

ORA

NOT

AUTOMATIC FAULT GRADING AND TEST VECTOR GENERATION FOR DEVICE VERIFICATION.



02

# THE PRACTICAL ROUTE TO TESTABILITY.

In the era of VLSI design, a single programmable logic device (PLD) can replace the dozens of gates that once covered an entire board. The designer, however, can no longer physically probe gates inside the device to find failures. Instead, the device's internal faults must be apparent through output pins. A comprehensive set of test vectors is therefore required to fully test a PLD's function before it's loaded onto the board.

The case for designing testable PLDs is strong: Each device can be fully tested when programming on the production line, reducing board failures and lowering production costs. Yet, manually generating and analyzing test vectors has become nearly impossible, particularly with very large PLDs.

Data I/O's PLDtest<sup>™</sup> gives design and test engineers the tools they need to analyze designs and to test the programmed devices. It can also automatically generate test vectors for combinatorial or registered devices with preload. For the design engineer, PLDtest measures the testability of a circuit design, locates untestable portions for design debugging, and produces appropriate documentation. For the test engineer, creating fullytestable devices results in improved circuit reliability. With Data I/O's PLDtest, designing PLDs with a complete set of test vectors has become a practical reality. A TRIO OF SOPHISTICATED CAPABILITIES. PLDtest performs fault grading, test vector generation and testability analysis. Fault grading determines the percentage of coverage provided by the test vectors you have created during the design process. PLDtest then automatically generates supplemental or completely new vectors to cover the physical elements of combinatorial devices and registered devices with preload. Finally, summary reports help you analyze the testability of your device by indicating how much is testable and by pinpointing untestable areas.

**GRADING YOUR DESIGN'S TESTABILITY.** During the development phase, logic designers write test vectors which test the logical function of their design. PLDtest's fault grading function examines these engineer-created test vectors, in conjunction with device information, to determine how many potential faults in the device these vectors will test. You can use this information to write more extensive design vectors covering more faults.

To perform fault grading, PLDtest actually simulates operation of the design. It applies the inputs in each test vector to the design and records the internal device states. It then traces a path backward from each output pin to determine if potential faults can be detected with that pin.

> Better confidence in the individual device improves your confidence in the entire circuit.



Data I/O's PLDtest dramatically decreases test vector generation time – from days to just minutes.

# **GENERATING TEST VECTORS AUTOMATICALLY.**

PLDtest dramatically decreases test vector generation time – from days to just minutes. Human errors associated with manual methods are eliminated as well.

PLDtest can create new test vectors or supplement engineer-supplied design vectors by automatically generating new test patterns. These cover the operation of the device's physical elements such as AND gates, OR gates, fuses and registers.

The capability to automatically generate device test vectors turns a time-consuming manual chore into a simple, accurate process.

## A REPORT FILE SUMS UP DEVICE TESTABILITY.

PLDtest generates a report file which contains various performance statistics and a summary of fault coverage. In addition, this report indicates all the faults each vector detects.

Designers can use this list of faults covered and summary of detected and undetected faults as essential feedback during the design phase. Within the production environment, test vectors created by PLDtest are used directly in the logic programmer for programming and testing volumes of devices.

### THOROUGH TESTING FOR HIGHER CONFIDENCE IN

**PRODUCTION.** With the combination of your design vectors and those automatically generated by PLDtest, you can thoroughly test each programmable logic component before it is loaded on the board. Comprehensive testing ensures that each copy of your original device is fully functional. And better confidence in the individual device improves your confidence in the entire circuit.



For programming and testing volumes of devices, test vectors created by PLDtest can be used directly in Data I/O's 60H Production Logic Programmer, which is compatible with most handlers.



Chances are that PLDtest is compatible with your current computer. PLDtest runs on MS-DOS-compatible personal computers such as the IBM® PC. It also runs on the DEC® VAX, and other versions are coming.

Because one of the available PLDtest output formats conforms to JEDEC Standard 3, it can be downloaded to compatible logic programmers, such as Data I/O's

# models 60A, 60H or 29B with LogicPak™.

SOFTWARE UPDATE SERVICE. Joining Data I/O's Software Update Services assures you of prompt software updates for new devices and enhancements.

Data I/O has sales and sales representative offices worldwide to answer your questions or problems.

## **GENERAL SPECIFICATIONS**

| COMPATIBLE<br>COMPUTERS: | Personal computer (distributed on double-sided,<br>double-density 5-1/4" floppies).<br>MSTM-DOS or PC-DOS operating systems.<br>256k with two disk drives, recommended minimum.<br>DEC VAX (distributed on 1600 bpi magnetic tape).<br>VMSTM operating system.<br>UNIXTM operating system.         | P.O. Box 97046<br>Redmond, WA<br>98073-9746<br>(206) 881-6444<br>U.S. REGIONAL<br>SALES FACILITIES |
|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|
| INPUT FORMATS:           | Choice of JEDEC Standard 3 programmer load file or an ABEL output file.                                                                                                                                                                                                                            | Northern California                                                                                |
| UTPUT FORMATS:           | Choice of a JEDEC Standard 3, ABEL "include" file, or a generic file that can be adapted to any test equipment.                                                                                                                                                                                    | 1700 Wyatt Drive<br>Suite 1<br>Santa Clara, CA 95054<br>(408) 727-0641                             |
| DEVICES<br>SUPPORTED:    | Most 20-, 24-, and 40-pin PAL®s. Automatic test vector generation for registered devices requires preload capability.                                                                                                                                                                              | Southern California<br>3505 Cadillac Avenue                                                        |
| PROMlink :               | With Data I/O's PROMlink software driver, you can operate Data I/O's programmers from an IBM PC. This software package delivers the simplicity of a menu-driven operation and data file management.                                                                                                | Suite L-1<br>Costa Mesa, CA 92626<br>(714) 662-1182<br>Central Region<br>701 N. Glenville Drive    |
| ABEL:                    | ABEL compiles logic designs for virtually all PLDs,<br>including PALs, PROMs, FPLAs, FPLSs and PLEs.<br>It also lets you express your design in any com-<br>bination of truth tables, state diagrams or Boolean<br>equations. ABEL is also available for VAX, VALID™,<br>SUN™ and Apollo™ systems. | Suite 101<br>Richardson, TX 75081<br>(214) 235-0044<br><b>Eastern Region</b><br>Birch Pond         |
| DASH-ABEL<br>INTERFACE:  | The DASH-ABEL Interface allows FutureNet's Dash 1 or 2 to act as schematic entry for Data I/O's ABEL programmable logic design tool.                                                                                                                                                               | Business Center<br>22 Cotton Road<br>Nashua, NH 03063<br>(603) 889-8511                            |
|                          | TMPLDtest, PROMlink, Logic Fingerprint and LogicPak are trademarks of<br>Data I/O Corporation.<br>TMMS-DOS is a trademark of Microsoft Corporation.<br>TMVAX and VMS are trademarks of Digital Equipment Corporation.                                                                              | FutureNet Corporation<br>9310 Topanga Canyon<br>Boulevard                                          |

TMUNIX is a trademark of AT&T Technologies, Inc

TMSUN is a trademark of Sun Micro Systems, Inc

TMApollo is a trademark of Apollo Computer, Inc.

(818) 700-0691

Chatsworth, CA 91311-5728

#### Data I/O Corporation INTERNATIONAL 10525 Willows Road N.E. SALES FACILITIES

Data I/O Japan Ginza Orient Building 6-F 8-9-13, Ginza Chuo-ku Tokyo 104, Japan (03) 574-0211

#### Data I/O Europe World Trade Center Strawinskylaan 633 1077 XX Amsterdam The Netherlands (20) 622866

Data I/O Germany GmbH

Bahnhofstrasse 3 D-6453 Seligenstadt Federal Republic of Germany (6182) 3088/89

#### CANADIAN REPRESENTATIVE

#### Allan Crawford Associates, Ltd.

5835 Coopers Ave. Mississauga, Ontario L4Z 1R9 (416) 890-2010

IBM is a registered trademark of International Business Machines Corporation.

- PAL is a registered trademark of Monolithic Memories, Inc.
- DEC and Digital are registered trademarks of Digital Equipment Corporation.



OU'