# DORADO MIDAS MANUAL

26 November 1979

by

Edward R. Fiala

Xerox Palo Alto Research Center 3333 Coyote Hill Rd. Palo Alto, CA. 94304

Filed on: [Ivy] CDorado Docs Dorado Midas.press

 $Sources \quad on: \quad [Ivy] \\ \\ C Dorado \\ Source \\ \\ Dorado \\ Midas \\ Manual. \\ dm$ 

This manual describes a largely machine-independent loader/debugger for microprocessors originally developed for the Maxc2 computer and since used for the Dorado, D0, and M68 microprocessors. This manual is specialized for the Dorado version of Midas.

This manual is the property of Xerox Corporation and is to be used solely for evaluative purposes. No part thereof may be reproduced, stored in a retrieval system, transmited, disseminated, or disclosed to others in any form or by any means without prior written permission of Xerox.

# TABLE OF CONTENTS

| l.  | Introduction                                          |      |
|-----|-------------------------------------------------------|------|
| 2.  | Storage Requirements                                  |      |
| 3.  | Starting and Exiting from Midas                       | 5    |
| 4.  | Midas Display and the Mouse                           | . 6  |
| 5.  | Name-Value Menus                                      | . 7  |
| 6.  | Command Menu                                          |      |
| 7.  | Keyboard                                              |      |
| 8.  | Command Files                                         |      |
| 9.  | Syntax of Command-file Actions                        |      |
| 10. | Registers and Memories Known to Midas                 |      |
| 11. | The IM Memory and Virtual Addresses                   |      |
| 12. | Registers and Memories that Contain Microinstructions |      |
| 13. | Task-Specific Registers                               | . 22 |
| 14. | BR Addressing Kludge                                  |      |
| 15. | STKX Kludge                                           |      |
| 16. | Memory System Registers and Memories                  |      |
| 17. | Memories and Registers Associated With the DMux       |      |
| 18. | Interface Registers                                   |      |
| 19. | Config                                                |      |
| 20. | SetClk                                                |      |
| 21. | Reset                                                 |      |
| 22. | Loading Programs                                      |      |
| 23. | Dump and Cmpr                                         |      |
| 24. | Brk and Unbrk                                         |      |
| 25. | Go, SS, Proceed, OS, and Call                         | 30   |
| 26. | When Registers are Read/Written                       |      |
|     | Restrictions on Continuing                            | .31  |
| 27. | Hardware Failure Reporting                            | .33  |
| 28. | Hardware Checkout Facilities                          |      |
| 29. | Parity-Error Scanning                                 |      |
| 30. | Testing Directly From Midas                           |      |
| 31. | LDRtest                                               |      |
| 32. | Scope Loop Actions: Fields, RepGo, RepSS, RepT2       |      |
| 33. | HWChk                                                 |      |
| 34. | DMux Consistency Checker                              |      |
| 35. | Poking: T1, T2, and T3                                |      |
| 36. | Passive Mode                                          |      |
| 37. | MIRdebug Feature                                      |      |
| 38. | Failure Diagnosis                                     |      |
| 39. | Baseboard Microcomputer Stuff                         |      |
| 40. | Command Files Used With "RdCmds"                      |      |
| 41. | DMux Signal Assignments                               | . 46 |

# LIST OF TABLES

| Table 1: | Command Menu Actions                    |
|----------|-----------------------------------------|
| Table 2  |                                         |
| Table 3  | Command File Command Actions            |
| Table 4  | : Memories                              |
| Table 5  | Registers                               |
| Table 6  | : Test Data Pattern Actions             |
| Table 7  | Test Items in the Name-Value Display 36 |
| Table 8  | Other Test Actions                      |
| Table 9  | Command Files                           |
| Table 10 | : Control Section DMux Signals          |
| Table 11 | : BaseBoard DMux Signals 48             |
| Table 12 | : Processor DMux Signals                |
| Table 13 | : MemC DMux Signals                     |
| Table 14 | : MemD DMux Signals                     |
| Table 15 | : MemX DMux Signals                     |
| Table 16 | : Disk Controller DMux Signals          |
| Table 17 | : Ethernet Controller DMux Signals 61   |
| Table 18 | : IFU DMux Signals                      |
| Table 19 | : Display Controller DMux Signals       |
| Table 20 | : Other DMux Stuff                      |
| Figure 1 | : Midas Display                         |

#### l. Introduction

Midas is a loader/debugger that runs on an Alto and controls its target machine remotely. It can load/dump microprograms assembled by Micro, examine and modify storage, and test hardware in an assortment of ways. Versions exist for Maxc2, Dorado, D0, and M68 microprocessors.

Midas is coded about 95% in Bcpl and 5% in assembly language. The Maxc2 version was implemented by E. R. Fiala and H. E. Sturgis. The Dorado, D0, and M68 versions consist of machine-independent modules implemented by E. Fiala (Overlay and LoadRAM packages implemented by L. Deutsch and Alto microcode by E. Taft are also used) and machine-dependent sections implemented by E. Fiala for Dorado; D. Swinehart and P. Baudelaire for M68; and D. Charnley, C. Thacker, B. Rosen, C. Hankins, and E. Fiala for D0.

An internal description of Midas is available to anyone interested in adapting Midas to a new hardware system (see [Ivy]<br/>CoradoDocs>MidasInternal.Press).

## 2 Storage Requirements

Midas requires about 500 Alto disk pages, using the following files:

| Midas.Run          | ~350 pages    |                                                      |
|--------------------|---------------|------------------------------------------------------|
| Midas.Syms         | ~40 pages     |                                                      |
| Midas.Errors       | ~8 pages      | Error message strings for Midas swat calls           |
| Midas.Programs     | ~2 pages      | (Discussed below)                                    |
| Midas.UserPrograms | ~2 pages      | (Discussed below)                                    |
| *.Midas            | ~2 pages each | Command files for "RunProg" and "RdCmds" actions     |
| *.mb               |               | Assorted micro-binary files loaded by command files  |
| Midas.RunProg      | ~31 pages     | Built by Midas/I                                     |
| Midas.Dtach        | ~31 pages     | Built by Midas/I                                     |
| Midas.Fix Ups      | ~2 pages      | Created by Midas/I (used when loading .MB files)     |
| Midas.Compare      | ~2 pages      | Created by Midas/I, written when "Cmpr" action fails |

Dorado Midas can be obtained by loading [Ivy]<br/>
CDorado>DoradoMidasRun.Dm and retrieving <br/>
CDorado>Midas.Programs with Ftp. You must do Midas/I to initialize Midas on your disk after retrieving these. Subsequently, new versions of Midas can be retrieved by executing the NewMidas.cm command file from the Alto Executive. Midas runs only under OS versions 17 or later.

To setup an Alto disk for use in Dorado microcode development or hardware debugging, you can install the Alto OS on a blank disk using the long installation dialog and erase the disk. When this finishes, fetch [Ivy]<br/>
CDorado>DoradoUnbugDisk.cm and execute this command file from the Alto Executive; it will retrieve Midas and a number of other files that are needed when using an Alto to control Dorado.

## 3. Starting and Exiting from Midas

Midas may be started from the Alto Executive in the following ways:

midas/i initializes (required when any Midas files move or change);

midas simply fires up Midas;

midas debug starts Midas and immediately reads commands from the

"Debug.Midas" command file

Dorado Midas may attach to any of up to 20 machines accessible through its Diablo Printer interface. If only one machine is accessible, it immediately connects to it; if more than one machine is there, it first puts up a menu of accessible serial numbers, and then connects to the one selected by the user. After connection, subsequent actions affect only the connected machine.

Midas will seize the hardware only if the connected machine is halted; if running, Midas waits for the machine to halt or for you to execute "Abort" or "Dtach" actions. "Dtach", equivalent to exiting to the Executive and restarting Midas, also appears in the main command menu and in the submenu put up by "Go", so you can start a microprogram running with "Go" on one Dorado, then "Dtach", connect Midas to another machine, and do something else (However, if you Dtach and later reattach to a machine, you will have lost the display configuration and address symbols, which might be inconvenient).

Note that there are two different arrangements for the initial Midas display. For both arrangements the left-hand display column shows the principal Dorado registers, and the middle column shows several other items. When you initially attach to a machine, the right-hand column will show voltage, temperature, and current readings collected by the baseboard microcomputer; after a "RunProg" action, the right-hand column will show items used by Midas hardware testing actions.

To exit from Midas type SHIFT-SWAT (i.e., simultaneously depress the left-hand shift key and the right-most, lowest unmarked key); this will close any open output files prior to exit and disconnect the Alto from the Dorado it was controlling. Note that on "Dtach" or exit, if the Dorado was running, it will not be disturbed, but if halted, Midas first restores the hardware state as though it were about to continue, so it will be possible later to reattach and continue a program that was stopped at a breakpoint.

## 4. Midas Display and the Mouse

The Midas display is arranged as follows:

Blank area at the top (unused);
20 lines x 3 columns of name-value menus;
Blank line;
Program and elapsed time line;
Blank line;
Two command comment lines;
Blank line;
Three lines of command menu;
Blank line;
Input text line;
Blank area a the bottom (unused).

The program line will show the Midas release date or the name of the last program loaded. The right-most part of this line will show elapsed time during long-running actions such as "Go" or "Test"; it shows the execution time of Midas initialization, the last command file, or the last action at other times.

Midas uses the two comment lines to report results of actions that it executes.

When you move the mouse over a name-value menu or the command menu, the selected item (if any) inverts black and white. Mouse actions execute when you RELEASE all mouse buttons, so you can move the mouse with buttons depressed without causing damage. If the mouse has moved off of the menu that was selected when the first button went down, nothing will happen when the buttons are released.

Some menus have additional actions "underneath" the ones normally displayed which will appear when you depress appropriate button combinations, as discused below. In other words, when you DEPRESS buttons, the menu may change; when you RELEASE ALL BUTTONS the selected action will get executed. On Dorado Midas, only name-value menus have actions underneath the ones normally displayed.

Since you can neither depress a button combination simultaneously nor release the buttons simultaneously, Midas accumulates the *union* of all buttons that go down. This button-union governs the "underneath" menu displayed, if any, and is the argument passed to the action procedure when all buttons are finally released.

### 5. Name-Value Menus

A name-value menu may contain a register or memory address in the name area and its contents in the value area. A memory address may be specified as the memory name and word number, or as the name of an address symbol defined in a microprogram you have loaded. The address symbol may be followed by +/- displacement. If a number (default radix 8) is examined, the memory name is defaulted to "VM," so examining "1234" will cause "VM 1234" to be displayed.

Name-value areas are of different sizes. Smaller menus on the left are already filled in when you fire-up Midas; others are empty. Any item can be put in any menu, but larger menus on the right are better for items with long names or values. If an item overflows its menu, the right-most characters of its name get truncated, then the left-most characters of its value.

To display a new item, type its name (which will appear on the input text line), move the mouse over the name field in a name-value menu; and push-and-release the *left (top)* mouse button. Memory addresses in your microprogram may optionally be followed by a displacement "+n" or "-n"; " n" is the same as "+n". Midas will obtain the value of the item from the hardware and display it.

If the command line is empty, the selected menu will be cleared when the button is released.

The address and data items in a name-value menu are affected by the *radix* and *display mode* for the item, initially defaulted from a table indexed by the register or memory number. The address offset and value radices are always identical--Midas does not allow these to be independently specified. On Dorado, octal radix is used for everything except the microcomputer memories (\$ABSOLUTE and \$ABS), where hexadecimal is used. The user may change the radix with the actions discussed below.

The display mode for a value may be either numeric, search, or symbolic.

Numeric mode shows the value as a sequence of numbers (in the chosen radix) separated by blanks; this is the default for almost all items.

Search mode shows the value as an address symbol plus offset; this is illegal except for registers or memories that normally contain pointers into some other memory (e.g., on Dorado, search mode for TPC, TLINK, etc. shows the nearest IM address symbol less-than-or-equal to the value plus an offset; for MEMBASE, BR address symbols are shown; for TIOA, DEVICE address symbols are shown.). Search mode is not the default for any memory or register because it is slightly slower than numeric mode due to symbol table access and because more screen area is required to accommodate long address symbols; however, you may find search mode convenient for some of the items mentioned above.

Symbolic mode results in a special procedure being called to print the value for the item. Symbolic mode is illegal except for the MSTAT memory and the UPTIME and TGLITCH registers on Dorado; for these it is the default; special procedures do not exist for any other items.

8

When Midas thinks that the value in a register may have changed, it reads its value from the hardware and updates the display; the times when Midas does this are discussed later. Names are sometimes preceded by \*, indicating that the value has changed, or by ~, indicating that Midas was unable to read the value for some reason (e.g., the machine was running). For an item marked with ~, the old value, which might be wrong, is displayed.

Once some register or memory address has been put into a name-value menu, various mouse button combinations over the name or value may be used to modify the way it is displayed, sequence through words in a memory, pretty-print the value on the comment lines, or show These are summarized in the table below: address equivalences.

| Buttons      | Name-field         | Value-field                         |
|--------------|--------------------|-------------------------------------|
| Left         | Examine            | Change value                        |
| Middle       | Alternate printout | Pretty-print value on comment lines |
| Right        | A+1, $A-1$ menu    | Append value to input line          |
| Left+Middle  | Radix menu         | Radix menu                          |
| Middle+Right | Fill column menu   | Display mode menu                   |

When a button combination selects an alternate menu, the alternate menu will replace the standard menu while the mouse buttons are depressed; if you release the buttons over an alternate menu item, it will be executed; if you are outside the menu when the buttons are released, the standard menu will be restored and nothing will happen.

The "A+1", "A-1" menu appears for memory addresses, but not for registers; these increment or decrement the memory address in the menu, displaying the successor or predecessor. The "FillC" menu allows you to examine successors (A+1, A+2, etc.) in the menus below the selected one; the whole column is filled with successors, if the input text line is blank; otherwise, the input text line is evaluated to a number N, and N lines are filled in with successors. The last address examined is left on the input text line, so you can iterate the examine and fill column actions to achieve scrolling.

Releasing the *left button* over a value stores the value of the input text (or 0 if no text typed) in the selected register. For memories and registers whose values are displayed as several fields, the input text must also be divided into fields; omitted fields are zeroed. Each field may consist of numbers or memory addresses separated by +/-; expressions are evaluated using the radix for the item.

Note: On D0 and Dorado, IM memory words show an absolute address with each value; it is impossible to modify this address from Midas--the correspondence between virtual and absolute addresses can only be established by loading a microprogram. Several other items also have read-only fields that cannot be written, as discussed later.

Provision is made for *special input evaluation* based upon the register or memory; whenever the input text cannot be evaluated as a sequence of fields, the special input procedure (if any) is called. At the present time, special input procedures are implemented for registers and memories that contain microinstructions (MIR, IM, IMX, IMBD, and LDR on Dorado) and for 16-bit These are discussed later. registers.

Releasing the *middle button* over a value pretty-prints the value on the command comment lines. The alternate for registers that normally hold IM addresses is the nearest IM address tag less-equal to the value+offset. Registers and memories that contain microinstructions may also be printed symbolically. Other pretty-print information is detailed later.

Releasing the *right button* over a value item appends the text of the value to the input text line. This is primarily used in command files to move values from one register to another or to display a memory address that is pointed to by the value in some other register.

#### 6. Command Menu

The command menu holds a list of *actions* that Midas can execute. The basic menu is modified under some conditions. For example, the "Dump" menu item only appears after you have done a "Ld". During execution, some actions show alternate menus.

For almost all actions in the command menu, mouse buttons are equivalent. On Dorado, the "Go" and "SS" actions are an exception; executing one of these with the right button is interpreted as "proceed," left button as "new go." The "DMux" action is also an exception.

Many common actions may alternatively be initated by keyboard command characters, as given in the action table below.

Table 1: Command Menu Actions

| Input                                 | Char         | Menu Item           | Comments                                                                                                                       |
|---------------------------------------|--------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------|
| Actions (1                            | potentially) | available on all    | implementations of Midas                                                                                                       |
| [File]<br>[File]                      |              | RunProg<br>RdCmds   | Reset symbol table and display, then do RdCmds. Executes command file (def. ext. ".Midas") on input text line or from submenu. |
| File                                  |              | ShowCmds<br>WrtCmds | Shows command file text for selected menu items. Write subsequent commands on File.                                            |
| Files                                 | ;L           | Ld                  | Loads .MB files (names separated by ",").                                                                                      |
| Files                                 | ,            | LdSyms              | Loads only addresses from .MB files.                                                                                           |
| [File]                                | . <b>;</b> D | Dump                | # Dumps compacted .MB file using the .MB file(s) of the previous load to control what's dumped.                                |
| [File]                                | ;C           | Cmpr                | # Compares hardware data to that in .MB file.                                                                                  |
| Addr                                  | =            | •                   | Prints value of an address (illegal in com-file)                                                                               |
| IMaddr                                | ;B           | Brk                 | Inserts break point.                                                                                                           |
| [IMaddr]                              | ;K           | UnBrk               | Removes breakpoint (default address = last break).                                                                             |
| [IMaddr]                              | ;G           | Go                  | * Start at address (continue if nothing typed).                                                                                |
| [IMaddr]                              | ;P           | Proceed             | * Start at address without IOReset or control section reset (continue from break if nothing typed).                            |
| [IMaddr]                              | :            | SS                  | Single-step at address (continue-step if nothing typed).                                                                       |
| IMaddr .                              | )            |                     | Call subroutine with args (e.g., "FOO(A1,A2)").                                                                                |
|                                       | ,            | Reset               | Reset the machine; assorted options from a submenu.                                                                            |
|                                       |              | Test                | * Test register, memory, or other test with data pattern and item selected from submenus.                                      |
|                                       |              | TestAll             | Test everything.                                                                                                               |
| IMaddr                                | ;R           | RepGo               | * Go at address, repeatedly restart after halts.                                                                               |
| IMaddr                                | ;S           | RepSS               | * Repeatedly SS at address.                                                                                                    |
|                                       | ,,,          | PEscan              | Scan local memories for parity errors (IMX, IFUM, RM, STK, CACHEA, and CACHED on Dorado).                                      |
|                                       |              | Fields              | * For scoping.                                                                                                                 |
| LDRaddr                               |              | LDRtest             | * Manually-constructed test sequences.                                                                                         |
|                                       |              | Virt                | Changes IM address interpretation to be virtual.                                                                               |
|                                       |              | Abs                 | Changes IM address interpretation to be absolute.                                                                              |
| Actions p                             | eculiar to   | Dorado Midas        |                                                                                                                                |
|                                       |              | SetClk              | Set the clock speed from a submenu.                                                                                            |
|                                       |              | T1                  | Clocks MIR through t1, reads the DMux, then clocks through t2 and restores MIR (so display shows DMux values read after t1).   |
|                                       |              | T2                  | Clocks MIR through t2, reads the DMux, and restores MIR (so display shows DMux values read after t2).                          |
|                                       |              | Т3                  | Clocks MIR through t3, reads the DMux, then clocks through t4 and restores MIR (so display shows DMux values read after t3).   |
|                                       |              | RepT2               | * Repeatedly does t2 (for scope loops).                                                                                        |
|                                       |              | Dtach               | Disconnects Midas and repeats the connection procedure.                                                                        |
|                                       |              | Config              | Modify board configuration, cache, map, storage, and IM parameters                                                             |
|                                       |              | <b>.</b>            | from submenus and adapt Midas to these.                                                                                        |
|                                       |              | DMux                | Modify display of DMux items as discussed later.                                                                               |
| [IMaddr]                              |              | OS                  | * "Opcode step" = SS program until a halt condition occurs or an                                                               |
| · · · · · · · · · · · · · · · · · · · |              | = :=                | IFUJump has been executed.                                                                                                     |
| [IMaddr]                              |              | SimGo               | * Like "Go" invoking the DMux checker after each step.                                                                         |
| [                                     |              | SimTest             | * Random instruction test using MIR and the DMux checker.                                                                      |
|                                       |              | HWChk               |                                                                                                                                |
|                                       |              |                     | * Displays submenu of tests and scope loops for hardware checkout.                                                             |
|                                       |              | Active              | Active, PrePassive, and Passive modes discussed later.                                                                         |
|                                       |              | Update              | Read registers and display new values (used while passive)                                                                     |

<sup>\* =</sup> requires preceding "TimeOut" action in command file # = requires confirmation with <cr>>, "Y", or "." (or by preceding "Confirm" command in com-file) [...] = optional input text

Some actions in the preceding table are replaced with complementary actions after execution; these are ShowCmds by StopShow, WrtCmds by StopWrt, Virt by Abs. The Active, PrePassive, and Passive actions are in a "ring"; the current hardware mode is shown in the menu; bugging it will change to the next mode. The DMux action will be displayed as "DMux", "OldDMux", "DWrong", or "DChk" according to which DMux table is currently displayed. All of these actions are discussed later.

General philosophy on mixing keyboard and mouse button control is that, when possible, a command involving some typing is carried out completely at the keyboard, whereas commands involving mouse buttons are carried out completely with the mouse.

For example, to start a microprogram at some address, you normally type an address; then you could bug "Go" in the command menu, but probably "address; G" is more convenient because you won't have to lift your hand from the keyboard; ";G" are the command characters equivalent to bugging "Go".

Many commands are executed in overlays. When these get executed, the register display will turn off (The code for overlays resides where the display bit buffers would otherwise be.). During loading or execution of command files, the display is turned off to make the machine run faster.

Long-running commands normally display an "Abort" menu item. When this is bugged or when control-C is typed, the action terminates.

#### Keyboard 7.

"=", "+", "-", "#", and "!" are legal symbol constituents in microprograms but will cause trouble for Midas if they appear in address symbols. "=" is an action character that will prettyprint the memory name and offset and the nearest address symbol less-than-or-equal to the value of the string on the input text line. "+" and "-" have their usual sum and difference meanings in evaluating input expressions. "#" (octal), "!" (decimal), and "%" (hexadecimal) may be inserted anywhere in a number to overrule the default radix; e.g., "#123" or "123#" will force the evaluation of the number "123" to be in octal. The default input/output radix for almost everything on Dorado Midas is 8 (octal).

Exceptions are UPTIME and TGLITCH, which show hr:min:sec in decimal and the \$ABS and \$ABSOLUTE memories, which use hexadecimal for both the address and value.

Lower case typein is converted to upper case by Midas, so avoid lower case characters in microprogram address symbols. You should write microprograms with the shift-lock key depressed or assemble them with the convert-to-upper-case assembly switch.

Typing ahead is legal until the character you type would cause execution of an action. After that, Midas will flush input and blink at you until the current action finishes.

At the end of an action, input text typed for that action is displayed on the input text line. This text remains valid and can be used as the arg for another mouse action. However, if you type any character (except control-A or backspace), the old input will be flushed before inserting the new character.

Keyboard editing characters are as follows:

| control-A | delete | last | character |
|-----------|--------|------|-----------|
| backspace | delete | last | character |
| control-Q | clear  | text | line      |
| del       | clear  | text | line      |

Other special keyboard characters are as follows:

| control-C  | abort the current actionequivalent to bugging the "Abort" command (only defined for |
|------------|-------------------------------------------------------------------------------------|
|            | actions that display "Abort")                                                       |
| control-Z  | abort a command file                                                                |
| escape     | repeat previous action (special for "Test" and "TestAll")                           |
| return     | special following "Test" or "TestAll"                                               |
| control-D  | turns on the display (used during command files)                                    |
| control-O  | turns off the display (used during command files)                                   |
| shift-swat | exit cleanly from Midas                                                             |

The interrupt characters above are ineffective during loading, dumping, or comparing, which typically take between 2 and 20 seconds. Indefinite duration commands, such as "Go", "Test", etc. always monitor the keyboard, so control-C can be used to terminate them.

Control-Z, control-D, and control-O are intended for use during command files. However, these characters do not take effect until the command file executes a command such as "Go" which monitors the keyboard. There is no way to abort a command file and give control back to Midas safely except during a "Go" or other long-running command. This is not expected to be a problem because commands are executed quickly.

After interrupting a "Go" with control-C or control-Z, proceeding with ";P" or ";G" will succeed except when you have smashed the machine state by doing a "test", "reset", etc. action or have displayed a register that Midas cannot examine non-destructively (e.g., IFUM on Dorado can only be examined destructively) or have interrupted an instruction from which continuation is impossible.

Although command menu items "SS", "Go", "Brk", "UnBrk", "RepSS", and "RepGo" are provided, the keyboard character equivalent to these is usually more convenient.

#### 8. Command Files

Command files (default extension ".Midas") are normally executed either by typing "Midas filename" to the Executive or by bugging a file name in the subsidiary menus put up by "RunProg" or "RdCmds". Alternatively, you may type a file name first, then bug one of these actions (If you type a file name after the subsidiary menu is put up and then bug "Abort", the command file will also be executed; it is not clear whether this is a bug or a feature.).

File names in these sub-menus are contained in the files Midas.Programs and Midas.UserPrograms, each of which has a list of file names separated by blanks, commas, or carriage-returns. Midas.Programs is part of the standard Midas release; Midas.UserPrograms is an optional file that a user of Midas can prepare with his own stuff. The names must be UPPER-CASE. These lists serve two purposes: building file FP's to speed OpenFile, and preparing the menu items for "RunProg" and "RdCmds".

If the file name contains no extension, then hint FP's will be built for both name.MB and name.MIDAS and name will be put in the "RunProg" menu. (However, the hint FP's are not

built unless the file exists, and the file name will not be put in the "RunProg" menu unless name.MIDAS exists).

Edward R. Fiala

If the name ends in "\*", a quick OpenFile table entry is made for name.midas and the name will appear in the "RdCmds" menu.

If the file name contains an extension, then it will be put in the quick OpenFile table, but won't appear in the "RunProg" or "RdCmds" menus.

Since Midas builds a table of file FP's during its initialization, when you edit a command file or modify a .MB file, you should reinitialize Midas by typing "Midas/I". When you add new command files or .MB files you should update the "Midas.UserPrograms" file appropriately and do "Midas/I".

"RdCmds" executes the actions stored in the command file; it is frequently used to modify the display in various ways by executing command files that show collections of items that are of interest.

"RunProg" first clears the symbol table and restores the display to its initial arrangement; then it executes the actions in the selected command file; "RunProg" is used to completely change contexts--to run a new microprogram, for example.

Generally, there is one "RunProg" command file for each hardware diagnostic, with the same name as the diagnostic, e.g.:

dgbasic.mb the diagnostic; dgbasic.midas the command file.

A command file following this convention loads the diagnostic into the microprocessor and displays various registers of interest when the microprogram is in use.

The command-file facility is actually an (awkward and limited) programming language. The collection of actions discussed below is being developed so that command files can monitor diagnostic microprograms, collect and report error information on an output file, or direct the sequence of diagnostic microprograms according to hardware failures that are observed.

For system microcode, command-files can be used to control auto-restart and failure diagnosis.

Command files can be nested with "RunProg" and "RdCmds" subject to the following RESTRICTIONS:

- (1) [Maxc2 only] "AltIO" terminates command files (i.e., upon return to Midas from AltIO the command file will not be continued).
- (2) Nesting is limited to 8 levels (a parameter that could be increased if more levels are needed).

A number of commands that can never occur when Midas is run interactively are useful in command files. These, not given in the table earlier, are shown below. The first table is for actions that operate on name-value menus (A0 ... C19); the second table for command menu (X) actions.

Table 2: Command File Name-Value Actions

| Text Arg | Action | Comments                                                                              |
|----------|--------|---------------------------------------------------------------------------------------|
| Address  | Addr   | Button actions as discussed earlier.                                                  |
| Value    | Val    | Button actions as discussed earlier.                                                  |
|          | A+1    | Increment memory address, as discussed earlier.                                       |
|          | A-1    | Decrement memory address, as discussed earlier.                                       |
| NCols    | FillC  | Fill name-value menus beneath the one selected with consecutive addresses starting at |
|          |        | the address contained in the selected menu.                                           |
|          | Oct    | Display address offset and value in octal.                                            |
|          | Dec    | Display address offset and value in decimal.                                          |
|          | Hex    | Display address offset and value in hexadecimal.                                      |
|          | Num    | Display value numerically.                                                            |
|          | Sym    | Display value symbolically.                                                           |
|          | Search | Display value as an address symbol plus offset in the appropriate memory.             |
| Value    | SkipE  | Skip the next command if the input text evaluates equal to the contents of the        |
|          |        | register or memory word displayed. The input text is evaluated exactly as though it   |
|          |        | were to be stored into the register displayed in that name-value menu, so if the      |
|          |        | value displayed has several fields, the input text must also have several fields.     |
| Value    | SkipG  | Skip if input text greater than the contents of the item in the name-value menu       |
|          |        | (unsigned compare).                                                                   |
| `Value   | SkipL  | Skip if input text less than name-value item.                                         |
| Value    | SkipNE | Skip if input text unequal to name-value item.                                        |
| Value    | SkipLE | Skip if input text less than or equal name-value item.                                |
| Value    | SkipGE | Skip if input text greater than or equal to name-value item.                          |
|          |        |                                                                                       |

Table 3: Command File Command Actions

| Text Arg  | Action               | Comments                                                                                                                                                              |
|-----------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Octal no. | Skip                 | Skip N following commands, where N is the value of the input text.                                                                                                    |
| .Tag      | Skip                 | Skip following commands until one is encountered with the label ".Tag".                                                                                               |
| Octal no. | BackSkip             |                                                                                                                                                                       |
| .Tag      | BackSkip             | Reset to byte 1 of the command file, then skip.                                                                                                                       |
| Octal no. | Return               | Return out of current command file, then skip (".Tag" form is illegal for Return.).                                                                                   |
|           | DisplayOn            | Turn on the display, so that effects of subsequent commands can be observed. The                                                                                      |
|           |                      | display is initially off for a command file.                                                                                                                          |
|           | DisplayOff           | Turns off the display.                                                                                                                                                |
| Octal no. | TimeOut              | Input text is evaluated to a 32-bit octal number of msec at which to abort the                                                                                        |
|           |                      | immediately following command, if it has not finished by then. This is intended for                                                                                   |
|           |                      | use before "Go" and other commands which might hang indefinitely. If the timeout                                                                                      |
|           |                      | occurs, Midas will skip the command after the "Go". TimeOut also turns on the                                                                                         |
|           |                      | display, necessary because the machinery which checks for timeout is only active with                                                                                 |
|           |                      | the display on. Note that TimeOut is required before the actions *'ed in the table                                                                                    |
|           |                      | on page 4 and is illegal before other commands; Midas will complain if you do not                                                                                     |
|           |                      | use TimeOut appropriately.                                                                                                                                            |
|           | Confirm              | Supplies confirmation for the command which follows (which should be one of the                                                                                       |
|           |                      | commands requiring confirmation).                                                                                                                                     |
| File name | OpenOutput           | Opens an output file (default extension ".Report") on which text can be written.                                                                                      |
| File name | AppendOutput         | Append to an output file (default extension ".Report")                                                                                                                |
|           | CloseOutput          | Closes the output file.                                                                                                                                               |
| [text]    | WriteMessage         | Writes the contents of the input text buffer on the output file. Note that if any text                                                                                |
|           |                      | follows the WriteMessage, that text up to but not including the <cr>     is what gets</cr>                                                                            |
|           |                      | written. However, if \( \script{cr} \) immediately follows WriteMessage, then the contents of                                                                         |
|           |                      | the input text buffer left by the previous command get written. "~" is translated                                                                                     |
|           | W.:DT                | into <cr> and "\" into a blank.</cr>                                                                                                                                  |
| tout      | WriteDT<br>ShowError | Appends the current date and time to the output file.                                                                                                                 |
| text      | SHOWEHOL             | Displays the text arg on the command line, turns on the display if it was off, and queries with "Abort" and "Continue" menu items.                                    |
|           | DummDiantari         | •                                                                                                                                                                     |
| tout      | DumpDisplay          | Writes the current display image on the output file.                                                                                                                  |
| text      | PrettyPrint          | Evaluates text to a memory address, register name, or memory name; writes this name on the output file; then pretty-prints the value on the output file exactly as it |
|           |                      | would be pretty-printed on the comment lines if the item were displayed in one of                                                                                     |
|           |                      | the name-value menus and middle-buttoned.                                                                                                                             |
| File name | WriteState           | Used by Midas initialization to create the Midas.Dtach and Midas.RunProg files-                                                                                       |
| THE HAIRE | Hillestate           | users shouldn't use this action.                                                                                                                                      |

## 9. Syntax of Command-file Actions

The syntax of a command-file action is as follows:

```
\label{thm:comment} $$ [["."\langle tag \rangle]$" "]\langle buttons \rangle $$ "\langle menu \rangle $$ "\langle action \rangle [$" "\langle text \rangle][";"\langle comment \rangle]\langle cr \rangle $$
```

where the "[]" denote that the ".tag", input text, and ";comment" are optional. \$" " denotes a sequence of one or more blanks and tabs.

If the first character on the line is a ".", then the characters after that are a label or tag which may be used as the argument for the "Skip" or "BackSkip" actions given in the table earlier.

<buttons> may be any combination of the letters "L" (left-button), "M" (middle-button), and "R" (right-button); these are the buttons released to execute the action. These may appear in any order.

<menu> is the menu name in which the action is executed ("X" for the command menu, "A0"..."A19", "B0"..."B19", and "C0"..."C19" for name-value menus).

⟨action⟩ is the text name for one of the actions (upper/lower case must match the definition).

<text> is the text typed on the command line, which may be anything except a ";".

Note that if a *single blank* terminates <action> and if no input text argument is given, then input text left-over from the preceding action will be used. This allows text from a right-button action over a value to be used in a following action (e.g., in WriteMessage or to store the value into another reigster). However, one or more extra blanks will reset the input text, so the action is executed with null input text.

";" begins a comment, which may be omitted.

<cr> (carriage-return) terminates the action.

To find out what text should be put in command files, you can bug "ShowCmds" in the command menu. This will cause the command file text for each command to be displayed on the command comment line as the mouse selects it (You don't have to execute the command to see the equivalent text.). This text is complete except that the mouse button which executes the command isn't shown unless you depress the mouse button. To terminate "ShowCmds", bug "StopShow" (which appears only when "ShowCmds" is in progress.).

You can prepare a command file (default extension ".Midas") by typing a file name and bugging "WrtCmds". This causes text for subsequent commands to be put on the file. When you are done with this, bug "StopWrt" to close the file. ("StopWrt" is in the command menu only when a command file is being written.). Exiting from Midas also closes the output file.

You will probably want to edit out your goofs with Bravo after the command file is written.

In addition, you will have to insert "Confirm" before actions which require confirmation and modify the "TimeOut" stuff which Midas uses to surround actions which might hang indefinitely (See the table given earlier for the actions that require this.).

Here is a sample command file:

Equivalent to typing "dgl" and bugging "Ld" in the command menu L X Ld dgl; Examine the "TASK" register in name-value menu A0 L A0 Addr TASK; Change the value in TASK to 0 L A0 Val 0; L Al Addr RTEMP; Examine the address "RTEMP" in menu Al Skip the next command if RTEMP contains the value FOO+3 L A1 SkipEq1 FOO+3: L X ShowError RTEMP not loaded correctly L A2 TLINK 0; Examine the Link register for task 0 in menu A2 Abort the following command if it hasn't finished in 1.024 sec. L X TimeOut 2000; L X Go START: Begin microprogram execution at address "START" Skip the next command if "Go" halts before timeout L X Skip 1; L X ShowError START; G failed; Show an error message

17 26 November 1979 Dorado Midas Manual Edward R. Fiala

## Registers and Memories Known to Midas

Table 4: Memories

|     | Memory                                                      | Width<br>(octal)                                 | Length<br>(octal)                                                           | Notes                                                    | Comments                                                                                                                                                                                                                  |
|-----|-------------------------------------------------------------|--------------------------------------------------|-----------------------------------------------------------------------------|----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | IMBD                                                        | 44                                               | 10000                                                                       | 4,5,6                                                    | Control store (via mufflers, manifold opsfor testing only)                                                                                                                                                                |
|     | IMX<br>IM<br>TPC<br>TLINK<br>OLINK                          | 44<br>100<br>20<br>20<br>20                      | 10000<br>10000<br>20<br>20<br>20<br>20                                      | 6,7<br>1,2,6,7<br>1,2,6,7<br>1,2,3,9                     | Control store (absolute). Control store (virtual). Shows CIA for current task. Shows Link for selected task. Shows address of last call (if any).                                                                         |
| . • | ALUFM<br>RM<br>STK<br>STKX<br>T<br>RBASE<br>TIOA<br>MEMBASE | 10<br>20<br>20<br>20<br>20<br>20<br>4<br>10<br>5 | 20<br>400<br>400<br>77<br>20<br>20<br>20                                    | 6,7<br>6,7<br>6,7<br>1,6,7<br>1,6,7<br>1,6,7             | 0 and 16 smashed and restored by Midas.  = STK[STKP-address] Waystation for A or Mar registers. Used in read-write of RM.                                                                                                 |
|     | MD PIPE BR ROW CACHEA CACHED MAP VM                         | 20<br>40<br>30<br><br>23<br>20<br>20             | 20<br>20<br>40<br>100<br>400<br>10000<br>2 <sup>16</sup><br>2 <sup>28</sup> | 1,9<br>8,9<br>6,7,11<br>6,7,11<br>6,7,11<br>6,11<br>6,11 | Shows Pipe0 to Pipe5 (all signals high true)  Shows 4 cols and Victim/NextV of a cache row Length is 2000 with 16k cache Length is 40000 with 16k cache Length is 2 <sup>16</sup> or 2 <sup>18</sup> with larger map ic's |
|     | IFUM DMUX DHIST VH \$ABSOLUTE \$ABS                         | 40<br>20<br>54<br>40<br>10<br>20                 | 2000<br>200<br>40<br>40<br>216<br>215                                       | 6,7,10<br>4,9<br>3,4<br>3,4,9                            | Discussed in the "DMux" section. Discussed in the "DMux" section. Includes all state of microcomputer. \$ABSOLUTE shown in 20 bit units                                                                                   |
|     | MSTAT  LDR  MDATA  MADDR  TASKN  DEVICE                     | 40<br>44<br>und.<br>40<br>0                      | 24<br>200<br>10<br>14<br>20<br>400                                          | 9<br>3<br>3<br>3<br>3<br>3                               | Low words of \$ABSOLUTE shown symbolically Holds microinstructions used by Midas. BITS-CHECKED etc. for testing. LOOP-COUNT etc. for testing. Symbolic task definitions Symbolic device address definitions               |

- 1. Task-specific
- 2. Virtual/absolute stuff applies
- 3. Fake memory--artifact of stuff in Midas
- 4. Readout via DMux, so value shown is correct in passive mode.

  5. Resets the control section, so "Continue" from b.p. illegal.
- 6. Appears in Test menu.
- Appears in TestAll menu.
   SRN addressed.
- 9. Read-only to Midas.
- 10. Resets the IFU, so "Continue" from b.p. illegal.
- 11. Smashes the fault task pipe entry to access the item, so "Continue" from task 17 b.p. illegal.

Table 5: Registers

| Register      | Width<br>(octal) | Notes | Comments                                                                                  |
|---------------|------------------|-------|-------------------------------------------------------------------------------------------|
| CPREG         | 20               | 2,3   | Alto-baseboard interface register, freely smashed by Midas except in passive mode.        |
| MIR           | 44               | 2,3,6 | Microinstruction register, used ubiquitously by Midas.                                    |
| IMOUT         | 44               | 1,6   | Direct IM outputs                                                                         |
| TASK          | 4                | 5     | Discussed in the "Task-Specific Register" section.                                        |
| Q             | 20               | 2,3   | Waystation for write of registers on external BMux.                                       |
| CNT           | 20               | 2,3   |                                                                                           |
| SHC           | 20               | 2,3   | Special tests for RF←, WF←, and FF-controlled shifts.                                     |
| MEMBX         | 2                | 2,3   |                                                                                           |
| STKP          | 10               | 2,3   |                                                                                           |
| PROCSRN       | 4                | 2,3,6 | Must be 0 on a "Go" to operate memory system normally.                                    |
| MCR           | 20               | 2,3,6 | Several bits are not testable; smashed and restored for memory stuff.                     |
| CONFIG        | 20               | 1     |                                                                                           |
| TESTSYN       | 10               | 7     | Must be 200 (error correction on) or 0 (error correction off) to operate storage normally |
| PCX           | 20 ·             | 1,2,3 |                                                                                           |
| INSSET        | 5                | 2,3   | Shows the +Id count and instruction set (only the instruction set is writeable)           |
| UPTIME        | 60               | 1     | Time since boot-button pushed from microcomputer                                          |
| TGLITCH       | 60               | 1     | Time of worst power glitch seen by microcomputer                                          |
| STROBE        | 20               | 5,7   | Discussed in the "Passive Mode" section.                                                  |
| D1OUT         | 20               | 5,7   | Discussed in the "Passive Mode" section.                                                  |
| <b>EVCNTA</b> | 20 <sup>-</sup>  | 1     | EventCntA register                                                                        |
| <b>EVCNTB</b> | 20               | 2,3   | EventCntB register                                                                        |
| ESTAT         | 20               | 2,6   | Read-write error halt enables, read error conditions                                      |
| AATOVA        | 20               | 5     | Translate absolute address to virtual                                                     |

- 1. Read-only to Midas.
- 2. Appears in Test menu.
- 3. Appears in TestAll menu.
- 4. Virtual/absolute stuff applies
- 5. Fake register--artifact of stuff in Midas
- 6. Readout via DMux, so value shown is correct in passive mode.
- 7. Write-only

Most registers and memories listed above correspond to ones discussed in the "Dorado Hardware Manual". Others are discussed in the sections which follow.

MDATA and MADDR memories contain words used to report or control the activity of the "Test" and "TestAll" actions discussed later. MADDR also contains DWATCH (used to control the DMux address for scoping), MIR-PES (error-reporting), and COM-ERRS (error-reporting), which will be discussed later.

TASKN and DEVICE are fake memories used to pass symbolic information from the assembler to Midas in the .mb file, as discussed in the "Dorado Microassembler" document. Their only purpose is to provide symbolic equivalents to task and device numbers for ease of debugging.

For approximately all registers and memories that contain 16-bit quantities, Midas will evaluate input of the form "m,,n", storing the value of "m" into bits 0:7 of the word and the value of "n" into bits 8:15.

On Dorado, the items that accept "m,,n" are Q, CNT, SHC, EVCNTB, T, STK, STKX, CACHED, VM, DMUX, and \$ABS.

## 11. The IM Memory and Virtual Addresses

Because the placement transformations performed by MicroD make it difficult to correlate microstore locations with positions in microprogram source files, the Dorado and D0 implementations of Midas use a map to transform virtual addresses produced by Micro into absolute microstore locations produced by MicroD.

Two memories, IMX and IM, each show the microstore. IMX is absolutely addressed; IM virtually addressed. When you fire up Midas, IM is "empty"; when you load a microprogram, IM is filled with consecutive instructions from your source file, irrespective of where MicroD decides to place these; the value displayed for an IM address includes both the absolute address assigned to it, the microinstruction, and some other information discussed in the next section.

In other words, if your microprogram is 10 words long, the meaningful part of IM is only 10 words long. In this case, if you examine IM addresses greater than 7, the printout will show an absolute address of 7777 and zeroes for the rest of the value.

Midas will not allow you to modify the mapping between virtual and absolute addresses interactively--you can only do this by loading a microprogram.

To facilitate dealing with virtual/absolute correspondences, Midas has a mode switch that controls the way in which registers and memories that normally contain microstore addresses are handled. When you fire up Midas, the display is in absolute mode and the "Abs" action appears in the command menu; when you load a microprogram, the display switches to virtual mode and the "Virt" action appears in the command menu. Test actions will switch to absolute mode. The current mode always appears in the command menu.

In virtual mode, the display shows the virtual equivalent for the value in any register that normally contains a microstore address. When the value is outside the virtual memory, it prints as 7777. To find the absolute value in this case, you have to switch to absolute mode.

On Dorado the registers affected by this are CIA, CIAINC, TNIA, BNPC, TPC, TLINK, and OLINK.

A fake register called AATOVA converts absolute addresses to virtual. For example, copying the value in some RM word into AATOVA will show the virtual equivalent; this is useful when return links are saved in RM words.

The general idea is that, if you suspect a hardware problem in the control section, you might work in absolute mode, but in all other situations when a program is loaded you will work in virtual mode, and the complications created by scrambled instruction placement will be concealed.

## 12. Registers and Memories that Contain Microinstructions

The MIR and IMOUT registers and the IMBD, IMX, IM, and LDR memories all contain microinstructions. A middle-button action over the value will print these symbolically on the comment lines.

The value for an IM address is shown as five fields on the display:

two PE bits (PE020 and PE2141); Undef and Emu bits;

20

 $14_8\text{-bit}$  absolute address; bits  $0\text{-}21_8$  of microinstruction (RSTK, ALUF, BSEL, LC, ASEL); bits  $22_8\text{-}41_8$  of microinstruction (BLOCK, FF, JCN).

A "1" in PE020 indicates a parity error in bits  $0_8$ - $20_8$  of the value; a "1" in the second bit means PE in  $21_8$ - $41_8$ . Both bits "1" normally indicates a breakpoint. Midas will store the data with bad parity, if you request it. Note that these are parity-bad bits; on a write, Midas will compute correct parity for each half of the microinstruction and xor that with the parity-bad bit; on a read, Midas will determine whether or not the location has correct parity and report accordingly.

The "Undef" bit is set when no absolute address is assigned to this virtual address-in this case the absolute address should print as 7777. The "Emu" bit tells the pretty-print routine to show the instruction as though it were being executed by the emulator (task 0).

IMX, IMBD, MIR, IMOUT, and LDR have a three-field printout in which the two PE bits are left-most followed by the left and right halves of the microinstruction.

IMX and IMBD each address the microstore absolutely and differ only in the way data is read and written. IMX is read and written by executing multi-cycle microinstructions that write the microstore from the BMux and read the data into Link. This requires that both ContA and ContB boards be present (plus ProcH and ProcL to compute parity). IMBD uses manifold operations to address and directly write the microstore and uses the muffler system to read out the microstore; this requires only ContB; however, the addressing method for IMBD makes continuation from a break impossible, so users should normally display IMX in preference to IMBD.

The IMOUT register contains the  $44_8$  DMux signals which are the direct outputs of the microstore, as addressed by the complicated stuff in the control section. At a breakpoint ( $t_0$ ) IMOUT shows the bits that will be loaded into MIR at  $t_2$ , provided that the state of the branch condition does not change at  $t_1$ .

The LDR memory is an array in Alto core that contains microinstructions used by Midas when operating the hardware; it should ordinarily be of no interest to users, although the "LDRtest" action allows use of instructions stored in this memory for low-level hardware debugging.

Note that a bit pattern in LDR identical to one in IMX, IM, or IMOUT in general is not the same instruction because the ALUFM memory may contain different contents when the LDR instruction is executed. The pretty-print procedures account for this difference and show different stuff for these two cases. However, if you copy an LDR instruction into IM or IMX, watch out! In debugging regular microcode (i.e., any microcode that doesn't test ALUFM itself), this incompatibility is usually avoided because ALUFM 0 and 16 are assembled with the "B" and "NOT A" alu operations, which are identical to the operations used by Midas.

Also note that the microinstruction pretty-print procedure does not have available all of the information that the microassembler had when you assembled your program, so the printout is not always beautiful. The following are deficiencies you should be aware of:

From the hardware manual, you will remember that the interpretation of the BLOCK bit depends upon whether or not the task executing the instruction is the emulator, and memory references are interpreted differently for the fault and emulator tasks than for io

tasks, so Midas will disassemble this stuff correctly only when it is able to deduce the task that executes the microinstruction. Midas does have available the Emu bit for instructions in IM, and if you pretty-print an IM address or an IMX or IMBD address that also appears in IM, Midas will be able to distinguish between emulator and non-emulator instructions; however, Midas cannot distinguish fault task microinstructions from other non-emulator instructions, so fault-task memory references will be pretty-printed erroneously. However, Midas very cleverly deduces the task for microinstructions in MIR and IMOUT in most cases, so the pretty-print will usually be correct for these.

Midas is not clever enough to figure out what will be in RBASE when an instruction is executed, so RM addresses from your program are not normally pretty-printed; Midas instead uses the generated names R0 to R17 for RM references.

There are many possible assembler macros that you might use to generate constants to control the shifter; for an instruction that does this, Midas will pick one of the forms, probably not the one you used in the source file.

Midas sometimes pretty-prints control clauses differently from the assembler. IFUJump's and IM/TPC read-write clauses are the same; the decision to print Return or CoReturn, LocBr or LocCall, LongBr or LongCall, GBr or GCall is dependent upon Midas deducing the virtual location for the instruction being printed and finding .+1 in the virtual space at .+1 in the absolute space, so this might be wrong sometimes. Conditional branches are always printed like "LocBr[addr1,addr2,BC]".

Modifying IM words in octal is inconvenient, so you will normally want to use the symbolic method below for patching IM.

Writeable registers and memories that contain microinstructions (MIR, IM, IMX, IMBD, and LDR) evaluate a special form of input as follows: The first character on the input text line should be "(" to change the values of several fields in the instruction without clobbering other fields, or "[" to reconstruct the value beginning with a no-op microinstruction. This is followed by a number of clauses of the form "Field+integer" separated by blanks and/or commas. The legal field names are RSTK, ALUF, BSEL, LC, ASEL, BLOCK, FF, JCN, PE020, PE2141, and EMUL. EMUL, the emulator mode bit affecting pretty-printing of the microinstruction is only defined for IM.

In addition to "field value" clauses, Midas interprets the standalone clause RETURN, and several other items with "[]" enclosing a following argument. GO[va] (local branch), LONGGO[va] (long branch), and GCALL[va] (global branch) evaluate the argument enclosed in brackets and treat this as a virtual address in virtual mode or an absolute address in absolute mode; then they store a branch of the selected type in the JCN field of the microinstruction; IFUJUMP[n] evaluates n which should result a number in the range 0 to 3, and stores an IFUJump instruction in JCN. When you modify a microstore word (IM, IMX, or IMBD memories), Midas will error-check that the target for GO is, in fact, on the same page; Midas will always error-check that the argument of a GCALL is at a global address. Arguments to GO, LONGGO, and GCALL will usually be simple integers in absolute mode but may be expressions such as FOO+3, where FOO is an IM address, in virtual mode.

## 13. Task-Specific Registers

Midas treats all task-specific registers (T, RBASE, TLINK, OLINK, TPC, TIOA, MEMBASE, and MD) as 20-word memories. In other words, "T 6" is the T-register for task 6.

In addition, a special kludge allows you to display the 21st word (i.e., "T 20", "RBASE 20", etc.) and have that be interpreted as the register for the *currently selected task*. The currently selected task is the value in TASK; the TASK register is an artifact of Midas that is initialized to CTASK (i.e., to the "current task") at breakpoints.

In other words, when a microprogram halts at a breakpoint or because of a mouse-abort, CTASK is read from the DMux--suppose that it contains 6. This value is copied into TASK. If "T 20", "TLINK 20", etc. appear on the display, these will show values for task 6. The idea is that you can change the display for all eight task-specific registers by storing a new value into TASK. The task selected by TASK is also the one started by "Go", "SS", etc. as discussed later.

The hardware's LINK register, suppressed by Midas, is shown as the current task's TLINK word. The OLINK memory shows the absolute value in TLINK less 1. When microstore addresses are displayed in absolute mode, this is useless. However, in virtual mode OLINK will usually show the location that last did a CALL. This is useful in diagnostics which do BRANCH[ERROR], where ERROR is at a global call location. After one of these branches, OLINK shows the location that made the error branch, while TLINK shows an unrelated location.

## 14. BR Addressing Kludge

BR 40 is another addressing kludge used to represent the "currently selected" base register, or BR MEMBASE[TASK] (i.e., the BR location pointed at by MEMBASE for the currently selected task).

## 15. STKX Kludge

In debugging emulators, it is frequently desirable to view the STK entries relative to STKP rather than relative to STK 0 (i.e., relative to the top-of-stack rather than the bottom-of-stack). To aid in this, Midas defines STKX as an alternate memory for STK. STKX[n] shows STK[STKP-n], where valid values for n are 0 to STKP-1; hence, the top stack entries are STKX 0, STKX 1, etc.

STKX does not allow you to view entries on the wrong side of the stack pointer, and the display will preface those names with "~", indicating unreadable, if they appear on the display.

#### 16. Memory System Registers and Memories

The cache, map, and storage arrangement may vary from one Dorado to another but Midas can deduce the configuration by reading the mufflers and looking at the CONFIG register; Midas does this automatically when you attach to a new machine or when you execute the "Config" action. Midas adjusts to the configuration by varying the lengths of its ROW, CACHEA, CACHED, and MAP memories and adapting its algorithms for reading and writing these.

Midas always uses task 17 (the fault task) and srn 1 (the fault task srn) to access BR, ROW,

CACHEA, CACHED, MAP, and VM. Consequently, pipe entry 1 is smashed and (for CACHED and VM) MD is smashed, which may prevent continuing from a breakpoint, as discussed later.

ROW shows the cache flags and address bits in each of the four columns of a cache row and the victim and next-victim for the row on five consecutive lines of a display column. The length of the ROW memory is adjusted to the number of rows in the cache. Displaying an address in ROW is normally the most convenient way to view the cache; you can prettyprint the cache flags and address bits for each column independently, and this also shows the 16 data words in the associated munch (if any).

CACHEA is a memory of length equal to 4 times the number of cache rows; it shows the cache flags and address bits for a single entry in the cache. In a 100-row cache, the entries for the four columns in row i are CACHEA i, CACHEA i+100, CACHEA i+200, and CACHEA i+300. CACHEA is intended primarily for the "Test" and "TestAll" actions; on the display, it will usually be more convenient to look at ROW.

CACHED is a memory containing all the data words in the cache; word m in the munch for row r and column c is at CACHED  $20_8$ \*nrows\* $c + 20_8$ \*r + m. CACHED is intended primarily for "Test" and "TestAll".

Addresses in the MAP memory are displayed with the *MapPE* and *PgFault* bits in a 2-bit field followed by *wp*, *dirty*, and *ref* bits in a 3-bit field followed by the 16-bit *ra* field on the display. When a MAP address is written, *ref* is zeroed and map parity is always written correctly; *dirtyb* (the copy of *dirty*) and *MapParity* are not readable (they appear in CONFIG in other situations). \*\*Changes pending\*\*

VM accesses the virtual memory using Fetch← and Store← with the current contents of the map and cache; map and data error faults are not detected or indicated in any way, and the "RunRefresh" and "EnRefreshPeriod" clock enables must be true for storage to work properly. Midas sets the length of VM to the largest limit imposed by the map and cache geometries. Although VM appears in the "Test" menu, the user must setup the cache and map reasonably and select a suitably small sub-range of addresses in LOW-ADDR, HIGH-ADDR, and ADDR-INC before attempting to test VM.

In looking at VM, it is sometimes desirable to determine the MAP and ROW entries through which a VM word is accessed; if you middle-button any VM address, these will be displayed on the comment lines.

Midas does not provide any direct method of accessing storage; the user has to setup CACHEA and MAP with appropriate values and then use VM to do this.

Note: The code for accessing CACHEA and CACHED is complicated and unlikely to work unless the memory system is functional; these can be tested with "Test" and "TestAll" but the more basic "ProcVA" test, which exercises VA paths in the memory system, may be more helpful in isolating problems.

## 17. Memories and Registers Associated With the DMux

At those times discussed later, the  $4000_8$  DMux signals (or mufflers) are read from the hardware and stored in the first  $200_8$  words of a table. These are arranged so that hardware DMux address 0 corresponds to bit 0 of word 0 in Midas' DMUX memory, hardware address  $17_8$  to bit  $17_8$  of word 0, ..., up to hardware address  $3777_8$  in bit  $17_8$  of word  $177_8$ . Then the value on the BMux and the error status, which can also be read passively, are appended to the table. Finally, table data is rearranged, so that the DMUX memory looks as shown in the tables later.

Inside Midas associated with the DMUX memory are four separate tables. Regular DMux readout is stored in DMuxTab. The "SimGo" and "SimTest" discussed later use three other tables:

OldDMuxTab (previous DMux readout); DChk (signals checked by the simulator); DWrong (errors detected during simulation).

In other words, when one of these actions halts, OldDMuxTab holds the t<sub>0</sub> DMux readout, DMuxTab the t<sub>2</sub> readout, and DWrong the errors that were detected in DMuxTab. DChk is initialized by Midas to values that are reasonable for the boards that are plugged in, and the "Config" action also initializes DChk to reasonable values; the user may manually modify DChk, as discussed below, in order to disable checking of signals that are incorrectly simulated (This won't be particularly useful after the simulator is thoroughly debugged).

Normally, DMux addresses and registers derived directly from DMux readout (i.e., MIR, IMOUT, MCR, IMBD, DHIST, VH) show values taken from DMuxTab. However, the user may execute the "DMux" action with various button combinations to view the other three tables; the name printed for this action in the command menu will be "DMux", "DWrong", "DChk", or "OldDTab" according to which table is currently viewed. When the action is executed with the *right* (bottom) mouse button, OldDMuxTab values are viewed; both *left* and *right* buttons shows DChk; *middle* button shows DWrong. The symbolic names of the first 11 errors in DWrong will also be printed on the comment lines when the middle button is released.

DMUX prettyprinting (middle button over value) of regular (DMuxTab or OldDMuxTab) values works differently from DWrong and DChk pretty-printing. Regular printout of single-bit items shows symbolic names of "true" signals; "false" signals are not printed. In other words, low-true signals are printed when 0, high-true when 1. Multi-bit items (e.g., foo.0, foo.1, foo.2) are always printed (e.g., foo=3).

You should note that modified printout of DMUX also affects registers whose values are obtained by reading the DMux; this includes MIR, MCR, and IMOUT (but not IMBD). The DMUX memory itself and IMOUT are read-only except when DChk is being shown. MIR and MCR are writeable when DMuxTab is viewed but read-only when OldDMuxTab or DWrong is viewed; writing modifies DChk when DChk is viewed.

The DHIST memory contains a DMUX bit address in bits  $40_8$  to  $53_8$  (displayed left-most by Midas) and a history of the last  $40_8$  values read from the DMux in bits 0 to  $37_8$  (displayed as the two right-hand fields by Midas). This memory may be useful in checkout of multi-state stuff in the memory and IFU sections of the machine when the DMux simulator is unable to detect

problems. Each time the DMux is read the 40<sub>8</sub>-bit data field of each word in DHIST is left-shifted 1 and the new value brought into the low bit.

The VH memory provides another view of DHIST. Word 0 in VHIST shows the  $40_8$  DHIST signals at  $t_0$ , word 1 at t-1, word 2 at  $t_{-2}$ , etc.

When it is done reading the mufflers or done with a manifold operation, Midas loads the DMux address register with the value contained in DWATCH, an address in the MADDR memory. This means that during a "Go" or when Midas is not reading the mufflers, a scope probe attached to the DMux data line on the backpanel will show the DMux signal selected by the low-order 11 bits of DWATCH. However, if DWATCH contains 0, Midas will be turning control of the muffler/manifold system over to the baseboard at regular intervals, and the microcomputer will smash the DMux address.

## 18. Interface Registers

CPREG is one of the central interface registers used by the Alto in loading information into Dorado. It can be tested, but should not otherwise be of interest except in passive mode. Midas freely smashes the value in this register.

MIR is also special. It is loaded directly from the Alto and read via the DMux; Midas faithfully restores MIR after executing instructions.

## 19. Config

Midas automatically determines the hardware configuration when it connects to a particular dorado by means of DMux signals that it can read from each board. The configuration consists of the following parameters:

```
which boards are plugged in--debugging is frequently carried out with some boards disconnected; Map ic size; storage ic size; cache size (4K words or 16K words); whether the 16th bit in a cache entry is used as a parity bit or an address bit; number of storage modules.
```

Midas automatically adjusts its length parameters for VM, CACHEA, CACHED, ROW, MAP, etc., enables and disables various tests in the Test and TestAll actions, and modifies the behavior of SimTest and SimGo according to which boards are plugged in.

The automatic determination of the hardware configuration should not fail, but if it does, the Config action can be executed to manually set the configuration by means of actions in a subsidiary menu. Manually controlling the configuration may also be useful when testing with SimTest or SimGo.

#### 20. SetClk

The baseboard microcomputer presently initializes the clock to a 30 nsec period (= 60 nsec instruction cycle) when the boot button is pushed. The current clock period can be determined by pretty-printing the value of the CLKRUN DMux word which normally appears on the Midas

display.

The "SetClk" action allows the clock period of the mainframe to be specified from a subsidiary menu. You will probably be able to continue from a break after changing the clock speed, but Midas warns you that continuation is impossible.

#### 21. Reset

The "Reset" action shows an elaborate subsidiary menu with many options. The options are: run enables for different stuff; parity-error enables for the different data paths that are parity-checked; and initialization of memories.

The general ideas that determined exactly how "Reset" is implemented are as follows: First, memories and registers should be reset only if they have to be for some reason. For example, memories that are parity-checked, such as T, RM, and STK, have to be reset to prevent parity errors when you start running a program; TIOA has to be reset in case some io device has variant behavior when TIOA contains its device number (building an io device that did this would be a poor idea); it is desirable to reset IMX and IFUM before loading a program, so that run-away branches and out-of-control programs will be trapped. However, other memories and registers such as RBASE, MEMBASE, Q, CNT, etc. need not be reset--your microprogram should contain code to initialize these, so Midas doesn't have to.

Next, memories that require a long time to initialize, such as MAP (9 seconds now, 35 or 140 seconds with larger ic's in the Map), should be *optionally reset* so that you won't have to wait for their initialization unnecessarily.

Also, memories loaded by a microprogram (IM, IFUM, RM, ALUFM, and STK) should be *optionally reset*, if at all; if they are optional, you will be able to reset other parts of the machine without smashing your program. However, there does not seem to be any advantage in initializing ALUFM, so this memory is never initialized.

Each option is of an on-off form. The current state of the option is shown on the comment lines, while the other state appears in the command menu. The options as originally chosen are reasonable for a total reset, such as you would carry out at the onset of a "RunProg" command file; you may also want to turn on MAP initialization.

To carry out a reset, you bug the sequence of options you want, then bug the "Do-It" menu item.

When you bug "Do-It", initialization is carried out as follows (not exactly in this sequence since some initialization is done twice):

Run enables (RunRefresh and EnRefreshPeriod) are set as chosen;

Parity-error halt enables and MIRDebug are set as chosen; Midas remembers the halt enable settings so that they can be simulated for "SimGO" (discussed later) and remembers the setting of MIRDebug, so that it can warn against continue after breaks with MIRDebug true;

Manifold stuff used for testing IMBD is cleared;

Midas error counters MIR-PES and COMM-ERRS are cleared;

Hold and task simulators are cleared;

ALUFM 0 and ALUFM 16 are loaded with the "B" and "NOT A" alu controls needed by Midas;

The IFU is reset;

TestSyndrome is loaded for normal error-correction;

Several IOFetch+'es are done in task 2 to make sure that Asrn is .ge. 2 after power up;

Tasking is turned on;

Junk io, the fault task, and io devices are reset;

If MAP initialization is selected, each MAP address is loaded with Dirty and a pointer to the corresponding absolute page;

If MD initialization is selected, then CACHEA is loaded to map the first 4k (or 16k) of virtual memory, BR and CACHED are zeroed, and, for each task, the MD tag is reset, T and TIOA are zeroed, TLINK and TPC are loaded with 7777;

RM and STK are optionally zeroed;

If IM initialization is selected, then absolute mode is selected, IM is made empty, and every IMX address is loaded with "Branch[.], Breakpoint" except that 7776 is loaded with "Return, FreezeBC, Breakpoint" for the "Call" action;

If IFUM initialization is selected, then the Reschedule condition is turned off, and each IFUM address is loaded with the descriptor for a two-byte regular opcode with no operand, using MemBase 0 and RBase 1, starting at IMX 0.

MCR is loaded with NoRef and ProcSRN with 0;

The test control stuff BITS-CHECKED, LOW-ADDR, HIGH-ADDR, ADDR-INC are reinitialized;

After the reset is complete, Midas reads the DMux and checks the run-enable initialization, most of the control section initialization, and halt-enable initialization; if any failures are found, the errors are reported on the comment lines.

The "Go" action performs a subset of "Reset" prior to starting at a new address, as discussed later; parity-error halt enables can be modified without resetting anything else by writing an octal number into the ESTAT register.

## 22. Loading Programs

The "Ld", "LdSyms", and "LdData" actions are used to load micro-binary files into the machine. These actions are executed by first typing a list of file names (default extension ".mb") separated by commas, then bugging "Ld" or "LdSyms" (typing ";L" is equivalent to bugging "Ld"). These actions require confirmation by <cr>
 "Y", or "." iff a previously-loaded program is being overwritten; in a command file where it is not known whether or not another program is being overwritten, a "Confirm" action should precede the load action, as discussed earlier.

"Ld" loads the entire .mb file--symbols into the Midas symbol table and data into the hardware.

"LdSyms" loads only the address symbols and IM mapping table from the .mb file. This may be useful when reattaching Midas to a machine that is already running a microprogram.

"LdData", (in command files but not available interactively), loads only the data blocks from the .mb file. "LdData" is provided so that a microprogram can be loaded without cluttering the symbol table--this is primarily for Midas initialization and should not be of frequent use to users.

On Dorado, the DMUX, MADDR, MDATA, \$ABSOLUTE, \$ABS, and MSTAT memories are treated as exceptions by "LdData"--symbols for these are loaded anyway.

Midas uses several 1024-word core buffers (about 8 on Dorado Midas) and the Swatee file to manage its symbol table and virtual memory mapping information; the largest existing programs use 10 buffers for VM information and about 25 more (out of 64 available on Swatee) for symbols. For nearly all symbol and VM accesses, Midas will reference only one or two symbol blocks, so there should be no appreciable slow down when handling large programs.

The symbol table management algorithm used by Midas is an extremely fast merge that works well when the symbol table is nearly empty at the onset of a load but suffers somewhat from block fragmentation when the initial symbol table has many items.

To avoid fragmentation, don't load one microprogram on top of another--use "RunProg" to reset the symbol table, then do the "Ld". It is also a good idea to assemble microprograms as a single .MB file. Although Midas can load multiple .MB files (typed as a list separated by commas), this will fragment the symbol table and cause extra thrashing.

These recommendations follow because Midas takes advantage of alphabetical address ordering in .MB files to pack its symbol buffers nearly full. But when subsequent files are loaded, the symbol buffers will fragment to about half-full, symbol buffer swapping will result, and symbol searches will be longer.

Midas uses the symbol table in two ways: looking up the value of a symbol, requiring at most one disk access; and searching for the symbol in a particular memory which best matches a value, requiring at most one access for RM, BR, DEVICE, and TASK address symbols, or at most two accesses for IM address symbols; the best matching value for addresses in all other memories is determined by scanning every block. Searching every block requires about (.22 seconds \* no. symbol blocks) - (.15 seconds \* no. blocks in core) or about 4.7 seconds for the largest program thus far. However, since best matches for the five most important memories are obtained quickly, it will rarely be necessary to wait for a search.

In most situations where a "Ld" is going to be done, many other actions will also be carried out to setup the display appropriately for the program and to initialize the hardware by doing "Reset" or whatever. For this reason, you will ordinarily want to define a command file that does all these other actions as well as the "Ld" and you will ordinarily do "RunProg" on this command file; direct use of "Ld" in the command menu will be rare.

## 23. Dump and Cmpr

Both "Dump" and "Cmpr" require confimation by <cr>, Y, or "." They accept the name of a microprogram (default extension ".mb") on the input text line. If the input text line is empty, then the file name is defaulted to the name of the program last loaded.

"Dump" deletes forward reference fixups left by Micro (which never occur on Dorado or D0 because MicroD does these) and compacts both data and addresses to use less disk space and load more quickly later.

Also, if undumped .MB files contain forward references, they cannot be used with "Cmpr" (no problem on Dorado or D0).

Note that *only memory words loaded by Load are dumped*--you cannot patch unused locations, dump the program, and expect the patches to survive. (Suggestion: assemble extra locations as a patch area with your microprogram, so that you can patch and dump during debugging.)

"Cmpr" compares data currently in storage against data in the file and reports differences on the Midas.Errors file.

In microprograms, avoid loading initial values into memory words modified during execution. The usefulness of "Cmpr" is enhanced when programs are clean, because no fictitious errors will be reported.

For diagnostics, "Cmpr" can report what has been smashed when something goes off the deep end--this has frequently been helpful.

Following system microcode crashes, "Cmpr" may provide the only clue about the nature of an intermittent storage failure.

## 24. Brk and UnBrk

On Dorado breakpoints are created by deliberately storing bad parity in both halves of a microinstruction. Since double parity failures are highly unlikely, there is usually no ambiguity between deliberately set breakpoints and hardware failures.

Since Dorado does not halt until t<sub>2</sub> of the instruction containing a parity failure, the break will occur after the instruction containing it has been executed.

Since the two parity-bad bits are part of the value displayed for an instruction, it would be possible to insert or remove a breakpoint by examining an instruction and storing 3 or 0 into the parity-bad field; however breakpoints are inserted and removed often enough to warrant an easier method for doing this. The "Brk" and "UnBrk" actions are provided for this purpose.

"Brk" inserts a breakpoint in the IM or IMX address typed on the input text line. The address must be typed--there is no default break address. You will normally find it faster to type "address; B" to insert a breakpoint.

"UnBrk" removes a breakpoint. If no text is typed, the address defaults to the breakpoint that caused the last program halt or to the address of the last breakpoint inserted. You will normally find it faster to type "address;K" or ";K" to remove a breakpoint.

## 25. Go, SS, Proceed, OS, and Call

These are actions that result in the microprocessor executing instructions from the control store starting at the selected address; "SimGo", which will be discussed later, also does this. Each of these accepts an input argument (optional except on "Call") that must evaluate to an IM or IMX address; a simple number is defaulted to an IMX address in absolute mode or an IM address in virtual mode. If the optional argument is omitted, Midas will continue from the last break.

When you start at a new address, the value in TASK (lower left-hand corner of the normal display) is the task activated. TASK is initialized to the value in CTASK (i.e., to the task for which an instruction was about to be executed) when Dorado halts or when you abort. You must change TASK on the display to initiate execution for a different task.

The distinctions among these actions are as follows:

"Go" and "Proceed" will start the machine running and wait either for it to halt or for you execute the "Abort" or "Dtach" actions which are displayed during the "Go". When going or proceeding at a new address (as opposed to continuing from the last break), "Go" will reset io devices and the control section, while "Proceed" does not do this; in other respects these actions are identical.

"SS" (single-step) executes one microinstruction.

Although "Go" and "SS" (single-step) appear in the command menu, you will probably discover that it is faster to type "address;G" to Midas, an alternative to "Go", or "address:", an alternative to "SS"; "Proceed" is only executable by typing "address;P." Similarly, ":" is equivalent to a continue-"SS" and ";G" or ";P" (proceed) to a continue-"Go".

"OS" (opcode-step) keeps single-stepping the machine until either you execute the "Abort" action, a halt condition occurs, or an IFUJump has been executed. In other words, it simulates a "Go" with repeated single-steps, but stops after the next IFUJump. This is intended to facilitate debugging emulators that use the IFU.

There are some hardware restrictions on single-stepping discussed in the next section. The most serious of these is that it is illegal to single-step across an instruction that does Fetch and Md. Since this is expected to be common in emulators, there will be many times when OS doesn't work.

"Call" allows a microprogrammed subroutine to be called with an optional argument passed in T. By convention both the microassembler and the "Reset" action plant a "FreezeBC, Breakpoint, Return" microinstruction at IMX 7776. A call is initiated by typing "SUBR(ARG)" or "SUBR()". This causes ARG (if any) to be evaluated and stored in T; LINK is loaded with 7776; then "SUBR;G" is done. If the subroutine returns (to 7776) Midas prints an appropriate message.

Note that subroutines called this way need not start at "call" locations in the microstore because Link is loaded prior to jumping to the starting address.

"SimGo" (simulated-go) is a variation of single-step that keeps single-stepping the machine until either a halt condition occurs or the DMux consistency checker finds an error, as discussed later.

Before stepping or going at a new address (as opposed to continuing or proceeding), Midas carries

out an extensive reset sequence, as follows:

IO devices and fault task are reset.

Ready flipflops, CTASK, CTD, etc. are cleared by executing "TaskingOn", "No-op", and then "Goto[7777], Block" for each task. Your microprogram should probably load IMX 7777 with some instruction to handle bogus task wakeups.

TPC is set to 7777 for every task except the one being started.

Memory "tag" mechanism is NOT reset.

The IFU and Reschedule condition are NOT reset.

When the microprocessor halts after a breakpoint, due to an error, or because you aborted, Midas prints the location of and reason for the halt and saves the information that it needs to continue. The form of the printout is "task:address". Subsequently, if you attempt to continue, Midas restores the hardware as nearly as possible to its state at the break before continuing.

The primary error indicators for a break are in ESTAT; Midas analyzes these and other DMux signals such as "Task2Back", "Task3Back", "+MDSaved", etc. and pretty-prints a message about the reason for halting and the task that executed the instruction that caused the halt.

There are many complications surrounding Midas' ability to restore the state of the program, after doing other things, so that continuation is possible. These are discussed in the next section. When these complications are insurmountable, "passive mode" may be used as discussed later.

## 26. When Registers are Read/Written--Restrictions on Continuing

When a microprogram halts at a breakpoint or due to a mouse-halt, Midas has two objectives: to read the contents of registers and memory addresses so that they may be shown to the user, and to be able to continue from the interrupt or breakpoint. The methods for reading machine state are detailed in the "Dorado Debugging Interface" document and outlined here.

Midas first reads the DMux (which includes MIR, MCR, and some other items), BMUX, and ESTAT (error status); these are read first to capture their values before they change. Since all of these items are readable without issuing any clocks to the Dorado microprocessor, Midas can still continue execution of the microprogram in ordinary situations. In passive mode (discussed later), these are the only items which Midas reads from the hardware.

In active (i.e., normal) mode, Midas next executes a no-op, clears the hold and task simulator, does 30 no-op's, and then saves values of (current task) registers as follows: LINK, T, Q, TIOA, STKP, ALUFM 0, ALUFM 16, RBASE, MEMBASE, PROCSRN, and RM 0; these might get smashed while reading registers that the user has put or will put on the display.

Finally, Midas reads all registers displayed going top-to-bottom through the name-value menu lines and left-to-right through the columns within each line. In passive mode, only those items whose values were obtained passively will be updated; others will be marked with a "~" indicating that Midas couldn't obtain the current value. In active mode, many microinstructions will be executed to correctly address each item, route its value onto BMux, where Midas can read it, and then restore registers smashed while doing this.

When Dorado is not running, Midas loads ALUFM 0 and 16 with the "B" and "NOT A" alu operations, and TPC (i.e., CIA) is always in a smashed state. If one of these three items is displayed, the value in the Alto static is read; if written, the static is written. The value in the static is not written into the hardware until either a "Go", "SS", "OS", etc. action occurs or the "Dtach" or "RunProg" actions are executed. ALUFM 0 and 16 are effectively untestable from Midas (sorry). TPC will get read for the new task and restored for the old task whenever Midas has to do a SelectTask, as discussed in the "Dorado Debugging Interface" document. Midas has no trouble testing TPC, but if you examine a particular TPC register several times on the display, there is no guarantee that the values displayed will be ones independently read from the hardware.

With the exception of these three items and the DMux, Midas always reads values from the hardware--other saved values are only used for restoration purposes. In other words, if "SHC" is displayed 10 times, it will be read 10 times from the hardware.

MIR, MCR, Q, T, RBASE, MEMBASE, TLINK, STKP, RM 0, and PROCSRN are smashed and restored while reading other stuff; these are read from the hardware independently each time they appear on the display, but Midas might rewrite these registers from the saved values, so if one of these isn't working correctly, the exact nature of the failure may be obscured.

Several memories and registers are "always updated" when they appear on the display, which means that they will be reread at frequent intervals by the Midas main loop, and if the value has changed the display will be updated. The UPTIME and TGLITCH registers and the MSTAT memory, which show items continuously recomputed by the baseboard microcomputer, are treated this way; and COMM-ERRS and MIR-PES (in the fake MADDR memory), which report errors detected by the Midas hardware interface, are always updated.

Values in other registers and memories are only reexamined when you do some "dirty" action. When you write a value into some register on the display, for example, Midas tries to restore any other registers and memories that were clobbered as a side effect; then it rereads the DMux and all registers on the display.

There are a number of situations that may prevent continuation from a breakpoint or interrupt; Midas warns you about some of these when you try to continue but does not warn you about Some of the ones that Midas does not warn you about are as follows:

The machine stopped at t2 of an instruction that both started a new fetch and either read Md onto A or B or used Md in a shift-and-mask operation; the value of Md for the new fetch will be erroneously used in completing the Md read.

The break occurred at to of an instruction doing a dispatch.

The break occurred immediately after an IM or TPC read instruction--the value read will be garbage if you continue;

You were using the hold simulator--Midas resets the hold simulator at breakpoints;

Your microprogram was using the muffler/manifold system--Midas smashes the DMux address and resets some of the manifold stuff at breakpoints;

Input/output tasks were not serviced properly due to the delay at the breakpoint, so these are not continued correctly;

Your microprogram is relying upon the exact timing of the memory system to write the cache flags for a reference--the moment will have passed when continuation occurs (There are probably other situations when the memory system is operated in unusual ways that will prevent continuation.).

Some situations that Midas does warn you about are as follows:

You have displayed some address in BR, ROW, CACHEA, CACHED, MAP, or VM; Midas will use task 17 and pipe entry 1 to access these, and if the break occurred in task 17, Midas will warn you that continuation is impossible because Pipe entry 1 and (for CACHED and VM) task 17 MD are smashed.

Some address in IFUM is displayed; Midas has to reset the IFU to read IFUM and will warn you that continuation from a breakpoint is impossible.

Some address in IMBD is displayed; Midas has to reset some of the control section to access IMBD.

You broke on or single-stepped across an instruction that did both a Fetch  $\leftarrow$  and either a T  $\leftarrow$  Md or RM/Stk  $\leftarrow$  Md; if you continue, data from the new fetch rather than data from the preceding fetch will be used to complete the T  $\leftarrow$  Md or RM/Stk  $\leftarrow$  Md operation.

A breakpoint on or single-step through an instruction that does NewPC← is illegal (??).

## 27. Hardware Failure Reporting

Midas checks for several kinds of hardware errors and reports them in MIR-PES and COMM-ERRS, which are addresses in the MADDR memory; these are shown in the upper left-hand name-value menus by the normal Midas display. MIR-PES is shown on the display as two 16-bit fields; the first field counts parity errors detected in MIR[0:20] and the second, parity errors in MIR[21:41]. MIR-PE's is zeroed when you start Midas, "Dtach", or "Reset", or when you start a "Ld". Whenever Midas loads a microinstruction into MIR, it checks for good parity in MIR before executing it and counts MIR-PES if the parity is no good; however, even if the parity is bad, Midas goes ahead and executes the microinstruction. If any MIR parity errors occur during a load, the message "\*\*MIR-PE's occurred\*\*" is printed on the comment lines after the load; however, except for that message, Midas does not print any special messages after these errors--the user will have to notice when MIR-PES changes at other times.

COMM-ERRS is also shown as two 16-bit fields. The first field counts glitches in the "Stopped" line, which Midas samples repeatedly during "Go" (The serial 1 Dorado seemed to report "Stopped" when the microprocessor did not have any reason for stopping, so some glitch detection software was added to Midas to detect this situation.); the second field counts microcomputer timeouts. Midas initializes these error counters to 0 after initially connecting to a Dorado, during "Reset", and during "Dtach". Midas allows about 2 msec for the baseboard microcomputer to service interrupt requests; if this timeout is exceeded, the right-hand field of COMM-ERRS is counted.

Midas also shows a number of hardware conditions collected by the baseboard microcomputer; these include power supply information summarized in PROBLEMS, OUTOFSPEC, BADSUPPLYSPEC, and TGLITCH as discussed later.

#### 28. Hardware Checkout Facilities

Midas checkout facilities fall into the following categories:

Observation Observe registers and signals invisible to the microprogrammer (DMux

stuff, print routines, passive mode).

Poking Trying out elementary actions to observe what happens (T1, T2, T3,

Poke stuff).

Testing Exercise various hardware sections, verifying that they work correctly or

reporting the nature of failures (Test, TestAll, SimGo, SimTest,

LDRtest).

Scope loops Repeatedly do something to observe failures with the scope (RepGo,

RepSS, RepT2, Fields, HWChk, test actions).

Diagnosis Relate failures to particular hardware components (SimGo, SimTest).

The LDRtest action must be preceded by the "Debug" command file (in the "RunProg" submenu), which loads the LDR memory addresses needed for LDRtest. The "Debug" command file should not be needed in any other cases.

With diagnostic microprograms, you can use the PROC, CONTROL, MMC, MMD, MMX, IFUD, DSKETH, and DSP command files (in the submenu put up by RdCmds) to display DMux addresses for various hardware sections.

#### 29. Parity-Error Scanning

The "PEscan" action scans memories and reports parity errors. It presents a submenu consisting of "Scan-and-report" and "Scan-for-totals" actions followed by the names of the memories that can be scanned for errors. The user interacts with the submenu, selecting and deselecting memories to be scanned; then he bugs either "Scan-and-report" or "Scan-for-totals".

On Dorado, the memories that can be parity scanned are IMX, RM, STK, IFUM, CACHEA, and CACHED.

"Scan-and-report" will sequence through all the words in the selected memories, reporting on the comment lines the first 20 addresses that have parity errors and the total number of parity errors for each memory. "Scan-for-totals" reports only the parity error count for each memory.

In general, very long memories such as main storage are not included in the "PEscan" submenu because Midas cannot scan them fast enough to report results in a reasonable time.

## 30. Testing Directly From Midas

"Test" and "TestAll" allow the target machine to be tested directly from Midas. Although diagnostic firmware can test faster and more thoroughly than is practical from Midas, Midas direct testing permits the hardware to be checked out well enough to get basic diagnostics loaded and started. On Maxcl, which had no direct testing in Midas, many hardware failures of the "nothing

35

works" variety were harder to fix than on Maxc2 and Dorado, where Midas test software is available. However, on D0 and M68 implementations of Midas, the test features in Midas are of doubtful usefulness because the hardware is accessed through communication with a small "kernel" microprogram that only works when most of the hardware is functional.

Data patterns for test actions are determined from the first subsidiary menu, as follows:

Table 6: Test Data Pattern Actions

ZEROES All-zeroes data
ONES All-ones data

SHOULD-BE Constant test pattern equal to value in SHOULD-BE

CYC1 Vector of the same size as the register containing zeroes with a single one-bit cycled left

one position each iteration

CYC0 Cycled zero in vector of ones

RANDOM Random numbers

SEQUENTIAL 0, 1, ..., sequential numbers

ALTZO Alternating all-ones and all-zeroes patterns

ALT-SHOULD-BE Alternating contents of SHOULD-BE with its ones-complement

The CYC0, CYC1, and SEQUENTIAL patterns vary according to the size and arrangement of the data vector for the item being tested. CYC0, for example, starts off with leading 1's and a 0 in the right-most bit of the data vector. The 0 is shifted left (bringing in 1's to its right) each iteration; when the 0 is shifted out of the left-most bit in the data vector, the vector is reinitialized to leading 1's and a 0 in the right-most bit. The CYC1 pattern is like CYC0 with 1's and 0's interchanged. The SEQUENTIAL pattern is initialized to 0 and is incremented by 1 in the right-most bit of the data vector each iteration.

This treatment of CYC0, CYC1, and SEQUENTIAL patterns is conceptually correct for items that are described inside Midas by dense, left-justified data vectors whose bits are displayed left-to-right on the screen. Most, but not all, items are handled this way.

On Dorado, the exceptions are as follows: IMX, IMBD, and MIR have the parity-bad bits displayed left-most but stored internally right-most in the data vectors. The parity bits do not participate in determining the data pattern for CYC0, CYC1, and SEQUENTIAL patterns; i.e., the two parity-bad bits will always be tested with 1's (i.e., bad parity) for CYC0 or always with 0's (i.e., good parity) for CYC1 and SEQUENTIAL patterns.

ALUFM, CACHEA, MAP, BR, and MCR have holes between bit 0 and the right-most bit of the data vector. The CYC0, CYC1, and SEQUENTIAL patterns for these are generated as though these holes didn't exist. I.e., ALUFM has an 8-bit data vector in which bits 1:2 are unused; CACHEA has flags in bits 0:3 and VA[4:n] in subsequent bits, but the leading bits of VA are not actually stored in the address section for most cache configurations, so the unstored bits are a hole; MAP has RP in bits 16:31 of the data vector and various flags in bits 12:15, so bits 0:11 are a hole; BR uses 4:31 of the data vector, so bits 0:3 are a hole; and MCR uses 0:15 with several unused bits in its interior.

Testing is controlled/described by 12 addresses on the display as follows:

#### Table 7: Test Items in the Name-Value Display

SHOULD-BE On a failure, the correct data; after control-C or Abort, the next pattern. DATA-WAS On a failure, what the data was; after control-C or Abort, the data read last time, **BITS-CHECKED** Mask of bits checked (see below). BITS-PICKED Union of bits that should have been 0 but were erroncously 1 during testing. This accumulates failure information when you continue a Test using <escape> or <cr>>. **BITS-DROPPED** Union of bits that should have been 1 but were erroneously 0. LOOP-COUNT 32-bit iteration count at which failure occurred or after which the test was aborted. **NFAILURES** 32-bit count of test failures. Memory tests only LOW-ADDR **HIGH-ADDR CURRENT-ADDR** ADDR-INC 32-bit addresses: If ADDR-INC (normally 1) is positive, the test starts at LOW-ADDR and advances through the memory in steps of ADDR-INC until CURRENT-ADDR is greater than HIGH-ADDR. If ADDR-INC is negative, the test starts at HIGH-ADDR and goes by steps of ADDR-INC until CURRENT-ADDR is below LOW-ADDR. CURRENT-ADDR contains the last address tested. ADDR-INTERS Intersection of address bits where failures were detected.

SHOULD-BE, DATA-WAS, BITS-CHECKED, BITS-PICKED, and BITS-DROPPED are addresses in the MDATA memory; LOOP-COUNT, NFAILURES, LOW-ADDR, etc. are addresses in the MADDR memory. These two memories (which are tables in Alto storage) exist on all versions of Midas that implement the test actions.

Union of address bits where failures were detected.

ADDR-UNION

The handling of the MDATA memory is complicated by the fact that items in this memory have to be shown in the same format as the memory or register being tested. This is accomplished as follows: When the selected test item is different from the last, the width and print-format of MDATA are set to be identical to the new item; in this case BITS-CHECKED is initialized to test all bits in the new item. Then when the test is aborted or halts due to a failure, the display of BITS-CHECKED, etc. is identical to that of the item tested. The user may then modify BITS-CHECKED and continue, restart, or free-run the test, as discussed below; in this case the item tested is identical to the last item tested, so BITS-CHECKED is not reset.

The handling of MADDR is also tricky. ADDR-INC is allowed to be any value except 0; if it is 0, Midas will reset it to 1 before testing. When HIGH-ADDR is initially greater than the largest legal address in the memory, it is reset to memlength-1 prior to testing. Then if LOW-ADDR is greater than HIGH-ADDR, it is reset to 0 before testing. When the selected memory differs from the last item tested, and when the length of the memory is less-than-or-equal to  $10000_8$  words long, Midas will reset LOW-ADDR to 0 and HIGH-ADDR to memlength-1 prior to testing. This is done because a common operational error is failure to reset the address range when switching from one memory test to another. However, Midas does not reset the address range for very long memories because they are normally tested with small address ranges that cannot be predicted in advance--full-length testing of long memories from the Alto is so slow as to be impractical.

"Test", after showing the data-pattern menu, shows a menu of register and memory names and other test names, and executes a test of the one you select until the test fails or you halt the test from the keyboard.

The testable registers and memories appear in the second sub-menu for the "Test" action. This

menu also includes several other machine-dependent test programs.

On Dorado, the additional tests are as follows:

Table 8: Other Test Actions

| Shmv   | Tests the output of the shift-control ROM's on the ProcH and ProcL boards against |
|--------|-----------------------------------------------------------------------------------|
| •      | correct values.                                                                   |
| WF     | Tests loading ShC via WF+                                                         |
| RF     | Tests loading ShC via RF+                                                         |
| ProcVA | Tests BR+Mar via DummyRef←                                                        |

<esc> will continue a register or memory test that has halted; it restarts an OtherTest that has halted.

<cr>> will continue a register or memory test that has halted but will free-run the test rather than halting on the next failure. While free-running, LOOP-COUNT and NFAILURES are reported continuously on the display, and BITS-DROPPED, BITS-PICKED, ADDR-INTERS, and ADDR-UNION accumulate failure information. When you stop the test by bugging "Abort" or typing control-C, the accumulated failure information is displayed in these registers.

"TestAll" automatically loads BITS-CHECKED with a full-sized comparison mask prior to testing each item; memories are tested with LOW-ADDR = 0, HIGH-ADDR = memory length-1, and ADDR-INC = 1. It tests each register 200 times and makes 4 passes through each memory and each OtherTest. It is a good idea to run "TestAll" whenever the hardware is in a suspicious state.

#### 31. LDRtest

On Dorado and Maxc2, the "LDRtest" action should only be used when the "DEBUG" command file has been executed. This requires a sophisticated understanding of the hardware and of the innards of Midas and is not recommended for novices.

Dorado Midas stores many microinstructions in a fake memory called LDR (see LOADER.MC). These are used by various actions to operate the hardware. "LDRtest" allows these to be executed in non-standard sequences to beat on particular hardware problems.

"LDR test" accepts a list of LDR addresses separated by commas as input text. If only one LDR address is typed, the CPREG register is loaded once with the selected data pattern, then the LDR instruction is repeatedly executed with UseCPReg true for a scope loop.

When two, three, etc., up to five LDR addresses are typed, a test loop occurs whereby CPREG is loaded with the next data pattern, the first instruction is executed with UseCPReg true, then the rest of the instructions are executed, and then the BMux is read back and compared against the original data under control of BITS-CHECKED. The loop stops when (data-read-back xor data-sent-out) & BITS-CHECKED is non-zero.

## 32. Scope Loop Actions: Fields, RepGo, RepSS, RepT2

The "Fields" action exercises signal decoding for particular fields of the microinstruction for scope loops. A microinstruction is fabricated from a no-op microinstruction in which the field selected from the first sub-menu is replaced by various values. The second subsidiary menu allows the value in the selected field to be incremented, decremented, and shifted.

"RepGo" starts the microprocessor at the address typed on the command line, waits for it to halt

at a breakpoint or parity error, then restarts it at the original address.

"RepSS" repeatedly single-steps the microprocessor at the address typed on the command line.

On Dorado, the task for the original Go or SS is taken from the TASK register; subsequent restarts do not reselect the task. The control section's Ready register is reset before the first Go or SS, but is not reset each time through the loop.

On Dorado, "RepT2" endlessly executes the instruction in MIR and reloads that value into MIR. Unlike "RepSS", "RepT2" doesn't issue extraneous clocks while looping, so it is ordinarily more convenient for scoping.

#### 33. HWChk

The "HWChk" action puts up a submenu that contains several test and scope loop actions. Once started, one of these actions runs until you abort it; the iteration count will be in LOOP-COUNT when the test is aborted. The HWChk submenu currently contains the following actions:

"Read-DMux-Signal" requires a non-zero value in DWATCH; a scope loop is generated in which the DMux address selected by DWATCH is strobed out to the hardware and then the value read. A count of the number of times the value is 0 and the number of times it is 1 are showed on the comment lines. Microcomputer DMux reading is disabled during this action.

"Read-All-DMux" repeatedly rereads all 4000<sub>8</sub> DMux signals, accumulating in DWrong the union of signals which had inconsistent readout. It displays a count of the number of inconsistent signals (Some of these signals will be legitimately inconsistent.). Microcomputer DMux reading is disabled during this action.

"Connect-Disconnect" first evaluates the input text line, which must contain a valid Dorado serial number (0 to  $377_8$ ). A scope loop is generated in which Midas alternately connects to the selected serial number and to that serial number xor  $377_8$  (= disconnects). A count of successful and unsuccessful connects is displayed on the comment lines.

"Alto/MC-control" generates a scope loop in which the Alto and the microcomputer alternately are given control of the muffler/manifold system.

## 34. DMux Consistency Checker

The DMux consistency checker, or simulator, used with the "SimGo" and "SimTest" actions examines all of the DMux signals (or mufflers), checking for inconsistencies. The simulation verifies consistency of signals from the previous readout (call this " $t_0$ ") to the current readout (call this " $t_2$ ").

In all cases, only passively-accessible DMux signals and BMUX and ESTAT are involved in the simulation--registers that can be read only by issuing clocks to the hardware are not checked.

The simulation subroutine behaves differently based upon the time at which the DMux was read (t even or t odd) and upon whether or not the DMux readout at  $t_{n-2}$  is available. Currently, the simulator is only called by "SimGo" and "SimTest", and for these the simulation subroutine is always called with the  $t_0$  and  $t_2$  DMux tables; I might add variant actions to operate the simulator

39

with t<sub>1</sub> and t<sub>3</sub> tables later.

"SimTest" is executed with IOReset, RunRefresh, and EnRefreshPeriod false. It loads MIR with a randomly chosen microinstruction (except that some illegal microinstructions are weeded outpresently, the Output  $\leftarrow$ , UseDMD, MidasStrobe  $\leftarrow$ , and IFUTest  $\leftarrow$  functions are illegal; also, the Block bit in the next microinstruction is chosen to equal whatever was coming from IMX just before  $t_2$  of the last microinstruction to avoid screwing up the control section); then it reads the DMux and steps the microinstruction through  $t_2$ . This is repeated, and after each repetition the previous and current DMux readout are checked for consistency.

"SimGo" is similar, but a microprogram stored in IM is executed one step at-a-time rather than random microinstructions; there are no illegal microinstructions for SimGo. When a diagnostic or other microprogram is known to fail, it can be run full speed up to a breakpoint a little before the sequence that fails; then the program can be continued with "SimGo" which might pinpoint the hardware failure. However, since RunRefresh and EnRefreshPeriod are false during "SimGo", any microprogram that uses Storage or the Map might not run correctly. "SimGo" continues until either a simulation error is detected or ESTAT contains a halt condition; the halt conditions for "SimGo" are identical to those for "Go" (The halt conditions can be modified by the user with the "Reset" action.).

For the most part, mufflered signals in the different hardware sections relate to control paths rather than to data paths, so the consistency checker will be less effective in finding failures in data paths. However, Midas register and memory tests and diagnostic firmware can usually pinpoint data failures, so this limitation is not too serious.

The ContA/B, ProcH/L, MemC/D/X, and IFU sections are presently simulated.

#### How to Interpret Simulator Failures

When the simulator detects one or more failures, it reports a message like "2 DMux errors". You can find out which signals are believed wrong by executing the "DMux" action in the command menu with the middle button. When the middle button is released, the names of the first 11 signals that were incorrect are printed on the comment lines; each name is followed by a suffix such as "/A" indicating the section in which the error was detected; possible suffices are /B (Baseboard), /A (ContA), /B (ContB), /L (ProcL), /H (ProcH), /I (IFU), /C (MemC), /D (MemD), /X (MemX), /K (Disk controller), /E (Ethernet controller), or /V (Display controller). Currently, there is no simulation of the baseboard or io controllers.

The next step is to display the DMux words associated with one of the hardware sections that failed; this is done by executing the "RdCmds" action and selecting the command file that displays that section (PROC, CONTROL, MMC, MMD, MMX, IFUD, DSKETH, or DSP).

Then find the source for a signal that failed in the hardware drawings; you will probably be able to deduce its dependency upon other DMux signals and can then determine where the failure occurred. You can view the signals relevant to the simulation by viewing the OldDMuxTab or DMuxTab signals on the display, as was discussed in the "Memories and Registers Associated With the DMux" section.

## 35. Poking: T1, T2, and T3

The "T1", "T2", and "T3" actions allow the instruction currently in MIR to be executed exactly as though it were spliced into the execution flow of the program. The DMux is read after  $t_1$ ,  $t_2$ , or  $t_3$  of the instruction, then, for "t1" and "t3", the machine is clocked once more (to  $t_2$  or  $t_4$ ). MIR is restored after execution.

### 36. Passive Mode

Passive mode suppresses automatic readout of registers that require clocks to be issued by Midas. This allows scope observation without interference from automatic parts of Midas.

Midas implements three "states" called active, prepassive, and passive. The command menu always prints the current state; bugging active will change the state to prepassive; bugging prepassive will change to passive; and bugging passive will change to active--in other words, these three states are in a "ring."

In active mode, Midas will jam instructions into MIR and execute them to obtain the contents of various Dorado register or memory words or to restore registers incidentally smashed while doing something else; as discussed earlier, there are some situations when continuation is impossible after doing this, and some hardware problems are difficult to observe when Midas is interfering to this extent.

PrePassive mode is identical to active mode, but if you start the machine with "Go," "SS," or whatever, then Midas will automatically flip into passive mode the next time the machine halts.

When you enter passive mode from the keyboard action, the state of the hardware is restored as though it were about to continue from a step or breakpoint and TASK is restored to its value at the last step or breakpoint. After this, no further clocks are given to the hardware except those explicitly initiated by the user.

After becoming passive, Midas doesn't update registers on the display unless their values can be read without issuing clocks. Since only DMux locations (includes MIR, IMOUT, IMBD, MCR, TESTSYN, PROCSRN, TASK) can be read without clocks, only their values change while passive.

Further, if you display a new non-passive register on the display, its value will not be read from the hardware and garbage will be displayed as the value.

Items on the display for which the displayed value is doubtful will be flagged with a "~" as discussed earlier.

Similarly, only registers whose values can be modified without issuing clocks may be written while passive--these are MIR, CPREG, STROBE, and D1OUT (plus the fake registers and memories). Midas rejects attempts to modify other registers on the display. Of the writable registers, only MIR, CPREG, and IMBD can be read and only MIR can be read passively. Consequently, if you write into CPREG, STROBE, or D1OUT by clicking the mouse over its value, it will be written but the display will show the contents of a static, not something read from the hardware--since other parts of Midas don't update the statics, the value displayed only means something immediately after the write.

The command menu is drastically altered while passive; only actions which can be executed while passive are shown.

"Update" reads the machine state actively and then becomes passive again.

While passive, "SS" and "Go" at new addresses work as usual, so extra clocks are issued to do these. However, "SS" and "Go" to continue a program do not issue any extraneous clocks--all of the setup to continue took place at the time passive mode was entered; or after a step or breakpoint, no clocks are issued to readout the machine state, so it is possible to continue simply by modifying Stop, SetRun, and SetSS.

To do the most primitive kind of debugging while passive, it is expected that users will work as follows: First, the POKE command file will be executed to become prepassive and display STROBE, D1OUT, and CPREG, not ordinarily on the display. The user will then either do a Go or SS, becoming passive at the break, or will bug prepassive to become passive immediately. Next, MIR and CPREG will be written by modifying the displayed value. Then the Clock and Control registers and Strobe can be manipulated by storing values into STROBE and D1OUT.

STROBE is displayed as two fields and D1OUT as three fields; when storing into these, you must partition the input into fields as well. For STROBE the two fields are the address field (3 bits) and data field (9 bits). Storing into STROBE will give a three-step strobing sequence using the value of address and data you have selected. For D1OUT the three fields are the Strobe bit, address, and data. (*Note*: The DMux will be read after writing MIR, CPREG, STROBE, or D1OUT, and this smashes the Clock register, so can't really use STROBE for the Clock register)

## 37. MIRdebug Feature

During ordinary operation, an IMX parity error or breakpoint halts Dorado after t<sub>2</sub> of the instruction affected by the parity error. Since MIR is loaded at t<sub>2</sub>, the MIR value with bad parity has been overwritten when the machine stops, so if the path between the microstore and MIR is experiencing intermittent failures, it will be difficult to diagnose what has gone wrong.

To aid checkout in this case, the control section has a debugging aid called MIRdebug, which will disable the clock to MIR at t<sub>2</sub> of an instruction with bad parity. When this aid is enabled, MIR will still contain the bad data after the error-halt. This feature can be invoked by enabling "MIRdebug" in the sub-menu put up by the "Reset" action. If a parity error halt occurs while MIRdebug is enabled, then Midas will print the value read from IMX[CIA] so that you can compare this with the value in MIR on the display to find out which bits are not propagating from IMX into MIR.

The liability of this debugging aid is that you will not be able to continue from a breakpoint or IMX parity error halt, so you should not enable MIRdebug unless you are searching for this type of hardware failure.

### 38. Failure Diagnosis

Some actions to analyze test failures and report the hardware components involved have been considered, and are likely to be implemented for IMBD, IMX, IFUM, RM, and STK.

Storage, Map, and cache failure analysis programs are essential, but should be provided outside Midas.

## 39. Baseboard Microcomputer Stuff

The Alto can communicate directly with the Baseboard section of any Dorado connected to it through its Diablo Printer interface as detailed in the "Dorado Debugging Interface" document. It can:

- (a) select any one of the connected Dorados;
- (b) control the muffler/manifold system or allow the baseboard microcomputer to control it:
- (c) interrupt the baseboard microcomputer;
- (d) pass information to the microcomputer through CPREG; and
- (e) read 8 bits of information from the microcomputer through the DoradoIn mechanism.

Midas does (a) and (b) during initialization and during the "Dtach" action, as discussed in the "Starting Midas" section; Midas uses (c), (d), and (e) together with a large set of communication conventions to exchange information with a program running on the baseboard microcomputer.

\$ABSOLUTE is the fundamental microcomputer memory, 8 bits wide. It contains all information other than mufflers which Midas can access on the baseboard. This memory is divided into a RAM (addresses 0 to  $777_8$  or 0 to  $1FF_{16}$ ) and a ROM (addresses  $100000_8$  to  $177777_8$  or  $8000_{16}$  to  $FFFF_{16}$ ). The amount of ROM is adjustable; current Doradoes have storage only for addresses  $140000_8$  to  $177777_8$ . The microcomputer stores its internal registers and other information of interest in the lowest approximately  $200_8$  bytes of \$ABSOLUTE.

The \$ABS memory is identical to \$ABSOLUTE except that it shows the information 16 bits wide rather than 8 bits wide. The MSTAT memory and the UPTIME and TGLITCH registers present special information from \$ABSOLUTE in human-readable form. The initial Midas display shows this information. The information in the main display is easily interpretable once you get used to it, or you can pretty-print the values in expanded form.

UPTIME is a six-byte counter that counts time in 102.4 msec ticks, starting at 0 after a boot. TGLITCH holds the value that was in UPTIME at the end of the last power transient in which some voltage or current was outside its specified range. Midas prints these items like "1 day 2:23:32", i.e., in standard day hours:minutes:seconds form, when they appear on the display.

MSTAT contains the current, maximum, minimum, and first values for each of the four power supply voltages and currents and for temperatures on each of the 12 boards in the main frame. The "first" items are recorded at completion of the power-up sequence; the maximum (minimum) items are initialized to 0 (infinity) and then increased (decreased) when the current values exceed (are less than) the previous maximum (minimum); the current values are updated repetitively by the microcomputer main program. Each word in MSTAT contains four one-byte items: Voltage and Current items have one byte for each of the four power supplies, and the printout is in volts or amperes; temperature items are shown in degrees centigrade, and there is one of these for each of the 12 boards in the main frame, arranged four-per-word in MSTAT.

Midas repetitively updates displayed values for UPTIME, TGLITCH, MSTAT, and the PROBLEMS, OUTOFSPEC, and BADSUPPLYSPEC addresses in \$ABSOLUTE that appear on

the display.

The microcomputer can update power supply information and temperatures for itself and for ContB irrespective of whether or not it controls the muffler/manifold system, but other board temperatures can only be determined when the microcomputer controls the muffler/manifold system. Board temperatures can only be read when the -5 volt power supply is up.

When Dorado is running (i.e., SetRun is true), Dorado controls the muffler/manifold system and neither Midas nor the microcomputer can access it; when the boot button is pushed or when Midas detaches from a particular Dorado, the microcomputer controls the muffler/manifold system, so its main program can read temperatures unless that Dorado is running. Finally, when Midas is attached to a machine, it controls the muffler/manifold system but releases control to the baseboard at regular intervals *unless DWATCH* is non-zero; when DWATCH (an address in the fake MADDR memory) is non-zero, Midas will retain control of the muffler/manifold system and arrange to select the muffler signal whose number is in DWATCH whenever possible.

The main breaker switch on the Dorado environmental carrier (near the floor) will turn on the 5 volt supply and one fan. The baseboard microcomputer automatically boots itself from ROM whenever this main breaker is turned on, and then follows (approximately) the sequence discussed below to bootstrap the rest of Dorado into operation:

```
turn on disk logic power and wait 20 seconds;
turn on disk spindle motor and wait 20 seconds;
turn on fans and +12, -5, and -2 volt supplies and wait 20 seconds;
initialize machine status information (discussed below);
load and execute Dorado boot microcode, which loads and starts the system microcode.
```

During this sequence and afterwards, the microcomputer reports what is happening on its status light, which will repeat a sequence of blinks followed by a pause during any problem condition. The light sequences are interpreted as follows (the light blink information is also in PROBLEMS on the Midas display):

| 1 blink  | normal wait             | Wait for disk, power supplies, stable clock, etc. You shouldn't see anything happening but don't worry about it.                                                                                                                                                                                                                                         |
|----------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2 blinks | boot failed             | Tried to boot Dorado microcode but didn't get the appropriate handshake.                                                                                                                                                                                                                                                                                 |
| 3 blinks | transient power problem | Power supply voltages went bad, now good again (details in BADSUPPLYSPEC on display; TGLITCH shows the time when this transient ended; MAXVOLTS or MINVOLTS reveals the magnitude of the transient). Presently, only voltage variations cause this condition, but eventually amperage variations may also cause it (MAXAMPS and MINAMPS on the display). |
| 4 blinks | power problem           | Voltages are now out-of-spec (details in OUTOFSPEC and VOLTS on the display); eventually amperages may also cause this condition (AMPS on the display).                                                                                                                                                                                                  |
| 5 blinks | powered down            | Get this after powering down with a four button-push sequence (see below).                                                                                                                                                                                                                                                                               |
| 6 blinks | over temperature        | Powered down because the temperature on some board went over $60^{0}$ C (MAXTEMP, MAXTEMP+1, and MAXTEMP+2 show details).                                                                                                                                                                                                                                |

7 blinks can't get CP control Can't get muffler/manifold control because Midas is hogging

solid green AOK

light off microcomputer down

power is off, the microcomputer crashed, or the light burned out (unlikely because LED's are long-lasting)

Under normal conditions, in response to the boot button being pushed or the main breaker being turned on, the microcomputer will show 1 blink for about 60 seconds and then show solid green; if Midas attaches to the machine, the status light will usually show solid green, but will show 7 blinks (Midas hogging CP bus) during long-running Midas actions.

When the user depresses the boot button for at least 0.2 seconds and not more than 2.5 seconds. the microcomputer records an event called a "button push"; depressing for less than 0.2 seconds or longer than 2.5 seconds is ignored; depressing for longer than 2.5 seconds will nullify the entire boot sequence. The microcomputer will count button pushes until 1.5 seconds has elapsed with the button up; then it will carry out an action as follows:

1 push--ignored; the standard emulator also monitors the raw boot button and may take some action (should synchronize with microcomputer algorithm).

2 pushes--stops and resets the microprocessor and starts it in task 0 with tasking turned off at location 1067<sub>8</sub> (which is "InitMap" for the Alto emulator--\*\*Should pick a better location\*\*).

3 pushes--load IM from the Dorado boot loader and start it running as for 2 pushes.

4 pushes--power down; all of the supplies except the 5 volt supply are powered down in a safe sequence. The 5 volt supply can then be shut down from the main breaker switch; avoid turning off the main breaker switch until the microcomputer has completed shutting down the disk and other supplies because you will invoke the power failure safety circuits in the disk drives.

5 or more pushes--ignored; the user does this when he makes a mistake and wants to start over.

Note: if the Dorado was powered down at the onset of a button push sequence, any number of pushes from 1 to 3 will do a total (3 push) boot.

*Note:* it is unsafe to turn on disk power when the -5 volt, -2 volt and +12 volt supplies are on because, the resulting power surge will blow breakers in the building wall circuits. For this reason, be sure to power down the Dorado logic supplies (4 push sequence discussed above) before turning on the disks; then go through the complete power up sequence with a normal boot sequence (1 to 3 pushes).

Note: Since the microcomputer uses the +5 volt supply itself, it will crash if that supply fails and might subsequently auto-boot itself if the +5 volt supply starts working again. temperature shutdown never turns off the +5 volt supply

### 40. Command Files Used With "RdCmds"

At the time this was written, the following command files were in use:

### **Table 9: Command Files**

poke show CPREG, STROBE, and D10UT in the right column and become passive for manual hardware poking. restore "normal" Midas display with the baseboard voltages, temperature, and currents in the right normal display column. restore "normal" Midas display with the hardware testing items in the right display column. tests write the Midas display followed by a pretty-print of all DMux registers on the file Crash.Report. svcrash show ProcH/L DMux signals in middle column. proc show ContA and ContB DMux signals in middle column. control show MemC DMux and other signals in middle column. mmc mmd show MemD DMux signals in middle column. mmx show MemX DMux signals in middle column. ifud show IFU DMux signals in middle column. dsketh show disk and ethernet controller DMux signals in middle column. display controller DMux signals in middle column. dsp 20<sub>8</sub> TPC registers in middle column. tpc show 20<sub>8</sub> TLINK registers in middle column. tlink show 20<sub>8</sub> ALUFM locations in the middle column. alufm show t 20<sub>8</sub> T registers in middle column. rbase 20<sub>8</sub> RBASE registers in middle column. 20<sub>8</sub> MEMBASE registers in middle column. membase show show  $20_8$  TIOA registers in middle column. show  $20_8$  MD registers in middle column. tioa md BR 0 to BR 17 in middle column. brlo brhi BR 20 to BR 37 in middle column. hist show first 20<sub>8</sub> DMux histories in right column. show first 20<sub>8</sub> DMux vertical histories in middle column. vh

26 November 1979

# 41. DMux Signal Assignments

Table 10A: Control Section DMux Signals

\*Original addresses 0-77 and 260-377 are from ContA, 100-257 from ContB. Midas rearranges many signals for convenient viewing. The second column shows the way Midas displays them.

| DMux<br>Address<br>(Octal)                                                           | Signal<br>Name                                                                                                                                           | Midas<br>Word<br>Name | Midas<br>Word<br>Number | Midas<br>DMux<br>Address                                              | Signal<br>Name                                                                                          | Simulation<br>Condition                                                                                   |
|--------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-------------------------|-----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|
| 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7<br>10<br>11<br>12<br>13<br>14<br>15<br>16<br>17 | Stop preStartCyclea dStartCycle Phase0 Phase4 RWTPCorRWIM BigBDispatch Dispatch WIM' RIM' WTPC' RTPC' FF=Notify' FF=MulStep FF=BDispatch FF=BigBDispatch | CJNK0                 | 0                       | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7<br>10<br>11<br>12<br>13<br>14:17 | Stop preStartCyclea dStartCycle Phase0 Phase4 RWTPCorRWIM BigBDispatch Dispatch WIM' RIM' WTPC' RTPC' 0 | Always Always Always Always Always Tn gc 2 & switch' Tn ge 2 & switch' Always Always Always Always Always |
| 20:37                                                                                | CIAInc[0:15]                                                                                                                                             | CIAINC                | 1                       | 20:37                                                                 | CIAInc[0:15]                                                                                            | Tn ge 1                                                                                                   |
| 40:57                                                                                | CIA[0:15]                                                                                                                                                | CIA                   | 2                       | 40:57                                                                 | CIA[0:15]                                                                                               | Tn ge 2                                                                                                   |
| 60<br>61:70<br>71:74<br>75:77                                                        | * CABlock<br>* bFF[0:7]<br>* JCN[0:3]<br>* bJCN[4:6]                                                                                                     | BNT                   | 3                       | 60:73<br>74:77                                                        | 0<br>Bnt[0:3]                                                                                           | Tn ge 2                                                                                                   |
| 100:117                                                                              | * MIR[1:16]                                                                                                                                              | PENC                  | 4                       | 100:113<br>114:117                                                    | 0<br>bPEnc[0:3]                                                                                         | Always                                                                                                    |
| 120:121<br>122:137                                                                   | <br>TNIA[2:15]                                                                                                                                           | TNIA                  | 5                       | 120:121<br>122:137                                                    | <br>TNIA[2:15]                                                                                          | Unless return or IFUJump                                                                                  |
| 140:141<br>142:157                                                                   | <br>BNPC[2:15]                                                                                                                                           | BNPC                  | 6                       | 140:141<br>142:157                                                    | <br>BNPC[2:15]                                                                                          | Never                                                                                                     |
| 160<br>161<br>162<br>163<br>164<br>165<br>166<br>167<br>170:173<br>174:177           | CBTempSense<br>bSWd'<br>* IMLH<br>* bRSTK.0<br>* bdRSTK.0<br>* bdIMLH<br>* bdIMRH<br>* bdJCN.7<br>CTASK[0:3]<br>CTD[0:3]                                 | CTASK                 | 7                       | 160:173<br>174:177                                                    | 0<br>CTASK[0:3]                                                                                         | Tn ge 2                                                                                                   |

<sup>\*</sup> Midas extracts the 44 MIR and 44 bdIM signals and arranges these as registers (MIR and IMOUT). This information resides in DMuxTab in the peculiar MIR-loading format discussed in the "Dorado Debugging Interface" document, but is viewed by users in the standard IM format.

Table 10B: Control Section DMux Signals

| DMux<br>Address<br>(Octal)                                                                                   | Signal<br>Name                                                                                                                                      | Midas<br>Word<br>Name | Midas<br>Word<br>Number | Midas<br>DMux<br>Address                                                                                     | Signal<br>Name                                                                                                                                              | Simulation<br>Condition                                                                                                                |
|--------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-------------------------|--------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| 200:217                                                                                                      | * bdxx for IM[1:16]                                                                                                                                 | NEXT                  | 10                      | 200:203<br>214:217                                                                                           | 0<br>Next[0:3]                                                                                                                                              | Always                                                                                                                                 |
| 220:237                                                                                                      | * bdxx for IM[17:32]                                                                                                                                | CTD                   | 11                      | 220:233<br>234:237                                                                                           | 0<br>CTD[0:3]                                                                                                                                               | Tn ge 1                                                                                                                                |
| 240:243<br>244:245<br>246:257                                                                                | CS[0:3]'BDb<br>RAQuad[0:1]i<br>RA[1:10]                                                                                                             | RA                    | 12                      | 240:243<br>244:245<br>246:257                                                                                | CS[0:3]'BDb<br>RAQuad[0:1]i<br>RA[1:10]                                                                                                                     | Always<br>Never<br>Always                                                                                                              |
| 260<br>261:277                                                                                               | Call<br>ToPE[1:15]                                                                                                                                  | TOPE                  | 13                      | 260<br>261:277                                                                                               | 0<br>ToPE[1:15]                                                                                                                                             | Always                                                                                                                                 |
| 300<br>301<br>302<br>303<br>304<br>305<br>306<br>307<br>310<br>311<br>312<br>313<br>314<br>315<br>316<br>317 | * bJCN.7  * IMRH GND LocalBr'a IFUNext'a LongJump'a Return'a CondBr'a bFFok'c FA = 0' FA = 1' bDoCBr FF = UseDMD FF = TOffIsOK RIMorRTPCdly MulStep | CJNK1                 | 14                      | 300<br>301<br>302<br>303<br>304<br>305<br>306<br>307<br>310<br>311<br>312<br>313<br>314<br>315<br>316<br>317 | Call bSWd' GND LocalBr'a IFUNext'a LongJump'a Return'a CondBr'a bFFok'c FA=0' FA=1' bDoCBr Link \cdot BMuxa B \cdot Link' RIMorRTPCdly MulStep              | Usually Always Never Tn ge 1 Tn ge 1 Tn ge 2 Tn ge 2 & no switch |
| 320<br>321<br>322<br>323<br>324<br>325<br>326<br>327<br>330:333<br>334:337                                   | FF=TaskingOn FF=TaskingOff FF=MidasOn Link+BMuxa FF=WriteLink FF=Link+CPReg FF=ReadLink B+Link' Bnt[0:3] bPEnc[0:3]                                 | FFEQ                  | 15                      | 320<br>321<br>322<br>323<br>324<br>325<br>326<br>327:331<br>332<br>333<br>334<br>335<br>336<br>337           | FF=TaskingOn FF=TaskingOff FF=MidasOn 0 FF=WriteLink FF=Link + CPReg FF=ReadLink 0 FF=UseDMD FF=TOffIsOk FF=Notify' FF=MulStep FF=BDispatch FF=BigBDispatch | Always          |

<sup>\*</sup> Midas extracts the 44 MIR and 44 bdIM signals and arranges these as registers (MIR and IMOUT). This information resides in DMuxTab in the peculiar MIR-loading format discussed in the "Dorado Debugging Interface" document, but is viewed by users in the standard IM format.

# Table 10C: Control Section DMux Signals

| DMux<br>Address<br>(Octal)                                                                  | Signal<br>Name                                                                                                                            | Midas<br>Word<br>Name | Midas<br>Word<br>Number  | Midas<br>DMux<br>Address                                                                    | Signal<br>Name                                                                                                                   | Simulation<br>Condition                                                                  |
|---------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--------------------------|---------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|
| 340:343<br>344<br>345<br>346<br>347<br>350<br>351<br>352<br>353<br>354<br>355<br>356<br>357 | pNext[0:3] Next=0 CTask=0 PEncGtTrueNext' PEncLtTrueNext' StopTasks PEnc=CT' TPCBypass PreEmpting' bHoldA RepeatCurz bSwitch'a bSwitchUp' | CJNK3                 | i6<br>-                  | 340:343<br>344<br>345<br>346<br>347<br>350<br>351<br>352<br>353<br>354<br>355<br>356<br>357 | 0 Next=0 CTask=0 PEncGtTrueNext' PEncLtTrueNext' StopTasks Penc=CT' TPCBypass PreEmpting' bHoldA RepeatCurz bSwitch'a bSwitchUp' | Always Always Always Tn ge 2 Always Tn ge 2 Always Always Always Tn ge 2 Tn ge 2 Tn ge 2 |
| 360<br>361:377                                                                              | <br>Ready[1:15]                                                                                                                           | READY<br>MIR<br>IMOUT | 17<br>166:171<br>172:175 | 360<br>361:377<br>                                                                          | Ready[1:15]  MIR[0:35] in MI  bdIM[0:35] in M                                                                                    | R format<br>IR format                                                                    |

Table 11: BaseBoard DMux Signals

| DMux<br>Address<br>(Octal) | Signal<br>Name   | Midas<br>Word<br>Name | Midas<br>Word<br>Number | Midas<br>DMux<br>Address | Signal<br>Name   | Simulation<br>Condition |
|----------------------------|------------------|-----------------------|-------------------------|--------------------------|------------------|-------------------------|
| 2200:2207                  | ClkRate          | CLKRU                 | IN 110                  | 2200:2207                | ClkRate          | Never                   |
| 2210                       | ECLup            | 0211110               |                         | 2210                     | ECLup            | Never                   |
| 2211                       | EnRefreshPeriod' |                       |                         | 2211                     | EnRefreshPeriod' | Never                   |
| 2212                       | IOReset'         |                       |                         | 2212                     | IOReset'         | Never .                 |
| 2213                       | RunRefresh       |                       |                         | 2213                     | RunRefresh       | Never                   |
| 2214                       | MASync           |                       |                         | 2214                     | MASync           | Never                   |
| 2215                       | TBaseTempSense   |                       |                         | 2215                     | 0                |                         |
| 2216:2217                  |                  |                       |                         | 2216:2217                |                  |                         |

Table 12A: Processor Section DMux Signals

\*Processor DMux addresses (400 to 777) are arranged so that the first  $10_8$  in each group of  $20_8$  are from ProcH, the last  $10_8$  from ProcL. Signals are frequently duplicated (one from each board). Midas does not rearrange any signals from the processor section.

| Midas<br>Word<br>Name | Midas<br>Word<br>Number | DMux<br>Address                                                                          | Signal<br>Name                                                                                 | Simulation<br>Condition                                                                                      |
|-----------------------|-------------------------|------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|
| ALUB                  | 20                      | 400:417                                                                                  | alub                                                                                           | if driven from BMux or from constant                                                                         |
| ALUA                  | 21                      | 420:437                                                                                  | alua                                                                                           | Tn ge 1 driven from small constant & not shift                                                               |
| ABCON                 | 22                      | 440<br>441<br>442:443<br>444<br>445<br>446:447<br>450:457                                | MarMuxAEn' AmuxEn' Amux0 to 1 IOBout BmuxEn' Bmux0 to 1 =440:447                               | Tn ge 1                                      |
| PERR                  | 23                      | 460<br>461<br>462:463<br>464<br>465<br>466<br>467<br>470<br>471<br>472<br>473<br>474:477 | EMU' CkMdParity' IOPerr MdPerr RmPerr TmPerr StkSela StkSelSaved IOBoutSaved +MDSaved =464:467 | Always Tn ge 2  Never Never Never Never Always Never Tn ge 2 Never Never Never                               |
| SHMV                  | 24                      | 500:517                                                                                  | shmv                                                                                           | Pmux odd or shift'                                                                                           |
| MAR                   | 25                      | 520:537                                                                                  | MAR.0' to MAR.15'                                                                              | Tn ge 1 driven from processor, no shift,<br>Tn eq 2 bits 8:15 when driven by IFU,<br>Tn eq 2 when not driven |
|                       | 26                      | 540:557                                                                                  |                                                                                                |                                                                                                              |
| PRFA                  | 27                      | 560<br>561<br>562<br>563<br>564:566<br>567<br>570:577                                    | Last=Curr' Curr=Next' Shift' IOBin' FA=0'a to FA=2'a FA=3' =560:567                            | Tn ge 2 Always Always Tn ge 1 Always Always As above                                                         |

Table 12B: Processor Section DMux Signals

| Midas<br>Word<br>Name | Midas<br>Word<br>Number | DMux<br>Address                                                                                 | Signal<br>Name                                                                                                     | Simulation<br>Condition                                                                                                                                                     |
|-----------------------|-------------------------|-------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SCCON                 | 30                      | 600<br>601<br>602<br>603<br>604<br>605<br>606<br>607<br>610<br>611:612<br>613<br>614:616<br>617 | RepeatCurrC Holda LdTaskSim' FFshift' ShcWriteEn' LoadCnt' PropCnt' = 601:602 LdHoldSim' = 604:606 DecCnt'         | Always Always Always Tn ge 1 Always if DecCnt is false  Always Tn ge 1 As above Always                                                                                      |
| QPDCON                | 31                      | 620<br>621<br>622<br>623<br>624<br>625:627<br>630:633<br>634<br>635:637                         | QshiftL' QshiftR' RmaskEn' LmaskEn' ShiftBitsEn' Pmux0 to 2 =620:623 ALUFWriteEn' = 625:627                        | Tn ge 1 Always Tn ge 1                                                                                              |
| ALUCON                | 32                      | 640<br>641<br>642<br>643<br>644<br>645<br>646:647<br>650<br>651<br>652<br>653:656<br>657        | Pdata.00 Pdata.04 TIOAWriteEn' TIOABypass MBWriteEn' MBBypass MBMux0 to 1 aluCin Pdata.08 Pdata.12 aluF0 to 3 aluM | Tn ge 1 if source is ALU barring shifter Tn ge 1 if source is ALU Tn ge 1 Always Tn ge 2 Always Tn ge 1 Never Tn ge 1 if source is ALU Tn ge 1 if source is ALU Never Never |
| NEXTCL                | 33                      | 660:663<br>664:667<br>670:677                                                                   | LastNext.0' to .3'<br>CurrLast.0' to .3'<br>= 660:667                                                              | Tn ne 1<br>Tn ne 1<br>Tn ne 1                                                                                                                                               |
| RADDR                 | 34                      | 700:703<br>704:707<br>710:713<br>714:717                                                        | Task2Back.0' to 3' Task3Back.0' to 3' RbWadr.0' to 3' RbWadr.4 to 7                                                | Tn ge 2 Tn ge 2 Sometimes Tn ge 2 Tn ge 2                                                                                                                                   |

Table 12C: Processor Section DMux Signals

| Midas<br>Word<br>Name | Midas<br>Word<br>Number | DMux<br>Address                                                                                              | Signal<br>Name                                                                                                                                                            | Simulation<br>Condition                                                                                            |
|-----------------------|-------------------------|--------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|
| STKRB                 | 35                      | 720<br>721<br>722<br>723<br>724<br>725<br>726<br>727<br>730<br>731<br>732<br>733<br>734<br>735<br>736<br>737 | BCWriteEn' Cnt = Zero' Ioatta ResEqZero' ResLtZero' ALUCarry Overflow' RmLtZero' RBaseBypass' SelRBaseWadr' RBaseWriteEn' BumpRBase BumpRSTK StkPMux1 StkPWriteEn' RmOdd' | Tn ge 2 Never** Never** Never** Never** Never** Never** Tn ge 1 Always Tn ge 1 Always Always Always Always Never** |
| RTSB                  | 36                      | 740<br>741<br>742<br>743<br>744<br>745<br>746<br>747<br>750<br>751<br>752:757                                | ReSchedWrEn' NextMacro RbWriteEn' RbSelMd RbBypassDly TbWriteEn' TbSelMd TbBypass StkPSaveEn' StkError = 742:747                                                          | Always Always Tn ge 2 Tn ge 2 Never** Tn ge 2 Tn ge 2 Tn ne 1 Tn ge 1 Never** As above                             |
| PJUNK                 | 37                      | 760<br>761<br>762<br>763<br>764<br>765<br>766<br>767<br>770<br>771<br>772<br>773<br>774:775<br>776<br>777    | FFok'a  NextData' B←Ext FF.0mem FF.1mem RisIFdata TisIFdata FFok'b ←MD ←MDI B←Ext SbTskDly.0' to 1' RisIFdata TisIFdata TisIFdata TisIFdata                               | Always Never Always Always            |

Table 13A: MemC DMux Signals

| DMux<br>Address<br>(Octal)                                                                                             | Signal<br>Name                                                                                                                                | Midas<br>Word<br>Name | Midas<br>Word<br>Number | Midas<br>DMux<br>Address                                                                                                  | Signal<br>Name                                                                                                                   | Simulation<br>Condition                                                                                                                                       |
|------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1000<br>1001<br>1002<br>1003:1017                                                                                      | ProcVA.04<br>true<br>WantCHdly'<br>ProcVA.07 to 19                                                                                            | PVAH                  | 40                      | 1000:1003<br>1004:1017                                                                                                    | 0<br>ProcVA.04 to 15                                                                                                             | Tn ge 2 & no clk                                                                                                                                              |
| 1023                                                                                                                   | MemB.0<br>ProcVA.05 to 06<br>MemB.1<br>ProcVA.20 to 31                                                                                        | PVAL                  | 41                      | 1020:1037                                                                                                                 | ProcVA.16 to 31                                                                                                                  | Tn ge 2 & no clk                                                                                                                                              |
|                                                                                                                        | Aad.0a to 7a<br>MapAd.1 to 8                                                                                                                  | MAPAD                 | 42                      | 1040:1046<br>1047:1057                                                                                                    | 0<br>MapAd.0 to 8                                                                                                                | Never**                                                                                                                                                       |
| 1060<br>1061<br>1062<br>1063<br>1064<br>1065                                                                           | dVA+Vic ForceDirtyMiss UseMcrV DisBR DisCflags DisHold                                                                                        |                       |                         |                                                                                                                           |                                                                                                                                  |                                                                                                                                                               |
| 1066<br>1067<br>1070:1071<br>1072<br>1073<br>1074<br>1075:1077                                                         | NoRef<br>MiscPCHP'<br>ColVic.0 to 1<br>HitColVA.par<br>HitColDirty<br>Hita<br>MemB.2 to 4                                                     | НІТ                   | 43                      | 1060:1066<br>1067<br>1070:1071<br>1072<br>1073<br>1074<br>1075:1077                                                       | MiscPCHP' ColVic.0 to 1 HitColVA.par HitColDirty Hita                                                                            | Tn ge 2 Sometimes 0 on miss 0 on miss 0 on ForceMiss if Tn ge 2                                                                                               |
| 1100:1101<br>1102:1103<br>1104<br>1105<br>1106<br>1107<br>1110<br>1111<br>1112<br>1113<br>1114<br>1115<br>1116<br>1117 | Victim.0' to 1' NextV.0' to 1' MiscHold' MDhold' RefHold' BLretry AwasFree' Dbusy DbufBusy AtookST SomeExtHold' Afree' StartMap' AwantsMapFS' | HOLD                  | 44                      | 1100:1101<br>1102<br>1103<br>1104<br>1105<br>1106<br>1107<br>1110<br>1111<br>1112<br>1113<br>1114<br>1115<br>1116<br>1117 | 0 true WantCHdly' MiscHold' MDhold' RefHold' BLretry AwasFree' Dbusy DbufBusy AtookST SomeExtHold' Afree' StartMap' AwantsMapFS' | Tn ge 1 Tn ge 2 Tn ge 2 Tn ge 2 Tn ge 2 & not ForceMiss If forced to 0 Tn ge 2 On StkError % CHoldReq if EcHasA Always Always |

Table 13B: MemC DMux Signals

| DMux<br>Address<br>(Octal)                                                                                                   | Signal<br>Name                                                                                                                                                         | Midas<br>Word<br>Name | Midas<br>Word<br>Number | Midas<br>DMux<br>Address                                                                                                     | Signal<br>Name                                                                                                                                           | Simulation<br>Condition                                                                                                                                                                                                                                                                 |
|------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1120<br>1121<br>1122<br>1123<br>1124<br>1125<br>1126<br>1127<br>1130<br>1131<br>1132<br>1133<br>1134<br>1135<br>1136<br>1137 | Store-InA IoStoreInA Map-InPair' FlushInA PrefetchInA IfuRefInA IoRefInA' CacheRcfInA MapAd.0 PrivRefInPair VicInPair' FSinPair' bEcHasA KillIfuRef -PrVArow PairFull' | PAIR                  | 45                      | 1120<br>1121<br>1122<br>1123<br>1124<br>1125<br>1126<br>1127<br>1130<br>1131<br>1132<br>1133<br>1134<br>1135<br>1136<br>1137 | Store←InA IoStoreInA Map←InPair' FlushInA PrefetchInA IfuRefInA' CacheRefInA 0 PrivRefInPair' VicInPair' FSinPair' bEcHasA KillIfuRef ←PrVArow PairFull' | Tn ge 2 % EcHasA Tn ge 2 % EcHasA Tn ge 2 Tn ge 2 % EcHasA Tn ge 2 % EcHasA Tn eq 2 % EcHasA Tn ge 2 % EcHasA |
|                                                                                                                              | PipeAd.0 to 3<br>CacheConfig[0:1]<br>PageConfig[0:1]                                                                                                                   | PIPEAD                | 46                      | 1144:1145                                                                                                                    | PipeAd.0 to 3<br>CacheConfig[0:1]<br>PageConfig[0:1]                                                                                                     | Tn eq 2<br>Never<br>Never                                                                                                                                                                                                                                                               |
|                                                                                                                              |                                                                                                                                                                        | MCR                   | 57                      |                                                                                                                              | dVA ←Vic ForceDirtyMiss UseMcrV Victim[0:1] NextV[0:1] DisBR DisCflags DisHold NoRef 0 WakeOnCL ReportSE' NoWakeups                                      | Never                                                                                                                                                                                                                 |
|                                                                                                                              |                                                                                                                                                                        | AAD                   | 161                     | 3660:3663<br>3664:3673<br>3674:3677                                                                                          | Aad.0a to 7a                                                                                                                                             | Never                                                                                                                                                                                                                                                                                   |
|                                                                                                                              |                                                                                                                                                                        | MEMB                  | 162                     | 3700:3712<br>3713:3717                                                                                                       | 0<br>MemB.0 to 5                                                                                                                                         | Never                                                                                                                                                                                                                                                                                   |

Table 14A: MemD DMux Signals

| DMux<br>Address<br>(Octal)                                                                                        | Signal<br>Name                                                                                                     | Midas<br>Word<br>Name | Midas<br>Word<br>Number | Midas<br>DMux<br>Address                                                                                          | Signal<br>Name                                                                                        | Simulation<br>Condition                                                                                                                            |
|-------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|-----------------------|-------------------------|-------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| 1200<br>1201<br>1202<br>1203<br>1204<br>1205<br>1206<br>1207<br>1210<br>1211<br>1212<br>1213<br>1214<br>1215:1217 | SinD.00 CD.00 D0in.00 D1in.00 EcSout.00' EcInD.0 Dbufe' D.00 dMD.00 D1BCE'c WriteD1'd DontWriteMDM Dad1.10b to 12b | MEMD0                 | 50                      | 1200<br>1201<br>1202<br>1203<br>1204<br>1205:1206<br>1207<br>1210<br>1211<br>1212<br>1213:1217                    | D.00<br>dMD.00<br>Fout.00                                                                             | Never<br>Never                                                                                                                                     |
| 1220<br>1221:1222<br>1223:1231<br>1232<br>1233:1235<br>1236<br>1237                                               | Dad.09'                                                                                                            | DAD                   | 51                      | 1222:1230<br>1231<br>1232:1234                                                                                    | Dad.00f to 01f Dad.02'c to 08'c Dad.09' Dad0.10c to 12c Dad1.10b to 12b                               |                                                                                                                                                    |
| 1240<br>1241<br>1242<br>1243<br>1244<br>1245<br>1246<br>1247<br>1250<br>1251<br>1252<br>1253<br>1254:1257         | F+D D+Dbuf Sout+D Fout+D D+CD Md+D MakeMDM+D' bFastD+Dbuf Fout.00 DadH+' DontLoadl GenPhl                          | FD                    | 52                      | 1240<br>1241<br>1242<br>1243<br>1244<br>1245<br>1246<br>1247<br>1250<br>1251<br>1252<br>1253<br>1254<br>1255:1257 | F+D D+Dbuf Sout+D Fout+D D+CD Md+D MakeMDM+D' bFastD+Dbuf Dbuf+' DadH+' DontLoadl GenPhl DontWriteMDM | Tn ge 2 Tn ge 1 Always Always Tn ge 1 Tn ge 2 Always Tn ge 2 Always Tn ge 2 Always Tn ge 2 EnEcGen Tn eq 2 |

Table 14B: MemD DMux Signals

| DMux<br>Address<br>(Octal)                                   | Signal<br>Name                                                                    | Midas<br>Word<br>Name | Midas<br>Word<br>Number | Midas<br>DMux<br>Address                                          | Signal<br>Name                                                                                              | Simulation<br>Condition                                                                          |
|--------------------------------------------------------------|-----------------------------------------------------------------------------------|-----------------------|-------------------------|-------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|
| 1260:1263<br>1264<br>1265<br>1266<br>1267                    | MDMad.0' to 3' StartEcChk' StartEcGen' D1ACE'c                                    | EC                    | 53                      | 1260:1263<br>1264<br>1265<br>1266                                 | 0<br>StartEcChk'<br>StartEcGen'<br>0                                                                        | Always<br>Always                                                                                 |
| 1270<br>1271<br>1272<br>1273<br>1274<br>1275<br>1276<br>1277 | EcInD.1 WordInError' DisableEc' ChkPh1 ChkPh4' ChkLastPh6' DoubleError' ChkErrEn' |                       |                         | 1267:1270<br>1271<br>1272<br>1273<br>1274<br>1275<br>1276<br>1277 | EcInD.0 to 1<br>WordInError'<br>DisableEc'<br>ChkPh1<br>ChkPH4'<br>ChkLastPh6'<br>DoubleError'<br>ChkErrEn' | Never When DisableEc true Never** Tn ge 2 & preEcEn                                              |
| 1300:1306<br>1307<br>1310:1317                               | tSyn0 to 6<br>tSyn7x                                                              | TSYN                  | 54                      | 1300:1306<br>1307<br>1310:1317                                    | tSyn0 to 6<br>tSyn7x                                                                                        |                                                                                                  |
|                                                              |                                                                                   | MDMAI                 | O 55                    | 3540:3553<br>3554:3557                                            | 0<br>MDMad.0' to 3'                                                                                         | Tn ge 2                                                                                          |
|                                                              |                                                                                   | DADE                  | 56                      | 3560<br>3561<br>3562<br>3563<br>3564<br>3565<br>3566:3577         | D0ACE'c D0BCE'c D1ACE'c D1BCE'c WriteD0'e WriteD1'd 0                                                       | Two chip enables always predicted false, other two if (T1Transport & (Tn ge 2))  Tn ge 2 Tn ge 1 |

Table 15A: MemX DMux Signals

\* = moved elsewhere (ProcSrn[0:3] and 3 bits for Mcr are moved)

| Midas<br>Word<br>Name | Midas<br>Word<br>Number | DMux<br>Address                                                                                           | Signal<br>Name                                                                                                                                                              | Simulation<br>Condition                                                                                                |
|-----------------------|-------------------------|-----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|
| MAPBUF                | 60                      | 1400:1417                                                                                                 | Mapbuf[0:15]                                                                                                                                                                | Tn ge 2                                                                                                                |
| P34INEC               | 61                      | 1420:1421<br>1422<br>1423<br>1424:1427<br>1430<br>1431<br>1432<br>1433<br>1434<br>1435<br>1436<br>1437    | Mapbuf.16 to 17 ProcTagInA PrivRefInPair Pipe34Ad.0 to 3 WPinEc1 MapTroubleInEc1 TagInEc2 CacheRefInEc2 Store~InEc2' IFURefInEc2 MapPEInEc2 MapTroubleInEc2 MapTroubleInEc2 | Tn ge 2 Tn ge 2 Always Tn ge 2 Tn ge 2 Tn ge 2 Never Never Never Never Never Never Tn ge 2                             |
| MCDTSK                | 62                      | 1440:1443<br>1444:1447<br>1450<br>1451<br>1452<br>1453<br>1454:1457                                       | MDMtagAd.0 to 3 CurTask.0 to 3 ProcTag MDMtag' At=Curt' Dt=Curt' Dtask[0:3]                                                                                                 | Always Always If CacheRefInPair & (Atask eq CurTask) Always Always Never                                               |
| STA                   | 63                      | 1460<br>1461<br>1462<br>1463<br>1464:1467<br>1470<br>1471<br>1472<br>1473<br>1474<br>1475<br>1476<br>1477 | VictimInST STIdle' StartST STWait-Mem' STState[0:3] STfree' VictimInA MapRfshDly RefUsesDInEcl AWordRefToD MapWantsPipe MapFree UseAsrn                                     | Tn ge 2 Always Always Tn ge 2 Tn ge 2 Tn ge 2 Always Tn ge 1 Tn ge 1 Tn ge 2 & StartEcl Always Tn ge 2 Tn ge 2 Tn ge 2 |
| APESRN                | 64                      | 1500:1503<br>1504:1507<br>1510<br>1511<br>1512<br>1513<br>1514:1517                                       | Asrn.0 to 3<br>ProcSrn.0 to 3<br>MapIs16K<br>MapIs64K<br>MapIs256K<br>RfshAd.0<br>Ec2Srn[0:3]                                                                               | Tn ge 2 Tn ge 2 Never Never Never Never Tn ge 2                                                                        |

Table 15B: MemX DMux Signals

\* = moved elsewhere (3 bits for Mcr + are moved)

| Midas<br>Word<br>Name | Midas<br>Word<br>Number | DMux<br>Address                                                                                                              | Signal<br>Name                                                                                                                                                  | Simulation<br>Condition                                                                                         |
|-----------------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|
| STOUT                 | 65                      | 1520<br>1521<br>1522<br>1523<br>1524<br>1525<br>1526<br>1527<br>1530<br>1531<br>1532<br>1533<br>1534<br>1535<br>1536<br>1537 | LoadEn' EcLoadEn' ShiftEn' EnEcGen' MapWait-ST' STPerrNow' EnableAllMods StartEcl PairFull Transporta EcFault' MemError' ChipsAre256/16K ChipsAre64K VicSTPerr- | Never Never Tn ge 2 Tn ge 2 Tn ge 2 Never Never Never Always Always Never Never Never Never                     |
| TAGAT                 | 66                      | 1540<br>1541<br>1542<br>1543<br>1544<br>1545<br>1546<br>1547<br>1550<br>1551<br>1552<br>1553<br>1554:1557                    | MemColSela EcHasA Ptag MapWait-Ec2 Dtag' sHold MapWait-MemState' MapRfsh AcanHaveD CacheRefInPair' EcWordRefToD ChkLastPh6 Atask.0 to .3                        | Never Tn ge 2 Never Tn ge 2 Tn ge 2 Always Always Always Tn ge 2 Tn ge 2 Always Tn ge 2 Tn ge 2 Tn ge 2 Tn ge 2 |
| MEMST                 | 67                      | 1560<br>1561<br>1562<br>1563<br>1564:1567<br>1570<br>1571<br>1572<br>1573<br>1574<br>1575:1577                               | MapWait-MemD MapWait-MemIO MemIdle' MemFree MemState.0 to 3 FinNext MemRfsh StopFinTaskLoad DdataGood' MakeSout←D MakeTransport[0:2]                            | Never . Always Always Tn ge 2 Never**                   |
|                       | 70                      | 1600:1607                                                                                                                    |                                                                                                                                                                 |                                                                                                                 |

\* = moved elsewhere (ProcSrn[0:3] and 3 bits for Mcr are moved)

| Midas<br>Word<br>Name | Midas<br>Word<br>Number | DMux<br>Address                                                                                                                    | Signal<br>Name                                                                                                                                                               | Simulation<br>Condition                                                                                                                                                      |
|-----------------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FLTMEM                | 71                      | * 1620<br>* 1621<br>* 1622<br>1623<br>1624<br>1625<br>1626<br>1627<br>1630<br>1631<br>1632<br>1633<br>1634<br>1635<br>1636<br>1637 | WakeOnCL ReportSE' NoWakeups ProcSrn+' Faults LoadFltSrn ReportFault MapPEInMem MapTroubleInMem RfshInMem WriteInMem' MemWP IOFetchInMem' RefUsesDIoInMem' DirtyIOFetchInMem | Tn ge 1 Never If independent of FaultSrn eq 0 Always Never Never Tn ge 2 Tn ge 2 Never Tn ge 2               |
| RFSSRN                | 72                      | 1640<br>1641<br>1642<br>1643<br>1644<br>1645<br>1646<br>1647<br>1650:1653<br>654:1657                                              | STPerr MapPerr HitPerr WantRfsh NeedRfsh StartMema StkWake +FaultInfoDly' MapSrn.0 to 3 MemSrn.0 to 3                                                                        | Never Never Never Tn ge 2 Always Tn ge 2 Never Never Tn ge 2 Tn ge 2 Tn ge 2                                                                                                 |
| ECIMAK                | E 73                    | 1660<br>1661<br>1662<br>1663:1664<br>1665:1667<br>1670<br>1671<br>1672<br>1673<br>1674<br>1675<br>1676<br>1677                     | StartEc2' Ec1Free' Ec1Idle Ec1Func.0 to 1 Ec1State.0 to 2 EcWantsAa FoutNext MakeFout D MakeD+CD MakeD+CD MakeMD+Dbuf MakeMD+D MakeMD+D MakeMD+D MakeMDH-D MakeMDM+D'        | Tn ge 2 Tn ge 2 Always Tn ge 2 usually Tn ge 2 usually Tn ge 2 usually Always Always Always Tn ge 2                                  |
| MAPCTR                | L 74                    | 1700:1701<br>1702<br>1703<br>1704<br>1705<br>1706<br>1707<br>1710<br>1711<br>1712<br>1713:1714<br>1715:1717                        | MapbufHi.0 to 1 MapRAS' MapCAS' MapWE' RefWE' DirtyWE' 0 MapWait WantMapWait' ValidMapFltInEc2' MapFnc.0' to 1' MapState.0 to 2                                              | Never Tn ge 2 when forced high Tn ge 2 when forced high Tn ge 2 % StartMap Tn ge 2 Tn ge 2 % StartMap  Always Always Tn ge 2 |

# Table 15D: MemX DMux Signals

\* = moved elsewhere (ProcSrn[0:3] and 3 bits for Mcr are moved)

| Midas<br>Word<br>Name | Midas<br>Word<br>Number | DMux<br>Address                                                           | Signal<br>Name                                                                                                       | Simulation<br>Condition                                                                                                |
|-----------------------|-------------------------|---------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|
| PEEC                  | 75                      | 1720:1723<br>1724:1727<br>1730<br>1731<br>1732<br>1733:1734<br>1735:1737  | PEsrn.0 to 3 Ec1Srn.0 to 3 CacheLoad' Ec2Free Ec2Idle Ec2Func.0 to 1 Ec2State.0 to 2                                 | Always Tn ge 2 Always Tn ge 2 Always Tn ge 2 Always Tn ge 2 Tn ge 2                                                    |
| INMAP                 | 76                      | 1740<br>1741<br>1742<br>1743<br>1744<br>1745<br>1746<br>1747<br>1750:1757 | RefUsesDInMap' RefUsesD10InMap' DirtyIOFetchInMap' WriteInMap' IOFetchInMap'  +MapInMap Store + InMap' EcWantsPipe4' | DirtyIOFetchInMap % ((Tn ge 2) & StartMap) Tn ge 2 Never Tn ge 2 Tn ge 2 Never Tn ge 2 |

Table 16: Disk Controller DMux Signals

| Midas<br>Word<br>Name | Midas<br>Word<br>Number | DMux<br>Address                                                                                                              | Signal<br>Name                                                                                                                                                                | Simulation<br>Condition |
|-----------------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|
| KSTATE                | 100                     | 2000<br>2001<br>2002<br>2003<br>2004<br>2005<br>2006<br>2007<br>2010<br>2011<br>2012<br>2013<br>2014<br>2015<br>2016:2017    | IndexTW SectorTW SeekTagTW RdFifoTW WrFifoTW ReadData WriteData EnableRun DebugMode RdOnlyBlock' WriteBlock' CheckBlock' Active Select[0:1]                                   |                         |
| KSTAT                 | 101                     | 2020<br>2021<br>2022<br>2023<br>2024<br>2025<br>2026<br>2027<br>2030<br>2031<br>2032<br>2033<br>2034<br>2035<br>2036<br>2037 | SeekInc HeadOvfl DevCheck NotSelected NotOnLine NotReady SectorOvfl FifoUnderflow FifoOverflow ReadDataErr ReadOnly CylOffset IOBParityErr FifoParityErr WriteError ReadError |                         |
| KRAM                  | 102                     | 2040:2043<br>2044:2057                                                                                                       | RamAddr[0:3]<br>Ram[4:15]                                                                                                                                                     |                         |
| KTAG                  | 103                     | 2060<br>2061<br>2062<br>2063<br>2064<br>2065<br>2066;2077                                                                    | DriveTag<br>CylinderTag<br>HeadTag<br>ControlTag<br>Tag.000<br>Tag.00<br>Tag[0:9]                                                                                             |                         |
| KFIFO                 | 104                     | 2100<br>2101<br>2102<br>2103<br>2104<br>2105<br>2106<br>2107<br>2110:1113<br>2114:2117                                       | ShiftIn ShiftOut ComputeECC NextBlock LoadTag CntDone' OutRegFull InRegFull FifoWaddr[0:3] FifoRaddr[0:3]                                                                     |                         |

26 November 1979

Table 17: Ethernet Controller DMux Signals

| Midas<br>Word<br>Name | Midas<br>Word<br>Number | DMux<br>Address                                                                                                | Signal<br>Name                                                                                                                     | Simulation<br>Condition |
|-----------------------|-------------------------|----------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-------------------------|
| ERX0                  | 105                     | 2120<br>2121<br>2122:2125<br>2126<br>2127<br>2130<br>2131<br>2132<br>2133<br>2134<br>2135<br>2136<br>2137      | PDNew PDOId PDCnt[0:3] PDCntCtrl ReportCollisions RxWakeupsOn EthData.18 RxCRCError RxDataLate RxBusRegFull RxFifoFull RxFifoEmpty |                         |
| ETX                   | 106                     | 2140:2142<br>2143<br>2144<br>2145<br>2146<br>2147<br>2150<br>2151<br>2152<br>2153:2154<br>2155<br>2156<br>2157 | TxState[0:2] TxEOP TxBusRegFull' TxGone TxSREmpty' TxCntDwn' TxCRCEnbl TxGo TxData TxSRCtrl[0:1] PEOutput TxFifoFull TxFifoEmpty   |                         |
| ERX1                  | 107                     | 2160:2162<br>2163<br>2164<br>2165:2166<br>2167<br>2170<br>2171<br>2172<br>2173<br>2174<br>2175<br>2176:2177    | RxState[0:2] RxCollision PDCarrier PDEvent[0:1] RxSRFull' RxEOP RxSync' RxIncTrans RxCRCReset RxCRCClk RxData RxSRCtrl[0:1]        |                         |

Dorado Midas Manual

Table 18A: IFU DMux Signals

| Midas<br>Word<br>Name | Midas<br>Word<br>Number | DMux<br>Address                                                                                                              | Signal<br>Name                                                                                          | Simulation<br>Condition                                                                                                                                                                                                                                                                                                                           |
|-----------------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MEMRQ                 | 120                     | 2400:2407<br>2410<br>2411<br>2412<br>2413<br>2414<br>2415<br>2416<br>2417                                                    | PcF[8:15] NewF KillResponse Pause RefOutstanding IncPcF IncPcFG' WantIfuRef' ThreeOutOfFive             | Tn eq 2 & Testing' Tn eq 2 & Testing' Tn ge 1 & Testing' Tn ge 2 & Testing' unless IFUM write Never Never Never Always Always Always Always                                                                                                                                                                                                       |
| LOADS                 | 121                     | 2420<br>2421<br>2422<br>2423<br>2424<br>2425<br>2426<br>2427<br>2430<br>2431<br>2432<br>2433<br>2434<br>2435<br>2436<br>2437 | ValidRam J←OddF RealPcFG.15 FDv GDv HDv JDv MDv' EnableFG' XLd AlphaXLd BrkLd MLd InstrAddrLd JLda GLd' | Always Always Tn eq 2 & Testing' unless IFUM write Always Always Always Tn ne 1 Always Tn ge 2 Always Always Always |
| HJ                    | 122                     | 2440:2447<br>2450:2457                                                                                                       | H[0:7]<br>J[0:7]b                                                                                       | Never Tn ge 2 & Testing' unless IFUM write when no clock or on J←H the 1's are checked                                                                                                                                                                                                                                                            |
| MX                    | 123                     | 2460<br>2461<br>2462<br>2463<br>2464<br>2465<br>2466:2467<br>2470:2471<br>2472:2473<br>2474:2477                             | TwoAlphaX JFault HFault' NM=17 TwoAlphaM TypeJumpM' LengthM[0:1] DSel[0:1] LengthX[0:1] NX[0:3]         | Tn ge 2 & Testing' unless IFUM write Tn eq 2 & Testing' unless IFUM write Tn eq 2 & Testing' Tn ge 2 & Testing' unless XShift with DSel eq 0 Tn ge 2 & Testing' when unclocked or NM eq 17                                      |

Table 18B: IFU DMux Signals

| Midas<br>Word<br>Name | Midas<br>Word<br>Number | DMux<br>Address                                                                                                | Signal<br>Name                                                                                             | Simulation<br>Condition                                                                                                                     |  |  |  |  |  |
|-----------------------|-------------------------|----------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| JMPEXC                | 124                     | 2500<br>2501<br>2502<br>2503<br>2504<br>2505<br>2506<br>2507<br>2510                                           | Exception SayNotReady WantResched SawRamParityErr SawFGParityErr ReschedPending KReady ZapFGH              | Always Always Tn ge 2 & Testing' Only during Reset Only during Reset or when testing Tn ge 2 & Testing' Always Always                       |  |  |  |  |  |
|                       |                         | 2511<br>2512<br>2513<br>2514<br>2515<br>2516<br>2517                                                           | ZapJ NewJ DoJump TurnOffAlu NewGo BMuxEnable FGFault                                                       | Always Tn ge 2 & Testing' unless IFUM write Tn ge 2 & Testing' unless IFUM write Tn even Always Tn even Never                               |  |  |  |  |  |
| PCJ                   | 125                     | 2520:2527<br>2530<br>2531<br>2532<br>2533<br>2534:2535<br>2536<br>2537                                         | PcJ[8:15] MLdDly' BetaInM FGErrDly RamErrDly InstrSet OneByteJumpInJ OneByteJumpInJd                       | Tn eq 2 & Testing' unless IFUM write Tn ge 2 & Testing' Tn ge 2 & Testing' Tn ge 2 Tn ge 1 Never** Tn ge 2 & Testing' Tn ge 2 & Testing'    |  |  |  |  |  |
| FFK                   | 126                     | 2540<br>2541<br>2542<br>2543<br>2544<br>2545<br>2546<br>2547<br>2550:2552<br>2553<br>2554<br>2555:2556<br>2557 | Test GenOut Yes NewPC If uReset BrkIns Testing SignX' BrkPending TypeJumpK' TypePauseK' LengthK[0:1] SignK | Tn ge 1 Tn ge 1 Tn ge 2 Tn ge 2 & Testing' Tn ge 2 Tn ge 2 & Testing' Tn ge 2 Never Tn eq 2 & Testing'  Never Never Never Never Never Never |  |  |  |  |  |

Table 19: Display Controller DMux Signals

| Midas<br>Word<br>Name | Midas<br>Word<br>Number | Midas<br>DMux<br>Address                                                               | Signal<br>Name                                                                                                                             | Simulation<br>Condition                                     |
|-----------------------|-------------------------|----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|
| APTRS                 | 140                     | 3000<br>3001:3007<br>3010<br>3011:3017                                                 | ACurrentWCBFlag<br>AReaderPtr.1 to 7<br>ANextWCBFlag<br>AWriterPtr.1 to 7                                                                  | Never<br>Never<br>Never<br>Never                            |
| BPTRS                 | 141                     | 3020<br>3021:3027<br>3030<br>3031:3037                                                 | BCurrentWCBFlag<br>BReaderPtr.1 to 7<br>BNextWCBFlag<br>BWriterPtr.1 to 7                                                                  | Never<br>Never<br>Never<br>Never                            |
| ITEMS                 | 142                     | 3040:3047<br>3050:3057                                                                 | Altem.0 to 7<br>Bltem.0 to 7                                                                                                               | Never<br>Never                                              |
| SPSIZE                | 143                     | 3060:3063<br>3064:3067<br>3070<br>3071<br>3072<br>3073<br>3074<br>3075<br>3076<br>3077 | AServicePtr.1 to 4<br>BServicePtr.1 to 4<br>AFifoFull<br>BFifoFull<br>ASize8<br>ASize8-4<br>ASize8-4-2<br>BSize8<br>BSize8-4<br>BSize8-4-2 | Never |
| RESON                 | 144                     | 3100<br>3102<br>3103:3104<br>3105:3106<br>3107<br>3110:3117                            | AOn<br>BOn<br>ARes.0 to 1<br>BRes.0 to 1<br>OISRcvdData                                                                                    | Never<br>Never<br>Never<br>Never<br>Never                   |

Table 20: Other DMux Stuff

\* BMUX and ESTAT signals are obtained from the four-bit slice readout. The temperature sensing signals are moved from the position in which the hardware reads them out.

| Midas<br>Word<br>Name | Midas<br>Word<br>Number | Midas<br>DMux<br>Address                                                                                                     | Signal<br>Name                                                                                                           | Simulation<br>Condition                            |
|-----------------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|
| ТЕМР                  | 160                     | 3500<br>3501<br>3502<br>3503<br>3504<br>3505<br>3506:3517                                                                    | CBTemp BaseTemp ProcHTemp ProcLTemp IFUTemp DskEthTemp                                                                   | Never<br>Never<br>Never<br>Never<br>Never<br>Never |
| BMUX                  | 163                     |                                                                                                                              | BMux[0:17]                                                                                                               | if driven from ALUB                                |
| ESTAT                 | 164                     | 4020<br>4021<br>4022<br>4023<br>4024<br>4025<br>4026<br>4027<br>4030<br>4031<br>4032<br>4033<br>4034<br>4035<br>4036<br>4037 | PEIMrh PEIMIh MdPE RAMPEen IOBPE RAMPE MemPE MemPEen CIMPErh CIMPElh Stopped MdPEen IMrhPEen IMlhPEen IOBPEen MIRDebugen |                                                    |

| CONFIG    | 0      | PROBLEMS     | . (   | 0 | UPTIME     |        | 0 (   | days 3  | 24:42  |
|-----------|--------|--------------|-------|---|------------|--------|-------|---------|--------|
| CLKRUN    | 1040   | OUTOFSPEC    | (     | 0 | TGLITCH    |        |       | days 1  |        |
| ESTAT     | 0      | BADSUPPLYSPE | 2 (   | 0 | COMM-ERRS  |        |       | ·       | 0      |
| INSSET    | 2      |              |       |   | MIR-PES    |        |       |         | 0      |
| OLINK 20  | 344    |              |       |   | VOLTS      | +12.07 | +4.93 | -1.98   | -5.36  |
| TLINK 20  | 345    |              |       |   | AMPS       | 6      | 27    | 75      | 150    |
| * TPC 20  | 346    |              |       |   | TEMP0      | +27    | +35   | ??      | +27    |
| RBASE 20  | 17     |              |       |   | TEMP0+1    | +27    | +33   | ??      | ??     |
| MEMBASE 2 | 0 14   |              |       |   | TEMP0+2    | +25    | +23   |         |        |
| T 20      | 177767 | *RTEMP       | 13374 | 7 | MINVOLTS   | +12.07 | +4.93 | -1.97   | -5.18  |
| TIOA 20   | 0      | *LTEMP       | 12200 | 1 | MAXVOLTS   | +12.07 | +4.93 | -1.98   | -5.36  |
| CNT       | 1      |              |       |   | MINAMPS    | 5      | 26    | 73      | 86     |
| STKP      | 1      |              |       |   | MAXAMPS    | 34     | 55    | 109     | 154    |
| MEMBX     | 3      | BMUX         | 17777 | 7 | MAXTEMP0   | +27    | +35   | ??      | +27    |
| * Q       | 177766 |              |       |   | MAXTEMP0+1 | L +27  | +33   | ??      | ??     |
| * SHC     | 0      |              |       |   | MAXTEMP0+2 | +25    | +23   |         |        |
| PCX       | 0      |              |       |   |            |        |       |         |        |
| PROCSRN   | 0      | PIPE 0       | 1     | 0 | DWATCH     |        |       |         | 0      |
| MCR       | 0      |              | (     | 0 | IMOUT      |        | 32    | 21747 ( | 023457 |
| TASK      | 0      |              | (     | 0 | MIR        |        | 12    | 24576 ( | 35777  |

Loaded: KERNEL

Go at 0:BEGIN, BrkP after 0:QERR+1 at 0:QERR+2

RunProg RdCmds Brk UnBrk Go SS OS Passive Ld LdSyms Cmpr Dtach Reset SetClk Config PEscan TestAll Test SimTest SimGo T1 T2 T3 RepGo RepSS RepT2 Fields LDRtest ShowCmds WrtCmds Virtual DMux

BEGIN;