## NAVSEA OP 3514 (PMS/SMS) VOLUME 2

PART 1<br>FIRST REVISION CHANGE 7

# DIGITAL COMPUTER MK 152 SERIES 

## TROUBLE ISOLATION

> THIS PUBLICATION SUPERSEDES OP 3514 (PMS/SMS) DATED 1 JANUARY 1973

Reproduction for non-military use of the material contained in this publication is not permitted. The policy for military use reproduction is established in OPNAVINST 5510. 1B.

## LIST OF EFFECTIVE PAGES

PageNo.
\#ChangeNo.No.
Title ..... 7
$A$ and $B$ ..... 7
Flyleaf-Flyleaf-27
Foreword-3/(Foreword-4 Blank) ..... 7
i thru xvi (Blank) ..... 7
xvii thru xxii (deleted) ..... 7
6-1 thru 6-4 ..... 7
6-5 thru 6-8B (deleted) ..... 7
7-1 ..... 7
7-2 ..... 0
7-3 thru 7-7 ..... 6
7-8 thru 7-16 ..... 0
$7-16 \mathrm{~A}$ and $7-16 \mathrm{~B}$ ..... 7
7-17 thru 7-26 ..... 0
7-27 thru 7-29 ..... 7
7-30 thru 7-38 ..... 0
7-39 and 7-40 ..... 7
7-40A thru 7-40D Blank ..... 7
7-41/7-42 ..... 7
7-43 thru 7-47 ..... 0
7-48 ..... 5
7-48A ..... 7
7-48B thru 7-48V ..... 5
$7-49$ and $7-50$ ..... 5
$7-51$ and 7-52 ..... 7
7-53 thru 7-55 ..... 0
7-56 thru 7-60 Blank ..... 5
7-61 thru 7-88 ..... 0
7-89 and 7-90 ..... 5Page
\#ChangeNo.No.
PART 1
7-91 thru 7-120 ..... 0
7-121 ..... 0
7-122 ..... 7
7-123 thru 7-128 Blank ..... 0
7-129 thru 7-185 ..... 0
7-186 Blank ..... 0
7-187 ..... 0
7-188 Blank ..... 0
7-189 thru 7-191 ..... 0
7-192 Blank ..... 0
7-193 thru 7-197/(7-198 Blank) ..... 0
7-199 thru 7-201 ..... 0
7-202 Blank ..... 0
7-203 thru 7-205 ..... 0
7-206 Blank ..... 0
7-207 ..... 0
7-208 Blank ..... 0
7-209 thru 7-211 ..... 0
7-212 Blank ..... 0
7-213 thru 7-215 ..... 0
7-216 Blank ..... ?
7-217 thru 7-221 ..... 0
7-222 Blank ..... 0
7-223 thru 7-225 ..... 0
7-226 Blank ..... 0
7-227 thru 7-229 ..... 0
7-230 Blank ..... 0
Glossary 1 thru 9 ..... 0
Glossary 10 Blank ..... 0
PART 2
8-1 thru 8-31/(8-32 Blank) ..... 7
8-33 thru 8-100 (not used) ..... 7
8-101 thru 8-1219/(8-1220 Blank) ..... 7
Title ..... 6
i thru iv ..... 6
v thru x (deleted)

| Page | \#Change | Page | \#Change |
| :---: | :---: | :---: | :---: |
| No. | No. | No. | No. |

PART 2A

## Title

6
8-1221 thru 8-1647/(8-1648 Blank)
7

## PART 3

Title ..... 0
i/ii ..... 7
iii/iv ..... 0
v/vi. ..... 7
P-1 thru P-4 ..... 0
$\mathrm{P}-5$ and $\mathrm{P}-6$ ..... 5
P-7 thru P-10 ..... 0
P-11 thru P-13 ..... 5
P-14 ..... 7
P-15 ..... 5
$\mathrm{P}-16$ and $\mathrm{P}-17$ ..... 0
P-18 ..... 1
P-19 thru P-26 ..... 0
P-27 ..... 3
$\mathrm{P}-28$ and $\mathrm{P}-29$ ..... 5
P-30 thru P-33 ..... 0
$\mathrm{P}-34$ and $\mathrm{P}-35$ ..... 5
P-36 thru P-39 ..... 0
P-40 ..... 5
P-41 thru P-43 ..... 0
$\mathrm{P}-44$ and $\mathrm{P}-45$ ..... 5
P-46 thru P-48 ..... 0
P-49 ..... 3
P-50 thru P-52 ..... 0
P-53 ..... 5
P-54 ..... 7
P-55 thru P-58 ..... 0
P-59 ..... 5
P-59A ..... 0
P-60 thru P-65 ..... 0
P-65A ..... 0
P-66 and P-67 ..... 0
P-68 thru P-69A ..... 5
P-70 thru P-76 ..... 0
$\mathrm{P}-73 \mathrm{~A}$ and $\mathrm{P}-73 \mathrm{~B}$ ..... 0
P-74 thru P-74B ..... 0
P-75 thru P-75B ..... 0
P-76 thru P-78B ..... 7
$\mathrm{P}-79$ and $\mathrm{P}-80$ ..... 0
P-81 ..... 1
$\mathrm{P}-82$ thru $\mathrm{P}-117$. ..... 0
$\mathrm{P}-118$ and $\mathrm{P}-119$ ..... 7
$\mathrm{P}-120$ and $\mathrm{P}-121$ ..... 0
P-122 ..... 5
P-123 ..... 7
$\mathrm{P}-124$ and $\mathrm{P}-125$ ..... 2
P-126 ..... 5
P-127 thru P-132 ..... 0
P-133 ..... 5
P-134 and P-135 ..... 0
P-136 ..... 5
P-137 thru P-147 ..... 0
P-148 ..... 7
P-149 thru P-165 ..... 0
P-166 ..... 7
P-166A. ..... 0
P-167 thru P-177 ..... 0
P-178 ..... 7
P-179 ..... 5
P-180 ..... 0
P-181 ..... 5
$\mathrm{P}-182$ and $\mathrm{P}-183$ ..... 7
P-184 ..... 0
P-185 ..... 5
P-186 ..... 3
P-187 ..... 5

Reproduction for non-military use of the material contained in this publication is not permitted. The policy for military use reproduction is established in OPNAVINST 5510.1B.

LIST OF EFFECTIVE PAGES (Cont)

| Page | \#Change | Page | \#Change |
| :---: | :---: | :---: | :---: |
| No. | No. | No. | No. |

PART 3 (Cont)

| $P-118$ and $P-119$ | 5 | $P-158$ thru P-166 | 0 |
| :--- | :--- | :--- | :--- |
| $P-120$ and $P-121$ | 0 | $P-166 A$ | 0 |
| $P-122$ | 5 | $P-167$ thru $P-177$ | 0 |
| $P-123$ | 0 | $P-178$ and $P-179$ | 5 |
| $P-124$ and $P-125$ | 2 | $P-180$ | 0 |
| $P-126$ | 5 | $P-181$ | 5 |
| $P-127$ thru $P-132$ | 0 | $P-182$ | 0 |
| $P-133$ | 5 | $P-183$ | 5 |
| $P-134$ and $P-135$ | 0 | $P-184$ | 0 |
| $P-136$ | 5 | $P-185$ | 5 |
| $P-137$ thru $P-157$ | 0 | $P-186$ | 3 |
| $P-157 A$ | 0 | $P-187$ | 5 |

\# Zero in this column indicates an original page.

NAVORD OP 3514 (PMS/SMS) VOLUME 2 FIRST REVISION
CHANGE RECORD


## THIS PAGE INTENTIONALLY LEFT BLANK

NAVSEA OP 3514 (PMS/SMS)
VOLUME 2 FIRST REVISION
Change
5
DIGITAL COMPUTER MK 152 SERIES
1 April 1975
TROUBLE ISOLATION

PAGE I OF $\qquad$ PAGE (S)

PUBLISHED BY DIRECTION OF COMMANDER, NAVAL SEA SYSTEMS COMWAND

After the attached enclosures have been inserted, record this CHANGE on the change record sheet.

1. The attached enclosures incorporate changes resulting from: ORDALTS 30023, 8339, 8286, 8409 and 8490 ; FBRs S-2189, S-1942, S-1751, S-1816, S-1539, and S-1378; CONARs and other miscellaneous sources.
2. Changes to other volumes of the manual associated with this change are: Volume 1 Change 5 .
3. All holders should incorporate the attached enclosures into the technical manual in numerical sequence upon receipt.
4. Except as indicated, remove the following pages and replace with new change pages attached:

## Remove

PART 1

Covers and backbone
Title thru C
Foreword and Foreword-2
i and ii
$x i$ and $x i i$
xix and $x x$ xxiii and xxiv
7-47 thru 7-50
7-55 thru 7-60
7-89 and 7-90
$\quad$ Insert
Cover and backbone
Title thru C
Foreword and Foreword-2
i thru ii B Blank
$x i$ and $x i i$
xix thru xx B Blank
xxiii and xxiv
7-47 thru 7-50
7-55 thru 7-60
7-89 and 7-90

PART 2

Covers and backbone
ix and $x$
8-1 thru 8-4
8-11 thru 8-12
8-473 thru 8-476
8-477 thru 8-540
8-777 thru 8-780
8-833 thru 8-850

Covers and backbone
ix and $x$
8-1 thru 8-4
$8-11$ and $8-12$
8-473 thru 8-476
8-477 thru 8-540BB
8-777 thru 8-780
8-833 thru 8-854

## CHANGE GUIDE (Continued)

Remove
Insert
PART 3

Front Cover
$\mathrm{P}-5$ and $\mathrm{P}-6$
P-11 thru P-13
P-15
P-28 and P-29
$\mathrm{P}-34$ and $\mathrm{P}-35$
P-40
$\mathrm{P}-44$ and $\mathrm{P}-45$
$\mathrm{P}-53$ and $\mathrm{P}-54$
P-59
P-68 thru P-69A
P-118 and P-119
P-122
P-126
P-133
P-136
$\mathrm{P}-178$ and $\mathrm{P}-179$
P-181
P-183
P-185
P-187

Front Cover
$\mathrm{P}-5$ and $\mathrm{P}-6$
P-11 thru P-13
P-15
P-28 and P-29
$\mathrm{P}-34$ and $\mathrm{P}-35$
P-40
$\mathrm{P}-44$ and $\mathrm{P}-45$
$\mathrm{P}-53$ and $\mathrm{P}-54$
P-59
P-68 thru P-69A
$\mathrm{P}-118$ and $\mathrm{P}-119$
P-122
P-126
P-133
P-136
$\mathrm{P}-178$ and $\mathrm{P}-179$
P-181
P-183
P-185
P-187

NAVSEA OP 3514 (PMS/SMS) First Revision physically and functionally describes the Digital Computer Mk 152 Series and provides all other information required by shipboard personnel for operation, installation, and maintenance of the equipment.

OP 3514 (PMS/SMS) is one of a family of Ordnance Publications (OPs) which provide comprehensive coverage of all modifications of Digital Computer Mk 152 and associated peripheral equipments. These manuals include the following:

| Manual | Nomenclature of Equipment |
| :--- | :--- |
| OP 3514 (PMS/SMS) First Revision | Digital Computer Mk 152 Series |
| OP 3515 (PMS/SMS) | Input/Output Console Mk 77 Series |
| OP 3516 (PMS/SMS) | Digital Data Recorder Mk 19 Series |
| OP 3517 (PMS/SMS) | Control Panel Mk 298 Series |
| OP 3518 (PMS/SMS) | Motor Generator Set Mk 9 Series |
| OP 4245 (PMS/SMS) | Input/Output Console Mk 95 Series |

Although not included in the foregoing list, a Signal Data Converter (SDC) is an essential part of any digital Fire Control System (FCS) which employs component parts originally designed for analog operation. The TARTAR, TALOS, and TERRIER weapon systems use SDCs Mk 72, Mk 66, and Mk 75, respectively. Gun Fire Control System (GFCS) Mk 86 uses SDC Mk 69/Mk 70 and Signal Data Translator (SDT) Mk 1 for data conversion.

The digital computer complex equipment configuration found on various gun and guided missile ships depends principally on the shipboard weapons system(s). While other factors can influence the actual configuration on board a particular ship, the following equipments are generally utilized with the missile/gun systems indicated:

| Equipment | TARTAR | TERRIER | TALOS | GFCS Mk 86 |
| :---: | :---: | :---: | :---: | :---: |
| Digital Computer | Mk 152 | Mk 152 | Mk 152 | Mk 152 |
| I/O Console | Mk 77 | Mk 77 | Mk 77 | Mk 77 |
| I/O Console | Mk 95 | ------- | ------- | -------- |
| Digital Data Recorder | Mk 19 | Mk 19 | Mk 19 | ------- |
| Control Panel | Mk 298 | Mk 298 | Mk 298 | ------- |
| Motor Generator Set | Mk 9 | Mk 9 | Mk 9 | ------- |
| Signal Data Converter | Mk 72 | Mk 75 | Mk 66 | Mk 69/Mk 70 |
| Signal Data Translator | ------- | ------- | ------- | SDT Mk 1 |

This manual is applicable to Digital Computers Mk 152 Series configured as follows:

| MOD <br> NO. | IL <br> NUMBER | UNIVAC <br> NUMBER | MODULES <br> (DRAWERS) | MEMORY <br> SIZE | I/O <br> CHANNE LS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 2652595 | $7049747-00$ | $3(6)$ | 32 K | 16 slow interface |
| 1 | 2525383 | $7049747-05$ | $2(4)$ | 32 K | 8 slow interface |
| 2 | 2536007 | $7049747-08$ | $3(6)$ | 32 K | 8 slow interface |
| 3 |  |  |  |  | 8 fast interface |
| 4 | 2687278 | $7049747-11$ | $3(6)$ | 40 K | 16 slow interface |
| 5 | 314029042 | $7049747-13$ | $3(6)$ | 40 K | 8 slow interface |
| 5 | $7049747-14$ | $2(4)$ | 48 K | 8 fast interface |  |

This publication consists of three volumes structured as follows:
VOLUME 1 - Description, Operation, and Maintenance
Chapter 1. Introduction
Chapter 2. Description
Section 2-1. Physical Description
Section 2-2. General Functional Description
Section 2-3. Detailed Functional Description
Chapter 3. Operation
Chapter 4. Installation
Chapter 5. Maintenance
VOLUME 2 Part 1 - Trouble Isolation
Chapter 6. Introduction
Chapter 7. Supporting Maintenance Data
Section 7-1. General Troubleshooting Information
Section 7-2. Manual Troubleshooting
Section 7-3. Troubleshooting Charts
Section 7-4. Schematic Diagrams of Printed Circuit Cards
VOLUME 2 Part 2 and Part 2A-Trouble Isolation
Chapter 8. Diagnostic Program
VOLUME 2 Part 3 - Trouble Isolation
Chapter 9. Functional Schematics
VOLUME 3 - Parts List
Chapter 10. Introduction
Chapter 11. Replaceable Parts List
Ships, training activities, supply points, depots, Naval shipyards and supervisors of shipbuilding are requested to arrange for the maximum practical use and evaluation of NAVSEA technical manuals. All errors, omissions, discrepancies, and suggestions for improvements to NAVSEA technical manuals shall be reported to the Naval Sea Data Support Activity (NSDSA), Naval Ship Weapon Systems Engineering Station (Code 5740), Port Hueneme, CA 93043 on NAVSEA Technical Manual Deficiency/Evaluation Report,

NAVSEA Form 5600/2. To facilitate such reporting, three copies of Form NAVSEA $5600 / 2$ are included at the end of each unclassified bound part of this technical manual being changed. All feedback comments will be thoroughly investigated and originators will be advised of action resulting therefrom. Extra copies of Form NAVSEA 5600/2 may be requisitioned from the Naval Publications and Forms Center (NPFC), Philadelphia, PA 19120.

The technical content of the manual covers Digital Computer Mk 152 Series as modified by ORDALTs 7732, 7889, 8008, 8331 Change 1, $30023,8339,8286,8409,8490$, and 30094 .

## THIS PAGE INTENTIONALLY LEFT BLANK

## TABLE OF CONTENTS

Chapter ..... Page
LIST OF ILLUSTRATIONS ..... v
LIST OF TABLES ..... xiii
SAFETY SUMMARY ..... xv
6. INTRODUCTION ..... 6-1
6-1. Purpose ..... 6-1
6-3. Maintenance Philosophy ..... 6-1
6-7. Maintenance Index Page ..... 6-2
6-8. Maintenance Requirement Card ..... 6-2
6-9. Troubleshooting Data ..... 6-2
6-10. Maintenance Plan ..... 6-2
6-11. Diagnostic Program ..... 6-2
6-12. Manual Troubleshooting Procedures ..... 6-4
6-13. Manual Troubleshooting Section. ..... 6-4
6-14. Supporting Maintenance Data ..... 6-4
6-15. Troubleshooting Charts ..... 6-4
6-16. Printed Circuit Cards ..... 6-4
6-17. Preventive Maintenance Schedules. ..... 6-4
6-18. Unscheduled Maintenance Requirements ..... 6-4
7. SUPPORTING MAINTENANCE DATA ..... 7-1
Section 7-1. General Troubleshooting Information
7-1. $\quad$ Scope ..... 7-1
7-3. Maintenance Turn-On Procedure ..... 7-1
7-5. Lamp and Switch Index ..... 7-1
7-6A. Recommended Fault Isolation Module List ..... 7-1
7-7. Maintenance Controls and Indicators ..... 7-1
7-9. Maintenance Equipment ..... 7-1
7-10. Test Equipment and Special Tools ..... 7-1
7-11. Combination Tool ..... 7-1
7-12. Module Extender ..... 7-1
7-13. Repair Procedures ..... 7-26
7-14. Types of Connections. ..... 7-26
7-15. Solder Connections ..... 7-26
7-16. Wire-Wrapped Connections ..... 7-26
7-17. Use of Wire Wrap Gun ..... 7-26
7-19. Use of Unwrap Tool ..... 7-28
7-20. Component Replacement and Repair ..... 7-28
7-20A. Test Point Nomenclature ..... 7-28
7-21. Test Block Location ..... 7-29
7-22. Drawer Extension ..... 7-29
7-23. Exposure of Chassis Wiring ..... 7-30

## NAVSEA OP 3514 (PMS/SMS) VOLUME 2 PART 1 FIRST REVISION

Chapter Page
7-24. Extension of Power Supply ..... 7-30
7-25. Temperature-Sensing Switch Location ..... 7-30
7-26. Air-Filter Location ..... 7-30
7-27. Fuse Replacement. ..... 7-30
7-28. Computer Operation Modes ..... 7-36
7-30. Wire Memory (Bootstrap) ..... 7-36
7-31. Automatic Recovery Mode ..... 7-37
Section 7-2. Manual Troubleshooting ..... 7-39
7-32. Manual Troubleshooting Procedures ..... 7-39
7-33. Purpose ..... 7-39
7-34. Manual Troubleshooting Procedures ..... 7-39
7-35. Procedure Description Table ..... 7-39
7-36. Program Analysis ..... 7-40C
7-39A. Printed Circuit Card Tests ..... 7-48
7-39B. Test Notes ..... 7.48
$7-39 \mathrm{C} .7002013$ PCC Test ..... 7-48
$7-39 \mathrm{D}$. 7002060 and 7002070 PCC Tests ..... 7-48A
7-40. Manual Programing ..... 7-48A
7-41. Manual Loading (Writing) into Addresses ..... 7-48A
7-42. Manual Reading from Addresses ..... 7-48A
7-43. Manual Inspect and Change Routine ..... 7-51
7-44. Isolating Computer Casualties ..... 7-51
7-44A. Isolation by Program Analysis and Manual Programing ..... 7-51
7-44B. Sample Troubleshooting Problem ..... 7-52
7-44C. Isolation with Manual Tests. ..... 7-52
7-44D. Sample Troubleshooting Problem ..... 7-52
7-46. $\quad$ Service Notes ..... 7-54
7-47. Techniques Used in Troubleshooting Intermittents. ..... 7-54
7-52. Recommended Techniques ..... 7-56
7-59. Troubleshooting Memory Problems ..... 7-58
7-60. Jumper Cables for Checking IOTA ..... 7-58
7-61. Troubleshooting Power Failures and Blown Fuses. ..... 7-58
7-62. Hidden Fuses ..... 7-58
7-63. Computer Faults and Loading Problems ..... 7-58
7-64. Indicator Lamps ..... 7-59
7-65. Extending 56-Pin Memory Cards ..... 7-59
7-66. Possible Damage to 0651 and 0660 PC Cards ..... 7-59
Section 7-3. Troubleshooting Charts ..... 7-61
7-68. Instruction Repertoire Analyses ..... 7-61
7-70. Sequence Timing Charts ..... 7-61
7-71. Command Sequences ..... 7-61
7-74. I Sequence ..... 7-62
7-75. $\quad$ R1 and R2 Sequences ..... 7-62
7-76. W Sequence ..... 7-62
7-77. B Sequence. ..... 7-62
7-78. I/O Sequences ..... 7-62
7-79. Continuous Data Mode ..... 7-62
7-80. Real-Time Clock ..... 7-62

## NAVSEA OP 3514 (PMS/SMS) VOLUME 2 PART 1 FIRST REVISION

Chapter ..... Page
7-81. Interrupt ..... 7-62
7-82. Control and Bootstrap Addresses ..... 7-62
Section 7-4. Schematic Diagrams of Printed Circuit Cards ..... 7-129
7-83. General Description ..... 7-129
7-85. Card Type Numbers ..... $7-129$
7-86. Card Color Coding ..... 7-129
7-87. Schematic Diagrams ..... 7-129
7-88. $\quad$ Type A Printed Circuit Modules ..... 7-129
7-89. Computer Voltage Levels. ..... 7-129
7-91. Type B Printed Circuit Modules ..... 7-177
7-92. Module 7500040 (Inverter, Amplifier, Driver) ..... 7-177
7-95. Module 7500260 (Oscillator, Clock Delay Line and Amplifier) ..... 7-177
7-100. Module 7500280 (Emitter Follower, Driver Amplifier) ..... 7-178
7-104. Module 7500320 (Voltage Regulator) ..... 7-178
7-106. Module 7500340 (Voltage Sensor) ..... 7-179
7-108. Module 7500400 (Bipolar Memory Switch) ..... 7-180
7-109. Module 7500421 (Read/Write Diverter Driver) ..... 7-180
7-110. Module 7500431 Read/Write Selector Matrix Transformer Assembly ..... 7-181
7-111. Module 7500651 (Sense and Inhibit Amplifier) ..... 7-181
7-112. Module 7500660 (Capacitor Diode Assembly) ..... 7-182
7-113. Module 7500671 (Capacitor Assembly) ..... 7-182
7-114. Module 7500761 (Level Changer Amplifier) ..... 7-183
7-115. Module 7500781 Voltage and Current Regulator ..... 7-183
7-116. Module 7500900 (Amplifier, Driver-Logic, Noninverting) ..... 7-183
8. DIAGNOSTIC PROGRAM ..... 8-1
8-1. Introduction ..... 8-1
8-3. $\quad$ Guide to Proper Use of Chapter ..... 8-1
8-6. Sequence of Diagnostic Testing ..... 8-1
8-11. Malfunction Isolation Procedures ..... 8-7
8-17. Intermittent Analysis P Register $=005246$ ..... 8-8
8-21. Malfunction Isolation Tables ..... 8-8
8-26A. Sample Troubleshooting Problem ..... 8-12
8-27. Operating Procedures ..... 8-12
8-28. Preload Initialization ..... 8-12
8-29. Bootstrap Program Loading Procedure ..... 8-14
8-30. Program Execution Following Bootstrap Load (Non-Jumpered Mode) ..... 8-14
8-30A. I/O Channels Jumpered Mode Test ..... 8-16
8-30B. Special I/O Test ..... 8-18
8-30C. Dual Mode Test ..... 8-18
8-31. Skip/Stop Test Execution Procedure ..... 8-19
8-32. Program Fault and DISC ADV P Test ..... 8-19
8-33. Intercomputer Initialization Program Loading and Execution Procedures ..... 8-20
8-34. Intercomputer Description ..... 8-20
8-34A. Primary to Secondary Table Description (BANK 1) ..... 8-20
Chapter Page
8-35. Initialization Procedure (Control Word Storage Computer Under Test) ..... 8-20
8-36. Program Loading (Operational Computer) ..... 8-21
8-37. Program Transfer. ..... 8-22
8-38. Program Execution Bank 0 ..... 8-22
8-38A. Program Execution Bank 1 ..... 8-22
8-39. Loop and Halt Determination Procedure ..... 8-24
8-41. Diagnostic Program Restarting Procedure ..... 8-24
8-42. Inspect and Change Procedure ..... 8-25
8-43A. ZPAC Operating Instructions. ..... 8-25
8-43B. ZPAC Function Codes and Special Entries ..... 8-25
8-43C. Error Code and Status Word Format ..... 8-27
8-44. Predetermined Program Run, Recycle CONTBASI, MEDIA, and IOTA ..... 8-27
8-46. Predetermined Run ..... 8-27
8-47. Recycle CONTBASI ..... 8-27
8-48. Recycle MEDIA ..... 8-27
8-49. Recycle IOTA (Non-Jumpered Mode) ..... 8-27
8-50. Intermittent Isolation Procedure ..... 8-29
8-51. Key Event List ..... 8-29
8-53. Program Stop and Skip Switch Functions ..... 8-29
8-55. Program Listing and Cross-Reference Index ..... 8-29
8-57. Example Using Program Listing Labels, Statements, and Remarks ..... 8-31
8-58. Example Using Cross-Reference Index ..... 8-31
9. FUNCTIONAL SCHEMATICS
9-1. General Information ..... 9-1
9-3. Printed Circuit Cards ..... 9-1
9-4. Quick Reference Index ..... 9-1

## NAVSEA OP 3514 (PMS/SMS) VOLUME 2 PART 1 FIRST REVISION

## LIST OF ILLUSTRATIONS

Figure Page
6-1. Available Troubleshooting Data ..... 6-3
7-1. Maintenance Controls and Indicators-I/O Panel (Al or A8) ..... 7-17
7-2. Maintenance Controls and Indicators-Control Panel 1(A2) ..... 7-18
7-3. Maintenance Controls and Indicators-Control Panel 2(A4) ..... 7-19
7-4. Maintenance Controls and Indicators-Power Control Panel (A5) ..... 7-20
7-5. Combination Tool. ..... 7-25
7-6. Module Extender, Wiring Diagram ..... 7-25
7-7. Wire Wrap Connections ..... 7-26
7-8. Wire Wrap Gun. ..... 7-27
7-9. Location of Parts in Logic Drawer-Panel Opened ..... 7-32
7-10. Extended Logic Drawer A2 ..... $7-33$
7-11. Extended Power Supply PSI ..... 7-34
7-12. Power Control Panel ..... 7-35
7-13. Memory Test Flow Chart ..... 7-41
7-14A. Abnormal Output Pulses ..... 7-48C
7-14B. Sl Bit Translation ..... 7-52
7-15. Pulse-Delay Oscillator, Card Type 7000210 ..... 7-130
7-16. Flip-Flop, Card Type 7002000 ..... 7-131
7-17. Driver Amplifier, Card Type 7002013 ..... 7-132
7-18. Flip-Flop, Card Type 7002020 ..... 7-133
7-19. Inverter, Card Type 7002030 ..... 7-134
7-20. Inverter, Card Type 7002040 ..... 7-135
7-21. Inverter, Card Type 7002050 ..... 7-136
7-22. Inverter, Card Type 7002060 ..... 7-137
7-23. Inverter, Card Type 7002070 ..... 7-138
7-24. Inverter, Card Type 7002080 ..... 7-139
7-25. Input Amplifier-Inverter, Card Type 7002090 ..... 7-140
7-26. Driver Amplifier, Card Type 7002100 ..... 7-141
7-27. Driver Amplifier, Card Type 7002120 ..... 7-142
7-28. Driver Amplifier, Card Type 7002130 ..... 7-143
7-29. Driver Amplifier, Card Type 7002140 ..... 7-144
7-30. Inverter, Card Type 7002160 ..... 7-145
7-31. Inverter, Card Type 7002220 ..... 7-146
7-32. Differential Amplifier, Card Type 7002321 ..... 7-147
7-33. Control Line Amplifier, Card Type 7002331 ..... 7-148
7-34. Data Line Amplifier, Card Type 7002341 ..... 7-149
7-35. High-Speed Selector, Card Type 7002730 ..... 7-150
7-36. Marginal Check Voltage Regulator, Card Type 7002861 ..... 7-151
7-37. $\quad+15$ and -15 Voltage Regulator, Card Type 7002880 ..... 7-152
7-38. Flip-Flop, Card Type 7002900 ..... 7-153
7-39. Inverter, Card Type 7002920. ..... 7-154
7-40. Flip-Flop, Card Type 7002930 ..... 7-155
7-41. Capacity Assembly-\#3, Card Type 7003180 ..... 7-156
7-42. Time Delay-2 to 15 USEC, Card Type 7003480 ..... 7-157
7-43. Driver Amplifier, Card Type 7003490 ..... 7-158
7-44. Regulator Amplifier (-10 Volt), Card Type 7003600 ..... 7-159
7-45. $\quad-7.5$ Volt Memory Driver, Card Type 7003621 ..... 7-160

## NAVSEA OP 3514 (PMS/SMS) VOLUME 2 PART 1 FIRST REVISION

Figure ..... Page
7-46. Pulse-Delay Network, Card Type 7003630 ..... 7-161
7-47. Emitter Follower Driver, Card Type 7003640 ..... 7-162
7-48. Driver Amplifier, Card Type 7003670 ..... 7-163
7-49. Transformer Driver, Card Type 7003680 ..... 7-164
7-50. Pulse-Delay Network, Card Type 7003710 ..... 7-165
7-51. Voltage Sensor and Positive Switch, Card Type 7003720 ..... 7-166
7-52. Regulator Amplifier ( +10 Volt), Card Type 7003730 ..... 7-167
7-53. Sense-Control Amplifier, Card Type 7003740 ..... 7-168
7-54. Current-Control Diverter, Card Type 7003760 ..... 7-169
7-55. Driver Amplifier, Card Type 7003771 ..... 7-170
7-56. Driver-Digit Amplifier, Card Type 7003780 ..... 7-171
7-57. Output-Sense Amplifier, Card Type 7003850 ..... 7-172
7-58. . Jumper Switch Selector, Module 7104010 Schematic Diagram ..... 7-173
7-59. Resistor Assembly, Module 7109000 Schematic Diagram ..... $7-174$
7-60. Capacitor-Resistor Assembly, Module 7109010 ..... 7-175
7-61. Capacitor-Resistor Assembly, Module 7109010 Schematic Diagram ..... 7-176
7-62. Amplifier Driver, Inverter, for Module 7500040 ..... 7-184
7-63. Module 7500040 Schematic Diagram ..... 7-185
7-64. Oscillator, Clock Delay Line and Amplifier, Module 7500260 ..... 7-187
7-65. Module 7500260 Schematic Diagram ..... 7-189
7-66. Emitter Follower, Driver Amplifier, Module 7500280 ..... 7-191
7-67. Module 7500280 Schematic Diagram ..... 7-193
7-68. Module 7500320 Schematic Diagram ..... 7-195
7-69. Voltage Sensor, Module 7500340 ..... 7-197
7-70. Module 7500340 Schematic Diagram ..... 7-199
7-71. Logic Symbol of One Circuit on 7500400 Module ..... 7-201
7-72. Module 7500400 Schematic Diagram ..... 7-203
7-73. Logic Symbol of Read/Write Diverter on Module 7500421 ..... 7-205
7-74. Logic Symbol of One Diverter Driver Module 7500421 ..... 7-209
7-75. Module 7500421 Schematic Diagram ..... 7-209
7-76. Logic Symbol of One Circuit on 7500431 Module ..... 7-211
7-77. Module 7500431 Schematic Diagram ..... 7-213
7-78. Logic Symbol of Sense and Inhibit Amplifier on 7500651 Module ..... 7-215
7-79. Module 7500651 Schematic Diagram ..... 7-217
7-80. Capacitor-Diode Assembly, 7500660 ..... 7-219
7-81. Capacitor Assembly Module 7500671, Schematic Diagram ..... 7-221
7-82. Logic Symbol of Level Changes Amplifier, Module 7500761 ..... 7-221
7-83. Module 7500761 Schematic Diagram ..... 7-223
7-84. Logic Symbol of 7500781 Module ..... 7-225
7-85. Module 7500781 Schematic Diagram ..... 7-227
7-86. Logic Symbok of Noninverting Amplifier Driver Module 7500900 ..... 7-229
7-87. Amplifier, Driver-Logic, Noninverting, Module 7500900 ..... 7-231
8-1. Sequence of Diagnostic Testing (5 Sheets) ..... 8-2
8-2. Sample Fault Catalog. ..... 8-10
8-3. Isolation Functions ..... 8-11

## NAVSEA OP 3514 (PMS/SMS) VOLUME 2 PART 1 FIRST REVISION

Figure ..... Page
8-4. External Function Word Format ..... 8-26
8-5. Status Word Format ..... 8-28
8-6. Program STOP and SKIP Switch Functions ..... 8-30
9-1. Computer Mk 152 Series Symbology ..... P-1
9-2. Block Diagram, Mk 152 Series Computer. ..... P-2
9-3. Console Control ..... P-3
9-4. Master Clock \& Phase Step Logic ..... P-4
9-5. Clock Distribution - Chassis 3, 4. ..... P-5
9-6. Clock Distribution - 1/O Chassis 7, 8 ..... P-6
9-7. Master Clear and Remote Control ..... P-7
9-8. Main Timing Cycle 1 ..... P-8
9-9. Main Timing Cycle 2 ..... P-9
9-10. Main Timing Cycle 3 ..... P-10
9-11. Main Timing Cycle 4 ..... P-11
9-12. Sequence Designator, Upper Rank ..... P-12
9-13. Sequence Designator, Lower Rank ..... P-13
9-14. I/O Sequence Outputs ..... P-14
9-15. Sequence Outputs, I1, I2, \& Interiupt ..... P-15
9-16. R/W Sequence Outputs ..... P-16
9-17. Arithmetic Selector Control ..... P-17
9-18. D Register Control ..... P-18
9-19. X \& W Register Control ..... P-19
9-20. A Register Control ..... P-20
9-21. P \& B Register Control ..... P-21
9-22. Sl Register Control ..... P-22
9-23. Z1 Register Control ..... P-23
9-24. S0 Register Control ..... P-24
9-25. Z0 Register Control ..... P-25
9-26. Store Select Control ..... P-26
9-27. Control Designators ..... P-27
9-28. Control Designators 2 ..... P-28
9-29. Comparison Designators and Jump Control ..... P-29
9-30. Skip Evaluation ..... P-30
9-31. Select Skip/Stop 1 ..... P-31
9-32. Select Skip/Stop 2 ..... P-32
9-33. Complement and Ship Control ..... P-33
9-34. Resume Fault-Real Time Clock \& Cont Data Mode ..... P-34
9-35. Advance P Subsequence ..... P-35
9-36. Multiply, Divide, Shift, \& Scale Sequence ..... P-36
9-37. K0 and Kl Counter Register ..... P-37
9-38. ICR, SR, \& EI MON Control ..... P-38
9-39. ICR \& SR Register-ICR, SR, \& K Register Selector ..... P-39
9-40. F Register ..... P-40
9-41. Function Code Subtranslator 1 ..... P-41
9-42. Function Code Subtranslator 2 ..... P-42
9-43. Function Code Subtranslator 3 ..... P-43
9-44. Function Translator, $f=02-17$ ..... P-44
Figure Page
9-45. Function Translator, $\mathbf{f}=20-27$ ..... P-45
9-46. Function Translator, $\mathrm{f}=30-37$ ..... P-46
9-47. Function Translator, $f=40-57$ ..... P-47
9-48. Function Translator, $\mathrm{f}=60-77$ ..... P-48
9-49. I/O Translator Commands \& Scan Timing ..... P-49
9-50. I/O Translator I-Group and Mode ..... P-50
9-51. I/O Channel \& Function Translator ..... P-51
9-52. I/O Translator 2 ..... P-52
9-53. I/O Commands ..... P-53
9-54. Special Int. Requests ..... P-54
9-55. Special Interrupt Translator ..... P-55
9-56. I/O Commands \& Control 1 ..... P-56
9-57. I/O Commands \& Control 2 ..... P-57
9-58. I/O Commands \& Control 3 ..... P-58
9-59. I/O Chassis Translator Inputs 1 ..... P-59
9-60. I/O Chassis Translator Inputs 2 ..... P-59A
9-61. I/O Chassis Translator Inputs 3 ..... P-60
9-62. Channels 0, 1 Request Logic ..... P-61
9-63. Channels 2, 3 Request Logic ..... P-62
9-64. Channels 4, 5 Request Logic ..... P-63
9-65. Channels 6, 7 Request Logic ..... P-64
9-66. Channel Priority, Chassis AlAl(1) or A8A1(9) ..... P-65
9-67. Channel Priority, Chassis A1A2(2) or A8A2(10) ..... P-65A
9-68. Function Priority ..... P-66
9-69. Channel Mode Selector Switches. ..... P-67
9-70. ID/EF/OD Acknowledge Registers ..... P-68
9-71. EF/OD Acknowledge Timing, Chassis AlA1(1) or A8A1(9) ..... P-69
9-72. EF/OD Acknowledge Timing, Chassis A1A2(2) or A8A2(10) ..... P-69A
9-73. ID Acknowledge Timing ..... P-70
9-74. C Register Bits 00-08 ..... P-71
9-75. $\quad$ R Register Bits 09-17 ..... P-72
9-76. Input Data Amps, Stage 00 ..... P-73
9-77. . Input Data Amps, Stage 01 ..... P-73A
9-78. Input Data Amps, Stage 02 ..... P-73B
9-79. Input Data Amps, Stage 03 ..... P-74
9-80. Input Data Amps, Stage 04 ..... P-74A
9-81. Input Data Amps, Stage 05 ..... P-74B
9-82. Input Data Amps, Stage 06 ..... P-75
9-83. Input Data Amps, Stage 07 ..... P-75A
9-84. Input Data Amps, Stage 08 ..... P-75B
9-85. Input Data Amps, Stage 09 ..... P-76
9-86. Input Data Amps, Stage 10 ..... P-76A
9-87. Input Data Amps, Stage 11 ..... P-76B
9-88. Input Data Amps, Stage 12 ..... P-77
9-89. Input Data Amps, Stage 13 ..... P-77A
9-90. Input Data Amps, Stage 14 ..... P-77B

## NAVSEA OP 3514 (PMS/SMS) VOLUME 2 PART 1 FIRST REVISION

Figure ..... Page
9-91. Input Data Amps, Stage 15 ..... P-78
9-92. Input Data Amps, Stage 16 ..... P-78A
9-93. Input Data Amps, Stage 17 ..... P-78B
9-94. $\quad Z$ Select 00-05. ..... P-79
9-95. Z Select 06-11 ..... P-80
9-96. $\quad Z$ Select 12-17. ..... P-81
9-97. Arithmetic Selector Stages 00-05 ..... P-82
9-98. Arithmetic Selector Stages 06-11 ..... P-83
9-99. Arithmetic Selector Stages 12-17 ..... P-84
9-100. D Register Bits 00-08. ..... P-85
9-101. D Register Bits 09-17. ..... P-86
9-102. X Register Bits 00-08 ..... P-87
9-103. X Register Bits 09-17 ..... P-88
9-104. W Register 00-08 ..... P-89
9-105. W Register 09-17 ..... P-90
9-106. Adder Borrow Enable Generator 00-05 ..... P-91
9-107. Adder Borrow Enable Generator 06-11 ..... P-92
9-108. Adder Borrow Enable Generator 12-17 ..... P-93
9-109. Adder Group 00-05 ..... P-94
9-110. Adder Group 06-11 ..... P-95
9-111. Adder Group 12-17 ..... P-96
9-112. AU Register 00-08 ..... P-97
9-113. AU Register 09-17 ..... P-98
9-114. AL Register 00-08. ..... P-99
9-115. AL Register 09-17. ..... P-100
9-116. Parity ..... P-101
9-117. P Register Bits 00-07 ..... P-102
9-118. $\quad$ P Register Bits 08-15 ..... P-103
9-119. Sl Register Bits 00-07 ..... P-104
9-120. Sl Register Bits 08-15 ..... P-105
9-121. $\quad B \neq Z 0$ Network ..... P-106
9-122. $\quad \mathrm{B}=$ Zero and $\mathrm{Sl}=$ Control or Bootstrap ..... P-107
9-123. Store Select Bits 00-05 ..... P-108
9-124. Store Select Bits 06-11 ..... P-109
9-125. Store Select Bits 12-17 ..... P-110
9-126. Z1 Register Bits 00-05 ..... P-111
9-127. Z1 Register Bits 06-11 ..... P-1 12
9-128. Zl Register Bits 12-17 ..... P-113
9-129. S0 Register ..... P-114
9-130. Z0 Register Bits 00-05 ..... P-115
9-131. Z0 Register Bits 06-11 ..... P-116
9-132. Z0 Register Bits 12-17 ..... P-117
9-133. $\quad B \operatorname{Reg} \& \pm 1$ Network Bits 00-05 ..... P-118
9-134. $\quad$ B Reg \& $\pm 1$ Network Bits 06-11 ..... P-119
9-135. B Reg \& $\pm 1$ Network Bits 12-17 ..... P-120
9-136. Alarm Logic ..... P-121
9-137. Control Memory \& Bootstrap Memory Timing ..... P-122

## NAVSEA OP 3514 (PMS/SMS) VOLUME 2 PART 1 FIRST REVISION

Figure ..... Page
9-138. Control Memory \& Bootstrap Memory S0 Register Slaves ..... P-123
9-139. Control Memory Word Translation Control ..... P-124
9-140. Control Memory Stack - 128 Word ..... P-125
9-141. Control Memory Stack - 256 Word ..... P-126
9-142. Control Memory Core Memory Plane ..... P-127
9-143. Control Memory Word Driver ..... P-128
9-144. Control Memory Digit Drivers, Bits 00-08 ..... P-129
9-145. Control Memory Digit Drivers, Bits 09-17 ..... P-130
9-146. Control Memory Sense Amps Bits 00-17 ..... P-131
9-147. Bootstrap Memory Word Selection. ..... P-132
9-148. Bootstrap Memory Assy Bit Selection \& Seating. ..... P-133
9-149. Main Memory Voltage Fault Logic \& Bank Selection, Control Memory DC Voltage Regulators ..... P-134
9-150. Main Memory Timing Part 1, Chassis A3A1(5) or A3A2(6) ..... P-135
9-151. Main Memory Timing Part 2, Chassis A3A1(5) or A3A2(6) ..... P-136
9-152. S1 Register Level Changers Bits 00-07, Chassis A3A1(5) or A3A2(6) ..... P-137
9-153. S1 Register Level Changers Bits 08-13, Chassis A3A1(5) or A3A2(6) ..... P-138
9-154. Bank 0 or 2 X Axis Group Selection ..... P-139
9-155. Bank 0 or 2 X Axis Diode Selection \& Drive ..... P-140
9-156. Bank 0 or 2 X Axis Stack Circuitry ..... P-141
9-157. Bank 0 or 2 Y Axis Group Selection ..... P-142
9-158. Bank 0 or 2 Y Axis Diode Selection \& Drive ..... P-143
9-159. Bank 0 or 2 Y Axis Stack Circuitry ..... P-144
9-160. Inhibit Select Bank 0 \& 1 or Bank 2 \& 3 Voltage Sensor ..... P-145
9-161. Sense Bias \& Inhibit Regulators Bank 0 \& 1 or Bank 2 \& 3 ..... P-146
9-162. Bank 1 or 3 X Axis Group Selection ..... P-147
9-163. Bank 1 or 3 X Axis Diode Selection \& Drive. ..... P-148
9-164. Bank 1 or 3 X Axis Stack Circuitry ..... P-149
9-165. Bank 1 or 3 Y Axis Group Selection ..... P-150
9-166. Bank 1 or 3 Y Axis Diode Selection \& Drive ..... P-151
9-167. Bank 1 or 3 Y Axis Stack Circuitry ..... P-152
9-168. X Axis, Memory Stack Wiring Part I ..... P-153
9-169. X Axis, Memory Stack Wiring Part II ..... P-154
9-170. Y Axis, Memory Stack Wiring Part I ..... P-155
9-171. Y Axis, Memory Stack Wiring Part II. ..... P-156
9-172. Bank 0 or 2 Inhibit, Sense \& $\mathrm{Zm} \emptyset$ Register, Bit 00 ..... P-157
9-173. Bank 0 or 2 Inhibit, Sense \& $\mathrm{Zm} \emptyset$ Register, Bit 01 ..... P-157A
9-174. Bank 0 or 2 Inhibit, Sense \& $\mathrm{Zm} \emptyset$ Register, Bits 02, 03 ..... P-158
9-175. Bank 0 or 2 Inhibit, Sense \& Zm $\emptyset$ Register, Bits 04, 05 ..... P-159
9-176. Bank 0 or 2 Inhibit, Sense \& Zm ø Register, Bits 06, 07 ..... P-160
9-177. Bank 0 or 2 Inhibit, Sense \& Zm ø Register, Bits 08, 09 ..... P-161
9-178. Bank 0 or 2 Inhibit, Sense \& Zm $\emptyset$ Register, Bits 10, 11 ..... P-162
9-179. Bank 0 or 2 Inhibit, Sense \& $\mathrm{Zm} \emptyset$ Register, Bits 12, 13 ..... P-163
9-180. Bank 0 or 2 Inhibit, Sense $\& \mathrm{Zm} \emptyset$ Register, Bits 14, 15 ..... P-164
Bank 0 or 2 Inhibit, Sense \& Zm $\emptyset$ Register, Bits 16,17 ..... P-165
9-182. Bank 1 or 3 Inhibit, Sense \& Zm 1 Register, Bit 00 ..... P-166
9-183. Bank 1 or 3 Inhibit, Sense \& Zm 1 Register, Bit 01 ..... P-166A
Figure9-184. Bank 1 or 3 Inhibit, Sense \& Zm 1 Register, Bits 02, 03P-167
9-185. Bank 1 or 3 Inhibit, Sense \& Zm 1 Register, Bits 04, 05 ..... P-168
9-186. Bank 1 or 3 Inhibit, Sense \& Zm 1 Register, Bits 06, 07 ..... P-169
9-187. Bank 1 or 3 Inhibit, Sense \& Zm 1 Register, Bits 08, 09 ..... P-170
9-188. Bank 1 or 3 Inhibit, Sense \& Zm 1 Register, Bits 10, 11 ..... P-171
9-189. Bank 1 or 3 Inhibit, Sense \& Zm 1 Register, Bits 12, 13 ..... P-172
9-190. Bank 1 or 3 Inhibit, Sense \& Zm 1 Register, Bits 14, 15 ..... P-173
9-191. Bank 1 or 3 Inhibit, Sense \& Zm 1 Register, Bits 16, 17 ..... P-174
9-192. Main Memory Level Changers, Chassis A3A1(5) or A3A2(6) ..... P-175
9-193. Power Control ..... P-176
9-194. AC, Control and Power Distribution ..... P-177
9-195. Power Supply PS1 ..... P-178
9-196. Main Memory Power Supply, Chassis A3A1(5) or A3A2(6) ..... P-179
9-197. DC Power Distribution ..... P-180
9-198. Map, Chassis AlAl(1) or A8A1(9) ..... P-181
9-199. Map, Chassis A1A2(2) or A8Al(10) ..... P-182
9-200. Map, Chassis, A2A1(3) ..... P-183
9-201. Map, Chassis, A2A2(4) ..... P-184
9-202. Map, Chassis, A2A1(5) or A3A2(6) ..... P-185
9-203. Map, Chassis, A4A1(7) ..... P-186
9-204. Map, Chassis A4A2(8) ..... P-187
Table List of Tables Page
7-1. Maintenance Turn-On Procedure ..... 7-2
7-2. Lamp and Switch Index ..... 7-9
7-2A. Recommended Fault Isolation Module List ..... 7-16A
7-3. $\quad$ Test Equipment ..... 7-21
7-4. Special Tools ..... 7-22
7-5. Wire Wrapping Applications ..... 7-29
7-6. Location of Fuses ..... 7-31
7-7. Control Panel Switch Settings and Related Operation ..... 7-37
7-7A. Troubleshooting Procedures and Categories ..... 7-40A
7-8. $\quad$ Checkerboard Memory Test ..... 7-43
7-9. Manual Memory Test Procedure ..... 7-45
7-9A. Switch Positions for 7002013, 7002060, and 7002070 PC Card Tests ..... 7-48B
7-10. Manual Inspect and Change Program ..... 7-53
7-11. Sample Test Program ( $\mathrm{f}=73$ ) ..... 7-53
7-12. Command Timing Analysis Format I Instructions ..... 7-63
7-13. Command Timing Analysis Format II Instructions ..... 7-75
7-14. Command Sequences of Each Instruction ..... 7-87
7-15. I Sequence, Analysis of Functions ..... 7-89
7-16. R Sequence, Analysis of Functions ..... $7-98$
7-17. W Sequence, Analysis of Functions ..... 7-102
7-18. IB1 Sequence, Analysis of Functions ..... 7-105
7-19. IB2 Sequence, Analysis of Functions ..... 7-108

## NAVSEA OP 3514 (PMS/SMS) VOLUME 2 PART 1 FIRST REVISION

Table Page
7-20. I/O 1 Sequence, Analysis of Functions ..... 7-112
7-21. I/O 2 Sequence, Analysis of Functions ..... 7-116
7-22. CDM Sequence, Analysis of Functions ..... 7-119
7-23. RTC Sequence, Analysis of Functions ..... 7-121
7-24. Interrupt Sequence, Analysis of Functions ..... 7-123
7-25. Control and Bootstrap Memory Address Assignments ..... 7-125
8-1. Preload Initialization, Loop Condition. ..... 8-101
8-2. Preload Initialization, Fault Condition. ..... 8-102
8-3. Preload Initialization, No Loop Limit Condition ..... 8-103
8-4. Preload Initialization, Improper Mode Set ..... 8-104
8-5. Preload Initialization, Master Clear-Logic ..... 8-105
8-6. Preload Initialization, Master Clear-I/O ..... 8-128
8-7. Preload Initialization, Memory Clear-Function Code ..... 8-136
8-8. Preload Initialization, Memory Clear-Run Not Lit ..... 8-142
8-9. Bootstrap Load Failure-Initialization ..... 8-143
8-10. Bootstrap Load Failure-Loop Condition ..... 8-158
8-11. Bootstrap Load Failure-Fault Condition ..... 8-234
8-12. Bootstrap Load Failure-Halt Condition ..... 8-317
8-13. Bootstrap Load Failure-No Loop Limit Condition ..... 8-328
8-14. Bootstrap Load Failure-Program Stop Condition ..... 8-329
8-15. Program Execution, Pre AIMAT Control-Loop Condition. ..... 8-356
8-16. Program Execution, Pre AIMAT Control-Fault Condition. ..... 8-364
8-16A. Program Execution, Pre AIMAT Control-Fault (Loop) Condition ..... 8-415
8-16B. Program Execution, Pre AIMAT Control-Fault (Loop) Undetermined Limits Condition ..... 8-416
8-17. Program Execution, Pre AIMAT Control-Halt Condition ..... 8-417
8-18. Program Execution, Pre AIMAT Control-No Loop Limit Condition ..... 8-425
8-19. Program Execution, Pre AIMAT Control-Program Stop Condition ..... 8-426
8-20. Program Execution, Pre AIMAT Control-Parameter Stop Error Condition ..... 8-552
8-21. Program Execution, AIMAT Control-Loop Condition ..... 8-553
8-22. Program Execution, AIMAT Control-Fault Condition ..... 8-558
8-22A. Program Execution, AIMAT Control-Fault (Loop) Condition ..... 8-570
8-23. Program Execution, AIMAT Control-Halt Condition ..... 8-571
8-24. Program Execution, AIMAT Control-No Loop Limit Condition ..... 8-579
8-25. Program Execution, AIMAT Control-Program Stop Condition ..... 8-580
8-26. Dual Mode Test ..... 8-811
8-27. Deleted
8-28. Deleted
8-29. Special I/O Test, Execution-Loop Condition ..... 8-812
8-30. Special I/O Test, Execution-Fault Condition ..... 8-814
8-31. Special I/O Test, Execution-Halt Condition. ..... 8-816
8-32. Special I/O Test, Execution-Program Stop Condition ..... 8-818
8-33. Skip Stop Test ..... 8-824
Table Page
8-34. $\quad$ Fault and Disconnect Advance $P$ Test ..... 8-827
8-35. Secondary Isolation Table for Table 8-10 (IC Setup, Transfer, No Detect) ..... 8-829
8-36. Secondary Isolation Table for Table 8-10 (IC Loop, Halt, Fault) ..... 8-851
8-37. Secondary Isolation Table for Table 8-10 (IC Program Stop) ..... 8-882
8-38. Secondary Isolation Table for Table 8-11 (IC Setup, Transfer, No Detect) ..... 8-928
8-39. Secondary Isolation Table for Table 8-11 (IC Loop, Halt, Fault) ..... 8-937
8-40. Secondary Isolation Table for Table 8-11 (IC Program Stop) ..... 8-954
8-41. . Secondary Isolation Table for Table 8-12 (IC Setup, Transfer, No Detect) ..... 8-970
8-42. Secondary Isolation Table for Table 8-12 (IC Loop, Halt, Fault) ..... $8-975$
8-43. Secondary Isolation Table for Table 8-12 (IC Program Stop) ..... 8-977
8-44. Secondary Isolation Table for Table 8-14 (IC Loop, Halt, Fault) ..... 8-978
8-45. Secondary Isolation Table for Table 8-14 (IC Program Stop) ..... 8-979
8-46. Secondary Isolation Table for Table 8-5 ..... 8-985
8-47. Secondary Isolation Table for Table 8-9 ..... 8-1009
8-48. Secondary Isolation Table for Table 8-16 ..... 8-1015
8-49. Secondary Isolation Table for Table 8-17 ..... 8-1021
8-50. Secondary Isolation Table for Table 8-19 ..... 8-1026
8-51. Secondary Isolation Table for Table 8-21 ..... 8-1031
8-52. Secondary Isolation Table for Table 8-22 ..... 8-1035
8-53. Secondary Isolation Table for Table 8-23 ..... 8-1041
8-54. Secondary Isolation Table for Table 8-25 ..... 8-1042
8-55A. Secondary Isolation Table for Table 8-32 ..... 8-1082
8-55B. Secondary Isolation for Table 8-32-Program Stop Condition ..... 8-1083
8-56. Deleted
8-57. Deleted
8-58. Deleted
8-59. Jumpered Channel Test, Chan 0, 2 ..... 8-1087
8-60. Jumpered Channel Test, Chan 4, 6 ..... 8-1088
8-61. . Jumpered Channel Test, Chan 5, 7 ..... 8-1091
8-62. Jumpered Channel Test, Chan 10, 12 ..... 8-1092
8-63. Jumpered Channel Test, Chan 14, 16 ..... 8-1093
8-64. Jumpered Channel Test, Chan 0, 2-Program Stop Condition ..... 8-1094
8-65. Jumpered Channel Test, Chan 4, 6-Program Stop Condition ..... 8-1111
8-66. Jumpered Channel Test, Chan 5, 7-Program Stop Condition ..... 8-1125
8-67. Jumpered Channel Test, Chan 10, 12-Program Stop Condition ..... 8-1134
8-68. Jumpered Channel Test, Chan 14, 16-Program Stop Condition ..... 8-1156
8-69. Jumpered Channel Test, Chan 11, 13 ..... 8-1176
8-70. Jumpered Channel Test, Chan 15, 17 ..... 8-1177
8-71. Jumpered Channel Test, Chan 11, 13-Program Stop Condition ..... 8-1178
8-72. Jumpered Channel Test, Chan 15, 17-Program Stop Condition ..... 8-1200
Table Page
8-73. Program Listing. ..... 8-1221
8-74. Cross-Reference Index ..... 8-1597

## SAFETY SUMMARY

The following are general safety precautions that are not related to any specific procedures and therefore do not appear elsewhere in this publication. These are recommended precautions that personnel must understand and apply during many phases of operation and maintenance.

## KEEP AWAY FROM LIVE CLRCUITS

Operating personnel must at all time observe all safety regulations. Do not replace components or make adjustments inside the equipment with the high voltage supply turned on. Under certain conditions, dangerous potentials may exist when the power control is in the off position, due to charges retained by capacitors. To avoid casualties, always remove power and discharge and ground a circuit before touching it.

## DO NOT SERVICE OR ADJUST ALONE

Under no circumstances should any person reach into or enter an enclosure for the purpose of servicing or adjusting the equipment except in the presence of someone who is capable of rendering aid.

RESUSCITATION

Personnel working with or near high voltages should be familiar with modern methods of resuscitation. Such information may be obtained from the Bureau of Medicine and Surgery.

## THIS PAGE INTENTIONALLY LEFT BLANK

## NAVORD OP 3514 (PMS/SMS) VOLUME 2 FIRST REVISION

## LIST OF ILLUSTRATIONS (Cont)

|  | Figure | Title Page |
| :---: | :---: | :---: |
|  | 9-137. | Control Memory Timing \& Bootstrap Memory . . . . . . . . . . . . . . P-122 |
|  | 9-138. | S0 Register Slaves . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . P-123 |
|  | 9-139. | Control Memory Word Translation Control. . . . . . . . . . . . . . . . $\mathrm{P}-124$ |
|  | 9-140. | Control Memory Stack - 128 Word . . . . . . . . . . . . . . . . . . . . . P-125 |
|  | 9-141. | Control Memory Stack - 256 Word . . . . . . . . . . . . . . . . . . . . . P-126 |
|  | 9-142. | Control Memory Core Memory Plane . . . . . . . . . . . . . . . . . . P-127 |
|  | 9-143. | Control Memory Word Driver . . . . . . . . . . . . . . . . . . . . . . . P-128 |
|  | 9-144. | Control Memory Digit Drivers, Bits 00-08 . . . . . . . . . . . . . . . . P-129 |
|  | 9-145. | Control Memory Digit Drivers, Bits 09-17 . . . . . . . . . . . . . . . P-130 |
|  | 9-146. | Control Memory Sense Amps Bits 00-17. . . . . . . . . . . . . . . . . . P-131 |
|  | 9-147. | Bootstrap Memory Word Selection . . . . . . . . . . . . . . . . . . . . . P-132 |
|  | 9-148. | Bootstrap Memory Assy Bit Selection \& Seating . . . . . . . . . . . . P-133 |
|  | 9-149. | Memory Main Voltage Fault Logic \& Bank Selection, Control Memory DC Voltage Regulators |
| $\bigcirc$ | 9-150. | Main Memory Timing Part 1, Chassis A3A1 (5) or A3A2(6) . . . . P-135 |
|  | 9-151. | Main Memory Timing Part 2, Chassis A3A1 (5) or A3A2(6) . . . . P-136 |
|  | 9-152. | S1 Register Level Changers Bits 00-07, Chassis A3A1(5) or A3A2(6). P-137 |
|  | 9-153. | S1 Register Level Changers Bits 08-13, Chassis A3A1(5) or A3A2(6). P-138 |
|  | 9-154. | Bank 0 or 2 X Axis Group Selection . . . . . . . . . . . . . . . . . . . . P-139 |
|  | 9-155. | Bank 0 or 2 X Axis Diode Selection \& Drive . . . . . . . . . . . . . . . P-140 |
| $\sim$ | 9-156. | Bank 0 or 2 X Axis Stack Circuitry . . . . . . . . . . . . . . . . . . . . . P-141 |
|  | 9-157. | Bank 0 or 2 Y Axis Group Selection . . . . . . . . . . . . . . . . . . . . . P-142 |
|  | 9-158. | Bank 0 or 2 Axis Diode Selection \& Drive . . . . . . . . . . . . . . . . . P-143 |
|  | 9-159. | Bank 0 or 2 Y Axis Stack Circuitry . . . . . . . . . . . . . . . . . . . . P-144 |
|  | 9-160. | Inhibit Select Bank 0 \& 1 or Bank 2 \& 3 Voltage Sensor . . . . . . . . P-145 |
|  | 9-161. | Sense Bias \& Inhibit Regulators Bank 0 \& 1 or Bank 2 \& 3 . . . . P-146 |
|  | 9-162. | Bank 1 or 3 X Axis Group Selection . . . . . . . . . . . . . . . . . . . . . P-147 |
|  | 9-163. | Bank 1 or 3 X Axis Diode Selection \& Drive . . . . . . . . . . . . . . P-148 |
|  | 9-164. | Bank 1 or 3 X Axis Stack Circuitry . . . . . . . . . . . . . . . . . . . . P-149 |
|  | 9-165. | Bank 1 or 3 Y Axis Group Selection . . . . . . . . . . . . . . . . . . . . . P-150 |
|  | 9-166. | Bank 1 or 3 Y Axis Diode Selection \& Drive . . . . . . . . . . . . . . P-151 |
| $\bigcirc$ | 9-167. | Bank 1 or 3 Y Axis Stack Circuitry . . . . . . . . . . . . . . . . . . . . . P-152 |
|  | 9-168. | X Axis, Memory Stack Wiring Part I . . . . . . . . . . . . . . . . . . . . P-153 |
|  | 9-169. | X Axis, Memory Stack Wiring Part II . . . . . . . . . . . . . . . . . . P-154 |
|  | 9-170. | Y Axis, Memory Stack Wiring Part I . . . . . . . . . . . . . . . . . . . P-155 |
|  | 9-171. | Y Axis, Memory Stack Wiring Part II . . . . . . . . . . . . . . . . . . . P-156 |
|  | 9-172. | Bank 0 or 2 Inhibit, Sense \& Zm $\emptyset$ Register, Bit 00 . . . . . . . . P-157 |
| $\rightarrow$ | 9-173. |  |

## LIST OF ILLUSTRATIONS (Cont)

| Figure | Title | Page |
| :---: | :---: | :---: |
| 9-174. | Bank 0 or 2 Inhibit, Sense \& Zm $\emptyset$ Register, Bits $02,03$. | P-158 |
| 9-175. | Bank 0 or 2 Inhibit, Sense \& Zm $\emptyset$ Register, Bits 04, 05 | P-159 |
| 9-176. | Bank 0 or 2 Inhibit, Sense \& Zm $\emptyset$ Register, Bits 06, 07. | P-160 |
| 9-177. | Bank 0 or 2 Inhibit, Sense \& Zm $\emptyset$ Register, Bits 08, 09. | -161 |
| 9-178. | Bank 0 or 2 Inhibit, Sense \& Zm $\emptyset$ Register, Bits 10, 11. | P-162 |
| 9-179. | Bank 0 or 2 Inhibit, Sense \& Zm $\varnothing$ Register, Bits 12, 13. | -163 |
| 9-180. | Bank 0 or 2 Inhibit, Sense \& Zm $\emptyset$ Register, Bits 14, 15. | -164 |
| 9-181. | Bank 0 or 2 Inhibit, Sense \& Zm $\emptyset$ Register, Bits 16, 17. | -165 |
| 9-182. | Bank 1 or 3 Inhibit, Sense \& Zm 1 Register, Bit 00 |  |
| 9-183. | Bank 1 or 3 Inhibit, Sense \& Zm 1 Register, Bit 01 | P-166A |
| 9-184. | Bank 1 or 3 Inhibit, Sense \& Zm 1 Register, Bits 02, 03. | P-167 |
| 9-185. | Bank 1 or 3 Inhibit, Sense \& Zm• 1 Register, Bits 04, 05. | P-168 |
| 9-186. | Bank 1 or 3 Inhibit, Sense \& Zm 1 Register, Bits 06, 07. | P-169 |
| 9-187. | Bank 1 or 3 Inhibit, Sense \& Zm 1 Register, Bits 08, 09. | -170 |
| 9-188. | Bank 1 or 3 Inhibit, Sense \& Zm 1 Register, Bits 10, 11. | P-171 |
| 9-189. | Bank 1 or 3 Inhibit, Sense \& Zm 1 Register, Bits 12, 13. | 72 |
| 9-190. | Bank 1 or 3 Inhibit, Sense \& Zm 1 Register, Bits 14, 15 | P-173 |
| 9-191. | Bank 1 or 3 Inhibit, Sense \& Zm 1 Register, Bits 16, 17. | P-174 |
| 9-192. | Main Memory Level Changers, Chassis A3A1(5) or A3A2 (6). | P-175 |
| 9-193. | Power Control | -176 |
| 9-194. | AC, Control and Power Distribution | -177 |
| 9-195. | Power Supply PS1. | P-178 |
| 9-196. | Main Memory Power Supply, Chassis A3A1(5) or A3A2(6) | -179 |
| 9-197. | DC Power Distribution | - |
| 9-198. | Map, Chassis A1A1(1) or A8A1 (9) |  |
| 9-199. | Map, Chassis A1A2 (2) or A8A1 (10) |  |
| 9-200. | Map, Chassis, A2A1(3) | P-183 |
| 9-201. | Map, Chassis, A2A2 (4) | P-184 |
| 9-202. | Map, Chassis, A2A1(5) or A3A2 (6) | P-185/A |
| 9-203. | Map, Chassis, A4A1(7) | P-186 |
| 9-204. | Map, Chassis A4A2 (8). | P-187 |

## LIST OF TABLES

Table Page
6-1. Sample A Load Failure Procedure ..... 6-7
6-2. Sample B Load Failure Procedure ..... 6-7
7-1. Maintenance Turn-On Procedure ..... 7-2
7-2. Lamp and Switch Index ..... 7-9
7-3. Test Equipment ..... 7-21
7-4. Special Tools ..... 7-22
7-5. Wire Wrapping Applications ..... 7-29
7-6. Location of Fuses ..... 7-31
7-7. Control Panel Switch Settings and Related Operation ..... 7-37
7-8. Checkerboard Memory Test ..... 7-43
7-9. Manual Memory Test Procedure ..... 7-45
7-9A.
Switch Positions for the 7002013, 7002060, and 7002070 PC CardTests7-48B
7-9B. 7002013 Printed Circuit Card Test ..... 7-48D
7-9C. 7002060 Printed Circuit Card Test ..... 7-48I
7-9D. 7002070 Printed Circuit Card Test ..... 7-48Q
7-10. Manual Inspect and Change Program ..... 7-53
7-11. Sample Test Program ( $\mathrm{f}=73$ ) ..... 7-54
7-12. Command Timing Analysis Format I Instructions ..... 7-63
7-13. Command Timing Analysis Format II Instructions ..... 7-75
7-14. Command Sequences of Each Instruction ..... 7-87
7-15. I Sequence, Analysis of Functions. ..... 7-89
7-16. R Sequence, Analysis of Functions ..... 7-98
7-17. W Sequence, Analysis of Functions ..... 7-102
7-18. IB1 Sequence, Analysis of Functions ..... 7-105
7-19. IB2 Sequence, Analysis of Functions ..... 7-108
7-20. I/O 1 Sequence, Analysis of Functions ..... 7-112
7-21. I/O 2 Sequence, Analysis of Functions ..... 7-116
7-22. CDM Sequence, Analysis of Functions ..... 7-119
7-23. RTC Sequence, Analysis of Functions ..... 7-121
7-24. Interrupt Sequence, Analysis of Functions ..... 7-123
7-25. Control and Bootstrap Memory Address Assignments ..... 7-125
8-1. Master Clock Test Item List ..... 8-14
8-2. Main Timing Test Item List ..... 8-17
8-3. Mode Designator Test Item List ..... 8-20
8-4.Sequence Designator Test Item List8-21
8-5. S1 Functional Operation Test Error Bit and Item List ..... 8-22
8-6. ..... 8-23

## LIST OF TABLES (Cont)

Table Page
8-7. I/O Translator Channel Test Item List ..... 8-25
8-8. Master Clear Test Item List ..... 8-26
8-9. $A_{U}$-Register Operation Test Bit and Item List ..... 8-27
8-10. $\mathrm{A}_{\mathrm{L}}$-Register Operation Test Bit and Item List ..... 8-29
8-11. ICR-Register Operation Test Item List ..... 8-30
8-12. SR-Register Test Item List ..... 8-31
8-13. Function Code-Register Test Item List ..... 8-31
8-14. P-Register Test Bit and Item List ..... 8-32
8-15. $\mathrm{Z}_{1}$-Register Test Bit and Item List ..... 8-34
8-16. B-Register Test Item List ..... 8-36
8-17. B-Register Test Error Bit List ..... 8-36
8-18. K-Register Test Bit and Item List ..... 8-38
8-19. ADV P SEQ-Register Test Item List ..... 8-39
8-20. $\mathrm{Ce}_{\mathrm{E}}$ and $\mathrm{C}_{\mathrm{O}}$-Registers Test Error Bit List ..... 8-40
8-21. MULT/DIV SEQ-Registers Test Item List ..... 8-41
8-22. Interrupt-Register Test Item List ..... 8-42
8-23. Function-Priority-Register Test Item List ..... 8-43
8-24. I/O Channel and Status Grid Test Channel and Item List ..... 8-44
8-25. Master Clear Circuitry Test Item List ..... 8-48
8-26. I/O Translator Test Item List ..... 8-49
8-27. $\mathrm{S}_{1}$-Register Test Item List ..... 8-50
8-28. RTC Seq Indicator Test Item List ..... 8-52
8-29. Constant I/O Request Test Item List ..... 8-54
8-30. Set P-Register Bit and Item List ..... 8-59
$8-3$ p. Status Change Test (OP Step Mode Set) Item List ..... 8-60
8-32. Status Change Test (RUN Mode Set) Item List ..... 8-62
8-33. Function Code-Register Test Item List ..... 8-63
8-34. Clear Memory Error Test Item List ..... 8-67
8-35 ADV P Test Item List ..... 8-74
8-36. Clear A Procedure Item List ..... 8-78
8-37. Set A Procedure Bit and Item List ..... 8-80
8-38. Block 2 Failure Test Item List ..... 8-83
8-39. Short Load Failures ..... 8-84
8-40. Load Failure Fault Test Item List ..... 8-86
8-41 Load Failure Fault Test Item List ..... 8-90
8-42. Load Failure Fault Test Item List ..... 8-94
8-43. Load Failure Loop Test ( $\mathrm{P}=000505$ ) Error Bit and Item List ..... 8-98
8-44. I/O Channel and Status Grid Indicator Combinations ..... 8-110

## LIST OF TABLES (Cont)

| Table |  | Page |
| :---: | :---: | :---: |
| 8-45. | Bootstrap Load Failure Indicator Combinations | 8-111 |
| 8-46. | Bootstrap Load Failure Indicator Combinations | 8-113 |
| 8-47. | Bootstrap Load Failure Indicator Combinations | 8-116 |
| 8-48. | Load Failure Loop Test ( $\mathrm{P}=000522$ ) Item List | 8-118 |
| 8-49. | Load Failure Loop Test ( $\mathrm{P}=000522$ ) Error Bit List | 8-126 |

## THIS PAGE INTENTIONALLY LEFT BLANK

## NAVORD OP 3514 (PMS/SMS) VOLUME 2 FIRST REVISION

## LIST OF TABLES (Cont)

|  | Table |  | Page |
| :---: | :---: | :---: | :---: |
|  | 8-50. | I/O Indicator Combinations | 8-129 |
|  | 8-51. | Load Failure Loop Test ( $\mathrm{P}=000530$ ) Item List | 8-129 |
|  | 8-52. | Load Failure Loop Test ( $\mathrm{P}=000530$ ) Item List for Test A | 8-130 |
|  | 8-53. | Load Failure Loop Test ( $\mathrm{P}=000530$ ) Item List for Test B | 8-131 |
|  | 8-54. | Load Failure Loop ( $\mathrm{P}=177777$ ) Test Item List . . . . . . | 8-132 |
|  | 8-55. | Load Failure Non-Loop/Non-Fault Test Item List | 8-134 |
|  | 8-56. | Short Load Error Stop Procedures | 8-137 |
|  | 8-57. | 5 Stop Test ( $\mathrm{P}=000710$ ) Item List | 8-166 |
|  | 8-58. | 5 Stop Test (P=001003) Error Bits and Item List | 8-167 |
|  | 8-59. | 5 Stop Test ( $\mathrm{P}=001107$ ) Item List | 8-169 |
|  | 8-60. | 5 Stop Test ( $\mathrm{P}=001217$ ) Item List . | 8-170 |
|  | 8-61. | 5 Stop Test ( $\mathrm{P}=001220$ ) Item List | 8-171 |
|  | 8-62. | 5 Stop Test ( $\mathrm{P}=001220$ ) Item List | 8-172 |
|  | 8-63. | 5 Stop Test ( $\mathrm{P}=001225$ ) Item List | 8-173 |
| $\bigcirc$ | 8-64. | 5 Stop Test ( $\mathrm{P}=001236$ ) Item List | 8-178 |
|  | 8-65. | 5 Stop Test ( $\mathrm{P}=001245$ ) Error Bit and Item List | 8-179 |
|  | 8-66. | 5 Stop Test ( $\mathrm{P}=001341$ ) Item List | 8-181 |
|  | 8-67. | 5 Stop Test ( $\mathrm{P}=001403$ ) Item List | 8-184 |
|  | 8-68. | 5 Stop Test ( $\mathrm{P}=003334$ ) Item List | 8-185 |
|  | 8-69. | 5 Stop Test ( $\mathrm{P}=014224$ ) Item List | 8-187 |
| $\bigcirc$ | 8-70. | Program Fault Procedures | 8-188 |
|  | 8-71. | Fault Test ( $\mathrm{P}=000001$ ) Item List | 8-211 |
|  | 8-72. | Fault Test ( $\mathrm{P}=000706$ ) Item List | 8-213 |
|  | 8-73. | Fault Display Test ( $\mathrm{Z}_{1}=\mathrm{XXXXXX}$ and $\left.\mathrm{B}=\mathrm{XXXXXX}\right)$ Item | 8-218 |
|  | 8-74. | Fault Test ( $\mathrm{P}=000710$ ) Item List . . . . . . . . . . . . . . . | 8-227 |
|  | 8-75. | Fault Test ( $\mathrm{P}=000737$ ) Item List | 8-228 |
|  | 8-76. | Fault Test ( $\mathrm{P}=000737$ ) Item List | 8-229 |
|  | 8-77. | Fault Test ( $\mathrm{P}=000750$ ) Item List | 8-231 |
|  | 8-78. | Fault Test ( $\mathrm{P}=001000$ ) Item List | 8-232 |
|  | 8-79. | Fault Test ( $\mathrm{P}=001004$ ) Item List | 8-235 |
|  | 8-80. | Fault Test ( $\mathrm{P}=001010$ ) Item List | 8-236 |
| $\bigcirc$ | 8-81. | Fault Test ( $\mathrm{P}=001210$ ) Item List | 8-237 |
|  | 8-82. | Short Load Loop Procedures | 8-237 |
|  | 8-83. | Short Load Halt Procedures | 8-242 |
|  | 8-84. | Halt Test ( $\mathrm{P}=001714$ ) Item List | 8-245 |
|  | 8-85. | Program Control Error Isolation Procedures | 8-249 |
|  | 8-86. | 5 Stop Test ( $\mathrm{P}=001341$ ) Item List | 8-380 |
| $\square$ | 8-87. | 5 Stop Test (P=001341) Error Bit List | 8-381 |

## LIST OF TABLES (Cont)

Table Page
8-88. 5 Stop Test ( $\mathrm{P}=001341$ ) Error Bit List ..... 8-382
8-89. 5 Stop Test ( $\mathrm{P}=001341$ ) Error Bit List ..... 8-383
8-90. 5 Stop Test ( $\mathrm{P}=002030$ ) Item List ..... 8-384
8-91. 5 Stop Test ( $\mathrm{P}=002412$ ) Item List ..... 8-385
8-92. 5 Stop Test ( $\mathrm{P}=002447$ ) Item and Error Bit List ..... 8-386
8-93. 5 Stop Test ( $\mathrm{P}=002447$ ) Item List ..... 8-390
8-94. 5 Stop Test ( $\mathrm{P}=002475$ ) Item List ..... 8-391
8-95. 5 Stop Test ( $\mathrm{P}=003135$ ) Item List ..... 8-392
8-96. 5 Stop Test ( $\mathrm{P}=003334$ ) Item List ..... 8-393
8-97. 5 Stop Test ( $\mathrm{P}=003334$ ) Item List ..... 8-3955 Stop Test ( $\mathrm{P}=003334$ ) Item List8-396
8-99. 5 Stop Test $(\mathrm{P}=005511)$ Item List ..... 8-397
8-100. 5 Stop Test ( $\mathrm{P}=006003$ ) Item List ..... 8-398
8-101. 5 Stop Test ( $\mathrm{P}=010277$ ) Item List ..... 8-401
8-102. 5 Stop Test ( $\mathrm{P}=010277$ ) Item List ..... 8-402
8-103. 5 Stop Test ( $\mathrm{P}=010255$ ) Item List ..... 8-403
8-104. 5 Stop Test ( $\mathrm{P}=011516$ ) Item List ..... 8-403
8-105. 5 Stop Test ( $\mathrm{P}=011647$ ) Item List ..... 8-405
8-106. 5 Stop Test ( $\mathrm{P}=012317$ ) Item List ..... 8-409
8-107. 5 Stop Test ( $\mathrm{P}=012611$ ) Item List ..... 8-412
8-108. 5 Stop Test ( $\mathrm{P}=013041$ ) Data ..... 8-414
8-109. 5 Stop Test ( $\mathrm{P}=013041$ ) Data ..... 8-414
8-110. 5 Stop Test ( $\mathrm{P}=013041$ ) Data ..... 8-414
8-111. 5 Stop Test ( $\mathrm{P}=013041$ ) Data ..... 8-415
8-112. 5 Stop Test ( $\mathrm{P}=013041$ ) Data ..... 8-416
8-113. 5 Stop Test ( $\mathrm{P}=013741$ ) Item List ..... 8-418
8-114. 5 Stop Test ( $\mathrm{P}=013741$ ) Item List ..... 8-419
8-115. 5 Stop Test $(P=013776)$ Data ..... 8-421
8-116. 5 Stop Test ( $\mathrm{P}=013776$ ) Data ..... 8-421
8-117. 5 Stop Test ( $\mathrm{P}=015413$ ) Item List ..... 8-423
8-118 5 Stop Test ( $\mathrm{P}=015610$ ) Item List ..... 8-424
8-119. 5 Stop Test ( $\mathrm{P}=016346$ ) Item List ..... 8-424
8-120. 8-120 5 Stop Test ( $\mathrm{P}=011321$ ) C -Register Values ..... 8-425
8-121. 5 Stop.Test ( $\mathrm{P}=011327$ ) C-Register Values ..... 8-426
8-122. Program Control Fault Procedures ..... 8-429
8-123 Program Fault Test ( $\mathrm{P}=005511$ ) Display ..... 8-437
8-124. Program Fault Test ( $\mathrm{P}=005511$ ) Item List ..... 8-440
8-125.

8-444

## LIST OF TABLES (Cont)

Table Page
8-126. Program Control Halts Procedures ..... 8-447
8-127. Halt Test ( $\mathrm{P}=006373$ ) Item List ..... 8-454
8-128. Halt Test ( $\mathrm{P}=006760$ ) Item List ..... 8-455
8-129. Halt Test ( $\mathrm{P}=006761$ ) Item List ..... 8-457
8-130. Halt Test ( $\mathrm{P}=010332$ ) Item List ..... 8-459
8-131. Halt Test ( $\mathrm{P}=011504$ ) Item List ..... 8-461
8-132. Skip/Stop Error Isolation Item List ..... 8-463
8-133. Skip/Stop Error Isolation Item List ..... 8-465
8-134. Program Fault and Disc Adv P Error Isolation Item List ..... 8-467
8-135. Block 2 Error Stops ..... 8-467
8-136. CONTBASI Program ..... 8-477
8-137. CONTBASI Program Set/Used Index ..... $8-540 \mathrm{Q}$
8-138. SHORT Program ..... 8-541
8-139. SHORT Program Set/Used Index ..... 8-565
8-140. MEDIA Program ..... 8-569
8-141. MEDIA Program Set/Used Index ..... 8-681
8-142. IOTA Program ..... 8-695
8-143. IOTA Program Set/Used Index ..... 8-835
9-1. Quick Reference Index ..... 9-1

## SAFETY SUMMARY

The following are general safety precautions that are not related to any specific procedures and therefore do not appear elsewhere in this publication. These are recommended precautions that personnel must understand and apply during many phases of operation and maintenance.

## KEEP AWAY FROM LIVE CIRCUITS

Operating personnel must at all time observe all safety regulations. Do not replace components or make adjustments inside the equipment with the high voltage supply turned on. Under certain conditions, dangerous potentials may exist when the power control is in the off position, due to charges retained by capacitors. To avoid casualties, always remove power and discharge and ground a circuit before touching it.

## DO NOT SERVICE OR ADJUST ALONE

Under no circumstances should any person reach into or enter an enclosure for the purpose of servicing or adjusting the equipment except in the presence of someone who is capable of rendering aid.

RESUSCITATION
Personnel working with or near high voltages should be familiar with modern methods of resuscitation. Such information may be obtained from the Bureau of Medicine and Surgery.

CHAPTER 6

## INTRODUCTION

## 6-1. PURPOSE

$6-2$. This chapter briefly explains the planned maintenance philosophy in current usage aboard naval vessels and its applicability to the task of isolating malfunctions of the Digital Computer Mk 152 Series.

6-3. MAINTENANCE PHILOSOPHY. The Planned Maintenance System for Surface Missile Systems (PMS/SMS) is defined as a systematic approach to the accomplishment of work that will reduce the maintenance of complex equipment to simple, easily identified and managed procedures; define the minimum requirements of planned maintenance; schedule and control the performance of tasks; describe the methods, materials, tools, and personnel required; and provide for the prevention or detection of impending malfunctions.

6-4. The PMS/SMS concept involves Daily System Operability Tests (DSOT's) and/or supplemental system tests and scheduled maintenance. System tests determine the overall operability of a system, whereas scheduled maintenance is performed on individual equipment of a system to detect possible trouble areas and maintain a high degree of readiness. General guidelines for implementing PMS/SMS are contained in OPNAVINST 4790.4, ships Maintenance and Material Management (3M) Manual. PMS/ SMS is a system-to-subsystem-to-equipment approach to overall maintenance, including fault isolation procedures and diagrams keyed to scheduled and corrective maintenance procedures. In Addi-
tion to fulfilling the Chief of Naval Material requirements for preventive/ scheduled Maintenance Requirements Cards (MRC's), PMS/SMS fulfills training requirements of the Chief of Naval Personnel, standardizes the format of SMS technical manuals, and eliminates from the manuals materials which are redundant to shipboard maintenance requirement procedures. PMS/SMS maintenance materials provide the most direct path to fault and trouble isolation procedures, which lead to appropriate alignment/adjustment or repair/ replacement corrective maintenance procedures.

6-5. Scheduled maintenance which consists of all necessary preventive maintenance actions, is performed at the organizational (shipboard) level as part of PMS/SMS. It provides for planning, scheduling, and managing resources (men, material, and time) in performance of preventive maintenance actions intended to ensure that equipment operates within design standards and meets established readiness criteria. It defines uniform maintenance standards based on engineering experience, and provides simplified procedures and management techniques for job accomplishment. When installed, planned maintenance supersedes any existing preventive maintenance programs and conflicting technical directives for equipment covered. Equipment not covered under planned maintenance is to be maintained in accordance with existing procedures. During shipyard overhaul periods, planned maintenance tasks not affected by shipyard work shall continue to be accomplished by shipboard personnel.

6-6. Primary documentation utilized in PMS/SMS includes the Maintenance Index Page (MIP) and the Maintenance Requirement Card (MRC) located in the applicable equipment work centers. Facsimiles of the MIP's and MRC's have been published in the past in NAVSEA technical manuals. Those facsimilies are no longer being published within the technical manual structure of PMS/SMS OP's. However, Chapter 5 of this OP provides limited information on preventive and corrective maintenance procedures appearing on MRC's that are applicable to the Digital Computer Mk 152 Series.

6-7. Maintenance Index Page. The MIP is tailored to a specific equipment and indexes a set of MRC's for the installed equipment. The MIP for each set of MRC's will provide the following:

1. The title of the equipment concerned.
2. A Systems Command MRC Control Number to identify MRC's in library stock.
3. A brief description of each maintenance requirement.
4. The maintenance periodicity code.
5. The skill level required to perform each maintenance requirement.
6. An average time required to perform each maintenance requirement.
7. Any related maintenance action to be scheduled for simultaneous accomplishment.
8. Notations included as management aids when available and needed for selective maintenance scheduling.

6-8. Maintenance Requirement Card. The MRC defines the maintenance task in terms that allow all concerned to know that is required, who is qualified to perform the task how often, and the manhours required. The card standardizes the procedure of doing a job in the best known way, expedites accomplishment of the task by stating the tools and materials needed and the safety precau-
tions to be observed, and provides a concise and complete work instruction to the equipment maintenance man in the work space. It is intended that the MRC be all inclusive, and reference to other publications will not be required since availability of outside references aboard ship, other than instructions posted on or near the equipment, cannot be assured. The text is factual, specific, concise, and easily readable, and instructions are presented in a step-by-step format in logical sequence for accomplishing the maintenance procedure in the most rapid and accurate manner possible.

6-9. TROUBLESHOOTING DATA. Troubleshooting information contained in this volume includes or references all tests and procedures for detecting and isolating computer casualties. Figure $6-1$ is a block diagram of all available tests and includes OP volume number, OP part number, chapter or section number of the description, operating procedures, program listing and other pertinent data necessary for troubleshooting. When a malfunction is encountered in the computer, the diagnostic program is run and, if detection and isolation is successful, no other test needs to be run. However, if unsuccessful, the manual troubleshooting procedures should then be pursued. Included in the manual troubleshooting procedures are supporting maintenance data, troubleshooting charts, printed circuit (PC) cards, and the manual troubleshooting sections. The manual troubleshooting section is further divided into manual tests, program analysis and manual programing. The following maintenance plan briefly describes each of the blocks.

## 6-10. MAINTENANCE PLAN

6-11. DIAGNOSTIC PROGRAM. The basic tool for troubleshooting the Mk 152 computer is the diagnostic program. This program is broken down into two phases: malfunction detection and malfunction isolation. A description of the program is contained in volume 1, chapter 5. Volume 2 Part 2 contains a complete description of the sequence of diagnostic testing, malfunction isolation procedure, intermittent analysis, operating procedures, and malfunction isolation tables. Volume 2 Part 2A contains the diagnostic program listing.


Figure 6-1 Available Troubleshooting Data

6-12. MANUAL TROUBLESHOOTING PROCEDURES. Manual troubleshooting procedures contain supporting maintenance data, manual troubleshooting section, troubleshooting charts, and PC cards.

6-13. MANUAL TROUBLESHOOTING SECTION. The manual troubleshooting section is divided into program analysis, manual programing, and manual tests.

1. PROGRAM ANALYSIS. Whenever the diagnostics program detects but fails to isolate the casualty, manual troubleshooting techniques must be used. One of the techniques is to analyze the program and determine what area of the program is failing. Section $7-2$, paragraphs $7-36$ and 7-44A, contains a detailed explanation of program analysis.
2. MANUAL PROGRAMING. When analyzing a program to determine the area of failure, the technician may find it necessary to write a small program and manually enter it into the computer to aid in trouble isolation. Section 7-2, paragraph $7-40$, contains a detailed description for manual loading, manual reading, and a manual inspect-and-change routine.
3. MANUAL TESTS. As a further aid to isolating computer casualties, a series of manual tests are available to the technician. These tests include memory checks, voltage checks, maintenance turn-on procedures, timing checks, and all necessary adjustments to ensure an operational computer. Section 7-2 paragraph 7-35 and Table 7-7A lists and describes all available tests.

6-14. SUPPORTING MAINTENANCE DATA. Section 7-l contains supporting maintenance data. Included in this section is a description of computer operation in various modes, a lamp and switch index, a list of test equipment and special tools, and other maintenance data of general interest.

6-15. TROUBLESHOOTING CHARTS. Section 7-3 provides a charted analysis of computer operation during execution of every instruction in its repertoire. Also included is a table that identifies allocated control memory and bootstrap address.

6-16. PRINTED CIRCUIT CARDS. Section 7-4 contains functional and schematic diagrams and gives a logic description of all PC cards used in the Mk 152 computer.

6-17. PREVENTIVE MAINTENANCE SCHEDULES. Preventive Maintenance (PM) is a term encompassing the procedures which computer operators and maintenance personnel perform to keep the equipment in optimal operating condition thereby preventing undue failures and maximizing productive use. These procedures must be performed at regularly scheduled intervals. The tests may also be run when a failure is suspected. The Maintenance Index Page for PM lists each applicable Maintenance Requirement Card and the frequency (periodicity) of performance required to maintain the computer in the best operating condition. If the need for adjustment or parts replacement becomes apparent during performance of scheduled maintenance, reference should be made to the appropriate corrective maintenance procedures.

6-18. UNSCHEDULED MAINTENANCE REQUIREMENTS. Unscheduled maintenance procedures are available on 5 by 8 Maintenance Cards (UMRC). These cards are listed on an Unscheduled Maintenance Index Page. Whenever required, cards are specially tailored to fit the specific configuration of an installation.

6-19 thru 6-24 deleted.

## NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1

Individual points within a test block are identified by a two-coordinate system which uses letters from left to right and numbers from top to bottom. The first designator represents the particular test.block on a given chassis. For example: TB2-B2 indicates test block 2, coordinates B and 2.

6-18. TROUBLESHOOTING MEMORY. Memory errors that occur in a logical pattern are generally caused by component failure, either in memory proper or in the associated logic circuitry. The source of error can be most readily isolated by use of the memory test program and by logical analysis. Random memory errors may indicate improperly adjusted memory-drive currents or readstrobe timing. No attempts should be made to adjust memory regulated voltages, drive currents, or strobe timing until all other possible sources of malfunction have been investigated and corrected. Refer to Chapter 7, Para 7-32, Manual Troubleshooting Procedures, for further information on troubleshooting memory casualties.

6-19. CONFIDENCE CHECK. The confidence programs consist of computer-controlled tests which may be performed to determine the functional capabilities of the computer. Procedures for running the diagnostic routines as a confidence test are on Maintenance Requirement Cards.

6-20. POWER CHECKS. Power checks are used to verify proper primary power and DC voltages in the power, logic, and memory drawers. The physical locations of these drawers are illustrated in Volume 1 figure $2-1$. The main power supply contains an interlock switch which must be secured in the cabinet during voltage measurements. Actual procedures for conducting these power checks are available on MRC's.

6-21. PREVENTIVE MAINT ENANCE SCHEDULES. Preventive Maintenance (PM) is a term encompassing the procedures which computer operators and maintenance personnel perform to keep the equipment in optimal operating condition thereby preventing undue failures and maximizing productive use. These procedures must be performed at regularly scheduled intervals. The tests may also be run when a failure is suspected. The Maintenance Index Page for PM lists each applicable Maintenance Requirement Card and the frequency (periodicity) of performance required to maintain the computer in the best operating condition. If the need for adjustment or parts replacement becomes apparent during performance of scheduled maintenance, reference should be made to the appropriate corrective maintenance procedures.

## 6-22. CORRECTIVE MAINTENANCE:

 Corrective maintenance procedures are now available on 5 by 8 inch Corrective Maintenance Cards (CMC's). These cards are listed on a Corrective Maintenance Index Page (CMIP). Whenever required, CMIP's are specially tailored to fit the specific configuration of an installation.
## 6-23. SAMPLE TROUBLESHOOTING PROBLEM.

6-24. TROUBLESHOOTING FLOW DIAGRAM. Whenever system testing indicates that an abnormal condition exists within the computer, a logical sequence of maintenance events should take place. This sequence of events is depicted in flow diagram form on figure 6-1. The flow diagram is the step-by-step procedure utilized to detect a malfunction, fault isolate to a defective module, remove and replace the faulty module, and run the diagnostic program to ensure that the malfunction has been corrected and the computer is again
operational. The following examples show how the diagnostic program is utilized to isolate malfunctions of the computer:

1. Example A. In conjunction with Digital Data Recorder Mk 19 Series, the computer is prepared for loading of the diagnostic program by performing the Maintenance Turn-On (MTO) procedure (refer to table 7-1). When attempting to load diagnostics utilizing procedures in paragraph 8-4 (refer to Volume 2 Part 2), it is determined that step 10 indications are incorrect indicating that CONTBASI failed to load. Step 10 then refers the operator to paragraph 8-5, short load procedure. The operator then proceeds with paragraphs $8-6$ through 8-9. When performing paragraph 8-9, initiating load procedure, the indications for step 21 prove incorrect. This incorrect indication refers the operator to paragraph 8-71, load failures. The load failure test is successfully completed if the PROGRAM FAULT indicator is not lit and the program is not looped. Paragraph 8-71, step 2 then refers the operator to paragraph 8-89, load failure, nonloop/nonfault.

Step 1 P Register equals 000517 which refers the operator to step 7. Computer indicator ID ACT is lit. Step 7 b indicates that the following modules should be replaced:

3J27C
3J26A
7J03F
3J27D

When the specified modules have been replaced as directed, loading of the diagnostic program may be resumed. The preceding explanation is shown in tabular form in table 6-1 and flow diagram form in figure 6-1.
2. Example B. The computer is prepared for loading of the diagnostics by performing the Maintenance Turn-On procedure (refer to table 7-1). CONTBASI is loaded successfully utilizing procedures in paragraph $8-4$. When CONTBASI is initiated it is noted that incorrect indications are recorded in step 11. These incorrect indications lead the operator to paragraph 8-188. The operator then performs steps 1 and 2 of paragraph 8-188 which lead to paragraph 8-189 and table $8-85$. In step 1 the operator finds the value $P=002005$ in table $8-85$. If there was more than one combination of $A U, A L$ and $C$ register given the operator would perform step 2. When steps 1 and 2 are complete, indications are that the following modules should be replaced: 3J02A and 7J02C. However, after these cards have been individually replaced and the diagnostics rerun, the same fault indications still exist. Step 3 of paragraph 8-189 then refers the operator to the Program Listing of CONTBASI. The operator finds the value of $P$ in the listing and by looking back in the listing discovers he is in the ICEBERG subroutine of CONTBASI and the program was checking a FUNCTION 73 with B not equal to zero. The operator can now use manual troubleshooting procedures to find why a 73 instruction failed. The foregoing sample troubleshooting problem is illustrated in figure 6-1 and is shown in tabular form in table 6-2.

NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1
TABLE 6-1. SAMPLE A: LOAD FAILURE PROCEDURE

| Test Program* | Step Failure | Remarks | Refer to Para. No. |
| :---: | :---: | :---: | :---: |
| 8-4 | 10 |  | 8-5 |
| 8-5 | None |  | 8-6 |
| 8-6 | None |  | 8-7 |
| 8-7 | None |  | 8-8 |
| 8-8 | None |  | 8-9 |
| 8-9 | 21 |  | 8-71 |
| 8-70 | 2 |  | 8-89 |
| 8-89 | 1 | $\mathrm{P}=000517$ | Step 7 of 8-89 |
|  | 7 b | Replace: |  |
|  |  | 3J27C |  |
|  |  | 3J26A |  |
|  |  | 7J03.F |  |
|  |  | 3J27D |  |

TABLE 6-2. SAMPLE B: LOAD FAILURE PROCEDURE

| Test Program* | Step Failure | Remarks | Refer to Para No. |
| :---: | :---: | :---: | :---: |
| 8-4 | 11 | $\mathrm{P}=002005$ No Pro- <br> A $U=000000$ gram Fault <br> AL $=400000$ Program <br> $\mathrm{C}=000000$ Stop | 8-188 |
| 8-188 | None |  | 8-189 |
| 8-189 | 2a | Replace: Does not <br> 3J02A correct <br> 7J02C fault. | Step 3 of 8-189 |
| $\begin{aligned} & 8-189 \\ & \text { Step } 3 \end{aligned}$ |  | Find $P$ in Program Listing of CONTBASI Table 8-136 Function being tested $\mathrm{f}=73$ | Manual <br> Troubleshooting Procedures (Chapter 7-32) |

[^0]

## CHAPTER 7

## SUPPORT MAINTENANCE DATA

Section 7-1. General Troubleshooting Information

## 7-1. SCOPE

7-2. This section contains supporting maintenance data including a Maintenance Turn-On procedure and a description of specific maintenance uses for front panel controls and indicators. Included in this section is any maintenance information considered useful in the task of isolating computer casualties to the level of replaceable printed circuit modules. A description of computer operation in various modes, a lamp and switch index, a recommended fault isolation module list, a comprehensive list of test equipment and special tools, and other maintenance data of general interest can be found in this section of the manual.

## 7-3. MAINTENANCE TURN-ON PROCEDURE.

$7-4$. The Maintenance Turn-On procedure (table 7-1) provides a manual means for checking computer power, indicators, switches, and front panel registers.

## 7-5. LAMP AND SWITCH INDEX.

7-6. The lamp and switch index (see table 7-2) is a comprehensive list which gives placarded nomenclature, reference designators, and figure references for each switch and/or indicator lamp which is physically located on any of the various computer control/indicators.

7-6A. RECOMMENDED FAULT ISOLATION MODULE LIST.

7-6B. Recommended fault isolation modules are listed in table 7-2A. The list is recommended for installations having a fault isolation cabinet. A quantity of one fault isolation module is recommended for each type of module.

## 7-7. MAINTENANCE CONTROLS AND INDICATORS.

7-8. In order to enhance its usefulness, the lamp and switch index is subdivided into several separate sections including: the Input/Output Panel (A1) or (A8), Control Panel 1 (A2), Control Panel 2 (A4), the Power Control Panel (A5), and a miscellaneous section. Maintenance controls and indicators located on each control/indicator panel are illustrated in figures 7-1 through 7-4. Reference should be made to Chapter 3, Operation, for detailed information concerning the exact functional purpose served by each control/indicator during operation of the computer.

## 7-9. MAINTENANCE EQUIPMENT.

7-10. TEST EQUIPMENT AND SPECIAL TOOLS. Test equipment and special tools recommended for use in computer maintenance are listed in tables 7-3 and 7-4. None of the listed items is supplied with the computer at delivery.

7-11. Combination Tool. A special combination tool (figure 7-5) is furnished with the computer for use in performing maintenance, service, and repair procedures.

7-12. Module Extender. A module extender (manufacturer's part no. 7009452-00) is used for extension of Type A printed circuit modules during tests. Figure $7-6$ is a schematic diagram depicting the wiring scheme of the extender. Maintenance technicians should remember that Type B (memory) printed circuit modules must never be extended.

TABLE 7-1. MAINTENANCE TURN-ON PROCEDURE


TABLE 7-1. MAINTENANCE TURN-ON PROCEDURE (cont'd)

| Step | Procedure | Observation | Reference* |
| :---: | :---: | :---: | :---: |
|  | Behind Front Panel <br> B. Local Turn-On |  |  |
| 3. | At the computer power panel (A5), momentarily position the POWER switch to the ON position. | POWER and LOCAL CONTROL lamps are lighted. Blowers are operaating. Running time meter is running. | Plates P-1 76 and P-177. |
| 4. | At control panel 1 (A2), verify status of ABNORMAL CONDITION indicators. | TEMP and VOLTAGE FAULT lamps are not lighted. | Plates P-176, P-1 77 and P-121. |
| 5. | Momentarily push I/O CLEARMASTER CLEAR switch to MASTER CLEAR, | AU, AL, ICR, SR, FII, FUNCTION CODE, P, CO, CE, SI, ZI, B and K register lamps are not lighted. SEQ DES I, I/O TRANSLATOR FUNCTION bits 0 and 1 , and | Plate P-7 |

TABLE 7-1. MAINTENANCE TURN-ON PROCEDURE (Cont'd)

| Step | Procedure | Observation | Reference* |
| :---: | :---: | :---: | :---: |
| 6. | At the power panel (A5), position BATTLE SHORT switch to the ON position. | I/O TRANSLATOR CHANNEL bits 1 and 2 indicators are lighted. <br> BATTLE SHORT lamp is lighted. | Plate P-176. |
| 7. | Position BATTLE SHORT switch to the OFF position. | BATTLE SHORT lamp is not lighted. | Plate P-176. |
| 8. | At control panel 1 (A2) push LOAD MODE indicator switch if not already in LOAD Mode. | Observe following: <br> a. LOAD MODE and SEQ DES I indicators are lighted and RUN MODE indicator is not lighted. <br> b. S1 register indicates 0005008 . <br> c. I/O TRANSLATOR FUNCTION indicates $3_{8}$. <br> d. I/O TRANSLATOR CHANNEL indicates $06{ }_{8}$. <br> e. ALL TIMING indicators are dimly lighted except for indicator 52 which should not be lighted. <br> f. All other computer indicators are not lighted (ignore $\mathrm{Z}_{\mathrm{h}}$ register and phase lights). | Plates <br> a. P-3, P-13 <br> b. P-104, 105 <br> c. P-51 <br> d. P-51 <br> e. $P-8,9,10,11$ <br> f. Refer to appropriate plate |
| 9. | Push OP STEP MODE indicator/switch. | OP STEP MODE and TIMING 11 indicators are lighted. All other TIMING and MODE | P-3, P-8, 9, 10, 11 |

TABLE 7-1. MAINTENANCE TURN-ON PROCEDURE (Cont'd)

| Step | Procedure |  | Observation | Reference* |
| :---: | :---: | :---: | :---: | :---: |
| $9 .$ <br> (Cont'd) |  |  | indicators are not lighted. Observe that no obvious changes in the computer status have taken place. |  |
| 10. | At the control panels indicated, pash each register indicator/switch listed: |  | Associated indicator is lighted. | $\begin{aligned} & \text { PLATES P-97, } 98 \\ & \text { P-99-100, P-39,P-39, } \\ & \text { P-40, P-40, P-102- } \\ & \text { 103, P-71-72, P-71- } \\ & 72, \text { P-104-105, } \\ & \text { P-111-113, P-48-120, } \\ & \text { P-37 respectively } \end{aligned}$ |
| 11. | At control panel 1(A2), push RUN MODE indicator/switch |  | RUN MODE indicator is lighted and OP STEP MODE indicator is not lighted. | Plate P-3 |
| 12. | Momentarily position I/O CLEARMASTER CLEAR switch to MASTER CLEAR. |  | Indicators set in Step 10 are not lighted. | Plate P-7 |
| 13. | Push OP STEP MODE indicator/ switch. |  | OP STEP MODE indicator is lighted and RUN MODE indicator is not lighted. | Plate P-3 |
| 14. | At power panel (A5), position INDICATE-OFF-INDICATE/SET switch to INDICATE. |  |  |  |
| 15. | Ensure each register indicator/ switch listed in Step 10 cannot be set. |  | Corresponding register indicators are not lighted. | Plate P-176. |

TABLE 7-1. MAINTENANCE TURN-ON PROCEDURE (Cont'd)

| Step | Procedure | Observation | Reference* |
| :---: | :---: | :---: | :---: |
| 16. | At power panel (A5), position INDICATE-OFF-INDICATE/SET switch to INDICATE/SET. |  |  |
| 17. | At control panel 1(A2), push PHASE STEP MODE indicator/switch. | PHASE STEP MODE indicator is lighted and OP STEP MODE indicator is not lighted. | Plate P-3 |
| 18. | Push RUN MODE indicator/switch. | RUN MODE indicator is lighted, PHASE STEP MODE indicator is not lighted and all TIMING indicators except 52 are dimly lighted. Observe that no obvious changes in computer status have taken place. | Plate P-3 P-8-11 |
| 19. | Momentarily position I/O CLEARMASTER CLEAR switch to MASTER CLEAR. |  |  |
| 20. | Position FUNCTION REPEAT switch to the up position. |  |  |
| 21. | Manually enter 408 in FUNCTION CODE register. | FUNCTION CODE <br> register should equal 408 . | Plate P-40 |
| 22. | Momentarily position RESTARTSTART STEP switch to START STEP. | PROGRAM RUN lamp is lighted, PROGRAM FAULT lamp is not lighted and $P$ register is advancing through all addresses. | $\begin{aligned} & \text { Plates P-3, P-54, } \\ & \text { P-1 21, P-176 } \end{aligned}$ |

TABLE 7-1. MAINTENANCE TURN-ON PROCEDURE (Cont'd)

| Step | Procedure | Observation | Reference* |
| :---: | :---: | :---: | :---: |
| 23. | Momentarily position SEQ STEP-STOP switch to STOP. | PROGRAM RUN lamp is not lighted. | Plates P-3 and P-121. |
| 24. | Momentarily position I/O CLEARMASTER CLEAR switch to MASTER CLEAR. |  |  |
| 25. | Push the FUNCTION CODE register Clear switch. Enter 778 in the FUNCTION CODE register. | FUNCTION CODE register and FII indicators are not lighted and then FUNCTION CODE register contains 778. | Plate P-40 |
| 26. | Momentarily position RESTARTSTART STEP switch to START STEP. | PROGRAM FAULT indicator is lighted and Fault Horn is sounding. | Plates P-54, P-121 and P-176. |
| 27. | Momentarily position SEQ STEP-STOP switch to STOP. Position I/O CLEARMASTER CLEAR switch to MASTER CLEAR. | PRUGRAM FAULT <br> indicator is not lighted and Fault Horn is not sounding. | Plates P-7, P-54, $\mathrm{P}-121$ and $\mathrm{P}-176$. |
| 28. | Repeat Steps 25 through 27 entering 018 in the FUNCTION CODE register. | Fault conditions are generated and cleared for the $\mathrm{O1}_{8}$ illegal instruction code. | Same as for FUNCTION CODE equal to $77_{8}$ in MTO Steps 25 through 27. |
| 29. | Repeat Steps 25 through 27 entering $00_{8}$ in the FUNCTION CODE register. | Fault conditions are generated and cleared for the $0_{8}$ illegal instruction code. | Same as for FUNCTION CODE equal to $77_{8}$ in MTO Steps 25 through 27. |
| 30. | Position FUNCTION REPEAT switch to down position. |  |  |

## NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1

TABLE 7-1. MAINTENANCE TURN-ON PROCEDURE (Cont'd)

| Step | Procedure | Observation | Reference* |
| :--- | :--- | :--- | :--- |
| 31. | At power panel (A5), position <br> INDICATE-OF F-INDICATE/SET <br> switch to OFF. | All indicator lamps <br> on I/O panel (A1), <br> control panel 1 (A2) <br> and control panel <br> 2(A4) are not <br> lighted. | Plate P-176. |
| 32. | Position INDICATE-OFF-INDICATE/ <br> SET switch to INDICATE/SET. |  |  |

* References are made to test procedures provided in specific paragraphs of Chapter 8 (Volume 2 Part 2) and to the Functional Schematics (Plates) contained in Chapter 9 (Volume 2 Part 3).

TABLE 7-2. LAMP AND SWITCH INDEX

| INPUT/OUTPUT PANEL (A1A3) (FIGURE 7-1) |  |  |
| :---: | :---: | :---: |
| Panel Nomenclature | Reference Designator | Plate Number* |
| $\mathrm{C}_{\mathrm{O}}(00-17 \mathrm{bits})$ | DS2B thru DS2J, DS1B thru DS1J | P-71, P-72 |
| CE (00-17 bits) | DS4B thru DS4J, DS3B thru DS3J | P-71, P-72 |
| CHAN PRI (CHAN 0-7) | DS5J thru DS12J | P-65 |
| EI MON (CHAN 0-7) | DS5I thru DS12I | P-61, P-62, P-63, P-64 |
| EF MON (CHAN 0-7) | DS5H thru DS12H | P-38 |
| OD MON (CHAN 0-7) | DS5G thru DS12G | P-61, P-62, P-63, P-64 |
| ID MON (CHAN 0-7) | DS5F thru DS12F | P-61, P-62, P-63, P-64 |
| EF ACT (CHAN 0-7) | DS5E thru DS12E | P-61, P-62, P-63, P-64 |
| OD ACT (CHAN 0-7) | DS5D thru DS12D | P-61, P-62, P-63, P-64 |
| ID ACT (CHAN 0-7) | DS5C thru DS12C | P-61, P-62, P-63, P-64 |
| EF/OD ACK (CHAN 0-7) | DS5B thru DS12B | P-68 |
| ID ACK (CHAN 0-7) | DS5A thru DS12A | P-68 |
| EF MODE ( $\mathrm{CO}_{\mathrm{O}}, \mathrm{CE}_{\mathrm{E}}$ ) | DS2A, DS4A | P-68 |
| FUNCTION PRIORITY EI (ODD/EVEN) | DS13H, DS14H | P-66 |
| FUNCTION PRIORITY EF (ODD/EVEN) | DS13F, DS14F | P-66 |
| FUNCTION PRIORITY OD (ODD/EVEN) | DS13D, DS14D | P-66 |
| FUNCTION PRIORITY ID (ODD/EVEN) | DS13B, DS14B | P-66 |
| CHANNEL INTERCOMPUTER/NORMAL (CHAN 0-7) | S1 thru S8 | P-61, P-62, P-63, P-64 |
| CHANNEL FUNCTION (CHAN 0, 1) | S10 | P-67 |

NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1

TABLE 7-2. LAMP AND SWITCH INDEX (Cont'd)


TABLE 7-2. LAMP AND SWITCH INDEX (Cont'd)


NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1

TABLE 7-2. LAMP AND SWITCH INDEX (Cont'd)
CONTROL PANEL 1 (A2A3) (FIGURE 7-2) (Cont'd)

| Panel Nomenclature | Reference Designator | Plate Number* |
| :--- | :--- | :--- |
| PHASE (2) | DS14I | $\mathrm{P}-4$ |
| PHASE (3) | DS14H | $\mathrm{P}-4$ |
| PHASE (4) | DS14G | $\mathrm{P}-4$ |
| PHASE CLEAR | S 8 | $\mathrm{P}-4$ |
| I/O CLEAR/MASTER | S 11 | $\mathrm{P}-7$ |
| CLEAR |  |  |
| SEQ STEP/STOP | S 10 | $\mathrm{P}-3$ |
| RESTART SPEED CONT | $\mathrm{A} 3 R 1$ | $\mathrm{P}-3$ |
| RESTART/START STEP | S 9 | $\mathrm{P}-3$ |
| DISC ADV P | S 12 | $\mathrm{P}-35$ |
| AUTO RECOVERY | S 13 | $\mathrm{P}-4$ |
| PHASE REPEAT | S 14 | $\mathrm{P}-40$ |
| FUNCTION REPEAT | S 15 |  |

CONTROL PANEL 2 (A4A3) (FIGURE 7-3)

| PROGRAM STOP (0-4, 5) | XDS2 thru XDS6, XDS1 | P-31 |
| :---: | :---: | :---: |
| PROGRAM STOP (0-4) | S1 thru S5 | P-32 |
| PROGRAM SKIP (0-4) | S6 thru S10 | P-32 |
| $S_{1}(00-15$ bits) | DS2B thru DS2J, DS1B thru DS1H | P-104, P-105 |
| S1 CLEAR | S11 | P-22 |
| $\mathrm{Z}_{1}$ (00-17 bits) | DS4B thru DS4J, DS3B thru DS3J | P-111, P-112, P-113 |
| $\mathrm{Z}_{1}$ CLEAR | S12 | P-23 |
| B (00-17 bits) | DS6B thru DS6J, DS5B thru DS5J | P-118, P-119, P-120 |
| B CLEAR | S13 | P-21 |

NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1

TABLE 7-2. LAMP AND SWITCH INDEX (Cont'd)

| CONTROL PANEL 2 (A4A3) (FIGURE 7-3) (Cont'd) |  |  |
| :---: | :---: | :---: |
| Panel Nomenclature | Reference Designator | Plate Number* |
| K (0-5 bits) ADV P SEQ (0-2) INTERUPT (SYNC, RTC OVERFLOW, RTC MON, RESUME FAULT, INST FAULT) EXT SYNC DISC RTC SEQ RTC DISC I/O TRANSLATOR (ESI, DUAL, ESA, ACTIVE) FUNCTION (0, 1) CHANNEL (0-3) CHANNEL CLEAR BOOTSTRAP NDRO/MAIN MEMORY MULT/DIV SEQ (0) MULT/DIV SEQ (1) MULT/DIV SEQ (2) MULT/DIV SEQ (3) MULT/DIV SEQ (4) MULT/DIV SEQ (5) MULT/DIV SEQ (6) | DS7E thru DS7J <br> DS7A thru DS7C <br> DS8F thru DS8J <br> S15 <br> DS8C <br> S14 <br> DS9E thru DS9H <br> DS10H, DS10I <br> DS10D thru DS10G <br> S16 <br> S17 <br> DS11I <br> DS11H <br> DS11G <br> DS11F <br> DS11E <br> DS11D <br> DS11C | $\begin{aligned} & P-37 \\ & P-35 \\ & P-54 \\ & \\ & \text { P-54 } \\ & P-34 \\ & P-34 \\ & P-50, P-52 \\ & P-51 \\ & P-50, P-51 \\ & P-49 \\ & P-107 \\ & P-36 \\ & P-36 \\ & P-36 \\ & P-36 \\ & P-36 \\ & P-36 \\ & P-36 \end{aligned}$ |
| POWER CONTROL PANEL (A5) (FIGURE 7-4) |  |  |
| RUNNING TIME METER POWER ON/OFF | M1 S4 | $\begin{aligned} & \mathrm{P}-176 \\ & \mathrm{P}-176 \end{aligned}$ |

NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1

TABLE 7-2. LAMP AND SWITCH INDEX (Cont'd)

| POWER CONTROL PANEL (A5) (FIGURE 7-4) (Cont'd) |  |  |
| :---: | :---: | :---: |
| Panel Nomenclature | Reference Designator | Plate Number* |
| POWER <br> LOCAL CONTROL <br> PROGRAM RUN <br> PROGRAM FAULT <br> DISC ALARM/RESET <br> ALARM <br> ABNORMAL CONDITION <br> BATTLE SHORT ON/OFF <br> BATTLE SHORT <br> MARGINAL CHECK <br> INDICATE-OFF- <br> INDICATE/SET <br> FAULT HORN | $\begin{aligned} & \text { XDS7 } \\ & \text { XDS6 } \\ & \text { XDS5 } \\ & \text { XDS4 } \\ & \text { S3 } \\ & \text { XDS3 } \\ & \text { S2 } \\ & \text { XDS2 } \\ & \text { XDS1 } \\ & \text { S1 } \\ & \text { LS1 } \end{aligned}$ | $\begin{aligned} & \text { P-176 } \\ & \text { P-176 } \\ & \text { P-176 } \\ & \text { P-176 } \\ & \text { P-176 } \\ & \text { P-176 } \\ & \text { P-176 } \\ & \text { P-176 } \\ & \text { P-176 } \\ & \text { P-176 } \\ & \text { P-176 } \end{aligned}$ |
| INPUT/OUTPUT PANEL (A8A3) (MOD'S 0, 2, 3, 4 ONLY) (FIGURE 7-1) |  |  |
| $\mathrm{C}_{\mathrm{O}}(00-17$ bits) $\mathrm{C}_{\mathrm{E}}(00-17$ bits) CHAN PRI (CHAN 0-7) EI MON (CHAN 0-7) EF MON (CHAN 0-7) OD MON (CHAN 0-7) ID MON (CHAN 0-7) EF ACT (CHAN 0-7) OD ACT (CHAN 0-7) ID ACT (CHAN 0-7) | DS2B thru DS2J, DS1B thru DS1J <br> DS4B thru DS4J, DS3B thru DS3J <br> DS5J thru DS12J <br> DS5I thru DS12I <br> DS5H thru DS12H <br> DS5G thru DS12G <br> DS5F thru DS12F <br> DS5E thru DS12E <br> DS5D thru DS12D <br> DS5C thru DS12C | $\begin{aligned} & \text { P-71, P-72 } \\ & \text { P-71, P-72 } \\ & \text { P-65 } \\ & \text { P-61, P-62, P-63, P-64 } \\ & \text { P-38 } \\ & \text { P-61, P-62, P-63, P-64 } \\ & \text { P-61, P-62, P-63, P-64 } \\ & \text { P-61, P-62, P-63, P-64 } \\ & \text { P-61, P-62, P-63, P-64 } \\ & P-61, P-62, P-63, P-64 \\ & \hline \end{aligned}$ |

NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1

TABLE 7-2. LAMP AND SWITCH INDEX (Cont'd)

| Panel Nomenclature | Reference Designator | Plate Number* |
| :---: | :---: | :---: |
| EF/OD ACK (CHAN 0-7) <br> ID ACK (CHAN 0-7) <br> EF MODE ( $\mathrm{C}_{\mathrm{O}}, \mathrm{C}_{\mathrm{E}}$ ) <br> FUNCTION PRIORITY EI (ODD/EVEN) <br> FUNCTION PRIORITY EF (ODD/EVEN) <br> FUNCTION PRIORITY OD (ODD/EVEN) <br> FUNCTION PRIORITY ID (ODD/EVEN) <br> CHANNEL INTERCOMPUTER/NORMAL (CHAN 0-7) <br> CHANNEL FUNCTION (CHAN 0, 1) <br> CHANNEL FUNCTION (CHAN 2, 3) <br> CHANNEL FUNCTION (CHAN 4, 5) <br> CHANNEL FUNCTION (CHAN 6, 7) | DS5B thru DS12B <br> DS5A thru DS12A <br> DS2A, DS4A <br> DS13H, DS14H <br> DS13F, DS14F <br> DS13D, DS14D <br> DS13B, DS14B <br> S1 thru S8 <br> S10 <br> S9 <br> S12 <br> S11 | ```P-68 P-68 P-68 P-66 P-66 P-66 P-66 P-61, P-62, P-63, P-64 P-67 P-67 P-67 P-67``` |

TABLE 7-2. LAMP AND SWITCH INDEX (Cont'd)

| OTHER |  |  |
| :---: | :---: | :---: |
| Panel Nomenclature | Reference Designator | Plate Number* |
| POWER CONTROL RELAY <br> POWER SUPPLY INTERLOCK SWITCH <br> $115^{\circ}$ TEMPERATURE <br> ALARM SWITCH <br> $140^{\circ}$ OVERTEMPERATURE SWITCH <br> $115^{\circ}$ TEMPERATURE <br> ALARM SWITCH <br> $140^{\circ}$ OVERTEMPERATURE SWITCH <br> ODD CLOCK NARROW/ NORMAL SWITCH <br> EVEN CLOCK NARROW/ NORMAL SWITCH | PSIK1 <br> A12S1 <br> A12S2 <br> A12S3 <br> A12S4 <br> A12S5 <br> A2A1S1 <br> A2A1S2 | $\begin{aligned} & P-178 \\ & P-177 \\ & P-177 \\ & P-177 \\ & P-177 \\ & P-177 \\ & P-4 \\ & P-4 \end{aligned}$ |

[^1]TABLE 7-2A. RECOMMENDED FAULT ISOLATION MODULE LIST

| NAVSEA (UNIVAC) |  |  |  |
| :--- | :--- | :--- | :--- |
| Part No. | Description | Quantity |  |
| 2684511 | $(7000210)$ | Pulse-Delay Oscillator | l EACH |
| 2684519 | $(7002000)$ | Flip-Flop | OF ALL |
| 2684520 | $(7002013)$ | Driver-Amplifier | MODULES |
| 2684521 | $(7002020)$ | Flip-Flop |  |
| 2684522 | $(7002030)$ | Inverter |  |
| 2684523 | $(7002040)$ | Inverter |  |
| 2684524 | $(7002050)$ | Inverter |  |
| 2684525 | $(7002060)$ | Inverter |  |
| 2684526 | $(7002070)$ | Inverter |  |
| 2684527 | $(7002080)$ | Inverter |  |
| 2684528 | $(7002090)^{*}$ | Input Amplifier |  |
| 2685118 | $(7002100)$ | Driver Amplifier |  |
| 2685119 | $(7002120)$ | Driver Amplifier |  |
| 2684529 | $(7002130)^{*}$ | Driver Amplifier |  |
| 2684530 | $(7002141)^{*}$ | Driver Amplifier |  |
| 2684531 | $(7002160)$ | Inverter |  |
| 2684532 | $(7002220)$ | Inverter |  |
| 2684533 | $(7002321) * *$ | Differential Amplifier |  |
| 2684534 | $(7002332)^{* *}$ | Control Line Amplifier |  |
| 2686823 | $(7002342)^{* *}$ | Data Line Amplifier |  |
| 2685120 | $(7002861)$ | Voltage Regulator |  |
| 2685121 | $(7002880)$ | Voltage Sensor |  |
| 2684539 | $(7002900)$ | Flip-Flop |  |
| 2684540 | $(7002920)$ | Inverter |  |
| 2684541 | $(7002930)$ | Flip-Flop |  |
| 2684547 | $(7003480)$ | Time Delay |  |
| 2685122 | $(7003490)$ | Driver Amplifier |  |
| 2685123 | $(7003600)$ | Regulator Amplifier |  |

*For Slow Interface Only
** For Fast Interface Only

TABLE 7-2A. RECOMMENDED FAULT ISOLATION MODULE LIST

| NAVSEA (UNIVAC) <br> Part |  | Description | Quantity |
| :--- | :--- | :--- | :--- |
| 2685124 | $(7003621)$ | Memory Driver | l EACH |
| 2685125 | $(7003630)$ | Pulse Delay Network | OF ALL |
| 2685126 | $(7003640)$ | Emitter Follower | MODULES |
| 2685127 | $(7003670)$ | Driver Amplifier |  |
| 2685128 | $(7003680)$ | Transformer Driver |  |
| 2685129 | $(7003710)$ | Pulse Delay Network |  |
| 2685130 | $(7003720)$ | Voltage Sensor |  |
| 2685131 | $(7003730)$ | Regulator Amplifier |  |
| 2685132 | $(7003740)$ | Control Amplifier |  |
| 2685133 | $(7003760)$ | Current Diverter |  |
| 2685134 | $(7003771)$ | Driver Amplifier |  |
| 2685135 | $(7003780)$ | Driver Amplifier |  |
| 2685136 | $(7003850)$ | Sense Amplifier |  |
| 2685419 | $(7500040)$ | Driver Amplifier |  |
| 2685420 | $(7500260)$ | Oscillator, Delay Line Amplifier | OF ALL |
| 2685421 | $(7500280)$ | Emitter Follower |  |
| 2685422 | $(7500320)$ | Voltage Regulator |  |
| 2685423 | $(7500340)$ | Voltage Sensor |  |
| 2685424 | $(7500400)$ | Memory Switch, Bipolar |  |
| 2685425 | $(7500421)$ | Drive Diverter |  |
| 2686800 | $(7500431)$ | Transformer Assembly |  |
| 3137506 | $(7500651)$ | Sense Amplifier |  |
| 2685428 | $(7500660)$ | Capacitor-Diode Assembly |  |
| 2685429 | $(7500671)$ | Capacitor Assembly |  |
| 2685430 | $(7500761)$ | Level Change Amplifier |  |
| 2686801 | $(7500781)$ | Voltage-Current Regulator |  |
| 2685432 | $(7500900)$ | Driver Amplifier |  |
|  |  |  |  |



Figure 7-1. Maintenance Controls and Indicators-I/O Panel (A1 or A8)


Figure 7-2. Maintenance Controls and Indicators - Control Panel 1 (A2)

NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1


Figure 7-3. Maintenance Controls and Indicators - Control Panel 2 (A4)

NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1

)


NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1
TABLE 7-4. SPECIAL TOOLS

|  | Description | Supplier Or Manufacturer* | Part No. | Federal Stock Number | Function Or Usage |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | Taper pins, 18-20 GA (Initial Quantity: 8AV) | AMP | 41652LP | 9G 5940-885-4222 |  |
| 2 | Crimping Tool, 22-24 GA | AMP | 47042 | 1A 5120-798-1933 | Crimp taper pins to wire |
| 3 | Crimping Tootl, 18-20 GA | AMP | 47043 | 9Q 5120-662-8823 | Crimp taper pins to wire |
| 4 | Crimping Tool, 16-18 GA | AMP | 47044 | 9Q 5120-803-1223 | Crimp taper pins to wire |
| 5 | Insertion Tool, taper pin | AMP | 380306-2 | 9Q 5120-522-2714 | Insert taper pins in connectors |
| 6 | Insertion Tool, taper pin | AMP | 380310-3 | 9Q 5120-798-1934 | Insert taper pins in connectors |
| 7 | Pin, insertion tip | AMP | 395042 | 9Q 5120-986-3434 |  |
| 8 | Tool, extraction | AMP | 91012-1 | -- 5120-933-4099 |  |
| 9 | Gun, wire-wrap, w/3-wire cord | Gardner-Denver | 14XA2-3 |  | Fasten wires to wire-wrap pins |
| 10 | Sleeve, wrapping, 22 GA | Gardner-Denver | 18640 | 9Q 5130-987-7059 |  |
| 11 | Sleeve, wrapping, 24 GA | Gardner-Denver | 18840 | 9Q 5130-987-7057 |  |
| 12 | Bit, 24 GA (Mod) (u/w Slv 18840) | Gardner-Denver | 26263 | 9Q 5120-051-3858 |  |
| 13 | Bit, 24 GA (Std) (u/w Slv 512056) | Gardner-Denver | 26589 |  |  |

NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1
TABLE 7-4. SPECIAL TOOLS (Continued)

|  | Description | Supplier Or <br> Manufacturer* | Part No. | Federal Stock Number | Function Or Usage |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 14 | $\begin{aligned} & \text { Bit, } 22 \mathrm{GA}(\mathrm{Std})(\mathrm{u} / \mathrm{w} \\ & \text { Slv 18640) } \end{aligned}$ | Gardner-Denver | 26699 | 5130-018-5852 |  |
| 15 | Tool, wire removal (20-30 GA) | Gardner-Denver | 500130 | 5120-104-9022 | Unwrap wire-wrap connections |
| 16 | Sleeve, wrapping, 30 GA | Gardner-Denver | 500350 | 5130-731-5941 |  |
| 17 | Bit, 30 GA (Mod.) (u/w Slv 512056) | Gardner-Denver | 501381 | 5130-731-5985 |  |
| 18 | Bit, 28 GA (Mod.) (u/w Slv 502129) | Gardner-Denver | 501389 | 5130-179-5651 |  |
| 19 | Sleeve, wrapping, 24, 28 GA | Gardner-Denver | 502129 | 5970-179-8062 |  |
| 20 | Bit, 30 GA (Std) (u/w Slv 500350) | Gardner-Denver | 504221 | 1A 5133-854-9886 |  |
| 21 | Tool, wire removal (Unwrap), 28-32 GA | Gardner-Denver | 505244 | 1A 5120-854-9888 | Unwrap wire-wrap connections |
| 22 | Bit, 30 GA (Mod.) (u/w Slv 500350) | Gardner-Denver | 507063 | 5130-134-4572 |  |
| 23 | Sleeve, wrapping, 24-30 GA | Gardner-Devner | 512056 | 1R 5130-419-6180 |  |
| 24 | Bit, 24 GA (Std) (u/w Slv 512056) | Gardner-Denver | 512058 |  |  |

NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1
TABLE 7-4. SPECIAL TOOLS (Continued)

| Description |  | Supplier Or <br> Manufacturer* | Part No. | Federal Stock Number | Function Or Usage |
| :--- | :--- | :--- | :--- | :--- | :--- |
| 25 | Adapter sleeve, No. 16 <br> (Initial Quantity: 100 ea) | Bendix | $10-74696-6$ |  |  |
| Extender cable, circuit <br> card | Univac | $7009452-00$ | $6625-818-4657$ YU | Extend PC Module <br> for test |  |

FSCM
80009
89536
00779
24047
77820
90536

* Manufacturer
CBTV (Tektronix)
CCUH (John Fluke)
AMP
Gardner-Denver
Bendix
Univac

NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1


Figure 7-5. Combination Tool


Figure 7-6. Module Extender, Wiring Diagram

## 7-13. REPAIR PROCEDURES.

7-14. TYPES OF CONNECTIONS. Repair procedures other than component (printed circuit module) replacement are almost entirely limited to forming soldered connections and wire-wrapped (solderless) connections.

7-15. Solder Connections. Normal techniques employed for electronic component replacement and repair should be applied when removing and forming soldered connections.

7-16. Wire-Wrapped Connections. The majority of electrical connections in the computer are mechanical, solderless connections formed by wrapping a solid wire around a pin. The wrapped connection forms a helical coil around the pin with points of contact at each of the four pin corners. Four points of contact are made for each turn of the connecting wire that encircles the pin. Figure 7-7 illustrates one acceptable and three
unacceptable wire-wrapped connections.
7-17. Use of the Wire-Wrap Gun. Wire-wrap connections are formed with a wire-wrap gun (figure 7-8). This tool has a bit that rotates inside a stationary sleeve. The stationary sleeve holds the bit in place and has a slotted end that prevents the wire outside of the bit from rotating during the wrapping operation. The sleeve is held in the wire-wrap gun by a chuck. The bit has a longitudinal groove that accommodates the end of the wire to be wrapped. A hole in the end of the bit (in the center) allows the bit to be slipped over the pin on which the wire-wrap connection is to be made. The bit and sleeve used will depend on the gauge of the wire and size of the pin being wrapped. All bits are modified so that a portion of the insulation on the wire is also wrapped. Before using the wire-wrap gun, the wire should be stripped of the required amount of insulation. Then the stripped end of wire and insulation should be inserted as far as it willgo into the outer hole of the bit.

UNACCEPTABLE


ACCEPTABLE


Figure 7-7. Wire-Wrap Connections


Figure 7-8. Wire-Wrap Gun

Next the wire should be bent along the side of the sleeve, ensuring the wire passes through one of two slots on the end of the sleeve. Table 7-5 specifies the length of the stripped wire and insulation to be inserted in the bit for various wire-wrapping applications. The bit should be slipped over the pin to the lowest level or the designated tab level. The wire is then wrapped around the pin by allowing the gun to come up on the pin while maintaining constant forward pressure needed to obtain an acceptable wire-wrapped connection.

NOTE: Adjacent wires may be held aside with a spring hook during the wrapping process.

The completed connection should be inspected to ensure the wire is tightly wrapped around the pin and the number of turns of stripped wire and insulated wire around the pin is correct for the application as follows:

1. 24-Gauge Wire: Five to six turns of bare wire and one-half to two turns of insulated wire are required.
2. 30-Gauge Wire: Seven to ten turns of bare wire and one-half to two turns of insulated wire are required.
The wire must be so routed that there is $1 / 32$ inch minimum of slack between the wire and any pin or obstruction that could cause a short circuit due to electrical conduction through the insulation.

7-18. Deleted.
7-19. Use of Unwrap Tool. Removal of a wrapped wire requires use of the proper unwrap tool. This tool has a right and left handed end depending on which direc$t$ ion the wire is wrapped. The factory wire-wrap machine wraps one end of the wire clockwise and the other end counterclockwise. While unwrapping the ends of the wire, care should be taken not to lose, in the chassis, any pieces of wire that break off. Before removing a wire, the destination of both ends should be verified to ensure it is the right one. After unwrapping each end, one end should be cut and the other end used to pull the wire out of the
chassis. A spring hook may be needed to work the wire loose. When adding a new wire, that portion of an old wire which has been previously wrapped should never be rewrapped. Occasional cleaning of the wire-wrap bit and sleeve with chlorethene and a brush will prevent excessive wear and ensure proper operation. Coating the wire-wrap gun, bits, and sleeve with a film of light oil prior to storage will prevent formation of rust.

## 7-20. COMPONENT REPLACEMENT AND

 REPAIR. If the diagnostic tests or other fault isolation procedures indicate that replacement and/or repair of malfunctioning components is necessary, reference should be made to the appropriate Unscheduled Maintenance Requirement Card (UMRC). All the UMRC's available at an installation are listed on a Maintenance Index Page (MIP). These UMRC's contain repair, replacement, and alignment procedures not duplicated in this OP. However, certain basic maintenance procedures routinely performed during both scheduled and corrective maintenance are included in this section of the manual.7-20A. TEST POINT NOMENCLATURE. Each of the logic drawers contain four test blocks. Memory test points are on circuit cards. Individual points within a test block are identified by a two-coordinate system which uses letters from left to right and numbers from top to bottom. The first designator represents the particular test block on a given chassis. For example: TB2-B2 indicates test block 2, coordinates $B$ and 2.

NOTE: Test blocks have been removed from the memory drawer on serial numbers 49 and higher and also on serial numbers 14 through 48 if the memory is larger than 32 K . Memory test points for these computers are on circuit cards.

TABLE 7-5. WIRE-WRAPPING APPLICATIONS

| Application: |  | Recommended Length of: |  |
| :---: | :---: | :---: | :---: |
| Wear <br> Size | Pin <br> Size | Stripped <br> Wire | Insulation <br> Inserted In Bit |
| 24 Gauge Wire | Large | $11 / 2 \pm 1 / 16^{\prime \prime}$ | $1 / 8^{\prime \prime}$ |
| 30 Gauge Wire | Large | $11 / 2 \pm 1 / 16^{\prime \prime}$ | $3 / 16^{\prime \prime}$ |
| 30 Gauge Wire | Small | $11 / 8 \pm 1 / 16^{\prime \prime}$ | $1 / 8^{\prime \prime}$ |

7-21. Test Block Location. To expose the test blocks for any logic chassis perform steps as follows:

1. Use the combination tool (figure 7-5) to turn the three panel locking screws (figure 7-9).
2. Swing out the front panel to expose the test blocks, wiring connections, and various panel indicators. Figure 7-9 shows the location of parts with the front panel open.

7-22. Drawer Extension. Extension of a drawer from the computer is accomplished by performing the following steps:

## CAUTION

Prior to extending a drawer, remove power from the computer circuitry to prevent possible damage to logic modules.

## 1. LOGIC DRAWER

a. Turn the three panel locking screws and swing open the front panel. b. Use the combination tool to turn the exposed drawer locking screw (figure 7-9) counterclockwise until the plugs on the rear of the drawer are disengaged from the jacks on the rear panel.

## CAUTION

If the computer is not securely fastened to the deck, do not extend more than one upper drawer or two lower drawers from the cabinet at any one time. Extending more than this number may upset the balance of the cabinet and tip the cabinet forward.
c. Slowly pull the drawer forward towards its fully extended position (figure 7-10) until the slide catch which is located on the bottom rail engages. If necessary, lift the front of the drawer slightly to engage the slide catch.

NOTE: To return the extended drawer into the cabinet, release the slide catch, push the drawer into the cabinet, and use the combination tool to turn the screw clockwise until the drawer is fully seated in the cabinet.

## 2. MEMORY DRAWER

a. Lift each of the four latch fasteners
and rotate counterclockwise until the memory drawer is free to be extended
b. Slowly pull the drawer forward towards its fully extended position until the slide catch engages. If necessary, lift the front of the drawer slightly to engage the slide catch.

NOTE: To return the memory drawer into the cabinet, release the slide catch, push the drawer into the cabinet and rotate the latch fasteners clockwise and push down to lock.

7-23. Exposure of Chassis Wiring. When it is desired to open a chassis and expose chassis wiring, perform the following steps:

1. LOGIC DRAWER
a. Extend the drawer.
b. Release the spring clip located on the rear chassis support.
c. Slowly swing the logic chassis on its hinges to expose the wiring as shown in figure 7-10.
2. MEMORY CHASSIS
a. Extend memory drawer.
b. If memory drawer contains

Chassis A3A1, release two screws and swing Chassis A3A1 open.
c. Remove 24 screws from plate on wiring side of chassis to expose wiring.

NOTE: The return of a chassis to its secured position is accomplished by performing the above steps in reverse order.

7-24. Extension of Power Supply. Extension of power supply is accomplished as follows:

1. Lift the latch fasteners (figure 7-11) and rotate 90 degrees.
2. Slowly pull the power supply assembly away from the cabinet toward its fully extended position (figure 7-11) until the slide catch engages.

7-25. Temperature-Sensing Switch Loca-/ tion. The temperature-sensing switches are located on the bottom plate of the main cabinet. Access to these switches is gained by removal (see CMIP for appropriate CMC) of drawer A3 from the computer cabinet. Temperature sensors can be seen with memory drawer A3 extended.

7-26. Air Filter Location. Preventive maintenance procedures are provided in MRC format for vacuum cleaning the air filter once each week. The filter is located behind the grill on the power control panel (figure 7-12). Removal of the air filter for scheduled maintenance is accomplished by unloosening the four grill-retaining screws, removing the grill, and then pulling out the filter.

7-27. Fuse Replacement. Operating power to each drawer is protected by suitably rated fuses as listed in table $7-6$. The logic drawer fuses are located directly behind the drawer with which they are associated. Accessibility is obtained by extending the drawer and swinging open the chassis as shown in figure 7-10. Actual location of a fuse panel is in the computer cabinet behind the logic drawer. Figure 7-11 shows the location of the power supply fuses. Fuses for main memory power supply are readily accessible in the upper rear areas of a memory chassis memory drawer that has been fully extended or removed.

NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1

TABLE 7-6. LOCATION OF FUSES

| Location | Ref. Desig. | Rating in Amperes |
| :---: | :---: | :---: |
| Drawer A1 or A8 (I/O) | F1, F4 <br> F2, F5 <br> F3, F6 | $\begin{array}{r} 5 \\ 12 \\ 4 \\ \hline \end{array}$ |
| Drawer A2 <br> (Control) | $\begin{aligned} & \text { F1 } \\ & \text { F2 } \\ & \text { F3 } \\ & \text { F4 } \\ & \text { F5 } \\ & \text { F6 } \end{aligned}$ | $\begin{array}{r} 8 \\ 10 \\ 5 \\ 6 \\ 12 \\ 4 \end{array}$ |
| Drawer A3 <br> Chassis <br> A1 or A2 | $\begin{aligned} & \text { F1, F2, F3, F6 } \\ & \text { F4, F5 } \\ & \text { F7 } \\ & \text { F8 } \\ & \text { F9 } \end{aligned}$ | $\begin{gathered} 1 \\ 20 \\ 15 \\ 8 \\ 0.5 \end{gathered}$ |
| Drawer A4 (Control) | F1, F4 <br> F2 <br> F3 <br> F5 <br> F6 | $\begin{array}{r} 6 \\ 12 \\ 3 \\ 8 \\ 5 \\ \hline \end{array}$ |
| Drawer PS1 <br> (Power supply) | $\begin{aligned} & \text { F1, F2, F3 } \\ & \text { F4, F5, F6 } \\ & \text { F7, F11 } \\ & \text { F8, F9, F10 } \\ & \text { F12, F13, F14 } \\ & \text { F15, F16, F17 } \end{aligned}$ | $\begin{array}{r} 8 \\ 2 \\ 6 \\ 20 \\ 5 \\ 12 \\ \hline \end{array}$ |
| Power Control <br> Panel (A5) | F1 | 12 |



Figure 7-9. Location of Parts in Logic Drawer-Panel Opened

## NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1



Figure 7-10. Extended Logic Drawer A2

NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1


Figure 7-11. Extended Power Supply PS 1

NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1


7-28. COMPUTER OPERATIONAL MODES.
7-29. LOGIC OPERATIONS. The computer performs logic operations in any one of four modes of operation which is manually selected by pushing the specific MODE button indicator on control panel 1 (A2). These pushbutton indicators are identified as: LOAD; PHASE STEP; OP STEP; and RUN (refer to figure 7-2). The interconnective logic circuitry is so designed that only one mode at a time can be selected. Logically, mode selection is made by the mode selection circuitry which enables the selected mode and disables the remaining three modes. A brief description of each operational mode (see table 7-7) is given as follows:

1. LOAD - Load mode forces the computer logic to address the first instruction of bootstrap at address $500_{8}$; either main memory or NDRO bootstrap may be referenced, depending on the position of the BOOTSTRAP mode switch. The computer operates at the high-speed rate until after the memory referencing has occurred, and then it reverts to the normal run mode.
2. PHASE STEP - Phase step mode provides normal computer operation, including the memory circuitry, at a controlled rate of speed. Used primarily for logic malfunction isolation, phase step mode may be executed either by manually issuing each successive phase of the master clock through the START STEP position of the RESTART/START STEP switch, or by using the RESTART position of the switch and the low-speed oscillator. The RESTART SPEED CONT potentiometer controls speed of computer operation in the phase step mode. By placing the PHASE REPEAT switch in the up position and selecting a desired phase, the computer repeatedly issues the chosen pulse
at a high rate of speed. If all four phases are selected, a cycle-step operation results.
3. OP STEP - In the OP step mode, the computer operates at a high rate of speed but its operation is stopped at selected intervals throughout the performance of a program and must be manually restarted. During this mode, the operator examines the contents of the various registers for accuracy at specific times throughout the execution of a program. If a malfunction is detected, the operator can determine from register content the approximate point of error in the program. Each operation of the RESTART/START STEP switch steps the computer through an instruction. If the SEQ STEP/STOP switch is off, the computer stops after the I sequence of each Format I instruction. If the switch is on, the computer stops after each major sequence of an instruciton.
4. RUN - Run mode is the normal highspeed operating mode of the computer. All operations not pertaining to malfunction isolation and program debugging are performed in run mode. Although intital program loading is performed in the load mode, the computer reverts to run mode after approximately 2 microseconds of operation.

7-30. WIRE MEMORY (BOOTSTRAP). The computer has $32_{10}$ bootstrap memory address locations $\left(00500_{8}\right.$ through $\left.00537_{8}\right)$ which contain the wired memory bootstrap program for an initial load or bootstrap program. The computer can have a bootstrap written for paper tape or magnetic tape. The wired load program provides capability to enter an intitial program which may subsequently be used to enter more sophisticated programs. These memory address locations have unique characteristics in that they operate in a special type of nondestructive read-out mode. They are not accessible to the programmer for store-type instructions.

7-31. AUTOMATIC RECOVERY MODE. If a fault condition occurs during the running of a program and the AUTO RECOVERY switch is in the up position, and interrupt addresses $00500{ }_{8}$ (starting address of the wired load program). This locks out all interrupts and initiates the wired load program. For paper tape input, the paper
tape must have been placed in the reader (may be positioned on any leader frame) for the recovery to be completed. A fault condition occurring during the running of a program with the AUTO RECOVERY switch in the center position causes a jump to address 00000 . Action continues as programmed.

TABLE 7-7. CONTROL PANEL SWITCH SETTINGS AND RELATED OPERATION

| CONTROL PANEL SWITCHES |  |  |  |  | OPERATION |
| :---: | :---: | :---: | :---: | :---: | :---: |
| RESTART/ <br> START STEP | $\begin{gathered} \text { SEQ STEP/ } \\ \text { STOP } \end{gathered}$ | AUTO RECOVERY | PHASE <br> REPEAT | FUNCTION REPEAT |  |
| Settings With RUN Mode Indicator Lighted |  |  |  |  |  |
| START STEP | Neutral | Down | Down | Down | Initiates normal computer high-speed run. |
| START STEP | Neutral | Up | Down | Down | Initiates normal high-speed run with bootstrap memory referenced after program fault. |
| START STEP | Neutral | Down | Down | Up | Repeat instruction contained in $F$ register at computer high-speed run. |
| Neutral | STOP | Down | Down | Down | Stop computer high-speed operation after the execution of the I sequence of the next instruction. |
| RESTART | Neutral | Either | Down | Either | Restart computer operation after a stop instruction or operation of the SEQ STEP/ STOP switch. |

NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1
TABLE 7-7. CONTROL PANEL SWITCH SETTINGS AND RELATED OPERATION (Continued)

| CONTROL PANEL SWITCHES |  |  |  |  | OPERATION |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \hline \text { RESTART/ } \\ & \text { START STEP } \end{aligned}$ | $\begin{gathered} \text { SEQ STEP/ } \\ \text { STOP } \end{gathered}$ | AUTO RECOVERY | PHASE REPEAT | FUNCTION REPEAT |  |
| Settings Wigh PHASE STEP Mode Indicator Lighted |  |  |  |  | Send indicated phase pulse to computer logic, advance phase generator, and stop. |
| START STEP | Neutral | Either | Down | Either |  |
| RESTART | Neutral | Either | Down | Either | Continuously send sequential phase pulse, as indicated, to computer logic and advance phase generater. |
| START STEP | Neutral | Either | Up | Either | Send a continuous pulse of phase indicated to computer logic at normal high-speed rate. |
| Settings With OP STEP Mode Indicator Lighted |  |  |  |  | Stop computer operation after execution of I sequence of each instruction. |
| START STEP | Neutral | Either | Down | Either |  |
| RESTART | Neutral | Either | Down | Either | Continuously restart computer operation after above listed stop. |
| START STEP | SEQ STEP | Either | Down | Either | Stop computer operation after each major sequence. |
| RESTART | SEQ STEP | Either | Down | Either | Continuously restart computer operation after above listed stop. |
| Settings With LOAD Mode Indicator Lighted |  |  |  |  |  |
| START STEP | Neutral | Down | Down | Down | Jump to address 00500 initiate bootstrap program, clear load mode, and continue operation in run mode. |

Section 7-2. Manual Troubleshooting

## 7-32. MANUAL TROUBLESHOOTING PROCEDURES

7-33. PURPOSE. The diagnostic program is used for rapid detection and isolation when troubleshooting computer casualties; however, when the diagnostic program fails to isolate the casualty, other methods must be used. Therefore, this section contains procedures and tests for manually troubleshooting the computer when diagnostics fail to isolate the casualty. Included in this section are manual tests, program analysis, and manual programing.

7-34, MANUAL TROUBLESHOOTING PROCEDURES. Table 7-7A(1) is a list of manual troubleshooting procedures which contain tests, checks and adjustments from both the MRCs and volume 2, part 1. The list also contains procedure for analyzing the diagnostic program and manual programing. Each procedure is listed by a procedure number, description, MRC, table or paragraph number, and plate number. Table 7-7A(II) contains all procedures listed in table 7-7A(I); however, the procedures in this table are listed by categories. Some procedures are listed more than once, such as the checkerboard memory test because it can test both main memory and control memory. When a category has more than one procedure listed, it may not be necessary to perform all procedures. As an example, the category of main memory lists memory checks and current and voltage adjustments. If the checkerboard memory test and the manual memory test check satisfactorily, current or voltage need not be adjusted.

7-35. PROCEDURE DESCRIPTION TABLE (7-7A). The following information provides a description of the procedures listed in Table 7-7A(I).

1. Verify $A C$ power and $D C$ voltage levels and ripple. Check the l15VAC input to PSI, the $+15,-15$, and -4.5 VDC in drawers A1, A2, A4 and A8, the -7 Reg, -l5 Reg and + 15 Reg in chassis A4A2, and the $+6,+15,-15,-3$ and +3 VDC in drawer A 3 .
2. Check 104 -volt memory protection circuit and check 101-volt memory protection circuit. The 104-volt circuit is checked by monitoring the AC input at PSI and then lowering the input voltage until the ABNORMAL CONDITION lamp is lit, the alarm sounds and the PROGRAM RUN lamp extinguishes. The voltage at this time should be l04VAC and memory should be disabled.

The 101 -volt circuit is checked by positioning Battle Short on, monitoring the output of gJllC-TPl and lowering the input voltage until the output of TPl changes voltage levels. At this time the voltage should be l0IVAC and memory should be disabled.
3. Adjust main memory currents and sense bias voltage. Procedure uses an AC current probe to monitor the X Read/ Write, Y Read/Write and the Inhibit currents. If required, the currents are adjusted on the 7500781 cards for each bank. The sense bias voltage is monitored and adjusted on the 7500781 cards.
4. Adjust the +3 VDC memory voltage. Procedure provides the adjustment of the voltage regulator 00 VR 03 used to drive $Q-1$ which regulates the +3 VDC to main memory.
5. Adjust 104 -volt memory protection circuit and adjust 101 -volt memory protection circuit. This procedure ensures that the $\overline{104 \text {-volt }}$ memory protection circuit is set up correctly by adjusting the cards at locations.

7 J 34 E and 7 J 34 F for a change from a low level to a high level output when the AC input is decreased to 104 volts. It also ensures the 101-volt memory protection circuit is set up correctly by adjusting the card at location gJllc for a change from a low level to a high level when the input voltage is decreased to 101VAC.
6. Adjust control memory (initial adjustment) and adjust control memory (fine adjustment). This procedure monitors and adjusts the Regulated +V and -V voltages for the control memory digit drivers and the -7 volts sense bias to the control memory sense amplifiers. Procedure also ensures the pulse outputs of bits 0-17 of the sense amplifiers is aligned properly with the control memory strobe pulse. The procedure also checks the limits of the + and - Regulated voltages and sets up the Read and Write currents.
7. Adjust clock cycle timing and phase pulse timing. Procedure monitors the output of the odd-and-even phase generators in the master clock and adjusts the taps on delay lines 3 J 35 C and 3 J 35 D to ensure phases $1,2,3$, and 4 are the correct pulse width and cycle period in the normal and marginal condition.
8. Adjust main memory strobe timing pulse. Procedure monitors the strobe enable pulse in main memory timing and the sense amplifier outputs bits $0-17$ of all 7500651 cards. The taps of delay line 50 MT 21 at gJ25C are moved to achieve the correct width of the strobe enable and the timing between the strobe and the sense pulses.
9. Adjust slow interface I/O acknowledge timing. Procedure checks and adjusts the correct delay time of EF/OD acknowledge delay lines gJ31G and gJ32G and ID acknowledge lines gJ28G and gJ29G. A short output routine is used to provide enabling signals for checking and adjusting the delay lines. Since only an output routine is used, the ID acknowledge delays lines are adjusted in the OD acknowledge delay line locations and then reinserted in their original locations.
10. Manual method of intercomputer load. Procedure provides a manual method of rapidly transferring the contents of one Mk 152 computer to a second Mk 152 computer via an intercomputer channel. This includes the transfer of the operational program or of diagnostics and special routines.
11. Maintenance turn-on procedure. The maintenance Turn-On (MTO) procedure (table 7-l) provides a manual means for checking computer power, indicators, switches, and front panel registers.
12. Checkerboard Memory Test. This test (table 7-8) is a quick-and-easy check to determine if memory has any 651 card casualties. The test first clears memory and then stores a pattern of all one's in the odd locations. An ADD instruction is then used to add memory to AL. Since memory contains alternate positive and negative zero's, AL should remain clear. Since this test may not detect casualties in cards other than $651^{\prime} \mathrm{s}$ it is recommendey that a test to store all one's and a test to store all zero's always be run to completely check-out memory. This procedure is also essential to determine error patterns. This test should be used with the Memory Test Check Flow Chart (figure 7-13). Refer to para 7-44D for a sample memory troubleshooting problem.
13. Manual Memory Test Procedure. A test (table 7-9) that will store all one's or zero's in memory is one possible way to determine error patterns in memory. In this test, either all one's or zero's (negative or positive) are stored throughout memory. For a detailed look at the error patterns, an ENTAL ( $f=12$ ) instruction is recommended using OP STEP mode and RESTART. This test should be used with the Memory Test Check Flow Chart (figure 7-13). Refer to para 7-44D for a sample memory troubleshooting problem.
)CEDURES AND CATEGORIES


## THIS PAGE INTENTIONALLY LEFT BLANK

14. 7002013 PCC TEST. Refer to paras $7-39 \mathrm{~A}, 7-39 \mathrm{~B}, 739 \mathrm{C}$, figure $7-14 \mathrm{~A}$, and tables 7-9A and 7-9B.
15. 7002060 PCC TEST. Refer to paras $7-39 A, 7-39 B, 7-39 D$, figure 7-14A, and tables 7-9A and 7-9C.
16. 7002070 PCC TEST. Refer to paras $7-39 A, 7-39 B, 7-39 D$, figure 7-14A, and tables 7-9A and 7-9D.
17. Program analysis. Refer to para 7-36.
18. Manual loading (writing) into addresses. Refer to para 7-41.
19. Manual reading from addresses. Refer to para 7-42.
20. Inspect and change routine. Refer to para 7-43 and table 7-10.

7-36. PROGRAM ANALYSIS. Whenever the Diagnostics Program loads but fails to pinpoint the error location in the fault isolation tables, the operator can implement manual troubleshooting procedures. An essential step in manual troubleshooting is to analyze the program. A listing of the Diagnostics Program can be found in volume 2 part 2A and a description of the routines and subroutines can be found in volume 1 chapter 5. By studying the program listing, the operator may narrow the search to a failing routine or to an instruction. When the diagnostics detect but fails to isolate the casualty, the computer will be in one of several conditions: Program Stop, Program Run (Loop or Halt), Fault or Program Run and Fault. The following subparagraphs explain the methods used to analyze the different conditions.

1. Program Stop. Record P Register and, using program listing, determine what subroutine is failing, then analyze subroutine to determine what function of the computer is being tested. Run through subroutine in OP STEP mode by following manual troubleshooting procedures to locate faulty instruction, then phase-step the instruction to determine failure. Replace faulty module and re-run diagnostics routine.
2. Program Run (Loop). If running computer is looping, set OP STEP mode and step computer to determine looping area. Refer to program listing and determine if loop is within the address limits of the program being run. If not within address limits, attempt to determine what caused program to jump outside its limits, then reload diagnostics and rerun program. If within program limits, using program listing, determine if any instructions were changed. If instructions were changed, attempt to determine cause of instruction change (i.e., bits picked up or dropped, etc.) before reloading and rerunning the program. If, on the other hand, no instructions were changed, run through the subroutines in OP STEP mode to determine the failing instruction. Next, use PHASE STEP mode to isolate the faulty instruction and associated modules and rerun the diagnostics routine.
3. Program Run (Halt). Use Program Stop procedure.
4. Fault or Program Run and Fault. Using program listing, attempt to determine why computer faulted. If possible, try to determine which subroutine is failing and then OP STEP or PHASE STEP until an error is found.

7-37 thru 7-39 Deleted.

## THIS PAGE INTENTIONALLY LEFT BLANK



NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1
TABLE 7-8. CHECKERBOARD MEMORY TEST


TABLE 7-8. CHECKERBOARD MEMORY TEST (Cont'd)

| Step | Procedure | Comment |
| :---: | :---: | :---: |
| 14 | Place SEQ STEP/STOP switch to STOP. |  |
| 15 | Release P register bit O. |  |
| 16 | Master Clear Computer. |  |
| 17 | Place $f=14$ in Function Code register. |  |
| 18 | Momentarily place RESTART/START STEP switch to START STEP. |  |
|  | NOTE: AL should remain clear. If AL does not remain clear, run the memory tests in Table 7-9 to determine fault pattern. |  |
| 19 | Place SEQ STEP/STOP switch to STOP. |  |
| 20 | Master Clear Computer. |  |
| 21 | Place $\mathrm{f}=44$ in Function Code register. |  |
| 22 | Place 7777778 in AL. |  |
| 23 | Repeat steps 7 through 9. | Stores negative zero in memory. |
| 24 | Ensure AL is clear. |  |
| 25 | Repeat steps 12 through 19. | In step 13, a positive zero will be placed in odd locations. |
| 26 | Place FUNCTION REPEAT switch down. |  |
| 27 | Master Clear Computer. |  |

TABLE 7-9. MANUAL MEMORY TEST PROCEDURE

| Step | Procedure | Observation |
| :---: | :---: | :---: |
|  | PRELIMINARY |  |
| 1 | Energize computer by pressing POWER switch to ON. | POWER indicator is lit. |
| 2 | Ensure the following switches are positioned as described: |  |
|  | INDICATE-OFF-INDICATE/SET | INDICATE/SET (Down) |
|  | SEQ STEP-STOP | Neutral |
|  | RESTART-START STEP | Neutral |
|  | FUNCTION REPEAT | Down |
|  | PHASE REPEAT | Down |
|  | DISC ADV P | Down |
|  | EXT SYNC | DISC (Up) |
|  | RTC | DISC (Up) |
|  | BOOTSTRAP MODE | MAIN MEMORY (Down) |
| 3 | Ensure peripheral equipments are disabled to prevent external interrupts from disturbing memory. | All I/O indicators on the I/O front panel(s) remain clear after step 4 is pertormed. |
| 4 | Press I/O CLEAR-MASTER CLEAR switch to MASTER CLEAR. | All I/O front panel indicators are clear. |
| 5 | Position FUNCTION REPEAT switch up. |  |
|  | STORE ONES IN MEMORY |  |
| 6 | Press RUN MODE indicator. | RUN MODE indicator is lit. I SEQ DES indicator is lit. |

NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1
TABLE 7-9. MANUAL MEMORY TEST PROCEDURE (Cont'd)

| Step | Procedure | Observation |
| :---: | :---: | :---: |
| 7 | Set FUNCTION CODE Register to $44{ }_{(8)}{ }^{\circ}$ | FUNCTION CODE Register $=44{ }_{(8)}{ }^{\circ}$ |
| 8 | Set AL Register to 777777 | $\begin{equation*} \text { AL-Register }=777777 \tag{8} \end{equation*}$ |
| 9 | Press RESTART-START STEP switch to START STEP. | P-Register advances at high speed. PROGRAM RUN indicator is lit. |
| 10 | Press SEQ STEP-STOP switch to STOP. <br> CHECK CONTENTS OF MEMORY | P-Register stops advancing. PROGRAM RUN indicator is extinguished. |
| 11 | Press OP STEP MODE indicator. | OP STEP MODE indicator is lit. |
| 12 | Set FUNCTION CODE Register to 12 (8) | FUNCTION CODE Register $=12(8)^{\circ}$ |
| 13 | Clear P- and AL-Registers. | P - and AL-Registers $=0$. |
| 14 | Turn RESTART SPEED CONT knob fully counterclockwise. |  |
| 15 | Position RESTART-START STEP switch to RESTART. | P-Register advances slowly. <br> AL-Register = 1 for store ones, 0 for store zeros. |
| 16 | Adjust RESTART SPEED CONT knob as desired. <br> NOTE: Do not advance P too rapidly or errors may not be displayed in AL-Register long enough to be observed. | P-Register advances faster when knob is turned clockwise, advances slower when turned counterclockwise. |

NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1
TABLE 7-9. MANUAL MEMORY TEST PROCEDURE (Cont'd)

| Step | Procedure | Observation |
| :---: | :---: | :---: |
| 17 | Inspect all addresses and note locations and patterns of any failing addresses. | Contents of AL-Register should $=777777$ (8) for Store One's or 000000 for store Zeroe's. |
| 18 | Return RESTART-START STEP switch to neutral. <br> STORE ZEROE'S IN MEMORY | P-Register stops advancing. |
| 19 | Press RUN MODE indicator. | RUN MODE indicator is lit. |
| 20 | Set FUNCTION CODE Register to 44(8)* | FUNCTION CODE Register $=44$ (8) |
| 21 | Clear AL-Register. | AL-Register $=000000$. |
| 22 | Press RESTART-START STEP switch to START STEP. | P-Register advances at high speed. |
| 23 | Press SEQ STEP-STOP to STOP. <br> CHECK CONTENTS OF MEMORY | P-Register stops advancing. |
| 24 | Perform steps 11 through 18. |  |
| 25 | Return all switches to normal. |  |

7-39A. PRINTED CIRCUIT CARD TESTS. Several Printed Circuit Card (PCC) tests are presented herein as supplementary troubleshooting aids. They are recommended for use only after normal troubleshooting practices such as diagnostic tests, maintenance turn-on procedure, and memory checks have been tried unsuccessfully to isolate a particular casualty. Each PCC test consists of a short program designed to energize pertinent logic gates so that the maintenance technician can observe and qualitively analyze the gate output waveforms on an oscilloscope. Table 7-9A specifies switch positions for the tests. Figure 7-14A presents several examples of abnormal output pulses that may be encountered during performance of these tests.

7-39B. Test Notes. The following factors can affect PCC test validity. They should be carefully considered when analyzing pulse oscilloscope waveforms.

1. Pulse Characteristics. The ideal pulse amplitude is 0 volts to -4.5 volts (negative or positive - going pulse). Unless otherwise noted, all pulse widths should be at least 0.07 usec wide and no less than 4 volts in amplitude. If a pulse does not meet these criteria, either replace the card immediately or monitor it closely as a future source of trouble. Before rejecting a card however, check to ensure that none of the inputs and outputs are the source of trouble.
2. Pulse Differences. Many of the pulses shown in the PCC test tables may appear slightly different in width or shape. Minor differences may be due to computer timing, type of oscillos cope and adjustment of equipment. However, unless otherwise noted, all pulses should meet minimum amplitude and width criteria as illustrated in the tables.
3. Procedure after Special Instruction. After each special instruction such as stopping the program, depressing a lamp, positioning a switch, or grounding a test block, always proceed as follows: Remove any ground; reposition switches to their initial position; and stop, master clear, and restart the program prior to continuing with the test.
4. Reference OP. For Test Block (TB), Plate (P) Number, and Gate, refer to OP 3514 Volume 2 Part 3, First revision.
5. Scope Settings. Slope and scale indicate suggested settings on oscilloscope. Unless otherwise noted, scale setting and pulse width are in usec measured at the $50 \%$ point.
6. Grounded Scope Probe. Ensure that the scope probe is grounded for all measurements.
7. Applicability of Tests. Each test was designed to check $16 \mathrm{I} / \mathrm{O}$ channels; however, if a particular computer has only $8 \mathrm{I} / \mathrm{O}$ channels, all references to chassis A8A1 (9) and A8A2 (10) can be disregarded. Unless otherwise noted, measurements are the same for all I/O chassis.

7-39C. 7002013 PCC TEST. The 7002013 PCC test (Table 7-9B) provides all necessary instructions and test points for energizing and observing the 7002013 PCC logic gate output pulses as well as waveforms for comparison. This test is especially useful for troubleshooting intermittent computer casualities. The output logic gates of a defective 7002013 PCC tend to decrease in amplitude and width. This deterioration of an enabling signal can result in intermittent troubles such as computer faults and loading problems which are difficult to isolate through use of normal troubleshooting procedures.

7-39D. 7002060 AND 7002070 PCC TESTS. Both the 7002060 PCC test (Table 7-9C) and the 7002070 PCC test (Table 7-9D) comprise a short computer program designed to energize relevant logic gates. The tests identify pertinent test points and provide all instructions necessary for monitoring the PCC output logic pulses. Waveforms are included for analysis. Neither test should be performed until after all other troubleshooting procedures such as are normally employed have failed to isolate a casualty.

7-40. MANUAL PROGRAMING. By studying the program listing, the operator can often narrow his search to one instruction or area of the computer. The operator may have to write a small program and manually enter it to aid in trouble isolation. The following subparagraphs provide:

1. Methods for manually entering programs.
2. A manual method for use in reading from memory.
3. A short inspect-and-change routine.

7-41. Manual Loading (Writing) Into Addresses. The procedure for manually entering a word into storage can be varied. One way is with a Store AL ( $\mathrm{f}=44$ ) instruction using the following procedure:

1. Press SEQ STEP/STOP switch to STOP.
2. Press I/O CLEAR/MASTER CLEAR switch to MASTER CLEAR.
3. Set the P register to one less than the address of the desired storage address.
4. Set the FUNCTION CODE register to 448.
5. Place FUNCTION REPEAT switch in the up position.
6. Press MODE OP STE P switch.
7. Set the word to be stored in AL register.
8. Press RESTART/START STEP switch to START STEP. (Repeat step 8 for firsttime operation.)
With step 8 completed, the computer stops and the word in the AL register is trans ferred to the desired memory location. To repeat the procedure, perform steps 7 and 8 only.

7-42. Manual Reading From Addresses. Manual reading into the AL register involves the use of the ENTER AL instruction ( $\mathrm{f}=12$ ). With this instruction, the contents of any memory address can be observed through use of the following procedures:

1. Press SEQ STEP/STOP switch to STOP.
2. Press I/O CLEAR/MASTER CLEAR switch to MASTER CLEAR.
3. Set the P register to one less than the address of the word to be entered into the AL register.

TABLE 7-9A. SWITCH POSITIONS FOR THE 7002013, 7002060, and 7002070 PC CARD TESTS.

| Power Panel (A5) |  |
| :---: | :---: |
| SWITCH | POSITION |
| POWER | ON |
| DISC ALARM-RESET ALARM | NEUTRAL |
| BATT LE SHORT | OFF |
| INDICATE-OFF-INDICATE/SET | INDICATE/SET |
| Control Panel 1 (A2) |  |
| FUNCTION REPEAT | DOWN |
| PHASE REPEAT | DOWN |
| AUTO RECOVERY | DOWN |
| DISC ADV P | DOWN |
| MODE | RUN |
| Control Panel 2 (A4) |  |
| PROGRAM STOPS | DOWN |
| PROGRAM SKIPS | DOWN |
| EXT SYNC DISC | UP |
| RTC DISC | UP for 7002060 and 7002070 |
|  | DOWN for 7002013 |
| BOOTSTRAP | NDRO |
| I/O Panel (A1) |  |
| CHANNEL INTER-COMPUTER/ | CHANNEL NORMAL |
| CHANNEL FUNCTION | SINGLE |


ov

$$
-4.5 \mathrm{~V}
$$

NARROW PULSE


LOW AMPLITUDE

$-4.5 \mathrm{~V}$
LOW AMPLITUDE AND RINGING
$\xrightarrow[C O M]{ } \mathrm{OV}$
OV
$-4.5 \mathrm{~V}$
CONSTANT HIGH


CHANGING AMPLITUDE

OV
$-4.5 \mathrm{~V}$
CONSTANT LOW

Figure 7-14A. Abnormal Output Pulses

TABLE 7-9B
7002013 Printed Circuit Card Test

1. At Computer Mk 152, enter the following program (Refer to Paragraph 7-41 for loading procedures):

| Location | Instruction | Location | Instruction |
| :--- | :---: | :---: | :---: |
| 4000 | 503400 | 4032 | 000002 |
| 4001 | 360366 | 4033 | 000002 |
| 4002 | 124012 | 4034 | 124037 |
| 4003 | 450011 | 4035 | 040001 |
| 4004 | 734003 | 4036 | 444037 |
| 4005 | 124057 | 4037 | 501200 |
| 4006 | 440012 | 4040 | 000004 |
| 4007 | 400014 | 4041 | 000004 |
| 4010 | 400015 | 4042 | 124045 |
| 4011 | 501400 | 4043 | 040001 |
| 4012 | 503000 | 4044 | 444045 |
| 4013 | 503600 | 4045 | 502600 |
| 4014 | 503200 | 4046 | 504400 |
| 4015 | 507310 | 4047 | 505600 |
| 4016 | 507201 | 4050 | 510000 |
| 4017 | 360017 | 4051 | 020000 |
| 4020 | 700017 | 4052 | 614053 |
| 4021 | 504722 | 4053 | 240000 |
| 4022 | 124025 | 4054 | 260000 |
| 4023 | 040001 | 4055 | 734020 |
| 4024 | 444025 | 4056 | 344013 |
| 4025 | 501600 | 4057 | 764060 |
| 4026 | 124031 | 4060 | 000000 |
| 4027 | 040001 | 4061 | 400015 |
| 4030 | 444031 | 4062 | 501400 |
| 4031 | 501100 |  | 544060 |

2. Position computer switches as shown in Table 7-9A.
3. Set $P$ Register equal to 0040008 .
4. Ensure that all peripheral equapment is maintained in a strict off-line condition.
5. Momentarily set RESTART/START STEP switch to START STEP. Program RUN lamp should now be lit.
6. Use an oscilloscope to monitor and analyze pulses at the specified test blocks for abnormal indications as defined in Test Notes (para. 7-39B).

## Chassis A1A1(1), A1A2 (2), A8A1 (9) and A8A2 (10) TB1

| TB1 | Slope | Scale | Pulse | Plate No. | Gate |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 12 F | $(-)$ | . 1 | . 1 | 6 | $9 \mathrm{gC03}$ |
| 12G | (-) | . 1 |  | 6 | $9 \mathrm{gC02}$ |
| 17G | $(-)$ | . 1 |  | 6 | 9gN61 |
| 18F | (-) | . 1 |  | 6 | $9 \mathrm{gN63}$ |
| 20 E | (+) | . 1 |  | 58 | g3N60 |
| 20F | (-) | . 1 |  | 58 | 9 gN 62 |
| 21D | (-) | . 1 |  | 58 | g4N60 |
| 21 F | (-) | . 1 |  | 58 | 9 gN 64 |
| 31 C | (+) | . 1 |  | 68 | 3 gN 50 |

NOTE: To monitor TB1 32C press and hold FUNCTION PRIORITY indicator/switch EI ODD for chassis (1) or (9) or EI EVEN for chassis (2) or 10).

Chassis A1A1(1), A1A2 (2), A8A1(9) and A8A2 (10) TB1

| TB1 | Slope | Scale | Pulse | Plate No. | Gate |
| :--- | :--- | :--- | :--- | :--- | :--- |
| 32 C | $(+)$ | .1 | .1 | .1 | 68 |
| 32 D | $(-)$ | .1 | 6 | $3 \mathrm{gN51}$ |  |
| 32 E | $(-)$ | .1 | .1 | $8 \mathrm{gC04}$ |  |
| 32 F | $(-)$ | .1 | .1 | 6 | $8 \mathrm{gC03}$ |
| 32 G | $(-)$ | . .1 | .1 | 6 | $8 \mathrm{gC02}$ |
|  |  |  | $6 \mathrm{gC01}$ |  |  |

Chassis A1A1 (1), A1A2 (2), A8A1 (9) and A8A2 (10) TB2

| TB2 | Slope | Scale | Pulse | Plate No. | Gate |
| :--- | :---: | :---: | :---: | :---: | :---: |
| 1 E | $* *$ |  |  | 60 | $9 \mathrm{gJ12}$ |
| 12 G | $(-)$ | .1 | .1 | 58 | $1 \mathrm{gE70}$ |
| 13 C | $(-)$ | .1 | .06 usec | 59 A | 33 Gg 0 |

[^2]7-48D

TABLE 7-9B
7002013 Printed Circuit Card Test (Continued)

Chassis A1A1(1), A1A2 (2), A8A1(9) and A8A2 (10) TB2


NAVSEA OP 3514 (PMS/SMS) VOLUME 2 PART 1

TABLE 7-9B
7002013 Printed Circuit Card Test (Continued)

Chassis A2A1(3) TB2

| TB2 | Slope | Scale | Pulse | Plate No. | Gate |
| :--- | :---: | :---: | :---: | :---: | :---: |
| 29 G | $(-)$ | .5 | $\boxed{.5} 1.52$ | 15 | 11 T 42 |
| 30 G | $(-)$ | .5 | $\boxed{5} \sqrt{1.5}$ | 15 | 13 T 44 |

## Chassis A2 A2 (4) TB1

| TB1 | Slope | Scale | Pulse | Plate No. | Gate |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 20A | (-) | . 1 | $7.15$ | 20 | 29N04 |
| 20B | (+) | . 1 | . | 20 | 09N05 |
| 20 C | (+) | . 1 |  | 20 | 09N04 |
| 21A | (-) | . 1 |  | 20 | 29N05 |
| 21B | $(-)$ | . 1 |  | 20 | 19N05 |
| 21G | (-) | . 1 |  | 20 | 19N04 |
| 24 C | (-) | . 1 | 7 | 21 | 29N07 |
| 24D | (-) | . 1 | . | 21 | 19N07 |
| 24G | (+) | . 1 | . | 21 | 09N07 |

## Chassis A2A4 (4) TB2

| TB2 | Slope | Scale | Pulse | Plate No. | Gate |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 12A | $(-)$ | . 1 | $2.1$ | 18 | 38N02 |
| 12B | $(-)$ | . 1 |  | 18 | 39N02 |
| 12 C | $(-)$ | . 1 | 2. | 18 | 49N02 |
| 12D | (-) | . 1 | 2 | 18 | 29N02 |
| 12 E | \% (-) | . 1 | 2.1 | 18 | 19N02 |
| 12 F | $(-)$ | . 1 | 7.1 | 18 | 09N02 |
| 19F | (+) | . 1 | . | 19 | 09N06 |
| 19G | $(-)$ | . 1 |  | 19 | 09N03 |
| 22 A | $(-)$ | . 1 |  | 19 | 49N06 |
| 22 B | (-) | . 1 |  | 19 | 49N03 |
| 22 C | (-) | . 1 |  | 19 | 39N06 |
| 22D | $(-)$ | . 1 | 2.15 | 19 | 39N03 |
| 22 E | (-) | . 1 | 2. | 19 | 29N03 |
| 22 F | $(-)$ | . 1 | 2 | 19 | 19N03 |
| 24A | $(-)$ | . 1 | $2.4$ | 17 | 59N01 |
| 24B | $(-)$ | . 1 | $L$ | 17 | 79N01 |
| 24 C | $(-)$ | . 1 |  | 17 | 49N01 |
| 24D | $(-)$ | . 1 |  | 17 | 39N01 |
| 24 E | $(-)$ | . 1 |  | 17 | 29N01 |
| 24 F | (-) | . 1 | 2.5 | 17 | 19N01 |

Chasis A2A4(4) TB2

| TB2 | Slope | Scale | Pulse | Plate No. | Gate |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 25A | (+) | . 5 | $\sqrt{2}$ | 26 | 49N09 |
| 25B | (-) | . 1 |  | 26 | 09N09 |
| 25 C | $(-)$ | . 5 |  | 26 | 19N09 |
| 25 F | (-) | . 1 |  | 38 | 19E40 |
| 25G | (-) | . 1 |  | 38 | 19E44 |
| 25D | (-) | . 1 |  | 26 | 29N09 |
| 25E | $(-)$ | . 5 |  | 26 | 39N09 |
| 32 C | (-) | . 1 |  | 5 | 94 C 04 |
| 32 D | $(-)$ | . 1 |  | 5 | 84 C 04 |
| 32 E | $(-)$ | . 1 |  | 5 | 84 C 03 |
| 32 F | $(-)$ | . 1 |  | 5 | $84 \mathrm{C02}$ |
| 32G | $(-)$ | . 1 |  | 5 | 84 C 01 |

Chassis A4A1(7) TB1
TB1 Slope Scale Pulse Plate No. Gate

| 1 E | (-) | . 1 | $7.5)^{2}$ | 14 | 51 T 24 |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 1 F | (-) | . 1 | $7.5 \mu$ | 14 | 51 T 21 |
| 1G | (-) | . 1 | . | 14 | 51 T 13 |
| 2 E | (-) | . 1 |  | 23 | 18N13 |
| 2 F | (-) | . 1 | 7.25 | 23 | 19N13 |
| 2G | (-) | . 1 |  | 23 | 09N13 |
| 3C | (-) | . 1 | 1.15 | 23 | 39N13 |
| 3D | (-) | . 1 |  | 23 | 29N13 |
| 3E | $(-)$ | . 1 | $25$ | 23 | 11N13 |
| 3 F | (-) | . 1 | .25 | 23 | 17N13 |

NOTE: To monitor TB1 4B depress and hold FUNCTION PRIORITY indicator/switch EI ODD.

| 4B | (-) | . 1 | 1 | 22 | 39N12 |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 4 C | (-) | . 1 | 1 | 22 | 37N12 |
| 4 E | (-) | . 1 |  | 22 | 29N12 |
| 4 F | $(-)$ | . 1 | . | 22 | 19N12 |
| 5G | (-) | . 1 |  | 22 | 09N12 |
| 6A | (-) | . 1 | $\cdots$ | 106 | 10E19 |
| 6 E | (-) | . 1 | $7.1{ }^{2}$ | 22 | 49N12 |
| 10 C | (-) | . 1 |  | 31 | 10E60 |
| 10D | (-) | . 1 | . 1 | 31 | 00E60 |

TABLE 7-9B
7002013 Printed Circuit Card Test (Continued)

Chassis A4A1(7) TB1
TB1 Slope Scale Pulse Plate No. Gate

> NOTE: TB1 15 F will be a low level and TB1 15 G will be a high level for MODs 1 and 5 . There will be a pulse for MODs $0,2,3$ and 4 .

| 15 F |  |  |  | 50 | 16V34 |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 15G |  |  |  | 50 | 17V34 |
| 23 F | $(-)$ | . 5 | $25$ | 14 | 12G19 |
| 25 F | $(-)$ | . 1 | $7.15$ | 37 | 09N15 |
| 25G | $(-)$ | . 1 | 7.15 | 37 | 19N15 |
| 26 F | (-) | . 1 | 1 | 37 | 09N14 |
| 27 E | $(-)$ | . 1 | 7.15 | 37 | 39N14 |
| 27F | $(-)$ | . 1 | $7.15$ | 37 | 19N14 |
| 27G | (-) | . 1 | $7.1{ }^{2}$ | 37 | 29N14 |
| 30 F | $(-)$ | . 1 |  | 14 | $53 \mathrm{T13}$ |
| 31D | $(-)$ | . 1 | $15$ | 6 | 95 C 04 |
| 31 E | $(-)$ | . 1 | - | 6 | 95C03 |
| 31 F | $(-)$ | . 1 | $2 \cdot 1$ | 6 | 95 C 02 |
| 31G | $(-)$ | . 1 | - | 6 | $95 \mathrm{C01}$ |
| 32D | $(-)$ | . 1 | 1 | 6 | 85C04 |
| 32 E | $(-)$ | . 1 | $7.1$ | 6 | 85C03 |
| 32 F | $(-)$ | . 1 | 1 | 6 | 85 C 02 |
| 32G | $(-)$ | . 1 | $2.15$ | 6 | 85 C 01 |

Chassis A4A1(7) TB2

| TB2 | Slope | Scale | Pulse | Plate No. | Gate |
| :--- | :---: | :---: | :---: | :---: | :---: |
| 3G | $* *$ |  |  | 7 | 09 J 11 |
| 4B | ${ }^{*}$ |  |  | 7 | 10J15 |
| 7G | $(-)$ | .1 | 7.15 | 55 | 21 E 15 |
| 8G | $(-)$ | .1 | 2.15 | 55 | 20 E 15 |

NOTE: To see pulse at TB2 14 F ; STOP, hold MASTER CLEAR down, push priority OD ODD.

| 14 F | (-) | . 1 | 1.15 | 49 | 13 E 00 |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 15A | $(-)$ | . 1 | 7.15 | 49 | $33 \mathrm{E00}$ |
| 15C | (-) | . 1 | 2.1 | 49 | 23 EOO |
| 15D | $(-)$ | . 1 | 2.15 | 49 | 15 EOO |
| 15E | (-) | . 1 | 7.15 | 49 | 14 EOO |
| 15G | (+) | . 1 | . 12 | 49 | 04EOO |
| 19G | (-) | . 1 | 1.15 | 54 | 03N41 |

Chassis A4A2 (8) TB1

| TB1 | Slope | Scale | Pulse | Plate No. | Gate |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 5B | $(-)$ | . 1 |  | 107 | 30NOO |
| 5 C | (+) | . 1 | . | 107 | 20NOO |
| 8G | $(-)$ | . 1 | $7$ | 25 | 20N11 |
| 18G | (+) | . 5 | 2.0 | 27 | 02G37 |
| 19G | $(-)$ | . 5 | 22 | 27 | 03G37 |
| 24C | (+) | . 1 |  | 21 | 09N08 |
| 24 E | ** |  |  | 21 | 19N08 |
| 24 F | $(-)$ | . 1 |  | 21 | 29N08 |
| 25 C | $(-)$ | . 1 |  | 25 | 09N11 |
| 25D | (-) | . 1 |  | 25 | 11N11 |
| 25 E | $(-)$ | . 1 |  | 25 | 17N11 |
| 25 F | $(-)$ | . 1 |  | 25 | 18 N 11 |
| 25 G | $(-)$ | . 1 |  | 25 | 19N11 |
| 26B | (-) | . 1 |  | 25 | 29N11 |
| 26 F | $(-)$ | . 1 |  | 25 | 49N10 |
| 26D | (-) | . 1 |  | 25 | 39N11 |
| 27A | $(-)$ | . 1 | org | 24 | 09N10 |
| 27 C | $(-)$ | . 1 |  | 24 | 19N10 |
| 27G | (-) | . 1 | 1.1 | 24 | 39N10 |
| 27 E | ** |  |  | 24 | 29N10 |
| 32 G | $(-)$ | . 1 | $2.1$ | 6 | 86C01 |

Chassis A4A2 (8) TB2

| TB2 | Slope | Scale | Pulse | Plate No. | Gate |
| :--- | :--- | :--- | :--- | :--- | :--- |
| 10 B |  |  |  | 122 | 33 CT 10 |
| 11 A | $(-)$ | .1 |  | 122 | $01 \mathrm{ST10}$ |
| 11 B | $(-)$ | .1 | 15 | 122 | $33 \mathrm{CT11}$ |
| 11 D | $(-)$ | .1 | 15 | 122 | 33 CT 13 |
| 11 C | $(-)$ | .1 | .15 | 122 | 33 CT 12 |

NOTE: To monitor TB2 18G and 20E momentarily depress LOAD MODE indicator/switch.

| 18G | (-) | . 1 |  | 25 | 49N11 |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 20 E | $(-)$ | . 1 | . 15 | 122 | 31 BT 10 |

[^3]
## NAVSEA OP 3514 (PMS/SMS) VOLUME 2 PART 1

NOTE: The 7002013 cards at the locations shown in Column A of the following PCC substitution listing do not have test points for both gates and cannot be properly monitored. However, the cards in Column A can be switched with the cards in Column $B$ and then monitored at the TBs. All are negative-going pulses. Note that some cards have two gates to monitor.

7002013 PC Card Substitution Listing

| A | B | PLATE NO. | TB | GATE | TB | GATE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 3J13E | 3J15 F | 9 | TB2 29B | 03 T 22 |  |  |
| 3J15A | 3J26A | 14 | TB1 7B | 05G25 | TB1 7E | 15G25 |
| 3J19D | 3J27D | 12 | TB1 5G | 12 E 20 | TB1 6G | 22 E 20 |
| 3J26B | 3 J 25 E | 16 | TB1 8G | 21 T 22 |  |  |
| 3J32D | 3J25D | 16 | TB1 10G | 03G22 | TB19E | $21 \mathrm{T14}$ |
| 3 3 32 E | 3J24A | 15 | TB2 29G | 11 T 42 |  |  |
| 3 J 33 E | 3J25A | 15 | TB2 21G | 13G20 |  |  |
| 8J2D | 8J17D | 25 | TB1 26B | 29N11 |  |  |
| 8J16A | 8J16D | 24 | TB1 27G | 39N10 |  |  |

TABLE 7-9C
7002060 Printed Circuit Card Test

1. At Computer Mk 152 enter the following program (Refer to Paragraph 7-41 for loading procedures):

| Location | Instruction | Location | Instruction | Location | Instruction |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 1000 | 507201 | 1026 | 714200 | 1054 | 341000 |
| 1001 | 507310 | 1027 | 506000 | 1055 | 000000 |
| 1002 | 402000 | 1030 | 162000 | 1056 | 700017 |
| 1003 | 121012 | 1031 | 502601 | 1057 | 441100 |
| 1004 | 442000 | 1032 | 222000 | 1060 | 360006 |
| 1005 | 101013 | 1033 | 502300 | 1061 | 131066 |
| 1006 | 505500 | 1034 | 341035 | 1062 | 521101 |
| 1007 | 504477 | 1035 | 502200 | 1063 | 511100 |
| 1010 | 042000 | 1036 | 341037 | 1064 | 451066 |
| 1011 | 241000 | 1037 | 502100 | 1065 | 731061 |
| 1012 | 262000 | 1040 | 341041 | 1066 | 500100 |
| 1013 | 062000 | 1041 | 505200 | 1067 | 501500 |
| 1014 | 322000 | 1042 | 752002 | 1070 | 500200 |
| 1015 | 360001 | 1043 | 462002 | 1071 | 501600 |
| 1016 | 422002 | 1044 | 761055 | 1072 | 500300 |
| 1017 | 142000 | 1045 | 506200 | 1073 | 501700 |
| 1020 | 506300 | 1046 | 641047 | 1074 | 502700 |
| 1021 | 502000 | 1047 | 022000 | 1075 | 571100 |
| 1022 | 742002 | 1050 | 501100 | 1076 | 341060 |
| 1023 | 532000 | 1051 | 000000 | 1077 | 551055 |
| 1024 | 561001 | 1052 | 000000 | 1100 | 000000 |
| 1025 | 722000 | 1053 | 503000 | 1101 | 777700 |

2. Position Computer switches as shown in Table 7-9A.
3. Set P Register equal to $001000{ }_{8}$.
4. Ensure that all peripheral equipment is maintained in a strict off-line condition.
5. Momentarily set RESTART/START STEP switch to START STEP. Program RUN lamp should now be lit.
6. Use an oscilloscope to monitor and analyze pulses at specified test blocks for abnormal indications as defined in Test Notes (para 7-39B).

Chassis A1A1(1), A1A2 (2), A8A1(9) and A8A2 (10) TB1

| TB1 | Slope | Scale | Pulse | Plate No. | Gate |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 4D | $(-)$ | . 1 | . 45 | 65 | 11 Vg 0 |
| 4E | $(-)$ | . 1 | 4 | 65 | 11 Vg 1 |
| 6 F | $(-)$ | . 1 | . 45 | 65 | 11Vg2 |
| 6G | $(-)$ | . 1 | . 4 | 65 | 11 Vg 3 |
| 19E | $\left.{ }^{+}\right)$ | . 1 | 12 | 58 | g2N60 |
| 20G | (+) | . 1 | . 125 | 58 | 8gN65 |

NOTE: To monitor following TBs stop the program, press SEQ STEP/STOP switch to STOP) and position I/O CLEAR/MASTER CLEAR switch to MASTER CLEAR. For TB1-6D and -6 E , on I/O panel Al set E1 MON CHAN 1 for chassis (1) and (9) or CHAN 0 for chassis (2) and (10). For TB1-4F, set CHAN 5; and for TB1-4G and 5G, set CHAN 7 for chassis (1) and (9) or CHAN 6 for chassis (2) and (10). Always master-clear after each channel is set.

Chassis A1A1 (1), A1A2 (2), A8A1 (9) and A8A2 (10) TB1

| TB1 | Slope | Scale | Pulse | Plate No. | Gate |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 6 D | (+) | . 2 | $\int_{1.1}$ | 65 | 12 Vg 0 |
| 6 E | (+) | . 2 | $\int_{1.1}$ | 65 | 12 Vg 1 |
| 4 F | (+) | . 2 | 1.1 | 65 | 14 Vg 2 |
| 4G | $\left.{ }^{+}\right)$ | . 2 | 1.1 | 65 | 14 Vg 3 |
| 5G | $\left.{ }^{+}\right)$ | . 2 | $\int_{.9}$ | 65 | 10 Vg 3 |

NOTE: To monitor TB1-15F and -15G, stop the program, master-clear and, on I/O Panel A1, press and hold (together) FUNCTION PRIORITY E1 ODD, E1 EVEN, OD ODD, and OD EVEN indicator switches.

| 15 F | $(-)$ | .1 | $\underset{.3}{-25}$ |  |
| :--- | :--- | :--- | :--- | :--- |
| 15 G | $(+)$ | .1 | $\underset{.3}{6}$ | 66 <br> 66 |
| 12 Vg 6 |  |  |  |  |

NOTE: To monitor TB1-14E and -14 F , stop the program, ground TB1-8F on chassis being monitored, and then masterclear.

TABLE 7-9C
7002060 Printed Circuit Card Test (Continued)

Chassis A1A1(1), A1A2 (2), A8A1 (9) and A8A2 (10) TB1

| TB1 | Slope | Scale | Pulse | Plate No. | Gate |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 14E | $(+)$ | . 1 | $\sqrt{.55}$ | 66 | 10Vg0 |
| 14 F | (+) | . 2 | . 5 | 66 | 11 Vg 4 |

Chassis A1A1(1), A1A2 (2), A8A1(9), and A8A2 (10) TB2

| TB2 | Slope | Scale | Pulse | Plate No. | Gate |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 4E | (-) | 5.0 | $\underline{20.0}$ | 65 | 54 Lg 0 |
| 13B | (-) | . 1 | $2 / 4$ | 59A | 30Gg0 |
| 15B | $(-)$ | . 1 | $\mathrm{V}^{.35}$ | 59A | 30Gg1 |
| 16B | $(-)$ | . 1 | 7.4 | 59 | 30Gg2 |
| 17D | ${ }^{+}$) | . 2 | $\sqrt{.6}$ | 60 | 30Gg5 |
| 19B | (+) | . 1 | $\longdiv { . 1 2 L }$ | 59 | 30Gg3 |
| 20B | (+) | . 1 | $\cdots$ | 60 | 30Gg4 |
| 21B | $(-)$ | . 1 | $7.35 / \sim$ | 60 | 30Gg6 |
| 28 C | (+) | . 1 | $\sqrt{.6}$ | 69 | 52 Lg 1 |
| 28D | $(-)$ | 5.0 | 15 | 69 | 53 Lg 2 |
| 33B | (+) | . 1 | -12 | 68 | 3 gN 48 |

NOTE: To monitor TB2-19D, $-30 \mathrm{D},-31 \mathrm{C},-31 \mathrm{D},-32 \mathrm{C}$, and -32 D , ground TB2-E14 on chassis A4A1(7). For TB2-32D on chassis (2) and (10) also stop program and hold MASTER CLEAR.

| 19D | (+) | . 1 | $\xlongequal{.12}$ | 69 | 72 Lg 1 |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 30D | (+) | . 1 |  | 69 | 74 Lg0 |
| 31 C | (+) | . 1 | . 12 | 69 | 74 Lg 1 |
| 31D | (+) | . 1 | 12 | 69 | 74 Lg 2 |
| 32 C | (+) | . 1 | 12 | 69 | 74 Lg 3 |
| 32 D | (+) | . 1 | $\int .12$ | 69 | 72 Lg 0 |

NOTE: To monitor TB2-27C and -31B, stop program; on I/O Panel A1, press and hold FUNCTION PRIORITY ID ODD indicator-switch for chassis (1) and (9) or ID EVEN for chassis (2) and (10).

| 27 C | $(+)$ | .1 | $\overbrace{.5}$ | 68 | 9 gN 49 |
| :--- | :--- | :--- | :--- | :--- | :--- |
| 31 B | $(+)$ | .1 | . 12 |  | 68 |

NOTE: To monitor TB2-22B, stop the program, masterclear and, on I/O Panel A1, press and release FUNCTION PRIORITY EI ODD or EI EVEN indicator switch.

22 B
(+) $2 \sqrt{1.02} \quad 60 \quad 30 \mathrm{Gg} 7$

Chassis A1A1(1), A1A2(2), A8A1 (9) and A8A2 (10) TB2
TB2 Slope Scale Pulse Plate No. Gate

NOTE: To monitor the following TBs, stop the program, master-clear and, on I/O Panel A1, depress EI MON, EF MON, OD MON, and ID MON indicator switches for all channels


NOTE: To monitor TB2-19F on chassis (2) and (10) depress only EI MON CHAN 0 indicator-switch on I/O Panel A1.
Pulse will be . 5 usec.

NOTE: To monitor TB2-7E, ground TB2-A14 on chassis A4A1(7) and depress and hold FUNCTION/CHANNEL clear pushbutton on Control Panel 2.

TABLE 7-9C
7002060 Printed Circuit Card Test (Continued)

Chassis A1A1(1), A1A2(2), A8A1(9) and A8A2 (10) TB2

| TB2 | Slope | Scale | Pulse | Plate No. | Gate |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 7F | ${ }^{+}$ | 2.0 | 2.01 | 70 | 64Lg0 |
| Chassis (1) and (9) only |  |  |  |  |  |
| 7 E | (+) | . 2 | 1.5 | 70 | 64 Lg 0 |
| Chassis (2) and (10) only |  |  |  |  |  |
| NOTE: To monitor the following TBs, connect a jumper wire from TB2-20A on chassis being monitored to TB2 on the same chassis as follows: |  |  |  |  |  |
| CAUTION: TB2-20A is a -15 volt pulse, therefore ensure jumper is connected to correct TB. |  |  |  |  |  |


| 1 D (+) $5.0 \int 13.0$ L | 61 | 23Rg0 |
| :---: | :---: | :---: |
| Connect -20 A to TB2-25E. |  |  |
| $4 \mathrm{D} \quad(+) \quad 5.0 \int 13.0 \mathrm{~L}$ | 62 | 23Rg1 |
| Connect -20A to TB2-27E. |  |  |
| $7 \mathrm{D} \quad(+) \quad 5.0 \sqrt{13.0}$ | 63 | 23Rg2 |
| Connect -20A to TP2-29E. |  |  |
| 10 D ( + ) $5.0 \sqrt{13.0}$ | 64 | 23Rg3 |
| Connect -20A to TB2-31E. |  |  |

Chassis A2A1 (3) TB1

| TB1 | Slope | Scale | Pulse | Plate No. | Gate |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 2 F | $(+)$ | . 1 | $\sqrt{.16}$ | 13 | 53g20 |
| 3D | ${ }^{+}$) | . 1 | . 12 | 13 | 30 E 20 |
| 4A | $(-)$ | . 5 | $2.0 \Omega$ | 14 | 43G20 |
| 4D | (+) | . 5 | 0 | 12 | 20G24 |
| 4 F | (+) | . 1 | . 12 | 12 | 08E20 |
| 5 F | (-) | . 1 |  | 12 | 01E20 |
| 6 E | (-) | . 1 | $7$ | 12 | 20G20 |
| 7 A | (+) | . 1 | 12 | 14 | 07G25 |
| 8B | $(-)$ | . 5 | $1.8$ | 14 | 03G25 |
| 8 E | $(-)$ | . 5 | 1.8 | 14 | 13G25 |
| 9C | $(-)$ | . 5 | 2.04 | 16 | 15G23 |
| 9F | (+) | . 1 | $1$ | 16 | 45G20 |
| 9G | (+) | . 2 | $\mathrm{H}$ | 16 | 20 T 14 |
| 10A | (+) | . 1 |  | 27 | 12 E 33 |
| 10B | $(-)$ | . 1 | . 4 | 40 | 05N16 |
| 10 C | (+) | . 1 | $\sqrt{.12}$ | 40 | 06N16 |
| 10 E | $(-)$ | . 5 | 1.8 | 16 | 05G22 |
| 11B | (+) | . 1 | . 1 | 40 | 10N16 |

## Chassis A2 A1(3) TB1

| TB1 | Slope | Scale | Pulse | Plate No. | Gate |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 12 C | (+) | . 1 | $\Gamma$ | 41 | 95 F 00 |
| 13D | (+) | . 5 | 1.52 .0 | 41 | 08 F 10 |
| 14D | $\left.{ }^{+}\right)$ | . 1 | $\longdiv { . 6 L }$ | 41 | 08 F 00 |
| 14 E | (+) | . 2 | ${ }^{1.4}$ | 41 | 08F20 |
| 14 F | $\left.{ }^{+}\right)$ | . 5 | $\sqrt{1.5} 5$ | 41 | 08F30 |
| 14G | (+) | . 2 | $\sqrt{1.5}$ | 41 | 08 F 60 |
| 16A | ${ }^{+}$ | . 2 | $\bigcirc 1.5$ | 44 | $16 \mathrm{Fl3}$ |
| 16D | $\left.{ }^{+}\right)$ | . 5 | $\longdiv { . 6 } \overline { 1 . 4 }$ | 44 | 61 F10 |
| 16 E | (+) | . 2 | $\sqrt{1.4}$ | 44 | 42 F 20 |
| 17B | ${ }^{+}$ | . 1 | $\bigcirc .1$ | 44 | 16F14 |
| 17 C | $(-)$ | . 5 | 3.5 | 44 | 47 F 10 |
| 17D | (+) | . 1 | $\longdiv { . 0 6 }$ | . 44 | 20 F 10 |
| 17G | ${ }^{+}$) | . 5 | 3.3 | 44 | 20 F 04 |
| 18A | (+) | . 2 | r1.5 | 44 | 20 F16 |
| 18B | (+) | . 2 | $\sqrt{1.5}$ | 44 | 40 F14 |
| 18 C | (+) | . 5 | $\bigcirc 3.5$ | 44 | 20 F 12 |
| 18 E | ${ }^{+}$ | . 2 | $\sqrt{1.4}$ | 44 | 44 F20 |
| 18 F | $(-)$ | . 5 | (3.4 | 44 | 31 F 04 |
| 19D | (+) | . 2 | 1.4 | 45 | 16 F 22 |
| 19 E | ${ }^{+}$ | . 2 | $\sqrt{1.5(.5)}$ | 44 | 92 F 02 |
| 19 F | ${ }^{+}$) | . 5 | $\longdiv { 3 . 4 }$ | 44 | 20 F 06 |
| 19G | (+) | . 2 | $\sqrt{1.4}$ | 44 | 40 F 02 |
| 20B | (+) | . 5 | $\sqrt{.5}$ | 38 | 10E40 |
| 20D | ${ }^{+}$ | . 2 | $\sqrt{1.4}$ | 45 | 16 F23 |
| 20 G | $(-)$ | . 2 | 11.2 | 45 | 97 F 21 |
| 21 A | (+) | 1.0 | 5.5 | 45 | 86 F40 |
| 21D | (-) | . 2 | 1.35 | 45 | 31 F24 |
| 21 E | (+) | . 5 | $\sqrt{.61 .4} / 6$ | 45 | 41F20 |
| 21 F | (+) | . 2 | 1.4 | 45 | 16 F21 |
| 22 A | (+) | . 2 | $.7$ | 45 | 71F04 |
| 22 B | $(-)$ | 1.0 | 5.25 | 45 | 97F26 |
| 22 C | (-) | 1.0 | $5.0$ | 45 | 41 F24 |
| 22 G | $(-)$ | . 2 | 1.3 | 45 | 37 F 21 |
| 23B | ${ }^{+}$ | 1.0 | $\longdiv { 5 . 3 L }$ | 45 | 26 F26 |
| 23 E | ${ }^{+}$) | 1.0 | 5.25 |  | 20 F 22 |
| 23 F | (+) | . 2 | $\sqrt{1.4}$ | 45 | 20 F 20 |

TABLE 7-9C
7002060 Printed Circuit Card Test (Continued)

Chassis A2A1 (3) TB1
TB1 Slope Scale Pulse Plate No. Gate

| 24D | (-) | . 2 | [1.5 ${ }^{\text {. }}$ | 46 | 91F34 |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 24G | ${ }^{+}$) | . 2 | $\int .6$ | 46 | 51 F 30 |
| 25A | (-) | . 2 | $1.5{ }^{\prime}$ | 46 | 41 F36 |
| 25B | (+) | . 2 | 1.5 | 46 | 20F36 |
| 25C | (+) | . 2 | 1.4 | 46 | 20 F 34 |
| 25D | (+) | . 2 | 1.4 | 46 | 60 F 30 |
| 25E | (+) | 1.0 | $\sqrt{3.5}$ | 46 | 20 F 32 |
| 26B | $(-)$ | . 5 | $(3.5)$ | 47 | $41 F 52$ |
| 26 E | (-) | . 5 | 3.5 | 47 | 31 F42 |
| 26 F | $(+)$ | . 5 | $\longdiv { 3 . 5 }$ | 47 | 20 F 42 |
| 26G | $(-)$ | . 2 | 1.25 | 46 | 41F30 |
| 27 C | $(-)$ | . 5 | 13.4 | 47 | 27F52 |
| 27G | (-) | . 5 | 2.05 | 47 | 91F06 |
| 28B | (+) | . 5 | $1.5 \square$ | 47 | 10F56 |
| 28D | ${ }^{+}$) | . 5 | $\sqrt{3.5}$ | 47 | 10F51 |
| 28 F | (+) | . 5 | $\sqrt{3.5}$ | 47 | 10 F 44 |
| 28G | $(-)$ | . 5 | 3.55 | 47 | 51 F 24 |
| 29A | (+) | 1.0 | 5.5 | 47 | 10 F 57 |
| 29B | (+) | 1.0 | J 3.5 | 47 | 10 F 56 |
| 29 C | (+) | 1.0 | 3.5 | 47 | 10 F 53 |
| 29D | (+) | . 5 | 3.5 | 47 | 10F52 |
| 29E | (+) |  | $\underbrace{.05}_{.07}$ | 47 | 10 F 50 |

Low amplitude and narrow


## Chassis A2A1 (3) TB2

| TB2 | Slope | Scale | Pulse | Plate No. | Gate |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 2 E | (-) | . 2 | 1.3 ${ }^{-}$ | 48 | 37 F 60 |
| 2 F | $(-)$ | . 2 | $1.3{ }^{-}$ | 48 | 27 F 61 |
| 3B | $(-)$ | . 5 | 1.5 . 5 | $\because 48$ | 41F40 |
| 3D | (-) | . 5 | (1.4) | 48 | 21F70 |
| 3 E | $(-)$ | . 2 | 1.4 | 48 | 27 F 62 |
| 4B | (+) | . 5 | $\sqrt{3.5}$ | 48 | 10F74 |
| 4 C | (+) | . 2 | $\sqrt{1.4}$ | 48 | 10F73 |
| 4D | $(+)$ | . 2 | $\int_{1.4}$ | 48 | 20 F 70 |
| 5C | (+) | . 1 | $\int_{.35}$ | 34 | 00E28 |
| 5 F | (+) | . 5 | $\longdiv { 1 . 6 }$ | 35 | 20 L 10 |
| 5G | (+) | . 1 | . 5 | 55 | $22 \mathrm{El5}$ |
| 6G | (+) | . 1 | $\sqrt{1}$ | 29 | 00 E 34 |
| 8A | (+) | . 5 | $\int .1$ | - 29 | 92 A 00 |
| 8D | $(-)$ | . 1 | $\pm$ | 27 | 21E32 |
| 8 F | (-) | . 1 | $.3 \sqrt{ }$ | 27 | 11E33 |
| 8 G | (-) | . 1 | $(.45)$ | 27 | 01E32 |
| 9C | (+) | . 1 | س.5 | 27 | 10E37 |
| 9D | (+) | . 1 | $\sqrt{.5}$ | 27 | 20E32 |
| 9 F | ${ }^{+}$ | . 1 | $\sqrt{.4}$ | 27 | 10E33 |
| 10A | $(-)$ | . 1 | . 4 | 28 | 01E70 |
| 10B | $(-)$ | . 5 | $\underline{2.5}$ | 28 | 03G70 |
| 10 C | (+) | . 1 | F.5 | 38 | 10E44 |
| 10E | (-) | . 1 | $\bigcirc$ | 38 | 08E44 |
| 10F | (+) | . 1 |  | 38 | 00E40 |
| 10G | $(-)$ | . 1 | 45 | 25 | 31 T 42 |
| 11 E | $(-)$ | . 1 | $.45$ | 38 | 08E40 |
| 11 F | $(-)$ | . 2 | 1.0 | 36 | 03 L 03 |
| 12G | $(-)$ | . 1 | ${ }^{.45}$ | 30 | 31 E 52 |
| 13A | (+) | . 1 | $\sqrt{5}$ | 30 | 10 E 51 |
| 13 C | ${ }^{+}$) | . 1 | $\mathcal{J . 5}$ | 30 | 20 E 52 |
| 13D | ${ }^{+}$) | . 1 | $\int^{\sim}$ | 30 | 10E52 |
| 13G | (+) | . 1 | $\sqrt{.5}$ | 30 | 30 E 52 |
| 14A | (+) | . 1 | $\text { . } 5$ | 53 | $00 \mathrm{E18}$ |
| 14B | ${ }^{+}$) | . 1 | $\int_{.5}^{M}$ | - 53 | 01 N 43 |
| 15A | $(-)$ | . 2 | 1.4 | - 47 | 21 F56 |
| 15B | (+) | . 1 | $\longdiv { \widetilde { . 5 } }$ | 23 | 31 N 13 |
| 15 F | (+) | . 1 | $\int_{.6}$ | - 23 | 13N13 |

TABLE 7-9C
7002060 Printed Circuit Card Test (Continued)

| Chassis A2A1 (3) TB2 |  |  | Pulse | Plate No. | Gate | Chassis A2A1(3) TB2 |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TB2 | Slope | Scale |  |  |  | TB2 | Slope | Scale | Pulse | Plate No. | Gate |
| 15G | (+) | . 1 | . 6 | 23 | 12 N 13 | 16A | (+) | . 5 | . 5 | - 22 | 60 N 12 |
| 16 C | $(+)$ | . 1 | . 5 | 22 | 40N12 |  |  |  |  |  |  |
| 16 F | (+) | . 1 | $.5$ | 22 | 20N12 | NOTE: To monitor TB2-32A, stop the program depress MODE OP STEP and position RESTART/START STEP |  |  |  |  |  |
| 17C | $(+)$ | . 1 | 5 | 24 | 30N10 | switc | - REST | RT. V | REST | T SPEED | T knob. |
| 17 F | (+) | . 2 | $U$ | 24 | 31 T 31 | 32 A | Chang | high |  | 3 | $34 J 10$ |
| 19A | (-) | . 1 | 45 | 17 | 58N01 |  | and low | level | - |  |  |
| 19B | $(-)$ | . 1 | . 4 | 17 | 78N01 | NOTE: To monitor TB2-30E, press SEQ DES INT switch on Control Panel 1 (A2). Program will fault. |  |  |  |  |  |
| 19 F | $(-)$ | . 1 |  | 17 | 28N01 |  |  |  |  |  |  |
| 19G | $(-)$ | . 1 |  | 17 | 18N01 | 30 E | $(-)$ | . 1 | $1.1$ | 15 | 12G21 |
| 20B | (+) | . 1 | $.45$ | 17 | $50 \mathrm{N01}$ |  | May b | low in | tude. |  |  |
| 20 C | (+) | . 1 | . 45 | 17 | 90N01 | Chassis A2 A2 (4) TB1 |  |  |  |  |  |
| 20 E | (+) | . 1 | $.45$ | 17 | 30 N 01 | TB1 | Slope | Scale | Pulse | Plate No. | Gate |
| 21C | $(-)$ | . 2 | $4 \longdiv { 0 }$ | 19 | 28 N 03 | 21 C | (+) | . 1 | . 1 | 20 | 08N05 |
| 21 F | $(+)$ | . 1 | . 5 | 15 | 10T31 |  |  |  | $\frac{\cdot}{.1}$ | $20$ | 08 N 04 |
| 22 A | (+) | . 2 | 1.5 | 19 | 40N03 | 21 F | ${ }^{+}$ | $.1$ | $\frac{1}{.1}$ |  | 08 N 04 |
| 22B | $(+)$ | 2.0 | 0 | 19 | $30 \mathrm{N03}$ | 22 A | $(+)$ |  | $.8$ |  | 20 E 51 |
| 22 E | (+) | . 1 | $45$ | 19 | 00N03 | 22 C | (+) |  |  |  | 21E51 |
| 22 F | $(+)$ | . 1 | 5 | 18 | 01 N 02 | 22 D | (+) |  |  |  | 21G52 |
| 23B | $(-)$ | . 1 | 45 | 18 | 37N02 | 22 E | (-) | . 1 | . 3 | 30 | 20G52 |
| 23 C | (-) | . 1 | 45 | 18 | 48N02 | 24 E | (+) | . 1 |  |  | 08N07 |
| 23 E | (+) | . 1 | 3 | 18 | 17N02 | 24 F Low Level |  |  |  |  | 08N07 |
| 23G | $(-)$ | . 1 | $45$ | 18 | 18 N 02 | 25A | $(+)$ | . 1 | . 12 |  | 02 E 32 |
| 24D | $(+)$ | . 1 | $.5$ | 18 | $50 \mathrm{~N} 02$ |  |  |  |  |  |  |
| 25B | (-) | . 1 | 45 | 20 | 18N05 | Chassis A2 A2 (4) TB2 |  |  |  |  |  |
| 25 E | (-) | . 2 | $3]$ | 20 | 18N04 | TB2 | Slope | Scale | Pulse | Plate No. | Gate |
| 25G | (+) | . 2 | $.0$ | 20 | 20N04 | 22 G | (+) | . 1 | . 12 | 19 | 08N06 |
| 26A | (+) | . 2 | $0$ | 20 | 20N05 | 26 F | $\left.{ }^{+}\right)$ | . 1 | $.5$ | 39 | 12 X 05 |
| 26 C | $(+)$ | . 1 | $.5$ | 20 | 00N05 | 26G | ${ }^{+}$) | . 1 | 12 | 38 | 09 E 44 |
| 26D | (+) | . 1 | $.5$ | 20 | 00N04 | 27 A | $(-)$ | . 1 | 45 | 39 | 03G40 |
| 27A | Low Level |  |  | 21 | 10N08 | 27B | (-) | . 1 | . 45 | 39 | $03 \mathrm{G41}$ |
| 27 E | $(-)$ | . 1 | 4 | 21 | 18N07 | 27 C | $(-)$ | . 1 | 45 | 39 | 03G42 |
| 27 F | $(-)$ |  |  | 21 | 07N07 | 27D | $(-)$ | . 1 | . 45 | 39 | 03G44 |
| 28G | (+) |  |  | 8 | 10 T 11 | 27 E | (+) | . 1 | $.125$ | 39 | 10G45 |
| 30D | High Level |  |  | 3 | 05 J 10en | 27 G | $(+)$ | . 1 | $.12$ | 38 | 09E40 |
| NOTE depre | To mon MODE | or TB2 OAD pu: | A, sto button | e program ch. |  | 28 A 28 B | $\begin{aligned} & (+) \\ & (+) \end{aligned}$ | .1 .1 | $\frac{1.00}{.4}$ | $\frac{2}{101} \begin{aligned} & 101 \end{aligned}$ | 18 X 06 18 X 12 |

TABLE 7-9C
7002060 Printed Circuit Card Test (Continued)

Chassis A2 A2 (4) TB2

| TB2 | Slope | Scale | Pulse | Plate No. | Gate |
| :--- | :---: | :---: | :---: | :---: | :---: |
| 29 D | $(-)$ | .1 | $-3+101$ | $17 \times 10$ |  |
| 29 F | $(-)$ | 1.0 | $\boxed{4.0}, 101$ | $17 \times 16$ |  |
| 29 G | $(+)$ | .1 | .35 | 101 | $18 \times 00$ |

## Chassis A4A1(7) TB1



## Chassis A4A1(7) TB1

TB1 Slope Scale Pulse Plate No. Gate

NOTE: To monitor TB1-17C, position CHANNEL FUNCTION $0-1$ to DUAL on I/O Panel Al.
17 C
(+)
.1 . 1 . 50
09G10

NOTE: To monitor the following TBs, it is necessary to move a PROGRAM STOP switch on Control Panel 2. Position switches 0 through 4 up , one at a time. As each switch is positioned up, the signal level will change from a high to a low level.

| 11 E | High to Low | 32 | 20 G 60 |
| :--- | :--- | :--- | :--- |
| 11 F | High to Low | 32 | 20 G 61 |
| 11 G | High to Low | 32 | 20 G 62 |
| 10 A | High to Low | 32 | 20 G 63 |
| 10 B | High to Low | 32 | 20 G 64 |

NOTE: To monitor the following TBs, it is necessary to move a PROGRAM SKIP switch on Control Panel 2. Position switches 1 through 4 up , one at a time. As each switch is positioned up, the signal level will change from a high to a low.

| 11 A | High to Low | 32 | 12 G 50 |
| :--- | :--- | :--- | :--- |
| 11B | High to Low | 32 | 13 G 50 |
| 11C | High to Low | 32 | 14 G 50 |
| 11D | High to Low | 32 | 15 G 50 |

NOTE: To monitor TB1-18B and -19B, stop the program, master-clear, depress and hold FUNCTION PRIORITY OD ODD and OD EVEN switches on I/O Panel A1.

| 18B | (+) | . 1 | 50 | 15V14 |
| :---: | :---: | :---: | :---: | :---: |
| 19B | ( + | . 1 | 52 | 42G05 |

NOTE: To monitor the following TBs, stop the program, master-clear, depress and hold FUNCTION PRIORITY OD ODD switch on I/O Panel A1.

| 19 D | $(-)$ | .1 |
| :--- | :--- | :--- | :--- |
| 20 D | $(+)$ | .1 |
| 20 F | $(-)$ | .1 |
| 18 E | Low to High |  |

NOTE: To monitor TB1-21G, depress I/O TRANSLATOR DUAL switch on Control Panel 2. Level will change from low to high.

TABLE 7-9C
7002060 Printed Circuit Card Test (Continued)

Chassis A4A1(7) TB2


Chassis A4A1(7) TB2

NOTE: Monitor TB2-22D and -22F for approximately 1 minute, pulse will appear and disappear.

NOTE: To monitor TB2-11A, position RTC DISC switch on Control Panel 2 down.
11A
$( + ) \quad . 1 \mathrm { msec } \longdiv { . 5 \mathrm { msec } } \mathcal { L } _ { 3 4 }$
02G29

NOT: To monitor TB2-14A, stop the program, masterclear, depress and hold FUNCTION PRIORITY ID ODD switch on I/O Panel A1.

NOTE: To monitor TB2-10E and -11C, stop the program, master-clear, and ground TB2-C10 on chassis A4A1(7).

10 E
1
.1


34
12 G 28
10E28
NOTE: To monitor TB2-19C, stop the program, masterclear, depress and hold RTC SEQ switch on Control Panel 2.

NOTE: To monitor TB2-14D, depress SEQ DES INT switch on Control Panel 1. Program will fault.

NOTE: To monitor TB2-4E and -5 E , stop the program, position I/O CLEAR/MASTER CLEAR switch to I/O CLEAR. Level will change from high to low for 4 E and low to high for 5E.

NOTE: To monitor the following TBs, stop the program, master-clear, and ground the TBs in chassis A4A1(7) as follows:

TABLE 7-9C
7002060 Printed Circuit Card Test (Continued)

## Chassis A4A1(7) TB2

| TB2 | Slope | Scale | Pulse | Plate No. | Gate |
| :--- | :---: | :---: | :---: | :---: | :---: |
| $6 F$ | $(+)$ | .1 | .05 | 5 | 22 G 16 |

Ground TB2-7F
Pulse at -6 F will be low in amplitude and narrow in width.
NOTE: To monitor TB2-13F, depress and hold FUNCTION/ CHANNEL clear pushbutton switch on Control Panel 2.


NOTE: To monitor TB2-9A, ground TB1-22B on chassis A4A1 (7) and depress INTERRUPT RESUME FAULT switch on Control Panel 2 (A4).
$9 \mathrm { A } \quad ( + ) \quad . 1 \longdiv { . 5 } 3 5 \mathrm { L } 1 0$

## Chassis A4A2 (8) TB1

| TB1 | Slope | Scale | Pulse | Plate No. | Gate |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 4G | (+) | . 1 |  | 107 | 10N00 |
| 10B | (+) | . 1 |  | 118 | 11B02 |
| 10D | (+) | . 1 |  | . 118 | 11B04 |
| 10F | (+) | . 1 |  | 118 | 11B06 |

Chassis A4A2 (8) TB1


Pulse will be low in amplitude and narrow in width.

| 21G | Low level |  |  | 54 | 10E17 |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 24B | (+) | 1 |  | 21 | 08N08 |
| 25A | Low level |  |  | 25 | 00N11 |
| 26A | (-) | 1 |  | 25 | 28N11 |
| 32B | High level |  |  | 121 | 92G90 |
| 33A | High level |  |  | 121 | 00E90 |

Chassis A4A2 (8) TB2

| TB2 | Slope | Scale | Pulse | Plate No. | Gate |
| :--- | :---: | :---: | :---: | :---: | :---: |
| 9 A | $(+)$ | .1 | .2 | 122 | 31 CT10 |
| 11 F | $(-)$ | .1 | .15 | 122 | 32 CT11 |

TABLE 7-9D
7002070 Printed Circuit Card Test

1. At Computer Mk 152, enter the following program (refer to Chapter 7, para 7-41, for loading procedures):

| Location | Instruction | Location |  | Instruction |  | Location |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |

2. Position computer switches as shown in Table 7-9A.
.3. Set P Register equal to $001000{ }_{8}$.
3. Ensure that all peripheral equipment is maintained in a strict off-line condition.
4. Momentarily set RESTART/START STEP switch to START STEP. Program RUN lamp should now be lit.
5. Use an oscilloscope to monitor and analyze pulses appearing at specified test blocks for abnormal indications as defined in Test Notes (para 7-39B).


TABLE 7-9D
7002070 Printed Circuit Card Test (Continued)

Chassis A1A1(1), A1A2 (2), A8A1 (9) and A8A2 (10) TB1

| TB1 | Slope | Scale | Pulse | Plate No. | Gate |
| :--- | :---: | :---: | :---: | :---: | :---: |
| 7 G | $(+)$ | $.2 \sqrt{1.1}$ | 65 | 15 Vg 3 |  |

Set CHAN 7 (6)

NOTE: To monitor TB1-14G STOP program, master-clear and on I/O Panel A1 push and release FUNCTION PRIORITY EI ODD for chassis (1) or (9) and EI EVEN for chassis (2) or (10).
14G
(+)
.1 $\sqrt{.55}$ 66
$8 \mathrm{gN6} 6$

NOTE: To monitor the following TBs connect a jumper from TB2-20A to TBs on same chassis as follows:

CAUTION: TB2-20A is a -15 volt pulse.
$\begin{array}{lccccc}28 \mathrm{D} & (+) & 5.0 & 14.0 & 61 & 12 \mathrm{Rg} 0 \\ \text { Jumper to TBl } & 25 \mathrm{D} \\ 28 \mathrm{E} & (+) & 5.0 & & & \\ & 14.0 & 62 & 12 \mathrm{Rg} 1\end{array}$
Jumper to TB1 25 E
$28 \mathrm{~F} \quad(+) \quad 5.0 \sqrt{14.0} \quad 63 \quad 12 \mathrm{Rg} 2$
Jumper to TB1 25 F
$31 \mathrm{D} \quad(+) \quad 5.0 \sqrt{14.0} \quad 64 \quad 12 \mathrm{Rg} 3$
Jumper to TB1 25G
NOTE: TB1 31A, 32A, 33A, and 33C applies to chassis (1) and (9) only.

| 31 A | High Level | 67 | 91 Vg 2 |
| :--- | :--- | :--- | :--- |
| 32 A | High Level | 67 | 91 Vg 1 |

For TB1 33A a pulse should appear as each CHANNEL FUNCTION switch is set to DUAL.
33A
(+) Variable
67
91Vg0

For TB1 33C the level will change from low to high as CHANNEL FUNCTION switch is set to DUAL.

33C Low to High $67 \quad 90 \mathrm{Vg} 3$
Chassis A1A1 (1), A1A2 (2), A8A1 (9) and A8A2 (10) TB2

| TB2 | Slope | Scale | Pulse | Plate No. | Gate |
| :--- | :---: | :---: | :---: | :---: | :---: |
| 13D | $(+)$ | .1 | $\boxed{.4}$ | 59 | 32 Gg 8 |
| Chassis (1) and (9) only. |  |  |  |  |  |
| 14D | $(-)$ | .1 | .45 | 56 | 5 gN 43 |
| 15D | $(+)$ | .2 | .4 |  | 60 |
| 16D | $(-)$ | .1 | .4 | 57 | $31 G g 5$ |
|  |  |  |  |  |  |

Chassis A1A1(1), A1A2 (2), A8A1 (9) and A8A2 (10) TB2

| TB2 | Slope | Scale | Pulse | Plate No. | Gate |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 18 C | (+) | . 1 | 4 | 60 | 31Gg6 |
| 20 C | (-) | . 1 | 1 | $\int 60$ | 31Gg4 |
| 22 C | (+) | . 1 | 1 | -60 | 31Gg7 |
| 24B | (-) | 1 |  | 57 | 1gE06 |
| 26B | High | Low L |  | 70 | 91 Vg 3 |
| Will go low when CHANNEL FUNCTION switch is set to |  |  |  |  |  |
| DUAL, ESA or ESI position. |  |  |  |  |  |
| 27B | (-) | 1 | . 45 | 69 | 8gT41 |
| 27D | (-) | . 1 | . 45 | - 70 | 8gT33 |

NOTE: To monitor the following TBs connect a jumper from TB2 20A on chassis being monitored to TBs on same chassis as follows:

CAUTION: TB2 20A is a $\mathbf{- 1 5}$ volt pulse.


Jumper to TB2 31F
NOTE: To monitor the following TBs, two jumper wires are required. The ground jumper must be connected first and removed last for each TB. The other jumper is connected from TB2 20A on chassis being monitored as follows:

TABLE 7-9D
7002070 Printed Circuit Card Test (Continued)
Chassis A1A1(1), A1A2(2), A8A1(9) and A8A2(10) TB2
TB2 Slope Scale Pulse Plate No. Gate

CAUTION: TB2 20A is a -15 volt pulse
$3 \mathrm { C } \quad { } ^ { ( + ) } 5 . 0 \longdiv { 1 4 . 0 } \quad 6 1 \quad 3 2 \mathrm { Rg } 0$
Ground TB2 13F
Jumper TB 20A to TB2 25G
$6 \mathrm { C } ( + ) \quad 5 . 0 \longdiv { 1 4 . 0 } \mathrm { C } \quad 6 2 \quad$ 32Rg1
Ground TB2 14 F
Jumper TB2 20A to TB2 27G
$\begin{array}{llllll}9 \mathrm{C} & (+) & 5.0 & 14.0 & 63 & 32 \mathrm{Rg} 2\end{array}$
Ground TB2 15F
Jumper TB2 20A to TB2 29G
$12 \mathrm{C} \quad(+) \quad 5.0 \sqrt{14.0} 64 \quad 32 \mathrm{Rg} 3$

Ground TB2 16 F
Jumper TB2 20A to TB2 31G
NOTE: To monitor TB2 23B STOP program, master-clear. On I/O Panel Al hold FUNCTION PRIORITY ID ODD.

NOTE: To monitor TB2 25D, ground TB2 14A on chassis A4A1 (7) and depress and hold FUNCTION/CHANNEL CLEAR pushbutton on Control Panel 2.


For Chassis (2) and (10) also STOP program and masterclear for TB2 33C. Pulse is approximately 3 volts.
Chassis A1A1 (1), A1A2 (2), A8A1 (9) and A8A2 (10) TB2
TB2 Slope Scale Pulse Plate No. Gate
NOTE: To monitor TB2 20F STOP program, master-clear and on I/O Panel Al set EI MON CH 1 for chassis (1) and (9) or CH 0 for chassis (2) and (10).

$$
20 \mathrm{~F} \quad(+) \quad .1 \int \begin{aligned}
& .5 \\
& -\quad 66
\end{aligned} 12 \mathrm{Vg} 7
$$

## Chassis A2A1 (3) TB1

| TB1 | Slope | Scale | Pulse | Plate No. | Gate |
| :--- | :---: | :---: | :---: | :---: | :---: |
| $1 F$ | $(+)$ | .5 | $\sqrt{2.0 / 2.0}$ | 13 | 54 G 20 |

Disregard TB1 3A if ORDALT 8339 is installed.

| 3A | ${ }^{(+)}$ | . 2 | $\sqrt{.7}$ | 13 | 45 F20 |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 4B | (+) | 1.0 | $\sqrt{2.002 .0}$ | 14 | 44G20 |
| 4 C | (-) | . 5 | 2.05 | 12 | 21G24 |
| 5A | $(-)$ | . 5 | 1.55 | 12 | 23G20 |
| 5C | $(-)$ | . 5 | 1.5 | 12 | 21G23 |
| 5D | $(-)$ | . 5 | 1.5 ك | 12 | 21G22 |
| 6 F | (+) | . 2 | 5.5 | 12 | 00E20 |
| 7D | Low | vel |  | 52 | 43G05 |
| 7 F | ${ }^{+}$) | . 5 | $\sqrt{4.0}$ | 14 | 41 E 20 |
| 8A | (+) | . 5 | $\sqrt{2.0}$ | 14 | 04G25 |
| 8 C | $\left.{ }^{+}\right)$ | . 1 | $\int .15^{4}$ | 16 | 47G20 |
| 11A | (+) | . 5 | $\sqrt{2.5}$ | 41 | $93 \mathrm{F00}$ |
| 11D | (-) | . 1 | 1.45 | 40 | 11 N 16 |
| 11 E | (-) | . 5 | $7.5 /$ | 40 | 17 F 50 |
| 12D | $(-)$ | . 5 | $\underline{-3.5 ¢}$ | 41 | 09 F 10 |
| 12 E | $(-)$ | . 2 | 1.45 | 41 | 09 F30 |
| 12 G | $(-)$ | . 2 | 1.35 | 41 | 09 F 60 |
| 13C | (-) | . 2 | $.6$ | 41 | 09 F 00 |
| 13 E | (-) | . 2 | $1.4 \mathcal{F}$ | 41 | 09 F 20 |
| 14B | (-) | . 1 | . 6 K | 41 | 08 F 50 |
| 14 C | ${ }^{(+)}$ | . 5 | $3.2$ | 41 | 08F40 |
| 16B | $(-)$ | 1.0 | $3.0$ | 44 | 17 F 14 |
| 16 C | (+) | . 5 | $\sqrt{2.5} \sigma$ | 44 | 41 F14 |
| 17 F | $(-)$ | . 5 | 3.5 | 44 | 21F06 |
| 20 A | (-) | 1.0 | 5.0 | 45 | 87 F40 |
| 20 C | $(-)$ | 1.0 | 5.0 | 45 | 43 F 24 |
| 20 E | (+) | . 2 | $\sqrt{1.4}$ | 45 | 40 F 20 |
| 20 F | (-) | . 2 | 1.35 | 45 | 43 F 20 |
| 21 C | (+) | 1.0 | 5.5 L | 45 | 42 F24 |
| 21G | (+) | . 5 | $1.3 \cup$ | 45 | 38 F 21 |
| 22D | ${ }^{(+)}$ | 2.0 | $\sqrt{13.0}$ | 45 | 20 F24 |
| 22 E | (-) | . 2 | 1.45 | 45 | 21 F22 |

NAVSEA OP 3514 (PMS/SMS) VOLUME 2 PART 1

TABLE 7-9D
7002070 Printed Circuit Card Test (Continued)

Chassis A2A1(3) TB1

| TB1 | Slope | Scale | Pulse | Plate No. | Gate |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 22 F | $(-)$ | . 2 | 1.3 | 45 | 21F20 |
| 23A | (+) | 1.0 | 3.5 | 45 | 32 F 04 |
| 23C | (+) | 1.0 | 5.5 | 45 | 20F26 |
| 24A | (+) | . 5 | 1.5 | 46 | 42 F 36 |
| 24B | $(-)$ | . 2 | $1.3$ | 46 | 21F36 |
| 24C | $(-)$ | . 2 | 1.3 | 46 | 21F34 |
| 24 E | $(-)$ | . 5 | 3.3 | 46 | 21F32 |
| 24 F | $(-)$ | . 2 | 1.3 | 46 | 31F30 |
| 26A | $(-)$ | . 5 | 3.3 | 47 | 11 F 56 |
| 25G | (+) | 2.0 | 5.0 | 26 | 42 F 30 |
| 26 C | (+) | . 5 | $3.2$ | 47 | 12 F 53 |
| 26D | (-) | . 5 | 3.2 | 47 | 11 F 51 |
| 27D | (-) | . 5 | 3.2 | 47 | 11 F52 |
| 27B | $(-)$ | . 2 | 1.4 | 47 | 21F54 |
| 28A | (-) | 1.0 | 5.2 | 47 | 11 F57 |
| 28 C | (-) | . 5 | 13.2 | 47 | 11 F 53 |
| 28 E | (-) | . 5 | 1.5 | 47 | 11 F 50 |
| 30A | High | vel |  | 4 | $20 J 06$ |
| 31B | (+) | . 1 |  |  | $60 \mathrm{C00}$ |
| 32 B | ${ }^{+}$ | . 1 | $.1$ |  | $60 \mathrm{C01}$ |
| 32 C | $(-)$ | . 1 | $\searrow$ |  | 63 C 24 |
| 33 C | (-) | . 1 | 1 | $4$ | 63 Cl 3 |

NOTE: To monitor TB1 5B set PROGRAM SKIP 0 up.

| 5B | (+) | . 1 | $.15$ | 12 | 21G27 |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Chassis A2A1(3) TB2 |  |  |  |  |  |
| TB2 | Slope | Scale | Pulse | Plate No. | Gate |
| 1A | (-) | 1.0 | 3.0 | 48 | 11 F75 |
| 1B | (-) | . 2 | 1.4 | 48 | $11 \mathrm{F73}$ |
| 1D | (-) | . 5 | 1.5 | 48 | 11F72 |
| 1E | $(-)$ | . 5 | 1.3 | 48 | 17F62 |
| 1 F | $(-)$ | . 5 | 1.3 | 48 | $17 \mathrm{F61}$ |
| 1G | (-) | . 5 | 1.3 | 48 | $17 \mathrm{F60}$ |
| 2B | (-) | 1.0 | 3.0 | 48 | 11F74 |

Chassis A2A1(3) TB2

| TB2 | Slope | Scale | Pulse | Plate No. | Gate |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 2 C | $(-)$ | . 5 | 1.5 | $\Gamma 48$ | 41 F72 |
| 3A | $(-)$ | . 2 | 5 | 48 | 31F00 |
| 4G | $(-)$ | . 5 | - | $\int 55$ | 23 E 15 |
| 5A | (+) | . 1 | 15 | 29 | 23G34 |
| 5 E | $(-)$ | . 5 | 1.5 | 35 | 21 L 10 |
| 7A | $(-)$ | . 1 | $1.15$ | 29 | 93 A 00 |
| 7 C | (-) | . 1 | 15 | 29 | 83A00 |
| 7D | $(-)$ | . 2 | . 6 | 35 | 11G34 |
| 8 C | (-) | . 1 | $.5$ | 27 | 11E37 |
| 12A | (-) | . 1 | . 45 | 30 | 11 E51 |
| 12 F | $(-)$ | . 5 | $1.3 /$ | [ 30 | $11 \mathrm{G52}$ |
| 14D | $(-)$ | . 2 | $.5$ | 53 | 01N44 |
| 14 E | $(-)$ | . 2 | . | 15 | 11 T24 |
| 14 F | (-) | . 2 | . 5 | 15 | 11 T 14 |
| 17G | ( + | . 5 | [2.0] | L 15 | 04G20 |
| 18A | (-) | . 1 | $2.5$ | 11 | 03 T 44 |
| 18B | $(-)$ | . 2 | 1.5 | 11 | 03 T 43 |
| 18D | $(-)$ | . 2 | $.5$ | 11 | 03 T 42 |
| 18 E | $(-)$ | . 2 | . 4 | 11 | 05 T 42 |
| 18F | (+) | . 5 | $\overline{.5}$ | $11$ | 04 T 41 |
| 19C | $(-)$ | . 1 |  | $17$ | 91N01 |
| 19D | $(-)$ | . 2 |  | 17 | 48N01 |
| 19E | $(-)$ | . 2 | 2.4 | 17 | 38N01 |
| 21A | $(-)$ | . 5 | 1.5 | 19 | 48N03 |
| 21B | $(-)$ | 2.0 | 10.0 | 19 | 38N03 |
| 23A | $(-)$ | . 2 |  | 18 | 36N02 |
| 23D | $(-)$ | . 2 | $\bigcirc$ | 18 | 58N02 |
| 23F | (-) | . 2 | . 4 | 18 | 28N02 |
| 25A | (+) | 5.0 | 10.0 | $\downarrow^{20}$ | 28N05 |
| 25 F | (+) | 5.0 | $10.0$ | $\Sigma_{20}$ | $28 \mathrm{N04}$ |
| 27 C | (-) | . 1 | $45$ | 21 | 28N07 |
| 28A | $(-)$ | . 2 |  | 8 | 03 T 14 |
| 28 C | $(-)$ | . 1 | . 45 | 8 | 05 T 13 |
| 28D | (-) | . 2 | . 4 | 8 | 03 T 13 |

TABLE 7-9D
7002070 Printed Circuit Card Test (Continued)

Chassis A2A1 (3) TB2

| TB2 | Slope | Scale | Pulse | Plate No. | Gate |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 28F | $(-)$ | . 2 |  | 8 | $11 \mathrm{T11}$ |
| 29A | $(-)$ | . 2 |  | 9 | 03 T 24 |
| 29D | (+) | . 2 |  | 9 | 04 T 21 |
| 29E | $(-)$ | . 2 | 5 | 9 | 03 T 21 |
| 30A | (-) | . 2 | 5 | 10 | 03 T 34 |
| 30B | (+) | . 5 |  | 10 | 04 T 33 |
| 30 C | $(-)$ | . 1 |  | 10 | 03 T 31 |
| 31F | High | Level |  | 3 | 01501 |
| 31G | High | Level |  | 3 | 03J02 |
| 32 C | Low | Level |  | 3 | 30 J 10 |
| 32 F | High | Level |  | 3 | 01J02 |
| 32G | High | Level |  | 3 | 01J03 |
| 33B | High | Level |  | 3 | 32 J 10 |
| 33G | Low | Level |  | 3 | 01J00 |

NOTE: To monitor TB2 9G STOP program, master-clear and ground TB2 10C on chassis A4A1 (7). 9G


34
15 G 28
NOTE: To monitor TB2 30F depress SEQ DES INT on Control Panel (1) A2.


Chassis A2A2 (4) TB1
TB1 Slope Scale Pulse Plate No. Gate

| 7A | (+) | . 2 | $\sqrt{.4 \square 94}$ | 13A00 |
| :---: | :---: | :---: | :---: | :---: |
| 7B | (+) | . 1 | .3 94 | 13A01 |
| 7C | ( + | . 1 | $\text { -.842 } 94$ | 13 A 02 |
| 7D | (+) | . 1 | $\wedge_{12} \sim_{94}$ | 13 A 03 |
| 7E | (+) | . 2 | $\int_{.3}{ }^{24}$ | 13A04 |
| 7 F | (+) | . 1 | $\int_{3<} 94$ | 13 A 05 |
| 7G | (+) | . 1 | $\sqrt{.3{ }^{2}{ }^{2} 95}$ | 13A06 |
| 11B | (+) | . 2 | $\uparrow 1.2 \rightarrow 4$ | 21A06 |
| 11D | $(+)$ | . 1 | $\overbrace{.2} \square_{92}$ | 21A09 |
| 12B | (+) | . 1 | $\overbrace{2} \sim_{91}$ | 21A00 |
| 13A | (+) | . 2 | $\sqrt{.8 \quad \mathbb{V}_{6}}$ | 11A14 |
| 13B | (+) | . 1 | $\xlongequal{.55-96}$ | 11A15 |
| 13C | (+) | . 1 | $\sqrt{.9}$ 96 | 11A16 |
| 13D | (+) | . 1 | $\sqrt{.55 L} 96$ | 11A17 |
| 13 F | (+) | . 1 | $\int_{.3}-\square_{91}$ | 21A03 |
| 14A | (+) | . 2 | $\overbrace{.8} \square_{95}$ | 11A07 |
| 14B | (+) | . 1 | $\bigcirc$ | 11A08 |
| 14C | ${ }^{+}$) | . 1 | $2 \square 95$ | 11A09 |
| 14D | (+) | . 1 | $\sqrt{.5 母 95}^{.5}$ | 11A10 |
| 14 E | (+) | . 2 | ${ }_{.9 \text { V } 95}$ | 11 All |
| 14 F | (+) | . 1 |  | 11A12 |
| 14G | ${ }^{+}$) | . 1 | 85 2 96 | 11A13 |
| 15A | (+) | . 1 | .2W 94 | 11A00 |
| 15B | (+) | . 1 | $\int_{.3} \square_{94}$ | 11A01 |
| 15 C | (+) | . 1 | $\int_{.4} \sim^{4}$ | 11A02 |
| 15D | (+) | . 1 | $\sqrt{.4} 94$ | 11A03 |
| 15 E | (+) | . 1 | $\int_{94}$ | 11A04 |
| 15 F | (+) | . 1 | ${ }_{.4 \Sigma_{94}}$ | 11A05 |
| 15G | (+) | . 1 | $\text { .2囚 } 95$ | 11A06 |
| 21D | Low | vel | 20 | 01N05 |
| 21 E | Low | vel | 20 | 01N04 |
| 25 E | $(-)$ | . 5 | 13.3547 | 11 F46 |
| 25 F | $(-)$ | . 5 | 3.3 54 | 11 F45 |
| 25G | $(-)$ | . 5 | $3.3 \int 47$ | 11 F42 |
| 29B | $(-)$ | . 5 | $1.5)^{13}$ | 01 E30 |
| 30 E | (+) | 10.0 | $\longdiv { 4 3 . 0 } { } ^ { \text { ¢r } } 9 8$ | 02A35 |
| 31D | $(-)$ | 1.0 | $\sqrt{ } \sqrt{ } 100$ | 02 A 17 |

TABLE 7-9C
7002070 Printed Circuit Card Test (Continued)

Chassis A2 A2 (4) TB1

| TB1 | Slope | Scale | Pulse | Plate No. | Gate |
| :--- | :---: | :---: | :---: | :---: | :---: |
| 31 E | $(+)$ | .1 | .15 | 100 | 03 A 17 |

## Chassis A2A2 (4) TB2

| TB2 | Slope | Scale | Pulse | Plate No. | Gate |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 5A | (+) | . 1 | $\int-5$ | 84 | 14X14 |
| 5B | (+) | . 1 | $\wedge-5$ | 84 | 14X15 |
| 5C | (+) | . 1 | $\longdiv { 6 5 }$ | 84 | 14X16 |
| 5D | (+) | . 1 | $\sqrt{65}$ | 84 | $14 \mathrm{X17}$ |
| 6A | ${ }^{+}$) | . 1 | E5 | 83 | $14 \mathrm{X07}$ |
| 6B | ${ }^{+}$) | . 1 | $\sqrt{4}$ | 83 | $14 \times 08$ |
| 6C | (+) | . 1 | Ot | 83 | $14 \times 09$ |
| 6D | (+) | . 1 | $\sqrt{4}$ | 83 | 14X10 |
| 6 E | (+) | . 1 | $6$ | 83 | 14X11 |
| 6 F | (+) | . 1 |  | 84 | $14 \mathrm{X12}$ |
| 6G | (+) | . 1 | $\mathrm{E} .$ | 84 | $14 \mathrm{X13}$ |

## Chassis A2A2 (4) TB2

TB2 Slope Scale Pulse Plate No. Gate

| TB2 | Slope | Scale | Pulse | Plate No. | Gate |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 7 A | (+) |  | $1.0 t$ | $82$ | 14X00 |
| 7B | (+) | . 1 | $\overline{1.0}$ | 82 | 14X01 |
| 7 C | (+) | . 1 | . 5 | 82 | 14X02 |
| 7 D | (+) | . 1 | 4 | 82 | 14 X 03 |
| 7 E | (+) | . 1 |  | 82 | 14X04 |
| 7 F | (+) | . 1 |  | 82 | 14X05 |
| 7G | $(+)$ | . 2 | . 0 | 83 | 14X06 |
| 27 F | $(-)$ |  |  | $\begin{gathered} 39 \\ \text { mplitude } \end{gathered}$ | 11G45 |
| 30A | (+) | . 1 | $=4$ | $101$ | 16X04 |



Chassis A4A1(7) TB1

| TB1 | Slope | Scale | Pulse | Plate No. | Gate |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 1A | (+) | $.2$ | $1.5$ | 30 | 12K03 |
| 3B | $(-)$ | . 1 | . 5 | 23 | 28N13 |
| 4D | (+) | . 1 | 45 | 22 | 79 N 12 |
| 4G | (+) | . 1 | . 55 | 23 | 00N13 |
| 5B | High | vel |  | 22 | 38N12 |
| 5D | $(-)$ | . 1 |  | 22 | 78N12 |
| 5 E | $(-)$ | . 1 | $.45$ | 22 | 28N12 |
| 5 F | $(-)$ | . 1 |  | 22 | 18N12 |
| 6D | $(-)$ | . 1 | . 45 | 22 | 48N12 |
| 8 G | Low |  |  | 31 | 11G60 |
| 15C | ${ }^{+}$) | . 2 | $.4$ | 50 | 02G07 |
| 15D | $(-)$ | . 1 | $2$ | 50 | 03G07 |
| 16D | High | vel |  | 50 | 07G10 |
| 21B | $(-)$ | . 5 | $2.2$ | 28 | 13G38 |
| 24 C | $(-)$ | . 2 | $1 ; 5$ | $\text { - } 37$ | 03K00 |
| 24 E | (+) | . 1 |  | $37$ | 03K01 |
| 24G | $(-)$ | . 1 | $1 .$ | ${ }_{37}$ | $03 \mathrm{K02}$ |
| 25B | (+) | . 5 | $2.5$ | 37 | $03 \mathrm{K03}$ |
| 26A | (+) | . 2 | $\sqrt{1.5}$ | 37 | 02K00 |
| 26B | ${ }^{(+)}$ | . 2 | $\longdiv { 1 . 5 }$ | 37 | 07K02 |
| 26 C | ${ }^{+}$ | . 1 | $\Gamma$ | $\underline{2}_{37}$ | 07K03 |
| 26D | $(-)$ | . 5 | $L$ | $37$ | 07K04 |
| 26E | (-) | . 1 | $V .45$ | 37 | 07K05 |
| 28G | (-) | . 1 | . 5 | 28 | 13 T 14 |

NOTE: To monitor TB1 6B Stop program and depress LOAD MODE.
$6 \mathrm{~B}(-) \quad .1 \times 22.45 .58 \mathrm{~N} 12$
NOTE: To monitor TB1 15E Stop program, master-clear, depress and release EI ODD on I/O Panel A1.
$15 \mathrm{E} \quad(+) \quad .1 \quad .5$ 50 50


TABLE 7-9D
7002070 Printed Circuit Card Test (Continued)

Chassis A4A1 (7) TB2

| TB2 | Slope | Scale | Pulse | Plate No. | Gate |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 1B | (+) | 10.0 | 10.15 | 36 | 03 L 01 |
| 1 C | (+) | 10.0 | 10. | - 36 | 03 L 00 |
| 1D | (+) | . 1 | . . 12 | ${ }^{4} 36$ | 14 L 00 |
| 1G | (-) | . 1 | . 5 | 36 | 11 L 01 |
| 2 A | (-) | . 1 | $.45$ | 26 | 08N09 |
| 3D | High | Level |  | 7 | 06J11 |
| 3E | Low L | Level |  | 7 | 08 J 12 |
| 3 F | Low L | Level |  | 7 | 10J11 |
| 4G | Low L | Level |  | 7 | 06J12 |
| 5B | Low L | Level |  | 7 | 09513 |
| 5D | High I | Level |  | 7 | $02 \mathrm{J11}$ |
| 5 F | High L | Level |  | 55 | 23G16 |

NOTE: To monitor TB2 6D, Stop program, master-clear, ground TB2 8F on chassis A4A1 (7).


NOTE: To monitor TB2 6B Stop program, master-clear, ground TB2 7 C on chassis A4A1(7).
$6 \mathrm{~B} \quad(+) \quad .2 \int 50.8$ 23G15

NOTE: To monitor TB2 6A, 8A, and 8B Stop program, master-clear and ground TB1 22B on chassis A4A1(7), and depress RESUME FAULT on Control Panel 2.


NOTE: To monitor TB2 10A and 17A set RTC DISC on Control Panel 2 down.

## Chassis A4A1 (7) TB2

| TB2 | Slope | Scale | Pulse | Plate No. | Gate |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 10A | (+) | . 2 m | . 5 m | 134 | 03G29 |
| 17A | (-) | . 1 | 45 | 49 | 41E00 |

NOTE: To monitor TB2 10F and 11D, Stop program, masterclear and ground TB2 10C on chassis A4A1(7).

| 10 F | $(-)$ | .1 | .45 | 34 | 13 G 28 |
| :--- | :--- | :--- | :--- | :--- | :--- |
| 11 D | $(-)$ | .1 | .4 |  |  |

NOTE: To monitor TB2 11E ground TB1 29B on chassis A4A2 (8).
$11 \mathrm{E}(-) .1$ - $4 \int 53$ 01E12
NOTE: To monitor TB2 12B Stop program, master-clear, depress and hold FUNCTION PRIORITY EI ODD on I/O Panel A1.

12B
(-) . 1
 53

01N42
NOTE: To monitor TB2 12 F depress and hold CHANNEL and FUNCTION CLEAR button on Control Panel 2.
$12 \mathrm{~F}(-) .1 \times 5 \int 53 \quad 01 \mathrm{E} 04$

NOTE: To monitor TB2 18E Stop program, master-clear and depress RESUME FAULT on Control Panel 2.

18E High Level $54 \quad 12 \mathrm{G18}$
NOTE: To monitor TB2 18G depress INSTRUCTION FAULT on Control Panel 2.
$18 \mathrm{G}(-) \quad .2 \times 1.1 \int 54 \int 16 \mathrm{G} 14$

NOTE: To monitor TB2 26 F Stop program and hold masterclear.

26 F
(+) . 1


51
21G07
Chassis A4A2 (8) TB1

| TB1 | Slope | Scale | Pulse | Plate No. | Gate |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 4 F | (+) | . 1 | $.1$ | 107 | 92S00 |
| 5A | $(-)$ | . 1 | . 5 | 107 | 11N00 |
| 9G | High |  |  | 121 | 92G91 |
| 10A | (+) | . 2 |  | 118 | 11B01 |
| 10 C | (+) | . 5 |  | $118$ | 11803 |
| 10 E | (+) | . 5 | $1.5$ | 118 | 11B05 |

TABLE 7-9D
7002070 Printed Circuit Card Test (Continued)

## Chassis A4A2 (8) TB1

| TB1 | Slope | Scale | Pulse | Plate No. | Gate |
| :--- | :---: | :---: | :---: | :---: | :---: |
| 12 E | $(-)$ | .5 | $\sqrt{1.5}$ | 119 | 11 B 11 |


| 13 A | ${ }^{(+)}$ | .5 | +1.5 |  |
| :--- | :--- | :--- | :--- | :--- |
| 13 C | ${ }^{(+)}$ | .5 | 119 | 11 B 07 |
| 16 A | $(+)$ | .5 | 1.5 |  |
| 16 C | $(+)$ | .5 | 11 B 09 |  |
| 120 | 120 | 11 B 13 |  |  |
| 120 | 11 B 15 |  |  |  |

$19 \mathrm{~A} \quad(-) \quad .212 \sqrt{\sqrt{V i v}} 79 \quad 11 \times 00$

| 19B | (-) |  | 79 | 11X01 |
| :---: | :---: | :---: | :---: | :---: |
| 19C | $(-)$ | . 1 | 79 | 11 X 02 |
| 19D | (-) | . 1 | 79 | 11 X 03 |




Chassis A4A2 (8) TB2

| TB2 | Slope | Scale | Pulse | Plate No. | Gate |
| :--- | :---: | :---: | :---: | :---: | :---: |
| 12 C | $(-)$ | .1 | .12 | 122 | 31 EF06 |

4. Place FUNCTION REPEAT switch in the up position.
5. Set the FUNCTION CODE register to 128 .
6. Press MODE OP STEP switch.
7. Press RESTART/START STEP switch to START STEP. (Repeat step 7 for first-time operation.)
With step 7 completed, the computer stops and the desired word is available for inspection in the AL register. To repeat the procedure, perform step 7 only.

7-43. Manual Inspect and Change Routine. It is often necessary to check the contents of consecutive addresses in storage. This can be done by manually loading a short program in accordance with procedures outlined in Manual Loading Into Addresses (paragraph 7-41). Such a short program is shown in Table 7-10. When the program has been loaded, consecutive memory addresses are read by use of the following procedures:

1. Press SEQ STEP/STOP switch to STOP.
2. Press I/O CLEAR/MASTER CLEAR switch to MASTER CLEAR.
3. Set $P$ register equal to $0_{0010}^{8}$.
4. Set the desired starting address in the AL register.
5. Press MODE RUN switch.
6. Press RESTART/START STEP switch to START STEP.
With step 6 completed, the computer stops and AU displays the contents of the address specified in AL. Each time the RESTART/ START STEP switch is pressed to START STEP, AL is incremented and the computer stops with the contents of the next consecutive address displayed in AU. If, at any time, the operator decides to change the contents of an address as displayed in AU, he can make the change manually (set AU to the new value) and press the RESTART/START

STEP switch to START STEP. This automatically changes the contents of that address (as specified in AL) and then displays the contents of the next consecutive address.

7-44. ISOLATING COMPUTER CASUALTEES. Computer casualties not isolated by the diagnostics can usually be isolated by following a logical sequence of steps. Scrutinizing the program listing and writing test programs (if necessary) will result in resolution of many casualties. Running of manual test from table 7-7A will also result in resolution of casualties. While there is no exact step-by-step procedure when manually troubleshooting, the following paragraphs are suggested methods for casualty isolation.

7-44A. ISOLATION BY PROGRAM ANALYs AND MANUAL PROGRAMING. Using procedures from paras 7-40 thru 7-43, the following is a logical sequence of steps recommended for use by the computer technician to isolate casualties.

1. Evaluate program listing and determine area of trouble.
2. If necessary, write a test program. a. Manually insert test program. b. Run test program to observe malfunction.
3. Select OP STEP and step through failing program (if program is the Diagmontio Program, OP STEP only subroutine or particular area depending on analysis of program to determine failing instruction.
4. Master clear computer.
5. Select SEQ STEP and step up to and through the failing instruction to determine the failing sequence.
6. Master clear computer.
7. Select SEQ STEP and step up to when Sequencer and $P$ register indicate that the failing sequence is the next one to be performed.
8. Select PHASE STEP and any PHASE and step the main timing chain through one cycle.
9. Refer to volume 1 chapter 2 for timing events of failing instruction. Then PHASE STEP until a casualty is observed.
10. Select PHASE REPEAT using the following method:
a. Clear PHASE register.
b. Set PHASE REPEAT.
c. Set PHASE in register.
11. Use volume 2 part 3, Functional Schematics, to make measurements.
12. If computer seems to have failed during a previous phase, repeat steps 6 thru 10 to get that phase executing. By following the above sequence of events, the operator should be able to find all except memory casualties.
7-44B. SAMPLE TROUBLESHOOTING PROBLEM. As an example of the above method, assume that by studying the program listing the operator discovers that a BJP ( $\mathrm{f}=73$ ) instruction has failed. The operator then writes a small program to check an $\mathbf{f}=73$. An example of such a program is shown in table 7-11. When entered, this program will have been run successfully if it came to a five stop. However, let us assume that the program came to a one stop. The operator would then OP STEP through program, carefully noting all indications on the control panels. When $\mathbf{P}=01006$, the operator notes that the B register has an incorrect indication. This means that the instruction at $\mathrm{P}=01004$ has failed. Since all instructions up to this point and the BJP ( $\mathrm{f}=73$ ) instruction have only one sequence, step 5 of the above sequence of events (para 44A) can be eliminated. The operator now selects SEQ STEP and steps the computer until $P=01004$. PHASE STEP i selected next and the clock is cycled once. Now the operator, using the detailed description of an $f=73$ instruction, phase steps through the instruction (refer to table 2-40 in volume 1 chapter 2). At time T4.2, the operator observes by taking a measurement that $\mathrm{B} \pm 1$ flip-flop did not set. The
operator then clears the PHASE register. Next he places PHASE REPEAT switch up and pushes the PHASE 2 indicator in the PHASE register. By referring to Plate $\mathrm{P}-27$, the operator then troubleshoots the $\mathrm{B}+1$ flip-flop outputs and inputs and discovers that the flip-flop has pin 9 shorted. He replaces the flip-flop card and reruns his test program successfully, thus verifying that the flip-flop was the only problem.
$7-44 \mathrm{C}$. ISOLATION WITH MANUAL TESTS. Table 7-7A is a list of all manual tests a vailable for troubleshooting casualties when diagnostics fail to isolate. If a certain area of the computer, such as main memory, is suspected as being the trouble then the memory tests should be run first. If the casualty does not point to any one area then the tests can be performed in the order listed in Table 7-7A.

## 7-44D. SAMPLE TROUBLESHOOTING

 PROBLEM. As an example of troubleshooting a memory casualty, consider the following:The Checkerboard Memory Test and the store-all-one's check are used, but fail. The failing pattern exists only when the address has a $03 \times X X 4$ form. Referring to the flow chart (figure 7-13), the operator observes that a problem exists in Stack 3 of Bank 0 in Chassis 6. By following the flow chart, the operator arrives at the question: Is the failure a stack group failure? To answer this question, the operator decides that the last three bits of the Sl register (or $P$ register) indicate $Y$ axis group selection (refer to figure $7-14 \mathrm{~B}$ ). Therefore, since the answer is yes, the operator procedes to I and notes that a possible cause could be a 43 I card. By examing Plate P142 in the Functional Schematics (Bank 0.Y axis group selection), the operator discovers that the 43 I card suspected of being defective is located in 6 J 40 B . Replacement of this


NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1
TABLE 7-10. MANUAL INSPECT and CHANGE PROGRAM

| $\bigcirc$ | Address | Instruction | Explanation |
| :---: | :---: | :---: | :---: |
|  | 010 | 507201 | Select address 01 for index register (B1) modification. |
|  | 011 | 440001 | $(\mathrm{AL}) \rightarrow \mathrm{B} 1$ |
|  | 012 | 110000 | $\mathrm{BI} \rightarrow \mathrm{AU}$ |
|  | 013 | 505640 | STOP |
| $\sim$ | 014 | 470000 | $(\mathrm{AU}) \rightarrow$ (B1) |
|  | 015 | 710001 | Increment AL |
|  | 016 | 340011 | Jump |
| $\sim$ | $\begin{aligned} L & =Y \\ U & =(Y) \end{aligned}$ |  |  |

TABLE 7-11. SAMPLE TEST PROGRAM (f=73)


## NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1

TABLE 7-11. SAMPLE TEST PROGRAM (f=73) (Cont'd)

| Address | Instruction | Explanation |
| :---: | :--- | :---: |
| 01006 | 505602 | One STOP if B $\neq 0$ <br> Program should not stop <br> To run program place the ZERO and one <br> stop switch up. |

7-46. SERVICE NOTES
7-47. The following subparagraphs provide information of a practical nature which endeavors to translate complexities of modern engineering design into concise everyday language. The troubleshooting techniques recommended herein are based on actual on-the-job experience acquired by engineering personnel responsible for maintaining the computer.

## 7-48. TECHNIQUES USED IN TROUBLE-

 SHOOTING INTERMITTENTS. The nature of intermittent problems is such that it is extremely difficult to prepare a set of procedures applicable to every situation. Just as there are several approaches to solving solid problems, there are different ways to go about isolating intermittents. The individual operator should experiment with various techniques and use those that appear to give the best results. However, there are some suggestions of a general nature that may prove useful in solving many problems. It is important to avoid simple mistakes that make troubleshooting intermittents more difficult. The following are provided as examples of the most common mistakes made in troubleshooting the digital computer:1. A mass swapping of cards without first acquiring sufficient information to an-
alyze the problem. This practice will often result in moving the problem around but will seldom succeed in eliminating it.
2. Failure to observe all indications on the maintenance panel each time a fault or error is detected. The problem can frequently be narrowed down to a small area by observation of the indicators.
3. Making memory adjustments in hopes of eliminating a problem before there is any tangible evidence that the memory is failing. This can lead to a marginal memory in addition to the original problem.
4. Failure to utilize an oscilloscope to pinpoint the problem to one circuit before turning off power and replacing a printed circuit card. When power is reapplied, the problem may disappear with no guarantee that the intermittent has been repaired.
5. Failure to keep an accurate record of all errors and faults as they occur, and the corrective action taken to rectify the problem. This is especially important where there is more than one shift working on the hardware at the installation.
6. Attempting to simultaneously track down several different indications rather than concentrating on one to determine what is wrong. It should be borne in mind that there may very well be two separate problems and confusion develops when trying to analyze the symptoms as resulting from a single casualty.
7. Using test equipment that is not in good operating condition. A defective oscilloscope has many times provided misleading information which prevented satisfactory resolution of a problem.
8. Carelessness in swapping and replacing printed circuit cards. Using the wrong card type or getting it in the wrong locations can lead to complications. If the symptoms appear different after changing cards the location where exchange took place should be carefully rechecked.
9. Ignoring an intermittent as soon as the symptoms temporarily disappear. This is pure negligence that can eventually lead to an accumulation of problems that become progressively more difficult to resolve.

7-49. If the foregoing mistakes are avoided, there is a good chance that most intermittent casualties can be located and quickly resolved. This is made possible by the fact that when a problem appears, it is usually solid for a few seconds to a few minutes provided the machine is not disturbed. It then becomes very important to make as many observations as possible in order to narrow the problem down to a specific area.

7-50. For random intermittents, a program that will cause the problem to recur at a rapid rate should be used. It is advisable to use maintenance routines with which the operator is most familiar assuming of course, that they produce recurrence of the failure. In most instances, it is obvious where a certain program has failed. It may be necessary to stop the computer immediately upon detection of a fault so as to determine exactly where the program has errored. Knowing where the program failed makes
it possible to go to the listing of the program and ascertain exactly what the computer was doing. The operator should now have the problem isolated to a subroutine that can be cycled by changing a couple of instructions. If it is a long subroutine, it might be possible to rewrite it in a shorter form. With just that one subroutine cycling, the frequency of the intermittent should increase considerably.

7-51. The prime objective using this procedure is to get down to the single instruction that is failing. If one instruction is failing, it is necessary to see if anything associated with memory could possibly cause the problem. If the memory has the proper information then it can be assumed that memory is okay and that the processor I/O is failing. By observing all the registers, the operator should try to detect something that is incorrect. This is made easier in many instances by observing the instruction when it is being executed properly. If an abnormality is detected, it should lead to a sequence that caused it. Through use of the phase step mode of operation, the time and events that created the abnormal indications can frequently be pinpointed. If it appears that a specific enable was not generated, one should phase step up to that point and use phase repeat. This will allow a person to observe the enable signal on an oscilloscope. If it appears improper, all the inputs that generate the enable should be examined. It is very important that the equipment not be shut down or disturbed by pulling out a chassis until the problem is narrowed down to one or two circuits. When this has been accomplished, moving the suspected card or cards to another location will cause the problem to either move or not move. If it does not
move, examine all the wiring and connections associated with the circuit. Always check carefully for short pieces of loose wire that may be floating around in the chassis. This should be an initial step around any failing circuit. Otherwise, there is a risk that the problem will be moved around when checking the wiring thereby causing an intermittent in some other area. When checking, ensure that the routing has not left the wire pulled tight around a pin where the insulation is thin causing continuity with another circuit. This type of discrepancy is commonly called a cold-flow connection. If taper pins are used, they should be checked to ensure that they are inserted properly and that the wire has been stripped and crimped correctly. In wire wrapped machines, one should check for a tight wrap with the proper number of turns on the pin.

7-52. Recommended Techniques. When intermittent problems occur once or twice a week, it may be necessary to try one or more of the following techniques to cause the problem to manifest itself more frequently:

1. The 7002013 card has been found to cause many intermittent casualties in the Digital Computer Mk 152. When defective, the output of a gate tends to decrease in amplitude or width to a point where the enabling signal may cause intermittent problems. This type of problem is difficult to isolate using normal troubleshooting procedures such as diagnostic programs. Therefore, a mini-service program has developed that can be entered manually into the computer and will exercise all gates of all 7002013 cards. This allows the maintenance technician to observe and qualitatively analyze each signal output with the use of an oscilloscope. Refer to the MIP for the appropriate MRC to make this check.
2. Raise and lower the input power to the equipment. Be aware that some hardware can be damaged by high voltage so caution is advisable when using this method.
3. Raise and lower the input temperature, using caution and common sense to prevent damage from overheating of the equipment.
4. When the problem does occur and is obviously confined to a small area, try placing some of the cards on card extenders without allowing them to short out against the cabinet. It may then be possible to judiciously apply heat and cooling to the individual cards.
5. If memory is suspected, the currents or the bias voltage can be raised or lowered to see if the problem gets worse. However, it is recommended that the currents be accurately measured before any adjustments are made. Also, if the problem is thereby corrected, ensure that the current adjustments have not merely compensated for a marginal printed circuit card that should have been replaced before the adjustments were made.
6. With some hardware where chassis connectors and associated wiring are suspected, it is recommended that the side or back skins (panels) be removed. Then the failing programs can be run and the indications observed while moving the harness wiring. In certain instances, this can narrow the problem down to one connector. It will also help to isolate problems that are caused by replacing the side and back skins such as pinched wires and crosstalk which generates noise.
7. The main memory drawer can be extended so that the cards are accessible while power is applied.
8. In cases where timing seems to be the problem cause, speeding up the master clock may make the problem easier to find.

Care must be exercised to avoid creating new problems with this technique thereby making it more difficult to find the original source of trouble.

7-53. Troubleshooting equipment with known intermittent problems requires unlimited time. A problem should be looked into immediately upon occurrence. It is not deemed advisable to postpone action until preventive maintenance actions are scheduled. All too often, the intermittent will not recur during scheduled maintenance time.

7-54. In certain isolated cases, it will be noted that the only failing programs are those of an operational nature. These problems also demand prompt attention.

7-55. If the foregoing suggestions fail to uncover the source of a known intermittent, the following additional items should be checked as part of the fault isolation process:

1. Power supplies which are either oscillating or noisy. It is a good practice to check voltage on individual chassis with an oscilloscope. Multimeters will not detect high frequency oscillations.
2. Loose terminal lugs on terminal boards and in the power supplies.
3. Fuses and fuse holders that may have some resistance across them.
4. Motor generators that cause poor voltage and frequency regulation or produce high noise spikes.
5. Chassis covers that short card connector pins or pinch wires.
6. Test point blocks that might be pinching wires.
7. Poor wire routing in areas where timing is extremely critical.
8. P. C. Cards that are not pushed all the way into the connectors.
9. P. C. Cards that are rubbing against each other due to a missing card spacer.
10. P. C. Card jack connectors that have spread pins.
11. Hardware that uses voltage buss bars to connect the power pins together on card jacks. Check for poor solder connections to an individual connector pin. This would only be required after a problem is isolated down to one circuit. Since it is difficult to see a poor solder connection, it may be necessary to run a wire from a power pin on another card to see if this eliminates the problem.
12. The master clock is not adjusted properly. If the hardware has been running satisfactorily, this most likely would not be a problem.
13. In cases affecting I/O operations, check for foreign material lodged in the I/O connectors.
14. Chassis that are not aligned properly.
15. Poor ground system that is both internal and external to the hardware.
16. P. C. Cards or stacks whose connector pins are covered with foreign material such as epoxy.
17. Loose or missing contact wiper clip springs on 90 -pin female connectors. These can be checked by taking a male pin and pushing it in. A small amount of resistance should be felt.

7-56. Records prove that a majority of intermittent problems are caused by printed circuit cards. The leading causes are overstressing of cards by external means such as overheating and internal means such as overvoltage or the pins are found to be partially coated with epoxy.

7-57. When a taper pin is causing an intermittent, identification as an under-crimp is accomplished by lightly pulling or pushing on the wire going into it. A slight give on the wire can be detected. It may be necessary to release the clamp that is gripping the insulation. On the other hand, an over-crimp
taper pin can be identified by removing the insulation on the wire in the taper pin. Usually only one or two strands of wire are attached and they will readily break off if the wire is pulled. Where faulty indicator modules are suspected, it is suggested they be disconnected from the circuit.
$7-58$. Since each computer has its own peculiar characteristics, it may prove worthwhile to contact the Naval Ship Weapon Systems Engineering Station concerning a particular intermittent problem. Station engineers may offer an immediate solution to the problem by virtue of having experienced the same problem on similar equipment at other installations.

7-59. TROUBLESHOOTING MEMORY
PROBLEMS. There is reason to believe that many technicians troubleshooting memory problems confuse control and bootstrap addresses with main memory addresses which results in unnecessary troubleshooting and wasted time. The technician should be thoroughly familiar with the location of all memory addresses. If a memory problem is encountered in a control memory address, it is, of course, unproductive to troubleshoot in the main memory circuitry. If the BOOTSTRAP MODE NDRO/MAIN MEMORY switch is in the NDRO (Bootstrap Mode) position, the technician should realize that the bootstrap locations will contain information even though he has cleared all locations in memory.

## 7-60. JUMPER CABLES FOR CHECKING

 IOTA. Technical personnel are cautioned that care must be taken when installing or removing computer jumper cables. Unnecessary force or twisting of connectors can cause internal shorting, intermittent connections, and electrical opens in these cables.7-61. TROUBLESHOOTING POWER FAILURES AND BLOWN FUSES. Card type 7003180 is located on all chassis except main memory. Chassis maps indicate the location of the cards. This card provides filter action for the -4.5 VDC and the $\pm 15 \mathrm{VDC}$ power supplies and should be considered as a possible source of trouble when troubleshooting power problems.

7-62. Hidden Fuses. Drawers A1, A2 and A4 all have fuses located behind them which are not visible unless the drawers are extended. There are fuses for the -4.5 VDC, the +15 VDC, and the -15 VDC power supplies. The only way to check these fuses is to remove and inspect them.

7-63. Computer Faults and Loading Problems. It is suggested that whenever the computer faults or has loading problems the input power be checked to ensure that it is at the proper level.

7-64. INDICATOR LAMPS. In the past, many technicians have experienced difficulty in locating indicator lamps as shown on the functional schematics. Plate P-1 of the functional schematics gives an example of a flip-flop with indicator DS5B. A note refers the user to Plate P-176 for details relative to the indicator and associated push button wiring.

7-65. EXTENDING 56-PIN ME MORY CARDS. A card extender should not be used with any of the $420 / 421$ P.C. Cards. These cards have a twisted-pair matched impedance on input pins 48 and 52. If extended, either AND-gate Z5 or transistors Q1/Q3 may be damaged which is indicated by low Read/ Write currents of only 350 MA instead of $720 \mathrm{MA} \mathrm{P} / \mathrm{P}$. Maintenance engineers have recommended that none of the cards in the
memory chassis which have a twisted pair input be extended. This includes the 780/781 and 0651 cards. It has been found that very few of the 0651 cards will run when extended.

7-66. POSSIBLE DAMAGE TO 0651 AND 0660 P. C. CARDS. Technicians who are working on the wiring side of the 0651 sense amplifiers, should never ground pins 3 or 4. Adjacent pins 1 and 2 are ground, so it is possible that they might inadvertently make contact if a scope probe is attached onto the pins or if there is tugging or pulling of the
wires. Should they touch, resulting damage can affect several 0651 cards and some diodes in the 0660 card. Reference may be made to the 0651 card schematic or to the computer logic prints. Pin 4 on one card goes to pin 3 on the next card and is at about 15 volts. If either pin is grounded, the primary of transformer T1 and inductor L1 on the 0651 card cannot withstand the high current and will open. One solution is to slightly bend ground pins 1 and 2 away from pins 3 and 4 thereby reducing the chances of contact.

## THIS PAGE INTENTIONALLY LEFT BLANK

# NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1 

Section 7-3. Troubleshooting Charts

7-6.7. This section of the manual discusses command timing and provides a charted analysis of computer operation during execution of every instruction in its repertoire. The five types of command sequences (Instruction, Read, Write, Buffer, and I/O) are defined and their operation described in the paragraphs that follow. Also included in this section is a table that identifies allocated control memory and bootstrap addresses.

7-68. INSTRUCTION REPERTOIRE ANALYSES

7-69. This paragraph contains a detailed analysis of each instruction in the computer's repertoire. The instructions are arranged in ascending order by OCTAL code. Tables 7-12 and 7-13 respectively provide a list of all Format I and Format II instructions and also provide descriptive analyses of the instructions. For each instruction the following information is presented:

1. OCTAL code.
2. Trim Nmemonic.
3. Name of the instructions.
4. Time required for execution.
5. A listing of the main command sequences employed in execution of the instruction and the order in which they are performed.
6. A detailed analysis of the multiply, divide, shift, and scale sequences (where applicable).

7-70. SEQUENCE TIMING CHARTS
7-71. COMMAND SEQUENCES. The computer employs five types of command
sequences which are listed and defined as follows:

1. I - Instruction sequence: Reads instruction from memory.
2. R1 and R2-Read sequences: Read operand from memory.
3. W - Write sequence: Writes operand into memory.
4. B1 and B2-Buffer sequences: Control loading of buffer control words and activating of an $I / 0$ channel.
5. I/01 and I/02 - Input/output sequences: Control data transfers and internal special sequences.

7-72. Command sequences are selected by the sequencer in a predetermined order necessary for proper instruction execution. The main timing chain, operating in conjunction with the sequence destination and the master clock, develops the 16 timing pulses (4.4, 1.1 1.2.1.3, 1.4, 2.1, ............ 4.3) necessary to synchronize computer operation during the selected sequence. Not all command sequences are required to execute an instruction. In some cases, only one sequence ( I ) is necessary; in others, three sequences may 'je required for complete instruction execution. Refer to tables 7-12 and 7-13 which list each instruction with the applicable command sequences, and to the command sequence tables which provide analyses of functions performed. Command sequences of each instruction are listed in abbreviated form in table 7-14.

7-73. Command sequence tables (7-15 through 7-24) contain a phase-by-phase analysis of functions performed during each command sequence. Following each time notation,
which reflects internal computer timing in terms of cycle and phase time, is a list of commands performed at that time in the sequence. The expression in the third column following certain functions indicates a condition or conditions necessary to perform or not perform those functions. Absence of an expression in the condition column indicates that the function is performed unconditionally. The right-hand column contains the plate number of the functional schematic drawing and the gate number which controls the command. For example, in the I sequence chart, the entry T3. 1 $\mathrm{AL} \rightarrow$ Arithmetic Selector $\mathrm{f}=71$ 20N01-17, is read: At 3.1 time of an I sequence for instruction 71, the contents of the AL register are transferred to the arithmetic selector under control of Gate No. 20N01 on Plate No. P-17 of the functional schematics contained in Chapter 9, Part 3 of this volume.

7-74. I Sequence. I sequence (table 7-15) is the first sequence performed during the execution of every instruction. During the I sequence, the instruction word is addressed, read out of memory, and initially operated upon.

7-75. R1 and R2 Sequence. $R$ sequences (table 7-16) are used in instructions where it is necessary to obtain contents of a given memory address to complete the instruction.

7-76. W Sequence. W sequence (table 7-17) is used to write the results of an instruction into a specified memory location.

7-77. B Sequence. $B$ sequences (tables $7-18$ and 7-19) are used to transfer the two words in memory locations immediately following the 50:11 through 50:13 instructions into the proper control memory location, and set the active flip-flop for the proper operation and channel.

7-78. I/0 Sequences. Sequence timing tables list the commands and conditions for each sequence and, in the case of the $I / 0$ sequences, the mode of operation is given. $\mathrm{I} / 0$ sequences, $\mathrm{I} / 01$ and $\mathrm{I} / 02$, are listed in tables 7-20 and 7-21. The I/0 1 sequence is used to read the buffer control words, compare them, and then write the current address buffer control word back into control memory, as well as storing or transmitting a data word. I/0 2 sequence follows I/0 1 sequence when the computer is in the dual mode or in ESI mode, and is terminating a buffer.
7-79. Continuous Data Mode. An Analysis of the Continuous Data Mode (CDM) sequence with a listing of the times and the commands for the CDM sequence is provided in table 7-22.
7-80. Real-Time Clock. An analysis of the functions performed during the RealTime Clock (RTC) sequence is presented in table 7-23.

7-81. Interrupt. The functions performed during the interrupt sequence are analyzed in table 7-24. The table lists the interrupt sequence which runs parallel to the I sequence when a fault interrupt has been received or when an I/0 interrupt occurs. The interrupt sequence forces the computer to a specified address where the I sequence then takes over and controls the performance of the instruction which was stored at that address.
7-82. Control and Bootstrap Addresses. Table 7-25 contains the assignments of specific addresses within control memory and the location of bootstrap. All addresses not in control memory are in main memory. The bootstrap address shadows addresses in main memory which can be used if the BOOTSTRAP MODE switch is in the MAIN MEMORY position.

NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1

TABLE 7-12. COMMAND TIMING ANALYSIS, FORMAT I INSTRUCTIONS

| $\sim$ | OCTAL CODE | INSTRUCTION AND ANALYSIS |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | 00 | ILLEGAL CODE I |  | Execution Time: 2 usec |
|  | 01 | ILLEGAL CODE I |  | Execution Time: 2 usec |
| $\sim$ | 02 | ```COMPARE (AL) WITH (Y) I R1``` | (CMAL) | Execution Time: 4 usec |
|  | 03 | COMPARE (AL) WITH (Y) I (B modified) | (CMALB) | Execution Time: 4 usec |
| $\bigcirc$ | 04 | SELECTIVE SUBSTITUTE I R1 | (SLSU) | Execution Time: 4 usec |
| $\sim$ | 05 | SELECTIVE SUBSTITUTE <br> I (B modified) R1 | (SLSUB) | Execution Time: 4 usec |
|  | 06 | COMPARE WITH MASK I <br> R1 | (CMSK) | Execution Time: 4 usec |
| $\bigcirc$ | 07 | COMPARE WITH MASK I (B modified) R 1 | (CMSKB) | Execution Time: 4 usec |
|  | 10 | ENTER AU <br> I <br> R1 | (ENTAU) | Execution Time: 4 usec |

NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1

TABLE 7-12. COMMAND TIMING ANALYSIS, FORMAT I INSTRUCTIONS (Cont'd)

| OCTAL CODE | INSTRUCTION AND ANALYSIS |  |  |
| :---: | :---: | :---: | :---: |
| 11 | ENTERAU <br> I (B modified) R1 | (ENTAUB) | Execution Time: 4 usec |
| 12 | ENTER AL <br> I <br> R1 | (ENTAL) | Execution Time: 4 usec |
| 13 | ENTER AL <br> I (B modified) R1 | (ENTALB) | Execution Time: 4 usec |
| 14 | $\begin{aligned} & \text { ADD AL } \\ & \text { I } \\ & \text { R1 } \end{aligned}$ | (ADDAL) | Execution Time: 4 usec |
| 15 | ADD AL <br> I (B modified) R1 | (ADDALB) | Execution Time: 4 usec |
| 16 | SUBTRACT AL I R1 | (SUBAL) | Execution Time: 4 usec |
| 17 | SUBTRACT AL <br> I (B modified) R1 | (SUBALB) | Execution Time: 4 usec |
| 20 | $\begin{aligned} & \text { ADD A } \\ & \text { I } \\ & \text { R1 } \\ & \text { R1R2 } \end{aligned}$ | (ADDA) | Execution Time: 6 usec |
| 21 | ADD A <br> I (B modified) <br> R1 <br> R1R2 | (ADDAB) | Execution Time: 6 usec |

NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1

TABLE 7-12. COMMAND TIMING ANALYSIS, FORMAT I INSTRUCTIONS (Cont'd)


TABLE 7-12. COMMAND TIMING ANALYSIS, FORMAT I INSTRUCTION (Cont'd)


NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1

TABLE 7-12. COMMAND TIMING ANALYSIS, FORMAT I INSTRUCTION (Cont'd)

| $\bigcirc$ | OCTAL CODE | INSTRUCTION AND ANALYSIS |
| :---: | :---: | :---: |
|  |  | NOTE: At this point, this instruction enters I sequence of the next instruction to complete its operation. |
| $\bigcirc$ | 25 | MULTIPLY AL (MULAB) Execution time: 14 usec <br> I (B modified)   <br> R1T2.1 Set MUL T/DIV SEQ <br> (Same as instruction 24)  <br> T4.2 Resume R1 SEQ <br> (Same as instruction 24)  <br> I (Same as instruction 24)  |
| ? | 26 |  |

TABLE 7-12. COMMAND TIMING ANALYSIS, FORMAT I INSTRUCTION (Cont'd)


NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1

TABLE 7-12. COMMAND TIMING ANALYSIS, FORMAT I INSTRUCTION (Cont'd)


TABLE 7-12. COMMAND TIMING ANALYSIS, FORMAT I INS TRUCTION (Cont'd)

| OCTAL CODE | INSTRUCTION AND ANALYSIS |
| :---: | :---: |
| 32 | ENTER B <br> (ENTB) <br> Execution Time: 4 usec <br> I <br> R1 <br> NOTE: At this point, this instruction enters, I sequence of the next instruction to complete its operation. <br> $\mathrm{I} \quad 1.1 \quad \mathrm{ICR} \longrightarrow \mathrm{S} 0$ <br> Initiate Control Memory <br> 1.2 $\mathrm{Z} 1 \rightarrow \mathrm{Z} 0$ <br> 1.3 Inhibit Control Memory $\longrightarrow \mathrm{Z} 0$ |
| 33 | ENTER B (ENTBB) Execution Time: 4 usec <br> I (B modified)   <br> R1   <br> I (Same as 32)   |
| 34 | DIREC T JUMP (JP) Execution Time: 2 usec I |
| 35 | DIRECT JUMP (JPB)  <br> I (B modified)   |
| 36 | ENTER B WITH CONSTANT (ENTBK) Execution Time: 2 usec <br> I <br> NOTE: At this point, this instruction enters I sequence of the next instruction to complete its operation. <br> I $1.1 \quad \mathrm{ICR} \longrightarrow \mathrm{S} 0$ <br> Initiate Control Memory <br> $1.2 \quad \mathrm{Z} 1 \longrightarrow \mathrm{Z} 0$ <br> 1. 3 Inhibit Control Memory $\longrightarrow$ Z0 |

NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1
TABLE 7-12. COMMAND TIMING ANALYSIS, FORMAT I INSTRUCTION (Cont'd)

| OCTAL CODE | INSTRUCTION AND ANALYSIS |  |
| :---: | :---: | :---: |
| 37 | MODIFY BI WITH CONSTANT (ENTBKB) <br> I ( B modified) <br> I (Same as 36) | Execution Time: 2usec |
| 40 | CLEAR Y  <br> I  <br> W (CL) | Execution Time: 4 usec |
| 41 | CLEAR Y <br> (CLB) <br> I (B modified) <br> W (Same as 40) | Execution Time: 4 usec |
| 42 | STORE (B)  <br> I (STRB)  <br> W  | Execution Time: 4 usec |
| 43 | STORE (B) <br> (STRBB) <br> I (B modified) <br> W (Same as 42) | Execution Time: 4 usec |
| 44 | STORE AL (STRAL) <br> I  <br> W  | Execution Time: 4 usec |
| 45 | STORE AL (STRALB) <br> I (B modified)  <br> W  | Execution Time: 4 usec |
| 46 | STORE AU <br> (STRAU) <br> I <br> W | Execution Time: 4 usec |
| 47 | STORE AU (STRAUB) <br> I (B modified)  <br> W  | Execution Time: 4 usec |
| 50 | See Format II instructions following instruction 77. |  |
| 51 | SELECTIVE SET  <br> I (SLSET) <br> R1  | Execution Time: 4 usec |
| 52 |  | Execution Time: 4 usec |

NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1

TABLE 7-12. COMMAND TIMING ANALYSIS, FORMAT I INSTRUCTION (Cont'd)

| OCTAL CODE | INSTRUCTION AND ANALYSIS |
| :---: | :---: |
| 53 | SELECTIVE COMPLEMENT (SLCP) Execution Time: 4 usec I R1 |
| 54 | INDIRECT JUMP AND (IJPEI) Execution time: 4 usec <br> ENABLE INTERRUPTS   <br> I   <br> R1   |
| 55 | INDIRECT JUMP (IJP) Execution Time: 4 usec <br> I   <br> R1   |
| 56 | B SKIP (BSK) Execution Time: 4 usec <br> I  <br> R1  |
| 57 | INDEX SKIP (ISK) Execution Time: 6 usec <br> I   <br> R1   <br> W   |
| 60 | JUMP AU ZERO (JPAUZ) Execution Time: 2 usec I |
| 61 | JUMP AL ZERO (JPALZ) Execution Time: 2 usec I |

NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1

TABLE 7-12. COMMAND TIMING ANALYSIS, FORMAT I INSTRUCTION (Cont'd)


NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1

TABLE 7-12. COMMAND TIMING ANALYSIS, FORMAT I INSTRUCTION (Cont'd)

| OCTAL CODE | INSTRUCTION AND ANALYSIS |  |  |
| :---: | :--- | :--- | :--- |
| 74 | STORE ADDRESS <br> I <br> W | (STRADR) | Execution Time: 4 usec |
| 75 | STORE SPECIAL REGISTER <br> I <br> W | (STRSR) | Execution Time: 4 usec |
| 76 | DIRECT RETURN JUMP <br> I | (RJP) | Execution Time: 4 usec |
| 77 |    |  |  |

NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1

TABLE 7-13. COMMAND TIMING ANALYSES, FORMAT II INSTRUCTION

| OCTAL CODE | INSTRUCTION AND ANALYSIS |
| :---: | :---: |
| 50:00 | Not Used |
| 50:01 | SET INPUT ACTIVE $\quad$ (SIN) $\quad$ Execution Time: 2 usec I |
| 50:02 | SET OUTPUT ACTIVE $\quad$ (SOUT) Execution Time: 2 usec I |
| 50:03 | SET EXTERNAL FUNCTION (SEXF) Execution Time: 2 usec <br> ACTIVE <br> I |
| 50:04 | Not Used |
| 50:05 | Not Used |
| 50:06 | Not Used |
| 50:07 | Not Used |
| 50:10 | Not Used |
| 50:11 | INPUT TRANSFER <br> (IN) <br> Execution Time: 6 usec <br> I <br> IB1 <br> IB2 <br> NOTE: At this point, this instruction enters I sequence of the next instruction to complete its operation. <br> I 1.1 <br> 1.2 <br> 1.3 |
| 50:12 | OUTPUT TRANSFER (OUT) Execution Time: 6 usec <br> I   <br> IB1   <br> IB2   |

NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1

TABLE 7-13. COMMAND TIMING ANALYSES, FORMAT II INSTRUCTION (Cont'd)

| OCTAL CODE | INSTRUCTION AND ANALYSIS |
| :---: | :---: |
| 50:12 (Cont'd) | NOTE: At this point, this instruction enters I sequence of the next instruction to complete its operation. |
| 50:13 | EXTERNAL FUNCTION (EXF) Execution Time: 6 usec <br> I   <br> IB1   <br> IB2   <br> NOTE: At this point, this instruction enters I sequence of the next instruction to complete its operation. <br> I |
| 50:14 | ENABLE REAL-TIME (RTC) Execution Time: 2 usec CLOCK MONITOR |
| 50:15 | TERMINATE INPUT I |
| 50:16 | TERMINATE OUTPUT (OUTSTP) Execution Time: 2 usec I |
| 50:17 | TERMINATE EXTERNAL (EXFSTP) Execution Time: 2 usec FUNCTION I |
| 50:20 | SET RESUME I $\quad$ (SRSM) Execution Time: 2 usec |
| 50:21 | SKIP ON INPUT CHANNEL (SKPIIN) Execution Time: 2 usec INACTIVE I |
| 50:22 | SKIP ON OUTPUT (SKPOIN) Execution Time: 2 usec  <br> CHANNEL INACTIVE   <br> I   |
| 50:23 | SKIP ON FUNCTION (SKPFIN) Execution Time: 2 usec  <br> MODE INAC TIVE   <br> I   |

NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1

TABLE 7-13. COMMAND TIMING ANALYSES, FORMAT II INSTRUCTION (Cont'd)

| OCTAL CODE | INSTRUCTION AND ANALYSIS |  |  |
| :---: | :---: | :---: | :---: |
| 50:24/50:25 | WAIT FOR INTERRUPT I WAIT | (WTFI) | Execution Time: Indeter minate |
| 50:26 | OUTPUT OVERRIDE I | (OUTOV) | $\begin{aligned} & \text { Execution Time: } 6 \text { or } 8 \\ & \text { usec }\end{aligned}$ |
| 50:27 | EXTERNAL FUNCTION OVERRIDE I | (EXFOV) | $\begin{aligned} & \text { Execution Time: } 6 \text { or } 8 \\ & \text { usec }\end{aligned}$ |
| 50:30/50:31 | REMOVE INTERRUPT LOCKOUT I | (RIL) | Execution Time: 2 usec |
| 50:32/50:33 | REMOVE EXTERNAL <br> INTERRUPT <br> I | (EXL) | Execution Time: 2 usec |
| 50:34/50:35 | SET INTERRUPT LOCKOUT I | (SIL) | Execution Time: 2 usec |
| 50:36/50:37 | SET EXTERNAL <br> INTERRUPT LOCKOUT I | (SXL) | Execution Time: 2 usec |
| 50:40 | Not Used |  |  |
| 50:41 | RIGHT SHIFT AU (RSHAU) <br> I T3. 4 Set HOLD I FF <br> 4.1 Set OXL01 <br> . 2 CLR K1 | Execu | $\text { Time: } \begin{aligned} & 4 \text { usec }(\mathrm{K} 0=0-4) \\ & 6 \text { usec (K0 }=5-8) \\ & 8 \mathrm{usec}(\mathrm{~K} 0=9-12) \\ & 10 \mathrm{usec}(\mathrm{~K} 0=13-16) \end{aligned}$ |

NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1

TABLE 7-13. COMMAND TIMING ANALYSES, FORMAT II INSTRUCTION (Cont'd)

| OCTAL CODE | INSTRUCTION AND ANALYSIS |
| :---: | :---: |
| 50:41 (Cont' d) | ```. 3 CLR X, CLR W \(\mathrm{K} 0-1 \longrightarrow \mathrm{~K} 1\) Set OXL00 (First pass and K0) Set Hold II FF (First pass only) CLR K0 AUR1 \(\rightarrow \mathrm{X}, \mathrm{ALR} 1 \longrightarrow \mathrm{~W}\) \(.1 \quad \mathrm{~K} 1 \longrightarrow \mathrm{~K} 0\) CLR AU Set CLEAR HOLD FF (K1=0) . 2 CLR K1 \(\mathrm{X} \rightarrow \mathrm{AU}\) \(\mathrm{K} 0 \neq 0\) \(\mathrm{K} 0=0\) . 3 CLR OXL00 Set OXL02 \(\mathrm{K} 0-1 \longrightarrow \mathrm{~K} 1\) CLR X, CLR W \(.4 \quad\) AUR1 \(\longrightarrow \mathrm{X}, \mathrm{ALR1} \longrightarrow \mathrm{~W}\) . 1 CLR OXL01 Set CLEAR HOLD FF (Shift count)``` |
| 50:42 |  <br> T3. 4 Set HOLD I FF <br> 4.1 Set OXL01 <br> . 2 CLR K1 |

TABLE 7-13. COMMAND TIMING ANALYSES, FORMAT II INSTRUCTION (Cont'd)

| $\bigcirc$ | OCTAL CODE | INSTRUCTION AND ANALYSIS |
| :---: | :---: | :---: |
| ? | 50:42 (Cont'd) |  |
| $\bigcirc$ | 50:43 |  |

NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1

TABLE 7-13. COMMAND TIMING ANALYSES, FORMAT II INSTRUCTION (Cont'd)

| OCTAL CODE | INSTRUCTION AND ANALYSIS |
| :---: | :---: |
| 50:43 (Cont'd) |  |
| 50:44 |  |

TABLE 7-13. COMMAND TIMING ANALYSES, FORMAT II INSTRUCTION (Cont'd)

| OCTAL CODE | INSTRUCTION AND ANALYSIS |
| :---: | :---: |
| 50:44 (Cont'd) |  |

NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1

TABLE 7-13. COMMAND TIMING ANALYSES, FORMAT II INSTRUCTION (Cont'd)

| OCTAL CODE | INSTRUCTION AND ANALYSIS |
| :---: | :---: |
| 50:44 (Cont'd) | .1 CLR OXL01 <br> Set CLEAR HOLD FF (K1 $\neq 0$ and SCALE FACTOR FF was <br> set or if shift count equals zero) <br> (Complete I Sequence) <br> W  |
| 50:45 |  <br> T3. 4 Set HOLD I FF <br> 4. $1 \quad$ Set OXL01 <br> . 2 CLR K1 <br> . 3 CLR X, CLR W $\mathrm{K} 0-1 \longrightarrow \mathrm{~K} 1$ <br> Set OXL00 (First pass and K0 $\neq 0$ ) <br> Set Hold II FF <br> (First pass only) <br> . 4 CLR K0 $\mathrm{AUL} \longrightarrow \mathrm{X}, \mathrm{ALL1} \longrightarrow \mathrm{~W}$ <br> UPPER BIT OF AU $\rightarrow$ LOWER BIT OF X <br> $.1 \quad \mathrm{~K} 1 \longrightarrow \mathrm{~K} 0$ <br> CLR AU <br> Set CLEAR HOLD FF (K1 = 0) <br> . 2 CLR K1 $\mathrm{X} \rightarrow \mathrm{AU}$ $\mathrm{K} 0 \neq 0$ $\mathrm{K} 0=0$ <br> . 3 CLR OXL00 <br> Set OXL02 <br> $\mathrm{K} 0-1 \longrightarrow \mathrm{~K} 1$ <br> CLR X, CLR W |

## NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1

TABLE 7-13. COMMAND TIMING ANALYSES, FORMAT II INSTRUCTION (Cont'd)

| OCTAL CODE | INSTRUC TION AND ANALYSIS |
| :---: | :---: |
| 50:45 (Cont'd) | $\begin{array}{ll} .4 & \begin{array}{l} \text { AUL1 } \longrightarrow \mathrm{X}, \text { ALL1 } \longrightarrow \mathrm{W} \\ \text { UPPER BIT OF AU } \longrightarrow \text { LOWER BIT OF } \mathrm{X} \end{array} \\ .1 & \begin{array}{l} \text { CLR OXL01 } \\ \text { Set CLEAR HOLD FF (if shift count equals zero) } \end{array} \end{array}$ |
| 50:46 | LEFT SHIFT AL <br> (LSHAL) <br> Execution Time: $\begin{aligned} 4 \text { usec (K0 } & =0-4) \\ 6 \text { usec (K0 } & =5-8) \\ 8 \text { usec (K0 } & =9-12) \\ 10 \text { usec (K0 } & =13-16) \end{aligned}$ <br> T3. 4 Set HOLD I FF <br> 4.1 Set OXL01 <br> . 2 CLR K1 <br> .3 CLR X, CLR W $\mathrm{K} 0-1 \longrightarrow \mathrm{~K} 1$ <br> Set OXL00 <br> (First pass and $\mathrm{K} 0 \neq 0$ ) <br> Set Hold II FF <br> (First pass only) <br> . 4 CLR K0 <br> AUL1 $\longrightarrow \mathrm{X}$, ALL1 $\longrightarrow \mathrm{W}$ <br> UPPER BIT OF AL $\rightarrow$ LOWER BIT OF W <br> $.1 \quad \mathrm{~K} 1 \longrightarrow \mathrm{~K} 0$ <br> CLR AL <br> Set CLEAR HOLD FF (K1 = 0) <br> . 2 CLR K1 $\begin{aligned} & \mathrm{W} \longrightarrow \mathrm{AL} \\ & \mathrm{~K} 0 \neq 0 \\ & \mathrm{~K} 0=0 \end{aligned}$ <br> . 3 CLR OXL00 <br> Set OXL02 <br> $\mathrm{K} 0-1 \longrightarrow \mathrm{~K} 1$ <br> CLR X, CLR W |

TABLE 7-13. COMMAND TIMING ANALYSES, FORMAT II INSTRUCTION (Cont'd)

| OCTAL CODE | INSTRUCTION AND ANALYSIS |
| :---: | :---: |
| 50:46 (Cont'd) | .4 AUL1 $\longrightarrow \mathrm{X}$, ALL1 $\longrightarrow \mathrm{W}$ <br>  <br> UPPER BIT OF AL $\longrightarrow$ LOWER BIT OF X <br> .1 CLR OXL01 <br>  <br> Set CLEAR HOLD FF (if shift count equals zero |
| 50:47 | LEFT SHIFT A $\quad$ (LSHA) $\quad$ Execution Time: 4 usec $(K=\theta-4)$  <br> I usec $(K=5-8)$  <br> 6 8 usec $(K=9-12)$ <br> 10 usec $(K=13-16)$  <br>  12 usec $(K=17-20)$ <br>  14 usec $(K=21-24)$ <br>  16 usec $(K=25-28)$ <br> 18 usec $(K=29-32)$  <br>  20 usec $(K=33-35)$ <br> T3. 4 Set HOLD I FF <br> 4.1 Set OXL01 <br> . 2 CLR K1 <br> . 3 CLR X, CLR W $\mathrm{K} 0-1 \longrightarrow \mathrm{~K} 1$ <br> Set OXL00 (First pass and $\mathrm{K} 0 \neq 0$ ) <br> . 4 CLR K0 <br> AUL1 $\rightarrow \mathrm{X}, \mathrm{ALL1} \longrightarrow \mathrm{~W}$ <br> UPPER BIT OF AL $\rightarrow$ LOWER BIT OF X <br> UPPER BIT OF AU $\rightarrow$ LOWER BIT OF W <br> $.1 \quad \mathrm{~K} 1 \longrightarrow \mathrm{~K} 0$ <br> CLR AL <br> CLR AU <br> Set CLEAR HOLD FF (K1 = 0) <br> . 2 CLR K1 <br> $\mathrm{W} \longrightarrow \mathrm{AL}$ <br> $X \rightarrow A U$ <br> $\mathrm{K} 0 \neq 0$ |

NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1

TABLE 7-13. COMMAND TIMING ANALYSES, FORMAT II INSTRUCTION (Cont'd)

| OCTAL CODE | INSTRUCTION AND ANALYSIS |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| 50:47 (Cont'd) | $\left.\begin{array}{ll} & \mathrm{K} 0=0 \\ .3 & \text { CLR OXL00 } \\ & \text { Set OXL02 } \\ & \text { K0-1 } \longrightarrow \text { K1 } \\ \text { CLR X, CLR }\end{array}\right]$.4 AUL1 $\rightarrow$ X, AL <br>  UPPER BIT OF <br>  UPPER BIT OF <br> .1 CLR OXL01 <br>  Set CLEAR HO | $\begin{aligned} & 1 \rightarrow \mathrm{~W} \\ & \mathrm{~L} \rightarrow \text { LOWF } \\ & \mathrm{U} \rightarrow \text { LOW } \end{aligned}$ | T OF X T OF W <br> t equals zero) |  |
| 50:50 | SKIP OF KEY SETTING I | (SKP) | Execution Time: | 2 usec |
| 50:51 | SKIP ON NO BORROW I | (SKPNBO) | Execution Time: | 2 usec |
| 50:52 | SKIP ON OVERFLOW I | (SKPOV) | Execution Time: | 2 usec |
| 50:53 | SKIP ON NO OVERFLOW I | (SKPNOV) | Execution Time: | 2 usec |
| 50:54 | SKIP ON ODD PARITY I | (SKPODD) | Execution Time: | 2 usec |
| 50:55 | SKIP ON EVEN PARITY I | (SKPEVN) | Execution Time: | 2 usec |
| 50:56 | STOP ON KEY SETTING I | (STOP) | Execution Time: | 2 usec |
| 50:57 | SKIP ON NO RESUME I | (SKPNR) |  |  |

NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1

TABLE 7-13. COMMAND TIMING ANALYSES, FORMAT II INSTRUCTION (Cont'd)

| OCTAL CODE | INSTRUCTION AND ANALYSIS |  |
| :---: | :---: | :---: |
| 50:60 | ROUND AU <br> (RND) <br> I | Execution Time: 2 usec |
| 50:61 | COMPLEMENT AL <br> (CPAL) <br> I | Execution Time: 2 usec |
| 50:62 | $\begin{aligned} & \text { COMPLEMENT AU (CPAU) } \\ & \text { I } \end{aligned}$ | Execution Time: 2 usec |
| 50:63 | COMPLEMENT A <br> (CPA) <br> I | Execution Time: 2 usec |
| 50:64 <br> Thru <br> 50:67 | Not Used |  |
| 50:70 | Not Used |  |
| 50:71 | Not Used |  |
| 50:72 | ENTER INDEX CONTROL <br> (ENTICR) REGISTER I | Execution Time: 2 usec |
| 50:73 | ENTER SPECIAL REGISTER (ENTSR) I | Execution Time: 2 usec |
| 50:74 Thru 50:76 | Not Used |  |
| 50:77 | ILLEGAL CODE I | Execution Time: 2 usec |

NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1
TABLE 7-14. COMMAND SEQUENCES OF EACH INSTRUCTION


TABLE 7-14. COMMAND SEQUENCES OF EACH INSTRUCTION (Cont'd)

|  | I, IB1, AND IB2 SEQUENCES |
| :---: | :---: |
| $50: 11$ | $50: 12$ |
| I, I/0 1, and (if Dual or ESI term I/0 2 |  |
| $50: 26$ | $50: 27$ |

TABLE 7-15. I SEQUENCE, ANALYSIS OF FUNCTIONS

| TIME | COMMAND | CONDITION | REFERENCE* |
| :---: | :---: | :---: | :---: |
| T4.4 | CLR S1 <br> Inhibit Cont Mem $\rightarrow$ Z0 | Norm. Sequence $\mathrm{Z} 1 \rightarrow \mathrm{Z} 0 \cdot \overline{\mathrm{CM}} \rightarrow \mathrm{Z0}$ <br> (T13•I Seq. Cont. Data via $10 \mathrm{~N} 13-23$ ) | 20N12 <br> 11N11-25 |
| T1. 1 | Spec. Int. Reg $\rightarrow$ S1 | Int SEQ., Spec Int. Reg | 70N12-22 |
|  | $\mathrm{P} \rightarrow \mathrm{S} 1$ | Norm. SEQ | 29N12-22 |
|  | Set Resume f/f | $\mathrm{f}=50: 20$ | 00E18-53 |
|  | Set Resume Fault ff | RTC Seq. B=1024• Resume not available | 11G18-54 |
|  | CLR AL | $\mathrm{f}=(50: 61+50: 62) \cdot \mathrm{T} 52$ | 07N05-20 |
|  | $5^{500}{ }_{8} \rightarrow \mathrm{~S} 1$ | Load Mode | $60 \mathrm{~N} 12-22$ |
|  | Enable Main Memory | Norm. SEQ | OXG80-134 |
|  | I/O XLATOR $\rightarrow$ S $\chi^{\prime}$ | Initiate Buffer Inst. 's | 10N10-24 |
|  | $\mathrm{ICR} \rightarrow \mathrm{S} \emptyset$ | $\begin{aligned} & \mathrm{f}=32,33,36,37+(\mathrm{f}=56 \cdot \overline{\mathrm{EQUAL}})+ \\ & (\mathrm{f}=73 \cdot \mathrm{~B} \neq 0) \end{aligned}$ | 40N10-24 |
|  | Initiate Cont. Mem. | $(\mathrm{I} / \mathrm{O} / \mathrm{XLATOR}+\mathrm{ICR}) \rightarrow \mathrm{S} \varnothing$ | OXDT10-122 |
|  | Set Increment $P \mathrm{f} / \mathrm{f}$ | $\overline{\text { Int. SEQ }}$ | 10L10-35 |
|  | CLR Z $\varnothing$ | Cont. Data SEQ. | 09N11-25 |
|  | Data.REQ $\rightarrow$ Chan. Priority | Normal SEQ | 00N61-49 |
|  | I/0 XLATOR $\rightarrow$ S1 (Bits 4, 5, 7) | Int. SEQ $\cdot \overline{\text { Spec. Int }} \cdot$ Cont. Data | 30N12-22 |

[^4]TABLE 7-15. I SEQUENCE, ANALYSIS OF FUNCTIONS (Cont'd)

| TIME | COMMAND | CONDITION | REFERENCE* |
| :---: | :---: | :---: | :---: |
| T1.2 | $\begin{aligned} & \mathrm{ADDER} \rightarrow \mathrm{AL} \\ & \mathrm{~B} \pm 1 \rightarrow \mathrm{Z} \emptyset \\ & \mathrm{~S} 1 \rightarrow \mathrm{P} \\ & \mathrm{Z} 1 \rightarrow \mathrm{Z} \varnothing \overline{\text { Cont. Mem. } \rightarrow \mathrm{Z} \varnothing} \\ & \text { Set Run } 2 \mathrm{f} / \mathrm{f} \\ & \mathrm{CLR} \mathrm{P} \end{aligned}$ | $\mathrm{f}=(50: 61+50: 62) \mathrm{T} 52$ <br> $\mathrm{f}=(56+73)$ Cont. Mem. Timing <br> Load Mode <br> Cont. Data SEQ. <br> Run $1 \mathrm{f} / \mathrm{f}$ Set <br> Load Mode | 18N05-20 <br> 39N11-25 <br> 20N07-21 <br> 10 N13-23 <br> 1XJ10-3 <br> 07N07-21 |
| T1.3 | CLR Z1 <br> CLR X W <br> CLR D <br> CLR CLR Hold ff <br> CLR Hold $2 \mathrm{f} / \mathrm{f}$ <br> CLR Parity $\mathrm{f} / \mathrm{f}$ <br> CLR Select Stop $\mathrm{f} / \mathrm{f}$ <br> CLR EF/OD ACK Gen $\mathrm{f} / \mathrm{f}$ <br> CLR F Reg. <br> CLR Mon. (4 Spec. Int. Reg f/f's) <br> Set 0XL11 $\mathrm{f} / \mathrm{f}$ | Norm. SEQ <br> Advance $P$ <br> Advance P <br> Hold 1 CLR <br> Hold 1 CLR <br> Normal SEQ <br> Normal SEQ <br> $\overline{\text { ACK DLY }}$ $\qquad$ <br> Initiate Buffer <br> Int SEQ <br> 0 XL 10 Set | 09N13-23 <br> 08N03-19 <br> 08N02-18 <br> 0XG38-28 <br> 2XG38-28 <br> 0XG54-30 <br> 00E60-31 <br> 5XLg2-69 <br> 06N16-40 <br> 00N41-53 <br> 0XL11-35 |
| T1.4 | Set Inhibit EAB f/f $\mathrm{PL} \rightarrow \mathrm{DL}$ $\mathrm{PU} \rightarrow \mathrm{DU}$ | Increment $P$ f/f Set <br> (Advance P) <br> Increment $P f / f$ Set <br> (Advance P) <br> Increment $P$ f/f Set <br> (Advance P) | 18 18 27 <br> $30 \mathrm{~N} 02-36 \mathrm{~N} 02$ -OXG 33  <br> 18 18 18 <br> $30 \mathrm{~N} 02-36$ $\mathrm{~N} 02-38 \mathrm{~N} 02$  <br> 18 18 18 <br> $30 \mathrm{~N} 02-37 \mathrm{~N} 02-39 \mathrm{~N} 02$   |

## NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1

TABLE 7-15. I SEQUENCE, ANALYSIS OF FUNCTIONS (Cont'd)

|  | TIME | COMMAND | CONDITION | REFERENCE* |
| :---: | :---: | :---: | :---: | :---: |
| $\bigcirc$ | $\left\|\begin{array}{l} \mathrm{T} 1.4 \\ \left(\text { Cont }^{\prime} \mathrm{d}\right) \end{array}\right\|$ | Set Parity $\mathrm{f} / \mathrm{f}$ <br> CLR K $\varnothing$ <br> Set Decrement P f/f <br> Set Insert EAB f/f <br> Data REQ $\rightarrow$ Func. Priority <br> Set all Int. Lockout $\mathrm{f} / \mathrm{f}$ | Pairty ODD <br> Normal SEQ <br> Force • Resume Fault <br> Decrement P f/f Set $\overline{\mathrm{I} / 0 /} \cdot \overline{(\text { Dual }+ \text { ES } 1 \text { Term })}+\overline{\text { C.D. SEQ }}$ <br> Int SEQ | 0XG54-30 <br> 08N14-37 <br> 30L10-35 <br> 21E32-27 <br> 00N62-49 <br> 0XG70-28 |
| R | T2.1 | Clr Translator $S 1 \rightarrow s \emptyset$ <br> CLR SEQ Desig. Lower Rank <br> Set Bootstrap $\mathbf{f} / \mathbf{f}$ <br> CLR CD SEQ f/f <br> CLR RTC SEQ $\mathrm{f} / \mathrm{f}$ <br> CLR Z $\varnothing$ <br> CLR Increment $P$ ff $\begin{aligned} & \mathrm{Z1} \rightarrow \mathrm{Z} \text { Sel } \\ & \phi^{\prime} \mathrm{s} \rightarrow \text { Arith SEQ 6-11, 12-17 } \\ & \mathrm{Z} \text { Sel } \rightarrow \text { Arith Sel } \\ & \text { MEM } \rightarrow \text { Z1 } \end{aligned}$ |  | $00 \mathrm{E} 00-49$ $107 \quad 24$ $91 \mathrm{~S} 00-30 \mathrm{~N} 10$ $30 \mathrm{E} 20-13$ $39 \mathrm{~N} 10-24$ $10 \mathrm{G} 28-34$ $20 \mathrm{G} 29-34$ $00 \mathrm{~N} 11-25$ $10 \mathrm{~L} 10-35$ $10 \mathrm{~N} 00-107$ $70 \mathrm{~N} 01-17$ $40 \mathrm{~N} 01-17$ $10 \mathrm{~N} 13-23$ |
| $\bigcirc$ | T2.2 | $\begin{aligned} & \text { SEQ Desig. Upper } \rightarrow \text { Lower } \\ & \text { CLR P } \end{aligned}$ | Run $\cdot \overline{1 / 0} \cdot \overline{\text { Hold } 1}$ ADVANCE $P$ | $\begin{array}{r} 42 \text { E } 20-13 \\ 07 \mathrm{~N} 07-21 \\ \hline \end{array}$ |

NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1
TABLE 7-15. I SEQUENCE, ANALYSIS OF FUNCTIONS (Cont'd)

| TIME | COMMAND | CONDITION | REFERENCE* |
| :---: | :---: | :---: | :---: |
| $\left\|\begin{array}{l} \mathrm{T} 2.2 \\ \text { Cont'd } \mathrm{d} \end{array}\right\|$ | ADDER $\rightarrow \mathrm{P}$ <br> REQ $\rightarrow$ XLATOR <br> Set RTC SEQ f/f | ADVANCE P $\begin{aligned} & \overline{\mathrm{I} / 0 \cdot \text { Force } \cdot \mathrm{RTC} \mathrm{SEQ}} \\ & \text { RTC REQ• } \overline{\mathrm{I} / 0(\mathrm{f}=20-23,57) \mathrm{R1}} \end{aligned}$ | $\begin{aligned} & 19 \mathrm{~N} 07-21 \\ & 10 \mathrm{E} 00-49 \\ & 40 \mathrm{E} 00-49 \end{aligned}$ |
| T2. 3 | CLR Insert and Inhibit EAB f/fs <br> CLR X•W <br> CLR D <br> CLR 0XL11 $\mathrm{f} / \mathrm{f}$ <br> CLR Main Mem Enbl f/f | Normal SEQ <br> Normal SEQ <br> Normal SEQ <br> 0XL10 CLR <br> Normal SEQ | 02E32-27 <br> 08N03-19 <br> 08N02-18 <br> 00 L10-35 <br> 11G81-134 |
| T2. 4 | Arith Sel $\rightarrow$ D <br> Arith Sel $\rightarrow \mathrm{X}$ <br> $\overline{\text { Arith Sel }} \rightarrow \mathrm{X}$ <br> Z Sel 0-5 $\rightarrow \mathrm{K} \varnothing$ <br> 品 $\operatorname{Sel} 12-17 \rightarrow F$ <br> 号 Sel 06-11 $\rightarrow$ F | Normal SEQ <br> Initiate Buffer (B SEQ's) <br> Initiate Buffer (B SEQ's) <br> $\overline{\mathrm{I} / 0 \mathrm{SEQ}}$ <br> Format I• $\overline{\text { Initiate Buffer }}$ <br> Format II• $\overline{\text { Initiate Buffer }}$ | 18N02-18 <br> 20 N $03-19$ <br> 20N03-19 <br> 29N14-37 <br> 19N16-40 <br> 29N16-40 |
| T3.1 | Mon Int. Req $\rightarrow$ Chan Prio <br> Drop Z1 $\rightarrow$ Z Sel $\begin{aligned} & \mathrm{Z} 0 \rightarrow \mathrm{ZSel} \\ & \mathrm{ICR} \rightarrow \mathrm{~S} \varnothing \end{aligned}$ <br> Initiate Control Mem | $\overline{\mathrm{I}} / 0$ <br> T24 f/f CLR <br> T24 f/f CLR <br> Normal SEQ $\mathrm{ICR} \rightarrow \mathrm{~S} \varnothing$ | $\begin{aligned} & 00 \mathrm{~N} 63-49 \\ & \\ & 10 \mathrm{~N} 00-107 \\ & \\ & 10 \mathrm{~N} 00-107 \\ & \\ & 48 \mathrm{~N} 10-24 \\ & (24) \quad(122) \\ & 49 \mathrm{~N} 10-01 \mathrm{DT} 10 \end{aligned}$ |

TABLE 7-15. I SEQUENCE, ANALYSIS OF FUNCTIONS (Cont'd)


NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1
TABLE 7-15. I SEQUENCE, ANALYSIS OF FUNCTIONS (Cont'd)

| TIME | COMMAND | CONDITION | REFERENCE* |
| :---: | :---: | :---: | :---: |
| $\binom{\mathrm{T} 3.4}{\left(\text { Cont' }^{2}\right)}$ | $\mathrm{SR} \rightarrow$ D 12-15 | $\mathrm{f}=00-27,32,33,40-47$ \& SR BIT $3=1$ | 40 N02-18 |
|  | $\mathrm{PU} \rightarrow \mathrm{DU}$ | $(\mathrm{f} \neq 36,37,70,71)(\overline{\text { INT SEQ}}, ~ B ~ S E Q S$, $\mathrm{I} / 0$, OR HOLD 2) ( $\overline{\mathrm{SR} \mathrm{ACT}}+\mathrm{f}=30$, $31,34-37+\mathrm{f} \neq 00-47)$ | 39N02-18 |
|  | Set Ext. Int Lockout f/f | $\mathrm{f}=50: 36,37$ | 0XG71-28 |
|  | CLR Ext Int Lockout f/f | $\mathrm{f}=50: 32,33$ | 0XG71-28 |
|  | Chan $\rightarrow$ Input Ack | Set ID Ack• Group g | 2gN49-58 |
|  | Set ID Ack | $\mathrm{I} / \mathrm{O} \cdot \overline{\text { OUT }+\mathrm{EF}}$ | 00N49-53 |
|  | Set Resume | 50:22 | 00E18-53 |
|  | Arith Sel $\rightarrow$ X | Format II $\cdot \mathrm{f}=60-63 \cdot$ Set $\mathrm{X}=1$ 's + (Format I) | 18N03-19 |
|  | $\overline{\text { Arith Sel }} \rightarrow \mathrm{X}$ | Format II•f=60-63 Set $\mathrm{X}=1$ 's | 20N03-19 |
|  | $\mathrm{Z} \phi$ ¢ $\rightarrow$ B | $\overline{\mathrm{I} / 0}+\overline{\mathrm{ESA}}$ | 29N08-21 |
|  | Input $\rightarrow$ B | $\mathrm{I} / 0+\mathrm{ESA}$ | 19N08-21 |
|  | Set Inhibit EAB f/f | $\begin{aligned} & \left(\mathrm{f}=50: 60 \cdot \mathrm{AU}_{17} \neq \mathrm{AL}_{17}\right)^{+} \\ & (\mathrm{f}=50: 21-23,50-55,57) \end{aligned}$ | $\begin{aligned} & 11 \mathrm{E} 33-27 \\ & 36 \mathrm{~N} 02-18 \end{aligned}$ |
|  | Set Insert EAB f/f | $\begin{aligned} & \mathrm{f}=50: 60 \cdot \text { Set } \mathrm{X}=1 \quad(\mathrm{AL}=\mathrm{Pos}) \\ & \mathrm{AU}_{17} \neq \mathrm{AL}_{17} \end{aligned}$ | 10E32-27 |
|  | Set All Int Lockout f/f | Format II $\cdot \mathrm{f}=34+35$ | 0XG70-28 |
|  | CLR All Int Lockout f/f | $(\mathrm{f}=54,55 \cdot \mathrm{f}=$ EVEN $)+(\mathrm{f}=30,31,76)$ | 00E70-28 |
|  | Sample Sel Stop f/f | $\mathrm{f}=50: 56$ | 10E60-31 |
|  | $\mathrm{K}_{0}-\mathrm{K}_{2} \rightarrow$ ICR | $\mathrm{f}=50: 72$ | 19E44-38 |

NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1
TABLE 7-15. I SEQUENCE, ANALYSIS OF FUNCTIONS (Cont'd)

| $\cap$ | TIME | COMMAND | CONDITION | REFERENCE* |
| :---: | :---: | :---: | :---: | :---: |
|  | $\left\|\begin{array}{l} \mathrm{T} 3.4 \\ \left(\text { Cont'd }^{\prime}\right) \end{array}\right\|$ | $\mathrm{K}_{0}-\mathrm{K}_{4} \rightarrow \mathrm{SR}$ <br> Set Inst Fault f/f <br> CLR Scale Factor f/f | $\begin{aligned} & f=50: 73 \\ & f=00,01+77 \\ & f=50: 40-47 \end{aligned}$ | $\begin{aligned} & 19 \mathrm{E} 40-38 \\ & 1 \mathrm{XG} 14-54 \\ & 10 \mathrm{~L} 01-36 \end{aligned}$ |
|  | T4. 1 | Enable Shift SEQ | $\mathrm{f}=50: 40-47$ | 10L.01-36 |
|  |  | CLR Run $1 \mathrm{f} / \mathrm{f}$ | Stop | 25J10-3 |
|  |  | CLR Upper Rank SEQ Desig. | Norm SEQ | 09E20-12 |
|  |  | Select Run | $\overline{\text { Phase Mode }} \cdot \overline{\text { OP Step Mode }} \cdot \overline{\text { LOAD }}$ | 00J00-3 |
| $\bigcirc$ |  | CLR AU | $\mathrm{f}=50: 62,63$ | 11 N04-20 |
|  |  | CLR AL | $\mathrm{f}=70,71,50: 60$ | 10 N05-20 |
| $\bigcirc$ |  | Set Resume $\mathrm{f} / \mathrm{f}$ | Test Resume via INTERCOM-PUTER-NORMAL Switch (normal mode) +ODR (IA from second computer) via INTERCOMPUTER/NORMAL SWITCH + CHAN•EF/OD ACK | 53Lg0-69 |
|  |  | CLR Z $\varnothing$ | $\overline{\text { C.D. SEQ }}$ | 09N11-25 |
|  |  | CLR B $\pm 1 \mathrm{f} / \mathrm{f}$ | Norm SEQ | 0XG37-27 |
|  |  | CLR I/0 XLATOR | $(\mathrm{f} \neq \mathrm{I} / 0) \cdot \overline{\mathrm{I} / 0}$ | 00E00-49 |
| $\sim$ |  | CLR Compare Desig | $\mathrm{f} \neq 60-67+\mathrm{f} \neq 50: 60-67$ | 00E34-29 |
|  |  | AL $\rightarrow$ Arith Sel | 50:61, 63 | 20 N01-17 |
|  |  | Set Active ff | 50:01-03 | 00N44-53 |

## NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1

TABLE 7-15. I SEQUENCE, ANALYSIS OF FUNCTIONS (Cont'd)

| TIME | COMMAND | CONDITION | REFERENCE* |
| :---: | :---: | :---: | :---: |
| T4. 2 | Set Run $\mathrm{f} / \mathrm{f}$ | Start | 0XJ10-3 |
|  | Set Wait SEQ f/f | $\mathrm{f}=50: 24+50: 25$ | 20G27-12 |
|  | Set B1 SEQ f/f | $\mathrm{f}=50: 10-13 \cdot \overline{\mathrm{~B} 1 \mathrm{SEQ}}$ | 22G20-12 |
|  | Set W SEQ f/f | $\mathrm{f}=(40-47+72,74-76) \cdot \overline{\text { Format II }}$ | 20G23-12 |
|  | Set R1 SEQ f/f | $\mathrm{f}=(02-33,50-57) \cdot$ Format I | 20G22-12 |
|  | Set I SEQ $\mathrm{f} / \mathrm{f}$ | $\mathrm{f}=$ Format I, Spec Int. Fault | 21G21-12 |
|  | Adder $\rightarrow$ AU | $\mathrm{f}=50: 62+50: 63$ | 19N04-20 |
|  | Adder $\rightarrow$ AL | $\mathrm{f}=70,71,50: 60$ | 19N05-20 |
|  | CLR P <br> Adder $\rightarrow \mathrm{P}$ | $\begin{aligned} & (\mathrm{f}=50: 21-23,50-55,57 \& \text { Skip })^{+} \\ & (\mathrm{f}=34,35,60-67,73 \& \mathrm{JP}) \end{aligned}$ | 10N07-21 |
|  | XLATOR 1 - XLATOR 2 | I/0 SEQ | 33E00-49 |
|  | Set $\mathrm{B} \pm 1 \mathrm{ff}$ | $\mathrm{f}=73+\mathrm{I} / 0 \cdot \overline{\text { RTC SEQ }} \cdot$ Backward Buffer | 0XG37-27 |
|  | CLR A neg \& Y neg $\mathrm{f} / \mathrm{f}^{\prime} \mathrm{s}$ | Norm SEQ | 11T42-15 |
|  | CLR Hold 1 ff | CLR Hold $\mathrm{f} / \mathrm{f}$ Set | 1XG38-28 |
|  | Set Overflow f/f | $\mathrm{f}=71 \cdot(\mathrm{X} \cdot \mathrm{D}$ POS $) \cdot \overline{\mathrm{Brw}}$ Bit $17+$ <br> $\mathrm{f}=71 \cdot(\mathrm{X} \cdot \mathrm{D}$ Neg) $\cdot$ Brw Bit 17 | 0XG52-30 |
|  | REQ $\rightarrow$ XLATOR | $\overline{\mathrm{I} / 0 \mathrm{SEQ}} \cdot \mathrm{f} \neq \mathrm{I} / 0 \cdot \overline{\text { SPEC INT REQ }}$ | 11E00-49 |
|  | Set 6XLg0 (Enbl ID ACK) | Chan $\rightarrow$ Input Ack (see T3.4) | 6XLg0-70 |
|  | Set Resume f/f | Set Resume (see T3.4) | 5XLg0-69 |
|  | CLR CLR Hold $\mathrm{f} / \mathrm{f}$ | Hold $1 \mathrm{f} / \mathrm{f}$ CLR | 0XG38-28 |

NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1
TABLE 7-15. I SEQUENCE, ANALYSIS OF FUNCTIONS (Cont'd)

| TIME | COMMAND | CONDITION | REFERENCE* |
| :---: | :---: | :---: | :---: |
| T4.3 | Set Hold $2 \mathrm{f} / \mathrm{f}$ CLR CLR Hold ff CLR Insert \& Enhibit EAB f/f Set Spec. Int XLATOR f/f's Enbl Mem Protect CLR D CLR Z $_{1}$ CLR $\overline{\text { Term }} \mathrm{f} / \mathrm{f}$ CLR Active f/f's | ```Hold \(1 \mathrm{f} / \mathrm{f}\) Set Hold 1 ff CLR Norm SEQ \(\overline{\text { Inst Fault }}\) Voltage Fault • Battle Short \(\mathrm{f}=50: 61,63\) f=36,37+Initiate Buffer Norm SEQ \(\mathrm{f}=50: 15-50: 17\)``` | $2 \mathrm{XG} 38-28$ $0 \mathrm{XG} 38-28$ $02 \mathrm{E} 32-27$ $21 \mathrm{E} 15-55$ $1 \mathrm{XG} 81-134$ $20 \mathrm{~N} 02-18$ $09 \mathrm{~N} 13-23$ $0 \mathrm{XG} 19-106$ $01 \mathrm{~N} 43-53$ |
| T4. 4 | $\overline{\text { Arith Sel }} \rightarrow \mathrm{D}$ <br> Adder $\rightarrow$ Z 1 <br> CLR Overflow f/f <br> Set $\overline{\text { Term }} \mathrm{f} / \mathrm{f}$ <br> CLR S1 <br> Set Cont Data SEQ f/f | $\begin{aligned} & \mathrm{f}=50: 61+50: 63 \\ & \mathrm{f}=36+37+\text { Initiate Buffer } \\ & \mathrm{f}=50: 52+50: 53 \\ & \mathrm{~B}_{\mathrm{U}} \neq \mathrm{Z} \phi+\left(\mathrm{B}_{16}{ }^{\&} \mathrm{~B}_{17} \neq \mathrm{Z} \phi_{16}{ }^{\&} 17 \cdot \mathrm{RTC}\right. \\ & \mathrm{SEQ} \\ & \text { Normal SEQ } \\ & \mathrm{I} / 0 \mathrm{SEQ} \cdot \mathrm{~B} \neq \mathrm{Z} \phi \cdot \mathrm{CDM} \text { Bit Set } \\ & \cdot \frac{1218 \text { Mode }}{} \end{aligned}$ | $20 \mathrm{~N} 02-18$ $39 \mathrm{~N} 13-23$ $0 \mathrm{XG} 52-30$ $0 \mathrm{XG} 19-106$ $20 \mathrm{~N} 12-22$ $03 \mathrm{G} 28-34$ |

NA VORD OP 3514 (PMS/SMS) VOLUME 2 PART 1
TABLE 7-16. R SEQUENCE, ANALYSIS OF FUNCTIONS

| TIME | COMMAND | CONDITION | REFERENCE* |
| :---: | :---: | :---: | :---: |
| T4.4 | CLR S1 | Normal SEQ | 10N12-22 |
| T1. 1 | ```Adder \(\rightarrow\) S1 ICR \(\rightarrow \mathbf{S} \varnothing\) Initiate Cont. Mem. Enable Main Mem. CLR Z \(\varnothing\) AL \(\rightarrow\) Arith Sel AU \(\rightarrow\) Arith Sel \(Z(\) Sel \() \rightarrow\) Arith Sel \(0^{\prime} \mathrm{s} \rightarrow\) Arith Sel 06-17 SR + Icr \(+\mathrm{K} \rightarrow\) Arith Sel``` | Normal SEQ $\begin{aligned} & \mathrm{f}=56 \cdot \mathrm{EQ} \mathrm{CLR}+\mathrm{f}=73 \cdot \mathrm{~B} \neq 0 \\ & \mathrm{ICR} \rightarrow \mathrm{~S} \varnothing \end{aligned}$ <br> Normal SEQ <br> C. D. SEQ $\begin{aligned} & \mathrm{f} \neq 02,03,06,07,14-17,(20-23 \cdot \overline{\mathrm{R} 2}) \\ & 24,25,44,45,53,74 \\ & \mathrm{f}=04,05,06,07,26,27,46,47,20-23 . \\ & \text { R2 SEQ } \\ & \mathrm{f}=42,43 \\ & \mathrm{f}=74 \\ & \mathrm{f}=40,41,72,75 \end{aligned}$ | 10 N12-22 <br> 40 N10-24 <br> 01DT10-122 <br> 0XG80-134 <br> 00N11-25 <br> 20N01-17 <br> 10 N01-17 <br> 40N01-17 <br> 70 N01-17 <br> 50N01-17 |
| T1.3 | CLR X•W <br> CLR D <br> Set A Neg $\mathrm{f} / \mathrm{f}$ <br> CLR z $_{1}$ | $\mathrm{f} \neq 57$ $\mathrm{f}=04,05,24-27,53$ $f=(24+25) \cdot A L \operatorname{Neg}+f=(26+27) \cdot A_{u}$ <br> Neg <br> Normal SEQ | $\begin{aligned} & 00 \mathrm{~N} 03-19 \\ & 20 \mathrm{~N} 02-18 \\ & 00 \mathrm{E} 30-33 \\ & 09 \mathrm{~N} 13-23 \end{aligned}$ |
| T1.4 | Arith Sel $\rightarrow \mathrm{X}$ <br> $\overline{\text { Arith Sel }} \rightarrow \mathrm{D}$ | $\begin{aligned} & \mathrm{f} \neq 24-27 \\ & \mathrm{f}=04,05,24-27,53 \end{aligned}$ | $\begin{aligned} & 10 \text { N03-19 } \\ & 20 \text { N02-18 } \end{aligned}$ |

## NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1

TABLE 7-16. R SEQUENCE, ANALYSIS OF FUNCTIONS (Cont'd)

| $\bigcirc$ | TIME | COMMAND | CONDITION | REFERENCE* |
| :---: | :---: | :---: | :---: | :---: |
|  | $\begin{aligned} & \mathrm{T} 1.4 \\ & \left(\text { Cont'd }^{2}\right) \end{aligned}$ | CLR K0 <br> Cont. Mem $\rightarrow \mathbf{Z} \phi$ | $\overline{\overline{1} / 0} \overline{\mathrm{CD} \mathrm{SEQ}} \cdot \mathrm{CM} \text { Timing } \cdot \text { Strobe EAB }$ | $\begin{aligned} & 09 \mathrm{~N} 14-37 \\ & 11 \mathrm{~N} 11-25 \end{aligned}$ |
| $\bigcirc$ | T2.1 | CLR AU <br> CLR AL <br> Set $K 0=22_{8}$ <br> Set K $0=23_{8}$ <br> Z Sel $\rightarrow$ Arith Sel <br> AL $\rightarrow$ Arith Sel <br> $\mathrm{AU} \rightarrow$ Arith Sel | $\begin{aligned} & \text { A Neg } \\ & \mathrm{f}=(24,25) \cdot \mathrm{A} \mathrm{Neg} \\ & \mathrm{f} \neq \mathrm{X} 4, \mathrm{X} 5 \\ & \mathrm{f}=\mathrm{X} 4, \mathrm{X} 5 \\ & \text { Normal SEQ } \\ & \mathrm{f}=52 \\ & \mathrm{f}=06,07 \end{aligned}$ | $\begin{aligned} & 11 \text { N04-20 } \\ & 10 \mathrm{~N} 05-20 \\ & 39 \mathrm{~N} 14-37 \\ & 39 \mathrm{~N} 14-37 \\ & 40 \mathrm{~N} 01-17 \\ & 20 \mathrm{~N} 01-17 \\ & 10 \mathrm{~N} 01-17 \end{aligned}$ |
| $\sim$ | T2. 2 | $\begin{aligned} & \text { Adder } \rightarrow \mathrm{AL} \\ & \text { Adder } \rightarrow \mathrm{AU} \end{aligned}$ | A Neg <br> $\mathrm{f}=(24+25) \cdot \mathrm{A} \mathrm{Neg}$ | $\begin{aligned} & 10 \text { N05-20 } \\ & 11 \text { N04-20 } \\ & 10 \text { N04-20 } \end{aligned}$ |
|  | T2.3 | CLR D <br> CLR Inhibit \& Insert EAB $\mathrm{f} / \mathrm{f}$ | $\mathrm{f} \neq 04,05,53$ <br> Normal SEQ | $\begin{aligned} & 09 \mathrm{~N} 02-18 \\ & 02 \mathrm{E} 32-27 \end{aligned}$ |
| $\bigcirc$ | T2.4 | Set Inhibit EAB f/f <br> Set Y Neg $\mathrm{f} / \mathrm{f}$ <br> Arith Sel $\rightarrow$ D <br> $\overline{\text { Arith Sel }} \rightarrow \mathrm{D}$ <br> Arith Sel $\rightarrow$ X | $\begin{aligned} & \mathrm{f}=20-23 \\ & \mathrm{f}=(24-27) \cdot \mathrm{Y} \mathrm{Neg} \\ & (\mathrm{f}=02,03,06,07,16,17,22,23,53,56) \\ & \mathrm{f}=(24+25) \cdot Y \text { pos }+\mathrm{f}=(26+27) \cdot \mathrm{Y} \text { Neg } \\ & (\mathrm{f}=02,03,06,07,16,17,22-27,53,56) \\ & \mathrm{f}=(24+25) \cdot Y \text { Pos }+\mathrm{f}=(26+27) \cdot \mathrm{Y} \mathrm{Neg} \\ & \mathrm{f}=53 \end{aligned}$ | $10 \mathrm{E} 33-27$ $1 \mathrm{XG} 30-33$ $18 \mathrm{~N} 02-18$ $27 \mathrm{~N} 02-18$ $20 \mathrm{~N} 02-18$ $27 \mathrm{~N} 02-18$ $10 \mathrm{~N} 03-19$ |

NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1
TABLE 7-16. R SEQUENCE, ANALYSIS OF FUNCTIONS (Cont'd)

| TIME | COMMAND | CONDITION | REFERENCE* |
| :---: | :---: | :---: | :---: |
| T3.1 | ICR - S $\varnothing$ <br> Initiate Control Mem. <br> CLR Z $\varnothing$ <br> Set Increment Pf/f <br> $\mathrm{AL} \rightarrow$ Arith Sel | $\begin{aligned} & \mathrm{f}=42,43,56 \\ & \mathrm{ICR} \rightarrow \mathrm{~S} \varnothing \\ & \overline{\mathrm{CD} \mathrm{SEQ}} \\ & \mathrm{f}=56 \\ & \mathrm{f}=04,05 \end{aligned}$ | 40N10-24 <br> 49N10-24 <br> 00N11-25 <br> 10L10-35 <br> 20N01-17 |
| T3.2 | Enbl Compare Greater • EQ f/fs <br> CLR Increment $P f / f$ <br> Set Overflow $\mathbf{f} / \mathbf{f}$ <br> CLR B | Normal SEQ $\begin{aligned} & \mathrm{f}=56+\mathrm{X} \neq \mathrm{D} \\ & \mathrm{f}=26+27 \cdot \text { Adder } \rightarrow \mathrm{AU} \cdot \mathrm{f} \neq 20-23+\mathrm{R} 2 \end{aligned}$ <br> Normal SEQ | 10E34-29 <br> 0XL10-35 <br> 21E52-30 <br> 08N08-21 |
| T3. 3 | $\begin{aligned} & \text { CLR X•W } \\ & \text { CLR D } \\ & \text { Control Memory } \rightarrow \mathrm{Z} \phi \end{aligned}$ | Increment $P \mathrm{f} / \mathrm{f}$ Set <br> Increment $P \mathrm{f} / \mathrm{f}$ Set <br> Strobe C or B Mem. $\overline{\mathrm{CDSEQ}} \cdot \mathrm{CM}$ Timing | 08N03-19 30N02-18 11N11-25 |
| T3.4 | $\mathrm{Z} \not \emptyset \rightarrow \mathrm{~B}$ <br> Arith Sel $\rightarrow \mathrm{X}$ $P \rightarrow D$ <br> Set Inhibit EAB f/f | $\begin{aligned} & \overline{\mathrm{I} / 0} \cdot \overline{\text { ESA Mode }} \\ & \mathrm{f}=04,05 \end{aligned}$ <br> Increment $P \mathrm{f} / \mathrm{f}$ Set <br> Increment $P \mathrm{f} / \mathrm{f}$ Set | $\begin{aligned} & 10 \mathrm{~N} 08-21 \\ & 10 \mathrm{~N} 03-19 \\ & 30 \mathrm{~N} 02-18 \\ & 36 \mathrm{~N} 02-18 \end{aligned}$ |
| T4. 1 | CLR AL <br> CLR AU <br> CLR Borrow Test $\mathrm{f} / \mathrm{f}$ | $\begin{aligned} & \mathrm{f}=04,05,12-17,20-23 \cdot \overline{\mathrm{R} 2 \mathrm{SEQ}}, \\ & 51-53 \\ & \mathrm{f}=10,11 \\ & \mathrm{f}=20-23 \end{aligned}$ | $\begin{aligned} & 08 \text { N05-20 } \\ & 10 \text { N04-20 } \\ & 0 \times G 51-30 \end{aligned}$ |

NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1
TABLE 7-16. R SEQUENCE, ANALYSIS OF FUNCTIONS (Cont'd)


NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1
TABLE 7-17. W SEQUENCE, ANALYSIS OF FUNCTIONS

| TIME | COMMAND | CONDITION | REFERENCE* |
| :---: | :---: | :---: | :---: |
| T4.3 | Set Spec Int XLATOR $=17$ | $\mathrm{f}=50: 44$ | 20E15-55 |
| T4.4 | CLR S1 <br> Set Insert EAB f/f | $\mathrm{f} \neq 57$ $\mathrm{f}=57 \cdot \mathrm{Y} \neq 0\left(\mathrm{X} \neq \mathrm{D}^{\prime}\right)$ | $\begin{aligned} & 12 \mathrm{~F} 57-22 \\ & 20 \mathrm{E} 32-27 \end{aligned}$ |
| T1.1 | ```ADDER \(\rightarrow\) S1 Spec. Int XLATOR \(\rightarrow\) S1 ICR \(\rightarrow\) S \(\varnothing\) Initiate Control Mem. CLR \(\not \subset \varnothing\) P \(\rightarrow\) Arith Sel \(0^{\prime} \mathrm{s} \rightarrow\) Arith Sel 女 (Sel) \(\rightarrow\) Arith Sel AU \(\rightarrow\) Arith Sel AL \(\rightarrow\) Arith Sel ICR \(\rightarrow\) Arith Sel SR \(\rightarrow\) Arith Sel \(\mathrm{K} 0 \rightarrow\) Arith Sel Arith Sel \(\rightarrow \mathrm{X}\) \(0 ' s \rightarrow\) Arith Sel 12-17``` | $\begin{aligned} & \mathrm{f} \neq 57 \\ & \mathrm{f}=50: 44 \\ & \mathrm{f}=42,43 \\ & \mathrm{ICR} \rightarrow \mathrm{~S} \varnothing \\ & \mathrm{f}=30,31,76 \\ & \mathrm{f}=40,41,72,75 \\ & \mathrm{f}=42,43,56 \\ & \mathrm{f}=46,47,26,27 \\ & \mathrm{f}=44,45 \\ & \mathrm{f}=72 \\ & \mathrm{f}=75 \\ & \mathrm{f}=50: 44 \\ & \mathrm{f} \neq 24-27 \\ & \mathrm{f}=74 \end{aligned}$ | 12 F57-22 30 N12-22 40 N10-24 01 DT10-122 $09 \mathrm{~N} 11-25$ $30 \mathrm{~N} 01-17$ $50 \mathrm{~N} 01-17$ $40 \mathrm{~N} 01-17$ $10 \mathrm{~N} 01-17$ $20 \mathrm{~N} 01-17$ $50 \mathrm{~N} 01-17$ $50 \mathrm{~N} 01-17$ 90 N01-17 $10 \mathrm{~N} 03-19$ $70 \mathrm{~N} 01-17$ |

* Gate and plate numbers (see Functional Schematics) are referenced.

TABLE 7-17. W SEQUENCE, ANALYSIS OF FUNCTIONS (Cont'd)


NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1
TABLE 7-17. W SEQUENCE, ANALYSIS OF FUNCTIONS (Cont'd)

| TIME | COMMAND | CONDITION | REFERENCE* |
| :---: | :---: | :---: | :---: |
| T3.3 | CLR X•W <br> CLR D | Advance P <br> Advance P | 08N03-19 <br> 30N02-18 |
| T3.4 | $P \rightarrow D$ <br> Set Inhibit EAB ff Arith Sel $\rightarrow$ X | Advance P <br> Advance $P$ $\mathrm{f}=04,05$ | $\begin{aligned} & 30 \mathrm{~N} 02-18 \\ & 36 \mathrm{~N} 02-18 \\ & 10 \mathrm{~N} 03-19 \end{aligned}$ |
| T4.2 | CLR P <br> ADDER $\rightarrow \mathrm{P}$ | Advance P <br> Advance P | $\begin{aligned} & 08 \mathrm{~N} 07-21 \\ & 18 \mathrm{~N} 07-21 \end{aligned}$ |

NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1

TABLE 7-18. IB1 SEQUENCE, ANALYSIS OF FUNCTIONS

| TIME | COMMAND | CONDITION | REFERENCE* |
| :---: | :---: | :---: | :---: |
| T4.4 | CLR SI | Norm SEQ | 20N12-22 |
| T1.1 | $\mathrm{P} \rightarrow \mathrm{SI}$ <br> Enable Main Memory <br> Set Increment $P$ ff <br> CLR Z0 | Norm SEQ <br> Norm SEQ <br> $\overline{\text { Int. } \mathrm{SEQ}}$ <br> $\overline{\text { Cont. Data SEQ }}$ | $\begin{aligned} & 29 \mathrm{~N} 12-22 \\ & 0 \mathrm{XG} 80-134 \\ & 10 \mathrm{~L} 10-35 \\ & 09 \mathrm{~N} 11-25 \end{aligned}$ |
| T1. 3 | CLR Z1 <br> CLR X, W <br> CLR D <br> Inhibit CLR F Reg <br> Set 0XL11 ff | Norm. SEQ <br> Adv. $\mathbf{P}$ <br> Adv. P <br> Initiate Buffer <br> 0 XL 10 Set | $\begin{aligned} & 09 \mathrm{~N} 13-23 \\ & 08 \mathrm{~N} 03-19 \\ & 08 \mathrm{~N} 02-18 \\ & 06 \mathrm{~N} 16-40 \\ & 0 \times \mathrm{XL11-35} \end{aligned}$ |
| T1. 4 | Set Inhibit EAB ff $\mathrm{PL} \rightarrow \mathrm{DL}$ $\mathrm{PU} \rightarrow \mathrm{DU}$ <br> Inhibit CLR K0 | Increment $P$ ff Set Increment $P$ ff Set Increment $P$ ff Set Initiate Buffer (B SEQ) | 18 18 27 <br> $30 \mathrm{~N} 02-36 \mathrm{~N} 02-0 \mathrm{XG33}$   <br> 18 18 18 <br> $30 \mathrm{~N} 02-36 \mathrm{~N} 02-38 \mathrm{~N} 02$   <br> 18 18 18 <br> 30N02-37N02-39N02   <br>    <br> $09 \mathrm{~N} 14-37$   |
| T2. 1 | CLR SEQ Desig. Lower Rank <br> CLR Z0 <br> $\mathrm{Z} 1 \longrightarrow \mathrm{Z} \mathrm{Sel}$ <br> Inhibit 0's Arith Sel 12-17 <br> CLR Increment $P \mathrm{f} / \mathrm{f}$ <br> Z Sel - Arith Sel | Run $\overline{I / 0 \cdot H O L D 1}$ $\overline{\text { Cont. Data SEQ }}$ Normal SEQ Initiate Buffer $\overline{T 11}$ Normal SEQ | $\begin{aligned} & 30 \mathrm{E} 20-13 \\ & 00 \mathrm{~N} 11-25 \\ & 10 \mathrm{~N} 00-107 \\ & 70 \mathrm{~N} 01-17 \\ & 10 \mathrm{~L} 10-35 \\ & 40 \mathrm{~N} 01-17 \end{aligned}$ |

*Gate and plate numbers (see Functional Schematics) are referenced.

TABLE 7-18. IB1 SEQUENCE, ANALYSIS OF FUNCTIONS (Cont'd)

| TIME | COMMAND | CONDITION | REFERENCE* |
| :---: | :---: | :---: | :---: |
| T2.2 | Sequence Designator, Upper <br> Rank $\rightarrow$ Lower Rank <br> Set $\mathrm{I}_{\mathrm{f}} \mathrm{ff}$ <br> Set $\mathrm{Bl}_{\mathrm{f}} \mathrm{ff}$ <br> Mem. $\rightarrow$ Z1 <br> CLR P <br> Adder $\rightarrow P$ | Run $\cdot \bar{I} / 0 \cdot \overline{\text { HOLD } 1}$ <br> I ff set <br> $\mathrm{B1}_{\mathbf{i}} \mathrm{ff}$ set <br> $\overline{\mathrm{T} 13}$ <br> Adv $P$ <br> Adv $P$ | 42E20-13 <br> 1XG20-13 <br> 5XG20-13 <br> 10N13-23 <br> 07N07-21 <br> 18N07-21 |
| T2. 3 | $\begin{aligned} & \text { CLR EAB } \mathrm{f} / \mathrm{f} \\ & \text { CLR X-W } \\ & \text { CLR D } \\ & \text { CLR 0XLII } \mathrm{f} / \mathrm{f} \\ & \text { CLR Main Mem. Enbl } \mathrm{f} / \mathrm{f} \end{aligned}$ | Normal SEQ Normal SEQ Normal SEQ 0XL10 CLR Normal SEQ | 02E32-27 <br> 08N03-19 <br> 08N02-18 <br> 00L10-35 <br> 0XG80-134 |
| T2. 4 | Arith $\mathrm{Sel} \longrightarrow \mathrm{D}$ <br> Arith $\mathrm{Sel} \longrightarrow \mathrm{X}$ <br> $\overline{\text { Arith } \operatorname{Sel}} \rightarrow X$ <br> Inhibit Z Sel $0-5 \rightarrow \mathrm{~K} \varnothing$ <br> Inhibit Z Sel $12-17 \longrightarrow \mathrm{~F}$ <br> Inhibit Z Sel $06-11 \longrightarrow \mathrm{~F}$ | Normal SEQ <br> Initiate Buffer (B SEQ's) <br> Initiate Buffer (B SEQ's) <br> Initiate Buffer (B SEQ's) <br> Initiate Buffer <br> Initiate Buffer | 18N02-18 <br> 20N13-19 <br> 20N13-19 <br> 29N14-37 <br> 19N16-40 <br> 29N16-40 |
| T3.1 | Drop $\mathrm{Z1} \rightarrow \mathrm{Z}$ Sel <br> Drop Z Sel $\rightarrow$ Arith Sel $\underset{\mathrm{z} 0}{\mathrm{Z}} \rightarrow \mathrm{Z} \mathrm{Sel}$ | T24 f/f CLR <br> T24 f/f CLR <br> T24 f/f CLR | $\begin{aligned} & 10 \mathrm{~N} 00-107 \\ & 40 \mathrm{~N} 01-17 \\ & 10 \mathrm{~N} 00-107 \\ & \hline \end{aligned}$ |

TABLE 7-18. IB1 SEQUENCE, ANALYSIS OF FUNCTIONS (Cont'd)

| TIME | COMMAND | CONDITION | REFERENCE* |
| :---: | :---: | :---: | :---: |
| $\left\|\begin{array}{l} \text { T3.1 } \\ \left(\text { Cont'd }^{\prime}\right) \end{array}\right\|$ | $\mathrm{ICR} \longrightarrow \mathrm{~S} 0$ <br> Initiate Control Mem. CLR I/0 XLATORS CLR Z0 | Normal SEQ $\mathrm{ICR} \rightarrow \mathrm{~S} 0$ <br> Normal SEQ $\qquad$ | $\begin{aligned} & 48 \mathrm{~N} 10-24 \\ & 24 \quad 122 \\ & 49 \mathrm{~N} 10-0 \mathrm{XDT} 10 \\ & 21 \mathrm{E} 00-49 \\ & 09 \mathrm{~N} 11-25 \end{aligned}$ |
| $\begin{gathered} \mathrm{T} 3.2 \\ \mathrm{~T} 3.3 \\ \mathrm{~T} 3.4 \end{gathered}$ | $\mathrm{f} \cdot \mathrm{K} 0 \rightarrow \mathrm{I} / 0$ XLATOR | Normal SEQ | 21E00-49 |
| T4. 1 | Inhibit CLR Run 1 ff CLR Upper Rank SEQ Desig CLR Z0 CLR B $\pm 1 \mathrm{ff}$ | $\begin{aligned} & \text { B SEQ } \\ & \text { Normal SEQ } \\ & \hline \text { Cont. Data SEQ } \\ & \text { Normal SEQ } \end{aligned}$ | $24 \mathrm{~J} 10-3$ <br> 08E20-12 <br> 09N11-25 <br> 0XG37-27 |
| T4.2 | Sequence Designator, Lower Rank - Upper Rank Set $\mathrm{B}_{\mathbf{i}} \mathbf{S E Q} \mathbf{f f}$ <br> Set I SEQ f/f | $\overline{\mathrm{I} / 0}$ <br> $\mathrm{B1}_{\mathrm{f}} \mathrm{ff}$ Set <br> Normal SEQ | $\begin{aligned} & 12 \mathrm{E} 20-12 \\ & 6 \mathrm{XG} 20-12 \\ & 21 \mathrm{G} 20-12 \end{aligned}$ |
| T4. 3 | CLR EAB f/fs CLR Z1 | Normal SEQ <br> Initiate Buffer | $\begin{aligned} & 02 \mathrm{E} 32-27 \\ & 31 \mathrm{~N} 13-23 \end{aligned}$ |
| T4. 4 | Adder - Z1 <br> Clear S1 <br> Disable CM $\rightarrow$ Z0 | Initiate Buffer <br> Normal SEQ <br> Cont. Data SEQ | $\begin{gathered} 31 \mathrm{~N} 13-23 \\ 09 \mathrm{~N} 12-22 \\ 10 \mathrm{~N} 13-23 \end{gathered}$ |

## NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1

TABLE 7-19. IB2 SEQUENCE, ANALYSIS OF FUNCTIONS

| TIME | COMMAND | CONDITION | REFERENCE* |
| :---: | :---: | :---: | :---: |
| T1.1 | $\mathrm{P} \rightarrow \mathrm{~S} 1$ <br> Enable Main Memory $\mathrm{I} / 0 \mathrm{XLATOR} \rightarrow \mathrm{~S} 0$ <br> Initiate Cont. Mem. <br> Set Increment $P \mathrm{f} / \mathrm{f}$ <br> CLR Z0 | Normal SEQ <br> Normal SEQ <br> Initiate Buffer Inst.'s <br> $(\mathrm{I} / 0 \mathrm{XLATOR}) \rightarrow \mathrm{S} 0$ <br> $\overline{\text { Int. } \mathrm{SEQ}}$ <br> $\overline{\text { Cont. Data SEQ }}$ | $\begin{aligned} & 29 \mathrm{~N} 12-22 \\ & 0 \mathrm{XG} 80-134 \\ & 19 \mathrm{~N} 10-24 \\ & 0 \mathrm{XDT} 10-122 \\ & 10 \mathrm{~L} 10-35 \\ & 09 \mathrm{~N} 11-25 \end{aligned}$ |
| T1. 2 | $\mathrm{Z} 1 \longrightarrow \mathrm{Z} 0$ | $\mathrm{Z} 1 \rightarrow \mathrm{Z} 0 \cdot \overline{\mathrm{CM} \rightarrow \mathrm{Z} 0}$ • (f $\ddagger 56,73)$ | 29N11-25 |
| T1. 3 | CLR Z1 <br> CLR X, W <br> CLR D <br> Inhibit CLR F Reg. <br> Set 0XL11 $\mathrm{f} / \mathrm{f}$ | Normal SEQ <br> Advance P <br> Advance P <br> Initiate Buffer <br> $0 \times \mathrm{LL} 10$ Set | 09N13-23 <br> 08N03-19 <br> 08N02-18 <br> 06N16-40 <br> 0XL11-35 |
| T1.4 | Set Inhibit EAB f/f <br> $\mathrm{PL} \rightarrow \mathrm{DL}$ <br> $\mathrm{PU} \rightarrow \mathrm{DU}$ <br> Inhibit CLR K0 <br> Drop Disable $\mathrm{CM} \rightarrow \mathrm{Z} 0$ | Increment $P \mathrm{f} / \mathrm{f}$ Set Increment $P \mathbf{f} / \mathrm{f}$ Set Increment $P \mathrm{f} / \mathrm{f}$ Set Initiate Buffer T13 Clear | 18 18 27 <br> 30N02-36N02-0XG33   <br> 18 18 18 <br> 30N02-36N02-38N02   <br> 18 18 18 <br> 30N02-37N02-39N02   <br> 0   <br> $09 \mathrm{~N} 14-37$   <br> $10 \mathrm{~N} 13-23$   |

*Gate and plate numbers (see Functional Schematics) are referenced.

TABLE 7-19. IB2 SEQUENCE, ANALYSIS OF FUNCTIONS (Cont'd)

| $\bigcirc$ | TIME | COMMAND | CONDITION | REFERENCE* |
| :---: | :---: | :---: | :---: | :---: |
|  | T2.1 | CLR SEQ Desig. Loweir Rank <br> CLR Z0 <br> $\mathrm{Z1} \longrightarrow \mathrm{Sel}$ <br> Inhibit 0 's $\rightarrow$ Arith SEQ 12-17 <br> $\mathrm{Z} \mathrm{Sel} \longrightarrow$ Arith Sel | $\qquad$ <br> Cont. Data SEQ <br> Normal SEQ <br> Initiate Buffer <br> Normal SEQ | $\begin{aligned} & 30 \mathrm{E} 20-13 \\ & 00 \mathrm{~N} 11-25 \\ & 10 \mathrm{~N} 00-107 \\ & 70 \mathrm{~N} 01-17 \\ & 40 \mathrm{~N} 01-17 \end{aligned}$ |
| $\bigcirc$ | T2. 2 | SEQ Desig. Upper $\rightarrow$ Lower <br> Set $I_{f} \mathrm{ff}$ <br> CLR P <br> ADDER $\longrightarrow P$ <br> Memory $\longrightarrow \mathrm{Z1}$ <br> Set ${ }^{B} 2_{f} \mathrm{ff}$ | Run $\cdot \overline{I / 0} \cdot \overline{\text { Hold } 1}$ <br> $\mathrm{I}_{\mathbf{i}} \mathrm{ff}$ set <br> Advance $P$ <br> Advance P <br> Cont. Data SEQ <br> B2 ${ }_{i}$ ff Set | 42E20-13 <br> 1XG20-13 <br> 07N07-21 <br> 18N07-21 <br> 11N13-23 <br> 7XG20-13 |
|  | T2.3 | CLR EAB $\mathrm{f} / \mathrm{f}$ <br> CLR X W <br> CLR D <br> CLR 0XL11 f/f <br> CLR Main Mem. Enbl f/f | Normal SEQ <br> Normal SEQ <br> Normal SEQ <br> 0XLI0 CLR <br> Normal SEQ | $\begin{aligned} & 02 \mathrm{E} 32-27 \\ & 08 \mathrm{~N} 03-19 \\ & 08 \mathrm{~N} 02-18 \\ & 00 \mathrm{~L} 10-35 \\ & 0 \mathrm{XG} 80-134 \end{aligned}$ |
| $\bigcirc$ | T2. 4 | $\begin{aligned} & \text { Arith Sel } \rightarrow \mathrm{D} \\ & \text { Arith Sel } \longrightarrow \mathrm{X} \\ & \text { Arith Sel } \rightarrow \mathrm{X} \\ & \text { Inhibit } \mathrm{Z} \mathrm{Sel} 0-5 \rightarrow \mathrm{~K} 0 \end{aligned}$ | Normal SEQ <br> Initiate Buffer (B SEQ's) <br> Initiate Buffer (B SEQ's) <br> Initiate Buffer (B SEQ's) | $\begin{aligned} & 18 \mathrm{~N} 02-18 \\ & 18 \mathrm{~N} 03-19 \\ & 28 \mathrm{~N} 03-19 \\ & 29 \mathrm{~N} 14-37 \end{aligned}$ |

NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1

TABLE 7-19. IB2 SEQUENCE, ANALYSIS OF FUNCTIONS (Cont'd)

| TIME | COMMAND | CONDITION | REFERENCE* |
| :---: | :---: | :---: | :---: |
| $\left\|\begin{array}{c} \mathrm{T} 2.4 \\ \left(\text { Cont'd }^{\prime}\right) \end{array}\right\|$ | Inhibit $\mathrm{Z} \mathrm{Sel} \mathrm{12-19} \longrightarrow \mathrm{~F}$ <br> Inhibit $\mathrm{Z} \mathrm{Sel} 06-11 \longrightarrow \mathrm{~F}$ | Initiate Buffer <br> Initiate Buffer | $\begin{aligned} & 19 \mathrm{~N} 16-40 \\ & 29 \mathrm{~N} 16-40 \end{aligned}$ |
| T3.1 | Drop $\mathrm{Z1} \longrightarrow \mathrm{Z} \mathrm{Sel}$ $\mathrm{ICR} \rightarrow \mathrm{~S} 0$ <br> Initiate Control Mem. <br> CLR I/0 XLATORS <br> CLR Z0 | T24 f/f CLR <br> Normal SEQ <br> ICR - S0 <br> Normal SEQ <br> Cont. Datá SEQ | $\begin{aligned} & \text { 10N00-107 } \\ & \\ & 48 \mathrm{~N} 10-24 \\ & 24 \quad 122 \\ & 49 \mathrm{~N} 10-0 \mathrm{XDT} 10 \\ & \\ & 02 \mathrm{E} 00-49 \\ & \\ & 09 \mathrm{~N} 11-25 \end{aligned}$ |
| T3. 2 | Drop Z Sel - Arith Sel <br> $\mathrm{f} \& \mathrm{~K} 0 \rightarrow \mathrm{I} / 0$ XLATOR | Normal SEQ <br> Normal SEQ | $\begin{aligned} & 40 \mathrm{~N} 01-17 \\ & 23 \mathrm{E} 00-49 \end{aligned}$ |
| T4.1 | Inhibit CLR Run $1 \mathrm{f} / \mathrm{f}$ <br> CLR Upper Rank SEQ Desig <br> CLR Z0 <br> CLR B $\pm \mathrm{ff}$ | $\begin{aligned} & \text { B SEQ's } \\ & \text { Normal SEQ } \\ & \hline \text { Cont. Data SEQ } \\ & \text { Normal SEQ } \end{aligned}$ | 24J10-3 <br> 08E20-12 <br> 09N11-25 <br> 0XG37-27 |
| $\text { T4. } 2$ $\text { T4. } 3$ | Sequence Designator, Lower <br> Rank $\rightarrow$ Upper Rank <br> Set I SEQ f/f | $\overline{\mathrm{I} / 0}$ | $12 \mathrm{E} 20-12$ $.21 \mathrm{G} 20-12$ |
| T4. 3 | CLR Z1 <br> Set Active ff (as designated by f \& K0) | Initiate Buffer $I D, O D+E F$ | $\begin{aligned} & 31 \text { N13-23 } \\ & \text { 0XG05, } \\ & \text { 0XG04-51 } \end{aligned}$ |

TABLE 7-19. IB2 SEQUENCE, ANALYSIS OF FUNCTIONS (Cont'd)


* Gate and Plate numbers (Šee Functional Schematics) are referenced.

NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1
TABLE 7-20. I/0 1 SEQUENCE, ANALYSIS OF FUNCTIONS

| TIME | COMMAND | CONDITION |  |  |  | REFERENCE* |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | SINGLE | DUAL | ESI | ESA |  |
| T3.1 | $\begin{aligned} & \mathrm{I} / 0 \mathrm{XLATOR} \rightarrow \mathrm{~S} 0 \\ & \mathrm{ESI} \rightarrow \mathrm{~S} 0 \end{aligned}$ <br> Initiate Control Memory <br> Set $\mathrm{SO} \rightarrow 2^{\circ}$ <br> CLR Z0 | Not EI <br> Not EI <br> x <br> x | Not EI <br> Not EI <br> x <br> x | Not EI <br> Not EI <br> x <br> x | $\begin{aligned} & \text {-- } \\ & \text {-- } \\ & \text {-- } \end{aligned}$ | $\begin{aligned} & 19 \text { N10-24 } \\ & \text { 29N10-24 } \\ & \text { 19N10-24, } 29 \text { N10-24 } \\ & \text { 50N10-24 } \\ & \text { 09N11-25 } \end{aligned}$ |
| T3.2 | CLR B | x | x | x | x | 09N08-21 |
| T3. 3 | Control Memory $\rightarrow$ Z0 | Not EI | Not EI | Not EI | -- | 11N11-25 |
| T3.4 | $\mathrm{Z} 0 \rightarrow \mathrm{~B}$ <br> Odd Input Chan $\rightarrow \mathrm{B}$ | x | $\begin{aligned} & \text { x } \\ & -\mathbf{l} \end{aligned}$ | $\mathrm{x}$ | Not EI | $\begin{aligned} & 29 \mathrm{~N} 08-21 \\ & 19 \mathrm{~N} 08-21 \end{aligned}$ |
| T4.1 | $\begin{aligned} & \mathrm{I} / 0 \mathrm{XLATOR} \rightarrow \mathrm{~S} 0 \\ & \text { ESI } \longrightarrow \text { S0 } \\ & \text { Initiate Control Memory } \\ & \text { Set B } \pm \text { Desig to }+1 \\ & \text { CLR Z0 } \\ & \text { CLR XLATOR II } \end{aligned}$ | Not EI <br> Not EI $\mathrm{x}$ $\mathrm{x}$ $\mathrm{x}$ | Not EI <br> Not EI <br> x <br> x <br> x | Not EI <br> Not EI <br> x <br> X <br> X | $\begin{aligned} & -- \\ & -- \\ & \text {-- } \\ & \text { x } \\ & \text { x } \end{aligned}$ | $\begin{aligned} & \text { 19N10-24 } \\ & \text { 29N10-24 } \\ & \text { 19N10-24, 29N10-24 } \\ & \text { 0XG37-27 } \\ & \text { 09N11-25 } \\ & \text { 32 E00-49 } \end{aligned}$ |
| T4.2 | XLATOR I $\rightarrow$ XLATOR II Set $\mathrm{B} \pm 1$ Desig to -1 If bkwd buffer bit set |  | x <br> Not EI |  | x | $\begin{aligned} & 33 \mathrm{E} 00-49 \\ & 0 \mathrm{XG} 37-27 \end{aligned}$ |

[^5] in Volume 2 Part 3.

NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1
TABLE 7-20. I/0 1 SEQUENCE, ANALYSIS OF FUNCTIONS (Cont'd)

| TIME | COMMAND | CONDITION |  |  |  | REFERENCE* |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | SINGLE | DUAL | ESI | ESA |  |
| T4. 3 | CLR Resume FF Set Input Ack. Register CLR ID/EI req FF Control Memory $\rightarrow$ Z0 Terminate | OD/EF <br> ID/EI <br> ID/EI <br> Not EI $\mathrm{BU}=\mathrm{Z} 0$ | OD/EF <br> ID/EI <br> ID/EI <br> Not EI $\mathrm{BU}=\mathrm{Z} 0$ | OD/EF <br> ID/EI <br> ID/EI <br> Not EI $\mathrm{BU}=\mathrm{Z} 0$ | $\begin{aligned} & \mathrm{OD} / \mathrm{EF} \\ & \mathrm{ID} / \mathrm{EI} \\ & \mathrm{ID} / \mathrm{EF} \\ & -- \end{aligned}$ | $\begin{aligned} & \text { 00N40-53 } \\ & \text { 00N049-53 } \\ & \text { 4צN40-57 } \\ & \text { 11N11-25 } \\ & \text { 0XG19-106 } \end{aligned}$ |
| T4.4 | Set CDM Req FF if CDM | $\mathrm{BU}=\mathrm{Z} 0$ | $\mathrm{BU}=\mathrm{Z} 0$ | $\mathrm{BU}=\mathrm{Z} 0$ |  | 03G28-34 |
| T1.1 | $\begin{aligned} & \mathrm{I} / 0 \mathrm{XLATOR} \rightarrow \mathrm{~S} 0 \\ & \mathrm{ESI} \rightarrow \mathrm{~S} 0 \end{aligned}$ <br> Initiate Control Memory <br> CLR Z0 <br> Set S0 $\rightarrow 2^{\circ}$ $\mathrm{B} \rightarrow \mathrm{~S} 1$ <br> $\mathrm{I} / 0 \mathrm{XLATOR} \rightarrow \mathrm{S} 1$ <br> Set S1 $\longrightarrow 2^{\circ}$ and $2^{6}$ <br> Enable Main Memory | $\begin{aligned} & \text { Not EI } \\ & -- \\ & \text { Not EI } \\ & \quad x \\ & \mathbf{x} \\ & \text { Not EI } \\ & \text { EI } \\ & \text { EI } \\ & \quad \mathbf{x} \end{aligned}$ | $\begin{aligned} & \text { Not EI } \\ & -- \\ & \text { Not EI } \\ & \quad \mathbf{x} \\ & \quad \mathbf{x} \\ & \text { Not EI } \\ & \text { EI } \\ & \text { EI } \\ & \quad \mathbf{x} \end{aligned}$ | Not EI <br> Not EI <br> x <br> x <br> Not EI <br> EI <br> EI <br> x |  | $\begin{aligned} & \text { 19N10-24 } \\ & \text { 29N10-24 } \\ & \text { 19N10-24, } 29 \mathrm{~N} 10-24 \\ & \text { 09N11-25 } \\ & \text { 50N10-24 } \\ & \text { 49N12-22 } \\ & \text { 39N12-22 } \\ & \text { 58N12-22, 35N12-22 } \\ & \text { 54MT01-136 } \end{aligned}$ |
| T1.2 | $\begin{aligned} & \mathrm{B} \pm 1 \rightarrow \mathrm{Z0} \\ & \mathrm{CLR} \text { OD/EF Ack Reg } \end{aligned}$ | $\begin{aligned} & \text { Not EI } \\ & \text { OD/EF } \end{aligned}$ | $\begin{aligned} & \text { Not EI } \\ & \text { OD/EF } \end{aligned}$ | Not EI OD/EF | $\begin{gathered} \text { Not EI } \\ -- \end{gathered}$ | $\begin{aligned} & 39 \mathrm{~N} 11-25 \\ & 3 \mathrm{gN} 48-68 \end{aligned}$ |
| T1.3 | CLR Z1 <br> CLR ID Active FF <br> Set EI Monitor | $\mathbf{x}$ <br> Terminate <br> ID \& CDM <br> EI | x <br> Terminate <br> ID \& CDM <br> EI | $\mathbf{x}$ <br> Terminate <br> ID \& CDM <br> EI | EI | $\begin{aligned} & 09 \mathrm{~N} 13-23 \\ & 02 \mathrm{~N} 43-53 \\ & \text { 7GN42-56 } \end{aligned}$ |

## NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1

SNOILDNOA HO SISXTVNV 'GONGのOGS I O/I •0Z-L 'HTG甘L

| TIME | COMMAND | CONDITION |  |  |  | REFERENCE* |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | SINGLE | DUAL | ESI | ESA |  |
| T1. 3 <br> (Cont'd | Set Monitor FF if <br> Monitor bit set <br> Set Terminate OD/EF FF <br> Set OD/EF Ack. Reg. CLR OD/EF Req. FF | Terminate <br>  <br> Terminate <br> \& CDM <br> OD/EF <br> OD/EF | Terminate <br> Terminate <br> $\& \overline{C D M}$ <br> OD/EF <br> OD/EF | Terminate <br> Terminate <br> \& CDM <br> OD/EF <br> OD/EF | Terminate <br> $\mathrm{OD} / \mathrm{EF}$ <br> OD/EF | $\begin{aligned} & \text { 00N42-53 } \\ & \\ & \text { 00N48-53 } \\ & 5 \mathrm{gN} 40-57,6 \mathrm{gN} 40-57 \end{aligned}$ |
| T1.4 | Input Channel $\longrightarrow \mathrm{Z} 1$ <br> Start OD/EF Ack Timing <br> Start ID/EI Ack Timing | ID/EI <br> OD/EF <br> ID/EI | ID/EI <br> (evn <br> chan <br> if <br> bkwd, <br> odd if <br> fwrd) | ID EI <br> (evn (evn <br> chan chn <br> if if <br>   <br>  bkw <br>  odd <br>  fwr <br>   | $\begin{array}{lr}\text { ID } & \text { EI } \\ \text { (evn } & \text { (odd }\end{array}$ chn) chn) ID/EI | $\begin{aligned} & 00 \mathrm{E} 06-53 \\ & 00 \mathrm{E} 04-53 \end{aligned}$ |
| T2.1 | $\mathrm{S} 1 \longrightarrow \mathrm{~S} 0$ if $\mathrm{S} 1=\mathrm{CM}$ address Initiate CM if CM address CLR Z0 | X x x | $\begin{aligned} & x \\ & x \\ & x \end{aligned}$ | $\begin{aligned} & x \\ & x \\ & x \end{aligned}$ | $\begin{aligned} & x \\ & x \\ & x \end{aligned}$ | $\begin{aligned} & 39 \mathrm{~N} 10-24 \\ & 39 \mathrm{~N} 10-24 \\ & \text { 09N11-25 } \end{aligned}$ |



TABLE 7-21. I/0 2 SEQUENCE, ANALYSIS OF FUNCTIONS

*Numbers in this column represent gate and plate numbers to be found on the applicable functional schematic contained in Chapter 9.

TABLE 7-21. I/0 2 SEQUENCE, ANALYSIS OF FUNCTIONS (Cont'd)

| TIME | COMMAND | CONDITION |  | REFERENCE* |
| :---: | :---: | :---: | :---: | :---: |
|  |  | DUAL | ESI |  |
| T4. 4 | Set CDM Req FF if CDM bit set | $\mathrm{B}=\mathrm{Z} 0$ | $\mathrm{B}=\mathrm{Z} 0$ | 03G28-34 |
| T1. 1 | $\mathrm{I} / 0 \mathrm{XLATOR} \rightarrow \mathrm{S} 0$ | Not EI | -- | 19N10-24 |
|  | Initiate CM | Not EI | -- | 19N10-24 |
|  | CLR Z0 | x | x | 09N11-25 |
|  | Set $\mathrm{SO} \rightarrow 2^{\circ}$ | x | -- | 50N10-24 |
|  | $\mathrm{B} \rightarrow \mathrm{~S} 1$ | Not EI | -- | 49N12-22 |
|  | $\mathrm{I} / 0 \mathrm{XLA}$ TOR $\rightarrow$ S1 | EI | x | 39N12-22 |
|  | Set S1 $2^{\circ}$ and $2^{6}$ | EI | x | $\begin{aligned} & 58 \mathrm{~N} 12-22, \\ & 35 \mathrm{~N} 12-22, \end{aligned}$ |
|  | Initiate Main Memory | x | x | 54MT01-136 |
| T1.2 | $\mathrm{B} \pm 1 \longrightarrow \mathrm{Z} 0$ | Not EI | Not EI | 39N11-25 |
| T1. 3 | CLR Od/EF Ack Reg | $\mathrm{OD} / \mathrm{EF}$ | OD/EF | 3gN48-68 |
|  | CLR Z1 | x | x | 09N13-23 |
|  | CLR ID Active Ff | Terminate \& CDM | Terminate <br> \& CDM | 02N43-53 |
|  | Set EI Monitor | EI | EI | 7 GN42-56 |
|  | Set Monitor FF if Monitor Bit set Terminate |  | Terminate | 00N42-53 |
|  | Set Terminate OD/EF | OD/EF \& Terminate <br> \& CDM | OD/EF \& Terminate $\&$ CDM | 00E12-53 |
|  | Set OD/EF Ack Reg. | OD/EF | OD/EF | 00N48-53 |

NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1

TABLE 7-21. I/0 SEQUENCE, ANALYSIS OF FUNCTIONS (Cont'd)

| TIME | COMMAND | CONDITION |  | REFERENCE* |
| :---: | :---: | :---: | :---: | :---: |
|  |  | DUAL | ESI |  |
| $\left\|\begin{array}{l} \mathrm{T} 1.3 \\ \text { (Cont'd } \end{array}\right\|$ | CLR OD/EF Req. FF | OD/EF | OD/EF | $\begin{aligned} & \text { 5gN40-57, } \\ & \text { 6gN40-57 } \end{aligned}$ |
| T1.4 | Input Chan $\rightarrow$ Z1 <br> Start OD/EF Ack Timing <br> Start ID/EI Ack Timing | ID/E <br> (odd <br> chan if <br> bkwd., even chan if frwd) <br> OD/EF <br> ID/EF | ID EI <br> (odd (even <br>  chan if  <br>  frwd, odd <br>  if bkwd) <br>  OD/EF <br>  ID/EF | $29 \text { N13-23 }$ <br> dd $\begin{aligned} & 00 \mathrm{E} 06-53 \\ & 00 \mathrm{E} 04-53 \end{aligned}$ |
| T2.1 | $\mathrm{S} 1 \rightarrow \mathrm{~S} 0$ if $\mathrm{S} 1=\mathrm{CM}$ address <br> Initiate CM if CM CLR Z0 | x <br> x <br> x | x <br> x <br> x | $\begin{aligned} & 39 \mathrm{~N} 10-24 \\ & 39 \mathrm{~N} 10-24 \\ & 09 \mathrm{~N} 11-25 \end{aligned}$ |
| T2. 2 | Main Memory $\rightarrow$ Z1 <br> Set CDM SEQ <br> $\mathrm{Z1} \longrightarrow \mathrm{Z} 0$ if CM address | OD/EF <br> CDM Req. <br> FF set <br> ID | OD/EF <br> CDM Req. <br> FF set <br> ID | 11N13-23 <br> 10E28-34 <br> 29N11-25 |
| T2.3 | Control Memory $\rightarrow$ Z0 if CM address <br> CLR C | $\mathrm{OD} / \mathrm{EF}$ $\mathrm{OD} / \mathrm{EF}$ | $\begin{aligned} & \mathrm{OD} / \mathrm{EF} \\ & \mathrm{OD} / \mathrm{EF} \end{aligned}$ | $\begin{aligned} & 11 \mathrm{~N} 11-25 \\ & \text { g2N60-58 } \end{aligned}$ |
| T2. 4 | Z1 $\rightarrow$ Z Selec $t$ <br> $\mathrm{Z} 0 \rightarrow \mathrm{Z}$ Select if CM address <br> Z Select $\rightarrow$ C | $\mathrm{OD} / \mathrm{EF}$ <br> OD/EF <br> OD/EF <br> (even chan if frwd or odd chan if bkwd) | $\begin{aligned} & \text {-- } \\ & \text {-- } \end{aligned}$ | 30N00-107 <br> 20N00-107 <br> g4N60-58 |

NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1
TABLE 7-22. CDM SEQUENCE, ANALYSIS OF FUNCTIONS

| TIME | COMMAND | CONDITION | REFERENCE* |
| :---: | :---: | :---: | :---: |
| T3. 1 | $\mathrm{XLATOR} \rightarrow \mathrm{~S} 0$ <br> Set 2XG28 $1 \rightarrow \mathrm{~S}_{0}{ }_{00}$ <br> Initiate Control Memory CLR Z0 | CDM Seq. <br> CDM Seq. <br> CDM Seq. $\begin{aligned} & \mathrm{XLATOR} \rightarrow \mathrm{~S} 0 \\ & (\mathrm{~T} 22+\mathrm{T} 42) \end{aligned} \mathrm{CDM}$ | $\begin{aligned} & 19 \mathrm{~N} 10-24 \\ & 2 \mathrm{XG} 28-34 \\ & 50 \mathrm{~N} 10-24 \\ & 19 \mathrm{~N} 10-24 \\ & 09 \mathrm{~N} 11-25 \end{aligned}$ |
| T3.2 | Drop Force 03G04 + 03G06 CLR B | CDM Seq. <br> Normal SEQ | $\begin{aligned} & 12 \mathrm{G} 28-34 \\ & 09 \mathrm{~N} 08-21 \end{aligned}$ |
| T3. 3 | Disable $\mathrm{CM} \rightarrow \mathrm{Z} 0$ | $(\mathrm{T} 22+\mathrm{T} 42) \cdot \mathrm{CDM}$ | 11N11-25 |
| T3.4 |  |  |  |
| T4. 1 | $\mathrm{XLATOR} \rightarrow \mathrm{S} 0$ $1 \rightarrow \mathrm{~S}_{00}$ <br> Initiate Control Memory <br> Inhibit Clear Z0 | CDM Seq. CDM Seq. $\mathrm{XLATOR} \rightarrow \mathrm{S} 0$ ( $\mathrm{T} 22+\mathrm{T} 42$ ) $\cdot \mathrm{CDM}$ | $\begin{aligned} & 19 \mathrm{~N} 10-24 \\ & 50 \mathrm{~N} 10-24 \\ & 19 \mathrm{~N} 10-24 \\ & 09 \mathrm{~N} 11-25 \end{aligned}$ |
| T4.2 | $\begin{aligned} & \text { Force } 03 \mathrm{G} 04=\mathrm{L} \\ & \text { Force } 03 \mathrm{G} 06=\mathrm{H} \end{aligned}$ | CDM Seq. <br> CDM Seq. | $\begin{aligned} & 12 \mathrm{G} 28-34 \\ & 13 \mathrm{G} 28-34 \end{aligned}$ |
| T4. 3 | Enable CM $\rightarrow$ Z0 | $\overline{(T 22+\mathrm{T} 42)} \cdot \mathrm{CDM}$ | 11N11-25 |
| T4. 4 |  |  |  |
| T1.1 | $\mathrm{XLATOR} \rightarrow \mathrm{S} 0$ <br> Initiate Control Memory $\mathrm{XLATOR} \rightarrow \mathrm{S} 1$ <br> CLR Z0 | CDM Seq. $\mathrm{XLATOR} \rightarrow \mathrm{~S} 0$ <br> CDM Seq. $\overline{(\mathrm{T} 22+\mathrm{T} 42)} \cdot \mathrm{CDM}$ | $\begin{aligned} & 19 \mathrm{~N} 10-24 \\ & 19 \mathrm{~N} 10-24 \\ & 39 \mathrm{~N} 12-22 \\ & 09 \mathrm{~N} 11-24 \end{aligned}$ |

[^6]TABLE 7-22. CDM SEQUENCE, ANALYSIS OF FUNCTIONS (Cont'd)

| TIME | COMMAND | CONDITION | REFERENCE* |
| :---: | :---: | :---: | :---: |
| T1. 2 | Drop Force 03G04 \& 03G06 | CDM Seq. | 12G28-34 |
| T1. 3 | Disable $\mathrm{CM} \rightarrow \mathrm{Z} 0$ | $(\mathrm{T} 22+\mathrm{T} 42) \cdot \mathrm{CDM}$ | 11N11-25 |
| T1. 4 |  |  |  |
| T2. 1 | $\mathrm{S} 1 \rightarrow \mathrm{~S} 0$ <br> Clear 1XG28 <br> Inhibit Clear Z0 <br> Clear OXG28 <br> Initiate Control Memory | CM Address $(\mathrm{T} 22+\mathrm{T} 42) \cdot \mathrm{CDM}$ $\mathrm{S} 1 \rightarrow \mathrm{~S} 0$ | 39N10-24 <br> 1XG28-34 <br> 09N11-25 <br> OXG28-34 <br> 39N10-24 |
| T2. 2 |  |  |  |
| T2. 3 | Enable CM $\rightarrow$ Z0 <br> Clear 2XG28 | $\begin{aligned} & \overline{(\mathrm{T} 22+\mathrm{T} 42)} \cdot \mathrm{CDM} \\ & \overline{\mathrm{CDM} \mathrm{Seq}} . \end{aligned}$ | $\begin{aligned} & 11 \text { N11-25 } \\ & 2 \mathrm{XG} 28-34 \end{aligned}$ |

TABLE 7-23. RTC SEQUENCE, ANALYSIS OF FUNCTIONS

| TIME | COMMAND | CONDITION | REFERENCE* |
| :---: | :---: | :---: | :---: |
| T2. 2 | Set RTC Sequence FF <br> Set XLATOR to RTC Address <br> Set I/0 1 FF (Lower Rank) | RTC request <br> RTC request <br> RTC request | $\begin{aligned} & 40 \mathrm{E} 00-49 \\ & 40 \mathrm{E} 00-49 \\ & 40 \mathrm{E} 00-49 \end{aligned}$ |
| T3.1 | $\mathrm{XLATOR} \rightarrow \mathrm{S} 0$ (read RTC Co <br> Set $\mathrm{SO} \rightarrow 2^{\circ}$ <br> Initiate Control Memory $\text { CLR } \quad \text { Z0 }$ | $\begin{aligned} & \mathrm{I} / 0 \mathrm{Seq} \\ & \mathrm{I} / 0 \mathrm{Seq} \\ & \mathrm{XLATOR} \rightarrow \mathrm{~S} 0 \end{aligned}$ <br> Normal Seq | 19N10-24 <br> 50N10-24 <br> 19N10-24 <br> 09N11-25 |
| T3.2 | CLR B | Normal Seq | 09N08-21 |
| T3.3 | Control Memory $\rightarrow$ Z0 | Normal Seq | 11N11-25 |
| T3.4 | $\mathrm{Z} 0 \rightarrow \mathrm{~B}$ | Normal Seq | 29N08-21 |
| T4. 1 | $\mathrm{XLATOR} \rightarrow \mathrm{S} 0$ (Read RTC Monitor Word) <br> Initiate Control Memory <br> Set $\mathrm{B} \pm$ Designator to +1 <br> CLR Z0 | I/0 Seq <br> $\mathrm{XLATOR} \rightarrow \mathrm{SO}$ <br> Normal Seq <br> Normal Seq | 19N10-24 <br> 19N10-24 <br> 02G37-27 <br> $09 \mathrm{~N} 11-25$ |
| T4. 2 | Set I/0 I FF (Upper Rank) | I/0 Seq | 1XG25-13 |
| T4. 3 | Control Memory $\rightarrow$ Z0 | Normal Seq | 11N11-25 |
| T4.4 | Set $\overline{\text { Terminate }} \mathrm{FF}$ | $\mathrm{B} \neq \mathrm{Z} 0$ | $\begin{aligned} & 21 \mathrm{~B} 00-106 \\ & 21 \mathrm{~B} 16-106 \end{aligned}$ |

*Entries indicate gate and plate numbers on applicable functional schematic contained in Volume 2 Part 3.

TABLE 7-23. RTC SEQUENCE, ANALYSIS OF FUNCTIONS (Cont'd)

| TIME | COMMAND | CONDITION | REFERENCE* |
| :---: | :---: | :---: | :---: |
| Tl. 1 | XLATOR $\rightarrow$ S0 (Store RTC Count (advanced) ) <br> Set $\mathrm{SO} \rightarrow 2^{0}$ <br> Initiate Control Memory <br> Set Resume fault FF <br> CLR Z0 | I/0 Seq <br> I/0 Seq <br> $\mathrm{XLATOR} \mapsto \mathrm{S} 0$ <br> Resume signal not available after 1 second or, if ORDALT 8331 install ed, after 1 millisecond <br> Normal Seq | 19N10-24 <br> 50N10-24 <br> 19N10-24 <br> 1XG18-54 <br> 09N11-25 |
| T1. 2 | $B+1 \rightarrow Z 0$ <br> Set RTC Monitor FF <br> Set RTC Overflow FF <br> CLR Resume Fault monitors | $\mathrm{I} / 0 \mathrm{Seq}$ <br> RTC MON REQ FF set and terminate $\mathrm{B}=777777$ <br> Resume signal not available after 1 second or, if ORDALT 8331 installed, after 1 millisecond | 39N11-25 <br> 11E15-54 <br> 11E17-54 <br> 85L00-34 |
| 71. 3 | CLR RTC Monitor Request FF <br> Inhibit Control Memory $\rightarrow$ Z0 | RTC MON FF set I/0 Seq | $\begin{aligned} & \text { 1XGl5-54 } \\ & \text { llNll-25 } \end{aligned}$ |

NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1
TABLE 7-24. INTERRUPT SEQUENCE, ANALYSIS OF FUNCTIONS


TABLE 7-24. INTERRUPT SEQUENCE, ANALYSIS OF FUNCTIONS (Cont'd)

| TIME | COMMAND | CONDITION | REFERENCE* |
| :---: | :---: | :---: | :---: |
| T3.4 | Disable PU $\rightarrow$ DU of I SEQ | $\mathrm{f} \neq 36,36,70,71$ and SR is not active or $f=30,31,34,35$. $\mathrm{f}=00-27,32,33,40-47$ and SR is Active | $\begin{gathered} 31 \text { N02-18 } \\ 40 \mathrm{~N} 02-18 \end{gathered}$ |
|  | Disable $\mathrm{SR} \rightarrow$ D 12-15 of I SEQ |  |  |
|  | Disable Reinitiation of WAIT SEQ | Int SEQ | 1XG21-13 |

* Gate and plate numbers are referenced.

NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1
TABLE 7-25. CONTROL AND BOOTSTRAP MEMORY ADDRESS ASSIGNMENTS

| MEMORY ADDRESS | ADDRESS ASSIGNMENT |
| :---: | :---: |
| 00000 | Fault interrupt entrance register |
| $\begin{gathered} 00001 \\ \text { thru } \\ 00010 \end{gathered}$ | Index registers (8). |
| 00011 | Resume fault interrupt entrance register. |
| 00012 | RTC monitor interrupt entrance register. |
| 00013 | RTC overflow interrupt entrance register. |
| 00014 | RTC monitor word register. |
| 00015 | RTC word register. |
| 00016 | Synchronizing interrupt entrance register. |
| 00017 | Scale factor shift count word register. |
| $\begin{gathered} 00020 \\ \text { thru } \\ 00037 \end{gathered}$ | Continuous data mode (CDM) and external function (EF) buffer control registers for I/O channels 0 thru 7. |
| 00020 | CDM/EF for channel 0 , terminal address |
| 00021 | CDM/EF for channel 0 , current address |
| $\begin{gathered} 00022 \\ \vdots \\ \vdots \\ 00037 \end{gathered}$ | CDM/E F for channel 1 , terminal address CDM/EF for channel 7, current address |
| $\begin{gathered} 00040 \\ \text { thru } \\ 00057 \end{gathered}$ | Output buffer control ( OBC ) registers for I/O channels 0 thru 7 |
| 00040 | OBC for channel 0 , terminal address |

TABLE 7-25. CONTROL AND BOOTSTRAP MEMORY ADDRESS ASSIGNMENTS (Cont'd)

| MEMORY ADDRESS | ADDRESS ASSIGNMENT |
| :---: | :---: |
| 00041 | OBC for channel 0 , current address |
| $\begin{gathered} 00042 \\ \stackrel{0}{\square} \\ 00057 \end{gathered}$ | OBC for channel 1, terminal address <br> OBC for channel 7, current address |
| 00060 thru 00077 | Input buffer control (IBC) registers for I/O channels 0 thru 7 |
| 00060 | IBC for channel 0 , terminal address |
| 00061 | IBC for channel 0 , current address |
| $\stackrel{00062}{\substack{0 \\ 00077}}$ | IBC for channel 1 , terminal address <br> IBC for channel 7, current address |
| 00220 thru 00237 | Continuous data mode (CDM) and external function (EF) buffer control registers for I/O channels 10 thru 17. |
| 00200 | CDM/EF for channel 10, terminal address |
| 00221 | CDM/EF for channel 10, current address |
|  | CDM/EF for channel 11, terminal address CDM/EF for channel 17, current address |
| 00240 thru 00257 | Output buffer control (OBC) registers for I/O channels 10 thru 17. |
| 00240 | OBC for channel 10 , terminal address |
| 00241 | OBC for channel 10 , current address |

## NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1

TABLE 7-25. CONTROL AND BOOTSTRAP MEMORY ADDRESS ASSIGNMENTS (Cont'd)

| MEMORY ADDRESS | ADDRESS ASSIGNMENT |
| :---: | :---: |
| $\begin{gathered} 00242 \\ \stackrel{4}{\frac{1}{*}} \\ 00257 \end{gathered}$ | OBC for channel 11, terminal address OBC for channel 17, current address |
| $\begin{gathered} 00260 \\ \text { thru } \\ 00277 \end{gathered}$ | Input buffer control (IBC) registers for I/O channels 10 thru 17. |
| 00260 | IBC for channel 10 , terminal address |
| 00261 | IBC for channel 10, current address |
|  | IBC for channel 11, terminal address IBC for channel 17, current address |
|  | Bootstrap Addresses |

## THIS PAGE INTENTIONALLY LEFT BLANK

## Section 7-4. Schematic Diagram of Printed Circuit Cards

7-83. GENERAL DESCRIPTION

7-84. Digital Computer Mk 152 Series generally utilizes two types of printed-circuit cards (types A and B) to supply the required circuitry for performing logic operations within the computer. The two types differ in the number of contact connections and in circuit content. Type A contains from one to five circuits and terminates in a 15-pin connector. Type B contains from one to 16 circuits and terminates in a 56 -pin connector. Type B cards are used in memory logic and control to minimize space and provide maximum memory storage capability.

7-85. CARD TYPE NUMBERS. The last four digits of the actual Univac part numbers are shown on the functional schematic diagrams of Part 3. The last significant digit in the card type number (Univac part number) indicates the revision of the basic card. For example, card type 7002013 indicates the third revision of the basic 7002010 card. Any card with a higher revision number can replace a card with a lower revision number; however, a lower revision-numbered card cannot be used as a substitute for a higher revision-numbered card. Refer to table 2-6 (Printed Circuit Module Complement, Logic Circuits) and table 2-7 (Printed Circuit Module Complement, Memory Chassis) for a list of complete Univac Part Numbers. (Tables 2-6
and 2-7 are located in Volume 1 of this publication.)

7-86. CARD COLOR CODING. Each printedcircuit card is color coded. The RETMA scheme is employed which uses standard color coding according to the last four digits of the card number as shown in the functional schematics in Chapter 9. For example, the 2013 card (7002013) is color coded red (2), black (0), brown (1), and orange (3).

7-87. SCHEMATIC DIAGRAMS

7-88. TYPE A PRINTED CIRCUIT MODULES. Figures 7-15 through 7-61 depict the type A printed-circuit cards used in the computer. The descriptions are functional because they describe each circuit in terms of inputs and outputs rather than providing an explanation of internal electronic operation.

7-89. Computer Voltage Levels. Whenever possible, inputs and outputs are defined as lows or highs. In the computer, a low always
 implies ground potential of 0.0 volts.

7-90. The following information is contained in the card descriptions:
a. Card name and card type number.
b. Symbol used to represent the card on the functional schematics.
c. A logic description and a design description when applicable.


## LOGIC SYMBOL

## LOGIC DESCRIPTION

The output from this oscillator circuit is a square wave. The frequency of this output is normally controlled by the addition of an external potentiometer between pins 6 and 7 . With this addition, the pulse rate may be varied between 2 and 200 Hz .

The amplitude of the output signal is from 0.0 volts to -15.0 volts.

This circuit is used to supply substitute timing pulses for maintenance and test purposes.

## ELECTRICAL DESCRIPTION

The output from pin 14 is connected to the input of a 7002090 module with the ground return connected to pin 1.

| 倍 | P |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | OWER | RE |  |  |
|  | NPUT |  | UTPUT | PIN | 1 | 2 | 3 | 4 |
| HIGH | 0.0 Volts | HIGH | 0.0 Volts | VOLTAGE | Gnd | - | -15.0 | - |
| LOW | -15.0 Volts | LOW | -15.0 Volts | mW | - | - | 200 | - |

Figure 7-15. Pulse-Delay Oscillator, Card Type 7000210


## LOGIC DESCRIPTION

A low input signal to pin 15 , drawing (a), will clear the flip-flop with a resultant low signal at pin 14 and a high at pin 13.

When both inputs to any one AND circuit on the set side of the flip-flop are low, the flip-flop will be set to produce a low signal output at pin 13 and high at pin 14.

Drawing (b) shows a reversal of drawing (a) with a multiple clear function and a single set function.

## ELECTRICAL DESCRIPTION

Input signals to this circuit must have nominal positive voltage excursions of -0.3 volt and nominal negative voltage excursions of -4.5 volts. The output voltage levels are identical to the input voltage levels.

The maximum input current required is 7.1 milliamperes.
The circuit can drive one indicator driver plus either four AND/OR or AND gates.
The speed of the circuit is such that the second stage of two series-connected circuits will produce a usable output before the termination of a clock-phase input signal to the first stage. The duration of the normal clock-phase pulse is 125 nanoseconds. .


LOGIC SYMBOLS

## LOGIC DESCRIPTION

If the input signal to any one pin of a logic element is high, the output from that element will be high.

If all of the inputs to a logic element are low, the output from that element will be low.

## ELECTRICAL DESCRIPTION

Input signals to this circuit must have nominal positive voltage excursions of -0.0 volts and nominal negative voltage excursions of -4.5 volts. The output voltage levels are identical to the input voltage levels.

The maximum input current required is 5.8 milliamperes with 0.0 volts input.

This circuit is capable of driving six AND or AND/OR gates from each output pin for a total of 18 gates per logic element.

The speed of the circuit is such that the second of two series-connected stages will produce a usable output before the termination of a clock-phase input pulse to the first stage. The duration of a normal clock-phase pulse is 125 nanoseconds.

| LOGIC |  | POWER REQUIREMENTS |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT |  | OUTPUT |  | PIN | $\mathbf{1}$ | $\mathbf{2}$ | $\mathbf{3}$ | $\mathbf{4}$ |
| HIGH | 0.0 Volts | HIGH | 0.0 Volts | VOLTAGE | Gnd | +15.0 | -15.0 | -4.5 |
| LOW | -4.5 Volts | LOW | -4.5 Volts | $\mathbf{m W}$ |  | 194 | 200 | 196 |

Figure 7-17. Driver Amplifier, Card Type 7002013


## LOGIC DESCRIPTION

This circuit may function in either of the two configurations shown above. In either case, all three inputs to any one AND gate must be low to perform the clear or set function.

The right side of the flip-flop is called the Set side, the left side is called the Clear side. When the flip-flop is cleared, the output from the Clear side is low. When the flip-flop is set, this output is high. The opposite is true for the Set side.

## ELECTRICAL DESCRIPTION

Input signals to this circuit must have nominal positive voltage excursions of -0.0 volts and nominal negative voltage excursions of -4.5 volts. The output voltage levels are identical to the input voltage levels.

The maximum input current required is 7.1 milliamperes.

This logic element is capable of driving four AND gates and an indicator driver.

The speed of the circuit is such that the second of two series-connected circuits will produce a usable output before the termination of the clock-phase input signal to the first stage. The duration of the normal clock-phase pulse is 125 nanoseconds.

| LOGIC DESCRIPTION <br> This circuit may function in either of the two configurations shown above. In either case, all three inputs to any one AND gate must be low to perform the clear or set function. <br> The right side of the flip-flop is called the Set side, the left side is called the Clear side. When the flip-flop is cleared, the output from the Clear side is low. When the flip-flop is set, this output is high. The opposite is true for the Set side. |  |  |  | ELECTRICAL DESCRIPTION <br> Input signals to this circuit must have nominal positive voltage excursions of -0.0 volts and nominal negative voltage excursions of -4.5 volts. The output voltage levels are identical to the input voltage levels. <br> The maximum input current required is 7.1 milliamperes. <br> This logic element is capable of driving four AND gates and an indicator driver. <br> The speed of the circuit is such that the second of two series-connected circuits will produce a usable output before the termination of the clock-phase input signal to the first stage. The duration of the normal clock-phase pulse is 125 nanoseconds. |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LOGIC |  |  |  | POWER REQUIREMENTS |  |  |  |  |
| INPUT |  | OUTPUT |  | PIN | 1 | 2 | 3 | 4 |
| HIGH | 0.0 Volts | HIGH | 0.0 Volts | VOLTAGE | Gnd | +15.0 | -15.0 | 4.5 |
| LOW | -4.5 Volts | LOW | 4.5 Volts | mW | - | 64 | 470 | 43 |

Figure 7-18. Flip-Flop, Card Type 7002020


## LOGIC DESCRIPTION

When all used inputs to a circuit are low, the output from that circuit will be high. If any input to a circuit is high, the output will be low.

The module may be used either to AND low input signals or to OR high input signals.

## ELECTRICAL DESCRIPTION

Input signals to this circuit must have nominal positive voltage excursions of -0.0 volts and nominal negative voltage excursions of -4.5 volts. Output voltage levels are identical to input voltage levels.

This logic element is capable of driving five AND/OR gates or six AND gates.

The maximum speed of this circuit is such that the second of two series-connected circuits will produce a usable output before the termination of the clock-phase input sig. nal to the first circuit. The duration of the normal clockphase pulse is 125 nanoseconds.

| LOGIC DESCRIPTION <br> When all used inputs to a circuit are low, the output from that circuit will be high. If any input to a circuit is high, the output will be low. <br> The module may be used either to AND low input signals or to OR high input signals. |  |  |  | ELECTRICAL DESCRIPTION <br> Input signals to this circuit must have nominal positive voltage excursions of -0.0 volts and nominal negative voltage excursions of -4.5 volts. Output voltage levels are identical to input voltage levels. <br> This logic element is capable of driving five AND/OR gates or six AND gates. <br> The maximum speed of this circuit is such that the second of two series-connected circuits will produce a usable output before the termination of the clock-phase input sig. nal to the first circuit. The duration of the normal clockphase pulse is 125 nanoseconds. |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LOGIC |  |  |  | POWER REQUIREMENTS |  |  |  |  |
| INPUT |  | OUTPUT |  | PIN | 1 | 2 | 3 | 4 |
| HIGH | 0.0 Volts | HIGH | 0.0 Volts | voltage | Gnd | +15.0 | -15.0 | -4.5 |
| LOW | -4.5 Volts | LOW | -4.5 Volts | mW | - | 80 | 200 | 86 |

Figure 7-19. Inverter, Card Type 7002030


Figure 7-20. Inverter, Card Type 7002040


LOGIC SYMBOLS

## LOGIC DESCRIPTION

When all input signals to any one AND input circuit are low, the output from the logic element will be high. If at least one input to each AND input circuit is high, the logic element output signal will be low.

The module may be used to either AND low signal inputs or to OR high signal inputs.

## ELECTRICAL DESCRIPTION

Input signals to this circuit must have nominal positive voltage excursions of -0.0 volts and nominal negative voltage excursions of -4.5 volts. The output voltage levels are identical to the input voltage levels.

This logic element is capable of driving five AND/OR gates or six AND gates.

The maximum speed of this circuit is such that the second of two series-connected circuits will produce a usable output before the termination of the clock-phase input signal to the first circuit. The duration of the normal clockphase pulse is 125 nanoseconds.


LOGIC SYMBOLS

## LOGIC DESCRIPTION

When all inputs to a logic element are low, the output from that element will be high. When any input to an element is high, the output from that element will be low.

The module may be used to either AND low input signals or to OR high input signals.

## ELECTRICAL DESCRIPTION

Input signals to this circuit must have nominal positive voltage excursions of -0.0 volts and nominal negative voltage levels are identical to the input voltage levels.

The maximum input current required is 5.8 milliamperes with 0.0 volts input.

The elements are capable of driving five AND/OR gates or six AND gates.

The speed of the circuit is such that the second of two series-connected circuits will produce a usable output before the termination of the clock-phase input signal to the first stage. The duration of the normal clock-phase pulse is 125 nanoseconds.


Figure 7-22. Inverter, Card Type 7002060


LOGIC SYMBOLS

## LOGIC DESCRIPTION

The logic elements on this module are used to invert the input signal. If the input signal to any element is a low, the output of that element will be a high. Conversely, if the input to an element is a high, the output of that element will be a low.

Either of the two logic symbols shown above may be used to represent the logic elements and may be used interchangeably.

## ELECTRICAL DESCRIPTION

Input signals to this circuit must have nominal positive voltage excursions of -0.0 volts and nominal negative voltage excursions of -4.5 volts. The output voltage levels are identical to the input voltage levels.

The maximum input current required is 5.8 milliamperes with 0.0 volts input.

The elements can drive five AND/OR gates or six AND gates.

The speed of the circuit is such that the second of two series-connected circuits will produce a usable output before the termination of the clock-phase input signal to the first stage. The duration of the normal clock-phase pulse is 125 nanoseconds.


LOGIC SYMBOLS

## LOGIC DESCRIPTION

When all inputs to any one element are low, the output from that element is high.

When any one input to an element is high, the output from that element is low.

The elements on this module are used to either AND low input signals or to OR high input signals.

One element on this module has three usable input pins, the other has six.

## ELECTRICAL DESCRIPTION

Input signals to this circuit must have nominal positive voltage excursions of -0.0 volts and nominal negative voltage excursions of -4.5 volts. The output voltage levels are identical to the input voltage levels.

The maximum input current required is 5.8 milliamperes.

Each element can drive five AND/OR circuits or six AND circuits.

The maximum speed of each element is such that the second of two series-connected stages will produce a usable output before the termination of the clock-phase input sig. nal to the first stage. The duration of the normal clockphase signal is 125 nanoseconds.


Figure 7-24. Inverter, Card Type 7002080


## LOGIC DESCRIPTION

This module provides a gated input of signals from peripheral devices working in conjunction with the computer.

If the input to pin 5 is high, the output at pin 10 will be low.

If the input to pin 5 is low and the input to pin 12 is 0.0 volts, the output will be low.

If the input to pin 5 is low and the input to pin 12 is -15.0 volts, the output will be 0.0 volts.

Pins 13 and 15 are the ground return for the twisted pair.

## ELECTRICAL DESCRIPTION

Input signals must have positive voltage excursions to a level between 0.0 and 0.5 volts and negative voltage excursions between -13.5 and -16.5 volts. Input signals are applied to either pin 12 or 14 .

The gating signals applied to either pin 5 or 6 have positive excursions to a level between 0.0 and -0.5 volts, and negative voltage excursions to a level between -3.6 and -5.4 volts.

Output voltage excursions are the same as those given for the gating signals.

The maximum input current required is 3.7 milliamperes.

The elements on this module are capable of driving two AND/OR gates or two AND gates.

The circuit delay is between 1.0 and 2.2 microseconds.

|  |  |  |  |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| LOGIC |  |  |  |  |  |  |  |
| INPUT |  | OUTPUT |  | PIN | 1 | 2 | 3 |

Figure 7-25. Input Amplifier-Inverter, Card Type 7002090


## LOGIC DESCRIPTION

Each element on this module is used to supply the current to light an incandescent indicator.

When the input to an element is low, current will be supplied to light the indicator.

When the input to the element is high, no current is supplied to light the indicator.

## ELECTRICAL DESCRIPTION

Input signals to these elements mush have positive voltage excursions between 0.0 and -0.5 volts and negative voltage excursions between -3.6 and 5.4 volts.

Output voltage excursions are to a level between -13.5 and 15.0 volts.

The output load for this circuit is an incandescent lamp and a limiting resistor which limits the output current to a maximum of 50 milliamperes.


Figure 7-26. Driver Amplifier Card Type 7002100


LOGIC SYMBOL

## LOGIC DESCRIPTION

If either a low is present on pin 15 or pin 15 is disconnected, the output from the module will be high.

If pin 15 is high, the output from the module will be the complement of the input to pin 8.

Pin 6 is connected to a resistor which is normally used to terminate delay line circuits.

This module is normally used in the clock circuits.

## ELECTRICAL DESCRIPTION

Input pulses to this circuit must have nominal positive voltage excursions of 0.0 volts and nominal negative voltage excursions of -4.5 volts. The output voltage levels are identical to the input voltage levels.

The maximum input current required is 7.65 milliamperes.

The maximum circuit delay is 40 nanoseconds.


LOGIC SYMBOL

## LOGIC DESCRIPTION

When the input signals to pins 9,10 , and 11 are low, the output signal at pin 14 will be 0.0 volts.

If any one input signal is high, the output at pin 14 will be -13.5 volts.

Pin 15 is used to provide the ground return for the twisted-pair conductors.

## ELECTRICAL DESCRIPTION

Input signals to this circuit must have nominal positive and negative voltages of 0.0 volts and -4.5 volts, respectively.

Output signals from this circuit have nominal positive and negative static voltages of 0.0 volts and -13.5 volts, respectively.

The maximum input current required is 2.0 milliamperes.

The rise and fall times of this module are controlled to provide a maximum change of 5.0 volts per microsecond.


Figure 7-28. Driver Amplifier, Card Type 7002130


## LOGIC SYMBOL

## LOGIC DESCRIPTION

When the input signal is low, the output between pins 13 and 14 is 0.0 volts. When the input signal is high, the output is -13.5 volts.

Pin 14 is the ground return for the twisted-pair conductors.

## ELECTRICAL DESCRIPTION

Input signals to this circuit must have nominal positive and negative voltage excursions of 0.0 and -4.5 volts, respectively.

Output signals from this circuit have nominal positive and negative static voltage excursions of 0.0 and -13.5 volts, respectively.

The maximum input current required is 2.25 milliamperes.

The output is capable of driving four twisted-pair conductors for a maximum length of 300 feet.

The rise and fall times of this module are controlled to provide a maximum change of 5.0 volts per microsecond.


Figure 7-29. Driver Amplifier, Card Type 7002140


LOGIC SYMBOL

## LOGIC DESCRIPTION

Any one high-signal input to the AND gate will produce a low signal as an output. When all used inputs are low, the output will be high.

This module may also be used in the OR configuration. In this case, the OR symbol is used and the input of any high will cause a low output.

## ELECTRICAL DESCRIPTION

Input signals to this circuit must have nominal positive and negative voltage excursions of 0.0 volts and -4.5 volts, respectively. The output voltage levels are identical to the input voltage levels.

The maximum input current required is 5.8 milliamperes.

The speed of this module is such that the second of two series-connected stages will produce a usable output before the termination of a clock-phase pulse applied to the first stage. The duration of the normal clock-phase pulse is 125 nanoseconds.



## LOGIC DESCRIPTION

When all inputs to any one element are high, the output from that element will be low.

If any one input to an element is low, the output from that element will be high.

The circuit is considered to AND highs or to OR lows.

## ELECTRICAL DESCRIPTION

Input signals to the elements must have nominal positive excursions between 0.0 and -0.3 volts and nominal negative excursions between -3.6 and -5.4 volts. The output voltage levels are identical to the input voltage levels.

The maximum input current required is 7.0 milliamperes.
Each element is capable of driving six AND gates or five AND/OR gates.

The speed of each element is such that the second of two series-connected stages will produce a usable output before the termination of a clock-phase input signal to the first stage. The duration of the normal clock-phase pulse is 125 nanoseconds.

|  |  |  |  | Each element is capable of driving six AND gates or five AND/OR gates. <br> The speed of each element is such that the second of two series-connected stages will produce a usable output before the termination of a clock-phase input signal to the first stage. The duration of the normal clock-phase pulse is 125 nanoseconds. |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LOGIC |  |  |  | POWER REQUIREMENTS |  |  |  |  |
| INPUT |  | OUTPUT |  | PIN | 1 | 2 | 3 | 4 |
| HIGH | 0.0 Volts | HIGH | 0.0 Volts | VOLTAGE | Gnd | +15.0 | -15.0 | 4.5 |
| LOW | -4.5 Volts | LOW | -4.5 Volts | mW | - | 66 | 680 | 86 |

Figure 7-31. Inverter, Card Type 7002220


Figure 7-32. Differential Amplifier, Card Type 7002321


## LOGIC SYMBOL

## LOGIC DESCRIPTION

To produce a high output, all inputs must receive a low signal. If any one input has a high applied, the resulting output will be low.

Pin 15 is used as the ground return for the output twisted pair.

The circuit contains high impedance features. With power off and a negative voltage applied from a remote source, the input impedance is not less than 0.1 megohm.

## ELECTRICAL DESCRIPTION

Input signals to this circuit must have positive static voltage excursions of between 0.0 and -0.5 volts and negative static voltage excursions of between -3.8 and -5.2 volts.

The output shall have positive static excursions of between 0.0 and -0.5 volts and negative static excursions of between -3.0 and -4.5 volts.

The maximum circuit delay and storage is 200 nanoseconds.

The maximum input current required is 4.6 milliamperes.

This module is capable of driving four input-amplifier modules of the 7002320 type through 150 feet of cable.

| LOGIC |  | POWER REQUIREMENTS |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT |  | OUTPUT |  | PIN | $\mathbf{1}$ | $\mathbf{2}$ | $\mathbf{3}$ |
| HIGH | 0.0 Volts | LOW | -3.0 Volts | VOLTAGE | Gnd | +15.0 | -15.0 |
| LOW | -4.5 Volts | HIGH | 0.0 Volts | $\mathbf{m W}$ |  | -5 |  |

Figure 7-33. Control Line Amplifier, Card Type 7002331

|  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LOGIC DESCRIPTION <br> When the input signal to pin 15 is a low, the output at pin 13 is high. When the input is high, the output is low. Pin 14 is the ground connection for the twisted-pair output line. |  |  |  | ELECTRICAL DESCRIPTION <br> Input signals to this circuit must have nominal positive voltage excursions of -0.3 volts and nominal negative voltage excursions of -4.5 volts <br> Output signals from this circuit will have nominal positive voltage excursions of -0.3 volts and a nominal static negative voltage excursion between -3.0 and -4.5 volts. <br> The maximum circuit delay and storage is 200 nanoseconds. <br> Maximum input current required is 4.6 milliamperes. <br> This module is capable of driving four input-amplifier modules of the 7002320 type through 150 feet of cable. |  |  |  |  |
|  |  |  |  |  | ER R | UIREM |  |  |
|  | INPUT |  | UTPUT | PIN | 1 | 2 | 3 | 4 |
| HIGH | 0.0 Volts | LOW | -3.0 Volts | VOLTAGE | Gnd | +15.0 | -15.0 | 4.5 |
| LOW | -4.5 Volts | HIGH | 0.0 Volts | mW | - | 108 | 561 | 40 |

Figure 7-34. Data Line Amplifier, Card Type 7002341
POWER REQUIREMENTS

|  |  |  |  | PIN | $\mathbf{1}$ | 2 | 3 | 4 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | VOLTAGE | - | - | - | - |
|  |  |  |  | mW | - | - | - | - |

Figure 7-35. High-Speed Selector, Card Type 7002730


LOGIC SYMBOL


ELECTRICAL CONNECTIONS

## LOGIC DESCRIPTION

This module is used to provide a regulated voltage output for use by certain memory circuits.

Normal voltage output is a regulated -10 volts. Connecting pins 13 and 14 through the marginal check switch, as shown above, will provide an output at pin 15 of -11.0 volts. Connecting pins 12 and 14 will provide -9.0 volts.

The marginal check switch is used to determine the operating characteristics of the memory circuits under tolerable limit.

## ELECTRICAL DESCRIPTION

The base of an externally-mounted, voltage-control transistor is connected to pin 11 of this module. The emitter of the transistor connects to pin 15. The collector of the transistor is connected to a -15.0 volt supply. The variable resistor is then adjusted to approximately -10.0 volts (clipping voltage) applied to the transistor. The resulting -10.0 volts are available as a regulated output at pin 15. This output voltage is adjustable between -5.0 and -12.0 volts.

The circuit is capable of supplying 500 milliamperes of current.


Figure 7-36. Marginal Check Voltage Regulator, Card Type 7002861


## LOGIC SYMBOL

## LOGIC DESCRIPTION

For the logic description of this module, refer to the logic description of the 7003720 module (Figure B-36).

## ELECTRICAL DESCRIPTION

This module functions as a detection device to sense voltage failures and fluctuations greater than 10 percent in the positive and negative 15 -volt supplies. The level of detection may be adjusted to any level between 12.5 and 13.5 volts.

This module is designed to be used in conjunction with the 7003720 module. Either pin 12 or 13 of this module is connected to pin 13,14 , or 15 of the 7003720 module for voltage protection.

POWER REQUIREMENTS

|  |  |  |  | $\mathbf{P}$ ! $\mathbf{N}$ | 1 | 2 | 3 | 4 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | VOLTAGE | Gnd | +15.0 | -15.0 | 4.5 |
|  |  |  |  | mW | - | 175 | 500 | 40 |

Figure 7-37. +15 and $\mathbf{- 1 5}$ Voltage Regulator, Card Type 7002880


## LOGIC SYMBOLS

## LOGIC DESCRIPTION

When both input signals to either of the two input AND gates are low, the flip-flop is set, resulting in a high output at either pin 8 or 15 and a low output at either pin 6 or 13.

When the input signal to pin 11 is high, the flip-flop is cleared with a reversal in the output levels.

Each of the two AND gates for each flip-flop have two common inputs with a single unique input for each gate.

The clear input is common for both flip-flop circuits.

## ELECTRICAL DESCRIPTION

Input signals to this circuit must have nominal positive voltage excursions of 0.0 volts and nominal negative excursions of -4.5 volts. The output voltage levels are identical to the input voltage levels.

The maximum current required at pins $5,9,12$, and 14 is 6.85 milliamperes. The maximum current required at pins 7,10 , and 11 is 13.7 milliamperes.

Each output pin is capable of driving five AND circuits or four AND/OR circuits.

|  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| circuits or four AND/OR circuits. |



## LOGIC SYMBOLS

## LOGIC DESCRIPTION

When all inputs to any one AND circuit of an element are low, the output from that element will be high.

When at least one input to each OR circuit of an element is high, the output from that element will be low.

## ELECTRICAL DESCRIPTION

Input signal to this circuit must have nominal positive excursions of -0.0 volts and nominal negative excursions of -4.5 volts.

The output voltage levels are identical to the input voltage levels.

The maximum input current required is 7.1 milliamperes at 0.0 volts input.

The element is capable of driving five AND/OR gates or six AND gates.

The maximum turn-on time is 50 nanoseconds. The maximum turn-off time is 60 nanoseconds.

| LOGIC |  |  | POWER REQUIREMENTS |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT |  | OUTPUT |  | PIN | $\mathbf{1}$ | $\mathbf{2}$ | $\mathbf{3}$ | $\mathbf{4}$ |
| HIGH | 0.0 Volts | HIGH | 0.0 Volts | VOLTAGE | Gnd | +15.0 | -15.0 | -4.5 |
| LOW | -4.5 | LOW | -4.5 | $\mathbf{m W}$ |  | 4 |  |  |

Figure 7-39. Inverter, Card Type 7002920


LOGIC SYMBOLS

## LOGIC DESCRIPTION

A low to pin 11 will clear flip-flop (a) and set flip-flop (b). A low to pins 14 and 5 will also clear flip-flop (a) and low to pins 14 and 7 will also set flip-flop (b).

Each AND-gate input to the flip-flop requires two low signals to perform the logic function of clearing or setting.

When the flip-flop is set, the output from the " 1 " side will be high.

Either of the above configurations may be used to represent the logic function being performed by the flipflop. Pins 10,11 , and 14 are common to both of the flip-flop circuits with pins $5,7,9$, and 12 providing the unique input signals.

## ELECTRICAL DESCRIPTION

Input signals to this circuit must have nominal positive voltage excursions of 0.0 volts and nominal negative voltage excursions of -4.5 volts. The output voltage levels are identical to the input voltage levels.

The maximum input current required for a single input pin is 7.1 milliamperes. The current required for a common input pin is 14.2 milliamperes.

The maximum turn-on and turn-off time for each element is 50 and 60 nanoseconds, respectively.

| unique input signals. |  |  |  |  |
| :--- | :--- | :--- | :---: | :---: |
| LOGIC |  |  |  |  |
|  | INPUT | OUTPUT |  |  |
| HIGH | 0.0 Volts | HIGH | 0.0 Volts |  |
| LOW | -4.5 Volts | LOW | 4.5 Volts |  |




## LOGIC DESCRIPTION

The transition from a logic low to a logic high at the input sets the delay. After a set interval, the output changes to a logic low. The output pulse terminates when the input pulse returns to the logic low level.

Pins 7 and 8 supply a jumper network for external circuitry.

## ELECTRICAL DESCRIPTION

The time delay operates with input and output pulses that have nominal positive excursions of -0.3 volts and nominal negative excursions of -4.5 volts.

The maximum input current is 5.8 milliamperes at 0.0 volts.

The output can drive three AND or AND/OR circuits.
A variable resistor (R7) is adjusted to provide the required delay.


Figure 7-42. Time Delay - 2 to 15 usec, Card Type 7003480



Figure 7-44. Regulator Amplifier (-10 volt), Card Type 7003600


## LOGIC SYMBOLS

## LOGIC DESCRIPTION

The elements on this module are used to drive the memory currents during read and write operations involving the core memories.

To produce a low signal output, all inputs must be low. If any one input to an element is high, the output from that element will be high.

## ELECTRICAL DESCRIPTION

Input signals to this module must have nominal positive and negative voltage excursions of 0.0 and -4.5 volts, respectively.

Output signals from this module have nominal positive excursions of 0.0 volts and nominal negative voltage excursions of -7.5 volts for use in reading and writing operations in the core memory.

POWER REQUIREMENTS

| INPUT |  | OUTPUT |  | PIN | 1 | 2 | 3 | 4 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| HIGH | 0.0 Volts | HIGH | 0.0 Volts | VOLTAGE | Gnd | +15.0 | -15.0 | -4.5 |
| LOW | -4.5 Volts | LOW | -7.5 Volts | mW |  | - | - | - |

Figure 7-45. -7.5 Volt Memory Driver, Card Type 7003621


## LOGIC SYMBOL

## LOGIC DESCRIPTION

This module provides a delay for input signals, either high or low, for a minimum of 5 nanoseconds and a maximum of 50 nanoseconds in increments of 5 nanoseconds. The minimum delay is available at pin 6 and each successive pin provides an additional 5-nanosecond delay.

## ELECTRICAL DESCRIPTION

This module, composed of coils and capacitors, operates in conjunction with the 7003640 module to produce timing and clock pulses for use throughout the computer logic.

A 200 -Ohm resistor is required to terminate the output of this module. This resistor is normally provided by the 7002120 module.


LOGIC SYMBOLS

## LOGIC DESCRIPTION

The logic elements on this module are used in conjunction with the 7003630 module to produce clock pulses for use throughout the computer for timing purposes.

Input pulses to each element are inverted through the element. The output from each element is capable of driving five AND/OR circuits or six AND circuits.

## ELECTRICAL DESCRIPTION

Input signals to this module must have nominal positive voltage excursions of 0.0 volts and nominal negative voltage excursions of 4.5 volts. The output voltage levels are identical to the input voltage levels.

When used with the delay line module, the high-impedance input circuit of this module provides a minimum load to the delay line circuit to prevent reflected signals.

| LOGIC |  |  | POWER REQUIREMENTS |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT | OUTPUT |  | PIN | $\mathbf{1}$ | $\mathbf{2}$ | $\mathbf{3}$ | 4 |  |
| HIGH | 0.0 Volts | HIGH | 0.0 Volts | VOLTAGE | Gnd | +15.0 | -15.0 | -4.5 |
| LOW | -4.5 Volts | LOW | 4.5 Volts | $\mathbf{m W}$ |  |  |  |  |



Figure 7-48. Driver Amplifier, Card Type 7003670


## LOGIC DESCRIPTION

Each of the elements on this module will produce a high-signal output when all inputs to that element have a low-signal input. Any one high input to an element will result in a low output from that element.

## ELECTRICAL DESCRIPTION

Several common inputs to the elements on the module provide common gating of the output.

Input signals must have nominal positive and negative voltage excursions of 0.0 and -4.5 volts, respectively. Output voltage levels are identical to the input voltage levels.


Figure 7-49. Transformer Driver, Card Type 7003680


## LOGIC SYMBOL

## LOGIC DESCRIPTION

This module provides a minimum delay of 20 nanoseconds and a maximum of 200 nanoseconds to an input pulse of either high or low signal characteristics.
. A minimum delay of 20 nanoseconds is provided at pin 6; a maximum delay of 200 nanoseconds is provided at pin 15. Additional delays are provided at taps in increments of 20 nanoseconds.

## ELECTRICAL DESCRIPTION

This module, composed of coils and capacitors, operates in conjunction with the 7003640 module to produce timing pulses for the computer logic.

A 200 -Ohm termination resistor is required and is normally supplied as a part of a 7002120 module through pin 6 of that module.


## LOGIC SYMBOL

## LOGIC DESCRIPTION

This circuit is used in conjunction with assembly 7002880. Pin 12 of 7002880 is connected to pin 12 of this assembly. Pin 15 is connected in the reference voltage line to the memory regulator. One logic circuit is driven off pin 13. A fault in any one of the three voltages will cause the voltage at pin 13 to switch from 4.5 volts to 0.0 volts. This circuit detects the voltage levels high enough to properly operate the logic when the memory is shut down.

## ELECTRICAL DESCRIPTION

This circuit is a detection device designed to sense voltage failures and tolerance decreases greater than 10 percent on the -4.5 volt supply. The level of detection may be adjusted by means of a potentiometer to any level between -3.2 volts and -4.0 volts. The circuit is designed to operate with $18 \pm 1.8$ volts on pin 9 and is grounded through a 1 K resistor on pin 8 . This results in a voltage of -4.5 volts nominal on pins 13,14 , and 15 under normal operating conditions, and results in ground when the circuit detects a voltage failure.


## LOGIC SYMBOL

## LOGIC DESCRIPTION

An unregulated +15.0 volts is applied as a reference voltage to pins 5 and 6 . This voltage, supplied through two transistors, is regulated through the use of a sensistor connected to pins 14 and 15.

Any change in temperature in the memory stack is detected and compensating voltages are developed through the transistors. The output voltage level is adjustable through a variable resistor connected between pins 5 and 12.

## ELECTRICAL DESCRIPTION

The sensistor, mounted on a memory stack, controls the output voltage to give temperature compensation to the drive circuitry to ensure proper core operation through a $0^{\circ} \mathrm{C}\left(32^{\circ} \mathrm{F}\right)$ to $50^{\circ} \mathrm{C}\left(122^{\circ} \mathrm{F}\right)$ ambient temperature range.

The output voltage is regulated to within 1 percent when the input is within 10 percent. The regulator in the output stage is capable of supplying 7 amperes under pulsed conditions for periods up to 4 microseconds and steady state current of 4 amperes. The recovery time from full load to no load is about 40 microseconds.

|  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | ER RE | UIREM |  |  |
|  | NPUT |  | TPUT | PIN | 1 | 2 | 3 | 4 |
| HIGH | N/A | HIGH | N/A | VOLTAGE | Gnd | +15.0 | -15.0 | - |
| LOW | N/A | LOW | N/A | mW | - | - | - | - |



## LOGIC SYMBOL




Figure 7-54. Current-Control Diverter, Card Type 7003760



Figure 7-56. Driver-Digit Amplifier, Card Type 7003780


## LOGIC SYMBOL

## LOGIC DESCRIPTION

This circuit recevies nonlogic voltages at its inputs. However, if a sufficiently positive voltage is applied at its input (pin 6,7 , or 8 ), the respective output (pin 13, 14 , or 15 ) will be a logical low. Without a sufficiently high positive voltage at the input, the respective output pin will be a logical high.

Input pin 5 has a constant non-logic bias voltage applied to it.

## ELECTRICAL DESCRIPTION

This circuit is a three-stage amplifier normally used for amplifying small pulses from a core memory and contains three identical circuits and a common bias supply (pin 5). The bias voltage applied at pin 5 is -10 volts. With a positive voltage applied to one of the input pins, the forward bias to the input transistor is sufficiently reduced, cutting it off. This results in an output at the respective output pin of -4.5 volts. With an open at the input pins, the bias will be sufficient enough to allow the input transistor to conduct and, consequently, the output transistor. With the output transistor conducting, the output of the circuit is placed at 0.0 volts or ground potential.

| LOGIC |  |  | POWER REQUIREMENTS |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ( INPUT | OUTPUT |  | PIN | $\mathbf{1}$ | $\mathbf{2}$ | $\mathbf{3}$ | $\mathbf{4}$ |  |
| HIGH | N/A | HIGH | 0.0 Volts | VOLTAGE | Gnd | +15.0 | N/A | -4.5 |
| LOW | N/A | LOW | -4.5 Volts | $\mathbf{m W}$ |  |  |  |  |

Figure 7-57. Output-Sense Amplifier, Card Type 7003850


Figure 7-58. Jumper Switch Selector, Module 7104010 Schematic Diagram


Figure 7-59. Resistor Assembly, Module 7109000 Schematic Diagram


## LOGIC SYMBOL

## LOGIC DESCRIPTION

When power is applied to the unit, the output, pin 6, will be high and after the R-C time constant of resistor R 2 and capacitor C 2 , the output will become low. The low will be maintained while power is applied to the unit.

## ELECTRICAL DESCRIPTION

This module contains a resistor-capacitor network made up of two resistors and two capacitors. The module is used to filter the voltages used for indicators.


Figure 7-60. Capacitor - Resistor Assembly, Module 7109010


Figure 7-61. Capacitor - Resistor Assembly, Module 7109010 Schematic Diagram

7-91. TYPE B PRINTED CIRCUIT MODULES. inputs to pins 51, 52, and 54 are high, the Figures 7-62 through 7-87 depict the type B printed circuit cards. A brief functional description of these cards is given in the following subparagraphs.

7-92. Module 7500040 (Inverter, Amplifier, Driver). This module contains five identical circuits that are used for AND, OR, INVERTER AND/OR, or OR/AND functions. The module contains discrete components such as: transistors, diodes, resistors, and capacitors. These components are required, rather than flat packs, in order for each circuit to provide the necessary power to drive a large number of circuits at a propagation time unchanged by the load. Figure $7-62$ shows the logic symbols and figure $7-63$ shows the schematic diagram.

7-93. Two types of AND and OR functions can be performed by the 0040 module. The module functions as a high input AND or low input OR when either pin 43,44 , or 46 is grounded. When the inputs on pins 51 and 52 are high, the output is low. When either input on pins 51 and 52 is low, the output is high. When only one input is used, this circuit performs an INVERTER function. Unused pins are left open. The module functions as a low input AND or high input OR by using either pin 43,44 , or 46 for one input and either pin 51, 52 , or 54 for the other input. When both inputs to this circuit are low, the output is high. When one of the inputs is high, the output is low. Unused pins are left open.

7-94. The 0040 module also performs an OR/AND or AND/OR function. When one of the inputs to pins 43,44 , and 46 is low and one of the inputs to pins 51,52 , and 54 is low, the output is high. When all the inputs to pins 43,44 , and 46 are high or all the

7-95. Module 7500260 (Oscillator, Clock Delay Line and Amplifier). This module contains an amplifier and delay line interconnected as shown in figure 7-64 to form an oscillator. The external connections between the delay line and the amplifier (pins 27 and 29) determine the cycle of the oscillator. The gate inputs (pins 19 and 20) and the individual input (pin 26) control the oscillator.

7-96. Figure 7-65 shows a schematic diagram for the 0260 module. In the quiescent state, the amplifier circuit is disabled (low is input to pin 19 or 20 and pin 26). The oscillator is disabled by the low output of the amplifier and all delay line taps are low. The circuits remain in this state until a high input is applied to pins 19 and 20 or pin 26 of the amplifier. Then the output of the amplifier goes high ( +5.5 volts) and this high begins propagating down the 1 microsecond delay line. The high output from the amplifier is also coupled back to the input. This enables the oscillator to complete a cycle even if the enabling signals (high input to pins 19 and 20 or pin 26) that started the oscillator are removed. When the high signal propagating down the delay line reaches pin 6 ( 975 nanoseconds later), the amplifier is disabled. The output from the amplifier goes low and a low begins to propagate down the delay line. When this low signal reaches pin 3 ( 1 microsecond later), the amplifier is again enabled provided the high input is still present at pins 19 and 20 or pin 26. Another oscillator cycle begins.

7-97. The waveform in figure 7-64 is dependent upon the interconnections between the amplifier and delay line. For example,
the duration of the high level of the waveform is determined by the first delay line tap that connects to the amplifier. The duration of the low level is determined by the other delay line tap that connects to the amplifier. If the oscillator is disabled any time during the high level of the cycle, the oscillator completes the high level and then drops to the low level.

7-98. When the input to pin 26 is high or the inputs to pins 19 and 20 are high, the +5.5 volt level propagates through the delay line reaching an output pin every 25 nanoseconds.

7-99. The oscillator will continue to produce pulses until the enable inputs are removed. If the enable inputs are removed when the amplifier output is at the +5.5 volt level, feedback will hold the output until the +5.5 volt level of the cycle is complete.

7-100. Module 7500280 (Emitter Follower, Driver Amplifier). This module contains three distinct circuit configurations: Four circuit groups consisting of a combination of regular discrete components comprising emitter-follower input driving a gated integrated inverter-output circuit (one part of a type 1001 flat-pack); four circuit groups consisting only of discrete components comprising emitter-follower inputs; and two type 1001 flat-packs. The logic descriptions are based on the logic symbols shown in figure $7-66$. Figure 7-67 shows the schematic diagram.

7-101. For the emitter follower with gated output, a low input on the emitter-follower input pin 17 produces a high input to the associated AND inverter; a coincident high gating signal produces a low output from the
circuit. By applying a constant high to the gated input pin (pin 27) the circuit can be used as a non-inverting amplifier. For example, a high input to pin 17 produces a high output from pin 30.

7-102. A high input on the emitter-follower pin 9 produces a low output (approximately 0 volts) on pin 10, and a low input produces a high output.

7-103. The integrated logic circuits perform AND or OR functions. If both inputs to the circuits are high, the output is low. If one input is low, the output is high.

7-104. Module 7500320 (Voltage Regulator). This module is an adjustable voltage regulator used to drive an external high-power transistor (Q1) which regulates the +3VDC power supply in main memory. Refer to figure 7-68 for the schematic diagram of the regulator module and to figure 9-196 (plate P-179) for the schematic of the +3 VDC regulator circuit. The voltage sensing input of the regulator module is at pin 34. The output of the regulator module is at pin 14 ; this output controls the conduction of the external power transistor which is connected as a shunt regulator across the +3 VDC line.
$7-105$. The action of regulator module 7500320 is as follows: Module transistor Q1 acts as a constant current source supplying emitter current to transistors Q2a and Q2b which are connected together as a differential amplifier. The voltage at the base of Q2a is held constant by Zener diode CR1. Potentiometer R6 allows adjustment of the base voltage making adjustment of the +3 VDC level possible. Assume that increased loading on the 3VDC
line causes a decrease in the 3VDC power supply output voltage. The voltage at pin 34 of the module and on Q2b base goes lower increasing the forward bias on transistor Q2b. The emitters of both Q2a and Q2b are connected to a constant current source. As the emitter current of Q2b increases due to increased forward bias, the emitter current of Q2a decreases correspondingly. This causes a drop in the voltage across resistor R17 and ground (pin 16) which is amplified by directcoupled NPN transistors Q3 and Q4. Decreased conduction of Q3 and Q4 produces a voltage increase at their collectors. This voltage increase is applied through R22 and R23 to the base of PNP transistor Q5 reducing its forward bias and collector current. As collector current of Q5 decreases, the voltage across resistor R24 drops and this reduced voltage is applied to each base of parallel connected NPN transistors Q6 through Q10 thereby decreasing their conduction. These five transistors are used in parallel to provide sufficient current from pin 14 to the base of external power transistor Q1. In this example, the conduction of external transistor Q1 (see figure 9-196) is reduced because decreased base current is supplied by the regulator module. With less current being shunted through external circuit components R1 and Q1, less voltage is dropped across external series resistor R2 which tends to raise the 3VDC power supply output voltage toward its original level.

7-106. Module 7500340 (Voltage Sensor). This module contains two voltage detecting networks. Figure 7-69 shows logic symbols and figure 7-70 shows a schematic diagram of the voltage sensor circuits. Figure 9-160 shows a circuit application of the 0340 module. When the power tolerance circuit detects a loss of -6 percent in the +15 volt supply, the output goes high (pin 10).

When the power failure sensor detects a failure in one of the $-3,-15,+2.5,+5.5$, +15 or -15 volt supplies or a loss of 9 percent in the +15 volt supply, the output goes high (pin 5).

7-107. The Voltage Sensor Module contains the following component groups:

1. Detector Output Circuit Groups. Transistors Q9 and Q13 comprise the -6 percent detector output; transistors Q3 and Q10. comprise the -9 percent detector output. In both cases, normal operation occurs with transistors Q13 (-6 percent) and Q10 ( -9 percent) conducting and supplying a ground potential to the computer circuits connected to pins 10 and 5, respectively. The Q4 transistor stage is independent of -6 percent and -9 percent changes in the monitored +15 volt supply; the stage serves as a constant current source providing approximately +7.5 volts to the Q3 and Q9 emitters. When a -6 percent decrease in the monitored +15 volt supply is detected, Q9 becomes biased to cutoff, turning off Q13 and removing the ground from pin 10. The -9 percent detector circuit is controlled from the diode OR configuration of diodes CR11 and CR13. When either a voltage failure is detected (CR11), or a -9 percent decrease in the monitored +15 volt supply is detected (CR13), transistor Q3 will be biased to cutoff, turning off Q10 and removing the ground from pin 5.
2. Voltage Failure Detection Group. Transistors Q1 and Q2 comprise voltage failure detectors which monitor all power supply voltages with the exception of the +15 volt supply monitored by the voltage ratio detectors. During normal operation, transistor Q1 is conducting and Q2 is biased to cutoff. If a failure occurs in the -3 or -15 volt supply, Q2 will become forwardbiased, driving Q1 to cutoff and removing
the forward bias from Q3. Transistors Q3 and Q10 will be turned off, thereby removing the ground from pin 5. A voltage failure of any of the $+2.5,+5.5$ or -15 - volt supplies will result in transistor Q1 being biased to cutoff; the resulting circuit operation is the same as just described.
3. Voltage Ratio Detector Group. Two similar voltage ratio detector circuits are used. Transistors Q5, Q8, and Q12 comprise the -6 percent ratio detector and Q6, Q7, and Q11 comprise the -9 percent ratio detector. Transistor Q14 is independent of -6 or -9 percent changes in the monitored +15 volt supply and serves as a constant current source for transistors Q11 and Q12. For their respective circuit groups, the dual transistors, Q5 and Q6 comprise the differential circuits; Q8 and Q7 comprise the ratio detector stages, and Q12 and Q11 comprise the output amplifiers. Transistor Q12 drives the -6 percent detector output circuits and Q11 via OR diode CR13 drives the -9 percent detector output circuits. A constant reference voltage is derived from the monitored +15 volt supply via resistors R22 and R25 and Zener diodes CR14 and CR15; potentiometer R26 is adjusted to supply the required reference voltage. The reference voltage is applied to one side of the differential stages (Q5a, Q6b) in each ratio detector with transistor Q6b supplied from voltage divider R29, R33. A voltage representative of the monitored +15 volt supply is applied to the other side of the differential stages from the junction of the voltage divider network R17 and R35. Assuming that a -6 percent ratio change occurs, the Q5a-b conduction will bias Q8 to cutoff, removing the bias from Q12. With Q12 off, its positive collector voltage biases Q9 to cutoff, which in turn biases Q13 to cutoff, removing the ground from pin 10. Assuming a -9 percent ratio
change occurs, the Q6a-b conduction will bias Q7 to cutoff, removing the bias from Q11. With Q11 off, its positive collector voltage via CR13 biases Q3 to cutoff, which in turn biases Q10 to cutoff, removing the ground from pin 5. A complete failure of the monitored +15 volt supply will result in both Q10 and Q13 being biased to cutoff, removing the ground from both pins 5 and 10.

7-108. Module 7500400 (Bipolar Memory Switch). This module contains six bipolar memory switches. Each circuit is enabled by four inputs. Some of the input pins are common to several bipolar switches. Figure 7-71 shows the logic symbol of one bipolar switch, and figure 7-72 shows the schematic diagram. When the four inputs of a circuit (pins $17,18,20$ and 28) are all high, its associated bipolar switch is turned on. Current may flow from pin 6 to pin 9 or from pin 11 to pin 54 . When one of the four inputs is low, the bipolar switch is turned off. As used in the computer, two bipolar memory switches are selected for each read or write operation and together enable one drive line. Pins 6 and 54 are grounded. Each drive line is connected through a bipolar memory switch in series with two transformer secondaries, a read or write diode and each end is grounded by bipolar memory switch. The transformers induce current in the drive lines. Read current flows in the opposite direction of write current. Current can flow from ground through pin 6 to pin 9 , or from pin 11 to pin 54 to ground, depending upon the polarity of the voltage induced by the transformers.

7-109. Module 7500421 (Read/Write Diverter Driver). This module contains
one read/write diverter, a read diverter driver, and a write diverter driver. Read and write diverter drivers are identical. All three circuits are enabled by a common inverter.

1. Read/Write Diverter. Figure 7-73 shows the logic symbol and 7-75 shows the read/write diverter schematic. When input to pin 44 is low and input to pin 52 is high, the read/write diverter is enabled and no current flows through $X$ or $Y$ drive lines. When input to pin 44 is high or input to pin 52 is low, the read/write diverter is disabled and current flows through selected X or $Y$ drive line.
2. Read and Write Diverter Drivers. See figure 7-74 for the read and write diverter drivers logic symbol. When the input to pin 44 is low and the input to pin 48 is high, half of the drive current required by an X or $Y$ drive line is induced in one of the secondary windings of the output transformer. The selected secondary is part of a complete circuit at this time, while the other seven secondaries are open-circuited by bipolar switches. When the input to pin 44 is high or the input to pin 48 is low, no drive current is induced in one of the secondaries. No current flows in the seven secondaries which are not enabled by the bipolar switches. Half of the current required by a drive line flows in the enabled secondary.

7-110. Module 7500431 (Read/Write Selection Matrix Transformer Assembly). This module contains two identical circuits. Each circuit has three enable inputs. The output is half of the current required by an $X$ or $Y$ drive line and is taken from one of the eight secondaries on the output transformer. Ex-
ternal circuits are wired so that only one of the secondaries draws current at a time. Pairs of secondaries from the two identical circuits are connected through isolation diodes to shared pins on the connector. This conserves output pins so that two circuits can be built on one 56 -pin module. Figure 7-76 shows the logic symbol of one of the circuits, and figure $7-77$ shows the schematic diagram. When the inputs to pins 47,48 , and 52 are high, half of the drive current required by an X or Y drive line is induced in one of the secondaries of the output transformer. When any of the three inputs is low, no drive current is induced in any of the secondaries. When pins 47, 48, and 52 are high, pin 9 of Z 10 is low. Transistor Q3 is forward biased and turns on, causing current to flow through the primary of transformer T1. Current flows in the secondary of T1 and turns on Q1. As wired in the computer, pins 25 and 36 are connected to the read and write diverter driver transformer primary circuits and pin 3 is connected to a regulator. When pins 47,48 , and 52 are high, a read or write diverter driver is enabled, and the read/write diverter is disabled. Only one of the eight secondaries is enabled by the combined action of two bipolar switches. The other seven secondaries are disabled and open circuited by fourteen other bipolar switches. Half of the current required by an $X$ or $Y$ drive line is induced in the selected secondary, which is connected in series with read or write diverter driver transformer secondary, a read or write diode, two bipolar switches, and an X or Y drive line.

7-111. Module 7500651 (Sense and Inhibit Amplifier). This module contains inhibit drivers, sense amplifiers, one bit of the $Z$
register and current overload detection circuits. Figure 7-78 shows a condensed logic symbol, and figure 7-79 shows a schematic diagram. A simplified diagram showing the stack connections is given on figure 2-79 in Volume 1 of this OP.

1. Inhibit Driver. This module contains four inhibit drivers, each of which supplies inhibit current to one of 32 planes in one of four stacks. Each inhibit circuit is enabled by one AND gate. Only one AND gate is enabled at a time. This occurs when a high is applied to one of the stack select inputs (pins $36,40,41$, or 42 ), if the overload flip-flop is set, no power failure (pin 52 high), and the corresponding bit of Zm register is not set. All inhibit drivers are disabled when overload flip-flop is clear, a power failure exists, or corresponding bit of Zm register is set. A sense/inhibit line from pin 23 passes through half of the 4096 cores on one memory plane and returns to pins 25 and 26. A second sense/inhibit line from pin 24 passes through the other half of the cores and also returns to pins 25 and 26. Pin 52 is high whenever all power supply voltages are normal. When pin 52 goes low, all four inhibit drivers are disabled. After a power failure condition, computer power must be turned off and reapplied to enable the four AND gates comprising Z4.
2. Sense Amplifier. When the coincidence current switches one core in a plane of one of four stacks during a read cycle (as sensed by input pins 23 and 24, 19 and 20,15 and 16; or 9 and 10 ), the output pin 32 will be positive. When no core is switched the output pin 32 will be less positive. Input pins 23 and 24 are connected to one end of a sense/inhibit line, which passes through the 4096 memory cores on a single plane. Each of the other three
pairs of input pins 19 and 20,15 and 16, and 9 and 10 are similarly connected to a single plane in a different stack. Other circuits in the memory select one of the four stacks and pulse one $X$ line and one $Y$ line when data is read from the memory. The content of the single core at the junction of the selected $X$ and $Y$ lines of the selected stack is applied across one of the pairs of input pins. If the selected core does not switch, no difference in voltage is developed across the two input pins. The noise in each sense/ inhibit line is equal and cancels. If the selected core is switched, a difference in voltage (approximately 30 millivolts) is developed across the two input pins. One sense/inhibit line carries only noise and the other carries a pulse generated by the switched core. One Zm register flip-flop is associated with four sense/inhibit lines and four inhibit drivers. The Zm register flipflop sets when the sense amplifier detects a core has switched during a read cycle (pin 34 and pin 48 high) or during the first portion of a write cycle when a bit is to be stored (pin 43 and pin 44 high). It clears when pin 47 goes low. When the flip-flop is set, the inhibit drivers are disabled so that during the write cycle the selected core is allowed to switch.

7-112. Module 7500660 (Capacitor-Diode Assembly). This module contains a series of capacitors and diodes which are required by other modules in the computer logic. No logic symbol is required for these components. Figure 7-80 shows the schematic diagram of this module.

7-113. Module 7500671 Capacitor Assembly. This module contains five capacitive filters. Figure 7-81 shows the schematic diagram of one of the networks. Each capacitor is coupled to two voltage pins and to three resistors.

Pins 7 and 8 are standard +6 V pins; pins 13 and 14 are +15 V ; pins 37 and 38 are -15 V ; pins 43 and 44 are -3 V ; and pins 55 and 56 are +3 V pins. When the module is in place on a chassis, the capacitors provide additional filtering thereby inhibiting spurious signals from being received and transmitted by the voltage pins of the other modules on the chassis. The resistors isolate the test points and output pins from the voltage source for short circuit protection. The output pins are normally used for voltage supply to voltage sensor circuits such as the 0340 module.

7-114. Module 7500761 (Level Changer Amplifier). This module contains level changers for converting both from memory voltage levels to computation logic voltage levels and vice-versa. Figure 7-82 shows the condensed logic symbol and figure 7-83 shows the schematic diagram of this module. Computation logic voltages of -4.5 or 0 volts are applied to pins $15,16,23,36,40$, or 48. These are converted to 0 V and +3 V memory voltage levels. Plate numbers $\mathrm{P}-137$, $\mathrm{P}-138$, and $\mathrm{P}-175$ show the logic diagrams for these conversions. Conversion from memory voltages to computation voltage levels is accomplished at pins 25 and 28 , 27 and 30,31 and 32 . The gates at these
inputs, drawn as AND gates on the schematic diagram, are shown as OR gates in the computer functional schematics (lower half of Plate number P-175) by interchanging the gate and negation circle symbols.

7-115. Module 7500781 (Voltage and Current Regulator). This module contains three identical current regulators and one voltage regulator. Logic descriptions of these circuits are unnecessary and not included. Figure 7-84 shows the logic symbol for one of the three current regulators and the voltage regulator and also includes the external circuits wired to the regulators. Figure 7-85 shows the schematic diagram of this module.

7-116. Module 7500900 (Amplifier, DriverLogic, Noninverting). This module contains ten identical circuits which are represented by the logic symbols shown in figure 7-86. If a low input of 0.0 volts is applied to either pin 31 or 32 , a low output of 0.0 volts will appear on both pins 21 and 22. If a high input of +2.5 volt appears on both 31 and 32 , a high output will appear on both pins 21 and 22. This circuit is normally used to drive nine logic elements as a noninverting logic driver. Figure 7-87 shows the schematic diagram for this module.


Figure 7-62. Amplifier Driver, Inverter, for Module 7500040


NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1


TYPICAL LOGIC SYMBOL
Figure 7-64. Oscillator, Clock Delay Line and Amplifier, Module 7500260

$$
7-187 / 7-188 \text { (blank) }
$$

## THIS PAGE INTENTIONALLY LEFT BLANK



#  

## NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1



Figure 7-66. Emitter Follower, Driver Amplifier, Module 7500280

## THIS PAGE INTENTIONALLY LEFT BLANK





## THIS PAGE INTENTIONALLY LEFT BLANK



NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1


Figure 7-71. Logic Symbol of One Circuit on 7500400 Module

## THIS PAGE INTENTIONALLY LEFT BLANK

## NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1



Figure 7-73. Logic Symbol of Read/Write Diverter on Module 7500421

## THIS PAGE INTENTIONALLY LEFT BLANK

## NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1



Figure 7-74. Logic Symbol of One Diverter Driver Module 7500421

## THIS PAGE INTENTIONALLY LEFT BLANK



NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1


Figure 7-76. Logic Symbol of One Circuit on 7500431 Module

## THIS PAGE INTENTIONALLY LEFT BLANK



## NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1



Figure 7-78. Logic Symbol of Sense and Inhibit Amplifier on 7500651 Module

## THIS PAGE INTENTIONALLY LEFT BLANK




## NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1

## ?



Figure 7-81. Capacitor Assembly Module 7500671, Schematic Diagram


Figure 7-82. Logic Symbol of Level Changer Amplifier, Module 7500761

## THIS PAGE INTENTIONALLY LEFT BLANK

NAVORD OP 3514 (PMS/SMS) VOLUME 2 PART 1


Figure 7-84. Logic Symbol of 7500781 Module

## THIS PAGE INTENTIONALLY LEFT BLANK




Figure 7-86. Logic Symbol of Noninverting Amplifier Driver, Module 7500900

## THIS PAGE INTENTIONALLY LEFT BLANK

## GLOSSARY

DIGITAL COMPUTER TERMINOLOGY. Many terms which have an accepted meaning in the English language have a specific meaning when applied to computer operation and circuitry. This glossary is intended to delineate these terms and their specific meanings as they are writtenin this manual.

ABORT - A condition within the computer which results in the following sequential instruction being skipped or omitted.

ACCESS TIME - The time interval, characteristic of a memory or storage device, which exists between the instant information is requested and the instant this information is available to requesting circuitry.

ACCUMULATOR - A 36-bit addressable register, consisting of two 18 -bit registers, AL and AU, used in arithmetic processes and commonly labeled the A register. A register is the principal arithmetic register and is used to hold sum, difference, product, or remainder during the final steps of arithmetic functions.

ACKNOWLEDGE - Indication of acceptance or issuance by the computer of signals on input or output lines to peripheral equipment. Abbreviated as ACK.

ADDER - A device which forms as an output the sum of two or more numbers presented as inputs. Related to the accumulator.

ADDRESS - A coded number specifically
designating a computer register or a location within an internal storage device. Stored information is referenced by its address.

ADDRESSABLE - Capable of being referenced or entered by an address or instruction.

AND - A signal circuit with two or more input lines in which the output line supplies the desired signal only when all inputs are coincident signals. Synonomous with an AND gate and AND circuit.

ARITHMETIC - A section within the computer where arithmetic processes are performed and operands or results are temporarily stored.

AUXILIARY ROUTINE - A routine designed to assist in operation of the computer and in debugging other routines.

BINARY - A characteristic, property, or condition in which there are but two possible alternatives.

BINARY ARITHMETIC - A numbering system which uses two as its base and only the digits one and zero are recognized.

BINARY CELL - An information - storing element capable of two possible stable states.

BINARY NUMBER - A single digit or group of characters or symbols representing the total, aggregate, or amount of units by utilizing base two. Using the digits 1 and 0
to represent a quantity.
BINARY POINT - The radix point or root of the binary system.

BISTABLE - The capability of assuming either of two stable states; hence, capable of storing one bit of information.

BIT - An abbreviation of binary digit. A single character in a binary number representing the condition of a stage of storage within a computer. A unit of information capacity of a storage device.

BOOTSTRAP - A technique for loading the first group of instructions of a routine into storage; then using these instructions to load the remainder of the routine.

BOOTSTRAP MEMORY - A permanently wired, nondestructive readout memory containing the load routine for loading programs into storage. The program stored in nondestructive readout memory.

BORROW - An arithmetically negative carry; the additional subtraction of a one from the next partial difference. A borrow occurs in direct subtraction by raising the low order digit of the minuend by one unit of the next higher digit. A borrow occurs in binary subtraction when a digit of the minuend is a zero and the corresponding digit of the subtrahend is a one.

BUFFER - Transfer of data between the computer and peripheral equipments; intermediary storage between two data handling systems having different access times or formats.

BUFFER REGISTER - Final holding register for computer output to external devices
or initial holding register for input to the computer; normally referred to as the C registers.

CAPACITY - Maximum size of a number that can be processed in the storage locations of a computer.

CARRY - A condition which arises in addition when the sum of two digits in the same digit place equals or exceeds the base of the number system in use; a digit to be added to the next digit column; the process of forwarding the carry digit.

CHASSIS - A divisional unit of the computer containing plug-in circuit cards and/ or memory devices and the necessary wiring and test points for maintenance, assembly, and repair.

CHECKSUM - Sum used in a summation check.

CLEAR - To erase the contents of a storage device by replacing the contents with blanks or zeros. To reset a storage or memory device to the zero state. The signal used to perform the clear function such as master clear.

CLOCK - Basic timing or master timing device used to provide the basic sequencing pulses for the operation of the computer.

CODE - A system of symbols for meaningful communication; a machine language program.

CODED PROGRAM - Procedure for solving a given problem through use of computer logic. The coded program may vary in detail from a simple outline of the procedure to be followed to an explicit list of coded instructions.

COMPARE - To examine the representation of a quantity to discover its relationship to zero. To examine two quantities for the purpose of discovering identity or relative magnitude.

COMPILER LANGUAGE - A set of symbols used to abbreviate computer instructions and functions.

COMPLEMENT - A quantity expressed to the base N which is derived from a given quantity by a particular rule; frequently used to represent the negative of a given quantity. A complement on $N$, obtained by subtracting each digit of the given quantity from $N-1$, adding unity to the least-significant digit, and performing all resultant carrys. For example, the one's complement of 100011 is 011100 ; the nine's complement of 456 is 543.

CONTROL - Circuits within the computer which effect the completion of a function in the prepared sequence; the proper interpretation of an instruction and the issuance of proper commands to sequentially command computer logic to final completion of this interpretation.

CONTROL MEMORY - A storage device with assigned address locations used to hold information for control of computer logic operations.

COUNTER - A device capable of increasing or decreasing the value of its content upon receipt of coded input signals.

DEBUG - To isolate and remove all malfunctions from computer circuitry; to correct mistakes in a computer program or routine.

DIGIT - One of a set of numerical characters used as coefficients of powers of the radix in the positional notation of numbers.

ENABLE - (noun) A signal or pulse which allows other conditions to be acted upon; (verb) to apply the signal, to provide an enable signal.

EXECUTE - To perform indicated operations on specified operands.

FAULT - A condition which arises from the application of an illegal or improper signal; resulting from the detection of an improper or illegal condition.

FIXED POINT ARITHMETIC - A type of arithmetic in which operands and results of all arithmetic operations must be properly scaled so as to have a magnitude between certain fixed values. A method of calculation in which operations occur in an invariant manner and in which the computer does not consider the location of the radix point.

FLOW DIAGRAM - A graphical presentation of a sequence of events or operations; a flow chart.

FLOATING POINT ARITHMETIC - A form of number presentation in which quantities are represented by one number, the mantissa; multiplied by a power of the number base, the characteristic. A method of calculation which automatically accounts for location of the radix point.

FUNCTION CODE - That portion of the instruction word which specifies to the controlling logic the particular operation to be performed.

GATE - A circuit, which yields an output signal, that is dependent upon some function of its past or present input signals; AND gate or OR gate.

HALF-SUBTRACT - The bit-by-bit subtraction of two binary numbers with no regard for borrows, abbreviated HS. The complement for half-subtract is "halfsubtract not" which is abbreviated HS.

HARDWARE - The physical equipments or devices that comprise a computer and its associated peripheral units; contrasted with software.

HOLD - The function of retaining information in a storage device after this information has been transferred to another device; contrasted with clear.

INDEX REGISTER - A register which contains a quantity that may be used for address or operand modification; sometimes referred to as $B$ register or $B$ box. One of seven registers contained in control memory and used for operand and address modification during specific instructions.

INFORMATION - A collection of facts or other data as derived from the processing of data.

INPUT - Information or data transferred from, or to be transferred from, a peripheral generated signal which indicatestermination device to internal storage of the computer. To of an input or output buffer or acceptance of transfer data or information into the computer. an external interrupt. 2) External; a signal

INPUT/OUTPUT - A section within the computer which provides a method of communi- attention. cation with peripheral equipments, abbreviated I/O.

INPUT/OUTPUT REGISTERS - Registers within the computer that are used for the storage of information to be transferred from or transferred to the computer. computer.
from an external device which indicates an

INS TRUCTION - A set of characters which defines an operation to be performed by the computer and contains the required addresses, operands, and other necessary information; same as instruction word.

INSTRUCTION DESIGNATORS - Those parts which constitute an instruction word and represented by the letters $\mathrm{f}, \mathrm{m}, \mathrm{k}$, and y . The letter f designates format or function code; $m$, minor function code when applicable; k , modification designator; and y , operand address.

INSTRUCTION REPERTORY - The set of instructions which a computing system or data processing system is capable of performing.

INTERFACE - A common boundary between automatic data processing systems or between parts of a single system.

INTERNAL STORAGE - Storage facilities forming an integral physical part of the computer from which instructions and operands may be processed.

INTERRUPT - 1) Internal; an internally unusual condition which requires computer

JUMP - An instruction or signal which, conditionally or unconditionally, specifies the location of the next sequential instruction and directs the computer to that instruction; used to alter the normal sequential control of the

LEAST-SIGNFICANT DIGIT - The first digit of a number counter from the right; the lowest-order digit of a number.

LOAD - To enter information into the storage area of a computer; to insert information into a register; to insert a program into a computer.

LOGIC - The systematic scheme which defines interactions of signals in the design of an automatic data processing system.

LOGICAL PRODUCT - Bit-by-bit multiplication of two binary numbers.

LOGICAL SUM - Bit-by-bit addition of two binary numbers with no regard for carrys; abbreviated LS. The complement of the logical sum is the "logical sum not", abbreviated $\overline{\mathrm{LS}}$.

MAIN MEMORY - Core storage area of the computer used for normal word or program storage. That area of the computer used for instruction storage and for addressable operands.

MALFUNCTION - A failure in the operation of the hardware of a computer; failure or casualty in an equipment which degrades its operation or causes equipment to become inoperative.

MASK - A machine word that specifies which parts of another machine words are to be operated upon.

MASKING - The process of extracting a nonword group or a field of characters from a word or string of words.

MASTER CLEAR - To clear all normal storage locations of a computer prior to an
operation. To set all major flip-flops to store a zero.

MASTER CLOCK - Primary timing signals within a computer. The source of primary timing signals.

MEMORY - A device into which information may be introduced, retained, and extracted for use at a later time.

MODE - A computer system of data presentation. A selected type of computer operation such as read or write mode.

MODIFY - To alter a portion of an instruction so its interpretation and execution will be other than normal. To alter a subroutine according to a defined parameter.

MODULE - An interchangeable plug-in item containing components. A printed circuit card upon which are mounted the electronic components.

MODULUS - The maximum quantity of permissible numbers that may be used in a process or system. The modulus for the group of numbers from -15 to +15 is 31 .

MOST-SIGNIFICANT DIGIT - From left, the first digit of a number other than zero; the highest-order digit of a number.

NONADDRESSABLE - Pertaining to a storage location incapable of being referenced by an instruction word.

NONDESTRUCTIVE READOUT - A memory device that stores information which has been preset at manufacturer and cannot be changed or altered; reading information from a memory device that does not destroy the contents of the device; a reading of information
from a register without changing that information within the register.

NONVOLATILE STORAGE - Storage mediums such as magnetic tapes, drums, cores, and discs, which retain information in the absence of power, and may be made available upon restoration of that power.

NUMBER - The total, aggregate, or amount of units; a figure or word, or a group of figures or words used to graphically represent an arithmetic sum or total.

OCTAL NUMBERS - A numbering system using eight symbols, 0 through 7 , as its base; numbers in which the base has been set at eight.

OPERAND - A quantity entering or arising in an instruction; an argument, result, parameter, or indication of the location of the next instruction; the address portion of an instruction.

OPERATION - A defined action; action specified by a single computer instruction or group of instructions.

OPERATOR - A mathematical symbol which represents an arithmetic process to be performed upon an operand. One who operates the computer.

OUTP UT - A transfer of information from the internal storage system of the computer to peripheral devices or external storage; the process of an information transfer from the computer.

OVERFLOW - The condition that arises when the result of an arithmetic operation exceeds the capacity of the alloted storage area; overcapacity; information contained in
an item which is in excess of a given or stated amount.

PAPER TAPE READER - A device capable of sensing information punched on a paper tape in the form of a series of holes. A photoelectric readout device, abbreviated PT Reader.

PARALLEL - To handle simultaneously in separate facilities; to operate on two or more parts of a word or item simultaneously; contrasted with serial.

PARALLEL TRANSFER - To transfer characters of a word simultaneously over separate lines.

PARTIAL CARRY - Execution of the carry process in which carrys that arise as a result of a carry are not transmitted to the next higher stage.

PARITY BIT - A bit, normally a one, that may be added to a word to insure the total number of ones in that word is odd.

PARITY CHECK - The process of checking the number of ones contained in a given word or group of words or instructions.

PASS - A complete cycle of reading, processing, and writing. A complete machine operation or run.

PERIPHERAL EQUIPMENT - Auxiliary machines placed under control of the central computer. Equipments used by, and in conjunction with, the main computer system.

POSITIONAL NOTATION - A method of expressing a quantity, using two or more figures wherein the successive right to left figures are interpreted as coefficients of
ascending integer powers of the radix.
PRECISION - The degree of exactness with which a quantity is stated; the degree of discrimination or detail.

PRESET - To set contents of a storage location to an initial value.

PROGRAM - A complete sequence of machine instructions, routines, and operands necessary to solve a problem.

RADIX - The number of individual characters used in a numbering system; radix for the decimal system is ten; radix for the octal system is eight; radix for binary system is two.

RADIX POINT - The period that separates the integer digits from the fractional digits of a number of the digital position involving the zero exponent of the radix from the digital position involving the minus-one exponent of the radix. The decimal point for the decimal system; the octal point for the octal system; or the binary point for the binary system.

RANDOM ACCESS - Pertaining to the process of obtaining information from or placing information into storage where the time required for such access is independent of the location of the information most recently obtained or placed in storage.

READ - To sense information; to extract information, usually from a memory location.

READER, CARD - A device capable of recognizing information in the form of holes punched in a card.

READER, MAGNETIC TAPE - A device capable of reading information recorded on
magnetic tape in the form of magnetized dots.
READER, PAPER TAPE - (See paper tape reader).

REAL TIME - A measurement of elapsed time relative to a specific time or event.

REAL-TIME CLOCK - An oscillator and the associated circuitry capable of recording elapsed time measured in minutes, seconds, milliseconds, or other fractions of actual time periods.

REGISTER - A number of bistable stages used for holding or storing information. The number of stages determines the modulus of the number system which may be represented by the computing system; an addressable storage location. (See definition of accumulator, buffer register, index register, input/ output register).

REPERTOIRE - Instructions or functions capable of being executed by the computer; repertoire of instruction (see definition of instruction repertory).

RESET - To clear; to set to zero; to return a device to zero or to an initial or arbitrarily selected value.

RESUME - The input acknowledge signal generated by a receiving computer upon completion of sampling input information lines.

RISE TIME - Time required for the leading edge of a generated or transmitted pulse to rise from one-tenth to nine-tenths of its final or terminal value. Rise time is proportional to the time constant of the circuit.

ROUTINE - A set of coded instructions
arranged in proper sequence to direct the computer to perform a desired operation or sequence of operations. Subdivision of a program consisting of two or more functionally related instructions.

SCALE - To shift a binary number either right or left in a register to retain the number for future computations or for later storage within the computer.

SCALE FACTOR - Coefficients used to multiply or divide quantities in a problem so they fall within a given range of magnitude such as from +1 to -1 .

SCAN - A cycle or sequence which routinely interrogates all requests and interrupts; to determine priority for real-time clock; input and output on a basis of channel number and type of request.

SENSE - To examine relative to a criterion; to read information from magnetic cores

SEQUENCE - An orderly progression of items of information or of operations in accordance with set rules.

SERIAL - One at a time; pertaining to time-sequential transmission.

SERIAL TRANSFER - To transfer words of information or bits of a word in a serial
information columnwise left or right; to multiply or divide a number by a power of the base of notation; to move information left or right in the arithmetic section of a computer.

SHIF T REGISTER - A computer register in which the contents may be shifted either left or right.

SIGN - A symbol that distinguishes negative quantities from positive quantities.

SIGN BIT - Sign digit; bit used to designate the algebraic sign of a number.

SIGNIFICANT DIGITS - A set of digits from consecutive columns beginning with the most-significant digit other than zero and ending with the least-significant digit whose value is known and considered relevant.

SINGLE ADDRESS CODE - Consisting of instructions containing a coded representation of the operation to be performed and a single address of a word in storage or an operand. The instructions of the single address code contain a maximum of one address for reference in storage.

SOF TWARE - The totality of programs and routines used to extend capabilities of computers; programs and routines such as compilers, assemblers, narrators, routines, manner; to transmit bits of a word or elements and subroutines. of information in succession over a single line; contrasted with parallel transfer.

SET - To place a binary cell or flip-flop in the state of storing a one; to change the state of a storage device to output a value other than zero.

SHIFT - To move characters of a unit of

STORAGE - Pertaining to a device in which information may be placed and retained for future use; synonymous with memory.

SUBROUTINE - A set of instructions necessary to direct the computer to perform a well defined mathematical or logical operation; a subunit of a routine such as multiply
or divide subroutine.
TAG - A unit of identification whose composition differs from that of the other members of a set so that it can be used as a marker or label.

TRANSFER - Conveyance of control from one mode to another by means of instructions or signals; conveyance of data from one place to another.

VOLATILE STORAGE - A storage device in which the stored information is lost in the event of a power loss or shutdown; such as a flip-flop register.

WIRED PROGRAM - A program permanently wired into storage; see definition of bootstrap memory.

WORD - An ordered set of characters that occupies one storage location and is treated by the computer circuitry as a unit. A word is normally treated as an instruction by the control section and as a quantity by the arithmetic section. Normal word length for the computer is 18 bits.

WRITE - To record data in a register, cause of a malfunction or erroneous program location, or other storage medium or device; behavior to isolate and correct the malfunction to introduce information into some form of or error.
storage.

## THIS PAGE INTENTIONALLY LEFT BLANK


[^0]:    * Refer to specified paragraphs of Chapter 8 in Volume 2 Part 2, Diagnostic Program, for test procedures.

[^1]:    *Refer to the functional schematics contained in Volume 2 Part 3 of this manual.

[^2]:    ** High level signal
    *** Low level signal

[^3]:    ** High Level Signal
    *** Low Level Signal

[^4]:    * Entries in this column reference the gate and plate number to be found on the applicable functional schematic contained in Chapter 9.

[^5]:    *Entries in this column indicate gate and plate numbers on applicable functional schematic contained

[^6]:    *Entries in this column indicate gate and plate numbers to be found on applicable functional schematic contained in Volume 2 Part 3.

