## **System Description**

# The MicroController Scientific Micro Systems

# The MicroController **Digital System**

**System Description** 

Scientific Micro Systems, 520 Clyde Ave., Mountain View, Calif. 94043

415-964-5700

#### SCIENTIFIC MICRO SYSTEMS

The Name to Watch in High Technology Digital Systems

Scientific Micro Systems designs, developes, and manufactures advanced digital micro-systems. The latest technologies in system design, integrated circuits, and packaging are combined to produce reliable, high performance, cost effective systems.

SMS has a complete professional staff that includes

System Design

Component Design

Software Development

Manufacturing Engineering

Application Support.

SMS, a subsidiary of Corning Glass Works,

- Designed and developed Bipolar LSI memories
- Designed and developed the SMS ROM Simulator
- Designed and developed the SMS Micro-Controller

The material in this manual is for information purposes and is subject to change without notice. Scientific Micro Systems assumes no responsibility for errors which may appear herein.

## TABLE OF CONTENTS

| INTRODUCTION                 |
|------------------------------|
| MICROCONTROLLER ARCHITECTURE |
| System Elements 4            |
| Processor Organization6      |
| Interface Vector             |
| Working Storage              |
| PRODUCTION SYSTEM 13         |
| DESIGN SYSTEM 16             |
| SPECIFICATIONS SUMMARY       |

1

## INTRODUCTION

The SMS MicroController is a general-purpose microcomputer using bipolar LSI technology. It is designed to provide an effective and practical cost/performance solution to a wide range of problems. The MicroController provides significant advantages over the present methods of implementing digital system design for control.

### COMPARISON OF METHODS OF CONTROL

|             | MicroController     | Minicomputer         | Microprocessor                             | Random Logic  |
|-------------|---------------------|----------------------|--------------------------------------------|---------------|
| Performance | State-of-the<br>art | 4-20 times<br>slower | Current sys-<br>tems 10-50<br>times slower | Can be faster |
| Flexibility | High                | Very High            | Moderate                                   | Very Low      |
| Economics   | Low Cost            | High Cost            | Low Cost                                   | Variable      |

A control system should be able to respond to external variables by altering the program sequence and generating data for the outside world. A typical control application and its functions are shown in Figure 1.





Figure 2

The MicroController becomes a tool for the designer to implement a programmable logic design. The capability exists in the system to store and execute control sequences. (Figure 2)

The interface uses a uniform method of input/output connection that accepts variable field length sizes; additional, expensive, custom circuitry for I/O is not required.

The programmed MicroController becomes the controlling subsystem in the overall specified system.

## SYSTEM IMPLEMENTATION

The MicroController System is more than just a collection of components. It is a complete microcomputer system for obtaining programmed solutions. Designing a microcomputer from a microprocessor

component is not easy. It may take as many as 55 additional integrated circuits to complete the system. This not only requires extensive knowledge of

component interaction, but makes testing of the complete system difficult.

In the design of the MicroController System, the problems of both design and the implementation of the completed production system have been taken into account. The MicroController exists in two forms: a Design System and a Production System.

## Design System

The Design System provides resources to aid in design implementation. Emphasis is placed on the designer's application knowledge rather than his knowledge of component design. Software support is provided to facilitate programming and minimize errors during the design. In addition, resources are available to the designer to operate and diagnose a system in real-time at the hardware level.

## **Production System**

The Production System, complete with storage and input/output, is implemented with standard, volume-manufactured modules. The production version provides just those elements needed to execute the design with no superfluous modules: i.e., control panels, excess storage, interconnections, system overhead programs. Environmental considerations can be minimized — 0-70° C. temperature range, hermetic packaging, single board construction dimensioned to combine with most packaging approaches. Reliability is achieved that is attainable only with today's technology.

## APPLICATION

The application areas for the MicroController are broad. They include control in peripherals, data communications, terminals, measurement systems, and industrial applications. The MicroController's economical ease of use will undoubtedly open new applications not previously considered for microelectronics.

## MICROCONTROLLER ARCHITECTURE

## SYSTEM ELEMENTS

The principal elements of the MicroController System are the Processor, the Interface Vector and the Working Storage. Figure 3 shows the relationships of these elements to each other and to signals external to the system.





The Processor is composed of a programmable Interpreter and a read only Program Storage (4K words maximum). The Interpreter contains an arithmetic-logic unit (ALU), a program counter, 12 registers and operates with a repertoire of 8 instructions. The Interface Vector is a program addressable, buffered, variable field length connection between the controlled elements of the User System and the MicroController. The Interface Vector is organized as 8-bit groups called IV Bytes. User control signals permit each Byte to serve as input, output, or a bidirectional path. Signals from the User System may occur asynchronously with respect to the Master Clock. A maximum of 28 IV Bytes may be connected to a MicroController System.

The Working Storage provides 256 bytes of temporary storage. It may be viewed as an extension of the 8 data registers in the Processor. The Processor may address a variable length field in Working Storage. Intermediate storage for program data or input/output data buffering are typical uses for the Working Storage.

External input signals direct the operation of the MicroController System. The internal crystal controlled clock sets the operating rate of the system. The Reset signal establishes the initial state. User inputs via the Interface Vector, in combination with the stored program, control the execution sequence of program steps and the consequent value of user output signals available at the Interface Vector. User input/output control signals, Byte Input Control (BIC) and Byte Output Control (BOC), establish the instant at which the external user signals are input to or output from the MicroController System.

The Program Storage capacity, the size of the Interface Vector and the inclusion of Working Storage all are options the user may employ to match the capacity of the MicroController to his application. Additionally, the MicroController System may be used as the source of User System clocking signals by using the crystal controlled Master Clock (MCLK) output. The external system connections and their functions are summarized in Table I.

| User<br>Interface Connection | Function                                                                                                                                                                                           |
|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Power/Ground                 | +5.0 v. supply to MicroController.                                                                                                                                                                 |
| Reset                        | When low (~0 v.) forces Program Counter and Prog-<br>ram Address Register to zero. Internal clock phase<br>set to commence execution cycle when Reset line re-<br>turns to normal level (+5.0 v.). |
| Master Clock                 | MicroController-provided clock (crystal controlled).<br>The leading edge of this clock pulse defines the in-<br>stant when the MicroController accepts User System<br>data.                        |
| IV Data                      | Data input or output to IV Byte.                                                                                                                                                                   |
| Byte Output Control          | When active, data stored in an IV Byte is made avail-<br>able to User System.                                                                                                                      |
| Byte Input Control           | When active, data present at IV Data connections is stored in the IV Byte.                                                                                                                         |

### SYSTEM INTERCONNECTION - TABLE I

## **Operating Cycle**

The MicroController System is designed to execute a single command during each cycle (300 ns.) of the clock. The principal events during a cycle are:

- 1. Interpret command code.
- 2. Read Interface Vector bits or internal registers as specified by command.
- 3. Perform instructed operation.
- Write into specified Interface Vector bits or internal registers.
- 5. Address next program word.

## PROCESSOR ORGANIZATION

The structure of the MicroController Processor is described in the following sections which outline the registers, input, output and instruction set and is shown in the block diagram (Figure 4). The design has two important aspects that qualify it as a control oriented processor; namely:

- 1. Integration of input/output and data processing facilities at the instruction level.
- 2. Single instruction specification of a complete input/output transaction.

## Instruction And Data Representation

The system data element is an 8-bit Byte. By convention, the bit locations are identified in increasing order to the right, with the least significant bit in position 7.



Within the Processor, all operations are performed on fixed length (8-bit) fields. However, data access to the Interface Vector and Working Storage is specified as a variable length field. The desired field within a Byte is identified by its right-most bit and its length. For example, the 3-bit field encompassing bit positions 2, 3, and 4 is specified as 4, 3. These fields are always right justified and unspecified positions filled with zeros when operated upon by the Processor. The MicroController Processor performs 8-bit, unsigned, 2's complement arithmetic.

Throughout this description, octal representation of instructions and addresses will be used. MicroController System names will be used for reference to internal registers and operation codes.

The Interpreter uses a two-address instruction format. The instruction word specifies the operand field read (S, L), the operation performed (C) and the operand field into which the result is written (D, L).



S and D identify registers or Interface Vector/Working Storage bit locations. L specifies the length of the data field. The combination of D and L fields or D alone is used in some instances to permit representation of an immediate operand. The JMP command needs only a single immediate value, thus S, L, D are treated as a single field. These departures in format are discussed more fully in a later section.



Processor Module Block Diagram

## Processor Registers, Input/Output And Instructions

Summaries follow of the essential characteristics of the Processor data and control registers plus input signals and output signals. Additional reference to Figure 4 may be helpful. The distinction between register and input/output paths is accomplished by partitioning the address values that appear in an instruction word (S and D fields). Instructions thus may operate on data held in working registers or on input/output quantities with equal facility.

#### INPUTS

- IV DATA—A variable field read from the Interface Vector to the ALU, right justified; addressed by the S, L operand fields and IV address register IVL.
- WORKING STORAGE DATA—A variable field read from the Working Storage to the ALU, right justified; addressed by the S, L command fields and Working Storage address register IVR.
- RESET—When active (low logic level) causes Program Counter and Address Register to reset to zero. A system input signal.

#### OUTPUTS

- IV DATA—A right justified variable field to be written from the ALU into the IV Byte specified by the D, L Operand fields and IVL.
- WORKING STORAGE DATA—A right justified variable field to be written from the ALU into the Working Storage address specified by the D, L operand fields and IVR.
- MASTER CLOCK (MCLK)—A duplicate of the internal system clock for external (User System) timing.

#### CONTROL REGISTERS

INSTRUCTION—A 6-character register containing the current instruction.

- PROGRAM STORAGE ADDRESS (AR)—A 5-character register containing the address of the current instruction being accessed from Program Storage. The first character must be 0.
- PROGRAM COUNTER (PC)—A 5-character register containing the address of the next instruction to be read from Program Storage. The first character must be 0.
- IV BYTE ADDRESS (IVL)—A 3-character register containing the address of the current byte being accessed from the Interface Vector. IVL is under program control.
- WORKING STORAGE ADDRESS (IVR)—A 3-character register containing the address of the current byte being accessed from Working Storage. IVR is under program control.

#### DATA REGISTERS

WORKING REGISTERS (WR)-Seven 8-bit registers for data storage.

- OVERFLOW (OVF)—A 1-bit register that retains the most significant bit position carry from ALU. Arithmetically treated as 2°.
- AUXILIARY (AUX)—An 8-bit register. Source of implied operand for arithmetic instructions. May be used as a working register.

### **ADDRESS PARTITIONS**

Addresses (octal) used in S and D Fields:

- 00 17 Working Registers, OVF, AUX, IVL, IVR
- 20 27 IV Byte field address (right-most bit)
- 30 37 Working Storage Byte field address (right-most bit)

## Instruction Set

The operations performed by each of the eight instructions are shown in Table II.

| OPERATION | FORMAT  | RESULT                                                                                                                                                                                                                                                                                              | NOTES                                                                                                                                                                          |                              |
|-----------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|
| MOVE      |         | Content of data field addressed by S, L re-<br>places data in field specified by D, L.                                                                                                                                                                                                              |                                                                                                                                                                                |                              |
| ADD       |         |                                                                                                                                                                                                                                                                                                     | Sum of AUX and data specified by S, L re-<br>places data in field specified by D, L.                                                                                           | If S and D both are register |
| AND       |         | Logical AND of AUX and data specified by S, L replaces data in field specified by D, L.                                                                                                                                                                                                             | right rotate of L places ap-<br>plied to the register specified<br>by S.                                                                                                       |                              |
| XOR       |         | Logical exclusive OR of AUX and data specified by S, L replaces data in field specified by D, L.                                                                                                                                                                                                    |                                                                                                                                                                                |                              |
| ХМІТ      | C S L I | The literal value I replaces the data in the field specified by S, L.                                                                                                                                                                                                                               | If S is IV or WS address then<br>I limited to range 00-37.<br>Otherwise I limited to range<br>000-377.                                                                         |                              |
| JMP       | С       | The literal value I replaces contents of the Program Counter.                                                                                                                                                                                                                                       | I limited to the range 00000 - 07777.                                                                                                                                          |                              |
| NZT       |         | If the data in the field specified by S, L<br>equals zero, perform the next instruction in<br>sequence. If the data specified by S, L is<br>not equal to zero, execute the instruction at<br>address determined by using the literal I as<br>an offset to the Program Counter.                      | If S specifies an IV or WS<br>address then I is limited to<br>the range 00 - 37. I is limited<br>to the range 000 - 377 other-<br>wise.                                        |                              |
| XEC       |         | Perform the instruction at address deter-<br>mined by applying the sum of the literal I<br>and the data specified by S, L as an offset<br>to the Program Counter. If that instruction<br>does not transfer control, the program se-<br>quence will continue from the XEC instruc-<br>tion location. | The offset operation is per-<br>formed by reducing the value<br>of PC to the nearest multiple<br>of 32 (if I : 00 - 37) or 256 (if I<br>: 000 - 377) and adding the<br>offset. |                              |

### MICROCONTROLLER INSTRUCTIONS - TABLE II

## THE INTERFACE VECTOR

The Interface Vector (IV) is the input/output path between the MicroController System and the user equipment. Each bit in the interface provides a program addressable, buffered, bi-directional path. Both the MicroController and the user have simultaneous access to each bit for read or write operations. IV bits are grouped into 8-bit Interface Vector Bytes to simplify user control of the interface and access by the program.

The Processor treats the Interface Vector as an n-word, variable field, random access storage. Control elements in the Interpreter specify the word (IV Byte) to be accessed as well as the bit position and length of the data field to be read or written. Figure 5 shows the logical organization of the Interface Vector. The user views the Interface Vector as one or more 8-bit, parallel registers. Each register (IV Byte) has input/output control independent of all others. Further, access conflict between the User System and the MicroController is resolved in favor of the User System to insure that user data is not lost. The user connection to an IV Byte is bi-directional. The IV Byte control signals permit the user to restrict an IV Byte to input or output operation only, or to use an IV Byte to terminate a bi-directional bus. IV Byte controls may be driven by the data output of other IV Bytes to permit full or partial program control of an IV Byte function.





## **IV/Processor Interaction**

The data source or destination for the Interface Vector is the Processor ALU. The register IVL (Figure 5) contains the address of the byte being accessed. The S, L, and D fields of the current instruction specify the bit field being accessed. The <u>S</u> field specifies the right-most bit position of the field being read.

Examples:



#### READ: IV FIELD SPECIFICATION S=3, L=4

### **IV/User Interaction**

The state of the two user interface signals, Byte Input Control (BIC) and Byte Output Control (BOC), establishes the direction of information transfer between the MicroController System and the User The <u>D</u> field specifies the right-most position <u>into</u> <u>which</u> the result from the ALU is to be <u>written</u>. The L field of the current instruction specifies the length of the field transferred. Bit fields read from the Interface Vector are transmitted to the ALU right justified with leading zeroes inserted.

D=6. L=3



WRITE: IV FIELD SPECIFICATION

System. These signals are active when at low voltage logic level (0-0.5 v.). The effect of each of the four possible combinations is shown in Table III.

| C                | Control Signals  |      | Function                                                     |
|------------------|------------------|------|--------------------------------------------------------------|
| BOC (L)          | BIC (L)          | MCLK |                                                              |
| Н                | н                | X    | User Data Line Inactive (Hi-Impedance<br>State)              |
| L                | Н                | x    | User Data Lines Active. IV Byte Data available to user.      |
| x                | L                | . L  | User Data Lines Inactive (Hi-Impedance State), no operation. |
| X                | L                | Н    | User Data Lines Active. User Data will be stored in IV Byte. |
| L - 0 - 0.5 volt | H - 2.4 - 5 volt |      | X can be either H or L                                       |

From Table III it is clear that a byte is accessible to the user whether or not the byte is being addressed by the Processor. Further, if both BIC and BOC are simultaneously active, then an input of user data occurs. The IV Byte provides standard TTL input and output levels. Both Tri-state output and open collector output versions are available as specified options. As a further aid to interface implementation, the IV Bytes uniformly assume an internal state of logical 1 when power first is applied to the system. This fact may be used to automatically prevent unwanted circuit or device operation during the power on sequence. In most cases, the user will find permanent assignment of an IV Byte (or group of IV Bytes) to either input or output to be most advantageous. This is easily accomplished by permanently grounding BIC or BOC as required. The timing relation between data and Master Clock (MCLK) is shown in Figure 6a and 6b. The acceptable duration of input or output signals should be several clock cycles to permit greatest freedom in generating the program for the MicroController. However, the system can be programmed to operate successfully with input pulse durations as short as 1.25 clock periods.

Figure 6a depicts three different outputs from an IV Byte. The three waveforms (UD-a,b,c) typify transitions that might be found during program execution. Output UD-a and UD-b are from a pair of outputs simultaneously set to H by a MicroController program. UD-a is reset to L by the next MicroController step. Note that there is no effect on the output level created by the Master Clock changing state. There is also no 'bounce' in the leading edge of the waveform.

Figure 6b shows the typical input situation. Waveforms UD-a,b represent extremes in the arrival times of an input relative to the Master Clock. Note that the Processor is guaranteed to have an input available for processing within one clock period of its arrival. The leading edge of 'User Data In' can arrive at any time. However, data will be stored in the IV Byte during the period in which the input signal brackets the clock.



## WORKING STORAGE

A 256-byte Working Storage may be included in the MicroController System as an option. Typical uses are as a small buffer storage or as storage for intermediate program data. The Working Storage is viewed by the Processor in much the same manner as is the Interface Vector. Figure 7 shows the logical structure of Working Storage. The Storage is organized as two pages each containing 128 bytes. A byte is accessed by storing its address in register IVR. The S, L, and D fields control variable field access and data read/write operations in the same manner as for the Interface Vector. The Page Select Register, located within the Working Storage, contains the value which identifies the page to be accessed.



## **PRODUCTION SYSTEM**

The range of logical and physical variation obtainable within the framework of the MicroController System is described in this section. The system modularity maximizes the latitude for matching performance, size and cost and minimizes the interconnect and design problems that are visible to the user at this level of the system.

Four MicroController System package sizes are available. The major variants in each of the config-

urations are (1) Program Storage capacity, (2) Number of IV Bytes, and (3) Presence or absence of Working Storage. Table IV summarizes the configurations and their capacities. Panel dimensions for each system are shown in the table. Note that Program Storage may be 0.5K to 4K words. IV Byte capacity is incremented in 4 Byte units or 32 1/0 points.

System size may vary as follows:

|                | Program Storage | I/O              | Working Storage |
|----------------|-----------------|------------------|-----------------|
| Minimum System | .5K Words       | 4 IV Bytes       | 0-              |
| (System 10)    | (8K Bits)       | (32 I/O Points)  |                 |
| Maximum System | 4K Words        | 28 IV Bytes      | 256 Bytes       |
| (System 40)    | (64K Bits)      | (224 I/O Points) |                 |

#### **MICROCONTROLLER CONFIGURATIONS - TABLE IV**

| Working      | Program         |              |   | IV B   | ytes |     |      |    |
|--------------|-----------------|--------------|---|--------|------|-----|------|----|
| Storage      | Storage         | 4            | 8 | 12     | 16   | 20  | 24   | 28 |
| 0            | .5K<br>1K<br>2K | SYSTEM<br>10 |   |        |      |     |      |    |
|              | 3К<br>4К        |              |   | SYSTEM |      | SYS | STEM |    |
| 256<br>Bytes | .5K<br>1K<br>2K | SYSTEM<br>20 |   |        |      |     |      |    |
|              | 3К<br>4К        |              |   |        |      |     |      |    |

The fundamental packaging technique used is hermetic ceramic carrier and the associated multi-layer ceramic substrates. The advantage of size derived from LSI circuitry is preserved at the systems level. (The board area occupied by an equivalent MSI system is 3.5 times greater; the volumetric requirement of the MSI system approaches 100 times that occupied by the MicroControl-

ler.) The thermal environment of the MicroController integrated circuits is more uniform. Reliability is enhanced by use of hermetic packages throughout, refractory metal interconnection, and significant reduction in the number of interconnections. The electrical environment offers improved shielding, noise reduction and increased potential for speed.

### **MICROCONTROLLER SYSTEM 20**



All systems consist of standard, volume manufactured subassemblies. Each system is completely asembled and tested prior to shipment. The system arrives ready for use.

Panel dimensions and power requirements for all four systems are shown in Table V.

### SYSTEM PANEL DIMENSIONS AND POWER REQUIREMENTS TABLE V

| System | Dimension              | Power Watts |
|--------|------------------------|-------------|
| 10     | 6.875 in. x 2.675 in.  | 11          |
| 20     | 6.875 in. x 5.375 in.  | 21.3        |
| 30     | 6.875 in. x 8.075 in.  | 34          |
| 40     | 6.875 in. x 16.150 in. | 40          |

## **DESIGN SYSTEM**

The problems faced by a designer in developing his system are different from those of the manufacturer in implementing production of the system. The manufacturer is concerned that a system element economically meets the advertised specification. The designer must have a means to plan, document, and test the performance of his design against product requirements. The MicroController Design System provides the resources necessary to assist the designer in these tasks. The MicroController Simulator (MCSIM) and the MicroController Machine Compiler (MCMAC) are the principal elements of the Design System.

## MICROCONTROLLER MACHINE COMPILER (MCMAC)

MCMAC supplies the user with a statement oriented, symbolic programming system. Its design development features permit the description and documentation of a MicroController program. Using MCMAC provides:

| Instructions                | translation.                                                                                                                                              |
|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| Resource<br>Allocation      | Automatic assignment for the Inter-<br>face Vector and Working Storage.                                                                                   |
| Program<br>Development Aids | Extensive file maintenance and edit-<br>ing capabilities.                                                                                                 |
| Design<br>Documentation     | Output files of Program Storage al-<br>location, error listings, Interface<br>Vector and Working Storage data<br>allocation.                              |
| Input for<br>MCSIM          | Creates paper tape of MicroControl-<br>ler program for input to MCSIM.                                                                                    |
| Manufacturing Data          | Automatic creation and mainte-<br>nance of a manufacturing file that<br>describes completely the produc-<br>tion implementation for the system<br>design. |
| Low Cost<br>Availability    | The MCMAC System is accessible                                                                                                                            |

service.

MCMAC simplifies the program description and bookkeeping by using symbolic representations for both the operation code and operand part of the MicroController instruction. A set of mnemonics is used for the operation codes (MOVE, ADD, AND, XOR, XEC, NZT, XMIT, and JMP) as well as the data registers (RI, R2, \*\*\* R6, R11, AUX, and OVF) and control registers (IVL, IVR). Applying the rules governing MCMAC constructs, the user may assign suitable names to Interface Vector and Working Storage bit fields and Program Storage addresses. The general format of the MicroController instruction is maintained in MCMAC. The following MCMAC programming example shows a method of implementing a typical function encountered in logic design:

Programming example: Test an input field for a specific bit pattern XXX.



Store IV Byte address named 'INPADR' in IVL.

Store the literal bit pattern 'XXX' in register AUX.

Compare AUX with specified field named 'INPFIELD.'

Test result for '0.' Transfer if not '0' to Program Storage address ALPHA.

Continuation of program.

## MICROCONTROLLER SIMULATOR (MCSIM)

MCSIM is a programming and design test instrument. It provides the designer with a MicroController with which he can interconnect and run his system in real-time. MCSIM is a MicroController with the addition of:

- 1. Modifiable Program Storage.
- 2. User oriented display and control panel for system operation and diagnosis.
- 3. Input/Output connector that is physically and electrically equivalent to the production MicroController.

The Control Panel contains the features to enter, run, and change programs and consists of a 22-key keyboard, a 36-character display and a paper tape reader on the front of the instrument. (See Figure 9.) A Teletype interface and synch output connector are at the rear. The display presents the following information:

- Contents of Program Storage
- Contents of Registers
- Contents of Interface Vector
- Verification of adherence to format rules.

The operator's options include:

- Modification of the program and data
- Specification of breakpoints
- Starting, stopping, or single-stepping the program
- Instruction insertion.



Figure 8 MCSIM Control Panel



The Mode Select Keys and the Function Select Keys used in combination give the operator twenty-six (26) possible functions to accomplish complete loading and testing of the program. (See Table VI.) Each Mode Select Key accesses a set of functions. The Function Select Keys  $(\uparrow \downarrow)$  position a roll forward or backward to make the required function available.

| Mode                |      | Functions/Displays                                                                                                                                                       |                                                                |
|---------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|
| Manual              | MANL | Change Address<br>Store Instruction<br>Program Identification                                                                                                            | CHG ADR<br>STR INS<br>PROG ID                                  |
| Таре                | TAPE | Load<br>Verify<br>Begin Punch Address<br>End Punch Address<br>Punch                                                                                                      | LOAD<br>VERIFY<br>BEG PUN<br>END PUN<br>PUNCH                  |
| Register            | REG  | Change Address<br>Store Octal Data<br>Store Binary Data<br>Complement Overflow                                                                                           | CHG ADR<br>STR REG<br>STR BIN<br>CPL OVF                       |
| Interface<br>Vector | IV   | Display Current Enabled Bytes<br>Change IV Byte Address<br>Store Binary Data in IV Byte                                                                                  | ENABLED<br>CHG ADR<br>STR IV                                   |
| Breakpoint          | ВКРТ | Display Currently Active<br>Breakpoint<br>Set Compare Address<br>Stop at Compare Address<br>Replace Instruction at<br>Compare Address                                    | CURRENT<br>NORMAL<br>STOP<br>REPLACE                           |
| Execute             | EXEC | Halt, Not in XEC Range<br>Halt, Display PC in XEC Range<br>Halt, Display RA in XEC Range<br>Run Program<br>Insert Instruction<br>Single Step<br>Single Step in XEC Range | HALT<br>HALT PC<br>HALT XR<br>RUN<br>INSERT<br>STEP<br>STEP XR |

### MCSIM OPERATOR CONTROLLED FUNCTIONS - TABLE VI

The input tape and documentation for debugging on MCSIM are supplied as output from MCMAC. The operator loads the program from the paper tape prepared by MCMAC. The MCMAC output listings assist in monitoring the program, detecting errors and recording changes. Should program errors be detected, the system development cycle (correct program - compile - debug) is repeated until the user is satisfied that the system is error free and meets his specifications. At that time, SMS obtains the necessary manufacturing and program information automatically through MCMAC and quickly delivers the production MicroController systems.

## **SPECIFICATIONS SUMMARY**

| Туре                  | General purpose byte oriented LSI MicroController.                                                                                                         |
|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Program Storage       | Up to 4096 words ROM/PROM.                                                                                                                                 |
| Internal Storage      | 8-8 bit general registers.<br>2-8 bit I/O address registers.<br>1-1bit overflow register.<br>256-bytes Working Storage (optional).                         |
| Input/Output          | Up to 224 connection points.<br>Variable field size and bit addressable.<br>Expandable in increments of 32.<br>TTL (Tristate) bi-directional I/O points.   |
| Instructions          | 16 bit instruction word.<br>8 instruction types including register transfer,<br>arithmetic/logical, control, execute.                                      |
| Speed                 | 300 ns instruction cycle (fetch, decode and execute).<br>Each instruction performed in single instruction cycle.                                           |
| Packaging             | Maximum 4096 word Program Storage, 224 I/O points, 256 byte Working Storage, Interpreter with crystal clock packaged in 6.9 in. x 16.2 in. x 1 in. volume. |
| Operating Temperature | 0-70° C.                                                                                                                                                   |
| Power                 | Single 5 volt supply.<br>Maximum current (maximum system) - 8 Amps.<br>Typical current (maximum system) - 3 Amps.                                          |



MC555D

#### News

MSI packages and would have required a huge, 64-pin DIP-type package if standard techniques had been used. Such packages are fragile, expensive and basically intended for low-volume applications.

The large-size packages can degrade the electrical performance of the chip they house because of the high resistance and capacitance of the lines between the chip and the package pins. Thermal characteristics of large ceramic DIP-type packages tend to be poor. The heat from the chip, buried at the bottom of three, 15mil ceramic layers, has difficulty getting out to the top surface to be dissipated. And, if lead mounted, the DIP cannot dissipate effectively against the board.

So SMS, to solve both the packing density and heat problems at the same time, arrived at the concept of using hermetic, leadless, ceramic chip carriers mounted directly to a multilayer, cold-fired, ceramic substrate to form a system module.

If this sounds straightforward, it, in fact, wasn't. Because, according to Heinz Reusser, SMS manager of manufacturing development, even the best and most knowledgeable ceramics' suppliers don't fully understand the electrical requirements demanded of their packages; their primary concern is simply the mechanical integrity of their products.

So SMS had to adjust the design of the leadless carriers to optimize the electrical performance of the carriers. Interestingly, the cost of the redesign was so small that the SMS staff is surprised that more users are not doing it.

The adjustments were possible only because the carriers are square, with the chip-to-carrieredge lines arranged radially about the central chip area. SMS equalized the line resistances and reduced them by an order of magnitude (from two ohms worst-case in a standard DIP layout to 0.2 ohms), reduced the line capacitances and so on. None of these adjustments would be possible in a standard, large DIP because of the line pattern geometry necessitated by the package shape.

The 56-pin leadless carriers used by SMS are custom modifications of standard products from American Lava (3M) and Kyocera. The carriers, with line spacing of 50 mils on-center about the edges, occupy only about 25 percent of the area needed by a DIP carrying a chip of comparable size. So, even though ceramic is costlier than PC materials, the saving in material-area needed balances the cost differential.

So far we've seen how SMS reduced the I/O area problem, eliminated chip line length problems and kept costs in line. But what about the thermal problem?

Again, SMS had to put another modification onto the carrier. For this. SMS added a heat-sink pad to the back of the leadless carrier. The pad serves two functions: used as the (reflow soldered) bonding point to a similar pad on the substrate, it firmly anchors the chip carrier assembly, thus eliminating the usual dependence on lead connections for the mechanical hold-down: and the pad provides a metallic joint to the substrate so that the heat from the chip flows directly through the thin alumina carrier to the pad on its back, through the solder joint, right into the heat-conductive alumina substrate -a feat impossible in conventional packaging systems.

In effect, SMS turns its packages upside down to mount them on the motherboard. In fact, William Ide, SMS technical staff member, claims that everyone would be a lot better off if they simply turned all their packages upside down, picking up the leads and easing the heat-sink problem at the same time.

Since each chip is hermetically sealed in its carrier, and the carriers are simply reflow soldered to the individual module's substrate, the resulting system module is repairable. Further, the temperature profile of a conventionally packaged system module exhibits hot and cold spots; SMS's modules do not. And the module substrate has sufficient area so that the system modules can operate in a 70°C, still-air environment, mounted on a conventional PC card.

The multilayer substrate itself is interesting. SMS starts out with a 15-mil thick, unfired ceramic tape, printing the various layers one after another along the length of the tape. The layers are stamped out, stacked and fired together to form a laminated, multilayer substrate. ends up with 15-mil-thick ceramic (as compared with the one or two mils of glass common in hardfired substrates) between the interconnect layers. There are four layers of metal and three of ceramic, and the back side is a full ground plane; capacitance between the lines is one-seventh that of conventional thick-film processes.

The SMS packaging concept is a simple one, basically no more complex than that of PC assembly. But, for their particular product, it eliminates about four PC boards, as well as the associated board interconnects and backplane wiring. It also does away with forced-air cooling, yet increases the packing density.

SMS also feels that the concept preserves the advantages of LSI by reducing the number of interconnect levels. One level holds the module to the PC motherboard; a second lets the user get his signals in and out. •

However, the SMS substrate

news

## PACKAGING CONCEPT INCREASES PACKING DENSITY, DECREASES THERMAL PROBLEMS

Scientific Micro Systems recently announced a high-speed microcomputer, the SMS MicroController, which makes use of a unique, SMS-developed packaging scheme.

According to Glenn Oliver, SMS engineering vice president, the packaging scheme is unique for two reasons. First, it preserves the circuit-level advantages of LSI, carrying them to a high system level. (Which means that conventional packaging methods waste a great deal of the prime advantage of LSI, that of lots of circuitry on a single chip.)

Second, the SMS packaging allows its microcomputer system to be specified as though it were a component. Typically, for example, a commercially rated, 0- $70^{\circ}$ C part has to be derated to a lower temperature in its working environment. But the thermal characteristics of the SMS system module are such that it requires no derating; it will operate in still air at a  $70^{\circ}$ C ambient. The designer's problems of fit, cooling, etc., are minimized at the beginning of the design.

SMS has radically reduced the number of packaging and interconnect strata that usually exist between the LSI chip level and the system level. Using established basic processes, but on a larger scale than attempted before, the Mountain View, Calif. firm has succeeded in packaging a system by packaging semiconductors rather than packaging semiconductors and building a system from those pieces.

The SMS approach is not an ordinary multichip hybrid method. Such methods, in which chips are bonded directly to a substrate, allow a high component density but suffer from several drawbacks: where there is a great deal of input/output (as in microprocessors, for example), the number of pins needed at the packaging level, or the substrate area that they require, is excessive; for technologies other than CMOS, getting the heat out is a problem; repair of hermetic hybrids is extremely difficult and, in fact, may

not be possible; and conventional hybrid techniques can be an expensive way to package a system.

Because SMS uses high-speed, high-power Schottky technology in its MicroController, the thermal characteristics of the packaging scheme are particularly important. Direct chip assembly methods (beam leads, solder bumps, etc.) would not have been good enough since SMS wanted to eliminate the need for forced-air cooling.

Further, the SMS bipolar CPU chip, at 250-mils square, is probably the largest chip in volume production. It replaces about 116



The SMS packaging concept makes use of chips mounted in hermetically sealed, leadless, ceramic carriers. These carriers are reflow soldered, by means of a heat-sink/mounting pad on their back, to a ceramic substrate. The carriers mounted to the substrate form a system module, which is simply inverted and mounted to a PC motherboard. The thermal characteristics of these modules is such that they operate in a 70°C, still-air environment.



This medium-sized microcomputer in the SMS MicroController line shows the rugged and compact LSI packaging. The unit measures 5.4 x 6.9 in. and provides 2K 16-bit words of program storage, 64 I/O connection points and 256 bytes of working storage.

## Scientific Micro Systems SMS A Subsidiary of Corning Glass Works

## SMS 300

## INTERPRETER

The SMS 300 Interpreter is a monolithic, high-speed microprocessor implementing bipolar Schottky technology. It serves as the central processing unit, CPU, for the SMS MicroController, allowing 16-bit instructions to be fetched, decoded and executed in 300 nanoseconds. A 300 nanosecond instruction cycle requires maximum memory access of 85 nanoseconds, and maximum I/O device access of 40 nanoseconds.

Interpreter instructions operate on 8-bit, parallel data. Logic is distributed along the data path within the Interpreter. Input data can be rotated and masked before being subject to an arithmetic or logical operation; and output data can be shifted and merged with the input data, before being output to external, logic. This allows 1- to 8-bit I/O and data memory fields to be accessed and processed in a single instruction cycle.

## **FEATURES**

- 225 ns instruction decode and execute delay (with SMS 360 IV Byte).
- Eight 8-bit working registers.
- Single instruction access to 1-bit, 2-bit, 3-bit . . . or 8-bit field on I/O bus.
- Separate instruction address, instruction, and I/O data busses.
- On-chip oscillator.
- Bipolar Schottky technology.
- TTL inputs and outputs.
- Tri-state output on I/O data bus.
- +5 volt operation from 0<sup>o</sup> to 70<sup>o</sup>C.



## SMS 300

#### **INTERPRETER INTERFACE**

Signals described in Table 1 are used by the Interpreter to communicate with program storage and I/O devices. The four types of signals are:

- 1. Instruction address (A0-A12) outputs.
- 2. Instruction data (I0-I15) inputs.
- 3. Interface Vector (IV) Bus data (IVB0-IVB7) input/outputs.
- 4. Timing and control inputs/outputs.





#### Table 1 Pin Definition

| A0-A12:    | Instruction address lines. A high level equals<br>"1." These outputs directly address up to<br>8192 words of program storage. A12 is<br>least significant bit. |
|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10-115:    | Instruction lines. A high level equals "1."<br>Receives instructions from Program Storage.                                                                     |
| IVB0-IVB7: | Interface Vector (IV) Bus. A low level equals "1." Bidirectional tri-state lines to communicate with I/O devices.                                              |
| MCLK:      | Master Clock. Output to clock I/O devices, and/or provide synchronization for external logic.                                                                  |
| WC:        | Write Command. High level indicates data is being output on the IV Bus.                                                                                        |
| SC:        | Select Command. High level indicates that an address is being output on the IV Bus.                                                                            |
| LB:        | Left Bank. Low level output to enable one of two sets of I/O devices (LB is the complement of RB).                                                             |
| RB:        | Right Bank. Low level output to enable<br>one of two sets of I/O devices (RB is the<br>complement of LB).                                                      |
| HALT:      | Low'level is input to stop the Interpreter.                                                                                                                    |
| RESET:     | Low level is input to initialize the Interpreter.                                                                                                              |
| X1,X2:     | Inputs for an external frequency determin-<br>ing crystal. May also be interfaced to logic<br>or test equipment.                                               |
| VCC:       | 5V power connection.                                                                                                                                           |
| GND:       | Ground.                                                                                                                                                        |
|            |                                                                                                                                                                |

#### **Program Storage Interface**

Program Storage is typically connected to the A0-A12 (A12 is least significant bit) and I0-I15 signal lines. An address output on A0-A12 identifies one 16-bit instruction word in program storage. The instruction word is subsequently input on I0-I15 and defines the interpreter operations which are to follow.

The SMS 331 Program Storage Module, or any TTL compatible memory, may be used for program storage.

#### I/O Devices Interface

An 8-bit I/O bus, called the Interface Vector (IV) data bus, is used by the Interpreter to communicate with two sets of I/O devices. The complementary  $\overline{LB}$  and  $\overline{RB}$  signals identify which set of I/O devices is selected.

Both I/0 and I/0 address information can be output on the IV bus. The SC and WC signals are typically used to distinguish between I/0 data and I/0 address information as follows:

SC WC

- 1 0 I/O address is being output on IV bus
- 0 1 I/O data is being output on IV bus
- 0 0 I/O data is expected on the IV bus, as input to the Interpreter
- 1 1 Not generated by the Interpreter

The SMS 322-02W Working Storage Module, and the SMS 360 IV byte, may be attached to the IV bus without any additional circuitry.

## INTERPRETER ARCHITECTURE AND OPERATION SUMMARY

Figure 2 provides a diagram of Interpreter internal architecture, and Table 2 summarizes Interpreter registers.



### Table 2 Interpreter Internal Registers

Programmable Registers (all 8 bits):

| AUX | <br>General working register. Contains second term |
|-----|----------------------------------------------------|
|     | for arithmetic or logical operations.              |

- R1 General working register.
- R2 General working register.
- R3 General working register.
- R4 General working register.
- R5 General working register.
- R6 General working register.
- R11 General working register.
- OVF The least-significant bit of this register is used to reflect overflow status resulting from the ADD operation (see Instruction Set Summary).

Other Registers:

| J                         |                                                                                                                                                     |
|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| Address Register (AR)     | <ul> <li>A 13-bit register containing<br/>the address of the current in-<br/>struction.</li> </ul>                                                  |
| Program Counter (PC)      | <ul> <li>Normally contains the address<br/>of the current instruction and<br/>is incremented to obtain the<br/>next instruction address.</li> </ul> |
| Instruction Register (IR) | <ul> <li>Holds the 16-bit instruction<br/>word currently being executed.</li> </ul>                                                                 |

#### **Instruction Cycle**

Each interpreter operation is executed in one instruction cycle, which may be as short as 300 ns, when other SMS components are used in the system. The Interpreter generates MCLK to synchronize external logic to the instruction cycle. Instruction cycles are subdivided into quarter cycles. MCLK is an output during the last quarter cycle.

During the third quarter cycle of an instruction, an address is output on A0-A12, identifying the location in program storage of the next instruction word. This instruction word defines the next instruction, and must be input on I0-I15 during the first quarter cycle of the next instruction cycle (see Figure 3).

| ocessing  | Bus Changing                   | Valid                                              |  |  |  |
|-----------|--------------------------------|----------------------------------------------------|--|--|--|
| 4 cycle — | ¼ cycle —►                     | 🖛 ¼ cycle 🗕                                        |  |  |  |
| Figure 3  |                                |                                                    |  |  |  |
|           | 4 cycle –<br>Figu<br>Instructi | cycle → 4 cycle →<br>Figure 3<br>Instruction Cycle |  |  |  |

#### Instruction Set Summary

The 16-bit instruction word input on I0-I15 is decoded by the instruction decode logic to implement events that are to occur during the remainder of the instruction cycle. Generally the 16-bit instruction word is decoded as follows:



A detailed usage of the 13 "operand(s) specification" bits is given in following sections.

Three operation code bits allow for eight instruction classes. The eight instruction classes are summarized in Table 3. Each entry is referred to as an "instruction class" because the unique architecture of the Interpreter allows a number of powerful variations to be specified by the thirteen operand(s) specification bits. A complete description of instruction formats and some instruction examples are provided in Appendix A.

#### Data Processing

The Interpreter architecture includes eight 8-bit working registers, an arithmetic logic unit (ALU), an overflow register, and the 8-bit IV data bus. Internal 8-bit data paths connect the registers and IV data bus to the ALU inputs, and the ALU output to the registers and IV data bus. Data processing logic is distributed along these internal 8-bit data paths. Rotate and mask logic precedes the ALU on the data entry path. Shift and merge logic follows the ALU on the data output path. All four sets of logic can operate on eight data bits in a single instruction cycle. (See Figure 2)

When less than eight bits of data are specified for output to the IV bus by the ALU, the data field (shifted if necessary) is inserted into the prior contents of the IV bus latches. The IV bus latches contain data input at the start of an instruction. This data in the IV bus latches will be specified in the instruction as a) IV bus source data or b) data from an automatic read when the IV bus is specified as a destination. Therefore, IV bus bit positions outside an inserted bit field are unmodified.

#### **Data Addressing**

Sources and destinations of data are specified using a 5-bit octal number, as shown in Table 4. The source and/or destination of data to be operated upon is specified in a single instruction word.

Referring to Table 2, the Auxiliary register (address 00) is the implied source of the second argument for ADD, AND or XOR operations.

IVL and IVR are write-only registers used only as a destination. They have addresses and are treated as registers, but in reality they do not exist. When IVL is specified as a destination of the D field = 20-278, then  $\overline{LB}$  = 'low',  $\overline{RB}$  = 'high' are generated; when IVR is specified as a destination or the D field = 30-378, then  $\overline{RB}$  = 'low',  $\overline{LB}$  = 'high' are generated.

When IVL or IVR is specified as the destination in an instruction, SC is also activated and data is placed on the IV bus. If IVL or IVR is specified as a source of data, the source data is all zeros.

#### **Instruction Sequence Control**

The Address Register and Program Counter are used to generate addresses for accessing an instruction. The Address Register is used to form the instruction address, and in all but three instructions (XEC, NZT, and JMP) the address is copied into the Program Counter. The instruction address is formed in one of three ways:

1. For all instructions but the JMP, XEC, and a satisfied NZT, the Program Counter is incremented by one and placed in the Address Register.

## Table 3Instruction Set Summary

|      | •                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                       |                                                |                                             |                                             |
|------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|---------------------------------------------|---------------------------------------------|
|      | TRUCTION OP<br>NEMONIC CODE FORMATS |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | DESCRIPTION                                                                                                                                                                                                                                                                           | I/O CONTROL<br>SIGNALS                         | INSTRUCTION<br>INPUT AND<br>DATA PROCESSING | ADDRESS/IV<br>BUS OUTPUT                    |
| MOVE | 0                                   | Register to Register           0         2.3         7.8         10.11         15           0         S         R/L         D           S≠07,17,20.378         D≠10,20.378                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | (S) - D<br>Move contents of register specified by S to register<br>specified by D. Right rotate contents of register<br>S by R/L places before operation.                                                                                                                             | SC=<br>WC=<br>LB/RB=                           | 0<br>0<br>1 if D=17                         | 1 if D=07,17<br>0<br>1 if D=17              |
|      |                                     | IV Bus to Register:         0         2.3         7.8         10.11         15           0         S         R/L         D           S=20-378         D≠10,20-378                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Move right rotated IV bus (source) data specified<br>by S to register specified by D. R/L specifies the<br>length of source data with most significant bits<br>set to zero.                                                                                                           | SC=<br>WC=<br>LB/RB=<br>LB/RB=                 | 0<br>0<br>0 if S=20-27<br>1 if S=30-37      | 1 if D=07,17<br>0<br>1 if D=17<br>1 if D=17 |
|      |                                     | Register to IV Bus:         0         2 3         7 8         10 11         15           0         S         R/L         D         D         S         S = 07,17,20:378         D=20:378                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Move contents of register specified by S to the IV<br>bus. Before placement on IV bus, data is shifted<br>as specified by D, and R/L bits merged with exist-<br>ing IV bus data.                                                                                                      | SC=<br>WC=<br>LB/RB=<br>LB/RB=                 | 0<br>0<br>X<br>X                            | 0<br>1<br>0 if D=20-27<br>1 if D=30-37      |
|      |                                     | IV Bus to IV Bus:<br>0 2 3 7 8 10 11 15<br>0 S R/L D<br>S=20-378 D=20-378                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Move right rotated IV bus data (source) specified<br>by S to the IV bus. Before placement on IV bus,<br>data is shifted or specified by D and R/L specifies<br>the length of source data and of destination data<br>merged with existing IV bus data.                                 | SC=<br>WC=<br>LB/RB=<br>LB/RB=                 | 0<br>0 0 if S=20-27<br>1 if S=30-37         | 0<br>1<br>0 if D=30–37<br>1 if D=30–37      |
| ADD  | 1                                   | SAME AS MOVE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | (S) plus (AUX) - D<br>Same as MOVE but contents of AUX ADDed to<br>the source data. If carry from most significant<br>bit then OVF=1, otherwise OVF=0.                                                                                                                                |                                                | SAME AS MOVE                                |                                             |
| AND  | 2                                   | SAME AS MOVE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | (S) △ (AUX) - D<br>Same as MOVE but contents of AUX ADDed<br>with source data.                                                                                                                                                                                                        |                                                | SAME AS MOVE                                |                                             |
| XOR  | 3                                   | SAME AS MOVE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | (S) + (AUX) - D<br>Same as MOVE but contents of AUX exclusive<br>ORed with source data.                                                                                                                                                                                               |                                                | SAME AS MOVE                                |                                             |
| XEC  | 4                                   | Register Immediate:         0         2 3         7 8         15           4         S         I         I         S≠07,17,20:378         I=000-3778                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Execute instruction at current page address off-<br>set by $I + (S)$ .<br>EXECute the instruction at the address deter-<br>mined by catenating 5 high order bits of PC with<br>the 8 bit sum of I and register specified by S. PC<br>is not incremented.                              | SC=<br>WC=<br>LB/RB=                           | 0<br>0<br>X                                 | 0<br>0<br>X                                 |
|      |                                     | IV Bus Immediate:<br>0 2 3 7 8 10 11 15<br>4 S R/L I<br>S=20-378 I=00-378                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | EXECute the instruction at the address deter<br>mined by catenating B high order bits of PC with<br>the 5 bits win of I and rotated I/ buds data (source)<br>specified by S. R/L specifies length of source data<br>with most significant bits set to zero. PC is not<br>incremented. | SC=<br>WC=<br>LB/RB=<br>LB/RB=                 | 0<br>0 0 if S=20-27<br>1 if S=30-37         | 0<br>0<br>X<br>X                            |
| NZT  | 5                                   | Register Immediate:         0         2 3         7 8         15           5         S         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I <td>If (S) <math>\neq</math> 0, jump to current page address offset<br/>by 1; otherwise PC + 1 - PC.<br/>If contents of register specified by S is Non-Zero<br/>then Transfer to address determined by catenat<br/>ing 5 high order bits of PC with 1; otherwise<br/>increment PC.</td> <td>SC=<br/>WC=<br/>LB/RB=</td> <td>0<br/>0<br/>X</td> <td>0<br/>0<br/>X</td> | If (S) $\neq$ 0, jump to current page address offset<br>by 1; otherwise PC + 1 - PC.<br>If contents of register specified by S is Non-Zero<br>then Transfer to address determined by catenat<br>ing 5 high order bits of PC with 1; otherwise<br>increment PC.                        | SC=<br>WC=<br>LB/RB=                           | 0<br>0<br>X                                 | 0<br>0<br>X                                 |
|      |                                     | IV Bus Immediate:<br>0 23 78 10 11 15<br>5 S R/L I<br>S=20-378 I=00-378                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | If right rotated IV bus data (source) is Non Zero<br>then Transfer to address determined by catenat<br>ing 8 high order bits of PC with 1; otherwise in<br>crement PC.                                                                                                                | SC=<br><u>W</u> C=<br><u>LB</u> /RB=<br>LB/RB= | 0<br>0 if S=20-27<br>1 if S=30-37           | 0<br>0<br>X<br>X                            |
| XMIT | 6                                   | Register Immediate:<br>0 2 3 7 8 15<br>6 D I<br>S≠20-378 I=000-3778                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Transmit I - S<br>TRANSMIT and store 8 bit binary pattern I to<br>register specified by D.                                                                                                                                                                                            | SC=<br>WC=<br>LB/RB=                           | 0<br>0<br>X                                 | 1 if D=07,17<br>0<br>1 if D=17              |
|      |                                     | IV Bus Immediate:<br>0 2 3 7 8 10 11 15<br>6 D R/L I<br>S=20.378 I=00.378                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | TRANSMIT binary pattern I to IV bus. Before<br>placement on IV bus, literal I is shifted as speci<br>fied by D and R/L bits merged with existing IV<br>bus data.                                                                                                                      | SC=<br>WC=<br>LB/RB=<br>LB/RB=                 | 0<br>0<br>X<br>X                            | 0<br>1<br>0 if S=20-27<br>1 if S=30-37      |
| JMP  | 7                                   | Address Immediate:<br>0 23 15<br>7 A<br>A=00000-177778                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Jump to Program Address A.<br>JUMP to program storage address A. A is stored<br>in the address register (AR).                                                                                                                                                                         | SC=<br>WC=<br>LB/RB=                           | 0<br>0<br>X                                 | 0<br>0<br>X                                 |

## SMS 300

- 2. For the JMP instruction, the full 13-bit address field from the JMP instruction is placed into the Address Register and copied into the Program Counter.
- 3. For the XEC and NZT instructions, the high order 5or 8-bits of the Program Counter are combined with 8- or 5-lower-order bits of ALU output (XEC or NZT) and placed in the Address Register. For the NZT instruction, it is also copied into the Program Counter.

### Table 4 Data Source/Destination Addresses





IV BUS DATA LENGTH SPECIFICATION

#### SYSTEM DESIGN USING THE INTERPRETER

Designing hardware around the SMS 300 Interpreter reduces to selecting a program storage device (ROM, PROM, etc.), selecting I/O devices (IV BYTE, MULTIPLEXORS, RAM, etc.), selecting clock mode (system driven or crystal controlled) and interfacing the Interpreter to these components, as shown in Figure 4.

#### System Clock

The Interpreter has an integrated oscillator which generates all necessary clock signals. The oscillator is designed to connect directly to a series resonant quartz crystal via pins X1 and X2. The crystal resonant frequency, f, is related to the desired cycle time, T, by the relationship f=2/T. For a 300 ns system, f=6.667 MHz.

In lower speed applications where the cycle time need not be precisely controlled, a capacitor may be connected between X1 and X2 to drive the oscillator. If cycle time is to be varied, X1 and X2 should be driven from complementary outputs of a pulse generator. Figure 5 shows a typical configuration. For systems where the Interpreter is to be driven from a master clock, the X1 and X2 lines may be interfaced to TTL logic as shown in Figure 6.

#### **Crystal characteristics**

| Туре:                        | Fundamental mode, series resonant |
|------------------------------|-----------------------------------|
| Impedance at<br>Fundamental: | 35 ohms maximum                   |
| Impedance at                 |                                   |
| harmonics and                |                                   |
| spurs:                       | 50 ohms minimum                   |

#### Halt, reset signals

#### HALT:

A low level at the  $\overline{HALT}$  input causes the Interpreter to stop processing after completion of the current instruction (end of quarter cycle when MCLK is high).  $\overline{HALT}$  does not inhibit MCLK or affect any internal registers. Normal operation begins with the next complete instruction cycle after the  $\overline{HALT}$  input goes high.

#### **RESET:**

A low level at the RESET input sets the program counter and address register to zero and inhibits MCLK. RESET must be applied for at least one full instruction cycle to insure both registers are cleared. MCLK occurs on first instruction cycle and normal operation begins with the second instruction cycle after the RESET input goes high.

## SMS 300

#### Example:

A specific example of a MicroController system, using the SMS 300 Interpreter – four SMS 360 IV Bytes, and two SMS 8205 ROMs is shown in Figure 4. Only eight components are required to build this MicroController system which contains 512 words of program storage, 32 TTL I/O connection points, and operates at a 300-ns instruction cycle time.



#### System Timing

The system instruction cycle time is determined by program storage access time, I/O register data/control delays, and Interpreter propagation delays. Instruction cycle time is normally constrained by two major propagation delay paths:

I. Program storage access time + instruction to address stable delay or

Program storage access time + I/O control input delay + I/O device access time, + IV Bus to address stable delay.

II. I/O control input delay + I/O device access time. These propagation path delay times must be consistent with the Interpreter internal clock times.

Interpreter internal clock intervals occur every quarter cycle of a complete instruction cycle. The Interpreter output MCLK is high during the last quarter cycle of every instruction cycle. Interpreter input operations (instruction data, IV Bus data) occur during the first two quarter cycles (INPUT PHASE). Interpreter output operations (address, IV Bus data) occur during the last two quarter cycles (OUT-PUT PHASE). Figure 7 illustrates typical timing waveforms for an instruction cycle. Interpreter propagation delays are shown in Figure 7 and quantified in Table 8.



#### Propagation path II delay time must be less than one quarter cycle. Interpreter delay times shown in Table 8 which are applicable are: MCLK TO SC/WC INPUT CONTROL and MCLK TO LB/RB INPUT CONTROL. These delays occur during the first part of the first quarter cycle as shown in Figure 7 and correspond to I/O control input delays.

The maximum I/O device access time is the difference between one quarter cycle time and the I/O control input delay. Using the values from Table 8, the required I/O device access time is determined by the following equations:

35ns + I/O device access  $\leq \frac{1}{4}$  (cycle time) EQ1

| 25ns + I/O device access $\leq \frac{1}{4}$ (cycle time) | EQ2 |
|----------------------------------------------------------|-----|
|----------------------------------------------------------|-----|

For a 300-ns instruction cycle time, I/O device access times must be less than 40ns and 50ns respectively. The SMS 360/361 IV Byte is an I/O register which satisfies the I/O device access time constraints.

Propagation path I determines the allowable program storage access time for a given instruction cycle time. The program storage access time is the smaller of these two equations:

- Program storage access  $\leq$  cycle time instruction to address stable EQ3
- Program storage access ≤ cycle time (I/O device access + I/O control input delay + IV Bus to address stable delay) EQ4

Therefore, a cycle time of 300ns requires a program storage access time of 85ns or less.

Tradeoffs can be made between I/O device access time and program storage access time. If the I/O device access and program storage access times are less than the limits determined in equations EQ1, EQ2 and EQ3, then EQ4 can be used to trade I/O device and program storage access times.

Propagation delays during the OUTPUT PHASE usually do not limit instruction cycle times. MCLK is normally used to control data entry into I/O devices on the IV Bus during the last two quarter cycles. The user must insure that data set-up time requirements of I/O devices are satisfied. Data output on the IV Bus will be stable for the duration of MCLK if the I/O device access time and instruction cycle time satisfy the following equation:

I/O device access + I/O control input delay + ½(cycle time) ≤ MCLK to IV Bus stable delay.

If the above inequality is not satisfied, the IV Bus data may be changing during MCLK.

### SPECIFICATIONS

Interpreter specifications are given in Tables 5 and 6, and Figure 8.

#### **Absolute Maximum Ratings**

| Supply Voltage V <sub>CC</sub> | / |
|--------------------------------|---|
| Logic Input Voltage            | / |
| Crystal Input Voltage          | / |

## Table 5AC Electrical Characteristics

| Delay Description                           | Propagation<br>Delay Limit | Cycle Time<br>Limit |  |  |  |
|---------------------------------------------|----------------------------|---------------------|--|--|--|
| X2 falling edge to MCLK falling edge        |                            |                     |  |  |  |
| MCLK to SC/WC input control                 | 25ns                       |                     |  |  |  |
| MCLK to SC/WC output control *              |                            | .5 (CYC) + 25ns     |  |  |  |
| INSTRUCTION to LB/RB input control          | 35ns                       |                     |  |  |  |
| MCLK to LB/RB input control                 | 35ns                       |                     |  |  |  |
| MCLK to LB/RB output control                |                            | .5 (CYC) + 35ns     |  |  |  |
| INSTRUCTION to IV BUS stable                | 225ns                      |                     |  |  |  |
| MCLK to IV BUS stable                       | 225ns                      |                     |  |  |  |
| IV BUS input stable to IV BUS output stable | 150ns                      |                     |  |  |  |
| INSTRUCTION to ADDRESS stable               | 215ns                      |                     |  |  |  |
| MCLK to ADDRESS stable                      | 215ns                      | .5 (CYC) + 40ns     |  |  |  |
| IV BUS to ADDRESS stable                    | 140ns                      |                     |  |  |  |
| ·                                           |                            |                     |  |  |  |
| MCLK falling edge to HALT falling edge      | ¼(CYC) - 40ns (max)        |                     |  |  |  |
| MCLK falling edge to HALT rising edge       | '4(CYC) - 40ns             |                     |  |  |  |
| MCLK falling edge to RESET falling edge     | %(CY0                      | C) (max)            |  |  |  |
| RESET rising edge to first MCLK             | 0 to 1                     | 0 to 1 CYC (max)    |  |  |  |

#### Table 6 DC Electrical Characteristics

| _                            |        |                         | Limits |           |       | 11-1-1- |
|------------------------------|--------|-------------------------|--------|-----------|-------|---------|
| Parameter                    | Symbol | Conditions              | Min.   | Typ.      | Max.  | Units   |
| High-level Input Voltage     | ∨ін    |                         |        | 1.1       |       |         |
| X1, X2                       |        |                         | .6     |           |       | V I     |
| All others                   |        |                         | 2      |           |       | V       |
| Low-level Input Voltage      | VIL    |                         |        |           |       |         |
| X1, X2                       | 1 1    |                         |        | 1.1       | .4    | V .     |
| All others                   |        |                         |        |           | .8    | v       |
| Input Clamp Voltage (Note 1) | VCL    | VCC = 4.75V             |        |           | 1.5   | v       |
|                              |        | I <sub>I</sub> = -10mA  |        |           |       | 1.00    |
| High-level Input Current     | Чн     |                         |        |           |       |         |
| X1, X2                       |        | Vcc = 5.25V             |        | 2700      |       | μA      |
|                              |        | VIH = .6V               |        |           |       | 1.0     |
| All others                   | 1 1    | VCC = 5.25V             | 1      | <1        | 50    | μA      |
|                              |        | VIH = 4.5V              |        |           |       |         |
| Low-level Input Current      | 11L    |                         |        | 1.1       |       |         |
| X1, X2                       |        | Vcc = 5.25V             |        | -2500     |       | μA      |
|                              |        | VIL = .4V               |        | 1 ( ) ( ) |       |         |
| IVB07                        | 1 1    | VCC = 5.25V             | 1      | -140      | -200  | μΑ.     |
|                              | 1      | VIL = .4V               |        |           |       |         |
| 10-115                       |        | VCC = 5.25V             |        | -880      | -1600 | μA      |
|                              | 1 1    | V1L = .4V               |        | 1         |       |         |
| HALT RESET                   |        | Vcc = 5 25V             |        | -230      | 400   | ıιA     |
|                              | 1 1    | VII = 4V                |        |           |       |         |
| ow-level Output Voltage      | Vol    |                         |        |           |       |         |
| A0-A12                       | , OL   | Vcc = 4 75V             |        | 35        | 55    | v       |
|                              | 1 1    | lou = 4.25mA            |        |           |       |         |
| All others                   |        | $V_{CC} = 4.75V$        |        | 35        | 55    | · v     |
|                              |        | 101 = 16mA              | l      |           | 100   |         |
| High-level Output Voltage    | Vou    | Vcc = 4.75V             | 24     |           |       | V       |
|                              |        | IOH = 3mA               |        |           |       |         |
| Short Circuit Output Current | los    | V <sub>CC</sub> = 5.25V | - 30   |           | 140   | mA      |
| (Note 2)                     |        |                         |        |           |       |         |
| Supply Voltage               | Vcc    |                         | 4.75   | 5         | 5.25  | v       |
| Supply Current               | 1cc    | V <sub>CC</sub> = 5.25V |        | 300       | 450   | mA      |

#### NOTES:

1. Crystal inputs X1 and X2 do not have clamp diodes.

2. Only one output may be grounded at a time.

(Limits apply for  $V_{CC}$  = 5V  $\pm$  5% and  $O^oC < T_A < 70^oC$  unless specificed otherwise.)



## SMS 300