Xerox Extended Performance RAD Storage System

Models 7231/7232

**Reference Manual** 



## **RAD ORDER CODES**

| Code<br>(Hexadecimal) | Function                                                                                                          |
|-----------------------|-------------------------------------------------------------------------------------------------------------------|
| 01                    | Write                                                                                                             |
| 02                    | Read (Report any transmission error at "count done")                                                              |
| 03                    | Seek                                                                                                              |
| 04                    | Sense                                                                                                             |
| 05                    | Check-write                                                                                                       |
| 12                    | Read (Terminate data transfer and report any transmission error at end of current sector if error is encountered) |
| 13                    | Test (for diagnostic purposes)                                                                                    |

.

### **Xerox Data Systems**

701 South Aviation Boulevard El Segundo, California 90245 213 679-4511



# Xerox Extended Performance RAD Storage System

# Models 7231/7232

# **Reference Manual**

90 15 57C

March 1972

Price: \$1.00

## **REVISION**

This publication 90 15 57C, is a revision of the Xerox Extended Performance RAD Storage System Reference Manual, 90 15 57B, dated January, 1970. The major change is the description of the diagnostic features provided by the Model 7231A02 Controller. A change in text from that of the previous manual is indicated by a vertical line in the margin of the page.

## **RELATED PUBLICATIONS**

| Title                                                      | Publication No. |
|------------------------------------------------------------|-----------------|
| Xerox Sigma 2 Computer/Reference Manual                    | 90 09 64        |
| Xerox Sigma 3 Computer/Reference Manual                    | 90 15 92        |
| Xerox Sigma 5 Computer/Reference Manual                    | 90 09 59        |
| Xerox Sigma 6 Computer/Reference Manual                    | 90 17 13        |
| Xerox Sigma 7 Computer/Reference Manual                    | 90 09 50        |
| Xerox Sigma 8 Computer/Reference Manual                    | 90 17 49        |
| Xerox Sigma 9 Computer/Reference Manual                    | 90 17 53        |
| Xerox Symbol/LN, OPS Reference Manual (Sigma 5–9)          | 90 17 90        |
| Xerox Symbol/LN, OPS Reference Manual (Sigma 2/3)          | 90 10 51        |
| Xerox Extended Symbol/LN, OPS Reference Manual (Sigma 2/3) | 90 10 52        |
| Xerox Meta-Symbol/LN, OPS Reference Manual                 | 90 09 52        |
| Xerox Macro-Symbol/LN, OPS Reference Manual                | 90 15 78        |

<u>Manual Content Codes:</u> BP – batch processing, LN – language, OPS – operations, RBP – remote batch processing, RT – real-time, SM – system management, TS – time-sharing, UT – utilities.

## CONTENTS

| 1. | GENERAL DESCRIPTION                | 1    |
|----|------------------------------------|------|
|    | Introduction                       | 1    |
| 2. | FUNCTIONAL DESCRIPTION             | 2    |
|    | Data Representation                | 2    |
|    | RAD States                         | 2    |
|    | Operational States                 | 2    |
|    | Conditions                         | 2    |
|    | Mode                               | 2    |
|    | Transitions Between States         |      |
|    | Data Transfer                      | 2    |
| 3. | PROGRAM INTERFACE                  | 3    |
|    | RAD Orders                         | . 3  |
|    | Addressing Format                  | 4    |
|    | Key Events                         | 4    |
|    | Start Input/Output                 | . 4  |
|    | Unusual End Conditions             | 4    |
|    | Channel End Conditions             | 4    |
|    | Not Operational Conditions         |      |
|    | Transmission Error Conditions      | . 5  |
|    | Incorrect Length Conditions        |      |
|    | RAD Status Response                | 5    |
|    | I/O Instruction Status Bits        |      |
|    | Device Status Byte                 | . 5  |
|    | Operational Status Byte            | 5    |
|    | Programming Considerations         | 5    |
|    | Information Protection             | . 5  |
|    | Sequence of Activity               | . 8  |
|    | RAD Faults and Recovery Procedures | . 8  |
|    | I/O Interrupt Environment          |      |
|    | Software Time-Out Values           | 15   |
|    | IOCD Flags                         | . 15 |

| I/O Operation Evaluation           | 15 |
|------------------------------------|----|
| I/O Faults and Recovery Procedures | 15 |
| Irrecoverable Errors               | 18 |

## **APPENDIX**

| Sigma | 5-9 | Programming | Example | 19 |
|-------|-----|-------------|---------|----|
| Sigma | 2/3 | Programming | Example | 22 |

### FIGURES

|    | Model 7231 RAD Controller and  |    |
|----|--------------------------------|----|
|    | 7232 Storage Unit              | iv |
|    | RAD Interior View              |    |
| 1. | Controlling System/RAD Actions | 9  |
|    | Write Order RAD Actions        |    |
| 3. | Read Order RAD Actions         |    |
| 4. | Seek/Sense Order RAD Actions   |    |
| 5. | Check-Write Order RAD Actions  | 13 |
| 6. | Test Order RAD Actions         | 14 |

## TABLES

| Characteristics                          | 1                                                                                                                                                                                                                                                                                                                                                                        |
|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RAD Controller State Transitions         | 2                                                                                                                                                                                                                                                                                                                                                                        |
| Test Mode Selection (7231A02 Controller) | 4                                                                                                                                                                                                                                                                                                                                                                        |
| RAD I/O Instruction Execution Response   | 6                                                                                                                                                                                                                                                                                                                                                                        |
| Status Response for SIO, TIO, and HIO    | 7                                                                                                                                                                                                                                                                                                                                                                        |
| Status Response for TDV and AIO          | 7                                                                                                                                                                                                                                                                                                                                                                        |
| Status Response for TDV in Test Mode     |                                                                                                                                                                                                                                                                                                                                                                          |
| Operation (7231A02 Controller)           | 8                                                                                                                                                                                                                                                                                                                                                                        |
| Operational Status Byte                  | 8                                                                                                                                                                                                                                                                                                                                                                        |
| Fault Testing Sequence                   | 16                                                                                                                                                                                                                                                                                                                                                                       |
| Recommended Recovery Procedures          | 18                                                                                                                                                                                                                                                                                                                                                                       |
|                                          | RAD Controller State Transitions         Test Mode Selection (7231A02 Controller)         RAD I/O Instruction Execution Response         Status Response for SIO, TIO, and HIO         Status Response for TDV and AIO         Status Response for TDV in Test Mode         Operation (7231A02 Controller)         Operations Status Byte         Fault Testing Sequence |



Model 7231 RAD Controller and 7232 Storage Unit



RAD Interior View

## **1. GENERAL DESCRIPTION**

#### INTRODUCTION

The Extended Performance RAD (Rapid Access Data) Storage System provides fast, high capacity, random-access memory for Xerox Sigma computers. RAD units may be used for system, scratch pad, or working storage for processing programs. In a time-sharing system, they may serve as permanent file storage, "swap" storage, and as a medium for storing real-time programs.

A RAD system consists of one Model 7231 Controller<sup>t</sup> and one to four storage units, Model 7232. The controller and one storage unit are in the same cabinet. Additional storage units are in separate cabinets.

The basic addressable unit of information is a sector of 1024 data bytes. There are 12 sectors to each track. A 7232 RAD unit has 512 tracks (see Table 1). Data is presented in 8-bit bytes to the RAD by the controlling system, and each byte is written serially on the selected sector. Access time is minimal because each track has a separate read/write head (average access time is 17 milliseconds).

Rotational delay may be reduced by sensing the unit's current position before initiating an input or output operation and then transferring data beginning immediately at the next sector to be accessed. If desired, a data record can overlap from sector to sector or from track to track; the RAD controller automatically performs sector and track incrementing.

The contents of RAD storage units are permanently protected against primary power failure. Also, "write-protect" switches prevent inadvertent destruction of recorded information due to programming error. Each switch inhibits writing on 32 adjacent tracks.

The term "RAD" in this manual indicates a device controller and storage unit. Any separate reference is specified by "controller" or "storage unit".

<sup>†</sup>Unless specified by Model 7231A02 Controller, the information in this manual applies to all Model 7231 Controllers. Model 7231A02 has the additional diagnostic features. To use this manual effectively, the reader should be familiar with the Sigma Computer Reference Manual (see Related Publications) applicable to his installation (particularly the input/output instructions and input/output operations sections).

#### Table 1. Characteristics

| Operating Characteristics         |                                              |  |
|-----------------------------------|----------------------------------------------|--|
| RAD file rotational speed         | 1774 rpm                                     |  |
| Total time per revolution         | 33.8 milliseconds                            |  |
| Inter-sector gap time             | 140 microseconds                             |  |
| Sector-to-sector time             | 2.81 milliseconds                            |  |
| Effective read/write<br>bit rate  | 3, 072, 000 bits/second                      |  |
| Byte transfer rate                |                                              |  |
| Single sector<br>Multiple sectors | 384,000 bytes/second<br>364,000 bytes/second |  |
| Byte capacity                     | 6,290,000 bytes (512 tracks)                 |  |
| Write protection                  | Each switch protects 32 tracks.              |  |
| Physical                          | Dimensions                                   |  |
| Height                            | 63 in.                                       |  |
| . Width                           | 32 in.                                       |  |
| Depth                             | 31 in.                                       |  |
| Weight (7231/7232)                | 1200 lb (approx.)                            |  |
| Environmental Characteristics     |                                              |  |
| Power requirements                |                                              |  |
| Service                           | 208 vac ± 10%,<br>60 ± 0.5 Hz, three-phase   |  |
| Start                             | 20 kva                                       |  |
| Run                               | 2000 watts                                   |  |
| Ambient temperature               | 50 <sup>°</sup> to 105 <sup>°</sup> F.       |  |
| Relative humidity                 | 10% to 90%                                   |  |

## 2. FUNCTIONAL DESCRIPTION

#### **DATA REPRESENTATION**

Data is presented to a RAD one byte at a time, and is written bit-serially on the designated sector. Similarly, data is read serially from a RAD and assembled in its buffer register for presentation to the controlling system, a byte at a time. (See "RAD Orders" and "Addressing Format".)

#### **RAD STATES**

The RAD's initial operational state depends on its power status. If all power is off, it is removed from the line ("not operational" state). Any attempt to access it results in a response of "No I/O address recognition" to the I/O instruction. The status response, if requested, is unpredictable under these conditions.

#### **OPERATIONAL STATES**

When required power is on, the RAD enters the "automatic" mode and the "ready" condition. The exact RAD condition may be determined by examining the status response to one of the instructions, START INPUT/OUTPUT (SIO), HALT INPUT/OUTPUT (HIO), or TEST INPUT/OUTPUT (TIO). Other I/O instructions, TEST DEVICE (TDV) and ACKNOWL-EDGE INPUT/OUTPUT INTERRUPT (AIO), provide additional specific status indications (see "RAD Status Response").

A brief explanation of RAD conditions and mode follows.

#### CONDITIONS .

<u>Ready</u>. The "ready" condition is entered when required power is initially turned on. In this condition, an SIO instruction can be accepted by the RAD controller and executed, provided that no interrupt is pending.

Busy. In this condition, the RAD controller has already accepted an SIO instruction. A new SIO will not be accepted until the current operation is completed and no device interrupt is pending.

#### MODE

Automatic. The RAD is in the "automatic" mode as long as required power is on ("ready-automatic" or "busyautomatic").

#### **TRANSITIONS BETWEEN STATES**

Table 2 summarizes the allowable state transitions and the conditions required to cause them.

| Table 2. | RAD Controller State Transitions |
|----------|----------------------------------|
|          |                                  |

| Next<br>State<br>Present<br>State | Not<br>Operational     | Ready<br>Automatic                                                       | Busy<br>Automatic |
|-----------------------------------|------------------------|--------------------------------------------------------------------------|-------------------|
| Not                               |                        | Power is                                                                 | Not               |
| Operational                       |                        | turned on                                                                | possible          |
| Ready                             | Power is               |                                                                          | SIO has been      |
| Automatic                         | turned off             |                                                                          | accepted          |
| Busy<br>Automatic                 | Power is<br>turned off | Operation<br>completed,<br>or HIO, or<br>I/O reset<br>signal<br>received |                   |

#### **DATA TRANSFER**

A RAD operation is initiated by the controlling system with a START INPUT/OUTPUT OPERATION (SIO) instruction if all the following conditions are satisfied:

- 1. Input/output address recognition exists.
- 2. The RAD is in the "ready" condition.
- 3. No RAD interrupt is pending.

If these are satisfied, the RAD enters the "busy" condition. The RAD controller now initiates the transfer of data to or from the RAD storage unit as specified by the order (Write or Read) until the required number of bytes have been transferred. The operation then terminates, and the RAD returns to the "ready-automatic" state. The operation may also be terminated by:

- 1. An Input/Output Processor (IOP) Halt<sup>t</sup>, generated by the IOP<sup>t</sup> on certain error conditions (in which case all data may not have been transferred).
- 2. A HALT I/O (HIO) instruction (in which case all data may not have been transferred).

Following an HIO or IOP Halt<sup>†</sup>, the RAD is in a "readyautomatic" state.

<sup>t</sup>Not applicable to Sigma 2

## **3. PROGRAM INTERFACE**

#### RAD ORDERS

The RAD contains an address register that selects the track and sector to be accessed. This register is initially loaded by executing a Seek order. During a data transfer, if more bytes are transferred than can be contained in one sector (1024 bytes) the address register is automatically incremented so that the next sector is addressed. The address register is cleared by means of the I/O RESET switch (Sigma 5/7) or RESET position of the INITIALIZE switch (Sigma 2/3). An error results, however, if the address register is incremented when addressing the last available sector. This error condition also occurs if a programmer tries to use a Seek order to load the address register with a nonexistent disc address.

Upon completion of a data transfer, the address register is incremented so that it addresses the sector following the last one involved in the data transfer.

During a write operation, each byte received is summed to form a parity checksum. This sum is always written in the last 2 byte positions of the sector, even if less than 1024 bytes are transmitted. During a read operation, the data is summed as it is read and the result is compared with the parity checksum. Failure to compare results in an error condition.

The seven valid orders are:

Order Action

X'01' Write The Write order causes the RAD unit to record the number of bytes specified in the command doubleword, starting at the track and sector address currently selected by the RAD controller address register (this address is specified by the previous Seek order or the last sector involved in the data transfer incremented by one). Transmission continues until the computer indicates to the storage unit that the entire record has been transferred. If the transmitted information does not completely fill the last sector, zeros are written into the remainder of the sector. If a write operation is attempted in a protected area, the operation is not performed and the condition is immediately reported to the controlling system (see "Addressing Format" and "RAD Status Response" in this section).

X'02' Read

This Read order causes the RAD to read the bytes specified in the command doubleword, starting at the track and sector address currently selected by the RAD controller address register (this address is specified by the previous Seek order or the last sector involved in the data transfer incremented by one). The data is stored in core memory beginning at the location specified by the command doubleword. Parity check errors are signalled at the end of the logical record.

| Order |
|-------|
|-------|

Action

X'12' Read This Read order reads the number of bytes specified in the command doubleword from the track and sector currently selected by the RAD controller address register (this address is specified by the previous Seek order or the last sector involved in the data transfer incremented by one). The data is stored in core memory starting at the location specified by the command doubleword. Parity check errors are signalled at the end of the sector in which they occur.

- X'03' Seek The Seek order causes two bytes to be sent to the RAD where they are loaded into the RAD controller address register. The controller then directs any subsequent read/ write operation to begin at this address. An "incorrect length" indication is generated if a byte count other than 2 is specified in the I/O doubleword associated with the Seek order.
- X'04' Sense The Sense order causes the storage unit to transmit three bytes of position and status information into core memory. The first two bytes are the contents of the RAD address register currently stored in the controller. The first bit of the first byte indicates whether the track associated with the current track address is "write-protected". The third byte indicates the current rotational position. Incorrect length indication is generated if a byte count other than 3 is specified in the I/O doubleword associated with the Sense order.

The Sense order also causes a sector unavailable error if the address register has incremented beyond the last available sector.

X'05' Checkwrite The Check-write order is used to verify recorded data. It causes data to be sent to the RAD controller by the controlling system where it is compared with that being read from the RAD. In the event that a byte does not compare, a "transmission error" signal is transmitted to the controlling system, and the data transfer is terminated. Data on the RAD and in core storage are not recorded or modified, but only compared.

X'13' Test (for diagnostic purposes) The 7231A02 controller requests one byte of data from the controlling system. The byte determines the test mode to be entered or resets the test mode indicators (see Table 3). The program signals "count done" after this data transfer. Succeeding orders are

| Order                 | Action                                                                      |                                                                                                                                                                        |  |
|-----------------------|-----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| X'13' Test<br>(cont.) | decoded as described above with the fol-<br>lowing test mode modifications: |                                                                                                                                                                        |  |
|                       | Test Mode 1                                                                 | Data is transferred to or<br>from the Fast Access Mem–<br>ory (FAM), as determined by<br>bit 7 of the above orders.                                                    |  |
|                       | Test Mode 2<br>(Check-<br>write)                                            | The controller simulates a<br>check-write operation by<br>comparing the contents of<br>the byte register with data<br>received from the control-<br>ling system.       |  |
|                       | Test Mode 2<br>(Read)                                                       | The controller simulates a<br>Read order by reading the<br>contents of the byte reg-<br>ister. If the modifier bit is<br>set, the controller forces a<br>parity error. |  |

Table 3. Test Mode Selection (7231A02 Controller)

| Bit<br>Position | Function         | State | Meaning                                                                                     |
|-----------------|------------------|-------|---------------------------------------------------------------------------------------------|
| 3,4             | Reserved         | 0     | These bits are cur-<br>rently zero; however,<br>they may be used in<br>future enhancements. |
| 5,6;7           | Select Test Mode | 001   | Test Mode 1 is selected.                                                                    |
|                 |                  | 010   | Test Mode 2 is selected.                                                                    |
|                 |                  | 100   | The test mode mod-<br>ifier bit is set.                                                     |
|                 |                  | 000   | The test mode indi-<br>cators are reset.                                                    |

#### ADDRESSING FORMAT

The format of the two bytes sent to the RAD by a Seek order is:

|   | Byte 1 |     | Ву  | te 2   |
|---|--------|-----|-----|--------|
|   | Track  |     |     | Sector |
| 0 |        | 7 0 | 3 4 |        |

The format of the three bytes received on a Sense order is:

|   | Byte 1 | Byte | e 2    | Byt | e 3               |
|---|--------|------|--------|-----|-------------------|
| s | Track  |      | Sector |     | Current<br>Sector |
| 0 | 7      | 0 3  | 4 7    | 0 3 | 4 7               |

where

S is the setting of the write-protect switch for the indicated track (0=not write-protected; 1=write-protected).

- Track is the track number currently contained in the RAD controller address register.
- Sector is the sector number currently contained in the RAD controller address register.
- Current sector is the current sector position of the RAD.

#### **KEY EVENTS**

The key events that occur during a RAD operation are described in the following paragraphs. No chronological order of occurrence should be assumed from the order of presentation.

#### **START INPUT/OUTPUT**

A RAD operation is initiated with the execution of an SIO instruction by the controlling system. If I/O address recognition exists and the RAD is in the "ready" condition with no interrupt pending, the controlling system sets its "I/O address recognition" and "SIO accepted" indicators. The RAD then advances from the "ready" to the "busy" condition. It then requests an order byte from the controlling system and proceeds with the operation defined by the order byte.

#### UNUSUAL END CONDITIONS

After receiving an order, the RAD returns an "unusual end" indication to the controlling system when any of the following conditions occurs:

- 1. Invalid order code.
- 2. Not operational.
- 3. Incrementing the RAD controller address register beyond the last available sector in the current RAD unit.
- 4. Nonexistent "Seek" address.
- 5. Attempting to write on a write-protected track.
- 6. Transmission data error.

#### **CHANNEL END CONDITIONS**

After receiving an order from the controlling system, the RAD signals "channel end" to the controlling system when

all data has been transferred or when an "unusual end" condition occurs while a data transfer is in process.

#### NOT OPERATIONAL CONDITIONS

Conditions that cause the RAD to become "not operational" are

- 1. Absence or failure of ac or dc power.
- 2. RAD unit off-line for testing purposes.

#### TRANSMISSION ERROR CONDITIONS

The RAD can detect and report transmission errors to the controlling system. Conditions causing this error are

- 1. Failure of the end of sector parity check during a Read or Check-write operation.
- 2. Failure of a data comparison on a Check-write operation (the parity byte is also automatically compared).
- 3. A data overrun; the controlling system has failed to maintain the data transfer rate required by the RAD during the execution of the previous Read, Write, or Check-write order.
- 4. Failure to recognize a "sync" pattern on a Read or Check-write order.

#### **INCORRECT LENGTH CONDITIONS**

The RAD can detect and report incorrect length errors to the controlling system. Conditions causing this error are

- A byte count other than 2 has been specified in the I/O doubleword associated with a Seek order.
- 2. A byte count other than 3 has been specified in the I/O doubleword associated with a Sense order.
- 3. The last Read, Write, or Check-write order did not specify a byte count that was an integral multiple of 1024 bytes.

#### **RAD STATUS RESPONSE**

The RAD system returns various status flags in response to computer-executed I/O instructions. A detailed explanation of the I/O instructions and their status information is contained in the reference manuals for Sigma computers.

#### **I/O INSTRUCTION STATUS BITS**

The execution of an I/O instruction by the controlling system provides two bits of information (condition codes) pertaining to the general status of the addressed I/O device and its controller. Table 4 lists the possible status bit settings provided by the execution of each I/O instruction and the significance of each setting.

#### **DEVICE STATUS BYTE**

Eight bits of status information are made available to the controlling system in response to the execution of an I/O instruction. Tables 5,6, and 7 show the significance of each status flag returned to the controlling system by the RAD.

#### **OPERATIONAL STATUS BYTE**

The Operational Status Byte generated at the end of each I/O operation also provides indicators to the controlling system. See Table 8.

#### **PROGRAMMING CONSIDERATIONS**

This RAD system is designed to permit track switching and order modification (read to write and vice-versa on Sigma 5-9) during the gap between sectors. The command chaining feature of the I/O system must be used.<sup>†</sup>

Frequent data chaining (small byte counts) or frequent use of test instruction loops (TIOs and TDVs) cause a reduction of the available I/O system transfer rate due to the additional communication between the I/O section and the central processor and/or memory required for either kind of task. This can result in a reduction of as much as 50 percent and, therefore, can cause frequent data overruns.

When "immediate" mode transfer techniques are used (data transmission at the next available sector) the programmer must add <u>1</u> to the sector number received as a result of the Sense order. This procedure ensures one sector time (2.81 milliseconds) for the programmer to prepare the command list for the subsequent data transfer. Command chaining should be used between the ensuing Seek order and the related data operation, i.e., Read, Write or Check-write. If command chaining is not used, <u>2</u> must be added to the sector number received from the Sense order, or the time of one revolution of the RAD will be lost before data transfer is initiated.

#### **INFORMATION PROTECTION**

The contents of RAD storage units are protected in case of primary power failure; recorded information is not lost or altered.

"Write-protect" switches prevent inadvertent destruction of recorded data due to programming error. These toggle switches are located on a panel inside the cabinet. Writing is inhibited with the switch in the "up" position. Each switch protects 32 tracks. The first switch inhibits writing on tracks 0 through 31; the second inhibits writing on tracks 32 through 63, etc.

<sup>&</sup>lt;sup>t</sup>Command chaining not available on the Sigma 2/3 I/O system.

| Table 4. | rad I/O | Instruction | Execution | Response |
|----------|---------|-------------|-----------|----------|
|----------|---------|-------------|-----------|----------|

|             | C        | ode <sup>t</sup> |                                                                                                         |
|-------------|----------|------------------|---------------------------------------------------------------------------------------------------------|
| Instruction | CC1 or O | CC2 or C         | Significance                                                                                            |
| SIO         | 0        | 0                | I/O address recognized and SIO accepted.                                                                |
|             | 0        | 1                | I/O address recognized, but SIO not accepted (i.e., RAD was already "busy" or an interrupt is pending). |
|             | 1        | 0                | RAD attached to a "busy" selector IOP (not applicable to Sigma 2/3 computers).                          |
|             | 1        | 1                | I/O address not recognized.                                                                             |
| ню          | 0        | 0                | I/O address recognized and RAD was not "busy" when halt occurred.                                       |
|             | 0        | 1                | I/O address recognized and RAD was "busy" when halt occurred.                                           |
|             | 1        | 0                | Invalid code.                                                                                           |
|             | 1        | 1                | I/O address not recognized.                                                                             |
| TIO         | 0        | 0                | I/O address recognized and SIO can be accepted.                                                         |
|             | 0        | 1                | I/O address recognized, but SIO cannot be accepted.                                                     |
|             | 1        | 0                | RAD attached to a "busy" selector IOP (not applicable to Sigma 2/3 computers).                          |
|             | 1        | 1                | I/O address not recognized.                                                                             |
| TDV         | 0        | 0                | I/O address recognized and previous operation not terminated because of a "not operational" condition.  |
|             | 0        | 1                | I/O address recognized, but previous operation terminated because of a "not operational" condition.     |
|             | 1        | 0                | RAD attached to a "busy" selector IOP (not applicable to Sigma 2/3 computers)                           |
|             | 1        | 1                | I/O address not recognized.                                                                             |
| AIO         | 0        | 0                | Normal interrupt condition present (no "unusual end").                                                  |
|             | 0        | 1                | Unusual interrupt condition present ("unusual end").                                                    |
|             | 1        | 0                | Invalid code.                                                                                           |
|             | 1        | 1                | No interrupt condition present.                                                                         |

<sup>t</sup>"CC1" and "CC2" refer to condition code bits in Sigma 5-9 computers; "O" represents the Overflow bit and "C" represents the Carry bit in Sigma 2/3 computers.

1

| Bit<br>Position | Function                   | State | Meaning                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----------------|----------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0               | Interrupt Pending          | 1     | Interrupt pending (issued but not yet acknowledged by an AIO<br>instruction). The RAD continues transmitting data (if specified)<br>until current operation completed (all data transferred or op-<br>eration terminated due to error condition). Does not accept<br>new SIO until this interrupt has been acknowledged; new order<br>can be accepted, however, if command chaining specified,<br>even though interrupt may be pending. Interrupt cleared by<br>executing an AIO or HIO. |
| 1,2             | Device Condition           | 00    | RAD "ready".                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                 |                            | 01    | RAD "not operational".                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                 |                            | 10    | RAD unavailable — not applicable.                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                 |                            | 11    | RAD "busy".                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 3               | Mode – Automatic or Manual | 1     | Always in "automatic" mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 4               | Device Unusual End         | 1     | Execution of previous order terminated due to "unusual end" condition.                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 5,6             | RAD Controller Condition   | 00    | RAD controller "ready".                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                 |                            | 01    | RAD controller "not operational" – not applicable.                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                 |                            | 10    | RAD controller unavailable – not applicable.                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                 |                            | 11    | RAD controller "busy".                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 7               | Reserved                   | 0     | This bit is currently zero; however, it may be used in future enhancements.                                                                                                                                                                                                                                                                                                                                                                                                              |

Table 5. Status Response for SIO, TIO, and HIO

### Table 6. Status Response for TDV and AIO

| Bit<br>Position | Function                | State | Meaning                                                                                                                                                                                                                                                                                                               |
|-----------------|-------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0               | Data Overrun            | 1     | A data overrun has occurred during execution of the previous order.                                                                                                                                                                                                                                                   |
| 1               | Reserved                | 0     | This bit is currently zero; however, it may be used in future enhancements.                                                                                                                                                                                                                                           |
| 2               | Sector Unavailable      | 1     | RAD controller address register was incremented beyond last<br>available sector during previous order, or Seek order loaded<br>RAD controller address register with value greater than last<br>available sector, or Sense order was issued after data transfer<br>that accessed the last available sector on the RAD. |
| 3               | Write-protect Violation | 1     | Previous Write order attempted to write on a track that was write-protected.                                                                                                                                                                                                                                          |
| 4               | Missed "Sync" Pattern   | 1     | This bit is for diagnostic use only.                                                                                                                                                                                                                                                                                  |
| 5 <b>-</b> 7    | Reserved                | 0     | These bits are currently zeros; however, they may be used in future enhancements.                                                                                                                                                                                                                                     |

| Table 7. Status Response for TDV in Test Mode Operation (A | 7231A02 Controller) |
|------------------------------------------------------------|---------------------|
|------------------------------------------------------------|---------------------|

| Bit<br>Position | Function                         | State | Meaning                                                                             |
|-----------------|----------------------------------|-------|-------------------------------------------------------------------------------------|
| 0,1,2           | Test Mode Responses <sup>t</sup> | 000   | Normal TDV response (see Table 4).                                                  |
|                 |                                  | 001   | Parity register returned for controlling system.                                    |
|                 |                                  | 010   | Track register bits 0 through 4 returned to controlling system.                     |
|                 |                                  | 100   | Track register bits 5 through 8 and sector register returned to controlling system. |
| 3-7             | See Table 3.                     |       |                                                                                     |

| Table 8. Operational Status Byt |
|---------------------------------|
|---------------------------------|

| Function           | State | Meaning                                                                                                                  |
|--------------------|-------|--------------------------------------------------------------------------------------------------------------------------|
| Transmission Error | 1     | One of the conditions specified under "Transmission Error Conditions" has occurred since previous order received by RAD. |
| Incorrect Length   | 1     | An incorrect length condition has occurred since previous order received by RAD.                                         |
| Chaining Modifier  |       | Not applicable.                                                                                                          |
| Channel End        | 1     | RAD has terminated its operation for any of the reasons listed under<br>"Channel End Conditions".                        |
| Unusual End        | 1     | RAD has terminated its operation for any of the reasons listed under<br>"Unusual End Conditions".                        |
| Reserved           | 0     | The other bits are currently zeros; however, they may be used in future enhancements.                                    |

For the bit positions of these functions in the Operational Status Byte, see the applicable Sigma Computer Reference Manual.

#### SEQUENCE OF ACTIVITY

Figures 1 through 6 illustrate the sequential relationship of the key events that occur during RAD operations.

#### **RAD FAULTS AND RECOVERY PROCEDURES**

The following information, unless otherwise noted, is applicable for a RAD I/O system operating with a Xerox Sigma 2, 3,5,6,7,8, or 9 computer.

This information describes how to evaluate the status response and condition code bits associated with specific I/O instructions to determine whether a RAD I/O operation has been completed successfully or terminated due to a fault condition. Detailed information is also provided for evaluating failing  $\rm I/O$  operations in a prescribed sequence and taking appropriate corrective action.

It is assumed that RAD operations are performed in an I/O interrupt environment and that the status response and condition code bits of ACKNOWLEDGE INPUT/OUTPUT INTERRUPT (AIO) and TEST DEVICE (TDV) instructions after an I/O interrupt provide sufficient information to determine if the RAD operation was successful. For failing RAD operations, additional information is obtained from the status response and condition code bits of a TEST INPUT/OUTPUT (TIO) instruction. Note that before the status of any I/O instruction may be used for testing purposes, the condition codes returned with the I/O instruction must be tested to verify that the I/O instruction has been successfully executed and that the status information is available in the register.







Figure 2. Write Order RAD Actions

•



Figure 3. Read Order RAD Actions



Figure 4. Seek/Sense Order RAD Actions



Figure 5. Check-Write Order RAD Actions





Additional assumptions are that a fault can be attributed to a specific RAD order (i.e., Seek, Sense, etc.) and for multisector operations, the failing sector can be determined.

In the case of command lists, a sequence of operations may be performed before the I/O interrupt occurs and status information is available. When an error occurs, the command list sequence is terminated and the failing order (operation) can be determined from the TIO current command address. The programming system then has its choice of repeating the entire command list or rebuilding the command list (bypassing all nonfailing surface operations) to repeat the operation which failed.

#### **I/O INTERRUPT ENVIRONMENT**

The I/O interrupt environment is established by setting flags within the Input/Output Command Doublewords (IOCDs) of the command lists and by using specified timeout delays within software time-out routines.

#### SOFTWARE TIME-OUT VALUES

The recommended software time-out delay for RAD operations is a minimum of one second.

#### IOCD FLAGS

The setting of the IOCD flags depends on the type of computer system.

Sigma 2/3 IOCD Flag. The Interrupt flag (I) is set to a 1 in every IOCD. This permits an I/O interrupt to be requested whenever a "channel end" or "unusual end" condition occurs. If data chaining is specified, the Interrupt flag should be set to a 1 only in the last IOCD of the command list.

Sigma 5-9 IOCD Flags. When the RAD is operating with a Sigma 5, 6, 7, 8, or 9 computer, the following flags must be set:

- ICE (Interrupt at Channel End). This flag is set to a 1 only in the last IOCD of a command list.
- IUE (Interrupt at Unusual End). This flag is set to a 1 in all IOCDs.
- HTE (Halt on Transmission Error). This flag is set to a 1 in all IOCDs.
- SIL (Suppress Incorrect Length). This flag is set to a 1 whenever an incorrect length indication is to be inhibited from causing an IOP Halt and subsequent unusual end I/O interrupt. An incorrect length indication is generated whenever any of the following conditions occurs:
  - 1. During a Read, Write, or Check-write operation when the number of data bytes is not an integral multiple of 1024 bytes.

- 2. During a Seek operation when a byte count other than 2 is specified.
- 3. During a Sense operation when a byte count other than 3 is specified.

#### **I/O OPERATION EVALUATION**

By evaluating the status response and condition code bits obtained by executing AIO and TDV instructions after an I/O interrupt, a decision may be made as to whether the I/O operation was completed successfully or terminated due to a fault condition.

For Sigma 2/3 Computer Systems Only. A RAD I/O operation may be considered successful if all the status response and condition code bits are as described below:

- 1. After an AIO instruction, the Overflow and Carry indicators are both 0.
- 2. After a TDV instruction, the Overflow and Carry indicators are both 0.
- 3. The Error flag in the odd I/O channel register (assigned to RAD) is 0.
- 4. Bits 0, 1, and 4 in the even I/O channel register (assigned to RAD) are all 0.

For Sigma 5-9 Computer Systems Only. A RAD I/O operation may be considered successful if all the status response and condition code bits are as described below:

- 1. After an AIO instruction, condition code bits CC1 and CC2 are both 0.
- 2. After an AIO instruction, Operational Status Byte bits 8-15 are all 0.
- 3. After a TDV instruction, condition code bits CC1 and CC2 are both 0.
- 4. After a TDV instruction, Operational Status Byte bits 8-15 are all 0.

In either case (Sigma 2/3 or Sigma 5-9 computer systems), if one or more of the specified bits are not 0, a TIO instruction must be issued to obtain the state of the RAD.

#### I/O FAULTS AND RECOVERY PROCEDURES

Status information that is obtained by executing AIO, TDV, and TIO instructions after an I/O interrupt is evaluated in a prescribed manner as listed in Table 9. Column 1 provides a summary description of the fault when the specified bits are not 0 (indicating generally that a fault condition has occurred). Column 2 shows specific bit configurations and a detailed description of a fault condition. Thus, the first 2 columns of Table 9 permit a fault condition to be defined as a function of the status response and condition code bits.

### Table 9. Fault Testing Sequence

|                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                           |      |       | ing        |            |       |   |             |                                                                         |
|----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|------------|------------|-------|---|-------------|-------------------------------------------------------------------------|
| Sequence and Summary Description                                                                                                                         | Configuration and Significance of Status Bits                                                                                                                                                                                                                                                                                             | Seek | Sense | Read X'02' | Read X'12' | Write |   | Check-write | Recommended Correctiv<br>Action (see Table 10)                          |
| <u>Step 1.</u> Performed only if TIO 5,6 ≠ 00<br>indicating that controller is not ready<br>(applicable to all computer systems).                        | TIO 5,6 = 01 or TIO 5,6 = 10<br><u>Not defined.</u> The controller is not ready immediately<br>after an I/O interrupt.                                                                                                                                                                                                                    | x    | ×     |            |            |       |   |             | Recovery Procedure 2.<br>Recovery Procedure 3.                          |
|                                                                                                                                                          | TIO 5,6 = 11<br>Busy. The controller failed to return to the ready state<br>immediately after the I/O interrupt due to a hardware<br>malfunction or because the command list is coded with<br>multiple interrupts.                                                                                                                        | x    | ×     |            |            |       |   |             | Recovery Procedure 2.<br>Recovery Procedure 3.                          |
| Step 2. Performed only if TIO 1, $2 \neq 00$<br>indicating that device is not ready<br>(applicable to all computer systems).                             | TIO 1, 2 = 01<br><u>Not Operational</u> . The device is not operational due to<br>a power failure or because the device has been placed<br>in the off-line state. Both conditions are considered to<br>be hardware molfunctions.                                                                                                          | ×    | x     | ×          | x          | x     | , | <           | Recovery Procedure 1<br>for all failing orders.                         |
|                                                                                                                                                          | TIO 1, 2 = 10<br>Not defined. The device is not ready immediately after<br>an $1/O$ interrupt.                                                                                                                                                                                                                                            | ×    | x     | x          | x          | x     | , | <           | Recovery Procedure 2.<br>Recovery Procedure 3.                          |
|                                                                                                                                                          | TIO 1,2 = 11<br>Busy. The device failed to return to the ready state due<br>to a hardware malfunction or the command list is coded<br>with multiple interrupts.                                                                                                                                                                           | x    | x     | ×          | ×          | x     | , | ĸ           | Recovery Procedure 2.<br>Recovery Procedure 3.                          |
| Step 3A. Performed only if Error flag ≠0<br>indicating a parity error (applicable to<br>Sigma 2/3 computer systems only).                                | Error flag = 1<br>The Error flag in the odd channel register indicates that<br>a parity error has been detected on bytes received during<br>an input operation, or a memory parity error was detected<br>during an output operation.                                                                                                      | x    | x     | x          | x          | ×     | , | <           | Recovery Procedure 2.<br>Recovery Procedure 3.                          |
|                                                                                                                                                          | <ol> <li>For Sigma 3 only. The following errors generate an IOP<br/>Halt to the device controller:</li> <li>Detecting the memory parity error while fetching an<br/>order code from memory on order out.</li> <li>Detecting a memory parity error while fetching a new<br/>IOCD from memory during a later chaining operation.</li> </ol> |      |       |            |            |       |   |             |                                                                         |
| Step 3B. Performed only if TDV 10, 11,<br>12, and 13 ≠ 0000 indicating an IOP opera-<br>tional error (applicable to Sigma 5-9<br>computer systems only). | TDV 11 = 1<br>Memory Address Error. This error may be due to a hardware<br>malfunction or programming error.                                                                                                                                                                                                                              | ×    | x     | x          | x          | x     | , | <           | Recovery Procedure 2.<br>Recovery Procedure 3.                          |
|                                                                                                                                                          | TDV 12 = 1<br>IOP Memory Error. This error is due to a hardware<br>malfunction.                                                                                                                                                                                                                                                           | ×    | ×     | x          | ×          | x     | , | <           | Recovery Procedure 2.<br>Recovery Procedure 3.                          |
|                                                                                                                                                          | TDV 13 = 1<br><u>IOP Control Error.</u> This error is due to a hardware malfunc-<br>tion or programming error.                                                                                                                                                                                                                            | ×    | x     | x          | x          | x     | > | <           | Recovery Procedure 2.<br>Recovery Procedure 3.                          |
|                                                                                                                                                          | TDV 10 = 1<br><u>Transmission Memory Error.</u> This error is due to a hardware<br>malfunction.                                                                                                                                                                                                                                           | ×    | x     | x          | x          | x     | , | <           | Recovery Procedure 2.<br>Recovery Procedure 3.                          |
| Step 4. Performed only if TDV 2≠0<br>indicating that a sector is unavailable<br>(applicable to all computer systems).                                    | TDV 2 = 1<br><u>Sector Unavailable</u> . The surface address of the Seek opera-<br>tion is outside the range of available sectors, or the current<br>surface operation has been aborted because the previous<br>surface operation has incremented the surface address beyond<br>the last available sector.                                | ×    | ×     | x          | ×          | ×     | × | <           | Recovery Procedure 2.<br>Recovery Procedure 4.<br>Recovery Procedure 3. |

| i a de la constante de la const                                                                                                                        | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |      |       | ling       |            |       |             |                                                 |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|------------|------------|-------|-------------|-------------------------------------------------|
| Sequence and Summary Description                                                                                                                                                                                                       | Configuration and Significance of Status Bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Seek | Sense | Read X'02' | Read X'12' | Write | Check-write | Recommended Corrective<br>Action (see Table 10) |
| <u>Step 5.</u> Performed only if TDV 3≠0<br>indicating a Write Protect violation<br>(applicable to all computer systems).                                                                                                              | TDV 3 = 1<br>Write Protect Violation. The addressed sector is write<br>protected by manual hardware switches. The Write opera-<br>tion has been aborted.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |      |       |            |            | x     |             | Recovery Procedure 4.                           |
| Step 6.       Performed for Sigma 2/3 computer systems only if OSB 0 ≠ 0.         Parformed for Sigma 5-9 computer systems if TDV 9 ≠ 0.         Note:       OSB = Operational Status Byte.         OSB = Operational Status Byte      | <ul> <li>OSB 0 = 1 or TDV 9 = 1</li> <li><u>Transmission Data Error.</u> This error may be caused by any of the following:</li> <li><u>Data Overun.</u> When the system fails to maintain data transfer rate required during Read, Write, or Checkwrite operations (TDV 0 will be set to a 1).</li> <li><u>Check-write Error.</u> When a data or parity error is detected during a Check-write operation.</li> <li><u>Sync Pattern Error</u>. The controller failed to synchronize with the device's data at the beginning of a surface (Read or Write) operation.</li> <li><u>Sector Parity Error</u>. The sector data parity failed to compare to the expected parity during a Read operation.</li> <li>Interface Parity Error (Model 7231A02 only). A controller-device communication parity error has been detected.</li> </ul> | ×    | ×     | [          | ×          | ×     | x           | Recovery Procedure 2.<br>Recovery Procedure 3.  |
| Step 7. Performed only if TIO 4≠0<br>indicating an unusual end (applicable<br>to all computer systems).                                                                                                                                | <ul> <li>TIO 4 = 1</li> <li><u>Unusual End.</u> If none of the above error indications are present, then the current operation was terminated with an unusual end due to any of the following:</li> <li>1. Invalid order.</li> <li>2. Power failure.</li> <li>3. Incorrect Seek byte count (other than 2).</li> <li>4. Incorrect Sense byte count (other than 3).</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                        | ×    | ×     |            | x          | x     | ×           | Recovery Procedure 2.<br>Recovery Procedure 3.  |
| Step 8. Performed only if the condition<br>codes for a TDV instruction are CC1,<br>CC2 $\neq$ 00 (Sigma 5-9) or if the Overflow<br>and Carry indicators are O, C $\neq$ 00<br>(Sigma 2/3).<br>Step 9. Performed only if TDV 8 $\neq$ 0 | TDV CC1, CC2 = 01 or TDV O, C = 01<br>Operational Fault. The previous operation was terminated<br>with a fault condition attributable to a hardware malfunction.<br>TDV 8 = 1 or OSB 1 = 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | ×    | x     |            | x          | x     | ×           | Recovery Procedure 2.<br>Recovery Procedure 3.  |
| Step Y Performed only if IDV 8 ≠ 0<br>indicating an incorrect length error<br>(Sigma 5-9) or if OSB 1 ≠ 0 (Sigma 2/3)<br>(applicable to all computer systems).                                                                         | Incorrect Length. This bit is set whenever an incorrect<br>length has been detected. Except for the Seek operation,<br>this indication would not be considered an error (see SIL<br>flag).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | ×    | 1     | x          | x          | x     | ×           | Recovery Procedure 2.<br>Recovery Procedure 4.  |
| Step 10.                                                                                                                                                                                                                               | Inconsistent Status Error. Whenever the device-dependent status has failed to indicate the specific failure for which the device-dependent status checking was invoked, it is considered a hardware malfunction.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ×    | x     |            | x          | x     | x           | Recovery Procedure 2.<br>Recovery Procedure 3.  |

.

The recommended corrective action (column 9) for a specific fault depends on the failing order (columns 3-8). Generally, for failing Seek and Sense orders, a reference is made to Recovery Procedure 2, Table 10; for failing Read, Write, and Check-write orders, a reference is made to Recovery Procedure 3, Table 10.

Symbols used in the tables have the following meanings:

| Symbol             | Meaning                                                                                                                                                         |
|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TIO "n"            | nth bit of the status response received for<br>a TIO instruction.                                                                                               |
| TDV "n"            | nth bit of the status response received for<br>a TDV instruction.                                                                                               |
| OSB 0 and<br>OSB 1 | Bits 0 and 1, respectively, of the Opera-<br>tional Status Byte returned to the even<br>I/O channel register assigned to the RAD<br>(Sigma 2/3 computers only). |
| Error Flag         | Bit 0 of the odd I/O channel register as-<br>signed to the RAD (Sigma 2/3 computers<br>only).                                                                   |

The status of a particular bit is shown by equating the symbol to a 1 or a 0 (e.g., TDV = 1). The simultaneous status of more than one bit is shown by equating a series of symbols (each representing a status response bit) to a binary number. The binary digit for a particular symbol occupies the same relative position within the binary number as the symbol does within the series. For example, "TIO 1, 2 = 10" signifies that TIO 1 is set to a 1 while at the same time TIO 2 is set to a 0.

#### **IRRECOVERABLE ERRORS**

If a particular fault condition persists after performing the recommended recovery procedure, the fault is irrecoverable. Specific action to be taken after an irrecoverable fault will vary with the order and with the user's application. For example, in the case of Sense failures, the system may tolerate such faults, whereas Read failures may require a range of action such as job abortion to shutting the system down. On the other hand, an irrecoverable Write failure may require the choosing of another surface area (sector and/or track) and disallowing further operations on the failing surface area.

| Table 10. Recommended Recovery Procedures |
|-------------------------------------------|
|-------------------------------------------|

| Recovery Procedure Number | Description                                                                                                                                                                                                                                                                                                                                                                                                                            |
|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                         | <u>Abort – Operator Intervention.</u> All operations on the device must be aborted and operator notification given that the device is not operational.                                                                                                                                                                                                                                                                                 |
| . 2                       | Order Retry – Program Recovery. An HIO instruction should be issued (in the case of controller and/or device not ready) and the operation retried. This recovery sequence should be retried ten times before considering the operation irrecoverable.                                                                                                                                                                                  |
| 3                         | Order Retry After Seek – Program Recovery. An HIO instruction is issued (in<br>the case of controller and/or device not ready) and a Seek operation is per-<br>formed to readdress the sector, followed by the operation that failed. This<br>sequence should be retried ten times before considering the operation irre-<br>coverable. In the case of Check-write operations, it may be necessary to re-<br>write the failing sector. |
| 4                         | <u>Program Notification.</u> The program is notified that a Write Protect violation<br>has occurred, an incorrect length was reported, or a Sense operation resulted<br>in a sector unavailable condition.                                                                                                                                                                                                                             |

## APPENDIX SIGMA 5-9 PROGRAMMING EXAMPLE

The following example is a subroutine for reading or writing data on the RAD in Sigma 5-9 computer systems. The subroutine assumes that the RAD is the only I/O device currently being used and that the main program sets up locations indicating the storage unit address, track and sector address, address of the I/O area in main core memory, and the number of bytes to be transferred.

The subroutine is called with the instruction BAL,15 RADREAD or BAL,15 RADWRITE. There are three possible returns that the subroutine can make to the main program:

- 1. If the operation is completed normally, return to calling location + 1.
- 2. If the operation cannot be started ("no I/O address recognition" or "SIO not accepted") return to calling location + 2.
- 3. If an error occurs during or upon completion of the operation, return to calling location + 3.

| Label    | Command         | Argument          | Comments                                                                                             |
|----------|-----------------|-------------------|------------------------------------------------------------------------------------------------------|
| RADREAD  | LD,R8           | RDSORDER          | Load R8 and R9 with read command pair.                                                               |
|          | LI,R10          | -1                | Set read-write indicator for read.                                                                   |
|          | В               | \$ + 3            |                                                                                                      |
| RADWRITE | LD,R8           | WRTORDER          | Load R8 and R9 with write command pair.                                                              |
|          | LI, R10         | 0                 | Set read-write indicator for write.                                                                  |
|          | OR,R8           | BFRADDRS          | Set up memory byte address (the main program stores an address in "BFRADDRS" before branching here). |
|          | OR,R9           | BYTCOUNT          | Set up byte count (the main program sets this location before branching here).                       |
|          | STD,R8          | COMMLIST + 2      | Save assembled command pair in command list.                                                         |
|          | MTW,0           | R10               |                                                                                                      |
|          | BCS,1           | IOINTSUP          | Is this a write operation?                                                                           |
|          | LD,R8           | COMMLIST + 6      | Yes – set up check-write command pair.                                                               |
|          | AND,R8          | FLAGMASK          | Save order field.                                                                                    |
|          | AND,R9          | FLAGMASK          | Save flag field.                                                                                     |
|          | OR,R8           | BFRADDRS          | Set up memory byte address.                                                                          |
|          | OR,R9           | BYTCOUNT          | Set up byte count.                                                                                   |
|          | STD,R8          | COMMLIST + 6      | Store check-write command pair in command list.                                                      |
| IOINTSUP | LW,R8<br>STW,R8 | DSCIOINT<br>X'5C' | Get and store an "XPSD DSCINTPT" instruction into lo-<br>cation 5C.                                  |
|          | LI,R8           | X'20'             | Set I/O interrupt arming bit.                                                                        |
|          | WD,R8           | X'1200'           | Arm and enable the $\mathrm{I}/\mathrm{O}$ interrupt.                                                |
|          | LI,RO           | DA(COMMLIST)      | Load register 0 with the doubleword address of the first command pair in the command list.           |
|          | SIO,R10         | *DISCADDR         | Start disc operation ("DISCADDR" is set up by the main program and is the disc "unit address").      |
|          | STCF            | DSCCSAVE          | Save the condition code for the SIO.                                                                 |
|          | BCR,12          | \$ + 3            | Was SIO accepted?                                                                                    |
|          | MTW, I<br>B     | R15<br>*R15       | No — step return address once and return to the main program.                                        |

| Label            | Command                      | Argument                   | Comments                                                                                                                                                                                                                                                      |
|------------------|------------------------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                  | WAIT                         |                            | Yes — wait for the $I/O$ interrupt.                                                                                                                                                                                                                           |
| DISCDONE         | AIO,R10                      | 0                          | Acknowledge the interrupt.                                                                                                                                                                                                                                    |
|                  | STCF                         | DSCCSAVE                   | Save the AIO condition code                                                                                                                                                                                                                                   |
|                  | LCF                          | DSCCSAVE                   | Get saved condition code.                                                                                                                                                                                                                                     |
|                  | BCR,4                        | <b>\$ + 2</b>              | Did operation finish successfully?                                                                                                                                                                                                                            |
|                  | MTW,2                        | R15                        | No – add 2 to return address.                                                                                                                                                                                                                                 |
| DISCEXIT         | LI,R8<br>WD,R8               | X'20'<br>X'1100'           | Yes — disable and disarm the $I/O$ interrupt.                                                                                                                                                                                                                 |
|                  | B                            | *R15                       | Return to the main program.                                                                                                                                                                                                                                   |
|                  | BOUND                        | 8                          | This is an assembler directive insuring that the following constants are on a doubleword boundary                                                                                                                                                             |
| RDSORDER         | DATA<br>DATA                 | X'0200000'<br>X'1E000000'  | Read command pair-flags = interrupt on channel end or<br>unusual end, halt on transmission error, and suppress<br>incorrect length.                                                                                                                           |
| WRTORDER         | DATA<br>DATA                 | X'01000000'<br>X'2E000000' | Write command pair-flags = command chain, interrupt on unusual end, halton error, and suppress incorrect length.                                                                                                                                              |
| COMMLIST<br>+1   | DATA<br>DATA                 | X'03000800'<br>X'2E000002' | Seek command pair — the address 800 is the byte address<br>of a location (200) where the main program stores the<br>track and sector address for the read or write operation,<br>the byte count is 2, and the flags are the same as the<br>write flags above. |
| +2               | DATA                         | 0                          | The read or write command pair are stored here.                                                                                                                                                                                                               |
| +3               | DATA                         | 0                          |                                                                                                                                                                                                                                                               |
| + <b>4</b><br>+5 | DATA<br>DATA                 | X'03000800'<br>X'2E000002' | Seek command pair – this command is used on a write operation and is identical to the one above.                                                                                                                                                              |
| +6<br>+7         | DATA<br>DATA                 | X'0500000'<br>X'1E000000'  | Checkwrite command pair – this command pair is exe-<br>cuted on a write operation to verify data on the disc from<br>the write just executed.                                                                                                                 |
| FLAGMASK         | DATA                         | X'FF000000'                | "Order" and "flag" field mask.                                                                                                                                                                                                                                |
| DSCIOINT         | XPSD                         | DSCINPT                    | This instruction is stored in X'5C'.                                                                                                                                                                                                                          |
| DSCINTPT         | DATA<br>DATA<br>DATA<br>DATA | 0<br>0<br>DISCDONE<br>0    | When the I/O interrupt occurs, the program status double<br>word is saved in "DSCINTPT" and "DSCINTPT + 1" and<br>the program branches to "DISCDONE".                                                                                                         |
| DSCCSAVE         | DATA<br>:<br>MAIN PROC       | 0<br>GRAM                  | Temporary storage for condition code.                                                                                                                                                                                                                         |
| BFRADDRS         | DATA                         |                            | This location contains the address of the I/O buffer area.                                                                                                                                                                                                    |
| BYTCOUNT         | DATA                         |                            | This location contains the byte count.                                                                                                                                                                                                                        |
| DISCADDR         | DATA                         |                            | This location will contain the unit address.                                                                                                                                                                                                                  |

| Command | Argument                                       | Comments                                                                                                |
|---------|------------------------------------------------|---------------------------------------------------------------------------------------------------------|
| BAL,15  | RADREAD                                        | Call (branch to) RAD read routine; save return address<br>in general register 15.                       |
| В       | RDONE or \$ + 3                                | Normal return.                                                                                          |
| В       | RABNORM                                        | Abnormal return (no $\mathrm{I}/\mathrm{O}$ address recognition or RAD not operational).                |
| B<br>:  | RERROR                                         | Error return.                                                                                           |
| BAL,15  | RADWRITE                                       | Call RAD write routine; save return address in general register 15.                                     |
| В       | WDONE                                          | Normal return.                                                                                          |
| В       | WABNORM                                        | Abnormal return.                                                                                        |
| В       | WERROR                                         | Error return.                                                                                           |
|         | BAL,15<br>B<br>B<br>B<br>BAL,15<br>B<br>B<br>B | BAL,15 RADREAD<br>B RDONE or \$ + 3<br>B RABNORM<br>B RERROR<br>BAL,15 RADWRITE<br>B WDONE<br>B WABNORM |

The following example is a subroutine showing one way in which the RAD in a Sigma 2 or 3 computer system could be programmed. It assumes that no other I/O devices are in operation and certain locations have been set up by the main program before the subroutine is called. The subroutine is called with the instruction sequence:

RCPYI 1,2 RCPYI 1,2 B RADWRITE OF B RADREAD

There are three possible returns to the main program:

- 1. If the operation is completed normally, return to calling location + 1 in the main program.
- 2. If the operation cannot be started, return to calling location + 2.
- 3. If an error is encountered during or after the operation, return to calling location + 3.

The maximum record length that can be written or read in this routine is 8191 bytes. The data will be stored in a block of core memory, labeled "IOBUFFER", during a read operation. For a write operation, the data should be in this same area of main core memory prior to branching to this routine.

| Label    | Command                                          | Argument                                                    | Comments                                                                                                                                                                                                                                       |
|----------|--------------------------------------------------|-------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RADWRITE | LDA                                              | WRITE                                                       | Get Write order.                                                                                                                                                                                                                               |
|          | В                                                | <b>\$</b> + <b>2</b>                                        |                                                                                                                                                                                                                                                |
| RADREAD  | LDA                                              | READ                                                        | Get Read order.                                                                                                                                                                                                                                |
|          | STA                                              | ORDER                                                       | Save specified order.                                                                                                                                                                                                                          |
|          | RCPY<br>STA                                      | 2,7<br>RADRETN                                              | Save the return address to the main program in location "RADRETN".                                                                                                                                                                             |
|          | LDA<br>TIO                                       | RADADDRS                                                    | Execute a TIO instruction to the unit addressed in location<br>"RADADDRS" which is the unit address of the RAD.                                                                                                                                |
|          | STA                                              | TIOSTAT                                                     | Save TIO status response.                                                                                                                                                                                                                      |
|          | RD                                               | X'C0'                                                       | Save overflow and carry bits.                                                                                                                                                                                                                  |
|          | AND                                              | = 3                                                         |                                                                                                                                                                                                                                                |
|          | STA                                              | TIOSTAT + 1                                                 | Save O and C indicators.                                                                                                                                                                                                                       |
|          | BAZ                                              | <b>\$</b> + <b>2</b>                                        | Overflow or carry set?                                                                                                                                                                                                                         |
|          | В                                                | EXIT – 1                                                    | Yes — Return to branch address + 2.                                                                                                                                                                                                            |
|          | LDA<br>SCRS<br>AND<br>ADD<br>STA<br>RCPYI<br>STA | RADADDRS<br>3<br>=X'E'<br>=8<br>ECHANNEL<br>7,7<br>OCHANNEL | No – Generate the addresses of the even and odd channel registers<br>for the unit addressed by "RADADDRS" (I/O channel x 2 + 8 = E;<br>I/O channel x 2 + 9 = O). Save these addresses in locations<br>"ECHANNEL" and "OCHANNEL", respectively. |
|          | LDA<br>WD                                        | = SEEK<br>*ECHANNEL                                         | Set the word address of the Seek I/O table in the even channel register.                                                                                                                                                                       |
|          | LDA<br>WD                                        | = 3<br>*OCHANNEL                                            | Set the byte count for the Seek operation in the odd channel reg-<br>ister (Order byte + 2 data bytes.)                                                                                                                                        |
|          | LDA                                              | RADADDRS                                                    | Load accumulator with device address.                                                                                                                                                                                                          |
|          | SIO                                              |                                                             | Issue SIO to the addressed device.                                                                                                                                                                                                             |
|          | TIO                                              |                                                             |                                                                                                                                                                                                                                                |
|          | BNO                                              | \$ + <b>2</b>                                               | New SIO possible?                                                                                                                                                                                                                              |
|          | В                                                | \$ - 2                                                      | No – Execute TIO again.                                                                                                                                                                                                                        |

| Label    | Command                        | Argument                               | Comments                                                                                         |
|----------|--------------------------------|----------------------------------------|--------------------------------------------------------------------------------------------------|
|          | RD                             | *ECHANNEL                              | Yes – Get operational status byte.                                                               |
|          | AND                            | =X'C800'                               | Save TE, IL, and UE bits.                                                                        |
|          | RCPY                           | 7,6                                    | Save these bits in the extended accumulator.                                                     |
|          | LDA<br>TDV<br>ROR              | RADADDRS                               | Get the device status and combine with the opearional status byte indicators.                    |
|          | BAZ                            | \$ + 2                                 | Did an error occur during the Seek?                                                              |
|          | В                              | EXΠ – 2                                | Yes – Return to branch address + 3.                                                              |
|          | LDA<br>STA                     | = RADINTPT<br>X'106'                   | No – Store the interrupt processor starting address in the $I/O$ interrupt location.             |
|          | LDA                            | = X'200'                               | Set I/O interrupt bit in accumulator.                                                            |
|          | WD                             | *INTCNTL                               | Arm and enable the I/O interrupt.                                                                |
|          | LDA<br>WD                      | = ORDER<br>*ECHANNEL                   | Set even $I/O$ channel to the address of the specified order.                                    |
|          | LDA<br>WD                      | = X'6001'<br>*OCHANNEL                 | Set odd I/O channel for 1 byte (order) and set the data chaining and interrupt bits.             |
|          | LDA<br>OR                      | COUNT<br>= X'2000'                     | Set interrupt flag in odd channel word with byte count.                                          |
|          | STA                            | ORDER + 2                              | Save odd channel word.                                                                           |
|          | LDA                            | RADADDRS                               | Execute the specified order.                                                                     |
|          | SIO                            |                                        |                                                                                                  |
| WAIT     | WAIT                           |                                        | Wait for interrupt at channel end time.                                                          |
| RADINTPT | DATA<br>DATA                   | 0<br>0                                 | These two locations are to hold the Program Status Doubleword at the time the interrupt occurs.  |
|          | LDA<br>WD                      | = X'200'<br>*INTCNTL1                  | Disarm the I/O interrupt.                                                                        |
|          | AIO<br>STA<br>RD<br>AND<br>STA | AIOSTAT<br>X'CO'<br>= 3<br>AIOSTAT + 1 | Execute an AIO and save the status and address response. Save the overflow and carry indicators. |
|          | LDA                            | RADADDRS                               | Get device address.                                                                              |
|          | TIO                            |                                        | Get I/O status.                                                                                  |
|          | AND                            | = X'6000'                              | Save device status bits.                                                                         |
|          | СР                             | = X'6000'                              | Check for "busy".                                                                                |
|          | BNC                            | \$ + 5                                 | Is device "busy"?                                                                                |
|          | LDA<br>WD                      | = X'200'<br>*INTCNTL                   | Yes—arm and enable the I/O interrupt.                                                            |
|          | WD<br>LDX                      | X'D8'<br>INTCNTLI                      | Go back to WAIT until a "channel end" occurs.                                                    |
|          | RD                             | *ECHAN NEL                             | Get Operational Status Byte.                                                                     |
|          | AND                            | = X'C800'                              | Save TE, IL, and UE bits.                                                                        |
|          | STA                            | ERRSAVE                                |                                                                                                  |
|          |                                | ERRSAVE<br>AIOSTAT                     | Add AIO error bits.                                                                              |

| Label     | Command    | Argument         | Comments                                                |
|-----------|------------|------------------|---------------------------------------------------------|
|           | WD<br>LDX  | X'D8'<br>ERREXIT | Yes – Clear interrupt and return to branch address + 3, |
|           | WD<br>LDX  | X'D8'<br>NOERXIT | No – Clear interrupt and return to branch address + 1.  |
|           | IM         | RADRETN          | Return to calling location + 3.                         |
|           | IM         | RADRETN          | Return to calling location + 2.                         |
| ЕХЛ       | В          | *RADRETN         | Return to calling location + 1.                         |
|           | CONSTAN    | TS               |                                                         |
| WRITE     | DATA       | יוסיא            | Write order.                                            |
| READ      | DATA       | X'02'            | Read order.                                             |
| ORDER     | DATA       | 0                | Specified order.                                        |
|           | DATA       | IOBUFFER         | Starting address of I/O buffer area.                    |
|           | DATA       | 0                | Byte count + interrupt bit are stored here.             |
| RADRETN   | DATA       | 0                | Return address to main program.                         |
| RADADDRS  | DATA       | X'FO'            | Unit address of RAD.                                    |
| ECHANNEL  | DATA       | X'16'            | Even channel address.                                   |
| OCHAN NEL | DATA       | X'17'            | Odd channel address.                                    |
| COUNT     | DATA       | 0                | Byte count.                                             |
| ERRSAVE   | DATA       | 0                | Temporary storage for error bits.                       |
| INTCNTL   | DATA       | X'1200'          | Arm and enable selected interrupts.                     |
| INTCNTLI  | DATA       | X'1100'          | Disarm selected interrupts.                             |
| NOERXIT   | DATA       | WAIT             | Interrupt WAIT.                                         |
| ERREXIT   | DATA       | ЕХП              |                                                         |
|           | DATA       | EXΠ – 2          |                                                         |
| AIOSTAT   | RES        | 2                | AIO status storage registers.                           |
| TIOSTAT   | RES        | 2                | TIO status storage registers.                           |
| SEEK      | DATA       | X'03'            | Seek order.                                             |
| TRAKSECT  | DATA       | 0                | Track and sector address for specified operation.       |
|           | MAIN PRO   | GRAM             |                                                         |
|           | RCPYI      | 1,2              |                                                         |
|           | В          | RADWRITE         | Calling instruction for write operation.                |
|           | В          | WDONE            | Normal return.                                          |
|           | В          | WABNORM          | Abnormal return.                                        |
|           | В          | WERROR           | Error return.                                           |
|           | :<br>RCPYI | 1,2              |                                                         |
|           | В          | RADREAD          | Calling instruction for read operation.                 |
|           | В          | RDONE            | Normal return.                                          |
|           | В          | RABNORM          | Abnormal return.                                        |
|           | В          | RERROR           | Error return.                                           |

# Xerox Data Systems

XEROX.

# **READER COMMENT FORM**

| We would appreciate your comments and suggestions for improving this publication. |                 |                 |                                           |                                                                             |                                                              |                                        |  |
|-----------------------------------------------------------------------------------|-----------------|-----------------|-------------------------------------------|-----------------------------------------------------------------------------|--------------------------------------------------------------|----------------------------------------|--|
| Publication No.                                                                   | Rev. Letter     | Title           |                                           |                                                                             |                                                              | Current Date                           |  |
| How did you use th                                                                | is publication? |                 |                                           | Is the material present                                                     | ed effectively?                                              |                                        |  |
| Learning<br>Reference                                                             | Instal Maint    | lling<br>aining | <ul><li>Operating</li><li>Sales</li></ul> | Fully covered     Clear                                                     | <ul> <li>Well illustrated</li> <li>Well organized</li> </ul> |                                        |  |
| What is your overall                                                              | rating of this  | publication?    |                                           | What is your occupatio                                                      | n?                                                           |                                        |  |
| Very good Good                                                                    | Fair            |                 | Very poor                                 |                                                                             |                                                              |                                        |  |
|                                                                                   | line number     | references w    |                                           | Please be specific and giv<br>report errors, please us<br>ead of this form. |                                                              |                                        |  |
|                                                                                   | ·····           |                 |                                           |                                                                             |                                                              |                                        |  |
|                                                                                   |                 |                 |                                           |                                                                             |                                                              |                                        |  |
|                                                                                   |                 | , · · _         |                                           |                                                                             |                                                              |                                        |  |
|                                                                                   |                 |                 |                                           |                                                                             |                                                              |                                        |  |
|                                                                                   |                 |                 |                                           |                                                                             |                                                              |                                        |  |
|                                                                                   |                 |                 |                                           |                                                                             | ******                                                       |                                        |  |
|                                                                                   |                 |                 |                                           |                                                                             |                                                              |                                        |  |
|                                                                                   |                 |                 |                                           |                                                                             |                                                              |                                        |  |
|                                                                                   |                 |                 | **************************************    |                                                                             |                                                              |                                        |  |
|                                                                                   |                 |                 |                                           |                                                                             |                                                              |                                        |  |
|                                                                                   | ······          |                 | 1911-191 <u>0</u>                         |                                                                             |                                                              |                                        |  |
|                                                                                   |                 |                 | ·····                                     |                                                                             |                                                              | •••••••••••••••••••••••••••••••••••••• |  |
|                                                                                   |                 |                 |                                           | ****                                                                        |                                                              | · · · · · · · · · · · · · · · · · · ·  |  |
|                                                                                   |                 |                 |                                           |                                                                             | ·····                                                        |                                        |  |
|                                                                                   |                 |                 |                                           |                                                                             | <u>,</u>                                                     |                                        |  |
|                                                                                   |                 |                 |                                           |                                                                             |                                                              |                                        |  |
|                                                                                   |                 |                 |                                           |                                                                             |                                                              |                                        |  |
|                                                                                   |                 |                 |                                           |                                                                             |                                                              |                                        |  |
| Thank you for your                                                                | interest.       |                 | Your name and retu                        | rn address.                                                                 |                                                              |                                        |  |
| Fold and fasten as<br>No postage needed                                           |                 |                 |                                           |                                                                             |                                                              |                                        |  |

<sup>2190(5/71)</sup> Xerox Data Systems

