Xerox 530 Computer

Reference Manual

NAAXOHAXINAAXOHAXNAAXOHAX NHX NVIQHXUNHX NVIQHX( INHX DAANK XFROX RANK XFRC NAAX JAANKXEANAAXOJAX XINAAX X ISHX XIVIQA XI VV  $X H \nabla I X H X H X$ X XVIAA> XI 121-**NAH** H **HX** INHX XIVARXI **JYHX XIVAHX** XEISC NAAXO94XNAAX AHX JAH **NAAX** NIAHXI YHX YVIAHXI **XRANKXHR** IXHQI **MAAXO9H IAH** IYHX XMAAXOYHX XMAAX  $\mathbf{N} \Delta \mathbf{H} \mathbf{X}$ **XHX** NIGHXI IYHX XIVIQH XI INHX XIVIQA X()9HX V HXI ( ) )  $\nabla$  HVA IXHX XIVIQHXI **NAANK** 14-XI HANK 121-IYHX XIVIQH XI IYHX XIVIQHX(IYHX XIVIQHX **NAAX** DATX NIVAT XO99X NIVARXO99X NIVAF

-

# 530 Computer

## **Reference Manual**

90 19 60B

September 1973

Price: \$3.75

## REVISION

This publication, 90 19 60B, is a revision of the Xerox 530 Computer Reference Manual, 90 19 60A. It incorporates Publication Revision Package, 90 19 60A-2(4/73). The major change to the manual is the addition of Appendix B, "Instruction Timing". Other changes are indicated by a vertical line in the margin of the affected page.

## **RELATED PUBLICATIONS**

| Title                                          | Publication No. |
|------------------------------------------------|-----------------|
| Xerox Symbol/Reference Manual                  | 90 10 51        |
| Xerox Extended Symbol/Reference Manual         | 90 10 52        |
| Xerox Computer Systems/Interface Design Manual | 90 09 73        |

<u>Manual Content Codes:</u> BP – batch processing, LN – language, OPS – operations, RP – remote processing, RT – real-time, SM – system management, TS – time-sharing, UT – utilities.

## CONTENTS

| 1. | XEROX 530 COMPUTER SYSTEM            | 1  |
|----|--------------------------------------|----|
|    | Introduction                         | 1  |
|    | General Characteristics              |    |
|    | Real-Time and Multiusage Features    |    |
|    | Standard and Optional Features       |    |
|    | Information Nomenclature and Formats |    |
|    |                                      |    |
| 2. | system organization                  | 6  |
|    | Buses                                |    |
|    | Main Memory                          | 6  |
|    | Central Processing Unit              | 6  |
|    | General Registers                    |    |
|    | Protection System Registers          |    |
|    | Arithmetic and Control Unit          |    |
|    | Program Status Doubleword            |    |
|    | Interrupt System                     |    |
|    | Fault System                         |    |
|    | Effective Address Computation        |    |
|    | Effective Instructions               |    |
| 3. | INSTRUCTION REPERTOIRE               | 20 |
|    | Memory Reference Instructions        |    |
|    | LDA                                  |    |
|    | STA                                  |    |
|    | LDX                                  |    |
|    | ADD                                  |    |
|    | SUB                                  |    |
|    | AND                                  |    |
|    | IM                                   |    |
|    | S                                    |    |
|    | SARS                                 |    |
|    | SALS                                 |    |
|    | SALS SALD                            |    |
|    | SALD<br>SCRS                         |    |
|    | SCRD                                 | 23 |
|    | SCLS                                 |    |
|    | SCLD                                 |    |
|    | СР                                   |    |
|    | B                                    |    |
|    | Conditional Branch Instructions      | 24 |
|    | BAN                                  |    |
|    | BAZ                                  |    |
|    | BEN                                  |    |
|    | BNO                                  |    |
|    | BNC                                  |    |
|    |                                      |    |

 BNC
 25

 BIX
 25

 BXNO
 25

 BXNC
 25

 BXNC
 25

 Copy Instructions
 25

 RCPY
 26

 RADD
 26

 ROR
 27

 REOR
 27

| RAND                                               | 27 |
|----------------------------------------------------|----|
| RCPY1                                              | 27 |
| RADDI                                              |    |
| RORI                                               |    |
| REORI                                              |    |
|                                                    |    |
|                                                    |    |
| RCPYC                                              |    |
|                                                    |    |
|                                                    |    |
|                                                    | 28 |
| RANDC                                              | 28 |
| RCLA                                               | 28 |
| RCLAI                                              | 28 |
| RCLAC                                              | 28 |
| MUL                                                | 28 |
| DIV                                                | 28 |
| WD                                                 |    |
| RD                                                 |    |
| General Register Instructions                      |    |
|                                                    |    |
| LW                                                 |    |
| STW                                                |    |
| AW                                                 |    |
| SW                                                 |    |
| AND                                                | 36 |
| CW                                                 | 36 |
| Multiple-Register Instructions                     | 37 |
| LDM                                                |    |
| LDD                                                |    |
| STM                                                |    |
| STD                                                |    |
| DAD                                                |    |
|                                                    |    |
| DSB                                                |    |
| CPD                                                |    |
| Floating-Point Instructions                        |    |
| Floating-Point Numbers                             |    |
| Floating-Point Mode Control                        |    |
| Scratchpad Floating Accumulator                    |    |
| FLD                                                | 42 |
| F ST                                               | 42 |
| FAD                                                | 42 |
| F SB                                               | 42 |
| FM P                                               | 43 |
| FDV                                                |    |
| FCP                                                |    |
| Field Addressing Instructions                      |    |
| Field Descriptor                                   |    |
|                                                    | 45 |
| Self-Incrementing of the Start-of-Field            |    |
| Address                                            | 45 |
| Register Indexing of the Start-of-Field<br>Address | 46 |
| Other Characteristics of Field Addressing          |    |
| Instructions                                       | 47 |
| Self-Decrementing of the Start-of-Field            |    |
| Address                                            |    |
| LLF                                                |    |
| LAF                                                |    |
| STF                                                |    |
| SZF                                                | 50 |
| SOF                                                | 50 |
|                                                    |    |

| CLF | 50 |
|-----|----|
| CAF | 51 |
| SLF | 51 |

52

61

67

## 4. INPUT/OUTPUT SYSTEMS

| IOP Systems                   | 52 |
|-------------------------------|----|
| Device Number                 | 52 |
| I/O Control Doubleword (IOCD) | 53 |
| Operational Status Byte       | 54 |
| I/O Tables                    | 54 |
| Device Orders                 | 56 |
| Device Interrupts             | 57 |
| I/O Instructions              | 57 |
| SIO                           | 57 |
| TIO                           | 57 |
| TDV                           | 58 |
| HIO                           | 58 |
| AIO                           | 58 |
| Device Status Byte            | 58 |
| External DIO                  | 60 |

| 5. | OPERATOR | CONTROLS |  |
|----|----------|----------|--|
|----|----------|----------|--|

| Processor Control Panel             | 61 |
|-------------------------------------|----|
| Basic Operating Procedures          |    |
| Initialization (Power On and Normal |    |
| Load)                               | 61 |
| Register Modification               | 65 |
| Enter Loop                          |    |
| Memory Display                      |    |
| Memory Modification (Single)        |    |
| Memory Modification (Multiple       |    |
| Sequential Locations)               |    |
| Address Halt                        |    |
| Memory Scan                         | 66 |
|                                     |    |

## **APPENDIXES**

## A. REFERENCE TABLES

| Standard Symbols and Codes           |        |
|--------------------------------------|--------|
| Standard Character Sets              | <br>67 |
| Control Codes                        | <br>67 |
| Special Code Properties              | <br>67 |
| Standard 8-Bit Computer Codes        |        |
| (EBCDIC)                             | <br>68 |
| Standard 7-Bit Communication Codes   |        |
| (ANSCII)                             | <br>68 |
| Standard Symbol-Code                 |        |
| Correspondences                      | <br>69 |
| Hexadecimal Arithmetic               | <br>73 |
| Addition Table                       | <br>73 |
| Multiplication Table                 | <br>73 |
| Table of Powers of Sixteen10         | <br>74 |
| Table of Powers of Ten <sub>16</sub> |        |
|                                      |        |

|    | Hexadecimal–Decimal Integer<br>Conversion Table<br>Hexadecimal–Decimal Fraction | 75 |
|----|---------------------------------------------------------------------------------|----|
|    | Conversion Table                                                                |    |
|    | Table of Powers of Two                                                          |    |
|    | Mathematical Constants                                                          |    |
| B. | Instruction timing                                                              | 86 |
|    | Instruction Times                                                               |    |
|    |                                                                                 |    |

## C. READ/WRITE (MODE 0) INSTRUCTIONS

92

## FIGURES

| Xerox 530 Computer System              | v                                                                                                                                                                                                      |
|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Xerox 530 Central System Block Diagram | 7                                                                                                                                                                                                      |
| Central Processing Unit                |                                                                                                                                                                                                        |
| Interrupt Level Operation              | 13                                                                                                                                                                                                     |
|                                        |                                                                                                                                                                                                        |
|                                        |                                                                                                                                                                                                        |
| I/O Control Doublewords and I/O Tables | 55                                                                                                                                                                                                     |
| Processor Control Panel                |                                                                                                                                                                                                        |
|                                        | Xerox 530 Central System Block Diagram<br>Central Processing Unit<br>Interrupt Level Operation<br>Self-Incrementing Operation<br>Self-Decrementing Operation<br>I/O Control Doublewords and I/O Tables |

## TABLES

| 1.           | Interrupt System1                                                |                |  |
|--------------|------------------------------------------------------------------|----------------|--|
| 2.           | Unit Field (Fault Information)                                   |                |  |
| 3.           | Mode and Fault Status Values (CPU Faults)                        |                |  |
| 4.           | Mode and Fault Status Values (IOP Faults)                        | _ 18           |  |
| 5.           | Mode and Fault Status Values (IM and                             |                |  |
|              | DIO Faults)                                                      | 18             |  |
| 6.           | Effective Address Computation                                    | _ 19           |  |
| 7.           | WRITE DIRECT Mode Values and General                             |                |  |
|              | Functions Performed                                              | _ 29           |  |
| 8.           | READ DIRECT Mode Values and General                              |                |  |
|              | Functions Performed                                              | 32             |  |
| 9.           | Floating-Point Numbers                                           | _ 40           |  |
| 10.          | IOP Channel Register and Channel–Device–                         |                |  |
|              | Controller Numbers (Hexadecimal)                                 | 52             |  |
| 11.          | I/O Tables                                                       |                |  |
| 12.          | Device Status Byte                                               |                |  |
| 13.          | PCP Switches                                                     |                |  |
| 14.          | PCP Indicators                                                   |                |  |
| B-1.         | Instruction Preparation and Execution Times                      |                |  |
|              | (in µsecs.)                                                      |                |  |
| C-1.         | READ DIRECT (Mode 0) Instruction, Function                       |                |  |
|              | Values X'00'-X'3F'                                               | 92             |  |
| C-2.         | READ DIRECT (Mode 0) Instruction, Function                       |                |  |
|              | Values X'40'-X'7F'                                               | <del>9</del> 2 |  |
| C-3.         | READ DIRECT (Mode 0) Instruction, Function                       |                |  |
|              | Values X'80'-X'BF'                                               |                |  |
| <b>C-4</b> . | READ DIRECT (Mode 0) Instruction, Function                       | _ / -          |  |
|              | Values X'CO'-X'FF'                                               | 94             |  |
| C-5.         | WRITE DIRECT (Mode 0) Instruction, Function                      |                |  |
|              | Values X'00'-X'3F'                                               | 94             |  |
| C-6.         | Values X'00'-X'3F'<br>WKITE DIRECT (Mode 0)Instruction, Function |                |  |
|              | Values X'40'-X'7F'                                               | 95             |  |
| C-7.         | WRITE DIRECT (Mode 0) Instruction, Function                      |                |  |
|              | Values X'30' - X'BF'                                             | 95             |  |
| C-8.         | WRITE DIRECT (Mode 0) Instruction, Function                      |                |  |
|              | Values X'C0'-X'FF'                                               | _ 95           |  |



Xerox 530 Computer System

## 1. XEROX 530 COMPUTER SYSTEM

## INTRODUCTION

This high-speed low-cost system is an integrated combination of sophisticated hardware technology (i.e., large- and medium-scale integrated circuits), advanced microprogramming techniques, and field-proven existing software. The Xerox 530 has advantages that are usually found only in large computing systems. It is well suited for a multiusage environment, both real-time and general-purpose applications.

A basic system includes a central processor, main memory, and an independent input 'output processor. The basic system may be expanded easily to accommodate the user's requirements (see "Standard and Optional Features"). The CPU's basic instruction repertoire may be increased to include the optional floating-point and field-addressing instructions. Main memory may be expanded by adding more memory modules. Input/output capability may be increased by adding a second input/output processor and additional device controllers and peripheral devices. A large complement of peripheral devices is available for cost effective input/output.

Concurrent multiprogramming capability permits the user to operate one or more fully protected, real-time programs in the foreground while concurrently operating a general-purpose program in the background. Overhead in switching from one task to another is minimized because both hardware and software are specifically designed for rapid context switching. A hardware register permits the software to generate reentrant code efficiently. Therefore, routines common to several programs, whether in foreground or background, need to be stored in memory only once.

The comprehensive field-proven programming package (assemblers, compilers, mathematical and utility routines, and applications) utilizes advanced features in the hardware. These programming systems are easy-to-use programming tools that increase productivity and allow user programs to be written more quickly at lower cost.

Existing Sigma 2 or 3 computer programs may be run on a Xerox 530 computer system. The compatibility of the modular software eliminates reprogramming or requires only minimal upgrading.

Optional field addressing instructions enable efficient operation upon any group of from 1 to 16 contiguous bits in memory without regard to word boundaries. Effectively used, the system provides a bit and byte manipulating capability, a general pushdown stack facility, and the ability to effectively operate on logical structures such as tables and strings. General register instruction capability puts the result of executing one of a prescribed set of arithmetic and logical instructions (see Chapter 3) into a designated general register rather than into the accumulator. This mode of operation permits efficiencies in both code generation and execution times.

To enhance computations using scientific notations, optional floating-point hardware is available.

Xerox 530 systems provide significant reliability, maintainability, and availability improvements over other small- or medium-size computer systems. A remote assistance terminal connection with special software permits remote assistance as an integral part of maintenance.

## **GENERAL CHARACTERISTICS**

The Xerox 530 computer system functions efficiently in a variety of computing environments and applications. Its operating characteristics and features are outlined below:

- Both word and byte organization of memory.
- Memory expandable from 8K words to 64K words in increments of 8K words.
- General-purpose registers to control program operations (all are available to the program). They provide
  - Hardware index registers for preindexing (base address), postindexing, or both (double indexing).
  - Hardware register for subroutine linkages.
  - Double precision accumulator.
  - Program address register.
  - Temporary storage register.
- Rapid context switching to preserve computer environment when switching from one program to another, including automatic status preservation at interrupt.
- Up to two independent Input/Output Processors (IOPs) for high-volume data I/O operations.
  - Up to 28 fully automatic I/O channels operating concurrently with one another.
  - I/O data chaining, for scatter-read and gatherwrite operations.

- Up to two direct memory adapters (optional), each having a maximum information transfer rate of approximately 625,000 words per second.
- Direct input/output of a full word (in parallel) without the use of an I/O channel (optional).
- A real-time priority interrupt system that features
  - Ten internal interrupt levels and up to 30 external interrupt levels. All external and most internal levels can be individually armed, enabled, and triggered by program control.
  - Automatic identification and fast response time.
  - Machine fault register which collects fault status enabling program retrieval.
  - Power Monitor for automatic shutdown in event of power failure and resumption of processing when power returns.
  - System protection that includes both memory write protection and operation protection for foreground programs.
  - Two real-time clocks (one with a choice of resolution) for independent time bases.
- An extensive repertoire that includes these classes of instructions:
  - Memory reference.
  - Conditional branch.
  - Copy (register-to-register).
  - Direct control.
  - Multiply/Divide.
  - Double precision, operations on 32-bit operands.
  - General register capability, which places the result of executing one of a prescribed set of arithmetic and logical instructions into a designated general register rather than in the accumulator.
  - Floating-point (optional).
  - Field addressing (optional), which permits operation on any group of from 1 to 16 contiguous bits in memory without regard to word boundaries, providing bit and byte manipulation, general pushdown stack capability, and ability to operate on logical structures such as tables and strings.

- Instruction characteristics include
  - Only one word of storage required for most instructions.
  - Two levels of indexing and one level of indirect addressing may be invoked individually or simultaneously.
  - Relative addressing (forward and backward).
  - Use of index register 2(B) as a base address register.
  - Direct reference of up to 1024 addresses; 256 addresses beginning with location zero, 256 addresses beginning with the base address, 256 addresses beginning with the current instruction location (relative forward), and 256 addresses backward from the current instruction (relative backward).
- Comprehensive, modular software that expands in capability and speed as the system grows, with no reprogramming required. Existing, field-proven Sigma 2 or 3 computer programs may be run on a Xerox 530 system.
  - Basic Control Monitor (BCM) Operating System for smaller systems including Symbol and Basic FORTRAN.
  - Real-Time Batch Monitor (RBM) Operating System including Extended Symbol, Basic FORTRAN IV, ANS FORTRAN IV, RPG, and SORT.
  - General loading programs.
  - Utility routines.
  - Mathematical routines.
  - General Debug for symbolic program troubleshooting.
  - Concordance program for documentation.
  - System Generation program for creating installation master.
- Standard and special-purpose peripheral equipment including
  - Rapid Access Data (RAD) files: capacities of .75, 1.5, or 3.0 million bytes per storage unit; transfer rate of 188,000 bytes per second; average access time of 17 milliseconds.
  - Magnetic tape units: IBM compatible; 7-track units operating at 37.5 inches per second with transfer rates up to 20,800 bytes per second; 9-track units operating at 75 inches per second with transfer rates up to 60,000 bytes per second.

- Card equipment: reading speeds up to 200 or 400 cards per minute; punching speeds up to 100 cards per minute.
- Line printers: fully buffered with speeds from 310 to 1100 lines per minute; up to 132 print positions and up to 91 characters.
- Keyboard/printers: ten characters per second; also available with paper tape reader (20 characters per second) and punch (10 characters per second).
- Paper tape equipment: readers with speeds up to 300 characters per second; punches with speeds up to 120 characters per second.
- Graph plotters: digital incremental, providing drift-free plotting in two axes in up to 300 steps per second at speeds from 30 millimeters to three inches per second.
- Data communications equipment: complete line of character-oriented and message-oriented equipment to connect remote user terminals to the computer system via common carrier lines and local terminals directly.
- Removable disk storage: capacities from 24.5million to 196.6 million bytes; transfer rate of 312,000 bytes per second; average access time of 87.5 milliseconds; one- or two-byte data paths; device pooling.
- Multiprocessing equipment: exchange of critical control and data signals between CPUs and between IOPs on a real-time basis; sharing of I/O devices attached to IOPs; concurrent control of external (DIO) devices.

## **REAL-TIME AND MULTIUSAGE FEATURES**

Real-time applications are characterized by a need for (1) hardware that provides quick response to an external environment, (2) sufficient speed to keep up with the real-time process itself, and (3) input/output flexibility to handle a wide variety of data types at varying speeds.

Multiusage applications, in the context of this computer system, are defined as the combination of foreground (real-time) and background processing techniques into one system. One of the most difficult general computing problems is the real-time application with its severe requirements for extreme speed and capacity. Since the computer system design is on a real-time base, it is well qualified for a mixture of applications in a multiusage environment. Many hardware features that are valuable for real-time applications are equally useful in background processing, but in different ways. The major features that make this system suitable for multiusage applications are described in the following paragraphs. Multilevel, Priority Interrupt System. In a multiusage environment, many elements operate simultaneously and asynchronously. Thus, an efficient priority interrupt system is essential. The source of each interrupt is automatically identified and responded to according to its priority. For further flexibility, each level can be individually disarmed (to discontinue input acceptance) and disabled (to defer responses). Use of the disarm/disable feature makes programmed dynamic reassignment of priorities quick and easy, even while a real-time process is in progress.

Programs that deal with interrupt signals from special equipment often require checkout before the equipment is actually available. To permit simulating this special equipment, any external interrupt level can be "triggered" by the CPU through execution of a single instruction. This capability is also useful in establishing a modified hierarchy of responses. For example, in responding to a high priority interrupt after the urgent processing is completed, it may be desirable to assign a lower priority to the remaining portion so that the interrupt system is free to respond to other critical stimuli. The interrupt routine can accomplish this by "triggering" a lower priority level, which processes the remaining data only after other interrupts have been handled.

READ DIRECT and WRITE DIRECT instructions (described in Chapter 3) allow the program to acknowledge an I/O interrupt condition, read the status of interrupts, and control the individual levels of the priority interrupt system.

Nonstop Operation. When connected to special devices (on a ready/resume basis), the computer maybe excessively delayed if the specific device does not respond quickly. A built-in watchdog timer assures that the computer cannot be delayed for an excessive length of time.

<u>Real-Time Clocks</u>. Many real-time functions must be timed to occur at specific instants. Other timing information is also needed; for example, elapsed time since a given event, or the current time of day. The computer system provides two real-time clocks, one with varying degrees of resolution, to meet these needs. These clocks also facilitate handling separate time bases and relative time priorities.

Rapid Context Switching. When responding to a new set of interrupt-initiated circumstances, a computer system must preserve the current operating environment for continuance later, while setting up the new environment. This changing of environments must be done quickly, with a minimum of "overhead" time costs. In this computer system, relevant information about the current environment (instruction address, status indicators, etc.) is retained in a 32-bit program status doubleword (PSD). When an interrupt occurs, the current PSD is automatically stored at an arbitrary location in memory; and the interrupt-servicing routine begins, following the location into which the PSD is stored. At the end of the interrupt-servicing routine, the PSD is restored and the interrupt level cleared. Memory Protection. Both foreground (real-time) and background programs can be run concurrently in this computer system, since a real-time program is protected against destruction or alteration by an unchecked background program. The protect feature prevents accessing protected areas of memory for specified combinations of reading, writing, and instruction acquisition. The feature guarantees that protected memory cannot be written into by a program residing in unprotected memory. This feature also prevents background programs from executing instructions that could change the I/O system or the protection system. The protection pattern can be changed very quickly.

Input/Output. Because of the wide range of capacities and speeds, the computer system simultaneously satisfies the needs of many different application areas economically, both in terms of equipment and programming.

## STANDARD AND OPTIONAL FEATURES

The basic Xerox 530 system has the following standard features:

- A CPU that includes
  - Main memory of 8K words.
  - Extended arithmetic unit (including multiply/ divide).
  - Processor control panel.
  - Two real-time clocks.
  - Memory protection feature.
  - Interrupt master including 16 levels of interrupt priority.
  - Power Monitcr.
- Input/Output Processor (IOP) with 16 channels.
- Remote assistance terminal connection.

The system may also include the following optional features:

- Memory in 8K increments to a maximum of 64K.
- Floating-point arithmetic instructions.
- Field addressing instructions.
- Up to 24 external interrupt levels (two optional groups of 12).
- External interface (Direct I/O).
- An additional input/output processor with 12 channels.

- Four ASR, KSR Teletype models available (keyboard/ printer required as operator's console).
- Up to two Direct Memory Attachments.

## **INFORMATION NOMENCLATURE AND FORMATS**

The binary digit, or bit, is the most basic unit of digital information. Depending upon the context, a bit may be described by its binary value (0 or 1), status (off or on), condition (false or true), or other dichotomous attributes. A group of bits that are functionally related is commonly referred to as a "field". Except for fields that are used as operands for field addressing instructions, all fields have fixed formats and parameters (length, boundaries, and positional notations). The parameters of operands (containing from 1 to 16 bits) for field address instructions, described in Chapter 3, are defined by the software. Common "fixed" fields are bits, bytes, words, and doublewords.

The parameters of a fixed word, as illustrated, are 16 contiguous bits, a unique position (0 through 15) for each bit, and word boundaries that occur between bit 15 of one word and bit 0 of the next word.



The format of a data word for fixed point arithmetic operation is



Bit position 0 contains a sign bit which is 0 if the integer is positive or a 1 if the integer is negative. Bit positions 1-15 represent the value of the integer. Bit position 1 is the most significant bit; bit position 15 is the least significant bit. The binary point is assumed to be on the right boundary.

Negative numbers are expressed in the two's complement.

For logical operations, a word is considered to be 16 bits without sign.

The format for a typical one-word instruction is

| OP | RI | xs | Displacement             |
|----|----|----|--------------------------|
|    |    |    | the second second second |

Bit positions 0-3 contain the operation code (OP). The operation code and format for each instruction are described in Chapters 3 or 4.

Bit positions 4-7 (R, I,X, S) comprise an address-control field. Refer to "Effective Address Computation" for further details.

Bit positions 8–15 contain a displacement value. Refer to "Effective Address Computation" and Chapters 3 or 4 for further details. When the parameters of a byte (eight contiguous bits) are fixed, a byte is either the most significant half of a word (byte 0) or the least significant half of a word (byte 1). Bit positions within a byte are designated as 0 through 7. Byte boundaries occur between bit 7 of one byte and bit 0 of the next byte. Byte boundaries between bytes of different words coincide with the word boundaries.

| Byte O    | Byte 1   |
|-----------|----------|
| 012 014 5 | 12123420 |

The parameters of a doubleword are always fixed. The individual bits are numbered 0 through 31.

The first 16 bits (0-15) comprise the most significant word and the second 16 bits (16-31) comprise the least significant word. Doubleword boundaries occur between bit 31 of one doubleword and bit 0 of the next doubleword. The general format of a doubleword is

| Most Significant Word | Least Significant Word                     |
|-----------------------|--------------------------------------------|
|                       | 3 FT 18 19 2 F 21 22 2 F 24 25 2 F 16 29 5 |

A doubleword is always referred to by the address of the most significant word. As part of a Program Status Doubleword, an I/O Control Doubleword, a Field Descriptor required for field addressing instructions, or as part of doubleword operands, the most significant word of a doubleword may have either an even or odd address.

Field Addressing, General Register, and Multiple Register instructions, as described in Chapter 3, are two-word instruction sequences which have the following format:

| 1       |    | 0  | Function              |  |  |  |  |  |  |  |
|---------|----|----|-----------------------|--|--|--|--|--|--|--|
| OP      | RI | хs | Displacement          |  |  |  |  |  |  |  |
| 0 1 2 3 | 4  |    | 8 9 12 11 12 12 14 1- |  |  |  |  |  |  |  |

For these instructions, the first word is always a READ DIRECT (Mode 0) instruction. As such, the recommended coding for the first word is as illustrated. The format and coding of the second word is similar to that described above for the typical one-word instruction.

A two-word instruction sequence is also used to exit from an interrupt-servicing routine. The format is similar to that illustrated above, except the first word is coded as a WRITE DIRECT (Mode 0).

The specific format (and recommended coding, when applicable) for each instruction is shown in Chapter 3.

Hexadecimal digits (each equivalent to four bits) are commonly used when referring to binary information. Thus, a four-bit field (e.g., operation code) may be expressed as one hexadecimal character, a byte may be expressed as a string of two hexadecimal digits, a word as a string of four hexadecimal digits, and a doubleword as a string of eight hexadecimal digits. The 16 configurations of four bits and corresponding decimal and hexadecimal digits are shown below.

| Binary | Decimal | Hexadecimal |
|--------|---------|-------------|
| 0000   | 0       | 0           |
| 0001   | 1       | 1           |
| C010   | 2       | 2           |
| 0011   | 3       | 3           |
|        |         |             |
| 0100   | 4       | 4           |
| 0101   | 5       | 5           |
| 0110   | 6       | 6           |
| 0111   | 7       | 7           |
|        |         |             |
| 1000   | 8       | 8           |
| 1001   | 9       | 9           |
| 1010   | 10      | А           |
| 1011   | 11      | B           |
|        |         |             |
| 1100   | 12      | С           |
| 1101   | 13      | D           |
| 1110   | 14      | E           |
| 1111   | 15      | F           |
|        |         |             |

Note that within this manual (except for format diagrams) a hexadecimal number is displayed as a string of hexadecimal digits enclosed by single quotes and preceded by the letter "X". For example, the binary number 01011010 is expressed in hexadecimal notation as X'5A'.

Although hexadecimal notation is generally used to denote address and data values, decimal notation (where it is more meaningful or customary) may be used. Decimal/hexadecimal conversions are performed by assembler systems.

## 2. SYSTEM ORGANIZATION

A Xerox 530 computer system, as illustrated in Figure 1, may be comprised of standard and optional units. A functional description of the main memory, central processor unit (CPU), interrupt system, fault system, and interconnecting buses is given in this chapter. The input/ output processors (IOPs) and related input/output instructions are described in Chapter 4. The processor control panel (PCP) and related operating procedures are described in Chapter 5.

#### BUSES

The various units of the computer system are interconnected by three buses. The "memory" bus connects the Memory Control to all memory modules. The "unit memory" bus is used by all units that require direct access to memory with the exception of the CPU, which connects directly to memory control logic. The "internal Direct I/O (DIO)" bus provides control interconnections between the CPU, interrupt system, external DIO Interface, IOPs, and Direct Memory Adaptors.

### **MAIN MEMORY**

The memory system, which operates synchronously with the other central system components, is composed of magnetic core memory modules (CMM). The storage capacity of each memory module is 8K words, with each word consisting of 16 data bits plus two parity bits (one parity bit for each byte of the word). The memory capacity ranges from a minimum of 8K words to a maximum of 64K words, in 8K word increments.

When the memory system is 64K words, the memory is "wraparound" or circular, where the next location after 64K-1 is location 0. If a system has less than 64K words, any attempt to address a nonexistent location for either a fetch or store operation results in a machine fault interrupt.

The main memory may be accessed via one of four (maximum) access paths to the unit memory bus and by the CPU. Each access path of the unit memory bus is used by an IQP or a Direct Memory Adapter. Memory is addressed identically by all units (including the CPU) and only one memory access may take place during any instant of time. If two or more accesses to memory are attempted simultaneously, the conflict is resolved in accordance with the following priority: Direct Memory Adapter-2 (highest priority). IOP-2, IOP-1, Direct Memory Adapter-1, CPU (lowest priority). The central processing unit (CPU) is the primary controlling element for most system functions. Control intercommunications between the CPU, the interrupt system, external DIO adapter, IOPs, and Direct Memory Adapters are accomplished via the internal DIO bus.

Basically, the CPU consists of registers, an arithmetic logic unit, and a microprogrammed control unit (see Figure 2).

#### **GENERAL REGISTERS**

These eight registers are used for various purposes by a program. The address, designation, and function of each general register are as follows:

| Address | Designation | Function                    |
|---------|-------------|-----------------------------|
| 0       | Z           | Zero-Source                 |
| 1       | Р           | Program Address             |
| 2       | L           | Link Address                |
| 3       | Т           | Temporary storage           |
| 4       | Х           | Index 1 (post-index)        |
| 5       | В           | Index 2 (pre-index or base) |
| 6       | E           | Extended accumulator        |
| 7       | A           | Accumulator                 |

The general registers are addressable by General Register instructions, COPY instructions, READ DIRECT (Mode 0) instructions, and WRITE DIRECT (Mode 0) instructions, as described in Chapter 3.

#### **PROTECTION SYSTEM REGISTERS**

These 16 registers and a protect violation interrupt level comprise a protection system that guarantees the integrity of a master- or executive-mode (foreground) program while another (background) program is concurrently being executed. The protection system provides both operation protection and memory write protection. Each bit in these 16 registers (or words) is associated with a specific block of 256 consecutive locations in main memory. Bit 0 of protection register 0 is associated with main memory locations X'0000' through X'00FF', bit 1 of protection register 0 is



Z





associated with main memory locations X'0100' through X'01FF', and bit 15 of protection register X'F' is associated with main memory locations X'FF00' through X'FFFF'. A protect bit of "0" designates an unprotected memory block and a protect bit of "1" designates a protected block.

Each of the protection system registers can be loaded individually by executing a WRITE DIRECT (Mode 0) instruction having a function value of X'8r', where r is a hexadecimal digit that designates the protection register that is to be loaded with the contents of the accumulator (A register). Thus, the protect bits for 16 memory blocks (4096 words of main memory) can be set up by executing a single instruction.

Operation of the protection system is under control of the key-operated switch on the processor control panel (see Chapter 5). If the protection system is enabled, the following rules apply:

- Privileged READ DIRECT and WRITE DIRECT instructions can be executed only if they are accessed from protected memory. If a privileged instruction is accessed from unprotected memory, the instruction is not executed; instead, the protect violation interrupt level is triggered. Note that two-word instruction sequences for Field Addressing, General Register, and Multiple Register instructions, as well as the SET FLOATING MODE instruction, are not privileged.
- 2. An instruction accessed from unprotected memory can be immediately followed by an instruction accessed from protected memory only in response to an interrupt condition. If an instruction is accessed from protected memory and the immediately preceding instruction was accessed from unprotected memory, the instruction is not executed (unless it is in response to an interrupt condition); instead, the protect violation interrupt level is triggered. This rule applies to branching from unprotected memory to protected memory as well as to executing an instruction in protected memory as the next instruction in normal sequence after an instruction in unprotected memory.
- 3. A STORE ACCUMULATOR (STA) or an INCREMENT MEMORY (IM) instruction can be used to alter protected memory only if the instruction is accessed from protected memory. If an attempt is made to alter protected memory with an instruction accessed from unprotected memory, the operation is not performed; instead, the protect violation interrupt level is triggered.

#### **ARITHMETIC AND CONTROL UNIT**

The arithmetic and control unit contains the necessary registers and control logic to access general registers or main memory, to modify instruction addresses, to perform arithmetic and logical operations, to provide indications of computational results, and to preserve interrupt status information. Basically, the arithmetic and control unit consists of registers, program status indicators, and a bussed arithmetic/ logic unit with control provided by a microprogrammed control unit built around a read-only memory.

The MA (Memory Address), MBR (Memory Buffer Read), and MBW (Memory Buffer Write) registers are used to access main memory and provide temporary storage for information read out or written into main memory. The W (Working) register is an internal register and is not programmable; however, its contents may be displayed by the indicators on the processor control panel. The contents of the W register are used when generating effective addresses or effective instructions.

#### **PROGRAM STATUS DOUBLEWORD**

Critical control conditions of the CPU are defined by the Program Status Doubleword (PSD). When stored in main memory, the first (most significant) word of a PSD may occupy a location with an even address or an odd address and the second word must occupy the next contiguous location. The format of a PSD, as stored in memory, is as follows:

| 0       | 0       | PF I<br>PMI | E<br>I 00O    | С   | Program Address                                 |
|---------|---------|-------------|---------------|-----|-------------------------------------------------|
| 0 1 2 3 | 4 5 0 7 | 8 9 10      | 0 11/12 13 14 | 151 | 16 17 16 19 20 21 22 23 24 25 25 27 26 29 30 31 |

The first word of a PSD contains the following six status bits:

| Bit<br>Position | Status Bit<br>Designation | Function                   |
|-----------------|---------------------------|----------------------------|
| 8               | PP                        | Protected Program          |
| 9               | FM                        | Floating Mode              |
| 10              | II                        | Internal Interrupt Inhibit |
| 11              | EI                        | External Interrupt Inhibit |
| 14              | 0                         | Overflow                   |
| 15              | С                         | Carry                      |
|                 |                           |                            |

Other bit positions are unassigned and must contain a zero. The second word of a PSD contains a program address. The first word of the current PSD is contained within an internal register (PSW); the second word of the current PSD is contained within general register 1 (P). The contents of the first word of the current PSD may be displayed by indicators on the Processor Control Panel.

If the Protected Program (PP) bit is a 1, the current program is located in an area of main memory that is protected; otherwise, the PP bit is a 0.

If the Floating Mode (FM) bit is a 1, the CPU is conditioned to perform Floating Point instructions (optional).

The Internal and External Interrupt inhibit bits determine whether a program interruption can occur. If an interrupt inhibit bit is a 0, the respective set of interrupt levels are allowed to interrupt the program being executed. Conversely; if an interrupt inhibit bit is a 1, the respective set of interrupt levels are inhibited from interrupting the program. Inhibiting interrupt levels also removes them from the interrupt system priority chain, allowing a lower-priority interrupt level to interrupt the program. Note, however, that the first six standard interrupt levels cannot be inhibited; and, that the six integral (external) interrupt levels within the standard group may be controlled with the Internal Interrupt inhibit bit.

The Overflow and Carry bits reflect the results of various operations. For arithmetic operations, the Overflow bit is set to a 1 if an overflow occurred and the Carry bit is set to a 1 if a carry occurred from the most significant (sign) position of the adder. Also, on a subtract operation, the Carry bit is set to a 1 if a "borrow" occurred from the sign position of the adder. For nonarithmetic operations (i.e., I/O operations), the Overflow and Carry bits may reflect status information relevant to the operation. When applicable, the significance of the Overflow and Carry bits are described under each instruction.

When an interrupt occurs, the current PSD is automatically stored in main memory and another PSD is loaded into the PSW and P registers to become the active PSD. The first PSD remains inactive in main memory until it is restored into the PSW and P registers (normally, when exiting from an interrupt-servicing routine).

#### **INTERRUPT SYSTEM**

Physically, the modular interrupt system is composed of one standard group of 16 interrupt levels and one or two optional groups, each with 12 external interrupt levels (see Table 1). Thus, a minimum interrupt system has 16 interrupt levels, an intermediate system has 28 levels, and a maximum system has 40 interrupt levels.

Each interrupt level has a unique priority, as listed in column 2, Table 1; a unique memory location, as listed in column 1; and, an assignment, as listed in column 6. Other operational and control characteristics are described in subsequent paragraphs.

#### STANDARD GROUP

The 16 interrupt levels that comprise the standard group are divided into two functional groups: internal and integral (or external). The functional assignments of each interrupt level is described below. <u>Power-On/Power-Off.</u> These two interrupt levels (memory locations X'100' and X'101') are essential to the power monitor feature. Whenever an imminent power failure is sensed, the power-off interrupt level is triggered and a "power-off" routine is entered that typically stores (saves) volatile information (e.g., registers, program status doublewords, etc.) in main memory, halts all I/O operations, and ends with the CPU in a waiting state. When the power returns to a safe limit, the power-on interrupt level is triggered and a "power-on" routine is entered that typically restores information from main memory and prepares the system to resume processing.

These two interrupt levels operate automatically and continuously. They cannot be inhibited by the Internal Interrupt (II) bit of the Program Status Doubleword. Also, they are not addressable; hence, they cannot be controlled by a WRITE DIRECT instruction or interrogated with a READ DIRECT instruction.

If the power-on and power-off routines are both executed within two milliseconds, the power monitor feature is able to preserve the system, even under the most adverse condition (i.e., a power failure occurs immediately after the power assumed a normal value). This time constraint is imposed because of the following reasons:

- 1. The relative priority of the two interrupt levels precludes the power-off routine from becoming active until the power-on routine is completed (system is restored to a predictable state).
- 2. The primary power will remain at a safe limit for two milliseconds after an imminent power failure has been detected.

Note that when the power-on interrupt is active, the program protect feature is disabled (status of PSD 8. the PP bit, is ignored); and the program may execute instructions from any portion of memory.

Counter 2/Counter 1 (Real-Time Clocks). These two standard interrupt levels may be triggered by pulses from internal or external sources. Counter 1 has a constant frequency of 500 Hz; counter 2 may be set, at installation time, to any of four frequencies - the commerical line frequency, 2kHz, 8kHz, or a user-supplied external signal. When a clock pulse is received by one of the counter interrupt levels (and the level is armed and enabled), the value in the dedicated interrupt location is incremented by 1, and the level is cleared and re-armed. If the value in the dedicated interrupt location is zero after being incremented, the corresponding counter-equals-zero interrupt level is then triggered. All other interrupt levels (including the counterequals-zero interrupt levels) are processed by interruptservicing routines and are designated as "normal" interrupt levels. The counter interrupt levels are addressable (group code X'0') and their status can be read with a READ DIRECT (Mode 1) instruction. They can be armed, disarmed, enabled, disabled, or triggered. Since a counter interrupt level never goes to the active state in normal operations,

| Dedicated<br>Interrupt<br>Location |      | Priority | Read<br>Status<br>Register | Set<br>Active<br>Register | Write<br>Direct<br>Register |                          |                | PSD<br>Inhibit | Read/Write |
|------------------------------------|------|----------|----------------------------|---------------------------|-----------------------------|--------------------------|----------------|----------------|------------|
| Dec.                               | Hex. | Level    | Bit                        | Bit                       | Bit                         | Assignment               | Bit            | Group Cod      |            |
| 256                                | 100  | 1        | None                       | None <sup>t</sup>         | None <sup>†</sup>           | Power on                 | Standard       | None           | None       |
| 257                                | 101  | 2        | None                       | None <sup>†</sup>         | None <sup>†</sup>           | Power off                | Standard       | None           | None       |
| 254                                | FE   | 3        | 2                          | None                      | 2                           | Counter 2                | Standard       | None           | X'0'       |
| 255                                | FF   | 4        | 3                          | None                      | 3                           | Counter 1                | Standard       | None           | X'0'       |
| 258                                | 102  | 5        | 0                          | None <sup>†</sup>         | None <sup>†</sup>           | Machine Fault            | Standard       | None           | X'0'       |
| 259                                | 103  | 6        | 1                          | None <sup>†</sup>         | None <sup>†</sup>           | Protection Violation     | Standard       | None           | X'0'       |
| 264                                | 108  | 7        | 8                          | 8                         | 8                           | Integral 5 <sup>tt</sup> | Standard       | II             | X'0'       |
| 265                                | 109  | 8        | 9                          | 9                         | 9                           | Integral 6 <sup>††</sup> | Standard       | II             | X'0'       |
| 262                                | 106  | 9        | 6                          | 6                         | 6                           | Input/Output             | Standard       | II             | X'0'       |
| 263                                | 107  | 10       | 7                          | 7                         | 7                           | Control Panel            | Standard       | II             | '0'X       |
| 266                                | 10A  | 11       | 10                         | 10                        | 10                          | Counter 2 = 0            | Standard       | П              | X'0'       |
| 267                                | 10B  | 12       | 11                         | 11                        | 11                          | Counter 1 = 0            | Standard       | П              | '0'X       |
| 268                                | 10C  | 13       | 12                         | 12                        | 12                          | Integral 1 <sup>tt</sup> | Standard       | II             | '0'X       |
| 269                                | 10D  | 14       | 13                         | 13                        | 13                          | Integral 2 <sup>tt</sup> | Standard       | II             | X'0'       |
| 270                                | 10E  | 15       | 14                         | 14                        | 14                          | Integral 3 <sup>tt</sup> | Standard       | II             | X'0'       |
| 271                                | 10F  | 16       | 15                         | 15                        | 15                          | Integral 4 <sup>tt</sup> | Standard       | П              | X'0'       |
| 272                                | 110  | 17       | 0                          | 0                         | 0                           | i                        |                | EI             | X'5'       |
| 273                                | 111  | 18       | 1                          | 1                         | 1                           |                          |                | EI             | X'5'       |
| 274                                | 112  | 19       | 2                          | 2                         | 2                           |                          |                | EI             | X'5'       |
| 275                                | 113  | 20       | 3                          | 3                         | 3                           |                          |                | EI             | X'5'       |
| 276                                | 114  | 21       | 4                          | 4                         | 4                           |                          | First optional | EI             | X'5'       |
| 277                                | 115  | 22       | 5                          | 5                         | 5                           | Designated by            | group of       | EI             | X'5'       |
| 278                                | 116  | 23       | 6                          | 6                         | 6                           | Customer.                | 12 external    | EI             | X'5'       |
| 279                                | 117  | 24       | 7                          | 7                         | 7                           |                          | interrupts.    | EI             | X'5'       |
| 280                                | 118  | 25       | 8                          | 8                         | 8                           |                          |                | EI             | X'5'       |
| 281                                | 119  | 26       | 9                          | 9                         | 9                           |                          |                | EI             | X'5'       |
| 282                                | 11A  | 27       | 10                         | 10                        | 10                          |                          |                | EI             | X'5'       |
| 283                                | 11B  | 28       | 11                         | 11                        | 11                          |                          |                | EI             | X'5'       |
| 284                                | 11C  | 29       | 12                         | 12                        | 12                          |                          |                | EI             | X'5'       |
| 285                                | 11D  | 30       | 13                         | 13                        | 13                          |                          |                | EI             | X'5'       |
| 286                                | 11E  | 31       | 14                         | 14                        | 14                          |                          |                | EI             | X'5'       |
| 287                                | 11F  | 32       | 15                         | 15                        | 15                          |                          |                | EI             | X'5'       |
| 288                                | 120  | 33       | 0                          | 0                         | 0                           |                          | Second         | EI             | X'6'       |
| 289                                | 121  | 34       | 1                          | 1                         | 1                           | Designated by            | optional       | EI             | X'6'       |
| 290                                | 122  | 35       | 2                          | 2                         | 2                           | Customer.                | group of       | EI             | X'6'       |
| 291                                | 123  | 36       | 3                          | 3                         | 3                           |                          | 12 external    | EI             | X'6'       |
| 292                                | 124  | 37       | 4                          | 4                         | 4                           |                          | interrupts.    | EI             | X'6'       |
| 293                                | 125  | 38       | 5                          | 5                         | 5                           |                          |                | EI             | X'6'       |
| 294                                | 126  | 39       | 6                          | 6                         | 6                           |                          |                | EI             | X'6'       |
| 295                                | 127  | 40       | 7                          | 7                         | 7                           |                          |                | EI             | X'6'       |

Table 1. Interrupt System

tt Connected and used as an external interrupt level.

the level must not be programmed into that state. These two levels can not be inhibited by the II bit of the Program Status Doubleword. Counter 2 has the third highest priority and counter 1 has the fourth highest priority within the interrupt system. Machine Fault. This interrupt level is triggered whenever the Fault Register is nonzero, signifying that an abnormal condition has been detected and the correct PCP switches are enabled (see "Fault System"). The status of the machine fault interrupt level may be read into bit position 0 of the A register by executing a READ DIRECT (Mode 1) instruction. This interrupt level cannot be controlled with a WRITE DIRECT (Mode 1) instruction nor can it be inhibited by the Internal Interrupt bit of the Program Status Doubleword.

<u>Protection Violation</u>. This sixth highest priority interrupt level is part of the protection system. This interrupt level is triggered if the protection system is enabled when a protection violation is encountered. The status of the interrupt level is read into bit position 1 of the A register whenever a READ DIRECT (Mode 1) instruction is executed. This interrupt level cannot be controlled with a WRITE DIRECT (Mode 1) instruction nor can it be inhibited by the Internal Interrupt control bit of the Program Status Doubleword.

Input/Output. The input/output interrupt level accepts interrupt signals from standard I/O systems. An I/O interrupt-servicing routine must contain an ACKNOWLEDGE I/O INTERRUPT (AIO) instruction, described in Chapter 4, that identifies the source and cause of an I/O interrupt. The I/O interrupt level is addressed with a group code of X'O'. The state of the interrupt level may be read into bit 6 of the A register by executing a READ DIRECT (Mode 1) instruction. The interrupt level may be controlled by a WRITE DIRECT (Mode 1) instruction and bit 6 of the A register. The interrupt level may be inhibited by the Internal Interrupt bit of the Program Status Doubleword.

<u>Control Panel</u>. The control panel interrupt level may be activated by either the INTERRUPT switch on the processor control panel or by a special control sequence on the operator's keyboard (see Chapter 5). The interrupt level can be triggered by the computer operator to initiate a specific routine. The control panel interrupt level is addressed with a group code of X'0'. The state of this interrupt level may be read into bit position 7 of the A register by executing a READ DIRECT (Mode 1) instruction. The interrupt level may be controlled with a WRITE DIRECT (Mode 1) instruction and bit 7 of the A register. The interrupt level may be inhibited by the Internal Interrupt bit of the Program Status Doubleword.

Counter-Equals-Zero. As described under "Counter 2/ Counter 1" above, a counter-equals-zero interrupt level is triggered whenever the corresponding counter (memory location) is incremented to the value of zero as a result of a count pulse. Triggering a counter-equals-zero interrupt level does not affect the counting process. The counter-equals-zero interrupt levels may be addressed with a group code of X'0'. The state of counter two-equals-zero may be read into bit position 10 of the A register and the state of counter one-equals-zero may be read into bit position 11 of the A register when a READ DIRECT (Mode 1) instruction is executed. Both interrupt levels may be controlled with a WRITE DIRECT (Mode 1) instruction and both interrupt levels may be inhibited by the Internal Interrupt bit of the Program Status Doubleword.

Integral Interrupt Levels. There are six integral interrupt levels within the standard group that may be used by the customer as external interrupts. The interrupt levels are addressed with a group code of X'0'. The state of each interrupt level may be read with a READ DIRECT instruction and controlled with a WRITE DIRECT instruction. The interrupt levels may be inhibited by the Internal Interrupt bit of the Program Status Doubleword.

Note: Care must be exercised in assigning integral five and integral six interrupt levels since foreground tasks connected to these interrupts can not utilize certain RBM or BCM monitor services (e.g., requests for monitor input/output services can not be made from these interrupt levels).

#### OPTIONAL INTERRUPT GROUPS

Each optional interrupt group consists of 12 external interrupt levels. All 24 optional interrupt levels may be inhibited by the External Interrupt bit of the Program Status Doubleword. The first 16 optional interrupt levels are addressed with a group code of X'5' while the last eight optional interrupt levels are addressed with a group code of X'6'. All optional interrupt levels may be read with a READ DIRECT (Mode 1) instruction and controlled with a WRITE DIRECT (Mode 1) instruction.

#### INTERRUPT LEVEL STATES

Each interrupt level is controlled on an individual basis by three flip-flops. Two of the flip-flops define four mutually exclusive states: disarmed, armed, waiting, and active. The third flip-flop enables or disables the level. The various states and the condition causing changes in state (see Figure 3) are described in the following paragraphs:

<u>Disarmed.</u> When an interrupt level is in the disarmed state, no signal to that interrupt level is admitted; that is, no record is retained of the signal nor is any program interrupt caused by it at any time.

<u>Armed.</u> When an interrupt level is in the armed state (IP flip-flop is on), it is capable of accepting and remembering an interrupt signal. The receipt of such a signal advances the interrupt level to the waiting state (IS flip-flop is turned on).



Figure 3. Interrupt Level Operation

<u>Waiting.</u> When an interrupt level in the armed state receives an interrupt signal, it advances to the waiting state, and remains in the waiting state until it is allowed to advance to the active state. (IP and IS flip-flops are both on in the waiting state.)

If the level-enable flip-flop (IN) is off, the interrupt level can undergo all state changes except that of moving from the waiting to the active state. Furthermore, if this flipflop is off, the interrupt level is completely removed from the chain that determines the priority of access to the CPU. Thus, an interrupt level in the waiting state with its level-enable in the off condition does not prevent an enabled, uninhibited interrupt level of lower priority from moving to the active state. When an interrupt level is in the waiting state, the following conditions must all exist simultaneously before the level advances to the active state:

- The level is enabled (i.e., its level enable flip-flop, IN, is a 1).
- 2. The group inhibit (if applicable) is off (i.e., the appropriate inhibit is a 0).
- 3. No higher-priority interrupt level is in the active state (or is in the enabled, waiting state with its inhibit off).
- 4. The CPU is in an interruptible phase of operation.

<u>Active</u>. When a normal interrupt level (any interrupt level except Counter 2 or Counter 1) meets all of the conditions necessary to permit it to move from the waiting state to the active state, it is permitted to do so by being acknowledged by the computer, which then automatically stores the current PSD at the location specified by the contents of the location associated with the level. The first instruction of the interrupt-servicing routine is then taken from the location following the stored PSD. A new interrupt cannot occur until after the execution of this first instruction.

A normal interrupt level remains in the active state until it is removed from the active state by a specific configuration of the WRITE DIRECT (WD) instruction, followed by an LDX instruction (an "exit sequence"), or if the same active level is armed or disarmed via an appropriate WD instruction. An interrupt-servicing routine can itself be interrupted (whenever a higher-priority interrupt level meets all of the conditions for becoming active) and then continued (after the higher-priority interrupt level is removed from the active state). However, an interrupt-servicing routine cannot be interrupted by a lower-priority interrupt level as long as its interrupt level remains in the active state. Normally, the interrupt-servicing routine returns its interrupt level to the armed state and transfers program control back to the point of interrupt by means of an interrupt routine exit sequence (see "Interrupt Routine Entry and Exit").

#### READING INTERRUPT LEVELS

Except for the first two interrupt levels (power on and power off), the state of all interrupt levels may be read into the A register by executing a READ DIRECT (Mode 1) instruction. The format of a typical READ DIRECT (Mode 1) instruction is as follows:

| 1       | R | I | х | s | D | ispl | ace   | m  | en | t    |   | <br>1 |   | 0 | Co  | de |     | 0  |    | G    | roup  | +  |
|---------|---|---|---|---|---|------|-------|----|----|------|---|-------|---|---|-----|----|-----|----|----|------|-------|----|
| 0 1 2 3 | 4 | 5 | 6 | 7 | 8 | 9 10 | 11 12 | 13 | 14 | 15 0 | 1 | 2     | 3 | 4 | 5 6 | 7  | 8 9 | 10 | 11 | 12 1 | 14 15 | t. |

The effective instruction (shown enclosed within broken lines) is generated from the original instruction in the same manner as an effective address; i.e., the displacement value is modified as specified by the "RIXS" bits. The recommended method for producing the appropriate configuration of the effective instruction is to indirectly address a memory location that contains the appropriate bit configuration.

Bits 0-3 of the effective instruction must be coded as X'1' to specify the interrupt control mode. (See READ DIRECT instruction, Chapter 3, for other control modes.)

Bits 4 and 8-11 must be coded as zeros.

Bits 5, 6, and 7 (the "code" field) may be coded to one of three values to specify a read operation to be performed (read one of the three flip-flops associated with each interrupt level).

| Code Field<br>Bits 5 6 7 | Read Function                                                                                                                                    |
|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| 001                      | Set to a 1 the accumulator bits correspond-<br>ing to each interrupt level that is in<br>the Armed or Waiting state. Read IP<br>flip-flops.)     |
| 010                      | Set to a 1 the accumulator bits correspond-<br>ing to each interrupt level that is in<br>the Waiting (or Active) state. (Read IS<br>flip-flops.) |
| 100                      | Set to a 1 the accumulator bits correspond-<br>ing to each interrupt level that is Enabled.<br>(Read IN flip-flops.)                             |

The A register bit format for the READ DIRECT (Mode 1) instruction is shown in column 3 of Table 1. For READ DIRECT group code X'0', bit 5 is unused and is indeterminate, and bit 4 is set to 1 if the TRACE toggle switch is in the up (on) position or set to 0 if the TRACE switch is in the down (off) position. An uninstalled interrupt level will respond with a 0 to any of the three read operations.

Bits 12-15 specify which group of interrupt levels is to be interrogated.

| Group Field<br>Value | Interrupt Group Interrogated                                                                                                                      |
|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| X'0'                 | Standard group. Note that the first<br>two interrupt levels (power on and<br>power off) cannot be interrogated<br>with a READ DIRECT instruction. |
| X'5'                 | The first 16 (optional) external inter-<br>rupt levels.                                                                                           |
| X'6'                 | The last 8 (optional) external inter-<br>rupt levels.                                                                                             |

#### INTERRUPT SYSTEM CONTROL

The interrupt system may be controlled in the following ways:

- If the Internal Interrupt (II) bit of the Program Status Doubleword (PSD) is set to a 1, all interrupt levels within the standard group, except the first six – power on, power off, counter 2, counter 1, machine fault, and protection violation (see Table 1), are inhibited.
- 2. If the External Interrupt (EI) bit of the PSD is set to a 1, all optional interrupt levels are inhibited.
- 3. Except for the first six interrupt levels, each interrupt level (on an individual basis as specified by assigned bits of the A register) may be set to the Active state by executing a WRITE DIRECT (Mode 1) instruction, described below.
- 4. Except for the power on, power off, machine fault, and protection violation interrupt levels, each interrupt level (on an individual basis as specified by assigned bits of the A register) may be armed, disarmed, enabled, disabled, or triggered by executing a WRITE DIRECT (Mode 1) instruction, described below.

The format of a typical WRITE DIRECT (Mode 1) instruction for controlling the interrupt system is as follows:



The effective instruction (enclosed within broken lines) is generated in the same manner as an effective address; i.e., the displacement value of the original instruction is modified by the "RIXS" bits.

The recommended method for producing the appropriate configuration of the WRITE DIRECT effective instruction is to indirectly address a memory location that contains the appropriate bit configuration.

Bits 0-3 of the effective instruction must be coded as X'1' to specify the interrupt control mode. (See "WRITE DIRECT" instruction, Chapter 3, for other control modes.)

Bits 4 and 8-11 must be coded as zeros.

Bits 5, 6, and 7 (the "code" field) may be coded to any one of eight values to specify a function that is to be performed on a group of interrupt levels which is designated by the value of the "group" field (bits 12–15).

Individual interrupt levels within the designated group are further designated by the contents of the A register.

The value of the "code" field and associated functions are as follows:

| Code Field<br>Bits 5 6 7 | Write Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 000                      | A code field (bits 5-7) of 000 will cause<br>each interrupt level corresponding to<br>the 1's in the accumulator to be set<br>to the Active state if that interrupt<br>level was previously in either the Armed<br>or Waiting state. This operation is not<br>affected by the state of the level en-<br>able flip-flops or the group inhibits.<br>Any levels in the Disarmed state and<br>those levels corresponding to the 0's in<br>the accumulator are not affected. If<br>the selected interrupt level is already<br>Active, it will be set to the Disarmed<br>state. The Set Active operation causes<br>the selected level to enter the Active<br>state, without going through the auto-<br>matic interrupt entry sequence. |
| 001                      | Disarm all levels corresponding to a 1 in<br>the accumulator; no other levels are<br>affected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 010                      | Arm and enable all levels corresponding<br>to a 1 in the accumulator; no other levels<br>are affected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 011                      | Arm and disable all levels corresponding<br>to a 1 in the accumulator; no other<br>levels are affected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 100                      | Enable all levels corresponding to a 1 in<br>the accumulator; no other levels are<br>affected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 101                      | Disable all levels corresponding to a 1 in<br>the accumulator; no other levels are<br>affected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 110                      | Enable all levels corresponding to a 1 in the accumulator and disable all other levels.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 111                      | Trigger all levels corresponding to a 1 in<br>the accumulator. All such levels that are<br>currently armed advance to the waiting<br>state. Those levels currently disarmed are<br>not altered, and all levels corresponding<br>to a 0 in the accumulator are not affected.<br>The interrupt trigger is applied at the same<br>input point as that used by the device<br>connected to the interrupt level.                                                                                                                                                                                                                                                                                                                       |

The required values for the "group" field and the designated interrupt groups are as follows:

| Group<br>Value | Selected Interrupt Group                                                                                                                                                                          |
|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| X'0'           | Standard group. Note, as shown in Table 1,<br>that the power on, power off, machine<br>fault, and protection violation interrupt<br>levels cannot be controlled by a WRITE<br>DIRECT instruction. |
| X'5'           | The first 16 (optional) external interrupt<br>levels.                                                                                                                                             |
| X'6'           | The last 8 (optional) external interrupt<br>levels.                                                                                                                                               |

The relationship between the individual bits of the A register and the individual interrupt levels for the WRITE DIRECT instruction is shown in columns 4 and 5 of Table 1. Note that all bits of the A register are not assigned within groups X'0' and X'6'.

#### INTERRUPT ROUTINE ENTRY AND EXIT

When a normal interrupt level (not counter 2 or counter 1) becomes active, the computer automatically saves the Program Status Doubleword (which contains the protected program indicator, the floating mode bit, internal and external inhibit bits, overflow and carry bits, and the program address). The status information is stored in the location whose address is contained in the dedicated interrupt location. If the FM bit is set, the Scratchpad Floating Accumulator is stored into the Memory Floating Accumulator (three locations identified by the address in memory location 1).

The current value in the program address (P) register is stored in the location following the status information. The significance of the stored program address depends upon the particular interrupt level as follows:

- 1. For the machine fault error or the protect violation, the stored program address is the address of the instruction that was being executed at the time the interrupt condition occurred.
- 2. For all other normal interrupt levels, the stored program address is the address of the next instruction in sequence after the instruction whose execution was just completed at the time the interrupt condition occurred.

After the program address is stored, the next instruction to be executed is then taken from the location following the stored program address. The first instruction of the interruptservicing routine is always executed before another interrupt can occur. Thus, the interrupt-servicing routine may inhibit all other normal interrupt levels so that the routine itself will not be interrupted while in process.

At the end of an interrupt-servicing routine, an exit sequence restores the program status and Scratchpad Floating Accumulator that existed when the interrupt level became active. An exit sequence is a two-word instruction sequence comprised of a WRITE DIRECT (Mode 0) instruction with an effective address of X'00D8' followed immediately by a LOAD INDEX (LDX) instruction with an effective address equal to the address value in the interrupt location for the routine (no interrupt is processed by the CPU between these two instructions). Execution of LDX in an interrupt routine exit sequence does not affect the contents of index register 1 (X).

#### COUNTER INTERRUPT PROCESSING

The counter interrupt levels are not associated with interruptservicing as such. Instead, an active counter interrupt level is serviced by accessing the contents of the memory location assigned to the interrupt level, incrementing the value in the memory location by 1, and restoring the new value in the same memory location. The processing of an active counter interrupt level does not affect the overflow indicator or the carry indicator. Thus, the on-going program is not affected by a counter clock pulse (other than by the time required for processing) unless the result in the assigned memory location is all 0's after being incremented; in that case, the corresponding counter-equals-zero interrupt level is triggered.

#### CPU INTERRUPT RECOGNITION

If all other conditions are met and an interrupt level is waiting and enabled, the CPU will recognize and process an interrupt following the completion of any instruction, except between the storing of the PSD and the execution of the next instruction upon entering a normal interrupt subroutine.

Note: Two-word instruction sequences, as required for field addressing, multiple register operations, and general register operations, as well as for exiting from an interrupt-servicing routine, are not completed until the second word of the sequence is executed. Hence, the CPU does not process any interrupts during a two-word instruction sequence.

#### FAULT SYSTEM

The fault system continuously monitors operations, especially data transfers, within the entire computer system in order to detect abnormal conditions. By executing a READ DIRECT (Mode 1) instruction with an effective address of X'1040' (normally, as part of an MFI subroutine), 16 bits of fault status information (as described below) are copied into the A register and the fault register is reset. By evaluating the fault information, the CPU may perform either a fault logging operation or a fault recovery procedure.

The relatively high priority of the MFI level within the interrupt system permits a fault condition to be reported and processed expeditiously. Note that the MFI level may be interrogated with a READ DIRECT (Mode 1) instruction but cannot be controlled with a WRITE DIRECT instruction or inhibited by the Internal Interrupt inhibit bit of the Program Status Doubleword.

#### FAULT INFORMATION FORMATS

The general format for the 16 bits of fault information which may be copied into the A register or displayed on the processor control panel is as follows:

|   | U | Ini | it |   |   |   | *<br>5<br>5<br>5<br>5 |    | Fa | υl | t  | St | at | บร |    |
|---|---|-----|----|---|---|---|-----------------------|----|----|----|----|----|----|----|----|
| 0 | 1 | 2   | 3  | 4 | 5 | 6 | 7                     | 18 | 9  | 10 | 11 | 12 | 13 | 14 | 15 |

The "unit" field identifies the source(s) of fault information (see Table 2); the "mode" field permits the various faults which may be detected within each unit to be classified into one of four modes; and the "fault status" field indicates specific faults. In case a memory fault is detected, the fault status field also includes the three most significant bits of memory address associated with the attempted memory access. The mode and fault status information is dependent upon the unit (see Tables 3, 4, and 5).

Table 2. Unit Field (Fault Information)

| Bit Position<br>0 1 2 3 4 5                                                                 | Source of Fault Information                 |  |  |  |  |  |
|---------------------------------------------------------------------------------------------|---------------------------------------------|--|--|--|--|--|
| 000000                                                                                      | No faults.                                  |  |  |  |  |  |
| 1                                                                                           | CPU.                                        |  |  |  |  |  |
| 01                                                                                          | Reserved for special systems.               |  |  |  |  |  |
| 0 - 1                                                                                       | IOP-2.                                      |  |  |  |  |  |
| 0 1                                                                                         | IOP-1.                                      |  |  |  |  |  |
| 0 1 -                                                                                       | Interrupt Master or External DIO<br>system. |  |  |  |  |  |
| 0 1                                                                                         | 0 – – – 1 Direct Memory Adapter.            |  |  |  |  |  |
| Notes: 1. If the unit field indicates a CPU fault<br>(bit 0 is a 1) in combination with one |                                             |  |  |  |  |  |

| Table 2. | Unit Field ( | (Fault | Information | ) ( | cont. | ) |
|----------|--------------|--------|-------------|-----|-------|---|
|----------|--------------|--------|-------------|-----|-------|---|

| <u>Notes:</u><br>(cont.) | or more other unit indicators<br>(bits 1-5), then the mode and fault<br>status information (bits 6-15) is valid<br>only for the CPU. The READ DIRECT<br>instruction (effective address X'1040')<br>that returned this word of fault infor-<br>mation will reset the CPU unit fault<br>indicator (bit 0) to 0, reset the CPU<br>mode and fault status information<br>(bits 6-15), and allow the mode and<br>fault status information from the<br>other units to occupy the fault regis-<br>ter. A second READ DIRECT in-<br>struction should be issued within<br>the Machine Fault Interrupt (MFI)<br>subroutine in order to avoid a<br>second MFI, and in order to process<br>the remaining fault information.<br>(See Note 2.) |
|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2.                       | If the unit field indicates a combina-<br>tion of two or more unit indicators<br>(bits 1–5) and the CPU indicator is<br>zero (bit 0 is a 0), then the unit field                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

(bits 1-5) and the CPU indicator is zero (bit 0 is a 0), then the unit field is valid in pointing to the units that reported faults simultaneously, but the mode and fault status information (bits 6-15) is not valid (the information is merged). The READ DIRECT instruction which returned this word of fault information will reset the entire fault register.

Table 3. Mode and Fault Status Values (CPU Faults)

| Bit Position<br>6 7 8 9 10 11 12 13 14 15 | Type of Fault                                       |
|-------------------------------------------|-----------------------------------------------------|
|                                           | Mode 1                                              |
| 011                                       | Instruction access fault.                           |
| 01-X                                      | Most significant bit<br>(MSB) of memory<br>address. |
| 01X                                       | Second MSB of memory address.                       |
| 01 X                                      | Third MSB of memory<br>address.                     |
| 01 1                                      | Reserved.                                           |
| 011                                       | Memory module absent<br>(nonexistent address).      |

Table 3. Mode and Fault Status Values (CPU Faults) (cont.)

|     | 8 3 | - | 10 | 11 | 12 | 13 | 14 | 15 | Type of Fault                                     |
|-----|-----|---|----|----|----|----|----|----|---------------------------------------------------|
| 01  |     | - | -  | -  | -  | -  | 1  | -  | Memory address parity<br>error.                   |
| 01  |     | - | -  | -  | -  | -  | -  | 1  | Memory read data<br>parity error.                 |
|     |     |   |    |    |    |    |    |    | Mode 3                                            |
| 11  | 1 - | - | -  | -  | -  | -  | -  | -  | Instruction timer error.                          |
| 11  | - 1 | I | -  | -  | -  | -  | -  | -  | Address parity error in ROS.                      |
| 11  |     | - | 1  | -  | -  | -  | -  | -  | Data parity error in ROS                          |
| 11  |     | • | -  | 1  | -  | -  | -  | -  | Memory control error.                             |
| 11  |     | - | -  | -  | 1  | -  | -  | -  | Parity error in arithme-<br>tic unit.             |
| 11  |     | - | -  | -  | -  | 1  | -  | -  | Reserved.                                         |
| 11  |     | - | -  | -  | -  | -  | ١  | -  | Reserved.                                         |
| 11  |     | - | -  | -  | -  | -  | -  | 1  | Reserved.                                         |
|     |     |   |    |    |    |    |    |    | Mode 2                                            |
| 10  | 1 - | - | 0  | -  | 0  | 0  | 0  | 0  | Reserved.                                         |
| 10  | - 1 | I | 0  | -  | 0  | 0  | 0  | 0  | Fan not normal.                                   |
| 10  |     | - | 0  | 1  | 0  | 0  | 0  | 0  | DIO data-in parity error                          |
| 10  | 0 0 | ) | 1  | 0  | 0  | 0  | 0  | 0  | Control module error.                             |
| 10  | 0 0 | ) | -  | 0  | 1  | -  | -  | -  | No DFSA response.                                 |
| 10  | 0 0 | ) | -  | 0  | -  | 1  | -  | -  | DFSA remains high constantly.                     |
| 10  | 0 0 | ) | -  | 0  | -  | -  | 1  | -  | Unimplemented instruc-<br>tion (class A).         |
| 10  | 0 0 | ) | -  | 0  | -  | -  | -  | 1  | Unimplemented in-<br>struction (class B).         |
|     |     |   |    |    |    |    |    |    | Mode 0                                            |
| 00  |     | • | -  | -  | -  | -  | -  | -  | Reserved.                                         |
| Not | es: |   | 1. |    |    |    |    |    | e mode of faults exists<br>the CPU Fault Register |

Table 3. Mode and Fault Status Values (CPU Faults) (cont.)

| Notes:<br>(cont.) | will report only the highest priority<br>fault mode. The fault modes have the<br>following priority: Mode 1 (highest),<br>Mode 3, Mode 2, Mode 0. In addition,<br>Mode 2 faults are divided into two<br>groups which are mutually exclusive<br>for reporting purposes. The first group |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| (cont.)           | following priority: Mode 1 (highest),<br>Mode 3, Mode 2, Mode 0. In addition,<br>Mode 2 faults are divided into two<br>groups which are mutually exclusive                                                                                                                             |
|                   | F                                                                                                                                                                                                                                                                                      |

2. Within a particular mode, more than one fault may be reported simultaneously.

Table 4. Mode and Fault Status Values (IOP Faults)

| Bit Positions<br>6 7 8 9 10 11 12 13 14 15 | Definition                       |
|--------------------------------------------|----------------------------------|
|                                            | Memory Faults:                   |
| 011                                        | Reserved.                        |
| 01-X                                       | First bit of memory<br>address.  |
| 01 X                                       | Second bit of memory<br>address. |
| 01 X                                       | Third bit of memory<br>address.  |
| 01 1                                       | Reserved.                        |
| 011                                        | Memory address not<br>here.      |
| 01 1 -                                     | Memory address parity<br>error.  |
| 011                                        | Memory data parity<br>error.     |
|                                            | I/O Faults:                      |
| 001                                        | Reserved.                        |
| 00-1                                       | IOP Adapter fault.               |
| 001                                        | IOP Fault.                       |
| 00 1                                       | Watchdog timer<br>interface.     |

Table 4. Mode and Fault Status Values (IOP Faults) (cont.)

| Bit Positions<br>6 7 8 9 10 11 12 13 14 15 | Definition                                                           |
|--------------------------------------------|----------------------------------------------------------------------|
|                                            | I/O Faults (cont.):                                                  |
| 001                                        | DIO address fault.                                                   |
| 001                                        | DIO data parity error.                                               |
| 001-                                       | NIO address parity<br>error.                                         |
| 001                                        | NIO data parity error<br>(not reported for data-in<br>parity error). |

| Table 5. | Mode and Fault Status Values |
|----------|------------------------------|
|          | (IM and DIO Faults)          |

| Bit Pos      |                                                                                                                                                                                                                                                    |   |    |    |    |    |                                                                                                                                                       |  |  |  |  |
|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|----|----|----|----|-------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 6789         |                                                                                                                                                                                                                                                    |   | 12 | 13 | 14 | 15 | Description                                                                                                                                           |  |  |  |  |
| 0000         | 0                                                                                                                                                                                                                                                  | 0 | 0  | 1  | 0  | 0  | A pseudo-fault gener-<br>ated whenever the<br>TRACE switch is on and<br>the INTERRUPT switch<br>is activated.                                         |  |  |  |  |
| 0000         | 0                                                                                                                                                                                                                                                  | 0 | 0  | 0  | 1  | 0  | A DIO parity error oc-<br>curred during a WRITE<br>DIRECT instruction to<br>the Interrupt Master.<br>No attempt is made to<br>abort the WRITE DIRECT. |  |  |  |  |
| 0000         | 0                                                                                                                                                                                                                                                  | 0 | 0  | 0  | 0  | 1  | Data parity error oc-<br>curred during an external<br>WRITE DIRECT instruc-<br>tion. No attempt is made<br>to abort the WRITE<br>DIRECT.              |  |  |  |  |
| <u>Note:</u> | DIRECT.<br><u>Note:</u> Faults that are detected in the Interrupt<br>Master (IM) or in DIO operations are as listed<br>above. The first two faults are associated<br>with IM operations and the last fault is asso-<br>ciated with DIO operations. |   |    |    |    |    |                                                                                                                                                       |  |  |  |  |

## EFFECTIVE ADDRESS COMPUTATION

The CPU forms the effective address of a memory reference instruction in three basic steps as follows:

- If the R bit (bit 4 of the instruction word) and the S bit (bit 7 of the instruction word) are both 0's, the reference address is equal to the value in the displacement field of the instruction. (This is referred to as "nonrelative" addressing.)
- 2. If the R bit is a O and the S bit is a 1, the reference address is equal to the value in the displacement field

in the instruction plus the 16-bit value (base address) in index register 2. (This is referred to as "preindexing", or "base-relative" addressing.)

3. If the R bit is a 1, the reference address is equal to the 16-bit value in the internal W register (address of the current instruction before it is incremented to the address of the next instruction) plus the value in the low-order nine bits of the instruction, interpreted as a 9-bit two's complement integer. (This is referred to as "self-relative" addressing.)

#### Step 2 (determine direct address)

- 1. If the I bit (bit 5 of the instruction word) is 0, the direct address is equal to the value of the reference address (as determined in step 1).
- 2. If the I bit is a 1, the reference address is treated as an indirect address; the direct address is the 16-bit value in the location whose address is equal to the reference address. In effect, the indirect address is replaced by the direct address value.

#### Step 3 (determine effective address)

- 1. If the X bit (bit 6 of the instruction word) is a 0, the effective address is equal to the value of the direct address (as determined by step 2).
- If the X bit is a 1, the effective address is equal to the value of the direct address plus the 16-bit value in index register 1. Note that indexing with X is applied after indirect addressing. (This is referred to as "post-indexing".)

The effective address for an instruction, therefore, is the final 16-bit address value developed for that instruction, starting with the displacement value in the instruction itself. The main memory location whose address equals the effective address value is referred to as the "effective location". Similarly, the contents of the effective location are referred to as the "effective word".

The process of effective address computation is summarized in Table 6. The symbols used in Table 6 are defined as follows:

- R Bit 4 of the instruction.
- I Bit 5 of the instruction.
- X Bit 6 of the instruction.

- S Bit 7 of the instruction.
- D Bits 8-15 of the instruction (Displacement).
- SD Sign extended displacement value.
- (D) Contents of location D.
- (X) Contents of index register 1 (general register 4).
- (B) Contents of index register 2 (general register 5).
- (W) Contents of the internal W register (the address of the current instruction).

Table 6. Effective Address Computation

| R | I | Х | S | Effective Address |
|---|---|---|---|-------------------|
| 0 | 0 | 0 | 0 | D                 |
| 0 | 0 | 0 | 1 | D + (B)           |
| 0 | 0 | 1 | 0 | D + (X)           |
| 0 | 0 | 1 | 1 | D + (X) + (B)     |
| 0 | 1 | 0 | 0 | (D)               |
| 0 | 1 | 0 | 1 | (D + (B))         |
| 0 | 1 | ۱ | 0 | (D) + (X)         |
| 0 | 1 | 1 | 1 | (D + (B)) + (X)   |
| 1 | 0 | 0 |   | (W) + SD          |
| 1 | 0 | 1 |   | (W) + SD + (X)    |
| 1 | 1 | 0 |   | ((W) + SD)        |
| 1 | 1 | 1 |   | ((W) + SD) + (X)  |

#### **EFFECTIVE INSTRUCTIONS**

An effective instruction is generated in the same manner as an effective address. In the case of effective instructions, the final 16-bit value (or portions thereof) is used to modify or augment the operation code of a given instruction, namely, a READ DIRECT or a WRITE DIRECT instruction that is used separately or as part of a two-word instruction seguence, as described in Chapter 3.

## 3. INSTRUCTION REPERTOIRE

This chapter describes all CPU instructions, except I/O instructions, which are described in Chapter 4. When applicable, the following information is provided for each instruction:

- 1. Mnemonic the code used by assemblers to produce the instruction's basic operation code.
- 2. Instruction name the instruction's descriptive title.
- 3. Parenthetical note an indication of whether the instruction is optional and/or privileged.
- Format a one- or two-word diagram showing the various subfields of the instruction. The contents of subfields may be represented with descriptive words, symbols, abbreviations, or specific hexadecimal or binary values.

When the configuration of an effective instruction can be ascertained readily from the configuration of the original instruction (i.e., when the "RIXS" bits of the original instruction are coded with zeros, the last eight bits of the effective instruction are equal to the last eight bits of the original instruction, and the leading eight bits of the effective instruction are zeros), the diagram (enclosed with solid border lines) illustrates the format of the instruction as stored in memory or as printed out during a listing.

When the configuration of an effective instruction does not correlate directly with that stored in memory, that portion of the effective instruction which is generated by modifying the contents of the displacement field is enclosed within broken border lines and appears immediately to the right of the original instruction. These portions of the effective instruction are available to the computer via internal registers and are not stored in memory or available for printouts.

Two-word instructions that specify Field Addressing, General Register, and Multiple Register operations must occupy two contiguous memory locations. The diagrams for these instructions show the first instruction word directly above the second instruction word. The address of the first word may be either even or odd.

- 5. Verbal description an explanation of the function or operation performed by the instruction.
- Affected a symbolic listing of registers, storage areas, and indicators that can be affected by the instruction.
  - <u>Note:</u> The instruction address portion of the program status doubleword (P register) is considered affected only if a branch condition can occur as a result of the instruction execution.

7. Timing - see Appendix B.

The following symbols are commonly used in the descriptions:

- A Accumulator (general register 7).
- B Index 2 (general register 5).
- C Carry indicator (PSD bit 15).
- D Displacement (bits 8-15 of instruction).
- E Extended accumulator (general register 6).
- EI External interrupt inhibit (PSD bit 11).
- EL Effective location.
- EW Effective word, or (EL).
- FM Floating Mode bit (PSD bit 9).
- (W) Contents of the internal W register (address of the current instruction).
- II Internal interrupt inhibit (PSD bit 10).
- O Overflow indicator (PSD bit 14).
- P Program address register, next instruction address, (general register 1).
- PP Protected program indicator (PSD bit 8).
- SD Sign extended displacement value.
- T Temporary storage (general register 3).
- X Index 1 (general register 4).
- Z General Register 0.

Other symbols and abbreviations, normally applicable to a limited number of instructions, are defined within the descriptions of those instructions.

### **MEMORY REFERENCE INSTRUCTIONS**

LDA LOAD REGISTER A



LOAD REGISTER A is a one-word nonfloating-point instruction that loads the effective word into the A register (general register 7).

This format is also used by FLOATING LOAD (see "Floating-Point Instructions").

Affected: (A)

|   |     | E |   | R | I | х | s | [ | Die | sp | la | се | m  | en | t  |
|---|-----|---|---|---|---|---|---|---|-----|----|----|----|----|----|----|
| 1 | 0 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9   | 10 | 11 | 12 | 13 | 14 | 15 |

STORE REGISTER A is a one-word nonfloating-point instruction that stores the contents of the A register (general register 7) into the effective location.

This format is also used by FLOATING STORE (see "Floating-Point Instructions").

Affected: (EL)

### LDX LOAD INDEX



LOAD INDEX is a one-word instruction that loads the effective word into Index 1 (general register 4). This instruction is not affected by the Floating Mode bit (PSD 9).

Affected: (X)

#### ADD ADD

A RIX S Displacement

ADD is a one-word nonfloating-point instruction that adds the effective word to the contents of the A register and then loads the result into the A register.

The Overflow and Carry indicators are set or reset to reflect the result of the addition as follows:

- O C Significance
- 1 The signs of the two operands are equal but the sign of the result is different.
- 1 A carry occurred from the sign bit position of the adder.
- 0 0 Neither of the above conditions occurred.

This format is also used by FLOATING ADD (see "Floating-Point Instructions").

Affected: (A), O, C

SUB SUBTRACT



SUBTRACT is a one-word nonfloating-poing instruction that forms the one's complement of the effective word, increments by 1, adds this value to the contents of the A register, and then loads the result into the A register.

The Overflow and Carry indicators are set or reset to reflect the result of the subtraction as follows:

- O C Significance
- The sign of the result in the A register is equal equal to the sign of the effective word, but the sign of the original operand in the A register was different.
  - A carry occurred from the sign bit position of the adder, either during incrementing the one's complement or in adding the value to the A register: the magnitude of the 16-bit word in the effective location is equal to or less than the magnitude of the 16-bit word in the A register.
- 0 0 Neither of the above conditions occurred.

This format is also used by FLOATING SUBTRACT (see "Floating-Point Instructions").

Affected: (A), O, C

#### AND LOGICAL AND



LOGICAL AND is a one-word instruction (not affected by the FM bit) that forms the logical product of the effective word and the contents of the A register, and loads this product into the A register. The logical product contains a 1 in each bit position for which there is a corresponding 1 in both the A register and the effective word; the logical product contains a 0 in each bit position for which there is a 0 in the corresponding bit position of either operand.

Affected: (A)

### IM INCREMENT MEMORY



INCREMENT MEMORY is a one-word instruction (not affected by the FM bit) that adds 1 to the effective word and then stores the result in the effective location. The Overflow and Carry indicators are set or reset to reflect the result of the incrementing as follows:

- O C Significance
- The resulting value of the effective word is X'8000' (32, 768).
- 1 The resulting value of the effective word is X'0000'.
- 0 0 Neither of the above conditions occurred.

Affected: (EL), O, C

**S** SHIFT (General)



This general format may be used to specify any of nine oneword SHIFT instructions. The displacement value is modified as specified by the "RIXS" bits to generate the effective instruction. SHIFT instructions are not affected by the Floating Mode bit.

Bits 0 through 6 of the effective instruction must be coded as zeros. Bits 7 through 10 specify one of the following nine shift instructions which are described separately:

| 78910 | Shift instruction specified      | Mnemonic |
|-------|----------------------------------|----------|
| 1000  | Normalize shift                  |          |
| 0000  | Shift Arithmetic Right<br>Single | SARS     |
| 0001  | Shift Arithmetic Left<br>Single  | SALS     |
| 0010  | Shift Circular Right<br>Single   | SCRS     |
| 0011  | Shift Circular Left<br>Single    | SCLS     |
| 0100  | Shift Arithmetic Right<br>Double | SARD     |
| 0101  | Shift Arithmetic Left<br>Double  | SALD     |
| 0110  | Shift Circular Right Double      | SCRD     |
| 0111  | Shift Circular Left Double       | SCLD     |

Bits 11 through 15 are used only by the nonnormalized shift instructions (when bit 7 is a 0). These bits contain the "count", a value of 0 through 31, which specifies the number of bit positions of the shift operation.

#### NORMALIZE SHIFT



The NORMALIZE SHIFT instruction must be generated by coding the "RIXS" bits of the original shift instruction with a nonzero value so that bit 7 of the effective instruction is a 1. All other bits of the effective instruction must be 0.

If the initial contents of the Extended Accumulator (E) and the Accumulator (A) are both zero, the instruction exits without changing any register.

If the initial contents of either E or A are not zero, the instruction performs a double-register arithmetic left shift on E and A (bits shifted out of bit position 0 of A shift into bit position 15 of E). The double-register shifting continues until bit positions 0 and 1 of E are different. The contents of the temporary storage register, T (general register 3), are decremented by one for each left shift performed. At the completion of the NORMALIZE SHIFT instruction, the Carry indicator is reset and the Overflow indicator is set if the contents of the T register overflowed (i.e., was decremented past negative full scale during the normalize operation). If the T register has not overflowed, the Overflow indicator is reset.

Affected: (T), (E), (A), O, C

#### SARS SHIFT ARITHMETIC RIGHT SINGLE

|   |   |   | 2 |   |   | ( | 0 |   | 0 | 0 | 0  |    | C  | 00 | n  | ŀ  |
|---|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|
| 1 | 0 | ĩ | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 |

A SHIFT ARITHMETIC RIGHT SINGLE instruction causes the contents of the A register to be shifted right as many bit positions as specified by the "count" field. The sign position (bit 0) is copied into vacated bit positions on the left. Bits shifted out of bit position 15 are lost. Both Overflow and Carry indicators are reset to zero.

Note: Although the effective instruction may be generated by using other values in bit positions 4 through 15 of the original instruction, the recommended coding is as illustrated above.

Affected: (A), O, C

## SARD SHIFT ARITHMETIC RIGHT DOUBLE

|   |   | 2 |   |   |   | ( | 0 |   | 1 | 0 | 0  |   | C   | ວບ | in | ıt |    |
|---|---|---|---|---|---|---|---|---|---|---|----|---|-----|----|----|----|----|
| 0 | 1 | 2 | 3 | 4 | 5 | 6 | 5 | 7 | 8 | 9 | 10 | n | 112 | 13 | 14 | 4  | 15 |

A SHIFT ARITHMETIC RIGHT DOUBLE instruction causes the contents of the E and A registers to be shifted right as many bit positions as specified by the "count" field. The two registers are treated as a single 32-bit register. The sign position (bit 0) of the E register is copied into vacated bit positions on the left of the E register. Bits shifted out of bit position 15 of the E register are copied into bit position 0 of the A register. Bits shifted out of bit position 15 of the A register are lost. Both Overflow and Carry indicators are reset to zero.

<u>Note:</u> Although the effective instruction may be generated by using other values in bit positions 4 through 15 of the original instruction, the recommended coding is as illustrated above.

Affected: (E), (A), O, C

#### SALS SHIFT ARITHMETIC LEFT SINGLE

|   |   | 2 |   |   |   | 0 | 1 | 0 | 0 | 1  |     | C  | ou | nt |    |
|---|---|---|---|---|---|---|---|---|---|----|-----|----|----|----|----|
| 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 111 | 12 | 13 | 14 | 15 |

A SHIFT ARITHMETIC LEFT SINGLE instruction causes the contents of the A register to be shifted left as many bit positions as specified by the "count" field. Zeros are copied into the vacated bit positions on the right. Bits shifted out of the sign position (bit 0) are lost.

The Overflow and Carry indicators are set or reset to reflect the result of the shift as follows:

- O C Significance
- 1 The sign bit was changed.
- An odd number of "1" bits were shifted out of the sign bit position.
- 0 0 Neither of the above conditions occurred.
- Note: Although the effective instruction may be generated by using other values in bit positions 4 through 15 of the original instruction, the recommended coding is as illustrated above.

Affected: (A), O, C

#### SALD SHIFT ARITHMETIC LEFT DOUBLE



A SHIFT ARITHMETIC LEFT DOUBLE instruction causes the contents of the E and A registers to be shifted left as many bit positions as specified by the "count" field. The two registers are treated as a single 32-bit register. Vacated bit positions on the right of A register are filled with zeros. Bits shifted out of bit position 0 of the A register are copied into bit position 15 of the E register. Bits shifted out of bit position 0 of the E register are lost. The Overflow and Carry indicators are set or reset to reflect the result of the shift as follows:

- O C Significance
- 1 The sign bit was changed.
- An odd number of "1" bits were shifted out of the sign bit position.
- 0 0 Neither of the above conditions occurred.
- Note: Although the effective instruction may be generated by using other values in bit positions 4 through 15 of the original instruction, the recommended coding is as illustrated above.

Affected: (E), (A), O, C

#### SCRS SHIFT CIRCULAR RIGHT SINGLE



A SHIFT CIRCULAR RIGHT SINGLE instruction causes the contents of the A register to be shifted right as many bit positions as specified by the "count" field. Bits shifted out of bit position 15 are copied into bit position 0. Both Overflow and Carry indicators are reset to zero.

<u>Note:</u> Although the effective instruction may be generated by using other values in bit positions 4 through 15 of the original instruction, the recommended coding is as illustrated above.

Affected: (A), O, C

#### SCRD SHIFT CIRCULAR RIGHT DOUBLE



A SHIFT CIRCULAR RIGHT DOUBLE instruction causes the contents of the E and A registers to be shifted right as many bit positions as specified by the "count" field. The two registers are treated as a single 32-bit register. Bits are shifted out of bit position 15 of the E register into bit position 0 of the A register and from bit position 15 of the A register into bit position 0 of the E register. Both Overflow and Carry indicators are reset to zero.

Note: Although the effective instruction may be generated by using other values in bit positions 4 though 15 of the original instruction, the recommended coding is as illustrated above.

Affected: (E), (A), O, C,

I

#### SCLS SHIFT CIRCULAR LEFT SINGLE

| I |   | 2 |   |   |   |   |   | 0 |   | 0 | 1 | 1  | С     | ou | inf |    |   |
|---|---|---|---|---|---|---|---|---|---|---|---|----|-------|----|-----|----|---|
| 0 | 1 | 1 | 2 | 3 | 1 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11112 | 13 | 14  | 15 | • |

A SHIFT CIRCULAR LEFT SINGLE instruction causes the contents of the A register to be shifted left as many bit positions as specified by the "count" field. Bits shifted out of the sign position (bit 0) are copied into bit position 15.

- O C Significance
- 0 0 An even number of "1" bits were shifted out of the sign bit position.
- 0 1 An odd number of "1" bits were shifted out of the sign bit position.
- Note: Although the effective instruction may be generated by using other values in bit positions 4 through 15 of the original instruction, the recommended coding is as illustrated above.

Affected: (A), O, C

#### SCLD SHIFT CIRCULAR LEFT DOUBLE

|   |   | 2 |   |   | ( | 0 |   | 1  | 1 | 1  | Count          |
|---|---|---|---|---|---|---|---|----|---|----|----------------|
| 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 18 | 9 | 10 | 11 12 13 14 15 |

A SHIFT CIRCULAR LEFT DOUBLE instruction causes the contents of the E and A registers to be shifted left as many bit positions as specified by the "count" field. The two registers are treated as a single 32-bit register. Bits are shifted from bit position 0 of the A register into bit position 15 of the E register and from bit position 0 of the E register.

- <u>O</u> <u>C</u> <u>Significance</u>
- 0 0 An even number of "1" bits were shifted out of the sign bit position.
- 0 1 An odd number of "1" bits were shifted out of the sign bit position.
- Note: Although the effective instruction may be generated by using other values in bit positions 4 through 15 of the original instruction, the recommended coding is as illustrated above.
- Affected: (E), (A), O, C

#### CP COMPARE

| _ |     |   |     | _ |   |    |    |          |     |    |    |    |    |    |
|---|-----|---|-----|---|---|----|----|----------|-----|----|----|----|----|----|
| 1 |     |   | 1   |   |   |    |    |          |     |    |    |    |    |    |
| 1 |     |   | ы   | 1 | Х | c  | lг | <u>.</u> |     |    |    |    |    |    |
|   | υ   |   | IK. | 1 |   | I) | L  | 11:      | spi | a  | се | m  | er | Т  |
|   |     |   | ł.  |   |   |    |    |          |     |    | _  |    |    |    |
| 0 | 1 2 | 3 | 4   | 5 | 6 | 7  | 8  | 9        | 10  | 11 | 12 | 13 | 14 | 15 |

COMPARE is a one-word nonfloating-point instruction that algebraically compares the contents of the A register and the effective word, with both operands treated as signed quantities. The Overflow and Carry indicators are set or reset to reflect the result of the comparison as follows:

- O C Result of Comparison
- 0 0 The operand in the A register is algebraically less than the effective word.

- O C Result of Comparison
- 1 0 The operand in the A register is algebraically greater than the effective word.
- 1 1 The operand in the A register is equal to the effective word.

This format is also used by FLOATING COMPARE (see "Floating-Point Instructions").

Affected: O, C

| B |   |   | BF | RA | 1 | 1C | Н |   |   |    |     |    |    |    |    |
|---|---|---|----|----|---|----|---|---|---|----|-----|----|----|----|----|
|   |   | 4 |    | R  | I | х  | s |   |   |    |     |    |    |    |    |
| 0 | 1 | 2 | 3  | 4  | 5 | 6  | 7 | 8 | 9 | 10 | 11. | 12 | 13 | 14 | 15 |

BRANCH (a one-word instruction, not affected by FM bit) loads the effective address into the Program Address register (general register 1). Thus, unconditionally, the next instruction is accessed from the location pointed to by the effective address of the BRANCH instruction. (Conditional branch instructions are described below.)

This instruction also resets the Floating Mode (FM) bit (PSD 9) to a zero.

Affected: (P), FM

## **CONDITIONAL BRANCH INSTRUCTIONS**

The eight conditional branch instructions specify conditional, relative branching. Each conditional branch instruction performs a test to determine whether the branch condition is "true".

If the branch condition is true, the instruction acts as a BRANCH instruction coded for self-relative addressing with neither indirect addressing nor indexing. (The conditional branch instructions automatically invoke self-relative addressing.) Thus, if the branch condition is true, the next instruction is accessed from the location pointed to by the effective address of the conditional branch instruction.

If the branch condition is not true, the instruction acts as a "no operation" instruction and the next instruction is accessed from the next location in ascending sequence after the conditional branch instruction.

Each conditional branch instruction is a one-word instruction not affected by the FM bit.

### BAN BRANCH IF ACCUMULATOR NEGATIVE

| Γ |   | 6 |   | 1 |   |   |   |   |   |    |    |     |    |    | it |
|---|---|---|---|---|---|---|---|---|---|----|----|-----|----|----|----|
| 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 112 | 13 | 14 | 15 |

The branch condition is true only if bit 0 of the accumulator (general register 7) is 1.

Affected: (P)

|   | ( | 5 |   | 0  | 1 | 0 |   |   |   | pl |    |    |    |    |    |
|---|---|---|---|----|---|---|---|---|---|----|----|----|----|----|----|
| 0 | 1 | 2 | 3 | 14 | 5 | 6 | 7 | в | 9 | 10 | 11 | 12 | 13 | 14 | 15 |

The branch condition is true only if the accumulator (general register 7) contains the value X'0000'.

Affected: (P)

#### BEN BRANCH IF EXTENDED ACCUMULATOR NEGATIVE

| _ |   |   |   |   | _ | _ |   |   | _  |     |    |    |    |    | _  |
|---|---|---|---|---|---|---|---|---|----|-----|----|----|----|----|----|
|   |   | 6 |   | 1 | 1 | 0 | Ŧ | ב | Di | spl | a  | ce | m  | en | t  |
| 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9  | 10  | 11 | 12 | 13 | 14 | 15 |

The branch condition is true only if bit 0 of the extended accumulator (general register 6) is 1.

Affected: (P)

#### BNO BRANCH IF NO OVERFLOW

|   |   | i | 6 |   | 0 | 0 | I i |   |   |   | sp |    |    |    |    |    |
|---|---|---|---|---|---|---|-----|---|---|---|----|----|----|----|----|----|
| 1 | 0 | 1 | 2 | 3 | 4 | 5 | 6   | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 |

The branch condition is true only if the Overflow indicator is reset (0). The Overflow indicator is not affected.

Affected: (P)

#### BNC BRANCH IF NO CARRY

The branch condition is true only if the Carry indicator is reset (0). The Carry indicator is not affected.

Affected: (P)

#### BIX BRANCH ON INCREMENTING INDEX

|   |   | ( | 5 |   | 0  | 1 | 1 | ± |   | Di | •  | lace  |    |    |    |
|---|---|---|---|---|----|---|---|---|---|----|----|-------|----|----|----|
| 1 | 0 | 1 | 2 | 3 | 14 | 5 | 6 | 7 | 8 | 9  | 10 | 11/12 | 13 | 14 | 15 |

BIX adds 1 to the current value in Index 1 (general register 4) and loads the result into Index 1. The branch condition is true only if the result in Index 1 is a nonzero value.

Affected: (X), (P)

BXNO BRANCH ON INCREMENTING INDEX AND NO OVERFLOW

If the Overflow indicator is set (1), no operation is performed and the computer executes the next instruction in sequence. However, if the Overflow indicator is reset (0), BXNO adds 1 to the current value in Index 1 (general register 4) and loads the result into Index 1; the branch condition is true only if the result in Index 1 is a nonzero value. The Overflow indicator is not affected by this instruction.

Affected: (X), (P)

## BXNC BRANCH ON INCREMENTING INDEX AND NO CARRY



If the Carry indicator is set (1), no operation is performed and the computer executes the next instruction in sequence. However, if the Carry indicator is reset (0), BXNC adds 1 to the current value in Index 1 and loads the result into Index 1; the branch condition is true only if the result in Index 1 is a nonzero value. The Carry indicator is not affected.

Affected: (X), (P)

### **COPY INSTRUCTIONS**

A one-word copy instruction specifies operations between any two general registers. The format of a copy instruction is

- Bit(s) Function
- 0-3 Bit positions 0-3 are coded as X'7', to specify the copy instruction.
- 4-5 Bit positions 4-5 specify which of four operations (OP) is to be performed. The operations are
  - 4 5 Operation
  - 0 0 Logical AND
  - 0 1 Logical inclusive OR Carry indicators
  - 1 0 Logical exclusive OR not affected.
  - Arithmetic add (Overflow and Carry indicators set as described for the instruction ADD.)

Overflow and

- Bit(s) Function
- 6 Bit position 6 specifies whether the current value
   (AC) of the Carry indicator is to be added to the result. If this bit is a 1, the Carry indicator is added to the low-order bit position of the result. If this bit is a 0, the Carry indicator is ignored.

7 Bit position 7 specifies whether the value X'0001'

- (AI) is to be added to the result. If this bit is a 1, a 1 is added to the low-order bit position of the result. If bits 6 and 7 are both 1's, the value X'0001' is added to the result (regardless of the current value of the Carry indicator).
- 8 Bit position 8 specifies whether the destination
   (CD) register (specified by bits 9-11) is to be cleared before the operation called for by bits 4-7 is performed. If bit 8 is a 1, the destination register is initially cleared. If bit 8 is 0, the initial contents of the destination register remain unchanged until the result is loaded into the destination register.
- 9-11 Bit positions 9-11 specify the general register that
   (DR) is to contain the result of the instruction. The
   Overflow and Carry indicators may be affected.
- 12 Bit position 12 specifies whether the source regis-(IS) ter operand (the value in the register specified by bits 13-15) is to be used as it appears in the source register, or is to be inverted (one's complemented) before the operation is performed. If bit 12 is a 1, the inverse of the value in the source register is to be used as the source register operand; however, the value in the source register is not changed. If bit 12 is a 0, the value in the source register is used as the source register operand.
- 13-15 Bit positions 13-15 specify the general register
   (SR) that contains the value to be used (normally or inverted) as the source register operand. A value of 0 in this field designates the value X'0000' as the contents of the source register.

The general registers are identified as follows:

| Address | Designation | Function               |
|---------|-------------|------------------------|
| 0       | Z           | Zero                   |
| 1       | Р           | Program address        |
| 2       | L           | Link address           |
| 3       | Т           | Temporary storage      |
| 4       | х           | Index 1                |
| 5       | В           | Index 2 (base address) |
| 6       | E           | Extended accumulator   |
| 7       | А           | Accumulator            |

When execution of the copy instruction begins, the P register has already been incremented and contains the address of the next instruction.

Copy instructions are not affected by the Floating Mode bit.

Affected: (DR), O, C

Examples:

| Instruction | Effect                                                                        |
|-------------|-------------------------------------------------------------------------------|
| X'74F0'     | Clear the accumulator (general regis-<br>ter 7) to all zeros.                 |
| X'74FF'     | Invert (form the one's complement of)<br>the contents of the accumulator.     |
| X'7DFF'     | Negate (form the two's complement of)<br>the contents of the accumulator.     |
| X'7C78'     | Subtract 1 from the contents of the accumulator.                              |
| X '7D7B'    | Subtract the contents of the T register from the contents of the accumulator. |
| X'75A1'     | Copy the contents of the P register plus 1 into the L register.               |

The basic assembly language recognizes the following command mnemonics and generates the appropriate settings for bit positions 0-8 of the copy instruction. The settings for bit positions 9-15 are derived from the argument field of the symbolic line in which the command mnemonic appears. The source register operand is the contents of the source register if the IS bit is 0, or is the inverse (one's complement) of the contents of the source register if the IS bit is 1.

#### RCPY REGISTER COPY

|   | 7 |   |   |   | 4 |   |   |   | DR |    | -  | 1  |    |    |  |
|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|--|
| 0 |   | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 |  |

RCPY copies the source register operand into the destination register. The Overflow and Carry indicators are not affected.

## RADD REGISTER ADD

|   |   | 7 |   |   | ( | 0 |   | 0 |   | DF | 2  | 1<br>S |    | SR |    |  |
|---|---|---|---|---|---|---|---|---|---|----|----|--------|----|----|----|--|
| 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12     | 13 | 14 | 15 |  |

RADD adds the source register operand to the contents of the destination register and loads the result into the destination register. The Overflow and Carry indicators are set as described for the instruction ADD, based on the register operands and the final result.

| 7       | 4       | 0 DR      | I<br>S SR   |
|---------|---------|-----------|-------------|
| 0 1 2 3 | 4 5 6 7 | 8 9 10 11 | 12 13 14 15 |

ROR logically inclusive ORs the source register operand with the contents of the destination register and loads the result into the destination register. If the corresponding bits in the source register operand and the destination register are both 0, a 0 remains in the corresponding bit position of the destination register; otherwise, the corresponding bit position of the destination register is set to 1. The Overflow and Carry indicators are not affected.

#### **REOR** REGISTER EXCLUSIVE OR

|   | - | 7 |   |   | { | 3 |   | 0  |   |    |    | J  | 1  |    |    |
|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|
| 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 18 | 9 | 10 | 11 | 12 | 13 | 14 | 15 |

REOR logically exclusive ORs the source register operand with the contents of the destination register and loads the result into the destination register. If the corresponding bits of the source register operand and the destination register are different, the corresponding bit position of the destination register is set to 1; otherwise, the corresponding bit position of the destination register is reset to 0. The Overflow and Carry indicators are not affected.

#### RAND REGISTER AND

|   |   |   | 7 |   |   | ( | 0 |   | 0 | I | DR | 2 | I<br>S | 5  | SR |    |  |
|---|---|---|---|---|---|---|---|---|---|---|----|---|--------|----|----|----|--|
| ľ | 0 | ì | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | п | 12     | 13 | 14 | 15 |  |

RAND logically ANDs the source register operand with the contents of the destination register and loads the result into the destination register. If the corresponding bits of the source register operand and the destination register are both 1, a 1 remains in the destination register; otherwise, the corresponding bit position of the destination register is reset to 0. The Overflow and Carry indicators are not affected.

#### **RCPYI** REGISTER COPY AND INCREMENT



RCPYI copies the source register operand into the destination register and then adds 1 to the new contents of the destination register. The Overflow and Carry indicators are not affected.

#### RADDI REGISTER ADD AND INCREMENT

| Γ | 7 | 7 |   |   | ۵ | ) |   | 0 | 1 | DR |    | I<br>S | 5  | SR |    |
|---|---|---|---|---|---|---|---|---|---|----|----|--------|----|----|----|
| 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 6 | 9 | 10 | 11 | 12     | 13 | 14 | 15 |

RADDI adds the source register operand to the contents of the destination register, increments the result by 1, and loads the final result into the destination register. The Overflow and Carry indicators are set, as described for the instruction ADD, based on the register operands and the final result.

#### RORI REGISTER OR AND INCREMENT

|   | 7 | 7 |   |   | 5 | ; |   | 0  |   | DR |   | I<br>S |    | SR |    |
|---|---|---|---|---|---|---|---|----|---|----|---|--------|----|----|----|
| 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | (8 | 9 | 10 | Ш | [12    | 13 | 14 | 15 |

RORI logically ORs the source register operand with the contents of the destination register, increments the result by 1, and loads the final result into the destination register. The Overflow and Carry indicators are not affected.

#### **REORI** REGISTER EXCLUSIVE OR AND INCREMENT



REORI logically exclusive ORs the source register operand with the contents of the destination register, increments the result by 1, and loads the final result into the destination register. The Overflow and Carry indicators are not affected.

#### RANDI REGISTER AND AND INCREMENT

| 7       | 1       | 0 DR      | I<br>S SR   |
|---------|---------|-----------|-------------|
| 0 1 2 3 | 4 5 6 7 | 8 9 10 11 | 12 13 14 15 |

RANDI logically ANDs the source register operand with the contents of the destination register, increments the result by 1, and loads the final result into the destination register. The Overflow and Carry indicators are not affected.

#### RCPYC REGISTER COPY AND CARRY

| Γ | 7 | , |   |    |   | 6 |   | 1 |   | DR |     | I<br>S |    | SR |    |
|---|---|---|---|----|---|---|---|---|---|----|-----|--------|----|----|----|
| 0 | 1 | 2 | 3 | 14 | 5 | 6 | 7 | 8 | 9 | 10 | 111 | 12     | 13 | 14 | 15 |

RCPYC copies the source register operand into the destination register and then adds the current value of the Carry indicator to the result in the destination register. The Overflow and Carry indicators are not affected.

#### RADDC REGISTER ADD AND CARRY



RADDC adds the source register operand to the contents of the destination register, adds the current value of the Carry indicator to the result and loads the final result into the destination register. The Overflow and Carry indicators are set, as described for the instruction ADD, based on the register operands and the final result.

#### RORC REGISTER OR AND CARRY

|     | 7 |   |    | 6 | ) |   | 0 | 1 | DR |    | 5  |    |    |    |
|-----|---|---|----|---|---|---|---|---|----|----|----|----|----|----|
| 0 1 | 2 | 3 | 14 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 |

RORC logically inclusive ORs the source register operand with the contents of the destination register, adds the current value of the Carry indicator to the result, and loads the final result into the destination register. The Overflow and Carry indicators are not affected.

#### **REGISTER EXCLUSIVE OR AND CARRY**

|   |   | 7 | 7 |   |   | 1 | 4 |   | 0   |   | Dł | 2 | 1<br>S | :  | SR |    |
|---|---|---|---|---|---|---|---|---|-----|---|----|---|--------|----|----|----|
| 1 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 1.8 | 9 | 10 | п | 12     | 13 | 14 | 15 |

REORC logically exclusive ORs the source register operand with the contents of the destination register, adds the current value of the Carry indicator to the result, and loads the final result into the destination register. The Overflow and Carry indicators are not affected.

#### RANDC REGISTER AND AND CARRY

|   | ; | 7 |   |    | : | 2 |   | 0  |   | Dł | ۲  | I<br>S |    | SR |    |
|---|---|---|---|----|---|---|---|----|---|----|----|--------|----|----|----|
| Ó | 1 | 2 | 3 | 14 | 5 | 6 | 7 | 18 | 9 | 10 | 11 | 12     | 13 | 14 | 15 |

RANDC logically ANDs the source register operand with the contents of the destination register, adds the current value of the Carry indicator to the result and loads the final result into the destination register. The Overflow and Carry indicators are not affected.

#### RCLA REGISTER CLEAR AND ADD

| 7       | с       | 1 DR      | I<br>S SR   |
|---------|---------|-----------|-------------|
| 0 1 2 3 | 4 5 6 7 | 8 9 10 11 | 12 13 14 15 |

RCLA clears the destination register, adds the source register operand to the cleared destination register, and loads the final result into the destination register. The Overflow and Carry indicators are reset to 0.

#### RCLAI REGISTER CLEAR, ADD, AND INCREMENT

|   | ; | 7 |   |   | C | ) |   | 1 | ſ | DR |    | 1<br>S | s  | R  |    |
|---|---|---|---|---|---|---|---|---|---|----|----|--------|----|----|----|
| 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12     | 13 | 14 | 15 |

RCLAI clears the destination register, adds the source register operand to the cleared destination register, increments the result by 1, and loads the final result into the destination register. The Overflow and Carry indicators are set, as described for the instruction ADD, based on the contents of the source register operand and the final result.

#### **RCLAC** REGISTER CLEAR, ADD AND CARRY

|   | 7 | 7 |   |   | ł | Ξ |   | 1 | I | DR |    | 1<br>S | Ś  | SR |    |
|---|---|---|---|---|---|---|---|---|---|----|----|--------|----|----|----|
| 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12     | 13 | 14 | 15 |

RCLAC clears the destination register, adds the source register operand to the cleared destination register, adds the current value of the Carry indicator to the result, and loads the final result into the destination register. The Overflow and Carry indicators are set, as described for the instruction ADD, based on the contents of the source register operand and the final result.

| MUL | MULTIPLY |
|-----|----------|
|     |          |



MULTIPLY is a one-word nonfloating-point instruction that multiplies the effective word by the contents of the A register (treating both words as signed integers), loads the 16 high-order bits of the doubleword product into the extended accumulator (general register 6), and loads the 16 low-order bits into the A register (general register 7). Neither overflow nor carry can occur; however, the Carry indicator is set equal to the sign of the doubleword product.

This format is also used by FLOATING MULTIPLY (see "Floating-Point Instructions").

Affected: (E), (A), C

#### DIV DIVIDE



DIVIDE is a one-word nonfloating-point instruction that divides the doubleword contained within the extended accumulator (general register 6) and the accumulator (general register 7) by the effective word (treating both words as a signed integer).

If the absolute value of the quotient is equal to or greater than 32,768 (2<sup>15</sup>), the Overflow indicator is set to 1 and the instruction is terminated with the contents of the extended accumulator and the accumulator unchanged from their previous values, and the Carry indicator is set equal to the sign of the dividend.

If the absolute value of the quotient is less than 32,768, the Overflow indicator is reset to 0, the integer quotient is loaded into the accumulator (general register 7), the integer remainder is loaded into the extended accumulator, and the Carry indicator is set equal to the sign of the remainder. (The sign of the remainder is the same as the sign of the dividend.)

This format is also used by FLOATING DIVIDE (see "Floating-Point Instructions").

Affected: (E), (A), O, C

#### WD WRITE DIRECT (privileged, partially optional)

#### The format of a typical WRITE DIRECT instruction is

|   | Γ |   |   |   |     |      |    |    |    |    |    |   |     | -  | Г | <br>  | -+ |    |    | _  | - |    |      | _  |    |  |
|---|---|---|---|---|-----|------|----|----|----|----|----|---|-----|----|---|-------|----|----|----|----|---|----|------|----|----|--|
| 0 | R | I | X | S | Di  | sple | ac | en | ne | nt |    | Ν | ١٥٥ | le |   | F     | U  | ٦c | ti | on | ۱ |    |      |    |    |  |
|   | 1 | 5 | Ļ | 7 | 8 4 | 2 10 | 11 | 12 | 13 | 14 | 15 |   | 1 2 |    | - | <br>- | 7  | 8  |    | 10 |   | 12 | - 13 | 14 | 15 |  |

The "mode" and "function" fields for the effective instruction are generated in the same manner as described under "Effective Address Computation" in Chapter 2. As listed in Table 7, each of the 16 different values of the mode field designates a different portion of the computer system that is to perform a control or nonarithmetic operation as specified by the value of the accompanying function field. The number of different operations that can be specified within each mode (or for each portion of the computer system) varies for each mode. The WRITE DIRECT instruction, as the READ DIRECT instruction, generates a set of control or nonarithmetic instructions that may be comprised of 16 subsets of instructions (one subset of instructions for each mode or for each portion of the computer system). The subset of instructions for WRITE DIRECT (Mode 0) operations is described within subsequent paragraphs. The subsets of instructions for other modes of operations (Mode 1 through Mode F) are appropriately referenced.

#### WRITE DIRECT (MODE 0) INSTRUCTIONS

The format and recommended coding for a typical WRITE DIRECT (Mode 0) instruction is as follows:

|   | С | ) |   |   | C | ) |   |   | F | υn | ici | tic | 'n |    |    |
|---|---|---|---|---|---|---|---|---|---|----|-----|-----|----|----|----|
| 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11  | 12  | 13 | 14 | 15 |

The WRITE DIRECT (Mode 0) instruction is unique in that if the "RIXS" bits are coded as zeros, the "function" may be encoded directly into the original instruction. Otherwise, the "RIXS" bits and the "displacement" field of the original instruction must be coded with appropriate values, which will result in an effective instruction as shown below.



| Table 7. | WRITE DIRECT | T Mode Values ar | nd General | Functions Performed |
|----------|--------------|------------------|------------|---------------------|
|----------|--------------|------------------|------------|---------------------|

| Mode           |                                 | Portions of<br>Computer<br>System                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|----------------|---------------------------------|-----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Value          | Title                           | Designated                                                      | General Control or Nonarithmetic Operation Performed                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 0              | Internal<br>Computer<br>Control | CPU and/or<br>IOP                                               | <ol> <li>Copy contents of the A register into a specified general register or I/O channel register.</li> <li>Copy contents of bit position 0 of specified general register or I/O channel register into the Overflow indicator and then reset bit position 0 of the same register to 0.</li> <li>Copy contents of the A register into one of the 16 protection registers.</li> <li>Load program status information from the A register into the first word of the Program Status Doubleword.</li> <li>Prepare IOP-1 or IOP-2 to operate as directed by a subsequent diagnostic program.</li> <li>Set the Wait flip-flop to a 1 and cause the CPU to stop computations.</li> <li>Prepare the CPU to exit from an interrupt-servicing routine.</li> <li>Set or reset the External Interrupt (EI) and/or the Internal Interrupt (II) program status indicators.</li> </ol> |
| 1              | Interrupt<br>Control            | Interrupt<br>system                                             | As described in Chapter 2, under "Interrupt System".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 2<br>thru<br>E | Direct<br>Control               | DIO system<br>using stan-<br>dard Xerox<br>computer<br>products | Exchange control information and data as required to perform an I/O operation. Note<br>that each mode value is assigned to a different DIO system. (Refer to the Xerox Com-<br>puter Systems/Interface Design Manual, 90 09 73, for further details.)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| F              | Direct<br>Control               | Specially<br>designed<br>equipment                              | Exchange control information and data as required to perform an I/O operation.<br>(Refer to the Xerox Computer Systems/Interface Design Manual, 90 09 73, for further<br>details.)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
The function field may have any one of 256 different values; however, as described subsequently, not all values of the function field are assigned as part of an effective instruction (see Appendix C).

<u>Note:</u> Attempting to use a function value that is not assigned results in an "unimplemented instruction" fault.

For explanation purposes, the function values associated with WRITE DIRECT (Mode 0) instructions are divided into four functional groups, which are also readily differentiated by the values of the first two bits of the function field (bits 8 and 9), as described below.

# Function field

0

| bit position | <u>s</u> Control or nonarithmetic |
|--------------|-----------------------------------|
| 89           | operation performed               |

0 0 All function values within this group (except X'00') are assigned. Each value designates a specific general register or an I/O channel register that is to be loaded with the contents of the A register.

The format and recommended coding for a WRITE DIRECT instruction to perform the above described operation is as follows:

| ſ |   | ( | ) |   |    | ( | 2 |   | 0 | 0 |    |   | D  | R  |    |    |
|---|---|---|---|---|----|---|---|---|---|---|----|---|----|----|----|----|
| 6 | ) | 1 | 2 | 3 | 14 | 5 | 6 | 7 | 8 | 9 | 10 | T | 12 | 13 | 14 | 15 |

The "DR" field is coded with the address of the general or 1/O channel register that is to be the destination register for the load operation.

#### Affected: (DR)

 All function values within this group (except X'40') are assigned. Each value designates a specific general register or an I/O channel register whose bit position 0 content is to be copied into the Overflow indicator and then reset to a 0.

> The format and recommended coding for a WRITE DIRECT instruction to perform the above described operation is as follows:

| Γ | (       | ) |  |  | (       | ) |  | 0 | 1 |    |    | S  | R  |    |    |
|---|---------|---|--|--|---------|---|--|---|---|----|----|----|----|----|----|
| Ö | 0 1 2 3 |   |  |  | 4 5 6 7 |   |  |   |   | 16 | 11 | 12 | 13 | 14 | 15 |

The "SR" field is coded with the address of the general or 1/O channel register that is to be the source register from which bit position 0 is to be copied.

Affected: O and bit 0 of source register.

Function field bit positions

0

1

Control or nonarithmetic operation performed

Within this group of function values (X'80 X'BF') only the first 16 function values (X'80' - X'8F') are assigned. Each of the assigned values permits one of the 16 protection registers to be loaded with the contents of the A register.

The format and recommended coding for a WRITE DIRECT instruction to load a protection register is as follows:



The protection register, as specified by the value of the "PR" field is loaded with the contents of the A register.

Affected: (protection register)

1

1

Within this group of function values (X'C0'-X'FF'), only the function values described below are assigned.

The format and recommended coding for a WRITE DIRECT instruction to load the program status indicators of the first word of the Program Status Doubleword from the A register is as follows:



Bit positions 8-11, 14, and 15 of the PSD are loaded with the contents of corresponding bit positions of the A register. If this instruction causes the Protected Program bit (PSD 8) to change from a 1 to a 0, the next instruction is in protected memory, and the protection feature is operative. A protection violation interrupt occurs when the next instruction is accessed.

Affected: Program Status Indicators

The format and recommended coding for a WRITE DIRECT instruction to prepare IOP-1 to operate as directed by a subsequent diagnostic program is as follows:



The format and recommended coding for a WRITE DIRECT instruction to prepare IOP-2 to operate as directed by a subsequent diagnostic program is as follows:



## Function field bit positions

| 8 | 9 | Control or nonarithmetic operation performed |
|---|---|----------------------------------------------|
| 1 | 1 | The format and recommended coding            |

for a WRITE DIRECT instruction to set the Wait flip-flop and cause the CPU to stop communication is as follows:



The Wait flip-flop may be reset to a 0 by any interrupt activation (including counter interrupts) or by moving the COMPUTE switch to the IDLE position.

Affected: Wait flip-flop

A WRITE DIRECT instruction is also used as the first word of a two-word instruction sequence for exiting from an interrupt-servicing routine. The format and recommended coding for the two-word instruction sequence is as follows:

| 0       | 0       | D         | 8           |
|---------|---------|-----------|-------------|
| С       |         |           | cement      |
| 0 1 2 3 | 4 5 6 7 | 8 9 10 11 | 12 13 14 15 |

The first instruction word sets the exit condition by inhibiting all normal interrupt levels. The second instruction word, whose effective address must be equal to the address in the interrupt location for the desired interrupt-servicing routine, performs the following:

- Loads the Program Status Double-1. word from the first two words of the interrupt routine (bits 0-7, 12, and 13 of the effective doubleword are ignored).
- If the FM bit of the new PSD is set, 2. the SFA is loaded from the Memory Floating Accumulator.

### Function field bit positions

| 8        | 9         |    | ntrol or nonarithmetic<br>ration performed        |
|----------|-----------|----|---------------------------------------------------|
| 1<br>(co | l<br>nt.) | 3. | Arms the highest-priority active interrupt level. |
|          |           |    |                                                   |

- Resets the exit condition. 4.
- Affected: PP, FM, II, EI, O, C, (P), SFA, highest-priority interrupt level

The format and recommended codings for setting and resetting the External and Internal interrupt control bits of the Program Status Doubleword and the significance of each are as follows:



Reset the External Interrupt bit to 0.



Reset the Internal Interrupt bit to 0.



Reset both the External and Internal Interrupt bits to 0.



Set the External Interrupt bit to 1.



Set the Internal Interrupt bit to 1.

| Γ | (       | ) |  |   | ( | ) |   |    | F | :  |    |    | 0  | 2  |    |
|---|---------|---|--|---|---|---|---|----|---|----|----|----|----|----|----|
| 0 | 0 1 2 3 |   |  | 4 | 5 | 6 | 7 | 18 | 9 | 10 | 11 | 12 | 13 | 14 | 15 |

Set both the External and Internal Interrupt bits to 1.

### **RD** READ DIRECT (partially privileged, partially optional)

The format of a typical READ DIRECT instruction is

|   | 1 R I X |   |  |  |  | s   | 1 | Die | spl | la | ce | m | en | nt | ٨ | Λc | de | • |  | +<br>Fu | nc | -<br>ti | on           |   | ٦  |       |      |      |
|---|---------|---|--|--|--|-----|---|-----|-----|----|----|---|----|----|---|----|----|---|--|---------|----|---------|--------------|---|----|-------|------|------|
| 1 | 0       | 1 |  |  |  | - 1 |   |     | (   | 6  |    |   |    |    |   |    |    |   |  |         |    | 6       | 7 <b>†</b> 8 | 9 | 10 | 11112 | 13 1 | 4 15 |

The "mode" and "function" fields for the effective instruction are generated in the same manner as described under "Effective Address Computation", in Chapter 2. As listed in Table 8, each of the 16 different values of the mode field designates a different portion of the computer system that is to perform a control or nonarithmetic operation as specified by the value of the accompanying function field. The number of different operations that can be specified within each mode (or for each portion of the computer system) varies for each mode. Thus, the READ DIRECT instruction generates a set of control or nonarithmetic instructions that may be comprised of 16 subsets of instructions (one subset of instructions for each mode or for each portion of the computer system). The subset of instructions for READ DIRECT (Mode 0) operations is described within subsequent paragraphs. The subsets of instructions for the other modes of operations (Mode 1 through Mode F) are appropriately referenced.

| Table 8. | READ DIRECT | Mode Values and | General Functions Performed |
|----------|-------------|-----------------|-----------------------------|
|----------|-------------|-----------------|-----------------------------|

| N              | Node                            | Portions of<br>Computer                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|----------------|---------------------------------|-----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Value          | Title                           | System<br>Designated                                            | General Control or Nonarithmetic Operations Performed                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 0              | Internal<br>Computer<br>Control | CPU and/or<br>IOP                                               | <ol> <li>Copy contents of specified general register or I/O channel register into the A register.</li> <li>I/O operations via an IOP, as described in Chapter 4.</li> <li>Copy contents of DATA switches into the A register.</li> <li>Condition the CPU to perform         <ul> <li>Field Addressing instructions.</li> <li>General Register instructions.</li> <li>Doubleword instructions.</li> <li>Multiple-Register instructions.</li> <li>Floating-Point instructions.</li> </ul> </li> <li>Copy the first word of the Program Status Doubleword into the A register and then conditionally alter the program status indicators.</li> </ol> |
| 1              | Interrupt<br>Control            | Interrupt<br>System                                             | As described in Chapter 2, under "Interrupt System".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 2<br>thru<br>E | Direct<br>Control               | DIO system<br>using stan-<br>dard Xerox<br>computer<br>products | Exchange control information and data as required to perform an I/O operation.<br>Note that each mode value is assigned to a different DIO system. (Refer to the<br>Xerox Computer Systems/Interface Design Manual, 90 09 73, for further details.)                                                                                                                                                                                                                                                                                                                                                                                               |
| F              | Direct<br>Control               | Specially<br>designed<br>equipment                              | Exchange control information and data as required to perform an I/O operation.<br>(Refer to the Xerox Computer Systems/Interface Design Manual, 90 09 73, for<br>further details.)                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

#### READ DIRECT (MODE 0) INSTRUCTIONS

The format and recommended coding of a typical READ DIRECT (Mode 0) instruction is as follows:

|   |   | 1 |   |   | ( | 0 |   |   |   | Fυ | nc | cti | 01 | n  |    |
|---|---|---|---|---|---|---|---|---|---|----|----|-----|----|----|----|
| 0 | 1 | Ż | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | н  | 12  | 13 | 14 | 15 |

The READ DIRECT (Mode 0) instruction is unique in that if the "RIXS" bits are coded as zeros, the "function" may be encoded directly into the original instruction. Otherwise, the "RIXS" bits and the "displacement" field of the original instruction must be coded with appropriate values, which will result in an effective instruction as shown below.

| 1 |   |   |   |   | r | П |    | r  | t  |     |    |      |    |    |    |    |    |    |    | -  |    |    | -  | +    |      |       |     |      |      |
|---|---|---|---|---|---|---|----|----|----|-----|----|------|----|----|----|----|----|----|----|----|----|----|----|------|------|-------|-----|------|------|
|   |   |   | 1 |   | R | T | lх | ls |    | )is | ol | ac   | :e | me | en | t  |    | C  | )  | Ì  |    | 0  | )  | Í    | 1    | unc   | tic | on   | 1    |
|   |   |   | • |   | Ľ | ſ | Ĺ  | Ľ  | 1  |     | •  |      |    |    |    |    |    | _  | _  |    |    | _  |    |      |      |       |     |      |      |
|   | 0 | 1 | 2 | 3 | 4 | 5 | 6  | 7  | 18 | 9   | 10 | - 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 2 | 4 25 | 26 27 | 28  | 29 3 | 2 31 |

The function field may have any one of 256 different values; however, as described below, not all values of the function field are assigned as part of an effective instruction (see Appendix C).

Note: Attempting to use a function value that is not assigned results in an "unimplemented instruction" fault.

For explanation purposes, the function values associated with a READ DIRECT (Mode 0) instruction are divided into four functional groups, which are also readily differentiated by the values of the first two bits of the function field (bits 8 and 9), as described below.

Function field bit positions

8

0

|   | Control or nonarithmetic |
|---|--------------------------|
| 9 | operation performed      |

All values within this group (except X'00') 0 are assigned. Each value designates a specific general register or an I/O channel register whose contents are copied into the A register.

> The format and recommended coding for a READ DIRECT instruction to perform the above described operation is as follows:

|   |   | 1 |   |   | C | ) |   | 0 | 0 |    |    | S  | R  | -  |    |
|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|
| 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 |

The "SR" field is coded with the address of the general or I/O channel register that is to be the source register for the copy operation.

Affected: (A)

Except for function values X'41', X'42', 0 1 X'44', X'48', X'50', and X'60', which

| Function field bit positions | Control or nonarithmetic                                                                                                                          |
|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| <u>8</u> <u>9</u> .          | operation performed                                                                                                                               |
| 0 1<br>(cont.)               | are interpreted as I/O instructions<br>function values within this group<br>X'7F') are unassigned. The I/O i<br>tions are described in Chapter 4. |

1

1 1

0

- Function values within this group (X'80'-X'BF') are assigned as follows:
  - 1. Function value X'80' causes the contents of the DATA switches to be copied into the A register.

The format and recommended coding for a READ DIRECT instruction to perform the above described operation is as follows:

instructions, all

this group (X'40'-The I/O instruc-

|   |   |   | 1 |   |    | C | ) |   |   | 8 |    |    |    | C  | )  |    |   |
|---|---|---|---|---|----|---|---|---|---|---|----|----|----|----|----|----|---|
| 1 | 0 | 1 | 2 | 3 | 14 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | ' |

### Affected: (A)

- 2. Excluding function values X'80', X'81', and X'87', the function values associated with field addressing instructions are X'N0', X'N1', X'N7', X'N8', X'N9', and X'NF', where "N" may have a hexadecimal value of 8, 9, A, or B. See "Field Addressing Instructions" for further details.
- 3. Function values X'8A'-X'8E' are associated with general register operations, other than the A register. See "General Register Instructions" for further details.
- Function values X'92'-X'96', X'9A'-4. X'9D', X'A2'-X'A4', X'AA', X'AB', and X'B2' are associated with LOAD/ STORE MULTIPLE and doubleword instructions as described under "Multiple-Register Instructions".
- 5. Function value X'9E' causes the Floating Mode control bit (PSD9) to be set to a 1. See "Floating-Point Instructions" for further details.
- 6. The following function values are unassigned: X'81'-X'87', X'A5', X'A6', X'AC'-X'AE', X'B3'-X'B6', and X'BA'-X'BE'.
- Within this group of function values (X'CO'-X'FF'), all values except the nine described below are unassigned. Each of

Function field bit positions

| ·        |           |  |
|----------|-----------|--|
| 8        | 9         |  |
| 1<br>(co | 1<br>nt.) |  |

Control or nonarithmetic operation performed

the assigned values may be encoded into the original READ DIRECT instruction, as illustrated; their format and recommended coding, and the operations performed are as follows:





Each of the three READ DIRECT instructions causes the first word of the program Status Doubleword to be copied into the A register.



Copy first word of PSD into A register; then reset the External Interrupt (EI) bit, PSD 11, to zero.

|   |   |   | 1 |   |    | C | ) |   |    | E |    |    |    | 8  |    |    |
|---|---|---|---|---|----|---|---|---|----|---|----|----|----|----|----|----|
| 1 | 0 | T | 2 | 3 | 14 | 5 | 6 | 7 | 18 | 9 | 10 | 11 | 12 | 13 | 14 | 15 |

Copy the first word of PSD into A register; then reset the Internal Interrupt (II) bit, PSD 10, to zero.

|   |   |   | 1 |   |    | C | ) |   |    | E |    |    |    | C  | 2  |    |
|---|---|---|---|---|----|---|---|---|----|---|----|----|----|----|----|----|
| 1 | 0 | 1 | 2 | З | 14 | 5 | 6 | 7 | 18 | 9 | 10 | 11 | 12 | 13 | 14 | 15 |

Copy the first word of PSD into A register; then reset the EI and II bits (PSD 10 and 11) to zeros.



Copy first word of PSD into A register; then set the EI bit to 1.

| 1 |   |   | 1 |   |    | C | ) |   |   | F |    |    |    | 8  |    |    |
|---|---|---|---|---|----|---|---|---|---|---|----|----|----|----|----|----|
| 1 | 0 | 1 | 2 | 3 | 14 | 5 | 6 | 7 | B | 9 | 10 | 11 | 12 | 13 | 14 | 15 |

Copy first word of PSD into A register; then set the II bit to 1.

# Function field



Control or nonarithmetic operation performed





Copy first word of PSD into A register; then set the EI and II bits to 1's.

Note that bit positions within the first word of the Program Status Doubleword that do not contain program status indicators are copied into the A register as zeros.

# **GENERAL REGISTER INSTRUCTIONS**

All general register instructions, as listed below, are provided as part of the standard repertoire of instructions.

| Instruction Name | Mnemonic |
|------------------|----------|
| Load Word        | LW       |
| Store Word       | STW      |
| Add Word         | AW       |
| Subtract Word    | SW       |
| Logical And      | AND      |
| Compare Word     | CW       |

#### LW LOAD WORD

|   |   | 1 |   |   |   | ( | ) |   | 1 | 0 | 0  | 01  |   | G  | ;R |    |
|---|---|---|---|---|---|---|---|---|---|---|----|-----|---|----|----|----|
|   |   | 8 | 3 |   | R | I | х | s |   |   | •  | ace |   |    | _  |    |
| 1 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | πĽ  | 2 | 13 | 14 | 15 |

LOAD WORD is a two-word instruction sequence that loads the effective word (specified by the effective address of the second instruction word) into register L, T, X, B, or E (specified by the GR field of the first instruction word).

No interrupts are processed by the CPU between these two instruction words.

The GR field must be coded with a value of 010 through 110 and is interpreted as follows:

| GR Code | Significance            |
|---------|-------------------------|
| 010     | General Register 2 (L)  |
| 011     | General Register 3 (T). |
| 100     | General Register 4 (X)  |

|  | GR Code | Significance |
|--|---------|--------------|
|--|---------|--------------|

101 General Register 5 (B).

110 General Register 6 (E).

Affected: (L, T, X, B, or E)

#### STW STORE WORD

|   | 1 |   |   |   | ( | 0 |   | 10           | 0 | 0  | 0  | 1  | G  | ;R |    |
|---|---|---|---|---|---|---|---|--------------|---|----|----|----|----|----|----|
|   | { | = |   | R | I | х | s | Displacement |   |    |    |    |    |    |    |
| 0 | 1 | Ż | 3 | 4 | 5 | 6 | 7 | 8            | 9 | 10 | 11 | 12 | 13 | 14 | 15 |

STORE WORD is a two-word instruction sequence that stores the contents of register L, T, X, B, or E (specified by the GR field of the first instruction word) into the effective location (specified by the effective address of the second instruction word).

No interrupts are processed by the CPU between these two instruction words.

The GR field must be coded with a value of 010 through 110 and is interpreted as follows:

| GR Code | Significance            |
|---------|-------------------------|
| 010     | General Register 2 (L). |
| 011     | General Register 3 (T). |
| 100     | General Register 4 (X). |
| 101     | General Register 5 (B). |
| 110     | General Register 6 (E). |

Affected: (EL)

#### AW ADD WORD

| 1       | 0       | 10 001 GR             |  |  |  |  |
|---------|---------|-----------------------|--|--|--|--|
| A       | RIXS    | Displacement          |  |  |  |  |
| 0 1 2 3 | 4 5 6 7 | 8 9 10 11 12 13 14 15 |  |  |  |  |

ADD WORD is a two-word instruction sequence that adds the effective word (specified by the effective address of the second instruction word) to the contents of register L, T, X, B, or E (specified by the GR field of the first instruction word) and then loads the result into the specified register. The Overflow and Carry indicators are set as described below.

- O C Significance
- 1 The signs of the two operands are equal but the sign of the result is different.
  - A carry occurred from the sign bit position of the adder.
- 0 0 No overflow or carry occurred.

No interrupts are processed by the CPU between these two instruction words.

The GR field must be coded with a value of 010 through 110 and is interpreted as follows:

| GR Code | Significance            |
|---------|-------------------------|
| 010     | General Register 2 (L). |
| 011     | General Register 3 (T). |
| 100     | General Register 4 (X). |
| 101     | General Register 5 (B). |
| 110     | General Register 6 (E). |

Affected: (L, T, X, B, or E), O, C

#### SW SUBTRACT WORD

| 1       | 0       | 10  | 001      | GR       |
|---------|---------|-----|----------|----------|
| В       | RIXS    | Dis | place    | ment     |
| 0 1 2 3 | 4 5 6 7 | 8 9 | 10 11 12 | 13 14 15 |

SUBTRACT WORD is a two-word instruction sequence that forms the one's complement of the effective word (specified | by the effective address of the second instruction word), increments by 1, adds this value to the contents of register | L, T, X, B, or E (specified by the GR field of the first instruction word), and then loads the result into the specified register. The Overflow and Carry indicators are set as described below.

- O C Significance
- The sign of the result in the register is equal to the sign of the effective word but the sign of the original operand in the register was different.
  - A carry occurred from the sign bit position of the adder, either during incrementing the one's complement or in adding the value to the specified register: the 16-bit magnitude in the effective location is equal to or less than the 16-bit magnitude in the specified register.
- 0 0 No overflow or carry occurred.

No interrupts are processed by the CPU between these two instruction words.

The GR field must be coded with a value of 010 through 110 and is interpreted as follows:

| GR Code | Significance            |
|---------|-------------------------|
| 010     | General Register 2 (L). |
| 011     | General Register 3 (T). |
| 100     | General Register 4 (X). |
| 101     | General Register 5 (B). |
| 110     | General Register 6 (E). |

Affected: (L, T, X, B, or E), O, C

AND LOGICAL AND

| 1         |   |   | 0 |   |   |              | 10 | 001 | GR       |          |
|-----------|---|---|---|---|---|--------------|----|-----|----------|----------|
| 9 R I X S |   |   |   |   | х | Displacement |    |     |          |          |
| 0         | 1 | 2 | 3 | 4 | 5 | 6            | 7  | 8 9 | 10 11/12 | 13 14 15 |

LOGICAL AND, as a two-word instruction sequence, forms the logical product between the effective word (specified by the effective address of the second word) and the contents of register L, T, X, B, or E (specified by the GR field). The logical product is loaded into the specified register.

No interrupts are processed by the CPU between these two instruction words.

The GR field must be coded with a value of 010 through 110 and is interpreted as follows:

| GR Code | Significance            |
|---------|-------------------------|
| 010     | General Register 2 (L). |
| 011     | General Register 3 (T). |
| 100     | General Register 4 (X). |
| 101     | General Register 5 (B). |
| 110     | General Register 6 (E). |
|         |                         |

Affected: (L, T, X, B, or E)

|  | CW | COMPARE | WORD |
|--|----|---------|------|
|--|----|---------|------|

| 1       | 0       | 10           | 10 001 GR |          |  |  |  |
|---------|---------|--------------|-----------|----------|--|--|--|
| D       | RIXS    | Displacement |           |          |  |  |  |
| 0 1 2 3 | 4 5 6 7 | 18 9         | 10 11 12  | 13 14 15 |  |  |  |

COMPARE WORD is a two-word instruction sequence that algebraically compares the contents of register L, T, X, B, or E (specified by the GR field) and the effective word (specified by the second instruction word). Both operands are treated as signed quantities.

The Overflow and Carry indicators are set or reset according to the result of the comparison as follows:

- O C Significance
- 0 0 The operand in the specified register is algebraically less than the effective word.
- 1 0 The operand in the specified register is algebraically greater than the effective word.
- 1 1 The operand in the specified register is equal to the effective word.

No interrupts are processed by the CPU between these two instruction words.

The GR field must be coded with a value of 010 through 110 and is interpreted as follows:

| GR Code | Significance            |
|---------|-------------------------|
| 010     | General Register 2 (L). |
| 011     | General Register 3 (T). |

| GR Code | Significance            | LDD   | LOAD      |      |
|---------|-------------------------|-------|-----------|------|
| 100     | General Register 4 (X). |       | 0         | 10   |
| 101     | General Register 5 (B). | 8     | RIXS      | Dis  |
| 110     | General Register 6 (E). | 0 1 2 | 314 5 6 7 | 18 9 |

Affected: O, C

# **MULTIPLE-REGISTER INSTRUCTIONS**

All nonfloating-point multiple-register instructions, as listed below, are included with the standard repertoire of instructions.

| Instruction Name | Mnemonic |
|------------------|----------|
| Load Multiple    | LDM      |
| Load Double      | LDD      |
| Store Multiple   | STM      |
| Store Double     | STD      |
| Double Add       | DAD      |
| Double Subtract  | SDB      |
| Compare Double   | CPD      |

LDM LOAD MULTIPLE

| 1       | 0       | 10 ххх ууу            |
|---------|---------|-----------------------|
| 8       | r i x s | Displacement          |
| 0 1 2 3 | 4 5 6 7 | 8 9 10 11 12 13 14 15 |

LOAD MULTIPLE is a two-word instruction sequence that loads two or more consecutive registers with a corresponding number of effective words from consecutive memory locations. The function field of the first instruction word specifies the number of registers to be loaded (value of X field), and the address of the first register (value of Y field). (The X and Y fields must be coded with values of 010 through 110.) The effective address of the second instruction word points to the first effective word in memory.

No interrupts are processed by the CPU between these two instruction words.

Affected: (specified registers)

OUBLE

|   |   |   | 1 |   |    | ( | ) |   | 10  | 010      | 110      |
|---|---|---|---|---|----|---|---|---|-----|----------|----------|
|   |   | 8 | 3 |   | R  | I | х | S | Dis | place    | ment     |
| 1 | 0 | 1 | 2 | 3 | 14 | 5 | 6 | 7 | 8 9 | 10 11 12 | 13 14 15 |

LOAD DOUBLE is a LOAD MULTIPLE instruction in which the X field is coded with a value of 2 (specifying the number of registers to be loaded) and the Y field is coded with a value of 6 (specifying the extended accumulator as the first register to be loaded). The effective address of the second instruction word points to the first effective word in memory.

No interrupts are processed by the CPU between these two instruction words.

Affected: (E), (A)

#### STM STORE MULTIPLE



STORE MULTIPLE is a two-word instruction sequence that stores the contents of specified registers into specified effective locations. The function field of the first instruction word specifies the number of registers to be stored (value of X field), and the address of the first register (value of Y field). (The X and Y fields must be coded with values of 010 through 110.) The effective address of the second instruction word points to the first word of the effective location.

No interrupts are processed by the CPU between these two instruction words.

Affected: (specified effective locations)

#### STD STORE DOUBLE



STORE DOUBLE is a STORE MULTIPLE instruction in which the X field is coded with a value of 2 (specifying the number of registers) and the Y field is coded with a value of 6 (specifying the extended accumulator as the first register). The effective address of the second instruction word points to the first of two effective locations in which the contents of the E and A registers will be stored as a doubleword.

No interrupts are processed by the CPU between these two instruction words.

Affected: (two specified effective locations)

#### DAD DOUBLE ADD

|   | 1 | ! |   |   | (  | ) |   | 1 | 0   | 0  | )1( | D  | 1  | 10 | )  |
|---|---|---|---|---|----|---|---|---|-----|----|-----|----|----|----|----|
|   | Α |   |   |   | 1  | x | S | C | )is | •  |     |    | m  |    |    |
| 0 | 1 | 2 | 3 | 4 | -5 | 6 | 7 | 8 | 9   | 10 | 11  | 12 | 13 | 14 | 15 |

DOUBLE ADD is a two-word instruction sequence that adds the contents of the effective locations (as specified by the effective address of the second instruction word) to the contents of the extended accumulator and accumulator (E and A registers), as specified by the function field of the first instruction word, and then loads the result into the extended accumulator.

The Overflow and Carry indicators may be set as follows:

- O C Significance
- 1 The signs of the two operands are equal but the sign of the result is different.
- A carry occurred from the sign bit position of the adder.
- 0 0 No overflow or carry occurred.

No interrupts are processed by the CPU between these two instruction words.

Affected: (E), (A), O, C

#### DSB DOUBLE SUBTRACT

|     |     |    | ( | C |   | 10 | С  | 0  | )  | 110 |    |    |    |
|-----|-----|----|---|---|---|----|----|----|----|-----|----|----|----|
| E   | 3   | R  | I | x | s | D  | is | •  |    |     |    |    |    |
| 0 1 | 2 3 | 14 | 5 | 6 | 7 | 18 | 9  | 10 | 11 | 12  | 13 | 14 | 15 |

DOUBLE SUBTRACT is a two-word instruction sequence that forms the one's complement of the effective doubleword (as specified by the effective address of the second instruction word), increments by 1, adds this value to the contents of the extended accumulator and accumulator (as specified by the function field of the first instruction word), and then loads the result into the extended accumulator and accumulator. The Overflow and Carry indicators may be set as follows:

O C Significance

- The sign of the result in the extended accumulator is equal to the sign of the effective doubleword but the sign of the original operand in the extended accumulator was different.
- A carry occurred from the sign bit position of the adder, either during incrementing the one's complement or in adding the value to the extended accumulator and accumulator: the 32bit magnitude of the effective doubleword is equal to or less than the 32-bit magnitude in the extended accumulator and accumulator.

No interrupts are processed by the CPU between these two instruction words.

Affected: (E), (A), O, C

#### CPD COMPARE DOUBLE

|   |   |   | I |   |    | 1 | D |   | 1 | 0 | 0  | 1  | C  | 1  | 10 | )  |
|---|---|---|---|---|----|---|---|---|---|---|----|----|----|----|----|----|
|   | D |   |   |   |    | I | x | S |   |   | pl |    |    |    |    |    |
| Ö |   | ĩ | 2 | 3 | 14 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 |

COMPARE DOUBLE is a two-word instruction sequence that algebraically compares the 32 bits of the extended accumulator and accumulator (E and A registers) and the effective doubleword. The function field of the first instruction word specifies the number of general registers involved (the value of the X field must be 2), and the address of the first register (the value of the Y field must be 6). The effective address of the second instruction word points to the effective doubleword. Both operands are treated as signed quantities.

The Overflow and Carry indicators are set or reset according to the result of the comparison as follows:

- O C Result of Comparison
- 0 0 The 32-bit operand in the extended accumulator and accumulator is algebraically less than the effective doubleword.
- 1 0 The 32-bit operand in the extended accumulator and accumulator is algebraically greater than the effective doubleword.
- 1 1 The 32-bit operand in the extended accumulator and accumulator is equal to the effective doubleword.

No interrupts are processed by the CPU between these two instruction words.

Affected: O, C

# FLOATING-POINT INSTRUCTIONS

The floating-point feature consists of the hardware implementation of seven optional floating-point instructions:

| Instruction Name  | Mnemonic |
|-------------------|----------|
| Floating Load     | FLD      |
| Floating Store    | FST      |
| Floating Add      | FAD      |
| Floating Subtract | FSB      |
| Floating Multiply | FMP      |
| Floating Divide   | FDV      |
| Floating Compare  | FCP      |

Each of these floating-point instructions is evoked by executing the corresponding fixed-point instruction (LOAD, STORE, ADD, SUBTRACT, MULTIPLY, DIVIDE, or COMPARE) with the Floating Mode (FM) bit in the Program Status Doubleword (PSD) set to a 1 (see "Floating-Point Mode Control").

All floating-point instructions operate on the Scratchpad Floating Accumulator (SFA) described below and a specified three-word floating operand contained within three contiguous memory locations. (See "Floating-Point Numbers" for other characteristics of floating-point operands.) The effective address of the floating-point instruction, which may be generated using any mode of effective address computation available to memory reference type of instructions, points to the first location containing the floating operand. Except for FLOATING STORE and FLOATING COMPARE instructions, the results of all floating-point instructions replace the original contents of the SFA and the floating operand in main memory is not affected. For FLOATING STORE instructions, the contents of the SFA is stored into the floating operand. For FLOATING COM-PARE instructions, neither the contents of SFA nor the floating operand is modified.

#### **FLOATING-POINT NUMBERS**

An extended precision floating-point number consists of the three consecutive 16-bit words with the following format:

#### First word:

S Most significant part of mantissa

Second word:



#### Third word:

S Binary exponent

The first two words contain a signed two's complement mantissa with the binary point following bit 0 of the first word. The third word contains a signed two's complement integer binary exponent. A floating-point number (N) has the following formal definition:

1. A nonzero floating-point number has the value

 $N = (mantissa)(2^X)$ 

where X represents the binary exponent.

- A positive floating-point number with a mantissa of zero and a binary exponent of zero is called a "true" zero. All floating-point operations that produce a zero result will always produce a "true" zero.
- 3. A positive nonzero floating-point number is normalized if and only if the mantissa is contained in the interval

 $1/2 \le \text{mantissa} < 1$ 

- 4. A negative floating-point number is formed by taking the two's complement of the mantissa of its positive representation. The binary exponent portion of a negative floating-point number is identical to the binary exponent portion of its positive representation.
- 5. A negative floating-point number is normalized if and only if the floating-point number formed by taking the two's complement of the mantissa is a normalized positive floating-point number.

By this definition, a floating-point number of the form

First word:



Second word:





is not normalized because the two's complement of the mantissa is not a normalized positive number. Since all floatingpoint arithmetic instructions produce a result that is either a true zero or a normalized floating-point number, whenever a number of the form shown above might be generated, it is converted by the hardware into a floating-point number of the form

First word:



Second word:



Third word: Binary Exponent = Y

where the binary exponent Y is one greater than the binary exponent X.

Table 9 contains examples of floating-point numbers.

|                                                    | Extended F | Precision Floating-Point | Number     |
|----------------------------------------------------|------------|--------------------------|------------|
|                                                    | Мс         | antissa                  | Exponent   |
| Decimal Number                                     | First Word | Second Word              | Third Word |
| 0 (called true zero)                               | ×'0000'    | ×'0000'                  | X '0000'   |
| $+1 = (1/2) \times 2^{1}$                          | ×'4000'    | ×'0000'                  | X '0001'   |
| $-1 = -(1/2) \times 2^{1}$                         | X'C000'    | ×'0000'                  | X '0001'   |
| $+10 = (5/8) \times 2^4$                           | X'5000'    | ×'0000'                  | X'0004'    |
| $-10 = -(5/8) \times 2^4$                          | X'B000'    | ×'0000'                  | X'0004'    |
| $+100 = (25/32) \times 2^{7}$                      | X'6400'    | ×'0000'                  | X'0007'    |
| $-100 = -(25/32) \times 2^{7}$                     | X'9C00'    | ×'0000'                  | X '0007'   |
| $(1-2^{-31}) \times 2^{32767} \approx 10^{9864}$   | X'7FFF'    | X'FFFF'                  | X '7FFF'   |
| $(1-2^{-31}) \times 2^{-32768} \approx 10^{-9864}$ | X'7FFF'    | X'FFFF'                  | ×'8000'    |

#### EXPONENT UNDERFLOW AND OVERFLOW

Exponent underflow occurs during any floating-point arithmetic operation whenever an arithmetic operation results in a binary exponent that is a larger negative number than can be properly represented in two's complement form in 16 bits including the sign. Whenever exponent underflow occurs during the operation of a floating-point instruction, the result of that instruction will be a true zero.

Exponent overflow occurs during any floating-point arithmetic operation whenever an arithmetic operation results in a binary exponent that is a larger positive number than can be properly represented in 16 bits including the sign. An attempt to divide by zero during a floating-point divide operation will also cause exponent overflow. Whenever exponent overflow occurs during the operation of a floatingpoint instruction, the result of that instruction will be the largest possible normalized floating-point number with the same sign as the correct result of the instruction would have had if exponent overflow had not occurred. If the correct result of the floating-point instruction would have been positive and exponent overflow occurs, the hexadecimal result of the instruction will be

| first word:  | X'7FFF' |
|--------------|---------|
| second word: | X'FFFF' |
| third word:  | X'7FFF' |

If the correct result of the floating-point instruction would have been negative and exponent overflow occurs, the hexadecimal result of the instruction will be

| first word:  | X'8000' |
|--------------|---------|
| second word: | X'0001' |
| third word:  | X'7FFF' |

The Overflow (O) indicator is set or reset at the conclusion of each arithmetic floating-point instruction to indicate whether exponent overflow or underflow occurred during that instruction as follows:

- O Result of Instruction
- 0 Neither exponent overflow nor exponent underflow occurred.
- 1 Exponent overflow or exponent underflow occurred.

#### FLOATING-POINT MODE CONTROL

Hardware-implemented floating-point operations are automatically invoked whenever bit 9 (FM) of the Program Status Doubleword is set to a 1. The LOAD, STORE, ADD, SUB-TRACT, MULTIPLY, DIVIDE, and COMPARE instructions are automatically modified into FLOATING LOAD, FLOATING STORE, FLOATING ADD, FLOATING SUB-TRACT, FLOATING MULTIPLY, FLOATING DIVIDE, and FLOATING COMPARE, respectively. All other instructions are not affected by the state of FM.

The FM bit is set to a 1 whenever any of the following operations are performed:

 By executing a SET FLOATING MODE (SFM) instruction. The format and required coding of the SFM instruction is as follows:



The SFM instruction is a nonprivileged READ DIRECT (Mode 0) instruction that can be executed from either protected or unprotected memory. The "RIXS" bits of the instruction must all be coded as zeros.

If an attempt is made to set FM when the floating-point option is not installed, bit 9 of the PSD remains a zero and machine fault interrupt is triggered.

- If bit 9 of the A register (general register 7) is a 1, it will be copied into the FM position whenever the privileged WRITE DIRECT instruction with a final effective address of X'00C0' is executed. This WD instruction can only be executed from protected memory.
- 3. If the FM bit was a 1 at the time it was stored (saved) by an interrupt entry procedure, the FM bit will be restored as a 1 when exiting the interrupt routine (a WRITE DIRECT instruction with a final effective address of X'00D8' followed immediately with a LOAD INDEX (LDX) instruction). Bit 9 of the effective word for the LDX instruction contains the FM bit that was saved.

Hardware-implemented floating-point operations are automatically inhibited whenever the FM bit of the PSD is reset. The FM bit is reset to 0 by any of the following conditions or operations:

- Whenever a general CPU reset signal is generated (occurs when primary power is initially applied to the system and when the RESET switch on the Processor Control Panel is raised).
- 2. By executing an unconditional BRANCH(B) instruction from either protected or unprotected memory.
- If bit 9 of the A register (general register 7) is a zero, it will be copied into the FM position whenever the privileged WRITE DIRECT instruction with a final effective address of X'00C0' is executed. This WD instruction can only be executed from protected memory.

4. When an interrupt level moves from the waiting state to the active state as the result of the occurrence of an interrupt that alters the normal sequence of instructions, the state of the FM bit will be saved with the rest of the current PSD at the memory location specified by the contents of the interrupt location. After saving the previous state of the FM bit, the FM bit is reset.

The status of the FM bit (as well as other program status indicators) can be read under program control by privileged READ DIRECT (Mode 0) instructions that copy the first word of the Program Status Doubleword into the A register.

#### SCRATCHPAD FLOATING ACCUMULATOR

A Scratchpad Floating Accumulator (SFA), consisting of three 16-bit high-speed registers, is used in conjunction with all hardware floating-point instructions. The contents of the SFA can be modified and read only by executing hardware floating-point instructions. For all hardware floating-point instructions, the SFA contains one of the initial arguments prior to execution of the instruction. At the conclusion of all arithmetic floating-point instructions, the initial argument in SFA is replaced by the result of the floating-point instruction.

Whenever an operation occurs that causes the FM bit of the PSD to be reset, the contents of SFA is automatically saved in memory by storing it in three contiguous memory locations (called Memory Floating Accumulator). This automatic transfer will occur regardless of how the FM bit is reset (including interrupt entry) except that no transfers will occur when the general CPU reset signal occurs. The address of the first location of the Memory Floating Accumulator is specified by the contents of memory location 1.

Note: If the program is operating under Basic Control Monitor (BCM) or Real-Time Batch Monitor (RBM), the Memory Floating Accumulator is the first three locations in the user's temporary stack in memory.

Whenever an operation occurs that causes the FM bit of the PSD to be set, the contents of the Memory Floating Accumulator replaces the previous contents of SFA. This automatic transfer will occur regardless of how the FM bit is set, including interrupt exit where the interrupted program being restored was operating with the FM bit set.

The contents of SFA will also be transferred automatically to the Memory Floating Accumulator when the FM bit is set and the COMPUTE switch on the Processor Control Panel (PCP) is switched from RUN or STEP to IDLE.

When the COMPUTE switch is switched from IDLE to RUN or STEP and the FM bit is set, the contents of the Memory Floating Accumulator replaces the previous contents of SFA prior to an instruction execution. The availability of the contents of SFA in memory when the CPU is in an IDLE state facilitates testing and debugging floating-point operations from the PCP.

#### FLD FLOATING LOAD (optional)

If FM is set, the execution of the following instruction will result in a floating-point load operation:

The effective address of the instruction is the address of the first word of the floating operand. FLD loads the floating operand into SFA. The first word of the floating operand also replaces the previous contents of the A register (general register 7).

Affected: SFA, (A)

#### FST FLOATING STORE (optional)

If FM is set, the execution of the following instruction will result in a floating-point store operation:

The effective address of the instruction is the address of the first word of the floating operand. FST replaces the floating operand with the contents of SFA. The first word of SFA also replaces the previous contents of the A register (general register 7).

Affected: Floating operand, (A).

#### FAD FLOATING ADD (optional)

If FM is set, the execution of the following instruction will result in a floating-point add operation:

|   | 1 | 4 |   | R | I | х | s | C | Dis | ۶l | ad | ce | me | en | t  |
|---|---|---|---|---|---|---|---|---|-----|----|----|----|----|----|----|
| 0 | T | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9   | 10 | 11 | 12 | 13 | 14 | 15 |

The effective address of the instruction is the address of the first word of the floating operand. FAD adds the floating operand to the contents of the SFA and then loads the result into SFA. The first word of the result also replaces the previous contents of the A register (general register 7).

Prior to the FAD, SFA and the floating operand must both contain either a normalized nonzero number or a true zero. The result in SFA after FAD is always either a normalized nonzero number or a true zero. The result is unpredictable if, prior to the FAD, either SFA or the floating operand contains a floating-point number that is neither a normalized nonzero number nor a true zero. There is one exception to the previous statement; if the floating operand contains a true zero and SFA contains neither a normalized nonzero number nor a true zero, FAD will replace the contents of SFA with either the properly normalized nonzero number or a true zero. During the operation of FAD no guard digits are used. If prealignment shifting of one of the arguments is required, none of the bits shifted off the right end of the mantissa are preserved. If postnormalization of the result is required, zeros will be shifted into the right end of the mantissa.

If exponent underflow occurs, the Overflow indicator is set to 1 and the result stored in SFA is a true zero. If exponent overflow occurs, the Overflow indicator is set to 1 and the result stored in SFA is the largest possible normalized floating-point number with the same sign as the correct result of the instruction would have had if exponent overflow had not occurred. If neither exponent underflow nor overflow occurs, the Overflow indicator is set to 0.

Affected: SFA, (A), O

#### FSB FLOATING SUBTRACT (optional)

If FM is set, the execution of the following instruction will result in a floating-point subtract operation:



The effective address of the instruction is the address of the floating operand. FSB subtracts the floating operand from the contents of SFA and then loads the results into SFA. The first word of the result also replaces the previous contents of the A register (general register 7).

Prior to the FSB, SFA and the floating operand must both contain either a normalized nonzero number or a true zero. The result in SFA after FSB is always either a normalized nonzero number or a true zero. The result is unpredictable if, prior to the FSB, either SFA or the floating operand contains a floating-point number that is neither a normalized nonzero number nor a true zero.

During the operation of FSB no guard digits are used. If prealignment shifting of one of the arguments is required, none of the bits shifted off the right end of the mantissa are preserved. If postnormalization of the result is required, zeros will be shifted into the right end of the mantissa.

If exponent underflow occurs, the Overflow indicator is set to 1 and the result stored in SFA is a true zero. If exponent overflow occurs, the Overflow indicator is set to 1 and the result stored in SFA is the largest possible normalized floating-point number with the same sign as the correct result of the instruction would have had if exponent overflow had not occurred. If neither exponent underflow nor overflow occurs, the Overflow indicator is set to 0.

Affected: SFA, (A), O

#### FMP FLOATING MULTIPLY (optional)

If FM is set, the execution of the following instruction will result in a floating-point multiply operation:

|   | 3 |   |   | R  | I | х |   |   |   | •  | la | ce | em | er | 1† |
|---|---|---|---|----|---|---|---|---|---|----|----|----|----|----|----|
| 0 | ٦ | 2 | 3 | 14 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 |

The effective address of the instruction is the address of the first word of the floating operand. FMP multiplies the floating operand by the contents of SFA and then loads the result into SFA. The first word of the result also replaces the previous contents of the A register (general register 7).

Prior to the FMP, SFA and the floating operand must both contain either a normalized nonzero number or a true zero. The result in SFA after FMP is always either a normalized nonzero number or a true zero. The result is unpredictable if, prior to the FMP, either SFA or the floating operand contains a floating-point number that is neither a normalized nonzero number nor a true zero.

All the bits of the mantissa of the normalized product will be significant. One additional bit of the product will be generated so that if a one-place postnormalization shift is required, a significant bit can be shifted into the right end of the mantissa rather than a zero.

If exponent underflow occurs, the Overflow indicator is set to 1 and the result stored in SFA is a true zero. If exponent overflow occurs, the Overflow indicator is set to 1 and the result stored in SFA is the largest possible normalized floatingpoint number with the same sign as the correct result of the instruction would have had if exponent overflow had not occurred. If neither exponent underflow nor overflow occurs, the Overflow indicator is set to 0.

Affected: SFA, (A), O

#### FDV FLOATING DIVIDE (optional)

If FM is set, the execution of the following instruction will result in a floating-point divide operation:

|   |   | ! | 5 |   | R  | I | x | s | I | Di | sp | la | ce | em | e  | nt |
|---|---|---|---|---|----|---|---|---|---|----|----|----|----|----|----|----|
| 1 | 0 | 1 | 2 | 3 | 14 | 5 | 6 | 7 | 8 | 9  | 10 | 11 | 12 | 13 | 14 | 15 |

The effective address of the instruction is the address of the first word of the floating operand. FDV divides the contents of SFA by the floating operand and then loads the result into SFA. The first word of the result also replaces the previous contents of the A register (general register 7).

Prior to the FDV, SFA and the floating operand must both contain either a normalized nonzero number or a true zero. The result in SFA after FDV is always either a normalized nonzero number or a true zero. The result is unpredictable if, prior to the FDV, either SFA or the floating operand contains a floating-point number that is neither a normalized nonzero number nor a true zero. If exponent underflow occurs, the Overflow indicator is set to 1 and the result stored in SFA is a true zero. If the floating operand is zero or if exponent overflow occurs, the Overflow indicator is set to 1 and the result stored in SFA is the largest possible normalized floating-point number with the same sign that the correct result of the instruction would have had if exponent overflow had not occurred. If neither exponent underflow nor overflow occurs, the Overflow indicator is set to 0.

Affected: SFA, (A), O

#### FCP FLOATING COMPARE (optional)

If FM is set, the execution of the following instruction will result in a floating-point compare operation:

|   |   | D | ) |   | R | I | х | s | 1 | Di | sp | la | ce | em | er | nt |   |
|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|----|---|
| 5 | ) | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9  | 10 | 11 | 12 | 13 | 14 | 15 | ' |

The effective address of the instruction is the address of the first word of the floating operand. FCP compares the floating operand to the contents of SFA. The result of the comparison is used to set and reset the Overflow and Carry indicators as follows:

- O C Result of Comparison
- 0 0 The contents of SFA is less than the floating operand.
- 1 0 The contents of SFA is greater than the floating operand.
- 1 1 The contents of SFA is equal to the floating operand.

The contents of the A register (general register 7) are not affected by the execution of FCP. The result of FCP will be unpredictable if either SFA or the floating operand contains a floating-point number that is neither a normalized nonzero number nor a true zero.

Affected: O, C

# FIELD ADDRESSING INSTRUCTIONS

All of the following field addressing instructions are optional:

| Instruction Name      | Mnemonic |
|-----------------------|----------|
| Load Logical Field    | LLF      |
| Load Arithmetic Field | LAF      |
| Store Field           | STF      |

| Instruction Name         | Mnemonic |
|--------------------------|----------|
| Store Zero Field         | SZF      |
| Store Ones Field         | SOF      |
| Compare Logical Field    | CLF      |
| Compare Arithmetic Field | CAF      |
| Sense Left Bit of Field  | SLF      |

Field addressing instructions facilitate specifying and operating upon fields of information (1 through 16 contiguous bits) within memory without restriction in regard to byte or word boundaries (i.e., a specified field of 16 bits may occupy bit positions 9 through 15 of memory location "n" and bit positions 0 through 8 of memory location "n + 1"). The ability to perform bit and byte manipulations as well as push-down stack operations permit field addressing instructions to operate efficiently upon component elements (fields) of three types of logical structures.

- Tables Field addressing instructions facilitate the creation of table structures (collections of different sized fields) that make efficient use of memory and allow direct access to any element within those tables. Table structures utilized by field addressing instructions can be modified without requiring the modification of the code that references those tables.
- Strings Field addressing instructions efficiently operate on strings of identically sized elements. Loop termination control, without the use of any of the general registers, is provided for strings of up to and including 256 elements. Byte string operations are an example of such a string.
- 3. Push-Down Stacks Field addressing instructions allow the creation of any number of push-down stacks in memory. Various modes of field addressing instructions allow pushing new elements into any stack, pulling the top element from any stack, accessing words within a stack that are a known number of word locations away from the current top-of-stack and also detecting when the last available space within a stack has been used.

A typical field addressing instruction consists of two contiguous instruction words. The first instruction word is a nonprivileged READ DIRECT (Mode 0) instruction with the following format:

|   | 1 | 1 |   |    | ( | ) |   | 1  | 0 | R  | х  |    |    | s× | :  |
|---|---|---|---|----|---|---|---|----|---|----|----|----|----|----|----|
| 0 | 1 | 2 | 3 | 14 | 5 | 6 | 7 | 18 | 9 | 10 | 11 | 12 | 13 | 14 | 15 |

The SX field of the function value must be coded as either 000, 001, or 111. The SX field specifies one of three self-indexing modes as follows:

| Function Value of READ DIRECT | Self-Indexing Mode |
|-------------------------------|--------------------|
| 0000000010 RX 000             | No Self-Indexing   |
| 0000000010 RX 001             | Self-Incrementing  |
| 0000000010 RX 111             | Self-Decrementing  |

Self-incrementing and self-decrementing are described further below.

For all three self-indexing modes, the RX field causes identical action and must be coded to some three-bit value (other than 000). The RX field specifies one of two registerindexing modes as follows:

| RX Field                                           | Register-Indexing Mode |
|----------------------------------------------------|------------------------|
| 001                                                | No Register Indexing   |
| 0 1 0<br>0 1 1<br>1 0 0<br>1 0 1<br>1 1 0<br>1 1 1 | Register Indexing      |

Register indexing is described further below.

The second instruction word has the format of a single-word referencing instruction.

| Γ | С |   |   | ŧ., |   | 1 |   |   |   |    |   |     |    |    | 1  |
|---|---|---|---|-----|---|---|---|---|---|----|---|-----|----|----|----|
| 0 | 1 | 2 | 3 | 14  | 5 | 6 | 7 | 8 | 9 | 10 | n | 112 | 13 | 14 | 15 |

The operation code (OP) field indicates the specific field manipulation operation that is to be performed: Load Logical Field, Load Arithmetic Field, Store Field, Store Zero Field, Store Ones Field, Compare Logical Field, Compare Arithmetic Field, and Sense Left Bit of Field.

The effective address of the second instruction word is the address of the first word of a two-word "field descriptor" in main memory. This effective address may be generated using any mode (described under "Effective Address Computation"), thereby allowing, for example, indexing into a table of field descriptors.

No interrupts are processed by the CPU between these two instruction words.

#### **FIELD DESCRIPTOR**

The two-word field descriptor may start on any word boundary and has the following format:



#### START-OF-FIELD ADDRESS

If no self-indexing is specified (SX field of the first instruction word is coded 000) and if no register indexing is specified (RX field is coded 001), the first 20 bits (all 16 bits of word 1 and the first 4 bits of word 2) of the field descriptor (unmodified) become the effective start-of-field address. Otherwise, these 20 bits are modified as specified by the field addressing instruction to generate the effective startof-field address. The final result of any and all address modification is the bit-address of the first (leftmost) bit of the effective field (the field actually operated on by the field addressing instruction). The first 16 bits of the effective start-of-field address point to the word containing the first bit of the effective field and the next 4 bits specify the bit position occupied by that bit within that word.

#### FIELD LENGTH

This 4-bit field is contiguous to the start-of-field address and specifies the length (number of bits) of the effective field. The value in this field is one less than the number of bits in the field (i.e., 0000 indicates a 1-bit field, 0001 indicates a 2-bit field, ..., 1111 indicates a 16-bit field.

#### COUNT

This 8-bit field is used in conjunction with self-incrementing and self-decrementing to provide loop termination control when operating on a string of identically sized elements or to provide a "stack-full" indication for push-down stack operations.

#### **SELF-INCREMENTING OF THE START-OF-FIELD ADDRESS**

If self-incrementing is specified (SX field of the first instruction word is coded with 001), the start-of-field address in the field descriptor is incremented by the number of bits in the field (field length plus one), the count field in the field descriptor is incremented by one and then the field descriptor as modified by these two addition operations replaces the original field descriptor in memory. The addition of one to the count field (bits 24-31) is performed modulo 256 so that the field length field (bits 20-23) as restored to memory is always unmodified from the original field length. This new incremented start-of-field address is either the effective start-of-field address or is used as the basis for register indexing as described subsequently.

The self-incrementing operation is illustrated in Figure 4.

For all field addressing instructions, except COMPARE LOGICAL FIELD and COMPARE ARITHMETIC FIELD, the Overflow indicator (O) is set or reset depending on whether overflow occurred when incrementing the count field (assuming the count field to be an eight-bit positive integer). The Overflow indicator is set if the incremented count restored to memory is equal to all zeros and is reset otherwise. For COMPARE LOGICAL FIELD and COMPARE ARITHME-TIC FIELD, the Overflow indicator is used to indicate the results of a comparison and is not affected by the contents of the incremented count field.

Self-incrementing is useful as part of the inner loop when operating sequentially on every element in a string of elements of identical size. If prior to the field addressing instruction, the field descriptor points at the last element processed, then a field addressing instruction with selfincrementing will modify the field descriptor to point at the next element in the string as part of the effective start-offield address computation. In this case, the count field can be used to provide loop termination control. If prior to starting to process a string of identical sized elements, the count field in the initial descriptor contains a number equal to 256 minus the number of elements in the string, then, when the string is processed using field addressing instructions with self-incrementing, the Overflow indicator will be set by the field addressing instruction that processes the last element.

Self-incrementing is also used for operating on push-down stacks. If a push-down stack consists of a sequential string of identical sized elements with the current top-of-stack element having an address larger than the address of the other elements within the stack, then self-incrementing is used for pushing a new element into the stack. If prior to a field addressing instruction, the field descriptor points at the current top-of-stack element, then a Store Field instruction with self-incrementing will push a new element into the stack and leave the field descriptor pointing to that new element as the current top-of-stack. In this case the count field can be used to indicate that the stack is full. If the initial descriptor that is set up when the push-down stack is empty contains a number in the count field equal to 256 minus the maximum allowable size of the push-down stack, then the Overflow indicator will be set following the field addressing instruction that pushed a new element into the last available space in the stack.

If self-incrementing is specified and no register indexing is specified (RX field of the first instruction word is coded with 001), then the effective start-of-field address is equal to the incremented start-of-field address in the field descriptor as restored to memory.



Figure 4. Self-Incrementing Operation

#### **REGISTER INDEXING OF THE START-OF-FIELD ADDRESS**

Register indexing can be invoked in conjunction with any of the self-indexing modes. Register indexing adds the contents of one of the general registers to the word address portion (bits 0-15) of the start-of-field address contained in the field descriptor in memory. If either self-decrementing or no self-indexing is specified, the field descriptor in memory at the time register indexing is performed will be identical to the original field descriptor in memory. If selfincrementing is specified, the field descriptor in memory at the time register indexing is performed will be the incremented result of the self-incrementing operation. The RX field of the first instruction word specifies whether register indexing is to be invoked and if so, which general register is to be used.

| <u>RX Field</u> | General Register     |
|-----------------|----------------------|
| 001             | No register indexing |
| 010             | L                    |
| 011             | т                    |
| 100             | х                    |
| 101             | В                    |
| 110             | E                    |
| 111             | А                    |

If register indexing is specified, the operation performed on the start-of-field address currently contained in the field descriptor in memory is illustrated by the following diagram:

Start-of-field address from current contents of field descriptor in memory (after self-incrementing)



Register indexing can only affect the word address portion of the effective start-of-field address. The result of the register indexing addition is the effective start-of-field address; however, the field descriptor in memory is not modified as a result of register-incrementing. Note this important distinction between self-incrementing and register indexing. Whenever self-incrementing is performed, the result replaces the original field descriptor in memory whereas the results of register-indexing never affects the field descriptor in memory.

As an example of the use of register indexing, consider a table made up of "n" sequential 16-bit words in memory. Each word contains a collection of software status associated with a particular I/O device. The I/O devices are arbitrarily numbered sequentially from "0" to "n-1" for a system with "n" devices. The first word of the table contains software status information associated with device number "O", the second word contains software status information associated with device number "1", etc. The format of each word in the table is identical; the same specific piece of status information for each device appears in the same bit positions in each word of the table. Given such a table structure, a set of field descriptors would exist (one for each different piece of status information in the table). These field descriptors would all have a start-offield address indicating the left bit of the appropriate field in the table entry for device "0". This same set of descriptors would then be used to locate the appropriate status information for any device. This would be accomplished by loading one of the general registers 2 through 7 with the device number of the device of interest. Then, a field addressing instruction would be executed pointing at the field descriptor for the desired piece of status information for device "0" and invoking register indexing using the register containing the device number.

Register indexing can also be used to reference elements contained within a push-down stack provided that the elements within the push-down stack are all 16-bit words. A word that is known to be "n" words below the current topof-stack word can be accessed by loading one of the general registers 2 through 7 with a number equal to "-n". Then, a field addressing instruction would be executed with a field descriptor which points to the current top-of-stack word and invoking register-indexing using the register containing the value "-n".

#### OTHER CHARACTERISTICS OF FIELD ADDRESSING INSTRUCTIONS

Information presented thus far has been associated with the identification of the effective field (generating an effective start-of-field address). This section briefly describes the operation performed on the effective field by the various field addressing instructions.

The eight field addressing instructions fall logically into four categories: load, store, compare, and sense. In all of the following descriptions, the A register refers to general register 7. There are two load instructions, LOAD LOGICAL FIELD and LOAD ARITHMETIC FIELD. LOAD LOGICAL FIELD loads the effective field into the right-hand end of the A register (i.e., the rightmost bit of the effective field replaces bit 15 of A) and loads zeros into the remainder of the A register. LOAD ARITHMETIC FIELD loads the effective field into the right hand end of the A register and replaces the remainder of the bits in the A register with the leftmost bit of the effective field. LOAD ARITHMETIC FIELD treats the field to be a signed quantity and, therefore, loading the remainder of the bits in the A register with the leftmost bit of the field is really sign extension.

As an example of the two load operations, consider a fivebit effective field with a binary configuration of



The final result in the A register for each of the load instructions is as follows:

Result of LOAD LOGICAL FIELD

A Register

Result of LOAD ARITHMETIC FIELD

A Register

However, if the five-bit effective field has a binary configuration of

Effective Field 0 1 0 0 1

Then the result in the A register of each of the load instructions is as follows:

Result of LOAD LOGICAL FIELD

Result of LOAD ARITHMETIC FIELD

If the field length is 16 bits, the results of LOAD LOGICAL FIELD and LOAD ARITHMETIC FIELD are identical regardless of the binary configuration of the field.

There are three store instructions, STORE FIELD, STORE ZERO FIELD, and STORE ONES FIELD. STORE FIELD replaces the effective field in memory by the "n" rightmost bits of the A register where "n" is equal to the number of bits in the effective field. For example, if the contents of the field length field specifies a field length of three, then STORE FIELD replaces the effective field in memory by the contents of bits 13-15 of the A register. The contents of the A register is not affected by a STORE FIELD instruction. STORE ZERO FIELD replaces every bit of the effective field in memory with zeros. STORE ONES FIELD replaces every bit of the effective field with ones. For all store instructions, no other bits in the memory word or words containing the effective field are modified except those bits which are part of the effective field.

If the contents of the field length field in the field descriptor specifies a field length of one bit, STORE ZERO FIELD and STORE ONES FIELD perform the function of clearing or setting a particular bit in memory.

There are two compare instructions, COMPARE LOGICAL FIELD, and COMPARE ARITHMETIC FIELD. COMPARE LOGICAL FIELD forms a 16-bit word containing the effective field at the right-hand end and zeros in all other bit positions and then compares this word with the contents of the A register. The Overflow and Carry indicators are set or reset as in the fixed-point compare instruction to indicate the result of the comparison. COMPARE ARITHME-TIC FIELD is the same as COMPARE LOGICAL FIELD except that the 16-bit word compared to the contents of the A register is formed by sign extending the leftmost bit of the effective field into all other bit positions rather than zeros. Neither compare instruction modifies the contents of the A register.

There is one sense instruction called SENSE LEFT BIT OF FIELD. This instruction loads the leftmost bit of the effective field into the Carry indicator (C) without modifying either the effective field or the A register. If the contents of the field length field in the field descriptor specifies a field length of one bit, SENSE LEFT BIT OF FIELD performs the function of testing the state of a particular bit in memory.

#### SELF-DECREMENTING OF THE START-OF-FIELD ADDRESS

Self-decrementing has no effect on the effective start-offield address calculation for the current field addressing instruction. Self-decrementing is essentially the converse operation to self-incrementing. However, where selfincrementing modifies the field descriptor in memory and affects the effective start-of-field address calculation, selfdecrementing is performed after the operation on the effective field is complete and, therefore, only modifies the field descriptor in memory. Self-decrementing will, however, affect the effective start-of-field address of any subsequent field instructions using the same field descriptor. Selfincrementing and self-decrementing cannot both be invoked in the same field addressing instruction.

If self-decrementing is specified (SX field of first instruction word is coded with 111), then, after all operations involving the effective field are completed, the start-of-field address in the field descriptor in memory is decremented by the number of bits in the field, the count field in the field descriptor is decremented by one, and then the field descriptor as modified by these two subtraction operations replaces the original field descriptor in memory.

The subtraction of one from the count field (bits 24-31) is performed modulo 256 so that the field length (bits 20-23) as restored to memory is always unmodified from the original field length.

The self-decrementing operation is illustrated in Figure 5.



Figure 5. Self-Decrementing Operation

For all field addressing instructions, except COMPARE LOGICAL FIELD and COMPARE ARITHMETIC FIELD, the Overflow indicator (O) is set or reset depending on whether overflow occurred when decrementing the count field (assuming the count field to be an eight-bit positive integer). The Overflow indicator is set if the decremented count restored to memory is equal to all ones and is reset otherwise. For COMPARE LOGICAL FIELD and COMPARE ARITHME-TIC FIELD, the Overflow indicator is used to indicate the results of a comparison and is not affected by the contents of the decremented count field.

If self-decrementing and register-indexing are both specified, the register indexing operation is performed on the original field descriptor as part of the effective start-offield address calculation as described under "Register Indexing of the Start-of-Field Address". Then the resultant effective start-of-field address is used to find the effective field and the operation is performed as described under "Other Characteristics of Field Addressing Instructions". After all operations involving the effective field are completed, the self-decrementing takes place. The original field descriptor from memory is used for selfdecrementing as described above.

Self-decrementing is used for operating on push-down stacks of the type previously described under "Self-Incrementing of the Start-of-Field Address". If, prior to a field addressing instruction, the field descriptor points at the current top-of-stack element, then a load field instruction with self-decrementing will pull the current top-ofstack element off of the stack and load it into the A register and then decrement the field descriptor so that it is pointing to the next element down in the stack as the current top-of-stack.

LLF LOAD LOGICAL FIELD (optional)

| 1       | 0       | 10 RX SX              |
|---------|---------|-----------------------|
| 8       | RIXS    | Displacement          |
| 0 1 2 3 | 4 5 6 7 | 8 9 10 11 12 13 14 15 |

LOAD LOGICAL FIELD is a two-word instruction sequence that loads the effective field into the right-hand end of the A register (general register 7). The rightmost bit of the effective field replaces bit 15 of the A register, etc. If the number of bits in the effective field is less than 16, then zeros replace the remainder of bits in the A register.

The effective address of the second instruction word is the address of the first word of a 32-bit field descriptor. The contents of the field descriptor in conjunction with the contents of the RX and SX fields of the first instruction word are used to locate the effective field. The contents of the SX field may also cause the field descriptor in memory to be modified.

If self-incrementing is specified and the incremented count field that replaces the original count field in the field descriptor in memory contains all zeros, the Overflow (O) indicator is set. If self-decrementing is specified and the decremented count field that replaces the original count field in the field descriptor in memory contains all ones, the Overflow indicator is set. If neither of the above two conditions occurs, the Overflow indicator will be reset as a result of the LOAD LOGICAL FIELD instruction.

No interrupts are processed by the CPU between these two instruction words.

Affected: (A), O, Field descriptor if self-incrementing or self-decrementing is specified.

| LAF | LOAD | ARITHMETIC | FIELD | (optional) |
|-----|------|------------|-------|------------|
|-----|------|------------|-------|------------|

| 1     |   |    | ( | ) |   | 10  | RX       | sx       |
|-------|---|----|---|---|---|-----|----------|----------|
| 9     |   | R  | I | х | S | Dis | place    | ment     |
| 0 1 2 | 3 | 14 | 5 | 6 | 7 | 8 9 | 10 11 12 | 13 14 15 |

LOAD ARITHMETIC FIELD is a two-word instruction sequence that loads the effective field into the right-hand end of the A register (general register 7). The rightmost bit of the effective field replaces bit 15 of the A register, etc. If the number of bits in the effective field is less than 16, the leftmost bit of the effective field replaces the remainder of bits in the A register (sign extension).

The effective address of the second instruction word is the address of the first word of a 32-bit field descriptor. The contents of the field descriptor in conjunction with the contents of the RX and SX fields of the first instruction are used to locate the effective field. The contents of the SX field may also cause the field descriptor in memory to be modified.

If self-incrementing is specified and the incremented count field that replaces the original count field in the field descriptor in memory contains all zeros, the Overflow (O) indicator is set. If self-decrementing is specified and the decremented count field that replaces the original count field in the field descriptor in memory contains all ones, the Overflow indicator is set. If neither of the above two conditions occurs, the Overflow indicator will be reset as a result of the LOAD ARITHMETIC FIELD instruction.

No interrupts are processed by the CPU between these two instruction words.

Affected: (A), O, Field descriptor if self-incrementing or self-decrementing is specified.

STF STORE FIELD (optional)

| 1       |   | ( | ) |   | 10  | RX SX    |          |  |  |  |  |  |
|---------|---|---|---|---|-----|----------|----------|--|--|--|--|--|
| A       | R | I | х | S | Dis | place    | ment     |  |  |  |  |  |
| 0 1 2 3 | 4 | 5 | 6 | 7 | 8 9 | 10 11 12 | 13 14 15 |  |  |  |  |  |

STORE FIELD is a two-word instruction sequence that replaces the effective field in memory with "n" rightmost bits of the contents of the A register (general register 7), where "n" is equal to the number of bits in the field. Bit 15 of the A register replaces the rightmost bit of the effective field, etc. The contents of the A register are unchanged by the STORE FIELD instruction. No other bits in the memory word or words containing the effective field are modified except those bits that are part of the effective field.

The effective address of the second instruction word is the address of the first word of a 32-bit field descriptor. The contents of the field descriptor in conjunction with the contents of the RX and SX fields of the first instruction are used to locate the effective field. The contents of the SX field may also cause the field descriptor in memory to be modified.

If self-incrementing is specified and the incremented count field that replaces the original count field in the field descriptor in memory contains all zeros, the Overflow (O) indicator is set. If self-decrementing is specified and the decremented count field that replaces the original count field in the field descriptor in memory contains all ones, the Overflow indicator is set. If neither of the above two conditions occurs, the Overflow indicator will be reset as a result of the STORE FIELD Instruction.

No interrupts are processed by the CPU between these two instruction words.

Affected: Effective field, O, Field descriptor if selfincrementing or self-decrementing is specified.

| SZF | STORE | ZERO | FIELD | (optional) |
|-----|-------|------|-------|------------|
|-----|-------|------|-------|------------|

| 1       |   | (   | 2 |   | 10  |    | RX SX |    |    |    |    |    |  |  |
|---------|---|-----|---|---|-----|----|-------|----|----|----|----|----|--|--|
| В       | R | I   | x | S | Di  | is | pl    | a  | ce | me | en | t  |  |  |
| 0 1 2 3 | 4 | - 5 | 6 | 7 | 8 9 | 2  | 10    | 11 | 12 | 13 | 14 | 15 |  |  |

STORE ZERO FIELD is a two-word instruction sequence that replaces every bit of the effective field in memory with a zero. No other bits in the memory word or words containing the effective field are modified except those bits that are part of the effective field.

The effective address of the second instruction is the address of the first word of a 32-bit field descriptor. The contents of the field descriptor in conjunction with the contents of the RX and SX fields of the first instruction are used to locate the effective field. The contents of the SX field may also cause the field descriptor in memory to be modified.

If self-incrementing is specified and the incremented count field that replaces the original count field in the field descriptor in memory contains all zeros, the Overflow (O) indicator is set. If self-decrementing is specified and the decremented count field that replaces the original count field in the field descriptor in memory contains all ones, the Overflow indicator is set. If neither of the above two conditions occurs, the Overflow indicator will be reset as a result of the STORE ZERO FIELD instruction.

No interrupts are processed by the CPU between these two instruction words.

Affected: Effective field, O, Field descriptor if selfincrementing or self-decrementing is specified.

| SOF | STORE | ONES | FIELD | (optional) |
|-----|-------|------|-------|------------|
|-----|-------|------|-------|------------|

| 1       | 0       | 10 RX SX              |
|---------|---------|-----------------------|
| С       | RIXS    | Displacement          |
| 0 1 2 3 | 4 5 6 7 | 8 9 10 11 12 13 14 15 |

STORE ONES FIELD is a two-word instruction sequence that replaces every bit of the effective field in memory with a one. No other bits in the memory word or words containing the effective field are modified except those bits that are part of the effective field.

The effective address of the second instruction is the address of the first word of a 32-bit field descriptor. The contents of the field descriptor in conjunction with the contents of the RX and SX fields of the first instruction are used to locate the effective field. The contents of the SX field may also cause the field descriptor in memory to be modified.

If self-incrementing is specified and the incremented count field that replaces the original count field in the field descriptor in memory contains all zeros, the Overflow (O) indicator is set. If self-decrementing is specified and the decremented count field that replaces the original count field in the field descriptor in memory contains all ones, the Overflow indicator is set. If neither of the above two conditions occurs, the Overflow indicator will be reset as a result of the STORE ONES FIELD instruction.

No interrupts are processed by the CPU between these two instruction words.

Affected: Effective field, O, Field descriptor if selfincrementing or self-decrementing is specified.



| 1       | 0       | 10 RX SX              |
|---------|---------|-----------------------|
| 5       | RIXS    | Displacement          |
| 0 1 2 3 | 4 5 6 7 | B 9 10 11 12 13 14 15 |

COMPARE LOGICAL FIELD is a two-word instruction sequence that forms a 16-bit word made up of the contents of the effective field in the right-hand end and zeros in all other bit positions. COMPARE LOGICAL FIELD then algebraically compares the contents of this word containing the logical field with the contents of the A register (general register 7).

The effective address of the second instruction is the address of the first word of a 32-bit field descriptor. The contents of the field descriptor in conjunction with the contents of the RX and SX fields of the first instruction are used to locate the effective field. The contents of the SX field may also cause the field descriptor in memory to be modified.

The Overflow (O) and Carry (C) indicators are set or reset according to the result of the comparison as follows:

- O C Result of Comparison
- 0 0 The contents of the A register are algebraically less than the contents of the word containing the logical field.
- 1 0 The contents of the A register are algebraically greater than the contents of the word containing the logical field.
- 1 1 The contents of the A register are equal to the contents of the word containing the logical field.

No interrupts are processed by the CPU between these two instruction words.

Affected: O, C, Field descriptor if self-incrementing or self-decrementing is specified.

**CAF** COMPARE ARITHMETIC FIELD (optional)

| 1       | 0       | 10 RX SX              |
|---------|---------|-----------------------|
| D       | RIXS    | Displacement          |
| 0 1 2 3 | 4 5 6 7 | B 9 10 11 12 13 14 15 |

COMPARE ARITHMETIC FIELD is a two-word instruction sequence that forms a 16-bit word made up of the contents of the effective field in the right-hand end and all other bit positions equal to the leftmost bit of the effective field. COMPARE ARITHMETIC FIELD then algebraically compares the contents of this word containing the sign-extended field with the contents of the A register (general register 7).

The effective address of the second instruction is the address of the first word of a 32-bit field descriptor. The contents of the field descriptor in conjunction with the contents of the RX and SX fields of the first instruction are used to locate the effective field. The contents of the SX field may also cause the field descriptor in memory to be modified. The Overflow (O) and Carry (C) indicators are set or reset according to the results of the comparison as follows:

O C Result of Comparison

1

- 0 0 The contents of the A register are algebraically less than the contents of the word containing the sign-extended field.
  - 0 The contents of the A register are algebraically greater than the contents of the word containing the sign-extended field.
- 1 1 The contents of the A register are equal to the contents of the word containing the signextended field.

No interrupts are processed by the CPU between these two instruction words.

Affected: O, C, Field descriptor if self-incrementing or self-decrementing is specified.

**SLF** SENSE LEFT BIT OF FIELD (optional)

| 1       | 0       | 10 RX SX              |
|---------|---------|-----------------------|
| F       | r I X S | Displacement          |
| 0 1 2 3 | 4 > 0   | 8 9 10 11 12 13 14 15 |

SENSE LEFT BIT OF FIELD is a two-word instruction sequence that sets or resets the Carry (C) indicator based on whether the leftmost bit of the effective field is a one or a zero. Neither the effective field nor the A register (general register 7) is modified by this instruction.

The effective address of the second instruction is the address of the first word of a 32-bit field descriptor. The contents of the field descriptor in conjunction with the contents of the RX and SX fields of the first instruction are used to locate the effective field. The contents of the SX field may also cause the field descriptor in memory to be modified.

If self-incrementing is specified and the incremented count field that replaces the original count field in the field descriptor in memory contains all zeros, the Overflow (O) indicator is set. If self-decrementing is specified and the decremented count field that replaces the original count field in the field descriptor in memory contains all ones, the Overflow indicator is set. If neither of the above conditions occurs, the Overflow indicator will be reset as a result of the SENSE LEFT BIT OF FIELD instruction.

No interrupts are processed by the CPU between these two instruction words.

Affected: O, C, Field descriptor if self-incrementing or self-decrementing is specified.

# 4. INPUT/OUTPUT SYSTEMS

This chapter contains information pertaining to byteoriented input/output processors (IOPs) and to external direct input/output (DIO) systems.

# **IOP SYSTEMS**

The computer system may have one or two input/output processors: IOP-1 (standard) with 16 channels, and IOP-2 (optional) with 12 channels. The maximum transfer rate of an IOP is 640,000 bytes per second for controllers connected to the internal interface and 504,000 bytes per second for controllers connected to the external interface using the optional two-byte interface feature.

The CPU initiates an I/O operation by selecting a device and IOP channel (see "Device Numbers") and executing an I/O instruction (see "SIO Instruction"). The IOP assumes control of the I/O operation and performs it automatically in accordance with prestored control parameters contained within a pair of channel registers (see "I/O Control Doubleword") and main memory (see "I/O Tables"). Data chaining is automatic under control of these parameters.

While the L/O operation is being performed, the CPU is free to execute instructions or perform other operations. Any IOP event that requires CPU intervention is reported either as an 1/O interrupt or as a machine fault interrupt. An interrupt-servicing routine entered as a result of an 1/O interrupt must contain an AIO instruction (see "I/O Instructions"). An interrupt-servicing routine entered as a result of a machine fault interrupt must contain a READ DIRECT (Mode 1) instruction (see "Fault System").

At the end of each IOP operation, the IOP automatically provides information regarding the I/O operation (see "Operational Status Byte").

Although the time-consuming details of abyte-oriented I/O operation are assumed by an IOP, the CPU retains "master" control at all times. When necessary, the CPU may determine the progress of any I/O operation or the status of any I/O device without affecting the I/O operation. The CPU may also stop any I/O operation or reset the entire I/O system (see "I/O Instructions" and "Device Status Byte").

#### **DEVICE NUMBER**

Each device within an IOP system is assigned an eight-bit device number at installation time. This number is manually selected by physical means, based on the equipment configuration for the specific installation. The device number of a given device, when loaded into bit positions 8-15 of the accumulator, is used as an I/O address by I/O instructions. It determines which I/O channel register pair is used to govern the data transmission to and from the device. Table 10 illustrates the relationship between device numbers and channel register pairs.

| Contents c                                                                                                                                   | of Bits 8-15                                                                                         | Channel I                                                                                    | Register                                                                                     |
|----------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|
| Single<br>Device<br>Controllers <sup>†</sup>                                                                                                 | Single or<br>Multiple<br>Device<br>Controllers                                                       | Word<br>Address                                                                              | Byte<br>Count                                                                                |
| IOP-1 (First<br>or Only IOP)                                                                                                                 |                                                                                                      |                                                                                              |                                                                                              |
| 00<br>01<br>02<br>03<br>04<br>05<br>06<br>07<br>08<br>07<br>08<br>07<br>08<br>09<br>0A<br>09<br>0A<br>09<br>0A<br>00<br>0D<br>0C<br>0D<br>0F | 8X<br>9X<br>AX<br>BX<br>CX <sup>tt</sup><br>DX <sup>tt</sup><br>EX <sup>tt</sup><br>FX <sup>tt</sup> | 08<br>0A<br>0C<br>0E<br>10<br>12<br>14<br>16<br>18<br>1A<br>1C<br>1E<br>20<br>22<br>24<br>26 | 09<br>0B<br>0D<br>0F<br>11<br>13<br>15<br>17<br>19<br>18<br>1D<br>1F<br>21<br>23<br>25<br>27 |
| IOP-2 (Sec-<br>ond IOP)<br>10<br>11<br>12<br>13<br>14<br>15<br>16<br>17<br>18<br>19<br>1A<br>1B                                              | CX <sup>tt</sup><br>DX <sup>tt</sup><br>EX <sup>tt</sup><br>FX <sup>tt</sup>                         | 28<br>2A<br>2C<br>2E<br>30<br>32<br>34<br>36<br>38<br>3A<br>3C<br>3E                         | 29<br>2B<br>2D<br>2F<br>31<br>33<br>35<br>37<br>39<br>38<br>3D<br>3F                         |

| Table 10. | IOP Channel Register and Channel-Device- |
|-----------|------------------------------------------|
|           | Controller Numbers (Hexadecimal)         |

<sup>t</sup>All other device numbers in the range of X'00'-X'7F' are unassigned and not used.

<sup>tt</sup> If the system contains only IOP-1, these four groups of device numbers are assigned to IOP-1. If the system contains IOP-1 and IOP-2, these device numbers are assigned to IOP-2 only.

Device numbers are generally of two types: single-unit device numbers that are assigned to devices whose controllers permit only that device to be governed by the associated channel register pair (for example, a card reader or card punch); or multiunit device numbers that are assigned to devices whose controller permits more than one device to be governed by the associated channel register pair (for example, magnetic tape units). The two types of device numbers are illustrated below:

Single-unit device number

Multiunit device number

| 000  | Device Number | ] | 1 | DC | 2  |    | D |    |
|------|---------------|---|---|----|----|----|---|----|
| 8 10 | 11 1          | 5 | 8 | 9  | 11 | 12 |   | 15 |

For single-unit device numbers, bits 8-10 are coded as zeros and bits 11-15 identify the device. For multiunit device numbers, bit 8 is coded as a 1, bits 9-11 specify the device controller, and bits 12-15 identify the individual device to be used with that controller.

<u>Note:</u> As shown in Table 10, both single-unit and multiunit device numbers are associated with the first eight channels of IOP-1 and the first four channels of IOP-2. Each of these channels may accommodate devices of either the single-unit or multiunit types, but not both. The last eight channels of each IOP may each accommodate only one device of the single-unit type.

#### I/O CONTROL DOUBLEWORD (IOCD)

Each I/O channel has a pair of I/O channel registers associated with it. The first IOCD for each I/O operation must be copied into the appropriate I/O channel registers by the CPU prior to initiating the I/O operation. The address of each I/O channel register is listed in columns 3 and 4 in Table 10. Subsequent IOCDs required to complete the I/O operation as a result of data chaining are fetched automatically by the IOP from the current I/O table in memory after all data transfers for that I/O table have been completed. During an I/O operation, the I/O channel registers contain the current I/O Control Doubleword, which has the following format:

| ſ |   |   |   |   |    | • • |   |   |   |   | res |    |    |    |    |    |    | ·~ | I  |    |    |    | -  | · . |    |    |    | nt |    |    |    |    |
|---|---|---|---|---|----|-----|---|---|---|---|-----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|
| 0 | 1 | 1 | 2 | 3 | 14 | 5   | 6 | 7 | 8 | 9 | 10  | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23  | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 |

The even-numbered register contains a word address that points to a memory location that is part of an I/O table (described below). The odd-numbered register contains three flag bits and a byte count. The first flag bit (E) is an error flag that is set to a 1 if a memory fault (memory parity, address parity, or nonexistent memory error - see "Fault System") is detected during a memory access for either input or output operations, or if any parity error is detected on bytes received from a device. The next two flag bits, called data chaining (DC) and interrupt (I) flags, specify action to be taken by the IOP system when the data transmission, as specified by the byte count of the current IODC, is completed. If the DC flag is 0 when the byte count is reduced to zero, the device is told (via a "count done" signal) that the I/O operation is over and that it should neither send nor receive more data but should terminate its operation. At the conclusion of an I/O operation,

when all data has been transmitted and all checking associated with the data record has been performed, the device transmits an Operational Status Byte which is loaded into the even-numbered I/O channel register containing "channel end" and/or "unusual end". The device controller may generate an "unusual end" signal in place of or in conjunction with the "channel end" signal. The action caused is the same as for "channel end", except that the Operational Status Byte will contain different information. "Unusual end" may occur at any time during an I/O operation, and causes termination of all I/O operations for the device controller involved; the data chaining flag is ignored.

During normal operations, if the DC flag is set to a 1 when the byte count reaches zero, the IOP system automatically fetches the next IOCD from a doubleword location in the current I/O table and loads it into the I/O channel registers in place of the previous IOCD. Data transmission continues using the new IOCD and a new I/O table.

<u>Note:</u> The Operational Status Byte is loaded into the evennumbered I/O channel register only if the I/O operation has been either completed or terminated, as signaled by "channel end" or "unusual end".

If the interrupt (I) flag is set to a 1, the IOP system will instruct the device controller to generate an interrupt request if

- 1. The byte count reaches zero.
- 2. The I/O operation has been abnormally terminated by the IOP or device controller ("unusual end").
- 3. The I/O operation has been normally completed ("channel end").

The I/O interrupt servicing routine includes an AIO instruction to determine which device controller (with the highest priority) is interrupting and the reason for the interrupt (see "Device Interrupt").

Data chaining must be specified

- When the amount of data required to complete the I/O operation exceeds the amount that can be specified by the current IOCD. The byte count field of the first IOCD may specify one order byte and up to 8191 data bytes. The byte count field of each subsequent IOCD relating to the same I/O operation may specify up to 8192 data bytes.
  - Note: A maximum byte count is specified when the initial value of the byte count field is zero. The byte count field configuration goes from all zeros to all ones after the first byte is transferred into or out of the current I/O table.
- When the amount of data required to complete an I/O operation cannot be contained in one I/O table because the available memory is comprised of fragments (isolated regions of unused memory locations), none large enough to contain all of the required data bytes and/or control information (see "I/O Tables").

#### **OPERATIONAL STATUS BYTE**

At the conclusion of the I/O operation, the device transmits the operational status byte to the CPU, which loads the status byte into bit positions 0-7 of the even-numbered I/O channel register associated with the device and loads zeros into the remainder of the register. (The loading of the operational status byte occurs even if channel end is signaled in the middle of an I/O table transmission.) The operational status byte contains five flags, as shown in the following diagram.



#### Bit Function

- 0<sup>t</sup> The transmission error (TE) flag is set to 1 if the device or the device controller has detected any errors during the operation. This includes such errors as parity check on magnetic tape, the parity check at the end of a RAD sector, and memory parity error on an output operation.
- I<sup>†</sup> The incorrect length (IL) flag indicates whether (1) or not (0) the input or output record contained the number of bytes specified by the controlling IOCD's byte count. Incorrect length may or may not be considered an error, depending on the type of operation performed. For example, during a card read operation, if a byte count of 80 is specified, then the length is correct, because only 80 bytes can be read from the card in the EBCDIC format. If, however, a count of 75 bytes is specified, the card reader will receive a count done signal before it reaches the end of the card, which causes the incorrect length flag to be set to 1. Similarly, if the reader detects the end of the card before it reaches a count done signal, the incorrect length flag is set to 1.
- 2<sup>t</sup> The chaining modifier (CM) flag is set to 1 by some devices to indicate that a special condition has been encountered. For example, the unbuffered card punch requires the output image to be transmitted 12 times, once for each row. After the 12th row is punched, the punch controller sets the chaining modifier flag to 1 to indicate that the last transmission has been received and that no further transmissions are required for the current card. The chaining modifier may be used in different ways by other devices.
- 3 The channel end (CE) flag is set to lat the conclusion of every error free I/O operation to indicate that all data involved in the operation have been transmitted and all checking associated with the data has been performed.

- 4 The unusual end (UE) flag is set to 1 if the operation terminated because of some unusual condition. The unusual condition may or may not be an erroneous or faulty condition; in any event, it is not a normal termination. For example, a magnetic tape Read operation that encountered an end-of-file record instead of a data record would produce an unusual end condition. A faulty operation such as a card jam in the middle of a card-reading operation would also produce unusual end. If the UE flag is set, the state of the CE flag is not specified.
- 5-7 These bits are always loaded as zeros.

#### **I/O TABLES**

All I/O operations are performed to and from an I/O table. The IOCD controlling the first I/O table must be loaded into the I/O channel registers by the CPU. A specific configuration of the WRITE DIRECT instruction is used to transfer the initial IOCD from the accumulator to the I/O channel registers (see "WRITE DIRECT (Mode 0)" instructions).

Each I/O table contains a data section and/or control information for an I/O operation controlled by an IOP. The type and number of I/O tables required for an operation is dependent upon the type of operation and the number of data bytes to be transferred. An I/O table (see Figure 6) may have an order byte, a data section, and a next I/O Control Doubleword. All parts of an I/O table must be contained within contiguous memory locations and may occupy any region of memory except dedicated memory locations (e.g., memory locations assigned to or reserved for interrupt levels).

The six types of I/O tables that may be formed by using the order byte, data section, and next IOCD either individually or in combination with one another are described in Table 11.

#### ORDER BYTE

This part of an I/O table is required only in the first I/O table for an I/O operation. The eight bits that comprise the order byte contain control information for the device controller and I/O device (see "Device Orders"). In a multi-I/O table operation, the order byte from the first I/O table prevails for the entire operation. For some control operations (e.g., stop), the order byte constitutes the I/O table. For a data transfer operation, the order byte is followed immediately by a data section. If the data section contains an odd number of bytes, the order byte occupies the first byte of the first word of the first I/O table. If the data section contains an even number of bytes, the order byte occupies the second byte of the first word of the first I/O table and the first byte of the first word of the first I/O table and the first byte of the first word is ignored.

<sup>&</sup>lt;sup>t</sup>These functions are not necessarily implemented in all peripheral device controllers. Refer to peripheral device reference manuals for more complete information.



Figure 6. I/O Control Doublewords and I/O Tables

## DATA SECTION

This part of an I/O table is required for all operations involving data transfers into or out of main memory. The data section will be the second part of the first L/O table and the first or only part of subsequent I/O tables relating to the same I/O operation. If additional data is reguired, the data section will be followed immediately by the next I/O Control Doubleword. As part of the first I/O table, the data section may contain up to 8191 data bytes. As part of subsequent I/O tables, the data section may contain up to 8192 data bytes. For output operations, the data section contains information that has been pre-stored by the CPU in preparation of a forthcoming output operation. For input operations, the data section will contain the information after the input operation has been performed. Thus, data transfers into or out of main memory via IOP operations are accomplished into or out of data sections of I/O tables.

# NEXT IOCD

This part of an I/O table is required only if data chaining is specified by the current IOCD. The four bytes that comprise the next IOCD are not included in the byte count value. When present, the next IOCD is always the last part of an I/O table. The next IOCD is automatically copied by the IOP into the appropriate I/O channel registers when the byte count of the associated IOCD reaches zero. After being copied into the I/O channel registers, the next IOCD becomes the current IOCD and assumes all associated functions.

Table 11. I/O Tables

| Order<br>Byte | Data<br>Section | Next<br>IOCD | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |
|---------------|-----------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| 1             | 0               | 0            | I/O table is comprised of an order byte only and may be stored in any available mem-<br>ory location. In the associated IOCD, data chaining is not specified and the byte count<br>value is 1. This form of I/O table is used for operations in which no data is transferred<br>(e.g., Stop of Control orders as described under "Device Orders").                                                                                                              |  |  |  |  |  |  |
| 1             | 0               | 1            | I/O table is comprised of an order byte and the next IOCD. In the associated IOCD, data chaining is specified and the byte count value is 1 (the four bytes con-<br>taining the next IOCD are not included in the byte count). No data transfers will take place. This form of I/O table permits utilizing a five-byte memory fragment as the first I/O table of a multitable I/O operation.                                                                    |  |  |  |  |  |  |
| 1             | 1               | 0            | I/O table is comprised of an order byte and a data section. In the associated IOCD, data chaining is not specified and the byte count value must reflect the order byte and the number of data bytes to be transferred. Maximum number of data bytes may be 8191. This form of I/O table is used when all data bytes for the I/O operation are contained in this I/O table. The size of the I/O table is as specified by the byte count of the associated IOCD. |  |  |  |  |  |  |

Table 11. I/O Tables (cont.)

| Order<br>Byte | Data<br>Section                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Next<br>IOCD | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 1             | I I/O table is comprised of an order byte, a data section, and the next IOCD.<br>associated IOCD, data chaining is specified and the byte count value must re-<br>order byte and the number of data bytes to be transferred. Maximum number<br>bytes is 8191. Byte count does not include the four bytes containing the nex<br>This form of I/O table is used as the first I/O table in a multitable I/O opera<br>size of the I/O table is four bytes more than specified by the byte count of th<br>ciated IOCD. |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| 0             | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 1            | I/O table is comprised of a data section and the next IOCD. In the associated IOCD,<br>data chaining is specified and the byte count value reflects only the number of data<br>bytes to be transferred. Maximum number of data bytes may be 8192. Byte count does<br>not include the four bytes containing the next IOCD. This form of I/O table is used as<br>an intermediate (not the first or last) I/O table in a multitable I/O operation. The size<br>of the I/O table is four bytes more than specified by the byte count of the associated<br>IOCD. |  |  |  |  |
| 0             | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0            | I/O table is comprised of a data section only. In the associated IOCD, data chaining<br>is not specified and the byte count value reflects only the number of data bytes to be<br>transferred. Maximum number of data bytes may be 8192. This form of I/O table is<br>used as the last I/O table of a multitable I/O operation. The size of the I/O table is<br>as specified by the byte count of the associated IOCD.                                                                                                                                      |  |  |  |  |

#### **DEVICE ORDERS**

When a device is started for an I/O operation, it first requests an order from the IOP system to determine what operation is to be performed. An order byte, which has been prestored in the first word of the first I/O table in anticipation of this I/O operation, is transmitted to the device under control of the I/O channel to which the device is attached. The orders that may be accepted by a device are Write, Read, Read Backward, Control, Sense, and Stop. The code format for each order is shown below. Bit positions marked "M" specify unique modifications that depend on the device to which the order is sent.

|               | Bit | posi | tion | of d | evic | e or | der b | oyte |
|---------------|-----|------|------|------|------|------|-------|------|
| Order         | 0   | 1    | 2    | 3    | 4    | 5    | 6     | 7    |
| Write         | м   | м    | м    | м    | м    | м    | 0     | 1    |
| Read          | м   | м    | м    | м    | м    | м    | 1     | 0    |
| Read Backward | м   | м    | м    | м    | 1    | 1    | 0     | 0    |
| Control       | м   | м    | м    | м    | м    | м    | 1     | 1    |
| Sense         | м   | м    | м    | м    | 0    | 1    | 0     | 0    |
| Stop          | I   | 0    | 0    | 0    | 0    | 0    | 0     | 0    |

The device orders operate in the following manner:

 Write. The Write order causes the device controller to initiate an output operation. The controller makes output requests to the IOP system and data bytes are transmitted from memory, under control of the IOCD, to the device. The output operation normally continues until no further data chaining is to take place and the byte count of the last IOCD is reduced to zero. At this time, the IOP signals count done and the device generates channel end. Channel end occurs when the device has received all information associated with the output operation, has generated all checking information, and (if possible) has performed post-write checking. It is possible for some devices to generate channel end before count done is received.

- 2. <u>Read.</u> The Read order causes the device to initiate an input operation. Bytes are transmitted by the devices, then stored in memory under control of the IOCD. The input operation continues until the device generates channel end or until the byte count is reduced to zero and count done is signaled to the device. In either case, the operation is eventually terminated by a channel end signal when all checking has been performed on the input record.
- 3. <u>Read Backward.</u> The Read Backward order can be executed only by certain peripheral devices. The Read Backward order causes the device that can execute it to start operation in a backward direction and to transmit bytes; however, the record appears in memory in reverse sequence from the way it was originally written.
- 4. <u>Control</u>. The Control order is used to initiate special operations by the device. For some operations, the Control order itself may be sufficient to specify the entire operation to be performed. With magnetic tape operations, for example, the Control order initiates such operations as rewind, backspace record, back-space file, space record, etc. These orders can all be specified by the modifier (M)bits of the Control order.

If, however, the controller requires additional information for a particular operation, it is provided by the same IOCD that controls the transmission of the Control order. When all data necessary for the operation have been transmitted (and, in some cases when the operation itself is complete), the device controller signals channel end.

- 5. <u>Sense</u>. The Sense order causes the device to transmit one or more bytes of information describing its current operational status. These bytes are stored in memory under control of the IOCD. The type of status information that may be transmitted is a function of each individual device.
- 6. Stop. The Stop order (interpreted by some devices) causes a device to terminate its operation immediately. The I modifier bit (in position 0 of the Stop order) indicates that the device is to trigger the I/O interrupt level at the time it receives the Stop order. Bit positions 1, 2, and 3 of the Stop order are ignored.

#### **DEVICE INTERRUPTS**

All device controllers (and in the case of multiunit devices, the devices themselves) can generate a device interrupt. Each device remembers that it has generated an interrupt so that when the instruction ACKNOWLEDGE I/O INTERRUPT (AIO) is executed, the device with the highest priority identifies itself to the program. Device interrupts are generated by the device at the time of data chaining or at unusual end or channel end if the interrupt (I) flag in the controlling IOCD is set to 1. The interrupt flag is inspected by the I/O system at channel end time, unusual end time, and at data chaining time.

In addition to these normal times for interrupts, some devices can accept a Control order (or even a Read or Write order) that directs the device to interrupt after the transmission operation is completed. This type of interrupt generally occurs at channel end (that time during the operation of the device when all mechanical motion associated with a previously initiated operation has been completed). For example, a magnetic tape unit can be directed (with a Control order) to rewind and to interrupt when the rewind is complete. The order is accepted and channel end is generated immediately after the rewind operation begins. The device remembers the necessity to interrupt and, when the load point is encountered, the tape stops and channel end occurs; at this time the device generates an interrupt (and holds the interrupt-pending status until it is acknowledged). In this case, the magnetic tape control unit may be busy controlling the operation of another device for a read or write function. The pending device interrupt is a status condition that can be read by I/O instructions.

#### **I/O INSTRUCTIONS**

The CPU initiates and controls  $\rm I/O$  operations using six instructions.

- Start Input/Output (SIO)
- Test Input/Output (TIO)
- Test Device (TDV)
- Halt Input/Output (HIO)
- Acknowledge I/O Interrupt (AIO)
- Reset Input/Output.

These instructions are coded as internal control functions of the READ DIRECT instruction. All instructions except AIO and Reset Input/Output require a device number in bit positions 8-15 of the accumulator when the instruction is executed.

To permit IOPs to operate at optimum data transfer rates, short program loops that repetitively execute I/O instructions should be avoided.

SIO Start Input/Output

|   | 1 | I |   |    |   | 0 |      |   | 4  |    |     |    | 1  |    |
|---|---|---|---|----|---|---|------|---|----|----|-----|----|----|----|
| 0 |   | 2 | 3 | 14 | 1 | 3 | <br> | ~ | TC | 11 | 112 | 13 | 14 | Th |

SIO is used to initiate an input or output operation with the device selected by the device number contained in bit positions 8-15 of the accumulator. If a device recognizes the number, it returns its device status byte into bit positions 0-7 of the accumulator (see "Device Status Byte"); otherwise, zeros are returned to these positions.

The Overflow and Carry indicators are set or reset, according to the result of the instruction, as follows:

- <u>O</u> <u>C</u> Significance
- 0 0 I/O address recognized and SIO accepted.
- 0 1 I/O address recognized but SIO not accepted.
- 1 0 Controller "busy" with device other than one addressed and unable to send status.
- 1 1 I/O address not recognized.

Affected: (A)<sub>0-7</sub>, O, C

Timing: See Appendix B

TIO Test Input/Output

|   |   | 1 |   |   | ( | ) |    | 4 | 1  |    |    |    | 2  |    |
|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----|
| 0 | 1 | 2 | 3 | 4 | 5 | ٥ | 18 | 9 | 10 | 11 | 12 | 15 | 14 | 15 |

TIO causes the device whose device number is in bit positions 8-15 of the accumulator to make the same responses it would make to an SIO instruction, except that the device is not started nor is its state altered. If a device recognizes the device number, it returns its device status byte to bit positions 0-7 of the accumulator (see "Device Status Byte"); otherwise, zeros are returned to these positions.

The Overflow and Carry indicators are set or reset, according to the result of the instruction, as follows:

- O C Significance
- 0 0 I/O address recognized and SIO can be accepted.
- 0 1 1/Ö address recognized but SIO cannot be accepted.
- 1 0 Controller "busy" with device other than one addressed and unable to send status.

1 1 1/O address not recognized.

Affected: (A)<sub>0-7</sub>, O, C Timing: See Appendix B

TDV Test Device

| 1 | 0 | 4   | 4 |
|---|---|-----|---|
|   | 4 | · · |   |

TDV is used to obtain specific information about the device whose device number is contained in bit positions 8-15 of the accumulator. The device state is not altered. If a device recognizes the device number, it returns its device status byte to bit positions 0-7 of the accumulator (see "Device Status Byte"); otherwise, zeros are returned to these positions.

The Overflow and Carry indicators are set or reset, according to the result of the instruction, as follows:

- O <u>C</u> Significance
- 0 0 1/O address recognized.
- 0 1 1 'O address recognized and controller is in a test mode.
- 1 0 Controller "busy" with device other than one addressed and unable to send status.
- 1 1 1 O address not recognized.

Affected: (A)<sub>0-7</sub>,O,C

Timing: See Appendix B

#### HIO Halt Input/Output

| _ |   |   |
|---|---|---|
| 0 | 4 | 8 |

HIO causes the device whose device number is in bit positions 8-15 of the accumulator to stop its current operation immediately. The HIC in fruction may cause the device to terminate improperly. In the case of magnetic tape units, for example, the device is forced to stop whether it has reached an interrecord gap or not. A pending interrupt within the device will be reset. If a device recognizes the device number, it returns its device status byte to bit position -0-7 of the accumulator free "Device Status Byte"); otherwise, zero, are returned to these positions. O C Significance

- 0 0 I/O address recognized and the device controller is not "busy".
- 0 1 I/O address recognized and the device controller was "busy" at the time of the halt.
- 1 0 HIO not accepted. Controller "busy" with device other than one addressed and unable to send status.
- 1 1 I/O address not recognized.

Affected: (A)<sub>0-7</sub>, O, C Timing: See Appendix B

AIO Acknowledge I/O Interrupt

| 1 | I |   |   | 1 | 0 |   | ļ | 5  |    |    |    | 0  |    |
|---|---|---|---|---|---|---|---|----|----|----|----|----|----|
| 1 | 2 | 3 | 4 | 3 |   | 7 | : | 10 | 11 | 12 | 13 | 14 | 15 |

AIO is used to acknowledge an interrupt generated by an I/O device. It causes the highest-priority interrupting device to identify itself and return not only status, but also its device number. If any devices have interrupts pending, the highest-priority device clears its pending interrupt and returns its status (which is loaded into bit positions 0-7 of the accumulator) and its device number (which is loaded into bit positions 8-15) (see "Device Status Byte"); if no interrupt is recognized, zeros are returned into bit positions 0-7 of the accumulator.

The Overflow and Carry indicators are set or reset, according to the result of the instruction, as follows:

- O C Significance
- 0 0 Normal interrupt recognition.
- 0 1 Unusual interrupt recognition or controller in test mode.
- 1 0 Invalid code.
- 1 1 No interrupt recognition.

Timing: See Appendix B

Reset Input/Output

Affected: (A),O,C

| 1 | 0 | 6 | 0 |
|---|---|---|---|
|   |   |   |   |

Reset Input Output causes all units connected to the internal DIO bus to be initialized (e.g., Direct Memory Adapters, External DIO, IOPs, and the interrupt system.

Note: The integrity of the T'O channels cannot be assured to be the same after executing a Reset Input?' Output instruction.

#### **DEVICE STATUS BYTE**

As the result of executing an  $L^{\prime}O$  instruction, if there is a device whose number corresponds to the number in the

accumulator, its Device Status Byte is loaded into bit positions 0-7 of the accumulator. (The device number in bits 8-15 is not altered.)

The AIO instruction does not require the device number, since one of its functions is to obtain the number of the device that triggered the I/O interrupt level.

The overflow and carry indicators are set to record the nature of the response to all I/O instructions. The I/O status loaded into the accumulator by the I/O instructions is summarized in Table 12.

For the instructions SIO, TIO, and HIO the status indicators have the following meaning:

Device Interrupt Pending. Bit 0 indicates whether (if it is a 1) or not (if it is a 0) the device has generated an interrupt signal that has not yet been acknowledged. A new I/O operation cannot be initiated on this device until the pending interrupt signal has been acknowledged by means of an AIO instruction.

<u>Device Condition</u>.<sup>†</sup> Bits 1 and 2 describe which of four possible conditions the device is currently in. The device conditions are

- 00 Device ready. The device can accept and act upon an SIO instruction if no device interrupt is pending.
- 01 Device not operational. A nonoperational device does not accept an SIO instruction. It requires operator intervention before any action can be taken with regard to its operation.

- 10 Device unavailable.
- 11 Device busy. The device has accepted an SIO instruction and has not yet concluded the operation.

<u>Device Mode.</u> Bit 3, the mode status indicator, is a 1 if the operator has cleared the device for operation and has actuated the START switch, placing the device in the "automatic" mode. If the mode status indicator is a 0, the device is in the "manual" mode and requires operator intervention before it can operate. A ready device in the "manual" mode can accept an SIO instruction even though it cannot begin to operate until it is placed in the "automatic" mode. Some devices are "permanently" in the automatic mode.

Unusual End Termination. Bit 4 is set to 1 if the previous operation on this device resulted in an unusual end; otherwise, bit 4 is reset to 0.

Device Contoller Condition. Bits 5 and 6 describe which of four possible conditions the device controller is currently in. These conditions are identical in meaning to the device conditions. The controller need not be in the same condition as the device in the case of a multiunit device controller. The device controller conditions are

- 00 Device controller ready. If the controller is ready and the device is ready, an SIO instruction can be accepted.
- 01 Device controller not operational.
- 10 Device controller unavailable.
- 11 Device controller busy. The controller and the device connected to it (or one of the devices connected to it) have accepted an SIO instruction and the I/O operation thus initiated has not terminated.

Note that in addition to the Device Status Byte in position 0-7, the instruction AIO also causes the device number to be loaded into bit positions 8-15 of the accumulator.

Table 12. Device Status Byte

| Position and state in A |                                   | Position and state in A |                           |
|-------------------------|-----------------------------------|-------------------------|---------------------------|
| 0 1 2 3 4 5 6 7         | Significance for<br>SIO, HIO, TIO | 0 1 2 3 4 5 6 7         | Significance for TDV, AIO |
| 1                       | device interrupt pending          | ۱ )                     |                           |
| - 0 0                   | device ready                      | - 1                     |                           |
| - 0 1                   | device not operational            | 1                       | unique to the de-         |
| - 1 0                   | device unavailable                | 1 [                     | vice (see peripheral      |
| - 1 1                   | device busy                       |                         | device reference          |
| 0                       | device manual                     | 1                       | manuals)                  |
| 1                       | device automatic                  | 1 -                     |                           |
|                         |                                   | IJ                      |                           |
| 1                       | device unusual end                |                         |                           |
| 0 0 -                   | device controller ready           |                         |                           |
| 0 1 -                   | device controller not operational |                         |                           |
| 1 0 -                   | device controller unavailable     |                         |                           |
| 1 1 -                   | device controller busy            |                         |                           |
| 0                       | unassigned                        |                         |                           |

<sup>&</sup>lt;sup>t</sup>For single-unit device controllers, bits 1-2 and 5-6 are identical. Some devices only differentiate between the "ready" and "busy" states rather than identifying four distinct states.

# **EXTERNAL DIO**

With the optional External DIO, the READ DIRECT and WRITE DIRECT instructions are used to communicate with special system devices. WRITE DIRECT is used to transmit a control signal, along with 16 data bits, to a device. Similarly, READ DIRECT is used to transmit a control signal and then accept 16 data bits from the external unit. Both instructions can be used to obtain a two-bit status response from the device.

When the External DIO feature is installed, the WRITE DIRECT instruction can set up the 16 control lines plus

the 16 data lines; these remain stable until an acknowledgment signal is received from the device. A delay by the device in responding to WRITE DIRECT does not have any adverse effect on the operation of the byteoriented IOP system.

The READ DIRECT instruction operates in a similar fashion. The 16 control lines are held stable and the device responds with its acknowledge signal and 16 data bits. Xerox publication 90 09 73 (Interface Design Manual) describes the External DIO in detail.

# 5. OPERATOR CONTROLS

# **PROCESSOR CONTROL PANEL**

The processor control panel (PCP), illustrated in Figure 7, contains switches and indicators that permit operating and maintenance personnel to control and monitor the computer system. Each switch and/or switch position is identified with functional and/or operational information. The DATA indicators are labeled with positional information; all other indicators are backlighted and identified functionally.

PCP switches are described in Table 13. PCP indicators are described in Table 14.

# **BASIC OPERATING PROCEDURES**

#### INITIALIZATION (POWER ON AND NORMAL LOAD)

- 1. Set all toggle switches located above DATA indicators to the down position.
- 2. Set the PCP MODE SELECT switch to the NORMAL position.
- 3. Turn the Keylock switch to the PCP ENABLED position.

- 4. After the power-on sequence is completed (signified by the POWER ON indicator), proceed to next step.
- 5. Prepare input device.
- 6. Set DATA switch 7 (0 = IOP-1; 1 = IOP-2).
- 7. Set DATA switches 8-15 to value of device number.
- 8. Momentarily lift RESET switch.
- 9. Momentarily lift LOAD switch.
- 10. Place RUN switch in the up position (self-locking). As a result of the above procedures, a micrologic test of the basic CPU functions will be executed and the first record will be loaded from the input device to location X'0000' through X'003F' and the WAIT indicator will be backlighted.
- 11. Place RUN switch in the down position and then return to the up position. The record that has been loaded, as described in the preceding steps, will now be executed.
- 12. The Keylock switch may be turned to the PROTECT ON position if subsequent operator interventions are required only for PCP interrupts. All switches other than DISPLAY SELECT and INTERRUPT are disabled.



Figure 7. Processor Control Panel

Table 13. PCP Switches

| Name (Type)                                   | Position                            | Function                                                                                                                                                                                                                                                                                                                    |
|-----------------------------------------------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| (Keylock)                                     | POWER OFF                           | Removes ac power from the computer system.                                                                                                                                                                                                                                                                                  |
|                                               | PCP ENABLED                         | Permits ac power to be applied to the computer system. When this switch is<br>initially moved from the POWER OFF to the PCP ENABLED position, an auto-<br>matic power-on sequence is started and the POWER ON indicator is lighted.<br>When the keylock switch is in this position, all switches on the PCP are<br>enabled. |
|                                               | PROTECT ON                          | Disables all PCP switches except the INTERRUPT and the DISPLAY SELECT.<br>This position is normally used when the CPU is executing a program that re-<br>quires a minimal amount of attention and service from the computer operator.                                                                                       |
| PCP MODE<br>SELECT                            | NORMAL                              | Allows the CPU to operate in a normal manner as determined by the other control switches and programmed controls.                                                                                                                                                                                                           |
| (Rotary)<br>This switch is                    | INSTRUCTION<br>ADDRESS HALT         | Allows an address match to cause an Idle condition only if the access is one of the instruction itself.                                                                                                                                                                                                                     |
| effective only<br>when the PCP<br>is enabled. | MEMORY<br>REFERENCE<br>ADDRESS HALT | Allows any address match to cause an Idle condition.                                                                                                                                                                                                                                                                        |
|                                               | MEMORY WRITE<br>ADDRESS HALT        | Allows an address match to cause an Idle condition only if a write access is attempted.                                                                                                                                                                                                                                     |
|                                               | DIAG                                | Modifies the load and run operation such that a predetermined machine lan-<br>guage test routine is transferred from read-only-memory to the first 256 main<br>memory locations and executed from main memory. The normal load and run<br>operation does not occur.                                                         |
|                                               | MLOOP                               | In conjunction with the run function, permits continuous execution of the CPU micrologic test.                                                                                                                                                                                                                              |
|                                               | ENTER DATA                          | Enables the operator to store the contents of the DATA indicators into<br>the register selected by the DISPLAY switch by activating the STEP or<br>RUN switch.                                                                                                                                                              |
|                                               | FETCH/HOLD                          | Allows the contents of the memory location specified by the address register<br>to be read into the data register when the STEP or RUN switch is activated.<br>The address register is not incremented as a result of this operation.                                                                                       |
|                                               | DEPOSIT/HOLD                        | Allows the contents of the DATA switches to be stored in the location speci-<br>fied by the memory address register and in the data register when the RUN or<br>STEP switch is activated. The address register is not incremented by this<br>operation.                                                                     |
|                                               | FETCH/<br>INCREMENT                 | The same as FETCH/HOLD except the address register is incremented.                                                                                                                                                                                                                                                          |
|                                               | DEPOSIT/<br>INCREMENT               | The same as DEPOSIT/HOLD except the address register is incremented.                                                                                                                                                                                                                                                        |

Table 13. PCP Switches (cont.)

| Name (Type)                            | Position     | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
|----------------------------------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| DISPLAY<br>SELECT                      | PSW1         | Allows the contents of the first word of the program status word to be displayed<br>and modified. Bits 0 through 7 are always zero.                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |
| (Rotary)                               | Р            | Allows the contents of the Pregister (general register 1) to be displayed and modified.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |
| This switch<br>is always<br>effective. | L            | Allows the contents of the L register (general register 2) to be displayed and modified.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
|                                        | T            | Allows the contents of the T register (general register 3) to be displayed and modified.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
|                                        | X            | Allows the contents of the X register (general register 4) to be displayed and modified.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
|                                        | В            | Allows the contents of the B register (general register 5) to be displayed and modified.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
|                                        | E            | Allows the contents of the Eregister (general register 6) to be displayed and modified.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |
|                                        | A            | Allows the contents of the A register (general register 7) to be displayed and modified.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
|                                        | ADDRESS HALT | Allows the contents of the address halt register to be displayed and modified.<br>The address halt register is used in conjunction with the three address halt<br>modes as selected by the PCP MODE SELECT switch (INSTRUCTION ADDRESS<br>HALT, MEMORY ADDRESS HALT, and MEMORY WRITE ADDRESS HALT).<br>The contents of the address halt register must be modified appropriately by the<br>operator prior to entering the RUN mode with the PCP MODE SELECT switch<br>in one of the three ADDRESS HALT positions. Otherwise, the results of the<br>operation are indeterminate. |  |  |  |  |  |  |
|                                        |              | Note: The address halt register is also used to contain the top-of-memory address in memory scan operations.                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |
|                                        | DATA         | Allows the contents of the data register to be displayed. This register con-<br>tains the contents of the memory location pointed to by the contents of the<br>address register.                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
|                                        | ADDRESS      | Allows the contents of specific memory locations to be displayed and modified                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |
|                                        | FAULT        | Allows the contents of the fault register to be displayed only. The fault regis-<br>ter can not be modified via the PCP.                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
| DATA 0<br>through<br>DATA 15           |              | Each of these 16 general-purpose switches may be set to the 1 or 0 position to represent data or control information during load, register modification, memory display, memory modification, address halt, and memory scan operations.                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |
| TRACE<br>(Locking<br>Toggle)           | υp           | If PCP is enabled, this switch provides a continuous trigger of the PCP inter-<br>rupt level, which, if this level is armed and enabled, will cause an interrupt<br>to occur at every interruptible point of each instruction executed (interrupt<br>routines can not be traced).                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |
|                                        |              | Note: If the INTERRUPT switch is raised while the TRACE switch is up, the machine fault interrupt will be triggered and the fault register will uniquely identify this "pseudo-fault" combination of events.                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |

| Table 13. | PCP Switches | (cont.) |  |
|-----------|--------------|---------|--|
|-----------|--------------|---------|--|

| Name (Type)                   | Position | Function                                                                                                                                                                                           |
|-------------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TRACE (cont.)                 | down     | Allows INTERRUPT switch to function normally when PCP is enabled.                                                                                                                                  |
| HALT                          | up       | Causes the CPU to halt if a fault condition is encountered.                                                                                                                                        |
| (Locking<br>Toggle)           | down     | If the HALT and INTRPT switches are both down, any fault condition will be ignored.                                                                                                                |
| INTRPT                        | up       | Causes the CPU to enter an interrupt service routine if a fault condition is encountered (overrides HALT switch).                                                                                  |
| (Locking<br>Toggle            | down     | If the HALT and INTRPT switches are both down, any fault condition will be ignored.                                                                                                                |
| PROTECT                       | up       | Enables memory protect feature if PCP is enabled.                                                                                                                                                  |
| (Locking<br>Toggle)           | down     | Disables memory protect feature if PCP is enabled.                                                                                                                                                 |
| INTERRUPT                     | up       | A manual means for generating PCP interrupt (see also TRACE).                                                                                                                                      |
| (MOMENTARY<br>Toggle)         | down     | None.                                                                                                                                                                                              |
| RESET<br>(Momentary           | up       | Causes the CPU system, including the $I/O$ , to be manually reset by the operator.                                                                                                                 |
| Toggle)                       | down     | None.                                                                                                                                                                                              |
| LOAD                          | υp       | Permits the operator to initiate the load operation (input data from I/O device).                                                                                                                  |
| (Momentary<br>Toggle)         | down     | None.                                                                                                                                                                                              |
| RUN<br>(Locking<br>Toggle)    | υp       | If the PCP MODE SELECT switch is in the NORMAL position, the CPU enters<br>the compute mode of operation whereby instructions are executed in a con-<br>tinuous manner under program control.      |
|                               | down     | If the RUN and STEP switches are down at the same time, the CPU is in the<br>Idle mode.                                                                                                            |
| STEP<br>(Momentary<br>Toggle) | up       | If the PCP MODE SELECT switch is in the NORMAL position, the CPU enters<br>the compute mode and executes a single instruction. This switch is disabled<br>if the RUN switch is in the up position. |
|                               | down     | If the STEP and RUN switches are both down, the CPU is in the Idle mode.                                                                                                                           |

Table 14. PCP Indicators

| Name                                              | Significance (when lighted)                                                                                                                                                                                                                                                                                                |  |
|---------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| WAIT Indicates that the CPU is in the Wait state. |                                                                                                                                                                                                                                                                                                                            |  |
| DCV NOT NORMAL                                    | Indicates that a power supply has been set to the LOW MARGIN condition.                                                                                                                                                                                                                                                    |  |
| FAULT                                             | Indicates a fault has occurred. The type of fault may be determined by displaying the fault register.                                                                                                                                                                                                                      |  |
| RUN                                               | The CPU is busy executing instructions in a continuous manner.                                                                                                                                                                                                                                                             |  |
| DATA 0<br>through<br>DATA 15                      | When the CPU is in the Idle state, these 16 indicators display the contents of registers selected by the DISPLAY SELECT switch. When the CPU is in the Run state, these indicators will display either the contents of the CPU W register or the fault register.                                                           |  |
|                                                   | Each indicator is labeled with a positional notation that corresponds to the bit position of a word. DATA indicators 8, 9, 10, 11, 14, and 15 are also functionally marked (above each mentioned position) to reflect the significance of the bits when displaying the first word of the program status doubleword (PSW1). |  |

The Keylock switch in the PROTECT ON position forces the following PCP switches into the state listed below:

| RESET           | DISABLED  |
|-----------------|-----------|
| LOAD            | DISABLED  |
| TRACE           | DISABLED  |
| COMPUTE         | RUN       |
| FAULT           | INTERRUPT |
| PROTECT         | ON        |
| PCP MODE SELECT | NORMAL    |

- 13. If the loading operation failed,
  - a. Check for obvious peripheral failures (e.g., card jam, runaway tape, etc.).
  - b. If a peripheral failure is not immediately observed, set the DISPLAY SELECT switch to the FAULT position and, if the display indicates a machine fault, record the machine environment immediately for use by maintenance personnel.

#### **REGISTER MODIFICATION**

- Set PCP to Idle state (the Keylock switch is in the PCP ENABLED position and the RUN and STEP switches are both in the down position).
- 2. Rotate the DISPLAY SELECT switch to select the appropriate register. The current contents of the select register is displayed in the DATA indicators.
- 3. Rotate the PCP MODE SELECT switch to the ENTER DATA position.

- 4. Set the individual DATA switches to the desired configuration.
- 5. Momentarily lift the STEP switch. The DATA indicators now display the same bit configuration as the DATA switches.
- Note: The contents of the fault register may be selected and displayed at any time. However, the contents can not be modified by the operator via the PCP.

#### **ENTER LOOP**

If the RUN switch is used instead of the STEP switch in step 5 of "Register Modification", the enter data function is cycled continuously.

#### **MEMORY DISPLAY**

- Set PCP to Idle mode (the Keylock switch is in the PCP ENABLED position and the RUN and STEP switches are both in the down position).
- 2. Set the PCP MODE SELECT switch to the ENTER DATA position.
- 3. Set the DATA switches to the address of the first memory location to be displayed.
- 4. Set the DISPLAY SELECT switch to the ADDRESS position.
- 5. Momentarily lift STEP switch.
- 6. Set the DISPLAY SELECT switch to the DATA position.
- 7. Set the PCP MODE SELECT switch to the FETCH/HOLD position (if a single location access is desired) or to the FETCH/INCREMENT position (if a series of sequential accesses is desired).
- 8. Momentarily lift the STEP switch. The DATA indicators now display the contents of the desired memory location. If the PCP MODE SELECT switch is in the FETCH/INCREMENT position, the contents of the next sequential memory location will be displayed each time the STEP switch is momentarily lifted.

#### **MEMORY MODIFICATION (SINGLE)**

- 1. Set PCP to Idle mode (Keylock switch is in the PCP ENABLED position, and the RUN and STEP switches are both in the down position).
- 2. Set PCP MODE SELECT switch to the ENTER DATA position.
- 3. Set address of location to be modified in DATA switches.
- 4. Set DISPLAY SELECT switch to ADDRESS position.
- 5. Mementarily lift STEP switch.
- 6. Set PCP MODE SELECT switch to DEPOSIT/HOLD position.
- 7. Set desired data configuration in DATA switches.
- 8. Momentarily lift STEP switch.

#### MEMORY MODIFICATION (MULTIPLE SEQUENTIAL LOCATIONS)

- Set PCP to Idle mode (Keylock switch is in the PCP ENABLED position and the RUN and STEP switches are both in the down position).
- 2. Set PCP MODE SELECT switch to the ENTER DATA position.
- 3. Set DATA switches with address of first location to be modified.
- 4. Set DISPLAY SELECT switch to ADDRESS position.
- 5. Momentarily lift STEP switch.
- 6. Set PCP MODE SELECT switch to DEPOSIT/INCREMENT position.

- 7. Set DATA switches with desired data.
- 8. Momentarily lift STEP switch.
- 9. Repeat steps 7 and 8 until all memory locations are modified.

#### ADDRESS HALT

- Set PCP to Idle state (Keylock switch must be in the PCP ENABLED position, the RUN switch must be down, and the STEP switch must be down).
- 2. Set the DISPLAY SELECT switch to the ADDRESS HALT position.
- 3. Set PCP MODE SELECT switch to the ENTER DATA position.
- 4. Set DATA switches to the desired stop address.
- 5. Momentarily lift the STEP switch.
- 6. Set the PCP MODE SELECT switch to one of the following positions:
  - a. INSTRUCTION
  - b. MEMORY REFERENCE

ADDRESS HALT

- c. MEMORY WRITE
- 7. Set the RUN switch in the up position. Program execution is performed until a match occurs. The RUN indicator is turned off. To continue, place the RUN switch in the down position and then return it to the up position.
  - <u>Note:</u> The "Address Halt" mode may be used during load operations by performing this step after step 6 and before step 7 as described under "Initialization".

#### **MEMORY SCAN**

- To cycle on a single location, follow the procedures listed under "Memory Display" or "Memory Modification", as desired, but use the RUN switch instead of the STEP switch.
- To cycle on all or some portion of memory other than a single location, enter a top-of-memory (or top-oftest area) into the ADDRESS HALT register first; then perform the procedures listed for "Memory Display" or "Memory Modification (Sequential)" but use the RUN switch instead of the STEP switch.

# **APPENDIX A. REFERENCE TABLES**

This appendix contains the following reference material:

Title

Standard Symbols and Codes

Standard 8-Bit Computer Codes (EBCDIC)

Standard 7-Bit Communication Codes (ANSCII)

Standard Symbol-Code Correspondences

Hexadecimal Arithmetic

Addition Table Multiplication Table Table of Powers of Sixteen10 Table of Powers of Ten16

Hexadecimal-Decimal Integer Conversion Table

Hexadecimal-Decimal Fraction Conversion Table

Table of Powers of Two

Mathematical Constants

## **STANDARD SYMBOLS AND CODES**

The symbol and code standards described in this publication are applicable to all Xerox computer products, both hardware and software. They may be expanded or altered from time to time to meet changing requirements.

The symbols listed here include two types: graphic symbols and control characters. Graphic symbols are displayable and printable; control characters are not. Hybrids are SP, the symbol for a blank space; and DEL, the delete code, which is not considered a control command.

Three types of code are shown: (1) the 8-bit Xerox Standard Computer Code, i.e., the Extended Binary-Coded-Decimal Interchange Code (EBCDIC); (2) the 7-bit American National Standard Code for Information Interchange (ANSCII); and (3) the Xerox standard card code.

## **STANDARD CHARACTER SETS**

1. EBCDIC

57-character set: uppercase letters, numerals, space, and & - / . < > ( ) + 1 \$ \* : ; , % # @ ' =

63-character set: same as above plus ¢ ! \_ ? " \_\_

89-character set: same as 63-character set plus lowercase letters

#### 2. ANSCII

64-character set: uppercase letters, numerals, space, and ! " \$ % & ' ( ) \* + , -. / \ ; : = < > ? @ \_ [ ] ^ #

## **CONTROL CODES**

In addition to the standard character sets listed above, the symbol repertoire includes 37 control codes and the hybrid code DEL (hybrid code SP is considered part of all character sets). These are listed in the table titled Standard Symbol-Code Correspondences.

## SPECIAL CODE PROPERTIES

The following two properties of all standard codes will be retained for future standard code extensions:

- 1. All control codes, and only the control codes, have their two high-order bits equal to "00". DEL is not considered a control code.
- No two graphic EBCDIC codes have their seven loworder bits equal.

## STANDARD 8-BIT COMPUTER CODES (EBCDIC)

| _             |      |          |            |          |        |         |      |                | Most        | Signif | icant | Digits |      |                  | -    |      |          |     |
|---------------|------|----------|------------|----------|--------|---------|------|----------------|-------------|--------|-------|--------|------|------------------|------|------|----------|-----|
|               | Hexa | adecimal | υ          | 1        | 2      | 3       | 4    | 5              | 6           | 7      | 8     | 9      | A    | В                | с    | D    | E        | F   |
|               |      | Binary   | 0000       | 0001     | 0010   | 0011    | 0100 | 0101           | 0110        | 0111   | 1000  | 1001   | 1010 | 1011             | 1100 | 1101 | 1110     | 111 |
|               | 0    | 0000     | NUL        | DLL      | d,     |         | SP   | 8              | -           |        |       |        |      |                  | I    |      |          | 0   |
|               | 1    | 0901     | SOH        | DCI      | 55     |         | ///  |                | 1           |        | a     | i      | ]    | $[\cdot, \cdot]$ | A    | J    |          | 1   |
|               | 2    | 0010     | stx        | DC 2     | fs     |         |      |                | ///         |        | Ь     | k      | s    | 1                | В    | κ    | s        | 2   |
|               | 3    | 0011     | ETX        | DC 3     | si     |         |      |                |             |        | c     | 1      | t    | 1                | с    | L    | T        | 3   |
|               | 4    | 0100     | F.OT       | DC4      | •<br>i |         |      |                |             |        | d     | m      | J    | ['               | υ    | м    | U        | 4   |
|               | 5    | 0101     | н          | LF<br>NL |        |         |      |                | e assig     | ,      | t     | n      | + ·  | ī ]              | E    | N    | v        | 5   |
| 5.5           | 6    | 0110     | ACK        | SYN      |        |         |      |                |             |        | Ŧ     | 0      | w    |                  | F    | 0    | w        | 6   |
|               | 7    | 0111     | BEL        | ETB      |        |         |      |                |             |        | 9     | p      | ×    |                  | G    | Р    | x        | 7   |
| reas argument | 8    | 1000     | E OM<br>BS | CAN      |        | • • • • |      |                |             |        | <br>h | 9      | y    | 1                | н    | Q    | Y        | 8   |
| 5             | 9    | 1001     | БИЛЗ       | ЕM       |        |         |      |                |             |        | i     | r      | z    |                  | I    | R    | z        | 9   |
|               | A    | 1010     | NAK        | SUB      |        |         | ¢ 2  | !              | <b>_</b> _' | :      |       |        |      |                  |      | ///  | V///     |     |
|               | в    | 1011     | VT         | ESC      |        |         |      | \$             | ,           | *      |       |        |      |                  |      |      | V///     |     |
|               | с    | 1100     | FF         | FS       |        |         | <    | +              | %           | @      |       |        |      |                  |      |      | be assig |     |
|               | D    | 1101     | CR         | GS       |        |         | (    | )              | _           | •      |       |        |      | <br>             |      |      |          |     |
| Ì             | E    | 1110     | so         | RS       |        |         | +    | ;              | >           | =      |       |        |      |                  |      |      | V///     |     |
| l             | F    | 1111     | SI         | US       |        |         | 2    | - <sup>2</sup> | ?           |        |       |        |      |                  |      |      |          | DE  |

#### NOTES:

- 1 The characters ^ \ { } [ ] are ANSCII characters that do not appear in any of the EBCDIC-based character sets, though they are shown in the EBCDIC table.
- 2 The characters ≠ → appear in the 63+ and 89-character EBCDIC sets but not in either of the ANSCII-based sets. However, Xerox software translates the characters c into ANSCII characters as follows:

| EBCDIC | = | ANSCII   |
|--------|---|----------|
| ¢      |   | ` (6-0)  |
| 1      |   | (7-12)   |
| -      |   | ~ (7-14) |

- 3 The EBCDIC control codes in columns 0 and 1 and their binary representation are exactly the same as those in the ANSCII table, except for two interchanges: LF/NL with NAK, and HT with ENQ.
- 4 Characters enclosed in heavy lines are included only in the standard 63- and 89-character EBCDIC sets.
- 5 These characters are included only in the standard 89-character EBCDIC set.

# STANDARD 7-BIT COMMUNICATION CODES (ANSCII)<sup>1</sup>

|                          |                |        | Most Significant Digits |      |                |      |      |              |      |      |  |  |
|--------------------------|----------------|--------|-------------------------|------|----------------|------|------|--------------|------|------|--|--|
|                          | Deci<br>(rows) | -      | 0                       | 1    | 2              | 3    | 4    | 5            | 6    | 7    |  |  |
|                          | 1              | Binary | ×000                    | ×001 | ×010           | ×011 | ×100 | ×101         | ×110 | ×111 |  |  |
|                          | 0              | 0000   | NUL                     | DLE  | SP             | 0    | @    | Р            | •    | р    |  |  |
|                          | 1              | 0001   | зон                     | DC1  | . <sup>5</sup> | 1    | A    | Q            | ٥    | q    |  |  |
|                          | 2              | 0010   | STX                     | DC 2 | "              | 2    | В    | R            | Ь    | r    |  |  |
|                          | 3              | 0011   | ETX                     | DC 3 | #              | 3    | с    | s            | с    | 5    |  |  |
|                          | 4              | 0100   | EOT                     | DC4  | s              | 4    | D    | T            | Ь    | t    |  |  |
| 2                        | 5              | 0101   | ENQ                     | NAK  | %              | 5    | E    | υ            | e    | U    |  |  |
| Digi                     | 6              | 0110   | АСК                     | SYN  | 8              | 6    | F    | V            | f    | ~    |  |  |
| Least Significant Digits | 7              | 0111   | BE L                    | ETB  | •              | 7    | G    | w            | 9    | ~    |  |  |
| Signif                   | 8              | 1000   | BS                      | CAN  | (              | 8    | н    | ×            | h    | ×    |  |  |
| east                     | 9              | 1001   | нт                      | EM   | )              | 9    | I    | Y            | i    | У    |  |  |
| -                        | 10             | 1010   | LF<br>NL                | SUB  | *              | :    | J    | z            | j    | z    |  |  |
|                          | 11             | 1011   | VT                      | ESC  | +              | ;    | к    | [5           | k    | 1    |  |  |
|                          | 12             | 1100   | FF                      | FS   | ,              | <    | L    | $\backslash$ | 1    | 1    |  |  |
|                          | 13             | 1101   | CR                      | GS   | -              | 7    | м    | ] 5          | m    | }    |  |  |
|                          | 14             | 1110   | so                      | RS   |                | >    | N    | 4~5          | n    | ~4   |  |  |
|                          | 15             | nn     | sı                      | US   | 1              | ?    | 0    | _4           | 0    | DEL  |  |  |
|                          |                |        | _                       | 2    | $\sim$         | •    |      | ž            |      |      |  |  |

#### NOTES:

- 1 Most significant bit, added for 8-bit format, is either 0 or even parity.
- 2 Columns 0-1 are control codes.
- 3 Columns 2-5 correspond to the 64-character ANSCII set. Columns 2-7 correspond to the 95-character ANSCII set.
- 4 On many current teletypes, the symbol

| ^ | is | t (            | 5-14)                  |
|---|----|----------------|------------------------|
|   | is | <del>-</del> ( | 5-15)                  |
| ~ | is | ESC or         | ALTMODE control (7-14) |

and none of the symbols appearing in columns 6-7 are provided. Except for the three symbol differences noted above, therefore, such teletypes provide all the characters in the 64-character ANSCII set. (The Xerox 7015 Remote Keyboard Printer provides the 64-character ANSCII set also, but prints as A.)

5 On the Xerox 7670 Remote Batch Terminal, the symbol

| ! | is | 1 | (2-1)  |
|---|----|---|--------|
| [ | is | ¢ | (5-11) |
| ] | is | ! | (5-13) |
| ^ | is | - | (5-14) |

and none of the symbols appearing in columns 6–7 are provided. Except for the four symbol differences noted above, therefore, this terminal provides all the characters in the 64– character ANSCII set.

# STANDARD SYMBOL-CODE CORRESPONDENCES

| EBCDIC <sup>†</sup><br>Hex. Dec.                                                                                                                                                                                                                                                                                                                                                      | Symbol                                                                                                       | Card Code                                                                                                                                                                       | ANSCII                                                                                                                                  | Meaning                                                                                                                                                                                                                                                                                      | Remarks                                                                                                                                            |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| 00         0           01         1           02         2           03         3           04         4           05         5           06         6           07         7           08         8           09         9           0A         10           0B         11           0C         12           0D         13           0E         14           0F         15           | NUL<br>SOH<br>STX<br>ETX<br>EOT<br>HT<br>ACK<br>BEL<br>BS or EOM<br>ENQ<br>NAK<br>VT<br>FF<br>CR<br>SO<br>SI | 12-0-9-8-1<br>12-9-1<br>12-9-2<br>12-9-3<br>12-9-4<br>12-9-5<br>12-9-6<br>12-9-7<br>12-9-8<br>12-9-8-1<br>12-9-8-2<br>12-9-8-3<br>12-9-8-4<br>12-9-8-5<br>12-9-8-6<br>12-9-8-7  | 0-0<br>0-1<br>0-2<br>0-3<br>0-4<br>0-9<br>0-6<br>0-7<br>0-8<br>0-5<br>1-5<br>0-11<br>0-12<br>0-13<br>0-14<br>0-15                       | null<br>start of header<br>start of text<br>end of text<br>end of transmission<br>horizontal tab<br>acknowledge (positive)<br>bell<br>backspace or end of message<br>enquiry<br>negative acknowledge<br>vertical tab<br>form feed<br>carriage return<br>shift out<br>shift in                | 00 through 23 and 2F are control codes.<br>EOM is used only on Xerox Keyboard/<br>Printers Models 7012, 7020, 8091,<br>and 8092.                   |
| 10         16           11         17           12         18           13         19           14         20           15         21           16         22           17         23           18         24           19         25           1A         26           1B         27           IC         28           1D         29           1E         30           1F         31 | DLE<br>DC1<br>DC2<br>DC3<br>DC4<br>LF or NL<br>SYN<br>ETB<br>CAN<br>EM<br>SUB<br>ESC<br>FS<br>GS<br>RS<br>US | 12-11-9-8-1<br>11-9-1<br>11-9-2<br>11-9-3<br>11-9-4<br>11-9-5<br>11-9-6<br>11-9-7<br>11-9-8<br>11-9-8-1<br>11-9-8-2<br>11-9-8-3<br>11-9-8-4<br>11-9-8-5<br>11-9-8-6<br>11-9-8-7 | $ \begin{array}{c} 1-0\\ 1-1\\ 1-2\\ 1-3\\ 1-4\\ 0-10\\ 1-6\\ 1-7\\ 1-8\\ 1-9\\ 1-10\\ 1-11\\ 1-12\\ 1-13\\ 1-14\\ 1-15\\ \end{array} $ | data link escape<br>device control 1<br>device control 2<br>device control 3<br>device control 4<br>line feed or new line<br>sync<br>end of transmission block<br>cancel<br>end of medium<br>substitute<br>escape<br>file separator<br>group separator<br>record separator<br>unit separator | Replaces characters with parity error.                                                                                                             |
| 20         32           21         33           22         34           23         35           24         36           25         37           26         38           27         39           28         40           29         41           2A         42           2B         43           2C         44           2D         45           2E         46           2F         47 | ds<br>ss<br>fs<br>si                                                                                         | 11-0-9-8-1<br>0-9-1<br>0-9-2<br>0-9-3<br>0-9-4<br>0-9-5<br>0-9-6<br>0-9-7<br>0-9-8<br>0-9-8-1<br>0-9-8-3<br>0-9-8-4<br>0-9-8-5<br>0-9-8-6<br>0-9-8-7                            |                                                                                                                                         | digit selector<br>significance start<br>field separation<br>immediate significance start                                                                                                                                                                                                     | 20 through 23 are used with<br>Sigma EDIT BYTE STRING (EBS)<br>instruction – not input/output con-<br>trol codes.<br>24 through 2E are unassigned. |
| 30         48           31         49           32         50           33         51           34         52           35         53           36         54           37         55           38         56           39         57           3A         58           3B         59           3C         60           3D         61           3E         62           3F         63 |                                                                                                              | 12-11-0-9-8-1<br>9-1<br>9-2<br>9-3<br>9-4<br>9-5<br>9-6<br>9-7<br>9-8<br>9-8-1<br>9-8-2<br>9-8-3<br>9-8-4<br>9-8-5<br>9-8-6<br>9-8-7                                            |                                                                                                                                         |                                                                                                                                                                                                                                                                                              | 30 through 3F are unassigned.                                                                                                                      |

## STANDARD SYMBOL-CODE CORRESPONDENCES (cont.)

| EBCE                                                                                         | DICT                                                                                                         | Symbol                            | Card Code                                                                                                                                                                                       | ANSCII                                      | Meaning                                                                                            | Remarks                                                                                                                                                         |
|----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Hex.                                                                                         | Dec.                                                                                                         | ,                                 |                                                                                                                                                                                                 |                                             | -                                                                                                  |                                                                                                                                                                 |
| 40<br>41<br>42<br>43<br>44<br>45<br>46<br>47<br>48<br>49<br>4A<br>4B                         | 64<br>65<br>66<br>67<br>68<br>69<br>70<br>71<br>72<br>73<br>74<br>75                                         | SP<br>¢ or '                      | blank<br>12-0-9-1<br>12-0-9-2<br>12-0-9-3<br>12-0-9-4<br>12-0-9-5<br>12-0-9-6<br>12-0-9-7<br>12-0-9-8<br>12-8-1<br>12-8-2<br>12-8-3                                                             | 2-0<br>6-0<br>2-14                          | blank                                                                                              | 41 through 49 will not be assigned.<br>Accent grave used for left single<br>quote. On mode! 7670, ` not                                                         |
| 4C<br>4D<br>4E<br>4F                                                                         | 76<br>77<br>78<br>79                                                                                         | <<br>(<br>† or ¦                  | 12-8-4<br>12-8-5<br>12-8-6<br>12-8-7                                                                                                                                                            | 3-12<br>2-8<br>2-11<br>7-12                 | less<br>left parenthesis<br>plus<br>vertical bar or broken bar                                     | available, and $\not \in$ = ANSCII 5-11.<br>On Model 7670, $\frac{1}{1}$ not available,<br>and 1 = ANSCII 2-1.                                                  |
| 50<br>51<br>52<br>53<br>54<br>55<br>56<br>57<br>58<br>59                                     | 80<br>81<br>82<br>83<br>84<br>85<br>86<br>87<br>88<br>88                                                     | 8                                 | 12<br>12-11-9-1<br>12-11-9-2<br>12-11-9-3<br>12-11-9-4<br>12-11-9-5<br>12-11-9-6<br>12-11-9-7<br>12-11-9-8<br>11-9-8                                                                            | 2-6                                         | ampersand                                                                                          | 51 through 59 will not be assigned.                                                                                                                             |
| 59<br>5A<br>5B<br>5C<br>5D<br>5E<br>5F                                                       | 89<br>90<br>91<br>92<br>93<br>94<br>95                                                                       | !<br>\$<br>*<br>)<br>;<br>~ or -  | 11-8-1<br>11-8-2<br>11-8-3<br>11-8-4<br>11-8-5<br>11-8-6<br>11-8-7                                                                                                                              | 2-1<br>2-4<br>2-10<br>2-9<br>3-11<br>7-14   | exclamation point<br>dollars<br>asterisk<br>right parenthesis<br>semicolon<br>tilde or logical not | On Model 7670, ! is I.<br>On Model 7670,∼is not available,<br>and ¬ = ANSCII 5-14.                                                                              |
| 60<br>61<br>62<br>63<br>64<br>65<br>66<br>67<br>68<br>69                                     | 96<br>97<br>98<br>99<br>100<br>101<br>102<br>103<br>104<br>105                                               | -                                 | 11<br>0-1<br>11-0-9-2<br>11-0-9-3<br>11-0-9-4<br>11-0-9-5<br>11-0-9-6<br>11-0-9-7<br>11-0-9-8<br>0-8-1                                                                                          | 2-13<br>2-15                                | minus, dash, hyphen<br>slash                                                                       | 62 through 69 will not be assigned.                                                                                                                             |
| 6A<br>6B<br>6C<br>6D<br>6E<br>6F                                                             | 106<br>107<br>108<br>109<br>110<br>111                                                                       | ~<br>,%<br>->?                    | 12-11<br>0-8-3<br>0-8-4<br>0-8-5<br>0-8-6<br>0-8-7                                                                                                                                              | 5-14<br>2-12<br>2-5<br>5-15<br>3-14<br>3-15 | circumflex<br>comma<br>percent<br>underline<br>greater than<br>question mark                       | On Model 7670 ^ is ¬. On Model<br>7015 ^ is ^ (caret).<br>Underline is sometimes called "break<br>character"; may be printed along<br>bottom of character line. |
| 71<br>72<br>73<br>74<br>75<br>76<br>77<br>78<br>79<br>7A<br>78<br>79<br>7A<br>7B<br>7C<br>7D | 112<br>113<br>114<br>115<br>116<br>117<br>118<br>119<br>120<br>121<br>122<br>123<br>124<br>125<br>126<br>127 | :#@.<br>=                         | 12-11-0<br>12-11-0-9-1<br>12-11-0-9-2<br>12-11-0-9-3<br>12-11-0-9-4<br>12-11-0-9-5<br>12-11-0-9-6<br>12-11-0-9-7<br>12-11-0-9-7<br>12-11-0-9-8<br>8-1<br>8-2<br>8-3<br>8-4<br>8-5<br>8-6<br>8-7 | 3-10<br>2-3<br>4-0<br>2-7<br>3-13<br>2-2    | colon<br>number<br>at<br>apostrophe (right single quote)<br>equals<br>quotation mark               | 70 through 79 will not be assigned.                                                                                                                             |
| <sup>†</sup> Hex<br><sup>††</sup> Dec                                                        | adecin<br>cimal (                                                                                            | nal and decime<br>notation (colum | il notation.<br>nn-row).                                                                                                                                                                        |                                             |                                                                                                    |                                                                                                                                                                 |

## STANDARD SYMBOL-CODE CORRESPONDENCES (cont.)

| Hex.         Dec.           80         128           81         129           82         130           83         131                                                                                                                                                                                                                                                                                 | Symbol<br>a                          | Card Code<br>12-0-8-1                                                                                                                                                                                 | ANSCII <sup>tt</sup>                                              | Meaning                                                                 | Remarks                                                                           |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-------------------------------------------------------------------------|-----------------------------------------------------------------------------------|
|                                                                                                                                                                                                                                                                                                                                                                                                       | u j                                  | 12-0-1                                                                                                                                                                                                | 6-1                                                               |                                                                         | 80 is unassigned.<br>81–89, 91–99, A2–A9 comprise the                             |
| 84         132           85         133           86         134           87         135                                                                                                                                                                                                                                                                                                             | b<br>c<br>d<br>e<br>f<br>g           | 12-0-2<br>12-0-3<br>12-0-4<br>12-0-5<br>12-0-6<br>12-0-7                                                                                                                                              | 6-2<br>6-3<br>6-4<br>6-5<br>6-6<br>6-7                            |                                                                         | lowercase alphabet. Available<br>only in standard 89- and 95-<br>character sets.  |
| 88         136           89         137           8A         138           8B         139           8C         140           8D         141           8E         142           8F         143                                                                                                                                                                                                         | i<br>i                               | 12-0-8<br>12-0-9<br>12-0-8-2<br>12-0-8-3<br>12-0-8-4<br>12-0-8-5<br>12-0-8-6<br>12-0-8-7                                                                                                              | 6-8<br>6-9                                                        |                                                                         | 8A through 90 are unassigned.                                                     |
| 90         144           91         145           92         146           93         147           94         148           95         149           96         150           97         151           98         152           99         153           9A         154           9B         155           9C         156           9D         157           9E         158           9F         159 | j<br>k<br>I<br>n<br>o<br>P<br>q<br>r | 12-11-8-1<br>12-11-1<br>12-11-2<br>12-11-3<br>12-11-4<br>12-11-5<br>12-11-6<br>12-11-7<br>12-11-8<br>12-11-8<br>12-11-9<br>12-11-8-2<br>12-11-8-3<br>12-11-8-4<br>12-11-8-5<br>12-11-8-6<br>12-11-8-7 | 6-10<br>6-11<br>6-12<br>6-13<br>6-14<br>6-15<br>7-0<br>7-1<br>7-2 |                                                                         | 9A through A1 are unassigned.                                                     |
| A0       160         A1       161         A2       162         A3       163         A4       164         A5       165         A6       166         A7       167         A8       168         A9       169         AA       170         AB       171         AC       172         AD       173         AE       174         AF       175                                                               | s<br>t<br>v<br>w<br>x<br>y<br>z      | 11-0-8-1<br>11-0-1<br>11-0-2<br>11-0-3<br>11-0-4<br>11-0-5<br>11-0-6<br>11-0-6<br>11-0-7<br>11-0-8<br>11-0-8<br>11-0-8-2<br>11-0-8-3<br>11-0-8-4<br>11-0-8-5<br>11-0-8-6<br>11-0-8-7                  | 7-3<br>7-4<br>7-5<br>7-6<br>7-7<br>7-8<br>7-9<br>7-10             |                                                                         | AA through BO are unassigned.                                                     |
| BO         176           B1         177           B2         178           B3         179           B4         180           B5         181           B6         182           B7         183           B8         184           B9         185           BA         186           BB         187           BC         188           BD         189           BE         190           BF         191 |                                      | 12-11-0-8-1<br>12-11-0-1<br>12-11-0-2<br>12-11-0-3<br>12-11-0-4<br>12-11-0-5<br>12-11-0-6<br>12-11-0-7<br>12-11-0-8<br>12-11-0-8-3<br>12-11-0-8-4<br>12-11-0-8-5<br>12-11-0-8-6<br>12-11-0-8-7        | 5-12<br>7-11<br>7-13<br>5-11<br>5-13                              | backslash<br>left brace<br>right brace<br>left bracket<br>right bracket | On Model 7670, [ is ¢.<br>On Model 7670, ] is !.<br>B6 through BF are unassigned. |

## STANDARD SYMBOL-CODE CORRESPONDENCES (cont.)

| EBCD                                                                                                                                                                                                                       | IC <sup>†</sup><br>Dec.                                                                                                    | Symbol                                              | Card Code                                                                                                                                                              | ANSCIIT                                                                   | Meaning | Remarks                                                                                                             |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|---------|---------------------------------------------------------------------------------------------------------------------|
| C0<br>C1<br>C2<br>C3<br>C4<br>C5<br>C6<br>C7<br>C8<br>C7<br>C8<br>C9<br>CA<br>CB<br>CC<br>CC<br>C2<br>C2<br>C3<br>C4<br>C5<br>C5<br>C6<br>C7<br>C7<br>C7<br>C7<br>C7<br>C7<br>C7<br>C7<br>C7<br>C7<br>C7<br>C7<br>C7       | 192<br>193<br>194<br>195<br>196<br>197<br>198<br>199<br>200<br>201<br>202<br>203<br>204<br>205<br>206<br>207               | A<br>B<br>C<br>D<br>E<br>F<br>G<br>H<br>I           | 12-0<br>12-1<br>12-2<br>12-3<br>12-4<br>12-5<br>12-6<br>12-7<br>12-8<br>12-9<br>12-0-9-8-2<br>12-0-9-8-3<br>12-0-9-8-4<br>12-0-9-8-5<br>12-0-9-8-6<br>12-0-9-8-7       | 4-1<br>4-2<br>4-3<br>4-4<br>4-5<br>4-5<br>4-5<br>4-6<br>4-7<br>4-8<br>4-9 |         | C0 is unassigned.<br>C1-C9, D1-D9, E2-E9 comprise the<br>uppercase alphabet.<br>CA through CF will not be assigned. |
| D1 2<br>D2 2<br>D3 2<br>D4 2<br>D5 2<br>D6 2<br>D7 2<br>D8 2<br>D9 2<br>D8 2<br>D9 2<br>D8 2<br>D9 2<br>D8 2<br>D0 2<br>D0 2<br>D0 2<br>D0 2<br>D0 2<br>D0 2<br>D1 2<br>D1 2<br>D1 2<br>D1 2<br>D1 2<br>D1 2<br>D1 2<br>D1 | 208<br>209<br>210<br>211<br>212<br>213<br>214<br>215<br>216<br>217<br>218<br>219<br>220<br>221<br>222<br>221<br>222<br>223 | J K L M N O P Q R                                   | 11-0<br>11-1<br>11-2<br>11-3<br>11-4<br>11-5<br>11-6<br>11-7<br>11-8<br>11-9<br>12-11-9-8-2<br>12-11-9-8-3<br>12-11-9-8-4<br>12-11-9-8-5<br>12-11-9-8-6<br>12-11-9-8-7 | 4-10<br>4-11<br>4-12<br>4-13<br>4-14<br>4-15<br>5-0<br>5-1<br>5-2         |         | D0 is unassigned.<br>DA through DF will not be assigned.                                                            |
| E1 2<br>E2 2<br>E3 2<br>E4 2<br>E5 2<br>E6 2<br>E7 2<br>E8 2<br>E9 2<br>EA 2<br>EB 2<br>ED 2<br>EE 2                                                                                                                       | 224<br>225<br>226<br>227<br>228<br>229<br>230<br>231<br>232<br>233<br>234<br>235<br>234<br>235<br>236<br>237<br>238<br>239 | S<br>T<br>U<br>V<br>W<br>X<br>Y<br>Z                | 0-8-2<br>11-0-9-1<br>0-2<br>0-3<br>0-4<br>0-5<br>0-6<br>0-7<br>0-8<br>0-9<br>11-0-9-8-2<br>11-0-9-8-3<br>11-0-9-8-4<br>11-0-9-8-5<br>11-0-9-8-6<br>11-0-9-8-7          | 5-3<br>5-4<br>5-5<br>5-6<br>5-7<br>5-8<br>5-9<br>5-10                     |         | EO, E1 are unassigned.<br>EA through EF will not be assigned.                                                       |
| F1 2<br>F2 2<br>F3 2<br>F4 2<br>F5 2<br>F6 2<br>F7 2<br>F8 7<br>F8 7<br>F8 7<br>F8 7<br>F8 7<br>F8 7<br>F0 7<br>F0 7<br>FE 7                                                                                               | 240<br>241<br>242<br>243<br>244<br>245<br>246<br>247<br>248<br>249<br>250<br>251<br>252<br>252<br>253<br>254<br>255        | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>9 | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>12-11-0-9-8-2<br>12-11-0-9-8-3<br>12-11-0-9-8-4<br>12-11-0-9-8-5<br>12-11-0-9-8-5<br>12-11-0-9-8-7                   | 3-0<br>3-1<br>3-2<br>3-3<br>3-4<br>3-5<br>3-6<br>3-7<br>3-8<br>3-9        | delete  | FA through FE will not be assigned.<br>Special – neither graphic nor con-<br>trol symbol.                           |

# HEXADECIMAL ARITHMETIC

| 0 | ۱  | 2  | 3  | 4  | 5  | 6  | 7  | 8  | 9  | А  | В  | С  | D  | E  | F  |
|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 1 | 02 | 03 | 04 | 05 | 06 | 07 | 08 | 09 | 0A | OB | 0C | 0D | 0E | 0F | 10 |
| 2 | 03 | 04 | 05 | 06 | 07 | 08 | 09 | 0A | OB | 0C | 0D | 0E | OF | 10 | 11 |
| 3 | 04 | 05 | 06 | 07 | 08 | 09 | 0A | OB | 0C | 0D | 0E | 0F | 10 | 11 | 12 |
| 4 | 05 | 06 | 07 | 08 | 09 | 0A | ОВ | 0C | 0D | OE | OF | 10 | 11 | 12 | 13 |
| 5 | 06 | 07 | 08 | 09 | 0A | OB | 0C | 0D | OE | 0F | 10 | 11 | 12 | 13 | 14 |
| 6 | 07 | 08 | 09 | 0A | OB | 0C | 0D | 0E | OF | 10 | 11 | 12 | 13 | 14 | 15 |
| 7 | 08 | 09 | 0A | ОВ | 0C | 0D | OE | 0F | 10 | 11 | 12 | 13 | 14 | 15 | 16 |
| 8 | 09 | 0A | OB | 0C | 0D | OE | OF | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 |
| 9 | 0A | OB | 0C | 0D | OE | 0F | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 |
| A | OB | 0C | 0D | OE | OF | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 |
| В | 0C | 0D | OE | OF | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 1A |
| Ċ | 0D | OE | 0F | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 1A | 1B |
| D | OE | OF | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 1A | 1B | 1C |
| E | OF | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 1A | 1B | 1C | 1D |
| F | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 1A | 1B | ۱C | 1D | 1E |

## **ADDITION TABLE**

## **MULTIPLICATION TABLE**

| 1 | 2  | 3  | 4  | 5  | 6  | 7  | 8  | 9  | A  | В          | С  | D  | E  | F          |
|---|----|----|----|----|----|----|----|----|----|------------|----|----|----|------------|
| 2 | 04 | 06 | 08 | 0A | 0C | 0E | 10 | 12 | 14 | 16         | 18 | 1A | 1C | 1E         |
| 3 | 06 | 09 | 0C | 0F | 12 | 15 | 18 | 1B | 1E | 21         | 24 | 27 | 2A | 2D         |
| 4 | 08 | 0C | 10 | 14 | 18 | 1C | 20 | 24 | 28 | 2C         | 30 | 34 | 38 | 3C         |
| 5 | 0A | 0F | 14 | 19 | 1E | 23 | 28 | 2D | 32 | 37         | 3C | 41 | 46 | 4B         |
| 6 | 0C | 12 | 18 | 1E | 24 | 2A | 30 | 36 | 3C | 42         | 48 | 4E | 54 | 5 <b>A</b> |
| 7 | OE | 15 | 10 | 23 | 2A | 31 | 38 | 3F | 46 | 4D         | 54 | 5B | 62 | 69         |
| 8 | 10 | 18 | 20 | 28 | 30 | 38 | 40 | 48 | 50 | 58         | 60 | 68 | 70 | 78         |
| 9 | 12 | 1B | 24 | 2D | 36 | 3F | 48 | 51 | 5A | 63         | 6C | 75 | 7E | 87         |
| A | 14 | 1E | 28 | 32 | 3C | 46 | 50 | 5A | 64 | 6E         | 78 | 82 | 8C | 96         |
| В | 16 | 21 | 2C | 37 | 42 | 4D | 58 | 63 | 6E | 79         | 84 | 8F | 9A | A5         |
| С | 18 | 24 | 30 | 3C | 48 | 54 | 60 | 6C | 78 | 84         | 90 | 9C | A8 | B4         |
| D | 1A | 27 | 34 | 41 | 4E | 5B | 68 | 75 | 82 | 8F         | 9C | А9 | B6 | С3         |
| E | ۱C | 2A | 38 | 46 | 54 | 62 | 70 | 7E | 8C | 9A         | A8 | B6 | C4 | D2         |
| F | ١E | 2D | 3C | 4B | 5A | 69 | 78 | 87 | 96 | <b>A</b> 5 | B4 | С3 | D2 | E١         |

# TABLE OF POWERS OF SIXTEEN 10

|   |     |     |             |     |     | <u>16</u> <sup>n</sup> | n          |         |       | 16 <sup>-n</sup> |                |   |                   |
|---|-----|-----|-------------|-----|-----|------------------------|------------|---------|-------|------------------|----------------|---|-------------------|
|   |     |     |             |     |     | ۱                      | 0          | 0.10000 | 00000 | 00000            | 00000          | x | 10                |
|   |     |     |             |     |     | 16                     | 1          | 0.62500 | 00000 | 00000            | 00000          | x | 10-1              |
|   |     |     |             |     |     | 256                    | 2          | 0.39062 | 50000 | 00000            | 00000          | × | 10 <sup>-2</sup>  |
|   |     |     |             |     | 4   | 096                    | <b>3</b> · | 0.24414 | 06250 | 00000            | 00000          | x | 10 <sup>-3</sup>  |
|   |     |     |             |     | 65  | 536                    | 4          | 0.15258 | 78906 | 25000            | 00000          | x | 10-4              |
|   |     |     |             | 1   | 048 | 576                    | 5          | 0.95367 | 43164 | 06250            | 00000          | x | 10 <sup>-6</sup>  |
|   |     |     |             | 16  | 777 | 216                    | 6          | 0.59604 | 64477 | 5 <b>3906</b>    | 25000          | x | 10 <sup>-7</sup>  |
|   |     |     |             | 268 | 435 | 456                    | 7          | 0.37252 | 90298 | 46191            | 40625          | x | 10 <sup>-8</sup>  |
|   |     |     | 4           | 294 | 967 | 296                    | 8          | 0.23283 | 06436 | 53 <b>86</b> 9   | 62891          | x | 10 <sup>-9</sup>  |
|   |     |     | 68          | 719 | 476 | 736                    | 9          | 0.14551 | 91522 | 83668            | 51807          | x | 10 <sup>-10</sup> |
|   |     | 1   | 099         | 511 | 627 | 776                    | 10         | 0.90949 | 47017 | 72928            | 23792          | x | 10 <sup>-12</sup> |
|   |     | 17  | 5 <b>92</b> | 186 | 044 | 416                    | 11         | 0.56843 | 41886 | 08080            | 14870          | x | 10 <sup>-13</sup> |
|   |     | 281 | 474         | 976 | 710 | 656                    | 12         | 0.35527 | 13678 | 80050            | 09294          | x | 10 <sup>-14</sup> |
|   | 4   | 503 | 599         | 627 | 370 | 496                    | 13         | 0.22204 | 46049 | 25031            | 30808          | x | 10 <sup>-15</sup> |
|   | 72  | 057 | 594         | 037 | 927 | 936                    | 14         | 0.13877 | 78780 | 78144            | 5 <b>6</b> 755 | × | 10 <sup>-16</sup> |
| 1 | 152 | 921 | 504         | 606 | 846 | 976                    | 15         | 0.86736 | 17379 | 88403            | 54721          | x | 10 <sup>-18</sup> |
|   |     |     |             |     |     |                        |            |         |       |                  |                |   |                   |

# TABLE OF POWERS OF TEN 16

|       |         |         | <u>10<sup>n</sup></u> | <u>n</u> |          | 10      | n       |         |   |                   |
|-------|---------|---------|-----------------------|----------|----------|---------|---------|---------|---|-------------------|
|       |         |         | 1                     | 0        | 1.0000   | 0000    | 0000    | 0000    |   |                   |
|       |         |         | А                     | 1        | 0.1999   | 9999    | 9999    | 999A    |   |                   |
|       |         |         | 64                    | 2        | 0.28F5   | C28F    | 5 C 2 8 | F 5 C 3 | x | 16 <sup>-1</sup>  |
|       |         |         | 3 E 8                 | 3        | 0.4189   | 374B    | C6 A7   | E F 9 E | × | 16 <sup>-2</sup>  |
|       |         |         | 2710                  | 4        | 0.68DB   | 8 B AC  | 710C    | B296    | × | 16 <sup>-3</sup>  |
|       |         | 1       | 86A0                  | 5        | 0.A7C5   | AC47    | 1B47    | 8423    | x | 16 <sup>-4</sup>  |
|       |         | F       | 4240                  | 6        | 0.10C6   | F 7 A0  | B5ED    | 8 D 3 7 | x | 16-4              |
|       |         | 98      | 9680                  | 7        | 0.1 AD7  | F 2 9 A | BCAF    | 4858    | x | 16 <sup>-5</sup>  |
|       |         | 5 F 5   | E100                  | 8        | 0.2 AF 3 | 1DC4    | 6118    | 7 3 B F | × | 16 <sup>-6</sup>  |
|       |         | 3 B 9 A | CA00                  | 9        | 0.44B8   | 2 F A0  | 9 B 5 A | 52CC    | x | 16 <sup>-7</sup>  |
|       | 2       | 540B    | E400                  | 10       | 0.6 DF 3 | 7F67    | 5 E F 6 | E ADF   | × | 16 <sup>-8</sup>  |
|       | 17      | 4876    | E800                  | 11       | 0.AFEB   | FFOB    | CB 2 4  | AAF F   | x | 16 <sup>-9</sup>  |
|       | E 8     | D4 A5   | 1000                  | 12       | 0.1197   | 9981    | 2 DE A  | 1119    | x | 16 <sup>-9</sup>  |
|       | 918     | 4E72    | A000                  | 13       | 0.1C25   | C268    | 4976    | 81C2    | × | 16 <sup>-10</sup> |
|       | 5 AF 3  | 107A    | 4000                  | 14       | 0.2 D0 9 | 370D    | 4257    | 3604    | × | 16-11             |
| 3     | 8 D7 E  | A4C6    | 8000                  | 15       | 0.480E   | BE7B    | 9 D5 8  | 566D    | x | 16 <sup>-12</sup> |
| 23    | 86F2    | 6FC1    | 0000                  | 16       | 0.734A   | CA5 F   | 6226    | FOAE    | x | 16 <sup>-13</sup> |
| 163   | 4578    | 5 D8 A  | 0000                  | 17       | 0.B877   | AA3 2   | 36A4    | B449    | x | 16-14             |
| DE 0  | B 6 B 3 | A764    | 0000                  | 18       | 0.1272   | 5 DD 1  | D243    | ABAI    | x | 16-14             |
| 8 AC7 | 2304    | 89E8    | 0000                  | 19       | 0.1 D8 3 | C94F    | B 6 D2  | AC35    | x | 16 <sup>-15</sup> |

The table below provides for direct conversions between hexadecimal integers in the range 0-FFF and decimal integers in the range 0-4095. For conversion of larger integers, the table values may be added to the following figures:

| Hexadecima                 | l Deci  | imal              | Hexa     | decimal                 | Dec  | imal                          |      |
|----------------------------|---------|-------------------|----------|-------------------------|------|-------------------------------|------|
| 01 000<br>02 000<br>03 000 | 8<br>12 | 096<br>192<br>288 | 30<br>40 | ) 000<br>) 000<br>) 000 | 1    | 131 072<br>196 608<br>262 144 |      |
| 04 000                     |         | 384               |          | 000                     |      | 327 680                       |      |
| 05 000<br>06 000           |         | 480<br>576        |          | ) 000<br>) 000          |      | 393 216<br>158 752            |      |
| 07 000                     |         | 672               |          | 000                     |      | 524 288                       |      |
| 08 000                     |         | 768               |          | 000                     |      | 589 824                       |      |
| 09 000                     |         | 864               |          | 000                     |      | 555 360                       |      |
| 0A 000                     |         | 960<br>960        |          | 000                     |      | 20 896                        |      |
| OB 000                     |         | 056               |          | 000                     |      | 786 432                       |      |
| 0C 000                     |         | 152               |          | 000                     |      | 351 968                       |      |
| 0D 000                     |         | 248               |          | 000                     |      | 717 504                       |      |
| 0E 000                     |         | 344               |          | 000                     |      | 783 040                       |      |
| OF 000                     | 61      | 440               | 100      | 000                     | 10   | 048 576                       |      |
| 10 000                     | 65      | 536               | 200      | 000                     | 2 0  | 097 152                       |      |
| 11 000                     |         | 632               |          | 000 (                   |      | 45 728                        |      |
| 12 000                     |         | 728               |          | 000                     |      | 94 304                        |      |
| 13 000                     |         | 824               |          | 000                     |      | 242 880                       |      |
| 14 000                     |         | 920               |          | 000                     |      | 291 456                       |      |
| 15 000                     |         | 016               |          | 000                     |      | 340 032                       |      |
| 16 000                     |         | 112<br>208        |          | 000                     |      | 388 608                       |      |
| 17 000<br>18 000           |         | 304               |          | ) 000<br>) 000          |      | 437 184<br>485 760            |      |
| 19 000                     | 102     |                   |          | 000                     |      | 534 336                       |      |
| 1A 000                     | 102     |                   |          | 000                     |      | 582 912                       |      |
| 1B 000                     | 110     |                   |          | 000                     |      | 531 488                       |      |
| 1C 000                     | 114     |                   |          | 000                     |      | 680 064                       |      |
| 1D 000                     | 118     |                   |          | 000                     |      | 28 640                        |      |
| 1E 000                     | 122     | 880               | 1 000    |                         | 16 7 | 77 216                        |      |
| 1F 000                     | 126     |                   | 2 000    |                         |      | 554 432                       |      |
| 0                          | 1       | 2                 | 3        | 4                       | 5    | 6                             | 7    |
| 000 000                    | 0001    | 0002              | 0003     | 0004                    | 0005 | 0006                          | 000  |
| 010 001                    |         | 0018              | 0019     | 0020                    | 0021 | 0022                          | 002  |
| 020 003                    | 32 0033 | 0034              | 0035     | 0036                    | 0037 | 0038                          | 003  |
| 030 004                    | 8 0049  | 0050              | 0051     | 0052                    | 0053 | 0054                          | 005: |
| 040 006                    | 4 0065  | 0066              | 0067     | 0068                    | 0069 | 0070                          | 007  |
| 050 008                    | 30 0081 | 0082              | 0083     | 0084                    | 0085 | 0086                          | 008  |
| 060 009                    |         | 0098              | 0099     | 0100                    | 0101 | 0102                          | 010  |
| 070 011                    | 2 0113  | 0114              | 0115     | 0116                    | 0117 | 0118                          | 011  |
| 080 012                    | 28 0129 | 0130              | 0131     | 0132                    | 0133 | 0134                          | 013  |
| 090 014                    |         | 0146              | 0147     | 0148                    | 0149 | 0150                          | 015  |
| 0A0 016                    |         | 0162              | 0163     | 0164                    | 0165 | 0166                          | 016  |
| OB0 017                    |         | 0178              | 0179     | 0180                    | 0181 | 0182                          | 018  |

Hexadecimal fractions may be converted to decimal fractions as follows:

 Express the hexadecimal fraction as an integer times 16<sup>-n</sup>, where n is the number of significant hexadecimal places to the right of the hexadecimal point.

0. CA9BF3<sub>16</sub> = CA9 BF3<sub>16</sub> × 
$$16^{-6}$$

2. Find the decimal equivalent of the hexadecimal integer

$$CA9 BF3_{16} = 13 278 195_{10}$$

3. Multiply the decimal equivalent by 16<sup>-n</sup>

$$\begin{array}{r} 13\ 278\ 195 \\ \times\ 596\ 046\ 448\ \times\ 10^{-16} \\ \hline 0.791\ 442\ 096 \\ 10 \end{array}$$

Decimal fractions may be converted to hexadecimal fractions by successively multiplying the decimal fraction by 16<sub>10</sub>. After each multiplication, the integer portion is removed to form a hexadecimal fraction by building to the right of the hexadecimal point. However, since decimal arithmetic is used in this conversion, the integer portion of each product must be converted to hexadecimal numbers.

Example: Convert 0.89510 to its hexadecimal equivalent



|     | ,<br>_ | 120  | <i>,,,</i> 0 | 1 000 | 000  | 00 0 | J    |      |      |      |      |      |      |      |      |      |
|-----|--------|------|--------------|-------|------|------|------|------|------|------|------|------|------|------|------|------|
|     | 0      | 1    | 2            | 3     | 4    | 5    | 6    | 7    | 8    | 9    | А    | В    | С    | D    | E    | F    |
| 000 | 0000   | 0001 | 0002         | 0003  | 0004 | 0005 | 0006 | 0007 | 0008 | 0009 | 0010 | 0011 | 0012 | 0013 | 0014 | 0015 |
| 010 | 0016   | 0017 | 0018         | 0019  | 0020 | 0021 | 0022 | 0023 | 0024 | 0025 | 0026 | 0027 | 0028 | 0029 | 0030 | 0031 |
| 020 | 0032   | 0033 | 0034         | 0035  | 0036 | 0037 | 0038 | 0039 | 0040 | 0041 | 0042 | 0043 | 0044 | 0045 | 0046 | 0047 |
| 030 | 0048   | 0049 | 0050         | 0051  | 0052 | 0053 | 0054 | 0055 | 0056 | 0057 | 0058 | 0059 | 0060 | 0061 | 0062 | 0063 |
| 040 | 0064   | 0065 | 0066         | 0067  | 0068 | 0069 | 0070 | 0071 | 0072 | 0073 | 0074 | 0075 | 0076 | 0077 | 0078 | 0079 |
| 050 | 0080   | 0081 | 0082         | 0083  | 0084 | 0085 | 0086 | 0087 | 0088 | 0089 | 0090 | 0091 | 0092 | 0093 | 0094 | 0095 |
| 060 | 0096   | 0097 | 0098         | 0099  | 0100 | 0101 | 0102 | 0103 | 0104 | 0105 | 0106 | 0107 | 0108 | 0109 | 0110 | 0111 |
| 070 | 0112   | 0113 | 0114         | 0115  | 0116 | 0117 | 0118 | 0119 | 0120 | 0121 | 0122 | 0123 | 0124 | 0125 | 0126 | 0127 |
| 080 | 0128   | 0129 | 0130         | 0131  | 0132 | 0133 | 0134 | 0135 | 0136 | 0137 | 0138 | 0139 | 0140 | 0141 | 0142 | 0143 |
| 090 | 0144   | 0145 | 0146         | 0147  | 0148 | 0149 | 0150 | 0151 | 0152 | 0153 | 0154 | 0155 | 0156 | 0157 | 0158 | 0159 |
| 0A0 | 0160   | 0161 | 0162         | 0163  | 0164 | 0165 | 0166 | 0167 | 0168 | 0169 | 0170 | 0171 | 0172 | 0173 | 0174 | 0175 |
| OBO | 0176   | 0177 | 0178         | 0179  | 0180 | 0181 | 0182 | 0183 | 0184 | 0185 | 0186 | 0187 | 0188 | 0189 | 0190 | 0191 |
| 000 | 0192   | 0193 | 0194         | 0195  | 0196 | 0197 | 0198 | 0199 | 0200 | 0201 | 0202 | 0203 | 0204 | 0205 | 0206 | 0207 |
| 0D0 | 0208   | 0209 | 0210         | 0211  | 0212 | 0213 | 0214 | 0215 | 0216 | 0217 | 0218 | 0219 | 0220 | 0221 | 0222 | 0223 |
| OEO | 0224   | 0225 | 0226         | 0227  | 0228 | 0229 | 0230 | 0231 | 0232 | 0233 | 0234 | 0235 | 0236 | 0237 | 0238 | 0239 |
| 0F0 | 0240   | 0241 | 0242         | 0243  | 0244 | 0245 | 0246 | 0247 | 0248 | 0249 | 0250 | 0251 | 0252 | 0253 | 0254 | 0255 |
| h   | L      |      |              |       |      |      |      |      |      |      |      |      |      |      |      |      |

| 100         0256         0276         0276         0276         0276         0276         0276         0276         0276         0276         0276         0276         0276         0276         0276         0276         0276         0276         0276         0276         0276         0276         0276         0276         0276         0276         0276         0276         0276         0276         0276         0276         0276         0276         0276         0276         0276         0276         0276         0276         0276         0276         0276         0276         0276         0276         0276         0276         0276         0276         0276         0276         0276         0276         0276         0276         0276         0276         0276         0276         0336         0337         0336         0337         0336         0336         0337         0336         0336         0337         0336         0336         0337         0337         0336         0336         0337         0336         0337         0336         0336         0336         0337         0337         0336         0336         0336         0337         0337         0337         0338                                                                                                                                                                                                                                                                                                                                                                                     |     | 0    | 1    | 2    | 3    | 4    | 5    | 6    | 7    | 8    | 9    | A    | В    | с    | D    | E    | F    |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|
| 10         0077         0274         0274         0276         0277         0278         0278         0280         0281         0282         0283         0284         0285         0286         0287         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0279         0                                                                                                                                                                                                                                                                                                                                                                            | 100 | 0256 | 0257 | 0258 | 0259 | 0260 | 0261 | 0262 | 0263 | 0264 | 0265 | 0266 | 0267 | 0268 | 0269 | 0270 | 0271 |
| 130         0304         0305         0307         0308         0309         0310         0311         0312         0313         0314         0315         0316         0317         0318         0319           140         0320         0321         0322         0323         0334         0335         0335         0335         0335         0335         0335         0335         0335         0337         0337         0337         0338         0348         0349         0346         0345         0346         0345         0346         0345         0346         0345         0346         0345         0346         0345         0346         0345         0346         0345         0346         0345         0346         0347         0378         0379         0376         0377         0378         0379         0376         0377         0378         0379         0379         0376         0377         0378         0379         0379         0379         0379         0379         0376         0377         0378         0379         0376         0377         0378         0376         0377         0378         0379         0376         0377         0378         0379         0376         0377                                                                                                                                                                                                                                                                                                                                                                                    |     | 0272 | 0273 | 0274 | 0275 | 0276 | 0277 | 0278 | 0279 | 0280 | 0281 | 0282 | 0283 | 0284 | 0285 | 0286 | 0287 |
| 1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 120 | 0288 | 0289 | 0290 | 0291 | 0292 | 0293 | 0294 | 0295 | 0296 | 0297 | 0298 | 0299 | 0300 | 0301 |      |      |
| 150         0.336         0.337         0.338         0.339         0.340         0.344         0.344         0.344         0.344         0.344         0.344         0.344         0.344         0.344         0.344         0.344         0.344         0.345         0.336         0.346         0.345         0.336         0.346         0.345         0.336         0.346         0.345         0.336         0.346         0.345         0.346         0.345         0.346         0.346         0.346         0.346         0.346         0.346         0.346         0.346         0.346         0.346         0.346         0.346         0.346         0.346         0.346         0.346         0.346         0.346         0.346         0.346         0.346         0.346         0.346         0.346         0.346         0.346         0.346         0.346         0.346         0.346         0.346         0.346         0.346         0.346         0.346         0.346         0.346         0.346         0.346         0.346         0.346         0.346         0.346         0.346         0.346         0.346         0.346         0.346         0.346         0.346         0.346         0.346         0.346         0.346         0.346         0                                                                                                                                                                                                                                                                                                                                        | 130 | 0304 | 0305 | 0306 | 0307 | 0308 | 0309 | 0310 | 0311 | 0312 | 0313 | 0314 | 0315 | 0316 | 0317 | 0318 | 0319 |
| ind         ind <td>140</td> <td>0320</td> <td>0321</td> <td>0322</td> <td>0323</td> <td>0324</td> <td>0325</td> <td>0326</td> <td>0327</td> <td>0328</td> <td>0329</td> <td>0330</td> <td>0331</td> <td>0332</td> <td>0333</td> <td>0334</td> <td>0335</td>                                                                                                                                                                       | 140 | 0320 | 0321 | 0322 | 0323 | 0324 | 0325 | 0326 | 0327 | 0328 | 0329 | 0330 | 0331 | 0332 | 0333 | 0334 | 0335 |
| 170         0368         0379         0370         0371         0372         0373         0374         0375         0376         0377         0379         0380         0381         0382         0383           180         0384         0385         0386         0389         0390         0391         0396         0397         0376         0377         0376         0377         0376         0377         0376         0377         0376         0377         0376         0377         0376         0377         0376         0377         0376         0377         0376         0377         0376         0377         0376         0377         0376         0377         0376         0377         0476         0472         0472         0422         0423         0441         0441         0441         0441         0441         0442         0443         0443         0447         0478         0479         0476         0479         0476         0479         0478         0479         0478         0479         0478         0479         0478         0479         0478         0479         0478         0478         0479         0478         0479         0478         0479         0478         0478                                                                                                                                                                                                                                                                                                                                                                                    | 150 |      |      |      |      | 0340 |      |      |      |      |      |      |      |      |      |      |      |
| 180         0384         0385         0386         0387         0390         0391         0392         0394         0395         0396         0397         0398         0399         0394         0395         0396         0397         0398         0399         0394         0395         0396         0397         0398         0399         0394         0395         0394         0395         0396         0397         0398         0399         0400         0410         0411         0412         0413         0414         0445         0442         0442         0442         0442         0442         0442         0442         0442         0442         0442         0442         0442         0442         0442         0442         0442         0442         0442         0442         0442         0442         0442         0442         0442         0442         0442         0442         0442         0442         0443         0444         0444         0444         0444         0444         0444         0444         0444         0444         0444         0444         0444         0444         0444         0444         0444         0444         0444         0444         0444         0444                                                                                                                                                                                                                                                                                                                                                                                     |     |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| 150<br>1400<br>1415         1400<br>1415         1417<br>1418         0419<br>0419         0420<br>0420         0421<br>0420         0423<br>0420         0424         0442         0442         0442         0442         0442         0442         0442         0442         0442         0442         0442         0442         0442         0442         0442         0442         0442         0442         0442         0442         0442         0442         0442         0442         0442         0442         0442         0442         0442         0442         0442         0442         0442         0443         0444         0444         0444         0443         0444         0443         0444         0443         0444         0443         0444         0443         0444         0443         0444         0443         0444         0443         0444         0443         0444         0443         0444         0443         0444         0443         0444         0443 <td>170</td> <td>0368</td> <td>0369</td> <td>0370</td> <td>0371</td> <td>0372</td> <td>0373</td> <td>0374</td> <td>0375</td> <td>0376</td> <td>0377</td> <td>0378</td> <td>0379</td> <td>0380</td> <td>0381</td> <td>0382</td> <td>0383</td> | 170 | 0368 | 0369 | 0370 | 0371 | 0372 | 0373 | 0374 | 0375 | 0376 | 0377 | 0378 | 0379 | 0380 | 0381 | 0382 | 0383 |
| 1AC         0415         0417         0413         0413         0413         0413         0413         0413         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414         0414                                                                                                                                                                                                                                                                                                                                                                                     | 180 | 0384 | 0385 | 0386 | 0387 | 0388 | 0389 | 0390 | 0391 | 0392 | 0393 | 0394 | 0395 | 0396 | 0397 | 0398 | 0399 |
| 1B0         0432         0433         0433         0436         0437         0438         0439         0440         0441         0442         0443         0444         0445         0446         0447           1C0         0448         0449         0450         0451         0452         0453         0454         0455         0456         0457         0473         0474         0477         0478         0474         0477         0478         0474         0472         0473         0474         0472         0474         0474         0474         0474         0474         0474         0474         0474         0474         0474         0474         0474         0474         0474         0474         0474         0474         0474         0474         0474         0474         0474         0474         0474         0474         0474         0474         0474         0474         0474         0474         0474         0474         0474         0474         0474         0474         0474         0474         0474         0474         0474         0474         0474         0474         0474         0474         0474         0474         0474         0474         0474         0474                                                                                                                                                                                                                                                                                                                                                                                    | 190 |      | 0401 |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| Link         Link <thlink< th="">         Link         Link         <thl< td=""><td></td><td></td><td>-</td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td></thl<></thlink<>                                                                                                                                                                                 |     |      | -    |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| 1D0<br>1E0         0445         0445         0475         0476         0477         0474         0475         0476         0477         0476         0475         0476         0477         0476         0475         0476         0477         0476         0477         0478         0479         0497         0498         0499         0497         0492         0493         0493         0494         0495           1F0         0480         0481         0481         0481         0481         0489         0499         0500         0501         0511         0510         0511         0510         0511         0512         0521         0522         0523         0524         0525         0556         0556         0557         0558         0551         0552         0551         0552         0551         0552         0551         0552         0551         0552         0551         0552         0571         0577         0578         0579         0580         0581         0581         0580         0581         0581         0581         0581         0581         0581         0581         0581         0581         0581         0581         0581         0582         0581         0581                                                                                                                                                                                                                                                                                                                                                                                          | 1B0 | 0432 | 0433 | 0434 | 0435 | 0436 | 0437 | 0438 | 0439 | 0440 | 0441 | 0442 | 0443 | 0444 | 0445 | 0446 | 0447 |
| 1E0         0480         0481         0482         0483         0484         0485         0486         0487         0503         0504         0503         0506         0501         0510         0511           200         0512         0513         0514         0515         0516         0517         0518         0519         0520         0521         0523         0523         0523         0523         0523         0523         0523         0523         0523         0523         0523         0523         0523         0523         0524         0523         0524         0523         0524         0524         0524         0524         0524         0524         0524         0524         0525         0555         0555         0556         0557         0558         0557         0558         0557         0558         0557         0558         0557         0558         0557         0558         0557         0558         0557         0558         0557         0558         0557         0558         0557         0558         0557         0558         0557         0558         0557         0558         0557         0558         0557         0558         0557         0558         0557                                                                                                                                                                                                                                                                                                                                                                                    | 1C0 | 0448 | 0449 | 0450 | 0451 | 0452 | 0453 | 0454 | 0455 | 0456 | 0457 | 0458 | 0459 | 0460 | 0461 | 0462 | 0463 |
| 1F0         0496         0497         0496         0497         0496         0497         0500         0501         0501         0501         0501         0501         0501         0501         0501         0501         0501         0501         0501         0501         0511           200         0512         0513         0514         0515         0512         0521         0521         0522         0523         0554         0557         0553         0554         0557         0557         0557         0557         0557         0557         0557         0557         0557         0557         0557         0557         0557         0557         0557         0557         0557         0557         0557         0557         0557         0557         0557         0557         0557         0557         0557         0557         0557         0557         0557         0557         0557         0557         0557         0557         0557         0558         0559         0560         0561         0617         0618         0617         0618         0617         0618         0619         0630         0631         0622         0623         0659         0650         0657         0657                                                                                                                                                                                                                                                                                                                                                                                    | 1D0 | 0464 | 0465 | 0466 |      | 0468 | 0469 | 0470 |      |      |      | 0474 |      | 0476 |      |      |      |
| 200         0514         0514         0514         0516         0517         0518         0512         0522         0523         0524         0524         0524         0524         0524         0544         0545         0544         0545         0537         0538         0537         0538         0539         0540         0541         0541         0542         0538         0537         0538         0537         0572         0573         0574         0577         0578         0579         0580         0556         0557         0556         0557         0558         0557         0558         0557         0558         0557         0558         0557         0558         0557         0558         0557         0558         0557         0558         0559         0577         0578         0579         0580         0581         0582         0583         0584         0585         0586         0587         0579         0570         0571         0572         0573         0574         0575         0570         0571         0572         0574         0575         0570         0571         0576         0577         0588         0580         0660         0661         0661         0617                                                                                                                                                                                                                                                                                                                                                                                     |     |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| 210         0529         0529         0530         0531         0532         0534         0535         0534         0534         0534         0534         0534         0534         0534         0534         0534         0534         0534         0534         0535         0556         0557         0556         0557         0570         0572         0573         0574         0574         0574         0574         0574         0575         0575         0572         0573         0574         0574         0575         0576         0577         0578         0579         0580         0581         0589         0580         0581         0580         0581         0580         0581         0580         0581         0580         0581         0580         0581         0580         0581         0580         0581         0580         0581         0580         0580         0581         0580         0581         0580         0581         0580         0581         0580         0581         0580         0581         0580         0581         0580         0581         0580         0581         0580         0581         0580         0581         0580         0581         0580         0581                                                                                                                                                                                                                                                                                                                                                                                     | 1F0 | 0496 | 0497 | 0498 | 0499 | 0500 | 0501 | 0502 | 0503 | 0504 | 0505 | 0506 | 0507 | 0508 | 0509 | 0510 | 0511 |
| 220         0544         0545         0546         0547         0548         0549         0550         0551         0552         0553         0554         0555         0556         0557         0572         0573         0574         0573         0574         0573         0574         0573         0574         0575         0575         0576         0577         0578         0579         0580         0581         0582         0584         0584         0586         0587         0588         0589         0590         0597         0598         0597         0588         0589         0580         0611         0612         0613         0614         0613         0614         0614         0615         0613         0617         0618         0611         0612         0613         0640         0641         0642         0643         0644         0645         0640         0647         0648         0646         0645         0646         0647         0648         0646         0645         0646         0647         0648         0646         0646         0647         0648         0646         0646         0646         0646         0647         0648         0648         0648         0648                                                                                                                                                                                                                                                                                                                                                                                     | 200 | 0512 | 0513 | 0514 | 0515 | 0516 | 0517 | 0518 | 0519 | 0520 | 0521 | 0522 | 0523 | 0524 | 0525 | 0526 | 0527 |
| 230         0560         0561         0562         0563         0564         0565         0566         0567         0570         0571         0572         0573         0574         0575           240         0576         0577         0578         0579         0579         0590         0591         0592         0593         0594         0595         0596         0597         0598         0599         0600         0601         0602         0603         0604         0605         0602         0623         0640         0641         0642         0643         0644         0644         0644         0644         0644         0644         0644         0644         0644         0644         0644         0644         0644         0644         0644         0644         0644         0644         0644         0644         0644         0644         0644         0644         0644         0644         0644         0644         0644         0644         0644         0644         0644         0645         0664         0667         0668         0667         0668         0667         0663         0664         0667         0663         0664         0667         0670         0700         0700                                                                                                                                                                                                                                                                                                                                                                                    | 210 | 0528 | 0529 | 0530 | 0531 | 0532 | 0533 | 0534 | 0535 | 0536 | 0537 | 0538 | 0539 | 0540 | 0541 |      |      |
| 240         0576         0577         0578         0579         0580         0581         0582         0584         0584         0586         0587         0598         0591           250         0592         0593         0594         0592         0593         0596         0597         0598         0597         0598         0597         0588         0581         0610         0612         0613         0614         0615         0616         0617         0618         0619         0620         0621         0622         0622         0623         0633         0633         0634         0634         0635         0657         0658         0659         0650         0651         0652         0653         0657         0588         0689         0640         0641         0642         0644         0645         0646         0646         0646         0646         0646         0646         0646         0646         0646         0646         0646         0646         0646         0646         0646         0646         0646         0646         0646         0646         0647         0648         0649         0670         071         0710         0710         0711         0712         0713<                                                                                                                                                                                                                                                                                                                                                                                    |     | 0544 |      |      |      | 0548 |      | 0550 |      | 0552 |      |      |      |      |      |      |      |
| 250         0592         0593         0594         0595         0597         0598         0597         0598         0599         0600         0601         0602         0603         0604         0605         0605         0622         0622         0622         0622         0622         0622         0622         0622         0622         0622         0622         0622         0622         0622         0622         0622         0622         0622         0622         0622         0622         0622         0622         0622         0623         0644         0644         0644         0644         0645         06464         0645         06464         0651         0652         0651         0652         0653         0654         0657         0658         0659         0677         0678         0679         0680         0681         0682         0681         0682         0681         0682         0683         0684         0685         0667         0668         0667         0668         0669         0700         0701         0711         0712         0713         0714         0715         0763         0764         0765         0760         0761         0722         0733         0734 <t< td=""><td>230</td><td>0560</td><td>0561</td><td>0562</td><td>0563</td><td>0564</td><td>0565</td><td>0566</td><td>0567</td><td>0568</td><td>0569</td><td>0570</td><td>0571</td><td>0572</td><td>0573</td><td>0574</td><td>0575</td></t<>                                                                                                                                       | 230 | 0560 | 0561 | 0562 | 0563 | 0564 | 0565 | 0566 | 0567 | 0568 | 0569 | 0570 | 0571 | 0572 | 0573 | 0574 | 0575 |
| 260         0608         0609         0610         0611         0612         0613         0614         0617         0618         0617         0618         0619         0620         0621         0622         0623         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633         0633                                                                                                                                                                                                                                                                                                                                                                                     | 240 | 0576 | 0577 | 0578 | 0579 | 0580 | 0581 | 0582 | 0583 | 0584 | 0585 | 0586 | 0587 | 0588 | 0589 | 0590 | 0591 |
| 270         0624         0625         0626         0627         0628         0639         0631         0632         0633         0634         0635         0636         0637         0638         0639           280         0640         0641         0642         0643         0644         0645         0646         0647         0648         0649         0650         0651         0652         0653         0657         0678         0677         0678         0677         0678         0677         0678         0677         0680         0681         0682         0683         0684         0685         0688         0687         0670         0701         0701         0702         0700         0701         0702         0700         0701         0702         0702         0702         0702         0703         0731         0731         0714         0715         0716         0717         0718         0739         0744         0744         0745         0744         0744         0744         0744         0744         0744         0744         0744         0744         0744         0744         0746         0747         0748         0779         0778         0776         0774         0776                                                                                                                                                                                                                                                                                                                                                                                    | 250 | 0592 | 0593 | 0594 | 0595 | 0596 | 0597 | 0598 | 0599 | 0600 | 0601 | 0602 | 0603 |      | 0605 |      |      |
| 280         0640         0641         0642         0643         0644         0645         0646         0647         0648         0649         0650         0657         0658         0659         0657         0658         0657         0658         0657         0657         0677         0678         0677         0678         0677         0678         0679         0669         0697         0679         0688         0689         0699         0691         0672         0677         0678         0679         0698         0697         0698         0699         0697         0698         0699         0699         0700         0701         0702         0703           2C0         0704         0705         0706         0707         0708         079         0710         0711         0712         0713         0714         0715         0714         0714         0714         0713         0731         0732         0733         0734         0735         0756         0757         0758         0759         0760         0761         0762         0763         0764         0764         0764         0764         0765         0766         0777         0778         0778         0778         0779<                                                                                                                                                                                                                                                                                                                                                                                    |     | 0608 |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| 290         0656         0657         0658         0659         0660         0661         0662         0663         0664         0665         0666         0667         0668         0669         0670         0671         0672         0673         0674         0675         0676         0677         0678         0679         0680         0681         0682         0683         0684         0685         0668         0667         0700         0701         0702         0700           2C0         0704         0705         0706         0707         0708         0709         0710         0711         0712         0713         0714         0715         0716         0717         0718         0719           0720         0721         0722         0723         0740         0741         0742         0743         0744         0745         0746         0747         0748         0749         0750         0759         0760         0771         0774         0772         0778         0777         0778         0777         0748         0745         0765         0766         0767         0788         0789         0740         0771         0772         0778         0778         0779 <td>270</td> <td>0624</td> <td>0625</td> <td>0626</td> <td>0627</td> <td>0628</td> <td>0629</td> <td>0630</td> <td>0631</td> <td>0632</td> <td>0633</td> <td>0634</td> <td>0635</td> <td>0636</td> <td>0637</td> <td>0638</td> <td>0639</td>                                                                                                                                                  | 270 | 0624 | 0625 | 0626 | 0627 | 0628 | 0629 | 0630 | 0631 | 0632 | 0633 | 0634 | 0635 | 0636 | 0637 | 0638 | 0639 |
| 2A0         0672         0673         0674         0675         0676         0677         0678         0679         0680         0681         0682         0683         0684         0685         0686         0687         0678         0679         0678         0679         0678         0697         0678         0699         0700         0701         0702         0702         0701         0702         0701         0702         0702         0701         0701         0702         0701         0701         0702         0701         0701         0702         0701         0711         0712         0713         0714         0715         0716         0711         0712         0713         0714         0715         0731         0732         0733         0734         0735           0750         0751         0755         0755         0756         0757         0738         0779         0764         0764         0764         0764         0764         0764         0764         0764         0764         0764         0764         0764         0764         0764         0764         0764         0764         0764         0764         0764         0764         0764         0764         076                                                                                                                                                                                                                                                                                                                                                                                    | 280 | 0640 | 0641 | 0642 | 0643 | 0644 | 0645 | 0646 | 0647 | 0648 | 0649 | 0650 | 0651 | 0652 | 0653 | 0654 | 0655 |
| 280         0688         0689         0690         0691         0692         0693         0694         0695         0696         0697         0698         0699         0700         0701         0702         0703           2C0         0704         0705         0706         0707         0723         0724         0725         0726         0721         0722         0733         0734         0735           2C0         0720         0721         0722         0723         0724         0725         0726         0721         0728         0731         0731         0732         0733         0734         0735           2F0         0752         0753         0754         0755         0756         0757         0758         0759         0760         0761         0762         0764         0764         0764         0765         0766         0777         0778         0774         0775         0776         0776         0776         0776         0776         0776         0776         0776         0776         0776         0776         0776         0776         0776         0776         0776         0776         0776         0776         0776         0777         0778                                                                                                                                                                                                                                                                                                                                                                                                            | 290 | 0656 | 0657 | 0658 | 0659 | 0660 | 0661 | 0662 | 0663 | 0664 | 0665 | 0666 | 0667 | 0668 | 0669 | 0670 | 0671 |
| 2C0         0704         0705         0706         0707         0708         0709         0710         0711         0712         0713         0714         0715         0716         0717         0718         0719           2D0         0720         0721         0722         0723         0740         0741         0742         0743         0744         0744         0744         0744         0744         0744         0744         0744         0744         0744         0744         0744         0744         0744         0744         0744         0744         0744         0744         0744         0744         0744         0744         0745         0744         0745         0744         0745         0744         0745         0746         0747         0748         0749         0750         0756         0757         0758         0759         0760         0761         0762         0763         0764         0755         0756         0757         0778         0779         0778         0779         0778         0779         0778         0779         0778         0797         0778         0797         0796         0797         0798         0799         0301         0811         0812                                                                                                                                                                                                                                                                                                                                                                                    |     |      | 0673 |      |      |      |      | 0678 | 0679 |      |      |      |      |      |      |      |      |
| 2D0         0720         0721         0722         0723         0724         0725         0726         0727         0728         0729         0730         0731         0732         0733         0734         0735           2E0         0736         0737         0738         0739         0740         0741         0742         0743         0744         0745         0746         0747         0748         0746         0747         0748         0749         0750         0751         0756         0757         0758         0759         0760         0761         0762         0763         0744         0745         0766         0777         0778         0774         0755         0766         0777         0778         0779         0780         0781         0782         0783         0784         0785         0786         0787         0788         0799         0791         0792         0793         0794         0795         0796         0797         0788         0789         0790         0791         0792         0793         0794         0795         0796         0797         0788         0780         0814         0811         0812         0813         0814         0814         0814                                                                                                                                                                                                                                                                                                                                                                                    | 2B0 | 0688 | 0689 | 0690 | 0691 | 0692 | 0693 | 0694 | 0695 | 0696 | 0697 | 0698 | 0699 | 0700 | 0701 | 0702 | 0703 |
| 2E0<br>2F00736<br>07520737<br>07530738<br>07540739<br>07540740<br>07550741<br>07560742<br>07570743<br>07580744<br>07590746<br>07600747<br>07610747<br>07620748<br>07640749<br>07640750<br>07640751<br>07640766<br>07670767<br>07643000768<br>07840769<br>07850770<br>07860771<br>07780772<br>07780777<br>07780777<br>07780778<br>07790779<br>07960779<br>07960779<br>07970780<br>07960779<br>07980799<br>07993000801<br>08000802<br>08010802<br>08020804<br>08020804<br>08020802<br>08210822<br>082208230809<br>08100811<br>08110812<br>08110811<br>08120813<br>08110814<br>08153400832<br>08440833<br>08440834<br>08500831<br>08520836<br>08520837<br>08510837<br>08710838<br>08370840<br>08410841<br>08420843<br>08430844<br>08440845<br>08460847<br>08603400832<br>08440845<br>08660867<br>08680867<br>08680867<br>08660867<br>08660867<br>08710872<br>08730874<br>08720873<br>08740844<br>08550846<br>08670846<br>08673400842<br>08800841<br>08820842<br>08830846<br>08670866<br>08670866<br>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 2C0 | 0704 | 0705 | 0706 | 0707 | 0708 | 0709 | 0710 | 0711 | 0712 | 0713 | 0714 | 0715 | 0716 | 0717 | 0718 | 0719 |
| 2F0         0752         0753         0754         0755         0756         0757         0758         0759         0760         0761         0762         0763         0764         0765         0766         0767           300         0768         0769         0770         0771         0772         0773         0774         0775         0776         0777         0778         0779         0780         0797         0797         0798         0799         0790         0791         0792         0793         0794         0795         0796         0797         0798         0799         0799         0799         0799         0799         0790         0791         0792         0793         0794         0795         0796         0797         0798         0799         0800         0811         0812         0813         0814         0815         0813         0814         0815         0826         0821         0822         0823         0826         0827         0828         0826         0827         0838         0837         0840         0841         0842         0843         0844         0845         0846         0847           350         0844         0850         0851 <td>2D0</td> <td>0720</td> <td>0721</td> <td>0722</td> <td>0723</td> <td>0724</td> <td>0725</td> <td>0726</td> <td>0727</td> <td>0728</td> <td>0729</td> <td>0730</td> <td>0731</td> <td>0732</td> <td>0733</td> <td>0734</td> <td>0735</td>                                                                                                                                                   | 2D0 | 0720 | 0721 | 0722 | 0723 | 0724 | 0725 | 0726 | 0727 | 0728 | 0729 | 0730 | 0731 | 0732 | 0733 | 0734 | 0735 |
| 300         0768         0769         0770         0771         0772         0773         0774         0775         0776         0777         0778         0779         0780         0781         0782         0783           310         0784         0785         0786         0787         0788         0789         0790         0791         0792         0793         0794         0795         0796         0797         0798         0799         0799         0791         0792         0793         0794         0795         0796         0797         0798         0799         0798         0799         0798         0799         0798         0799         0798         0799         0798         0799         0798         0799         0798         0799         0798         0799         0798         0799         0798         0799         0798         0799         0798         0799         0798         0799         0798         0799         0798         0799         0788         0799         0798         0799         0798         0799         0798         0799         0798         0799         0818         0811         0812         0813         0816         0847         0828         0827                                                                                                                                                                                                                                                                                                                                                                                    |     | 0736 |      | 0738 |      | 0740 |      |      |      | 0744 |      |      |      |      |      |      |      |
| 310         0784         0785         0786         0787         0788         0789         0790         0791         0792         0793         0794         0795         0796         0797         0798         0799           320         0800         0801         0802         0803         0804         0805         0806         0807         0808         0809         0810         0811         0812         0813         0814         0815           330         0816         0817         0818         0819         0820         0821         0822         0823         0824         0825         0826         0827         0828         0829         0830         0831           340         0832         0833         0834         0835         0836         0837         0838         0839         0840         0841         0842         0843         0844         0845         0846         0847           350         0844         0865         0866         0867         0856         0857         0858         0859         0860         0861         0862         0863           360         0864         0865         0866         0867         0868         0887 <t< td=""><td>2F0</td><td>0752</td><td>0753</td><td>0754</td><td>0755</td><td>0756</td><td>0757</td><td>0758</td><td>0759</td><td>0760</td><td>0761</td><td>0762</td><td>0763</td><td>0764</td><td>0765</td><td>0766</td><td>0767</td></t<>                                                                                                                                                                                        | 2F0 | 0752 | 0753 | 0754 | 0755 | 0756 | 0757 | 0758 | 0759 | 0760 | 0761 | 0762 | 0763 | 0764 | 0765 | 0766 | 0767 |
| 320         0800         0801         0802         0803         0804         0805         0806         0807         0808         0809         0810         0811         0812         0813         0814         0815           330         0816         0817         0818         0819         0820         0821         0822         0823         0824         0825         0826         0827         0828         0829         0830         0831           340         0832         0833         0834         0835         0836         0837         0838         0839         0840         0841         0842         0843         0844         0845         0846         0847           350         0848         0849         0850         0851         0852         0853         0857         0856         0857         0858         0859         0870         0871         0872         0873         0874         0875         0860         0867         0879         0870         0871         0872         0873         0874         0875         0876         0877         0878         0879         0879         0890         0891         0892         0893         0894         0895                                                                                                                                                                                                                                                                                                                                                                                                                         |     |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| 330       0816       0817       0818       0819       0820       0821       0822       0823       0824       0825       0826       0827       0828       0829       0830       0831         340       0832       0833       0834       0835       0836       0837       0838       0839       0840       0841       0842       0843       0844       0845       0846       0847         350       0848       0849       0850       0851       0852       0853       0854       0855       0856       0857       0858       0859       0860       0861       0862       0863       0879       0870       0871       0872       0873       0874       0875       0876       0877       0878       0879       0879       0879       0880       0887       0880       0889       0890       0891       0892       0893       0879       0879       0870       0871       0872       0873       0874       0875       0876       0877       0878       0879       0879       0879       0879       0879       0879       0879       0879       0870       0871       0872       0871       0872       0871       0872       0871                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |     |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| 340<br>350<br>360<br>370         0832<br>0884         0833<br>0850         0835<br>0851         0836<br>0852         0837<br>0852         0838<br>0852         0838<br>0854         0839<br>0854         0840<br>0855         0841         0842<br>0855         0843<br>0855         0840<br>0855         0841         0842         0843         0844         0845         0846         0847         0860         0841         0842         0843         0844         0845         0846         0847         0856         0857         0856         0857         0857         0858         0857         0874         0875         0860         0861         0862         0863         0879         0870         0871         0872         0873         0874         0875         0860         0861         0862         0863         0879         0870         0871         0872         0873         0874         0875         0876         0877         0878         0879         0879         0879         0879         0879         0879         0879         0879         0879         0879         0879         0879         0879         0879         0879         0879         0879         0879         0879         0879         0879         0879         0879         0879         0879         0970                                                                                                                                                                                                                                                                                                       |     |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| 350         0848         0849         0850         0851         0852         0852         0853         0854         0855         0856         0857         0858         0859         0860         0861         0862         0863         0879         0871         0872         0873         0874         0875         0876         0877         0878         0879         0871         0872         0873         0874         0875         0860         0861         0862         0879         0879           370         0880         0881         0882         0833         0884         0885         0886         0887         0872         0873         0874         0875         0876         0877         0878         0879         0890         0891         0891         0892         0893         0879         0879         0879         0879         0874         0875         0874         0875         0876         0877         0878         0879         0890         0891         0891         0890         0891         0891         0891         0891         0891         0891         0891         0891         0891         0891         0910         0911         0911         0911         0911         0911                                                                                                                                                                                                                                                                                                                                                                                    |     |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| 360         0864         0865         0866         0867         0868         0869         0870         0871         0872         0873         0874         0875         0876         0877         0878         0879           370         0880         0881         0882         0883         0884         0885         0886         0887         0872         0873         0874         0875         0876         0877         0878         0879         0890         0891         0875         0873         0874         0875         0876         0877         0878         0879         0890         0891         0891         0892         0893         0894         0895           380         0912         0913         0914         0915         0916         0917         0918         0919         0920         0921         0922         0923         0924         0925         0926         0927           3A0         0928         0929         0930         0931         0932         0933         0934         0935         0936         0937         0938         0939         0940         0941         0942         0943           3B0         0944         0945         0946                                                                                                                                                                                                                                                                                                                                                                                                                        |     |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| 370         0880         0881         0882         0883         0884         0885         0886         0887         0888         0889         0890         0891         0892         0893         0894         0895           380         0896         0897         0898         0899         0900         0901         0902         0903         0904         0905         0906         0907         0908         0909         0910         0911           390         0912         0913         0914         0915         0916         0917         0918         0919         0920         0921         0922         0923         0924         0925         0926         0927           3A0         0928         0929         0930         0931         0932         0933         0934         0935         0936         0937         0938         0939         0940         0941         0942         0943         0943           3B0         0944         0945         0946         0947         0948         0949         0950         0951         0952         0953         0954         0955         0956         0957         0958         0959           3C0         0960 <t< td=""><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td></t<>                                                                                                                                                                                                                                                           |     |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| 390         0912         0913         0914         0915         0916         0917         0918         0919         0920         0921         0922         0923         0924         0925         0926         0927           3A0         0928         0929         0930         0931         0932         0933         0934         0935         0936         0937         0938         0939         0940         0941         0942         0943         0943         0955         0951         0952         0953         0954         0955         0956         0957         0958         0959           3C0         0960         0961         0962         0963         0964         0965         0966         0967         0968         0969         0970         0971         0972         0973         0974         0975           3D0         0976         0977         0978         0979         0980         0981         0982         0983         0984         0985         0986         0987         0988         0989         0990         0991           3E0         0992         0993         0994         0995         0996         0997         0998         09999         1000                                                                                                                                                                                                                                                                                                                                                                                                                       |     |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| 390         0912         0913         0914         0915         0916         0917         0918         0919         0920         0921         0922         0923         0924         0925         0926         0927           3A0         0928         0929         0930         0931         0932         0933         0934         0935         0936         0937         0938         0939         0940         0941         0942         0943         0943         0955         0951         0952         0953         0954         0955         0956         0957         0958         0959           3C0         0960         0961         0962         0963         0964         0965         0966         0967         0968         0969         0970         0971         0972         0973         0974         0975           3D0         0976         0977         0978         0979         0980         0981         0982         0983         0984         0985         0986         0987         0988         0989         0990         0991           3E0         0992         0993         0994         0995         0996         0997         0998         09999         1000                                                                                                                                                                                                                                                                                                                                                                                                                       | 380 | 0896 | 0897 | 0898 | 0899 | 0900 | 0901 | 0902 | 0903 | 0904 | 0905 | 0906 | 0907 | 0908 | 0909 | 0910 | 0911 |
| 3B0         0944         0945         0946         0947         0948         0949         0950         0951         0952         0953         0954         0955         0956         0957         0958         0959           3C0         0960         0961         0962         0963         0964         0965         0966         0967         0968         0969         0970         0971         0972         0973         0974         0975           3D0         0976         0977         0978         0979         0980         0981         0982         0983         0984         0985         0986         0987         0988         0989         0990         0991           3E0         0992         0993         0994         0995         0997         0998         0999         1000         1001         1002         1003         1004         1005         1006         1007                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |     |      |      |      |      |      |      |      | 0919 |      |      |      |      | 0924 | 0925 | 0926 | 0927 |
| 3C0         0960         0961         0962         0963         0964         0965         0966         0967         0968         0969         0971         0972         0973         0974         0975           3D0         0976         0977         0978         0979         0980         0981         0982         0983         0984         0985         0986         0987         0988         0989         0990         0991           3E0         0992         0993         0994         0995         0996         0997         0998         0999         1000         1001         1002         1003         1004         1005         1006         1007                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |     |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| 3D0         0976         0977         0978         0979         0980         0981         0982         0983         0984         0985         0986         0987         0988         0990         0991           3E0         0992         0993         0994         0995         0996         0997         0998         0999         1000         1001         1002         1003         1004         1005         1006         1007                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 3B0 | 0944 | 0945 | 0946 | 0947 | 0948 | 0949 | 0950 | 0951 | 0952 | 0953 | 0954 | 0955 | 0956 | 0957 | 0958 | 0959 |
| 3D0         0976         0977         0978         0979         0980         0981         0982         0983         0984         0985         0986         0987         0988         0990         0991           3E0         0992         0993         0994         0995         0996         0997         0998         0999         1000         1001         1002         1003         1004         1005         1006         1007                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 3C0 | 0960 | 0961 | 0962 | 0963 | 0964 | 0965 | 0966 | 0967 | 0968 | 0969 | 0970 | 0971 | 0972 | 0973 | 0974 | 0975 |
| 3E0 0992 0993 0994 0995 0996 0997 0998 0999 1000 1001 1002 1003 1004 1005 1006 1007                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |     |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| 3F0 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 3E0 | 0992 | 0993 | 0994 |      | 0996 | 0997 | 0998 | 0999 | 1000 | 1001 |      | 1003 | 1004 | 1005 | 1006 | 1007 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 3F0 | 1008 | 1009 | 1010 | 1011 | 1012 | 1013 | 1014 | 1015 | 1016 | 1017 | 1018 | 1019 | 1020 | 1021 | 1022 | 1023 |

|            |      |              |              |              |              |              |              |              |              |              |              |              |              |              | <u> </u>     |              |
|------------|------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|
|            | 0    | 1            | 2            | 3            | 4            | 5            | 6            | 7            | 8            | 9            | Α            | В            | C            | D            | E            | F            |
| 400        | 1024 | 1025         | 1026         | 1027         | 1028         | 1029         | 1030         | 1031         | 1032         | 1033         | 1034         | 1035         | 1036         | 1037         | 1038         | 1039         |
| 410        | 1040 | 1041<br>1057 | 1042<br>1058 | 1043<br>1059 | 1044<br>1060 | 1045<br>1061 | 1046<br>1062 | 1047<br>1063 | 1048         | 1049         | 1050<br>1066 | 1051         | 1052<br>1068 | 1053<br>1069 | 1054<br>1070 | 1055<br>1071 |
| 420        | 1038 | 1037         | 1038         | 1059         | 1080         | 1077         | 1082         | 1083         | 1064<br>1080 | 1065<br>1081 | 1082         | 1067<br>1083 | 1088         | 1085         | 1020         | 1071         |
| 400        | 10/2 | 10/ 0        | 1074         | 10/5         | 10/0         | 10//         | 10/0         | 10/ /        | 1000         | 1001         | 1002         | 1005         | 1004         | 1005         | 1000         | 100/         |
| 440        | 1088 | 1089         | 1090         | 1091         | 1092         | 1093         | 1094         | 1095         | 1096         | 1097         | 1098         | 1099         | 1100         | 1101         | 1102         | 1103         |
| 450        | 1104 | 1105         | 1106         | 1107         | 1108         | 1109         | 1110         | 1111         | 1112         | 1113         | 1114         | 1115         | 1116         | 1117         | 1118         | 1119         |
| 460<br>470 | 1120 | 1121<br>1137 | 1122<br>1138 | 1123<br>1139 | 1124<br>1140 | 1125<br>1141 | 1126<br>1142 | 1127<br>1143 | 1128<br>1144 | 1129<br>1145 | 1130<br>1146 | 1131<br>1147 | 1132<br>1148 | 1133<br>1149 | 1134<br>1150 | 1135<br>1151 |
| 4/0        | 1130 | 113/         | 1130         | 1137         | 1140         | 1141         | 1142         | 1145         | 1144         | 1145         | 1140         | 1147         | 1140         | 1147         | 1150         | 1151         |
| 480        | 1152 | 1153         | 1154         | 1155         | 1156         | 1157         | 1158         | 1159         | 1160         | 1161         | 1162         | 1163         | 1164         | 1165         | 1166         | 1167         |
| 490        | 1168 | 1169         | 1170         | 1171         | 1172         | 1173         | 1174         | 1175         | 1176         | 1177         | 1178         | 1179         | 1180         | 1181         | 1182         | 1183         |
| 4A0        | 1184 | 1185         | 1186         | 1187         | 1188         | 1189         | 1190         | 1191         | 1192         | 1193         | 1194         | 1195         | 1196         | 1197         | 1198         | 1199         |
| 4B0        | 1200 | 1201         | 1202         | 1203         | 1204         | 1205         | 1206         | 1207         | 1208         | 1209         | 1210         | 1211         | 1212         | 1213         | 1214         | 1215         |
| 4C0        | 1216 | 1217         | 1218         | 1219         | 1220         | 1221         | 1222         | 1223         | 1224         | 1225         | 1226         | 1227         | 1228         | 1229         | 1230         | 1231         |
| 4D0        | 1232 | 1233         | 1234         | 1235         | 1236         | 1237         | 1238         | 1239         | 1240         | 1241         | 1242         | 1243         | 1244         | 1245         | 1246         | 1247         |
| 4E0        | 1248 | 1249         | 1250         | 1251         | 1252         | 1253         | 1254         | 1255         | 1256         | 1257         | 1258         | 1259         | 1260         | 1261         | 1262         | 1263         |
| 4F0        | 1264 | 1265         | 1266         | 1267         | 1268         | 1269         | 1270         | 1271         | 1272         | 1273         | 1274         | 1275         | 1276         | 1277         | 1278         | 1279         |
| 500        | 1280 | 1281         | 1282         | 1283         | 1284         | 1285         | 1286         | 1287         | 1288         | 1289         | 1290         | 1291         | 1292         | 1293         | 1294         | 1295         |
| 510        | 1296 | 1297         | 1298         | 1299         | 1300         | 1301         | 1302         | 1303         | 1304         | 1305         | 1306         | 1307         | 1308         | 1309         | 1310         | 1311         |
| 520        | 1312 | 1313         | 1314         | 1315         | 1316         | 1317         | 1318         | 1319         | 1320         | 1321         | 1322         | 1323         | 1324         | 1325         | 1326         | 1327         |
| 530        | 1328 | 1329         | 1330         | 1331         | 1332         | 1333         | 1334         | 1335         | 1336         | 1337         | 1338         | 1339         | 1340         | 1341         | 1342         | 1343         |
| 540        | 1344 | 1345         | 1346         | 1347         | 1348         | 1349         | 1350         | 1351         | 1352         | 1353         | 1354         | 1355         | 1356         | 1357         | 1358         | 1359         |
| 550        | 1360 | 1361         | 1362         | 1363         | 1364         | 1365         | 1366         | 1367         | 1368         | 1369         | 1370         | 1371         | 1372         | 1373         | 1374         | 1375         |
| 560        | 1376 | 1377         | 1378         | 1379         | 1380         | 1381         | 1382         | 1383         | 1384         | 1385         | 1386         | 1387         | 1388         | 1389         | 1390         | 1391         |
| 570        | 1392 | 1393         | 1394         | 1395         | 1396         | 1397         | 1398         | 1399         | 1400         | 1401         | 1402         | 1403         | 1404         | 1405         | 1406         | 1407         |
| 580        | 1408 | 1409         | 1410         | 1411         | 1412         | 1413         | 1414         | 1415         | 1416         | 1417         | 1418         | 1419         | 1420         | 1421         | 1422         | 1423         |
| 590        | 1424 | 1425         | 1426         | 1427         | 1428         | 1429         | 1430         | 1431         | 1432         | i433         | 1434         | 1435         | 1436         | 1437         | 1438         | 1439         |
| 5A0        | 1440 | 1441         | 1442         | 1443         | 1444         | 1445         | 1446         | 1447         | 1448         | 1449         | 1450         | 1451         | 1452         | 1453         | 1454         | 1455         |
| 5B0        | 1456 | 1457         | 1458         | 1459         | 1460         | 1461         | 1462         | 1463         | 1464         | 1465         | 1466         | 1467         | 1468         | 1469         | 1470         | 1471         |
| 5C0        | 1472 | 1473         | 1474         | 1475         | 1476         | 1477         | 1478         | 1479         | 1480         | 1481         | 1482         | 1483         | 1484         | 1485         | 1486         | 1487         |
| 5D0        |      | 1489         | 1490         | 1491         | 1492         | 1493         | 1494         | 1495         | 1496         | 1497         | 1498         | 1499         | 1500         | 1501         | 1502         | 1503         |
| 5E0        | 1504 | 1505         | 1506         | 1507         | 1508         | 1509         | 1510         | 1511         | 1512         | 1513         | 1514         | 1515         | 1516         | 1517         | 1518         | 1519         |
| 5F0        | 1520 | 1521         | 1522         | 1523         | 1524         | 1525         | 1526         | 1527         | 1528         | 1529         | 1530         | 1531         | 1532         | 1533         | 1534         | 1535         |
| 600        | 1536 | 1537         | 1538         | 1539         | 1540         | 1541         | 1542         | 1543         | 1544         | 1545         | 1546         | 1547         | 1548         | 1549         | 1550         | 1551         |
| 610        | 1552 | 1553         | 1554         | 1555         | 1556         | 1557         | 1558         | 1559         | 1560         | 1561         | 1562         | 1563         | 1564         | 1565         | 1566         | 1567         |
| 620        | 1568 | 1569         | 1570         | 1571         | 1572         | 1573         | 1574         | 1575         | 1576         | 1577         | 1578         | 1579         | 1580         | 1581         | 1582         | 1583         |
| 630        | 1584 | 1585         | 1586         | 1587         | 1588         | 1589         | 1590         | 1591         | 1592         | 1593         | 1594         | 1595         | 1596         | 1597         | 1598         | 1599         |
| 640        | 1600 | 1601         | 1602         | 1603         | 1604         | 1605         | 1606         | 1607         | 1608         | 1609         | 1610         | 1611         | 1612         | 1613         | 1614         | 1615         |
| 650        | 1616 | 1617         | 1618         | 1619         | 1620         | 1621         | 1622         | 1623         | 1624         | 1625         | 1626         | 1627         | 1628         | 1629         | 1630         | 1631         |
| 660        | 1632 | 1633         | 1634         | 1635         | 1636         | 1637         | 1638         | 1639         | 1640         | 1641         | 1642         | 1643         | 1644         | 1645         | 1646         | 1647         |
| 670        | 1648 | 1649         | 1650         | 1651         | 1652         | 1653         | 1654         | 1655         | 1656         | 1657         | 1658         | 1659         | 1660         | 1661         | 1662         | 1663         |
| 680        | 1664 | 1665         | 1666         | 1667         | 1668         | 1669         | 1670         | 1671         | 1672         | 1673         | 1674         | 1675         | 1676         | 1677         | 1678         | 1679         |
| 690        | 1680 | 1681         | 1682         | 1683         | 1684         | 1685         | 1686         | 1687         | 1688         | 1689         | 1690         | 1691         | 1692         | 1693         | 1694         | 1695         |
| 6AC        |      | 1697         | 1698         | 1699         | 1700         | 1701         | 1702         | 1703         | 1704         | 1705         | 1706         | 1707         | 1708         | 1709         | 1710         | 1711         |
| 6B0        | 1712 | 1713         | 1714         | 1715         | 1716         | 1717         | 1718         | 1719         | 1720         | 1721         | 1722         | 1723         | 1724         | 1725         | 1726         | 1727         |
| 6C0        |      | 1729         | 1730         | 1731         | 1732         | 1733         | 1734         | 1735         | 1736         | 1737         | 1738         | 1739         | 1740         | 1741         | 1742         | 1743         |
| 6DC        |      | 1745         | 1746         | 1747         | 1748         | 1749         | 1750         | 1751         | 1752         | 1753         | 1754         | 1755         | 1756         | 1757         | 1758         | 1759         |
| 6E0        |      | 1761         | 1762         | 1763         | 1764         | 1765         | 1766         | 1767         | 1768         | 1769         | 1770         | 1771         | 1772         | 1773         | 1774         | 1775         |
| 6FO        | 1776 | 1777         | 1778         | 1779         | 1780         | 1781         | 1782         | 1783         | 1784         | 1785         | 1786         | 1787         | 1788         | 1789         | 1790         | 1791         |

| 760       1888       1889       1890       1891       1892       1893       1894       1895       1896       1897       1898       1899       1900       1901         770       1904       1905       1906       1907       1908       1909       1910       1911       1912       1913       1914       1915       1916       1917         780       1920       1921       1922       1923       1924       1925       1926       1927       1928       1929       1930       1931       1932       1933         790       1936       1937       1938       1939       1940       1941       1942       1943       1944       1945       1946       1947       1948       1949         7A0       1952       1953       1954       1955       1956       1957       1958       1959       1960       1961       1962       1963       1964       1965         7B0       1968       1986       1987       1988       1989       1990       1991       1972       1973       1974       1975       1976       1977       1978       1979       1980       1981         7C0       1984       1985 <th>1806         1807           1822         1823           1838         1839           1854         1855           1870         1871           1886         1887           1902         1903           1918         1919           1934         1935           1950         1951           1966         1967           1982         1983           1998         1999           2014         2015           2030         2031           2046         2047</th> | 1806         1807           1822         1823           1838         1839           1854         1855           1870         1871           1886         1887           1902         1903           1918         1919           1934         1935           1950         1951           1966         1967           1982         1983           1998         1999           2014         2015           2030         2031           2046         2047 |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 710       1808       1809       1810       1811       1812       1813       1814       1815       1816       1817       1818       1819       1820       1821         720       1824       1825       1826       1827       1828       1829       1830       1831       1832       1833       1834       1835       1835       1836       1837         730       1840       1841       1842       1844       1845       1846       1847       1848       1849       1850       1851       1852       1853         740       1856       1857       1858       1859       1860       1861       1862       1863       1864       1865       1866       1867       1868       1886       1887       1880       1881       1882       1883       1884       1885         760       1872       1873       1874       1875       1876       1877       1878       1879       1880       1881       1882       1883       1884       1885         760       1872       1971       1972       1973       1894       1975       1976       1971       1917       1941       1942       1943       1944       1945 </td <td>1822       1823         1838       1839         1854       1855         1870       1871         1886       1887         1902       1903         1918       1919         1934       1935         1950       1951         1966       1967         1982       1983         1998       1999         2014       2015         2030       2031         2046       2047</td>                                                                        | 1822       1823         1838       1839         1854       1855         1870       1871         1886       1887         1902       1903         1918       1919         1934       1935         1950       1951         1966       1967         1982       1983         1998       1999         2014       2015         2030       2031         2046       2047                                                                                       |
| 730       1840       1841       1842       1843       1844       1845       1846       1847       1848       1849       1850       1851       1852       1853         740       1856       1857       1858       1859       1860       1861       1862       1863       1864       1865       1866       1867       1880       1881       1882       1883       1884       1885         760       1872       1873       1874       1875       1876       1877       1878       1879       1880       1881       1882       1883       1884       1885         1888       1889       1905       1906       1907       1908       1909       1910       1911       1912       1913       1914       1915       1916       1917         780       1920       1921       1922       1923       1924       1925       1926       1927       1930       1931       1932       1933         740       1951       1954       1955       1956       1957       1958       1959       1940       1941       1942       1943       1944       1945       1946       1947       1948       1949         7A0 <td>1854       1855         1870       1871         1886       1887         1902       1903         1918       1919         1934       1935         1950       1951         1966       1967         1982       1983         1998       1999         2014       2015         2030       2031         2046       2047</td>                                                                                                                                      | 1854       1855         1870       1871         1886       1887         1902       1903         1918       1919         1934       1935         1950       1951         1966       1967         1982       1983         1998       1999         2014       2015         2030       2031         2046       2047                                                                                                                                       |
| 740       1856       1857       1858       1859       1860       1861       1862       1863       1864       1865       1866       1867       1868       1880       1881       1882       1883       1884       1885         760       1888       1889       1890       1891       1872       1873       1874       1875       1876       1877       1878       1879       1880       1881       1882       1883       1884       1885         760       1904       1905       1906       1907       1908       1909       1910       1911       1912       1913       1914       1915       1916       1917         780       1920       1921       1922       1923       1924       1925       1926       1927       1928       1929       1930       1931       1932       1933         790       1936       1937       1938       1939       1940       1941       1942       1943       1944       1945       1946       1947       1948       1949         7A0       1952       1953       1954       1955       1956       1957       1958       1959       1960       1961       1962       1963 </td <td>1870       1871         1886       1887         1902       1903         1918       1919         1934       1935         1950       1951         1966       1967         1982       1983         1998       1999         2014       2015         2030       2031         2046       2047</td>                                                                                                                                                | 1870       1871         1886       1887         1902       1903         1918       1919         1934       1935         1950       1951         1966       1967         1982       1983         1998       1999         2014       2015         2030       2031         2046       2047                                                                                                                                                               |
| 750       1872       1873       1874       1875       1876       1877       1878       1879       1880       1881       1882       1883       1884       1885         760       1888       1889       1890       1891       1892       1893       1894       1895       1896       1897       1898       1899       1900       1901         770       1904       1905       1906       1907       1908       1909       1910       1911       1912       1913       1914       1915       1916       1917         780       1920       1921       1922       1923       1924       1925       1926       1927       1928       1929       1930       1931       1932       1933         790       1936       1937       1938       1939       1940       1941       1942       1943       1944       1945       1946       1947       1948       1949         7A0       1952       1954       1955       1956       1957       1958       1959       1960       1977       1978       1979       1980       1981         7C0       1984       1985       1986       1987       1988       1989 <td>1886         1887           1902         1903           1918         1919           1934         1935           1950         1951           1966         1967           1982         1983           1998         1999           2014         2015           2030         2031           2046         2047</td>                                                                                                                                             | 1886         1887           1902         1903           1918         1919           1934         1935           1950         1951           1966         1967           1982         1983           1998         1999           2014         2015           2030         2031           2046         2047                                                                                                                                             |
| 760       1888       1889       1890       1891       1892       1893       1894       1895       1896       1897       1898       1899       1900       1901         770       1904       1905       1906       1907       1908       1909       1910       1911       1912       1913       1914       1915       1916       1917         780       1920       1921       1922       1923       1924       1925       1926       1927       1928       1929       1930       1931       1932       1933         790       1936       1937       1938       1939       1940       1941       1942       1943       1944       1945       1946       1947       1948       1949         7A0       1952       1953       1954       1955       1956       1957       1958       1959       1960       1961       1962       1963       1964       1965         7B0       1968       1986       1987       1971       1972       1973       1974       1975       1976       1977       1978       1979       1980       1981         7C0       1984       1985       1986       1987       1988 <td>19021903191819191934193519501951196619671982198319981999201420152030203120462047</td>                                                                                                                                                                                                                                                                                                                                                                      | 19021903191819191934193519501951196619671982198319981999201420152030203120462047                                                                                                                                                                                                                                                                                                                                                                      |
| 7701904190519061907190819091910191119121913191419151916191778019201921192219231924192519261927192819291930193119321933790193619371938193919401941194219431944194519461947194819497A0195219531954195519561957195819591960196119621963196419657B0196819691970197119721973197419751976197719781979198019817C0198419851986198719881989199019911992199319941995199619977D0200020012002200320042005200620072008200920102011201220137E0201620172018201920202021202220232024202520262027202820297F02032203320342035205220532054205520562057205820592060206181020642065206620672068208720732074207520762077820208020812                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 191819191934193519501951196619671982198319981999201420152030203120462047                                                                                                                                                                                                                                                                                                                                                                              |
| 780         1920         1921         1922         1923         1924         1925         1926         1927         1928         1929         1930         1931         1932         1933           790         1936         1937         1938         1939         1940         1941         1942         1943         1944         1945         1946         1947         1948         1949           7A0         1952         1953         1954         1955         1956         1957         1958         1959         1960         1961         1962         1963         1964         1965           1968         1969         1970         1971         1972         1973         1974         1975         1976         1977         1978         1979         1980         1981           7C0         1984         1985         1986         1987         1988         1989         1990         1991         1992         1993         1994         1995         1996         1997           7D0         2000         2001         2002         2021         2022         2023         2024         2025         2026         2027         2028         2029                                                                                                                                                                                                                                                                                                                                                                                       | 1934193519501951196619671982198319981999201420152030203120462047                                                                                                                                                                                                                                                                                                                                                                                      |
| 790       1936       1937       1938       1939       1940       1941       1942       1943       1944       1945       1946       1947       1948       1949         7A0       1952       1953       1954       1955       1956       1957       1958       1959       1960       1961       1962       1963       1964       1965         7B0       1988       1969       1970       1971       1972       1973       1974       1975       1976       1977       1978       1979       1980       1981         7C0       1984       1985       1986       1987       1988       1989       1990       1991       1972       1973       1974       1975       1976       1977       1978       1979       1980       1981         7C0       2000       2001       2002       2003       2004       2005       2006       2007       2008       2009       2010       2011       2012       2013         7F0       2032       2033       2034       2035       2054       2057       2058       2059       2060       2061         810       2064       2065       2066       2067       2068 <td>1950       1951         1966       1967         1982       1983         1998       1999         2014       2015         2030       2031         2046       2047</td>                                                                                                                                                                                                                                                                                       | 1950       1951         1966       1967         1982       1983         1998       1999         2014       2015         2030       2031         2046       2047                                                                                                                                                                                                                                                                                       |
| 7A0       1952       1953       1954       1955       1956       1957       1958       1959       1960       1961       1962       1963       1964       1965         7B0       1968       1969       1970       1971       1972       1973       1974       1975       1976       1977       1978       1979       1980       1981         7C0       1984       1985       1986       1987       1988       1989       1990       1991       1972       1973       1974       1975       1976       1977       1978       1979       1980       1981         7C0       1984       1985       1986       1987       1988       1989       1990       1991       1992       1993       1994       1995       1996       1997         7D0       2000       2001       2002       2003       2004       2005       2006       2007       2008       2009       2010       2011       2012       2013         7E0       2016       2017       2018       2019       2020       2021       2022       2023       2042       2042       2043       2044       2045         800       2044       2050 <td>1966         1967           1982         1983           1998         1999           2014         2015           2030         2031           2046         2047</td>                                                                                                                                                                                                                                                                                         | 1966         1967           1982         1983           1998         1999           2014         2015           2030         2031           2046         2047                                                                                                                                                                                                                                                                                         |
| 780196819691970197119721973197419751976197719781979198019817C0198419851986198719881989199019911992199319941995199619977D0200020012002200320042005200620072008200920102011201220137E0201620172018201920202021202220232024202520262027202820297F02032203320342035205420372038203920402041204220432044204580020482049205020512052205320542055205620572058205920602061810206420652066206720682069207020712072207320742075207620778202080208120822083208420852086208720882089209020912092209383020962097209820992110211021102210321042105210621072108210984021122113211421152116211721182119212021212122212321242125 <td< td=""><td>1982198319981999201420152030203120462047</td></td<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1982198319981999201420152030203120462047                                                                                                                                                                                                                                                                                                                                                                                                              |
| 7C0       1984       1985       1986       1987       1988       1989       1990       1991       1992       1993       1994       1995       1996       1997         7D0       2000       2001       2002       2003       2004       2005       2006       2007       2008       2009       2010       2011       2012       2013         7E0       2016       2017       2018       2019       2020       2021       2022       2023       2024       2025       2026       2027       2028       2029         7F0       2032       2033       2034       2035       2036       2037       2038       2039       2040       2041       2042       2043       2044       2045         800       2048       2049       2050       2051       2052       2053       2054       2055       2056       2057       2058       2059       2060       2061         810       2064       2065       2066       2067       2068       2069       2070       2071       2072       2073       2074       2075       2076       2077         820       2080       2081       2082       2083       2085 <td>1998 1999<br/>2014 2015<br/>2030 2031<br/>2046 2047</td>                                                                                                                                                                                                                                                                                                                                                                                                   | 1998 1999<br>2014 2015<br>2030 2031<br>2046 2047                                                                                                                                                                                                                                                                                                                                                                                                      |
| 7D0       2000       2001       2002       2003       2004       2005       2006       2007       2008       2009       2010       2011       2012       2013         7E0       2016       2017       2018       2019       2020       2021       2022       2023       2024       2025       2026       2027       2028       2029         7F0       2032       2033       2034       2035       2056       2037       2038       2039       2040       2041       2042       2043       2044       2044       2044       2044       2044       2045         800       2048       2049       2050       2051       2052       2053       2054       2055       2056       2057       2058       2059       2060       2061         810       2064       2065       2066       2067       2068       2069       2070       2071       2072       2073       2074       2075       2076       2077         820       2080       2081       2082       2083       2084       2085       2086       2087       2088       2089       2090       2091       2092       2093       2109       2103       2104 </td <td>2014 2015<br/>2030 2031<br/>2046 2047</td>                                                                                                                                                                                                                                                                                                                                                                                                  | 2014 2015<br>2030 2031<br>2046 2047                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 7E0         2016         2017         2018         2019         2020         2021         2022         2023         2024         2025         2026         2027         2028         2029           7F0         2032         2033         2034         2035         2036         2037         2038         2039         2040         2041         2042         2043         2044         2044           800         2048         2049         2050         2051         2052         2053         2054         2055         2056         2057         2058         2059         2060         2061           810         2064         2065         2066         2067         2068         2069         2070         2071         2072         2073         2074         2075         2076         2077           820         2080         2081         2082         2083         2084         2085         2086         2087         2088         2089         2090         2091         2092         2093           830         2096         2097         2098         2099         2100         2101         2102         2103         2104         2105         2106         2107 <t< td=""><td>2030 2031<br/>2046 2047</td></t<>                                                                                                                                                                                                                                                                                                                           | 2030 2031<br>2046 2047                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 7F0         2032         2033         2034         2035         2036         2037         2038         2039         2040         2041         2042         2043         2044         2045           800         2048         2049         2050         2051         2052         2053         2054         2055         2056         2057         2058         2059         2060         2061           810         2064         2065         2066         2067         2068         2069         2070         2071         2072         2073         2074         2075         2076         2077           820         2080         2081         2082         2083         2084         2085         2086         2087         2088         2089         2090         2091         2092         2093           830         2096         2097         2098         2099         2100         2101         2102         2103         2104         2105         2106         2107         2108         2109           840         2112         2113         2114         2115         2116         2117         2118         2119         2120         2121         2122         2123 <t< td=""><td>2046 2047</td></t<>                                                                                                                                                                                                                                                                                                                                         | 2046 2047                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 800         2048         2049         2050         2051         2052         2053         2054         2055         2056         2057         2058         2059         2060         2061           810         2064         2065         2066         2067         2068         2069         2070         2071         2072         2073         2074         2075         2076         2077           820         2080         2081         2082         2083         2084         2085         2086         2087         2088         2089         2090         2091         2092         2093           830         2096         2097         2098         2099         2100         2101         2102         2103         2104         2105         2106         2107         2108         2109           840         2112         2113         2114         2115         2116         2117         2118         2119         2120         2121         2122         2123         2124         2125           850         2128         2129         2130         2131         2132         2133         2134         2135         2136         2137         2138         2139 <t< td=""><td></td></t<>                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 810       2064       2065       2066       2067       2068       2069       2070       2071       2072       2073       2074       2075       2076       2077         820       2080       2081       2082       2083       2084       2085       2086       2087       2088       2089       2090       2091       2092       2093         830       2096       2097       2098       2099       2100       2101       2102       2103       2104       2105       2106       2107       2108       2109         840       2112       2113       2114       2115       2116       2117       2118       2119       2120       2121       2122       2123       2124       2125         850       2128       2129       2130       2131       2132       2133       2134       2135       2136       2137       2138       2139       2140       2141         860       2144       2145       2146       2147       2148       2149       2150       2151       2152       2153       2154       2155       2156       2157                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 2062 2063                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 820       2080       2081       2082       2083       2084       2085       2086       2087       2088       2089       2090       2091       2092       2093         830       2096       2097       2098       2099       2100       2101       2102       2103       2104       2105       2106       2107       2108       2109         840       2112       2113       2114       2115       2116       2117       2118       2119       2120       2121       2122       2123       2124       2125         850       2128       2129       2130       2131       2132       2133       2134       2135       2136       2137       2138       2139       2140       2141         860       2144       2145       2146       2147       2148       2149       2150       2151       2152       2153       2154       2155       2156       2157                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 830         2096         2097         2098         2099         2100         2101         2102         2103         2104         2105         2106         2107         2108         2109           840         2112         2113         2114         2115         2116         2117         2118         2119         2120         2121         2122         2123         2124         2125           850         2128         2129         2130         2131         2132         2133         2134         2135         2136         2137         2138         2139         2140         2141           860         2144         2145         2146         2147         2148         2149         2150         2151         2152         2153         2154         2155         2156         2157                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 2078 2079                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 840         2112         2113         2114         2115         2116         2117         2118         2119         2120         2121         2122         2123         2124         2125           850         2128         2129         2130         2131         2132         2133         2134         2135         2136         2137         2138         2139         2140         2141           860         2144         2145         2146         2147         2148         2149         2150         2151         2152         2153         2154         2155         2156         2157                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 2094 2095                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 850         2128         2129         2130         2131         2132         2133         2134         2135         2136         2137         2138         2139         2140         2141           860         2144         2145         2146         2147         2148         2149         2150         2151         2152         2153         2154         2155         2156         2157                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 2110 2111                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 860 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 2126 2127                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2142 2143                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 1 870 1 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 2158 2159                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2174 2175                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 880 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 2190 2191                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2206 2207                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2222 2223                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 8B0         2224         2225         2226         2227         2228         2229         2230         2231         2232         2234         2235         2236         2237                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 2238 2239                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 8C0 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 2254 2255                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 8D0 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 2270 2271                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2286 2287                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 8F0 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 2302 2303                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2318 2319                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2334 2335                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2350 2351                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 930 2352 2353 2354 2355 2356 2 <b>3</b> 57 <b>23</b> 58 2359 2360 2361 2362 2363 2364 2365                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 2366 2367                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2382 2383                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2398 2399                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2414 2415                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 970     2416     2417     2418     2419     2420     2421     2422     2423     2424     2425     2426     2427     2428     2429                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 2430 2431                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 980 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 2446 2447                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2462 2463                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2478 2479                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 9B0         2480         2481         2482         2483         2484         2485         2486         2487         2488         2490         2491         2492         2493                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 2494 2495                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2510 2511                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 9D0         2512         3513         2514         2515         2516         2517         2518         2519         2520         2521         2522         2523         2524         2525                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 2526 2527                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2542 2543                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| PF0     2544     2545     2546     2547     2548     2550     2551     2552     2553     2554     2555     2556     2557                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 2558 2559                                                                                                                                                                                                                                                                                                                                                                                                                                             |

| Г          |              |              |              |              |              |              |              |              |              |              |              |              |              |              |              |              |
|------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|
|            | 0            | 1            | 2            | 3            | 4            | 5            | 6            | 7            | 8            | 9            | Α            | В            | С            | D            | E            | F            |
| A00        | 2560         | 2561         | 2562         | 2563         | 2564         | 2565         | 2566         | 2567         | 2568         | 2569         | 2570         | 2571         | 2572         | 2573         | 2574         | 2575         |
| A10        | 2576         | 2577         | 2578         | 2579         | 2580         | 2581         | 2582         | 2583         | 2584         | 2585         | 2586         | 2587         | 2588         | 2589         | 2590         | 2591         |
| A20        | 2592         | 2593         | 2594         | 2595         | 2596         | 2597         | 2598         | 2599         | 2600         | 2601         | 2602         | 2603         | 2604         | 2605         | 2606         | 2607         |
| A30        | 2608         | 2609         | 2610         | 2611         | 2612         | 2613         | 2614         | 2615         | 2616         | 2617         | 2618         | 2619         | 2620         | 2621         | 2622         | 2623         |
| A40        | 2624         | 2625         | 2626         | 2627         | 2628         | 2629         | 2630         | 2631         | 2632         | 2633         | 2634         | 2635         | 2636         | 2637         | 2638         | 2639         |
| A50<br>A60 | 2640<br>2656 | 2641<br>2657 | 2642<br>2658 | 2643<br>2659 | 2644         | 2645         | 2646         | 2647         | 2648         | 2649         | 2650         | 2651         | 2652         | 2653         | 2654         | 2655         |
| A70        | 2636         | 2673         | 2636         | 2639         | 2660<br>2676 | 2661<br>2677 | 2662<br>2678 | 2663<br>2679 | 2664<br>2680 | 2665<br>2681 | 2666<br>2682 | 2667<br>2683 | 2668<br>2684 | 2669<br>2685 | 2670<br>2686 | 2671<br>2687 |
| ~/0        | 2072         | 20/3         | 2074         | 2075         | 2070         | 20//         | 2070         | 2077         | 2000         | 2001         | 2002         | 2005         | 2004         | 2000         | 2000         | 200/         |
| A80        | 2688         | 2689         | 2690         | 2691         | 2692         | 2693         | 2694         | 2695         | 2696         | 2697         | 2698         | 2699         | 2700         | 2701         | 2702         | 2703         |
| A90        | 2704         | 2705         | 2706         | 2707         | 2708         | 2709         | 2710         | 2711         | 2712         | 2713         | 2714         | 2715         | 2716         | 2717         | 2718         | 2719         |
| AA0        | 2720         | 2721         | 2722         | 2723         | 2724         | 2725         | 2726         | 2727         | 2728         | 2729         | 2730         | 2731         | 2732         | 2733         | 2734         | 2735         |
| ABO        | 2736         | 2737         | 2738         | 2739         | 2740         | 2741         | 2742         | 2743         | 2744         | 2745         | 2746         | 2747         | 2748         | 2749         | 2750         | 2751         |
| AC0        | 2752         | 2753         | 2754         | 2755         | 2756         | 2757         | 2758         | 2759         | 2760         | 2761         | 2762         | 2763         | 2764         | 2765         | 2766         | 2767         |
| AD0        | 2768         | 2769         | 2770         | 2771         | 2772         | 2773         | 2774         | 2775         | 2776         | 2777         | 2778         | 2779         | 2780         | 2781         | 2782         | 2783         |
| AE0        | 2784         | 2785         | 2786         | 2787         | 2788         | 2789         | 2790         | 2791         | 2792         | 2793         | 2794         | 2795         | 27 96        | 2797         | 27 98        | 2799         |
| AF0        | 2800         | 2801         | 2802         | 2803         | 2804         | 2805         | 2806         | 2807         | 2808         | 2809         | 2810         | 2811         | 2812         | 2813         | 2814         | 2815         |
| BOO        | 2816         | 2817         | 2818         | 2819         | 2820         | 2821         | 2822         | 2823         | 2824         | 2825         | 2826         | 2827         | 2828         | 2829         | 2830         | 2831         |
| B10        | 2832         | 2833         | 2834         | 2835         | 2836         | 2837         | 2838         | 2839         | 2840         | 2841         | 2842         | 2843         | 2844         | 2845         | 2846         | 2847         |
| B20        | 2848         | 2849         | 2850         | 2851         | 2852         | 2853         | 2854         | 2855         | 2856         | 2857         | 2858         | 2859         | 2860         | 2861         | 2862         | 2863         |
| B30        | 2864         | 2865         | 2866         | 2867         | 2868         | 2869         | 2870         | 2871         | 2872         | 2873         | 2874         | 2875         | 2876         | 2877         | 2878         | 2879         |
| B40        | 2880         | 2881         | 2882         | 2883         | 2884         | 2885         | 2886         | 2887         | 2888         | 2889         | 2890         | 2891         | 2892         | 2893         | 2894         | 2895         |
| B50        | 2896         | 2897         | 2898         | 2899         | 2900         | 2901         | 2902         | 2903         | 2904         | 2905         | 2906         | 2907         | 2908         | 2909         | 2910         | 2911         |
| B60        | 2912         | 2913         | 2914         | 2915         | 2916         | 2917         | 2918         | 2919         | 2920         | 2921         | 2922         | 2923         | 2924         | 2925         | 2926         | 2927         |
| B70        | 2928         | 2929         | 2930         | 2931         | 2932         | 2933         | 2934         | 2935         | 2936         | 2937         | 2938         | 2939         | 2940         | 2941         | 2942         | 2943         |
| B80        | 2944         | 2945         | 2946         | 2947         | 2948         | 2949         | 2950         | 2951         | 2952         | 2953         | 2954         | 2955         | 2956         | 2957         | 2958         | 2959         |
| B90        | 2960         | 2961         | 2962         | 2963         | 2964         | 2965         | 2966         | 2967         | 2968         | 2969         | 2970         | 2971         | 2972         | 2973         | 2974         | 2975         |
| BAO        | 2976         | 2977         | 2978         | 2979         | 2980         | 2981         | 2982         | 2983         | 2984         | 2985         | 2986         | 2987         | 2988         | 2989         | 2990         | 2991         |
| BBO        | 2992         | 2993         | 2994         | 2995         | 2996         | 2997         | 2998         | 2999         | 3000         | 3001         | 3002         | 3003         | 3004         | 3005         | 3006         | 3007         |
| BCO        | 3008         | 3009         | 3010         | 3011         | 3012         | 3013         | 3014         | 3015         | 3016         | 3017         | 3018         | 3019         | 3020         | 3021         | 3022         | 3023         |
| BDO        | 3024         | 3025         | 3026         | 3027         | 3028         | 3029         | 3030         | 3031         | 3032         | 3033         | 3034         | 3035         | 3036         | 3037         | 3038         | 3039         |
| BEO        | 3040         | 3041         | 3042         | 3043         | 3044         | 3045         | 3046         | 3047         | 3048         | 3049         | 3050         | 3051         | 3052         | 3053         | 3054         | 3055         |
| BFO        | 3056         | 3057         | 3058         | 3059         | 3060         | 3061         | 3062         | 3063         | 3064         | 3065         | 3066         | 3067         | 3068         | 3069         | 3070         | 3071         |
| C00        | 3072         | 3073         | 3074         | 3075         | 3076         | 3077         | 3078         | 3079         | 3080         | 3081         | 3082         | 3083         | 3084         | 3085         | 3086         | 3087         |
| C10        | 3088         | 3089         | 3090         | 3091         | 3092         | 3093         | 3094         | 3095         | 3096         | 3097         | 3098         | 3099         | 3100         | 3101         | 3102         | 3103         |
| C20<br>C30 | 3104<br>3120 | 3105<br>3121 | 3106<br>3122 | 3107<br>3123 | 3108<br>3124 | 3109<br>3125 | 3110<br>3126 | 3111<br>3127 | 3112<br>3128 | 3113<br>3129 | 3114<br>3130 | 3115<br>3131 | 3116<br>3132 | 3117<br>3133 | 3118<br>3134 | 3119<br>3135 |
|            | . 3120       | 5121         | 5122         | 5125         | 5124         | 5125         | 5120         |              | 5120         |              | 5150         |              | 5152         | 5155         |              |              |
| C40        | 3136         | 3137         | 3138         | 3139         | 3140         | 3141         | 3142         | 3143         | 3144         | 3145         | 3146         | 3147         | 3148         | 3149         | 3150         | 3151         |
| C50        | 3152         | 3153         | 3154         | 3155         | 3156         | 3157         | 3158         | 3159         | 3160         | 3161         | 3162         | 3163         | 3164         | 3165         | 3166         | 3167         |
| C60        | 3168         | 3169         | 3170         | 3171         | 3172         | 3173         | 3174         | 3175         | 3176         | 3177         | 3178         | 3179         | 3180         | 3181         | 3182         | 3183         |
| C70        | 3184         | 3185         | 3186         | 3187         | 3188         | 3189         | 3190         | 3191         | 3192         | 3193         | 3194         | 3195         | 3196         | 3197         | 3198         | 3199         |
| C80        | 3200         | 3201         | 3202         | 3203         | 3204         | 3205         | 3206         | 3207         | 3208         | 3209         | 3210         | 3211         | 3212         | 3213         | 3214         | 3215         |
| C90        | 3216         | 3217         | 3218         | 3219         | 3220         | 3221         | 3222         | 3223         | 3224         | 3225         | 3226         | 3227         | 3228         | 3229         | 3230         | 3231         |
| CA0        | 3232         | 3233         | 3234         | 3235         | 3236         | 3237         | 3238         | 3239         | 3240         | 3241         | 3242         | 3243         | 3244         | 3245         | 3246         | 3247         |
| СВО        | 3248         | 3249         | 3250         | 3251         | 3252         | 3253         | 3254         | 3255         | 3256         | 3257         | 3258         | 3259         | 3260         | 3261         | 3262         | 3263         |
| CC0        | 3264         | 3265         | 3266         | 3267         | 3268         | 3269         | 3270         | 3271         | 3272         | 3273         | 3274         | 3275         | 3276         | 3277         | 3278         | 3279         |
| CD0        | 3280         | 3281         | 3282         | 3283         | 3284         | 3285         | 3286         | 3287         | 3288         | 3289         | 3290         | 3291         | 3292         | 3293         | 3294         | 3295         |
| CE0        | 3296         | 3297         | 3298         | 3299         | 3300         | 3301         | 3302         | 3303         | 3304         | 3305         | 3306         | 3307         | 3308         | 3309         | 3310         | 3311         |
| CF0        | 3312         | 3313         | 3314         | 3315         | 3316         | 3317         | 3318         | 3319         | 3320         | 3321         | 3322         | 3323         | 3324         | 3325         | 3326         | 3327         |

|     |      | 1            | 2    | 3             | 4    | 5    | 6            | 7    | 8    | 9    | Α    | В     | С    | D            | E            | F    |
|-----|------|--------------|------|---------------|------|------|--------------|------|------|------|------|-------|------|--------------|--------------|------|
| D00 | 3328 | 3329         | 3330 | 3331          | 3332 | 3333 | 3334         | 3335 | 3336 | 3337 | 3338 | 3339  | 3340 | 3341         | 3342         | 3343 |
| D10 | 3344 | 3345         | 3346 | 3347          | 3348 | 3349 | 3350         | 3351 | 3352 | 3353 | 3354 | 3355  | 3356 | 3357         | 3358         | 3359 |
| D20 | 3360 | 3361         | 3362 | 3363          | 3364 | 3365 | 3366<br>3382 | 3367 | 3368 | 3369 | 3370 | 3371  | 3372 | 3373         | 3374<br>3390 | 3375 |
| D30 | 3376 | 3377         | 3378 | 3379          | 3380 | 3381 | 3382         | 3383 | 3384 | 3385 | 3386 | 3387  | 3388 | 3389         | 3390         | 3391 |
| D40 | 3392 | 3393         | 3394 | 3395          | 3396 | 3397 | 3398         | 3399 | 3400 | 3401 | 3402 | 3403  | 3404 | 3405         | 3406         | 3407 |
| D50 | 3408 | 3409         | 3410 | 3411          | 3412 | 3413 | 3414         | 3415 | 3416 | 3417 | 3418 | 3419  | 3420 | 3421         | 3422         | 3423 |
| D60 | 3424 | 3425         | 3426 | 3427          | 3428 | 3429 | 3430         | 3431 | 3432 | 3433 | 3434 | 3435  | 3436 | 3437         | 3438         | 3439 |
| D70 | 3440 | 3441         | 3442 | 3443          | 3444 | 3445 | 3446         | 3447 | 3448 | 3449 | 3450 | 3451  | 3452 | 3453         | 3454         | 3455 |
| D80 | 3456 | <b>34</b> 57 | 3458 | 3459          | 3460 | 3461 | 3462         | 3463 | 3464 | 3465 | 3466 | 3467  | 3468 | 3469         | 3470         | 3471 |
| D90 | 3472 | 3473         | 3474 | 3475          | 3476 | 3477 | 3478         | 3479 | 3480 | 3481 | 3482 | 3483  | 3484 | 3485         | 3486         | 3487 |
| DA0 | 3488 | 3489         | 3490 | 3491          | 3492 | 3493 | 3494         | 3495 | 3496 | 3497 | 3498 | 3499  | 3500 | 3501         | 3502         | 3503 |
| DBO | 3504 | 3505         | 3506 | 3507          | 3508 | 3509 | 3510         | 3511 | 3512 | 3513 | 3514 | 3515  | 3516 | 3517         | 3518         | 3519 |
| DC0 | 3520 | 3521         | 3522 | 3523          | 3524 | 3525 | 3526         | 3527 | 3528 | 3529 | 3530 | 3531  | 3532 | 3533         | 3534         | 3535 |
| DD0 | 3536 | 3537         | 3538 | 3539          | 3540 | 3541 | 3542         | 3543 | 3544 | 3545 | 3546 | 3547  | 3548 | 3549         | 3550         | 3551 |
| DEO | 3552 | 3553         | 3554 | 3555          | 3556 | 3557 | 3558         | 3559 | 3560 | 3561 | 3562 | 3563  | 3564 | 3565         | 3566         | 3567 |
| DF0 | 3568 | 3569         | 3570 | 3571          | 3572 | 3573 | 3574         | 3575 | 3576 | 3577 | 3578 | 3579  | 3580 | 3581         | 3582         | 3583 |
| E00 | 3584 | 3585         | 3586 | 3587          | 3588 | 3589 | 3590         | 3591 | 3592 | 3593 | 3594 | 3595  | 3596 | 3597         | 3598         | 3599 |
| E10 | 3600 | 3601         | 3602 | 3603          | 3604 | 3605 | 3606         | 3607 | 3608 | 3609 | 3610 | 3611  | 3612 | 3613         | 3614         | 3615 |
| E20 | 3616 | 3617         | 3618 | 3619          | 3620 | 3621 | 3622         | 3623 | 3624 | 3625 | 3626 | 3627  | 3628 | 3629         | 3630         | 3631 |
| E30 | 3632 | 3633         | 3634 | 36 <b>3</b> 5 | 3636 | 3637 | 3638         | 3639 | 3640 | 3641 | 3642 | 3643  | 3644 | <b>36</b> 45 | 3646         | 3647 |
| E40 | 3648 | 3649         | 3650 | 3651          | 3652 | 3653 | 3654.        | 3655 | 3656 | 3657 | 3658 | 3659  | 3660 | 3661         | 3662         | 3663 |
| E50 | 3664 | 3665         | 3666 | 3667          | 3668 | 3669 | 3670         | 3671 | 3672 | 3673 | 3674 | 3675  | 3676 | 3677         | 3678         | 3679 |
| E60 | 3680 | 3681         | 3682 | 3683          | 3684 | 3685 | 3686         | 3687 | 3688 | 3689 | 3690 | 3691  | 3692 | 3693         | 3694         | 3695 |
| E70 | 3696 | 3697         | 3698 | 3699          | 3700 | 3701 | 3702         | 3703 | 3704 | 3705 | 3706 | 3707  | 3708 | 3709         | 3710         | 3711 |
| E80 | 3712 | 3713         | 3714 | <b>3</b> 715  | 3716 | 3717 | 3718         | 3719 | 3720 | 3721 | 3722 | 3723  | 3724 | 3725         | 3726         | 3727 |
| E90 | 3728 | 3729         | 3730 | 3731          | 3732 | 3733 | 3734         | 3735 | 3736 | 3737 | 3738 | 3739  | 3740 | 3741         | 3742         | 3743 |
| EA0 | 3744 | 3745         | 3746 | 3747          | 3748 | 3749 | 3750         | 3751 | 3752 | 3753 | 3754 | 3755  | 3756 | 3757         | 3758         | 3759 |
| EBO | 3760 | 3761         | 3762 | 3763          | 3764 | 3765 | 3766         | 3767 | 3768 | 3769 | 3770 | 377 1 | 3772 | 3773         | 3774         | 3775 |
| EC0 | 3776 | 3777         | 3778 | 3779          | 3780 | 3781 | 3782         | 3783 | 3784 | 3785 | 3786 | 3787  | 3788 | 3789         | 3790         | 3791 |
| ED0 | 3792 | 3793         | 3794 | 3795          | 3796 | 3797 | 3798         | 3799 | 3800 | 3801 | 3802 | 3803  | 3804 | 3805         | 3806         | 3807 |
| EEO | 3808 | 3809         | 3810 | 3811          | 3812 | 3813 | 3814         | 3815 | 3816 | 3817 | 3818 | 3819  | 3820 | 3821         | 3822         | 3823 |
| EFO | 3824 | 3825         | 3826 | 3827          | 3828 | 3829 | 3830         | 3831 | 3832 | 3833 | 3834 | 3835  | 3836 | 3837         | 3838         | 3839 |
| F00 | 3840 | 3841         | 3842 | 3843          | 3844 | 3845 | 3846         | 3847 | 3848 | 3849 | 3850 | 3851  | 3852 | 3853         | 3854         | 3855 |
| F10 | 3856 | 3857         | 3858 | 3859          | 3860 | 3861 | 3862         | 3863 | 3864 | 3865 | 3866 | 3867  | 3868 | 3869         | 3870         | 3871 |
| F20 | 3872 | 3873         | 3874 | 3875          | 3876 | 3877 | 3878         | 3879 | 3880 | 3881 | 3882 | 3883  | 3884 | 3885         | 3886         | 3887 |
| F30 | 3888 | 3889         | 3890 | 3891          | 3892 | 3893 | 3894         | 3895 | 3896 | 3897 | 3898 | 3899  | 3900 | 3901         | 3902         | 3903 |
| F40 | 3904 | 3905         | 3906 | 3907          | 3908 | 3909 | 3910         | 3911 | 3912 | 3913 | 3914 | 3915  | 3916 | 3917         | 3918         | 3919 |
| F50 | 3920 | 3921         | 3922 | 3923          | 3924 | 3925 | 3926         | 3927 | 3928 | 3929 | 3930 | 3931  | 3932 | 3933         | 3934         | 3935 |
| F60 | 3936 | 3937         | 3938 | 3939          | 3940 | 3941 | 3942         | 3943 | 3944 | 3945 | 3946 | 3947  | 3948 | 3949         | 3950         | 3951 |
| F70 | 3952 | 3953         | 3954 | 3955          | 3956 | 3957 | 3958         | 3959 | 3960 | 3961 | 3962 | 3963  | 3964 | 3965         | 3966         | 3967 |
| F80 | 3968 | 3969         | 3970 | 3971          | 3972 | 3973 | 3974         | 3975 | 3976 | 3977 | 3978 | 3979  | 3980 | 3981         | 3982         | 3983 |
| F90 | 3984 | 3985         | 3986 | 3987          | 3988 | 3989 | 3990         | 3991 | 3992 | 3993 | 3994 | 3995  | 3996 | 3997         | 3998         | 3999 |
| FA0 | 4000 | 4001         | 4002 | 4003          | 4004 | 4005 | 4006         | 4007 | 4008 | 4009 | 4010 | 4011  | 4012 | 4013         | 4014         | 4015 |
| FBO | 4016 | 4017         | 4018 | 4019          | 4020 | 4021 | 4022         | 4023 | 4024 | 4025 | 4026 | 4027  | 4028 | 4029         | 4030         | 4031 |
| FCO | 4032 | 4033         | 4034 | 4035          | 4036 | 4037 | 4038         | 4039 | 4040 | 4041 | 4042 | 4043  | 4044 | 4045         | 4046         | 4047 |
| FD0 | 4048 | 4049         | 4050 | 4051          | 4052 | 4053 | 4054         | 4055 | 4056 | 4057 | 4058 | 4059  | 4060 | 4061         | 4062         | 4063 |
| FEO | 4064 | 4065         | 4066 | 4067          | 4068 | 4069 | 4070         | 4071 | 4072 | 4073 | 4074 | 4075  | 4076 | 4077         | 4078         | 4079 |
| FFO | 4080 | 4081         | 4082 | 4083          | 4084 | 4085 | 4086         | 4087 | 4088 | 4089 | 4090 | 4091  | 4092 | 4093         | 4094         | 4095 |

# HEXADECIMAL-DECIMAL FRACTION CONVERSION TABLE

| Hexadecimal                  | Decimal                      | Hexadecimal                  | Decimal                      | Hexadecimal                  | Decimal                      | Hexadecimal                  | Decimal                      |
|------------------------------|------------------------------|------------------------------|------------------------------|------------------------------|------------------------------|------------------------------|------------------------------|
| .00 00 00 00                 | .00000 00000                 | .40 00 00 00                 | .25000 00000                 | .80 00 00 00                 | .50000 00000                 | .C0 00 00 00                 | .75000 00000                 |
| .01 00 00 00                 | .00390 62500                 | .41 00 00 00                 | .25390 62500                 | .81 00 00 00                 | .50390 62500                 | .C1 00 00 00                 | .75390 62500                 |
| .02 00 00 00                 | .00781 25000                 | .42 00 00 00                 | .25781 25000                 | .82 00 00 00                 | .50781 25000                 | .C2 00 00 00                 | .75781 25000                 |
| .03 00 00 00                 | .01171 87500                 | .43 00 00 00                 | .26171 87500                 | .83 00 00 00                 | .51171 87500                 | .C3 00 00 00                 | .76171 87500                 |
| .04 00 00 00                 | .01562 50000                 | .44 00 00 00                 | .26562 50000                 | .84 00 00 00                 | .51562 50000                 | .C4 00 00 00                 | .76562 50000                 |
| .05 00 00 00 .06 00 00 00    | .01953 12500<br>.02343 75000 | .45 00 00 00                 | .26953 12500                 | .85 00 00 00                 | .51953 12500                 | .C5 00 00 00                 | .76953 12500                 |
| .07 00 00 00                 | .02734 37500                 | .46 00 00 00<br>.47 00 00 00 | .27343 75000<br>.27734 37500 | .86 00 00 00<br>.87 00 00 00 | .52343 75000<br>.52734 37500 | .C6 00 00 00                 | .77343 75000                 |
| .08 00 00 00                 | .03125 00000                 | .48 00 00 00                 | .28125 00000                 | .88 00 00 00                 | .53125 00000                 | .C7 00 00 00<br>.C8 00 00 00 | .77734 37500<br>.78125 00000 |
| .09 00 00 00                 | .03515 62500                 | .49 00 00 00                 | .28515 62500                 | .89 00 00 00                 | .53515 62500                 | .C9 00 00 00                 | .78515 62500                 |
| .0A 00 00 00                 | .03906 25000                 | .4A 00 00 00                 | .28906 25000                 | .8A 00 00 00                 | .53906 25000                 | .CA 00 00 00                 | .78906 25000                 |
| .0B 00 00 00                 | .04296 87500                 | .4B 00 00 00                 | .29296 87500                 | .8B 00 00 00                 | .54296 87500                 | .CB 00 00 00                 | .79296 87500                 |
| .0C 00 00 00                 | .04687 50000                 | .4C 00 00 00                 | .29687 50000                 | .8C 00 00 00                 | .54687 50000                 | .CC 00 00 00                 | .79687 50000                 |
| .0D 00 00 00                 | .05078 12500                 | .4D 00 00 00                 | .30078 12500                 | .8D 00 00 00                 | .55078 12500                 | .CD 00 00 00                 | .80078 12500                 |
| .0E 00 00 00                 | .05468 75000                 | .4E 00 00 00                 | .30468 75000                 | .8E 00 00 00                 | .55468 75000                 | .CE 00 00 00                 | .80468 75000                 |
| .0F 00 00 00                 | .05859 37500                 | .4F 00 00 00                 | .30859 37500                 | .8F 00 00 00                 | .55859 37500                 | .CF 00 00 00                 | .80859 37500                 |
| .10 00 00 00                 | .06250 00000                 | .50 00 00 00                 | .31250 00000                 | .90 00 00 00                 | .56250 00000                 | .D0 00 00 00                 | .81250 00000                 |
| .11 00 00 00                 | .06640 62500                 | .51 00 00 00                 | .31640 62500                 | .91 00 00 00                 | .56640 62500                 | .D1 00 00 00                 | .81640 62500                 |
| .12 00 00 00                 | .07031 25000                 | .52 00 00 00                 | .32031 25000                 | .92 00 00 00                 | .57031 25000                 | .D2 00 00 00                 | .82031 25000                 |
| .13 00 00 00                 | .07421 87500                 | .53 00 00 00                 | .32421 87500                 | .93 00 00 00                 | .57421 87500                 | .D3 00 00 00                 | .82421 87500                 |
| .14 00 00 00                 | .07812 50000                 | .54 00 00 00                 | .32812 50000                 | .94 00 00 00                 | .57812 50000                 | .D4 00 00 00                 | .82812 50000                 |
| .15 00 00 00                 | .08203 12500<br>.08593 75000 | .55 00 00 00                 | .33203 12500<br>.33593 75000 | .95 00 00 00                 | .58203 12500                 | .D5 00 00 00                 | .83203 12500                 |
| .17 00 00 00                 | .08984 37500                 | .57 00 00 00                 | .33984 37500                 | .96 00 00 00<br>.97 00 00 00 | .58593 75000<br>.58984 37500 | .D6 00 00 00<br>.D7 00 00 00 | .83593 75000<br>.83984 37500 |
| .18 00 00 00                 | .09375 00000                 | .58 00 00 00                 | .34375 00000                 | .98 00 00 00                 | .59375 00000                 | .D8 00 00 00                 | .84375 00000                 |
| .19 00 00 00                 | .09765 62500                 | .59 00 00 00                 | .34765 62500                 | .99 00 00 00                 | .59765 62500                 | .D9 00 00 00                 | .84765 62500                 |
| .1A 00 00 00                 | .10156 25000                 | .5A 00 00 00                 | .35156 25000                 | .9A 00 00 00                 | .60156 25000                 | .DA 00 00 00                 | .85156 25000                 |
| .18 00 00 00                 | .10546 87500                 | .5B 00 00 00                 | .35546 87500                 | .9B 00 00 00                 | .60546 87500                 | .DB 00 00 00                 | .85546 87500                 |
| .1C 00 00 00                 | .10937 50000                 | .5C 00 00 00                 | .35937 50000                 | .9C 00 00 00                 | .60937 50000                 | .DC 00 00 00                 | .85937 50000                 |
| .1D 00 00 00                 | .11328 12500                 | .5D 00 00 00                 | .36328 12500                 | .9D 00 00 00                 | .61328 12500                 | .DD 00 00 00                 | .86328 12500                 |
| .1E 00 00 00                 | .11718 75000                 | .5E 00 00 00                 | .36718 75000                 | .9E 00 00 00                 | .61718 75000                 | .DE 00 00 00                 | .86718 75000                 |
| .1F 00 00 00                 | .12109 37500                 | .5F 00 00 00                 | .37109 37500                 | .9F 00 00 00                 | .62109 37500                 | .DF 00 00 00                 | .87109 37500                 |
| .20 00 00 00                 | .12500 00000                 | .60 00 00 00                 | .37500 00000                 | .A0 00 00 00                 | .62500 00000                 | .EO 00 00 00                 | .87500 00000                 |
| .21 00 00 00                 | .12890 62500                 | .61 00 00 00                 | .37890 62500                 | .A1 00 00 00                 | .62890 62500                 | .E1 00 00 00                 | .87890 62500                 |
| .22 00 00 00                 | .13281 25000                 | .62 00 00 00                 | .38281 25000                 | .A2 00 00 00                 | .63281 25000                 | .E2 00 00 00                 | .88281 25000                 |
| .23 00 00 00                 | .13671 87500                 | .63 00 00 00                 | .38671 87500                 | .A3 00 00 00                 | .63671 87500                 | .E3 00 00 00                 | .88671 87500                 |
| .24 00 00 00                 | .14062 50000<br>.14453 12500 | .64 00 00 00<br>.65 00 00 00 | .39062 50000<br>.39453 12500 | .A4 00 00 00<br>.A5 00 00 00 | .64062 50000<br>.64453 12500 | .E4 00 00 00<br>.E5 00 00 00 | .89062 50000<br>.89453 12500 |
| .26 00 00 00                 | .14843 75000                 | .66 00 00 00                 | .39843 75000                 | .A6 00 00 00                 | .64843 75000                 | .E6 00 00 00                 | .89843 75000                 |
| .27 00 00 00                 | .15234 37500                 | .67 00 00 00                 | .40234 37500                 | .A7 00 00 00                 | .65234 37500                 | .E7 00 00 00                 | .90234 37500                 |
| .28 00 00 00                 | .15625 00000                 | .68 00 00 00                 | .40625 00000                 | .A8 00 00 00                 | .65625 00000                 | .E8 00 00 00                 | .90625 00000                 |
| .29 00 00 00                 | .16015 62500                 | .69 00 00 00                 | .41015 62500                 | .A9 00 00 00                 | .66015 62500                 | .E9 00 00 00                 | .91015 62500                 |
| .2A 00 00 00                 | .16406 25000                 | .6A 00 00 00                 | .41406 25000                 | .AA 00 00 00                 | .66406 25000                 | .EA 00 00 00                 | .91406 25000                 |
| .2B 00 00 00                 | .16796 87500                 | .6B 00 00 00                 | .41795 87500                 | .AB 00 00 00                 | .66796 87500                 | .EB 00 00 00                 | .91796 87500                 |
| .2C 00 00 00                 | .17187 50000                 | .6C 00 00 00                 | .42187 50000                 | .AC 00 00 00                 | .67187 50000                 | .EC 00 00 00                 | .92187 50000                 |
| .2D 00 00 00<br>.2E 00 00 00 | .17578 12500<br>.17968 75000 | .6D 00 00 00                 | .42578 12500<br>.42968 75000 | .AD 00 00 00                 | .67578 12500                 | .ED 00 00 00                 | .92578 12500                 |
| .2E 00 00 00<br>.2F 00 00 00 | .18359 37500                 | .6E 00 00 00<br>.6F 00 00 00 | .42968 75000                 | .AE 00 00 00<br>.AF 00 00 00 | .67968 75000<br>.68359 37500 | .EE 00 00 00<br>.EF 00 00 00 | .92968 75000<br>.93359 37500 |
|                              |                              |                              |                              |                              |                              |                              |                              |
| .30 00 00 00                 | .18750 00000                 | .70 00 00 00                 | .43750 00000                 | .B0 00 00 00                 | .68750 00000                 | .F0 00 00 00                 | .93750 00000                 |
| .31 00 00 00<br>.32 00 00 00 | .19140 62500<br>.19531 25000 | .71 00 00 00<br>.72 00 00 00 | .44140 62500                 | .B1 00 00 00                 | .69140 62500                 | .F1 00 00 00                 | .94140 62500                 |
| .32 00 00 00                 | .19921 87500                 | .73 00 00 00                 | .44531 25000<br>.44921 87500 | .B2 00 00 00<br>.B3 00 00 00 | .69531 25000<br>.69921 87500 | .F2 00 00 00<br>.F3 00 00 00 | .94531 25000<br>.94921 87500 |
| .34 00 00 00                 | .20312 50000                 | .74 00 00 00                 | .45312 50000                 | .B3 00 00 00                 | .70312 50000                 | .F4 00 00 00                 | .95312 50000                 |
| .35 00 00 00                 | .20703 12500                 | .75 00 00 00                 | .45703 12500                 | .B5 00 00 00                 | .70703 12500                 | .F5 00 00 00                 | .95703 12500                 |
| .36 00 00 00                 | .21093 75000                 | .76 00 00 00                 | .46093 75000                 | .B6 00 00 00                 | .71093 75000                 | .F6 00 00 00                 | .96093 75000                 |
| .37 00 00 00                 | .21484 37500                 | .77 00 00 00                 | .46484 37500                 | .B7 00 00 00                 | .71484 37500                 | .F7 00 00 00                 | .96484 37500                 |
| .38 00 00 00                 | .21875 00000                 | .78 00 00 00                 | .46875 00000                 | .B8 00 00 00                 | .71875 00000                 | .F8 00 00 00                 | .96875 00000                 |
| .39 00 00 00                 | .22265 62500                 | .79 00 00 00                 | .47265 62500                 | .89 00 00 00                 | .72265 62500                 | .F9 00 00 00                 | .97265 62500                 |
| .3A 00 00 00                 | .22656 25000                 | .7A 00 00 00                 | .47656 25000                 | .BA 00 00 00                 | .72656 25000                 | .FA 00 00 00                 | .97656 25000                 |
| .3B 00 00 00                 | .23046 87500                 | .7B 00 00 00                 | .48046 87500                 | .BB 00 00 00                 | .73046 87500                 | .FB 00 00 00                 | .98046 87500                 |
| .3C 00 00 00<br>.3D 00 00 00 | .23437 50000<br>.23828 12500 | .7C 00 00 00<br>.7D 00 00 00 | .48437 50000<br>.48828 12500 | .BC 00 00 00                 | .73437 50000                 | .FC 00 00 00                 | .98437 50000                 |
| .3D 00 00 00                 | .24218 75000                 | .7E 00 00 00                 | .49218 75000                 | .BD 00 00 00<br>.BE 00 00 00 | .73828 12500<br>.74218 75000 | .FD 00 00 00<br>.FE 00 00 00 | .98828 12500<br>.99218 75000 |
| .3F 00 00 00                 | .24609 37500                 | .7F 00 00 00                 | .49609 37500                 | .BF 00 00 00                 | .74609 37500                 | .FF 00 00 00                 | .99609 37500                 |
|                              |                              | L                            |                              |                              |                              | L                            |                              |

## HEXADECIMAL-DECIMAL FRACTION CONVERSION TABLE (cont.)

| Hexadecimal                  | Decimal                      | Hexadecimal                  | Decimal                      | Hexadecimal                  | Decimal                      | Hexadecimal                  | Decimal                      |
|------------------------------|------------------------------|------------------------------|------------------------------|------------------------------|------------------------------|------------------------------|------------------------------|
| .00 00 00 00                 | .00000 00000                 | .00 40 00 00                 | .00097 65625                 | .00 80 00 00                 | .00195 31250                 | .00 C0 00 00                 | .00292 96875                 |
| .00 01 00 00                 | .00001 52587                 | .00 41 00 00                 | .00099 18212                 | .00 81 00 00                 | .00196 83837                 | .00 C1 00 00                 | .00294 49462                 |
| .00 02 00 00                 | .00003 05175                 | .00 42 00 00                 | .00100 70800                 | .00 82 00 00                 | .00198 36425                 | .00 C2 00 00                 | .00296 02050                 |
| .00 03 00 00                 | .00004 57763                 | .00 43 00 00                 | .00102 23388                 | .00 83 00 00                 | .00199 89013                 | .00 C3 00 00                 | .00297 54638                 |
| .00 04 00 00                 | .00006 10351                 | .00 44 00 00                 | .00103 75976                 | .00 84 00 00<br>.00 85 00 00 | .00201 41601<br>.00202 94189 | .00 C4 00 00<br>.00 C5 00 00 | .00299 07225<br>.00300 59814 |
| .00 05 00 00<br>.00 06 00 00 | .00007 62939<br>.00009 15527 | .00 45 00 00<br>.00 46 00 00 | .00105 28564<br>.00106 81152 | .00 85 00 00                 | .00202 94189                 | .00 C5 00 00                 | .00302 12402                 |
| .00 07 00 00                 | .00010 68115                 | .00 48 00 00                 | .00108 33740                 | .00 87 00 00                 | .00205 99365                 | .00 C7 00 00                 | .00303 64990                 |
| .00 08 00 00                 | .00012 20703                 | .00 48 00 00                 | .00109 86328                 | .00 88 00 00                 | .00207 51953                 | .00 C8 00 00                 | .00305 17578                 |
| .00 09 00 00                 | .00013 73291                 | .00 49 00 00                 | .00111 38916                 | .00 89 00 00                 | .00209 04541                 | .00 C9 00 00                 | .00306 70166                 |
| .00 0A 00 00                 | .00015 25878                 | .00 4A 00 00                 | .00112 91503                 | .00 8A 00 00                 | .00210 57128                 | .00 CA 00 00                 | .00308 22753                 |
| .00 0B 00 00                 | .00016 78466                 | .00 4B 00 00                 | .00114 44091                 | .00 88 00 00                 | .00212 09716                 | .00 CB 00 00                 | .00309 75341                 |
| .00 0C 00 00                 | .00018 31054                 | .00 4C 00 00                 | .00115 96679                 | .00 8C 00 00                 | .00213 62304                 | .00 CC 00 00                 | .00311 27929                 |
| .00 0D 00 00                 | .00019 83642                 | .00 4D 00 00                 | .00117 49267                 | .00 8D 00 00                 | .00215 14892                 | .00 CD 00 00                 | .00312 80517                 |
| .00 0E 00 00                 | .00021 36230                 | .00 4E 00 00                 | .00119 01855                 | .00 8E 00 00                 | .00216 67480                 | .00 CE 00 00                 | .00314 33105                 |
| .00 0F 00 00                 | .00022 88818                 | .00 4F 00 00                 | .00120 54443                 | .00 8F 00 00                 | .00218 20068                 | .00 CF 00 00                 | .00315 85693                 |
| .00 10 00 00                 | .00024 41406                 | .00 50 00 00                 | .00122 07031                 | .00 90 00 00                 | .00219 72656                 | .00 D0 00 00                 | .00317 38281                 |
| .00 11 00 00                 | .00025 93994                 | .00 51 00 00                 | .00123 59619                 | .00 91 00 00                 | .00221 25244                 | .00 D1 00 00                 | .00318 90869                 |
| .00 12 00 00                 | .00027 46582                 | .00 52 00 00                 | .00125 12207                 | .00 92 00 00                 | .00222 77832                 | .00 D2 00 00                 | .00320 43457                 |
| .00 13 00 00                 | .00028 99169                 | .00 53 00 00                 | .00126 64794                 | .00 93 00 00                 | .00224 30419                 | .00 D3 00 00                 | .00321 96044                 |
| .00 14 00 00                 | .00030 51757                 | .00 54 00 00                 | .00128 17382                 | .00 94 00 00                 | .00225 83007                 | .00 D4 00 00                 | .00323 48632                 |
| .00 15 00 00                 | .00032 04345                 | .00 55 00 00                 | .00129 69970                 | .00 95 00 00                 | .00227 35595                 | .00 D5 00 00                 | .00325 01220                 |
| .00 16 00 00                 | .00033 56933                 | .00 56 00 00                 | .00131 22558                 | .00 96 00 00                 | .00228 88183                 | .00 D6 00 00                 | .00326 53808                 |
| .00 17 00 00                 | .00035 09521                 | .00 57 00 00                 | .00132 75146                 | .00 97 00 00                 | .00230 40771                 | .00 D7 00 00<br>.00 D8 00 00 | .00328 06396<br>.00329 58984 |
| .00 18 00 00<br>.00 19 00 00 | .00036 62109<br>.00038 14697 | .00 58 00 00<br>.00 59 00 00 | .00134 27734<br>.00135 80322 | .00 98 00 00<br>.00 99 00 00 | .00231 93359<br>.00233 45947 | .00 D8 00 00                 | .00327 58784                 |
| .00 17 00 00<br>00 00 A1 00. | .00039 67285                 | .00 57 00 00                 | .00137 32910                 | .00 9A 00 00                 | .00233 43747                 | .00 D7 00 00                 | .00332 64160                 |
| .00 1B 00 00                 | .00041 19873                 | .00 5B 00 00                 | .00138 85498                 | .00 9B 00 00                 | .00236 51123                 | .00 DB 00 00                 | .00334 16748                 |
| .00 1C 00 00                 | .00042 72460                 | .00 5C 00 00                 | .00140 38085                 | .00 9C 00 00                 | .00238 03710                 | .00 DC 00 00                 | .00335 69335                 |
| .00 1D 00 00                 | .00044 25048                 | .00 5D 00 00                 | .00141 90673                 | .00 9D 00 00                 | .00239 56298                 | .00 DD 00 00                 | .00337 21923                 |
| .00 1E 00 00                 | .00045 77636                 | .00 5E 00 00                 | .00143 43261                 | .00 9E 00 00                 | .00241 08886                 | .00 DE 00 00                 | .00338 74511                 |
| .00 1F 00 00                 | .00047 30224                 | .00 5F 00 00                 | .00144 95849                 | .00 9F 00 00                 | .00242 61474                 | .00 DF 00 00                 | .00340 27099                 |
| .00 20 00 00                 | .00048 82812                 | .00 60 00 00                 | .00146 48437                 | 00 00 0A 00.                 | .00244 14062                 | .00 E0 00 00                 | .00341 79687                 |
| .00 21 00 00                 | .00050 35400                 | .00 61 00 00                 | .00148 01025                 | .00 A1 00 00                 | .00245 66650                 | .00 E1 00 00                 | .00343 32275                 |
| .00 22 00 00                 | .00051 87988                 | .00 62 00 00                 | .00149 53613                 | .00 A2 00 00                 | .00247 19238                 | .00 E2 00 00                 | .00344 84863                 |
| .00 23 00 00                 | .00053 40576                 | .00 63 00 00                 | .00151 06201                 | .00 A3 00 00                 | .00248 71826                 | .00 E3 00 00                 | .00345 37451                 |
| .00 24 00 00<br>.00 25 00 00 | .00054 93164                 | .00 64 00 00                 | .00152 58789                 | .00 A4 00 00<br>.00 A5 00 00 | .00250 24414<br>.00251 77001 | .00 E4 00 00<br>.00 E5 00 00 | .00347 90039<br>.00349 42625 |
| .00 23 00 00                 | .00056 45751<br>.00057 98339 | .00 65 00 00                 | .00154 11376<br>.00155 63964 | .00 A5 00 00                 | .00253 29589                 | .00 E5 00 00                 | .00350 95214                 |
| .00 27 00 00                 | .00059 50927                 | .00 67 00 00                 | .00157 16552                 | .00 A0 00 00                 | .00254 82177                 | .00 E7 00 00                 | .00352 47802                 |
| .00 28 00 00                 | .00061 03515                 | .00 68 00 00                 | .00158 69140                 | .00 A8 00 00                 | .00256 34765                 | .00 E8 00 00                 | .00354 00390                 |
| .00 29 00 00                 | .00062 56103                 | .00 69 00 00                 | .00160 21728                 | .00 A9 00 00                 | .00257 87353                 | .00 E9 00 00                 | .00355 52978                 |
| .00 2A 00 00                 | .00064 08691                 | .00 6A 00 00                 | .00161 74316                 | .00 AA 00 00                 | .00259 39941                 | .00 EA 00 00                 | .00357 05566                 |
| .00 2B 00 00                 | .00065 61279                 | .00 6B 00 00                 | .00163 26904                 | .00 AB 00 00                 | .00260 92529                 | .00 EB 00 00                 | .00358 58154                 |
| .00 2C 00 00                 | .00067 13867                 | .00 6C 00 00                 | .00164 79492                 | .00 AC 00 00                 | .00262 45117                 | .00 EC 00 00                 | .00360 10742                 |
| .00 2D 00 00                 | .00068 66455                 | .00 6D 00 00                 | .00166 32080                 | .00 AD 00 00                 | .00263 97705                 | .00 ED 00 00                 | .00361 63330                 |
| .00 2E 00 00<br>.00 2F 00 00 | .00070 19042                 | .00 6E 00 00                 | .00167 84667                 | .00 AE 00 00                 | .00265 50292                 | .00 EE 00 00<br>.00 EF 00 00 | .00363 15917                 |
|                              | .00071 71630                 | .00 6F 00 00                 | .00169 37255                 | .00 AF 00 00                 | .00267 02880                 |                              | .00364 68505                 |
| .00 30 00 00                 | .00073 24218                 | .00 70 00 00                 | .00170 89843                 | .00 B0 00 00                 | .00268 55468                 | .00 F0 00 00                 | .00366 21093                 |
| .00 31 00 00                 | .00074 76806                 | .00 71 00 00                 | .00172 42431                 | .00 B1 00 00                 | .00270 08056                 | .00 F1 00 00                 | .00367 73681                 |
| .00 32 00 00                 | .00076 29394                 | .00 72 00 00                 | .00173 95019                 | .00 B2 00 00                 | .00271 60644                 | .00 F2 00 00                 | .00369 26269                 |
| .00 33 00 00<br>.00 34 00 00 | .00077 81982<br>.00079 34570 | .00 73 00 00<br>.00 74 00 00 | .00175 47607<br>.00177 00195 | .00 B3 00 00<br>.00 B4 00 00 | .00273 13232<br>.00274 65820 | .00 F3 00 00<br>.00 F4 00 00 | .00370 78857<br>.00372 31445 |
| .00 34 00 00                 | .00079 34370                 | .00 74 00 00                 | .00178 52783                 | .00 B4 00 00                 | .00276 18408                 | .00 F4 00 00                 | .00373 84033                 |
| .00 36 00 00                 | .00082 39746                 | .00 76 00 00                 | .00180 05371                 | .00 B5 00 00                 | .00277 70996                 | .00 F6 00 00                 | .00375 36621                 |
| .00 37 00 00                 | .00083 92333                 | .00 77 00 00                 | .00181 57958                 | .00 B7 00 00                 | .00279 23583                 | .00 F7 00 00                 | .00376 89208                 |
| .00 38 00 00                 | .00085 44921                 | .00 78 00 00                 | .00183 10546                 | .00 88 00 00                 | .00280 76171                 | .00 F8 00 00                 | .00378 41796                 |
| .00 39 00 00                 | .00086 97509                 | .00 79 00 00                 | .00184 63134                 | .00 B9 00 00                 | .00282 28759                 | .00 F9 00 00                 | .00379 94384                 |
| .00 3A 00 00                 | .00088 50097                 | .00 7A 00 00                 | .00186 15722                 | .00 BA 00 00                 | .00283 81347                 | .00 FA 00 00                 | .00381 46972                 |
| .00 3B 00 00                 | .00090 02685                 | .00 7B 00 00                 | .00187 68310                 | .00 BB 00 00                 | .00285 33935                 | .00 FB 00 00                 | .00382 99550                 |
| .00 3C 00 00                 | .00091 55273                 | .00 7C 00 00                 | .00189 20898                 | .00 BC 00 00                 | .00286 86523                 | .00 FC 00 00                 | .00384 52148                 |
| .00 3D 00 00                 | .00093 07861                 | .00 7D 00 00                 | .00190 73486                 | .00 BD 00 00                 | .00288 39111                 | .00 FD 00 00                 | .00386 04736                 |
| 0.0.05                       |                              |                              |                              |                              |                              |                              |                              |
| .00 3E 00 00<br>.00 3F 00 00 | .00094 60449<br>.00096 13037 | .00 7E 00 00<br>.00 7F 00 00 | .00192 26074<br>.00193 78662 | .00 BE 00 00<br>.00 BF 00 00 | .00289 91699<br>.00291 44287 | .00 FE 00 00<br>.00 FF 00 00 | .00387 57324<br>.00389 09912 |

## HEXADECIMAL-DECIMAL FRACTION CONVERSION TABLE (cont.)

| Hexadecimal   | Decimal      | Hexadecimal  | Decimal      | Hexadecimal  | Decimal      | Hexadecimal  | Decimal      |
|---------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|
| .00 00 00 00  | .00000 00000 | .00 00 40 00 | .00000 38146 | .00 00 80 00 | .00000 76293 | .00 00 C0 00 | .00001 14440 |
| .00 00 01 00  | .00000 00596 | .00 00 41 00 | .00000 38743 | .00 00 81 00 | .00000 76889 | .00 00 C1 00 | .00001 15036 |
| .00 00 02 00  | .00000 01192 | .00 00 42 00 | .00000 39339 | .00 00 82 00 | .00000 77486 | .00 00 C2 00 | .00001 15633 |
| .00 00 03 00  | .00000 01788 | .00 00 43 00 | .00000 39935 | .00 00 83 00 | .00000 78082 | .00 00 C3 00 | .00001 16229 |
| .00 00 04 00  | .00000 02384 | .00 00 44 00 | .00000 40531 | .00 00 84 00 | .00000 78678 | .00 00 C4 00 | .00001 16825 |
| .00 00 05 00  | .00000 02980 | .00 00 45 00 | .00000 41127 | .00 00 85 00 | .00000 79274 | .00 00 C5 00 | .00001 17421 |
| .00 00 06 00  | .00000 03576 | .00 00 46 00 | .00000 41723 | .00 00 86 00 | .00000 79870 | .00 00 C6 00 | .00001 18017 |
| .00 00 07 00  | .00000 04172 | .00 00 47 00 | .00000 42319 | .00 00 87 00 | .00000 80466 | .00 00 C7 00 | .00001 18613 |
| .00 00 08 00  | .00000 04768 | .00 00 48 00 | .00000 42915 | .00 00 88 00 | .00000 81062 | .00 00 C8 00 | .00001 19209 |
| .00 00 09 00  | .00000 05364 | .00 00 49 00 | .00000 43511 | .00 00 89 00 | .00000 81658 | .00 00 C9 00 | .00001 19805 |
| .00 00 0A 00  | .00000 05960 | .00 00 4A 00 | .00000 44107 | .00 00 8A 00 | .00000 82254 | .00 00 CA 00 | .00001 20401 |
| .00 00 0B 00  | .00000 06556 | .00 00 4B 00 | .00000 44703 | .00 00 8B 00 | .00000 82850 | .00 00 CB 00 | .00001 20997 |
| .00 00 0C 00  | .00000 07152 | .00 00 4C 00 | .00000 45299 | .00 00 8C 00 | .00000 83446 | .00 00 CC 00 | .00001 21593 |
| .00 00 0D 00  | .00000 07748 | .00 00 4D 00 | .00000 45895 | .00 00 8D 00 | .00000 84042 | .00 00 CD 00 | .00001 22189 |
| .00 00 0E 00  | .00000 08344 | .00 00 4E 00 | .00000 46491 | .00 00 8E 00 | .00000 84638 | .00 00 CE 00 | .00001 22785 |
| .00 00 0F 00  | .00000 08940 | .00 00 4F 00 | .00000 47087 | .00 00 8F 00 | .00000 85234 | .00 00 CF 00 | .00001 23381 |
| .00 00 10 00  | .00000 09536 | .00 00 50 00 | .00000 47683 | .00 00 90 00 | .00000 85830 | .00 00 D0 00 | .00001 23977 |
| .00 00 11 00  | .00000 10132 | .00 00 51 00 | .00000 48279 | .00 00 91 00 | .00000 86426 | .00 00 D1 00 | .00001 24573 |
| .00 00 12 00  | .00000 10728 | .00 00 52 00 | .00000 48875 | .00 00 92 00 | .00000 87022 | .00 00 D2 00 | .00001 25169 |
| .00 00 13 00  | .00000 11324 | .00 00 53 00 | .00000 49471 | .00 00 93 00 | .00000 87618 | .00 00 D3 00 | .00001 25765 |
| .00 00 14 00  | .00000 11920 | .00 00 54 00 | .00000 50067 | .00 00 94 00 | .00000 88214 | .00 00 D4 00 | .00001 26361 |
| .00 00 15 00  | .00000 12516 | .00 00 55 00 | .00000 50663 | .00 00 95 00 | .00000 88810 | .00 00 D5 00 | .00001 26957 |
| .00 00 16 00  | .00000 13113 | .00 00 56 00 | .00000 51259 | .00 00 96 00 | .00000 89406 | .00 00 D6 00 | .00001 27553 |
| .00 00 17 00  | .00000 13709 | .00 00 57 00 | .00000 51856 | .00 00 97 00 | .00000 90003 | .00 00 D7 00 | .00001 28149 |
| .00 00 18 00  | .00000 14305 | .00 00 58 00 | .00000 52452 | .00 00 98 00 | .00000 90599 | .00 00 D8 00 | .00001 28746 |
| .00 00 19 00  | .00000 14901 | .00 00 59 00 | .00000 53048 | .00 00 99 00 | .00000 91195 | .00 00 D9 00 | .00001 29342 |
| .00 00 1A 00  | .00000 15497 | .00 00 5A 00 | .00000 53644 | .00 00 9A 00 | .00000 91791 | .00 00 DA 00 | .00001 29938 |
| .00 00 18 00  | .00000 16093 | .00 00 5B 00 | .00000 54240 | .00 00 9B 00 | .00000 92387 | .00 00 DB 00 | .00001 30534 |
| .00 00 1C 00  | .00000 16689 | .00 00 5C 00 | .00000 54836 | .00 00 9C 00 | .00000 92983 | .00 00 DC 00 | .00001 31130 |
| .00 00 1 D 00 | .00000 17285 | .00 00 5D 00 | .00000 55432 | .00 00 9D 00 | .00000 93579 | .00 00 DD 00 | .00001 31726 |
| .00 00 1E 00  | .00000 17881 | .00 00 5E 00 | .00000 56028 | .00 00 9E 00 | .00000 94175 | .00 00 DE 00 | .00001 32322 |
| .00 00 1F 00  | .00000 18477 | .00 00 5F 00 | .00000 56624 | .00 00 9F 00 | .00000 94771 | .00 00 DF 00 | .00001 32918 |
| .00 00 20 00  | .00000 19073 | .00 00 60 00 | .00000 57220 | .00 00 A0 00 | .00000 95367 | .00 00 E0 00 | .00001 33514 |
| .00 00 21 00  | .00000 19669 | .00 00 61 00 | .00000 57816 | 00 1A 00 00. | .00000 95963 | .00 00 E1 00 | .00001 34110 |
| .00 00 22 00  | .00000 20265 | .00 00 62 00 | .00000 58412 | .00 00 A2 00 | .00000 96559 | .00 00 E2 00 | .00001 34706 |
| .00 00 23 00  | .00000 20861 | .00 00 63 00 | .00000 59008 | .00 00 A3 00 | .00000 97155 | .00 00 E3 00 | .00001 35302 |
| .00 00 24 00  | .00000 21457 | .00 00 64 00 | .00000 59604 | .00 00 A4 00 | .00000 97751 | .00 00 E4 00 | .00001 35898 |
| .00 00 25 00  | .00000 22053 | .00 00 65 00 | .00000 60200 | .00 00 A5 00 | .00000 98347 | .00 00 E5 00 | .00001 36494 |
| .00 00 26 00  | .00000 22649 | .00 00 66 00 | .00000 60796 | 00 00 A6 00  | .00000 98943 | .00 00 E6 00 | .00001 37090 |
| .00 00 27 00  | .00000 23245 | .00 00 67 00 | .00000 61392 | .00 00 A7 00 | .00000 99539 | .00 00 E7 00 | .00001 37686 |
| .00 00 28 00  | .00000 23841 | .00 00 68 00 | .00000 61988 | .00 00 A8 00 | .00001 00135 | .00 00 E8 00 | .00001 38282 |
| .00 00 29 00  | .00000 24437 | .00 00 69 00 | .00000 62584 | .00 00 A9 00 | .00001 00731 | .00 00 E9 00 | .00001 38878 |
| .00 00 2A 00  | .00000 25033 | .00 00 6A 00 | .00000 63180 | .00 AA 00    | .00001 01327 | .00 00 EA 00 | .00001 39474 |
| .00 00 2B 00  | .00000 25629 | .00 00 6B 00 | .00000 63776 | .00 00 AB 00 | .00001 01923 | .00 00 EB 00 | .00001 40070 |
| .00 00 2C 00  | .00000 26226 | .00 00 6C 00 | .00000 64373 | .00 00 AC 00 | .00001 02519 | .00 00 EC 00 | .00001 40666 |
| .00 00 2D 00  | .00000 26822 | .00 00 6D 00 | .00000 64969 | .00 00 AD 00 | .00001 03116 | .00 00 ED 00 | .00001 41263 |
| .00 00 2E 00  | .00000 27418 | .00 00 6E 00 | .00000 65565 | .00 00 AE 00 | .00001 03712 | .00 00 EE 00 | .00001 41859 |
| .00 00 2F 00  | .00000 28014 | .00 00 6F 00 | .00000 66161 | .00 00 AF 00 | .00001 04308 | .00 00 EF 00 | .00001 42455 |
| .00 00 30 00  | .00000 28610 | .00 00 70 00 | .00000 66757 | .00 00 80 00 | .00001 04904 | .00 00 F0 00 | .00001 43051 |
| .00 00 31 00  | .00000 29206 | .00 00 71 00 | .00000 67353 | .00 00 B1 00 | .00001 05500 | .00 00 F1 00 | .00001 43647 |
| .00 00 32 00  | .00000 29802 | .00 00 72 00 | .00000 67949 | .00 00 B2 00 | .00001 06096 | .00 00 F2 00 | .00001 44243 |
| .00 00 33 00  | .00000 30398 | .00 00 73 00 | .00000 68545 | .00 00 B3 00 | .00001 06692 | .00 00 F3 00 | .00001 44839 |
| .00 00 34 00  | .00000 30994 | .00 00 74 00 | .00000 69141 | .00 00 B4 00 | .00001 07288 | .00 00 F4 00 | .00001 45435 |
| .00 00 35 00  | .00000 31590 | .00 00 75 00 | .00000 69737 | .00 00 B5 00 | .00001 07884 | .00 00 F5 00 | .00001 46031 |
| .00 00 36 00  | .00000 32186 | .00 00 76 00 | .00000 70333 | .00 00 B6 00 | .00001 08480 | .00 00 F6 00 | .00001 46627 |
| .00 00 37 00  | .00000 32782 | .00 00 77 00 | .00000 70929 | .00 00 B7 00 | .00001 09076 | .00 00 F7 00 | .00001 47223 |
| .00 00 38 00  | .00000 33378 | .00 00 78 00 | .00000 71525 | .00 00 B8 00 | .00001 09672 | .00 00 F8 00 | .00001 47819 |
| .00 00 39 00  | .00000 33974 | .00 00 79 00 | .00000 72121 | .00 00 B9 00 | .00001 10268 | .00 00 F9 00 | .00001 48415 |
| .00 00 3A 00  | .00000 34570 | .00 00 7A 00 | .00000 72717 | .00 00 BA 00 | .00001 10864 | .00 00 FA 00 | .00001 4901  |
| .00 00 3B 00  | .00000 35166 | .00 00 7B 00 | .00000 73313 | .00 OO BB 00 | .00001 11460 | .00 00 FB 00 | .00001 49607 |
| .00 00 3C 00  | .00000 35762 | .00 00 7C 00 | .00000 73909 | .00 00 BC 00 | .00001 12056 | .00 00 FC 00 | .00001 50203 |
| .00 00 3D 00  | .00000 36358 | .00 00 7D 00 | .00000 74505 | .00 00 BD 00 | .00001 12652 | .00 00 FD 00 | .00001 50799 |
| .00 00 3E 00  | .00000 36954 | .00 00 7E 00 | .00000 75101 | .00 00 BE 00 | .00001 13248 | .00 00 FE 00 | .00001 51395 |
|               | .00000 37550 | .00 00 7F 00 | .00000 75697 | .00 00 BF 00 | .00001 13844 | .00 00 FF 00 | .00001 51991 |

## HEXADECIMAL-DECIMAL FRACTION CONVERSION TABLE (cont.)

| Hexadecimal                  | Decimal                      | Hexadecimal                  | Decimal                      | Hexadecimal                  | Decimal                      | Hexadecimal                  | Decimal      |
|------------------------------|------------------------------|------------------------------|------------------------------|------------------------------|------------------------------|------------------------------|--------------|
| .00 00 00 00                 | .00000 00000                 | .00 00 00 40                 | .00000 00149                 | .00 00 00 80                 | .00000 00298                 | .00 00 00 C0                 | .00000 00447 |
| .00 00 00 01                 | .00000 00002                 | .00 00 00 41                 | .00000 00151                 | .00 00 00 81                 | .00000 00300                 | .00 00 00 C1                 | .00000 00449 |
| .00 00 00 02                 | .00000 00004                 | .00 00 00 42                 | .00000 00153                 | .00 00 00 82                 | .00000 00302                 | .00 00 00 C2                 | .00000 00451 |
| .00 00 00 03                 | .00000 00006                 | .00 00 00 43                 | .00000 00155                 | .00 00 00 83                 | .00000 00305                 | .00 00 00 C3                 | .00000 00454 |
| .00 00 00 04                 | .00000 00009                 | .00 00 00 44                 | .00000 00158                 | .00 00 00 84                 | .00000 00307                 | .00 00 00 C4                 | .00000 00456 |
| .00 00 00 05                 | .00000 00011                 | .00 00 00 45                 | .00000 00160                 | .00 00 00 85                 | .00000 00309                 | .00 00 00 C5                 | .00000 00458 |
| .00 00 00 06                 | .00000 00013                 | .00 00 00 46                 | .00000 00162                 | .00 00 00 86                 | .00000 00311                 | .00 00 00 C6                 | .00000 00461 |
| .00 00 00 07                 | .00000 00016                 | .00 00 00 47                 | .00000 00165                 | .00 00 00 87                 | .00000 00314                 | .00 00 00 C7                 | .00000 00463 |
| 80 00 00 00 08               | .00000 00018                 | .00 00 00 48                 | .00000 00167                 | .00 00 00 88                 | .00000 00316                 | .00 00 00 C8                 | .00000 00463 |
| .00 00 00 09                 | .00000 00020                 | .00 00 00 49                 | .00000 00169                 | .00 00 00 89<br>.00 00 00 8A | .00000 00318                 | .00 00 00 C9<br>.00 00 00 CA | .00000 0048  |
| A0 00 00 00 00               | .00000 00023                 | .00 00 00 4A                 | .00000 00172                 |                              | .00000 00321                 | .00 00 00 CA                 | .00000 0047  |
| .00 00 00 0B<br>.00 00 00 0C | .00000 00025                 | .00 00 00 4B<br>.00 00 00 4C | .00000 00174<br>.00000 00176 | .00 00 00 8B<br>.00 00 00 8C | .00000 00323<br>.00000 00325 | .00 00 00 CC                 | .00000 00474 |
| .00 00 00 0C                 | .00000 00027<br>.00000 00030 |                              |                              | .00 00 00 8C                 | .00000 00323                 | .00 00 00 CC                 | .00000 0047  |
|                              | .00000 00030                 | .00 00 00 4D                 | .00000 00179                 |                              | .00000 00328                 | .00 00 00 CE                 | .00000 0047  |
| .00 00 00 0E<br>.00 00 00 0F | .00000 00032                 | .00 00 00 4E<br>.00 00 00 4F | .00000 00181<br>.00000 00183 | .00 00 00 8E<br>.00 00 00 8F | .00000 00330                 | .00 00 00 CE                 | .00000 0047  |
|                              | .00000 00034                 | .00 00 00 41                 | .00000 00185                 | .00 00 00 81                 |                              | .00 00 00 Cl                 | .00000 0040  |
| .00 00 00 10                 | .00000 00037                 | .00 00 00 50                 | .00000 00186                 | .00 00 00 90                 | .00000 00335                 | .00 00 00 D0                 | .00000 00484 |
| .00 00 00 11                 | .00000 00039                 | .00 00 00 51                 | .00000 00188                 | .00 00 00 91                 | .00000 00337                 | .00 00 00 D1                 | .00000 0048  |
| .00 00 00 12                 | .00000 00041                 | .00 00 00 52                 | .00000 00190                 | .00 00 00 92                 | .00000 00339                 | .00 00 00 D2                 | .00000 0048  |
| .00 00 00 13                 | .00000 00044                 | .00 00 00 53                 | .00000 00193                 | .00 00 00 93                 | .00000 00342                 | .00 00 00 D3                 | .00000 0049  |
| .00 00 00 14                 | .00000 00046                 | .00 00 00 54                 | .00000 00195                 | .00 00 00 94                 | .00000 00344                 | .00 00 00 D4                 | .00000 0049  |
| 00 00 00 15                  | .00000 00048                 | .00 00 00 55                 | .00000 00197                 | .00 00 00 95                 | .00000 00346                 | .00 00 00 D5                 | .00000 0049  |
| .00 00 00 16                 | .00000 00051                 | .00 00 00 56                 | .00000 00200                 | .00 00 00 96                 | .00000 00349                 | .00 00 00 D6                 | .00000 0049  |
| 00 00 00 17                  | .00000 00053                 | .00 00 00 57                 | .00000 00202                 | .00 00 00 97                 | .00000 00351                 | .00 00 00 D7                 | .00000 0050  |
| 00 00 00 18                  | .00000 00055                 | .00 00 00 58                 | .00000 00204                 | .00 00 00 98                 | .00000 00353                 | .00 00 00 D8                 | .00000 0050  |
| 00 00 00 19                  | .00000 00058                 | .00 00 00 59                 | .00000 00207                 | .00 00 00 99                 | .00000 00356                 | .00 00 00 D9                 | .00000 0050  |
| 00 00 00 1A                  | .00000 00060                 | .00 00 00 5A                 | .00000 00209                 | .00 00 00 9A                 | .00000 00358                 | .00 00 00 DA                 | .00000 0050  |
| 00 00 00 1B                  | .00000 00062                 | .00 00 00 5B                 | .00000 00211                 | .00 00 00 9B                 | .00000 00360                 | .00 00 00 DB                 | .00000 0050  |
| 00 00 00 1C                  | .00000 00065                 | .00 00 00 5C                 | .00000 00214                 | .00 00 00 9C                 | .00000 00363                 | .00 00 00 DC                 | .00000 0051  |
| 00 00 00 1D                  | .00000 00067                 | .00 00 00 5D                 | .00000 00216                 | .00 00 00 9D                 | .00000 00365                 | .00 00 00 DD                 | .00000 0051  |
| 00 00 00 1E                  | .00000 00069                 | .00 00 00 5E                 | .00000 00218                 | .00 00 00 9E                 | .00000 00367                 | .00 00 00 DE                 | .00000 0051  |
| .00 00 00 1F                 | .00000 00072                 | .00 00 00 5F                 | .00000 00221                 | .00 00 00 9F                 | .00000 00370                 | .00 00 00 DF                 | .00000 0051  |
| .00 00 00 20                 | .00000 00074                 | .00 00 00 60                 | .00000 00223                 | 0A 00 00 00.                 | .00000 00372                 | .00 00 00 E0                 | .00000 0052  |
| .00 00 00 21                 | .00000 00076                 | .00 00 00 61                 | .00000 00225                 | .00 00 00 A1                 | .00000 00374                 | .00 00 00 E1                 | .00000 0052  |
| 00 00 00 22                  | .00000 00079                 | .00 00 00 62                 | .00000 00228                 | .00 00 00 A2                 | .00000 00377                 | .00 00 00 E2                 | .00000 00520 |
| 00 00 00 23                  | .00000 00081                 | .00 00 00 63                 | .00000 00230                 | .00 00 00 A3                 | .00000 00379                 | .00 00 00 E3                 | .00000 0052  |
| .00 00 00 24                 | .00000 00083                 | .00 00 00 64                 | .00000 00232                 | .00 00 00 A4                 | .00000 00381                 | .00 00 00 E4                 | .00000 0053  |
| .00 00 00 25                 | .00000 00086                 | .00 00 00 65                 | .00000 00235                 | .00 00 00 A5                 | .00000 00384                 | .00 00 00 E5                 | .00000 0053  |
| .00 00 00 26                 | .00000 00088                 | .00 00 00 66                 | .00000 00237                 | .00 00 00 A6                 | .00000 00386                 | .00 00 00 E6                 | .00000 0053  |
| 00 00 00 27                  | .00000 00090                 | .00 00 00 67                 | .00000 00239                 | .00 00 00 A7                 | .00000 00388                 | .00 00 00 E7                 | .00000 0053  |
| 00 00 00 28                  | .00000 00093                 | .00 00 00 68                 | .00000 00242                 | .00 00 00 A8                 | .00000 00391                 | .00 00 00 E8                 | .00000 0054  |
| 00 00 00 29                  | .00000 00095                 | .00 00 00 69                 | .00000 00244                 | .00 00 00 A9                 | .00000 00393                 | .00 00 00 E9                 | .00000 0054  |
| 00 00 00 2A                  | .00000 00097                 | .00 00 00 6A                 | .00000 00246                 | AA 00 00 00 AA               | .00000 00395                 | .00 00 00 EA                 | .00000 0054  |
| 00 00 00 2B                  | .00000 00100                 | .00 00 00 6B                 | .00000 00249                 | .00 00 00 AB                 | .00000 00398                 | .00 00 00 EB                 | .00000 0054  |
| 00 00 00 2C                  | .00000 00102                 | .00 00 00 6C                 | .00000 00251                 | OA 00 00 00.                 | .00000 00400                 | .00 00 00 EC                 | .00000 0054  |
| 00 00 00 2D                  | .00000 00104                 | .00 00 00 6D                 | .00000 00253                 | .00 00 00 AD                 | .00000 00402                 | .00 00 00 ED                 | .00000 0055  |
| 00 00 00 2E                  | .00000 00107                 | .00 00 00 6E                 | .00000 00256                 | .00 00 00 AE                 | .00000 00405                 | .00 00 00 EE                 | .00000 0055  |
| 00 00 00 2F                  | .00000 00109                 | .00 00 00 6F                 | .00000 00258                 | .00 00 00 AF                 | .00000 00407                 | .00 00 00 EF                 | .00000 0055  |
| 00 00 00 30                  | .00000 00111                 | .00 00 00 70                 | .00000 00260                 | .00 00 00 BO                 | .00000 00409                 | .00 00 00 F0                 | .00000 0055  |
| 00 00 00 31                  | .00000 00114                 | .00 00 00 71                 | .00000 00263                 | .00 00 00 B1                 | .00000 00412                 | .00 00 00 F1                 | .00000 0056  |
| 00 00 00 32                  | .00000 00116                 | .00 00 00 72                 | .00000 00265                 | .00 00 00 B2                 | .00000 00414                 | .00 00 00 F2                 | .00000 0056  |
| 00 00 00 33                  | .00000 00118                 | .00 00 00 73                 | .00000 00267                 | .00 00 00 B3                 | .00000 00416                 | .00 00 00 F3                 | .00000 0056  |
| 00 00 00 34                  | .00000 00121                 | .00 00 00 74                 | .00000 00270                 | .00 00 00 B4                 | .00000 00419                 | .00 00 00 F4                 | .00000 0056  |
| 00 00 00 35                  | .00000 00123                 | .00 00 00 75                 | .00000 00272                 | .00 00 00 B5                 | .00000 00421                 | .00 00 00 F5                 | .00000 0057  |
| 00 00 00 36                  | .00000 00125                 | .00 00 00 76                 | .00000 00274                 | .00 00 00 B6                 | .00000 00423                 | .00 00 00 F6                 | .00000 0057  |
| 00 00 00 37                  | .00000 00128                 | .00 00 00 77                 | .00000 00277                 | .00 00 00 B7                 | .00000 00426                 | .00 00 00 F7                 | .00000 0057  |
| 00 00 00 38                  | .00000 00130                 | .00 00 00 78                 | .00000 00279                 | .00 00 00 B8                 | .00000 00428                 | .00 00 00 F8                 | .00000 0057  |
| 00 00 00 39                  | .00000 00132                 | .00 00 00 79                 | .00000 00281                 | .00 00 00 B9                 | .00000 00430                 | .00 00 00 F9                 | .00000 0057  |
| 00 00 00 3A                  | .00000 00135                 | .00 00 00 7A                 | .00000 00284                 | .00 00 00 BA                 | .00000 00433                 | .00 00 00 FA                 | .00000 0058  |
| 00 00 00 <b>3B</b>           | .00000 00137                 | .00 00 00 7B                 | .00000 00286                 | .00 00 00 BB                 | .00000 00435                 | .00 00 00 FB                 | .00000 0058  |
| 00 00 00 3C                  | .00000 00139                 | .00 00 00 7C                 | .00000 00288                 | .00 00 00 BC                 | .00000 00437                 | .00 00 00 FC                 | .00000 0058  |
| 00 00 00 3D                  | .00000 00142                 | .00 00 00 7D                 | .00000 00291                 | .00 00 00 BD                 | .00000 00440                 | .00 00 00 FD                 | .00000 0058  |
| .00 00 00 3E                 | .00000 00144                 | .00 00 00 7E                 | .00000 00293                 | .00 00 00 BE                 | .00000 00442                 | .00 00 00 FE                 | .00000 0059  |
| 00 00 00 3F                  | .00000 00146                 | .00 00 00 7F                 | .00000 00295                 | .00 00 00 BF                 | .00000 00444                 | .00 00 00 FF                 | .00000 0059  |

## **MATHEMATICAL CONSTANTS**

# APPENDIX B. INSTRUCTION TIMING

## **INSTRUCTION TIMES**

The instruction times for the Xerox 530 instructions are calculated by adding the preparation time and the instruction execution time. These times are shown in Table B-1. For those instructions where a range of numbers is shown for the preparation time, the preparation time is a function of the specific effective address mode as shown in note  $\bigcirc$  to Table B-1. All of the times shown in the table are accurate within ±0.1%, assume no input/output or memory interference, and assume that all instructions and operands are in the same 8K memory module.

| Table B-1. | Instruction | Preparation a | nd Execution | Times (i | n usecs.) |
|------------|-------------|---------------|--------------|----------|-----------|
|            |             |               |              |          |           |

| Instruction/Mnemonic                                                             | Preparation<br>Time () | Instruction<br>Execution Time | Minimum | Maximum |
|----------------------------------------------------------------------------------|------------------------|-------------------------------|---------|---------|
| Memory Reference Instructions                                                    |                        |                               |         |         |
| LDA                                                                              | 080                    | 1.92                          | 1.92    | 2.72    |
| STA                                                                              | 080                    | 2.24                          | 2.24    | 3.04    |
| LDX (Normal)                                                                     | 080                    | 1.92                          | 1.92    | 2.72    |
| LDX (Interrupt Exit)<br>See "Interrupt Exit" under "Direct Control Instructions" |                        |                               |         |         |
| ADD                                                                              | 080                    | 1.92                          | 1.92    | 2.72    |
| SUB                                                                              | 080                    | 1.92                          | 1.92    | 2.72    |
| AND                                                                              | 080                    | 1.92                          | 1.92    | 2.72    |
| IM                                                                               | 080                    | 2.72                          | 2.72    | 3.52    |
| CP                                                                               | 080                    | 1.92                          | 1.92    | 2.72    |
| MUL                                                                              | 080                    | 8.00                          | 8.00    | 8.80    |
| DIV                                                                              | 080                    | 13.12-13.76                   | 13.12   | 14.56   |
| Branch Instructions                                                              |                        |                               |         |         |
| В                                                                                | 080                    | 1.12                          | 1.12    | 1.92    |
| BAN (no Branch)                                                                  | 0                      | .80                           | . 80    | . 80    |
| BAN (Branch)                                                                     | 0                      | 1.12                          | 1.12    | 1.12    |
| BAZ (no Branch)                                                                  | 0                      | .80                           | . 80    | . 80    |
| BAZ (Branch)                                                                     | 0                      | 1.12                          | 1.12    | 1.12    |
| BEN (no Branch)                                                                  | 0                      | .80                           | .80     | . 80    |
| BEN (Branch)                                                                     | 0                      | 1.12                          | 1.12    | 1.12    |
| BNC (no Branch)                                                                  | 0                      | . 80                          | .80     | . 80    |
| BNC (Branch)                                                                     | 0                      | 1.12                          | 1.12    | 1.12    |
| BNO (no Branch)                                                                  | 0                      | . 80                          | . 80    | . 80    |
| BNO (Branch)                                                                     | 0                      | 1.12                          | 1.12    | 1.12    |
| BIX (no Branch)                                                                  | 0                      | . 80                          | .80     | . 80    |
| BIX (Branch)                                                                     | 0                      | 1.12                          | 1.12    | 1.12    |
| BXNO (no Branch)                                                                 | 0                      | . 80                          | . 80    | . 80    |
| BXNO (Branch)                                                                    | 0                      | 1.12                          | 1.12    | 1.12    |
| BXNC (no Branch)                                                                 | 0                      | .80                           | . 80    | . 80    |
| BXNC (Branch)                                                                    | 0                      | 1.12                          | 1.12    | 1.12    |

| Instruction/Mnemonic                                                                          | Preparation<br>Time (1 | Instruction<br>Execution Time | Minimum | Maximum |
|-----------------------------------------------------------------------------------------------|------------------------|-------------------------------|---------|---------|
| Shift Instructions                                                                            |                        |                               |         |         |
| SARS                                                                                          | 080                    | 2.56 + .32N ()                | 2.56    | 8.16    |
| SARD                                                                                          | 080                    | 2.88 + .32N (3)               | 2.88    | 13.60   |
| SALS                                                                                          | 080                    | 2.56 + .32N 💿                 | 2.56    | 8.16    |
| SALD                                                                                          | 080                    | 2.56 + .32N (3)               | 2.56    | 13.28   |
| SCRS                                                                                          | 080                    | 2.56 + .32N 💿                 | 2.56    | 8.16    |
| SCRD                                                                                          | 080                    | 2.56 + .32N (3)               | 2.56    | 13.28   |
| SCLS                                                                                          | 080                    | 2.56 + .32N ()                | 2.56    | 8.16    |
| SCLD                                                                                          | 080                    | 2.88 + .32N (3)               | 2.56    | 13.60   |
| Normalize Shift                                                                               | 080                    | 3.52 + .32N (4)               | 3.52    | 14.24   |
| Copy Instructions                                                                             |                        |                               |         |         |
| RCPY, RCPYI, RCPYC, RADD, RADDI, RADDC,<br>RCLA, RCLAI, RCLAC, ROR, RORI, RORC,<br>RAND, REOR | 0                      | .96 🕠                         | .96     | 1.44    |
| RANDI, RANDC, REORI, REORC                                                                    | 0                      | 1.28 (3)                      | 1.28    | 1.76    |
| Direct Control Instructions                                                                   |                        |                               |         |         |
| RD – Internal Mode (Except for the following)                                                 | 080                    | 2.88 - 4.16                   | 2.88    | 4.96    |
| I/O Reset                                                                                     | 080                    | 83.80 (12)                    | 83.80   | 84.60   |
| IOP Registers                                                                                 | 080                    | 5.44 (13)                     | 5.44    | -       |
| IOP Instructions                                                                              | 080                    | 10.88 + .32 FSL               | 11.20   | -       |
| RD – Interrupt Mode                                                                           | 080                    | 8.96 (15)                     | 8.96    | 15.52   |
| RD – External Mode                                                                            | 080                    | 3.52 + .32 FSA 🔞              | 3.84    | -       |
| WD – Internal Mode (Except for the following)                                                 | 080                    | 2.24 - 4.32                   | 2.24    | 5.12    |
| Interrupt Exit 📀                                                                              | 080                    | 11.52 🕡                       | 11.52   | 16.26   |
| IOP Registers                                                                                 | 080                    | 5.12 🕦                        | 5.12    | -       |
| WD - Interrupt Mode                                                                           | 080                    | 9.28 (15)                     | 9.28    | 15.84   |
| WD - External Mode                                                                            | 080                    | 3.84 + .32 FSA 👀              | 4.16    | -       |
| General Register Instructions                                                                 |                        |                               |         |         |
| LW                                                                                            | 080                    | 3.84                          | 3.84    | 4.64    |
| STW                                                                                           | 080                    | 4.48                          | 4.48    | 5.28    |
| AW                                                                                            | 080                    | 3.84                          | 3.84    | 4.64    |
| SW                                                                                            | 080                    | 3.84                          | 3.84    | 4.64    |
| AND                                                                                           | 080                    | 3.84                          | 3.84    | 4.64    |
| CW                                                                                            | 080                    | 4.48                          | 4.48    | 5.28    |
| Multiple Register Instructions                                                                |                        |                               |         |         |
| LDM                                                                                           | 080 🕝                  | 4.64 - 7.68 (8) (10)          | 4.64    | 8.48    |
| LDD                                                                                           | 080 🕡                  | 4.00 (8)                      | 4.00    | 4.80    |

|                                                     | Preparation | Instruction            |         |               |
|-----------------------------------------------------|-------------|------------------------|---------|---------------|
| Instruction/Mnemonic                                | Time 🕩      | Execution Time         | Minimum | Maximum       |
| Multiple Register Instructions (cont.)              |             |                        |         |               |
| STM                                                 | 080         | 5.28 - 8.32 000        | 5.28    | 9.12          |
| STD                                                 | 080         | 4.16                   | 4.16    | 4.96          |
| DAD                                                 | 080         | 4.00                   | 4.00    | 4.80          |
| DSB                                                 | 080         | 4.00                   | 4.00    | 4.80          |
| CPD                                                 | 080         | 4.32                   | 4.32    | 5.12          |
| Floating Point Instructions                         |             |                        |         |               |
| FLD                                                 | 080         | 3,68                   | 3.68    | 4.48          |
| FST                                                 | 080         | 3.84                   | 3.84    | 4.64          |
| FAD                                                 | 080         | 8.80 + .32J + .96K     | 8.80    | 38.40         |
| FSB (1)                                             | 080         | 8.80 + .32J + .96K     | 8.80    | 38,40         |
| FMP                                                 | 080         | 32.96 Typical 🔫        | 31.36   | <b>35.3</b> 6 |
| FDV                                                 | 080         | 77.56 Typical 🔫        | 8.32    | 101.92        |
| FCP J                                               | 080         | 5.96 Typical           | 3.52    | 20,36         |
| Field Addressing Instructions                       |             |                        |         |               |
|                                                     |             |                        |         |               |
| 16-bit field (starting on bit 0) 💿                  | 080         | 8.64 (1) (23)          | 8.64    | 13.92         |
| 8-bit field (starting on bit 0 or 8) 💿              | 080         | 9.28 - 9.60 (1) (23)   | 9.28    | 14.88         |
| 4-bit field (starting on bit 0, 4, 8, or 12) 😟      | 080         | 9.28 - 9.60 (1) (2)    | 9.28    | 14.88         |
| 1-bit field                                         | 080         | 10.88 (1) (23)         | 10.88   | 16.16         |
| Other fields – contained within one word            | 080         | 11.20 - 15.68 (1) (23) | 11.20   | 20.96         |
| Other fields – contained within two words           | 080 J       | 11.52 - 16.00 🖲 💷      | 11.52   | 21,28         |
| LAF 🕕                                               |             |                        |         |               |
| 16-bit field (starting on bit 0) ᅍ                  | 080         | 8.64 (3) (23)          | 8.64    | 13.92         |
| 8-bit field (starting on bit 0 or 8) 🕢              | 080         | 10.24 - 10.56 (1) (23) | 10.24   | 15.84         |
| 4-bit field (starting on bit 0, 4, 8, or 12) $(22)$ | 080         | 10.24 - 10.56 (1) (23) | 10.24   | 15.84         |
| 1-bit field                                         | 080         | 10.88 (1) (2)          | 10.88   | 16.16         |
| Other fields - contained within one word            | 080         | 11.20 - 15.68 (1) (23) | 11.20   | 20.96         |
| Other fields – contained within two words           | 080         | 11.52 - 16.00 🛈 😰      | 11.52   | 21.28         |
| CLF 🔟                                               |             |                        |         |               |
| 16-bit field (starting on bit 0) 😰                  | 080         | 8.96 3 23              | 8.96    | 14.24         |
| 8-bit field (starting on bit 0 or 8) (2)            | 080         | 9.60 - 9.92 (1) (2)    | 9.60    | 15,20         |
| 4-bit field (starting on bit 0, 4, 8, or 12) 😨      | 080         | 9,60 - 9,92 (1) (3)    | 9.60    | 15.20         |
| 1-bit field                                         | 080         | 11.20 () (2)           | 11,20   | 16.48         |
| Other fields – contained within one word            | 080         | 11.52 - 16.00 🛈 😳      | 11.52   | 21.28         |
| Other fields – contained within two words           | 080         | 11.84 - 16.32 (1) (2)  | 11.84   | 21.60         |
|                                                     |             |                        |         |               |

Table B-1. Instruction Preparation and Execution Times (in  $\mu$ secs.) (cont.)

| Table B-1. Instruction Preparation and Executi | ion limes (in usecs.) (cont.) |
|------------------------------------------------|-------------------------------|
|------------------------------------------------|-------------------------------|

| Instruction/Mnemonic                             | Pr <b>epa</b> ration<br>Time () | Instruction<br>Execution Time | Minimum | Maximu |
|--------------------------------------------------|---------------------------------|-------------------------------|---------|--------|
| Field Addressing Instructions (cont.)            |                                 |                               |         |        |
| CAF                                              |                                 |                               |         |        |
| 16-bit field (starting on bit 0) 💿               | 080                             | 8.64 (1) (23)                 | 8.64    | 13.92  |
| 8-bit field (starting bit 0 or 8) 🕡              | 080                             | 10.24 - 10.56 (3) (23)        | 10.24   | 15.84  |
| 4-bit field (starting on bit 0, 4, 8, or 12) 😰   | 080                             | 10.24 - 10.56 () (3)          | 10.24   | 15.84  |
| 1-bit field                                      | 080                             | 10.88 (1) (2)                 | 10.88   | 16.16  |
| Other fields – contained within one word         | 080                             | 11.20 - 15.68 () (2)          | 11.20   | 20.98  |
| Other fields – contained within two words        | 080                             | 11.52 - 16.00 (1) (2)         | 11.52   | 21.28  |
| SLF (1)                                          |                                 |                               |         |        |
| 16-bit field (starting on bit 0) 🐵               | 080                             | 10.88 () 😳                    | 10.88   | 16.16  |
| 8-bit field (starting on bit 0 or 8) 🗃           | 080                             | 10.56 - 10.88 () (2)          | 10.56   | 16.16  |
| 4-bit field (starting on bit 0, 4, 8, or 12) (2) | 080                             | 10.56 - 10.88 () (3)          | 10.56   | 16.10  |
| 1-bit field                                      | 080                             | 11.20 (8) (23)                | 11.20   | 16.48  |
| Other fields – contained within one word         | 080                             | 11.52 - 16.00 (1) (23)        | 11.52   | 21.28  |
| Other fields – contained within two words        | 080                             | 11.82 - 16.32 (3)             | 11.82   | 21.60  |
| SOF (1)                                          |                                 |                               |         |        |
| 16-bit field (starting on bit 0) 💿               | 080                             | 9.44 (1) (23)                 | 9.44    | 14.72  |
| 8-bit field (starting on bit 0 or 8) 🗿           | 080                             | 10.08 () ()                   | 10.08   | 15.3   |
| 4-bit field (starting on bit 0, 4, 8, or 12) 😰   | 080                             | 10.08 (1) (2)                 | 10.08   | 15.3   |
| 1-bit field                                      | 080                             | 11.68 (1) (2)                 | 11.68   | 16.9   |
| Other fields – contained within one word         | 080                             | 11.68 (1) (23                 | 11.68   | 16.90  |
| Other fields – contained within two words        | 080                             | 14.24 (1) (2)                 | 14.24   | 19.5   |
| SZF (1)                                          |                                 |                               |         |        |
| 16-bit field (starting on bit 0) ᅍ               | 080                             | 9.12 (1) (2)                  | 9.12    | 14.40  |
| 8-bit field (starting on bit 0 or 8) 🔊           | 080                             | 9.76 🖲 🗃                      | 9.76    | 15.04  |
| 4–bit field (starting on bit 0, 4, 8, or 12) 😰   | 080                             | 9.76 (1) (2)                  | 9.76    | 15.04  |
| 1-bit field                                      | 080                             | 11.36 🖲 🕲                     | 11.36   | 16.6   |
| Other fields – contained within one word         | 080                             | 11,36 (1) (2)                 | 11.36   | 16.6   |
| Other fields – contained within two words        | 080                             | 13.60 (1) (23)                | 13, 60  | 18.8   |
| STF (1)                                          |                                 |                               |         |        |
| 16-bit field (starting on bit 0) 🐵               | 080                             | 10.40 (*) 😢                   | 10.40   | 15.68  |
| 8-bit field (starting on bit 0 or 8) 🕡           | 080                             | 10.72 - 11.04 (3) (23)        | 10.72   | 16.32  |
| 4–bit field (starting on bit 0, 4, 8, or 12) 😰   | 080                             | 10.72 - 11.36 🖲 🕮             | 10.72   | 16.64  |
| 1-bit field                                      | 080                             | 13.28 - 18.08 (1) (2)         | 13,28   | 23.30  |
| Other fields – contained within one word         | 080                             | 13.28 - 17.76 (3) (2)         | 13.28   | 23.04  |
| Other fields – contained within two words        | 080                             | 16.16 - 20.64 🖲 🕲             | 16.16   | 25.92  |

Table B-1. Instruction Preparation and Execution Times (in µsecs.)(cont.)

| No | tes:       |                    |       |        |        | <u></u>                                            |                          |                                                                           |
|----|------------|--------------------|-------|--------|--------|----------------------------------------------------|--------------------------|---------------------------------------------------------------------------|
|    | $\bigcirc$ | Prepara            | tior  | n tim  | e de   | pends on effective addre                           | ss mode according to t   | the following table:                                                      |
|    |            | R                  | I     | х      | S      | Effective Address <sup>†</sup>                     | Preparation Timing       | (µsec.)                                                                   |
|    |            | 0                  | 0     | 0      | 0      | D                                                  | 0                        |                                                                           |
|    |            | 0                  | 0     | 0      | 1      | D + (B)                                            | 0                        |                                                                           |
|    |            | 0                  | 0     | 1      | 0      | D + (X)                                            | 0                        |                                                                           |
|    |            | 0                  | 0     | 1      | 1      | D + (B) + (X)                                      | .32                      |                                                                           |
|    |            | 0                  | 1     | 0      | 0      | (D)                                                | .80                      |                                                                           |
|    |            | 0                  | 1     | 0      | 1      | (D + (B))                                          | .80                      |                                                                           |
|    |            | 0                  | 1     | 1      | 0      | (D) + (X)                                          | .80                      |                                                                           |
|    |            | 0                  | 1     | 1      | 1      | (D + (B)) + (X)                                    | .80                      |                                                                           |
|    |            | 1                  | 0     | 0      |        | (W) + SD                                           | 0                        |                                                                           |
|    |            | 1                  | 0     | 1      |        | (W) + SD + (X)                                     | .32                      |                                                                           |
|    |            | 1                  | 1     | 0      |        | ((W) + SD)                                         | .80                      |                                                                           |
|    |            | 1                  | 1     | 1      |        | ((W) + SD) + (X)                                   | .80                      |                                                                           |
|    |            |                    |       | -      |        |                                                    |                          |                                                                           |
|    |            | Keter to           | 0 1   | trec   | ri ve  | Address Computation",                              | Chapter 2, for definit   | ion of symbols.                                                           |
|    | $\frown$   |                    |       |        | ام مع  |                                                    |                          | $\sim$     |
|    | (2)        | For sing           | jie i | regis  | iter s | nitt instructions, in is th                        | e number of bit positio  | ons shifted ( $0 \le N \le 15$ ).                                         |
|    | 3          | For dou            | ble   | regi   | ster   | shift instructions, N is t                         | he number of bit posit   | ions shifted ( $0 \le N \le 31$ ).                                        |
|    | •          |                    |       |        |        | instructions, N is the number $(0 \le N \le 31)$ . | mber of bit positions r  | egisters Eand A must be shifted to generate                               |
|    | (5)        | For cop            | y ir  | nstru  | ction  | s, add .48 µsec if the d                           | estination register is g | eneral register 1 (P).                                                    |
|    | ٢          | Time sh            | owr   | n for  | inte   | rrupt exit is for both the                         | set exit WD instructio   | on and the LDX instruction.                                               |
|    | 0          |                    |       |        |        |                                                    |                          | d by the R, I, X, and S bits of the second<br>as shown in note (1) above. |
|    | ٠          | Instruct           | ion   | exe    | cutio  | n time is for the entire t                         | wo-word instruction.     |                                                                           |
|    | $\odot$    |                    |       |        |        | nd STM instructions which<br>as LDD and STD instru |                          | v on the E and A registers have the                                       |
|    | (10)       | LDM an<br>the foll |       |        |        |                                                    | pends on the number o    | f registers to be stored according to                                     |
|    |            | Nu                 | mbe   | er of  | Reg    | sters LDM Instruct                                 | ion Execution Time       | STM Instruction Execution Time                                            |
|    |            |                    |       | 2      |        |                                                    | 4.64                     | 5.28                                                                      |
|    |            |                    |       | 3<br>4 |        |                                                    | 5.44<br>6.08             | 6.08<br>6.72                                                              |
|    |            |                    |       | 5      |        |                                                    | 5.88                     | 7.52                                                                      |
|    |            |                    |       | 6      |        | :                                                  | 7.68                     | 8.32                                                                      |
|    | (1)        | Option             | al I  | nstru  | ctior  | 1.                                                 |                          |                                                                           |
|    | (12)       | Genera             | tes   | appı   | oxim   | ately 81 µsec reset pulse                          | 2.                       |                                                                           |
|    |            |                    |       |        |        |                                                    |                          |                                                                           |

Notes: (cont.)

- (13) Assumes IOP is not busy. If IOP is busy, CPU must wait until the end of the current IOP service cycle.
- (\*) Assumes external device controller. FSL is Function Strobe Leading Acknowledge.
- (is) Assumes standard interrupts. Add 2.88 µsec for first group of 12 interrupt levels. Add 5.76 µsec for second group of 12 optional interrupt levels.
- (16) FSA is Function Strobe Acknowledge from external device.
- Assumes standard interrupts. Add 1.92 µsec for first group of 12 optional interrupt levels. Add 3.94 µsec for second group of optional interrupt levels. Also assumes not reentering floating point mode.
- J is the number of prealignment shifts required. K is the number of postnormalization shifts required.
- (i) FMP and FDV instruction execution times are typical times based on a random distribution of ones and zeros in the operands.
- (20) Time shown is for 16-bit field starting on bit 0. For a 16-bit field starting on some other bit position, use the "other fields – contained within two words" execution times.
- Time shown is for 8-bit field starting on bit 0 or 8. For an 8-bit field starting on some other bit position, use the appropriate "other fields" execution times, depending on whether the 8-bit field is contained within one memory word or two memory words.
- (2) Time shown is for 4-bit field starting on bit 0, 4, 8, or 12. For a 4-bit field starting on some other bit position, use the appropriate "other fields" execution times, depending on whether the 4-bit field is contained within one memory word or two memory words.
- Add 0.32 µsec if register indexing is specified by the RX field in the instruction. Add 3.52 µsec if selfincrementing is specified by the SX field in the instruction. Add 4.16 if self-decrementing is specified by the SX field in the instruction. See the description of "Field Addressing Instructions" in Chapter 3.

# APPENDIX C. READ/WRITE (MODE 0) INSTRUCTIONS

This appendix is comprised of eight tables. Tables C-1 through C-4 show the 256 different function values for a READ DIRECT (Mode 0) instruction. Tables C-5 through C-8 show the 256 different function values for a WRITE DIRECT (Mode 0) instruction. Each table consists of 64 function values (assigned and unassigned). Unassigned function values are reserved and must not be used. Attempting to use an un-assigned function value results in a Machine Fault Interrupt.

|                       |   | <u> </u>                                                                                                                                            |                   |                   |                    |                     | <u> </u>           |                   |         |          |         |                   |         |                     |          |         |       |
|-----------------------|---|-----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-------------------|--------------------|---------------------|--------------------|-------------------|---------|----------|---------|-------------------|---------|---------------------|----------|---------|-------|
|                       |   |                                                                                                                                                     |                   |                   |                    | Hex                 | adecim             | al Valu           | e of B  | its 12-1 | 5 of Fu | nction            | Field   |                     |          |         |       |
|                       |   | 0                                                                                                                                                   | 1                 | 2                 | 3                  | 4                   | 5                  | 6                 | 7       | 8        | 9       | A                 | В       | с                   | D        | E       | F     |
| -11                   |   |                                                                                                                                                     | Y                 |                   |                    | tents of<br>registe |                    |                   | ٨       | -        |         | Copy o<br>I/O cho |         | s of spe<br>egister |          |         |       |
| its 8-<br>J           | 0 |                                                                                                                                                     | Р                 | L                 | т                  | ×                   | В                  | E                 | Α       | X'08'    | X'09'   | X'0A'             | X'0B'   | X'0C'               | '0D'     | X'0E'   | X'QF' |
| e of Bits<br>Field    |   | Copy contents of specified I/O channel register into A<br>X'10' X'11' X'12' X'13' X'14' X'15' X'16' X'17' X'18' X'19' X'1A' X'1B' X'1C' X'1D' X'1E' |                   |                   |                    |                     |                    |                   |         |          |         |                   |         |                     |          | >       |       |
| Value<br>ction        | 1 | X'10'                                                                                                                                               | יוויא             | X'12'             | X'13'              | X'14'               | X'15'              | X'16'             | X'17'   | X'18'    | X' 19'  | X'1A'             | X'1B'   | X'1C'               | יסויx    | X'1E'   | X'1F' |
|                       |   | Copy contents of specified I/O channel register into A                                                                                              |                   |                   |                    |                     |                    |                   |         |          |         |                   |         |                     |          |         |       |
| Hexadecimal<br>of Fur | 2 | X'20'                                                                                                                                               | X'21'             | X'22'             | X'23'              | X'24'               | X'25'              | X'26'             | X'27'   | X'28'    | X'29'   | X'2A'             | X'2B'   | X'2C'               | X'2D'    | X'2E'   | X'2F' |
| lexa                  |   |                                                                                                                                                     |                   |                   |                    | - Сору              | conten             | ts of sp          | ecified | I/O c    | nannel  | register          | into A  |                     |          |         | >     |
| -                     | 3 | X'30'                                                                                                                                               | יוניא             | X'32'             | X'33'              | X'34'               | X'35'              | X'36'             | X'37'   | X'38'    | X'39'   | X'3A'             | X'3B'   | х'зс'               | X'3D'    | X'3E'   | X'3F' |
| Not                   | _ | Except<br>register<br>values 2<br>are asso                                                                                                          | or I/C<br>X'08' a | ) chann<br>nd X'0 | iel regi<br>9' are | ister wl<br>associo | hose co<br>ated wi | ontents<br>th the | are co  | pied in  | ito the | A regi            | ster (a | ccumulc             | itor). F | unction | n     |

| Table C-1 | READ DIRECT | (Mode O | Instruction  | Function    | Values | X'00'-X'3E' |
|-----------|-------------|---------|--------------|-------------|--------|-------------|
|           |             | (mode o | , man ocnon, | 1 Unicition | 10003  | X 00 X 01   |

|                     |             |                       |                     |                    |                  | Hex                    | adecim               | al Valu             | ue of B          | its 12–1 | 5 of Fu | inction | Field   |         |        |        |   |
|---------------------|-------------|-----------------------|---------------------|--------------------|------------------|------------------------|----------------------|---------------------|------------------|----------|---------|---------|---------|---------|--------|--------|---|
|                     |             | 0                     | 1                   | 2                  | 3                | 4                      | 5                    | 6                   | 7                | 8        | 9       | A       | В       | С       | D      | E      | F |
| of Bits<br>Field    | 4           |                       | sio                 | TIO                |                  | TDV                    |                      |                     |                  | HIO      |         |         |         |         |        |        |   |
|                     | 5           | AIO                   |                     |                    |                  |                        |                      |                     |                  |          |         |         |         |         |        |        |   |
| decimal<br>1 of Fun | 6           | I/O<br>RESET          |                     |                    |                  |                        |                      |                     |                  |          |         |         |         |         |        |        |   |
| Hexad<br>8-11       | 7           |                       |                     |                    |                  |                        |                      |                     |                  |          |         |         |         |         |        |        |   |
| Note                | e: Ec<br>ar | ich of th<br>i I/O in | e assig<br>structio | gned fur<br>on. Se | nction<br>e Chap | values w<br>iter 4 foi | vithin t<br>r furthe | his gro<br>er detai | up is lo<br>ils. | abeled v | vith an | approp  | riate m | nemonio | repres | enting | L |

Table C-2. READ DIRECT (Mode 0) Instruction, Function Values X'40'-X'7F'

| Table C-3. | READ DIRECT | (Mode 0) Instruction, | Function Values | X'80'-X'BF' |
|------------|-------------|-----------------------|-----------------|-------------|
|------------|-------------|-----------------------|-----------------|-------------|

|                          |   |                          |                    |                                |                                | Hexa                           | decim                          | al Valu                                                 | e of Bit           | s 12-15                     | i of Fur           | nction F                       | ield                           |                                | <u></u>                        |      |                     |
|--------------------------|---|--------------------------|--------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|---------------------------------------------------------|--------------------|-----------------------------|--------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|------|---------------------|
|                          |   | 0                        | 1                  | 2                              | 3                              | 4                              | 5                              | 6                                                       | 7                  | 8                           | 9                  | A                              | В                              | С                              | D                              | E    | F                   |
| Field                    | 8 | Copy<br>(DATA)<br>into A |                    |                                |                                |                                |                                |                                                         |                    | FA<br>RX=1<br>SX <i>=</i> 0 | FA<br>RX=1<br>SX=1 | GR=2                           | GR=3                           | GR-4                           | GR=5                           | GR=6 | FA<br>RX=1<br>SX=7  |
| Bits 8–11 of Function Fi | 9 | FA<br>RX=2<br>SX=0       | FA<br>RX=2<br>SX=1 | LDM<br>or<br>STM<br>X=2<br>Y=2 | LDM<br>or<br>STM<br>X=2<br>Y=3 | LDM<br>or<br>STM<br>X=2<br>Y=4 | LDM<br>or<br>STM<br>X=2<br>Y=5 | LDD,<br>STD,<br>DAD,<br>DSB,<br>or<br>CPD<br>X=2<br>Y=6 | FA<br>RX=2<br>SX=7 | FA<br>RX=3<br>SX=0          | FA<br>RX=3<br>SX=1 | LDM<br>or<br>STM<br>X=3<br>Y=2 | LDM<br>or<br>STM<br>X=3<br>Y=3 | LDM<br>or<br>STM<br>X=3<br>Y=4 | LDM<br>or<br>STM<br>X=3<br>Y=5 | SFM  | FA<br>RX:=3<br>SX=7 |
| Hexadecimal Value of     | А | FA<br>RX=4<br>SX=0       | FA<br>RX=4<br>SX=1 | LDM<br>or<br>STM<br>X=4<br>Y=2 | LDM<br>or<br>STM<br>X=4<br>Y=3 | LDM<br>or<br>STM<br>X=4<br>Y=4 |                                |                                                         | FA<br>RX=4<br>SX=7 | FA<br>RX=5<br>SX=0          | FA<br>RX=5<br>SX=1 | LDM<br>or<br>STM<br>X=5<br>Y=2 | LDM<br>or<br>STM<br>X=5<br>Y=3 |                                |                                |      | FA<br>RX=5<br>SX=7  |
| Hexade                   | В | FA<br>RX=6<br>SX=0       | FA<br>RX=6<br>SX=1 | LDM<br>or<br>STM<br>X=6<br>Y=2 |                                |                                |                                |                                                         | FA<br>RX=6<br>SX=7 | FA<br>RX=7<br>SX=0          | FA<br>RX=7<br>SX=1 |                                |                                |                                |                                |      | FA<br>RX=7<br>SX=7  |

Note: Except for function values X'80' (copy contents of DATA switches into A register) and X'9E' (SFM; Set Floating Mode), which are one-word instructions, each of the other assigned function values within this group is the first word of a two-word instruction sequence. These function values are identified and described with the following symbols and mnemonics:

- CPD A doubleword compare instruction.
- DAD A doubleword add instruction.
- DSB A doubleword subtract instruction.
- FA A field addressing instruction.
- GR A general register instruction. The accompanying value (2-6) indicates the general register that is used as the accumulator.
- LDD A doubleword load instruction.
- LDM A multiple register (other than doubleword) load instruction.
- RX For field addressing instructions, RX=1 signifies no indexing register, RX=2 through RX=7 signify the indexing register.
- STD A doubleword store instruction.
- STM A multiple register (other than doubleword) store instruction.
- SX For field addressing instructions, SX=0 signifies no self-indexing, SX=1 signifies self-incrementing, SX=7 signifies self-decrementing.
- X For multiple register and doubleword instructions, the X value signifies the number of registers.
- Y For multiple register and doubleword instructions, the Y value signifies the first register.

|                                         |    |                      |                  |                 |                 | Hex                         | adeci           | imal V | alue c | f Bits 12-1                 | 5 of I | Functio | on Fie  | d                                          |          |        |    |
|-----------------------------------------|----|----------------------|------------------|-----------------|-----------------|-----------------------------|-----------------|--------|--------|-----------------------------|--------|---------|---------|--------------------------------------------|----------|--------|----|
|                                         |    | 0                    | 1                | 2               | 3               | 4                           | 5               | 6      | 7      | 8                           | 9      | A       | В       | С                                          | D        | E      | F  |
| 8-11                                    | С  | Copy<br>(PSW1)       |                  |                 |                 |                             |                 |        |        |                             |        |         |         |                                            |          |        |    |
| e of Bits 8.<br>Field                   | D  |                      |                  |                 |                 |                             |                 |        |        |                             |        |         |         |                                            |          |        |    |
| Hexadecimal Value of<br>of Function Fie | E  | Copy<br>(PSW1)       |                  |                 |                 | Copy<br>(PSW1);<br>reset EI |                 |        |        | Copy<br>(PSW1);<br>reset II |        |         |         | Copy<br>(PSW1);<br>reset<br>EI & II        |          |        |    |
| Hexadeo                                 | F  | Copy<br>(PSW1)       |                  |                 |                 | Copy<br>(PSW1);<br>set EI   |                 |        |        | Copy<br>(PSW1);<br>set II   |        |         |         | Copy<br>(PSW1);<br>set<br>EI & II          |          |        |    |
| Not                                     | e: | to be cop<br>program | pied i<br>status | nto th<br>indic | e A re<br>ator, | gister ( <mark>acc</mark>   | umula<br>1, fur | nction | zeros  | are copied                  | into   | those j | positio | gram Status<br>ns that do r<br>', X'F8', a | not corr | espond | to |

Table C-4. READ DIRECT (Mode 0) Instruction, Function Values X'CO'-X'FF'

Table C-5. WRITE DIRECT (Mode 0) Instruction, Function Values X'00'-X'3F'

|                       |   |                                 |             |           |         | He       | xadecin | n <mark>al</mark> Val | ue of B  | lits 12- | 15 of Fi | unction   | Field   |          |         |         |               |
|-----------------------|---|---------------------------------|-------------|-----------|---------|----------|---------|-----------------------|----------|----------|----------|-----------|---------|----------|---------|---------|---------------|
|                       |   | 0                               | I           | 2         | 3       | 4        | 5       | 6                     | 7        | 8        | 9        | A         | В       | С        | D       | E       | F             |
| -                     |   |                                 | <b>-</b> Co | ру (А)    | into sp | ecified  | genera  | I regis               | ter — 🗩  | (        | Сору (А  | () into s | pecifie | d I/O a  | hannel  | registe | r <b>&gt;</b> |
| s 8-1                 | 0 |                                 | Р           | L         | т       | ×        | В       | E                     | A        | X'08'    | X'09'    | X'0A'     | X'0B'   | X'0C'    | X'0D'   | X'0E'   | X'0F'         |
| of Bits<br>Field      |   | -                               |             | •         | •       | ·        | Copy (/ | A) into               | specifi  | ed I/O   | chann    | el regis  | ter     | •        |         |         |               |
|                       | 1 | X'10'                           | יררי        | X' 12'    | X'13'   | X'14'    | X' 15'  | X'16'                 | X'17'    | X'18'    | X'19'    | X'1A'     | X'18'   | X'1C'    | יסויא   | X'1E'   | X'1F'         |
|                       |   |                                 |             |           |         |          | Сору (/ | A) into               | specifi  | ed I/O   | channe   | el regis  | ter —   |          |         |         | ~~~~>         |
| Hexadecimal<br>of Fur | 2 | X'20'                           | X'21'       | X'22'     | X'23'   | X'24'    | X'25'   | X'26'                 | X'27'    | X'28'    | X'29'    | X'2A'     | X'2B'   | X'2C'    | X'2D'   | X'2E'   | X'2F'         |
| sxade                 |   | -                               |             |           |         |          | Сору (А | A) into               | specifi  | ed I/O   | chann    | el regis  | ter     |          | •       | •       |               |
| Η                     | 3 | X'30'                           | X'31'       | X'32'     | X'33'   | X'34'    | X'35'   | X'36'                 | X'37'    | X'38'    | X'39'    | X'3A'     | X'3B'   | X'3C'    | X'3D'   | X'3E'   | X'3F'         |
| Note                  | ( | Except<br>or I/O o<br>struction | channel     | l registe | er that | is to re | ceive a | word                  | of infor | mation   | , as co  | pied fro  | m the A | A regist | er. (Th |         |               |

Table C-6. WRITE DIRECT (Mode 0) Instruction, Function Values X'40'-X'7F'

|                            |           | 0      | 1                                     | 2     | 3       | 4                                     | 5     | 6                 | 7      | 8      | 9      | A              | В                                     | С                                     | D                                     | E                                     | F             |
|----------------------------|-----------|--------|---------------------------------------|-------|---------|---------------------------------------|-------|-------------------|--------|--------|--------|----------------|---------------------------------------|---------------------------------------|---------------------------------------|---------------------------------------|---------------|
|                            |           |        | -                                     |       | —— See  | Note                                  | 2     | l                 |        |        |        |                | – See N                               | Note 3                                | l                                     |                                       | I             |
| ld<br>brts                 | 4         |        | Р                                     | L     | Т       | ×                                     | В     | E                 | A      | X'08'  | X'09'  | X'0A'          | X'OB'                                 | X'0C'                                 | X'0D'                                 | X'0E'                                 | X'0F          |
| r Fiel                     |           |        | · · · · · · · · · · · · · · · · · · · |       | •       | · · · · · · · · · · · · · · · · · · · | •     | 4                 | — See  | Note 3 | •      | •              | · · · · · · · · · · · · · · · · · · · | · · · · · · · · · · · · · · · · · · · | · · · · · · · · · · · · · · · · · · · | ·                                     | · · · · · · · |
| mal Value<br>Function F    | 5         | X' 10' | יוויא                                 | X'12' | X'13'   | X'14'                                 | X'15' | X'16'             | X' 17' | X'18'  | X'19'  | X'1A'          | X'1B'                                 | X'1C'                                 | יסויא                                 | X'1E'                                 | X'1F          |
| Rexadecimal<br>8-11 of Fun |           |        |                                       |       | ·       |                                       |       |                   | — See  | Note 3 |        |                |                                       |                                       |                                       |                                       | · · · ·       |
| -11 o                      | 6         | X'20'  | X'21'                                 | X'22' | X'23'   | X'24'                                 | X'25' | X'26'             | X'27'  | X'28'  | X'29'  | X'2A'          | X'2B'                                 | X'2C'                                 | X'2D'                                 | X'2E'                                 | X'2F          |
| êœ                         |           | -      | · · · · · · · · · · · · · · · · · · · |       |         | •                                     | •     | • • • • • • • • • | — See  | Note 3 |        |                |                                       |                                       |                                       | · · · · · · · · · · · · · · · · · · · |               |
|                            | 7         | X'30'  | X'31'                                 | X'32' | X'33'   | X'34'                                 | X'35' | X'36'             | X'37'  | X'38'  | X'39'  | X'3 <b>A</b> ' | X'3B'                                 | X'3C'                                 | X'3D'                                 | X'3E'                                 | X'3F          |
| Votes                      | <u></u> 1 |        |                                       |       | dress o |                                       |       |                   |        | the fu | nction | value fo       | or a spe                              | cified                                | register                              | is X'40                               | )'            |

3. Copy bit 0 of specified I/O channel register into Overflow; then reset bit 0 of specified I/O channel register to 0.

| Table C-7. | WRITE DIRECT | (Mode 0) In | struction, I | Function | Values | X'80-X'BF' |
|------------|--------------|-------------|--------------|----------|--------|------------|
|------------|--------------|-------------|--------------|----------|--------|------------|

|          |   |      |      |      |      | He   | kadecin  | nal Val  | ue of B | its 12-  | 15 of Fu | unction | Field |      |      |                                       |      |
|----------|---|------|------|------|------|------|----------|----------|---------|----------|----------|---------|-------|------|------|---------------------------------------|------|
|          |   | 0    | 1    | 2    | 3    | 4    | 5        | 6        | 7       | 8        | 9        | A       | В     | С    | D    | E                                     | F    |
| 0        |   | -    |      |      |      |      | Сору     | (A) into | specif  | fied pro | tection  | registe | r ——  |      |      | • • • • • • • • • • • • • • • • • • • |      |
| Field    | 8 | X'0' | יניא | X'2' | X'3' | X'4' | X'5'     | X'6'     | X'7'    | X'8'     | X'9'     | X'A'    | Х'В'  | X'C' | X'D' | X'E'                                  | X'F' |
| tion     | 9 |      |      |      |      |      |          |          |         |          |          |         |       |      |      |                                       |      |
| of Funct | A |      |      |      |      |      | <b>`</b> |          |         |          |          |         |       |      |      |                                       |      |
| o        | в |      |      |      |      |      |          |          | 1       |          |          |         |       |      |      |                                       |      |

Table C-8. WRITE DIRECT (Mode 0) Instruction, Function Values X'C0'-X'FF'

|                            |   |                       |   |                           | Hex               | adecimal         | Valu | e of | Bits I. | 2-15 of Fun           | ction | Field |   |                       |   |   |   |
|----------------------------|---|-----------------------|---|---------------------------|-------------------|------------------|------|------|---------|-----------------------|-------|-------|---|-----------------------|---|---|---|
|                            |   | 0                     | 1 | 2                         | 3                 | 4                | 5    | 6    | 7       | 8                     | 9     | А     | В | С                     | D | Ε | F |
| of Bits<br>Field           | с |                       |   | Diagnose<br>IOP <b>-1</b> | Diagnose<br>10P–2 |                  |      |      |         |                       |       |       |   |                       |   |   |   |
| Value<br>Iction            | D | Set Wait<br>flip-flop |   |                           |                   |                  |      |      |         | Set Exit<br>condition |       |       |   |                       |   |   |   |
| Hexadecimal<br>8-11 of Fur | E |                       |   |                           |                   | Reset EI<br>to O |      |      |         | Reset II<br>to 0      |       |       |   | Reset EI<br>& II to O |   |   |   |
| Hexa<br>8-1                | F |                       |   |                           |                   | Set El<br>to 1   |      |      |         | Set II<br>to 1        |       |       |   | Set El<br>& II to 1   |   |   |   |

# APPENDIX D. MODEL 4180 DIRECT MEMORY ADAPTER

## INTRODUCTION

Model 4180 Direct Memory Adapter (DMA) is a 16-bit direct memory interface that provides direct data interchange between external user devices and the main memory of a Xerox 530 computer system. A Xerox 530 system may include up to two Direct Memory Adapters (hereafter referred to as DMA 1 and DMA 2), each of which has a maximum information transfer rate of 1,250,000 bytes per second.

## SYSTEM INTERFACES

As noted in Chapter 2, main memory in a Xerox 530 system may be accessed via a maximum of four access paths to the synchronous unit memory bus. One of these memory access paths will be used by each Direct Memory Adapter attached to the system. An asynchronous DMA user interface bus provides the interconnection between the DMA and the external device. The asynchronous operation between the DMA and the external device eliminates the differences in clock timing between the two devices. The physical connection between the DMA and the external device is provided by two low-performance ribbon cables not more than five feet in length. The DMA also interfaces with the CPU by means of the internal DIO bus, and the Interrupt Master through the system fault bus. These relationships are illustrated in Figure D-1.

#### MULTIPROCESSING

In multiprocessing applications, the external device to which the DMA is connected will be the Dual Processor Adapter of an alternate Xerox 530 system. The memory modules of the system containing the DMA can then be accessed by the alternate CPU and by any unit (such as an external IOP) on the unit memory bus of the alternate system. Note that in this particular configuration the system containing the DMA cannot conversely access the memory of the alternate system; bidirectional access requires the



Figure D-1. DMA Block Diagram

presence of a Direct Memory Adapter and a Dual Processor Adapter on each system. See Appendix E for a more detailed description of the various possible dual processing configurations.

If the external device connected to the DMA is something other than a Dual Processor Adapter, then the DMA effectively functions as if it were an Input/Output Coupler.

#### FUNCTIONAL DESCRIPTION

A Direct Memory Adapter can be used to access any Xerox 530 memory location in the range 0 - 64K, as requested by the external device. The DMA contains an address register and a data register which enable it to perform the following three types of memory operations:

- 1. Read one word from memory.
- 2. Write one word to memory.
- 3. Write one byte to memory.

The DMA's internal watchdog timer will trigger a machine fault interrupt if the DMA should remain in a non-idle phase for more than 16.6 milliseconds. Other hardware faults detected by the DMA or the system's Memory Control are reported to the system fault register and, where appropriate, to the external device (see "Fault Handling").

## DMA CONTROLS

The Model 4180 Direct Memory Adapter responds to specially coded READ/WRITE DIRECT instructions, and to the system reset function, as described in the following sections.

#### INTERFACE CONTROLS

The DMA's connection with the various system buses can be controlled by means of the following WRITE DIRECT (WD) instructions.

#### ENABLING THE DMA

Before any memory accesses through the DMA can be attempted, the DMA's connection to the unit memory bus, the system fault bus, and the DMA user interface bus must be enabled. This is accomplished by executing a WRITE DIRECT instruction with an effective address of X'BDEO' for DMA 1 or X'BDFO' for DMA 2.

## DISABLING THE DMA

By executing a WRITE DIRECT instruction with an effective address of X'BDE1' for DMA 1 or X'BDF1' for DMA 2, the DMA is logically disconnected from the unit memory bus, the system fault bus, and the DMA user interface bus. If a memory access is in progress when the instruction is encountered, it is allowed to complete before the DMA is disabled.

#### ENABLING THE FAULT INTERFACE

Executing a WRITE DIRECT instruction with an effective address of X'BDE2' for DMA 1 or X'BDF2' for DMA 2 enables the DMA's interface to the system fault bus without affecting the interface to other system buses. Subsequent hardware errors detected by the DMA or by Memory Control will be reported to the system fault register.

#### DISABLING THE FAULT INTERFACE

Executing a WRITE DIRECT instruction with an effective address of X'BDE3' for DMA 1 or X'BDF3' for DMA 2 logically disables the DMA from the system fault bus without affecting the interface to other system buses. Subsequent hardware errors will not be reported to the system fault register.

#### DIAGNOSTIC TURNAROUND OPERATIONS

Diagnostic programs use the turnaround mode of operation to test the address and data paths to and from the DMA, and to simulate the sequence of operations occurring in a memory access from the external device. During turnaround operations, the external device's power should be left on if the two ribbon cables between it and the DMA remain connected. If the external device's power must be turned off, however, the cables must be disconnected before the DMA can enter the turnaround mode. The instructions governing diagnostic turnaround operations are described below.

#### ENABLE TURNAROUND MODE

The diagnostic turnaround mode is enabled by executing a WRITE DIRECT instruction with an effective address of X'BDE4' for DMA 1 or X'BDF4' for DMA 2. The effect of the instruction is to logically disconnect the DMA user interface bus from the external device and to couple it to the internal DIO bus instead. This creates a turnaround path from the CPU through the DMA and back to the CPU, allowing the CPU to simulate memory requests from the external device and test the results of the requests. This instruction must be executed before any of the turnaround operations (except loading the DMA address register) described below may be attempted. If a DMA memory access cycle is in progress when the instruction is executed, it will be allowed to complete before the turnaround mode is entered.

## DISABLE TURNAROUND MODE

Executing a WRITE DIRECT instruction with an effective address of X'BDE5' for DMA 1 or X'BDF5' for DMA 2 disables the turnaround mode. The DMA user interface is reconnected to the external device, allowing normal operations to be resumed.

#### LOAD DMA ADDRESS REGISTER

Executing a WRITE DIRECT instruction with an effective address of X'BDE6' for DMA 1 or X'BDF6' for DMA 2 causes the contents of the CPU accumulator to be written into the DMA's address register. Once the address register is loaded, a diagnostic program may then read from or write into the specified memory location by using one of the following two instructions. However, this instruction can be successfully executed whether or not the DMA is in the diagnostic turnaround mode.

#### WRITE WORD INTO MEMORY

A WRITE DIRECT instruction with an effective address of X'BDE7' for DMA 1 or X'BDF7' for DMA 2 causes the contents of the CPU accumulator to be written into the memory location pointed to by the DMA address register. The DMA must be in the turnaround mode prior to the execution of this WRITE DIRECT instruction; otherwise, a CPU fault condition ("no DFSA response") will occur.

## READ WORD FROM MEMORY

A READ DIRECT instruction with an effective address of X'BDE7' for DMA 1 or X'BDF7' for DMA 2 causes the contents of the memory location pointed to by the DMA address register to be loaded into the CPU accumulator. The DMA must be in the turnaround mode prior to the execution of this READ DIRECT instruction; otherwise, a CPU fault condition ("no DFSA response") will occur.

## FAULT INJECTION MODE

Fault injection is a mode of operation that is provided as a hardware aid to diagnostic programs. When fault injection is enabled, the DMA deliberately writes the wrong parity bits (i.e., both byte parity bits) into memory whenever a memory write request is executed. This will occur for both normal user write requests and turnaround mode write requests. A subsequent read request to the same memory location will cause a read data parity error to be detected and reported. Fault injection is controlled by the following instructions.

## ENABLE FAULT INJECTION

Executing a WRITE DIRECT instruction with an effective address of X'BDE8' for DMA 1 or X'BDF8' for DMA 2 causes the fault injection mode to be entered, and incorrect parity bits to be written into memory whenever a memory write request is executed.

## DISABLE FAULT INJECTION

Executing a WRITE DIRECT instruction with an effective address of X'BDE9' for DMA 1 or X'BDF9' for DMA 2 causes the disabling of the fault injection mode of operation.

## DMA STATUS WORD

The current operational status of the Direct Memory Adapter is maintained in an internal status word. The information contained in the DMA status word is listed in Table D-1.

| Bit Position                     |                                                                                                                                                                                      |
|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0 1 2 3 4 5 6 7 <sup>†</sup>     | Meaning                                                                                                                                                                              |
| 1                                | The external device is present<br>(i.e., the device is powered up,<br>the cables to the DMA are prop-<br>erly connected, and the DMA<br>user interface bus is logically<br>enabled). |
| -1                               | The external device is the Dual<br>Processor Adapter of an alternate<br>Xerox 530 system.                                                                                            |
| 1                                | The DMA's interface with the sys-<br>tem fault bus is logically enabled.                                                                                                             |
| 1                                | The DMA's interface with the unit memory bus is logically enabled.                                                                                                                   |
| 1                                | The DMA user interface bus to<br>the external device is logically<br>enabled.                                                                                                        |
| 1                                | The DMA is in diagnostic turn-<br>around mode.                                                                                                                                       |
| 1 -                              | This DMA is DMA 2 (bit 6 = 0<br>for DMA 1).                                                                                                                                          |
| 1                                | The DMA is in fault injection mode.                                                                                                                                                  |
| <sup>t</sup> Bits 8–15 are alway | mode.                                                                                                                                                                                |

The contents of the DMA status word may be examined by executing a READ DIRECT instruction with an effective address of X'BDEO' for DMA 1 or X'BDFO' for DMA 2. The instruction causes the DMA status word to be loaded into the CPU accumulator.

#### SYSTEM RESET

Whenever a system reset occurs (due to a PCP reset, an I/O reset instruction, or the system power-on sequence), the DMA's interfaces with the unit memory bus, the system fault bus, and the DMA user interface bus are effectively disabled; a WRITE DIRECT instruction must be executed to reenable the interfaces.

## FAULT HANDLING

The hardware fault detection system basic to the Xerox 530 design is extended to the Direct Memory Adapter. All faults connected with the operation of the DMA are reported

through the fault interrupt system. Tests for faults occurring in data transactions include the following:

- Memory address parity errors detected by memory control.
- Memory module absent (i.e., nonexistent memory address) detected by Memory Control.
- Read data parity errors detected by the DMA.
- Write data parity errors transmitted from the external device and detected by the DMA.
- Address parity errors transmitted from the external device and detected by the DMA.

As discussed in Chapter 2, the general format for the 16 bits of fault information that may be copied into the A register is as follows:

|   |   | Un | it |   |   |   | A<br> |   |   | Fai | ult : | Stat | US  |    |    |
|---|---|----|----|---|---|---|-------|---|---|-----|-------|------|-----|----|----|
| 0 | 1 | 2  | 3  | 4 | 5 | 6 | 7     | 8 | 9 | '10 | '11   | '12  | '13 | 14 | 15 |

A DMA fault is indicated whenever bit 5 of the fault information word is set to 1. Bits 6 and 7 will then specify which DMA caused the fault, bit 8 indicates the DMA fault mode, and bits 9-15 describe the source of the fault. The possible bit configurations for DMA faults are listed in Table D-2. Fault reporting and special handling, if required, is listed in Table D-3 for each type of fault.

#### NONDATA REQUEST

The external device can issue a special nondata request, which does not access memory, in order to effectively interrupt the current instruction stream being processed by the CPU. This request causes a machine fault interrupt to be triggered, with bit 12 of the Mode 2 fault field set to 1. On sensing this special fault, the software interrupt handling routine may then perform whatever operations the user deems appropriate; e.g., the routine may access certain memory locations for information previously stored by the external device. If the external device is a Dual Processor Adapter, the nondata request is programmed by means of a WRITE DIRECT instruction (effective address X'BDD3') from the CPU to the DPA in the alternate system. See Appendix E for additional information.

| Table D-2. DMA F | Fault Status Values                                                                                                                                            |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit Position     |                                                                                                                                                                |
| 6789101112131415 | Type of Fault                                                                                                                                                  |
| 10               | DMA 1 fault.                                                                                                                                                   |
| 01               | DMA 2 fault.                                                                                                                                                   |
| 11               | DMA 1 fault and DMA 2<br>fault. The remaining mode<br>and fault status information<br>(bits 8–15) is not valid in<br>this case (the information<br>is merged). |
|                  | MODE 1                                                                                                                                                         |
| 01               | For Mode 1 faults, bits<br>9–11 will contain the most<br>significant three bits of the<br>memory address associated<br>with the fault.                         |
| 01               | DMA address register parity<br>error (diagnostic turnaround<br>mode only).                                                                                     |
| 01               | Memory module absent de-<br>tected by Memory Control<br>(i.e., nonexistent memory<br>address).                                                                 |
| 01-              | Memory address parity<br>error detected by Memory<br>Control .                                                                                                 |
| 01               | Memory read data parity<br>error detected by the DMA .                                                                                                         |
|                  | MODE 2                                                                                                                                                         |
| 0011             | Undefined internal DIO address.                                                                                                                                |
| 1-1              | DMA phase sequence error<br>(irrecoverable internal<br>DMA fault).                                                                                             |
| 11               | DMA watchdog timer<br>runout.                                                                                                                                  |
| 1                | External device error.                                                                                                                                         |
| 11               | Internal DIO bus write<br>data parity error detected<br>by the DMA.                                                                                            |
| 1 1 -            | Memory address parity<br>error from the user inter-<br>face bus detected by the<br>DMA.                                                                        |
| 11               | Memory write data parity<br>error from the user inter-<br>face bus detected by the<br>DMA.                                                                     |
|                  | L                                                                                                                                                              |

| Fault                                                        | Reported To                                             | Special Handling                                                                                                          |
|--------------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|
| DMA address register parity error<br>(turnaround mode only). | System Fault Register.                                  | None.                                                                                                                     |
| Memory module absent.                                        | System Fault Register and external device. <sup>†</sup> | None.                                                                                                                     |
| Memory address parity error de-<br>tected by Memory Control. | System Fault Register and external device. <sup>†</sup> | None.                                                                                                                     |
| Memory read data parity error<br>detected by DMA.            | System Fault Register and external device. <sup>†</sup> | Send read data and parity bits as is to<br>external device (in normal mode) or to<br>CPU (in diagnostic turnaround mode). |
| Undefined internal DIO address.                              | System Fault Register.                                  | None.                                                                                                                     |
| DMA phase sequence error.                                    | System Fault Register.                                  | Disable DMA user interface bus.                                                                                           |
| DMA watchdog timer runout.                                   | System Fault Register.                                  | Remain in timed-out state until reset by CPU. Disable DMA user interface bus.                                             |
| External device error.                                       | System Fault Register.                                  | None.                                                                                                                     |
| Internal DIO bus write data<br>parity error.                 | System Fault Register.                                  | None.                                                                                                                     |
| Memory address parity error<br>detected by the DMA.          | System Fault Register and external device. <sup>†</sup> | Send address and parity bits as is to<br>memory (Memory Control will detect<br>the error and abort the write operation).  |
| Memory write data parity error<br>detected by the DMA.       | System Fault Register and external device. <sup>†</sup> | Send write data as is, but send correct parity bits to memory.                                                            |

| Table D-3. DMA Fault Reporting and Special Han |
|------------------------------------------------|
|------------------------------------------------|

<sup>†</sup>If the external device is a Dual Processor Adapter, the error will also be reported, through the DPA, to the alternate system. See Appendix E for additional information.

.

# APPENDIX E. MODEL 4185 DUAL PROCESSOR ADAPTER

## INTRODUCTION

Combining two processors into one multiprocessor presents two basic problems: The two systems are independently clocked, and the accessing system must distinguish between its own internal memory and that of the system it accesses. The problem of asynchronous clocks is solved by the asynchronous memory interface residing in the accessed system, called the Direct Memory Adapter (DMA) and described in Appendix D. The problem of controlling memory access in the combined systems is handled by the Dual Processor Adapter (DPA), described in this appendix.

Model 4185 Dual Processor Adapter is the interface between the Xerox 530 computer in which it resides and an alternate system whose memory it may access either in whole or in part. The alternate system may be either another Xerox 530 or a special-design 32-bit memory system. Requests for access to the alternate system's memory may come from any user on the accessing system's Unit Memory Bus (UMB) or the CPU, and are all under the control of the system's Memory Control Module (MCM), as shown in the block diagram, Figure E-1. Access to a specific location in the alternate system's memory is controlled by the DPA's mapping feature which, in turn, is controlled jointly by the CPU and the access requestor. Requestors have full read access (words only) and full or partial (words or bytes) write access to the alternate system. Conflicting memory addresses are not permitted. If the requested location in the accessed memory duplicates an internal memory location, then the internal memory location will be accessed.

**CONFIGURATION CONSTRAINTS** 

The system in which the DPA resides must have not less than 8K and, because of electrical constraints, not more than

56K of internal memory. The combined total of internal memory and accessible memory in an alternate system cannot exceed 64K, the maximum number of memory locations that the Xerox 530 can address. Internal memory must, therefore, be reduced by the amount by which the combined total exceeds 64K.

As illustrated in Figure E-2, each DPA can connect to one, and only one, alternate system. Two systems may share the memory of one alternate system, and the alternate system may itself be equipped with a DPA via which it connects either to a third alternate system or back to the first system for reciprocal sharing of the two systems' memories. Serial linking of several computers is theoretically possible but not practical because of performance degradation and inherent programming difficulties. But the other three configurations mentioned above are basic and typical.

Configuration I allows system B to access any portion of system A's memory, but the converse is not true. Configuration II allows systems B and C to access any portion of system A. And Configuration III allows systems A and B to share each other's memories, but not concurrently. A bus conflict will occur, resulting in a watchdog timer runout in one or both systems, if system A attempts to access system B while system B is in the process of accessing system A, or vice versa.

## **MEMORY OPERATION**

The Memory Control Module (MCM) presents the addresses of all memory requests to the DPA. The DPA determines whether a requested address refers to an internal or an external memory location, and transmits those that refer to an external location to the external asynchronous memory interface, the Dual Memory Adapter (DMA). Internal memory



Figure E-1. Relationship of DPA to Host and Alternate System

addresses fail to activate the DPA and are treated normally, as if the DPA module were not resident in the system. Similarly, if the module is actually removed, the system reverts to its normal operation, returning an MMA (Memory Module Absent) indication to the requestor of a nonexistent memory address. A Memory Transaction Complete (MTC) indication is returned to the user (by the DPA via the MCM) at the conclusion of the memory cycle.

## MAPPING

The DPA contains 16 map registers for mapping every request for an external memory address. The requestor's virtual address space (above internal memory) is organized in blocks of 4K, one block for each register. These blocks are mapped into equivalent blocks of 4K of actual memory space in an alternate Xerox 530 system. The appropriate map register is selected by the four most significant bits of the requested address. The 12 low-order bits of the address word are transmitted unmodified to the alternate system's interface, while the high-order bits are obtained from the map register.

Control over the contents of the registers is exercised by the CPU via its internal Direct Input/Output (DIO) bus. Specially coded READ/WRITE DIRECT instructions are used to initialize, read, or alter the register contents. In changing the map, the program must guard against interfering with another user's memory cycle currently in progress (e.g., an IOP's). A memory cycle is always completed before the map may be accessed.

To access the map (READ/WRITE DIRECT), the CPU uses effective address X'BDCx', where x designates the DPA map address register that is either to be read into the accumulator or loaded with the contents of the accumulator. At the end of the READ/WRITE DIRECT cycle, the selected map register



Figure E-2. Typical System Configurations

will contain the most significant portion of the virtual memory address (i.e., effective 4K block number): Four bits for alternate Xerox 530 external memory or nine bits for a 32-bit external memory system. The format of the register contents describing this block address value is shown below.

| 0 | 0 | L |    |
|---|---|---|----|
| 0 | 6 | 7 | 15 |

L represents the output of the map. If the alternate system is a Xerox 530, bits 12 through 15 represent the four most significant bits of the requested address, corresponding to A00 to A03 of the alternate system's memory address. In a special-design 32-bit alternate system, all nine bits of L represent the most significant bits of the memory address. Bits Othrough 6 are always returned as zero data. Similarly, if the alternate system is a Xerox 530, bits 7 through 11 must always be coded as zeros to avoid a parity error. This requirement may be violated as a means of intentionally injecting a parity error for diagnostic purposes. A map register parity error results in inhibiting transmission of the memory request to the external system, with appropriate notification to the requestor.

## FAULTS

The DPA records five types of faults in its internal fault register (i.e., the DPA status word):

- 1. Map address parity error (MAPE).
- 2. Read data parity error (MRDPE).
- 3. Write data parity error (MWDPE).
- 4. Watchdog timer runout (WDT).
- 5. External device not here (EXTDNH).

In addition, it receives and transmits the Memory Module Absent (MMA) and Memory Parity Error (MAPE) indications from the alternate system and transmits them to the user/ requestor (via the system and CPU fault registers) without storing them in the internal DPA register.

## **MAP ADDRESS PARITY ERRORS (MAPE)**

Two types of address parity errors are distinguished: MAP-PE which is internal to the DPA and results in inhibiting transmission of the memory request to the alternate system, and MAPE which is generated by the DMA in the alternate system on wrong parity for the entire address. For diagnostic purposes, MAP-PE can be induced by an odd number of ones in bits 0 to 6 which are normally returned as zeros. A map address parity error for the entire address (MAPE) is induced and will be detected by the DMA in a Xerox 530 alternate system if WD instruction places an odd number of ones in bits 7 through 11 of the map register word. Either fault is

reported as MAPE to the requestor, but only MAP-PE causes the MAPE fault flag (bit 8) to be set in the DPA status word.

In the event of a map address parity error, the DPA forces both MAPE and MMA (Memory Module Absent) back to the requestor. The combination of MAPE and MMA results in a unique fault status in the system fault register, since the MCM generates only one or the other, MAPE or MMA, never both together. The unusual MAPE-MMA configuration alerts the system to the fact that the DPA has detected an otherwise unspecified fault. As determined by an erroranalysis program, the system can then interrogate the DPA for further details. It should be noted that this special faultreporting configuration applies only to the system fault register, not to the CPUs. The CPU reports only MMA to the fault bus after receiving MAPE-MMA from the DPA.

## **READ DATA PARITY ERROR (MRDPE)**

Since the DPA detects read data parity errors late in the memory cycle, it transmits this data to the requestor unaltered, including the original byte parity. An error in the byte parity merely causes the appropriate fault flag (bit 10) to be set, provided the data parity checking logic is enabled. The DPA takes no other action.

## WRITE DATA PARITY ERROR (MWDPE)

With a write data parity error, the DPA transmits the data to the alternate system with corrected parity but drives MMA and MAPE to the user and sets the appropriate fault flag (bit 11).

## WATCHDOG TIMER RUN-OUT (WDT)

After 41 microseconds, the DPA forces MMA, MAPE, and MTC (Memory Transaction Complete) to the user and sets the fault flag (bit 9) in the DPA status word. This concludes the memory cycle and makes the DPA available for the next request.

## **EXTERNAL DEVICE NOT HERE (EXTDNH)**

If a programmed disable or a power failure disables the DMA in the alternate system during a memory cycle, bit 12 of the DPA status word is set to "1" and the DPA inhibits all further memory requests, even after the DMA has been reenabled, until bit 12 is reset by a READ DIRECT (see below).

## **MULTIPLE FAULTS**

Detecting certain faults precludes the possibility of detecting others. These preclusive faults are WDT, MAP-PE, MRDPE, and EXTDNH. Specifically, detecting a watchdog timer runout, for example, precludes the possibility of subsequently detecting any other fault associated with the same memory request cycle. Similarly, since MAP-PE inhibits transmission of the memory request to the alternate system, this precludes the possibility of any subsequent error detection. Read data parity errors are detected subsequent to the completion of the memory access, and EXTDNH inhibits access to the alternate system. (Both are therefore preclusive.) The only multiple-error combinations the DPA is capable of detecting and logging during the course of a memory cycle are errors associated with write data parity:

1. MWDPE and MAP-PE

- 2. MWDPE and WDT
- 3. MWDPE and EXTDNH,

because this check is not affected by other faults. The suppression of read data parity checking following the detection of one of the other faults eliminates what would in this case be redundant and meaningless fault reporting by the DPA.

## DPA STATUS MONITORING

Monitoring DPA status includes both reading the DPA status word into the CPU accumulator and optionally altering it by a write operation, using READ/WRITE DIRECT instructions in conjunction with effective address X'BDDO'. The structure of the status word is shown below.

| Config-<br>uration | W<br>D<br>T | D<br>P | C<br>E |   |   |   | M<br>A P<br>E | W<br>D<br>T | R<br>D<br>P<br>E | W D P E | EXTNH | Unuse | S.F. | ]. |
|--------------------|-------------|--------|--------|---|---|---|---------------|-------------|------------------|---------|-------|-------|------|----|
| 01                 | 2           | 3      | 4      | 5 | 6 | 7 | 8             | 9           | 10               | '11     | 12    | 13 14 | 4'15 | -  |

where

- bit 0 = 1 if the alternate device is disabled, either by being physically disconnected, or programmatically disabled, or by absence of power.
- bit 0 = 0 if the alternate system is connected and enabled, and power is on.
- bit 1 = 1 if the DPA is in a disabled state, incapable of responding to memory requests and appearing nonexistent to the memory system, though still capable, of course, of communicating on the DIO bus.
- bit 2 = 0 if the DPA watchdog timer is enabled, thereby preventing the alternate system from "hanging up" the accessing system through a malfunction. The DPA returns control to its host system 41 microsecands after the memory request has been initiated, if no Memory Transaction Complete (MTC) is received before that time.
- bit 2 = 1 if the watchdog timer is disabled, usually
  for diagnostic purposes to allow the DPA to remain in its "hung-up" state.

- bit 3 = 0 if the error detection logic for memory read/write data is enabled. Parity is checked for write on the byte indicated by the memory write byte lines, and for read on both bytes.
- bit 3 = 1 if parity error detection logic is disabled, allowing the program the option of suppressing what it might consider secondary error reporting.
- bit 4 = 0 if both the DPA and the alternate device have been continuously enabled.
- bit 4 = 1 if either the DPA or the DMA is disabled or, if both are enabled, if the DMA was at one time temporarily disabled before being reenabled. This notifies the program that a temporary disruption occurred in the alternate system (power transient, for example) after the DPA and the DMA became originally enabled. In this state the DPA does not allow any memory accesses to the alternate system, causing the MCM to treat such access attempts as nonexistent memory addresses. A READ/WRITE DIRECT instruction is required to reset this condition.
- bit 8 (MAPE) = 1 if a DPA map parity error has occurred; = 0 following reset.
- bit 9 (WDT) = 1 if watchdog timer has run out (41
  microseconds after memory request); = 0 following
  reset.
- bit 10 (MRDPE) = 1 if a read data parity error has occurred; = 0 following reset.
- bit 11 (MWDPE) = 1 if a write data parity error has occurred; = 0 following reset.
- bit 12 (EXTNH) = 1 if a disabling malfunction has occurred in the alternate system during a memory cycle; = 0 following reset.
- bit 15 (SF) = 1 if a fault has occurred subsequent to the operation to which the DPA status report is pertinent, e.g., a read data parity error; = 0 following reset.

Bits 5-7, 13, and 14 are unused and always returned as zeros. If any of the fault flags (bits 8 - 11) have been set to one by the detection of an error, they remain frozen until they are reset, either by a X'BDD0' DIO instruction or CPU reset. This is the reason for bit 15, which is set for errors detected in subsequent memory cycles.

The READ DIRECT X'BDD0' resets the DPA fault register after its contents have been transferred to the CPU accumulator. A WRITE DIRECT X'BDD0' resets the DPA fault flags and alters the contents of bit positions 1, 2, 3, and 4 as a function of the contents of the accumulator to disable or enable the DPA (bit position 1), the watchdog timer (bit position 2), the data parity test (bit position 3) and the Continuously Enabled flag (bit 4). All other bit positions are unused and unaffected.

## **RAPID DPA ENABLE/DISABLE**

Two WRITE DIRECT instructions are available for rapid system reconfiguration:

- Effective address X'BDD1' disable DPA only. Contents of accumulator not used. DPA fault flags not reset.
- Effective address X'BDD2' enable DPA only. Contents of accumulator not used. DPA fault flags are reset.

## **DPA RESET**

CPU reset or Power-on will each, individually or jointly, trigger the CPU to generate the CPURST signal which resets the DPA. Following reset, the status of the DPA will be as shown:



where

- bit 0 remains unchanged because the alternate system does not receive reset through the DPA.
- bit 1 = 1 disabling DPA.
- bit 2 = 0 enabling Watchdog Timer.
- bit 3 = 0 enabling read/write parity test.
- bit 4 = 1 disabling access to DMA.
- bits 8 15 = 0 all fault flags being reset.

## DMA FAULT INJECT

A WRITE DIRECT instruction using effective address X'BDD3' causes one of two machine fault interrupts to be triggered in the alternate system: X'0608' for DMA 1, or X'0508' for DMA 2. The contents of the CPU accumulator are not used.

The DMA must be enabled for the instruction to be executed. If it is not, or incapable of responding because of a malfunction, then the DPA times out after 41 microseconds and returns to idle, ready to service subsequent memory requests. The CPU will in this case have no Function Strobe Acknowledge (FSA) response trap. No fault flags are set as a result of this transaction.

## WATCHDOG TIMER

Any DPA-associated memory transaction requiring more than 41 microseconds causes the watchdog timer to set the fault flag in the DPA (bit 9 of DPA status word) and release the current user. This frees the system to at least use internal memory, if the alternate system is unavailable as a result of a mulfunction that originally caused the watchdog timer runout.

## THROUGHPUT

Table E-1 shows access and cycle times of the DPA connected to the DMA of an alternate Xerox 530 processing system. No memory interference is assumed.

Table E-1. DPA Access and Cycle Times

| Memory | Worst  | Case                 | Nominal |                         |  |
|--------|--------|----------------------|---------|-------------------------|--|
|        | Access | Cycle                | Access  | Cycle                   |  |
|        |        | 14 clocks<br>2.24 µs |         | 12.94 clocks<br>2.07 µs |  |

Worst case times assume worst case circuit and cable delays, <sup>tt</sup> and worst case alignment of clocks between systems.

The nominal case assumes average circuit and cable delays, and that the clock period of the DPA is not exactly equal to that of the DMA.

<sup>t</sup>Core Memory Module.

<sup>tt</sup>Based on maximum cable length of five feet.



OCTOBER 1973

ADDITIONS TO XEROX 530 COMPUTER REFERENCE MANUAL

PUBLICATION NO. 90 19 60B, SEPTEMBER, 1973

The attached pages 96–105 contain Appendix D, Model 4180 Direct Memory Adapter, and Appendix E, Model 4185 Dual Processor Adapter.

Both appendixes will be incorporated in the next edition of the manual. Revision bars in the margins and the publication number 90 19 60B-1(10/73) at the bottom of each page identify this material as new.

1

RANK XEROX DATA SYSTEMS Rank Xerox Ltd. York House Empire Way Wembley / Middlesex

ENGLAND

Telephone 01 903 4521 Telex 27992 RANK XEROX GMBH Geschäftsbereich Daten Systeme ×.

8000 München 83 Albert-Schweitzer-Straße 64

Telefon (0811) 67 20 11 Telex 0524 568