# MULTI MICROMACHINE DESCRIPTION



 NANODATA
 CORPORATION

 2457 Wehrle Drive
 Williamsville, New York 14221

 (716)
 631-5880

6065 Madra Avenue San Diego, California 92120 (714) 464-3025 MULTI MICROMACHINE DESCRIPTION

> Copyright C 1976 Revision 1 11 March 1976 Nanodata Corporation 2457 Wehrle Drive Williamsville, New York 14221

### CONTENTS

| 1.0 | MULTI | Micromachine Description          | 1  |
|-----|-------|-----------------------------------|----|
|     | 1.1   | Resources Used by MULTI           | 1  |
|     | 1.2   | Conventions                       | 3  |
|     | 1.3   | Instruction Set Summary and Index | 5  |
| 2.0 | MULTI | Microinstruction Set              | 8  |
|     | 2.1   | Control Store Operations          | 8  |
|     | 2.2   | Arithmetic Operations             | 15 |
|     | 2.3   | Shifting Operations               | 24 |
|     | 2.4   | Main Store Operations             | 27 |
|     | 2.5   | Branching Operations              | 29 |
|     | 2.6   | Special Operations                | 35 |
|     | 2.7   | System Support Operations         | 44 |
| 3.0 | Micro | instruction Set - Quick Reference | 53 |

-i-

#### 1.0 MULTI MICROMACHINE DESCRIPTION

The MULTI Micromachine is a multi purpose, microprogramming It was designed to be the base instruction set, architecture. whereby with the appropriate specialized extensions for any target architecture, the task of microprogramming an emulator can be easily and quickly accomplished. The architecture has 18/36-bit or 16/32-bit (Single/Double) data width, and 18 or 36-bit instruction width. The 80 instructions encompass the categories of Control Store operations, Arithmetic operations, Shifting operations, Main Store operations, Branching and testing operations, Special control and data operations, and System support operations. All of the basic operations in an emulation environment can be programmed with this instruction Extensions to this set are common in existing emulators set. but only necessary for speed and brevity at the micro level.

### 1.1 RESOURCES USED BY MULTI

1.1.1 <u>Nanostore</u> - MULTI uses 80 opcode words and 48 tail words of Nanostore. This leaves 48 opcode words and 80 tail words for any extension set which must fit within the basic two-page, 256 word, Nanostore block. This division works well because most extension sets for a specific emulator do not need a large number of new microinstructions, but they are complex and require a larger amount of tail space to complete the operation.

-1-

1.1.2 <u>Control Store and Main Store</u> - No Control Store or Main Store is necessary to support MULTI. They are the resources for the microprogrammer.

### 1.1.3 Local Store Registers

Six (6) registers (27-34) are used to supply information to specific MULTI instructions (e.g., addresses) and are therefore considered as shared between MULTI and the Micro level program.

Three (3) registers (35-37) are dedicated to the MULTI Nano level programs and are therefore not saved across interrupts.

Symbolic Name (Use) = QM-1 LS Register (octal)

| R.SYS (System Control)   | = | 27 |
|--------------------------|---|----|
| R.MX (M.X. Address)      | = | 30 |
| R.IX (C.S. Address)      | = | 31 |
| R.IY (C.S. Array Addr.)  | = | 32 |
| R.MPC (Micro P.C.)       | = | 33 |
| R.ADR (C.S. Stack Addr.) | = | 34 |
| R.TMP (Nano Temp.)       | = | 35 |
| R.SCR (Nano Scratch)     | = | 36 |
| R.IR (Instr. Param.)     | = | 37 |

-2-

#### 1.1.4 External Store and G-Store Registers

Eight (8) External Store registers (10-17) (i.e., Index Registers 0-7) are available to the user nanoprogrammer to support microinstruction extensions to MULTI. All other ES registers belong to MULTI and the Primary Control program. All G-Registers, except Gll (i.e., GO-GlO) are the property of the user nanoprogrammer. Gll is a MULTI control and scratch register.

#### 1.2 CONVENTIONS

The responsibilities of a nanoprogrammer choosing to extend this set include 1.) preservation of microcode interruptability after every microinstruction within an 8 microsecond period, and 2.) observation and maintenance of the MULTI conventions. The conventions of MULTI are as follows:

- On entry to any microinstruction, the micro program counter contains the address of that microinstruction.
- b. The COD bus contains the Control Store contents at MPC+1.
- c. Local Store Register 31 contains the microinstruction parameters.

-3-

- d. Both FCOD and FAIR contain 31.
- e. The MPC will not be changed before the Trailing Edge of T <u>period</u> 2.
- f. READ CS(MPC+2) will not be done before the Leading Edge of T <u>period</u> 3.
- g. No assumptions should be made about the contents of NPC.

# 1.3 INSTRUCTION SET SUMMARY AND INDEX

| CS OPERATIONS:                                          | Page     | ARITHMETICS:                                        | Pag |
|---------------------------------------------------------|----------|-----------------------------------------------------|-----|
| LD - Load to LS Reg.                                    | 8        | LDI - Load Immediate                                | 15  |
| ST - Store from LS Reg.                                 | 8        | LCI - Load Complement Immediate                     | 15  |
| LDX - Load Indexed                                      | 9        | ADI - Add Immediate                                 | 16  |
| STX - Store Indexed                                     | 9        | SBI - Subtract Immediate                            | 16  |
| LDY - Load and Index                                    | 10       | ADR - Add Register                                  | 17  |
| STY - Store and Index                                   | 10       | SBR - Subtract Register                             | 17  |
| LDD - Load Direct                                       | 11       | ORR - OR Register                                   | 18  |
| STD - Store Direct                                      | 11       | ANR - AND Register                                  | 18  |
| RAD - Replace ADD                                       | 12       | XOR - Exclusive Or Register                         | 18  |
| SW - Swap LS & CS                                       | 12       | NTR - Not Register                                  | 19  |
| LDM - Load Multiple                                     | 13       | NGR - Negate Register                               | 19  |
| STM - Store Multiple                                    | 13       | MVR - Move Register                                 | 20  |
| PULL - Pop CS Stack                                     | 14       | CPR - Compare Register                              | 20  |
| MS OPERATIONS:                                          |          | ALUX - General ALU Function<br>& CPU Control Access | 21  |
| LDMS - Load from Main Store                             | 27       | LDN - Load Next CS Word                             | 22  |
| STMS - Store to Main Store                              | 27       | ADN - Add Next CS Word                              | 22  |
| SWMS - Swap with Main Store                             | 27       | ONN - OR Next CS Word                               | 22  |
| -                                                       |          | ANN - AND Next CS Word                              | 23  |
| LDMSX - Load MS and Index<br>STMSX - Store MS and Index | 28<br>28 | XON - XOR Next CS Word                              | 23  |
| SHEAR - SCOLE NO AND INDEX                              | 20       |                                                     |     |

-5-

| BRANCHING OPERATIONS:              |    | SPECIAL OPERATIONS:         | Page |
|------------------------------------|----|-----------------------------|------|
| BPL - Branch Positive              | 29 | EXTR - Split a Register     | 35   |
| BNG - Branch Negative              | 29 | EXN - Execute Instruction   | 35   |
| BZR – Branch Zero Register         | 30 | in Next CS Word             |      |
| BNZ - Branch Non Zero              | 30 | EX - Execute Single         | 36   |
| BOS - Branch Ones Status           | 31 | EXD - Execute Double        | 36   |
| BZS - Branch Zero Status           | 31 | SBO - Set Bit to One        | 37   |
| BCT - Branch and Count             | 32 | SBZ - Set Bit to Zero       | 37   |
| B - Branch                         | 32 | TBO - Test Bit One          | 38   |
| BALN - Branch & Link Next          | 33 | TBZ - Test Bit Zero         | 38   |
| BALR - Branch & Link Reg.          | 33 | SETALU - Set ALU Mode       | 39   |
| JUMP - Table Jump                  |    | STAT - Set Status Reg.      | 39   |
| som fabre Sump                     | 34 | ENQ - Enqueue Function      | 40   |
| SHIFTING OPERATIONS:               |    | DEQ - Dequeue Function      | 42   |
| (Immediate)                        |    | SYSTEM - Start System State | 43   |
| SRAI - Single Rt. Arith.           | 24 |                             |      |
| SLLI - Single Lt. Logical          | 24 |                             |      |
| SRLI - Single Rt. Logical          | 25 |                             |      |
| SRCI - Single Rt. Circular         | 25 |                             |      |
| SHIFT - Double General<br>Shifting | 26 |                             |      |

| SYSTEM | SUPPORT | OPERATIONS | Page |
|--------|---------|------------|------|
|        |         |            |      |

| READS   | - | Read Switches         | 44 |
|---------|---|-----------------------|----|
| AUX     | - | Auxiliary Actions     | 44 |
| SIDX    | - | Set Nano Index        | 45 |
| GENINT  | - | Generate Interrupt    | 45 |
| LDEI    | - | Load ES. to LS.       | 46 |
| STEI    | - | Store LS. to ES.      | 46 |
| XIO     | - | Transmit I/O          | 47 |
| RIO     |   | Read I/O              | 47 |
| HALT    | - | Wait on Condition     | 48 |
| LDMSA   | - | Load MS Absolute      | 48 |
| SAVE    |   | Save Problem State    | 49 |
| RESTORE | - | Restore Problem State | 50 |
| EXIT    | - | Exit System State     | 51 |
| STNS    | - | Write Nanostore       | 52 |

-7-

# 2.0 <u>MULTI MICROINSTRUCTION SET</u>

# 2.1 <u>CONTROL STORE OPERATIONS</u>

Microinstruction: LD A, B

Condensed Description:  $R(A) \le CS(R(B));$  No Status.

Verbalized Description: The contents of Control Store addressed by Register R(B) is loaded into Local Store Register R(A). Status in FIST is unchanged. Timing = 7T.

Microinstruction: ST A, B

Condensed Description: CS(R(B)) <= R(A); No Status.

Verbalized Description: Local Store Register R(A) is stored at the Control Store location addressed by Register R(B). Status in FIST is unchanged. Timing = 7T.

### Microinstruction: LDX A, B

Condensed Description:  $R(A) \leftarrow CS(R(R.IX) + SSSSBB);$ No Status.

Verbalized Description: The contents of Control Store addressed by the indexed value, Register R(R.IX) +sign extended "B", is loaded into the Local Store Register R(A). Status in FIST is unchanged. Timing = 8T.

Initial Assumptions: Local Store Register R.IX contains a Control Store address to be indexed by "B". (For LDX and STX both)

| Microinstruction:      | STX A, B                         |
|------------------------|----------------------------------|
| Condensed Description: | $CS(R(R.IX) + SSSSBB) \le R(A);$ |
|                        | No Status.                       |

Verbalized Description: The Local Store Register R(A) is stored at the Control Store location addressed by the indexed value, Register R(R.IX) + sign extended "B". Status in FIST is unchanged. Timing = 8T.

-9-

Microinstruction: LDY A, B

Condensed Description: R(R.IY) = R(R.IY) + SSSSBB, then R(A) <= CS(R(R.IY)); No Status.

Verbalized Description: Local Store Register R(R.IY) is indexed by the sign extended "B" parameter. Then Local Store Register R(A)is loaded from the Control Store location addressed by R(R.IY). The Status in FIST is not changed. Timing = 8T.

Initial Assumptions: Register R(R.IY) contains a Control Store address to be indexed by "B" before fetching. (For both LDY and STY)

Microinstruction: STY A, B

Condensed Description: R(R.IY) = R(R.IY) + SSSSBB, then CS(R(R.IY))<= R(A); No Status.

Verbalized Description: Local Store Register R(R.IY) is indexed by the Sign extended "B" parameter. Then Local Store Register R(A)is stored into the Control Store location addressed by R(R.IY). The Status in FIST is unchanged. Timing = 8T.

| Microinstruction: | LDD | A,B,V |
|-------------------|-----|-------|
|                   |     |       |

Condensed Description:  $R(A) \le CS(R(B) + V)$ R(R.ADR) = R(B) + V; No Status.

Verbalized Description: Register R(R.ADR) receives the sum of Register R(B) + next CS location (V). Then the contents of Control Store addressed by R.ADR is loaded into Register (A). Status in FIST is unchanged. Timing = 10T.

Parameters: Register B cannot be an MPC register and V is the second half of a double length microinstruction. (Both LDD and STD)

| Microinstruction:      | STD A, B, V                     |
|------------------------|---------------------------------|
| Condensed Description: | $CS(R(B) + V) \le R(A)$         |
|                        | R(R.ADR) = R(B) + V; No Status. |

Verbalized Description: Register R(R.ADR) receives the sum of R(B) + next CS location (V). Then Register R(A) is stored at the Control Store location addressed by R.ADR. Status in FIST is unchanged. Timing = 10T.

-11-

Microinstruction: RAD A, B, V

Condensed Description: R(R.SCR) = R(B) + V, then  $R(A) \le R(A) + CS(R(R.SCR))$ , then  $CS(R(R.SCR)) \le R(A)$ ; ALU Status.

Verbalized Description: Local Store Register R(R.SCR) receives the sum of Local Store Register R(B) + the next CS location (V). Then Local Store Register R(A) receives the sum of R(A) + the contents of Control Store addressed by R.SCR. The Control Store location addressed by R.SCR is then replaced by the new sum in R(A). ALU status in FIST reflects the resulting contents in R(A). Timing = 15T.

Parameters: B must be a Local Store Register which is not an MPC register. V is the second half of the microinstruction. Result Conditions: The address computed into R.SCR is not available again for use.

Microinstruction: SW A, B

Condensed Description: R(A)<= CS(R(B)) and CS(R(B))<= R(A); No Status.

Verbalized Description: Swap Local Store Register R(A) with the contents of Control Store location addressed by Register R(B). Status in FIST is unchanged. Timing = 10T.

-12-

| Microinstruction:      | LDM A, B                                     |
|------------------------|----------------------------------------------|
| Condensed Description: | $R(B) \leftarrow CS(R(R.ADR))$ thru          |
|                        | $R(B + A) \leq CS(R(R.ADR) + A);$ No Status. |

Verbalized Description: Load multiple Local Store Registers R(B) thru R(B+A), from A + 1 locations in Control Store, addressed from Register R(R.ADR) thru R(R.ADR) + A. Register R.ADR is incremented after every access. Status in FIST is unchanged. Timing = 10 + 3(words)T.

Result Conditions (for STM also): R(R.ADR) = R(R.ADR) + A + 1.

| Microinstruction: | STM | A,B |
|-------------------|-----|-----|
|                   |     |     |

Condensed Description:  $CS(R(R.ADR)) \le R(B)$  thru  $CS(R(R.ADR) + A) \le R(B + A);$  No Status.

Verbalized Description: Store multiple Local Store Registers
R(B) thru R(B + A), into A + 1 locations in Control Store,
addressed from Register R(R.ADR) thru R(R.ADR) + A. Register
R.ADR is incremented after every access. Status in FIST is
unchanged. Timing = 10 + 3(words)T.

-13-

| Microinstruction: | PULL | A.B       |
|-------------------|------|-----------|
|                   |      | ~ ~ • • • |

Condensed Description:  $R(B + A) \le CS(R(R.ADR) - 1)$ thru  $R(B) \le CS(R(R.ADR) - A - 1)$ ; No Status.

Verbalized Description: Load multiple Local Store Registers R(B + A) thru R(B), from A + 1 locations in Control Store, addressed from Register (R(R.ADR) - 1) thru (R(R.ADR) - A - 1). Register R.ADR is decremented once before each register to be loaded. Along with STM, PULL can load a stack which STM has stored, with no changes by the microprogrammer to R.ADR. The final address in R.ADR indicates the last item which was placed into R(B). R.MPCmay be replaced as long as R.ADR is also loaded. This permits transferring control while loading additional registers from the stack in one operation. The status in FIST is unchanged. Timing = 12 + 3(words)T.

Initial Assumptions: R(R.ADR) = top of stack + 1.
Result Conditions: R(R.ADR) = R(R.ADR) - A - 1 (bottom of stack).

-14-

#### 2.2 ARITHMETIC OPERATIONS

Microinstruction: LDI A, B

Condensed Description: R(A) = 0000BB; No Status.

Verbalized Description: The six-bit B parameter is loaded into Local Store Register R(A), right justified with zero fill. The status in FIST is unchanged. Timing = 5T.

Microinstruction: LCI A, B

Condensed Description: R(A) = .NOT. (0000BB); No Status.

Verbalized Description: The six-bit B parameter is loaded into Local Store Register R(B), right justified with zero fill, and then it is complemented (ones-complement). The status in FIST is unchanged. Timing = 5T.

| Microinstruction:      | ADI A,B               |
|------------------------|-----------------------|
| Condensed Description: | R(A) = R(A) + 0000BB; |
|                        | ALU Status.           |

Verbalized Description: Local Store Register R(A) is incremented by the right justified, zero filled, six-bit B parameter. The ALU status in FIST reflects the final sum in R(A). Timing = 5T.

Microinstruction: SBI A, B

Condensed Description:

R(A) = R(A) - 0000BB;ALU Status.

Verbalized Description: Local Store Register R(A) is decremented by the right justified, zero filled, six-bit B parameter. The ALU status in FIST reflects the final sum in R(A). Timing = 5T.

| Microinstruction:      | ADR A, B            |
|------------------------|---------------------|
| Condensed Description: | R(A) = R(A) + R(B); |
|                        | ALU Status.         |

Verbalized Description: Local Store Register R(A) receives the sum of local store R(A) plus R(B). The ALU status in FIST reflects the final sum in R(A). Timing = 5T.

| Microinstruction:      | SBR A,B             |
|------------------------|---------------------|
| Condensed Description: | R(A) = R(A) - R(B); |
|                        | ALU Status.         |

Verbalized Description: Local Store Register R(A) receives the difference of Local Store R(A) minus R(B). The ALU status in FIST reflects the final result in R(A). Timing = 5T.

# Microinstruction: ORR A, B

Condensed Description: R(A) = R(A).OR.R(B); ALU Status.

Verbalized Description: Local Store Register R(A) receives the Logical OR of Local Store R(A). OR.R(B). The ALU status in FIST reflects the final result in R(A). Timing = 5T.

# Microinstruction: ANR A,B

Condensed Description: R(A) = R(A).AND.R(B); ALU Status.

Verbalized Description: Local Store Register R(A) receives the Logical AND of Local Store R(A). AND.R(B). The ALU status in FIST reflects the final result in R(A). Timing = 5T.

Microinstruction: XOR A, B

Condensed Description: R(A) = R(A).XOR.R(B); ALU Status.

Verbalized Description: Local Store Register R(A) receives the Logical EXCLUSIVE OR of Local Store R(A).XOR.R(B). The ALU status in FIST reflects the final result in R(A). Timing = 5T.

### Microinstruction: NTR A, B

Condensed Description: R(A) = .NOT.R(B); ALU Status.

Verbalized Description: Local Store Register R(A) receives the ones complement of Local Store R(B). ALU status reflects the result in R(A). Timing = 5T.

| Microinstruction: | NGR A | , B |
|-------------------|-------|-----|
|                   |       |     |

Condensed Description: R(A) = 0 - R(B); ALU Status.

Verbalized Description: Local Store Register R(A) receives the twos complement negation of Local Store R(B), i.e., the difference of 0 minus R(B). ALU status reflects the result in R(A). Timing = 5T.

### Microinstruction: MVR A, B

Condensed Description: R(A) = R(B); No Status.

Verbalized Description: Local Store Register R(A) receives Local Store R(B). Status in FIST is unchanged. Timing = 5T.

Microinstruction: CPR A, B

Condensed Description: R(R.SCR) = R(A) - R(B); ALU Status.

Verbalized Description: Local Store Register R.SCR receives the difference of Local Store R(A) minus R(B). ALU status in FIST reflects this difference, i.e., an algebraic comparison with no residual affect to the microprogrammer's environment.

Result Conditions: R.SCR does not maintain this difference; use of SBR would hold the difference. Timing = 5T.

| Microinstruction:      | ALUX A, B, C, D, E                       |   |
|------------------------|------------------------------------------|---|
| Condensed Description: | R(A) = R(B).ALUOP(C).R(E)                |   |
| and                    | R(D) = Control Register (E); ALU Status. | , |

Verbalized Description: Local Store Register R(A) receives the result of ALU operation (C) on Local Store Registers R(B) and R(E) with initial carry-in reflecting the CARRY in FIST. If, the high bit of C is on, it requests decimal mode, and the (shifter output) 6's will be placed into R.ADR. ALU status reflects the result going into R(A). <u>Also</u> R(D) receives the CPU Control Register (E) (thru the Index ALU). If either result is not desired, causing R(A) or R(D) to point to R.SCR will eliminate that half of the operation. Timing = 10T.

Initial Assumptions: The carry bit in FIST is desired to affect the KALC control from the C parameter.

Restrictions: R(D) cannot be an MPC register. The two capabilities of this instruction are generally mutually exclusive, and R(E) is not the same as Control Register (E).

-21-

Microinstruction: LDN A, B, V

Condensed Description: R(A) = R(B) + V; No Status.

Verbalized Description: Local Store Register R(A) receives Local Store Register R(B)plus V (i.e., the next 18-bit word in Control Store). Status is unaffected. Timing = 8T.

Microinstruction: ADN A, B, V

Condensed Description: R(A) = R(B) + V; ALU Status.

Verbalized Description: Local Store R(A) receives the sum of Local Store R(B) plus V (the second half of the microinstruction). ALU Status in FIST reflects the sum. Timing = 8T.

Microinstruction: ORN A, B, V

Condensed Description: R(A) = R(B).OR.V; ALU Status.

Verbalized Description: Local Store R(A) receives the Logical OR of Local Store R(B).OR.V (the 2nd half of the microinstruction). ALU Status in FIST reflects this result. Timing = 8T.

### Microinstruction: ANN A, B, V

Condensed Description: R(A) = R(B).AND.V; ALU Status.

Verbalized Description: Local Store R(A) receives the Logical AND of Local Store R(B).AND.V (i.e., the 2nd half of the microinstruction). ALU Status in FIST reflects the result. Timing = 8T.

### Microinstruction: XON A, B, V

Condensed Description: R(A) = R(B).XOR.V; ALU Status.

Verbalized Description: Local Store R(A) receives the Logical EXCLUSIVE OR of Local Store R(B).XOR.V (i.e., the second half of the microinstruction). ALU Status in FIST reflects the result. Timing = 8T.

### 2.3 SHIFTING OPERATIONS

### Microinstruction: SRAI A, B

Condensed Description: R(A) = R(A) shifted Right Arithmetic B places; Sh Status.

Verbalized Description: Local Store R(A) is shifted Right Arithmetic (i.e., sign fill), B places. Shifter status in FIST reflects the result. Timing = 5T.

### Microinstruction: SLLI A, B

Condensed Description: R(A) = R(A) shifted Left Logical B places, Sh Status.

Verbalized Description: Local Store R(A) is shifted Left Logical (i.e., zero fill), B places. Shifter status in FIST reflects the result. Timing = 5T.

| Microinstruction:      | SRLI A,B                     |
|------------------------|------------------------------|
| Condensed Description: | R(A) = R(A) shifted Right    |
|                        | Logical B places; Sh Status. |

Verbalized Description: Local Store Register R(A) is shifted Right Logical (zero fill) B places. Shifter Status in FIST reflects the result. Timing = 5T.

### Microinstruction: SRCI A, B

Condensed Description: R(A) = R(A) shifted Right

Circular B places; Sh Status.

Verbalized Description: Local Store Register R(A) is shifted Right Circular (wrap around low end) B places. Shifter Status in FIST reflects the result. Timing = 5T. Microinstruction: SHIFT A, B, C, D, E

Condensed Description: R(A-1)//R(A) = ALU(ALUOP(C),R(B-1))//R(B) Shifted D-type, E-places; Sh & ALU Status.

Verbalized Description: Local Store Register pair R(A-1)//R(A)receives Local Store Register pair R(B-1)//R(B) shifted D-type and E-places. ALUOP(C) operates on R(B-1) before the shift. ALU and Shifter status is saved in FIST reflecting the results (i.e., KALC = C, KSHC = D, KSHA = E). Timing = 11T.

Initial Assumptions: Low order bit of R(B-1) is adjacent logically to the high order bit of R(B). Carry bit in FIST will be used to SET (or CLEAR) COH to participate in shift.

Parameters:

A and B may be equal if desired.

#### 2.4 MAIN STORE OPERATIONS

Microinstruction: LDMS A, B

Condensed Description:  $R(A) \le MS(R(B))$ ; No Status.

Verbalized Description: Local Store R(A) receives the contents of Main Store addressed by R(B). Status in FIST is unchanged. Timing = 16T.

Operational Note (All MS instructions): Main Store addressing may be absolute or relative as determined by global switch.

| Microinstruction:          | STMS A, B                                  |
|----------------------------|--------------------------------------------|
| Condensed Description:     | MS(R(B))<= R(A); No Status.                |
| Verbalized Description:    | Local Store R(A) is stored at the location |
| in Main Store addressed by | R(B). Status in FIST is unchanged.         |
| Timing = $16T$ .           |                                            |

### Microinstruction: SWMS A, B

Condensed Description: R(A) <=>MS(R(B)); No Status.

Verbalized Description: Local Store R(A) is swapped with the contents of Main Store addressed by R(B). Status in FIST is unchanged. Timing = 16T.

Microinstruction: LDMSX A, B

Condensed Description:  $R(A) \le MS(R(R.MX))$  then R(R.MX) = R(R.MX) + SSSSBB; No Status.

Verbalized Description: Local Store R(A) receives the contents of Main Store addressed by Local Store R(R.MX). Then register R.MX is indexed by the sign extended B parameter. Status in FIST is unchanged. Timing = 16T.

Initial Assumptions (for LDMSX and STMSX): R.MX has the Main Store address of the desired element. The high bit (5) of B is a sign (i.e., B address ranges from +31 to -32).

| Microinstruction: | STMS | X A.B |
|-------------------|------|-------|
|                   |      |       |

Condensed Description:  $MS(R(R.MX)) \le R(A)$  then R(R.MX) = R(R.MX) + SSSSBB; No Status.

Verbalized Description: Local Store R(A) is stored at the location in Main Store addressed by Local Store R(R.MX). Then register R.MX is indexed by the sign extended B parameter. Status in FIST is unchanged. Timing = 16T.

### 2.5 BRANCHING OPERATIONS

| Microinstruction:      | BPL A, BR                       |
|------------------------|---------------------------------|
| Condensed Description: | R(R.MPC) = R(R.MPC) + SSSSBB if |
|                        | R(A) is positive,               |
|                        | else $R(R.MPC) = R(R.MPC) + 1;$ |
|                        | No Status.                      |

Verbalized Description: If Local Store Register R(A) is positive (i.e., sign = 0) then increment R(R.MPC) by sign extended B parameter, else increment R(R.MPC) by one (i.e., remain in line). Status in FIST is unchanged. Timing = 11T (Branch), or 8T (No Branch)

| Microinstruction:      | BNG A, BR                       |
|------------------------|---------------------------------|
| Condensed Description: | R(R.MPC) = R(R.MPC) + SSSSBB    |
|                        | if R(A) is negative,            |
|                        | else $R(R.MPC) = R(R.MPC) + 1;$ |
|                        | No Status.                      |

Verbalized Description: If Local Store Register R(A) is negative (i.e., sign = 1) then increment R(R.MPC) by sign extended B parameter, else increment R(R.MPC) by one (i.e., remaining in line). Status in FIST is unchanged. Timing = 11T (Branch), 8T (No Branch).

Parameters (for all BR Branches):  $-32 \le B \ge +31$ . Microassembler computes displacement from Microprogram Counter.

### Microinstruction: BZR A, BR

Condensed Description: R(R.MPC) = R(R.MPC) + SSSSBB if R(A) is zero, else R(R.MPC) = R(R.MPC) + 1; No Status.

Verbalized Description: If Local Store Register R(A) is zero (i.e., 18-bit zero) then increment R(R.MPC) by sign extended B parameter, else increment R(R.MPC) by one. Status in FIST is unchanged. Timing = 11T (Branch), or 8T (No Branch).

| Microinstruction:      | BNZ A, BR                       |
|------------------------|---------------------------------|
| Condensed Description: | R(R.MPC) = R(R.MPC) + SSSSBB    |
|                        | if R(A) is non-zero,            |
|                        | else $R(R.MPC) = R(R.MPC) + 1;$ |
|                        | No Status.                      |

Verbalized Description: If Local Store Register R(A) is nonzero (i.e., any bit = 1) then increment R(R.MPC) by sign extended B parameter, else increment R(R.MPC) by one. Status in FIST is unchanged. Timing = 11T (Branch), or 8T (No Branch).

-30-

| Microinstruction:      | BOS A, BR                                   |
|------------------------|---------------------------------------------|
| Condensed Description: | If A .AND. FIST is not zero,                |
|                        | then $R(R.MPC) = R(R.MPC) + SSSSBB$ ,       |
|                        | else $R(R.MPC) = R(R.MPC) + 1$ ; No Status. |

Verbalized Description: If the status mask in the A parameter, when ANDed with the real status in FIST has a non-zero result then increment R(R.MPC) by the sign extended B parameter; else increment R(R.MPC) by one. Status in FIST is unchanged. Timing = 11T (Branch) or 8T (No Branch).

Parameters (for BOS and BZS): The A parameter is a 5-bit status mask in FIST format, with set bits indicating which status bits should be tested.

| Microinstruction: | BZS | A, BR |
|-------------------|-----|-------|
|                   |     |       |

| Condensed Description: | If A .AND. FIST is zero,                    |
|------------------------|---------------------------------------------|
|                        | then $R(R.MPC) = R(R.MPC) + SSSSBB$ ,       |
|                        | else $R(R.MPC) = R(R.MPC) + 1$ ; No Status. |

Verbalized Description: If the status mask (A parameter) when ANDed with the status in FIST, has a zero result then increment R(R.MPC) by sign extended B parameter; else increment R(R.MPC)by one. Status in FIST is unchanged. Timing = 11T (Branch) or 8T (No Branch)

# Microinstruction: BCT A, BR

Condensed Description: R(R.MPC) = R(R.MPC) + 1 if R(A) = 0else, R(R.MPC) = R(R.MPC) + SSSSBBand R(A) = R(A) - 1; No Status.

Verbalized Description: If Local Store Register R(A) is zero, then increment R(R.MPC) by one, else decrement R(A) by one and increment R(R.MPC) by sign extended B parameter. Status in FIST is unchanged. Timing = 12T (Branch), 9T (No Branch).

### Microinstruction: B ABR

Condensed Description: R(R.MPC) = R(R.MPC) + SSAABB; No Status.

Verbalized Description: Unconditional relative branch is accomplished by incrementing R(R.MPC) by the 11-bit sign extended parameter A//B. Status in FIST is unchanged. Timing = 8T.

Parameter: ABR is one ll-bit Micro Program Counter relative operand whose displacement is computed by the Microassembler.

-32-

| Microinstruction:      | BALR A, B                           |
|------------------------|-------------------------------------|
| Condensed Description: | R(A) = R(R.MPC) + 1                 |
|                        | then $R(R.MPC) = R(B)$ ; No Status. |

Verbalized Description: Branch and Link Register is accomplished by saving R(R.MPC) + 1 into Local Store Register R(A), then moving register R(B) into R.MPC and executing the instruction at CS(R(R.MPC)). Status in FIST is unchanged. Timing = 9T.

| Microinstruction:      | BALN A, B, V                            |
|------------------------|-----------------------------------------|
| Condensed Description: | R(A) = R(R.MPC) + 2                     |
|                        | then $R(R.MPC) = R(B) + V$ ; No Status. |

Verbalized Description: Branch and Link Next is accomplished by saving R(R.MPC) + 2 into Local Store Register R(A), then R(R.MPC) receives the sum of R(B) plus V (i.e., the 2nd half of instruction) and executing the instruction at CS(R(R.MPC)). Status in FIST is unchanged. Timing = 10T.

Parameters: Local Store Register R(B) cannot be an MPC register.
| Microinstruction:      | JUMP A, B                                   |
|------------------------|---------------------------------------------|
| Condensed Description: | R(R.IR) = R(A).AND.0000BB,                  |
|                        | then $R(R.MPC) = R(R.MPC) + R(R.IR) + 1$    |
|                        | then $R(R.MPC) = CS(R(R.MPC))$ ; No Status. |

Verbalized Description: Jump via the case array which follows this instruction directly in Control Store. Mask a portion of Local Store register R(A) with the zero extended B parameter, into R.IR. Increment R(R.MPC) by R(R.IR) plus one. Load R(R.MPC) from Control Store addressed by the new R(R.MPC) and then execute the next instruction at CS(R(R.MPC)). Timing = 15T.

Parameters: The jump array of Control Store addresses are parameters directly in line with the JUMP instruction itself.

Example:

JUMP R.CTL,7 address Ø address 1 address 2 address 3 address 4 address 5 address 6 address 7

-34-

### 2.6 SPECIAL OPERATIONS

| Microinstruction:      | EXTR A, B                              |
|------------------------|----------------------------------------|
| Condensed Description: | R(A) = High B bits of R(A) and         |
|                        | R(A + 1) = Low (18-B) bits of $R(A)$ ; |
|                        | ALU Status.                            |

Verbalized Description: Extract the left most (high order) B bits from Local Store Register R(A), and place them into R(A) right justified, with zero fill. The remaining (18-B) bits of R(A) are placed into R(A + 1) left justified, with zero fill. ALU Status in FIST reflects the resulting value in R(A). Timing = 5T.

| Microinstruction: | EXN | A,B |
|-------------------|-----|-----|
|                   |     |     |

Condensed Description: R(R.IR) = R(A) left shifted 6, then R(R.IR) = R(R.IR).OR.R(B).OR.CS(R(R.MPC) + 1), then execute instruction in R.IR; No Status.

Verbalized Description: Execute the instruction next in line, with the parameters of CS(R(R.MPC)+1) ORed with Local Store Register R(A) shifted left logical 6 places, and then ORed with register R(B). The resulting instruction is placed into R.IR and executed. Status in FIST is unchanged. Timing = 5T.

Parameters: Because R(A) and R(B) are ORed into R.IR they may change the C field which is normally zero.

Microinstruction: EX A, B

Condensed Description: Execute (CS(R(B)) + R(A)); No Status.

Verbalized Description: Execute the instruction in Control Store addressed by Local Store Register R(B), which is added to R(A) (for parameters) and placed into R.IR. COD and R.MPC are still in line, i.e., R.MPC is not incremented and COD = CS(R(R.MPC) + 1). Status in FIST is unchanged. Timing: 9T.

Microinstruction: EXD A, B

Condensed Description: Execute Double (CS(R(B)) + R(A)); No Status.

Verbalized Description: Execute the double length instruction in Control Store addressed by Local Store Register R(B), which is added to R(A) (for parameters) and placed into R.IR. R.MPC is <u>not</u> incremented and COD = CS(R(B) + 1), for second half of the double word instruction. EXD requires one empty word in Control Store to accommodate 2 increments of R.MPC by the executed instruction. Status in FIST is unchanged. Timing = 9T.

-36-

#### Microinstruction: SBO A, B

Condensed Description: Set the 'B'th bit R(A) one; No Status.

Verbalized Description: Set the 'B'th bit (i.e., 0 to 17 is right to left) of Local Store Register R(A) to one. If B is greater than 17 the instruction has no effect. Status in FIST is unchanged. Timing = 7T.

### Microinstruction: SBZ A, B

Condensed Description: Set the 'B'th bit R(A) zero; No Status.

Verbalized Description: Set the 'B'th bit (i.e., 0 to 17 is right to left) of Local Store Register R(A) to zero. If B is greater than 17 the instruction has no effect. Status in FIST is unchanged. Timing = 7T.

| Microinstruction:      | TBO A, B                                    |
|------------------------|---------------------------------------------|
| Condensed Description: | If the 'B'th bit of $R(A) = 1$              |
|                        | then $R(R.MPC) = R(R.MPC) + 2$ ,            |
|                        | else $R(R.MPC) = R(R.MPC) + 1$ ; No Status. |

Verbalized Description: Skip the next instruction (i.e., R(R.MPC) = R(R.MPC) + 2) if the 'B'th bit of Local Store Register R(A) is one, else drop thru (i.e., R(R.MPC) = R(R.MPC) + 1). Status in FIST is unchanged. Timing = 10T (skip), 7T (no skip). Parameters (for TBO and TBZ): The 'B'th bit is 0 thru 17, right to left respectively.

Microinstruction: TBZ A, B

Condensed Description: If the 'B'th bit of R(A) = 0then R(R.MPC) = R(R.MPC) + 2, else R(R.MPC) = R(R.MPC) + 1; No Status.

Verbalized Description: Skip the next instruction (i.e., R(R.MPC) = R(R.MPC) + 2) if the Bth bit of Local Store Register R(A) is zero, else increment R(R.MPC) by one. Status in FIST is unchanged. Timing = 10T (skip), 7T (no skip).

-38-

| Microinstruction:      | STAT A, B            |
|------------------------|----------------------|
| Condensed Description: | R(A) = old FIST, and |

FIST = B.

Verbalized Description: Local Store Register R(A) receives the old value of FIST, right justified with zero fill. Status in FIST is changed to the B parameter value. Timing = 5T.

| Microinstruction:      | SETALU A, B                    |
|------------------------|--------------------------------|
| Condensed Description: | R(A) = old FIDX, and 18-16 bit |
|                        | Mode bit = high bit of B.      |

Verbalized Description: Local Store Register R(A) receives the old value of FIDX, right justified with zero fill. The 18-16 bit Mode bit of FIDX will be set by the 5th (highest) bit of the B parameter, i.e. B = 1XXXXX yields 16 bit mode, B = 0XXXXX yields 18 bit mode. All other bits in FIDX are unchanged. Status in FIST is unchanged. Timing = 5T.

### Microinstruction: ENQ A, BR

Condensed Description: Enqueue the QEL in CS(R(R.IX)) on to the Queue at CS(R(R.IY) + A), with special condition exit R(R.MPC) + SSSSBB; No Status.

Verbalized Description: Enqueue the QEL (Queue Element) in Control Store addressed by R.IX on to the Queue list identified by the QHDR (Queue Header) pointed at by R.IY (the QHDR Table address) plus the A parameter. Each QHDR has the following format:

# P.FIRST P.LAST

where P.FIRST points to the QEL at the Head of the Queue, and P.LAST to the last QEL on the chain, or is zero when the Queue chain is empty. Each QEL looks as follows:

| Р | .LINK  |
|---|--------|
| P | .ENTRY |

where P.LINK 1.) points to the next QEL on the chain, or 2.) is the complement of the address of P.LINK itself if it is the last element on the chain, or 3.) is zero when not on a chain. P.ENTRY is a pointer to the data segment, or entry point for a code segment, governed by the Queue.

-40-

ENQ has three alternative procedures:

1.) when the QUEUE is inactive (P.LAST = 0). In this case ENQ sets P.FIRST = P.LAST = R(R.IX), and P.LINK = .NOT. R(R.IX). R(R.IY) receives P.ENTRY and control stays in line. The QEL is considered to be at the head of the Queue and the process may proceed on the data or code segment accessed.

2.) when the QUEUE is active (P.LAST  $\neq$  0). In this case the QEL is queued by setting P.LINK of QEL(P.LAST) = R(R.IX), then P.LAST = R(R.IX) and P.LINK of new QEL = .NOT. R(R.IX). This QEL is considered blocked and control is transferred to R(R.MPC) plus Sign extended B parameter.

3.) when the new QEL is already queued (P.LINK  $\neq$  0). In this case no queueing is done. R(R.IY) is set to its one's complement and control is transferred to R(R.MPC) + SSSSBB. This is considered an error condition.

Timing: Case 1 = 29T, Case 2 = 27T, Case 3 = 20T.

-41-

### Microinstruction: DEQ A, BR

Condensed Description: Dequeue the QEL in CS(R(R.IX)) from the Queue at CS(R(R.IY) + A), with special condition exit R(R.MPC) + SSSSBB; No Status.

Verbalized Description: Dequeue the QEL in Control Store addressed by R.IX from the Queue list identified by the QHDR pointed at by R.IY (the QHDR Table address) plus the A parameter.

DEQ has two alternative procedures:

1.) when the QEL to be dequeued is at the end of the Queue (P.LINK is negative). In this case DEQ sets P.LINK = 0, deactivating the QEL, and P.LAST = 0, deactivating the Queue itself. Control remains in line indicating no further processing necessary for this data or code segment.

2.) when the QEL to be dequeued is still linked (P.LINK is positive). In this case DEQ sets P.FIRST = P.LINK activating the next QEL in the chain, and sets P.LINK =  $\emptyset$  deactivating the old QEL. Then DEQ sets R(R.IX) = P.FIRST and R(R.IY) receives the new P.ENTRY. Control transfers to R(R.MPC) + SSSSBB to begin accessing the data or code segment.

Timing: Case 1 = 17T, Case 2 = 19T.

-42-

#### Microinstruction: SYSTEM

Condensed Description: Initiates a logical interrupt, with B identifying the System Function.

B

Verbalized Description: SYSTEM initiates a logical interrupt, resulting in the transfer of control to a System Supervisor Upon entering the Supervisor in Control Store partition routine. zero, and Nano-Page zero, the state is changed to Supervisor State and a six word state save array will be saved in Control Store. This saves F-Registers FUSR, FACT, FIST, FIDX, FMPC, Gll, three Then it saves R.ADR, R.MPC, R.IY and R.IX in that order. per word. The B parameter identifies the System Function and routine to be called. This parameter is passed to the System through Local Store Interrupt Disable is set through an AUX Action Register R.ADR. command before exit to the system's interrupt handler. Timing = 42T.

### 2.7 <u>SYSTEM SUPPORT OPERATIONS: ALL SYSTEM SUPPORT OPERATIONS</u> <u>ARE EXECUTED IN SUPERVISORY MODE ONLY</u>

| Microinstruction: | AUX | A.B |
|-------------------|-----|-----|
|                   |     | ,   |

Condensed Description: Issue Auxiliary Action B, and R(A) = F-switches; No Status.

Verbalized Description: Issue Auxiliary Action command B. Local Store register R(A) receives the six F-switches value, right justified with zero fill. If the AUX Action is an RMI load or load clock, RMI is set to one, and the value loaded is in Control Store addressed by R.ADR. If the AUX Action enables interrupts, interrupts will not be enabled until after the instruction  $\underline{following}$  the AUX. Status in FIST is unchanged. Timing = 7T.

#### Microinstruction: READS A

Condensed Description: R(A) = F-switches; No Status.

Verbalized Description: Local Store Register R(A) receives the six F-switches value, right justified with zero fill. If the B parameter has a value, this instruction will not assemble. Status in FIST is unchanged. Timing = 7T.

-44-

| Microinstruction:      | SIDX   | A, B          |
|------------------------|--------|---------------|
| Condensed Description: | R(A) = | old FIDX, and |
|                        | FIDX = | B; No Status. |

Verbalized Description: Local Store Register R(A) receives the old FIDX value, right justified with zero fill, and FIDX is set to the B parameter. The B parameter is assumed to be in FIDX form to set the Nanostore page index, system state, read only mode, and ALU width controls. The next instruction will execute in the new state. Status in FIST is unchanged. Timing = 5T.

| Microinstru | ction: | GENINT | В |
|-------------|--------|--------|---|
|             |        |        |   |

Condensed Description: Generates (or clears) the 'B'th physical interrupt; No Status.

Verbalized Description: The 'B'th physical interrupt level (i.e., bits 0 thru 4 of B) is generated or cleared (i.e., bit  $5 = \emptyset$  (generate) or 1 (clear)). If the interrupt is generated it will be serviced immediately following the GENINT if no higher priority interrupt is Pending and Enabled. Status in FIST is unchanged. Timing = 6T.

-45-

Microinstruction: LDEI A, B

Condensed Description:  $R(A) \le ES(B)$ ; No Status.

Verbalized Description: Local Store Register R(A) receives External Store Register ES(B). Status in FIST is unchanged. Timing = 5T.

Microinstruction: STEI A,B

Condensed Description: ES(B)< = R(A); No Status.

Verbalized Description: Local Store Register R(A) is stored into External Store Register ES(B). Status in FIST is unchanged. Timing = 5T.

Microinstruction: PCHECK

Condensed Description: Program Check.

Verbalized Description: This is not a legal operation code but execution of any opcode in the form of OlOXXX will cause a program check which transfers to Nanostore location ONE.

### Microinstruction: XIO A, B

Condensed Description: Transmit data in R(A) and Function B to port(R.ADR).

Verbalized Description: Local Store Register R(A) data is transmitte along with the I/O Function code B through the port and to the device indicated in Local Store R(R.ADR) as follows: R.ADR bits 6 thru 8 = port number, and bits 0 thru 5 = device number. Status in FIST is unchanged. Timing = 8T.

### Microinstruction: RIO A, B

| Condensed Description: | Receive data into R(A) and            |
|------------------------|---------------------------------------|
|                        | Device ID into R(B) from port(R.ADR). |

Verbalized Description: Local Store Register R(A) receives the data from the port indicated in Local Store R(R.ADR) as follows: R.ADR bits 6 thru 8 = port number. Local Store Register R(B) receives the Device Identification number right justified with zero fill. Status in FIST is unchanged. Timing = 8T.

| HALT B | <u>Micro</u> | instruction: | HALT | В |
|--------|--------------|--------------|------|---|
|--------|--------------|--------------|------|---|

Condensed Description: Conditional System Halt based on F-Switches (B).

Verbalized Description: The System will halt if the F-Switch addressed by B is on (up), and will continue if and when it is turned off (down). The bits in B are therefore a mask against the value in the current F-Switch setting, causing the system to hang in this microinstruction until a zero results from B.AND.F-Switches. Status in FIST is unchanged. Timing = 10T minimum.

## Microinstruction: LDMSA A, B

Condensed Description: Load  $R(A) \le MS(R(R.MX))$  absolute and then R(B) = R(B) + R(A) and R(R.MX) = R(R.MX) + 1.

Verbalized Description: Load from absolute Main Store addressed by R(R.MX) into Local Store Register R(A) and increment R.MX by one. Then add R(A) into the check sum in R(B). Status in FIST is unchanged. Timing = 16T.

### Microinstruction: SAVE B,A

Condensed Description: Saves Index Registers and G-Registers at CS(R(A)), in B + 5 locations.

Verbalized Description: Saves the active process Index Registers from External Store ES(8) through ES (8 + B), in Control Store addressed by Local Store Register R(A), incrementing R(A) once for each register stored. Then SAVE saves the G Registers (F20 thru F29), three per word, in the following Control Store locations. R(A) ends pointing one past the end of the save array. Timing = 52T (for B = 9 Index Registers).

Parameters:

B must be greater than zero.