Page 1 of 1

## Digital Computer Laboratory Massachusetts Institute of Technology Cambridge, Massachusetts

SUBJECT: A FAST CORE-TUBE REGISTER

To: Norman H. Taylor

From: Kenneth H. Olsen, R. Pfaff

Date: April 27, 1953

The circuit to be described was developed for use in MTC, but was not used for lack of time. Its purpose is to serve as temporary storage thus taking the place of a flip-flop and two gate tubes.

A circuit diagram is given in Figure 1. The core of T is a squarelooped material. V is used to write information into the core when hit by a "write" pulse. V<sub>2</sub> is used to read the information contained in the core. If a "1" is contained in the core a positive pulse appears at the output. If the core contains a zero, a small negative pulse appears at the output. Without the compensating network, R and L, a "0" in the core would produce a small positive output. However, the effect of this compensating network is to subtract a small pulse from both the "1" and "0" output pulses. The "1" output is slightly reduced but "0" output is completely cancelled out. In fact, the "0" output may be slightly negative.

Figure 2 gives experimental results for the circuit shown in Figure 1. The output was photographed while "O's" and "l's" were read in and out alternatively. The photograph was then traced on the drawing. Many extensions and variations of this basic circuit are possible.

Signed Approved N. H. Taylor, Group Leader

KHO/RP:jrt Drawings attached: A-54763 A-54807





A-54763



 $V_1, V_2 = 7AK7$   $T_1 = \frac{1}{4}$  MIL, MO-PERMALLOY, 40 WRAP TOROID;  $\frac{1}{8}$  BOBBIN, EACH WINDING 30 TURNS.

$$R_{I} = 1000 \text{ A}$$
  
 $R_{z} = 100 \text{ K}$   
 $L_{I} = 56 \mu \text{ H}$   
 $C_{I} = 56 \text{ MMFD}$ 

E<sub>s</sub>=250 v

READ AND WRITE PULSES 15V, 0.4  $\mu$  SEC WIDE.

## FIGURE 2 EXPERIMENTAL RESULTS