# iSBX-251

## TECHNICAL MANUAL

112924 Revision B

November 1982

Copyright<sup>e</sup> 1981 Intel<sup>®</sup> Corporation

INTEL CORPORATION Memory Systems Operation 3065 Bowers Avenue Santa Clara, California 95051

> . . .

#### COPYRIGHT STATEMENT

Additional copies of this manual may be obtained from:

Marketing Department Intel Corporation 1302 N. Mathilda Avenue Sunnyvale, CA 94086

The information in this document is subject to change without notice.

Intel Corporation makes no warranty of any kind with regard to this material, including, but not limited to, the implied warranties of merchantability and fitness for a particular purpose. Intel Corporation assumes no responsibility for any errors that may appear in this document. Intel Corporation makes no commitment to update nor to keep current the information contained in this document.

Intel Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in an Intel product. No other circuit patent licenses are implied.

Intel software products are copyrighted by and shall remain the property of Intel Corporation. Use, duplication, or disclosure is subject to restrictions stated in Intel's software license, or as defined in ASPR 7-104.9(a)(9).

No part of this document may be copied or reproduced in any form or by any means without the prior written consent of Intel Corporation.

The following are trademarks of Intel Corporation and may be used only to identify Intel products:

| 4  | BXP    | Intelevision    | Micromap      |
|----|--------|-----------------|---------------|
|    | CREDIT | Intellec        | Multibus      |
| }  | i      | iOSP            | Multichannel  |
| •  | ICE    | iRMX            | MULTIMODULE   |
| i. | iCS    | iSBC            | Plug-A-Bubble |
|    | :      | iSBX            | PROMPT        |
|    | iMMX   | Library Manager | Promware      |
| 5  | Insite | MCS             | RMX/80        |
|    | Intei  | Megachassis     | UPI           |
| ÷  | intel  | Micromainframe  | µScope        |
| 3  | 111001 |                 |               |

and the combinations of ICE, iCS, iRMX, iSBC, iSBX, or MCS and a numerical suffix.

| Revisions |                                                                                                    |                                       |                       |  |  |  |  |
|-----------|----------------------------------------------------------------------------------------------------|---------------------------------------|-----------------------|--|--|--|--|
| REV       | DESCRIPTION                                                                                        | DATE                                  | APPR                  |  |  |  |  |
|           | Released                                                                                           |                                       |                       |  |  |  |  |
| A         | Updated specifications and refined software-related information. Added jumper configuration table. | 04/82                                 | MB/kf                 |  |  |  |  |
|           | Released per ECO #                                                                                 | 04/82                                 | MB/kf                 |  |  |  |  |
| В         | Added specifications for iSBX 251C.                                                                | 11/82                                 | MB/pd                 |  |  |  |  |
|           |                                                                                                    |                                       |                       |  |  |  |  |
|           |                                                                                                    |                                       |                       |  |  |  |  |
|           |                                                                                                    |                                       |                       |  |  |  |  |
|           |                                                                                                    |                                       |                       |  |  |  |  |
|           |                                                                                                    | ана так<br>1941 година<br>1941 година | as and a              |  |  |  |  |
|           |                                                                                                    | · • · · · · · · ·                     | 1993)<br>1993<br>1997 |  |  |  |  |
|           |                                                                                                    |                                       |                       |  |  |  |  |
|           |                                                                                                    | 1.                                    |                       |  |  |  |  |
|           |                                                                                                    | -                                     |                       |  |  |  |  |
|           |                                                                                                    | a a statistica.<br>A statistica       | 9°                    |  |  |  |  |
|           |                                                                                                    |                                       |                       |  |  |  |  |
|           |                                                                                                    |                                       | n - Prix<br>Vice      |  |  |  |  |
|           |                                                                                                    |                                       |                       |  |  |  |  |

### ADDITIONAL SPECIFICATIONS FOR THE iSBX 251C (113432)

The following outlines the differences between the iSBX 251C and the iSBX 251:

| Α. | iSBX 251C Temperature Range: | Operating – 10°C to 40°C        |
|----|------------------------------|---------------------------------|
|    |                              | Storage $-20^{\circ}$ C to 75°C |

- B. W7 Boot Swap Enable Inhibit (iSBX 251C) To write the bootloop W7 must be installed, without W7 no bootloop writes will take place.
- C. W5, W6 Or-ing Jumpers

With W5 in place, W6 removed, the iSBX 251C has the same interrupt jumper configurations as the iSBX 251.

With W6 in place, W5 removed, the signal and the DRQ signal from the 7220 are or-ed and are on the MINTRO line. W1 and W2 still select whether the 7220 DRQ signal is on the MDRQT or MINTR1 line.

### TABLE OF CONTENTS

| HEADING                                          | <u>TITLE</u>                       | PAGE                                   |
|--------------------------------------------------|------------------------------------|----------------------------------------|
|                                                  | SECTION 1. GENERAL INFORMATION     |                                        |
| 1.1                                              | INTRODUCTION                       | 1-1                                    |
| 1.2                                              | DESCRIPTION                        | 1-1                                    |
| 1.3                                              | EQUIPMENT SUPPLIED                 | 1-3                                    |
| 1.4                                              | COMPATIBLE EQUIPMENT               | 1-3                                    |
| 1.5                                              | SPECIFICATIONS                     | 1-3                                    |
|                                                  | SECTION 2. PREPARATION FOR USE     |                                        |
| 2.1                                              |                                    | 2-1                                    |
| 2.2                                              | UNPACKING AND INSPECTION           | 2-1                                    |
| 2.3<br>2.3.1                                     | INSTALLATION CONSIDERATIONS        | 2-1<br>2-2                             |
| 2.4<br>2.4.1                                     | ELECTRICAL CONSIDERATIONS          | 2-4<br>2-5                             |
| 2.5                                              | JUMPER CONFIGURATIONS              | 2-6                                    |
| 2.6                                              | INSTALLATION PROCEDURE             | 2-7                                    |
|                                                  | SECTION 3. PROGRAMMING INFORMATION |                                        |
| 3.1                                              | INTRODUCTION                       | 3-1                                    |
| 3.2                                              | DATA STORAGE OVERVIEW              | 3-1                                    |
| 3.3<br>3.3.1<br>3.3.2<br>3.3.3<br>3.3.4<br>3.3.5 | 7220 BMC OPERATION.                | 3-2<br>3-2<br>3-3<br>3-5<br>3-5<br>3-7 |

.

## TABLE OF CONTENTS (Continued)

| HEADING                                                                                                                                                              | <u>TITLE</u>                                                                                                                                                                                                                                                                                                                                                                                              | PAGE                                                                 |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|
| 3.3.6<br>3.3.7<br>3.3.8<br>3.3.9<br>3.3.10<br>3.3.11<br>3.3.12                                                                                                       | 7242 FSA Status Register7220 BMC Enable RegisterError Correction7220 Utility Register7220 BMC Block Length Register7220 BMC Address Register7220 BMC FIFO                                                                                                                                                                                                                                                 | 3-10<br>3-11<br>3-15<br>3-16<br>3-17<br>3-18<br>3-18                 |
| 3.4<br>3.4.1<br>3.4.2<br>3.4.3<br>3.4.4<br>3.4.5<br>3.4.6<br>3.4.7<br>3.4.8<br>3.4.9<br>3.4.10<br>3.4.11<br>3.4.12<br>3.4.13<br>3.4.14<br>3.4.15<br>3.4.16<br>3.4.17 | COMMAND DESCRIPTIONS.<br>No Operation .<br>Initialize .<br>Read Bubble Data .<br>Write Bubble Data .<br>Read Seek .<br>Read Seek .<br>Read Bootloop Register .<br>Write Bootloop Register .<br>Write Bootloop .<br>Read FSA Status .<br>Abort .<br>Write Seek .<br>Read Bootloop .<br>Read Corrected Data .<br>FIFO Reset .<br>MBM Purge .<br>Software Reset .<br>Clear Interrupt and Point RAC to FIFO . | 3-21<br>3-22<br>3-22<br>3-23<br>3-23<br>3-24<br>3-24<br>3-24<br>3-24 |
| 3.5<br>3.5.1<br>3.5.2<br>3.5.3<br>3.5.4<br>3.5.5                                                                                                                     | SOFTWARE PROTOCOLS.                                                                                                                                                                                                                                                                                                                                                                                       | 3-27<br>3-27<br>3-28<br>3-28<br>3-28<br>3-29                         |
| 4.1                                                                                                                                                                  | INTRODUCTION                                                                                                                                                                                                                                                                                                                                                                                              | 4-1                                                                  |
| 4.2<br>4.2.1                                                                                                                                                         | INTERFACE SIGNAL DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                              | 4-1<br>4-1                                                           |
| 4.3<br>4.3.1<br>4.3.2<br>4.3.3                                                                                                                                       | MULTIMODULE I/O COMMAND OPERATIONS                                                                                                                                                                                                                                                                                                                                                                        | 4-5<br>4-9<br>4-10<br>4-12                                           |

•

### TABLE OF CONTENTS (Continued)

| HEADING                                                            | TITLE                                                                                                                                                                                                            | PAGE                                                 |
|--------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|
| 4.4<br>4.4.1<br>4.4.2<br>4.4.3<br>4.4.4<br>4.4.5<br>4.4.5<br>4.4.6 | BOARD CIRCUIT DESCRIPTION.Clock Circuit7220 BMC Chip7230 Current Pulse Generator7242 Dual Formatter/Sense Amplifier.7250 Coil Pre-Driver and 7254 Quad VMOS Drive Transistors.7110 Magnetic Bubble Memory Module | 4-13<br>4-13<br>4-15<br>4-15<br>4-15<br>4-17<br>4-17 |
|                                                                    | SECTION 5. MAINTENANCE                                                                                                                                                                                           |                                                      |
| 5.1                                                                | INTRODUCTION                                                                                                                                                                                                     | 5-1                                                  |
| 5.2                                                                | REQUIRED TEST EQUIPMENT                                                                                                                                                                                          | 5-1                                                  |
| 5.3                                                                | PREVENTIVE MAINTENANCE                                                                                                                                                                                           | 5-1                                                  |
| 5.4                                                                | TROUBLESHOOTING PROCEDURES                                                                                                                                                                                       | 5-2                                                  |
| 5.5                                                                | CHECKING THE POWER SUPPLY                                                                                                                                                                                        | 5-2                                                  |
|                                                                    | SECTION 6. ENGINEERING DRAWINGS                                                                                                                                                                                  |                                                      |
| 6.1                                                                | INTRODUCTION                                                                                                                                                                                                     | 6-1                                                  |
|                                                                    | APPENDIX A. FILING A FREIGHT CLAIM                                                                                                                                                                               |                                                      |
|                                                                    | APPENDIX B. RETURNED MATERIAL AUTHORIZATION (RMA) PROCE                                                                                                                                                          | DURE                                                 |
| B.1                                                                | GENERAL INSTRUCTIONS                                                                                                                                                                                             | B-1                                                  |
| B.2                                                                | RETURNED MATERIAL AUTHORIZATION PROCEDURE                                                                                                                                                                        | B-1                                                  |
| B.3                                                                | ON-SITE SERVICE                                                                                                                                                                                                  | B-1                                                  |
| B.4                                                                | BRR (BEFORE RETURN REPLACEMENT)                                                                                                                                                                                  | B-1                                                  |
| B.5                                                                | DRA (DIRECT RETURN AUTHORIZATION)                                                                                                                                                                                | B-1                                                  |
| B.6                                                                | RRA (RETURN REPLACEMENT AUTHORIZATION)                                                                                                                                                                           | B-1                                                  |
|                                                                    | READER'S COMMENT CARD Located Inside Back                                                                                                                                                                        | Cover                                                |

.

### TABLE OF CONTENTS (Continued)

### LIST OF ILLUSTRATIONS

| FIGURE            | TITLE                               | PAGE                 |
|-------------------|-------------------------------------|----------------------|
| 1-1               | iSBX Multimodule Board Concept      | 1-2                  |
| 2-1<br>2-2<br>2-3 | iSBX Connector and Spacer Locations | 2-2<br>2-3           |
| 2-3<br>3-1        | Mounting Technique                  | 2-8                  |
| 3-2<br>3-3        | Software Overview.                  | 3-30<br>3-31<br>3-32 |
| 3-4<br>3-5        | Loading Host DMA Parameters         | 3-32<br>3-33<br>3-34 |
| 3-6<br>3-7        | Polled Mode Service (Write)         | 3-35<br>3-36         |
| 4 <u>-</u> 1      | Block Diagram of iSBX-251 Board     | <u> </u>             |
| 4-2<br>4-3        | iSBX Bus Timing                     | 4-7/8<br>4-10        |
| 4-4<br>4-5        | I/O Write Timing                    | 4-11<br>4-12         |
| 4-6               | 7220 BMC Block Diagram              | 4-12<br>4-14         |

.

TABLE

### TABLE OF CONTENTS (Continued)

### LIST OF TABLES

### TITLE

### PAGE

.

\_

| 1-1                             | iSBX-251 Board Specifications                                                                                                                                       |
|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2-1<br>2-2<br>2-3<br>2-4<br>2-5 | iSBX P1 Pin Assignment2-4Power Rise/Fail Tolerances2-5iSBX-251 Connector P1 Output Specifications2-5iSBX-251 Connector P1 Input Specifications2-6Jumper Settings2-6 |
| 3-1<br>3-2                      | Registers Accessed Via Register Address Counter Contents3-3iSBX-251 Register Selection3-4                                                                           |
| 3-3<br>3-4                      | 7220 BMC Command Set    3-6      7220 BMS Status Register Contents    3-7                                                                                           |
| 3-5                             | 7242 FSA Status Register Contents                                                                                                                                   |
| 3-6<br>3-7                      | Enable Register Contents3-11MFBTR Bit Definitions3-14                                                                                                               |
| 3-8<br>3-9                      | Error Interrupt Decoding3-15Block Length Register Configuration3-17                                                                                                 |
| 3-10<br>3-11                    | Address Register Configuration3-18Summary of 7220 FIFO Indicators (Non-DMA Operation)3-20                                                                           |
| 4-1<br>4-2<br>4-3               | iSBX Multimodule Board I/O AC Specifications                                                                                                                        |
| 5-1                             | Preventive Maintenance Schedule                                                                                                                                     |

### CHAPTER 1

#### GENERAL INFORMATION

### 1.1 INTRODUCTION

The iSBX-251 Magnetic Bubble Memory Multimodule Board (here after called the iSBX-251 board) is a member of Intel's growing line of expansion Multimodule boards. These boards are designed to augment boards containing an iSBX multimodule connector, such as the iSBC series of single board computers.

The iSBX bus is an interface facilitating on-board expansion with iSBX Multimodule boards. The iSBX bus is derived directly from the on-board CPU bus and, as such, an iSBX Multimodule board plugged into the iSBX bus becomes an integral element of the single board computer. The physical interface between the single board computer and the iSBX Multimodule board is a unique connector designed specifically for the iSBX bus. The iSBX bus is brought out to a female iSBX bus connector on the single board computer and mates with its male equivalent resident on the iSBX Multimodule board (Figure 1-1).

The iSBX-251 board integrates system mass storage by supplying 131,072 bytes (128K bytes) of magnetic bubble memory on one plug-in card. This chapter contains a description of the iSBX-251 board with specifications and lists the equipment supplied with the board and other compatible equipment.

### 1.2 DESCRIPTION

The iSBX-251 board is a double-wide Multimodule printed circuit board that interfaces with Intel iSBC boards equipped with iSBX connectors conforming to the iSBX Bus Specifications. Design of the board is based on the Intel 7110 Magnetic Bubble Memory chip and support circuitry and includes all the logic necessary to control the 7110 Magnetic Bubble Memory chip. The board components operate off the +5 VDC and +12 VDC supplied via the iSBX connector. The 7220 Bubble Memory Controller

chip, which controls the 7110 bubble memory chip, utilizes 16 commands for communication between the host iSBC board and the bubble memory board, making the 7110 operation transparent to the user.

The iSBX-251 board can be wired to operate in the polled access mode, generate an interrupt on request from the 7220 BMC chip, or operate in DMA mode. Interrupt priority is established on the host iSBC board.



Figure 1-1. iSBX Multimodule Board Concept

### 1.3 EQUIPMENT SUPPLIED

The following equipment is supplied with the iSBX-251 board:

- a. Schematic Diagram, drawing number 162795
- b. 6 Screws, 1/4" 6-32 nylon.
- c. 3 Spacers, 1/2" 6-32 nylon.

### 1.4 COMPATIBLE EQUIPMENT

The iSBX-251 board must be used with a host board containing an iSBX multimodule connector. Multimodule interfacing is provided through the P1 Multimodule connector on the iSBC host board.

### 1.5 SPECIFICATIONS

Specifications for the iSBX-251 board are provided in Table 1-1.

۲

| Table 1-1. | iSBX-251 | Board | Specifications |
|------------|----------|-------|----------------|
|------------|----------|-------|----------------|

| ITEM                           | DESCRIPTION                                                                                                |  |  |  |  |  |
|--------------------------------|------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| I/O ADDRESSING:                | I/O addressing with one address line and one<br>select line via the iSBX connector bus (see<br>Chapter 2). |  |  |  |  |  |
| POWER REQUIREMENTS:            | +5 Volts, <u>+</u> .25 Volts, at 385 mA (max).<br>12 Volts, <u>+</u> 0.6 Volts, at 400 mA (max).           |  |  |  |  |  |
| INTERFACE CONNECTORS:          | Interface No. of Pin Center Mating                                                                         |  |  |  |  |  |
|                                | Pins (in) (mm) Connector                                                                                   |  |  |  |  |  |
|                                | iSBX P1 36 0.1 2.54 Intel<br>Connector<br>Host Board                                                       |  |  |  |  |  |
| ENVIRONMENTAL<br>REQUIREMENTS: |                                                                                                            |  |  |  |  |  |
| Operating<br>Temperature       | 0° C to 55° C above 80% duty cycle<br>(32° F to 131° F)                                                    |  |  |  |  |  |
|                                | 0° C to 60° up to 80% duty cycle<br>(32° F to 140° F)                                                      |  |  |  |  |  |
| Non-Operating<br>Temperature   | -40°C to 85°C<br>(-40°F to 185°F)                                                                          |  |  |  |  |  |
| Air Flow                       | 100 linear feet per minute                                                                                 |  |  |  |  |  |
| Relative Humidity              | 5% to 95% without condensation                                                                             |  |  |  |  |  |
| PHYSICAL<br>CHARACTERISTICS:   |                                                                                                            |  |  |  |  |  |
| Width                          | 7.24 cm (2.85 inches)                                                                                      |  |  |  |  |  |
| Length                         | 19.1 cm (7.50 inches)                                                                                      |  |  |  |  |  |
| Height                         | 1.26 cm (0.498 inches) iSBX 251 board only                                                                 |  |  |  |  |  |
|                                | 3.14 cm (1.238 inches) iSBX 251 board and iSBC host board.                                                 |  |  |  |  |  |
| Weight                         | 362.9 gm (12.8 ounces)                                                                                     |  |  |  |  |  |

• <sup>•</sup>

### CHAPTER 2

### PREPARATION FOR USE

### 2.1 INTRODUCTION

This chapter provides instructions for installing the iSBX-251 board on an iSBC single board computer or other host board equipped with an iSBX connector. Included are instructions on unpacking and inspection; installation considerations such as power, cooling, mounting and size requirements; DC characteristics; connector pin assignments; jumper configurations; and installation procedures.

#### 2.2 UNPACKING AND INSPECTION

Inspect the shipping carton immediately upon receipt for evidence of mishandling during transit. If the shipping carton is severely damaged or water-stained, request that the carrier's agent be present when the carton is opened. If the carrier's agent is not present when the carton is opened and the contents are damaged, keep the carton and packing materials for the agent's inspection.

It is suggested that all salvageable shipping cartons and packing material be retained for future use in the event the product must be shipped.

#### 2.3 INSTALLATION CONSIDERATIONS

The iSBX-251 board is designed to interface with Intel products that support the I/O interface connector required for the Multimodule boards.

Power and environmental requirements are given in Table 1-1.

2-1



Figure 2-1. iSBX Connector and Spacer Locations

#### 2.3.1 Mounting Requirement

Figure 2-1 shows the iSBX connector locations, spacer locations, and the board dimensions. Table 2-1 lists the pin assignments of the iSBX connector. The iSBX-251 board mounts onto a host board supporting an iSBX mating connector and the proper mounting holes. The mounting hardware supplied as part of the iSBX board includes:

- a. 3 nylon spacers, 1/2" threaded, separate from the board.
- b. 6 nylon screws, 1/4" 6-32, separate from the board.
- c. One 36-pin connector (P1), factor-installed onto the board.

### NOTE

The iSBX-251 board, when installed onto a host iSBC board, occupies two additional card slots adjacent to the host iSBC board in the 604/614 card cage.

Figure 2-2 shows the clearances for an iSBX-251 Multimodule board mounted onto a host iSBC board. Height dimensions shown are maximum.



#251-003

Figure 2-2. Mounting Clearances (Inches)

| Pin  | Mnemonic | Description   | Pin | Мпетопіс | Description       |
|------|----------|---------------|-----|----------|-------------------|
|      |          |               |     |          |                   |
| 35   | GND      | Signal Ground | 36  | +5V      | +5Volts           |
| 33   | MD0      | MDATA Bit 0   | 34  | MDRQT    | M DMA Request     |
| 31   | MD1      | MDATA Bit 1   | 32  | MDACK/   | M DMA Acknowledge |
| 29   | MD2      | MDATA Bit 2   | 30  | OPTO     | Option 0          |
| 27   | MD3      | MDATA Bit 3   | 28  | OPTI     | Option 1          |
| 25   | MD4      | MDATA Bit 4   | 26  |          | Unused            |
| 23   | MD5      | MDATA Bit 5   | 24  |          | Unused            |
| 21   | MD6      | MDATA Bit 6   | 22  | MCSO/    | M Chip Select O   |
| 19   | - MD7    | MDATA Bit 7   | 20  |          | Unused            |
| 17 - | GND      | Signal Gnd    | 18  | +5V      | +5 Volts          |
| 15   | IORD/    | I/O Read Cmd  | 16  |          | Unused            |
| 13   | IOWRT/   | I/O Write Cmd | 14  | MINTRO   | M Interrupt 0     |
| 11   | мао      | M Address 0   | 12  | MINTR1   | M Interrupt 1     |
| 9    | -        | Unused        | 10  |          | Unused            |
| 7    |          | Unused        | 8   | MPST/    | M Present         |
| 5    | RESET    | Reset         | 6   |          | Unused            |
| 3    | GND      | Signal Gnd    | 4   | +5V      | +5 Volts          |
| 1    | +12V     | +12 Volts     | 2   |          | Unused            |

Table 2-1. iSBX P1 Pin Assignment

### 2.4 ELECTRICAL CONSIDERATIONS

The iSBX-251 board communicates with the host board via a 36-pin connector that comprises data lines, power lines, and control signal lines. The following paragraphs define the DC specifications of these lines, while the operational description is deferred until Chapter 4.

. **-**'

### 2.4.1 DC Specifications

The DC specifications for the iSBX bus interface (P1) are summarized in Tables 2-2 and 2-3. Table 2-2 is the output specifications; Table 2-3 is the input specifications. The output specifications are the minimum drive requirements on the output drivers of the iSBX-251 board (that is, the data bus output drivers must guarantee at least 1.6 mA at 0.5V.). The input specifications are the specifications of the receivers on the iSBX-251 board (for example, the loading of the address lines (MA0-MA2) can not exceed 0.5 mA at .8 volts.

| Bus Signal<br>Name | Type<br>Drive | I <sub>OL</sub> Max<br>(mA) | V <sub>OL</sub> Max<br>(Volts) | I <sub>OH</sub> Max<br>(µA) | V <sub>OH</sub> Min<br>(Volts) | C <sub>O</sub> Min<br>(pf) |
|--------------------|---------------|-----------------------------|--------------------------------|-----------------------------|--------------------------------|----------------------------|
|                    |               |                             |                                |                             |                                |                            |
| MD0-MD7            | TRI           | 1.6                         | 0.5                            | -200                        | 2.4                            | 130                        |
| MINTRO-1           | TTL           | 2.0                         | 0.5                            | -100                        | 2.4                            | 40                         |
| MDRQT              | TTL           | 1.6                         | 0.5                            | - 50                        | 2.4                            | 40                         |
| OPTO               | TTL           | 1.6                         | 0.5                            | <i>- 5</i> 0                | 2.4                            | 40                         |
| MPST/              | TTL           | NOTE 2                      |                                |                             |                                |                            |

### Table 2-2 iSBX-251 Connector P1 Output Specifications

1. TTL = Standard totem pole output. TR1 = Tri-state.

2. iSBX-251 board must connect this signal to ground.

#### Note:

- IOL = Current output, low
- IOH = Current output, high
- C<sub>O</sub> = Capacitance output

| Bus Signal<br>Name | Type<br>Receiver | I <sub>IL</sub> Max<br>(mA) | Vin Max<br>(Volts) | I <sub>IH</sub> Max<br>(µA) | Vin Max<br>(Volts) | C <sub>I</sub> Max<br>(pf) |
|--------------------|------------------|-----------------------------|--------------------|-----------------------------|--------------------|----------------------------|
| MD0-MD7            | TR1              | -0.5                        | 0.8                | 70                          | 2.0                | 40                         |
| мао                | TTL              | -0.5                        | 0.8                | 70                          | 2.0                | 40                         |
| MCS0               | TTL              | -4.0                        | 0.8                | 100                         | 2.0                | 40                         |
| MRESET             | TTL              | -2.1                        | 0.8                | 100                         | 2.0                | 40                         |
| MDACK/             | TTL              | -1.0                        | 0.8                | 100                         | 2.0                | 40                         |
| IORD/ IOWRT/       | TRI              | -1.0                        | 0.8                | 100                         | 2.0                | 40                         |
| OPTO               | TRI              | -2.0                        | 0.8                | 100                         | 2.0                | 40                         |

Table 2-3 iSBX-251 Connector P1 Input Specifications

1. TTL = Standard totem pole output. TR1 = Tri-state.

Note:

- I<sub>IL</sub> = Current input, low
- I<sub>IH</sub> = Current input, high
- C<sub>1</sub> = Capacitance input

### 2.5 JUMPER CONFIGURATIONS

Either W1 (A to B) or W2 (A to B) must be jumpered. W1 selects DRQ interrupt mode and W2 selects DMA mode. Either setting will allow the board to operate in polled mode. Modes of operation are explained in Section 3.

W3 and W4 are set at manufacture time according to observed characteristics of the 7110 memory device. They should not be changed by the user.

### 2.6 INSTALLATION PROCEDURE

### CAUTION

Power down the system before continuing.

The iSBX-251 board mounts onto the host iSBC board. Install the board as follows:

- a. With the 6-32 screws, secure the three 1/2" plastic spacers to the host iSBC board as shown in Figure 2-3.
- b. Locate pin 1 on the iSBX connector (P1) of the Multimodule board and align it with pin 1 of the iSBX connector on the host iSBC board.
- c. Align the iSBX-251 board mounting holes with the spacers on the host iSBC board. See Figure 2-1 for hole location.
- d. Gently press the two boards together until the connector seats.
- e. Fasten the iSBX-251 board to the spacer with the three remaining 6-32 nylon screws.

### NOTE

The position of an installed Multimodule board and the hostboard connector may vary according to the type of hostboard that is used.



= 251-004

Figure 2-3. Mounting Technique

#### CHAPTER 3

#### PROGRAMMING INFORMATION

#### 3.1 INTRODUCTION

This chapter provides programming information for the iSBX-251 board. Included is information on how the board manipulates data, I/O addressing, system initialization, and 7220 Bubble Memory Controller (BMC) utilization. The logic and design of the iSBX-251 board is based on the 7110 Magnetic Bubble Memory (MBM) and its support circuitry, consisting primarily of the 7220 BMC. The 7220 BMC is the only user programmable device on the board.

This chapter provides information on how to invoke the 7220 BMC command set from the host base board. This command set provides total control over the iSBX-251 board. Included in the programming information are the complete status register bit definitions, DMA operation, and interrupt handling.

The following text presents an overview of how data is stored and accessed on the iSBX-251 board. Following the overview, the 7220 BMC chip command set and its implementation are explained. Each host board must be configured to provide the necessary software to meet these requirements.

### 3.2 DATA STORAGE OVERVIEW

The iSBX-251 board can be configured via software to resemble a floppy disk or similar data storage device, but the user must provide the programs to do this. Internally, the iSBX-251 operates on one byte of data at a time.

When writing data, the host board transfers from one to 40 bytes to an internal buffer in the 7220 BMC. The 7220 BMC performs a parallel-to-serial conversion on each byte and transfers the serialized data to the 7242 FSA. The 7242 and the remaining board components store the serialized data in the 7110 MBM.

3-1

When reading data, the opposite operation occurs. The 7242 FSA and support components obtain eight bits of data from the 7110 MBM and transfer it to the 7220 BMC. The 7220 BMC performs a serial-to-parallel conversion on the data, collects up to 40 bytes of data and stores the data in its internal buffer until the host board is ready for data transfer.

#### 3.3 7220 BMC OPERATION

The 7220 is an LSI Magnetic Bubble Memory Controller chip that contains the circuitry and control functions for interfacing the host microprocessor board with a 7110 MBM chip and its support circuits. The 7220 makes the 7110 MBM look like a peripheral to the microprocessor system bus. The 7220 performs all serial-to-parallel and parallel-to-serial data conversions, and generates all timing signals necessary for the proper operation of the MBM's immediate support circuitry. It contains a 40-byte "First-In-First-Out" buffer (FIFO) for transmittal of data to and from the host board. The details of the operations are discussed in Chapter 4.

Signals provided by the 7220 BMC permit the iSBX-251 board to be wired to operate in the Direct Memory Access (DMA) mode, the Interrupt-driven mode, or in the Polled I/O mode. In the polled I/O method, the user must periodically check to determine when a data transfer can take place. In the Interrupt-driven mode, the BMC DRQ line doubles as a "FIFO HALF FULL/HALF EMPTY" indicator and generates an interrupt when at least 20 bytes of data can be transferred. In the DMA mode, the user initializes the DMA controller on the host board to perform all data transfers and then loads the BMC with the proper command to begin data transfer. These modes are explained in detail later in this chapter.

Jumper configurations for DRQ Interrupt mode and DMA mode are described in Section 2.6.

### 3.3.1 7220 Registers

The 7220 contains three primary registers with which the user interacts. These are the 8-bit Status Register (STR), the 4-bit Command Register (CMDR), and the 4-bit Register Address Counter (RAC). The Utility Register, Block Length Register LSB, Block Length Register MSB, Enable Register, Address Register LSB, Address Register

3-2

MSB, and FIFO Data Buffer are accessable via the RAC. The STR, CMDR, and RAC are selected and accessed in one operation each, while the balance are selected by first loading the RAC with the correct access code, then performing the desired operation. Table 3-1 specifies the registers and access codes that can be selected via the RAC.

| Table 3-1. | Registers Accessed Via                                                                           |                                  | *                                         |
|------------|--------------------------------------------------------------------------------------------------|----------------------------------|-------------------------------------------|
|            | Register                                                                                         | Code (Hex)*                      | REG-1STER<br>ADDRESS<br>COUNTER<br>(4BIT) |
|            | FIFO                                                                                             | 00                               | (4BIT)                                    |
|            | Reserved                                                                                         | 00-09                            | C                                         |
|            | Utility Register<br>Block Length LSB<br>Block Length MSB<br>Enable<br>Address LSB<br>Address MSB | 0A<br>0B<br>0C<br>0D<br>0E<br>0F |                                           |

- \*1) Register codes 01 to 09 (Hex) are reserved. Random errors may be generated if the reserved register codes are used.
  - 2) The code is sent on the iSBX data lines D0-D7 when iSBX signal WR/ is asserted. If D0-D7 are in the range 10-20 (Hex), the Command Register is accessed (see Table 3-3).

#### 3.3.2 I/O Addressing

The microprocessor on the host iSBC board communicates with the programmable 7220 BMC chip through a sequence of I/O Read and Write Commands. The address of the iSBX I/O connector is determined by the host board configuration.

The iSBX-251 requires two I/O ports for operation; a Command/Status Port controls access to reading the status register and loading the <u>CMDR or RAC</u>, while a Data Port controls access to reading or writing the register specified by the RAC.

To access the Command/Status Port, set A0=1; to access the Data Port set A0=0. Table 3-2 shows the I/O signals and corresponding registers.

|                           |             | 7220 BMC Pins                                                                |                  |             | Function                                                                                                 |
|---------------------------|-------------|------------------------------------------------------------------------------|------------------|-------------|----------------------------------------------------------------------------------------------------------|
|                           | AO          | D <b>0-</b> D7                                                               | RD/*             | WR/         |                                                                                                          |
| Data<br>Port              | 0<br>0      | Register Data<br>Register Data                                               | 0<br>1           | 1<br>0      | Read Register Addressed by RAC<br>Load Register Addressed by RAC                                         |
| Command<br>Status<br>Port | 1<br>1<br>1 | BMC Status (Table 3-4)<br>00 (Hex)-0F (Hex)<br>10 (Hex)-1F (Hex)<br>20 (Hex) | 0<br>1<br>1<br>1 | 1<br>0<br>0 | Read BMC Status Register<br>Load <u>RAC</u><br>Issue Command<br>Clear interrupt and point RAC to<br>FIFO |

Table 3-2. iSBX-251 Register Selection

\*RD/=0 means I/O port read;

WR/=0 means I/O port write

For an 8-bit iSBX connector, such as on the iSBC 208 floppy disk controller, iSBX address line MAO is typically the least significant bit of the Multibus I/O port address bit AO. For a 16-bit connector, such as on the iSBC 86/05 processor board, Multibus I/O port address bit AO is used to select 8- or 16-bit mode. Multibus bit A1 is then connected to iSBX signal MAO.

For example, the iSBC 208 has two iSBX connectors and the iSBX 251 can be mounted on one of them. When the system is configured, the user selects an I/O port address for the iSBC 208. The two ports of the iSBX 251 are addressed by offsets from this port address.

Circuitry on the iSBC 208 decodes the Multibus I/O port address to select the iSBX 251 ports. iSBX address bit MAO then selects either the 7220 Data Port or the 7220 Command/Status Port.

As an example, consider a host whose I/O port address is 80 (Hex). The possible 7220 I/O port addresses are:

|                      | 16-bit I/O<br>Port Address<br>(Hex) | 8-bit I/O<br>Port Address<br>(Hex) |
|----------------------|-------------------------------------|------------------------------------|
| iSBX Base Address    | 80                                  | 80                                 |
| 7220 Data Port       | 80,84,                              | 80, 82,                            |
| 7220 CMD/Status Port | 82, 86,                             | 81, 83,                            |

#### 3.3.3 7220 Command Set

The 7220 BMC command set comprises 16 commands. These commands are transferred to the iSBX-251 board from the host board. Most of these commands require multiple bytes to fully specify the operation that the BMC is to perform. The command set is listed in Table 3-3 along with the operation codes.

If bit 5 in the Command Register is set, the INT pin on the 7220 BMC will be set low, clearing the interrupt. The command specified by bits 0-4 will then be executed.

For example, writing a 32 (Hex) to the Command Register will clear any interrupt and then cause a 'READ BUBBLE DATA' to be executed.

If the previous command caused an interrupt, that interrupt must be cleared before the next command is executed. Typically, the user's interrupt routine will write a 20 (Hex) to the Command Register to clear the interrupt and point the RAC to the FIFO.

### 3.3.4 Command Implementation

The RAC provides a means of addressing the remaining registers required for operation of the 7220 BMC and its support circuitry. The registers accessed via the RAC are frequently called Parametric Registers, because they contain parameters to commands written to the CMDR. Generally, it is necessary to load the required parameter information into these registers before issuing commands to the BMC. A frequently used procedure is to first load the parametric registers in the order of increasing register addresses, and then issue a read or write command to the CMDR.

| Command<br>(Hex)* | Function                                  |
|-------------------|-------------------------------------------|
| 10                | Write Bootloop Register Masked            |
| 11                | Initialize                                |
| 12                | Read Bubble Data                          |
| 13                | Write Bubble Data                         |
| - 14              | Read Seek                                 |
| 15                | Read Bootloop Register                    |
| 16                | Write Bootloop Register                   |
| 17                | Write Bootloop                            |
| 18                | Read FSA Status                           |
| 19                | Abort                                     |
| IA                | Write Seek                                |
| 1B                | Read Bootloop                             |
| 1C                | Read Corrected Data                       |
| 1D                | FIFO Reset                                |
| 1E                | MBM Purge                                 |
| 1F                | Software Reset                            |
| 20                | Clear BMC Interrupt and point RAC to FIFO |

Table 3-3. 7220 BMC Command Set

\*The command is sent on the iSBX data lines D0-D7 when iSBX signal WR/ is asserted. If D0-D7 are in the range 00-0A (Hex), the RAC is accessed (see Table 3-1).

The commands are detailed in Section 3.4.

To facilitate this procedure, the BMC automatically increments the RAC, if nonzero, by one count after each transfer of data to or from a parametric register. This enables the user to access the next register without having to make another write reference to the RAC, thus cutting down on the number of operations required to load all the parametric registers.

The RAC increments from the initially loaded value through address 1111 binary and then on to 0000 binary (the FIFO address). At this point it no longer increments. All subsequent data transfers to the data port will be to or from the FIFO until the RAC is loaded with a different register address.

The user issues a command by writing a command code to the command register (CMDR).

#### 3.3.5 7220 BMC Status Register

The 7220 BMC status register (STR) provides information about error conditions, completion or termination of commands, and the BMC's readiness to transfer data or accept new commands. The register is eight (8) bits wide. Table 3-4 shows the relevant position of each status indicator in the register.

#### NOTE

The 7220 Status Register is cleared when the host clears the 7220 interrupt (the INT pin). This is done by writing a 20 (Hex) to the 7220 Command Register.



É.

|   |                           |   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---------------------------|---|---|---|---|---|---|---|---|---|
| / | Busy                      | - |   |   |   |   |   |   |   |   |
|   | Op Complete               |   |   | 4 |   |   |   |   |   |   |
|   | Op Fail                   |   |   |   |   |   |   |   |   |   |
|   | Timing Error (TE)         |   |   |   |   | _ |   |   |   |   |
|   | Correctable Error (CE)    |   |   |   |   |   | 4 |   |   |   |
|   | Uncorrectable Error (UCE) |   |   |   |   |   |   |   |   |   |
|   | Parity Error (PE)         |   |   |   |   |   |   |   |   |   |
| ~ | FIFO Ready                |   |   |   |   |   |   |   |   |   |

The Status indicator bits have the following meanings:

BUSY -(when=1)

OP COMPLETE - (when=1)

OP FAIL - (when=1)

Indicates the BMC is in the process of executing a command. In the case of a Read command, Busy may also indicate that the data has not been completely removed from the FIFO, and therefore DRQ is still active. Busy will then drop as soon as DRQ drops (after the user has finished reading the data remaining in the FIFO).

When BUSY is high, none of the other status indicators are valid, except for FIFO READY. ABORT is the only command that can be issued while BUSY is high.

Indicates the successful completion of a command.

Note that on a read command, BUSY will remain active until the FIFO is drained, even though OP COMPLETE is asserted as soon as data is transferred from the 7110 bubble chip to the FIFO.

Indicates that the BMC was unable to successfully complete the current command. The reason for failure can be determined from other bits in the Status Register (TE, CE, UCE, PE).

TIMING ERROR (TE) - (when=1)

CORRECTABLE ERROR (CE) - (when=1)

UNCORRECTABLE ERROR (UCE) - (when=1)

PARITY ERROR (PE) – (when=1)

Indicates that an FSA has reported a timing error of the BMC, or that the host system has failed to keep up with the BMC, thereby causing the BMC FIFO to overflow or to become empty. TIMING ERROR is also set if no bootloop sync byte is found during initialization, or if a Write Bootloop command is issued when the WRITE BOOTLOOP ENABLE bit is equal to zero in the enable register.

Indicates that an FSA has reported to the BMC that a correctable error has been detected in the last data block transferred.

Indicates that an FSA has reported to the BMC that an uncorrectable error has been detected in the last data block transferred.

Indicates that the BMC's parity check circuitry has detected a parity error on a data byte sent to the BMC by the user on the data lines D0-D8. Since Parity is not supported by the iSBX Bus (except through the option pins), this bit should be ignored by user software.

FIFO READY -

Has two functions. When the BMC is not busy (BUSY=0) FIFO READY = 0 indicates that the FIFO and its input and output latches are all completely empty. When BUSY=0, FIFO READY=1 indicates that there is data in the FIFO or in its latches. When the BMC is busy (BUSY=1) FIFO READY = 1 indicates (during read operations) that the BMC output latch has data for the user or (during write operations) that the BMC input latch is ready to receive data from the user.

. - <sup>-</sup>

Status Register bits 1 through 6 are reset when interrupts are cleared. The status bits and the FIFO are discussed in more detail later in this chapter.

### 3.3.6 7242 FSA Status Register

The 7242 FSA contains an 8-bit status register that reflects the internal status of the chip. The status information is available to the 7220 BMC and the user via a 7220 Read FSA status command.

Although the user does not normally read this register, the 7220 BMC uses the FSA status information to modify some of its internal operations. For additional technical detail, consult the 7242 FSA data sheet. The FSA status register contents, shown in Table 3-5, is accessed with the 7220 Read Status Register command.



Table 3-5. 7242 FSA Status Register Contents

3.3.7 7220 BMC Enable Register

The Enable Register (ER) is accessed by the user to enable or disable various functions within the BMC or the FSA. Table 3-6 shows the relevant position of each function enabled by the Enable Register.

OP

function controlled by the Enable Register.

RAC ADDRESS OD

Table 3-6. Enable Register Contents



Each Enable Register bit is described below.

### ENABLE PARITY INTERRUPT -

ENABLE INTERNALLY CORRECT-DATA (ICD) -

ENABLE READ CORRECTED DATA (RCD) - Enables the BMC to interrupt the host system (via the INT line) when the BMC detects a parity error on the data bus lines D0-D7.

Enables the BMC to give the Internally Correct Data command to an FSA when an error has been detected by the FSA's error detection and correction circuitry. The FSA responds to such a command by internally cycling the data through its error correction network. When finished, the FSA returns status to the BMC as to whether or not the error is correctable. The value of ENABLE ICD affects the action of INTERRUPT ENABLE (ERROR), as explained below.

Enables the BMC to give the Read Corrected Data command to an FSA in which an error has been detected. This causes the FSA to correct the error (if possible) and also to transfer the corrected data to the BMC. The Read Corrected Data command is also used to read into the BMC data previously corrected by the FSA in response to an Internally Correct Data command. In either case, when the data transfer has been completed, the BMC can read FSA status to determine whether or not the error was correctable. ENABLE READ CORRECTED (Continued) DATA (RCD) -

YES

WRITE BOOTLOOP ENABLE - (when=1)

In the case of an uncorrectable error, bad data may have been sent to the user. The value of ENABLE RCD affects the action of INTERRUPT ENABLE (ERROR), as explained below.

Enables the bootloop to be written. If this bit is equal to zero and a Write Bootloop command is received by the BMC, the command is aborted and the TIMING ERROR bit is set in the STR.

### CAUTION

The bootloop should only be written with the value printed on the 7110 memory device label.

MAXIMUM FSA-BMC TRANSFER RATE-(MFBTR)-(when=0)

DMA ENABLE - (when=1)

NO

MFBTR controls the maximum burst transfer rate from <u>FSA(s)</u> to BMC FIFO. This rate is variable on the "last page" of a multiple page transfer. (In one page transfers the last page is the only page.) See Table 3-7 for effects of this bit on the various 7220-1 commands.

Enables the BMC to operate in DMA data transfer mode, using the DRQ and DACK/ signals in interaction with a DMA controller. When equal to zero, DMA ENABLE sets up the controller to support interrupt driven or polled data transfer.

### INTERRUPT ENABLE (ERROR) -

NO

INTERRUPT ENABLE (NORMAL) - (when=1)

NO

Selects error conditions under which the BMC stops command execution and interrupts the host processor (via the INT line). INTERRUPT ENABLE (ERROR) operates in conjunction with ENABLE ICD and ENABLE RCD, as shown in Table 3-8.

Enables the BMC to interrupt the host system (via the INT line), when a command execution has been successfully completed (OP COMPLETE=1 in the STR).

When reading data or reading the bootloop, the assertion of OP COMPLETE means that data has been transferred from the 7110 bubble chip to the FIFO. The BUSY flag in the 7220 Status Register will not go away until the FIFO is drained by the user.

Table 3-7. MFBTR Bit Definitions

| Number<br>of MBMs       | Maximum<br>Required         | MFBTR Bit    |               |  |  |  |  |
|-------------------------|-----------------------------|--------------|---------------|--|--|--|--|
| Operated<br>in Parallel | Host Interface<br>Data Rate | Read Command | Write Command |  |  |  |  |
| 1                       | 50K byte/sec                | 20,000       | N/A           |  |  |  |  |
| 1                       | 12.5K byte/sec              | 80 Ma (1)    | 0             |  |  |  |  |

NOTE: The MTBTR bit should always be set to "0" for all commands except "Read Bubble Data."

### 3.3.8 Error Correction

The 7220 BMC provides several levels of error correction options and multiple interrupt options. Table 3-8 shows how the Enable ICD, Enable RCD, Interrupt Enable, and the indicated status register bits produce the error correction and interrupt options.

| Interrupt Enable (Error)<br>Enable RCD                                                                                               |   |   |   |   |   |    |   |   |  |
|--------------------------------------------------------------------------------------------------------------------------------------|---|---|---|---|---|----|---|---|--|
| OPTION                                                                                                                               | 7 | 6 | 5 | 4 | 3 | 2  | 1 | 0 |  |
| Error Interrupts Disabled                                                                                                            | • | 0 | 0 | • | • | •• | 0 | • |  |
| Interrupt on TE only                                                                                                                 | • | 0 | 0 | • | • | •  | 1 | • |  |
| RCD and Interrupt on UCE, CE, or TE —                                                                                                | • | 0 | 1 | • | • | ٠  | 1 | • |  |
| RCD and Interrupt on UCE or TE<br>Level 1 error correction                                                                           | • | 0 | 1 | • | • | •  | 0 | • |  |
| ICD and Interrupt on UCE or TE<br>Level 2 error correction                                                                           | • | 1 | 0 | • | • | •  | 0 | • |  |
| ICD and Interrupt on UCE, CE, or TE<br>Level 3 error correction                                                                      |   |   | 0 | • | • | •  | 1 | • |  |
| TE = Timing Error<br>UCE = Uncorrectable Error<br>CE = Correctable Error<br>ICD = Internally Correct Data<br>RCD = Read Correct Data |   |   |   |   |   |    |   | - |  |

Table 3-8. Error Interrupt Decoding

Level 1 error correction is used when the user is not concerned with correctable errors or error logging. When a read error occurs, the BMC automatically issues a Read Corrected Data command to the 7242 FSA. The FSA cycles the data through its error correction circuitry, updates its status register, and transmits the data to the BMC. The BMC stores the data, with no regard to correct or incorrect data, in its FIFO, then checks the 7242 FSA status register. If the data was correctable, normal operation continues; if the data was not correctable, the FSA stops command execution and interrupts the host board. The entire read operation must be repeated if the host board wants to reread the bad page of data. The parametric registers in the BMC should be reloaded prior to repeating the operation.

In level 2 error correction, the BMC and FSA function similar to level 1 when a read error occurs, except the bad data is not sent to the BMC and the BMC Address Register contents point at the bad page address. The host board can read the bad page address and add it to a bad address table. The bad address table could be used over a period of time to observe whether specific error patterns develop in the bubble. If specific patterns develop, the bubble bootloop could be rewritten to ignore these areas. The bad data can be retrieved, if desired, by issuing a Read Corrected Data command. The read operation can be issued repeatedly without reloading the parametric registers.

Level 3 operation provides interrupts for both correctable and uncorrectable errors; thus, the host board can build an error address table that reflects all locations where errors have occurred. The remaining operation is similar to Level 2 operation.

When either RCD or ICD is enabled, there are <u>64 data bytes per page</u>. When both are off, there are <u>68 data bytes per page</u>.

RCD and ICD should never be on simultaneously.

### 3.3.9 7220 Utility Register

The Utility Register (UR) is an 8-bit general purpose register available to the user. It can be used in general program applications where a temporary storage location is required.
# 3.3.10 7220 BMC Block Length Register

The Block Length Register (BLR) is composed of two 8-bit registers whose contents determine the system page size and also the number of pages to be transferred in response to a single read or write bubble data command. The bit configuration is given in Table 3-9.





BLR MSB bits 7-4 determine the number of FSA channels used. For iSBX-251 these bits should always be set at 0001.

BLR MSB bit 3 is not used.

BLR MSB bits 2-0 and BLR LSB bits 7-0 determine the number of pages to be transferred.

The MBM requires two FSA channels. Bits 7-4 of BLR MSB specify the number of FSA channels to be accessed. These bits will always be set as 0001 binary for the iSBX-251 board. Each page transferred will consist of <u>64</u> bytes of information if error correction is enabled or 68 bytes if error correction is disabled. The iSBX-251 board contains a maximum of 2048 pages of data.

1024

The BLR LSB, together with the 3 least significant bits of the BLR MSB, specifies the number of pages to be transferred during a single bubble data read or write command. Up to 2048 pages can be transferred at one time. All 11 bits equal to zero specifies a 2048 page transfer.

### 3.3.11 7220 BMC Address Register

The Address Register (AR) consists of two 8-bit registers, whose contents specify the 7110 MBM and the starting address location in the MBM to be used in a data read or write operation. Table 3-10 shows the bit configuration of these registers.

The low-order eleven bits designate the starting page address of the data transfer. The MSB bits 6-3 specify that one MBM is used on the iSBX-251. For the iSBX-251, the AR MSB bits 6-3 should be set equal to 0000.





AR MSB bit 7 is not used.

AR MSB bits 6-3 always set to 0000 to specify one MBM being used.

AR MSB bit 2-0 and AR LSB bit 7-0 specify the starting page address within the MBM.

#### 3.3.12 7220 BMC FIFO

The BMC FIFO Data Buffer is a 40-byte buffer through which data is transferred. The primary purpose of the FIFO is reconciliation of the timing requirements between the user interface to the BMC and the BMC interface to the FSAs. This allows the data transfer to proceed asynchronously and relaxes timing constraints, both to the FSAs and also to the user's equipment. When the BMC is busy (executing a command) the FIFO functions as a data buffer. When the BMC is not busy, the FIFO is available to the user as a general purpose FIFO.

The FIFO is dual port, allowing data to be written at one port while data is simultaneously read at the other port. A total of 40 bytes of data may be stored in the FIFO. During execution of a command involving data transfer (between the user and the FSAs) the data passes through the FIFO. The status of the FIFO is indicated by both the FIFO READY bit and the BUSY bit in the status register. When BUSY=1, FIFO READY=1 indicates that the FIFO has available space for data or has data ready to be read. When BUSY=0, FIFO READY=0 indicates the FIFO is empty.

The DRQ line, on the user interface, also indicates FIFO status. In DMA data transfer mode (DMA ENABLE=1 in the enable register), the DRQ line and the DACK/line together provide a standard DMA data transfer capability; the BMC can handshake with an 8257 or 8237 DMA controller.

The DRQ line indicates 'FIFO HALF FULL' or 'FIFO HALF EMPTY' in the polled and interrupt driven data transfer modes (DMA ENABLE=0 in the enable register). This provides an interrupt capability. During write operations, DRQ indicates when there is room in the FIFO for 20 more bytes of data. During read operations, DRQ indicates when there are 20 bytes of data in the FIFO for the user to read. It is recommended that the user transfer data in blocks of 20 bytes, so that the user's processor doesn't have to spend a large amount of time servicing this type of interrupt.

In general purpose FIFO mode (BMC not busy), FIFO READY=0 indicates that the FIFO and its input and output latches are empty. When the BMC is not busy, the FIFO is available to the user as a standard FIFO register file. This gives the user the capability to use the FIFO in general purpose programming or to preload the FIFO with data before issuing a Write command to the BMC. For example, the user may write up to 40 bytes of data into the FIFO and then issue a Write Bubble Data command.

Table 3-11 provides a summary of the status and control lines connected with the 7220 BMC FIFO in the non-DMA mode of operation.

The FIFO is addressed automatically after the last parametric register has been written, since the RAC is self-incrementing. Alternatively, the user can explicitly address the FIFO by writing address zero into the RAC. It is important, however, that the user never write any address (even the FIFO address itself) into the RAC when the FIFO already has some data in it. This rule prevents accidental loss of data.

| Indicator    | Meaning                                                                                                                      |  |  |
|--------------|------------------------------------------------------------------------------------------------------------------------------|--|--|
| DRQ=1        | There is room for 20 bytes of data on a write operation, or 20 bytes are available on a read operation.                      |  |  |
| FIFO READY=1 | There is room in the FIFO for at least one byte on a write operation, or at least one byte is available on a read operation. |  |  |
| BUSY=0       | An operation has completed or failed - check the 7220<br>BMC Status Register.                                                |  |  |

Table 3-11. Summary of 7220 FIFO Indicators (Non-DMA Operation)

After a Write Bubble Data command is issued, the BMC will not start the data transfer until the FIFO contains at least two bytes of data. During the execution of read or write commands, it is the user's responsibility to keep up with the data transfer process, so that the FIFO does not overflow or underflow. If the FIFO does overflow or underflow before the specified data transfer is complete, the TIMING ERROR (TE) bit will be set in the STR. To reset the TE status bit in the event of an error, either a software reset followed by a FIFO reset, or an ABORT command must be issued.

# 3.4 COMMAND DESCRIPTIONS

As mentioned earlier, the user operates the bubble memory system by reading from or writing to the user-accessible registers in the BMC. The user issues commands to the BMC by writing to the command register (CMDR). This is done by sending a command code (10 Hex to 1F Hex) to the Command/Status Port (address bit A0=1). Before issuing a command, the parametric registers must already contain any required operands or modifiers. After the registers have been loaded, the actual command is issued. While the BMC is executing the command, the user must not write to any BMC register except the FIFO. The user can read the STR at any time to determine whether or not the BMC is busy. Commands can be written to CMDR only when BUSY=0 is in the STR. When in the BMC accepts the command, BUSY is set to 1. An Abort command, however, is accepted by the BMC at any time. When a command has been completed (or terminated), BUSY is reset to 0. An interrupt is generated if the corresponding interrupt enable bits are set in the enable register (ER).

The 7220 command set will be described in the following sections. The description gives the command name, the actual bit code, the Hexadecimal code, and a description of the commands use.

### 3.4.1 Write Bootloop Register Masked

Code = 00010000 (10 Hex)

Proper operation of the FSAs during data transfer to or from the MBMs requires that the bootloop register contain (if error correction is used) exactly 270 logic 1s for each FSA bootloop register. The user may select any subset of 270 "good" loops from the total number of available loops (if error correction is not used, 270 replaced by 272). As an alternative, the Write Bootloop Register Masked command may be used. This command counts the number of logic 1s and masks out the remaining 1s after the proper count has been reached.

#### 3.4.2 Initialize

Code = 00010001 (11 Hex)

The BMC executes the Initialize command by first interrogating the bubble memory system to determine how many FSAs are present, then reading and decoding the bootstrap loop from each MBM and storing the results in the corresponding FSAs bootstrap loop register. The BLR MSB must be set to 0001 binary before issuing the Initialize command. This allows the BMC to read both bootloops of the bubble and logically OR them to create a bootloop redundancy factor (a common map of both bootloops). When the sequence is completed, the BMC leaves each bubble module at a known address location and sets its own internal "next available page address" register location to zero. The following parametric registers must be preloaded as shown.

Address Register MSB (bits 6-3) = 0000 binary

Block Length Register MSB = 000 10000 binary

As described in Section 3.5.5, an Initialize must be performed after an Abort when the power is turned on. An Initialize command should also be issued when the mode of error correction is changed (ICD or RCD).

#### 3.4.3 Read Bubble Data

Code = 00010010 (12 Hex)

The Read Bubble Data command causes data to be read from the MBM into the BMC FIFO. As data is read into the FIFO, the host system will be reading it from the other end. All the parametric registers must be properly set up before issuing the command. The host system must be capable of keeping up with the data transfer rate so FIFO overflow will not occur. The following parameter registers must be preloaded as shown:

Block Length Register MSB (bits 7-4) = 0001 binary

Block Length Register MSB (bits 3-0) and LSB (bits 7-0) = number of pages to be transferred

Address Register MSB (bits 6-3) = 0000 binary

Address Register MSB (bits 2-0) and LSB (bits 7-0) = desired starting page address 3-22

# 3.4.4 Write Bubble Data Code = 00010011 (13 Hex)

The Write Bubble Data command causes data to be read from the BMC FIFO and written into the MBM. The host system writes data to one end of the FIFO and the bubble system takes it from the other end. All parametric registers must be properly set before issuing the command. The following parameter registers must be preloaded as shown:

Block Length Register MSB (bits 7-4) = 0001 binary

Block Length Register MSB (bits 3-0) and LSB (bits 7-0) = number of pages to be written

Address Register MSB (bits 6-3) = 0000 binary

Address Register MSB (bits 2-0) and LSB (bits 7-0) = desired starting page address

It is recommended that the user fill the FIFO with the first 40 bytes of data before the write command is issued.

### 3.4.5 Read Seek

Code = 00010100 (14 Hex)

The Read Seek command rotates the MBM to a designated address location with respect to the MBM's output track. No data transfer occurs. The MBM is rotated until the next data location available to be read is the specified page address (in the AR) plus one. The Read Seek command may be used to reduce latency (access time) in cases where information is available for the user to predict the location of an impending read reference to the MBM. After the Read Seek command is executed, the parametric registers must be written before any subsequent data transfer commands take place. The Address Register must be preloaded as shown:

Address Register MSB (bits 6-3) = 0000 binary

Address Register MSB (bits 2-0) and LSB (bits 7-0) = desired next page address minus one

# 3.4.6 Read Bootloop Register

Code = 00010101 (15 Hex)

The Read Bootloop Register command causes the BMC to read the bootloop register of the selected FSA channel, decode, and store this information in the BMC FIFO. Twenty bytes are transferred for each FSA channel selected. The BLR MSB bits 7-4 specify the desired FSA channel. The user sets these bits to 0000 binary to read FSA channel A and 0001 binary to read both channels of the 7242 FSA. Channel B can not be read by itself. The Address Register must be preloaded as shown:

Block Length Register MSB (bits 7-4) = desired FSA channel

### 3.4.7 Write Bootloop Register

Code = 00010110 (16 Hex)

The Write Bootloop Register command causes the BMC to write the contents of the BMC FIFO into the bootloop register of the selected FSA channel. Twenty bytes are needed for each FSA channel selected. The BLR MSB bits 7-4 specify the desired

FSA channel. The user sets these bits to 0000 binary to read FSA channel A and 0001 binary to write both channels of the 7242 FSA. Channel B can not be written by itself. The Address Register must be preloaded as shown:

Block Length Register MSB (bits 7-4) = desired FSA channel

# 3.4.8 Write Bootloop

Code = 00010111 (17 Hex)

The Write Bootloop command causes the existing contents of the MBM bootloop to be replaced by new bootloop data based on 40 bytes of information stored in the FIFO. The data to be transferred must have been previously set up by the Write Bootloop Register command. As a precaution, this command also requires an enable bit be set in the Enable Register before execution is permitted.

# 3.4.9 Read FSA Status

Code = 00011000 (18 Hex)

The Read FSA Status command causes the BMC to read both FSA 8-bit status registers and to store this information in the BMC FIFO. The status bytes are stored in the first two bytes of the BMC FIFO. The command reads channel A status register first, followed by channel B. The Read Status command is independent of all parametric registers.

#### 3.4.10 Abort

Code = 00011001 (19 Hex)

The Abort command causes the termination of the command currently being executed by the BMC. The 7110 MBM is stopped in a controlled manner, where no bubble data is lost. The Abort command is accepted by the BMC (and is typically issued) when the BMC is busy. An Abort results in a status of 40H (OP COMPLETE).

#### 3.4.11 Write Seek

Code = 00011010 (1A Hex)

The Write Seek command rotates the MBM to a designated address location with respect to the MBM's input track. No data transfer occurs. The MBM is rotated until the next data location available to be written is the specified page address (in the AR) plus one. The Write Seek command may be used to reduce latency (access time) in cases where information is available for the user to predict the location of an impending write reference to the MBM. After the Write Seek command is executed, the parametric registers must be rewritten before any data transfer commands may be executed. The Address Register must be preloaded as shown:

Address Register MSB (bits 63) = 0000 binary

Address Register MSB (bits 2-0) and LSB (bits 7-0) = desired next page address minus one

### 3.4.12 Read Bootloop

Code = 00011011 (1B Hex)

The Read Bootloop command causes the BMC to read the bootloop of the MBM and store the decoded bootloop information in the BMC FIFO. The Read Bootloop command must be immediately preceded by a Reset FIFO command. The BLR MSB bits must be preloaded as shown below to indicate the number of FSA's:

Block Length Register MSB (bits 7-4) = 0001 binary

# 3.4.13 Read Corrected Data

Code = 00011100 (1C Hex)



The Read Corrected Data command causes the BMC to read into the BMC FIFO a 256-bit block of data from the FIFO of each selected FSA channel after an error has been detected. The data cycles through the error correction network of the FSA. After the data has been read, the FSA reports to the BMC whether or not the error was correctable. The Read Corrected Data command is used only if ENABLE ICD or ENABLE RCD is set in the enable register (ER). The Block Length Register must be preset as shown:

Block Length Register MSB (bits 7-4) = desired FSA

### 3.4.14 FIFO Reset

Code = 00011101 (1D Hex)

The FIFO Reset command clears the BMC FIFO and its input and output latches.

### 3.4.15 MBM Purge

Code = 00011110 (1E Hex)

The MBM Purge command clears all BMC registers, counters, and the BMCs internal "next available page address" register location. The block length register, BLR MSB bits 7-4, the FSA present counter, and the four high-level bits of the address register are not cleared.

### 3.4.16 Software Reset

Code = 00011111 (1F Hex)

The Software Reset command clears all BMC registers, except those containing initialization parameters. It causes the BMC to send the Software Reset command to the FSA. No re-initialization is needed after this command. Additional commands can be executed immediately after the Software Reset command.

# 3.4.17 Clear Interrupt and Point RAC to FIFO

Code = 00100000 (20 Hex)

This command clears the INT pin on the 7220 and sets the Register Address Counter (RAC) to point to the FIFO. An interrupt must be cleared before any other new command is issued.

This command does not clear the DRQ pin.

# 3.5 SOFTWARE PROTOCOLS

This section contains recommendations that may be used when writing iSBX 251 software.

# 3.5.1 Mode Selection (DMA/Polled or DRQ/Polled)

The iSBX-251 board has jumpers that are configured to allow it to operate in DMA and polled mode, or in interrupt (DRQ) mode and polled mode. The selection between DMA and polled mode, or between interrupt and polled mode, is made by user software.

As referred to in Section 3.3.7, DMA is selected by setting bit 2 of the 7220 enable register to a '1'. User software must also load DMA parameters, such as terminal count and address, in the host DMA controller. (Figure 3-3 is a suggested outline of this process.)

Due to timing constraints, it is recommended that the Extended Write bit be set in the host DMA controller. The Extended Write bit is bit 5 of the Command Register in the Intel 8237 DMA controller, and it is bit 5 of the Mode Set Register in the Intel 8257 DMA controller.

# 3.5.2 Issuing Commands to the 7220 BMC

When issuing commands to the 7220 Controller, make sure that the BUSY bit in the 7220 Status Register is zero, indicating that the previous command has finished. The parametric registers can then be loaded and the appropriate command code can be written to the command register. ABORT is the only command that can be issued while the BUSY bit in the Status Register is equal to one.

It is also recommended that an Abort command be sent to the 7220 controller on power-up, before the Initialize command is issued.

# 3.5.3 DRQ Interrupt or Polled Mode

It is recommended that the user keep a byte count during Interrupt or Polled Mode data transfers, and not count on BUSY=0 or OP COMPLETE in the 7220 Status Register to indicate that the transfer is complete. This also makes it possible to use BUSY=0 as an error indication if it occurs prematurely.

### 3.5.4 General Interrupt Procedure

Follow this general procedure when the 7220 BMC INT pin becomes active:

- 1. Wait for the Busy bit in the 7220 Status Register to go low.
- Check the 7220 Status Register to see what caused the interrupt. Depending on what you have set in the 7220 Enable Register, the interrupt could mean OP COMPLETE, OP FAIL, or a data error.

- 3. If you received an OP COMPLETE from a read operation, it will be necessary to drain the FIFO. OP COMPLETE actually means that the operation between the 7220 controller and rest of the bubble system has finished. The BUSY bit in the 7220 Status Register won't go away until the operation between the 7220 Controller and the host system has completed.
- 4. In any case, wait for the BUSY bit in the 7220 Status Register to go off. Even though the 7220 has issued the interrupt, it still may have some internal cleanup tasks to perform.
- 5. Service the interrupt (save status, log errors, etc.)
- 6. Clear the 7220 interrupt (the INT pin) by writing a 20 (Hex) to the 7220 Command register. This will also clear the 7220 Status Register.
- 7. Return from your interrupt routine.

#### 3.5.5 Command Implementation Flow Charts

Figure 3-1 is a general flow diagram designed to cover the most commonly used modes of operation. This, along with Figures 3-2 through 3-7, can be used as a guide when writing software to drive the iSBX-251.



251-013A

•



-



\*As an example, a base address of 0E8 is assumed. The port addresses would then be 0E8 and 0E9 for an 8-bit host, and 0E8 and 0EA for a 16-bit host.





,

,

-

251-015A

\*Assuming base address of 0F0, 8-bit host

Figure 3-3. Loading Host DMA Parameters



\*Assuming base address of 0E8, 8-bit host.

# Figure 3-4. Loading 7220 Controller Parameters

.



Figure 3-5. DMA Service

.



Figure 3-6. Polled Mode Service (Write)

ł



251-019A

.

\*Assuming base address of OE3, 8-bit host.

Figure 3-7. DRQ Interrupt Service (Write)

- <sup>- -</sup>

#### CHAPTER 4

### PRINCIPLES OF OPERATION

# 4.1 INTRODUCTION

This chapter provides a functional description and circuit analysis of the iSBX-251 Bubble Memory Multimodule I/O board. The functional description includes details on the iSBX-251 board interface to the host iSBC board. A description of data handling on the iSBX-251 board and the method of transferring this data to the host memory location is included. Figure 4-1 shows a block diagram of the iSBX-251 board.

### 4.2 INTERFACE SIGNAL DESCRIPTION

The following paragraphs describe the function and use of the signals that communicate data and commands between the host iSBC board and the iSBX-251 board.

# 4.2.1 iSBX Bus Interface

The iSBX bus interface is grouped into six functional classes:

- 1. Control Lines
- 2. Address and Chip Select Lines
- 3. Data Lines
- 4. Interrupt Lines
- 5. Option Lines
- 6. Power Lines



Figure 4-1. Block Diagram of iSBX-251 Board

. . · ·

### 1. Control Lines

The Control Lines provide a communication path between the iSBC host board and the iSBX-251. This communication link is broken down into four unique functions. These functions, Command Lines, DMA Control, Initialize, and System Control, are listed and described in the following text.

### 2. Command Lines

The Command Lines (IORD/, IOWRT/) are active low signals that provide the communications link between the base board and the iSBX-251 board. An active command line, conditioned by Chip Select (MCSO/), indicates to the iSBX-251 board that the address lines are valid and the board should perform the specified operations.

# 3. DMA Lines

The DMA lines (MDRQT, MDACK/) are the communication link between the DMA controller device on the host board and the iSBX-251 board. MDRQT is an active high output signal from the iSBX-251 board to the DMA device on the host iSBC board, requesting a DMA cycle. MDACK/ is an active low input signal to the iSBX-251 board from the DMA device on the host board, acknowledging that the requested DMA cycle has been granted. One byte of data is transferred between the iSBX-251 board and the host board for each DMA cycle.

### 4. Initialize Line

The Initialize Line (RESET) sent to the iSBX-251 board is generated by the base board to put the iSBX-251 board in a known state.

#### 5. System Control Line

The System Control Line (MPST/) is an output signal from the iSBX-251 board to the base board. The signal, identified as Multimodule Board Present, is an active low signal and indicates to the base board I/O decode logic that an iSBX-251 board is installed. The MPST/ signal is physically grounded on the iSBX-251 board.

### 6. Address And Chip Select Lines

The iSBX connector provides three address lines (MA0, MA1, MA2). However, the iSBX-251 board uses only MA0. The same is true for the Chip Select Lines, two are provided (MCS0/, MCS1/), but only MCS0/ is used by the iSBX-251 board.

The base board decodes I/O addresses and generates the chip selects for the multimodule boards. The base board decodes all but the lower order three address bits in generating all multimodule board chip selects. Thus, a base board would normally reserve two blocks of 8 I/O ports for each iSBX socket provided.

# 7. Address Line

The single address line to the iSBX-251 board, MAO, is used in conjunction with the Chip Select Line to establish the I/O ports being addressed. When data is to be written into or read out of any of the primary registers (CMDR, RAC, or STR) MAO is set high. When any of the secondary registers (those accessed via the RAC address) are being used, MAO is set low.

### 8. Chip Select Line

A single chip select line to the iSBX-251 board, MCSO/, is used in conjunction with the address line to establish the I/O port being addressed. This line being active (low) conditions the I/O command signals and thus enables communication with the iSBX-251 board.

### 9. Data Lines

Eight bidirectional data lines (MD0-MD7) are used to transmit or receive information to or from the iSBX ports. A data line is active or set when high. MD0 is the least significant bit.

### 10. Interrupt Lines

The Interrupt Lines (MINTR0, MINTR1) are active high output lines used to make interrupt requests to the host iSBC board. The iSBX-251 board requires only one interrupt line, MINTR0. MINTR0 is used in DRQ Interrupt mode.

# 11. Option Lines

There are two option lines (OPT0, OPT1) provided OPT0 is connected to the D8 pin on the 7220 controller and thus provides an optional parity line. OPT1 is connected to the iSBX-251's on-board oscillator to provide the 8MHz clock signal for testing purposes.

# 12. Power Lines

The iSBX connector provides for the base board to send +5 and  $\pm 12$  Volts; however, the iSBX-251 board requires only +5 and  $\pm 12$  Volts.

# 4.3 MULTIMODULE I/O COMMAND OPERATIONS

The command lines from the base board are driven by tri-state drivers with pull-up resistors or standard TTL totem pole drivers. These lines indicate to the iSBX-251 board what action is being requested. The following sections will give the timing diagram for iSBX-251 board commands and Figure 4-2 and Table 4-1 give iSBX bus timing. Refer to the Intel iSBX BUS SPECIFICATION, manual order number 142686-001, for further information.

| Symbol              | Parameter                                     | Min (ns)     | Max (ns)     |  |
|---------------------|-----------------------------------------------|--------------|--------------|--|
| tl                  | Address stable before read                    | 50           | -            |  |
| t <sub>2</sub>      | Address stable after read                     | 30           | -            |  |
| t3                  | Read pulse width                              | 300          | -            |  |
| t42                 | Data valid from read                          | 0            | 250          |  |
| t 5 <sup>2</sup>    | Data float after read                         | 10           | 1 <i>5</i> 0 |  |
| t <sub>6</sub>      | Time between RD and/or WRT                    | 1 <i>5</i> 0 | -            |  |
| t7                  | CS stable before CMD                          | 25           | -            |  |
| tg                  | CS stable after CMD                           | 30           | -            |  |
| tg                  | Power up reset pulse width                    | 50 msec      |              |  |
| t <sub>10</sub>     | Address stable before WRT                     | 50           | -            |  |
| t <sub>11</sub>     | Address stable after WRT                      | 30           | -            |  |
| t12 <sup>2</sup>    | Write pulse width                             | 300          | -            |  |
| t13 <sup>2</sup>    | Data valid to write                           | 2 <i>5</i> 0 | -            |  |
| t <sub>14</sub>     | Data valid after write                        | 30           | -            |  |
| t15 <sup>3</sup>    | MCLK cycle                                    |              |              |  |
| t16 <sup>3</sup>    | MCLK width                                    |              |              |  |
| t <sub>17</sub> 1,3 | MWAIT/ pulse width                            |              |              |  |
| t <sub>18</sub>     | Reset pulse width                             | 10 msec      | · _          |  |
| t19 <sup>3</sup>    | MCS/ to MWAIT/ valid                          |              |              |  |
| <sup>t</sup> 20     | DACK set up to I/O CMD                        | 100          | -            |  |
| t21                 | DACK hold                                     | 30           | -            |  |
| <sup>t</sup> 22     | CMD to DMA RQT removed to<br>end of DMA cycle | -            | 200          |  |
| t23 <sup>3</sup>    | TDMA pulse width                              |              |              |  |
| t <sub>24</sub> 1,3 | MWAIT/ to valid read data                     |              |              |  |
| t <sub>25</sub> 1,3 | MWAIT/ to WRT CMD                             |              |              |  |

# Table 4-1. iSBX Multimodule Board I/O AC Specifications

# NOTES:

- 1. Required only if wait is activated.
- 2. If MWAIT/ not activated.
- 3. Not used on iSBX-251



251-030A

# iSBX Multimodule Board Write Timing



251-030B

iSBX Multimodule Board Read Timing









iSBX Multimodule Board DMA Timing

Figure 4-2. iSBX Bus Timing (Continued)

# 4.3.1 I/O Read

The I/O Read command timing is shown in Figure 4-3 and Table 4-2. The base board generates a valid I/O address and chip select for the iSBX-251 board. In the performance of an I/O read operation, the host iSBC board can address either the Status Register or indirectly, the Utility Register, Address Register LSB, Address Register MSB, or FIFO Data Buffer. To address the Status Register, the host iSBC board sets MA0 high; to address the remaining registers (assuming the RAC was previously set up), MA0 is set low. The iSBX-251 board must put valid data on the data bus (MD0-MD7) within 250 ns. The host iSBC board reads the data and removes the read command, address, and chip select.

| Symbol            | Parameter               | Min.                                          | Max.         | Unit |
|-------------------|-------------------------|-----------------------------------------------|--------------|------|
| tAC               | Select Setup to RD L    | 0                                             |              | ns   |
|                   | Select Hold from RD L   | 0                                             |              | ns   |
| <sup>t</sup> CA   |                         | 200                                           |              | ns   |
| <sup>t</sup> RR   | RD L Pulse Width        | 200                                           | 1.50         |      |
| <sup>t</sup> AD   | Data Delay from Address |                                               | 150          | ns   |
| <sup>t</sup> RD   | Data Delay from RD L    |                                               | 1 <i>5</i> 0 | ns   |
| <sup>‡</sup> DF   | Output Float Delay      | 10                                            | 100          | ns   |
| <sup>t</sup> DC   | DACK Setup to RD L      | 0                                             |              | ns   |
| <sup>t</sup> CD   | DACK Hold from RD L     | 0                                             |              | ns   |
| <sup>t</sup> KD   | Data Delay from DACK L  |                                               | 1 <i>5</i> 0 | ns   |
| <sup>t</sup> CYCR | "Read" Cycle Time       | (DMA Mode)<br><sup>4t</sup> p <sup>-t</sup> 0 |              | ns   |

# Table 4-2: I/O Read Timing



= 251-009



# 4.3.2 I/O Write

The I/O Write command timing is shown in Figure 4-4 and Table 4-3. The host iSBC board generates a valid I/O address and chip select for the iSBX-251 board. In the performance of an I/O write operation, the iSBC board can address the Command Register, Register Address Counter, or any of the secondary registers (assuming the RAC would have been previously set up). To address the Command Register or the Register Address, MA0 must be set high. To address any of the secondary registers, MA0 must be set low. After the set up timings are met, the base board activates the IOWRT/ line. The IOWRT/ line remains active (low) for 300ns and the data is valid for 250ns before IOWRT/ is removed. The host iSBC board then removes the data address and chip select signals.

| Symbol            | Parameter                                          | Min.         | Max. | Unit |
|-------------------|----------------------------------------------------|--------------|------|------|
| <sup>t</sup> AC   | Select Setup to WR L                               | 0            |      | ns   |
| <sup>t</sup> CA   | Select Hold from WR L                              | 0            |      | ns   |
| tww               | WR L Pulse Width                                   | 200          |      | ns   |
| ⁺DW               | Data Setup to WR L                                 | 200          |      | ns   |
| twd               | Data Hold from WR L                                | 0            |      | ns   |
| <sup>t</sup> DC   | DACK L Setup to WR L                               | 0            |      | ns   |
| <sup>t</sup> CD   | DACK L Hold from WR L                              | 0            |      | ns   |
| tCYCW             | "Write Cycle Time                                  | 4tp-t0       |      |      |
| τCQ               | Request Hold from RD L or WR L<br>(Non-Burst Mode) | -<br>        | 150  | ns   |
| <sup>†</sup> DEAD | Inactive Time between RD L and WR L                | 1 <i>5</i> 0 |      | ns   |

| Table | 4-3. | I/O | Write | Timing |
|-------|------|-----|-------|--------|
|-------|------|-----|-------|--------|



= 251-010

Figure 4-4. I/O Write Timing

#### 4.3.3 Direct Memory Access (DMA)

The iSBX-251 board can be wired to operate in DMA or non-DMA mode. When the base board is equipped with a DMA controller, the iSBX bus will support DMA operation, permitting the host board processor to perform other tasks while data is being transferred. The following timing example shows the interface lines in their operational sequence. The DMA cycle is illustrated in Figure 4-5.



Figure 4-5. DMA Read Timing

A DMA cycle is initiated when the iSBX-251 board activates MDREQ to the DMA controller on the base board. Once the DMA controller gains control of the iSBX bus, it acknowledges back to the iSBX-251 board with MDACK/. The DMA controller then activates an I/O Read, and iSBX-251 board puts valid data on the data bus (MD0-MD7) within 250ns from the leading edge of IORD/. The DMA controller then activates MEM WRITE/ to load the Read data into the host iSBC board memory. The MDACK/ signal acts as a chip select and address to the Multimodule board (the MCS and MA0-MA1 signals are undetermined as they are driven by the memory address). The iSBX-251 board removes the MDRQT during the cycle to stop the DMA cycle. Once the read operation is complete, the DMA controller deactivates the read command providing a data hold time. If the DMA request signal was removed, the DMA controller will release the iSBX bus to the host processor and remove MDACK/. If the request is not removed, the DMA controller will proceed to another DMA cycle.

### 4.4 BOARD CIRCUIT DESCRIPTION

The iSBX-251 Bubble Memory Controller board provides complete interfacing between the 7110 Magnetic Bubble Memory chip and the iSBC host board. The following paragraphs present a functional description of the circuits resident on the iSBX-251 board. Block diagrams of the chips are given only when they help clarify operation of the iSBX-251 board. The internal operation of the chips is very complex and is not covered here. The chip data sheets provide a detailed description of how each chip operates.

### 4.4.1 Clock Circuit

The clock circuit consists of U2 and Y1. The 8 MHz signal from Y1 is divided by U2 to produce the 4MHz clock signal, which is routed to the 7220 BMC and the 7242 FSA. This circuit sets up the main timing for the iSBX-251 board.

### 4.4.2 7220 BMC Chip

The internal block diagram of the 7220 Bubble Memory Controller chip (U2) is shown in Figure 4-6. The 7220 provides all the control and timing functions needed to operate the Intel 7110 MBM and its immediate support circuitry. The 7220 provides a MULTIBUS compatible user interface and also provides suitable interfaces to the remaining support circuits that are described later.

### 1. Serial Data Bus

The iSBX-251 board contains a serial data bus that connects the 7220 BMC and the 7242 FSA. The 7220 uses this bus to communicate with the 7242. The 7242 is controlled by 16 commands that are discussed later in this chapter. The bus consists of the following signal lines:

U1-22 DI0 U1-23 SYNC/ U1-24 SHIFT CLK/ U1-29 C/D/



Figure 4-6. 7220 BMC Block Diagram

<u>,</u>

#### 2. Control Lines

The 7220 provides 10 signal lines for enabling various MBM control functions. These signal lines are logically grouped below:

- X+/, X-/, Y+/, Y-/ These lines are used to create coil driver current via the 7250 Coil Pre-Driver. These signals are present on pins U1-39,38,37,36 respectively.
- SWAP EN/, REP EN/,These lines enable Bubble control via the 7230BOOT SW EN/,Current Pulse Generator. These signals are pre-<br/>sent on pin U1-31,33,30,32 respectively.
- TM A/, TM B/ These lines are timing signals used to determine CUT and TRANSFER pulse widths respectively within the 7230 Current Pulse Generator. These signals are present on pins U1-35 and 34 respectively.

# 4.4.3 7230 Current Pulse Generator

The 7230 CPG (U4) converts digital timing pulses to analog current pulses to drive the MBM. It controls the writing of data onto the MBM and the selection of the loop within the MBM into which data is written. For a more detailed discussion of the 7230, refer to the 7230 data sheet.

### 4.4.4 7242 Dual Formatter/Sense Amplifier

The 7242 FSA (U8) is the internal controller of the iSBX-251 board. It is controlled by the 7220 and contains its own command set for communicating with the BMC. The 7242 provides for automatically handling the bubble memories redundant loops so the loops appear transparent to the user and also provides for automatic burst error detection and correction. The 7242 provides the following functions:

Serial Communincations - This block handles all transfers on the serial bus and is shared by both channels of the FSA.

- The 7242 contains a set of 16 commands to Command Decoder control its internal logic and the 7230. The Command Decoder interprets the commands and sets the appropriate command and enable lines. It maintains the FSA status and generates various reset lines. - This is the main data link between the Serial Internal Data Bus communications block and all other data sources in each half of the FSA. - These blocks insure that data transfers within I/O Latches, Flags, and Bus Control the FSA occur at the appropriate times and under controlled conditions. - The FIFO is used to store data passing to and FIFO from the MBM module. It is logically 272 bits long in the "no error correction" mode and 270 bits in the "error correction" mode. A maximum block length of 320 bits (40 bytes) may be used. - This register is 160 bits long. It contains Bootstrap Loop Register information detailing the location of bad loops in the MBM module. This data enables bubble I/O to ensure that data is not loaded into or written from the FIFO into bad loops. A logic zero is written into bad loops. Bubble I/O and Enables - These blocks are user in controlling the 7230, 7250, and the MBM. For further information on the operation of these blocks, see the 7242 data

sheet.
Error Correction Logic - When enabled, this block can correct any single burst error less than or equal to 5 bits anywhere in the 270-bit data steam, including the 14-bit error correction code. The FSA must be operated in a buffered mode (for example, an entire block is read prior to passing any data to the Controller) before error correction can be used.

### 4.4.5 7250 Coil Pre-Driver and 7254 Quad VMOS Drive Transistors

These packages (U4, U5, and U6 respectively) contain all the logic necessary to completely drive the coils within the MBM module. The appropriate data sheets should be consulted for a complete description of each package.

## 4.4.6 7110 Magnetic Bubble Memory Module

The 7110 MBM (U7) provides 1,048,576 bits of non-volatile solid-state data storage. It is organized as 2048 512-bit pages and is controlled by the circuits described above. Since the MBM is completely transparent to the user, its operation is not covered here. The user is referred to the 7110 MBM data sheet and support literature for a complete description of the chip.

## SECTION 5

#### MAINTENANCE

## 5.1 INTRODUCTION

This section describes required test equipment and provides preventive maintenance procedures, troubleshooting procedures, a procedure for checking the power supplies, and service repair assistance information.

# 5.2 REQUIRED TEST EQUIPMENT

- 1. Digital multimeter: 0 to +15VDC <u>+0.001%</u>, 0 to 10K Ohm <u>+</u>3%.
- 2. Oscilloscope: 0 to 15MHz.

# 5.3 PREVENTIVE MAINTENANCE

The following is a list of the preventive maintenance activities that should be routinely performed to ensure satisfactory operation of the iSBX-251.

| Table 5-1 | . Preventive | Maintenance | Schedule |
|-----------|--------------|-------------|----------|
|-----------|--------------|-------------|----------|

| CHECK                           | FREQUENCY                | ACTION                                                                                              |
|---------------------------------|--------------------------|-----------------------------------------------------------------------------------------------------|
| System power supply<br>voltages | Every 90 days            | Adjust the system power supply<br>voltages to comply with the val-<br>ues specified in Section 2.5. |
| Air filters for system cooling  | Every two to four weeks. | Clean as necessary.                                                                                 |

## 5.4 TROUBLESHOOTING PROCEDURES

If a problem arises, the following general procedure should be performed:

- 1. Check the power supplies and make sure they comply with the specifications given in Section 2.5.
- 2. Make sure the board is properly seated in the chassis.
- 3. Look for obvious causes of failure, such as faulty connectors, loose wires, and so forth.
- Check the inputs to the board. The I/O connections are listed in Table 2-1. (Check that waveforms and timing are correct).

# 5.5 CHECKING THE POWER SUPPLY

To check the power supply:

1. Verify that the following pins have voltages as shown (all voltages should be referenced to the P1-3 ground):

P1-4 +5VDC <u>+</u>5% P1-1 +12VDC <u>+</u>5%

2. Verify that the output ripple is less than or equal to the value shown below:

50mV peak-to-peak (DC to 500KHz).

3. If the supply voltages and/or the output ripple are out of tolerance, correct the condition.

# SECTION 6

# ENGINEERING DRAWINGS

# 6.1 INTRODUCTION

This section contains the schematic, an assembly drawing, and a parts list for the iSBX-251 Multimodule card.

•

| Drawing Number | Description                                        |
|----------------|----------------------------------------------------|
| 162795         | Schematic Diagram for iSBX-251                     |
| 162793         | Assembly Drawing and Parts<br>List for iSBX-251    |
| 112975         | Subassembly Drawing and Parts<br>List for iSBX-251 |



,

. **. .** .





.

•





THIS DRAWING CONTAINS INFORMA-TION WHICH IS THE PROPRIETARY PROPERTY OF INTEL CORPORATION THIS DRAWING IS RECEIVED IN CON-FIDENCE AND ITS CONTENTS MAY NOT BE DISCLOSED WITHOUT THE PRIOR WRITTEN CONSENT OF INTEL CORPORATION.

| 1 |     | RE              | VISION | S        |           |          |             |         |
|---|-----|-----------------|--------|----------|-----------|----------|-------------|---------|
|   | REV | DESCRIPTION     | DFT    | DATE     | СНК       | DATE     | APVD        | DATE    |
|   | С   | PER PRF 9-13    | J.C.   | 9/23/81  | مير       | 1/2+/81  | 2p          | 9/2/2   |
|   | C   | E.CO 13089      | DE.    | 12/21/81 | <u>56</u> | 10/20/11 | <u>S(i)</u> | 12/21/1 |
|   | Ъ   | PER ECO # 13200 | 29     | 2/2/82   | NES       | 7.2.44   | 1165        | 2-2-51  |
| 1 | E   | PER ECO# 13389  | 27.    | 5/4/81   | NES       | 5/6/82   | NES         | \$1614. |
|   | F   | PERECO 13397    | Dr.    | \$4/82   | NPS       | 5/6/4.   | NES         | 516/82  |
|   | F   | ECO 13408       | DZ     | 8/10/80  | DE        | 8/12/80  | DE          | Viele   |
|   | G   | ECO 12-13906    | Ve     | 1/12/22  | 19. H.    | upstos   | 3.6         | n/sk.   |
|   | H   | ECO 12-13949    | 10     | 1/11/82  | B.C.      | chis/s   | R           | chisk.  |

NOTES: UNLESS OTHERWISE SPECIFIED

τ.

I. THIS DOCUMENT AND ASSY DRAWING ARE TRACKING DOCUMENTS.

|                                                                |           | 6            | ماننا ہے۔ ان |            |         | a and a substantiant of the substant of the sub |                                                | -00       |     |    | STREET, STREET |  |  |  |  |
|----------------------------------------------------------------|-----------|--------------|--------------|------------|---------|-----------------------------------------------------------------------------------------------------------------|------------------------------------------------|-----------|-----|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| UNLESS OTHERWISE<br>SPECIFIED:<br>DIMENSIONS ARE IN<br>INCHES. | SIGNATURE | DATE<br>7/21 | <b>ir</b>    | nte        | ļ       | 11 april - 12 a d'Aler de La Marche                                                                             | 3065 BOWERS AVE.<br>SANTA CLARA<br>CALIF 95051 |           |     |    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| BREAK ALL SHARP<br>EDGES.<br>DO NOT SCALE<br>DRAWING           |           | 9/81<br>7/8  | TITLI        | P          |         | ED WA                                                                                                           |                                                |           | SSY |    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| TOLEMANCES:<br>ANGLES ±                                        | APVD      | 1/.9/        | size<br>A    | DCLC<br>12 | CL CODE | RLSE LVL                                                                                                        | DOCUT                                          | MENT NUME | 279 | 3  | irev<br>H                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| XX ±<br>XXX ±                                                  | APVD      |              | SCA          | LE /       | VONE    | نتش ورز اند و این                                                                                               |                                                | SHEET     | 1   | OF | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
|                                                                | <b>A</b>  |              |              | ,          |         |                                                                                                                 |                                                |           |     | 10 | 91 109507                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |

| ГЕМ |                                      |                             | REFERENCE         | 6   | UANTI      | ry per i | DASH NUMBER      | UNIT<br>OF |
|-----|--------------------------------------|-----------------------------|-------------------|-----|------------|----------|------------------|------------|
| 10. | PART NUMBER                          | DESCRIPTION                 | DESIGNATION       | 004 | 005        | 006      |                  | MEAS.      |
| 1   | 112975-005                           | PWSA iSBX 251               |                   | 1   | 1          | 1        |                  | EA         |
| 2   | 162795                               | SCHEMATIC ISBX 251          |                   | REF | REF        | REF      |                  |            |
| 3   |                                      |                             |                   |     |            | 1        |                  |            |
| 7   | 101167-002                           | I.C. TIID MBM, CENTER BIN   | U7                | 1   |            |          |                  | EA         |
| 5   | 101167-003                           | I.C. 7110 MBM, SUPP., 59006 | U7                |     |            | 1        |                  | EA         |
| 6   | 101167 - 004                         | I.C. THO MBM, ENHANC., SOOT | U7                |     | 1          |          |                  | EA         |
| 7   |                                      |                             |                   |     |            |          |                  |            |
| B   |                                      |                             |                   |     |            |          |                  |            |
| 9   |                                      |                             |                   |     |            |          |                  |            |
| 0   | 102480-001                           | CONN, HSG, RCPT, 2 PIN      | W2, W3, W4, W5    | 2   | 4          | 4        |                  | EA         |
|     |                                      |                             |                   |     |            |          |                  |            |
|     |                                      |                             |                   |     |            |          |                  |            |
|     |                                      |                             |                   |     |            |          |                  |            |
|     |                                      |                             |                   |     |            |          |                  |            |
|     |                                      |                             |                   |     |            |          |                  |            |
|     |                                      |                             |                   |     |            |          |                  |            |
|     |                                      |                             |                   |     |            |          |                  |            |
|     |                                      |                             |                   |     |            |          |                  |            |
| ۰.  |                                      |                             |                   |     |            |          |                  |            |
|     |                                      |                             |                   |     |            |          |                  |            |
| n   | 3065 BOWE<br>SANTA CLA<br>CALLE 9505 |                             | SIZE DOCU<br>A PL |     | NUM<br>6 2 |          | SHE<br>NO<br>3 2 | ).         |

| THIS DRAWING CONTAINS INFORMA                                                                  |             |       | The second se |
|------------------------------------------------------------------------------------------------|-------------|-------|-----------------------------------------------------------------------------------------------------------------|
| TION WHICH IS THE PROPRIETARY                                                                  |             |       |                                                                                                                 |
| PROPERTY OF INTEL CORPORATION DFT DATE CHK THIS DRAWING IS RECEIVED IN CON                     |             | APVD  | DATE                                                                                                            |
| FIDENCE AND ITS CONTENTS MAY<br>NOT BE DISCLOSED WITHOUT THE<br>PRIOR WRITTEN CONSENT OF INTEL |             |       | 2-2.84                                                                                                          |
| CORPORATION.<br>D PER. ECO # 13389 287 574 NFS                                                 | 5 5/6/42    | NES   | 5/6/62                                                                                                          |
| E PERECO # 13397 2A. 54 NES                                                                    | 5 5/6/42    | WES   | 5/6/8-                                                                                                          |
| E ECO13608 DE Shape DE                                                                         | 2 8/12/8    | 262   | h: h.                                                                                                           |
| F ECO 12-13907 Ve 1/15/3 3.1.                                                                  | r 11/19/42  | 5.1.  | ulinka.                                                                                                         |
| G ECO 12-13949 Jc 1/15/41 131                                                                  | 1. 11/19/82 | 73 9  | plase                                                                                                           |
|                                                                                                |             |       |                                                                                                                 |
| NOTES: UNLESS OTHERWISE SPECIFIED                                                              |             |       |                                                                                                                 |
| I. THIS PARTS LIST & SUB-ASSY DRAWING                                                          |             |       |                                                                                                                 |
| ARE TRACKING DOCUMENTS.                                                                        |             |       |                                                                                                                 |
|                                                                                                | <i>2</i>    |       |                                                                                                                 |
|                                                                                                |             |       |                                                                                                                 |
|                                                                                                |             |       |                                                                                                                 |
|                                                                                                |             |       |                                                                                                                 |
|                                                                                                |             |       |                                                                                                                 |
|                                                                                                |             |       |                                                                                                                 |
|                                                                                                |             |       |                                                                                                                 |
|                                                                                                |             |       |                                                                                                                 |
|                                                                                                |             | -00   | 25                                                                                                              |
| UNLESS OTHERWISE SIGNATURE DATE SIGNATURE                                                      | 3065 BO     |       | والمراجع والمتحدين ويومر ومواجه ومتريه                                                                          |
| SPECIFIED:                                                                                     | SANTA C     | CLARA |                                                                                                                 |
| INCHES. Screwforenda 2/2/82                                                                    | CALIF 95    | 0001  |                                                                                                                 |
| EDGES. M. A. stteland Holes PUSA                                                               | DOV         | 4 A   | Y 251                                                                                                           |
| DRAWING. APVD/19. Hallet 2/2/6- DDDDDCC WILTON                                                 |             |       | - and the second se  |
| 162793 15BX-251 ANGLES ± A 12 0501 L PL                                                        | 11297       | 75    | rev<br>G                                                                                                        |
|                                                                                                | SHEET       |       | = 4                                                                                                             |

.

1091 109507

| ITEM |                                      |            |                |       | REFERENCE   |       |       |                        | QUANTITY PER DASH NUMBER |  |   |                   |      |  |
|------|--------------------------------------|------------|----------------|-------|-------------|-------|-------|------------------------|--------------------------|--|---|-------------------|------|--|
| NÔ.  | PART NUMBER                          |            | DESCRIPTION    | 7     |             |       |       | 005                    |                          |  |   | OF<br>MEAS        |      |  |
| 1    | 162794-006                           | PB, BUBE   | BLE MEM-ISB    | x 251 |             |       |       | 1                      |                          |  |   |                   | EA   |  |
| 2    | 162795                               | SCHEMA     | TIC, BUBBLE    | MEM   |             |       |       | REF                    |                          |  |   |                   |      |  |
| 3    |                                      |            |                |       |             |       |       |                        |                          |  |   |                   |      |  |
| 4    |                                      |            |                |       |             |       |       |                        |                          |  |   |                   |      |  |
| 5    | ·                                    |            |                |       |             |       |       |                        |                          |  |   |                   |      |  |
| 6    | 101762-049                           |            |                |       |             | 5,722 | , 624 | 12                     |                          |  |   |                   | EA   |  |
| 7    | 101762-055                           |            |                |       |             |       |       | (                      |                          |  |   |                   | 1    |  |
| B    | 101762-037                           | CAP, CER,  | .01 µt + 80 %  | 50V   | c5,C29,0    | 06:3  |       | 3                      |                          |  |   |                   |      |  |
| 9    | 101762 - 061                         | CAP, CER   | , 1.0µt -20%   | , 50V | C21         |       |       | 1                      |                          |  |   |                   |      |  |
| 10   |                                      |            | , 2.2 mf ±10%, |       |             |       |       | 1                      |                          |  |   |                   |      |  |
| 11   | 101776-039                           | CAP, TANT  | ,15 mf ±20%,   | 201   | C15, C16.   | CIB   |       | 3                      |                          |  |   |                   |      |  |
| 12   | 101776-045                           | CAP, TANT, | 47 wf ±20% , 7 | 201   | c2, c4, c13 | C23,  | C26   | 5                      |                          |  |   |                   |      |  |
| 13   | 101753-035                           | EAP, MICA  | ,120PF 15%     | 1007  | cz7, cze    | )     |       | 2                      |                          |  |   |                   |      |  |
|      |                                      |            | T, 120 MF 220% |       |             |       |       | 1                      |                          |  |   |                   |      |  |
| 15   | 101771-036                           | CAP, TANT  | , 120 JIF ± 20 | % 10V | C19         |       |       | 1                      |                          |  |   |                   |      |  |
| 16   | 103109 - 001                         | CONN ,     | 18/36 PIN      |       | PI          |       |       | 1                      |                          |  |   |                   |      |  |
| 17   | 101582-001                           | CRYSTA     | L, OSC, BMH    | 12    | ΥI          |       |       |                        |                          |  |   |                   |      |  |
| 18   | 101350-001                           | DIODE      | SW INL         | 148   | CRICI       | RZ    |       | 2                      |                          |  |   |                   |      |  |
| 19   |                                      |            |                |       |             |       |       |                        |                          |  |   |                   |      |  |
| 20   | 101808-003                           | INDUCTO    | DR J.ZZMH      |       | LI-L3       |       |       | 3                      |                          |  |   |                   | EA   |  |
| in   | 3065 BOWE<br>SANTA CLA<br>CALIF 9505 | RA         | PARTS LIST     |       |             | size  | 1     | <sup>aent</sup><br>112 |                          |  | S | SHEET<br>NO.<br>2 | REV. |  |

|             |                                      | · · · · · · · · · · · · · · · · · · · |              |                                                         |          | TITY PER DASI |              | UNI         | 7 |
|-------------|--------------------------------------|---------------------------------------|--------------|---------------------------------------------------------|----------|---------------|--------------|-------------|---|
| ITEM<br>NO. | PART NUMBER                          | DESCRIPTION                           | REFERENC     |                                                         | 005      |               |              | - OF<br>MEA | - |
| 21          |                                      |                                       |              | <u></u>                                                 |          |               |              | ΕA          | 7 |
| 22          | 102 831-004                          | IC , 7230 RED DOT                     | · UЗ         |                                                         | 1        |               |              |             |   |
| 23          | 102832-001                           | IC 7242                               | ЦВ           |                                                         | 1        |               |              |             |   |
| 24          | 101168-001                           | rc 7250                               | ы U4         |                                                         | 1        |               |              |             |   |
| 25          | 100699 - 031                         | 1C 74LS                               | 38 49        |                                                         |          |               |              |             |   |
| 26          | 101338-001                           | IC 7254                               | U5,U6        |                                                         | 2        |               |              |             |   |
| 27          | 100713-031                           | IC 7415                               | 14 112       |                                                         | (        |               |              |             |   |
| 28          | 100857-001                           | IC 7546                               | 3 1110       |                                                         | 1        |               |              |             |   |
| 29          | 106899-004                           | IC 7220-1                             | <u>Ų</u> I   |                                                         |          |               |              |             |   |
| 30          | 101655-001                           | RES, CARB, ION 15%, 1                 | 4W R15       |                                                         | 1        |               |              |             |   |
| 31          | 101654-026                           | RES CARB 4.7M ±5%,                    | BW R9, RIO   | 141-141 (44 \$14-141 \$1-19) 147-14 # 147-14            | 2        |               |              |             |   |
| 32          | 101656-036                           | RES, CARB, 5.1215%,                   | KW RII, RIZ  |                                                         | 2        |               |              |             |   |
| 33          | 101656-021                           | RES, CARB, 470. 15%,                  | 4W R13       |                                                         |          |               |              |             |   |
|             |                                      | RES, CARB, IK ±5%,                    | 4W R4, R3, F | 32                                                      | 3        |               |              | _           |   |
| 35          | 101656-031                           | RES, CARB, 5.1K 15% , )               | 4WRI         |                                                         | 1        |               |              |             |   |
| 36          | 101656-039                           | RES, CARB, 5.6K + 5%, 1/4             | W R5.        |                                                         | <u> </u> |               |              |             |   |
| 37          | 101655-004                           | RES, CARB, 10K 15%, 1/4               | W RG         |                                                         | <u> </u> |               |              |             |   |
| 38          | 101656-007                           | RES, CARB, 3.9K, 15%, 1/              | W R14        |                                                         | 1        |               |              |             | [ |
| 39          | 101655-091                           | RES, CARB, 33K 15%, 1                 | 4WR7         | nien eus eus en en en eine die die state en die en eine |          |               |              |             |   |
|             |                                      | RES, CARB, 3.48K ±1%,                 | 4W RB        |                                                         |          |               |              | E!          |   |
| lin         | 3065 BOWE<br>SANTA CLA<br>CALIF 9505 |                                       |              |                                                         | UMENT NU |               | SHEET<br>NO. |             |   |
|             | CALIF 9505                           | 1                                     |              | A PL                                                    | . 112°   | 112           | 3            | 1091 10     |   |

1091 109510

•

| ΤΕΜ |                                   |          |                      | REFERENC   | E    |        | QUANT                                         | TY PER | DASH NUM | BER   | UNIT<br>OF |
|-----|-----------------------------------|----------|----------------------|------------|------|--------|-----------------------------------------------|--------|----------|-------|------------|
| NO. | PART NUMBER                       |          | DESCRIPTION          | DESIGNATIO |      | 00     | 5                                             |        |          |       | MEAS.      |
| 41  |                                   |          |                      |            |      |        |                                               |        |          |       |            |
|     | 101729-034                        | R.PACK   | 3 RIN, 5.6 K         | RPZ        |      | \      | <u> </u>                                      | _      |          |       |            |
| 42  |                                   |          |                      | RPI        |      | 1      |                                               |        |          |       | ΕA         |
| 44  |                                   |          |                      |            |      |        |                                               |        |          |       |            |
| 45  | 101569-002                        | SOCKET   | , BLIBBLE, 20 PIN    | хи7        |      |        |                                               |        |          |       | EA         |
| 46  | 101552-040                        | SOCKET   | - 40 PIN             | ХПІ        |      | 1      |                                               |        |          |       | EA         |
| 47  |                                   |          |                      |            |      |        |                                               | _      |          |       |            |
| 48  | 102743-001                        | TERM, PO | DST .025 SQx. 443    |            |      |        | 6                                             | _      |          |       | EA         |
| 49  | 103919-001                        | TRAN     | VN0106N3             | QI         |      |        | <u>                                      </u> |        |          |       | EA         |
| 50  |                                   |          |                      |            |      |        |                                               |        |          |       |            |
| 51  | 103431-002                        | WASHE    | R, FLAT, NYLON, "2   |            |      |        | -                                             |        |          |       | EA         |
| 52  |                                   |          | ER, PUSH-ON, MINIATU |            |      |        |                                               |        |          |       | EA         |
|     |                                   |          |                      |            |      |        |                                               |        |          |       |            |
|     |                                   |          |                      |            |      |        |                                               |        |          |       |            |
|     |                                   |          |                      |            |      |        |                                               |        |          |       |            |
|     | -                                 |          |                      |            |      |        |                                               | _      |          |       |            |
|     |                                   |          |                      |            |      |        |                                               |        |          |       |            |
|     |                                   |          |                      |            |      |        |                                               |        |          |       |            |
| ٩.  |                                   |          |                      |            |      |        |                                               |        | <b> </b> |       |            |
|     |                                   |          |                      | <u> </u>   | SIZE | DOCUME |                                               |        |          | SHEET | REV.       |
| in  | 3065 BOW<br>SANTA CL<br>CALIF 950 | ARA      | PARTS LIST           |            |      |        | 112                                           |        | 5        | NO.   | G          |

W

#### APPENDIX A

## FILING A FREIGHT CLAIM

The following procedures are required to obtain a quick and precise settlement of a freight claim with any carrier.

- 1. Notify Intel Corporation, Memory Systems Operation, Marketing, of the damage in order to begin claim procedures with Intel's insurance company.
- 2. List any discrepancies on both consignee's and carrier's copy of the freight bill (such as missing packages, damages to the container, or anything seeming out of the ordinary). Many freight claims are denied because the freight bill is signed off as being clear of any damages. Initial the carrier's copy and have the carrier initial the consignee's copy.
- 3. If any damage is found:
  - a. Save the container.
  - b. Hold the damaged articles until an inspection has been made by an authorized agent.
  - c. Do not move or transport articles from the immediate area.
  - d. Notify the carrier of damage and request an inspection.
  - e. Photograph the damage, if possible.
  - f. Obtain copies of:
    - 1) Freight Bill
    - 2) Invoice
    - 3) Packing List
- 4. Inspection will usually be made within several days. The inspector will usually be from an agency which specifically handles inspections for the carrier. The inspector will try to ascertain two points: a) a description and the degree of damage; and b) who was responsible for damage, that is, whether it is shipper's or carrier's negligence. It will also be necessary to have someone present at the time of inspection who is aware of the damages. After the inspection is made, a copy of the report will be given to the consignee. The claim can then be filed with the insurance company.
- 5. Claim forms can be obtained from the inspector or from the carrier. Upon completion of the claim form, submit the following documents to the carrier for disposition:
  - a. Copy of the claim form
  - b. Copy of the inspection report

- c. Copy of the original invoice
- d. Copy of the packing slip
- e. Copy of the freight bill
- f. Copy of the repair cost estimate
- g. Any other information which might be helpful, such as photographs.

#### NOTE

It is the responsibility of the party which had legal ownership of the freight during transportation to file the claim.

#### APPENDIX B

# RETURNED MATERIAL AUTHORIZATION (RMA) PROCEDURE

#### B.1 GENERAL INSTRUCTIONS

If failure occurs in any printed circuit module (in warranty, or out of warranty), that module can be returned to Intel for repair.

#### CAUTION

Repair of in-warranty modules by the customer may void the warranty.

## B.2 RETURNED MATERIAL AUTHORIZATION PROCEDURE

Intel offers several repair and replacement plans. To determine which is best suited for your needs call the Intel Hot Line 800-528-0595, 7:00 a.m. to 5:00 p.m. Mountain Standard Time.

A brief description of each plan is provided in paragraphs B.3, B.4, B.5 and B.6.

#### B.3 ON-SITE SERVICE

Certain of Intel's Memory Products are designated for on-site maintenance support. Two types of on-site services are available. The preferred type of service is the purchase of an annual maintenance contract for which you will be billed monthly. You are assured of a reasonable field engineer response time, local stock of spares, and unlimited service calls.

The second type of on-site support is per-call. The field engineer will respond on a best efforts basis and local stocking of spares is not assured.

#### B.4 BRR (BEFORE RETURN REPLACEMENT)

A replacement part usually ships within 24 hours of a customer's call. This plan provides the quickest response. This plan is for products not supported by the on-site service defined above.

## B.5 DRA (DIRECT RETURN AUTHORIZATION)

A defective board is sent to Intel for repair. Turnaround is targeted for 30 days. This plan is used for economical repair or when return of same part (serial number) is required.

#### B.6 RRA (RETURN REPLACEMENT AUTHORIZATION)

Replacement part shipped within 24 hours of receipt of defective part. This plan offers advantages of both quick turnaround and reduced cost of repair. Original part, however, is not returned.