# Harry Maintenance Library $\mathbf{5725}/\mathbf{5726}$ Communication Controller and Expansion Communication Controller and Expansion Maintenance Information Manual (MIM) Part 1 Volume 2 Eight Edition (June 1986) This major revision obsoletes SY33-2018-6 and Technical Newsletter SN33-7126. Changes or additions to the text and illustrations are indicated by a vertical line to the left of the change. This edition reflects the 3725 Release 4 enhancements. Changes are made periodically to the information herein. Any such changes will be reported in subsequent revisions or Technical Newsletters. The drawings and specifications contained herein shall not be reproduced in whole or in part without written permission. IBM has prepared this maintenance manual for the use of IBM customer engineers in the installation, maintenance, or repair of the specific machines indicated. IBM makes no representations that it is suitable for any other purpose. Reference in this publication to IBM products, programs, or services do not imply that IBM intends to make these available in all countries in which IBM operates. Any reference to an IBM program product in this publication is not intended to state or imply that only IBM's program product may be used. Any functionally equivalent program may be used instead. Publications are not stocked at the addresses given below. Requests for IBM publications should be made to your IBM representative or to the IBM branch office serving your locality. A form for readers' comments is provided at the back of this publication. If the form has been removed, comments may be addressed to either of the following: International Business Machines Corporation Department 6R1LG 180 Kost Road Mechanicsburg PA 17055 or IBM France Centre d'Etudes et Recherches Department 0762 06610 La Gaude France IBM may use or distribute any of the information you supply in any way it believes appropriate without incurring any obligation to you. | C Copyright International Business Machines Corporation 1982, 1986 ### Preface This publication is intended for the customer engineer who maintains the IBM 3725 Models 1 and 2 Communication Controller and the IBM 3726 Communication Controller Expansion. For the 3725 Model 1 and 3726, this manual should be used in conjunction with the 3725/3726 Maintenance Information Manual (MIM) Part 2 for locating and replacing failing field replaceable units within the communication controller and expansion. For the 3725 Model 2, this manual should be used in conjunction with the 3725 Model 2 Maintenance Information Manual (MIM) Part 2. ### <u>Organization</u> The manual is divided into two volumes: - Volume 1 contains introductory and how to fix information. - Volume 2 contains detailed descriptions of 3725/3726 functional units as well as extended troubleshooting procedures for each unit. Troubleshooting notes are added, where appropriate. These enable you to continue troubleshooting when card and FRU replacements have not removed the trouble, and to determine if a board, cable, or top connector is the failing part. ### Prerequisite Publications The reader should have an understanding of telecommunications and modems. The following manuals provide a training on the 3725/3726: - <u>3725 Model 1 Communication Controller, Introduction,</u> GA33-0010 - 3725 Model 2 Communication Controller, Introduction, GA33-0021 ### Corequisite Publications The following manuals provide the procedures for operating the communication controller: - 3725/3726 Communication Controller and Expansion, Diagnostic Descriptions, SY33-2027 - 3725 Communication Controller, Operator's Guide, GA33-0044 - 3725 Communication Controller, Problem Determination and Extended Services, GA33-0014 ### Contents CHAPTER 10. CENTRAL CONTROL UNIT SECTION 1. UNIT DESCRIPTION Branch (RT) Instructions . . . . . . . . . . . . 10-190 CCU in 3725 Data Flow . . . . . . . . . . . . . . . 10-010 MIOC Control Logic . . . . . . . . . . . . . . . . . 10-090 Branch on bit (BB) MIOC Data Flow Cycle Sequence Table 10-020 Direct Operations Branch (B) Error Checking Circuits Indirect Operations Branch on C Latch (BCL) LSSD Operations Branch on Z Latch (BZL) CCU Circuit Description (Part 1 of 2) . . . . . 10-030 IOC Control Logic Cycle Sequence Table Arithmetic and Logic Unit (ALU) Branch on Count (BCT) Function Registers Instruction Formats . . . . . . . . . . . . . 10-100 Cycle Sequence Table Instruction Address Register (IAR \*) IOC Registers (A and D) Instruction Decoding . . . . . . . . . . . . . . . . 10-110 Exit Instruction Lagging Address Register (LAR \*) Cycle Sequence Table Maintenance Data Operand Register (MDOR) Register and Immediate Address Operation Operation Register (OP Reg \*) (RA) Instructions . . . . . . . . . . . . . . . 10-120 Pre-Fetch Address Register (PFAR) BALR Instruction Register External (RE) Instructions Pre-Fetch Operation Register (POPR) LA Instruction (Part 1 of 2) ..... 10-210 CCU Read-Only Storage (ROS) IOHI Instruction Input Instruction Storage Address Register (SAR) Cycle Sequence Tables Invalid Input Instructions Work Registers (WKR \*) Data Flow for IOHI Instruction Cycle Sequence Tables Write Storage Data Register (WSDR) Operation Data Flow for Input RE Instruction Z Register Operation Register Immediate (RI) Instructions . . . . . 10-130 CCU Circuit Description (Part 2 of 2) . . . . . 10-031 Data Flow for RI Instruction Register External (RE) Instructions ROS Operation Operation CCU/ROS Operation Register to Register (RR) Instructions . . . . 10-140 Invalid Output Instructions CCU Characteristics and Packaging . . . . . . 10-040 RR Instructions on Character Cycle Sequence Tables RR Instructions on Halfword and Word Connectors Data Flow for Output RE Instruction Data Flow for RR Instruction Timing Operation Interrupts Operation CCU Board Packaging External Register Functions . . . . . . . . . . . 10-220 Exceptions to RR Instructions . . . . . . . . . 10-150 Cycle Steals Input Registers Instruction Set Branch and Link Register Output Registers CCU Main Storage Cycle Sequence Table Logic Partitioning Adapter Input/Output (IOH) Input X'7x' - Register Bits (Part 1 of 2) . . . 10-230 Cycle Sequence Table Main Storage Description . . . . . . . . . . . . 10-050 Data Flow for IOH Instruction Input X'7x' - Register Bits (Part 2 of 2) . . . 10-231 Data Flow Operation IOC Internal Status Table Storage Buses and Packaging RS Instructions on Character . . . . . . . . 10-160 Storage Addressing Output X'7x' - Register Bits . . . . . . . . . . . 10-240 ECC Mechanism Storage Operations Cycle Sequence Table Storage Protect/Address Exception (SP/AE) . . . 10-250 Data Flow for RS Instruction on Character Storage Word Main Storage Protection States Operation SP/AE Key Types Storage Operation Timing . . . . . . . . . . . . 10-060 SP/AE Storage Read RS Instructions on Halfword and Word SP/AE Instructions Write Error Handling Output X'74' (ECC Control) Input X'70' (Read Storage Size) Data Flow for RS Instruction Refresh Operation 100-ms Interval Timer High/Low Resolution Timer Storage Data Flow and Partitioning . . . . . . 10-070 RS Instructions on Halfword and Word Timer Operation 10-171 Storage Configurations Cycle Counter Operation CCU Program Level Priorities and Interrupts SECTION 2. TROUBLESHOOTING GUIDELINES Register and Storage with Addition Interrupt Mechanism (RSA) Instructions . . . . . . . . . . . . . . . 10-180 DC Voltages and Tolerances at Board Pin Level . 10-600 Multiple Interrupt Requests on Same Level ICT and STCT Setting/Resetting Interrupt Requests Cycle Sequence Tables CCU and Storage Troubleshooting Techniques Data Flow for RSA Instruction CCU Program Level Priorities and Interrupts Operation (Part 2 of 2) . . . . . . . . . . . . . . . 10-081 CCU and Storage Troubleshooting Techniques Interrupt Request Sources ### Contents | CCU Isolation and Clocking Checks (A) (B) (C) . CCU Isolation: Disconnect IOC Bus (A) CCU Isolation: Disconnect Storage (B) Disconnecting the CCU Memory Cards CCU/Storage Clocking Checks (C) | 10-800 | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------| | CCU Storage Refresh Timing Checks (D) | 10-810 | | nput X'70' Scoping Checks (E) | 10-820 | | Storage Control Out Tag: Output X'74' (F) ECC Modes Diagnostic Facilities Wrap-Up Force Hard Errors Force Hardware Checkers Force ECC-Only | 10-825 | | CCU-to-Storage Bus Scoping (G) (Part 1 of 4) . Running the Routine | 10-230 | | CCU-to-Storage Bus Scoping (G) (Part 2 of 4) . Signal Characteristics for the Different Modes R030401, R030402, and R030403 R030404 R030405 R030406 | 10-831 | | CCU-to-Storage Bus Scoping (G) (Part 3 of 4) .<br>Read Storage Timing on Board 01A-A1 | 10-832 | | CCU-to-Storage Bus Scoping (G) (Part 4 of 4) .<br>Read/Modify/Write Storage Timing on<br>Board 01A-A1 | 10-833 | | Storage Signal Routing (H) (Part 1 of 2) | 10-840 | | Storage Signal Routing (H) (Part 2 of 2) Pin/Net List | 10-84 | | Unexpected CCU Interrupt Processing (I) | 10-850 | ### CCU in 3725 Data Flow ### **CCU Data Flow** #### The CCU: - Executes the machine instruction set to perform arithmetic or logical operations, exchange data between main storage and the work registers, and also between the local store and the work registers. - Communicates with adapters through the IOC logic in PIO or AIO mode: PIO mode: The exchange operation is initiated by IOH/IOHI instructions in the CCU, or MIOH/MIOHI in the MOSS. AIO mode: The operation uses cycle steals for data exchange. Communicates with the MOSS through the MOSS logic. The operations performed can be direct, indirect, or use the CCU level scan sensitive design (LSSD) that enables MOSS to read or write any CCU discrete latch. ### ERROR CHECKING CIRCUITS An error in the 3725 sets one or more of the following conditions (identified with a hexagon on the data flow): POPR parity check MDOR parity error MIOC parity error Storage double-bit error Storage control error Storage address/data parity error Local store parity error Control error D1 reg parity error 10 A/B bus parity error ALU compare error 13 Z reg parity error SAR parity error ROS parity error 15 D2 reg parity error IOC1 timeout 1001 bus in parity error MOSS IOC OP error Address exception error MOSS OP check IOC1 invalid CSCW IOC1 storage protect IOC1 address exception Level 1 error re-entry Error Condition ### CCU Circuit Description (Part 1 of 2) In the following description, '\*' indicates the registers that can be displayed on the 3727 console. #### ARITHMETIC AND LOGIC UNIT (ALU) There are two identical ALUs, working in parallel. Their results are constantly compared; if a discrepancy occurs, an ALU compare check is set. The ALU operations performed are: - Pass A bus data - Pass B bus data - A AND B - A OR B - A XOR B - Zero - Shift right - Addition - Subtraction #### **FUNCTION REGISTERS** These registers are located on the MIOC card Four function registers are used by MOSS to force the CCU in diagnostic mode or control the BT/AC function. #### They are: - Mode control register A - Diagnostic mode control register - Address compare control register - BT level control register For register bit descriptions, see page 14-051. Seven function registers are used to request interrupts to the MOSS or the CCU, or to provide carry and zero indicator status. They are: MOSS to CCU status register CCU to MOSS status A - through F registers For register bit descriptions, see page 14-040. Four function registers are used by MOSS to control the LSSD circuits in the CCU. They are: - String select register - MOSS scan register - Step register - Clock step control register For register bit descriptions, see page 14-071. Three function registers are used by MOSS to control the indirect operations. They are: - CCU ROS address register - Maintenance data operand register - CCU local store address register For register operation, see page 14-060. #### INSTRUCTION ADDRESS REGISTER (IAR \*) The IAR is work register 0. It stores the next sequential instruction address. At each instruction decode time, the IAR contents are loaded into the LAR. ### IOC REGISTERS (A AND D) The A reg is loaded with the contents of the R1 field of the IOH/IOHI instructions. In AIO operation it contains the cycle steal address. The D reg is used to exchange data with the adapters. ### LAGGING ADDRESS REGISTER (LAR \*) The LAR is a 'came from' register. It is loaded from the IAR at the beginning of each instruction (see page 10-230 for details). #### MAINTENANCE DATA OPERAND REGISTER (MDOR) The MDOR is a byte register used to exchange data between the CCU and the Mnss #### OPERATION REGISTER (OP REG \*) The OP register holds the first 2 bytes of the instruction being executed. #### PRE-FETCH ADDRESS REGISTER (PFAR) The PFAR holds the storage address of the instructions to be loaded into the POP registers. It is updated from the SAR each time a branch is taken. #### PRE-FETCH OPERATION REGISTER (POPR) Instructions are pre-fetched to increase the CCU performance. Two to four instructions are loaded in sequence into POPRA through POPRD. The POPs are then transferred one by one to the operation register (OP reg) for decoding. If a branch is taken, the contents of the POPRs are emptied and POPR loading restarts from the new SAR address (branch address). ### CCU READ-ONLY STORAGE (ROS) The ROS consists of 512 words of 128 bits each. Decoding of the OP register causes the selection of a routine in the read only storage (ROS) to set hardware latches, to gate data information, and to select a data flow path for the execution of the instruction. #### STORAGE ADDRESS REGISTER (SAR) The SAR holds the current or last-used storage address. It is 3 bytes (X, 0, 1) long. ### WORK REGISTERS (WKR \*) The eight work registers are all 22 bit registers. They are used with any interrupt level. The WKR contents update automatically the eight general registers of the working interrupt level. Thus, a branch to a higher interrupt level can be taken with no need to save the contents of the work registers. ### WRITE STORAGE DATA REGISTER (WSDR) The WSDR contains 24 data bits and three parity bits. It receives operation results from the ALU. ### Z REGISTER The Z register is a 22-bit register used to generate and check the parity of the Z bus. ### CCU Circuit Description (Part 2 of 2) ROS OPERATION The ROS operation within a CCU operation proceeds as follows: Using its instruction set routines, the ROS performs the actual CCU instruction execution. Special routines control other operations such as interrupt handling and cycle stealing. Refer to the following figure for CCU/ROS operation. ### CCU/ROS OPERATION Chapter 10. Central Control Unit 10-031 ### **CCU Characteristics and Packaging** #### CONNECTORS | Connector | Cable | Sig | gna | 1 T | able | Numbers | |-----------|---------|-----|-----|-----|------|---------| | 01A-A2A3 | IOC | 1 | 2 | 3 | | | | 01A-A2B1 | Storage | 7 | 8 | 9 | 10 | 11 | | 01A-A2V2 | MIOC | 12 | 1 | 3 | | | For IOC and MIOC buses, see page 10-020. #### TIMING The CCU cycle is 200 ns. The storage cycle is 400 ns for read operations (800 ns if a refresh cycle occurs) and 600 ns for write operations (1000 ns if a refresh cycle occurs). The CCU is not synchronous with the storage, the adapters, or the MOSS. ### INTERRUPTS | Level | 1 | All errors | |-------|---|--------------------| | Level | 2 | Scanner control | | Level | 3 | CA control | | Level | 4 | NCP/EP supervisor | | Level | 5 | Message processing | #### CCU BOARD PACKAGING Cable wires are described under "Signal Tables" on page 4-080 onward. Numbers in the following table correspond to circled numbers in the signal tables. | Cable | Si | gna | 1 T | able | Numbers | |---------|----|-----|-----|------|---------| | 100 | 1 | 2 | 3 | | | | Storage | 7 | 8 | 9 | 10 | 11 | | MIOC | 12 | 1 | 3 | | | (See page 4-060 for card location.) ### CYCLE STEALS High-priority cycle steal is used for scanners. Low-priority cycle steal is used for CAs. ### INSTRUCTION SET The instruction set (listed on page 10-100) is the same as for the 3704/3705 except for two additional I/O instructions (IOH and IOHI). CCU MAIN STORAGE See details on page 10-050. #### LOGIC PARTITIONING Most of the cards perform complete CCU functions except for the DFL1, 2, and 3 cards, which share the CCU register bits. The CCU functions performed by each card are indicated in the following table: | Cards | Functions | |------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DFL1-1<br>DFL1-2<br>DFL1-3<br>(See Note) | IAR, WKRs 1 to 7, SAR, MDOR, IOC address register, IOC data register, IOC D register parity check, OP register, POP register, POP control WSDR, error circuits | | DFL4<br>(ALU) | ALU, ALU compare, IAR<br>increment, SAR increment<br>PFAR, LAR, Z register | | DFL5<br>(IOC) | IOC registers, tag handling pointer address generation IOC error functions, MIOH flag | | CTL1 | Priority mechanism, MOSS OP control, IOC control, IPF control, CCU user indicator, Input instruction decode, Z bus and A/B bus source control, OP register latches, ROS address generation, ROS POP parity, B bus parity, Control of STG, WSDR, SAR, IAR, control STG to bus | | CTL2 | Local store, LS control, LS test, LS parity, SP/AE, SP/AE user keys, SP/AE RAM, output instruction decode, C/Z mechanism errors (for example, overflow, doublebit). | | MIOC | Registers, direct read/write operations, LSSD mechanism, Selection, Read operation, LSAR, ROSAR, MIOC register, MIOC error detection, interrupt mechanism | | BTAC | BTAC mechanism, high resolution timer, remote power off | | CCLK<br>(Clock) | CCU clocks:<br>A, B for LSSD shifts,<br>B, C operations<br>Storage clock | | BSMI | Buffers and drivers to MMB,<br>CCU logic/storage logic<br>converters | | | | Note: DFL1-1, DFL1-2, and DFL1-3 have the same part number. | DFL1-1 | DFL1-2 | DFL1-3 | | | | | | |---------------|---------------|--------------|--|--|--|--|--| | (01A-A2M2) | (01A-A2L2) | (01A-A2K2) | | | | | | | Bits 5, 7, P | Bits 3, 4, 6 | Bits 0, 1, 2 | | | | | | | bytes X, 0, 1 | bytes X, 0, 1 | bytes X, 0,1 | | | | | | ### Main Storage Description DATA FLOW Although the storage is packaged on the MMB, it is logically part of the CCU data flow. The storage is divided into three parts: 1. Memory (MEM) Cards: Each card stores 64K words (256K bytes). On some early machines, depending on the EC level, MEM cards 1 through 8 may store 32K words (128K bytes) only. If this is the case, do not mix the 128K byte cards and 256K byte cards in the first eight MEM positions. Each word consists of 32 data bits and eight ECC bits. The maximum storage capacity requires 12 MEM cards for the 3725 Model 1, and four MEM cards for the 3725 Model 2. Error Checking and Correction (ECC) Card: The ECC card detects and corrects all single-bit errors, and some double-bit errors. 3. Storage Control (SCTL) Card: The SCTL card controls storage operations. STORAGE BUSES AND PACKAGING STORAGE ADDRESSING The SAR is used to address the storage. It is 25 bits wide (22 address bits, three parity bits). A storage position is always four bytes long. The storage is structured on a word basis. X.2 3 -4 -- X.3 to X.6 are used to -- select MEM cards (4 bits) -5 -0.0 -- 0.0 to 0.6 are used to -- select storage positions -- on MEM card to be -- refreshed -5 -6 -7 1.0 -- X.7 and 1.0 to 1.5 are -- used to select storage -- positions on the MEM -- card for data read and -- write -6 -- 1.6 and 1.7 select byte(s) -- in a storage word, as follows: | | 0 | 7 0 | | 7 0 | | 7 0 | | 7 | |----------|-----|-----|----|-----|----|-----|----|---| | Byte | Y | i | X | i | 0 | i | 1 | | | 1.6, 1.7 | 0.0 | | 01 | | 10 | | 11 | | ECC MECHANISM The ECC card generates eight check bits, which are appended to the 32 data bits of a word to be written in storage. During read operations, the ECC card detects and corrects all single-bit errors and some double-bit errors. Note: Cable wires are described on page 4-080 onward. Circled numbers relate cables to signal tables. STORAGE OPERATIONS ### Storage Word The storage operations are read, write, ECC control, refresh, and read storage size. <u>Read:</u> A 40-bit word is taken from a storage location. The ECC bits are checked and replaced with parity bits for CCU data flow operation. <u>Write:</u> A 40-bit word is stored in a storage location. A CCU instruction may need only one data byte changed out of the four data bytes of the storage word. For this reason, a write operation consists in: - 1. Reading the storage word - Modifying the number of data bytes required - 3. Writing back the new word The ECC bits are computed for the new word. <u>ECC Control:</u> (Output X'74') The SCTL can disable the ECC mechanism for initialization or diagnostic purposes: ECC Disable Control (X'74' bit 2) ECC Transparent Control (X'74' bit 3) ECC Write Control (X'74' bit 4) Activating the storage control output tag causes the SCTL to sample the three data bus bits as defined above. Refresh: Reading a storage location does not change the contents of that location. However, the storage consists of dynamic array chips on which the cells must be refreshed every 2 ms to keep the data valid. 256 storage cycles (128 on some early machines) are required to refresh all storage positions. The negative pulses of the refresh clock (from ACLK) start the refresh cycles on all MEM cards. Read Storage Size: (Input X'70') When this operation is requested by the CCU, the SCTL places on the data bus (byte 0) the storage size actually implemented, for as long as the input X'70' line is active. <u>Double-Bit Recovery Cycle:</u> When a double-bit error is detected by the ECC card, the contents of the ECC latches are frozen and, at completion of the current cycle, the storage enters a recovery cycle consisting of the following steps: - 1. Invert write - 2. Invert read - 3. Write back - 4. Read (after recovery) The double-bit error is corrected provided one bit error is hardware, the other one software. ### **Storage Operation Timing** Note: See page 10-800 onward for scoping routines, timing diagrams, and details of read, write, output X'74', input X'70', and refresh operations. READ In one MEM cycle or two CCU cycles: ### OBJECTIVE Get all necessary information from the CCU to address a 4-byte word. #### OPERATION Set 'storage go' and 'address' lines Fetch data. The data bus is disabled. The SCTL card reports to the CCU any address parity errors. The 40-bit word is available on the data bus for correction by the ECC card. #### OPERATION The ECC card samples the 40-bits on the data bus. The ECC card makes a potential single-bit error correction, or detects a double-bit error. Storage grant is sent to the CCU if no double-bit error is detected. 36 bits are placed on the data bus for reading by the CCU. The ECC card reports any double-bit error detection, and starts the double-bit recovery cycle, if such an error was detected. WRITE In one MEM cycle or three CCU cycles: #### OBJECTIVE Get all necessary information from the CCU to write 1 to 4 bytes into storage. #### OPERATION Set 'storage go', 'byte select', and 'address' lines. Gate the bytes to be stored (from BSMI card), and the ECC half byte (from ECC card). The SCTL card reports any address parity error. The ECC card reports any parity error detected on incoming data bytes. Writing is aborted. If no error, read data is fetched and the data bus is disabled. The 40-bit word fetched into MEM is placed on the data bus and sampled by the ECC card for correction. The ECC card makes a potential single-bit error correction, or detects a double-bit error. The byte(s) to be stored are placed by the BSMI card on the data bus. The other byte(s) are merged on the data bus by the ECC card. The ECC byte is reset. The ECC card generates the eight new ECC bits. Storage grant is sent to the CCU if no double-bit error was detected. Otherwise, a double-bit recovery cycle is started. The 40 new bits are placed on the data bus for writing into storage. OUTPUT X'74' (ECC CONTROL) In three CCU cycles: #### OBJECTIVE Control the ECC input lines to change the ECC mode. ### OPERATION The SCTL samples data bus byte X bits 2, 3, and 4, then conditions the ECC card, which stays in the same mode of operation until the next storage control output tag is executed. X.0 = Diagnostic only X.1 = Diagnostic only X.2 = ECC Disable X.3 = ECC Transparent X.4 = ECC Write Control (See Note) X.5 = Diagnostic only X.6 = Diagnostic only Note: Bit X.4, when on, allows the ECC mode to be changed via bits X.2 and X.3 (see page 10-825). INPUT X'70' (READ STORAGE SIZE) In one or more CCU cycles: #### OBJECTIVE Get from SCTL card the size of the main storage. #### OPERATION The SCTL, through the ECC card, places on data bus byte 0 (bits 3 to 7) the storage size implemented on the storage board. The SCTL also places information about the mixing, if any, of 128K and 256K MEM cards (bits 0 and 1). ### REFRESH In one MEM cycle or two CCU cycles: #### OBJECTIVE Keep the main storage data valid #### OPERATION The data bus and refresh address bits are disabled. The operation is controlled by the SCTL card, which generates the refresh address and appropriate timings. ### Storage Data Flow and Partitioning ### MMB (CCU) Card Functions | Card | Functions | |------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SCTL | Storage Internal timing - M clocks from CCLK Refresh timing from ACLK Data out gates to ECC, BSMI, storage Card inserted detection (input X'70') Address bit generation and checking Address/data parity checking (from CCU) Double-bit error reporting Recovery cycle when double-bit error | | ECC | Single-bit error correction<br>Double-bit error recovery | | MEM× | 32K words (128K bytes) of storage,<br>or 64K words (256K bytes) of<br>storage (see table at right) | ### STORAGE CONFIGURATIONS +5V CCU ➤ To CTL1, CTL2 H2 **BSMI** Card -1.5V -4.25V | Card<br>Location<br>on MMB | Field-Up<br>Machines | | Factory-Upgraded<br> Machines | | | | | |----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-----------------------|--|--|--| | (01A-A1) | | Storage<br> (K Bytes) | | Storage<br> (K Bytes) | | | | | B2<br>C2<br>D2<br>E2<br>F2<br>G2<br>H2<br>J2<br>K2<br>L2<br>M2 | MEM-1<br>MEM-2<br>MEM-3<br>MEM-4<br>MEM-5<br>MEM-6<br>MEM-7<br>MEM-8<br>MEM-9*<br>MEM-10*<br>MEM-11*<br>MEM-12* | 512<br>768<br>1024<br>(Note 4)<br>1280<br>1536<br>1792<br>2048<br>(Note 5) | MEM-1*<br>MEM-2*<br>MEM-3*<br>MEM-4*<br>MEM-5*<br>MEM-6*<br>MEM-7*<br>MEM-9*<br>MEM-10*<br>MEM-11*<br>MEM-12* | 2816 | | | | <u>Legend:</u> \* : 256K MEM cards 8, and 9 through 12. <u>Do not mix</u> the two different types of cards. The storage size is obtained by combining the presence and type of all the MEM cards. This is carried out by Input X'70' (see page - 3. The circled numbers relate to the cables described in the signal tables on page 4-080 onwards. - Some early machines which do not have applied EC A04406 are limited to 1024K bytes of storage (eight 128K MEM cards in positions 1 through 8). Before incrementing storage above 1024K bytes on these machines, EC A04406 (SCTL and ECC cards upgrading) must be applied. Before incrementing storage above 2048K bytes, EC A20965 and 342074 must be installed. ### Program Level Priorities and Interrupts (Part 1 of 2) The 3725 control program is interrupt driven. It runs on five levels. Level 1 has the highest program priority, while level 5 has the lowest priority and forms the background level. #### INTERRUPT MECHANISM The interrupt mechanism (hardware) determines which level can be entered. The following conditions must occur for level 'n' to be entered: - Program level 'n' must not be already active. - The current instruction execution must be completed. - No interrupt request of higher priority must be present. - Program level 'n' must not be masked off. - Cycle steal requests must not be present. Just before a program level execution reaches its last instruction (Exit instruction): The interrupt that has just been serviced is reset. Then, after the Exit instruction: The preceding interrupted program level resumes where it was stopped. The following example illustrates the interrupt mechanism. MULTIPLE INTERRUPT REQUESTS ON SAME LEVEL Once entered, the program level must determine the cause of the interrupt. The priority between simultaneous requests for the same interrupt level is resolved by the program level just entered. <u>Input X'77':</u> Obtains the level 2 and 3 interrupt requests that were set by the scanners or channel adapters. <u>Input X'7F':</u> Obtains the level 2, 3, and 4 interrupt requests that were raised by the CCU, the MOSS, the program, or the operator. <u>Input X'7E':</u> Obtains the level 1 interrupt requests that were set by the CCU. <u>Input X'76':</u> Obtains the level 1 interrupt requests that were set by errors in the adapters. <u>Input X'7D':</u> Obtains the CCU hardware errors that caused the level 1 interrupt request. #### SETTING/RESETTING INTERRUPT REQUESTS Instructions X'7B' (set PCI level 2), X'7C' (set PCI level 3), and X'7D' (set PCI level 4) set the PCI interrupt requests. The output X'76' resets the IOC level 1 requests. Certain bits in output X'77' (miscellaneous control) reset the PCI requests and other CCU interrupt requests such as the interval timer level 3 request and the SVC level 4 request. If any bit is on in registers X'77', X'7E', or X'7F', a request for a particular program level is active; it must be reset or masked before the program can execute in a lower level. 3725/3726 Maintenance Information Manual 10-080 ### CCU Program Level Priorities and Interrupts (Part 2 of 2) ### Notes: - The interrupt level 1, 2, 3, and 4 starting addresses are set during IPL via output instructions X'40' through X'43'. - Hard errors stop the CCU unless it is in bypass mode. - 3. SVC is supervisor call. ### **MIOC Control Logic** The CCU and the MOSS communicate via the MIOC control logic. This interface card enables the MOSS to: - Read or write any register or storage location in the CCU - Set or reset all discrete CCU latches and read out their status - Interrupt the CCU Also, the MIOC allows the CCU to interrupt the MOSS. To perform these functions the MIOC card executes: - Direct operations - Indirect operations - Level scan sensitive design (LSSD) operations. For a description of LSSD, see Chapter 14. MIOC DATA FLOW DIRECT OPERATIONS In direct operations, the MOSS reads or writes any MIOC register to: - Check the CCU status (carry or zero indicators, interrupt level running) - Place the CCU in diagnostic mode - Prepare the branch trace and address compare circuits - Control LSSD operations - Prepare indirect operations Direct operations usually take a CCU cycle, and require a CCU ROS cycle to run. #### INDIRECT OPERATIONS In indirect operations, the MOSS can read or write to any CCU circuits such as data flow registers, work registers, or CCU X'7x' registers. Indirect operations take one or several CCU ROS cycles to run. Indirect looped operations allow storage diagnostic operations (storage scan). #### LSSD OPERATIONS During LSSD operations, the MOSS can checkout or change the status of any discrete CCU latch. These operations can be performed after any CCU cycle, by stopping the CCU clock. LSSD operations are diagnostic tools used during IML, or when running CCU diagnostics. IOC CONTROL LOGIC Data, address, and control information exchanges take place between the CCU work registers and the adapters attached to the I/O bus. They use the IOC control logic (packaged on the DFL5 card). The IOC logic operates in two different ways, depending on whether the program initiates the operation (PIO), or an adapter initiates it (AIO). In both types of operation, the A (address) and D (data) registers of the IOC logic act as buffers between the CCU and the channel adapters or communication scanners. The data bus carries interrupt requests from the adapters (levels 1, 2, and 3) when it is not busy with PIO or AIO operations. For details of IOC operations, see Chapter 11. ### Instruction Formats | Instruction | Format<br>Code | Mnemonic | Operand Field<br>Format | |----------------------------------------------------------------|----------------|----------|-------------------------| | Adapter Input/Output<br>Adapter Input/Output Immediate | RR | IOH | R1,R2 | | Adapter Input/Output Immediate | RA | IOHI | R,A | | Add Character Register | RR | ACR | R1(N1),R2(N2) | | Add Halfword Register | RR . | AHR | R1,R2 | | Add Register | RR | AR | R1,R2 | | Add Register Immediate | RI | ARI | R(N),I | | AND Character Register | RR | HCR | R1(N1),R2(N2) | | AND Halfword Register | RR | HHR | R1,R2 | | AND Register | RR | NR | R1,R2 | | AND Register Immediate | RI | HRI | R(N),I | | Branch | RT | В | T | | Branch and Link | RA | BAL | R,A_ | | Branch and Link Register | RR | BALR | R1,R2 | | Branch on Bit | RT | BB | R(N,M),T | | Branch on Count | RT | BCT | R(N),T | | Branch on C Latch | RI | BCL | Ī | | Branch on Z Latch | RT | BZL | Ţ | | CCU Register Input | RE | IN | R,E | | CCU Register Output | RE | OUT | R,E | | Compare Character Register | RR | CCR | R1(N1),R2(N2) | | Compare Halfword Register | RR | CHR | R1,R2 | | Compare Register | RR | CRI | R1,R2<br> R(N),I | | Compare Register Immediate | RI<br>RR | XCR | R1(N1),R2(N2) | | Exclusive OR Character Register Exclusive OR Halfword Register | RR | XHR | R1,R2 | | Exclusive OR Register | RR | XR X | R1,R2 | | Exclusive OR Register Immediate | RI | XR I | R(H),I | | Exit | EXIT | EXIT | | | Insert Character | RS | IC | R(N),D(B) | | Insert Character and Count | RSA | ICT | R(N),B | | Load | RS. | l L | R,D(B) | | Load Address | RA | LΛ | R,A | | Load Character Register | RR | LCR | R1(N1),R2(N2) | | Load Character with Offset Reg | ER | LCOR | R1(H1),R2(H2) | | Load Halfword | ₹S. | LH | R,D(B) | | Load Halfword Register | RR | LHR | R1,R2 | | Load Halfword with Offset Reg | RR | LHOR | R1,R2 | | Load Register | RR | LR | R1,R2 | | Load Register Immediate | RI | LRI | R(N),I | | Load with Offset Register | RR | LOR | R1,R2 | | OR Character Register | RR | OCR | R1(N1),R2(N2) | | OR Halfword Register | RR | OHR | R1,R2 | | OR Register | RR | OR | R1,R2 | | OR Register Immediate | RI | ORI | R(N),I | | Store | RS | ST | R,D(B) | | Store Character | RS | STCT | R(N),D(B) | | Store Character and Count | RSA<br>RS | STH | R(N),B<br> R,D(B) | | Store Halfword<br> Subtract Character Register | RR | SCR | R1(N1),R2(N2) | | Subtract Character Register | RR | SHR | R1,R2 | | Subtract Register | RR | SR | R1,R2 | | Subtract Register Immediate | RI | SRI | R(N),I | | Test Register Under Mask | äi | TRM | R(II),I | | | L | L | | | F.<br>Code | Mnemonic | Instruction | CZ<br>Latch | 0 | 1 | 2 | 3 | 4 | <br>5 | 6 | 7 | 8 | 9 | 1 0 | 1 1 | 1 2 | 1 3 | | 1 5 | |------------|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-------------|---------------------------------|---------------------------------------------------------------------------------|----------------------------|-------------|--------------------------------------------|-----------------|---------------------------------|---------------------------|----------------------------------------|--------------------------------------|--------------------------------------|--------------------------------------|-----------|---------------------------------|----------------------| | EXIT | EXIT | Exit | n | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | | RA | BAL<br>IOHI<br>LA | Branch and Link<br>Adapter I/O Immediate<br>Load Address | n<br>y<br>n | 1<br>0<br>1 | 0 0 | 1<br>0<br>1 | 1<br>0<br>1 | 1<br>0<br>1 | | R<br>R<br>R | | 000 | 1 | 1 | 1 | By<br>0<br>By | 0 | 0 | 0 | | RE | IN<br>OUT | CCU Register Input<br>CCU Register Output | n<br>n | 00 | | E | | 0 | | R<br>R | | | E | | | | 1 | 0 | 0 | | RI | ARI<br>CRI<br>LRI<br>NRI<br>ORI<br>SRI<br>TRM<br>XRI | Add Register Immediate Compare Reg. Immediate Load Register Immediate AND Register Immediate OR Register Immediate Subtract Reg. Immediate Test Register Under Mask XOR Register Immediate | у<br>у<br>у<br>у<br>у<br>у | 1111111 | 0<br>0<br>0<br>1<br>1<br>0<br>1 | 0<br>1<br>0<br>1<br>0<br>1 | 1<br>0<br>0<br>1<br>0<br>1 | 00000000 | RRRRRRRRRRRRRRRRRRRRRRRRRRRRRRRRRRRRRRR | | H H H H H H H H H H | | Imn<br>Imn<br>Imn<br>Imn<br>Imn<br>Imn | 100 | lia<br>lia<br>lia<br>lia | te<br>te<br>te<br>te | | )at<br>)at<br>)at<br>)at<br>)at | ta<br>ta<br>ta<br>ta | | RR | BALR<br>IOH<br>AR<br>CR<br>LOR<br>LR<br>NR<br>OR<br>SR<br>XR | Branch and Link Register Adapter Input Output Add Register Compare Register Load with Offset Load Register AND Register OR Register Subtract Register XOR Register | n<br>y<br>y<br>y<br>y<br>y | 000000000 | | 22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22 | | 000000000 | RRRRRRRRRRRRRRRRRRRRRRRRRRRRRRRRRRRRRR | | | 0 1 1 1 1 1 1 1 1 1 1 1 1 | 1<br>0<br>0<br>1<br>0<br>1<br>1 | 0<br>0<br>0<br>1<br>1<br>0<br>1 | 0<br>1<br>1<br>1<br>0<br>0<br>1<br>0 | 0<br>0<br>1<br>1<br>1<br>1<br>1<br>1 | 000000000 | 000000000 | 0000000000 | | | ACR<br>CCR<br>LCOR<br>LCR<br>NCR<br>OCR<br>SCR<br>XCR | Add Character Register Compare Character reg. Load Char with Offset Reg. Load Character Register AND Character Register OR Character Register Subtract Character Reg. XOR Character Register | у<br>у<br>у<br>у<br>у<br>у | 00000 | R<br>R<br>R<br>R<br>R<br>R | 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 | | 000000 | R1<br> R1<br> R1<br> R1<br> R1<br> R1 | | H<br>H<br>H<br>H<br>H<br>H<br>N | 00000 | 0<br>0<br>1<br>0<br>1<br>1 | 0<br>1<br>1<br>0<br>1<br>0<br>1<br>0 | 1<br>1<br>1<br>0<br>0<br>1<br>0 | 1 1 1 1 1 1 1 1 1 | 0000000 | 00000 | 00000000 | | | AHR<br>CHR<br>LHOR<br>LHR<br>HHR<br>OHR<br>SHR<br>XHR | Add Halfword Register Compare Halfword Register Load Halfword with Offset Load Halfword Register AND Halfword Register OR Halfword Register Subtract Halfword Reg. XOR Halfword Register | y<br>y<br>y<br>y<br>y<br>y | 00000000 | | R2<br>R2<br>R2<br>R2<br>R2<br>R2<br>R2<br>R2<br>R2<br>R2<br>R2<br>R2<br>R2<br>R | | 00000000 | RRRRRRRRRRRRRRRRRRRRRRRRRRRRRRRRRRRRRRR | 1 1 1 1 1 1 1 1 | | 1 1 1 1 1 1 1 1 | 0<br>0<br>1<br>0<br>1<br>1 | 0<br>1<br>1<br>0<br>1<br>0 | | 0000 | 0000000 | 0 | 00000000 | | RS | L<br>ST | Load<br>Store | y<br>n | 0 | • | B<br>B | | 0 | | R<br>R | | 0 | | | | 1. | | 1 | | | | LH<br>STH | Load Halfword<br>Store Halfword | y<br>n | 0 | 1 | B<br>B | | 0 | | R | | 0 | | | | 1. | | | 1 | | | IC<br>STC | Insert Character<br>Store Character | y<br>n | 00 | 1 | B<br>B | | 1 | | R<br>R | | | Di | | | | | | | | RSA | ICT<br>STCT | Insert Char. and Count<br>Store Char. and Count | n<br>n | 0 | | B<br>B | | 00 | R | | H | | 0 | 0<br>1 | | 0 | 0 | | 0 | | RT | B<br>BCL<br>DZL | Branch<br>Branch on C Latch<br>Branch on Z Latch | n<br>n<br>n | 1 1 1 | 0 | 0 | 1 | 1<br>1<br>1 | | | Di | 5 | pla<br>pla<br>pla | CE | me | nt | | | | | | BB<br>BCT | Branch on Bit<br>Branch on Count | n<br>n | 1 | 1 | | | | | | 11 | M<br>1 | | | | 1. | | | . = | Second halfword 1 1 1 1 1 1 0 1 2 3 4 5 6 7 8 9 0 1 2 3 4 5 | Add Byte | 0 | | Add | Byte | 1 | |----------|--------|------|------|------|---| | Contents | depend | d on | adap | oter | | | Add Byte | 0 | | Add | Byte | 1 | ### **Instruction Decoding** These tables may be used to decode the four-digit hexadecimal representation of a 3725 machine instruction. Use the tables as follows: - 1. Locate the first digit (D1) of the instruction in hex in the column of numbers on the left side of Table 1. - 2. Locate the second digit of the instruction in the row of numbers at the top of Table 1. - 3. Go to the intersection of the column and row represented by the two numbers. You will find either the mnemonic or a reference to Table 2, Table 3, or Table 4. Tables 2 and 4 require that you locate digit three (D3) of the instruction only in the row of digits at the top of each chart. Follow the instructions for Table 1 to use Table 3, substituting digit three (D3) and digit four (D4). Table 1 (D2) | | | ò | ī | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | C | D | E | F | |------|----|---|---|----|----|----|---|---|------------|---|---|----|-----|----|---|---|---| | (D1) | 0 | | | | | | | | | | | | | | | | | | (DI) | 1 | | | | | | | | | | | | | | | | | | | 2 | | | | | | | | | | | | | | | | | | | 3 | | | Ta | de | le | 3 | | | | | Ţ | ab. | le | 2 | | | | | 4 | | | | | | | | | | | | | | | | - | | | 5 | | | | | | | | | | | | | | | | | | | 6 | | | | | | | | | | | | | | | | | | | 7 | _ | | | | | | | | | | | | | | | | | | 8 | | | | L | RI | | | | | | | B | ZL | | | | | | 9 | | | | ٨ | RI | | | | | | | D ( | CL | | | | | | A | | | | S | RI | 7 | | 77 | | | | В | | | | | | | В | - | | | C | RI | | | | | | Ta | ab. | le | 4 | | | | | С | | | | X | RI | | | | | | | | | | | | | | D | - | | | 0 | RI | | | | | | | B | 3 | | | | | | εE | | | | N | RI | | | - <b>-</b> | | | | | | | | | | | F | | | | T | RM | | | | | | | ٠ | | | | | ### <u>Table 2</u> 0 1 2 3 4 5 6 7 8 9 A B C D E F IC STC ### Table 3 | | ( | (D4)<br>0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | , 9 | A | В | С | D | E | F | |------|---|-----------|--------|----|----|-------------|--------|---|----|------|--------|---|--------|---|--------|--------|-------------| | (D3) | 0 | (Note 1) | | | | | | | | LCR | | | | | | | | | | 1 | ICT | | | | | | | | ACR | | | | | | | | | | 2 | (Note 1) | | | | | | | | SCR | | | | | | | | | | 3 | STCT | , | ١. | | | | | | CCR | , | | | | | | | | | 4 | BALR | LH | L | LH | | LH | L | LH | XCR | LH | L | LH | | LH | L | LH | | | 5 | IOH | | | | | | | | OCR | | | | | | | | | | 6 | (Note 1) | | | | | | | | HCR | | | | | | | | | | 7 | (Note 2) | | | | | | | | LCOR | | | | | | | | | | 8 | LHR | | | | O<br>U<br>T | | | | LR | | | | N | | | | | | 9 | AHR | | | | ı | | | | AR | | | | | | | | | | ٨ | SHR | S<br>T | S | S | | S<br>T | S | S | SR | S<br>T | S | S<br>T | | S<br>T | S<br>T | ş | | , | B | CHR | H | ' | H | | Ĥ | ' | H | CR | H | 1 | н | | H | • | S<br>T<br>H | | | C | XHR | | | | | | | | XR | | , | | | | | | | | D | OHR | | | | | | | | OR. | | | | | | | | | | Ε | NHR | | | | | | | | NR | | | | | | | | | | F | LHOR | | | | | | | | LOR | | | | | | · | | ### Notes: - 1. Invalid operations - 2. If D2 is zero, the instruction is an Exit. If D2 is 1, 2, 3, 4, 5, 6, or 7, the instruction is an IOHI. ### Table 4 | (D3) | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | A | В | С | D | E | F | |------|----|---|---|---|----|----|---|---|---|---|-----|----|---|---|---| | | LA | | | | B/ | 4L | | | | | D ( | CT | | | | ### Register and Immediate Address (RA) Instructions ### BALR INSTRUCTION #### 4 5 7 8 9 10 15 16 23 24 1 0 1 1 1 | R | 0 1 | Byte X | Byte 0 Byte 1 Address Field | Op Code | Reg| ### LA INSTRUCTION | 0 | | | | 4 | 5 | | 7 | 8 | 9 | 10 | | 15 16 | | 23 24 | | | 31 | |---|----|---|-----|---|---|-----|-----|---|---|------|---|-------|-----------|-------|------|---|----| | 1 | 0 | 1 | 1 | 1 | 1 | R | - 1 | 0 | 0 | Byte | X | l | Byte 0 | ł | Byte | 1 | | | ( | )p | C | o d | e | 1 | Res | , | | | 1 | | | Address F | ield | | | 1 | ### IOHI INSTRUCTION Note: For more information on IOH, IOHI, and PIO operation, see: "Address/Command Formats on IOC Bus", page 11-040 "PIO Operation", page 11-020 "Accessing Channel Adapter Registers", page 12-015 ### DATA FLOW FOR IOHI INSTRUCTION ### Cycle Sequence Tables ### BAL R=0 R≠0 | 1 | 1 | A field<br>A field | ><br>> | IAR<br>X'69', save<br>branch address | |---|---|--------------------|--------|--------------------------------------| | | 2 | (IAR)+2 | > | R, save link<br>address | | | 3 | (X'69') | > | IAR, branch | ### R=0 R≠0 ### IOHI | R≠0 | | |-----|----------------------------------------------------------| | 1 | 2nd Halfword> X'69' | | 2 | (IAR)+2> IAR, fullword instruction | | 3 | (X'69')> IOC A Reg, TD data | | 4 | IOC A Reg> IOC D Reg (TA data<br>(R)> IOC A Reg (TD data | | 5 | (WSDR)> LS6B (Save TD data if IOC busy) | If R=O the IOHI acts as an exit instruction. ### <u>Operation</u> - 1 Decode RA. - 2 Adapter information (2nd halfword) - 3 (IAR)+2. - 4 Adapter information (TA and TD data) to IOC control. - (R) to adapter (ID data). - (R) kept in X'6B'. ### Register Immediate (RI) Instructions DATA FLOW FOR RI INSTRUCTION ### <u>Operation</u> - Decode RI instructions. Address selected odd WKR. - 2 Gate (R) to ALU A. Gate I field to ALU B. - 3 Build new (R) according to N value. - 4 Transfer new (R) into selected WKR. $\underline{\mbox{Note:}}$ The CCU takes one cycle to execute an RI instruction. ### Register to Register (RR) Instructions ### (Except BALR and IOH/IOHI) ### RR INSTRUCTIONS ON CHARACTER ### RR INSTRUCTIONS ON HALFWORD AND WORD ### <u>Operation</u> - Decode RR instruction. Address selected R1, R2 WKR. - 2 Gate (R1) to ALU A bytes X, 0, 1. Gate (R2) to ALU B bytes X, 0, 1. - 3 Build new (R1) according to ALU operation - Transfer new (R1) into R1 WKR. If R1=0, the IAR is selected, and a branch occurs. ### **Exceptions to RR Instructions** ### BRANCH AND LINK REGISTER ### Cycle Sequence Table | | R1=0<br>R2≠0 | | | | | | |---|--------------|---|---|---------------------------------|-------------|-----| | 1 | 1 | 1 | 1 | (IAR)<br>(R2)<br>(IAR)<br>(IAR) | ><br>><br>> | SAR | | 2 | | | | (Z Reg) | ·> | R1 | #### ADAPTER INPUT/OUTPUT (IOH) | 0 | 1 | 3 | 4 | 5 | 7 | 8 | | 1 | 5 | |---|----|---|---|----|---|---|---------|---|---| | 0 | R2 | | 0 | R1 | | | CP Code | | | This instruction transfers the R1 contents to the selected adapter, or loads the adapter data into R1. The R2 contents provide the adapter address and the direction of data movement. See Chapter 12 for information on the channel adapter, and Chapter 13 for the communication scanner. #### Cycle Sequence Table | 1 | R1≠0<br>R2≠0 | | |---|--------------|-------------------------------------------------------------------------------------------------| | 1 | 1 | Read R2<br>Read X'48' | | 2 | 2 | LS (R2)> IOC A Reg<br>(TA data) | | 3 | 3 | IOC A Reg> IOC D Reg<br>(TA data)<br>LS (R1)> IOC D Reg<br>(TD data)<br>LS (R1)> WSDR (TD data) | | 4 | 4 | (WSDR) -> X'6B' (Save TD data<br>if IOC is busy) | | 5 | 5 | (R2)> WSDR<br>(X'48) -> WSDR | | 6 | 6 | (WSDR) -> X'69' (Save TD data<br>if IOC is busy) | ### DATA FLOW FOR IOH INSTRUCTION ### Operation - 1 Decode IOH instruction. - 2 Read adapter address in R2 for input or output operation. - 3 Read out or write in R1. - Hold copies of (R1) in LS6B, (R2) in LS69. ### Notes: - 1. If R2 designates the IAR, the adapter information is taken from X'48'. - If R1 designates the IAR, an invalid op check L1 is raised. ### **RS Instructions on Character** ### IC, STC ### Cycle Sequence Table ### Store Character (STC) | B≠0 | B = 0 | | |------|-------|--------------------------------------------------------------| | 1 1 | 1 2 | (X'44'> WSDR<br>(WSDR) + D> SAR<br>(B) + D> SAR<br>(R)> WSDR | | 1 | 2 | t 1.6=0<br>(R) byte N> STG byte 0,<br>or 1 | | If : | SAR b | t 1.6=1<br>(R) byte N> STG byte y,<br>or x | #### Insert Character (IC) | B≠0<br>N=0,1 | B=0<br>N=0,1 | | | |--------------|--------------|------------------------------------------|-----------------| | 1 | 1 | (X'44')<br>(B) + D | > WSDR<br>> SAR | | 2 | 2<br>3 | (WSDR) + D<br>STG y, x, 0,<br>> R byte N | > SAR<br>or 1 | ### DATA FLOW FOR RS INSTRUCTION ON CHARACTER ### Operation - 1 Decode RS instruction. - 2 Gate (B) to ALU A and D to ALU B. - $\boxed{3}$ Add (B)+D --> SAR. - 4 Address storage. - 5a IC, transfer storage data to selected R byte. - 5b STC, transfer data from selected R byte to storage. Note: If B is 0, the IAR is not used. Instead, the contents of the external register X'44' is added to the D field. This permits direct addressing of the 128 bytes starting at the address contained in X'44' without having to load a base register. RS Instruction on Halfword and Word (Part 1 of 2) L AND LH, ST AND STH The CCU takes a number of cycles that depends on the value of R and B, and on the word or halfword addressing boundary in storage. For every RS instruction, a table indicates the sequence of cycles, and shows in which register(s) the cycle information result can be read. | | 0 1 | 3 | 4 | 5 | | 7 | 8 | | | 19 | 15 | _ | |---|-----|---|---|---|----|---|---|------------|-----|-------|----|---| | | 0 E | 3 | 0 | | R | | | Disp | ol. | : | : | | | _ | 0.0 | 0 | | | 00 | 0 | | | | | | | | | • | | | | • | | | | (L, | | | r | | | • | | | | • | | | <b>+04</b> | (LH | , 5 l | H) | | | | • | • | | | • | | | | | | | | | | 1 1 | 1 | | | 11 | 1 | | | | | | | ### Operation - Decode RS instruction. Address B Reg (B"000). - 2 Gate (B) to ALU A and D to ALU B. - Add (B)+D --> SAR, storage data address. - 4 Address storage. - 5a L and LH, transfer storage data to R. - 5b ST and STH, transfer data from R to storage. ### Notes: - If R=000, the IAR is selected. The operation results in a branch to the new address. - 2. If B=000, the IAR is not used. Instead, the contents of a defined external register is added to the D field. This permits direct addressing of the 32 words starting at the address contained in X'46' (load and store operations), or the 64 halfwords starting at the address contained in X'45' (load halfword and store halfword operations) without having to load a base register. ### RS Instruction on Halfword and Word (Part 2 of 2) CYCLE SEQUENCE TABLES Load (L) Load Halfword (LH) ### Store (ST) ### Store Halfword (STH) ``` | R≠0 | R=0 | R≠0 | R=0 | B≠0 | B≠0 | B=0 | B=0 (X'45') 1 | 1 --> WSDR --> SAR 1 (B)+D 2 2 --> SAR (WSDR)+D 2 (X'68')=000 --> WSDR 1 | 2 (R) --> WSDR If SAR bit 1.6=0 1 | 1 | 2 | 2 | (WSDR) bytes 0, 1 --> STG bytes 0, 1 If SAR bit 1.6=1 1 | 1 | 2 | 2 | (WSDR) bytes 0, 1 --> STG bytes x, v ``` ### Register and Storage With Addition (RSA) Instructions ICT AND STCT The CCU takes three cycles to decode and execute an RSA instruction. Cycle sequence tables indicate in which register(s) the cycle information result can be read. ### Cycle Sequence Tables Insert Character and Count (ICT) Store Character and Count (STCT) DATA FLOW FOR RSA INSTRUCTION ### <u>Operation</u> - 1 Decode instruction. - 2 Send (B) to SAR. - 3 Add 1 to (B), count. - 4 Update B. - 5a ICT, transfer the selected storage data to R. - 5b SICI, transfer the selected R byte to storage. Note: If B and R specify the same (odd) register, the contents of this register are incremented by 1 <u>before</u> the selected byte is transferred. ### **Branch (RT) Instructions** BRANCH ON BIT (BB) | | 0 | 1 | 3 | 4 | 5 | 7 | 8 | | 15 | |---|---|-----|---|---|---|----|----|--------|----| | - | 1 | 1 M | m | 1 | R | ١n | MI | Displ. | Is | This instruction results in a branch to a storage address, depending on the state of a bit tested in the general register specified by R. The branch address is formed by adding or subtracting the displacement contained in the D field to or from the IAR, which contains the next sequential address. The maximum displacement is 63 halfwords. If S=0 in the instruction, the displacement is added to the IAR contents; if S=1, the displacement is subtracted from it. The M field specifies which bit in byte (N=0) or in byte 1 (N=1) of the general register R is to be tested. If the bit is zero, the IAR is not modified, the branch is not taken, and the instruction at the next sequential address is executed. If the bit is one, the instruction at the branch address is executed. The C and Z condition latches remain unchanged. | | | i | i n | - | 3ii | - | | bs | g 1 | | ste<br>n ! | | te | 1 | | | |-------------------------|------|-------------|------------------|------------------|-----|------------------|---|----|-----|---|------------------|-------------|-------------|-------------|------------------|-------------| | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | | N=<br>M2=<br>M3=<br>M8= | 0000 | 0<br>0<br>0 | 0<br>0<br>1<br>0 | 0<br>0<br>1<br>1 | 1 | 0<br>1<br>0<br>1 | 1 | 1 | 0 | | 1<br>0<br>1<br>0 | 1<br>0<br>1 | 1<br>0<br>0 | 1<br>0<br>1 | 1<br>1<br>1<br>0 | 1 1 1 1 1 1 | Cycle Sequence Table | S=0 | S=1 | | |---------------|---------------|------------------------------------------------| | 1 | 1 | (IAR)+T> Z Reg<br>(IAR)-T> Z Reg | | 1 | î | Test bit in R (odd) | | If<br>2 | Bit<br>2 | tested = 0, idle cycle | | I f<br>2<br>2 | Bit<br>2<br>2 | tested = 1, branch taken Z Reg> SAR Z Reg> IAR | BRANCH (B) | ( | ) | | | | 4 | 5 | | 1415 | |---|-----|---|---|---|---|---|--------------|------| | | L C | ) | 1 | 0 | 1 | | Displacement | Is | This instruction results in an unconditional branch to a storage address. The branch address is formed by adding or subtracting the displacement in the I field to or from the IAR, which contains the next sequential address. The maximum displacement is 1023 halfwords. If S=0 in the instruction, the displacement is added to the IAR contents; if S=1, the displacement is subtracted from it. The C and Z condition latches remain unchanged. BRANCH ON C LATCH (BCL) | 0 | | | | 4 | 5 | | 1415 | |---|---|---|---|---|---|--------------|------| | 1 | 0 | 0 | 1 | 1 | | Displacement | Is | BRANCH ON Z LATCH (BZL) | 0 | | | | 4 | 5 | 1415 | |---|---|---|---|---|--------------|------| | 1 | 0 | 0 | 0 | 1 | Displacement | Is | These instructions result in a branch to a storage address according to the state of the C or Z condition latches. The branch address is formed by adding or subtracting the displacement in the T field to or from the IAR, which contains the next sequential address. The maximum displacement is 1023 halfwords. If S=0 in the instruction, the displacement is added to the IAR contents; if S=1, the displacement is subtracted from it. If the tested condition latch is not set, the IAR is not modified, the branch is not taken, and the instruction at the next sequential address is executed. If the tested condition latch is set, the instruction at the branch address is executed. The C and Z condition latches remain unchanged. Cycle Sequence Table | S=0 S=1 | | |----------------------|-------------------------------------------------------------------| | 1 1 | (IAR)+T> Z Reg<br>(IAR)-T> Z Reg | | If tes | Test condition latch<br>ted latch = 0, idle cycle<br> (IAR)> SAR | | If tes<br>2 2<br>2 2 | ted latch = 1, branch is taken Z Reg> SAR Z Reg> IAR | BRANCH ON COUNT (BCT) | 0 1 | • | 3 | 4 | 5 | 7 | 8 | | 1415 | |-----|---|---|----|---|---|---|--------|------| | 1 0 | 1 | 1 | 11 | R | N | 1 | Displ. | Is | The count contained in byte 0 (N=0), or byte 0 and 1 (N=1) of the general register specified by R is decremented by 1, and then tested. If the result is 0, the instruction at the next sequential address is executed; if it is not 0, the instruction at the branch address is executed. If the count is 0 before executing the instruction, the result is all 1s in byte 0 (N=0), or bytes 0 and 1 (N=1), the count value then being 256, or 65, 536 respectively. The branch address is formed by adding or subtracting the displacement in the T field to or from the IAR, which contains the next sequential address. The maximum displacement is 63 halfwords. If S=0 in the instruction, the displacement is added to the IAR; if S=1, the displacement is subtracted from it. The C and Z condition latches remain unchanged. Cycle Sequence Table | | 5=0 | S=1 | | |---|-------------------|---------------------|-----------------------------------------------------------------| | - | 1 | 1 | (IAR)+T> Z Reg<br>(IAR)-T> Z Reg<br>Test count in R(odd) | | | If<br>2<br>3 | | nt = 0, No branch Idle cycle (R) -1> R | | | If<br>2<br>2<br>3 | cour<br>2<br>2<br>3 | nt is positive, branch is taken Z Reg> SAR Z Reg> IAR (R) -1> R | ### **Exit Instruction** 0 3 4 7 8 1112 15 0 0 0 0 0 0 0 0 0 0 0 1 1 1 0 0 0 0 This instruction is used to exit from the active program level. The interrupt priority logic then determines which group of general registers to select as the active group for the next program operation. This instruction also resets the 'interrupt entered' latch for the program level that executes it. If the Exit instruction is executed at program level 5, the level 4 supervisor call interrupt request (SVC L4) is set. The next instruction is then normally the instruction at the starting address for program level 4. However, if other interrupt requests of higher priority are present, the next instruction executed is the instruction at the starting address of the highest priority program level requesting an interrupt. If program level 4 is masked, program level 5 executes after setting an SVC L4 interrupt. Resulting Condition Latches: Unchanged. ### Cycle Sequence Table | Level<br>1 to 4 | | | | |-----------------|--------------|----------------------------------|---------------| | 1 | | General Reg 0 (1)> | WKRO<br>(IAR) | | | 1 | No operation | | | 2 | _ | General Reg 1 (1)> | | | | 2 | No operation followed<br> int L4 | by | | 3 | | General Reg 2 (1)> | WKR2 | | 4 | | General Reg 3 (1)> | WKR3 | | 5 | | General Reg 4 (1)> | WKR4 | | 6 | | General Reg 5 (1)> | WKR5 | | 7 | - CONTRACTOR | General Reg 6 (1)> | WKR6 | | 8 | | General Reg 7 (1)> | WKR7 | (1) The new active interrupt level selects the general register group in local store. ### Operation In the operation that follows, level 2 raises an interrupt request, which stops the running of level 3. Level 2 executes with no interruption until Exit is reached. Exit then executes, and level 3 resumes at the point where it was interrupted. The interrupt mechanism is packaged on the MIOC card. Chapter 10. Central Control Unit 10-200 ### Register External (RE) Instructions (Part 1 of 2) INPUT INSTRUCTION | 0 1 | | 3 | 4 | 5 | | 7 | 8 | 1 | 112 | | 1 | 5 | |-----|---|---|---|---|---|---|---|---|-----|---|---|---| | 0 | E | ١ | 0 | | R | ١ | | Ε | 1 | 1 | 0 | 0 | This instruction loads the general register specified by the R field with the contents of the external register specified by the 7-bit E field. The general registers of program levels that are not running can be addressed as external registers. The C and Z condition latches remain unchanged. An input instruction can be executed at program levels 1, 2, 3, and 4 only. Any attempt to execute this instruction at program level 5 causes a level 1 input/output check (level 5 I/O error) to be set. Note: If general register 0 (IAR) is specified as R, the operation results in a branch to the address formed in register N. The cycle sequence of the input instruction varies with the register that is specified by the E field. Instructions in the group A read the local store registers; those in group B read the hardware latches. Input X'70', X'7A', and X'74' work differently, and have their own cycle sequence. | | Register addresses | |------------|-------------------------------------------------| | Group A | Local store: 00 to 6F, 71, 72<br>78, 7F, and 7C | | | Latches: 73, 75, 76, 77, 79 and 7D to 7F | | Input '70' | Storage size bits | | Input '74' | Storage size bits<br>LAR contents | | Input '7A' | High resolution timer bits | For the register bit meaning of the Input/Output X'7x' instruction, see pages 10-230 and 10-240. ### Invalid Input Instructions Any attempt to execute input X'28' through X'2F', X'49' through X'4F', X'60' through X'6F', and X'78' sets an error interrupt level 1. The instruction is not executed. ### Cycle Sequence Tables | THE RESERVE OF THE PERSON NAMED IN COLUMN | | OF STREET, STR | CONTRACTOR OF THE PROPERTY | | | | |-------------------------------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|---|---| | Group | Α | | | | | | | | R=0<br>E≠IAR | E=IAR | E=IAR | | | | | 1 2 | 1 | | | (LS 'E'<br>(WSDR) | | | | ٤. | 2 | | | (WSDR) | | | | | | 1 | 1 | | > | R | | E-00 | (TAD) | : | | 1 1 | - | |---------|-------|----|---------|-------|---| | | | | program | | | | E = 0.8 | (IAR) | in | program | level | 3 | | E=10 | (IAR) | in | program | level | 4 | | | | | program | | | | E = 20 | (IAR) | in | program | level | 1 | ### Cycle Sequence | Grou | ир В | | | | |------|------|--------------------|---|--------------------------------| | R≠0 | R=0 | · | | | | 1 | 1 | zeros<br>latches | | Z reg byte X<br>Z reg bytes 0, | | 2 | 2 | (Z reg)<br>(Z reg) | > | R<br>IAR branch | #### Cycle Sequence | E= ' | 70' | | |------|--------|--------------------------------------------------------------------------------------------------------------------------| | R≉0 | R=0 | | | 1 2 | 1 2 | Cycle to prepare CCU circuits 02> SAR (gate byte 0) | | 3 3 | 3<br>3 | zeros> R bytes X, 1 STG size bits> R byte 0 zeros> IAR/SAR bytes x, 1 STG size bits> IAR/SAR byte 0 (branch on STG size) | ### Cycle Sequence | E="7 | 7 A * | | |------|-------|-----------------------------------------------------------------------| | R≠0 | R=0 | | | 1 | 1 | High resolution timer bits | | 2 | 2 2 | (Z reg)> R<br>(Z reg)> SAR<br>(Z reg)> IAR<br>(branch on timer value) | Note: Input X'74' requires only one cycle to place the LAR contents in the work register specified by R. ### DATA FLOW FOR INPUT RE INSTRUCTION ### Operation - 1 Decode RE instruction. - 2 Read contents of local storage or hardware register specified by E. - 3 Set the value read into R. ### Register External (RE) Instructions (Part 2 of 2) **OUTPUT INSTRUCTION (RE)** | 0 | 1 | | 3 | 4 | 5 | 7 | 8 | 1 | 112 | | 1 | 15 | |---|---|---|---|---|---|---|---|---|-----|---|---|----| | 0 | | E | ١ | 0 | 1 | R | | E | 10 | 1 | 0 | 0 | This instruction places the contents of the general register specified by the R field in the external register specified by the 7-bit E field. See page 10-220 for the functions of the 128 external registers addressable via the output instruction. General registers of program levels that are not running can be addressed as external registers. The C and Z condition latches remain unchanged. An output instruction can be executed at program levels 1, 2, 3, or 4 only. An attempt to execute this instruction at program level 5 causes the level 1 input/output check (level 5 I/O error) to be set. Note: If general register 0 (IAR) is specified by E, the operation results in a branch to the address formed in register 0. The cycle sequence of the output instruction varies with the register that is specified by the E field. Instructions in groups A, B, and D are 1 cycle long. Cycle sequence tables follow for the longer output instructions. | Register Addresses | Cycle | |-------------------------|-----------------------| | Local store: 00 to 67 | 1 | | Latches: 68,69,75,76,77 | 1 | | | | | | 3 | | | 1 | | Set SP/AE Keys | 3 | | Control storage ECC | 4 | | Force ALU check | 2 | | | Local store: 00 to 67 | ### Invalid Output Instructions Any attempt to execute Output X'28' through X'2F', X'49' through X'4F', X'60' through X'6F', and X'75' sets an error interrupt level 1. The instruction is not executed. ### Cycle Sequence Tables R may specify the IAR (R=0); it does not change the number of cycles. | Group | С | |-------------|---| | 1<br>2<br>3 | | | | | (R) --> Z Bus (7E, 7F only) Necessary idle cycles for setting the interrupt mechanism, or program stop. | E='73' | |--------| | | Set SP/AE Keys (R) --> Z Bus SAR --> Storage key data reg --> User key reg Storage key data reg ### E='74' Control storage ECC Prepare ALUA, ALUB Zeros --> SAR (LS'47') --> Necessary idle cycles for timing reasons ## E='78' Force ALU check Force ALU compare check Force parity error Idle cycle to let hardstop or interrupt level 1 propagate #### DATA FLOW FOR OUTPUT RE INSTRUCTION ### Operation - 1 Decode RE instruction. - 2 Read R. - Set (R) into the local storage or hardware register specified by E. ### **External Register Functions** The input/output registers are defined by INPUT REGISTERS the 'E' field of the CCU input/output instructions. The local store array contains as many locations as can be addressed by the 'E' field of the input/output instructions. For LSR locations '00-6F', the data obtained by an input instruction comes from the local store position designated by the 'E' field of the instruction. Similarly, the data set by an output instruction goes into the local store array location designated by the 'E' However, for In X'70', X'73-7A', and X'7D-7F', the data are taken from various hardware registers and jumpers in the CCU. For Out X'70', and X'73-7F', the instruction sets/resets a control function or a hardware register in the CCU. In these cases, the local store array is not used. These points are shown in the following charts as 'HW' or control. Note also that Out X'71' and X'72' store data into LSR locations X'79' and X'7A' respectively. As a result, the data obtained in these cases by displaying the LSR using is meaningless, and does <u>not</u> correspond to the input/output instruction operand location. The information obtained by instruction In X'71' through In X'7F' can be displayed with the "I" function of display under "CCU". See 3725 Problem Determination and Extended Services. Register X'70' cannot be displayed using the 'I' function. It can be displayed using the 'L' function, but always shows X'0000' and should be ignored. Use the CDF display to determine storage size. Example 1: In X'40' (interrupt start address level 1). The E field of this instruction corresponds to LSR 40. Example 2: <u>In X'74'</u> (lagging address register). The E field of this instruction designated the CCU lagging address register (HW) and not the LSR 74. Example 3: Out X'7B' (set PCI level 2). The E field of this instruction causes CCU level 2 interrupt to raise (control). | E Field Register Functions (Note 1) | LS Address | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 08 - 0F General register group 1 (interrupt level 3)<br>10 - 17 General register group 2 (interrupt level 4)<br>18 - 1F General register group 3 (interrupt level 5) | 00 - 07<br>08 - 0F<br>10 - 17<br>18 - 1F<br>20 - 27 | | 28 - 2F 30 | 27<br>28<br>- 2F<br>331<br>332<br>333<br>335<br>- 3F<br>40<br>41<br>42<br>43<br>44<br>45<br>46<br>47<br>48<br>- 67<br>49<br>- 60<br>- (Note<br>68<br>(Note<br>68<br>(Note<br>68<br>(Note<br>68<br>69<br>(Note<br>60<br>60<br>60<br>60<br>60<br>60<br>60<br>60<br>60<br>60 | ### **OUTPUT REGISTERS** | E Field<br>(Note 1) | Register Functions | LS Address | |-----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 00 - 07<br>08 - 0F<br>10 - 17<br>18 - 1F<br>20 - 27 | General register group 0 (interrupt level 2)<br>General register group 1 (interrupt level 3)<br>General register group 2 (interrupt level 4)<br>General register group 3 (interrupt level 5)<br>General register group 4 (interrupt level 1) | 00 - 07<br>08 - 0F<br>10 - 17<br>18 - 1F<br>20 - 27 | | 28<br>28<br>331<br>331<br>331<br>331<br>333<br>333<br>333<br>33 | Invalid register selection CS address pointer register for CA 1 CS address pointer register for CA 2 CS address pointer register for CA 3 CS address pointer register for CA 4 CS address pointer register for CA 5 CS address pointer register for CA 6 Pointer registers 6, 7, E CS address pointer register for scanner Interrupt start address - level 1 Interrupt start address - level 2 Interrupt start address - level 3 Interrupt start address - level 4 Substitution register for operations on character Substitution register for operations on fullword Substitution register for operations on fullword CCU storage control register on ECC IOH TA substitution register Invalid register selection Invalid register selection Invalid register selection Not used Not used Not used Not used Not used Not used Hardstop Program display register 1 (display A) Program display register 2 (display B) Set storage protect/address exception keys Storage control register Invalid register selection Miscellaneous control 1 Miscellaneous control 2 Force ALU checks Utility register set High resolution timer/utilization counter control Set program-controlled interrupt - level 2 Set program-controlled interrupt - level 3 Set program-controlled interrupt - level 4 Set mask bits | 28 - 2F<br>30 332<br>31 32 33 34 35 - 3F<br>401 423 445 467 489 - Note e e 22)<br>68 (Note e 22)<br>68 (Note f col e c | ### Notes: - 1. Attempts to select an invalid register with an in or out instruction set an error interrupt level 1. The instruction is not executed. - 2. Attempts to select LS68 to LS6B with an In or Out instruction set an error interrupt level 1. The instruction is not executed. Nevertheless, these LS registers are used internally by some instructions. For details, see page 10-150. ### Input X'7X'- Register Bits (Part 1 of 2) For notes, see following page. | | X'70'<br>Storage Size<br>Installed | X'71'<br>Operator<br>Address<br>Data Entry | X'72'<br>Operator Display<br>Function Select | X'73'<br>Read<br>SP/AE<br>Key | |---------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------| | | Not used<br>Not used<br>Not used<br>Not used<br>Not used<br>Not used | Addr/data X.2<br>Addr/data X.3<br>Addr/data X.4<br>Addr/data X.5<br>Addr/data X.6<br>Addr/data X.7 | Not used<br>Not used<br>Not used<br>Not used | Not used | | 1<br>2<br>3<br>4<br>5<br>6 | 1=MEM-1 to -8 are 256K<br>1=MEM-9 to -12 are 256K<br>Not used<br>1= 2048K bytes (Note 7)<br>1= 1024K bytes (Note 7)<br>1= 512K bytes<br>1= 256K bytes (Note 5)<br>1= 128K bytes (Note 6) | Addr/data 0.4<br>Addr/data 0.5 | F. select 9 F. select 10 F. select 11 (stg addr) F. select 12 (reg addr) F. select 13 F. select 14 | | | Byte 1, Bit 0<br>1<br>2<br>3<br>4<br>5<br>6 | 0<br>0<br>0<br>0<br>0<br>0 | Addr/data 1.0<br>Addr/data 1.1<br>Addr/data 1.2<br>Addr/data 1.3<br>Addr/data 1.4<br>Addr/data 1.5<br>Addr/data 1.6<br>Addr/data 1.7 | F. select 1 F. select 2 F. select 3 F. select 4 F. select 5 F. select 6 | 0<br>0<br>0<br>0<br>0<br>Key Value 0<br>Key Value 1<br>Key Value 2 | | | X'79'<br>Utility | X'7A'<br>High/Low<br>Resolution<br>Timer | X'7B'<br>Branch/Trace<br>Address Pointer | X'7C'<br>Branch/Trace<br>Buffer count | |--------------------------------------------------------------------------------------------|----------------------------------------------------------------------|-------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------| | 5 | Not used<br>Not used<br>Not used<br>Not used<br>Not used<br>Not used | Timer bit 0 Timer bit 1 Timer bit 2 Timer bit 3 Timer bit 4 Timer bit 5 | B/T address X.2<br>3<br>4<br>5<br>6<br>7 | Not used<br>Not used<br>Not used<br>Not used<br>Not used<br>Not used | | Byte 0, Bit 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7<br>Byte 1, Bit 0<br>1<br>2<br>3<br>4<br>5 | 0<br>0<br>0<br>0<br>0<br>Prog L5-C card | Timer bit 15<br>Timer bit 16 | B/T address 0.0<br>1<br>2<br>3<br>4<br>5<br>6<br>7<br>B/T address 1.0<br>1<br>2<br>3<br>4<br>5 | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>1<br>gnored<br>Ignored | | | X'74'<br>Lagging<br>Address<br>Register<br>(LAR) | X'75'<br>AIO CSCW | X'76'<br>IOC Level 1<br>Interrupt Request | X'77'<br>Adapter<br>Level 2, 3<br>Int. Request | |---------------------------------------------|--------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|----------------------------------------------------------------| | Byte X, Bit 2<br>3<br>4<br>5<br>6<br>7 | LAR X.2<br>3<br>4<br>5<br>6<br>7 | Not used<br>Not used<br>Not used<br>Not used<br>Not used<br>Not used | Not used<br>Not used<br>Not used<br>Not used<br>Not used<br>Not used | Not used | | Byte 0, Bit 0<br>1<br>2<br>3<br>4<br>5<br>6 | LAR 0.0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | IOC CSCW bit 5 (Note 1) IOC CSCW bit 11 (Note 2) IOC CSCW bit 12 (Note 2) IOC CSCW bit 13 (Note 2) IOC CSCW bit 14 (Note 2) 0 0 0 | IOC STG protect (Note 3) IOC Invalid CCW (Note 3) O (Note 3) | 0<br>CSP L2<br>0<br>0<br>0<br>0 | | Byte 1, Bit 0<br>1<br>2<br>3<br>4<br>5<br>6 | LAR 1,0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | 0<br>0<br>0<br>0<br>0<br>0 | 0<br>0<br>0<br>0<br>0<br>0 | CA L3<br>0<br>0<br>0<br>0<br>0<br>0 | | | 1 | X'7D'<br>CCU Hardware<br>Errors | X'7E'<br>Level 1<br>Interrupt<br>Requests | X'7F'<br>CCU Level 2, 3, 4<br>Interrupt<br>Requests | |---------|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------| | Byte X, | Bit 2<br>3<br>4<br>5<br>6<br>7 | Not used<br>Not used<br>Not used<br>Not used<br>Not used<br>Not used | Not used<br>Not used<br>Not used<br>Not used<br>Not used<br>Not used | Not used<br>Not used<br>Not used<br>Not used<br>Not used<br>Not used | | Byte 0, | 1<br>2<br>3<br>4<br>5 | POP parity error MDOR parity error MIOC parity error Storage 2-bit error Storage control error Ignored SIG add/data parity LS parity error | MOSS inoperative Any CCU hard error L5-I/O error Invalid operation IOC Adapt L1 request IOC-L1 summary | PCI L2 MOSS diag L2 MOSS diag L3 MOSS req SVC L4 MOSS resp SVC L4 0 User int req L3 PCI L4 | | Byte 1, | 1<br>2<br>3<br>4 | 0 A/B bus parity error D1 reg parity error ALU compare error SAR parity error ROS parity error Z reg parity error Ignored | Add compare L1 Add except-inst fetch STG protect-inst fetch Add except-PGM exec STG protect-PGM exec Ignored IPL L1 Ignored | 0<br>0<br>0<br>0<br>0<br>Internal timer L3<br>PCI L3<br>SVC L4 | ### Input X'7X' - Register Bits (Part 2 of 2) ### Notes: - 1. Bit 0.0 = 0 indicates an AIO from channel adapter. Bit 0.0 = 1 indicates an AIO from scanner. - 2. Bit 0.0 = 0 bits 0.1 to 0.4 show the CA pointer number: 0000 = CA#1 0001 = CA#2 0010 = CA#3 0011 = CA#4 0100 = CA#5 0101 = CA#6 Bit 0.0 = 1 bits 0.1 to 0.4 show the line address group: | E | 31t 0.0 | = 1 bits ( | ).1 to 0.4 st | now the line | address gr | |---|--------------|--------------------|---------------|--------------------------|--------------| | | Bit<br>Value | Line<br>Address | LAB<br>Type A | LAB<br>Type B | LAB<br>Name | | | 0000<br>0001 | 0-15<br>16-31 | Scanner 1 | | CLAB1 | | | 0010<br>0011 | 32-47<br>48-63 | Scanner 3 | | CLAB2 | | | 0100<br>0101 | 64-79<br>80-95 | Scanner 5 | Scanner 5<br>Scanner 6 | LAB<br>pos 3 | | | 0110<br>0111 | 96-111<br>112-127 | Scanner 7 | Scanner 7<br>Scanner 8 | LAB<br>pos 4 | | | 1000<br>1001 | 128-143<br>144-159 | Scanner 9 | Scanner 9<br>Scanner 10 | LAB<br>pos 5 | | | 1010<br>1011 | 160-175<br>176-191 | Scanner 11 | Scanner 11<br>Scanner 12 | LAB<br>pos 6 | | | 1100<br>1101 | 192-207<br>208-223 | Scanner 13 | Scanner 13<br>Scanner 14 | LAB<br>pos 7 | | | 1110<br>1111 | 224-239<br>240-255 | Scanner 15 | Scanner 15<br>Scanner 16 | LAB<br>pos 8 | Tag Conversion Table | Tag Encoding | Tags | |----------------------------------|-------------------------------------------------------| | 08<br>10<br>11<br>16<br>18<br>19 | VH<br>IRR<br>IRR, EOC<br>IRR, VB, M<br>IRR, VH<br>R/W | 3. If byte 0, bits 4 and 5 are zero, bits 0, 1, 2 and 3 are as indicated. If byte 0, bit 4 or 5 is one, bits 0, 1, 2, and 3 contain the IOC internal status at the time of error. This IOC internal status table (right) indicates the tag signal that is valid and the meaning of bit 4 (IOC timeout) and bit 5 (IOC bus in parity error). - 4. Only one bit is on. It indicates which program level was interrupted by level 1. - 5. The intermediate sizes (256K-byte increments) are given by combinations of bits 0.3 through 0.6. - 6. Bit 0.7 is set on in case the installed storage size is not a multiple of 256K. - 1 7. For 3072K byte 0 bit 3 and 4 are on. ### 10C Internal Status Table | P | | | | |----------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------| | IOC<br>Status | Tags<br>(See Table) | Meaning of<br>'IOC timeout' | Meaning of<br>'IOC Bus In Parity Error' | | 0 | 08 | I/O tag is off | No | | 1 | 10 | I/O tag raised (new AIO<br>or IOH) | No | | 2 | 18,11 | No response to TA tag or cycle steal grant | Но | | 3 | 19 | CSCW parity error ('3x') | CSCW parity error ('3x') | | 4 | 10 | VH did not fall after TD<br>fell | AIO data read or CH<br>pointer register read | | 5 | 18,16,11 | No response to TD for<br>AIO data read<br>IOH data read | No | | 6 | 18,16,11 | No response to TD for<br>AIO data write<br>IOH data write | No | | 7 | 10 | VH did not fall after TD<br>fell (byte boundary<br>transfer with storage) | No | | 8 | 08 | I/O tag is off, VH must rise (EOC after CH pointer updating in local store) | CH pointer reg read<br>transfer last transfer<br>(EOC) | | . 9 | 10 | VH did not fall after CG<br>fell | No | | - <b>A</b> - : | 08 | I/O tag is off, VH must rise (last AIO transfer data read is on byte boundary) | No | | В | 10 | No | Loading of CCW | | , c | 18,11 | No response to TD for<br>AIO pointer initialization | No | | D | | No the second se | No | | E | 10 | VH did not fall after TD<br>fell for AIO pointer<br>initialization | CH pointer register<br>read | | F | 08 | I/O tag is off, VH must<br>rise (IOH end or AIO end<br>after data exchange) | Last AIO data read<br>(EOC or VB and M) | ### **Output X'7X' Register Bits** | | X'71'<br>Program Display<br>Register 1<br>(Note 3) | X'72'<br>Program Display<br>Register 2<br>(Note 4) | X'73'<br>Storage Protect<br>Address Exception | X'76'<br>Miscellaneous<br>Control | |----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|------------------------------------------------------------------| | 3<br>4<br>5<br>6 | Display reg 1.X.2<br>Display reg 1.X.3<br>Display reg 1.X.4<br>Display reg 1.X.5<br>Display reg 1.X.6<br>Display reg 1.X.7 | Display reg 2.X.3<br>Display reg 2.X.4<br>Display reg 2.X.5<br>Display reg 2.X.6 | SKA bit 1<br>SKA bit 2<br>SKA bit 3<br>SKA bit 4 | Ignored<br>Ignored<br>Ignored<br>Ignored<br>Ignored<br>Ignored | | 1<br>2<br>3<br>4<br>5<br>6 | Display reg 1.0.0<br>Display reg 1.0.1<br>Display reg 1.0.2<br>Display reg 1.0.3<br>Display reg 1.0.4<br>Display reg 1.0.5<br>Display reg 1.0.6<br>Display reg 1.0.7 | Display reg 2.0.1<br>Display reg 2.0.2<br>Display reg 2.0.3<br>Display reg 2.0.4<br>Display reg 2.0.5<br>Display reg 2.0.6 | SKA bit 7<br>SKA bit 8<br>SKA bit 9, UKA Bit 0<br>SKA bit 10, UKA Bit 1<br>UKA Bit 2<br>UKA Bit 3 | CCU Pgm Resp<br>Ignored<br>Ignored | | 1<br>2<br>3<br>4<br>5<br>6 | Display reg 1.1.0<br>Display reg 1.1.1<br>Display reg 1.1.2<br>Display reg 1.1.3<br>Display reg 1.1.4<br>Display reg 1.1.5<br>Display reg 1.1.6<br>Display reg 1.1.7 | Display reg 2.1.1<br>Display reg 2.1.2<br>Display reg 2.1.3<br>Display reg 2.1.4<br>Display reg 2.1.5<br>Display reg 2.1.6 | Enabled SP/AE Key definit. (Note 1) Key definit. (Note 1) Modify key value Key value 0 Key value 1 | Reserved Ignored Ignored Ignored Ignored Ignored Ignored Ignored | | X'7E'<br>Set Program<br>Interrupt Mask | X'7F'<br>Reset Program<br>Interrupt Mask | |-------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------| | Ignored<br>Ignored<br>Ignored<br>Ignored<br>Ignored<br>Ignored | Ignored<br>Ignored<br>Ignored<br>Ignored<br>Ignored<br>Ignored | | Ignored Ignored Ignored Ignored Ignored Ignored Ignored Ignored Ignored | Ignored Ignored Ignored Ignored Ignored Ignored Ignored Ignored Ignored | | Adap prog L1 req<br>Program L2 req<br>Program L3 req | Ignored Adap prog L1 req Program L2 req Program L3 req Program L4 req Prog. L5 execution Ignored | | | | X'77'<br>Miscellaneous<br>Control | X'79'<br>Utility | X'7A'<br>High/Low Resolution<br>Timer | |---------|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------| | Byte X, | Bit 2<br>3<br>4<br>5<br>6<br>7 | Ignored<br>Ignored<br>Ignored<br>Ignored<br>Ignored<br>Ignored | Ignored<br>Ignored<br>Ignored<br>Ignored<br>Ignored<br>Ignored | Ignored<br>Ignored<br>Ignored<br>Ignored<br>Ignored<br>Ignored | | Byte 0, | 1 | Reset IPL L1 Reset CCU hard checks Reset MOSS panel int req L3 Reset MOSS diag req L3 Reset MOSS SVC req L4 Reset MOSS SVC req L4 Reset PCI L2 | Set prog IPL req<br>Remote POWER OFF<br>Int prog L5, C+Z<br>Prog L5, C card<br>Prog L5, Z card | (Note 2) (Note 2) (Note 2) Ignored Ignored Ignored Ignored Ignored | | Byte 1, | 1<br>2<br>3<br>4<br>5<br>6 | Reset MOSS inop L1 Reset interrupt timer L3 Reset PCI L3 Reset MOSS L2 diag req Reset address comp L1 Reset soft checks Reset PCI L4 Reset SVC L4 | Ignored Ignored Set AIO stop mode Reset AIO stop mode Set bypass CCU check stop Set bypass CCU check stop Scope Sync. pulse 1 (Note 5) Scope Sync. pulse 2 (Note 5) | Ignored Ignored Ignored Ignored Ignored Ignored Ignored | ### Notes: | 1. | Bits<br>1.2 1.3 | | Meanings | |----|------------------|---|-----------------------------------------------------------| | | 0<br>0<br>1<br>1 | 0 | User key<br>Storage key<br>Exception key<br>Read-only key | - 2. Bit 0.0 = 0 display Bit 0.0 = 1 enables count Bit 0.1 = 0 means high resolution Bit 0.1 = 1 means low resolution Bit 0.2 = 0 selects timer Bit 0.2 = 1 selects utilization counter - 3. In the 3704/3705, program display register 1 is called 'display A' - 4. In the 3704/3705, program display register 2 is called 'display B' 5. Location for scoping: Top card connector (crossover) on the U2 (MIOC) Card of CCU board, pin YO6 for sync. pulse 1, and pin YO8 for sync. pulse 2. Voltage levels: - When active: OV (pulse width is 225ns) - When not active: + 3.2V Scope sync. pulse(s) will be active during an output X'79' when the appropriate bit is on; see also page 3-040. Chapter 10. Central Control Unit 10-240 ### Storage Protect/Address Exception (SP/AE) MAIN STORAGE PROTECTION STATES With the storage protect/address exception mechanism, a main storage position can be placed in any of the following states: - · Write free - Write and instruction fetch controlled - · Read only - Write/read forbidden The storage size changes with the customer needs. The figure below shows to which storage positions the storage protect/address exception states apply. | 0000<br>512K | Storage<br>always<br>present | Storage protection: • Write free • Write and instruction fetch controlled • Read only | |--------------|------------------------------------|---------------------------------------------------------------------------------------| | 768K | Optional<br>storage<br>present | | | 2048K | Optional<br>storage<br>Not present | Address<br>exception: | | 3072K | Optional<br>storage<br>Not present | • Write/read forbidden | | 4096K | Storage<br>never<br>present | • Write/read forbidden | SP/AE KEY TYPES The SP/AE mechanism needs four different keys to control all read/write operations in storage. Storage Protect Key (SPK) This key determines the key value for writing in a defined 2K-byte block of storage. User Key (UK) Every user is assigned a 3-bit register that holds the storage protect key it must use for writing in storage and fetching instructions for execution. There are 21 possible storage users, classified in two types: - The five CCU interrupt handlers (UKL1 to UKL5) - 16 other programs (UKPO to UKPF) - Read-Only Key (ROK) This key indicates whether a 2K-byte block of storage is in the read-only state. For example, machine configuration data is placed in such a storage block. Address Exception Key (AEK) This key indicates whether a 4K-byte block of storage is installed or not. SP/AE STORAGE The different keys are stored in a dedicated SP/AE storage located on the CTL2 card. Any entry to this storage (9 bits) holds the keys assigned to a 4K-byte block of main storage. #### SP/AE INSTRUCTIONS The CCU controls the SP/AE mechanism with the input X'73' and output X'73' instructions. - The output X'73' allows the modification or initialization of the SP/AE storage. It enables the SP/AE mechanism. - The input X'73' instruction reads out the last-set SPK from the SKDR or UKDR. #### ERROR HANDLING Address Exception Key The user tries to address a main storage position not installed. The address exception bit is set on in the SP/AE storage. If the address exception was originated by the CCU, it causes a level 1 interrupt to the CCU. If the address exception was originated by the MOSS, it causes a level 1 interrupt to the MOSS with the AE bit on in the CCU to MOSS status register. Read-Only Key The user tries to write into a read-only main storage position. The read-only key bit is on in the SP/AE storage. This causes a level 1 interrupt to the CCU with the hardware check biton. Further input X'7E', X'7D', or X'76' instructions indicate the reason for storage protection error. Storage Protect Key The user tries to write into a main storage position, but the user key does not match with the storage protection key. This causes a level 1 interrupt to MOSS with hardware check bit on. Further input X'7E', X'7D', or X'76' instructions indicate the reason for storage protection error. • User Key 000 MOSS has the user key 000. It allows reading and writing in any main storage position that is present in the controller. ### **CCU Timers** Two timers are available in the CCU. They are the 100-ms interval timer and the high/low resolution timer. ### 100-MS INTERVAL TIMER Every 100 ms, this timer requests a CCU level 3 interrupt. Output X'77', byte 1, bit 1 on is used to reset the timer interrupt. The 100-ms timer is used to: - Count real time in storage - Perform long timeouts - Perform supervisory functions on a cyclic basis ### HIGH/LOW RESOLUTION TIMER ### Timer Operation The high/low resolution timer does not raise any interrupts. It is driven by CCLK pulses (every 200 ns). Output X'7A' initializes the current timer value to X'00'; input X'7A' reads the current timer The timer may work in high resolution, with a bit advance at every 200-ns clock pulse; the maximum time value is then 838 The timer may also work in low resolution, with a bit advance every 819 us (overflow from the internal non-readable timer). The maximum time value is then 57.2 minutes. ### Cycle Counter Operation Output X'7A' with byte 0, bit 2 on causes the timer to count 'CCU busy cycles'. The CCU is considered to be busy except when it is in the wait state, or during MIOH/MIOHI operations. Chapter 10. Central Control Unit Section 2. Troubleshooting Guidelines # DC Voltages and Tolerances at Board Pin Level | Vdc | Vmin | Vmax | Ripple (max) | |-------------------|--------|--------|--------------| | -12.0 | -10.92 | -13.20 | 0.45V p-p | | -8.5 | -7.73 | -9.35 | 0.25V p-p | | -5.0 | -4.55 | -5.50 | 0.15V p-p | | -4.3 | -4.19 | -4.48 | 0.07V p-p | | -1.5 | -1.48 | -1.56 | 0.03V p-p | | +5.0<br>(Note 1) | +4.55 | +5.50 | 0.20V p-p | | +5.0 | +4.75 | +5.25 | 0.13V p-p | | +8.5 | +7.73 | +9.35 | 0.35V p-p | | +12.0 | +10.92 | +13.20 | 0.40V p-p | | +12.0<br>(Note 2) | +11.40 | +13.20 | 0.40V p-p | | +24.0 | +21.00 | +27.60 | 0.30V p-p | #### Notes 1. 02-PS7 only 2. 01-PS4 only ## CCU and Storage Troubleshooting Techniques (Part 1 of 2) The purpose of this section is to help in isolating failures in the CCU and storage areas. The following techniques are provided. See figure on this page: - (A) CCU isolation: disconnect IOC bus (see page 10-800) - (B) CCU isolation: disconnect storage (see page 10-800) See figure on facing page: - (C) CCU/storage clocking checks (see page 10-800) - (D) CCU storage refresh timing checks on board 01A-A1 (see page 10-810) - (E) Input X'70' scoping checks (see page 10-820) - (F) Storage control out tag: output X'74' (see page 10-825) - (G) CCU-to-storage bus scoping - Running the routine (see page 10-830) - Signal characteristics for the different modes (see page 10-831) - Read storage timing on board 01A-A1 (see page 10-832) - Read/modify/write storage timing on board 01A-A1 (see page 10-833) - (H) Storage signal routing (see page 10-840) - Pin/net list (see page 10-841) - (I) Unexpected CCU interrupt processing: RAC 8FB/8FE (see page 10-850) ## CCU and Storage Troubleshooting Techniques (Part 2 of 2) # CCU Isolation and Clocking Checks (A) (B) (C) CCU ISOLATION: DISCONNECT IOC BUS (A) The CCU may be isolated from all its adapters by disconnecting the entire IOC bus as follows: - Either unplug the CCU connector 01A-A2A3 (torque screwdriver required). - Or unplug the IOC bus cables on gate connector 01A-J1 and also the top connectors of RDV-1 (01A-A3A2) (no tools required, but do not disconnect cable from CCU), and plug terminator card on connector 01A-J1. WARNING: Special care must be taken when disrupting the IOC bus. A CA that has been disconnected from the IOC bus is not necessarily disabled from the host channel side. It is therefore necessary to reset the CA(s) of each board that has been disconnected from the IOC bus by jumpering between: 01A-A3A2M12 and ground on CLAB-1 or C2LB for the 3725 Model 2 01B-A2A2M12 and ground on CLAB-2 or C2LB2 for the 3725 Model 2 02C-A1X2M12 and ground on CAB The CCU diagnostics should now run error-free if there is no failure in the CCU and MMB boards. ### 3725/3726 Maintenance Information Manual 10-800 #### CCU ISOLATION: DISCONNECT STORAGE (B) The CCU storage may also be disconnected (see 3725/3726 MIM Part 2, 'CCU Replacement Procedure 3', Step 4). Proceed as follows: - 1. Unplug the BSMI card at 01A-A2H2 and the SCTL card at 01A-A1Q2. - 2. Install a jumper from 01A-A1Q2S07 to ground, and from 01A-A1Q2B12 to ground. If the CCU is not failing, running the CCU diagnostics will raise the first error in routine AGO1 (because this is the first routine to use the storage data and address buses). This routine tests the Z bus gating which includes gating storage data to the Z bus. The storage disconnection may be useful in case of a permanent interruption to the MOSS, since it allows isolation of the interrupt between CCU and main storage. #### Disconnecting the CCU Memory Cards In order to determine if some errors are due to the storage itself (MEM cards) or to its interconnection with the CCU, you can unplug all the MEM cards and select a specific routine (refer to MIM Part 2, "CCU Replacement Procedure X"); see also Note. #### Proceed as follows: - 1. Unplug all the MEM cards, then: - 2. If the CCU is not failing, the CCU diagnostic routine BJ23 (directly selected) will run error-free. In that case, a failure may be suspected on the MEM cards. The failing card may be isolated by plugging the MEM cards one by one while running BJ23 after each card plugging. If the CCU is failing, the CCU diagnostic routine BJ23 (directly selected) will detect an error and, in that case, the FRUs other than MEM cards may be suspected (they are given by the displayed RAC). MEM card removal may be useful for isolating the failing card in the event of a permanent pollution of the CCU-to-storage interconnection by a MEM card. #### CCU/STORAGE CLOCKING CHECKS (C) Six storage timings M1 through M6 generated by the CCLK card are sent to the SCTL card. Each of the timings M1 through M5 has an on/off duration of 100/100 ns. For M6, the duration is 125/75 ns. Delay between two successive M timings is 12.5 ns. <u>Note:</u> When you unplug the MEM cards, be careful not to mix the two types of MEM cards (128 Kbytes or 256 Kbytes) that may be present on the machine. ## CCU Storage Refresh Timing Checks (D) The 3725 uses a capacitive type of storage which must be refreshed every 2 ms. The following text provides scoping points and timing charts for the storage refresh operation. The scoping is performed on board 01A-A1. #### <u>Legend:</u> - +: between +3V and +5V - -: between OV and 0.5V #### <u>Notes:</u> - 1. Not scopable. - There is one scopable point for each refresh address bit on the 01A-A1Q2 card, as follows: | Bit | Location | |----------------------------|-------------------------------------------------------------| | 0<br>1<br>2<br>3<br>4<br>5 | Q2D04<br>Q2D06<br>Q2D09<br>Q2D11<br>Q2G07<br>Q2G09<br>Q2P02 | See the storage signal routing diagram on page 10-840 for the refresh bit scoping points on each storage card. Chapter 10. Central Control Unit 10-810 ### Input X'70' Scoping Checks (E) The Input X'70' register gives the storage size and MEM card type installed (see page 10-230): | Storage Size<br>(K bytes) | - Data Bus Byte 0 Bits<br>0 1 2 3 4 5 6 7 | |-------------------------------------------|-------------------------------------------------------| | 128<br>256<br>512<br>1024<br>2048<br>3072 | $ \begin{array}{cccccccccccccccccccccccccccccccccccc$ | | MEM Positions | 256K MEM cards | | MEM-1 through 8<br>MEM-9 through 12 | 1 - 1 | When the SCTL gets the '-Input 70' line from the CCU (A1ZEB06 to A1Q2B13), the Input X'70' is generated as shown in the figure below. It shows the pin locations of the '-Card Location' (1) and '-Card Inserted' (2) signals and how they generate the 'Storage Data Bus Byte 0' (3) signals. | Card | (1) | (2) | | (3) | Pins | |-------------------------------------------------------|-------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|--------------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------| | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11 | B2J07<br>C2J07<br>D2J07<br>E2J07<br>F2J07<br>G2J07<br>H2J07<br>J2J07<br>K2J07<br>M2J07<br>N2J07 | N/A<br>Q2J10<br>Q2J09<br>Q2J07<br>Q2D13<br>Q2D13<br>Q2M05<br>Q2P13<br>Q2D12<br>Q2D10<br>Q2D07<br>Q2D05 | ==> SCTL ==> | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | Q2/P2X23 P2<br>Q2/P2X25 P2G10<br>Q2/P2X26 P2G12<br>Q2/P2X27 P2G13<br>Q2/P2X28 P2M02<br>Q2/P2X30 P2M03<br>Q2/P2X31 P2M04<br>Q2/P2X32 P2M05 | #### Notes: - 1. The '-Card Location' and '-Card Inserted' signals are permanently plus (approximately +5V) when the memory card is not installed, and permanently minus (approximately ground) when the memory card is installed. For all other signals, looping gives a 400-ns pulse every 3 ms. - 2. For an Input X'70', no parity bit is generated for the data bus byte 0. 3725/3726 Maintenance Information Manual 10-820 ### Storage Control Out Tag: Output X'74' (F) The storage control out tag controls the ECC mechanism. #### ECC MODES The ECC mechanism may be set in the Disable, Enable, or Transparent mode. - ECC Disable Mode - This mode may be used to initialize the storage after a power on, or to read the $\underline{\text{real}}$ contents of storage. - ECC Enable Mode - This mode is the normal operational mode of the ECC mechanism. The ECC is enabled at power on time only after the entire storage has been scanned in the ECC Disable mode to align parity and ECC bits. - ECC Transparent Mode - This mode is for diagnostic purposes. It is used by the diagnostic routines to simulate single-bit and double-bit errors and to check that these errors are correctly handled by the ECC mechanism after it has been enabled. <u>Note:</u> The ECC single-bit error correction and the ECC double-bit error detection circuits are activated only when the ECC is enabled. #### DIAGNOSTIC FACILITIES The following diagnostic facilities are available with the SCTL and ECC cards at EC A04406 and later. They are used by the diagnostics, or the CE when running the manual routine BI04 (see page 10-830). #### Wrap-Up This facility checks the address path and some control lines to the SCTL. The addresses and control lines are displayed on the data bus byte 0. This display is selected via the data bus byte X as shown in the following table. The following control lines are displayed: | Control Line | Byte 0 | |-----------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------| | + Single-bit error - Input 70 + Byte select 1 + Byte select 0 + Byte select X + Byte select Y + SP write inhibit - Read (+ Write) | Bit 0<br>Bit 1<br>Bit 2<br>Bit 3<br>Bit 4<br>Bit 5<br>Bit 6<br>Bit 7 | #### Force Hard Errors This facility simulates single-bit or double-bit hard errors. One or two bit latches on the ECC card are forced to one or zero each time a memory card is read. These bits are X.7 and Y.7, as shown in the following table. #### Force Hardware Checkers This facility forces the three hardware checkers to their ON states, as shown in the following table. The "data/address parity" and "double-bit" checkers, when forced, are active without noticeable delay, while the "storage control" checker may become active as long as 6.6 ms after it has been forced. #### Force ECC-Only This facility allows "read" or "read/modify/write" operations with no memory card involved. The 36 latches (32 data plus 4 parity) are written and read by a normal write or read operation. The ECC card being transparent, the data bus shows during a read what was written during a write. #### Output X'74' Command Summary | Out X'74'<br>Command | Byte X<br>0 1 2 3 4 5 6 7 | Action on Storage | |----------------------------------------------|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------| | ECC enable<br>ECC disable<br>ECC transparent | 0 0<br>1 0<br>1 0 | ECC enable mode<br>ECC disable mode<br>ECC transparent mode | | Wrap-Up | 1 0 0 0 .<br>1 0 0 1 .<br>1 0 1 0 .<br>1 0 1 1 . | Address byte X<br>Address byte 0<br>Address byte 1<br>Control lines | | Force Hard<br>Errors | 1 1 0 0 .<br>1 1 0 1 .<br>1 1 1 0 .<br>1 1 1 1 . | Force single-bit (Y.7 off) Force single-bit (Y.7 on) Force double-bit (Y/X.7 off) Force double-bit (Y/X.7 on) | | Force<br>Hardware<br>Checkers | 0 0 0 1 .<br>0 0 1 0 .<br>0 0 1 1 . | Force data/addr parity checker<br>Force double-bit checker<br>Force storage control checker | | Force ECC only | 0100. | Read or read/modify/write<br>with no memory card involved | | ECC enable | 0000.00. | Normal operation | #### Notes: - 1. Bit X.4 is a validation bit. It must be ON to update the latches that memorize the status. - 2. Bit X.7 is not used. Chapter 10. Central Control Unit 10-825 ## CCU-to-Storage Bus Scoping (G) (Part 1 of 4) The CCU manual intervention routine BIO4 is designed to exercise the CCU to main storage data and control lines. This routine does not isolate an FRU, but allows looping with selected command, address, and data patterns for scoping. See pages 10-050 through 10-070 for a description of main storage. #### Running the Routine Proceed as follows: - 1. Select the routine BIO4. The message 'SELECT LINES TO SCOPE' is displayed. - 2. Reply with ``` 'Rxx01aaaaaadddd' = Read/Modify/Write (Notes 1 and 5) ``` = Read (Notes 1, 2, and 5) 'Rxx02aaaaaa' 'Rxx03' = Input X'70' = Storage control out tag (Output X'74') (Notes 4 and 6) 'Rxx04yy' = Storage control out tag (Output X'74') (Note 6) 'Rxx05uu' where xx is the request type: - 01 single run with error checking - 02 loop with error checking until an error is detected - 03 loop without error checking yy is the ECC sequence to be used: - 01 ECC disable - 02 ECC enable - 03 ECC transparent - 04 ECC disable, enable, disable 05 ECC disable, transparent, enable, disable - 06 ECC disable, enable, transparent, disable aaaaaa is the storage address to be used (read and read/modify/write only) dddd is the write data to be used for read/modify/write. uu is the byte X value to be used with the output X'74' (see Note 6). The table on page 10-825 gives the possible byte X configuration meanings. The validity of the address is verified. The data pattern is set onto the data bus according to the position of the address X'aaaaaa' with respect to the word and halfword boundaries, as follows: | В | oundary | Data is or | n bytes | Address Ending Digit | |---|----------------|----------------|---------|----------------------| | | ord<br>alfword | Y and<br>0 and | | 0-4-8-C<br>2-6-A-E | All other combinations cause the messages 'INVALID REQUEST' and 'PRESS SEND' to be displayed. Pressing SEND causes the 'SELECT LINES TO SCOPE' message to be redisplayed. 3. Looping continues until the ATTN key is pressed; the 'BREAK RECEIVED' message is then displayed. Typing G now returns to display the first request, C cancels the routine, and A aborts it. #### Notes: - 1. ECC is enabled for read and read/modify/write requests. The ECC can be put in disable or transparent mode via R010401 or R010403 requests. - 2. Data read from storage with read request may be chosen by using a single read/modify/write prior to loop on read - 3. If error checking is requested and an error is detected, RAC = 89F is displayed. - 4. If the Storage Control Out Tag function is selected, there are two restrictions on the request type (xx) because error checking is not possible: - a. xx = 01 no error checking is done after a single run. - b. xx = 02 is not available. - 5. During a read/modify/write operation, both data and storage error conditions are checked by the program when xx = 01 or 02. During read operations, the data is not checked, only the storage error conditions. If the checkers are in error, the ERC = B1040701, and ERRBIT contains the value read by the Input X'7D' instruction (see page 10-230 for the bits of the Input X'7x' instructions). 6. Rxx04yy and Rxx05uu are mutually exclusive. The first one applies to ECC cards prior to EC A04406, the second one to ECC cards at EC A04406 or later. Using the wrong reply leads to an "invalid input" message. > 10-830 Chapter 10. Central Control Unit ## CCU-to-Storage Bus Scoping (G) (Part 2 of 4) $\underline{\text{Note:}}$ The information on this page does not apply to machines with an ECC card at EC A04406 or later. SIGNAL CHARACTERISTICS FOR THE DIFFERENT MODES #### R030401, R030402, and R030403 | Signal Name | Pin | Disable Mode<br>(R030401) | Enable Mode<br>(R030402) | Transp. Mode<br>(R030403) | | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|------------------------------------------------------------------------|----------------------------------------------------------------------------------|-------------------------------------------------------------------------------|--|--|--| | | 01A<br>-A1 | Period Length<br>ms ns | Period Length<br>ms ns | Period Length<br>ms ns | | | | | -Storage ctrl tag from BSMI -Mem data bus byte X bit 2 -Mem data bus byte X bit 3 -Mem data bus byte X bit 4 -ECC disable -ECC transparent -Write ECC -ECC disable to ECC -ECC transparency to ECC | P2G02<br>P2G03<br>P2G04 | 3 50-200 (Not used) 3 50-200 3 400-800 (Not used) 3 400-800 Must be ON | 3 600 (Not used) (Not used) 3 50-200 (Not used) (Not used) 3 400-800 Must be OFF | 3 600 (Not used) 3 50-200 3 50-200 (Not used) 3 400-800 3 400-800 Must be OFF | | | | Note: For an Output X'74', no parity bit is generated for the data bus. On other selections, the waveforms are as follows: #### R030404 ### 3725/3726 Maintenance Information Manual 10-83 #### R030405 #### R030406 ## CCU-to-Storage Bus Scoping (G) (Part 3 of 4) #### Read Storage Timing on Board 01A-A1 #### Legend: - +: between +3V and +5V - -: between OV and 0.5V #### Notes: - 1. Not scopable. - There is a scopable point for each CNTL Store Sel (-Card Select) on the 01A-A1Q2 card, as follows: | Card | Location | |------------------------------------------------|----------------------------------------------------------------------------------------------------------| | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9 | Q2M10<br>Q2M12<br>Q2P06<br>Q2S13<br>Q2S12<br>Q2S10<br>Q2P11<br>Q2P12<br>Q2M02<br>Q2M02<br>Q2G12<br>Q2G10 | | 11 | Q2G08 | See the storage signal routing diagram on page 10-840 for other scoping points on this board. - 3. Data from storage. - 4. Data from ECC. - 5. There may be a delay of up to 30 ns between the clock triggering the signal, and the signal itself. - 6. If a double-bit error is detected in normal read. Chapter 10. Central Control Unit 10-832 ### CCU-to-Storage Bus Scoping (G) (Part 4 of 4) #### Read/Modify/Write Storage Timing on Board 01A-A1 ### Legend: 3725/3726 Maintenance Information Manual 10-833 #### Notes: - 1. Not scopable. - There is a scopable point for each CNTL Store Sel (-Card Select) on the 01A-A1Q2 card, as follows: | Card | Location | |------|----------| | 0 | Q2M10 | | 1 | Q2M12 | | 2 | Q2P06 | | 3 4 | Q2S13 | | 4 | Q2S12 | | . 5 | Q2510 | | 6 | Q2P11 | | 7 | Q2P12 | | 8 | Q2M02 | | 9 | Q2G12 | | 10 | Q2G10 | | 11 | Q2G08 | See the storage signal routing diagram on page 10-840 for other scoping points on this board. 5. There is a scopable point for the data out gate (DOG) for each selected byte and parity, as follows: | Selected byte | DOG BSM pin | DOG ECC pin | |---------------|-------------|-------------| | Y | Q2B03 | P2W23 | | X | Q2B04 | P2W24 | | 0 | Q2B05 | P2W25 | | 1 | Q2B07 | P2W26 | | P | Q2B08 | P2W27 | See the storage signal routing diagram on page 10-840 for other scoping points on this board. - 4. Data from CCU to check parity. - Data from storage card (old bytes). - 6. New data to be stored (40 bits) after ECC computation. - There may be a delay of up to 30 ns between the clock triggering signal, and the signal itself. <sup>+:</sup> between +3V and +5V <sup>-:</sup> between 0V and 0.5V # Storage Signal Routing (H) (Part 1 of 2) All points are on the OlA-Al board. In the diagrams which follow, the symbols have the following meaning: - # = Board connector pin I = Card input signal pin O = Card output signal pin # Storage Signal Routing (H) (Part 2 of 2) ### Pin/Net List | | | r | иЕМ-1 | -2 | -3 | - 4 | - 5 | -6 | -7 | - 8 | -9 | -10 | -11 | -12 | ECC | SCTL | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|-------------------------------------------------------------|----------------------------|----------------------------|----------------------------|-------------------------------|----------------------------|--------|------------------|--------------------------------------|------------------|--------------------------------------|----------------------------|----------------------------|----------------------------|--------------------------------------|---|-------------|---| | SIGNAL NAME | NET NAME | A | В | С | ם | E | F | G | н | , | K | L | н | N | Р | 9 | U | 11 | x | | | | | | | | | | | | | | | | | O 2Y33 | 7 2733 | | | | | BIT PI (FROM ECC CAPD<br>BYTE SELECT FROM BSMI | SEC+BITP1 | | | | | | | | | | | | # 6004 | | | I 5803 | | Ш | | | STATE SECTION AND SOLIZ | \$EK+5850 Y | | | | | | | | | | | | # 6D04<br># 6E02<br># 6C02 | | | I 5802<br>I 5804<br>I 5805 | | П | | | +CHK/RST P1 (FROM ECC CARD) | SEK+SESO 01<br>SEC+CHKP1 | | | | | | | | | | | | | | O 2Y22 | 1 1 | 1 | Ш | | | -DOG BSMI PARITY BITS | \$FA-DOGPO | · | | | | | | | | | | | | # 6D04 | | 0 2808 | | 11 | | | -DOG BYTE X BSHI | \$FA-DOGXO | | | | | | | | | | | | | # 6E04 | | | | Ш | | | -DOG BYTE Y BSHI | SFA-DOGYO | | | | | | | | | | | | | # 6E02 | | 0 2803 | | | | | -DOG BYTE 0 BSHI<br>-DOG BYTE 1 BSHI | SFA-DOGOO<br>SFA-DOGIO | | | | | | | | | | | | | | # 6C04<br># 6A02 | 1 | | Ш | | | -DOS ECC BYTE X | SFA-ECCXO | | | | | | | | | | | | | | I 2H24 | | | | | | -DOG ECC BYTE Y | SFA-ECCYO | | | | | | | | | | | | | | I 2M23 | | | | | | -DOG ECC BYTE 0 | SFA-ECCCO | -, | | | | | | | | | | | | | I 2W25 | 1 | 1 | | | | -DOG ECC BYTE 1 | SFA-ECC10 | | | | | | | | | | | | | | I 2H26<br>I 2H27 | | | | | | -DOG ECC PARITY<br>+DOG MEMORY | SFA-ECCPO<br>SFA+DOGO | | I 3004 | I 3004 | I 3004 | I 3D04 | I 3D04 | I 3004 | I 3004 | I 3D04 | | I 3004 | | | | 0 3004 | | | | | ECC DISABLE | SEC+BITX2 | | | | | | | | | | | | | | O 2H31 | I 2H31 | | | | | -ECC DISABLE(TO ECC CARD) | \$FA-DISO | | | | | | | | | | | | | | I 2W29 | O 2H29 | | Ш | | | -ECC TRANSPARENCY TO ECC CARD | | | | | | | | | | | | | | | I 2W30 | 1 1 | | 11 | | | ECC TRANSPARENT | SEC+BITX3 | | | | | | | | | | | | | | O 2432 | | | 11 | | | +F (FROM ECC CARD)<br>+G (FROM ECC CARD) | \$EC+FO<br>\$EC+GO | | | | | | | | | | | | | | | | | Ш | | | +H (FROM ECC CARD) | SEC+HO | | | | | | | | | | | | | | O 2Y25 | 1 2Y25 | | Ш | | | -INPUT 70 | SEK-IN70 | | | | | | | | | | | | | # 6A04 | | I 2813 | | $\parallel$ | | | MEMA ADDRESS BIT FROM BSMI | SEK-MEMADOD<br>SEK-MEMADOD | # 3006<br># 3006<br># 3006<br># 30005<br># 30003<br># 30002 | I 4005 | I 4005 | I 4005<br>I 3006 | I 4005<br>I 3006 | I 4005<br>I 3006<br>I 4004 | I 4005 | I 4005 | I 4005 | I 4005 | I 4005<br>I 3006<br>I 4004 | I 4005<br>I 3006 | I 4005 | | 1 4804 | | Ш | | | | \$EK-HEMA002<br>\$EK-HEMA003<br>\$EK-HEMA004<br>\$EK-HEMA005 | # 3006<br># 3605 | 1 4004<br>1 4004<br>1 4004 | I 4004<br>I 3002<br>I 4804 | I 4004<br>I 3003<br>I 4604 | 1 30004<br>1 30004<br>1 30004 | 11 3002 | 1 3002 | 1 3004 | 1 3002 | 1 3002 | | I 4004<br>I 3002<br>I 4804 | I 4004<br>I 3002<br>I 4604 | | I 4004<br>I 3604<br>I 3012 | ļ | $\parallel$ | | | | SEK-HEHADOS | # 3E04<br># 3003 | 1 3E04<br>1 4B03 | 1 3B04 | I 3804 | 1 4503 | 1 4804<br>1 3834<br>1 4603 | I 3804 | 1 4804<br>1 4803 | I 4804<br>I 3804<br>I 4803<br>I 3012 | I 3804<br>I 4603 | 1 4804<br>1 3804<br>1 4803<br>1 3012 | I 4804<br>I 3804<br>I 4803 | I 3804 | | 1 4803 | | | | | | | # 3002 | | 1 3012 | 1 3012 | 1 3012 | 1 3012 | 1 3012 | 1 3012 | 1 3012 | 1 3012 | 1 3012 | 1 3012 | I 3012 | | I 3005 | | Ш | | | MEMORY CARD | SFA-MEMO100<br>SFA-MEMO101<br>SFA-MEMO102 | | 0 3007 | 0 3007 | 0 3007 | | | | | | | | | | | 1 3010<br>1 3007<br>1 3007<br>1 2013 | | 11 | | | | \$FA-HEHO103<br>\$FA-HEHO104<br>\$FA-HEHO105 | | | | | 0 3007 | 0 3007 | | | | | | | | | 1 3007 | 1 | 11 | | | | \$FA-HEHO105<br>\$FA-HEHO106<br>\$FA-HEHO107 | | | | | | | 0 3007 | | | | | | | | I 4013 | | | | | | \$FA-MEMO108<br>\$FA-MEMO109 | | | | | | | | | | 0 3007 | 0 3007 | | | | 1 2010 | | 11 | | | • | SFA-HEHOLLO | | | | | | | | | | | | 0 3007 | 0 3007 | | I 2007 | ( | II | | | -HEHORY CARDS CHTL STORE SEL | SFA-SELO 00<br>SFA-SELO 01 | | 1 4012 | II 4012 | | | | | | | | | | | | 0 4017 | | Ш | | | | \$FA-SELO 02<br>\$FA-SELO 03<br>\$FA-SELO 04 | | | | I 4012 | I 4012 | 1 4012 | | | | | | | | | 0 5810<br>0 5812<br>0 5813 | | Ш | | | | SFA-SELO 05 | | | | | | 1 4012 | I 4012 | 1 4012 | 7 (013 | | | | | | 0 4036<br>0 4812<br>0 4510 | | Ш | | | | SFA-SELO 07 | | | | | | | | | 1 4012 | I 4D12 | 1 4012 | | | | 0 4602 | | | | | | SFA-SELO 10<br>SFA-SELO 10<br>SFA-SELO 11 | | | | | | | | | | | | 1 4012 | I 4012 | | 8 3818 | | Ш | | | MEMORY DATA BUS BIT PA | SEC-PAO | | 0 2013 | 0 2013 | 0 2013 | 0 2013 | 0 2013 | 0 2013 | 0 2013 | 0 2013 | 0 2013 | 0 2013 | 0 2013 | 0 2013 | I 5010<br>0 5809 | | | $\parallel$ | | | | | | | | | 0.7007 | 0 7007 | 0.7207 | 0.7007 | 0 3203 | 0.3503 | 0 3803 | 0 3803 | <br> | 7 5011 | I 2Y29 | 1 | $\parallel$ | | | HEMORY DATA BUS BIT PB | SEC-PB0 | | 0 3803 | 0 3503 | 0 3803 | 0 3803 | 0 3803 | 0 3803 | 0 3603 | 0 3303 | 0 3603 | | | | 0 58101 | I 2Y30 | | | | | MEMORY DATA BUS BIT PC | SEC-PCO | | 0 5013 | 0 5013 | 0 5013 | 0 5013 | 0 5013 | 0 5013 | 0 5013 | 0 5013 | 0 5013 | 0 5013 | 0 5013 | 0 5013 | I 5012 | . 1 | - | $\parallel$ | | | | | | | | | | | | | | | | | | | I 2Y31 | İ | Ш | | | HEHORY DATA BUS BIT PD | \$EC-PD0 | | 0 5813 | 0 5813 | 0 5813 | 0 5813 | 0 5813 | 0 5813 | 0 5813 | 0 5813 | 0 5813 | 0 5813 | 0 5813 | 0 5813 | 1 5013<br>0 5813<br>0 2732 | I 2Y32 | | 11 | | | - MEMORY DATA BUS BYTE X | SEK-BYTXO P | # 25C8 | O 2B07 | O 2807 | O 2B07 | O 2B07 | 0 2807 | 0 2507 | 0 2507 | 0 2807 | 0 2807 | 0 2807 | 0 2807 | 0 2807 | T 5006 | | | $\parallel$ | | | אוניוסגי שאיא שטט פייב | SEK-BYTX000 | # 2013 | 0 2012 | 0 2012 | 0 2012 | O 2D12 | 0 2012 | 0 2012 | 0 2012 | 0 2012 | 0 2012 | 0 2012 | 0 2012 | 0 2012 | 0 5005<br>1 2012<br>0 2612 | . 1 | | П | | | | SEK-BYTXCOL | # 2912 | 0 2810 | O 2810 | O 2810 | O 2B10 | 0 2810 | O 2B10 | 0 2810 | 0 2810 | 0 2810 | 0 2810 | O 2B10 | 0 2810 | 1 2013 | | | 11 | | | | SEK-BYTX002<br>SEK-BYTX003 | # 2B13 | 0 2612 | 0 2812 | 0 2812 | 0 2812 | 0 2612 | 0 2612 | 0 2812 | 0 2812 | 0 2B12 | 0 2812 | 0 2812 | 0 2812 | 0 3002 | . | | Ш | | | | SEK-BYTX003<br>SEK-BYTX004 | # 2011 | 0 2011 | 0 2809 | 0 2011 | 0 2809 | 0 2809 | 0 2011 | 0 2809 | 0 2609 | 0 2809 | 0 2809 | 0 2809 | O 2B09 | 0 3603 | . 1 | | Ш | | | | SEK-BYTX005 | 8 2D10 | 0 2010 | 0 2010 | 0 2010 | O 2D10 | 0 2010 | 0 2010 | 0 2010 | 0 2010 | 0 2010 | 0 2010 | 0 2010 | 0 2010 | 0 3804<br>1 3006 | . | | Ш | | | | SEK-BYTX006 | # 2E09 | 0 2838 | 0 2005 | 0 2808 | 0 2603 | 0 2809 | 0 2B08 | 0 2803 | 0 2503 | 0 2806 | 8033 C | 0 2503 | 0 2008 | 1 3007<br>0 3607 | . 1 | | Ш | | | | SEK-BYTX007 | | | | | | | | | | | | | | 0 3508 | | | | | | HEHORY DATA, BUS BYTE Y | SEK-BYTYO P | # 2802 | 0 2802 | 0 2802 | 0 2802 | 0 2802 | 0 2802 | 0 2802 | 0 2802 | 0 2802 | 0 2802 | 0 2802 | 0 2802 | 0 2802 | I 5005 | | 1 | | | | | SEK-BYTY000 | 8 2D07 | 0 2007 | 0 2007 | 0 2007 | 0 2007 | 0 2007 | 0 2007 | 0 2007 | 0 2007 | 0 2007 | 0 2007 | 0 2007 | 0 2007 | 0 5005<br>1 5005 | <u> </u> | 1 | | | | | SEK-BYTYOOL<br>SEK-BYTYOOZ | # 2B06 | 0 2005 | 0 2805 | 0 2805 | 0 2805 | 0 2005 | 0 2005 | 0 2805 | 0 2004 | 0 2004 | 0 2005 | 0 5004 | 0 2006 | \$ 2803<br>2003 | . 1 | | | | | | SEK-BYTYOOZ<br>SEK-BYTYOOZ | # 2006 | 0 2604 | 0 2804 | 0 2804 | 0 2804 | 0 2834 | 0 2204 | 0 2504 | 0 2634 | 0 2804 | 0 2604 | 0 2604 | 0 2604 | 0 2504 | , | | | | | $(x_{ij}, x_{ij}) = (x_{ij}, x_{ij}) + x_$ | SEK-BYTYOO4 | # 2005 | 0 2005 | 0 2005 | 0 2005 | O 2D05 | 0 2005 | 0 2005 | 0 2005 | 0 2005 | 0 2005 | 0 2005 | 0 2005 | 0 2005 | 1 2007 | | | | | | | | | | | | 0 2003 | 0 2001 | 0 2203 | 0 2003 | 0 2003 | n anna | 0 2503 | 0 2003 | rage of | 1 2009<br>0 2809 | | | | | | | SEX-BYTYOOS<br>SEX-BYTYOO6<br>SEK-BYTYOO7 | <b>\$</b> 2003 | 0 2004 | 0 2004 | 0 2004 | 0 2004 | 0 2004 | 0 2D04 | 0 2004 | 0 2004 | 0 2004 | 0 2004 | 0 2002 | 0 2004 | 0 2009<br>0 2009 | . 1 | | $\parallel$ | | | | SEK-BYTYOO7 | # 5D05 | 0 2002 | O SDOS | 0 2005 | 0 2002 | 2002 | 0 2002 | 0 2002 | 2002 | | | 2-5005 | | 9 5819 | 1 | 1 | 11 | | #### Legend ### 3725/3726 Maintenance Information Manual 10-841 | | | | MEM-1 | l -2 | -3 | - 4 | - 5 | - 6 | - 7 | - 8 | - 9 | _ 10 | _ 11 | _ 12 | ECC | COTI | | | | |--------------------------------------------------------------|----------------------------------------------|----------------|--------|------------------|--------|------------------|--------|--------|--------|-------------------|--------|----------------------------|------------------|-------------|----------------------------|------------------|--------|-----------|------| | SIGNAL NAME | NET NAME | A | В | l c | D | E | F | 6 | Н | ر ا | K | | H | - 12<br> N | " | SCIL | ; | 11 × - | 1 | | MEMORY DATA BUS BYTE 0 | \$EK-BYTOO P | <b>8</b> 5808 | 0 5807 | 0 5807 | 0 5807 | 0 5807 | 0 5807 | 0 5807 | 0 5807 | 0 5807 | 0 5807 | 0 5807 | 0 5807 | 0 5807 | I 5007 | Ì | 11 | <b> </b> | | | | \$EK-BYT0000<br>\$EK-BYT0001 | | | 1 | | 1 | | 1 | | | | 1 | 1 | 1 | 10 3004 | | ll | | | | | | | | | | | | | | | | | | | 10 3810 | 0 2704 | | | | | | SEK-BYTOOO2 | | | | | | | | | | | | | | 1 3012<br>0 3812<br>1 2705 | 0 2105 | | | l | | | \$EK-BYT0003 | | | | | | | | | 0 5011 | | | | | 0 3813 | 0 2706 | | | | | | SEK-BYT0004 | | | | | | | | | 0 5809 | | 0 5809 | | | 10 4802 | 0 2107 | | | | | | SEK-BYTOOOS | | | | | | | | | | | | | | 1 2109 | 0 2709 | | | | | | SEK-BYT0006 | | | | | | | | | | | | | | 10 4E04 | 0 2710 | | | | | | SEK-BYT0007 | # 5009 | 0 5009 | 0 5009 | 0 5009 | 0 5009 | 0 5009 | 0 5009 | 0 5009 | 0 5009 | 0 5009 | 0 5009 | 0 5009 | 0 5309 | 1 4005<br>0 4605<br>1 2711 | 0 2711 | | ' ' | | | MEMORY DATA BUS BYTE 1 | SEK-BYTIO P | | | | | | | | | | | | | | 10 5808 | | | | | | | SEK-BYT1000<br>SEK-BYT1001 | | | | | | | | 1 | 0 5007<br>0 5E-05 | | 0 5805 | 0 5007<br>0 5805 | | 0 4807<br>1 4009 | | | | | | | \$EK-BYT1002 | | | | | | | | | | | | 0 5006 | | 0 4803<br>1 4010<br>0 4809 | | | | | | | \$EK-BYT1003<br>\$EK-BYT1004 | | | | | | | | | 0 5005 | | | 0 5505 | 0 5804 | 4 4B 12 | | | | | | | \$EK-BYT1005 | <b>\$</b> 5804 | 0 5B03 | 0 5603 | 0 5863 | 0 5803 | 0 5803 | 0 5603 | 0 5803 | 0 5803 | 0 5803 | | 0 5303 | | 0 4812<br>1 4013 | l | | | İ | | | \$EK-BYT1006<br>\$EK-BYT1007 | • | | 0 5004<br>0 5002 | | | | | | 0 5002 | | | 0 5004 | | 0 5502<br>0 5502 | | | | | | н | SED-CAROL | | | | | | 2.2555 | | 2.2233 | | # 6A04 | | | | 0 5603 | I 5002 | | | | | H2 | SED-CAROZ | | | | | | | | | | # 6A02 | | | | | I 5004 | | | | | H3 | SED-CARO3 | | | | | | | | | # 6E04 | | | | | | I 5005 | | | | | M4<br>M5 | SED-CAROS | | | | | | | | | # 6D02 | | | | | | I 5D06 | | | | | H6 | SED-CARO6 | | | | | | | | | # 6C04 | | | | | | 1 5009 | | | i . | | -PAR CHK/+PAR GEN TO ECC CARD<br>-RD/+WRT | SFA-PARO<br>SEK+SRHO | | | | | | | | | | # 6B02 | | | | I 2W28 | 0 2W28 | | | | | -READ MODE | SFA-READO | # 3013 | | | | | | | | | | | | | | 0 5013 | | | | | +READ - WRITE TO HEHORY CARD | SFA-RHO | | , , | | | | | | | I 4013<br>I 3812 | , | | 1 | 1 | | 0 4813 | | | | | *REFRESH ADDRESS BITS 0 TO 6 | SEK-REFACCO | | | | | | | | I 4002 | | I 4002 | | I 4002 | I 4002 | | 0 2002<br>0 2002 | | | | | | SEK-REFACOL | | I 4D02 | | | I 4002 | | | I 3810 | | 1 3810 | | I 3810 | | | 0 2003 | | | | | | \$EK-REFA002 | | | | | I 3910<br>I 4802 | | | I 4802 | | I 4E02 | I 4802 | I 4002 | I 3810 | | 1 2×2÷ | | | | | | \$EK-REFA003 | | | | | | | | I 3309 | | 1 3009 | | I 3009 | I 3609 | | 0 2505 | | | | | | SEK-REFA004 | | 1 3809 | | | I 3809 | | | | | I 4805 | | I 4805 | I 4805 | | 0 2X06 | | | | | | SEK-REFACOS<br>SEK-REFACO6 | | I 4805 | | | I 4805 | | | I 4605 | | | I 3807 | | I 3807 | | 0 2X07 | | | | | | PEN-REFAUUD | | | | | 1 3607 | | | | | | | | | | 1 2×2 3 | | | | | *REFRESH IN PROGRESS TO BSMI | SFA+REFO | | | | | | 7 7011 | 7 7011 | 7 3011 | 7 3011 | | 1 | # 6804 | | | 0 2002 | | | | | -REFRESH TO MEMORY CARD<br>+SAMPLE DATA ECC | SFA-REFO<br>SFA+SAMO | | 1 3011 | | | | | 1 3011 | | I 3011 | | | | | I 5M55 | | 1 1 | | | | SCTL ADDRESS BIT FROM BSMI | SEK-SCTLOOD<br>SEK-SCTLOOD | | | ===== | | | | | | | | # 6003<br># 6004 | | | | 1 4509<br>1 4509 | | | | | | SEK-SCTLOOZ<br>SEK-SCTLOOZ<br>SEK-SCTLOO4 | # 3812 | I 3009 | I 3D09 | I 3009 | 1 3009 | I 3009 | 1 3009 | I 3D09 | I 3009 | I 3009 | # 6004<br># 6802<br>I 3009 | I 3009 | I 3D09 | | 1 3803 | | 1. | | | | \$FK-SCIL005<br>\$EK-SCIL006<br>\$FK-SCIL007 | | | | | 1 | | | | | # 6E04 | # 6A02 | | | | 1 4007<br>1 4007 | 1 | | - 10 | | | SEK-SCTLOOD<br>SEK-SCTLOOD | | | | | | | | | | # 6004 | | | | | | | 1 1 | | | +SP WRITE INHIBIT FROM BSHI -STG CHTL OUTPUT TAG FROM BSHI | SEK+HINO | | | | | | | | | | | | | | | 1 | | 1 1 | | | +STG 60 | \$EK+STG00 | | | | | | | | | | # 6804 | | | | | I 5809 | | 1 1 | | | +STG GRANT | | # 3B02 | | | | | | | | | | | | . 4004 | l l | 0 2867 | | | | | +STOR DATA ADDR PAR ERROR TO C +STORAGE CONTROL ERROR TO CCU | | | | | | | | | | | | | 1 | # 6002 | | 0 2812 | | | | | TIE DOWN | \$LL-TIEDH | | | | | | | | | | | | | - 1 | 1 2Y28 | i | | | | | TIE UP HRITE ECC | SEC+DITX4 | | | | | | | | | | | | | | I 2Y27 | 1 | | | | | -15.253 US PULSE | SEX-TINE1 | | | | | | | | | | : | | | | | | # 6C04 | 0 4 1 0 4 | | | +2 BITS ERROR | \$EC+28110 | | | | | | | | | | | | | | 0 2726 | 1 | | | : | | -2 BITS STG ERROR TO CCU | SFC-TESEO | | | | | | | | | | | | # 6E04 | | | 0 5803 | !! | - | | | ** | | | | · | • | | Ť | | · | • • • | | . • | | | | | | | | <sup>+</sup>: between + 3V and + 5 <sup>- :</sup> between OV and 0.5V ## Unexpected CCU Interrupt Processing (I) An unexpected Level 1 or Level 4 interrupt occurred while running the CCU diagnostics. - RAC 8FB indicates that one or more bits in Input X'7E' or X'76' were related to the IOC bus. - RAC 8FE indicates that one or more bits in Input X'7D', X'7E', or X'76', or in MOSS status registers A, B, and C was set. #### Proceed as follows: - 1. Take a MOSS dump. - The address X'D80E' contains the address (2 bytes) which points to a group of 9 bytes containing the values of the Input X'7D', X'7E', and X'76' registers (2 bytes per register), and the CCU-to-MOSS status A, B, and C registers (1 byte per register). - 3. Use the following tables to change the most probably-failing FRUs: #### Input X'7D' | Byte | Bit | | Suspected FRUs (in order) | | | | | | | | | |------|---------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|-------------------------------------|-----------------------------|------------------------------|----------------------|------|--| | 0 | 012345 | CTL1<br>MIOC<br>MIOC<br>MEMN<br>SCTL | CTL2<br>CTL2<br>BTAC<br>ECC<br>CTL2 | BSMI<br>CTL1<br>DFLN<br>SCTL<br>DFL4 | SCTL<br>SCTL<br>SCTL<br>CTL2<br>BSMI | ECC<br>ECC<br>CTL2<br>BSMI<br>CCLK | DFLN<br>DFLN<br>MEMN | MIOC<br>BSMI<br>DFL5 | DFL4<br>DFL4<br>CTL1 | BTAC | | | | 6 7 | BSMI<br>CTL2 | SCTL<br>DFLN | CTL2<br>DFL4 | ECC<br>DFL5 | DFLN<br>CTL1 | DFL4<br>BSMI | CTL1<br>SCTL | MIOC<br>MIOC | | | | 1 | 0 1 2 3 4 5 6 | DFL4<br>DFL5<br>DFL4<br>DFL4<br>CTL1<br>DFL4 | CTL1<br>CTL1<br>CTL1<br>CTL1<br>CTL2<br>CTL2 | DFLN<br>CTL2<br>CTL2<br>DFLN<br>DFLN<br>CTL1 | DFL5<br>DFLN<br>DFLN<br>DFL5<br>DFL5<br>BSMI | CTL2<br>DFL4<br>CTL2<br>BTAC<br>ECC | MIOC<br>ECC<br>DFL4<br>SCTL | BTAC<br>SCTL<br>MIOC<br>DFLN | BSMI<br>BTAC | MIOC | | | ı | 7 | DFL5<br>DFL5 | MIOC<br>CTL1 | CTL2 | DFLN | DFL4 | | | | | | #### Input X'7E' | Byte | Bit | | Suspected FRUs (in order) | | | | | | | | |------|--------------------------------------|------------------------------------------------------|------------------------------------------------------|----------------------------------------------|----------------------------------------------|--------------------------------------|--------------------------------------|-----|------|--| | 0 | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | MIOC<br>MIOC<br>MIOC<br>DFL5 | CTL1<br>CTL1<br>MIOC | DFL4<br>DFL4<br>CTL2 | DFLN<br>DFLN<br>CTL1 | CTL2<br>CTL2<br>BTAC | SCTL<br>DFLN | ECC | BTAC | | | 1 | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | BTAC<br>CTL1<br>CTL1<br>CTL1<br>CTL1<br>DFL5<br>BTAC | MIOC<br>CTL2<br>CTL2<br>CTL2<br>CTL2<br>MIOC<br>MIOC | CTL2<br>MIOC<br>MIOC<br>MIOC<br>CTL2<br>CTL2 | DFLN<br>BSMI<br>BSMI<br>BSMI<br>CTL1<br>DFLN | DFLN<br>DFLN<br>DFLN<br>DFLN<br>BTAC | SCTL<br>SCTL<br>DFL5<br>SCTL<br>DFLN | | | | #### Input X'76' | Byte | Bit | | Suspected FRUs (in order) | | | | | | | | | |------|--------------------------------------|------------------------------------------------------|------------------------------------------------------|--------------|--------------|------|------|--|--|--|--| | 0 | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | DFL5<br>DFL5<br>DFL5<br>DFL5<br>DFL5<br>DFL5<br>DFL5 | DFLN<br>DFLN<br>DFLN<br>DFLN<br>DFLN<br>DFLN<br>MIOC | CTL1<br>CTL1 | CTL2<br>CTL2 | BTAC | DFLN | | | | | | 1 | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | DFL5<br>DFL5<br>DFL5<br>DFL5<br>DFL5<br>DFL5<br>DFL5 | DFLN<br>DFLN<br>DFLN<br>DFLN<br>DFLN<br>MIOC | CTL1<br>CTL1 | CTL2<br>CTL2 | BTAC | DFLN | | | | | #### CCU-to-MOSS Status A Register (CMSA) | Bit | Suspected FRUs (in order) | | | | | | | | |----------|--------------------------------------|------|------|------|--|--|--|--| | 01234567 | MIOC<br>MIOC<br>MIOC<br>CTL2<br>MIOC | CCLK | CTL1 | MIOC | | | | | #### CCU-to-MOSS Status B Register (CMSB) | Bit | Suspec | cted | FRU | 5 | (in | order) | |--------------------------------------|----------------------|------|-----|---|-----|--------| | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | MIOC<br>MIOC<br>MIOC | | | | | | #### CCU-to-MOSS Status C Register (CMSC) | Bit | Suspe | cted | FRU | Js | (in | order) | |--------------------------------------|----------------------------------------------|------|-----|----|-----|--------| | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | MIOC<br>MIOC<br>MIOC<br>MIOC<br>MIOC<br>MIOC | | | | | | # Contents | HAPTER 11. IOC BUS AND REDRIVE | | Scanner, TRA and Line Addressing (Part 1 of 2) | 11-050 | IOC Bus IFT Diagnostics | 11-802 | |-----------------------------------------------------------------------------------------------------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------|--------| | ECTION 1. UNIT DESCRIPTION | | Line Attachment Board Address Line Group | | Section I<br>Section J | | | IOC Bus and RDV in 3725 Data Flow | 11-010 | Line Interface Address<br>3725/3726 | | Section JA<br>Section JB | | | IOC Bus Structure (Part 1 of 2)<br>IOC Control Logic<br>PIO Bus Protocol<br>IOC Bus Line Descriptions<br>TA (Address/Command Tag) | 11-015 | 3725 Model 2 Scanner and TRA Addressing Scanner/TRA Pre-Auto Selection CCU Level 2 Interrupt Requests Cycle Steal Requests | | JA and JB Failing Section JC IOC Bus Isolation | 11-803 | | TD (Data Tag)<br>IRR (Interrupt Request Removed) | | Channel Adapter Addressing Input/Output (IOH) | 11-055 | RDV Clocking Checks | 11-804 | | CSRH (Cycle Steal Request High)<br>CSRL (Cycle Steal Request Low) | | Input/Output Immediate (IOHI) | | PIO Scoping Routine | 11-805 | | CSGH (Cycle Steal Grant High)<br>CSGL (Cycle Steal Grant Low)<br>I/O (Input/Output)<br>HLT (Halt) | | Redrive Cards | 11-060 | Running the Routine<br>Option<br>TA and TD | | | IOC Bus Structure (Part 2 of 2) RST (Reset) R/W (Out) VB (Valid Byte) VH (Valid Halfword) EOC (End of Chain) | 11-016 | Redrive Addressing | 11-070 | PIO Scoping Address and Commands Address (TA) Formats Redrive TA Format Command Format Error Register in the Redrive Redrive TD Format | 11-806 | | M (Modifier)<br>PV (Parity Valid)<br>Data Bus Bytes O and 1 | | Redrive Functions | 11-080 | PIO Scoping, Redrive Cards | 11-807 | | PIO Operation (Part 1 of 3) PIO Operation Sequence PIO Initiated by the CCU PIO Initiated by the MOSS | 11-020 | Redrive State Definitions | 11-090 | PIO Scoping Scanners | 11-808 | | PIO Operation (Part 2 of 3) | 11-021 | Board Disabled by Jumper<br>Deactivated<br>Disconnected<br>Summary Table<br>Data Flow | | PIO Scoping, Channel Adapters | 11-809 | | PIO Operation (Part 3 of 3) PIO Write Timing PIO Read Timing | 11-022 | Redrive Commands (Part 1 of 2)<br>Command List<br>Command Format<br>Poll (X'0')<br>Read Error Register (X'1'or X'9') | 11-100 | PIO Scoping, Error Reporting Error Reporting Register In X'76' | 11-810 | | AIO Operation (Part 1 of 4) | 11-030 | Write Error Register (X'0' or X'8') Redrive Commands (Part 2 of 2) | 11-101 | PIO Scoping TRAs | 11-811 | | Sequence (Initialization) AIO Operation (Part 2 of 4) | 11-031 | Disable Driver (X'l'or X'9') Enable Driver (X'2' or X'A') Reset Redrive (X'5'or X'D') Diagnostic Write (X'6' or X'E') Diagnostic Read (X'A') | | PIO Timings | 11-812 | | Table 5. AIO Operation Sequence (Storage Address Transfer) | | SECTION 2. TROUBLESHOOTING GUIDELINES | | Cycle Steal Timing | 11-813 | | AIO Operation (Part 3 of 4) | 11-032 | DC Voltages and Tolerances at Board Pin Level . | 11-600 | IOC Bus Adapter Interrupts | 11-814 | | Transfer in Write) Table 7. AIO Operation Sequence (Data | | IOC Bus Troubleshooting Techniques | 11-750 | Level 1 Interrupt Request Interrupt Level 2 Test Level 3 Interrupt Request | | | Transfer in Read) AIO Operation (Part 4 of 4) | 11-033 | Warning Notes | 11-800 | Scanner Interrupt Request to the MOSS | | | Address/Command Formats on IOC Bus IOC BUS: Address/Command Format At TA Time AIO - CSCW Contents | 11-040 | Bus Configuration and RDV States IOC Bus Configuration Redrive States | 11-801 | | | | IOC BUS: Address/Command Description At TD Time | | | | | | **Chapter 11. IOC Bus and Redrive** **Section 1. Unit Description** ### IOC Bus and RDV in 3725 Data Flow ### IOC Bus Structure (Part 1 of 2) IOC CONTROL LOGIC Data, address, and control information exchanges take place between the work registers and the adapters attached to the IOC bus. They use the IOC logic, which is packaged on the CCU DFL5 card. The IOC logic operates differently depending on whether the program initiates an operation (PIO), or the adapter initiates it (AIO). In both operations, the A (address) and D (data) registers of the data flow controlled by the IOC logic act as buffers between the CCU and the adapters (CAs, CSPs, or TRAs). The IOC bus carries interrupt requests from the adapters (level 1, 2, 3) when not busy with PIO or AIO operations. #### PIO BUS PROTOCOL #### IOC BUS LINE DESCRIPTIONS The IOC bus consists of 18 bidirectional lines (2 data bytes plus 2 parity bits) and 16 tag and control lines as summarized below: | LINE FUNCTIONS | Abbr | ccu | RDV | CA | CSP<br>TRA | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|------------------------------------------------|------------|----|-------------------------------------------| | Address/Command Tag (1) Data Tag (1) Interrupt Req. Removed (1) CS Req. High (1) CS Req. Low (1) CS Grant High (1) CS Grant Low (1) Input/Output (1) Halt (1) Reset (1) Out (1) Valid Byte (1) Valid Halfword (1) End of Chain (1) Modifier (1) Parity Valid (1) Data Byte 0 (9) OUT IN Data Byte 1 (9) OUT | TAD RHLH CSRHL CSRGL IVLT RN B VH C CSG DB0 DB1 DB1 | x<br>x<br>x<br>x<br>x<br>x<br>x<br>x<br>x<br>x | -R-<br>-R- | | <br>x<br><br><br><br><br>x<br>x<br>x<br>x | #### Legend: - (): The contents of the parentheses indicate the number of wires in line function - x : Signal generated - R : Signal redriven - . : Indicates where the signal arrives The following is a detailed description of each of the lines in the summary table above. #### TA (Address/Command Tag) The 'TA' line is activated by the CCU to indicate that the RDV or adapter address is in data byte 0 and the command is in data byte 1. #### TD (Data Tag) The 'TD' line is activated by the CCU to indicate that the data bus contains write data or that the CCU is ready to receive read data while the 'I/O' line is active. When the 'I/O' line is not active, the 'TD' line is activated by the CCU to indicate that it is permissible to change the state of any interrupt request on the data hus. #### IRR (Interrupt Request Removed) The 'IRR' line is activated by any adapter that has removed its interrupt request from the data bus. Each adapter should activate 'IRR' in response to 'I/O' line being activated and, of course, remove its interrupt request from the data bus. Each adapter should allow 'IRR' to change to the inactive level when the 'I/O' line is inactive. When all the adapters have allowed 'IRR' to drop, this common 'IRR' line going inactive indicates to the CCU that all adapters have placed their interrupt requests, if any, on the data bus and the CCU may now sample for interrupts. #### CSRH (Cycle Steal Request High) A scanner activates 'CSRH' whenever it wishes to start an AIO operation. A scanner keeps 'CSRH' active until it receives 'CSGH' (Cycle Steal Grant High). #### CSRL (Cycle Steal Request Low) A channel adapter activates CSRL whenever it wishes to start an AIO operation. A channel adapter keeps 'CSRL' active until it receives 'CSGL' (Cycle Steal Grant #### CSGH (Cycle Steal Grant High) The CCU activates 'CSGH' in response to 'CSRH' for the purpose of selecting a scanner for an AIO operation, and receiving a 'CSCW' from the selected scanner. 'CSGH' will be deactivated by the CCU when 'valid halfword' is received from the scanner. #### CSGL (Cycle Steal Grant Low) The CCU activates 'CSGL' in response to 'CSRL' for the purpose of selecting a channel adapter for an AIC operation, and receiving a 'CSCW' from the selected channel adapter. 'CSGL' will be deactivated by the CCU when 'valid halfword' is received from the channel adapter. #### I/O (Input/Output) The 'I/O' line is activated by the CCU to indicate either that an I/O operation is about to start on the IOC bus, or that one is in progress. For any I/O operation, 'I/O' is the first line activated and the last one deactivated. When the 'I/O' line is active, all adapters should remove any interrupt requests on the data bus and not present any more until I/O is deactivated. #### HLT (Halt) The CCU activates the 'halt' line to indicate to the selected adapter that the CCU has detected an error condition associated with the current operation. The CCU will activate the 'halt' line after 'TA' or 'CSGH' or 'CSGL' has been deactivated. The CCU will deactivate the 'halt' line when it deactivates the 'I/O' line. The selected adapter will terminate the current operation and set a check bit active in its status register. ### IOC Bus Structure (Part 2 of 2) #### RST (Reset) The CCU may activate the 'reset' line, at any time, to initialize all adapters. This initialization will cause all adapters to immediately terminate current operations, go to a disabled state, and prepare to respond to PIO commands. #### R/W (Out) The CCU activates the 'out' line, while the 'I/O' line is active, to indicate that the direction of information on the data bus is outbound from the CCU. The CCU deactivates the 'Out' line to indicate that the direction of information on the data bus is inbound to the CCU. #### VB (Valid Byte) A selected adapter will activate the 'valid byte' line during an AIO operation to indicate a byte transfer instead of a halfword transfer. The valid byte of information will be on data bus byte 1. #### VH (Valid Halfword) In some places the term 'valid' is used in place of 'valid halfword'. A selected adapter will activate the 'valid halfword' line in response to the activation of the 'TA', 'TD', or 'CSGH' or 'CSGL' line from the CCU. 'Valid halfword' line active indicates that the adapter has either placed information the data bus or has received information from the data bus. It also indicates that the CCU may deactivate its control line. All adapters will activate 'valid halfword' when the CCU deactivates the 'I/O' line, and deactivate 'valid halfword' when the CCU activates the 'I/O' line. The CCU will proceed with an IO operation after all adapters have deactivated 'valid halfword'. #### EOC (End of Chain) A selected adapter will activate the 'end of chain' line instead of 'valid halfword' for the last halfword transfer of an AIO operation. 'End of chain' active indicates that the AIO operation should be concluded and that the adapter has either placed information on the data bus or has received information from the data bus. #### M (Modifier) A selected adapter will activate the 'modifier' line with 'valid byte' line for the last byte transfer of a AIO operation. 'Modifier' line active at this time indicates that the AIO operation should be concluded. #### PV (Parity Valid) A selected adapter will activate 'parity valid' to indicate to the CCU that it wishes to have parity checking of data inbound to the CCU. If 'parity 'valid' is active and bad parity is detected by the CCU, the CCU will activate the 'halt' line. If 'parity valid' is deactivated and bad parity is detected by the CCU, the parity is corrected, the data is stored, and a status bit is set. #### Data Bus Bytes 0 and 1 The data bus is a halfword wide with 18 bidirectional lines. Each of the two bytes (0 and 1) contains 8 bits plus a parity bit (0-7,P). Information is transferred between the CCU and the adapters in either direction when the 'I/O' line is active. Three bits of the bus are used for an additional function when 'I/O' line is deactivated as follows: Byte 0 bit 1 = Lvl 2 interrupt req to CCU. Byte 0 bit 5 = Lvl 1 interrupt req to CCU. Byte 1 bit 0 = Lvl 3 interrupt req to CCU. The adapters activate their interrupt requests to the CCU using these paths, but only when the 'I/O' line is inactive. The CCU will sample the data bus for interrupts after activating the 'ID' line, while the 'I/O' line is inactive. 3725/3726 Maintenance Information Manual 11-016 ## PIO Operation (Part 1 of 3) #### PIO OPERATION SEQUENCE A PIO operation to control a channel or a scanner operation may be started either by the control program in the CCU, or by the microcode in the MOSS. #### PIO Initiated by the CCU During such an operation two halfwords (address and command, and data) are exchanged with a selected adapter. A PIO operation proceeds in four steps: - 1. IOH or IOHI instruction decode - 2. IOC initialization - 3. Adapter addressing and selection - 4. Data transfer: Write = from CCU Read = to CCU #### At step 1: - Instruction code 50 = IOH with R1 and R2. - Instruction code 70 = IOHI with R1 and the second halfword of the instruction whose contents go into the D register. #### PIO Initiated by the MOSS MIOH/MIOHI instructions are equivalent to IOH/IOHI instructions (see details on page 10-100), except that: - 1. The MOSS initiates the operation. - R2 contents are found in the LS address given by the LSAR at TA time. - The MDOR receives or sends the TD time data instead of R1. Chapter 11. IOC Bus and Redrive 11-020 # PIO Operation (Part 2 of 3) TABLE 1. PIO OPERATION SEQUENCE (INITIALIZATION) ## 3725/3726 Maintenance Information Manual 11-021 TABLE 2. PIO OPERATION SEQUENCE (DATA TRANSFER) # PIO Operation (Part 3 of 3) PIO WRITE TIMING Total duration approximately 12 µsec #### PIO READ TIMING 11-022 Chapter 11. IOC Bus and Redrive ## AIO Operation (Part 1 of 4) AIO OPERATION (CYCLE STEALING) During such an operation several units of data are exchanged with a selected adapter. The maximum data transfer is 256 bytes. A selected scanner provides the storage addresses at which the data bytes are to be stored. For this purpose, a pointer shared by all scanners is used. This information is first placed in the adapter registers by the control program using the IOH/IOHI instructions in PIO mode. A selected channel adapter uses its dedicated pointer that has first been loaded by the control program. 3725/3726 Maintenance Information Manual 11-03( TABLE 3. AIO OPERATION SEQUENCE (INITIALIZATION) | сси | I O C<br>Control (DFL5) Data (DFL1-3) | ADAPTERS | |--------------------------------------------------|------------------------------------------|------------------------------------------------------------------------------------| | Adapter registers | | Registers Byte count | | preset to prepare sub-<br>sequent AIO operation. | | -> Storage add in Read | | IOH/IOHI decode and execution. | | Storage add in Write | | | INITIALIZATION AIO operation starts IO> | < CSR Adapters remove any interrupt requests. The objective is to | | | CSG ——>- | clear DBO DB1 for any interrupt request. < IRR from all adapters VH dropped -EARED | | | | Adapter 2 Request Adapter 3 Request | | | | CSG is chained and only adapter 2 proceeds with the request (see Table 4). | # AIO Operation (Part 2 of 4) TABLE 4. AIO OPERATION SEQUENCE (CSCW TRANSFER) | сси | I O C<br>Control (DFL5) Data (DFL1-3) | ADAPTERS | |-----|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------| | ( | CYCLE STEAL CONTROL WORD TRANSFER<br>(CSCW) | | | | | DB0 <=== DB1 < VH < PV if CSP AIO. If CA AIO, PV may be off but the parity must be correct and the CCU checks it. | | | Type of operation word 0 = both 1 | byte 1 in this control is valid. bytes of this control are valid. | | | or<br>Scanner identification (CSP)<br>CSG dropped | VH dropped<br>(see Table 5) | TABLE 5. AIO OPERATION SEQUENCE (STORAGE ADDRESS TRANSFER) Chapter 11. IOC Bus and Redrive 11-031 ## AIO Operation (Part 3 of 4) TABLE 6. AIO OPERATION SEQUENCE (DATA TRANSFER IN WRITE) ### TABLE 7. AIO OPERATION SEQUENCE (DATA TRANSFER IN READ) 3725/3726 Maintenance Information Manual # AIO Operation (Part 4 of 4) ### AIO WRITE TIMING #### AIO READ TIMING Chapter 11. IOC Bus and Redrive 11-033 ### Address/Command Formats on IOC Bus IOC BUS: ADDRESS/COMMAND FORMAT #### At TA Time | Byte> | DE | 3 0 | DI | 31 | | |-----------------------------------------------------------------------------------|------|------------------------------------------------------|----------------------------------------------------------------|----------------------------------------------|------------------------------------------------------------------------------------------------| | Туре | 0123 | 4567 | 0123 | 4567 | Comments | | RDV | 0100 | 000. | cccc | | Format | | | | | 0<br>1<br>0000<br>.001<br>.000<br>.001<br>.010<br>.101<br>1010 | 0 | Broadcast Specific Poll in read Read error Write error Disable drivers Enable Reset Diag read | | C2LB<br>CLAB1<br>C2LB2<br>CLAB2<br>LAB pos 3<br>LAB pos 3 | | 0000<br>0000<br>0000<br>0000<br>0000 | .110 | 000.<br>001.<br>001. | 3725 Mod 2<br>3725 Mod 1<br>3725 Mod 1<br>3725 Mod 2<br>3725 Mod 1<br>3725 Mod 1<br>3725 Mod 2 | | CAB<br>Frame RDV<br>LAB pos 4<br>LAB pos 5<br>LAB pos 6<br>LAB pos 7<br>LAB pos 8 | | 0000<br>0001<br>0001<br>0001<br>0001<br>0001<br>0001 | | 011.<br>000.<br>011.<br>100.<br>101.<br>110. | 3726<br>3726<br>3726<br>3726<br>3726<br>3726<br>3726<br>3726 | | | | D | В 0 | D | B1 | | |------------------------------------------|-------------------------------------------------------------|------|------|------------------------------------------------------------------------------|----------------|---------------------------------------| | | | 0123 | 4567 | 0123 | 4567 | Comments | | CA | | 0000 | 1000 | • • • • | | Format | | | | | | | 0<br>1<br>NNN. | Write(OUT)<br>Read (IN)<br>CA address | | IN/(IN/(IN/(IN/(IN/(IN/(IN/(IN/(IN/(IN/( | 0UT 1 0UT 2 0UT 3 0UT 3 0UT 4 0UT 5 0UT 6 0UT 7 0UT 7 0UT C | | | 0000<br>0001<br>0010<br>0011<br>0100<br>0101<br>0111<br>1100<br>1101<br>1110 | | | | | DB | ) | DB: | L | | |--------------------------------------------------------------------|----------------------------------------------|--------------------------------------------------------------|------|------|------------------------------------------------------------------------------------------------------------------------------------------| | | 0123 | 4567 | 0123 | 4567 | Comments | | CSP | 00 | 0 | cccc | | Format | | | ∷ii | | 0000 | 00 | Start line<br>Get line<br>ID | | | | | 0001 | 01 | Get error<br>status | | | | | 0001 | 00 | Start line | | | | | 0010 | 00 | Set LNVT<br>high | | | | | 0011 | 00 | Set LNVT | | | | | 0100 | 00 | Scanner<br>reset | | | | | | 0 | RCP Cmd<br>NCP Cmd<br>NOSS Cmd<br>N/a<br>Kormal<br>mode<br>Character<br>mode<br>Write<br>Read | | CSP/1st | 01 | | | | Any LAB | | CSP/2nd | 10 | | | | type<br>LAB type B | | CSP-1<br>CSP-1<br>CSP-3<br>CSP-3<br>CSP-5<br>CSP-6 | 01<br>01<br>01<br>01<br>01 | .000<br>.000<br>.001<br>.001<br>.010 | | | C2LB 3725<br>CLAB1 3725<br>CLAB2 3725<br>C2LB2 3725<br>LAB-3 3725<br>LAB-3 3725 | | CSP-7 CSP-8 CSP-9 CSP-10 CSP-11 CSP-12 CSP-13 CSP-14 CSP-15 CSP-16 | 01<br>10<br>01<br>10<br>01<br>10<br>01<br>10 | .011<br>.011<br>.100<br>.100<br>.101<br>.101<br>.110<br>.111 | | | LAB-4 3726<br>LAB-4 3726<br>LAB-5 3726<br>LAB-5 3726<br>LAB-6 3726<br>LAB-6 3726<br>LAB-7 3726<br>LAB-7 3726<br>LAB-8 3726<br>LAB-8 3726 | Note: CSP-2 and CSP-4 do not exist. CSP = communication scanner processor | | Υ | | r | | | |--------------------------------------------------------|-----------------------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | DB | ) | DB: | l . | | | | 0123 | 4567 | 0123 | 4567 | Comments | | TRA | 0 | | cccc | 0. | Format | | | .100 | 1<br>1 | 0000<br>0000<br>0000<br>0001<br>0001 | 01 11.1 .1.0 | Get LID Get cmd completn Start/Stop Mask/Unmsk TRM Ctrl TIC Ctrl | | | .100 .100 .100 .100 .100 .100 .100 .100 | 1 1 1 1 1 1 1 1 | 0011<br>0100<br>0101<br>0110<br>1010<br>1000<br>1001<br>1010<br>1111<br>1110<br>1111<br>00<br>10<br>10 | .11111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111111 | LID base IR/BR reg Diag reg Buffer reg Ext b LID Prog Reset L2 stat(2) L2 stat(3) L2 stat(4) L1 st stat(4) L1 st stat Read Data+ TIC Data+ TIC I TIC 1 TIC 2 TIC 3 TIC 4 CCU Cmd MOSS Cmd Cmd to TRM Wriad Read | | TRA-6<br>TRA-8<br>TRA-10<br>TRA-12<br>TRA-14<br>TRA-16 | | .010<br>.011<br>.100<br>.101<br>.110 | | | LAB-3 3725<br>LAB-4 3726<br>LAB-5 3726<br>LAB-6 3726<br>LAB-7 3726<br>LAB-8 3726 | Note: TRA = Token Ring Adapter TIC = Token Ring Interface Coupler #### AIO - CSCW Contents | DI | 30 | DI | 31 | | |-------|------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0123 | 4567 | 0123 | 4567 | (1) | | 0123. | 4567 | 89AB | CDEF | (1) Comments | | 0000 | 0 | Р | PPP. | Format | | | .0 | 0 | PPP. | CA TSS Not DI DI Short (D or DI) Long (D or DI) Write Read Indirect Direct NCP MOSS CS Pointer number or scanner identi- fication (CSP) H (2 byte CSCW) L (1 byte CSCW) | (1) 8 to F when in a register; 0 to 7 byte 1 when in bus. IOC BUS: ADDRESS/COMMAND DESCRIPTION #### At TD Time | | DBO | ) | DI | 31 | | |----------------|------|------|------|--------------|---------------------------------------------------| | 012 | 23 4 | 567 | 0123 | 4567 | Comments | | DDI | D D | מסמכ | DDDD | DDDD | Data<br>or: | | ННЬ | 1H H | ннн | L | LĹLĹ | High level command<br>Line Interface Addr.<br>or: | | 0 0 0<br>A A A | | | | XXXX<br>BBBB | | (\*) of line vector table (LNVT). ### Scanner, TRA and Line Addressing | The scanner and line addressing consists of three elements: - 1. The line attachment board address - The line group address (within a - The line interface address (within a #### LINE ATTACHMENT BOARD ADDRESS The LAB address is a 3-bit field that is decoded to address one of the eight possible line boards (CLAB1 or C2LB, CLAB2 or C2LB2, and LAB position 3 through LAB position 8). It is contained in bits 5-7 of the second halfword of the instruction (R2 for an IOH, or the immediate field for an IOHI). R2 or Immediate Field (DBO and DB1 at TA): | • | | immediate i leza (bb) and bbi at ini | |---|-------------------------------|--------------------------------------------------------------------------------------| | | Bit | Function | | | 0<br>1-4<br>5-7<br>8-11<br>12 | 0 Line group LAB address Operation code 0 = control program command 1 = MOSS command | | | 13<br>14<br>15 | 0<br>0 = Normal mode<br>1 = Character mode<br>0 = Output | | | 13 | I = Input | Note: Bits 13 and 14 have different meaning for TRA. 13: 0 = TIC Cmd 1 = TRM Cmd 14: Always 0 for TRM Bits 1-4: Give the line group address as follows: 0010 : First line group (16 lines) in a C2LB, CLAB or LAB type A, or first scanner in a LAB type B 0100 : Second line group (16 lines) in a C2LB, CLAB or LAB type A, or second scanner in a LAB type B or C 0110 : All scanners and/or TRAs | 1001 : Token Rings Group (4) $\underline{\text{Bits }5-7:}$ Give the LAB address as follows: 000 : C2LB 000 : CLAB1 (LAB-1) 100 : LAB-5 001 : C2LB2 101 : LAB-6 001 : CLAB2 (LAB-2) 110 : LAB-7 010 : LAB-3111 : LAB-8 011 : LAB-4 Bits 8-11: See page 11-040, DB1 bits 0 through 3. On the machine, the boards are personalized with their redrive address (see page 11-070). Physically, addresses are set by printed circuit, or by jumpers on the pin side of the board in location YB (see page Jumpers must be installed when replacing boards (LAR boards only). #### LINE GROUP The line group is a 4-bit field with three possible formats that are used to select one of the two groups of 16 lines within a LAB, or to broadcast commands to all the scanners. It is contained in bits 1-4 of the second halfword of the instruction. For a LAB type B, the line group also specifies the first or second scanner. Bits 1-4: Give the line group address as 0010 : First line group (16 lines) in a C2LB, CLAB or LAB type A, or first scanner in a LAB type B 0100 : Second line group (16 lines) in a C2LB, CLAB or LAB type A, or second scanner in a LAB type B 0110 : All scanners and/or TRAs 1001 : Token Ring Group (4) Combination 0110 is used by the 'get line identification' instruction. It is interpreted as a broadcast invitation to the scanner or TRA holding the highest priority interrupt to send the line identification to the CCU. LINE INTERFACE ADDRESS #### 3725/3726 The line interface address is a 5-bit field that is decoded to address one of the 32 line interfaces (16 lines, each with a receive and a transmit interface). It is contained in bits 11-15 of the addressed register of the instruction (R1 for an IOH). #### R1 (DB0 and DB1 at TD): | Bit | Function | |---------------------------|------------------------------------------------------| | 0<br>1-7<br>8-10<br>11-15 | 0<br>Command code<br>0 0 0<br>Line interface address | The line interface address varies from 00 through 31 (X'00' through X'1F'). Bit 15 is on for a receive line interface and off for a transmit line interface. For a half-duplex line, bit 15 is off. #### 3725 Model 2 For the C2LB and C2LB2 boards: The line interface address is a 5-bit field that is decoded to address one of the 24 line interfaces (12 lines, each with a receive and a transmit interface). It is contained in bits 11-15 of the addressed register of the instruction (R1 for an IOH). See table R1 (DB0 DB1 at TD) #### SCANNER AND TRA ADDRESSING The following table summarizes the scanner/TRA addressing. The bits are taken from byte 0 of R2 or immediate field of the instruction. | Board | Line<br>Group<br>01234 | LAB<br>Addr<br>567 | Hex | Scanner<br>or<br>TRA | |-------------------|-------------------------|--------------------|-----------------|--------------------------------| | CLAB1 or<br>C2LB | 00010<br>00100 | 000 | 10<br>20 | 51<br>51 | | CLAB2 or<br>C2LB2 | 00010<br>00100 | 001<br>001 | 11<br>21 | \$3<br>\$3 | | LAB<br>pos 3 | 00010<br>00100<br>01001 | 010<br>010<br>010 | 12<br>22<br>4 A | S5<br>S5 or S6<br>TRA 6 | | LAB<br>pos 4 | 00010<br>00100<br>01001 | 011<br>011<br>011 | 13<br>23<br>48 | S7<br>S7 or S8<br>TRA 8 | | LAB<br>pos 5 | 00010<br>00100<br>01001 | 100<br>100<br>100 | 14<br>24<br>4C | S9<br>S9 or S10<br>TRA 10 | | LAB<br>pos 6 | 00010<br>00100<br>01001 | 101<br>101<br>101 | 15<br>25<br>4D | S11<br>S11 or S12<br>TRA 12 | | LAB<br>pos 7 | 00010<br>00100<br>01001 | 110<br>110<br>110 | 16<br>26<br>4E | S13<br>S13 or S14<br>TRA 14 | | LAB<br>pos 8 | 00010<br>00100<br>01001 | 111<br>111<br>111 | 17<br>27<br>4F | \$15<br>\$15 or \$16<br>TRA 16 | #### SCANNER/TRA PRE-AUTO SELECTION In order to give priority to the adapters supporting the high-speed lines, an automatic selection function is provided for - CCU level 2 interrupt requests - CCU cycle steal requests This function is provided by the RDV, CSP and TRA cards, and is organized in two steps: preselection and autoselection. The scanner microcode attributes the priority level (low only) to the scanner at IML time. #### CCU Level 2 Interrupt Requests Preselection: When a adapter requires service from the CCU for a specific line, it issues a level 2 service request. This request is placed on the IOC bus. Several adapters may raise service requests at the same time. The level 2 preselection interconnects all the adapters and continuously determines which adapter has the highest priority among the level 2 service requests. The corresponding adapter is said to be 'preselected'. Autoselection: To service the level 2 interrupts, the control program issues a 'get line ID' instruction, which is decoded by all the adapters. Only the adapter that has been preselected will answer to the 'get line ID' instruction. If several adapters issue level 2 service requests with the same priority at the same time, the selected adapter is the first implemented on the IOC bus. As soon as the get line identification operation ends, preselection resumes. #### Cycle Steal Requests Preselection: The preselection for the cycle steal mechanism interconnects all the scanners and determines which scanner among those which have issued a cycle steal request must be served first by the A scanner can simultaneously issue a level 2 service request and a cycle steal request but the same priority is used for both requests. Autoselection: The CCU answers a cycle steal request by sending the cycle steal grant signal to the scanners. Only the ### **Channel Adapter Addressing** Although up to six CAs can be installed, the control program can perform CA inputs and outputs on only one CA at a time. In order to do so, it must first select that CA. Note: CAs may also be selected with the CA autoselection mechanism explained in Chapter 12. The IOH and IOHI instructions are used to access the CA registers. These two instructions do not contain an explicitly defined CA address but are performed on the selected CA. In order to perform CA inputs and outputs, the first IOH or IOHI issued must be a CA output X'7' with the applicable select bits set. The following is a description of the CA output X'7' using an IOH or IOHI. INPUT/OUTPUT (IOH) IOH Halfword Instructions | 0 | 1 | 4 | | 8 | | | | | | | | i | |---|----|---|----|---|---|---|---|---|---|---|---|---| | 0 | R2 | 0 | R1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | | R2 must be loaded as follows: Bit 4= 1, IOH indicates a channel adapter Bits 8 to 11= 0111, indicate a CA X'7' Bit 15= 0, indicates an output R1 must be loaded as follows: Bit 2= 1, indicates select CA addressed by bits 4 through 6 Bits 4, 5, 6= 000 select CA#1 001 select CA#2 010 select CA#3 011 select CA#4 100 select CA#5 101 select CA#6 Note: Refer to the section in Chapter 12 labeled CA input/ouptut registers for a definition of the bits that may be 0 or 1 indicated by an X. ### INPUT/OUTPUT IMMEDIATE (IOHI) 3725/3726 Maintenance Information Manual #### Second Halfword | 0 | 1 | | 4 | | | 8 | | | | | | 1! | | | | |---|---|---|---|---|---|---|---|---|---|---|---|----|---|---|---| | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 3 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | Second halfword must be as follows: Bit 4= 1, indicates a channel adapter IOHI Bits 8 to 11= 0111, indicate a CA X'7' Bit 15= 0, indicates an output R must be loaded as follows: | 0 | 1 | | | 4 | | | 8 | | | | | | | 15 | |---|---|---|---|---|--|---|---|---|---|---|---|---|---|----| | × | × | 1 | 0 | | | x | × | × | × | × | x | × | × | × | The bit definition of R of an IOHI is the same as the bit definition of R1 of an IOH. ### **Redrive Cards** The redrive (RDV) cards connect the IOC bus to the channel and line boards. #### **FUNCTIONS** The main purpose of the redrive card is to repower the IOC bus signals at the entry to the boards. In addition, it performs the following logical functions: - Handles CCU level 1 interrupts - Propagates the 'priority cycle steal grant' signal - Generates from the adapter clock (ACLK) the timing for the adapters - Handles the preselection and autoselection functions for the scanners The redrive also performs error-checking functions: - Isolates the board from the IOC bus - Detects parity errors and tag sequence errors on the IOC bus - Executes diagnostic commands #### REDRIVE CARD IMPLEMENTATION Each adapter board except the CAB has one redrive card. The CAB has two additional redrive cards used as follows: - One frame RDV card is used as frame redrive to connect the IOC bus to the 3726 frame. - One adapter RDVAD card provides impedance matching for connecting LABs 4 through 8 to the IOC bus. #### IOC BUS CONNECTION The following figure shows the connections of the IOC bus signals: - All tags and data wires are connected in parallel. - The signals used for the scanner and channel adapter autoselection are connected in series. Note: For IOC wire continuity, refer to pages 4-090 and 4-091. ### **Redrive Addressing** The redrive address consists of three elements: - 1. The RDV group address - 2. The primary redrive address - 3. The secondary redrive address R2 or Immediate Field (DBO and DB1 at TA): | Bit | Function | |-------------|------------------------------------------------------------------------------------------------------------------------------| | 5-7<br>8-11 | O<br>RDV group address<br>Primary redrive address<br>Command code<br>Secondary redrive address<br>Input/output or read/write | #### RDV GROUP ADDRESS The RDV group address is a 4-bit field that is always 1000. It is contained in bits 1-4 of the second halfword of the instruction sent at TA time on the IOC bus. #### PRIMARY REDRIVE ADDRESS The primary redrive address is a 3-bit field that is decoded to address the first or second frame (CAB excepted). It is contained in byte 0, bits 5-7 of the second halfword of the instruction sent at TA time on the IOC bus (R2 for IOH, the immediate field for IOHI). <u>Bits 5-7:</u> These are coded as follows to give the primary redrive address: 000 : first redrive group (CLAB1, C2LB, CLAB2, C2LB2, LAB position 3, and CAB) 001 : second redrive group (other boards) #### SECONDARY REDRIVE ADDRESS The secondary redrive address is a 3-bit field that is decoded to address one redrive card within a frame. It is contained in byte 1, bits 4-6 of the second halfword of the instruction sent at TA time on the IOC bus. #### REDRIVE ADDRESSES AND COMMANDS Address and command format on the IOC bus at TA time. | R2 or Imm<br>Field> | 0 | 7 | 8 | 15 | | |-----------------------------------------------------------------------------------|---------|---------|------------------------------|----------------------------------------------|----------------------------------------------------------------------------------| | Byte> | DI | 3 0 | DBI | L | | | Type | 0123 | 4567 | 0123 | 4567 | Comments | | RDV | 0100 | 000. | cccc | | Format | | | | • • • • | 0 | 1 | Broadcast<br>Specific<br>Poll in<br>read<br>Read error<br>Write | | | • • • • | • • • • | .001<br>.010<br>.101<br>1010 | 0 | error<br>Disable<br>drivers<br>Enable<br>Reset<br>Diag read<br>Diag write | | C2LB<br>CLAB1<br>C2LB2<br>CLAB2<br>LAB pos 3<br>LAB pos 3 | | 0 | | 000.<br>000.<br>001.<br>001.<br>010. | 3725 Mod 2<br>3725 Mod 1<br>3725 Mod 2<br>3725 Mod 1<br>3725 Mod 1<br>3725 Mod 2 | | CAB<br>Frame RDV<br>LAB pos 4<br>LAB pos 5<br>LAB pos 6<br>LAB pos 7<br>LAB pos 8 | •••• | 01111 | | 011.<br>000.<br>011.<br>100.<br>101.<br>110. | 3726<br>3726<br>3726<br>3726<br>3726<br>3726<br>3726<br>3726 | | Board<br>Position | RDV<br>Number | Redrive<br>Primary<br>Field<br>(DB0)<br>5 6 7 | Address<br>Secondary<br>Field<br>(DB1)<br>4 5 6 | |-------------------------------------------------------------------------------|----------------------------------|-------------------------------------------------------------|-------------------------------------------------------------| | C2LB<br>CLAB1<br>C2LB2<br>CLAB2<br>LAB pos 3 | 1<br>1<br>2<br>2<br>3 | 0 0 0<br>0 0 0<br>0 0 0<br>0 0 0 | 0 0 0<br>0 0 0<br>0 0 1<br>0 0 1<br>0 1 0 | | CAB<br>Frame<br>LAB pos 4<br>LAB pos 5<br>LAB pos 6<br>LAB pos 7<br>LAB pos 8 | 10<br>4<br>7<br>6<br>5<br>8<br>9 | 0 0 0<br>0 0 1<br>0 0 1<br>0 0 1<br>0 0 1<br>0 0 1<br>0 0 1 | 0 1 1<br>0 0 0<br>0 1 1<br>1 0 0<br>1 0 1<br>1 1 0<br>1 1 1 | #### REDRIVE ADDRESSING ON BOARDS On the boards, primary and secondary redrive addresses are set by printed circuits or by jumpers on the pin side of the board in location YB as shown in the following table. | r | | · | | | · | | |-------------------------------|------------------|------------------|------------------|------------------|-------------------------------|--------| | Board<br>Position | B08<br>to<br>B07 | C08<br>to<br>C07 | D08<br>to<br>D07 | E08<br>to<br>E07 | Address<br>Printed<br>Circuit | Jumper | | DB0/DB1 | 7 | 4 | 5 | 6 | | | | C2LB or<br>CLAB1<br>01A-A3D1 | | | | | × | | | C2LB2 or<br>CLAB2<br>01B-A2D1 | | | | × | × | | | LAB pos 3<br>01B-A1D1 | | | x | | | × | | CAB<br>02C-A1D1 | | | x | x | × | | | LAB pos 4<br>02A-A3D1 | X | | X | X | | × | | LAB pos 5<br>02A-A2D1 | X | x | | | | × | | LAB pos 6<br>02A-A1D1 | x | × | | X | | × | | LAB pos 7<br>02B-A3D1 | x | x | × | | | x | | LAB pos 8<br>02B-A2D1 | x | x | x | x | | × | #### Notes: - 1. Bits 5 and 6 of the primary redrive address field are forced to zero. - See jumper information on page 4-270, when one LAB is to be replaced. ### **Redrive Functions** The redrive card: - A Repowers the IOC bus signals for the connected channel adapter or communication scanner - B Decodes the addresses and commands received from the CCU over the IOC bus - © Switches the diagnostic and error information to the IOC bus when the redrive command and address are decoded - D Handles the priority of the cycle steal requests and level 1 and 2 interrupt requests - Generates the clocking signals to the channel adapters and scanners - F Isolates the channel adapter or scanner from the IOC bus when the disable redrive command is received - O Detects errors on bad parity and tag sequence - H Executes the diagnostic commands by writing and reading the error and diagnostic registers #### REDRIVE ERROR REGISTER The error register of the redrive card is an 8-bit register that records the errors detected on the IOC bus. The bits are individually set when the corresponding error occurs: | Bit | Error Cause | |--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | IOC bus parity error (inbound) IOC bus parity error (outbound) IOC bus tag check (outbound) IOC bus tag check (inbound) Halt detected Select out secondary Cycle steal grant secondary Command rejected | Bits 5 and 6 are set on when a timeout occurs on a cycle steal. This information is used for diagnostics and for recovery. #### RESET When the reset tag of the IOC bus is activated (at IPL time, for example), all latches and registers are reset on the redrive cards. All redrives are reset at the same time. Individual reset is obtained through the reset command (see "Redrive Commands" on page 11-100). ### **Redrive State Definitions** #### ENABLED When enabled, the redrive completes the logical communication path between itself and the adapters on the same board. In the case of the frame redrive, the logical communication path between the redrive and the secondary IOC bus is completed. An IOH instruction containing an enable command must be executed in the CCU to enter the enabled state. There is no physical change to the machine. The redrive card will still respond to redrive IOH commands. Any adapters on the board with this redrive can then detect and respond to adapter IOH commands. #### DISABLED When disabled, the redrive blocks the logical communications path between itself and the adapters on the same board. In the case of the frame redrive, the communications path between itself and the secondary IOC bus is blocked. An IOH instruction containing a disable command must be executed in CCU to enter the disabled state. A power on reset will also cause the redrives to enter the disabled state. There are no physical changes to the machine. The redrive will still respond to redrive IOH commands. None of the adapters on the same board with this redrive can detect or respond to any adapter IOH commands. #### BOARD DISABLED BY JUMPER A physical jumper is installed from ground (D08) to pin D11 of a redrive card. This has the same effect as the disable command. In addition, it prevents the activation of the valid halfword tag and the deactivation of the interrupt request removed tag by this redrive. This jumper is the only physical change to the machine. The redrive does not respond to any IOH commands. None of the adapters on the same board can detect or respond to any adapter IOH commands. #### DEACTIVATED The configuration data file (CDF) screen is altered to indicate that a redrive is not present in the machine. This is done by replacing the asterisk (\*) next to the RDV number with a space on the LAB/CAB CDF screen. The IFT diagnostics do not attempt to run with any redrive that does not indicate that the redrive is present. There are no physical changes to the machine. #### DISCONNECTED The IOC bus cables are physically unplugged from the top of the redrive card and the continuity jumper plugs are installed in the cable connectors Y and Z. The redrive may still be plugged into the board, but the redrive and any adapters on that same board have no connection to the IOC bus. ### 3725/3726 Maintenance Information Manual 11-090 #### SUMMARY TABLE Y = Yes, N = No \* If IOH sent to redrive #### DATA FLOW ### Redrive Commands (Part 1 of 2) COMMAND LIST The following commands are used to control the redrives during tests and diagnostics: - Poll - Read error register - Write error register - Disable drivers - Enable drivers - Reset redrive - Diagnostic read - Diagnostic write The CCU I/O instructions may be IOH or IOHI. In the following descriptions, the output instructions are IOH and the input instructions are IOHI. COMMAND FORMAT IOH: | 0 | | R | 2 | 0 | | R1 | | 0 | 1 | 0 | 1 | ( | 0 | 0 | 0 | 0 | |---|---|---|---|---|---|----|---|---|---|---|---|---|---|---|---|---| | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | | | | | | | | F | The IOH transfers the contents of register R1 to a redrive or from a redrive to R1 via the IOC bus. The redrive is specified by the contents of register R2. The contents of R1 and R2 depends on the instruction. IOHI: | - | 0 | 0 | 0 | 0 | 0 | | R | | 0 | 1 | 1 | 1 | <br>0 | 0 | 0 | 0 | 7 | |---|-----|---|---|---|---|---|---|---|---|---|---|---|-------|---|---|---|---| | • | , U | | | | 4 | 5 | 6 | 7 | 8 | | | | <br> | | | F | | The IOHI places information coming from (or going to) a redrive into register R. The redrive is specified by the contents of the immediate data field of the instruction. The contents of register R and the immediate field depends on the instruction. POLL (X'0') This poll command is a broadcast command and its primary and secondary address fields are ignored. The poll command should only be used after an adapter L1 interrupt request has been detected by the CCU, otherwise an IOC bus timeout will result. If an attached adapter indicates an L1 interrupt request to the CCU, the CCU sends a poll command in order to get the address of the redrive card with the L1 request. Only one redrive card will respond to the poll regardless of multiple L1 interrupt requests. Response priority is determined by the physical location of the redrive card on the IOC bus cables. The data returned to the poll (board redrive response to poll or BRR) appears in register R as below: Immediate Field (DBO DB1 TA): | Bit | Function | |------------------|------------------------------------------------------------------------------------------------------------------------| | 5-7<br>8<br>9-11 | 0<br>1000 (RDV address)<br>Primary address<br>0 (broadcasting)<br>000 (command code)<br>Secondary address<br>1 (input) | Bit 8: This is set off to indicate that the command is transmitted to all redrives. The primary and secondary addresses are not taken into account. Register R (DBO DB1 TD): | - Contraction | Bit | Function | |---------------|------------|------------------------------------------------------------------------------------------------------| | | 2-4<br>5-7 | 1<br>Enable/disable latch<br>Primary address<br>Secondary address<br>Redrive error register contents | READ ERROR REGISTER (X'1'OR X'9') This command is used to read the contents of the error register of one specific redrive or of all redrives. The selected redrive or the redrive in error responds with an error status, which is loaded in register R. Immediate Field (DBO DB1 TA): | Bit | Function | |--------|-------------------------------------------------------------------------------------------------------------------------------| | 1 9-11 | 0<br>1000 (RDV address)<br>Primary address<br>Not broadcast/broadcast<br>001 (command code)<br>Secondary address<br>1 (input) | <u>Bit 8:</u> This is set on for selecting one specific redrive via the primary and secondary addresses. It is set off to indicate that the command is transmitted to all redrives. Register R (DBO DB1 TD): | Bit | Function | |------------------------------|------------------------------------------------------------------------------------------------------| | 0<br>1<br>2-4<br>5-7<br>8-15 | 1<br>Enable/disable latch<br>Primary address<br>Secondary address<br>Redrive error register contents | WRITE ERROR REGISTER (X'0' OR X'8') This command is used to set bits in the error register of either one specific redrive or of all redrives. The error register is loaded with the contents of byte 0 of register R1. Byte 1 is not R2 (DB0 DB1 TA): | Bit | Function | |------------------|--------------------------------------------------------------------------------------------------------------------------------| | 5-7<br>8<br>9-11 | 0<br>1000 (RDV address)<br>Primary address<br>Not broadcast/broadcast<br>000 (command code)<br>Secondary address<br>0 (output) | <u>Bit 8:</u> This is set on for selecting one specific redrive via the primary and secondary addresses. It is set off to indicate that the command is transmitted to all redrives. ### Redrive Commands (Part 2 of 2) DISABLE DRIVER (X'1'OR X'9') This command inhibits the inputs to the redrives from the connected channel adapters or scanners, and from all the dependent redrives. However, communicating with the disabled redrives, and sending information to the dependent cards, remain possible. Register R1 is not used. R2 (DB0 DB1 TA): | Bit | Function | |------------------|--------------------------------------------------------------------------------------------------------------------------------| | 5-7<br>8<br>9-11 | 0<br>1000 (RDV address)<br>Primary address<br>Not broadcast/broadcast<br>001 (command code)<br>Secondary address<br>0 (output) | <u>Bit 8:</u> This is set on for selecting one specific redrive via the primary and secondary addresses. It is set off to indicate that the command is transmitted to all redrives. ENABLE DRIVER (X'2' OR X'A') This command is used to enable the inputs to the addressed redrives from the connected channel adapters or scanners, and from all the dependent redrives. Register R1 is not used. R2 (DB0 DB1 TA): | Bit | Function | |------------------|--------------------------------------------------------------------------------------------------------------------------------| | 5-7<br>8<br>9-11 | 0<br>1000 (RDV address)<br>Primary address<br>Not broadcast/broadcast<br>010 (command code)<br>Secondary address<br>0 (output) | <u>Bit 8:</u> This is set on for selecting one specific redrive via the primary and secondary addresses. It is set off to indicate that the command is transmitted to all redrives. RESET REDRIVE (X'5'OR X'D') This command resets the latches either of one specific redrive or of all redrives. The enable/disable latch is not reset. R2 (DB0 DB1 TA): | Bit | Function | |------------------|--------------------------------------------------------------------------------------------------------------------------------| | 5-7<br>8<br>9-11 | 0<br>1000 (RDV address)<br>Primary address<br>Not broadcast/broadcast<br>101 (command code)<br>Secondary address<br>0 (output) | <u>Bit 8:</u> This is set on for selecting one specific redrive via the primary and secondary addresses. It is set off to indicate that the command is transmitted to all redrives. #### DIAGNOSTIC WRITE (X'6' OR X'E') This command tests the logical circuits that handle the priorities in either one specific redrive or of all redrives. The contents of byte 1 of register R1 are placed in the diagnostic register. R2 (DB0 DB1 TA): | Bit | Function | |------------------|--------------------------------------------------------------------------------------------------------------------------------| | 5-7<br>8<br>9-11 | 0<br>1000 (RDV address)<br>Primary address<br>Not broadcast/broadcast<br>110 (command code)<br>Secondary address<br>0 (output) | <u>Bit 8:</u> This is set on for selecting one specific redrive via the primary and secondary addresses. It is set off to indicate that the command is transmitted to all redrives. Register R (DBO DB1 TO) | Bit | Function | |---------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0-7<br>8<br>9<br>10<br>11<br>12<br>13<br>14 | Unused Cycle steal grant high in Cycle steal grant low in Cycle steal request high in Cycle steal request low in Cycle steal request priority down Cycle steal request priority up Level 1 remember latch Redrive level 1 pending | #### DIAGNOSTIC READ (X'A') This command is used as a complement of the diagnostic write command to obtain the status of specific tags and latches of a specific redrive card. The contents of the diagnostic register are loaded in register R. Immediate Field (DBO DB1 TA): | Bit | Function | |------------------|-------------------------------------------------------------------------------------------------------------------------| | 5-7<br>8<br>9-11 | 0<br>1000 (RDV address)<br>Primary address<br>1 (not broadcast)<br>010 (command code)<br>Secondary address<br>1 (input) | Register R (DBO DB1 TD): | Bit | Function | |---------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0-7<br>8<br>9<br>10<br>11<br>12<br>13<br>14 | Diagnostic register Cycle steal grant high out Cycle steal grant low out Cycle steal grant high secondary Cycle steal grant low secondary Allow poll response secondary in Allow poll response out Select out primary Select out secondary | **Chapter 11. IOC Bus and Redrive** Section 2. Troubleshooting Guidelines # DC Voltages and Tolerances at Board Pin Level | Vdc | Vmin | Vmax | Ripple (max) | |-------------------|--------|--------|--------------| | -12.0 | -10.92 | -13.20 | 0.45V p-p | | -8.5 | -7.73 | -9.35 | 0.25V p-p | | -5.0 | -4.55 | -5.50 | 0.15V p-p | | -4.3 | -4.19 | -4.48 | 0.07V p-p | | -1.5 | -1.48 | -1.56 | 0.03V p-p | | +5.0<br>(Note 1) | +4.55 | +5.50 | 0.20V p-p | | +5.0 | +4.75 | +5.25 | 0.13V p-p | | +8.5 | +7.73 | +9.35 | 0.35V p-p | | +12.0 | +10.92 | +13.20 | 0.40V p-p | | +12.0<br>(Note 2) | +11.40 | +13.20 | 0.40V p-p | | +24.0 | +21.00 | +27.60 | 0.30V p-p | # Notes: 1. 02-PS7 only 2. 01-PS4 only 3725/3726 Maintenance Information Manual 11-600 # **Troubleshooting Techniques** The purpose of this section is to help in isolating failures between RDVs, adapters, CCU, IOC bus cables, and terminators. The techniques provided are: - RDV disconnection (board isolation) (See page 11-803) - IOC Bus shortening (gate isolation) (See page 11-803) - RDV Clocking checks (See page 11-804) - Manual intervention scoping routines (See page 11-805) Note: For the 3725 Model 2, only one redrive and the attached adapter can fail. Troubleshooting is therefore limited to the C2LB board. <u>Warning:</u> Special care must be taken when disrupting or changing configurations on the IOC bus (See page 11-800). # Warning Notes # CDF Change Warning 'Create CDF' should not be used when a failure is suspected in the system. It would destroy the file. To update the CDF, the 'CDF Update' facility should be used instead. This is particularly important when the RDV/IOC Bus area is suspected to be failing. It is also important to keep one Service Diskette with its original CDF unchanged so that it can be used as a reference. ## Channel Adapter Reset Warning - Channel adapters normally receive their power on reset signal on the IOC bus from the CCU via the RDV card. - 2. If the path mentioned in (1) above is broken, the channel adapter cannot be reset. - A channel adapter that is not reset will cause problems on the host channel interface. - 4. A power on reset can be forced by inserting the following jumpers: # <u>Model 1</u> | | Jump | per | | |-------------------------|-------------------------------------------|----------------------------|-----------------------------| | Board | From | То | Autoselect Cable | | CLAB-1<br>CLAB-2<br>CAB | 01A-A3A2M12<br>01B-A2A2M12<br>02C-A1X2M12 | Ground<br>Ground<br>Ground | N/A<br>01B-A2YH<br>02C-A1YD | # Model 2 (2) 大きをある。大気(1) | _ | | Jump | Jumper | | | | | | | | | | | |---|-------|-------------|--------|------------------|--|--|--|--|--|--|--|--|--| | | Board | From | To | Autoselect Cable | | | | | | | | | | | | C2LB | 01A-A3A2M12 | Ground | N/A | | | | | | | | | | | İ | C2LB2 | 01B-A2A2M12 | Ground | 01B-A2YH | | | | | | | | | | 5. A channel adapter which has its normal power on reset path broken will cause autoselect problems on a functioning channel adapter. This problem can be eliminated by unplugging 02C-A1YD if the path is broken to the CAB board, or unplugging 02C-A1YD and 01B-A2YH if the path is broken to the CLAB2 board. If the path is broken to the CLAB1 board, none of the other channel adapters will function with autoselect. For the 3725 Model 2, the same considerations apply for the C2LB and C2LB2 board as those for the CLAB1 on CLAB2 board. # IOC Bus Terminator Power Warning A blinking hex display of D2D will occur if the IOC bus terminator does not have its 5 volt power cable properly plugged onto the back of a board when the Power On Reset or Function Start switch is operated. A blinking hex display of B1C will occur if IOC bus terminator voltage is plugged into any CLAB/CAB board position other than 0xx-xxB2E14. # Secondary Bus Enabling Warning When using the manual intervention MB scoping routine, RDV-4 or the frame RDV must be enabled before addressing RDV 5 through 9 of the secondary bus. # **Bus Configuration and RDV States** IOC BUS CONFIGURATION The IOC bus is in reality composed of two buses as follows: The <u>primary bus</u> is driven by the DFL5 and DFL1-1, 1-2, and 1-3 cards of the CCU. The RDVs are connected to it in the following sequence: ``` RDV - 1 for CLAB-1 or C2LB for the 3725 Model 2 2 for CLAB-2 or C2LB2 for the 3725 Model 2 3 for LAB-3 4 which drives the secondary bus 10 for CAB ``` The <u>secondary bus</u> is driven by the RDV-4/RDV-AD of the primary bus, and installed in the CAB. The RDVs are installed in the following sequence: ``` RDV - 7 for LAB-4 6 for LAB-5 5 for LAB-6 8 for LAB-7 9 for LAB-8 ``` This is the <u>installation</u> sequence, due to the need for cooling from the bottom to the top of gate O2A. The physical sequence on the bus is shown in the following figure: # REDRIVE STATES Each RDV may be in one of the following states (see "Redrive State Definitions" on page 11-090 for more details): #### 1. Enabled This is the case of normal operation. The attached adapters are logically connected to the RDV. An RDV is enabled via an 'Enable' command, which can address either a specific RDV or all the RDVs (broadcast command). # 2. Disabled The attached channel adapters cannot communicate with the IOC Bus. Their inputs to the RDV are inhibited. However, the communication between the RDV and the CCU is not inhibited. An RDV is disabled via a 'Disable' command, which can address either a specific RDV or all RDVs (broadcast command). For example, when doing a Power On/Reset, all RDVs are disabled. ## 3. Board Disabled (Jumper Required) This requires a jumper from pin D11 of the board RDV to ground. The RDV does not reply to any command when addressed. For example a 'Create CDF' command will not consider that RDV as present. However, the IOC bus chain is not interrupted. # 4. Disconnected (Top Connectors Unplugged) When unplugging top connectors, the following cable pins must be jumpered (see page 4-090). | 4B02 | to | D02 | |------|----|-----| | 4B03 | to | D03 | | 5B02 | to | D02 | | 5B03 | to | D03 | A disconnected RDV must be deactivated from the CDF and must have jumpers installed in cables in order for the IOC bus IFTs to run without error. For the last redrive of the primary and secondary IOC bus, the jumpers are not required. Chapter 11. IOC Bus and Redrive 11-801 # **IOC Bus IFT Diagnostics** The IOC Bus is tested by four sections I, JA, JB, and JC. #### SECTION I Section I tests successively all RDVs, first with the RDVs disabled from their adapter, and then with them enabled. It is not possible to run section I for a specific RDV. Note: To run section I, the first RDV at least must be connected to the 3725. # SECTION J Section J tests the path up to the adapter. The associated RDV is of course enabled but the others are disabled. For example RDV-4, which drives the secondary bus, is enabled when testing RDV-5 to RDV-9 or their associated adapters. #### SECTION JA Section JA can be run for the CSPs on a given RDV as follows: Request : Diag ==> JA Adp<sup>J</sup> ==> RDV<sup>J</sup> Line ==> Note: the adapter and line selection entries are used for troubleshooting only. #### SECTION JB Section JB is run for testing the channel adapters. The disconnect procedure used by routine IAO1 correlates the errors between the first and second RDVs of the Primary or Secondary buses. # JA AND JB FAILING If both are failing, the whole primary bus is considered to be failing. The suspected FRUs are DFL5, DFL1-1, DFL1-2, and DFL1-3, and the terminator with its powering. The same correlation is done for the two RDVs closest to RDV-4 for the secondary bus (RDV-6 and RDV-7 or RDV-5 and RDV-6). If both are failing, the whole secondary bus is considered failing. The suspected FRUs are RDV-4, RDV-AD, and the terminator with its powering. # 3725/3726 Maintenance Information Manual 11-802 # SECTION JC Section JC tests the IOC bus to the TRM, with the ability to write into and read from the TRM. The capability to generate a Level 2 interrupt is also tested. The RDV for a specific TRM is enabled during the test, all others are disabled. It is not possible to run Section JC for a specific TRM. # **IOC** Bus Isolation Two different methods are used to isolate failures between the RDVs, the RDV attached adapters, CCU, IOC bus cables, and the terminators; these methods can be used either separately or successively. #### RDV DISCONNECTION This method is used with RAC OAO repair procedure. It consists in unplugging the top connectors of a RDV (do not forget to connect the jumpers) in order to disconnect a complete board: CLAB-1, CLAB-2, LAB-A, LAB-B, or CAB for the 3725 Model 1; C2LB, C2LB2, LAB-A, LAB-B for the 3725 Model 2. Observe all the warnings given on page 11-800. To run section I which tests all RDVs, the CDF must be updated with the new configuration. To do this, the RDV which has been unplugged must be deactivated in the CDF (CDF update). To run section J, the adapters attached to the unplugged RDV must also be deactivated in the CDF. It is possible to run section JA for a specific RDV without updating the CDF. This allows the checking of the connection of each TSS. Via successive runs of section JA, all connected TSSs can be checked without manipulating the CDF. However, the channel adapter connection to the RDV is not tested. Section JB of the IOC diagnostics handles all CAs. See page 11-800, "Channel Adapter Reset Warning", paragraph 5, for auto select cable disconnection. It is possible to test a specific channel adapter using the channel adapter diagnostics, section L. It is also possible to test the path from the CCU to a TSS via a specific TSS request which loads the TSS diagnostics into CSP storage. # IOC BUS SHORTENING Depending on the system configuration the IOC bus can be shortened in several independent steps (pages 4-090 and 4-091). Observe all the warnings given on page 11-800. 1. Secondary bus disconnection, which can be done in two ways: Disconnect RDV-4 (jumper 02C-A1A2D11 to D08) or Unplug RDV-4 top connectors In both cases RDVs 4 through 10 must be deactivated from the CDF to run the diagnostic IFT I. 2. Secondary bus shortening by disconnecting gate 02B: Move bus terminator from: 02B-J1 to : 02A-J1 Put power jumper to: 02A-A3 B2E14 --> black wire = ground B3E01 --> yellow wire = +5V (see page 4-290) # Warning: RDV 8 and 9 must be deactivated from the CDF. If running the scanner diagnostics, scanners 13 through 16 must also be deactivated from the CDF. 3. Primary bus shortening by disconnecting CAB (02C-A1). Disconnect one end of cable P/N 6081182 and one end of cable P/N 4712960 from 01B-J1A2. Disconnect cable P/N 4712959 from the pin side of 01B-A2YK. Move bus terminator from: 02C-J1 to : 01B-J1 Install loose end of cable P/N 6081389 into 01B-J1A2. ## Warning: All RDVs except RDVs 1, 2, and 3 must be deactivated from the CDF. If running the scanner or channel adapter diagnostics, scanners 7 through 16 and channel adapters 3 through 6 must also be deactivated from the CDF. 4. Primary bus shortening by disconnecting gate 01B: Move bus terminator from: 01B-J1 to : 01A-J1 Remove the BUSTERM power cable P/N 6081389 from 01B-J1A2 and 01B-A2B2E14, and remove cable 21 from position 01A-A1YE (see page 4-070). Replug cable P/N 6081389 to 01A-J1A2 and 01A-A3B3E14 (see page 4-290). #### Warning: All RDVs except RDV-1 must be deactivated from the CDF. If running the scanner or channel adapter diagnostics, scanners 3 through 16 and channel adapters 2 through 6 must also be deactivated from the CDF. Chapter 11. IOC Bus and Redrive 11-803 # **RDV Clocking Checks** The RDV card receives the high speed clock signals (29.4912 MHz) from the ACLK card as shown in the diagrams on pages 4-100 and 5-051. Also RDV-10 of the CAB receives the high speed clock signals from RDV-4 via a twisted pair, as follows: | Signal | name | Wire color | RDV-4 | RDV-10 | |--------------|------|------------|-------------|-------------| | -29.4912 MHz | | Red | 02C-A1A2D07 | 02C-A1X2B04 | | +29.4912 MHz | | Black | 02C-A1A2D05 | 02C-A1X2B02 | The RDV card also generates the CLK1 through CLK4 signals as shown on pages 5-053 and 5-054. RDV Clock 1 and RDV Clock 2 may be scoped as follows: 3725/3726 Maintenance Information Manual 11-804 # **PIO Scoping Routine** The purpose of the PIO scoping routine is to allow scoping of the PIO tags and data bus for the 3725, and runs on level 4 in the CCU. The following adapters may be exercised using the normal PIO: - Redrive cards - Scanners - Channel adapters - Token-ring subsystem #### RUNNING THE ROUTINE - 1. Start the routine by calling manual intervention routine MB01. - 2. The first prompting message requests the operator to enter 'CA' to test the channel adapter autoselection; to scope the PIO, ignore this message and simply press SEND. - 3. The second prompting message requests the operator to enter 'CE' to test the channel adapter cycle steal; to scope the PIO, ignore this message and simply press SEND. - 4. When prompted, enter the parameters in the following format (see Notes 2 and 3 below): 'Rooaaaadddd' THE COLD CONTRACT OF STREET #### where: oo = the selected option aaaa = the selected address (TA value) dddd = the selected data (TD value) After all entries have been made, see timing charts on page 11-812 for scoping basic PIO operations. ### <u>Notes:</u> - 1. The address on the bus at TA time is used to address an adapter; to avoid timeouts on the bus, this address must be correct. - 2. The redrive for a CSP, channel adapter, or TRA must be enabled before a PIO routine can address or be run for that CSP, channel adapter, or TRA. See page 11-808 for examples. - 3. When using the manual intervention scoping routine MB01, RDV-4 (frame RDV) must be enabled before addressing RDV-5 through RDV-9 of the secondary bus. #### **Option** The option 'oo' may be one of the following values: - O1 The requested PIO is executed once only. The 'O1' option may be repeated as often as required. - 02 The requested PIO is executed and loops on the PIO until an error is found. The error is reported once only via an RAC 675. If you wish to continue, type 'G' (for Go); the routine then loops indefinitely until the 'BREAK' key is pressed. - Of This option is identical to option O2 above, except that if an error is found, it is not reported. - O4 This option is reserved for the CSP or TRA, and is used to scope level 1 and level 2 interrupt requests to the CCU (adapter level 1 and adapter level 2). #### TA and TD The remaining parameters are 'aaaa' (TA) and 'dddd' (TD). A preliminary check is done on the TA value; a null value is not allowed. In addition, for option 04, the routine checks that TA is X'3001' for the get line ID command, and X'nn41' for the get error status command on a given CSP. For TA format details, see the next section. ## Inputting the Values Each request must always contain 10 hexadecimal digits. If, by error, fewer than 10 digits are entered, or if a wrong option ('oo') is requested, the following error message is displayed: INVALID REQUEST: xxxxxxxxxx PRESS SEND where xxxxxxxxx are the digits entered in error. After pressing SEND, the prompt re-appears, and the request may be re-entered. Chapter 11. IOC Bus and Redrive 11-805 # PIO Scoping Address and Commands ADDRESS (TA) FORMATS The address format depends on the type of adapter addressed. Refer to pages 11-040, 11-100, and 11-101 for additional information. # Redrive TA Format Note: a redrive does not need to be enabled for a PIO routine to address or to be run for that redrive. The redrive TA has the following format: | 0 | I | 1 0<br>Group | 0 0<br>Address | l P | P<br>PRA | P | 1 | X | X X<br>Command | ΧI | 5 | S<br>SRA | S | I/O | |---|---|--------------|----------------|-----|----------|---|---|---|----------------|----|----|----------|----|-----| | 0 | | 1 | 4 | 5 | | 7 | | 8 | | 11 | 12 | | 14 | 15 | | RDV | 0 | Gr | oup / | Addre | 255 | | PRA | | | Comr | and | | | SRA | | I/0 | TA | |------------------------------------------------|-----------|---------------------------------|-----------|---------------|-----------------|-----------|---------------|--------------------------------------|-------|---------------------------------------|---------------------------------------|---------------------------------------|---------------------------------|---------------------|--------------------------------------|------------------------------------------------------|------------------------------------------------------------------------------| | 1<br>2<br>3<br>4<br>0<br>5<br>6<br>7<br>8<br>9 | 000000000 | 1<br>1<br>1<br>1<br>1<br>1<br>1 | 000000000 | 0 0 0 0 0 0 0 | 0 0 0 0 0 0 0 0 | 000000000 | 0 0 0 0 0 0 0 | 0<br>0<br>0<br>1<br>0<br>1<br>1<br>1 | ***** | × × × × × × × × × × × × × × × × × × × | × × × × × × × × × × × × × × × × × × × | × × × × × × × × × × × × × × × × × × × | 0<br>0<br>0<br>0<br>1<br>1<br>0 | 0 0 1 0 0 1 1 1 1 1 | 0<br>1<br>0<br>0<br>1<br>1<br>0<br>1 | 1/0<br>1/0<br>1/0<br>1/0<br>1/0<br>1/0<br>1/0<br>1/0 | 40X0/1<br>40X2/3<br>40X4/5<br>41X0/1<br>40X6/7<br>41X8/9<br>41X6/7<br>41XE/F | | | | 1 | ı | Byte<br> | e 0 | l | l | l | | 1 | | By: | te 1<br> | | | l | | # Notes: - 1. Bit 0 is always 0. - Bits 1 through 4 are always binary '1000' - 3. Bits 5 through 7 comprise the primary redrive address (PRA), and are always binary '000' for RDVs 1 through 3 and 10, and binary '001' for RDVs 4 through 9. - 'XXXX' is the command, and is described below. - Bits 12 through 14 comprise the secondary redrive address, (SRA) and depend on the RDV. - 6. Bit 15 is the I/O bit; this bit is 0 for output and 1 for input. 3725/3726 Maintenance Information Manual 11-80 #### COMMAND FORMAT The command occupies bits 8 through 11 of the TA. It has the following format (the I/O bit is also shown for convenience): | | | В | it | | | |-----------------------------------------------------------------------------------------------------|---------------------------------------------|----------------------------|----------------------------|----------------------------|-----------------------| | Command | 8× | 9 | 10 | 11 | I/O Bit | | Poll Read error reg. Write error reg. Disable drivers Enable drivers Reset redrive Diagnostic write | 0<br>0/1<br>0/1<br>0/1<br>0/1<br>0/1<br>0/1 | 0<br>0<br>0<br>0<br>1<br>1 | 0<br>0<br>0<br>1<br>0<br>1 | 0<br>1<br>0<br>1<br>0<br>1 | 1<br>0<br>0<br>0<br>0 | \* bit 8 is the specific bit. If the bit is off, the command is broadcast to all redrives; if on, it is sent to a specific redrive. See page 11-808 for examples. ### Error Register in the Redrive To write data into the RDV error registers, 'dddd' must be set as follows: xx00 where xx is one byte of data (00 is not used) To read data from an RDV error register, the data is placed into register in X'76' as follows: aadd where aa is the RDV address dd is the error register content # Redrive ID Format For a diagnostic write, only byte 1 of the TD field is used (dddd = 00xx). Note: Bit 2 and/or bit 3 of byte 1 should not be set on as they will cause an unexpected error in MB01 from which recovery is only possible via a MOSS re-IML. # PIO Scoping, Redrive Cards # REDRIVE CARD SCOPING To write a data pattern into the RDV error register and then read it back, the following patterns may be used (this example is for RDV1): R014080FF00 First request: write 'FF' into the error register of RDV1. R0240910000 Second request and loop until an error is found: read back the error register of RDV1. Alternatively: R0340910000 Second request and loop indefinitely. # REDRIVE CARD SCOPING (VIA BOARD RDV-4) This example is the same as example 1, except that as the RDV card being scoped is in the 3726, RDV4 (the frame redrive) must be enabled as well (this example is for RDV5): R0141A00000 First request: enable RDV4. R01418AFF00 Second request: write 'FF' into the error register of RDV5. R02419B0000 Third request and loop until an error is found: read back the error register of RDV5. Alternatively: R03419B0000 Third request and loop indefinitely. Chapter 11. IOC Bus and Redrive 11-807 # **PIO Scoping Scanners** CSP TA FORMAT The redrive for a CSP must be enabled before a PIO routine can address or be run for that CSP. In addition, RDV-4 must be enabled before RDVs 5 through 9 can be addressed. The CSP TA has the following format: | 0 1 | G | G<br>Line | G G<br>Group | Ċ | L<br>LAB/L<br>2LB/C | AB | l x | X X<br>Command | X | 1 0 | 0 | 0 | 1/0 | |-----|---|-----------|--------------|---|---------------------|----|-----|----------------|----|-----|---|----|-----| | 0 | 1 | | 4 | 5 | | 7 | 8 | | 11 | 1 | 2 | 14 | 15 | | CSP | .0 | Lir | ne Gi | oup | | AB/L/<br>B/C | | Cor | mman | d<br> | | Bits | 12 | -14 | I/0 | TA · | |-----------------------------------------------------------------------------|-------------------------------|-----------------------------------------|----------------------------------------------------------|-----------------------------------------------------|----------------------------------------------------------|-----------------------------------------------------|----------------------------------------------------------|-----------------------------------------|------------|-----------------------------------------|------------|-----------------------------------------|----|-----------------|------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------| | 1<br>1<br>3<br>5<br>5/6<br>7<br>7/8<br>9<br>9/10<br>11/12<br>13/14<br>15/16 | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | 0<br>1<br>0<br>1<br>0<br>1<br>0<br>1<br>0<br>1<br>0<br>1 | 1<br>0<br>1<br>0<br>1<br>0<br>1<br>0<br>1<br>0<br>1 | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>1<br>1<br>1<br>1<br>1 | 0<br>0<br>0<br>0<br>1<br>1<br>1<br>1<br>0<br>0<br>0 | 0<br>0<br>1<br>1<br>0<br>0<br>1<br>1<br>0<br>0<br>1<br>1 | ××××××××××××××××××××××××××××××××××××××× | ********** | ××××××××××××××××××××××××××××××××××××××× | ********** | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | | 000000000000000 | 1/0<br>1/0<br>1/0<br>1/0<br>1/0<br>1/0<br>1/0<br>1/0 | 10X0/1<br>20X0/1<br>21X0/1<br>21X0/1<br>12X0/1<br>22X0/1<br>13X0/1<br>23X0/1<br>14X0/1<br>25X0/1<br>15X0/1<br>25X0/1<br>16X0/1<br>26X0/1<br>27X0/1 | ## Notes: - 1. Bit 0 is always 0. - 2. Bits 1 through 4 select the line group (16 lines). Binary '0010' selects the first group of 16 lines on a CLAB or LAB board (corresponds to the first CSP on the board); binary '0100' selects the second group of 16 lines (corresponds to the second group of 16 lines if only one scanner is installed on the board, or to the second CSP if the board is a LAB type B). - 3. Bits 5 through 7 comprise the LAB address. - 4. Bits 8 through 11 comprise the command. See Notes 7, 8, and 9 for the commands that can be exercised. - 5. Bits 12 through 14 are always 0 in this application. - 6. Bit 15 is the I/O bit; this bit is 0 for output and 1 for input. - 7. To clear level 2 interrupt requests from the CSP to the CCU, use the broadcast 'Get Line ID' command; the corresponding TA format is X'3001'. - 8. To clear level 1 interrupt requests from the CSP to the CCU, use a read type of PIO with a command of binary '0100'. - 9. The RDV for the selected adapter must be enabled prior to testing. # 3725/3726 Maintenance Information Manual 11-808 #### CCU L1 AND L2 INTERRUPTS FROM ADAPTER SCOPING WARNING: to perform the following function on an CSP, reset it by touching board pin A2M05 to ground. To scope the up and down levels of level 1 and level 2 interrupt requests from a CSP to the CCU, the following patterns may be used: R0140A00000 First request: enable RDV1. R011020FFFF Second request: ask CSP 1 to send a level 2 interrupt request. At this point, the interrupt request level 2 line should go to the up level. R0430010000 Third request (Get Line ID): pressing SEND should cause the interrupt request level 2 to be cleared; the line goes to the down level. R0110810000 Fourth request: ask CSP 1 to send a level 1 interrupt request. At this point, the interrupt request level 1 line should go to the up level. R0410410000 Fifth request (Get Error Status): pressing SEND should cause the interrupt request level 1 to be cleared; the line goes to the down level. # PIO Scoping, Channel Adapters CHANNEL ADAPTER TA FORMAT WARNING the ENBL/DSBL switches on the control panel must all be set to DSBL. <u>Note:</u> The redrive for a channel adapter must be enabled before a PIO routine can address or be run for that channel adapter. For the 3725 Model 2, only CA1, CA2 CA3, and CA4 can be installed, and no TPS feature is available. Therefore, the Enbl/Dsbl switches can be used only for interface A. The CA TA has the following format: | 0 | ı | 0 | (= | O<br>CAs) | 1 | 1 | 0 | 0 | 0 | 1 | × | x<br>Regis | х | 0 | 0 | 0 | 1/ | ′0 | |---|---|---|----|-----------|---|---|---|---|---|---|---|------------|----|----|---|----|-----|----| | 0 | | 1 | | | 4 | | 5 | | 7 | | 8 | | 11 | 12 | | 14 | 4 1 | 15 | # Notes: - 1. Bit 0 is always 0. - 2. Bits 1 through 4 are always binary '0001' to select the channel adapters. - 3. Bits 5 through 7 are always 0. - 'xxxx' is the CA register that is to be read or written. For a channel selection, 'xxxx' is '0111' (see page 12-020 onward) for channel adapter register bit descriptions. - 5. Bits 12 through 14 are always 0. - 6. Bit 15 is the I/O bit; this bit is 0 for output (Out X'x') and 1 for input (In X'x'). - 7. The CA is selected by an Out X'7' command with the address contained in TD as follows: | CA | TD | |----|---------| | 1 | X'2000' | | 2 | X'2200' | | 3 | X'2400' | | 4 | X'2600' | | 5 | X'2800' | | 6 | X'2400' | This selection must be performed before any other register access. 8. The redrive for the tested channel adapter must be enabled before selecting the channel adapter. To perform an Out X'x' or an In X'x' after the channel has been selected, use the TA value given above. The local storage and register contents are then given by the TD value. Data loaded into CA registers may be checked using CCU function 10 (ten). Note: Do not forget to restart the CCU before leaving the CCU function. # CHANNEL ADAPTER SCOPING To write a data pattern of X'FFFF' into local store X'4' (Out X'4') of a channel adapter and then read it back, the following patterns may be used (this example is for channel adapter 1): R0140A00000 First request: enable RDV1. R0108702000 Second request: select channel adapter 1. R010840FFFF Third request: write X'FFFF' into local store X'4' of CA1. R0208410000 Fourth request: loop on In X'4'. #### PCI LEVEL 3 INTERRUPT FOR A GIVEN CHANNEL ADAPTER SCOPING To set up a PCI level 3 interrupt on channel adapter 1 for scoping, the following patterns may be used: R0140A00000 First request: enable RDV1. R0108702100 Second request: select and reset channel adapter 1. R0108702000 Third request: select channel adapter 1. R0208700040 Fourth request: Set the PCI at level 3 for channel adapter 1 and loop until an error is found. Chapter 11. IOC Bus and Redrive 11-809 # PIO Scoping, Error Reporting # ERROR REPORTING The following RAC-ERC codes are displayed when an error is found by the scoping routine: | RAC | ERC | Meaning | |-----|------|-------------------------------------------------------------------------------------------------------| | 670 | - | This is an ABEND. A Level 1, 2, or 3 interrupt occurred, but the cause cannot be identified. | | | | Action: Retry or run CCU diagnostics. | | 675 | 77F9 | A Level 2 interrupt occurred and has been identified. However this level 2 interrupt cannot be reset. | | | | Action: Terminate the routine and retry. | | 675 | 7FF0 | Error occurred on a PIO for a single request execution (Option 1). | | | | Action: Compare the error bits with the error field in the table at right. Type G to continue. | | 675 | 7FF1 | Error occurred on a PIO with loop requested. | | | | Action: Compare the error bits with the error field in the table at right. Type G to continue. | | 675 | 7FF9 | A Level 1 interrupt occurred and has been identified. However this level 1 interrupt cannot be reset. | | | | Action: Terminate the routine and retry. | # Chapter 11. IOC Bus and Redrive 11-810 # REGISTER IN X'76' When an error occurs with RAC = 675 and ERC = 7FFO/7FF1, the error bit field displayed is the contents of In X'76'. This register latches the error conditions found during PIO execution. The following combinations may occur: | Error | field | Suspected IOC Line* | Meaning | |----------------------------------------------|----------------------------------------------------|----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | X 10<br>X 12<br>X 12<br>X 12<br>X 15<br>X 16 | 1400'<br>2800'<br>2800'<br>2800'<br>5800'<br>5800' | Data bus bits VH IRR IRR, VH, EOC IRR IRR, VH, EOC, VB, M IRR, VH, EOC, VB, M VH | IOC Bus parity check I/O tag is off I/O tag raised on a new IOH No response to TA VH did not fall after TD dropped No response to TD for PIO read No response to TD for PIO read I/O tag is off, VH must rise (PIO end after a data exchange) | # Where: Data bus bits = bytes 0 and 1, bits 0 through 7 and parity EOC = end of chain IRR = interrupt request removed M = modifier VB = valid byte VH = valid halfword # **PIO Scoping TRAs** #### TRA TA FORMAT The redrive for a TRA must be enabled before a PIO routine can address or be run for that TRA. In addition, RDV-4 must be enabled before RDVs 5 through 9 can be addressed. The CSP TA has the following format: | 0 | Ī | G G | G G | 1 | L | L | L | I | × | × | × | × | ı | 0 | 0 | 0 | 1/ | 0 | |---|---|-------|---------|---|---|-----|---|---|---|-----|------|---|---|----|---|----|----|---| | | ı | Group | Address | 1 | | LAB | | 1 | | Com | mand | | I | | | | I | | | 0 | | 1 | 4 | | 5 | | 7 | | 8 | | | 1 | 1 | 12 | | 14 | 1 | 5 | | TRA | 0 | | Group<br>ddre: | | | | LAB | | Cor | nman | d | | Bit | Bits 12-14 | | | | | |--------------------------------|---------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|------------------|------------------|------------------|------------------|------------------|------------------|---------|----------------------------------------|--|--| | 6<br>8<br>10<br>12<br>14<br>16 | 0 0 0 0 | 1<br>1<br>1<br>1<br>1 | 0<br>0<br>0<br>0<br>0 | 0<br>0<br>0<br>0<br>0 | 1<br>1<br>1<br>1<br>1 | 0<br>0<br>1<br>1<br>1 | 1<br>1<br>0<br>0<br>1 | 0<br>1<br>0<br>1<br>0 | X<br>X<br>X<br>X | X<br>X<br>X<br>X | X<br>X<br>X<br>X | X<br>X<br>X<br>X | X<br>X<br>X<br>X | X<br>X<br>X<br>X | 0 0 0 0 | 1/0<br>1/0<br>1/0<br>1/0<br>1/0<br>1/0 | | | #### Notes: - 1. Bit 0 is always 0. - Bits 1-4 select the Group Address. Binary '1001' selects the token-ring subsystem. The specific TRM is selected by the LAB address bits. - 3. Bits 5 through 7 comprise the LAB address. - 4. Bits 8 through 11 comprise the command. See Notes 7, 8, 9, and page 11-040 for the commands that can be exercised. - 5. Bits 12-14: - Bit 12 determines MOSS or CCU. 1 = MOSS IOH 0 = CCU IOH Bit 13 determines TRM or TIC. 1 = TRM 0 = TIC Bit 14 is always 0 for this application. - 6. Bit 15 is the I/O bit; this bit is 0 for output and 1 for input. - 7. To clear level 2 interrupt requests from the TRA to the CCU, use the broadcast 'get line ID' command; the corresponding TA format is X'3001'. - 8. To clear level 1 interrupt requests from the TRA to the CCU, use a read type of PIO with a command of binary '1101' (Get line ID Error Status). - 9. The RDV for the selected adapter must be enabled prior to testing. #### TRM CARD SCOPING (VIA BOARD RDV-3) This example allows scoping of the IOC Bus, via redrive 3, to the TRM in Adapter position 6. R0140A40000 First request: enable Redrive 3. R014A150000 Second request: Get TRM control registar to allow communication with the R014A34FFFF Third request: Write FFFF (all bits) into the LID base register. R024A350000 Fourth request: Loop until error is found. Read back data from LID base register. or ´ R034A350000 Fourth request: Loop indefinitely, do not stop on error. Read back data from LID base register. Chapter 11. IOC Bus and Redrive 11-81 # **PIO Timings** # READ TIMING # WRITE TIMING # 10C Bus Signal Scoping Scoping the signals of the IOC bus can be performed: - On the BUSTERM cards (see page 4-092 for pin assignment) - On the CCU board at the IOC cable connector 01A-A2A3 (see page 4-080 for pin assignment). # Notes: - 1. Indicates the checking of that signal level before proceeding. - 2. These diagrams shown in positive logic. Actual logic levels are active when negative. # Cycle Steal Timing ## Notes: - 1. EOC in place of VH indicates last transfer. - 2. Parity valid active only for RD data and RD control data during setup sequence. - 3. The parity valid tag may be off, but the CCW always has good parity. - 4. The data exchange is always of a single type only (read or write) during any given AIO operation. # **IOC** Bus Adapter Interrupts Three interrupt levels 1, 2, and 3 are raised by the IOC bus adapters. The interrupts are placed on the IOC data bus by the adapter when the I/O tag is inactive. ``` Data Bus Byte 0 bit 1 = L2 interrupt request to CCU Data Bus Byte 0 bit 5 = L1 interrupt request to CCU Data Bus Byte 1 bit 0 = L3 interrupt request to CCU ``` The interrupt requests are removed from the data bus by the RDV logic when the adapters activate the 'interrupt request removed' (IRR) tag. # LEVEL 1 INTERRUPT REQUEST This level is raised by the IOC logic (DFL-5 card in the CCU), the CSPs and the CAs. The RDV does not raise a level 1 interrupt request. The interrupt request is displayed in CCU registers X'7E' and X'76' (see page 10-230). The IOC1-L1 Summary bit in X'7E' indicates that there is an 'IOC level 1 interrupt request' displayed in X'76'. When a CSP raises a level 1 interrupt request, it is latched in the RDV and sent to the CCU. Polling the RDVs gives the address and error register of the first RDV on the daisy chain which raises the interrupt request. The CCU action for a CSP error is described on pages 13-330 and 13-331. The interrupt request for the CSP is reset by a Get Error instruction. To test the rise and fall of an interrupt request level 1 (A2U06 of the RDV) to the CCU, use the PIO scoping routine MB01 with option 04. This option also shows that the adapter is replying to a request coming from the CCU. See page 11-808 for a sample procedure. ### INTERRUPT LEVEL 2 TEST Level 2 interrupt requests are initiated by the CSP microcode through the CSP external register X'05' bit 3, which enters the CSP and RDV autoselection mechanism. The CCU sends a Get Line ID broadcast read command to get the CSP address. The interrupt condition XRO5 bit is reset by the microcode. To test the rise and fall of interrupt request level 2 (A2J02 of RDV) to the CCU, use the PIO scoping routine MB01 with option 04. This option also shows that the adapter is replying to a request coming from the CCU. See page 11-808 for a sample procedure. 3725/3726 Maintenance Information Manual 11-814 ## LEVEL 3 INTERRUPT REQUEST A level 3 interrupt request is initiated by the CA and is sent to the CA autoselection mechanism. The CCU must send an Out X'7' instruction to enable the autoselect mechanism and an In X'F' instruction to get the CA address. The interrupt request is reset by an Out X'7' instruction. See page 11-809 for a sample procedure. #### SCANNER INTERRUPT REQUEST TO THE MOSS Each scanner can interrupt the MOSS on level 4 by setting bit 0 of XRO5 in the CSP. This interrupt is dotted for all the scanners on the IOC bus and goes to the MCC in the MOSS via the CCU board. The signal routing is as follows: | | CSP-2 | | CCU 01A-A2<br>Connectors* | | MCC | |--------------------------------------------------|-------|----------------|---------------------------|-------|-------| | -Interrupt to MOSS<br>-Scanner Interrupt to MOSS | 1 | A2U09<br>A2Y30 | A3B10 V2C02 | V6A02 | V2B07 | #### \* Not scopable If permanent scanner interrupt at level 4 to the MOSS is suspected, it may be checked by using the signal routing diagrams in the cable charts starting on page 4-080 and the pin/net list (YZ pages). Missing interrupts from a given scanner are checked by diagnostics JA and the TSS diagnostics. If the level 4 interrupt to the MOSS does not occur, the MOSS DCM displays RAC 039. # Contents | CHAPTER 12. CHANNEL ADAPTER | | Register X'2' (Part 1 of 3) | 12-030 | Register X'7' (Part 1 of 2) | 12-045 | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------| | SECTION 1. UNIT DESCRIPTION | | Byte 0, Bit 0: Outbound Data<br>Transfer Sequence | | Input X'7' (Channel Adapter Condition) Byte 0, Bit 0: CA5 Enabled | | | Channel Adapter in 3725 Data Flow | 12-003 | Byte 0, Bit 1: Inbound Data<br>Transfer Sequence | | Byte 0, Bit 2: CA6 Enabled Byte 0, Bit 5: NSC Address Active | | | Introduction | 12-005 | Byte 0, Bit 2: Status Transfer Sequence Byte 0, Bit 3: Emulation Subchannel = 1 Byte 0, Bit 4: Channel End Presented Byte 0, Bit 5: Channel Stop/Interface Disconnect Byte 0, Bit 6: Suppress Out Monitor Interrupt Byte 0, Bit 7: Program Requested Interrupt Byte 1, Bit 0: Channel Bus Out Check Byte 1, Bit 1: Selective Reset Byte 1, Bit 2: Suppress Out Byte 1, Bit 3: Stacked Ending Status | | Byte 0, Bit 6: PIO Mode Byte 1, Bit 0: CA1 Interface A Enabled Byte 1, Bit 1: CA1 Interface B Enabled Byte 1, Bit 2: CA2 Interface A Enabled Byte 1, Bit 3: CA2 Interface B Enabled Byte 1, Bit 4: CA3 Interface A Enabled Byte 1, Bit 5: CA3 Interface B Enabled Byte 1, Bit 5: CA4 Interface B Enabled Byte 1, Bit 6: CA4 Interface A Enabled Byte 1, Bit 7: CA4 Interface B Enabled Output X'7' (Channel Adapter Control) Byte 0, Bit 0: Enable Autoselection Byte 0, Bit 1: Disable Autoselection Byte 0, Bit 2: Select CA Addressed by | | | Channel Adapter Operating Environment | 12-010 | Register X'2' (Part 2 of 3) | 12-031 | Bits 4-6 | | | Modes of Operation<br>NSC Mode<br>ESC Mode | | Byte 1, Bit 4: Priority Outbound Service<br>Byte 1, Bits 5-7: Residual Byte Count<br>Output X'2' (Data/Status Control)<br>Byte 0, Bit 0: Set/Reset Outbound Data | | Register X'7' (Part 2 of 2)<br>Byte 0, Bit 3: Execute Output on CA<br>Addressed by Bits 4-6<br>Byte 0, Bits 4-6: Channel Adapter | 12-046 | | Data Transfer Methods (Part 1 of 2) Controlling the Channel Adapter Channel Adapter States Ready State Initial Selection State Data Transfer State Status Transfer State Disabled State Channel Adapter Device Addresses Channel Adapter Interrupt Requests | 12-015 | Transfer Sequence Byte 0, Bit 1: Set/Reset Inbound Data Transfer Sequence Byte 0, Bit 2: Set/Reset Status Transfer Sequence Byte 0, Bit 3: Set/Reset ESC Operation Byte 0, Bit 4: Set/Reset PIO Mode Byte 0, Bit 5: Reset Initial Selection Interrupt Byte 0, Bit 6: Reset Data/Status Interrupt | | Address Bits Byte 0, Bit 7: Channel Adapter Reset Byte 1, Bit 0: Set Suppress Out Monitor Byte 1, Bit 1: Set Program Requested Interrupt Byte 1, Bit 2: Reset CA Interrupt Level 1 Checks Byte 1, Bit 3: Reset System Reset/NSC Address Active Byte 1, Bit 4: Set Allow Channel Interface | | | Level 1<br>Level 3<br>Accessing Channel Adapter Registers<br>Input/Output (IOH) | | Register X'2' (Part 3 of 3) | 12-032 | Enable (A and B) Byte 1, Bit 5: Set ESC Operational Byte 1, Bit 6: Set ESC Command Free Byte 1, Bit 7: Set Allow Channel Interface Disable (A and B) | | | Data Transfer Methods (Part 2 of 2) Input/Output Immediate (IOHI) CA Broadcast Commands | 12-016 | Byte 1, Bit 4: Priority Outbound Service Byte 1, Bits 5-7: Request Byte Count Registers X'3', X'4' and X'5' | 12-035 | Registers X'B' and X'C' | 12-050 | | Local Store and Register Contents (Part 1 of 3) | 12-020 | Input/Output X'3' (ESC Address and Status Byte) | 12 003 | <pre>and Status) Input X'C' (Cycle Steal Mode Control)</pre> | | | Local Store and Register Contents (Part 2 of 3) | 12-021 | <pre>Input/Output X'4'and X'5' (Data Buffer) Program-Initiated Operation (PIO)</pre> | | Byte 0, Bit 0: SYN Monitor Latch Byte 0, Bit 1: DLE Remember Control Latch | | | Local Store and Register Contents (Part 3 of 3) | 12-022 | Adapter-Initiated Operation (AIO) | | Byte 0, Bit 2: USASCII Monitor<br>Control Latch | | | Registers X'0' and X'1' | 12-025 | Register X'6' Input X'6' (NSC Status/Control) Byte 0, Bit 0: CA Switched to Interface B Byte 0, Bit 1: CA Switched to Interface A Byte 1, Bits 0-7: NSC Status Byte Output X'6' (NSC Status/Control) Byte 0, Bit 0: Set Force A Busy Byte 0, Bit 1: Set Force B Busy Byte 0, Bit 2: Force Error Byte 0, Bit 3: Diagnostic Storage Mode Byte 0, Bit 5: Check the Checkers Byte 0, Bit 6: A/B Data Buffer Diagnostic Mode Byte 0, Bit 7: Reset to Neutral State Byte 1, Bits 0-7: Set NSC Status Byte | 12-040 | Byte 0, Bit 3: EBCDIC Monitor Control Latch Byte 1, Bits 0-7: Residual Byte Count Output X'C' (Cycle Steal Mode Control) Byte 0, Bit 0: SYN Monitor Control Latch Byte 0, Bit 1: DLE Remember Control Latch Byte 0, Bit 3: EBCDIC Monitor Control Latch Byte 1, Bit 0-7: Request Byte Count | | # Contents | Replace All Color | | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------|--------| | Syte 0. Bit 5 1 Outstand Service Syte 1. Bit 5 Outstand Expendition Check 2. Bit 5 Outstand Expendition Check Syte 3. Bit 5 Outstand Expendition Check Syte 3. Bit 5 Outstand Expendition Check Syte 5. Bit 5 Outstand Expendition Check Syte 5. Bit 5 Outstand Expendition Check Syte 5. Bit 5 Outstand Expendition Check Syte 5. Bit 5 Outstand Expendition Check Syte 6. Bit 6 Outstand Expendition Check Syte 6. Bit 6 Outstand Expendition Check Syte 7 Outstand Chec | Input X'D' (CA Level 1 Interrupt Check) Byte 0, Bit 0: IOC Bus Parity Error Byte 0, Bit 1: Internal Bus Parity Error Byte 0, Bit 2: CCIN Card Check Byte 0, Bit 4: CHIN Card Check | 12-055 | IOC Bus Parity Error<br>Internal Bus Parity Error<br>CCIN Card Check<br>CHIN Card Check<br>Address Compare Error | 12-080 | Sense Bit = 0: Command Reject Sense Bit = 0 (Continued) Sense Bit = 1: Intervention Required Sense Bit = 1 (Continued) | | | Byte 1, Bit 3: Supurin Check Interface 8 Byte 1, Bit 3: Supurin Check Interface 8 Byte 1, Bit 7: KADR Card Check Interface 8 Byte 1, Bit 7: KADR Card Check Interface 8 Byte 1, Bit 7: KADR Card Check Interface 8 Byte 1, Bit 7: KADR Card Check Interface 8 Byte 5, Bit 7: KADR Card Check Interface 8 Byte 5, Bit 7: KADR Card Check Interface 8 Byte 5, Bit 7: KADR Card Check Interface 8 Byte 5, Bit 7: KADR Card Check Interface 8 Byte 5, Bit 7: KADR Card Check Interface 8 Byte 5, Bit 7: KADR Card Check Interface 8 Byte 5, Bit 7: KADR Card Check Interface 8 Byte 5, Bit 7: KADR Card Check Interface 8 Byte 5, Bit 7: KADR Card Check Interface 8 Byte 5, Bit 7: KADR Card Check Interface 8 Byte 5, Bit 7: KADR Card Check Interface 8 Byte 5, Bit 7: KADR Card Check Interface 8 Byte 5, Bit 7: KADR Card Check Interface 8 Byte 5, Bit 7: KADR Card Check Interface 8 Byte 5, Bit 7: KADR Card Check Interface 8 Byte 5, Bit 7: KADR Card Check Interface 8 Byte 5, Bit 7: KADR Card Check Interface 8 Byte 6, Bit 7: KADR Card Check Interface 8 Byte 7: KADR Card Check Interface 8 Byte 7: KADR Card Check Interface 8 Byte 7: KADR Card Check Interface 8 Byte 8, Bit 7: KADR Card Check Interface 8 Byte 8, Bit 7: KADR Card Check Interface 8 Byte 8, Bit 7: KADR Card Check Interface 8 Byte 8, Bit 7: KADR Card Check Interface 8 Byte 8, Bit 7: KADR Card Check Interface 8 Byte 8, Bit 7: KADR Card Check Interface 8 Byte 8, Bit 7: KADR Card Check Interface 8 Byte 8, Bit 7: KADR Card Check Interface 8 Byte 8, Bit 7: KADR Card Check Interface 8 Byte 8, Bit 7: KADR Card Check Interface 8 Byte 8, Bit 7: KADR Card Check Interface 8 Byte 8, Bit 7: KADR Card Check Interface 8 Byte 8, Bit 7: KADR Card Check Interface 8 Byte 8, Bit 7: KADR Card Check Interface 8 Byte 8, Bit 7: KADR Card Check Interface 8 Byte 8, Bit 7: KADR Card Check Interface 8 Byte 8, Bit 7: KADR Card Check Interface 8 Byte 8, Bit 7: KADR Card Check Interface 8 Byte 8, Bit 7: KADR Card Check Interface 8 Byte 8, Bit 7: KADR Card Check Interface 8 Byte 8, Bit 7: KADR Card Check Interface 8 Byte 8, | Byte 0, Bit 6: Initiate Service<br>Latch Ungated<br>Byte 1, Bit 0: Output Exception Check<br>Byte 1, Bit 1: PIO Halt Remember Latch<br>Byte 1, Bit 2: Cycle Steal Halt<br>Remember Latch | | Output Exception Check PIO Halt Remember Latch Cycle Steal Halt Remember Latch Bus-In Check (A and B) Ground Fault Error CADR Card Check (A and B) | | Sense Bit = 2: Bus-Out Parity Check Sense bit = 3: Equipment Check Sense Bit = 4: Data Check Sense Bit = 5: Overrun Sense Bit = 6: Lost Data | 12-136 | | Input XEF (CA Level 1 Interrupt Requests) Address bits Input XFF (CA Level 3 Interrupt Requests) Input XFF (CA Level 3 Interrupt Requests) byte 0, bit 2 is selected CA Initial Selection L3 Interrupt Request Address bits Input XFF (CA Level 3 Interrupt Requests) byte 0, bit 2 is selected CA Initial Selection L3 Interrupt Request Byte 0, bit 2 is selected CA Initial Data Transfer Sequences (Fart 2 of 4) Data Transfer in FID Wode Inbound Data Fransfer Sequences in AID Mode Inbound Data Fransfer Sequences in FID Mode Inbound Data Fransfer Sequences in FID Mode United Sequences (Fart 2 of 4) Data Transfer in FID Wode United Sequences (Fart 2 of 4) Data Transfer Sequences in FID Mode United Sequences (Fart 2 of 4) Data Transfer Sequences in FID Mode United Sequences (Fart 2 of 4) Data Transfer Sequences in FID Mode United Sequences (Fart 2 of 4) Data Transfer Sequences in FID Mode United Sequences (Fart 2 of 4) Data Transfer Sequences in FID Mode United Sequences (Fart 2 of 4) Data Transfer Sequences in FID Mode United Sequences (Fart 2 of 4) Data Transfer Sequences in FID Mode United Sequences (Fart 2 of 4) Data Transfer Sequences in FID Mode United Sequences (Fart 2 of 4) Data Transfer Sequences in FID Mode United Sequences (Fart 2 of 4) Data Transfer Sequences in FID Mode | Byte 1, Bit 5: Bus-In Check Interface B<br>Byte 1, Bit 6: CADR Card Check Interface A<br>Byte 1, Bit 7: CADR Card Check Interface B | 12-040 | Initial Status Transfer<br>Stacked Initial Status<br>ESC Initial Status Chart - Command to | 12-085 | Address In<br>Address Out<br>Command Out<br>Data In | 12-140 | | byte 0, 81t 1: PS Installed byte 0, 81t 1: PS Installed byte 0, 81t 3: Description of the position posi | Input X'E' (CA Level 1 Interrupt Requests) Byte 0, Bits 4-6: Channel Adapter Address Bits | 12-060 | NSC Initial Status - Command to NSC Address | | Operational In<br>Operational Out | | | Byte 0, Bits 4-6: Channel Adapter Address Bits CA Functional Partitioning and Selection Channel Adapter Channel Slock Multiplex or Selector Selec | Byte 0, Bit 1: TPS Installed Byte 0, Bit 2: Selected CA Initial Selection L3 Interrupt Request | | Data Transfer in AIO Mode (Cycle Stealing) Outbound Data Transfer Sequence in AIO Mode Inbound Data Transfer Sequence in AIO Mode | | Select Out, Select In, and Hold Out<br>Service In | 12-141 | | Chamel Adapter Selection of Selection of Chamel Adapter Selection (Inserting Sequences (Fart 3 of 4) 12-092 (Inserting Sequences (Fart 4 of 4) 12-013 1 of 2) 12-013 (Inserting Sequences (Fart 1 of 2) 12-013 (Inserting Sequences (Fart 1 of 2) 12-013 (Inserting Sequences (Fart 1 of 2) 12-013 (Inserting Sequences (Fart 1 of 2) 12-013 (Inserting Sequences (Fart 2 of 2) 12-013 (Inserting Sequences (Fart 2 of 2) 12-013 (Inserting Sequences (Fart 2 of 2) 12-013 (Inserting Sequences (Fart 2 of 2) 12-013 (Inser | Byte O, Bits 4-6: Channel Adapter | | Data Transfer in PIO Mode | 12-091 | Suppress Out | 10.000 | | Imput/Output (10H) Imput/O | | 12-065 | | 12-092 | | | | Autoselection CA Enabling/Disabling Interrupt Requests and Control Characters | Input/Output (IOH) | | Transfer Termination | | | | | CA Enabling/Disabling, Interrupt Requests and Control Characters | Input/Output Immediate (IOHI) Autoselection | | | | Block-Multiplexer Channel (Part 1 of 2) | 12-215 | | CA Enabling/Disabling Level 1 Interrunt Requests Level 3 Interrunt Requests Control Character Recognition Two-Processor Switches (Part 1 of 2) 12-075 Two-Processor Switch (Loosely-Coupled Host Attachment) Switche | CA Enabling/Disabling, Interrupt Requests and Control Characters | 12-070 | | 12-093 | Block-Multiplexer Channel (Part 2 of 2) | 12-216 | | Level 3 Interrupt Requests Control Character Recognition Final Status Transfer/Sense Definition (Part 1 of 2) 12-00 Two-Processor Switches (Part 1 of 2) 12-075 Two-Processor Switch (Loosely-Coupled MSC Final Status Transfer NSC Stacked Sense Wiscomplex of the National Complex NSC Final Status Transfer NSC Stacked Fina | CA Enabling/Disabling | | CA Data Flow | 12-095 | SECTION 2. TROUBLESHOOTING GUIDELINES | | | Two-Processor Switches (Part 1 of 2) | Level 3 Interrupt Requests | | | | DC Voltages and Tolerances at Board Pin Level . | 12-600 | | Host Attachment) Two-Processor Switch (Tightly-Coupled/Alternate Path Host Attachment) Tightly-Coupled/Alternate Path Host Attachment) Tightly-Coupled/Alternate Path Host Operations Two-Processor Switches (Part 2 of 2) 3) | Two-Processor Switches (Part 1 of 2) | 12-075 | NSC Final Status Transfer | 12-100 | Channel Adapter Troubleshooting Techniques | 12-750 | | Host Operations Host Operations Mo-Processor Switches (Part 2 of 2) | Host Attachment) Two-Processor Switch (Tightly-Coupled/Alternate Path Host Attachment | t) | ESC Final Status Transfer<br>ESC Stacked Final Status | | Clocking<br>Channel Enabling/Disabling | 12-800 | | Channel Loader Dump Program Final Status Effect of System Reset over Interface Having Allegiance System Reset when the CA is in Neutral Effect of Selective Reset over Interface Not | Host Operations | | Definition (Part 2 of 2) | 12-101 | Hexadecimal Display Codes X'EE1' through XEEA' | | | Having Allegiance System Reset over Interface Not Having Allegiance System Reset when the CA is in Neutral Effect of Selective Reset Having Allegiance Selective Reset over Interface Not Selective Reset over Interface Not Having Allegiance Selective Reset over Interface Having Allegiance EP Channel commands | Presentation of Status<br>Effect of System Reset | 12-076 | Channel Loader Dump Program Final | | Channel Adapter Enable Switch Circuit Routing | | | Having Allegiance System Reset when the CA is in Neutral Effect of Selective Reset Selective Reset over Interface Not Having Allegiance Selective Reset over Interface Having Allegiance FP Channel commands | Having Allegiance | | NCP Channel Commands Information | 12-110 | | | | Selective Reset over Interface Not Selective Reset over Interface Not Having Allegiance EP Channel commands | Having Allegiance | | NCP Status Information | 12-115 | Enabling/Disabling Checks (Part 2 of 3) | 12-801 | | Having Allegiance Selective Reset over Interface Having Allegiance EP Channel commands | Effect of Selective Reset | | NCP Sense Information | 12-120 | | | | Having Allegiance EP Ending Statuses (Part 1 of 2) | Having Allegiance | | EP Channel commands | 12-125 | All Channel Adapters Disabled 'DOT OR' | | | EP Ending Statuses (Part 2 of 2) | Having Allegiance | | Ending Status to Halt I/O (Start-Stop) | 12-130 | Enabling/Disabling Checks (Part 3 of 3) Channel Adapter Enabled Signal Routing (CA | 12-802 | | | | | Ending Status CE, DE, and UE (Start-Stop) | 12-131 | | | # Contents | u | CA | A<br>U | t c | i<br>i | it<br>e<br>o | 01 | s<br>e<br>i<br>t | e<br>c<br>t | l<br>t<br>y | e<br>i<br>I | or<br>Bu | t : | i c<br>s<br>s | r<br>S i | g<br>i<br>a | Tntc | r<br>a<br>5<br>e | 1 | ا د<br>1 | )<br>()<br>() | 1 e<br>2 :<br>t ł | 2 5<br>5 C | sh | o | o<br>p | t | ic | n | ) | • | | Ir | ·<br>it | 6 | ·<br>r | •<br>Fa | С | е | • | • | 1 | 2- | 803 | |---|-----|-----------|--------------------|----------------|--------------|---------|------------------|-------------|-------------|--------------|----------------|-------------------|---------------|----------|-----------------------------|------|------------------|------------------|--------------------|---------------|-------------------|------------|----------|---|--------|--------|-----------|----------|---|---|---|----------|---------|--------|---------|---------|---|---|---|---|---|-----|-----| | u | C | ha | se<br>ar | 'n | e | 1 | | A٠ | d. | aı | o l | t٠ | er | • | A | u | t | 0 | ) (<br>5 ( | ıł<br>el | t i | i r | ng<br>:t | 1 | (<br>S | P<br>i | a r<br>gr | -t | 1 | 1 | | 01 | F | 2 | ) | | | • | • | • | 1 | 2-: | 804 | | u | C | ha | 5 e<br>a r<br>3 7 | ì | e | 1 | | A | d. | a | p <sup>4</sup> | t | 2 r | • | na<br>A | l | t | R o | 5 ( | u 1<br>e ] | t i | i r | ng<br>:t | ! | (<br>S | P<br>i | a r<br>gr | r t | 1 | 2 | R | 01<br>01 | F<br>ıt | 2<br>i | )<br>ng | 3 | | • | • | • | 1 | 2- | 805 | | u | t | 0 | 56 | 2 1 | e | c | t | i | 0 | n | • | T : | i n | ı ī | n | g | 1 | | | • | | • | | | | | | | | • | | | • | | • | • | | | | • | 1 | 2- | 806 | | u | C | ha<br>A t | se<br>ar<br>u t | ת<br>ככ | 9 | le | 1 | A | d<br>C | aı<br>t | þ | 10 | 2 r | : | S<br>na | c | o<br>i | p<br>51 | i I | 7 9 | )<br>( | J f | i<br>Ro | u | t | i | (F | ° a | f | t | r | 1 | 0 | f | 2 | 2) | | | • | , | 1 | 2- | 807 | | u | t | | s e<br>E r | | | | | | | | | | | | | | n | g | 1 | ₹ ( | ) C | ł | ij | n | 6 | | ( F | ² a | r | t | | 2 | 0 | f | | 2) | | | • | • | 1 | 2- | 808 | | | C | | | | | | | | | | | | | | | | | | | | | | | | | | : ס | , | | • | | • | • | | • | • | | • | • | • | 1 | 2- | 809 | | | C | | | | | | | | | | | | | | | | | | | | | | | | | | | | 1 | | 0 | f | 4 | ) | | • | | • | • | • | 1 | 2- | 810 | | | C | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 0 | f | 4 | ) | | • | | • | • | • | 1 | 2- | 811 | | У | C | y | e<br>[ [ | lε | 2 | S | t | 6 | а | 1 | • | 5 | i ç | gr | ١a | 1 | R | o i | u - | t i | i r | n g<br>i r | )<br>19 | ( | P<br>D | a<br>u | ri<br>ri | t<br>i r | 3 | I | 0 | f | 4 | ) | | • | | • | • | • | 1 | 2- | 812 | | У | C | yι | | . 6 | 2 | S | t | 6 | a | 1 | , | 5 | į | gr | | | | | | | | | | | | | | | | | | f<br>I | | ) | | • | | • | • | • | 1 | 2- | 813 | | У | CCC | A<br>ha | )<br>ar | y | c | 1 | 6 | I | S | t | e 1 | <b>3</b> . | l<br>Fa | 1 | i | m | i<br>S | n i | 9 | <b>o</b> i | ir | 19 | , | | | | | o i | n | | | • | • | | • | • | | • | • | • | 1 | 2- | 821 | | У | C | ha<br>S | e<br>Ri<br>Cl<br>S | ea<br>ur<br>ha | e<br>I<br>or | l<br>in | M | A<br>9 | d<br>c<br>! | ha<br>A<br>A | ar<br>h<br>d | to<br>e<br>a<br>d | er<br>is<br>p | es | S<br>1<br>2 t<br>2 r<br>5 5 | ı t | o<br>i<br>N | p<br>n<br>u<br>o | i :<br>e<br>m<br>r | b | 3 | F | ₹o | u | t | i | ne | 9 | f | 0 | r | 01 | F<br>Y | 2 | ) | 2 | | • | • | • | 1 | 2- | 830 | | ; | /C | | e | | | | | | | | | | | | | | j | R | 0 | u | t | i | n 6 | 2 | ( | P | ð | r | t | 2 | : | 0 | f | 2 | ) | | | • | | • | 1 | 2- | 83 | # Channel Adapter in 3725 Data Flow # Introduction The 3725 channel adapter (CA) allows the 3725 Communication Controller to be attached to the selector, block multiplex, or byte multiplex channels of one or more host processors (for example, IBM System/370 or IBM 3030, 4300, or 3081 Processors). #### 3725/3726 As shown in the following figure, up to six channel adapters may be installed in a 3725. In addition, CA#1 through CA#4 may have a two-processor switch (TPS) installed. The TPS allows a single channel adapter to connect to two separate host channels or to two channels of a single host. The following restrictions apply to TPS installation: - 1. If CA#5 is installed, CA#4 cannot have a TPS. - 2. If CA#6 is installed, CA#3 cannot have a TPS. #### 3725 MODEL 2 For the Model 2, up to four channel adapters may be installed and the TPS feature is not available. #### CARD DESCRIPTIONS Each channel adapter contains four logic cards with a fifth card added for a TPS. The logic cards are defined below. # Channel-to-CCU Interconnection (CCIN) Card This card contains logic that enables the channel adapter to communicate with the CCU via the IOC bus through a redrive card. The CCIN card interacts with the CHIN card to pass channel data, status, and sense information to or from the CCU. #### Channel Interface (CHIN) Card This card contains timing, tag controls, and data buffering logic that enables the CADR card to communicate over the channel interface. # Channel Adapter Driver Receiver (CADR) Card This card contains channel interface driver and receiver logic. # Card Vendor Transistor Logic This card contains supplemental CCIN, CHIN, and CADR timing, and control logic. ### SOCKET LOCATION # 3725/3726 The card socket locations for each channel adapter are shown in the following table. | Card Name | CA#1 | CA#2 | CA#3 | CA#4 | CA#5 | CA#6 | |---------------------------------------------------|----------------------------|----------------------------|----------------------------|----------------------------|-----------------------------|-----------------------------| | | 01A-A3 | 01B-A1 | 02C-A1 | 02C-A1 | 02C-A1 | 02C-A1 | | CCIN<br>CHIN<br>CVTL<br>CADR-A<br>CADR-B<br>(TPS) | U2<br>V2<br>T2<br>X2<br>W2 | E2<br>F2<br>D2<br>B2<br>C2 | T2<br>U2<br>S2<br>W2<br>V2 | N2<br>P2<br>M2<br>R2<br>Q2 | J2<br>K2<br>H2<br>L2<br>N/A | E2<br>F2<br>D2<br>G2<br>N/A | # 3725 Model 2 The card socket locations for each channel adapter are shown in the following table. | Card Name | CA#1 | CA#2 | CA#3 | CA#4 | |-----------|--------|--------|--------|--------| | | 01A-A3 | 01A-A3 | 01B-A2 | 01B-A2 | | CCIN | U2 | R2 | E2 | H2 | | CHIN | V2 | S2 | F2 | J2 | | CVTL | T2 | Q2 | D2 | G2 | | CADR | X2 | W2 | B2 | C2 | #### HOST UNIT CONTROL WORD (UCW) DEFINITION The host system UCW requirements for the controller vary according to type of control program and features. The UCW requirements are determined as follows: - One UCW is required for each unique NSC address. - An additional UCW is required for each emulated subchannel address. For example: - A controller with EP and two emulation subchannels (ESCs) needs three UCWs. - A controller running PEP with two ESCs needs three UCWs. - All UCWs must be unshared and unfolded. # **Channel Adapter Operating Environment** As shown on the following figure, the channel adapter is used by the 3725 control program (NCP or EP) to communicate with an application program in the host(s) through various telecommunication access methods. Physically, a channel interface data and control bus attaches the channel adapter to the host channels, and an IOC bus attaches the channel adapter to the CCU. #### MODES OF OPERATION The channel adapter can run in either native subchannel (NSC) mode or in emulation subchannel (ESC) mode. The CA operates in the following modes: - NSC with NCP - ESC with EP - Both simultaneously with PEP Note: With EP, the NSC is used for loading and dumping. # NSC Mode The NSC mode is supported for all types of host channels (byte multiplex, selector, or block multiplex), and allows the servicing of any number of lines up to 256 using only one host subchannel address. The line address decoding is handled entirely by NCP. Note: Initial program load (IPL) must always be done in NSC mode. # ESC Mode The ESC mode is supported for byte multiplex channels only, and allows the controller to emulate the 2701 Data Adapter Unit, 2703 Transmission Control, and 2704 Transmission Control using existing host programs and subchannel addresses. This mode requires the emulation program (EP) in the 3725, and a separate subchannel address for each line. # Data Transfer Methods (Part 1 of 2) Two methods are used to transfer data between the channel adapter and the host channel: - Program-initiated operation (PIO) - Adapter-initiated operation (AIO) #### CONTROLLING THE CHANNEL ADAPTER The channel adapter is controlled by instructions issued by the control program. These instructions are of two types only: adapter input/output (IOH) and adapter input/output immediate (IOHI). They examine or set the channel adapter registers, load or read buffers, and initiate cycle stealing. Note: Throughout this chapter, the channel IOH and IOHI instructions are referred to as input register X'N' and output register X'N'. #### CHANNEL ADAPTER STATES The channel adapter may be in one of the following states: ## Ready State In the ready state, the channel adapter accepts instructions, but it is not in one of the three active states (initial selection, data transfer, or status transfer). # Initial Selection State The channel adapter enters the initial selection state when an initial selection is started by the host processor. The channel adapter continuously monitors its channel interface for one of its assigned addresses. When it detects one of these addresses, the channel adapter enters the initial selection state, and proceeds with the operation. #### Data Transfer State The channel adapter enters the data transfer state when the control program initiates a data transfer sequence. Data is transferred across the interface from the host channel to the channel adapter, or from the channel adapter to the host, by hardware. # Status Transfer State The channel adapter enters the status transfer state when the control program initiates a status transfer sequence. # Disabled State The channel adapter is in disabled state when it does not reply to selection signals coming from the host. #### CHANNEL ADAPTER DEVICE ADDRESSES Channel adapter device addresses are required on two separate occasions: - 1. At initial selection, the channel adapter must be able to recognize its own address and respond to it. - 2. After raising 'request in', the channel adapter must present a valid device address to the channel before it can transfer data or status information. #### CHANNEL ADAPTER INTERRUPT REQUESTS The CCU is an interrupt-driven processor, and almost all processing for the channel adapter is done in response to channel adapter interrupts. The channel adapter can raise interrupt requests at level 1 and at level 3. #### Level 1 Level 1 interrupt requests are caused by check or error conditions. ## Level 3 Level 3 interrupt requests are caused by two different conditions: - 1. Initial selection interrupt requests are raised when the channel adapter receives an address and a command across the channel interface. - 2. Data/status interrupt requests are raised when the channel adapter requires data or status service. #### ACCESSING CHANNEL ADAPTER REGISTERS The channel adapter registers are accessed by one of the following methods: - By the operator selecting the channel adapter status when using the CCU function, as described in the 3725 PD Guide and Extended Services or - By the input/output instruction (IOH), as described below By the input/output immediate instruction (IOHI), as described below The CCU IOH/IOHI instructions are used to transfer the contents of one of the general registers to a selected channel adapter register, or conversely. The following is a description of the two instructions. #### INPUT/OUTPUT (IOH) This halfword instruction transfers the contents of the register specified by R1 to the channel adapter, or places information coming from the channel adapter into the register specified by R1. The channel adapter register. and the direction of data movement, are specified by the contents of R2. IOH halfword instruction: Bit 4=1 indicates a channel adapter IOH. Bits 8-11 indicate the channel adapter register to be used, as follows: | Bits Re<br>8-11 No | | |---------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0000 X' 0001 X' 0010 X' 0011 X' 0100 X' 0101 X' 0101 X' | Initial selection control/ reset initial selection I' Initial selection address and command I' Data/status control I' Data buffer I' Data buffer I' Data buffer I' NSC status control I' Channel adapter condition/ | | 1011 X' | control<br>3' ESC test I/O address and<br> status | | 1100 X 1<br>1101 X 1<br>1101 X 1 | interrupt check L' * Channel adapter level 1 interrupt requests | \* Input register only Bit 15 indicates input or output: - 1 = input - 0 = output # Data Transfer Methods (Part 2 of 2) INPUT/OUTPUT IMMEDIATE (IOHI) This fullword instruction transfers the contents of the register specified by R to the channel adapter, or places information coming from the channel adapter into the register specified by R. The channel adapter register and the direction of data movement are both specified by the contents of the second halfword. First halfword of IOHI: | 0 | | | | 4 | 5 | 7 | 8 | | 1 | 11 | 12 | : | 14 | 15 | _ | |---|---|---|---|---|---|---|---|---|---|----|----|---|----|----|---| | 0 | 0 | 0 | 0 | 0 | R | | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | | Second halfword of IOHI: | 0 | | - | | 4 | 5 | | 7 | 8 | 11 | 12 | | L 4 | 15 | |---|---|---|---|---|---|---|---|---|----|----|---|-----|----| | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | | 0 | 0 | 0 | × | Bit 4=1 indicates a channel adapter IOHI. Bits 8-11 indicate the channel adapter register to be used (refer to IOH description for bit definition). Bit 15 indicates input or output 1 = input 0 = output #### CA BROADCAST COMMANDS IOH CA commands Input X'7', X'E', and X'F' and Output X'7' are recognized and executed by every CA on the IOC bus, whether selected or not. These commands are called "broadcast commands". As each CA executes the broadcast command, the 'common valid feed auto' line is activated. Since this line is DOT-ANDed, the line goes active only when all CAs have executed and responded to the broadcast command. During the IOH CA commands Input X'7' and X'E', the CAs DOT-OR bits onto the IOC data bus. The parity bit is not generated. The parity valid (PV) tag is not raised because parity may be bad. The 'common valid feed auto' line signals that all bits have been placed on the IOC bus, and the selected CA validates the data to the CCU. 3725/3726 Maintenance Information Manual 12-016 # Local Store and Register (Part 1 of 3) The channel adapter contains a number of registers that are accessible via IOH/IOHI instructions, or by selecting the channel adapter status when using the CCU functions. The following table lists these registers. | Input | Output | Register Function | |--------|--------|---------------------------------------| | X'0' | | Initial selection control | | i | X'0' | Reset initial selection | | X'1' | | Initial selection address and command | | X'2' | | Data/status control | | X'3' | | ESC address and status byte | | X'4' | X'4' | Data buffer | | X'5' | | Data buffer | | X'6' | X'6' | NSC status/control | | 1 X'7' | Ì | Channel adapter condition | | İ | X'7' | Channel adapter control | | X'B' | X'B' | ESC test I/O address and status | | I X'C' | l x'c' | Cycle steal mode control | | ים'א | 1 | CA level 1 interrupt check | | X'E' | 1 | CA level 1 interrupt requests | | X'F' | ļ | CA level 3 interrupt requests | Input X'0' : Initial Selection Control | Byte O | | | Byte 1 | | |--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|----------------------------------------------------------------------------------------------------|--| | Bit | Name | Bit | Name | | | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | Initial selection interrupt Interface disconnect Selective reset Channel bus out check Emulation subchannel operation Stacked initial status Status byte cleared System reset | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | (Not used) | | Output X'0': This command resets all the initial selection hardware latches as well as the initial selection interrupt request on level 3. Register bit settings are not relevant. For Reset System Reset, output X'7' with byte 1, bit 3=1 Input X'1' : Initial Selection Address and Command | Byte 0 | | | Byte 1 | |--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Name | Bit | Name | | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | Address byte bit 0 Address byte bit 1 Address byte bit 2 Address byte bit 3 Address byte bit 4 Address byte bit 5 Address byte bit 5 Address byte bit 6 Address byte bit 7 | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | I/O command byte bit 0 I/O command byte bit 1 I/O command byte bit 2 I/O command byte bit 3 I/O command byte bit 4 I/O command byte bit 5 I/O command byte bit 6 I/O command byte bit 7 | Output X'1' : Initial Selection Address and Command (Diagnostic Control Purposes Only). | | Byte 0 | | Byte 1 | |--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Name | Bit | Name | | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | Address byte bit 0 Address byte bit 1 Address byte bit 2 Address byte bit 3 Address byte bit 4 Address byte bit 5 Address byte bit 6 Address byte bit 7 | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | I/O command byte bit 0 I/O command byte bit 1 I/O command byte bit 2 I/O command byte bit 3 I/O command byte bit 4 I/O command byte bit 5 I/O command byte bit 6 I/O command byte bit 7 | Input X'2' : Data/Status Control | Byte 0 | | | Byte 1 | |--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------| | Bit | Name | Bit | Name | | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | Outbound data transfer sequence Inbound data transfer sequence Status transfer sequence Emulation Subchannel = 1 Channel end presented Channel stop/interface disconnect Suppress out monitor interrupt Program requested interrupt | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | Channel bus out check Selective reset Suppress out Stacked ending status Priority outbound service ) )Residual byte count ) | Output X'2' : Data/Status Control | Byte 0 | | | Byte 1 | |--------|-------------------------------------------|-----|---------------------------| | Bit | Name | Bit | Name | | 0 | Set/reset outbound data transfer sequence | 0 | Set monitor for circle B | | 1 | Set/reset inbound data transfer sequence | 1 | (Not used) | | 2 | Set/reset status transfer sequence | 2 | Set monitor for 2848 ETX | | 3 | Set/reset ESC operation | 3 | Set suppressible status | | 4 | Set∕reset PIO mode | 4 | Priority outbound service | | 5 | Reset initial selection interrupt | 5 | ) | | 6 | Reset data/status interrupt | 6 | )Request byte count | | 7 | (Not used) | 7 | ) | Input and Output X'3' : ESC Address and Status Byte | Byte 0 | | | Byte 1 | |--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Name | Bit | Name | | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | ESC: Address byte bit 0 ESC: Address byte bit 1 ESC: Address byte bit 2 ESC: Address byte bit 3 ESC: Address byte bit 4 ESC: Address byte bit 5 ESC: Address byte bit 6 ESC: Address byte bit 7 | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | ESC: Attention ESC: Status modifier ESC: Control unit end ESC: Busy ESC: Channel end ESC: Device end ESC: Unit check ESC: Unit exception | Chapter 12. Channel Adapter 12-020 # Local Store and Register Contents (Part 2 of 3) # Input and Output X'4' : Data Buffer | | Byte 0 | Byte 1 | | | | |--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bit | Name | Bit | Name | | | | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | Data buffer byte 1/5 bit 0 Data buffer byte 1/5 bit 1 Data buffer byte 1/5 bit 2 Data buffer byte 1/5 bit 3 Data buffer byte 1/5 bit 4 Data buffer byte 1/5 bit 5 Data buffer byte 1/5 bit 6 Data buffer byte 1/5 bit 7 | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | Data buffer byte 2/6 bit 0 Data buffer byte 2/6 bit 1 Data buffer byte 2/6 bit 2 Data buffer byte 2/6 bit 3 Data buffer byte 2/6 bit 4 Data buffer byte 2/6 bit 5 Data buffer byte 2/6 bit 5 Data buffer byte 2/6 bit 6 Data buffer byte 2/6 bit 7 | | | # Input and Output X'5' : Data Buffer | Byte O | | | Byte 1 | |--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Name | Bit | Name | | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | Data buffer byte 3/7 bit 0 Data buffer byte 3/7 bit 1 Data buffer byte 3/7 bit 2 Data buffer byte 3/7 bit 3 Data buffer byte 3/7 bit 4 Data buffer byte 3/7 bit 5 Data buffer byte 3/7 bit 6 Data buffer byte 3/7 bit 7 | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | Data buffer byte 4/8 bit 0 Data buffer byte 4/8 bit 1 Data buffer byte 4/8 bit 2 Data buffer byte 4/8 bit 3 Data buffer byte 4/8 bit 4 Data buffer byte 4/8 bit 5 Data buffer byte 4/3 bit 6 Data buffer byte 4/8 bit 7 | # Input X'6' : MSC Status/Control | Byte O | | | Byte 1 | |--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Name | Bit | Name | | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | CA switched to interface B CA switched to interface A (Not used) | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | NSC: Attention NSC: Status modifier NSC: Control unit end NSC: Busy NSC: Channel end NSC: Device end NSC: Unit check NSC: Unit exception | # Output X'6' : NSC Status/Control | | Byte 0 | | Byte 1 | | |--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------| | Bit | Name | Bit | Name | | | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | Set force A busy Set force B busy Force error Diagnostic storage mode (Not used) Check the checkers A/B data buffer diagnostic mode Reset to neutral state | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | Set NSC:<br>Set NSC:<br>Set NSC:<br>Set NSC:<br>Set NSC:<br>Set NSC: | Attention Status modifier Control unit end Busy Channel end Device end Unit check Unit exception | # 3725/3726 Maintenance Information Manual 12-021 # Input X'7' : Channel Adapter Condition | | Byte O | | Byte 1 | |--------------------------------------|-------------------------------------------------------------------------------------------------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Name | Bit | Name | | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | CA5 enabled (Not used) CA6 enabled (Not used) (Not used) NSC address active PIO mode (Not used) | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | CA1 interface A enabled CA1 interface B enabled CA2 interface A enabled CA2 interface B enabled CA3 interface A enabled CA3 interface B enabled CA4 interface B enabled CA4 interface B enabled | # Output X'7' : Channel Adapter Control | | Byte 0 | | Byte 1 | |----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Name | Bit | Name | | 0<br>1<br>2<br>3<br>4<br>5 | Enable autoselection Disable autoselection Select CA addressed by bits 4-6 Execute output on CA addressed by bits 4-6 ) ) )Channel adapter address bits 0-2 ) Channel adapter reset | 0<br>1<br>2<br>3<br>4<br>5 | Set suppress out monitor Set pgm requested interrupt Reset CA interrupt level 1 checks Reset system reset/ NSC address active Set allow channel interface enable (A and B) Set ESC operational Set ESC command free Set allow channel interface disable (A and B) | # Input and Output X'B' : ESC Test I/O Address and Status | | Byte 0 | | Byte 1 | |--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Name | Bit | Name | | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | ESC TIO: Address bit 0 ESC TIO: Address bit 1 ESC TIO: Address bit 2 ESC TIO: Address bit 3 ESC TIO: Address bit 4 ESC TIO: Address bit 5 ESC TIO: Address bit 6 ESC TIC: Address bit 7 | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | ESC TIO: Attention ESC TIO: Status modifier ESC TIO: Control unit end ESC TIO: Busy ESC TIO: Channel end ESC TIO: Device end ESC TIO: Unit check ESC TIO: Unit exception | # Input X'C' : Cycle Steal Mode Control | | Byte 0 | | Byte 1 | |--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|----------------------------------| | Bit | Name | Bit | Name | | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | SYN monitor latch DLE temporary latch USASCII monitor control latch EBCDIC monitor control latch (Not used) (Not used) (Not used) (Not used) | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | ) ) )Residual byte count ) ) ) ) | # Local Store and Register Contents (Part 3 of 3) Output X'C' : Cycle Steal Mode Control | | Byte 0 | | Byte 1 | |--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|---------------------------------| | Bit | Name | Bit | Name | | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | SYN monitor control latch DLE remember control latch USASCII monitor control latch EBCDIC monitor control latch (Not used) (Not used) (Not used) (Not used) | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | ) ) )Request byte count ) ) ) ) | Input X'D' : Channel Adapter Level 1 Interrupt Check | Byte O | | Byte 1 | | |--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Name | Bit | Name | | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | IOC bus parity error Internal bus parity error CCIN card check (Not used) CHIN card check Address compare error Initiate service latch ungated (Not used) | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | Output exception check PIO halt remember latch Cycle steal halt remember latch Bus in check interface A Ground fault error Bus in check interface B CADR card check interface B | Input X'E' : Channel Adapter Level 1 Interrupt Requests | | Byte O | | Byte 1 | |--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Name | Bit | Name | | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | CA5 L1 interrupt request (Not used) CA6 L1 interrupt request Any CA L1 interrupt request ) )Channel adapter address ) bits 0-2 (Not used) | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | CA1 L1 interrupt request (Not used) CA2 L1 interrupt request (Not used) CA3 L1 interrupt request (Not used) CA4 L1 interrupt request (Not used) | Input X'F' : Channel Adapter Level 3 Interrupt Requests | | Byte O | | Byte 1 | | |--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|----------------------------------------------------------------------------------------------------|---| | Bit | Name | Bit | Name | 1 | | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | (Not used) TPS installed Selected CA initial selection L3 interrupt request Selected CA data/status L3 interrupt request ) )Channel adapter address ) bits 0-2 (Not used) | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | (Not used) | | # Hardware Status | | Byte 0 | |--------------------------------------|-----------------------------------------------------------------------------------------------| | Bit | Name | | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | (Not used) Status modifier Control unit end Busy Channel end (Not used) Unit check (Not used) | # Cycle Steal Control Word (CSCW) | Bit | Name | |-------------|---------------------------------------| | 0 | (Not used) | | 0123456 | (Not used) | | 2 | (Not used) | | 3 | (Not used) | | 4 | (Not used) | | 5 | CA=0 | | 6 | (Not used) | | 7<br>8<br>9 | (Not used) | | 8 | Read/writ <b>e</b> | | | (Not used) | | 10 | (Not used) | | 11 | ) | | 12 | ) Cycle steal register address cabled | | 13 | ) at board level during manufacturing | | 14 | | | 15 | (Not used) | # Registers X'0' and X'1' #### INPUT X'0" (INITIAL SELECTION CONTROL) The input X'0' register bits are set by the channel adapter hardware. They contain information that identifies the event that set the channel adapter initial selection level 3 interrupt. This type of interrupt request may be set by: - The completion of an initial selection sequence - The detection of a system reset sequence During a normal initial selection sequence, the initial selection interrupt bit (byte 0, bit 0) is set. The remaining bits give supplementary information, or indicate certain reset and error conditions. The bits of this register have the following meaning: | Byte | Bit | Meaning | |------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 1<br>2<br>3<br>4<br>5 | Initial selection interrupt Interface disconnect Selective reset Channel bus out check Emulation subchannel operation Stacked initial status Status byte cleared System reset | | 1 | 0-7 | (Not used) | ## Byte 0, Bit 0: Initial Selection Interrupt This bit, when on, indicates that normal initial selection sequence has occurred. The I/O device address and the I/O command byte may be determined by an input X'1'. If this bit is on, indicating a normal initial selection sequence, all other bits of this register should be off, with the possible exception of the ESC selection bit (byte 0, bit 4). If byte 0, bit 0 is off, it indicates that the interrupt request was due to the detection of an unusual condition as defined by the remaining bits of the register. ## Byte 0, Bit 1: Interface Disconnect This bit, when on, indicates that the channel adapter level 3 interrupt request was caused by the detection of an interface disconnect sequence (halt I/O) during initial selection. The addressed subchannel can be determined via an input X'1'. ### Byte 0, Bit 2: Selective Reset This bit, when on, indicates that the channel adapter level 3 interrupt request was caused by the detection of a selective reset sequence during initial selection. The addressed subchannel can be determined via an input X'1'. # Byte 0, Bit 3: Channel Bus Out Check This bit, when on, indicates that the channel adapter level 3 interrupt request was caused by the detection of bad (even) parity on the I/O channel interface bus out when the channel I/O command byte was presented during initial selection. The addressed subchannel can be determined via an input X'1'. # Byte 0, Bit 4: Emulation Subchannel Operation This bit, when on, indicates that the channel adapter initial selection address and command register (X'1') contains an ESC address. If the bit is off, register X'1' contains the NSC address. # Byte 0, Bit 5: Stacked Initial Status This bit, when on, indicates that the channel adapter level 3 interrupt request was caused by the completion of an initial selection sequence in which the initial status byte presented to the channel has been stacked. The addressed subchannel and I/O command can be determined by an input X'1'. The initial status byte stacked indication can occur in the following situations: ESC (BYTE 0, BIT 4 ON): The ESC status byte, prepared by the control program for a given subchannel, was presented to the host in response to an ESC test I/O command issued to the same subchannel. However, the status was stacked (not accepted) by the host. NSC (BYTE 0, BIT 4 OFF): The NSC status byte, prepared by the program, was presented to the host during an initial selection sequence, but was stacked (not accepted) by the host. As a result, a channel adapter initial selection level 3 interrupt request is set. # Byte 0, Bit 6: Status Byte Cleared The interpretation of this bit depends on the state of byte 0, bit 4. NSC (BYTE 0, BIT 4 OFF): The NSC status byte, prepared by the program, has been transferred to the host during an initial selection sequence. Thus, the NSC status byte has been cleared, resulting in a channel adapter initial selection level 3 interrupt request. ESC (BYTE 0, BIT 4 ON): The channel adapter initial selection level 3 interrupt request results from the completion of an initial selection sequence in which a Test I/O to an ESC subchannel was serviced, and TIO status had previously been set up for that subchannel. The subchannel that was serviced, and the status that was presented, can be determined by an input X'B'. # 3725/3726 Maintenance Information Manual 12-025 #### Byte 0, Bit 7: System Reset This bit, when on, indicates that a system reset sequence has occurred on the channel, causing the channel adapter to reset. All other bits obtained by an input X'0' are automatically zero. <u>Note:</u> Since a system reset may occur at any time, all indications of previous channel sequences that have not yet been serviced are lost. # OUTPUT X'O' (RESET INITIAL SELECTION) An output X'0' resets all the initial selection hardware latches and also the channel adapter level 3 interrupt request resulting from an initial selection sequence. As this instruction performs a function, the bit settings of the register are not used. Note: An output X'0' does not reset a system reset condition, nor the resulting channel adapter level 3 interrupt request. #### INPUT X'1' (INITIAL SELECTION ADDRESS AND COMMAND) The input X'l' bits are set by the channel adapter hardware with the address and the command received from the channel. The bits of the register have the following meaning: | Byte | Bits | Meaning | |------|------|---------------------------| | 0 | 0-7 | Address byte bits 0-7 | | 1 | 0-7 | I/O command byte bits 0-7 | #### OUTPUT X'1' (INITIAL SELECTION ADDRESS AND COMMAND) An output X'1' allows the program to set register X'1' with an initial selection address and command <u>for diagnostic purposes only.</u> # Register X'2'(Part 1 of 3) INPUT X'2' (DATA/STATUS CONTROL) The Input X'2' register is used to identify the event(s) that caused a channel adapter data/status level 3 interrupt. Note: If a system reset sequence occurs before an input X'2', the bits that define the cause of the interrupt request, and the interrupt itself, are reset. The bits of this register have the following meaning: | Byte | Bit | Meaning | |------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 3<br>4<br>5 | Outbound data transfer sequence Inbound data transfer sequence Status transfer sequence Emulation subchannel = 1 Channel end presented Channel stop/interface disconnect Suppress out monitor interrupt Program requested interrupt | | 1 | 3<br>4<br>5<br>6 | Channel bus out check Selective reset Suppress out Stacked ending status Priority outbound service Residual byte count Residual byte count Residual byte count | #### Byte 0, Bit 0: Outbound Data Transfer Sequence This bit, when on, indicates that the channel adapter data/status level 3 interrupt was caused by the ending of an outbound (3725 to host) data transfer sequence. If this bit is on, byte 0, bit 1 should be off. On a block multiplex channel, byte 0, bit 2 may also be on if the block is the last data block. In PIO mode, byte 1, bits 5-7 indicate the residual byte count. ESC: If the transfer is over an emulator subchannel (byte 0, bit 3 on), an input X'3' should be executed to determine the address of the subchannel. ## Byte 0, Bit 1: Inbound Data Transfer Sequence This bit, when on, indicates that the channel adapter data/status level 3 interrupt was caused by the ending of an inbound (host to 3725) data transfer sequence. If this bit is on, byte 0, bits 0 and 2 should both be off. In PIO mode, byte 1, bits 5-7 indicate the residual byte count. The data bytes transferred from the host processor may be obtained by executing Input X'4' and X'5'. ESC: If the transfer is over an emulator subchannel (byte 0, bit 3 on), an input X'3' should be executed to determine the address of the subchannel. ## Byte 0, Bit 2: Status Transfer Sequence This bit, when on, indicates that the channel adapter data/status level 3 interrupt was caused by ending of a status transfer sequence. If this bit is on, byte 0, bits 0 and 1 should both be off. ESC: If the transfer is over an emulator subchannel (byte 0, bit 3 on), an input X'3' should be executed to determine the address of the subchannel over which the transfer occurred, and to obtain the status that was presented. # Byte 0, Bit 3: Emulation Subchannel = 1 ESC (BYTE 0, BIT 3 ON): The transfer sequence defined by byte 0, bits 0-2 was performed on the ESC subchannel using the ESC address, and the status in the case of a status transfer. Address and status are taken from the ESC address and status register (X'3'). NSC (BYTE 0, BIT 3 OFF): The transfer sequence defined by byte 0, bits 0-2 was performed on the native subchannel using the assigned hardware address. For a status transfer, the status was taken from the NSC status register (X'6'). # Byte 0, Bit 4: Channel End Presented This bit applies only to a native subchannel working with a block multiplex or selector channel. For all other combinations, it is not used. Note: When this bit is on, byte 0, bit 1, or byte 0, bits 0 and 2 are also on. When the bit is on, it indicates that the hardware has presented, or has tried to present, a channel end status to the host during a data transfer. A level 3 interrupt request is set up at the same time. The hardware 'channel end' is presented when the CCU program sets up an outbound (3725 to host) data transfer sequence and a status transfer sequence at the same time (output X'2', byte 0, bits 0 and 2 both on), and the data transfer to the host occurs normally. The hardware 'channel end' is also presented during any data transfer sequence if the host issued a channel stop. # Byte 0, Bit 5: Channel Stop/Interface Disconnect This bit, when on, indicates that during a data transfer sequence, a channel stop or interface disconnect (halt I/O) sequence has occurred. The CCU program cannot distinguish between these. The transfer sequence is ended. The residual byte count is greater than zero, and indicates the number of bytes that were not transferred. The residual byte count is contained in register X'2', byte 1, bits 5-7 for PIO operations, and in register X'C', byte 1, bits 0-7 for AIO operations. The bit, when on, may also indicate that an interface disconnection (halt I/O) occurred during a status transfer sequence. ## Byte 0, Bit 6: Suppress Out Monitor Interrupt This bit, when on, indicates that the channel adapter data/status level 3 interrupt was set because the 'suppress out' tag line was found to be inactive. The program signals the channel adapter to monitor for the inactive condition of 'suppress out' by executing an output X'7' with the set suppress out monitor interrupt bit (byte 0, bit 0) set to 1. ## Byte 0, Bit 7: Program Requested Interrupt This bit, when on, indicates that the channel adapter data/status level 3 interrupt was set because the program requested an interrupt at level 3 by executing an output X'7' with byte 1, bit 1 set to 1. An output X'2' should be executed to reset this bit and the resulting channel adapter data/status level 3 interrupt request. #### Byte 1, Bit 0: Channel Bus Out Check This bit, when on, indicates that during an inbound (host to 3725) data transfer sequence, a bad (even) parity condition was detected on bus out during the transfer of a data byte. The transfer sequence is terminated. The byte that was transferred with bad parity may be located by examining the residual byte count. The residual byte count is contained in register X'2', byte 1, bits 5-7 for PIO operations, and in register X'C', byte 1, bits 0-7 for AIO operations. # Byte 1, Bit 1: Selective Reset This bit, when on, indicates that a selective reset sequence occurred during the transfer. # Byte 1, Bit 2: Suppress Out This bit, when on, indicates that the 'suppress out' tag line on the channel was active at the time that the input X'2' was executed. #### Byte 1, Bit 3: Stacked Ending Status This bit, when on, indicates that during a final status transfer sequence, the status byte was not accepted by the channel, and was stacked. ESC: The status byte that was presented can be examined by executing an input X'3'. # Register X'2' (Part 2 of 3) #### Byte 1, Bit 4: Priority Outbound Service This bit, when on, indicates to the autoselect mechanism that the channel adapter with the priority outbound level 3 interrupt has the highest priority and will be selected with an input X'F'. ## Byte 1, Bits 5-7: Residual Byte Count These bits apply only to PIO operations. They contain the residual byte count for an inbound or outbound data transfer sequence. The residual byte count is the number of bytes that were <u>not</u> successfully transferred. Note: For AIO operations, the residual byte count can be obtained by executing an input X'C'. #### OUTPUT X'2' (DATA/STATUS CONTROL) Output X'2' is used to control the operation of the channel adapter. An output X'2' also resets the program requested interrupt and suppress out monitor bits. It should be issued only if a level 3 channel adapter initial selection interrupt has been set. The bits of the register have the following meaning: | Byte | Bit | Meaning | |------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0 | Set/reset outbound data | | | 1 | transfer sequence<br>Set/reset inbound data | | | 2 | transfer sequence<br>Set/reset status transfer | | | | sequence<br> Set/reset ESC operation<br> Set/reset PIO mode | | | | Reset initial selection inter- | | | 6<br>7 | Reset data/status interrupt<br>(Not used) | | 1 | 3 | Set monitor for circle B (Not used) Set monitor for 2848 ETX Set suppressible status Priority outbound service Request byte count Request byte count Request byte count | ## Byte 0, Bit 0: Set/Reset Outbound Data Transfer Sequence This bit, when on, sets the outbound data transfer bit and causes the channel adapter to initiate an outbound (3725 to host) data transfer sequence. If the bit is off, it resets the channel adapter outbound data transfer sequence bit. NSC: If the transfer is over the native subchannel (byte 0, bit 3 off), it is initiated using the assigned NSC address. ESC: If the transfer is over an emulator subchannel (byte 0, bit 3 on), it is initiated using the address contained in register X'3'. # Byte 0, Bit 1: Set/Reset Inbound Data Transfer Sequence This bit, when on, sets the inbound data transfer bit and causes the channel adapter to initiate an inbound (host to 3725) data transfer sequence. If this bit is off, it resets the channel adapter inbound data transfer sequence bit. In PIO mode, byte 1, bits 5-7 indicate the residual byte count. The data bytes transferred from the host may be obtained by executing input X'4'and input X'5'. ESC: If the transfer is over an emulator subchannel (byte 0, bit 3 on), an input X'3' will indicate the address of the subchannel. ## Byte 0, Bit 2: Set/Reset Status Transfer Sequence This bit, when on, sets the status transfer bit and causes the CA to initiate a status transfer sequence. If the bit is off, the CA status transfer sequence bit is reset. NSC: If the transfer is over the native subchannel (byte 0, bit 3=0) the transfer is initiated using the assigned NSC address and the NSC status byte (from register X'6'). The NSC status remains available until it is accepted by the channel. Byte 0, bits 0 and 2 may be on together; the CA hardware then presents a CE status to the channel. ESC: If the transfer is over an emulator subchannel (byte 0, bit 3 on), an input X'3' gives the address of the subchannel over which the transfer occurred and the status that was presented. When the status is presented to the channel, the 'ESC TIO status available' latch is reset. If the status is stacked, the ESC address and the status that was stacked are moved by hardware to the ESC TIO address and status byte register X'B' at the same time, the ESC TIO status available latch is set. When the status is presented to the channel, the 'ESC TIO status available' latch is reset. If the status is stacked, the ESC address and the status that was stacked are moved by hardware to the ESC TIO address and status byte register (X'B'). At the same time, the 'ESC TIO status available' latch is set. # Byte 0, Bit 3: Set/Reset ESC Operation ESC (BYTE 0, BIT 3 ON): The transfer sequence defined by byte 0, bits 0-2 is initiated on the ESC subchannel using the ESC address and the status, in the case of a status transfer. Address and status are taken from the ESC address and status register (X'3'). NSC (BYTE 0, BIT 3 OFF): The transfer sequence defined by byte 0, bits 0-2 is initiated on the native subchannel using the assigned hardware address. In the case of a status transfer, the status is taken from the NSC status register (X'6'). #### Byte 0, Bit 4: Set/Reset PIO Mode PIO MODE (BYTE 0, BIT 4 ON): The data transfer sequence defined by byte 0, bit 0 or 1 is executed in PIO mode with program intervention required every 4 bytes. The request byte count is taken from byte 1, bits 5-7 while byte 1, bits 0 and 2 enable certain special control functions. The transfer byte count in register X'C' is not used for PIO operations. AIO MODE (BYTE 0, BIT 4 OFF): The data transfer sequence defined by byte 0, bit 0 or 1 is executed in AIO mode using the cycle steal mechanism. Byte 1, bits 5-7 are not used. The request byte count and the special control functions are taken from register X'C'. # Byte 0, Bit 5: Reset Initial Selection Interrupt This bit, when on, causes the channel adapter to reset all the initial selection hardware latches and also the channel adapter level 3 interrupt request resulting from an initial selection sequence. This bit does not reset a system reset condition, nor the resulting channel adapter level 3 interrupt request. # Byte 0, Bit 6: Reset Data/Status Interrupt This bit, when on, causes the channel adapter to reset the following bits in the data/status control register (input X'2'): - Channel stop/interface disconnect (byte 0, bit 5) - Channel bus out check (byte 1, bit 0) - Selective reset (byte 1, bit 1) - Stacked ending status (byte 1, bit 3) The channel adapter data/status level 3 interrupt is also reset. In addition, if one of the transfer bits (byte 0, bits 0-2) is on, the channel adapter hardware also raises the 'request in' channel interface tag line in order to initiate the transfer sequence. # Register X'2'(Part 3 of 3) # Byte 1, Bit 0: Set Monitor for Circle B This bit turns on the monitoring for the circle B character on inbound data transfer only. If the bit is off, the monitoring is reset. # Byte 1, Bit 2: Set Monitor for 2848 ETX This bit turns on the monitoring for the 2848 'ETX' character on inbound data transfer only. If the bit is off, the monitoring is reset. # Byte 1, Bit 3: Set Suppressible Status This bit is set after a status has been stacked on the channel to inhibit a status transfer to the host as long as 'suppress out' is active. # Byte 1, Bit 4: Priority Outbound Service This bit applies only to outbound (3725 to host) operations. When on, the bit forces an outbound data transfer sequence to the autoselection logic. When the priority outbound sequence is completed, the channel adapter with the priority outbound level 3 will have the highest selection priority. # Byte 1, Bits 5-7: Request Byte Count These bits apply to PIO operations only. For AIO operation, they are ignored. They are used to indicate the number of bytes to be transferred to or from the host. A minimum of 4 bytes can be transferred at one time. Chapter 12. Channel Adapter 12-032 # Registers X'3', X'4', X'5' INPUT/OUTPUT X'3' (ESC ADDRESS AND STATUS BYTE) Register X'3' contains the following information: - When transferring data to or from the channel, byte 0 contains the address to be used by the ESC. Byte 1 is not used. - When transferring status information to the channel, byte 0 contains the address to be used by the ESC. Byte 1 contains the status. An input/output X'3' should be issued only if a level 3 channel adapter data/status interrupt has been set, and prior to informing the channel adapter that an ESC data/status transfer is required. The bits of the register have the following meaning: | Byte | Bit | Meaning | |------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0-7 | ESC address byte bits 0-7 | | 1 | 1<br>2<br>3<br>4<br>5 | ESC: Attention ESC: Status modifier ESC: Control unit end ESC: Busy ESC: Channel end ESC: Device end ESC: Unit check ESC: Unit exception | INPUT/OUTPUT X'4'AND X'5' (DATA BUFFER) Registers X'4' and X'5' hold data during data transfers in either direction between the channel adapter and the host channel. The way in which these registers are used depends on whether the buffers are being loaded in PIO or AIO mode. The bits of the register have the following meaning: Register X'4' (Data Buffer Bytes 1 and 2, or 5 and 6) | Byte | Bit | | | Mear | ning | | | |------|-----|------|--------|------|------|------|-----| | 0 | 0-7 | Data | buffer | byte | 1/5 | bits | 0-7 | | 1 | 0-7 | Data | buffer | byte | 2/6 | bits | 0-7 | Register X'5' (Data Buffer Bytes 3 and 4, or 7 and 8) | 1 | Byte | Bit | | | Mear | ning | - | | | |---|------|-----|------|--------|------|------|------|-----|---| | | 0 | 0-7 | Data | buffer | byte | 3/7 | bits | 0-7 | 7 | | | 1 | 0-7 | Data | buffer | byte | 4/8 | bits | 0-7 | | Note: Bytes 5-8 are used for diagnostic purposes only ## Program-Initiated Operation (PIO) $\underline{\text{Note:}}$ To transfer data in PIO mode, bit 4 of register X'2' must be set to 1. Four single-byte buffers are used for data transfer, 2 bytes (1 and 2) being contained in register X'4', and two bytes (3 and 4) in register X'5'. INBOUND OPERATION: During an inbound operation (host to 3725: byte 0, bit 1 of register X'2' is on), the four buffers are loaded by the channel adapter hardware. When the 4 bytes have been loaded, a data/status level 3 interrupt occurs. The data can then be accessed by using input X'4' and X'5'. #### Notes: - 1. After power on, the buffers must be loaded via the output X'4' and X'5' commands to prevent parity errors when reading. - Before an input X'4' and X'5', the residual byte count in register X'2' should be examined: Buffer byte 1 contains valid data if the residual count is less that the requested transfer count (issue input X'4'). Buffer byte 2 contains valid data if the residual count is at least 2 less than the requested transfer count (issue input X'4') Buffer byte 3 contains valid data if the residual count is at least 3 less that the requested transfer count (issue input X'4' and X'5'). Buffer byte 4 contains valid data only if the residual count is 0 and a 4-byte transfer was requested (issue input X'4' and X'5'). OUTBOUND OPERATION: During an outbound operation (3725 to host), the four buffers are loaded by the program using the output X'4' and X'5' instructions. Byte 0, bit 0 in the data/status control register (X'2') must then be set to start the transfer. When the four data bytes have been transferred across the channel, the hardware causes a data/status level 3 interrupt to ask for four more bytes to be loaded into the buffers. Note: To ensure data integrity, the request byte count contained in byte 1, bits 5-7 of register X'2' must be consistent with the number of data bytes loaded into the data buffers. ## Adapter-Initiated Operation (AIO) 3725/3726 Maintenance Information Manual In AIO mode, two 8-byte buffers are used alternately for data transfer. They are called the A and B data buffers. Loading and unloading the buffers is done entirely by hardware. Program intervention is never required during normal operation. The two buffers are switched between the CCU and the channel adapter: - During a host write operation, one data buffer is loaded by the channel adapter hardware while the other is emptied by the CA/CCU cycle steal mechanism. - During a host read operation, one data buffer is loaded by the CA/CCU cycle steal mechanism while the other is emptied by the channel adapter hardware. The A or B data buffers can also be accessed without cycle stealing. The A or B data buffers must first be selected via the A or B data buffer diagnostic bit in the NSC status/control register (output X'3', byte 0, bit 6). If the bit is off, the A data buffer is selected. If it is on, the B data buffer is selected. The input/output X'4/5' can then access bytes 1-4 directly, and bytes 5-8 by first setting on the diagnostic storage mode bit in the NSC status/control register (output X'6', byte 0, bit 6). The following table explains this process: | Instruction | Diag Storage Mode Bit<br>Off On | | | |---------------|---------------------------------|------------------|--| | IOH/IOHI X'4' | Bytes<br>1 and 2 | Bytes<br>5 and 6 | | | IOH/IOHI X'5' | Bytes<br>3 and 4 | Bytes<br>7 and 8 | | # Register X'6' TNPUT X'6' (NSC STATUS/CONTROL) Register X'6' contains the current NSC status byte. The bits of the register have the following meaning: | Byte | Bit | Meaning | | | |------|------------------|------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 0 | 1 | CA switched to interface B<br>CA switched to interface A<br>(Not used) | | | | 1 | 2<br>3<br>4<br>5 | NSC: Attention NSC: Status modifier NSC: Control unit end NSC: Busy NSC: Channel end NSC: Device end NSC: Unit check NSC: Unit exception | | | # Byte 0, Bit 0: CA Switched to Interface B This bit, when on, indicates that the channel adapter is switched to interface B. Byte O, bit 1 cannot be on at the same time. Note: The execution of an output X'6' with byte 0, bit 1 set to 1 also makes this bit active. # Byte 0, Bit 1: CA Switched to Interface A This bit, when on, indicates that the channel adapter is switched to interface A. Byte 0, bit 0 cannot be on at the same time. Note: The execution of an output X'6' with byte 0, bit 0 set to 1 will also make this bit active. ### Byte 1, Bits 0-7: NSC Status Byte These are bits that were set into the NSC status register with an output X'6', when a hardware status was stacked. The bits have the usual meaning of the device status byte. ## OUTPUT X'6' (NSC STATUS/CONTROL) Register X'6' is used to set the current status of the NSC. This status is gated over the channel interface during NSC status transfer sequences. It is also used to set certain conditions in the adapter. An output X'6' should be executed before signaling to the channel adapter that an NSC final status transfer sequence is required, if the status byte has not been previously given to the channel adapter. When the status byte has been given previously to the channel adapter but has been stacked by the channel, it need not been given again. An output X'6' should only be executed when an initial selection, data/status, or program-controlled interrupt is set. After the NSC final status transfer sequence occurs, the status byte provided by this output is presented to the channel. An output X'6' should also be used when presenting an asynchronous (attention) status, or when presenting the final status byte ending a channel I/O command on the NSC. The bits of the register have the following meaning: | Byte | Bit | Meaning | |------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 2<br>3<br>4<br>5<br>6 | Set force A busy Set force B busy Force error Diagnostic storage mode (Not used) Check the checkers A/B data buffer diagnostic mode Reset to neutral state | | 1 | 3<br> 4<br> 5<br> 6 | Set NSC: Attention Set NSC: Status modifier Set NSC: Control unit end Set NSC: Busy Set NSC: Channel end Set NSC: Device end Set NSC: Unit check Set NSC: Unit exception | # Byte 0, Bit 0: Set Force A Busy When on, this bit forces interface A of a TPS to the busy state, and sets interface B into the long-term allegiance state. ### Byte 0, Bit 1: Set Force B Busy When on, this bit forces interface B of a TPS to the busy state, and sets interface A into the long-term allegiance state. # Byte 0, Bit 2: Force Error When on, this bit forces errors on the channel interface and driver/receiver cards for checking purposes. <u>It should be used only after the channel adapter has been disabled.</u> # Byte 0, Bit 3: Diagnostic Storage Mode When on, this bit sets the diagnostic storage mode latch. This allows the input/output instructions X'4' and X'5' to access bytes 5 to 8 of the data buffer, instead of bytes 1 to 4. Turning the bit off resets the diagnostic storage mode latch and the X'4' and X'5' instructions revert to accessing data bytes 1 to 4. ## Byte 0, Bit 5: Check the Checkers This bit is used along with force error (byte 0, bit 2) to verify the functioning of the channel adapter checking circuits. #### Byte O, Bit 6: A/B Data Buffer Diagnostic Mode This bit is used to select either buffer A or buffer B. If bit=1, buffer B is selected. If bit = 0, buffer A is selected. ## Byte 0, Bit 7: Reset to Neutral State When on, this bit returns the channel adapter to the neutral state from the long-term allegiance state. #### Byte 1, Bits 0-7: Set NSC Status Byte The bits are used as for the device status byte. ### Register X'7'(Part 1 of 2) INPUT X'7' (CHANNEL ADAPTER CONDITION) Register X'7' contains information mainly concerning the enable/disable status of the channel adapter interfaces for all the CAs. CAs 1 to 4 can be equipped with TPSs, and therefore have interfaces A and B. CAs 5 and 6 cannot be equipped with TPSs, and therefore have only interface A. | Byte | Bit | Meaning | |------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | CA5 enabled (Not used) CA6 enabled (Not used) (Not used) NSC address active PIO mode (Not used) | | 1 | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | CA1 interface A enabled CA1 interface B enabled CA2 interface A enabled CA2 interface B enabled CA3 interface A enabled CA3 interface B enabled CA4 interface A enabled CA4 interface B enabled CA4 interface B enabled | #### Byte 0, Bit 0: CA5 Enabled This bit is set on by the channel hardware when CA5 is enabled. It is reset when CA5 is disabled. #### Byte 0, Bit 2: CA6 Enabled This bit is set on by the channel hardware when CA6 is enabled. It is reset when CA6 is disabled. #### Byte 0, Bit 5: NSC Address Active This bit is set by hardware: - When NSC is initially selected by accepting a command - When an output X'2' with the bit status transfer sequence (byte 0, bit 2) set is executed. The bit remains active until 'device end' status is accepted for this command. The bit is reset when NSC 'device end' status is accepted by the host channel on a NSC final status transfer. #### Byte 0, Bit 6: PIO Mode When on, this bit indicates that the last output X'2' set PIO data transfer mode, and all data transfers will be carried out in PIO mode until this bit is reset. When off, this bit indicates AIO mode. #### Byte 1, Bit 0: CAl Interface A Enabled This bit is set on by the channel hardware when interface A of CA1 is enabled and reset when it is disabled. #### Byte 1, Bit 1: CA1 Interface B Enabled This bit is set on by the channel hardware when interface B of CA1 (equipped with a TPS) is enabled. #### Byte 1, Bit 2: CA2 Interface A Enabled This bit is set on by the channel hardware when interface A of CA2 is enabled and reset when it is disabled. #### Byte 1, Bit 3: CA2 Interface B Enabled This bit is set on by the channel hardware when interface B of CA2 (equipped with a TPS) is enabled. #### Byte 1, Bit 4: CA3 Interface A Enabled This bit is set on by the channel hardware when interface A of CA3 is enabled and reset when it is disabled. #### Byte 1, Bit 5: CA3 Interface B Enabled This bit is set on by the channel hardware when interface B of CA3 (equipped with a TPS) is enabled. #### Byte 1, Bit 6: CA4 Interface A Enabled This bit is set on by the channel hardware when interface A of CA4 is enabled and reset when it is disabled. #### Byte 1, Bit 7: CA4 Interface B Enabled This bit is set on by the channel hardware when interface B of CA4 (equipped with a TPS) is enabled. ### 3725/3726 Maintenance Information Manual 12-045 #### OUTPUT X'7' (CHANNEL ADAPTER CONTROL) Output X'7' is recognized by all channel adapters. The main function of the register is to select one of the six channel adapters: - Either for the duration of the instruction - Or until the channel adapter selection is changed, either by autoselection, or by another X'7'. An output X'7' is also used to control channel adapter operations by setting/resetting control latches. The register is as follows: | Byte | Bit | Meaning | |------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | Enable autoselection Disable autoselection Select CA addressed by bits 4-6 Execute output on CA addressed by bits 4-6 Channel adapter address bit 0 Channel adapter address bit 1 Channel adapter address bit 2 Channel adapter reset | | 1 | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | Set suppress out monitor Set pgm requested interrupt Reset CA interrupt level 1 checks Reset system reset/NSC address active Set allow channel interface enable (A and B) Set ESC operational Set ESC command free Set allow channel interface disable (A and B) | #### Byte 0, Bit 0: Enable Autoselection When on, this bit enables the autoselection mechanism for all channel adapters. #### Byte O, Bit 1: Disable Autoselection When on, this bit disables the autoselection mechanism for all channel adapters. #### Byte 0, Bit 2: Select CA Addressed by Bits 4-6 When on, this bit causes the addressed channel adapter to be selected for all subsequent channel operations. The CA selected before execution of the output X'7' with byte 0, bit 2 on, remains selected after the Output X'7' is completed (see note). ## Register X'7'(Part 2 of 2) ### Byte 0, Bit 3: Execute Output on CA Addressed by Bits 4-6 When on, this bit allows a particular channel adapter (addressed by byte 0, bits 4-6) to be temporarily selected for the purpose of changing any of the bits in its register (see note). Note: If one of the installed CAs has already been selected, either by autoselection or by an Output X'7', bits 2 and 3 may both be off. If no CA has been selected, either bit 2 or bit 3 must be on, and a valid CA address must be contained in bits 4-6. #### Byte 0, Bits 4-6: Channel Adapter Address Bits These bits form the address of the channel adapters selected by byte 0, bits 2 or 3, either temporarily, or for subsequent input or output X'X'. The three bits are decoded as follows: | Byte 0<br>Bit<br>4 5 6 | Channel<br>Adapter | |-------------------------------------------|-----------------------| | 0 0 0<br>0 0 1<br>0 1 0<br>0 1 1<br>1 0 0 | 1<br>2<br>3<br>4<br>5 | <u>Note:</u> If an attempt is made to communicate with uninstalled channel adapter, the CCU hardware times out and sets the 'PIO halt remember' latch in register X'D'. All channel adapters raise a level 1 interrupt request. #### Byte 0, Bit 7: Channel Adapter Reset This bit causes a power on reset of the channel adapters. It should be set only when the channel interface is disabled, or if channel adapters are hung up at the interface. #### Byte 1, Bit 0: Set Suppress Out Monitor When on, this bit causes the channel adapter to monitor for the inactive state of the tag line 'suppress out'. When this condition is detected, the channel adapter raises a level 3 interrupt request, and sets 'suppress out monitor interrupt' (X'2' byte 0, bit 6), which may be read by an Input X'2'. #### Byte 1, Bit 1: Set Program Requested Interrupt When on, this bit causes a channel adapter data/status interrupt request, and sets 'pgm requested interrupt' (X'2', byte 0, bit 7), unless one of the following conditions is present: - A data/status transfer sequence has been initiated. - The host is initiating an initial selection sequence on the channel. - · Chaining is indicated. - A TPS is presenting 'device end' in response to a 'busy' status. When the condition ends, the level 3 data/status interrupt request is set. #### Byte 1, Bit 2: Reset CA Interrupt Level 1 Checks When on, this bit causes the channel adapter to reset all CA level 1 check latches, which in turn causes the level 1 request to drop. #### Byte 1, Bit 3: Reset System Reset/NSC Address Active When on, this bit causes the channel adapter to reset 'system reset' (X'0' byte 0 bit 7) and 'NSC active' (X'7' byte 1 bit 5). If the channel adapter level 3 interrupt request is due to the detection of a system reset sequence, this bit must be used to reset 'system reset' and the level 3 interrupt request. # Byte 1, Bit 4: Set Allow Channel Interface Enable (A and B) When on, this bit causes the channel adapter to set the 'allow channel interface enable' latch for both interfaces A and B. When the 'enable interface A' and/or 'enable interface B' signals are sent to the CA from the control panel, the appropriate interface(s) become enabled when all channel interface conditions are satisfied. Note: After power-on reset, the control program must execute an X'7' with this bit on, before the enable/disable switches on the control panel have any effect. #### Byte 1, Bit 5: Set ESC Operational When on, this bit causes the channel adapter to make ESC addresses operational. #### Byte 1, Bit 6: Set ESC Command Free When on, this bit causes the channel adapter to reset the 'ESC command active' latch. This latch is set when the channel adapter hardware detects an initial selection sequence to an ESC address. When the latch is reset, it indicates that the ESC part of the channel adapter is free of commands. Because the channel adapter cannot disable the interface before the ESC is free of commands, this bit must be set by the program whenever it detects the channel adapter to be free of ESC commands. If the latch was set by an initial selection sequence, the channel adapter does not disable the interface. ### Byte 1, Bit 7: Set Allow Channel Interface Disable (A and B) When on, this bit causes the channel adapter to set the 'allow channel interface disable' latch for both interfaces. This latch overrides the channel adapter enable/disable signals when: - The channel adapter is free of commands. - No chaining is specified. - No initial selection is in progress. Bits 7 and 4 are mutually exclusive. #### INPUT/OUTPUT X'B' (ESC TEST I/O ADDRESS AND STATUS) The X'B' register contains the test I/O address in byte O, and the test I/O status in byte 1. The register is loaded by either output X'B' or stacking a final status on the ESC. The register layout is as follows: | Byte | Bit | Meaning | |------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0-7 | ESC TIO address byte bits 0-7 | | 1 | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | ESC TIO: Attention ESC TIO: Status modifier ESC TIO: Control unit end ESC TIO: Busy ESC TIO: Channel end ESC TIO: Device end ESC TIO: Unit check ESC TIO: Unit exception | #### INPUT X'C' (CYCLE STEAL MODE CONTROL) The X'C' is used in AIO mode. It contains the various CS controls for the AIO operation. The register layout is as follows: | Byte | Bit | Meaning | |------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | SYN monitor control latch DLE remember control latch USASCII monitor control latch EPCDIC monitor control latch (Not used) (Not used) (Not used) (Not used) | | 1 | 0-7 | Residual byte count | #### Byte 0, Bit 0: SYN Monitor Latch This bit is only used in host to controller BSC operation. It indicates that four SYN characters have been detected in the data stream. #### Byte 0, Bit 1: DLE Remember Control Latch This bit is used only in host to controller BSC operation. It indicates the state of the 'DLE remember' latch. This latch is set by the channel adapter hardware each time a DLE character is detected in the data stream, and is reset by the following character if it is NOT a DLE character, otherwise the latch stays set. If the last character in the operation is the DLE character, the latch stays set, and the following instruction will find this bit on. #### Byte 0, Bit 2: USASCII Monitor Control Latch This bit is used only in host to controller BSC operation. It indicates that the channel adapter checked for USASCII characters during the last transfer sequence. #### Byte 0, Bit 3: EBCDIC Monitor Control Latch This bit is used only in host to controller BSC operation. It indicates that the channel adapter checked for EBCDIC control characters during the last transfer sequence. #### Byte 1, Bits 0-7: Residual Byte Count This byte contains the number of byte transfers NOT transferred during the last transfer sequence, and represents the difference between the number requested and the number effected. Normally it should be zero. #### OUTPUT X'C' (CYCLE STEAL MODE CONTROL) The output X'C' register is used in AIO mode. It contains various cycle steal controls in byte 0, and the residual byte count in byte 1. The bits of the register have the following meaning: | Byte | Bit | Meaning | |------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | SYN monitor control latch DLE remember control latch USASCII monitor control latch EBCDIC monitor control latch (Not used) (Not used) (Not used) (Not used) | | 1 | 0-7 | Request byte count | #### Byte 0, Bit 0: SYN Monitor Control Latch This bit is used only on BSC inbound (host to 3725) operations. When on, it sets the 'SYN monitor' latch. It causes the hardware to monitor the data coming from the host for SYN characters. If four consecutive SYN characters are detected in the incoming data stream, the data transfer is terminated, and a channel adapter data/status level 3 interrupt is requested. The 'SYN monitor control' latch is reset when any non-SYN character is detected. When the bit is off, the 'SYN monitor control' latch is reset, and SYN monitoring is stopped. #### Byte 0, Bit 1: DLE Remember Control Latch 3725/3726 Maintenance Information Manual This bit is used only on BSC inbound (host to 3725) operations and is used to restore the state of the 'DLE remember control' latch at the start of a new transfer sequence. This is to continue the test for the start of transparent mode. (See "Control Character Recognition", that follows, for use of this bit.) #### Byte 0, Bit 3: EBCDIC Monitor Control Latch This bit is used only on BSC inbound (host to 3725) operations. When on, it indicates that monitoring for certain EBCDIC control characters is to be carried out by the channel adapter hardware. (See "Control Character Recognition", that follows, for use of this bit.) #### Byte 1, Bit 0-7: Request Byte Count This byte contains the count of the number of bytes that are to be transferred to or from the host. ### Register X'D' INPUT X'D' (CA LEVEL 1 INTERRUPT CHECK) The input X'D' register bits are set by hardware with the various checks that can cause a level 1 interrupt. The bits of the register have the following meaning: | Byte | Bit | Meaning | |------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 2<br>3<br>4<br>5<br>6 | IOC bus parity error Internal bus parity error CCIN card check (Not used) CHIN card check Address compare error Initiate service latch ungated (Not used) | | 1 | 2 3 4 5 | Output exception check PIO halt remember latch Cycle steal halt remember latch Bus-in check interface A Ground fault error Bus-in check interface B CADR card check interface B | #### Byte 0, Bit 0: IOC Bus Parity Error This bit, when on, indicates that a bad parity has been detected on the IOC bus between the CCU and the channel adapter. If the error was detected on data transferred from the CCU to the channel adapter, this bit is set on. This bit does not cause a level 1 interrupt request. #### Byte 0, Bit 1: Internal Bus Parity Error This bit, when on, indicates that a bad parity has been detected between the CHIN card and the CCIN card. #### Byte 0, Bit 2: CCIN Card Check This bit, when on, indicates that a hardware failure has been detected on the CCIN card. Four different hardware failures may cause this check: - IOC bus parity error in inbound (host to 3725) operations - Internal bus parity error on outbound (3725 to host) operations - I/O command decoder failure Note: If an invalid CA register is accessed (X'8', X'9', or X'A'), the I/O decoder will fail and cause this check. In this case, there is a program check. Byte counter failure #### Byte 0, Bit 4: CHIN Card Check This bit, when on, indicates that a hardware failure has been detected on the CHIN card. #### Byte 0, Bit 5: Address Compare Error This bit, when on, indicates that the program has addressed an emulator subchannel that is outside the plugged address range. #### Byte 0, Bit 6: Initiate Service Latch Ungated This bit indicates that an initial selection has been made, or is in the process of being made, on this channel adapter. #### | Byte 1, Bit 0: Output Exception Check This bit, when on, indicates that the channel adapter hardware has detected an invalid output. Outputs, with the single exception of output X'7', are not allowed during a data/status transfer. #### Notes: - An output X'B' will cause an output exception check unless it is performed during an initial select interrupt. - 2. This bit does not cause a level 1 interrupt. #### Byte 1, Bit 1: PIO Halt Remember Latch This bit, when on, indicates that the CCU has detected an error during an input/output operation, and has activated the 'halt' signal on the interface. This bit does not cause a level 1 interrupt request. #### Byte 1, Bit 2: Cycle Steal Halt Remember Latch This bit, when on, indicates that the CCU has detected an error during cycle stealing, and has activated the 'halt' signal on the interface. This bit does not cause a level 1 interrupt. #### Byte 1, Bit 3: Bus-In Check Interface A This bit, when on, indicates that a hardware failure has occurred on the channel adapter internal bus path during a data or address transfer to the host. The condition was detected on interface A. #### Byte 1, Bit 4: Ground Fault Error This bit is set if the CA detects that a bus in line or tag in line (except for 'select in') is at ground potential when the line is attempting a logical 1 voltage. The CCU attempts to reset the error using output X'7' with 'reset CA interrupt level 1' (byte 1, bit 2), and tests if a reset took place using input X'D' instructions. #### Byte 1, Bit 5: Bus-In Check Interface B This bit, when on, indicates that a hardware failure has occurred on the channel adapter internal bus path during a data or address transfer to the host. The condition was detected on interface B. #### Byte 1, Bit 6: CADR Card Check Interface A - A hardware failure has been detected on the interface A driver/receiver card. - A hardware failure has been detected in the bus-in or tag-in interface drivers. #### Byte 1, Bit 7: CADR Card Check Interface B - 1. A hardware failure has been detected on the interface B driver/receiver card caused by a parity error on the CHIN card during an inbound (host to 3725) data transfer. This parity error is detected when the bus out check is inactive, but the channel interface card detects bad parity on data transferred from the bus out register. - A hardware failure was detected in the I/O interface drivers. Note: Byte 0, bit 0 and byte 1, bits 1-2 do not cause a channel adapter level 1 interrupt request to the CCU. Instead, the channel adapter forces an IOC bus error, the IOC bus hardware in the CCU requests a level 1, indicated by CCU input instruction X'7E' byte 0, bit 7 set on with a further definition of the IOC bus error in CCU register X'76'. The channel adapter input register X'D' can then be accessed to determine the cause of the interrupt. # Registers X'E' and X'F' INPUT X'E' (CA LEVEL 1 INTERRUPT REQUESTS) This command indicates which CAs have a level 1 interrupt request pending. This register holds information on all the CAs. The bits of the register have the following meaning: | Byte | Bit | Meaning | |------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 3<br>4<br>5 | CA5 LI interrupt request (Not used) CA6 L1 interrupt request Any CA L1 interrupt request Channel adapter address bit 0 Channel adapter address bit 1 Channel adapter address bit 2 (Not used) | | 1 | 2 3 | CA1 L1 interrupt request (Not used) CA2 L1 interrupt request (Not used) CA3 L1 interrupt request (Not used) CA4 L1 interrupt request (Not used) | #### Byte 0, Bits 4-6: Channel Adapter Address Bits These bits identify the currently selected channel adapter, as for output X'7'. INPUT X'F' (CA LEVEL 3 INTERRUPT REQUESTS) The X'F' register indicates which channel adapter is currently selected, and the status of its level 3 interrupts. An input X'F' also initiates an autoselection in the channel adapters. When an input X'F' is executed, the channel adapter with the highest level 3 priority is selected. <u>Note:</u> If an input X'F' is performed, the level 3 interrupt for the resultant selected channel adapter must be reset before the autoselect mechanism will allow a new channel adapter to select via another input X'F'. The latch is reset by: - An output X'0' - An output X'2' with byte 0, either bit 5 or 6 set to 1 - An output X'7' with byte 1, bit 3 set to 1 (for system reset only) - An output X'B' (For full description of the autoselection mechanism, see "Channel Adapter Selection" page 12-065.) The bits of the register have the following meaning: | Byte | Bit | Meaning | |------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 4 5 | (Not used) TPS installed Selected CA initial selection level 3 interrupt request Selected CA data/status level 3 interrupt request Channel adapter address bit 0 Channel adapter address bit 1 Channel adapter address bit 2 (Not used) | | 1 | 0-7 | (Not used) | #### Byte 0, Bit 1: TPS Installed This bit, when on, indicates that the currently-selected channel adapter is equipped with a TPS. ### Byte 0, Bit 2: Selected CA Initial Selection L3 Interrupt Request This bit, when on, indicates that the currently-selected channel adapter has an initial selection level 3 interrupt request pending. 3725/3726 Maintenance Information Manual 12-060 ### Byte 0, Bit 3: Selected CA Data/Status L3 Interrupt Request This bit, when on, indicates that the currently selected channel adapter has a data/status level 3 interrupt request pending. #### Byte 0, Bits 4-6: Channel Adapter Address Bits These bits identify the current by selected channel adapter, as for output X'7'. ### **CA Functional Partitioning and Selection** Note: For the jumper locations on the logic cards listed below, refer to Chapter 4. #### CCIN Card IOC bus buffer IOH/IOHI input output decoder IOC bus tag and command verification CA data/control storage and controls CA internal bus gating Autoselection logic CA internal timing AIO (cycle steal) controls Channel burst length control and jumpering Residual byte count #### CHIN Card ESC address jumpering Data in/data out jumpering Channel tag controls Channel clock timing Channel data/status control Channel data buffer Channel command decodes #### CADR Card NSC address jumpering Select out/select in jumpering Channel drivers and receivers #### CVTL Card Miscellaneous timing and control logic #### CHANNEL ADAPTER SELECTION Although there may be up to six channel adapters installed, the control program can perform channel adapter input and output on only one channel adapter at a time. In order to do so, the control program must first select that channel adapter. Two methods are available: - Output X'7' - Autoselection #### OUTPUT X'7' As explained in "Accessing Channel Adapter Registers", page 12-016, the IOH and IOHI instructions are used to access the channel adapter registers. These two instructions do not contain an explicitly defined channel adapter address, but are performed on the selected channel adapter. In order to perform channel adapter input and output, the first IOH or IOHI issued must be a CA output X'7' with the applicable select bits set. The following is a description of the CA output X'7' using an IOH or IOHI. #### Input/Output (IOH) IOH Halfword Instruction: #### 0 1 3 4 5 7 8 11 12 14 15 0 0 0 0 1 0 0 0 x x x x x 0 0 0 Bit 4=1, indicates a channel adapter IOH Bits 8-11=0111, indicate a CA output X■7■ Bit 15=0, indicates an output Register R1: Bit 2=1, indicates select CA addressed by bits 4-6 Refer to "Channel Adapter Input/Output Registers" for a definition of the bits that may be 0 or 1, indicated by x. #### Input/Output Immediate (IOHI) First halfword of IOHI: | 0 | | 4 | 5 | 7 | 8 | | | 11 | 12 | 1 | 14 | 15 | | |---|-------|-------|---|---|---|---|---|----|----|---|----|----|---| | 0 | <br>0 | <br>0 | R | 2 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | Second halfword of IOHI: | 0 | | | | 4 | 5 | | 7 | 8 | 11 | 12 | 1 | 14 | 15 | |---|---|---|---|---|---|---|---|---|----|----|---|----|----| | 0 | ) | 0 | 0 | 1 | 0 | 0 | 0 | | | 0 | 0 | 0 | × | Bit 4=1, indicates a channel adapter IOHI Bits 8-11=0111, indicate a CA output X=7= Bit 15=0, indicates an output Register R: | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | | | | | | | 15 | |---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|----| | x | × | 1 | 0 | | | | × | x | × | x | x | х | x | х | × | The bit definition of R of an IOHI is the same as the bit definition of R1 of an IOH. #### **AUTOSELECTION** Note: Refer to the channel adapter troubleshooting section for detailed autoselection timing, signal propagation, and signal description. The autoselection hardware is a mechanism by which the channel adapter with the highest priority level 3 interrupt will become selected when a CA input X'F' is executed via an IOH or IOHI instruction. When a CA level 3 interrupt occurs, the control program needs to select the channel adapter with the interrupt in order to service it. By using a CA input X'F' via an IOH or IOHI instruction, the channel adapter with the level 3 interrupt will become selected and the currently selected channel adapter will deselect. In addition, if more than one channel adapter has a level 3 interrupt pending, the channel adapter with the highest priority will be selected. The level 3 interrupts are listed below by priority order from highest to lowest. Priority outbound data transfer Outbound data transfer Initial select Inbound data transfer Any other data/status interrupt (for example, PI, or stacked status) ### CA Enabling/Disabling, Interrupt Requests and Control Characters #### CA ENABLING/DISABLING Note: Refer to the "Channel Adapter Troubleshooting", starting on page 12-800, for detailed routing of the enable and disable signals. Refer to page 6-010 for an illustration of the panel showing the enable/disable switches. The channel interface for each channel adapter must be enabled before communication can take place with a host channel that the channel adapter is attached to. Switches located on the control panel control the enabling and disabling of the channel interfaces. #### <u>Notes:</u> - 1. Setting the switches on the control panel in the enable position will not enable a channel adapter unless a CA output X'7' with byte 1, bit 4 on has been issued, using an IOH or IOHI instruction to the channel adapter being enabled. In addition, an output X'7' with byte 1, bit 5 on must be executed to enable the ESC addresses. - If a channel adapter has a TPS and is attached to a loosely-coupled host, or hosts, only one interface may be enabled at a time on the channel adapter affected. #### LEVEL 1 INTERRUPT REQUESTS When an error condition is detected in the CA, a bit is set in the CA level 1 interrupt check bit register X'D' to indicate the type of error: | Byte | Bit | Meaning | |------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 01234567 | PIO bus parity error* Internal bus parity error CCIN card check (Not used) CHIN card check Address compare error Initiate service latch ungated (Not used) | | 1 | 01234567 | Output exception check * PIO halt remember latch * Cycle steal halt remember latch * Bus in check interface A Ground fault error Bus in check interface B CADR card check interface A CADR card check interface B | The CA raises a level 1 interrupt request for all CA errors (except for those marked by an \*). These errors combine to cause an IOC bus check, which raises a level 1 interrupt request to the CCU. #### LEVEL 3 INTERRUPT REQUESTS A CA raises a level 3 interrupt request to the CCU by activating IOC bus byte 1, bit 0 when the I/O is not active. There are two types of level 3 interrupt request: - 1. CA initial selection request - 2. Data/status transfer request An initial selection interrupt request may be determined by executing an input X'0'. A data/status interrupt request may be determined by executing an input X'2'. #### CONTROL CHARACTER RECOGNITION Certain control characters from the host channel are recognized by the CA hardware, which sets corresponding bits in register X'C'. The control program modifies its monitoring action according to these bits. | Name | EBCDIC | ASCII | |---------------------------------------------------------|--------|----------------------------------------------------------| | Circle B<br>2848 ETX<br>DLE<br>STX<br>ETB<br>ETX<br>SYN | | 10 or 90<br>02 or 82<br>17 or 97<br>03 or 83<br>16 or 96 | Circle B monitoring is started by an output X'2' with byte 1, bit 0 on and 2848 ETX with byte 1, bit 2 on. BSC EBCD-IC and ASCII DLE, STX, ETB and ETX monitoring are initiated by a output X'C' with byte 0, bit 2 or 3 on. Both bits cannot be set at the same time. SYN monitoring requires output X'C' byte 0, bit 0 to be on along with either byte 0, bits 2 or 3. For a Circle B, 2848 ETX, EBCDIC or ASCII ETB or ETX, the CA hardware does not accept any further data from the host after receiving the control character, and sets a CA level 3 interrupt request with channel stop indicated in register X'2'. When a DLE is immediately followed by an STX, the CA resets all monitoring for EBCDIC or ASCII characters. The DLE STX sequence indicates that BSC transparency mode has been activated. In transparency mode, data may be sent that has the same bit pattern as a control character, which is why monitoring must be stopped. If a DLE is the last character received before a level 3 interrupt occurs due to the CA byte count reaching zero, the CA hardware sets the DLE remember bit in register X'C' byte 0, bit 1. When the control program initiates the continuation of the command, this bit must be set with an output X'C'. If the first character received is an STX, the CA resets control character monitoring. Four consecutive SYN characters received at the start of an inbound transfer cause a level 3 interrupt request and set the channel stop condition X'2' byte 0, bit 5. Any non-SYN character resets monitoring for SYN characters. 3725/3726 Maintenance Information Manual 12-070 ## Two-Processor Switches (Part 1 of 2) TWO-PROCESSOR SWITCH (LOOSELY-COUPLED HOST ATTACHMENT) Note: This information does not apply to the 3725 Model 2. The term "loosely-coupled" means either: - Two separate hosts each running its own access method (TCAM/VTAM) with each host attached to an interface of a CA with a two-processor switch, or - b. A single host running different access methods, one access method associated with one interface of a CA via a two-processor switch, and the other access method associated with the other interface of the same CA. When running in a loosely-coupled environment, only one of the interfaces may be enabled. The following figure shows this environment. TWO-PROCESSOR SWITCH (TIGHTLY-COUPLED/ALTERNATE PATH HOST ATTACHMENT) The term "tightly-coupled" is defined as two hosts in a multihost system both using the same access method (TCAM or VTAM) to access both interfaces of a CA having a two-processor switch. Either host can access the CA. Alternate path attachment is a single access method in a single host having access to both interfaces of a CA that is equipped with two-processor switch. With alternate path, if the access method issues a start I/O over one channel, and that channel is busy with another device, the start I/O can then be issued over the alternate channel. Note: More than one access method can operate in tight-ly-coupled or alternate path hosts, but only one can access both interfaces of a CA with a two-processor switch. When running in a tightly-coupled or alternate path environment, both CA interfaces can be enabled. The following figure shows this environment. TIGHTLY-COUPLED/ALTERNATE PATH HOST OPERATIONS In order to understand these operations, the following definitions are required: - Neutral: The CA is not in communication with either interface, and no active commands exist in the CA. - Switched: The CA is actively communicating with an interface. If the CA is active with a command, all additional communication is to be done over this interface. The switched state comprises three substates: - a. Short-term or instantaneous allegiance: The CA enters this state when it traps 'select out' during a channel-initiated sequence, or a poll during a control-unit-initiated sequence. If the CA presents DE without Unit Check (UC) during initial selection, and chaining, is not indicated, the CA returns to the neutral state. - b. Long-term or implicit allegiance: The CA enters this state when accepting a command without presenting DE, or when a No-Op is chained to the next command. This state lasts until the CA presents DE without UC to the channel. The CA remains switched to the same interface throughout. If chaining is not indicated, and DE is not stacked, the CA returns to the neutral state. - c. Contingent allegiance: This state is an extension of long-term allegiance. When a command ends with a UC status (because of some error), the CA enters this state, even though DE is presented to the command. The CA remains switched to the same interface, and does not return to neutral. The host, on receiving the UC status, issues a sense command to determine the cause of the error. The CA returns to neutral when receiving a command other than No-Op or Test I/O. The following table summarizes the various states of allegiance. | State | Substate | Meaning | |-------------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Neutral | | No allegiance | | Switched | short-term | Initial select seq<br>present async status<br>present tagged DE | | | long-term | Service out during<br>initial select seq<br>except No-Op | | | contingent | UC status presented to host during init sel or final status | | Return<br>Neutral | | At command end with DE acceptance and no chaining. DE accepted or stacked after busy. Async status accepted or stacked. Command other than No-Op or Test I/O in contingent state. | New ending statuses to the host are as follows: - 1. Normal tagged status: This status is presented to the host in response to an initial selection command. The CA remains switched in longterm allegiance to the interface until the control program presents the normal ending status tagged for that interface. - 2. Tagged DE status: When the CA has presented a busy status to an interface because the other was in long-term or contingent state, that interface presents DE status to the host when the CA returns to the neutral state. This DE status is tagged for that interface by the hardware to clear the busy status previously presented to the host. The tagged DE status frees the host so that it can issue the next command. - 3. Untagged asynchronous status. When operating with tightly-coupled processors, the control program can present asynchronous status to the host to initiate a command. This occurs when the CA is in the neutral state with no commands active. 'Request in' is raised to both interfaces, and both interfaces compete for service. The first channel to poll the CA wins. Acceptance of the status causes a level 3 interrupt request, and the CA returns to neutral. If the channel stacks the status, the CA returns to neutral and interrupts the control program. The untagged asynchronous status is then re-offered to both interfaces by the CA when the interrupt is serviced by the control program. #### PRESENTATION OF STATUS Although the CA has two channel interfaces, simultaneous operation of both interfaces is impossible. Therefore, when the CA is switched to one interface, they cannot both operate simultaneously. The other interface refuses all channel-initiated sequences. When the CA is in long-term or contingent allegiance on one interface, The other interfaces present the status X'00' to the channel. When 'select out' is trapped by the non-switched interface, it raises 'status in' and presents X'10'. The host channel responds by dropping 'hold out' or 'select out' and 'address out', thereby disconnecting the interface. The host does not issue further commands until a tagged DE status is received. This status is presented when the active CA interface returns to the neutral state. The CA hardware raises 'request in' and presents the DE status. If the DE status is stacked instead of accepted, the CA hardware automatically tries to represent the status, independently of the control program. #### EFFECT OF SYSTEM RESET #### System Reset over Interface Having Allegiance When the CA recognizes the system reset, the CA is completely reset, ending any allegiance condition, and sets an initial selection interrupt request on level 3. However, if a DE status resulting from a previous busy status on the opposite interface is still pending, it is not reset. During system reset, if the opposite channel polls the CA in response to a 'request in' from some other control unit, the resulting 'select out' tag is bypassed. Similarly, any channel-initiated initial selection sequence to either interface causes the CA to switch to that interface, to present the busy status, and to return to the neutral state. #### System Reset over Interface Not Having Allegiance When a system reset occurs on the interface not having allegiance, any pending tagged DE status is reset. The rest of the CA is not reset, and no level 3 initial selection interrupt request is made. #### System Reset when the CA is in Neutral When a system reset occurs on a neutral CA, only the pending tagged DE status is reset on the interface, if any. The rest of the CA hardware is not reset, and no level 3 initial selection interrupt request is made. <u>Note:</u> If a system reset is presented to both interfaces simultaneously, the CA is completely reset, and a level 3 interrupt request is made. #### EFFECT OF SELECTIVE RESET #### Selective Reset over Interface Not Having Allegiance A selective reset cannot occur on the interface not having allegiance. Therefore, the CA hardware is not reset, and no level 3 initial selection interrupt request is made. Resets all CHIN and both CADR hardware, and issues an IS interrupt request. | | Command from Host Channel | | | | |---------------|---------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------| | CA State | System Reset A | System Reset B | Select, Reset A | Select, Reset B | | Switched to A | Reset all CADR A<br>and CHIN hardware<br>Return to neut-<br>ral state, and-<br>IS interrupt | | Reset Bus In & Tag In & tagged DE status. Return to neutral state, and IS interrupt | | | Switched to B | Reset tagged DE<br>on CADR A. | Reset all CADR B<br>& CHIN hardware<br>Return to neu-<br>tral state, and<br>IS interrupt | N.A. | Reset Bus In & Tag In & tagged DE status. Return to neutral state, and IS interrupt | | Neutral | Reset tagged DE<br>on CADR A | Reset tagged DE<br>on CADR B | N.A. | N.A. | | | Simultaneous Syste | em Reset | | | #### IS = Initial selection ### Selective Reset over Interface Having Allegiance When the CA recognizes the selective reset, it returns to the neutral state, and issues a level 3 initial selection interrupt request. No hardware reset occurs, except for a tagged DE status caused by a previous busy status on the opposite interface. During the initial selection, if the opposite channel polls the CA in response to 'request in' from some other control unit, the resulting 'select out' tag is bypassed. Similarly, if a channel-initiated initial selection sequence occurs on either interface, the CA switches to that interface, enters the short-term allegiance state, presents control unit busy X'70' as the initial status, and returns to the neutral state. ### **CA Error Condition** Any CA-detected error sets the appropriate bit on in register X'D'. IOC bus parity error, output exception check, PIO halt, and cycle steal halt do not cause CA level interrupts. Instead, the CA forces an IOC line error, the IOC bus hardware in the CCU requests a level 1 interrupt, indicated by CCU Input X'7E' byte 0 bit 7 with a further definition of the IOC bus error in CCU register X'76'. CA Input X'D' can be accessed to determine the cause of the interrupt. All other CA error conditions described cause level 1 interrupts. | In X'D'<br>Bit | Error Description | Level 1<br>Interrupt | |----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------| | 0.0<br>1<br>2<br>4<br>5 | IOC bus parity error<br>Internal bus parity error<br>CCIN card check<br>CHIN card check<br>Address compare error<br>Initiate service latch ungated | No<br>Yes<br>Yes<br>Yes<br>Yes<br>No | | 1.0<br>1<br>2<br>3-5<br>4<br>6-7 | Output exception check PIO halt remember latch Cycle steal halt remember latch Bus-in check (A and B) Ground fault error CADR card check (A and B) | No<br>No<br>No<br>Yes<br>Yes<br>Yes | There is no checking built into the CVIL card. The interrupt handler in the CCU: - Determines the CA in error and the type of error by issuing: - Input X'E' to find out which CA raised the level 1 interrupt request - Output X'7' to select the CA, if not selected - Input X'D' to get type of CA error - Completes the operation in progress by issuing: - Output X'7' with byte 1, bit 2 (set pgm request interrupt) - Output X'7' to reset the level 1 interrupt request - Output X'3' to set the ESC status, or - Output X'6' to set the NSC status - Output X'2' to set the transfer status (CE, DE, UC) #### IOC Bus Parity Error This error is caused by bad parity on the IOC bus during byte 0 and byte 1 transfers. #### Internal Bus Parity Error This error is caused by bad parity on the internal bus (on the CCIN card, the CHIN card, or between the cards). #### **CCIN** Card Check This indicator is set for four different reasons: - 1. Inbound PIO parity error - 2. Internal bus parity error outbound - 3. I/O command decoder failure - 4. Counter failure #### CHIN Card Check This indicator is caused by bad parity on the interface bus within the CHIN card. #### Address Compare Error This error is caused by the CCU issuing an ESC address out of range for this CA. The CCU resets the error indication and the interrupt, and tries to restart the operation. #### Initiate Service Latch Ungated This condition indicates that an initial selection has been made, or in the process of being made, on the channel adapter. #### **Output Exception Check** The CA checks for CCU output commands (except output X'7') that may interfere with a host data or status transfer. Similarly, output X'B' is allowed only during initial selection or program-requested interruption. #### PIO Halt Remember Latch If the CCU detects an error during a PIO operation, it raises the halt tag line to stop the operation. The CA sets the PIO halt remember latch. ### Cycle Steal Halt Remember Latch If the CCU detects an error during an AIO operation, it raises the halt tag line to stop the operation. The CA sets the CS halt remember latch. #### Bus-In Check (A and B) 'Bus-in' parity is generated and checked during data transfers. Bad parity sets 'channel bus-in check' and stops the data transfer. Bad parity during initial selection has no effect and initial selection terminates normally. Status transfers are not parity checked. Bad parity during the address part of a channel command has no effect, and the address sequence ends normally. #### Ground Fault Error If the CA detects that a 'bus in' line or 'tag in' line (except for the 'select in' line) is at ground potential when the line is attempting a logical I potential, byte 1, bit 4 (ground fault) is set in input X'D'. The CCU attempts to reset the error by output X'7' with byte 1, bit 2 (reset CA interrupt level 1), and tests if the reset took place with input X'D' commands. #### CADR Card Check (A and B) The 3725 interface drivers to the host are checked for the correct ON and OFF conditions. These checks are performed continuously after 3725 power on. Except for 'select in', all the 'tag in' and 'bus in' drivers are checked at the input (base) of the final transistor driver to the interface. This check point is compared with a point earlier in the logic of the CADR card, and is not scopable. ### Initial Selection (Part 1 of 2) During 'address out' time at the channel interface, an enabled CA compares the address on bus out against its own jumpered NSC address (or jumpered ESC address if the ESC range is enabled). The CA traps 'select out' if the addresses match. The next command will be accepted unless a short busy sequence exits (X'70' status), and the CA normally causes a level 3 initial selection interrupt request to inform the control program. If the addresses do not match, 'select out' is propagated to the next CA. #### INITIAL STATUS TRANSFER <u>Note:</u> For final status, see "Final Status" later in this chapter. The following tables show the status that is presented to the host channel during initial selection sequence. The status presented depends on the command. Unless otherwise stated, level 3 interrupt requests are not issued. The native subchannel (NSC) is active when initial status to an NSC command (except TIO and No-Op) has been accepted by the host but final status has not yet been presented, or when the NSC asynchronous status set up by the control program is pending. A TIO or No-Op does not cause the NSC to become active. The NSC does not become active if a channel bus out check occurs during the NSC command transfer, and the subsequent UC status (initial or final) is accepted by the host. <u>Note:</u> The CA returns busy X'10' to the channel if it is already in long-term allegiance on the other interface. #### STACKED INITIAL STATUS Any initial status (except for X'00') can be stacked in response to a command except TIO. When an initial status is stacked, the CA causes a level 3 interrupt request with input X'0' byte 0, bit 5 on to inform the control program. The control program then reads the stacked status (hardware-generated) and presents the status as though it were a final status transfer (as described under "NSC Final Status Transfer" and "ESC Final Status Transfer". If the ESC addresses are enabled, the control program sets up a 'suppress out monitor' sequence as described under "ESC Stacked Final Status". #### ESC Initial Status Chart - Command to ESC Address | | CA Status (See Notes 1 and 2) | | | | | |-------------------------------------------------|-----------------------------------------------------------|------------------------------------------------------------------------|----------------|----|-------------------------------------------------------------| | CA<br>STATE<br>Command | ESC status<br>not available<br>and IS or PI<br>or sel rst | and command<br>to same ESC<br>address and<br>not IS, not<br>PI and not | ESC address | | ESC status not available and not IS, not PI and not sel rst | | TIO | 70 | Available<br>status | 70<br>(Note 3) | 70 | 70<br>(Note 3) | | №-Ор | 70 | QC<br>(Note 4) | OC<br>(Note 4) | 70 | OC<br>(Note 4) | | All other<br>commands<br>not<br>listed<br>above | 70 | 00<br>(Note 3) | 00<br>(Note 3) | 70 | 00<br>(Note 3) | 3725/3726 Maintenance Information Manual 12-085 For explanation of notes, see NSC initial status table. ### Initial Selection (Part 2 of 2) #### NSC Initial Status - Command to NSC Address | | CA Status (See Notes 1 and 2) | | | | | | | |----------------------------------------------------|-------------------------------|-------------------------------------------------------------|-------------------------|------------------------------------------------------|--------|------------------------------------------------------------------------|------------------------------------------------------------| | CA<br>STATE<br>Command | (TPS 0 <sub>P</sub> ) | Not active & IS or PI or sel rst & not NSC status available | Active & status pending | Active & NCS status available & not PI & not sel rst | status | Not active, not NSC status available and not IS, not PI, & not sel rst | not NSC<br>status<br>available<br>and not IS,<br>not PI, & | | TIO | 10 | 70 | 70 | Available<br>status<br>(Note 3) | 70 | 00 | 10 | | No-Ор | 10 | 70 | 70 | Available<br>status<br>+ busy<br>(Note 4) | 70 | 0C<br>(Note 4) | 10 | | Sense<br>Sense ID<br>Read<br>Write<br>Write Br | 10 | 70 | 70 | Available<br>status<br>+ busy<br>(Note 3) | 70 | 00<br>(Note 3) | 10 | | All<br>other<br>commands<br>Not<br>listed<br>above | 10 | 70 | 70 | Available<br>status<br>+ busy<br>(Note 3) | 70 | 08<br>(Note 3) | 10 | All codes are in hexadecimal IS=initial selection #### Notes: 1. Status codes: 10=busy 0C=CE, DE 08=CE 70=CUE, M and Busy 2. CA states: Active=NSC active. IS=initial selection level 3 interrupt request. PI=program interrupt on level 3. Sel Rst=data transfer selective reset (input X'2' byte 1, bit 1). (IPS Op)=Two-processor switch operation. Busy is present when the other interface is in long term allegiance. Pending status=Any other NSC pending status (CA is active). - 3. A level 3 interrupt occurs. - 4. A level 3 interrupt occurs only if the X'OC' status is started. Chapter 12. Channel Adapter 12-086 ## Data Transfer Sequences (Part 1 of 4) There are four possible data transfer sequences, depending on whether the transfer is to or from the host, and whether the transfer is an adapter-initiated operation (AIO) or a program-initiated operation (PIO). AIO mode uses cycle stealing, but PIO mode does not. In addition, there are some minor differences between NSC and ESC modes of operation. #### DATA TRANSFER IN AIO MODE (CYCLE STEALING) In AIO mode, two 8-bit data storage positions are used for data transfer. The CA starts data transfer in AIO mode by raising the line 'cycle steal request'. After all CAs have removed 'valid halfword' (VH) from the bus, the IOC sends 'cycle steal grant' (CSG). The CA then puts the CSCW on the IOC bus with VH and PV (parity valid) on. The CSCW indicates where in main storage the data for this transfer starts. Once started, the operation continues until the CA tells the IOC to stop. The procedure for exchanging data between the IOC and the adapter is the same as for PIO mode, except for the last transfer. If the last transfer is for two bytes only, the CA sets 'end-of-chain' (EOC) instead of VH. If the last transfer is for one byte only, the CA sets the 'modifier' (M) bit as well as 'valid byte' (VB). When the IOC recognizes either EOC or M+VB, it terminates the data transfer. The two data storage positions are used in flip-flop mode: while one is being loaded, the other may be read, and conversely. #### Outbound Data Transfer Sequence in AIO Mode When responding to a read type I/O command from the host (data transfer from 3725 to host), the control program executes the following sequence of instructions: 1. Output X'3n' Fixed Pointer Register (n=0 to 5) This instruction loads the CCU pointer address register X'3n' with the cycle steal data address for the CA. The 'n' corresponds to the CA address, as follows: | 'n' | CA# | |-----|-----| | 0 | 1 | | 1 | 2 | | 2 | 3 | | 3 | 4 | | 4 | 5 | | 5 | 6 | 2. Output X'3' ESC Address and Status Byte Register This instruction is for ESC operations only. It loads byte 0 of the X'3' with the emulation subchannel address for the data transfer. Byte 1 is not used. <u>Note:</u> This instruction is not required for NSC operations as the assigned hardware NSC address is always 3. Output X'C' Cycle Steal Mode Control Register This instruction loads the X'C' register with the transfer byte count. The byte count must be in the range 1 through 255. 4. Output X'2' Data/Status Control Register This instruction loads the X'2' register with controls for the AIO transfer, as follows: - Byte 0, bit 0=1 means outbound transfer. - Byte 0, bits 1 and 2 must both be zero. - Byte 0, bit 3=1 if ESC operation, otherwise NSC operation. - Byte 0, bit 4=1 if PIO mode, otherwise AIO mode. - Byte 0, bit 5=1 means the control program has already recognized an initial selection sequence, and needs to reset the resulting CA initial selection level 3 interrupt request. - Byte 0, bit 6=1 resets all control latches used in the preceding transfer. - Byte 0, bit 7 and byte 1, bits 1-3 and bits 5-7 must be set to zero. When the output X'2' instruction is executed, the CA hardware cycle steals bytes from the CCU storage, and sends them to the channel for transfer to the host. At completion of the transfer, the CA hardware raises a level 3 data/status interrupt request to inform the control program that the transfer is complete. At the end of an outbound data transfer on the NSC, the CA hardware may present a CE status before the level 3 data/status interrupt is generated. This CE status lets the CA disconnect from a block multiplex channel at the end of a transfer sequence, whether data or status. The output X'2' instruction should have byte 0, bit 0 outbound and bit 2 status transfer both on, to present the hardware-generated CE status. The control program should include the CE status in the final status. If a hardware-generated CE has already been presented, the CA blocks the CE status set up by the control program. Note: After completion of the outbound cycle steal operation, the CA fixed pointer register in the CCU (reg X'3x') cannot be used to determine from what CCU storage location the last data byte transferred over the channel was taken. Instead, the last data byte storage location can be determined by using an Input X'C' and the initial setting of the fixed pointer register (reg X'3x'). 5. Input X'2'-Data/Status Control Register For a data transfer sequence that has ended normally, the register is as follows: - Byte 0, bit 0=1 indicates outbound - Byte 0, bit 2=1 if the CE status was presented - Byte 0, bit 3=1 if ESC, 0 if NSC - Byte 0, bit 4=1 if CE status was sent to the channel. This bit may be stacked for use by the control program later. 6. Input X'C' Cycle Steal Mode Control Register This instruction is used to read the residual byte count at data transfer end. The count is zero if the transfer ended normally but may range up to 255 otherwise. If any unusual condition occurred during the transfer, the corresponding bit(s) are set in register X'2', and the residual byte count in X'C' represents the number of bytes NOT transferred. #### Inbound Data Transfer Sequence in AIO Mode When responding to a write type I/O command from the host (data transfer from host to 3725) the control program must execute the following sequence of instructions: 1. Output X'3n' Fixed Pointer Register (n=0 to 5) This instruction loads the CCU pointer address register X'3n' with the cycle steal data address for the channel adapter. The 'n' corresponds to the address of the channel adapter: | 'n' | Channel<br>Adapter | |-----|--------------------| | 0 | 1 | | 1 | 2 | | 2 | 3 | | 3 | 4 | | 4 | 5 | | 5 | 6 | 2. Output X'3' ESC Address and Status Byte Register This instruction is used for ESC operations only; it is not required for the NSC. It loads byte 0 of the ESC Address and Status Byte register with the emulation subchannel address to be used for the transfer. Byte 1 (status) is not used. <u>Note:</u> This instruction is not required for NSC operations as the assigned hardware NSC address is always used. 3. Output X'C' Cycle Steal Mode Control Register This instruction loads the register with the number of bytes to be transferred across the interface. The byte count must be in the range 1 through 255 (X'01' through X'FF'). The instruction also initializes the BSC character recognition hardware as follows: - a. Byte 0, bit 0: Monitor for SYN characters - b. Byte 0, bit 1: Set the DLE remember latch - c. Byte 0, bit 2: Monitor for USASCII control characters - d. Byte 0, bit 3: Monitor for EBCDIC control characters ## Data Transfer Sequences (Part 2 of 4) 4. Output X'2' Data/Status Control Register This instruction loads the data/status control register with the information needed to control the operation, and starts the transfer. The bits of this register should be set as follows: - Byte 0, bit 1 must be set to 1 to indicate an inbound data transfer sequence. - Byte 0, bits 0 and 2 must both be set to 0. - Byte 0, bit 3 must be set to 0 to indicate NSC operation, or to 1 to indicate ESC operation. - Byte 0, bit 4 must be set to 0 to indicate AIO operation. - Byte 0, bit 5 must be set to 1 if the control program has recognized an initial selection sequence and wants to reset the resulting channel adapter Initial Selection Level 3 Interrupt Request. - Byte 0, bit 6 must be set to 1 in order to reset any hardware latches that were set during the last data or status transfer sequence. - Byte 0, bit 7, and byte 1, bits 0 through 7 must all be set to 0. When the output X'2' instruction is executed, the channel adapter hardware obtains bytes from the channel adapter and cycle steals them to CCU storage. At the completion of the transfer, the channel adapter hardware raises a channel adapter data/status level 3 interrupt request to inform the control program that the transfer is complete. Note: After completion of the inbound cycle steal operation, the CA fixed pointer register in the CCU (reg X'3x') cannot be used to determine where the last data byte received from the host was stored in CCU storage. Instead, the final storage location can be determined by using an Input X'C' and the initial setting of the fixed pointer register (reg X'3x'). 5. Input X'2' - Data/Status Control Register For a data transfer sequence that ended normally, the bits of this register have the following status: - Byte 0, bit 1 is 1 indicating an inbound data transfer sequence. - Byte 0, bit 3 is 0 indicating an NSC operation, or 1 indicating an ESC operation. - 6. Input X'C' Cycle Steal Mode Control Register This instruction is used to obtain the residual byte count at the end of the transfer. The residual byte count will be in the range 1 through 255 (X'01' through X'FF'), but will normally be zero if the transfer was successful. If any unusual conditions occurred during the transfer, such as channel stop, selective reset, or interface disconnect, the corresponding bit will have been found on when register X'2' was examined. Byte 1, bits 0 through 7 of register X'C' then indicate the number of bytes that were NOT transferred. The instruction also indicates the current status of the BSC recognition hardware as follows: - Byte 0, bit 0: SYN monitor control latch - Byte 0, bit 1: DLE remember control latch - Byte 0, bit 2: USASCII monitor control latch - Byte 0, bit 3: EBCDIC monitor control latch #### DATA TRANSFER IN PIO MODE In PIO mode, four storage positions are used for data transfer. Bytes 0 and 1 are transferred between storage and register X'4' and bytes 2 and 3 are transferred between storage and X'5'. During an inbound operation (host to controller) the 4 bytes are loaded by the channel, then a level 3 data/status interrupt request is made by the CA. The CCU then reads the 4 bytes using Input X'4' and Input X'5'. Before executing the X'4' and X'5', the control program examines the the residual byte count in input register X'2', and compares it to the requested byte count in output register X'2'. The data is valid if the following conditions are met: | Data Storage<br>Position | Comparison between Residual and<br>Requested Byte Count | | | |--------------------------|----------------------------------------------------------------|--|--| | 0 | Residual < requested Residual at least 2 less than request- ed | | | | 2 | Residual at least 3 less than requested | | | | 3 | Residual=0 | | | During an outbound transfer (controller to host) operation, the control program loads the four storage positions with 4 bytes using output X'4' and X'5'. The data transfer is started by the CA hardware when the control program sets 'outbound' (X'2' byte 0 bit 0). When the 4 bytes have been transferred to the channel, the CA hardware raises a level 3 data/status interrupt request to the control program to continue the data transfer. The control program verifies the requested byte count against the actual byte count, and when the two are equal, stops the data transfer. #### Outbound Data Transfer Sequence in PIO Mode When responding to a read type I/O command from the host (data transfer from 3725 to host) the control program executes the following sequence of instructions: 1. Output X'3' - ESC Address and Status Byte Register This instruction is used for ESC operations only; it is not required for the NSC. It loads byte 0 of the ESC address and status byte register with the emulation subchannel address to be used for the transfer. Byte 1 (status) is not used. Note: This instruction is not required for NSC operations as the assigned hardware NSC address is always used. 2. Output X'4' - Data Buffer Bytes 1 and 2 This instruction loads the first two bytes of the four-byte PIO buffer register in the channel adapter bardware. 3. Output X'5' - Data Buffer Bytes 3 and 4 This instruction loads the last two bytes of the four-byte PIO buffer register in the channel adapter hardware. 4. Output X'2' - Data/Status Control Register This instruction loads the data/status control register with the information needed to control the operation, and starts the transfer. The bits of this register should be set as follows: - Byte 0, bit 0 must be set to 1 to indicate an outbound data transfer sequence. - Byte 0, bits 1 and 2 must both be set to 0. - Byte 0, bit 3 must be set to 0 to indicate NSC operation, or to 1 to indicate ESC operation. - Byte 0, bit 4 must be set to 1 to indicate PIO operation. - Byte 0, bit 5 must be set to 1 if the control program has recognized an initial selection sequence and wants to reset the resulting channel adapter initial selection level 3 interrupt request. - Byte 0, bit 6 must be set to 1 in order to reset any hardware latches that were set during the last data or status transfer sequence. - Byte 0, bit 7, and byte 1, bits 1, 3, and 4 must all be set to 0. - Byte 1, bits 5 through 7 specify the number of bytes to be transferred. A maximum of four bytes may be transferred during any one sequence: | Byte 1<br>Bits<br>5 6 7 | Meaning | |-------------------------|-----------------| | 0 0 1 | 1-byte transfer | | 0 1 0 | 2-byte transfer | | 0 1 1 | 3-byte transfer | | 1 0 0 | 4-byte transfer | ### Data Transfer Sequences (Part 3 of 4) #### Byte Multiplex Channel When the output X'2' instruction is executed, the channel adapter hardware notifies the channel that it needs service. It then reselects to the channel interface, identifies itself by gating its I/O device address to the channel bus in, sends the specified number of data bytes to the channel, and deselects from the channel. The channel adapter hardware then raises a channel adapter data/status Level 3 interrupt request to inform the control program that the transfer is complete. The control program should react by executing an Input X'2' instruction to determine the cause of the interrupt request. For a data transfer sequence that has ended normally, the bits of this register will have the following status: - Byte 0, bit 0 is 1 indicating an outbound data transfer sequence. - Byte 0, bit 3 is 0 indicating an NSC operation, or 1 indicating an ESC operation. - Byte 1, bits 5 through 7 indicate the residual byte count. It should be zero, indicating that all the requested bytes have been transferred. If any unusual conditions occurred during the transfer, such as channel stop, selective reset, or interface disconnect, the corresponding bit will be found on in register X'2'. Byte 1, bits 5 through 7 then indicate the number of bytes that were not transferred: | Byte 1<br>Bits<br>5 6 7 | Meaning | |-------------------------|-------------------------| | 0 0 1 | 1 byte not transferred | | 0 1 0 | 2 bytes not transferred | | 0 1 1 | 3 bytes not transferred | | 1 0 0 | 4 bytes not transferred | The byte multiplexor channel may be forced into burst mode by the channel adapter. The number of bytes per transfer is then determined by two jumpers set at installation time. Burst length is up to 4 bytes in PIO mode, and 8, 16, 32, or 64 bytes in AIO mode. #### Block Multiplex or Selector Channel Only the NSC address can be used; the output X'3' instruction is therefore not required. When the output X'2' instruction is executed, the channel adapter remains selected to the channel, the 'Select Out' and 'Operational In' tag lines remaining on for the whole selection time. The 'Service Out' tag is also on. The channel adapter hardware places the first byte of data on bus out and raises the 'Service In' tag. When the transfer is complete, the channel adapter hardware raises a data/status level 3 interrupt request to inform the control program of the result of the transfer. The control program should react by executing an input X'2' instruction, followed by the sequence Output X'4', output X'5', and output X'2' to transfer each byte to the channel. Each sequence of these three instructions is followed by a data/status level 3 interrupt. #### <u>Transfer Termination</u> At the end of an outbound data transfer on the NSC, and irrespective of the channel type, the hardware may present a Channel End status before the data/status level 3 interrupt is generated. This Channel End status is particularly useful to a block multiplex type channel, as it allows the channel adapter to disconnect from the channel at the end of the last transfer sequence, which should be for both a data and status transfer. The last output X'2' instruction should have byte 0, bits 0 (outbound data transfer sequence) and 2 (status transfer sequence) set to 1 in order to present the hardware-generated Channel End. The control program should include Channel End in the final status. If a hardware Channel End has already been presented, the channel adapter blocks the Channel End set up by the control program. #### Inbound Data Transfer Sequence in PIO Mode When responding to a write type I/O command from the host (data transfer from host to 3725) the control program executes the following sequence of instructions: - 1. Output X'3' ESC Address and Status Byte Register - This instruction is used for ESC operations only; it is not required for the NSC. It loads byte 0 of the ESC address and status byte register with the emulation subchannel address to be used for the transfer. Byte 1 (status) is not used. <u>Note:</u> This instruction is not required for NSC operations because the assigned hardware NSC address is always used. 2. Output X'2' - Data/Status Control Register This instruction loads the data/status control register with the information needed to control the operation, and starts the transfer. The bits of this register should be set as follows: - Byte 0, bit 0 must be set to 0. - Byte 0, bit 1 must be set to 1 to indicate an inbound data transfer sequence. - Byte 0, bit 2 must be set to 0. - Byte 0, bit 3 must be set to 0 to indicate NSC operation, or to 1 to indicate ESC operation. - Byte 0, bit 4 must be set to 1 to indicate PIO operation. - Byte 0, bit 5 must be set to 1 if the control program has recognized an initial selection sequence and wants to reset the resulting channel adapter Initial Selection Level 3 Interrupt Request. - Byte 0, bit 6 must be set to 1 in order to reset any hardware latches that were set during the last data or status transfer sequence. - Byte 0, bit 7, and byte 1, bits 0 through 4 must all be set to 0. Byte 1, bits 5 through 7 specify the number of bytes to be transferred across the channel by this output X'2' instruction. A maximum of four bytes may be transferred during any one sequence: | Byte 1<br>Bits<br>5 6 7 | Meaning | |-------------------------|-----------------| | 0 0 1 | 1-byte transfer | | 0 1 0 | 2-byte transfer | | 0 1 1 | 3-byte transfer | | 1 0 0 | 4-byte transfer | ## Data Transfer Sequences (Part 4 of 4) 1. Input X'4' - Data Buffer Bytes 1 and 2 This instruction obtains the first two bytes of the 4-byte PIO from the buffer register in the channel adapter hardware. 2. Input X'5' - Data Buffer Bytes 3 and 4 This instruction obtains the last two bytes of the 4-byte PIO from the buffer register in the channel adapter hardware. #### Block Multiplex or Selector Channel Only the NSC address can be used; the Output X'3' instruction is therefore not required. When the Output X'2' instruction is executed, the channel adapter remains selected to the channel, the 'Select Out' and 'Operational In' tag lines remaining on for the whole selection time. The channel places the first byte of data on bus out and raises the 'Service Out' tag. The channel adapter hardware accepts the byte of data from bus out and raises the 'Service In' tag. When the transfer is complete, the channel adapter hardware raises a data/status level 3 interrupt request to inform the control program of the result of the transfer. The control program should react to this interrupt in the same way as for the byte multiplex channel. 3725/3726 Maintenance Information Manual 12-093 ### **CA Data Flow** ## Final Transfer Status/Sense Definition (Part 1 of 2) NSC FINAL STATUS TRANSFER When the control program has finished processing an NSC command, it presents the final status for that command by executing the following sequence of instructions: 1. Output X'6': NSC Status/Control Register This instruction loads byte 1 of register X'6' with the status to be presented. 2. Output X'2': Data/Status Control Register This instruction loads register X'2' with the information needed to control the operation, and starts the transfer. The bits of this register should be set as follows: | Byte | Bit | Setting | |-------------|--------------------------------------|--------------------------------------------------------------------------------------------| | 0 0 0 0 0 0 | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | Off<br>Off<br>On<br>Off<br>Off<br>On if initialized<br>On to reset hardware latches<br>Off | | 1 | 0-7 | Off | When the Output X'2' instruction is executed, the CA hard-ware transfers the NSC status from register X'6' to the channel. At the completion of the transfer, the CA hard-ware raises a data/status interrupt request on level 3 to inform the control program that the transfer is complete. The control program reacts by executing an Input X'2' instruction to determine the cause of the interrupt request. For a status transfer sequence that has ended normally, the bits of the register have the following status: - Byte 0, bit 2 is on (status transfer) - Byte 0, bit 3 is off (NSC operation) NSC STACKED FINAL STATUS When an NSC final status is stacked, the hardware causes a CA data/status interrupt request level 3. The control program reacts to this request by executing an Input X'2' instruction to determine the cause of the interrupt request, by examining the following bits: - Byte 0, bit 2 (on = status transfer) - Byte 0, bit 3 (off= NSC operation) - Byte 1, bit 3 (on = stacked ending status) The control program may now take one of the following options: - Reinitiate the final status transfer (if an ESC address is not enabled), or - Set up suppress out monitor sequence (if an NSC operation) ESC FINAL STATUS TRANSFER When the control program has finished processing an ESC command, it presents the final status for the command by executing the following sequence: - 1. Output X'3' ESC Address and Status Byte Register - This instruction loads X'3' with the I/O device address and its associated status. - 2. Output X'2' Data/Status Control Register This instruction loads X'2' with the information needed to control the operation, and starts the transfer. The bits of the register should be set as follows: | Byte | Bit | Setting | |---------|--------------------------------------|-----------------------------------------------------------------------------------------------------------| | 0000000 | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | Off Off Off On if status transfer On if ESC operation Off On if selected On to reset hardware latches Off | | 1 | 0-7 | Off | When the Output X'2' instruction is executed, if the CA is deselected from the channel, the hardware notifies the channel that it needs service. When the CA is reselected ('select in' and 'operational in' both on) the CA identifies itself by gating its I/O address to channel bus in, sending its status, and deselecting. The CA hardware then raises a data/status interrupt request on level 3 to inform the control program that the transfer is complete. The control program reacts by executing an Input X'2' as already described. For a status transfer that has ended normally, the register bits are as follows: - Byte 0, bit 2 is on (status transfer) - Byte 0, bit 3 is on (ESC operation) If any unusual condition occurred during the transfer, the corresponding bits will be found in X'2'. #### ESC STACKED FINAL STATUS When an ESC final status is stacked, the CA hardware loads the ESC address and status into X'B', sets the ESC TIO status available latch, and raises a data/status interrupt request level 3. The control program reacts by executing an Input X'2' instruction. The status should be as follows: - Byte 0, bit 2 on (status transfer) - Byte 0, bit 3 on (ESC operation) - Byte 1, bit 3 on (stacked ending status) The control program sets up a suppress out monitor sequence to complete the transfer, as follows: - 1. Output X'2' to reset the level interrupt request - 2. Output X'7' to set up suppress out monitor - 3. Input X'2' to monitor the 'suppress out' tag line and when 'suppress out' drops - Output X'2' to set 'suppressible status' and to transfer the ESC stacked status to the channel. ## Final Transfer Status/Sense Definition (Part 2 of 2) CA MONITORING TASK FINAL STATUS/SENSE INFORMATION Note: For all initial status presentations including TIO and No, refer to "Initial Status Transfer", page 12-085. The CA monitoring task is a 3725 program that runs during IPL from phase 1 through the end of phase 2. The presentation of status and sense information depends on how the IPL is started. - If IPL results from power on, or power-on reset from the control panel, the CAs are disabled and return condition code 3, and bypass 'select out' - If IPL results from CCU hardcheck, the CAs are not monitored during the IPL sequence. The status returned depends on the condition of the CA when the hardcheck occurred, and operations since the hardcheck. - 3. If IPL results from an IPL command from the host, or remote IPL (link-attached), or control program abend, or the 'I' function on the 3727 operator console while the control program is running, or pushing the function start button on the control panel while the function select switch is in the 'normal' position, any CAs that were enabled are left enabled, and are monitored during IPL until the channel loader/dump program is loaded from diskette. The CA monitoring task resets any ESC interrupts, and responds with the final status as shown in the following table: | Status | Command | Explanation | | |-----------------------------------------------------------------------------------------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | CE+DE Sense<br>(sense<br>X'02' not<br>initialized | | IPL not yet received over a remote link, or via another CA | | | CE+DE | Sense ID | Normal ending status | | | CE+DE+UE Sense (with cmd reject sense X'82' or X'02' not init | | IPL in progress on another channel, or remote link, and is not required on this CA | | | CE+DE+UC | Read<br>Write<br>Write break | Indicates that the command<br>cannot be accepted because<br>the 3725 is not IPLed | | | No final<br>status after<br>CE initial<br>status | Write IPL | The level 3 interrupt due to Write IPL is not serviced until the dump program takes control | | | DE+UC All commands other than IIO Sense No-Op Sense ID Write Write Break Write IPL Read | | Indicates that no control<br>is loaded, and the command is<br>not accepted | | | DE Asynchronous | | Occurs after synchronous busy (an interface returned busy to the host because of init selection on the other inter- face in long-term allegiance) generated by hardware | | CHANNEL LOADER DUMP PROGRAM FINAL STATUS/SENSE INFORMATION Note: For all initial status presentations, including TIO and No-Op, refer to "Initial Status Transfer", page 12-085. This program loads the control program from the host, or dumps the contents of main storage at the host. | Status | Command | Explanation | |--------------------------------------------------------------|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CE then<br>DE<br>(Sense<br>X'02' not<br>initial—<br>ized | Sense | IPL not yet received over<br>a remote link, or via another<br>CA | | CE then<br>DE | Sense ID | Normal ending status | | CE then DE+UE (with cmd reject sense X'82' or X'02' not init | Sense | IPL is in progress over another CA, or remote link, and is not required on this CA | | CE then<br>DE | Write<br>Write Break<br>Read | Normal ending status for a Write or Write Break after a Write IPL is received, and for a Read after a Write is received (dump function) | | CE+DE+UC | Read<br>Write<br>Write Break | Returned to a Write or Write<br>Break command if Write IPL is<br>not received, and to Read if<br>Write not received (dump) | | DE | Asynchronous | Occurs after synchronous busy (an interface returned busy to the host because of init selection on the other interface in longterm allegiance) generated by hardware | | DE | Write IPL | Normal ending status | | DE+UC | Asynchronous | Indicates IPL is required | | Sense<br>X'82' not<br>initiali-<br>zed) | TIO<br>Sense<br>No-Op | Command reject condition | Chapter 12. Channel Adapter 12-101 ## **NCP Channel Commands Information** | Command<br>Code | Command | Description | |-----------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | X'00' | TIO | Requests the 3725 to present pending status. | | X'01' | Write | The Write command is initia—<br>ted to the NCP. Data in the<br>host processor main storage<br>is transferred to the NCP. | | X'02' | Read | The Read command is initiated at the NCP. Data at control—ler storage is transferred to host processor main storage. | | X'03' | No-Op | This command is required as the last CCW in a Read or Write CCW chain. | | X'04' | Sense | The host initiates this command. One byte of sense data is transferred to the host. | | X'05' | Write IPL | Host command to the 3725 indicating that an NCP/PEP/EP is to be loaded. | | X'09' | Write Break | The Write Break command is identical to the Write command except that it indicates that it is the last or only Write command in a chain of Write CCWs. | | X'31' | Write Start O | This is the first command expected in the Write Channel program after IPL of the NCP. It is also expected after each successful Write Start 1 command. | | X'32' | Read Start 0 | This is the first command expected in the Write channel program after IPL of the NCP. It is also expected after each successful Read Start 1 command. | | X'51' | Write Start 1 | This is the second command expected in the Write Channel program after IPL of the NCP. It is also expected after each successful Read Start O command. | | X'52' | Read Start 1 | This is the second command expected in the Read channel program after IPL of the NCP. It is also expected after each successful Read Start O command. | | X'61' | MXID | The host sends the Write XID command to signal NCP that a channel contact sequence is beginning and prepare to receive host's XID. | | Command<br>Code | Command | Description | |-----------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | X'62' | RXID | The host sends the Write XID command to signal NCP that a channel contact sequence is beginning and prepare to receive host's XID. | | X'93' | Reset Restart | This command causes the NCP<br>to reset its switches to<br>indicate that the last Write<br>Start and Read Start commands<br>were Write Start 1 and Read<br>Start 1. | | X'A3' | Discontact | This command tells the NCP to exit the contacted state with the host. The host: - Indicates that the channel is no longer contacted Indicates that attachment to the transmission group should be broken Release PIUs on the channel hold and the intermediate queues. | | X'C3' | Contact | This command tells the NCP<br>to set up for operation with<br>the host identification data | | X'E4' | Sense ID | This command requests the machine type and model number the NCP returns four bytes (X'FF372500') to the host. | Data transfer does not occur on Read Start and Write Start commands. ## **NCP Status Information** The following four tables show the final and asynchronous status generated by the NCP. Note: For all initial status presentations including TIO and NOOP, refer to "Initial Status Transfer", page 12-085. | Status | Command Explanation | | |------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CE + DE | Read<br>Write<br>Write break<br>Sense<br>Sense ID | Normal Final Status for these commands. | | DE | Write IPL Write start 0 Write start 1 Read start 0 Read start 1 WXID RXID RXID Reset Restart Discontact Contact | Normal Final Status for these<br>commands. | | DE | Asynchronous | 1. Given after synchronous busy (i.e. one channel interface had given busy to the host during an initial select because the other interface on the same CA was in long term allegiance (hardware generated DE). 2. Given after an IPL over the non IPL'ing CA's. | | | Read | Normal end of channel<br>transfer unit (CTU). | | CE+DE+UE | Write<br>Write break | Buffer depletion occurred on<br>this PIU of the CTU. The PIU<br>associated with this CCW has<br>been rejected. | | CE+DE+UE (with command reject and not initiali- zed sense X'82') | Read<br>Write<br>Write break | The host attempted some operation over a channel while IPL was in progress over another channel adapter or a remote link. | | CE+DE+UE<br>(with not<br>initiali-<br>zed sense<br>X'02') | Sense | The 3725 is currently being<br>loaded over another CA of a<br>remote link. This status is<br>given by the channel loader<br>dump program (CLDP). | | CE+DE+UE<br>(with<br>sense<br>= X'00') | Sense | The 3725 has been loaded and no additional load attempt is required. | | Status | Command | Explanation | |----------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Read Start 0<br>Read Start 1 | A channel transfer unit (CTU) is not available (attention status has not been presented). Attention may accompany this status. | | DE + UE | Write Start 0<br>Write Start 1 | No NCP buffers are available<br>for host Writes (buffer de-<br>pletion). Attention may<br>accompany this status. | | | MXID | No NCP buffers are available to receive the host identification data. | | CE+DE+UC<br>(with<br>data | Read | Host buffer unit is too small<br>to contain the data to be<br>transferred or the read has<br>been halted by a host I/O. | | check<br>sense<br>X'OP') | Write/Write<br>Break | The count field included with the data transfer did not agree with the number of bytes sent by the host. | | CE+DE+UC Read (with Write abort Write break sense X'01') | | The host attempted some ope-<br>ration when contact was lost. | | CE+DE+UC Read (with not Write initiali - Write break zed X'02' or inter- vention required sense (X'40') | | The NCP aborted. This status is given by the channel loader dump program (CLDP) that was loaded into storage from the 3725 diskette during the IPL caused by the abend. | | CE+DE+UC<br>(with<br>command<br>reject<br>sense<br>X'80') | Read<br>Write<br>Write break | The channel adapter hardware is declared inoperative by the NCP. | | DE+UC<br>(with<br>about<br>sense<br>X'01') | Read start 0 Read start 1 Write start 0 Write start 1 WXID RXID Reset restart Discontact | The host attempted some<br>operation when contact was<br>lost | | DE+UC (with not initiali- zed X'02' or inter- vention required sense (X'40') | Read start 0 Read start 1 Write start 0 Write start 1 WXID RXID Reset restart discontact contact or asynchronous | The NCP aborted. This status is given by the channel loader dump program (CLDP) that was loaded into storage from the 3725 diskette during the IPL caused by the abort. | | Status | | | |------------------------------------------------------------------------------------------------------------------------------------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------| | - Status | Command | Explanation | | DE+UC Read start 0 (with Read start 1 command Write start 0 reject Write start 1 sense WXID X'80') RXID Reset restart Discontact Contact | | The channel adapter hardware<br>is declared inoperative by<br>the NCP. | | ATTN | Asynchronous | The NCP has data ready to transfer to the host. | | CE+DE+<br>ATTN | Read | Normal end but NCP has more data to send to the host indicator. Another read is required. | | | Write break | Indicates NCP has data to send to the host and requires a read. | | CE+DE+<br>+SM | Write break | Normal end and allows<br>chaining to a read channel<br>program. | | (CE)+DE+<br>UE+SM | Read | Normal end of channel trans-<br>fer unit (CTU) and buffers<br>are now available for host<br>Writes. | | DE+UE+SM Read start 0<br>Read start 1 | | A read was attempted but no data was available. | | CE+DE+<br>ATTN+SM | Read | Normal end but indicates NCP has more data to send to the host and a read is required. Also indicates buffers are available for host writes. | Chapter 12. Channel Adapter 12-115 ### **NCP Sense Information** - 0 Command Reject 1 Intervention Required 2 Bus Out Check 3 Equipment Check 4 Data Check 5 Not Used 6 Not Initialized 7 Abort | Sense<br>bits | Error | Probable<br>cause | Error Description | |---------------|-------------------------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------| | C | Command<br>reject | Host<br>program<br>failure | Command reject. The<br>control unit has detec-<br>ted an invalid command<br>from the channel. | | 1 | Interven-<br>tion<br>required | Program<br>failure | Intervention required.<br>The control unit has<br>detected an internal<br>programming error. | | 2 | Bus out<br>check | Channel<br>failure | Bus out check. The<br>control unit has<br>detected data from the<br>channel that is not<br>in proper parity. | | 3 | Equipment<br>check | I/O<br>control<br>unit<br>failure | Equipment check. The control unit has detected an internal hardware error. | | 4 | Data check | Host<br>program<br>failure | Data check. Host buffer<br>too small, PlU incor-<br>rect, possibly caused<br>by Halt I/Os or channel<br>errors. | | 5 | Not used | | | | 6 | Not ini-<br>tialized | Host<br>program<br>failure | Not initialized. The control unit does not have a control program loaded. | | 7 | Abort | I/O<br>control<br>unit<br>failure | Abort. The control unit has halted its channel operation abnormally. | 12-120 3725/3726 Maintenance Information Manual ## **EP Channel Commands** | Command<br>Code | Command<br>Name | Description | | |-----------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | X'00' | TIO | Requests pending status for addressed line. | | | X'01' | Write | Data from the host is transferred to the addressed EP line | | | X'02' | Read | Data from the addressed EP line is transferred to the host | | | X'03' | No-0p | This command is sent from the host to the 3725. The 3725 responds with an immediate CE+DE; or, if an initial selection is present or, if a programmed interrupt is pending, short busy is presented. | | | X1041 | Sense | A byte of sense data pertaining to the addressed EP line is transferred to the host. | | | X'05' | Diag | This command is treated by EP as | | | | Write | an No-Op. | | | X'05' | Write<br>IPL | Host command to the 3725 indicating that an NCP/PEP/EP is to be loaded. | | | X'06' | Prepare | When a wake-up or line break signal is received on the line addressed by the prepare command, the command is terminated by a CE+DE. | | | X'09' | Poll | This command causes EP to request polling characters from the host. | | | XTOAT | Inhibit | An X'02' operation is performed except that line timeout is inhibited. | | | X'OD' | Break | A break signal is sent over the addressed EP line. | | | X'0E' | Search | Data from the addressed communication line is not transferred to the host except for characters of an ending sequence. This command is valid only if the CSP controlling the line is in emulation mode. | | | X'12' | Diag Read | This command is treated by EP as a No-Op. | | | X'13' | Sad Zero | This command is treated by EP as a | | | | Set addr0 | No-Op. | | | X'17' | Sad One | This command is treated by EP as a | | | | Set addr1 | , , , , , , , , , , , , , , , , , , , | | | | <u> </u> | | | |-----------------|-----------------|------------------------------------------------------------------------------------------------------------------------|--| | Command<br>Code | Command<br>Name | Description | | | X'19' | Poll SOH | An X'09' operation is performed except that an SOH character is sent to the addressed line before the poll characters. | | | X'1B' | Sad Two | This command is treated by EP as a | | | | Set addr2 | | | | X'1D' | Diag Poll | This command is treated by EP as a No-Op. | | | X'1E' | Adprep | The host prepares the 3725 for polling by a BSC terminal on the | | | | Address | addressed line. This command is valid only if the CSP controlling | | | | Prepare | the line is in emulation mode. | | | X'1F' | Sad Three | This command is treated by EP as a No-Op. | | | | Set addr3 | a no op. | | | X'23' | SETMODE | The host specifies the operating mode of the 2701 or 2703 being emulated by EP. | | | X'27' | Enable | The host requests that the addressed<br>EP line be enabled.<br>No data transfer occurs. | | | X'29' | Dial | Dial digits are transferred from the host to the dial equipment. | | | X'2F' | Disable | The host requests that the addressed EP line be disabled. No data transfer occurs. | | | X'41' | Write | Execution is similar to X'01' except that no data is sent to the addressed | | | | Break | EP line. The command ends when carrier from the line drops, or when a timeout occurs. | | | X*58* | Read | Execution is identical to X'02' except that no decoding of control characters | | | | Clear | is performed. | | Chapter 12. Channel Adapter 12-125 # EP Ending Statuses (Part 1 of 2) The following tables summarize status information that the Emulation Program can present to the host processor. The status byte bit designations are: Bit 0 Attention (not used) - 1 Status Modifier (SM) 2 Control Unit End (CUE) 3 Busy - 4 Channel End (CE) 5 Device End (DE) 6 Unit Check (UC) - 7 Unit Exception (UE) Ending status combination | Status | Meaning | | |----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | CE+DE+SM | Poll Command Termination: this three-bit combination indicates that either (1) a start-stop or BSC Poll command was terminated due to a positive response, or (2) a BCS Poll command was terminated due to no response (that is, a timeout occurred). | | | CE+DE | Command Termination: This 2-bit combina-<br>tion indicates that the command was execu-<br>ted and terminated normally. | | | CE+DE+UE | Unusual Condition: This 3-bit combination indicates that an exceptional condition has occurred. This condition is unique for each command. | | | CE+DE+UC | Command Termination: This 3-bit combination indicates that the command was terminated abnormally. The sense byte further defines defines the error condition. | | #### Ending Status to Halt I/O (Start-Stop) | Command | Channel End,<br>Device End<br>Status | Channel End,<br>Device End and<br>Unit Exception<br>Status | Channel End,<br>Device End,<br>and Unit<br>Check Status | |------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------| | READ INHIBIT SEARCH POLL (receive) | Halt I/O was<br>received before<br>first character<br>was received. | N.A. | Halt I/O was received after the receiving bit was set. Lost data is set in the sense byte. | | PREPARE | received after<br>the line went<br>to space. (com- | Halt I/O was received before a true start bit was received. | N.A. | | WRITE POLL (xmit) BREAK | Halt I/O acts in the same manner as a stop sequence for these com- mands. It does not cause Unit Exception or Unit Check. Note: UE and UC may be set as a result of these commands. | N.A. | N.A. | | DIAL | Halt I/O was received after the channel issued stop. (Entire number was dialed). | Halt I/O was received before the channel issued Stop. A connection was not established | N.A. | | ENABLE | Switched net- work; Halt I/O was received after the attached data set established a connection (generated Data Set Ready). The Line remains enabled. | | N.A. | | | Non-Switched network; Halt I/O was received after Data Set Ready was received. The line remains enabled. | Non-Switched network; Halt I/O was recei-ved before Data Set Ready was received. The line remains disabled. | N.A. | | DISABLE | Halt I/O was<br>received after<br>Data Set Ready<br>dropped (com-<br>mand was not<br>aborted). | N∕A | N/A | ### 3725/3726 Maintenance Information Manual #### Ending Status to Halt I/O (BSC) | Command | Channel End,<br>Device End<br>Status | Channel End,<br>Device End and<br>Unit Exception<br>Status | | | | |----------------------|-------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|------------------------------------------------------------------------|--|--| | READ | Halt I/O was<br>received before | | Halt I/O was<br>received after | | | | SEARCH | character phase<br>was detected. | N.A. | character phase was de- tected. Lost data is set in the sense byte. | | | | PREPARE | The command<br>ended after<br>character phase<br>(normal end)<br>was detected. | Halt I/O was<br>received before<br>character phase<br>was detected. | N.A. | | | | SET MODE | The command<br>ended before<br>halt I/O was<br>received | Halt I/O was<br>received before<br>the command<br>ended normally | N.A. | | | | WRITE | Halt I/O acts in the same manner as a Stop sequence for this com- mand | N.A. | Halt I/O acts in the same manner as Read for receive position of poll. | | | | AD PREP | | Halt I/O was received before a group, selection, or polting address was recognized | | | | | POLL | Halt I/O acts in the same manner as Stop for transmit portion of poll | N.A. | Halt I/O acts in the same manner as Read for receive portion of poll | | | | DIAL | Halt I/O was received after the channel issued Stop (entire number was dialed). | Halt I/O was received before the channel issued Stop. A connection was not established. | N.A. | | | | Note: if a only, the | Note: if a command signals Channel End and Device End only, the operation continues as though Halt I/O were | | | | | only, the operation continues as though Halt I/O were never issued. # EP Ending Statuses (Part 2 of 2) | Command | Channel End,<br>Device End<br>Status | Channel End,<br>Device End and<br>Unit Exception<br>Status | Channel End,<br>Device End,<br>and Unit<br>Check Status | |---------|----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------| | ENABLE | work. Halt I/O was received after the at— tached data set established a connection (generated Data | tached data set<br>lestablished a<br>connection<br>(generated Data<br> Set Ready). The | N.A. | | | Data Set Ready<br>was received.<br>The line re- | Non-switched network: Halt I/O was received before Data Set Ready was received. The line relations distant dis | N.A. | | DISABLE | N.A. | N.A. | N.A. | ### Ending Status CE, DE, and UE (Start-Stop) | Command | Channel End, Device End, and Unit Exception Status | | | Unit Exception | | | |-------------|---------------------------------------------------------------------------------------------------------|------------|------------------------------------------------------|-------------------------------------------------------------------------------------------|------------------------------------------|------------------------------| | | 1050,1060<br>2740 and<br>2741 1 | .030 | TTY | 33 a | nd 35 | 83B2/83B3<br>and WU 115A | | READ | C was recei | | | | | FIGS-H-LTRS | | INHIBIT | N was received while in control mode. | | was received | (For World Trade opera- tion, the H may be any customer se- lected cha- racter A-Z) | | | | SEARCH | Invalid com | mano | 3 | | | FIGS-H-LTRS<br>was received. | | WRITE | | | | | | | | DIAG WRITE | | | communication line was<br>n the command was accepted | | | | | DIAL | at initial | | | | mana A | ds decepted | | POLL (xmit) | | | | | | | | PREPARE | Halt I/O was issued t<br>communication line be<br>valid start bit | | | | | | | ENABLE | Switched net— work: Halt I/O was issued be— fore the atta— ched data set established a connection. | | work<br>was<br>fore<br>tack<br>set | issurissurissurissurissurissurissurissu | It I/O<br>ed be-<br>at-<br>ata<br>blish- | network: Halt<br>I/O was | | | Non-switche<br>network: Ha<br>I/O was iss<br>before the<br>Enable func<br>tion was<br>completed. | lt<br>sued | | | | | | DIAL | Halt I/O was is— sued be— fore all N digits necessary to com— plete the call were presented to the ACU. | I/A | issu<br>all<br>nece<br>comp<br>call<br>pres | ed b<br>the<br>ssar<br>lete<br>wer | d to | N/A | ### Ending Status CE, DE, and UE (BSC) | | T The second sec | | | | |-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Command | Channel End, Device End, and Unit Exception Status | | | | | READ | EOT character was received while the | | | | | SEARCH | communication line was in control mode. | | | | | SET MODE | Halt I/O was received before the command ended. | | | | | WRITE | The addressed communication line was | | | | | DIAL | receiving when the command was accepted at initial selection. | | | | | POLL (xmit) | | | | | | PREPARE | Halt I/O was received before character phase was detected. | | | | | ADDRESS | Halt I/O was received before group, | | | | | PREPARE | selection, or polling address was recog-<br>nized. | | | | | ENABLE | Switched Network: Halt I/O was issued before the attached data set established a connection. Non-Switched Network: Halt I/O was issued before the Enable function was completed. | | | | | DIAL | Halt I/O was issued before all the digits necessary to complete the call were presented to the ACU. | | | | ## EP Sense Information (Part 1 of 2) SENSE BIT = 0: COMMAND REJECT | - | | | | |---------|----|----------------------------|----------------------------------------------------------------------------------------------------------| | Command | | Probable<br>Cause | Error<br>Description | | 01 | | Host<br>Program<br>Failure | Line disabled | | 02 | | | Line in trans<br>parent wait<br>mode or<br>disabled | | 06 | | | Line in trans<br>parent wait<br>mode or<br>disabled | | 09 | | Failure | Line in trans<br>parent wait<br>mode or<br>disabled | | 09 | SS | Host<br>Program<br>Failure | Command inva-<br>lid for some<br>SS terminals | | 0 A | | | Command inva-<br>lid for some<br>BSC terminals | | 0 D | | | Command inva-<br>lid for some<br>BSC terminals | | 0 D | | | Command inva-<br>lid for some<br>SS terminals | | 0E · | | Failure | Line in trans parent wait mode, no station selection capability or line disabled. | | 0E | İ | Program | Command inva-<br>lid for some<br>SS terminals | | 1E | SS | Host<br>Program<br>Failure | Command inva-<br>lid for SS<br>terminals. | | 1E | | Failure | Line in trans-<br>parent wait<br>mode, no<br>station selec-<br>tion capabi-<br>lity or line<br>disabled. | | 23 | į | | Command inva-<br>lid for S/S<br>terminals. | ### SENSE BIT = 0 (CONTINUED) | Command | | Probable<br>Cause | Error<br>Description | |-------------------------|------------------|----------------------------|--------------------------------------------------------------------| | 23 | BSC | Host<br>Program<br>Failure | Line in trans<br>parent wait<br>mode. | | 27 | BSC | Host<br>Program<br>Failure | Line in trans<br>parent wait<br>mode. | | 29 | SS | Host<br>Program<br>Failure | No auto call<br>feature<br>installed. | | 29 | BSC | Host<br>Program<br>Failure | Line in trans parent wait mode, or no auto call feature installed. | | 2F | BSC | Host<br>Program<br>Failure | Line in trans<br>parent wait<br>mode. | | 42 | BSC | Host<br>Program<br>Failure | Command inva-<br>lid for BSC<br>terminals. | | All<br>other<br>command | SS<br>and<br>BSC | Host<br>Program<br>Failure | Command inva-<br>lid. | #### SENSE BIT = 1: INTERVENTION REQUIRED | Command | | Probable<br>Cause | Error<br>Description | |---------|-----|------------------------------------|--------------------------------------------------------------------------------------------------------------| | 01,09 | BSC | Modem<br>Inter—<br>face<br>Failure | Line (not enabled) Modem-(power off, on hook, not in data mode, not attached, not operational, CTS dropped). | | 0 D | 55 | Modem<br>Inter—<br>face<br>Failure | Line (not enabled) Modem-(Power off, on hook, not in data mode, not attached, not operational, CTS dropped). | ### 3725/3726 Maintenance Information Manual 12-135 #### SENSE BIT = 1 (CONTINUED) | Command | | Probable<br>Cause | Error<br>Description | |-------------------------|------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 01,09<br>02,06<br>0E,1E | SS<br>BSC | Modem<br>Failure<br>Modem<br>Failure | Line (not enabled) Modem—(power off, on hook, not in data mode, not attached, not operational, CTS dropped). Break signal received. Line (not enabled) Modem—(power off, on hook, not in data mode, not at—tached, not | | 02,0A<br>0E | SS | Modem<br>Failure | Line (not enabled) Modem—(power off, on hook, not in data mode, not at-tached, not operational). Space for over 1 character time. | | 06 | SS | Modem<br>Failure | Line (not<br>enabled)<br>Modem—(power<br>off, on hook,<br>not in data<br>mode, not<br>attached, not<br>operational). | | 27 | SS<br>and<br>BSC | Modem<br>Failure | DSR does not<br>rise after<br>one second<br>(non-switched<br>line). | | 29 | SS<br>and<br>BSC | Modem<br>Failure | Auto Call<br>Unit-(Power<br>off, not at-<br>tached, DLO<br>on). | ## EP Sense Information (Part 2 of 2) SENSE BIT = 2: BUS-OUT PARITY CHECK | Command | | Probable<br>Cause | Error<br>Description | |---------|----|--------------------|------------------------------------------------------------------------------| | All | NA | Channel<br>Failure | Wrong bus-out parity when output data (from the channel) is being presented. | #### SENSE BIT = 3: EQUIPMENT CHECK | Command | | Probable<br>Cause | Error<br>Description | |---------|------------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | A11 | SS<br>and<br>BSC | | Hardware de-<br>tected error,<br>logged in EP<br>error log.<br>Also when EP<br>loaded to<br>unhang sub-<br>channel and<br>when command<br>already<br>active | #### SENSE BIT = 4: DATA CHECK | | | Probable<br>Cause | Error<br>Description | |----------------|-----|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 02,0E<br>1E,09 | BSC | Communi—<br>cations<br>Failure | Check Character did not compare. Inclear concentration con | | 01 | SS | | VRC or echo<br>check. | | 02,0A | SS | cations | VRC, LRC,<br>Circle N res—<br> ponse to text<br> or line at<br> space at stop<br> bit time. | | 09 | SS | Communi—<br> cations<br> Failure | VRC, echo check, line at space at stop bit time or response received other than Circle N or D | | 0 E | SS | Communi-<br>cations<br>Failure | Line at space<br>at bit time. | #### SENSE BIT = 5: OVERRUN | | | <del></del> | r | |---------|-----|----------------------------------------|--------------------------------------------------------------------------------------------| | Command | | Probable<br>Cause | Error<br>Description | | 02,0A | SS | Program | Data service is not hon- ored before next char- acter or buffer is received. | | 02,0E | BSC | Host<br>Program/<br>Program<br>Failure | Data service is not hon- ored before next char- acter or buffer is received. | | 01 | | Host<br>Program/<br>Program<br>Failure | Data service lis not hon— ored before next char— acter or buffer is received. | | 0 9 | BSC | Host<br>Program/<br>Program<br>Failure | Data service lis not hon— ored before next char— acter or buffer is received/ transmitted. | #### SENSE BIT = 6: LOST DATA | | <br> | | |----------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------| | Command | Probable<br>Cause | Error<br>Description | | 02,06<br>0A,0E | | Data service request or receiving bit is on when Read or Halt I/O issued. Channel is sues Stop during read service operation. | #### SENSE BIT = 7: TIMEOUT | | | Probable<br>Cause | Error<br>Description | |-------------|------------------|--------------------------------------------------|----------------------------------------------------------------------------------------------------------------| | 01,09<br>0D | | Modem<br>Inter—<br> face<br> Failure | Line does not<br>become trans-<br>mit opera-<br>tional within<br>25.5 seconds. | | 01,09<br>0D | SS | Modem<br>Inter—<br>face<br>Failure | Line does not become trans— mit opera— tional within 25.5 seconds. or no reply received— (control timeout 09). | | 02,0E | <b>S</b> S | Secon-<br>dary | No character<br>received<br>within speci-<br>fied time<br>interval. | | 02,0E | BSC | Communi-<br>cations<br>Secon-<br>dary<br>Failure | No character<br>received<br>within 3<br>seconds. | | 29 | SS<br>and<br>BSC | Modem<br>Inter—<br> face<br> Failure | Auto Call<br>unit returns<br>Abandon Call<br>and Retry. | | 2F | SS | Modem<br>Inter<br>face<br>Failure | DSR does not<br>go off within<br>25.6 seconds. | | 2F | SS | Modem<br>Inter—<br> face<br> Failure | DSR does not<br>go off within<br>3 seconds. | | 06 | SS | Communi-<br>cations<br>Failure | Line open<br>(continuous<br>space) for<br>25.6 seconds. | ### Channel Tag Line Definitions (Part 1 of 2) #### Address In 'Address in' is a tag line from the attached CAs to the channel. It signals the channel when the address of the currently selected CA has been placed on 'bus in'. During an initial selection sequence, or a CA-initiated sequence, the channel responds to 'address in' by raising 'command out'. 'Address in' stays up until the rise of 'command out'. 'Address in' must fall so that 'command out' may fall. 'Address in' is not up concurrently with any other inbound tag line. #### Address Out 'Address out' is a tag line from the channel to attached CAs. It signals all the control units to decode the address on 'bus out'. If any CA recognizes the address, it responds by raising 'operational in' when 'select out' and 'hold out' rises with 'address out' still up (except during the short-busy sequence). 'Address out' rises 250 nanoseconds after the address is placed on 'bus out' or after the rise of 'operational out', whichever occurs later. 'Address out' is down for at least 250 nanoseconds before its rise for CA selection. If 'address out' falls before 'select out' rises, the CA selection is cancelled. 'Address out' can rise only when 'select out' and 'hold out', 'select in', 'status in', and 'operational in' are down at the channel, except for interface disconnect. Ultimate use of the address on 'bus out' at the CA is timed by the next rise of 'select out' at the addressed CA. The rise of 'address out' is delayed at least 250 nanoseconds after the address is placed on 'bus out'. Once 'address out' and 'select out' and 'hold out' are up, 'address out' stays up until either 'select in' or 'operational in' rises, or 'status in' falls during a short-busy sequence. Except when interface disconnect is being signaled during CA selection, 'address out' cannot be up concurrently with any other out tag line. #### Command Out The 'command out' tag line from the channel to the CAs signals the selected CA in response to 'address in', 'status in', 'data in', or 'service in'. The rise of 'command out' indicates that any information on 'bus in' is no longer required to be valid. 'Command out' stays up until the fall of the signal that raised it. During an initial selection sequence, 'command out' rising in response to the rise of 'address in' indicates to the selected CA that the channel has placed a command byte on 'bus out'. During 'interface disconnect', 'address out' may be up concurrently with 'command out', but normally no other outbound tag line is up. 'Command out' up in response to 'data in' or 'service in' always means STOP. 'Command out' in response to 'status in' means STACK. When 'command out' is raised to indicate PROCEED, STACK or STOP, 'bus out' has all zeros but not necessarily correct parity. 'Bus out' should not be parity checked under these conditions. #### Data In 'Data in' is a tag line to the channel from attached CAs. It is used to signal the channel that the selected CA requires the transmission of a byte of information. The information depends on the I/O operation in progress. The channel responds to the rise of 'data in' by raising either 'data out' or 'command out'. During execution of an I/O operation specified by READ or SENSE, the CA places a data byte on 'bus in' and raises 'data in'. During execution of a WRITE command, the CA raises 'data in' and the channel places a byte on 'bus out'. When 'data in' is alternated with 'service in', 'data in' may rise when 'service out' is raised in response to 'service in'. However, 'data in' is not considered valid until 'service in' is dropped. Similarly, 'service in' may rise when 'data out' is dropped in response to 'data in'; however, 'service in' is not considered valid until 'data in' has dropped. The conditions that apply to 'service in' concerning overrun also apply to 'data in'. #### Data Out 'Data out' is a tag line from the channel to attached CAs, and is used in response to the rise of 'data in'. During READ or SENSE operations, the rise of 'data out' indicates that the channel has accepted the information on 'bus in'. During execution of a WRITE operation, the rise of 'data out' indicates that the channel has placed on 'bus out' the data requested by 'data in'. When 'data out' is sent in response to 'data in' during execution of an I/O operation specified by a READ or SENSE command, 'data out' rises after the channel accepts the information on 'bus in'. In these cases, the rise of 'data out' indicates that the information is no longer required to be valid on 'bus in', and is not associated with any information on 'bus out'. When 'data out' is sent in response to 'data in' during execution of a WRITE command, the rise of 'data out' indicates that the channel has provided the information requested on 'bus out'. 'Data out' remains up until the fall of 'data in'. #### Operational In Attached CAs have a line to the channel to signal that the CA has been selected. 'Operational in' stays up for the duration of the selection. The selected CA is identified by the address byte on 'bus in' when 'address in' was raised. The rise of 'operational in' indicates that a CA is selected and communicating actively with the channel. 'Operational in' rises only when incoming 'select out' to the CA is up and the outgoing 'select out' is down. That is, the CA traps 'select out', and does not propagate it. The line 'operational in' can drop only after 'select out' drops. When 'operational in' is raised for a particular signal sequence, it stays up until all the required information, data or status, is transmitted between the CA and the channel. If 'select out' drops, 'operational in' drops after the rise of the outbound tag associated with the transfer of the last byte of information. #### Operational Out 'Operational Out' is a tag line from the channel to attached CAs, and is used for interlocking purposes. Except for 'suppress out', all lines from the channel are significant only when 'operational out' is up. Whenever 'operational out' is down, all inbound lines from the CA drop, and any operation currently in progress is reset. Under these conditions, all CA-generated interface signals are dropped within 1.5 microseconds after the fall of 'operational out' at the CA. #### Request In 'Request in' is a line from all CAs to the channel. When up, this line indicates that the CA requests service and a selection sequence. The line is dropped when: - 'Operational in' rises, unless additional CA-initiated sequences are required - The CA is no longer ready to present data or status information - The selection requirement is satisfied by another path 'Request in' never falls later than 250 nanoseconds after the fall of 'operational in' if the sequence satisfies the service requirements of the CA. 'Request in' does not remain up when 'suppress out' is up if the request is for suppressible status. When the CA is requesting a selection sequence to present suppressible status, 'request in' falls at the CA within 1.5 microseconds after the rise of 'suppress out' at the CA. 'Request in' can be signaled by more than one CA at a time. ### Channel lag Line Definitions (Part 2 of 2) #### Select Out, Select In, and Hold Out CA selection is controlled by 'select out', 'select in' and 'hold out'. 'Select out' and 'select in' form a loop from the channel through each CA to the cable terminator block ('select out') and again through each CA back to the channel ('select in'). CA selection circuitry may be attached to either 'select out' or 'select in', though it is assumed to be always connected to 'select out'. If selection is not required, the selection signal is propagated in turn by each CA to the next CA on the line. When an operation is being initiated by the channel, 'select out' is raised not less than 400 nanoseconds after the rise of 'address out', which indicates which CA is being selected. The channel keeps 'select out' up until 'select in' rises, or until 'address in' and 'operational in' rise, or until 'status in' rises. When 'select in' rises, 'select out' drops and does not rise again until after 'select in' falls. A CA becomes selected only when it raises its 'operational in' tag line. After the drop of 'select out', the CA keeps 'operational in' up until the current signal sequence is completed. If a CA raises 'operational in', it suppresses the propagation of 'select out' to the next CA. If the CA does not require selection, it propagates 'select out' to the next CA on the line within 1.8 microseconds. When 'status in' rises in response to 'select out' in the short—busy sequence, 'select out' drops and does not rise again until after 'address out' has dropped. To prevent overlapping of interface sequences, either: - 1. 'Select out' is not raised until all inbound signals for the preceding sequence are in the down state, or - The In tags are considered valid until 1.5 microseconds after the fall of 'operational in' for the preceding sequence. 'Hold out' is a line from the channel to attached control units and is used with 'select out' to synchronize CA selection. 'Hold out' is also used to minimize the propagation of the fall of 'select out' by purging the signal from its path. Once 'hold out' drops, it cannot rise again until 4 microseconds later. #### Service In 'Service in' is a tag line from attached CAs to the channel and is used to signal to the channel when the selected CA is ready to send or receive a byte of information. The information associated with 'service in' depends on the operation. The channel responds to the rise of 'service in' by raising either 'service out' or 'command out'. #### Service Out 'Service out' is a tag line from the channel to attached CAs and is raised to signal the selected CA when 'service in' or 'status in' has been recognized. A signal on 'service out' indicates to the selected CA that the channel has accepted the information on 'bus in' or has provided on 'bus out' the data requested by 'service in'. #### Status In 'Status in' is a tag line from the attached CA to the channel to signal that the selected CA has placed a byte of status information on 'bus in'. The status byte has a fixed format and contains bits describing the current status of the control unit. The channel responds by raising either 'service out' or 'command out', or by dropping 'select out' in the case of a short-busy sequence. 'Status in' does not rise concurrently with any other inbound tag line. It stays up until the rise of another outbound tag line, or until 'select out' drops in the case of a short-busy sequence. 'Status in' must fall so that the corresponding out tag may fall. In the case of a short-busy sequence, that status information stays valid until 'select out' drops. #### Suppress Out 'Suppress out' is a line from the channel to attached CAs: it may rise or fall at any time. This line is used both alone and with the out tag lines to provide the following special functions: - Suppress data - Suppress status - Command chaining - Selective reset ### **Selector Channel** Note: The Circled dot is used in the sequence chart to indicate the checking of that signal's level before proceeding. Legend ### **CU Forced Burst Mode** Note: The circled dot • is used in the sequence chart to indicate the checking of that signal's level before proceeding. Legend ## **Multiplexer Channel** Note: The circled dot ( ) is used in the sequence chart to indicate the checking of that signal's level before proceeding. Legend # Block-Multiplexer Channel (Part 1 of 2) Note: The circled dot • is used in the sequence chart to indicate the checking of that signal's level before proceeding. Legend # Block-Multiplexer Channel (Part 2 of 2) Note: The circled dot (a) is used in the sequence chart to indicate the checking of that signal's level before proceeding. #### Legend CE = Channel end DE = Device end M = Modifier # DC Voltages and Tolerances at Board Pin Level | Vdc | Vmin | Vmax | Ripple (max) | |-------------------|--------|--------|--------------| | -12.0 | -10.92 | -13.20 | 0.45V p-p | | -8.5 | -7.73 | -9.35 | 0.25V p-p | | -5.0 | -4.55 | -5.50 | 0.15V p-p | | -4.3 | -4.19 | -4.48 | 0.07V p-p | | -1.5 | -1.48 | -1.56 | 0.03V p-p | | +5.0<br>(Note 1) | +4.55 | +5.50 | 0.20V p-p | | +5.0 | +4.75 | +5.25 | 0.13V p-p | | +8.5 | +7.73 | +9.35 | 0.35V p-p | | +12.0 | +10.92 | +13.20 | 0.40V p-p | | +12.0<br>(Note 2) | +11.40 | +13.20 | 0.40V p-p | | +24.0 | +21.00 | +27.60 | 0.30V p-p | #### <u>Notes:</u> 3725/3726 Maintenance Information Manual 12-600 <sup>1. 02-</sup>PS7 only # **Channel Adapter Troubleshooting Techniques** The channel adapter troubleshooting is performed using the following techniques: - Checking the channel adapter enabling/disabling operation (see page 12-800) - Checking the channel adapter autoselection mechanism (see page 12-803) - Running a scoping routine to check the autoselection mechanism (see page 12-807) - Checking the cycle steal mechanism (see page 12-809) - Running a scoping routine to check the cycle steal mechanism (see page 12-830) Charles 12 Charles 19-750 ### Enabling/Disabling Checks (Part 1 of 3) #### CLOCKING Clock signals driving the channel adapters are 5 MHz and 100 ms. The CCIN card receives 5 MHz on pin M07 and the CHIN card receives 100 ms on pin P07. (See page 5-050 for clock scoping details.) #### CHANNEL ENABLING/DISABLING Note: The switch(es) on the control panel do not enable a channel adapter when in the 'Enable' position <u>unless</u> an IOH/IOHI Output X'7' instruction with byte 1, bit 4 set on has been issued to the channel adapter that is to be enabled. The channel adapter enable switch circuit for each host interface covers a path from the control panel circuit board to the CHIN card in that channel adapter. Using the cabling between boards chart on page 4-070 as a general reference, and the detailed routing drawing on the next page, the channel adapter enable circuit trace and measure from the control panel circuit board through to the CHIN card input pin. The channel adapter switches are part of the control panel circuit board. The common points of the switches connect to the dc ground plane of the board at 01A-A1 via two parallel paths as shown on the detailed routing figure. Each switch feeds a separate latch which is also located on the control panel circuit board. The purpose of this latch is to eliminate switch bounce. When the switch is down (to disable the interface), the output of the latch is at +3.8V; when the switch is up (to enable the interface), the output of the latch should be between 0 and 0.5V. Each latch is routed to the CHIN card of the corresponding channel adapter as shown on the detailed routing figure. Note: If the line is open circuit at any point, the level at the CHIN card input will float to about +1V to +2.2V as shown. #### All Channel Adapters Disabled Lamp This lamp is a LED with a driver which is part of the control panel circuit card. The input to the LED driver is a large 'DOT OR' circuit. A line from each channel adapter feeds the 'DOT OR' as shown on the detailed routing drawing. When an interface is enabled for any channel adapter, the CHIN card for that channel adapter sends a ground level to the 'DOT OR', turning off the LED. If no channel adapter is enabled, the 'DOT' OR' line should rise to about +1.7V, turning on the LED. # Hexadecimal Display Codes X'EE1' through XEEA' Immediately after a power on reset, the MOSS code (in ROS) makes a check of all the installed channel adapters to ensure that none of them has its 'Enabled' line active. If an 'Enabled' line is found to be active, an error code is displayed on the hexadecimal indicators. The correspondence between the error code and the channel interface is as follows: | Interface | ≥ A | Interface B (TPS) | | | | | |----------------------------------------------------------|---------------------------------|--------------------------------------|---------------------------|--|--|--| | Error Code | CA | Error Code | CA | | | | | X'EE1'<br>X'EE2'<br>X'EE3'<br>X'EE4'<br>X'EE5'<br>X'EE6' | 1 A<br>2 A<br>3 A<br>4 A<br>5 A | X'EE7'<br>X'EE8'<br>X'EE9'<br>X'EEA' | 1B<br>2B<br>3B<br>4B<br>— | | | | These displays could be caused by the CHIN or CADR cards. A grounded or open circuit 'Channel Adapter Enabled' signal(s) from each channel adapter to the MMB board may also be suspected; refer to the detailed routing diagram on the next page. #### 3725/3726 #### Channel Adapter Enable Switch Circuit Routing #### All Channel Adapters Disabled 'Dot Or' Circuit Routing # Enabling/Disabling Checks (Part 2 of 3) 3725 MODEL 2 ### Channel Adapter Enable Switch Circuit Routing ### All Channel Adapters Disabled 'DOT OR' Circuit Routing 12-801 # Enabling/Disabling Checks (Part 3 of 3) CHANNEL ADAPTER ENABLED SIGNAL ROUTING (CA BOARDS TO MMB BOARD) ### 3725/3726 | CHIN<br>Card<br>Output<br>Pin | CADR<br>Card<br>Input<br>Pin | | CADR<br>Card<br>Output<br>Pin | CAB<br>YE<br>Conn.<br>02C-A1 | CLAB2<br>YH<br>Conn.<br>01B-A2 | CLAB1<br>YD<br>Conn.<br>01A-A3 | CLAB1<br>YH<br>Conn.<br>01A-A3 | MMB<br>YE<br>Conn.<br>01A-A1 | MMB<br>YF<br>Conn.<br>01A-A1 | MCC<br>Card<br>Bottom<br>01 A-A 1 | MCC<br>Card<br>Top<br>01A-A1 | CPA<br>Card<br>Top<br>01A-A1 | |-------------------------------|------------------------------|---------|-------------------------------|------------------------------|--------------------------------|--------------------------------|--------------------------------|------------------------------|------------------------------|-----------------------------------|------------------------------|------------------------------| | CA 1A Enabled 01A-A3V2S03 | 01A-A3X2S03 — | (Logic) | 01A-A3X2D11 - | | | | W1A06 | | — Q1C06— | V2M02 | V2W22 | U2W22 | | CA 1B Enabled 01A-A3V2S04- | 01A-A3W2S03 | (Logic) | 01A-A3W2D11 | | | | W1B06 | | Q1D06 | V2D02 | V2W02 | U2W02 | | CA 2A Enabled 01B-A2F2S03 - | 01B-A2B2S03 | (Logic) | 01B-A2B2D11 - | | W1A06 | J1E06 | — X1B06 — | | | — V2M03— | V2W23 | U2W23 | | CA 2B Enabled 01B-A2F2S04 - | 01B-A2C2S03 — | (Logic) | 01B-A2C2D11 - | | — W1B06 — | K1A06 | X1D08 | | S1A08 | V2D04 | V2W03 | U2W03 | | CA 3A Enabled 02C-A1U2S03- | 02C-A1W2S03 | (Logic) | 02C-A1W2D11· | — M1E06 — | | | | <del></del> м1Е06 | | V2M04 | V2W24 | U2W24 | | CA 3B Enabled 02C-A1U2S04- | 02C-A1V2S03 | (Logic) | 02C-A1V2D11 | N1C08 | | | | N1C08 | | V2G08 | V2W04 | — U2W04 | | CA 4A Enabled 02C-A1P2S03 - | 02C-A1R2S03 | (Logic) | 02C-A1R2D11 - | N1A06 | | | | <u> — </u> N1A06 — | | V2M05 | V2W25 | U2W25 | | CA 4B Enabled 02C-A1P2S04 - | 02C-A1Q2S03 | (Logic) | 02C-A1Q2D11 | N1D08 | | | | N1D08 | | V2P04 | V2W05 | U2W05 | | CA 5A Enabled 02C-A1K2S03- | 02C-A1L2S03 | (Logic) | 02C-A1L2D11 · | N1B08 | | | | N1B08 | | V2M07 | V2W26 | U2W26 | | CA 6A Enabled 02C-A1F2S03- | 02C-A1G2S03 | (Logic) | 02C-A1G2D11 | N1B06 | | | | N1B06 | | V2M08 | V2W27 | — U2W27 | | + | Enabled | | 4 | | | <u> </u> | Enabled | | | | | | Legend: + = + 4.5 V to + 5 V- = 0 V to + 0.5 V Float = + 1 V to + 2.2 V ### 3725 Model 2 | CHIN<br>Card<br>Output<br>Pin | CADR<br>Card<br>Input<br>Pin | | CADR<br>Card<br>Output<br>Pin | C2LB2<br>YE<br>Conn.<br>01B-A2 | C2LB<br>YD<br>Conn.<br>01A-A3 | C2LB<br>YH<br>Conn.<br>01A-A3 | MMB<br>YE<br>Conn.<br>01A-A1 | MMB<br>YF<br>Conn.<br>01A-A1 | MCC<br>Card<br>Bottom<br>01A-A1 | MCC<br>Card<br>Top<br>01 A-A 1 | CPA<br>Card<br>Top<br>01A-A1 | |-------------------------------|------------------------------|---------|-------------------------------|--------------------------------|-------------------------------|-------------------------------|------------------------------|------------------------------|---------------------------------|--------------------------------|------------------------------| | CA 1A Enabled —— 01A-A3V2S03 | 01A-A3X2S03 | (Logic) | 01A-A3X2D11 | | | W1A06 | | Q1C06 | V2M02 | — V2W22— | U2W22 | | CA 2A Enabled 01A-A3S2S03 | 01A-A3W2S03 | (Logic) | 01A-A3W2D11 | - | | X1B06 | | | V2M03 - | V2W23 | U2W23 | | CA 3A Enabled 01B-A2F2S3 | 01B-A2B2S03 | (Logic) | 01B-A2X2D11 | M1E06 | | | — м1Е06 — | | V2M02 | — V2W22 <i>—</i> | — U2W22 | | CA 4A Enabled —— 01B-A2J2S03 | 01B-A2C2S03 — | (Logic) | 01B-A2W2D11 | N1A06 — | | | N1A06 | | V2M03 - | V2W23 | — U2W23<br><b>I</b> | | | -Enabled | | 4 | | | Enabled | | | | | <b>→</b> | Legend + = + 4.5 V to + 5 V - = 0 V to + 0.5 V Float = + 1 V to + 2.2 V ## **Autoselection Troubleshooting** CA AUTOSELECTION TROUBLESHOOTING See page 12-065 for a general description of the channel adapter autoselection mechanism. The following symptoms are an indication that the autoselection mechanism has failed: - The channel adapter diagnostic routine LA20 fails. - An IOC bus error occurs and the lagging address register (Input X'74') indicates that an IOH/IOHI instruction failed while performing a channel adapter Input X'F'. - An IOH/IOHI Input X'F' instruction was done because of a level 3 interrupt, but the channel adapter selected does not have a level 3 interrupt. When the FRUs indicated by the maintenance procedure have been replaced, the autoselect interconnect cable(s) may be suspected as causing the problem. The following information is available in this section for isolating autoselection problems: - Autoselection signal description - Channel adapter autoselect signal routing diagram - Autoselect timing chart - Manual intervention scoping routine description AUTOSELECTION SIGNAL DESCRIPTION A detailed description of each of the autoselect signals follows: Priority Bus Bits 4 through 7 to Interface These four signals indicate the level 3 interrupt priority of all channel adapters. They are individually dotted by all channel adapters so that each CA can determine whether its own level 3 priority is greater than, equal to, or less than that of all the other channel adapters. These signals are driven and received by each channel adapter. When a level 3 interrupt occurs in a channel adapter, that CA activates the applicable priority bus bit (if any) as long as the autoselect signal 'Hold' is inactive. The priority bus bits are defined in the table below: Note: If a channel adapter level 3 is caused by any interrupt other than those defined by the priority bus bits as above, that channel adapter does not activate any of the priority bus bits. As shown in the table, this type of level 3 interrupt has the lowest priority of all. Sample Out to Interface Sample In Sample Out Wrap Dot CA Installed Sent CA Installed Received These signals are described as a group because of their logical interaction. | Priority bus bit | Priority | Type of operation | |------------------|----------|---------------------------------| | 4 | 1 (high) | Priority outbound data transfer | | 5 | 2 | Outbound data transfer | | 6 | 3 | Initial selection | | 7 | 4 | Inbound data transfer | | none | 5 (low) | All others | The channel adapter that was selected before the execution of the channel adapter Input X'F' IOH/IOHI instruction was started generates the 'Sample Out to Interface' signal which propagates to the next CA as 'Sample In'. The 'Sample Out to Interface' signal is generated even if the channel adapter originating this signal has the highest priority. If the CA receiving the 'Sample In' signal has a priority equal to or greater than that of all the other CAs (as determined by comparing its own priority with the priority bus bits) it does not propagate 'Sample Out to Interface' to the next channel adapter. Instead, it becomes selected itself, and resets the selected latches in the other channel adapters by generating the 'CA Sample Trap to Interface' signal. The 'CA Sample Trap to Interface' signal remains active until the level 3 interrupt in the CA selected by the autoselect mechanism has been reset, and inhibits a new Input X'F' from initiating another autoselect sequence as long as it is active. Note: If the last physically installed channel adapter receives the 'Sample In' signal, but does not have greater or equal priority, the last CA also generates the 'Sample Out Wrap Dot' in addition to the 'Sample Out to Interface' signal, since this signal has no load when generated by the last CA. The last CA is the highest numbered CA. The 'Sample Out Wrap Dot' signal is dotted at all channel adapters, and arrives at CA#1 as 'Sample In'. A channel adapter determines that it is the last physically installed CA by examining the 'CA Installed Received' signal which is generated by a higher numbered channel adapter as the 'CA Installed Sent' signal. When the 'CA Installed Received' signal is inactive, it indicates that the CA is the last one in the chain; for example, if CA#5 is not installed, CA#4 does not receive the 'CA Installed Received' signal, and thus knows that it is the last in the chain. #### Hold to Interface This signal inhibits all channel adapters from changing the priority bus bits until the CA with the highest priority has become selected. The 'Hold to Interface' signal is generated by the channel adapter that was selected before the IOH/IOHI Input X'F' instruction execution was started. The 'Hold to Interface' signal is reset as follows: - When the CA that generated the 'Hold to Interface' signal receives 'Sample In', the 'CA Sample Trap' signal was not generated by any of the other channel adapters, and the CA remained selected throughout the autoselection sequence. This means that the already selected CA has the highest level 3 priority, or that no CA had a level 3 interrupt pending when the Input X'F' was executed. - When the channel adapter that generated the 'Hold to Interface' signal receives the 'CA Sample Trap to Interface' signal, and is no longer selected. This means that the channel adapter with the highest level 3 priority has selected. #### Common Valid Feed Auto The 'Common Valid Feed Auto' line is a dotted signal that indicates that all channel adapters have decoded the Input X'F' instruction. The CA that was selected before the Input X'F' instruction was started uses the line to generate the valid tag on the IOC bus in response to the TA tag during the Input X'F' instruction. If any of the channel adapters have not recognized the input, 'Valid Tag' is not raised, and an IOC bus error occurs. The CA that becomes selected during the Input X'F' instruction uses the 'Common Valid Feed Auto' signal to generate the 'Valid Tag' response to the ID tag. ## Autoselection Signal Routing (Part 1 of 2) CHANNEL ADAPTER AUTOSELECT SIGNAL ROUTING (3725/3726) ## Autoselection Signal Routing (Part 2 of 2) CHANNEL ADAPTER AUTOSELECT SIGNAL ROUTING (3725 MODEL 2) ### **Autoselection Timing** #### Pins Listed are on the CCIN card # Notes: 1. If an IOC bus check occurs, the IOC bus tags stay at the signal level present when the error occurred, and remain there until the IOC bus check is reset. 3725/3726 Maintenance Information Manual 12-806 - The 'Sample Out to Interface' and 'Sample In' signals are not present at each channel adapter (see under "Autoselection Signal Description" on page 12-803). - 3. IOC bus byte 1, bit 0, indicates that a channel adapter level 3 is present on the bus when I/O is not active. Scoping pins P13 and M12 are on the channel adapter side of the RDV card. Byte 1, bit 0 is not active unless a level 3 interrupt is being raised by a channel adapter on the board being scoped. - 4. The 'Sample Out Wrap Dot' signal is not shown on the timing diagram; it is the same as 'Sample Out to Interface'. - 5. The channel adapter with the level 3 interrupt will continue to present its interrupt on byte 1, bit 0 of the IOC bus (when I/O is inactive) until the channel adapter's level 3 interrupt is reset. #### Scoping Levels + = +4.5 to +5V - = 0 to +0.5V A line that is floating will be between +1 and +2.2V. ### Autoselection, Scoping Routine (Part 1 of 2) CHANNEL ADAPTER SCOPING ROUTINE FOR AUTO-SELECT MECHANISM The purpose of this scoping routine is to allow you to troubleshoot problems related to the channel adapter autoselection mechanism. The routine sets up a channel adapter autoselection test as follows: - The first channel adapter to be tested is specifically selected with an IOH Output X'7' instruction and autoselection is enabled. - A level 3 interrupt request is generated in the other channel adapter. - 3. An IOH Input X'F' instruction is performed. This triggers the autoselection mechanism to select the channel adapter with the level 3 request and deselect the channel adapter previously selected. - 4. If the looping option is selected, steps 2 and 3 are repeated, which results in the two channel adapters being alternately selected. #### Running the Routine The routine may be run by calling manual intervention routine MB01 with the 'CA' option (this is the same manual intervention routine that is used for the IOC bus). When the message 'TO TEST CA AUTOSELECT TYPE: CA THEN PRESS SEND' is displayed, reply by typing 'RCA' (the other scoping routines are selected by simply pressing SEND). When the message 'ENTER CA NBRS FOR AUTOSELECT THEN PRESS SEND' is displayed, the parameters should be entered in the following format: #### 'Rooxxyy #### where: - oo = the selected option - xx = the first channel adapter to be - yy = the second channel adapter to be tested #### Option The option 'oo' may be one of the following values: - O1 The requested function is executed once only. The '01' option may be repeated as often as required. - The requested function is executed and loops until an error is found. The error is reported once only via an RAC 675 or 676. If you wish to continue, type 'G' (for Go); the routine then loops indefinitely until the 'ATTN' key is pressed. - This option is identical to option 02 above, except that if an error is found, it is not reported. #### XX and YY The remaining parameters are 'XX' and 'YY', where XX is the first channel adapter to be tested, and YY is the second. The parameters XX and YY should be entered in the form X'On' where n is the channel adapter number (CA1 = X'O1'). #### Notes: - To test only one channel adapter, YY should be X'00'. - If XX is not in the range X'01' through X'06', or if YY is not in the range X'00' through X'06', the following message is displayed: 'INVALID CA NBR PRESS SEND TO RETRY'. - J. If XX is the same as YY the following message is displayed: 'INVALID REQUEST PRESS SEND TO RETRY'. # Autoselection, Scoping Routine (Part 2 of 2) #### Error Reporting The following RAC-ERC codes are displayed when an error is found by the scoping routine: | RAC | ERC | Meaning | |-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 675 | 7FFA | The request was for one channel adapter, but the adapter found by the autoselect mechanism was not the one expected. | | | | Action: type G to proceed. | | 675 | 7FFB | The request was for two channel adapters, but the first adapter found by the autoselect mechanism was not the one expected. | | | | Action: type G to proceed. | | 675 | 7FFC | The request was for two channel adapters. The first one found by the autoselect mechanism is correct, but the second one is not. | | | | Action: type G to proceed. | | 675 | 7FFD | A level 1 interrupt occurred while trying to issue a PIO. The error bit gives the reason for the level 1 interrupt. | | | | Action: type G to proceed. | | 676 | 7FE1 | A permanent level 3 interrupt is present. It is impossible to exit this level even when the channel adapters have been reset by the program via an Output X'7' instruction with byte 0, bit 7 set to 1. | | | | Action: restart the routine. | | 676 | 7FE2 | A level 1 interrupt occurred while executing a PIO in level 3. | | i î | | Action: type G to proceed. | The error bit field displayed is the contents of In X'76'. This register latches the error conditions found during PIO execution. The following combinations may occur: | Error field | Suspected IOC Line* | Meaning | |-------------------------------------------------------------------------|----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | X'0400' X'0800' X'1800' X'1800' X'2800' X'5800' X'5800' X'6800' X'F800' | Data bus bits VH IRR IRR, VH, EOC IRR IRR, VH, EOC, VB, M IRR, VH, EOC, VB, M VH | IOC Bus parity check I/O tag is off I/O tag raised on a new IOH No response to TA VH did not fall after TD dropped No response to TD for PIO read No response to TD for PIO read I/O tag is off, VH must rise (PIO end after a data exchange) Autoselect failure. X'xx' is the channel adapter address (00-05) | 3725/3726 Maintenance Information Manual 12-808 #### Where: ``` Data bus bits = bytes 0 and 1, bits 0 through 7 and parity EOC = end of chain ``` IRR = interrupt request removed M = modifier VB = valid byte VH = valid halfword ### **CA Cycle Steal Troubleshooting** The symptoms of channel adapter cycle steal failures are: - Channel adapter diagnostic routine LA20 fails. - IOC Bus errors (register X'7E' byte 0, bit 7 on and register X'76') and register X'75' byte 0, bit 0 off indicating that the channel adapter was cycle stealing. - BER type 10 with ID 14, 16, 91 or 9A, or BER type 14 with ID 92. When the FRUs indcated by the maintenance procedures have been replaced, the signal paths between the channel adapter and the IOC bus may be suspected of causing the problem. Some specific suspect items are the top card connectors, the bottom card connectors, and the on board nets. The following information is available for isolating channel adapter cycle steal problems. - CA cycle steal operations description - Diagrams of the IOC bus lines used during cycle steal operations with the channel adapter - Channel adapter cycle steal timing chart - Manual intervention scoping routines description - Pin/Net listings in the YZ pages CA CYCLE STEAL OPERATIONS (AIO) $\underline{\text{Note:}}$ The RDV card must be enabled by an IOH/IOHI instruction before the channel adapter can operate with the IOC bus. Before a cycle steal operation can be started for a given channel adapter, that CA's pointer register in the CCU must be loaded with the cycle steal data address using an Output X'3x' instruction. Also, registers X'C' and X'2' within this CA must be loaded with the byte count and the controls using IOH/IOHI; instructions from the CCU. The last instruction executed should be an IOH/IOHI Output X'2' instruction to set byte 0, bit 4 off, indicating an AIO data/status operation. The CA may now raise a cycle steal request to transfer data between the CA and the CCU storage. The CA raises the 'Cycle Steal Request' line at pin P10 of its CCIN card, which is connected to pin J11 of its corresponding RDV card. If the RDV card is not disabled, it forwards the request to the CCU as the 'Cycle Steal Low' signal on the IOC bus pin X32. This IOC bus line is a 'dor-OR' of the signals coming from all the channel adapters. When the CCU sees the 'Cycle Steal Request Low' line, it raises the 'IO Tag' line which inhibits any additional requests from trapping the cycle steal grant when it is sent out. The signal 'IO Tag' coming up also causes all adapters on the IOC bus to clear the data bus bytes 0 and 1 and respond with 'Interrupt Request Removed' (IRR) and drop 'Valid'. The CCU then honors the request by sending out 'Cycle Steal Grant Low' on the IOC bus to pin YO3 of the RDV card for channel adapter 1. The grant signal proceeds in priority order from CA#1 (highest) to CA#6 (lowest). As each RDV card (for CAs 1 and 2), or CCIN (for CAs 3 through 6) receives 'Cycle Steal Grant Low' on pin Y03 (M08 for CCIN) it checks its cycle steal request latch. If the request latch is on, the grant signal is trapped and used by that adapter. If the request latch is off, the grant signal is passed on to the next lower priority channel adapter. When a channel adapter sees the cycle steal grant, it places its Cycle Steal Control Word (CSCW) on the IOC data bus and raises the 'Valid Tag' signal. If the parity on the data bus is good, the CCU acknowledges by dropping cycle steal grant. The CA drops the request when the grant was received, and drops valid when the grant drops. <u>Note:</u> If the CCU detects bad parity on the data bus, it raises the Halt tag. The data transfer now takes place in 8-byte bursts, except for the last one, which may be less than 8 bytes. The CCU starts the data transfer by raising the TD Tag. Depending on the direction of the transfer, into the CCU (inbound) or out of the CCU (outbound), the transfer sequence may vary. The channel adapter responds with 'Valid Tag' during the data transfer, and the CCU replies with the TD tag. The data bus is loaded for each response from the sending end, either CCU or channel adapter; each response transfers 2 bytes. On the last transfer, the CA responds with 'End of Chain Tag' (EOC) instead of 'Valid Tag'. If the last transfer contains only 1 byte instead of 2, the CA responds with 'Modifier' and 'Valid Byte' instead of 'Valid Tag'. After this last transfer response, the CCU drops I/O. The CA raises 'Valid' and drops IRR. The CCU then raises TD, which allows another cycle steal request to start. <u>Note:</u> If the CCU detects bad parity on any transfer, it responds with 'Halt' instead of the ID, tag. ### Cycle Steal, Signal Routing (Part 1 of 4) CYCLE STEAL ROUTING (3725/3726) ## Cycle Steal, Signal Routing (Part 2 of 4) CYCLE STEAL ROUTING (3725 MODEL 2) ## Cycle Steal, Signal Routing (Part 3 of 4) CYCLE STEAL SIGNAL ROUTING DURING AIO (3725/3726) #### Notes: - When a RDV card receives a cycle steal request on pin J11, it passes on the request to the CCU on the dot-OR at pin X32. - When a RDV card receives 'Cycle Steal Grant Lo' at pin Y03, it may either trap it, or pass it on: - a. If the CA corresponding to the RDV card has a cycle steal request active, the RDV traps the grant signal and sends it out on pin D12 to its channel adapter. - b. If the CA corresponding to the RDV card does not have a cycle steal request active, the RDV passes the grant signal via its pin Y23 to the next RDV. - 3. When the CCIN card of one of CAs 3 through 6 receives 'Cycle Steal Grant Lo' at pin MO8, it may either trap it, or pass it on: - a. If the CA has a cycle steal request active, it traps the grant signal internally. - b. If the CA does not have a cycle steal request active, it passes the grant signal to the next channel adapter. - 4. 'Cycle Steal Request' and 'Cycle Steal Grant Lo' are both tied of at the FRRDV and RDV-AD cards so that the secondary IOC bus has no access to these lines. ### Cycle Steal, Signal Routing (Part 4 of 4) CYCLE STEAL SIGNAL ROUTING DURING AIO (3725 MODEL 2) #### Notes: - 1. When a RDV card receives a cycle steal request on pin J11, it passes on the request to the CCU on the dot-OR at pin X32. - When a RDV card receives 'Cycle Steal Grant Lo' at pin Y03, it may either trap it, or pass it on: - a. If the CA corresponding to the RDV card has a cycle steal request active, the RDV traps the grant signal and sends it out on pin D12 to its channel adapter. - b. If the CA corresponding to the RDV card does not have a cycle steal request active, the RDV passes the grant signal via its pin Y23 to the next RDV. ### Pins listed are on the CCIN card - Cycle Steal Request (P10) - Cycle Steal Grant (M08) -1/0 (M02) - TA (M03) - TD (M04) - IRR (P05) - EOC (P09) - Modifier (P07) - Valid Byte (P04) - Valid (Halfword or VH) (P02) #### Notes: - 1. The timing diagram shows an 8-byte AIO write operation (CCU to CA). - 2. The 'Modifier' and 'Valid Byte' signals are shown on the diagram, but do not occur for an 8-byte transfer. These two signals are only used during an odd byte transfer when the last data transfer has only one byte valid. Scoping Levels + = +4.5 to +5V - = 0 to +0.5V A line that is floating will be between +1 and $\pm 2.2 \text{V}$ . #### CHANNEL INTERFACE SCOPING Refer to Chapter 4 "CA Cable Routing" for the host interface signal internal routing and scoping points. #### CA I/O INSTRUCTION FAILURE SCOPING 3725/3726 Maintenance Information Manual The channel adapter input/output instruction may be cycled and scoped using the PIO scoping routine for the IOC bus (refer to Chapter 11). ### Cycle Steal, Scoping Routine (Part 1 of 2) CHANNEL ADAPTER SCOPING ROUTINE FOR CYCLE STEAL MECHANISM The purpose of this scoping routine is to allow the CE to troubleshoot problems related to the channel adapter cycle steal mechanism. The routine sets up an eight data byte cycle steal from CCU storage into the data buffers of the selected channel adapter. The cycle steal is performed according to the option selected. Option 06 does a data compare in the CCU by performing a PIO read of the channel adapter data buffers and comparing it with the data sent. #### Running the Routine The routine may be run by calling manual intervention routine MB01 with the 'CA' option (this is the same manual intervention routine that is used for the IOC bus). When the message 'TO TEST CA AUTOSELECT TYPE: CA THEN PRESS SEND' is displayed, reply by pressing SEND. When the message 'TO TEST CA CYCLE STL TYPE: CE THEN PRESS SEND' is displayed, set the cursor to the reply area, type RCE, then press SEND. When the message 'ENTER OPT-C.A. NBR-ADDR-DATA THEN PRESS SEND' is displayed, the parameters should be entered in the following format: #### 'Rooxxaaaaaddddddddddddddd #### where: oo = the selected option xx = the channel adapter to be tested aa = the storage address for cycle stealing dd = 8 bytes of data #### Option The option 'oo' may be one of the following values: - Ol Cycle steal with error reporting is executed once only. The 'Ol' option may be repeated as often as required. - 102 The cycle steal function is executed and loops until an error is found. The error is reported once only via an RAC 675. If you wish to continue, type 'G' (for Go); the routine then loops indefinitely until the 'BREAK' key is pressed. - O3 This option is identical to option O2 above, except that if an error is found, it is not reported. - This option is identical to option 02 above, except that data comparison occurs between the contents of the channel adapter data buffers and the data sent. #### Channel Adapter Number The channel adapter number may take any value in the range 01 through 06. #### Storage Address for Cycle Steal The parameter 'aaaaaa' is the storage address (3 bytes : 6 hex digits) from which the data will be cycle stolen; this address must be greater than X'008000'. #### Data for Cycle Steal The parameter 'ddddddddddddddd' is the data (8 bytes : 16 hex digits). #### Notes: - A total of 13 bytes (26 hex digits) must be input. - If an invalid option is selected, the following message is displayed: 'INVALID FORMAT PRESS SEND TO RETRY'. Re-enter the request. - 3. If xx is not in the range X'01' through X'06', the following message is displayed: 'INVALID CA NBR PRESS SEND TO RETRY'. - 4. If an invalid storage address is entered, the following message is displayed: 'INVALID MEMORY ADDRESS PRESS SEND TO RETRY'. #### Example: To select option 01 for channel adapter no. 03, using storage address X'00A000' and data string X'11112222AAAACCCC', enter: R010300A00011112222AAAACCCC # Cycle Steal, Scoping Routine (Part 2 of 2) #### Error Reporting The following RAC-ERC codes are displayed when an error is found by the scoping routine: | RAC | ERC | Meaning | |-----|------|--------------------------------------------------------------------------------------------------------------| | 675 | 7F00 | Tried to enable a RDV, but a level 1 interrupt occurred. The error bits indicate the cause. | | | | Action: request the PIO scoping routine for the IOC bus. | | 675 | 7F11 | A level 1 interrupt occurred while a PIO was being issued to the channel. The error bits indicate the cause. | | | | Action: type G to proceed. | | 675 | 7F22 | The data entered from the keyboard does not match the data that was cycle stolen. | | | | Action: type G to proceed. | 3725/3726 Maintenance Information Manual 12-831 The error bit field displayed is the contents of In X'76'. This register latches the error conditions found during PIO execution. The following combinations may occur: | Error Field | Suspected IOC Line* | Meaning | |-----------------------------------------------------------------|----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | X'0400' X'0800' X'1800' X'2800' X'5800' X'5800' X'6800' X'F800' | Data bus bits VH IRR IRR, VH, EOC IRR IRR, VH, EOC, VB, M IRR, VH, EOC, VB, M VH | IOC Bus parity check I/O tag is off I/O tag raised on a new IOH No response to TA VH did not fall after TD dropped No response to TD for PIO read No response to TD for PIO read I/O tag is off, VH must rise (PIO end after a data exchange) | #### Where: Data bus bits = bytes 0 and 1, bits 0 through 7 and parity EOC IRR = end of chain = interrupt request removed M VB = modifier = valid byte = valid halfword ΫĤ ## Contents | CHAPTER 13. TRANSMISSION SUBSYSTEM | | Company | | Reset/Freeze Command | | |-------------------------------------------------------------------------------------------------------------|--------|--------------------------------------------------------------------------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------|--------| | | | Components<br>Register (for Modems without Clocks) | | | | | SECTION 1. UNIT DESCRIPTION | | Reset | | Microcode Interaction with MOSS | 13-140 | | TSS in 3725 Data Flow | 13-005 | Functions | 3-110 | Control Block Relationship | 13-210 | | Communication Scanner Processor (Part 1 of 4) . Purpose Packaging Components | 13-010 | Line Operating Modes | 3-111 | Instruction Operation (Part 1 of 2) Start Line Initial Get Error Status | 13-230 | | Data Flow<br>Local Storage<br>Read-Only Storage<br>Control Storage | | Normal Mode<br>Character Mode<br>Burst Mode<br>Service Mode | | Instruction Operation (Part 2 of 2) Start Line Get Line Identification | 13-231 | | Communication Scanner Processor (Part 2 of 4) . CSP External Registers | | Microcode Levels<br>Level 0<br>Level 1<br>Level 2 | | FES Operation (Part 1 of 2) | 13-260 | | Communication Scanner Processor (Part 3 of 4) . CCU/CSP Register Use CSP/FES Register Use Ping/Pong Buffers | 13-012 | Level 3 Level 7 Microcode Interaction with Control Program | | Status Transfer Data Transfers Receive Operation Transmit Operation | | | Processor Characteristics<br>Hardstop | 17 017 | (Part 1 of 5) | 3-120 | Data Transfer Mechanism FES Operation (Part 2 of 2) | 13-261 | | Communication Scanner Processor (Part 4 of 4) . Scanner State Inoperative Initialized | 13-013 | Line Vector Table (LNVT) Microcode Interaction with Control Program (Part 2 of 5) | 3-121 | Scanning Operation Scanner Configuration Example Scanning Sequence Modem Line Management | | | Connected<br>Disconnected<br>Reset | | Data Buffers<br>Reserved Scanner Storage Areas<br>Storage MAP | | Modem Change Detection<br>LIC Driver Check | | | Scanner Commands Front-End Scanner (Part 1 of 2) | 13-020 | Scanner Control Block<br>Line Control Block<br>Interface Control/Parameter Status Area | | Error Detection (Part 1 of 2) | | | Purpose<br>Throughput<br>Data Flow<br>Packaging<br>Components | | Line Interface Buffer<br>Parameter/Status Area<br>CCU Instructions<br>IOH Format | | Error Detection (Part 2 of 2) | 13-321 | | Front-End Scanner (Part 2 of 2) | 13-021 | Microcode Interaction with Control Program (Part 3 of 5) | 3-122 | Reporting Errors to the CCU (Part 1 of 2) CSP/IOC Bus Errors Errors during PIO Errors during AIO | 13-330 | | Front-End Layer Storages Reset General Reset Programmed Reset | | Microcode Interaction with Control Program (Part 4 of 5) | | Reporting Errors to the CCU (Part 2 of 2) CSP Internal Errors Detected by Hardware Detected by Microcode CSP/FES Errors | 13-331 | | Line Interface Card (Part 1 of 2) Purpose | 13-030 | Get Line Identification Set LNVT High/Low | | Reporting Errors to the MOSS | 13-340 | | Packaging<br>Components<br>Data Flow<br>LIC Registers<br>Register '00'<br>Register '01'<br>Register '10' | | Microcode Interaction with Control Program (Part 5 of 5) | 3-124 | Errors during PIO Errors during AIO CSP Internal Errors Detected by Microcode Detected by Hardware CSP/FES Errors | | | Register '11' Line Interface Card (Part 2 of 2) | 13-031 | Burst Mode Command<br>Miscellaneous Commands | | Error Status Description (Part 1 of 3)<br>Error Status Type 1 (Two Bytes)<br>Byte 0 | 13-350 | | Reset General Reset Line Reset Line Disabled/No-Operation Communication Interface | | Reserved Scanner Storage Areas<br>FES Parameter/Status<br>Line Interface Buffers<br>FES Storages | 3-130 | Byte 1 Error Status Type 2 (Two Bytes) Byte 0 Byte 1: CCU Byte 1: MOSS Error Status Type 3 (Two Bytes) | | | Internal Clock Card | 13-040 | RAM A RAM B Microcode Interaction with FES (Part 2 of 2) . 1 | 3-131 | Byte 0<br>Byte 1: | | | Jumpering (for Direct-Attached Terminals) Data Flow | | RAM C<br>Commands<br>Receive and Transmit Commands | | Error Status Description (Part 2 of 3) Error Status Type Hardstop (Two Bytes) Byte 0 | 13-351 | ## Contents | Byte 1<br>NCP/EP Command Status<br>Command Status (except Character and | | Primary Control Field (PCF) Synchronization | | SCB (Part 2 of 2) | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Burst Modes) Character and Burst Modes Command Status Line Communication Status (LCS) | | FES RAM B Description (Part 2 of 2) RAM B Transmit Serial Data Field (SDF) | 13-521 | LCB | | Error Status Description (Part 3 of 3) MOSS Command Completion (Two Bytes) Byte 0 Byte 1 | 13-352 | Secondary Control Field (SCF)<br>Parallel Data Field (PDF)<br>Primary Control Field (PCF)<br>Data Link Escape (DLE)<br>Synchronization | | ICB/PSA | | MOSS Command Status (Two Bytes) Byte 0 Byte 1 | | FES RAM C Description (Part 1 of 5) Line Type Identification | 13-530 | LIB | | Local Storage Register Description | 13-420 | SDLC Receive<br>Set Mode | | SECTION 2. TROUBLESHOOTING GUIDELINES | | External Register Description (Part 1 of 5) X'00': IOC Bus Control 1 | 13-430 | Control<br>Block Check Character (BCC)<br>Modem-In | | DC Voltages and Tolerances at Board Pin Level 13-600 | | X'01': IOC Bus Control 2<br>X'02': IOC Bus Service | | Mask | | TSS Troubleshooting Techniques 13-750 | | <pre>X'03': CSP Error External Register Description (Part 2 of 5) X'04': Miscellaneous/Adapter Address X'05': External Interrupt Request/Priority X'07': Synchro/Configuration Data Set X'08': Error Indicators/Bad Parity Generator</pre> | 13-431 | FES RAM C Description (Part 2 of 5)<br>SDLC Transmit<br>Set Mode<br>Control<br>Block Check Character (BCC)<br>Modem-Out<br>Mask | | Transmission Subsystem Troubleshooting 13-800 Transmission Subsystem Isolation (3725/3726) Transmission Subsystem Clocking CSP Troubleshooting CELIA Card CSP Timing Chart in Cycle Steal Mode CSP Storage Refresh | | External Register Description (Part 3 of 5) X'10': Extended Interrupt Request X'12': Interrupt Request X'13': Line Interface Address (Read/Write) X'14': Data In/Out X'15': Asynchronous Operation Command X'16': Asynchronous Operation Status | 13-432 | FES RAM C Description (Part 3 of 5)<br>BSC Receive<br>Set Mode: BSC, Normal<br>Set Mode: BSC, ASCII or EBCDIC<br>Control<br>Block Check Character (BCC)<br>Modem-In<br>Mask | 13-532 | Interrupt Requests to CCU (Part 1 of 2) 13-810 Preselection Mechanism Interrupt Preselection Interrupt Autoselection Interrupt Priority Structure Interrupt Requests to CCU (Part 2 of 2) 13-811 | | External Register Description (Part 4 of 5) X'17': FES General Commands X'19': CSP Interrupt Request X'1A': Current CSP Interrupt Level X'1B': Address Compare Control | 13-433 | FES RAM C Description (Part 4 of 5) BSC Transmit Set Mode Control Block Check Character (BCC) | 13-533 | Cycle Steal Requests to CCU (Part 1 of 2) 13-820 Cycle Steal Preselection Cycle Steal Autoselection Cycle Steal Priority Structure LIC to DCE Scoping | | External Register Description (Part 5 of 5) X'1C': Address Compare Byte 0 X'1D': Address Compare Byte 1 X'1E': CSP Interrupt Masks | 13-434 | Modem-Out Mask FES RAM C Description (Part 5 of 5) Start-Stop Receive | 13-534 | Cycle Steal Requests to CCU (Part 2 of 2) 13-821 | | X'IF': Local Storage Address FES RAM A Description (Part 1 of 3) RAM A Receive Parallel Data Field (PDF) Secondary Control Field (SCF) Interrupt Request Control Storage Addressing Scanner Base Control | 13-510 | Set Mode Control Modem-In Mask Start-Stop Transmit Set Mode Control Modem-Out Mask | | | | FES RAM A Description (Part 2 of 3) Timer RAM A Transmit Timer Control | 13-511 | LIC/ICC Register Description (Part 1 of 2)<br>LIC Type 1<br>LIC Type 2 | 13-540 | | | Secondary Control Field (SCF)<br>Parallel Data Field (PDF)<br>Interrupt Request<br>Control Storage Addressing | | LIC/ICC Register Description (Part 2 of 2)<br>LIC Type 3<br>LIC Type 4 (A or B)<br>ICC Register | 13-541 | | | FES RAM A Description (Part 3 of 3) Scanner Base Control | | Scanner Storage MAP | 13-550 | | | FES RAM B Description (Part 1 of 2) RAM B Receive Serial Data Field (SDF) Secondary Control Field (SCF) Parallel Data Field (PDF) | 13-520 | SCB (Part 1 of 2) | 13-551 | | ### TSS in 3725 Data Flow ### Communication Scanner Processor (Part 1 of 4) PURPOSE The communication scanner processor (CSP) is a processor that operates under the control of the scanner microcode loaded from the diskette drive into CSP storage during IPL. The front-end scanner (FES) is an adapter of the CSP. One CSP and one FES is called a "scanner". #### PACKAGING One CSP is packaged on three cards: - Communication scanner processor card 1 (CSP1) - Communication scanner processor card 2 (CSP2) - Communication scanner storage (CSM) #### COMPONENTS The CSP components are shown on the data flow (right). They: - (A) Connect to the IOC bus to receive or transmit data and controls - (B) Execute the instructions of the microcode to transmit and receive data, support the link protocols, translate characters, and control the communication interface - (C) Store the microcode, the transmitted/received data, the line interface parameters, and the diagnostics - (D) Provide registers in local storage for current CSP operation and permanent code in the ROS for starting the microcode IPL - (E) Control the storage and manage (by hardware only) the cycle steal with the FES - (F) Control the CSP interrupts - (G) Provide control storage address compare, and generate a CSP interrupt when the selected address is encountered - (H) Detect and report the CSP errors via the CSP error register - (I) Generate clocking signals to the processor and its associated logic from the basic clock (29.49 MHz) supplied by the adapter clock (ACLK) DATA FLOW #### LOCAL STORAGE The local storage consists of 128 bytes (64 halfwords) of storage addressable by byte or by halfword. It is organized in 16 blocks (or pages) of eight local storage registers (LSRs) each one byte long, used to store the microcode pointers, the control blocks, and the program status words. The local storage registers can be displayed or altered from the operator console using the TSS functions (see page 2-370). #### READ-ONLY STORAGE The read-only storage (ROS) consists of 8K bytes (4K halfwords) of storage addressable by halfwords. It includes all the permanent code needed for microcode IPL and dump, and to perform diagnostics. The ROS can be displayed from the operator console using the TSS functions (see page 2-370). #### CONTROL STORAGE The control storage consists of up to 128K bytes (64K halfwords). It is addressable by halfword with an access time of 200 ns. An error correction code (ECC) mechanism detects and corrects all single-bit errors. The control storage is used to store: - The scanner microcode (about 34K bytes) - The buffers for the transmitted and received data, and the line control blocks and parameters (about 13K bytes) - Tables and service buffers (about 17K bytes) The control storage can be displayed or altered from the operator console using the TSS functions (see page 2-370). ### Communication Scanner Processor (Part 2 of 4) #### CSP EXTERNAL REGISTERS The CSP uses 32 eight-bit external registers located in the main communication scanner components: IOC bus connection, address compare, error reporting, and front-end scanner. The external registers are connected to the CSP via the data in (odd) bus during read operations, and data out (odd) bus during write operations. Their bits are set on or off by the hardware or the microcode. The external registers can be displayed or altered from the operator console using the ISS functions (see page 2-370). | Address<br>(Hex) | Function | Card | |------------------|----------------------------------|------| | 0.0 | IOC bus control 1 | CSP2 | | 01 | IOC bus control 2 | CSP2 | | 02 | IOC bus service | CSP2 | | 03 | CSP error | CSP2 | | 04 | Miscellaneous/ | İ | | | adapter address | CSP2 | | 05 | External interrupt | | | | request/priority | CSP2 | | 06 | (Reserved) | 1 | | 07 | Synchro/configuration | | | | data set | CSP2 | | 08 | Error indication to the | | | | CE indicator card, and | CSP2 | | 09-0F | bad parity generator | CSPZ | | 10 | (Reserved)<br>Extended interrupt | 1 | | 1 10 | request | FES | | 111 | (Reserved) | 1 23 | | 12 | Interrupt request | FES | | 13 | Line interface address | FES | | 1 14 | Data in/out | FES | | 15 | Sync operation command | FES | | 16 | Async operation status | FES | | 17 | FES general command | FES | | 18 | (Reserved) | | | 19 | CSP interrupt request | CSP2 | | .1 A | Current CSP interrupt | CSP2 | | 1 B | Address compare control | CSF1 | | 1 C | Address compare byte 0 | CSP1 | | 1 D | Address compare byte 1 | CSP1 | | 1E | CSP interrupt masks | CSP2 | | 1F | Local storage page reg | CSP1 | | ~ | | | ### Communication Scanner Processor (Part 3 of 4) #### CCU/CSP Register Use The CSP external registers are used as follows: Program-initiated operation (PIO): Register X'00' indicates the PIO operation to the microcode when 'TA select' is on, and controls the pong buffer operation. Register X'02' reflects the status of the IOC bus tags and indicates IOC bus check when parity errors are detected on the data. Register X'04' provides miscellaneous IOC controls. Adapter-initiated operation (AIO): Register X'00' indicates the AIO operation to the microcode when 'cycle steal request' is on. Register X'01' controls the cycle steal sequence on the IOC bus and the ping buffer operation. • Interrupts: Register X'05' controls the interrupts from the CSP to the CCU or MOSS. CCU level 1 or 2 interrupt requests are reported via bytes 0 and 1 of the IOC bus. #### CSP/FES Register Use The CSP external registers are used as follows: Asynchronous actions: Register X'13' specifies the line interface address. Register X'14' transfers the parameters and status in both directions. Register X'15' specifies the type of storage or register to be accessed in the FES (RAM, LIC, or ICC) and starts the read or write operation. Register X'16' gives the status of the FES at the end of the read or write operation, and indicates the errors. Cvcle Stealing: Cycle stealing between the FES and CSP is performed via the CSP data bus. It is controlled by hardware only, no external registers being used in the operation. • Interrupts: Register X'10' and X'12' control the interrupts from the FES on microcode level 2. The interrupt condition is indicated by X'12' bits 0 and 1, the address of the line interface that has initiated the interrupt is in X'12' bits 2 through 7, and the type of interrupt is given by X'10' bits 1 through 3. Reset: Register X'17' is used by the microcode to reset the components of the #### PING/PONG BUFFERS Two half-word registers, called the ping and pong buffers, are alternately connected to the IOC bus in flip/flop mode. They are used for transferring commands, data, and control words between the IOC bus and the CSP. The switching from one buffer to the other is controlled from the IOC logic. Although the ping/pong buffers are physically located in card CSP2, for the microcode they are logically located in the local storage (card CSP1), page 3, registers 0 through 3. #### PROCESSOR CHARACTERISTICS Instruction Time: 476 ns through 1258 ns depending on the type of instruction • Program Levels: The interrupts are raised by the microcode (all levels) or by hardware (levels 0, 1, and 2). Levels 0 through 3 can be masked by the microcode The levels are used as follows: | Level | Function | |---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Error handling and address | | 1<br>2<br>3<br>4<br>5<br>6<br>7 | compare CCU instruction processing FES interrupt processing Queue and command processing (Not used) (Not used) (Not implemented) Timer control and disconnect stop initialization | • Clock: The clock consists of a 29.4912 MHz square wave provided from the redrive card (see Chapter 5). #### HARDSTOP CSP internal errors detected by the CSP hardware cause a CSP hardstop. Two bytes of status information are presented by the CSP either to the CCU control program (NCP) or to the MOSS after the hardstop condition is detected. If the CSP is in 'Connect' mode, the error status is presented to the CCU control program (NCP). If the CSP is in 'Disconnect' mode, the error status is presented to the MOSS. The errors that cause a hardstop are listed under "CSP Internal Errors" on page 13-321. The bit definitions of the two status bytes are given under "Error Status Type Hardstop" on page 13-351. Flow diagrams are on pages 13-330 and 13-340 for reporting errors to CCU and MNSS A hardstop condition is handled by the CSP hardware as follows: 1. A permanent cycle steal request is forced internally to the CSP processor. No cycle steal operation takes place. However, since cycle steal has the highest priority with CSP storage, this causes the CSP microcode processing to stop, but keeps the CSP clocks running. 2. - a. A level 1 interrupt request is presented to the CCU control program (NCP) if the CSP is in 'Connect' mode. - b. A level 4 interrupt request is presented to the MOSS processor control program if the CSP is in 'Disconnect' mode. ### Communication Scanner Processor (Part 4 of 4) #### 3. - a. The CCU control program (NCP) responds to its level 1 interrupt request by sending a 'Get Error Status' command. The CSP then sends the two bytes of 'error status type hardstop' if the CSP clocks are not stopped by the hardstop condition. - b. The MOSS control program responds to its level 4 interrupt request by sending a 'Get Command Completion' command. The CSP then sends the two bytes of 'MOSS command completion' (defined on page 13-352) if the CSP clocks are not stopped by the hardstop condition. Then the MOSS control program sends a 'Get Error Status' command to which the CSP responds with the two bytes of 'error status type hardstop'. The error status type hardstop does not transit through the ping/pong buffers, but is directly presented on the IOC bus data bytes. A BER type 11, ID95, is generated, and can be displayed. The hardstop is reset from the CCU or the MOSS via a programmed reset command or a general reset. #### SCANNER STATE The state of a scanner is shown on the console display. Once the scanner has been selected by the operator, its state appears in the 'm' field of the machine status area on the screen. (Refer to the 3725 Operating Guide for MSA description.) The state may be: - Inoperative - Initialized - Connected - Disconnected (stop or go) - Reset #### Inoperative The scanner is inoperative when it is not in any other state. #### <u>Initialized</u> The scanner is initialized when the CSP is loaded with the microcode and the FES storage is initialized to all zeros. There is no operation with the control program. #### Connected The scanner is connected when it runs under the control of the control program. Errors on CCU I/O instructions are reported to the control program, and errors on MOSS I/O instructions to the MOSS. #### Disconnected The scanner is disconnected when it does not run under the control of the control program but under the control of the MOSS microcode. Only MOSS I/O instructions are executed. Any instructions from the CCU are not answered. When disconnected from the control program, the scanner may be: - Running (disconnected-go): The scanner can be in this state while being IPLed, dumped, or debugged using the TSS services. - Stopped (disconnected-stop): The microcode continues to react to the MOSS instructions. The scanner can be in this state while being debugged using the TSS services. Any errors are reported to the MOSS. The scanner may be disconnected by: - The operator when entering a service command (stop or address compare with the stop option selected, for example) - The microcode when certain errors are detected (a CCU interrupt level 1 is requested with the disconnect indication) #### Reset The scanner may be reset by a general reset which resets all the scanners, or by a programmed reset which resets one specific scanner. The operator can reset a specific scanner from the console using the TSS services. #### 1. General Reset: When the CCU activates the reset tag of the IOC bus, during a general IPL or at power-on, every scanner: - a. Forces a CSP interrupt level 0. - b. Resets the external registers X'03' (CSP error) and X'08' (error indicators/bad parity generator). - c. Disables the IOC bus and resets the FES by setting on 'reset adapter. The LICs and ICCs are reset at the same time. - d. Starts microcode execution at level 0 address 0. The first task of the microcode is to initialize the CSP external registers. #### 2. Programmed Reset: The control program can reset one scanner by sending a write command in the PIO mode with operation code equal 'Programmed Reset' and the scanner address. When this command is received, the selected scanner: - a. Disables the hardstop (X'04' bit 3 on). - b. Restarts the microcode operation at level 0 address 0. - c. Resets the interrupt requests to the MOSS and CCU (X'05' bits 0 and 2 on). The connected FES is stopped (FES status: freeze) but the storages of the CSP and FES are not reset: the CSP storage can be dumped. #### SCANNER COMMANDS The following commands may be used from the operator console to modify the scanner state. | Current<br>State | Possible<br>Scanner<br>Commands | Resulting<br>State | |-------------------------------|-----------------------------------------|-----------------------------------------------------------------| | Connected | Stop<br>Reset<br>Dump<br>IML | Disconnected/stop<br>Reset<br>Reset<br>Initialized | | Discon-<br>nected/go | Stop<br>Reset<br>Dump<br>IML | Disconnected/stop<br>Reset<br>Reset<br>Initialized | | Discon-<br>nected/stop | Start<br>Reset<br>Dump<br>IML | Disconnected/go<br>Reset<br>Reset<br>Initialized | | Reset<br>(or Unknown<br>mode) | Reset<br>Dump<br>IML | Reset<br>Reset<br>Initialized | | Initialized | Stop<br>Connect<br>Reset<br>Dump<br>IML | Disconnected/stop<br>Connected<br>Reset<br>Reset<br>Initialized | | Inoperative | Reset<br>Dump<br>IML | Reset<br>Reset<br>Initialized | ### Front-End Scanner (Part 1 of 2) #### PURPOSE The front-end scanner (FES) is a scanning circuit that supports, under the control of the CSP, a wide range of protocols and line interfaces. The FES is an adapter of the CSP. #### THROUGHPUT The FES maximum throughput varies from 256 kbps (for one line attached), to 307.2 kbps (for 32 lines at 9600 bps distributed over eight LICs). The throughput is spread over the LICs up to the last one installed on the LAB; if only one LIC is installed, all the throughput is devoted to this LIC (see also "LIC Weight" on page 1-051). The FES uses the 'LIC present' wire to scan up to the last LIC even if the intermediate LICs are not plugged. In addition, the 'wide-band' wire used with high-speed lines attributes all the scanning throughput to one line on the LIC. DATA FLOW #### PACKAGING One FES is packaged on one card. #### COMPONENTS The FES components are shown on the data flow and have the following functions: - (A) Control the FES timing, the exchange with the CSP, and the RAM operation - (B) Control the transfer of characters between the front end and the CSP - (C) Handle the data halfwords coming from or going to the control storage - (D) Provide cycle steal control for the CSP - (E) Interrupt the CSP on level 2 for buffer and data management, and for error reporting - (F) Serialize/deserialize the bits transmitted to or received from the LICs - (G) Provide line services related to link protocol and modem control #### **FUNCTIONS** The FES functions are organized in relation to the three main components as follows: #### Scheduler #### The scheduler: - Communicates with the CSP through the external registers (asynchronous path) - Send general commands to the FES using X'17' - Read interrupt information using X'10' and X'12' - Access the RAMs and LIC/ICC registers using X'13', X'14', X'15', and X'16' - Generates the FES timing - Scans the lines on two levels, character service and bit service, depending on the processing speed (see also "Scanning Operation" on page 13-261). - Controls the FES RAMs #### Scanner Base Layer The scanner base layer: - Transfers characters to and from the control storage in cycle steal - Reports line status and fetches transmission parameters using cycle steals - Reports line status and errors by interrupting the microcode on level 2 - Manages timers #### Front-End Layer The front-end layer: - Serializes received bits into characters and deserializes characters to be transmitted into bits (bit service) - Supports link protocols and line interfaces (line service) #### STORAGES The FES includes three random access storages (RAMs): - RAM A is used for character service - RAM B is used for bit service - RAM C is used for line service In each RAM, four halfwords are assigned to each line interface (receive and transmit), this gives a total of 4x64 = 256 halfwords per RAM. The FES storages can be displayed or altered from the operator console using the TSS Functions (see page 2-370). #### RESET The FES can be reset from the CSP by: - General reset - Programmed reset #### General Reset The 'reset adapter' signal is activated for the CSP/FES at CSP power-on reset or, in normal operation, by the microcode. This signal: - 1. Resets the FES latches. - Disables the lines between the CSP and the FES. - Resets the FES storages: all bits are set to zero and the correct parities are written. - Stops all scanning (the FES is in the freeze state). The LIC and ICC registers are reset at the same time. At the end of the general reset, X'17' shows: - Bit 1 off (storage reset complete), unless an error has been detected - Bit 2 on (freeze state) - Bit 4 on if an error has been detected during storage reset #### Programmed Reset 3725/3726 Maintenance Information Manual The scanner microcode can reset the FES using the FES general command register (X'17'). X'17' Bit 0: This bit, when on, resets the FES latches and disables the CSP/FES lines. The FES storages are not reset and the FES is not in the freeze state at the end of the process. 13-021 • X'17' Bit 1: This bit, when on, resets the FES storages when bit 0 is off. At the end of the process, bit 1 is reset by hardware, except if an error has been detected (bit 4 is on), and the FES is not automatically in the freeze state. • X'17' Bit 2: This bit, when on, sets the FES in freeze state when bits 0 and 1 are off. All scanning is stopped at the end of the current line operation. The microcode must reset bit 2 to restart the scanning. ### Line Interface Card (Part 1 of 2) #### **PURPOSE** The line interface card (LIC) attaches up to four communication interface cables to the controller. The number of lines connected to a LIC depends on the line throughput. For information about: - LIC types and characteristics, see Chapter 1 - LIC interface physical description, see Chapter 4 #### PACKAGING One LIC is packaged on one card. #### COMPONENTS The LIC components are shown on the data flow. They: - (A) Interface the DCEs and direct attached terminals. - (B) Transmit to and receive from the FES the data, bit-by-bit, over the data/bit service bus. - (C) Provide the CSP with the line status and characteristics via registers (four 6-bit registers per connected line). - (D) Receive the addresses and commands from the FES and decode them. - (E) Check the bit parities and activate 'LIC Ack' if the parity is correct. The absence of 'LIC Ack' is reported by the FES to the CSP which then disables the failing line. - (F) Reset the line interfaces when 'general reset' is on. DATA FLOW #### LIC REGISTERS Each line of the LIC is provided with four 6-bit registers numbered '00' through '11'. They are used to give information about the hardware configuration to the microcode and the FES logic (see page 13-540 for a bit-by-bit description). The LIC registers can be displayed or altered from the operator console using the TSS Functions (see page 2-370). The microcode can read and/or write the LIC registers via the FES front end and the LIC/ICC register bus. #### Register '00' This register contains the modem-in status. It is read-only. #### Register '01' This register contains the modem-out status. It can be read or written and is also used for error detection. Bit 0, when off, sets the line in wrap mode: transmit is connected to receive. This function is used for tests and diagnostics, and is accessible from the operator console. #### Register '10' This register provides information about the LIC position within the LAB and the cable attachment types. It is read-only. #### Register '11' This register provides information about the card identifiers and the clock selection. It can be read and written, and is used to reset one specific line on the LIC. ### Line Interface Card (Part 2 of 2) #### RESET The LIC or one connected line can be reset from the CSP via the FES by: - Activating the 'general reset' line - Using LIC register '11' (individual line reset) #### General Reset 'General reset' is activated automatically, from the FES at CSP power-on (power-on reset). In normal operation, 'general reset' may be activated by the CSP microcode. This signal resets all the LICs attached to the FES: all the lines are set to 0, but 'transmitted data' is set on except for LIC4, where this bit is also set off. #### Line Reset The setting on by the microcode of register '11' bit 0 for one specific line resets the line. Register 01 is forced to zero and 'transmitted data' is set on except for LIC4, where this bit is also set off. The three other lines are not reset. #### Line Disabled/No-Operation With NCP, the 'disable' command resets one specific line. The line is marked as disabled in the NCP tables. With EP, the 'disable' command stops the current line operation, but the next data transfer (transmit or receive) is accepted, provided that the line is not faulty. #### COMMUNICATION INTERFACE For communication interface details, refer to "Communication Interfaces" starting on page 4-130. 3725/3726 Maintenance Information Manual 13-031 ### Internal Clock Card #### **PURPOSE** The internal clock card (ICC) feature supplies clocking to the lines interfacing: - DTE clocking (transmission speeds up to 1200 bps). For these transmission speeds, jumpering on the board is not used. - Direct-attached terminals (transmission speeds from 2400 bps through 56 kbps). For these transmission speeds, jumpering, on the board is mandatory (see jumpering, that follows). An ICC can supply up to four LICs (16 lines). Two ICCs are provided per feature. #### **PACKAGING** One ICC is packaged on one card. It can be installed on the customer's site. 2400 bps through 56 kbps clock signals are distributed to LICs through jumpers. #### JUMPERING (FOR DIRECT-ATTACHED TERMINALS) For distributing the clock at speeds from 2400 bps through 56 kbps, jumpers are needed on the board. They are set at 9600 bps at manufacture and can be adjusted at installation time (see page 4-270 for details). Because only one connection is set between the ICC and one LIC, all the terminals directly attached to a LIC must have the same transmission speed. DATA FLOW #### COMPONENTS The ICC components are shown on the data flow. They: - (A) Provide the clock to the transmit interfaces for DTE clocking or low speed direct-attached terminals (50 bps through 1200 bps) - (B) Retrieve the receive clock for DTE clocking (up to 16 interfaces) by indicating to the LIC when to sample the received bit (50 bps through 1200 bps) - (C) Generate the clock for the medium and high speed direct-attached terminals (2400 bps through 56 kbps) - (D) Store the line addresses and speed information for DTE clocking. The ICC register can be written and read from the CSP. #### REGISTER (FOR MODEMS WITHOUT CLOCKS) The ICC has a 5-bit register that allows the CSP microcode to select clock speeds from 50 bps to 1200 bps for unclocked modems. The register is loaded at microcode IPL from the CSP via the FES and the LIC/ICC register bus by a write operation. For tests and diagnostics, the register contents can be read from the CSP (see page 13-541 for transmission speed coding). The ICC register can be displayed or altered from the operator console using the TSS Functions (see page 2-370). #### RESET The ICC latches and register are reset from the CSP via the FES when 'general reset' is activated. ## Scanner Microcode Organization (Part 1 of 2) **FUNCTIONS** The main functions of the scanner microcode are to: - Manage the data buffers in the control storage for the transmitted and received data - Support the link protocols - Control the line interfaces - Provide service facilities under the control of the NCP/EP or the MOSS GENERAL DATA FLOW (See also page 13-011) ### Scanner Microcode Organization (Part 2 of 2) #### LINE OPERATING MODES The microcode operates the lines in one of the following modes: - Normal mode - Character mode - Burst mode - Service mode The operating mode is selected on a line-by-line basis and the scanner may run all three modes at the same time. #### Normal Mode The microcode normally uses this mode to transfer data using messages (several characters) in a burst. The supported link protocols are: #### SDLC: Half-duplex or duplex CRC management Zero-bit insertion and deletion Flag abort and idle detection NRZI encoding and decoding #### BSC: Half-duplex EBCDIC (NCP/EP) ASCII (NCP/EP) EBCDIC transparency (NCP/EP) ASCII-7 transparency (EP) Control character recognition CRC management VRC/LRC management (ASCII) Synchronization character insertion and deletion Timeout on continuous synchronization #### X.21: Leased lines Switched lines #### Autocall: NCP/EP Automatic call origination #### Character Mode This mode is similar to the operating mode of the communication scanner type 2 of the 3705 which transfers data character by character. The supported link protocols are: #### BSC: No control character recognition No CRC management No synchronization character insertion No timeout on continuous synchronization #### Start-stop: Start bit insertion and deletion Five through eight information bits Insertion of one or two stop bits #### Burst Mode This mode supports start-stop protocol only. It is similar to character mode, except that the characters are exchanged by bursts of up to four characters between the scanner and the CCU. The detection of the ending character is performed by the scanner microcode. #### Service Mode In service mode, the scanner executes the commands sent from the MOSS. The scanner may be connected or disconnected. #### MICROCODE LEVELS The microcode operates on five levels numbered 0, 1, 2, 3, and 7 (levels 4, 5, and 6 are not used). #### Level 0 This level is used for error reporting and for address compare. When errors are detected, the 'CCU level 1 interrupt request' bit is activated in external register X'05' and a CCU level 1 interrupt is requested via the IOC bus (see also "Reporting Errors to the CCU" on page 13-330). #### Level 1 This level handles the CCU and MOSS I/O instructions received from the IOC bus. The router transmits the following information to the processing functions: - CCU and MOSS I/O instructions received via the 'TA select' tag - AIO operations initiated via the cycle steal grant tag The output PIO and MIO commands are transmitted after checking to level 3 via the command queue. The input PIO and MIO are handled on level 1. CCU cycle steal operations are handled on level 1, and then resume level 3 via the cycle steal stack. #### Level 2 This level handles FES interrupts received via register X'12'. The address of the line interface that requested the interrupt is given in register X'12'. Interrupts are requested from the FES for: - End of receive or transmit operations - Microcode request - Time out - Modem-in change - Overrun or underrun condition - Error After interrupt level 2 processing, a command request is loaded into the command queue to resume level 3 processing. #### Level 3 This level: - Manages the command queues and the cycle steal stack. - Executes the control program commands. Commands for the line interfaces are transmitted to the FES asynchronously via registers X'13', X'14', and X'15'. - Executes the MOSS commands. Level 3 interacts with the IOC bus via registers X'01' for channel requests and X'05' for interrupt requests. The asynchronous operations are mainly: - Set mode operations for initialization of the line interfaces and FES functions - Commands for receive, transmit, and reset operations - Modem management operations - Timer management operations #### Level 7 This level handles the timer routines, initializes the disconnected stop status, and manages trace transfer (SII). ### Microcode Interaction with Control Program (Part 1 of 5) The scanner microcode operates with the CCU control program (in normal mode or character mode) using: - Reserved areas in the CCU main storage - Reserved areas in the scanner storage - Instructions (IOH or IOHI) to move control information between the CCU and the scanner - Commands (specified in register R1 of the associated IOH/IOHI instruction) to start a line, or start a line with initialization PIO is used to transfer commands to the line interfaces (4 bytes) and to get the line identification and error status (2 bytes). AIO is used to transfer data, parameters, and status between the scanner and CCU storages in cycle steal mode. The scanner interrupts the control program on level 2 for normal operation, and on level 1 for error reporting. #### RESERVED CCU STORAGE AREAS In the CCU main storage, three types of area are reserved for communication with the scanners: - Parameter/status areas - Line vector table - Data buffers #### Parameter/Status Area (PSA) For each line interface (transmit or receive), the control program reserves one parameter/status area. A duplex lines has two PSAs, a half-duplex line one PSA. The scanner accesses the PSA in cycle steal. The PSA is divided into two areas: - The parameter area (16 bytes, 4 words), used to transfer control parameters from the CCU to the scanner - 2. The status area (12 bytes, 3 words), used to transfer the command status from the scanner to the CCU The 28 bytes (7 words) making up the PSA must be contiguous, but may be anywhere in main storage. More than one PSA may be prepared for each line interface to allow quick network reconfiguration. #### <u>Line Vector Table (LNVT)</u> The line vector table consists of 512 locations, two for each of the 256 lines in the controller. There are two entries per line: one for the transmit interface (even address), another one for the receive interface (odd address). For a half-duplex line, the first LNVI entry points to the unique PSA that is used for both the transmit and receive interfaces. The second entry is not used (except during wrap processing). The starting address of the LNVT is set by default to X'880'. The scanner calculates the LNVT address of its lines. If necessary, the LNVT starting address may be changed using a set line vector table high/low instruction. #### LNVT Default Addresses | LAB<br>Position | Line<br>Address | Address (Hex) | |-----------------|--------------------|----------------------| | 1 | 000-015<br>016-031 | 880-8FC<br>900-97C | | 2 | 032-047<br>048-063 | 980-9FC<br>A00-A7C | | 3 | 064-079<br>080-095 | A80-AFC<br>B00-B7C | | 4 | 096-111<br>112-127 | B80-BFC<br>C00-C7C | | 5 | 128-143<br>144-159 | C80-CFC<br>D00-D7C | | 6 | 160-175<br>176-191 | D80-DFC<br>E00-E7C | | 7 | 192-207<br>208-223 | E80-EFC<br>F00-F7C | | 8 | 224-239<br>240-255 | F80-FFC<br>1000-107C | The 32 words preceding the LNVT (addresses X'800' through X'880') are used for the trace LNVT during scanner interface trace. ### Microcode with Control Program (Part 2 of 5) #### Data Buffers These are areas reserved for the temporary storage of data and other information in transit through the controller. They are accessed by the scanner in cycle steal mode. The address of the buffers to be used by the scanner is part of the parameter area of the PSA. The format of the buffers depends on the control program (NCP or EP). Buffer Format (No prefix-offset for EP) | Byte | Contents | |----------------------|----------------------------------------------------------------------------------------------------| | 0-3<br>4-5<br>6<br>7 | Prefix: Address of the next buffer in the chain (not used) Offset value in bytes Buffer byte count | | | Offset | | Up to 256 | Data<br>(varies with control program) | For the first buffer in a chain, the offset and byte count are provided by the PSA. For the other buffers: - In transmit operation: the link pointer, offset and byte count are taken from the buffer prefix. - In receive operation: the link pointer is taken for the buffer prefix, the offset is zero, and the byte count is provided to the scanner by the Set Mode information. RESERVED SCANNER STORAGE AREAS #### Storage MAP See page 13-550. #### Scanner Control Block See pages 13-551 and 13-552. #### line Control Block See page 13-553. #### Interface Control/Parameter Status Area See page 13-554. #### Line Interface Buffer See page 13-555. #### Parameter/Status Area The PSAs of the CCU storage are duplicated in the scanner control storage. The parameters related to the line interface (parameter area) are transferred from the CCU to the scanner with the command; the status of the line after execution of the command (status area) is transferred from the scanner to the CCU. All transfers are made in cycle steal. #### **CCU INSTRUCTIONS** The following CCU instructions are used to move control information between the CCU and the scanner: - Start line initial (output initialization of interface) - Start line (CCU output instruction) - Get error status (CCU level 1 input instruction - Get line identification (CCU level 2 input instruction) - Set line vector table high/low (relocation of the line vector table) The CCU I/O instructions may be IOH or IOHI. In the following descriptions, the output instructions are IOH and the input instructions are IOHI. #### IOH Format | 0 | R2 | | 0 | R1 | | 10 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | | |---|----|---|---|----|---|----|---|---|---|---|---|---|----|---| | 0 | 1 | 3 | 4 | 5 | 7 | 8 | | | | | | | 15 | 5 | This instruction transfers the contents of the register specified by RI to the communication scanner, or places information coming from the communication scanner into the register specified by RI. The scanner, the scanner command or register, and the direction of data movement are all specified by the contents of R2. For the instruction to execute correctly, R2 must be loaded as follows: #### R2 Contents | 0 | Line Group<br>0010/0100 | LAB<br>Address | | C\M | 0 | N/E | I/0 | 2nd halfword | |---|-------------------------|----------------|------|-----|----|-----|-----|--------------| | n | 1 4 | 5 7 | 8 11 | 12 | 13 | 14 | 15 | | C/M = CCU/MOSS bit: 0 = initiated by CCU, 1 = initiated by MOSS N/E: 0 = normal mode, 1 = character mode or burst mode I/O = input/output bit: 0 = output, 1 = input Refer to Chapter 11 for IOH operation and address/command format. ### Microcode Interaction with Control Program (Part 3 of 5) #### **IOHI** Format | 0 | Line Group<br>0010/0100 | LAB<br>Address | Operation<br>Type | C/M | 0 | N/E | I/0 | 2nd halfword | |---|-------------------------|----------------|-------------------|-----|----|-----|-----|--------------| | 0 | 1 4 | 5 7 | 8 11 | 12 | 13 | 14 | 15 | | C/M = CCU/MOSS Bit: 0 = initiated by CCU, 1 = initiated by MOSS N/E: 0 = normal mode, 1 = character mode or burst mode I/O = input/output bit: 0 = output, 1 = input Refer to Chapter 11 for IOHI operation and address/command format. At TA time, this instruction transfers the contents of the register. specified by R to the scanner, or places information coming from the scanner into the register specified by R. The scanner, the scanner command or register, and the direction of data movement are all specified by the contents of the second halfword. #### R2 and R Contents The IOH (R2 contents), IOHI (R contents) on the IOC bus are as follows: | | I | )B0 | I | )B1 | | |-------------------------------------------------------------------------------------|----------------------------------------------|------------------------------|----------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------| | | 123 | 4567 | 123 | 567 | Comments | | CSP | 0 | 0 | cccc | | Format | | | | | 0000<br>0001<br>0010 | 00 | Start line<br>Start line<br>initial<br>Set LNVT | | | | | 0011 | 00 | high<br>Set LNVT<br>low | | | | | | .0 | NCP cmd<br>MOSS cmd<br>n/a<br>Normal<br>mode | | | | | | | Character<br>mode<br>Write<br>Read | | CSP/1st<br>CSP/2nd | | | | | Any LAB<br>type<br>LAB type B | | CSP-1<br>CSP-1<br>CSP-3<br>CSP-3<br>CSP-5<br>CSP-6 | 01<br>01<br>01<br>01<br>01 | .000<br>.001<br>.001<br>.010 | | | C2LB 3725-2<br>CLAB1 3725<br>C2LB2 3725-2<br>CLAB2 3725<br>LAB-3 3725<br>LAB-3 3725<br>Model 1 or 2 | | CSP-7<br>CSP-8<br>CSP-9<br>CSP-10<br>CSP-11<br>CSP-12<br>CSP-13<br>CSP-14<br>CSP-15 | 01<br>10<br>01<br>10<br>01<br>10<br>01<br>10 | | | | LAB-4 3726<br>LAB-4 3726<br>LAB-5 3726<br>LAB-5 3726<br>LAB-6 3726<br>LAB-6 3726<br>LAB-7 3726<br>LAB-7 3726<br>LAB-8 3726<br>LAB-8 3726 | Note: CSP-2 and CSP-4 do not exist. #### Start Line Initial This instruction is used the first time a line is addressed from the control program. The contents of R1 provides the scanner with the line interface address. The scanner calculates the related LNVT entry, then cycle steals the PSA address of the line interface (see also "Instruction Operation" on page 13-230). The PSA address is saved in the ICB for subsequent start line instructions. The start line initial instruction is issued after IPL and each time a PSA is changed for a line. #### R1 or DB0/DB1 at TD Time | Bit | Function | |----------------------|------------------------------------------------------------| | 0-7<br>8-10<br>11-15 | High level command code<br>0 0 0<br>Line interface address | Bits 0 through 7: Form the command code (see "Commands" on page 13-124). Bits 11 through 15: Form the line interface address in the LAB: 00 (X'00') through 64 (X'3F'). Bit 15 is off for a transmit interface, on for a receive interface. For a half-duplex line, bit 15 is always off. #### R2 or DB0/DB1 at TA Time | Bit | Function | |----------------------------------------|---------------------------------------------------------------------------------| | 0<br>1-4<br>5-7<br>8-11<br>12-13<br>14 | O Line group LAB address O O O 1 (operation type) O O Character mode O (output) | Bits 1 through 4: Select the first or second group of 16 lines in a LAB. 0010 : First group 0100 : Second group In a LAB type B, this division corresponds to the two scanners. #### Bits 5 through 7: Select the LAB: | 000 | : | CLAB1 | | 100 | : | LAB | pos | | |-----|---|---------|---|-----|---|-----|-----|---| | 001 | : | CLAB2 | | 101 | : | LAB | pos | 6 | | 010 | : | LAB pos | 3 | 110 | : | LAB | pos | 7 | | 011 | : | LAB pos | 4 | 111 | : | LAB | 005 | ٤ | Bits 8 through 11: Define the type of operation performed with the line. $\underline{\text{Bit } 14:}$ Specifies the line operating mode: 0 : Normal mode 1 : Character mode or burst mode # Microcode Interaction with Control Program (Part 4 of 5) #### Get Error Status This instruction is issued to the scanner that requested a CCU interrupt level 1. The scanner responds with an error status which is loaded into register R. Register R contains the error status (see "Error Status Description" on page 13-350). #### Immediate Field | Bit | Function | |--------------------------------------|----------| | 0<br>1-4<br>5-7<br>8-1<br>12-1<br>15 | | Bits 1 through 11: (Same as R2 for start line initial). ### Start Line This instruction is used to start a line operation when the PSA address is already known by the scanner. The scanner uses the line interface address to locate the PSA address following the ICB, cycle steals the PSA contents from the CCU storage, then executes the command (see also "Instruction Operation" on page 13-230). #### R1 or DBO/DB1 at TD Time | Bit | Function | |----------|-------------------------------------------------| | <br>8-10 | Command code<br>0 0 0<br>Line interface address | Bits 0 through 15: (same as in R1 for start line initial). ### R2 or DBO/DB1 at TD Time | Bit | Function | |----------------------------------------------|-----------------------------------------------------------------------------------------------| | 0<br>1-4<br>5-7<br>8-11<br>12-13<br>14<br>15 | 0 Line group LAB address 0 0 0 0 (operation type) 0 0 Character mode or burst mode 0 (output) | Bits 1 through 11 and 14: (Same as in R2 for start line initial). #### Get Line Identification This instruction is issued to all the scanners when a CCU level 2 interrupt has been requested for servicing one line interface. At the end of a command execution on a line interface, the scanner transfers the status zone related to this line interface into the CCU storage in cycle steal mode, and requests a CCU interrupt level 2. The CCU sends a 'get line identification' to all the scanners (see also "Instruction Operation" on page 13-230). The interrupt priority mechanism of the scanner ensures that the instruction is accepted by the scanner with the most urgent request. The scanner transfers the address of the PSA related to the line interface that raised the interrupt, then the CCU reads the status for the line in the PSA. Register R contains the LNVT entry address of the line interface that caused the interrupt. ### Immediate Field | Bit | Function | | | |----------------------------------|------------------------------------------------------------------------------------|--|--| | 0<br>1-4<br>5-7<br>8-11<br>12-14 | 0<br>0 1 1 0<br>0 0 0 (All LABs)<br>0 0 0 0 (operation type)<br>0 0 0<br>1 (input) | | | # Set LNVT High/Low This instruction is used to provide a scanner with the LNVT address for its lines. By default, the LNVT starting address is X'880'. 'Set line vector table high' modifies byte X of the LNVT address. #### R1 (Set LNVT High) | Bit | Function | |-----------------|---------------------| | <br>0-7<br>8-15 | All zeros<br>Byte X | #### R2 (Set LNVT High) | Bit | Function | |----------------------------------|----------| | 0<br>1-4<br>5-7<br>8-11<br>12-14 | | <u>Bits 1 through 7:</u> (Same as R2 for start line initial). 'Set line vector table low' modifies bytes 0 and 1 of the LNVT address. #### R1 (Set LNVT Low) | Bit | Function | |------|----------| | 0-7 | Byte 0 | | 8-15 | Byte 1 | #### R2 (Set LNVT Low) | Bit | Function | |----------------------------------|----------| | 0<br>1-4<br>5-7<br>8-11<br>12-14 | | Bits 1 through 11: (Same as R2 for start line initial). # Microcode Interaction with Control Program (Part 5 of 5) #### COMMANDS Commands are used by the start line and start line initial instructions. The command code is given by bits 0 through 7 of register R1 of the IOH instruction. All commands use the PSA. Some commands need a buffer in addition. Once a scanner has received a command from the control program, the command remains outstanding until the scanner ends the command execution and requests a CCU interrupt level 2. The 'Halt' and 'Halt Immediate' commands may be issued at any time, even if another command is outstanding. The commands are organized in the following subsets: ### Common Commands Common commands can be issued by the NCP or the EP in normal or character mode. Instructions issued in character mode have the character mode bit (bit 14 of the second halfword) set to 1 in the instruction. | Command | Code<br>(Hex) | |--------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------| | Set Mode Enable Disable Monitor Incoming Call Dial (normal mode only) Change Wrap Raise DTR Flush Data Reset-D Reset-N Halt Halt Immediate | 012<br>023<br>045<br>067<br>089<br>080<br>080<br>081 | ### NCP Commands NCP commands can be issued by the NCP on SDLC, BSC, or X.21 lines working in normal mode. | Command | (Hex) | |-------------------------------------------------------------------------------------------------------------------------|----------------------------------| | SDLC Transmit Control SDLC Transmit Data SDLC Transmit Continue SDLC Receive Monitor SDLC Receive SDLC Receive Continue | 10<br>11<br>1D<br>12<br>13<br>14 | | X.21 Call Request | 15 | | X.21 Monitor Incoming Call | 16 | | X.21 Clear Request | 17 | | NCP BSC Control | 18 | | NCP BSC Transmit | 19 | | NCP BSC Transmit Continue | 1A | | NCP BSC Receive | 1B | | NCP BSC Receive Continue | 1C | # EP Commands EP commands can be issued by the EP on BSC lines operating in normal mode. | Command | Code<br>(Hex) | |-------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------| | EP BSC Transmit Initial EP BSC Transmit SYN EP BSC Transmit Data EP BSC Poll EP BSC Receive EP BSC Receive Continue EP BSC Prepare EP BSC Monitor for Phase | 20<br>21<br>22<br>23<br>24<br>25<br>26<br>27 | # Character Mode Command Character mode commands can be issued by the NCP or EP on BSC or start-stop lines (both working in character mode). | | Command | Code<br>(Hex) | |-------|---------|---------------| | Write | ICM | 40 | # Burst Mode Command Burst mode commands can be issued by the NCP for EP on start-stop lines. | Command | Code<br>(Hex) | |---------------------|---------------| | Start-Stop Transfer | 41 | #### Miscellaneous Commands These commands are used for all protocols line tracing or modem testing. Commands F4 and F5 are issued by NCP when a scanner time-out occurs. F4 issues a BER 11 ID B1, and F5 attempts a line recovery and issues a BER 11 ID A4. With a modem testing command (2B), the microcode can request the status of local or remote 386x modems, or their attached lines. For more description, refer to the 386x documentation. | Command | Code<br>(Hex) | |---------------------------------------------------------------------|----------------------------------------| | 386X Modem Test<br>Trace<br>Stop Trace<br>Wrap<br>Line Status<br>F4 | 2B<br>2C<br>2D<br>2E<br>30<br>F4<br>F5 | # Microcode Interaction with FES (Part 1 of 2) The scanner microcode operates with the FES hardware using: - Reserved areas in the control storage - FES storages (RAM A, RAM B, and RAM C) - Commands The asynchronous path through the CSP external registers is used for transferring commands, initializing the lines, and managing the modems and timers. Cycle stealing is used for the transmission of data, parameters, and status information between the control storage and the FES storages. The FES interrupts the microcode on level 2 in normal operation (for example, end of message), and for error reporting. RESERVED SCANNER STORAGE AREAS #### FES Parameter/Status See page 13-554. # Line Interface Buffers See page 13-555. ### FES STORAGES See page 13-510 for a bit-by-bit description of the fields. ### RAM A RAM A is devoted to the character service function of the scanner base. Four halfwords are assigned to each line interface (receive and transmit). #### Receive: | Ны | Byte 0<br>(Even address) | Byte 1<br>(Odd address) | |----|---------------------------------|-------------------------| | 0 | New PDF | SCF | | 1 | 01d PDF | Interrupt request | | 2 | Control stor | age addressing | | 3 | Scanner base cntl<br>Parameters | . Timer | Transmit: | Нω | Byte 0<br>(Even address) | Byte 1<br>(Odd address) | |----|--------------------------|-------------------------| | 0 | Timer | l scf | | 1 | Next PDF | Interrupt request | | 2 | Control sto | rage addressing | | 3 | Scanner base c | ontrol (parameters) | Parallel Data Field (PDF): On the receive line interface, the old PDF and the new PDF contain the next two characters to be loaded into the control storage. On the transmit line interface, the next PDF contains the last character received from the control storage. Secondary Control Field (SCF): The SCF in RAM A is a duplication of the SCF in RAM B. It is used by the character service function to know the status of the bit service function after character deserialization and serialization. The SCF gives the second byte of the status transferred to the CSP at burst end (the first byte is given by the scanner base control). ### • Interrupt Request: This field reports the interrupt or error conditions that occurred during data reception or transmission. The field contents are transferred to register X'10' to indicate the cause of the interrupt. Control Storage Addressing: This field contains the address of the line interface buffers in the control storage. It is used during cycle steal transfers between the FES and the CSP. Scanner Base Control: This field contains the parameters provided by the microcode to the scanner base layer for processing the burst according to the link protocol. Some parameters of the scanner base control are duplicated in the PCF (RAM B). At burst end, the scanner base control gives the first byte of the status to be transferred to the CSP (the second byte is given by the SCF). Timer: The timer fields are used by the BSC protocol: - On the receive interfaces, to check that two SYN characters are separated by less than three seconds - On the transmit interfaces, to insert a SYN character every second in the transmitted data - The timer fields can also be used by the microcode to generate timeouts. #### RAM B RAM B is devoted to the bit service function of the front-end layer. Four halfwords (Hw) are assigned to each line interface (receive and transmit). Receive: | Ны | Byte 0<br>(Even address) | | Byte 1 (Odd address) | |----|--------------------------|---|----------------------| | 0 | SDF | ı | SCF | | 1 | PDF | ı | PCF | | 2 | Spare | ı | Spare | | 3 | SYN 2 | 1 | SYN 1 | Transmit: | Нω | Byte 0<br>(Even address) | | Byte 1<br>(Odd address) | |----|--------------------------|---|-------------------------| | 0 | SDF | I | SCF | | 1 | PDF | I | PCF | | 2 | DLE | ١ | Spare | | 3 | SYN | ı | Spare | • Serial Data Field (SDF): On the receive line interface, the SDF is used to deserialize the bits received from the line to form a character. On the transmit line interface, the SDF is used to serialize the character into bits for transmission over the line. The work of the SDF is controlled by the SCF. Parallel Data Field (PDF): On the receive line interface, the PDF contains the last character deserialized from the SDF. On the transmit interface, the next character to be serialized is in the SDF. Secondary Control Field (SCF): This field is used as a working zone to control the character serialization and deserialization in the SDF. At burst end, it gives the status of the bit service function. Primary Control Field (PCF): The PCF is used as a communication zone between RAM A and RAM B, and duplicates some parameters of the scanner base control field. On the receive line interface, the PCF contains the parameters to be used for deserialization. On the transmit line interface, the PCF contains the parameters to be used for serialization. Synchronization: These fields contain the SYN character(s) to be used during data transmission in BSC. On the receive line interface, the SYN character is used as a reference for detection of the SYN character received from the line. Two SYN characters are needed in BSC protocol, one in BSC-like protocols (usually non-standard, and non-IBM BSC protocols). On the transmit line interface, the SYN character is stacked for transmission over the line once per second. Data Link Escape (DLE): This field contains the DLE character used in BSC transmission. Sequences containing the DLE character initiate and terminate the transparent text, and provide an active control character within the transparent text. #### RAM C RAM C is devoted to the line service function of the front-end layer. Four halfwords (Hw) are assigned to each line interface (receive and transmit). Receive: | (E | ven address) ( | Odd address) | |----|------------------|-----------------| | 0 | Set mode | Control | | 1 | BCC2 (see note) | BCC1 (see note) | | 2 | Modem-in pattern | Mask | | 3 | Spare | Spare | Note: Not used in start-stop protocol. • Transmit: | Ны | Byte 0<br>(Even address) | Byte 1<br>(Odd address) | |----|--------------------------|-------------------------| | 0 | Set mode | Control | | 1 | BCC2 (see note) | BCC1 (see note) | | 2 | Modem-out<br>immediate | Mask | | 3 | Modem-out<br>stacked | Mask | Note: Not used in start-stop protocol. • Set Mode: This field contains the link protocol parameters specific to the line interface. • Control: This field contains the parameters provided by the microcode to the line service function for processing the burst according to the link protocol. In BSC ASCII or EBCDIC, bit 7 of the set mode field is used as an additional bit of the control field. #### Modem-In: This field contains the status of the line interface wires activated from the modem. It is compared with the modem-in information coming from the LIC to detect any modem change. The modem-in status depends on the interface type: V.24, V.25, or X.21. The modem change indication (bits 6 and 7) causes an interrupt request to the CSP via register X'10'. Modem-Out: The modem-out immediate field contains the interface configuration that is supplied to the modem via the LIC registers. The modem-out information depends on the interface type: V.24, V.25, or X.21. Modem-out stacked contains the next modem-out pattern that will be transmitted when bit 15 of the PCF is set on. The modem-out field of the RAM is compared with the modem-out echo coming from the LIC to detect any failures in the modem drivers of the LIC (LIC driver check). • Mask: This field is used by the microcode to select the bits of the modem-in or modem-out field that must be checked for modem change or LIC driver check. Block Check Character (BCC): These fields (BCC2 and BCC1) are used for cyclic redundancy checking in SDLC and BSC protocols. They accumulate the block check characters during transmission or reception. The block check character is reset at the beginning of the block; block check accumulation is then performed until the end of the block or message. On a receive line interface: - In BSC protocol, the accumulated BCCs are compared with the received BCCs for error detection. - In SDLC, the result of the accumulation performed during message reception (including the BCCs) must be X'FOB8'. On a transmit line interface, the accumulated BCCs are transmitted at the end of the block or message. ### COMMANDS 3725/3726 Maintenance Information Manual The scanner microcode uses commands to operate the FES. All commands are transferred via the external registers X'13', X'14', X'15', and X'17'. #### Receive and Transmit Commands The microcode sets the FES RAMs for receive and transmit operation through the FES asynchronous path, using external registers X'13', X'14', and X'15', then starts the FES by loading bit 1 of the scanner base control field. #### Reset/Freeze Command This command is transmitted to the FES via external register X'17'. Depending on the setting of the bits in the register, the components of the FES may be reset or frozen (see "Reset" on page 13-021 for details). # **Microcode Interaction with MOSS** When the scanner is in the service mode, the scanner microcode operates with the MOSS microcode using: - Reserved areas in the CCU main storage (mailboxes) as described in Chapter 14 - Reserved areas in the scanner control storage (72 halfwords starting at storage address X'9600') The scanner interrupts the MOSS on level 4 for normal operation and error reporting. Cycle stealing is used for transferring (via the mailboxes in CCU storage) the data, parameters, and status between the scanner and the MOSS storages. Control information is exchanged via MOSS I/O instructions (see also Chapter 14). # **Control Block Relationship** The figure (right) shows the relationship between the control blocks in the CCU main storage, the CSP control storage, the FES storage, and the LIC registers. ### Legend ---> Controls ====> Data FES parameter/status ICB interface control block line control block LIB line interface buffer LNVT line vector table primary control field PCF parallel data field parameter/status area PSA random access storage scanner control block secondary control field serial data field #### DATA TRANSFERS For a duplex line the control blocks are related as follows: - A The LNVT addresses two PSAs, one for transmit, the other for receive. - (B) The line parameters given in the PSA are transferred to the line control block (LCB) at scanner initialization. - C The transmitted data transits through the parallel data field (PDF) from the CCU transmit buffer to the transmit line interface. - D The received data transits through the PDF from the receive line interface to the CCU receive buffer. For a half-duplex line, one PSA only is addressed and the transmit and receive line interfaces are related to the same PSA (the transmit one). # Instruction Operation (Part 1 of 2) ### START LINE INITIAL The operating sequence for the Start Line Initial instruction is as follows: - 1. The control program updates the PSA address in the LNVT (after IPL or when a new PSA is used), and loads the command parameters in the PSA of the line interface to be addressed. - The control program issues a Start Line Initial instruction; the contents of R1 are transmitted via the IOC bus to the scanner, according to the contents of R2. - 3. From the line interface address, the scanner identifies the LNVT entry that contains the PSA address, and cycle steals the PSA address into the ICB for the subsequent start line instruction(s). - The scanner cycle steals the parameters from the PSA. - The scanner executes the command according to the command code and the parameters. - 6. When the command has been executed, the scanner prepares the status and cycle steals it into the status area of the PSA. - 7. The scanner interrupts the microcode at level 2. ### **GET ERROR STATUS** The operating sequence for the Get Error Status instruction is as follows: - 1. The scanner interrupts the control program at level 1. - The control program issues a Get Error Status instruction to the scanner that has requested the interrupt level 1. - The scanner loads register R with the error status. # Instruction Operation (Part 2 of 2) START LINE The operating sequence for the Start Line and Get Line Identification instructions is as follows: - 1. The control program loads the parameters of the command into the PSA of the line interface to be addressed. - 2. The control program issues a Start Line instruction; the contents of R1 are transmitted via the IOC bus to the scanner, according to the contents of R2. - 3. From the line interface address, the scanner identifies the PSA address in the ICB. - 4. The scanner cycle steals the parameters from the PSA. - The scanner executes the command according to the command code and the parameters. - 6. When the command has been executed, the scanner prepares the status and cycle steals it into the status area of the PSA. - 7. The scanner interrupts the microcode at level 2. ### GET LINE IDENTIFICATION - 1. The control program issues a Get Line Identification to all the scanners. - 2. The scanner loads register R with the address of the LNVT entry for the addressed line interface. - 3. The control program reads the status area from the PSA. addressing field. # FES Operation (Part 1 of 2) #### PARAMETER TRANSFER At the beginning of a receive or transmit operation, the microcode sets the parameters to be used by the line interface during the burst. The control storage address to be used for cycle stealing may be transferred at the same time. If not, the address following that last used will be the new address. The parameters and the control storage address are loaded into RAM A in the scanner base control and control storage address fields respectively. Some parameters are duplicated in the primary control field (PCF) (RAM B). The remaining parameters are transferred from the FES parameter status area in cycle steal when the receive or transmit operation starts. Each time a cycle steal operation is performed (every two characters), and until the end of the burst, the control storage address is updated by hardware. #### STATUS TRANSFER At the end of the burst: - The first byte of the status is given by the scanner base control (SBC) field. - The second byte of the status is given by the secondary control field (SCF). The status is loaded by the FES in cycle steal mode into the parameter/status area of the scanner control storage. An interrupt may be requested if required by the microcode through the interrupt request bit in RAM A. ### PARAMETER/STATUS TRANSFER MECHANISM #### DATA TRANSFERS ### Receive Operation During a receive operation, the data transfer sequence between RAM A and RAM B is as follows: - The data is received bit-by-bit from 'receive data' via the LIC. The bits are deserialized into an 8-bit character in the SDF under the control of the SCF (RAM B). - 2. When the SDF is full, the character is transferred to the PDF. At the same time, the SCF is transferred to the PCF. - 3. The character is transferred to the new PDF in RAM A. The PCF (RAM A) is updated with the PCF (RAM B) contents. - 4. A second character is received in the SDF and assembled. - 5. The second character is transferred to the PDF. - 6. The first character is shifted in RAM A from the new PDF to the old PDF. The second character is transferred to the new PDF. The PCF (RAM A) is updated with the PCF (RAM B) contents. Transmit Operation The transfer sequence is as follows: 1. Two characters are transferred in cycle steal from the control storage. The first one is transferred to the PDF (RAM B), the second one to the next PDF (RAM A). 7. Two characters are transferred to the CSP control storage in cycle steal mode according to the control storage - The first character is transferred to the SDF where it is serialized under the control of the SCF (RAM B). - 3. The bits are transmitted to 'transmit data' via the LIC. When the SDF has been serialized, the SCF is transferred to the PCF. The PCF (RAM A) is updated with the PCF (RAM B) contents. - 4. The second character is transferred from RAM A to RAM B. - The second character is transferred to the SDF. - 6. The second character is serialized and transmitted to the modem via the LIC. The PCF (RAM A) is updated with the PCF (RAM B) contents. ### DATA TRANSFER MECHANISM # FES Operation (Part 2 of 2) #### SCANNING OPERATION The scanning mechanism generates: - Signals used by the front-end layer to scan bits on the lines - Signals used by the scanner base layer to scan characters assembled in the front-end layer Bit scanning and character scanning operate independently. They loop from LIC position 1 (line address 0) up to the last LIC (and the last line) present in the scanner. ### Scanner Configuration Example LIC positions 1, 2, 3, and 5 are present. LIC positions 4, 6, 7, and 8 are missing. LIC position 4 is scanned as if having one line only as in LIC type 4B, or LIC type 3 with direct-attached terminal. The physical position of the line on the LIC does not affect the scanning. LIC positions 6, 7, and 8 are not scanned. # Scanning Sequence In the scanner configuration example, bit and character scanning proceeds as follows: for each line address, the receive interface is scanned first, followed by the transmit interface. Bit Scanning (Receive Line Address) Character Scanning (Receive Line Address) Receive Interface Character scanning is four to eight times slower than bit scanning, depending on the cycle steal activity of the scanner base layer on the scanned interfaces. #### MODEM LINE MANAGEMENT ### Modem Change Detection Each time a line (receive interface) is scanned, the information on the leads coming from the modem of that line is compared to the corresponding information stored in the modem-in pattern in RAM C. The information is masked by the mask configuration previously loaded by the microcode into RAM C. Any change detected raises the line 'modem change', which generates a level 2 interrupt to the CSP. The new modem-in pattern is loaded by hardware into the modem-in field of RAM C. Bits 6 and 7 are set to inhibit further modem-in comparisons until the microcode reads the stored modem-in pattern and resets bits 6 and 7. #### LIC Driver Check Each time a transmit line interface is scanned, the modem-out information previously loaded by the microcode into RAM C is sent to the LIC. The echo of the modem-out pattern sent by previous scan is compared with the modem-out information in RAM C, taking into account the mask pattern. Any difference raises the line 'driver check', which causes a level 2 interrupt to the CSP. Bits 6 and 7 of the modem-out field form a 2-bit position counter, which allows a comparison to take place only once every four scans. Usually, the modem-out pattern sent is the 'modem-out immediate' pattern. At the request of the microcode 'modem-out stacked' is sent instead of 'modem-out immediate', and is loaded into the modem-out immediate field of RAM C. # Error Detection (Part 1 of 2) TSS HARDWARE ERRORS: DATA FLOW This data flow summarizes the errors detected by the TSS hardware and their effect on the external registers. The errors marked 'hardstop' cause a scanner hardstop when they occur. The error information is gathered in two bytes, which are described on page 13-350. # TSS errors are classified as follows: - CSP/IOC bus errors - CSP internal errors - CSP/FES errors The information on an error occurring in the TSS is gathered in a BER type 11. For BER display and contents analysis, see Chapter 2. # Error Detection (Part 2 of 2) CSP/IOC BUS ERRORS CSP/IOC bus errors are detected as follows: # By the CCU or IOC hardware: - IOC bus check (invalid data) during PIO or AIO - Timeout during PIO or AIO - Invalid CSCW during AIO - Storage protection during AIO - Address exception during AIO ### By the CSP hardware (see the data flow): - IOC bus check: invalid data - IOC bus check: invalid address #### By the scanner microcode: - Invalid input PIO from NCP/EP - Invalid input PIO from MOSS #### CSP INTERNAL ERRORS CSP internal errors are detected as follows: # By the CSP hardware (see the data flow on page 13-320): - Unexpected adapter acknowledge - Control storage data write check - Processor check - External register address check - Control storage address check - Local storage address check All these errors cause a scanner hardstop. # By the scanner microcode: - Invalid output PIO from the NCP/EP - Invalid output PIO from the MOSS - Invalid CSP interrupt level 0, 1, or 2 request - Cycle steal stack overflow - Interrupt level 2 stack overflow - Invalid cycle steal length - Command rejected - Invalid IOH sequence - Adapter interconnection check with unidentified line #### CSP/FES ERRORS CSP/FES errors are detected as follows: # By the CSP hardware (see the data flow): Adapter interconnection check with line identified #### By the scanner microcode: - FES failed to answer - FES error reporting path check # By the FES hardware (see the data flow on page 13-320): - FES internal error - LIC/ICC error These two errors are reported to the CSP via register X'16' bit 1 without a CSP interrupt. The microcode tests register X'16' bit 1 at the end of each asynchronous operation. The following five errors are reported to the CSP on a line interface basis using a CSP interrupt level 2 via register X'10' and X'12'. - FES internal error - FES/LIC error - LIC driver check - ICC internal errorCSP/FES Error # Reporting Errors to the CCU (Part 1 of 2) Errors on CCU I/O instructions are reported as follows: - 3725/3726 errors affecting only one specific line are identified by an error status in the response to the command and are reported to the control program via a CCU interrupt level 2. The line affected is disabled by the NCP or set to no-operating by the EP. - Errors affecting one scanner are identified in the error registers and are reported to the control program via a CCU interrupt level 1. When these errors affect all the lines connected to a scanner, the scanner is re-IMLed. When several scanners are affected, the control program may abend, and the controller must be re-IPLed. One BER is generated for each TSS error. The scanner must be in the connect mode. CSP/IOC BUS ERRORS # Errors during PIO | CCU Action | Scanner Action | |---------------------------------------------------|------------------------------| | Errors detected<br>by hardware: | Errors detected by hardware: | | IOC bus check<br>Timeout during PIO | IOC bus check | | | Error detected by microcode: | | | Invalid input PIO | | · | Timeout on IOC bus | | 'Halt' tag on < | | | CCU interrupt level | 1 | | Get error status | | | L | -> Error status type 1 | | BER created < | | | Control program re | tries | | If several lines as affected (threshold reached): | | | Scanner IML | | | L | -> Scanner re-IMLed | | If several scanners | s are | | Control program abo | end | | CCU re-IPL | | | | -> Scanners re-IMLed | #### Errors during AIO ``` CCU Action Scanner Action Errors detected Errors detected by by hardware: hardware: IOC bus check IOC bus check Timeout during AIO Invalid CSCW Address exception Storage protection Timeout on IOC bus 'Halt' tag on <----- CCU interrupt level 1 Get error status Error status type 2 BER created <----- Scanner retry If not successful: Line disabled (NCP) or not operating (EP) NCP/EP command status CCU interrupt level 2 Get line identification <---- L----> Line identification BER created <----- If storage protection, or address exception, or if several lines are affected: Scanner IML L----> Scanner re-IMLed If several scanners are affected: Control program abend CCU re-IPL L----> Scanners re-IMLed ``` # Reporting Errors to the CCU (Part 2 of 2) CSP INTERNAL ERRORS Detected by Hardware # <u>Detected by Microcode</u> | Errors detected by scanner microcode: Invalid output PIO Invalid CSP interrupt (1v1 0,2) Disconnect mode NCP buffer validity check Cycle steal stack overflow Interrupt level 2 stack overflow Invalid cycle steal length Invalid IOH sequence force scanner dump condition Command rejected or adapter interconnection check with line not identified CCU interrupt level 1 Get error status <> Error status type 3 BER created <> Scanner re-IMLed If invalid output PIO for all scanners: Control program abend CCU re-IPL If command rejected with line identified: Line disabled (NCP) or not operating (EP) NCP/EP command status CCU interrupt level 2 Get line identification <> Line identification BER created < | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------------------| | Invalid output PIO Invalid CSP interrupt (1v1 0,2) Disconnect mode NCP buffer validity check Cycle steal stack overflow Interrupt level 2 stack overflow Invalid cycle steal length Invalid IOH sequence force scanner dump condition Command rejected or adapter interconnection check with line not identified CCU interrupt level 1 Get error status < | CCU Action | Scanner Action | | Invalid output PIO Invalid CSP interrupt (1v1 0,2) Disconnect mode NCP buffer validity check Cycle steal stack overflow Interrupt level 2 stack overflow Invalid cycle steal length Invalid IOH sequence force scanner dump condition Command rejected or adapter interconnection check with line not identified CCU interrupt level 1 Get error status < | | Errors detected by | | Invalid CSP interrupt (lv1 0,2) Disconnect mode NCP buffer validity check Cycle steal stack overflow Interrupt level 2 stack overflow Invalid cycle steal length Invalid IOH sequence force scanner dump condition Command rejected or adapter interconnection check with line not identified CCU interrupt level 1 Get error status < | | scanner microcode: | | interrupt (1v1 0,2) Disconnect mode NCP buffer validity check Cycle steal stack overflow Interrupt level 2 stack overflow Invalid cycle steal length Invalid IOH sequence force scanner dump condition Command rejected or adapter interconnection check with line not identified CCU interrupt level 1 Get error status <> Error status type 3 BER created <> Scanner IML Scanner IML CCU re-IPL If command rejected with line identified: If command rejected with line identified: Line disabled (NCP) or not operating (EP) NCP/EP command status CCU interrupt level 2 Get line identification <> Line identification | | | | Disconnect mode NCP buffer validity check Cycle steal stack overflow Interrupt level 2 stack overflow Invalid cycle steal length Invalid IOH sequence force scanner dump condition Command rejected or adapter interconnection check with line not identified CCU interrupt level 1 Get error status < | | | | check Cycle steal stack overflow Interrupt level 2 stack overflow Invalid cycle steal length Invalid IOH sequence force scanner dump condition Command rejected or adapter interconnec- tion check with line not identified CCU interrupt level 1 Get error status < | | | | Cycle steal stack overflow Interrupt level 2 stack overflow Invalid cycle steal length Invalid IOH sequence force scanner dump condition Command rejected or adapter interconnection check with line not identified CCU interrupt level 1 Get error status <> Error status type 3 BER created <> Scanner IML L> Scanner re-IMLed If invalid output PIO for all scanners: Control program abend CCU re-IPL If command rejected with line identified: Line disabled (NCP) or not operating (EP) NCP/EP command status CCU interrupt level 2 Get line identification < Line identification | | • | | overflow Interrupt level 2 stack overflow Invalid cycle steal length Invalid IOH sequence force scanner dump condition Command rejected or adapter interconnection check with line not identified CCU interrupt level 1 Get error status < | | | | stack overflow Invalid cycle steal length Invalid IOH sequence force scanner dump condition Command rejected or adapter interconnection check with line not identified CCU interrupt level 1 Get error status <> Error status type 3 BER created <> Scanner IML Scanner IML Scanners: Control program abend CCU re-IPL Line disabled (NCP) or not operating (EP) NCP/EP command status CCU interrupt level 2 Get line identification < Get line identification | | overflow | | Invalid cycle steal length Invalid IOH sequence force scanner dump condition Command rejected or adapter interconnection check with line not identified CCU interrupt level 1 Get error status < | | | | Invalid IOH sequence force scanner dump condition Command rejected or adapter interconnection check with line not identified CCU interrupt level 1 Get error status <> Error status type 3 BER created <> Scanner IML L> Scanner re-IMLed If invalid output PIO for all scanners: Control program abend CCU re-IPL Line disabled (NCP) or not operating (EP) NCP/EP command status CCU interrupt level 2 Get line identification <> Line identification | | Invalid cycle | | force scanner dump condition Command rejected or adapter interconnection check with line not identified CCU interrupt level 1 Get error status <> Error status type 3 BER created <> If stack overflow or invalid interrupt request: Scanner IML > Scanner re-IMLed If invalid output PIO for all scanners: Control program abend CCU re-IPL Line disabled (NCP) or not operating (EP) NCP/EP command status CCU interrupt level 2 Get line identification <> Cet line identification | | | | condition Command rejected or adapter interconnection check with line not identified CCU interrupt level 1 Get error status <> Error status type 3 BER created <> If stack overflow or invalid interrupt request: Scanner IML | | | | adapter interconnection check with line not identified CCU interrupt level 1 Get error status < | | condition | | tion check with line not identified CCU interrupt level 1 Get error status < | | | | CCU interrupt level 1 Get error status < | | | | Get error status < | | not identified | | BER created < | | CCU interrupt level 1 | | BER created < | Get error statu: | 5 < | | BER created < | | => Francistatus typo 3 | | If stack overflow or invalid interrupt request: Scanner IML L | | Crron status type 3 | | invalid interrupt request: Scanner IML L | BER created < | | | Scanner IML | If stack overfla | ow or | | If invalid output PIO for all scanners: Control program abend CCU re-IPL If command rejected with line identified: Line disabled (NCP) or not operating (EP) NCP/EP command status CCU interrupt level 2 Get line identification <> Line identification | invalid interru | pt request: | | If invalid output PIO for all scanners: Control program abend CCU re-IPL If command rejected with line identified: Line disabled (NCP) or not operating (EP) NCP/EP command status CCU interrupt level 2 Get line identification <> Line identification | Scanner IML | | | for all scanners: Control program abend CCU re-IPL If command rejected with line identified: Line disabled (NCP) or not operating (EP) NCP/EP command status CCU interrupt level 2 Get line identification <> Line identification | L | > Scanner re-IMLed | | for all scanners: Control program abend CCU re-IPL If command rejected with line identified: Line disabled (NCP) or not operating (EP) NCP/EP command status CCU interrupt level 2 Get line identification <> Line identification | If invalid output | t PIO | | CCU re-IPL If command rejected with line identified: Line disabled (NCP) or not operating (EP) NCP/EP command status CCU interrupt level 2 Get line identification <> Line identification | | | | CCU re-IPL If command rejected with line identified: Line disabled (NCP) or not operating (EP) NCP/EP command status CCU interrupt level 2 Get line identification <> Line identification | Control program : | ahend | | If command rejected with line identified: Line disabled (NCP) or not operating (EP) NCP/EP command status CCU interrupt level 2 Get line identification <> Line identification | I | asena | | If command rejected with line identified: Line disabled (NCP) or not operating (EP) NCP/EP command status CCU interrupt level 2 Get line identification <> Line identification | | > Scanners re-IMLed | | with line identified: Line disabled (NCP) or not operating (EP) NCP/EP command status CCU interrupt level 2 Get line identification <> Line identification | | | | or not operating (EP) NCP/EP command status CCU interrupt level 2 Get line identification < Line identification | | | | or not operating (EP) NCP/EP command status CCU interrupt level 2 Get line identification < Line identification | | l<br>Line disabled (NCP) | | CCU interrupt level 2 Get line identification < Line identification | | | | CCU interrupt level 2 Get line identification < Line identification | | NCP/FP command status | | <br> > Line identification | | | | <br> > Line identification | Got line identifi | cation < | | | 1 | | | BER created < | L | > Line identification | | | BER created < | | ### CSP/FES ERRORS | CCU Action | Scanner Action | |------------------|--------------------------------------------------------------------------------------------| | | Errors detected by hardware: | | | Adapter interconnection check with line identified with line identified | | | Errors detected by microcode: | | | FES failing to answer<br>FES error reporting<br>path check | | | Errors detected by FES: | | | FES internal error<br>LIC/ICC error<br>LIC error<br>LIC driver check<br>ICC internal error | | | Line disabled (NCP) or not operational (EP) | | | NCP/EP command status<br>CCU interrupt level 2 | | Get line identif | | | BER created < | > line identification | # Reporting Errors to the MOSS Errors on MOSS I/O instructions are reported as follows: - Errors affecting only one specific line are identified by an error status in the response to the command, and are reported to the MOSS via a MOSS interrupt level 4. - Errors affecting only one scanner are identified in error registers, and are reported to the MOSS via a MOSS interrupt level 1. One BER is generated for each TSS error. The scanner may be in connect or in disconnect mode. CSP/IOC BUS ERRORS # Errors during PIO | MOSS Action | Scanner Action | | |--------------------------------|------------------------------|--| | Errors detected by CCU or IOC: | Errors detected by hardware: | | | IOC bus check | IOC bus check | | | Timeout during PIO | Error detected by microcode: | | | | Invalid input PIO | | | | Timeout on IOC bus | | | 'Halt' tag on < | | | | MOSS interrupt level 1 | | | | Get error status | | | | > Error status type 1 | | | | BER created < | | | | | | | # Errors during AIO MOSS Action | Errors detected Errors detected by by CCU or IOC: hardware: | |-----------------------------------------------------------------------------------| | IOC bus check Timeout during AIO Invalid CCW Address exception Storage protection | | Timeout on IOC bus | | 'Halt' tag on < | | <br> MOSS interrupt level 1 | | l<br>Get error status | | L> Error status type 2 | | BER created < | | If not successful: | | MOSS command execution stopped | | If IPL or dump: | | MOSS command status<br>MOSS interrupt level 4 | | Get command completion < | | L> MOSS command completion | | BER created < | | If service command other that IPL or dump: | | MOSS interrupt level 4 | | Get command completion < | | L> MOSS command completion | | Get command completion < | | > MOSS command status | | BER created < | Scanner Action # CSP INTERNAL ERRORS # Detected by Microcode | MOSS Action | Scanner Action | |--------------------|------------------------------------------------------------------------------------------------------------------------------------------------| | | Errors detected by microcode: | | 1 | Invalid output PIO Invalid CSP inter- rupt request Cycle steal stack overflow Invalid cycle steal length Invalid IOH sequence Command rejected | | 1 | 10SS interrupt level 4 | | Get command comple | etion < | | L> MC | OSS command completion | | Get error status ( | <pre>&lt;' &gt; Error status type 3 </pre> | | BER created < | | # <u>Detected</u> by Hardware | MOSS Action | Scanner Action | |--------------------|-----------------------------------------------------------------------------------------------------------------------------| | | Errors detected by hardware: | | · | Jnexpected adapter ack<br>CSP storage check<br>Processor check<br>External register<br>Address check<br>Local storage check | | | Hardstop | | MC | )SS interrupt level 4 | | Get command comple | etion < | | f> wa | OSS command completion | | Get error status < | | | > Error | status type hardstop | | BER created < | | ### CSP/FES ERRORS | MOSS Action | Scanner Action | |---------------------|---------------------------------------------------------| | Erro<br>haro | ors detected by<br>dware: | | | dapter interconnection<br>neck | | | ors detected by<br>rocode: | | Fl | ES failing to answer<br>ES error reporting<br>ath check | | Erro | ors detected by FES: | | | ES internal error<br>IC/ICC error | | | OSS command execution topped | | If | IML or dump: | | | 6S command status<br>6S interrupt level 4 | | Get command complet | tion < | | L> moss | command completion | | BER created < | | | | service command other | | MOS | SS interrupt level 4 | | Get command complet | ion < | | L> Moss | command completion | | Get command complet | ion < | | L> moss | command status | | BER created < | | # Error Status Description (Part 1 of 3) To display the scanner external registers covered by error status type 1, refer to TSS functions on page 2-370. ERROR STATUS TYPE 1 (TWO BYTES) Error status type 1 is built by the scanner microcode when a halt signal is received from the CCU via the IOC bus during a PIO operation. The PIO may be issued from the CCU or from the MOSS. The BER created is type 11, with ID 18, 18, 97, 98, or 9C. Error status type 1 is reported on CCU or MOSS interrupt level 1 by the CCU or IOC hardware. # Byte 0 | Bit | Function | |--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | Read/write (X'02' bit 0) IOC bus check (X'02' bit 1) (Not used) I/O tag (X'02' bit 3) Halt (X'02' bit 4) TA tag (X'02' bit 5) TD tag (X'02' bit 6) (Not used) | #### Byte 1 | Bit | Function | |--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------| | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | TA time select (X'00' bit 0) (Not used) LAB type (X'07' bit 5) Disconnect mode (X'01' bit 5) (Not used) (Not used) (not used) Invalid input IOH | <u>Bits 6 and 7:</u> Set by the scanner microcode. ERROR STATUS TYPE 2 (TWO BYTES) Error status type 2 is built by the scanner microcode when a halt signal is received from the CCU via the IOC bus during an AIO operation. The AIO may be issued from the control program or the MOSS. The BER created is type 11, with ID 14, 16, 91, 92, or 93. Error status type 2 is reported on CCU or MOSS interrupt level 1 requested by the CCU or IOC hardware. ### Byte 0 | Bit | Function | |--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | Read/write (X'02' bit 0) IOC bus check (X'02' bit 1) Cycle steal grant (X'02' bit 2) I/0 tag (X'02' bit 3) Halt (X'02' bit 4) (Not used) TD tag (X'02' bit 6) (Not used) | # Byte 1: CCU | Bit | Function | |--------------------|----------------------------------------------------------------------------------------------------| | 0<br>1<br>2<br>3-7 | (Not used) Cycle steal select (X'00' bit 1) LAB type (X'07' bit 5) Line interface address bits 0-4 | #### Byte 1: MOSS | Bit | Function | |-------------------------|-----------------------------------------------------------------------------------------------------------| | 0<br>1<br>2<br>3<br>4-7 | (Not used) Cycle steal select (X'00' bit 1) LAB type (X'07' bit 5) (Not used) Last IOH TD byte 0 bits 0-3 | ERROR STATUS TYPE 3 (TWO BYTES) Error status type 3 is built by the scanner microcode when an invalid output PIO, an invalid interrupt request, or an invalid IOH sequence is detected. The output PIO may be issued from the control program or the MOSS. The BER created is type 11, with ID 1E, 1F, 99, 9A, or 9B. Error status type 3 is reported on CCU interrupt level 1 or MOSS interrupt level 4 requested by the scanner microcode. #### Byte 0 | Bit | Function | |--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0<br>1-3<br>4<br>5 | Error status type 3 (always on) Invalid interrupt levels 0-2 Invalid cycle steal length Cycle steal/CCU level 2 stack overflow Cmd 2 While Cmd 1 in process | | 7 | Disconnect mode | <u>Bit 1:</u> Set to indicate an invalid CSP interrupt level 0 or an unexpected branch to address '0000' at any level. Bit 7: Set when the disconnect mode is entered via a service command. Byte 0 bits 1 and 7 both on: CSP has detected an NCP buffer validity check. Byte 0 bit 7, and Byte 1 bit 1 both on: CSP received an "F2" output IOH from NCP and has entered a disconnect mode (forces a CSP dump). # Byte 1: Bit 0 = 0: command not rejected | Bit | Function | |-----|-------------------------| | 1 | Invalid output IOH | | 2 | LAB type (X'07' bit 5) | | 3-6 | Not used | | 7 | Adapter interface check | Bit 7: Set when errors are detected during an asynchronous operation to the FES. Bit 0 = 1: command rejected | Bit | Function | |----------|-------------------------------------------------------------------| | 1<br>2-7 | Trace or line command<br>Line interface address (line<br>command) | | 4-7 | Trace slot number (trace command) | # Bit 0: Set when: - A command is in process and another command is received from the control program for the addressed line. - A Start Line Initial was not the first command received for the addressed line (PIO command at TA time). - A Set Mode command (PIO command at TD time) was not the first command received during the Start Line Initial for the addressed line. - A MOSS mailbox exchange was initiated, but no mailbox was available. <u>Bit 1:</u> Set when a trace command is rejected, reset when a line command is rejected. Bits 2-7: Give the line interface address (00-3F), when a line command is rejected. <u>Bits 4-7:</u> Give the slot number, when a trace command is rejected. Bits 2-3 are 00. # Error Status Description (Part 2 of 3) ERROR STATUS TYPE HARDSTOP (TWO BYTES) An error status type hardstop is returned by the CSP hardware when an error causing a hardstop has been detected. The BER created is type 11, with ID 95. It is reported on CCU interrupt level 1 or MOSS interrupt level 4 requested by the CSP hardware. ### Byte 0 | Bit | Function | |---------------|-------------------------------------------------------------------------| | 0 | Error status type hardstop<br>(always off) | | 1-4<br>5<br>6 | Set to 0<br>Control store data check<br>Local storage/external register | | 7 | parity check<br>Internal check | Bits 5 through 7: Present only if byte 1 bit 2 is set on (CSP processor check). All zeros in bits 5 through 7 identify a hardstop forced by the scanner microcode. # Byte 1 | Bit | Function | |-----|-----------------------------------------------| | 0 | Unexpected adapter check (X'03' bit 0) | | 1 | CSP storage write data check (X'03' bit 1) | | . 3 | Processor check (X'03' bit 2) | | 3 | External register address check (X'03' bit 3) | | 4 | CSP storage address check (X'03' bit 4) | | 5 | Local storage address check (X'03' bit 5) | | 6-7 | (Not used) | NCP/EP COMMAND STATUS The NCP/EP command status is transferred to the control program when a CSP/FES error or unsuccessful scanner microcode retries have caused the microcode to terminate a pending command. The BER created is type 11, with ID A1, A2, or A4. The NCP/EP command status is reported via CCU interrupt level 2 or MOSS interrupt level 4. <u>Command Status (except Character and Burst Modes)</u> | SCF (X'0x') | CCMD | |-------------|---------| | SES (X'00') | LCS | | R cou | nt | | last buff | er used | #### Character and Burst Modes Command Status | SCF (X'0x') | PDF | |-------------|-----------| | | LCS | | LCD/PCF | SDF | | Modem-in | Modem-out | # Line Communication Status (LCS) Bits 0-2 = 100: Special Status | Bits 0-7<br>(Hex) | Function | |-------------------|----------------------------------------------------------------------| | 80 | Timeout (nothing received),<br>or X'21' timeout on ready<br>for data | | 81 | X'21' timeout on ready for<br>data and timeout during<br>clear | | 82 | End of reception | | 86 | 386X test control active, or X'21' timeout on proceed to select | | 87 | X'21' timeout on proceed to<br>select and timeout during<br>clear | | 88 | DLE-EOT disconnect sequence | | 8 A | Lost data | | 9 A | X'21' call proceed signal error | | 9B | X'21' call proceed signal<br>error and timeout during<br>clear | | 9 C | Disconnected | | 9 E | Connected | | ÁÖ | TI on during LPDA2 command | Bits 0-2 = 110: Internal Box Errors | Bits 0-7<br>(Hex) | Function | |-------------------|-------------------------------------------| | CO | Error already recorded in BER (AIO error) | | C2 | Adapter Interface check | | C4 | CSP/FES error | | C6 | FES failing to answer | | C8 | FES internal error | | CA | LIC driver check/ICC internal error | | CC | LIC interface error | | CE | LIC/ICC error | | D0 | No interrupt from FES | | D2 | Command rejected | | D4 | Trace already active on this interface | | D6 | FES error reporting path check | | D8 | Invalid level 2 interrupt | | DA | Modem already in test mode | | DC | Internal clock failure | Bits 0-2 = 111: Hardware Error Status | Bits 0-7<br>(Hex) | Function | |----------------------|----------------------------------------------------------------------------------------------------------------| | E2<br>E6<br>EE<br>EE | CTS dropped, modem retrain<br>RLSD failed to drop<br>DSR dropped<br>External clock failure<br>for BER 11 ID A4 | | F2<br>F4 | TI/CTS failed to come up<br>DSR failed to come up | | F6<br>F8 | Cable not installed<br>DSR/CTS/TI failed to drop | | FA | X'21' disconnected after | | FB | clear signal received<br>X'21' disconnected after<br>clear signal received, and | | FC | timeout during clear<br>Autocall check | See NCP/EP Handbook for more details about LCS. # **Error Status Description (Part 3 of 3)** MOSS COMMAND COMPLETION (TWO BYTES) The MOSS command completion is transferred to the MCSS to identify the scanner that requested the MOSS interrupt level 4. The BER created is type 01, with ID 05. # Byte 0 | Bit | Function | | |-----|----------------------|--| | 0-7 | Current MOSS command | | # Byte 1 | Bit | Function | |--------|--------------------------------------------------------------------| | 0<br>1 | Scanner request<br>Command failed<br>(MOSS command status follows) | | 2 | Error during status transfer<br>(AIO error) | | 3 | Error status type 3 available<br>(get error status must be used) | | 4 | Address compare hit on cycle steal operation | | 5-7 | Snapshot entry number | ### MOSS COMMAND STATUS (TWO BYTES) If an error occurs during the processing of a MOSS service, the MOSS command status is transferred to the MOSS, in addition to the usual MOSS completion. Byte 1 bit 1 of the MOSS command completion is set on to indicate that the command failed, and that a MOSS command status is present. The BER created is type 01, with ID 05. # Byte 0 | Bit | Function | |-----|----------------------| | 0-7 | Current MOSS command | # Byte 1 | Bit | Function | |-------------|-------------------------------------------------------------------------------| | 0<br>1<br>2 | AIO error<br>FES failing to answer<br>LIC/ICC error | | 3<br>4 | (X'16' bit 4) FES internal error (X'16' bit 5) FES error reporting path check | | 5<br>6-7 | (X'17' bit 4) Adapter interface check (X'03' bit 6) (Not used) | Bits 0 and 1: Set by the microcode. Chapter 13. Transmission Subsystem 13-352 # **Local Storage Register Description** | Pag | ge-j | | |-------|------|--------------------------------------------------------------------------------------------------------------------------| | Level | 0 | 0 1 2 3 4 5 6 7 | | 0 | 1 | 8 9 A B C D E F | | Level | 2 | CHCW CCU address 1/2 CCU address 2/2 CSP address | | 1 | 3 | Ping Pong L1 cycle steal BALR to cycle Addressing routine address steal routines | | Level | 4 | | | 1 | 5 | CCU level 2 control block First on stack Next available | | Level | 6 | ICB Pointer | | 2 | 7 | | | Level | 8 | ICB Pointer Request | | 3 | 9 | | | Level | ٨ | | | 7 | В | | | | С | PSW 0 | | PSW | D | PSW 2 PSW 3<br>X'A300' X'A700' | | Area | E | Cycle steal control block Command queue control block<br>First on stack Next available First on queue Last on queue | | | F | ROS work registers PSW 7 Disconnect work register X'Cxxx' | To locate and display local store registers from the storage, refer to "TSS Functions, DPLY/ALT LSR" in page 2-376. The local store registers are at the head of a storage dump. 3725/3726 Maintenance Information Manual 13-420 # External Register Description (Part 1 of 5) Refer to page 13-011 for the organization of the external registers, and to Chapter 11 for a description of the IOC bus lines. X'00': IOC BUS CONTROL 1 This register indicates to the scanner microcode the type of exchange that is performed with the CCU: PIO ('TA select' on) or AIO ('cycle steal select' on). It also controls the operation of the pong buffer. The bits are not checked for parity. They have the following meaning: | Bit | Function | |--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | TA time select Cycle steal select (Not used) Channel address valid halfword ETX, ETB, ENQ (ASCII) ETX, ETB, ENQ (EBCDIC) Pong buffer busy Pong buffer end-of-chain | <u>Bit 0:</u> Set at TA time of a PIO read/write operation when the scanner has decoded its address and no parity error has been detected. It is reset by the microcode. Bit 1: Set when the scanner has detected the 'cycle steal grant' tag on. It is reset by the microcode. <u>Bit 3:</u> Automatically set on when the microcode sets on the extended channel address valid halfword (external register X'01' bit 4). It is reset at the same time as the pong buffer busy bit. <u>Bit 4:</u> Set when an ETX, ETB, and ENQ ASCII character is decoded in the ping or pong buffer during a data transfer from the IOC bus to the scanner. It is reset at the beginning of the channel grant transfer. <u>Bit 5:</u> Same as for bit 4 for EBCDIC characters. <u>Bit 6:</u> Set by hardware to indicate to the microcode that the pong buffer is busy. It is automatically reset when the valid halfword or end-of-chain tag drops. Bit 7: Set when the last data halfword is to be received into or sent from the pong buffer. It is automatically reset when the end-of-chain has been sent to the CCU, or by a PIO selection (TA time). X'01': IOC BUS CONTROL 2 This register controls the cycle steal operation on the IOC bus and the ping buffer operation. The bits are not checked for parity. They have the following meaning: | Bit | Function | |--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | (Not used) Channel request ready Channel request Ping buffer selected Extended channel address VH Disconnect mode (PIO disabled) Ping buffer busy Ping buffer end-of-chain | <u>Bit 1:</u> Set by the microcode after the cycle steal control word and cycle steal address have been loaded into the ping and pong buffers. It is reset by the cycle steal grant tag when cycle stealing starts. <u>Bit 2:</u> Set and reset at the same time as bit 1. It is used to define the priority level associated with the request (see also external register X'05' bit 5). Bit 3: Set when the ping buffer is connected to the IOC bus. It is reset when the pong buffer is connected. <u>Bit 4:</u> Set by the microcode when more than 16 bits of address are required. It is reset at the same time as the ping buffer busy bit. Bit 5: Set and reset by the microcode. When on, this bit prevents any PIO operation from the CCU and level 1 or 2 interrupt requests from the scanner (disconnect mode). PIO operations initiated from the MOSS are, however, still accepted. When set off, this bit indicates connect mode. <u>Bit 6:</u> Set by hardware to indicate to the microcode that the ping buffer is busy. It is automatically reset when the valid halfword or end-of-chain tag drops. <u>Bit 7:</u> Set when the last data halfword is to be received into or sent from the ping buffer. It is automatically reset when the end-of-chain has been sent to the CCU, or by a PIO selection (TA time). X'02': IOC BUS SERVICE This register reflects the status of the IOC bus service tags to the microcode, and indicates the IOC bus check when parity errors are detected on the data. The bits are not checked for parity. They have the following meaning: | Bit | Function | |--------------------------------------|-------------------------------------------------------------------------------------------------------------------| | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | Read/write (input/output IOH) IOC bus check Cycle steal grant I/O tag Halt TA tag ID tag Interrupt priority check | Bit 0: Reflects the status of the read/write bit (IOC bus byte 1 bit 7) of a PIO or cycle steal operation: bit 0 = 0 indicates a write operation; bit 0 = 1 indicates a read operation. <u>Bit 1:</u> Set when the TA and TD tags are active at the same time, or a data parity check occurs. It is reset by the microcode at the end of the level 0 routine. <u>Bit 2:</u> Used by the microcode to read the status of the cycle steal grant on the IOC bus. <u>Bit 3:</u> Used by the microcode to read the status of the I/O tag on the IOC bus. Bit 4: Set when the halt tag is active. When the bit is on, the IOC bus status is frozen, a level 0 interrupt to the CSP occurs, and the IOC tag drivers are disabled. It is reset by the microcode. <u>Bit 5:</u> Used by the microcode to read the status of the TA tag on the IOC bus. <u>Bit 6:</u> Used by the microcode to read the status of the TD tag on the IOC bus. <u>Bit 7:</u> Set when the priority latch (on the redrive card), the disable IOC bus latch, the halt latch, or the reset latch is set. No level 0 interrupt is requested. During diagnostics, this register is isolated from the IOC bus. All bits except bit 7 can be set and reset by the microcode. Bit 4 means TD tag. X'03': CSP ERROR This register reports the CSP errors. The bits are not checked for parity. They have the following meaning: | Bit | Function | |-----|----------------------------------| | 0 | Unexpected adapter acknowledge | | 1 | Control storage data write check | | 2 | Processor check | | 3 | External register address check | | 4 | Control storage address check | | 5 | Local storage address check | | 6 | Adapter interconnection check | | 7 | External adapter check | Bit 0: Set when an acknowledge signal is erroneously received from the FES while one external register in the CSP address range is accessed. It causes a hardstop in the CSP. It is reset by the microcode. <u>Bit 1:</u> Set when a parity check is detected during a control storage write operation. It causes a hardstop in the CSP. It is reset by the microcode. Bit 2: Set when the error line is active in the CSP. It causes a CSP hardstop and must be reset by the microcode. This bit sets LED 4 on the CELIA card. <u>Bit 3:</u> Set when a parity check is detected on the external register address bus. It causes a hardstop and is reset by the microcode. Bit 4: Set when a parity check is detected in the control storage address bus. It causes a hardstop and is reset by the microcode. <u>Bit 5:</u> Set when a parity check is detected in the local storage address bus. It causes a hardstop and is reset by the microcode. <u>Bit 6:</u> Set when the acknowledge signal from the FES is not received. It causes a CSP level 0 interrupt and is reset by the microcode. <u>Bit 7:</u> Set when a CSP interrupt level 0 is requested by the FES. It causes a level 0 interrupt and is reset by the microcode. # External Register Description (Part 2 of 5) X'04': MISCELLANEOUS/ADAPTER ADDRESS This register provides the microcode with miscellaneous IOC bus controls. The bits are not checked for parity. They have the following meaning: | Bit | Function | |--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------| | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | Timer pulse read Programmed reset Latch reset and FES reset Disable hardstop Valid byte IOC bus disable Adapter address Cycle steal request | Bit 0: Reflects the status of the 100 ms timer pulse. Bit 1: Set when a programmed reset command from the CCU is decoded. It is reset by the microcode. Bit 2: Set when the reset tag from the redrive card is active. When on, it disables the IOC bus and the FES. It is reset by the microcode. Bit 3: Set by a programmed reset command or a general reset from the CCU. It disables the CSP hardstop, and is reset by the microcode. Bit 4: Indicates that the last data transferred is a byte. It is reset at the same time as the ping/pong end-of-chain or at the beginning of a PIO operation. Bit 5: Set at power on reset or by the microcode. When it is on, the IOC bus is disabled and external register X'02' is isolated from the IOC bus. It is reset by the microcode. Bit 6: Used by the microcode to address the FES. Bit 7: Reflects the status of the cycle steal request at the IOC bus. X'05': EXTERNAL INTERRUPT REQUEST/PRIORITY This register controls the MOSS and CCU interrupts requested by the CSP. The CCU interrupts are reported via the data bytes of the IOC bus. The bits are not checked for parity. They have the following mean- | Bit | Function | |--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | MOSS interrupt request (level 4) CCU level 1 interrupt request CCU level 2 interrupt request Level 1 interrupt wrap read Level 2 interrupt wrap read Level 2 and cycle steal priority Diagnostic priority compare (Not used) | Bit 0: Used by the CSP microcode to request an interrupt to the MOSS. It is reset by the CSP microcode. Bit 1: Causes a level 1 interrupt to the CCU. It is controlled by the CSP microcode. Bit 2: Causes a level 2 interrupt to the CCU. It is controlled by the CSP microcode. Bit 3: Gives the state of the level 1 interrupt to the CCU. It can only be read by the CSP microcode. Bit 4: Gives the state of the level 2 interrupt to the CCU. It can only be read by the CSP microcode. Bit 5: Set by the microcode to indicate a high priority level associated with the level 2 or cycle steal request. Bit 6: Reflects the output of the level 2/cvcle steal priority compare circuit. X'07': SYNCHRO/CONFIGURATION DATA SET This register can be used for clock check. It also provides the scanner configuration to the microcode. The bits are not checked for parity. They have the following meaning: | Bit | Function | |--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------| | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | Channel request bid 100-ms interval timer Sync 1 Sync 2 Not used LAB type Configuration data set 1 Configuration data set 2 | Bit 0: Set by the microcode to prevent any PIO operation at the beginning of a cycle stealing operation. It is reset by the microcode when setting on bit 1. Bit 1: Set by the 100-ms timer pulse from the CCU. It is reset by the microcode. Bit 2: Set by the microcode and causes a 200-ns pulse to be sent on the CSP2 card (board connector side). This pulse is used for maintenance purposes by the diagnostics (see Chapter 2). Bit 3: Same function as bit 2. Bit 5: When on, indicates a LAB type A; when off, indicates a LAB type B. Bits 6 and 7: Provide the encoded scanner configuration to the microcode. X'08': ERROR INDICATORS/BAD PARITY GENERA- This register is used by the microcode to: 1. In write, set on three error indicators of the CELIA card (LED 1, 2, and 3 related to bits 5, 6, and 7 respectively). Bits 5 to 7 carry error codes for scanner troubleshooting using the MIM part 2. For description and use of the CELIA card, see page 3-011. The bits are checked for parity. Bits 5 through 7 are disabled when the disable hardstop bit (X'04' bit 3) is on. | Bit | Function | |--------------------------------------|--------------------------------------------------------------------------------------------------------------------------| | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | (Not used) (Not used) (Not used) (Not used) (Not used) 1, set on CELIA LED 1 1, set on CELIA LED 2 1, set on CELIA LED 3 | 2. In read, force a bad parity by inverting the parity bit that corresponds to the bit pattern written in the register. The hardstop bit is disabled previously. | Bit | Function | |--------------------------------------|-----------------------------------------------------------------------------------------------------------------| | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | Bit Pattern 0 Bit Pattern 1 Bit Pattern 2 Bit Pattern 3 Bit Pattern 4 Bit Pattern 5 Bit Pattern 6 Bit Pattern 7 | # External Register Description (Part 3 of 5) X'10': EXTENDED INTERRUPT REQUEST This register reports FES interrupts when X'12' bits 0 and 1 are on, and FES errors when X'10' bit 0 is on. The CSP can only read this register. The bits are not checked for parity if bit 0 is on. They have the following meaning: Bit 0 = 0: Various conditions | Bit | Function | |-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------| | 1<br>2<br>3<br>4<br>5-7 | Overrun or underrun<br>Time out (transmit)<br>Modem change<br>Ending configuration/transparent<br>ending/end of transmission<br>(Not used) | Bit 0 = 1: Errors | Bit | Function | |---------------|---------------------------------------------------------| | 1<br>2 | FES/LIC error<br>LIC driver check/ICC internal<br>check | | 3<br>4<br>5-7 | FES internal error<br>CSP/FES error<br>(Not used) | Bit 0: Set by hardware to indicate FES/LIC or internal errors, or LIC/ICC errors on bits 1 through 4. When off, it indicates overrun/underrun, timeout, or modem change on bits 1 through 3. Bit 2: When bit 0 is set, bit 2 indicates a LIC driver check for a transmit line interface, or an ICC internal error for a receive line interface. It is reset by the microcode. Bit 1: on, to report underrun. Bit 1: off, to signal transmission end. Bit 4: Set by hardware to indicate an ending configuration (end bits 1 through 3) in the burst status on receive, or to report a transparency ending condition on transmit. X'12': INTERRUPT REQUEST This register indicates that X'10' contains supplementary interrupt information; bits 2 through 7 contain the address of the line interface that requested a CSP interrupt. The bits are checked for parity. They have the following meaning: | Bit | Function | |-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0-1<br>2<br>3<br>4<br>5<br>6<br>7 | Data/read X'10' Line interface address bit 0 Line interface address bit 1 Line interface address bit 2 Line interface address bit 3 Line interface address bit 4 Line interface address bit 5 | Bits 0 and 1: Set by hardware to indicate that X'10' contains interrupt information and must be read immediately afterwards. Bits 2 through 7: Contain the line interface address. They are reset by the microcode. Bit 7 is set off for a transmit line interface, and is set on for a receive line interface. X'13': LINE INTERFACE ADDRESS (READ/WRITE) This register contains the line interface address during CSP asynchronous actions (read or write). The bits are checked for parity. They have the following meaning: | Bit | Function | | | | | | | |-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | 0-1<br>2<br>3<br>4<br>5<br>6<br>7 | (Not used: set to 00) Line interface address bit 0 Line interface address bit 1 Line interface address bit 2 Line interface address bit 3 Line interface address bit 4 Line interface address bit 5 | | | | | | | Bits 2 through 7: Contain the line interface address. They are reset by the microcode. Bit 7 is set off for a transmit line interface, and is set on for a receive line interface. X'14': DATA IN/OUT This register is used by the microcode for transferring data to be loaded into, or coming from, the RAMs or the LIC/ICC registers, during asynchronous operations. The bits are checked for parity. They are not described because the X'14' register is used as a data buffer. X'15': ASYNCHRONOUS OPERATION COMMAND This register is used by the microcode to specify to the FES the asynchronous operation to be executed. The bits are checked for parity. They have the following mean- | Bit | Function | |-----|--------------------------------| | 0 | Read/write operation | | 1-3 | Storage element to be accessed | | 4-5 | Register address | | 6-7 | (Not used) | Bit 0: Set by the microcode to indicate a write operation. It is reset to indicate a read operation. Bits 1 and 2: Set by the microcode to indicate: 01 : RAM A access 00 : RAM B access 10 : RAM C access 11 : LIC/ICC or FES diagnostic register Bit 3: Set by the microcode to indicate: RAM access : O even hyte 1 odd byte LIC/ICC access : 0 LIC access 1 ICC or diagnostic Bits 4 and 5: Set by the microcode to Storage : Halfword displacement address : Register address : Register address If bits 4 and 5 are set to 11, the diagnostic register of the FES is accessed. X'16': ASYNCHRONOUS OPERATION STATUS This register gives the status of the last asynchronous operation initiated by the microcode. It can be reset by a microcode write operation. In a read operation, if bit 1 is equal to 1, the bits are not checked for parity. The bits have the following meaning: | Bit | Function | |-----|----------------------------| | 0 | Data exchange not complete | | 1 | Error during data exchange | | 2-3 | (Not used) | | 4 | LIC/ICC error | | 5 | FES internal error | | 6-7 | (Not used) | Bit 0: Set by hardware during asynchronous operation when the microcode specifies a command via register X'15'. It is reset when the operation is complete. Bit 1: Set by hardware when an error occurs during data byte processing. Bits 4 and 5: When bit 1 is set, bits 4 and 5 indicate the type of error that occurred. Bits 1, 4, and 5 can be reset either by the microcode or when the asynchronous operation that follows is executed without # **External Register Description (Part 4 of 5)** X'17': FES GENERAL COMMANDS This register receives the FES general commands sent from the CSP. The bits are not checked for parity. They have the following meaning: | Bit | Function | |-------|-------------------------------------------------| | 0 | Reset FES latches and disable CSP/FES | | 1 2 3 | Reset FES storage<br>Freeze state<br>(Not used) | | 5-7 | FES storage reset error (Not used, set to 0) | Bit 0: Set by the microcode to reset the FES latches and disable the CSP/FES wires. The RAM information is not reset. The LIC and ICC registers are reset. <u>Bit 1:</u> Set by the microcode to reset the FES storage. It is set off by hardware when the reset is completed. Bit 2: Set by the microcode to stop the FES scanning at the end of the current line process by the scanner base. All storage and register information is kept. Resetting bit 2 restarts the scanning. Bit 4: Set by hardware to report any error detected during FES storage reset. Bits 5 through 7: Set off and reserved for CDS update. X'19': CSP INTERRUPT REQUEST This register contains pending CSP interrupt requests. The bits are not checked for parity. They have the following meaning: | - | Bit | Function | |---|-------------------------|---------------------------------------------------------------------------------| | | 0<br>1<br>2<br>3<br>4-7 | Set level 0 Set level 1 Set level 2 Set level 3 (prog. control only) (Not used) | Bits 0 through 3: Set by the hardware or the microcode to request an interrupt from the CSP. When several interrupt requests are presented at the same time, the highest unmasked level is taken into account. When all bits 0 through 3 are off, the microcode runs on level 7. X'1A': CURRENT CSP INTERRUPT LEVEL This register contains the current CSP interrupt level and stacks this level when a level 0 occurs. The bits are checked for parity and have the following meaning: | Bit | Function | | | | | |--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | Current level stack parity bit Current level stack bit 0 Current level stack bit 1 Current level stack bit 2 Current level parity bit Current level bit 0 Current level bit 1 Current level bit 2 | | | | | <u>Bits 0 through 3:</u> Set by hardware to stack the current interrupt level when a CSP level 0 interrupt occurs. Bits 4 through 7: Represent the current interrupt level. They are reset after a power on reset or a general reset. X'1B': ADDRESS COMPARE CONTROL 3725/3726 Maintenance Information Manual 13-433 This register controls the address compare function of the CSP. The bits are not checked for parity. They have the following meaning: | Bit | Function | |--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------| | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | Address compare Address compare (Not used) (Not used) Instruction/data fetch Data storage Cycle steal fetch Cycle steal storage | <u>Bit 0:</u> Set by hardware when the control storage address compares with the address contained in external registers '1C' and '1D', and if one of bits 4 through 7 of the register is set. When set on, this bit requests a level 0 interrupt from the CSP. It is reset by the microcode. Bit 1: Set by hardware when the control storage address compares with the address contained in external registers '1C' and '1D', and if one of bits 6 or 7 of the register is set. Bit 0 is set at the same time. Bit 1 is reset by the microcode. <u>Bit 4:</u> Set by the microcode to ask for an address compare during instruction or data fetch. Bit 0 is set on if the address compare is detected. Bit 4 is reset by the microcode. <u>Bit 5:</u> Set by the microcode to ask for an address compare during a data storage instruction. Bit 0 is set on if the address compare is detected. Bit 5 is reset by the microcode. <u>Bit 6:</u> Set by the microcode to ask for an address compare during a cycle steal fetch. Bits 0 and 1 are set on if the address compare is detected. Bit 6 is reset by the microcode. <u>Bit 7:</u> Set by the microcode to ask for an address compare during cycle steal store. Bits 0 and 1 are set on if the address compare is detected. Bit 7 is reset by the microcode. # External Register Description (Part 5 of 5) X'1C': ADDRESS COMPARE BYTE 0 This register contains byte 0 of the address to be compared with the actual control storage address. The bits are checked for parity and have the following meaning: | Bit | Function | | | | | | | |--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | Main storage address high 0 Main storage address high 1 Main storage address high 2 Main storage address high 3 Main storage address high 4 Main storage address high 5 Main storage address high 6 Main storage address high 7 | | | | | | | X'1D': ADDRESS COMPARE BYTE 1 This register contains byte 1 of the address to be compared with the actual control storage address. The bits are checked for parity and have the following meaning: | Bit | Function | |--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | Main storage address low 0 Main storage address low 1 Main storage address low 2 Main storage address low 3 Main storage address low 4 Main storage address low 5 Main storage address low 6 Main storage address low 7 | X'1E': CSP INTERRUPT MASKS This register uses masks to control CSP interrupts. The bits are checked for parity and have the following meaning: | Bit | Function | |--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | Mask interrupt level 0 Mask interrupt level 1 Mask interrupt level 2 Mask interrupt level 3 Mask interrupt level 4 (not used) Mask interrupt level 5 (not used) (Not used) Master mask | <u>Bits 0 through 5:</u> Control the masking of levels 0 through 5. <u>Bit 7:</u> Masks all levels except level 0 and the current level. X'1F': LOCAL STORAGE ADDRESS This register contains the primary (bits 0 through 3) and secondary (bits 4 through 7) local storage address. The bits are checked for parity and have the following meaning: | Primary local storage address: 0 Bit 0 1 Bit 1 2 Bit 2 3 Bit 3 | Bit | Function | |-----------------------------------------------------------------|-------------|----------------------------------------------------------------------| | Secondary local storage address 4 Bit 0 5 Bit 1 6 Bit 2 | 1<br>2<br>3 | Bit 0 Bit 1 Bit 2 Bit 3 Secondary local storage address: Bit 0 Bit 1 | # FES RAM A Description (Part 1 of 3) The fields of the FES RAM A are described bit-by-bit in this section (see page 13-130 for microcode/FES interaction). #### RAM A RECEIVE | Нω | Byte 0<br>(Even address) | (1 | Byte 1<br>Odd address) | | |----|--------------------------|-------|------------------------|----| | 0 | New PDF | l | SCF | | | 1 | 01d PDF | Int | errupt reque | st | | 2 | Control st | orage | addressing | | | 3 | Scanner base ctl. | ı | Timer | | # Parallel Data Field (PDF) The old PDF and the new PDF contain the next two characters to be loaded into the control storage of the CSP. #### Secondary Control Field (SCF) | Bit | Function | |--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------| | 8<br>9<br>10<br>11<br>12<br>13<br>14<br>15 | End 1 Character service request Overrun detected Modem-in change detected End 2 End 3 (Not used) Timer forced to 3 seconds (BSC) | Bits 8, 12, and 13: Set by hardware to indicate to the microcode the end of data transfer. They are coded as follows, depending on the protocol: | Protocol | End Bit<br>1 2 3 | Meaning | |--------------------------|-------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------| | A11<br>SS<br>SDLC<br>BSC | 0 0 0<br>1 0 0<br>0 0 1<br>1 1 1<br>1 0 0<br>1 1 0<br>1 1 1<br>0 1 1<br>1 1 0<br>X 0 1<br>1 0 0 | Data Stop check Flag OK Flag off boundary Data check Abort Idle Force timer to O Normal text Transparent text Quit control Data check | Bits 9 and 10: Bit 9 is set by the front-end layer to request character service from the scanner base layer. Bit 10 is set by hardware to indicate an overrun condition (too many characters received) to the microcode. Bits 9 and 10 are associated as follows to indicate: 00 : No scanner base operation 01 : Characters received during overrun are deleted (BSC only) 10 : Character service request 11 : Overrun with characters lost <u>Bit 11:</u> Set by hardware to indicate a modem-in change. <u>Bit 15:</u> In BSC, is set by hardware to force the timer to three seconds to check that the SYN characters are separated by less than three seconds. It is reset by hardware. #### Interrupt Request #### Bit 8 = 0: Errors | Bit | Function | |---------------------------------------|------------------------------------------------------------------------------------------------------------------------| | 9<br>10<br>11<br>12<br>13<br>14<br>15 | Overrun (Not used) Modem-in change detected End bit present (or ending conf.) Interrupt pending (Not used) Forced to 1 | Bit 8 = 1: Other CSP L2 interrupts | Bit | Function | |-------|--------------------| | 9 | FES/LIC error | | 10 | ICC internal error | | 11 | FES internal error | | 12 | CSP/FES error | | 13 | Interrupt pending | | 14-15 | Forced to 00 | <u>Bit 8:</u> Set by hardware to indicate an error condition. It is off for other CSP level 2 interrupt conditions. Bit 9: Set by hardware to indicate an overrun when bit 8 is 0, or a FES/LIC error when bit 8 is 1. <u>Bit 10:</u> Set by hardware to indicate an ICC internal error when bit 8 is 1. <u>Bit 11:</u> This bit is set on by hardware to indicate a modem-in change when bit 8 is 0, or an FES internal error when bit 8 is 1. Bit 12: Set by hardware to indicate that an end bit is present in the SCF when bit 8 is 0, or to indicate a CSP/FES error when bit 8 is 1. It is reset by the scanner base when the interrupt has been processed. <u>Bit 13:</u> Set by hardware to indicate to the scanner base that an interrupt is to be processed. ### Control Storage Addressing | Bit | Function | |--------------------------------------|--------------| | 0-1<br>2-4<br>5-10<br>11-13<br>14-15 | Burst number | <u>Bits 0 and 1:</u> Set by the microcode to indicate the buffer length: 00 : 32 bytes (4 bursts) 01 : 64 bytes (8 bursts) 10 : 128 bytes (16 bursts) 11 : 256 bytes (32 bursts) <u>Bits 5 through 10:</u> Set by the microcode to indicate the buffer starting address to the FES for cycle stealing. <u>Bits 11 through 13:</u> Set by the microcode to indicate the burst number (0 through 7) to the FES. <u>Bits 14 and 15:</u> Set by the microcode to indicate the halfword number per burst (0 through 3) to the FES. There are four halfwords (8 bytes) in one burst. #### Scanner Base Control This field is loaded by the microcode to start the receive operation and to provide parameters for the current burst. Parameters for the following bursts are taken from the parameter/status area of the CSP control store, and loaded into this field by hardware. #### Parameters (Bit 0 = 0: Burst valid) | Bit | Function | |-----|-------------------------| | 1 | Start receive operation | | 2 | Interrupt requested | | 3 | EP mode | | 4 | Stacked PDF full | | 5-7 | Burst length (in bytes) | #### Status (Bit 0 = 1: Burst not valid) | Bit | Function | | |-----|---------------------|--| | 1-7 | Invalid information | | <u>Bit 0</u> When off, indicates that the current burst is free and valid for data cycle steal. The scanner base control field contains valid parameters in bits 1 through 7. When on, it indicates that the current burst has not been processed by the microcode, and is not valid. The scanner base control field contains old status information in bits 1 through 7; this information is invalid. <u>Bit 1:</u> Set by the microcode to start the receive operation in the scanner base layer. It is reset by hardware. <u>Bit 2:</u> Set to indicate that a CSP level 2 interrupt must be requested at the end of the burst. Bit 3: Set to indicate that the line is working in emulation program mode. It decides whether or not a CSP interrupt level 2 is to be requested at character end. <u>Bit 4:</u> Set by hardware to indicate that the old PDF is full. It is reset by hardware. <u>Bits 5 through 7:</u> Indicate the burst length in bytes. # FES RAM A Description (Part 2 of 3) #### Timer | Bit | Function | | |-----------------------|-----------------------------------------------------------------------|--| | 8<br>9<br>10<br>11-15 | Timer active Timer mode (100 ms/2 ms) Clock service phase Timer value | | Bit 8: In BSC, set by hardware to start the timer, and reset to stop the timer. In other protocols, it can be set by the microcode to start the timer, and reset by the hardware at timeout. <u>Bit 9:</u> Set by the microcode to indicate the unit of time to be used for the timer: 0 : 100 ms 1 : 2 ms In BSC, bit 9 is always 0. <u>Bit 10:</u> Set by hardware and is used for internal processing of the timer. It is reset by hardware. Bits 11 through 15: In BSC, set by hard-ware to: - Manage the insertion of a SYN character every second in transmit - Check the occurrence of the SYN character less than once every 3 seconds in receive. They are reset by hardware. In other protocols, bits 11 through 15 can be set by the microcode to provide the timer value according to the unit specified via bit 9. #### RAM A TRANSMIT | Нω | Byte ()<br>(Even address) | Byte 1<br>(Odd address) | |----|---------------------------|-------------------------| | 0 | Timer Control | l SCF | | 1 | Next PDF | Interrupt request | | 2 | Control sto | rage addressing | | 3 | Scanner | base control | #### Timer Control | Bit | Function | |----------|-----------------------------| | 0<br>1-7 | SYN insertion<br>(Not used) | <u>Bit 0:</u> Set by the microcode in BSC to allow the hardware to insert a SYN character every second in the transmitted data. # Secondary Control Field (SCF) | Bit | Function | |-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------| | 8<br>9<br>10<br>11<br>12<br>13<br>14-15 | (Not used) Character service request Underrun detected Modem-in change detected EOT sent Transparency ending (Not used) | <u>Bits 9 and 10:</u> Bit 9 is set by the front-end layer to request character service from the scanner base layer. Bit 10 is set by hardware to indicate an underrun condition (lack of characters) to the microcode. When the FES is in the underrun condition: - SDLC: The line is stopped. - BSC: SYN characters are transmitted. - Start-stop: Mark bits are transmitted. Bits 9 and 10 are associated to indicate: 00 : No scanner base operation 01 : Underrun without operation 10 : Character service request 11 : Underrun with cycle steal <u>Bit 11:</u> Set by hardware to indicate a modem-in change. Bit 12: Set by hardware to indicate that the EOT character has been transmitted. <u>Bit 13:</u> Set by hardware to indicate end of transparent text. # Parallel Data Field (PDF) The next PDF contains the last character received from the control storage (and the next to be transmitted). ### Interrupt Request #### Bit 8 = 0: Various conditions | Bit | Function | |-----|--------------------------| | 9 | Underrun | | 10 | Time out | | 11 | Modem-in change detected | | 12 | Transparency ending | | 13 | Interrupt pending | | 14 | (Not used) | | 15 | Forced to 1 | #### Bit 8 = 1: Other CSP L2 interrupts | Bit | Function | |-----|--------------------| | 9 | FES/LIC error | | 10 | LIC driver check | | 11 | FES internal error | | 12 | CSP/FES error | | 13 | Interrupt pending | | 14 | Forced to 0 | | 15 | Forced to 0 | <u>Bit 8:</u> Set by hardware to indicate an error condition. It is off for the other CSP level 2 interrupt conditions. <u>Bit 9:</u> Set by hardware to indicate an overrun when bit 8 is 0, or a FES/LIC error when bit 8 is 1. <u>Bit 10:</u> Set by hardware to indicate an ICC internal error when bit 8 is 1. <u>Bit 11:</u> Set by hardware to indicate a modem-in change when bit 8 is 0, or an FES internal error when bit 8 is 1. <u>Bit 12:</u> Set by hardware to indicate that an end bit is present in the SCF when bit 8 is 0, or to indicate a CSP/FES error when bit 8 is 1. It is reset by the scanner base when the interrupt has been processed. Bit 13: Set by hardware to indicate to the scanner base that an interrupt is to be processed. ### Control Storage Addressing | Bit | Function | |--------------------------------------|--------------| | 0-1<br>2-4<br>5-10<br>11-13<br>14-15 | Burst number | Bits 0 and 1: Set by the microcode to indicate the buffer length: 00 : 32 bytes (4 bursts) 01 : 64 bytes (8 bursts) 10 : 128 bytes (16 bursts) 11 : 256 bytes (32 bursts) <u>Bits 5 through 10:</u> Set by the microcode to indicate the buffer starting address to the FES for cycle stealing. <u>Bits 11 through 13:</u> Set by the microcode to indicate the burst number (0 through 7) to the FES. <u>Bits 14 and 15:</u> Set by the microcode to indicate the halfword number per burst (0 through 3) to the FES. There are four halfwords (eight bytes) in one burst. # FES RAM A Description (Part 3 of 3) ### Scanner Base Control #### Parameters (Bit 0 = 0: Burst valid) | Bit | Function | |--------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1<br>2<br>3<br>4<br>5-7<br>8<br>9<br>10<br>11-12<br>13<br>14 | Start transmit operation Interrupt requested Modem-in change detected Stacked PDF full Burst length (in bytes) Send CRC Start on odd byte (Not used) Start transmit operation Option protocol Start timer Send modem-out stacked | #### Status (Bit 0 = 1: Burst not valid) | Bit | Function | |------|---------------------| | 1-15 | Invalid information | Bit 1: Set by the microcode to start the transmit operation. It is reset by hard-ware. <u>Bit 2:</u> Set to indicate that a CSP level 2 interrupt must be requested at the end of the burst. <u>Bit 3:</u> Set by hardware to indicate a modem-in change during data transmission. The modem-in status will be examined at the next CSP interrupt. <u>Bit 4:</u> Set by hardware to indicate that the old PDF field is full. It is reset by hardware. <u>Bits 5 through 7:</u> Indicate the burst length in bytes. <u>Bit 8:</u> When on, causes the CRC to be sent at the end of the burst. <u>Bit 9:</u> When on, causes transmission to start with the odd byte on the first half-word of a burst. It is reset by the microcode. <u>Bits 11 and 12:</u> Specify the transmit operation as follows: 00 : Normal 01 : End of message 10 : Transmit continuous 11 : End of message with turnaround <u>Bit 13:</u> Specifies the following protocol options: SDLC: No zero insert SS : Transmit break BSC : Transparency end <u>Bit 14:</u> When on, starts the timer at burst end or end of transmission. <u>Bit 15:</u> When on, requests the modem-out stacked pattern to be sent on the line interface. 3725/3726 Maintenance Information Manual 13-512 # FES RAM B Description (Part 1 of 2) The fields of the FES storage RAM B are described bit-by-bit in this section (see page 13-130 for microcode/FES interaction). #### RAM B RECEIVE | Нω | Byte 0<br>(Even address) | | Byte 1<br>(Odd address) | |----|--------------------------|---|-------------------------| | 0 | SDF | ı | SCF | | 1 | PDF | ŀ | PCF | | 2 | Spare | I | Spare | | 3 | SYN 2 | ı | SYN 1 | # Serial Data Field (SDF) This field is used for the deserialization of the bits received from the 'receive data' line via the LIC. ### Secondary Control Field (SCF) | Bit | Function | |--------------------------------------------|-------------------------------------------------------------------------------------------------| | 8<br>9<br>10<br>11<br>12<br>13<br>14<br>15 | End 1 Bit counter 2 Bit counter 1 Modem-in change detected End 2 End 3 Bit counter 0 (Not used) | Bits 8, 12 and 13: Set by hardware to indicate to the microcode the end of data transfer. They are coded as follows, depending on the protocol: | Protocol | End Bit<br>1 2 3 | Meaning | |--------------------------|-------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------| | A11<br>SS<br>SDLC<br>BSC | 0 0 0<br>1 0 0<br>0 0 1<br>1 0 1<br>1 0 0<br>1 1 0<br>1 1 1<br>0 1 1<br>1 1 0<br>X 0 1<br>1 0 0 | Data Stop check Flag OK Flag off boundary Data check Abort Idle Force timer to O Normal text Transparent text Quit control Data check | Bit 9, 10, and 14: Set by hardware to count the bits in the SDF. They are reset by hardware at the end of the character. <u>Bit 11:</u> Set by hardware to indicate a modem-in change and prevent the receive until the modem-in status is processed by the microcode. # Parallel Data Field (PDF) This field contains one character after deserialization. # Primary Control Field (PCF) | Bit | Function | |--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------| | 8<br>9<br>10<br>11<br>12<br>13<br>14 | End 1 Character service request Overrun detection Modem-in change detected End 2 End 3 Start receive operation Force timer to 3 seconds (BSC) | Bits 8, 12, and 13: These bits indicate the end of data transfer and are coded as follows, depending on the protocol: | Protocol | End Bit<br>1 2 3 | Meaning | |--------------------------|----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------| | All<br>SS<br>SDLC<br>BSC | 0 0 0<br>1 0 0<br>0 1 1<br>1 0 1<br>1 0 0<br>1 1 1<br>0 1 1<br>1 1 0<br>X 0 1<br>1 0 0 | Data Stop check Flag OK Flag off boundary Data check Abort Idle Force timer to O Normal text Transparent text Quit control Data check | Bits 9 and 10: Set by hardware to indicate: 00 : Not used 01 : Characters received during overrun are deleted (BSC only) 10 : Character service 11 : Overrun with characters lost <u>Bit 11:</u> Set by hardware to indicate a modem-in change and to prevent the receive until the modem-in status is processed by the microcode. <u>Bit 14:</u> Set by hardware to start the receive operation. <u>Bit 15:</u> Set by hardware to force the timer to 3 seconds, for BSC SYN character in receive, for example. It is reset by hardware. ### Synchronization This field contains the SYN characters to be used during receipt of BSC characters. These characters vary depending on the protocol: in BSC ASCII, they are X'1616', in BSC EBCDIC X'3232'. # FES RAM B Description (Part 2 of 2) #### RAM B TRANSMIT | Нщ | Byte 0<br>(Even address) | | Byte 1<br>(Odd address) | |----|--------------------------|---|-------------------------| | 0 | SDF | 1 | SCF | | 1 | PDF | 1 | PCF | | 2 | DLE | l | Spare | | 3 | SYN | 1 | Spare | # Serial Data Field (SDF) This field is used to serialize the character to be transmitted on the 'transmit data' line via the LIC. # Secondary Control Field (SCF) | Bit | Function | |--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 8<br>9<br>10<br>11<br>12<br>13 | Send CRC Bit counter 2 Bit counter 1 Modem-in change detected Send EOT SDLC: no zero insert BSC: transparency end SS: transmit break Bit counter 0 Send modem-out stacked | <u>Bit 8:</u> Set by hardware to request the CRC to be sent at the end of the burst. It is reset by hardware. Bit 9, 10, and 14: Set by hardware to count the bits in the SDF. They are reset by hardware at the end of the character. <u>Bit 11:</u> Set by hardware to indicate a modem-in change and prevent starting the transmission until the modem-in status is processed by the microcode. <u>Bit 12:</u> Set by hardware to request the <u>EOT</u> character to be sent. It is reset by hardware. <u>Bit 13:</u> Set by hardware to indicate the selected protocol options. <u>Bit 15:</u> Set by hardware to request the modem-out stacked pattern to be sent on the line interface. It is reset by hardware. # Parallel Data Field (PDF) This field contains one character before serialization. # Primary Control Field (PCF) | Bit | Function | |--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 8<br>9<br>10<br>11<br>12<br>13 | Send CRC Character service request Underrun detection Modem-in change detected Send EOT SDLC: no zero insert BSC: transparency end SS: transmit break Start transmit operation Send modem-out stacked | | | | <u>Bit 8:</u> Set by hardware to request the CRC to be sent at the end of the burst. It is reset by hardware. <u>Bits 9 and 10:</u> Set by hardware to indicate: 00 : Not used 01 : Characters received during underrun are deleted (BSC only) 10 : Character service 11 : Underrun with characters lost <u>Bit 11:</u> Set by hardware to indicate a modem-in change and prevent starting the transmission until the modem-in status is processed by the microcode. <u>Bit 12:</u> Set by hardware to request the <u>EOT</u> character to be sent. It is reset by hardware. <u>Bit 13:</u> Set by hardware to select the protocol options. It is reset by hardware. <u>Bit 14:</u> Set by hardware to start the line operation. It is reset by hardware. <u>Bit 15:</u> Set by hardware to request the modem-out stacked pattern to be sent on the line interface. It is reset by hardware. #### Data Link Escape (DLE) This field contains the data link escape (DLE) character used in BSC transmission. The sequences with a DLE character initiate and terminate the transparent text, and provide an active control character within the transparent text. ### <u>Synchronization</u> This field contains the SYN characters to be used during the transmission of BSC characters. These characters vary depending on the protocol; in BSC ASCII, they are X'1616', in BSC EBCDIC X'3232'. # FES RAM C Description (Part 1 of 5) The fields of the FES storage RAM C are described bit-by-bit in this section (see page 13-130 for microcode/FES interac- # LINE TYPE IDENTIFICATION In the following descriptions, use bits 0, 1, and 2 of the set mode byte to select the right RAM C description. | Set Mode | RAM C Description | |----------|-------------------| | 00x | BSC ASCII | | 01x | BSC EBDCIC | | 100 | BSC normal | | 101 | Start-stop | | 11x | SDLC | ### SDLC RECEIVE | Ны | Byte 0<br>(Even address) | | Byte 1<br>(Odd address) | |----|--------------------------|---|-------------------------| | 0 | Set mode | I | Control | | 1 | BCC2 | 1 | BCC1 | | 2 | Modem-in pattern | ١ | Mask | | 3 | Spare | ı | Spare | # Set Mode | Bit | Function | |---------------------------|---------------------------------------------------------------------------------------------------------------| | 0-1<br>2<br>3<br>4<br>5-7 | Line type: SDLC Interrupt on first flag Receive : no zero delete option Transmit : not used NRZI Ones counter | Bits 0 and 1: Set to 11 by the microcode to indicate that the line uses the SDLC protocol. $\underline{\text{Bit 2:}}$ Set by the microcode to request a CSP level 2 interrupt when the first SDLC flag is detected. Bits 3: Set by the microcode to indicate the zero delete option: 0 : Zero delete option 1 : No zero delete option Bit 4: Set by the microcode to indicate the non-return to zero inverted (NRZI) option: 0 : No NRZI option 1 : NRZI option <u>Bits 5 through 7:</u> Set by hardware to count the received 1-bits in order to detect SDLC flags, abort characters, and idle characters. ### Control | Bit | Function | |--------------------------------------|-----------------| | 8<br>9<br>10<br>11-12<br>13<br>14-15 | Last line state | Bit 9: Set by hardware when the first character is detected. It is reset by hardware when no more characters are received. It may be set on by the microcode to request the bit service function to return all incoming bits in bytes without taking true character boundaries into account. Bit 10: Set by hardware when the first bit of a character is detected. It is reset by hardware when the last bit is detected. Bits 11 and 12: Initialized by the microcode and updated by hardware to indicate the SDLC state: 00 : Data 01 : First flag 10 : Abort 11 : Idle Bit 13: Updated by hardware to indicate the last state of the line: 0 or 1. It is used with the NRZI option only. Bits 14 and 15: Initialized by the microcode and updated by hardware to indicate the line state: 00 : Inhibited 01 : Diagnostic mode 10 : Modem without data 11 : Modem and data # Block Check Character (BCC) These fields (BCC1 and BCC2) are used for CRC checking. #### Modem-In | Bit | Function | | |-----|----------------------------------------------------------------------------------|--| | 0 | V.24: Data set ready<br>V.25: Power indication<br>X.21: (Not used) | | | 1 | V.24: Ready for sending<br>V.25: Data line occupied<br>X.21: Indication | | | 2 | V.24: Ring indicator<br>V.25: Present next digit<br>X.21: (Not used) | | | 3 | V.24: Receive line signal detector V.25: Abandon call and retry X.21: (Not used) | | | 4 | V.24: Test indicator<br>V.25: Call origination status<br>X.21: (Not used) | | | 5 | V.24: Received data<br>V.25: (Not used)<br>X.21: Receive | | | 6-7 | Modem-in change detected | | Bits 0 through 5: Modem-in status. Bits 6 and 7: Set when a change is detected with respect to the mask pattern. Other changes are no longer detected until the microcode has processed the new modem-in pattern and reset bits 6 and 7. #### Mask | Bit | Function | |------|------------------------| | 8-13 | Mask bits | | 14 | Start conditional | | 15 | No modem change report | Bits 8 through 13: Set by the microcode to monitor the modem-in pattern for changes. A mask bit set to 1 means "look for a change". Bit 14: Set by the microcode to start the receive operation only if the modem is Bit 15: Set by the microcode to select the transmit line interface for modem-in change reporting. No modem-in change is reported on the receive line interface. # FES RAM C Description (Part 2 of 5) #### SDLC TRANSMIT | Нш | Byte 0<br>(Even address) | | Byte 1<br>(Odd address) | |----|--------------------------|---|-------------------------| | 0 | Set mode | 1 | Control | | 1 | BCC2 | ı | BCC1 | | 2 | Modem-out<br>immediate | | Mask | | 3 | Modem-out<br>stacked | | | # Set Mode As for receive. # Control | Bit | Function | |-----------------------------------------|----------------------------------------------------------------------------------------------------| | 8<br>9<br>10<br>11<br>12<br>13<br>14-15 | (Not used) Modem-in change detected First bit flag BCC1 sent (Not used) Last line state Line state | <u>Bit 9:</u> Set by hardware to indicate a modem-in change during data transmission. The modem-in status is examined at the next CSP interrupt. Bit 9 is reset by hardware after processing. <u>Bit 10:</u> Set by hardware when the first bit of a character is transmitted. It is reset by hardware at the end of the bit time. Bit 11: Set by hardware to indicate that BCC1 has been transmitted. It is reset by hardware when BCC2 has been transmitted. Bit 13: Updated by hardware to indicate the last state of the line: 0 or 1. It is used with the NRZI option only. Bits 14 and 15: Initialized by the microcode and updated by hardware to indicate the line state: 00 : Inhibited 01 : Diagnostic mode 10 : Modem without data 11 : Modem and data # Block Check Character (BCC) These fields (BCC1 and BCC2) are used for CRC checking. ### Modem-Out | Bit | Function | | | |-----|-----------------------------------------------------------------------|--|--| | 0 | V.24: Data terminal ready<br>V.25: Digit signal 8<br>X.21: (Not used) | | | | 1 | V.24: Request to send<br>V.25: Digit signal 4<br>X.21: Control | | | | 2 | V.24: New synchronization<br>V.25: Digit signal 2<br>X.21: (Not used) | | | | 3 | V.24: Data rate selector<br>V.25: Digit signal 1<br>X.21: (Not used) | | | | 4 | V.24: Modem test<br>V.25: Call request<br>X.21: (Not used) | | | | 5 | V.24: Diag bit strobe<br>V.25: Digit present<br>X.21: Transmit | | | | 6-7 | Service request (LIC dvr. check) | | | ### Bits 0 through 5: Modem-out status. Bits 6 and 7: Incremented each time a modem-out pattern is sent to the LIC. When bits 6 and 7 are equal to 11, a comparison is made by hardware between the transmitted pattern and the LIC driver outputs. If the patterns are different, the LIC driver check bit (X'10' bit 2) is set on. #### Mask | Bit | Function | |------|-------------------| | 8-13 | Mask bits | | 14 | Start conditional | | 15 | Mask of mark bit | Bits 8 through 13: Set by the microcode when the same modem-in lines are to be taken into account. <u>Bit 14:</u> Set by the microcode to start the receive operation when the modem is ready. <u>Bit 15:</u> Set by the microcode to mask the mark bit at the LIC driver output, for example, for checking. # FES RAM C Description (Part 3 of 5) #### BSC RECEIVE | Нω | Byte O<br>(Even address) | | Byte 1<br>(Odd address) | |----|--------------------------|---|-------------------------| | 0 | Set mode | 1 | Control | | 1 | BCC2 | l | BCC1 | | 2 | Modem-in pattern | 1 | Mask | | 3 | Spare | 1 | Spare | # Set Mode: BSC, Normal In BSC normal mode, the data is exchanged by messages. | Bit | Function | |-----|-----------------------| | 0-2 | Line type: BSC normal | | 3-4 | (Not used) | | 5 | One SYN character | | 6-7 | Character length | <u>Bits 0 through 2:</u> Set to 100 by the microcode to indicate that the line type is BSC. <u>Bit 5:</u> Set by the microcode to indicate that only one SYN character must be transmitted. When off, it indicates that two SYN characters must be sent. <u>Bits 6 and 7:</u> Set by the microcode to indicate the character length: 00 : Five bits 01 : Six bits 10 : Seven bits 11 : Eight bits # Set Mode: BSC, ASCII or EBCDIC In BSC ASCII or EBDCIC mode, the data is exchanged by characters. | Bit | Function | |-----|---------------------------------| | 0-1 | Line type: BSC, ASCII or EBCDIC | | 2-3 | ITB/EIB encoding | | 4-5 | CRC type | | 6 | ASCII 8-bits | <u>Bits 0 and 1:</u> Set by the microcode to indicate the line type: 00 : BSC ASCII 01 : BSC EBCDIC <u>Bits 2 and 3:</u> Set by the microcode to indicate the ITB/EIB status: 00 : ITB is data 01 : ITB mode 10 : EIB mode 11 : EIB mode with burst change Bits 4 and 5: Indicate the CRC type as follows: 00 : STX included CRC/S if ASCII CRC/B if EBCDIC 01 : CRC/B 10 : CRC/S 11 : LRC with VRC (ASCII 7-bits) <u>Bit 6:</u> Set by the microcode to indicate ASCII 8-bits. ### Control | Bi | it | Function | |------------------------|----|----------------------------------------------------------------------------------------------------------------------------| | 10<br>11<br>12-<br>14- | 9 | D (ASCII or EBCDIC) S (ASCII or EBCDIC) Character phase First bit flag C (ASCII or EBCDIC) NX (ASCII or EBCDIC) Line state | <u>Bit 7:</u> In BSC ASCII or EBCDIC, it is set by hardware when a DLE character is detected. It is reset by hardware. <u>Bit 8:</u> In BSC ASCII or EBCDIC, it is set by hardware when a SYN character is detected. It is reset by hardware. Bit 9: Set by hardware when the first character is detected. It is reset by hardware when no more characters are received. It may be set on by the microcode to request the bit service function to return all incoming bits in bytes without true character boundaries. <u>Bit 10:</u> Set by hardware when the first bit of a character is detected. It is reset by hardware at the end of the bit time. <u>Bit 11:</u> In BSC ASCII or EBCDIC, it is set by hardware when in control mode. It is reset by hardware. Bits 12 and 13: In BSC ASCII or EBCDIC, they are set by hardware to indicate the status of NX as follows: 00 : Normal mode 01 : Transparent text mode 10 : Normal text mode 11 : CRC phase Bits 14 and 15: Initialized by the microcode and updated by hardware to indicate the line state: 00 : Inhibited 01 : Diagnostic mode 10 : Modem without data 11 : Modem and data Block Check Character (BCC) These fields (BCC1 and BCC2) are used for CRC checking. Modem-In Same as SDLC receive. Mask Same as SDLC receive. # FES RAM C Description (Part 4 of 5) # BSC TRANSMIT | Нω | Byte 0<br>(Even address) | | Byte 1<br>(Odd address) | |----|--------------------------|---|-------------------------| | 0 | Set mode | ı | Control | | 1 | BCC2 | 1 | BCC1 | | 2 | Modem-out<br>immediate | 1 | Mask | | 3 | Modem-out<br>stacked | ı | | # <u>Set Mode</u> Same as receive. ### Control | Bit | Function | |-------------------------------------------|----------| | 7<br>8<br>9<br>10<br>11<br>12-13<br>14-15 | | Bit 7: In BSC ASCII or EBCDIC, it is set by hardware when a DLE character is detected. It is reset by hardware. <u>Bit 8:</u> In BSC ASCII or EBCDIC, it is set by hardware when a SYN character is detected. It is reset by hardware. Bit 9: Set by hardware to indicate a modem-in change during data transmission. The modem-in status is examined at the next CSP interrupt. Bit 9 is reset by hardware after processing. <u>Bit 10:</u> Set by hardware when the first bit of a character is transmitted. It is reset by hardware when the last bit is detected. Bit 11: In BSC ASCII or EBCDIC, it is set by hardware when in control mode. It is reset by hardware. Bits 12 and 13: In BSC ASCII or EBCDIC, they are set by hardware to indicate the status of NX as follows: 00 : Normal mode 01 : Transparent text mode 10 : Normal text mode 11 : CRC phase Bits 14 and 15: Initialized by the microcode and updated by hardware to indicate the line state: 00 : Inhibited 01 : Diagnostic mode 10 : Modem without data 11 : Modem and data # Block Check Character (BCC) These fields (BCC1 and BCC2) are used for CRC checking. #### Modem-Out Same as SDLC transmit. ### <u>Mask</u> Same as SDLC transmit. # FES RAM C Description (Part 5 of 5) #### START-STOP RECEIVE | Нω | Byte O<br>(Even address) | | Byte 1<br>(Odd address) | |----|--------------------------|---|-------------------------| | 0 | Set mode | 1 | Control | | 1 | Spare | ı | Spare | | 2 | Modem-in pattern | ı | Mask | | 3 | Spare | I | Spare | # Set Mode | Bit | Function | |-----|-----------------------| | 0-2 | Line type: Start-stop | | 3 | (Not used) | | 4 | Stop length | | 5 | (Not used) | | 6-7 | Character length | <u>Bits 0 through 2:</u> Set to 101 by the microcode to indicate the line type start-stop. <u>Bit 4:</u> Set by the microcode to indicate the stop length: 0 : One bit 1 : Two bits <u>Bits 6 and 7:</u> Set by the microcode to indicate the character length: 00 : Five bits 01 : Six bits 10 : Seven bits 11 : Eight bits The start and stop bits are not counted in the character length. # <u>Control</u> | Bit | Function | |--------------------------------------|----------------------------------------------------------------------------| | 8<br>9<br>10<br>11-12<br>13<br>14-15 | (Not used) Character phase First bit flag (Not used) Stop phase Line state | Bit 9: Set by hardware when the start bit is detected. It is reset by hardware at the character end. It may be set on by the microcode to request the bit service function to return all incoming bits in bytes without true character boundaries. <u>Bit 10:</u> Set by hardware when the first bit of a character is detected. It is reset by hardware at the end of the bit time. <u>Bit 13:</u> Set by hardware to indicate that stop bits are being sent. It is reset by hardware. Bits 14 and 15: Initialized by the microcode and updated by hardware to indicate the line state: 00 : Inhibited 01 : Diagnostic mode 10 : Modem without data 11 : Modem and data ### <u>Modem-In</u> Same as SDLC receive. ### <u>Mask</u> Same as SDLC receive. ### START-STOP TRANSMIT | Нω | Byte 0<br>(Even address) | | Byte 1<br>(Odd address) | | |----|--------------------------|---|-------------------------|--| | 0 | Set mode | ı | Control | | | 1 | Spare | I | Spare | | | 2 | Modem-out<br>immediate | | Mask | | | 3 | Modem-out<br>stacked | - | | | ### <u>Set Mode</u> Same as receive. ### Control | Bit | Function | |-------|--------------------------| | 8 | (Not used) | | 9 | Modem-in change detected | | 10 | First bit flag | | 11 | Underrun | | 12 | (Not used) | | 13 | Stop rhase | | 14-15 | Line state | <u>Bit 9:</u> Set by hardware to indicate a modem-in change during data transmission. The modem-in status is examined at the next CSP interrupt. Bit 9 is reset by hardware after processing. <u>Bit 10:</u> Set by hardware when the first bit of a character is transmitted. It is reset by hardware at the end of the bit time. Bit 11: Set by hardware to indicate underrun condition (lack of characters from the CSP). Mark bits are transmitted over the line. Bit 11 is reset by hardware when characters are received from the CSP. <u>Bit 13:</u> Set by hardware to indicate that stop bits are being sent. It is reset by hardware. <u>Bits 14 and 15:</u> Initialized by the microcode and updated by hardware to indicate the line state: 00 : Inhibited 01 : Diagnostic mode 10 : Modem without data 11 : Modem and data #### <u>Modem-Out</u> Same as SDLC transmit. #### <u>Mask</u> Same as SDLC transmit. # LIC/ICC Register Description (Part 1 of 2) The six bits (bit 0 through bit 5) of the LIC registers are used as follows (see also pages 13-030 and 13-040 for the LIC/ICC register organization): # LIC Type 1 #### Register 00 (V.24) | Bit | Function | |-----|------------------------------| | 0 | Data set ready | | 1 | Ready for sending | | 2 | Ring indicator | | 3 | Receive line signal detector | | 4 | Test indicator | | 5 | Received data | ### Register 00 (V.25) | Bit | Function | |----------------------------|-----------------------------------------------------------------------------------------------------------------------------| | 0<br>1<br>2<br>3<br>4<br>5 | Auto call box is powered on Data line occupied Present next digit Abandon call and retry Call origination status (Not used) | #### Register 01 (V.24) | Bit | Function | |----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | 0<br>1<br>2<br>3<br>4<br>5 | Line wrap/data terminal ready<br>Request to send<br>New sync<br>Data rate select<br>Modem test<br>Write: diag bit strobe<br>Read: transmit bit echo | Bit 0: Set on by the microcode to indicate data terminal ready to the DCE. It is set off to put the line in wrap mode: transmit is connected to receive. # Register 01 (V.25) | Bit | Function | |----------------------------|---------------------------------------------------------------------------------------| | 0<br>1<br>2<br>3<br>4<br>5 | Call number 8 Digit signal 4 Digit signal 2 Digit signal 1 Call request Digit present | #### Register 10 | Bit | Function | |-----|---------------------------------| | 0-2 | LIC position within the scanner | | 3-5 | Cable attachment type | # Bits 0 through 2: Give the LIC position within the scanner: | 001<br>010<br>011<br>100<br>101<br>110 | : : : : : : : : : : : : : : : : : : : : | FIC<br>FIC<br>FIC<br>FIC<br>FIC | position<br>position<br>position<br>position<br>position<br>position | 7 }<br>6<br>5<br>4<br>3<br>2 | {Not for C2LB and {C2LB2 boards | |----------------------------------------|-----------------------------------------|---------------------------------|----------------------------------------------------------------------|------------------------------|---------------------------------| | 111 | : | LIC | position | 1 | | # <u>Bits 3 through 5:</u> Give the cable attachment type: | 100 | : | DCE attachment (V.24) | |-----|---|--------------------------| | 110 | : | autocall DCE (V.25) | | 101 | : | direct attachment (V.24) | #### Register 11 | Bit | Function | |-----------------|-------------------------------------------| | 0<br>1-3<br>4-5 | Line reset<br>LIC type<br>Clock selection | # <u>Bit 0:</u> Set on by the microcode to reset all the LIC/ICC registers associated with that line. Register 11 is reset at the same time. # Bits 1 through 3: Give the LIC type: 001 (LIC type 1). # Bits 4 and 5: Give the clock selection: | 0 | 0 | : | Di | ad | hit | stro | he | |---|---|---|----|------------|-----|------|----| | v | • | • | | <b>a 4</b> | 210 | 3610 | ue | - 01 : ICC clock (up to 1200 bps) (Note 1) - 10 : DCE clock (Note 2) - 11: ICC clock (2400 bps through 19 200 bps) (Note 3) # Notes: - 1. Called "business machine clock" on CDF information screen (page 2-405). - Called <u>"external clock"</u> on CDF information screen (page 2-405). - 3. Called "Direct attachment" on CDF information screen (page 2-405). #### LIC Type 2 # Register 00 | Bit | Function | |-----|------------------------| | 0 | Data set ready | | 1 | Ready for sending | | 2 | Ring indicator | | 3 | Automatic gain control | | 4 | (Not used) | | 5 | Received data | # Register 01 | Bit | Function | |----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------| | 0<br>1<br>2<br>3<br>4<br>5 | Line wrap/data terminal ready<br>Request to send<br>(Not used)<br>(Not used)<br>Modem test<br>Write: diag bit strobe<br>Read: transmit bit echo | <u>Bit 0:</u> Set on by the microcode to indicate data terminal ready to the DCE. It is set off to put the line in wrap mode: transmit is connected to receive. #### Register 10 | Bit | Function | |------------|----------------------------------------------------------| | 0-2<br>3-5 | LIC position within the scanner<br>Cable attachment type | # Bits 0 through 2: Give the LIC position within the scanner: ``` 000 : LIC position 8} {Not for C2LB and 001 : LIC position 7} {C2LB2 boards 010 : LIC position 6 011 : LIC position 5 100 : LIC position 4 101 : LIC position 3 110 : LIC position 2 111 : LIC position 1 ``` # <u>Bits 3 through 5:</u> Give the cable attachment type: # 100 : DCE attachment # Register 11 | Bit | Function | |-----|-----------------| | 0 | line reset | | 1-3 | LIC type | | 4-5 | Clock selection | Bit 0: Set on by the microcode to reset an individual line and all the LIC/ICC registers associated with that line. Register 11 is reset at the same time. Bits 1 through 3: Give the LIC type: 010 (LIC type 2). # Bits 4 and 5: Give the clock selection: | 0 0 | : | Diag bit strobe | |-----|---|-----------------| | 01 | : | (Not used) | | 10 | : | DCE clock | | 11 | : | (Not used) | | | | | # LIC/ICC Register Description (Part 2 of 2) ### LIC Type 3 #### Register 00 | Bit | Function | |-----|-----------------------------------| | 0 | Data set ready | | 1 | Ready for sending (clear to send) | | 2 | (Not used) | | 3 | Receive line signal detector | | 4 | Test indicator | | 5 | Received data | # Register 01 | Bit | Function | |-------------|------------------------------------------------------------------------------------| | 0<br>1<br>2 | Line wrap/data terminal ready<br>Request to send<br>Write : local attachment clock | | 3 | Read : transmit clock echo<br>Write : not used<br>Read : receive clock echo | | 4<br>5 | Modem test Write: diag bit strobe Read: transmit bit echo | Bit 0: Set on by the microcode to indicate data terminal ready to the DCE. It is set off to put the line in wrap mode: transmit is connected to receive. #### Register 10 | | Bit | Function | |---|------------|----------------------------------------------------------| | - | 0-2<br>3-5 | LIC position within the scanner<br>Cable attachment type | Bits 0 through 2: Give the LIC position within the scanner: | 000 | : | LIC | position | 8} | {Not for C2LB | and | |-----|---|-----|----------|----|---------------|-----| | | | | | | {C2LB2 boards | | | 010 | : | LIC | position | 6 | | | | 011 | : | LIC | position | 5 | | | | 100 | : | LIC | position | 4 | | | | | | | position | | | | | 110 | : | LIC | position | 2 | | | | 111 | : | LIC | position | 1 | | | Bits 3 through 5: Give the cable attachment type: 100 : DCE attachment 101 : Direct attachment # Register 11 | Bit | Function | |-----|-----------------| | 0 | Line reset | | 1-3 | Card identifier | | 4-5 | Clock selection | Bit 0: Set on by the microcode to reset an individual line and all the LIC/ICC registers associated with that line. Register 11 is reset at the same time. Bits 1 through 3: Give the card identifier: 011 (LIC3). Bits 4 and 5: Give the clock selection: 00 : Diag bit strobe 01 : (Not used) 10 : DCE clock 11 : ICC clock (2400 bps through 245 760 bps) # LIC Type 4 (A or B) # Register 00 | Bi | Function | |--------------------|------------------------------------------------| | 0<br>1<br>2-0<br>5 | (Not used) Indication (Not used) Received data | # Register 01 | Bit | Function | |--------------------|-------------------------------------------------------------------------------------------------------------| | 0<br>1<br>2-4<br>5 | Line wrap/data terminal ready<br>Control<br>(Not used)<br>Write: diag bit strobe<br>Read: transmit bit echo | Bit 0: Set on by the microcode to indicate data terminal ready to the DCE. It is set off to put the line in wrap mode: transmit is connected to receive. ### Register 10 | Bit | Function | |------------|----------------------------------------------------------| | 0-2<br>3-5 | LIC position within the scanner<br>Cable attachment type | Bits 0 through 2: Give the LIC position within the scanner: ``` 000 : LIC position 8} {Not for boards C2LB 001 : LIC position 7} {and C2LB2 010 : LIC position 6 011 : LIC position 5 100 : LIC position 4 101 : LIC position 3 110 : LIC position 2 111 : LIC position 1 ``` Bits 3 through 5: Give the cable attachment type: 100 : DCE attachment 101 : Direct attachment #### Register 11 | Bit | Function | |-----------------|---------------------------------------------------------------------------------------| | 0<br>1-3<br>4-5 | Write : line reset<br>Read : transmission speed<br>Card identifier<br>Clock selection | Bit 0: In write mode, this bit is set on by the microcode to reset an individual line and all the LIC/ICC registers associated with that line. Register 11 is reset at the same time. In read mode, bit 0 indicates the transmission speed: 0 : Up to 9600 bps (LIC4A) 1 : Above 9600 bps (LIC4B) Bits 1 through 3: Give the card identifier: 100 (LIC4). Bits 4 and 5: Give the clock selection: 00 : Diag bit strobe 01 : (Not used) 10 : DCE clock 11 : LIC4A, ICC clock (2400 bps through 9600 bps) LIC4B, ICC clock (above 9600 bps) #### ICC REGISTER Note: For any externally clocked or direct-attached line interface, the ICC bits are meaningless. Bits 0 through 4 of the ICC register give the transmission speed as follows: \* non-standard line speed \*\* asymetrical (75 bps from terminal, 1200 bps to terminal). # Scanner Storage MAP SCANNER STORAGE MAP (X'8000' THROUGH X'9B1F') | X'8000' | Line Interface Buffers (Transmit)<br>(1024 halfwords) | |---------|--------------------------------------------------------------------| | X*8400* | Line Interface Buffers (Receive)<br>(1024 halfwords) | | X'8800' | FES Parameter/Status Area (Transmit)<br>(512 halfwords) | | X'8900' | FES Parameter/Status Area (Receive)<br>(256 halfwords) | | **8400* | Line Control Blocks<br>(256 halfwords) | | X18C001 | Interface Control/Parameter-Status Area Blocks<br>(2048 halfwords) | | X'9400' | Translate Tables<br>(256 halfwords) | | X'9500' | Scanner Control Block<br>(512 halfwords) | | X'9700' | Initialization Routine<br>(192 halfwords) | | X'97C0' | (not used)<br>(52 halfwords) | | X'97EE' | PSWs 1, 2, 3 Save Area (Halt processing)<br>(6 halfwords) | | X'97F4' | Level 1 Scan Interface Trace Save Area<br>(4 halfwords) | | X'97F8' | Level 3 Scan Interface Trace Save Area<br>(4 halfwords) | | X'97FC' | Scan Interface Trace Buffer Control Block<br>(4 halfwords) | | X'9800' | Interface Control Block Table<br>(64 halfwords) | | X'9840' | Command Table | | X'9881' | Scanner Microcode | | X'9B00' | Line Control Block Address Table<br>(32 halfwords) | | X'9B20' | Scanner Microcode | | X'F400' | Trace Area | | | | Chapter 13. Transmission Subsystem 13-550 # SCB (Part 1 of 2) SCANNER CONTROL BLOCK (X'9500' THROUGH X'96FF') #### First Scanner Interface Trace Area | X'9500' | Trace Interface Control Block<br>(16 halfwords) | |---------|-------------------------------------------------| | X'9510' | Trace Parameter/Status Area<br>(16 halfwords) | | X'9520' | Trace Information Block<br>(8 halfwords) | #### Second Scanner Interface Trace Area | X'9528' | Trace Interface Control Block<br>(16 halfwords) | |---------|-------------------------------------------------| | X'9538' | Trace Parameter/Status Area<br>(16 halfwords) | | X*9548* | Trace Information Block<br>(8 halfwords) | #### Third Scanner Interface Trace Area | X'9550' | Trace Interface Control Block<br>(16 halfwords) | |---------|-------------------------------------------------| | X'9560' | Trace Parameter/Status Area<br>(16 halfwords) | | X'9570' | Trace Information Block<br>(8 halfwords) | #### Fourth Scanner Interface Trace Area | X'9578' | Trace Interface Control Block<br>(16 halfwords) | |---------|-------------------------------------------------| | X'9588' | Trace Parameter/Status Area<br>(16 halfwords) | | X'9598' | Trace Information Block<br>(8 halfwords) | #### Rejected Scanner Interface Trace Area | X195A01 | Trace Interface Control Block<br>(16 halfwords) | |---------|-------------------------------------------------| | X'95B0' | Trace Parameter/Status Area<br>(16 halfwords) | ### 3725/3726 Maintenance Information Manual 13-551 #### Miscellaneous Control Areas | X'95C0' | Pointer to Line Vector Table (LNVT) (2 halfwords) | |---------|---------------------------------------------------| | X'95C2' | Pointer to MOSS Area<br>(2 halfwords) | | X195C41 | Scanner Status Status Ext Scanner Numb. | | X'95C5? | Active Command Completion | | X'95C6' | Stacked Command Completion | #### <u>Control Program Error Area</u> | X'95C7' | Error Status Type Error Levels | |---------|---------------------------------------| | X'95C8' | Error Status | | X'95C9' | Abending Information<br>(2 halfwords) | | X'95CB' | Abending Routine Address | | X'95CC' | (Not used) | #### MOSS Error Area | X'95CD' | Error Status Type Error Levels | |---------|--------------------------------------------------------| | X'95CE' | Error Status | | X'95CF' | Abending Information<br>(2 halfwords) | | X'95D1' | Abending Routine Address | | X'95D2' | Error Command Completion | | X'95D3' | CIL Stacked Save | | X'95D4' | (Not used) | | X'95CF' | Level 7 Pages Save Error<br>(8 halfwords) | | X'95D0' | Snapshot Table<br>(35 halfwords) | | X'9600' | Mailbox 1 MOSS/Scanner Control Block<br>(16 halfwords) | | X'9610' | MailBox 1 Parameter/Status Area<br>(8 halfwords) | | X'9618' | Mailbox 2 MOSS/Scanner Control Block<br>(16 halfwords) | | X'9628' | Mailbox 2 Parameter/Status Area<br>(& halfwords) | # SCB (Part 2 of 2) SCANNER CONTROL BLOCK (X'9500' THROUGH X'96FF') (CONTINUED) #### Save Area | X'9630' | Local Store Save Area (or Alter/Display Buffer)<br>(64 halfwords) | |---------|-----------------------------------------------------------------------------------------------------------------------| | X'9670' | External Register Save Area<br>(16 halfwords) | | X'9680' | Mail Box 1 (MICB+PSA) Save Area (if program reset)<br>or MICB3 (if snapshot address compare ending)<br>(24 halfwords) | | X'9698' | Scanner Status/Active Command Completion Save Area<br>(2 halfwords) | | X'969A' | MOSS Error Area Save Area<br>(6 halfwords) | | X'96A0' | Command Completion Stack<br>(16 halfwords) | | X'96B0' | (Not used)<br>(80 halfwords) | The scanner control block ends at address X'96FF'. Chapter 13. Transmission Subsystem 13-552 ### **LCB** LINE CONTROL BLOCKS (ADDRESSES X'8A00' THROUGH X'8BFF') There are 32 line control blocks (LCB) in a scanner storage, one for each line controlled by the scanner; each LCB occupies 16 halfwords. The starting address of the control block for a line 'n' may be found from the following formula: Address of LCB for line 'n' = 8A00 + (n x 10) where all values are hexadecimal. | Line Line Address Number LCB Ad | dress | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------| | 0 1 8A0 | | | 0 1 2 8A0<br>8A1<br>2 3 8A3<br>8A3<br>4 8A3<br>5 6 8A5<br>6 7 8 8A6<br>7 8 8A6<br>7 8 8A7<br>8 9 10 8AA<br>9 11 8AA<br>B 12 8AB<br>C 13 8AC<br>D 14 8AB<br>E 15 8AC<br>T 13 8AC<br>T 14 8B1<br>12 19 8B1<br>11 18 8B1<br>12 19 8B3<br>14 21 8B5<br>15 8B5<br>16 23 8B5<br>17 18 22 8B5<br>17 18 25 8B5<br>17 18 26 8B5<br>17 18 27 8B8<br>19 26 8B5<br>11 8B6<br>12 8B6<br>13 8B6<br>14 8B6<br>15 8B6<br>16 23 8B6<br>17 8B6<br>18 8B6 | 000000000000000000000000000000000000000 | Each LCB has the following format: | ыы | X'0' | Level 2 Modem Change | |-------|---------|-----------------------------------------------| | 11100 | ^ 0 | Level 2 modell change | | HW | X'1' | level 2 Timeout | | нш | X'2' | Disable Timeout (Set Mode Data Bytes 0 and 1) | | ни | X'3' | Set Mode Data Byte 2 Set Mode Data Byte 3 | | HW | X'4' | Set Mode Data Byte 4 Set Mode Data Byte 5 | | ни | X'5' | Set Mode Data Byte 6 Set Mode Data Byte 7 | | ни | X'6' | Set Mode Data Byte 8 Set Mode Data Byte 9 | | нш | X'7' | Reply Timeout | | нω | X'8' | Enable/Dial Timeout | | ны | X'9' | Receive Text Timeout | | нш | X'A' | Line Control LCS | | нш | X'B' | EP BSC Index Byte Save Area Line Flag | | нш | X'C' | (Not used) | | ни | X'D' | (Not used) | | НШ | X'E' | Level 7 Transmit Interface Timer | | нω | X.* F.* | Level 7 Receive Interface Timer | ### ICB/PSA INTERFACE CONTROL/PARAMETER STATUS AREA BLOCKS (X'8COO' THROUGH X'93FF') The interface control/parameter status area blocks occupy addresses from X'8COO' through X'93FF'. There are 64 of these blocks, one for each line interface (transmit or receive); each block occupies 32 halfwords. The first 16 halfwords of each block contain the interface control block (ICB), and the last 16 halfwords the parameter-status area (PSA) block. | | 0 | FC | ) | | F | | | | |-------|-----|------------|-----|------------|---|------|-----------|----| | 8000 | ICB | (Transmit) | PSA | (Transmit) | | Line | Interface | 00 | | 8C20 | ICB | (Receive) | PSA | (Receive) | | Line | Interface | 01 | | 8C40 | | | | | | Line | Interface | 02 | | 8060 | | | | | | Line | Interface | 03 | | 8080 | | | | | | | | | | 8CAO | | | | | | | | | | | l | 1 | | | I | | | | | up to | - | - | - | | - | - | | | | - | T | | | | ! | | | | | 9380 | | | | | | | | | | 93A0 | | | | | | | | | | 93C0 | ICB | (Transmit) | PSA | (Transmit | | Line | Interface | 62 | | 93E0 | ICB | (Receive) | PSA | (Receive) | | Line | Interface | 63 | The starting address of the interface control block for a line 'n', may be found from the following formula: Address of ICB for interface 'n' = 8000 + (n x 20) where all values are hexadecimal. Similarly, the starting address of the parameter status area block for a line interface 'n', may be found from the following formula: Address of PSA for interface 'n' = 8000 + (n x 20) + 10 Each ICB has the following format: | HW X'0' | Status Control | |---------|------------------------------------------------| | HW X'1' | Pointer to FES Parameter Status Area | | HW X'2' | Pointer to CSP Control Store (Cycle Steal) | | HW X*3* | Cycle Steal Type Cycle Steal Length | | HW X'4' | CCU Count Pointer to CCU STG byte X | | HW X'5' | Pointer to CCU Storage (Bytes 0 and 1) | | HW X'6' | TICB Address Byte 1 Pointer to CP PSA byte X | | HW X'7' | Pointer to CP PSA (Bytes 0 and 1) | | HW X'8' | TD 0 TA 1 | | HW X'9' | TA 0 TD 1 | | HW X'A' | Link Pointer (Command Queue) | | HW X'B' | Level 3 Pointer (Normal SVC) | | HW X'C' | Level 3 Timeout | | HW X'D' | Level 2 Pointer (Normal SVC) | | HW X'E' | Line Interface Identification | | HW X'F' | Flag Extension Cycle Steal Burst Size | | | | #### Parameter Area: #### Status Area: Note: Refer to the NCP/EP Handbook for a detailed description of the PSA fields. ### LIB LINE INTERFACE BUFFERS (X'8000' THROUGH X'87FF') The line interface buffers occupy addresses X'8000' through X'87FF'. There are 64 of these buffers, one for each line interface (transmit or receive); each buffer occupies 32 halfwords. The first 32 buffers are for the transmit interfaces, and the last 32 buffers are for the receive interfaces. The starting address of the transmit interface buffer for a line interface 'n' may be found from the following formula: Address of transmit buffer for interface 'n' = 8000 + (n x 20) where all values are hexadecimal. Similarly, the starting address of the receive interface buffer for a line interface 'n' may be found from the following formula: Address of transmit buffer for interface 'n' = 8400 + (n x 20) where all values are hexadecimal. | 1 | LO | 710 | 710 | 710 | F1 | |----------------------|------|-----------|-----|------------|----| | 8000 | Line | Interface | 00 | (Transmit) | | | 8020 | Line | Interface | 02 | (Transmit) | | | 8040 | Line | Interface | 04 | (İransmit) | | | 8060 | Line | Interface | 06 | (Transmit) | | | 8080<br>80A0<br>80C0 | | | | | | | up to | - | | | | | | - | Γ | | | | T | | 8FA0 | Line | Interface | 59 | (Receive) | | | 8FC0 | Line | Interface | 61 | (Receive) | | | 8F00 | Line | Interface | 63 | (Receive) | | 3725/3726 Maintenance Information Manual 13-555 Chapter 13. Transmission Subsystem Section 2. Troubleshooting Guidelines # DC Voltages and Tolerances at Board Pin Level | Vdc | Vmin | Vmax | Ripple (max) | |-------------------|--------|--------|--------------| | -12.0 | -10.92 | -13.20 | 0.45V p-p | | -8.5 | -7.73 | -9.35 | 0.25V p-p | | -5.0 | -4.55 | -5.50 | 0.15V p-p | | -4.3 | -4.19 | -4.48 | 0.07V p-p | | -1.5 | -1.48 | -1.56 | 0.03V p-p | | +5.0<br>(Note 1) | +4.55 | +5.50 | 0.20V p-p | | +5.0 | +4.75 | +5.25 | 0.13V p-p | | +8.5 | +7.73 | +9.35 | 0.35V p-p | | +12.0 | +10.92 | +13.20 | 0.40V p-p | | +12.0<br>(Note 2) | +11.40 | +13.20 | 0.40V p-p | | +24.0 | +21.00 | +27.60 | 0.30V p-p | #### <u>Notes:</u> - 1. 02-PS7 only 2. 01-PS4 only # TSS Troubleshooting Techniques - For CSP troubleshooting, see page 13-800. - For interrupt request to CCU, see page 13-810. - For cycle steal request to CCU, see page 13-820. ## **Transmission Subsystem Troubleshooting** TRANSMISSION SUBSYSTEM ISOLATION (3725/3726) By depopulating the IOC bus (see page 11-803), it is possible to change the environment of the whole board (CLAB1, CLAB2, LAB type A, LAB type B, or LAB type C). This can be used when the autoselect mechanism is suspected to be failing. A redrive or its attached adapters suspected of causing a failure can be disconnected by unplugging the top connectors of that redrive (for disconnecting CLAB1 and CLAB2, or disconnecting C2LB, C2LB2, and LAB position 3 boards for Model 2, see page 11-803). To limit a CLAB1/2 (C2LB, C2LB2 for 3725 Model 2) or a LAB type B or C to a single CSP, it is necessary to unplug the channel adapter or the other CSP or the TRA. Note: Running 'J' requires the updating of the CDF. #### TRANSMISSION SUBSYSTEM CLOCKING The high-speed clock signals generated by the ACLK card are redriven to the CSP-1 card by the RDV card via a twisted pair (see page 5-051): | Signal name | RDV | Wire color | CSP1-1 | CSP1-2 | |-----------------------|-----|------------|--------|--------| | -29.4912 MHz to CSP-1 | B08 | Red | G03 | | | +29.4912 MHz to CSP-1 | B07 | Black | G02 | | | -29.4912 MHz to CSP-1 | B10 | Red | | G03 | | +29.4912 MHz to CSP-1 | B09 | Black | | G02 | The CSP1 card receives a pulse every 15 us. It is generated by the ACLK card and redriven by the RDV card (see pages 5-053 and 5-054). It is used by the refresh mechanism of the CSP storage. The CSP2 card receives a pulse every 100 ms generated by the ACLK card and redriven by the RDV card. The transmission subsystem microcode uses it to define various timers. The 480 Hz signal is used by the FES for the X.21 protocol. It is also used by the LIC as a local clock in the case of locally attached terminals when no ICC is present (see pages 5-053 and 5-054). The RDV card generates the CLK1 through CLK4 signals to the FES and the ICC as shown on pages 5-053 and 5-054. #### CSP TROUBLESHOOTING #### CELIA Card The CSP ROS diagnostics are started by a reset of the IOC bus which resets all the CSPs in the machine. This reset is initiated by the MOSS microcode after a Power On, a Machine Reset, a MOSS Start, or a Diagnostic Request for the IOC bus or the TSS. It can be forced manually by simulating a reset signal on the TSS for a short time by grounding CSP1 pin DO2 to ground. Warning: Do not force a CSP reset while the customer is using other scanners. The result of the CSP ROS diagnostics is displayed on the indicator card (see page 3-011 for the use of the indicator card and the MIM Part 2 Scanner Troubleshooting Tool section for the analysis of the display. After a reset, the LED set by hardware (LED 4 or LED 16) must flash (with a delay of approximately 2 seconds after removing the jumper) for a short period of time (approximately 1 second). If this does not happen, the CSP1 processor is failing. #### CSP Timing Chart in Cycle Steal Mode The four CSP1 time slots TA, TB, TC, and TD (not to be confused with the TA, TC, and TD timings of the CCU) are free-running and instruction-dependent. They are shown in the diagram below for the cycle steal mode; this mode can be forced by setting the cycle steal request from the FES (CSP1 pin D10 to ground). \* Pin numbers refer to the CSP1 card. <u>Legend:</u> + : 3.2V - : 0V #### CSP Storage Refresh The 3725 uses a capacitive type of storage (CMOS) which must be refreshed to maintain the data. The CSP1 card sends a refresh pulse to the storage every 15 us from CSP1 pin P04 to CSM pin B09. Chapter 13. Transmission Subsystem 13-800 ## Interrupt Requests to CCU (Part 1 of 2) #### PRESELECTION MECHANISM In the 3725, scanners supporting high-speed lines must be serviced with a higher priority than those supporting medium- and low-speed lines. For this reason, the TSS has a preselection mechanism for the following requests raised by the scanner CSP: - Level 2 interrupt requests to the CCU - Cycle steal requests to the CCU. The preselection mechanism is partly on the CSP and partly on the redrive card. Each scanner may be given high or low priority; this priority is common to both the level 2 interrupt requests and cycle stealing. The priority level (high or low) is assigned at IPL time by the scanner microcode which sets XR05 bit 5 on (to indicate high priority) or off (to indicate low priority). #### INTERRUPT PRESELECTION When a scanner requires service from the CCU for a specific line, it issues a Level 2 interrupt request to the CCU via the IOC bus. More than one scanner may raise an interrupt request at the same time. The level 2 preselection mechanism continuously determines which scanner(s) has raised the highest priority level 2 interrupt request (according to the predetermined priority level set by the microcode). The scanner(s) with the highest priority is said to be 'preselected'. #### INTERRUPT AUTOSELECTION To service the level 2 interrupt request, the control program issues a 'Get Line Identification' PIO read instruction. This instruction is decoded by all scanners, starting the autoselection operation. When the instruction is issued, the preselection mechanism stops; no further level 2 requests are taken into account, regardless of their priority level. Only the preselected scanner answers the 'Get Line ID' command. If more than one scanner has interrupt requests of the same priority pending, the scanner that responds depends only on the position reached by the preselection mechanism at that moment in time. 3725/3726 Maintenance Information Manual 13-810 #### INTERRUPT PRIORITY STRUCTURE Priority determination is done in three different places: #### • Scanner level. When two CSPs are plugged into the same LABB, the first CSP (even address) responds first if it has a priority higher than or equal to the priority of the second CSP (odd address). The mechanism works as follows (refer to LAB-3 on the diagram): if the first CSP on the board has both a level 2 interrupt request <u>and</u> the priority bit (XRO5, bit 5) set, they are ANDed together and raise the '-L2 Priority' line to the RDV card. The '-L2 Sel Out Secondary' signal coming from the redrive card is not propagated to the second CSP. #### • Board level In the 3725, the boards reply in the following order: CLAB-1, CLAB-2, LAB-3, CAB (frame redrive), or C2LB, C2LB2, and LAB-3 for the 3725 Model 2. In the 3726, if none of the boards in the 3725 have replied, the boards reply in the following order: LAB-6, LAB-5, LAB-4, LAB-7, LAB-8. The mechanism works as follows (refer to CLAB-1 and LAB-3 on the diagram): suppose that one of the CSPs of LAB-3 has both a level 2 interrupt request and the priority bit on, but that the single CSP of CLAB-1 has only a level 2 interrupt request. The '-L2 Priority' line from the CSPs of LAB-3 passes through the OR of the RDV-3 card to raise the 'L2 Priority' line at pin GO9 of the redrive card. This pin is DOT-ORed with the other redrive cards, and causes the CLAB-1 redrive card to pass on the '-Select Out Primary' signal to LAB-3 (via CLAB-2) despite the fact that CLAB-1 itself has a low-priority interrupt pending. #### Frame level The frame redrive, which acts as a relay to the secondary IOC bus, can only pass on the selection signal if none of the boards in the 3725 have replied. # Interrupt Requests to CCU [Without TRA (LABC) Installed on any LAB pos 3 to 8] (Part 2 of 2) ### Cycle Steal Requests to CCU (Part 1 of 2) #### CYCLE STEAL PRESELECTION When a scanner or TRA requires service from the CCU for a specific line, it issues a CS request to the CCU via the IOC bus. More than one scanner or TRA may raise a CS request at the same time. The CS preselection mechanism continuously determines which scanner(s) or TRA(s) has raised the highest priority CS request (according to the predetermined priority level set by the microcode). The scanner(s) or TRA(s) with the highest priority is said to be 'preselected'. #### CYCLE STEAL AUTOSELECTION To service the CS request, the CCU issues a 'cycle steal grant'. This line is I trapped in the preselected scanner or TRA, and the CS operation starts. #### CYCLE STEAL PRIORITY STRUCTURE Priority determination is done in three different places: - Scanner or TRA level. - When two adapters are plugged into the same LABB or LABC, the first adapter (even address) responds first if it has a priority higher than or equal to the priority of the second adapter (odd address). - The mechanism works as follows (refer to LAB-3 on the diagram): if the first adapter on the board has both the CS request <u>and</u> the priority bit (XRO5, bit 5 or TRM CTRL Reg bit 1) set, they are ANDed and raise the '-CS Request' line to the RDV card. - Board level - In the 3725, the boards reply in the following order: CLAB-1, CLAB-2, LAB-3, CAB (frame redrive), or C2LB, C2LB2, and LAB-3 for the 3725 Model 2. In the 3726, if none of the boards in the 3725 have replied, the boards reply in the following order: LAB-6, LAB-5, LAB-4, LAB-7, LAB-8. 3725/3726 Maintenance Information Manual - The mechanism works as follows (refer to CLAB-1 and LAB-3 on the diagram): suppose that one of the adapters of LAB-3 has both a CS request and the priority bit on, but that the single CSP of CLAB-1 has only a CS request. The '-CS Request' line from the adapters of LAB-3 passes through the OR of the RDV-3 card to raise the CS request line at pin MO8 of the RDV card. This pin is DOT-ORed with the other redrive cards, and causes the CLAB-1 redrive card to pass on the '-CS Grant Secondary' signal to LAB-3 (via CLAB-2) despite the fact that CLAB-1 itself has a low-priority CS request pending. - Frame level The frame redrive, which acts as a relay to the secondary IOC bus, can only pass on the selection signal if none of the boards in the 3725 have replied. #### LIC TO DCE SCOPING The manual intervention routines that may be used to scope the LIC to DCE interconnection are given on pages 4-140 through 4-240. They require the installation of the wrap block at the tailgate as indicated and the update of the I-field for the given port in the CDF (see pages 2-463 and 2-464). I = 1 for LIC types 1, 2, and 4. I = 2 for LIC type 3. #### Notes: - 1. For the physical layout of the LIC top connector, refer to page 4-130. - 2. Use the 'Modify' option with C R250 to loop on the routine. # Cycle Steal Requests to CCU (Part 2 of 2) # Contents | HAPTER 14. MAINTENANCE AND OPERATOR SUBSYSTEM | | MOSS/Diskette Drive Interaction (Part 1 of | | SECTION 2. TROUBLESHOOTING GUIDELINES | | |-----------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------------------------------------------------------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------| | | | 2) | 14-080 | DC Voltages and Tolerances at Board Pin . | 14-600 | | ECTION 1. UNIT DESCRIPTION | | Diskette Commands<br>Read/Write Operations | | Board and Bus Organization | 14-750 | | | 14-010 | Timeout Considerations<br>Diskette Adapter Status Register | | MOSS Troubleshooting Techniques | 14-800 | | MOSS Description (Part 2 of 3) | 14-011 | MOSS/Diskette Drive Interaction (Part 2 of 2) | 14-081 | Introduction MOSS Isolation and Clocking Checks MOSS Isolation Clocking Checks | 14-810 | | MOSS Storage Map MPC and MMC Cards MOSS Description (Part 3 of 3) | 14-012 | I/O Connections | 14-090 | Code Other Than X'FO1' (Part 1 of 2) MOSS Completely Down Power On/Machine Reset Checks Blank Display Checks | | | MOSS/CCU Communication | 14-020 | MOSS Microcode (Part 1 of 2) General Information Mailbox Protocol MOSS States | 14-100 | Code Other Than X'FO1' (Part 2 of 2) Display is Other than X'FO1' (Including Blank) Display Reaches X'FO1' but MESSAGE Lamp does not Light | | | Indirect Operations LSSD Operations MCC Status Register Description | 14-030 | MOSS Microcode (Part 2 of 2) MOSS Changes of State | | PIO Bus Checking (Part 1 of 2) Introduction Static Checking MOSS Reduced Configuration | 14-830 | | Interrupt Register Description | 14-040 | Interrupt Levels | 14-110 | PIO Bus Checking (Part 2 of 2)<br>Loop On Error<br>Console Signals | 14-831 | | CCU-to-MOSS Status C Register (X'07') CCU-to-MOSS Status D Register (X'0F') | | Level 3<br>Level 4<br>Level 5 | | PIO Bus Signal Routing (Part 1 of 2) | 14-835 | | CCU-to-MOSS Status E Register (X'01')<br>CCU-to-MOSS Status F Register (X'05') | | Level 6<br>Level 7 | | PIO Bus Signal Routing (Part 2 of 2) | 14-836 | | Branch Trace/Address Compare Register Description (Part 1 of 2) | 14-050 | Register Map | 14-120<br>14-130 | MPC Timing Charts | 14-840 | | Branch Trace Extra Records Address Compare Function Single-Address Compare | | Storage Mapping (Part 2 of 2) DCF Translate Table Array (TTA) | 14-135 | Permanent Interrupt after Reset | | | Two Single-Address Compares Double-Address Compare Branch Trace/Address Compare Register Description (Part 2 of 2) Mode Control Register A (X'10') | 14-051 | Communication between MOSS and NCP/EP (Part 1 of 2) | 14-140 | Diskette Drive Bus Errors (Part 1 of 2) Disk Adapter ROS Tests (X'E70' through X'E75') Disk Adapter ROS Test Phase 0 (X'E70') Disk Adapter ROS Test Phase 1 (X'E71') Disk Adapter ROS Test Phase 2 (X'E72') | 14-860 | | Branch Trace Level Control Register (X'04')<br>CCU-to-MOSS Status Register C (X'07')<br>MOSS Indirect Operation Register Description | 14-060 | Exchange Procedure MOSS to CCU Communication (In Mailbox) Exchange Procedure | | Diskette Drive Bus Errors (Part 2 of 2) Disk Adapter ROS Test Phase 3 (X'E73') Disk Adapter ROS Test Phase 4 (X'E74') | 14-861 | | | 14-070 | Communication Between MOSS and NCP/EP (Part 2 of 2) | 14-141 | Disk Adapter ROS Test Phase 5 (X'E75') | | | Shift Register Latch SRL Operation | | Exchange Timeouts Mailbox Commands | | MIOC Bus Connections | 14-880 | | Clock Pulse Timing (Not Displayable)<br>Data Flow Simplified Representation | | Sense Codes<br>Mailbox Status | | MIOC Bus Write Operation | 14-881 | | LSSD Testing Circuit | | Scanner/MOSS Communication | 14-150 | MIOC Bus, Read Operation | 14-882 | | LSSD Operation (Part 2 of 2) SRL Read Operation SRL Set/Reset Operation CCU Strings LSSD Register Description | 14-071 | Scanner Communication Area Commands Detection of MOSS Errors | 14-160 | MIOC Bus Scoping Routine Running the Routine Signal Characteristics | 14-883 | Chapter 14. Maintenance and Operator Subsystem **Section 1. Unit Description** # MOSS Description (Part 1 of 3) # MOSS Description (Part 2 of 3) #### MOSS FUNCTIONS Via the MOSS, the service personnel can: #### Initialize the 3725 with: - Hardware checkout diagnostics - MOSS IML - CCU IML (CLDP only) - Scanner IML #### Maintain the 3725: - Run diagnostics - Box error handling (error recording, analysis and display, alert/alarm generation) - Line services (line wrap tests, line interface block display) - CCU control program procedures - Machine history files: configuration data file (CDF), machine level table (MLT), IPL port table - Microcode utilities (dumps and file transfer to host, ZAP) #### Use 3725 services: - CCU services - TSS services - TRSS Services The MOSS is composed of seven cards. Four groups of cables connect the MOSS to the 3725 communication controller. The MOSS is interrupt-driven under control of its processor. #### MOSS PROCESSOR The MOSS processor drives the MOSS. It has its own instruction set, and does the usual processing activities: instruction fetch, instruction decode, and instruction execution. The MOSS processor responds to interrupts from the CCU, its attached adapters, and its own error detection circuits. It controls access to the MOSS storage. The MOSS processor is packaged on the MPC card. #### DATA FLOW The data flow external to the MPC card is 9 bits wide, comprising 8 data bits plus parity. Parity is checked on data entering the MPC card, except on 'read MCC status reg 1' and 'diskette read sense byte', on which parity is not checked. #### MOSS INTERRUPT LEVEL ORGANIZATION The MOSS processor has eight interrupt levels, level 0 having the highest priority level. See page 14-110 for a description of the interrupt system. The table below shows the functions of each level: | Level | Functions | |-------------|--------------------------------------------------------------------| | 0 | 1. MOSS IML<br>2. Error stored in MCPC register<br>3. Dump request | | 1 | 1. Error (MCPC) 2. CCU high level int. requests 3. 100-ms timer | | 2 | (Not used) | | 3 | Console adapter requests | | 2<br>3<br>4 | CCU low level interrupt request (scanner interrupt request) | | 5 | Diskette adapter requests | | 5 6 7 | MOSS supervisor | | 7 | MOSS tasks | #### MOSS STORAGES The MOSS storage is logically divided into two parts: the register space (1K, divided into 64 'pages'), and the storage space. The storage space is physically spread over two cards, the MPC (64K, of which 8K is ROS) and the MMC. #### MOSS STORAGE MAP For details of the register and storage maps, see pages 14-120 and 14-130. Total: 128K #### MPC AND MMC CARDS See Chapter 5 for module replacement. # MOSS Description (Part 3 of 3) #### MOSS CARD INTERCONNECTION #### Notes - 1. See signal tables in chapter 4. - The serial transfer bus and the external PIO bus are separate. During IML checkout, the external PIO bus is disabled to allow MPC and CCA card testing without interference. #### PIO BUS PROTOCOL ### MOSS/CCU Communication MIOC AND MCC CARDS The MOSS communicates with the CCU via the MIOC card (located on the CCU board) and the MCC card (in the MOSS). The MOSS processor selects the MCC card with its address at TA time, and places command at TC time to read or write at TD time: - Status registers 1 and 2 (located on the MCC card) - The MIOC/CCU registers (located on the MCC card) used to access any CCU resources - Any MIOC register (located on the MIOC card) Registers on the MIOC card appear as external registers to the MOSS. Some of these registers can be addressed by the CCU using its own register address definition. For example, the 'MOSS to CCU register' is addressed by the MOSS using address X'14', or by the CCU using addresses X'7E' and X'7F'. There is no <u>direct</u> relationship between the MOSS and CCU register addresses. ### MOSS/CCU OPERATIONS 3725/3726 Maintenance Information Manual The MOSS executes various operations via the MOSS/CCU connection (MCC/MIOC): #### Direct Operations Direct operations take one CCU cycle to run. In direct operations, the MOSS reads or writes any MIOC register to: - Check the CCU status (carry or zero flags, current interrupt level) - Place the CCU in the diagnostic mode - Prepare the branch trace/address compare circuits - Control LSSD operations - Prepare indirect operations #### Indirect Operations In indirect operations the MOSS reads or writes any CCU data flow register, working register, local store, or CCU X'7x' register. Indirect operations take several CCU cycles to run. Indirect looped operations allow storage diagnostics (storage scan). #### LSSD Operations In LSSD operations, the MOSS can verify or change the status of any discrete CCU latch. Such operations can be performed after any CCU cycle, by stopping the CCU clock. LSSD operations are powerful diagnostic tools used especially during IML, or when running CCU diagnostics. ## **MCC Status Register Description** The two status registers are located on the MCC card. They contain the MOSS-to-CCU status. #### MCC Status Register 1 | Bit | Functions | |--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | Enable timer (100 ms) Enable CCU interrupts Enable scanner interrupts MOSS inoperative Timer interrupt (100 ms) (L1) CCU high level interrupt (L1) Scanner interrupt (L4) CCU low level interrupt (L4) | #### Bit 0: Enable Timer This bit is set by the MOSS microcode. It is reset at power on, or by the MOSS microcode. When set, bit 0 allows a 100-ms clock to interrupt the MOSS processor on level 1. #### Bit 1: Enable CCU Interrupts This bit is set by the MOSS microcode. It is reset at power on, or by the MOSS microcode. When set, bit 1 allows the two lines from the MIOC (CCU high and low level interrupts) to interrupt the MOSS on levels 1 and 4 respectively. #### Bit 2: Enable Scanner Interrupt This bit is set by the MOSS microcode. It is reset at power on, or by the MOSS microcode. When set, bit 2 allows the scanner interrupt line from the scanners to interrupt the MOSS. This interrupt line is generated by the scanners as bit 0 in XROS. The line is then ORed between all the scanners and sent to the MOSS. #### Bit 3: MOSS Inoperative This bit is set at power on, or by the MOSS microcode. It is reset by the MOSS microcode. When set, bit 3 indicates to the CCU that the MOSS is no longer ready to work (during MOSS IML operation, for example). Signals on the MIOC bus are no longer valid. Bit 3 also turns on the MOSS inoperative lamp on the 3725 control panel. #### Bit 4: Timer Interrupt This bit generates a level 1 interrupt to the MOSS processor. It is set every 100-ms, if the timer has been enabled, by setting status register 1 bit 0. Bit 4 is reset by the MOSS microcode after each interrupt using the reset timer command. If the bit is not reset within 100 milliseconds, the next interrupt is lost. #### Bit 5: CCU High-Level Interrupt This bit corresponds to the CCU high level interrupt line from the MIOC. It generates a level 1 interrupt to the MOSS processor when the CCU interrupt has been enabled by setting the MIOC status register bit 1. The interrupt line from the MIOC is reset when the interrupt condition drops in the MIOC. The interrupt condition from the CCU may be simulated during diagnostics by setting bit 0 of the status register 2. #### Bit 6: Scanner Interrupt This bit corresponds to the scanner interrupt line from the scanners. It generates a level 4 interrupt to the MOSS processor but only if the scanner interrupts are enabled by setting the MIOC status register bit 2. The interrupt line is reset when all the scanners have reset bit 0 of their XRO5 register. The interrupt condition from the scanners may be simulated during diagnostics by setting bit 0 of status register 2. #### Bit 7: CCU Low-Level Interrupt This bit corresponds to the CCU low level interrupt line from the MIOC. It generates a level 4 interrupt to the MOSS processor when CCU interrupts have been enabled by setting bit 1 of status register 1. The interrupt line from the MIOC is reset by resetting the interrupt condition in the MIOC. The interrupt condition from the CCU may be simulated during diagnostics by setting bit 0 of status register 2. #### MCC Status Register 2 | Bit | Functions | |-----|----------------------| | 0 | Interrupt test | | 1 | CCU response timeout | | 2 | (not used) | | 3 | CCU clock check | | 4 | Adapter clock check | | 5 | Adapter check | | 6 | MIOC parity check | | 7 | CCU parity check | #### Bit 0: Interrupt Test Bit This bit forces the interrupt lines generated by the CCU or the scanners for testing purposes. #### Bit 1: CCU Response Timeout A timer is enabled every time an MIOC register is selected for a read or a write operation. If a timeout occurs before the completion of the operation, this bit is set on, and a level 0 interrupt is sent to the MOSS processor. #### Bit 2: (not used) #### Bit 3: CCU Clock Check This bit is set if a failure occurs in the CCU clock card. It is reset by the microcode. This bit also sets a level 1 interrupt to the MOSS processor. #### Bit 4: Adapter Clock Check This bit is set when a failure occurs in the adapter clock card. It is reset by the microcode. This bit also sets a level 1 interrupt to the MOSS processor. #### Bit 5: Adapter Check This bit is set when the machine check line from the MPC card goes on during an I/O operation. It is also set when any other error occurs that sets bit 6 or 7. It is reset by the microcode. This bit also sets a level 0 interrupt to the MOSS processor. #### Bit 6: MIOC Parity Check This bit is set by the adapter when a parity check is detected on the data byte received from the MIOC during a read operation. It is reset by the microcode. #### Bit 7: CCU Parity Check This bit is set by the MIOC when it detects a parity check on the address bus or the data bus. It sets a parity check line to the MOSS. It is reset by the microcode. ### **Interrupt Register Description** MOSS-TO-CCU STATUS REGISTER (X'14') The MOSS raises its requests to the CCU with a Write command X'14'. Any bit on causes an interrupt to the CCU. The CCU reads the request using In X'7E' and X'7F' and resets it via Out X'77'. #### MOSS X'14' | Bit | Functions | |--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------| | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | MOSS diag L2 MOSS IML L1 MOSS diag L3 MOSS request SVC L4 MOSS response SVC L4 ROS operation service request Panel interrupt request L3 (not used) | CCU-TO-MOSS STATUS A REGISTER (X'11') The CCU sets this register via Out X'70', Out X'79', or one of its latches. Any bit on, except bit 3, causes a high-level interrupt to the MOSS. The MOSS reads or resets this register using a MOSS Read X'11' command. #### MOSS X'11' | Bit | Functions | |--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | IOC error during MIOH CCU Out X'79' (program IPL Req) Channel IPL request CCU hardstop (No HLIR) Out X'70' Address exception CCU hardware check MOSS operation check | CCU-TO-MOSS STATUS B REGISTER (X'06') The CCU sets this register with Out X'71', X'72', or X'76'. Any bit on, except bit 4, causes a low-level interrupt to the MOSS. The MOSS reads or resets this register via a MOSS In X'06'. #### MOSS X'06' | Bit | Functions | |--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | <pre>(not used) (not used) CCU program request CCU program response CCU busy (No LLIR) (not used) CCU Out X'71' (pgm display 1) CCU Out X'72' (pgm display 2)</pre> | CCU-TO-MOSS STATUS C REGISTER (X'07') For details, see branch trace/address compare registers on page 14-051. CCU-TO-MOSS STATUS D REGISTER (X'OF') This register is set by the CCU hardware, and provides the MOSS with the status of the CCU interrupts. The MOSS reads this register using MOSS In X'OF'. #### MOSS X'OF' | Bit | Functions | |-------------------------------------------------|------------------------------------------------------------------------------------------------------------------| | 1 2 3 4 5 6 6 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | (not used)<br>CCU wait state<br>L1 entered<br>L2 entered<br>L3 entered<br>L4 entered<br>L5 entered<br>(not used) | CCU-TO-MOSS STATUS E REGISTER (X'01') This register is set by the CCU hardware, and provides the MOSS with the carry and zero condition latches associated with each interrupt level. The MOSS reads this register using MOSS In X'01'. MOSS X'01' | Bit | Functions | |--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | C condition latch - L1 Z condition latch - L1 C condition latch - L2 Z condition latch - L2 C condition latch - L3 Z condition latch - L3 C condition latch - L4 Z condition latch - L4 | CCU-TO-MOSS STATUS F REGISTER (X'05') This register is set by the CCU hardware, and provides the MOSS with the carry and zero condition latches associated with each interrupt level. The MOSS reads this register using MOSS In X'05'. MOSS X'05' | Bit | Functions | |--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | C condition latch - L5 Z condition latch - L5 Configuration data set A Configuration data set B Configuration data set C Configuration data set D (not used) (not used) | # Branch Trace/Address Compare Register Description (Part 1 of 2) #### BRANCH TRACE FUNCTION Each time a successful branch is taken, the branch trace function allows the operator to know the interrupt level and storage address from which the control program is coming and where it is going to . When requested, the MOSS loads the branch trace registers with the upper and lower branch trace limits, and with the branch trace table definition (address in main storage and length). The branch trace registers are located in CCU local storage and in the BTAC and MIOC cards. The MOSS then requests the CCU to record the 'come from' and 'go to' information of any branch taken in the branch trace buffer. Any IAR non-sequential change is considered as a branch taken: true branch, IAR modified by an instruction (load for example), interrupt level entered, or execution of an Exit instruction. The branch trace information is stored in two contiguous storage positions as follows: #### BRANCH TRACE BUFFER The MOSS defines the branch trace buffer with MOSS Write LS (indirect operations). When the buffer is full, either the CCU is stopped and the MOSS is interrupted, or the MOSS only is interrupted. If wrap is specified, branch trace buffer full causes the branch trace count to be REINITIALIZED and the branch information to overlay the start of the branch trace buffer. #### Branch Trace Extra Records Under certain circumstances, the branch trace buffer may contain records showing the entry and the exit of the CCU through some program level without instruction execution in that level. Refer to 3725 Problem Determination Guide and Extended Services Chapter 14, under "Branch Trace Extra Records" for more details. #### ADDRESS COMPARE FUNCTION Address compare allows the comparison of up to two main storage addresses (addresses used during instruction fetch, data read or write, or cycle steal operation) with the address(es) to be compared (stored in AC registers 1 and 2). Via the MOSS, the operator can request one single, two single, or one double address compare. The type of address that is compared is defined in the AC control register. #### Address Compare Control Reg (X'03') | Bit | Functions | |--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | First AC on cycle steal First AC instruction fetch First AC on storage read First AC on storage write Second AC on cycle steal Second AC instruction fetch Second AC on storage read Second AC on storage write | Bits 0 through 3 control the first address compare; the compare address is stored in AC register 1. Bits 4 through 7 control the second address compare; the compare address is stored in AC register 2. #### Single-Address Compare The main storage address is compared with the contents of AC register 1, depending on bits 0 through 3 of the AC control register. #### Two Single-Address Compares The main storage address is compared with the contents of AC registers 1 and 2, depending on bits 0 through 7 of the AC control register. #### Double-Address Compare Two storage addresses must match with the contents of AC registers 1 and 2 to cause a successful compare. - The main storage address used during instruction fetch must compare equal with the contents of AC register 1. - If the first compare is successful, and the instruction is load store, the storage address used during instruction execution is compared with the contents of AC register 2. # Branch Trace/Address Compare Register Description (Part 2 of 2) MODE CONTROL REGISTER A (X'10') The action to be taken on a successful address compare is defined by this register. It is not accessible by the CCU. | Bit | Functions | |---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0<br>1<br>2<br>3<br>4<br>5<br>6 | AC Compare Type bit 1 AC Compare Type bit 2 Branch trace active Wrap Trace Stop branch trace on AC CCU Stop on AC or BT full CCU L1 on AC Low level interrupt to MOSS on AC or branch trace full | BRANCH TRACE LEVEL CONTROL REGISTER (X'04') The MOSS sets bits in this register according to the level(s) to be traced. This register is not accessible by the CCU. | Bit | Functions | |--------------------------------------|-------------------------------------------------------------------------------------------------------------------| | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | <pre>(not used) Trace level 1 Trace level 2 Trace level 3 Trace level 4 Trace level 5 (not used) (not used)</pre> | CCU-TO-MOSS STATUS REGISTER C (X'07') This register holds the branch trace/address compare results. It is read and reset by the MOSS via In X'07'. | Bit | Functions | |--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | Branch trace buffer full Successful address compare CCU stop because BT full CCU stop because successful AC AC on Address 1 Reg AC on Address 2 Reg Program stop (not used) | # **MOSS Indirect Operation Register Description** MOSS indirect operations force the CCU to execute instructions coming from the MOSS. They require the use of the ROS in the CCU. The MOSS prepares these operations by loading the necessary parameters into the MIOC registers (LSAR, MDOR, and ROSAR). The complete sequence follows. The MOSS sets the ROSAR, the MDOR, and the LSAR. #### ROSAR: The ROS address register holds the ROS entry address used to execute the MOSS request. - 2. The MOSS sets the 'ROS operation service request' (bit 5) in the 'MOSS-to-CCU status reg' X'14'. - MIOC sets 'CCU Busy' (bit 4) in the 'MOSS status B reg' X'06'. - When the selected ROS operation is finished, the MIOC resets 'CCU Busy'. - The MOSS reads the CCU operation result, if any, in the MDOR (when read). #### MDOR (When Write): The MOSS data operand register holds the 22-bit data for CCU/MOSS exchanges. #### LSAR: The local store address register holds the CCU local store address to be used for MOSS read/write LS operations, or the operand identification for non-read/write LS operations (see LSAR value in the MOSS indirect register tables). #### MOSS Indirect Register Read | Register Function | LSAR<br>(Hex) | ROS Address Name | Equate<br>In OP. | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------| | RD Op Reg RD IAR RD WKR-1 RD WKR-2 RD WKR-3 RD WKR-4 RD WKR-5 RD WKR-6 RD WKR-7 RD Z Reg RD SAR RD Op Reg 1.2, 1.7 and Pop 0.0, 1.7 RD A Reg in IOC RD D Reg in IOC (not used) RD LAR (not used) | - A | MOSS RD Op Reg MOSS RD Data Flow | | | RD LS Address 00 to 7F RD SP/AE Key RD IOC CCW RD IOC Error Status RD Adap L2, L5 Int. Req RD Probe and C/Z RD High Resol Timer RD CCU Hard Checks RD L1 Int. Request RD CCU L2, L4 Int Reg RD STG Size from BSM | 00-7F<br>73<br>75<br>76<br>77<br>79<br>7A<br>7D<br>7E<br>7F | MOSS Read LS MOSS Read Control | 76<br>77<br>79<br>7A<br>7D<br>7E<br>7F | #### MOSS Indirect Register Write | Register Function | LSAR<br>(Hex) | ROS Address Name | Equate<br>In OP. | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------| | Write SAR<br>Write WSDR<br>Write BT Upper Limit<br>Write BT Lower Limit<br>Write AC Address 1<br>Write AC Address 2 | | MOSS Write SAR MOSS Write WSDR MOSS Write BT/UL MOSS Write BT/LL MOSS Write AC/AD1 MOSS Write AC/AD2 | | | Write IAR in Data Flow Write WKR-1 in Data Flow Write WKR-2 in Data Flow Write WKR-3 in Data Flow Write WKR-4 in Data Flow Write WKR-5 in Data Flow Write WKR-6 in Data Flow Write WKR-7 in Data Flow Write WKR-7 in Data Flow | -6 | MOSS Write IAR MOSS Write WKR-1 MOSS Write WKR-2 MOSS Write WKR-3 MOSS Write WKR-4 MOSS Write WKR-5 MOSS Write WKR-6 MOSS Write WKR-7 | | | Set CCU Hardstop Miscellaneous Control Miscellaneous Control Set Force ALU Control Utility High RESOL Timer Ctrl Set PCI L2 Set PCI L3 Set PCI L4 Set Program Int. Mask Reset Program Int. Mask SP/AE Control | 70<br>76<br>77<br>78<br>79<br>7A<br>7B<br>7C<br>7D<br>7E<br>7F<br>73 | MOSS Write Control | 78<br>79<br>7A<br>7B<br>7C | | Write LS Address 00-7F | 0-7F | MOSS Write LS | | 14-060 # LSSD Operation (Part 1 of 2) In level scan sensitive design (LSSD) operations, the MOSS can verify or change the status of any discrete CCU latch. Such operations can be performed after any CCU cycle, by stopping the CCU clock. LSSD operations are powerful diagnostic tools used especially during IML, or when running CCU diagnostics. All the circuits composing the CCU can be represented with two types of element: - 1. The shift register latch (SRL), and - The combinational logic (AND, OR, and XOR circuits). #### SHIFT REGISTER LATCH Two latches compose an SRL: 'latch in' and 'latch out'. #### SRL Operation - 'SRL in' is set with 'data in' at clock pulse C. 'SRL out' is not affected. - At clock pulse B, an internal shift occurs, transferring the 'SRL in' value to 'SRL out', and then to the 'data out' line. #### Clock Pulse Timing (Not Displayable) #### Notes: - 1. The A-clock is the LSSD clock. - 2. The B-clock is free-running. - The C-clock is the normal operation clock. - The A and C clocks are mutually exclusive. #### Data Flow Simplified Representation The following is a simplified representation of the data flow. Normally, the complete CCU can be represented with 12 strings each having an average of 100 SRL statuses. The 'SRLs out' lines present their status to the following combinatory logic at clock pulse B. The resulting combinatory logic values set the 'SRLs In' at next clock pulse C. #### LSSD Testing Circuit For testing purposes, the above 'SRLs Out' are connected to 'SRLs In' in a sequential string as follows. The 'In' and 'Out' lines go to their combinational logics. 'Scan In' is the string input; 'Scan Out' is the string output. #### With LSSD operations the MOSS can: - Read the CCU SRLs for diagnostic purposes ('scan out' to MOSS scan reg). - Set/reset the CCU SRLs to a preset value for initial CCU reset (scan reg to 'scan in'). # LSSD Operation (Part 2 of 2) SRL READ OPERATION To read the status of the eight SRLs, the MOSS: - Stops clock pulse C to freeze the CCU data flow - 2. Advances clock pulse A (LSSD clock) eight times to shift out the contents of the SRLs onto the 'scan out' lines - Shifts into the scan register the SRLs value that appears on the 'scan out' line - 4 Reads the scan register contents The MOSS first places the number of shifts to perform (number of SRLs to read) in the step register (X'20' through X'27'). SRL SET/RESET OPERATION To set SRLs to a predetermined value, the MOSS uses the same registers, and then: - 1. Stops clock pulse C - 2. Loads the scan register with the SRL value to be set - Advances clock pulse A eight times to shift out the contents of the scan register to the SRLs on the scan in line. CCU STRINGS The complete CCU is divided into 12 strings. The MOSS places the selected string address in the string select register. | String | Card | |-------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------| | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11 | MIOC<br>BTAC and CCLK<br>CTL1<br>CTL2<br>DFL1-3 *<br>DFL1-3 *<br>DFL1-2 *<br>DFL1-2 *<br>DFL1-1 *<br>DFL1-1 *<br>DFL1-1 *<br>DFL1-4<br>DFL1-5 | The DFL1-1, DFL1-2, and DFL1-3 cards have the same part number. LSSD REGISTER DESCRIPTION String Select Register (X'12') | Bit | Function | |--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------| | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | C-clock stop (not used) MIOC diagnostic (not used) String address (bit 0) String address (bit 1) String address (bit 2) String address (bit 3) | Bit 0: C-Clock Stop The MOSS sets on this bit to stop the C-clock and perform LSSD operations. Bit 2: MIOC Diagnostic Bits 4 through 7: String Address The MOSS places the CCU LSSD string to scan in or scan out in these bits. MOSS Scan Register (X'13') | Bit | Function | |-----|-----------| | 0-7 | Scan data | This register holds the actual data bits to be scanned in, or that have been scanned out. Clock Step Control Register (X'17') | Bit | Function | |-----|------------------| | 0 | Clock step mode | | 1 | Step 1 CCU cycle | | 2-7 | (not used) | This register controls CCU clock stepping. When the CCU operates in clock step, the interval timer interrupt requests (level 3) are masked. Bit 0: Clock Step Mode When on, this bit stops the clock pulse C to the whole CCU data flow, except for those latches and registers involved in LSSD operation (direct MOSS/MIOC, LSSD registers, and the clock step control register). Bit 1: Step 1 CCU Cycle When on, this bit causes the CCU to execute a clock C pulse cycle (if the CCU is in the clock step mode). The stepped clock C cycle automatically resets this bit. Step Register (X'20' to X'27') | Bit | Function | |-----|-------------------| | 0-6 | Shift control bit | Bits 0 through 6: Shift Control These bits control MOSS scan register shifting during LSSD operation. The register address also selects the number of shifts to be performed: Register Address | X'20' | 1-bit | right | shift | |-------|-------|-------|-------| | X'21' | 2-bit | right | shift | | X'22' | 3-bit | right | shift | | X'23' | 4-bit | right | shift | | X'24' | 5-bit | right | shift | | X'25' | | right | | | X'26' | 7-bit | right | shift | | X'27' | 8-bit | right | shift | Bit 7: MOSS Shift Mode When on, the clock A pulse is activated to indicate that an LSSD operation is in progress. In this case, clock C (for normal operations) does not run. LSSD operations can also be performed in the clock step mode. ### MOSS/Diskette Drive Interaction (Part 1 of 2) The diskette drive itself is described in Chapter 7. #### DISKETTE COMMANDS The MOSS processor controls the diskette drive adapter and its attached drive via programmed I/O commands on the MOSS external PIO bus. These commands allow the MOSS to: - Start or stop the diskette drive motor - Set or sense the file adapter registers - Seek head carriage - Engage the heads (position the heads close to the diskette surface) - · Read data from the diskette - Write data to the diskette - Read back the data for checking purposes The diskette adapter rejects commands that are invalid, or that have a bad parity. A command that temporarily cannot be serviced by the diskette drive is considered invalid. The command is not retried. It causes an machine check/program check end status indication. #### READ/WRITE OPERATIONS Read or write operations are initiated via PIO commands. Data is exchanged directly with the MOSS storage through the direct memory access (DMA) function of the DAC (an operation similar to cycle stealing). A read or write operation can only begin 35-ms (head settling delay) after a previous seek operation is completed. Read or write operations need specific parameters that are passed to the file adapter in PIO mode. These parameters, which are entirely microcode-dependent, identify: - The diskette side (head select) and the track selected - The addressed sector on the track - The number of sectors to be read or written - The selected recording mode: - Frequency modulation for track 0 - Modified frequency modulation for all other tracks - In seek operations, the number of tracks and the direction of displacement #### TIMEOUT CONSIDERATIONS Diskette heads must be engaged at least 80 ms before a read or write operation can start. To minimize diskette wear, the head engage operation is initiated at random on a track. The heads are disengaged when not in use. They may remain engaged during seek operations. The drive circuits automatically disengage the heads if no operation is performed for six diskette revolutions. This prevents machine checks. The diskette drive motor is powered on and off at MOSS request. MOSS sends a motor power-off command if the diskette drive stays inactive for 7 minutes. After a power-off command, the drive motor requires a maximum of 10 seconds to reach its working speed. #### DISKETTE ADAPTER STATUS REGISTER This allows the MOSS to read the status of the diskette adapter. | Bit | Function | |--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------| | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | Exception Busy Index mark interrupt Head engaged 5-ms timer interrupt Machine check Interrupt enabled Operation complete interrupt | #### Bit 0: Exception This bit specifies any diskette error condition. It is defined in the sense byte (see next page). #### Bit 1: Busy The adapter is performing a seek operation or a data transfer. It remains active from the start of an operation request to the rise of the operation complete interrupt. #### Bit 2: Index Mark Interrupt This condition occurs only if enabled. The interrupt becomes active when an index mark is detected during a diskette revolution. This allows the MOSS to test the diskette and ensure that it is revolving at the proper speed. This operation cannot be done while another diskette operation is being performed. #### Bit 3: Head Engaged Indicates that the heads have been engaged. #### Bit 4: 5-ms Timer Interrupt The DAC cards contain a timer that may be used by the software to count 5-ms periods. When the timer is enabled, the counter raises interrupts every 5-ms until it is disabled. This feature may be used to time the 80-ms head engage time prior to a write or read, and the 35-ms head settling time after a seek operation. The timer function is inoperative while the adapter is busy. #### Bit 5: Machine Check This results from an invalid command, a parity error on the command or data to the adapter during a PIO instruction, or from a command temporarily rejected. This condition must be cleared before an operation can start on the diskette. #### Bit 6: Interrupt Enabled This bit, when on, allows the timer or operation-complete interrupts to appear on the interrupt bus. #### Bit 7: Operation-Complete Interrupt This bit indicates the completion of an operation. # MOSS/Diskette Drive Interaction (Part 2 of 2) #### DISKETTE SENSE BYTE | Bit | Function | |--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | Modulation mode Control record or access 0 Overrun or access 1 Write current I/O bus parity error Data field or diskette sense No record found Read CRC or write control error | #### Bit 0: Modulation Mode This bit specifies the type of recording on the diskette: - Bit 0 = 0: frequency modulation mode (FM) - Bit 0 = 1: modified frequency modulation mode (MFM) #### Bit 1: Control Record or Access 0 The control record indicator is set during a read data or read back check request if the specified sector is flagged as a control record in the diskette format. Multisector operations are terminated at the detected sector. Access 0 indicates the state of the control latch that sequences one line of the file stepping motor during a 'seek' function request. #### Bit 2: Overrun or Access 1 The overrun condition occurs if the direct storage access fails to service the file during data transfer. Access 1 is the state of the second control line to the file stepping motor. #### Bit 3: Write Current The write current bit indicates either a normal or an exception condition, depending on the time during which it is sampled. The acceptable 'window' is from the time that the write data request is accepted until the interrupt indicating the completion of the request. An error occurs when the bit is set outside of this window; the MOSS terminates the diskette operation. #### Bit 4: I/O Bus Parity Error This error occurs when bad parity is detected by the adapter for commands or data transferred to the adapter via PIO instructions. The error is also indicated for incorrect data transfers during direct access storage operations or internal register loading. #### Bit 5: Data Field or Diskette Sense The data field indicator is set if an error occurs for the data record of a specific sector. The condition may be 'no record found', CRC or write control error. The 'diskette sense' bit may be used to determine the type of diskette present in the drive. It is 0 for a type 1 diskette and 1 for a double-sided diskette (type 2 or 2D) #### Bit 6: No Record Found This error condition occurs if the label specified in a read or write type function request is not found on the track currently under the read/write head. The error also occurs if the correct sector is located, but the data cannot be read from the diskette; in this case, bit 5 ('data field') is also set. #### Bit 7: CRC or Write Control Error These two error conditions are mutually exclusive. A CRC error can only occur for an incorrect data field during a 'read data' or 'readback check' request. The 'write control error' indicates an adapter hardware malfunction when attempting to write data to the diskette. #### DISKETTE MAPPING The controller and the service diskette space is allocated at diskette generation time, with header labels on cylinder 0. Copies of the controller and the service diskettes are included as spare diskettes in the shipping group. Their updating is under the responsability of the CE using the 'diskette swap' utility function (page 2-408). The diskette mapping is as follows: #### (1 track = 6.5 Kbytes) #### Controller Diskette Mapping | Mapping | Tracks | |-----------------------------------------------------------------------|---------------| | Disk Management | | | Volume label, Header labels, label directory | 2 | | Microcode Modules | | | - MOSS<br>- Diagnostics subset | 92<br>11 | | 3725 Initialization Control | | | - 3725 Loader dump program (CLDP)<br>- Rolled out area of CCU storage | 2.0<br>2.5 | | Utility Data Sets | | | - Catalogued CP procedures<br>- BER file | 3<br>1<br>0.5 | | - Configuration data file<br>- Machine load table | 0.5<br>0.5 | | Buffer Areas for Dump | | | - For one MOSS or scanner dump<br>(CHGDMP) | 19 | | - For four TIC dumps (CHGTRSS) | 3.5 | | Spare | 1.0 | #### Service Diskette Mapping | Mapping | Tracks | |-----------------------------------------------------------------|-----------------| | Disk Management | | | Volume label, Header labels,<br>label directory | 2 | | Microcode Modules | | | - MOSS subset<br>- Diagnostics | 45<br>84 | | Utility Data Sets | | | - BER file<br>- Configuration data file<br>- Machine load table | 1<br>0.5<br>0.5 | | Spare | 2 | ### I/O Connections #### MOSS/CONSOLE CONNECTIONS The primary and alternate consoles are attached to the processor via the CCA and EIA cards. The MOSS can control only one console at a time. One cable connects the EIA card to the control panel, where it is routed to the primary or alternate console by the console switch. For details of the operator console, see chapter 6. For details on the connectors and line connections, see page 14-012. #### **CCA Card Functions** - Buffer the transmitted/received bytes (one at a time). - Serialize/deserialize the data. - Control the number of bits transmitted. - Control the transmit/receive bit timing. - Control the DCE interface leads. - Add/delete the start/stop bit. - Check for received byte parity. - Detect the 'ATTN' condition. The CCA transmits and receives in startstop mode, at 2400 bps, using ASCII code with a stop bit only. #### CCA Basic Status Register This register allows the MOSS to read the status of the CCA card and the attached 3727 console. | Bit | Function | |----------|---------------------------------------------------------------------------------------------------------------------------------------------| | 01234567 | Input request Output request DCE interrupt Timer interrupt from adapter Exception interrupt Machine check Adapter enabled Interrupt pending | #### EIA Card Control This card adapts the 3725 voltage levels (VTL) to EIA line voltages. For signal distribution, see page 6-040. #### MOSS/CONTROL PANEL CONNECTIONS The control panel adapter (CPA) card attaches the MOSS to the control panel. The connections to the processor uses a serial data transfer facility on the MPC driven by the PIO internal bus. The MOSS can disable the external PIO bus to permit testing the MOSS processor itself, the CPA card, and the control panel without interference from the external bus. For details of the connectors and line connections, see page 14-012. ### MOSS Microcode (Part 1 of 2) #### GENERAL INFORMATION The MOSS microcode provides for the functions of the different MOSS applications. These applications schedule the various tasks and communicate with the adapters controlled by the MOSS (the CCU is considered as an adapter by the MOSS) and with the devices. Three types of microcode applications must be considered: #### System Applications System applications are resident and provide information on the system state, or record errors occurring in the system (machine status area, BER recording/alert, CCU re-IML). #### Operator-Selected Applications One application at a time is under the control of the operator to provide interactive functions. #### Background Application This application allows the host system to transfer a dump data set (MOSS or CSP) or to support REQMS/RECFMS. #### MAILBOX PROTOCOL Refer to page 14-140. #### MOSS STATES Some MOSS states are passed to the NCP or the EP ('INOP', 'offline', 'online'). Other states exist when the NCP or EP is not loaded in the CCU ('down', 'alone', 'service mode'). - 'MOSS INOP' indicates that the microcode is not running in the MOSS or that MOSS IML is in progress. In this state the 'MOSS inoperative' line is on and CCU interrupts are disabled. This state is transitory. - 'MOSS online' indicates that the MOSS microcode is running and allows communications with the NCP/EP via the mailbox protocol. In this state, the 'MOSS inoperative' line is off and the CCU is enabled. - 'MOSS offline' indicates that the MOSS microcode is running in the MOSS, but that communication through the mailbox protocol must not be established with the NCP/EP (except mailboxes exchange with CLDP and NCP/EP initialization, which are part of the 3725 system IPL). In this state, the 'MOSS inoperative' line is off and the CCU is enabled. - 'MOSS alone' indicates that only the MOSS microcode is loaded and only the MOSS is operational. The 'MOSS inoperative' line is off. - 'Service mode' indicates that the MOSS is loaded with the diagnostic control monitor. The 'MOSS inoperative' line is off, the CCU can be enabled, and diagnostic programs can be operational in the CCU. Chapter 14. Maintenance and Operator Subsystem 14-100 ## MOSS Microcode (Part 2 of 2) MOSS CHANGES OF STATE The following is a description of the events and actions that cause the MOSS state to change. Numbers identify events and actions in the figure (right). - 1. Power On switch. The result depends on the Function Select switch position: - a. 'MOSS IML' with controller diskette mounted: The MOSS INOP state is entered for the duration of MOSS IML, then the MOSS ALONE state is entered (10) and is kept until further action. b. 'Normal' with controller diskette mounted: The MOSS INOP state is entered for the duration of MOSS IML, then the MOSS ALONE state is entered (10), followed by MOSS OFFLINE (4), then MOSS ONLINE (5) This is the full 3725/3726 IPL. c. 'Maintenance' or 'MOSS IML' with service diskette mounted. The MOSS INOP state is entered for the duration of MOSS IML, then the SERVICE MODE state is entered (11). - Function Start switch. Depending on the position of the Function select switch, the same sequence occurs as in (1) above. - Power Off switch. The entire controller leaves its current state, whatever this state is. 4. 5. - A controller initialization has been requested (1 or 2). - b. A controller initialization has been requested from the keyboard service menu. - a. A controller initialization has been requested (1 or 2). - b. A controller initialization has been requested from the keyboard service menu. - c. The MOSS Operator entered a MOSS ONLINE command from the keyboard to terminate the MOSS maintenance, which was performed in OFFLINE state. 6. 7. 8. 9. - a. The MOSS operator entered a MOSS OFFLINE command from the keyboard for MOSS maintenance purposes. - b. A hardware error occured on the MIOC during the processing of a mailbox (in/out). - c. A timeout occurred during the processing of a mailbox in. - d. MOSS re-IMLed from the control panel (Function Start switch) - a. During a CCU IML or a controller initialization, the process aborted and cannot be successfully completed. - b. A channel IPL request or a control program IPL request was presented to the MOSS. - A CCU hardcheck was presented to the MOSS. - a. A channel IPL request or a control program IPL request was presented to the MOSS. - A CCU hardcheck was presented to the MOSS. - a. A MOSS abend occured: Any problem in the MOSS microcode or mailbox in is rejected as invalid (command, parameters, MOSS INOP). - b. Function Start switch was pressed while the MOSS was in OFFLINE, ONLINE, or ALONE state. 3725/3726 Maintenance Information Manual - 10. - a. If the reason for entering the MOSS INOP state was abend, after a MOSS re-IML the final state is the one that was interrupted by the abend (that is, MOSS OFFLINE, ONLINE, or ALONE). - b. If the reason for entering the MOSS INOP state was the Function Start switch, after a MOSS re-IML the final state depends on the position of the Function Select switch. If set to MOSS IML, the final state is the same as the one which was interrupted, except for MOSS ONLINE which is forced to MOSS OFFLINE. - A MOSS re-IML or LOAD DIAG is performed with the service diskette. - 12. - A MOSS abend occured because of any problem in the MOSS microcode or in the diagnostic control monitor. - b. Function Start switch was pressed while MOSS was in SERVICE mode. - An unexpected error found by the diagnostic control facilities requires a manual IML. The following figure summarizes these states and their relationship. <u>Note:</u> Numbers refer to events and actions (see following descriptions). # **Interrupt Levels** The MOSS interrupt levels are organized to give the highest priority to error detection and processing, followed by the I/O processing levels, and finally the supervisory level and the task level. #### LEVEL 0 This highest priority level is used initially for MOSS IML. Once the 3725 is operational, it is used for detecting errors, such as machine check/program check and abend requests. The MOSS debugging functions (dump) also run on this level. #### LEVEL 1 - This level is used to process errors, such as I/O errors, and MOSS processor errors not reported via the MCPC register. Error recoveries are initiated by this level to recover from I/O adapter errors. - The CCU high-level interrupt is detected on this level for the following errors: - CCU hardcheck - Control program request IPL - Channel request IPL - Program output X'70' sense - IOC error - MOSS operation check - Addressing exception check (MOSS) - CCU clock check - Adapter clock check - 100-ms timer interrupt is detected on this level. #### LEVEL 2 This level is not used. #### LEVEL 3 This level supports the communication common adapter (CCA) to which is attached the keyboard/display console(s). #### LEVEL 4 This level handles CCU low-level interrupts: - Program display 1 and 2 - CCU address compare interrupt - CCU address compare CCU Stop - Two single-address compares on address - Two single-address compares on address - CCU branch trace interrupt - CCU branch trace CCU stop - CCU program request - CCU program response - Scanner interrupt #### LEVEL 5 This level supports the diskette common adapter code for physical command processing and I/O interrupt handling. #### LEVEL 6 This supervisory level contains the following types of functions: - Logical I/O support to initiate and service I/O requests for: - Console keyboard/display - Diskette drive - Communication with CCU control program - Routing and task dispatching functions - System functions such as system messages and error queuing #### LEVEL 7 This level executes tasks in the following priority order: - Machine status and system message display - 2. Box error analysis and recording - CCU control program/host background communication tasks (dump transfer, REQMS/RECFMS support) - 4. Operator transaction processing - 5. CCU initialization 14-110 # Register Map The MOSS processor (MPC) address space is limited to 64K bytes because of its 16-bit address bus. To address the 64K bytes of storage on the MMC, the processor uses a translate table array (TTA) on the MCC. The TTA is 128 bytes long. An address provided by the MOSS processor is considered as a virtual address. It is modified via the translation table array to select the real storage address. Each MOSS interrupt level is allocated 16 bytes in the TTA, each byte allowing the selection of a 4K-byte storage block. Each interrupt level can thus extend its addressing to the 64K bytes present in the MOSS. #### MOSS REGISTER SPACE ALLOCATION (1K BYTES) | PSW 0 | PSW 1 | PSW 2 | PSW 3 | Page | 0 | | | | | |-----------|-------------------------------------------|--------------|-----------|------|----|--|--|--|--| | PSW 4 | PSW 5 | Page | 1 | | | | | | | | Level 0 P | Page | 2 | | | | | | | | | Level 0 S | Level 0 Secondary page | | | | | | | | | | Level 1 F | rimary pag | ge | | Page | 4 | | | | | | Level 1 S | Secondary : | pag <b>e</b> | | Page | 5 | | | | | | Level 2 F | rimary pag | je | | Page | 6 | | | | | | Level 2 S | Secondary : | page | | Page | 7 | | | | | | Level 3 F | Primary pag | ge | | Page | 8 | | | | | | Level 3 S | Secondary , | oage | | Page | 9 | | | | | | Level 4 F | Primary pag | ge | | Page | 10 | | | | | | Level 4 S | Secondary | oage | | Page | 11 | | | | | | Level 5 F | Primary pag | ge | | Page | 12 | | | | | | Level 5 S | Secondary ( | pa <b>ge</b> | | Page | 13 | | | | | | Level 6 F | rimary pag | ge | | Page | 14 | | | | | | Level 6 S | Secondary | page | | Page | 15 | | | | | | Level 7 F | Primary pag | ge (BER ta | sk) | Page | 16 | | | | | | Level 7 S | Secondary ( | page (BER | task) | Page | 17 | | | | | | Level 7 F | rimary pag | ge (MSD ta | sk) | Page | 18 | | | | | | Level 7 S | Secondary | page (MSD | task) | Page | 19 | | | | | | Level 7 F | Primary pag | ge (BG tas | <b>()</b> | Page | 20 | | | | | | Level 7 S | Secondary | page (BG t | ask) | Page | 21 | | | | | | Level 7 F | Primary pa | ge (CA mon | itor) | Page | 22 | | | | | | Level 7 S | Secondary | page (CA m | onitor) | Page | 23 | | | | | | Level 7 F | Primary pa | ge (Op. ct | 1) | Page | 24 | | | | | | Level 7 S | Secondary | page (Op. | ctl) | Page | 25 | | | | | | Level 7 F | Primary pa | ge (IPL ta | sk) | Page | 26 | | | | | | Level 7 | Secondary | page (IPL | task) | Page | 27 | | | | | | Level 5 | Primary pa | ge (for du | mp) | Page | 28 | | | | | | Level 5 | Level 5 Secondary page (for dump) Page 29 | | | | | | | | | | Level 6 | Primary pa | ge (for du | mp) | Page | 30 | | | | | | Level 6 | Secondary | page (for | dump) | Page | 31 | | | | | | | Page 32 | |------------------------------------|---------| | | Page 33 | | | Page 34 | | TTA Save Area | Page 35 | | (16 x 8 = 128 bytes) | Page 36 | | | Page 37 | | | Page 38 | | | Page 39 | | Diametica Description | Page 40 | | Diagnostics Pages | Page 41 | | Level 7 Primary Page (Loop Task) | Page 42 | | Level 7 Secondary Page (Loop Task) | Page 43 | | | Page 44 | | | Page 45 | | | Page 46 | | | _ | | Diagnostics Use | - | | | _ | | | | | | Page 62 | | | Page 63 | | <> | l | 3725/3726 Maintenance Information Manual # Storage Mapping (Part 1 of 2) (This mapping applies to the 128K MOSS storage only.) | CHGMOS | S Tr | ransl | ate | Ta | ble | A | rray | <u>, </u> | | | | | | | | | | |---------------|------------------|----------------|---------------------------------------------------------|--------|-----------------------|-----|-------------|-----------------------------------------------|--------------|----------------|----------------|-------------------|--------------------------|-------------------|-----------------------------------------|----------------|----------------------| | | | | | | | | | R | lock | N | nho: | | | | *************************************** | | | | | | 0 | 1 | 2 | 3 | 4 | <br>5 | 6 | <br>7 | <br>8 | 9 | A | В | | D | | F | | l | · · | | | | | | | | | | | | | | | E | | | | 0<br>1<br>2<br>3 | 0 0 | 1<br>1<br>1 | 222222 | 3<br>3<br>3<br>3<br>3 | 444 | D<br>D<br>D | EEE | F<br>F<br>F | 18<br>18<br>18 | 19<br>19<br>19 | 1 A<br>1 A<br>1 A | 1 B<br>1 B<br>1 B<br>1 B | 1 C<br>1 C<br>1 C | 1 D<br>1 D<br>1 D<br>1 D | 1E<br>1E<br>1E | 14<br>14<br>14<br>14 | | llevel | 4<br>5 | 0 | 1 | 2 | 3 | 4 | D<br>D | E<br>E | F<br>F | 18<br>18 | 19<br>19 | 1 A<br>1 A | 1 B<br>1 B | | 1 D<br>1 D | 1 E<br>1 E | 14<br>14 | | | 6 | 0 | 1 | 2 | 3 | 4 | D<br>D | E<br>E | F | 18<br>18 | 19<br>19 | 1 A<br>1 A | 1 B<br>1 B | | 1 D<br>1 D | 1 E<br>1 E | 14<br>14 | | | | | 0r | af | ter | 51 | uper | vi | sor | mod | dif | ica | tio | า | | | | | | 7 | В | С | 2 | 3 | 4 | 15 | 16 | 17 | 18 | 19 | 1 A | 1 B | 1 C | 1 D | 1 E | 14 | | All b | | | | | | | | | ain · | a 5 | tora | ge | ad | dre | 55 ( | out | of | | снемоз | SS St | torag | e Ma | эp | | | | | | | | | | | | | | | Real<br>Addr. | | irtua<br>ddres | • | | | | | | С | onte | ent: | 5 | | | | | | | 0000 | 00 | 000 | | R | os | : | Dia | gno | osti | c/I1 | 1L/I | Dumi | o/II | НО ( | (1) | | | | ļ | l | | | | | | Dis | sket | tte | CAC | di: | ske | tte | IH! | 5 | | | | 2000 | 20 | 000 | 1 | R. | AM | : | Con | ı o mr | n ar | eas | (n | ot : | IML | ed) | | | | | | 25 | 500 | - | | | | | | load<br>{*** | | | | | | | | | | | | | | | | | Con | mon | n ar | eas | (11 | 1Le | | * * * * * | * * * * | *** | *** | | 3000 | - | | Resident data pool Loop detection MOSS re—IML bootstrap | | | | | | | | | | | | | | | | 4000 | - | | l | | | | 1100 | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | e 1 | 116 1 | ,00 | | ap | | | | | | 7000 | | | <u> </u> | | | | | | | | | | | | | | | | 5000 | - : | 5000 | | | | | | | al s<br>l lo | | | | | | lev | -1 | 4 | | 6000 | | | | | | | | | logi | | | | | | | | , | | 7000 | | 1000 | 1 | | | Su | perv | /is | or | | | | | | | | | | 8000 | ! | 5000 | - | | - | 0p | erat | or | con | tro | l | | | | | | | | 9000 | - | | | | | | | | | | | | | | | | | | A000 | 7 | 7000 | | | q0 | era | ator | . с | ontr | ol d | comr | nun | i ca | tio | n ai | ^ea | | | | | | | | | | | | | | | | | | | | | | B000 | 0000 | Trap address zero<br>CCU functions (resident part) | |-----------|------|-------------------------------------------------------------------| | C000 | 1000 | Machine status display | | D000 | 5000 | Oper. panel CAC + interr. handler level 4 | | E000 | | Interrupt handler level 1<br>Interrupt handler level 0 (RAM part) | | F000 | | 3727 CAC + interrupt<br>handler level 3 | | 10000 | 0000 | Diskette logical/physical IOCS level 5 | | 11000 | 5000 | | | 12000 | | Reserved for future use (level 2) | | 13000 | 0000 | Trap address zero + reserved level 6 | | 14000 | F000 | CCU functions transient area | | 15000 | 5000 | Alarm processing | | 16000 | | BER logging | | 17000 | | CCU background | | 18000 | 8000 | Channel adapter monitoring | | 19000 | | | | 1 A O O O | | Operator control transient area | | 1B000 | | (24K) | | 10000 | | | | 1D000 | | | | 1E000 | E000 | CCU background transient area | | 1F000 | F000 | (Used only by DCM) | Chapter 14. Maintenance and Operator Subsystem 14-130 # Storage Mapping (Part 2 of 2) DCF TRANSLATE TABLE ARRAY (TTA) The current DCF structure allows defiming three TTA modes: (changes from previous mode are flagged with a '\*') - MOSS mode: the TTA mode when DCF receives the control from MOSS, and returns to it. (note that the console requires this mode) - 2. DCF mode: the TTA mode required by DCM to allow -all the DCM overlays parts and IFT sections loading, in MOSS. -the activation of the DCF code previously loaded. | | | | Γ | | | - | 4K | blo | ck | nur | nber | | | | | | | | | |--|-----------------------|----------------------------------------------------|---|--------|--------|-------------------|--------------------------------------|-------------|------------------------------|--------------------------------|--------------------------------|----------------------------------------|----------------------------------------|-----------------------------------------------|----------------------------------------|----------------------------------|----------------------------------------|----------------------------|---| | | | | 1 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | С | D | E | F | | | L<br>E<br>V<br>E<br>L | 0<br> 1<br> 2<br> 3<br> 4<br> 5<br> 6<br> 7 | | 0<br>0 | 1<br>1 | 2 2 2 2 2 2 2 2 2 | 3<br>3<br>3<br>3<br>3<br>3<br>3<br>3 | 4 4 4 4 4 4 | D<br>D<br>11<br>D<br>15<br>5 | E<br>12<br>E<br>16<br>6<br>*16 | F<br>F<br>F<br>17<br>A<br>×17× | 18<br>18<br>18<br>18<br>18<br>18<br>18 | 19<br>19<br>19<br>19<br>19<br>19<br>19 | 1 A<br>1 A<br>1 A<br>1 A<br>1 A<br>1 A<br>1 A | 1B<br>1B<br>1B<br>1B<br>1B<br>1B<br>1B | 1C<br>1C<br>1C<br>1C<br>1C<br>1C | 1D<br>1D<br>1D<br>1D<br>1D<br>1D<br>1D | 1E<br>1E<br>1E<br>1E<br>1E | | 3. 177 mode: the TTA mode required by IFTs when they have the control (access to panel MIOC common adapter microcode and interrupt handler microcode level 4; i.e, MOSS code). | | 4K Block Number | |--|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 0 1 2 3 4 5 6 7 8 9 A B C D E F | | | 0 1 2 3 4 D E F 18 19 1A 1B 1C 1D 1E 1F* 0 1 2 3 4 D E F 18 19 1A 1B 1C 1D 1E 1F* 2 3 4 11 12 18 19 1A 1B 1C 1D 1E 14 2 3 4 F 18 19 1A 1B 1C 1D 1E 14 B 2 3 4 D E F 18 19 1A 1B 1C 1D 1E 1F* 10 1 2 3 4 15 16 17 18 19 1A 1B 1C 1D 1E 1F* 13 7 2 3 4 5 6 A 18 19 1A 1B 1C 1D 1E 1F* B C 2 3 4 D* E*17 18 19 1A 1B 1C 1D 1E 1F* | # 3725/3726 Maintenance Information Manual 14-135 | | | DCF Loading ma | q | | | | | | | |-------|--------------|-----------------------------------------------------------------------|----------------------------------------------|----------------------------------------------|--|--|--|--|--| | 15000 | 500 <b>0</b> | DCM nucleus overlay 1 (overlay areas) | | | | | | | | | 16000 | 5900 | DCM nucleus overlay 2 | | | | | | | | | | 6600 | spare for DCM microcode ==> restriction : no operator control access. | | | | | | | | | 17000 | | | | | | | | | | | 18000 | 8000 | DCF tables (root) | | | | | | | | | 19000 | 9100 | DCF nucleus (root) 3727 PS nucleus (root) | | | | | | | | | 14000 | A200 | 3727 presentation services or DCM customization | | | | | | | | | 18000 | AB00 | Diskette, MIOC, CP presentation services (overlay areas) | | | | | | | | | | B400 | command | | | | | | | | | 10000 | | processor<br>MOSS - MOSS.<br>(overlay area) | | | | | | | | | 1D000 | D000 | transient buff<br>for CCU IFT | | SST tables<br>(transient) | | | | | | | | D600 | running<br>in MOSS. | | Transient<br>processes | | | | | | | 1E000 | E000 | · | transient buff<br>in MOSS for<br>IFT running | (CCU init,<br> SST tables)<br> or | | | | | | | 1F000 | | | in CCU. | trans.buffer in MOSS for IFT running in TSS. | | | | | | # Communication Between MOSS and NCP/EP (Part 1 of 2) The control panel functions of the 370X communication controllers are performed on the 3725 using the 3727 operator console and applications in MOSS. Two of these MOSS applications, elementary data exchange (EDE) and CCU control program procedures, provide the communications to the NCP and EP control panel routines. The elementary data exchange provides a high level operator communications that replaces the manual control panel operations of earlier machines: - Setting the control panel storage address/register data switches. - Setting the control panel display/function select switch. - Pressing the CCU level 3 panel interrupt button as used in the 370X communications controllers. The CCU control program procedures provide a high level operator communications to create, catalog, display, and run procedures. These procedures consist of EDE statements and control statements to control the sequencing of the EDE statements. The MIOC support provides basic functions to communicate with the CCU and the MIOC These functions can be classified. as follows: - Read/write MIOC registers - Read/write CCU LSRs - Read/write CCU RAM - Execute read/write IOH on IOC bus - Execute CCU ROS operations. This physical support is used by several logical functions: - CCU machine status display, to show the state of the CCU. - CCU functions, to provide CCU panel functions to the operator. - TSS functions (all communications to or from the scanners must go on the IOC bus, through the CCU). - CCU control program/host request (the logical protocol of mailbox exchange is based on the physical MIOC support). - Diagnostic control facilities to communicate with the command processor loaded in the CCU or scanner. - CCU diagnostics during CCU testing. CCU CONTROL PROGRAM/MOSS COMMUNICATIONS #### Mailbox Description The NCP/EP and the MOSS communicate through CCU storage areas called mailboxes. These mailboxes are located in the 2K storage area reserved for MOSS use. yx = 07 for 512 systems OB for 768 systems OF for 1024 systems 17 for 1536 systems 1F for 2048 systems 27 for 2560 systems 2F for 3072 systems For a detailed description of the mailbox contents, see 3725 Principles of Operation, GA33-0013. CCU TO MOSS COMMUNICATION (OUT MAILBOX) The out mailbox is used to pass requests from the NCP/EP to the MOSS and for the MOSS to post the status response. #### Exchange Procedure #### MOSS TO CCU COMMUNICATION (IN MAILBOX) The in mailbox is used to pass MOSS requests to the NCP/EP and for the NCP/EP for to post status response. ### Exchange Procedure # Communication Between MOSS and NCP/EP (Part 2 of 2) #### **EXCHANGE TIMEOUTS** The requestor fills in its mailbox and then posts an interrupt to the receiver. The receiver grants the interrupt, decodes the mailbox contents, posts a status in the mailbox, and interrupts the requestor. Throughout this time, the mailbox is busy to the requestor. A timer is used to provide a protection against requests that are not answered. On the NCP side, if a timeout occurs (3 seconds), the MOSS is considered down and an alert is sent to the host. On the MOSS side, if a timeout occurs (3 seconds), a return code is passed to the requesting application to signal this situation. In this case NCP/EP is probably down and operator intervention may be required. #### MAILBOX COMMANDS The following table shows the commands exchanged between the MOSS and the CCU, and in which function they are involved. | Hex | Mailbox NCP Out Commands | Function | Mailbox NCP In Commands | Hex | |-----|--------------------------------------------------------------------|----------|-------------------------------------------------------------------------------------|-----| | 42 | Roll in saved storage | CLDP | Scanner IML complete | C1 | | 41 | Control program loaded | CLDP | Roll in complete | C2 | | 23 | Control prog parameter | Init | Ctrl prog parameter saved | A3 | | 24 | Request hardware CDS | Init | CDS information available | A4 | | 25 | Ctrl prog init complete | | · | | | 06 | Transfer PIU<br>. REQMS request from NCP<br>. Dump storage request | Normal | Transfer PIU . REQMS/RECFMS response . RECFMS unsoll. reply . Dump storage response | 86 | | 07 | NCP/EP BER transfer | Normal | Wrap test request | 89 | | 08 | Buffers now available | Normal | Connect scanner | 8 D | | 09 | Wrap test results | Normal | Request buffer | 8E | | 0C | Time/date valid | Normal | Free buffer | 8F | | | | | MOSS offline | 90 | | | | | MOSS online | 91 | #### SENSE CODES The following sense codes are used to return negative responses to the host: #### 0809 - Mode Inconsistency The SNA request cannot be processed because the file that contains the requested data is empty. The MOSS returns this sense code on a DISPSTOR or a REQMS request when the dump file or the CIL is empty. ### 0812 - Insufficient Resource This sense code is used in the following cases: - Unable to queue SNA Request: MOSS has acknowledged negatively a PIU Transfer (06), and NCP has sent a negative response to the host. - The MOSS resources temporarily not available. MOSS cannot process the SNA request because of a lack of resource access such as diskette or storage. ### 081C - Request not Executable - MOSS down/MOSS offline: this sense code is used by NCP to respond to the host that has sent a request to the MOSS while it is not operational. - Disk I/O error: this sense code is used by the MOSS when a not retriable diskette I/O error occurs during the processing of a SNA PIU that needs to access the MOSS diskette. ## 1005 - Parameter Error End of File encountered during the transfer of Dump File. This sense code is used by MOSS to indicate to the Host which has sent a request of DISPSTOR that the transfer of Dump File is completed. MAILBOX STATUS This is used to report status of request transfer, as follows: | | MOSS | NCP | EP | | |---|------|-------------|------------------|--| | 1 | X | X<br>X<br>X | X<br>X<br>X<br>X | | # Scanner/MOSS Communication Communication between the MOSS and a scanner uses a dedicated area located in the upper part of the CCU storage, called "Mailbox". In all circumstances the scanners are subordinate to the MOSS and therefore cannot initiate any unexpected action. The scanner communication area contains a number of control blocks, one for each scanner. Each control block contains entries for the command, the response, the data pointer, and the count. - 1. The MOSS initializes the scanner block - 2. The MOSS forces (through the MIOC) a PIO to the communication scanner processor (CSP) that indicate a MOSS operation. - Information is given in the PIO (R1, R2) or read from the control block via cycle steal by CSP. - 4. The CSP stores the requested data in the communication area at the appropriate address via cycle steal. - 5. The CSP sets the scanner control block fields and interrupts the MOSS on L4. An additional line in the IOC bus cable is used for this purpose. #### SCANNER COMMUNICATION AREA COMMANDS Here is the list of the commands the MOSS sends to a scanner. | Command<br>in hex | Command description | | |----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------| | 02<br>06<br>08<br>09<br>0B<br>0C<br>0E<br>0F | Dump Registers * Address Compare Reset Snap Shot Stop Initialization * Scanner Stop Scanner Go Checkpoint Trace On Checkpoint Trace Off | )<br>)in mailbox<br>)<br>)with these<br>) | | 41<br>42 | IPL ×<br>Dump Control Store × | | | 43<br>44<br>63<br>64<br>85<br>87 | Display Immediate<br>Alter Immediate<br>Display Delayed<br>Alter Delayed<br>Adderss Compare Set<br>Snap Shot Start | )commands<br>)that use<br>)mailbox<br>)<br>)see note<br>)see note | \* Commands initiated by ROS $\frac{\text{Note:}}{\text{ing on a scanner together with commands}}$ or "64". 3725/3726 Maintenance Information Manual 14-150 # **Detection of MOSS Errors** ### HARDWARE CHECKING Errors detected by the MOSS processor are reported via the MCPC register bits, or bit 0 of the IOIRR register. Errors detected by the adapters are reported via the specific IOIRR register bits. The error type is posted in the basic status register of each adapter. #### Machine Check/Program Check Register | Bit | Functions | |------------------|---------------------------------------| | 0 | Inbound data parity error on I/O read | | 1 | PIO timeout | | 2 | Storage data parity error on read | | 3<br>4<br>5<br>6 | Program check | | 4 | | | 5 | | | 6 | | | 7 | | Any bit set in the MCPC register causes a level 0 interrupt to the processor. I/O Interrupt Request Register (IOIRR) | Bit | Functions | |-----|------------------------------------------------------| | 0 | 1. MOSS IML<br>2. Errors | | 1 | 1. Errors,<br>2. CCU high level requests<br>3. Timer | | 2 | (not used) | | 3 | Console and CCA<br>1. Operation<br>2. Errors | | 4 | 1. CCU low level requests 2. Scanners Requests | | 5 | Diskette and DAC card<br>1. Operations<br>2. Errors | | 6 7 | Supervisory<br>Back Level | #### Bit 0: MOSS Errors This bit is set when one of the following occurs: - Write storage violation (from MMC status register) - Translate table array parity error (from MMC status register) - CCU communication parity error (from MCC) - MIOC communication parity error (from MCC) - CCU 30-second timeout (from MCC) ## SOFTWARE CHECKING Software checking, performed by the MOSS microcode, consists of verifying the consistency of the data exchanged between the different components: applications, supervisor, or adapter processors, or within each component itself. It also consists of integrating the elementary errors on each component (counts and thresholds) before deciding that the corresponding component is out of service. These errors are reported on level 0. Chapter 14. Maintenance and Operator Subsystem Section 2. Troubleshooting Guidelines # DC Voltages and Tolerances at Board Pin | Vdc | Vmin | Vmax | Ripple (max) | |-------------------|--------|--------|--------------| | -12.0 | -10.92 | -13.20 | 0.45V p-p | | -8.5 | -7.73 | -9.35 | 0.25V p-p | | -5.0 | -4.55 | -5.50 | 0.15V p-p | | -4.3 | -4.19 | -4.48 | 0.07V p-p | | -1.5 | -1.48 | -1.56 | 0.03V p-p | | +5.0<br>(Note 1) | +4.55 | +5.50 | 0.20V p-p | | +5.0 | +4.75 | +5.25 | 0.13V p-p | | +8.5 | +7.73 | +9.35 | 0.35V p-p | | +12.0 | +10.92 | +13.20 | 0.40V p-p | | +12.0<br>(Note 2) | +11.40 | +13.20 | 0.40V p-p | | +24.0 | +21.00 | +27.60 | 0.30V p-p | ## Notes: 1. 02-PS7 only 2. 01-PS4 only 3725/3726 Maintenance Information Manual 14-600 # **Board and Bus Organization** # MOSS Troubleshooting Techniques ### INTRODUCTION ### Notes: - 1. Conditions outside the MOSS may cause failures which appear as MOSS failures. These outside conditions may be isolated using the MOSS isolation procedure on page 14-810. - 2. For failures while running routines AAxx (CCU Diagnostics), see page 14-880 onward. A MOSS initialization proceeds in IML steps. Each step tests certain logic areas of the MOSS and indicates successful completion by a hexa display value (displays F00 thru F0A). Some of the displays are not visible due to the speed of successful completion. See page 14-011 for a diagram of MOSS and its interconnections. Refer to page 6-070 for a description of the functional areas of the MOSS tested during each IML step. Note that the functional area must be successfully tested before the hexa display will indicate completion of that step. For example, the IML/IPL Decode and the CPA Test must successfully complete before F01 is displayed. The following areas of the MOSS troubleshooting section are available for problem determination by MOSS IML step and error codes: # 3725/3726 Maintenance Information Manual 14-800 | IML Step | Possible Display Procedures used Codes | | Details<br>on page: | |-------------------------------------------------------|----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------| | Prior to F00 | None | MOSS Clocking<br>Power On/Machine Reset Checks<br>Blank Display Checks<br>Display Code is other than X'F01'<br>(including blank) | 14-810<br>14-820<br>14-824<br>14-821 | | · | EE1 thru EEA | See CA Troubleshooting section | 12-800 | | After F00 but<br>prior to F01 | E60 thru E66 | E66 Display code is other than X'F01' (including blank) | | | | Blank Display | Display Code is other than X'F01'<br>(including blank)<br>MOSS clocking | 14-821<br>14-810 | | After F01 but E80 thru E82 prior to F03 Blank Display | | No procedure is available. This is an internal MPC card storage test. | - | | After F03 but<br>prior to F04 | EC1 thru ECF | PIO bus checking | 14-830 | | After F04 but EAX thru EBX prior to F05 | | Permanent Interrupt after reset | 14-850 | | | E70 thru E75 | Diskette drive bus errors | 14-860 | For errors incurred after F05 but prior to F07, use the PIO Bus Checking section page 14-830. Error codes may vary. The suspected failing condition must be determined from the MIM2 data and the IML Step description on page 6-070 After F07 but prior to F08, use the section called 'Console Signals' page 14-831. After F08 but prior to F0A, use the same information as for after F05 but prior to F07 (page 14-830). # **MOSS** Isolation and Clocking Checks #### MOSS ISOLATION The MOSS can operate as a stand-alone subsystem by disconnecting the CCU and the channel adapters. This must be done with the function select switch in the maintenance mode, using the service diskette. #### Notes: - 1. A hexadecimal display of FEF indicates a successful MOSS IML. - 2. A hexadecimal display of E29 indicates that the function select switch was not positioned in the maintenance mode. The CCU may be disconnected by: - Unplugging connector 01A-A2V2 or connectors 01A-A1ZG and 01A-A1ZH - Inserting a jumper between 01A-A1V2J05 and ground. - Resetting the CAs with the following jumpers: - 01A-A3A2M12 and ground on CLAB-1 - 01B-A2A2M12 and ground on CLAB-2 - 02C-A1X2M12 and ground on CAB. The channel adapters may be disconnected by: - Unplugging the cable at 01A-A1YE to disconnect channel adapters 3 through - Unplugging the cable at 01A-A1YF to disconnect channel adapters 1 and 2. ## CLOCKING CHECKS The MPC card contains its own 8MHz clock; it generates two clock signals: C1 CLK and C2 CLK which can be scoped at pins 01A-A1T2Z06 and 01A-A1T2Y29 respectively. The signals have the following form: <u>Note:</u> Multiple traces (appearing as jitter) is normal, and is caused by clock assymmetry. The ACLK card provides a pulse every 15 microseconds (see page 5-052). It is used by the MCC to test for a CCU timeout. If no answer is received from the CCU in reply to a 'read strobe' or a 'write strobe' request from the MOSS within 30 to 60 microseconds, the MCC card generates a level 0 interrupt to the MOSS processor. Refer to page 14-030 for the MCC status register bit 1 (CCU Interconnect Timeout). The ACLK card also provides a pulse every 100 milliseconds (scopable at pin 01A-A1X4J12), which is used by: - The MCC card which generates a level 1 interrupt to the MOSS processor. The MOSS microcode uses it to define various timers. - The CPA card in conjunction with the start switch to generate the start condition. $\underline{\text{Note:}}$ on an operational machine, the microcode timer can be checked using the time and date feature (Request Q). Chapter 14. Maintenance and Operator Subsystem 14-810 # Code Other Than X'F01' (Part 1 of 2) MOSS COMPLETELY DOWN POWER ON/MACHINE RESET CHECKS This section assumes that the MOSS is completely down, and that the hexa display never reaches X'F01', being either blank or displaying other digits. After power on, or after pressing 'Start', the sequence of events should be as follows: ${{\hbox{{\tt Note:}}}\over{\hbox{{\tt Light'}}}}$ refer to the section 'Display Reaches X'F01' but MESSAGE Lamp does not light' for further details. If the display never reaches the X'F01' stage (10 seconds), there are two possibilities: - 1. Display is blank or has digits other than X'F01'. - The machine reset signals should not be permanently active. Refer to page 6-050 for the routing of this signal. 3725/3726 Maintenance Information Manual 14-820 #### BLANK DISPLAY CHECKS <u>Note:</u> for additional possible causes of a blank display, see the section 'Display is other than X'F01' (Including Blank)'. #### 1. Static Display Test Remove the crossover from the CPA card and then remove the CPA card from the MOSS board (01A-A1U2); the display should indicate 'FFF'. If the 'FFF' indication is not obtained, remove the display cable (17) from the MOSS board at position 01A-A1YQ (see page 4-070). If the 'FFF' indication is still not obtained, the YQ cable or the control panel board is faulty and must be repaired. Check also the power supplies on the MMB board, using pages 4-040 onwards. Loose connections between the MMB and the control panel may also be suspected. #### 2. Static Address Bus Test <u>Note:</u> the MPC, MMC, and DAC address bus pin locations are listed in this chapter under the heading 'MOSS PIO Bus and Internal Signal Routing'. The address bus at the MPC output is not gated as the PIO bus; when a blank display occurs, the address bus levels should be checked: Bits 0 through 15 may be pulsed, but should <u>never</u> be continuously minus (approximately ground level). The address bus is distributed only to the MMC and DAC cards; if a problem occurs, these cards may be unplugged (after power off) to locate the source of the fault. Check also the real address bits 3 through 6 coming from the MMC card; they should be the image of address bits 0 through 3. # Code Other Than X'F01' (Part 2 of 2) DISPLAY IS OTHER THAN X'FO1' (INCLUDING BLANK) If the display never reaches X'F01', it is looping on a display error, and the display mechanism between cards MPC and CPA can be suspected. The display mechanism uses five lines in the W and X crossover connectors between the two cards, as follows: Using the three output lines, the display data is sent to the CPA card in serial form, and then returned, still in serial form, to the MPC card using the two return lines. The transmitted and received patterns are compared, and the MPC loops if the two patterns are not equal. Signals are present on all 5 lines when: - 1. the display value is being updated - there is a loop on display caused by an unequal compare of transmitted and received patterns. - 3. All five lines are at +5V when inactive, and approximately at ground level when active. DISPLAY REACHES X'F01' BUT MESSAGE LAMP DOES NOT LIGHT When 'Power On/Reset' is pressed, and the microcode reaches X'FO1', the message lamp should light; if it does not, the crossover connection between the MPC and the CPA cards may be faulty (-Short 6 signal) or the connection to the Panel (+Message signal): | Signal 01A-A1 | MPC | CPA | Connector YH* | |----------------------|-------|-----|---------------| | -Short 6<br>+Message | T2X13 | | X1A08 | <sup>\*</sup> Cable 16 - see page 4-083. Chapter 14. Maintenance and Operator Subsystem 14-821 # PIO Bus Checking (Part 1 of 2) ### INTRODUCTION This section describes three procedures for checking out the MOSS PIO bus. These are static checking, reduced configuration, and loop on error. Prior to hex display FO3, the ROS code within the MOSS checks out the MOSS processor with its attached adapters isolated, that is, the MOSS PIO bus is disabled (see page 6-070). After hex display FO3 these adapters (MMC, DAC, CCA, and MCC cards) are connected to the MOSS processor by activating the MOSS PIO bus (see page 14-012). The scope points referred to in this section are listed in this chapter under the heading 'MOSS PIO Bus and Internal Signal Routing' on page 14-835. #### STATIC CHECKING If the display is not blinking, the PIO Bus could be failing and causing an unrecoverable error. The PIO bus can be checked in a static condition by installing the following jumpers: - 01A-A1U2B09 to ground to force a permanent reset. - 01A-A1T2X11 to 01A-A1P2Y28 to enable the PIO bus. The following signals on the bus should be at +5 V: Address bits 0 through 15 Real address bits 3 through 6 Data 0 through 7 and P I/O, TA, TC, and TD tags IOIRR bits 0 through 7 (interrupt bits) ### MOSS REDUCED CONFIGURATION This approach strips down the MOSS to the minimum configuration that can work by physically removing everything else. The minimum configuration consists of the following: - The MPC card, 01A-A1T2 (without the pluggable module MMM24). Refer to Chapter 5 for MPC card and MMM24 module removal. - The CPA card, 01A-A1U2. - The MROS card, 01A-A1U4, if installed. - The hexadecimal display indicators. 3725/3726 Maintenance Information Manual 14-830 Note: top crossovers must be installed. The following module or cards are not required in the minimum configuration and should be removed: - The module MMM24 on the MPC card, 01A-A1T2 - The ACLK card, 01A-A1X4 - The DAC card, 01A-A1R2 - The MMC card, 01A-A1S2 - The MCC card, 01A-A1V2 - The CCA card, 01A-A1W2 To avoid a blank display when the MMC (S2) card is removed, the following jumpers must be installed on the MPC (T2) card. 01A-A1T2Z04 to Z24 01A-A1T2Z05 to Z25 01A-A1T2Z10 to Z30 01A-A1T2Z11 to Z31 Pressing 'Power On/Reset' causes the ROS checkout of the MOSS to start. The function 'Start' cannot be used because it requires that the ACLK card be installed. The display should indicate X'E82'; if this indication is not obtained, even the minimum configuration is failing. If the X'E82' indication is obtained, the minimum configuration may be assumed to be working. It is now possible to start rebuilding the MOSS by adding one or more cards at a time. # PIO Bus Checking (Part 2 of 2) The chart below gives the expected hex display with specific cards removed: | Hex display | Card(s) removed | |----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | EC0<br>EC1<br>EC2<br>EC3<br>EC6<br>EC7<br>EC8 *<br>EC9 *<br>ECA *<br>ECB *<br>ECE *<br>ECF * | Note 1 DAC CCA CCA+DAC MCC or MCC+CCA (Note 2) MCC+DAC or MCC+DAC+CCA MMC MMC+DAC MMC+CCA MMC+CCA MMC+CCA+DAC MMC+MCC+CCA (Note 2) MMC+MCC or MMC+MCC+CCA (Note 2) Note 3 | \* To avoid a blank display when the MMC (S2) card is removed, the following jumpers must be installed on the MPC (T2) card. ``` 01A-A1T2Z04 to Z24 01A-A1T2Z05 to Z25 01A-A1T2Z10 to Z30 01A-A1T2Z11 to Z31 ``` ### Notes: - 1. Hex display ECO occurs when the entire configuration is failing. - MCC card removal gives the same hexadecimal display as MCC+CCA card removals. - 3. A blank hex display is unexpected. #### LOOP ON ERROR Natural failures on the MMC, MCC, CCA, and DAC cards will produce hex displays of EC1 thru ECF. The last hex display digit is used by the moss checkout routines to indicate the suspected failing card(s). Each card has an assigned binary weight as shown in the chart below. These weights are additive to form the last hex display digit. | Card | Weight | |------|--------| | MMC | 8 | | MCC | 4 | | CCA | 2 | | DAC | 1 | If the display indicates X'EC1' through X'ECF', inserting a jumper between pin 01A-A1U2J10 of the CPA card and ground causes the ROS diagnostic to loop on the entire routine. (The display stops flashing and becomes steady). The whole routine is run and tests a certain number of functions as shown in the table below. Each test is preceded by an instruction which generates a negative sync pulse of 5.5us duration at pin 01A-A1T2U12. Any error on these tests causes a machine check (-MCHK at pin 01A-A1T2U13), or an IOIRR bit 0 at pin 01A-A1T2Y27 or 01A-A1S2Y27. Counting the sync pulses and noting the position of the machine check quickly indicates the failing function. | Sync pulse | Test | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1<br>2<br>3<br>4 | Enable PIO bus (adapter write) Read address X'FFFF' (storage address test: page 14-840) Read address X'0000' (storage address test: page 14-840) Sense MCC (adapter read) | | 5<br>6<br>7 | Sense CCA (adapter read)<br>Sense DAC (adapter read)<br>Sense Communication Adapter (adapter read) (Note 4) | #### Notes: - For troubleshooting intermittent errors, a permanent error may be forced (to cause looping) by removing an adapter card (for example, the CCA card). - 2. When performing a 'Start' or 'Power On/Reset' with 01A-A1U2J10 jumpered to ground, the display will show E61. The jumper must be put on after the EC1 through ECF display. - 3. Refer to timing charts. - 4. Communication Adapter on DFA card, not used in 3725. ### CONSOLE SIGNALS The console signals may be scoped while running the Console Link test. Install the wrap block (P/N 2667737) in position 1 as shown on page 6-040. The EIA break out box may be helpful. See page 4-083 for other pin locations. Chapter 14. Maintenance and Operator Subsystem 14-831 # PIO Bus Signal Routing (Part 1 of 2) In the diagrams which follow, the symbols have the following meaning: - I = Card input signal pin - 0 = Card output signal pin V = Voltage pin Addresses 0-15 = MOSS internal storage addresses The MOSS PIO Bus has the following signals: - Data 0-7 and P - IO Tag - Parity Valid - TC Tag - TD Tag - Valid Byte Tag - Write - Reset 3725/3726 Maintenance Information Manual # PIO Bus Signal Routing (Part 2 of 2) ## Board Location 01A-A1 | Signal Name<br>01A-A1 | R<br>DAC | S<br>MMC | T<br>MPC | U<br>CPA | MCC | W<br>CCA | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------------------------------|----------------------------| | -ADDRESS 0 -ADDRESS 1 -ADDRESS 2 -ADDRESS 3 -ADDRESS 5 -ADDRESS 6 -ADDRESS 6 -ADDRESS 7 -ADDRESS 8 -ADDRESS 9 -ADDRESS 10 -ADDRESS 11 -ADDRESS 12 -ADDRESS 12 -ADDRESS 13 -ADDRESS 14 -ADDRESS 15 -B CLOCK -C CLOCK -C1 CLK | 0_2Z25-<br>0_2Z30-<br>0_2Z31-<br>0_2Z12-<br>0_2Z13-<br>0_2Z33-<br>0_2Z33-<br>0_2Z23-<br>0_2Z03-<br>0_2Z02-<br>0_2Z03-<br>0_2Y33-<br>0_2Y33-<br>0_2Y32-<br>0_2Y32-<br>0_2Y32-<br>0_2Y32- | I_2Z24-<br>I_2Z25-<br>I_2Z31-<br>I_2Z32-<br>I_2Z12-<br>I_2Z33-<br>I_2Z13-<br>I_2Z23-<br>I_2Z22-<br>I_2Z02-<br>I_2Y33-<br>I_2Y13-<br>I_2Y12-<br>I_2Y12-<br>I_2Y12-<br>I_2Y29-<br>I_2Y29- | 0-2225<br>0-2230<br>0-2231<br>0-2232<br>0-2213<br>0-2213<br>0-2223<br>0-2223<br>0-2233<br>0-2233<br>0-2233<br>0-2712<br>0-2712<br>0-4812<br>0-4812<br>0-4812<br>0-4812<br>0-2226<br>0-2226 | | | | | -C2 CLK WS<br>-DATA P | 0_4B07- | 0_4807- | 0_5D05<br>0_4B07<br> | I_3D12 | I_5B12<br>0_3D13 | I_2B02<br>0_3B12 | | -DATA 0 | 0_4802- | 0_4802- | | | I_5B02<br>O_3B09 | I_3B02<br>0_3B09 | | -DATA 1<br>-DATA 2 | 0_4D02-<br><br>0_4B03- | 0_4D02-<br><br>0_4B03- | | | I_5B03<br>O_3B10<br><br>I_5B04 | I_3D02<br>0_3D06 | | -DATA 3 | 0_4804- | 0_4B04- | | | 0_3B12<br><br>I_5B05<br>0_3B13 | I_2D10<br>O_3B07<br>I_3B08 | | -DATA 4 | 0_4D04- | 0_4D04- | 0_4D04 | | I_5B07<br>O_3D09 | O_3D07<br>I_3B10 | | -DATA 5 | 0_4805- | O_4B05- | 0_4805 | | I_5B08<br>O_3D10 | 0_3D04<br>I_2D09 | | -DATA 6 | 0_4D05- | 0_4D05- | 0_4D05 | | I_5B09<br>O_3D11 | O_3D10<br>I_2B09<br>O_3D11 | | -DATA 7 | 0_4D06- | 0_4D06- | 0_4D06 | | I_5B10<br>0_3D12 | | ## Board Location 01A-A1 | | γ | · | · | | | | | |----------------------------|--------------------|--------------------|------------------|----------|--------|------------------|------------------| | Signal Name<br>01A-A1 | R<br>DAC | S<br>MMC | T<br>MPC | U<br>CPA | MCC | CCA | | | +DISABLE | | | I_2X11 | | | | | | +DISABLE OUT | I_2Y08- | | 0_2X31<br>0_2Y08 | | | | | | -DMA PARITY | I_2Y25-<br>I_4D09- | | 0_2Y25<br>0_4D09 | T 2805 | I_5D02 | T 2804 | | | INTERRUPT LVL 0 | ======= | | I 3D12 | | 0_4D11 | 1_2004 | | | -IOIRO<br> INTERRUPT LVL 1 | | 0-2Y27- | I_2Y27<br>I_4D11 | | 0_4D12 | | | | -IOIR2 | | | T 4D13 | | -= | | unused | | -IOIR3<br>INTERRUPT LVL 4 | | | I_5B02<br>I_5D02 | | 0 4D13 | 0_2807- | | | -IOIR 5<br>-IOIR 6 | 0_5D02- | | I_5B03<br>I_5B04 | | | | | | -IOIR 7 | | | I 5D04 | | | | unused<br>unused | | -IRPT<br> -MCHK | | I_2Y03- | 0_2Y03<br>0_5D13 | I_2B12 | | | | | -MEM CYCLE REQ | 0_2Y24- | I_2Y24- | I_2Y24 | | | | | | -OSC UNUSED | | | 0_2Y23<br>I_3B04 | | | | | | -PARITY VALID | 0 4B10- | | 0_3D04<br>I_4B10 | | 0 5000 | 0_2D07 | | | -READ GATE | I_2Z07- | | I 2Z07 | | 0_3003 | 0_2007 | | | -REAL AD 3 | | 0_2Z04- | 0_2Z27<br>I 2Z04 | | | | | | -REAL AD 4<br>-REAL AD 5 | | 0 2705 | T 270E | | | | | | -REAL AD 6 | | 0_2Z10-<br>0_2Z11- | I_2Z11 | | | | | | -REG SEL<br>-RESET | I_5B05- | 11 2102- | 0_2Y02 | | | | | | | ====== | I_3D09- | I_4B13 | | | | | | | | | I_3D09<br>I_3D11 | 0_2809 | I 5D11 | I 3D05 | | | -STOP REQST | 0_2Y26- | 0_2Y26-<br>I_2Y22- | I 2Y26 | _ | | | | | -TA TAG | I_4D07- | 1-5155 | 0_4D07 | | I_5D04 | I_2D05 | | | -TC TAG<br>-TD TAG | I_4B08-<br>I_4B09- | | 0_4B08<br>0_4B09 | | I 5D06 | I_2B08<br>I_2B05 | | | -V.BYTE TAG<br>-WRITE | 0_4D10- | I_2Y05- | I 4D10 | | 0_5D10 | 0_3B03 | | | 1 | 10_2103 | 1-2103 | 0_2103 | l | 1 | | | See page YZ 500 for the conventions used in this table. Chapter 14. Maintenance and Operator Subsystem 14-836 # **MPC Timing Charts** During cycles with storage access, the clock C2CLK is extended to allow time for the storage to reply. For this reason, cycles without storage access (MSEL inactive) last 950ns, and cycles with storage access (MSEL active) last 1450ns; this is shown on the following diagrams. Clock -C2CLK is also extended during refresh cycles. READ COMMAND TIMING CHART | | poitric +0 | |-----------------|------------------------------------------------------------------| | <b>–</b> TS (*) | | | -C2 CLK | | | -MEM SEL | | | -WRITE | | | -DATA 0 | | | -IO TAG | | | -TA TAG | | | -TC TAG | | | -TD TAG | | | -V.BYTE TAG | 3030 0001 1111 0001 CUR | | | -C2 CLK -MEM SEL -WRITE -DATA 0 -IO TAG -TA TAG -TC TAG -TD TAG | (\*) trigger scope at the end of this pulse. ### WRITE COMMAND TIMING CHART | 01A-A1T2U12 | -TS (*) | 101181G +0 | |-------------|-------------|--------------------------------------------------| | 01A-A1T2Y29 | -C2 CLK | | | 01A-A1T2Y23 | -MEM SEL | | | 01A-A1T2Y05 | -WRITE | <del>, </del> | | | | | | 01A-A1T2M02 | -DATA 0 | | | 01A-A1T2P09 | -IO TAG | | | 01A-A1T2P07 | -TA TAG | | | 01A-A1T2M08 | -TC TAG | | | | | | | 01A-A1T2M09 | -TD TAG | | | 01A-A1T2P10 | -V.BYTE TAG | · | | | | 000111110001 CUR | | | | | (\*) trigger scope at the end of this pulse. # 3725/3726 Maintenance Information Manual 14-840 ### STORAGE ADDRESS TEST The storage address test checks the address bits with the memory expansion enabled. The program runs on level 0, and the MOSS PIO bus is enabled. Two tests are performed using a Read command: - After sync pulse 2, the virtual address FFFF of the read command is changed by the MMC to 01FFF. This means that address bits 0-15 and real address bit 6 are active. - After sync pulse 3, the virtual address 0000 of the read command is changed by the MMC to 00000. This means that the address bits 0-15 and real address bits 3-6 are inactive. - Refer to page 14-120 for virtual and real address information. | | | 001 TRIG +273 | |-------------|------------|-----------------| | 01A-A1T2U12 | -TS (*) | | | 01A-A1T2Y29 | -C2 CLK | | | 01A-A1T2Y23 | -MEM SEL | | | 01A-A1T2Y05 | -WRITE | | | | | | | 01A-A1T2Z31 | -ADDRESS 3 | | | 01A-A1T2Z11 | -REAL AD 6 | | | | | -001-14-017 CUR | <sup>\*</sup> Trigger scope at the end of this pulse. # **Permanent Interrupt After Reset** A permanent interrupt (the IOIRR is described on page 14-160) after reset has occurred if the hexadecimal display shows X'EAx' or X'EBx' (where x is a digit 1 through F). The 3 hexadecimal digits have the following meaning: 'E' = error 'A' = error is in IOIRR bits 0 through 3 'B' = error is in IOIRR bits 4 through 7 'x' = 4-bit combination of bits 0 through 3 or 4 through 7 Note: X'EAx' takes precedence over X'EBx'. ### Example. If the error indication is X'EBC', the error is in bits 4 and 5. IOIR SCOPE POINTS | Display | Interrupt Level<br>or IOIRR bit | MPC MMC C | CA | MCC | DAC | Comments | |---------|---------------------------------|----------------------|----|-----|-----|----------| | EA8 | 0 | T2J12<br>T2Y27-S2Y27 | | | | | | EA4 | 1 | T2P11 | | | | Note 2 | | EA2 | 2 | T2P13 | | | | unused | | EA1 | 3 | T2S02W2 | | | | | | EB8 | 4 | T2U02 | | | | | | EB4 | 5 | T2S03 | | | | | | EB2 | 6 | T2S04 | | | | unused | | EB1 | 7 | T2U04 | | | | unused | ## Notes: - 1. The 'Display' column assumes a single error only. - 2. If there is a permanent level 1 (EA4), check the signals from the CCLK and the ACLK at the entry to the MCC card: These two lines are not masked, and hold the permanent level 1 interrupt. 14-850 Chapter 14. Maintenance and Operator Subsystem # Diskette Drive Bus Errors (Part 1 of 2) See page 14-080 for MOSS/Diskette drive interaction. DISK ADAPTER ROS TESTS (X'E70' THROUGH X'E75') If the MOSS stops with an X'E70' through X'E75' indication, one of the disk adapter microcode tests is failing, as follows: | Display | Meaning | |---------|----------------------------------| | X'E70' | Disk adapter phase 0 test failed | | X'E71' | Disk adapter phase 1 test failed | | X'E72' | Disk adapter phase 2 test failed | | X'E73' | Disk adapter phase 3 test failed | | X'E74' | Disk adapter phase 4 test failed | | X'E75 | Disk adapter phase 5 test failed | Each phase tests a small number of functions of the disk adapter. Before each function test, an instruction is executed that generates a sync pulse on the MPC card at pin 01A-A1T2U12 (a negative-going pulse 5.5us long). When the MOSS stops at one of the indications X'E70' through X'E75', inserting a jumper between pin 01A-A1U2J10 and ground causes the MOSS to execute a loop from the beginning of the phase up to the error; the sync pulses can now be scoped. Counting the sync pulses and comparing them against the expected sequences given below will indicate the error which occurred by its place in the sequence. DISK ADAPTER ROS TEST PHASE 0 (X'E70') Throughout this test, IOIRR Level 0 and MCHK must both be inactive. The test checks the disk adapter status register; it generates the following sequence: | Sync<br>Pulse | Action | Timing chart<br>(page 14-840) | |---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------| | 1 | Reset disk adapter status register | Adapter write | | 2 | <ul><li>a. Read the disk adapter sense byte; the line</li><li>'Parity Valid' must be active.</li><li>b. Loop if a machine check/program check occurs.</li></ul> | Adapter read | | 3 | Set Machine Check bit in the status register. | Adapter write | | 4 | <ul> <li>a. Read Machine Check bit in the status register.</li> <li>b. Loop if the machine check bit is not present in the status register.</li> <li>c. Reset the disk adapter status register.</li> </ul> | Adapter read<br>Adapter write | 3725/3726 Maintenance Information Manual 14-860 ### DISK ADAPTER ROS TEST PHASE 1 (X'E71') This test checks the level 5 interrupt; it generates the following sequence: | Sync<br>Pulse | Action | Timing chart<br>(page 14-840) | |---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------| | 1 | <ul> <li>a. Set 'Enable', 'Op Complete' (to force a level 5 interrupt), and 'Head Engage' in status Reg.</li> <li>b. Read status register and check expected bits</li> <li>c. Check that IOIRR Level 5 is active.</li> <li>d. Loop if the expected bits are not correct, or if IOIRR Level 5 is inactive.</li> </ul> | Adapter write<br>Adapter read | | 2 | <ul> <li>a. Reset the disk adapter status register</li> <li>b. Read the status register and check that all bits are reset</li> <li>c. Check that IOIRR Level 5 is inactive.</li> <li>d. Loop if the status bits are not reset, or if IOIRR Level 5 is active.</li> </ul> | Adapter write<br>Adapter read | #### DISK ADAPTER ROS TEST PHASE 2 (X'E72') This test checks the disk direct storage access storage address register and the data bus; it generates the following sequence: | Sync | | Timing chart | |-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------| | Pulse | Action | (page 14-840) | | 1 | a. Write DAC storage address register low.<br>b. Write DAC storage address register high. | Adapter write<br>Adapter write | | 2 | <ul><li>a. Read DAC storage address register low; expected value is X'AA'.</li><li>b. Loop if value is not X'AA'.</li></ul> | Adapter read | | 3 | <ul><li>a. Read DAC storage address register high; expected value is X'AA'.</li><li>b. Loop if value is not X'AA'.</li></ul> | Adapter read | | 4 | a. Write DAC storage address register low.<br>b. Write DAC storage address register high. | Adapter write<br>Adapter write | | 5 | <ul><li>a. Read DAC storage address register low; expected value is X'55'.</li><li>b. Loop if value is not X'55'.</li></ul> | Adapter read | | 6 | <ul> <li>a. Read DAC storage address register high; expected value is X'55'.</li> <li>b. Loop if value is not X'55'.</li> <li>c. Reset DAC storage address register low.</li> <li>d. Reset DAC storage address register high.</li> </ul> | Adapter read Adapter write Adapter write | # Diskette Drive Bus Errors (Part 2 of 2) DISK ADAPTER ROS TEST PHASE 3 (X'E73') This test checks the 5ms timer; it generates the following sequence: | Sync<br>Pulse | Action | Timing chart<br>(page 14-840) | |---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------| | 1 | <ul> <li>a. Enable 5ms timer in adapter status register.</li> <li>b. Start a 4ms software timer; when it times out, check that there is no IOIRR Level 5.</li> </ul> | Adapter write | | 2 | <ul> <li>a. Loop if 5ms interrupt is already present (IOIRR Level 5 active; see page 14-850.</li> <li>b. Start a 2ms software timer; when it times out, check that IOIRR Level 5 is active.</li> <li>Note: this 2ms software timer, in conjunction with the 4ms software timer (1b above) gives a 6ms timer.</li> </ul> | | | 3 | <ul><li>a. Loop if 5ms interrupt is not present (IOIRR Level 5 still active).</li><li>b. Reset the adapter status register.</li></ul> | Adapter write | DISK ADAPTER ROS TEST PHASE 4 (X'E74') Note: refer to chapter 7 for the layout of the diskette and the scoping points. This test checks that the diskette is ready; it generates the following sequence: | Pulse | Action | Timing chart<br>(page 14-840) | |-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------| | 1 | <ul> <li>a. Enable index mark interrupt.</li> <li>b. Reset index mark interrupt, if any.</li> <li>c. Send a 200 ms timer.</li> <li>d. IOIRR bit 5 must be on before timer times out (one revolution of the diskette = about 166ms).</li> <li>e. Check the index mark bit in status register after level 5.</li> <li>f. Reset enable and index mark bit in status register.</li> </ul> | Adapter write<br>Adapter write<br>Adapter write<br>Adapter write | ## DISK ADAPTER ROS TEST PHASE 5 (X'E75') This test sets the modified frequency modulation bit (MFM) in the sector identifier register; it generates the following sequence: | Pulse | Action | Timing chart<br>(page 14-840) | |-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------| | 1 | <ul> <li>a. Set the MFM bit in the sector identifier register.</li> <li>b. Read the sense byte and verify that the MFM bit is on.).</li> <li>c. Loop if the MFM bit is not on.</li> </ul> | Adapter write<br>Adapter read | Chapter 14. Maintenance and Operator Subsystem 14-861 # **MIOC Bus Connections** | CCU | | MOS | S | |-------------------------|-----------------------------------------|-----------------|--------------------| | MIOC / | -MIOC Address Bus Bit 0 | 711 544 | LVO DOE | | Card | -MIOC Address Bus Bit 1 | ZH-D11 | V2-D05 | | 01A-A2U2 | -MIOC Address Bus Bit 2 | ZH-D10 | V2-D06 | | | -MIOC Address Bus Bit 3 | ZH-D09 | V2-D07 | | | -MIOC Address Bus Bit 4 | ZH-D07 | V2-D09 | | į | -MIOC Address Bus Bit 5 | ZH-D06 | V2-D10 | | | -MIOC Address Bus Bit Parity | ZH-D05 | V2-D11 | | | Wilder Address Bas Bit Failey | ZH-B12 | V2-D12 | | | -MIOC Data Bus Bit 0 | ZH-B13 | V2-B09 | | | -MIOC Data Bus Bit 1 | ZH-B10 | | | İ | -MIOC Data Bus Bit 2 | ZH-B09 | V2-B10 | | | -MIOC Data Bus Bit 3 | | V2-B12 | | | -MIOC Data Bus Bit 4 | ZH-B08 | V2-B13<br>V2-G02 | | | -MIOC Data Bus Bit 5 | 1 | V2-G02<br>V2-G03 | | | -MIOC Data Bus Bit 6 | ZH-B05 | 1 | | These pins | -MIOC Data Bus Bit 7 | ZH-B04 | V2-G04 | | cannot be | -MIOC Data Bus Bit Parity | ZH-D02 | V2-G05 | | scoped,<br>either on | , | ZH-D13 | V2-G07 | | the board | -Scan Inter to MOSS IOC-1 | | | | or at the | | ZG-D13 | V2-B07 | | cable. | -100 ms Pulse | | | | The cable | -480 Hz Clock | ZG-B13 | V2-U07, X4-G10 | | location is<br>01A-A2V2 | -15.258 µs Pulse | ZG-D11 | X4-J13 | | VIA-AZVZ | -15.258 µs Pulse | ZG-B10 | X4-J04 | | | +CCU Clock Card Check | ZG-D10 | X4-J04 | | | Too clock card onesk | ZG-B08 | V2-J05 | | | -Write Strobe | ZG-D07 | √2-J02 | | | -Write Ack | | | | | -Read Strobe | ZG-B05 | V2-B05 | | | -Read Ack | ZG-B06 | V2-P02 | | Ì | -CCU Interface Parity Check | ZG-D06 | V2-B04 | | 1 | | ZG-D02 | V2-J06 | | | -High Level Interrupt Request from MIOC | ZG-B04 | V2 B02 | | | -Low Level Interrupt Request from MIOC | ZG-D03 | V2-B02 | | İ | -MOSS Inoperative | ZG-D05 | V2-B03<br>V2-D13 | | | | 20-005 | 1 1 2 - 5 1 3 | | | +Program Wait | ZH-B02 | (Note 1) | | | | 211-802 | 1/1/016 1/ | | | -Power On Reset | ZG-B09 | (Note 2) | | l | -Remote Power Off | ZG-D09 | (Note 3) | | | | لــــا | | | | | Cables | Cards | | otes | | 01A-A1ZG | V2: MCC<br>X4: FIA | | | | and<br>01A-A1ZH | X4: EIA | | 1. To 01A- | AlYQD10 via Cable 17. | | | 2. See page 6-050. 3. To 01A-A1YQB12 via Cable 18. 3725/3726 Maintenance Information Manual # **MIOC** Bus Write Operation | 01A-A1T2P09 | -IO TAG | |-------------|-------------| | 01A-A1T2P07 | -TA | | 01A-A1T2M08 | -TC | | 01A-A1T2M09 | <b>-</b> TD | 01A-A1V2D05 -MIOC ADDRESS BUS BIT 0 01A-A1V2B09 -MIOC DATA BUS BIT 0 01A-A1V2J02 -WRITE STROBE 01A-A1V2B05 -WRITE ACK ### Notes: - 1. In the above timing chart, the active level is always negative-going. - 2. If no reply is received from the CCU to 'Write Strobe' within 30 us, the timer times out and generates a level 0 interrupt to the MOSS. - 3. The address on the PIO bus at TA time is always X'12' for the MCC. - 4. The 6-bit address (plus parity) sent on the MIOC Address Bus at command time consists of the middle 6 bits of the command; bit 0 of the command is always ON, and bit 7 is always OFF for a write command. - 5. Write Strobe and Write Ack occur after TD during the data transfer prepared on the PIO data bus during TD time. Chapter 14. Maintenance and Operator Subsystem 14-881 # MIOC Bus, Read Operation | | | 501 TRIG + 6 | |-------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 01A-A1T2P09 | -IO TAG | | | 01A-A1T2P07 | -TA | To the second se | | 01A-A1T2M08 | -TC | | | 01A-A1T2M09 | <b>-</b> TD | | | 01A-A1V2D05 | -MIOC ADDRESS BUS BIT 0 | | | 01A-A1V2P02 | -READ STROBE | | | 01A-A1V2B12 | -MIOC DATA BUS BIT 2 | | | 01A-A1V2B04 | -READ ACK | | | | | SE CUR | # 3725/3726 Maintenance Information Manual 14-882 ## Notes: - 1. In the above timing chart, the active level is always negative-going. - 2. If no reply is received from the CCU to 'Read Strobe' within 30 us, the timer times out and generates a level 0 interrupt to the MOSS. - 3. The address on the PIO bus at TA time is always X'12' for the MCC. - 4. The 6-bit address (plus parity) sent on the MIOC Address Bus at command time consists of the middle 6 bits of the command; bit 0 of the command is always ON, and bit 7 is always ON for a read command. - 5. Read Strobe and Read Ack occur before TD to prepare the data transfer to the PIO data bus during TD time. # **MIOC Bus Scoping Routine** If the MOSS-to-CCU internal bus is suspected, the manual intervention routine ABO2 provides scoping facilities for this internal bus. This routine does not isolate a FRU, but allows looping using the given command, address, and data patterns for scoping. There is no preliminary checking phase for errors on selected lines; these errors may be detected using the following diagnostic routines: #### WARNINGS - The possible effect on the CCU of commands issued at the MOSS/CCU interconnection are not taken into account by routine ABO2. - Because routine AB02 disturbs the MOSS/CCU interconnection, any subsequent action (such as: run diagnostics, or analyze BERs) may lead to unpredictable results. Consequently, a MOSS re-IML is needed after any AB02 run. ### Running the Routine #### Proceed as follows: - 1. Select the CCU manual intervention routine ABO2. The message 'SELECT LINES TO SCOPE' is displayed. - 2. Reply with 'Rxx' or 'R04yyzz', #### where xx is the scope request - 01 through 03, 05, or 06 (see the AB02 Request column in the following "Signal Characteristics" table). yy is the value (X'01' through X'3F') to be set on the address bus. The address bits 0-5 are right-justified in the address. zz is the value (X'00' through X'FF') to be set on the data bus. All other combinations cause the message 'INVALID REQUEST' (Rxx) 'PRESS SEND' or 'INVALID REQUEST' (R04yyzz) 'PRESS SEND', to be displayed. Pressing SEND causes the 'SELECT LINES TO SCOPE' message to be redisplayed. Looping continues until the Attention key is pressed; the 'BREAK RECEIVED' message is then displayed. Typing G then returns to display the first request, C cancels the routine, and A aborts it. ### Notes: - 1. The invalid address X'00' may be exercised using request R06. - 2. The 'High Level Interrupt Request' and 'Low Level Interrupt Request' lines should not be scoped using request 04 as the result is unpredictable due to the values set on the address bus. #### Signal Characteristics | Signal Name | Location | Diagnostic<br>Routine<br>(Note 1) | AB02<br>Request<br>(Note 2) | Signal Character. When looping Period Length | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|---------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | -MOSS inoperative -Read strobe -Read ack -Write strobe -Write ack -CCU/MOSS parity chk -HLIR from MIOC -LLIR from MIOC | V2D13<br>V2P02<br>V2B04<br>V2J02<br>V2B05<br>V2J06<br>V2B02<br>V2B03 | AA01<br>AA02<br>AA02<br>AA03<br>AA03<br>AA02<br>AC05<br>AC08 | R01<br>R03<br>R03<br>R02<br>R02<br>R06<br>R05<br>R05 | 2.7ms 600 us<br>2.0ms 600 ns<br>2.0ms 200 ns<br>2.0ms 500 ns<br>2.0ms 200 ns<br>22.0ms 600 ns<br>5.0ms 600 us<br>5.0ms 600 us | | -MIOC Data bus bit 0 -MIOC Data Bus bit 1 -MIOC Data Bus bit 2 -MIOC Data Bus bit 3 -MIOC Data Bus bit 4 -MIOC Data Bus bit 5 -MIOC Data Bus bit 6 -MIOC Data Bus bit 7 -MIOC Data Bus bit 7 | V2B09<br>V2B10<br>V2B12<br>V2B13<br>V2G02<br>V2G03<br>V2G04<br>V2G05<br>V2G07 | AA05<br>AA05<br>AA05<br>AA05<br>AA05<br>AA05<br>AA05<br>AA05 | R04yyzz<br>R04yyzz<br>R04yyzz<br>R04yyzz<br>R04yyzz<br>R04yyzz<br>R04yyzz<br>R04yyzz<br>R04yyzz<br>R04yyzz | 2.0ms 2.0 us<br>2.0ms us | | -MIOC Addr Bus bit 0 -MIOC Addr Bus bit 1 -MIOC Addr Bus bit 2 -MIOC Addr Bus bit 3 -MIOC Addr Bus bit 4 -MIOC Addr Bus bit 5 -MIOC Addr Bus bit P | V2D05<br>V2D06<br>V2D07<br>V2D09<br>V2D10<br>V2D11<br>V2D12 | AA07/08<br>AA07/08<br>AA07/08<br>AA07/08<br>AA07/08<br>AA07/08<br>AA07/08 | R04yyzz<br>R04yyzz<br>R04yyzz<br>R04yyzz<br>R04yyzz<br>R04yyzz<br>R04yyzz<br>R04yyzz | 2.0ms 5.2 us<br>2.0ms 5.2 us<br>2.2ms 5.2 us<br>2.2ms 5.2 us<br>2.2ms 5.2 us<br>2.2ms 5.2 us<br>2.2ms 5.2 us | ### Notes: - 1. Each signal name corresponds to a routine in the diagnostic package. - 2. Write operation only is used by request RO4yyzz. Chapter 14. Maintenance and Operator Subsystem 14-883 # **Contents** | CHAPTER 15. TOKEN-RING SUBSYSTEM | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------| | SECTION 1: UNIT DESCRIPTION | | | Overview of the IBM Token-Ring Network (Part 1 of 3) Purpose of the IBM Token-Ring Network What is an IBM Token-Ring Network Definition Cabling System (Ring) Transmission Media Token-Ring Adapter | 15-020 | | Overview of the IBM Token-Ring Network (Part 2 of 3) | 15-021 | | Overview of the IBM Token-Ring Network (Part 3 of 3) Multistation Access Unit 8228 Bridges Typical Multi-Floor Wiring | 15-022 | | The Token-Ring Subsystem Data Flow | 15-030 | | The Token-Ring Subsystem in the 3725 Introduction LAB Type C | 15-031 | | Token-Ring Interface Coupler Card (Part 1 of 3) Token-Ring Interface Coupler Card (TIC) Description TIC Data Flow TIC Card Data Flow | 15-040 | | Token-Ring Interface Coupler Card (Part 2 of 3) The Front End The Protocol Handler The Message Processor IOC Bus Interface Control | 15-041 | | Token-Ring Interface Coupler Card (Part 3 of 3)<br>Receive Operation<br>Transmit Operation | 15-042 | | Token-Ring Multiplexor Card (Part 1 of 2) TRM Card Description IOC Bus Interface Summary of the IOC Bus Interface Signal Lines | 15-050 | | Token-Ring Multiplexor Card (Part 2 of 2) TIC Bus Interface TIC Bus Signal Lines Summary of the TIC Bus Signal Lines TRM Arbitration Mechanism | 15-051 | | Machine Internal Communications | 15-060 | # 15-000 | Programmed Input/Output Operations | 15-100 | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------| | PIO Format and Types (Part 1 of 4) PIO Format at TA Time List of the PIO Types PIO Types for TIC | 15-105 | | PIO Format and Types (Part 2 of 4) Set/get TRM Control Register Set/get TIC Control Register Write/Read Interrupt Request and Bus Request Register TRM Buffer and Extended Buffer | 15-106 | | PIO Format and Types (Part 3 of 4)<br>TRM Level 1 Error Status Register<br>TRM Level 2 Error Status Registers | 15-107 | | PIO Format and Types (Part 4 of 4)<br>MOSS Error Status Register | 15-108 | | TRM PIO Functional Description TRM PIO Initialization TRM Selection TRM PIO Management PIO Write Sequence PIO Read Sequence: | 15-110 | | TRM Mapping of PIO to MMIO TIC Interface Management by the TRM PIO/MMIO Hand-Shaking Mechanism PIO/MMIO Write PIO/MMIO Read | 15-115 | | TRM PIO Command Description | 15-120 | | TRM Cycle Steal Operations | 15-130 | | TRM Interrupt Operations (Part 1 of 4) Level 1 Interrupt General Operation Scenario for IOC Level 1 Error Recovery Disconnect Operation Scenario Level 2 Interrupt Line Identification (Line ID) Generation General Description | 15-135 | | TRM Interrupt Operations (Part 2 of 4) IIC Interrupts TIC Interrupt Scenario | 15-136 | | TRM Interrupt Operations (Part 3 of 4) TRM Interrupt Scenario Line ID Loading TIC Adapter Check Register | 15-137 | Chapter 15 Token-Ring Subsystem Section 1. Unit Description # Contents | | CA | da<br>ru<br>er | a<br>ip | te<br>t<br>1 | r<br>to<br>Or | CI<br>o e | he<br>MO<br>ra | s:<br>t | <<br>S<br>i o | R | 53 | ii: | s t | : <b>e</b> i | r | D | ec | o c | iit | | | | M | • | By | te | 5 | ). | | 1 | 5-1 | 38 | |------------------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|---------------|---------------------------------------------------------------------------------------------------|----------------------------------|----------------|----------------------|----------------------|----------------------|----------------|-----------------------|-------------------|--------------|---------------------------|----------|----------------|-----------|----------|------------|--------|---------|----------|----------|---------|-----|----|----|-----|---|-----|------------| | TRSS<br>Di<br>Co | Di<br>sco | n | ne | ct | ١, | Fu | n | ct | ic | ne | cł | ŧ | Fı | 'n | cł | : i | or | • | | • | • | • 1 | • | • | • | • | • | • | • | 1 | 5-1 | . 5 | | Pr | Rdi<br>ogi<br>set | 1a<br>1a | re<br>mm | e | d<br>d | se<br>Re | t<br>!5 | F<br>et | ur<br>I | n c<br>Fu | ť | | | | • | • | • | • | • | • | • | | • | • | • | ٠ | • | • | • | 1 | 5-1 | 15 | | | Eri<br>Pai<br>Pai<br>In<br>DT/<br>AS/<br>Id!<br>Dal | te<br>CD<br>1<br>Le<br>Le | tyn<br>KSHCCS | a CI CI chick | Ch<br>L<br>L<br>L<br>L<br>L<br>L<br>L<br>L<br>L<br>L<br>L<br>L<br>L<br>L<br>L<br>L<br>L<br>L<br>L | ec<br>ec<br>ec<br>ec<br>ke<br>ke | kkreerr | eret Cooh | y ( ) he f | to Ciii cttk | homo mo | thterer | e e k ) ) S T T ( | IT P() PCIC) | 00<br>10<br>45<br>13<br>1 | )<br>(3) | Bu<br>Bu<br>() | nei<br>Ta | (<br>nt | 2 | ) | 6 | ) | | | | | | • | 1 | 5-1 | 16 | | TRM | Eri | 0 | r | D | et | ec | t | i o | n | a | n | t | R | <b>5</b> b | 01 | - t | ir | ng | ( | Pa | ar | t | 2 | • | f | 2 | ). | | | 1 | 5-1 | 6 | | | C I<br>TI(<br>Bit | [n<br>] | it<br>Re<br>1 | i a<br>a<br>2 | al<br>d<br>-1 | i <i>z</i><br>In<br>5 | t - | ti<br>er<br>B | or<br>ru | n<br>Jp | t<br>a | R<br>-U | e 9 | gi<br>E | si<br>rı | t e | r | ( )<br>C | In | ii i<br>le | t i | a.<br>T | li<br>25 | ze<br>t | e)<br>= | 1 2 | ) | | = 0 | | 5-1 | 17 | | TRA<br>Co | In: | | | | | | | | tł | 1 | C | on | tı | ro | 1 | P | 'n | g | ra | m | ( | Pa | ar | t | 2 | 01 | F | 2) | ) | 1 | 5-1 | <b>.</b> 7 | | | ol <sup>†</sup><br>ng<br>Rir<br>Rir | I<br>ng | nt<br>R | 6 ( | rf. | ac<br>i v | .e | E | 16 | 5 C | aı<br>tı | nc | C: | s<br>al | a† | t<br>Ch | Bo | a | rd | e | Pi | n<br>s | L<br>ti | e\<br>c: | re] | l | • | • | • | 1 | 5-6 | 0 | | SECT | 101 | 1 | 2 : | • | ΓR | 55 | | ΓR | 01 | JB | LI | ES | Н | 00 | T I | [ N | IG | G | UI | DI | ΕL | I | ٩E | S | | | | | | | | | | TRSS | E | <t< td=""><td>en</td><td>de</td><td>ed</td><td>T</td><td>r</td><td>ou</td><td>Ь</td><td>l e</td><td>sl</td><td>10</td><td>0</td><td>t i</td><td>ng</td><td>3</td><td>Te</td><td>ecl</td><td>hn</td><td>i</td><td>qu</td><td>e</td><td>5</td><td></td><td>•</td><td>•</td><td>•</td><td>•</td><td>•</td><td>1</td><td>5-7</td><td>75</td></t<> | en | de | ed | T | r | ou | Ь | l e | sl | 10 | 0 | t i | ng | 3 | Te | ecl | hn | i | qu | e | 5 | | • | • | • | • | • | 1 | 5-7 | 75 | | TR | ker | C | Ri<br>lo | ng<br>cl | g<br>(i | Ad | laı | ot | 61 | _ | Ι: | 50 | 1 | at | i | n | • ( | | | | /3 | 7 | 26 | ; | • | • | • | • | • | 1 | 5-8 | 30 | | In | TF | 2A<br>21:<br>-r: | )<br>qu<br>qu | Lttt | AB<br>O<br>P<br>A | C)<br>n<br>re<br>ut | Me<br>56 | in<br>ec<br>el<br>se | st<br>ha<br>ea<br>le | ta<br>an<br>ct<br>ec | 1:<br>i:<br>t: | le<br>sm<br>on<br>i o | d | 0 | n | a | ny | , 1 | L A | f<br>B | 2<br>P | 0 | 5 | 3 | to | ຄໍ8 | 3) | • | • | 1 | 5-8 | 31 | | Inte<br>with | rrı<br>TF | qı<br>AS | t<br>( | Re<br>L/ | eq<br>AB | ue<br>C) | 5 | t s<br>i n | 5 t | to<br>ta | 11 | CC<br>l e | U<br>d | 0 | Pa<br>n | ar | t<br>iny | , | O<br>L A | f | 2<br>P | 0 | 5 | 3 | į | . 8 | 3) | • | • | 1 | 5-8 | 31 | | | e S<br>cle<br>cle | 2 | St<br>St | 69<br>69 | al<br>al | P<br>A | re | es<br>to | e)<br>56 | le<br>≥l | ci<br>ed | ti<br>:t | 0 l | n<br>on | | | | | 1 | . ( | o f | • ; | 2) | | | • | • | • | • | 1 | 5-8 | 32 | | Cycl | e S | it | ea | 1 | R | eq | u | 25 | t: | 5 | to | ) | C | cu | ( | P | ar | ٠t | 2 | | o f | : : | 2) | | | | | | | 1 | 5-8 | 2 | # Overview of the IBM Token-Ring Network (Part 1 of 3) #### PURPOSE OF THE IBM TOKEN-RING NETWORK The IBM Token-Ring Network has been architectured to replace a large variety of cabling systems that are included in many companies' installations. Fulfilling this need is the primary purpose of the IBM Token-Ring Network. On the premises of a company, you may find networks made up of: - Telephone wiring, or - Twisted-pair communication wiring, or - Coaxial cable, or - Optical fibers. These complex networks are very difficult to maintain, and the "book-keeping" chore of maintaining records on the attachments is very complex. Any or all of these types of communication media may be included in a single network. The IBM Token-Ring Network can replace a complex system with a very organized approach to providing a customer's communications needs at a particular company site. The IBM Token-Ring Networks are designed specifically to provide an integrated approach to communications in a particular location. A particular location is defined as a location through which no public thoroughfares pass. This does not mean that Token-Ring Networks cannot be interconnected through common carrier facilities. In cases of large companies with multiple, widely separated sites, individual Token-Ring Networks will almost always be interconnected. A second characteristic of a Token-Ring Network is that the data rate over the network is much higher than is possible using common carrier communications. A Token-Ring Network can replace dial and leased telephone lines and some of the other types of media quoted above, and the resulting communications capability is increased. The Token-Ring Network will also allow voice communications to be carried through the same cabling system that carries data communications. ## WHAT IS AN IBM TOKEN-RING NETWORK #### Definition An information transport system that provides high speed (4 Mbps) connection between users within a single building complex through the implementation of a common: - Cabling system (called the ring) - Communication adapter - Access protocol Legena: TRA: Token-ring adapter Station: Can be controller, display/keyboard terminal, Node etc... #### CABLING SYSTEM (RING) #### Transmission Media Several transmission media may be used together. - IBM Cabling System (Twisted-pair of copper wire). - Telephone twisted communication wiring. #### TOKEN-RING ADAPTER The adapter provides the following functions: - Frame and address recognition. - Token generation. - Error checking and logging. - Buffering (Transmit and Receive). - Time-out controls. - Connect the product to the Token-Ring Network. #### FOR EXAMPLE The 3725 is connected to the IBM Token-Ring Network thru the token-ring interface coupler card (TIC). A cable composed of two pairs of copper wires (transmit and receive pairs), connects the controller to the Multistation Access Unit (MAU) thru a wall outlet. The cable running from the controller or a station to the MAU, is called a LOBE. # Overview of the IBM Token-Ring Network (Part 2 of 3) ## ACCESS PROTOCOL A token is a short message. It travels around a communications ring that allows attaching different systems to the communications facilities provided by that ring. When a token is used by an attachment for transmission, it is known as a frame. Actually, a token is a very short frame (3 bytes) that has no addressing, message, or error-checking capabilities included. Those are added when the token becomes a true frame. ## General Frame Format After a station has been physically attached to a ring, it first synchronizes itself to the data patterns passing through it over the ring. To allow a station to synchronize quickly at bit level. Differential Manchester encoding is used as the electrical means of encoding bits on the ring. ## Token-Ring Access Control Protocol #### Token-Ring Encoding ### DIFFERENTIAL MANCHESTER PROTOCOL: During every bit time on the ring, there is at least one electrical level transition. This occurs in the center of the bit time. Whether the bit being sensed is a one bit or a zero bit is determined by whether there is a level transition at the leading edge of the bit time. If there is a transition, the bit is a zero. If there is no transition, the bit is a one. Because there is at least one transition in every bit time, a station that has only recently attached can gain synchronization relatively quickly. A code violation is defined as the absence of the center bit transition and is allowed only in the starting and ending delimiter. ### ADVANTAGES OF THE DIFFERENTIAL MANCHESTER CODE: - Quick, reliable synchronization. - Minimal DC component of token-ring signal. - Code violation checking on all bits between starting and ending delimiter. - Full transparency. - Improved immunity from external interference. #### MAJOR SYSTEM COMPONENTS #### Nodes A node may be one of the following machines: - Communications controller. - Intelligent workstation. - Keyboard/display terminal. - Printer. - Terminal control unit. - Processor. - Facsimile device. - Personal computer. - Protocol converter. #### Interface Adapters Each node has its own token-ring adapter to access to the token-ring network or ring. The 3725 may have several token-ring adapters called token-ring interface coupler card (TIC). # Overview of the IBM Token-Ring Network (Part 3 of 3) ## Multistation Access Unit 8228 The Multistation Access Unit (MAU) provides insertion service to the main ring for its attached lobes. Nodes or stations are attached to the lobes. The Multistation Access Units may include electronic or electro-mechanical switching elements. DTE's or Nodes or Stations ## Bridges A bridge is a high speed switching device that allows the link between multiple rings and maintaining a physical ring separation. ### RING TO RING VIA BRIDGE Typical Multi-Floor Wiring # The Token-Ring Subsystem Data Flow # The Token-Ring Subsystem in the 3725 ### INTRODUCTION The token-ring subsystem (TRSS) allows connection to an IBM Token-Ring Network which uses the token-ring protocol. The TRSS in a communication controller, is controlled by the NCP/Token-Ring Interconnection (NTRI). The hardware is based on a firmware driven card named token-ring interface coupler card (TIC) and the token-ring multiplexer card (TRM). The combination of a TRM and the associated TICs (up to four) is called a token-ring adapter (TRA). The combination of all the TRAs in a controller is called the TRSS. One Token-Ring Network can be accessed by each TIC card. ### LAB TYPE C Each TRA is located on a new line attachment board type C (LABC). A LAB type C has one TRM and one scanner and optionally, four TICs and one ICC. Up to two LABs type C can be installed in the 3725 Controller and expansion frame. - One LABC in the base frame and one LABC in the expansion frame in any LAB position 3 to 8 can be installed. - Or two LABCs in the expansion frame and nothing in the base frame. Only one LABC can be installed in the 3725 Model 2. A redrive card (RDV) and a scanner (part of the TSS) are also located on a LABC. The figure shows the general block diagram of the TRSS attachment in the 3725. The TRM interfaces with the input/output control bus (IOC bus) and is accessed from the CCU with a unique address as for the scanner. The TIC cards are connected to the TRM by a bidirectional bus which is called the TIC bus. # 3725/3726 Maintenance Information Manual 15-031 # Token-Ring Interface Coupler Card (Part 1 of 3) ### TOKEN-RING INTERFACE COUPLER CARD (TIC) DESCRIPTION The TIC card is a card with the standard 96 I/O pins for mounting on a standard board. It has no top-card connectors. It has a low profile Berg connector for connection to the ring. The card consists of four high-level functional areas. - The front end that interfaces to the ring. - The protocol handler. - The message processor. - The TIC bus interface control. #### TIC DATA FLOW The TIC adapter card can perform the following operations on the data stream that passes through it on the ring: - 1. Repeat the received data without copying the data. - 2. Repeat and copy the received data. - Change the state of single bits in the received data before retransmitting it. - 4. Originate the transmission of data. - Remove messages from the ring that it has previously transmitted. The diagram shows the relationship of the message processor to the other functional areas of the TIC card. The message processor acts as the master control element for the protocol handler and the TIC bus interface control in the TIC adapter card. Interaction with these functional areas is across an 18-bit local bus. The ROS contains custom microcode which controls movement of data through the TIC adapter card. It is also used to process messages that are passed on the ring at the physical layer (e.g., polls, logs, error recovery procedures, etc.). The message processor can set up control conditions or interrogate status across the local bus using MMIO-type operations. Data is accessed and stored in the RAM by the protocol handler and TIC interface control using direct memory access (DMA) protocols. The TIC interface control provides a mechanism for transferring data between the TIC adapter storage (RAM) and CCU storage via DMA. It operates halfword bus mode. ## TIC Card Data Flow TIC card data flow Chapter 15. Token-Ring Subsystem 15-040 # Token-Ring Interface Coupler Card (Part 2 of 3) #### THE FRONT END The front end is the direct interface with the transmission line of the ring. The front end transmits and recovers Manchester encoded data (including certain "violation" sequences) as it passes around the ring. The front end synchronizes to the received data stream and develops a clock which is boundary aligned to the bit The bit stream, along with the derived clock, is passed to the protocol handler. The front end requires monitoring and control by the protocol handler. ## THE PROTOCOL HANDLER The protocol handler acts as the logical interface between the front end and the local bus. It prepares received data for processing by the microcode operating in the microprocessor of the message processor. It also prepares data that has been assembled by the microprocessor for transmission through the front end onto the ring. It decodes addresses for recognizing received messages and strips messages from the ring that have been previously transmitted. It checks that the ring is active and operational. Part of this checking is to identify and present to the microprocessor protocol errors for logging. These logs are used to isolate the faulty element in the IBM Token-Ring Network. The protocol handler controls and maintains the low-level bit and byte protocols on the ring. #### THE MESSAGE PROCESSOR The message processor is the general name for the microprocessor (microcode and the hardware). It consists of the following items: - A microprocessor which is based on the IBM Universal Controller (UC) architecture. - Two static random access modules (RAM) organized as 2K X 16 bits. - One static random access module (RAM) for parity. - One read only storage (ROS) module. The message processor acts as the base of the processing power of the TIC adapter. The microprocessor executes instructions that are permanently stored in the read-only storage (ROS). The instructions and parameters stored in the ROS are accessed by the message processor via the local bus. The local bus is the halfword bus that physically connects all of the functional areas (excluding the front end modules) of the TIC card. The microprocessor uses the random-access memory (RAM) as workspace when processing instructions. The RAM is also used as buffer space for messages to be passed from the ring to the TIC bus interface and messages to be passed from the TIC bus interface to the ring. Access to the buffer space by the protocol handler and the TIC bus control is also controlled by the microprocessor. Transfers into and out of the RAM are performed using direct memory access (DMA) protocols. #### IOC BUS INTERFACE CONTROL The function performed by the IOC bus interface control can be visualized as a double interface DMA controller with a 128 byte hardware store-and-forward buffer. The 128-byte buffer can logically connect either to the IOC Bus interface control or to the local bus, but not both at the same time. When DMA data transfer is occurring at the IOC bus interface control, the IIC adapter is the bus master, and the data can flow in only one direction (read or write) at a time. In addition to its DMA function, the IOC bus interface control can also transfer data to or from TIC adapter storage. This function is intended for adapter initialization and for obtaining TIC adapter status. # Token-Ring Interface Coupler Card (Part 3 of 3) #### RECEIVE OPERATION On receive, data is taken from the ring into the front end, where it is reshaped into distortion-free digital signaling elements. The front end synchronizes to the received data stream and develops a clock which is boundary aligned to the bit stream. This bit stream, along with the derived clock, is passed to the protocol handler. The protocol handler converts the encoded data stream into coding that is usable by the adapter. By counting received clock pulses, the protocol handler assembles the bit stream into halfwords units. Parity is generated on the received data de-serialized from the ring to check data validity through the adapter. During the receive sequence, cyclic redundancy check (CRC) calculation on the received data is begun. The destination address is compared against the stored values in the protocol handler to determine if the message is to be copied by the adapter. If so, the protocol handler conditions itself to begin the copy, and transfer into the message processor is started. The destination and source addresses, the physical control field, the data portions, and the CRC characters of the in-progress received message are now passed to the message processor in sequence. When the end of the CRC-protected field is received, the previously received CRC characters are compared to the calculated CRC. If there is a match, the occupied bit is set in the ending delimiter and in physical control field extension. The receipt of the message is considered complete by the protocol handler. If there is a mismatch on the CRC check, the message processor is signalled that the message should not be considered valid. The message processor assembles the transfers received from the protocol handler into multi-byte segments. When that assembly is complete, the message processor begins a transfer into the CCU memory. These segment transfers continue until the complete message has been transferred. When the transfer has been completed, the message processor completes the receive operation by reporting the status of the transfer to the CCU. #### TRANSMIT OPERATION Data flow on transmit operations is essentially the reverse of the receive operation. The message is accumulated by the CCU in the CCU memory, and the message processor is set up with the memory location and length information. The message processor then does a memory-to-memory transfer of the message, including the destination and source addresses, from the CCU memory into the message processor. The message processor signals the protocol handler to begin the transfer of the message from the message processor resident memory into the hardware buffers of the protocol handler. When the protocol handler senses that a transmission is pending, it begins the transfer into its buffers. After enough characters have been buffered, the protocol handler searches for a free token on the ring. When one is found, the token is changed to a busy token. The control characters are generated, and transmitted. Sequential transmission out of the buffers continues with the destination and source addresses. When the entire information field has been transferred, the protocol handler inserts the CRC characters that have been accumulated on the message. The protocol handler begins to remove (strip) any data from the ring that is being received. The incoming data stream is searched for a match of the source address with the address of the TIC adapter. After a match is found and transmission is complete, the TIC adapter encodes and transmits a free token on the ring. The transmission of the free token is followed by a continuous transmission of idle characters. The TIC adapter begins also repeating the received data stream, and the transmit operation is considered completed. Chapter 15. Token-Ring Subsystem 15-042 # Token-Ring Multiplexor Card (Part 1 of 2) ### TRM CARD DESCRIPTION The token-ring multiplexor card (TRM) handles the operations between the CCU and the token-ring interface adapters (TICs). In one side it interfaces the CCU and the MOSS thru the redrive card (RDV) and the IOC bus, and in the other side, the token-ring cards (TICs) thru the TIC bus interface. The TRM functions are the following: - Convert PIO operations into MMIO operations. - Convert DMA operations into cycle style operations. - Can generate three different types of interrupt. - Check the validity of the transactions between the CCU or the MOSS and the TIC adapters. To perform these functions, the several registers are housed in the TRM: - Buffer and the extended buffer - TIC control register - Interrupt request and Bus request register - Diagnostic register - Level 1 error status register - Level 2 error status registers - MOSS error status register. ## IOC Bus Interface The IOC bus interface allows communication between the TRSS and the control program (NCP/NTRI) or between the TRSS and MOSS. See Chapter 11, "IOC Bus and Redrive" for more information. Note: On the IOC interface, the CSR and the CSG are duplicated. They are CSR/CSG low for channel adapter AIO control and CSR/CSG high for TSS/TRSS AIO control. The contention between CSRH and CSRL is handled by the IOC. #### SUMMARY OF THE IOC BUS INTERFACE SIGNAL LINES | Signal Line<br>Names | Mnemonic | Initiated<br>by | PIO/<br>TRM | AIO | Int | |---------------------------------|------------|-----------------|-------------|-----|-----| | Input output | - 10 | ccu | X | X | | | Interrupt<br>request<br>removed | - IRR | TRM | x | x | | | Halt | - HALT | ccu | x | x | | | TA | - TA | ccu | x | | | | TD | – מז | ccu | x | X | | | Cycle steal request high | - CSRH | TRM | | X | | | Cycle steal<br>grant high | - CSGH | ccu | | X | | | Valid half-<br>word | - vн | TRM | x | x | x | | End of chain | - EOC | TRM | | X | | | Valid byte | - VB | TRM | | × | | | Modifier | - M | TRM | | × | | | Parity valid | - PV | TRM | x | x | | | Data | -D0-D15 | TRM,CCU | × | × | x | | Parities | -B0,B1 | TRM,CCU | x | X | × | | Interrupt<br>to MOSS | -INT. MOSS | TRM | x | × | × | | Reset | - RESET | ccu | | | | | CJ,CK,CL<br>Clocks | -CJ,CK,CL | RDV | x | × | × | | Select out<br>secondary | sos | RDV | | , | × | | L2 priority<br>line | | RDV,TRM | | | × | | Cycle steal<br>priority<br>line | | RDV,TRM | | × | | | CSG thru tag | | TRM | | × | | | Select out<br>primary tag | SOP | TRM | | | x | 3725/3726 Maintenance Information Manual 15-050 # Token-Ring Multiplexor Card (Part 2 of 2) #### TIC BUS INTERFACE The TIC bus is a bidirectional bus which connects the TRM card to the TIC cards. Three types of operation are used on this interface: DMA, MNIO, or IACK operation. DMA operation allows the transfer of a burst of data between the TRM and the TIC. During DMA operations, the TIC is the master of the bus and the TRM is the slave unit. MMIO allows access to the registers of the IOC interface control of the TIC. IACK cycles are used to access a vector in the TIC when the TIC requests an interrupt to the TRM. The vector indicates the cause of the interrupt. #### TIC BUS SIGNAL LINES - The bus requests (BR) (one per TIC) request a DMA operation. - The interrupt request (IRQ) (one per TIC) alerts the TRM that the TIC needs service from the program in CCU or MOSS. - The bus grants (BGR) (one per TIC) are used by the TRM to start the DMA operation on the TIC bus. - The interrupt acknowledges (IACK) (one per TIC) are used to fetch the interrupt vector from the TIC card. - The card selects (CS) (one per TIC) are used during the MMIO operation. - The resets (RESET) (one per TIC) reset the associated TIC hardware. - The read not write (RNW) indicates the direction of data transfer. - The bus busy (BBS) is activated by TIC during a DMA operation. The TRM never activates this tag. - The bus release (BRLS) is not used by the TRM. - The bus error (BERR) aborts a DMA data transfer and generates a retry of the operation. - The lower data strobe (LDS) controls the data on D7-D0. This tag is activated by the TRM during MMIO and interrupt operations and by the TIC during DMA operations. - The upper data strobe (UDS) controls the data on D15-D8. This tag is controlled by the TRM during MMIO and interrupt operations and by the TIC during DMA operations. - The address strobe (AS) indicates the 3 bytes are valid on the address bus during a TIC DMA operation. The TRM controls this tag during MMIO and interrupt operations. - The address bus (An) is used as follows: Three bytes of address are given in DMA. In MMIO only 2 register select bits (address bus bits 1 and 2) are used to select the type of operation. These bits select specific registers in the TIC. - The data transfer acknowledge (DTACK) is used with LDS/UDS during MMIO/DMA. - The data bus (Dn) is a halfword with odd byte parity. Odd parity means an odd number of data plus parity bits are active. - Activation of the system last transfer (SLT) signal informs the TRM that the DMA operation is at or near completion. - The system clock (BCLK) is generated by TRM. #### SUMMARY OF THE TIC BUS SIGNAL LINES | Signal Line<br>Names | Mnemonic | Initiated<br>by | PIO/<br>MMIO | DMA | Int | |------------------------------|------------------------------------------------|-----------------|--------------|-----|-----| | Address bus | +A1-+A2;<br>+A3-+A23,<br>+APL,+APH<br>+APX,+A0 | TRM, TIC<br>TIC | × | × | | | Data bus | +D0-+D15<br>+DPL, +DPH | TRM, TIC | × | × | × | | Address strobe | - AS | TRM, TIC | × | × | × | | Card select(4) | - cs | TRM | × | | | | Read / write | + RNW | TRM, TIC | × | × | × | | Upper data<br>strobe | - UDS | TRM, TIC | × | × | × | | Lower data<br>strobe | - LDS | TRM, TIC | × | x | × | | Data transfer<br>acknowledge | - DTACK | TRM, TIC | × | × | × | | Bus error | - BERR | TŘM | | × | | | Bus request(4) | - BR | TIC | | × | | | Bus grant(4) | - BGR | TRM | | × | | | Bus busy | - BBSY | TIC | | × | | | Bus release | - BRLS | | | × | | | Interrupt<br>request (4) | - IRQ | TIC | | | × | | Interrupt<br>acknowledge(4) | - IACK | TRM | | | × | | Reset (4) | - RESET | TRM | | | | | System clock | + BCLK | TRM | × | × | × | | System last<br>Xfer | - SLT | TIC | | × | | #### TRM ARBITRATION MECHANISM Since four TIC cards can be attached to the TRM, the TRM can simultaneously receive up to four bus requests for DMA and up to four interrupt requests from the TIC cards. The arbitration logic comprises two scan wheels, one for bus requests (BR), the other for interrupt requests (IR). Each wheel in turn can point to either of the four attached TIC adapters. - Programed input/output or mapped memory input/output operations - Cycle steal or direct memory access operations - Interrupt operations. #### PIO-MMIO OPERATIONS Direct communications are made at the program level by use of input output halfword (IOH) instructions. These instructions are always passed on the IOC bus through the program input or output (PIO) operation. The PIO is decoded by the TRM and is either responded to directly if it addresses the TRM or is transformed into a memory mapped input output (MMIO) if it addresses an associated TIC card. (See page 15-115 for details) #### CS-DMA OPERATIONS There are pointers in the TIC which enable the TIC to indirectly communicate with the CCU by use of CCU memory blocks. Each TIC card issues direct memory access (DMA) requests to the TRM to fill or empty these memory blocks. These requests are passed to the IOC as cycle steal requests. A cycle steal operation (AIO) which transfers the data between the main memory and the TIC is then performed. The program product uses IOHs to alert the TIC of the availability of new memory blocks. (See page 15-130 for details) #### INTERRUPT OPERATIONS In the other direction, the TIC can alert the NTRI by use of interrupt requests that are presented to the TRM. The TRM determines what kind of interrupt has been raised by fetching an interrupt vector in the TIC. The TRM then presents a level 2 interrupt request to the $\mathtt{CCU}$ The CCU then issues an IOH 'get line ID', which is responded to by the TRM with a line identifier determined by the value of the interrupt vector. The TRM is capable of alerting the MOSS by use of the 'Interrupt to MOSS'. The MOSS is able to generate PIOs on the IOC bus by use of MIOH. (See page 15-135 for details) #### IMPACT OF TRSS ON NCP LEVEL 1 CODE Level 1 interrupt occurs in two cases: When a TRA disconnect command is requested by the MOSS, a level 1 request is sent on the IOC bus. 3725/3726 Maintenance Information Manual When an error is detected on the IOC bus during an AIO or PIO operation. Internal communications ## **Programmed Input/Output Operations** #### GENERAL PIO OPERATIONS PIO operations are halfword operations driven either by the CCU or the MOSS. The CCU program execution generates IOH instructions which are transformed into PIO operations in order to control the attached TIC adapters through the IOC interface. The MOSS can generate MIOH operations which are treated the same way as IOHs. Support operations with the TRM. Support operations with a TIC through the TRM by converting PIO operations into MMIO operations. The IOC bus control controls the IOC tags to synchronize the CCU and TRM exchanges. The PIO decode and execute is the logic interface between the CCU and the different areas accessed in PIO mode. The line ID register is a halfword register which stores the type A line identification for the first TIC. The other seven line IDs are calculated using the contents of this register. The status block is a set of registers used to log hardware detected errors. This set of registers include a level 1 error status register, four level 2 error status registers and a MOSS error status register. The diagnostic register is used to control diagnostic operations in the TRM. The TIC control is used to control the operations of each TIC. #### TRM PIO OPERATION TIC bus Chapter 15. Token-Ring Subsystem 15-100 # PIO Format and Types (Part 1 of 4) #### PIO FORMAT AT TA TIME The PIO function is used to address registers in the TRM and in the TIC. The format follows the general rules of the machine to allow compatibility with the other adapters. The group address selects the token-ring subsystem (TRSS). The subgroup selects a board in the machine. Thus, the first byte is used to address only one board in the machine with a TRA installed. In the second byte, the least significant bit (LSB) (bit 15) indicates whether the operation is an input or an output to the CCU. The second LSB (bit 14) must be an 0, while the third LSB (bit 13) differentiates between operations intended for TIC or the TRM. The next bit (bit 12) indicates whether the operation was initiated by MOSS or the CCU. Finally, the four most significant bits of this byte define the PIO type. The figure below describes the PIO format at TA time. Most figures in this section are shown in IOC bus format. Bit 0 is the most significant bit and bit 15 is the least significant. The 'get line ID' PIO is also used which has a special format. It uses the B '0110' group address and byte 1 must be x'01'. There are two kinds of PIO operations, one type for the TRM and another for TIC. #### LIST OF THE PIO TYPES | PIO | Т | ype | s Read | Write | |---------|-------------|----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------| | 0 0 0 0 | 0<br>0<br>0 | 0 0<br>0 0<br>0 1<br>1 0<br>1 1<br>0 0 | Get line ID (CCU) Get command completion (MOSS) Get TRM control reg. Get TIC control reg. Read line ID base Read IR/BR reg. | Set TIC control reg.<br>Load line ID base<br>Write IR/BR reg. | | 0 | 1 | 0 1 | Read diag. reg.<br>Read buffer reg. | Write diag. reg.<br> Write buffer reg. | | 0 | 1 | 1 0 | Read extend buffer | Write extend. buffer reg. | | 1 | 0 | 0 0 | reg.<br>Read computed line<br>by MOSS | Programmed reset TRM | | 1 | 0 | 0 1 | Get level 2 error | | | 1 | 0 | 1 0 | status (1)<br> Get level 2 error<br> status (2) | | | 1 | 0 | 1 1 | | | | 1 | 1 | 0 0 | status (3)<br> Get level 2 error<br> status (4) | | | 1 | 1 | 0 1 | | | | 1 | 1 | 1 0 | status<br> Get MOSS error<br> status reg read | | | 1 | 1 | 1 1 | CSCW | | Note: Usage of unused codes will be detected as an invalid IOH. To get the programmed reset TRM format, the NCP level 1 routine finds the get level 1 error status format in the CDS table and exclusive or's it with the pattern X'0051'. #### PIO TYPES FOR TIC The purpose of this section is to show the encoding of the TA field for TIC PIO/MMIO operations. The format of byte 0 is the same as PIO format at TA time. | 8 | TA 1 | field<br>10 | 11 | 12 | 13 | 14 | 15 | ı | |---|------|-------------|----|------|----|----|-----|---| | _ | 1 | T | | MOSS | | _ | In | 1 | | | | Type | | Bit | U | 0 | Out | 0 | | I/O Types | Read or | Write | |-------------------------------|------------------------------------------------------------------------|------------| | 0 0 X X<br>0 1 X X<br>1 0 X X | Data register<br>Data register<br>(with increment)<br>Address register | TIC X X | | 1 1 X X | Interrupt register | <b>"</b> " | | X | X | TIC | number | |---|---|-----|--------| | 0 | 0 | 1 | | | 0 | 1 | 2 | | | 1 | 0 | 3 | | | 1 | 1 | 4 | | ## PIO Format and Types (Part 2 of 4) #### SET/GET TRM CONTROL REGISTER #### RESET TRM - Set by the program, using the IOH programmed reset TRM (PIO type 1000), or by the IOC reset tag. - Reset by the program via the set TRM control register with TD bit 0 off. - The reset TRM bit is only an indicator of a previous reset. Setting this bit via a set TRM control reg IOH does not perform any reset function. #### HIGH PRIORITY Set by the program to give this TRM high priority in the level 2 interrupt and cycle steal request mechanisms. #### SET/GET TIC CONTROL REGISTER TD field #### • RESET TIC - Controls the reset line of each TIC - The reset TIC bit is set by the IOC reset tag or a set TIC control register PIO. The IOC reset tag is activated during machine power on reset and when MOSS performs a reset IOC function. A programmed reset TRM does not affect this bit. #### INHIBIT INTERRUPT - TIC interrupt request is ignored by the TRM #### INHIBIT DMA TIC DMA request is ignored by the TRM #### MOSS CONTROL A TIC interrupt is switched from a level 2 interrupt to a MOSS interrupt. The MOSS error status register is used instead of the level 2 error status register to log errors. #### WRITE/READ INTERRUPT REQUEST AND BUS REQUEST REGISTER This register is used by diagnostics to simulate interrupt requests and bus requests in order to check the interrupt and DMA mechanisms. The read command is used for isolation in case of errors reported in level 3. During wrap mode, the value set by a write IR/BR PIO will remain until another write IR/BR PIO is performed. However, during normal operation, the value will follow the tags coming from the TIC bus. #### TD field byte 0 (byte 1 not used) | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | |-----|-----|-----|-----|----------|-----|-----|-----| | TIC | 1 | 2 | 3 | 4 | 1 | 2 | 3 | 4 | | | | | i | <u> </u> | | L | | V Interrupt request register BUS request register Set 1 Set Reset 0 Reset #### TRM BUFFER AND EXTENDED BUFFER The buffer register is a two byte register. The extended buffer is a single byte register which is accessed on byte 1 of the IOC bus. These buffers are the interface between the IOC bus and the IIC bus. All data and addresses are passed from one bus to the other via these buffers. #### TRM Buffer and Extended Buffer The buffer register is a two byte register. The extended buffer is a single byte register which is accessed on byte 1 of the IOC bus. These buffers are the interface between the IOC bus and the TIC bus. All data and addresses are passed from one bus to the other via these buffers. # PIO Format and Types (Part 3 of 4) #### TRM LEVEL 1 ERROR STATUS REGISTER TD field | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | |--------|--------|---------------------|----------------|------|-----|----|---------| | R/W | 10 | CSG | I/0 | Halt | TA | TD | Disconn | | R/W | check | C3G | 170 | naic | 1 8 | 10 | Discom | | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | | TA | cs | TIC | ccu | TRM/ | | | Invalid | | Select | Select | Bus<br>Idl <b>e</b> | PIO<br>Disable | TIC | | | IOH | | | | | | | L | u | 3 | TIC number for DMA or interrupt Level 1 interrupts can be generated by the: - TRM on disconnect - IOC on time-out, bus-in parity, CSCW, storage protect or address exception errors. Error reporting using IOC level 1 interrupts is limited to errors occurring on the IOC bus interface and errors detected by the IOC. TRM internal errors and the TIC interface errors found during PIO/MMIO, DMA/CS, or read interrupt vector operations, are reported by a level 2 interrupt for the appropriate TIC. The pattern in the Level 1 status register for a disconnect level 1 interrupt is B'100000100000000'. This is compatible with the TSS to minimize the impact to the NCP level 1 interrupt routines. When the IOC detects an error, it raises the halt tag. When the TRM detects the halt tag, it sets the level 1 status register with the exception of bits 7 and 11. Bits 7 and 11 are the state of the indicated latches when the get level 1 error status register PIO is executed. During an IOC level 1 interrupt bits 0-3, 5-6, 8-10 and 12-15 are valid only if bit 4 is on. - The R/W bit (bit 0) is on if a read PIO/AIO is being executed. It is off if a write PIO/AIO is being executed. The R/W bit is always on for a disconnect level 1 interrupt. It is valid only if bit 8 or 9 is on for an IOC level 1 interrupt. - The IO check bit (bit 1) is on if the TRM detects a parity error on the IOC bus when the halt tag is activated. - The CSG bit (bit 2) is on if the CSG tag into the TRM is active when the halt tag is activated. - The I/O bit (bit 3) is on if the I/O tag into the TRM is active when the halt tag is activated. - The halt bit (bit 4) is on if the TRM has detected the activation of the halt tag on the IOC interface. - The TA bit (bit 5) is on if the TA tag into the TRM is active when the halt tag is activated. - The ID bit (bit 6) is on if the ID tag into the IRM is active when the halt tag is activated. - The disconnect bit (bit 7) is on if the TRM is in disconnect mode when the read level 1 error status register PIO is executed. - The TA select bit (bit 8) is on if the TRM has recognized its address (with good parity) and the PIO has not completed when the halt tag is activated. - The CS select bit (bit 9) is on if the TRM has trapped CSG for an AIO and the AIO has not completed when the halt tag is activated. - The TIC bus idle bit (bit 10) is on if the TRM detects that the TIC bus is idle when the halt tag is activated. - The CCU PIO disable bit (bit 11) is on if the TRM is disabled for CCU PIOs when the read level 1 error status register is executed. If the TRM is CCU PIO disabled, the level 1 error status register can be successfully read by an MIOH only. - The TRM/TIC bit (bit 12) is on if an AIO or a get line ID PIO is being executed by the TRM when the halt tag is activated. If this bit is on, it means that bits 13 and 14 are valid. If this bit is off, it means that the error cannot be associated with any particular TIC. - Bits 13 and 14 are used to encode the TIC number for some errors. During a cycle steal operation, bits 13 and 14 are used to identify the TIC that was doing the DMA operation when the halt tag was received. They also indicate the originator of the level 2 interrupt for an error during a get line ID PIO. These bits are valid only if bit 12 is on. The invalid IOH bit (bit 15) is on if the TRM decodes an invalid PIO type when the halt tag is activated. This bit is valid only if the bit 5 is on. Note: The level 1 error status register is compatible with the TSS error status type one to minimize the impact to the NCP level 1 interrupt routines for IOC detected errors. #### TRM LEVEL 2 ERROR STATUS REGISTERS The TRM provides 4 level 2 status registers - 1 per TIC. The level 2 status information is set by the TRM when an error is found in the TRM (not on the IOC bus interface), an error is detected on the TIC interface or the TIC requests an interrupt. This information can be read by the program thru a 'Get TRM level 2 error status' command. The error or status is reset if the PIO read operation completes with no errors. After the status is successfully read, the TRM is able to log another error or status. #### FORMAT 1 - ERROR DETECTED BY TRM TD field byte 0 (byte 1 not used) RM error found in MMIO Error found in DMA or Interrupt vector input. Error encoding 0 0 0 No error 0 0 1 TRM internal 0 1 0 TIC interface type 1 0 1 1 TIC interface type 2 Internal The TRM is suspected. Type 1 The working TIC is suspected. Type 2 All TICs can be suspected (idle state error). This error encoding is performed by the TRM using the checkers in the TRM (See page 15-160, "TRM Error Detection and Reporting"). The status provides 2 independent error fields: - PIO/MMIO operations which require program retry - Operations which do not require program retries DMA (TIC retries automatically) Input interrupt vector (TRM automatically retries) Both fields can be significant at a given time. When a field is set, another error will not be set in the same field until it is reset by a successful 'get TRM level 2 error status'. A DMA or input interrupt vector operation is retried automatically when the error in the level 2 error status register is reset by a successful 'get TRM level 2 error status' PIO. # PIO Format and Types (Part 4 of 4) FORMAT 2 - INTERRUPT REQUEST BY THE TIC TD field byte 0 (byte 1 not used) TIC from TIC interrupt vector Format 2 is used when a TIC requests an interrupt. - The contents of this register will be: - B'00100000' for the SCB clear vector - B'00010000' for the adapter check vector. - B'00000000' or B'00110000' for the other TIC vectors. - NTRI initializes the TIC interrupt vectors to - B'XX10XXXX' for SCB clear - B'XX01XXXX' for adapter check - B'XX00XXXX' or B'XX11XXXX' for the remainder - A format 1 entry will cause the type B line ID to be used. A format 2 entry with bits 2 and 3 = B'10' or B'01' will also use the type B line ID. All other cases use the type A line ID. - If the level 2 error status register contains a format 2 entry and the TRM detects an error that requires logging a format 1 entry, the TRM will overlay the format 2 entry. After the format 1 entry is read and reset, the interrupt vector will again be fetched from the TIC and the format 2 entry set into the register again. #### MOSS Error Status Register - Format 1 Error detected by TRM in MOSS PIO/MMIO or DMA - TD field byte 0 (byte 1 not used) Error encoding 0 0 0 No error 0 0 1 TRM internal 0 1 0 TIC interface type 1 0 1 1 TIC interface type 2 Internal The TRM is suspected. Type 1 The working TIC is suspected Type 2 All TICs are suspected - MOSS error status register is used to log errors associated with MOSS operations. If a MOSS control bit in the TIC control register is on, all MMIO and DMA errors for that TIC will be logged in the MOSS error status register. If the TRM is connected, all MIOH/MMIO errors will be logged in the MOSS error status register. If the TRM is disconnected and the associated MOSS control bit is off, all MMIO and DMA errors for a TIC are logged in the normal level 2 error status register. - Format 2 is not used for the MOSS error status register. ## **TRM PIO Functional Description** #### TRM PIO Initialization The TRM detects a request from the CCU when it detects that the IO tag is active. At this time, the TRM can be in one of the following states: #### IDLE: Ready to enter a PIO sequence INTERRUPT REQUEST PENDING: Since interrupt requests are presented to the CCU on the data bus, the TRM and all other adapters on the IOC bus must remove their interrupt requests. CYCLE STEAL REQUEST PENDING: Since cycle steal request (CSR) is presented to the CCU on a dedicated line, the TRM does not deactivate the request while performing the PIO operation. #### TRM Selection DIRECT SELECTION: The CCU knows the TRM address and sends it at TA time. The TRM decodes its address by comparing the sub-group and IOC bus number of the address/command halfword to the board wired address. It also compares the group address to B'1001' and bit 14 to B'0'. If all compares are equal, the TRM becomes selected and sends VH to the CCU. INDIRECT SELECTION: The CCU issues a PIO 'Get line ID' when it honors a level 2 interrupt because it does not know which adapter requested service. In this case, the TRM becomes selected when it recognizes the 'get line ID' command and it is preselected. #### RESTRICTIONS - If the TRM is in CCU PIO disable mode, it can be selected only if the MOSS bit = 1. - When a CCU operation is initiated the IOC bus is busy until the end of the operation. This operation cannot be overlapped with another operation such as an AIO. TRM MOSS SELECTION: When a PIO is executed by MOSS through the IOC interface, the MOSS bit is active in the command field. #### TRM PIO MANAGEMENT The TRM decodes and executes the PIO operations issued by the CCU. #### PIO Write Sequence CCU TRM Deactivates TD, then activates IO. Receives IO active, deactivates IR if any. Activates IRR and Receives IRR active and <deactivates VH. VH inactive, places address and command on data bus and activates TA. --> Receives TA active, decodes address - If selected, latches command and Receives VH active, <activates VH. deactivates TA. Receives TA inactive, Receives VH inactive, deactivates VH. places data on data bus and activates TD. Receives TD active, latches data and Receives VH active, <activates VH. deactivates TD and clears data bus. -Receives TD inactive, Receives VH <deactivates VH. inactive, deactivates IO. -> Receives IO inactive, activates VH, deactivates IRR and Receives VH active <activates IR if any. and IRR inactive, Receives TD active and activates TD. - #### End of operation TRM logic is ready for next operation. #### PIO Read Sequence: Same as the write sequence except during TD time the data is sent from the TRM to the CCU. 3725/3726 Maintenance Information Manual 15-110 # TRM Mapping of PIO to MMIO Some PIOs are used to access the TIC cards. During these operations, (the protocol is the same on the IOC bus) MMIO operations are performed by the TRM on the TIC bus. Bits at TA time are used to generate the address on the TIC bus, and the halfword data at TD time is transferred to the TIC data bus. #### TIC INTERFACE MANAGEMENT BY THE TRM To perform an MMIO operation, the TRM activates the following control tags of the TIC bus: CS. Card select to select the addressed TIC. RNW. Read not write to indicate the direction of the exchange. RS. Register select (TIC address bus bits A1 and A2) to specify the addressed TIC register. UDS. Upper data strobe. LDS. Lower data strobe. AS. Address strobe The TIC waits for at least one data strobe to activate its MMIO timing. UDS controls the transfer of the upper data byte of the bus, and LDS, the lower data byte. The response of the TIC to an MMIO is data transfer acknowledge (DTACK), to notify the TRM either that the data has been loaded into the selected register (MMIO write), or that the data is available on the bus (MMIO read). On receipt of DTACK, the TRM releases the MMIO control tags, and the operation ends on the TIC bus. If the TRM detects an error condition on the IOC bus during an MMIO write, it does not even initiate the MMIO operation on the TIC bus. Once the TRM starts an MMIO operation, it will complete it normally unless a hardware error is detected on the TIC bus. ## **TRM PIO Command Description** #### GET LINE IDENTIFICATION This is the command by which the program running in the CCU is able to find the origin of the level 2 interrupt. This command is a broadcast command which is answered by the first adapter in the daisy chain with a level 2 interrupt pending. A level 2 interrupt can be originated by the TRM for two reasons; either to report errors detected by the TRM or to pass TIC interrupts to the control program. The line identification (line ID) is computed by the TRM using the following algorithm: Base + (8 \* (TIC number - 1)) + (4 \* Line ID type) = Data loaded by the PIO "load line ID base" Base TIC number = 1 - 4Line ID type= 0 for type A 1 for type B (See page 15-135 "Get Line ID Generation") The level 2 interrupt is reset in the TRM upon successful completion of the 'get line ID' PIO. #### READ COMPUTED LINE ID BY MOSS The function of this PIO is the get line ID except that it is not a broadcast command and is always answered by the addressed adapters. This command is issued by the MOSS. #### READ/LOAD LINE ID BASE This function is used for loading the first line ID in the halfword register during TRM initialization. The use of this information is described in the get line ID command. #### GET COMMAND COMPLETION Int. TD field 0 0 0 0 10 11 12 13 14 15 MOSS MOSS MOSS MOSS Level 0 0 2 Status Direct Int. Int. Int. Mask Int. Get command completion is used by MOSS to answer an interrupt to MOSS. Bit 8 MOSS interrupt allows MOSS to verify that the addressed adapter is the originator of the interrupt. Bit 8 is automatically reset by the TRM at the end of the get command completion unless the operation is abnormally terminated by a halt. Bit 8 will stay active if the get command completion is terminated by a halt. Bit 12 indicates that a status is pending in one of the level 2 error status registers. Bit 13 indicates that a status is pending in the MOSS error status register. Bit 14 indicates that the interrupt request from a TIC under MOSS control is active. Bit 15 reflects the current state of the MOSS interrupt mask. #### SET COMMAND Four commands are defined, based on the data sent at ID 3725/3726 Maintenance Information Manual 15-120 STOP command: TD=X'0B00' is used by MOSS to start the disconnect process. START command: is used by MOSS to reconnect a TRA. MASK command: TD=X'8000' will mask all the interrupts to MOSS except the "disconnect end of operation" MOSS interrupt request. The state of the MASK can be checked by the get command completion. UNMASK command: TD=X'4000' will unmask the interrupts to MOSS. All other TD values cause no action to take place. The PIO will complete without error, however, if the other TD values are used. #### PROGRAMMED RESET TRM The programmed reset TRM resets the TRM but does not force a reset to the attaching TICs. This command will set the reset bit in the TRM control The disconnect and CCU PIO disabled state of the TRM is not changed by a programmed reset. The next PIO issued to the TRM after a programmed reset must be a get TRM control register PIO. #### READ CSCW TD Field The TD field is not used by this PIO. | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | |---|---|------|-------|------|------|-----|----| | 0 | 0 | 0 | C | 0 | 1 | 0 | 0 | | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | | 1 | 1 | Moss | TRA 1 | lden | tifi | ier | 0 | The read CSCW is a diagnostic function to read the CSCW. (See "Cycle Steal Operations") The MOSS bit is set to 1 if the TRM is under MOSS control (CCU PIO disabled). See "Cycle Steal Operations" for a description of the TRA ## **TRM Cycle Steal Operations** In the 3725 controller family, the IOC bus is managed by the CCU. In order for an adapter to access the main memory without program intervention, it must use CCU resources. The adapter access of main memory is therefore called a "cycle steal" operation since CCU cycles are used (stolen) to perform the access. Cycle steal is also called an adapter initiated operation (AIO) because it is initiated by an adapter when the adapter wants to transfer data to or from the main memory without the use of the control program. Different types of cycle steal operations are identified by a control halfword. This control halfword is called the cycle steal control word (CSCW). The CSCW is sent by the adapter as the first data halfword during a cycle steal operation. The format of the CSCW is shown in the following figure. #### DIRECT LONG AND INDIRECT OPERATION FOR NORMAL CYCLE STEAL The TSS and TRSS use a shared pointer register (X'F') for cycle steal operations. For this reason the direct/indirect transfer mode is used as follows: - The first 2 halfwords of data after the CSCW (address high, address low) are used to load the pointer register X'F'. Since it is a 22 bit register, 2 halfwords are needed. Therefore, LONG is specified in CSCW bit 7. - The next halfword of data will be stored into the CCU storage or will be read from the CCU storage (depending on the R/W bit in the CSCW) according to the address contained in the pointer register. For each halfword transmitted, the pointer register will be advanced by 2. Since the pointer register is fixed (X'F') and known, there is no need to include it in the CSCW. Therefore, bits 10 to 14 are used as an identification for the TRA. If a level 1 interrupt occurs for an AIO, the CCU can read the following information by executing an input '75': The TRA identification number is composed of the 3 bit subgroup address (board address) in bits 11 - 13 and bit 14 which is a 1. This TRM ID enables the program to determine which adapter was performing an AIO when an error occurs. The pattern for the normal CSCW is B'0000 0111 ROMT TTTO'. R is 1 for read and 0 for write M is 1 for MOSS and 0 for CCU TITI is the TRA identifier. #### DIRECT SHORT OPERATION FOR ERROR CYCLE STEAL OPERATION This operation is used in case an error is detected at the beginning of a TIC DMA operation. In this case, the TRM modifies the CSCW to direct and short mode which allows the TRM to stop the operation after sending only one address halfword to the IOC pointer register. The address halfword is sent as all zeros. The pattern for the error CSCW is B'0000 0100 R1MT TTTO'. #### CYCLE STEAL SEQUENCE DESCRIPTION #### TRM MAPPING OF DMA TO CYCLE STEAL Exchanges of control blocks or data buffers between the CCU memory and the TIC RAM are initiated by the TIC. The DMA operations are mapped by the TRM to cycle steal operations on the IOC bus. The TRM manages the bus-to-bus timings and acts as the vehicle by which addresses and the data are transferred between the CCU and the TIC. The CCU addresses are provided directly by the TIC. They have been previously loaded into the TIC memory by the NTRI. The TIC interface is a 16-bit interface, the DMA is optimized when halfwords are exchanged on this interface. A single byte can be presented on the IOC bus only if it is the last byte transferred. The TRM transfers over the IOC bus in 64-bytes bursts. ## TRM Interrupt Operations (Part 1 of 4) The TRM can generate 3 different types of interrupts: LEVEL 1 INTERRUPT: For a disconnect function initialized by the MOSS. This interrupt is put on the IOC bus byte 0 bit 5 between PIO and AIO operations. The IOC will also generate a level 1 interrupt for errors it detects during a PIO or AIO with the TRM. LEVEL 2 INTERRUPT: When the TRM passes an interrupt initiated by a TIC or when an interrupt is generated as the result of an error detected by the TRM. This interrupt is put on the IOC bus byte 0 bit 1 between I/O operations. INTERRUPT TO MOSS: When the TRM has been put into disconnect mode, or a TIC is under MOSS control or there is an MIOH error. This interrupt is sent to the MOSS on a dedicated line. Note: For the level 1, contention between adapters is treated by the redrive card in such a manner that the first adapter on the IOC bus will be serviced first.: For the level 2 a priority mechanism at 3 different levels (machine, frame, board) is used to resolve contention between the different adapters. Each adapter can be set to either high or low priority. For adapters set to the same priority, the first adapter on the IOC bus will be serviced first. Since the MOSS works with only one adapter at a time, no contention is possible. #### LEVEL 1 INTERRUPT #### General Operation A level 1 interrupt can happen for two reasons: - The IOC has detected an error and raised a level 1 interrupt that the program is able to read in the external register X'76'. - A disconnect operation has been sent by the MOSS. #### Scenario for IOC Level 1 Error Recovery | | Origin | | 0 | TA | TD | | |-----|--------|-----|----------------------------------|---------|---------|--| | IOC | TRM | NCP | Operation | IA | TD | | | x | | | Send halt tag | | | | | x | | | Raise level 1 interrupt | | | | | | x | | Load level 1 error<br>status reg | | | | | | | x | Read ext. regs. 7E,76,75 | | · | | | | | × | Reset IOC level 1 | | | | | | | × | Get level 1 error status | X'ccD5' | X'rrrr' | | | 1 | 1 | 1 | | | ł | | cc TRM Address B'01001sss' sss is the sub-group address (board address) rrrr is the level 1 error register contents (see note below and get level 1 error status register) Note: For compatibility with the TSS and existing NCP error recovery code, the response to a get level 1 error status for an error on a get line ID is B'1xx11xxx1xxxxxxx'. #### Disconnect Operation Scenario | Origin | | | 0 | T. | 70 | |--------|-----|-----|----------------------------------------------------------------|---------|------------------| | MOSS | TRM | NCP | Operation | TA | TD | | × | | | Disconnect (TRSS stop) | X'cc04' | X'0B00' | | | x | | Level 1 to NCP | | | | | x | | Load level 1 error status reg. | | · | | | | X | Poll command to redrives | X'4001' | X'aadd' | | | | × | Get level 1 error status<br>CSP if scanner installed<br>on LAB | X'xxxx' | X <b>'</b> yyyy' | | | | × | Get level 1 error status<br>TRM | X'ccD5' | X'8100' | cc TRM address B'01001sss' sss is the sub-group address (board address) aa RDV address B'11pppsss' ppp is the redrive primary address dd RDV error register xxxx is CSP get level 1 error reg yyyy is CSP response to get level 1 status #### LEVEL 2 INTERRUPT #### Line Identification (Line ID) Generation When the CCU receives a level 2 interrupt, it places a PIO get line ID command on the IOC bus. This command is decoded by all adapters. However only one, according to the level 2 interrupt priority mechanism, will answer with a line ID. The line ID is information which allows the program to identify the requesting adapter and to process the interrupt. - There are 2 different line IDs per TIC: - Type A. For the TIC interrupts for which the system status block (SSB) is cycle-stolen to the CCU. - Type B. For the TIC interrupts for which the SSB is not cycle-stolen to the CCU (SCB clear or adapter check) and interrupts generated for TRM detected errors. #### General Description - The TRM requests a level 2 interrupt to the CCU for two reasons: - The TRM sends an interrupt initiated by a TIC. - The TRM generates an interrupt in case of a TRM detected error. - The general data flow for the interrupt operation is shown on page 15-136, "TIC Interrupts". - In both cases the response from the CCU is a get line ID. The TRM answers by presenting a line ID type A or B. - Receiving the line ID allows the program to process the corresponding interrupt. - The get line ID command resets the level 2 interrupt and the TRM is now free for another operation including an interrupt (IR) from another JIC. - The CCU interrupt code sequence ends with a reset interrupt PIO/MMIO to the concerned TIC. The TIC will lower its interrupt line and this will allow the TRM to treat another interrupt coming from the same TIC. - In its turn the TIC is free for other operations. ## TRM Interrupt Operations (Part 2 of 4) #### TIC INTERRUPTS - TRM interrupt, management - (1) TIC n raises an interrupt. - (2) Interrupt is stored in TRM IR/BR register. - (3) TIC n on selected. - (4) TRM inputs interrupt vector. - (5) TRM raises a level 2 interrupt. - (6) CCU issues get line ID. - (7) Get line ID resets TRM level 2 interrupts. - (8) Another TIC is selected if another request is stored in the TRM interrupt register - (9) CCU resets the TIC interrupt. - (10) IIC n interrupt falls. - (11) TIC n interrupt is reset in the TRM IR/BR register. - (12) Interrupt from TIC n will be now honoured. #### TIC INTERRUPT SCENARIO - 1. The TIC interrupts the CCU when the TIC adapter or ring status has changed. - The TIC will cycle steal (DMA) the system status block (SSB), if any, to the CCU and then send an interrupt request to the TRM. - 3. The TRM raises interrupt acknowlegment (IACK). - 4. Upon receiving IACK, the TIC gates the interrupt vector onto the lower data bus. Two bits of the interrupt vector are then read into the TRM level 2 error status register. - The interrupt vector identifies the cause of the interrupt. Six interrupt vectors are loaded into the TIC during initialization. Each vector consists of one byte. Each byte contains a value which identifies the cause of the interrupt: - Command status - Transmit command status - Receive command status - Ring status - SCB clear - Adapter check - 5. Upon receiving a vector, the TRM deactivates IACK and sends a level 2 interrupt to the CCU. When it receives a get line ID from the CCU, it places the proper line ID on the IOC bus at TD time. The line ID is based on the line ID base, TIC number and received vector (See page 15-120 for details). - The TRM is bus master as in an MMIO read operation. The vector data is validated when the TIC activates data transfer acknowledge (DTACK). - 6. The TIC then waits for a reset interrupt MMIO operation or a retry. - 7. If the TRM detects an error during a TIC interrupt, it will log an error in the level 2 error status register and request a level 2 interrupt. When the error is reset by the error recovery procedures, the TIC interrupt acknowledge will be retried. | 01 | Origin | | | | | |-----|--------|-----|---------------------------------------------------------------------|---------|----------| | TIC | TRM | NCP | Operation | TA | TD | | × | | | DMA SSB 8 bytes<br>(not adapter check or<br>SCB clear interrupt) | | | | x | | | Interrupt request | | | | | x | | Send IACK | | | | | X | | Read interrupt vector<br>8 bits | | | | | x | | Level 2 to NCP | | | | | | X | Get line ID | X'3001' | | | | x | | Send line ID A or B to answer the get line ID | | X'11111' | | | x | | Reset level 2 interrupt<br>if get line ID is<br>terminated normally | | | | | | x | Reset TIC interrupt | X'nnnn' | X'A000' | 1111 is the line ID type A or B nnnn is B'01001sss11rr0000' where: sss is secondary group address (LAB address) rr is TIC number ## TRM Interrupt Operations (Part 3 of 4) #### TRM INTERRUPT SCENARIO • The TRM interrupts the CCU only in case of an error. When the TRM detects an error during an operation with a TIC, it logs the error into the TRM level 2 error status register associated with the TIC and activates a level 2 interrupt request to the CCU. Then it presents a type B line ID and the program reads the TRM error status register. | 0: | rigia | า | 0 | | 7.0 | |-----|-------|-----|--------------------------------------------------------------|---------|---------| | TIC | TRM | NCP | Operation | TA | TD | | | x | | Load level 2 error status<br>reg. | | | | | x | | Level 2 interrupt request sent to NTRI | | | | | | x | Get line ID | X'3001' | | | | x | | Send line ID B to answer<br>the get line ID | | X'bbbb' | | | × | | Reset level 2 int. if the get line ID is terminated normally | | | | | | × | Get level 2 error status | X'pppp' | X'vvvv' | bbbb is the line ID type B vvvv is level 2 error status value pppp is B'01001ssskkkk0000' where: sss is secondary group address ( LAB address ) kkkk is the PIO code according to the TIC number #### LINE ID LOADING - Line ID loading is part of the TRM initialization process. - With a PIO operation the program sets the line ID base which corresponds to the type A line ID for the first TIC. - The line ID base is initialized to X'0000' after a TRM reset. #### TIC ADAPTER CHECK REGISTER The adapter check interrupt is generated when the TIC adapter encountered an uncoverable hardware or microcode error. In this case the TIC adapter is waiting for a reset. The reason for the TIC adapter check is located in 8 bytes beginning at address X'05E0'. The TIC adapter check status is defined as follows: X '05E0' TIC adapter memory | Bytes 0-1 | Adapter check | |-----------|---------------| | Bytes 2-3 | Parameter 0 | | Bytes 4-5 | Parameter 1 | | Bytes 6-7 | Parameter 2 | Each bit of the TIC adapter check gives the error type and the contents of the parameter 0 to 2 give additional information. (See page 15-138 for more details) 3725/3726 Maintenance Information Manual 15-137 # TRM Interrupt Operations (Part 4 of 4) #### TIC ADAPTER CHECK REGISTER DECODING (TWO BYTES) | Ri+ | Error Type | Error Description | Parm 0-2 Contents | |-----|-------------------------------|-----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------| | | | | | | 0 | MMIO parity<br>error | Data parity error between<br>CCU and TIC | Contents is ignored | | 1 | DMA abort —<br>read | DMA read operation abort for<br>timeout or parity error or<br>bus error | Parm 0 = 0000 for timeout 0001 for parity error 0002 for bus error Parm 1-2 contains the failing CCU address plus or minus 6 bytes | | 2 | DMA abort -<br>write | DMA write operation abort | Same as for DMA abort-read | | 3 | Illegal OP<br>code | Illegal OP code detected | Parm 0 = TIC reg. 13<br>Parm 1 = TIC reg. 14<br>Parm 2 = TIC reg. 15 | | 4 | Parity<br>error | Local bus parity error<br>detected by TIC processor | Same as for illegal OP code | | 5 | Parity<br>error - Ext | Local bus parity error<br>detected by TIC during<br>operation with CCU | Same as for illegal OP<br>code | | 6 | | Local bus parity error<br>detected by TIC during<br>operation with CCU | Same as for illegal OP<br>code | | 7 | Parity<br>error — PH | Local bus parity error detected by TIC during operation with the protocol handler | Same as for illegal OP<br>code | | 8 | Parity<br>error —<br>XMIT | Local bus parity error detected by TIC during ring receive operation | Parm 0 = buffer address | | 9 | Parity<br>error -<br>RECV | Local bus parity error<br>detected by TIC during<br>ring transmit operation | Parm 0 = buffer address | | 10 | Ring<br>underrun | DMA underrun detected during ring transmit | Parm 0-2 are ignored | | 11 | Ring<br>overrun | DMA overrun detected during ring receive operation | Parm 0-2 are ignored | | 12 | Invalid<br>interrupt | Unrecognized error interrupt<br>was generated | Parm 0 = TIC reg. 13<br>Parm 1 = TIC reg. 14<br>Parm 2 = TIC reg. 15 | | 13 | Invalid<br>error<br>interrupt | Unrecognized error interrupt<br>was generated | Parm 0 = TIC reg. 13<br>Parm 1 = TIC reg. 14<br>Parm 2 = TIC reg. 15 | | 14 | Invalid<br>XOP | Unrecognized XOP request was generated | Parm 0 = TIC reg. 13<br>Parm 1 = TIC reg. 14<br>Parm 2 = TIC reg. 15 | | 15 | Program<br>check | TIC processor program check<br>detected | Parm 0 = Abend code<br>Parm 1 = Address location<br>that detected the error | #### INTERRUPT TO MOSS #### General Operation The TRM sends an interrupt to MOSS instead of a level 2 interrupt to the CCU when a TIC is under MOSS control, when the TRM is disconnected from NCP or when an error is detected during an MIOH. #### Scenario for Interrupt to MOSS | Origin | | | 0 | 7.4 | 7.0 | | |--------|-----|------|------------------------------------------------------------------------------|---------|---------|--| | TRM | RDV | MOSS | Operation | TA | ן מז | | | x<br>x | | x | Raise interrupt to MOSS<br>Get command completion<br>Clear interrupt to MOSS | X'cc0D' | X'yyyy' | | cc TRM address B'01001sss' sss is the sub-group address ( board address ) yyyy is the command completion value in the TRM Chapter 15. Token-Ring Subsystem 15-138 ## TRSS Disconnect/Connect Function These functions are initiated by the MOSS. A level 1 interrupt to the CCU is raised by the TRM after it receives the stop PIO command. #### DISCONNECT FUNCTION The disconnect function disables the TRM for all PIO operations from NCP. PIOs from MOSS will still be accepted. This function also prevents the TRM from sending any level 2 interrupt to NCP. Errors and TIC interrupts will be reported to MOSS when the TRM is in the disconnect state. As soon as the CCU PIO disable latch is set, an IOC timeout will occur in case of an IOH sent to the TRM from the NCP. #### CONNECT FUNCTION The connect function allows the reconnection of the TRA to NCP. The MOSS also sends a mailbox to the control program. The origin of a PIO is determined to be from MOSS if IOC data bus bit 12 is ON during TA time. | Ori | Origin | | 0 | TA | TD | | |--------|-------------|-----|---------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------|--| | MOSS | TRM | NCP | Operation | IA | 10 | | | × | x<br>x<br>x | x | Disconnect (TRSS stop) Set latch disconnect Level 1 to NCP Get level 1 error status reg Set latch CCU PIO disable Send interrupt MOSS | X'cc0C'<br>X'ccD5' | X'0800' | | | x<br>x | × | | Get command completion Connect (TRSS start) Reset latch disconnect Send mailbox to NCP | X'cc0D'<br>X'cc0C' | | | cc TRM address B'01001sss' sss is the sub-group address (board address) zzzz is the command completion value in the TRM 3725/3726 Maintenance Information Manual 15-150 # **TRA Reset Operations** The purpose of this topic is to describe all the mechanisms which allow the TRA or the subset of the TRA to be put in a defined state. There are three functions which are implemented to reset the TRA or a part of the TRA: The hardware reset function The programmed reset function The TIC reset function. #### HARDWARE RESET FUNCTION This function is activated by the reset tag on the IOC bus. It completely resets the TRA: - All requests on the IOC bus are deactivated. - The TRM reset bit is forced ON in the TRM control register (which indicates a reset has been done). - The TIC reset bits are forced ON (and the reset tags on the TIC bus) in the TIC control register. - All the interrupts and their associated statuses are reset. - The disconnect bit and the CCU PIO disable bit are reset. - The entire control logic is forced to idle state. - More generally, all other functions and all other registers are forced in their inactive state. #### PROGRAMMED RESET FUNCTION This function is initiated by a PIO (IOH or MIOH). It allows the program to reset the TRM without resetting the attached TIC and the connect/disconnect state of the TRM. The result is the same as the hardware reset except the TIC reset bits, the disconnect mode latch and the CCU PIO disabled latch are left in their current state. #### RESET TIC FUNCTION This function is activated by writing to the TIC control register with the bit reset TIC ON. The reset bits are connected to the TIC reset tags on the TIC bus. The reset tag is active as long as the reset bit is on in the TIC control register. The TIC reset tag causes the TIC to disconnect itself from the ring and perform a reset. ## TRM Error Detection and Reporting (Part 1 of 2) #### Parity Checker to the IOC Bus (1) This parity checker is provided to check the validity of the data to/from the IOC bus and from/to the TRM. If a parity error is detected, the TRM can report the error to the CCU in two different fashions: #### Parity error detected by the adapter The first way is that the TRM will not answer valid halfword (VH) to the CCU at TD time and cause a time out on the IOC bus. #### Parity error detected by the IOC The TRM will answer VH and letting the IOC bus detect the parity error with its bus parity checker. For either way, once the TRM receives halt from the IOC, the error is logged in the level 1 error status register. The IOC then alerts the CCU by a level 1 interrupt. #### Parity Checker to the TIC Bus (2) A parity error caused by the data or addresses transferred between the TRM and the TIC is detected by this checker. An error is reported by logging it into the level 2 error status register and raising a level 2 interrupt to the CCU. For a DMA operation, the TRM will send bus error (BERR) to the TIC so that the TIC will retry the DMA operation. #### Internal Parity Checker (3) The internal parity checker validates the data or address in the TRM internal buffer registers. Errors detected by this checker will be logged in the level 2 error status register. The TRM then raises a level 2 interrupt to the CCU. The TRM will signal bus error to the TIC in case of an error during a DMA operation. #### DTACK Checker (Timer) (4) This checker is used to detect a time out error during an MMIO operation in case the TIC does not answer data acknowledge (DTACK). If a time-out occurs, the TRM will release all the control tags to the TIC to terminate the operation. An error will be logged in the level 2 error status register and a level 2 interrupt is requested. #### AS/DS Checker (Timer) (5) This timer is provided to detect a time out error during a DMA operation. #### TRM Hardware Checkers Placement TRM hardware checkers placement ## 3725/3726 Maintenance Information Manual 15-160 #### Idle Checker of the TIC Bus Tags (6) This checker checks that all the TIC interface tags are inactive during the idle state. An error is reported by logging it into the level 2 error status register and raising a level 2 interrupt to the CCU. #### Idle Checker of the TIC Address/Data Bus (7) This checker checks the TIC interface address/data bus during the idle state. Any existing error is reported by logging it in the level 2 error status register and alerting the CCU with a level 2 interrupt. #### Data Strobe Checker (8) The data strobe checker is used in DMA operation to check the consistency between the starting address of the CCU memory (even or odd) and the activation of the data strobes (UDS/LDS). If any data strobe error is detected, it is logged in the level 2 error status register and a level 2 interrupt is sent to the CCU. #### Invalid PIO Checker (9) Any invalid PIO command is detected by this checker. The error is logged in the level 1 error status register after receiving halt from the IOC bus. # TRM Error Detection and Reporting (Part 2 of 2) | No. | Function | Timo | Chackar | TRM Action | TIC | IOC Action | |-----|------------------|------|--------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|----------------|------------------------------------------------------------------------| | | | | | | 110 | | | 1. | PIO/TRM<br>write | TA | Checker 1<br>or<br>checker 9 | .No VH raise .Wait for halt .log error in level 1 error register | | .IOC timeout<br>.Level 1 int.<br>.Halt<br>.Get level 1<br>error status | | 2. | PIO/TRM<br>write | TD | Checker 1 | .Same as case no | . 1 | | | 3. | PIO/TRM<br>read | TA | Checker 1<br>or<br>checker 9 | .Same as case no | . 1 | | | 4. | PIO/TRM<br>read | TD | Checker 1 | .VH Raise;<br>.Wait for halt<br>.Log error in<br>level 1 error<br>register | | .Find bad parity<br>.Halt<br>.Get level 1<br>error status | | 5. | MMIO Wr. | TA | Checker 1<br>or<br>checker 9 | .Same as case no | . 1 | | | 6. | MMIO Wr. | TD | Checker 1 | .Same as case no | . 1 | | | 7. | MMIO Rd. | TD | Checker 1 | .VH raise<br>.Wait for halt<br>.Log error in<br>level 1 error<br>register | | | | 8. | MMIO Wr. | | Checker 2<br>or<br>checker 3<br>or<br>checker 6<br>or<br>checker 7 | .Log error in<br>Level 2 error<br>register | | .Level 2<br>interrupt | | 9. | MMIO Wr. | | Checker 4 | .Log error in<br>level 2 error<br>register<br>.Drop CS<br>.Drop AS/DS | .Stop<br>Oper. | .Level 2<br>interrupt | | 10. | MMIO Rd. | TD | Checker 2<br>or<br>checker 3<br>or<br>checker 6<br>or<br>checker 7 | .Log error in<br>level 2 error<br>register<br>.Send valid<br>pattern | | .Level 2<br>interrupt | | 11. | MMIO Rd. | TD | Checker 4 | .Log error in<br>level 2 error<br>register<br>.Send valid<br>pattern<br>.Drop CS<br>.Drop AS/DS | .Stop<br>Oper. | .level 2<br>interrupt | | No. | Function | Timo | Chackan | TRM Action | 1 | I-0. | |-----|--------------------|-----------------------------------------|---------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|-------------------------------------------------------------| | 12. | <del></del> | <del> </del> | <u> </u> | | TIC | IOC Action | | 12. | DMA Wr. | Buil<br>ding<br>of<br>CSCW<br>in<br>TRM | or<br>checker 3 | .Parity error in ADDH, ADDL xferred from TIC .CSCW short/dirRaise VH .Send valid pattern w/EOC .BERR to TIC .Log err.in level 2 error register | .Stop<br>Oper.<br>.Retry<br>whole<br>oper. | .Level 2 interrupt .Error on TIC bus .No error detected IOC | | 13. | DMA Rd.<br>DMA Wr. | CSCW<br>UC<br>gate | Checker 1 | .Raise VH .Wait for halt .Log error in level 1 error register .BERR to TIC | Oper. Retry og error in whole evel 1 error oper. | | | 14. | DMA Rd. | Data | Checker 1 | .Same as Case no.1<br>.BERR to TIC | L | | | 15. | DMA Wr. | Data | Checker 1 | .Same as Case no.4<br>.BERR to TIC | | | | 16. | DMA Wr. | Data<br>UC<br>gate | Checker 2<br>or<br>checker 3<br>or<br>checker 5<br>or<br>checker 8 | .Detect parity<br>error or T.O.<br>.Send valid<br>pattern<br>.Raise VB + M<br>.BERR to TIC | .Stop<br>Oper. | .Level 2<br>interrupt | | 17. | DMA Rd. | UC | Checker 2<br>or<br>checker 3<br>or<br>Checker 5<br>or<br>checker 8 | .Detect parity<br>error or T.O.<br>.Raise VB + M<br>.BERR to TIC | .Stop<br>Oper.<br>.Retry | .Level 2<br>interrupt | | 18. | Inter-<br>rupt | IACK | Checker 2<br>or<br>checker 3<br>or<br>checker 4<br>or<br>checker 6<br>or<br>checker 7 | .log error<br>in level 2<br>error register<br>.Send line ID B | | .Level 2<br>interrupt | | 19. | Inter-<br>rupt | GLID | Checker 1 | .No answer Get<br>line ID<br>.Wait for halt<br>.Log error in<br>level 1 error<br>reg. (same as<br>case 4)<br>.Level 2 not<br>reset | | .IOC timeout<br>.Halt<br>.Get level 1<br>error status | Chapter 15. Token-Ring Subsystem 15-161 # TRA Interaction with Control Program (Part 1 of 2) #### TIC INITIALIZATION The NCP Token-Ring Interconnection (NTRI) program initializes a TIC as follows: - The NTRI resets the TIC by activating the reset bit in the TIC control register and then deactivating the reset bit. - 2. NTRI issues read interrupt register MMIO operations until the initialize bit is a 1 and the error and test bits are 0. - 3. NTRI writes X'0200' into the TIC address register using an MMIO operation. - 4. NTRI loads 22 bytes of initialization parameters using MMIO write operations to the TIC data with autoincrement register. - 5. NTRI writes X'9080' to the TIC interrupt register. - 6. NTRI issues read interrupt register MMIO operations until the initialize, error and test bits are all 0. The initialization is then completed. In order to begin normal operation, NTRI initiates communication by placing an open command in the system control block (SCB) and specifying the required parameters. When the open command status is set into the system status block (SSB) and the command status interrupt is received, NTRI issues a receive command so that the TIC can receive frames. #### TIC Read Interrupt Register (Initialize) | Bit Name | Bit Description | |-----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------| | Bit 0 - Adapter interrupt | Bit ignored | | Bit 1-7 - Interrupt request | Bit ignored | | Bit 8 - Interrupt system | Always "0" | | Bit 9 — Initialize | Bit 9 = 1 Bring up successful and TIC adapter ready for initialization. Bit 9 = 0 Initialization completed with or without error. | | Bit 10 — Test | Bit 10 = 1 Bring up diagnostics<br>following hardware reset.<br>Bit 10 = 0 When initialize is set to 1. | | Bit 11 - Error | Bit 11 = 1 Error during bring up diagnostics or initialization sequence. Bit 12-15 specify the error condition. | | Bit 12-15 - Error code<br>(bring-up or<br>initialization) | Contain bring up error code if test = 1.<br>Contain bring up initialization error code<br>if test = 0. | # 3725/3726 Maintenance Information Manual 15-170 Bits 12-15 - Bring-Up Error Code (Test = 1) | Bit 12-15 | Error Code Description | |-----------|--------------------------------------| | 0000 | Initial test error | | 0001 | ROS CRC error | | 0010 | RAM error | | 0011 | Instruction test error | | 0100 | XOP test error, interrupt test error | | 0101 | PH hardware error | | 0110 | IOC interface control register error | #### Bits 12-15 - Initialization Error Code (Test = 0) Initialization error codes are as follows: | Bit 12-15 | Error Code Type | Description | |-----------|---------------------------------|------------------------------------------------------------------------------------------------| | 0001 | Invalid parameter length | This code will be set if 22 bytes are not passed. | | 0010 | Invalid options | | | 0011 | Invalid receive burst<br>size | The receive burst size is odd. | | 0100 | Invalid transmit burst<br>size | The transmit burst size is odd. | | 0101 | Invalid DMA abort<br>thresholds | The bus error or parity error count is zero. | | 0110 | Invalid SCB address | The SCB address is odd. | | 0111 | Invalid SSB address | The SSB address is odd. | | 1000 | MMIO parity error | TIC adapter detects a parity error during a system MMIO write operation | | 1001 | DMA timeout | TIC adapter times out (10 seconds) waiting for a test DMA transfer to complete. | | 1010 | DMA parity error | TIC adapter detects bad parity from the CCU during one of the test DMA transfers. | | 1011 | DMA bus error | The CCU asserts bus error during one of the test DMA transfers. | | 1100 | DMA data error | The initialize DMA test fails due to a data compare error. | | 1101 | Adapter check | The TIC adapter has encountered an unrecoverable hardware error (for details see page 15-171). | ## TRA Interaction with Control Program (Part 2 of 2) #### COMMANDS TO TIC The following commands are initiated in the TIC adapter by loading the system control block and interrupting the TIC adapter to cycle steal the command from the SCB. A maximum of 3 commands (receive, transmit and one other command) can be executed at the same time. • Open command Used to begin communications with the TIC. The TIC is enabled to receive frames. This command also inserts the TIC into the ring. Transmit command Used to transmit frames from the CCU to other nodes. Transmit halt Used to interrupt a transmit operation. Receive command Used to receive frames from other nodes. This command is normally issued only once after the open command is issued. • Close command Used to terminate communication on the ring. It removes the TIC from the ring. • Set group address Used to change the TIC adapter group address after the open command has been issued. • Set functional address Used to set or reset the TIC adapter functional address after the open command has been issued. Read error log Used to read and reset the TIC adapter error log • Read adapter Used to transfer TIC adapter storage to the CCU. Chapter 15. Token-Ring Subsystem 15-171 Chapter 15 Token-Ring Subsystem Section 2. Troubleshooting Guidelines # DC Voltages and Tolerances at Board Pin Level | Vdc | Vmin | Vmax | Ripple (max) | |------------------------------|--------|--------|--------------| | -12.0 | -10.92 | -13.20 | 0.45V p-p | | -8.5 | -7.73 | -9.35 | 0.25V p-p | | -5.0 | -4.55 | -5.50 | 0.15V p-p | | -4.3 | -4.19 | -4.48 | 0.07V p-p | | -1.5 | -1.48 | -1.56 | 0.03V p-p | | +5.0<br>(Note 1)<br>(Note 3) | +4.55 | +5.50 | 0.20V p-p | | +5.0 | +4.75 | +5.25 | 0.13V p-p | | +8.5 | +7.73 | +9.35 | 0.35V p-p | | +12.0 | +10.92 | +13.20 | 0.40V p-p | | +12.0<br>(Note 2) | +11.40 | +13.20 | 0.40V p-p | | +24.0 | +21.00 | +27.60 | 0.30V p-p | #### Notes: - 02-PS7 only (3726) 01-PS4 only (3725) The TRA uses only this "+ 5.0 volts" voltage #### RING INTERFACE ELECTRICAL CHARACTERISTICS #### Ring Receiver Minimum input signal: 50 millivolts peak-to-peak. #### Ring Transmitter Output signal: between 3.0 and 4.5 Volts peak-to-peak. Output load: 150 Ohms ±10%. 3725/3726 Maintenance Information Manual 15-600 # **TRSS Extended Troubleshooting Techniques** - For TRA troubleshooting, see page 15-800. - For interrupt request to CCU, see page 15-810. - For cycle steal request to CCU, see page 15-820. ### Token-Ring Subsystem Troubleshooting #### TOKEN-RING ADAPTER ISOLATION (3725/3726) By depopulating the IOC bus (see page 11-803), it is possible to change the running environment of the diagnostics. A redrive or its attached adapters, suspected of causing a failure, can be disconnected by unplugging the top connectors of that redrive. To isolate a TRA, it is necessary to unplug the scanner on the same LAB. Any or all of the TICs may be unplugged from the TRA. Similarly, a scanner can be isolated on a LAB C by unplugging the TRA. Note: Any configuration changes require the updating of the CDF. Sections 'F' to 'H' of the TRSS diagnostics cannot be run without at least one TIC installed. #### TRSS CLOCKING The TRMs free running latch clocks are generated by the RDV. They are called CLK1, CLK2 and CLK3 as shown on pages 5-053 and 5-054 (same as those used by FES). The TRM generates the 7.35 MHz "System B clock" for the TICs. It is only an interface clock for the interface between the TRM and the TIC. It is on the TRM card at pin J04. #### TRSS DIAGNOSTICS ORGANIZATION Sections A-E of the TRSS diagnostics test only the TRM card of the TRA. These sections will run regardless of the TIC configuration. Sections F, G, and H test the TICs and the interface between the TICs and the TRM. These last three sections cannot be run unless at least one TIC is installed. Routines TF01 and TG01 invoke the TIC internal tests and verify all types of communication (interrupt, cycle steal, MMIO) between the CCU and the TIC. Routine TH01 tests the management of errors on the TIC bus. These routines are designed to run on each installed TIC, then correlate and display error information. Isolation of errors is therefore greatest when no specific TIC is requested for the diagnostic run. An error reference code (ERC) is given in the ADDITIONAL INFO field for each TIC tested. When errors are detected for more than one TIC and the ERCs given are different, it may be helpful to invoke sections TF to TH for each TIC independently using the LINE==> field in the diagnostic request menu. The request will be run using only the TIC selected and the remaining TICs will be kept in their reset state. In this manner, some failures which cause all TICs to be suspected may be isolated to the TRM and one TIC. Chapter 15. Token-Ring Subsystem 15-800 # Interrupt Requests to CCU (Part 1 of 2) with TRA (LABC) Installed on any LAB pos 3 to 8 #### PRESELECTION MECHANISM The TRA supports the preselection mechanism used by the scanners for level 2 interrupts and cycle steal requests to the CCU. Each TRA may be given high or low priority; this priority is common to both the level 2 interrupt requests and cycle stealing. The priority level is assigned by the Set TRM control register PIO operation; bit 1 on indicates high priority, off indicates low priority. #### INTERRUPT PRESELECTION When an adapter requires service from the CCU for a specific line, it issues a level 2 interrupt request to the CCU via the IOC bus. More than one adapter may raise an interrupt request at the same time. The level 2 preselection mechanism continuously determines which scanner(s)/TRM(s) has raised the highest priority level 2 interrupt request (according to the predetermined priority level set by the microcode). The scanner(s)/TRM(s) with the highest priority is said to be 'preselected'. #### INTERRUPT AUTOSELECTION To service the level 2 interrupt request, the control program issues a 'get line identification' PIO read instruction. This instruction is decoded by all scanners/TRAs, starting the autoselection operation. When the instruction is issued, the preselection mechanism stops; no further level 2 requests are taken into account, regardless of their priority level. Only the preselected scanner/TRM answers the 'get line ID' command. If more than one adapter has interrupt requests of the same priority pending, the adapter/TRA that responds depends only on the position reached by the preselection mechanism at that moment in time. #### INTERRUPT PRIORITY STRUCTURE Priority determination is done in three different places: #### Scanner/TRA level When two adapters are plugged into the same LABB or LABC, the first adapter (even address) responds first if it has a priority higher than or equal to the priority of the second adapter (odd address). The mechanism works as follows (refer to LAB-3 on the diagram): if the first adapter on the board has both a level 2 interrupt request and the priority bit (CSP XR05, bit 5 or TRM control register, bit 2) set, they are ANDed together and raise the '-level 2 priority' line to the RDV card. The '-level 2 select out secondary' signal coming from the redrive card is not propagated to the second adapter. #### Board level In the 3725, the boards reply in the following order: CLAB-1, CLAB-2, LAB-3, CAB (frame redrive), or C2LB, C2LB2, and LAB-3 for the 3725 model 2. In the 3726, if none of the boards in the 3725 have replied, the boards reply in the following order: LAB-6, LAB-5, LAB-4, LAB-7, LAB-8. The mechanism works as follows (refer to CLAB-1 and LAB-3 on the diagram): suppose that one of the adapters of LAB-3 has both a level 2 interrupt request and the priority bit on, but that the single CSP of CLAB-1 has only a level 2 interrupt request. The '-level 2 priority' line from the CSPs of LAB-3 passes through the OR of the RDV-3 card to raise the 'level 2 priority' line at pin GO9 of the redrive card. This pin is DOT-ORed with the other redrive cards, and causes the CLAB-1 redrive card to pass on the '-Select out primary' signal to LAB-3 (via CLAB-2) despite the fact that CLAB-1 itself has a low-priority interrupt pending. #### • Frame level The frame redrive, which acts as a relay to the secondary IOC bus, can only pass on the selection signal if none of the boards in the 3725 have replied. 3725/3726 Maintenance Information Manual 15-810 # Interrupt Requests to CCU (Part 2 of 2) [with TRA (LABC) Installed on any LAB pos 3 to 8] ## Cycle Steal Requests to CCU (Part 1 of 2) #### CYCLE STEAL PRESELECTION When a scanner or TRA requires service from the CCU for a specific line, it issues a CS request to the CCU via the IOC bus. More than one scanner or TRA may raise a CS request at the same time. The CS preselection mechanism continuously determines which scanner(s) or TRA(s) has raised the highest priority CS request (according to the predetermined priority level set by the microcode). The scanner(s) or TRA(s) with the highest priority is said to be 'preselected'. #### CYCLE STEAL AUTOSELECTION To service the CS request, the CCU issues a 'cycle steal grant'. This line is trapped in the preselected scanner or TRA, and the CS operation starts. #### CYCLE STEAL PRIORITY STRUCTURE Priority determination is done in three different places: #### Scanner or TRA level. When two adapters are plugged into the same LABB or LABC, the first adapter (even address) responds first if it has a priority higher than or equal to the priority of the second adapter (odd address). The mechanism works as follows (refer to LAB-3 on the diagram): if the first adapter on the board has both the CS request and the priority bit (XRO5, bit 5 or TRM Control register bit 1) set, they are ANDed and raise the '-CS request' line to the RDV card. #### • Board level In the 3725, the boards reply in the following order: CLAB-1, CLAB-2, LAB-3, CAB (frame redrive), or C2LB, C2LB2, and LAB-3 for the 3725 model 2. In the 3726, if none of the boards in the 3725 have replied, the boards reply in the following order: LAB-6, LAB-5, LAB-4, LAB-7, LAB-8. The mechanism works as follows (refer to CLAB-1 and LAB-3 on the diagram): suppose that one of the adapters of LAB-3 has both a CS request and the priority bit on, but that the single CSP of CLAB-1 has only a CS request. The '-CS request' line from the CSPs of LAB-3 passes through the OR of the RDV-3 card to raise the CS request line at pin MO8 of the RDV card. This pin is DOT-ORed with the other redrive cards, and causes the CLAB-1 redrive card to pass on the '-CS grant secondary' signal to LAB-3 (via CLAB-2) despite the fact that CLAB-1 itself has a low-priority CS request pending. 3725/3726 Maintenance Information Manual 15-820 #### Frame level The frame redrive, which acts as a relay to the secondary IOC bus, can only pass on the selection signal if none of the boards in the 3725 have replied. # Cycle Steal Requests to CCU (Part 2 of 2) # **Abbreviations and Glossary** | ADD | Abbieviations and diossary | | | | | | | | | |------------|---------------------------------------------------------|-------------|--------------------------------------------------------------------------|--------------|---------------------------------------------------------------------------------|----------------|------------------------------------------------------------|--|--| | A | 3mp.o.p.o. | CCMD | current command (storage) | D5x | digit signal 2 to power x | | or terminal) | | | | ABEND | ampere<br>abnormal end of task | CCN | communications controller node | DSC<br>DSR | distant station connected | IOC | input/output control | | | | | (1) alternating current | CCR | compare character register | DSRS | data set ready (signal)<br>data signaling rate selection | IOCB | input/output control bus | | | | 40, | (2) abandon call (signal) | 0010 | (instruction) | DUNG | (signal) | IOCS<br>IOH | input/output control system | | | | | (3) address compare | CCU | central control unit | DTE | data terminal equipment | 100 | adapter input/output halfword<br>(instruction) | | | | ACB | adapter control block | CCUB | CCU board | DTR | data terminal ready (signal) | IOHI | adapter input/output halfword immediate | | | | ACF | Advanced Communication Function | CCM | channel control word | DVB | asynchronous-devices (SNA) | 20112 | (instruction) | | | | ACK | affirmative acknowledgment (BSC) | CDF | configuration data file | DX | duplex (full-duplex) | IOIRR | input/output interrupt request | | | | ACLK | adapter clock (card) | CDS | configuration data set (NCP/EP) | | | | register | | | | ACR | add character register | CE | (1) customer engineer | EBCDIC | | IML | initial microcode load | | | | ACU | (instruction)<br>automatic calling unit | | (WTC term for FE) (2) channel end (channel status) | F0 | interchange code | INN | intermediate network node | | | | AE | address exception | CELIA | CE latched indicator analytic | EC | engineering change | IPF | instruction pre-fetch | | | | ÄEK | address exception key | CELIA | (card) | ECC | error checking and correction | IPL | initial program load(er) | | | | AGC | automatic gain control (signal) | CHCM | channel control word | EDE | (card)<br>elementary data exchange | IPR | isolated pacing response (SNA) | | | | AHR | add halfword register | CHIN | channel interface (card) | EIA | Electronic Industries Association | IRR<br>ITB | interrupt request removed | | | | ****** | (instruction) | CHR | compare halfword register | ENQ | enquiry (BSC) | IVT | intermediate text block (BSC) isolation verification tests | | | | AIO | adapter-initiated operation | | (instruction) | EOT | end of transmission (BSC) | 141 | isolation verification tests | | | | AIT | average instruction time | CLAB | channel and line attachment board | EP | emulation program | K | 1024 (bytes or words) | | | | ALU | arithmetic and logic unit | CLDP | controller load/dump program | EP0 | emergency power off | КВD | keyboard | | | | AR | (1) add register (instruction) | CNM | communication network management | ERC | error reference code | kbps | kilobits per second | | | | 4004 | (2) amplifier | CNMI | communication network management | EREP | environmental recording, editing, | kg | kilogram | | | | ARC1 | auto-restart card in unit 01 | ene. | interface | | and printing (program) | kĤz | kilohertz | | | | ARC2 | auto-restart card in unit 02 | CNSL | console | ERP | error recovery procedure | ko | not ok | | | | ARI | add register immediate<br>(instruction) | CP<br>CPA | command processor, control program control panel adapter (card) | ESC | emulation subchannel | _ | | | | | ASCII | American National Standard Code | CPIT | control panel adapter (card) | ESCH<br>ESCL | emulation subchannel high | L | load (instruction) | | | | A3011 | for Information Interchange | CPM | connection point manager | ESD | emulation subchannel low | LA | load address (instruction) | | | | ATTN | attention | CPT | checkpoint trace | LJD | <ol> <li>electrostatic discharge</li> <li>external symbol dictionary</li> </ol> | LAB | line attachment board | | | | | (3727 operator console key) | ČR | (1) compare register (instruction) | ETB | end-of-transmission block | LABA<br>LABB | line attachment board type A | | | | | | | (2) call request (signal) | 2.5 | character (BSC) | LABC | line attachment board type B | | | | | | CRC | cyclic redundancy check | ETX | end-of-text character (BSC) | LAN | line attachment board type C<br>local area network | | | | В | branch (instruction) | CRI | compare register immediate | EXP | expected | LAR | lagging address register | | | | BAL | branch and link (instruction) | | (instruction) | | • | LCB | line control block (storage) | | | | BALR | branch and link register | CRP | check record pool | FAC | flag address control | LCD | line control definer (storage) | | | | ממ | (instruction) | CS | (1) cycle steal | FCC | Federal Communications Commission | LCOR | load character with offset | | | | BB<br>BCC | branch on bit (instruction) block check character (BSC) | 00011 | (2) communication scanner | FCPS | final call progress signals (X.21) | | register (instruction) | | | | BCCW | bit clock control word | CSCW | cycle steal control word | FES | front-end scanner (card) | LCR | load character register | | | | BCL | branch on C latch (instruction) | CSG<br>CSGH | cycle steal grant | FIC | FRU isolation code | | (instruction) | | | | BCLE | bi dileti oli e Tateli (Tiisti dettoli) | CSGL | cycle steal grant high<br>cycle steal grant low | FM<br>FNCTN | frequency modulation | LCS | line communication status | | | | BCT | branch on count (instruction) | CSM | communication scanner memory | FNCIN | function (CCU FNCTN)<br>(3727 operator console key) | 1.55 | (storage) | | | | BER | box error record | 0311 | (card) | FPS | FES parameter/status | L D F<br>L E D | line description file | | | | BG | background | CSP | communication scanner processor | FRU | field-replaceable unit | LH | light-emitting diode | | | | B/M | bill of material | CSP1 | communication scanner processor | ft | foot | LHOR | load halfword (instruction)<br>load halfword with offset | | | | bps | bits per second | | (card) type 1 | | | LIIOK | register (instruction) | | | | BSC | binary synchronous communication | CSP2 | communication scanner processor | GCF | graphic configuration file | LHR | load halfword register | | | | BSM | basic storage module | | (card) type 2 | GPR | general purpose register | | (instruction) | | | | BSMI | basic storage module interconnection | CSR | cycle steal request | GPT | generalized PIU trace | LIB | line interface buffer | | | | DT | (card)<br>branch trace | CSRH | cycle steal request high | GTF | generalized trace facility | LIC | line interface coupler | | | | BT<br>BTAC | branch trace/address compare (card) | CSRL | cycle steal request low | UDV | | LIC1 | line interface coupler type 1 | | | | BTAM | basic telecommunication access | CSS<br>CSW | control subsystem<br>channel status word | HDX<br>HDR1 | half-duplex | | (card) | | | | DIAN | method | CTS | clear to send (signal) | HLIR | header 1 (diskette)<br>high level interface request | LIC2 | line interface coupler type 2 | | | | BUSTERM | I IOC bus terminator (card) | ČŤĽ1 | control type 1 (card) | HSC | high speed channel | LIC3 | (card) | | | | BZL | branch on Z latch (instruction) | ČŤĹŽ | control type 2 (card) | HW | hardware | L103 | line interface coupler type 3<br>(card) | | | | | | CVTL | card vendor transistor logic | Hz | Hertz | LIC4A | line interface coupler type 4A | | | | С | (1) Celsius | CZ | Carry/zero (latch) | | | LIVTA | (card) | | | | | (2) control (X.21 signal) | C2LB | CLAB in 3725 Model 2 | IAR | instruction address register | LIC4B | line interface coupler type 4B | | | | CA | channel adapter | | | IC | insert character (instruction) | | (card) | | | | CAB | channel adapter board | DAC | diskette adapter card | ICA | integrated communication adapter | LID | line identification | | | | CAC | common adapter code | DAF | destination address field (SNA) | ICB | interface control block (storage) | LLIR | low level interrupt request | | | | CADR | channel adapter driver receiver<br>(card) | DB | data byte (signal) | ' ICC | internal clock control | LL2 | link level 2 test | | | | CADRUK | channel adapter driver receiver | ac, DC | (1) direct current | ICT | insert character and count | LNVT | line vector table (storage) | | | | CUDICIN | type UK (card) | DCE | (2) data chaining (channel status)<br>data circuit-terminating equipment | ICW | (instruction) interface control word | LOGREC | error logging program of access | | | | CB | circuit breaker | DCF | diagnostic control facility | ID | identifier (diskette) | 1.00 | method | | | | ČČA | communication common adapter (card) | DCM | diagnostic control racifity | ÎFT | internal function test | LOR | load with offset register | | | | CCIN | channel-to-CCU interface (card) | DE. | device end (channel status) | ĨМВ | in mailbox (MOSS) | LPDA | (instruction) link problem determination aid | | | | CCITT | Comite Consultatif International | DFL× | data flow type x (card) | ĬMĹ | initial microcode load(er) | LR | load register (instruction) | | | | | Telegraphe et Telephone | | (where $x = 1, 4, \text{ or } 5$ ) | in. | inch | LRC | longitudinal redundancy check | | | | CCLK | CCU clock (card) | DIFF | differentiator | IN | input (instruction) | LRI | load register immediate | | | | | | DLO | data line occupied (signal) | INN | intermediate network node | | (instruction) | | | | | | DMA | direct memory access | INOP | inoperative (line, modem, | | local storage | | | | | | DP | digit present (signal) | | | | | | | | | | | | | | | | | | | LSI LSSD CPCTR MACPCTOR MCCTOR | large scale integration local storage register (CSP) level sensitive scan design meter medium access control maintenance analysis-procedure machine check/program check MOSS control card machine configuration table MOSS data operand register miscellaneous data recorder memory (card) miscellaneous equipment specifications modified frequency modulation megahertz MOSS interface control block maintenance information manual MOSS input/output MOSS input/output control (card) MOSS input/output halfword | OCR OCR OEMI OHR OLTEP OLTSEP OLTS OLTS OMB OP OR I OV PCF PCR | overcurrent OR character register (instruction) original equipment manufacturer original equipment manufacturer's information OR halfword register (instruction) online test execution program online test standalone execution program online terminal test out mailbox operation decode OR register (instruction) OR register immediate (instruction) output (instruction) overvoltage primary control field (storage) program-controlled interrupt power check reset processor control word parallel data field (storage) partitioned emulation program program function (3727 operator console keys) prefetch address register | RECFMS RECMS | record formatted maintenance statistics record maintenance statistics request for maintenance statistics ready for sending (signal) (or clear to send CTS) register to immediate operand (instruction) request initialization mode read-only key read-only storage read-only storage read-only storage address register revolutions per minute remote power off request for price quotation register to register (instruction) register to storage (instruction) register to storage with addition (instruction) branch (instruction) retry count (X.21) retry timer (X.21) request to send reverse interrupt (BSC) read/write | STH<br>STG<br>STX<br>SYC<br>SYN<br>SYSGEN<br>TAP<br>TAR<br>TCAM<br>TCB<br>TCC<br>TCS<br>TD TCS<br>TD TCS | store halfword (instruction) storage start of text (BSC) supervisor call synchronous idle (BSC) system generation time address trace analysis program temporary address register time command telecommunications access method task control block trace correlation counter (storage) test connector pin two channel switch (see TPS) time data terminator type A in unit 01 (card) terminator type B in unit 01 (card) terminator in unit 02 (card) transmission group (NCP line trace) token ring interface coupler card trace interface control block test I/O two-processor switch (feature) (also referred to as TCS) trace parameter status area | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MOSS<br>MPC | maintenance and operator subsystem MOSS processor card | PIO | unit 02<br>program initiated operation | SCTL | (2) silicon-controlled rectifier storage control (card) | TRU<br>TSET | trace record unit<br>transmitter signal element timing | | ms | millisecond | PIRR<br>PN | program interrupt request register | SDF<br>SDL <b>C</b> | serial data field (storage)<br>synchronous data link control | TSS | transmission subsystem | | MSA<br>MSD | machine status area (console)<br>machine status display | POPR | prefetch operation register | | (SNA) | TTA<br>TTD | translate table area<br>temporary text delay (BSC) | | mV<br>NAK | millivolt<br>negative acknowledgment (BSC) | POR<br>PS | power-on reset<br>power supply | SE<br>SELN | system engineer<br>selection | UA | unumbered acknowledgment | | NAC<br>NCCF | network communication control | PSA | parameter/status area (storage) | | (3727 operator console key) | UCW | unit control word | | NCP | facility (CNM)<br>network control program | PSW<br>PTT | program status word<br>post, telephone and telegraph | SES<br>SHR | secondary status (storage)<br>subtract halfword register | UE<br>UEP <b>O</b> | unit exception (channel status) unit emergency power off | | NCR | AND character register | | (agency) | | (instruction) | UK | United Kingdom | | NEO | (instruction) network expansion option | PTX<br>P <b>V</b> | phototransistor<br>parity valid (signal) | SIM<br>SIO | set initialization mode<br>start input/output | UKA<br>UKP | user key address<br>user key program | | NHR | AND halfword register | PWB1 | power board unit 01 | SIT | scanner interface trace | UKDR | user key data register | | NLDM | (instruction) | PWB2<br>PWCA1 | power board in unit 02 power-control analog in unit 01 | SKA<br>SKDR | storage key address<br>storage-protect key data | UKL | user key level interrupt<br>(see ASCII) | | NOSP | network operation support program | | (card) | | register | us | microsecond | | NPDA | (VTAM)<br>network problem determination | PWCA2 | power-control analog in unit 02<br>(card) | SNRM<br>SOH | set normal response mode<br>start of heading (BSC) | uv | undervoltage | | | application (CNM) | PWCL1 | power-control logic in unit 01 | SP<br>Spae | storage protect<br>storage protect/ | V<br>VP | volt | | NR<br>NRI | AND register (instruction) AND register immediate | PWCL2 | (card) power-control logic in unit 02 | | address exception | VB<br>Vac | valid byte (signal) volts, alternating current | | NRZI | (instruction) | PWRC | (card) power resistor card | SPK<br>SR | storage protect key<br>subtract register (instruction) | Vdc<br>VF0 | volts, direct current variable frequency oscillator | | ns<br>NSC | nanosecond<br>native subchannel | RA | register to immediate address | SRI | subtract register immediate<br>(instruction) | VH<br>VRC | valid halfword (signal) vertical redundancy check | | NTO | network terminal option | | (instruction) | SRL<br>SS | shift left register | VTAM | virtual telecommunication access | | NTRI | NCP Token Ring Interconnection<br>Nippon Telegraph Telephone | RAC<br>RAM | repair action code<br>random access memory | SSB | start-stop<br>system status block | V.24 | method<br>CCITT V.24 recommendation | | 11 1 | Wibbon istsalabu istsbuons | RAS | reliability, availability, and | SSP | system support programs | V.25 | CCITT V.25 recommendation | | | | RCAM | serviceability<br>RC access method | ST<br>STC | store (instruction) store character (instruction) | V.28<br>V.35 | CCITT V.28 recommendation CCITT V.35 recommendation | | | | RCV | receive | STCT | store character and count | ¥.33 | VVIII 1.05 I ECOMMENDACION | | | | RD<br>RDV | receive data (signal)<br>redrive (card) | | (instruction) | | | | | | RDVAD | redrive adapter (card) | | | | | | | | | register external (instruction) | | | | | | | | | | | | | | ``` watt wait before transmit positive W WACK acknowledgment (BSC) wrap back (signal) working register working storage data register WKR WSDR exchange identification exclusive OR character register XCR (instruction) exclusive OR halfword register XHR (instruction) exclusive OR exclusive OR register (instruction) XOR XR XREG external registers exclusive OR register immediate XRI (instruction) X.21 CCITT X.21 recommendation Wiring diagram YZxxx ZAP control program modifier function ZI ZREG 50PH1 zero insert Z register 50-Hz phase control in unit 01 (card) 50PH2 50-Hz phase control in unit 02 (card) 60PH1 60-Hz phase control in unit 01 (card) 60PH2 60-Hz phase control in unit 02 (card) ``` 3725/3726 Maintenance Information Manual A-003 This glossary defines all new terms used in this manual. It also includes terms and definitions from the IBM Vocabulary for Data Processing Telecommunications, and Office Systems, GC20-1699. #### access line: In the diskette drive, a line that transmits pulses to turn the stepper motor. #### adapter-initiated operation (AIO): A transfer of up to 256 bytes between an adapter (channel or scanner) and the CCU storage. The transfer is initiated by an IOH/IOHI instruction, and is performed in cycle stealing via the IOC bus. #### addressing: A technique where the control station selects, among the DTEs that share a transmission line, the DTE to which it is going to send a message. #### alcohol pad: A pad soaked with iso-propyl alcohol. #### alternate cylinder: In the diskette drive, the area containing sectors that can be assigned in place of sectors that are not usable. #### alternate track: In the diskette drive, a track designated to contain data in place of a defective primary track. #### asynchronous transmission: Transmission in which each character is individually synchronized, usually by the use of start and stop elements. The start-stop link protocol, for example, uses asynchronous transmission contrast with 'synchronous transmission.' #### auto-answer: A machine feature that allows a DCE to respond automatically to a call that it receives over a switched line. #### auto-call: A machine feature that allows a DCE to initiate a call automatically over a switched line. #### availability: The degree to which a system or resource is ready when needed to process data. #### bail assembly: In the diskette drive, a mechanical arm that operates under control of the head load-solenoid to load or release the read/write head load arm. #### belt clearance slots: In the diskette drive, grooves in the fan enclosure that permit the ac motor belt to turn without rubbing against the fan enclosure. #### binary synchronous communication (BSC): A uniform procedure, using standardized set of control characters and character sequences, for synchronous transmission of binary-coded data between stations. #### box error record (BER): Information about an error detected by the controller. It is recorded on the diskette and can be displayed on the operator console for error analysis. #### carriage: In the diskette drive, the part that carries the read/write head under control of the stepper motor drive. #### central control unit (CCU): In the 3725, the controller hardware unit that contains the circuits and data flow paths needed to execute instructions and to control its storage and the attached adapters. #### channel adapter (CA): A communication controller hardware unit used to attach the controller to a host processor. #### channel interface: The interface between the controller and the host processors. #### channel and line attachment base (CLAB): A board that includes the first CAB and LAB of the controller. #### <u>collet:</u> In the diskette drive, the part that centers and holds the diskette to the drive hub. #### common carrier: In the USA and Canada, a government regulated private company that furnishes the general public with telecommunication service facilities. For example, a telephone or telegraph company (see also "post telephone and telegraph" for countries outside the USA and Canada). #### communication controller: A communication control unit that is controlled by a program stored and executed in the unit. Examples are the IBM 3705 and IBM 3725/3726. #### Communication Network Management (CNM): An IBM product program that assists the user in identifying network problems from a control point. It is stored in the host processor and comprises the network problem determination application (NPDA) and the network communication control facility (NCCF). #### communication scanner: See 'scanner'. #### communication scanner processor (CSP): The processor of a scanner. #### configuration data file (CDF): A file of the diskette that contains a description of all the hardware features (presence, type, address, and characteristics). #### control panel: A panel on the 3725 that contains switches and indicators for the use of the customer's operator and service personnel. #### control subsystem (CSS): The part of the controller that stores and executes the control program, and monitors the data transfers over the channel and transmission interfaces. #### customer engineer (CE): An individual who provides field services for IBM products. #### cooling fan: In the diskette drive, a fan that cools the stepper motor. #### crosstalk: In the diskette drive, data bits sensed from one track of the diskette while the read/write head is reading another track. #### cyclic redundancy check (CRC): A method of error checking performed at the receiving station after a block check character has been received. D #### data circuit-terminating equipment (DCE): The equipment installed at the user's premises that provides all the functions required to establish, maintain, and terminate a connection, and the signal conversion and coding between the data terminal equipment (DTE) and the line. For example, a modem is a DCE (see "modem".) Note: The DCE may be separate equipment or an integral part of other equipment. #### data terminal equipment (DTE): That part of a data station that serves as a data source, data sink, or both, and provides for the data communication control function according to protocols. In the 3725/3726, the DTE function is achieved by the FES with the associated LIC. #### <u>differentiator-amplifier:</u> An electronic circuit whose output signal is a function of the time rate of change of the input signal. #### direct attachment: The attachment of a DTE to the controller without a DCE. #### diskette: A thin, flexible magnetic disk, and its protective jacket, that records the 3725 microcode, diagnostics, error logs, and monitored data. #### <u>diskette 2D:</u> A diskette used for storing data on both surfaces with twice the usual bit density. #### <u>diskette drive:</u> A mechanism that reads and writes diskettes. #### drive band: In the diskette drive, a metal band connected to the stepper motor pulley and the head carriage assembly. #### drive hub: In the diskette drive, a continuously running part that turns the diskette at 360 rpm. #### duplex transmission: Data transmission in both directions at the same time. Contrast with 'half duplex.' Ε #### emulation program (EP): The function of a network control program to perform activities equivalent to those of an IBM 2701 Data Adapter Unit, an IBM 2702 Transmission Control, or an IBM 2703 Transmission Control. #### <u>enclosure:</u> The diskette drive motor cooling fan safety cover. #### error recovery procedure (ERP): A procedure designed to help isolate and, where possible, to recover from errors in equipment. The procedures are often used in conjunction with programs that record the statistics of machine malfunctions. F #### front-end scanner (FES): A circuit that scans the transmission lines, serializes and deserializes the transmitted characters, and manages the line services. It is part of the scanner. Н #### half-duplex: Data transmission in either direction, one direction at a time. Contrast with 'duplex.' <u>Note:</u> The functional unit using the data circuit determines the choice of direction. #### head/carriage: In the diskette drive, the unit that contains the read/write head. #### host processor: (1) A processor that controls all or part of a user application network. (2) In a network, the processing unit in which the access method for the network resides. (3) In an SNA network, the processing unit that contains a system services control point (SSCP). (4) A processing unit that executes the access method for attached communication controllers. Also called 'host' ### identifier: In the diskette drive, a character or group of characters used to identify or name an item of data and possibly used to indicate some properties of that data. #### initial microcode load (IML): The process of loading the microcode into a scanner or into MOSS. #### initial program load (IPL): The initialization procedure that causes 3725 control program to commence operation. #### input/output control (IOC): The circuit that controls the input/output from/to the channel adapters and scanners via the IOC bus. #### internal clock circuit (ICC): An optional circuit that provides, through the LICs, the clock control to the DCEs or DTEs that need it. #### internal function test (IFT): A set of diagnostic programs designed and organized to detect and isolate a malfunction. #### jacket: A permanently attached cover that protects the diskette surface. L #### <u>line:</u> See 'transmission line'. #### line attachment base (LAB): The unit of modularity of the transmission subsystem. It corresponds to one board and includes mainly the scanners and the line interface couplers. #### line interface coupler (LIC): A circuit that attaches up to four transmission cables to the controller. #### Link Problem Determination Aid (LPDA): A set of test facilities resident in the IBM 386X modems and activated from the control program in the controller. #### link protocol: The set of rules by which a logical data link is established, maintained, and terminated, and by which data is transferred across the link. #### <u>longitudinal redundancy check (LRC):</u> A system of error checking performed at the receiving station after a block check character has been accumulated. M #### maintenance and operator subsystem (MOSS): The part of the controller that provides operating and servicing facilities to the customer's operator and customer engineer. #### microcode: A program, that is loaded in a processor (for example, the MOSS processor) to replace a hardware function. The microcode is not accessible to the customer. #### modem (MOdulator-DEModulator): A functional unit that transforms logical signals from a DTE into analog signals suitable for transmission over telephone lines (modulation), and conversely (demodulation). A modem is a DCE. It may be integrated in the DTE. #### MOSS input/output control (MIOC): The circuit that controls the input/output from/to the MOSS. #### multiplexing: The division of a transmission facility into two or more channels by allotting the common channel to several different channels, one at a time. #### multipoint connection: A connection established among more than two data stations for data transmission. The connection may include switching facilities. N #### network: See 'user application network'. #### Network Control Program (NCP): A program, generated by the user from a library of IBM-supplied modules, that controls the operation of a communication controller. #### nonswitched line: A permanent dedicated transmission line that connects two or more DTEs. The connection can be point-to-point or multipoint. The line can be leased or private. Contrast with 'switched line.' 0 #### <u>online tests:</u> Testing of a remote data station concurrently with the execution of the user's programs (that is, with only minimal effect on the user's normal operation). #### operator console: The IBM 3727 Operator Console that is used to operate and service the 3725 through the MOSS. A primary operator console must be located within 5 m (16 ft) of the 3725. Optionally an alternate operator console may be installed up to 150 m (492 ft) from the 3725. Р #### partitioned emulation programming (PEP): A feature of NCP that permits some lines to operate in network control mode while simultaneously operating others in emulation mode. #### phototransistor: An electronic part used to sense the light of a light-emitting diode. #### point-to-point connection: A connection established between two data stations for data transmission. The connection may include switching facilities. #### polling: The process whereby stations are invited, one at a time, to transmit. #### post telephone and telegraph (PTT): A generic term for the government-operated common carriers in countries other than the USA and Canada. Examples of the PTT are the Post Office Corporation in the United Kingdom, the Deutsche Bundespost in Germany, and the Nippon Telephone and Telegraph Public Corporation in Japan. #### program-initiated operation (PIO): A transfer of four bytes between a general register in the CCU and an adapter (channel or scanner). The transfer is initiated by IOH/IOHI instruction and is executed via the IOC bus. R #### redrive card: A card that repowers the IOC bus signals at board entry. It also has logical and checking functions. #### reliability: The ability of a functional unit to perform its intended function under stated conditions, for a stated period of time. S #### <u>scanner:</u> A device that scans and controls the transmission lines. It is composed of one communication scanner processor (CSP) and one front-end scanner (FES). #### services: A set of functions designed to facilitate the maintenance of a device or system. #### serviceability: The capability to perform effective problem determination, diagnosis, and repair on a data processing system. #### solenoid plunger: In the diskette drive, a moving part of the solenoid that operates the bail assembly to load and release the read/write head load arm. #### start-stop: A data transmission system in which each character is preceded by a start signal and is followed by a stop signal. #### stepper motor: In the diskette drive, the motor that steps the head carriage assembly from track to track. #### switched line: A transmission line with which the connections are established by dialing, only when data transmission is needed. The connection is point-to-point and uses a different transmission line each time it is established. Contrast with 'non-switched line.' #### synchronous data link control (SDLC): A discipline for managing synchronous, code-transparent, serial-by-bit information transfer over a link connection. Transmission exchanges may be duplex or half-duplex over switched or nonswitched links. The configuration of the link connection may be point-to-point, multipoint, or loop. SLDC conforms to subsets of the Advanced Data Communication Control Procedures of the American National Standards Institute and High-level Data Link Control (HDLC) of the International Standards Organization. #### synchronous transmission: Data transmission in which the sending and receiving instruments are operating continuously at substantially the same frequency and are maintained, by means of correction, in a desired phase relationship. Contrast with 'asynchronous transmission.' #### systems network architecture (SNA): The description of the logical structure, formats, protocols, and operational sequences for transmitting information through a user application network. The structure of SNA allows the users to be independent of specific telecommunication facilities. T #### timeout: The time interval allotted for certain operations to occur. #### <u>transmission interface:</u> The interface between the controller and the user application network. #### transmission line: The physical means for connecting two or more DTEs (via DCEs). It can be nonswitched or switched. Also called a 'line.' #### transmission subsystem (TSS): The part of the controller that controls the data transfers over the transmission interface. #### tunnel erase circuit: In the diskette drive, an electronic circuit that is used to erase the edge of the track just recorded during a write operation. This erasing prevents crosstalk between track during later read operations. #### two-processor switch (TPS): A feature of the channel adapter that connects a second channel to the same adapter. u #### user application network: A configuration of data processing products, such as processors, controllers, and terminals, for the purpose of data processing and information exchange. This configuration may use circuit-switched, packet-switched, and leased-circuit services provided by carriers or PIT. Also called a 'user network.' ٧ #### variable frequency oscillator: An electronic circuit that is used to synchronize the MOSS reading circuits with the diskette drive when it is performing a read operation. #### vertical redundancy check (VRC): An odd parity check performed on each character of a block as the block is received. W #### write/erase: Writing data to and erasing from a diskette. ## Index A/B data buffer diag mode 12-040 abnormal conditions during controller initialization 6-100 AC HIT, MSA 2-351 ac voltage adjustment 5-060 accessing channel adapter registers 12-015 ACF/TCAM environment 2-031 ACF/VTAM environment 2-030 activation of traces (NTRI) 2-034 adapter input/output instruction 10-150 adapter return codes 2-290 additional BER information 1-070 address compare error bit 12-055 address compare function 14-050 address compare function, MSA 2-351 address compare, scanner 2-377 address exception 10-250 address formats on IOC bus 11-040 address in tag 12-140 address look-up table 2-040 address out tag 12-140 addressing, line group 11-050 addressing, redrive 11-070 adjusting the video element 6-031 AIO mode 10-020 AIO operation 11-030, 11-031, 11-032, 11-033 AIO operation sequence, CSCW transfer 11-031 AIO operation sequence, data transfer in read 11-032 AIO operation sequence, data transfer in write 11-032 AIO operation sequence, initialization 11-030 AIO operation sequence, storage address transfer 11-031 AIO operation, cycle stealing 11-030 AIO operation, IOC control logic 11-030 AIO operations, CSCW contents 11-040 AIO read timing 11-033 AIO write timing 11-033 alarm/alert list 2-050 alarms 1-023, 2-050 alerts 1-023, 2-050 all channel adapters disabled lamp 6-010, 12-800 alter ZAP 2-396 analysis of a BER ALARM ALERT Sequence 2-251 anti-glare filter feature 6-034 apply ZAP 2-396 ARC 2-290 arithmetic and logic unit 10-030 ASTAT, adapter error 2-300 ASTAT, adapter exception status 2-300 automatic MOSS dump 2-440 automatic scanner dump 2-440 automatic TIC dump 2-440 autoselection scoping routine, CA 12-807 autoselection signal routing, CA 12-804 autoselection signals description, CA 12-065, 12-803 autoselection timing, CA 12-806 autoselection troubleshooting, CA 12-803 B instruction 10-190 B/M installation 8-010 BALR instruction 10-120, 10-150 basic telecommunications access method 1-023 BB instruction 10-190 BCC in BSC receive (RAM C) 13-532 BCC in BSC transmit (RAM C) 13-533 BCC in SDLC receive (RAM C) 13-530 BCC in SDLC transmit (RAM C) 13-531 BCL instruction 10-190 BCT instruction 10-190 BER (type 14) IOC 2-230 BER alarm alert mechanism 2-250, 2-251 BER CCU (type 13) 2-220 BER common fields in header lines 2-181 BER decode/hex display 3-030 BER detail display 2-181 BER display 2-170 BER display from MOSS storage 3-030 BER display procedure 2-172, 3-030 BER display sample sequence 2-172 BER display screens 2-180 BER field, IOC bus/addressing 2-182 BER field, redrive address and error register 2-182 BER file erasure 2-170 BER file printing 2-466 BER flag updating 2-173 BER format 2-170 BER generation 2-170 BER handling tools 2-171 BER layout on diskette 2-340, 2-341, 2-342 BER list 2-173, 2-180 BER list display 2-180 BER purge 2-410 BER recovery procedures 2-800 BER recovery procedures, CCU 2-800, 2-802 BER recovery procedures, IOC bus and adapters 2-804 BER recovery procedures, MOSS 2-800 BER recovery procedures, MOSS storage errors 2-801 BER recovery procedures, multiple BERs 2-801 BER recovery procedures, RDV address and error register 2-80 BER recovery procedures, storage double bit errors 2-803 BER save 2-409 BER storage on diskette 2-170 BER storage when diskette is not operational 2-170 BER structure 2-171 BER summary display 2-180 BER that are not machine error 2-171 BER thresholds 2-171 BER type 01 2-240, 2-241, 2-242 BER type 01 ID 00 2-260 BER type 01 ID 00 field explanation 2-260 BER type 01 ID 01 2-270 BER type 01 ID 01 field explanation 2-270 BER type 01 ID 02 2-280, 2-281 BER type 01 ID 01 1B 1F 90 92 93 94 95 96 98 99 9C 9E 9F 2-192 BER type 01 ID 02 field explanation 2-280 BER type 01 ID 03 2-290 BER type 01 ID 03 field explanation 2-290 BER type 01 ID 04 2-300 BER type 01 ID 04 field explanation 2-300 BER type 01 ID 05 2-310 BER type 01 ID 05 field explanation 2-311 BER type 01 ID 06 2-320, 2-324 BER type 01 ID 06 field explanation 2-320 BER type 01 ID 07 2-325 BER type 01 ID 07 2-325 BER type 01 ID 91 B3 C1 C2 2-330 BER type 01 ID 91, B3, C1, C2 2-330 BER type 01 ID 91,B3, C1, C2 field explanation 2-330 BER type 10 (CA) 2-190, 2-191 BER type 10 field explanation 2-193 BER type 10 ID 14 16 91 9A 2-192 BER type 10 ID 18 1C 1E 97 9B 2-192 BER type 10 ID 18 1C 1E 97 9B 2-192 BER type 10 ID 33, 34, 35, B1, B2, B5, B6 2-192 BER type 11 2-200, 2-201 BER type 11 (TSS) ID 14, 16, 91, 92, 93 2-201 BER type 11 field explanation 2-203 BER type 11 ID A1 2-201 BER type 11 ID A2 2-202 BER type 11 ID B1 2-202 BER type 11 ID B1 2-202 BER type 11 ID 1C 2-202 BER type 11 ID 1E 1F 95 96 99 9A 9B 2-201 BER type 11 ID 18 1B 97 98 9C 2-201 BER type 12 (NCP/EP) 2-210 BER type 12 field explanation 2-210 BER type 12 ID 11 through 19 2-210 BER type 12 ID 21 2-210 BER type 12 ID 21 2-210 BER type 13 2-220 BER type 13 field explanation 2-221 BER type 13 ID C1 thru C6 2-221 BER type 13 ID 32, B1 2-221 BER type 13 ID 91 thru 95 2-221 BER type 14 2-230 BER type 14 field explanation 2-230 BER type 14 ID 91, 92, 93, 95 2-230 BER type 15 2-231 BER type 15 field explanation 2-232, 2-233 BER type 15 ID AC 2-232 BER type 15 ID AF 2-232 BER type 15 ID A3, A5, A7, A8 2-231 BER type 15 ID A3, A5, A7, A6 2-231 BER type 15 ID B2 2-232 BER type 15 ID B3, B4, B5, B6 2-232 BER type 15 ID 14, 16, 91, 92, 93 2-231 BER type 15 ID 18, 97, 98, 9C 2-231 BER type 15 ID 96, 99, 9A, 9B 2-231 BER updating 2-173 BER/ALARM/ALERT sequence analysis 2-251 blank display checks 14-820 block multiplex channel 12-092, 12-200 | block multiplex mode 12-215 | CA data transfer sequences 12-090 | card, BTAC 10-040 | |-------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------| | board characteristics 1-050 | CA data transfer state 12-015 | card, CCLK 10-040 | | board characteristics, channel adapter 1-041 | CA disabled state 12-015 | card, CTL1 10-040 | | board disabled by jumper 11-090 | CA enabled bit 12-045<br>CA enabling/disabling 12-070 | card, CTL2 10-040 | | board layout, C2LB2 4-020 | CA error conditions 12-080 | card, DFL123 10-040 | | board layout, LAB 4-020 | CA final status transfer/sense 12-100 | card, DFL4 | | board layout, MMB 4-020 | CA force error bit 12-040 | card, ECC 10-050 | | board pin assignments 4-020 board pin assignments, MMB, C2LB, C2LB2, CLAB, LAB, CAB 4-020 | CA functional partitioning and selection 12-065 | card, indicator 3-011 | | board voltage plan 4-040 | CA hardware status register 12-025 | card, internal clock 13-013 | | box error record (BER) description 1-070 | CA inbound data transfer sequence in AIO mode 12-090 | card, LIC 1-052 | | branch and link register instruction 10-150 | CA inbound data transfer sequence in PIO mode 12-092 | card, MCC 14-011 | | branch instruction 10-190 | CA initial selection 12-085 | card, MIOC 14-020 | | branch on C latch instruction 10-190 | CA initial selection state 12-015 | card, redrive 11-060 | | branch on count instruction 10-190 | CA initial status transfer 12-085 | CCA basic status register 14-090 | | branch on Z latch instruction 10-190 | CA input/output immediate instruction 12-065 CA input/output instruction failure scoping 12-820 | CCA card 14-090 | | branch trace buffer 14-050 | CA interface enabled bit 12-045 | CCA card test 6-110<br>CCIN card 1-041, 12-005 | | branch trace extra records 14-050 | CA internal bus parity error 12-080 | CCIN card check bit 12-055 | | branch trace function 14-050 branch trace function, MSA 2-351 | CA interrupt request level 1 12-015, 12-070 | CCITT signal names 4-130 | | branch trace level control register 14-051 | CA interrupt request level 3 12-015, 12-070 | CCU BER (type 13) 2-220 | | branch trace register 14-050 | CA introduction 12-005 | CCU board layout 4-022 | | BSC receive 13-532 | CA IOC bus parity error 12-080 | CCU board packaging 10-040 | | BSC transmit 13-533 | CA IOH instructions 12-015 | CCU board replacement 5-010 | | BSC/SS device or line errors 3-050 | CA IOH registers 12-020 | CCU card replacement 5-041 | | BSC/SS station statistics 3-053 | CA IOHI instructions 12-016 | CCU cards 10-040 | | BSTAT 2-300 | CA level 1 interrupt requests 12-015, 12-070 | CCU characteristics 10-040 | | buffer content, trace 2-030 | CA level 3 interrupt requests 12-015, 12-070<br>CA local store contents 12-020 | CCU check mode 2-350 | | buffer trace 2-031 | CA modes of operation 12-010 | CCU circuit description 10-030 | | buffer use trace 2-030 | CA outbound data transfer sequence in AIO mode 12-090 | CCU clock 1-040, 5-050<br>CCU connectors 10-040 | | buffers trace, location (map) 13-550 | CA outbound data transfer sequence in PIO mode 12-091 | CCU control program/MOSS communications 14-140 | | burst length jumper 4-283<br>burst mode 1-051, 9-040, 12-205 | CA output exception check 12-080 | CCU cycle 10-040 | | bus in check bit 12-055 | CA ready state 12-015 | CCU data flow 10-020 | | BUSTERM diagram 4-095 | CA scoping routine for autoselect mechanism 12-807 | CCU description 9-02 | | BYP-IOC-CHK, MSA 2-351 | CA scoping routine for cycle steal mechanism 12-830 | CCU hardcheck 2-250 | | byte multiplex channel 12-092, 12-210 | CA stacked initial status 12-085 | CCU in 3725 data flow 10-010 | | BZL instruction 10-190 | CA status transfer state 12-015 | CCU instruction address register 10-030 | | | CA switched to interface A bit 12-040<br>CA switched to interface B bit 12-040 | CCU instruction CCU-to-scanner input output 13-121 | | | CA transfer termination 12-092 | CCU interrupt levels 10-040<br>CCU isolation 10-800 | | | CAB address jumpers 4-270 | CCU level 2 interrupt requests 11-050 | | C | CAB board card location 4-063 | CCU loading support 6-090 | | | CAB board layout 4-020 | CCU L1 and L2 interrupts scoping 11-808 | | C REQ 2-322 | cable to ACU 4-160 | CCU main storage 10-040 | | CA address compare error 12-080 | cable, CA cable routing in frame 02 4-111 | CCU mode 2-350 | | CA autoselect timing 12-806 | cable, CAB to LAB position 8 4-091 | CCU operation 10-031 | | CA autoselection 12-065 | cable, MOSS to control panel 4-083 | CCU packaging 10-040 | | CA autoselection signal routing 12-804 | cable, primary IOC 4-080 | CCU program level priorities 10-080 | | CA autoselection troubleshooting 12-803_ | cable, storage cables 4-081<br>cables from CCU board to CAB 4-090 | CCU read-only storage 10-030 | | CA autoselection, scoping routine 12-807 | cabling between boards 4-070 | CCU record printing 2-461 | | CA broadcast commands 12-016 | cabling, general view 4-070 | CCU rollout area 6-090<br>CCU ROS 10-031 | | CA cable removal 4-110 | CADR card 12-005 | CCU status 2-351 | | CA cable routing 4-110 | CADR card check bit 12-055 | CCU storage refresh timing 10-810 | | CA card descriptions 12-005 CA card socket location 12-005 | CADR card plugging 5-042 | CCU timers 10-260 | | CA CCU interface card check 12-080 | CADR card removal 5-042 | CCU to MOSS communication 14-140 | | CA channel interface card check 12-080 | CADR card replacement 5-042 | CCU to MOSS status A register (X'11') 14-040 | | CA connection details 4-113 | card and board organization 4-050 | CCU to MOSS status B register (X'06') 14-040 | | CA control character recognition 12-070 | card and connector assignments, CCU board 4-022 | CCU to MOSS status C register (X'07') 14-040 | | CA cycle steal operations 12-809 | card and connector assignments, power board 4-020 | CCU to MOSS status D register (X'Of') 14-040 | | CA cycle steal signal routing 12-810 | card assignments, MMB, C2LB, C2LB2, CLAB, LAB, CAB 4-020 card locations 4-060 | CCU to MOSS status E register (X'01') 14-040 | | CA cycle steal timing 12-820 | card module information 5-030 | CCU to MOSS status F register (X'05') 14-040<br>CCU to storage bus scoping 10-830, 10-831, 10-832, 10-833 | | CA cycle steal troubleshooting 12-809 | card pin assignments 4-020 | CCU to storage bus, signal tables 4-081 | | CA cycle steal, scoping 12-820<br>CA data flow 12-095 | card pin assignments, CCU board 4-022 | CCU to storage internal bus scoping routine 10-830 | | CA data from 12-099<br>CA data transfer in AIO mode (cycle stealing) 12-090 | card replacement 5-040 | CCU troubleshooting 10-800 | | CA data transfer in PIO mode 12-091 | card vendor transistor logic 12-005 | CCU X'71' output register 2-351 | | CA data transfer methods 12-015 | card, BSMI 10-040 | CCU X'72' output register 2-352 | | | | CCU 100 ms interval timer 10-260 | | | | CCU/scanner exchanges 9-040 | channel adapter output X'0' instruction 12-020, 12-025 CCU/scanner IPL information 2-353 concurrent maintenance 1-070 channel adapter output X'1' instruction 12-020, 12-025 channel adapter output X'2' instruction 12-020, 12-030 CCU/storage clocking 10-800 condition codes 2-260 CDF (3725) create 2-400 CDF (3725) verify 2-401 configuration data file 2-400, 2-461 channel adapter output X'2' instruction 12-020, 12-030 channel adapter output X'3' instruction 12-020, 12-035 channel adapter output X'4' instruction 12-021, 12-035 channel adapter output X'5' instruction 12-021, 12-040 channel adapter output X'7' instruction 12-021, 12-045 configuration, example of scanner 13-261 CDF change warning 11-800 CDF data organisation 2-461 configurations 1-020 CONNECTED, MSA 2-352 CDF display/update 2-402 console functions 2-010 CDF file printing 2-461 CDF information 2-405 console link test 6-031 channel adapter packaging 1-041 console signal testing 14-831 channel adapter record printing 2-462 CDF recording before LIC or ICC move 8-040 console switch 6-010 channel adapter registers 12-015 channel adapter reset bit 12-046 CDF select and create 2-400 console wrap block 3-013 CDF update after LIC or ICC move 8-050 control block relationship 13-210 CDF verify 2-401 channel adapter reset warning 11-800 control in start-stop receive (RAM C) 13-534 channel adapter scoping 11-809 CDS range definition card layout 2-153 control in start-stop transmit (RAM C) 13-534 CELIA card 13-011, 13-800 CELIA card data flow 3-011 channel adapter selection bits 12-045, 12-065 control panel 6-011 channel adapter selector mode 12-200 control panel card voltage pins 4-043 CELIA LED testing 3-011 central control unit, description 1-040 channel adapter states 12-015 control panel connections 6-020 channel adapter TPS 12-075 channel adapter troubleshooting 12-750, 12-800 control panel, location 1-060 channel adapter 1-041 channel adapter address bits 12-060 control storage addressing in RAM A receive 13-510, channel bus in check 12-080 13-511 channel bus out check 12-025, 12-030 channel adapter addressing 1-041, 11-055 control subsystem 1-020, 1-040 channel adapter and MOSS control 6-010 channel enabling/disabling checks 12-800 control subsystem, description 1-040 channel end presented bit 12-030 channel adapter autoselection 12-065 controller diskette 1-060, 2-020 channel adapter block multiplex mode 12-215 channel interface 1-010, 1-041 controller diskette, primary menu 2-020 channel interface card 12-005 channel adapter burst mode 12-205 controller general description 1-020 channel adapter cables 4-084 channel interface scoping 12-820 controller initialization 6-060 channel adapter card description 12-005 channel link attached controller 1-011 controller initialization flow 6-080 channel loader dump program final status/sense channel adapter card location 5-042, 12-005 controller initialization request handling 6-130 information 12-101 channel adapter channel enabling 12-070 controller initialization sequence 6-070 channel adapter condition register 12-045 channel multiplex mode 12-210 controller initialization, phase description 6-090 channel operation, channel adapter 1-041 channel stop bit 12-030 channel adapter control character recognition 12-070 controller IPL 6-090 channel adapter control register 12-045 controller organization 1-020 channel adapter description 12-005 channel tag line definitions 12-140 controller re-IPL 6-090 channel to CCU interface 1-041 channel adapter device addresses 12-015 controller reset and MOSS IML 6-090 channel adapter driver receiver card 1-040, 12-005 character mode 1-051, 9-040 controller resets 6-050 channel adapter driver-receiver 1-041 channel adapter enable switches 6-010 character mode (contrast with normal mode) 9-040 controlling the channel adapter 12-015 character mode command status 13-351 conversion rules 2-470 channel adapter error register 12-055 channel adapter input X'B' instruction 12-021, 12-050 channel adapter input X'C' instruction 12-021, 12-022, check the checkers bit 12-040 copy ZAPs an spare diskette 2-399 copying a diskette, MD to MD 2-459 checkpoint trace 2-378 CHGDMP 14-081 correlating line trace and SIT 2-035 CHIN card 12-005 CHIN card check bit 12-055 CP commands to TIC 15-171 CP LOADED, MSA 2-353 channel adapter input X'D' instruction 12-022, 12-055 channel adapter input X'E' instruction 12-022, 12-060 channel adapter input X'F' instruction 12-022, 12-060 CLAB board layout 4-020 CPT records 2-036 create, CDF 2-400 CLAB1 card location 4-061 channel adapter input X'0' instruction 12-020, 12-025 channel adapter input X'1' instruction 12-020, 12-025 CLAB1 line information 4-123 creating a ZAP 2-394, 2-398 CLAB2 1-041 CLAB2 line information 4-122 CS (scanner errors) 2-323 channel adapter input X'2' instruction 12-020, 12-030, CSCW 12-022, 12-025 CLDP 14-081 CSM, packaging 1-050 CSP 1-050 12-031, 12-032 channel adapter input X'3' instruction 12-020, 12-035 clock cable routing 4-100, 5-051 clock pulse timing 14-070 clock scope points 4-100 channel adapter input X'4' instruction 12-021, 12-035 CSP clock 13-010 channel adapter input X'5' instruction 12-021, 12-035 CSP components 13-010 channel adapter input X'6' instruction 12-021, 12-040 channel adapter input X'7' instruction 12-021, 12-045, clock scoping 5-050, 4-100, 5-051, 5-052, 5-053, 5-054 CSP control storage 13-010 clock signal relationship 5-050 CSP data flow 13-010 12-046 clock, high speed, distribution 4-100 CSP external registers 13-011 command out tag 12-140 commands (CP) to TIC 15-171 CSP hardstop 13-012 CSP internal errors 13-321 channel adapter interrupt requests 12-015 channel adapter level 1 interrupt requests register 12-070 channel adapter level 3 interrupt requests register 12-070 communication controller 1-010 CSP IOC bus errors 13-340 communication function trace 2-042 CSP IOC bus interface errors 13-321 channel adapter location 1-041 CSP luc bus intertace errors 13-321 CSP local storage 13-010 CSP modularity 1-050 CSP packaging 1-050 CSP packaging 13-010 CSP processor characteristics 13-010 communication interface 4-130 channel adapter mode of operation 12-010 communication scanner 1-051 channel adapter modularity 1-041 communication scanner processor 1-050, 13-010 channel adapter multiplex mode 12-210 communication scanner processor, packaging 1-050 channel adapter OLT responder 2-152 communication scanner storage packaging 1-050 channel adapter OLTs 2-152 communication scanner, functions 1-051 channel adapter operating environment 12-005 CSP purpose 13-010 channel adapter output X'B' instruction 12-021, 12-050 channel adapter output X'C' instruction 12-021, 12-050 communication scanner, modularity 1-051 CSP read only storage 13-010 communication scanner, performance 1-051 CSP storage refresh 13-800 channel adapter output X'D' instruction 12-022, 12-055 channel adapter output X'E' instruction 12-022, 12-060 channel adapter output X'F' instruction 12-022, 12-060 communication wrap block 3-012 communication wrap cable 3-012 CSP timing chart in cycle steal mode 13-800 CSP troubleshooting 13-800 compatibility, LIC-ICC 1-052 CSP/FES errors 13-321 component location 4-010 | CSP/IOC bus errors 13-321 | diagnostics, TSS group FES IFTs 2-044 | diskette drive, support logic locations 7-030 | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CSS description 1-040 | | diskette drive, switch filter line 7-051 | | CSTAT 2-310 | direct attachment clock select jumper 4-270 | diskette drive, test pins 7-054 | | CU forced burst mode 12-205 | disable autoselection bit 12-045 | diskette drive, testing 7-170 | | | disable board by jumpers 11-090 | | | current error counter 2-260 | disconnect function (TRSS) 15-150 | diskette drive, theory of operation 7-050 | | CVTL card 12-005 | disconnecting storage 10-800 | diskette drive, typical device operation 7-051 | | cycle counter operation 10-260 | disconnecting the RDV from the IOC bus 3-020 | diskette drive, write data line 7-051 | | cycle sequence tables 10-171 | DISCTD-GO, MSA 2-352 | diskette drive, write gate line 7-051 | | cycle steal (AIO) halt remember latch bit 12-055 | DISCID-STOP, MSA 2-352 | diskette drive, write/erase enabled line 7-051 | | cycle steal autoselection 13-820 | | diskette format write operation 7-052 | | cycle steal autoselection (TRM) 15-820 | DISK (diskette errors) 2-322 | diskette functional characteristics 7-011 | | cycle steal CA, scoping 12-820 | disk adapter ROS tests 14-860 | diskette internal bus error indications 14-860 | | | disk bootstrap 6-110 | | | cycle steal halt remember 12-080 | diskette adapter status register 14-080 | diskette mapping 14-081 | | cycle steal mechanism 1-040 | diskette BERs 3-030 | diskette read data 7-052, 7-053 | | cycle steal mode control register 12-050 | diskette commands 14-070 | diskette record write operation 7-052 | | cycle steal preselection 13-820 | diskette description 7-010 | diskette safety 7-020 | | cycle steal priority structure (TRM) 15-820 | diskette drive, ac/dc power on/off 7-054, 7-060 | diskette sense byte 14-081 | | cycle steal priority structure 13-820 | diskette drive, access lines 7-051 | diskette swap 2-408, 8-065 | | cycle steal requests 11-050 | diskette drive, bail adjustment 7-120 | diskette testing 6-110 | | cycle steal requests to the CCU 13-820 | diskette drive, bail adjustiment /-120 | diskette tools 3-012 | | cycle steal sequence description (TRM) 15-130 | diskette drive, bail and solenoid replacement 7-120 | diskette use 7-010 | | cycle steal sequence description (TRI) 13 130 | diskette drive, bail and solenoid check 7-110 | diskette write operation 7-052 | | cycle steal signal routing, CA 12-810 | diskette drive, bail checks and adjustments 7-090 | | | cycle steal timing 11-813 | diskette drive, band replacement 7-070 | dispatcher subtask trace 2-031 | | cycle stealing 10-040 | diskette drive, cable connector test procedure 7-161 | display all CDF (3725) 2-402 | | C2LB line information 4-120 | diskette drive, characteristics 7-011 | display CCU/MOSS 2-402 | | C2LB 1-041 | diskette drive, collet/flat spring replacement 7-130 | display channel adapters 2-403 | | C2LB address jumpers 4-270 | diskette drive, connectors 7-160, 7-161 | display C2LB/LAB 2-402 | | C2LB board card location 4-064 | | display is other than X'F01' 14-821 | | C2LB board layout 4-020 | diskette drive, control board 7-160 | display LAB/CAB 2-402 | | C2LB2 line information 4-120 | diskette drive, control board connections _7-050 | display module 2-393 | | | diskette drive, control board connectors 7-160 | display MOSS storage 2-393 | | C2LB2 1-041 | diskette drive, control card 7-054 | | | C2LB2 board card location 4-064 | diskette drive, control card cable 7-054 | display scanners/TRAS 2-403 | | C2LB2 board layout 4-020 | diskette drive, control card interface 7-050 | display SCB, SSB and parameter block, TRA 2-385 | | | diskette drive, diskette sense line 7-051 | display storage, scanner 2-373 | | | diskette drive, drive band adjustment 7-070 | display TIC storage, TRA 2-383 | | | diskette drive, drive band replacement and | display token-ring status, TRA 2-386 | | | | dieniav/altor blocke, ecannor 2-1/5 | | D · | adiustment 7-070 | display/alter blocks, scanner 2-375 | | <b>D</b> | adjustment 7-070 diskette drive, drive band service check 7-070 | display/alter LSR and Xrer, scanner 2-376 | | | diskette drive, drive band service check 7-070 | display/alter LSR and Xrer, scanner 2-376 display/alter store, scanner 2-373 | | | diskette drive, drive band service check 7-070<br>diskette drive, erase gate line 7-051 | display/alter LSR and Xrer, scanner 2-376 | | DAC card replacement 5-040 | diskette drive, drive band service check 7-070<br>diskette drive, erase gate line 7-051<br>diskette drive, file data line 7-051 | display/alter LSR and Xrer, scanner 2-376 display/alter store, scanner 2-373 | | DAC card replacement 5-040<br>data buffer register 12-035 | diskette drive, drive band service check 7-070<br>diskette drive, erase gate line 7-051<br>diskette drive, file data line 7-051<br>diskette drive, file data signal 7-053 | display/alter LSR and Xrer, scanner 2-376<br>display/alter store, scanner 2-373<br>display/alter TIC interrupt register, TRA 2-382 | | DAC card replacement 5-040 data buffer register 12-035 data circuit-terminating interface 1-011 | diskette drive, drive band service check 7-070<br>diskette drive, erase gate line 7-051<br>diskette drive, file data line 7-051<br>diskette drive, file data signal 7-053<br>diskette drive, FM encoding 7-052 | display/alter LSR and Xrer, scanner 2-376 display/alter store, scanner 2-373 display/alter TIC interrupt register, TRA 2-382 display/alter TRM registers, TRA 2-381 display/update menu, CDF 2-402 | | DAC card replacement 5-040 data buffer register 12-035 data circuit-terminating interface 1-011 data flow 1-030 | diskette drive, drive band service check 7-070 diskette drive, erase gate line 7-051 diskette drive, file data line 7-051 diskette drive, file data signal 7-053 diskette drive, FM encoding 7-052 diskette drive, general description 7-010 | display/alter LSR and Xrer, scanner 2-376 display/alter store, scanner 2-373 display/alter TIC interrupt register, TRA 2-382 display/alter TRM registers, TRA 2-381 display/update menu, CDF 2-402 display, hexadecimal 6-010 | | DAC card replacement 5-040 data buffer register 12-035 data circuit-terminating interface 1-011 data flow 1-030 data flow for IOH instruction 10-150 | diskette drive, drive band service check 7-070 diskette drive, erase gate line 7-051 diskette drive, file data line 7-051 diskette drive, file data signal 7-053 diskette drive, FM encoding 7-052 diskette drive, general description 7-010 diskette drive, head engage line 7-051 | display/alter LSR and Xrer, scanner 2-376 display/alter store, scanner 2-373 display/alter TIC interrupt register, TRA 2-382 display/alter TRM registers, TRA 2-381 display/update menu, CDF 2-402 display, hexadecimal 6-010 DLE remember latch bit 12-050 | | DAC card replacement 5-040 data buffer register 12-035 data circuit-terminating interface 1-011 data flow 1-030 data flow for IOH instruction 10-150 data flow for IOHI instruction 10-120, 10-130 | diskette drive, drive band service check 7-070 diskette drive, erase gate line 7-051 diskette drive, file data line 7-051 diskette drive, file data signal 7-053 diskette drive, FM encoding 7-052 diskette drive, general description 7-010 diskette drive, head engage line 7-051 diskette drive, head gap adjustment 7-090 | display/alter LSR and Xrer, scanner 2-376 display/alter store, scanner 2-373 display/alter TIC interrupt register, TRA 2-382 display/alter TRM registers, TRA 2-381 display/update menu, CDF 2-402 display, hexadecimal 6-010 DLE remember latch bit 12-050 DPLY/ALT blocks, scanner 2-375 | | DAC card replacement 5-040 data buffer register 12-035 data circuit-terminating interface 1-011 data flow 1-030 data flow for IOH instruction 10-150 data flow for IOHI instruction 10-120, 10-130 data flow for output instruction 10-211 | diskette drive, drive band service check 7-070 diskette drive, erase gate line 7-051 diskette drive, file data line 7-051 diskette drive, file data signal 7-053 diskette drive, FM encoding 7-052 diskette drive, general description 7-010 diskette drive, head engage line 7-051 diskette drive, head gap adjustment 7-090 diskette drive, head/carriage adjustment 7-090 | display/alter LSR and Xrer, scanner 2-376 display/alter store, scanner 2-373 display/alter TIC interrupt register, TRA 2-382 display/alter TRM registers, TRA 2-381 display/update menu, CDF 2-402 display, hexadecimal 6-010 DLE remember latch bit 12-050 DPLY/ALT blocks, scanner 2-375 driver/receiver card check 12-080 | | DAC card replacement 5-040 data buffer register 12-035 data circuit-terminating interface 1-011 data flow 1-030 data flow for IOH instruction 10-150 data flow for IOHI instruction 10-120, 10-130 data flow for output instruction 10-211 data flow for RE input instruction 10-210 | diskette drive, drive band service check 7-070 diskette drive, erase gate line 7-051 diskette drive, file data line 7-051 diskette drive, file data signal 7-053 diskette drive, FM encoding 7-052 diskette drive, general description 7-010 diskette drive, head engage line 7-051 diskette drive, head gap adjustment 7-090 diskette drive, head/carriage adjustment 7-090 diskette drive, head/carriage replacement 7-100 | display/alter LSR and Xrer, scanner 2-376 display/alter store, scanner 2-373 display/alter TIC interrupt register, TRA 2-382 display/alter TRM registers, TRA 2-381 display/update menu, CDF 2-402 display, hexadecimal 6-010 DLE remember latch bit 12-050 DPLY/ALT blocks, scanner 2-375 driver/receiver card check 12-080 dump delete MOSS, scanner or TRSS 2-392 | | DAC card replacement 5-040 data buffer register 12-035 data circuit-terminating interface 1-011 data flow 1-030 data flow for IOH instruction 10-150 data flow for IOHI instruction 10-120, 10-130 data flow for output instruction 10-211 data flow for RE input instruction 10-210 data flow for RI instruction 10-130 | diskette drive, drive band service check 7-070 diskette drive, erase gate line 7-051 diskette drive, file data line 7-051 diskette drive, file data signal 7-053 diskette drive, FM encoding 7-052 diskette drive, general description 7-010 diskette drive, head engage line 7-051 diskette drive, head gap adjustment 7-090 diskette drive, head/carriage adjustment 7-090 diskette drive, head/carriage replacement 7-100 diskette drive, head/carriage service check 7-080 | display/alter LSR and Xrer, scanner 2-376 display/alter store, scanner 2-373 display/alter TIC interrupt register, TRA 2-382 display/alter TRM registers, TRA 2-381 display/update menu, CDF 2-402 display, hexadecimal 6-010 DLE remember latch bit 12-050 DPLY/ALT blocks, scanner 2-375 driver/receiver card check 12-080 dump delete MOSS, scanner or TRSS 2-392 dump display MOSS, scanner or TRSS 2-391, 2-392 | | DAC card replacement 5-040 data buffer register 12-035 data circuit-terminating interface 1-011 data flow 1-030 data flow for IOH instruction 10-150 data flow for IOHI instruction 10-120, 10-130 data flow for output instruction 10-211 data flow for RE input instruction 10-210 data flow for RI instruction 10-130 data flow for RR instruction 10-140 | diskette drive, drive band service check 7-070 diskette drive, erase gate line 7-051 diskette drive, file data line 7-051 diskette drive, file data signal 7-053 diskette drive, FM encoding 7-052 diskette drive, general description 7-010 diskette drive, head engage line 7-051 diskette drive, head gap adjustment 7-090 diskette drive, head/carriage adjustment 7-090 diskette drive, head/carriage replacement 7-100 diskette drive, head/carriage service check 7-080 | display/alter LSR and Xrer, scanner 2-376 display/alter store, scanner 2-373 display/alter TIC interrupt register, TRA 2-382 display/alter TRM registers, TRA 2-381 display/update menu, CDF 2-402 display, hexadecimal 6-010 DLE remember latch bit 12-050 DPLY/ALT blocks, scanner 2-375 driver/receiver card check 12-080 dump delete MOSS, scanner or TRSS 2-392 dump display MOSS, scanner or TRSS 2-391, 2-392 dump exchange mechanism 6-140, 6-150 | | DAC card replacement 5-040 data buffer register 12-035 data circuit-terminating interface 1-011 data flow 1-030 data flow for IOH instruction 10-150 data flow for IOHI instruction 10-120, 10-130 data flow for output instruction 10-211 data flow for RE input instruction 10-210 data flow for RI instruction 10-130 data flow for RR instruction 10-140 data flow for RS instruction on character 10-160 | diskette drive, drive band service check 7-070 diskette drive, erase gate line 7-051 diskette drive, file data line 7-051 diskette drive, file data signal 7-053 diskette drive, FM encoding 7-052 diskette drive, general description 7-010 diskette drive, head engage line 7-051 diskette drive, head gap adjustment 7-090 diskette drive, head/carriage adjustment 7-090 diskette drive, head/carriage replacement 7-100 diskette drive, head/carriage service check 7-080 diskette drive, index line 7-051 | display/alter LSR and Xrer, scanner 2-376 display/alter store, scanner 2-373 display/alter TIC interrupt register, TRA 2-382 display/alter TRM registers, TRA 2-381 display/update menu, CDF 2-402 display, hexadecimal 6-010 DLE remember latch bit 12-050 DPLY/ALT blocks, scanner 2-375 driver/receiver card check 12-080 dump delete MOSS, scanner or TRSS 2-392 dump display MOSS, scanner or TRSS 2-391, 2-392 dump exchange mechanism 6-140, 6-150 dump exchange over link part 6-180 | | DAC card replacement 5-040 data buffer register 12-035 data circuit-terminating interface 1-011 data flow 1-030 data flow for IOH instruction 10-150 data flow for IOHI instruction 10-120, 10-130 data flow for output instruction 10-211 data flow for RE input instruction 10-210 data flow for RI instruction 10-130 data flow for RR instruction 10-140 | diskette drive, drive band service check 7-070 diskette drive, erase gate line 7-051 diskette drive, file data line 7-051 diskette drive, file data signal 7-053 diskette drive, FM encoding 7-052 diskette drive, general description 7-010 diskette drive, head engage line 7-051 diskette drive, head gap adjustment 7-090 diskette drive, head/carriage adjustment 7-090 diskette drive, head/carriage replacement 7-100 diskette drive, head/carriage service check 7-080 diskette drive, index line 7-051 diskette drive, inner tracks line 7-051 | display/alter LSR and Xrer, scanner 2-376 display/alter store, scanner 2-373 display/alter TIC interrupt register, TRA 2-382 display/alter TRM registers, TRA 2-381 display/update menu, CDF 2-402 display, hexadecimal 6-010 DLE remember latch bit 12-050 DPLY/ALT blocks, scanner 2-375 driver/receiver card check 12-080 dump delete MOSS, scanner or TRSS 2-392 dump display MOSS, scanner or TRSS 2-391, 2-392 dump exchange mechanism 6-140, 6-150 dump exchange over link part 6-180 dump scanner 2-371 | | DAC card replacement 5-040 data buffer register 12-035 data circuit-terminating interface 1-011 data flow 1-030 data flow for IOH instruction 10-150 data flow for IOHI instruction 10-120, 10-130 data flow for output instruction 10-211 data flow for RE input instruction 10-210 data flow for RI instruction 10-130 data flow for RR instruction 10-140 data flow for RS instruction on character 10-160 data flow for RS instructions 10-170 | diskette drive, drive band service check 7-070 diskette drive, erase gate line 7-051 diskette drive, file data line 7-051 diskette drive, file data signal 7-053 diskette drive, FM encoding 7-052 diskette drive, general description 7-010 diskette drive, head engage line 7-051 diskette drive, head gap adjustment 7-090 diskette drive, head/carriage adjustment 7-090 diskette drive, head/carriage replacement 7-100 diskette drive, head/carriage service check 7-080 diskette drive, index line 7-051 diskette drive, inner tracks line 7-051 diskette drive, interface lines description 7-051 | display/alter LSR and Xrer, scanner 2-376 display/alter store, scanner 2-373 display/alter TIC interrupt register, TRA 2-382 display/alter TRM registers, TRA 2-381 display/update menu, CDF 2-402 display/update menu, CDF 2-402 display, hexadecimal 6-010 DLE remember latch bit 12-050 DPLY/ALT blocks, scanner 2-375 driver/receiver card check 12-080 dump delete MOSS, scanner or TRSS 2-392 dump display MOSS, scanner or TRSS 2-391, 2-392 dump exchange mechanism 6-140, 6-150 dump exchange over link part 6-180 dump scanner 2-371 dump transfer 2-450, 6-190 | | DAC card replacement 5-040 data buffer register 12-035 data circuit-terminating interface 1-011 data flow 1-030 data flow for IOH instruction 10-150 data flow for IOHI instruction 10-120, 10-130 data flow for output instruction 10-211 data flow for RE input instruction 10-210 data flow for RE instruction 10-130 data flow for RR instruction 10-140 data flow for RS instruction on character 10-160 data flow for RS instructions 10-170 data flow for RS instructions 10-170 data flow for RSA instruction 10-180 | diskette drive, drive band service check 7-070 diskette drive, erase gate line 7-051 diskette drive, file data line 7-051 diskette drive, file data signal 7-053 diskette drive, FM encoding 7-052 diskette drive, general description 7-010 diskette drive, head engage line 7-051 diskette drive, head gap adjustment 7-090 diskette drive, head/carriage adjustment 7-090 diskette drive, head/carriage replacement 7-100 diskette drive, head/carriage service check 7-080 diskette drive, index line 7-051 diskette drive, inner tracks line 7-051 diskette drive, interface lines description 7-051 diskette drive, LED and PTX replacement 7-140 | display/alter LSR and Xrer, scanner 2-376 display/alter store, scanner 2-373 display/alter TIC interrupt register, TRA 2-382 display/alter TRM registers, TRA 2-381 display/update menu, CDF 2-402 display, hexadecimal 6-010 DLE remember latch bit 12-050 DPLY/ALT blocks, scanner 2-375 driver/receiver card check 12-080 dump delete MOSS, scanner or TRSS 2-392 dump display MOSS, scanner or TRSS 2-391, 2-392 dump exchange mechanism 6-140, 6-150 dump exchange over link part 6-180 dump scanner 2-371 | | DAC card replacement 5-040 data buffer register 12-035 data circuit-terminating interface 1-011 data flow 1-030 data flow for IOH instruction 10-150 data flow for IOHI instruction 10-120, 10-130 data flow for output instruction 10-211 data flow for RE input instruction 10-210 data flow for RI instruction 10-130 data flow for RI instruction 10-140 data flow for RS instruction on character 10-160 data flow for RS instructions 10-170 data flow for RSA instruction 10-180 data flow, channel adapter 12-095 | diskette drive, drive band service check 7-070 diskette drive, erase gate line 7-051 diskette drive, file data line 7-051 diskette drive, file data signal 7-053 diskette drive, FM encoding 7-052 diskette drive, general description 7-010 diskette drive, head engage line 7-051 diskette drive, head gap adjustment 7-090 diskette drive, head/carriage adjustment 7-090 diskette drive, head/carriage replacement 7-100 diskette drive, head/carriage service check 7-080 diskette drive, index line 7-051 diskette drive, inner tracks line 7-051 diskette drive, interface lines description 7-051 diskette drive, LED and PTX replacement 7-140 diskette drive, locations 7-040 | display/alter LSR and Xrer, scanner 2-376 display/alter store, scanner 2-373 display/alter TIC interrupt register, TRA 2-382 display/alter TRM registers, TRA 2-381 display/update menu, CDF 2-402 display/update menu, CDF 2-402 display, hexadecimal 6-010 DLE remember latch bit 12-050 DPLY/ALT blocks, scanner 2-375 driver/receiver card check 12-080 dump delete MOSS, scanner or TRSS 2-392 dump display MOSS, scanner or TRSS 2-391, 2-392 dump exchange mechanism 6-140, 6-150 dump exchange over link part 6-180 dump scanner 2-371 dump transfer 2-450, 6-190 | | DAC card replacement 5-040 data buffer register 12-035 data circuit-terminating interface 1-011 data flow 1-030 data flow for IOH instruction 10-150 data flow for IOHI instruction 10-120, 10-130 data flow for output instruction 10-211 data flow for RE input instruction 10-210 data flow for RI instruction 10-130 data flow for RI instruction 10-140 data flow for RS instruction on character 10-160 data flow for RS instructions 10-170 data flow for RSA instruction 10-180 data flow, channel adapter 12-095 data flow, communication controller 1-030 | diskette drive, drive band service check 7-070 diskette drive, erase gate line 7-051 diskette drive, file data line 7-051 diskette drive, file data signal 7-053 diskette drive, FM encoding 7-052 diskette drive, general description 7-010 diskette drive, head engage line 7-051 diskette drive, head gap adjustment 7-090 diskette drive, head/carriage adjustment 7-090 diskette drive, head/carriage replacement 7-100 diskette drive, head/carriage service check 7-080 diskette drive, index line 7-051 diskette drive, inner tracks line 7-051 diskette drive, interface lines description 7-051 diskette drive, led and PTX replacement 7-140 diskette drive, locations 7-040 diskette drive, maintenance 7-010 | display/alter LSR and Xrer, scanner 2-376 display/alter store, scanner 2-373 display/alter TIC interrupt register, TRA 2-382 display/alter TRM registers, TRA 2-381 display/update menu, CDF 2-402 display/update menu, CDF 2-402 display, hexadecimal 6-010 DLE remember latch bit 12-050 DPLY/ALT blocks, scanner 2-375 driver/receiver card check 12-080 dump delete MOSS, scanner or TRSS 2-392 dump display MOSS, scanner or TRSS 2-391, 2-392 dump exchange mechanism 6-140, 6-150 dump exchange over link part 6-180 dump scanner 2-371 dump transfer 2-450, 6-190 | | DAC card replacement 5-040 data buffer register 12-035 data circuit-terminating interface 1-011 data flow 1-030 data flow for IOH instruction 10-150 data flow for IOHI instruction 10-120, 10-130 data flow for output instruction 10-211 data flow for RE input instruction 10-210 data flow for RI instruction 10-130 data flow for RR instruction 10-140 data flow for RS instruction on character 10-160 data flow for RS instructions 10-170 data flow for RSA instruction 10-180 data flow, channel adapter 12-095 data flow, communication controller 1-030 data flow, LIC 13-013 | diskette drive, drive band service check 7-070 diskette drive, erase gate line 7-051 diskette drive, file data line 7-051 diskette drive, file data signal 7-053 diskette drive, FM encoding 7-052 diskette drive, peneral description 7-010 diskette drive, head engage line 7-051 diskette drive, head gap adjustment 7-090 diskette drive, head/carriage adjustment 7-090 diskette drive, head/carriage replacement 7-100 diskette drive, head/carriage service check 7-080 diskette drive, index line 7-051 diskette drive, inner tracks line 7-051 diskette drive, interface lines description 7-051 diskette drive, LED and PTX replacement 7-140 diskette drive, maintenance 7-010 diskette drive, maintenance 7-010 diskette drive, mechanical operation 7-051 | display/alter LSR and Xrer, scanner 2-376 display/alter store, scanner 2-373 display/alter TIC interrupt register, TRA 2-382 display/alter TRM registers, TRA 2-381 display/update menu, CDF 2-402 display, hexadecimal 6-010 DLE remember latch bit 12-050 DPLY/ALT blocks, scanner 2-375 driver/receiver card check 12-080 dump delete MOSS, scanner or TRSS 2-392 dump display MOSS, scanner or TRSS 2-391, 2-392 dump exchange mechanism 6-140, 6-150 dump exchange over link part 6-180 dump scanner 2-371 dump transfer 2-450, 6-190 dump, scanner, MOSS, TRSS/TIC 2-440 | | DAC card replacement 5-040 data buffer register 12-035 data circuit-terminating interface 1-011 data flow 1-030 data flow for IOH instruction 10-150 data flow for IOHI instruction 10-120, 10-130 data flow for output instruction 10-211 data flow for RE input instruction 10-210 data flow for RI instruction 10-130 data flow for RR instruction 10-140 data flow for RS instruction on character 10-160 data flow for RS instructions 10-170 data flow for RSA instruction 10-180 data flow, channel adapter 12-095 data flow, communication controller 1-030 data flow, LIC 13-013 data in tag 12-140 | diskette drive, drive band service check 7-070 diskette drive, erase gate line 7-051 diskette drive, file data line 7-051 diskette drive, file data signal 7-053 diskette drive, FM encoding 7-052 diskette drive, peneral description 7-010 diskette drive, head engage line 7-051 diskette drive, head gap adjustment 7-090 diskette drive, head/carriage adjustment 7-100 diskette drive, head/carriage replacement 7-100 diskette drive, head/carriage service check 7-080 diskette drive, index line 7-051 diskette drive, interface lines description 7-051 diskette drive, leD and PTX replacement 7-140 diskette drive, maintenance 7-010 diskette drive, maintenance 7-010 diskette drive, mechanical operation 7-051 diskette drive, MFM encoding 7-052, 7-053 | display/alter LSR and Xrer, scanner 2-376 display/alter store, scanner 2-373 display/alter TIC interrupt register, TRA 2-382 display/alter TRM registers, TRA 2-381 display/update menu, CDF 2-402 display/update menu, CDF 2-402 display, hexadecimal 6-010 DLE remember latch bit 12-050 DPLY/ALT blocks, scanner 2-375 driver/receiver card check 12-080 dump delete MOSS, scanner or TRSS 2-392 dump display MOSS, scanner or TRSS 2-391, 2-392 dump exchange mechanism 6-140, 6-150 dump exchange over link part 6-180 dump scanner 2-371 dump transfer 2-450, 6-190 | | DAC card replacement 5-040 data buffer register 12-035 data circuit-terminating interface 1-011 data flow 1-030 data flow for IOH instruction 10-150 data flow for IOHI instruction 10-120, 10-130 data flow for output instruction 10-211 data flow for RE input instruction 10-210 data flow for RI instruction 10-130 data flow for RR instruction 10-140 data flow for RS instruction on character 10-160 data flow for RS instructions 10-170 data flow for RSA instruction 10-180 data flow, channel adapter 12-095 data flow, communication controller 1-030 data in tag 12-140 data in/out jumper 4-282 | diskette drive, drive band service check 7-070 diskette drive, erase gate line 7-051 diskette drive, file data line 7-051 diskette drive, file data signal 7-053 diskette drive, FM encoding 7-052 diskette drive, peneral description 7-010 diskette drive, head engage line 7-051 diskette drive, head gap adjustment 7-090 diskette drive, head/carriage adjustment 7-100 diskette drive, head/carriage replacement 7-100 diskette drive, head/carriage service check 7-080 diskette drive, index line 7-051 diskette drive, inner tracks line 7-051 diskette drive, interface lines description 7-051 diskette drive, locations 7-040 diskette drive, maintenance 7-010 diskette drive, mechanical operation 7-051 diskette drive, mechanical operation 7-051 diskette drive, mechanical operation 7-053 diskette drive, motor capacitor replacement 7-150 | display/alter LSR and Xrer, scanner 2-376 display/alter store, scanner 2-373 display/alter TIC interrupt register, TRA 2-382 display/alter TRM registers, TRA 2-381 display/update menu, CDF 2-402 display, hexadecimal 6-010 DLE remember latch bit 12-050 DPLY/ALT blocks, scanner 2-375 driver/receiver card check 12-080 dump delete MOSS, scanner or TRSS 2-392 dump display MOSS, scanner or TRSS 2-391, 2-392 dump exchange mechanism 6-140, 6-150 dump exchange over link part 6-180 dump scanner 2-371 dump transfer 2-450, 6-190 dump, scanner, MOSS, TRSS/TIC 2-440 | | DAC card replacement 5-040 data buffer register 12-035 data circuit-terminating interface 1-011 data flow 1-030 data flow for IOH instruction 10-150 data flow for IOHI instruction 10-120, 10-130 data flow for output instruction 10-211 data flow for RE input instruction 10-210 data flow for RI instruction 10-130 data flow for RR instruction 10-140 data flow for RS instruction on character 10-160 data flow for RS instructions 10-170 data flow for RSA instruction 10-180 data flow, channel adapter 12-095 data flow, communication controller 1-030 data flow, LIC 13-013 data in tag 12-140 data in/out jumper 4-282 data link escape (DLE) in RAM B transmit 13-521 | diskette drive, drive band service check 7-070 diskette drive, erase gate line 7-051 diskette drive, file data line 7-051 diskette drive, file data signal 7-053 diskette drive, FM encoding 7-052 diskette drive, general description 7-010 diskette drive, head engage line 7-051 diskette drive, head gap adjustment 7-090 diskette drive, head/carriage adjustment 7-100 diskette drive, head/carriage replacement 7-100 diskette drive, head/carriage service check 7-080 diskette drive, index line 7-051 diskette drive, inner tracks line 7-051 diskette drive, interface lines description 7-051 diskette drive, led and PTX replacement 7-140 diskette drive, maintenance 7-010 diskette drive, mechanical operation 7-051 diskette drive, mechanical operation 7-051 diskette drive, mechanical operation 7-053 diskette drive, motor capacitor replacement 7-150 diskette drive, motor capacitor replacement 7-150 | display/alter LSR and Xrer, scanner 2-376 display/alter store, scanner 2-373 display/alter TIC interrupt register, TRA 2-382 display/alter TRM registers, TRA 2-381 display/update menu, CDF 2-402 display, hexadecimal 6-010 DLE remember latch bit 12-050 DPLY/ALT blocks, scanner 2-375 driver/receiver card check 12-080 dump delete MOSS, scanner or TRSS 2-392 dump display MOSS, scanner or TRSS 2-392 dump exchange mechanism 6-140, 6-150 dump exchange over link part 6-180 dump scanner 2-371 dump transfer 2-450, 6-190 dump, scanner, MOSS, TRSS/TIC 2-440 | | DAC card replacement 5-040 data buffer register 12-035 data circuit-terminating interface 1-011 data flow 1-030 data flow for IOH instruction 10-150 data flow for IOHI instruction 10-120, 10-130 data flow for output instruction 10-211 data flow for RE input instruction 10-210 data flow for RE instruction 10-130 data flow for RR instruction 10-140 data flow for RS instruction on character 10-160 data flow for RS instructions 10-170 data flow for RSA instruction 10-180 data flow, channel adapter 12-095 data flow, communication controller 1-030 data in tag 12-140 data in/out jumper 4-282 data link escape (DLE) in RAM B transmit 13-521 data out tag 12-140 | diskette drive, drive band service check 7-070 diskette drive, erase gate line 7-051 diskette drive, file data line 7-051 diskette drive, file data signal 7-053 diskette drive, FM encoding 7-052 diskette drive, peneral description 7-010 diskette drive, head engage line 7-051 diskette drive, head gap adjustment 7-090 diskette drive, head/carriage adjustment 7-100 diskette drive, head/carriage replacement 7-100 diskette drive, head/carriage service check 7-080 diskette drive, index line 7-051 diskette drive, inner tracks line 7-051 diskette drive, interface lines description 7-051 diskette drive, led and PTX replacement 7-140 diskette drive, locations 7-040 diskette drive, maintenance 7-010 diskette drive, mechanical operation 7-053 diskette drive, motor capacitor replacement 7-150 diskette drive, motor fan 7-150 diskette drive, motor installation 7-150 | display/alter LSR and Xrer, scanner 2-376 display/alter store, scanner 2-373 display/alter TIC interrupt register, TRA 2-382 display/alter TRM registers, TRA 2-381 display/update menu, CDF 2-402 display, hexadecimal 6-010 DLE remember latch bit 12-050 DPLY/ALT blocks, scanner 2-375 driver/receiver card check 12-080 dump delete MOSS, scanner or TRSS 2-392 dump display MOSS, scanner or TRSS 2-392 dump exchange mechanism 6-140, 6-150 dump exchange over link part 6-180 dump scanner 2-371 dump transfer 2-450, 6-190 dump, scanner, MOSS, TRSS/TIC 2-440 E EBCDIC monitor control latch bit 12-050 | | DAC card replacement 5-040 data buffer register 12-035 data circuit-terminating interface 1-011 data flow 1-030 data flow for IOH instruction 10-150 data flow for IOHI instruction 10-120, 10-130 data flow for output instruction 10-211 data flow for RE input instruction 10-210 data flow for RI instruction 10-130 data flow for RR instruction 10-140 data flow for RS instruction 10-140 data flow for RS instruction 10-170 data flow for RS instruction 10-180 data flow, channel adapter 12-095 data flow, communication controller 1-030 data flow, LIC 13-013 data in tag 12-140 data in/out jumper 4-282 data link escape (DLE) in RAM B transmit 13-521 data out tag 12-140 data terminal equipment interface 1-011 | diskette drive, drive band service check 7-070 diskette drive, erase gate line 7-051 diskette drive, file data line 7-051 diskette drive, file data signal 7-053 diskette drive, file data signal 7-053 diskette drive, FM encoding 7-052 diskette drive, bead engage line 7-051 diskette drive, head gap adjustment 7-090 diskette drive, head/carriage adjustment 7-090 diskette drive, head/carriage replacement 7-100 diskette drive, head/carriage service check 7-080 diskette drive, index line 7-051 diskette drive, inner tracks line 7-051 diskette drive, interface lines description 7-051 diskette drive, leed and PIX replacement 7-140 diskette drive, maintenance 7-010 diskette drive, mechanical operation 7-053 diskette drive, motor capacitor replacement 7-150 diskette drive, motor fan 7-150 diskette drive, motor removal/replacement 7-150 | display/alter LSR and Xrer, scanner 2-376 display/alter store, scanner 2-373 display/alter TIC interrupt register, TRA 2-382 display/alter TRM registers, TRA 2-381 display/update menu, CDF 2-402 display, hexadecimal 6-010 DLE remember latch bit 12-050 DPLY/ALT blocks, scanner 2-375 driver/receiver card check 12-080 dump delete MOSS, scanner or TRSS 2-392 dump display MOSS, scanner or TRSS 2-391, 2-392 dump exchange mechanism 6-140, 6-150 dump exchange over link part 6-180 dump scanner 2-371 dump transfer 2-450, 6-190 dump, scanner, MOSS, TRSS/TIC 2-440 E EBCDIC monitor control latch bit 12-050 EC/MES installation, hardware/microcode 8-010 | | DAC card replacement 5-040 data buffer register 12-035 data circuit-terminating interface 1-011 data flow 1-030 data flow for IOH instruction 10-150 data flow for IOHI instruction 10-120, 10-130 data flow for output instruction 10-211 data flow for RE input instruction 10-210 data flow for RI instruction 10-130 data flow for RR instruction 10-140 data flow for RS instruction on character 10-160 data flow for RS instructions 10-170 data flow for RSA instruction 10-180 data flow for RSA instruction 10-180 data flow, channel adapter 12-095 data flow, communication controller 1-030 data flow, LIC 13-013 data in tag 12-140 data in/out jumper 4-282 data link escape (DLE) in RAM B transmit 13-521 data out tag 12-140 data terminal equipment interface 1-011 data/status control register 12-030, 12-031 | diskette drive, drive band service check 7-070 diskette drive, erase gate line 7-051 diskette drive, file data line 7-051 diskette drive, file data signal 7-053 diskette drive, file data signal 7-053 diskette drive, fem encoding 7-052 diskette drive, dead engage line 7-051 diskette drive, head engage line 7-051 diskette drive, head/carriage adjustment 7-090 diskette drive, head/carriage replacement 7-100 diskette drive, head/carriage service check 7-080 diskette drive, index line 7-051 diskette drive, inner tracks line 7-051 diskette drive, interface lines description 7-051 diskette drive, locations 7-040 diskette drive, maintenance 7-010 diskette drive, maintenance 7-010 diskette drive, mechanical operation 7-053 diskette drive, motor capacitor replacement 7-150 diskette drive, motor fan 7-150 diskette drive, motor installation 7-150 diskette drive, motor removal/replacement 7-150 diskette drive, motor removal/replacement 7-150 diskette drive, power on/off procedures 7-060 | display/alter LSR and Xrer, scanner 2-376 display/alter store, scanner 2-373 display/alter TIC interrupt register, TRA 2-382 display/alter TRM registers, TRA 2-381 display/update menu, CDF 2-402 display, hexadecimal 6-010 DLE remember latch bit 12-050 DPLY/ALT blocks, scanner 2-375 driver/receiver card check 12-080 dump delete MOSS, scanner or TRSS 2-392 dump display MOSS, scanner or TRSS 2-392 dump exchange mechanism 6-140, 6-150 dump exchange over link part 6-180 dump scanner 2-371 dump transfer 2-450, 6-190 dump, scanner, MOSS, TRSS/TIC 2-440 E EBCDIC monitor control latch bit 12-050 EC/MES installation, hardware/microcode 8-010 ECC card 10-050 | | DAC card replacement 5-040 data buffer register 12-035 data circuit-terminating interface 1-011 data flow 1-030 data flow for IOH instruction 10-150 data flow for IOHI instruction 10-120, 10-130 data flow for output instruction 10-211 data flow for RE input instruction 10-210 data flow for RE input instruction 10-130 data flow for RR instruction 10-140 data flow for RS instruction on character 10-160 data flow for RS instructions 10-170 data flow for RSA instruction 10-180 data flow, channel adapter 12-095 data flow, communication controller 1-030 data flow, LIC 13-013 data in tag 12-140 data in/out jumper 4-282 data link escape (DLE) in RAM B transmit 13-521 data out tag 12-140 data terminal equipment interface 1-011 data/status control register 12-030, 12-031 DC voltage adjustment 5-060 | diskette drive, drive band service check 7-070 diskette drive, erase gate line 7-051 diskette drive, file data line 7-051 diskette drive, file data signal 7-053 diskette drive, felle data signal 7-053 diskette drive, dead engage line 7-051 diskette drive, head engage line 7-051 diskette drive, head gap adjustment 7-090 diskette drive, head/carriage adjustment 7-100 diskette drive, head/carriage replacement 7-100 diskette drive, index line 7-051 diskette drive, index line 7-051 diskette drive, interface lines description 7-051 diskette drive, interface lines description 7-051 diskette drive, maintenance 7-010 diskette drive, mechanical operation 7-051 diskette drive, mechanical operation 7-053 diskette drive, motor capacitor replacement 7-150 diskette drive, motor fan 7-150 diskette drive, motor removal/replacement 7-150 diskette drive, motor removal/replacement 7-060 diskette drive, power on/off procedures 7-060 diskette drive, PTX service check 7-061 | display/alter LSR and Xrer, scanner 2-376 display/alter store, scanner 2-373 display/alter TIC interrupt register, TRA 2-382 display/alter TRM registers, TRA 2-381 display/update menu, CDF 2-402 display, hexadecimal 6-010 DLE remember latch bit 12-050 DPLY/ALT blocks, scanner 2-375 driver/receiver card check 12-080 dump delete MOSS, scanner or TRSS 2-392 dump display MOSS, scanner or TRSS 2-392 dump exchange mechanism 6-140, 6-150 dump exchange over link part 6-180 dump scanner 2-371 dump transfer 2-450, 6-190 dump, scanner, MOSS, TRSS/TIC 2-440 E EBCDIC monitor control latch bit 12-050 EC/MES installation, hardware/microcode 8-010 ECC card 10-050 ECC control command 10-060 | | DAC card replacement 5-040 data buffer register 12-035 data circuit-terminating interface 1-011 data flow 1-030 data flow for IOH instruction 10-150 data flow for IOHI instruction 10-120, 10-130 data flow for output instruction 10-211 data flow for RE input instruction 10-210 data flow for RE input instruction 10-130 data flow for RR instruction 10-140 data flow for RS instruction on character 10-160 data flow for RS instructions 10-170 data flow for RS instruction 10-180 data flow, channel adapter 12-095 data flow, communication controller 1-030 data flow, communication controller 1-030 data flow, ilC 13-013 data in tag 12-140 data in tag 12-140 data invout jumper 4-282 data link escape (DLE) in RAM B transmit 13-521 data out tag 12-140 data terminal equipment interface 1-011 data/status control register 12-030, 12-031 DC voltage adjustment 5-060 DC voltages and tolerances 11-600 | diskette drive, drive band service check 7-070 diskette drive, erase gate line 7-051 diskette drive, file data line 7-051 diskette drive, file data signal 7-053 diskette drive, fm encoding 7-052 diskette drive, bead engage line 7-051 diskette drive, head engage line 7-051 diskette drive, head gap adjustment 7-090 diskette drive, head/carriage adjustment 7-090 diskette drive, head/carriage replacement 7-100 diskette drive, head/carriage service check 7-080 diskette drive, index line 7-051 diskette drive, inner tracks line 7-051 diskette drive, interface lines description 7-051 diskette drive, led and PTX replacement 7-140 diskette drive, maintenance 7-010 diskette drive, maintenance 7-010 diskette drive, mechanical operation 7-053 diskette drive, motor capacitor replacement 7-150 diskette drive, motor removal/replacement 7-150 diskette drive, motor removal/replacement 7-060 diskette drive, power on/off procedures 7-060 diskette drive, PTX service check 7-061 diskette drive, read/write operation principles 7-052 | display/alter LSR and Xrer, scanner 2-376 display/alter store, scanner 2-373 display/alter TIC interrupt register, TRA 2-382 display/alter TRM registers, TRA 2-381 display/update menu, CDF 2-402 display, hexadecimal 6-010 DLE remember latch bit 12-050 DPLY/ALT blocks, scanner 2-375 driver/receiver card check 12-080 dump delete MOSS, scanner or TRSS 2-392 dump display MOSS, scanner or TRSS 2-391, 2-392 dump exchange mechanism 6-140, 6-150 dump exchange over link part 6-180 dump scanner 2-371 dump transfer 2-450, 6-190 dump, scanner, MOSS, TRSS/TIC 2-440 E EBCDIC monitor control latch bit 12-050 EC/MES installation, hardware/microcode 8-010 ECC card 10-050 ECC control command 10-060 ECC mechanism 10-050 | | DAC card replacement 5-040 data buffer register 12-035 data circuit-terminating interface 1-011 data flow 1-030 data flow for IOH instruction 10-150 data flow for IOHI instruction 10-120, 10-130 data flow for output instruction 10-211 data flow for RE input instruction 10-210 data flow for RI instruction 10-130 data flow for RR instruction 10-140 data flow for RS instruction 10-140 data flow for RS instruction 10-170 data flow for RS instructions 10-170 data flow for RSA instruction 10-180 data flow, channel adapter 12-095 data flow, communication controller 1-030 data flow, LIC 13-013 data in tag 12-140 data in/out jumper 4-282 data link escape (DLE) in RAM B transmit 13-521 data out tag 12-140 data terminal equipment interface 1-011 data/status control register 12-030, 12-031 DC voltage adjustment 5-060 DC voltages and tolerances 11-600 DCE cable moving 8-040 | diskette drive, drive band service check 7-070 diskette drive, erase gate line 7-051 diskette drive, file data line 7-051 diskette drive, file data signal 7-053 diskette drive, felle data signal 7-053 diskette drive, dead engage line 7-051 diskette drive, head engage line 7-051 diskette drive, head gap adjustment 7-090 diskette drive, head/carriage adjustment 7-100 diskette drive, head/carriage replacement 7-100 diskette drive, index line 7-051 diskette drive, index line 7-051 diskette drive, interface lines description 7-051 diskette drive, interface lines description 7-051 diskette drive, maintenance 7-010 diskette drive, mechanical operation 7-051 diskette drive, mechanical operation 7-053 diskette drive, motor capacitor replacement 7-150 diskette drive, motor fan 7-150 diskette drive, motor removal/replacement 7-150 diskette drive, motor removal/replacement 7-060 diskette drive, power on/off procedures 7-060 diskette drive, PTX service check 7-061 | display/alter LSR and Xrer, scanner 2-376 display/alter store, scanner 2-373 display/alter TIC interrupt register, TRA 2-382 display/alter TRM registers, TRA 2-381 display/update menu, CDF 2-402 display, hexadecimal 6-010 DLE remember latch bit 12-050 DPLY/ALT blocks, scanner 2-375 driver/receiver card check 12-080 dump delete MOSS, scanner or TRSS 2-392 dump display MOSS, scanner or TRSS 2-391, 2-392 dump exchange mechanism 6-140, 6-150 dump exchange over link part 6-180 dump scanner 2-371 dump transfer 2-450, 6-190 dump, scanner, MOSS, TRSS/TIC 2-440 E EBCDIC monitor control latch bit 12-050 EC/MES installation, hardware/microcode 8-010 ECC card 10-050 ECC control command 10-060 ECC mechanism 10-050 EIA card 14-090 | | DAC card replacement 5-040 data buffer register 12-035 data circuit-terminating interface 1-011 data flow 1-030 data flow for IOH instruction 10-150 data flow for IOHI instruction 10-120, 10-130 data flow for output instruction 10-211 data flow for RE input instruction 10-210 data flow for RI instruction 10-130 data flow for RR instruction 10-140 data flow for RS instruction 10-140 data flow for RS instruction on character 10-160 data flow for RS instruction 10-180 data flow, channel adapter 12-095 data flow, communication controller 1-030 data flow, LIC 13-013 data in tag 12-140 data in/out jumper 4-282 data link escape (DLE) in RAM B transmit 13-521 data out tag 12-140 data terminal equipment interface 1-011 data/status control register 12-030, 12-031 DC voltage adjustment 5-060 DC voltages and tolerances 11-600 DCE cable moving 8-040 DCF translate table array. 14-135 | diskette drive, drive band service check 7-070 diskette drive, erase gate line 7-051 diskette drive, file data line 7-051 diskette drive, file data signal 7-053 diskette drive, fm encoding 7-052 diskette drive, bead engage line 7-051 diskette drive, head engage line 7-051 diskette drive, head gap adjustment 7-090 diskette drive, head/carriage adjustment 7-090 diskette drive, head/carriage replacement 7-100 diskette drive, head/carriage service check 7-080 diskette drive, index line 7-051 diskette drive, inner tracks line 7-051 diskette drive, interface lines description 7-051 diskette drive, led and PTX replacement 7-140 diskette drive, maintenance 7-010 diskette drive, maintenance 7-010 diskette drive, mechanical operation 7-053 diskette drive, motor capacitor replacement 7-150 diskette drive, motor removal/replacement 7-150 diskette drive, motor removal/replacement 7-060 diskette drive, power on/off procedures 7-060 diskette drive, PTX service check 7-061 diskette drive, read/write operation principles 7-052 | display/alter LSR and Xrer, scanner 2-376 display/alter store, scanner 2-373 display/alter TIC interrupt register, TRA 2-382 display/alter TRM registers, TRA 2-381 display/update menu, CDF 2-402 display, hexadecimal 6-010 DLE remember latch bit 12-050 DPLY/ALT blocks, scanner 2-375 driver/receiver card check 12-080 dump delete MOSS, scanner or TRSS 2-392 dump display MOSS, scanner or TRSS 2-391, 2-392 dump exchange mechanism 6-140, 6-150 dump exchange over link part 6-180 dump scanner 2-371 dump transfer 2-450, 6-190 dump, scanner, MOSS, TRSS/TIC 2-440 E EBCDIC monitor control latch bit 12-050 EC/MES installation, hardware/microcode 8-010 ECC card 10-050 ECC control command 10-060 ECC mechanism 10-050 EIA card 14-090 EIA card test 6-110 | | DAC card replacement 5-040 data buffer register 12-035 data circuit-terminating interface 1-011 data flow 1-030 data flow for IOH instruction 10-150 data flow for IOHI instruction 10-120, 10-130 data flow for output instruction 10-211 data flow for RE input instruction 10-210 data flow for RE input instruction 10-130 data flow for RR instruction 10-130 data flow for RR instruction 10-140 data flow for RS instruction on character 10-160 data flow for RS instruction 10-180 data flow, channel adapter 12-095 data flow, channel adapter 12-095 data flow, LIC 13-013 data in tag 12-140 data in/out jumper 4-282 data link escape (DLE) in RAM B transmit 13-521 data out tag 12-140 data terminal equipment interface 1-011 data/status control register 12-030, 12-031 DC voltages and tolerances 11-600 DCE cable moving 8-040 DCF translate table array. 14-135 deactivating scanner address compare 2-377 | diskette drive, drive band service check 7-070 diskette drive, erase gate line 7-051 diskette drive, file data line 7-051 diskette drive, file data signal 7-053 diskette drive, file data signal 7-053 diskette drive, peneral description 7-010 diskette drive, head engage line 7-051 diskette drive, head gap adjustment 7-090 diskette drive, head/carriage adjustment 7-090 diskette drive, head/carriage replacement 7-100 diskette drive, head/carriage service check 7-080 diskette drive, index line 7-051 diskette drive, inner tracks line 7-051 diskette drive, interface lines description 7-051 diskette drive, locations 7-040 diskette drive, maintenance 7-010 diskette drive, mechanical operation 7-051 diskette drive, motor capacitor replacement 7-150 diskette drive, motor fan 7-150 diskette drive, motor fan 7-150 diskette drive, motor installation 7-150 diskette drive, motor removal/replacement 7-060 diskette drive, power on/off procedures 7-060 diskette drive, PTX service check 7-061 diskette drive, read/write operation principles 7-052 diskette drive, read/write operation principles 7-052 diskette drive, removal/replacement 7-060, 7-061 | display/alter LSR and Xrer, scanner 2-376 display/alter store, scanner 2-373 display/alter TIC interrupt register, TRA 2-382 display/alter TRM registers, TRA 2-381 display/update menu, CDF 2-402 display, hexadecimal 6-010 DLE remember latch bit 12-050 DPLY/ALT blocks, scanner 2-375 driver/receiver card check 12-080 dump delete MOSS, scanner or TRSS 2-392 dump display MOSS, scanner or TRSS 2-391, 2-392 dump exchange mechanism 6-140, 6-150 dump exchange over link part 6-180 dump scanner 2-371 dump transfer 2-450, 6-190 dump, scanner, MOSS, TRSS/TIC 2-440 E EBCDIC monitor control latch bit 12-050 EC/MES installation, hardware/microcode 8-010 ECC card 10-050 ECC control command 10-060 ECC mechanism 10-050 EIA card 14-090 EIA card test 6-110 element removal and replacement procedures 6-032 | | DAC card replacement 5-040 data buffer register 12-035 data circuit-terminating interface 1-011 data flow 1-030 data flow for IOH instruction 10-150 data flow for IOHI instruction 10-120, 10-130 data flow for output instruction 10-211 data flow for RE input instruction 10-210 data flow for RI instruction 10-130 data flow for RI instruction 10-140 data flow for RS instruction on character 10-160 data flow for RS instructions 10-170 data flow for RS instructions 10-170 data flow for RSA instruction 10-180 data flow, channel adapter 12-095 data flow, communication controller 1-030 data flow, LIC 13-013 data in tag 12-140 data in/out jumper 4-282 data link escape (DLE) in RAM B transmit 13-521 data out tag 12-140 data terminal equipment interface 1-011 data/status control register 12-030, 12-031 DC voltages and tolerances 11-600 DCE cable moving 8-040 DCF translate table array. 14-135 deactivating scanner address compare 2-377 delete ZAP 2-396 | diskette drive, drive band service check 7-070 diskette drive, erase gate line 7-051 diskette drive, file data line 7-051 diskette drive, file data signal 7-053 diskette drive, file data signal 7-053 diskette drive, FM encoding 7-052 diskette drive, head engage line 7-051 diskette drive, head gap adjustment 7-090 diskette drive, head/carriage adjustment 7-090 diskette drive, head/carriage replacement 7-100 diskette drive, head/carriage service check 7-080 diskette drive, index line 7-051 diskette drive, inner tracks line 7-051 diskette drive, interface lines description 7-051 diskette drive, locations 7-040 diskette drive, maintenance 7-010 diskette drive, mechanical operation 7-051 diskette drive, motor capacitor replacement 7-150 diskette drive, motor fan 7-150 diskette drive, motor installation 7-150 diskette drive, motor removal/replacement 7-060 diskette drive, power on/off procedures 7-060 diskette drive, read/write operation principles 7-052 diskette drive, read/write operation principles 7-052 diskette drive, read/write operation principles 7-052 diskette drive, removal/replacement 7-060, 7-061 diskette drive, removal/replacement 7-060, 7-061 | display/alter LSR and Xrer, scanner 2-376 display/alter store, scanner 2-373 display/alter TIC interrupt register, TRA 2-382 display/alter TRM registers, TRA 2-381 display/update menu, CDF 2-402 display, hexadecimal 6-010 DLE remember latch bit 12-050 DPLY/ALT blocks, scanner 2-375 driver/receiver card check 12-080 dump delete MOSS, scanner or TRSS 2-392 dump display MOSS, scanner or TRSS 2-392 dump exchange mechanism 6-140, 6-150 dump exchange over link part 6-180 dump scanner 2-371 dump transfer 2-450, 6-190 dump, scanner, MOSS, TRSS/TIC 2-440 E EBCDIC monitor control latch bit 12-050 EC/MES installation, hardware/microcode 8-010 ECC card 10-050 ECC control command 10-060 ECC mechanism 10-050 EIA card 14-090 EIA card test 6-110 element removal and replacement procedures 6-032 element, 3727, video, logic and keyboard 6-030 | | DAC card replacement 5-040 data buffer register 12-035 data circuit-terminating interface 1-011 data flow 1-030 data flow for IOHI instruction 10-150 data flow for IOHI instruction 10-120, 10-130 data flow for output instruction 10-211 data flow for RE input instruction 10-210 data flow for RI instruction 10-130 data flow for RR instruction 10-140 data flow for RS instruction on character 10-160 data flow for RS instructions 10-170 data flow for RSA instruction 10-180 data flow, channel adapter 12-095 data flow, communication controller 1-030 data flow, LIC 13-013 data in tag 12-140 data in/out jumper 4-282 data link escape (DLE) in RAM B transmit 13-521 data out tag 12-140 data terminal equipment interface 1-011 data/status control register 12-030, 12-031 DC voltages and tolerances 11-600 DCE cable moving 8-040 DCF translate table array. 14-135 deactivating scanner address compare 2-377 delete ZAP 2-396 detection of MOSS errors 14-160 | diskette drive, drive band service check 7-070 diskette drive, erase gate line 7-051 diskette drive, file data line 7-051 diskette drive, file data signal 7-053 diskette drive, file data signal 7-053 diskette drive, general description 7-010 diskette drive, head engage line 7-051 diskette drive, head gap adjustment 7-090 diskette drive, head/carriage adjustment 7-090 diskette drive, head/carriage replacement 7-100 diskette drive, head/carriage service check 7-080 diskette drive, index line 7-051 diskette drive, inner tracks line 7-051 diskette drive, interface lines description 7-051 diskette drive, lED and PTX replacement 7-140 diskette drive, maintenance 7-010 diskette drive, mechanical operation 7-051 diskette drive, mechanical operation 7-051 diskette drive, motor capacitor replacement 7-150 diskette drive, motor fan 7-150 diskette drive, motor fan 7-150 diskette drive, motor removal/replacement 7-060 diskette drive, power on/off procedures 7-060 diskette drive, read/write operation principles 7-052 diskette drive, read/write operation principles 7-052 diskette drive, safety 7-020 diskette drive, select head 1 line 7-051 diskette drive, select head 1 line 7-051 | display/alter LSR and Xrer, scanner 2-376 display/alter store, scanner 2-373 display/alter TIC interrupt register, TRA 2-382 display/alter TRM registers, TRA 2-381 display/update menu, CDF 2-402 display, hexadecimal 6-010 DLE remember latch bit 12-050 DPLY/ALT blocks, scanner 2-375 driver/receiver card check 12-080 dump delete MOSS, scanner or TRSS 2-392 dump display MOSS, scanner or TRSS 2-392 dump exchange mechanism 6-140, 6-150 dump exchange over link part 6-180 dump scanner 2-371 dump transfer 2-450, 6-190 dump, scanner, MOSS, TRSS/TIC 2-440 E EBCDIC monitor control latch bit 12-050 EC/MES installation, hardware/microcode 8-010 ECC card 10-050 ECC control command 10-060 ECC mechanism 10-050 EIA card 14-090 EIA card test 6-110 element removal and replacement procedures 6-032 element, 3727, video, logic and keyboard 6-030 emulation program 1-023 | | DAC card replacement 5-040 data buffer register 12-035 data circuit-terminating interface 1-011 data flow 1-030 data flow for IOH instruction 10-150 data flow for IOHI instruction 10-120, 10-130 data flow for output instruction 10-211 data flow for RE input instruction 10-210 data flow for RI instruction 10-130 data flow for RI instruction 10-140 data flow for RS instruction on character 10-160 data flow for RS instructions 10-170 data flow for RS instructions 10-170 data flow for RSA instruction 10-180 data flow, channel adapter 12-095 data flow, communication controller 1-030 data flow, LIC 13-013 data in tag 12-140 data in/out jumper 4-282 data link escape (DLE) in RAM B transmit 13-521 data out tag 12-140 data terminal equipment interface 1-011 data/status control register 12-030, 12-031 DC voltages and tolerances 11-600 DCE cable moving 8-040 DCF translate table array. 14-135 deactivating scanner address compare 2-377 delete ZAP 2-396 | diskette drive, drive band service check 7-070 diskette drive, erase gate line 7-051 diskette drive, file data line 7-051 diskette drive, file data signal 7-053 diskette drive, file data signal 7-053 diskette drive, FM encoding 7-052 diskette drive, general description 7-010 diskette drive, head engage line 7-051 diskette drive, head gap adjustment 7-090 diskette drive, head/carriage adjustment 7-100 diskette drive, head/carriage replacement 7-100 diskette drive, head/carriage service check 7-080 diskette drive, index line 7-051 diskette drive, inner tracks line 7-051 diskette drive, interface lines description 7-051 diskette drive, led and PTX replacement 7-140 diskette drive, locations 7-040 diskette drive, maintenance 7-010 diskette drive, mechanical operation 7-051 diskette drive, motor capacitor replacement 7-150 diskette drive, motor fan 7-150 diskette drive, motor removal/replacement 7-150 diskette drive, power on/off procedures 7-060 diskette drive, power on/off procedures 7-060 diskette drive, read/write operation principles 7-052 diskette drive, read/write operation principles 7-052 diskette drive, sefety 7-020 diskette drive, select head 1 line 7-051 | display/alter LSR and Xrer, scanner 2-376 display/alter store, scanner 2-373 display/alter TIC interrupt register, TRA 2-382 display/alter TRM registers, TRA 2-381 display/update menu, CDF 2-402 display/update menu, CDF 2-402 display, hexadecimal 6-010 DLE remember latch bit 12-050 DPLY/ALT blocks, scanner 2-375 driver/receiver card check 12-080 dump delete MOSS, scanner or TRSS 2-392 dump display MOSS, scanner or TRSS 2-392 dump exchange mechanism 6-140, 6-150 dump exchange over link part 6-180 dump scanner 2-371 dump transfer 2-450, 6-190 dump, scanner, MOSS, TRSS/TIC 2-440 E EBCDIC monitor control latch bit 12-050 EC/MES installation, hardware/microcode 8-010 ECC card 10-050 ECC control command 10-060 ECC mechanism 10-050 EIA card 14-090 EIA card test 6-110 element removal and replacement procedures 6-032 element, 3727, video, logic and keyboard 6-030 emulation program 1-023 enable autoselection bit 12-045 | | DAC card replacement 5-040 data buffer register 12-035 data circuit-terminating interface 1-011 data flow 1-030 data flow for IOHI instruction 10-150 data flow for IOHI instruction 10-120, 10-130 data flow for output instruction 10-211 data flow for RE input instruction 10-210 data flow for RI instruction 10-130 data flow for RR instruction 10-140 data flow for RS instruction on character 10-160 data flow for RS instructions 10-170 data flow for RSA instruction 10-180 data flow, channel adapter 12-095 data flow, communication controller 1-030 data flow, LIC 13-013 data in tag 12-140 data in/out jumper 4-282 data link escape (DLE) in RAM B transmit 13-521 data out tag 12-140 data terminal equipment interface 1-011 data/status control register 12-030, 12-031 DC voltages and tolerances 11-600 DCE cable moving 8-040 DCF translate table array. 14-135 deactivating scanner address compare 2-377 delete ZAP 2-396 detection of MOSS errors 14-160 | diskette drive, drive band service check 7-070 diskette drive, erase gate line 7-051 diskette drive, file data line 7-051 diskette drive, file data signal 7-053 diskette drive, file data signal 7-053 diskette drive, peaneral description 7-010 diskette drive, head engage line 7-051 diskette drive, head gap adjustment 7-090 diskette drive, head/carriage adjustment 7-090 diskette drive, head/carriage replacement 7-100 diskette drive, head/carriage service check 7-080 diskette drive, index line 7-051 diskette drive, inner tracks line 7-051 diskette drive, interface lines description 7-051 diskette drive, lED and PTX replacement 7-140 diskette drive, maintenance 7-010 diskette drive, mechanical operation 7-051 diskette drive, mechanical operation 7-051 diskette drive, motor capacitor replacement 7-150 diskette drive, motor fan 7-150 diskette drive, motor installation 7-150 diskette drive, motor installation 7-160 diskette drive, power on/off procedures 7-060 diskette drive, read/write operation principles 7-052 diskette drive, read/write operation principles 7-052 diskette drive, safety 7-020 diskette drive, service check 7-061 diskette drive, service check 7-061 diskette drive, select head 1 line 7-051 diskette drive, service check 7-061 diskette drive, service check 7-061 diskette drive, service check 7-061 diskette drive, service check 7-061 diskette drive, select head 1 line 7-051 | display/alter LSR and Xrer, scanner 2-376 display/alter store, scanner 2-373 display/alter TIC interrupt register, TRA 2-382 display/alter TRM registers, TRA 2-381 display/update menu, CDF 2-402 display, hexadecimal 6-010 DLE remember latch bit 12-050 DPLY/ALT blocks, scanner 2-375 driver/receiver card check 12-080 dump delete MOSS, scanner or TRSS 2-392 dump display MOSS, scanner or TRSS 2-392 dump exchange mechanism 6-140, 6-150 dump exchange over link part 6-180 dump scanner 2-371 dump transfer 2-450, 6-190 dump, scanner, MOSS, TRSS/TIC 2-440 E EBCDIC monitor control latch bit 12-050 EC/MES installation, hardware/microcode 8-010 ECC card 10-050 ECC control command 10-060 ECC mechanism 10-050 EIA card 14-090 EIA card test 6-110 element removal and replacement procedures 6-032 element, 3727, video, logic and keyboard 6-030 emulation program 1-023 | F FES 13-130 FES commands for 13-131 FES data flow 13-020 FES data transfer operation 13-260 FES functions 13-021 FES general reset 13-021 FES modularity 1-051 FES operation 13-260 FES packaging 1-051 FES packaging and components 13-020 FES parameter status 13-130 FES parameter transfer operation 13-260 FES parameter/status transfer mechanism 13-260 FES programmed reset 13-013 FES purpose 13-020 FES scanning operation 13-260 FES scheduler 13-013 FES storage 13-021 FES throughput 13-020 field description for BER list screen 2-180 field description for BER summary screen 2-180 fields common to many BER detail screens 2-182 file a ZAP in ZAP area 2-398 file data 7-052, 7-053 file data signal 7-053 file deletion 2-392 file printing 2-460 file printing, BER list 2-466 file printing, CDF 2-461 file printing, MLT file 2-460 file printing, MOSS dump 2-467, 2-468 file printing, ZAP history table 2-465 file transfer to host 2-042, 2-450 - 2-459 final status stacked bit 12-030 flag (BER) updating 2-173 flat cable extractor 3-013 flat cable installation 8-050 flat cable installation 8-050 flat cable removal 8-045 frame 01 component location 4-011 frame 02 component location 4-012 front end layer 13-013 front end scanner 1-051, 13-020 front end scanner, packaging 1-051 function data exchange 2-351, 2-352 function registers 10-030 function select switch 6-010 functional organization 1-040 functions called from the host 2-030 G general IPL after LIC or ICC move 8-070 general PIO operations 15-100 general purpose tools 3-010 generation, control program 1-023 get command completion (TRM) 15-120 get error status instruction operation 13-230 get line identification (GLI) instruction 13-123 get line identification instruction operation 13-231 ground fault 12-080 ground fault error bit 12-055 group address, RDV 11-055 Н HARDSTOP, MSA 2-351 hardware error 2-250 hardware reset function (TRA) 15-155 hex display 6-010 hex display, BER decode 3-030 hexadecimal/decimal conversion 2-470 high-level command status 13-351 high-speed clock distribution 4-100 high/low resolution timer 10-260 host NLDM trace 2-032 host trace, environment-independent 2-032 host traces in an ACF/TCAM environment 2-031 host traces in an ACF/TTAM environment 2-030 I/O connections 14-090 I/O MOSS 14-090 I/O selection and interrupt mechanism 6-110 IAR 10-030 IC instruction 10-160 ICB (interface control block) location (map) 13-550 ICB (interface control/PSA block) description 13-554 ICC characteristics 1-052 ICC data flow 13-040 ICC jumpering 13-040 ICC modularity 1-052 ICC move 8-030 ICC or LIC, before moving 8-040 ICC packaging and components 13-040 ICC register 13-040, 13-541 ICC, packaging 1-050 ICT instruction 10-180 IML error flag 2-323 IML scanner 2-371 IML, MOSS 3-030 IML, steps 6-120 inbound data transfer sequence bit 12-030 indicator card 3-011 indicator card data flow 3-011 indicator card functions 3-011 initial selection 12-085, 12-086 initial selection address and command register 12-025 initial selection address and command register initial selection control register 12-025 initial selection interrupt 12-025 initial status byte stacked bit 12-025, 12-085 initialization of a channel-attached 3725 6-060 initialization of link-attached 3725 6-060 initialization request handling 6-130 initialization requests 6-060 initialization requests 6-060 initialization, controller 6-060 INITIALIZED, MSA 2-352 initiate service latch ungated bit 12-055 INOPERATIVE, MSA 2-352 input instruction 10-210 input instruction 10-210 input registers 10-220 input X'7x' register bits 10-230, 10-231 input X'70' scoping 10-820 input/output (IOH) 11-055, 12-015, 12-065 input/output (IOHI) 11-055, 12-016, 12-065 insert ZAP 2-396 inserting the diskette 7-010 installation, microcode FC 8-010 installation, microcode EC 8-010 instruction address register 10-030 instruction decoding 10-090, 10-110 instruction formats 10-100 instruction get error status 13-123 instruction operations 13-230 instruction RR (BALR, IOH, IOHI) 10-150 instruction set 10-040 instruction set LNVT high/low 13-123 instruction start line 13-123 instruction, address exception 10-250 instruction, B 10-190 instruction, BCL 10-190 instruction, BCL 10-190 instruction, BCT 10-190 instruction, BZL 10-190 instruction, exit 10-200 instruction, IC 10-160 instruction, RE 10-210 instruction, register and storage with addition 10-180 I instruction, register to register 10-140 IOC registers 10-030 instruction, RS 10-170 IOC wire continuity 4-090 IOH instruction 10-150, 11-055, 13-121 IOHI instructions 10-120, 11-055 IOIR scope points 14-850 instruction, RS on character 10-160 interchange circuits 4-141 interface disconnection 12-025 IPL CCU/TSS 2-365 IPL CHECK, MSA 2-353 interface, DCE 1-010 interface, DIE 1-010 interface, storage 10-050 IPL COMPLETE+ERRORS, MSA 2-353 interface, transmission 1-010 IPL exchange mechanism 6-140 intermittent error, tentative repair action 1-070 IPL exchanges over link IPL port 6-160 IPL menu/selection 2-365 internal bus parity error bit 12-055 internal clock card 1-052, 13-040 internal clock card, packaging 1-050 IPL REQ 2-322 Isolation, problem 2-171 interrupt (level1) request 11-814 interrupt (level2) test 11-814 interrupt (level3) request 11-814 interrupt (scanner) request to the MOSS 11-814 interrupt autoselection 13-810 interrupt autoselection (TRA) 15-810 interrupt level 1/2 (TRM) 15-135 jumper pin removal/replacement 5-030 interrupt level, MOSS 14-110 interrupt levels 9-010 interrupt mechanism 10-080 interrupt operations (TRA) 15-060 jumpers installed on boards 4-270 jumpers on IOC bus 4-290 jumpers, ESC address range 4-282 jumpers, installed on cards 4-280 interrupt preselection 13-810 interrupt preselection (TRA) 15-810 interrupt priority structure 13-810 jumpers, summary table 4-260 interrupt priority structure (TRA) 15-810 interrupt request in RAM A receive 13-510 interrupt request in RAM A transmit 13-511 interrupt request sources 10-081 K interrupt request to CCU (TRA) 15-810 interrupt requests to CCU 13-810 key, read only 10-250 interrupt requests, resetting 10-080 interrupt system 1-040 key, storage protect 10-250 keyboard element replacement 6-032 interrupts autoselection 13-810 keyboard palm rest feature 6-034 interrupts, CCU 10-040 invalid input instructions 10-210 keyboard palm rest, installation and removal 6-034 invalid output instructions 10-211 IOC BER (type 14) 2-230 IOC bus adapter interrupts 11-814 IOC bus address format 11-040 IOC bus address/command formats 11-040 IOC bus command description 11-040 IOC bus command format 11-040 LA instruction 10-120 IOC bus configuration 11-801 LAB address 11-040 IOC bus connection 11-060 LAB address jumpers 4-270 IOC bus continuity plugs 4-290 IOC bus data flow 11-010 LAB board layout 4-020 LAB locations 4-011 IOC bus error bit 12-055 LAB numbering 1-050 IOC bus error reporting 11-811 IOC bus errors (CSP) 13-340 LAB position 3 line information 4-124 LAB position 4 line information 4-125 IOC bus IFT diagnostics 11-802 LAB position 5 line information 4-126 IOC bus interface 15-050 LAB position 6 line information 4-127 IOC bus interface control (TIC) 15-041 LAB position 7 line information 4-128 IOC bus interface errors (CSP) 13-321 LAB position 8 line information 4-129 IOC bus interface signal lines summary (TRM) 15-050 LAB type C 15-031 IOC bus isolation 11-803 IOC bus lines 11-015 LABA board card location 4-062 LABB board card location 4-062 IOC bus RDV states 11-801 IOC bus shortening 11-803 IOC bus structure 11-015, 11-016 IOC bus terminator jumpers 4-290 LABC board card location 4-063 lagging address register 10-030 LAR 10-030 last MOSS check code 2-351 LCB (line control block) description 13-553 IOC bus terminator power warning 11-800 IOC bus troubleshooting 11-800 LCB (line control block) location (map) 13-550 IOC check 2-351 LED replacement 7-140 IOC control logic 10-090, 11-015 LIB (line interface buffer) description 13-555 IOC control logic, PIO operation 11-015 LIB (line interface buffers) location (map) 13-550 IOC internal status table 10-231 LIC card move 8-050 LIC card move from one board to another 8-030 LIC card replacement 5-041 LIC driver check 13-331 LIC general reset 13-031 LIC modularity 1-052 LIC move physical representation 8-035 LIC move procedure 8-030 LIC or ICC, before moving 8-040 LIC packaging 1-050 LIC packaging and components 13-030 LIC purpose 13-030 LIC registers 13-030 LIC to DCE interface scoping 13-820 LIC type 1 1-053 LIC type 1 autocall unit interface 4-160 LIC type 1 DCE interface 4-140 LIC type 2 1-053 LIC type 3 1-053 LIC type 4A 1-053 LIC type 4A, 4B jumpers 4-282 LIC type 4B 1-053 LIC weight 1-052 LIC/ICC compatibility 1-052 LIC/ICC register description 13-540 LIC1 autocall 4-160 LIC1 DCE interface (Japan) 4-150, 4-151 LIC1 direct attachment 4-170 LIC1 registers 13-540 LIC2 type 2 DCE interface 4-180 LIC3 DCE interface 4-190 LIC3 direct attachment 4-200 LIC3 registers 13-541 LIC4 registers 13-541 LIC4A DCE interface 4-210 LIC4A direct attachment 4-220 LIC4B DCE interface (except France) 4-230 LIC4B DCE interface (France only-transmix) 4-232 LIC4B direct attachment 4-240 line addressing 11-050 line and IOH trace (NTRI) 2-034 line attachment board address 11-050 line character trace (BSC) 2-037 line character trace (SDLC) 2-037 line character trace (start/stop) 2-037 line disabled/no-operation 13-013 line error trace 2-037 line group 11-050 line ID loading (TRA) 15-137 line identification (line ID) generation (TRA) 15-135 line information, LAB position 3 4-124 line information, LAB position 7 4-128 line interface address 11-050 line interface buffer See LIB line interface card 1-052, 13-030 line interface card, packaging 1-050 line operating character mode 13-111 line operating modes 1-051 line operating normal mode 13-111 line operating service mode 13-111 line reset 13-013 line trace of remote load 6-171 line trace of remote NCP abend 6-190 line vector table, see LNVT LNVT definition 13-120 LNVT pointer to 13-552 load and start CLDP in CCU 6-090 local storage 1-041 local storage component location 4-010 microcode data flow, general 13-110 location 4-010 MOSS or scanner dump delete 2-392 microcode EC installation 8-010 location, diskette drive 7-040 MOSS or scanner dump display 2-391 location, local storage component 4-010 microcode functions 13-110 MOSS PIO bus and internal signal routing 14-835 location, thermal switch 4-013 lock/unlock NCP buffers jumper 4-283 MOSS PIO bus protocol 14-012 MOSS processor 14-011 microcode interaction with control program 13-120 microcode interaction with FES 13-130 microcode interaction with MOSS 13-140 logic element replacement 6-033 MOSS processor checkout 6-110 logic partitioning 10-040 LOGREC 2-042 microcode level 13-111 MIOC bus signal tables 4-082 MOSS processor storage and microcode 1-060 MOSS record printing 2-462 MOSS reduced configuration 14-830 low-speed clock scoping 5-051 LSSD 10-090 LSSD bit identification 2-404 LSSD display 2-404 MIOC control logic 10-090 MIOC data flow 10-090 MOSS register MAP 14-141 MIOC direct operations 10-090 MOSS register space allocation 14-120 MOSS reset 6-110 MIOC indirect operations 10-090 LSSD operation 14-070 MLT 2-407 MOSS scanner and TRSS dump display/detete 2-391 LSSD operations 10-090 LSSD operations (from MOSS) 2-404, 14-071 MLT file printing 2-460 MMB board layout 4-020 MMC card 14-011, 14-012 MOSS scanner communication 14-150 MOSS sense codes 14-110 MOSS software checking 14-160 LSSD register 14-071 LSSD testing circuit 14-070 MOSS states 14-100 MOSS status 2-350 MMC card replacement 5-040 mode (TRSS) 2-387 mode control register A 14-051 MOSS storage address test 14-840 MOSS storage errors 2-801 mode control, scanner 2-372 mode, line operating 13-111 MOSS storage map 14-011 MOSS storages 14-011 MOSS store and module display 2-393 M modem change detection 13-261 modem interface test set 3-040 modem line management 13-261 modify ZAP 2-396 module display 2-393 MOSS timing charts 14-840 MOSS to CCU adapter 1-060 MOSS to CCU communication 14-020, 14-140 machine clocks (other than high speed) 5-050 machine instructions 1-040 MOSS to CCU internal bus scoping routine 14-883 MOSS to CCU internal bus, physical 14-880 machine internal communications (TRA) 15-060 module extractor/aligner 3-013 machine load table 2-407 MOSS adapter read command timing chart 14-840 machine status area 2-350 - 2-354 mailbox commands 14-141 mailbox description 14-140 MOSS to CCU internal bus, read operation 14-882 MOSS to CCU internal bus, write operation 14-881 MOSS adapter write command timing chart 14-840 MOSS adapters 1-060 MOSS address compare register 14-051 MOSS to CCU interrupt registers 14-040 MOSS to CCU operations 14-020, 14-140 MOSS to CCU status registers 14-040, 14-051 mailbox exchange procedure 14-140 MOSS buses signal tables 4-083 mailbox exchange timeouts 14-141 MOSS card interconnection 14-012 MOSS to CCU status registers 14-04 MOSS to control panel cable 4-083 MOSS to diskette cable 4-083 MOSS troubleshooting 14-800 MPC card 14-011, 14-012 MPC card replacement 5-040 mailbox MOSS 13-552 mailbox status 14-141 main storage 1-040 MOSS card organization 14-010, 14-012, 4-060 MOSS changes of state 14-101 MOSS check code 2-351 MOSS clocking 14-810 main storage data flow 10-050 MOSS command completion 13-352 MOSS command status 13-352 MOSS communication between MOSS and NCP/EP 14-140 main storage description 10-050 MROS card replacement 5-040 MSA, BYP-CCU-CHK 2-350 MSA, BYP-IOC-CHK 2-351 main storage protection states 10-250 maintenance and operator subsystem 1-020, 1-060, 14-010 maintenance data operand register 10-030 MOSS completely down 14-820 Maintenance Device 2-450 Maintenance Device 2 3-040 MOSS connection to control panel 6-020 MSA, CCU/scanner IPL 2-353 MSA, CCU/scanner IPL information 2-350, 2-353 MOSS console connections 14-090 MSA, CCU/Scanner IPL intologous MSA, HARDCHK 2-351 MSA, HARDSTOP 2-351 MSA, I-STEP 2-350 MSA, IPL-REQ 2-351 MSA, LAST MCHK;xxx 2-351 maintenance operation screen 2-020 MOSS control 6-010 maintenance operation screen 2-020 maintenance philosophy 1-070 maintenance, preventive 8-020 manual MOSS dump 2-440 manual routine B001 2-803 manual scanner dump 2-440 manual step switch, control panel 6-011 MOSS control panel connections 14-090 MOSS data flow 14-010 MOSS description 14-010 MOSS diskette adapter 1-060 MOSS diskette drive 14-080 MOSS dump 2-440 MOSS dump file printing 2-467, 2-468 MSA, MOSS-ALONE 2-350 MSA, MOSS-OFFLINE 2-350 manual TIC dump 2-440 MSA, MOSS-ONLINE 2-350 MSA, PROCESS 2-350 MSA, RESET 2-351 MSA, RUN 2-351 MOSS error area 13-552 mask in BSC receive (RAM C) 13-532 mask in BSC transmit (RAM C) 13-533 mask in SDLC receive (RAM C) 13-530 MOSS error detection 14-160 MOSS error status register 15-108 MSA, RUN 2-351 MSA, scanner information 2-350, 2-352 MSA, SERVICE-MODE 2-350 MSA, STOP-AC 2-351 MSA, STOP-BT 2-351 MSA, STOP-CCU-CHK 2-350 MSA, STOP-IOC-CHK 2-351 MSA, STOP-PGM 2-351 MSA, With TRA/TIC information 2-350, 2-354 mask in SDLC transmit (RAM C) 13-531 MOSS functions 14-010 mask in start-stop receive (RAM C) 13-534 mask in start-stop transmit (RAM C) 13-534 MOSS hardware checking 14-160 MOSS IML 6-070 MCC card test 6-110 MCC status register 14-030 MEF status byte 2-260 MOSS IML step description 6-110 MOSS indirect operation register 14-040 MOSS initialization 6-120 MEM card replacement 5-040 MEMx card 10-050, 10-070 message directory 2-480, 2-490, 2-491, 2-492 message exchanges 9-030 MOSS inoperative lamp 6-010 MOSS interrupt levels 14-110 MOSS IOC bus testing 6-110 MOSS isolation 14-810 multiple interrupt requests on same level 10-080 multiplex mode 12-210 message format, system operation 9-030 messages, TRSS functions 2-520 messages, TSS functions 2-510 messages, utility program 2-500 MOSS loop on error 14-831 multiplexer channel 12-210 MOSS LSSD register 14-071 multistation access unit 8228 15-022 MOSS mailbox protocol 14-140 MOSS message lamp 6-010 MOSS microcode 14-100 microcode checkpoint trace 2-040 NCCF 1-023, 2-032 NCP address trace 2-034 NCP branch trace 2-033 NCP channel adapter trace 2-033 NCP channel commands information 12-110 NCP generalized PIU trace 2-033 NCP line trace 2-034 NCP scanner interface trace 2-035 NCP sense information 12-120 NCP session trace 2-033 NCP SIT 2-035 NCP SIT record units 2-036 NCP status information 12-115 NCP transmission group trace 2-034 NCP/EP command status 13-351 net list, example 4-030 network configuration changes 1-023 network control program 1-023 network problem determination application 1-023 NLDM 1-023, 2-032 NLDM users 2-032 no FRU isolated 1-070 normal mode 1-051 normal mode (contrast with character mode) 9-040 normal operation screen 2-020 NPDA messages 2-050 NSC address 9-030 NSC address active bit 12-045 NSC address jumpers 4-281 NSC final status transfer 12-100 NSC initial status chart 12-086 NSC mode 12-005, 12-010 NSC stacked final status 12-100 NSC status/control register 12-040 NSC, initial status chart 12-086 NTO 1-023 NTRI traces 2-034 0 OLT (CA responder) 2-152 OLT (CA) 2-152 OLT CDS for the 3725 2-153 OLT procedure 2-151 OLT routine list 2-152 OLT running restrictions 2-152 online test group 2-150 OP register 10-030 operation register 10-030 operation, ROS 10-031 operational in tag 12-140 operational out tag 12-140 operator console adapter 1-060 operator console anti-glare feature 6-034 operator console interface, wrap block 6-040 operator console keyboard rest feature 6-034 operator console sharing 6-040 operator console test 6-031 operator console, elements 6-030 operator console, keyboard element replacement 6-032 operator console, logic element replacement 6-033 operator console, test switch 6-030 operator console, video element adjustment 6-031 operator console, video element replacement 6-032 operator console, video element testing 6-031 outbound data transfer bit 12-030 output exception check bit 12-055 output instruction 10-211 output registers 10-230 output X'7x' register bits 10-240 output X'71' instruction 2-351 output X'72' instruction 2-352 output X'74' instruction 10-825 overview token-ring network 15-020 Р packaging, CLAB 1-050 packaging, C2LB 1-050 packaging, C2LB2 1-050 packaging, LAB 1-050 packaging, MOSS 1-060 packaging, storage 10-050 packaging, TSS 1-050 packaging, 3725 model2 1-041 packaging, 3725/3726 1-041 parallel data field (PDF) in RAM A 13-510, 13-511 parallel data field (PDF) in RAM B 13-521, 13-520 parameter status area, see PSA part location, diskette drive 7-040 partitioned emulation programming extension 1-023 PCI level3 interrupt scoping 11-809 PCW 2-281 permanent BSC/SS device errors 3-050 permanent BSC/SS line error, RECMS decoding 3-050 permanent interrupt after reset 14-850 permanent SDLC line error 3-056 PF keys 2-373 PF keys on BER list screen 2-180 PFAR register 10-030 physical LIC move 8-035 pin addressing 4-030 pin list, example 4-030 pin lists 4-030 ping/pong buffers 13-012 PIO bus protocol 11-015 PIO bus read timing 11-812 PIO bus write timing 11-812 PIO format and types (TRA) 15-105 PIO format at TA time (TRA) 15-105 PIO halt remember latch bit 12-055, 12-080 PIO initiated by the CCU 11-020 PIO initiated by the MOSS 11-020 PIO mode 10-020 PIO mode bit 12-045 PIO operation 11-020, 11-021, 11-022 PIO operation sequence 11-020 PIO operation sequence, data transfer 11-021 PIO operation sequence, initialization 11-021 PIO read sequence (TRA) 15-110 PIO read timing 11-022 PIO scoping routine for IOC bus 11-805, 11-806 PIO scoping, channel adapters 11-809 PIO scoping, scanners 11-808 PIO scoping, TRAs 11-809 PIO types (TRA) 15-105 PIO types for TIC 15-105 PIO write sequence (TRA) 15-110 PIO write timing 11-022 PIO-MMIO operations 15-060 PIO/MMIO hand-shaking mechanism (TRM) 15-115 PIO/MMIO read (TRM) 15-115 PIO/MMIO write (TRM) 15-115 PIU trace 2-031 POPR register 10-030 power board layout 4-021 power control 6-011 power jumpers 4-300 power mode switch 6-011 power on checks 14-820 power on lamp, control panel 6-011 power on lamp, operator console 6-030 power on/off switch, control panel 6-011 power on/off switch, operator console 6-030 power service area, control panel 6-011 power supply adjustments 5-060 power terminator cards 4-300 pre-fetch address register 10-030 pre-fetch operation register 10-030 preselection mechanism (TRA) 15-810 preventive maintenance 8-020 primary control field (PCF) in RAM B receive 13-520 primary control field (PCF) in RAM B transmit 13-521 primary IOC cables 4-080 primary menu 2-020 primary redrive address 11-070 printing general scanner configuration frame 2-462 printing scanner detailed information records 2-463 printing the BER list 2-466 printing the CDF 2-461 printing the configuration data file 2-461 printing ZAP history tables 2-465 priority outbound service bit 12-031, 12-032 program generation 1-023 program requested interrupt bit 12-030 program wait lamp 6-010 program-initiated operation 12-035 programmed input/output operations (TRA) 15-100 programmed reset function (TRA) 15-155 programmed reset TRM 15-120 programming support for the host 1-023 protocol handling 9-050 PSA area 13-120 PSA data buffers 13-121 PSW condition codes and page pointer 2-260 PT-2 channel monitor 3-040 PT-2 high-speed trace programs 3-040 PT-2 SNA edit and display program 3-040 PT-2 tool 3-040 PT-2 TP exercise program 3-040 PT-2 TP line monitor 3-040 PTX replacement 7-140 purge BER 2-409 purpose of ICC 13-040 purpose of the token-ring network 15-020 PWB1 board card location 4-063 PWB2 board card location 4-064 | D | register to register instructions 10-140 | <b>S</b> | |--------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------| | | register to storage on character instruction 10-160 | | | | register X'B' 12-021, 12-050 | | | RA instructions 10-120 | register X'C' 12-021, 12-050 | SALT 3-045 | | | register X'D' 12-022, 12-055 | save area mail box 13-552 | | RAM A 13-130 | register X'E' 12-022, 12-060 | save BER 2-409 | | RAM A description 13-510 | register X'F' 12-022, 12-060 | scan ZAP 2-397 | | RAM A receive 13-510 | register X'1' 12-020, 12-025 | scanner addressing 11-050 | | RAM A transmit 13-511 | register X'2' 12-020, 12-030, 12-031 | scanner and TRA modularity 1-051 | | RAM B description 13-520 | register X'3' 12-020, 12-035 | scanner base control in RAM A transmit 13-511 | | RAM B receive 13-520 | register X'4' 12-021, 12-035 | scanner base control in RAM A receive 13-510 | | RAM B transmit 13-521 | | scanner base layer 13-013 | | RAM C 13-131 | register X'5' 12-021, 12-035 | scanner board information 4-120, 4-121, 4-122 | | RAM C BSC receive 13-532 | register X'6' 12-040 | scanner board information LAB 6 4-127 | | RAM C BSC transmit 13-533 | register X'7' 12-021, 12-045, 12-046 | | | RAM C description 13-530 | register, branch trace 14-050 | scanner board information LAB 7 4-128 | | RAM C SDLC receive 13-530 | register, definition of external 10-220 | scanner board information LAB 8 4-129 | | RAM C SDLC transmit 13-531 | register, diskette adapter status 14-080 | scanner board information, CLAB1 4-122 | | RAS 1-023 | register, MDOR 10-030 | scanner board information, CLAB2 4-123 | | RDV card replacement 5-042 | register, MOSS/CCU interrupt 14-040 | scanner board information, C2LB 4-120 | | RDV card scoping 11-807 | register, pre-fetch operation 10-030 | scanner board information, C2LB2 4-121 | | | register, storage address 10-030 | scanner board information, LAB position 3 4-124 | | RDV clocking 11-804 | register, X'0' 12-025 | scanner board information, LAB position 4 4-125 | | RDV disconnection 11-803 | registers, CSP FES 13-010 | scanner board information, LAB position 5 4-126 | | RDV in 3725 data flow 11-010 | reliability, 1-023 | scanner commands 13-013 | | RE instruction 10-210, 10-211 | remote power off (RPO) 6-050 | scanner configuration 13-261 | | re-IML, MOSS 3-030 | removal, CADR card 3-020 | scanner connection 13-013 | | read computed line ID by MOSS (TRA) 15-120 | | scanner control block (SCB) description 13-551 | | read CSCW (TRA) 15-120 | removal, CCU board 5-010 | scanner display/alter store 2-373 | | read load line ID base (TRA) 15-120 | removal, RDV card 3-020 | | | read only key 10-250 | removing the CADR card from the host channel | scanner dump 2-430, 2-440 | | read storage size command 10-060 | interface 3-020 | scanner dump, MSA 2-352 | | read storage timing 10-832 | removing the diskette 7-010 | scanner errors without BERs 2-806 | | read/modify/write storage timing 10-833 | repair action in case of solid error 1-070 | scanner IML 6-090 | | receive and transmit commands for FES 13-131 | replacement, CCU board 5-010 | scanner IML principle 6-120 | | receiving a file, data base to MD 2-452 to 2-457 | replacement, operator console elements 6-032 | scanner IML step description 6-120 | | receiving a file, MD to MD 2-458 | replacement, redrive card 5-042 | scanner IML, MSA 2-352 | | RECMS record formats 3-050 | replacements, chapter 5 | scanner in RAM A transmit 13-512 | | redrive, addressing on boards 11-070 | request byte count bit 12-032, 12-050 | scanner initialization 13-013 | | | request in tag 12-140 | scanner interrupt request to the MOSS 11-814 | | redrive, card implementation 11-060 | reserved scanner storage areas 13-121 | scanner microcode sequence of operation 2-040 | | redrive, card scoping 11-807 | reset CCU/LSSD 2-360, 2-361 | scanner performance 1-051 | | redrive, cards 11-060 | reset channel adapter level 1 checks bit 12-046 | scanner pre-autoselection 11-050 | | redrive, channel adapter 1-041 | reset data status control bit 12-031 | scanner reserved storage areas 13-121 | | redrive, commands 11-100, 11-101, 11-070 | reset functions 6-060 | scanner scanning sequence 13-261 | | redrive, diagnostic read command 11-101 | reset ICC 13-040 | scanner state 13-013 | | redrive, diagnostic write command 11-101 | reset initial selection bit 12-031 | scanner storage map 13-550 | | redrive, disable driver command 11-101 | | scanner/MOSS communication 14-150 | | redrive, disable jumper 11-090, 11-803 | reset initial selection register 12-025 | SCB 2-323 | | redrive, disconnection 11-803 | reset line path 6-050 | scenario for IOC level 1 error recovery (TRM) 15-135 | | redrive, enable driver command 11-101 | reset of FES 13-021 | | | redrive, error register 11-080 | reset of LIC 13-031 | scope point references 5-050 | | redrive, functions 11-080 | reset redrive 11-080 | scope points 5-051, 5-052 | | redrive, group address 11-070 | reset system reset/NSC address active bit 12-046 | scoping, high speed clock 5-051 | | redrive, group address 11-070 | reset TIC function 15-155 | screen layouts 2-020 | | redrive, IOC bus 11-015 | reset to neutral state bit 12-040 | SCTL card 10-050 | | redrive, numbering 11-070 | reset/freeze command for FES 13-131 | SCTL function 10-070 | | redrive, poll command 11-100 | RESET, MSA 2-351, 2-352 | SDLC line error 3-056 | | redrive, read error register command 11-100 | resets, controller 6-050 | SDLC receive 13-530 | | redrive, record printing 2-462 | residual byte count bits 12-031, 12-050 | SDLC transmit 13-531 | | | restore ZAP 2-396 | secondary bus enabling warning 11-800 | | redrive, reset 11-080 | RI instructions 10-130 | secondary control field (SCF) in RAM A transmit 13-511 | | redrive, reset redrive command 11-101 | ring interface electrical characteristics 4-131, 15-600 | secondary control field (SCF) in RAM B receive 13-520 | | redrive, state definitions 11-090 | ring transmitter/receiver 15-600 | secondary in RAM B transmit 13-521 | | redrive, states 11-801 | ROS operation 10-031 | secondary IOC cables 4-085 | | redrive, write error register command 11-100 | RR instruction on character 10-140 | secondary redrive address 11-070 | | refresh 10-060 | | select addressed channel adapter bit 12-045 | | register and immediate address instructions 10-120 | RR instruction on halfword and word 10-140 | select in tag 12-141 | | register and storage with addition instructions 10-180 | RR instructions (except BALR, IOH, IOHI) 10-140 | select out priority jumpers 4-280 | | register description 13-420 | RS instructions on character 10-160 | | | register external instructions 10-210 | RS instructions on halfword and word 10-170, 10-171 | select out tag 12-141<br>select/release scanner 2-370 | | register immediate instructions 10-130 | RSA instructions 10-180 | | | register in X'76' 11-811 | RT instructions 10-190 | select, CDF 2-400 | | | | | selected CA data/status level 3 interrupt bit 12-060 selected CA initial select level 3 interrupt bit 12-060 selection of utility programs 2-390 selective reset 12-025 selective reset bit 12-030 selector channel timing 12-200 selector mode 12-200 serial data field (SDF) serial in RAM B receive 13-520 serial in RAM B transmit 13-521 service diskette 1-060 service diskette, primary menu 2-020 service in tag 12-141 service mode 1-051 service out tag 12-141 service procedures, chapter 2 serviceability 1-023 set allow channel interface enable/disable bit 12-046 set command (TRM) 15-120 set ESC command free bit 12-046 set ESC operational bit 12-046 set force A busy bit 12-040 set force B busy bit 12-040 set mode in BSC receive (RAM C) 13-532 set mode in BSC transmit (RAM C) 13-533 set mode in SDLC receive (RAM C) 13-530 set mode in SDLC transmit (RAM C) 13-531 set monitor for circle B bit 12-032 set monitor for 2848 ETX bit 12-032 set NSC status byte set program requested interrupt bit 12-046 set reset outbound transfer sequence bit 12-031 set suppress out monitor bit 12-046 set suppressible status bit 12-032 set/get TIC control register 15-106 set/get TRM control register 15-106 set/reset diag storage mode 12-040 set/reset ESC operation bit 12-031 set/reset inbound data transfer sequence bit 12-031 set/reset PIO mode bit 12-031 set/reset status transfer sequence 12-031 setting interrupt requests 10-080 shift register latch 14-040 shipping group tools 3-010 signal name abbreviations 4-130 signal routing documentation 4-030 signal routing, CA autoselection 12-804 signal routing, cycle steal CA 12-810 signal tables 4-080 single-frame configuration 1-021 SIT trace records 2-036 SNA link permanent errors 3-054 SNA station permanent errors 3-055 software error, software or hardware detected 2-250 spare diskette, update 2-399 speed mixing on LIC 1-052 SSP 1-023 stand-alone link test 3-045 start line initial (SLI) instruction 13-122 start line initial instruction operation 13-230 start line instruction commands 13-124 start-stop receive (in RAM C) 13-534 start-stop transmit (in RAM C) 13-534 STAT(system status) 2-322 status byte cleared bit 12-025 status in tag 12-141 status transfer operation, FES 13-260 status transfer sequence bit 12-030, 12-031 STCT instruction 10-180 STOP-BT, MSA 2-351 STOP-IOC-CHK, MSA 2-351 STOP-X70, MSA 2-351 storage address register 10-030 storage addressing 10-050 storage buses 10-050 storage cables 4-081 storage cards 10-050 storage configurations 10-070 storage control out tag 10-825 storage data flow 10-070 storage double bit errors 2-803 storage FES 13-130 storage location 1-040 storage mapping, DCF 14-135 storage mapping, MOSS 14-130 storage operation timing 10-060 storage operations 10-050 storage partitioning 10-070 storage protect 10-250 storage protect error handling 10-250 storage protect instructions 10-250 storage protect key 10-250 storage signal routing 10-841 storage size, CCU 1-040 storage troubleshooting 10-800 storage word 10-050 storage, address exception 10-250 storage, display LSRs 2-376 storage, display storage 2-373 storage, MOSS 1-060 storage, refresh 10-060 suppress out bit 12-030 suppress out monitor interrupt bit 12-030 suppress out tag 12-141 SYN monitor latch bit 12-050 synchronization in RAM B receive 13-520 synchronization in RAM B transmit 13-521 SYSREC 2-042 system interrupts 9-010 system message exchange sequence 9-030 system operations, chapter 9 system reset 12-025 system tests 2-160 T tailgate connector installation 8-050 tailgate level wrap test 2-048 TCAM alert messages 2-050 telecommunications access method 1-023 terminator card diagram 4-095 test/normal switch, operator console 6-030 test/operate switch 4-151 testing the indicators 3-011 testing the LEDs 3-011 testing the machine before the LIC move 8-040 thermal switch locations 4-013 thermal switch type airflow detector 4-013 thread wrap block (part 147440, Japan only) 4-160 thresholds 2-171 TIC adapter check register 15-137 TIC adapter check register decoding 15-138 TIC bring-up error code (test = 1) 15-170 TIC bus interface 15-051 TIC bus signal lines 15-051 TIC bus signal lines summary 15-051 TIC card data flow 15-040 TIC data flow 15-040 TIC dump 2-440 TIC dump storage, TRA 2-384 TIC initialization 15-170 TIC interface management by the TRM 15-115 TIC internal RAM format, TRA 12-383 TIC internal trace 2-034 TIC interrupt scenario 15-136 TIC interrupts 15-136 TIC read interrupt register (initialize) 15-170 TIC receive operation 15-042 TIC transmit operation 15-042 tightly-coupled alternate path host operations 12-075 tightly-coupled host operations 12-075 timer in RAM A receive 13-511 timer in RAM A transmit 13-511 timer operation 10-260 timer, 100 ms interval 10-260 timing, CCU 10-040 token-ring access control protocol 15-021 token-ring adapter 15-020, 1-054 token-ring adapter isolation (3725/3726) 15-800 token-ring adapter, functions 1-054 token-ring adapter, limitations 1-054 token-ring adapter, modularity 1-054 token-ring bridges 15-022 token-ring cabling system (ring) 15-020 token-ring encoding 15-021 token-ring front end 15-041 token-ring general frame format 15-021 token-ring interface adapters 15-021 token-ring interface coupler card (TIC) 15-040 token-ring interface coupler card, weight 1-054 token-ring interface coupler card, type 1-054 token-ring interface electrical characteristics 4-131, 15-600 token-ring LID general description 15-135 token-ring major system components 15-021 token-ring message processor 15-041 token-ring MOSS error register 15-108 token-ring multiplexer card 1-054 token-ring network definition 15-020 token-ring network overview 15-020 token-ring network purpose 15-020 token-ring nodes 15-021 token-ring protocol handler 15-041 token-ring receiver 15-600 token-ring subsystem 1-020, 1-050 token-ring subsystem data flow 15-030 token-ring subsystem in the 3725 15-031 token-ring subsystem, board caracteristics 1-050 token-ring subsystem, packaging 1-050 token-ring transmission media 15-020 token-ring transmitter 15-600 token-ring typical multi-floor wiring 15-022 token-ring wrap test 2-044 tool, wrap block 3-012 tools and test equipment 3-013 tools, chapter 3 tools, diskette drive (special) 7-011 torque screwdriver 3-012 TPS installed bit 12-060 TPS, effect of selective reset 12-076 TPS, effect of system reset 12-076 TPS, loosely-coupled 12-075 TPS, presentation of CA status 12-076 TPS, selective reset over interface having allegiance 12-076 TPS, selective reset over interface not having allegiance 12-076 TPS, system reset over interface having allegiance 12-076 TPS, system reset over interface not having allegiance 12-076 TPS, system reset when the CA is in the neutral state 12-076 TPS, tightly-coupled 12-075 TRA addressing 11-050 TRA DC voltages and tolerances at board pin level 15-600 TRA initialization error code (test = 0) 15-170 TRA interaction with control program 15-170 TRA reset operations 15-155 TRA select, connect/disconnect 2-380 trace, comparison 2-042 trace, extended buffer 2-031 trace, high speed trace limitations for NCP SIT 2-035 trace, NCP line trace 2-035 trace, objectives (NCP SIT) 2-035 trace, record unit formats 2-036 trace, save area 13-550 trace, scanner interface 2-035 trace, summary 2-042 tracing in an ACF/VTAM environment 2-030 tracing on the 3725 2-030 transferring a file: MD to VM or MD to MD 2-451 transmission interface 1-011 transmission subsystem 1-020, 1-050 transmission subsystem clocking 13-800 transmission subsystem isolation 13-800 transmission subsystem troubleshooting 13-800 transmission subsystem, redrive 1-050 transmix (France) 4-232 TRM arbitration mechanism 15-051 TRM AS/DS checker (timer) 15-160 TRM buffer and extended buffer 15-106 TRM card description 15-050 TRM card scoping 11-809 TRM cycle steal operations 15-130 TRM cycle steal preselection (TRM) 15-820 TRM cycle steal requests to CCU (TRM) 15-820 TRM data strobe checker 15-160 TRM direct long and indirect operation for normal cycle steal 15-130 TRM direct short operation for error cycle steal operation 15-130 TRM disconnect operation scenario 15-135 TRM DTACK checker (timer) 15-160 TRM error detection and reporting 15-160 TRM hardware checkers placement 15-160 TRM idle checker of the TIC address/data bus 15-160 TRM idle checker of the TIC bus tags 15-160 TRM internal parity checker 15-160 TRM interrupt operations 15-135 TRM interrupt scenario 15-136 TRM interrupt to MOSS general operation 15-138 TRM interrupt to MOSS scenario 15-138 TRM invalid PIO checker 15-160 TRM level 1 interrupt 15-135 TRM level 1/2 error status register 15-107 TRM level 1/2 interrupt 15-135 TRM mapping of DMA to cycle steal 15-130 TRM mapping of PIO to MMIO 15-115 TRM parity checker to the IOC bus 15-160 TRM PIO command description 15-120 TRM PIO functionnal description 15-110 TRM PIO get line identification 15-120 TRM PIO initialization 15-110 TRM PIO management 15-110 TRM PIO operation 15-100 TRM selection 15-110 troubleshooting techniques, CCU and storage 10-750, troubleshooting, token-ring subsystem 15-800 troubleshooting, transmission subsystem 13-800 TRSS BER processing 2-805 TRSS clocking 15-800 TRSS connect function 15-150 TRSS CS-DMA operations 15-060 TRSS diagnostics organisation 15-800 TRSS dump delete 2-392 TRSS dump display 2-391 TRSS extended troubleshooting techniques 15-750 TRSS function messages 2-520 TRSS impact on NCP level 1 code 15-060 TRSS mode 2-387 TRSS PIO-MMIO operation 15-060 TRSS, disconnect/connect function 15-150 TRU formats 2-036 TSS BER processing 2-805 TSS clocking 13-800 TSS diagnostics after LIC Move 8-065 TSS error detection 13-320 TSS function messages 2-510 TSS function, alter external registers 2-376 TSS function, alter LSRs 2-376 TSS function, alter scanner blocks 2-375 TSS function, display external registers 2-376 TSS function, display LSRs 2-376 TSS function, display scanner blocks 2-375 TSS function, display storage 2-373 TSS function, IML a scanner 2-371 TSS function, modify scanner mode 2-372 TSS function, PF keys for display or alter storage 2-373 TSS function, scanner address compare 2-377 TSS function, select a scanner 2-370 TSS functions 2-370 TSS functions, selection from controller diskette 2-370 TSS functions, selection from the service diskette 2-370 TSS hardware error in data flow 13-320 TSS in 3725 data flow 13-005 TSS, error reporting to the CCU, CSP/FES interface 13-330 TSS, error reporting to the CCU, detected by microcode 13-331 TSS, error reporting to the MOSS, CSP IOC bus interface 13-340 TSS, error reporting to the MOSS, detected by hardware 13-340 TSS, error status description 13-350 TSS, errors during AIO 13-340 TSS, errors during PIO 13-340 TSS, redrive 1-050 TSS, reporting errors to the CCU 13-330 TSS, reporting errors to the MOSS 13-340 TTA table 2-260 TTA test 6-110 two-frame configuration 1-022 two-processor switch 1-041 two-processor switch (tightly coupled hosts) 12-075 two-processor switch, loosely coupled hosts 12-075 typical multi-floor wiring 15-022 UCW definition 12-005 unexpected CCU interrupt processing 10-850 UNKNOWN-MODE, MSA 2-352 unresolved interrupts 2-171, 2-807 update spare diskette 2-399 USASCII monitor control latch bit 12-050 use of PF keys on BER detail screen 2-181 user application network 1-010 using CCU functions during initialization 6-100 utility program, 2-390, 2-500 utility program, alter ZAP record 2-395 utility program, CDF (3725) display or update 2-402 utility program, copy ZAPs 2-399 utility program, create-ZAP 2-397 utility program, delete ZAP record 2-395 utility program, display all CDF (3725) 2-402 utility program, display CCU/MOSS 2-402 utility program, display channel adapters 2-403 utility program, display channel adapters (3725 Model2) 2-403 utility program, display C2LB/LAB 2-402 utility program, display LAB/CAB 2-402 utility program, display LSSD 2-404 utility program, display scanners 2-403 utility program, display/delete dump 2-391 utility program, insert ZAP record 2-395 utility program, machine load table 2-407 utility program, messages 2-480 utility program, scan ZAP 2-395 utility program, selection 2-390 U ٧ V.24 (CCITT) 4-140 verify, CDF 2-401 video element replacement 6-032 voltage pin assignments 4-020 voltage plan, all boards except CCU 4-040 voltage plan, CCU board 4-022 voltage plan, G and J pins 4-041 voltage plan, M and P pins 4-042 voltage plan, S and U pins 4-043 VTAM alerts messages 2-050 VTAM I/O trace 2-030 VTAM internal trace 2-030 ``` working registers 10-030 wrap block (part 1733977) 4-150, 4-160, 4-170, 4-180, 4-210, 4-220, 4-230, 4-232, 4-240 wrap test (token-ring) 2-044 wrap test at tailgate 2-044, 2-046, 2-048 wrap test controlled from the MOSS 2-046 wrap test start screen 2-048 wrap tests 2-044 write diskette 7-052 write IPL request handling on the MOSS side 6-130 write storage data register 10-030 write/read interrupt request and bus request register 15-106 WSDR 10-030 X X'00' (IOC bus control 1) 13-430 X'00' (IOC bus control 1), external register 13-430 X'02' (IOC bus service), external register 13-430 X'04' (miscellaneous/adapter address) 13-431 X'04', external register 13-431 X'07' (synchro/configuration data set) 13-431 X'07' (synchro/configuration data set) 13-4 X'07', external register 13-431 X'1A' (current CSP interrupt level) 13-433 X'1A', external register 13-433 X'1C' (address compare byte 0) 13-434 X'1C', external register 13-434 X'1E' (CSP interrupt masks) 13-434 X'1E', external register 13-434 X'10' (extended interrupt request) 13-432 X'10' external register 13-432 X'10', external register 13-432 X'13' (line interface address (read/write) 13-432 X'13', external register 13-432 X'15' (asynchronous operation command) 13-432 X'15', external register 13-432 X'17' (FES general commands) 13-433 X'17', external register 13-433 Z Z register 10-030 ZAP 2-394 ZAP, creating 2-394 ZAP, erasing 2-394 ZAP, fonction selection 2-395 ZAP, history table 2-407 ZAP, history table file printing 2-465 ZAP, identification 2-394 ``` ``` 01L voltage pins 4-043 3 3725 alarm messages 2-050 3725 CDS card and storage layout 2-153 3725 control program trace 2-033 3725 data flow 10-005 3725 model 1 block diagram 1-021 3725 model 1/3726 block diagram 1-022 3725 model 2 block diagram 1-020 3725 trace 2-033 3727 operator console 6-030 3727 operator console interface 6-040 3727 operator console, controls and locations 6-030 5 5 volt power supply jumpers 4-300 51TD control card 7-054 51TD control card cable 7-054 51TD test pins 7-054 ``` READER'S COMMENT FORM 3725/3726 Communication Controller and Expansion Maintenance Information Manual (MIM) Part 1 Volume 2 Order No. SY33-2018-7 This manual is part of a library that serves as a reference source for customer engineers. You may use this form to communicate your comments about this publication, its organization, or subject matter, with the understanding that IBM may use or distribute whatever information you supply in any way it believes appropriate without incurring any obligation to you. Your comments will be sent to the author's department for whatever review and action, if any, are deemed appropriate. Comments may be written in your own language: English is not required. Note: Copies of IBM publications are not stocked at the location to which this form is addressed. Please direct any requests for copies of publications, or for assistance in using your IBM system, to your IBM representative or to the branch office serving your locality. Possible topics for comments are: | Clarity | Accuracy | Completeness | Organization | Coding | Retrieval | Legibility | |------------|-----------------|------------------|---------------------|---------------|-----------|------------| | If you wis | n a reply, give | your name, compa | any, mailing addres | ss, and date: | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | What is your occupation? | | |---------------------------------------------------------------|--| | Number of latest Newsletter associated with this publication: | | Thank you for your cooperation. No postage stamp necessary if mailed in the USA. (Elsewhere, an IBM office or representative will be happy to forward your comments or you may mail directly to the address in the Edition Notice on the back of the title page.) or other 3725/3726 Communication Controller and Expansion Maintenance Information Manual (MIM) Part 1 Volume 2 Order No. SY33-2018-7 READER'S COMMENT FORM This manual is part of a library that serves as a reference source for customer engineers. You may use this form to communicate your comments about this publication, its organization, or subject matter, with the understanding that IBM may use or distribute whatever information you supply in any way it believes appropriate without incurring any obligation to you. Your comments will be sent to the author's department for whatever review and action, if any, are deemed appropriate. Comments may be written in your own language: English is not required. Note: Copies of IBM publications are not stocked at the location to which this form is addressed. Please direct any requests for copies of publications, or for assistance in using your IBM system, to your IBM representative or to the branch office serving your locality. Possible topics for comments are: | Clarity | Accuracy | Completeness | Organization | Coding | Retrieval | Legibility | |--------------------------------------------------------------------------|----------|--------------|--------------|-------------|---------------------|-------------------| | If you wish a reply, give your name, company, mailing address, and date: | | | | | | | | | | | | • • • • • • | | | | | | | | • • • • • • | • • • • • • • • • • | • • • • • • • • | | | | | | • • • • • • | | • • • • • • • • • | Thank you for your cooperation. No postage stamp necessary if mailed in the USA. (Elsewhere, an IBM office or representative will be happy to forward your comments or you may mail directly to the address in the Edition Notice on the back of the title page.) Reader's Comment Form Fold and tape Please Do Not Staple Fold and tape NO POSTAGE NECESSARY IF MAILED IN THE UNITED STATES ## **BUSINESS REPLY MAIL** FIRST CLASS PERMIT NO. 40 ARMONK, N.Y. POSTAGE WILL BE PAID BY ADDRESSEE: International Business Machines Corporation Department 6R1LG 180 Kost Road Mechanicsburg PA 17055 Fold and tape Please Do Not Staple Fold and tape Fold and tape SY33-2018-7 Reader's Comment Form Fold and tape Please Do Not Staple Fold and tape NO POSTAGE NECESSARY IF MAILED IN THE UNITED STATES ## **BUSINESS REPLY MAIL** FIRST CLASS PERMIT NO. 40 ARMONK, N.Y. POSTAGE WILL BE PAID BY ADDRESSEE: International Business Machines Corporation Department 6R1LG 180 Kost Road Mechanicsburg PA 17055 Fold and tape Please Do Not Staple