**OpenPA** The book of PA-RISC

# Paul Weissmann



This document and its content are Copyright © 1999-2024 Paul Weissmann, Bonn, Germany, unless otherwise noted. Berlin, Bonn, Palo Alto, San Francisco No parts of this document may be reproduced or copied without prior written permission. Commercial use of the content is prohibited.

OpenPA.net, the information resource on PA-RISC Registered serial publication ISSN 1866-2757

OpenPA is a resource for HP PA-RISC and Itanium computers with technical descriptions of workstations, servers, their hardware architecture and supported operating systems. This project is independent of and does not represent The Hewlett Packard Company in any way. This book, now in its 13th release, is the offspring of the online project OpenPA.net.

> Edition 2.9 Bonn, March 2024

Other editions: Release 2.8: January 2022 Release 2.7: July 2020 Release 2.6: January 2018 Release 2.6: January 2018 Release 2.2: January 2019 Release 2.2: January 2009 Release 2.1: October 2008 Release 2.0: May 2008 Release 1.2: December 2007 Release 1.1: November 2007 Release 1.0: July 2006

Paul Weissmann is the maintainer and author of OpenPA since 1999, he can be reached by e-mail: web@openpa.net and on the web at Insignals Cyber Security and OpenKRITIS.

OpenPA.net was founded in December 1999 at a time when Google just started and Wikipedia did not exist yet. The idea was a central independent resource for information on PA-RISC Unix computers, widely available in the second-hand market of the late 1990s and early 2000s. OpenPA development and contributions peaked in those early years with a lively community around PA-RISC and open source systems.

The current OpenPA Book edition: https://www.openpa.net/print.html

# Contents

| Ι | Introduction                              | Ι   |
|---|-------------------------------------------|-----|
| 2 | PA-RISC Hardware                          | 8   |
|   | 2.1 Overview                              | 9   |
|   | 2.2 PA-RISC Processors                    | 12  |
|   | 2.3 PA-RISC Chipsets                      | 48  |
|   | 2.4 PA-RISC Buses                         | 66  |
|   | 2.5 PA-RISC Graphics Adapters             | 73  |
|   | 2.6 PA-RISC SCSI Storage                  | 76  |
|   | 2.7 PA-RISC Architecture                  | 78  |
| 3 | PA-RISC Computer Systems                  | 86  |
| - | 3.1 Overview                              | 87  |
|   | 3.2 HP 9000 and PA-RISC Story             | 99  |
|   |                                           | III |
|   | 3.4 HP 9000/712                           | 114 |
|   | 3.5 HP 9000/715                           | 119 |
|   | 3.6 HP 9000/720, 730 and 750              | 123 |
|   | 3.7 HP 9000/725                           | 127 |
|   | 3.8 HP 9000/735 and 755                   | 130 |
|   | 3.9 HP 9000/742i, 742rt VME Workstation   | 134 |
|   |                                           | 137 |
|   | 3.11 HP 9000/745 VME Workstations         | 142 |
|   | 3.12 HP 9000/745i, 747i VME Workstations  | 145 |
|   |                                           | 148 |
|   |                                           | 151 |
|   | 3.15 HP 16600/700 Agilent Logic Analyzers | 153 |
|   | 3.16 HP 9000/A180                         | 159 |
|   |                                           | 162 |
|   | 3.18 HP Visualize B132L, B160L, B180L     | 165 |
|   |                                           | 169 |
|   | •                                         | 173 |
|   |                                           | 176 |
|   |                                           | 180 |
|   |                                           | 184 |
|   |                                           | 188 |
|   |                                           | 192 |
|   |                                           | 195 |
|   |                                           | 199 |
|   | 3.28 HP 9000 500 FOCUS                    | 202 |

|   | 3.29 Early HP 9000 PA-RISC Systems             | ,   |
|---|------------------------------------------------|-----|
|   | 3.30 HP 9000 Series 800 Nova Servers           | 214 |
|   | 3.31 HP i2000 Itanium workstation              | 217 |
|   | 3.32 HP Visualize J200, J210, J280, J2240      |     |
|   | 3.33 HP Visualize J5000, J5600, J7000          | 225 |
|   | 3.34 HP Visualize J6000, J6700                 | 228 |
|   | 3.35 HP 9000/K-Class                           |     |
|   | 3.36 HP L1000 and L2000 (rp5400/rp5450)        | 236 |
|   | 3.37 HP L1500 and L3000 (rp5430/rp5470)        |     |
|   | 3.38 HP N4000 (rp7400)                         |     |
|   | 3.39 HP N4000 (rp7405/rp7410)                  |     |
|   | 3.40 HP 9000 rp3410 and rp3440                 | •   |
|   | 3.41 HP 9000 rp4410 and rp4440                 |     |
|   | 3.42 HP Integrity rx1600 and rx1620            |     |
|   | 3.43 HP Integrity rx2600 and rx2620            | •   |
|   | 3.44 HP Integrity rx4610                       |     |
|   | 3.45 HP Integrity rx4640                       | •   |
|   | 3.46 HP Integrity rx5670                       |     |
|   | 3.47 Convex Exemplar SPP1000, SPP1200, SPP1600 |     |
|   | 3.48 HP Convex SPP2000 S-Class, X-Class        |     |
|   | 3.49 HP 9000/T500, T520, T600 and 890          |     |
|   | 3.50 HP 9000 V2200 and V2250                   |     |
|   | 3.51 HP 9000 V2500 and V2600                   | -   |
|   | 3.52 HP zx2000                                 |     |
|   | 3.53 HP zx6000                                 | -   |
|   | 3.54 RDI PrecisionBook                         |     |
|   | 3.55 SAIC Galaxy 1100                          |     |
|   | 3.56 Stratus Continuum                         | -   |
|   | 3.57 PA-RISC Third Party Systems               |     |
|   | 3.58 PA-RISC Timeline from 1982                |     |
|   | 3.50 IA-RISC Inferine from 1902                | 321 |
| 4 | PA-RISC Operating Systems                      | 328 |
| • | 4.1 Overview                                   |     |
|   | 4.2 HP-UX Unix on PA-RISC                      |     |
|   | 4.3 PA-RISC Linux                              |     |
|   | 4.4 NetBSD/hppa                                |     |
|   | 4.5 NeXTSTEP on PA-RISC                        |     |
|   | 4.6 OpenBSD/hppa                               | 352 |
|   | 4.9 OSF/1 on PA-RISC                           |     |
|   | 4.8 MkLinux on PA-RISC                         |     |
|   | 4.9 OSF/I on PA-RISC                           | 359 |
|   | 4.10 Mach on PA-RISC                           | 361 |
|   | 4.11 Windows NT and NetWare PA-RISC            | 364 |
|   | 4.12 HP-RT Real-time                           |     |
|   | 4.13 PA-RISC Operating Systems History         | 2   |
|   |                                                | 5/0 |
| 5 | Appendix                                       | 374 |
|   | 5.1 Print History                              |     |
|   | 5.2 PA-RISC Benchmarks                         | 379 |
|   |                                                |     |

# Chapter 1

# Introduction

OpenPA is an open information resource for HP PA-RISC based computers and technical architecture, a registered serial publication with ISSN 1866-2757. This site is a non-commercial resource for information on these systems and technical details. First published in 1999, OpenPA has been regularly updated for over two decades.

PA-RISC is a RISC computer architecture designed by Hewlett-Packard in the 1980s and used in a range of HP 9000 and Visualize workstations and servers between the 1980s and 2000s. Some PA-RISC predecessors of the 1980s as well as some successors based on the HP/Intel Itanium architecture of the 2000s are also covered.

OpenPA is based on public information from primary sources such as HP guides and handbooks as well as secondary articles, journals and conferences, published since the 1980s. Availability of information is rather dim these days as sources and repositories just disappeared.

Paul Weissmann is the editor of OpenPA and also publishes OpenKRITIS, a platform for operators of critical infrastructure. He can be reached via email.

#### 1999-2004

This site was started in 1999 when second-hand PA-RISC systems became affordable to hobbyists after being phased out in the industry for modern COTS Windows NT or Linux servers. Not much PA-RISC information was readily available on the web when other popular Unix and RISC platforms were documented rather well.

An 715/100 from a local newspaper ad started the interest and slowly led to an archive of PA-RISC documentation from the 90s available on the web—much of it from Mach and MkLinux projects. Edited into a simple web site with frames, it was published with hosting provided by Bill Bradford of SunHELP. The late Mickey appeared soon after, with lots of PA-RISC wisdom.

After two years, in 2001, the site was renamed OpenPA.net and moved to its own Digital DECstation 5000 on 1Mb dialup. The increasing support from HP for the PA-RISC Linux project made a lot of official PA-RISC documentation available, with open source operating systems making significant progress, including versions of OpenBSD and Linux. Most of the HP 9000/700 and many of the "lettered" workstations were documented on OpenPA during that time, as were PA-RISC processors, chipsets and operating systems.

#### 2005-2008

Updates became less frequent after 2005 with minor additions such as the PA-8800 and PA-8900 processors, PA-RISC architecture and operating systems. An OpenPA print edition was finally released with several hundred pages as PDF.

A spike of activity in 2008 resulted in much new content like the 64-bit PA-RISC workstations and rp Series servers, mainframes such as Convex SPP, V-Class and some early HP Itanium. Information on the fringes of PA-RISC was added, including third-party processors and OEM systems from Japan and early-1980s PA-RISC computers.

#### 2009-2019

Update frequency and additions stalled considerably after 2008 with mostly low-intensity maintenance and reshuffling of content during more than a decade. The Internet and PA-RISC information changed a lot during that time.

Much of the original HP documentation disappeared during the 2010s so many links to original sources and references had to be removed. Interest in and support for PA-RISC in open-source systems dwindled as well.

Major housecleaning was done several times from 2016 on, checking links, content and rewriting much original language. Some new additions included the PA-RISC timeline and original equipment prices, a new OpenPA print edition and some restructured sections plus various cleanups in the backend.

#### 2020-2023

OpenPA was refreshed again in the 2020s and some large new articles were written after the 20-year anniversary. An effort was made to find new sources and properly document PA-RISC history again.

Some new activities were started around the turn of the decade-content was made more readable, sources consolidated and some more unknown aspects of PA-RISC were documented, like PRO, the early years, weird operating systems, Apollo and PRISM and the Internet period in general.

Many OpenPA articles have been updated and streamlined during that time, bad ideas from previous years (decades) reversed and some severely outdated text rewritten with new language added to make everything more readable. There is still some old, original content scattered throughout OpenPA and many ideas still to be implemented.

| Year | Changes | Content                                                 | Backend              |
|------|---------|---------------------------------------------------------|----------------------|
| 1999 | Started | PA-RISC overview from the 90s                           | Frames, "dark-mode"  |
| 2000 | 7       | HP 9000 700s, operating systems                         | Hosted at sunhelp    |
| 2001 | 7       | 32-bit processors, hardware, more systems               | mickey@ appeared     |
| 2002 | 21      | BSD, A/B/C/J lettered-systems, some 64-bit, X-Terms     | Renamed, own server  |
| 2003 | 30      | Complete 64-bit, four-digit systems, 3rd-party, more OS |                      |
| 2004 | 14      | Benchmarks, FOCUS, graphics, SCSI, architecture         | Complete revamp, CSS |
| 2005 | 3       | Small updates                                           |                      |
| 2006 | 4       | Final PA-RISCs - Mako, C8000                            | OpenPA book          |

#### The yearbook

| 2007 | 3  | History, small updates                                    | Limited paperback  |
|------|----|-----------------------------------------------------------|--------------------|
| 2008 | 18 | Mainframe/Cell, Itanium, 1980s PA-RISC, others            |                    |
| 2009 | 3  | CPU and I/O architecture, much cleanup                    | 10y anniversary    |
| 2010 | 2  | T-Class, chipsets                                         |                    |
| 2011 |    |                                                           |                    |
| 2012 | Ι  |                                                           | OpenPA book update |
| 2013 |    |                                                           |                    |
| 2014 | Ι  | Cleanup and housekeeping                                  |                    |
| 2015 | 2  | Handle disappearing sources and documents                 |                    |
| 2016 | 6  | Restructure chipset content, timeline, cleanup            |                    |
| 2017 |    |                                                           |                    |
| 2018 | 3  | PA-RISC story, OS updates, disappearing sources           | Cloud move         |
| 2019 |    |                                                           | 20y anniversary    |
| 2020 | 3  | Agilent PA-RISC, many systems updates                     |                    |
| 2021 | 2  | Content mopup, OS history                                 | Backend mopup      |
| 2022 | 3  | Research OS reorganization, Apollo/PRISM, mopup           | OpenPA book update |
| 2023 | 5  | PA-RISC history, 1980s, PRO in Japan, OpenPA and Internet |                    |
| 2024 | 3  | Oddball OSs, HP-RT, HP-UX versions                        | OpenPA book update |

#### People

Paul Weissmann is the maintainer and author of OpenPA since 1999. Many people helped OpenPA with contributions and support over the years, heartfelt thanks go to:

- ♦ Bill Bradford †, for hosting this site in its early days
- & Dave Fotland, for the PA-7200 and HP 9000/840 information
- ♦ Dennis Grevenstein, for information and documentation on the early HP 9000/800s
- ♦ Frank McConnell, for the HP 9000/500 and FOCUS information
- ♦ Götz Hoffart, for the CSS/HTML help and inspiration
- ♦ Grant Grundler, for his support with HPPA and PA-RISC Linux over the years
- ♦ Helge Deller, for additions to PA-RISC Linux
- ♦ Michael Piotrowski, for corrections and HP-UX background information
- ♦ Michael Shalayeff †, for providing PA-RISC and general wisdom
- ♦ Mike Hibler, for information on HPBSD content and Utah University operating systems
- ♦ Miod Vallat, for various PA-RISC explanations and corrections
- ♦ Ruby Lee, for the PA-RISC Stirling information
- ♦ Thibaut Varene, for PA-RISC Linux help and the development section
- ♦ Ti Kan, for the technical explanations on the Stratus architecture

# ♦ Dozens contributors and readers that sent in corrections, clarifications and questions Thank you all!

# **OpenPA and Internet History**

When OpenPA was founded in 1999, companies like HP just began opening up to open source projects, the Internet and the public interest in general. Information started to be published more freely on the then new-ish web. The main effort for OpenPA during that time was to find, analyze and correlate this growing heap of distributed information into a single, coherent resource on PA-RISC.

PA-RISC computers were stilly widely used then. Their resale to second hand users was just starting and open source projects and hobbyists profited – forming a growing, active public community.

The main challenges for OpenPA during the time were both finding all the available information, as search engines were still young in the late 1990s, as well as making sense of it all as it was just so much and new sources kept appearing. This phase went on until the mid-2000s, with solid and stable sources available.

The Internet and available information changed since, slowly but surely, in a profound way. Many original sources disappeared and much information has been lost in only two decades – making OpenPA the now authoritative source for PA-RISC for some aspects. Quite a long journey from documenting new information of the 1990s to an historic archive on the PA-RISC era.

Over two decades of work researching PA-RISC and HP 9000 resulted in over 100 articles on OpenPA (now 119) reflecting the broad PA-RISC landscape of a computer world forgotten.

# The Internet never forgets

# It seems the Internet does forget.

When much PA-RISC information and many sources became public in the late 1990s, there was no real reason to believe they would disappear any time soon again. It seemed most will have good place in repositories, search engines, archives and hobbyists sites (such as GeoCities et al).

However, that changed only a few years later.

OpenPA started right in the period around the dot-com bubble when much documentation and IT was easily available and the Internet and online content looked likely to be around forever.

During the economic and corporate upheavals of the 2000s much information, not only PA-RISC, fell by the wayside and the nature of the Internet and how companies used it changed. Journals closed and got rid of their archives, websites just vanished, companies merged and removed or lost old documentation in the process. Few primary sources remained since.

#### Professional Computing in the 80s and 90s

HP produced a great deal of documentation and information for PA-RISC over the years. From PA-RISC inception in the 1980s until the late 1990s, much of that information was confined to commercial, industrial and research relationships and was not open to the general public. HP partners and clients had access to that library documentation on PA-RISC hardware, architecture and software.

A complete ecosystem was available around HP products including HP 9000 and PA-RISC-user groups, conferences, trade journals and specific distribution channels. HP, the HP 9000 series and HP-UX were focused strongly on industrial, engineering and instrumentation customer bases, so documentation and PA-RISC information tended to stay confined to those circles, with less academic (public) exposure than other vendors and architectures.

It was hard to access HP and PA-RISC documentation in this period if not a HP partner or client. Even though called "Information Age" already, access was tightly confined in the 80s and 90s to those with PA-RISC vendor links or deeper technological interests. This is probably one of the reasons HP 9000 and HPPA computers were not documented as well as other architectures.

It was all very conservative until the the end of the Nineties, the era OpenPA started in.

# The Open Era of the Internet

Around the time open Unix architectures and specifically Linux took off in the late 1990s, HP began to take notice of fledging open source projects for PA-RISC that potentially had a wider distribution. Many PA-RISC computers found their way in the late 1990s to larger customer bases including university research projects and development groups.

This created more demand for proper documentation on PA-RISC systems outside the usual sales and vendor channels. Lots of information on PA-RISC was released because of this in the late 1990s and early 2000s plus many business magazines and industry journals started publishing on the web, including access to their archives.

There was almost too much information available at that time. Search engines were still new-ish and often still directory-based. Many public and specialized repositories existed and were openly accessible as well. In this open era, a splurge of documentation was released by vendors from their commercial, sales and research archives and put freely on the web with no questions asked.

You could even get printed architecture books for free from some vendors for research, and some operating system releases were made available freely due to "Y2K".

It was a great time researching and documenting PA-RISC as more and more repositories and sources kept appearing. Finding and sorting all this information from expanding sources proved maybe the hardest, as there was so much to choose from and OpenPA took its time.

# Fleeting Information

PA-RISC documentation and information changed after these few years of open access. It slowly started in the mid-2000s with corporate upheavals and a profoundly changing technology landscape. Linux and open source projects began arriving at scale in many formerly traditional Unix niches and the Intel/Windows NT ecosystem took swathes out of the RISC workstation market.

RISC and Unix lost significance for clients and thus commercially for vendors. IT had to become cheap and easy, a train which the conservative Unix servers and workstations did not really catch. Traditional IT vendors slowly lost interest in RISC computers with their business units too and providing documentation for increasingly unloved products became an afterthought.

The financial crisis at the end of the 2000s led to more corporate upheavals and economic hardship and more IT consolidation followed. Departments closed and took their websites and documentation with them. Whole business units disappeared with their products. Business press and trade journals were hit as well, and many publishing repositories with articles from the exciting 80s to 2000s information technology vanished without a trace or archive.

Many original PA-RISC sources and documents vanished during that time of the 2010s, as the commercial RISC and Unix era got slowly forgotten and information on it too.

Much of the later content of OpenPA thus had to make more use of secondary sources and industry articles that remained available – which in turn also started disappearing from the web during the 2020s.

There was not much left compared to early 2000s-gone was most original HP documentation on PA-RISC, contemporary news articles, news releases, prices and even ads.

# **RISC History**

It got quite difficult to maintain articles based on ever fluctuating sources. This might just be the transitional nature of the Internet, but it was surprising to see so much go after doing this for over two decades. And it got worse in the meantime – so much has been lost as of the 2020s in both official company archives and secondary sources like the press.

This site has become an historic archive on PA-RISC and HP 9000 since many other sources are just not around anymore. Originally envisaged to be a platform to filter and consolidate all the information the "new" Internet started to offer on HP RISC, in the span of two decades OpenPA became the sole source of information for many aspects of PA-RISC and HP 9000.

When OpenPA started, HP 9000 machines were still (quite) current and PA-RISC a somewhat actively developed and marketed architecture. Both PA-RISC computers and documentation for them have become historic since, and much of the information and many anecdotes were (or are) at risk of disappearing, unless documented somewhere.

Who still knows that PA-RISC ran not only NeXTSTEP, but also Windows NT and Netware? The PA-RISC 1.0 processors and computers of the 80s had almost been forgotten by the time OpenPA started in 1999–a whole chapter of PA-RISC had no real product names

OpenPA will try to document and archive as much of the information on the PA-RISC part in the colorful era of RISC and Unix workstations as possible.

#### 1.0.1 Sources

Information on PA-RISC and HP 9000 used by OpenPA is based on public sources from public repositories. Primary sources were mostly HP and PA-RISC technical reference manuals, handbooks and architecture guides from the 1990s that were provided publically by HP in the early 2000s plus product brochures added later.

This knowledge base on OpenPA was extended during the early years with secondary sources such as magazine articles, news releases and journals like the HP Journal and the professional business press. It has been a long journey and moved from documenting then current Unix PA-RISC workstations to an almost historical archive on the PA-RISC side of the 1990s Unix era.

**PA-RISC CPU, chipset and architecture:** These articles were mostly based on primary sources from HP like the great HP "External Reference Specifications" (ERS) documents and technical publications from HP CPU and chip design labs made available during the 2000s for HP-supported open source projects. Secondary sources in the form of articles or academic papers were used as well.

**Computer systems:** Information on the HP 9000 and PA-RISC computers is based on primary sources from HP and vendors in the form of system user guides, technical handbooks and architecture white papers. Also used were marketing brochures, news articles and industry reporting.

**Operating systems:** The pages are either based on official user and admin documentation as well as academic papers, talks, whitepapers and such. The heydays of open source, Mach, Linux and BSD research systems from the 1990s resulted in much information on public websites. As much of the operating system development on PA-RISC happened during 1990s and then early 2000s, information is getting sparse now.

**Paper books:** Due to the effects on Internet sources described above, alternatives were searched. A large body of literature exists in academic papers and R&D conferences of the 1980s and 90s, when HP published frequently on the new Precision Architecture and RISC computers. CompCon digests of papers contain many interesting articles – mostly deeply buried in libraries. Some museal sites also have been digitizing many old product brochures from HP and others, another valuable resource.

# **Closing remarks**

For a taste of the 90s Internet, there is a fabulous archive of GeoCities on tumblr. Much HP 9000 information can be found at the HP Computer Museum as well as the Hewlett Packard section of archived brochures at 1000 BiT. The great HP-UX Workstation PA-RISC Hardware Compatibility List (mirror) from HP played a big role in the early years. Many business and tech journals are now available at the Internet Archive.

Pictures Hewlett Packard, scans from product brochures, from hpmuseum.net and 1000bit.it

Further reading

- ♦ HP UNIX Workstations and Netstations (archive.org mirror), Hewlett-Packard Company (1997: mirror accessed January 2024)
- HP Enterprise Computing Assistance Directory (archive.org mirror), Hewlett-Packard Company (1999: mirror accessed January 2024)
- ♦ HP Technical Documentation (archive.org mirror), Hewlett-Packard Company (1999: mirror accessed January 2024)

Chapter 2

# **PA-RISC Hardware**

# 2.1 Overview

The computers covered by this site are based on HP PA-RISC architecture and processors from the 1980s to 2000s. Most of the chipsets and system designs used were custom-made by HP for its range HP 9000 PA-RISC servers and workstations:

- ♦ PA-RISC Processors: HP developed more than a dozen 32-bit and 64-bit PA-RISC processors, from the early PA 1.0 to the PA-7000 and PA-8000 families.
- ♦ PA-RISC Architecture: Details of PA-RISC architecture and processors.
- ♦ Chipsets: HP PA-RISC computers used proprietary HP chipsets and system designs, usually specific to a group and generations of processors and computers.
- ♦ Buses: Many custom HP buses were used in PA-RISC for processors, memory and I/O devices, like GSC, VSC and HP-PB but also industry standard such as EISA and PCI.
- ♦ SCSI Controllers: Storage used industry-standard SCSI and third-party controllers.
- ♦ Graphics adapters: HP sold PA-RISC with its own range of CRX and Visualize graphics adapters used extensively in technical computing.

# 2.1.1 Platforms and Design

| Design    | Processors                | Chips                                    |  |  |  |
|-----------|---------------------------|------------------------------------------|--|--|--|
|           | Phase I - Infanc          | cy: Early Architecture                   |  |  |  |
| Early     | TS-1, NS-1, NS-2, PCX     | SIU/SPI, CTB                             |  |  |  |
|           | Phase II - Gr             | owth: 32-bit 1990s                       |  |  |  |
| ASP/Viper | PA-7000, PA-7100          | Viper. ASP                               |  |  |  |
|           | Phase III - Ma            | iturity: The heydays                     |  |  |  |
| LASI      | PA-7100LC, PA-7300LC      | MIOC, LASI, Wax, Dino                    |  |  |  |
| U2/UTurn  | PA-7200, PA-8000, PA-8200 | MMC/SMC, U2, UTurn,LASI, Wax, Dino, Cujo |  |  |  |
| Astro     | PA-8500, PA-8600, PA-8700 | Astro, Elroy                             |  |  |  |
| Stretch   | PA-8500, PA-8600, PA-8700 | DEW, Prelude, IKE, Elroy                 |  |  |  |
|           | Phase IV - Decl           | ine: 64-bit to Itanium                   |  |  |  |
| Cell      | PA-8700, PA-8800PA-8900   | CC, XBC, SBA, Elroy                      |  |  |  |
| ZXI       | PA-8800PA-8900, Itanium 2 | Pluto, Mercury                           |  |  |  |

PA-RISC hardware platforms and computers were developed and marketed in waves by HP, based on technological advances, market development and the ongoing computerization since the 1980s.

HP 9000 PA-RISC computers can be grouped into four distinct periods of the maturity cycle that had different computer architecture and platform designs (buses, chipsets, processors).

It starts with the Infancy (I) of PA-RISC in the late 1980s with early 32-bit designs. This was followed by more streamlined PA-RISC 1.1 designs in the Growth (II) phase and strong differentiation with many different 32- and 64-bit designs in the Maturity (III) phase of the mid-1990s.

PA-RISC ended with very advanced 64-bit designs in the Decline (IV) phase during EPIC Itanium. The overall HP PA-RISC and HP 9000 story is much longer, together with the equally complex history of PA-RISC operating systems. There is also the timeline of PA-RISC releases and pricing.

# Early PA-RISC Design

First versions of PA-RISC were released in the mid-1980s as Precision Architecture with early implementations of processors and chipsets for the early HP 9000 800 series of computers. A few systems were released, but details on their exact architecture remain fuzzy. These designs were quickly superseded by new designs for both servers and workstations in the 1990s.

Systems sold in that period used PA-RISC processors such as TS-1, NS-1, NS-2 and PCX and were based on custom HP system designs. Chipsets used were the SIU/SPI main bus interfaces that connected the processors to the SMB bus that links it to memory, I/O and devices. In most cases the system processing and I/O units are made up of a large number of individual chips or boards forming the central chipset with the CIO and HP-PB I/O buses.

# ASP and Viper

Major innovations and developments took place between the 1980s and 90s to produce PA-RISC 1.1 and popular Unix systems based on it. They did not have much in common with earlier PA-RISC 1.0 systems.

Along with the architecture, PA-RISC hardware designs matured throughout the early 1990s, with popular 32-bit PA-7000 and PA-7100 systems using the ASP chipset and Viper memory controller. They utilize the VSC CPU/memory, GSC system main and SGC and EISA expansion buses, with servers using HP-PB I/O buses, all provided by separate I/O adapters/bus bridges.

# LASI

From the mid-1990s on, the integrated, "low-cost" PA-7100LC and PA-7300LC systems use the highly integrated LASI chipset, which combines most functions and I/O on a single chip, and an on-CPU MIOC memory controller. These system use GSC or GSC+ as main bus and a variety of expansion buses via bus adapters, ranging from HSC/GSC, EISA to PCI and VME. EISA is provided by Wax, PCI by Dino.

# U2/UTurn

PA-7200 and 64-bit PA-8000 and some PA-8200 systems use the U2/Uturn I/O adapters, which attach two GSC/HSC buses to the main Runway bus, and MMC/SMC memory controllers. I/O is realized on the GSC bus with the LASI chipset and Wax and Dino I/O adapters.

# Astro

PA-RISC computers from the turn of the century used 64-bit PA-8500, PA8600 and PA-8700 designs with a "rope" -based architecture with Astro as main system controller and separate Runway+/Runway DDR buses with I/O devices controlled by Elroy PCI bridges.

# Stretch

Midrange servers from that time are based on the same processors (PA-8500 to 8700) but use the sophisticated Stretch chipset, a rather complicated setup with central system controller and links to

separate processor and I/O controllers and PCI bridges. Main system bus is the Itanium bus, with converters for the processors' Runway+/Runway DDR buses.

# Cell

PA-RISC moved towards a server-only role in the early 2000s, with a variety of servers in the rp-range and the similar Superdome mainframe. The Superdome "mainframes" and similar servers are based on PA-8700 and PA-8800/PA-8900 processors and use the Cell chipset, similar to the Stretch, but more scalable. Systems are made up of "cells", with their own central system/memory controller, I/O controller and PCI bridges.

# ZXI

The last PA-RISC systems before the mainstream advent of the Itanium VLIW architecture in the mid-2000s use PA-8800/PA-8900 processors, followed by several generationis of Itanium systems. Both use the HP zx1 chipset, conceptually similar to Astro systems but with higher datarates and options, based on Itanium 2/McKinley buses.

# 2.2 PA-RISC Processors

The PA-RISC platform is based on HP RISC processors developed by HP in the 1980s and used in HP computers from the 1980s to the 2000s. There are three versions of PA-RISC architecture:

- 1. PA-RISC 1.0 32-bit, implemented in early 1980s processors and used in the first PA-RISC servers: NS-1, NS-2 and PCX, plus the TTL TS-1 and maybe others.
- 2. PA-RISC 1.1 32-bit, used in the popular HP 9000 servers and workstations from the late-1980s to 90s: PA-7000 and PA-7100 and integrated PA-7100LC and PA-7300LC.
- 3. PA-RISC 2.0 64-bit redesign, used many 1990s/2000s HP computers: PA-8000/PA-8200 and the updated PA-8500, PA-8600 and PA-8700 with large on-chip caches. PA-8800 and PA-8900 are dual-core, with the final PA-9000 never implemented.

The following PA-RISC processors have been developed and used by HP since 1986.

| CPU                | ISA               | Release | Clock<br>max | Cache<br>max      | Bus      | Super<br>scalar | SMP | Units                                                  |
|--------------------|-------------------|---------|--------------|-------------------|----------|-----------------|-----|--------------------------------------------------------|
| FOCUS              | FOCUS<br>32-bit   | 1982    | 18 MHz       | 16 KB             | Custom   |                 | yes | 1 Integer<br>1 external FPU                            |
| TS-1               | PA 1.0<br>32-bit  | 1986    | 8 MHz        | 128 KB            | Custom   | 1-way           |     | 1 Integer<br>1 external FPU                            |
| NS-1               | PA 1.0<br>32-bit  | 1987    | 30 MHz       | 128 KB            | S MB     | 1-way           |     | 1 Integer<br>1 external FPU                            |
| PRISM<br>(Apollo)  | PRISM<br>32-bit   | 1988    | 18 MHz       | 196 KB            | X-bus    | 1-way           | Yes | 1 Integer<br>1 Floating Point                          |
| NS-2               | PA 1.0<br>32-bit  | 1989    | 27.5 MHz     | 1 МВ              | S MB     | 1-way           | Yes | 1 Integer<br>1 external FPU                            |
| PCX                | PA 1.0<br>32-bit  | 1990    | 50 MHz       | 1 МВ              | S MB     | 1-way           | Yes | 1 Integer<br>1 external FPU                            |
| PA-7000            | PA 1.1a<br>32-bit | 1991    | 66 MHz       | 512 KB            | PBus/VSC | 1-way           |     | 1 Integer<br>1 external FPU                            |
| PA-7100<br>PA-7150 | PA 1.1b<br>32-bit | 1992    | 125 MHz      | 3 MB              | PBus/VSC | 2-way           | Yes | 1 Integer<br>1 Floating Point                          |
| PA-<br>7100LC      | PA 1.1c<br>32-bit | 1994    | 100 MHz      | 1 KB<br>2 MB L2   | GSC      | 2-way           |     | 2 Integer<br>1 Floating Point<br>MAX-1                 |
| PA-7200            | PA 1.1d<br>32-bit | 1995    | 140 MHz      | 2 KB<br>3 MB L2   | Runway   | 2-way           | Yes | 2 Integer<br>1 Floating Point                          |
| PA-<br>7300LC      | PA 1.1e<br>32-bit | 1996    | 180 MHz      | 128 KB<br>8 MB L2 | GSC      | 2-way           |     | 2 Integer<br>1 Floating Point<br>MAX-1                 |
| PA-8000            | PA 2.0<br>64-bit  | 1996    | 230 MHz      | 2 MB              | Runway   | 4-way           | Yes | 4 Integer<br>4 Floating Point<br>2 Load/Store<br>MAX-2 |
| PA-8200            | PA 2.0<br>64-bit  | 1997    | 300 MHz      | 4 MB              | Runway   | 4-way           | Yes | 4 Integer<br>4 Floating Point<br>2 Load/Store<br>MAX-2 |
| PA-8500            | PA 2.0<br>64-bit  | 1998    | 440 MHz      | 1.5 MB            | Runway   | 4-way           | Yes | 4 Integer<br>4 Floating Point<br>2 Load/Store<br>MAX-2 |

Table 2.2: HP PA-RISC processors overview

| PA-8600              | PA 2.0<br>64-bit | 2000    | 550 MHz | 1.5 MB                  | Runway    | 4-way       | Yes | 4 Integer<br>4 Floating Point<br>2 Load/Store<br>MAX-2                   |
|----------------------|------------------|---------|---------|-------------------------|-----------|-------------|-----|--------------------------------------------------------------------------|
| PA-8700              | PA 2.0<br>64-bit | 2001    | 875 MHz | 2.25 MB                 | Runway    | 4-way       | Yes | 4 Integer<br>4 Floating Point<br>2 Load/Store<br>MAX-2                   |
| PA-8800<br>dual-core | PA 2.0<br>64-bit | 2004    | ıGHz    | 2×1.5 MB<br>32 MB<br>L2 | Itanium 2 | 2×4-<br>way | Yes | 2 cores, each:<br>4 Integer<br>4 Floating Point<br>2 Load/Store<br>MAX-2 |
| PA-8900<br>dual-core | PA 2.0<br>64-bit | 2005    | 1.1GHz  | 2×1.5 MB<br>64 MB<br>L2 | Itanium 2 | 2×4-<br>way | Yes | 2 cores, each:<br>4 Integer<br>4 Floating Point<br>2 Load/Store<br>MAX-2 |
| PA-9000              | VLIW<br>64-bit   | dropped |         |                         |           |             |     | "super-parallel"                                                         |

Several third-party PA-RISC processors were developed, some within the PRO consortium.

| CPU                         | ISA              | Release | Clock     | Cache            | Bus       | Super<br>scalar | Units                                        | Controllers<br>on-chip |
|-----------------------------|------------------|---------|-----------|------------------|-----------|-----------------|----------------------------------------------|------------------------|
| Amiga<br>Hombre             | PA 1.1<br>32-bit | 1995    | 125 MHz   | ;                | 64-bit    | 1-way           | 1 Integer                                    | yes                    |
| Hitachi<br>PA/50L           | PA 1.1<br>32-bit | 1993    | 33 MHz    | 12 KB            | 5         | 1-way           | I Integer<br>I Floating<br>Point             |                        |
| Hitachi<br>PA/50M           | PA 1.1<br>32-bit | 1993    | 60 MHz    | 12 KB            | ;         | 1-way           | I Integer<br>I Floating<br>Point             |                        |
| Hitachi<br>HARP-1           | PA 1.1<br>32-bit | 1994    | 1 50 MHz  | 24 KB<br>1 MB L2 | 3         | 2-way           | 2 Integer<br>1 Floating<br>Point<br>(Vector) |                        |
| Winbond<br>W89K             | PA 1.1<br>32-bit | 1994    | 33/66 MHz | 4 KB             | Intel 486 | 1-way           | 1 Integer                                    |                        |
| Winbond<br>W90210<br>W90215 | PA 1.1<br>32-bit | 1997    | 33/66 MHz | 12 KB            | Intel 486 | 1-way           | 1 Integer<br>MAX-1                           | yes                    |
| Winbond<br>W90220<br>W90221 | PA 1.1<br>32-bit | 1999    | 1 50 MHz  | 8 KB             | Intel 486 | 1-way           | 1 Integer<br>1 DSP<br>MAX-1                  | yes                    |
| Oki OP32                    | PA 1.1<br>32-bit | 1994    | 33 MHz    | ?                | ;         | 1-way           | 1 Integer                                    | yes                    |

Table 2.3: Other PA-RISC processors overview

# 2.2.1 Early PA-RISC Designs

The first PA-RISC processors were designed be HP and used in mid to late-1980s in early HP 9000/800 servers and HP 3000 MPE/iX systems. These 32-bit RISC processors were mostly multi-chip implementations with separate chips forming the central processing unit, contrary to the mostly single-chip post-PA-7000 processors from the 1990s. Early PA-RISC CPUs were first based on TTL manufacturing, then NMOS-III and finally CMOS26B. An interesting aspect is their huge TLB size — from 2048 to 16384 entries while successors and competitors had sizes typically in the low to mid hundreds.

Early designs had clock speeds from 8 MHz up to 50 MHz in later versions, with 128 to 512 MB main memory. System designs were mostly based on the System Main Bus (SMB), as used in the early HP 9000 800 servers.

The exact naming is not always coherent as some sources refers to the processors as TS-1, NS-1, NS-2 and PCX while others call apparently the same processors PN-5, PN-7, PN-10, CMOS26b. Generally, sources and documentation on these "pre-Internet" PA-RISC processors is rather sparse to non-existent, adding to the slight unclearities.

# 2.2.2 TS-1 Processor

#### Overview

The TS-1 was the first PA-RISC production processor, introduced in 1986. It integrated version 1.0 of PA-RISC on six  $8.4 \times 11.3$ " boards of TTL and was used in the first PA-RISC computers shipped by HP.

The TS-1 processor used in the HP 9000 840 is implented in several boards for processing units, processor pipeline, a 4096-entry TLB and 128 KB L1 cache, divided into 64 KB for each data and instruction. The TTL boards measure  $8.4 \times 11.3$ " with SRAMs/PALs and about 150 ICs each. HP moved to NMOS with the next generation CPUs before settling with CMOS from the 90s on.

#### Details

- ♦ PA-RISC version 1.0 32-bit, three-stage pipeline
- ♦ The CPU consists of six separate boards:
  - 1. I-unit Instruction Unit
  - 2. Register File Board, contains general and control registers
  - 3. E-unit Execution Unit
  - 4. TLB translation lookaside buffer with 4096 entries for 2 KB pages
  - 5. Cache controller with split instruction and data caches of 64 KB each
  - 6. FPC floating-point coprocessor, handles FP operations parallel to the CPU/ALU (ADD/MUL/DIV chip was taken over from HP 9000/550 FOCUS)
- ♦ TLB off-chip, direct-mapped, 4096 entries
- ♦ Cache 128 KB offchip L1 direct-mapped/one-way associative
- ♦ Physical address space of 27-bit, 128 MB main memory could be addressed
- ♦ Clock speed 8 MHz

♦ Six or five printed circuit boards, implemented in FAST TTL and 25ns/35ns SRAMs/PALs, with each about 150 ICs

# Used in

♦ HP 9000 840 servers, the first PA-RISC computers.

# 2.2.3 NS-1 Processor

# Overview

The first implementation of PA-RISC in a NMOS fabrication process, NS-1, followed in 1987 shortly after the original TTL-based TS-1. The NS-1 processor is integrated on a single circuit board (two on 825 servers) with the CPU as single NMOS-III chip supplemented by external support chips.

# Details

- ♦ PA-RISC version 1.0 32-bit, three-stage pipeline
- ♦ Single CPU with eight support VLSI chips
  - 1. SIU system interface unit attaches the CPU to the SMB main bus
  - 2. CCU cache controller units CCUo and CCU1 attach to external cache
  - 3. TCU TLB controller unit attaches to the external TLB
  - 4. MIU math interface unit with three third-party FP chips ADD, MUL and DIV
- ♦ TLB off-chip with 2048 to 4096 entries
- ♦ L1 cache 16 KB to 128 KB, unified and off-chip
- ♦ Physical address space of 29-bit, 512 MB main memory could be addressed
- ♦ CPU attaches via System Main Bus SMB to memory and I/O controllers, 64-bit bus
- ♦ Clock speed 25-30 MHz
- ♦ One circuit board, two boards on HP 9000/825
- ♦ 144,000 FETs, implemented in NMOS-III 1.7µin a 272-pin ceramic PGA package

#### Used in

♦ HP 9000 825, 835, 850 servers

# 2.2.4 NS-2 Processor

#### Overview

The final NMOS PA-RISC processor was the NS-2, a tweaked follow-on to the NS-1 introduced in 1989-90 with from three to five stages increased pipeline, new TLB and cache controllers and signifi-

cantly larger caches and TLB. The NS-2 is implemented on one circuit board with the CPU as a single NMOS-III and seven other VLSI chips. The bus structure connecting these chips was updated and simplified, with the CPU having private connections to the cache and TLB controllers, for which the NS-1 CPU had to use the shared cache bus.

# Details

- ♦ PA-RISC version 1.0 32-bit, five-stage pipeline
- ♦ CPU is a single chip with seven VLSI support chips
  - 1. SIU system interface unit, attaches the CPU to the SMB main bus
  - 2. CCU cache controller units ICCU and DCCU, attach to external cache chips
  - 3. TCU TLB controller unit, attaches to external TLB chips
  - 4. FPC floating point controller and two third-party FP chips ADD, MULTI
- ♦ TLB off-chip, 16384 entries
- & Cache up to 1024 KB L1, split into instruction and data, off-chip
- ♦ Physical address space of 29-bit, 512 MB main memory could be addressed
- ♦ CPU attaches via System Main Bus SMB to memory and I/O controllers, synchronous, pipelined 64-bit bus
- ♦ Clock speed 27.5 or 30 MHz, power dissipation of 26W
- ♦ One circuit board, CPU implemented in NMOS-III, 183,000 FETs, 1.5µNMOS-III, die size 14.0×14.0 mm<sup>2</sup> die, packaged in 408-pin PGA

# Used in

- ♦ HP 9000/822 and 832
- ♦ HP 9000/845, 855, 860

# 2.2.5 PCX (CMOS26B) Processor

# Overview

The last PA-RISC 1.0 design was the PCX, introduced 1990 and the first PA-RISC processor fabricated in a CMOS process. It implemented the NS-1/NS-2 design and several of the processor functions previously supplied on external VLSI chips onto a single CPU chip. The PCX was also supplemented by external support chips, including three cache multiplexers, the SPI main bus to processor interface, an floating point coprocessor and two FP chips for MUL/DIV and ADD/SUB. The successor to the PCX was the PA-RISC 1.1 PCX-S or PA-7000 processor, which integrated most processor logic minus the FPU onto a single die/chip

- ♦ PA-RISC version 1.0 32-bit
- ♦ First multi-processor-capable PA-RISC CPU, up to four-way SMP
- ♦ Seven external supported chips

- ♦ External FPU (apparently ECL logic)
- ♦ TLB on-chip with 8192 entries
- ♦ Cache up to 1 MB L1, split into instruction and data, off-chip, asymmetrical 1:2, some systems used up to 4 MB (890)
- ♦ Physical address space of 29-bit, 512 MB main memory could be addressed
- ♦ CPU attaches via System Main Bus SMB to memory and I/O controllers, 64-bit bus
- ♦ Clock speed up to 50 MHz or 60 MHz (some sources mentioned 90 MHz)
- ♦ One circuit board, 196,000 FETs, 1.0µ(micron), implemented in three-level CMOS26B
- ♦ CPU is a single chip with seven VLSI support chips for memory/bus interfaces and I/O

#### Used in

- ♦ HP 9000/808, 815 servers
- ♦ HP 9000/842, 852, 865, 870 servers
- ♦ HP 9000 890 mainframe

Some sources mention a "CS-1" PA-RISC 1.0 processor — CS would point to CMOS design but the performance figures and diagrams do not really match up with the CMOS26B/PCX described here.Also, some other sources point to a (prototyped?) evolution of the last PA-RISC 1.0 CPU in CMOS–with up to 60 MHz (90 MHz), 4 MB L1 cache and PMB interface in a 408-pin PGA with 1.4×1.4cm die and 479k transistors–which in turn is eerily close to the PA-7000 processor.)

#### 2.2.6 References

- 1. Wayne E. Holt (ed.), *Beyond RISC! An Essential Guide to Hewlett-Packard Precision Architecture* (January 1988: Software Research Northwest Inc.)
- 2. Hardware Design of the First HP Precision Architecture Computers (PDF) David A. Fotland et al (March 1987: Hewlett-Packard Journal)
- 3. HP 3000 Series 950 and HP 9000 Model 850S Family CE Handbook (PDF) Hewlett-Packard Company (October 1990. Accessed January 2008 at hpmuseum.net)
- 4. HP 9000 Series 800 Model 825S Hardware Technical Data (PDF) Hewlett-Packard Company (September 1988. Accessed January 2008 at hpmuseum.net)
- 5. HP 3000/925 and HP 9000/825/835 Computer Systems CE Handbook (PDF) Hewlett-Packard Company (May 1988. Accessed January 2008 at hpmuseum.net)
- 6. New midrange members of the Hewlett-Packard Precision Architecture Computer Family Thomas O. Meyer et al (June 1989: Hewlett Packard Journal. Accessed January 2008 at findarticles.com)
- 7. HP 9000 Series 800 Model 822S/832S Technical Data (PDF) Hewlett-Packard Company (1989. Accessed January 2008 at hpmuseum.net)
- 8. A 30 MIPS VLSI CPU, Brian D. Boschma et al (ISSCC 89: February 1989)
- 9. A CMOS RISC CPU designed for sustained high performance on large applications, J. Lotz et al (IEEE Journal of Solid-State Circuits October 1990)

- 10. A 90 MHz CMOS RISC CPU designed for sustained performance, D. Tanksalvala et al (1990 37th IEEE International Conference on Solid-State Circuits)
- 11. HP systems & vlsi technology division: pa-risc abstracts (archive.org mirror), Hewlett-Packard Company (2002: mirror accessed January 2024)

Pictures Hewlett Packard, scans from product brochures, from hpmuseum.net and 1000bit.it

# 2.2.7 PA-7000 (PCX-S) processor

# Overview

The PA-7000, or PCX-S, was a 32-bit processor with PA-RISC 1.1 architecture, introduced in 1991. It had a MMU for virtual memory management. It was first used in the HP 9000 700 series workstations and later in some of the HP 9000 800 Nova servers. The PA-7000 was a multi-chip implementation fabricated in HP's own CMOS26B process with an external FPU.

After previous PA-RISC 1.0 processors from the 1980s were mostly geared towards (expensive) transaction processing and multi-user environments, the PA-7000 was designed to extend PA-RISC "down to low cost desktop workstation systems." The PA-7000 design process facilitated use of existing technologies, first extension to the PA-RISC architecture and a collaboration with an external silicon vendor (Texas Instruments) for the FPU.

Graphics requirements were integrated into the design process of the PA-7000 processor, memory and system buses.

# Details

- ♦ PA-RISC version 1.1a, 32-bit architecture
- ♦ Two main functional units implemented in two VLSI chips: the integer ALU and external FPU
- ♦ The floating point unit was co-developed with Texas Instruments
- ♦ Five-stage pipeline
- ♦ TLB: 192 entries, BTLB: 8 entries
- & Cache 256 KB instruction and 256 KB data L1 off-chip implemented in SRAMs
- & Cache data rate is 264 MB/s for instruction and 528 MB/s for data caches at 66 MHz clock
- ♦ Memory and I/O controller (MIOC) is external
- $\diamond\,$  PBus processor bus, 32-bit, from processor to the Memory and I/O Controller (MIOC) for up to 265 MB/s
- ♦ Up to to 66 MHz clock speed with 5.0 V core voltage
- \$ 14.2×14.2 mm<sup>2</sup> die, 577,000 FETs, 1.0μ, 2-layer CMOS26B in 408-pin CPGA
- ♦ External FPU fabbed in 13.0×13.0 mm<sup>2</sup> die, 640,000 FETs, 0.8µ, TI EPIC-2 in 207-pin CPGA

#### Used in

- ♦ HP 9000 705, 710, 720, 730, 750 workstations
- HP 9000 F10, F20, F30, G30, G40, H20, H30, H40, I30, I40 servers
- ♦ Mitsubishi ME/R7200, ME/S7200, ME/R7300, ME/S7300, ME/R7500, ME/S7500 workstations

- 1. CMOS PA-RISC processor for a new family of workstations, M. Forsyth et al, COMPCON Spring '91 Digest of Papers, 1991
- 2. Évolution des gammes de processeurs MIPS, DEC Alpha, PowerPC, SPARC, x86 et PA-RISC (PDF) André Seznec and Thierry Lafage (INRIA: June 1997)
- 3. Midrange PA-RISC Workstations with Price/Performance Leadership (.pdf) pp. 6-11 Andrew J. DeBaets and Kathleen M. Wheeler (August 1992: Hewlett-Packard Journal)
- 4. VLSI Circuits for Low-End and Midrange PA-RISC Computers (.pdf) pp. 12-22 Craig A. Gleason (August 1992: Hewlett-Packard Journal)

# 2.2.8 PA-7100/PA-7150 (PCX-T) processor

# Overview

The PA-7100 was the first PA-RISC processor to integrate the Integer ALU and FPU on a single die. It was introduced in 1992, with the enhanced PA-7150 in 1994. The design of the integer units is close to the PA-7000 but modified to scale to higher clock speeds. The previously external FPU was a new design and moved on chip, taking about one third of the transistor count. The link between the PA-7100 and its instruction cache was doubled in width compared to the PA-7000. The PA-7100 is a superscalar processor that is able to issue two separate instructions at a time. It was used in a large range of 1990s HP 9000 workstations and servers.

Multi-processor systems could be designed with two astrategies: either two PA-7100s attach to a shared PBus and one Viper Memory and I/O Controller, or each PA-7100 is attached to its own MIOC, which in turn is attached to a shared memory and I/O bus with the other PA-7100/MIOCs.

The PA-7150 is a PA-7100 with tweaks to the core and cache subsystem to allow clock frequencies up to 125 MHz.

# Details

- ♦ PA-RISC version 1.1b, 32-bit architecture, multi-processor capable, 2-way superscalar
- ♦ Two functional units: 1 integer ALUs, 1 FPU
- ♦ Five-stage pipeline
- ♦ 3-instruction queue
- ♦ TLB: 120-entry fully associative; BTLB: 16-entry
- & Cache up to 1 MB instruction and 2 MB data L1, in asynchronous standard SRAMs
- ♦ CPU, FPU, MMU and cache controller on one chip, memory and I/O controller Viper MIOC, off-chip
- ♦ PBus processor bus, 32-bit, from processor to the Memory and I/O Controller MIOC
- ♦ Up to to 100 MHz, 125 MHz on the PA-7150, clock speed with 5.0 V core voltage
- 14.0×14.0 mm² die, 850,000 FETs, 0.8µ, 3-layer metal CMOS26B in a 504-pin ceramic PGA, 30W power at 100 MHz

# Used in

- & HP 9000 715, 725, 735, 755, 742i, 745i, 747i workstations
- ♦ HP 9000 G50, G60, G70, H50, H60, H70, I50, I60, I70 servers
- ♦ HP 9000 T500, T520 mainframes
- ♦ Convex SPP1000/CD, SPP1000/XA mainframes
- ♦ Hitachi 3050RX 220, 230, 310S, 320, 330, 430, 440, 9000V V735/125, VT500 workstations
- ♦ Stratus Continuum 610S, 610, 615S, 615, 620, 625, 1220, 1225, 1245 mainframes

- 1. A 200 MFLOP HP PA-RISC Processor (.pdf) W. Jaffe, B. Miller, J. Yetter (1992: Hewlett Packard. Proceedings of IEEE Hot Chips IV)
- 2. Multiprocessor Features in a PA-RISC Processor Interface Chip (.pdf) T. Alexander et al (1992: Hewlett Packard. Proceedings of IEEE Hot Chips IV)
- 3. Évolution des gammes de processeurs MIPS, DEC Alpha, PowerPC, SPARC, x86 et PA-RISC (PDF) André Seznec and Thierry Lafage (INRIA: June 1997)

# 2.2.9 PA-7100LC (PCX-L) processor

# Overview

The PA-7100LC is a 32-bit PA-RISC processor from HP introduced in 1994, designed as a single-chip solution for low-cost systems with the performance of comparable workstations and servers. The CPU core is close to the earlier PA-7100 processor and was integrated with FPU, MIOC, first-level cache, onto a single chip with direct GSC main bus attachment.

HP added support for bi-endian byte ordering for the first time to PA-RISC with the PA-7100LC, ostensibly for supporting a wider range of ("non-Unix") operating systems. The successor of the PA-7100LC is the similar and improved PA-7300LC processor, released two years later.

# Details

- ♦ PA-RISC version 1.1c, 32-bit architecture, 2-way superscalar
- ♦ Three functional units: 2 integer ALUs, 1 FPU
- ♦ Five-stage pipeline
- ♦ 3-instruction queue
- ♦ Hardware *static* branch prediction
- ♦ TLB: 64-entry fully associative; BTLB: 8-entry
- & Cache L1 1 KB on-chip I L1 instruction cache, prefetch from off-chip cache
- ♦ Cache L1 up to 2 MB off-chip, direct mapped, 480-600 MB/s bandwidth
- ♦ Memory and I/O controller MIOC integrated on die, direct memory interface
- ♦ Support for bi-endian load-store operations
- ♦ MAX-1 multimedia extensions for multimedia applications, like MPEG decoding
- ♦ GSC bus interface
- ♦ Up to to 100 MHz, clock speed
- \$ 14.2×14.2 mm<sup>2</sup> die, 900,000 FETs, 0.75μ, 3-layer aluminium process packaged in a 432-pin PGA

Only one of the two integer ALUs is able to handle loads, stores and shifts, these operations can only be paired with simple math operations, like integer addition or multiplication. Both units can handle branch operations. Used in

- & HP 9000 712, 715, 725, 743i, 748i VME workstations and V743 VXI workstation
- ♦ HP 9000 D200, D210, D300, D310 servers
- ♦ HP 9000 E25, E35, E45, E55 servers
- ♦ Hitachi 3050RX 225, 235, 255, 535, e9000V V715, V715Tiny, VE25, VE35, VE45, VE55 workstations
- ♦ SAIC Galaxy 1100 portable workstations

- 1. PA7100LC ERS (External Reference Specification) (.pdf) Hewlett-Packard Company (1999)
- 2. The PA 7100LC Microprocessor: A Case Study of IC Design Decisions in a Competitive Environment Mick Bass et al (April 1995: Hewlett-Packard Journal. Accessed May 2009)
- 3. Design methodologies for the PA 7100LC microprocessor (.pdf) Mick Bass et al (April 1995: Hewlett-Packard Journal. Accessed May 2009)

# 2.2.10 PA-7200 (PCX-T') processor

#### Overview

The PA-7200 completely revised the PA-7100 processor core, leveraging only the FPU in its release in early 1995. Being a two-way superscalar processor, the PA-7200 can dispatch and execute two separate instructions at a time to its functional units. In contrast to the PA-7100 it has two separate integer ALUs and thus can execute two ALU integer operations simultaneously. Other changes include a redesigned cache architecture—while retaining the general cache layout with large off-chip L1 caches at CPU clock speed—and use of the Runway processor bus, carried on to later PA-8x00 processors. The PA-7200 was targeted towards high-performance general-purpose applications, but also on specialized applications with large working sets which could take advantage of the high-bandwidth bus interface.

# Details

- ♦ PA-RISC version 1.1d, 32-bit architecture, multi-processor capable, 2-way superscalar
- ♦ Three functional units: 2 integer ALUs, 1 FPU
- ♦ Five-stage pipeline
- ♦ 3-instruction queue
- ♦ Hardware *static* branch prediction
- ♦ TLB: 120-entry fully associative; BTLB: 16-entry
- & Cache 2 KB on-chip "assist" cache, fully associative, holds 64 32-Byte cache lines
- ♦ Cache up to 1 MB instruction and 2 MB L1 data asynchronous SRAMs with one cycle latency
- ♦ FPU, MMU, cache controller integrated on die, memory and I/O controller separate and off-chip
- ♦ Bi-endian support
- & Runway system interface, 64-bit, 120 MHz, 960 MB/s peak bandwidth
- ♦ Glueless interface to the Runway system bus for up to four-way SMP, four CPUs on same Runway processor bus
- ♦ Up to 140 MHz clock speed with 4.4 V core and 3.3 V I/O voltage
- \$ 14.0×15.0 mm<sup>2</sup> die, 1,300,000 FETs, 0.55μ, 3-layer metal CMOS14A in a 540-pin ceramic PGA, 29W power at 140 MHz

#### Used in

- ♦ HP 9000 C100, C110 workstations
- ♦ HP 9000 D250, D260, D350, D360 servers
- ♦ HP 9000 J200, J210 workstations
- ♦ HP 9000 K100, K200, K210, K220, K400, K410, K420 servers
- ♦ Convex SPP1200/CD, SPP1200/XA, SPP1600/CD, SPP1600/XA mainframes
- ♦ Hitachi 9000V VQ200, VQ210, VR100, VR200, VR400 servers

- 1. Design of the HP PA 7200 CPU (.pdf) Kenneth K. Chan et al (February 1996: Hewlett-Packard Journal) (mirror: Design of the HP PA 7200 CPU)
- 2. Verification, Characterization, and Debugging of the HP PA 7200 Processor (.pdf) Thomas B. Alexander et al (February 1996: Hewlett-Packard Journal)
- 3. A Different Kind of RISC Dick Pountain (August 1994: BYTE Journal)
- 4. Interview with David Fotland, September/October 2008

# 2.2.11 PA-7300LC (PCX-L2) processor

# Overview

The PA-7300LC is an integrated, "low-cost" PA-RISC 32-bit processor, released in mid-1996. While being a close successor to the earlier PA-7100LC, it has several enhancements:

- 1. Large on-chip L1 caches, in contrast to the small "assist" caches of the PA-7100LC and PA-7200.
- 2. Integrated L2 cache controller in the MIOC.
- 3. Improved bus interface with faster GSC bus variant.
- 4. Faster memory interface.

The then current process technologies made it possible to include a large L1 cache on the CPU die, breaking a long-standing HP tradition of large off-chip L1 caches. The PA-7300LC was the final 32bit, PA-RISC version 1.1 CPU, later workstations and servers used 64-bit PA-RISC 2.0 processors, such as the PA-8000, being introduced in the same timeframe.

# Details

- ♦ PA-RISC version 1.1e 32-bit
- ♦ Three functional units: 2 integer ALUs, 1 Floating Point unit
- ♦ 2-way superscalar
- ♦ MAX-1 multimedia extensions for multimedia applications
- Cache 64 KB/64 KB instruction and data on-chip L1, each two-way set associative, virtually indexed
   dexed
- ♦ Cache line size of 32 Byte
- ♦ Caches have a 64-bit datapath to the execution units, 256-bit datapath to main memory
- ♦ Cache optional up to 8192 KB unified L2 off-chip
- ♦ No hashing for both Instruction and Data caches
- & L2 cache is write-through, direct mapped, physically indexed and physically tagged
- ♦ Instruction prefetch buffer moved from memory controller to L1 instruction cache, thus allowing prefetch hits without penalty
- ♦ On-chip MIOC memory controller
- ♦ 96-entry unified Instruction/Data TLB
- ♦ 8-entry BTLB
- ♦ 4-entry ILAB
- ♦ GSC system interface implements GSC+ features, maximum clock frequency of 40 MHz actual system implement from 33 MHz and 132 MB/s up to 40 MHz and 160 MB/s
- ♦ Either 64-bit or 128-bit datapath from execution units to the memory
- ♦ Up to 180 MHz frequency with 3.3 V core voltage

\$ 15.3×17.0 mm<sup>2</sup> die, 9,200,000 FETs, 0.5μ, 4-layer metal CMOS14C process in a 464-pin ceramic PGA package

Only one of the two integer ALUs is able to handle loads, stores and shifts, these operations can only be paired with simple math operations, like integer addition o multiplication. Both units can handle branch operations.

# Used in

- ♦ HP 9000 744, 745, 748 VME workstations
- ♦ HP 9000 A180, A180C servers
- ♦ HP 9000 B132L, B132L+, B160L, B180L+ workstations
- ♦ HP 9000 C132L, C160L workstations
- ♦ HP 9000 D220, D230, D320, D330 servers
- RDI PrecisionBook laptop
- ♦ Hitachi 3050RX 255, 355E, 365 workstations
- & HP Agilent 16600A, 16700A, 16700B, 16702A and 16702B series logic analyzers

- 1. PA7300LC ERS (External Reference Specification) (PDF, 716KB) Hewlett-Packard Company (1996)
- 2. The PA-7300LC: the first "System on a Chip" (archive.org mirror) Tom Meyer (1996: Presentation for Microprocessor Forum 1995)
- 3. The PA 7300LC Microprocessor: A Highly Integrated System on a Chip (PDF, 50KB) Terry W. Blanchard and Paul G. Tobin (June 1997: Hewlett-Packard Journal)

# 2.2.12 PA-8000 (PCX-U) processor

# Overview

The PA-8000 is the first 64-bit PA-RISC 2.0 processor, and included out-of-order execution capabilities for the first time. It was released in 1996, in parallel to the 32-bit low-cost PA-7300LC processor. The PA-800 had four integer, four floating-point and dual load/store units, a large OoO dispatch window and no on-chip caches. It was the first chip to implement 64-bit PA-RISC 2.0 architecture to support 64-bit computing, which included 64-bit wide integer registers and functional units like ALU and a flat virtual address space of 64-bit. Other extensions in the PA-8000 included fast TLB insert instructions, memory prefetch instructions, support for variable sized pages, branch prediction hinting and new floating point units (FPMAC).

A key design feature of the PA-8000 and all following PA-RISC 2.0 processors was the IRB, the Instruction Reorder Buffer, which enables the processor to perform its own instruction scheduling in hardware, independent of compiler or software technologies. The IRB is the key part for the out-oforder capabilities of the PA-8000, and can store up to 28 computation and 28 load/store instructions, tracks interdepencies between these instructions and allows execution as soon as they are ready.

All later PA-8x00 processors up to the PA-8900 include slightly modified PA-8000 cores with only slight extensions plus later much bigger caches.

# Details

- ♦ PA-RISC version 2.0, 64-bit architecture, multi-processor capable, 4-way superscalar
- ♦ Ten functional units: 2 integer ALUs, 2 shift/merge units, 2 complete load/store pipelines, 2 Floating Point multiply/accumulate units, 2 Floating Point divide/square root units
- ♦ IRB: 56-entry instruction queue/reorder buffer
- ♦ TLB: 96-entry fully-associative dual-ported
- ♦ BTAC: 32-entry Branch Target Address Cache; BHT: 256-entry Branch History Table
- ♦ Cache 1 MB instruction and 1 MB data L1 off-chip, in synchronous 150 MHz 1 Mb SRAMs, one cycle latency
- ♦ Caches are direct-mapped and dual-ported
- ♦ Memory and I/O controllers are external
- ♦ Bi-endian support
- ♦ MAX-2 multimedia extensions subword arithmetic for multimedia applications
- & Runway system bus, 120 MHz, 64-bit, about 960 MB/s peak bandwidth
- ♦ Up to 180 MHz, clock speed with 3.3 V core voltage
- ◊ 17.7×19.6 mm<sup>2</sup> die, 4,500,000 FETs, 0.5μ, 5-layer metal CMOS packaged in a 1,085-pin flipchip LGA package

# Used in

♦ HP 9000 C160, C180 workstations

- ♦ HP 9000 D270, D280, D370, D380 servers
- ♦ HP 9000 J280, J282 workstations
- ♦ HP 9000 K250, K260, K450, K460 servers
- ♦ HP 9000 R380 servers
- ♦ HP 9000 T600 mainframes
- ♦ HP/Convex SPP2000 (S-Class/X-Class) mainframes
- ♦ NEC TX7/D280, TX7/K370, TX7/P590 servers
- ♦ Stratus Continuum 628, 1228 mainframes

- 1. Advanced Performance features of the 64-bit PA-8000 (archive.org mirror) Doug Hunt (1995: IEEE CompCon 5)
- 2. PA-8000 Combines Complexity and Speed (archive.org mirror) Linley Gwennap (1994: Microprocessor Report, Volume 8 Number 15)
- 3. Four-Way Superscalar PA-RISC Processors (.pdf) Anne P. Scott et al (August 1997: Hewlett-Packard Journal)
- 4. *The HP PA-8000 RISC CPU A High Performance Out-of-Order Processor* (.pdf) [link gone] Ashok Kumar (August 1996: IEEE Hot Chips VIII)

# 2.2.13 PA-8200 (PCX-U+) processor

### Overview

The PA-8200 is a 64-bit PA-RISC processor from HP that extended the original 64-bit PA-8000 soon after its release. Several aspects of the PA-8000 were improved with the PA-8200, released in 1997: branch prediction, TLB miss rates and cache sizes.

The PA-8200 should offer improved performace, compatibility with existing applications and short time to market. The availability of new 4 Mb SRAMs with faster access times allowed for increased CPU speed and larger caches. Smaller changes include an increase to the BHT and TLB as "high benefit, low risk" improvements.

# Details

- ♦ PA-RISC version 2.0, 64-bit architecture, multi-processor capable, 4-way superscalar
- ♦ Ten functional units: 2 integer ALUs, 2 shift/merge units, 2 complete load/store pipelines, 2 Floating Point multiply/accumulate units, 2 Floating Point divide/square root units
- ♦ IRB: 56-entry instruction queue/reorder buffer
- ♦ TLB: 120-entry fully-associative dual-ported
- ♦ BTAC: 42-entry Branch Target Address Cache; BHT: 1024-entry Branch History Table
- ♦ Cache 2 MB instruction and 2 MB data L1 off-chip, in synchronous 200 MHz 4 Mb SRAMs, one cycle latency
- ♦ Caches are direct-mapped and dual-ported
- ♦ Memory and I/O controllers are external
- ♦ Bi-endian support
- ♦ MAX-2 multimedia extensions subword arithmetic for multimedia applications
- ♦ Runway system bus, 120 MHz, 64-bit, about 960 MB/s peak bandwidth
- ♦ Up to 300 MHz, clock speed with 3.3 V core voltage
- $\diamond$  0.5µ, 5-layer metal CMOS

# Used in

- ♦ HP 9000 C200, C240 workstations
- ♦ HP 9000 D390 servers
- ♦ HP 9000 J2240 workstations
- ♦ HP 9000 K370, K380, K570, K580 servers
- ♦ HP 9000 R390 servers
- ♦ HP 9000 V2200, V2250 mainframes
- ♦ HP 9000 NEC TX7/V2200 mainframes

- 1. Four-Way Superscalar PA-RISC Processors (PDF, 190KB) Anne P. Scott et al (August 1997: Hewlett-Packard Journal)
- 2. HP Pumps Up PA-8x00 Family (archive.org mirror) Linley Gwennap (October 1994: Microprocessor Report, Volume 10 Number 14). [Article reprint for cpu.hp.com]
- 3. HP's Latest PA-RISC Microprocessor Evolution Enables 50 Percent Application Performance Boost Hewlett-Packard (October 1996: HP press release). [Article mirror for hp.com]

# 2.2.14 PA-8500 (PCX-W) processor

#### Overview

The PA-8500 64-bit PA-RISC processor is the direct evolution of the PA-8000 and PA-8200 processors, leveraging their processing core but implementing large on-die L1 caches. Introduced in September 1998, the PA-8500 marked a break with the long-standing HP tradition of keeping large L1 caches offchip. (The two years older PA-7300LC also included on-chip L1 caches, albeit much smaller). There were no other significant changes to the processing core, besides small increases to the TLB and BHT.

### Details

- ♦ PA-RISC version 2.0, 64-bit architecture, multi-processor capable, 4-way superscalar
- ♦ Ten functional units: 2 integer ALUs, 2 shift/merge units, 2 complete load/store pipelines, 2 Floating Point multiply/accumulate units, 2 Floating Point divide/square root units
- ♦ IRB: 56-entry instruction queue/reorder buffer
- ♦ TLB: 160-entry fully-associative dual-ported
- ♦ BTAC: 32-entry Branch Target Address Cache; BHT: 2048-entry Branch History Table
- & Cache 0.5 MB instruction and 1 MB data L1 on-chip, each 4-way set associative
- ♦ Memory up to I TB supported with 40-bit physical addresses
- ♦ Memory and I/O controllers are external
- ♦ Bi-endian support
- ♦ MAX-2 multimedia extensions subword arithmetic for multimedia applications
- & Runway+ system bus, 125 MHz, 64-bit, DDR, about 2 GB/s peak bandwidth
- ♦ Up to 300 MHz, clock speed with 3.3 V core voltage
- \$ 21.3×22.0 mm<sup>2</sup> die, 140,000,000 FETs, 0.25μ(micron), 5-layer metal CMOS packaged in a 544pin LGA package

- ♦ HP 9000 A400-44 (rp2400), A500-44 (rp2450) servers
- ♦ HP 9000 B1000, B2000 workstations
- ♦ HP 9000 C360, C3000 workstations
- ♦ HP 9000 J5000, J7000 workstations
- ♦ HP 9000 L1000-36, L1000-44 (rp5400), L2000-36, L2000-44 (rp5450) servers
- ♦ HP 9000 N4000-36, N4000-44 (rp7400) servers
- ♦ HP 9000 V2500 mainframes
- ♦ Stratus Continuum 419, 429, 616S, 616, 619, 629, 1219, 1229 mainframes

- ♦ HP Pumps Up PA-8x00 Family (archive.org mirror) Linley Gwennap (October 1994: Microprocessor Report, Volume 10 Number 14). [Article reprint for vanished cpu.hp.com]
- ♦ A 500 MHz 1.5 MByte Cache with On-Chip CPU (PDF, 141KB) Jonathan Lachman and J. Michael Hill (1997: ISSCC).
- ♦ PA-8500: The Continuing Evolution of the PA-8000 Family (archive.org mirror) Gregg Lesartre and Doug Hunt (1997: Proceedings of CompCon, IEEE CS Press). [Article reprint for vanished cpu.hp.com]

## 2.2.15 PA-8600 (PCX-W+) processor

### Overview

The PA-8600 is an 64-bit HP PA-RISC processor from HP, based on a modified PA-8500 in a new manufacturing process to achieve higher clock speeds. Released in January 2000, the PA-8600 was used as direct upgrade path for many HP 9000 servers and workstations with up to 550 MHz clock speed, utilizing the HP Runway+ bus. It is superscalar (4-way) and multi-processor (SMP) capable.

### Details

- ♦ PA-RISC version 2.0, 64-bit architecture, multi-processor capable, 4-way superscalar
- ♦ Ten functional units: 2 integer ALUs, 2 shift/merge units, 2 complete load/store pipelines, 2 Floating Point multiply/accumulate units, 2 Floating Point divide/square root units
- ♦ IRB: 56-entry instruction queue/reorder buffer
- ♦ TLB: 160-entry fully-associative dual-ported
- ♦ BTAC: 32-entry Branch Target Address Cache; BHT: 2048-entry Branch History Table
- & Cache 0.5 MB instruction and 1 MB data L1 on-chip, each 4-way set associative
- ♦ Memory up to I TB supported with 40-bit physical addresses
- ♦ Memory and I/O controllers are external
- ♦ Bi-endian support
- ♦ MAX-2 multimedia extensions subword arithmetic for multimedia applications
- & Runway+ system bus, 125 MHz, 64-bit, DDR, about 2 GB/s peak bandwidth
- ♦ Up to 550 MHz, clock speed with 2.0 V core voltage
- ♦ 21.3×22.0 mm<sup>2</sup> die, 140,000,000 FETs, 0.25µ(micron), 5-layer metal CMOS packaged in a 544pin LGA package

- ♦ HP 9000 A400-5X (rp2400), A500-5X (rp2450) servers
- ♦ HP 9000 B2000 (some), B2600 workstations
- ♦ HP 9000 C3600 workstations
- ♦ HP 9000 J5600, J6000, J7600 workstations
- ♦ HP 9000 L1000-5X (rp5400), L2000-5X (rp5450), L1500-5X (rp5430), L3000-5X (rp5470)
- ♦ HP 9000 N4000-5X (rp7400) servers
- ♦ HP 9000 V2600 mainframes
- ♦ HP 9000 Superdome mainframes (SD16000, SD32000, SD64000)
- ♦ NEC NX7000/L1000, NX7000/L2000, NX7000/L3000 servers
- ♦ Stratus Continuum 439, 449, 651-2, 652-2, 1251-2, 1252-2 mainframes

## 2.2.16 PA-8700 (PCX-W2) processor

#### Overview

The PA-8700 processor is an 64-bit HP PA-RISC processor from HP, released in 2001 building on an enhanced PA-8500 core with several modifications. As with other PA-8x00 processors, the logic core is close to the original PA-8000 from 1997. The PA-8700 used significant larger on-chip L1 caches and TLB while switching to a new manufacturing process at IBM helped increase the clock speed. At its time it was one of the largest available commercial processors and one of the first manufactured in Silicon on Insulator (SoI). It is superscalar (4-way) and multi-processor (SMP) capable.

### Details

- ♦ PA-RISC version 2.0, 64-bit architecture, multi-processor capable, 4-way superscalar
- ♦ Ten functional units: 2 integer ALUs, 2 shift/merge units, 2 complete load/store pipelines, 2 Floating Point multiply/accumulate units, 2 Floating Point divide/square root units
- ♦ IRB: 56-entry instruction queue/reorder buffer
- ♦ TLB: 240-entry fully-associative dual-ported
- & BTAC: 32-entry Branch Target Address Cache; BHT: 2048-entry Branch History Table
- ♦ Cache 0.75 MB instruction and 1.5 MB data L1 on-chip, 4-way set associative, in independent 0.75 MB banks.
- ♦ Memory up to 16 TB supported with 44-bit physical addresses
- ♦ Memory and I/O controllers are external
- ♦ Bi-endian support
- ♦ MAX-2 multimedia extensions subword arithmetic for multimedia applications
- ♦ Runway+ system bus, 125 MHz, 64-bit, DDR, about 2.0 GB/s peak bandwidth
- ♦ Up to 750 MHz, 875 MHz on the PA-8700+ clock speed with 1.5 V core voltage
- \$\overline\$ 16.0×19.0 mm<sup>2</sup> die, 186,000,000 FETs, 0.18μ, 7-layer Silicon-on-Insulator CMOS packaged in a 544-pin LGA package

- ♦ HP 9000 A400-6X (rp2430), A500-6X, A500-7X (rp2470), rp2405 servers
- ♦ HP 9000 C3650, C3700, C3750 workstations
- ♦ HP 9000 J6700 workstations
- ♦ HP 9000 L1500-6X, L1500-7X, L1500-8X (rp5430), L3000-6X, L3000-7X, L3000-8X (rp5470) servers
- ♦ HP 9000 N4000-6X, N4000-7X (rp7400) servers
- ♦ HP 9000 N4000-6X, N4000-7X, N4000-8X (rp7405, rp7410) servers
- ♦ HP 9000 Superdome mainframes (SD16000, SD32000, SD64000)

- 1. A 900 MHz 2.25 MByte Cache with On Chip CPU (PDF, 119 KB) J. Michael Hill and Jonathan Lachman (2000: ISSCC)
- 2. PA-RISC 2.0 Architecture (.pdf) Hewlett-Packard Company (1995)
- 3. HP taps new foundry for PA-RISC processors, EE Times, August 2001

## 2.2.17 PA-8800 (Mako)

#### Overview

The dual-core PA-8800 Mako processor, introduced in 2004, is a PA-RISC 2.0 64-bit processor from HP that integrated two seperate PA-8700 cores on a single die with very large off-die L2 caches. The clock speed was only increased slightly, while the processor bus interface was redesigned to use the Itanium 2 bus. Mako was supposed to breathe fresh life in the PA-RISC line, though it had strong internal competition from the Itanium line, a VLIW development from HP and Intel, and was not marketed much. Most systems supporting PA-8800s use the HP zx1 chipset and could be hardware-upgraded to use Itanium 2 IA64 processors.

#### Details

- ♦ PA-RISC version 2.0, 64-bit architecture, multi-processor capable, 4-way superscalar
- Two cores and ten functional units per core: 2 integer ALUs, 2 shift/merge units, 2 complete load/store pipelines, 2 Floating Point multiply/accumulate units, 2 Floating Point divide/square root units
- ♦ IRB: 56-entry instruction queue/reorder buffer
- ♦ TLB: 240-entry fully-associative dual-ported per core
- ♦ BTAC: 32-entry Branch Target Address Cache; BHT: 2048-entry Branch History Table per core
- ♦ Cache 0.75 MB instruction and 0.75 MB data L1 per core on-chip, 4-way set associative
- Cache 32 MB L2 off-chip, four 8 MB DDR-ESRAM chips, 300 MHz clock, each 2.7 GB/s bandwidth
   width
- ♦ Cache L2 is shared between the cores, L2 controller is on-chip
- ♦ Memory up to 16 TB supported with 44-bit physical addresses
- ♦ Memory and I/O controllers are external
- ♦ Bi-endian support
- ♦ MAX-2 multimedia extensions subword arithmetic for multimedia applications
- ♦ Itanium 2 processor bus, 200 MHz clock, 128-bit, 6.4 GB/s bandwidth
- ♦ Up to 1 GHz clock speed with 1.5 V core voltage
- ◊ 23.6×15.5 mm<sup>2</sup> die, 300,000,000 FETs, 0.13μ, 8-layer Silicon-on-Insulator CMOS fabbed by IBM

- ♦ HP C8000 workstations
- ♦ HP 9000 L1500-9X (rp5430), L2000-9X (rp5450) servers
- ♦ HP 9000 N4000-9X (rp7405, rp7410) servers
- ♦ HP 9000 rp3410, rp3440 servers

- ♦ HP 9000 rp4410, rp4440 servers
- ♦ HP 9000 rp7420 servers
- ♦ HP 9000 rp8400, rp8410, rp8420 servers
- ♦ HP 9000 Superdome mainframes (SD16A, SD32A, SD64A)

### References

♦ HP's Mako Processor (PDF, 1.4 MB) David J. C. Johnson (2001: Microprocessor Forum).

# 2.2.18 PA-8900 processor

## Overview

The PA-8900 is a slightly tweaked PA-8800 PA-RISC processor with a doubled L2 cache and higher clock speed, released by HP in 2005 only one year after the PA-8800 as the last PA-RISC processor in its lineup. After HP dropped its line of Itanium workstations the PA-8900-powered C8000 were one of the last HP-UX workstations.

Information on the PA-8900 is limited, as was apparent distribution in the market.

## Details

- ♦ PA-RISC version 2.0, 64-bit architecture, multi-processor capable, 4-way superscalar
- ♦ Two cores and ten functional units per core: 2 integer ALUs, 2 shift/merge units, 2 complete load/store pipelines, 2 Floating Point multiply/accumulate units, 2 Floating Point divide/square root units
- ♦ IRB: 56-entry instruction queue/reorder buffer
- ♦ TLB: 240-entry fully-associative dual-ported per core
- ♦ BTAC: 32-entry Branch Target Address Cache; BHT: 2048-entry Branch History Table per core
- ♦ Cache 0.75 MB instruction and 0.75 MB data L1 per core on-chip, 4-way set associative
- ♦ Cache 64 MB L2 off-chip
- & Cache L2 is shared between the cores, L2 controller is on-chip
- ♦ Memory up to 16 TB supported with 44-bit physical addresses
- ♦ Memory and I/O controllers are external
- ♦ Bi-endian support
- ♦ MAX-2 multimedia extensions subword arithmetic for multimedia applications
- ♦ Itanium 2 processor bus, 200 MHz clock, 128-bit, 6.4 GB/s bandwidth
- ♦ Up to 1.1 GHz clock speed with 1.5 V core voltage
- ♦ 23.6×15.5 mm<sup>2</sup> die, 317,000,000 FETs, 0.13µ, 8-layer Silicon-on-Insulator CMOS

- ♦ HP 9000 rp3410, rp3440 servers
- ♦ HP 9000 rp4410, rp4440 servers
- ♦ HP 9000 rp7440, rp8440 servers
- ♦ HP C8000 workstations
- ♦ HP 9000 L1500-9X (rp5430), L2000-9X (rp5450) servers
- ♦ HP 9000 N4000-9X (rp7405, rp7410) servers

♦ HP 9000 Superdome mainframes (SD16B, SD32B, SD64B)

# References

♦ Overview of the HP 9000 rp3410-2, rp3440-4, rp4410-4, and rp4440-8 Servers (PDF, 700 KB) Hewlett-Packard (2005).

# 2.2.19 Third Party PA-RISC processors

Several third-party OEMs designed PA-RISC processors for workstations and servers (Hitachi) but also for embedded systems of the 1990s like set-top boxes, TVs, device controllers and printers.

| CPU                         | ISA              | Release | Clock    | Cache          | Bus       | Super<br>scalar | Units                                        | Controllers<br>on-chip                                                |
|-----------------------------|------------------|---------|----------|----------------|-----------|-----------------|----------------------------------------------|-----------------------------------------------------------------------|
| Amiga<br>Hombre             | PA 1.1<br>32-bit | 1995    | 125MHz   | 2              | 64-bit    | 1-way           | 1 Integer                                    | Memory<br>DMA<br>PCI<br>I/O<br>VGA<br>audio<br>Copper<br>Blitter      |
| Hitachi<br>PA/50L           | PA 1.1<br>32-bit | 1993    | 33MHz    | 12KB           | 3         | I-way           | I Integer<br>I Floating<br>Point             |                                                                       |
| Hitachi<br>PA/50M           | PA 1.1<br>32-bit | 1993    | 60MHz    | 12KB           | 3         | I-way           | I Integer<br>I Floating<br>Point             |                                                                       |
| Hitachi<br>HARP-1           | PA 1.1<br>32-bit | 1994    | 150MHz   | 24KB<br>1MB L2 | ?         | 2-way           | 2 Integer<br>1 Floating<br>Point<br>(Vector) |                                                                       |
| Winbond<br>W89K             | PA 1.1<br>32-bit | 1994    | 33/66MHz | 4KB            | Intel 486 | 1-way           | 1 Integer                                    | none?                                                                 |
| Winbond<br>W90210<br>W90215 | PA 1.1<br>32-bit | 1997    | 33/66MHz | 12KB           | Intel 486 | 1-way           | 1 Integer<br>MAX-1                           | DRAM<br>DMA<br>PCI<br>I/O                                             |
| Winbond<br>W90220<br>W90221 | PA 1.1<br>32-bit | 1999    | 150MHz   | 8KB            | Intel 486 | I-way           | I Integer<br>I<br>MAC(DSP)<br>MAX-I          | DRAM<br>DMA<br>PCI<br>IDE<br>I/O<br>VGA<br>(W90221)<br>TV<br>(W90221) |
| OKI<br>OsP32                | PA 1.1<br>32-bit | 1994    | 33MHz    | ?              | ;         | I-way           | 1 Integer                                    | DRAM<br>DMA                                                           |

| Table 2.4: Other PA-RISC process | ssors overview |
|----------------------------------|----------------|
|----------------------------------|----------------|

# 2.2.20 Amiga Hombre processor

Between 1992 and 1994, Commodore designed a new graphics chipset to power Amiga computers based on HP PA-RISC, called Hombre. The development effort apparently included HP and was based on a PA-RISC core to be available for 1995 production for a "CD-based Game Machine", cable TV, MPEG and as a PCI-based graphics accelerator. The Hombre processor design was to be implemented in two chips:

- ♦ CPU chip (Nathaniel) with 32-bit PA-RISC core: RISC integer core based on PA-7150 at 125MHz, DMA interface, audio and CD interfaces, system, display and PCI buses
- $\Leftrightarrow\,$  Video chip (Natalie) with graphics functions and buses

- ♦ Both were targeted for 0.6µ, 3-level metal CMOS in 3.3 V in 304-PQFP
- ♦ 50MHz system bus, 64-bit wide

The CPU core was 32-bit PA-RISC 1.1, Integer-only with a 5-stage pipeline and 64-bit datapath

## 2.2.21 Hitachi

Hitachi was part of the PRO consortium for PA-RISC and offered both rebadged and their own workstations with HP processors. In parallel, Hitachi also designed their own custom PA-RISC processors, the PA/50 and HARP-1.

### Hitachi PA/50L and PA/50M processors

The Hitachi PA/50 was a family of PA-RISC 1.1 processors designed and manufactured by Hitachi, released in 1993. Two designs were developed: M with around 100 MIPS and L "low-cost" with around 55 MIPS. Hitachi used them as personal workstation processors and high-end embedded controllers in their own Hitachi workstations.

Thr PA/50 integrated a set of features not available at that time in other PA-RISC processors like onchip caches, data-prefetching, a power-saving mode and SDRAM support.

- ♦ PA-RISC version 1.1 32-bit
- ♦ Built-in, pipelined FPU
- ♦ Cache 8 KB L1 instruction, 2-way set-associative, 32-byte blocks, on-chip
- & Cache 4 KB L1 data, 2-way set-associative, 32-byte blocks, copy-back, on-chip
- ♦ Uncacheable memory (per page)
- ♦ TLB: 32/64-entry, 2-way set, 4K-page, each +2 additional block entries
- ♦ BTLB (256 KB-32 MB)
- ♦ Seven 32-bit shadow registers for fast interrupts
- ♦ Data-prefetching
- Non-blocking cache
- ♦ Power-saving mode, reducing frequency to 1/8
- ♦ Support for SDRAM
- ♦ PA/50L: Up to 33 MHz frequency with 3.3 V core voltage
- ♦ PA/50M: Up to 60 MHz frequency with 5.0 V core voltage
- \$\overline\$ 11.5×12.0 mm<sup>2</sup> die, 1,280,000 FETs, 0.6μ(micron), 3-layer metal CMOS packaged in a 160-pin plastic QFP package

### Used in

♦ Hitachi 3050RX 100C, 200 workstations

# Hitachi HARP-1 processor

The Hitachi HARP-1 is a PA-RISC version 1.1 compatible CPU from Hitachi, introduced in June 1994. It is apparently a larger and faster version of the PA/50 processor with not much more information available publically. The HARP-1E supposedly included pseudo-vector processing modifications used in Hitachi vector supercomputers. L1 cache was increased to 16 KB/16 KB.

- ♦ PA-RISC version 1.1 32-bit
- ♦ Three functional units: two integer ALUs, one floating point unit and two shift-merge units
- ♦ Six-stage pipeline
- ♦ Built-in, pipelined FPU
- ♦ Built-in memory controller Memory Interface Unit, MIU
- $\diamond$  2-way superscalar
- ♦ Cache 8 KB L1 instruction, 1-way set-associative, 32-byte blocks, on-chip
- & Cache 16 KB L1 data, 2-way set-associative, 32-byte blocks, copy-back, on-chip
- ♦ Cache 512/512 KB L2 instruction/data, off-chip
- ♦ TLB: 128/128-entry instruction/data, 1-way set
- ♦ Some say a second level TLB was included
- ♦ L2 Cache bus: 128-bit data path to L2 caches with ECC
- ♦ Processor bus: 64-bit data path to main memory and I/O
- ♦ Up to 150 MHz frequency with 3.3 V core voltage, 17W power dissipation at 120 MHz
- ♦ 16.2×16.5 mm<sup>2</sup> die, 2,800,000 FETs, 0.5µ3-layer aluminium + 1-layer tungsten BiCMOS, packaged in 595-pin PGA

# Used in

- ♦ Hitachi SR2001 supercomputers
- ♦ Hitachi SR2201 supercomputers (HARP-1E)
- ♦ Probably others

# 2.2.22 Winbond

### Winbond W89K processor

The Winbond W89K is an embedded 32-bit PA-RISC controller chip, pin-compatible with the thenpopular Intel 80486DX, introduced in Spring 1994. It could be used as a drop-in replacement in mid-1990s PCs together with Winbond BIOS replacement chips. Rationale was to allow hardware developers utilize existing 486DX mainboards and components for a shorter product development process. The W89K is a level o PA-RISC 1.1 implementation: a 32-bit PA-RISC processor without virtual addressing.

♦ PA-RISC version 1.1 32-bit

- ♦ Level 0 implementation, no virtual addressing: no MMU
- ♦ Five-stage pipeline
- ♦ One functional unit: one 32-bit integer ALU
- ♦ Cache 2 KB/2 KB L1 on-chip instruction/data
- ♦ 80486 Intel bus interface
- ♦ 33 MHz and 66 MHz clock speeds were available, with the latter apparently having been achieved with a clock-doubling also used in the Intel's 80486DX/2
- ♦ On-chip JTAG support
- \$ 14.3×14.3 mm<sup>2</sup> die, 1,100,000 FETs, 0.8μ, 3-layer metal CMOS

### Winbond W90210/215 processor

Shortly after the W89K embedded controllers Winbond introduced more sophisticated PA-RISC processors in Fall 1997 with the W90K line of embedded controllers. The W90210F still was 32-bit PA-RISC 1.1 but integrated many external I/O components on the chip—DRAM and DMA controllers, a PCI bridge and various I/O ports. As its predecessor, the W90210F was a level o PA-RISC 1.1 implementation without virtual addressing. It was apparently used in various "Internet appliances" : set-top boxes, TV sets, DVD players, PDAs, VoIP devices, and for industrial automation. The W90215 is identical to the W90210 but did not include license rights for the embedded operating system and was thus cheaper.

- ♦ PA-RISC version 1.1 32-bit
- ♦ Level 0 implementation no virtual addressing: no MMU
- ♦ Five-stage pipeline
- ♦ One functional unit: one 32-bit integer ALU
- & Cache 4 KB L1 instruction, direct mapped, 32-byte blocks, 256 entries
- ♦ Cache 8 KB L1 data, 2-way set-associative, 32-byte blocks, 2×64 entries, write-back
- ♦ MAX-1 multimedia extensions for multimedia applications, like MPEG decoding
- ♦ 80486 Intel bus interface
- ♦ DRAM controller
- ♦ ROM/FLASH interface
- ♦ DMA controller 2-channel 8-bit
- ♦ PCI bridge
- ♦ Two serial ports
- ♦ Parallel port
- ♦ 33 MHz and 66 MHz clock speeds
- ♦ 208-pin PQF package

## Winbond W90220 and W90221 processors

The W90220F is, as its predecessor W90210, a 32-bit PA-RISC 1.1 design without MMU but integrated many external I/O components on the chip—DRAM and DMA controllers, PCI bridge, IDE channels, I/O ports and, on the W90221, a graphics/TV chip. Released in Spring 1999, it had the same target systems of set-top boxes and internet appliances. The successor W90221 is apparently similar, with higher clock speed, integrated (S)VGA and TV controller

- ♦ PA-RISC version 1.1 32-bit
- ♦ Level 0 implementation, no virtual addressing: no MMU
- ♦ Six-stage pipeline
- ♦ Two functional units: one 32-bit integer ALU and one 32-bit multiply-accumulate MAC module, for DSP purposes, can be used as two 16-bit modules too
- ♦ Cache 4 KB L1 instruction, direct mapped, 32-byte blocks, 256 entries
- & Cache 4 KB L1 data, 4-way set-associative, write-back or write-through
- ♦ MAX-1 multimedia extensions for multimedia applications, like MPEG decoding
- ♦ 80486 Intel bus interface
- ♦ Hardware *dynamic* branch prediction
- ♦ 256-entry branch-target-buffer BTAC
- ♦ Memory controller supports DRAM, EDO-DRAM and SRAM; W90221 additionally SDRAM
- ♦ ROM/FLASH interface
- ♦ DMA controller 2-channel 8-bit
- ♦ IDE I/O controller four 16-bit channels
- ♦ W90221: VGA and TV controller W9971
- ♦ PCI bridge
- ♦ Two serial ports
- ♦ Parallel port
- ♦ Serial ICE port
- $\diamond\,$  Up to 150 MHz clock speed at 3.3 V/5 V I/O and 3.3 V core
- $\Leftrightarrow$  W90221: 133 MHz clock speed with apparently 3.3 V at both I/O and core
- ♦ 0.35µsingle-poly-triple-metal CMOS
- ♦ 208-pin PQF package

# 2.2.23 OKI OP32 processor

OKI was part of the Precision RISC Organisation (PRO) for the PA-RISC platform, and developed the OP32/50N, a PA-RISC processor in the mid-1990s through its OKI Semiconductor business unit. It was an embedded controller introduced in 1994, based on a 32-bit PA-RISC design with integrated DRAM

and DMA controllers. The OP32/50N was targeted at laser printers, Fax machines, X-Terminals and the telecom and automotive markets.

- ♦ PA-RISC version 1.1 32-bit
- ♦ 33 MHz frequency
- ♦ 14.3×14.3 mm<sup>2</sup> die, 1,100,000 FETs, 0.8µ, 3-layer metal CMOS

OKI later spun off the OKI Semiconductor business unit.

- 1. Chronology of Workstation Computers (1993) Ken Polsson (November 2007. Accessed November 2007)
- 2. PROgress (PA-RISC) Newsletter comp.sys.hp Candace Doyle (October 1993: Precision Risc Organization. Accessed December 2007)
- 3. Basic Concept of Cooperative Timing-driven Design Automation Technology for High-speed RISC Processor HARP-1 (PDF) Hidekazu Terai et al (October 1999: Hitachi Ltd. Accessed January 2008)
- 4. PROgress (PA-RISC) Newsletter comp.sys.hp, Candace Doyle (October 1993: Precision Risc Organization. Accessed December 2007)
- 5. Winbond, Varian sign deal for thin-film IC process, Terho Uimonen (April 1994: Electronic News. Accessed January 2008 at findarticles.com)
- 6. PA-RISC in a PC box (was: Re: HP's vision of a low-end 3000) comp.sys.hp.mpe, Stan Sieler (Februar 1996. Accessed December 2007)
- 7. HITACHI CLAIMS TO HAVE THE INDUSTRYÃćâĆňâĎćs CHEAPEST UNIX WORKSTA-TION, USING PRECISION ARCHITECTURE..., CBR Online Archive, 28 Oct 1993
- 8. October 1993 PROgress Newsletter, USENET post, Google Archive, 11/01/1993
- 9. *A 120-MHz BiCMOS Superscalar RISC Processor*, Shigeya Tanaka et al (IEEE Journal of Solid-State Circuits, vol. 29, no. 4, April 1994)
- 10. W90210F PA-RISC Embedded Controller (.pdf) sWinbond Electronics Corp. (October 1997. Accessed January 2008)
- 11. W90220F PA-RISC Embedded Controller (.pdf) Winbond Electronics Corp. (March 1999. Accessed January 2008)
- 12. Hombre The last Commodore custom chipset, Amiga History Guide
- 13. CBMs Plans for the RISC-Chipset, Dave Haynie 1995

# 2.3 PA-RISC Chipsets

### 2.3.1 Overview

Most HP PA-RISC computers used proprietary HP chipsets and system designs. Early 32-bit workstations (HP 9000/700) and servers (HP 9000/800) from the 1990s used different chipsets. Later on, the system platforms of workstations and servers moved closer and used the same chipsets.

| Architecture and CPUs     | Chips       | Usage                     |  |
|---------------------------|-------------|---------------------------|--|
| Early designs             | SIU/SPI     | CPU bridge                |  |
| TS-1, NS-1, NS-2, PCX     | СТВ         | I/O bridge                |  |
| ASP/Viper                 | Viper       | Memory and I/O controller |  |
| PA-7000, PA-7100          | ASP         | I/O chipset               |  |
| LASI                      | MIOC        | Memory and I/O controller |  |
| PA-7100LC, PA-7300LC      | LASI        | I/O chipset               |  |
|                           | Wax         | EISA bridge               |  |
|                           | Dino        | PCI bridge                |  |
|                           | Cujo        | PCI-64 bridge             |  |
| U2/UTurn                  | MMC/SMC     | Memory controller         |  |
| PA-7200, PA-8000, PA-8200 | U2 or UTurn | I/O controller            |  |
|                           | LASI        | I/O chipset               |  |
|                           | Wax         | EISA bridge               |  |
|                           | Dino        | PCI bridge                |  |
|                           | Cujo        | PCI-64 bridge             |  |
| Astro                     | Astro       | Memory and I/O controller |  |
| PA-8500, PA-8600, PA-8700 | Elroy       | Bus bridge to I/O         |  |
| Stretch                   | DEW         | CPU bridge                |  |
| PA-8500, PA-8600, PA-8700 | Prelude     | Memory controller         |  |
|                           | IKE         | I/O controller            |  |
|                           | Elroy       | PCI-64 bridge             |  |
| Cell                      | CC          | Memory and I/O controller |  |
| PA-8700, PA-8800, PA-8900 | XBC         | Crossbar                  |  |
|                           | SBA         | I/O controller            |  |
|                           | Elroy       | PCI-64 bridge             |  |
| ZXI                       | Pluto       | I/O and memory controller |  |
| PA-8800, PA-8900          | Mercury     | PCI, PCI-X, AGP bridge    |  |

Table 2.5: Chipsets used in PA-RISC computers

Chipsets were tied to specific architectures but sometimes used in different generations of computers or implementations.

*Early designs:* Early 32-bit PA-RISC systems of the late 1980s used custom designs based on the SIU/SPI main bus interfaces and the SMB bus. The computing and I/O units consisted of a large number of individual chips and used CIO and HP-PB I/O buses.

*ASP/Viper:* Computers with 32-bit PA-7000 and PA-7100 processors mostly used the ASP chipset and Viper memory controller, with VSC CPU, GSC system and SGC and EISA expansion buses.

*LASI:* Developed as highly-integrated chipset and system design, many LC low-cost systems with PA-7100LC and PA-7300 LC processors used LASI and GSC as system and I/O bus.

U2/UTurn: PA-RISC computers based on 32-bit and 64-bit processors with a Runway processor inter-

face used a U<sub>2</sub> or UTurn system design that attached GSC- and PCI-based I/O and memory via adapters to the Runway bus.

*Astro:* Some PA-8500, PA-8600 and PA-8700 systems use a rope-based architecture with Astro as main system controller and Runway+ buses with I/O devices controlled by Elroy PCI bridges.

*Stretch:* Stretch was a 64-bit system design for midrange servers based on PA-8500 to 8700 processors, with a central system controller and links to processor and I/O controllers and PCI bridges. The main system bus is Itanium with converters for the PA-RISC processor Runway bus.

*Cell:* This was a crossbar chipset used in few HP 9000 Integrity servers and some Superdome models. The main design feature were individual system or processor "cells" that were interconnected by a CEC component and central crossbars.

zxi: The zxi chipset was a HP Itanium chipset bus used in later HP 9000 and Integrity PA-RISC servers as well. It consists of two purpose-built main parts that connect the processor, memory and I/O to the Itanium system main buses: Pluto and Mercury.

# 2.3.2 Early designs

Early 32-bit PA-RISC systems, such as the 1980s TS-1, NS-1, NS-2 and PCX, used custom designs based on the SIU/SPI main bus interfaces and the SMB bus. The computing and I/O units consisted of a large number of individual chips to form the central chipset and used the CIO and HP-PB I/O buses. The first PA-RISC 1.0 processors used external support chips to attach the CPU to memory and I/O. This functionality was later integrated into single chips and then moved to the CPU altogether.

- ♦ SIU or SPI system interface unit attaches the CPU to the SMB system main bus
- ♦ NS-1 processors Two cache controller units CCU0 and CCU1
- ♦ NS-2 processors Two CCUs cache controller units ICCU and DCCU
- ♦ *PCX processors* Three CMUX cache multiplexers
- ♦ Physical address space of 29-bit to support up to 512 MB main memory
- $\otimes$  System Main Bus (SMB) is the central bus, to which CPU, memory and I/O buses attach with 64-bit at 25-30MHz.
- ♦ Memory is attached to the SMB main bus
- Central Bus or Midbus (CTB) attaches I/O via bus converters to SMB, 32-bit at maximum of 10 MHz
- CIO buses for I/O devices attach via adapters to CTB, 16-bit at 4 MHz, I/O expansion cards plug
   into CIO slots

Systems using these early designs, in various, slightly different variants:

♦ HP 9000 800 servers: 840, 825, 835, 850, 822, 832, 845, 855, 860, 842, 852, 865, 870.

# 2.3.3 ASP chipset

HP 9000 workstations and servers based on the 32-bit PA-7000 and PA-7100 processors use the ASP chipset together with the Viper memory controller. Being an integrated chipset, ASP includes separate chips to provide the I/O subsystem and contains several modules from third-party vendors. Some HP 9000 800 servers use a partial implementation of ASP.

- ♦ VSC interface to system main bus, 32-bit, to the Viper memory controller
- ♦ GSC interface to main I/O bus, also sometimes called "SGC"
- ♦ NCR 53C700 8-bit Narrow single-ended SCSI-2
- ♦ Intel 82596DX 10 Mbit Ethernet controller, and Intel 82501AD Ethernet transceiver, media autoselection
- ♦ EISA bridge based on the Intel 82350 chipset
- ♦ Domain keyboard controller
- ♦ WD 16C552 parallel and NS 16550A compatible serial
- ♦ Intel 8042 microprocessor
- ♦ 512 KB EPROM Boot ROM, 8 KB EEPROM for storing system configuration status etc.
- ♦ 25-33 MHz chipset clock frequency on a 160-pin QFP chip

There are two variants of ASP for workstations: Coral or "Cobra I/O subsystem" is the original ASP, while "Hardball" is the second version ASP<sub>2</sub>, an improved design with fast/wide SCSI and FDDI networking, used on the 735/755 workstations:

- ♦ NCR 53C720 16-bit Fast-Wide differential SCSI-2
- ♦ AMD Formac Plus Am79C830 FDDI controller
- ♦ Stereo/CD quality audio
- ♦ Two 32-bit device data buses, a variant of GSC bus: one attaches to LAN and FDDI, the other to two SCSI controllers, audio and other I/O devices
- ♦ ASP2 consists of two separate chips: Shortstop, main bus and memory interface, and Cutoff, the main address controller

# Viper

Viper is the memory and I/O controller MIOC on systems with PA-7000 and PA-7100 processors. The chip is similar on both, and sometimes counted into the ASP I/O chipset. It handles all memory and I/O traffic between the processor and the rest of the system.

- ♦ Viper attaches with 32-bit multiplexed address/data bus PBus to the CPU
- ♦ Memory attaches directly to Viper, with multiplexed 64-bit ECC
- ♦ VSC system main bus attaches to Viper, 32-bit on PA-7000, 64-bit on PA-7100
- ♦ I/O attaches with bus adapters to VSC bus
- ♦ Viper is also called MIOC, PMI or PIC

- ♦ On SMP systems either each CPU has its own MIOC which share a SMB bus and memory, or two CPUs share one MIOC
- ♦ 9,5×9,5 mm<sup>2</sup> die, 185,000 FETs, 0.8μ, CMOS26B in 272-pin CPGA
- ♦ Newer/different Viper design: 0.8µ, CMOS26B in 408-pin PGA
- ♦ SBI system bus interface: two 100-pin QFP chips
- Low-cost version on the 705/710 workstations: two separate chips, each 7,0×7,0 mm<sup>2</sup> die, 1.0μ, two-layer metal CMOS34 in 160-pin QFP

### Used in

- ♦ Nova servers (F, G, H, I-Class)
- ♦ 890, T500, T520
- ♦ Mitsubishi ME/R7200, ME/S7200, ME/R7300, ME/S7300, ME/R7500, ME/S7500
- ♦ Hitachi 3050RX 220, 230, 310S, 320, 330, 430, 440, 9000V V735/125, VT500

- 1. Midrange PA-RISC Workstations with Price/Performance Leadership (.pdf) Andrew J. DeBaets and Kathleen M. Wheeler (August 1992: Hewlett-Packard Journal) pp. 6-11
- 2. VLSI Circuits for Low-End and Midrange PA-RISC Computers (.pdf) Craig A. Gleason (August 1992: Hewlett-Packard Journal) pp. 12-22
- 3. High-Performance Design for Low-Cost PA-RISC Desktops (.pdf) Craig Fink et al (August 1992: Hewlett-Packard Journal) pp. 56-63
- 4. Hardball I/O Subsystem, External Reference Specification (.pdf) Hewlett-Packard Company (September 1991, Version 1.1)
- 5. The EISA standard for the HP 9000 Series 700 workstations (.pdf) Vicente Cavanna and Christopher S. Liu (December 1992, Hewlett-Packard Journal) pp. 78
- 6. Midrange PA-RISC Workstations with Price/Performance Leadership (.pdf) pp. 6-11 Andrew J. DeBaets and Kathleen M. Wheeler (August 1992: Hewlett-Packard Journal)
- 7. VLSI Circuits for Low-End and Midrange PA-RISC Computers (.pdf) pp. 12-22 Craig A. Gleason (August 1992: Hewlett-Packard Journal)
- 8. High-Performance Design for Low-Cost PA-RISC Desktops (.pdf) pp. 56-63 Craig Fink et al (August 1992: Hewlett-Packard Journal)

# 2.3.4 LASI chipset

PA-7100LC and PA-7300LC systems use the highly integrated LASI chipset, which combines most functions and I/O on a single chip and an on-CPU MIOC memory controller.

LASI was primarily designed for cost-reduction while still providing most I/O functions. It was used as the main controller in most PA-7100LC and PA-7300LC systems, while later 64-bit PA-8x00 systems used LASI for complementary I/O functions. The primary cost reductions were achieved by integrating the major I/O subsystems into a single chip, like LAN SCSI. and some designed specifically for LASI. The LC CPUs integrate the external memory and I/O controller MIOC onto the processor with memory and cache directly attaching to it.

- ♦ GSC bus interface
- ♦ Integrated Intel i82C596CA 10 Mbit Ethernet controller
- ♦ Integrated NCR 53C710 Fast-Narrow SE SCSI-2 controller
- ♦ NS16550A compatible RS232, WD16C522 compatible parallel
- ♦ *Harmony* CD-quality 16-bit sound
- ♦ PS/2 style keyboard and mouse devices
- ♦ External 8-bit bus to connect flash EPROMs and a FDD controller
- ♦ Bus arbitration, Interrupt controller, Real-Time clock, PLL generator for the whole I/O subsystem
- & 13.2×12.0 mm<sup>2</sup> die, 520,000 FETs, 0.8μ, CMOS26B in 240-pin MQUAD, 3W power at 40 MHz

A typical system design with one of the 32-bit LC "Low Cost" processors PA-7100LC and PA-7300LC wht GSC main system bus would look like this:

- 1. MIOC, main memory and I/O controller, directly integrated on the CPU
  - ♦ Execution units and internal caches attach on-chip to the MIOC
  - ♦ External cache and memory attach to MIOC
- 2. GSC, system main bus, attaches to MIOC and I/O controllers
  - ♦ Attaches via 32-bit
  - ♦ PA-7300LC systems use extended GSC+
- 3. I/O adapters attach to GSC
  - ♦ LASI chipset
  - ♦ Some video adapters directly attach to GSC
  - ♦ I/O slots extend GSC
  - ♦ Bus adapters, including EISA, VME and PCI, attach to GSC

# Memory and I/O Controller (MIOC)

The *Memory and I/O Controller* in the PA-7100LC and PA-7300LC processor integrates DRAM/cache and I/O controller onto the processor die. It is similar on both CPUs, with the PA-7300LC MIOC having wider data paths to L2 cache and RAM and supporting the advanced GSC+ bus over the older GSC.

The integrated memory controller requires only buffers and DRAM modules to build up the complete memory subsystem. The PA-7300LC memory controller includes a Second Level Cache Controller SLC, which provides an optional L2 cache, ranging from 32 KB to 8 MB. It shares the data bus with the DRAM subsystem, so it has the same width and same optional SEDC error control.

- ♦ Execution units and internal caches attach on-chip to the MIOC
- & External cache, L1 on PA-7100LC, L2 on PA-7300LC, attach to MIOC via 64-bit or 128-bit
- ♦ Memory attaches to MIOC via 64-bit, on PA-7100LCm or 128-bit, on PA-7300LC
- ♦ GSC, the system main bus, attaches to MIOC
- $\diamond\,$  Support for 4, 16, 64 and 256 Mbit modules, both FPM and EDO DRAM at 3.3 or 5.0 V
- ♦ Up to 16 physical memory slots
- ♦ Support for a wide range of core frequencies

#### Wax

Wax is a secondary I/O controller complimentary to the LASI chipset. It implements various secondary I/O functions and acts as a I/O bus to GSC adapter for different external buses as EISA, HP-HIL and HP-IB. Most systems use it to complement LASI with other required I/O functions that were previously implented in diverse I/O ASICs. It is implemented in the same process and package as LASI.

- ♦ GSC bus interface with GSC+ features
- ♦ EISA bus converter, interfaces to external EISA controller: TI TACT84500
- ♦ Serial interface—NS16550A compatible RS232
- ♦ HP-HIL interface, compatible to previously separate HP HIL chip used in older workstations
- ♦ HPIB interface for instrumentation devices, needs three external chips
- ♦ Interrupt control, Timers
- ♦ 0.8µCMOS26B packaged in 240-pin MQUAD

- \$ 712, 715, 725, 743i, 745, 744, 748i
- ♦ A180, A180C
- ♦ B132L, B132L+, B160L, B180L+
- ♦ D-Class
- ♦ E25, E35, E45, E55
- § J200, J210, J210XC, J280, J282, J2240
- ♦ K-Class
- RDI PrecisionBook 132, 160, 180

- ♦ R380, R390
- ♦ SAIC Galaxy 1100
- & HP Agilent 16600A, 16700A, 16700B, 16702A and 16702B series logic analyzers

- 1. 712 I/O Subsystem ERS (External Reference Specification) "LASI ERS" Hewlett-Packard Company (February 1993, Revision 1.1)
- 2. An I/O System on a Chip Thomas V. Spencer et al (April 1995, Hewlett-Packard Journal)
- 3. PA7100LC ERS (External Reference Specification) (.pdf) Hewlett-Packard Company (1999)
- 4. The PA 7100LC Microprocessor: A Case Study of IC Design Decisions in a Competitive Environment Mick Bass et al (April 1995: Hewlett-Packard Journal. Accessed May 2009)
- 5. PA7300LC ERS (External Reference Specification) (PDF, 716KB) Hewlett-Packard Company (1996)
- 6. The PA-7300LC: the first "System on a Chip" (archive.org mirror) Tom Meyer (1996: Presentation for Microprocessor Forum 1995)
- 7. External Reference Specification (ERS) for the Wax I/O ASIC Hewlett-Packard Company (May 1993, version 1.0 redacted)

# 2.3.5 U2 and UTurn chipset

PA-RISC computers based on 32-bit and 64-bit processors with a Runway processor interface used a U2 or UTurn system design and chipsets. U2 and UTurn are the I/O adapters and MMC/SMC the memory controllers that each attach other subsystems to the main Runway processor bus. Also called IOAs, UTurn and U2 attach the GSC main system bus with devices and I/O to the Runway to the processors. This setup allowed HP to use a standard frontend with UTurn in different system designs with different backends to support memory or I/O technologies.

U2 is the variant for PA-7200 systems while all later systems with PA-8000 and PA-8200 processors use the UTurn follow-on.

- & Runway bus interface to CPU/memory bus, 64-bit wide, 120 MHz, 960 MB/s peak bandwidth
- $\diamond\,$  U2: Two GSC+/HSC I/O buses, peak bandwidth between 128 MB/s to 160 MB/s each
- ♦ UTurn: Two GSC-2 I/O buses, peak bandwidth 256 MB/s each
- ♦ Support for various frequencies on both sides on Runway and GSC
- ♦ Address translation from 32-bit GSC to 40-bit Runway addresses
- ♦ Interface to processor dependent hardware PDH on IOA A
- ♦ Hardware cache coherent I/O
- ♦ Real-time clock
- ♦ U2 is a 432-pin PGA chip, chip numbers: 1MM6-0004

A typical U2/UTurn system design and bus setup would look the following:

- ♦ Runway is the main processor and memory bus for 1-4 CPUs at 64-bit
- ♦ MMC is the main memory controller which attaches to Runway at 64-bit
  - Memory attaches to MMC via slave Memory Controllers SMC and Data Multiplexers, 128bit 60 MHz data and 39-bit 60 MHz address buses
- & U2/UTurn I/O adapters attach the system bus to the Runway processor bus at 64-bit
- & GSC+, the main system bus, attach to the U2/UTurn IOAs at 32-bit
- ♦ I/O adapters and slots attach to GSC+
  - LASI chipset
  - Video adapters
  - I/O slots extend GSC
  - Bus adapters, including EISA, VME and PCI, attach to GSC+

- & C100, C110 (U2) C160, C180 (UTurn), C200, C240, C360 (UTurn)
- ♦ D-Class and R-Class
- ♦ J200, J210, J210XC (U2), J280, J282, J2240 (UTurn)
- ♦ K-Class

# MMC/SMC

Most systems with a PA-7200, PA-8000 or PA-8200 processor use a combination of the MMC and SMC memory controllers to attach the main system memory to the Runway processor bus. The I/O is controlled by the U2/UTurn I/O adapters on the same Runway bus.

- ♦ Master Memory Controller MMC attaches with 64-bit to the Runway processor bus and 128-bit to the memory, 960 MB/s data rate
- ♦ Up to eight Slave Memory Controllers SMCs attach to one MMC on its memory address bus. The SMCs carry the functionality to interface with specific types of DRAM.
- ♦ Data Multiplexers DMs attach the 128-bit 60 MHz data bus of the MMC to memory banks. Each two sets of memory connect with two 64-bit 30 MHz buses to the DMs.
- ♦ Physical address space of 36-bit for 32 GB main memory
- ♦ Memory address bus is shared between all SMCs of a MMC, 39-bit at 60 MHz
- ♦ Memory data bus attaches to the DMs and memory

#### Used in

- ♦ D-Class
- § J200, J210, J210XC, J280, J282, J2240
- ♦ K-Class

### Dino/Cujo

Dino is the GSC to PCI bridge found in many older PCI PA-RISC workstations. The GSC and PCI buses do not need to be synchronized, simplifying the system design. Dino also implements a small set of I/O functions. Cujo is a Dino bridge for 64-bit PCI.

- ♦ GSC bus interface with GSC+ feature, >40 MHz
- ♦ PCI bus interface (PCI64 on Cujo), >33 MHz
- ♦ Two PS/2 interfaces, RS-232 port
- ♦ Mapping register with 8 MB resolution
- ♦ Integrated PCI arbitration
- ♦ Integrated interrupt register
- ♦ Supports both 3.3 V and 5.0 V PCI operation

- ♦ 743i, 745, 744, 748i
- ♦ A180, A180C

- ♦ D-Class and R-Class
- § J200, J210, J210XC, J280, J282, J2240
- ♦ K-Class
- & HP Agilent 16600A, 16700A, 16700B, 16702A and 16702B series logic analyzers

- ♦ Visualize J200, J210 technical reference manual (URL gone)
- Symmetric Multiprocessing Workstations and Servers System-Designed for High Performance and Low Cost (.pdf) William R. Bryg, Kenneth K. Chan, and Nicholas S. Fiduccia (February 1996: Hewlett-Packard Journal)
- A New Memory System Design for Commercial and Technical Computing Products (.pdf) Thomas R. Hotchkiss, Norman D. Marschke, and Richard M. McClosky (Februar 1996: Hewlett-Packard Journal)
- ♦ DINO ERS (External Reference Specification)—A GSC-to-PCI Bridge Hewlett-Packard Company (February 1997, Revision 3.0)
- ♦ Dino 3.1 (1FC3-0004) Errata Listing Hewlett-Packard Company (September 1997)

# 2.3.6 Astro chipset

Some PA-8500, PA-8600 and PA-8700 systems use a "rope" -based architecture with Astro as main system controller and IOMMU, and separate Runway+/Runway DDR buses with I/O devices controlled by Elroy PCI bridges.

- ♦ Runway+/Runway DDR is the main processor and memory bus: one to four CPUs attach to Runway with 64-bit, parity-protected.
- ♦ Astro is the main memory and I/O controller which attaches to Runway: memory attaches to Astro with a peak data rate of about 2.0 GB/s at 125 MHz, and up to eight I/O links (ropes) with each 250 MB/s attach to Astro.
- ♦ Elroy I/O adapters attach PCI bridges via the I/O ropes to Astro: One or two ropes per Elroy PCI bridge, then PCI slots or devices attach to Elroy bridges
- ♦ PCI buses attach to the multiple Elroy bridges, in 33 or 66 MHz, 32 or 64-bit variants. I/O devices, adapters and slots attach to PCI
- ♦ Astro supports 120/125 MHz SDRAMs for a maximum supported memory of 40 GB
- ♦ Pluto is the successor of Astro for Itanium-2 processors and buses; it works very similar.
- ♦ 16-entry fully associative I/O TLB
- ♦ 16-entry fully associative coherent I/O buffer cache

### Elroy

Elroy is a PCI bus bridge that attaches one PCI bus to one or more I/O ropes. Elroy was often used with the Astro memory and I/O controller.

- ♦ Peak bandwidth of up to 500 MB/s
- ♦ Multiple Elroys can be used in a single system
- ♦ Support for Turbo and Twin Turbo slots attached via one or two links respectively
- ♦ Support for PCI 2.1, 1X, 2X and 4X bus
- ♦ PCI data width of 32 or 64 bit
- $\Leftrightarrow\,$  PCI clock of 33 or 66 MHz

- A400 (rp2400, rp2430), rp2405, A500 (rp2450, rp2470)
- ♦ B1000, B2000, B2600
- ♦ J5000, J5600, J6000, J6700, J7000, J7600
- ♦ L1000 (rp5400), L2000 (rp5450), L1500 (rp5430), L3000 (rp5470)
- ♦ Elroy: N4000 (rp7400), N4000 (rp7405, rp7410),

- 1. Astro External Reference Specification Introduction Astro External Reference Specification Error Handling Astro External Reference Specification R2I Operations Astro External Reference Specification Register Map Astro External Reference Specification Runway Interface Astro External Reference Specification Memory Map Hewlett-Packard Company (February 2000, Revision 1.2)
- 2. Elroy ERS (External Reference Specification) Ropes to PCI Bridge Chip Hewlett-Packard Company (January 2000, Revision A (1.4))

# 2.3.7 Stretch system design

Stretch was a 64-bit HP PA-RISC system design for midrange servers based on PA-8500 to 8700 processors, a complicated setup with a central system controller and "links" to processor and I/O controllers and PCI bridges. The main system bus is an Itanium bus, with converters for the processors' Runway+/Runway DDR buses. There are four main components, and the following buses used:

- ♦ Prelude memory controller connects the main memory to two system buses.
- ♦ DEW Runway ports/converters convert the system buses into Runway buses for the PA-8500 and upwards CPUs two CPUs share one DEW.
- ♦ IKE I/O controllers attach PCI bridges via I/O links to the system bus.
- ♦ Elroy PCI bridges convert the I/O channels from IKE I/O controllers into PCI buses

## Prelude

Prelude is the memory controller of systems with the Stretch chipset and connects the up to 16 pairs of SDRAM memory via four memory buses to two system buses. The main buses are in fact Itanium/Merced buses in preparation of the HP shift from PA-RISC to Itanium. Prelude consists of three VLSI chips: one address controller and two data controllers; each data controller drives two multiplexed 64-bit memory buses:

- ♦ Two system buses, each 2.1 GB/s peak with 4.3 GB/s aggregate
- ♦ Up to four memory buses, each 2.1 GB/s peak with 8.6 GB/s aggregate to the memory
- ♦ Both memory and system buses are Itanium/Merced buses at 133 MHz DDR with 64-bit width, ECC-protected
- ♦ System main buses connect to the CPU bridges (DEW) and I/O controllers (IKE)

# DEW

DEW is the Runway CPU bridge for systems based on the Stretch chipset. It attaches the Runway-based PA-8500, PA-8600 and PA-8700 CPUs to the Itanum-based system man buses. Each pair of two CPUs share one DEW port converter. Common configurations include one to four DEWs for up to eight processors.

- ♦ CPU side: Runway+/Runway DDR processor bus for up to two PA-8x00 processors with peak bandwidth of 2.1 GB/s
- ♦ System side: Itanium system bus at 133 MHz, with 2.1 GB/s peak

# IKE

IKE is the I/O controller on systems with the Stretch chipset. The central memory controller provides one or two system buses, to which CPUs and I/O attach. Each system bus has one IKE I/O controller that connects to several slave I/O controllers (Elroy PCI bridges), which in turn provide PCI buses. The connection between IKE and each slave I/O controller is one or two 12-byte wide I/O links (I/O ropes). I/O channels can be combined into twin I/O channels for so-called "Twin-Turbo" PCI slots/buses.

System side connects to system main bus, a Itanium bus at 133 MHz, with 2.1 GB/s peak

- $\&\,$  I/O side attaches to up to twelve 12-byte wide 266 MB/s I/O links
- ♦ Each PCI slot has its own PCI controller and bus
- ♦ Elroy PCI bridges convert the I/O channels into PCI buses

# Used in

- ♦ L1500 (rp5430), L3000 (rp5470)
- ♦ N4000 (rp7400)

- ♦ hp server rp7400 whitepaper (URL gone)
- ♦ hp server rp5400 series entry-level UNIX servers technical whitepaper (URL gone)

# 2.3.8 Cell chipset

Cell is a crossbar chipset used in HP 9000 PA-RISC Integrity servers and some Superdome mainframe computers. The Central Electronics Complex CEC interconnects individual system and processor "cells" via central crossbars. The cell boards were seated in the backplane of the system, which provided the cell-to-cell links and I/O functionality.

The CC Cell Controller is the central chipset at the core of each cell. It connects local processors and memory on cells to the SBA I/O links and the XBC crossbar. XBC is the crossbar ASIC that provides the main backplane function, each backplane supports up two four cell modules. Different backplanes can be tied together through links through the XBCs with a high-bandwidth, low/latency connection.

M2 are the main memory controllers and converters on each cell board. There are eight M2 controllers that attach in two banks to each CC. Requests and addresses are sent directly from the CC to memory, with the data returning through the M2s.

RIO is the master I/O controller, also called SBA. The central I/O part of the main chipset, with one SBA reserved for each cell/CC, located on the (I/O) backplane. Each SBA provides sixteen 12-bit links called ropes to which slave I/O controllers connect, the LBAs. These LBAs are Elroy PCI bridges that convert the links from the SBA into PCI buses.

Core I/O is a card set that provides standard I/O functions and plugs into PCI-64 or special slots to provide third-party I/O functions. Distinct cards were available: MP/SCSI card and LAN/SCSI, among others.

- ♦ Two dual-channel Symbios Logic 53C1010 Ultra160 SCSI controllers
- ♦ Dual-channel Symbios Logic 53C896 Ultra2-Wide SCSI-3 controller
- ♦ Gigabit Ethernet networking
- ♦ Console, serial and management controllers
- ♦ Fast-Ethernet DEC 21142/43 for Management LAN
- ♦ Optional second Core I/O card for redundancy or partitioning

Several buses were used in Cell: Runway+ processor bus for up to four processors at 8.0 GB/s. Memory bus to the M2, for up to two memory "banks" with 4.0 GB/s peak The SBA I/O links to the off-cell SBA have 2.0 GB/s peak, the XBC link to the crossbar for cell-to-cell communication 8.0 GB/s peak.

### Used in

- ♦ N4000 (rp7405, rp7410)
- ♦ Superdome

- ♦ hp server rp7410 whitepaper (URL gone)
- ♦ HP nPartition-capable Servers (URL gone)
- ♦ User Guide hp rp7405/7410 Servers (URL gone)

#### 2.3.9 ZXI chipset

The zx1 chipset was a HP Itanium chipset bus used in later HP 9000 and Integrity PA-RISC servers as well. It consists of two purpose-built main parts that connect the processor, memory and I/O to the Itanium system main buses: Pluto and Mercury.

- ♦ Pluto zx1 memory and I/O controller (MIO) is the main chipset controller
  - Processor bus
  - Two independent memory buses
  - I/O channels (I/O ropes)

Pluto also contains memory and cache controllers. Part of the memory subsystems are sometimes the zx1 SMEs scalable memory expanders that increase memory capacity and data rate through multplexing

♦ Mercury zx1 I/O adapters IOAs connect PCI-X/AGP slots and I/O devices to Pluto

The rest of the I/O chipset is made up of standard third-party, such as SCSI controllers, Ethernet.

#### Pluto

Many of the Itanium-based HP workstations and servers use the Pluto I/O and memory controller as part of the zx1 chipset. Pluto is based on the Astro IOMMU, extending it for Itanium-2 processors and bus interfaces, DDR memory and faster I/O links.

- ♦ Processor bus: Itanium-2 processor bus for up to four CPUs, maximum of 200 MHz bus with 128-bits for up to 6.4 GB/s data rate.
- ♦ Two memory buses with peak 8.0 GB/s at maximum clock of 266 MHz DDR.
- ♦ I/O system based on eight separate 500 MB/s I/O links for individual PCI, PCI-X or AGP bridges. Peak aggregate I/O bandwidth is 3.2 GB/s
- ♦ Support for DDR SDRAMs
- ♦ Maximum supported memory of 16 GB to 64 GB with SME memory extender
- ♦ 16-entry I/O TLB
- ♦ 16-entry coherent I/O cache

#### Mercury

Mercury is a PCI/AGP bridge for systems based on I/O ropes. It is part of the zx1 chipset used on Itanium systems (alled zx1 I/O adapter, and based on the Elroy PCI bridge, extending it for AGP devices and faster I/O ropes. Most systems use several Mercury chips to attach PCI/AGP buses to the multiple I/O ropes. Each Mercury attaches one PCI or AGP bus to up to four 500 MB/s I/O ropes.

Mercury is most often used together with the Pluto I/O and memory controller of the zx1 chipset.

- ♦ Attaches to one to four (bundled) I/O ropes
- ♦ Provides one PCI, PCI-X or AGP 2.0 bus
- ♦ Multiple Mercurys can be used in a single system

- ♦ Support for PCI 2.1, also some support for PCI 2.2
- ♦ Support for PCI-X
- $\diamond$  Support for AGP 1X, 4X and 4X
- ♦ PCI data width of 32 or 64 bit
- ♦ PCI clock of 33 or 66 MHz
- ♦ PCI-X clock of up to 133 MHz
- ♦ Up to six PCI slots
- ♦ No support for 5 V PCI

### Used in

- ◊ rp3410, rp3440, rp4410, rp4440, rp7420
- ◊ rx1600, rx1620, rx2600, rx2620, rx2660 rx3600, rx5670, rx6600, rx7620, rx7640, rx8620, rx8640
- ♦ Superdome
- ♦ zx2000, zx6000

- \$\&\ zx1 mio (Memory and I/O) External Reference Specification Hewlett-Packard Company (March 2003, Revision 1.0)
- ♦ HP zx1 ioa ERS External Reference Specification Ropes to AGP/PCI/PCI-X Bridge (.pdf) Hewlett-Packard Company (April 2003, Revision 3.2)

# 2.4 PA-RISC Buses

Many different buses and bus systems were used in PA-RISC computers. Some were custom HP designs, especially the system main buses and early I/O buses such as VSC and GSC. For I/O devices HP used some custom designs as well but made use of industry buses such as EISA, PCI and others soon.

| Туре                 | Frequencymax | Width  | Data ratemax | Usage                 |  |  |  |
|----------------------|--------------|--------|--------------|-----------------------|--|--|--|
| System buses         |              |        |              |                       |  |  |  |
| System buses         |              |        |              |                       |  |  |  |
| GSC                  | 40 MHz       | 32-bit | 160 MB/s     | System bus, also: I/O |  |  |  |
| HSC/GSC+             | 40 MHz       | 32-bit | 160 MB/s     | System bus, also: I/O |  |  |  |
| GSC-2                | 40 MHz?      | 32-bit | 256 MB/s     | System bus, also: I/O |  |  |  |
| VSC PA-7000          | 60 MHz       | 32-bit | 240 MB/s     | System bus            |  |  |  |
| VSC PA-7100          | 60 MHz       | 64-bit | 480 MB/s     | System bus            |  |  |  |
| SMB                  | 30 MHz       | 64-bit | ;            | System bus            |  |  |  |
| CPU buses            |              |        |              |                       |  |  |  |
| PBus                 | 66 MHz?      | 64-bit | ;            | CPU                   |  |  |  |
| Runway               | 1 20 MHz     | 64-bit | 960 MB/s     | CPU                   |  |  |  |
| Runway+              | 125 MHz      | 64-bit | 2 GB/s       | CPU                   |  |  |  |
| Device and I/O buses |              |        |              |                       |  |  |  |
| EISA                 | 8.3 MHz      | 32-bit | 33 MB/s      | I/O bus               |  |  |  |
| SGC                  | 25 MHz?      | 32-bit | 100 MB/s     | I/O bus               |  |  |  |
| HP-PB                | 8 MHz        | 32-bit | 32 MB/s      | I/O bus               |  |  |  |
| PCI-32               | 66 MHz       | 32-bit | 266 MB/s     | I/O bus               |  |  |  |
| PCI-64               | 66 MHz       | 64-bit | 533 MB/s     | I/O bus               |  |  |  |
| PCI-X                | 133 MHz      | 64-bit | 1066 MB/s    | I/O bus               |  |  |  |

Table 2.6: Buses used in PA-RISC computers overview

### 2.4.1 GSC

The General System Connect GSC bus is the primary system and I/O bus on most of second-generation 32-bit HP 9000 workstations. GSC connects most of the I/O devices to the central system bus and chipset, with some CPUs attaching directly to it like the PA-7100LC and PA-7300LC HSC is a variant of GSC.

#### Features

- ♦ 32-bit data path width
- ♦ Multiplexed address and data
- ♦ Transfer rates of up to 142-256 MB/s, depending on bus variant
- ♦ 5 V signalling voltage

#### Variants

1. Original GSC, GSC-1X, with maximum clock of 40 MHz and peak data rate of 160 MHz, used on most of the early GSC systems, mostly together with LASI as main I/O controller

- 2. GSC+/HSC, Extended GSC, with a maximum clock of 40 MHz and peak data rates of 160 MB/s, 132 MB/s with 33 MHz, 144 MB/s with 36 MHz
- 3. GSC-1.5X with additional extended write operations
- 4. GSC-2 or GSC-2X, with a peak data rate of 256 MB/s on 64-bit systems with the UTurn I/O bridge to Runway

#### **Expansion cards**

- ♦ EISA-like
  - Both GSC-1X and GSC-2X, also probably GSC-1.5X
  - 100-pin female EBBI card connector
- ♦ GIO
  - Limited to the 712 workstation
  - GSC-1X
  - 80-pin female EBBI card connector GIO formfactor
- HSC High-speed System Connect
  - On several server systems, for example D-Class and K-Class
  - Cards are all GSC+
  - 100-pin male pin and socket with groundplane
  - Identical to GSC-M cards except different bulkhead
- ♦ GSC-M "Mezzanine"
  - Found on PA-RISC VME computers, the 74x
  - GSC-1X
  - 100-pin male pin and socket with groundplane
  - Cards are very rare
  - Identical to HSC cards except different bulkhead

#### 2.4.2 VSC

Viper System Connect VSC is the central system bus of computers with PA-7000 or PA-7100 processors. It connects the Viper central bus controller, also known as MIOC, PMI or PIC, to the memory and I/O buses. In multiprocessor configurations, each processor has its own Viper controller, which then in turn connects to a *shared* VSC bus with attachments to all Viper controllers, memory and I/O converters.

- ♦ 32-bit data path width on PA-7000 systems
- ♦ 64-bit data path width on PA-7100 systems
- ♦ 128-bit data path width possible, apparently only implemented on the T500 servers
- Synchronous pipelined bus

VSC

- ♦ Separate data and address buses
- ♦ Memory data blocks are transferred in 16, 32 or 64 Byte blocks
- ♦ Provides cache and TLB coherency on multi-processor configurations as a snoopy bus
- ♦ Various clock speeds were supported, as a ratio of the processor clock speed 2/3 was common
- ♦ Maximum data rate depends on clock speed and bus width, with a common configuration of 60 MHz and 64-bit: 480 MB/s
- ♦ Apparently 3.0V signalling voltage

### 2.4.3 System Main Bus (SMB)

In early 1980s PA-RISC 1.0 systems, the NS-1, NS-2 and PCX processors attach to the System Main Bus (SMB), via bus converters.

- ♦ 64-bit data width
- ♦ Clockspeed of maximum 25-30 MHz
- ♦ Central system bus between CPU/bus adapter, memory and I/O buses

The TS-1, the first PA-RISC processor used a simpler version of this setup and directly attached the CPU to the Central Bus CTB with 32-bit at 8 MHz. Here, all the CPU, memory and I/O devices directly connect to the CTB.

### 2.4.4 PBus

Systems with PA-7000 or PA-7100/PA-7150 processors use the PBus processor bus between the CPU and external memory controller Viper. These systems with the VSC main bus mostly use ASP chipsets for system I/O and devices. On multi-processor systems with a PA-7100 two attachment variants are possible — either shared memory controller on two processors or shared system bus with up to eight processors.

#### Features

- ♦ 32-bit multiplexed address/data bus
- ♦ Runs at fixed fractions of CPU clock, 1.0, .67 and .50 of processor speed
- ♦ Two multiprocessor strategies supported on the PA-7100

#### CPU attachment

- **1**. **PBus** is the main processor and memory bus
  - ♦ CPU attaches to PBus with 32-bit, with ECC 40-bit
- 2. Viper, the main memory and I/O controller attaches to PBus
  - ♦ Memory attaches to MIOC via 64-bit, with ECC 72-bit
- 3. VSC, the system main bus, attaches to MIOC and various I/O controllers

- & Attaches via 32-bit on PA-7000 or 64-bit on PA-7100 at MIOC
- 4. I/O adapters attach to VSC
  - ♦ Either ASP chipset for SGC or GSC bus systems, or HP-PB adapters for some servers

#### Multiprocessor attachment

- 1. Two-way SMP "Low Cost": Two CPUs share a PBus and attach to the same MIOC. Memory attaches directly to MIOC, I/O attaches via VSC to MIOC.
- 2. Scalable MP: Each CPU has its own MIOC. All MIOCs in the system share a VSC bus, to which I/O and memory attach.

#### 2.4.5 Runway

Runway is the system bus of newer 64-bit systems with PA-7200 and PA-8000 processors and up. It is a synchronous, split-transaction bus. PA-8500, PA-8600 and PA-8700 use an advanced version of Runway, Runway+/Runway DDR.

#### Features

- ♦ 64-bit multiplexed address/data
- $\diamond$  20 bus protocol signals
- ♦ Supports cache coherency
- ♦ Three frequency options of 1.0, 0.75 and 0.67 of CPU clock 0.50 apparently was later added
- ♦ Parity protection on address/data and control signal
- ♦ Each attached device contains its own arbitrator logic
- ♦ Split transactions, up to six transactions can be pending at once
- ♦ Snooping cache coherency protocol
- ♦ 1-4 processors "glueless" multi-processing with no support chips needed
- ♦ 768 MB/s sustainable throughput, peak 960 MB/s at 120 MHz
- Runway+/Runway DDR: On PA-8500, PA-8600 and PA-8700, the bus operates in DDR *double data rate* mode, resulting in a peak bandwidth of about 2.0 GB/s Runway+ or Runway DDR with 125 MHz

#### CPU attachment

The PA-7200, PA-8000 and PA-8200 processors with the Runway bus use split I/O and memory controllers — the U2/UTurn I/O Adapters IOAs and MMC/SMC memory controllers with each what can be called "frontends" and "backends", with the former interfacing to the CPU and its processor bus and the latter attaching the frontend to customized bus attachments on their external side. This allowed HP to use the frontend parts of these chipsets with a variety of different system design which only required modified backend parts for new memory or I/O technologies.

- 1. Runway is the main processor and memory bus
  - ♦ 1-4 CPUs attach to Runway with 64-bit, parity-protected
  - ♦ SMP-capable
- 2. MMC is the main memory controller which attaches to Runway
  - ♦ Master Memory Controller MMC
  - $\diamond\,$  Attaches to Runway with 64-bit, with for example of 120 MHz at a data rate of 960 MB/s peak
  - Memory attaches to MMC via slave Memory Controllers SMC and Data Multiplexers, 128-bit 60 MHz data ECC and 39-bit 60 MHz address buses
- 3. U2/UTurn I/O adapters attach the main I/O bus and system to the Runway processor bus
  - ♦ Attach to Runway with 64-bit
  - ♦ Two I/O adapters IOAs per U2/UTurn chip
  - ♦ Maximum data rate depends on Runway clock with 120 MHz and 64-bit: 960 MB/s
- 4. GSC+, the main system bus, attach to the U2/UTurn IOAs
  - ♦ Attaches via 32-bit at a fraction of Runway/IOA clock, mostly 40 MHz
  - ♦ PA-7300LC systems use the extended GSC version
- 5. I/O adapters and slots attach to GSC+
  - ♦ LASI chipset
  - ♦ Video adapters
  - ♦ I/O slots extend GSC
  - ♦ Bus adapters, including EISA, VME and PCI, attach to GSC+

#### Runway+ DDR CPU attachments

The PA-8500, PA-8600, PA-8700 processors use an advanced version of the Runway system bus with increased data rate and utilized different I/O and memory controllers, with most using the Astro chipset IOMMU and few servers the sophisticated Stretch and Cell chipsets.

Described below is the common configuration with Astro chipset — for the Stretch/Cell bus attachments see their entries at the Chipset page.

- I. Runway+/Runway DDR is the main processor and memory bus
  - ♦ 1-4 CPUs attach to Runway with 64-bit, parity-protected
  - ♦ SMP-capable
- 2. Astro is the main memory and I/O controller which attaches to Runway
  - Attaches to Runway+/Runway DDR with 64-bit at maximum of 125 MHz with in this case 2.0 GB/s peak data rate
  - ♦ Memory attaches to Astro with a peak data rate of about 2.0 GB/s at 125 MHz
  - ♦ Up to eight I/O links or ropes with each 250 MB/s attach to Astro

- ♦ One or two ropes per Elroy PCI bridge
- ♦ PCI slots or devices attach to Elroy bridges
- 4. PCI, the main I/O buses, attach to the multiple Elroy bridges

♦ 33 or 66 MHz, 32 or 64-bit

5. I/O devices, adapters and slots attach to PCI

#### 2.4.6 EISA

Extended ISA or EISA is an device I/O and expansion bus that replaced the 1980s ISA bus in HP Unix workstations and servers. EISA buses are found in various early 32-bit workstations, either on-board or through a bus converter; this industry standard bus made it possible to use third-party, generic expansion cards such as network interfaces and SCSI controllers.

- ♦ 32-bit data path width
- ♦ 33 MB/s maximum data rate
- ♦ 8.33 MHz maximum frequency
- ♦ 5 V signalling voltage
- ♦ EISA slots also accept 8/16-bit ISA cards, downwards compatible
- ♦ 200-pin edge male card connector
- ♦ Bulkhead is left of the card

#### 2.4.7 SGC

System Graphics Connect SGC is the main system bus of earlier 32-bit "series 700" workstations. The I/O controller, CPU/memory controller and expansion cards attach to the GSC bus in these systems. Expansion cards are available in two different form factors: "EISA" and "DIO".

- $\diamond$  32-bit data path width
- ♦ 100 MB/s maximum data rate
- ♦ 5 V signalling voltage
- ♦ 176-pin female pin&socket card connector in the DIO-II formfactor
- ♦ 160-pin male EBBI card connector EISA formfactor

#### 2.4.8 HP-PB

The HP-Precision Bus HP-PB, sometimes HP/PB, is the I/O bus in many older 32-bit HP servers. Two form factors/sizes of HP-PB expansion cards were sold: single and double.

- ♦ 32-bit data path width
- ♦ 32 MB/s maximum data rate

- ♦ 8 MHz maximum frequency
- ♦ 5 V signalling voltage
- ♦ 96-pin female pin+socket card connector

#### 2.4.9 PCI

With PCI HP changed its HP 9000 workstation and server design to an industry standard expansion and device bus. This allowed for using more off-the-shelf I/O chips and cards. Some of HP's PCI expansion cards for HP 9000 computers are actually relabeled third-party products or OEM designs with a PA-RISC compatible firmware and HP-UX driver.

Proper HP-UX drivers are the limiting factor for generic third-party PCI expansion cards in PA-RISC systems. In most cases drivers are only available for the HP-branded products. Open source operating systems as Linux or OpenBSD support many more devices in their PA-RISC ports, since many drivers were taken over from other architectures.

| PCI       | Clock   | Width  | Data ratemax | Signalling |
|-----------|---------|--------|--------------|------------|
| PCI-32/33 | 33 MHz  | 32-bit | 133 MB/s     | 3.3 V/5 V  |
| PCI-32/66 | 66 MHz  | 32-bit | 266 MB/s     | 3.3 V      |
| PCI-64/33 | 33 MHz  | 64-bit | 266 MB/s     | 3.3 V/5 V  |
| PCI-64/66 | 66 MHz  | 64-bit | 533 MB/s     | 3.3 V      |
| PCI-X     | 66 MHz  | 64-bit | 533 MB/s     | ?          |
| PCI-X     | 100 MHz | 64-bit | 800 MB/s     | 3.3 V      |
| PCI-X     | 133 MHz | 64-bit | 1066 MB/s    | ?          |

| Table 2.7: | PCI bi  | uses used | in PA | -RISC | computers | overview  |
|------------|---------|-----------|-------|-------|-----------|-----------|
| 10010 2./. | 1 01 01 | ubeb ubeu |       | 1000  | compaters | 010111011 |

#### 2.4.10 References

- ♦ A High-Performance, Low-Cost Multiprocessor Bus for Workstations and Midrange Servers William R. Bryg, Kenneth K. Chan, and Nicholas S. Fiduccia (February 1996: Hewlett-Packard Journal)
- ♦ An I/O System on a Chip Thomas V. Spencer et al (April 1995, Hewlett-Packard Journal)
- ♦ HP-UX Workstation HCL (Hardware Compatibility List) PA-RISC (pp. 188-189, 191, 198) Hewlett-Packard Company (July 1998, 14th ed.)
- Corporate Business Servers: An Alternative to Mainframes for Business Computing (.pdf) Thomas
   B. Alexander et al (June 1994: Hewlett-Packard Journal)

## 2.5 PA-RISC Graphics Adapters

#### 2.5.1 Overview

All HP 32-bit and many of the earlier 64-bit PA-RISC computers used HP-designed video adapters, based on a variety of buses (GSC, SGC, etc.), chipsets and form factors. Only with the later PCI-based adapters HP switched to using customized versions of mainstream graphics adapters from the Intel/i386 world. The following sections describe most of the older, HP-proprietary designs.

#### 2.5.2 CRX

CRX graphics adapters were available in various different configurations for both the GSG and GSC bus in their different formfactors. All of these adapters were officially only supported in HP-UX up to 10.20, some may still work with 11.00.

The CRX cards output a fixed resolution of 1280×1024. cards with SGC bus in the DIO-II formfactor use either one (grayscale), three (RGB) or four (RGB and sync) BNC connectors, while cards for SGC and GSC in the EISA formfactor and the mainboard-integrated CRX adapters use HD15 VGA connectors.

| Device           | Color<br>max       | Double-<br>buffering | 3D accel | Bus/Formfactor<br>Part-number                                                                             |
|------------------|--------------------|----------------------|----------|-----------------------------------------------------------------------------------------------------------|
| GRX              | 8-bit<br>grayscale | software             | -        | SGC (DIO-II): A1924A                                                                                      |
| CRX              | 8-bit              | hardware             | -        | SGC (DIO-II): A1659A                                                                                      |
| Stinger<br>(CRX) | 8-bit              | software             | -        | SGC (integrated)                                                                                          |
| Artist (CRX)     | 8-bit              | hardware             | -        | GSC (integrated)                                                                                          |
| CRX-24           | 24-bit             | hardware<br>software | -        | SGC (DIO-II FF): A1439A<br>SGC (EISA FF): A2673A                                                          |
| CRX-24Z          | 24-bit             | -                    | yes      | SGC (DIO-II FF): A1454A<br>SGC (EISA FF): A2674A                                                          |
| CRX-48Z          | 24-bit             | hardware<br>software | yes      | SGC (DIO-II FF) + ext.: A2091A<br>SGC (EISA FF) + ext.: A2675A<br>GSC (EISA FF) + ext.: A4073A/B + A4074A |

| Table 2.8: HP | CRX graphics | adapters |
|---------------|--------------|----------|
|---------------|--------------|----------|

#### Notes

- 1. The *Stinger* CRX adapter, integrated into some of the older ASP-based workstations (older 715, 725), supports four different resolution/refresh-rate combinations, which can be changed via a DIP switch on the back of the machine or in the PDC.
- 2. The *Artist* graphics adapter, as found on many LASI-based workstations, is technically identical to the CRX devices but supports much more resolutions and refresh rates, which can be configured in the boot ROM.
- 3. The Z-suffix denotes a CRX board with an optional 3D-acceleration board, containing a hardware 24-bit Z-buffer. These combined adapters (*e.g.*, CRX-24Z) support the same visuals as stand-alone versions (e.g. CRX-24) but always provide the 3D acceleration. The hardware acceleration can only be used in conjunction with the Starbase, PHIGS, PowerShade or PEX APIs.
- 4. CRX-48Z adapters are GSC or SGC interface cards with a separate external processing box, which provides the R GB output connectors.

## 2.5.3 HCRX

The HCRX are the successors to the CRX graphics adapters and were shipped in systems with the GSC bus, either integrated into the mainboard or as a separate expansion board. They output a fixed resolution of 1280×1024 and use a HD15 VGA connector.

| Device   | Color<br>max | Double-<br>buffering | 3D accel | Bus/Formfactor<br>Part-number                          |
|----------|--------------|----------------------|----------|--------------------------------------------------------|
| HCRX-8   | 8-bit        | hardware<br>software | -        | GSC (EISA FF): A4070A/A4070B<br>GSC (GSC-M FF): A4315A |
| HCRX-8Z  | 8-bit        | %                    | yes      | GSC (EISA FF): A4079A/A4079B                           |
| HCRX-24  | 24-bit       | hardware<br>software | -        | GSC (EISA FF): A4071A/A4071B<br>GSC (GSC-M FF): A4316A |
| HCRX-24Z | 24-bit       | %                    | yes      | GSC (EISA FF): A4179A                                  |

#### Notes

1. The Z-suffix denotes a HCRX-board with an optional 3D-acceleration board, containing a hardware 24-bit Z-buffer. These combined adapters (*e.g.*, HCRX-24Z) support the same visuals as stand-alone versions (e.g. HCRX-24) but always provide the 3D acceleration. The hardware acceleration can only be used in conjunction with the Starbase, PHIGS, PowerShade or PEX APIs.

#### 2.5.4 Visualize

The HP Visualize line of graphics adapters were used in a large number of PA-RISC workstations integrated onto the mainboard and in expansion cards of various types. All cards provide 2D hardware acceleration, used by HP's X11 server on HP-UX. The 3D hardware acceleration is available in conjunction with either of the Starbase, PHIGS, PowerShade or PEX APIs.

The Visualize cards use either a HD15 VGA or EVC connector.

| Device                     | Resolution<br>max | Color<br>max | Double-<br>buffering | 3D accel | Bus/Formfactor<br>Part-number                                                               |
|----------------------------|-------------------|--------------|----------------------|----------|---------------------------------------------------------------------------------------------|
| Visualize-EG<br>(base)     | 1280×1024         | 8-bit        | software             | -        | GSC (EISA FF): A4450A<br>GSC (HSC FF): A3519A<br>PCI: A4977A<br>PMC (PCI mezzanine): A4979A |
| Visualize-EG<br>(dual)     | 1280×1024         | 8-bit        | software             | -        | GSC (EISA FF): A4451A                                                                       |
| Visualize-EG<br>(ext. mem) | 1600X1200         | 8-bit        | software<br>hardware | -        | GSC (EISA-FF): + A4452A                                                                     |
| Visualize-8                | 1280×1024         | 8-bit        | hardware             | yes      | GSC (EISA FF): A4441A                                                                       |
| Visualize-24               | 1280×1024         | 24-bit       | hardware<br>software | yes      | GSC (EISA FF): A4442A                                                                       |
| Visualize-48               | 1280×1024         | 24-bit       | hardware<br>software | yes      | GSC (EISA FF): A4244A                                                                       |
| Visualize-48XP             | 1280×1024         | 24-bit       | hardware<br>software | yes      | GSC (2-slot EISA FF): A4246A<br>GSC (HSC FF): A4455A                                        |

Table 2.10: HP Visualize graphics adapters

## 2.5.5 Visualize-FX

The HP Visualize-FX graphics adapters were a more or less complete redesign in contrast to their Visualize predecessors. The architecture of the graphics processors is PA-RISC based, the higher-end models in fact include more than four PA-RISC CPUs to process the graphics. The FXs were the first HP cards to support the OpenGL X-Window Extension (GLX), in addition to the legacy 3D APIs (Starbase, PEX, PHIGS). These adapters were only available as PCI bus cards, with some using two slots.

The EVC connector present on some cards needs an adapter cable to connect to a HD15 VGA monitor. These cards support a maximum resolution of 1600×1200 or 1280×1024 on older monitors. Both Sync-on-Green and Digital-Sync output signals are supported.

| Device             | Color<br>max | Double-<br>buffering | 3D accel | Output                   | Bus/Formfactor<br>Part-number                                                                                                                    |
|--------------------|--------------|----------------------|----------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| Visualize-FXE      | 24-bit       | hardware<br>software | yes      | VGA                      | PCI 32-bit 66 MHz: A4982A, A4982B                                                                                                                |
| Visualize-FX2      | 24-bit       | hardware<br>software | yes      | EVC                      | PCI 64-bit 66 MHz: A4552A                                                                                                                        |
| Visualize-FX4/FX6  | 24-bit       | hardware<br>software | yes      | EVC                      | PCI 64-bit 66 MHz: A4553A (FX4)<br>PCI 64-bit 66 MHz: A4554A (FX6)                                                                               |
| Visualize-FX5/FX10 | 24-bit       | hardware<br>software | yes      | VGA,<br>DVI-D,<br>stereo | PCI 64-bit 66 MHz: A1264A (FX5)<br>PCI 64-bit 66 MHz: A1264B (FX5pro)<br>PCI 64-bit 66 MHz: A1298A (FX10)<br>PCI 64-bit 66 MHz: A1298B (FX10pro) |

| Table 2.11: | HP | Visualize-FX | graphics | adapters |
|-------------|----|--------------|----------|----------|
|-------------|----|--------------|----------|----------|

#### Notes

- 1. Two different FXE models with different memory subsystems were shipped:
  - ♦ A4982A: 18 MB SGRAM, (3.5 MB max for textures)
  - ♦ A4982B: 24 MB SDRAM, (9.5 MB max for textures)
  - The A-version is slightly faster due to the use of SGRAM.
- 2. The FX4 and FX6 cards support an optional 16 MB hardware texture memory module.
- 3. The FX5/10pro models integrate the raster and texture-processor onto a single chip, resulting in a better performance than the standard FX5/10 models.

The onboard RAM is used as unified buffer, Z-buffer and texture storage:

- ♦ FX5[pro]: 64 MB (48 MB max. for textures)
- ♦ FX10[pro]: 128 MB (110 MB max. for textures)

#### 2.5.6 FireGL-UX

The FireGL-UX high-end graphics adapter was based on ATI's FireGL2 board, often used in Intel i386 PCs. It provides full OpenGL hardware acceleration under HP's X server and is binary compatible with the Visualize FX10pro adapter.

Details:

- ♦ IBM GT1000 geometry engine
- ♦ IBM RC1000 raster engine
- $\diamond~$  128 MB DDR SDRAM of unified frame buffer, Z-buffer and texture storage
- Solution Distance Distance States of the States of the

#### ♦ 64-bit, 66 MHz PCI card

It is about twice as fast as the Visualize FX10pro.

Supported resolutions and refresh rates:

| Resolution | Refresh rate | Color depth |
|------------|--------------|-------------|
| 640×480    | 100Hz        | 24-bit      |
| 800×600    | 100Hz        | 24-bit      |
| 1024×768   | 100Hz        | 24-bit      |
| 1152×864   | 100Hz        | 24-bit      |
| 1280×960   | 100Hz        | 24-bit      |
| 1280×1024  | 100Hz        | 24-bit      |
| 1600×1000  | 85Hz         | 24-bit      |
| 1600×1024  | 85Hz         | 24-bit      |
| 1600X1200  | 85Hz         | 24-bit      |
| 1792×1344  | 60Hz         | 24-bit      |
| 1920X1200  | 76Hz         | 24-bit      |

Table 2.12: HP FireGL-UX graphics adapter supported resolutions

## 2.5.7 References

- ♦ Graphics Administration Guide for HP-UX 10.20 Hewlett-Packard (n.d.)
- ♦ Graphics Administration Guide for HP-UX 11.x Hewlett-Packard (2006: B2355-IE003, Edition E0206)

## 2.6 PA-RISC SCSI Storage

#### 2.6.1 SCSI on PA-RISC

HP 9000 workstations and servers mostly used industry-standard SCSI storage devices and controllers. Many different variants of SCSI were used in the various HP 9000 and PA-RISC families. The table lists some of the variants of SCSI found in PA-RISC computers.

| SCSI              | Clock  | Width  | Data rate<br>(max) | Devices<br>(max) | Signals          | Length<br>(max)    | Connector |
|-------------------|--------|--------|--------------------|------------------|------------------|--------------------|-----------|
| Narrow SCSI       | 5 MHz  | 8-bit  | 5 MB/s             | 7                | SE               | 6m                 | 50-pin    |
| Fast-Narrow SCSI  | 10 MHz | 8-bit  | 10 MB/s            | 7                | SE<br>HVD        | 3m<br>25m          | 50-pin    |
| Fast-Wide SCSI    | 10 MHz | 16-bit | 20 MB/s            | 15               | SE<br>HVD        | 3m<br>25m          | 68-pin    |
| Ultra-Narrow SCSI | 20 MHz | 8-bit  | 20 MB/s            | 7                | SE<br>LVD<br>HVD | 1.5m<br>12m<br>25m | 50-pin    |
| Ultra-Wide SCSI   | 20 MHz | 16-bit | 40 MB/s            | 15               | SE<br>LVD<br>HVD | 1.5m<br>12m<br>25m | 68-pin    |
| Ultra2-Wide SCSI  | 40 MHz | 16-bit | 80 MB/s            | 15               | LVD              | 12m                | 68-pin    |
| Ultra160 SCSI     | 40 MHz | 16-bit | 160 MB/s           | 15               | LVD              | 12m                | 68-pin    |
| Ultra320 SCSI     | 80 MHz | 16-bit | 320 MB/s           | 15               | LVD              | 12m                | 68-pin    |

#### 2.6.2 Controllers

HP 9000 workstations and servers from HP used several common SCSI controllers for their drives and storage. These chips were sometimes integrated into the mainboard or available on plug-in cards.

| Chipset | Speed  | Width  | Data rate | Bus |
|---------|--------|--------|-----------|-----|
| 53C700  |        | Narrow | 5 MB/s    | GSC |
| 53C710  | Fast   | Narrow | 10 MB/s   | GSC |
| 53C720  | Fast   | Wide   | 20 MB/s   | GSC |
| 53C875  | Ultra  | Wide   | 40 MB/s   | PCI |
| 53C896  | Ultra2 | Wide   | 80 MB/s   | PCI |

Table 2.14: SCSI chipsets in PA-RISC computers

#### 2.6.3 HP Adapters

SCSI adapters for the various expansion buses found in PA-RISC systems.

| Part        | Bus         | SCSI type   | Signals | Boot | HP-UX            |
|-------------|-------------|-------------|---------|------|------------------|
| A2679A      | EISA        | Fast-Narrow | SE      | no   | 9.0-11i/32-bit   |
| 25525A      | EISA        | Fast-Narrow | HVD     |      | 8.05-10.20       |
| 25525B      | EISA        | Fast-Narrow | HVD     |      | 8.05-11.0/32-bit |
| A2874-66005 | GSC EISA FF | Fast-Wide   | HVD     | yes  | 9.05/11.0        |

Table 2.15: SCSI expansion cards

| A2969A              | HSC         | Fast-Wide   | HVD | yes | 10.01-11i        |
|---------------------|-------------|-------------|-----|-----|------------------|
|                     |             |             |     | yes | 10.01 111        |
| A3644A <sup>2</sup> | HSC         | Fast-Wide   | HVD |     | 10.20-11i        |
| A4107A              | GSC EISA FF | Fast-Wide   | HVD |     | 9.05-111/32-bit  |
| A4268A              | GSC-M       | Fast-Wide   | HVD | yes | 9.05-11.0/32-bit |
| 27251A              | HP-PB       |             |     |     |                  |
| 28655A              | HP-PB       | Fast-Narrow | SE  | yes | 10.01-11i        |
| 28696A              | HP-PB       | Fast-Wide   | HVD | yes | 10.01-11İ        |
| A4800A              | PCI         | Fast-Wide   | HVD | yes | 10.2-11i         |
| A4974A              | PCI         | Ultra-Wide  | SE  | yes | 10.20-11.0       |
| A4976A              | PCI         | Fast-Wide   | HVD | yes | 10.20-11.0       |
| A4999A              | PCI         | Ultra2-Wide | LVD | yes | 10.20-11.0       |
| A5159A              | PCI         | Fast-Wide   | HVD | yes | 10.20-11i        |

## 2.7 PA-RISC Architecture

PA-RISC is Hewlett Packard's Reduced Instruction Set Computing (RISC) architecture developed in the 1980s and used until the mid-2000s in Unix and industrial HP computers. The computers covered on this site, the HP 9000, are based on the Precision Architecture and PA-RISC processors and used custom HP system designs.

There were three versions of PA-RISC architecture

| Table 2.16: PA-RISC Architecture Vo | ersions |
|-------------------------------------|---------|
|-------------------------------------|---------|

| Version     | Bits   | Instructions | Processors                                                    | Years |
|-------------|--------|--------------|---------------------------------------------------------------|-------|
| PA-RISC 1.0 | 32-bit | 140          | TS-1, NS-1, NS-2, PCX                                         | 1986- |
|             |        |              |                                                               | 1990  |
| PA-RISC 1.1 | 32-bit | 190          | PA-7000, PA-7100, PA-7200, PA-7100LC, PA-7300LC               | 1991- |
|             |        |              |                                                               | 1996  |
| PA-RISC 2.0 | 64-bit |              | PA-8000, PA-8200, PA-8500, PA-8600, PA-8700, PA-8800, PA-8900 | 1996- |
|             |        |              |                                                               | 2005  |

#### 2.7.1 Precision Architecture RISC

PA-RISC is Hewlett Packard's Reduced Instruction Set Computing (RISC) architecture from the 1980s and an offspring from active HP research and development undertakings from that time. The aim of the Precision Architecture was to replace 16-bit stack-based CPUs in HP 3000 servers and Motorola 680x0 CPUs in HP's Unix systems with a common system architecture.

An earlier commercial design from HP from the early 1980s was the HP FOCUS architecture.

Overall PA-RISC was a rather conservative RISC design for that time:

- ♦ The instruction set is implemented in hardware and not microcoded.
- ♦ Instruction size is of fixed length—one word (32-bit).
- ♦ Only three addressing modes: long/short displacement and indexed.
- ♦ Only load/store operation access the memory, computational instructions do not.
- ♦ Many simple and frequently used instructions execute in just one cycle, more complex computation are assigned to assist processors or software algorithms.

Compared to other RISC architectures original PA-RISC was rather unspectacular — it had fewer features but remained always at competitive speeds, especially in Floating Point and multiprocessing. HP was the first to include multimedia extension in commercially available microprocessors, MAX-1 in the PA-7100LC and MAX-2 64-bit in the PA-8000, which allowed vector operations on two or four 16-bit subwords in 32-bit or 64-bit integer registers.

#### PA-RISC 1.0

The original PA-RISC 1.0 architecture was 32-bit and included a single instruction/data bus. PA-RISC later on moved to a Harvard-style architecture with seperate instruction and data buses.

PA-RISC 1.0 has thirty-two 32-bit integer general purpose registers (GR0-GR31), seven shadow registers (SR0-SR6) for fast-interrupts and thirty-two 64-bit Floating Point registers for the FPU, which also could be combined to  $64 \times 32$ -bit and  $16 \times 128$ -bit. The FPU is able to execute a Floating Point instruction simultaneously to the ALU.

The original addressing was 48-bit wide, it was later on expanded to 64-bit (with the introduction of the PA-8000 line).

#### PA-RISC 1.1

PA-RISC architecture was extended to version 1.1 with the PA-7000 processor in 1991. The major change in PA-RISC 1.1 was the inclusion of a MMU (memory management unit) that enabled PA-RISC computers to use virtual memory. Starting with the the second PA-RISC 1.1 processor, the PA-7100, all PA processors implement superscalar instruction execution — the ability to execute multiple instructions simultaneously.

32-bit PA-RISC 1.1 processors are up to two-way superscalar, later 64-bit processors up to four-way. Other significant developments in PA1.1 include the PA-7100LC and PA-7300LC processors (LC for low cost), which integrated the memory and I/O controller onto the processor die, on the PA-7300LC additionally the cache controller and first-level cache.

#### PA-RISC 2.0

In 1996 the 64-bit redesign of PA-RISC was introduced with the PA-RISC 2.0 PA-8000 processor. The architectural changes were rather intrusive but stayed compatible with 32-bit PA-RISC 1.1. On a side note, the PA-RISC 2.0 and the PA-8000 were introduced *before* the last 32-bit PA-RISC processor — the PA-7300LC — shipped.

Main changes and features of PA-RISC 2.0 include:

- ♦ All registers and functional units extended to 64-bit
- ♦ Virtual address space extended to 64-bit
- Physical address space is 40-bit on PA-8000 to PA-8600 (for 1 TB of addressable physical memory) and 44-bit (16 TB memory) on PA-8700 and later
- ♦ Out-of-Order (OoO) execution capability with the IRB *(Instruction Reorder Buffer)*, which stores up to 28 computation and 28 load/store instructions and reorders and prepares the for execution on the fly. It tracks interdependecies and branch prediction outcomes as well. The IRB is *the* key part in the OoO execution capability of PA-RISC 2.0.
- ♦ FPMAC (Floating Point Multiply Accumulate) units

The later PA-8x00 processors of the 2000s did not introduce significant changes to the architecture or logic, besides higher integration of large L1 caches in the PA-8600 and dual-core PA-8800 and PA-8900. The processors after the PA-8000 were mostly redesigns and extensions of that processor core.

#### Post-PA-RISC

From the mid-1990s on a parallel track to PA-RISC 2.0 development HP joined Intel in developing the VLIW Itanium architecture from its own R&D projects, called EPIC, which resulted in the Intel/HP IA64 architecture.

Since the early-2000s HP sold two lines of Unix computers and servers in parallel—PA-RISC 2.0 and Itanium. These competing designs were apparent in the Integrity servers—with the rp servers (PA-RISC) and rx servers (Itanium).

These post-PA-RISC designs were not the success many hoped and HP after the turn of the century switched to standard Intel x86 fare.

#### Pre-PA-RISC

The predecessor of PA-RISC in the early 1980s was the HP FOCUS architecture from the HP 9000 Series 500. FOCUS was a stack architecture, with 230 instructions both 32 bits and 16 bits wide, a segmented memory model, and no general purpose programmer-visible registers. There are thirty-nine 32-bit registers in the CPU hardware, thirty-one internal 32-bit general purpose registers, two 32-bit ALU registers, and others.

#### 2.7.2 PA-RISC Processor Features

#### Floating Point Unit (FPU)

The *Floating Point Unit* is an assist processor logically added to a system to improve the performance on floating-point operations. The processor can be on a seperate chip (*e.g.*,PA-7000) or integrated onto the central CPU die (all PA-RISC CPUs upwards). The FPU executes special floating point instruction to perform arithmetic on its own set of independent registers (*register file*) and to move data between its own registers and the system's lower memory hierarchy. The FPU execution stage is pipelined. All PA-RISC FPUs contain thirty-two 64-bit registers, which can also be used as sixty-four 32-bit registers and sixteen 128-bit registers.

#### Transition Lookaside Buffer (TLB)

The *Translation Lookaside Buffer* is a hardware structure doing virtual-to-physical memory address translations which takes virtual page numbers and returns the corresponding physical page number. The PA-7000 is the last PA-RISC processor with seperate instruction and data TLBs, all later PA 1.1 and 2.0 CPUs use combined TLBs while older PA-RISC 1.0 processors use huge TLBs (even for today's standards):

| СРИ              | TLB entries   |
|------------------|---------------|
| PA-7000          | 96 I and 96 D |
| PA-7100          | 120           |
| PA-7100LC        | 64            |
| PA-7200          | 120           |
| PA-7300LC        | 96            |
| PA-8000          | 96            |
| PA-8200 (PCX-U+) | 120           |
| PA-8500 (PCX-W)  | 160           |
| PA-8600 (PCX-W+) | 160           |
| PA-8700          | 240           |
| PA-8800          | 2×240         |
| PA-8900          | 2×240         |

Table 2.17: PA-RISC Translation Lookaside Buffer in CPUs

| Hitachi PA/50  | 32 I and 64 D   |
|----------------|-----------------|
| Hitachi HARP-1 | 128 I and 128 D |
| TS-1           | 4096 I/D        |
| NS-1           | 4096 I/D        |
| NS-2           | 16384 I/D       |
| CMOS26B (PCX)  | 8192 I/D        |

Translation and miss handling in PA-RISC TLBs is as follows:

- ♦ PA 1.1: If a virtual address has to be translated to a physical address, the corresponding TLB is searched for an entry matching the Virtual Page number. If an entry is found, the 20-bit Physical Page number, delivered by the TLB, is concatenated with the original 12-bit page offset to the build up the 32-bit absolute physical address.
- ♦ *Hardware*: If the CPU implementation provides a hardware TLB miss handler, it attempts to find the virtual-to-physical translation in the *Page Table*. If successful, the translation and protection fields are inserted in the TLB. If not successful, an interruption occurs so the software miss handler can complete the translation.
- ♦ *Software*: If software TLB miss handling is implemented, a TLB miss fault interruption routine performs the translation. It inserts the translation and protection fields in the TLB and afterward restarts the interrupted routine, in which the TLB miss occurred.

#### Block Transition Lookaside Buffer (BTLB)

Similar to the TLB, the BTLB provides virtual-to-physical address translations. The *BTLB* however maps large address ranges rather that single pages as the TLB. These large address ranges are *block translations* and therefore stored in the *Block Translation Lookaside Buffer*. These block translations are useful for virtual address ranges that do not get paged in or out.

BTLBs were only implemented on 32-bit PA-RISC processors (PA-7x00), 64-bit PA-RISC instead implemented variable page sizes, thus any entry can be of >4k mapping.

#### Superscalar execution

A *superscalar* processor implementation decodes, dispatches and executes multiple instructions per cycle if dependencies between the instructions permit. This is possible if the instruction stream contains independent instructions. Superscalarity can be gained from a decoupled floating point unit (FPU) which executes floating point operations indepently from the integer ALU. More complicated variations allow for parallel load/store operations, integer calculations and so on, which need a more complex CPU design that analyzes the instructions/branches.

Every PA-RISC processor from the PA-7100 on implements superscalar execution. Instructions proceed together through the execution pipeline, which is called *instruction bundling*. The superscalar execution is functionally transparent to the software, the effects of any given instruction are the same whether it was executed as part of a *bundle* or alone. Bundling rules are applied at run-time by the hardware; optimal performance may only be gained by proper ordering of the instructions so the processor can use its full superscalar potential. Several kinds of restrictions are placed upon the instruction bundling in PA-RISC:

♦ Functional unit contention

- ♦ Data dependency restrictions
- ♦ Control flow restrictions
- ♦ Special instruction restrictions

For bundling purposes instructions are divided into classes:

Table 2.18: PA-RISC superscalar instruction classes

| Class | Description                                      |
|-------|--------------------------------------------------|
| FLOP  | Floating point operation                         |
| LDST  | Loads and stores                                 |
| ALU   | Integer ALU                                      |
| MM    | Shifts, extracts, deposits                       |
| NUL   | Might nullify successor                          |
| BV    | Branch Vectored (BV) local, Branch (BE) external |
| BR    | Other branches                                   |
| FSYS  | FTEST and FP status/exception                    |
| SYS   | System control instructions                      |

#### PA-7100 superscalar capabilities

The PA-7100 is two-way superscalar with one integer ALU and one FPU.

Table 2.19: PA-7100 allowed instruction bundles

| First instruction | Second instruction |
|-------------------|--------------------|
| ALU               | + FLOP             |
| LDST              | + FLOP             |
| FLOP              | + ALU/LDST/Branch  |

#### PA-7100LC/PA-7300LC superscalar capabilities

These are 2-way superscalar processor implementations with two integer ALUs and one FPU. Notably only one of the two ALUs is capable to handle loads, stores and shifts.

| First instruction | Second instruction             |
|-------------------|--------------------------------|
| FLOP              | + LDST/ALU/MM/NUL/BV/BR        |
| LDST              | + FLOP/ALU/MM/NUL/BR           |
| ALU               | + FLOP/LDST/ALU/MM/NUL/BR/FSYS |
| MM                | + FLOP/LDST/ALU/FSYS           |
| NUL               | + FLOP                         |
| SYS               | Never bundled                  |

Table 2.20: PA-7100LC/PA-7300LC allowed instruction bundles

Besides from these bundles, *LDST* + *LDST* bundles are under certain circumstances also possible. These are then called *double word load/store*. Several kinds of instructions cannot be bundled together because of inter-instruction data dependencies:

♦ An instruction that modifies a register will not be bundled with another instruction that takes this register as operand.

Exception: a FLOP can be bundled with a FP store of the FLOP's result register.

- ♦ A FP load to one word of a doubleword register will not be bundled with a *FLOP* that uses the other doubleword of this register.
- ♦ A *FLOP* will not be bundled with a FP load if both instructions have the same target register.
- ♦ An instruction that could set the carry/borrow bits will not be bundled with an instruction that uses carry/borrow bits.
- ♦ An instruction which is in the delay slot of a branch is never bundled with other instructions.
- ♦ An instruction which is at an odd word address and executed as a target of a taken branch is never bundled.
- ♦ An instruction which might nullify its successor is never bundled with this successor. Only if the successor is a *FLOP* instruction this bundle is allowed.

#### PA-7200 superscalar capabilities

This is a 2-way superscalar processor implementation. It has two integer ALUs and one FPU. Similar to the PA-7100LC, shift-merge and test condition units are not duplicated in the second ALU. To support the superscalar capabilities one additional write port and two additional read ports were added to the general registers (GR\*).

| First instruction | Second instruction             |
|-------------------|--------------------------------|
| FLOP              | + LDST/ALU/MM/NUL/BV/BR        |
| LDST              | + FLOP/ALU/MM/NUL/BR           |
| ALU               | + FLOP/LDST/ALU/MM/NUL/BR/FSYS |
| MM                | + FLOP/LDST/ALU/FSYS           |
| NUL               | + FLOP                         |

Table 2.21: PA-7100LC/PA-7300LC allowed instruction bundles

#### PA-8x00 superscalar capabilities

To be described.

#### 2.7.3 Multimedia Acceleration MAX-1 and MAX-2

#### MAX-1 (32-bit)

MAX-1 are the original multimedia extensions from the 1990s introduced with the HP PA-7100LC processor and later also the PA-7300LC. The aim from HP in its design was to enable contemporary workstations with these CPUs to provide real-time MPEG video decompression and playback at a rate of 30 frames/second without the need for a special DSP (digital signal processing) chip, not an easy feat.

The HP design process for the PA-7100LC processor in the early 1990s included for the first time multimedia benchmarks for analyzing optimizations in the instruction set design.

The actual implementation used a small set of SIMD-MIMD instructions to faciliate the application of instructions on bundled subword data. Since these instructions use the same data paths and execution units within the processor as the regular instructions, the design team termed this *intrinsic signal processing* (ISP).

Sticking to conventional RISC principles, the design team decided against adding complex specialpurpose instructions to the design but opted for the elegant use of the existing facilities in the CPU, which were slightly modified to understand new, packed subword data.

In 1994, the MAX-1 extensions made their way into the final PA-7100LC product and as such were the first SIMD instructions found in a general microprocessor. Less than 0.2 percent of the processor silicon area had to be used for MAX-1 additions and modifications, while allowing a very significant performance boost in affected applications.

As an example, the then-highend HP 9000 735/99 workstation with a 99 MHz processes and 512 KB cache achieved 18.7 FPS at MPEG decompression benchmarks—the new entry-level 712 workstation at 60 MHz and 64 KB cache achieved 26 FPS, an impressive feat for the time an 1990s information technology.

New MAX-1 multimedia instructions include: parallel add, parallel subtract, parallel shift left & dd (i.e. multiply with integer), parallel shift right & dd (i.e. division), parallel average.

#### MAX-2 (64-bit)

With the introduction of the new 64-bit PA-RISC 2.0 architecture in 1996 HP unveiled a new set of multimedia-oriented instructions aimed at using the processor's resources more effectively for sub-word data. The basic components of the contemporary multimedia data were often represented as 8, 12 or 16-bit integers, for example audio sampling and pixel color depth. Doing arithmetic with data of this length would waste an considerable amount of the processor's execution capacities, a simple addition of 16-bit data would only use one quarter of the 64-bit wide integer units datapath. To remedy this situation, MAX allows for packing of these *subword data* into larger words near the processor's natural word width (64-bit on PA-RISC 2.0 processors) and using parallel instructions on them. An example would be four 16-bit additions by the 64-bit adder on four 16-bit packed subwords.

The basic functionality from the earlier 32-bit MAX-1 was taken over and four more instructions added for MAX-2. Additionally, due to the wider integer registers (now 64-bit) more subwords can be packed in one cycle, doubling the effective speed of these multimedia instructions. The MAX-2 multimedia instructions include (new in MAX-2 are in **bold**): parallel add, parallel subtract, parallel shift left  $\mathcal{O}$ add (i.e. multiply with integer), parallel shift right  $\mathcal{O}$  add (i.e. division), parallel average, **parallel shift right**, **parallel shift left**, **mix** and **permute**.

MAX-2 debuted 1996 with the PA-8000 processor and later featured on all subsequent PA-RISC 2.0 processors (PA-8x00). In contrast to contemporary multimedia extensions, MAX-2 required only very little die space (0.1 percent on the PA-8000).

#### 2.7.4 Further reading

Selected papers and articles for further reading on the PA-RISC architecture and platform

- Hewlett-Packard Precision Architecture: The Processor (.pdf) M. Mahon et al (August 1986: Hewlett Packard Journal. Accessed May 2009)
- ♦ PA-RISC 1.1 Architecture and Instruction Set Reference Manual (.pdf) Hewlett-Packard Company (February 1994, third edition. Accessed May 2009 at PA-RISC Linux FTP)
- PA-RISC 2.0 Instruction Set Architecture (.pdf) Hewlett-Packard Company (1995. Accessed May 2009 at PA-RISC Linux FTP)
- ♦ Great Microprocessors of the Past and Present, John Bayko (June 2001/V 12.1.1: BURKS. Accessed 28 Dec 2007)

- ♦ Single Instruction Multiple Data, Multiple Instruction Multiple Data (MIMD), see for example the SIMD Wikipedia article and MIMD Wikipedia article
- ♦ Accelerating Multimedia with Enhanced Microprocessor (PDF, 2.4 MB) Discussion of the MAX-1 instructions. Ruby Lee, April 1995, IEEE Micro, Volume 15 Number 2.
- ♦ 64-bit and Multimedia Extensions in the PA-RISC 2.0 Architecture (PDF, 66 KB) New features of the 64-bit PA-RISC 2.0 architecture and overview on the MAX introduced with it. Ruby Lee and Jerry Huck, 1996, Hewlett-Packard Company.
- ♦ Subword Parallelism with MAX-2 (PDF, 1.5 MB) Discussion of the MAX-2 instructions. Ruby Lee, August 1996, IEEE Micro, Volume 16 Number 4.
- ♦ HEWLETT-PACKARD FILLS IN PRECISION RISC DETAILS, CBR Online, February 17, 1994
- ♦ Intel, HP Ally on New Processor Architecture, MICROPROCESSOR REPORT, June 20, 1994

## Chapter 3

# PA-RISC Computer Systems

## 3.1 Overview

HP produced a large range of PA-RISC computers in the popular HP 9000 series of Unix systems between the 1980s and 2000s.

Different types of PA-RISC servers, workstations and mainframes were available from HP in the HP 9000 700 and 800 series, later extended to HP Visualize workstations, "lettered" and finally Integrity servers, where the PA-RISC and the HP/Intel Itanium platforms slowly converged.

Third parties produced PA-RISC computers in the 90s as well; there were also a few niche PA-RISC products like VME boards and analyzers and portable computers, that were often used for scientific, industrial and also military uses. PA-RISC computers were sold over a long timeline and often benchmarked against SPEC.

## 3.1.1 HP 9000 700 Workstations

PA-RISC workstations were sold in many different formats in the 1990s, from rather small 712, 715 and B-Class desktops to the heavy and powerful 735/755 and C-Class workstations.

| Model     | CPU                  | Cache  | RAM     | Design | Expansion | Operating systems                      |
|-----------|----------------------|--------|---------|--------|-----------|----------------------------------------|
| 705       | PA-7000<br>35 MHz    | 96 KB  | 64 MB   | ASP    | None      | HP-UX, Linux, OpenBSD                  |
| 710       | PA-7000<br>50 MHz    | 96 KB  | 64 MB   | ASP    | None      | HP-UX, Linux, OpenBSD                  |
| 712/60    | PA-7100LC<br>60 MHz  | 64 KB  | 128 MB  | LASI   | GIO, TSIO | HP-UX, Linux, NetBSD, NeXT,<br>OpenBSD |
| 712/80    | PA-7100LC<br>80 MHz  | 256 KB | 128 MB  | LASI   | GIO, TSIO | HP-UX, Linux, NetBSD, NeXT,<br>OpenBSD |
| 712/100   | PA-7100LC<br>100 MHz | 256 KB | 192 MB  | LASI   | GIO, TSIO | HP-UX, Linux, NetBSD, NeXT,<br>OpenBSD |
| 715/33    | PA-7100<br>33 MHz    | 128 KB | 192 MB  | ASP    | EISA, SGC | HP-UX, Linux, NetBSD, NeXT,<br>OpenBSD |
| 715/50    | PA-7100<br>50 MHz    | 128 KB | 256 MB  | ASP    | EISA, SGC | HP-UX, Linux, NetBSD, NeXT,<br>OpenBSD |
| 715/64    | PA-7100LC<br>64 MHz  | 256 KB | 256 MB  | LASI   | EISA, GSC | HP-UX, Linux, NetBSD, NeXT,<br>OpenBSD |
| 715/75    | PA-7100<br>75 MHz    | 512 KB | 256 MB  | ASP    | EISA, SGC | HP-UX, Linux, NetBSD, NeXT,<br>OpenBSD |
| 715/80    | PA-7100LC<br>80 MHz  | 256 KB | 256 MB  | LASI   | EISA, GSC | HP-UX, Linux, NetBSD, NeXT,<br>OpenBSD |
| 715/100   | PA-7100LC<br>100 MHz | 256 KB | 256 MB  | LASI   | EISA, GSC | HP-UX, Linux, NetBSD, NeXT,<br>OpenBSD |
| 715/100XC | PA-7100LC<br>100 MHz | т МВ   | 256 MB  | LASI   | EISA, GSC | HP-UX, Linux, NetBSD, NeXT,<br>OpenBSD |
| 720       | PA-7000<br>50 MHz    | 384 KB | 272? MB | ASP    | EISA, SGC | HP-UX, Linux, OpenBSD                  |
| 725/50    | PA-7100<br>50 MHz    | 128 KB | 256 MB  | ASP    | EISA, SGC | HP-UX, Linux, NetBSD, NeXT,<br>OpenBSD |
| 725/75    | PA-7100<br>75 MHz    | 512 KB | 256 MB  | ASP    | EISA, SGC | HP-UX, Linux, NetBSD, NeXT,<br>OpenBSD |
| 725/100   | PA-7100LC<br>100 MHz | 256 KB | 256 MB  | LASI   | EISA, GSC | HP-UX, Linux, NetBSD, NeXT,<br>OpenBSD |
| 730       | PA-7000<br>66 MHz    | 384 KB | 272 MB  | ASP    | EISA, SGC | HP-UX, Linux, OpenBSD                  |

| 735/99  | PA-7100<br>99 MHz  | 512 KB | 400 MB | ASP2 | EISA, SGC | HP-UX, Linux, NetBSD, NeXT,<br>OpenBSD |
|---------|--------------------|--------|--------|------|-----------|----------------------------------------|
| 735/125 | PA-7150<br>125 MHz | 512 KB | 400 MB | ASP2 | EISA, SGC | HP-UX, Linux, NetBSD, NeXT,<br>OpenBSD |
| 750     | PA-7000<br>66 MHz  | 512 KB | 768 MB | ASP  | EISA, SGC | HP-UX, Linux, OpenBSD                  |
| 755/99  | PA-7100<br>99 MHz  | 512 KB | 768 MB | ASP2 | EISA, SGC | HP-UX, Linux, NetBSD, NeXT,<br>OpenBSD |
| 755/125 | PA-7150<br>125 MHz | 512 KB | 768 MB | ASP2 | EISA, SGC | HP-UX, Linux, NetBSD, NeXT,<br>OpenBSD |

#### 3.1.2 Visualize workstations

PA-RISC workstations were sold in the later 1990s with lettered model names under Visualize branding, marketed for graphical and technical computing.

| Model  | CPU                  | Cache                  | RAM    | Design | Expansion      | Operating systems             |
|--------|----------------------|------------------------|--------|--------|----------------|-------------------------------|
| B132L  | PA-7300LC<br>132 MHz | 128 KB L1<br>(1 MB L2) | 1.5 GB | LASI   | GSC, PCI, EISA | HP-UX, Linux, NetBSD, OpenBSD |
| B132L+ | PA-7300LC<br>132 MHz | 128 KB L1<br>(1 MB L2) | 1.5 GB | LASI   | GSC, PCI, EISA | HP-UX, Linux, NetBSD, OpenBSD |
| B160L  | PA-7300LC<br>160 MHz | 128 KB L1<br>(1 MB L2) | 1.5 GB | LASI   | GSC, PCI, EISA | HP-UX, Linux, NetBSD, OpenBSD |
| B180L+ | PA-7300LC<br>180 MHz | 128 KB L1<br>(1 MB L2) | 1.5 GB | LASI   | GSC, PCI, EISA | HP-UX, Linux, NetBSD, OpenBSD |
| B1000  | PA-8500<br>300 MHz   | 1.5 MB                 | 8 GB   | Astro  | PCI            | HP-UX, Linux, NetBSD, OpenBSD |
| B2000  | PA-8500<br>400 MHz   | 1.5 MB                 | 4 GB   | Astro  | PCI            | HP-UX, Linux, NetBSD, OpenBSD |
| B2600  | PA-8600<br>500 MHz   | 1.5 MB                 | 4 GB   | Astro  | PCI            | HP-UX, Linux, NetBSD, OpenBSD |
| C100   | PA-7200<br>100 MHz   | 512 KB                 | 1 GB   | U2     | GSC, PCI, EISA | HP-UX, Linux, NetBSD, OpenBSD |
| С110   | PA-7200<br>120 MHz   | 512 KB                 | ı GB   | U2     | GSC, PCI, EISA | HP-UX, Linux, NetBSD, OpenBSD |
| C132L  | PA-7300LC<br>132 MHz | 128 KB L1<br>(1 MB L2) | 2 GB   | LASI   | GSC, PCI, EISA | HP-UX, Linux, NetBSD, OpenBSD |
| C160L  | PA-7300LC<br>160 MHz | 128 KB L1<br>(1 MB L2) | 2 GB   | LASI   | GSC, PCI, EISA | HP-UX, Linux, NetBSD, OpenBSD |
| C160   | PA-8000<br>160 MHz   | т MB                   | 3 GB   | UTurn  | GSC, PCI, EISA | HP-UX, Linux, NetBSD, OpenBSD |
| C180   | PA-8000<br>180 MHz   | 2 MB                   | 3 GB   | UTurn  | GSC, PCI, EISA | HP-UX, Linux, NetBSD, OpenBSD |
| C200   | PA-8200<br>200 MHz   | 1.5 MB                 | 3 GB   | UTurn  | GSC, PCI, EISA | HP-UX, Linux, NetBSD, OpenBSD |
| C240   | PA-8200<br>236 MHz   | 4 MB                   | 3 GB   | UTurn  | GSC, PCI, EISA | HP-UX, Linux, NetBSD, OpenBSD |
| C360   | PA-8500<br>367 MHz   | 1.5 MB                 | 3 GB   | UTurn  | GSC, PCI, EISA | HP-UX, Linux, NetBSD, OpenBSD |
| C3000  | PA-8500<br>400 MHz   | 1.5 MB                 | 8 GB   | Astro  | PCI            | HP-UX, Linux, NetBSD, OpenBSD |
| C3600  | PA-8600<br>552 MHz   | 1.5 MB                 | 8 GB   | Astro  | PCI            | HP-UX, Linux, NetBSD, OpenBSD |

| C3650  | PA-8700<br>625 MHz                     | 2.25 MB                          | 8 GB  | Astro | PCI             | HP-UX, Linux, NetBSD, OpenBSD |
|--------|----------------------------------------|----------------------------------|-------|-------|-----------------|-------------------------------|
| C3700  | PA-8700<br>750 MHz                     | 2.25 MB                          | 8 GB  | Astro | PCI             | HP-UX, Linux, NetBSD, OpenBSD |
| C3750  | PA-8700+<br>875 MHz                    | 2.25 MB                          | 8 GB  | Astro | PCI             | HP-UX, Linux, NetBSD, OpenBSD |
| C8000  | 2 PA-8800/<br>2 PA-8900<br>0.9-1.1 GHz | 3 MB L1<br>32 MB L2/<br>64 MB L2 | 32 GB | ZXI   | PCI-X, PCI, AGP | HP-UX, Linux                  |
| J200   | 1-2 PA-7200<br>100 MHz                 | 512 KB                           | 2 GB  | U2    | GSC, EISA       | HP-UX, Linux, NetBSD, OpenBSD |
| J210   | 1-2 PA-7200<br>120 MHz                 | 512 KB                           | 2 GB  | U2    | GSC, EISA       | HP-UX, Linux, NetBSD, OpenBSD |
| J210XC | 1-2 PA-7200<br>120 MHz                 | 2 MB                             | 2 GB  | U2    | GSC, EISA       | HP-UX, Linux, NetBSD, OpenBSD |
| J280   | PA-8000<br>180 MHz                     | 2 MB                             | 2 GB  | UTurn | GSC, EISA       | HP-UX, Linux, NetBSD, OpenBSD |
| J282   | 1-2 PA-8000<br>180 MHz                 | 2 MB                             | 2 GB  | UTurn | GSC, EISA       | HP-UX, Linux, NetBSD, OpenBSD |
| J2240  | 1-2 PA-8200<br>236 MHz                 | 4 MB                             | 4 GB  | UTurn | PCI, EISA, GSC  | HP-UX, Linux, NetBSD, OpenBSD |
| J5000  | 1-2 PA-8500<br>440 MHz                 | 1.5 MB                           | 8 GB  | Astro | PCI             | HP-UX, Linux, NetBSD, OpenBSD |
| J5600  | 1-2 PA-8600<br>552 MHz                 | 1.5 MB                           | 8 GB  | Astro | PCI             | HP-UX, Linux, NetBSD, OpenBSD |
| J6000  | 1-2 PA-8600<br>552 MHz                 | 1.5 MB                           | 16 GB | Astro | PCI             | HP-UX, Linux, NetBSD, OpenBSD |
| J6700  | 1-2 PA-8700<br>750 MHz                 | 2.25 MB                          | 16 GB | Astro | PCI             | HP-UX, Linux, NetBSD, OpenBSD |
| J6750  | 1-2 PA-8700+<br>875 MHz                | 2.25 MB                          | 16 GB | Astro | РСІ             | HP-UX, Linux, NetBSD, OpenBSD |
| J7000  | 1-4 PA-8500<br>440 MHz                 | 1.5 MB                           | 16 GB | Astro | РСІ             | HP-UX, Linux, NetBSD, OpenBSD |
| J7600  | 1-4 PA-8600<br>552 MHz                 | 1.5 MB                           | 16 GB | Astro | РСІ             | HP-UX, Linux, NetBSD, OpenBSD |

## 3.1.3 Portable PA-RISC workstations

Three portable PA-RISC workstations were produced for measurement and control by third-party vendors. The RDI and SAIC designs were based on HP 9000/712 and C132L workstations.

| Model                 | CPU                  | Cache                  | RAM    | Design | Expansion | Operating systems                |
|-----------------------|----------------------|------------------------|--------|--------|-----------|----------------------------------|
| RDI PrecisionBook 132 | PA-7300LC<br>132 MHz | 128 KB L1<br>(1 MB L2) | 512 MB | LASI   | Cardbus   | HP-UX, Linux, NetBSD,<br>OpenBSD |
| RDI PrecisionBook 160 | PA-7300LC<br>160 MHz | 128 KB L1<br>(1 MB L2) | 512 MB | LASI   | Cardbus   | HP-UX, Linux, NetBSD,<br>OpenBSD |
| RDI PrecisionBook 180 | PA-7300LC<br>180 MHz | 128 KB L1<br>(1 MB L2) | 512 MB | LASI   | Cardbus   | HP-UX, Linux, NetBSD,<br>OpenBSD |
| SAIC Galaxy 1100      | PA-7100LC<br>60 MHz  | 64 KB                  | 128 MB | LASI   | PCMCIA    | HP-UX, Linux, NetBSD,<br>OpenBSD |
| SAIC Galaxy 1100      | PA-7100LC<br>80 MHz  | 256 KB                 | 128 MB | LASI   | PCMCIA    | HP-UX, Linux, NetBSD,<br>OpenBSD |
| Hitachi 3050RX/100C   | Hitachi<br>PA/50L    | 12 KB                  | 80 MB  | Other  |           | HI-UX/WE2 (Hitachi)              |

## 3.1.4 HP 9000 800 and Early Servers

HP 9000/800 were the original 32-bit PA-RISC servers with distinct architecture and heavy cases. The HP 9000/500 were the original "HP 9000" computers and the predecessor to PA-RISC.

| Model           | CPU                 | Cache  | RAM       | Design  | Expansion            | Operating systems                  |
|-----------------|---------------------|--------|-----------|---------|----------------------|------------------------------------|
| 520<br>(9020)   | 1-3 FOCUS<br>18 MHz | 16 KB  | 10 MB     | IOP/MPB | HP-IB, GP-IO,<br>CIO | HP-UX, HP BASIC                    |
| 530<br>(9030)   | 1-3 FOCUS<br>18 MHz | 16 KB  | 10 MB     | IOP/MPB | HP-IB, GP-IO,<br>CIO | HP-UX                              |
| 540<br>(9040)   | 1-3 FOCUS<br>18 MHz | 16 KB  | 10 MB     | IOP/MPB | HP-IB, GP-IO,<br>CIO | HP-UX                              |
| 550<br>(9050)   | 1-3 FOCUS<br>18 MHz | 16 KB  | 10 MB     | IOP/MPB | HP-IB, GP-IO,<br>CIO | HP-UX                              |
| 635SV           | NS-1<br>30 MHz      | 128 KB | 96/112 MB | SIU     | CIO                  | HP-UX, HPBSD,<br>Mach 3/UX, Chorus |
| 645SV           | NS-2<br>27.5 MHz    | 256 KB | 96/112 MB | SIU     | CIO                  | HP-UX                              |
| 808             | PCX                 | 32 KB  | 32 MB     | SPI     | HP-PB                | HP-UX                              |
| 815             | PCX                 | 32 KB  | 56 MB     | SPI     | HP-PB                | HP-UX                              |
| 822             | NS-2<br>25 MHz      | 32 KB  | 128 MB    | SIU     | HP-PB                | HP-UX                              |
| 825             | NS-1<br>25 MHz      | 16 KB  | 96/112 MB | SIU     | CIO                  | HP-UX                              |
| 832             | NS-2<br>30 MHz      | 128 KB | 128 MB    | SIU     | HP-PB                | HP-UX                              |
| 834<br>835      | NS-1<br>30 MHz      | 128 KB | 96/112 MB | SIU     | CIO                  | HP-UX, HPBSD,<br>Mach 3/UX, Chorus |
| 840             | TS-1<br>8 MHz       | 128 KB | 96/112 MB | CTB     | CIO                  | HP-UX                              |
| 842             | PCX<br>32 MHz       | 1 МВ   | 256 MB    | SPI     | HP-PB                | HP-UX                              |
| 845             | NS-2<br>27.5 MHz    | 256 KB | 96/112 MB | SIU     | CIO                  | HP-UX                              |
| 850             | NS-1<br>27.5 MHz    | 128 KB | 256 MB    | SIU     | CIO                  | HP-UX                              |
| 852             | PCX<br>50 MHz       | 1 МВ   | 256 MB    | SPI     | HP-PB                | HP-UX                              |
| 855             | NS-2<br>27.5 MHz    | 256 KB | 256 MB    | SIU     | CIO                  | HP-UX                              |
| 860             | NS-2<br>27.5 MHz    | 1 МВ   | 256 MB    | SIU     | CIO                  | HP-UX                              |
| 865             | PCX<br>50 MHz       | 768 KB | 512 MB    | SPI     | CIO                  | HP-UX                              |
| 10000<br>Apollo | 1-4 PRISM<br>18 MHz | 192 KB | 128 MB    | Apollo  | VME, ISA             | Domain OS                          |
| E25             | PA-7100LC<br>48 MHz | 64 KB  | 512 MB    | LASI    | HP-PB                | HP-UX, Linux, NetBSD               |
| E35             | PA-7100LC<br>64 MHz | 256 KB | 512 MB    | LASI    | HP-PB                | HP-UX, Linux, NetBSD               |
| E45             | PA-7100LC<br>80 MHz | 256 KB | 512 MB    | LASI    | HP-PB                | HP-UX, Linux, NetBSD               |
| E55             | PA-7100LC<br>96 MHz | т МВ   | 512 MB    | LASI    | HP-PB                | HP-UX, Linux, NetBSD               |

| Fio | PA-7000<br>32 MHz     | 96 KB  | 768 MB | Viper | HP-PB | HP-UX |
|-----|-----------------------|--------|--------|-------|-------|-------|
| F20 | PA-7000<br>48 MHz     | 128 KB | 768 MB | Viper | HP-PB | HP-UX |
| F30 | PA-7000<br>48 MHz     | 512.KB | 768 MB | Viper | HP-PB | HP-UX |
| G30 | PA-7000<br>48 MHz     | 512 KB | 768 MB | Viper | HP-PB | HP-UX |
| G40 | PA-7100<br>64 MHz     | 512 KB | 768 MB | Viper | HP-PB | HP-UX |
| G50 | PA-7100<br>96 MHz     | 512 KB | 768 MB | Viper | HP-PB | HP-UX |
| G60 | PA-7100<br>96 MHz     | 2 MB   | 768 MB | Viper | HP-PB | HP-UX |
| G70 | 1-2 PA-7100<br>96 MHz | 4 MB   | 768 MB | Viper | HP-PB | HP-UX |
| H20 | PA-7000<br>48 MHz     | 128 KB | 768 MB | Viper | HP-PB | HP-UX |
| H30 | PA-7000<br>48 MHz     | 512 KB | 768 MB | Viper | HP-PB | HP-UX |
| H40 | PA-7100<br>64 MHz     | 512 KB | 768 MB | Viper | HP-PB | HP-UX |
| H50 | PA-7100<br>96 MHz     | 512 KB | 768 MB | Viper | HP-PB | HP-UX |
| H60 | PA-7100<br>96 MHz     | 2 MB   | 768 MB | Viper | HP-PB | HP-UX |
| H70 | 1-2 PA-7100<br>96 MHz | 4 MB   | 768 MB | Viper | HP-PB | HP-UX |
| I30 | PA-7000<br>48 MHz     | 512 KB | 768 MB | Viper | HP-PB | HP-UX |
| I40 | PA-7100<br>64 MHz     | 512 KB | 768 MB | Viper | HP-PB | HP-UX |
| I50 | PA-7100<br>96 MHz     | 512 KB | 768 MB | Viper | HP-PB | HP-UX |
| I60 | PA-7100<br>96 MHz     | 2 MB   | 768 MB | Viper | HP-PB | HP-UX |
| I70 | 1-2 PA-7100<br>96 MHz | 4 MB   | 768 MB | Viper | HP-PB | HP-UX |

## 3.1.5 Lettered Servers

The "lettered" servers include 32- and 64-bit PA-RISC computers from towers in D and E-Class to deskside and cabinet systems in the K-Class. Formally part of the HP 9000 800 (server) series, these had lettered model names like the Visualize workstations of the later 1990s.

| Model | CPU                  | Cache                | RAM    | Design | Expansion | Operating systems             |
|-------|----------------------|----------------------|--------|--------|-----------|-------------------------------|
| A180  | PA-7300LC<br>180 MHz | 128 KB               | 2 GB   | LASI   | GSC, PCI  | HP-UX, Linux, NetBSD, OpenBSD |
| A180C | PA-7300LC<br>180 MHz | 128 KB L1<br>1 MB L2 | 2 GB   | LASI   | GSC, PCI  | HP-UX, Linux, NetBSD, OpenBSD |
| A400  | PA-8x00              | depends              | 2 GB   | Astro  | PCI       | HP-UX, Linux                  |
| A500  | 1-2 PA-8x00          | depends              | 8 GB   | Astro  | PCI       | HP-UX, Linux                  |
| D200  | PA-7100LC<br>75 MHz  | 256 KB               | 512 MB | LASI   | EISA, GSC | HP-UX, Linux, NetBSD          |

|      | 1                      | 1                      | 1      | 1     | 1              |                               |
|------|------------------------|------------------------|--------|-------|----------------|-------------------------------|
| D210 | PA-7100LC<br>100 MHz   | 256 KB                 | 512 MB | LASI  | EISA, GSC      | HP-UX, Linux, NetBSD          |
| D220 | PA-7300LC<br>132 MHz   | 128 KB L1<br>(1 MB L2) | тGB    | LASI  | EISA, GSC      | HP-UX, Linux, NetBSD, OpenBSD |
| D230 | PA-7300LC<br>160 MHz   | 128 KB L1<br>(1 MB L2) | тGB    | LASI  | EISA, GSC      | HP-UX, Linux, NetBSD, OpenBSD |
| D250 | 1-2 PA-7200<br>100 MHz | 512 KB                 | 1.5 GB | U2    | EISA, GSC      | HP-UX, Linux                  |
| D260 | PA-7200<br>120 MHz     | 2 MB                   | 1.5 GB | U2    | EISA, GSC      | HP-UX, Linux                  |
| D270 | 1-2 PA-8000<br>160 MHz | т МВ                   | 3 GB   | UTurn | EISA, GSC      | HP-UX, Linux                  |
| D280 | 1-2 PA-8000<br>180 MHz | 2 MB                   | 3 GB   | UTurn | EISA, GSC      | HP-UX, Linux                  |
| D300 | PA-7100LC<br>75 MHz    | 256 KB                 | 512 MB | LASI  | EISA, GSC      | HP-UX, Linux, NetBSD          |
| D310 | PA-7100LC<br>100 MHz   | 256 KB                 | 512 MB | LASI  | EISA, GSC      | HP-UX, Linux, NetBSD          |
| D320 | PA-7300LC<br>132 MHz   | 128 KB L1<br>(1 MB L2) | тGB    | LASI  | EISA, GSC      | HP-UX, Linux, NetBSD, OpenBSD |
| D330 | PA-7300LC<br>160 MHz   | 128 KB L1<br>(1 MB L2) | ı GB   | LASI  | EISA, GSC      | HP-UX, Linux, NetBSD, OpenBSD |
| D350 | 1-2 PA-7200<br>100 MHz | 512 KB                 | 1.5 GB | U2    | EISA, GSC      | HP-UX, Linux                  |
| D360 | 2 PA-7200<br>120 MHz   | 2 MB                   | 1.5 GB | U2    | EISA, GSC      | HP-UX, Linux                  |
| D370 | 1-2 PA-8000<br>160 MHz | ı MB                   | 3 GB   | UTurn | EISA, GSC      | HP-UX, Linux                  |
| D380 | 1-2 PA-8000<br>180 MHz | 2 MB                   | 3 GB   | UTurn | EISA, GSC      | HP-UX, Linux                  |
| D390 | 1-2 PA-8200<br>240 MHz | 4 MB                   | 3 GB   | UTurn | EISA, GSC      | HP-UX, Linux                  |
| K100 | PA-7200<br>100 MHz     | 512 KB                 | 512 MB | U2    | HSC, HP-<br>PB | HP-UX, Linux, NetBSD, OpenBSD |
| K200 | 1-4 PA-7200<br>100 MHz | 512 KB                 | 4 GB   | U2    | HSC, HP-<br>PB | HP-UX, Linux, NetBSD, OpenBSD |
| K210 | 1-4 PA-7200<br>120 MHz | 512 KB                 | 4 GB   | U2    | HSC, HP-<br>PB | HP-UX, Linux, NetBSD, OpenBSD |
| K220 | 1-4 PA-7200<br>120 MHz | 2 MB                   | 4 GB   | U2    | HSC, HP-<br>PB | HP-UX, Linux, NetBSD, OpenBSD |
| K250 | 1-4 PA-8000<br>160 MHz | 2 MB                   | 4 GB   | UTurn | HSC, HP-<br>PB | HP-UX, Linux                  |
| K260 | 1-4 PA-8000<br>180 MHz | 2 MB                   | 4 GB   | UTurn | HSC, HP-<br>PB | HP-UX, Linux                  |
| K370 | 1-6 PA-8200<br>200 MHz | 4 MB                   | 4 GB   | UTurn | HSC, HP-<br>PB | HP-UX, Linux                  |
| K380 | 1-6 PA-8200<br>240 MHz | 4 MB                   | 4 GB   | UTurn | HSC, HP-<br>PB | HP-UX, Linux                  |
| K400 | 1-4 PA-7200<br>100 MHz | 512 KB                 | 2 GB   | U2    | HSC, HP-<br>PB | HP-UX, Linux, NetBSD, OpenBSD |
| K410 | 1-4 PA-7200<br>120 MHz | 512 KB                 | 2 GB   | U2    | HSC, HP-<br>PB | HP-UX, Linux, NetBSD, OpenBSD |
| K420 | 1-4 PA-7200<br>120 MHz | 2 MB                   | 8 GB   | U2    | HSC, HP-<br>PB | HP-UX, Linux, NetBSD, OpenBSD |

| K450  | 1-4 PA-8000<br>160 MHz | 2 MB    | 8 GB  | UTurn   | HSC, HP-<br>PB | HP-UX, Linux |
|-------|------------------------|---------|-------|---------|----------------|--------------|
| K460  | 1-4 PA-8000<br>180 MHz | 2 MB    | 8 GB  | UTurn   | HSC, HP-<br>PB | HP-UX, Linux |
| K570  | 1-6 PA-8200<br>200 MHz | 4 MB    | 8 GB  | UTurn   | HSC, HP-<br>PB | HP-UX, Linux |
| K580  | 1-6 PA-8200<br>240 MHz | 4 MB    | 8 GB  | UTurn   | HSC, HP-<br>PB | HP-UX, Linux |
| L1000 | 1-2 PA-8x00            | depends | 8 GB  | Astro   | PCI            | HP-UX, Linux |
| L1500 | 1-2 PA-8x00            | depends | 8 GB  | Stretch | PCI            | HP-UX        |
| L2000 | 1-4 PA-8x00            | depends | 16 GB | Astro   | PCI            | HP-UX, Linux |
| L3000 | 1-4 PA-8x00            | depends | 16 GB | Stretch | PCI            | HP-UX, Linux |
| N4000 | 1-8 PA-8x00            | depends | 32 GB | Stretch | PCI            | HP-UX, Linux |
| N4000 | 2-8 PA-8x00            | depends | 64 GB | Cell    | PCI            | HP-UX        |
| R380  | 1-2 PA-8000<br>180 MHz | 2 MB    | 3 GB  | UTurn   | EISA, GSC      | HP-UX, Linux |
| R390  | 1-2 PA-8200<br>240 MHz | 4 MB    | 3 GB  | UTurn   | EISA, GSC      | HP-UX, Linux |

## 3.1.6 Integrity (rp) Servers

PA-RISC servers were renamed rp in the Integrity series by HP around the turn of the century, almost all are 64-bit PA-RISC rack systems (19"). Some earlier servers were renamed into rp.

| Model  | CPU                 | Cache                | RAM    | Design  | Expansion | Operating systems |
|--------|---------------------|----------------------|--------|---------|-----------|-------------------|
| rp2400 | PA-8x00             | depends              | 2 GB   | Astro   | PCI       | HP-UX, Linux      |
| rp2430 |                     |                      |        |         |           |                   |
| rp2405 |                     |                      |        |         |           |                   |
| rp2450 | 1-2 PA-8x00         | depends              | 8 GB   | Astro   | PCI       | HP-UX, Linux      |
| rp2470 |                     |                      |        |         |           |                   |
| rp2405 |                     |                      |        |         |           |                   |
| rp3410 | PA-8800             | 3 MB L1              | 6 GB   | ZXI     | PCI-X     | HP-UX, Linux      |
|        | 800 MHz             | 32 MB L2             |        |         |           |                   |
| rp3440 | 1-2 PA-8800         | 3 MB L1              | 32 GB  | ZXI     | PCI-X     | HP-UX, Linux      |
|        | PA-8900             | 32 MB L2             |        |         |           |                   |
|        | 800 MHz-<br>1.0 GHz | 64 MB L2             |        |         |           |                   |
|        |                     |                      |        |         |           |                   |
| rp4410 | 1-2 PA-8800         | 3 MB L1<br>32 MB L2  | 128 GB | ZXI     | PCI-X     | HP-UX             |
|        | PA-8900<br>800 MHz- | 32 MB L2<br>64 MB L2 |        |         |           |                   |
|        | 1.0 GHz             | 64 MID L2            |        |         |           |                   |
| rp4440 | 1-4 PA-8800         | 3 MB L1              | 128 GB | ZXI     | PCI-X     | HP-UX             |
| 124440 | PA-8900             | 32 MB L2             | 120 00 | LAI     | IGIX      | III OX            |
|        | 800 MHz-            | 64 MB L2             |        |         |           |                   |
|        | 1.0 GHz             |                      |        |         |           |                   |
| rp5400 | 1-2 PA-8x00         | depends              | 8 GB   | Astro   | PCI       | HP-UX, Linux      |
| rp5430 | 1-2 PA-8x00         | depends              | 8 GB   | Stretch | PCI       | HP-UX             |
| rp5450 | 1-4 PA-8x00         | depends              | 16 GB  | Astro   | PCI       | HP-UX, Linux      |
| rp5470 | 1-4 PA-8x00         | depends              | 16 GB  | Stretch | PCI       | HP-UX, Linux      |
| rp7400 | 1-8 PA-8x00         | depends              | 32 GB  | Stretch | PCI       | HP-UX, Linux      |
| rp7405 | 2-8 PA-8x00         | depends              | 64 GB  | Cell    | PCI       | HP-UX             |
| rp7410 | 2-8 PA-8x00         | depends              | 64 GB  | Cell    | PCI       | HP-UX             |

| rp7420           | 1-8 PA-8800<br>900 MHz-<br>1.0 GHz             | 3 MB L1<br>32 MB L2             | 64 GB  | \$X1000 | РСІ   | HP-UX |
|------------------|------------------------------------------------|---------------------------------|--------|---------|-------|-------|
| rp7440           | 1-8 PA-8900<br>1.? GHz                         | 3 MB L1<br>64 MB L2             | 128 GB | SX2000  | PCI-X | HP-UX |
| rp8400<br>rp8410 | 2-16 PA-8x00                                   | depends                         | 64 GB  | Cell    | PCI   | HP-UX |
| rp8420           | 1-16 PA-8800<br>PA-8900<br>900 MHz-<br>1.1 GHz | 3 MB L1<br>32 MB L2<br>64 MB L2 | 256 GB | \$X1000 | PCI-X | HP-UX |
| rp8440           | 1-16 PA-8900<br>1.1 GHz                        | 3 MB L1<br>64 MB L2             | 256 GB | SX2000  | PCI-X | HP-UX |

#### 3.1.7 HP Itanium Computers

HP produced three Itanium workstations before dropping Unix workstations completely, making these the last and probably fastest HP-UX workstations (that also run Windows).

| Model  | CPU                          | Cache  | RAM   | Design  | Expansion  | Operating systems                          |
|--------|------------------------------|--------|-------|---------|------------|--------------------------------------------|
| i2000  | 1-2 Itanium<br>733-800 MHz   | varies | 16 GB | 82460GX | PCI, AGP   | HP-UX, Linux, FreeBSD, Windows             |
| ZX2000 | Itanium 2<br>900 MHz-1.5 GHz | varies | 8 GB  | ZXI     | PCI-X, AGP | HP-UX, Linux, FreeBSD, Windows,<br>OpenVMS |
| zx6000 | Itanium 2<br>900 MHz-1.5 GHz | varies | 24 GB | ZXI     | PCI-X, AGP | HP-UX, Linux, FreeBSD, Windows,<br>OpenVMS |

HP also released a line of Itanium-based servers in the rack-mountable Integrity rx line.

| Model  | CPU                          | Cache  | RAM    | Design | Expansion | Operating systems              |
|--------|------------------------------|--------|--------|--------|-----------|--------------------------------|
| rx1600 | 1-2 Itanium 2<br>1.0 GHz     | varies | 16 GB  | ZXI    | PCI-X     | HP-UX, Linux, Windows, OpenVMS |
| rx1620 | 1-2 Itanium 2<br>1.3-1.6 GHz | varies | 16 GB  | ZXI    | PCI-X     | HP-UX, Linux, Windows, OpenVMS |
| rx2600 | 1-2 Itanium 2<br>1.0-1.5 GHz | varies | 24 GB  | ZXI    | PCI-X     | HP-UX, Linux, Windows, OpenVMS |
| rx2620 | 1-2 Itanium 2<br>1.3-1.6 GHz | varies | 32 GB  | ZXI    | PCI-X     | HP-UX, Linux, Windows, OpenVMS |
| rx2660 | 1-2 Itanium 2<br>1.4-1.6 GHz | varies | 32 GB  | ZX2    | PCI-X     | HP-UX, Linux, Windows, OpenVMS |
| rx3600 | 1-2 Itanium 2<br>1.4-1.6 GHz | varies | 192 GB | ZX2    | PCI-X     | HP-UX, Linux, Windows, OpenVMS |
| rx4610 | 2-4 Itanium<br>733-800 MHz   | varies | 64 GB  | ZXI    | PCI       | HP-UX, Linux, Windows          |
| rx4640 | 1-4 Itanium 2<br>1.1-1.6 GHz | varies | 64 GB  | ZXI    | PCI-X     | HP-UX, Linux, Windows, OpenVMS |
| rx5670 | 1-4 Itanium 2<br>1.3-1.5 GHz | varies | 96 GB  | ZXI    | PCI-X     | HP-UX, Linux, Windows, OpenVMS |
| rx6600 | 1-4 Itanium 2<br>1.4-1.6 GHz | varies | 192 GB | ZX2    | PCI-X     | HP-UX, Linux, Windows, OpenVMS |
| rx7620 | 2-8 Itanium 2<br>1.1-1.5 GHz | varies | 64 GB  | SX1000 | PCI-X     | HP-UX, Linux, Windows, OpenVMS |
| rx7640 | 2-8 Itanium 2<br>1.4-1.6 GHz | varies | 256 GB | SX2000 | PCI-X     | HP-UX, Linux, Windows, OpenVMS |

| rx8620                                              | 2-16 Itanium 2<br>1.1-1.6 GHz | varies | 256 GB | SX1000  | PCI-X           | HP-UX, Linux, Windows, OpenVMS |
|-----------------------------------------------------|-------------------------------|--------|--------|---------|-----------------|--------------------------------|
| rx8640                                              | 2-16 Itanium 2<br>1.4-1.6 GHz | varies | 512 GB | SX2000  | PCI-X           | HP-UX, Linux, Windows, OpenVMS |
| rx9610                                              | 4-16 Itanium<br>733-800 MHz   | varies | 128 GB | AzuzA   | PCI-X           | HP-UX                          |
| Integrity<br>Superdome<br>SD16A,<br>SD32A,<br>SD64A | 1-64 Itanium 2                | varies | 2 TB   | \$X1000 | PCI X,<br>PCIeX | HP-UX, Linux Windows, OpenVMS  |
| Integrity<br>Superdome<br>SD16B,<br>SD32B,<br>SD64B | 1-64 Itanium 2                | varies | 2 TB   | \$X2000 | PCI X,<br>PCIeX | HP-UX, Linux Windows, OpenVMS  |

## 3.1.8 VME and Scientific

HP has a long tradition of measurement and control system and released many integrated PA-RISC VME and VXI boards and scientific systems, based on HP  $_{9000}$   $_{7008}$  workstations.

| Model                     | CPU                  | Cache                  | RAM    | Design | Expansion                       | Operating systems                |
|---------------------------|----------------------|------------------------|--------|--------|---------------------------------|----------------------------------|
| 742i/50                   | PA-7100<br>50 MHz    | 128 KB                 | 64 MB  | ASP    | VME                             | HP-UX, Linux, NetBSD,<br>OpenBSD |
| 742rt                     | PA-7100<br>50 MHz    | 128 KB                 | 64 MB  | ASP    | VME                             | HP-RT                            |
| 743i/64                   | PA-7100LC<br>64 MHz  | 256 KB                 | 256 MB | LASI   | GSC-M, PMC,<br>VME              | HP-UX, Linux, NetBSD,<br>OpenBSD |
| V743/64<br>VXI<br>E1497A  | PA-7100LC<br>64 MHz  | 256 KB                 | 128 MB | LASI   | GSC-M, PMC, VXI                 | HP-UX, HP-RT, probably others    |
| 743i/100                  | PA-7100LC<br>100 MHz | 256 KB                 | 256 MB | LASI   | GSC-M, PMC,<br>VME              | HP-UX, Linux, NetBSD,<br>OpenBSD |
| 743rt                     | PA-7100LC<br>100 MHz | 256 KB                 | 256 MB | LASI   | GSC-M, PMC,<br>VME              | HP-RT                            |
| V743/100<br>VXI<br>E1498A | PA-7100LC<br>100 MHz | 256 KB                 | 128 MB | LASI   | GSC-M, PMC, VXI                 | HP-UX, HP-RT, probably others    |
| 744/132L                  | PA-7300LC<br>132 MHz | 128 KB                 | ı GB   | LASI   | GSC-M, PMC,<br>VME              | HP-UX, Linux, OpenBSD            |
| 744rt/132L                | PA-7300LC<br>132 MHz | 128 KB                 | ı GB   | LASI   | GSC-M, PMC,<br>VME              | HP-RT                            |
| 744/165L                  | PA-7300LC<br>165 MHz | 128 KB L1<br>512 KB L2 | ı GB   | LASI   | GSC-M, PMC,<br>VME              | HP-UX, Linux, OpenBSD            |
| 744/165L                  | PA-7300LC<br>165 MHz | 128 KB L1<br>512 KB L2 | ı GB   | LASI   | GSC-M, PMC,<br>VME              | HP-RT                            |
| 745i/50                   | PA-7100<br>50 MHz    | 128 KB                 | 128 MB | ASP    | EISA, VME                       | HP-UX, Linux, NetBSD,<br>OpenBSD |
| 745i/100                  | PA-7100<br>100 MHz   | 512 KB                 | 256 MB | ASP    | EISA, VME                       | HP-UX, Linux, NetBSD,<br>OpenBSD |
| 745/132L                  | PA-7300LC<br>132 MHz | 128 KB                 | ı GB   | LASI   | EISA, PCI<br>GSC-M, PMC,<br>VME | HP-UX, Linux, OpenBSD            |

| 745/165L          | PA-7300LC<br>165 MHz | 128 KB L1<br>512 KB L2 | ı GB   | LASI | EISA, PCI<br>GSC-M, PMC,<br>VME              | HP-UX, Linux, OpenBSD            |
|-------------------|----------------------|------------------------|--------|------|----------------------------------------------|----------------------------------|
| 747i/50           | PA-7100<br>50 MHz    | 128 KB                 | 128 MB | ASP  | EISA, SGC, VME                               | HP-UX, Linux, NetBSD,<br>OpenBSD |
| 747i/100          | PA-7100<br>100 MHz   | 512 KB                 | 256 MB | ASP  | EISA, SGC, VME                               | HP-UX, Linux, NetBSD,<br>OpenBSD |
| 748i/64           | PA-7100LC<br>64 MHz  | 256 KB                 | 256 MB | LASI | EISA, PCI<br>GSC-M, PMC,<br>VME              | HP-UX, Linux, NetBSD,<br>OpenBSD |
| 748i/100          | PA-7100LC<br>100 MHz | 256 KB                 | 256 MB | LASI | EISA, PCI<br>GSC-M, PMC,<br>VME              | HP-UX, Linux, NetBSD,<br>OpenBSD |
| 748i/132L         | PA-7300LC<br>132 MHz | 128 KB                 | 1 GB   | LASI | EISA, PCI<br>GSC-M, PMC,<br>VME              | HP-UX, Linux, OpenBSD            |
| 748i/165L         | PA-7300LC<br>165 MHz | 128 KB L1<br>512 KB L2 | 1 GB   | LASI | EISA, PCI<br>GSC-M, PMC,<br>VME              | HP-UX, Linux, OpenBSD            |
| 16600A<br>Agilent | PA-7300LC<br>150 MHz | 64 KB                  | 160 MB | LASI | Channel probes,<br>measurement,<br>emulation | HP-UX LOGIC, probably others     |
| 16700A<br>Agilent | PA-7300LC<br>150 MHz | 64 KB                  | 160 MB | LASI | Measurement,<br>emulation                    | HP-UX LOGIC, probably others     |
| 16700B<br>Agilent | PA-7300LC<br>150 MHz | 64 KB                  | 256 MB | LASI | Measurement,<br>emulation                    | HP-UX LOGIC, probably others     |
| 16702A<br>Agilent | PA-7300LC<br>150 MHz | 64 KB                  | 160 MB | LASI | Measurement,<br>emulation                    | HP-UX LOGIC, probably others     |
| 16702B<br>Agilent | PA-7300LC<br>150 MHz | 64 KB                  | 256 MB | LASI | Measurement,<br>emulation                    | HP-UX LOGIC, probably others     |

## 3.1.9 Mainframe

These are large enterprise servers for computing and large databases, with a large range of expansion, CPUs, memory and storage options. Some could be clustered.

| Model            | CPU                      | Cache              | RAM     | Design     | Expansion | Operating systems |
|------------------|--------------------------|--------------------|---------|------------|-----------|-------------------|
| 870              | 1-4 PCX<br>50 MHz        | т МВ               | 768 MB  | SPI        | CIO       | HP-UX             |
| 890              | 1-4 PCX?<br>60 MHz       | 4 MB               | 2.0 GB  | Viper      | HP-PB     | HP-UX             |
| Τ500             | 1-12 PA-7100<br>90 MHz   | 2 MB               | 3.75 GB | Viper      | HP-PB     | HP-UX             |
| T520             | 1-14 PA-7150<br>120 MHz  | 2 MB               | 3.75 GB | Viper      | HP-PB     | HP-UX             |
| Т600             | 1-12 PA-8000<br>180 MHz  | 2 MB L1<br>8 MB L2 | 3.75 GB | Viper      | HP-PB     | HP-UX             |
| V2200            | 4-16 PA-8200<br>200 MHz  | 4 MB               | 16 GB   | HyperPlane | PCI       | HP-UX             |
| V2250            | 4-16 PA-8200<br>240 MHz  | 4 MB               | 16 GB   | HyperPlane | PCI       | HP-UX             |
| V2500            | 2-32 PA-8500<br>440 MHz  | 1.5 MB             | 32 GB   | HyperPlane | PCI       | HP-UX             |
| V2500<br>Cluster | 4-128 PA-8500<br>440 MHz | 1.5 MB             | 128 GB  | HyperPlane | PCI       | HP-UX             |

| V2600                                        | 2-32 PA-8600                                 | 1.5 MB                 | 32 GB  | HyperPlane | PCI             | HP-UX        |
|----------------------------------------------|----------------------------------------------|------------------------|--------|------------|-----------------|--------------|
|                                              | 552 MHz                                      |                        |        |            | -               |              |
| V2600<br>Cluster                             | 4-128 PA-8600<br>552 MHz                     | 1.5 MB                 | 128 GB | HyperPlane | PCI             | HP-UX        |
| Convex<br>SPP1000/CD                         | 2-16 PA-7100<br>100 MHz                      | 2 MB                   | 4 GB   | Crossbar   | SBus            | SPP-UX       |
| Convex<br>SPP1000/XA                         | 2-8 PA-7100<br>100 MHz                       | 2 MB                   | 2 GB   | Crossbar   | SBus            | SPP-UX       |
| Convex<br>SPP1000/XA<br>Cluster              | 8-128 PA-7100<br>100 MHz                     | 2 MB                   | 32 GB  | Crossbar   | SBus            | SPP-UX       |
| Convex<br>SPP1200/CD                         | 2-16 PA-7200<br>120 MHz                      | 512 KB                 | 4 GB   | Crossbar   | SBus            | SPP-UX       |
| Convex<br>SPP1200/XA                         | 2-8 PA-7200<br>120 MHz                       | 512 KB                 | 2 GB   | Crossbar   | SBus            | SPP-UX       |
| Convex<br>SPP1200/XA<br>Cluster              | 8-128 PA-7200<br>120 MHz                     | 512 KB                 | 32 GB  | Crossbar   | SBus            | SPP-UX       |
| Convex<br>SPP1600/CD                         | 2-16 PA-7200<br>120 MHz                      | 2 MB                   | 4 GB   | Crossbar   | SBus            | SPP-UX       |
| Convex<br>SPP1600/XA                         | 2-8 PA-7200<br>120 MHz                       | 2 MB                   | 2 GB   | Crossbar   | SBus            | SPP-UX       |
| Convex<br>SPP1600/XA<br>Cluster              | 8-128 PA-7200<br>120 MHz                     | 2 MB                   | 32 GB  | Crossbar   | SBus            | SPP-UX       |
| HP/Convex<br>SPP2000<br>S-Class              | 4-16 PA-8000<br>180 MHz                      | 2 MB                   | 16 GB  | Crossbar   | PCI             | SPP-UX       |
| HP/Convex<br>SPP2000<br>X-Class<br>Cluster   | 8-512 PA-8000<br>180 MHz                     | 2 MB                   | 512 GB | Crossbar   | PCI             | SPP-UX       |
| HP/Convex<br>SPP2200<br>X-Class<br>Cluster   | 8-512 PA-8200<br>200 MHz                     | 2 MB                   | 512 GB | Crossbar   | PCI             | SPP-UX       |
| Superdome<br>SD16000,<br>SD32000,<br>SD64000 | 1-64 PA-8600<br>PA-8700                      | 1.5 MB/<br>2.25 MB     | ı TB   | Cell       | PCI-X           | HP-UX, Linux |
| Superdome<br>SD16A,<br>SD32A,<br>SD64A       | 1-64 PA-8800                                 | 3 MB L1<br>32 MB<br>L2 | 2 TB   | \$X1000    | PCI X,<br>PCIeX | HP-UX, Linux |
| Superdome<br>SD16B,<br>SD32B,<br>SD64B       | 1-64 PA-8900                                 | 3 MB L1<br>64 MB<br>L2 | 2 TB   | \$X2000    | PCI X,<br>PCIeX | HP-UX, Linux |
| Stratus<br>Continuum<br>400                  | 4-8 PA-8500<br>PA-8600                       | 1.5 MB                 | 8 GB   | Continuum  | 12 PCI          | HP-UX, FTX   |
| Stratus<br>Continuum<br>600                  | 4-8 PA-7100<br>PA-8000<br>PA-8500<br>PA-8600 | 0.5-<br>2 MB           | 4 GB   | Continuum  | 6 slots         | VOS, FTX     |

| Stratus<br>Continuum | 4-16 PA-7100<br>PA-8000 | 0.5-<br>2 MB | 4 GB | Continuum | 12-18 slots | VOS, FTX |
|----------------------|-------------------------|--------------|------|-----------|-------------|----------|
| 1200                 | PA-8500<br>PA-8600      |              |      |           |             |          |

#### 3.1.10 Third Party

Several third party vendors sold PA-RISC workstations and servers mainly in Japan in the mid-1990s as part of the Precision RISC Organisation (PRO).

| Vendor     | Series    | Class          | CPU            | Operating systems |
|------------|-----------|----------------|----------------|-------------------|
| Hitachi    | 3050RX    | Workstations   | Hitachi PA/50  | HI-UX/WE2         |
|            |           |                | PA-7100        |                   |
|            |           |                | PA-7100LC      |                   |
|            |           |                | PA-7300LC      |                   |
| Hitachi    | 3050      | Servers        | PA-7100        | HI-UX/WE2         |
| Hitachi    | 9000V     | HP 9000 OEM    | various        | HP-UX             |
| Hitachi    | SR2       | Supercomputers | Hitachi HARP-1 | HI-UX/MPP         |
| Mitsubishi | MELCOM ME | HP 9000 OEM    | PA-7000        | HP-UX             |
| NEC        | TX7       | HP 9000 OEM    | PA-8000        | HP-UX             |
|            |           | Custom NEC     | PA-8200        |                   |
| NEC        | NX7000    | HP 9000 OEM    | various        | HP-UX             |
| OKI        | OKITAC    | HP 9000 OEM    | various        | HP-UX             |
| Samsung    | SWS715    | HP 9000 OEM    | PA-7100        | SS-UX             |

Pictures Hewlett Packard, scans from product brochures, from hpmuseum.net and 1000bit.it

## 3.2 HP 9000 and PA-RISC Story

HP 9000 was a family of technical servers and workstations produced by HP between the 1980s and 2000s that included a diverse range of Unix computers, based on HP PA-RISC, Itanium and other architectures.

Both RISC and Unix were developed into products during the 1980s, moving from academia via industrial R&D to productization—at a time when much computing was still done on mainframes, minicomputers and time-sharing machines such as DEC PDP, VAX, IBM AS/400 and System/360.

HP 9000 and the PA-RISC series were HP's new line of products in that fledging market in the early 1980s. This page focuses on this PA-RISC part of that story, divided into four periods from the 1980s to the 2000s that each featured distinct designs.

| Phase                                     | Workstations                                                             | Servers                                                         | Mainframes                  | Others                                                                  |
|-------------------------------------------|--------------------------------------------------------------------------|-----------------------------------------------------------------|-----------------------------|-------------------------------------------------------------------------|
| Prelude: Early 1980s                      | Other HP 9000                                                            |                                                                 |                             | Other HP 9000                                                           |
|                                           | 500 series                                                               |                                                                 |                             | 200, 300 series                                                         |
| Infancy: Late 1980s                       |                                                                          | HP 9000 800                                                     |                             | Other HP 9000                                                           |
| Phase I                                   |                                                                          | 840 to 870, 600                                                 |                             | 300, 400, Apollo                                                        |
| Growth: 32-bit                            | HP 9000 700                                                              | HP 9000 800                                                     | Mainframes                  | VME industrial                                                          |
| 1990s<br>Phase II                         | 720-750, 705-725                                                         | F/G/H/I-Class                                                   | 890                         | 742, 745i, 747i<br>Third party<br>Hitachi, NEC (PRO)                    |
| Maturity: 1990s hey-<br>days<br>Phase III | HP 9000 700<br>712 and 715<br>Visualize worksta-<br>tions<br>B/C/J-Class | HP 9000 800<br>E-Class<br>Lettered servers<br>A/D/K/L/N/R-Class | Mainframes<br>S/T/V/X-Class | VME industrial<br>743, 744, 745, 748<br>Portables<br>SAIC, RDI, Hitachi |
| <b>Decline: 64-bit 2000s</b><br>Phase IV  | Itanium<br>zx workstations                                               | Integrity<br>rp servers<br>Itanium<br>rx servers                | Mainframes<br>Superdome     |                                                                         |

Table 3.12: PA-RISC computer period table

This page is an attempt to unify all the different leads and streams of HP 9000 and PA-RISC into a single story, but simplifications were made. For exact release dates of HP 9000 computers and their market entry prices, there is also the PA-RISC Timeline page. A tabular overview of the 200+ HP 9000 PA-RISC systems can be found on the main PA-RISC Computers section that links to pages with more details for individual systems.

The history of PA-RISC processors and HP 9000 system architecture is covered briefly in the PA-RISC Hardware page. Separate articles are dedicated to the history of PA-RISC operating systems as well as the history of PA-RISC information and OpenPA itself.

## 3.2.1 Prelude to PA-RISC

The prelude to PA-RISC computers took place during the early to mid-1980s, starting with the 1982 HP FOCUS computers.

In the early 1980s, HP worked on both Unix and RISC development and products. Before PA-RISC, the original HP 9000 series was released with the FOCUS-based 500 series (9020). In parallel, the Motorola 68000 were added as HP Unix workstations.

#### Other HP 9000

There were a few other computer series offered under the HP 9000 label before PA-RISC computers were released. This includes early Unix platforms from HP based on Motorola m68k CISC processors, the HP FOCUS line that preceded PA-RISC and the HP 3000 minicomputers, that later switched to PA-RISC.

The HP 9000 200 series were the earliest incarnations of HP Unix platforms based on Motorola 68000, and started life as HP 9826 in 1981, all using the Motorola 68000 processor. Soon followed by other "high-end technical desktops", such as the HP 9836, 9816, 9920, 9817 and 9837H, there series was renamed in the early 1980s to HP 9000 200 series, and the individual computers to, for example HP 9000/220 (for the 9920). The 200s also ran versions of HP-UX Unix.

The other series based on Motorola M68k processors was the HP 9000 300 series, sold from the mid-1980s to the early 1990s and also a Unix platform. The 300s had a new, functional design with several distinct boxes for each computer, a design later taken over for the first HP 9000 700s series workstations. The 300 series used Motorola CISC processors from the 68010 up to the -40. Besides HP-UX, the 300 series were supported by a variety of BSD operating systems from the 1980s well into the 2010s, including the mythical 4.4BSD and the OpenBSD/hp300 and NetBSD/hp300 siblings.

HP 9000 500: The 520 computers were the early-1980s predecessors of PA-RISC and started the HP 9000 series. They were based on a proprietary HP 32-bit processor—the HP FOCUS. First released in 1982, the HP 9000/520, originally 9020, was quickly followed by the HP 9000 530, 540 and 550 computers. Operating system support was limited to HP-UX which on HP FOCUS allegedly was the first commercial Unix supporting a multi-processor, multi-user system.

The HP 3000 line were the HP business minicomputers, first released in 1972, with their own operating system MPE, application stack and distinct customer base.. For more information read the 3000-MPE (Software) article from hpmuseum.net and The History of the HP 3000 from Bob Green.

#### 3.2.2 Late 1980s

The infancy of PA-RISC took place between 1986 and the late 1980s with first PA-RISC products.

HP moved into the fledging microcomputer market in the late 80s with several differently positioned platforms. PA-RISC computers of the HP 9000 Series 800 were HP's RISC entry into that market. The other CISC HP 9000 offerings were sold by HP in parallel for almost a decade. The PA-RISC 9000 800 series were offered as servers initially for business applications, but were quickly adapted for technical and engineering. Several processor, fabrication and systems design were tried by HP in those late-1980s days with the 800s.

#### Early RISC computers and 800s

The original PA-RISC computers were the HP 9000 800 servers developed by HP in the 1980s and released in late 1980s. They consisted of several computers based on 32-bit PA-RISC 1.0 and 1.1 processors and different designs. System architecture was rather divergent to the 700s workstations with different chipsets, buses and I/O devices. HP 9000 700 series was introduced slightly later than the 800s, with a different, more workstation-centric focus.

♦ Early 840 to 870: The first PA-RISC systems to market were the early HP 9000/800 servers released between 1986 and 1990 on PA-RISC 1.0 processors. HP experimented with different concepts and designs for both computers and processors in that phase, from the TTL-based HP

9000/840 server in 1986 to the first CMOS-based HP 9000/842, 852, 865, 870 servers. First attempts were also made for lower-cost systems.

There was a shortly-lived PA-RISC-based HP 9000 600 series in the late 1980s. The HP 90000/635SV and 645SV were supposedly server-only versions of the 800 series PA-RISC 1.0 HP 9000/835 and 845. Both were deskside server systems and ran HP-UX. The 600 series moniker was discontinued shortly after with servers taking the 800 and workstations the 700 series.

Due to their separate system design and usage scenarios, HP 9000 700 and 800 series used different HP-UX Unix versions for a long time, until HP-UX 10.20. Support for the 800 series in open source systems was always limited due to sparse documentation on their architecture. The 800 series PA-RISC servers carried on into the lettered servers of the A/D/K/N-classes that kept a divergent architecture to the 700 and Visualize workstations, focused on multi-user business applications.

#### Other HP 9000

Related to the HP 9000 300 series from the early 1980s but incorporating technology from the 1989 acquisition of Apollo Computers, the HP 9000 400 series was based on Motorola 68030 and 68040 processors and ran HP-UX and Domain/OS (Apollo Unix). The HP 9000 400 were sold in parallel to PA-RISC computers of the 700 and 800 series in the early 1990s, and were widely supported by BSD and open source operating systems. Many designs, devices and peripherals were shared between the Motorola 68000-based 400 series and the PA-RISC 700 and 800 series, including SGC and EISA buses, SCSI controllers, HP-HIL and HP-IB peripherals and graphics.

From the late 1980s on, HP 3000 moved to the PA-RISC platform and used systems that were closely based on the HP 9000 800 series. HP 3000 used PA-RISC actually earlier than the widely-popular HP 9000 700 workstation series. The first MPE for PA-RISC release was MPE/XL, the last MPE version was MPE/iX with limited Unix support and POSIX compliance. HP 3000 and MPE have been discontinued since.

Interestingly, before releasing the HP 9000 700, HP bought Apollo, a technical computing market leader of the 80s, with their PRISM (RISC)-based Domain 10000 workstations. Apollo Domain workstations was carried on for a few years under HP/Apollo branding. HP integrated Apollo as their workstation business unit with Apollo co-branding on the HP 9000 RISC workstations for a while but Apollo products and technology were phased out soon after. HP concentrated on its own PA-RISC computers and architecture since.

#### 3.2.3 32-bit 1990s

Much of the growth phase of HP 9000 and PA-RISC happened between 1990 and 1992. HP differentiated its PA-RISC product offering from large main-frame servers to small desktop workstations on Unix.

To round up and segment its offerings, HP released a dedicated PA-RISC workstation line, the HP 9000 700 series. Based on the new, CMOS PA-RISC 1.1 processors, the original workstations consisted of the "Snake" 720/730/750, smaller systems (705/710) and technical desktops (715/725). They were often used as a platform for Unix-based graphics, engineering and R&D, and slowly became popular for high-end use cases. Some opening up of the tightly-controlled PA-RISC happened with the HP PRO organization and third-party systems.

#### HP 9000 700 workstations

A large range of PA-RISC workstations was sold by HP with the HP 9000 700 series, from the 1990s on. The 700 series soon became popular 32-bit Unix RISC workstations and used HP's new processors like the PA-7000, PA-7100 and (later) PA-7100LC.

At that time, much technical computing centered on Unix and RISC workstations, superseding older CISC computers. The new workstations were often used for CAD, CAM and specialized software for HP-UX or Unix.

HP acquired Apollo Computers around the time, so the "Apollo" name and technology became part of some workstations, sometimes called "HP Apollo 9000."

- Snakes 720/730/750: The original HP 9000/720, 730 and 750 computers from 1991 were the first dedicated PA-RISC workstations on the PA-RISC 1.1 PA-7000 processor. They used rather large and heavy deskside and desktop cases with interlocking modules of backplanes and I/O boards. The 730 and 750 were improved on a year later by the powerful PA-7100/PA-7150 powered HP 9000/735 and 755 workstations, among the fastest PA-RISC computers of the time.
- Pizzabox 705/710: The design of the original "Snake workstations" was integrated into smaller, pizza-box style desktop workstations with the HP 9000/705 and 710 with similar architecture but limited I/O and performance. The 705 and 710 were an early foray into pared-down "budget" workstations, with full functionality but compromises on performance and I/O, a concept revised later in main-stream PCs (and the HP 9000 712 workstations).
- Desktop 715/725: Soon after the original workstations, in 1991 a range of technical workstations was released with the PA-7100 and ASP based HP 9000/715 and HP 9000/725 in /33 (horrible) to /75 variants. These featured more standardized hardware and expandability and I/O options for technical users, packaged into a more "normal" desktop housing not dissimilar to contemporary PCs. They were rather popular.

PA-RISC 700 workstations gained wide popularity in engineering, industrial and academic fields during the 1990s. During that time, PA-RISC with the 700s workstations traded the "performance crown" of Unix and RISC computers frequently with DEC Alpha architecture. PA-RISC workstations were developed by the HP Workstation Systems Division in Ft. Collins, Colorado, USA.

#### HP 9000 800 servers

**F/G/H/I-Class**: These were the second generation HP 9000 800 servers from the early-1990s. The HP 9000 Nova servers share a similar, distinct 32-bit PA-RISC design. They had wildly diverse configurations for server applications from the small F10 to the large I70.

HP 9000 890: The 890 servers were an early iteration of the T-Class mainframe architecture, with the later T500/T600 being updated successors. Even later the basic 890/T-Class system design was discontinued in favor of the more flexible Superdome systems.

#### VME and Industrial

The 740s VME-based PA-RISC computers were part of the HP 9000 700 series, sold from the early to late 1990s, used for industrial, scientific and military data measurement and real time control applications. These single-board computers utilized the industrial-grade VME bus for that. Processors included 32-bit PA-RISC PA-7100, PA-7100LC and PA-7300LC with HP LASI and ASP chipsets and some custom VME designs.

Operating systems were native HP-UX and HP-RT, the latter for real-time applications, with some supported in Open Source operating systems including Linux and BSD. They were used in a very wide variety of applications for industrial and scientific control and measurement, including by the US military.

- ♦ The first-generation VME computers from the early 1990s were PA-7100 ASP-based designs, the HP 9000/742i single-board computer, integrated into HP 9000/745i and 747i computers. They were closely based on the HP 9000 715 technical workstation, repackaged into single-board VME computers.
- ♦ Based on newer LASI and LC processors, the second-generation VME743i and 744 single-board computers were used in the ruggedized 745 and 748i computers. These in turn used the newer C-Class C132L Visualize workstations system design in a VME board.
- ♦ In addition to the VME boards, there were other industrial and measurement systems based on HP PA-RISC, which included the (HP) Agilent logic analyzers of the 16600A and 16700A series and also the HP/Agilent V743/64 (E1497A) and V743/100 (E1498A) VXI computers.

HP 74x VME products were discontinued in 2002 as "customers have migrated to new solutions and platforms more rapidly than anticipated" with end of support between 2003 and 2007.

#### Third party

The Precision RISC Organisation (PRO) consortium was formed by HP and Convex in 1992 to promote the PA-RISC architecture. PA-RISC chips and designs were usually not sold to third-parties with licensing and distribution tightly controlled by HP to partners in the PRO.

Some PRO members sold third party PA-RISC computers as OEM or relabeled HP 9000 systems from HP in their markets:

- ♦ Hitachi sold both indigenous workstations (3050RX) and servers (3500) with PA-RISC processors and relabeled HP systems as OEM (9000V).
- ♦ Mitsubishi limited its PA-RISC line to the original HP 9000 "Snakes" (720, 730 and 750) sold in the early-1990s as "MELCOM ME RISC series."
- ♦ NEC sold a range of HP PA-RISC servers as OEM in Japan, mostly rebadged K, D, L-Class.
- ♦ OKI offered almost the whole range of HP PA-RISC servers and workstations in the 1990s with the various "OKITAC 9000 series."
- ♦ Samsung apparently also sold some rebadged HP 9000 700 workstations in Korea.

These computers were mostly sold in Japan and Korea, with very limited worldwide distribution. Their vendors soon lost interest in PA-RISC as part of the 2000s general RISC decline.

#### 3.2.4 1990s heydays

The maturity of PA-RISC was the phase between 1994 to 2000 with many new products offered, from the last 32-bit workstations to new 64-bit PA-RISC 2.0 when HP Unix was (still) very popular.

Many PA-RISC products were released and the HP Unix/RISC line-up matured during the 1990s, from small PA-RISC desktops to large server cabinets and mainframe-type computers. HP used increasingly complex brands and product groups—HP 9000 700, HP Visualize, HP Integrity with the various "lettered" workstations and server series A-Class, B-Class, J-Class and so on.

PA-RISC moved from 32-bit to 64-bit with the revamped PA-8000 processors and its subsequent successors up to the Mako PA-8800 with fairly high-powered Unix systems for the niche HP-UX technical and business market. Commodity and mainstream alternatives to RISC and Unix slowly started to appear at the end of that era with Window NT, Linux and faster x86 computers.

## HP 9000 700 workstations

**Pizzabox 712 and newer 715:** PA-RISC computer design was updated in 1994 with the HP 9000/712 and newer 715 workstations, based on the modern, integrated PA-7100LC processor and LASI chipset. The 712 was a revolutionary pizza-box design that offered the advantages of a commercial Unix system on a RISC platform in a very small case (something Apple did a decade later again). Both were used for CAD and graphics, and were popular choiced for Unix and open source development.

The first **PA-RISC portable**, SAIC Galaxy was developed as part of a military contract (TAC-4) by SAIC. It was based on the HP 9000 712 workstation mainboard, built into a ruggedized case for portable military applications.

## Visualize Workstations

From the mid-1990s on, HP sold its PA-RISC workstations with lettered class names: the B-Class, C-Class and J-Class systems, still formally part of the 9000 700 series. Most of them were sold with "Visualize" branding indicating a focus on their preferred applications and use cases.

The Visualize workstations were geared towards graphics and engineering applications such as CAD or CAM and often used with HP's powerful Visualize and Visualize-FX graphics adapters. Processors were almost the whole range of PA-RISC CPUs from 32-bit PA-7200 up to 64-bit PA-8900.

- ♦ **B-Class:** The entry-level and most common HP Visualize workstation during that era, the B-Class used desktop-type designs and streamlined system architecture, including the B132L, B1000 up to the B2600.
- ♦ C-Class: More powerful and better resourced HP Visualize workstations than the B-Class, the C-Class were still a desktop-type design with a slightly more sophisticated system architecture that included the C100, C132L, C240 up to the C3600 models.
- ♦ J-Class: Combining much of the PA-RISC architecture from the mid-90s to early-2000s, the HP Visualize J-Class workstations were a range of mini-tower computers with many options and designs, usually multi-processor capable, from the J200 to the J6000 and J7000.
- ♦ The first **PA-RISC laptop** was developed and release by RDI Tadpole as RDI PrecisionBook, a rare bird based on the Visualize C132L and C160L workstations.

Around 1997, due to competition and a changing market place, HP started aggressively "repricing" its HP 9000 and Visualize workstations with price drops of more than a third, to compete with Sun Ultra 1 and SGI Indigo2 workstations.

### HP 9000 800 servers

E-Class: These were the third generation HP 9000 800 servers from the mid-1990s. The HP 9000 E-Class were the follow-on of the F/G/H/I-Class servers but based on "low-cost" PA-7100LC processor and integrated system design in smallish tower cases with the E25 to the E55. These were the last traditionally called HP 9000 800 Series.

## Laptops and Portables

Only three portable PA-RISC workstations were produced during 1990s—all by third-party vendors utilizing HP 9000 workstation designs from that era. First, there was the military-focused SAIC Galaxy 1100 portable from 1994, based on HP 9000/712 workstations and available through the Navy TAC-4 program, a very rare computer almost completely used in the military.

Then at the end of the 90s, there were the RDI PrecisionBooks, true laptops based on C132L workstation designs from HP, which were designed into a military-focused portable system by RDI, later acquired by Tadpole. It did not enjoy widespread success.

In the mid-1990s, Hitachi of Japan designed another PA-RISC portable, the 3050RX/100C for the Japanese market, based on the Hitachi PA/50L processor.

### Lettered servers

In parallel to the workstations, HP 9000 servers were renamed with lettered designators and included a spectrum of different 32- and 64-bit PA-RISC computers. These servers were quite powerful at the time of the 1990s with diverse configurations and designs, from the small A-Class to the mid-size D-Class and cabinet-size K-Class.

Also during that time, the system architecture between 700s workstations and 800s servers began to converge, only to start diverging again in the late-1990s with the Cell and Stretch architectures, when HP moved to hardware virtualization.

- ♦ A-Class: The first PA-RISC servers geared towards large-scale deployments into rack-space, the A-Class were small and use a streamlined system design specifically geared towards "Internet" applications (time of the dotcom boom). The HP 9000/A180 was a 32-bit PA-7300LC budget-oriented design similar to the HP Visualize B180L, while the HP A400 and A500 with a variety of 64-bit PA-8x00 processors were the early harbinger of the rp moniker with a similar architecture to the Visualize C3000/C3600 workstations.
- ♦ D-Class, R-Class and K-Class: Three groups of servers from the HP 9000 800 range that were all based on the premise of flexibility in system design, configuration and upgrades, and shared similar system designs from 32-bit PA-7100LC up to multi-processor 64-bit PA-8200. The tower-sized "enterprise" HP 9000 D-Class servers had up to two CPUs, eight hard-drives and eight I/O slots, from the entry D200 to the bigger D390. Built into a rack-mountable case, the HP 9000 R-Class R380 and R390 shared the D-Class platform with slight differences in I/O and storage.
- ♦ L-Class and N-Class: Rack-mountable 64-bit PA-RISC servers in two classes but in four different variants and system architecture, when HP experimented with designs and concepts for both PA-RISC and Itanium. Released between 1999 and 2002, the L1000 and L2000 were based on the Astro architecture used in workstations as well, the L1500, L3000 and N4000 on the Stretch chipset, a rather strange bird, with the later N4000 using the Cell crossbar chipset also used in the Superdome mainframe. These were already renamed into the rp category during their product lifecycle, in the rp 5400 and rp7400 range.

# Mainframes

The label "mainframe" is used rather broadly here to include all larger HP PA-RISC computers with a large amount of computing resources that were either multi-processor or cluster-type systems. Some were HP's own development, like the T-Class, an outgrow of the original 800 series servers, and the

later Superdome, while others were either co-developed or acquired externally, like the SPP Exemplar architecture from Convex, with which HP partnered as reseller in 1994 before buying them outright in 1995.

- ♦ T-Class: The HP 9000/T-Class servers were large 32-bit and 64-bit PA-RISC mainframes from the mid-1990s, built with modular system cards that contain processors, memory or I/O devices. The HP 9000/890 was an early iteration of the architecture, with the later T500/T600 being updated successors. After the 64-bit T600 the basic system design of the T-Class was discontinued in favor of the more flexible Superdome systems.
- S-Class and X-Class Convex: The SPP Exemplar were cluster mainframes developed by Convex in the 1990s, based on a multi-processor system design with up to 128 PA-RISC 1.1 processors. Multiple types were available in the SPP1000, SPP1200 and SPP1600: compact systems, hypernodes and clusters. This was followed in 1997 with the 64-bit SPP2000 S-Class/X-Class, jointly marketed between HP and Convex after the acquisition. All these are based on a crossbar architecture with an internal switching component, based on GaA. The SPP Exemplar all ran Convex SPP-UX, a custom Mach-based Unix operating system.
- ♦ V-Class: The V-Class V2200, V2250 and V2500 and V2600 were the second generation scalable PA-RISC servers based on the Convex Exemplar architecture, with up to 32 64-bit PA-RISC processors in a single cabinet. The architecture was HP's own HyperPlane crossbar chipset, a continuation and upgraded from the original Convex GaA architecture with faster processors and memory. Individual V-Class nodes could be clustered into groups of four, connected by CTI links. Operating system was HP-UX.

# 3.2.5 64-bit in the 2000s

HP slowly transitioned to a "post-RISC" phase in the 2000s, with a long-planned move to VLIW Itanium IA64 for its technical and Unix offerings. The decline of PA-RISC was set in stone much earlier than that, with the mid-1990s joint development of Itanium together with Intel, and decided in the mid-2000s. Beginning in the late 1980s, PA-RISC systems often wore the crown of fastest technical (RISC and Unix) workstations until the heydays of the 90s, albeit at a (boutique) price. PA-RISC was relegated in the 2000s to a niche market with the rp Integrity PA-RISC servers. As a result of a changing market environment, PA-RISC slowly was phased out of the technical HP line-up first for Itanium products and later for mainstream x86 (64-bit) computers.

# Integrity

HP renamed its PA-RISC servers again in the early 2000s into the **rp** series, and shifted the focus of PA-RISC more towards servers with that move. The rp servers were based on 64-bit PA-RISC processors from the PA-8500 to the PA-8800, all multi-processor. Only the first rp branded systems shared design features with contemporary workstations and older servers, while the rest were new, server-only designs.

- ♦ rp2400: A rebranding of the original A-Class 64-bit A400 and A500 servers as rp2400 to rp2470
   2U rack-servers, that had one or two PA-RISC 2.0 processors in an Astro system design.
- ♦ **rp3400**: Successors to the popular rp2400 line, the rp3410 and rp3440 used the HP zx1 Itanium chipset for up to two PA-8800 or PA-8900 processors, also in a 2U case. Upgrades to Itanium were available.

- ♦ **rp4400**: Closely related to the rp3400 above, the rp4410 and rp4440 were 4U rack servers with up to four dual-core PA-8800 and PA8-900 on the HP zx1 chipset, released in 2004. Their design featured up to 128 GB memory and quite high memory data rate.
- ◊ rp5400: Again a rebranding, with the L-Class 64-bit servers including the rp5400 and rp5450 being the former L1000 and L2000 based on Astro/Elroy design, and the rp5430 and rp5470 the former L1500 and L3000 using the sophisticated Stretch chipset. These were again rack-mountable, in 7U, and had up to four processors.
- ◊ rp7400: Both a rebranding and redesign of the N-Class servers, the rp7400 was the original N4000 on a Strech chipset server, with the rp7405 and 7410 sharing the N4000 name but using a completely new, Superdome-like Cell design, for up to eight processors. Later versions include the rp7420 and rp7440 that supported even newer CPUs, expansion and more memory.
- ◊ rp8400: Some of the largest Cell-based 64-bit servers before the Superdome mainframe, the rp8400, rp8420 and rp8440 used up to sixteen processors up to the PA-8900 plus large amounts of expansion and RAM.

With the rp range HP moved its PA-RISC offering closer to the new Itanium architecture, which were called "rx." Product and technical design was similar between rp and rx, and the PA-RISC rp moved strongly towards Itanium design with the zx1 chipsets and upgrade paths to IA64 processors. The rp were the last line of PA-RISC servers.

## Itanium

Around the turn of the century, HP started to offer servers and workstations based on Itanium IA64 technology, a VLIW architecture jointly designed with Intel. System architecture between the PA-RISC **rp** and IA64 **rx** servers converged with similar zx1 chipset and Itanium buses. Itanium (the "IPF") slowly phased out PA-RISC from HP's technical and Unix lineup around 2002.

However, this happened at least half a decade later than originally planned – the "transition from PA-RISC to Itanium is inevitable," as HP put it. To convince hesitant PA-RISC holdouts to make the move, HP claimed "Itanium is really the evolutionary successor to PA-RISC" and "PA-RISC lives on in the IPF architecture" with "HP Unix servers reflect our smooth evolutionary philosophy admirably."

♦ rx Series: A large variety of systems were available in parallel to their PA-RISC models to run either HP-UX, Linux, Windows or OpenVMS. Most of the rx are multi-processor systems, with many based on HP's own zx1 chipset, that was also used in PA-RISC systems, some using the zx2 and some the SX1000 and SX2000.

A slew of systems were available, with the first generation based on zx1 including the 1U rx1600 and rx1620, the 2U rx2600 and rx2620, the 4U rx4640, the legacy 7U rx4610 and the 7U rx5670. These were followed soon by zx2 based systems, that were similar but offered more speed and newer Itanium 2 processors with the rx2660 and rx6600 servers, among others.

♦ Itanium workstations: Only three Itanium workstations were offered, the very early HP i2000 with a first-generation Itanium CPU and an Intel reference architecture, and the later, more flexible HP zx2000 and zx6000. The zx2000 had a sleek tower casing while the zx6000 was the dual-processor rack system. Both zx workstations were technically similar the the PA-RISC HP C8000 workstations and used the same HP zx1 platform. Itanium workstations were not a relevation performance-wise when compared to both earlier forecasts as well as to modern Intel x86 or even the last PA-RISC designs.

This was the end of the PA-RISC platform at HP, which vanished with diminishing market share until the mid-2000s. The process of the long decline of RISC and commercial Unix servers was already un-

derway then, with Unix relegated to special applications and later to high-end, mission-critical servers. HP started withdrawing from Unix workstations before Itanium, but pared down its offering even further with the new CPU architecture.

Shipments of Itanium *workstations* ceased two years after release, at the time when Intel moved the x86 architecture to 64-bit. Originally envisaged as an industry-changing architecture, Itanium ended up as alternative to other RISC platforms it was meant to replace, and marked the end-phase of HP Unix and RISC platforms. Support for Itanium on Linux was also ended with Linux 6.7 in 2024.

On a side tangent of history, HP inherited both DEC Alpha RISC and OpenVMS through its acquisition of Compaq in the early 2002, both had been having rivals for HP platforms for decades. After discontinuing DEC Alpha, OpenVMS was to find a new home with the Itanium platform at HP, to which it was ported around 2005 to run on HP rx servers, being the first computers to offer both HP-UX and OpenVMS.

## Mainframe

Large computers in the "Mainframe" category, which were not really called that anymore, was the last refuge of PA-RISC architecture with the Superdome computers that utilized a similar (Cell) architecture as earlier rp and N-Class servers.

Superdome: The Superdome servers were a completely new design, for up to 64 processors per cabinet. The Superdome "Legacy", or white systems, used a Cell crossbar chipset with 64-bit PA-RISC processors, while the newer Superdome sx1000 and sx2000, or black systems, used SX chipsets and a mixture of Itanium 2 processors. They all ran HP-UX and Linux, while the SX models also Windows and OpenVMS.

### 3.2.6 Timeline

HP 9000 started as a family with 500s in 1982, PA-RISC joined with the 840 server in 1986, giving birth to the 800 series of department servers. HP soon started to diversify the Unix and PA-RISC offering, introducing the 700 series workstations, the 740 series VME boards and latter followed in the middle of the 90s by a large range of "lettered" computers (A-Class, J-Class ...) that were also marketed as Visualize and Integrity, then switching to rp and rx naming.

| Year | 500 | 600 | 700 | 740 | 800 | DN | Α | B | C | D | Ε | F-I | J | K | L | Ν | R | rp | rx | SD | Т | V |
|------|-----|-----|-----|-----|-----|----|---|---|---|---|---|-----|---|---|---|---|---|----|----|----|---|---|
| 1982 |     |     |     |     |     |    |   |   |   |   |   |     |   |   |   |   |   |    |    |    |   |   |
| 1983 |     |     |     |     |     |    |   |   |   |   |   |     |   |   |   |   |   |    |    |    |   |   |
| 1984 |     |     |     |     |     |    |   |   |   |   |   |     |   |   |   |   |   |    |    |    |   |   |
| 1985 |     |     |     |     |     |    |   |   |   |   |   |     |   |   |   |   |   |    |    |    |   |   |
| 1986 |     |     |     |     |     |    |   |   |   |   |   |     |   |   |   |   |   |    |    |    |   |   |
| 1987 |     |     |     |     |     |    |   |   |   |   |   |     |   |   |   |   |   |    |    |    |   |   |
| 1988 |     |     |     |     |     |    |   |   |   |   |   |     |   |   |   |   |   |    |    |    |   |   |
| 1989 |     |     |     |     |     |    |   |   |   |   |   |     |   |   |   |   |   |    |    |    |   |   |
| 1990 |     |     |     |     |     |    |   |   |   |   |   |     |   |   |   |   |   |    |    |    |   |   |
| 1991 |     |     |     |     |     |    |   |   |   |   |   |     |   |   |   |   |   |    |    |    |   |   |
| 1992 |     |     |     | *   |     |    |   |   |   |   |   |     |   |   |   |   |   |    |    |    |   |   |
| 1993 |     |     |     |     |     |    |   |   |   |   |   |     |   |   |   |   |   |    |    |    | * |   |
| 1994 |     |     |     | *   |     |    |   |   |   |   |   |     |   |   |   |   |   |    |    |    |   |   |
| 1995 |     |     |     |     |     |    |   |   |   |   |   |     |   |   |   |   |   |    |    |    | * |   |
| 1996 |     |     |     | *   |     |    |   |   |   |   |   |     |   |   |   |   |   |    |    |    |   |   |
| 1997 |     |     |     |     |     |    |   |   |   |   |   |     |   |   |   |   |   |    |    |    | * | * |
| 1998 |     |     |     |     |     |    | * |   |   |   |   |     |   |   |   |   | * |    |    |    |   | * |
| 1999 |     |     |     |     |     |    |   |   |   |   |   |     |   |   | * | * |   | *  |    |    |   | * |
| 2000 |     |     |     |     |     |    | * |   |   |   |   |     |   |   | * |   |   | *  |    | *  |   |   |
| 2001 |     |     |     |     |     |    |   |   |   |   |   |     |   |   |   |   |   | *  |    |    |   |   |
| 2002 |     |     |     |     |     |    |   |   |   |   |   |     |   |   |   |   |   | *  |    |    |   |   |
| 2003 |     |     |     |     |     |    |   |   |   |   |   |     |   |   |   |   |   | *  | *  | *  |   |   |
| 2004 |     |     |     |     |     |    |   |   |   |   |   |     |   |   |   |   |   | *  | *  |    |   |   |
| 2005 |     |     |     |     |     |    |   |   |   |   |   |     |   |   |   |   |   | *  |    |    |   |   |
| 2006 |     |     |     |     |     |    |   |   |   |   |   |     |   |   |   |   |   |    |    | *  |   |   |
| 2007 |     |     |     |     |     |    |   |   |   |   |   |     |   |   |   |   |   | *  | *  |    |   |   |

Table 3.13: PA-RISC timeline,  $\blacktriangle$  - workstation,  $\blacksquare$  - server,  $\diamondsuit$  - rack

### 3.2.7 Sources

The information on this page is based mostly on existing OpenPA content, but also includes new content and interpretation of other sources. Some pieces were sourced from the great HP Computer Museum, but also from news releases, journals or HP Labs communication.

- ♦ HP Computer Museum Australia, 2021
- ♦ The Alpha 21264: NT's Greatest RISC, Windows NT Magazine / December 1998
- ♦ Ten catastrophes: All-time worst tech industry executive decisions, ZDNet September 2011
- ♦ Itanium: A cautionary tale, CNet December 2005
- ♦ The Battle in 64 bit Land, 2003 and Beyond, Real World Tech, 2003

- ♦ The Last Itanium, At Long Last, Next Platform, May 2017
- HP Completes Its PA-RISC Road Map With Final Processor Upgrade, Information Week, June 2005

## Further reading

- ♦ The mass extinction of UNIX workstations, OSnews, Thom Holwerda, 12/2022
- HP 9000 Computers, A Family of Compatible Workstations, Hewlett Packard, 12/1983, 5953-4675
- PA-RISC to Itanium family of processors road map (archive.org mirror), Hewlett-Packard Company (2002: mirror accessed January 2024)
- ♦ HP UNIX Workstations and Netstations (archive.org mirror), Hewlett-Packard Company (1997: mirror accessed January 2024)
- HP Enterprise Computing Assistance Directory (archive.org mirror), Hewlett-Packard Company (1999: mirror accessed January 2024)
- ♦ HP Technical Documentation (archive.org mirror), Hewlett-Packard Company (1999: mirror accessed January 2024)
- ♦ HP Computer Systems Buyer's Guide (archive.org mirror), Hewlett-Packard Company (1997: mirror accessed January 2024)

Pictures Hewlett Packard, scans from product brochures, from hpmuseum.net and 1000bit.it

# 3.3 HP 9000/705 and 710

The HP 9000/705 and HP 9000/710 were the first *small* PA-RISC workstations and simplified versions of the "Snakes" 720, 730 and 750 workstations in a smaller case. The basic technical design was taken over taken over with some changes:

- ♦ Smaller Instruction/Data caches on the processor
- ♦ Lower CPU clock rate
- ♦ Different connection to the memory subsystem
- ♦ Integration of graphics, SCSI, Ethernet subsystem onto a single mainboard
- ♦ Reduced expansion possibilities
- ♦ The 710 was the first "audio capable Series 700 workstation."

The HP 9000 705 and 710 were marketed to compete with the early 1990s "low end of the workstation market – between \$5,000 and \$10,000", including Sun's lower cost SPARC offerings like Sparcstation IPX but also IBM's RS/6000 220.

| Model | Introduced | Price    |
|-------|------------|----------|
| 7°5   | 1992       | \$8,990  |
| 710   | 1992       | \$12,490 |

# 3.3.1 System architecture

#### Processors

| Model | CPU     | Speed  | L1 Cache       |
|-------|---------|--------|----------------|
| 705   | PA-7000 | 35 MHz | 96 KB off-chip |
| 710   | PA-7000 | 50 MHz | 96 KB off-chip |

### Chipset

- ♦ ASP chipset
- ♦ Viper memory and I/O controller, low-cost version implemented in two chips
- ♦ NCR 53C700 8-bit single-ended SCSI-2
- ♦ Intel 82596DX 10 Mbit Ethernet controller
- ♦ Audio 8-bit mono PSB2160 CODEC
- ♦ Other I/O (serial, parallel, i8042)

### System buses

- ♦ PBus processor/memory bus, 200 MB/s at 50 MHz (710), 140 MB/s at 35 MHz (705)
- ♦ VSC main system bus, 100 MB/s at 25 MHz (710), 70 MB/s at 17.5 MHz (705)
- ♦ GSC system-level I/O bus

♦ SCSI-2 narrow single-ended bus

## Memory

- ♦ HP-proprietary 72-pin SIMMs
- ♦ Eight sockets
- 16 MB (4×4) minimum, 64 MB maximum
- Solution & Memory has to installed in *quartets*: first in the "even" slots (0, 2, 4, 6), then in the "odd" slots (1, 3, 5, 7):

|            | front  |       |
|------------|--------|-------|
| •~~~~~~~~~ | ~~~~~~ | ~~~~. |
| ext.       | int.   | ###   |
| drive      | drive  | ###   |
| 1          |        | ###   |
| 1          |        | ###   |
| 1          |        | ###   |
| 3 xx       | 7 xx   | ###   |
| 2 xx       | 6 xx   | ###   |
| 1 xx       | 5 xx   | ###   |
| 0 xx       | 4 xx   | ###   |
| ~~~~~~     | ~~~~~~ | ~~~~  |
|            | back   |       |

### **Expansion slots**

♦ No expansion slots

### Storage

- ♦ SCSI 3.5âĂş 50-pin Narrow SE hard drive
- ♦ SCSI half-height 5.25âĂş 50-pin Narrow SE drive, external accessible

# 3.3.2 External ports

- ♦ SCSI-2 50-pin single-ended
- ♦ Two serial RS232C DB9
- ♦ Parallel DB25
- ♦ 15-pin AUI 10 Mbit & 10Base2 BNC Ethernet
- ♦ VGA HD15
- ♦ HP-HIL connector for input devices
- ♦ Two phone jacks (microphone, headphones)

# 3.3.3 Operating systems

# ♦ HP-UX

- 11.00: could work, but unsupported and slow
- 10.20
- 9.0
- 8.0: from version 8.07
- $\diamond$  Linux
- ♦ OpenBSD
- ♦ Research: HPBSD
- ♦ Research: Mach 4/Lites
- ♦ Research: MkLinux
- ♦ (710 only) Research: OSF MK-PA

# 3.3.4 Benchmarks

| Model | SPEC92, int | SPEC92, fp | SPEC95, int | SPEC95, fp |
|-------|-------------|------------|-------------|------------|
| 705   | 21.9        | 33.0       |             |            |
| 710   | 31.6        | 47.6       | 0.99        | 1.44       |

# 3.3.5 References

# Articles

- High-Performance Design for Low-Cost PA-RISC Desktops (.pdf) pp. 55-63 Craig Fink et al (August 1992: Hewlett-Packard Journal)
- Hewlett unveils low-cost workstations, UPI Archives, May 12 1992

# 3.4 HP 9000/712

The HP 9000 712 workstations were a new, "low-cost" approach from HP for PA-RISC workstations and the second "pizza-box" sized system after the 705 and 710 workstations for running HP Unix.

The design goal from HP for the 32-bit HP 9000/712 workstation was to reach performance levels of 1992-era workstations and servers such HP 9000 735 workstation, at a fraction of their fabrication costs. Everything is rather simplified and small, the case is one of the smallest Unix workstation cases, similar to the Sun SPARCstation 10 and 20 cases.

The 712 workstation was one of the so-called "pizza-box" computers of that era and was geared towards graphical user interfaces with the X Window environment. Use cases were 2D graphics and multimedia design, for which it had hardware accelerators. The beautiful NeXTSTEP for PA-RISC was designed for and on HP 9000 712 workstations.

| Model           | Introduced | Price    |
|-----------------|------------|----------|
| 712/60          | 1994       | \$4,400  |
| 712/80 <i>i</i> | 1994       | \$8,820  |
| 712/100         | 1995       | \$15,100 |

The HP 9000 712 and its architecture was the basis for other systems—the newer, LASI-based 715 workstations were very similar, the SAIC Galaxy 1100, the first PA-RISC portable, was based on it as well as some measurement and control computers, such as the Agilent HP 16505A Prototype Analyzer.

The 712 became hugely popular in the 1990s in technical disciplines as well as in graphics, software and early (90s!) multi-media development. Especially the 712/60 was competitively priced during that time as an entry-level RISC Unix system, compared both to HP offerings as well as Unix RISC computers from the competition. They offered "offer outstanding performance at new low prices" with high-performance integrated graphics, standard I/O, stereo audio, good integer (CPU) performance for running Unix applications and graphical windows interfaces with X11 and VUE/CDE.

HP reduced pricing of the 712 and 715 workstations quite aggressively in 1997–by up to 50 percent, to \$7,060 in the case of 712/100, when newer B-Class computers became available. In their second life, HP 9000 712 workstations became very popular in the hobbyist and open source scene of the 2000s due to their good availability and handy size for use at home.

As other HP 9000 computers, 712 workstations were part of the mid-1990s US Navy TAC-4 program with HP for tactical computers. This led to HP 9000 712s being used widely as "TAC-4 Desktop Computer" throughout the US Navy and military vessels, together with other PA-RISC systems from the TAC-4 contract.

# 3.4.1 System architecture

Processors

| Model   | CPU       | Speed   | L1 Cache                         |
|---------|-----------|---------|----------------------------------|
| 712/60  | PA-7100LC | 60 MHz  | 1 KB on-chip and 64 KB off-chip  |
| 712/80  | PA-7100LC | 80 MHz  | 1 KB on-chip and 256 KB off-chip |
| 712/100 | PA-7100LC | 100 MHz | 1 KB on-chip and 256 KB off-chip |

### Chipset

- ♦ LASI integrated chipset
- ♦ (Integrated) NCR 53C710 8-bit single-ended SCSI-2
- ♦ (Integrated) Intel 82596CA 10 Mbit Ethernet controller
- ♦ (Integrated) Harmony CD/DAT quality 16-bit stereo audio
- ♦ Artist graphics, 8-bit
- ♦ (Integrated) Other I/O (serial, parallel, Flopyy)

### System buses

- ♦ GSC system level I/O bus (128 MB/s)
- ♦ SCSI-2 single-ended bus

### Memory

- ♦ 72-pin ECC SIMMs
- ♦ Takes 8-32 MB modules
- ♦ Either 4 memory sockets, on 712/60 and /80 models, or 6, on 712/100
- ♦ 16 MB minimum, 128 MB/192 MB maximum
- ♦ Memory has to be installed in pairs, starting from slot 0, the closest slot to the drives.

### **Expansion slots**

- ♦ VRAM expansion slot for:
  - A2263-66520M Video RAM expansion for higher resolutions/more colors
- ♦ One slot for a GIO card, a special formfactor GSC bus card only used in the 712, with the following cards available:
  - A2878A second video
  - A4011A 8025 Token Ring interface
  - A4011B 8025 Token Ring interface
  - A4013A second serial port
  - A4014A second Ethernet LAN (AUI+TP) and serial port.
  - A4015A second serial & X25 link
  - A4217A second Ethernet LAN (AUI+TP) & second VGA
  - TAMS 50488 HP-IB interface
- ♦ One slot for a TSIO card, a special formfactor GSC card for the *Teleshare* expansion slot, with only one card offered:

- A4012A - Teleshare POTS interface with two RJ11C jacks

### Storage

- ♦ SCSI 3.5âĂş Fast-Narrow SE 50-pin hard drive
- ♦ 3.5âĂş Floppy drive with special connector

## 3.4.2 External ports

- ♦ SCSI-2 50-pin Fast-Narrow single-ended
- ♦ Serial RS232C DB9, up to 115200 baud
- ♦ Parallel DB25
- ♦ Ethernet RJ45
- ♦ Ethernet AUI 15-pin
- ♦ VGA HD15
- $\diamond\,$  Two PS/2 connectors for keyboard & mouse
- ♦ Three phone jacks (microphone, headphones and line-in)

### 3.4.3 Operating systems

- ♦ HP-UX
  - 9.05
  - 10.20
  - 11.00 and 11i v1: supported in 32-bit mode, but rather slow
- ♦ NeXTSTEP (the NeXTSTEP PA-RISC port was designed for the HP 9000 712)
- ♦ Linux
- ♦ OpenBSD
- ♦ NetBSD
- ♦ Research: HPBSD
- $\diamond$  (With issues) Research: Mach 4/Lites
- ♦ Research: MkLinux
- ♦ Research: OSF MK-PA

## 3.4.4 Benchmarks

| Mod  | lel | SPEC92, int | SPEC92, fp | SPEC95, int | SPEC95, fp | SPEC95rate, int | SPEC95 <i>rate</i> , fp |
|------|-----|-------------|------------|-------------|------------|-----------------|-------------------------|
| 712/ | 60  | 67.0        | 85.3       | 2.08        | 2.66       | 18.7            | 23.9                    |

| 712/80  | 97.1  | 123.3 | 3.12 | 3.55 | 28.1 | 32.0 |
|---------|-------|-------|------|------|------|------|
| 712/100 | 117.2 | 144.2 | 3.76 | 4.06 | 33.8 | 36.3 |

### 3.4.5 Dimensions

| Height | Width | Depth | Weight |
|--------|-------|-------|--------|
| 70mm   | 432mm | 400mm | 8kg    |

# 3.4.6 References

### Manuals

- ♦ Model 712 Technical Reference (PDF, 3.7 MB, Hewlett Packard 1995)
- ♦ Model 712 Service Handbook (PDF, 4.4 MB, Hewlett Packard 1995)

### Articles

- ♦ HP 9000 Model 712 Overview (PDF, HP Journal 4/95)
- ♦ Design of the Model 712's I/O subsystem (LASI) (PDF, HP Journal 4/95)
- ♦ Product design of the Model 712 (PDF, HP Journal 4/95)
- ♦ In addition to the above almost the whole HP Journal April 1995 Issue deals with the 712 workstation.
- Product Brief HP 9000 Models 712/60, 712/80, and 712/100 Workstations (PDF, 88 KB, Hewlett Packard)
- ♦ First NeXT RISCWorkstation: Our first look at NEXTSTEP on HP's low-cost pizza box, NeXTWORLD, April 1994
- ♦ HP 9000 Series 700 Model 712/60 and 712/80i Workstations, Hewlett-Packard, 12/1993, 5091-9780E
- HP UNIX Workstations and Netstations (archive.org mirror), Hewlett-Packard Company (1997: mirror accessed January 2024)
- HP 9000 Models 712/60, 712/80, and 712/100 Workstations, HP Workstation Group (archive.org mirror), Hewlett-Packard Company (1997: mirror accessed January 2024)

### ROM update

There is an firmware update available for the 712, which contains the latest version 2.3.

- $PF_C_{7120023}$ .txt has details about the contents and installation of the patch.
- ♦ PF\_C7120023 contains the patch.

## Other

- NetBSD 712 serial console HOWTO, instructions to configure 712s to use serial console (*i.e.*, run headless)
- ♦ Pinout for the AUI/RS232 Y-cable for the optional second Ethernet/serial card.

Pictures Hewlett Packard, scans from product brochures, from hpmuseum.net and 1000bit.it

# 3.5 HP 9000/715

The HP 9000 715 are 32-bit technical PA-RISC workstations from HP from the early to mid 1990s and some of the most popular HP 9000. Often used for Unix-based technical design, CAD/CAM and engineering, the 715 were powerful, expandable HP-UX systems, when Unix workstations were still popular for these uses.

They were marketed against the other popular Unix workstations of the 1990s–SGI Indy and Indigo, DEC Alpha, IBM RS/6000 and Sun SPARCÂ stations, while looking slightly like 1990s desktop PCs. Since used advanced graphics adapters or had them integrated, the 715 were often used for graphical (2D and 3D) and video use cases.

HP 9000 715 workstations were sold in two different versions: The first 715 were based on ASP with PA-7100 processors: HP 9000 715/33, 715/50 and 715/75 were an early-1990s design and still marketed under the acquired "Apollo" brand that HP used for a while for workstations. The 715/33 was one of the slowest and worst PA-RISC workstations ever.

The second 715 generation was more modern based on LASI with PA-7100LC CPUs: HP 9000 715/64, 715/80, 715/100 and 100XC were technically close to the pizzabox HP 9000 712 workstations. The 100XC was a rather fast machine for the 1990s. These 715 did not use the "Apollo" branding anymore.

HP marketed these newer HP 9000/715 as supporting "bi-endian switching for current and future operating systems", probably a reference to aborted Windows NT on PA-RISC plans. Billed by HP with an "easy installation, upgradability, expansion, and serviceability", the 715 were indeed were handy Unix workstations for the 1990s.

| Model     | Introduced | Price    |
|-----------|------------|----------|
| 715/33    | 1992       | \$4,995  |
| 715/50    | 1992       | \$11,895 |
| 715/64    | 1994       | \$10,000 |
| 715/80    | 1994       | \$13,000 |
| 715/100   | 1994       | \$19,000 |
| 715/100XC | 1995       | \$21,000 |

The 715 were quite versatile computers sold at an attractive price point at the time that were often re-used at their companies for secondary Unix server or development roles, after their primary use like engineering and graphics was taken over by newer models or Windows NT computers.

After their second life at companies, many 715 were re-sold and found their way into growing open source RISC projects, becoming widely available there in the early to mid-2000s. They were a popular cornerstone of the 2000s hobbyist and open source scene and an affordable entry point into RISC and Unix workstations.

# 3.5.1 System architecture

# Processors

| Model  | CPU       | Speed  | L1 Cache                        |
|--------|-----------|--------|---------------------------------|
| 715/33 | PA-7100   | 33 MHz | 128 KB off-chip                 |
| 715/50 | PA-7100   | 50 MHz | 128 KB off-chip                 |
| 715/64 | PA-7100LC | 64 MHz | 1 KB on-chip and 64 KB off-chip |
| 715/75 | PA-7100   | 75 MHz | 512 KB off-chip                 |

| 715/80    | PA-7100LC | 80 MHz  | 1 KB on-chip and 256 KB off-chip  |
|-----------|-----------|---------|-----------------------------------|
| 715/100   | PA-7100LC | 100 MHz | 1 KB on-chip and 256 KB off-chip  |
| 715/100XC | PA-7100LC | 100 MHz | 1 KB on-chip and 1024 KB off-chip |

## Chipset

## 715/33, 50 and 75

First version of 715 workstations with older architecture.

- ♦ ASP chipset
- ♦ Viper memory and I/O controller
- ♦ NCR 53C700 8-bit single-ended SCSI-2
- ♦ Intel 82596DX 10 Mbit Ethernet controller
- ♦ Intel 82350 EISA bus adapter chipset (EISA to GSC)
- ♦ CRX graphics, 8-bit
- ♦ Audit 16-bit CS4215 CODEC
- ♦ Other I/O (serial, parallel, i8042)

### 715/64, 80 and 100

Second version of 715 workstations with modernized architecture.

- ♦ LASI chipset, integrated
- ♦ NCR 53C710 8-bit single-ended SCSI-2
- ♦ Intel 82596CA 10 Mbit Ethernet controller
- ♦ Harmony CD/DAT quality 16-bit stereo audio
- ♦ Wax for EISA bridge, HP-HIL
- ♦ Artist graphics, 8-bit
- ♦ Other I/O like serial, parallel, HP-HIL, Floppy

### System buses

- ♦ GSC system level I/O bus
- ♦ EISA additional expansion I/O bus
- ♦ SCSI-2 single-ended narrow bus
- ♦ 715/33, 55, 75PBus processor/memory bus
- ♦ *715/33*, *55*, *75*VSC main system bus
- ♦ 715/33, 55, 75SGC expansion of the mainbus to the SGC expansion card

### Memory

- ♦ 72-pin ECC SIMMs
- ♦ Eight sockets for 8-32 MB modules
- ♦ 715/33 6 memory sockets
- ~~ 16 MB to 192 MB (6×32) or 256 MB (8×32) supported

## **Expansion slots**

- ♦ 715/33, 55, 75 One slot for SGC (EISA formfactor) cards
- ♦ 715/64, 80, 100 One slot for GSC (EISA formfactor) cards
- ♦ With a special HP adapter EISA cards can be used in the GSC or SGC slots

Often marketed and used as graphics workstations, the HP 9000 715 were often sold with HP graphics adapters like the HCRX for 2D or the high-performance CRX-48Z for 3D.

### Storage

- ♦ Two SCSI 3.5âÅş Fast-Narrow SE 50-pin hard drives
- ♦ SCSI half-height 5.25âÅş Fast-Narrow SE 50-pin drive, externally accessible

# 3.5.2 External ports

- ♦ SCSI-2 50-pin single-ended Fast-Narrow
- ♦ Two serial RS232C DB9 (up to 115200 baud)
- ♦ Parallel DB25
- ♦ Ethernet AUI 15-pin
- ♦ VGA HD15
- ♦ 715/33, 55, 75 HP-HIL connector for input devices
- ♦ 715/64, 80, 100 SMD-10 connector, to connect HIL and PS2
- ♦ Four phone jacks (microphone, headphones and line-in and ?)

# 3.5.3 Operating systems

- ♦ HP-UX9.0510.20, 11.00 and 11i v1 (the last two only on 64, 80 and 100)
- ♦ NeXTSTEP
- ♦ Linux
- ♦ OpenBSD
- ♦ NetBSD

- ♦ Research: HPBSD
- ♦ Research: Mach 4/Lites
- ♦ Research: MkLinux
- ♦ Research: OSF MK-PA

### 3.5.4 Benchmarks

| Model     | SPEC92, int | SPEC92, fp | SPEC95, int | SPEC95, fp |
|-----------|-------------|------------|-------------|------------|
| 715/33    | 32.5        | 52.4       | 1.01        | 1.58       |
| 715/50    | 49.2        | 78.8       | 1.53        | 2.46       |
| 715/64    | 80.6        | 109.4      | 2.52        | 3.31       |
| 715/75    | 82.6        | 127.2      | 2.51        | 3.85       |
| 715/80    | 96.3        | 123.2      | 3.01        | 3.50       |
| 715/100   | 115.1       | 138.7      | 3.76        | 4.06       |
| 715/100XC | 132.2       | 184.6      | 4.55        | 4.70       |

The 715 were actively marketed against the Unix workstation competition of the 1990s, with several example benchmarks given:

| Model               | SPEC92, int | SPEC92, fp | Processor           |
|---------------------|-------------|------------|---------------------|
| SGI Indy            | 88.1        | 96.6       | R4400 75 MHz        |
| SGI Indigo          | 59.1        | 62.1       | R4000 50 MHz        |
| DEC Alpha 3000LX    | 63.5        | 76.5       | 21064 125 MHz       |
| DEC Alpha 600       | 114.1       | 162.1      | 21064 175 MHz       |
| Sun SPARCstation 5  | 57.0        | 47.3       | MicroSPARCII 70 MHz |
| Sun SPARCstation 20 | 73.6        | 84.8       | SuperSPARC 50 MHz   |

## 3.5.5 References

- ♦ Model 715 Service Handbook, Hewlett Packard 1995, A2600âç90039 (PARISC-Linux archive)
- ♦ Quick Reference Guide HP 9000 715 Workstations, Hewlett Packard 4/1994, 5962-9710LE (1000bit.it archive)
- HP UNIX Workstations and Netstations (archive.org mirror), Hewlett-Packard Company (1997: mirror accessed January 2024)
- ♦ HP 9000 Models 715/64, 715/80, 715/100, and 715/100XC Workstations, HP Workstation Group (archive.org mirror), Hewlett-Packard Company (1997: mirror accessed January 2024)

#### ROM update

There is a firmware update available for the 715/64, /80 and /100.

- $C_7X_{50016}$ .text has details about the contents and installation of the patch.
- C<sub>7</sub>X<sub>50016</sub>.frm contains the new firmware.

Pictures Hewlett Packard, scans from product brochures, from hpmuseum.net and 1000bit.it

# 3.6 HP 9000/720, 730 and 750

The HP 9000 720, 730 and 750 were the first dedicated HP 9000 700 PA-RISC workstations, called the *Snakes*, released in 1991. They were based on the first implementation of PA-RISC version 1.1, the PA-7000 (PCX-S) processor, which was designed to power "low cost high performance" workstations.

The workstations were designed for graphics and integrated computing requirements – many I/O subsystems and interfaces were designed into the basic computer, such as NCR SCSI, HP graphics and Intel Ethernet networking. The system bus used is based on SGC, a proprietary HP graphics bus

The *Snakes* were built into rather solid cases of interlocking modules ("sliders"). The storage subsystem has its own "slider", connected to the main I/O board with a short external cable. The 720 and 730 share the same backplane and I/O board and can be upgraded through the exchange of the CPU board.

The HP 9000 720, 730 and 750 were widely used by the US Navy as part of the TAC-3 (Tactical Advanced Computer) framework for a variety of military applications, including electronic intelligence gathering (ELINT).

| Model | Introduced | Price    |
|-------|------------|----------|
| 720   | 1991       | \$11,990 |
| 730   | 1991       | \$19,990 |
| 750   | 1991       | \$43,190 |

Later HP 9000/735 workstations share a similar case and system setup as the *Snakes*, HP 9000 720 and 730 CPU and I/O boards can be swapped for 735 boards for a system upgrade, and vice versa (735 I/O boards do not work with 720 CPU boards, both had to be exchanged).

Especially the more affordable 720 and 730 workstations were widely used in the Unix world of the 1990s, in academia and the industry for technical design and computing. Due to their popularity, many operating systems run on the *Snakes* workstations and were ported to it, including many research and development projects such as OSF/1 and a variety of Mach.

# 3.6.1 System architecture

### Processors

| Model | CPU     | Speed  | L1 Cache        |
|-------|---------|--------|-----------------|
| 720   | PA-7000 | 50 MHz | 384 KB off-chip |
| 730   | PA-7000 | 66 MHz | 384 KB off-chip |
| 750   | PA-7000 | 66 MHz | 512 KB off-chip |

# Chipset

- ♦ ASP chipset
- ♦ Viper, separate memory and I/O controller as VLSI chip
- ♦ Adress buffer/controller, 64-pin VLSI CMOS chip
- ♦ NCR 53C700 8-bit single-ended SCSI-2
- ♦ Intel 82596DX 10 Mbit Ethernet controller

- ♦ Intel 82C501AD Ethernet transceiver
- ♦ Intel 82350 EISA bus adapter chipset (EISA to GSC)
- ♦ Other I/O (serial, parallel, i8042)

#### System buses

- ♦ PBus processor/memory bus at full processor clock with 260 MB/s max data rate
- ♦ VSC main system (TTL) bus at half processor clock with 132 MB/s max data rate
- ♦ GSC I/O bus
- ♦ SGC, an expansion of the main bus (VSC) to SGC expansion cards
- ♦ EISA, expansion I/O bus for separate industry standard I/O cards
- ♦ SCSI-2 narrow single-ended bus

#### Memory

- ♦ HP proprietary memory modules, based on DRAMs with error detection and correction (EDC), some shared with 735/755
- ♦ 720: 8 slots
- ♦ 730: 8 slots and 16 MB onboard, 272 MB (8×32+16) maximum
- ♦ 750: 12 slots, 768 MB (12×64) maximum

### **Expansion slots**

- ♦ 720/730:
  - One SGC (DIO-II formfactor) expansion slot
  - One EISA slot
- ♦ 750:
  - Two SGC (DIO-II formfactor) expansion slots
  - Four EISA slots

#### Storage

- ♦ 720/730: Two SCSI 3.5âĂş Narrow SE 50-pin hard drives
- ♦ 750: Two SCSI half-height 5.25âĂş Narrow SE 50-pin SCSI drives and two SCSI full-height 5.25âĂş Narrow SE 50-pin SCSI drives

# 3.6.2 External ports

- ♦ SCSI-2 50-pin single-ended
- ♦ Two serial RS232C DB9 (up to 115200 baud)
- ♦ Parallel DB25
- ♦ 15-pin AUI 10 Mbit & 10Base2 BNC Ethernet
- ♦ Graphics depend on installed SGC framebuffer
- ♦ HP-HIL connector for input devices
- $\diamond~$  Jack for beep audio

## 3.6.3 Operating systems

- ♦ HP-UX9.05, 10.20, 11.00 (unsupported)
- ♦ Linux
- ♦ OpenBSD
- ♦ NetBSD
- ♦ Research: HPBSD
- ♦ Research: Mach 4/Lites
- ♦ Research: MkLinux
- ♦ (720, apparently) Research: HP OSF/1
- ♦ Research: OSF MK-PA

# 3.6.4 Benchmarks

| Model | SPEC92, int | SPEC92, fp | SPEC95, int | SPEC95, fp |
|-------|-------------|------------|-------------|------------|
| 720   | 36.4        | 58.2       | 1.20        | 2.00       |
| 730   | 47.8        | 75.4       | 1.50        | 2.30       |
| 750   | 48.1        | 75.0       | 1.50        | 2.30       |

# 3.6.5 References

### Manuals

- HP Apollo 9000 Model 720/730 owner's guide (PDF, 1.8 MB, Hewlett Packard)
- & HP Apollo 9000 Model 750 owner's guide (PDF, 2.1 MB, Hewlett Packard)

### Articles

System design for a low cost PA-RISC desktop workstation, R. Horning et al, COMPCON Spring
 '91 Digest of Papers, 1991

- ♦ CMOS PA-RISC processor for a new family of workstations, M. Forsyth et al, COMPCON Spring '91 Digest of Papers, 1991
- Midrange PA-RISC Workstations with Price/Performance Leadership (.pdf) pp. 6-11 Andrew J. DeBaets and Kathleen M. Wheeler (August 1992: Hewlett-Packard Journal)
- HEWLETT-PACKARD UNLEASHES ITS RS/6000 KILLERS, Tech Monitor archive, March 26, 1991

# 3.7 HP 9000/725

The HP 9000 725 PA-RISC workstations from 1992 were the smaller replacements for the HP 9000 750 servers while still offering the same amount of I/O options. The technical design is based on their 715 workstations counterparts in a slighty smaller desktop case, in dimensions very popular in the early 1990s.

Two different architectures were offered, one based on PA-7100 processors and the original HP ASP chipset, an early-1990s. The original 725/50 was billed by HP as "low-cost workstation" for "applications that require fast X Window System performance and 2D/3D wireframe graphics" such as CAD, MCAD, CASE and publishing. All at "price points comparable to PCs."

The newer 725 design was based on the LASI chipset and newer LC processors, technically close to the pizzabox HP 9000 712 workstations. The 725/100 was a "high-performance, cost- effective expandable desktop system" with new CPU and system-integrated graphics.

Compared to the closely related 712 and 715 workstations, the 725 workstations was not as popular, even though offering good I/O options and a similar case and sizing to contemporary PCs.

| Model   | Introduced | Price    |  |  |  |
|---------|------------|----------|--|--|--|
| 725/50  | 1992       | \$17,895 |  |  |  |
| 725/75  | 1992       | \$20,295 |  |  |  |
| 725/100 | 1994       |          |  |  |  |

# 3.7.1 System architecture

# Processors

| Model   | CPU       | Speed   | L1 Cache                         |
|---------|-----------|---------|----------------------------------|
| 725/50  | PA-7100   | 50 MHz  | 128 KB off-chip                  |
| 725/75  | PA-7100   | 75 MHz  | 512 KB off-chip                  |
| 725/100 | PA-7100LC | 100 MHz | 1 KB on-chip and 256 KB off-chip |

# Chipset

# 725/50 and 725/75

- ♦ ASP chipset
- ♦ Viper memory and I/O controller
- ♦ NCR 53C700 8-bit single-ended SCSI-2
- ♦ Intel 82596DX 10 Mbit Ethernet controller
- ♦ Intel 82C501AD Ethernet transceiver
- ♦ Intel 82350 EISA bus adapter chipset (EISA to GSC)
- ♦ Other I/O (serial, parallel, i8042)
- ♦ CRX graphics, 8-bit
- ♦ Audit 16-bit CS4215 CODEC

## 725/100

- ♦ LASI chipset
- ♦ NCR 53C710 8-bit single-ended SCSI-2
- ♦ Intel 82596CA 10 Mbit Ethernet controller
- ♦ Harmony CD/DAT quality 16-bit stereo audio
- ♦ Other I/O (serial, parallel, i8042)
- ♦ Wax chip (EISA bridge, HP-HIL)
- ♦ Artist graphics, 8-bit
- ♦ Other I/O (serial, parallel, Floppy controller, HP-HIL)

#### System buses

- ♦ GSC system-level I/O bus
- ♦ EISA additional I/O expansion bus
- ♦ 725/50, 725/75: PBus processor/memory bus
- ♦ 725/50, 725/75: VSC main system bus
- ♦ 725/50, 725/75: SGC expansion of the mainbus to the SGC expansion card
- ♦ SCSI-2 single-ended narrow bus (Fast on 725/100)

### Memory

- ♦ 72-pin ECC SIMMs
- ♦ Takes 8-32 MB modules
- ♦ Eight sockets
- $\$  32 MB (2×16) minimum, 256 MB (8×32) maximum

### **Expansion slots**

- ♦ 725/50, 725/75: Three EISA expansion-slots, One slot for either a SGC (EISA formfactor) or EISA card.
- ♦ 725/100: One EISA expansion slot, Three slots for either GSC (EISA formfactor) or EISA cards.

### Storage

- ♦ One tray for one 3.5âĂş Narrow SE 50-pin SCSI hard drive
- ♦ One tray for one 3.5âĂş Floppy drive
- ♦ Two trays for one half-height 5.25âĂş Narrow SE 50-pin SCSI drive each, externally accessible

(725/100 supports Fast-Narrow drives)

# 3.7.2 External ports

- ♦ SCSI-2 50-pin Narrow SE single-ended (Narrow-fast on 712/100)
- ♦ Two serial RS232C DB9
- ♦ Parallel DB25
- ♦ Ethernet AUI 15-pin
- ♦ VGA HD15
- ♦ 725/50, 725/75: HP-HIL connector for input devices
- ♦ 725/100: SMD-10 connector, to connect HIL/PS2 with a special adapter
- ♦ Four phone jacks (microphone, headphones, line-in and ?)

## 3.7.3 Operating systems

- ♦ HP-UX9.05, 10.2011.00 and 11i v1 (unsupported on 50 and 75)
- ♦ NeXTSTEP
- ♦ Linux
- ♦ OpenBSD
- ♦ NetBSD
- ♦ Research: HPBSD
- ♦ Research: Mach 4/Lites
- ♦ Research: MkLinux
- ♦ Research: OSF MK-PA

# 3.7.4 Benchmarks

| Model   | SPEC95, int | SPEC95, fp |
|---------|-------------|------------|
| 725/50  | 1.53        | 2.46       |
| 725/75  | 2.51        | 3.85       |
| 725/100 | 3.76        | 4.06       |

## 3.7.5 References

HP 9000 Model 725 Family, HP Workstation Group (archive.org mirror), Hewlett-Packard Company (1996: mirror accessed January 2024)

# 3.8 HP 9000/735 and 755

The HP 9000 735 and 755 were powerful technical and graphical PA-RISC workstations from the early 1990s. They use 32-bit PA-RISC 1.1 PA-7100 or PA-7150 processors—the latter in the fast (and expensive) 735/125 and 755/125 versions with 125 MHz.

Both 735 (desktop) and 755 (tower) have a solid and heavy desk-side case built with separate modules for I/O and CPU. These boards, along with EISA cages and the storage subsystem are built into so-called "sliders" that can be removed separately from the system.

The 735 and 755 have similar cases and architecture as their predecessors HP 9000/730 and 750. They support a large set of I/O buses, expansion options and drives with updated design.

The 735 was widely used as a FDDI node in Convex clusters and the 735/125 was a rather fast 1990s RISC workstations plus one of the fastest ever running NeXTSTEP.

| Model   | Introduced | Price    |
|---------|------------|----------|
| 735/99  | 1992       | \$37,395 |
| 735/125 | 1992       |          |
| 755/99  | 1992       | \$58,995 |
| 755/125 | 1992       |          |

# 3.8.1 System architecture

### Processors

| Model   | CPU     | Speed   | L1 Cache                             |
|---------|---------|---------|--------------------------------------|
| 735/99  | PA-7100 | 99 MHz  | 256/256 KB off-chip Instruction/Data |
| 755/99  | PA-7100 | 99 MHz  | 256/256 KB off-chip Instruction/Data |
| 735/125 | PA-7150 | 125 MHz | 256/256 KB off-chip Instruction/Data |
| 755/125 | PA-7150 | 125 MHz | 256/256 KB off-chip Instruction/Data |

# Chipset

- ♦ ASP2 chipset
- ♦ Viper memory and I/O controller
- ♦ Cutoff ASIC, interfacing with memory (Viper) and I/O buses, provides address decoding, bus arbitration and interrupts
- ♦ Shortstop ASIC, coordinates data communication between the I/O buses and the mainbus
- ♦ NCR 53C700 8-bit single-ended SCSI-2
- ♦ NCS 53C720 16-bit Fast-Wide high-voltage differential (HVD) SCSI-2
- ♦ Intel 82596DX 10 Mbit Ethernet controller
- ♦ AMD Formac Plus Am79C830 FDDI controller
- ♦ Other I/O (serial, parallel, i8042)
- ♦ Intel 82350 EISA bus adapter chipset (EISA to GSC)
- ♦ Audio 16-bit CS4215 CODEC

## System buses

- ♦ PBus processor/memory bus, 66 MHz on 735/99 and 755/99 (264 MB/s)
- ♦ VSC main system bus
- ♦ GSC system-level I/O bus
- ♦ EISA additional I/O expansion bus
- ♦ SGC expansion of the mainbus to the SGC expansion cards
- ♦ SCSI-2 narrow single-ended bus
- ♦ SCSI-2 Fast-Wide high-voltage differential (HVD) main storage I/O bus

### Memory

- ♦ HP proprietary memory modules, same as 720, 730 and 750, and the Nova servers
- ♦ 8-32 MB modules
- ♦ 755 supports 64 MB modules
- ♦ 12 sockets
- $\diamond~735$  16 MB onboard, 400 MB maximum
- ♦ 755 768 MB maximum
- $\diamond\,$  Memory has to be installed in pairs, from bank 0 to the outside

| •- |   |   |   |   |   |   | to    | o ł | bao | ckŗ | <b>5</b> 1a | ane | ē |   |
|----|---|---|---|---|---|---|-------|-----|-----|-----|-------------|-----|---|---|
| Ι  |   |   |   |   |   |   |       |     |     |     |             |     |   |   |
| Ι  |   |   |   |   |   |   |       |     |     |     |             |     |   |   |
| Ι  | Ι | Ι | Ι | Ι | Ι | Ι | ##### | Ι   | Ι   |     | Ι           |     | Ι |   |
| Ι  | Ι | Ι | Ι | Ι | Ι | Ι | #CPU# | Ι   | Ι   |     | Ι           |     | Ι |   |
| Ι  | Ι | Ι | Ι | Ι | Ι | Ι | ##### | Ι   | Ι   |     | Ι           |     | Ι |   |
| Ι  | Ι | Ι | Ι | Ι | Ι | Ι |       | Ι   | Ι   |     | Ι           |     | Ι |   |
| Ι  | Ι | Ι | Ι | Ι | Ι | Ι |       | Ι   | Ι   |     | Ι           |     | Ι |   |
| Ι  | Ι |   | Ι | Ι |   | Ι |       | Ι   | Ι   |     |             |     | Ι |   |
| Ι  | Ι |   | Ι | Ι |   | Ι |       | Ι   | Ι   |     |             |     | Ι |   |
| Ι  | Ι |   | Ι | Ι |   | Ι |       | Ι   | Ι   |     |             |     | Ι |   |
| Ι  | Ι |   | Ι | Ι |   | Ι |       | Ι   | Ι   |     |             |     | Ι |   |
| Ι  | Ι |   | Ι | Ι |   | Ι |       | Ι   | Ι   |     |             |     | Ι |   |
| Ι  |   |   |   |   |   |   |       |     |     |     |             |     |   | Ι |
| Ι  | 5 | 4 | 3 | 2 | 1 | 0 |       | 0   | 1   | 2   | 3           | 4   | 5 | Ι |
| _  |   |   |   |   |   |   |       |     |     |     |             |     |   | _ |
| \  |   |   |   |   |   |   |       |     |     |     |             |     |   | / |

### **Expansion slots**

# ♦ 735:

- One SGC in DIO-II formfactor

- One EISA slot
- One special daughter card slot for:
  - \* A2665A FDDI SAS daughter card with MIC connector
  - \* A2658A AUI Ethernet daughter card
  - \* A2831A ThinLAN Ethernet daughter card

#### ♦ 755:

- Two SGC slots in DIO-II formfactor
- Four EISA slots

#### Storage

- ♦ 735: one tray for either two 3.5âĂş SCSI 68-pin Fast-Wide HVD or 50-pin narrow SE hard drives.
- ♦ 755: one tray for two half-height 5.25âĂş SCSI drives and two trays for one full-height 5.25âĂş SCSI drive each

# 3.8.2 External ports

- ♦ SCSI-2 50-pin single-ended external
- ♦ SCSI-3 68-pin Fast-Wide high-voltage differential HVD external
- ♦ Two standard RS232C serial
- ♦ DB25 parallel
- ♦ 735 15-pin AUI or 10Base2 BNC Ethernet or FDDI SAS MIC connector
- ♦ 755 15-pin AUI & 10Base2 BNC Ethernet connectors
- ♦ RGB BNC, depends on installed framebuffer, if at all
- ♦ HP-HIL connector for input devices
- ♦ Five phone jacks (microphone, headphones, line-in, line-out and speaker)

# 3.8.3 Operating systems

- ♦ HP-UX9.05, 10.20, 11.00 and 11i v1 (both unsupported)
- ♦ NeXTSTEP
- ♦ Linux
- ♦ OpenBSD
- ♦ NetBSD
- ♦ Research: HPBSD
- ♦ Research: Mach 4/Lites

- ♦ Research: MkLinux
- ♦ Research: OSF MK-PA

# 3.8.4 Benchmarks

| Model | SPEC95, int | SPEC95, fp | SPEC95rate, int | SPEC95rate, fp |
|-------|-------------|------------|-----------------|----------------|
| /99   | 3.22        | 4.06       | 29.4            | 35.8           |
| /125  | 3.97        | 4.61       | 36.3            | 40.9           |

# 3.8.5 References

### Manuals

& HP Apollo 9000 Series 700 Model 735 Workstations (PDF, 7.6 MB, Hewlett Packard 1992)

# 3.9 HP 9000/742i, 742rt VME Workstation

The HP 9000/742i are VME-based PA-RISC single-board computers (SBCs) based on HP 9000 715/50 workstations, released in 1992 by HP for instrumentation and measurement applications. The 742i computing logic is integrated onto a single VME board with few expansion options, SCSI is routed through the VME-P2 connector at the back of the board. Since the 742 features a VME controller, it can talk to other VME devices on the same VME bus (in VME cages) and control them.

The HP 742rt version of these VME computers was designed for the HP-RT realtime operating system but otherwise technically very close. The 745i and 747i VME computers in turn were based on very similar hardware to the 742i, but integrated into rugged VME cases with specific I/O options.

| Model | Introduced | Price   |
|-------|------------|---------|
| 742i  | 1992       | \$8,000 |
| 742rt | 1992       |         |

HP 74x VME products were discontinued in 2002 as "customers have migrated to new solutions and platforms more rapidly than anticipated" with end of support between 2003 and 2007.

# 3.9.1 System architecture

## Processors

| Model | CPU     | Speed  | L1 Cache        |
|-------|---------|--------|-----------------|
| 742i  | PA-7100 | 50 MHz | 128 KB off-chip |
| 742rt | PA-7100 | 50 MHz | 128 KB off-chip |

# Chipset

- ♦ ASP chipset
- ♦ NCR 53C700 8-bit single-ended SCSI-2
- ♦ Intel 82596DX 10 Mbit Ethernet controller
- ♦ Viper memory and I/O controller
- $\diamond\,$  Intel 82350 EISA bus adapter chipset (EISA to GSC)
- ♦ CRX graphics, 8-bit
- ♦ CS4215 CODEC for 16-bit stereo audio
- ♦ VME bus adapter
- & Other I/O (serial, parallel, i8042)

### System buses

- ♦ PBus processor/memory bus
- ♦ VSC main system bus
- ♦ GSC system-level I/O bus

- ♦ VME bus
- $\Leftrightarrow\,$  SCSI-2 narrow single-ended bus.

# Memory

- ♦ 72-pin ECC SIMMs
- ♦ Takes 8-32 MB modules
- ♦ Two slots
- $~~\diamond~$  16 MB (2×8) minimum, 64 MB (2×32) maximum

## **Expansion slots**

♦ None

# 3.9.2 External ports

- ♦ SCSI-2 50-pin Fast-Narrow single-ended
- ♦ Two serial RS232C DB9
- ♦ Parallel DB25
- ♦ DB15 Ethernet AUI 15-pin

# 3.9.3 Operating systems

- ♦ HP-UX: 9.01 to 10.20
- $\diamondsuit$  Linux: should run
- ♦ 742rt: HP-RT realtime 1.0 to 3.0

# 3.9.4 Benchmarks

| Model   | SPEC95, int | SPEC95, fp |
|---------|-------------|------------|
| 742i/50 | 1.53        | 2.46       |

# 3.9.5 Dimensions

| Height | Width | Depth | Weight | Power    |
|--------|-------|-------|--------|----------|
| 40mm   | 233mm | 160mm | 0.9kg  | 35W@5VDC |

# 3.9.6 References

& HP 9000 Model 742i Owner's Guide (PDF, 0.5 MB, Hewlett Packard 1993)

VMEbus Single Board Computers and Industrial Workstations (archive.org mirror), Hewlett-Packard Company (1997: mirror accessed January 2024)

# 3.10 HP 9000/743i, 744 VME Workstations

The HP 9000 743i and 744 VME workstations are single-board computers (SBCs) based on 32-bit PA-RISC for use in VME computers, based on HP 9000/715 and HP Visualize B132L/B160L desktops. The system processing unit is integrated with memory and several I/O controllers onto a single-height 2U VME board.

The 743i boards are used in the HP 9000 748i VME workstations, the 744 boards in the HP 9000 745 and 748 workstations.

The 743i and 744 have on-board expansion options with GSC-mezzanine (GSC-M) and PCI-mezzanine (PMC) cards. Installed into a VME cage (frame) with power and VME bus connections, the 743i and 744 can talk to and control other VME cards on the same VME bus.

They were designed and marketed for "hospital intensive-care systems" and "data and control functions for manufacturing, automotive, telecommunications, aerospace, medical and laboratory applications."

The HP 743rt and 744rt versions were designed for and sold with the HP-RT realtime operating system, their sub-100µs response times was critical "for a hospital system tied to a heart monitor, or a missile tracking system." The V743rt were real-time VXI embedded controllers.

HP 74x VME products were discontinued in 2002 as "customers have migrated to new solutions and platforms more rapidly than anticipated" with end of support between 2003 and 2007.

| Model      | Introduced | Price                  |
|------------|------------|------------------------|
| 743i/64    | 1994       | \$4,355                |
| 743i/100   | 1994       | \$10,355               |
| 743rt      | 1994       | \$4,355                |
| 744/132L   | 1996       | \$8,600                |
| 744/165L   | 1997       |                        |
| 744rt      | 1996       | \$10,000 developer kit |
| V743rt/64  | 1995       |                        |
| V743rt/100 | 1995       |                        |

# US Navy TAC

The 743i and 744 VME computers were used by the US Navy through the TAC program (Tactical Advanced Computer), in which HP was contracted to supply various PA-RISC computer models from the HP 9000 workstation and server series to the Navy. The 743i and 744 were used for tactical display and control applications, including the AN/UYQ-70 workstation aboard surface and submarine vessels and surveillance aircraft. Utilizing third-party VME devices and systems integration, especially for graphics, the 743i/744 were used with FDDI networking for this.

# V743 and Agilent VXI

The HP/Agilent V743/64 (E1497A) and V743/100 (E1498A) VXI embedded computers are apparently very close to the 743i: the V743 was a single-slot, C-size, message-based computer with direct VXI access that ran HP-UX and supported C-SCPI and Agilent VEE.

There were also V743rt/64 (E1447A) and V743rt/100 (E1447A) VXI products, marketed as "High Performance Real-time VXI Embedded Controllers" with no mentioned of Agilent. They sported direct VXI backplane access, were a C-Size VXI single slot module with VXI slot 0 (system) controller,

graphics, 16 or 32MB RAM, various onboard I/O and SICLrt.

## 3.10.1 System architecture

#### Processors

| Model          | CPU       | Speed   | L1 Cache                         | L2 Cache        |
|----------------|-----------|---------|----------------------------------|-----------------|
| 743i/64        | PA-7100LC | 64 MHz  | 1 KB on-chip and 256 KB off-chip |                 |
| 743i/100       | PA-7100LC | 100 MHz | 1 KB on-chip and 256 KB off-chip |                 |
| 743rt          | PA-7100LC | 64 MHz  | 1 KB on-chip and 256 KB off-chip |                 |
| V743rt/64      | PA-7100LC | 64 MHz  | 1 KB on-chip and 256 KB off-chip |                 |
| V743rt/100 VXI | PA-7100LC | 100 MHz | 1 KB on-chip and 256 KB off-chip |                 |
| 744/132L       | PA-7300LC | 132 MHz | 128 KB on-chip                   |                 |
| 744/165L       | PA-7300LC | 165 MHz | 128 KB on-chip                   | 512 KB off-chip |
| 744rt/132L     | PA-7300LC | 132 MHz | 128 KB on-chip                   |                 |
| 744rt/165L     | PA-7300LC | 165 MHz | 128 KB on-chip                   | 512 KB off-chip |

## Chipset

- ♦ LASI integrated chipset
- ♦ (Integrated) NCR 53C710 8-bit single-ended SCSI-2
- ♦ (Integrated) Intel 82596CA 10 Mbit Ethernet controller
- ♦ (Integrated) Harmony CD/DAT quality 16-bit stereo audio
- ♦ Wax EISA bridge
- ♦ Dino GSC-to-PCI bridge
- ♦ 744: Phantom PseudoBC GSC+ port
- ♦ 744: Visualize-EG "Graffiti" graphics with 2MB frame buffer memory
- ♦ CS4215 or AD1849 programmable CODECs
- ♦ VME controller
- ♦ PCMCIA controller
- ♦ (Integrated) Other I/O (serial, parallel, Floppy)

### System buses

- ♦ GSC bus
- ♦ Optional EISA bus
- ♦ Optional PCI-32/33 bus
- ♦ VME bus
- ♦ SCSI-2 Fast-Narrow single-ended bus

# Memory

- ♦ 743i: 8-256 MB RAM, with four slots for 8-64 MB special ECC mezzanine cards
- ♦ 744: 64 1024 MB RAM, with four slots for 64-256 MB special ECC mezzanine cards
- ♦ V743 VXI: 32-128 MB RAM
- ♦ 743i and 744 use different memory cards

# Expansion slots

Some pins of the P2-VME connector are used to route GSC bus traffic to expansion options, VME cages need to be properly jumpered to support this to not interfere with these transfers. The 743/744 boards must not be used in VXI cages since some of the VXI pins carry voltage which would result in damaged devices on the GSC bus.

- ♦ GSC bus expansion, through HP extender cards
- ♦ PCI and PCMCIA connector, through HP extender cards
- ♦ Expansion options for devices via expansion adapters:
  - Two GSC-mezzanine (GSC-M) cards, with the A4219A GSC Expansion kit that occupies one VME slot
  - Two PCI-mezzanine (PMC) cards, requires the A4504A PMC bridge board that occupies one VME slot
  - Two additional PCI-mezzanine (PMC) cards, requires PMC bridge adapter that occupies another VME slot
  - The PMC and GSC adapter cannot work together
- ♦ VME connection
- ♦ V743 VXI: VXI connection (TTL, ECL trigger buses)

# 3.10.2 External ports

- ♦ SCSI-2 50-pin Fast-Narrow single-ended
- ♦ Two Serial micro-RS232C DB9<sup>1</sup>
- ♦ Micro-DB25 parallel<sup>1</sup>
- ♦ Micro-DB15 Ethernet AUI 15-pin<sup>1</sup>
- ♦ Micro-DB15 VGA graphics<sup>1</sup>
- ♦ Micro-DB9 for audio breakout<sup>1</sup>
- ♦ V743 VXI: GPIB

#### Notes

1. These micro-connectors need HP conversion cables to provide the normal-sized versions of their respective connectors

# 3.10.3 Operating systems

- ♦ HP-UX10.20, 11.00 and 111 v1
- ♦ Linux
- ♦ OpenBSD
- ♦ 743rt: HP-RT realtime 2.0 to 3.0
- ♦ V743 VXI: HP-RT realtime 2.1 to 3.0
- ♦ 744rt: HP-RT realtime 3.00/3.01

# 3.10.4 Benchmarks

| Model    | SPEC95, int | SPEC95, fp |
|----------|-------------|------------|
| 743i/64  | 2.52        | 3.31       |
| 743i/100 | 3.76        | 4.03       |
| 744/132L | 6.45        | 6.70       |
| 744/165L | 7.90        | 7.64       |

# 3.10.5 References

- ♦ HP 9000 Model 743 Owner's Guide (PDF, 1.8 MB, Hewlett Packard 1997)
- ♦ 743, 744 and 748 Technical Reference Manual for OEMs (PDF, 2.2 MB, Hewlett Packard 1997)
- ♦ 744 Owner's Guide (PDF, 1.4 MB, Hewlett Packard 1997)
- ♦ HP Model 748 Service Handbook (.pdf, 3.6 MB, Hewlett Packard 1997)
- ♦ 743 Service Handbook (Hewlett Packard, URL gone)
- ♦ Installing the A4505A PCI Module Upgrade (Hewlett Packard, URL gone)
- Installing the A4504A PMC Bridge Adapter and A4509A Expansion Adapter (Hewlett Packard, URL gone)
- ♦ Installing Model 743 RAM Boards (Hewlett Packard, URL gone)
- ♦ Installing Model 744 RAM Cards (Hewlett Packard, URL gone)
- ♦ VME Services for HP-UX 10 and 11 (Hewlett Packard, URL gone)
- Navy pursues "network-centric" vision for shipboard electronics (Military&Aerospace Electronics: March 1998)
- ♦ Agilent E1498A V743/100 VXI Embedded Computer Datasheet (Agilent Technologies: 2001)
- ♦ HEWLETT ADDS ENHANCED RELEASE OF HP-RT FOR 9000 743, CBR Online Archive, August 25, 1994

- ♦ HEWLETT-PACKARDâĂŹs REAL-TIME HP-RT UP TO RELEASE 2.1, WITH TWO NEW SOFTWARE PACKAGES, CBR Online Archive, January 9, 1996
- ♦ HP UPGRADES RT REAL-TIME SYSTEM, CBR Online Archive, March 19, 1997
- HEWLETT HAS FIRST VME SINGLE-BOARD RISC COMPUTER, CBR Online Archive, June 6, 1994
- VMEbus Single Board Computers and Industrial Workstations (archive.org mirror), Hewlett-Packard Company (1997: mirror accessed January 2024)
- Model V743rt: High Performance Real-time VXI Embedded Controllers (archive.org mirror), Hewlett-Packard Company (1997: mirror accessed January 2024)

# 3.11 HP 9000/745 VME Workstations

The HP 9000 745 PA-RISC VME industrial computers were released by HP in 1998 and integrated HP 9000 744 VME boards with PA-7300LC 32-bit PA-RISC CPUs into a heavy VME case with integrated I/O facilities. They were "rugged and rack- mountable, with built-in HP-IB, four EISA slots, excellent flexibility, completely compatible with all HP 9000 Series 700 controllers and workstations."

The 745 had a case with room for up to four SCSI devices, a four-slot EISA or PCI cage and PCImezzanine expansion cards, via special so-called PMC bridges, that both are quite rare these days.

They were "designed for durability and reliability in harsh environments, and targets customers using compute-intensive applications in the military, and in test and measurement, telecommunications and manufacturing."

| Model    | Introduced | Price   |
|----------|------------|---------|
| 745/132L | 1998       | \$9,999 |
| 745/165L | 1998       |         |

Released at the tail-end of PA-RISC, after HP had committed to the EPIC Itanium architecture and planned to phase out PA-RISC in the 2000s, market enthusiasm for PA-based VME boards seemed limited. The 165 MHz version appears in technical documents but otherwise few public mentions exist. HP 74x VME products were discontinued in 2002 as "customers have migrated to new solutions and platforms more rapidly than anticipated" with end of support between 2003 and 2007.

# 3.11.1 System architecture

#### Processors

| Model    | CPU       | Speed   | L1 Cache       | L2 Cache        |
|----------|-----------|---------|----------------|-----------------|
| 745/132L | PA-7300LC | 132 MHz | 128 KB on-chip |                 |
| 745/165L | PA-7300LC | 165 MHz | 128 KB on-chip | 512 KB off-chip |

# Chipset

- ♦ LASI chipset
- ♦ NCR 53C710 8-bit single-ended SCSI-2
- ♦ Intel 82596CA 10 Mbit Ethernet controller
- ♦ Wax EISA bridge
- ♦ Dino GSC-to-PCI bridge
- ♦ Phantom PseudoBC GSC+ port
- ♦ Visualize-EG "Graffiti" graphics with 2MB frame buffer memory
- ♦ VME "Backplane controller ASIC"
- ♦ Harmony CD/DAT quality 16-bit stereo audio
- ♦ PCMCIA controller
- ♦ Other I/O (serial, parallel, HP-HIL)

### System buses

- ♦ GSC bus
- ♦ Optional EISA bus
- ♦ Optional PCI-32/33 bus
- ♦ VME bus
- ♦ SCSI-2 Fast-Narrow single-ended bus

# Memory

- ♦ 16-256 MB special ECC mezzanine cards (same as for the 744 VME boards)
- ♦ Up to four cards can be installed
- ♦ 16 MB minimum, 1 GB maximum amount of RAM

# **Expansion slots**

- ♦ Two sites for GSC-mezzanine (GSC-M) cards, requires the A4219A GSC Expansion kit or
- Two sites for PCI-mezzanine (PMC) cards, requires the A4504A PMC bridge board (two additional PMC sites can be obtained through the addition of the A4509A PMC Expander board to the above). The PMC bridge/expander boards connect to the VME backplane on a VME slot above the 744 processing board. However they probably use the GSC bus routed through the VME P1/P2 connectors, and not the VME bus.
- $\Leftrightarrow\,$  Either four EISA or four PCI (5 V) slots in a separate I/O cage

# Storage

- ♦ Four bays for external-accessible SCSI (SCSI-2 Single-ended) drives
- ♦ One bay for a 3.5âĂş SCSI drive

# 3.11.2 External ports

- ♦ SCSI-2 50-pin Fast-Narrow single-ended
- ♦ Two Serial micro-RS232C DB9<sup>1</sup>
- ♦ Micro-Parallel DB25<sup>1</sup>
- ♦ Micro-DB15 Ethernet AUI 15-pin<sup>1</sup>
- ♦ Micro-DB15 VGA graphics<sup>1</sup>
- $\diamond\,$  Two PS/2 connectors for keyboard & mouse
- ♦ Micro-DB9 for audio breakout<sup>1</sup>

#### Notes

1. These micro-connectors need HP conversion cables to provide the normal-sized versions of their respective connectors

# Other

♦ Refer also to the 743i and 744 VME boards description

# 3.11.3 Operating systems

- ♦ HP-UX 10.20, 11.00 and 111 VI
- ♦ Linux
- ♦ OpenBSD

# 3.11.4 Benchmarks

| Model    | SPEC95, int | SPEC95, fp |
|----------|-------------|------------|
| 745/132L | 6.45        | 6.70       |
| 745/165L | 7.90        | 7.64       |

# 3.11.5 Dimensions

| Height | Width | Depth | Weight | Power |
|--------|-------|-------|--------|-------|
| 177mm  | 425mm | 412mm | 29kg   | 400W  |

# 3.11.6 References

- & HP Model 745 Technical Reference Manual (.pdf, 1.7 MB) Hewlett Packard (April 1999)
- Model 745 Industrial Controller Owner's Guide (.pdf, 4.8 MB) Hewlett Packard (November 1999)
- ♦ Model 745 Service Handbook (.pdf) Hewlett Packard (November 1999)
- ♦ HP Test & Measurement Catalog 1999, Hewlett Packard 1999
- HP 9000 MODEL 745/132L UNIX WORKSTATION DEBUTS, The Free Library. 1998 Worldwide Videotex
- ♦ VMEbus Single Board Computers and Industrial Workstations (archive.org mirror), Hewlett-Packard Company (1997: mirror accessed January 2024)

# 3.12 HP 9000/745i, 747i VME Workstations

The HP 9000/745i and 747i were VME PA-RISC workstations from HP, released in 1992 for industrial control and medical use. They are technically close to the HP 9000 715 and 725 workstations but integrated into (19") rack-mountable cases. They run standard PA-RISC Unix operating systems.

The CPU and I/O controllers are an integrated VME single board computer (SBC) like the 742i VME board, identical in both 745i and 747i. The 747i are built into a bigger case with several VME expansions slots for devices, the 745i has none.

Both 745i and 747i have a HP-IB interface used for controlling, measurements and instrumentation devices. These machines have two pairs of LED banks, one at the front and the other directly on the CPU board on the back.

There were the similarly named HP 9000 745 successors (745 without iÂń) that were based on a newer hardware platform and PA-7300LC processors, basically in the same case/form-factor.

HP 74x VME products were discontinued in 2002 as "customers have migrated to new solutions and platforms more rapidly than anticipated" with end of support between 2003 and 2007.

| Model    | Introduced | Price    |
|----------|------------|----------|
| 745i/50  | 1992       | \$13,390 |
| 745i/100 | 1992       |          |
| 747i/50  | 1992       | \$15,990 |
| 747i/100 | 1992       |          |

Six years after the 745i, HP released the similar 745/132L and 745/165L VME workstations with new technology and PA-7300LC processors.

# 3.12.1 System architecture

#### Processors

| Model    | CPU     | Speed   | L1 Cache        |
|----------|---------|---------|-----------------|
| 745i/50  | PA-7100 | 50 MHz  | 128 KB off-chip |
| 747i/50  | PA-7100 | 50 MHz  | 128 KB off-chip |
| 745i/100 | PA-7100 | 100 MHz | 512 KB off-chip |
| 747i/100 | PA-7100 | 100 MHz | 512 KB off-chip |

#### Chipset

- ♦ ASP chipset, featuring:
- $\diamond~$  Viper memory and I/O controller
- ♦ NCR 53C700 8-bit single-ended SCSI-2
- ♦ Intel 82596DX 10 Mbit Ethernet controller
- ♦ Intel 82350 EISA bus adapter chipset
- ♦ CRX graphics, 8-bit
- ♦ HP-IB controller

- ♦ 747i: VME controller
- ♦ PSB2160 CODEC for 8-bit mono audio
- ♦ Other I/O (serial, parallel, i8042)

#### System buses

- ♦ PBus processor/memory bus
- ♦ VSC main system bus
- ♦ GSC system-level I/O bus
- ♦ EISA I/O expansion bus
- ♦ HP-IB bus (IEEE-488); peripheral bus
- ♦ SCSI-2 narrow single-ended bus
- $\diamond$  747i: SGC expansion of the mainbus to the SGC expansion slot
- ♦ 747i: VME bus

#### Memory

- ♦ 72-pin ECC SIMM
- ♦ 8-32 MB modules (/100 models take 64 MB modules)
- ♦ Four sockets
- $\langle$  /50 models: 16 MB (2×8) minimum, 128 MB (4×32) maximum
- $\diamond$  /100 models: 16 MB (2×8) minimum, 256 MB (4×64) maximum

#### **Expansion slots**

- ♦ 745i:
  - Four EISA expansion slots
- ♦ 747i:
  - Two EISA expansion slots
  - One SGC (DIO-II formfactor) expansion slot
  - Six VME slots

#### Storage

- ♦ One bay for an external-accessible 5.25âĂş half-height SCSI drive
- ♦ One bay for an external-accessible 3.5âĂş SCSI drive or floppy
- ♦ One bay for a 3.5âĂş SCSI drive

# 3.12.2 External ports

- ♦ SCSI-2 50-pin single-ended
- ♦ Two serial RS232C DB9
- ♦ Parallel DB25
- ♦ Ethernet AUI 15-pin
- ♦ HD 15 VGA
- ♦ HP-HIL connector for input devices
- ♦ HP-IB for peripherals
- ♦ Three phone jacks (microphone-in, headphone-out and speaker-out)

# 3.12.3 Operating systems

- $\Leftrightarrow$  HP-UX10.20 and 11.00
- ♦ NeXTSTEP
- ♦ Linux
- ♦ OpenBSD

# 3.12.4 Benchmarks

| Model | SPEC92, int | SPEC92, fp | SPEC95, int | SPEC95, fp |
|-------|-------------|------------|-------------|------------|
| /50   | 36          | 72         | 1.53        | 2.46       |
| /100  | 81          | 138        | 3.22        | 4.06       |

## 3.12.5 Dimensions

| Model            | Height | Width | Depth | Weight | Power |
|------------------|--------|-------|-------|--------|-------|
| 745 <sup>i</sup> | 175mm  | 425mm | 412mm | 18.6kg | 350W  |
| 747i             | 310mm  | 425mm | 412mm | 29kg   | 700W  |

## 3.12.6 References

- ◊ 745i/50, 745i/100, 747i/50, and 747i/100 Owner's Guide (.pdf, 1.7 MB) Hewlett Packard (August 1993: First edition)
- ♦ VMEbus Single Board Computers and Industrial Workstations (archive.org mirror), Hewlett-Packard Company (1997: mirror accessed January 2024)

# 3.13 HP 9000/748i, 748 VME Workstations

The HP 9000 748i and 748 ruggedized PA-RISC workstations are HP 9000 743i and 744 VME boards built into a heavy VME case like the 747 with integrated I/O. The rugged VME cases were designed for "durability and reliability in harsh environments" and had built-in expansion options for six 6U VME slots for additional I/O boards, up to four SCSI devices and a four-slot EISA or PCI cage.

The Model 748 was "exceptionally flexible and responsive", based on 32-bit PA-RISC and compatible with other HP 9000 technology and applications. Designed for instrumentation purposes, the 748, like the other HP PA-RISC VME computers, was often used in manufacturing, scientific but also military uses.

| Model    | Introduced | Price    |
|----------|------------|----------|
| 748i/64  | 1994       | \$13,910 |
| 748i/100 | 1994       | \$19,910 |
| 748/132L | 1996       | \$12,000 |
| 748/165L | 1997       |          |

HP 74x VME products were discontinued in 2002 as "customers have migrated to new solutions and platforms more rapidly than anticipated" with end of support between 2003 and 2007.

# 3.13.1 System architecture

#### Processors

| Model    | CPU       | Speed   | L1 Cache                         | L2 Cache        |
|----------|-----------|---------|----------------------------------|-----------------|
| 748i/64  | PA-7100LC | 64 MHz  | 1 KB on-chip and 256 KB off-chip |                 |
| 748i/100 | PA-7100LC | 100 MHz | 1 KB on-chip and 256 KB off-chip |                 |
| 748/132L | PA-7300LC | 132 MHz | 128 KB on-chip                   |                 |
| 748/165L | PA-7300LC | 165 MHz | 128 KB on-chip                   | 512 KB off-chip |

#### Chipset

- ♦ LASI ASIC, which features:
- ♦ NCR 53C710 8-bit single-ended SCSI-2
- ♦ Intel 82596CA 10 Mbit Ethernet controller
- ♦ Wax EISA bridge
- ♦ Dino GSC-to-PCI bridge
- ♦ 748: Phantom PseudoBC GSC+ port
- ♦ 748: Visualize-EG "Graffiti" graphics with 2MB frame buffer memory
- ♦ Harmony CD/DAT quality 16-bit stereo audio
- ♦ VME controller
- ♦ PCMCIA controller
- ♦ Other I/O (serial, parallel)

## System buses

- ♦ GSC bus
- ♦ Optional EISA bus
- ♦ Optional PCI-32/33 bus
- ♦ VME bus
- ♦ SCSI-2 Fast-Narrow single-ended bus

#### Memory

- ♦ 748i and 748 use different cards
- ♦ 748i: 8-64 MB special ECC mezzanine cards
- ♦ 748: 16-256 MB special ECC mezzanine cards
- $\diamond$  Up to four cards
- ♦ 748i: 8 MB minimum, 256 MB maximum amount of RAM
- ♦ 748: 16 MB minimum, 1 GB maximum amount of RAM

# **Expansion slots**

- ♦ Two sites for GSC-mezzanine (GSC-M) cards, requires the A4219A GSC Expansion kit or
- Two sites for PCI-mezzanine (PMC) cards, requires the A4504A PMC bridge board (two additional PMC-sites can be obtained through the addition of the A4509A PMC Expander board to the above)
- ♦ Six 6U VME slots
- ♦ Either four EISA or four PCI slots in a separate I/O cage

# 3.13.2 External ports

- ♦ SCSI-2 50-pin Fast-Narrow single-ended
- ♦ Two Serial micro-RS232C DB9<sup>1</sup>
- ♦ Micro-Parallel DB25<sup>1</sup>
- ♦ Micro-DB15 Ethernet AUI 15-pin<sup>1</sup>
- ♦ Micro-DB15 VGA graphics<sup>1</sup>
- $\diamond~$  Two PS/2 connectors for keyboard & mouse
- ♦ Micro-DB9 for audio breakout<sup>1</sup>
- ♦ On configurations with an EISA cage: HIL connector

# Notes

1. These micro-connectors need HP conversion cables to provide the normal-sized versions of their respective connectors

# 3.13.3 Operating systems

- ♦ HP-UX 10.20, HP-UX 11.00 and 111 VI
- ♦ Linux
- ♦ OpenBSD

# 3.13.4 Benchmarks

| Model    | SPEC95, int | SPEC95, fp |
|----------|-------------|------------|
| 748i/64  | 2.52        | 3.31       |
| 748i/100 | 3.76        | 4.03       |
| 748/132  | 6.45        | 6.70       |
| 748/165L | 7.90        | 7.64       |

# 3.13.5 Dimensions

| Height | Width | Depth | Weight | Power  |
|--------|-------|-------|--------|--------|
| 324mm  | 425mm | 419mm | 29kg   | 2×350W |

# 3.13.6 References

- Model 748 Workstation Owner's Guide (PDF, 3.2 MB, Hewlett Packard 1997)
- ♦ 743, 744 and 748 Technical Reference Manual (PDF, 2.2 MB, Hewlett Packard 1997)
- ♦ HP Model 748 Service Handbook (.pdf, 3.6 MB, Hewlett Packard 1997)
- ♦ VMEbus Single Board Computers and Industrial Workstations (archive.org mirror), Hewlett-Packard Company (1997: mirror accessed January 2024)

# Other

 $\diamond\,$  Refer also to the 743i and 744 workstations

# 3.14 HP 9000 74x Expansion

### 3.14.1 743i and 748i (/64 and /100) RAM

#### Used in:

- \$ 743i/{64,100}
- ♦ 748i/{64,100}

#### HP parts:

- ♦ A4263A 8 MB RAM card
- ♦ A4264A 16 MB RAM card
- ♦ A4265A 32 MB RAM card
- A4266A 64 MB RAM card

## 3.14.2 744, 745 and 748 (/132L and /165L) RAM

#### Used in:

- ♦ 744/{132L,165L}
- ♦ 745/{132L,165L}
- ♦ 748/{132L,165L}

Faster versions of the above 743i/748i ECC mezzanine cards.

#### Original HP part numbers:

- ♦ A4501A 16 MB RAM card (only supported in HP-RT)
- ♦ A4502A 32 MB RAM card
- ♦ A4503A 64 MB RAM card
- ♦ A4449A 128 MB RAM card
- $\Leftrightarrow~A6005A$  256 MB RAM card

# 3.14.3 Cables

Breakout cables for the micro-connectors found on the 743i and 744 VME boards. These cables convert the micro-output to the regular connectors.

- ♦ HP A4300A HP Parallel: High Density 25-pin to standard 25-pin (female)
- ♦ HP A4301A RS-232C: High Density 9-pin to standard 9-pin (male)
- & HP A4302A Audio: High Density 9-pin to three mini jacks

- ♦ HP A4303A LAN: High Density 15-pin to 15-pin AUI
- & HP A4305A Video for EVC monitors: High Density 15-pin to EVC 35-pin connector (female)
- & HP A4223A Video: High Density 15-pin to standard 15-pin (female)
- & HP C2955A SCSI: High Density 50-pin to High Density 50-pin, .5m (male)

# 3.14.4 GSC-M cards

GSC-M cards are special mezzanine versions of expansion cards for the GSC bus.

- ♦ A4267A 8-plane graphics
- & A4268A Fast-Wide high-voltage differential (HVD) SCSI
- ♦ A4315A HCRX-8 graphics
- ♦ A4316A HCRX-24 graphics
- ♦ J3420A ATM card

# 3.15 HP 16600/700 Agilent Logic Analyzers

The HP 16600A and 16700A are logic analyzers with PA-RISC processors sold by HP and Agilent, based on PA-RISC HP 9000 workstation architecture from the mid-1990s. These were the successors to the Agilent 16500 series analyzers and used in engineering and science for measurements, logic analysis, prototyping and verification. All variants are based on the same 16700A or 16700B main logic board built into different chassis' with the system architecture probably related to the B132L/B160L workstations with some custom I/O hardware and buses.

- ♦ 16600A: Small base system with integrated channel probes, one measurement slot and one emulation slot.
- ♦ 16700A: Base system in a modular frame, with five measurement slots and two emulation slots.
- ♦ 16700B: Updated 16700 base system with modular frame and faster mainboard and components.
- ♦ 16701A/16701B: An "expansion frame" to extend the 16700 series systems with space for five more measurement and two more emulation slots.
- ♦ 16702A: Same system board as the 16700 in a compact case as integrated Logic Analysis System with 10.3″ 800x600 LCD screen display. With five measurement slots and two emulation slots.
- ♦ 16702B: Updated version of the integrated 16702A with faster mainboard and components and a different case with integrated 12.1" touch screen. It lost the integrated keyboard on the front and one emulation slot at the back for an integrated CD drive.

| Model  | Introduced | Price             |
|--------|------------|-------------------|
| 16600A | 1998       | \$10,040-\$25,740 |
| 16700A | 1998       | \$9,990           |
| 16700B | 2000       |                   |
| 16702A | 1999       | \$11,500          |
| 16702B | 2000       | \$11,990          |

In electronics and microprocessor design, these systems were able to analyze various buses (AGP, ISA, CAN, PCI, HP-PB, SCSI, USB, DIMM memory and many others) and emulate microprocessor families (ARM, IBM PowerPC, Pentium, Motorola PowerPC and MPC, CPU32, M-core, Toshiba, MIPS, Intel 960, Motorola 68000 and 88000 and many others).

Another Agilent PA-RISC product, the HP 16505A Prototype Analyzer was a standard HP 9000 712 workstation that connected to an Agilent 16500A series logic analyzer via special hardware and software. Around 2004, Agilent moved away from PA-RISC and HP-UX to Windows-based logic analyzers.

# 3.15.1 System architecture

The 16600 and 16700 series are designed around a system design with individual boards:

- ♦ CPU board: The main logic board with PA-RISC processor, main ASICs, memory, backplanes and system slots
- ♦ PCI board: Bridges the PCI backplane from the CPU board to the instrument backplane for measurement modules. Extends the I/O circuitry from the CPU board and connects the Interface board

- ♦ Interface board: Distributes the signals from CPU and PCI boards throughout the system and connects to the measurement backplane, to which the measurement and emulation modules connect
- Solution - ♦ Expansion frame: Extends the measurement backplane to a separate frame with more slots

#### Processors

| Model   | CPU       | Speed    | L1 Cache      |
|---------|-----------|----------|---------------|
| 16600A  | PA-7300LC | 1 50 MHz | 64 KB on-chip |
| 16700A  | PA-7300LC | 1 50 MHz | 64 KB on-chip |
| 16700B  | PA-7300LC | 1 50 MHz | 64 KB on-chip |
| 167020A | PA-7300LC | 1 50 MHz | 64 KB on-chip |
| 16702B  | PA-7300LC | 1 50 MHz | 64 KB on-chip |

#### Chipset

- ♦ LASI integrated chipset
- ♦ (integrated) NCR 53C710 8-bit single-ended SCSI-2
- ♦ (integrated) Intel 82596CA 10 Mbit Ethernet controller
- ♦ (integrated) Harmony CD/DAT quality 16-bit stereo audio
- ♦ Dino GSC-to-PCI bridge
- ♦ Phantom PseudoBC GSC+ port
- ♦ (probably) Visualize-EG onboard graphics with 2 MB frame buffer memory (4 MB with the performance option 003)
- ♦ 30 MHz on-board crystal oscillator VCK
- ♦ PLL clock distribution IC
- ♦ Various ICs for the bridges and measurement and emulation ports
- ♦ FPGA1 (16700 BP protocol) on the PCI board
- ♦ FPGA1 (instrument BP protocol) on the PCI board
- ♦ Serial EPROM on the PCI board
- ♦ Intercard-controller on the Interface Board
- $\diamond\,$  PLL, expansion frame cicuitry, clock distribution on the Interface board

#### Display

- ♦ 16702A Integrated 10.3" 800×600 LCD display
- ♦ 16702B Integrated 12.1″ 800×600 LCD touch panel

- ♦ All could optionally be ordered with a VGA monitor
- ♦ Supported 1280×1024 VGA monitor, 1600×1200 with option 003

#### Input

- ♦ The 16702 series had build in input keys and devices
- ♦ 16702A Integrated front-panel keyboard
- ♦ *16702B* Touch screen, knobs and dedicated hot keys

#### System buses

- ♦ GSC bus
- ♦ Optional PCI-32/33 bus for I/O devices and the measurement and emulation modules
- ♦ IMB Inter-Module bus
- ♦ Protocol bus
- Measurement Module Backplane, Agilent 16500-compatible, connects via IMB, protocol bus to
   the interface board
- & Emulation Module Interface, connects via IMB, protocol bus to the interface board
- ♦ SCSI-2 Fast-Narrow single-ended bus

#### Memory

- ♦ All logic analyzers had factory installed RAM that could be upgraded with factory options
- ♦ 120-pin memory expansion boards
- ♦ Apparently some memory is onboard
- ♦ 16700A and 16702A 64 MB to 160 MB internal RAM (with performance option 003)
- ♦ 16700B and 16702B 128 MB to 256 MB internal RAM (with performance option 003)

#### **Expansion slots**

- ♦ 16700A/16700B and 16702A/16702B expansion slots:
  - Five measurement module slots
  - Two emulation module slots
  - 16702B Only one emulation module slot
- ♦ 16600A expansion options:
  - One measurement module slot
  - One emulation module slot
  - Channel probes on the front

- 16600A: 204 channels
- 16601A: 136 channels
- 16602A: 102 channels
- 16603A: 68 channels
- ♦ 16701A and 16701B expansion slots, requires 16700 or 16702:
  - Five measurement module slots
  - Two emulation module slots

# Storage

- ♦ SCSI 3.5âĂş Fast-Narrow SE 50-pin hard drive for a factory-installed internal SCSI disk
- ♦ 3.5âĂş Floppy drive
- ♦ *16700A*/*16702A* 4 GB SCSI drive
- ♦ *16700B/16702B* CD-ROM drive
- ♦ *16700B/16702B* 9 GB SCSI drive

# 3.15.2 External ports

- ♦ Ethernet LAN RJ45 and BNC
- ♦ 16702B 100BaseTX (Fast-Ethernet)
- ♦ SCSI-2 50-pin single-ended
- ♦ Serial RS232C DB9
- ♦ Parallel DB25
- ♦ VGA monitor
- $\diamond\,$  Two PS/2 connectors for keyboard and mouse
- ♦ Target Control Port
- ♦ Port IN and Port OUT
- ♦ 16700/16702 Connector for 16701A expansion frame

# 3.15.3 Operating systems

- ♦ HP-UX with HP LOGIC and Agilent software
- ♦ They might run Linux and OpenBSD but not sure (the hardware is similar to already supported systems)

Options

# 3.15.4 Options

The 16600 and 16700 series could be ordered with factory options.

| Option | 16600A                               | 16700A/16702A                        | 16700B/16702b                        |
|--------|--------------------------------------|--------------------------------------|--------------------------------------|
| 001    | 17"1280x1024 monitor                 | 17"1280x1024 monitor                 | 17"1280x1024 monitor                 |
| 003    | 160 MB system RAM, 4 MB<br>video RAM | 160 MB system RAM, 4 MB<br>video RAM | 256 MB system RAM, 4 MB<br>video RAM |
| 004    | External CD-ROM drive                | External CD-ROM drive                |                                      |
| 008    |                                      | 18 GB external SCSI drive            | 18 GB external SCSI drive            |
| 009    |                                      |                                      | External removable hard drive        |
| 010    | Two 17-channel probe leads           |                                      |                                      |
| 012    |                                      |                                      | Multiframe module                    |

Table 3.55: HP Agilent 16600 and 16700 factory options

# 3.15.5 References

- ♦ Great series of articles on HP 16700A logic analyzer from "Keith" (2013: techtravels.org)
- ♦ Agilent Technologies 16700A/16702A Service Guide (PDF) (2000: Agilent Technologies Company, bitsavers mirror 2023)
- ♦ 16700 Series Logic Analysis System Product Overview (Link gone) (2003: Agilent Technologies)
- HP 16600A and 16700A Series Logic Analysis System Mainframes Procuct Overview (PDF) (1998: Hewlett-Packard Company)
- Installation Guide HP 16600A Seriesi HP 16700A HP 16702A Measurement Modules (PDF) (1999: Hewlett-Packard Company)
- ♦ Agilent Technologies 16700B and 16702B Logic Analysis Systems (PDF) (2003: Agilent Technologies)
- Processor and Bus Support for Agilent Technologies Logic Analyzers (PDF) (2001: Agilent Technologies)
- ♦ Don't be illogical when choosing logic-analysis tools Dan Strassberg (1999: EDN Network)
- ♦ HOT PRODUCTS OF 1998: Part 3 (1998: EDN Network)

# 3.16 HP 9000/A180

The HP 9000 A-Class A180 and A180C were some of the last 32-bit PA-RISC HP 9000 800 servers released by HP at the end of the 1990s in a small and rack-mountable case, often used for "Internet servers."

Marketed by HP fittingly as "Enterprise Internet Servers" they were geared towards deployment in rackspace in datacenters, and thus have no video output, only serial console and a web console.

A-Class PA-RISC system design was pretty pared down and streamlined with a simple 32-bit PA-RISC design similar to the HP Visualize B180L workstations minus graphics and some I/O devices.

| Model | Product | Introduced | Price    |
|-------|---------|------------|----------|
| A180  | A5182A  | 1998       |          |
| A180C | A5183A  | 1998       | \$16,000 |

The A180 servers were followed in 2000 by the newer 64-bit A400 and A500 servers, sharing their cases and external appearance but with more modern system design.

# 3.16.1 System architecture

#### Processors

| Model | CPU       | Speed   | L1 Cache         | L2 Cache               |
|-------|-----------|---------|------------------|------------------------|
| A180  | PA-7300LC | 180 MHz | 64/64 KB on-chip |                        |
| A180C | PA-7300LC | 180 MHz | 64/64 KB on-chip | I MB off-chip optional |

The additional 1 MB L2 cache is the only difference between both systems. It was upgradeable through two DIMM slots near the CPU.

# Chipset

- ♦ LASI chipset
- ♦ NCR 53C710 8-bit single-ended SCSI-2
- ♦ Intel 82596CA 10 Mbit Ethernet controller
- ♦ Dino GSC-to-PCI bridge
- ♦ Phantom PseudoBC GSC+ port
- ♦ DEC 21142/43 10/100BaseT PCI Ethernet
- ♦ Other I/O (serial)

#### System buses

- ♦ GSC+ general system-level I/O bus (probably clocked at 36 MHz 144 MB/s peak data rate)
- ♦ PCI high performance device I/O bus

♦ SCSI-2 Fast-Narrow single-ended; main storage I/O bus

# Memory

- ♦ 72-pin ECC EDO SIMMs, 6ons or faster.
- ♦ Takes 64-256 MB modules
- ♦ Eight slots
- ♦ 128 MB (2×64) minimum, 2048 MB (8×256) maximum

# **Expansion slots**

♦ Two slots for either GSC (EISA formfactor) or PCI cards

#### Storage

♦ One tray for two 3.5âĂş Fast-Narrow 50-pin SCSI hard drives

# 3.16.2 External ports

- ♦ SCSI-2 50-pin single-ended
- ♦ Serial RS232C DB9
- ♦ Fast Ethernet RJ45
- ♦ Ethernet RJ45 "Web Console"

# 3.16.3 Operating systems

- ♦ HP-UX10.20, 11.00 and 111 VI
- ♦ Linux
- ♦ OpenBSD
- ♦ NetBSD

# 3.16.4 Benchmarks

| Model | SPEC95, int | SPEC95, fp |
|-------|-------------|------------|
| A180  | ;           | ;          |
| A180C | 9.22        | 8.60       |

# 3.16.5 References

## Manuals

- ♦ A180 User's Manual (PDF, 0.9 MB)
- HP's HP9000 A-Class A180C Enterprise Server Designed as a low-cost, high-density Web server, is the A-Class as mean as it is lean? Ralph Barker at Dr. Dobb's (June 1999, accessed December 2017)

# 3.17 HP A400, A500 (rp2400)

The HP A-Class A400 and A500 servers from the early 2000s are the 64-bit successors of the popular HP 9000/A180 rack servers. The A400 was single-processor 64-bit PA-RISC and released in 2000, the A500 up to two way multiprocessor-capable with better expandability. A lower-cost version was released in 2002.

The A400 and A400 were part of the traditional HP 9000 800 server series that was later renamed to **rp** and later also marketed as rp2400/rp2430/rp2405 (A400) and rp2450/rp2470/rp2405 (A500), a bit confusingly.

The system design is based on 64-bit PA-RISC CPUs with large on-chip L1 caches, Astro memory/CPU controller and Elroy PCI bridges for expansion and I/O, a design similar to the HP Visualize C3000 line of workstations.

HP experimented with the marketing of Unix servers during 2000-the A400 were marketed having "Screaming Performance" at a "Killer Price" with "Tight Internet Design". Being "Street Smart", the A400 packed dotcom-era features for "Internet-edge Solutions", from WAP (for mobile phone browsers over GSM!) to e-commerce and a "HP Garage Program for Dot Coms." Summing it up-"Your business is more aggressive than ever, so your server should be, too."

| Model | rp     | Product      | Introduced | Price   |
|-------|--------|--------------|------------|---------|
| A400  | rp2400 | A6109AA6109B | 2000       | \$4,600 |
| A400  | rp2430 | A6889A       | 2000       |         |
|       | rp2405 | A7121A       | 2002       | \$4,795 |
| A500  | rp2450 | A5570AA5570B | 2000       | \$9,200 |
| A500  | rp2470 | A6890A       | 2000       |         |
|       | rp2405 | A7122A       | 2002       |         |

The **rp2405** was a low-cost "pre-configured" version of these servers, released two years later in 2002 based on similar hardware to the A500 that could be upgraded to a rp2470.

# 3.17.1 System architecture

# Processors

Utilized processors were designated by the [-44, -5X, âĂę, -9X] suffix.

| Model       | Suffix     | CPU                             | Speed                      | L1 Cache                                                               |
|-------------|------------|---------------------------------|----------------------------|------------------------------------------------------------------------|
| A400/rp2400 | -44<br>-5X | PA-8500<br>PA-8600              | 440 MHz<br>550 MHz         | 512/1024 KB on-chip<br>512/1024 KB on-chip                             |
| A400/rp2430 | -6X        | PA-8700                         | 650 MHz                    | 768/1536 KB on-chip                                                    |
| rp2405      | -6X        | PA-8700                         | 650 MHz                    | 768/1536 KB on-chip                                                    |
| A500/rp2450 | -44<br>-5X | PA-8500<br>PA-8600              | 440 MHz<br>550 MHz         | 512/1024 KB on-chip<br>512/1024 KB on-chip                             |
| A500/rp2470 | -6X<br>-7X | PA-8700<br>PA-8700              | 650 MHz<br>750 MHz         | 768/1536 KB on-chip<br>768/1536 KB on-chip                             |
| rp2405      | -6X        | 1-2 PA-8700                     | 650 MHz                    | 768/1536 KB on-chip                                                    |
|             | Possib     | le combinations (upgradable, no | t sure if shipped          |                                                                        |
|             | -8X<br>-9X | PA-8700<br>PA-8800 (dual-core)  | 875 MHz<br>900 MHz-1.0 GHz | 768/1536 KB on-chip<br>1.5/1.5 MB on-chip<br>plus 32 MB off-chip<br>L2 |

# Chipset

- ♦ Astro memory/Runway controller, connects to the system/processor bus (1-2 CPUs), dedicated memory bus and to the I/O systems via five (A400) or seven (A500) I/O links
- ♦ A400 Three Elroy PCI bridges (LBAs), convert five I/O links from Astro into three PCI buses
- ♦ A500 Four Elroy PCI bridges (LBAs), convert seven I/O links from Astro into four PCI buses
- ♦ Two HP Diva Serial [GSP] Multiport UARTs
- ♦ DEC 21142/43 Fast Ethernet controller (*Tulip*)
- ♦ Symbios Logic 53C876 SCSI controller, (includes two Symbios Logic 53C875 cores with each one Ultra-Wide SCSI-2 bus)
- ♦ Symbios Logic 53C896 Ultra2-Wide SCSI-3 controller

#### System buses

- ♦ Runway CPU/memory bus, 120 MHz
- ♦ 1.9 GB/s system bus bandwidth
- ♦ 1.9 GB/s memory bandwidth
- ♦ SCSI-2 Ultra-Narrow single-ended bus
- ♦ Two SCSI-3 Ultra2-Wide LVD buses
- ♦ A400 Three independent PCI-64/66 I/O buses on five 250 MB/s I/O links
- ♦ A500 Four independent PCI-64/66 I/O buses on seven 250 MB/s I/O links

#### Memory

- ♦ ECC SDRAM DIMMs, 256 MB/512 MB/1 GB modules
- ♦ Eight slots, A400 uses only four
- ♦ A400 2 GB maximum
- ♦ A500 8 GB maximum

#### **Expansion slots**

- ♦ A400 Two PCI 64-bit/66 MHz, 5 V slots
- & A500 Four PCI 64-bit/66 MHz, 5 V slots

#### Storage

♦ Two trays for each one 3.5âĂş Ultra2-Wide LVD SCSI hard drives with 80-pin SCA connector which require a special spud to be plugged into the system.

# 3.17.2 External ports

- ♦ SCSI-2 50-pin Ultra-Narrow single-ended
- ♦ SCSI-3 68-pin Ultra2-Wide LVD
- ♦ DB25 RS232C serial for console/UPS (break-out converts to three DB9 plugs)
- ♦ Fast Ethernet RJ45
- ♦ Ethernet RJ45 for Secure Web Console/GSP

#### 3.17.3 Operating systems

- ♦ HP-UX: 64-bit 11.00, 11i v1 and 11i v2
- ♦ Linux

#### 3.17.4 Benchmarks

| Model           | SPEC2000, int | SPEC2000, fp | SPEC2000rate, int | SPEC2000 <i>rate</i> , fp |
|-----------------|---------------|--------------|-------------------|---------------------------|
| A500-5X(rp2450) | 422           | 414          | 2-CPU: 9.3        | 2-CPU: 7.6                |
| A500-7X(rp2470) | 581           |              | 6.74 2-CPU: 12.9  |                           |

# 3.17.5 Dimensions

| Model        | Height | Width | Depth | Weight |
|--------------|--------|-------|-------|--------|
|              | 95mm   | 482mm | 635mm | 2.3kg  |
| Rack-mounted | 2U     | 482mm | 774mm | 2.3kg  |

# 3.17.6 References

#### Manuals

- ♦ hp server rp2400 series whitepaper (URL gone)
- ♦ hp server rp2405 series whitepaper (URL gone)
- ♦ rp24xx Hardware Manual (URL gone)

#### Websites

- ♦ Doug's HP 9000 GSP Notes Page with a detailed description of the available GSP commands.
- ♦ A-Class Product Overview (archive.org mirror), Hewlett-Packard Company (2000: mirror accessed January 2024)
- A-Class Street Talk (archive.org mirror), Hewlett-Packard Company (2000: mirror accessed January 2024)

# 3.18 HP Visualize B132L, B160L, B180L

The HP Visualize B-Class B132L, B160L and B180L were midrange and high-performance graphics workstations introduced in 1996 and 1997. Based on 32-bit PA-RISC processors, they were the successors to the popular 715 workstations with improved performance and I/O options for HP-UX Unix applications. The B180L was introduced a year after the initial B132L and B160L as more powerful alternative.

The B-Class were developed together with the HP Visualize C-Class workstations C132L/C160L, having similar design but more integrated functionality on the mainboard and fewer expansion options to minimize cost. The +-models B132L+ and B180L+ had faster Ultra-Wide SE SCSI and 100 Mbit Ethernet instead of Fast-Wide HVD SCSI and 10 Mbit Ethernet.

HP marketed these B-Class in 1996 as having "leadership integer performance and 2-D and 3-D graphics capabilities" for "complex design and analysis in mechanical design automation" such as MDA, EDA, remote sensing and GIS. Originally released with upgrades to future PA-RISC processors and "systemlevel upgrades to upcoming Intel IA-64 processors", which never materialized.

On the higher-end, the B-Class were flanked by 64-bit C160/C180 and the expandable J-Class workstations. Many Visualize workstations including the B-Class became widely available in the late-2000s after Unix-based CAD/CAE was phased out in the industry and these workstations had solid support in open source operating systems.

| Model | Number   | Introduced | Price    |
|-------|----------|------------|----------|
| B132L | 9000/778 | 1996       | \$10,480 |
| B160L | 9000/778 | 1996       | \$16,480 |
| B180L | 9000/778 | 1997       | \$16,500 |

# 3.18.1 System architecture

#### Processors

Table 3.64: The external L2 cache is optional, installed in two DIMM slots next to the CPU with modules of equal size. Usually, systems come with two 512 KB modules âL'a 1 MB L2. The L2 option cost around \$2,000 when ordering new.

| Model  | CPU       | Speed   | L1 Cache         | L2 Cache               |
|--------|-----------|---------|------------------|------------------------|
| BI32L  | PA-7300LC | 132 MHz | 64/64 KB on-chip | 1 MB off-chip optional |
| B132L+ | PA-7300LC | 132 MHz | 64/64 KB on-chip | 1 MB off-chip optional |
| B160L  | PA-7300LC | 160 MHz | 64/64 KB on-chip | 1 MB off-chip optional |
| B180L+ | PA-7300LC | 180 MHz | 64/64 KB on-chip | 1 MB off-chip optional |

#### Chipset

- ♦ LASI chipset
- ♦ Phantom PseudoBC GSC+ port
- ♦ NCR 53C710 8-bit single-ended SCSI-2
- ♦ B132L, B160LNCR 53C720 16-bit Fast-Wide high-voltage differential (HVD) SCSI-2
- ♦ *B132L*+, *B180L*+Symbios Logic 53C875 16-bit Ultra-Wide SCSI-2 controller

- ♦ B132L+, B180L+ DEC 21142/43 (Tulip) Fast-Ethernet controller
- ♦ Intel 82596CA 10 Mbit Ethernet controller
- ♦ Harmony CD/DAT quality 16-bit stereo audio
- ♦ Wax EISA bridge
- ♦ Dino GSC-to-PCI bridge
- ♦ Visualize-EG ( "Graffiti" ) graphics with 2MB frame buffer memory
- ♦ Other I/O (serial, parallel, Floppy)

#### System buses

- ♦ GSC general system-level I/O bus
  - B132L and B132L+: 33 MHz 132 MB/s
  - B160L: 40 MHz 160 MB/s
  - B180L+: 36 MHz 144 MB/s
- ♦ EISA additional expansion I/O bus
- ♦ PCI-32/33 high-performance device I/O bus
- ♦ SCSI-2 Fast-Narrow single-ended bus
- & B132L, B160LSCSI-2 Fast-Wide high-voltage differential main storage I/O bus
- ♦ B132L+, B180L+SCSI-2 Ultra-Wide single-ended main storage I/O bus

#### Memory

- ♦ 72-pin ECC SIMMs, 6ons or faster
- ♦ Six slots for 16-256 MB modules
- ♦ 32 MB to 1.5 GB supported

#### **Expansion slots**

- ♦ B132L, B160L:
  - One slot for a GSC (EISA formfactor) or PCI 32-bit/33 MHz, 3.3 V card
  - One slot for a GSC (EISA formfactor) or PCI 32-bit/33 MHz, 3.3 V or EISA card
- ♦ B132L+, B180L+:
  - One slot for a GSC (EISA formfactor) or PCI 32-bit/33 MHz, 5 V card
  - One slot for a GSC (EISA formfactor) or PCI 32-bit/33 MHz, 5 V or EISA card

#### Storage

- ♦ SCSI half-height 3.5âĂş 68-pin hard drive, either Fast-Wide high-voltage differential (on B132L, B160L) or Ultra-Wide SE (on +-models)
- ♦ 3.5âĂş Floppy drive
- ♦ SCSI half-heigth 5.25âĂş 50-pin SE drive, Fast-Narrow SE SCSI, externally accessible

# 3.18.2 External ports

- ♦ SCSI-2 50-pin Fast-Narrow single-ended
- ♦ B132L, B160L 68-pin HD SCSI-2 Fast-Wide high-voltage differential
- ♦ B132L+, B180L+ SCSI-3 68-pin Ultra-Wide single-ended
- ♦ Two serial RS232C DB9
- ♦ Parallel DB25
- ♦ *B132L*, *B160L* Ethernet RJ45
- ♦ *B132L*+, *B180L*+ Fast Ethernet RJ45
- ♦ Ethernet AUI 15-pin
- ♦ EVC graphics port, that needs a special HP adapter cable to convert to VGA
- ♦ Two PS/2 connectors for keyboard & mouse
- ♦ Four phone jacks (microphone, headphones, line-in and line-out)

# 3.18.3 Operating systems

- ♦ HP-UX10.20, 11.00 and 111 v1
- ♦ Linux
- ♦ OpenBSD
- ♦ NetBSD

# 3.18.4 Benchmarks

| Model  | SPEC95, int | SPEC95, fp | SPEC95 <i>rate</i> , int | SPEC95rate, fp |
|--------|-------------|------------|--------------------------|----------------|
| B132   | 6.45        | 6.70       | 58.1                     | 60.3           |
| B132+  | 6.84        | 7.17       | 61.5                     | 64.6           |
| B160L  | 7.75        | 7.56       | 69.7                     | 68.1           |
| B180L+ | 9.22        | 9.43       | 83.0                     | 84.8           |

#### 3.18.5 Dimensions

| Height | Width | Depth | Weight |
|--------|-------|-------|--------|
| 116mm  | 445mm | 452mm | 18kg   |

# 3.18.6 References

- Model B132L/B132L+/B160L/B180L Owners Guide (.pdf) Hewlett Packard, A4190-90023, September 1997
- Service Handbook B Class Model B132L/B132L+/B160L/B180L (.pdf) Hewlett Packard, A4190-90041, October 1997
- ♦ A Low-Cost Workstation with Enhanced Performance and I/O Capabilities (.pdf) Scott P. Allan et al (June 1997: Hewlett-Packard Journal)
- HP VISUALIZE Workstations Desktop Models B132L and B160L, HP Technical Computing (archive.org mirror), Hewlett-Packard Company (1997: mirror accessed January 2024)

# ROM update

There is an firmware update available for the B-Class with the latest version 6.1:

- ♦ PF\_CB1X0061.txt has details about the contents and installation of the patch.
- ♦ CB1X0061.frm contains the patch.
- ♦ Both hosted at the PA-RISC Linux FTP server

# 3.19 HP B1000, C3000, C3600, C3700

HP Visualize B1000, C3000, C3600 and C3700 were late 1990s PA-RISC workstations for the graphics and CAD on Unix markets. They used 64-bit HP PA-8500, PA-8600 and PA-8700 processors with rather large on-chip L1 caches. Part of the HP 9000 Unix PA-RISC workstations, they were sold until the early 2000s as some of the last PA-RISC desktop computers, the slow end of an era.

The C3600 is a C3000 upgraded to PA-8600, the C3700 the same but upgraded to a PA-8700. There were additional versions like the C3650 and the C3750, the latter with a faster PA-8700+ CPU.

The architecture with Astro and Elroy chipsets was a major change from before with new I/O devices added and no more LASI chipset and GSC bus-staples of 1990s PA-RISC. PCI and USB appeared.

| Model | Number   | Introduced | Price    |
|-------|----------|------------|----------|
| B1000 | 9000/785 | 1999       | \$9,900  |
| C3000 | 9000/785 | 1999       | \$13,800 |
| C3600 | 9000/785 | 2000       | \$12,243 |
| C3650 | 9000/785 | 2001       |          |
| C3700 | 9000/785 | 2001       |          |
| C3750 | 9000/785 | 2001       |          |

# 3.19.1 System architecture

# Processors

| Model | CPU      | Speed   | L1 Cache            |
|-------|----------|---------|---------------------|
| B1000 | PA-8500  | 300 MHz | 512/1024 KB on-chip |
| C3000 | PA-8500  | 400 MHz | 512/1024 KB on-chip |
| C3600 | PA-8600  | 552 MHz | 512/1024 KB on-chip |
| C3650 | PA-8700  | 625 MHz | 768/1536 KB on-chip |
| C3700 | PA-8700  | 750 MHz | 768/1536 KB on-chip |
| C3750 | PA-8700+ | 875 MHz | 768/1536 KB on-chip |

# Chipset

- ♦ Astro memory/Runway controller
- ♦ Four Elroy PCI bridges
- ♦ National 87560 (SuperI/O), handling USB, RS232, parallel, floppy and IDE
- ♦ National 87415 IDE controller
- ♦ National USB controller
- ♦ Analog Devices AD1889 sound chip
- ♦ DEC 21142/43 Fast Ethernet controller (*Tulip*)
- ♦ Symbios Logic 53C896 SCSI-3 controller

#### System buses

- ♦ Runway CPU/memory bus
- ♦ PCI-32/33 device I/O bus
- ♦ PCI-64/33 high-performance device I/O bus
- ♦ PCI-64/66 high-performance graphics I/O bus
- ♦ C37x0: PCI-64/100 high-performance graphics I/O bus
- ♦ SCSI-2 Ultra-Narrow single-ended external I/O bus
- ♦ SCSI-3 Ultra2-Wide LVD storage I/O bus
- ♦ IDE removable device I/O bus

#### Memory

- ♦ 278-pin 120 MHz ECC SDRAM DIMMs
- ♦ Eight slots for 128/256/512/1024 MB modules
- ♦ 128 MB to 8 GB supported

#### **Expansion slots**

- ♦ One PCI 64-bit/66 MHz, 3.3 V slot (clocked at 100 MHz on C37x0 systems)
- ♦ Three PCI 64-bit/33 MHz, 5 V slots
- ♦ Two PCI 32-bit/33 MHz, 5 V slots
- ♦ I/O slot layout (from top to bottom):
  - 1. PCI-64/33, pcio, 5 V
  - 2. PCI-64/66, pci1, 3.3 V (for primary graphics; on C37x0 systems this is a PCI-64/100 slot]
  - 3. PCI-64/33, pcio, 5 V
  - 4. PCI-64/33, pci2, 5 V (for secondary graphics)
  - 5. PCI-32/33, pci3, 5 V
  - 6. PCI-32/33, pci3, 5 V

#### Storage

- ♦ Two SCSI 3.5åÅş Ultra2-Wide LVD hard drives with 80-pin SCA connector
- ♦ 3.5âĂş Floppy drive
- ♦ Half-heigth IDE 5.25âÅş drive, external accessible

# 3.19.2 External ports

- ♦ SCSI-2 50-pin Ultra-Narrow single-ended
- ♦ SCSI-3 68-pin Ultra2-Wide LVD
- ♦ Two serial RS232C DB9
- ♦ Parallel DB25
- ♦ Fast Ethernet RJ45
- ♦ Two USB ports for keyboard & mouse
- ♦ Four phone jacks (microphone, headphones, line-in and line-out)

# 3.19.3 Operating systems

- ♦ HP-UX: 10.20 (ACE9912), 11.00 64-bit (ACE9911, C3700: July 2001 Release) 111 v1 64-bit (TCOE and MTOE)
- ♦ Linux
- ♦ OpenBSD (32-bit)
- ♦ NetBSD (32-bit)

# 3.19.4 Benchmarks

| Model | SPEC95,<br>int | SPEC95,<br>fp | SPEC95<br><i>rate</i> , int | SPEC95<br><i>rate</i> , fp | SPEC2000,<br>int | SPEC2000,<br>fp | SPEC2000<br><i>rate</i> , int | SPEC2000<br><i>rate</i> , fp |
|-------|----------------|---------------|-----------------------------|----------------------------|------------------|-----------------|-------------------------------|------------------------------|
| B1000 | 23.9           | 39.3          | 217                         | 378                        |                  |                 |                               |                              |
| C3000 | 31.8           | 52.4          | 287                         | 471                        | 313              | 321             |                               |                              |
| C3600 | 42.0           | 64.0          | 379                         | 576                        | 432              | 433             | 5.0                           | 5.0                          |
| C3650 |                |               |                             |                            | 508              | 542             | 5.9                           | 6.3                          |
| C3700 |                |               |                             |                            | 604              | 576             | 7.0                           | 6.7                          |
| C3750 |                |               |                             |                            | 678              | 674             |                               |                              |

# 3.19.5 Dimensions

| Model        | Height | Width | Depth | Weight |
|--------------|--------|-------|-------|--------|
| Desktop      | 445mm  | 229mm | 495mm | 2.5kg  |
| Rack-mounted | 6U     | 451mm | 665mm | 2.5kg  |

# 3.19.6 References

#### Manuals

- ♦ HP VISUALIZE B Class and C Class Owner's Guide (PDF, 4.9 MB, A5992-90001 Edition E0501)
- ♦ B1000/C3x00 Service Handbook (PDF, 3.2 MB, A4985-90048)
- ♦ VISUALIZE Workstation Memory Subsystem (PDF, 120 KB)

# Further reading

 $\diamond\,$  The mass extinction of UNIX workstations, OSnews, Thom Holwerda, 12/2022

# 3.20 HP Visualize B2000 and B2600

These HP Visualize B-Class PA-RISC workstations from 2000 were aimed at the graphics workstations market, equipped with the 64-bit PA-8500 or PA-8600 processors with large on-chip L1 caches.

The B2000 usually uses the PA-8500 in a small tower case whereas the B2600 is built in a desktop, featuring the PA-8600 CPU.

The architecture was a major change from those of its C-Class predecessors (C200 et al.) now based on Astro/Elroy, new I/O devices and without the LASI I/O chip and GSC bus. All device I/O was now implemented by PCI buses, human I/O devices are connected to USB ports.

An upgrade path to HP Itanium (IPF) was envisaged for Visualize workstations but not offered in the end. These were some of the last PA-RISC workstations offered by HP.

| Model | Number   | Introduced | Price   |
|-------|----------|------------|---------|
| B2000 | 9000/785 | 2000       | \$5,075 |
| B2600 | 9000/785 | 2000       |         |

# 3.20.1 System architecture

Processors

| Model | CPU     | Speed   | L1 Cache            |
|-------|---------|---------|---------------------|
| B2000 | PA-8500 | 300 MHz | 512/1024 KB on-chip |
| B2600 | PA-8600 | 500 MHz | 512/1024 KB on-chip |

Note there were some B2000s shipped with or upgraded to PA-8600 (PCXW+) processors.

#### Chipset

- ♦ Astro memory/Runway controller
- ♦ Two Elroy PCI bridges
- ♦ National 87560 (SuperI/O), handling USB, RS232, parallel, floppy and IDE
- ♦ National 87415 IDE controller
- ♦ National USB controller
- ♦ Analog Devices AD1889 sound chip (on B2600 the audio card is optional)
- ♦ DEC 21142/43 Fast Ethernet controller (*Tulip*)
- ♦ Symbios Logic 53C896 Ultra2-Wide SCSI-3 controller
- ♦ B2000: Visualize FXe graphics

#### System buses

- ♦ Runway CPU/memory bus
- ♦ PCI-32/33 device I/O bus

- ♦ PCI-64/33 high-performance I/O bus
- ♦ SCSI-3 Ultra2-Wide LVD bus main storage I/O
- ♦ IDE bus; removable device-I/O

# Memory

- ♦ 278-pin 120 MHz ECC SD-RAM DIMMs
- ♦ Four slots for 128 MB-1 GB modules
- 128 MB to 4 GB supported

# **Expansion slots**

- ♦ Two PCI 64-bit/33 MHz, 5 V slots (clocked at 66 MHz on B2600)
- ♦ Two PCI 32-bit/33 MHz, 5 V slots
- ♦ B2000 I/O slot layout, from top to bottom:
  - 1. PCI-64/33, 5 V
  - 2. PCI-64/33, 5 V
  - 3. PCI-32/33, 5 V
  - 4. PCI-32/33, 5 V
- $\diamond\,$  B2600 I/O slot layout, from top to bottom:
  - 1. PCI-32/33, 5 V, short PCI cards
  - 2. PCI-32/33, 5 V, short PCI cards
  - 3. PCI-64/33, 5 V, short and full-length cards
  - 4. PCI-64/33, 5 V, short and full-length cards

# Storage

- ♦ Two SCSI 3.5åÅş Ultra2-Wide LVD hard drives with 80-pin SCA connector
- ♦ 3.5âĂş Floppy drive
- ♦ IDE half-heigth 5.25âĂş drive, external accessible

# 3.20.2 External ports

- ♦ B2000: VGA HD15
- ♦ Two serial RS232C DB9
- ♦ Parallel DB25
- ♦ Fast Ethernet RJ45

- $\diamond\,$  Two USB ports for keyboard  ${\ensuremath{\ensuremath{\mathscr{O}}}}$  mouse
- ♦ Four audio jacks (microphone, headphones, line-in and line-out) (on B2600 the audio card is optional)

# 3.20.3 Operating systems

- & HP-UX10.20 (ACE9912), 11.00 64-bit (ACE9911) 11i v1 64-bit (TCOE and MTOE)
- ♦ Linux
- ♦ OpenBSD (32-bit)
- ♦ NetBSD (32-bit)

# 3.20.4 Benchmarks

| Model | SPEC95,<br>int | SPEC95,<br>fp | SPEC95<br><i>rate</i> , int | SPEC95<br><i>rate</i> , fp | SPEC2000,<br>int | SPEC2000,<br>fp | SPEC2000<br><i>rate</i> , int | SPEC2000<br><i>rate</i> , fp |
|-------|----------------|---------------|-----------------------------|----------------------------|------------------|-----------------|-------------------------------|------------------------------|
| B2000 | 31.80          | 52.40         | 286                         | 472                        | 332              | 357             | 3.8                           | 4 <b>.</b> 1                 |
| B2600 |                |               |                             |                            | 403              | 440             | 4.7                           | 5.1                          |

# 3.20.5 Dimensions

| Model | Height | Width | Depth | Weight |
|-------|--------|-------|-------|--------|
| B2000 | 445mm  | 229mm | 495mm | 2.1kg  |
| B2600 | 127mm  | 425mm | 457mm | 20kg   |

# 3.20.6 References

#### Manuals

- ♦ B2000 Service Handbook (PDF, 8.8 MB)
- ♦ B2000 Owner's Guide (PDF, 2.6 MB)
- ♦ B2600 Technical Reference Manual (PDF, 33.0 MB)
- ♦ VISUALIZE Workstation Memory Subsystem (PDF, 120 KB)

# 3.21 HP 9000/C100 and C110

The HP 9000 C100 and C110 are PA-RISC graphics workstations based on the PA-7200 processor and were introduced in 1995. The C-Class were marketed as technical workstations for graphical use cases – CAD, CAE and visualization, and were pretty fast Unix desktop computers for their time.

HP billed these entry C-Classes as having "no-compromise, full computing power" to be used in "technical and design applications" with 2D and 3D graphics.

The HP 9000 C-Class have a similar case to the older HP 9000 735 – with interlocking I/O modules and CPU board, but are based on a faster architecture with PA-7200 and a U2 platform.

There were other C-Class workstations with different and faster designs: the 32-bit C132L and C160L, 64-bit C160 and C180 and powerful C200 et al. Board upgrades of C100 and C110 were possible to C160 and C180.

| Model | Number   | Introduced | Price    |
|-------|----------|------------|----------|
| С100  | 9000/777 | 1995       | \$19,715 |
| С110  | 9000/777 | 1995       | \$25,715 |

### 3.21.1 System architecture

### Processors

| Model | CPU     | Speed    | L1 Cache                                   |
|-------|---------|----------|--------------------------------------------|
| С100  | PA-7200 | 100 MHz  | 256/256 KB off-chip, 2 KB on-chip "assist" |
| C110  | PA-7200 | 1 20 MHz | 256/256 KB off-chip, 2 KB on-chip "assist" |

### Chipset

- ♦ U2 I/O adapter Runway to GSC bridge
- ♦ MMC/SMC memory controllers
- ♦ LASI I/O chipset
- ♦ NCR 53C710 8-bit single-ended SCSI-2
- ♦ NCR 53C720 16-bit Fast-Wide high-voltage differential (HVD) SCSI-2
- ♦ Intel 82596CA 10 Mbit Ethernet controller
- ♦ Harmony CD/DAT quality 16-bit stereo audio
- ♦ Wax EISA bridge
- ♦ GSC graphics
- ♦ Other I/O (serial, parallel, HP-HIL, Floppy)

### System buses

♦ Runway CPU/memory bus (100 MHz 800 MB/s peak data rate on C100, 120 MHz, 960 MB/s on C110)

- ♦ GSC general system-level I/O bus
- ♦ EISA additional expansion I/O bus
- ♦ SCSI-2 single-ended bus
- ♦ SCSI-2 Fast-Wide high-voltage differential main storage I/O bus

### Memory

- ♦ 72-pin ECC SIMMs, 6ons or faster
- ♦ Bus width: 128 data bits with 16 check bits
- ♦ Up to 8-way interleaving
- ♦ 400 MB/s (C100), 480 MB/s (C110) peak bandwidth
- ♦ Eight slots for 16-128 MB modules
- ♦ 32 MB to 1 GB supported

### **Expansion slots**

- ♦ One slot for a GSC (EISA formfactor) card
- $\Leftrightarrow\,$  Three slots for GSC (EISA formfactor) or EISA cards
- ♦ I/O slot layout (from top to bottom):
  - 1. EISA or GSC
  - 2. EISA or GSC
  - 3. EISA or GSC (for secondary graphics)
  - 4. GSC (for primary graphics)

### Storage

The disk slider can accomodate up to three SCSI drives and one floppy drive simultaneously, the internal cabling (usually) includes one Wide-SCSI cable with three 68-pin connectors and a HVD-terminator at the end, one Narrow-SCSI with one 50-pin connector and one cable for the floppy.

The *Narrow-SCSI* cable is normally used for the external-accessible half-height 5.25âÅş CD/DAT drive, although it is of course also possible to connect a 50-pin SE hard drive. The cable can also be easily replaced with a variant with more connectors to use up to three 50-pin SE hard drives. The PDC can boot off these SE drives.

The *Wide-SCSI* cable is normally used for the internal 3.5âÅş 68-pin Fast-Wide high-voltage differential system drives. Up to three hard drives can be installed in the cage, which leaves no room for an external-accessible CD/DAT drive though. The Fast-Wide drives are also bootable from the PDC.

A standard configuration could look like this:

- ♦ Two 3.5âĂş 68-pin Fast-Wide differential (HVD) SCSI hard drives,
- ♦ One 3.5âĂş Floppy drive and

♦ One external-accessible half-height 5.25åÅş SCSI drive (CD/DAT).

### 3.21.2 External ports

- ♦ SCSI-2 50-pin single-ended
- ♦ SCSI-3 68-pin Fast-Wide *differential* (HVD)
- ♦ Two serial RS232C DB9 (up 460.8Kb/s)
- ♦ Parallel DB25
- ♦ Ethernet RJ45
- ♦ Ethernet AUI 15-pin
- ♦ Graphics port depend on installed video adapter
- ♦ Two PS/2 connectors for keyboard and mouse
- ♦ HP-HIL for input device loop
- ♦ Four phone jacks (microphone, headphones, line-in and ?)

### 3.21.3 Operating systems

- ♦ HP-UX10.20, 11.00 and 111 VI
- ♦ Apparently also HP-UX 10.00 and HP-UX 10.10
- ♦ Linux
- ♦ OpenBSD (32-bit)
- ♦ NetBSD (32-bit)
- ♦ Research: HPBSD

### 3.21.4 Benchmarks

| Model | SPEC95, int | SPEC95, fp | SPECrate95, int | SPECrate95, fp |
|-------|-------------|------------|-----------------|----------------|
| С100  | 4.98        | 6.59       | 44.8            | 59.4           |
| С110  | 6.00        | 8.14       | 54.0            | 73.3           |

### 3.21.5 Dimensions

| Height | Width | Depth | Weight |
|--------|-------|-------|--------|
| 138mm  | 539mm | 447mm | 2.1kg  |

### 3.21.6 References

### Manuals

♦ C100/110 Owners Guide (PDF, 1.6 MB)

- ♦ Service Handbook C Class (PDF, 1.5 MB)
- HP 9000 C-Class Workstation Family Models C100 and C110, HP Technical Computing (archive.org mirror), Hewlett-Packard Company (1997: mirror accessed January 2024)

# 3.22 HP Visualize C132L, C160L

The HP Visualize C132L and C160L PA-RISC workstations were entry-level Unix workstations with integrated, low-cost PA-7300LC processors and LASI chipset. They have a similar case to that of the old HP 9000/735 workstation, built of interlocking modules for I/O board, MPU board etc.

The C132L and C160L were close to the slightly older and less powerful C100/C110, which were PA-7200 based, and technically almost identical to the smaller and less expandable B132L/B160L workstations.

The PA-7300LC C160L was marketed by HP for "MDA, EDA, GIS, or software development" with "outstanding graphics and compute performance in an affordable and expandable system."

A C180L is mentioned in documentation but it is unclear if ever existed. The very rare PA-RISC laptops from RDI, the RDI PrecisionBooks from 1998, were technically based on the Visualize C132L, C160L and C180L workstation boards.

| Model | Number   | Introduced | Price    |
|-------|----------|------------|----------|
| C132L | 9000/779 | 1996       |          |
| C160L | 9000/779 | 1996       | \$19,480 |

## 3.22.1 System architecture

### Processors

Table 3.80: The external L2 cache SRAM is optional and installed in two DIMM slots next to the CPU socket with modules of equal size. Usually, systems come with two 512 KB modules âL'a 1 MB L2.

| Model | CPU       | Speed   | L1 Cache         | L2 Cache      |
|-------|-----------|---------|------------------|---------------|
| C132L | PA-7300LC | 132 MHz | 64/64 KB on-chip | т MB off-chip |
| C160L | PA-7300LC | 160 MHz | 64/64 KB on-chip | т MB off-chip |

### Chipset

- ♦ LASI chipset
- ♦ Phantom PseudoBC GSC+ port
- ♦ NCR 53C710 8-bit single-ended SCSI-2
- ♦ NCR 53C720 16-bit Fast-Wide differential (HVD) SCSI-2
- ♦ Intel 82596CA 10 Mbit Ethernet controller
- ♦ Harmony CD/DAT quality 16-bit stereo audio
- ♦ Wax EISA bridge
- ♦ Dino GSC-to-PCI bridge
- ♦ Visualize-EG graphics with 2MB frame buffer memory
- ♦ Other I/O (serial, parallel, Floppy, HP-HIL)

### System buses

- ♦ GSC-2 system and I/O bus (33 MHz with 132 MB/s peak data rate on C132L, 40 MHz 160 MB/s on C160L)
- ♦ EISA additional expansion I/O bus
- ♦ PCI-32/33 high-performance device I/O bus
- ♦ SCSI-2 single-ended bus
- ♦ SCSI-2 Fast-Wide *differential* main storage I/O bus

### Memory

- ♦ 72-pin ECC SIMMs, 6ons or faster
- ♦ Bus width: 128 data bits with 16 check bits
- ♦ Up to 8-way interleaving
- ♦ 12 slots for 16-256 MB modules
- ♦ 32 MB to 2 GB supported

### **Expansion slots**

- ♦ Two slots for GSC (EISA formfactor) or EISA cards
- ♦ One slot for a PCI 32-bit/33 MHz, 3V or EISA card
- ♦ One slot for a PCI 32-bit/33 MHz, 3V card
- ♦ Slot layout, from top to bottom:
  - 1. EISA or GSC
  - 2. EISA or GSC
  - 3. PCI-32/33.3 V or EISA
  - 4. PCI-32/33

### Storage

The disk-slider can accomodate up to three SCSI drives and one floppy drive simultaneously, the internal cabling (usually) includes one Wide-SCSI cable with three 68-pin connectors and a HVD-terminator at the end, one Narrow-SCSI with one 50-pin connector and one cable for the floppy.

The *Narrow-SCSI* cable is normally used for the external-accessible half-height 5.25âÅş CD/DAT drive, although it is of course also possible to connect a 50-pin SE hard drive. The cable can also be easily replaced with a variant with more connectors to use up to three 50-pin SE hard drives. The PDC can boot off these SE drives.

The *Wide-SCSI* cable is normally used for the internal 3.5âĂş 68-pin Fast-Wide high-voltage differential system drives. Up to three hard drives can be installed in the cage, which leaves no room for an external-accessible CD/DAT drive though. The Fast-Wide drives are also bootable from the PDC.

A standard configuration could look like this:

- ♦ Two 3.5âĂş 68-pin Fast-Wide differential (HVD) SCSI hard drives,
- ♦ One 3.5âĂş Floppy drive and
- ♦ One external-accessible half-height 5.25âĂş SCSI drive (CD/DAT).

### 3.22.2 External ports

- ♦ SCSI-2 50-pin single-ended
- SCSI-3 68-pin Fast-Wide differential (HVD)
- ♦ Two serial RS232C DB9 (up 460.8Kb/s)
- ♦ Parallel DB25
- ♦ Ethernet RJ45
- ♦ Ethernet AUI 15-pin
- ♦ EVC graphics port, that needs a special HP adapter cable to convert to VGA
- ♦ Two PS/2 connectors for keyboard and mouse
- ♦ HP-HIL for input device loop
- ♦ Four phone jacks (microphone, headphones, line-in and ?)

### 3.22.3 Operating systems

- ♦ HP-UX10.20, 11.00 and 111 VI
- ♦ Linux
- ♦ OpenBSD
- ♦ NetBSD

### 3.22.4 Benchmarks

| Model | SPEC95, int | SPEC95, fp | SPEC95 <i>rate</i> , int | SPEC95rate, fp |
|-------|-------------|------------|--------------------------|----------------|
| C132L | 6.45        | 6.70       | 58.1                     | 60.3           |
| C160L | 7.75        | 7.56       | 7.75/7.56                | 69.7/68.1      |

### 3.22.5 Dimensions

| Height | Width | Depth | Weight |
|--------|-------|-------|--------|
| 138mm  | 539mm | 447mm | 21kg   |

# 3.22.6 References

### Manuals

- ♦ C160L Owners Guide (PDF, 1.6 MB)
- ♦ Service Handbook C Class (PDF, 1.5 MB)
- HP VISUALIZE Workstation Desktop Model C160L, HP Technical Computing (archive.org mirror), Hewlett-Packard Company (1997: mirror accessed January 2024)

# 3.23 HP Visualize C160, C180

The HP Visualize C160 and C180 workstations were graphics workstations equipped with 64-bit PA-8000 processors, introduced in 1996. They were higher-end offerings with faster CPUs and better configurations compared to older HP Visualize C100, C110, or lower-cost C132L, C160L.

The case is similar to that of the HP 9000/735 workstation with interlocking modules. These machines were aimed at CAD/CAM/3D modelling and were succeeded by the powerful C200 and C240.

The C160 and C180 were the first smaller 64-bit PA-RISC workstations for graphics applications and were positioned by HP against Sun Ultra 2 and Silicon Graphics Indigo2 workstations for Unix technical computing. HP marketed them for "MDA, EDA, Exploration and Production, GIS, and Medical Imaging" as well as "fluid dynamics and structural analysis" as they had "outstanding floating point and graphics performance."

| Model      | Number   | Introduced | Price    |
|------------|----------|------------|----------|
| C160       | 9000/780 | 1996       | \$24,000 |
| C180C180XP | 9000/780 | 1996       | \$50,000 |

The C180 was also sometimes referred to as C180-XP if a Visualize XP graphics adapter was included. The 32-bit C100 and C110 were board-upgradable to C160 and C180.

### 3.23.1 System architecture

#### Processors

| Model | CPU     | Speed   | L1 Cache            |
|-------|---------|---------|---------------------|
| C160  | PA-8000 | 160 MHz | 512/512 KB off-chip |
| C180  | PA-8000 | 180 MHz | 1/1 MB off-chip     |

### Chipset

- ♦ UTurn I/O adapter Runway to GSC bridge
- ♦ MMC/SMC memory controllers
- ♦ LASI I/O chipset
- ♦ NCR 53C710 8-bit single-ended SCSI-2
- ♦ NCR 53C720 16-bit Fast-Wide high-voltage differential (HVD) SCSI-2
- ♦ Intel 82596CA 10 Mbit Ethernet controller
- ♦ Harmony CD/DAT quality 16-bit stereo audio
- ♦ Wax EISA bridge
- ♦ Dino GSC-to-PCI bridge
- ♦ Visualize-EG graphics with 2MB frame buffer memory
- ♦ Other I/O (serial, parallel, Floppy, HP-HIL)

### System buses

- ♦ Runway CPU/memory bus (120 MHz with 960 MB/s peak bandwidth)
- ♦ Cache: 128-bit wide bus between cache and CPU
  - C160: 2.56 GB/s I-fetch, 2.56 GB/s D-load (16-Byte), 1.26 GB/s D-store (8-Byte)
  - C180: 2.88 GB/s I-fetch, 2.88 GB/s D-load (16-Byte), 1.44 GB/s D-store (8-Byte)
- ♦ GSC-2 general system-level I/O bus
- ♦ EISA additional expansion I/O bus
- ♦ PCI-32/33 high-performance device I/O bus
- ♦ SCSI-2 single-ended bus
- ♦ SCSI-2 Fast-Wide high-voltage differential main storage I/O bus

### Memory

- ♦ 72-pin ECC SIMMs, 60ns or faster
- ♦ Bus width: 128 data bits with 16 check bits
- ♦ Up to 8-way interleaving
- ♦ 960 MB/s peak bandwidth
- ♦ 12 slots for 16-256 MB modules
- ♦ 32 MB to 3 GB supported

### **Expansion slots**

- ♦ One slot for a GSC (EISA formfactor) or PCI 32-bit/33 MHz, 3.3 V card
- ♦ One slot for a GSC (EISA formfactor), EISA or PCI 32-bit/33 MHz, 3.3 V card
- ♦ Two slots for GSC (EISA formfactor) or EISA cards
- $\diamond\,$  I/O slot layout, from top to bottom:
  - 1. EISA or GSC
  - 2. EISA or GSC
  - 3. PCI-32/33, 3.3 V or EISA or GSC
  - 4. PCI-32/33, 3.3 V or GSC
- ♦ Often used for graphics applications with HP graphics adaptors like Visualize-48

### Storage

The disk-slider can accomodate up to three SCSI drives and one floppy drive simultaneously, the internal cabling (usually) includes one Wide-SCSI cable with three 68-pin connectors and a HVD-terminator at the end, one Narrow-SCSI with one 50-pin connector and one cable for the floppy.

The *Narrow-SCSI* cable is normally used for the external-accessible half-height 5.25âÅş CD/DAT drive, although it is of course also possible to connect a 50-pin SE hard drive. The cable can also be easily replaced with a variant with more connectors to use up to three 50-pin SE hard drives. The PDC can boot off these SE drives.

The *Wide-SCSI* cable is normally used for the internal 3.5âĂş 68-pin Fast-Wide high-voltage differential system drives. Up to three hard drives can be installed in the cage, which leaves no room for an external-accessible CD/DAT drive though. The Fast-Wide drives are also bootable from the PDC.

A standard configuration could look like this:

- ♦ Two 3.5âĂş 68-pin Fast-Wide differential (HVD) SCSI hard drives,
- ♦ One 3.5âĂş Floppy drive and
- ♦ One external-accessible half-height 5.25âĂş SCSI drive (CD/DAT).

## 3.23.2 External ports

- ♦ SCSI-2 50-pin single-ended
- ♦ SCSI-3 68-pin Fast-Wide differential (HVD)
- ♦ Two serial RS232C DB9 (up 460.8Kb/s)
- ♦ Parallel DB25
- ♦ Ethernet RJ45
- ♦ Ethernet AUI 15-pin
- ♦ EVC graphics port, that needs a special HP adapter cable to convert to VGA
- ♦ Two PS/2 connectors for keyboard and mouse
- ♦ HP-HIL for input device loop
- ♦ Four phone jacks (microphone, headphones, line-in and ?)

### 3.23.3 Operating systems

- ♦ HP-UX10.20, 11.00 and 111 VI
- ♦ Linux
- ♦ OpenBSD (32-bit)
- ♦ NetBSD (32-bit)

# 3.23.4 Benchmarks

| Model | SPEC95, int | SPEC95, fp | SPEC95rate, int | SPEC95rate, fp |
|-------|-------------|------------|-----------------|----------------|
| C160  | 10.40       | 16.30      | 93.6            | 147            |
| C180  | 11.80       | 18.70      | 107             | 169            |

### 3.23.5 Dimensions

| Height | Width | Depth | Weight |
|--------|-------|-------|--------|
| 138mm  | 539mm | 447mm | 21kg   |

# 3.23.6 References

- Model C160 / C180 / C200 / C240 / C360 Owner's Guide (PDF, 1.5 MB)
- ♦ Service Handbook C Class (PDF, 1.5 MB)
- ♦ HP VISUALIZE Workstations Power Desktop Models C160 and C180-XP, HP Technical Computing (archive.org mirror), Hewlett-Packard Company (1997: mirror accessed January 2024)

### ROM update

There is a firmware update available for the C160 and C180, which contains the latest version (6.2).

- ♦ PF\_CC2X0062.text has details about the contents and installation of the patch.
- ♦ PF\_CC2X0062.frm contains the patch.

# 3.24 HP Visualize C200, C240, C360

The HP Visualize C200, C240 and C360 PA-RISC workstations were aimed at the late-1990s Unix graphics market, with powerful 64-bit PA-8200 and PA-8500 CPUs, based on the earlier 32-bit Visualize C100/C110.

The C-Class have a similar case to that of the old 735 with interlocking modules so I/O, CPU board etc. can be easily taken out.

The 64-bit Visualize C-Class were graphics workstations aimed at CAD/CAM/3D modelling, and were at the time the fastest configurations of the C-Class series.

The systems were sometimes referred to as C200+ and C240+ and were sold under the Visualize brand as well as the prior HP 9000 naming scheme.

| Model | Number   | Introduced | Price    |
|-------|----------|------------|----------|
| C200  | 9000/782 | 1997       | \$21,000 |
| C240  | 9000/782 | 1997       | \$46,000 |
| C360  | 9000/785 | 1998       | \$22,365 |

Note that list prices were moving in 97-98 a lot due to pressure from Windows NT workstations and HP adjusting prices often in response.

### 3.24.1 System architecture

#### Processors

| Model | CPU     | Speed   | L1 Cache              |
|-------|---------|---------|-----------------------|
| C200  | PA-8200 | 200 MHz | 512/1024 KB off-chip  |
| C240  | PA-8200 | 236 MHz | 2048/2048 KB off-chip |
| C360  | PA-8500 | 367 MHz | 512/1024 KB on-chip   |

### Chipset

- ♦ UTurn I/O adapter Runway to GSC bridge
- ♦ MMC/SMC memory controllers
- ♦ LASI I/O chipset
- ♦ NCR 53C710 8-bit single-ended SCSI-2
- ♦ Symbios Logic 53C875 16-bit Ultra-Wide SCSI-2 controller
- ♦ Intel 82596CA 10 Mbit Ethernet controller
- ♦ DEC 21142/43 (*Tulip*) Fast-Ethernet controller
- ♦ Harmony CD/DAT quality 16-bit stereo audio
- ♦ Wax EISA bridge
- ♦ Dino GSC-to-PCI bridge
- ♦ Cujo GSC-to-PCI bridge, 64-bit

♦ Other I/O (serial, parallel, Floppy)

### System buses

- ♦ Runway CPU/memory bus (120 MHz with 960 MB/s peak data rate)
- ♦ GSC-2 general system-level I/O bus (256 MB/s)
- ♦ EISA (built to order option), additional expansion I/O
- ♦ PCI-32/33 device I/O bus
- ♦ PCI-64/66 high-performance device I/O bus
- ♦ SCSI-2 Fast-Narrow single-ended bus
- ♦ SCSI-2 Ultra-Wide single-ended bus main storage I/O

#### Memory

- ♦ 72-pin ECC EDO SIMMs, 50ns or faster
- ♦ 12 slots for 16-256 MB modules
- ♦ 32 MB to 3 GB supported

### **Expansion slots**

- ♦ Three slots for GSC (EISA formfactor) or PCI cards
- ♦ One slot for a GSC (EISA formfactor), PCI or EISA card
- ♦ Two of the PCI slots are PCI 32-bit/33 MHz, 5 V; the other two PCI 64-bit/66 MHz, 3.3 V. Some system do not have the optional EISA slot
- ♦ I/O slot layout, from top to bottom:
  - 1. PCI-32/33, 5 V or EISA or GSC
  - 2. PCI-64/66, 3.3 V or GSC
  - 3. PCI-32/33, 5 V or GSC
  - 4. PCI-64/66, 3.3 V or GSC
- ♦ Often used for graphics applications with HP graphics adaptors like Visualize-48

### Storage

The disk-slider can accomodate up to three SCSI drives and one floppy drive simultaneously, the internal cabling (usually) includes one Wide-SCSI cable with three 68-pin connectors and a SE-terminator at the end, one Narrow-SCSI with one 50-pin connector and one cable for the floppy.

The *Narrow-SCSI* cable is normally used for the external-accessible half-height 5.25âÅş CD/DAT drive, although it is of course also possible to connect a 50-pin SE hard drive. The cable can also be easily

replaced with a variant with more connectors to use up to three 50-pin SE hard drives. The PDC can boot off these SE drives.

The *Wide-SCSI* cable is normally used for the internal 3.5âĂş 68-pin Ultra-Wide SE system drives. Up to three hard drives can be installed in the cage, which leaves no room for an external-accessible CD/DAT drive though. The Ultra-Wide drives are also bootable from the PDC.

A standard configuration could look like this:

- ♦ Two 3.5âĂş 68-pin Ultra-Wide single-ended (SE) SCSI hard drives,
- ♦ One 3.5âĂş Floppy drive and
- ♦ One external-accessible half-height 5.25âĂş SCSI drive (CD/DAT).

### 3.24.2 External ports

- ♦ SCSI-2 50-pin Fast-Narrow single-ended
- ♦ SCSI-3 68-pin Ultra-Wide single-ended
- ♦ Two serial RS232C DB9
- ♦ Parallel DB25
- ♦ Fast Ethernet RJ45
- ♦ Ethernet AUI 15-pin
- ♦ Two PS/2 connectors for keyboard & mouse
- ♦ Four phone jacks (microphone, headphones, line-in and ?)

### 3.24.3 Operating systems

- ♦ HP-UX10.20, 11.00 and 11iv1
- ♦ Linux
- ♦ OpenBSD (32-bit)
- ♦ NetBSD (32-bit)

### 3.24.4 Benchmarks

| Model | SPEC95, int SPEC95, |       | SPECrate95, int | SPECrate95, fp |
|-------|---------------------|-------|-----------------|----------------|
| C200  | 14.20               | 21.40 | 129             | 193            |
| C240  | 17.10               | 25.40 | 156             | 229            |
| C360  | 26.00               | 28.10 | 234             | 252            |

### 3.24.5 Dimensions

| Height | Width | Depth | Weight |
|--------|-------|-------|--------|
| 138mm  | 539mm | 447mm | 2.3kg  |

# 3.24.6 References

### Manuals

- Model C160 / C180 / C200 / C240 / C360 Owner's Guide (PDF, 1.5 MB) Hewlett Packard
- ♦ Service Handbook C Class (PDF, 1.5 MB) Hewlett Packard

### Other

♦ HP C200/C240/C360 Power Supply problems - solved USENET posting

# 3.25 HP C8000

The HP C8000 is the last PA-RISC HP workstation, powered by one or two dual-core PA-8800 *Mako* processors, later offered with PA-8900 CPUs and features an impressive array of system and I/O options. The center of the system is the HP zxi chipset, which also supports Itanium processors. The system is built in a sleek, silent tower casing and also available as a rack-mount option.

## 3.25.1 System architecture

### Processors

| Model | CPU                     | Speed           | L1 Cache                                  |
|-------|-------------------------|-----------------|-------------------------------------------|
| C8000 | I-2 PA-8800 (dual-core) | 900 MHz-1.0 GHz | 1.5/1.5 MB on-chip plus 32 MB off-chip L2 |
| C8000 | 1-2 PA-8900 (dual-core) | 800 MHz-1.1 GHz | 1.5/1.5 MB on-chip plus 64 MB off-chip L2 |

### Chipset

- ♦ HP zx1 chipset
  - Pluto zx1 MIO (memory and I/O controller) connects to the processor bus (6.4 GB/s), two memory buses (each 4.25 GB/s) and seven I/O channels (aggregate 3.5 GB/s) and contains both memory and cache controllers
  - Six Mercury zx1 IOAs (I/O adapters) connect the PCI-X slots and I/O devices to the zx1 MIO with an aggregate bandwidth of 3.5 GB/s on seven 0.5 GB/s channels
    - 1. AGP 4x graphics bus on two channels 1.0 GB/s
    - 2. PCI-X 64/133 I/O slot on one channel 0.5 GB/s
    - 3. PCI-X 64/133 I/O slot on one channel -0.5 GB/s
    - 4. PCI-X 64/133 I/O slot on one channel 0.5 GB/s
    - 5. Gigabit Ethernet and Ultra320 SCSI on PCI 64/66 on one channel 0.5 GB/s
    - 6. IDE, USB, management LAN on PCI 32/33 on one channel -0.5 GB/s
- ♦ Gigabit Ethernet controller
- ♦ Two-channel Ultra-320 SCSI controller
- ♦ UltraATA-133 IDE controller
- ♦ 8 MB Flash EEPROM

### System buses

- ♦ Itanium 2/2X1 processor bus 6.4 GB/s
- ♦ Two independent zx1 memory buses, 266 MHz, each 4.25 GB/s—aggregate 8.5 GB/s memory bandwidth
- ♦ Seven zx1 I/O channels/buses, aggregate 3.5 GB/s

- ♦ AGP 8x graphics bus
- ♦ PCI-X 64/133 I/O bus
- ♦ PCI-X 64/66 I/O bus
- ♦ PCI 64/33 I/O bus
- ♦ PCI 32/33 I/O bus
- ♦ SCSI-3 Ultra320 (LVD) storage I/O bus
- ♦ UltraATA-133 IDE secondary storage I/O bus

## Memory

- ♦ PC2100 registered ECC DDR266 SDRAM DIMMs
- ♦ Takes up to 4 GB modules
- $\diamond$  Eight slots
- ♦ 32 GB maximum
- ♦ 8.5 GB/s memory bandwidth
- ♦ 8ons memory latency

## **Expansion slots**

- ♦ One PCI-X 64-bit/133 MHz slot, full-length
- ♦ Two PCI-X 64-bit/66 MHz slots, full-length
- ♦ One PCI 64-bit/33 MHz slot, full-length
- ♦ Two PCI 32-bit/33 MHz slots, half-length
- $\Leftrightarrow\,$  All PCI slots are 3.3 V
- ♦ One AGP Pro 8x slot (150W max power with auxiliary power connector)
- $\Leftrightarrow\,$  I/O slot layout (from top to bottom):
  - 1. PCI-32/33, short PCI cards
  - 2. PCI-32/33, short PCI cards
  - 3. AGP-8X pro
  - 4. PCI-64/33, short and full-length cards
  - 5. PCI-64/66, short and full-length cards
  - 6. PCI-64/66, short and full-length cards
  - 7. PCI-64/133, short and full-length cards

### Storage

- ♦ Up to four internal 3.5âĂş bays for Ultra320 LVD SCSI hard drives with 68-pin connector
- ♦ Up to two internal 3.5âĂş bays for UltraATA-133 IDE hard drives
- ♦ Three half-heigth 5.25âĂş bays for externally accessible SCSI (LVD or SE) or UltraATA-133 drives

# 3.25.2 External ports

- ♦ Two serial RS232C DB9
- $\Leftrightarrow$  Five USB 2.0 ports (two in front, three in rear)
- ♦ TP/RJ45 Gigabit Ethernet
- & Four phone jacks (microphone, headphones, line-in and line-out) on optional 16-bit audio card

# 3.25.3 Operating systems

- ♦ HP-UX: 11i v1
- ♦ Linux

## 3.25.4 Benchmarks

| Model | SPEC2000, int | SPEC2000, fp | SPEC2000 <i>rate</i> , int | SPEC2000 <i>rate</i> , fp |
|-------|---------------|--------------|----------------------------|---------------------------|
| C8000 |               | 1001 (est.)  |                            |                           |

### 3.25.5 Dimensions

| Model        | Height | Width | Depth | Weight |
|--------------|--------|-------|-------|--------|
|              | 490mm  | 287mm | 572mm | 21kg   |
| Rack-mounted | 5U     | 424mm | 572mm | 21kg   |

# 3.25.6 References

### Manuals

- ♦ HP Workstation c8000 Technical Reference Guide (PDF, 2.7 MB, kernel.org mirror)
- ♦ QuickSpecs HP c8000 Workstation (PDF, 400 KB)

# 3.26 HP 9000/D-Class and R-Class

The HP 9000 D-Class servers were flexible, upgradable and scalable PA-RISC enterprise servers for Unix applications of the late-1990s. They were designed to bring "mid-range performance for an entry-level price," with processors from 32-bit PA-7100LC to 64-bit PA-8200 and some multi-processing SMP support.

All D-Class servers were HP 9000 800 server series and used two different architectures: LASI for PA-7100LC and PA-7300LC models and U2/UTurn for PA-7200/PA-8000 models. They were built into a mid-tower case for use as a departmental server. Still rather big and loud machines for the late-1990s.

R-Class "Ultralight" servers R380 and R390 are rack-mountable versions of their D-Class counterparts D380/D390. They are technically almost identical, except some differences in the I/O and storage configuration.

The D-Class were technically close to the larger K-Class servers.

In the 1990s, D-Class servers were part of the US Navy TAC-4 program, in which HP was a vendor supplying RISC Unix computers for uses throughout the Navy. The D-Class were part of a technology refreshment of TAC-4 in 1996.

Different models were available which could be upgraded within the series to another model with various options for each system. The servers used the following naming convention and were part of the HP 9000 800 series:

- ♦ The first number after the "D", 2 or 3, indicates the general D-Class type—the D2xo were smaller servers, the D3xo bigger with more expansion and options.
- ♦ Ending numbers 00, 10, âĂę 90 indicate the system and features like CPU and chipset.
- ♦ R380/R390 are R-Class rack-mountable servers for 19" racks.

| System     | Model number             | Introduced     | Price    |
|------------|--------------------------|----------------|----------|
| D200, D300 | HP 9000/801              | January 1996   |          |
| D210, D310 | HP 9000/811              | January 1996   | \$6,900  |
| D220, D320 | HP 9000/803, HP 9000/813 | January 1997   | \$8,900  |
| D230, D330 | HP 9000/823, HP 9000/833 | January 1997   | \$16,700 |
| D250, D350 | HP 9000/821, HP 9000/831 | January 1996   |          |
| D260, D360 | HP 9000/841, HP 9000/851 | May 1996       |          |
| D270, D370 | HP 9000/861, HP 9000/871 | November 1996  |          |
| D280, D380 | HP 9000/810, HP 9000/820 | September 1997 |          |
| D390       | HP 9000/800              | July 1998      | \$30,000 |
| R380, R390 | HP 9000/800              | September 1998 |          |

### 3.26.1 System architecture

### Processors

| Model     | CPU       | Speed   | L1 Cache                         | L2 Cache               |
|-----------|-----------|---------|----------------------------------|------------------------|
| D200/D300 | PA-7100LC | 75 MHz  | 1 KB on-chip and 256 KB off-chip |                        |
| D210/D310 | PA-7100LC | 100 MHz | 1 KB on-chip and 256 KB off-chip |                        |
| D220/D320 | PA-7300LC | 132 MHz | 64/64 KB on-chip                 | I MB off-chip optional |
| D230/D330 | PA-7300LC | 160 MHz | 64/64 KB on-chip                 | I MB off-chip optional |

| D250/D350      | 1-2 PA-7200 | 100 MHz  | 256/256 KB off-chip, 2 KB on-chip "assist" |  |
|----------------|-------------|----------|--------------------------------------------|--|
| D260/D360      | 1-2 PA-7200 | 1 20 MHz | 1/1 MB off-chip, 2 KB on-chip "assist"     |  |
| D270/D370      | 1-2 PA-8000 | 160 MHz  | 512/512 KB off-chip                        |  |
| D280/D380/R380 | 1-2 PA-8000 | 180 MHz  | 1/1 MB off-chip                            |  |
| D390/R390      | 1-2 PA-8200 | 240 MHz  | 2/2 MB off-chip                            |  |

#### Notes

- ♦ Systems with PA-7100LC/PA-7300LC processors are always single-processor
- Systems with PA-7300LC have optional 1 MB external L2 cache on two SRAM modules

#### Chipset

- ♦ PA-7200 modelsU2 I/O adapter Runway to GSC bridge
- ♦ *PA-7300LC models* Phantom PseudoBC GSC+ port
- ♦ *PA-7200/PA-8000 models*MMC/SMC memory controllers
- ♦ PA-8000 modelsUTurn I/O adapter Runway to GSC bridge
- ♦ LASI I/O chipset
- ♦ NCR 53C710 8-bit single-ended SCSI-2
- ♦ Intel 82596CA 10 Mbit Ethernet controller
- ♦ Harmony CD/DAT quality 16-bit audio
- ♦ Wax EISA bridge
- ♦ D3xoNCR 53C720 16-bit Fast-Wide high-voltage differential (HVD) SCSI-2
- ♦ D390/R380/R390 DEC 21140 Fast Ethernet controller
- ♦ Other I/O (serial, parallel)

### System buses

- ♦ On SMP-capable systems: Runway CPU/memory bus
- ♦ GSC+ bus for the general system level I/O
- ♦ EISA expansion bus
- ♦ D3xoSCSI-2 Fast-Wide high-voltage differential (HVD) bus for main storage I/O
- ♦ SCSI-2 Fast-Narrow single-ended bus for main storage I/O

Note: the Fast-Wide differential bus is optional on the D2x0 models.

### Memory

- ♦ 72-pin ECC SIMMs
- ♦ *PA-7100LC models* **512** MB maximum in four slots
- ♦ PA-7200/PA-8000 models 1.5 GB maximum in six slots
- ♦ Systems with a PA-8000/PA-8200 need 50ns RAM modules, PA-7200/PA-7300LC take up to 60ns, PA-7100LC even slower modules

### **Expansion slots**

- ♦ D2x0:
  - One slot for GSC/HSC cards (EISA formfactor)
  - Two slots for EISA cards
  - Three slots for GSC/HSC or EISA cards
- ♦ D3xo:
  - One slot for GSC/HSC cards (EISA formfactor)
  - Three slot for EISA cards
  - Four slots for GSC/HSC or EISA cards
- ♦ R380/R390:
  - One slot for GSC/HSC cards (EISA formfactor)
  - Four slot for EISA cards
  - Three slots for GSC/HSC or EISA cards

### Storage

- ♦ D-Class Up to three 5.25âĂş 50-pin Fast-Narrow SE SCSI half-height drives, external accessible
- ♦ D2x0/R3x0 Up to two Fast-Narrow 50-pin SCSI-2 single-ended hard drives
- ♦ D3x0 Five hot-swap trays for a Fast-Wide 68-pin SCSI-2 high-voltage differential hard drive
- ♦ R3x0 One 5.25âĂş 50-pin Fast-Narrow SE SCSI half-height drive, external accessible
- ♦ With the Fast-Wide differential SCSI option on D2x0 two optional trays for FWD drives are available.

### 3.26.2 External ports

- ♦ SCSI-2 50-pin single-ended
- ♦ TP/RJ45 10BaseT 10 Mbit Ethernet
- ♦ Two serial RS232C DB9, one for console, one for USV
- ♦ Parallel DB25

♦ Two PS/2 connectors for keyboard und mouse

### 3.26.3 Operating systems

- & HP-UX 10.20 for 800s servers, HP-UX 11.00 and 11i v1
- ♦ Linux
- OpenBSD: D220, D230, D320, D330
- NetBSD: D200, D210, D220, D230, D300, D310, D320, D330

### 3.26.4 Benchmarks

| Model     | SPEC92, int | SPEC92, fp | SPEC95, int | SPEC95, fp | SPEC95rate, int | SPEC95rate, fp |
|-----------|-------------|------------|-------------|------------|-----------------|----------------|
| Dxoo      | 115         | 146        | 2.18        | 2.90       | 19.2            | 25.8           |
| Dx10      | 152         | 194        | 3.74        | 4.08       | 33.6            | 36.7           |
| Dx20      |             |            | 6.57        | 6.72       | 59.2            | 60.5           |
| Dx30      |             |            | 7.87        | 7.58       | 70.8            | 68.3           |
| Dx50      | 144         | 218        | 5.01        | 6.77       | 45.1            | 61.0           |
| Dx60      |             |            |             |            |                 |                |
| Dx60      |             |            |             |            | 114             | 143            |
| Dx70      |             |            | 10.40       | 15.00      | 93.9            | 135            |
| Dx702-CPU |             |            |             |            | 184             | 190            |
| Dx80      |             |            | 12.30       | 17.40      | III             | 157            |
| Dx802-CPU |             |            |             |            | 219             | 221            |
| D390      |             |            | 15.50       | 25.50      |                 |                |

### 3.26.5 References

### Manuals

- ♦ D-Class and R-Class Installation Guide (URL gone)
- ♦ D-Class and R-Class Operator's Guide (URL gone)
- ♦ D-Class and R-Class System Upgrade Guide (URL gone)

### Articles

♦ An Entry-Level Server with Multiple Performance Points (.pdf) Lin A. Nease et al (June 1997: Hewlett-Packard Journal)

# 3.27 HP 9000/E-Class

The E-Class are PA-RISC servers from the HP 9000 800 series sold in the mid-1990s as replacements for older F and G-Class Nova servers. Designed by HPâĂŸs technical server division for reduced manufacturing cost, they were closely aligned with the workstation HP 9000/712 even though still on a distinct 800 series system architecture for servers.

HP 9000 E-Class servers and 712 workstations were complementary products – the E-Class as central database compute servers with the closely aligned 712 as client workstations.

The E-Class case was taken over almost unchanged from the earlier F-Class servers, with the CPU, memory and many I/O systems being new designs. Only networking and some other functions were used on the integrated LASI chipset—due to time constraints a modified version of the F-Class HP-PB "Personality boards" was used for SCSI, serial MUX and parallel.

| System | Model number | Introduced | Price    |
|--------|--------------|------------|----------|
| E25    | HP 9000/806  | 1994       | \$6,000  |
| E35    | HP 9000/816  | 1994       |          |
| E45    | HP 9000/826  | 1994       | \$11,320 |
| E55    | HP 9000/856  | 1995?      |          |

HP 9000 E-Class were positioned by HP in the 1994 Unix server market against IBM RS/6000 POWERbased 220, 230 and 250 and the Sun SPARCclassic and SPARCstation 10.

### 3.27.1 System architecture

#### Processors

| Model | CPU       | Speed  | L1 Cache                          |
|-------|-----------|--------|-----------------------------------|
| E25   | PA-7100LC | 48 MHz | 1 KB on-chip and 64 KB off-chip   |
| E35   | PA-7100LC | 64 MHz | 1 KB on-chip and 256 KB off-chip  |
| E45   | PA-7100LC | 80 MHz | 1 KB on-chip and 256 KB off-chip  |
| E55   | PA-7100LC | 96 MHz | 1 KB on-chip and 1024 KB off-chip |

### Chipset

- ♦ LASI as central I/O chipset
- ♦ Wax EISA bridge
- ♦ HP-PB bus converter, 8 MHz HP-PB frequency
- ♦ HP ASICs for HP-PB, SCSI and MUX port

### System buses

- ♦ Memory attaches directly to the PA-7100LC processors
- ♦ GSC as the main system bus (128 MB/s) that connects CPU, LAN, I/O and HP-PB
- ♦ HP-PB device and I/O bus (32 MB/s)

- ♦ Integrated I/O Card attaches to HP-PB with SCSI, serial and parallel
- ♦ SCSI-2 Fast-Narrow single-ended bus; main storage I/O

### Memory

- ♦ 72-pin ECC SIMMs, 8-64 MB modules
- ♦ Eight slots
- ♦ 16 MB minimum, 512 MB maximum

### **Expansion slots**

 $\Leftrightarrow\,$  Two slots for HP-PB cards

### Storage

- ♦ One tray for two 3.5âĂş Fast-Narrow SE 50-pin SCSI hard drives
- ♦ One tray for three half-height 5.25âĂş Fast-Narrow SE 50-pin drives, externally accessible

### 3.27.2 External ports

- ♦ SCSI-2 50-pin single-ended
- ♦ Hsigh-pin-count MUX connector
- ♦ Ethernet RJ45
- ♦ Ethernet AUI 15-pin
- ♦ Parallel DB25

### 3.27.3 Operating systems

- & HP-UX 10.20 for 800s servers, HP-UX 11.00 and HP-UX 11i v1 (unsupported)
- ♦ Linux: very limited hardware support (no SCSI and other)
- ♦ NetBSD: very limited hardware support (no SCSI, only serial and other)

As the E-Class used a proprietary (800 series) system design like the older F and G-Class Nova servers and few architecture documentation or specifications were released publically by HP, there has never been much support in alternative operating systems.

### 3.27.4 Benchmarks

| Model | SPEC92, int | SPEC92, fp |
|-------|-------------|------------|
| E25   | 45.0        | 66.7       |
| E35   | 65.6        | 98.5       |

| E45   | 82.1  | 122.9 |
|-------|-------|-------|
| E 5 5 | 108.0 | 163.4 |

# 3.27.5 References

- ♦ Development of a Low-Cost, High-Performance, Multiuser Business Server System (PDF, HP Journal 4/95)
- HP 9000 E-Class Servers Product Brief (.pdf) Hewlett-Packard Company (1993: Hewlett-Packard)

# 3.28 HP 9000 500 FOCUS

With Frank McConnell; some parts taken with permission from him.

The HP 9000 500 computers were the first members of the HP 9000 series of the early-1980s and the predecessors of PA-RISC workstations and. Introduced in 1982, they already based on a then very modern HP 32-bit processor, the HP FOCUS, but did not have PA-RISC CPUs yet, developed only a few years later by HP.

The HP 9000 520, originally marketed as 9020, was the first computer of that range of workstations – the HP 9000 series. The Hewlett Packard Journal described it in 1983 as "the new HP 9000 computer, a mainframe on the desktop." Four 500 series were released: 520, 530, 540 and 550; all used the same HP FOCUS CPU, memory and I/O; differences were casing, expandability and built-in I/O.

| Model       | Introduced | Price    |
|-------------|------------|----------|
| 520 Dawn    | 1982       | \$30,000 |
| 530 Corona  | 1982       | \$23,105 |
| 540 Corona  | 1982       | \$24,115 |
| 550 Shuttle | 1984       |          |

Table 3.100: HP 9000/520, 530, 540 and 550 introduction dates and prices

The HP 9000/500 series was phased out in the late 1980s, probably due to the complexity and cost of its architecture and was replaced by HP PA-RISC (700/800 series) and M68K (300/400 series) running HP-UX. The first PA-RISC NMOS processor had one third the amount of FETs of the FOCUS processor and was a much more streamlined design.

The HP 9000 520 was used widely by the US Navy from the mid-1980s under the DTC program as a desktop computer for tactical uses. Originally called Desk-Top Computer (DTC) in 1982, the program later became Desktop Tactical Computer (DTC-1) and looked at using commercial COTS desktop computers for tactical decision support in US Navy facilities and ships.

After an evaluation throughout the Navy the contract was awarded to HP, after which the 9020C version (520 workstation with 13" monitor) became widely deployed throughout the US Navy.

About the Joint Operational Tactical System, JTOS, of which the 9020C was an integral part, from the HP Computer Museum (Bill Reed article):

"Despite the fact that some naval leaders didn't see the point of JOTS, at one time, almost every tactical or fleet staff in the United States Navy had five or more HP 9000s, often networked together. Some had the early projection systems for common displays. There was a sharing of the load, so to speak. The computers gave those that processed anti-submarine warfare what they wanted on one terminal while those involved with anti-air warfare processed on another computer. The technology that ensued included special interface boards capturing radar systems, communications systems and aircraft systems, many connected with fiber optics."

### 3.28.1 Systems

Four distinct models were introduced between 1982 and 1984, based on the same architecture:

| System | Processor                | Cache | RAM   | Design | I/O   | Storage | Price    | Introduced |
|--------|--------------------------|-------|-------|--------|-------|---------|----------|------------|
| 520    | I-3 FO-<br>CUS<br>I8 MHz | 16 KB | 10 MB | IOP    | GP-IO | 10 MB   | \$30,000 | 1982       |

|         | 9020A:             |       |       |     |       |       |          |      |
|---------|--------------------|-------|-------|-----|-------|-------|----------|------|
|         | 12" color          |       |       |     |       |       |          |      |
|         | moni-              |       |       |     |       |       |          |      |
|         | tor with           |       |       |     |       |       |          |      |
|         | 512×390            |       |       |     |       |       |          |      |
|         | resolution         |       |       |     |       |       |          |      |
|         | 9020B:             |       |       |     |       |       |          |      |
|         | 12" monoch         | rome  |       |     |       |       |          |      |
|         | (green)            |       |       |     |       |       |          |      |
|         | moni-              |       |       |     |       |       |          |      |
|         | tor with           |       |       |     |       |       |          |      |
|         | 560×455            |       |       |     |       |       |          |      |
|         | resolution         |       |       |     |       |       |          |      |
|         | 9020C:             |       |       |     |       |       |          |      |
|         | 13" color          |       |       |     |       |       |          |      |
|         | moni-              |       |       |     |       |       |          |      |
|         | tor with           |       |       |     |       |       |          |      |
|         | 560×455            |       |       |     |       |       |          |      |
|         | resolution         |       |       |     |       |       |          |      |
|         | 9020AS             |       |       |     |       |       |          |      |
|         | (bundled           |       |       |     |       |       |          |      |
|         | system):           |       |       |     |       |       |          |      |
|         | 9020A              |       |       |     |       |       |          |      |
|         | with 1 MB          |       |       |     |       |       |          |      |
|         | RAM,               |       |       |     |       |       |          |      |
|         | 10 MB              |       |       |     |       |       |          |      |
|         | hard               |       |       |     |       |       |          |      |
|         | drive,             |       |       |     |       |       |          |      |
|         | thermal            |       |       |     |       |       |          |      |
|         | printer,           |       |       |     |       |       |          |      |
|         | HP BASIC           |       |       |     |       |       |          |      |
|         | 9020AT             |       |       |     |       |       |          |      |
|         | (bundled           |       |       |     |       |       |          |      |
|         | system):           |       |       |     |       |       |          |      |
|         | 9020A              |       |       |     |       |       |          |      |
|         | with               |       |       |     |       |       |          |      |
|         | 1.5 MB             |       |       |     |       |       |          |      |
|         | RAM,               |       |       |     |       |       |          |      |
|         | thermal            |       |       |     |       |       |          |      |
|         | printer,           |       |       |     |       |       |          |      |
|         | HP-UX              |       |       |     |       |       |          |      |
|         | operating          |       |       |     |       |       |          |      |
|         | system             |       |       |     |       |       |          |      |
| 530     | 1-3 FO-            | 16 KB | 10 МВ | IOP | GP-IO | то МВ | \$23,105 | 1982 |
| <i></i> | CUS                |       |       |     |       |       | <i> </i> |      |
|         | 18 MHz             |       |       |     |       |       |          |      |
|         | 9030A:             |       |       | 1   | 1     | 1     | 1        | 1    |
|         | base               |       |       |     |       |       |          |      |
|         | system             |       |       |     |       |       |          |      |
|         | system             |       |       |     |       |       |          |      |
|         | To" rack-          |       |       |     |       |       |          |      |
|         | 19" rack-          |       |       |     |       |       |          |      |
|         | 19" rack-<br>mount |       |       |     |       |       |          |      |
|         | mount              |       |       |     | OD 12 | 1.67  |          |      |
| 540     | mount<br>I-3 FO-   | 16 KB | 10 MB | IOP | GP-IO | 10 MB | \$24,115 | 1982 |
| 540     | mount              | 16 KB | 10 МВ | IOP | GP-IO | 10 MB | \$24,115 | 1982 |

|     | 9040A:            |       |       |           |       |       |      |
|-----|-------------------|-------|-------|-----------|-------|-------|------|
|     | base sys-         |       |       |           |       |       |      |
|     | tem, free-        |       |       |           |       |       |      |
|     | standing          |       |       |           |       |       |      |
|     | cabinet           |       |       |           |       |       |      |
|     | system            |       |       |           |       |       |      |
|     | 9040AT            |       |       |           |       |       |      |
|     | (bundled          |       |       |           |       |       |      |
|     | system):          |       |       |           |       |       |      |
|     | 9040A             |       |       |           |       |       |      |
|     | with              |       |       |           |       |       |      |
|     | 1.5 MB            |       |       |           |       |       |      |
|     | RAM,              |       |       |           |       |       |      |
|     | HP-UX             |       |       |           |       |       |      |
|     | operating         |       |       |           |       |       |      |
|     | system            |       |       |           |       |       |      |
|     | (single-          |       |       |           |       |       |      |
|     | user)             |       |       |           |       |       |      |
|     |                   |       |       |           |       |       |      |
|     | 9040AM            |       |       |           |       |       |      |
|     | (bundled          |       |       |           |       |       |      |
|     | system):          |       |       |           |       |       |      |
|     | 9040A             |       |       |           |       |       |      |
|     | with              |       |       |           |       |       |      |
|     | 1.5 MB            |       |       |           |       |       |      |
|     | RAM,              |       |       |           |       |       |      |
|     | HP-UX             |       |       |           |       |       |      |
|     | operating         |       |       |           |       |       |      |
|     | system            |       |       |           |       |       |      |
|     | (multi-           |       |       |           |       |       |      |
|     | user)             |       |       |           |       |       |      |
| 550 | 1-3 FO-           | 16 KB | 10 MB | IOP + DSP | HP-IB | 10 MB | 1984 |
|     | CUS               |       |       |           |       |       |      |
|     | 18 MHz            |       |       |           |       |       |      |
|     | 9050A:            |       |       |           |       |       |      |
|     | base              |       |       |           |       |       |      |
|     | system,           |       |       |           |       |       |      |
|     | industrial        |       |       |           |       |       |      |
|     | system            |       |       |           |       |       |      |
|     | that re-          |       |       |           |       |       |      |
|     | placed            |       |       |           |       |       |      |
|     |                   |       |       |           |       |       |      |
|     | 530 and<br>540    |       |       |           |       |       |      |
|     |                   |       |       |           |       |       | <br> |
|     | 9050AT            |       |       |           |       |       |      |
|     | (bundled          |       |       |           |       |       |      |
|     | system):          |       |       |           |       |       |      |
|     | 9050A             |       |       |           |       |       |      |
|     | with              |       |       |           |       |       |      |
|     | 1.5 MB            |       |       |           |       |       |      |
|     | RAM,              |       |       |           |       |       |      |
|     | HP-UX             |       |       |           |       |       |      |
|     | operating         |       |       |           |       |       |      |
|     | system            |       |       |           |       |       |      |
|     |                   |       |       |           |       |       |      |
|     | (single-          |       |       |           |       |       |      |
|     | (single-<br>user) |       |       |           |       |       |      |

| 9050AM    |
|-----------|
| (bundled  |
| system):  |
| 9050A     |
| with      |
| 1.5 MB    |
| RAM,      |
| HP-UX     |
| operating |
| system    |
| (multi-   |
| user)     |

HP 9000 500 computers in multi-processor configuration were also called *600 series* (some of the 1980s' 800s server systems were also called 600 series for a short time).

Possible I/O and expansion options for the 500s:

- ♦ HP-IB card for external HP-IB (HP Instrumentation Bus) devices
- & GP-IO card for GP-IO (General Purpose I/O) devices with 8-bit or 16-bit DMA
- ♦ Asynchronous Serial
- ♦ I/O Expander for eight I/O channels/slots (CIO) for additional IOPs
- ♦ LAN 9000, 10 Mbit Ethernet (coax)

#### 3.28.2 Software

Two operating systems were provided by HP for the HP 9000 520 in 1982: HP BASIC or HP-UX, while the later 530, 540 and 550 supported only HP-UX, which was supported between versions 1.0 and 5.3 on HP FOCUS hardware.

The operating systems were built on top of a common kernel, called **SUNOS** (no relation to Sun SunOS Unix) which provided basic operating primitives like memory, processor and I/O management. This was intended to be invisible to the user; the Unix operating system on top ran as a single process on it.

There were three revision of SUNOS:

#### SUN I OS:

- ♦ Kernel for BASIC language system on Dawn (the 9000/520)
- ♦ Single user
- ♦ No virtual memory
- ♦ Supports only HP "Focus" (i.e., HP's own) memory boards
- $\diamond$  Only for HP 9000/520

#### SUN II OS:

- ♦ Supports both HP BASIC and HP-UX (at that time a port of System III Unix)
- ♦ Multiple users
- ♦ Virtual memory

- ♦ Supports only HP "Focus" (*i.e.*, HP's own) memory boards
- ♦ For HP 9000/520, 530 and 540

### SUN III OS:

- ♦ Updates for new hardware
- ♦ Multiple users
- ♦ Virtual memory
- ♦ Supports both HP "Focus" (*i.e.*, HP's own) and commercial third-party memory boards
- ♦ For HP 9000/520, 530, 540 and 550

HP-UX for the HP 9000 500 computers was the first commercial UNIX supporting a multi-processor, multi-user system in the early 1980s. SMP for PA-RISC was supported only much later in HP-UX.

### 3.28.3 References

### Manuals

- ♦ HP 9000 Series 500 Computers Models 520, 530, 540, 550 Hardware Technical Data (.pdf) Hewlett Packard (November 1984. Accessed 15 January 2008 at hpmuseum.net)
- ♦ 9050 CE Handbook for the HP 9000 Series 500 (.pdf) Hewlett-Packard Company (1985. Accessed 15 January 2008 at hpmuseum.net)
- ♦ OVERVIEW SUN III O.S., Hewlett Packard (Version 1.0/September 1984: Hewlett Packard)

### Articles

- An 18-MHz, 32-bit VLSI Microprocessor (.pdf, pp. 7-10) Kevin P. Burkhart (August 1983. Hewlett Packard Journal. Accessed 15 January 2008 at hpmuseum.net)
- ♦ HP-9020C/AN/UYK-43 Study, US Navy (1987. Defense Technical Information Center. Unclassified, accessed at archive.org mirror)
- ♦ Hewlett-Packard 9000 Series 520 Frank McConnell (1997. Accessed January 2008)
- HP Computer Museum Technical Desktops 9000/520 Jon Johnston (WordSong Communications P/L. Accessed 15 January 2008 and December 2019)
- ♦ Re: HP 9000/500 vs. Vectra with 386 CPU and 387 co-processor? Roger N. Clark (28 July 1988: USENET posting comp.sys.hp)
- ♦ Introducing more computing power per engineer The HP 9000 Model 550 (PDF) Hewlett-Packard, Januar 1985, accessed January 2023 at 1000bit.it

Pictures Hewlett Packard, scans from product brochures, from hpmuseum.net and 1000bit.it

#### Early HP 9000 PA-RISC Systems 3.29 Early HP 9000 PA-RISC Systems

The HP 9000/800 series were the first PA-RISC systems released in the 1980s. All were server systems, although some had graphics capabilities. The technical and product landscape was changing in the 1980 with HP selling many diverse server and microcomputer series. RISC and Unix servers like the HP 9000 800 were new and niche products at that time, but soon became hugely successful for business, scientific and industrial uses.

The early PA-RISC 800s and 600s servers were HP's first foray into that world-the computers were different to later workstations and servers with much custom and specialized design, including TTL, NMOS and CMOS PA-RISC 1.0 processors. Many of the early 800s servers were big and loud departmental computers – and rather expensive. With PA-RISC 1.1 computers in the early 90s, HP standard-ized and unified PA-RISC products, more affordable computers were offered to a wider customer base – like the 720, 730 and 750 workstations and Nova class 800s.

| Processors   | Group             | Design      | Introduced | Price                                    |
|--------------|-------------------|-------------|------------|------------------------------------------|
| TS-1         | 840               | CTB and CIO | 1986       | \$113,500                                |
| NS-1         | 825, 835, 850     | SMB and CTB | 1987-1988  | \$42,500, \$45,000, \$220,500            |
| NS-2         | 845, 855, 860     | SMB and CTB | 1989       | \$59,500, \$340,500, \$291,000           |
| NS-2 and PCX | 822, 832,808, 815 | SIU and SMB | 1989-1990  | \$20,000, \$30,000, \$16,000, \$14,900   |
| PCX          | 842, 852,865, 870 | SPI and SMB | 1990-1991  | \$85,000, \$143,000,\$275,000, \$440,000 |

The only operating system for early HP 9000 800 servers is HP-UX up to version 10.10. There were a few research and development projects during the 1980s that targeted some of these systems but none were made publically available. As these computers were sold in the pre-Internet era in a niche, available documentation is slim and information not always coherent.

# 3.29.1 HP 9000 840-First PA-RISC

The first commercial PA-RISC product was released in 1986 with the HP 9000/840 Indigo server, based on a six-board TTL implementation of 32-bit PA-RISC 1.0 in the TS-1 processors at 8 MHz. The 840 was primarily marketed and used as a server-and only few versions of it remain in existence after the early PA-RISC days.

| System | Version | Processor | MIPS | Introduced | Price     |
|--------|---------|-----------|------|------------|-----------|
| 840    | 840S    | TS-1      | 4.5  | 1986       | \$113,500 |

The 840 uses two main buses: Central Bus (CTB, also called MidBus), a 32-bit 8 MHz 20 MB/s bus, connects the processor to the main memory and the secondary I/O bus. Seven card slots are available in the 840 on Channel I/O (CIO), the 16-bit central device I/O bus. CIO has a data rate of 5 MB/s with a clock speed of 4 MHz. Supported CIO devices include HP-IB, the Hewlett-Packard Interface-Bus, used for instrumentation, measurement and networking adapters.

| System | Processor  | Cache  | RAM    | Design      | I/O   | Storage |
|--------|------------|--------|--------|-------------|-------|---------|
| 840    | TS-1 8 MHz | 128 KB | 112 MB | CTB and CIO | 7 CIO | 2.6 GB  |

Up to 112 MB of RAM was supported: 7×16 MB with 2-16 MB memory modules compatible. The optional graphics adapter used one I/O and one memory slot, reducing the maximum RAM to 96 MB. Included by default into the system was a separate Floating Point Coprocessor (FPC) board. Storage and media devices were attached to HP-IB, SCSI was available only later and with newer boot ROMs. The 840 could be upgraded via a CPU board swap to 825, 835 or 845 retaining the case and memory and I/O boards.

Originally priced for \$113,500 in 1986, a HP 9000 840 with maximum options could be had for \$240,500. The HP 9000/840 achieved about 4.5 MIPS and was originally shipped with HP-UX version 1.0 (heavily BSD-based).

## 3.29.2 HP 9000 825, 835 and 850 with NS-1

Between 1987 and 1988, HP released the first systems with brand-new 32-bit PA-RISC 1.0 processors implemented in NMOS-III, the NS-1, <sup>3</sup>: the HP 9000 825, 835 and 850.

The HP 9000 825S was marketed as minicomputer, the 825SRX as Superworkstation and the 835 and 850S as Super-minicomputer. Product numbers changed a few times and some systems were called HP 9000 600 series for a while – a name soon discontinued. 825 and 835 were packaged both as graphics workstations and as headless computing servers, both to be used with HP-UX Unix operating system. The 850 server was HP's most powerful technical computer at the time.

| System | Version | Processor                            | MIPS     | Introduced | Price     |
|--------|---------|--------------------------------------|----------|------------|-----------|
| 825    | 8255    | NS-1                                 | 9        | 1987       | \$42,500  |
|        | 825CHX  | graphics workstation with 2D adapter |          |            |           |
|        | 825SRX  | graphics workstation with 24-bit 3D  | \$69,500 |            |           |
| 835    | 8355    | NS-1                                 | 14       | 1988       | \$45,000  |
|        | 835CHX  | graphics workstation with 2D adapter |          |            |           |
|        | 835SRX  | graphics workstation with 24-bit 3D  |          |            |           |
|        | 835CHX  | graphics workstation with 2D adapter |          |            |           |
|        | 835SE   | high-end version with CIO expander   | \$99,000 |            |           |
|        | 834     | special version with two-user limit  |          |            |           |
|        | 635SV   | server version without graphics      |          |            |           |
| 850    | 850S    | NS-1                                 | 14       | 1987       | \$220,500 |

These systems used a similar PA-RISC server architecture with three main buses, expanding the original HP 9000 840 system design:<sup>4</sup> Processor (CPU and FPU) and memory connect to the 64-bit wide System Main Bus (SMB, peak 220 MB/s), to which two bus converters attach. To these bus converters, two Central System Buses (CTBs, or Midbuses) attach with a throughput of each 27 MB/s. Each of these Midbuses (CTBs) connects two Channel Adapters (CA), to which in turn I/O devices attach via so-called CIO/CIB boards.

As with the original HP 9000 840, these 825, 835 and 850 servers were (probably) supported in the HP-UX 2.0.

### HP 9000 825

The HP 9000/825 or 825S FireFox were "smaller" servers or minicomputers, also sold as 825SRX Superworkstation, based on the 25 MHz NS-1 processor on two boards, with 16 KB cache and 2048-entry TLB.

| System | Processor   | Cache  | RAM    | Design      | I/O   | Storage |
|--------|-------------|--------|--------|-------------|-------|---------|
| 825    | NS-1 25 MHz | 128 KB | 112 MB | SMB and CTB | 5 CIO | 9.14 GB |

The 825's central CTB buses run at 8.33 MHz with seven shared I/O CIO and memory slots. Maximum RAM was 112 MB or 96 MB with graphics adapter, which could be expanded with 16MB arrays. The 825 sold for a price of about \$42,500 in 1987, with a performance of about 9 MIPS (or 3 "multiuser" MIPS?) It was also sold with graphics hardware as 825CHX, which included a 2D adapter and 825SRX with up to 24-bit 3D graphics for \$69,500.

### HP 9000 835

The HP 9000/835 or 835S TopGun were slighly bigger servers with the 30 MHz NS-1 processor (maybe also NS-2 processor), with 128 KB cache and 4096-entry TLB, slightly bigger and faster than the 825 servers. Their central CTB buses run at 10 MHz, their maximum, with seven shared I/O CIO and memory slots. Maximum RAM was 112 MB or 96 MB with graphics adapter, which could be expanded with 16 MB arrays. The documentation is not totally clear on the processor, which could also have been a NS-2.

| System | Processor   | Cache  | RAM    | Design      | I/O   | Storage |
|--------|-------------|--------|--------|-------------|-------|---------|
| 835    | NS-1 30 MHz | 128 KB | 112 MB | SMB and CTB | 7 CIO | GB      |

The 835 were slightly expensive computers for the time, and sold for about US \$45,000 in 1988 for a performance of about 14 MIPS. Similar to other 800s, the 835 were also sold with graphics hardware as 835CHX with 2D adapter or 835SRX with up to 24-bit 3D. Special models were the 9000/834, a standard 835 with a two-user limit, and 9000/835SE, a high-end version for 64 users with integrated CIO expander, 24 MB memory sold for US \$99,000. Server versions without graphics were shortly sold as 9000/635SV.

A port of early PA-RISC HPBSD ran on HP 9000 834 and 835 servers in the 1980s, as did the Mach 3.0 port from the University of Utah. Chorus was ported also in 1990-1991 as a research project to the HP 9000 834.

### HP 9000 850

The HP 9000/850 are big cabinet servers released by HP in 1987 and marketed as "on top of the most advanced computing" (which the price reflected). Sporting a 27.5 MHz NS-1 processor with 128 KB cache and 4096-entry TLB, the 850 server was the fastest PA-RISC computer at release and billed as *minicomputer* for general purpose, engineering, scientific and industrial uses.

| System | Processor     | Cache  | RAM    | Design      | I/O    | Storage  |
|--------|---------------|--------|--------|-------------|--------|----------|
| 850    | NS-1 27.5 MHz | 128 KB | 256 MB | SMB and CTB | 10 CIO | 42.88 GB |

Based on the same SMB and CTB architecture, the 850 had CTBs at 9.16 MHz with CIO for I/O devices. The 850 additionally had two Memory Array Buses MAB, capable of linking up eight 16 MB memory modules arrays via a 72-bit data path to the SMB. Maximum RAM was 128 MB with one memory controller and 256 MB with two memory controllers.

Sold for a price of US \$220,500 in 1987 with a performance of about 14 MIPS, the HP 9000 850 was HP's most powerful technical computer at the time of release in the late 80s (–however HP also rated it with 7 "multiuser" MIPS elsewhere).

### 3.29.3 HP 9000 845, 855 and 860 with NS-2

Later, in 1989, similar computers based on the NS-2, a revamped NS-1, appeared until late 1990. These systems are all based on the same I/O architecture and faciliate the same CPU design — the PA-RISC 1.0 NS-2 processor with a SMB and CTB system design and CIO devices, similar to earlier systems like the 825 and 850 servers. These PA-RISC 1.0 servers include the following:<sup>5</sup>

| System Version Processor | MIPS | Introduced | Price |
|--------------------------|------|------------|-------|
|--------------------------|------|------------|-------|

| 845 | 845S  | NS-2 27.5 MHz                   | 2.2 | 1989 | \$42,500  |
|-----|-------|---------------------------------|-----|------|-----------|
|     | 645SV | server version without graphics |     |      |           |
| 855 | 855S  | NS-2 27.5 MHz                   | 2.2 | 1990 | \$340,500 |
| 860 | 860S  | NS-2 27.5 MHz                   |     | 1989 | \$291,000 |

#### HP 9000 845

The HP 9000/845 ShoGun from 1989 had a 27.5 MHz NS-2 processor (not sure, could also be based on a NS-1) with 256 KB cache and a 16384-entry TLB.

| System | Processor     | Cache  | RAM    | Design      | I/O   | Storage |
|--------|---------------|--------|--------|-------------|-------|---------|
| 845    | NS-2 27.5 MHz | 256 KB | 112 MB | SMB and CTB | 7 CIO |         |

The CTB main buses run at 9.16 MHz for seven CIO and memory slots. Maximum RAM of 112 MB: 7×16 MB, 96 MB: 6×16 MB with graphics adapter. Performance was about 22 MIPS.

Server versions without graphics were shortly sold as 9000/645SV.

#### HP 9000 855

The HP 9000/855 or 855S Jaguar are slightly bigger servers than the 845, with a 27.5 MHz NS-2 processor with 256 KB cache and 16384-entry TLB.

| System | Processor     | Cache  | RAM    | Design      | I/O | Storage |
|--------|---------------|--------|--------|-------------|-----|---------|
| 855    | NS-2 27.5 MHz | 256 KB | 256 MB | SMB and CTB | CIO |         |

CTBs run at 9.16 MHz, maximum RAM is 128 MB with one and 256 MB with two memory controllers. Performance was about 22 MIPS for a serious price of US \$340,500 (!) in 1990.

#### HP 9000 860

The HP 9000 860 Cougar servers were cabinet, mainframe-like systems, based on a 27.5 MHz NS-2 processor with 1024 KB cache and 16384-entry TLB.

| System | Processor     | Cache   | RAM    | Design      | I/O | Storage |
|--------|---------------|---------|--------|-------------|-----|---------|
| 860    | NS-2 27.5 MHz | 1024 KB | 256 MB | SMB and CTB | CIO |         |

The CTB I/O buses run at 9.16 MHz, maximum RAM is 128 MB with one memory controller and 256 MB with two memory controllers. The 860 was released in 1989 for a price of \$291,000 and could be upgraded with newer CPU boards to a HP 9000 865 or 870 server.

### 3.29.4 HP 9000 822, 832, 808, 815 with NS-2 and PCX

HP also released more compact PA-RISC servers between 1989 and 1990 for the lower-end Unix business server market for use with HP-UX. Two separate low-cost systems design were offered – the 822 and 832 servers with the NMOS NS-2 processor and the 808 and 815 servers based on the new CMOS PCX processor. For devices and I/O, the HP-PB bus was used.<sup>7</sup>

| System | Version | Processor | MIPS     | Introduced | Price    |
|--------|---------|-----------|----------|------------|----------|
| 822    |         | NS-2      | 10       | 1989       | \$20,000 |
| 832    |         | NS-2      | 12 or 15 | 1989       | \$30,000 |
| 808    |         | PCX       | 7?       | 1990       | \$16,000 |
| 815    |         | PCX       | 7?       | 1990       | \$14,900 |

#### HP 9000 822 and 832

The 822 and 832 were released in 1989 and based on single-chip VLSI processors for the first time, based on HP NMOS manufacturing process. The HP 9000/822 SilverFox Low was an entry-level PA-RISC business server for Unix with a 25 MHz NS-2 processor with 32 KB cache and a 4096-entry TLB.

The HP 9000/832 SilverFox High was very similar to 822 but higher performance with faster 30 MHz NS-2 processor with 128 KB cache and 4096-entry TLB.

| System | Processor   | Cache  | RAM   | Design      | I/O      | Storage |
|--------|-------------|--------|-------|-------------|----------|---------|
| 822    | NS-2 25 MHz | 32 KB  | 64 MB | SIU and SMB | 11 HP-PB | 2.6 GB  |
| 832    | NS-2 30 MHz | 128 KB | 64 MB | SIU and SMB | 10 HP-PB | 2.6 GB  |

Performance of the 822 was about 10 MIPS for a price of around \$20,000 in 1989, marketed for highly-reliable computational and data processing needs in a "normal office environment" on the floor without special AC or spacing requirements. Performance of the 832 was slightly higher with 12 or 15 MIPS for a price of about US \$30,000 in 1989.

There was an CPU board upgrade path from 822 to 832, and then to 842 and 852. Apparently I/O slots could also be upgraded from 6 to 12, but it is not totally clear how.

#### HP 9000 808 and 815

The HP 9000/808 and 815 were more modern low-cost offering sold in 1990 and apparently used PCX PA-RISC 1.0 processors in CMOS. They sported a similar system design with SPI and SMB, which leaned on their predecessors and were an attempt by HP to capture the lower-cost server market with more simpler and limited offerings.

| System | Processor | Cache | RAM   | Design      | I/O   | Storage |
|--------|-----------|-------|-------|-------------|-------|---------|
| 808    | PCX       | 32 KB | 32 MB | SPI and SMB | HP-PB | 6.8 GB  |
| 815    | PCX       | 32 KB | 56 MB | SPI and SMB | HP-PB | 6.8 GB  |

Maximum RAM for 808 was 32 MB, for 815 it was 56 MB with expansion cards seemingly using HP-PB. The 808 with a performance of 7 MIPS (which seems rather low for the PCX) was sold for around \$16,000, the 815 with the same performance of 7 MIPS in 1990 for around \$14,900.

Both 808 and 815 were not distributed on a larger scale it seems – not many machines and even less documentation survived. There are a few inconsistencies in the available mentions of the 808 and 815. HP apparently offered a CPU board upgrade path from 815 to 825, and then to 835 and 845, although it is unclear if that makes sense, as the latter are based on older CPUs.

## 3.29.5 HP 9000/842, 852, 865 and 870 with PCX

The HP 9000/842, 9000/852, 9000/865 and the multi-processor 9000/870 include the first PA-RISC processors implemented in CMOS—the PA-RISC 1.0 PCX. These systems are very similar to the NS-2 based servers, with the 860 being board-upgradeable to a 865 or 870, and feature the same principal system and I/O architecture with a slightly modified CPU/SPU design.<sup>6</sup> These system use the same 16 MB memory arrays as earlier servers but could also use 64 MB boards.

| System | Version | Processor | MIPS   | Introduced | Price |
|--------|---------|-----------|--------|------------|-------|
| 842    |         | PCX       | 30     | \$85,000   | 1990  |
| 852    |         | PCX       | 50     | \$143,000  | 1990  |
| 865    | 8655    | PCX       | 56     | \$275,000  | 1991  |
| 870    | 870S    | 1-4 PCX   | 50-224 | \$440,000  | 1990  |

#### HP 9000 842 and 852

The HP 9000/842 SilverBullet Low used a 32 MHz PCX processor with 1024 KB cache, 8192-entry TLB and 256 MB maximum RAM. The HP 9000/852 SilverBullet High was almost the same design, but with a faster 50 MHz PCX processor.

| System | Processor  | Cache   | RAM    | Design      | I/O | Storage |
|--------|------------|---------|--------|-------------|-----|---------|
| 842    | PCX 32 MHz | 1024 KB | 256 MB | SPI and SMB | CIO | 342 GB  |
| 842    | PCX 50 MHz | 1024 KB | 256 MB | SPI and SMB | CIO | 342 GB  |

Both machines used a SPI system design and HP-PB expansion cards for I/O and devices. Performance of the 842 was about 30 MIPS for a price of about \$85,000 at time of introduction in 1990, with the 852 having 50 MIPS for around \$143,000.

#### HP 9000 865

The HP 9000/865 Panther servers were large cabinet computers, with a larger design than the previous 800 series, based on the new and a fast CMOS-based 50 MHz PCX processor with 768 KB cache and a 8192-entry TLB. For I/O the CIO bus was used, maximum RAM was 512 MB. It was sold for about \$275,000 in 1991 and was supposed to have a performance of 56 MIPS.

| System | Processor  | Cache  | RAM    | Design      | I/O | Storage |
|--------|------------|--------|--------|-------------|-----|---------|
| 865    | PCX 50 MHz | 768 KB | 512 MB | SPI and SMB | CIO | 342 GB  |

#### HP 9000 870

The HP 9000 870 Panther servers were large cabinet computers and the first SMP multiprocessor PA-RISC systems with up to four 50 MHz PCX processors with 1024 KB cache and a 8192-entry TLB each. The 870/100 was uni-CPU, the 870/200 dual, the 870/300 triple and 870/400 quad-CPU.

| System  | Processor    | Cache     | RAM    | Design      | I/O | Storage |
|---------|--------------|-----------|--------|-------------|-----|---------|
| 870/100 | 1 PCX 50 MHz | 1024 KB   | 768 MB | SPI and SMB | CIO | 342 GB  |
| 870/200 | 2 PCX 50 MHz | 2×1024 KB | 768 MB | SPI and SMB | CIO | 514 GB  |
| 870/300 | 3 PCX 50 MHz | 3×1024 KB | 768 MB | SPI and SMB | CIO | 514 GB  |
| 870/400 | 4 PCX 50 MHz | 4×1024 KB | 768 MB | SPI and SMB | CIO | 514 GB  |

CIO bus is used for I/O, and maximum RAM was 1024 MB with two memory controllers in 16 slots.

Performance was supposedly 50 or 56 MIPS for single-CPU, 90 or 112 MIPS for dual-CPU, up to 168 MIPS for triple-CPU and up to 224 MIPS for quad-CPU. Introduction prices were about \$440,000 for 870/300, \$530,000 for 870/400.

The later HP 9000 890 mainframe with up to four CPUs is possibly similar to the 870 and was an upgrade and technology enhancement path.

## 3.29.6 Benchmarks

Assorted MIPS performance figures for some systems.

| Model         | MIPS      |
|---------------|-----------|
| 840           | 4.5       |
| 808           | 7         |
| 815           | 7         |
| 825           | 9         |
| 822           | IO        |
| 850           | 14        |
| 835           | 14        |
| 832           | 12 or 15  |
| 845           | 22        |
| 855           | 22        |
| 842           | 30        |
| 852           | 50        |
| 865           | 56        |
| 870/100single | 50 or 56  |
| 870/200 dual  | 90 or 112 |
| 870/300triple | up to 168 |
| 870/400triple | up to 224 |

## 3.29.7 References

Information on these early PA-RISC computers is fragmented and inconsistent, even in official sales and technical documentation, with sometimes divergent accounts of hardware, architecture and PA-RISC processors. Much of the information here was pieced together from old news articles and press releases, plus documentation available at the HP Computer Museum.

- 1. INFORMATION ON HP9000 SERVERS AND WORKSTATIONS Hewlett Packard Company (1999. Accessed January 2007) and *The HP 3000/HP 9000 model spreadsheet* (Excel spreadsheet) Allegro Consultants (2004. Accessed January 2007)
- 2. Wayne E. Holt (ed.), *Beyond RISC! An Essential Guide to Hewlett-Packard Precision Architecture*, p. 95-102. (January 1988: Software Research Northwest Inc.) and Hardware Design of the First HP Precision Architecture Computers (PDF) David A. Fotland et al (March 1987: Hewlett-Packard Journal)
- 3. HP 3000 Series 950 and HP 9000 Model 850S Family CE Handbook (PDF) Hewlett-Packard Company (October 1990. Accessed January 2008 at hpmuseum.net) and HP 9000 Series 800 Model 825S Hardware Technical Data (PDF) Hewlett-Packard Company (September 1988. Accessed January 2008 at hpmuseum.net) and HP 3000/925 and HP 9000/825/835 Computer Systems CE Handbook (PDF) Hewlett-Packard Company (May 1988. Accessed January 2008 at

hpmuseum.net) and *New midrange members of the Hewlett-Packard Precision Architecture Computer Family* Thomas O. Meyer et al (June 1989: Hewlett Packard Journal. Accessed January 2008 at findarticles.com, now gone)

- 4. Wayne E. Holt, Beyond RISC!
- 5. Hewlett-Packard Company, HP 3000 Series 950 and HP 9000 Model 850S Family CE Handbook
- 6. Ibid.
- 7. HP 9000 Series 800 Model 822S/832S Technical Data (PDF) Hewlett-Packard Company (1989. Accessed January 2008 at hpmuseum.net)
- 8. For HP 9000/840: Interview with David Fotland, September/October 2008
- 9. HP REDUCES HP 9000 MINICOMPUTER PRICES (PDF) Hewlett-Packard Press Release, October 1989, accessed January 2023 at 1000bit.it
- 10. A Broader Vision of Performance For Your Business HP 9000 Multiuser Systems (PDF) Hewlett-Packard, 1990, 5952-0835, accessed January 2023 at 1000bit.it
- 11. Hewlett Packard Update Computer Systems (PDF) Hewlett-Packard, May/June 1987, accessed January 2023 at 1000bit.it

Pictures Hewlett Packard, scans from product brochures, from hpmuseum.net and 1000bit.it

# 3.30 HP 9000 Series 800 Nova Servers

The HP 9000 800 Nova servers of the F, G, H and I Class were second-generation HP 9000 800 PA-RISC servers from the early 1990s. They were based on 32-bit PA-7000 and PA-7100 processors, with G70/H70 and I70 servers dual-processor capable. They were often used during the 1990s as technical workplace and database servers.

The Nova servers were designed by HPâĂŸs technical server division with a distinct architecture to the HP 9000 700 workstations sharing few devices and I/O systems – a similar system chipset was used with ASP and Viper, but I/O and expansion depended on server-specific HP-PB.

Billed as HP 9000 Midrange Business Server family, the Nova servers were targeted for business and transactions applications, being in a "compact" deskside and rackÂmountable case. The servers offered many expansion possibilities, depending on the system, often used for many I/O cards and storage devices. The lower systems were often shipped with FPU, as floating-point performance was often not needed to their I/O and data-bound use cases.

The [F, G, H, I] letters in server model indicate I/O expansion options and cases, the [10, 20,  $\hat{a}\check{A}e$  70] denote used processors and chipsets. G, H and I class shared the same cases.

| System            | Model number                          |
|-------------------|---------------------------------------|
| Fio               | HP 9000/807                           |
| F20, H20          | HP 9000/817, HP 9000/827              |
| F30, G30/H30, I30 | HP 9000/837, HP 9000/847, HP 9000/857 |
| G40/H40, I40      | HP 9000/867, HP 9000/877              |
| G50/H50, I50      | HP 9000/887, HP 9000/897              |
| G60/H60, I60      | HP 9000/887, HP 9000/897              |
| G70/H70, I70      | HP 9000/887, HP 9000/897              |

They were suceeded by E Class servers with PA-7100LC, which shared the F Class case and some of the proprietary I/O design. Many F, G, H and I Class became available in second-hand market in the 2000s at bargain prices, since few follow-on use cases were possible for the cumbersome machines with limited software options but stock HP-UX.

Specific Nova servers could be upgraded to other Nova server configurations "through a range of easy processor board and slot upgrades," as they had up "to 10.3 x performance 'headroom' in the same chassis." There were "performance upgrades on the vertical axis" available and "I/O slot upgrades on the horizontal axis."

## 3.30.1 System architecture

#### Processors

| Model              | CPU         | FPU        | Speed  | L1 Cache              |
|--------------------|-------------|------------|--------|-----------------------|
| Fio                | PA-7000     | optional   | 32 MHz | 32/64 KB off-chip     |
| F20, H20           | PA-7000     | optional   | 48 MHz | 64/64 KB off-chip     |
| F30, G30, H30, I30 | PA-7000     | optional   | 48 MHz | 256/256 KB off-chip   |
| G40, H40, I40      | PA-7000     | optional   | 64 MHz | 256/256 KB off-chip   |
| G50, H50, I50      | PA-7100     | integrated | 96 MHz | 256/256 KB off-chip   |
| G60, H60, I60      | PA-7100     | integrated | 96 MHz | 1024/1024 KB off-chip |
| G70, H70, I70      | 1-2 PA-7100 | integrated | 96 MHz | 2048/2048 KB off-chip |

#### Chipset

The chipset a variant of the ASP, with at least the Viper memory controller interfacing the processor to memory and the HP-PB I/O bus. The rest of the system I/O is implemented on so-called HP-PB Personality Boards.

#### System buses

- ♦ PBus processor/memory bus
- ♦ VSC main system bus
- ♦ HP-PB bus for the general I/O
- ♦ SCSI-2 Narrow single-ended bus for main storage I/O

#### Memory

- ♦ HP proprietary modules like on 720, 730 and 750, and 735/755
- ♦ F10: 16 MB minimum, 128 MB (8×16 MB) maximum
- $\diamond\,$  F20 and F30: 16 MB minimum, 192 MB (12×16 MB) maximum
- H20, H30, G30, I30, x40: 16 MB minimum, 384 MB (12×32 MB) maximum
- ♦ x50, x60, x70: 16 MB minimum, 768 MB (12×64 MB) maximum

#### **Expansion slots**

- ♦ Fxo: two HP-PB single-height/one double-height slots
- ♦ Gxo: six HP-PB single-height/three double-height slots
- ♦ Hxo: six HP-PB single-height/three double-height slots
- ♦ Ixo: twelve HP-PB single-height/six double-height slots

#### Storage

♦ Many, depending on the case

#### 3.30.2 External ports

- ♦ SCSI-2 50-pin single-ended
- ♦ High-pin-count MUX connector
- ♦ Parallel DB25
- ♦ Rest depends on installed HP-PB cards

## 3.30.3 Operating systems

The only operating system for these servers was HP-UX, with all of them supported in HP-UX 10.20 for 800s servers and 11.00. First supported release was HP-UX 8.02, official support was dropped in 11.11 (11i v1).

It is unlikely there will ever be a port of an open source operating system, as not much documentation exist on the I/O and system details.

## 3.30.4 Benchmarks

| Model | SPEC92, int | SPEC92, fp | MIPS |
|-------|-------------|------------|------|
| Fio   | 22.0        | 36.6       | 35   |
| X20   | 33.6        | 56.1       | 53   |
| x30   | 37.8        | 62.4       | 53   |
| x40   | 65.2        | 91.3       | 70   |
| x50   | 100.0       | 158.5      | 115  |
| x60   | 108.8       | 195.3      | 115  |
| x70   | 108.8       | 195.3      | 115  |

### 3.30.5 References

#### Manuals

- ♦ Owner's Guide to the HP 9000 8x7S Family (.pdf) Hewlett-Packard Company (1991. Accessed January 2009 at hpmuseum.net)
- ♦ CE Handbook Series 9x7 and Model 8x7S Family (.pdf) Hewlett-Packard Company (February 1992, edition E0292, part number A1707-90016. Accessed January 2009 at hpmuseum.net)
- ♦ HP 9000 Midrange Business Brief HP 9000 G, H and I Class Servers, (.pdf) Hewlett-Packard Company (February 1994, 5962-8608E. Accessed January 2009 at hpmuseum.net)

#### Other

♦ Pinout for the mini-DIN console connector at the back

# 3.31 HP i2000 Itanium workstation

HP i2000 was HP's first Itanium workstation with first generation *Merced* Itanium processor, released in 2001 as proof-of-concept to deliver first Itanium based on an early Intel 82460GX reference design (rebranded and sold by other vendors). Itanium had been long in development as joint HP-Intel project that promised a better CPU future with VLIW/EPIC architecture on HP-UX, Windows and Linux.

The HP i2000 workstation was the first Itanium computer to actually leave the gates of HP, released in parallel to the last PA-RISC workstations, C3650 and C3750. At the time Unix and RISC workstations were on their way out in the industry due to price and competition from off-the-shelf computers.

As HP put it in 2001, "When HP invited Intel into our lab, we showed them the architecture that will become the pervasive 64-bit architecture of the 21st century. They shared our vision and together we invented the Itanium processor family specification." HP i2000 was the first, unhappy materialization of that vision.

The i2000 had certain limitations due to chipset and/or operating system bugs and supported only first generation Itanium CPUs. It was rather slow for the time when contemporary PA-RISC workstations in most cases were significantly faster except in specialized FPU-heavy workloads.

| Model | Introduced | Price          |
|-------|------------|----------------|
| i2000 | 2001       | \$7,995-14,495 |

# 3.31.1 System architecture

### Processors

 Table 3.125: Itanium CPUs always had complex cache arrangements.

| CPU                  | Speed   | L1 Cache        | L2 Cache     | L3 Cache            |
|----------------------|---------|-----------------|--------------|---------------------|
| 1 Itanium 1 Merced   | 733 MHz | 16/16 KB on-die | 96 KB on-die | 2.0-4.0 MB off-chip |
| I-2 Itanium I Merced | 800 MHz | 16/16 KB on-die | 96 KB on-die | 2.0-4.0 MB off-chip |

## Chipset

- ♦ Intel 82460GX chipset
- ♦ Two WXBs (Wide eXpansion Bridges) for each one PCI 64/66 bus
- ♦ PXB (PCI eXpansion Bridge) for one PCI 64/33 bus
- ♦ I/O and Firmware Bridge (IFB) communicates to IDE, USB and Super I/O
- ♦ Qlogic 12160 dual-channel Ultra3 SCSI controller (separate PCI card, standard configuration)
- ♦ Intel 82559 Fast Ethernet controller
- ♦ nVIDIA Quadro2 Pro video card (separate AGP card, standard configuration)
- ♦ ATA-33 IDE controller (on IFB)
- ♦ USB controller (on IFB)
- ♦ LPC47B27 Super I/O (serial and PS/2 ports controller)

## System buses

- ♦ Memory bus, 266 MHz, 4.2 GB/s peak
- ♦ Two PCI 64/66 I/O buses (for expansion slots)
- ♦ PCI 64/33 I/O bus (for expansion slots)
- ♦ PCI 32/33 I/O bus (for onboard devices)

## Memory

- ♦ PC100 registered SDRAM DIMMs
- ♦ Up to two memory expansion cards (MECs)
- ♦ Eight slots on each MEC
- ♦ Up to 1 GB modules
- ♦ 16 GB maximum (16×1 GB—8 GB on each MEC)

### **Expansion slots**

- $\Leftrightarrow\,$  Five PCI 64-bit/66 MHz slots, 3.3 V
- ♦ Two PCI 64-bit/33 MHz slots, 5 V
- ♦ One AGP Pro 110 slot (supports AGP-1x, 3x, 4x, or AGPpro-110)

#### Storage

- ♦ Three (1.6âÅş) or five (1âÅş) internal 3.5âÅş bays for hard drives
- ♦ Three half-heigth 5.25âĂş bays for externally accessible drives
- ♦ One 3.5âĂş bay for externally accessible drive (standard shipped with a LS-120 drive)

## 3.31.2 External ports

- ♦ 10/100 Ethernet TP/RJ45
- ♦ Four USB ports (two on front, two on rear)
- ♦ Serial RS232C DB9
- ♦ Two PS/2 for keyboard and mouse
- ♦ Three phone jacks (microphone, line-in and line-out)

## 3.31.3 Operating systems

- ♦ HP-UX 11i v1.5 and v1.6 for Itanium. HP-UX had some binary compatibility for PA-RISC applications in its Itanium versions, however mostly emulated.
- ♦ Linux for Itanium
- ♦ FreeBSD/ia64
- ♦ Windows XP 64-Bit Edition Version 2003
- ♦ Windows XP Professional 64-bit Edition
- ♦ Windows 2000 Server IA64 Edition (Beta Release)
- ♦ Windows Server 2003 Itanium-based Editions

### 3.31.4 Benchmarks

The HP i2000 with first generation Itanium (Merced) CPU was beaten by most contemporary workstations of the early 2000s in benchmarks other than FP. HP claimed in 2001 that while the "i2000 will outperform most, if not all, current architectures in floating point performance in the SPECfp benchmark", however its more real-world relevant "Integer performance in applications such as encryption/decryption operations for secure web serving is **excellent**."

Table 3.126: Apparently, SPEC scores for i2000 on Windows XP were in fact higher

| Model              | SPEC2000, int | SPEC2000, fp  | SPEC2000rate, int | SPEC2000 <i>rate</i> , fp |
|--------------------|---------------|---------------|-------------------|---------------------------|
| i2000 733 MHz 2 MB |               | 623           |                   | 7.2                       |
| i2000 733 MHz 4 MB | 335           | 577           |                   |                           |
| i2000 800 MHz 2 MB |               | 6552-CPU: 658 |                   | 7.6 2-CPU: 13.2           |
| i2000 800 MHz 4 MB | 365           | 610           |                   |                           |

For comparison, the contemporary C3700 workstation had a SPEC2000 int of 604 while the last c8000 PA-RISC workstation had a SPEC2000 int of 1001.

#### 3.31.5 Dimensions

| Height | Width | Depth | Weight |
|--------|-------|-------|--------|
| 457mm  | 254mm | 645mm | 38kg   |

## 3.31.6 References

- ♦ HP Workstation i2000 Owner's Guide (URL gone)
- hp workstation i2000 summary (archive.org mirror), Hewlett-Packard Company (2001: mirror accessed January 2024)
- hp workstation i2000 data sheet (PDF, archive.org mirror), Hewlett-Packard Company (2001: mirror accessed January 2024)

# 3.32 HP Visualize J200, J210, J280, J2240

The HP Visualize J-Class are large PA-RISC workstations from the mid-1990s with up to two-way SMP in deskside chassis. Introduced in 1995, the J200 and J210 were the first PA-RISC workstations not using the *Series 700* naming convention anymore. Together with the contemporary C-Class, the J-Class superseded earlier HP 9000 700 workstations like the 715 and 735.

The J-Class later included a variety of 32- and 64-bit processors in different models – the J200 and J210 were 32-bit, the J280, J282 and J2240 were 64-bit. The J280 was single-processor and could be upgraded to dual J282–all others were two-way SMP-capable out of the box.

HP marketed the J-Class against contemporary Unix and RISC offerings, specifically the Sun Ultra 2 U2 2200 and focused use cases of advanced 3D, computational analysis and "compute- and memory-intensive processing workloads." J-Class workstations had solid expandability with multiprocessing and many I/O options, often used for Visualize graphics.

| Model  | Number   | Introduced | Price    |
|--------|----------|------------|----------|
| J200   | 9000/770 | 1995       | \$27,655 |
| J210   | 9000/770 | 1995       | \$35,655 |
| J210XC | 9000/770 | 1995       |          |
| J280   | 9000/780 | 1996       | \$38,520 |
| J282   | 9000/780 | 1997       |          |
| J2240  | 9000/782 | 1997       | \$55,900 |

The J-Class were used in the military a lot during the 1990s, together with a variety of other PA-RISC computers like the D-Class they were part of the US Navy TAC-4 program. HP was a TAC-4 vendor supplying RISC Unix computers for uses throughout the Navy and offered the J-Class as part of a technology refreshment of TAC-4 in 1996.

There were 64-bit successor J-Classes around 2000: the J5000/J7000 and J6000, which then became some of the last PA-RISC workstations offered before HP fully switched to Itanium and soon ceased to offer RISC/Unix workstations altogether.

## 3.32.1 System architecture

#### Processors

| Model  | CPU         | Speed    | L1 Cache                                   |
|--------|-------------|----------|--------------------------------------------|
| J200   | 1-2 PA-7200 | 100 MHz  | 256/256 KB off-chip, 2 KB on-chip "assist" |
| J210   | 1-2 PA-7200 | 1 20 MHz | 256/256 KB off-chip, 2 KB on-chip "assist" |
| J210XC | 1-2 PA-7200 | 1 20 MHz | I/I MB off-chip, 2 KB on-chip "assist"     |
| J280   | 1 PA-8000   | 180 MHz  | ı/I MB off-chip                            |
| J282   | 1-2 PA-8000 | 180 MHz  | ı/I MB off-chip                            |
| J2240  | 1-2 PA-8200 | 236 MHz  | 2/2 MB off-chip                            |

## Chipset

- ♦ PA-7200-models: U2 I/O adapter Runway to GSC bridge
- ♦ PA-8000/PA-8200-models: UTurn I/O adapter Runway to GSC bridge
- ♦ MMC/SMC memory controllers

- ♦ LASI I/O chipset
- ♦ NCR 53C710 8-bit single-ended SCSI-2
- ♦ Intel 82596CA 10 Mbit Ethernet controller
- ♦ Harmony CD/DAT quality 16-bit stereo audio
- ♦ Wax EISA bridge
- ♦ NCR 53C720 16-bit Fast-Wide high-voltage differential (HVD) SCSI-2
- ♦ Other I/O (serial, parallel, Floppy, HP-HIL)
- ♦ J2240: Dino GSC-to-PCI bridge
- ♦ J2240: Cujo GSC-to-PCI bridge, 64-bit
- ♦ J2240: Symbios Logic 53C895 16-bit Ultra-Wide SCSI-2 controller
- ♦ J2240: DEC 21142/43 (Tulip) Fast-Ethernet controller

### System buses

- ♦ Runway CPU/memory bus (100 MHz with 800 MB/s peak data rate on J200, 120 MHz 960 MB/s on all others)
- ♦ Cache:
  - J200: 64-bit wide, 800 MB/s I-fetch (8-Byte), 800 MB/s D-load (16-Byte), 800 MB/s single D-store (8-Byte)
  - J210/J210XC: 64-bit wide, 960 MB/s I-fetch (8-Byte), 960 MB/s D-load (16-Byte), 960 MB/s single D-store (8-Byte)
  - J280/J282: 128-bit wide, 2.88 GB/s I-fetch, 2.88 GB/s D-load (16-Byte), 1.44 GB/s D-store (8-Byte)
- ♦ GSC system level I/O bus
- ♦ EISA additional expansion I/O bus
- ♦ SCSI-2 Fast-Wide high-voltage differential bus; main storage I/O
- ♦ SCSI-2 Fast-Narrow single-ended bus
- ♦ J2240: SCSI-3 Ultra-Wide single-ended bus; main storage I/O
- ♦ J2240: PCI bus;

#### Memory

- ♦ 72-pin ECC SIMMs, 6ons or faster
- ♦ Bus width: 128 data bits with 16 check bits
- $\diamond$  Up to 8-way interleaving
- $\diamond~$  J200: 800 MB/s peak bandwidth
- ♦ J210: 960 MB/s peak bandwidth

- ♦ 16 slots for 16-128 MB modules
- ♦ 32 MB to 2 GB supported
- ♦ J2240: 4 GB maximum (with 256 MB modules)

## **Expansion slots**

- ♦ One slot for a GSC (EISA formfactor) card
- $\Leftrightarrow\,$  Two slots for EISA cards
- $\Leftrightarrow\,$  Two slots for GSC (EISA formfactor) or EISA cards
- ♦ Slot layout, from bottom to top:
  - I. GSC (for primary graphics)
  - 2. EISA or GSC
  - 3. EISA or GSC
  - 4. EISA
  - 5. EISA

## J2240 Expansion slots

- ♦ One slot for a PCI 32-bit/33 MHz, 5 V card
- ♦ One slot for a PCI 32-bit/33 MHz, 5 V or EISA card
- ♦ One slot for a GSC or PCI 32-bit 32-bit/33 MHz, 5 V card
- $\diamond\,$  Two slots for GSC or PCI 64-bit/66 MHz, 3.3 V cards
- ♦ Slot layout, from bottom to top:
  - 1. PCI-64/66, 3.3 V or GSC (for primary graphics)
  - 2. PCI-32/33, 5 V or GSC
  - 3. PCI-64/66, 3.3 V or GSC
  - 4. PCI-32/33, 5 V
  - 5. PCI-32/33, 5 V or EISA

## Storage

- ♦ One tray for two 3.5âĂş Fast-Wide HVD 68-pin SCSI hard drives
- ♦ One tray for two half-heigth 5.25âĂş Fast-Narrow SE 50-pin SCSI drives, external accessible

## 3.32.2 External ports

- ♦ SCSI-2 50-pin Fast-Narrow single-ended
- ♦ SCSI-3 68-pin Fast-Wide high-voltage differential (HVD)
- ♦ J2240: SCSI-3 68-pin Ultra-Wide single-ended
- ♦ Two serial RS232C DB9 (up to 460.8Kb/s)
- ♦ Parallel DB25
- ♦ Ethernet RJ45 and AUI
- ♦ J2240: Fast Ethernet RJ45
- ♦ Graphics port depends on installed framebuffer
- ♦ Two PS/2 connectors for keyboard & mouse
- ♦ HP-HIL for input device loop
- ♦ Four phone jacks (microphone, headphones, line-in and ?)

## 3.32.3 Operating systems

- ♦ HP-UX: 10.20, 11.00 and 11i v1
- ♦ Apparently also HP-UX 10.00
- ♦ Linux
- ♦ OpenBSD (32-bit)
- ♦ NetBSD (32-bit)
- ♦ (J200, J210) Research: HPBSD
- ♦ (J200, J210) Research: OSF MK-PA

## 3.32.4 Benchmarks

| Model       | SPEC95, int | SPEC95, fp | SPECrate95, int | SPECrate95, fp |
|-------------|-------------|------------|-----------------|----------------|
| J200        | 4.98        | 4.50       | 44.8            | 61.3           |
| J200 2-CPU  |             |            | 64.5            | 105            |
| J210        | 6.00        | 5.40       | 54.0            | 73.4           |
| J210 2-CPU  |             |            | 77.5            | 126            |
| J210XC      | 6.40        | 5.70       | 57.6            | 81.5           |
| J210XC2-CPU |             |            | 82.8            | 142            |
| J280        | 11.80       | 19.30      | 107             | 174            |
| J282        |             |            | 211             | 261            |
| J2240       | 17.40       | 26.30      | 157             | 237            |
| J2240 2-CPU |             |            | 307             | 349            |

## 3.32.5 Dimensions

| Height | Width | Depth | Weight |
|--------|-------|-------|--------|
| 470mm  | 330mm | 541mm | 50kg   |

## 3.32.6 References

Manuals

- ♦ Visualize J200, J210 technical reference manual (URL gone)
- ♦ Visualize J280 Owner's Guide (URL gone)
- ♦ Visualize J280 workstation upgrade instructions (URL gone)
- ♦ Visualize J280, J282, J2240 Service Handbook (URL gone)
- ♦ Visualize J282, J2240 Owner's Guide (URL gone)
- ♦ Visualize J282 workstation upgrade instructions (URL gone)
- ♦ Visualize J2240 workstation upgrade instructions (URL gone)

## Articles

- Symmetric Multiprocessing Workstations and Servers System-Designed for High Performance and Low Cost (.pdf) William R. Bryg, Kenneth K. Chan, and Nicholas S. Fiduccia (February 1996: Hewlett-Packard Journal)
- A New Memory System Design for Commercial and Technical Computing Products (.pdf) Thomas R. Hotchkiss, Norman D. Marschke, and Richard M. McClosky (Februar 1996: Hewlett-Packard Journal)
- HP 9000 J-Class Workstation Family Models J200, J210 and J210XC, HP Technical Computing (archive.org mirror), Hewlett-Packard Company (1997: mirror accessed January 2024)
- HP VISUALIZE Workstation Deskside Model J280, HP Technical Computing (archive.org mirror), Hewlett-Packard Company (1997: mirror accessed January 2024)

## Other

♦ Replacing the EEPROM on an HP Visualize J282 (URL gone)

# 3.33 HP Visualize J5000, J5600, J7000

These HP Visualize J-Class workstations were aimed at the graphics workstations market, equipped with up to two 64-bit PA-8500 processors with large on-chip L1 caches. They are basically the bigger brothers of the C3000/C3600 et al, featuring better expandability.

The architecture was a major change from those of its J-Class predecessors. New I/O devices were integrated, the LASI I/O chip was removed together with the old GSC bus. All devices now attach to PCI buses, I/O devices are connected to USB ports.

An upgrade path to HP Itanium (IPF) was envisaged for Visualize workstations but not offered in the end. These were some of the last PA-RISC workstations offered by HP.

| Model | Number   | Introduced | Price                            |
|-------|----------|------------|----------------------------------|
| J5000 | 9000/785 | 1999       | \$13,118 (single)\$24,313 (dual) |
| J5600 | 9000/785 | 2000       | \$21,108 (dual)                  |
| J7000 | 9000/785 | 1999       |                                  |
| J7600 | 9000/785 | ?          |                                  |

### 3.33.1 System architecture

#### Processors

| Model | CPU         | Speed   | L1 Cache            |
|-------|-------------|---------|---------------------|
| J5000 | 1-2 PA-8500 | 440 MHz | 512/1024 KB on-chip |
| J5600 | 1-2 PA-8600 | 552 MHz | 512/1024 KB on-chip |
| J7000 | 1-4 PA-8500 | 440 MHz | 512/1024 KB on-chip |
| J7600 | 1-4 PA-8600 | 552 MHz | 512/1024 KB on-chip |

### Chipset

- ♦ Astro memory/Runway controller
- ♦ Four Elroy PCI bridges
- ♦ National 87560 (SuperI/O), handling USB, RS232, parallel, floppy and IDE
- ♦ National 87415 IDE controller
- ♦ National USB controller
- ♦ Analog Devices AD1889 sound chip
- ♦ DEC 21142/43 Fast Ethernet controller (*Tulip*)
- ♦ Symbios Logic 53C896 Ultra2-Wide SCSI-3 controller

#### System buses

- ♦ Runway CPU/memory bus
- ♦ PCI-64/33 high-performance device I/O bus
- ♦ PCI-64/66 high-performance graphics I/O bus

- ♦ SCSI-2 Ultra-Narrow single-ended bus
- ♦ SCSI-3 Ultra2-Wide LVD bus main storage I/O
- ♦ IDE bus; CD/floppy I/O

## Memory

- ♦ 278-pin 120 MHz ECC SDRAM DIMMs
- ♦ Takes 256/512/1024 MB modules
- ♦ J5000: 8 slots
- ♦ J7000: 16 slots
- ♦ 256 MB (1×256) minimum, J5000: 8 GB (8×1024) maximum; J7000: 16 GB (16×1024) maximum.

## **Expansion slots**

- ♦ Five PCI 64-bit/33 MHz, 5 V slots
- ♦ Two PCI 64-bit/66 MHz, 3.3 V slots
- $\Leftrightarrow\,$  I/O slots layout (from top to bottom):
  - I. EMPTY
  - 2. PCI-64/33, 5 V
  - 3. PCI-64/33, 5 V
  - 4. PCI-64/66, 3.3 V
  - 5. PCI-64/33, 5 V
  - 6. PCI-64/33, 5 V
  - 7. PCI-64/66, 3.3 V
  - 8. PCI-64/33, 5 V

## Storage

- ♦ Four SCSI 3.5âĂş Ultra2-Wide LVD hard drives with 80-pin SCA connector
- ♦ 3.5âĂş Floppy drive
- ♦ SCSI half-heigth 5.25âĂş drive, external accessible

## 3.33.2 External ports

- ♦ SCSI-2 50-pin Ultra-Narrow single-ended
- ♦ SCSI-3 68-pin Ultra2-Wide LVD
- ♦ Two serial RS232C DB9

- ♦ Parallel DB25
- ♦ Fast Ethernet RJ45
- $\diamond\,$  Two USB ports for keyboard & mouse
- ♦ Four phone jacks (microphone, headphones, line-in and line-out)

# 3.33.3 Operating systems

- ♦ HP-UX: 10.20 (ACE9912), 11.00 64-bit (ACE9911) 11i v1 64-bit (TCOE)
- ♦ Linux
- ♦ OpenBSD (32-bit)
- ♦ NetBSD (32-bit)

## 3.33.4 Benchmarks

| Model      | SPEC95, int | SPEC95, fp | SPEC95rate, int | SPEC95rate, fp | SPEC2000, int | SPEC2000, fp |
|------------|-------------|------------|-----------------|----------------|---------------|--------------|
| J5000      | 32.50       | 54.00      | 302             | 486            |               |              |
| J50002-CPU |             |            | 579             | 744            |               |              |
| J5600      | 42.60       | 62.70      | 384             | 564            | 408           | 392          |
| J56002-CPU |             |            | 758             | 847            |               |              |
| J7000      | 32.50       | 54.00      | 302             | 486            |               |              |
| J70002-CPU |             |            | 579             | 744            |               |              |

# 3.33.5 References

## Manuals

- ♦ J5x00/J7x00 Owner's Guide (PDF, 4.5 MB)
- ♦ J5x00/J7x00 Service Handbook (PDF, 4.4 MB)
- ♦ VISUALIZE Workstation Memory Subsystem (PDF, 120 KB)

# 3.34 HP Visualize J6000, J6700

These HP Visualize J-Class J6000 and J6700 computers from the early 2000s were small RISC workstations aimed at the Unix graphics market, equipped with the new 64-bit PA-8600 and PA-8700, both featuring large on-chip L1 caches and usually shipped with HP Visualize FX graphics adapters.

The architecture was a major change from those of its J-Class predecessors. New I/O devices were integrated, the LASI I/O chip was removed together with the old GSC bus. All devices now attach to PCI buses, I/O devices are connected to USB ports.

The J6000 case can be used on the desktop or fitted in a 19âÅş rack with 2U space. An upgrade path to HP Itanium (IPF) was envisaged for Visualize workstations but not offered in the end. These were some of the last PA-RISC workstations offered by HP.

| Model | Number   | Introduced | Price                            |
|-------|----------|------------|----------------------------------|
| J6000 | 9000/785 | 2000       | \$13,118 (single)\$22,575 (dual) |
| J6700 | 9000/785 | 2001       | \$26,454 (dual)                  |
| J6750 | 9000/785 | 2001       |                                  |

## 3.34.1 System architecture

#### Processors

| Model | CPU          | Speed   | L1 Cache            |
|-------|--------------|---------|---------------------|
| J6000 | 1-2 PA-8600  | 552 MHz | 512/1024 KB on-chip |
| J6700 | 1-2 PA-8700  | 750 MHz | 768/1536 KB on-chip |
| J6750 | 1-2 PA-8700+ | 875 MHz | 768/1536 KB on-chip |

#### Chipset

The system is built around the HP Astro chipset:

- ♦ HP Astro chipset
  - Astro memory and I/O controller connects to the two processors via the Runway processor bus (2.0 GB/s), the memory bus (2.0 GB/s) and eight I/O channels ("ropes" aggregate 2.0 GB/s) and contains both memory, I/O and cache controllers
  - Four Elroy PCI bridges connect the PCI slots and I/O devices on the onboard PCI bus to the Astro with an aggregate bandwidth of 2.0 GB/s on seven I/O channels (one of the eight channels of the Astro controller is unused)
    - 1. PCI 64/66 I/O slot on two channels—0.5 GB/s
    - 2. PCI 64/66 I/O slot on two channels—0.5 GB/s
    - 3. PCI 64/66 I/O slot on two channels—0.5 GB/s
    - 4. Onboard I/O devices (Fast Ethernet, SCSI, audio, IDE/USB etc.) on one channel 250 MB/s
- ♦ National 87560 ("Super I/O"), integrates USB, RS232, parallel, floppy and IDE
- ♦ National 87415 IDE controller
- ♦ National USB controller

- ♦ Analog Devices AD1889 sound chip
- ♦ DEC 21142/43 Fast Ethernet controller (*Tulip*)
- ♦ Symbios Logic 53C896 Ultra2-Wide SCSI-3 controller

### System buses

- ♦ Runway CPU bus with 2.0 GB/s
- ♦ Memory bus, about 2.0 GB/s
- ♦ I/O bandwidth of around 1.75 GB/s
- ♦ Three PCI-64/66 buses for expansion slots
- ♦ PCI-64/33 bus for onboard I/O devices
- ♦ SCSI-3 Ultra2-Wide LVD buses main storage I/O
- ♦ IDE bus for CD/DVD removable media

#### Memory

- ♦ 278-pin 120 MHz ECC SDRAM DIMMs
- ♦ 16 slots for 512 MB/1 GB DIMMs
- ♦ 1 GB to 16 GB supported

#### **Expansion slots**

♦ Three PCI 64-bit/66 MHz, 3.3 V slots

#### Storage

- ♦ Two SCSI 3.5âĂş Ultra2-Wide LVD hard drives with 80-pin SCA connector
- ♦ Slim-line ATAPI CD-ROM

# 3.34.2 External ports

- ♦ SCSI-3 68-pin Ultra2-Wide LVD connector (SE)
- ♦ Two serial RS232C DB9
- ♦ Parallel DB25
- ♦ Fast Ethernet RJ45
- ♦ Two USB ports for keyboard & mouse
- ♦ Four phone jacks (microphone, headphones, line-in and line-out)

# 3.34.3 Operating systems

- ♦ HP-UX: 10.20 J6000 (ACE9912), 11.00 64-bit (ACE9911) 11i v1 64-bit (TCOE)
- $\diamond$  Linux
- ♦ OpenBSD (32-bit)
- ♦ NetBSD (32-bit)

## 3.34.4 Benchmarks

| Model | SPEC95,<br>int | SPEC95,<br>fp | SPEC95<br><i>rate</i> , int | SPEC95<br><i>rate</i> , fp | SPEC2000,<br>int | SPEC2000,<br>fp | SPEC2000<br><i>rate</i> , int | SPEC2000<br><i>rate</i> , fp |
|-------|----------------|---------------|-----------------------------|----------------------------|------------------|-----------------|-------------------------------|------------------------------|
| J6000 | 42.60          | 62.70         | 384<br>2-CPU:<br>758        | 564<br>2-CPU:<br>847       | 441              | 433             | 2-CPU:<br>9·7                 | 2-CPU:<br>8.0                |
| J6700 | 57.60          | 85.90         |                             |                            | 603              | 581             | 2-CPU:<br>13.4                | 2-CPU:<br>10.5               |
| J6750 |                |               |                             |                            | 676              | 651             | 2-CPU:<br>14.9                | 2-CPU:<br>11.5               |

## 3.34.5 References

### Manuals

- ♦ J6000 Service Handbook (PDF, 4.5 MB) Hewlett Packard
- ♦ J6000 Service Handbook, (PDF), Hewlett Packard (archive.org mirror, accessed Januar 2024)
- ♦ J6000 Technical Reference (URL gone)
- ♦ J6700 Service Handbook (URL gone)
- ♦ J6700 Technical Reference (URL gone)

# 3.35 HP 9000/K-Class

The HP 9000 K-Class are multiprocessor PA-RISC servers from the mid- to late-1990s and part of the HP 9000 800 server series with many expansion possibilities and options for processing, memory and I/O.

Based on the U2/UTurn chipset architecture, the K-Class used 32-bit PA-7200 and 64-bit PA-8000 processors and supported up to four-way or six-way multiprocessing, depending on the specific model (K200, K370, K580 and so on). They were very powerful Unix servers in the 1990s in a compact-ish case for the time.

HP marketed the K260-EG, K460-EG and K460-XP K-Class computers as "Power Deskside Models" to be used as Visualize workstations with graphics adapters. These were at the time HP's "most expandable workstations" with "ultimate performance for engineering and scientific applications." The K460-XP even sported a HP Visualize-48XP graphics adapter, geared towards 3D graphics, CAD and analysis.

A typical K-Class consists of the System Processing Unit, separate system console and optional UPS, bundled into a single 19âĂş rack. The D-Class were technically very similar servers, slightly smaller in size (and pricing) and often marketed together.

The first digit in the K-Class model name after "K" (1-5) indicates the overall server type:

- ♦ K100: single-CPU with limited expandability
- ♦ K2x0: up to four CPUs, better expandability and memory
- ♦ K3x0: up to six CPUs and more I/O slots
- ♦ K4x0: up to four CPUs, more I/O slots and more memory
- ♦ K5x0: up to six CPUs and a different I/O configuration

The number after the "K1/2/3/4/5" (00, 10,  $\hat{a}\check{A}\varphi$  80) indicates system design, CPUs and chipset.

- ♦ 00/10/20: PA-7200 processor and UTurn architecture
- ♦ 50/60: PA-8000 processor and U2 architecture
- ♦ 70/80: PA-8200 processor and U2 architecture

In the 1990s, K-Class servers were part of the US Navy TAC-4 program, in which HP supplied HP 9000 RISC Unix computers to the Navy. The K-Class were part of a technology refreshment of TAC-4 in 1996.

| System           | Model number                          | Introduced     | Price |
|------------------|---------------------------------------|----------------|-------|
| K100, K200, K400 | HP 9000/809, HP 9000/819, HP 9000/829 | March 1995     |       |
| K210, K410       | HP 9000/839, HP 9000/849              | September 1995 |       |
| K220, K420       | HP 9000/859, HP 9000/869              | March 1996     |       |
| K250, K450       | HP 9000/802, HP 9000/804              | August 1996    |       |
| K260, K460       | HP 9000/879, HP 9000/889              | August 1996    |       |
| K370, K570       | HP 9000/898, HP 9000/899              | May 1997       |       |
| K380, K580       | HP 9000/800                           | February 1998  |       |

# 3.35.1 System architecture

#### Processors

| Model     | CPU         | Speed    | L1 Cache                                   |
|-----------|-------------|----------|--------------------------------------------|
| K100      | 1 PA-7200   | 100 MHz  | 256/256 KB off-chip, 2 KB on-chip "assist" |
| K200/K400 | 1-4 PA-7200 | 100 MHz  | 256/256 KB off-chip, 2 KB on-chip "assist" |
| K210/K410 | 1-4 PA-7200 | 1 20 MHz | 256/256 KB off-chip, 2 KB on-chip "assist" |
| K220/K420 | 1-4 PA-7200 | 1 20 MHz | 1/1 MB off-chip, 2 KB on-chip "assist"     |
| K250/K450 | 1-4 PA-8000 | 160 MHz  | 1/1 MB off-chip                            |
| K260/K460 | 1-4 PA-8000 | 180 MHz  | ı/I MB off-chip                            |
| K370/K570 | 1-4 PA-8200 | 200 MHz  | 2/2 MB off-chip                            |
| K380/K580 | 1-4 PA-8200 | 240 MHz  | 2/2 MB off-chip                            |

#### Chipset

- ♦ PA-7200U2 I/O adapter Runway to GSC bridge
- ♦ PA-8000/8200UTurn I/O adapter Runway to GSC bridge
- ♦ MMC/SMC memory controllers
- ♦ Gecko BOA BC GSC+ Port
- ♦ LASI I/O chipset
- ♦ NCR 53C710 8-bit single-ended SCSI-2
- ♦ NCR 53C720 16-bit Fast-Wide high-voltage differential (HVD) SCSI-2
- ♦ Intel 82596CA 10 Mbit Ethernet controller
- ♦ Harmony CD/DAT quality 16-bit stereo audio
- ♦ Eole CAP/MUX
- ♦ Other I/O (serial, parallel)

#### System buses

- ♦ Runway CPU/memory, 100 MHz with 800 MB peak on Kx00, 120 MHz 960 MB/s on all others
- ♦ GSC+ bus for general system level I/O
- ♦ HSC bus for expansion I/O
- ♦ HP-PB bus for expansion I/O
- $\Leftrightarrow\,$  SCSI-2 Fast-Wide high-voltage differential (HVD) bus for main storage I/O
- ♦ SCSI-2 Fast-Narrow single-ended bus for main storage I/O

#### Memory

♦ *K100* 512 MB maximum RAM

- ♦ *K*200, *K*210, *K*220 2 GB maximum RAM
- ♦ K250, K260, K370, K380, K400, K410, K420 4 GB maximum RAM
- ♦ K450, K460, K570, K580 8 GB maximum RAM
- ♦ 72-pin ECC SIMMs on special RAM boards
- ♦ Systems with a PA-8x00 need 50ns access time modules, PA-7200 models can take up to 60ns. Slower modules could work.

#### **Expansion slots**

- ♦ One slot for a GSC/HSC card on the core I/O board
- ♦ Four slots for HP-PB cards
- ♦ K3x0 With a 2-slot HSC I/O expansion module two more GSC/HSC cards could be used
- ♦ *K*4*x*0 *and K*4*x*0 With a 2- or 4-slot HSC I/O expansion module two or four more GSC/HSC cards could be used
- ♦ *K*4*xo* Four more HP-PB slots (eight in all)

#### Storage

- ♦ One tray for four Fast-Wide 68-pin SCSI-2 high-voltage differential hard drives
- ♦ One vertical tray for two 5.25âĂş half-height drives, external accessible

### 3.35.2 External ports

- ♦ 68-pin HD SCSI-2 Fast-Wide high-voltage differential
- ♦ TP/RJ45 10BaseT 10 Mbit Ethernet
- ♦ Ethernet AUI 15-pin
- ♦ Two serial RS232C DB9, one for console, one for UPS
- ♦ DB25 male RS232C serial, for remote console via modem
- ♦ Parallel DB25
- ♦ Two PS/2 connectors for keyboard und mouse
- ♦ MDP-connector for a serial MUX
- ♦ Kx50/Kx60/Kx70/Kx80 Four audio jacks

#### 3.35.3 Operating systems

- ♦ HP-UX 10.20 for 800s servers, HP-UX 11.00 and 11i v1
- ♦ Apparently also HP-UX 10.00
- ♦ Linux: most models

- ♦ OpenBSD: K100, K200, K210, K220, K400, K410, K420
- NetBSD: K100, K200, K210, K220, K400, K410, K420

# 3.35.4 Benchmarks

| Model     | SPEC95, int | SPEC95, fp | SPECrate95, int | SPECrate95, fp |
|-----------|-------------|------------|-----------------|----------------|
| Кхоо      | 4.92        | 6.80       | 44.3            | 61.2           |
| Kx002-CPU |             |            | 87.9            | 117            |
| Kx004-CPU |             |            | 174             | 198            |
| Kx10      | 5.92        | 8.15       | 53.3            | 73.4           |
| Kx102-CPU |             |            | 106             | 140            |
| Kx104-CPU |             |            | 210             | 238            |
| Kx20      | 6.41        | 9.11       | 57.7            | 82.0           |
| Kx202-CPU |             |            | 114             | 157            |
| Kx204-CPU |             |            | 228             | 275            |
| Kx50      | 10.7        | 18.8       | 96.             | 169            |
| Kx502-CPU |             |            | 189             | 279            |
| Kx504-CPU |             |            | 375             | 383            |
| Kx60      | 11.8        | 20.2       | 107             | 182            |
| Kx602-CPU |             |            | 212             | 297            |
| Kx604-CPU |             |            | 418             | 398            |
| Kx70      | 14.6        | 23.0       | 132             | 207            |
| Kx702-CPU |             |            | 261             | 322            |
| Kx704-CPU |             |            | 519             | 434            |
| Kx706-CPU |             |            | 767             | 489            |
| Kx80      | 17.4        | 28.5       | 157             | 257            |
| Kx802-CPU |             |            | 312             | 398            |
| Kx804-CPU |             |            | 610             | 532            |
| Kx806-CPU |             |            | 902             | 604            |

# 3.35.5 Dimensions

| Model       | Height | Width | Depth | Weight |
|-------------|--------|-------|-------|--------|
| Stand-alone | 635mm  | 432mm | 698mm | 59kg   |
| Packaged    | 870mm  | 889mm | 775mm | 77kg   |

#### 3.35.6 References

- Service Manual HP 9000 K-Class Enterprise Servers and HP 3000 Model 9x9KS (PDF, 2.1 MB)
- ♦ K-Class Installation Guide (HP 9000/Kxxo) (PDF)
- ♦ K-Class Installation Guide (HP 3000/9x9KS) (PDF)
- ♦ K-Class Owner's Guide (PDF)
- Symmetric Multiprocessing Workstations and Servers System-Designed for High Performance and Low Cost (.pdf) William R. Bryg, Kenneth K. Chan, and Nicholas S. Fiduccia (February 1996: Hewlett-Packard Journal)

- ♦ J/K-Class Memory System description (PDF, HP Journal 2/96)
- HP VISUALIZE Workstations Power Deskside Models K260-EG and K460-EG, HP Technical Computing (archive.org mirror), Hewlett-Packard Company (1997: mirror accessed January 2024)
- HP VISUALIZE Workstation Power Deskside Model K460-XP, HP Technical Computing (archive.org mirror), Hewlett-Packard Company (1997: mirror accessed January 2024)

# 3.36 HP L1000 and L2000 (rp5400/rp5450)

The HP 9000 L-Class L1000 and L2000 are two or four-way multi-processor PA-RISC servers for rack-mounting, 7U in height. They are based on 64-bit processors and a rather conservative system architecture with an Astro/Elroy system design used in HP Visualize workstations like B2000, C3000 and C3600.

The L-Class from 2000 was billed by HP as "Smart, Simple, and Stress-free" servers for "Internet-Age Computing", i.e. dot-com boom e-commerce. They were slightly smaller solutions than the N4000 servers but still had a scalable architecture and functionality plus both "Unparalleled Internet manage-ability" and "The Internet edge".

As with other HP 9000 servers of the late-1990s, the L-Class were renamed to **rp** but stayed part of the HP 9000 series. Their L1500 and L3000 sucessors used a completely different system architecture. The L1000 and L2000 could be upgraded with a board-swap to Itanium 2-based rx5670 servers.

| Model | rp     | Introduced | Price    |
|-------|--------|------------|----------|
| Liooo | rp5400 | 2000       | \$16,000 |
| L2000 | rp5450 | 2000       | \$21,000 |

#### 3.36.1 System architecture

#### Processors

The L1000/rp5400 systems support up to 2-way and the L2000/rp5450 up to 4-way SMP, with processors designated by the [-36, -44, -5X] suffix.. There two different system boards (A and B) in both systems, which supported different types of processors.

| Model           |        | Suffix            | CPU                                       | Speed                         | L1 Cache                                                          |
|-----------------|--------|-------------------|-------------------------------------------|-------------------------------|-------------------------------------------------------------------|
| L1000<br>A5576A | rp5400 | -36<br>-44        | 1-2 PA-8500<br>1-2 PA-8500                | 360 MHz<br>440 MHz            | 512/1024 KB on-chip<br>512/1024 KB on-chip                        |
| L1000<br>A5576B | rp5400 | -36<br>-44<br>-5X | 1-2 PA-8500<br>1-2 PA-8500<br>1-2 PA-8600 | 360 MHz<br>440 MHz<br>550 MHz | 512/1024 KB on-chip<br>512/1024 KB on-chip<br>512/1024 KB on-chip |
| L2000<br>A5191A | rp5400 | -36<br>-44        | 1-4 PA-8500<br>1-4 PA-8500                | 360 MHz<br>440 MHz            | 512/1024 KB on-chip<br>512/1024 KB on-chip                        |
| L2000<br>A5191B | rp5400 | -36<br>-44<br>-5X | 1-4 PA-8500<br>1-4 PA-8500<br>1-4 PA-8600 | 360 MHz<br>440 MHz<br>550 MHz | 512/1024 KB on-chip<br>512/1024 KB on-chip<br>512/1024 KB on-chip |

Upgrading between processors models required sometimes replacing other parts besides the processor, like the mainboard or power supply.

## Chipset

- ♦ Astro memory/Runway controller, connects the memory, CPU bus and I/O
- ♦ Eight Elroy PCI bridges
- ♦ Two HP Diva Serial [GSP] Multiport UARTs
- ♦ DEC 21142/43 Fast Ethernet controller (*Tulip*)
- ♦ Two Symbios Logic 53C875 16-bit Ultra-Wide SCSI-2 controllers

♦ Symbios Logic 53C896 Ultra2-Wide SCSI-3 controller

#### System buses

- & Runway CPU bus, 82.5 MHz with 1.36 GB/s bandwidth for up to four CPUs
- ♦ Memory bus, 1.36 GB/s
- ♦ Eight I/O data channels, each 133 MHz 256 MB/s 2.1 GB/s aggregate
- ♦ Two PCI-64/33 I/O buses
- ♦ Six PCI-64/66 I/O buses
- ♦ SCSI-2 Ultra-Narrow single-ended bus
- ♦ Two SCSI-3 Ultra2-Wide LVD main storage I/O buses

#### Memory

- ♦ ECC SDRAM DIMMs
- ♦ Take 256 MB/512 MB modules
- 16 slots (8 of these slots are disabled on L1000s, namely slots 4*a*/*b*, 5*a*/*b*, 6*a*/*b* and 7*a*/*b*)
- ♦ 256 MB (1×256) minimum, L1000: 8 GB (8×1 GB) maximum; L2000: 16 GB (16×1 GB) maximum.

#### **Expansion slots**

- ♦ Six PCI 64-bit/33 MHz slots on two independent buses:
  - pcio: Slots 1 and 2 are reserved for the Core I/O cards
  - pci1: Slots 3, 4, 5 and 6
  - All of the above slots are not hot-plug capable
- ♦ Six PCI 64-bit/66 MHz slots, each on an independent bus. These are hot-plug capable.
- ♦ On L1000s only the slots 1, 2, 3, 8, 9, 10, 11 and 12 are usable!
- ♦ Slot layout (from bottom to top):
  - 1. PCI-64/33, pcio, reserved for core I/O
  - 2. PCI-64/33, pcio, reserved for core I/O
  - 3. PCI-64/33, pci1
  - 4. PCI-64/33, pci1
  - 5. PCI-64/33, pci1
  - 6. PCI-64/33, pci1
  - 7. PCI-64/66, pci2, hot-pluggable
  - 8. PCI-64/66, pci3, hot-pluggable

- 9. PCI-64/66, pci4, hot-pluggable
- 10. PCI-64/66, pci5, hot-pluggable
- 11. PCI-64/66, pci6, hot-pluggable
- 12. PCI-64/66, pci7, hot-pluggable

### Storage

- ♦ Four trays for each one 3.5åÅş Ultra2-Wide LVD SCSI hard drive with 80-pin SCA connector
- ♦ One tray for a half-heigth 5.25âĂş 50-pin Ultra-Narrow SE SCSI drive, external accessible

## 3.36.2 External ports

- ♦ SCSI-2 50-pin Ultra-Narrow single-ended
- ♦ 68-pin VHDI SCSI-3 Ultra2-Wide LVD
- ♦ Serial RS232C DB9
- ♦ Fast Ethernet RJ45
- ♦ Ethernet RJ45 Web Console

## 3.36.3 Operating systems

- ♦ HP-UX: 64-bit 11.00, 11i v1 and 11i v2
- ♦ Linux: works.

## 3.36.4 Benchmarks

| Model    | SPEC95, int | SPEC95, fp | SPEC2000, int | SPEC2000, fp |
|----------|-------------|------------|---------------|--------------|
| L2000-44 | 33.70       | 47.20      | ;             | ;            |

## 3.36.5 Dimensions

| Model        | Height | Width | Depth | Weight |
|--------------|--------|-------|-------|--------|
|              | 368mm  | 482mm | 774mm | 68kg   |
| Rack-mounted | 7U     | 482mm | 774mm | 68kg   |

## 3.36.6 References

- ♦ rp5400 User Guide (URL gone)
- & L-Class Home (archive.org mirror), Hewlett-Packard Company (2000: mirror accessed January 2024)

# 3.37 HP L1500 and L3000 (rp5430/rp5470)

The second version of the HP 9000 L-Class Unix servers are multi-processor servers based on the Stretch chipset, also used in the rp7400 N4000 servers. They are similar to tge L1000 and L2000, 7U rack-mountable with up to two or four processors, 8 GB or 16 GB RAM and a large set of I/O options and expandability.

The L1500 has the same chassis and mainboards as the L3000, but with some of I/O, memory and processors sockets deactivated in hardware, limiting the L1500 to about half of the L3000's capacity. Both could be upgraded with to Itanium 2-based rx5670 servers.

These systems only run 64-bit versions of HP-UX: 11.00 and 11i v1 and v2.

| Model | rp     | Introduced | Price    |
|-------|--------|------------|----------|
| L1500 | rp5430 | 2001       |          |
| L3000 | rp5470 | 2001       | \$39,000 |

### 3.37.1 System architecture

#### Processors

The rp5430 (L1500) support up to 2-way and the rp5470 (L3000) up to 4-way multi-processing (SMP). There are several classes of possible processors, both shipped with the systems or later upgraded, designated by the  $[-5X, -7X, \hat{a}Åe, -9X]$  suffix, based on different L3000 board configurations (A6144A, A6144B, A6840A).

| Model                                 | Suffix            | CPU                                       | Speed                            | L1 Cache                                                          |
|---------------------------------------|-------------------|-------------------------------------------|----------------------------------|-------------------------------------------------------------------|
| L1500 rp5430                          | -5X<br>-6X<br>-7X | 1-2 PA-8600<br>1-2 PA-8700<br>1-2 PA-8700 | 550 MHz<br>650 MHz<br>750 MHz    | 512/1024 KB on-chip<br>768/1536 KB on-chip<br>768/1536 KB on-chip |
| L3000 rp5470<br>A6144A                | -5X               | 1-4 PA-8600                               | 550 MHz                          | 512/1024 KB on-chip                                               |
| L3000 rp5470<br>A6144B                | -5X<br>-6X<br>-7X | 1-4 PA-8600<br>1-4 PA-8700<br>1-4 PA-8700 | 550 MHz<br>650 MHz<br>750 MHz    | 512/1024 KB on-chip<br>768/1536 KB on-chip<br>768/1536 KB on-chip |
| L3000 rp5470<br>A6840A                | -5X<br>-6X<br>-7X | 1-4 PA-8600<br>1-4 PA-8700<br>1-4 PA-8700 | 5 50 MHz<br>6 50 MHz<br>7 50 MHz | 512/1024 KB on-chip<br>768/1536 KB on-chip<br>768/1536 KB on-chip |
| Possible options (and/or upgradable): |                   |                                           |                                  |                                                                   |
|                                       | -8X               | PA-8700                                   | 875 MHz                          | 768/1536 KB on-chip                                               |

## Chipset

The chipset is based around the Stretch chipset:

- ♦ Prelude memory controller, the main crossbar of the system
- $\Leftrightarrow\,$  DEW Runway converters, attach the CPUs to the system bus
- ♦ IKE I/O controller connects the PCI bridges to the system main bus
- ♦ *rp5430* Seven Elroy PCI bridges, attach PCI buses to the IKE I/O controller
- ♦ *rp*5470 Ten Elroy PCI bridges, attach PCI buses to the IKE I/O controller

- ♦ DEC 21142/43 Fast Ethernet controller (Tulip)
- ♦ Symbios Logic 53C875 16-bit Ultra-Wide SCSI-2 controllers
- ♦ Symbios Logic 53C896 Ultra2-Wide SCSI-3 controller

#### System buses

- ♦ Two Itanium system buses, 133 MHz DDR, each 2.1 GB/s peak, combined 4.3 GB/s aggregate. Both system buses connect to the central Prelude memory controller.
  - 1. system bus connects I/O and two CPUs
  - 2. system bus connects two CPUs.
- ♦ Runway+/Runway DDR CPU buses, each 2.1 GB/s peak. Either two or four buses depending on the number of CPUs, with a combined aggregate 4.3 or 8.6 GB/s
- ♦ Two memory bused with combined 4.3 GB/s peak. 133 MHz DDR at 64-bit with ECC
- *◊ rp5430* 
  - Eight I/O channels, each 133 MHz 256 MB/s 2.1 GB/s aggregate
  - Five PCI-64/66 I/O buses for expansion slots
  - One PCI-64/33 I/O bus for core I/O
- ◊ rp5470
  - Twelve I/O channels, each 133 MHz 256 MB/s 3.2 GB/s aggregate
  - Eight PCI-64/66 I/O buses for expansion slots
  - Two PCI-64/33 I/O buses for expansions slots and core I/O
- ♦ SCSI-2 Ultra-Narrow single-ended bus
- ♦ Two SCSI-3 Ultra2-Wide LVD main storage I/O buses

#### Memory

- ♦ ECC SDRAM DIMMs
- ♦ 256 MB, 512 MB and 1 GB modules supported
- 16 slots
- ♦ *rp*5430 8.0 GB maximum (the system will not boot if more than 8.0 GB of memory is installed)
- *♦ rp5470* 16.0 GB maximum

#### **Expansion slots**

- ♦ Two "Twin-Turbo" PCI 64-bit/66 MHz slots, each on an independent PCI bus, each connected via two I/O channels (aggregate 512 MB/s), hot-plug capable
- ◊ rp5430

- Four "Turbo" PCI 64-bit/66 MHz slots on three PCI buses, each connected via one I/O channel (256 MB/s), three of four slots are hot-plug capable

### *♦ rp5470*

- Six "Turbo" PCI 64-bit/66 MHz slots, each on an independent PCI bus, each connected via one I/O channel (256 MB/s), hot-plug capable [two of these slots are not active on the rp5430]
- Two PCI 64-bit/33 MHz slots on a shared bus, on one I/O channel (256 MB/s) [these slots are not active on the rp5430]
- Two PCI 64-bit/33 MHz slots, reserved for LAN/SCSI and GSP (management) cards, on a shared bus, on one I/O channel (256 MB/s)
- ♦ All PCI slots are 5 V keyed
- ♦ Slot layout (counted from bottom up):
  - 1. PCI-64/33, pcio, reserved (LAN/SCSI)
  - 2. PCI-64/33, pcio, reserved (GSP)
  - 3. PCI-64/33, pci1, shared [not available on rp5430]
  - 4. PCI-64/33, pci1, shared [not available on rp5430]
  - 5. PCI-64/66, pci2, Turbo, hot-pluggable [not available on rp5430]
  - 6. PCI-64/66, pci3, Turbo, hot-pluggable [not available on rp5430]
  - 7. PCI-64/66, pci4, Turbo, hot-pluggable
  - 8. PCI-64/66, pci5, Turbo, hot-pluggable
  - 9. PCI-64/66, pci6, Turbo, hot-pluggable
  - 10. PCI-64/66, pci7, Turbo, hot-pluggable
  - 11. PCI-64/66, pci8, Twin-Turbo, hot-pluggable
  - 12. PCI-64/66, pci9, Twin-Turbo, hot-pluggable

#### Storage

- ♦ Four trays for 3.5âĂş Ultra2-Wide LVD SCSI hard drives with 80-pin SCA connector, hot-plug
- ♦ One tray for a half-heigth 5.25âĂş 50-pin Ultra-Narrow SE SCSI drive, external accessible

#### 3.37.2 External ports

- ♦ SCSI-2 50-pin Ultra-Narrow single-ended
- ♦ 68-pin VHDI SCSI-3 Ultra2-Wide LVD
- ♦ Three serial RS232C DB9 (local console, remote console, general purpose)
- ♦ Fast Ethernet RJ45
- ♦ Fast Ethernet RJ45 Web Console

# 3.37.3 Operating systems

- ♦ HP-UX: 64-bit 11.00, 11i v1 and 11i v2
- $\diamond$  Linux

# 3.37.4 Benchmarks

| Model          | SPEC2000, int | SPEC2000, fp | SPEC2000    | rate, int      | SPEC2000     | rate, fp      |
|----------------|---------------|--------------|-------------|----------------|--------------|---------------|
| L3000-5Xrp2470 | 388           | 376          | 4.52-CPU: 8 | 3.94-CPU: 17.4 | 4.42-CPU: 8. | .34-CPU: 14.5 |
| L3000-7Xrp2470 | 581           |              | 6.7 2-0     | CPU: 12.9      |              |               |

# 3.37.5 Dimensions

| Model        | Height | Width | Depth | Weight |
|--------------|--------|-------|-------|--------|
|              | 368mm  | 482mm | 775mm | 68kg   |
| Rack-mounted | 7U     | 482mm | 775mm | 68kg   |

# 3.37.6 References

### Manuals

♦ User Guide rp5400 Family of Servers (URL gone)

## Articles

♦ hp server rp5400 series entry-level UNIX servers technical whitepaper (URL gone)

# 3.38 HP N4000 (rp7400)

The N4000 were mid-range PA-RISC servers with up to eight processors. They were the original HP 9000 N4000 from the turn of the century, soon renamed rp7400. This first N4000 (rp7400) is based the Stretch system architecture, also used in L1500 and L3000 (rp5430/rp5470) that mirrored design from parallel HP Itanium (IA64) platforms.

The N4000 were released in the middle of the dot-com boom between 1999 and 2000, and sold as "Server for the Internet-Age". Marketing focused on these e-commerce and web-ready features, including QoS, control and security for "the Web," on-demand capacity management. HP claimed the "HP 9000 N-Class servers give you more of what you need to meet" for "new Internet business paradigm" which "is having an enormous impact on enterprise IT systems-more applications, more users, and more traffic than ever before." (2000!)

Itanium 2/IA64 processors were planned on the N4000 but apparently never offered ( "board-upgradeable to IA-64" ).

N4000s were shipped in two models with different system boards: A3639A and A3639B. The N4000 that was later renamed rp7400 was shipped with another different mainboard and model number A3639C.

| Model | rp     | Product      | Introduced | Price    |
|-------|--------|--------------|------------|----------|
| N4000 |        | A3639AA3639B | 1999       | \$48,000 |
|       | rp7400 | A3639C       | 2001       |          |

Later rp7405 and rp7410 servers were also labeled N4000 and feature a similar set of I/O options and expandability in basically the same chassis, with a completely different system architecture, Cell platform, also used for Itanium rx/zx computers.

# 3.38.1 System architecture

#### Processors

The rp7400 N4000 supports one to eight processors, designated by the [-36, -44, âÅe, -7X] suffix. Not all of the earlier N4000 support the later processors and the maximum number of CPUs.

| Model         | Suffix | CPU         | Speed    | L1 Cache            |
|---------------|--------|-------------|----------|---------------------|
| N4000 A3639A  | -36    | 1-8 PA-8500 | 360 MHz  | 512/1024 KB on-chip |
|               | -44    | 1-8 PA-8500 | 440 MHz  | 512/1024 KB on-chip |
| N4000 A3639B  | -36    | 1-8 PA-8500 | 360 MHz  | 512/1024 KB on-chip |
|               | -44    | 1-8 PA-8500 | 440 MHz  | 512/1024 KB on-chip |
|               | -5X    | 1-8 PA-8600 | 5 50 MHz | 512/1024 KB on-chip |
| rp7400 A3639C | -36    | 1-8 PA-8500 | 360 MHz  | 512/1024 KB on-chip |
|               | -44    | 1-8 PA-8500 | 440 MHz  | 512/1024 KB on-chip |
|               | -5X    | 1-8 PA-8600 | 5 50 MHz | 512/1024 KB on-chip |
|               | -6X    | 1-8 PA-8700 | 650 MHz  | 768/1536 KB on-chip |
|               | -7X    | 1-8 PA-8700 | 750 MHz  | 768/1536 KB on-chip |

## Chipset

The rp7400 system is based on the Stretch chipset, used in the L1500 and L3000 (rp5430/rp5470) servers as well. Stretch has four main components:

- 1. Prelude memory controller, is the main crossbar of the system
- 2. Four DEW Runway converters, attach the processors to the main buses
- 3. Two IKE I/O controllers connect the PCI bridges via I/O channels
- 4. 14 Elroy PCI bridges (LBAs) convert the IKE I/O to PCI buses

The rest of the system is implemented with common parts:

- ♦ DEC 21142/43 Fast Ethernet controller
- ♦ Dual-channel Symbios Logic 53C875 16-bit Ultra-Wide SCSI-2 controllers
- ♦ Dual-channel Symbios Logic 53C896 Ultra2-Wide SCSI-3 controller

#### System buses

The system bus architecture provides more bandwidth than could be used under practical circumstances. The designers probably counted on future CPU upgrades, such as Itanium.

- ♦ Two Itanium system buses, 133 MHz, each 2.1 GB/s peak, 4.3 GB/s aggregate
- ♦ Eight Runway+ CPU buses, each 2.1 GB/s peak, aggregate 17.0 GB/s
- ♦ Four Memory buses, each 2.1 GB/s peak, aggregate 8.5 GB/s
- ♦ 24 I/O channels, each 133 MHz 265 MB/s, aggregate 6.4 GB/s
- ♦ 14 PCI-64/66 I/O buses for expansion slots
- ♦ Three SCSI-3 Ultra2-Wide LVD main storage I/O buses, one for each internal drive and one for external devices

#### Memory

- ♦ ECC SDRAM DIMMs
- ♦ 16 slots
- $\diamond~$  256 MB, 512 MB, 1 GB and 2 GB modules supported
- ♦ 32 GB maximum

#### **Expansion slots**

- ♦ Ten "Twin-Turbo" PCI 64-bit/66 MHz slots, each on an independent PCI bus, each connected via two I/O links/ropes (aggregate 530 MB/s), hot-plug capable
- Two "Turbo" PCI 64-bit/66 MHz slots, each on an independent PCI bus, each connected via one I/O link/rope (265 MB/s), hot-plug capable (one of these two Turbo slots is reserved for Core I/O LAN/SCSI)
- ♦ All slots keyed for 5.0 V (support either 5.0 V or universal PCI cards)

## Storage

♦ Two internal Ultra SCSI LVD 3.5" drives with SCA connector, hot-pluggable

# 3.38.2 External ports

- ♦ 68-pin VHDCI Ultra2 LVD external SCSI
- ♦ Three serial RS232C DB9 (local console, remote console, general purpose) via a DB25 "M cable"
- ♦ Fibre channel
- ♦ 10/100 Mbit Ethernet TP/RJ45
- & 10/100 Mbit Ethernet TP/RJ45 Web console

## 3.38.3 Operating systems

- ♦ HP-UX: 64-bit 11.00 (ACE 9911), 11i v1, 11i v2 and 11i v3
- $\diamond$  Linux

# 3.38.4 Benchmarks

| Model              | SPECrate95,<br>int                | SPECrate95,<br>fp                 | SPEC2000, int | SPEC2000, fp | SPEC2000<br><i>rate</i> , int                    | SPEC2000<br><i>rate</i> , fp                     |
|--------------------|-----------------------------------|-----------------------------------|---------------|--------------|--------------------------------------------------|--------------------------------------------------|
| N4000-36           | 215<br>4-CPU: 830<br>8-CPU: 1650  | 355<br>4-CPU: 1055<br>8-CPU: 1720 |               |              |                                                  |                                                  |
| N4000-44           | 306<br>4-CPU: 1209<br>8-CPU: 2408 | 462<br>4-CPU: 1495<br>8-CPU: 2075 |               |              |                                                  |                                                  |
| N4000-5X           | 376<br>4-CPU: 1479<br>8-CPU: 2939 | 528<br>4-CPU: 1682<br>8-CPU: 2336 |               |              |                                                  |                                                  |
| N4000-6X<br>rp7400 |                                   |                                   | 493           | 489          | 5.7<br>2-CPU: 11.3<br>4-CPU: 22.1<br>8-CPU: 42.6 | 5.7<br>2-CPU: 10.4<br>4-CPU: 19.3<br>8-CPU: 30.5 |
| N4000-7X<br>rp7400 |                                   |                                   | 551           | 524          | 6.4<br>2-CPU: 12.5<br>4-CPU: 24.6<br>8-CPU: 46.7 | 6.1<br>2-CPU: 11.0<br>4-CPU: 20.5<br>8-CPU: 32.1 |

## 3.38.5 References

- ♦ rp7400 Hardware Manual Hewlett-Packard Company (May 2002)
- hp server rp7400 system architecture and design guide, Hewlett-Packard Company (February 2002, product number 5981-0154EN) (URL gone)
- N-Class The Server for the Internet-Age (archive.org mirror), Hewlett-Packard Company (2000: mirror accessed January 2024)

# 3.39 HP N4000 (rp7405/rp7410)

The HP rp7405/rp7410 N4000 N-Class servers are up to 8-way multiprocessing servers and at the time smallest HP system which could be hardware-partitioned into logical servers, two **nPartitions**. Based upon the same 10U rack-mountable chassis as their rp7400/N4000 brethren, the newer rp7405 and rp7410 are built around a completely overhauled system and I/O architecture. The "Core Electronic Complex" is a modified version of the Superdome's cell-based system architecture, limited to two cells, which each contain up to four processors, sixteen memory slots and the central chipset.

The rp7405 was apparently an entry-level version of the rp7410—based on the same hardware and with the same capabilities but shipped in smaller configurations. Upgrades to a "full" rp7410 were later possible, probably including a modified firmware for unlocking the full functionality.

| Model   | rp     | Product            | Introduced | Price    |
|---------|--------|--------------------|------------|----------|
| (N4000) | rp7405 | A7111AA7112AA7113A | 2002       | \$50,959 |
| (N4000) | rp7410 | A6752A             | 2002       | \$92,250 |

## 3.39.1 System architecture

### Processors

The rp7405 and rp7410 support from two to eight processors, based on different system boards with different model numbers. Used processors are designated by the [-6X, -7X, âĂę, -9X] suffix.

| Model         | Suffix            | CPU                                        | Speed                         | L1 Cache                                                                      | L2 Cache |
|---------------|-------------------|--------------------------------------------|-------------------------------|-------------------------------------------------------------------------------|----------|
| rp7405 A7111A | -6X<br>-7X        | 1-2 PA-8700<br>1-2 PA-8700                 | 650 MHz<br>750 MHz            | 768/1536 KB on-<br>chip<br>768/1536 KB on-<br>chip                            |          |
| rp7405 A7112A | -6X<br>-7X        | 1-4 PA-8700<br>1-4 PA-8700                 | 650 MHz<br>750 MHz            | 768/1536 KB on-<br>chip<br>768/1536 KB on-<br>chip                            |          |
| rp7405 A7113A | -6X<br>-7X        | 1-8 PA-8700<br>1-8 PA-8700                 | 650 MHz<br>750 MHz            | 768/1536 KB on-<br>chip<br>768/1536 KB on-<br>chip                            |          |
| rp7410 A6752A | -6X<br>-7X<br>-8X | 2-8 PA-8700<br>2-8 PA-8700<br>2-8 PA-8700+ | 650 MHz<br>750 MHz<br>875 MHz | 768/1536 KB on-<br>chip<br>768/1536 KB on-<br>chip<br>768/1536 KB on-<br>chip |          |

# Chipset

- ♦ Cell controller CC: the central chipset and crossbar. The CCs provide links for four processors, two memory banks, I/O via SBA, PDH and firmware, and second cell via the XBC.
- ♦ Master I/O controller SBA: located on the I/O backplane, each is linked to one cell Each SBA provides up to 32 links that connect to slave I/O controllers LBA.

- 28 ropes link to 14 "Twin-Turbo" slots via 14 LBAs

- Two ropes link to two "Turbo" PCI slots via two LBAs
- Two links/ropes are connected via two LBAs to the Core I/O MP/SCSI cards
- $\diamond\,$  Core I/O for the I/O functions system with a set of cards: MP/SCSI and LAN/SCSI.
  - Two dual-channel Symbios Logic 53C1010 Ultra160 SCSI controllers
  - Dual-channel Symbios Logic 53C896 Ultra2-Wide SCSI-3 controller (MP/SCSI)
  - Gigabit Ethernet networking (LAN/SCSI)
  - Fast-Ethernet (DEC 21142/43) Management LAN (MP/SCSI)
  - The optional second Core I/O card set can be used for redundancy or partitioning
- 18 Elroy PCI bridges (LBAs) convert the links/ropes from the SBA into PCI bus (only 9 of these 18 LBAs are used when only one cell board is installed)

## System buses

- & Runway+/Runway DDR CPU bus, 125 MHz DDR, 64-bit, 2.0 GB/s per CPU, 16.0 GB/s max
- ♦ Memory bus 4.0 GB/s for each cell, aggregate 8.0 GB/s max
- ♦ XBC cell-to-cell link 8.0 GB/s aggregate
- $\diamond\,$  SBA cell-to-I/O link 2.0 GB/s on each cell, aggregate 4.0 GB/s max
- ♦ 32 I/O links/ropes, 12-bit wide, 265 MB/s, 8.5 GB/s I/O peak
- ♦ 14 PCI-64/66 I/O buses for expansion slots
- ♦ Two PCI-64/33 I/O buses for expansion slots for Core I/O SCSI/LAN
- ♦ Two PCI-64/33 I/O buses for Core I/O MP/SCSI
- ♦ Two SCSI-3 Ultra160 LVD main storage I/O buses one on each cell
- ♦ Ultra SCSI SE for removable media

#### Memory

- ♦ ECC DIMMs, low-voltage TTL, 125 MHz frequency
- ♦ 256 MB, 512 MB and 1 GB modules supported
- ♦ 16 slots on each cell board
- ♦ 32 GB maximum, 64 GB with "future" memory modules

## **Expansion slots**

There are up to 16 PCI 64-bit/66 MHz slots in the I/O cage, which can be fully accessed when using a system with two cells — with one cell board only seven slots are available. One PCI slot is dedicated to the Core I/O card set (see above) so only 15 of the 16 PCI slots are available for expansion options.

## Storage

- ♦ Four trays for low-profile 3.5âĂş Ultra2-Wide LVD SCSI hard drives with 80-pin SCA connector, hot-plug
- ♦ One tray for a half-heigth 5.25âĂş 50-pin Ultra-Narrow SE SCSI drive, external accessible

## 3.39.2 External ports

- ♦ 68-pin VHDCI Ultra160 LVD external SCSI external channel from LAN/SCSI board
- Three serial RS232C DB9 local console, remote console, UPS via a DB25 "M cable" on MP/SCSI board
- ♦ 10/100 Mbit Ethernet TP/RJ45 Management LAN on MP/SCSI board
- ♦ Gigabit Ethernet TP/RJ45 on LAN/SCSI board

## 3.39.3 Operating systems

♦ HP-UX: 64-bit (11.00,) 11i v1, 11i v2 and 11i v3

## 3.39.4 Benchmarks

| Model          | SPEC2000, int | SPEC2000, fp | SPEC2000    | rate, int  | SPEC2000    | rate, fp    |
|----------------|---------------|--------------|-------------|------------|-------------|-------------|
| N4000-7Xrp7410 |               |              | 4-CPU: 25.3 | 8-CPU:49.9 | 4-CPU: 18.9 | 08-CPU:36.8 |

## 3.39.5 References

- ♦ User Guide hp rp7405/7410 Servers (URL gone)
- ♦ hp server rp7410 whitepaper (URL gone)

## 3.40 HP 9000 rp3410 and rp3440

The HP 9000 rp3410 and rp3440 were some of the last PA-RISC-based HP servers, in a 2U rackmountable case. They use dual-core PA-8800 or PA-8900 processors in a HP zx1 system design that was also used for Itanium 2 systems. There is an upgrade path to Intel/HP IA64 Itanium 2 processors. The HP 9000 rp4410 and rp4440 servers are technically similar with more computing and I/O possibilities.

| rp             | Introduced | Price   |
|----------------|------------|---------|
| rp3410rp3410-2 | 2004       | \$4,000 |
| rp3440rp3440-4 | 2004       | \$7,000 |

### 3.40.1 System architecture

#### Processors

The rp3410 (rp3410-2) supports a single processor, the rp3440 (rp3440-4) up to 2-way multi-processing (SMP).

♦ rp3410:

- I dual-core PA-8800 800 MHz with 3 MB LI and 32 MB off-chip L2 cache
- ◊ rp3440:
  - I or 2 dual-core PA-8800 900 MHz-1.0 GHz with 3 MB L1 and 32 MB off-chip L2 cache
  - 1 or 2 dual-core PA-8900 800 MHz-1.1 GHz with 3 MB L1 and 64 MB off-chip L2 cache
- ♦ On some entry-level versions only one of the two CPU cores per processor is active
- ♦ An upgrade path to HP Itanium 2 processors was available

#### Chipset

The systems are based on HP's zx1 chipset, which consists of two main components, the MIO memory and I/O controller and the IOAs I/O adapters. The zx1 is almost a crossbar chipset: the zx1 memory controller acts as the crossbar switch which links processors, memory and I/O together.

- ♦ Pluto is the zx1 memory and I/O controller and connects the central system buses:
  - 1. Processor bus of 6.4 GB/s for one or two CPUs
  - 2. Two independent memory buses, each 4.25 GB/s
  - 3. I/O channels, six on rp3410 with 3.0 GB/s and eight on rp3440 with 4.0 GB/s

The MIO also contains both memory and cache controllers.

- ♦ rp3410: Five Mercury I/O adapters IOAs for PCI-X slots
- ♦ >rp3440: Seven Mercury I/O adapters IOAs for PCI-X slots
- ♦ PCI-X slots and I/O channels:
  - 1. PCI-X 64/133 I/O slot on two channels 1.0 GB/s
  - 2. PCI-X 64/133 I/O slot on one channel -0.5 GB/s

- 3. rp3440 PCI-X 64/133 I/O slot on one channel 0.5 GB/s
- 4. *rp3440* PCI-X 64/133 I/O slot on one channel 0.5 GB/s
- 5. Management LAN and serial ports (iLO card) on one channel—0.5 GB/s
- 6. Ultra160 SCSI and Gigabit Ethernet controllers on one channel -0.5 GB/s
- 7. IDE and USB controllers one channel 0.5 GB/s
- ♦ Dual-channel Ultra160 SCSI controller, LSI Logic 53C1030
- ♦ Gigabit Ethernet controller, Broadcom Tigon 3
- ♦ IDE controller, PCI649
- ♦ USB2.0 controller

#### System buses

- ♦ Itanium 2/2XI processor bus, 128-bit, 200 MHz, 6.4 GB/s
- ♦ Two independent zx1 memory buses, 266 MHz, each 4.25 GB/s, aggregate 8.5 GB/s
- ♦ rp3410:
  - Six zx1 I/O channels/buses, aggregate 3.0 GB/s
  - Two PCI-X 64/133 I/O buses
- ♦ rp3440:
  - Eight zx1 I/O channels/buses, aggregate 4.0 GB/s
  - Four PCI-X 64/133 I/O buses
- ♦ SCSI-3 Ultra160 LVD storage I/O bus
- $\Leftrightarrow\,$  IDE secondary storage I/O bus

#### Memory

- ♦ PC2100 DDR CL2 SDRAM DIMMs
- ♦ Twelve slots
- ♦ 1 GB minimum memory
- ♦ rp3410: 6 GB maximum memory
- ♦ rp3440: 32 GB maximum memory
- ♦ 8.5 GB/s memory bandwidth
- $\diamond$  80ns memory latency

### Expansion slots

- ♦ One PCI-X 64-bit/133 MHz slot with 1 GB/s data rate
- ♦ rp3410: One PCI-X 64-bit/133 MHz slot with 512 MB/s data rate
- ♦ rp3440: Three PCI-X 64-bit/133 MHz slots with 512 MB/s data rate
- ♦ All PCI slots are 3.3 V

### Storage

- ♦ Three 3.5âĂş Ultra160 LVD SCSI hard drives, 1âĂş height, 68-pin
- ♦ Slimline IDE CD or DVD drive

## 3.40.2 External ports

- ♦ Three serial RS232C DB9 for local console, remote console, general purpose
- ♦ Four USB 2.0 ports
- ♦ TP/RJ45 Gigabit Ethernet
- $\Leftrightarrow\,$  HP Integrated Lights Out iLO system management card with Fast-Ethernet Web console
- ♦ Ultra160 SCSI 68-pin

## 3.40.3 Operating systems

- ♦ HP-UX11i v1, 11i v2, 11i v3
- ♦ Linux

## 3.40.4 Benchmarks

| Model                      | SPEC2000, int | SPEC2000, fp | SPEC2000<br><i>rate</i> , int      | SPEC2000<br><i>rate</i> , fp       |
|----------------------------|---------------|--------------|------------------------------------|------------------------------------|
| rp3440<br>1.0 GHz dualcore |               |              | 2-core: 18.7<br>2-CPU/4-core: 37.1 | 2-core: 19.2<br>2-CPU/4-core: 32.6 |

## 3.40.5 Dimensions

| Model        | Height | Width | Depth | Weight |
|--------------|--------|-------|-------|--------|
| Rack-mounted | 2U     | 483mm | 680mm | 2.3kg  |
| Stand-alone  | 495mm  | 295mm | 675mm | 26kg   |

# 3.40.6 References

- ♦ User Service Guide HP 9000 rp3410 and HP 9000 rp3440 (.pdf) Hewlett-Packard Development Company (2010, sixth edition)
- ♦ Overview of the HP 9000 rp3410-2, rp3440-4, rp4410-4, and rp4440-8 Servers URL gone)

# 3.41 HP 9000 rp4410 and rp4440

The HP 9000 rp4410 and rp4440 were, like the HP 9000 rp3410 and rp3440, some of the last PA-RISC-based HP servers, based on up to four dual-core PA-8800 or PA-8900 processors and HP zx1 chipset, technically very similar to the rp3400s. The systems can be rack-mounted in 4U or be used stand-alone.

| rp             | Introduced | Price    |
|----------------|------------|----------|
| rp4410rp4410-4 | 2005       |          |
| rp4440rp4440-8 | 2004       | \$21,000 |

## 3.41.1 System architecture

### Processors

The rp4410 (rp4410-4) supports 2-way multi-processing (SMP), the rp4440 (rp4440-8) up to 4-way multi-processing (SMP).

- ♦ Dual-core PA-8800 900 MHz-1.0 GHz with 3 MB on-chip L1 and 32 MB off-chip L2 cache
- ♦ Dual-core PA-8900 800 MHz-1.1 GHz with 3 MB on-chip L1 and 64 MB off-chip L2 cache
- $\diamond\,$  There probably was an upgrade path to Itanium 2/IA64 processors.

## Chipset

The systems are based on the HP zx1 chipset with three main components — the MIO memory and I/O controller, the IOAs I/O adapters and the SMEs scalable memory expanders.

- ♦ Pluto is the zx1 MIO memory and I/O controller and connects the system buses:
  - 1. Processor bus of 6.4 GB/s for one or two dual-CPU modules
  - 2. Two independent memory buses with each 6.4 GB/s
  - 3. Eight I/O channels with aggregate 4.0 GB/s
- ♦ Six zx1 SMEs scalable memory expanders attach to two independent zx1 memory buses
- ♦ Six Mercury zx1 IOAs I/O adapters connect the PCI-X slots
  - 1. PCI-X 64/133 I/O slot on two channels—1.0 GB/s
  - 2. PCI-X 64/133 I/O slot on two channels—1.0 GB/s
  - 3. Two PCI-X 64/66 I/O slots on one channel 0.5 GB/s
  - 4. Two PCI-X 64/66 I/O slots on one channel—0.5 GB/s
  - 5. Core I/O adapters like SCSI, Ethernet etc. on two channels 1.0 GB/s
- ♦ Dual-channel Ultra320 SCSI controller
- ♦ Dual-port Gigabit Ethernet
- ♦ USB2.0 controller
- ♦ IDE controller

### System buses

An interesting aspect of the rp4400's bus setup is that the same 6.4 GB/s processor bus is shared between up to two CPUs on the rp4410 and up to four CPUs on the rp4440.

- ♦ Itanium 2/zx1 processor bus 6.4 GB/s
- ♦ Two independent zx1 memory buses, 200 MHz, each 6.4 GB/s
- ♦ Eight zx1 I/O channels/buses, aggregate 4.0 GB/s
- ♦ Two PCI-X 64/133 I/O buses
- ♦ Two PCI-X 64/66 I/O buses
- ♦ SCSI-3 Ultra320 LVD storage I/O bus
- ♦ IDE secondary storage I/O bus

#### Memory

- ♦ PC2100 parity ECC DDR CL2 SDRAM DIMMs
- ♦ 16- or 32-DIMM carrier board
- ♦ 1 GB minimum memory
- ♦ 128 GB maximum memory
- ♦ 12.8 GB/s memory bandwidth
- ♦ 105ns memory latency

#### **Expansion slots**

- ♦ Two PCI-X 64-bit/133 MHz slots, each on an independent bus, hot-plug
- ♦ Four PCI-X 64-bit/66 MHz slots, on two shared buses, hot-plug
- ♦ All PCI slots are 3.3 V

#### Storage

- ♦ Two bays for 3.5âĂş Ultra320 LVD SCSI hard drives, hot-plug
- ♦ Slimline bay for optional IDE CD or DVD drive

## 3.41.2 External ports

- ♦ Three serial RS232C DB9 for local console, remote console, general purpose
- ♦ Two USB 2.0 ports
- ♦ Two Gigabit Ethernet, TP/RJ45
- ♦ Two Ultra320 SCSI ports

♦ HP Integrated Lights Out iLO system management card with Fast-Ethernet Web console

### 3.41.3 Operating systems

♦ HP-UX11i v1, 11i v2, 11i v3

& Linux could be a possibility, as the similar rp3400s are supported, albeit unofficially

#### 3.41.4 Benchmarks

| Model                      | SPEC2000, int | SPEC2000, fp | SPEC2000<br><i>rate</i> , int                            | SPEC2000<br><i>rate</i> , fp                             |
|----------------------------|---------------|--------------|----------------------------------------------------------|----------------------------------------------------------|
| rp4440<br>1.0 GHz dualcore |               |              | 2-core: 18.6<br>2-CPU/4-core: 37.0<br>4-CPU/8-core: 73.2 | 2-core: 19.3<br>2-CPU/4-core: 34.7<br>4-CPU/8-core: 55.4 |

## 3.41.5 Dimensions

| Model        | Height | Width | Depth | Weight |
|--------------|--------|-------|-------|--------|
| Rack-mounted | 4U     | 440mm | 690mm | 53kg   |
| Stand-alone  | 530mm  | 261mm | 695mm | 53kg   |

## 3.41.6 References

- ♦ User Service Guide HP 9000 rp4410 and HP 9000 rp4440 (.pdf, 17 MB) Hewlett-Packard Development Company (2009, fifth edition)
- ♦ Overview of the HP 9000 rp3410-2, rp3440-4, rp4410-4, and rp4440-8 Servers (URL gone)

# 3.42 HP Integrity rx1600 and rx1620

The rx1600 (later rx1600-2) is a 1U rack-mountable server with up to two Itanium 2 Deerfield processors. The later introduced rx1620 supported newer Fanwood Itanium 2 processors. Both classes of CPUs are specified/marketed as "low-voltage."

## 3.42.1 System architecture

#### Processors

#### rx1600/rx1600-2

| No. | CPU Type                       | Clock   | L1 (Instruction/Data) | L2 (Instruction/Data) | L3     |
|-----|--------------------------------|---------|-----------------------|-----------------------|--------|
| I-2 | Itanium 2 Deerfieldlow-voltage | 1.0 GHz | 16/16 KB              | 256 KB                | 1.5 MB |

#### rx1620

| No. | СРИ Туре                     | Clock   | L1 (Instruction/Data) | L2 (Instruction/Data) | L3     |
|-----|------------------------------|---------|-----------------------|-----------------------|--------|
| 1-2 | Itanium 2 Fanwoodlow-voltage | 1.3 GHz | 16/16 KB              | 256 KB                | 3.0 MB |
| 1-2 | Itanium 2 Fanwoodlow-voltage | 1.6 GHz | 16/16 KB              | 256 KB                | 3.0 MB |

All caches are on-die (L1, L2 and L3).

## Chipset

The systems are based on the HP zx1 chipset with two central components — Pluto and Mercury.

- ♦ Pluto: main chipset controller connects to three system buses:
  - 1. Processor bus
  - 2. Two independent memory buses
  - 3. Seven I/O channels

It contains both memory and cache controllers as well.

- ♦ Five Mercury I/O adapters: connect PCI-X slots and I/O devices to Mercury
  - 1. PCI-X 64/133 slot on two channels with 1.0 GB/s
  - 2. PCI-X 64/133 slot on two channels with 1.0 GB/s
  - 3. Gigabit Ethernet and Ultra320 SCSI (Core I/O) on PCI on one channel with 0.5 GB/s
  - 4. IDE, USB, Fast-Ethernet LAN (Core I/O) on PCI on one channel with 0.5 GB/s
  - 5. Management Ethernet LAN, VGA, serial (Core I/O) on PCI on one channel with 0.5 GB/s

The remained consists of standard third-party I/O chipsets:

- ♦ Gigabit Ethernet (Broadcom 5701)
- ♦ rx1600: Fast Ethernet

- ♦ Two-channel Ultra320 SCSI controller (LSI 53C1030)
- ♦ Ultra ATA-100 IDE controller (PCI649)
- ♦ Serial controller, DUART (16550A-compatible)
- ♦ 10/100 Ethernet for management (Intel 82550)
- ♦ Management processor card included by default
- ♦ Processor Dependent Hardware (PDH) Controller
- ♦ FPGA controller for ACPI (2.0) and LPC
- ♦ Baseboard Management Controller for IPMI management interface (the BMC is a ARM7 RISC processor)
- ♦ EHCI USB controller

#### System buses

- ♦ Itanium 2/2X1 processor bus—200 MHz DDR with 6.4 GB/s bandwidth on 1.0 and 1.3 GHz processors, 266 MHz DDR with 8.5 GB/s on 1.6 GHz processors (rx1620)
- ♦ Two independent ZXI memory buses, 266 MHz, each 4.25 GB/s—aggregate 8.5 GB/s memory bandwidth
- ♦ Seven zx1 I/O channels/buses, aggregate 3.5 GB/s
- ♦ Four PCI-X 64/133 I/O buses for expansion cards
- ♦ Three PCI-X 64/133 I/O buses for Core I/O cards (SCSI, networking, etc.)
- ♦ Two SCSI-3 Ultra320 (LVD) storage I/O buses
- ♦ UltraATA-100 IDE storage I/O bus

#### Memory

- ♦ PC2100 ECC DDR CL2 SDRAM DIMMs
- ♦ Takes up to 2 GB modules
- $\diamond$  Eight slots
- ♦ DIMMs must be installed in quads
- ♦ 1 GB minimum (4×256 MB)
- ♦ 16 GB maximum (8×2 GB)
- ♦ 8.5 GB/s memory bandwidth

#### **Expansion slots**

- ♦ PCI-X 64-bit/133 MHz slot, full-length
- ♦ PCI-X 64-bit/133 MHz slot, half-length

♦ All PCI slots are 3.3 V

#### Storage

- ♦ Two internal 3.5âĂş bays for 1âĂş height Ultra320 SCSI SCA 80-pin hard drives, hot-plug;
- ♦ Slimline bay for optional IDE CD or DVD drive

#### 3.42.2 External ports

- ♦ Gigabit Ethernet, TP/RJ45
- ♦ rx1600: 10/100 Ethernet, TP/RJ45
- ♦ rx1620: Second Gigabit Ethernet, TP/RJ45
- ♦ 10/100 Ethernet, TP/RJ45 management network (on management processor card)
- ♦ VGA graphics
- ♦ Ultra320 SCSI 68-pin HDCI
- & 25-pin serial for management processor card, needs break-out cable for three serial ports
- ♦ Two USB 2.0 ports
- ♦ Two serial RS232C DB9

#### 3.42.3 Operating systems

- ♦ HP-UX: 11i v1, 11i v2 and 11i v3
- ♦ Linux for Itanium
- ♦ Windows Server 2003 64-bit
- ♦ OpenVMS

#### 3.42.4 Benchmarks

| Model                  | SPEC2000, int | SPEC2000, fp | SPEC2000 <i>rate</i> , int | SPEC2000 <i>rate</i> , fp |
|------------------------|---------------|--------------|----------------------------|---------------------------|
| rx1600 1.0 GHz 1.5 MB  | 837           | 1382         | 9.71 2-CPU: 19.1           | 16.0 2-CPU: 27.6          |
| rx1620-21.3 GHz 3.0 MB | 1178          | 2214         | 13.7 2-CPU: 27.0           | 25.7 2-CPU: 42.7          |
| rx1620-21.6 GHz 3.0 MB | 1452          | 2692         | 16.8 2-CPU: 33.2           | 31.2 2-CPU: 50.4          |

### 3.42.5 References

- HP Integrity rx1600 Operation and Maintenance (PDF) Hewlett-Packard Development Company (2010)
- ♦ HP Integrity rx1620 Operations Guide (PDF) Hewlett-Packard Development Company (2012)

- ♦ HP Integrity rx1620 Maintenance Guide (PDF) Hewlett-Packard Development Company (2012)
- ♦ Overview of the HP Integrity rx1600, rx2600, rx4640, and rx5670 servers technical whitepaper (URL gone)
- ♦ Overview of the HP Integrity rx1620, rx2620, and rx4640 Servers (URL gone)

## 3.42.6 Dimensions

| Height | Width | Depth | Weight |
|--------|-------|-------|--------|
| тU     | 482mm | 680mm | 22kg   |

## 3.43 HP Integrity rx2600 and rx2620

The rx2600 is a rack-mountable HP Itanium workstation based on the zx6000 workstation. Both have a similar system design and can be mounted in 2U in 19" racks. The rx2600 supports up to two Itanium 2 processors and is targeted for PCI-X devices and thus does not feature the AGP port of the workstation-oriented zx6000.

The rx2600 was later marketed as rx2600-2.

### 3.43.1 System architecture

#### Processors

rx2600/rx2600-2

| No. | СРИ Туре                        | Clock   | L1 (Instruction/Data) | L2 (Instruction/Data) | L3     |
|-----|---------------------------------|---------|-----------------------|-----------------------|--------|
| 1-2 | Itanium 2 Deerfield?low-voltage | 1.0 GHz | 16/16 KB              | 256 KB                | 1.5 MB |
| 1-2 | Itanium 2 Madison               | 1.3 GHz | 16/16 KB              | 256 KB                | 3.0 MB |
| 1-2 | Itanium 2 Madison               | 1.4 GHz | 16/16 KB              | 256 KB                | 1.5 MB |
| 1-2 | Itanium 2 Madison               | 1.5 GHz | 16/16 KB              | 256 KB                | 6.0 MB |

#### rx2620

| No. | СРИ Туре                     | Clock   | L1 (Instruction/Data) | L2 (Instruction/Data) | L3     |
|-----|------------------------------|---------|-----------------------|-----------------------|--------|
| I-2 | Itanium 2 Madison?           | 1.3 GHz | 16/16 KB              | 256 KB                | 3.0 MB |
| I-2 | Itanium 2 Madison?           | 1.6 GHz | 16/16 KB              | 256 KB                | 3.0 MB |
| I-2 | Itanium 2 Montecitodual-core | 1.4 GHz | 16/16 KB              | 1024/256 KB           | 12 MB  |
| 1-2 | Itanium 2 Montecitodual-core | 1.6 GHz | 16/16 KB              | 1024/256 KB           | 18 MB  |

All caches are on-die (L1, L2 and L3).

#### Chipset

The systems are based on HP's **zx1** chipset, which consists of two main components — the MIO (memory and I/O controller) and the IOAs (I/O adapters):

- ♦ Pluto zx1 MIO (memory and I/O controller) is the main chipset controller and connects the three central system buses:
  - 1. Processor bus (6.4 GB/s at 200 MHz DDR)
  - 2. Two independent memory buses (each 4.25 GB/s)
  - 3. Eight I/O channels (aggregate 4.0 GB/s, via the IOAs, see below)

The zx1 MIO also contains both memory and cache controllers.

- ♦ Seven Mercury zx1 IOAs (I/O adapters) connect the PCI-X slots and I/O devices to the zx1 MIO with an aggregate bandwidth of 4.0 GB/s on eight 0.5 GB/s channels
  - 1. PCI-X 64/133 I/O slot on two channels 1.0 GB/s

- 2. PCI-X 64/133 I/O slot on one channel 0.5 GB/s
- 3. PCI-X 64/133 I/O slot on one channel 0.5 GB/s
- 4. PCI-X 64/133 I/O slot on one channel -0.5 GB/s
- 5. Core I/O: IDE, USB, serial, (rx2600 only: Fast-Ethernet LAN) in a PCI 64/133 slot on one channel—0.5 GB/s
- 6. Core I/O: Gigabit Ethernet and Ultra320 SCSI (on rx2620 there are each two Gigabit Ethernet and SCSI controllers) in a PCI 64/133 slot on one channel—0.5 GB/s
- 7. Management: Ethernet LAN, VGA, serial in a PCI 64/133 slot on one channel—0.5 GB/s

The rest are standard third-party I/O chips:

- ♦ Gigabit Ethernet (Broadcom 5701)
- ♦ Two-channel Ultra320 SCSI controller (LSI 53C1030)
- ♦ Ultra ATA-100 IDE controller (PCI649)
- ♦ Serial controller, DUART (16550A-compatible)
- ♦ 10/100 Ethernet for management (Intel 82550)
- ♦ Management processor card included by default ( "ECI card" ) includes serial/ remote management and VGA
- ♦ Radeon VGA graphics
- ♦ EHCI USB controller
- ♦ Processor Dependent Hardware (PDH) Controller
- ♦ FPGA controller for ACPI (2.0) and LPC
- ♦ Baseboard Management Controller for IPMI management interface (the BMC is a ARM7 RISC processor)

#### System buses

- ♦ Itanium 2/2X1 processor bus 6.4 GB/s at 200 MHz DDR
- ♦ Two independent zx1 memory buses, 266 MHz, each 4.25 GB/s aggregate 8.5 GB/s memory bandwidth
- ♦ Eight zx1 I/O channels/buses, aggregate 4.0 GB/s
- ♦ Four PCI-X 64/133 I/O buses for expansion cards
- ♦ Three PCI-X 64/133 I/O buses for Core I/O cards (SCSI, networking, etc.)
- ♦ Two SCSI-3 Ultra320 (LVD) storage I/O buses
- ♦ UltraATA-100 IDE storage I/O bus

#### Memory

- ♦ PC2100 ECC DDR CL2 SDRAM DIMMs
- ♦ rx2600: up to 2 GB modules
- ♦ rx2620: up to 4 GB modules
- ♦ Twelve slots
- ♦ DIMMs must be installed in quads
- ♦ 1 GB minimum (4×256 MB)
- ♦ rx2600: 24 GB maximum (12×2 GB)
- ♦ rx2620: 32 GB maximum (8×4 GB—the remaining four slots cannot be used)
- ♦ 8.5 GB/s memory bandwidth

### **Expansion slots**

- ♦ Four PCI-X 64-bit/133 MHz slots, full-length
- $\Leftrightarrow\,$  All PCI slots are 3.3 V

#### Storage

- ♦ Three internal 3.5âĂş bays for Ultra320 SCSI SCA 80-pin hard drives, hot-plug; drives 1 and 2 are on one SCSI channel, drive 3 on the second SCSI channel
- ♦ Slimline bay for optional IDE CD or DVD drive

## 3.43.2 External ports

- ♦ rx2600: Gigabit Ethernet, TP/RJ45
- ♦ rx2620: Dual-Port Gigabit Ethernet, TP/RJ45
- ♦ 10/100 Ethernet, TP/RJ45 management network (on management processor card)
- ♦ VGA graphics
- ♦ Ultra320 SCSI 68-pin
- \$ 25-pin serial for management processor card, needs break-out cable for three serial ports
- ♦ Four USB 2.0 ports
- ♦ Two serial RS232C DB9

## 3.43.3 Operating systems

- ♦ rx2600: HP-UX11i v1.6, 11i v2 and 11i v3
- $\diamond\,$  rx2620: HP-UX11i v2 and 11i v3

- ♦ Linux for Itanium
- ♦ Windows Server 2003 64-bit
- ♦ OpenVMS

## 3.43.4 Benchmarks

| Model                 | SPEC2000, int | SPEC2000, fp | SPEC2000 <i>rate</i> , int | SPEC2000 <i>rate</i> , fp |
|-----------------------|---------------|--------------|----------------------------|---------------------------|
| rx2600900 MHz 1.5 MB  | 674           | 1151         | 7.8 2-CPU: 15.5            | 2-CPU:                    |
| rx2600 1.0 GHz 3.0 MB | 810           | 1427         | 9.4 2-CPU: 18.7            | 2-CPU:                    |
| rx2600 1.3 GHz 3.0 MB | 1073          | 1808         | 12.4 2-CPU: 24.8           | 2-CPU:                    |
| rx2600 1.5 GHz 6.0 MB | 1408          | 2119         | 15.3 2-CPU: 30.5           | 2-CPU:                    |
| rx2620-2 1.3Hz 3.0MB  | 1170          | 2229         | 13.6 2-CPU: 26.9           | 15.9 2-CPU: 27.7          |
| rx2620-2 1.6Hz 3.0 MB | 1408          | 2553         | 16.3 2-CPU: 32.3           | 29.6 2-CPU: 48.5          |
| rx2620-2 1.6Hz 6.0 MB | 1535          | 2675         | 17.8 2-CPU: 35.5           | 31.0 2-CPU: 51.5          |

## 3.43.5 Dimensions

| Model        | Height | Width | Depth | Weight |
|--------------|--------|-------|-------|--------|
| Tower        | 495mm  | 297mm | 673mm | 2.5kg  |
| Rack-mounted | 2U     | 482mm | 680mm | 2.2kg  |

## 3.43.6 References

- ♦ Operation and Maintenance Guide HP Integrity rx2600 server and HP workstation zx6000 (PDF) Hewlett-Packard Development Company (September 2003, second edition)
- ♦ HPE Integrity rx2620 Server User Service Guide (PDF) Hewlett-Packard Enterprise (2015)
- ♦ Overview of the HP Integrity rx1620, rx2620, and rx4640 Servers (URL gone)
- ♦ Overview of the HP Integrity rx2600, rx4640, and rx5670 servers technical whitepaper (URL gone)

# 3.44 HP Integrity rx4610

The Integrity rx4610 were HP's first-generation Itanium servers based on up to four *Merced* Itanium processors in an 7U rack-mountable case. The rx4610 offered many I/O and expansion options with ten PCI slots on four PCI buses (attached to 2.1 GB/s I/O bandwidth) and up to 64 GB of main memory but was limited to only two internal SCSI drives.

The rx4610 is based on the Intel Itanium reference architecture — the 82460GX chipset, which looks like a mix of PC-style (Frontside Bus to the processor) and PA-RISC (I/O "ropes" from the central chipset to PCI converters) platforms. The other HP system with Merced processors and the 82460GX was the HP i2000 workstation. Both the i2000 and rx4610 were rather slow and buggy when compared to contemporary PA-RISC systems.

## 3.44.1 System architecture

### Processors

| No. | СРИ Туре         | Clock   | L1 (Instruction/Data) | L2 (Instruction/Data) | L3     |
|-----|------------------|---------|-----------------------|-----------------------|--------|
| 2-4 | Itanium 1 Merced | 733 MHz | 16/16 KB              | 96 KB                 | 2.0 MB |
| 2-4 | Itanium 1 Merced | 800 MHz | 16/16 KB              | 96 KB                 | 4.0 MB |

L1 and L2 caches are on-die, L3 is off-chip

## Chipset

The rx4610 is based on Intel's 82460GX chipset with four main components:

- 1. 82460GX SAC (System Address Chip) is the central chipset part:
  - ♦ System bus (FSB) for up to four processors 2.1 GB/s (the SAC connects to the address and control parts of the FSB)
  - ♦ Four I/O channels to which the PCI buses attach (via the WXBs/PXB)—each channel is 533 MB/s
  - ♦ Connection to the SDC
  - ♦ Address/control access to the main memory
- 2. Three 82460GX WXBs (Wide eXpansion Bridges) which connect the PCI 64/66 buses via three I/O channels to the SAC
  - ♦ One I/O channel connects to two PCI 64/66 slots
  - ♦ One I/O channel connects to three PCI 64/66 slots
  - ♦ One I/O channel connects to three PCI 64/66 slots and the SCSI controller
- 3. 82460GX PXB (PCI eXpansion Bridge) connects the PCI 64/33 bus and core I/O (Ethernet LAN, PS/2, parallel, serial, IDE, USB, VGA) and the baseboard management controller via one I/O channel to the SAC
- 4. 82460GX SDC (System Data Chip) is the central memory data controller:

- ♦ It connects to the data part of the FSB system main bus
- ♦ Has a private link to the SAC (PD)
- ♦ Connects to the memory subsystem (data transfers, in contrast to the SAC's Address/control access)

The rest of the chipset is made up of standard (third-party) I/O components:

- ♦ Dual-channel Ultra3 SCSI controller
- ♦ Intel 82559 Fast Ethernet controller
- ♦ ATI Rage 128VR 64-bit SVGA with 16 MB video memory
- ♦ Baseboard management controller (BMC) for IPMI, EMP and WoL
- $\Leftrightarrow\,$  I/O and Firmware Bridge (IFB) communicates to IDE, USB and Super I/O
- ♦ ATA-33 IDE controller (on IFB)
- ♦ USB controller (on IFB)
- ♦ LPC47B27 Super I/O (serial and PS/2 ports controller)

#### System buses

- & System bus, 32bit 133 MHz DDR ( "double-pumped" ), 2.1 GB/s, ECC-protected
- ♦ Memory bus, 266 MHz, 4.2 GB/s peak
- ♦ 2.1 GB/s aggregate I/O bandwidth with four 533 MB/s I/O channels
- ♦ Three PCI 64/66 I/O buses for expansion slots
- ♦ PCI 64/33 I/O bus for expansion slots and onboard devices

#### Memory

- ♦ Two memory boards, each supports up to 32 GB of memory
- ♦ 72-bit DIMMs
- $\diamond$  32 slots on each memory board
- ♦ Up to 1 GB modules
- ♦ 1 GB minimum (*i.e.*, one board)
- ♦ 64 GB maximum (64×1 GB—32 modules on two boards)

#### **Expansion slots**

- ♦ Eight PCI 64-bit/66 MHz slots, full-length, hot-plug, 3.3 V
  - Two slots are on one I/O channel
  - Three slots are on one I/O channel
  - Three slots are on one I/O channel which is shared with the SCSI subsystem

♦ Two PCI 64-bit/33 MHz slots, full-length, 5.0 V

#### Storage

- ♦ Two internal 3.5âĂş bays for 1âĂş height LVD SCA2 SCSI hard drives
- ♦ Optional IDE DVD drive in 0.5âĂş carrier
- $\diamond~$  Optional IDE floppy drive (LS120) in 0.5â Ăș carrier

### 3.44.2 External ports

- ♦ 10/100 Ethernet, TP/RJ45
- ♦ VGA graphics
- ♦ External SCSI
- ♦ Two PS/2 for keyboard and mouse
- ♦ Parallel port
- ♦ Two 9-pin serial
- ♦ Two USB

### 3.44.3 Operating systems

- ♦ HP-UX11i v1.5,
- ♦ Linux for Itanium
- ♦ Windows 64-bit

### 3.44.4 Benchmarks

| Model              | SPEC2000, int | SPEC2000, fp | SPEC2000 <i>rate</i> , int | SPEC2000 rate, fp         |
|--------------------|---------------|--------------|----------------------------|---------------------------|
| rx4610733 MHz 2 MB |               | 625          |                            | 7.22-CPU: 12.74-CPU: 20.1 |
| rx4610800 MHz 4 MB | 379           | 701          | 4.4                        | 8.12-CPU: 14.24-CPU: 22.4 |

#### 3.44.5 Dimensions

| Height | Width | Depth | Weight |
|--------|-------|-------|--------|
| 7U     | 444mm | 711mm | 68kg   |

#### 3.44.6 References

- ♦ hp server rx4610 User Guide (URL gone)
- ♦ An overview of the Itanium-based hp rx4610 server whitepaper (URL gone)

# 3.45 HP Integrity rx4640

The Integrity rx4640 (rx4640-8) are second-generation Itanium servers from HP with up to four Itanium 2 processors in a 4U rack-mountable case. In contrast to the rx4610 predecessors (7U, firstgeneration Itanium) the rx4640 is a completely new design based on the HP zx1 Itanium chipset, with double the I/O bandwidth and three times the processor and memory bandwidth. The rx4640 features a large amount of maximum memory (128 GB) but fewer PCI slots (six) and only the same small number of two internal SCSI drives.

The rx4640 was later marketed as **rx4640-8**.

## 3.45.1 System architecture

#### Processors

The "standard" rx4640 supported out of the box up to four Itanium 2 processors:

| No. | СРИ Туре          | Clock   | L1 (Instruction/Data) | L2 (Instruction/Data) | L3     | Other |
|-----|-------------------|---------|-----------------------|-----------------------|--------|-------|
| 1-4 | Itanium 2 Madison | 1.3 GHz | 16/16 KB              | 256 KB                | 3.0 MB |       |
| 1-4 | Itanium 2 Madison | 1.5 GHz | 16/16 KB              | 256 KB                | 6.0 MB |       |

Later rx4640 models (probably with a firmware upgrade) supported various newer processors, including dual-core Montvale CPUs and the **mx2** dual-CPU modules.

| No. | CPU Type                                             | Clock   | L1 (Instruc-<br>tion/Data) | L2 (Instruc-<br>tion/Data) | L3     | Other    |
|-----|------------------------------------------------------|---------|----------------------------|----------------------------|--------|----------|
| 1-4 | Itanium 2<br>Madison                                 | 1.6 GHz | 16/16 KB                   | 256 KB                     | 6.0 MB |          |
| I-4 | Itanium 2<br><i>Madison</i>                          | 1.6 GHz | 16/16 KB                   | 256 KB                     | 9.0 MB |          |
| 1-4 | Itanium 2<br><i>Montvale</i><br>dual-core<br>(9140N) | 1.6 GHz | 16/16 KB                   | 1024/256 KB                | 18 MB  |          |
| 1-4 | Itanium 2<br><i>Montvale</i><br>dual-core<br>(9150N) | 1.6 GHz | 16/16 KB                   | 1024/256 KB                | 24 MB  |          |
| 1-4 | Itanium 2<br>mx2 <i>Hondo</i><br>dual-CPU<br>module  | 1.1 GHz | 16/16 KB                   | 256 KB                     | 4.0 MB | 32 MB L4 |

## Chipset

The rx4640 are based on HP's **zx1 chipset**, which consists of three main components — the **MIO** (memory and I/O controller), the **IOAs** (I/O adapters) and the **SMEs** (scalable memory expanders):

- ♦ Pluto zx1 MIO (memory and I/O controller) is the main chipset controller and connects the three central system buses:
  - 1. Processor bus (6.4 GB/s at 200 MHz DDR)

- 2. Two independent memory buses (each 6.4 GB/s)
- 3. Eight I/O channels (aggregate 4.0 GB/s, via the IOAs, see below)
- The zx1 MIO also contains both memory and cache controllers.
- Six zx1 SMEs (scalable memory expanders) attach to two independent zx1 memory buses (each 6.4 GB/s with three SMEs)
- ♦ Six Mercury zx1 IOAs (I/O adapters) connect the PCI-X slots and I/O devices to the zx1 MIO with an aggregate bandwidth of 4.0 GB/s on eight 0.5 GB/s channels
  - 1. PCI-X 64/133 I/O slot on two channels 1.0 GB/s
  - 2. PCI-X 64/133 I/O slot on two channels 1.0 GB/s
  - 3. Two PCI-X 64/66 I/O slots on one channel 0.5 GB/s
  - 4. Two PCI-X 64/66 I/O slots on one channel 0.5 GB/s
  - 5. Core I/O: SCSI and Gigabit Ethernet on one channel 0.5 GB/s
  - 6. Core I/O: Management LAN, IDE, USB, serial and VGA on one channel -0.5 GB/s

The rest are standard third-party I/O chips:

- ♦ Gigabit Ethernet (Broadcom 5701)
- ♦ Two-channel Ultra320 SCSI controller (LSI 53C1030)
- ♦ Ultra ATA-100 IDE controller (PCI649)
- ♦ EHCI USB controller
- ♦ Serial controller, DUART (16550A-compatible)
- ♦ "Diva" remote management processor serial and LAN
- ♦ Processor Dependent Hardware (PDH) Controller
- ♦ FPGA controller for ACPI (2.0) and LPC
- ♦ Baseboard Management Controller for IPMI management interface (the BMC is a ARM7 RISC processor)

#### System buses

- ♦ Itanium 2/2XI processor bus 6.4 GB/s at 200 MHz DDR
- ♦ Two independent zx1 memory buses, 200 MHz, each 6.4 GB/s—aggregate 12.8 GB/s memory bandwidth
- ♦ Eight zx1 I/O channels/buses, aggregate 4.0 GB/s
- ♦ Two PCI-X 64/133 I/O buses
- ♦ Two PCI-X 64/66 I/O buses
- ♦ PCI-X 64/66 I/O bus (for SCSI/Gigabit Ethernet onboard)
- ♦ PCI 32/33 I/O bus (for IDE/USB/management onboard devices)
- ♦ Two SCSI-3 Ultra320 (LVD) storage I/O buses

♦ UltraATA-100 IDE storage I/O bus

#### Memory

- ♦ DDR200 CL2 registered ECC SDRAM DIMMs, 200 MHz, 184-pin 2.5 V
- ♦ Takes up to 4 GB modules
- ♦ 16-DIMM or 32-DIMM memory carrier board
- ♦ DIMMs must be installed in quads
- $\Rightarrow$  1 GB minimum (4×256 MB)
- $\diamond~64\,GB$  maximum with 16-DIMM board (16×2 GB), 128 GB maximum with 32-DIMM board (32×4 GB)
- ♦ 12.8 GB/s memory bandwidth

### **Expansion slots**

- ♦ Four PCI-X 64-bit/66 MHz slots, hot-plug. 3.3 V
- ♦ Two PCI-X 64-bit/133 MHz slots, hot-plug. 3.3 V

#### Storage

- ♦ Two internal 3.5âĂş bays for Ultra160 SCSI SCA 80-pin hard drives, hot-plug; each drive can be configured on one separate channel—if they are on the same channel the second can be used for external SCSI devices
- ♦ Slimline bay for optional IDE CD or DVD drive

## 3.45.2 External ports

- ♦ Dual-port Gigabit Ethernet, TP/RJ45
- ♦ 10/100 Ethernet, TP/RJ45 management network (on management processor card)
- ♦ VGA graphics
- ♦ Two external Ultra320 SCSI 68-pin
- ♦ 25-pin serial for management processor card, needs break-out cable for three serial ports
- ♦ Four USB 2.0 ports
- ♦ Two (three?) serial RS232C DB9

## 3.45.3 Operating systems

- ♦ HP-UX11i v2 and 11i v3
- $\Leftrightarrow\,$  Linux for Itanium

- ♦ Windows Server 2003 64-bit
- ♦ OpenVMS

## 3.45.4 Benchmarks

| Model                       | SPEC2000, int | SPEC2000, fp | SPEC2000<br>rate, int              | SPEC2000<br><i>rate</i> , fp       |
|-----------------------------|---------------|--------------|------------------------------------|------------------------------------|
| rx4640<br>1.3 GHz 3.0 MB    | 1132          | 1891         | 13.1<br>2-CPU: 25.8<br>4-CPU: 51.4 | 21.9<br>2-CPU: 37.9<br>4-CPU: 57.4 |
| rx4640<br>1.5 GHz 6.0 MB    | 1404          | 2161         | 16.3<br>2-CPU: 32.5<br>4-CPU: 64.2 | 25.1<br>2-CPU: 43.2<br>4-CPU: 65.6 |
| rx4640-8<br>1.5 GHz 4.0? MB | 1372          | 2502         | 15.9<br>2-CPU: 31.7<br>4-CPU: 62.2 | 29<br>2-CPU: 48.3<br>4-CPU: 70.5   |
| rx4640-8<br>1.6 GHz 9 MB    | 1590          | 2712         | 4-CPU: 72.5                        | 4-CPU: 77.9                        |

# 3.45.5 Dimensions

| Height | Width | Depth | Weight |
|--------|-------|-------|--------|
| 4U     | 482mm | 690mm | 45kg   |

## 3.45.6 References

- ♦ User Service Guide HP Integrity rx4640 Server (URL gone)
- ♦ Overview of the HP Integrity rx1600-2, rx2600-2, and rx4640-8 servers technical whitepaper (URL gone)
- ♦ Overview of the HP Integrity rx2600, rx4640, and rx5670 servers technical whitepaper (URL gone)

## 3.46 HP Integrity rx5670

The HP Integrity rx5670 are rack-mountable multi-processor Itanium 2 servers with up to four processors. Closely matching the rx4640 system architecture, the rx5670 is based on HP's zx1 Itanium chipset. PA-RISC L-Class servers (built into the same system/chassis) could be upgraded by a "boardswap" — changing the main system board, processors and support hardware — to Itanium 2 rx5670s (applies to HP rp5400/rp5450 (L1000/L2000) and HP rp5430/rp5470 (L1500/L3000)).

### 3.46.1 System architecture

#### Processors

| No. | СРИ Туре          | Clock   | L1 (Instruction/Data) | L2 (Instruction/Data) | L3     |
|-----|-------------------|---------|-----------------------|-----------------------|--------|
| 1-4 | Itanium 2 Madison | 1.3 GHz | 16/16 KB              | 256 KB                | 3.0 MB |
| 1-4 | Itanium 2 Madison | 1.3 GHz | 16/16 KB              | 256 KB                | 6.0 MB |

All caches are on-die (L1, L2 and L3).

#### Chipset

The rx 5670 is based on HP's zx1 chipset, which consists of three main components — the MIO (memory and I/O controller), the IOAs (I/O adapters) and the SMEs (scalable memory expanders):

- ♦ Pluto zx1 MIO (memory and I/O controller) is the main chipset controller and connects the three central system buses:
  - 1. Processor bus (6.4 GB/s at 200 MHz DDR)
  - 2. Two independent memory buses (each 6.4 GB/s with six SMEs)
  - 3. Eight I/O channels (aggregate 4.0 GB/s, via the IOAs, see below)

The zx1 MIO also contains both memory and cache controllers.

- ♦ Twelve zx1 SMEs (scalable memory expanders), six on each DIMM/memory carrier board, attach to two independent zx1 memory buses (each 6.4 GB/s)
- ♦ Eight Mercury zx1 IOAs (I/O adapters) connect the PCI-X slots and I/O devices to the zx1 MIO with an aggregate bandwidth of 4.0 GB/s on eight 0.5 GB/s channels
  - 1. PCI-X 64/133 I/O slot on one channel 0.5 GB/s
  - 2. PCI-X 64/133 I/O slot on one channel -0.5 GB/s
  - 3. PCI-X 64/133 I/O slot on one channel 0.5 GB/s
  - 4. Two PCI-X 64/66 I/O slots on one channel 0.5 GB/s
  - 5. Two PCI-X 64/66 I/O slots on one channel 0.5 GB/s
  - 6. Two PCI-X 64/66 I/O slots on one channel -0.5 GB/s
  - 7. One PCI 64/66 slot for Gigabit Ethernet and one SCSI controller (Core I/O) on one channel -0.5 GB/s

8. One PCI 64/66 slot for management LAN, serial and one SCSI controller (Core I/O); and one PCI 64/33 slot for optional graphics/USB on one channel (with the other slot) — 0.5 GB/s

The rest are standard third-party I/O chips, implemented on Core I/O cards in two or three PCI slots

- ♦ Dual-channel Ultra160 SCSI controllers (LSI 53C1010)
- ♦ SCSI controller (LSI 53C896)
- ♦ Gigabit Ethernet (Broadcom 5701)
- ♦ Serial controller, DUART (16550A-compatible)
- ♦ IBM PCI-X to PCI-X bridge
- ♦ "Diva" remote management processor serial and LAN
- ♦ Optional Radeon VGA graphics (with USB on one card)
- ♦ Optional EHCI USB controller

#### System buses

- ♦ Itanium 2/2XI processor bus 6.4 GB/s at 200 MHz DDR
- ♦ Two independent ZXI memory buses, 266 MHz, each 6.4 GB/s—aggregate 12.8 GB/s memory bandwidth
- ♦ Eight zx1 I/O channels/buses, aggregate 4.0 GB/s
- ♦ Three PCI-X 64/133 I/O buses for expansions slots
- ♦ Three PCI-X 64/66 I/O buses for expansion slots
- ♦ PCI-X 64/66 I/O bus for Core I/O expansion slots
- ♦ PCI 64/33 I/O bus for graphics/USB slot
- ♦ Two SCSI-3 Ultra160 (LVD) storage I/O buses

#### Memory

- ♦ PC2100 ECC DDR CL2 SDRAM DIMMs
- ♦ Takes up to 2 GB modules
- ♦ One or two 24-DIMM memory carrier boards
- ♦ DIMMs must be installed in quads
- $\Rightarrow$  1 GB minimum (4×256 MB)
- 96 GB maximum with two 24-DIMM boards (48×2 GB)
- ♦ 12.8 GB/s memory bandwidth

## Expansion slots

- ♦ Three PCI-X 64-bit/133 MHz slots
- ♦ Six PCI-X 64-bit/66 MHz slots
- ♦ Two PCI slots preloaded with core I/O cards
- ♦ One PCI 64/33 MHz slot for graphics/USB card (optional)

## Storage

- ♦ Four internal 3.5âĂş bays for Ultra160 SCSI SCA 80-pin hard drives, hot-plug, each pair of drives is connected to one separate controller and each drive in each pair is on a separate channel
- ♦ One open bay for removable SCSI media drives DVD/DDS

## 3.46.2 External ports

- ♦ Gigabit Ethernet, TP/RJ45
- $\diamond$  10/100 Ethernet, TP/RJ45 management network with web console (on management processor card)
- ♦ Ultra160 SCSI 68-pin
- ♦ Three serial RS232C DB9 (console, remote console, general purpose)
- ♦ Four USB 2.0 ports (optional)
- ♦ VGA graphics (optional)

## 3.46.3 Operating systems

- ♦ HP-UX11i v1.6, 11i v2 and 11i v3
- $\diamond~$  Linux for Itanium
- ♦ Windows Server 2003 64-bit
- ♦ OpenVMS

## 3.46.4 Benchmarks

| Model                    | SPEC2000, int | SPEC2000, fp | SPEC2000<br>rate, int              | SPEC2000<br><i>rate</i> , fp       |
|--------------------------|---------------|--------------|------------------------------------|------------------------------------|
| 1x5670<br>900 MHz 1.5 MB | 673           | 1151         | 7.81<br>2-CPU: 15.5<br>4-CPU: 30.4 | 13.3<br>2-CPU: 24.5<br>4-CPU: 38.7 |
| rx5670<br>1.0 GHz 3.0 MB | 807           | 1431         | 9.36<br>2-CPU: 18.6<br>4-CPU: 36.8 | 16.6<br>2-CPU: 30.7<br>4-CPU: 49.3 |

| rx5670<br>1.3 GHz 3.0 MB | 1066 | 1814 | 12.4<br>2-CPU: 24.5<br>4-CPU: 48.6 | 21.0<br>2-CPU: 37.3<br>4-CPU: 57.2 |
|--------------------------|------|------|------------------------------------|------------------------------------|
| rx5670<br>1.5 GHz 6.0 MB | 1312 | 2108 | 15.2<br>2-CPU: 30.3<br>4-CPU: 60.0 | 24.5<br>2-CPU: 42.6<br>4-CPU: 66.4 |

## 3.46.5 Dimensions

| Height | Width | Depth | Weight |
|--------|-------|-------|--------|
| 7U     | 482mm | 740mm | 72kg   |

# 3.46.6 References

### Articles

Overview of the HP Integrity rx2600, rx4640, and rx5670 servers technical whitepaper (PDF) Hewlett-Packard Development Company (October 2003, first edition, 5982-1595EN)

## 3.47 Convex Exemplar SPP1000, SPP1200, SPP1600

The Convex Exemplar SPP1000, SPP1200 and SPP1600 are scalable 32-bit PA-RISC mainframes with HP PA-7100 or PA-7200 processors, released by Convex in 1994. Previous Convex designs used custom Convex processors, with the SPP mainframes, Convex switched to HP PA-RISC CPUs.

Around the early 1990s, Convex and HP started collaborating more closely, from joint cluster-computing solutions based on HP 9000 in 1992, HP licensing HP-UX to Convex in 1993 and finannly in HP becoming a value-added reseller (VAR) for Convex before acquiring the company outright in 1995. The SPP1200 were quickly taken over into the HP product portfolio, before the jointly developed Exemplar SPP2000 was a plain HP product (by the Exemplar division).

Development peaked with the HP 9000 V-Class servers based on Exemplar architecture, with the 64-bit non-clusterable HP 9000/V2200 and V2250 and the up to four-way clusterable HP 9000/V2500 and V2600.

Convex SPP1000, SPP1200 and SPP1600 were available in different types: the CD Compact Design, XA eXtended Architecture hypernodes and XA clusters.

- ♦ SPP1000/CD, SPP1200/CD, SPP1600/CD: Single "compact" systems special systems with up to sixteen processors or two SPP XA Hypernodes coupled together and sold as a single, non-clusterable system.
- ♦ SPP1000/XA, SPP1200/XA, SPP1600/XA: Single XA hypernode with up to eight processors and provisions for linking other systems via SCI.
- ♦ SPP1000/XA, SPP1200/XA, SPP1600/XA: Cluster of up to sixteen XA hypernodes coupled via SCI/TCI rings with up to 128 processors maximum, ccNUMA computers.

The internal Exemplar architecture is based on a 5x5 crossbar with central internal "switching" component, the crossbar, connecting resources to each other by forming matrix connections between input and output ports. "5x5" because the crossbar has five ports for processors, memory and I/O.

Nodes and Clusters are controlled and booted by a separate workstation, often a IBM RS/6000 workstation with AIX. This workstation was the Exemplar's console and control I/O, in a cluster only one node had a control workstation. HP 9000/715 workstations were also used as "teststation."

| Model      | Introduced | Price                 |
|------------|------------|-----------------------|
| SPP1000/CD | 1994       | \$145,000-\$750,000   |
| SPP1000/XA | 1994       | \$550,000-\$8 million |
| SPP1200/CD | 1995       | \$160,000             |
| SPP1200/XA | 1995       | \$586,000             |
| SPP1600    | 1996       |                       |

## 3.47.1 System architecture

#### Processors

Table 3.181: The PA-7100 sported an unusual 2MB "expanded" primary cache

| Model                | CPU          | Speed   | L1 Cache      |
|----------------------|--------------|---------|---------------|
| SPP1000/CD Compact   | 2-16 PA-7100 | 100 MHz | 2 MB off-chip |
| SPP1000/XA Hypernode | 2-8 PA-7100  | 100 MHz | 2 MB off-chip |

| SPP1000/XA Cluster   | 8-128 PA-7100 | 100 MHz  | 2 MB off-chip   |
|----------------------|---------------|----------|-----------------|
| SPP1200/CD Compact   | 2-16 PA-7200  | 1 20 MHz | 512 KB off-chip |
| SPP1200/XA Hypernode | 2-8 PA-7200   | 1 20 MHz | 512 KB off-chip |
| SPP1200/XA Cluster   | 8-128 PA-7200 | 1 20 MHz | 512 KB off-chip |
| SPP1600/CD Compact   | 2-16 PA-7200  | 120 MHz  | 1 MB off-chip   |
| SPP1600/XA Hypernode | 2-8 PA-7200   | 1 20 MHz | 1 MB off-chip   |
| SPP1600/XA Cluster   | 8-128 PA-7200 | 120 MHz  | 1 MB off-chip   |

It is not quite clear how the CD models relate to the XA models — the XA clusters consist of several 2-8 processor hypernodes while the CD models were shipped with up to 16 processors. Either the CDs are different machines than the XA hypernodes or they are simply two XA hypernodes coupled together, without any additional SCI/CTI expansion possibilities.

### Chipset

The chipset is based completely on an own Convex design and centers around the Convex five-port crossbar, later improved on the SPP2000 with eight ports and used in HP's V-Class.

- 1. 5x5 nonblocking crossbar, with five crossbar ports, is the central part of the system, it connects to four "functional units" (memory, SCI links and processor) and with the fifth port to the local system I/O. The four functional units contain each a memory controller, SCI controller and an "agent" for two processors. Memory and processor use different data links to the crossbar memory access *always* goes over the crossbar, even from a processor to the memory in the same functional unit. Each crossbar port has a data rate of 250 MB/s, giving the crossbar a combined peak bandwidth of 1.25 GB/s. The crossbar is implemented in Gallium arsenide gate arrays, GaAs with 250K transistors, a rarity, very expensive and difficult to handle.
- 2. Four CPU Agents attach to the crossbar and provide access for the processors to the memory via the crossbar over a 250 MB/s crossbar port shared with the memory controller.
- 3. Four Convex Coherent Memory Controllers CCMCs attach each one four-way interleaved memory board to the crossbar. The CCMCs additionally do cache coherency and interface to the Convex's SCI (CTI) link for inter-hypernode connection. The CTI interface or the complete CCMC were apparently also GaA chips.
- 4. Exemplar I/O subsystem connects to the fifth 250 MB/s crossbar port and attaches the I/O subsystem controllers to the crossbar and this memory and processors.

#### System buses

- ♦ Total crossbar bandwidth 1.25 GB/s, five 250 MB/s ports
- ♦ CPU/Memory bandwidth 1.0 GB/s, four 250 MB/s ports shared with memory
- ♦ I/O bandwidth 250 MB/s with one crossbar port
- ♦ SPP1000 Four SBus I/O buses for expansion slots
- ♦ SPP1200/SPP1600 Eight SBus I/O buses for expansion slots
- & Attachments to SCI rings, interconnection via four one-dimensional rings bandwidth of 2.4 GB/s
- ♦ SCSI-2 storage I/O bus

### Memory

- ♦ DRAM
- ♦ Two to eight memory boards per node
- ♦ Memory is up to eight-way interleaved per node
- ♦ XA single nodes up to 2 GB of memory (512 MB per memory board)
- ♦ *CD nodes* up to 4 GB of memory

### **Expansion slots**

- ♦ XA single nodes 8 SBus slots
- ♦ CD nodes 16 SBus slots
- $\diamond\,$  This is apparently really the same SBus used by Sun in their SPARC workstations

#### Storage

♦ 20 internal SCSI drives

## 3.47.2 Clustering

Multiple SPP1x00/XA systems can be connected together to form a single large system.

- ♦ Up two sixteen SPP1000/SPP1200/SPP1600 XA models can be clustered together to form a system with up to
  - 128 processors
  - 32 GB of RAM
  - 64 SBus slots
  - 320 SCSI drives
- ♦ Clustered SPP Exemplar are ccNUMA computers.
- ♦ Multiple systems (nodes) are connected via four CTI rings: each uni-directional ring attaches to the same CCMC memory controller on different nodes.
- ♦ The four rings are implementations of the IEEE Standard 1596-1992 SCI, called by Convex CTI — Convex Toroidal Interconnect.
- $\diamond\,$  Each ring is only unidirectional and has a bandwidth of 600 MB/s, 16-bit differential, 300 MHz clock
- ♦ Complete CTI bandwidth is thus 2.4 GB/s.
- ♦ Each node's main memory is globally accessible from other nodes on the CTI network: local memory is globally shared.
- ♦ Memory access to global memory goes from the processor through the local crossbar to the local functional unit whose memory controller is associated with the remote memory

## 3.47.3 External ports

- ♦ SCSI depending on installed controller
- $\diamond\,$  Console/control connections for the control workstation, the test station

## 3.47.4 Operating systems

♦ SPP-UX, a heavily modified Mach-based operating system, which *looks* familiar to HP-UX but is a completely different design. The later HP V-Class are able to run stock HP-UX, which was modified specially for the V-Class architecture.

## 3.47.5 Benchmarks

| Model   | SPEC92<br>fp | SPEC95<br>int | SPEC95<br>fp | SPEC95<br><i>rate</i> , int              | SPEC95<br><i>rate</i> , fp                |
|---------|--------------|---------------|--------------|------------------------------------------|-------------------------------------------|
| SPP1000 |              | 3.27          | 3.98         |                                          |                                           |
| SPP1200 | 185          |               |              |                                          |                                           |
| SPP1600 |              |               |              | 8-CPU: 290<br>16-CPU: 541<br>32-CPU: 996 | 8-CPU: 383<br>16-CPU: 744<br>32-CPU: 1444 |

## 3.47.6 Dimensions

| Model      | Height | Width | Depth | Weight |
|------------|--------|-------|-------|--------|
| SPP1200/XA | 71cm   | 112cm | 178cm | 404kg  |
| SPP1200/CD | 46cm   | 99cm  | 89cm  | 159kg  |

## 3.47.7 References

#### Manuals

- ♦ SPP1200/CD Scalable Computing System, Convex Data Sheet (1995: Convex Computer Corporation) (URL gone)
- ♦ *SPP1200/XA Scalable Computing System*, Convex Data Sheet (1995: Convex Computer Corporation) (URL gone)

#### Articles

- A Comparative Evaluation of Hierarchical Network Architecture of the HP-Convex Exemplar (Postscript) Robert Castaneda, et al. (1997: in Proceedings of IEEE International Conference on Computer Design (ICCD'97) [there is a mirrored PDF version from citeseer (accessed August 2008)]
- Characterizing Shared Memory and Communication Performance: A Case Study of the Convex SPP-1000 (Postscript) Gheith A. Abandah and Edward S. Davidson (January 1996: University of Michigan. Accessed August 2008)

- ♦ An Empirical Evaluation of the Convex SPP-1000 Hierarchical Shared Memory System (PDF) Thomas Sterling, et al. (1995: Proceedings of the IFIP WG10.3 working conference on Parallel architectures and compilation techniques. Citeseer mirror accessed April 2009)
- Sexemplar 1200 Architecture presentation (FTP, Postscript) Beth Richardson? (N.d.: NCSA. Google archive accessed August 2008)
- Convex Division Data Sheets (archive.org mirror), Hewlett-Packard Company (1996: mirror accessed January 2024)

# 3.48 HP Convex SPP2000 S-Class, X-Class

The Convex Exemplar SPP2000 and SP2200 are large scalable PA-RISC servers based on Convex Exemplar technology, integrated into HP's lineup after the acquisition of Convex. They were called S-Class and X-Class by HP and are the predecessors of the later HP 9000 V-Class V2200 and V2500 servers.

Originally developed based on the Convex Exemplar SPP1000, the SPP2000 and later S-Class use a similar crossbar architecture. This crossbar uses central internal "switching" to connect resources to each other by forming matrix connections between input and output ports. A SPP2000 can hold up to sixteen 64-bit PA-8000 processors with 16 GB memory in a single *Node*, called *S-Class*.

SPP2000s can form large-scale systems by connecting single Nodes with SCI links into a larger cluster of up to 32 nodes and 512 processors. The resulting system is called *X*-Class, which are *ccNUMA* computers. The clustering capabilities of their successors, the V2500, have been reduced significantly — in contrast to the 32-node maximum of SPP2000 clusters, V2500s only can be clustered to groups of four.

As the other Exemplar systems, the SPP2000/S-Class are operated and controlled via so-called "teststations," Unix workstations that connect to a central management board in the single nodes which provides booting, system monitoring and diagnostics, and console connections. These teststations were either IBM RS/6000 AIX systems or later, more common, HP 9000 workstation running HP-UX.

| Model                  | Introduced | Price       |
|------------------------|------------|-------------|
| SPP2000 S-Class 4-CPU  | 1997       | \$189,000   |
| SPP2000 X-Class 16-CPU | 1997       | \$720,000   |
| SPP2000 X-Class 64-CPU | 1997       | \$3 million |

## 3.48.1 System architecture

#### Processors

| Model           | Туре         | CPU            | Speed   | L1 Cache        |
|-----------------|--------------|----------------|---------|-----------------|
| SPP2000 S-Class | Node         | 4-16 PA-8000   | 180 MHz | 1/1 MB off-chip |
| SPP2000 X-Class | Cluster/Wall | 32-512 PA-8000 | 180 MHz | 1/1 MB off-chip |
| SPP2200 X-Class | Cluster/Wall | 32-512 PA-8200 | 200 MHz | 1/1 MB off-chip |

## Chipset

The SPP2000 is based on the Exemplar crossbar architecture which connects the CPU and I/O to the system main memory.

- 1. 8x8 nonblocking crossbar is the central part of the system, it connects the memory to the processor buses and I/O channels. There are eight ports for "agents" for CPUs and I/O—each agent connects to two CPUs and one I/O channel—, and eight ports for memory. Each crossbar port has a path width of 64-bit, giving it 960 MB/s peak bandwidth. The peak bandwidth of the crossbar is 15.3 GB/s combined. The crossbar in the original SPP1x00 Exemplar design was built with GaA chips, the SPP2000 in standard CMOS with 1.1M transistors.
- 2. Eight Data Mover/Agents attach to the crossbar and provide access for the processors with Runway buses and I/O controllers to the memory via the crossbar over a 1.9 GB/s datapath with four 32-bit, unidirectional buses from two ports on the Agent connect to two crossbar ports. The I/O

channels on the agent have a maximum bandwidth of 240 MB/s. Each Agent has two Runway processors buses with an aggregate bandwidth of 960 MB/s.

- 3. Eight PCI controller connect the 240 MB/s I/O channels/PCI buses to the Agents.
- 4. Eight Memory controllers attach each one four-way interleaved memory board to the Hyperplane crossbar. Each Memory controller has a bandwidth of 1.9 GB/s. The memory controllers probably also interface with the CTI interconnection.

#### System buses

- ♦ Total crossbar bandwidth 15.3 GB/s (intra-crossbar)
- ♦ CPU bandwidth 7.5 GB/s (CPU-to-Agent, eight Runway 960 MB/s buses)
- ♦ Memory bandwidth 15 GB/s (memory-to-crossbar, sixteen 960 MB/s links)
- ♦ I/O bandwidth 1.9 GB/s (eight 240 MB/s channels, I/O channel-to-Agent)
- ♦ Eight PCI-32 I/O buses for expansion slots (each 240 MB/s)
- ♦ Attachments to SCI rings/CTI ( "Coherent Toroidal Interconnect" ) via two rings (X-ring and Y-ring), Node-to-Node bandwidth of 3.84 GB/s, the rings operate at a clock of 120 MHz with a width of 32 bit
- ♦ SCSI-2 Ultra main storage I/O bus

#### Memory

- ♦ SDRAM DIMMs
- ♦ Two to eight memory boards per node
- ♦ Memory is up to four-way interleaved per memory board and up to 32-way interleaved per node
- ♦ SPP2000 Node/S-Class: 1 GB minimum, 16 GB maximum
- ♦ SPP2000 Wall/X-Class: 512 GB maximum (with 32 nodes)

#### **Expansion slots**

♦ 24 PCI 32-bit slots on eight PCI 32-bit channels

#### Storage

♦ 20 internal Ultra SCSI drives

#### 3.48.2 Clustering

Multiple Exemplar SPP2000/HP S-Class systems can be connected together to form a single large system, a "Wall" /X-Class.

♦ Up two 32 single nodes can be clustered together to form a system with up to

- 512 processors
- 512 GB of RAM
- 768 PCI slots
- 640 SCSI drives
- ♦ Clustered SPP2000s/X-Class are ccNUMA computers; they are not fully conformant to the PA-RISC 2.0 specification (and thus do not run standard HP-UX).
- ♦ Multiple systems are connected via two CTI rings: these links attach to the eight memory controllers of a node. A single system attaches to other single "nodes" and their respective crossbars with a node-to-note data rate of 3.8 GB/s.
- ♦ The two rings are called X-ring and Y-ring.
- ♦ The links are implementations of the IEEE SCI from Convex Convex Toroidal Interconnect.
- ♦ Each node's main memory is globally accessible from other nodes on the CTI network (that is, local memory is globally shared).
- ♦ A part of each system's main memory is reserved for cache memory for the CTI network (configured statically at boot time).

## 3.48.3 External ports

- ♦ 68-pin VHDCI Ultra LVD external SCSI
- ♦ Three serial RS232C DB9 (local console, remote console, general purpose) via a DB25 "M cable"
- ♦ 10/100 Mbit Ethernet TP/RJ45
- ♦ 10/100 Mbit Ethernet TP/RJ45 LAN console

## 3.48.4 Operating systems

♦ SPP-UX, a heavily modified Mach-based operating system, which *looks* familiar to HP-UX but is a completely different design. The later HP V-Class are able to run stock HP-UX (which was modified specially for the V-Class architecture).

## 3.48.5 Benchmarks

| Model                       | SPEC95 | SPEC95 | SPEC95                                                                                                      | SPEC95                                                                                                      |
|-----------------------------|--------|--------|-------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|
|                             | int    | fp     | rate, int                                                                                                   | rate, fp                                                                                                    |
| SPP2000/S-Class/X-<br>Class | 11.8   | 18.7   | 92.5<br>2-CPU: 183<br>4-CPU: 363<br>6-CPU: 539<br>8-CPU: 713<br>10-CPU: 867<br>12-CPU: 1012<br>16-CPU: 1307 | 141<br>2-CPU: 276<br>4-CPU: 524<br>6-CPU: 739<br>8-CPU: 935<br>10-CPU: 1085<br>12-CPU: 1220<br>16-CPU: 1413 |

# 3.48.6 Dimensions

| Height | Width | Depth | Weight |
|--------|-------|-------|--------|
| 736mm  | 914mm | 889mm | 250kg  |

# 3.48.7 References

Articles

- Exemplar System Architecture Hewlett-Packard/Convex (Januar 1997, archive.org mirror, access August 2008)
- ♦ SPP 2000 Architecture presentation (FTP, Postscript) Beth Richardson (N.d.: NCSA. Google archive accessed August 2008)
- A Comparative Evaluation of Hierarchical Network Architecture of the HP-Convex Exemplar (Postscript) Robert Castaneda, et al. (1997: in Proceedings of IEEE International Conference on Computer Design (ICCD'97) [there is a mirrored PDF version from citeseer (accessed August 2008)]

# 3.49 HP 9000/T500, T520, T600 and 890

The HP 9000 T-Class were PA-RISC "high-end, datacenter-class servers" from the 1990s, built with modular system cards for processors, memory or I/O devices. The 890, T500 and T520 used 32-bit PA-RISC architecture, while the design later on moved to 64-bit PA-RISC 2.0 with the T600.

The T-Class were marketed as "Corporate Business Servers" that offer "most capable and expandable UNIX-based systems" with "high-end performance scalability" to meet growing business needs. There were aimed for business Unix applications and the corporate processing market of the 1990s. They had for the time massive expansion options, including a great many expansion cards for I/O, communications and such.

The T500, T520, T600 and 890 share closely similar system architecture that different in specific processors and options. The main system backplane features sixteen slots, eight of which can be used for memory or processor boards, and the other eight for I/O boards and converters. These boards plug into the main system VSC bus at 60 MHz.

The HP 9000/890 was an early iteration of the architecture, based on the earlier HP 9000 870 server and apparently using PA-RISC 1.0 PCX CPUs. The later T500/T600 were updated successors with newer technology and hardware. After the 64-bit T600, the T-Class design for mainframes was discontinued in favor of the more flexible Cell-based Superdome systems.

Apparently 890 and T500 were board-upgradable to T520, with another board-upgrade path to PA-8000 processors as well.

| System | Model number | Introduced | Price                         |
|--------|--------------|------------|-------------------------------|
| 890    | HP 9000/890  | 1992       | \$340,000                     |
| T500   | HP 9000/891  | 1993/1994  | \$165,000 uni\$660,000 12-way |
| T520   | HP 9000/892  | 1995       | \$145,000 uni\$520,000 14-way |
| T600   | HP 9000/893  | 1997       |                               |

# 3.49.1 System architecture

#### Processors

| Model | CPU          | Speed    | L1 Cache                   | L2 Cache                      |
|-------|--------------|----------|----------------------------|-------------------------------|
| 890   | 1-4 PCX1     | 60 MHz   | 4 MB off-chip <sup>2</sup> |                               |
| T500  | 1-12 PA-7100 | 90 MHz   | 2 MB off-chip              |                               |
| T520  | 1-14 PA-7150 | 1 20 MHz | 2 MB off-chip              |                               |
| T600  | 1-12 PA-8000 | 180 MHz  | 2 MB off-chip              | 8 MB off-chip L2 <sup>3</sup> |

#### Architecture

The processor cards attach the processors and support chips to the main system bus via slots for processors, memory and I/O cards. The 890 and the T-Class have slighly different architecture.

#### 9000/890

- ♦ Processor cards contain eight VLSI CMOS chips with the main processor and cache chips
  - 1. PCX PA-RISC 1.0 processor

- 2. Cache chips ICMUX, DCMUX0 and DCMUX1 for 2 MB Instruction and 2 MB Data cache, ECC
- 3. Floating point processor FPC, MUL and ADD
- 4. Viper system bus VSC interface
- ♦ Up to four processor cards per system

The chip configuration looks like a PCX processor and the 890 is described as having a PA-RISC 1.0 processor. Some other parameters contradict this however, including the main memory, clock speed, bus interfaces.

# T500, T520 and T600

- ♦ Processor cards contain each up to two processor modules with the actual CPUs
- ♦ Up to six cards in T500/T600 or seven in T520 per system
- ♦ Processor card chips:
  - 1. Two Viper system bus VSC interface
  - 2. Bus support chips
  - 3. T600 4 MB L2 I cache and 4 MB L2 D cache, each two modules
- ♦ Processor module chips:
  - 1. *T*520/*T*500PA-7100 PA-RISC 1.1 processor
  - 2. T600PA-8000 PA-RISC 1.1 processor
  - 3. 1 MB L1 I cache
  - 4. I MB LI D cache

# Chipset

The chipsets depend the plug-in I/O cards and ordered options.

- ♦ Viper processor to system bus interface, integrated on processor cards
- ♦ HP-PB to VSC bus converter, integrated on the HP-PB interface cards
- ♦ Common HP-PB plug-in cards:
  - Fast/Wide SCSI
  - MUX
  - LAN/console
  - HP-FL fiber link interface
- ♦ *T600* HP-HSC I/O Bus Converter
- ♦ Service processor, controls all hardware and power of the system, integrated into a single-board located in the main cardcage

### System buses

- ♦ PBus processor/memory bus, 60 MHz, 32-bit data path between single CPUs and their Viper main bus interfaces, that means one PBus per processor card on 890 servers, two PBuses per card on all others, 240 MB/s each
- ♦ VSC central system bus, 60 MHz clock
  - 890: 32-bit wide with 240 MB/s data rate
  - T500/T520: 64-bit wide with 480 MB/s data rate
  - T600: 128-bit wide with 960 MB/s data rate
- ♦ PBus and VSC are configured for PBus Variant 2 "Scalable MP" multiprocessing attachment
- ♦ *T600*Runway CPU/memory bus, although not mentioned in documentation
- ♦ T600GSC+ expansion bus in HSC variant
- ♦ HP-PB for "up to 168 high-speed HP Precision Bus I/O channels with 1 GB/s throughput"
- ♦ SCSI depends on installed I/O cards

#### Memory

- ♦ Memory cards, in sizes of 64-768 MB, not all systems support all cards
- ♦ Up to eight cards in PMB card slots 1-14
- ♦ Memory attaches to shared VSC system bus, 64-bit data path, and 128-bit data path on T600
- ♦ Cards operate at VSC bus frequency and have on-card interfaces to VSC bus
- ♦ 890 up to 2 GB main memory
- $T_{500}/T_{520}$  up to 3.75 GB main memory
- ♦ *T600* apparently up to 16 GB main memory

#### **Expansion slots**

- ♦ *T600* 24 HSC/GSC+ slots, depends on HP-PB slot usage
- ♦ 14 HP-PB slots single-height 7 double-height
- $\diamond\,$  Up to 98 additional HP-PB slots can be added through "expanion cabinets"

#### Storage

- ♦ Drives located in external drive bays or racks
- T600 Marketed as up to 30TB with RAID arrays, huge amount for the time
- $T_{500}/T_{520}$  up to 20 TB with RAID

# 3.49.2 External ports

- ♦ SCSI-2 50-pin single-ended
- ♦ TP/RJ45 10BaseT 10 Mbit Ethernet
- ♦ Two serial RS232C DB9, one for console, one for USV
- ♦ Parallel DB25
- ♦ Two PS/2 connectors for keyboard und mouse

## 3.49.3 Operating systems

- ♦ 890 servers: HP-UX up to 10.20 for 800s servers.
- $\diamond\,$  T-Class: HP-UX 10.20 for 800s servers, 11.00 and 11i v1

## 3.49.4 Benchmarks

| Model | SPEC92<br><i>rate</i> , int                              | SPEC92<br>rate, fp                                       | SPEC95, int | SPEC95, fp | SPEC95<br><i>rate</i> , int                                                                        | SPEC95<br><i>rate</i> , fp                                                                         |
|-------|----------------------------------------------------------|----------------------------------------------------------|-------------|------------|----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|
| 890   | 1-CPU: 1215<br>2-CPU: 2253<br>3-CPU: 3306<br>4-CPU: 4301 | 1-CPU: 1180<br>2-CPU: 2360<br>3-CPU: 3529<br>4-CPU: 4685 |             |            |                                                                                                    |                                                                                                    |
| T520  |                                                          |                                                          | 5.2         |            | I-CPU: 47.2<br>2-CPU: 93.8<br>4-CPU: 186<br>8-CPU: 363<br>12-CPU: 531                              |                                                                                                    |
| Τ600  |                                                          |                                                          | 11.8        | 14.9       | 1-CPU: 106<br>2-CPU: 211<br>4-CPU: 418<br>6-CPU: 617<br>8-CPU: 814<br>10-CPU: 1003<br>12-CPU: 1192 | I-CPU: 134<br>2-CPU: 263<br>4-CPU: 510<br>6-CPU: 735<br>8-CPU: 915<br>10-CPU: 1043<br>12-CPU: 1151 |

## 3.49.5 Dimensions

| Height | Width | Depth | Weight |
|--------|-------|-------|--------|
| 1620mm | 750mm | 905mm | 360kg  |

#### 3.49.6 References

#### Manuals

- ♦ CE Handbook HP 3000 99x Family, HP T-Class Family (URL gone)
- ♦ Installation Guide T-Class HP 3000 99x Family, HP 9000 Systems (URL gone)
- ♦ Operator's Guide HP 3000 99x Family, HP 9000 T-Class Systems (URL gone)

# Articles

- Corporate Business Servers: An Alternative to Mainframes for Business Computing (.pdf) Thomas
   B. Alexander et al (June 1994: Hewlett-Packard Journal)
- ♦ HEWLETT-PACKARD MOVES T-CLASS SERVERS UP TO PA-7150 RISCS, Computer Business Review September 1995
- ♦ Multiprocessor features of the HP Corporate Business Servers, K. Chan et al., Compcon 93
- HP T-Class Corporate Business Servers HP Computer Buyer's Guide (archive.org mirror), Hewlett-Packard Company (1997: mirror accessed January 2024)

# 3.50 HP 9000 V2200 and V2250

The HP 9000 V2250 and V2250 are large-scale scalable PA-RISC servers, with up to sixteen 64-bit PA-RISC processors in a single cabinet. The architecture is a direct continuation from the Convex *Exemplar*.

The V2200 and V2250 use HP's own HyperPlane crossbar chipset, consisting of four central crossbar ASICs and various other chipset components to attach memory, processors and I/O.

The V2200/V2250 use a very similar crossbar-based system design to the 64-bit SPP2000 S-Class/X-Class, minus the SCI/TCI links for interconnecting several nodes into a larger syste The V2500/V2600 successors were delivered again with this interconnection technology.

The V2200S and V2250S are controlled via a so-called "teststation," which runs its own HP-UX operating system and controls and monitors the V-Class server. This teststation is a standard HP 9000/712 workstation with special teststation hardware, such as a second ethernet and serial boards, and software. The teststation connects to the Core Utilities Board CUB, which provides booting, system monitoring and diagnostics, and console connections via one LAN and one special serial link.

# 3.50.1 System architecture

#### Processors

| Model | CPU          | Speed   | L1 Cache        |
|-------|--------------|---------|-----------------|
| V2200 | 4-16 PA-8200 | 200 MHz | 2/2 MB off-chip |
| V2250 | 4-16 PA-8200 | 240 MHz | 2/2 MB off-chip |

# Chipset

The V-Classes are based on the HP HyperPlane crossbar which connects the CPU and I/O to the system main memory. It is a crossbar architecture — one central internal "switching" component links the various computing resources to each other by connecting the devices' inputs to other devices' output ports, in effect forming matrix connections.

- 1. HyperPlane crossbar, 8x8, non-blocking, consists of four Exemplar Routing Attachment controllers ERACs and is the central part of the system, it connects the memory to the processor buses and I/O channels. There are eight ports for "agents" for CPUs and I/O—each agent connects to two or four CPUs and one I/O channel—, and eight ports for memory. Each crossbar port has a data path of 64-bit, giving it 960 MB/s peak bandwidth. The peak bandwidth of the HyperPlane crossbar/ERACs is 15.3 GB/s combined.
- 2. Eight Exemplar Processor Agent controllers (EPACs) attach to the crossbar and provide access for each two processors Runway buses and one I/O controller to the memory via the crossbar over a 1.9 GB/s datapath, four 32-bit, unidirectional buses from two ports on the PAC connect to two Hyperplane crossbar ERACs.

Each EPAC thus communicates with only two of the system's four ERACs.

The I/O channels on the agents have a maximum bandwidth of either 120 or 240 MB/s. Each EPAC has two Runway processors buses, 64-bit, bidirectional, which have an aggregate peak bandwidth of 960 MB/s for two processors per EPAC.

3. Eight Exemplar PCI-bus Interface controller (EPICs) connect the 240 MB/s I/O channels/PCI buses to the EPACs.

- 4. Eight Exemplar Memory Access controllers (EMACs) attach each one 32-way interleaved memory board to the Hyperplane crossbar. Each EMAC has a bandwidth of 1.9 GB/s, four 32-bit, unidirectional buses from two ports on the EMAC connect to two Hyperplane crossbar ERACs.
- 5. The Exemplar Core Utilities board ECUB provides interrupts and the central system logic, it connects to the Exemplar system Routing board ENRB. The Core Logic Bus from the ECUB attaches to the devices on the EPACs. Included on the ECUB are two custom FPGAs, the Exemplar Processor Utilities controller EPUC and the Exemplar Monitoring Utilities controller EMUC.

The remainder of the system I/O consist of standard HP PCI controllers, frequently:

- ♦ PCI Fast-wide FWD SCSI controller, high-voltage differential/HVD)
- ♦ PCI fibrechannel FC controller

#### System buses

- ♦ Total crossbar bandwidth 15.3 GB/s, intra-crossbar
- ♦ CPU bandwidth 7.5 GB/s, CPU-to-EPAC, eight Runway 960 MB/s buses
- ♦ Memory bandwidth 15 GB/s, memory-to-crossbar, sixteen 960 MB/s links
- ♦ I/O bandwidth 1.9 GB/s, eight 240 MB/s channels, I/O channel-to-EPAC
- ♦ Eight PCI-64/33 I/O buses for expansion slots, each 240 MB/s
- ♦ SCSI/storage buses depend on the installed SCSI adapter

#### Memory

- ♦ SDRAM DIMMs
- ♦ Two to eight memory boards, each memory board has 16 slots
- ♦ Memory is up to 32-way interleaved
- ♦ 16 GB maximum

#### **Expansion slots**

♦ 24 PCI 64-bit 33 MHz slots on eight PCI 64-bit channels

#### Storage

♦ 16 internal SCSI drives, exact type depending on installed SCSI adapter

#### 3.50.2 External ports

- ♦ External SCSI connection
- ♦ Serial and two Ethernet for the console/Teststation

## 3.50.3 Operating systems

♦ HP-UX: 11.00 and 11i v1 (v1)

# 3.50.4 Benchmarks

| Model | SPEC95<br>int | SPEC95<br>fp | SPEC95<br>rate, int                                                    | SPEC95<br><i>rate</i> , fp                                          |
|-------|---------------|--------------|------------------------------------------------------------------------|---------------------------------------------------------------------|
| V2200 | 13.8          | 22.1         | 1-CPU: 125<br>4-CPU: 484<br>8-CPU: 964<br>12-CPU: 1442<br>16-CPU: 1865 | I-CPU:<br>4-CPU: 755<br>8-CPU: 1380<br>12-CPU: 1909<br>16-CPU: 2312 |
| V2250 | 16.4          | 24.8         | 16-CPU: 2209                                                           | 16-CPU: 2471                                                        |

## 3.50.5 Dimensions

| Height | Width | Depth | Weight |  |
|--------|-------|-------|--------|--|
| 1006mm | 998mm | 859mm | 250kg  |  |

## 3.50.6 References

- Site Preparation Guide: HP 9000 V-Class Server Hewlett-Packard Development Company (March 1998, second edition, A3725-96021)
- Upgrade Guide HP V2200 to V2250 (PDF) Hewlett-Packard Company (March 1998, edition 1, A5083-90001)
- ♦ Architecture HP 9000 V-Class Server (PDF) Hewlett-Packard Company (March 1998, second edition, A3725-96022)
- ♦ HP Exemplar Technical Servers (archive.org mirror), Hewlett-Packard Company (1997: mirror accessed January 2024)

# 3.51 HP 9000 V2500 and V2600

The HP 9000 V2500 and V2600 are scalable PA-RISC V-Class servers based on the Convex Exemplar architecture with up to 32 64-bit PA-RISC processors in a single cabinet. Up to four systems can be interconnected via CTI to form a combined system of up to 128 CPUs-appearing to the operating system as a single computer. The interconnected V2500s/V2500s are ccNUMA computers, as are the earlier HP 9000 V2200.

The V-Class servers are based on a crossbar — one central internal "switch" links computing resources to each other by forming matrix connections. The V2500 and V2600 use HP's own HyperPlane crossbar chipset, consisting of four central crossbar ASICs and various other chipset components to attach memory, processors and I/O.

The architecture is a direct continuation from the Convex *Exemplar* in the HP/Convex SPP1x00 and SPP2000 S-Class and X-Class, which used a similar crossbar system design based on GaA chips. This was upgraded for the V-Class with faster processors and memory. A multi-node V2500/V2600 system architecture (SCA) does not conform fully to PA-RISC 2.0 reference architecture – the firmware layer emulates a reference-compliant PA-RISC system for the operating system. However several changes had to be made to the HP-UX kernel to accomodate the V-Class's special architecture, also called "technical anomalies."

The V2500S and V2600S are controlled via a "teststation", also called SSP, Service Support Processor, that runs its own operating system and controls and monitors the V-Class server, a a HP 9000/712 or B180L workstation. Earlier Convex systems apparently used IBM RS/6000 workstations running AIX to control the Exemplar systems. The SSP/teststation connects to the Core Utilities Board CUB, which provides booting, system monitoring and diagnostics, and console connections, connected via one LAN and one special serial link.

# 3.51.1 System architecture

Processors

| Model  | CPU          | Speed   | L1 Cache            |
|--------|--------------|---------|---------------------|
| V2500  | 2-32 PA-8500 | 440 MHz | 512/1024 KB on-chip |
| V26000 | 2-32 PA-8500 | 552 MHz | 512/1024 KB on-chip |

# Chipset

The V-Class V2500 and V2600 are based on the HP HyperPlane crossbar which connects the CPU and I/O to the system main memory.

- 1. HyperPlane crossbar, 8x8, non-blocking, consists of four Routing Attachment controllers RACs and is the central part of the system, it connects the memory to the processor buses and I/O channels. There are eight ports for "agents" for CPUs and I/O each agent connects to two or four CPUs and one I/O channel —, and eight ports for memory. Each crossbar port has a path width of 64-bit, giving it 960 MB/s peak bandwidth. The peak bandwidth of the HyperPlane crossbar/RACs is 15.3 GB/s combined.
- 2. Eight Processor Agent controllers (PACs), also SPAC, attach to the crossbar and provide access for the processor Runway buses and I/O controllers to the memory via the crossbar over a 1.9 GB/s datapath, four 32-bit, unidirectional buses from two ports on the PAC connect to two Hyperplane

crossbar RACs; each PAC thus communicates with only two of the system's four RACs. The I/O channels on the agent have a maximum bandwidth of 240 MB/s. Each PAC has two Runway processors buses with an aggregate peak bandwidth of 960 MB/s.

- 3. Eight PCI-bus Interface controller (SAGA) connect the 240 MB/s I/O channels/PCI buses to the PACs.
- 4. Eight Memory Access controllers (MACs), also SMAC, attach each one 32-way interleaved memory board to the Hyperplane crossbar. Each MAC has a bandwidth of 1.9 GB/s, four 32-bit, unidirectional buses from two ports on the MAC connect to two Hyperplane crossbar RACs
- 5. The Core Utilities board (CUB) provides interrupts and the central system logic, it connects to the Midplane Interconnect Board MIB. The Core Logic Bus from the CUB attaches to the devices on the PACs.
- 6. Eight Toroidal Access Controller (STACs) connect to a variation of the Scalable Coherent Interconnect SCI to one or two "rings." The combination of STACs and SCI rings is referred to as Coherent Toroidal Interconnect CTI.

The remainder of the system I/O consist of standard HP PCI controllers, frequently shipped in default configuration with one of the following:

- ♦ PCI Fast-wide SCSI controller high-voltage differential/HVD
- PCI Ultra2-wide SCSI controller low-voltage differential/LVD
- ♦ PCI fibrechannel (FC) controller

#### System buses

- ♦ Total crossbar bandwidth 15.3 GB/s, intra-crossbar
- ♦ CPU bandwidth 7.5 GB/s, CPU-to-PAC, eight Runway 960 MB/s buses
- ♦ Memory bandwidth 15 GB/s, memory-to-crossbar, sixteen 960 MB/s links
- ♦ I/O bandwidth 1.9 GB/s, eight 240 MB/s channels, I/O channel-to-PAC
- ♦ PAC bandwidth, PAC-to-crossbar is also 15 GB/s theoretically, with sixteen 960 MB/s links for the eight PACs
- ♦ Eight PCI-64/33 I/O buses for expansion slots, each 240 MB/s
- ♦ Attachments to CTI/Scalable Computing Architecture SCA crossbar interconnection, 3.8 GB/s
- SCSI/storage buses depend on the installed SCSI adapter, most likely either Fast-wide or Ultra2wide

#### Memory

- ♦ SDRAM DIMMs, 88-bit or 80-bit
- ♦ Two to eight memory boards
- ♦ Each memory board has 16 slots: four 4-slot "quadrants"
- ♦ Memory is up to 256-way interleaved

- ♦ 1 GB minimum
- ♦ 32 GB maximum

### **Expansion slots**

♦ 28 PCI 64-bit 33 MHz slots on eight PCI 64-bit channels

#### Storage

♦ 16 internal SCSI drives, exact type depending on installed SCSI adapter

# 3.51.2 Clustering

Multiple V-Classes can be connected together to form a single large system resulting in a "SCA", a scalable Computing Architecture system. Up two four V2500/V2600s can be clustered together to form a system with up to 128 processors, 128 GB of RAM, 112 PCI slots and 64 SCSI drives. Clustered V-Classes are ccNUMA computers and do not conform fully to the PA-RISC 2.0 specification.

Multiple systems are connected via two CTI rings: these links attach via the STACs to the eight memory controllers. The two rings are called X-ring and Y-ring. Each system attaches to one or two other V2500/V2600 cabinets and their respective crossbars with a node-to-note data rate of 3.8 GB/s. The links are implementation of the IEEE SCI standard taken over from Convex — Coherent Toroidal Interconnect or Convex Toroidal Interconnect. Each node's main memory is globally accessible from other nodes on the CTI network, that is, local memory is globally shared. 32-512 MB of each system's main memory is reserved for cache memory for the CTI network configured statically at boot time.

# 3.51.3 External ports

- ♦ SCSI depends on installed adapter, either Ultra or Fast wide
- ♦ Serial and Ethernet connections of the teststation/SSP

# 3.51.4 Operating systems

♦ HP-UX: 11.00 and 11i v1 (v1)

# 3.51.5 Benchmarks

| Model | SPEC95 rate, int         |
|-------|--------------------------|
| V2500 | 16-CPU: 400232-CPU: 7481 |
| V2600 | 16-CPU: 516432-CPU: 9315 |

#### 3.51.6 Dimensions

| Height | Width | Depth | Weight |
|--------|-------|-------|--------|
| 990mm  | 800mm | 940mm | 223kg  |

# 3.51.7 References

## Manuals

- ♦ Operator's Guide HP 9000 V2500 Server (PDF) Hewlett-Packard Company (December 1998, first edition, A5075-90005)
- ♦ Installation Guide HP 9000 V2500 Server (PDF) Hewlett-Packard Company (December 1998, first edition, A5075-90001)
- Diagnostics Guide HP V2500/V2600 Servers (PDF) Hewlett-Packard Company (December 1999, first edition, A5824-96002)
- ♦ Upgrade Guide HP V2500/V2600 Servers (PDF) Hewlett-Packard Company (December 1999, first edition, A5824-96004)

## Articles

- ♦ Architecture Reference Guide V2500 Server (PDF) Hewlett-Packard Company (June 1999, first edition, A5074-90004)
- HP Scalable Computing Architecture Randy Wright and Arun Kumar (October 2000/revised January 2002: USENIX, Proceedings of the First WIESS Workshop)

# 3.52 HP zx2000

The HP  $zx_{2000}$  Itanium workstations are closely based on the PA-RISC C8000 workstations build around the same HP  $zx_I$  chipset. The system is built in a sleek and quiet tower casing and also available with a rack-mount option. Relative shortly after the  $zx_{2000}$  HP dropped Itanium *workstations* from its portfolio. The remaining HP-UX/Itanium offerings are IA64 server systems (the *Integrity rx*).

## 3.52.1 System architecture

#### Processors

| СРИ                 | Speed   | L1 Cache        | L2 Cache      | L <sub>3</sub> Cache |
|---------------------|---------|-----------------|---------------|----------------------|
| Itanium 2 McKinley  | 900 MHz | 16/16 KB on-die | 256 KB on-die | 1.5 MB on-die        |
| Itanium 2 Madison   | 1.4 GHz | 16/16 KB on-die | 256 KB on-die | 1.5 MB on-die        |
| Itanium 2 Madison   | 1.4 GHz | 16/16 KB on-die | 256 KB on-die | 1.5 MB on-die        |
| Itanium 2 Madison   | 1.5 GHz | 16/16 KB on-die | 256 KB on-die | 1.5 MB on-die        |
| Itanium 2 Deerfield | 1.0 GHz | 16/16 KB on-die | 256 KB on-die | 1.5 MB on-die        |

There might be more processor options.

#### Chipset

- ♦ HP zx1 chipset, same as in some PA-8800/PA-8900 workstations
- ♦ Pluto zx1 MIO memory and I/O controller connects to the processor bus, memory bus and six I/O channels. Contains memory and cache controllers.
- ♦ Four zx1 IOA I/O adapters connect the PCI-X slots and I/O devices to the zx1 MIO on six channels:
  - 1. AGP 4x graphics bus on two channels: 1.0 GB/s
  - 2. PCI-X 64/133 I/O slot on two channels: 1.0 GB/s
  - 3. Four PCI-X 64/66 I/O slots on one channel: 0.5 GB/s
  - 4. Gigabit Ethernet, IDE, USB and audio controllers on PCI 32/33 on one channel: 0.5 GB/s
- ♦ Gigabit Ethernet, Intel 82540
- ♦ Two-channel Ultra160 SCSI controller (optional)
- ♦ Ultra ATA-100 IDE controller, PCI649
- ♦ PDH controller
- ♦ Serial controller, DUART 16550A-compatible
- $\Leftrightarrow\,$  FPGA controller for ACPI (2.0) and LPC
- ♦ Baseboard management controller, BMC—IPMI interface

#### System buses

- ♦ Itanium 2/2X1 processor bus 6.4 GB/s
- ♦ zx1 memory bus, 200 MHz, 4.25 GB/s
- $\diamond\,$  Six zx1 I/O channels/buses, aggregate 3.0 GB/s I/O bandwidth
- ♦ AGP 4x graphics bus on two I/O channels, 1.0 GB/s aggregate
- ♦ PCI-X 64/133 I/O bus on two I/O channels, 1.0 GB/s aggregate
- ♦ PCI-X 64/66 I/O bus on one I/O channel, 0.5 GB/s aggregate
- ♦ PCI 32/33 I/O bus for onboard devices on one I/O channel, 0.5 GB/s aggregate
- SCSI-3 Ultra160 (LVD) storage I/O bus (if optional SCSI controller is installed)
- ♦ UltraATA-100 IDE storage I/O bus

#### Memory

- ♦ PC2100 registered ECC DDR266 SDRAM DIMMs
- ♦ Takes up to 2 GB modules
- $\diamond$  Four slots
- $\diamond$  512 MB minimum (2×256 MB)
- ♦ 8 GB maximum (4×2 GB)
- ♦ 4.25 GB/s memory bandwidth

#### **Expansion slots**

- ♦ One PCI-X 64-bit/133 MHz slot, full-length
- ♦ Three PCI-X 64-bit/66 MHz slots, full-length
- ♦ One PCI-X 64-bit/66 MHz slot, half-length
- ♦ All PCI slots are 3.3 V
- ♦ One AGP Pro 4x 32-bit slot, 1.5 V
- AGP GPUs supported might include: ATI Fire GL4, NVIDIA Quadro 4 900 XGL, ATI Fire GL 8800, NVIDIA Quadro2 EX, ATI RADEON 7000 (depending on operating system, drivers and firmware)

#### Storage

- ♦ Up to two internal 3.5åÅş bays for either Ultra ATA-100 IDE or Ultra160 SCSI hard drives
- ♦ Two half-heigth 5.25âĂş bays for externally accessible Ultra ATA-100 IDE or SCSI (LVD or SE) drives (DVD/CD)

## 3.52.2 External ports

- ♦ TP/RJ45 Gigabit Ethernet
- ♦ Four USB 2.0 ports (two in front, two in rear)
- ♦ Two serial RS232C DB9
- ♦ Four phone jacks (microphone, line-in and line-out) on 16-bit audio card
- ♦ Optional IEEE-1394 Firewire ports

## 3.52.3 Operating systems

- ♦ HP-UX11i v1.6 and 11i v2
- ♦ Linux for Itanium
- ♦ FreeBSD/ia64
- ♦ OpenVMS (however officially unsupported on this platform)
- ♦ Windows XP 64-Bit Edition Version 2003
- ♦ Windows Server 2008 Itanium-based Editions
- ♦ Windows Server 2003 Itanium-based Editions

#### 3.52.4 Benchmarks

| Model         | SPEC2000, int | SPEC2000, fp | SPEC2000rate, int | SPEC2000 <i>rate</i> , fp |
|---------------|---------------|--------------|-------------------|---------------------------|
| zx2000900 MHz | 668           | 1086         |                   | 12.6                      |

#### 3.52.5 Dimensions

| Model        | Height | Width | Depth | Weight |
|--------------|--------|-------|-------|--------|
| Tower        | 502mm  | 268mm | 512mm | 2.5kg  |
| Rack-mounted | 4U     | 482mm | 510mm | 20kg   |

## 3.52.6 References

- HP Workstation zx2000 Technical Reference Guide, 5969-3154, HP: April 2003 (archive.org mirror)
- ♦ HP workstation zx2000 data sheet, 5981-1463EN, HP: July 2002 (HP URL gone there might be an alternate)

# 3.53 HP zx6000

The HP zx6000 are dual-processor Itanium workstations based on the zx2000 workstation with an architecture centered around the HP zx1 Itanium chipset, also used in the zx2000 and PA-RISC servers. The chassis was designed for rack-mounting (2U) with appropriate rails; with a tower kit it can be converted to a standalone unit. In contrast to the zx2000, the zx6000 has slightly higher I/O and double the memory bandwidth and supports three times the amount of memory.

The zx6000 with fast CPUs is probably the fastest HP-UX workstation.

# 3.53.1 System architecture

#### Processors

| СРИ                    | Speed   | L1 Cache        | L2 Cache      | L3 Cache      |
|------------------------|---------|-----------------|---------------|---------------|
| 1-2 Itanium 2 McKinley | 900 MHz | 16/16 KB on-die | 256 KB on-die | 1.5 MB on-die |
| 1-2 Itanium 2 McKinley | 1.0 GHz | 16/16 KB on-die | 256 KB on-die | 3.0 MB on-die |
| 1-2 Itanium 2 Madison  | 1.3 GHz | 16/16 KB on-die | 256 KB on-die | 3.0 MB on-die |
| 1-2 Itanium 2 Madison  | 1.5 GHz | 16/16 KB on-die | 256 KB on-die | 6.0 MB on-die |

## Chipset

- ♦ HP zx1 chipset
- ♦ Pluto zx1 MIO memory and I/O controller connects to the processor bus, two memory buses and seven I/O channels. Contains memory and cache controllers.
- $\Leftrightarrow$  Six zx1 IOAs (I/O adapters) connect the PCI-X slots and I/O devices to the zx1 MIO on seven I/O channels
  - 1. AGP 4x graphics bus on two channels: 1.0 GB/s
  - 2. PCI-X 64/133 I/O slot on one channel: 0.5 GB/s
  - 3. PCI-X 64/133 I/O slot on one channel: 0.5 GB/s
  - 4. PCI-X 64/133 I/O slot on one channel: 0.5 GB/s
  - 5. Gigabit Ethernet and Ultra320 SCSI on PCI 64/66 on one channel: 0.5 GB/s
  - 6. IDE, USB, management LAN on PCI 32/33 on one channel: 0.5 GB/s
- ♦ Gigabit Ethernet, Broadcom 5701
- ♦ Two-channel Ultra320 SCSI controller, LSI 1030
- ♦ Ultra ATA-100 IDE controller, PCI649
- ♦ PDH controller
- ♦ Serial controller, DUART 16550A-compatible
- ♦ FPGA controller for ACPI (2.0) and LPC
- ♦ Baseboard management controller, BMC—IPMI interface
- ♦ 10/100 Ethernet for management, Intel 82550

#### System buses

- ♦ Itanium 2/2X1 processor bus 6.4 GB/s
- ♦ Two independent zx1 memory buses, 266 MHz, each 4.25 GB/s, aggregate 8.5 GB/s
- ♦ Seven zx1 I/O channels/buses, aggregate 3.5 GB/s
- ♦ Three PCI-X 64/133 I/O buses
- ♦ PCI-X 64/66 I/O bus, for SCSI/Gigabit Ethernet onboard
- ♦ PCI 32/33 I/O bus, for IDE/USB/management onboard devices
- ♦ Two SCSI-3 Ultra320 (LVD) storage I/O buses
- ♦ AGP 4x graphics bus
- ♦ UltraATA-100 IDE storage I/O bus

#### Memory

- ♦ PC2100 registered ECC DDR266 SDRAM DIMMs
- ♦ Takes up to 2 GB modules
- ♦ Twelve slots
- $\diamond$  512 MB minimum (2×256 MB)
- ♦ 24 GB maximum (12×2 GB)
- ♦ 8.5 GB/s memory bandwidth

#### **Expansion slots**

- ♦ Three PCI-X 64-bit/133 MHz slots, full-length
- $\diamond$  All PCI slots are 3.3 V
- ♦ One AGP Pro 4x 32-bit slot, 1.5 V
- AGP GPUs supported might include: ATI Fire GL4, ATI FIRE GL X1, NVIDIA Quadro4 980 XGL, NVIDIA Quadro 4 900 XGL, ATI Fire GL 8800, NVIDIA Quadro2 EX, ATI RADEON 7000 (depending on operating system, drivers and firmware)

#### Storage

- ♦ Three internal 3.5åÅş bays for Ultra160 SCSI SCA 80-pin hard drives, hot-plug
- ♦ Slimline bay for optional IDE CD or DVD drive
- ♦ Drive 1 and 2 are on one SCSI channel, drive 3 and the external connector on the second

#### 3.53.2 External ports

- ♦ Gigabit Ethernet, TP/RJ45
- ♦ 10/100 Ethernet, TP/RJ45 BT management network
- ♦ Ultra320 SCSI 68-pin
- ♦ 25-pin serial for management processor card, needs break-out cable for 3 serial ports
- ♦ Four USB 2.0 ports
- ♦ Two serial RS232C DB9
- ♦ 16-bit stereo audio (optional)

#### 3.53.3 Operating systems

- ♦ HP-UX11i v1.6 and 11i v2
- ♦ Linux for Itanium
- ♦ FreeBSD/ia64
- ♦ Windows Server 2008 Itanium-based Editions
- ♦ Windows Server 2003 Itanium-based Editions
- ♦ Windows XP 64-Bit Edition Version 2003
- ♦ OpenVMS (officially unsupported on this platform)

#### 3.53.4 Benchmarks

| Model          | SPEC2000, int | SPEC2000, fp | SPEC2000rate, int | SPEC2000 <i>rate</i> , fp |
|----------------|---------------|--------------|-------------------|---------------------------|
| zx6000900 MHz  | 669           | 1139         | 7.8 2-CPU: 15.4   | 13.2 2-CPU: 23.9          |
| zx6000 1.0 GHz | 807           | 1422         |                   | 16.5 2-CPU: 30            |
| zx6000 1.5 GHz | 1315          | 2106         | 15.2 2-CPU: 30.4  | 24.4 2-CPU: 42.4          |

#### 3.53.5 Dimensions

| Model        | Height | Width | Depth | Weight |
|--------------|--------|-------|-------|--------|
| Tower        | 494mm  | 295mm | 675mm | 2.5kg  |
| Rack-mounted | 2U     | 483mm | 679mm | 2.2kg  |

#### 3.53.6 References

- Operation and Maintenance Guide HP Integrity rx2600 server and HP workstation zx6000 (PDF) Hewlett-Packard Development Company (September 2003, second edition)
- ♦ HP Workstation zx6000 data sheet, 5981-7454EN, HP: June 2003 (PDF URL gone)
- ♦ HP workstation zx6000 data sheet, 5981-1464EN, HP: July 2002 (PDF URL gone)

# 3.54 RDI PrecisionBook

RDI PrecisionBooks are portable PA-RISC workstations, introduced in 1998 by RDI, shortly before the takeover by Tadpole. The PrecisionBooks are based HP 9000 C132L/C160L workstation technology integrated into a portable case, geared towards "engineering, software development, network management, financial modeling, military command operations, and intelligence gathering."

RDI PrecisionBooks were technically equivalent to C132L/C160Ls and supported the same PA-RISC operating systems and applications. A major addition by RDI to the system logic was an integrated Cardbus controller for which Tadpole supplied a driver kit for HP-UX.

The RDI PrecisionBooks apparently did not enjoy large commercial success. The PrecisionBook laptop case was used for other RISC laptops as well, for example the UltraSPARC-based Tadpole Ultrabook that was supposedly slightly more successful.

In addition to the PrecisionBook, only two other portable PA-RISC computers were produced—the military-focused SAIC Galaxy 1100, based on HP 9000 712, and the Japanese Hitachi 3050RX/100C based on their own design.

| Model                 | Number   | Introduced | Price    |
|-----------------------|----------|------------|----------|
| PrecisionBook 132 12" | 9000/779 | 1998       | \$11,995 |
| PrecisionBook 160 14" | 9000/779 | 1998       | \$14,995 |
| PrecisionBook 180     | 9000/779 | 1998       |          |

# 3.54.1 System architecture

### Processors

Table 3.205: The external L2 cache was optional but was supplied with most systems

| Model             | CPU       | Speed   | L1 Cache         | L2 Cache               |
|-------------------|-----------|---------|------------------|------------------------|
| PrecisionBook 132 | PA-7300LC | 132 MHz | 64/64 KB on-chip | 1 MB off-chip optional |
| PrecisionBook 160 | PA-7300LC | 160 MHz | 64/64 KB on-chip | 1 MB off-chip optional |
| PrecisionBook 180 | PA-7300LC | 180 MHz | 64/64 KB on-chip | 1 MB off-chip optional |

# Chipset

- ♦ LASI integrated chipset
- ♦ (integrated) NCR 53C710 8-bit single-ended SCSI-2
- ♦ (integrated) Intel 82596CA 10 Mbit Ethernet controller
- ♦ (integrated) Harmony CD/DAT quality 16-bit stereo audio
- ♦ Phantom PseudoBC GSC+ port
- ♦ Dino GSC-to-PCI bridge
- ♦ Visualize-EG (*Graffiti*) graphics with 2MB frame buffer memory
- ♦ 1 MB flash memory
- ♦ Two Cirrus CL-PD6832 PCI-CardBus bridges

♦ CMD PCIo643 IDE/UDMA33 controller

# Display

- ♦ Integrated display, option of 12.1âĂş (0.24mm dot pitch) or 14.1âĂş (0.28mm dot pitch) active matrix LCD (the 14-inch version were most popular)
- ♦ XGA resolution (1024×768), 16M colors, 60Hz refresh
- ♦ External monitor output supports VGA, SVGA, XGA, SXGA and 1600×1200 resolutions at refresh rates of 60, 72 and 75Hz
- ♦ At XGA resolution the LCD and external monitor can be used at the same time, with different resolutions on the external monitor the LCD blanks

# Input

- ♦ PS/2-compatible, 97-key keyboard
- ♦ Three-button trackpad

# Energy

- ♦ Lithium-Ion battery with 40Wh capacity, 450g, 0.5-1 hours battery time
- ♦ Recharge time of 2.5 hours when powered off
- ♦ Laptop draws about 70W continous
- ♦ AC adapter provides 19V (DC) 3.68A, non-standard pinout

# System buses

- ♦ GSC-2 general system-level I/O bus
- ♦ PCI-32/33 device I/O bus
- ♦ SCSI-2 Fast-Narrow single-ended bus disk I/O
- PDH bus, peripheral interface connecting to flash memory, NVRAM and PSM bus
- ♦ PSM bus, provides connection to the power-supply module

#### Memory

- ♦ Two sockets for 32-512 MB (2×256)
- ♦ Proprietary ECC modules, 32-256 MB modules, 60ns, 144-bit wide

# **Expansion slots**

 $\diamond\,$  Two Cardbus slots, for Cardbus and PCMCIA expansion cards

# Storage

- ♦ Two 2.5âĂş IDE hard drives with SCSI converter or 2.5âĂş SCSI drives
- Since 2.5-inch SCSI drives are uncommon RDI used regular IDE notebook drives with a special IDE-SCSI converter from ADTX)

# 3.54.2 External ports

- ♦ SCSI-2 50-pin single-ended
- ♦ Ethernet RJ45
- ♦ VGA 15-pin Dsub graphics connector
- ♦ Two PS/2 connectors for keyboard/mouse
- ♦ Audio (microphone, headphones, line-in)
- ♦ 15-pin connector for external floppy
- ♦ High-pin-count connector for docking station
- ♦ Connector for an special I/O breakout cable to connect:
  - Two serial RS232C DB9
  - Parallel DB25
  - AUI 10 Mbit Ethernet

# 3.54.3 Operating systems

- ♦ HP-UX10.20, 11.00 and 111 v1
- ♦ Linux
- ♦ NetBSD
- ♦ OpenBSD

Not all devices or expansion options and modules are supported in Linux and the BSDs. OpenBSD fully supports the Cardbus controller and a range of different Cardbus and PCMCIA devices (Fast-Ethernet, WLAN etc.).

# 3.54.4 Benchmarks

| Model             | SPEC95, int | SPEC95, fp |
|-------------------|-------------|------------|
| PrecisionBook 132 | 6.49        | 6.54       |
| PrecisionBook 160 | 7.78        | 7.39       |
| PrecisionBook 180 | 9.22        | 9.43       |

# 3.54.5 References

♦ PrecisionBook hardware reference guide (Tadpole RDI, link gone)

- ♦ PrecisionBook user guide (Tadpole RDI, link gone)
- ♦ RDI software for HP-UX 10.20 installation guide (Tadpole RDI, link gone)
- ♦ RDI software release notes (Tadpole RDI, link gone)
- ♦ PrecisionBook Technical White Paper (Tadpole RDI: August 1999, link gone)
- ♦ ADTX SCSI-IDE converters information from Michael Shalayeff (link gone)
- ♦ Workstations go mobile, CNET Jan. 26, 1998
- ♦ HP Professional, March 1998 page 12, hparchive.org archive
- ♦ CIO Magazine May 1998 page 72, google books

# 3.55 SAIC Galaxy 1100

The SAIC Galaxy 1100 were portable PA-RISC workstations based on the HP 9000/712 workstation in a ruggedized case released in 1994. They are not "notebooks" in the current sense but portable workstations—no battery but standard AC power.

The Galaxy 1100 portables are very rare, originally built in the 90s for military and intelligence applications. Since the Galaxy 1100 are technically "normal" PA-RISC workstations they support standard PA-RISC operating systems and software. The Galaxy 1000 were the 60 MHz version, the Galaxy 1100 was 80 MHz.

HP was part of the US Navy TAC-4 program in the 1990s through which HP supplied PA-RISC workstations to the US Navy for measurement and control. For environments where standard workstations were not robust enough, HP contracted SAIC to produce a ruggedized MIL-SPEC portable workstation for the Navy: the SAIC Galaxy 1100 based on the HP 9000 712.

- ♦ Portable requirements: Navy TAC-4
- ♦ Shock: Federal Test Method Standard 101C, Method 5007.1 free-fall drop
- & Airborne: MIL-STD-740-1, Grade C, Table 1

SAIC developed several specialized I/O devices for the Galaxy that attached to GIO/TSIO expansion slots. Industry-standard PCMCIA slots were available as well through a SAIC-specific extension board. As these systems were produced under a military contract and sometimes used in classified environment only few became available to civilian world. Only two other portable PA-RISC computers were sold – the RDI PrecisionBook, based on HP Visualize C132L, and the Japanese Hitachi 3050RX/100C; the SAIC Galaxy was not directly sold outside of military contracts and only later became available publically through resellers.

A long article on SAIC Galaxy 1100 and their VUE environment by Cameron Kaiser from 2023 expands on the background and historic usage of Galaxy computers and some technicals.

# 3.55.1 System architecture

#### Processors

| Model       | CPU       | Speed  | L1 Cache                         |
|-------------|-----------|--------|----------------------------------|
| Galaxy 1000 | PA-7100LC | 60 MHz | 1 KB on-chip and 64 KB off-chip  |
| Galaxy 1100 | PA-7100LC | 80 MHz | 1 KB on-chip and 256 KB off-chip |

# Chipset

- ♦ LASI chipset
- ♦ NCR 53C710 8-bit single-ended SCSI-2
- ♦ Intel 82596CA 10 Mbit Ethernet controller
- ♦ Harmony CD/DAT quality 16-bit stereo audio
- ♦ Artist graphics, 8-bit
- ♦ Other I/O (serial, parallel, Floppy)

## ♦ PCMCIA controller

## Display

- ♦ 10.4âĂş active matrix LCD
- XGA resolution, *i.e.*, 1024×768
- ♦ 256 colors (8-bit color depth)
- ♦ 60Hz refresh

## Human Input

- ♦ PS/2-compatible, 84-key integrated QWERTY keyboard with 12 function keys
- ♦ Trackball and three-button pad

#### System buses

- ♦ GSC system level I/O bus
- ♦ SCSI-2 Fast-Narrow single-ended bus

#### Memory

- ♦ 72-pin ECC SIMMs, same as on standard HP 9000 712
- ♦ (Original documentation describes proprietary memory modules)
- ♦ 8-32 MB modules
- ♦ Four sockets
- ~~ 16 MB (2×8) minimum, 128 MB (4×32) maximum
- $\diamond\,$  Memory has to be installed in pairs, starting from slot 0

#### **Expansion slots**

- ♦ Two PCMCIA slots, for either two Type I/II or one Type III PCMCIA card
- ♦ Proprietary SAIC modules for the standard GIO/TSIO slots

#### Storage

- ♦ One 3.5âĂş Fast-Narrow 50-pin SCSI-2 hard drive
- ♦ One 3.5âĂş 1.44 MB Floppy drive

# 3.55.2 External ports

- ♦ SCSI-2 50-pin Fast-Narrow single-ended
- ♦ Serial RS232C DB9 (up to 115200 baud)
- ♦ Parallel DB25
- ♦ Ethernet RJ45
- ♦ Ethernet AUI 15-pin
- ♦ VGA HD15
- $\diamond\,$  Two PS/2 connectors for keyboard & mouse
- ♦ Three phone jacks (microphone, headphones and line-in)

## 3.55.3 Operating systems

- ♦ HP-UX10.20, 11.00 and 111 v1
- ♦ Linux
- ♦ NetBSD
- ♦ OpenBSD
- ♦ Probably: NeXTSTEP (the NeXTSTEP PA-RISC port was designed for the HP 9000 712)
- ♦ Probably: HPBSD
- ♦ Probably: MkLinux
- ♦ Probably: OSF MK-PA

# 3.55.4 Benchmarks

| Model              | SPEC92, int | SPEC92, fp | SPEC95, int | SPEC95, fp |
|--------------------|-------------|------------|-------------|------------|
| Galaxy 1100 80 MHz | 99          | 122        | 3.12        | 3.55       |

#### 3.55.5 Dimensions

| Height | Width | Depth | Weight |
|--------|-------|-------|--------|
| 114mm  | 412mm | 311mm | 8kg    |

### 3.55.6 References

- \$ SAIC Galaxy 1100 product page (archive.org mirror), Old product page with photos and details on the SAIC. Science Applications International Corporation (1996). Archive.org mirror accessed 2 Oct 2007
- ♦ RISCy BUSINESS presents the SAIC GALAXY 1100 (Accessed 2019)

# 3.56 Stratus Continuum

Stratus Technologies produced a line of "Ultra High Availability Fault Tolerant" PA-RISC servers, called Continuum, in the 1990s. The Continuum were based on different PA-RISC processors and sold as the Continuum 400, 600 and 1200 series between 1995 and 2004. These systems feature a great deal of redundancy, with up to four CPUs to form one single logical processor.

The PA-RISC-powered systems were phased out in the mid-2000s in favor of Intel-based systems, the Xeon Pentium 4 based ftServer V Series. Before PA-RISC, Stratus computers used different architectures – Stratus/32, XA400 and XA2000 from the 1980s used Motorola M680x0 CPUs, the XA/R from the early-1990s used Intel i860 RISC.

Thanks to Ti Kan (2004) for the input.

# 3.56.1 Continuum 400

The Continuum 400 series has the same CPU/memory architecture as the 600/1200, but the I/O bus is different. Instead of a Golf bus, it has an X bus that connects each CPU/memory module to a pair of PCI bridge boards. All I/O connectivity is via PCI cards. There are two PCI bays of 7 slots each, connected downstream from the PCI bridge boards. Each bay has a dual channel SCSI adapter on it as standard equipment. These are also cross-wired and dual-initiated much in the same way as the SCSI ports on the 600/1200 systems. The 400 is also typically shipped with a pair of Ethernet adapter cards. The PCI bridge boards also each contains a removable PCMCIA flash memory card. This is used as the boot device. FTX puts the bootloader as well as the UNIX kernel on there, whereas HP-UX only uses it for the bootloader.

The PCI bay doors control the power the the PCI slots. Once opened, all slots in that bay are powered off to facilitate removal and insertion of cards. The system continues to run on cards in the other bay. An interlock mechanism prevents both bay doors from being opened at the same time.

Two chassis versions were available, one a short form-factor AC-powered, the other a tall CO central office version with a choice of AC or DC power.

The Continuum 400 supported mainly Stratus-modified HP-UX as operating systems, with Stratus own FTX Unix only sold exceptionally.

# 3.56.2 Continuum 600 and 1200

The Continuum 600 and 1200 series are similar designs but with different chassis configuration. The 600 has six slots for the main Golf bus, and the rest of the space is filled with I/O card cages meant for secondary I/O boards. The 1200 has twelve slots for the main bus which occupies the entire width of the chassis. Secondary I/O boards go into a separate chassis. Both models have space for two rows of cooling fans on the top, and two rows of disk drives on the bottom and also either a QIC or DAT tape drive or CDROM drive. The redundant power supplies with built-in UPS resides at the very bottom.

The main Golf bus is the main interconnect between the "big" boards:

- ♦ G7xx CPU and memory boards
- ♦ K450 4-channel HVD fast wide SCSI and Ethernet adapter
- ♦ K460 4-channel HVD fast wide SCSI and Ethernet adapter
- ♦ K470 A "carrier board" for PMC PCI-mezzanine daughter cards

♦ K600 - Adapter to the secondary I/O card cages

On the 600 chassis, the six slots consists of two for the pair or CPU/memory boards, and four more slots for two pairs of "big" boards. On the 1200 chassis, there are slots for two pairs of CPU/memory boards and four pairs of big boards.

In addition the 600/1200 main chassis also has a pair of Console Controller cards which provides the RS232 console terminal and RSN modem connectivity. This controller also has a command mode that allows the operator to type commands on the console to reset the system, power down, power up, etc. It runs on "housekeeping power" that is independent of the rest of the system. The Console controller also contains some environmental monitoring circuitry that checks the chassis internal temperature and will increase the cooling fan speed if necessary.

The secondary I/O chassis can be used to plug in a wide array of I/O boards, all Stratus proprietary. These boards are also used on the XA/R line. FTX supported many of the communications boards like ISDN, serial, parallel, X.25, and all sorts of other comm boards. HP-UX did not support many of those, if any. VOS also supported disk and tape I/O through this.

The Continuum 600 and 1200 were geared towards the VOS transactional operating system from Stratus, with FTX Unix offered only exceptionally.

# 3.56.3 Processors and architecture

Each logical processor is physically two pairs of actual CPUs, that means four physical CPU chips per single logical one. Each pair is located on a separate FRU. All processors run "lock-stepped," they do exactly the same thing at the same time. Comparator logic between each two physical CPU pair monitors for discrepancies. If any physical CPU glitches or does something different, the comparator logic will detect the error and take that pair of CPUs offline, while the system continues to run on the other pair. There is no "failover time." On multi-processor boards, each FRU contains multiple pairs of the logical processor halves.

The memory is self-checking and ECC corrected. If an uncorrectable error occurs, the FRU in which the memory is located will also be taken offline.

The big I/O boards are also self-checking and contain a pair of everything. However, with the exception of the K600 they do not run lock-stepped to the twin FRU. For example on the K450/K460 boards, each of the SCSI host adapters is connected via the backplane into the same SCSI bus on the partner board, but each board's controller occupies a different SCSI target ID. Only one controller is normally active, but when a failure occurs on the active board, all I/O is switched to the other controller. For the Ethernet ports on that board, they can be wired up to the same network or to different networks, and a software RNI redundant network interface layer provides transparent switching. All disks are mirrored.

# 3.56.4 Operating systems

Operating system support was split between the Continuum 400 on the one hand and the Continuum 600 and 1200 on the other hand.

**Continuum 400:** Marketed and offered commercially with Stratus-modified **HP-UX** Unix 11.00 as main choice. The Continuum 400 also supported Stratus' own **FTX Unix**, which was only sold on an exceptional basis. There also was a cancelled effort to port the Stratus VOS operating system to the 400s. Continuum 400 servers running the Stratus-modified HP-UX 11.00 were fully binary compatible

with stock HP HP-UX — programs compiled for "normal" HP-UX ran without changes on Continuum 400.

Continuum 600 and 1200: These were sold primarily with Stratus VOS, geared towards transaction processing, with releases 13.0 (1995) to 14.7.2 (2005) on PA-RISC hardware. Also offered on the 600s and 1200s on an exceptional basis was Stratus FTX, System V Unix from Stratus. Hardware support was limited though.

| OS                  | HP-UX, FTX                                                                    | HP-UX, FTX                                                                    | HP-UX, FTX                                                                    | HP-UX, FTX                                                                     | VOS, FTX          | VOS, FTX          | VOS, FTX          | VOS, FTX          | VOS, FTX           |
|---------------------|-------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-------------------------------------------------------------------------------|--------------------------------------------------------------------------------|-------------------|-------------------|-------------------|-------------------|--------------------|
| I/O<br>max          | 16 10/100 Mbit,<br>8 T1/E1,<br>64 Async,<br>64 RS232,<br>32 X.21,<br>32 V.3 5 | 16 10/100 Mbit,<br>8 T1/E1,<br>64 Async,<br>64 RS232,<br>32 X.21,<br>32 V.3 5 | 16 10/100 Mbit,<br>32 T1/E1,<br>64 Async,<br>64 RS232,<br>32 X.21,<br>32 V.35 | 16 10/100 Mbit,<br>32 T1/E1,<br>64 Async,<br>64 RS232,<br>32 X.21,<br>32 V.3 5 |                   |                   |                   |                   |                    |
| Storage<br>max      | 14 drives,<br>4 CD-ROMs,<br>4 tape drives                                      |                   |                   |                   |                   |                    |
| Expansion<br>max    | 12 PCI                                                                        | 12 PCI                                                                        | 12 PCI                                                                        | 12 PCI                                                                         | 6 slots            |
| RAM<br>max          | 8 GB                                                                          | 8 GB                                                                          | 8 GB                                                                          | 8 GB                                                                           | 128 MB            | 512 MB            | 128 MB            | I GB              | o.5 GB             |
| Cache<br>per CPU    | I.5 MB                                                                        | I.5 MB                                                                        | I.5 MB                                                                        | I.5 MB                                                                         | 512 KB            | 512KB             | 2 MB              | 2 MB              | I.5 MB             |
| Logical<br>Physical | Lı/P4                                                                         | L2/P8                                                                         | Lı/P4                                                                         | L2/P8                                                                          | Lı/P4             | Lı/P4             | Lı/P4             | Lı/P4             | Lı/P4              |
| CPU                 | PA-8500<br>360 MHz                                                            | PA-8500<br>360 MHz                                                            | PA-8600<br>480 MHz                                                            | PA-8600<br>480 MHz                                                             | PA-7100<br>72 MHz | PA-7100<br>72 MHz | PA-7100<br>96 MHz | PA-7100<br>96 MHz | PA-8500<br>360 MHz |
| Model               | 419                                                                           | 429                                                                           | 439                                                                           | 449                                                                            | 610S              | 610               | 615S              | 615               | 616S               |

Table 3.210: Stratus Continuum PA-RISC servers overview

3.56.5 System Table

| VOS, FTX                                                                                                     | VOS, FTX           | VOS, FTX           | VOS, FTX          | VOS, FTX          | VOS, FTX           | VOS, FTX           | VOS, FTX                                                                                            | VOS, FTX                                                                                            | VOS, FTX          | VOS, FTX          |
|--------------------------------------------------------------------------------------------------------------|--------------------|--------------------|-------------------|-------------------|--------------------|--------------------|-----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|-------------------|-------------------|
| 10 10/100 Mbit,<br>8 T1/E1,<br>8 TR,<br>8 TR,<br>4 FDDI,<br>448 Async,<br>112 RS232,<br>28 X.21,<br>56 V.3 5 |                    |                    |                   |                   |                    |                    | 10 10/100 Mbit,<br>8 T1/E1,<br>8 TR,<br>4 FDDI,<br>448 Async,<br>112 RS232,<br>28 X.21,<br>56 V.3 5 | IO IO/IOO Mbit,<br>8 TI/E1,<br>8 TR,<br>4 FDDI,<br>448 Async,<br>112 RS232,<br>28 X.21,<br>56 V.3 5 |                   |                   |
| L47/P94 disks,<br>4 tape drives                                                                              |                    |                    |                   |                   |                    |                    | L47/P94 disks,<br>4 tape drives                                                                     | L47/P94 disks,<br>4 tape drives                                                                     |                   |                   |
| 6 PCI,<br>2 Stratus I/O,<br>28 I/O                                                                           | 6 slots            | 6 slots            | 6 slots           | 6 slots           | 6 slots            | 6 slots            | 6 PCI,<br>2 Stratus I/O,<br>28 I/O                                                                  | 6 PCI,<br>2 Stratus I/O,<br>28 I/O                                                                  | 12 slots          | I2 slots          |
| <sup>2</sup> GB                                                                                              | 3 GB               | 4 GB               | 512 MB            | 2 GB              | 3 GB               | 4 GB               | 4 GB                                                                                                | 4 GB                                                                                                | ۰.                | ۵.                |
| I.5 MB                                                                                                       | 2 MB               | 1.5 MB             | 512 KB            | 2 MB              | 2 MB               | I.5 MB             | I.5 MB                                                                                              | I.5 MB                                                                                              | 512 KB            | 2 MB              |
| Lı/P4                                                                                                        | Lı/P4              | Lı/P4              | L2/P8             | L2/P8             | L2/P8              | L2/P8              | Lı/P4                                                                                               | L2/P8                                                                                               | Lı/P4             | Lı/P4             |
| PA-8500<br>360 MHz                                                                                           | PA-8000<br>180 MHz | PA-8500<br>380 MHz | PA-7100<br>72 MHz | PA-7100<br>96 MHz | PA-8000<br>180 MHz | PA-8500<br>380 MHz | PA-8600<br>480 MHz                                                                                  | PA-8600<br>480 MHz                                                                                  | PA-7100<br>72 MHz | PA-7100<br>96 MHz |
| 616                                                                                                          | 618                | 619                | 620               | 625               | 628                | 629                | 651-2                                                                                               | 652-2                                                                                               | 1210              | 1215              |

| VOS, FTX           | VOS, FTX           | VOS, FTX          | VOS, FTX          | VOS, FTX           | VOS, FTX           | VOS, FTX          | VOS, FTX                                                                                            | VOS, FTX                                                                                             |
|--------------------|--------------------|-------------------|-------------------|--------------------|--------------------|-------------------|-----------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|
|                    |                    |                   |                   |                    |                    |                   | 18 10/100 Mbit,<br>8 T1/E1,<br>24 TR,<br>8 FDDI,<br>448 Async,<br>112 R5232,<br>84 X.21,<br>168 V35 | 18 10/100 Mbit,<br>8 T1/E1,<br>24 TR,<br>8 FDDI,<br>448 Async,<br>112 RS232,<br>84 X.21,<br>168 V.35 |
|                    |                    |                   |                   |                    |                    |                   | L95/P190 disks,<br>4 tape drives                                                                    | L95/P190 disks,<br>4 tape drives                                                                     |
| 12 slots           | 12 slots           | 12 slots          | 12 slots          | 12 slots           | 12 slots           | 12 slots          | 18 PCI,<br>6 Stratus I/O,<br>84 I/O                                                                 | I 8 PCI,<br>6 Stratus I/O,<br>84 I/O                                                                 |
| 3 GB               | 4 GB               | 512 MB            | 2 GB              | 3 GB               | 4 GB               | 2 GB              | 4 GB                                                                                                | 4 GB                                                                                                 |
| 2 MB               | I.5 MB             | 512KB             | 2 MB              | 2 MB               | I.5 MB             | 2 MB              | I.5 MB                                                                                              | I.5 MB                                                                                               |
| Lı/P4              | Lı/P4              | L2/P8             | L2/P8             | L2/P8              | L2/P8              | L4/P16            | Lı/P4                                                                                               | L2/P8                                                                                                |
| PA-8000<br>180 MHz | PA-8500<br>380 MHz | PA-7100<br>72 MHz | PA-7100<br>96 MHz | PA-8000<br>180 MHz | PA-8500<br>380 MHz | PA-7100<br>96 MHz | PA-8600<br>480 MHz                                                                                  | PA-8600<br>480 MHz                                                                                   |
| 1218               | 1219               | 1220              | 1225              | 1228               | 1229               | 1245              | 1251-2                                                                                              | 1252-2                                                                                               |

♦ I/O: Maximum number of I/O devices supported (not necessarily always configured with this number); notably the devices are also redundant i Us cacil ♦ Storage: "L" and "P" denote Logical and Physical devices—logical disk drives are formed from physical devices via RAID sets c up or two pa - IUBICAL nemore rogical and rubical devices. אוי עוו ד או LUG1C

314

# 3.56.6 References

- ♦ The Stratus Continuum Family (URL gone)
- ♦ The Stratus Continuum 400 Series (URL gone)
- ♦ The Stratus Continuum 600 and 1200 Series (URL gone)
- Stratus Machine History (August 2017: Paul Green. Accessed March 2021)
- Stratus Continuum Series VOS, Stratus Virtual Operating system (URL gone)
- ♦ Continuum 600/1200 Series (PA-7100) Service Announcement (URL gone)
- Stratus Shifts High-End Servers From PA-RISC to Intel, Computer World 2004

# 3.57 PA-RISC Third Party Systems

Not only HP sold PA-RISC computers in the golden decade of Unix RISC workstations in the 90s. Several third party vendors organized in the Precision RISC Organisation (PRO) sold rebadged HP 9000 computers in East Asia in the mid-1990s or developed custom PA-RISC platforms.

- ♦ Hitachi sold custom 3050RX and 3500 PA-RISC workstations and servers with HP CPUs and relabeled HP 9000 systems as OEM, the 9000V series. Hitachi also developed own PA-RISC processors, the PA/50 and HARP-1, used in some specific Hitachi computers.
- ♦ Mitsubishi marketed the original HP 9000 720, 730 and 750 in the early-1990s as MELCOM ME RISC and sold them in Japan.
- ♦ NEC was very active in PRO with the NX7000 and TX7 ranges of PA-RISC computers that were based off OEM rebranded D, K, L, S and T-Class.
- ♦ OKI offered a large range of HP 9000 PA-RISC servers and workstations, OEM rebranded as OKITAC 9000 series. In its semiconductor business, OKI also developed a custom PA-RISC processor, the OP32 for embedded devices.
- ♦ Samsung marketed rebadged HP 9000 715 workstations in Korea.

These computers were shipped with Unix operating systems, geared towards technical and scientific users. Vendors either licensed HP-UX Unix directly or slightly modified it like Hitachi with HI-UX/WE2 and HI-UX/MPP or Samsung with SS-UX (?). Documentation on these computers and software is almost nonexistent, few sources describe them at all, except some press releases.

# 3.57.1 Hitachi

Hitachi and HP had a "long-term" alliance since 1989 that included joint PA-RISC development, before HP opened up the PA-RISC alliance with the PRO consortium in the 1990s. Hitachi then built several lines of computers with PA-RISC processors as part of that consortium over the next years: custom workstations (3050RX) and servers (3500) for HI-UX/WE2, and rebadged HP 9000, sold in Japan as Hitachi 9000V with HP-UX, and the SR2 supercomputers with HI-UX/MPP.

# Hitachi 3050RX workstations

Hitachi designed a range of custom PA-RISC workstations for the Japanese market in the 90s. These very rare systems were apparently marketed as "Hitachi Creative Station 3050RX Group" and ran HI-UX/WE2, the Hitachi HP-UX variant.

| Model              | Processor             | Cache                | RAM    | Expansion       |
|--------------------|-----------------------|----------------------|--------|-----------------|
| 3050RX/100CLaptop  | Hitachi PA/50L 33 MHz | 8/4 KB               | 80 MB  | ?, 1024x768 TFT |
| 3050RX/200low-cost | Hitachi PA/50M33 MHz  | 8/4 KB               | 144 MB | ;               |
| 3050RX/220         | PA-7100 50 MHz        | 64/64 KB             | 192 MB | none            |
| 3050RX/220         | PA-7100LC 60 MHz      | 256 KB               | ;      | ?               |
| 3050RX/230         | PA-7100 80 MHz        | 256/256 KB           | 192 MB | none            |
| 3050RX/235         | PA-7100LC 80 MHz      | 512 KB               | ;      | ?               |
| 3050RX/255         | PA-7300LC 132 MHz     | 64/64 KB L1(1 MB L2) | 256 MB | Two slots       |
| 3050RX/310S        | PA-7100 33/40 MHz     | 64/64 KB L1          | 272 MB | One slot        |
| 3050RX/320         | PA-7100 50 MHz        | 64/64 KB L1          | 416 MB | Three slots     |
| 3050RX/320G        | PA-7100 50 MHz        | 64/64 KB L1          | 192 MB | Three slots     |

| 3050RX/320S | PA-7100 50 MHz    | 64/64 KB L1          | 272 MB | One slot           |
|-------------|-------------------|----------------------|--------|--------------------|
| 3050RX/330  | PA-7100 80 MHz    | 256/256 KB           | 416 MB | Three slots        |
| 3050RX/330G | PA-7100 80 MHz    | 256/256 KB           | 192 MB | Three slots        |
| 3050RX/330T | PA-7100 80 MHz    | 256/256 KB           | 192 MB | Three slots        |
| 3050RX/330  | PA-7100 100 MHz   | 256/256 KB L1        | 416 MB | Three slots        |
| 3050RX/355E | PA-7300LC 132 MHz | 64/64 KB L1(1 MB L2) | 1.5 GB | Two slotsone audio |
| 3050RX/365  | PA-7300LC 160 MHz | 64/64 KB L1(1 MB L2) | 1.5 GB | Two slotsone audio |
| 3050RX/430  | PA-7100 80 MHz    | 256/256 KB L1        | 768 MB | Seven slots        |
| 3050RX/440  | PA-7100 100 MHz   | 256/256 KB L1        | 768 MB | Seven slots        |
| 3050RX/535  | PA-7100LC 80 MHz  | 512 KB L1            | ;      | ?                  |

#### Hitachi 3500 servers

Hitachi also sold specially branded servers, the 3500, in 1993, which were equivally rare as the 3500RX workstations and also ran HI-UX/WE2, Hitachi's HP-UX variant.

| Model    | Processor      | Cache      | RAM     | Expansion |
|----------|----------------|------------|---------|-----------|
| 3500/310 | PA-7100 50 MHz | 64/64 KB   | 416 MB  | ;         |
| 3500/410 | PA-7100 50 MHz | 64/64 KB   | 512 MB  | ;         |
| 3500/510 | PA-7100 50 MHz | 64/64 KB   | 512 MB  | ;         |
| 3500/520 | PA-7100 50 MHz | 256/256 KB | 512 MB  | ;         |
| 3500/530 | PA-7100 80 MHz | 256/256 KB | 512 MB  | ;         |
| 3500/540 | PA-7100100 MHz | 256/256 KB | 512 MB  | ;         |
| 3500/630 | PA-7100 80 MHz | 256/256 KB | 1024 MB | ;         |
| 3500/640 | PA-7100100 MHz | 256/256 KB | 1024 MB | ;         |

#### Hitachi 9000V OEM systems

Hitachi also sold a line of original HP systems as OEM (probably only in Japan) — rebranded as "Hitachi 9000V series" which included the following systems from 1995 onwards:

| Model                                        | Processor    | HP equivalent                            |
|----------------------------------------------|--------------|------------------------------------------|
| 9000V V715/100XC, V715/100, V715/80, V715/64 | PA-7100LC    | HP 9000/715 (newer models)               |
| 9000V V715/100Tiny, V715/80Tiny              | PA-7100LC    | HP 9000/712 (probably)                   |
| 9000V V735/125                               | PA-7150      | HP 9000 735/125                          |
| 9000V VE55, VE45, VE35, VE25                 | PA-7100LC    | HP 9000/E-Class                          |
| 9000V VQ200, VQ210                           | PA-7200      | HP 9000/J200, HP 9000/J210               |
| 9000V VR100, VR200, VR400                    | PA-7200      | HP 9000/K100, HP 9000/K200, HP 9000/K400 |
| 9000V VT500                                  | 1-12 PA-7100 | HP 9000/T500 (T-Class)                   |
| 9000V VT600                                  | 1-12 PA-8000 | HP 9000/T600 (T-Class)                   |
| 9000V VT800                                  | 1-16 PA-8000 | might be based on HP S-Class             |

### Hitachi Supercomputers

Hitachi developed and produced a line of 32-bit supercomputers based on its own PA-RISC chips utilizing a hyper (3-D) crossbar design. Both ran Hitachi HI-UX/MPP, an Unix with Mach 3.0 microkernel extensions.

| Model CPU | Caches | RAM | Performance | Notes |
|-----------|--------|-----|-------------|-------|
|-----------|--------|-----|-------------|-------|

# 3.57.2 Mitsubishi

Mitsubishi Electric of Japan sold OEM rebranded HP 9000 workstations in the early 1990s as "MELCOM ME RISC series," as part of the PRO. Apparently three models were sold, all based on the original HP 9000 workstations 720, 730 and 750 (–some sources also mention an 705 and 710 equivalent). The computers were marketed for graphical use cases, to go together with HP GRX and other high-end graphics adapters.

| Model            | Processor     | HP equivalent | Price    |
|------------------|---------------|---------------|----------|
| ME/R7200ME/S7200 | PA-700050 MHz | HP 9000/720   | \$23,453 |
| ME/R7300ME/S7300 | PA-700066 MHz | HP 9000/730   |          |
| ME/R7500ME/S7500 | PA-700066 MHz | HP 9000/750   |          |

Few sources exist on these Mitsubishi PA-RISC machines and the MELCOM ME RISC apart from a few early press releases – hinting that these were not very widely sold products.

## 3.57.3 NEC

NEC Electronics of Japan was also a Precision RISC Organization (PRO) member and actively sold PA-RISC computers in the mid-1990s, mostly in Japan, marketed as TX7 series. These TX7 and NX7000 were often rebadged HP 9000 workstations and servers sold by NEC as OEM, with the custom P590 designed by NEC to "fill the gap between D and K-Class". These NEC PA-RISC computers ran licensed stock HP-UX Unix.

| Model                                                | Processor                                 | HP equivalent                                   | Price                                                       |
|------------------------------------------------------|-------------------------------------------|-------------------------------------------------|-------------------------------------------------------------|
| NX7000/220<br>NX7000/420                             | 1-4 PA-7200<br>160-180 MHz                | HP 9000/K-Class                                 | Âĕ8,680,000<br>Âĕ12,160,000                                 |
| NX7000/27<br>NX7000/37                               | 1-2 PA-8000<br>180 MHz                    | HP 9000/D-Class                                 | Âĕ4,000,000<br>Âĕ4,600,000                                  |
| NX7000/250<br>NX7000/260<br>NX7000/450<br>NX7000/460 | 1-4 PA-8000<br>160-180 MHz                | HP 9000/K-Class                                 | Âĕ9,200,000<br>Âĕ10,600,000<br>Âĕ11,700,000<br>Âĕ13,200,000 |
| NX7000/500                                           | 1-12 PA-7100<br>90 MHz                    | HP 9000/T500                                    |                                                             |
| NX7000/520                                           | 1-14 PA-7150<br>120 MHz                   | HP 9000/T520                                    | Âĕ27,500,000                                                |
| NX7000/L1000<br>NX7000/L2000<br>NX7000/L3000         | 1-2 PA-8500<br>1-4 PA-8500<br>1-4 PA-8600 | HP 9000 L1000<br>HP 9000 L2000<br>HP 9000 L3000 | Âĕ3,200,000<br>Âĕ4,300,000                                  |
| NX7000/PS200                                         | 1-1024 PA-8000<br>160-180 MHz             | Custom or S-Class?                              | Âĕ36,000,000                                                |
| TX7/D280                                             | PA-8000<br>180 MHz                        | HP 9000 D-Class                                 | Âĕ4,700,000                                                 |

| TX7/K370  | PA-8200<br>200 MHz      | HP 9000 K-Class | Âĕ10,700,000 |
|-----------|-------------------------|-----------------|--------------|
| TX7/P590  | 1-8 PA-8000             | Custom NEC      | Âě17,600,000 |
| TX7/V2200 | 4-16 PA-8200<br>200 MHz | HP 9000/V2200   | Âě31,500,000 |

#### 3.57.4 OKI

Similar to Mitsubishi in the early 1990s, Oki Electric Industry sold various PA-RISC workstations and servers from HP rebranded as OEM systems. These were integrated into the "OKITAC" brand of OKI and shipped from 1992 onward mostly in Japan, running stock HP-UX.

| Model                  | HP equivalent            |
|------------------------|--------------------------|
| OKITAC 9000/800 Series | HP 9000/800 Nova servers |
| OKITAC 9000 A Series   | HP 9000/A180C            |
| OKITAC 9000 B Series   | HP Visualize B1000       |
| OKITAC 9000 C Series   | HP Visualize C3000       |
| OKITAC 9000 D Series   | HP 9000 D-Class          |
| OKITAC 9000 J Series   | HP Visualize J5000       |
| OKITAC 9000 K Series   | HP 9000 K-Class          |
| OKITAC 9000 R Series   | HP 9000 R380 and R390    |

OKI also developed a custom PA-RISC processor in the 1990s as member of the Precision RISC Organization (PRO) consortium. This OP32 processor was not used in its own workstations, but geared towards embedded devices.

#### 3.57.5 Samsung

Samsung Electronics also produced and sold HP 9000 workstations under licence beginning in 1993 as part of the Precision RISC Organization, PRO. Custom workstations systems were designed by the Samsung Workstation Division in San Jose, USA, running "SS-UX" operating system with "added I/O-features" to HP-UX Unix, which Samsung also licensed from HP.

| Model  | Processor     | HP equivalent | Price    |
|--------|---------------|---------------|----------|
| SWS715 | PA-710050 MHz | HP 9000 715   | \$14,000 |
| SWS715 | PA-710033 MHz | HP 9000 715   | \$4,000  |

Samsung intended to sell the SWS715 through indirect channels of non-HP partners, targetting "imaging and scientific visualisation", probably limited to the Korean market. Press releases mention Samsung planning to develop its own PA-RISC processor, with integrated memory technology, and separately port or ship Microsoft Windows NT to its PA-RISC computers.

#### 3.57.6 References

Documentation on these computers and software is almost non-existent anymore, and few sources describe them at all, except some surviving press releases.

IPSJ Computer Museum: 3050RX Hitachi Group/3500 Series, Information Processing Society of Japan (n.d. Accessed August 2008)

- ♦ The Hitachi SR2201 series, Overview of Recent Supercomputers, Aad van der Steen, October 2004
- ♦ The Hitachi SR2201 series, Overview of recent sup ercomputers, Aad van der Steen, NCF, September 1994 (PDF)
- ♦ HITACHI CLAIMS TO HAVE THE INDUSTRYâĂŹs CHEAPEST UNIX WORKSTATION, US-ING PRECISION ARCHITECTURE..., CBR Online Archive, 28 Oct 1993
- ♦ October 1993 PROgress Newsletter, USENET post, Google Archive, 11/01/1993
- ♦ SAMSUNG, WITH FIRST PA-RISC STATION, COMMITS TO NT, CBR Online Archive, 21 Marchs 1993
- ♦ MITSUBISHI DEMONSTRATES AGREEMENT WITH H-P, CBR Online Archive, 22 May 1991
- Main Specifications and Features of the TX7 Scalable Server Series, NEC Press Release December
   1997
- ♦ Release of New Low-End Models of the NX7000 Series That Realize Double the Price-Performance of Current Models, NEC Press Release September 1999
- ♦ Main specifications of "NX7000/L1000" and "L2000", NEC Press Release September 1999
- ♦ NEC INTROS SCI/TECH SERVERS, PARTNERS WITH HP, HPC Wire, December 5, 1997
- ♦ NEC GETS EVEN FRIENDLIER WITH HP, CASTS DOUBT ON MIPS WORK, CBR Archive, December 7, 1997
- ♦ >NEC NX7000/500, Information Processing Society of Japan, n.d.
- ♦ Fujitsu to Enhance NX7000 Series with New Models and MPP Parallel Server Suitable for Building Large-Scale Decision Support Systems, NEC Press Release Januar 1996
- ♦ Release of three high-performance models of UNIX server "NX7000 series", NEC Press Release March 1996
- ♦ Hitachi to Release High-end 9000V Series UNIX Server, Hitachi Press Release October 1997
- ♦ HP, HITACHI AND NEC TO BRING ENHANCED RESILIENCE FOR MISSION-CRITICAL APPLICATIONS TO ENTERPRISE COMPUTING, NEC Press Release October 1997
- ♦ Hitachi Released the VT800, the top model of the HITACHI 9000V series servers., Hitachi Press Release October 1997

## 3.58 PA-RISC Timeline from 1982

This page details the timeline and prices for HP 9000 PA-RISC computers, starting with the HP FOCUS predecessors of PA-RISC in the early 1980s. There are dedicated pages on the history of the HP 9000 PA-RISC Series as well as the PA-RISC Operating System history.

#### 3.58.1 HP 9000 Computers

Below are the release years of PA-RISC processors and computer systems. The data is not complete, especially for entries from the 2000s and there are often discrepancies between announcements, release dates and actual shipped systems.

| Year | CPU                  | Workstation                                          | Server                                                                           | Mainframe                                    | Other              |
|------|----------------------|------------------------------------------------------|----------------------------------------------------------------------------------|----------------------------------------------|--------------------|
| 1982 | FOCUS                | 520                                                  | 530, 540                                                                         |                                              |                    |
| 1983 |                      |                                                      |                                                                                  |                                              |                    |
| 1984 |                      |                                                      | 550                                                                              |                                              |                    |
| 1985 |                      |                                                      |                                                                                  |                                              |                    |
| 1986 | TS-1                 |                                                      |                                                                                  | 840                                          |                    |
| 1987 | NS-1                 |                                                      | 825                                                                              | 850                                          |                    |
| 1988 |                      |                                                      | 835                                                                              |                                              |                    |
| 1989 | NS-2<br>PCX          |                                                      | 808, 815<br>845<br>822, 832                                                      | 860                                          |                    |
| 1990 |                      |                                                      | 842, 852                                                                         | 855, 870                                     |                    |
| 1991 | PA-7000              | 720, 730, 750                                        | 865<br>F10, F20, F30<br>H20, H30, H40<br>I30, I40                                |                                              |                    |
| 1992 | PA-7100              | 705, 710<br>715/33, 50, 75<br>725, 735, 755          | G50, H50, I50                                                                    | 890                                          | 742i, 745i<br>747i |
| 1993 |                      |                                                      | G60, G70<br>H60, H70<br>I60, I70                                                 | Τ500                                         |                    |
| 1994 | PA-7100LC            | 712/60, 80<br>715/64, 80, 100<br>SAIC Galaxy<br>1100 | E25, E35, E45                                                                    | SPP1000                                      | 743i 748i          |
| 1995 | PA-7200              | 712/100<br>715/100XC<br>C100, C110<br>J200, J210     | E55, K100<br>K200, K210<br>K400, K410                                            | T520<br>SPP1200                              |                    |
| 1996 | PA-7300LC<br>PA-8000 | B132L, B160L<br>C160L<br>C160, C180<br>J280          | D200, D300<br>D210, D310<br>D260, D360<br>D270, D370<br>K250, K260<br>K450, K460 | SPP1600                                      | 744, 748           |
| 1997 | PA-8200              | B180L<br>C200, C240<br>J282, J2240                   | D220, D320<br>D230, D330<br>D280, D380<br>K370, K570                             | T600<br>S-Class, X-Class<br>SPP2000<br>V2200 |                    |

| Table 3.219: | PA-RISC  | hardware | timeline |
|--------------|----------|----------|----------|
| 10010 3.219. | 111 1000 | maramare | cintenne |

| 1998 | PA-8500              | RDI Precision-<br>Book                | A180<br>R380, R390<br>K380, K580                                                 | V2250, V2500        | 745 |
|------|----------------------|---------------------------------------|----------------------------------------------------------------------------------|---------------------|-----|
| 1999 |                      | C360, C3000<br>B1000<br>J5000, J7000  | L1000, L2000<br>rp5430, rp5450<br>N4000                                          | V2600               |     |
| 2000 | PA-8600              | B2000, B2600<br>C3600<br>J5600, J6000 | A400, A500<br>rp2400, rp2430<br>rp2450, rp2470<br>L1500, L3000<br>rp5400, rp5450 | Superdome           |     |
| 2001 | PA-8700<br>Merced    | C3650, C3700<br>J6700<br>i2000        | rp5430, rp5470<br>rp7400, rp8400                                                 |                     |     |
| 2002 | McKinley             | <i>zx2000</i>                         | rp2405, rp5405<br>rp7405, rp7410                                                 |                     |     |
| 2003 | Madison<br>Deerfield |                                       | rp8420<br>rx2600<br>rx5670                                                       | Superdome<br>sx1000 |     |
| 2004 | PA-8800<br>Hondo     | c8000                                 | rp3410, rp3440<br>rp4440<br>rp7420<br>rx1600, rx1620<br>rx2620, rx4640           |                     |     |
| 2005 | PA-8900              |                                       | rp4410                                                                           |                     |     |
| 2006 | Montecito            |                                       |                                                                                  | Superdome<br>sx2000 |     |
| 2007 | Montvale             |                                       | rp7440, rp8440<br>rx2660                                                         |                     |     |
| 2008 |                      |                                       |                                                                                  |                     |     |
| 2009 |                      |                                       |                                                                                  |                     |     |
| 2010 | Tukwila              |                                       |                                                                                  |                     |     |
| 2011 |                      |                                       |                                                                                  |                     |     |
| 2012 | Poulson              |                                       |                                                                                  |                     |     |

#### 3.58.2 Historic prices

Collection of historic prices of PA-RISC computers, around the date of introduction. These are indicative prices which have been collected over the years from a variety of sources, such as press releases, articles, journals. The data is not based on official or coherent sources and as such only indicative. There are probably contradictions and inaccuracies, but it is listed here to preserve some information from that time.

| Model             | Released | Entry price |
|-------------------|----------|-------------|
| 520               | 1982     | \$30,000    |
| 530               | 1982     | \$23,105    |
| 540               | 1982     | \$24,115    |
| 550               | 1984     |             |
| 705 Flounder      | 1992     | \$\$8,990   |
| 710 Bushmaster    | 1992     | \$12,490    |
| 712/60 Gecko      | 1994     | \$4,000     |
| 712/80 King Gecko | 1994     | \$8,820     |

Table 3.220: PA-RISC computers entry dates and pricing

|                        | 1    |                |
|------------------------|------|----------------|
| 712/100 King Gecko     | 1995 | \$15,100       |
| 715/33 Scorpio Jr.     | 1992 | \$4,995        |
| 715/50 Scorpio         | 1992 | \$11,895       |
| 715/64 Mirage Jr.      | 1994 | \$10,000       |
| 715/75 Scorpio         | 1992 |                |
| 715/80 Mirage          | 1994 | \$13,000       |
| 715/100 Mirage Sr.     | 1994 | \$19,000       |
| 715/100XC Turnip       | 1995 | \$21,000       |
| 720 Cobra              | 1991 | \$11,990       |
| 725/50 Spectra         | 1992 | \$17,895       |
| 725/75 Spectra         | 1992 | \$20,295       |
| 725/100 Electra        | 1994 |                |
| 730 King Cobra         | 1991 | \$19,990       |
| 735/99 Hardball        | 1992 | \$37,395       |
| 735/125 Hardball       | 1992 |                |
| 742i/50 Sidewinder     | 1992 | \$8,000        |
| 743i/64 Anole-64       | 1994 | \$4,355        |
| 743i/100 Anole-100     | 1994 | \$10,355 «/td> |
| 744/132L Anole-132L    | 1996 | \$8,600        |
| 744/165L Anole-165L    | 1997 |                |
| 745i/50 Pace           | 1992 | \$13,390       |
| 745i/100 Fast Pace     | 1992 |                |
| 745/132L               | 1998 | \$9,999        |
| 745/165L               | 1998 |                |
| 747i/50 Pace           | 1992 | \$15,990       |
| 747i/100 Fast Pace     | 1992 |                |
| 748i/64 Telepace       | 1994 | \$13,910       |
| 748i/100 SuperPace     | 1994 | \$19,910       |
| 748/132L               | 1996 | \$12,000       |
| 748/165L               | 1996 |                |
| 750 Coral              | 1991 | \$43,190       |
| 755/99 Coral II        | 1992 | \$58,995       |
| 755/125 Coral II       | 1992 |                |
| SAIC Galaxy 1100       | 1994 |                |
| RDI PrecisionBook 132  | 1998 | \$11,995       |
| RDI PrecisionBook 160  | 1998 | \$14,995       |
| RDI PrecisionBook 180  | 1998 |                |
| 808                    | 1989 | \$16,000       |
| 815                    | 1989 | \$14,900       |
| 822 SilverFox Low      | 1989 | \$19,950       |
| 825 Firefox            | 1987 | \$42,500       |
| 825SRX Firefox         | 1987 | \$69,500       |
| 832 SilverFox High     | 1989 | \$30,000       |
| 835 TopGun             | 1988 | \$45,000       |
| 840 Indigo             | 1986 | \$113,500      |
| 842 SilverBullet Low   | 1900 | \$85,000       |
| 845 ShoGun             | 1990 | \$59,500       |
| 850 Cheetah            | 1989 | \$220,500      |
| 852 SilverBullet High  | 1987 | \$143,000      |
| 652 Shver Duniet Tilgh | 1990 | ψ143,000       |

| 855 Jaguar                         | 1000         | \$340,500                        |
|------------------------------------|--------------|----------------------------------|
| 860 Cougar                         | 1990<br>1989 | \$291,000                        |
| 865 Panther                        | 1989         | \$275,000                        |
| 870/300 Panther                    |              | \$440,000 (/300)\$530,000 (/400) |
| 890 Emerald                        | 1990         | \$340,000 (7300)\$530,000 (7400) |
| Apollo DN10000                     | 1992         | \$79,900-\$235,900               |
| Apollo DSP10000                    | 1988         | \$69,900-\$225,900               |
| A180                               | 1988         | \$89,900-\$225,900               |
| A180C                              | 1998<br>1998 | \$x( 200                         |
|                                    |              | \$16,000                         |
| A400                               | 2000         | \$4,600                          |
| A500                               | 2000         | \$9,200<br>\$== 8 +=             |
| B132L Merlin L2<br>B160L Merlin L2 | 1996         | \$10,840                         |
|                                    | 1996         | \$16,480                         |
| B180L Merlin L2                    | 1997         | \$16,500                         |
| B1000                              | 1999         | \$9,900                          |
| B2000                              | 2000         |                                  |
| B2600                              | 2000         | ¢                                |
| C100 Raven T                       | 1995         | \$19,715                         |
| C110 Raven T                       | 1995         | \$25,715                         |
| C132L Raven L2                     | 1996         |                                  |
| C160L Raven L2                     | 1996         | \$19,480                         |
| C160 Raven U                       | 1996         | \$24,000                         |
| C180 Raven U                       | 1996         | \$50,000                         |
| C200 Raven U+                      | 1997         | \$21,000                         |
| C240 Raven U+                      | 1997         | \$46,000                         |
| C360                               | 1998         | \$22,365                         |
| C3000                              | 1999         | \$13,800                         |
| C3600                              | 2000         | \$12,243                         |
| C3650                              | 2001         |                                  |
| C3700                              | 2001         |                                  |
| C3750                              | 2001         |                                  |
| С8000                              | 2004         |                                  |
| D200 UltraLight                    | 1996         |                                  |
| D210 UltraLight                    | 1996         | \$6,900                          |
| D220 UltraLight                    | 1997         | \$8,900                          |
| D230 UltraLight                    | 1997         |                                  |
| D250 UltraLight                    | 1996         |                                  |
| D260 UltraLight                    | 1996         |                                  |
| D270 UltraLight                    | 1996         | \$22,260                         |
| D280 UltraLight                    | 1997         | \$25,450                         |
| D300 UltraLight                    | 1996         |                                  |
| D310 UltraLight                    | 1996         |                                  |
| D320 UltraLight                    | 1997         |                                  |
| D330 UltraLight                    | 1            | \$16,700                         |
|                                    | 1997         | \$10,700                         |
| D350 UltraLight                    | 1997<br>1996 | \$10,700                         |
| D350 UltraLight<br>D360 UltraLight |              |                                  |
|                                    | 1996         |                                  |
| D360 UltraLight                    | 1996<br>1996 | \$25,250<br>\$30,490             |

| E25 (806) Wright Brothers | 1994 | \$6,000                           |
|---------------------------|------|-----------------------------------|
| E35 (816) Wright Brothers | 1994 |                                   |
| E45 (826) Wright Brothers | 1994 | \$11,320                          |
| E55 (856) Wright Brothers | 1995 |                                   |
| F10 (807) Old Nova        | 1991 | \$12,895                          |
| F20 (807) Old Nova        | 1991 | \$20,000                          |
| F30 (837) Old Nova        | 1991 |                                   |
| H20 (827) Old Nova        | 1991 |                                   |
| G30/H30 (847) Old Nova    | 1991 | \$65,000                          |
| G40/H40 (867) Old Nova    | 1991 | \$112,500                         |
| G50/H50 (887) New Nova    | 1992 |                                   |
| G60/H60 (887) New Nova    | 1993 |                                   |
| G70/H70 (887) New Nova    | 1993 |                                   |
| I30 (857) Old Nova        | 1991 | \$95,000                          |
| I40 (877) Old Nova        | 1991 | \$140,000                         |
| I50 (897) New Nova        | 1992 |                                   |
| I60 (897) New Nova        | 1993 |                                   |
| I70 (897) New Nova        | 1993 |                                   |
| i2000                     | 2001 | \$7,000                           |
| J200 Skyhawk              | 1995 | \$27,655                          |
| J210 Skyhawk              | 1995 | \$35,655                          |
| J210XC Light Hawk         | 1995 |                                   |
| J280 FireHawk             | 1996 | \$38,520                          |
| J282 FireHawk             | 1997 |                                   |
| J2240 FireHawk+           | 1997 | \$55,900                          |
| J5000                     | 1999 | \$13,118 (single) \$24,313 (dual) |
| J5600                     | 2000 | \$21,108 (dual)                   |
| J6000                     | 2000 | \$13,118 (single) \$22,575 (dual) |
| J6700                     | 2001 | \$26,454 (dual)                   |
| J6750                     | 2001 |                                   |
| J7000                     | 1999 |                                   |
| J7600                     | 2000 |                                   |
| K100 Kittyhawk            | 1995 |                                   |
| K200 Kittyhawk            | 1995 |                                   |
| K210 Kittyhawk            | 1995 | \$40,000                          |
| K220 Kittyhawk            | 1996 |                                   |
| K250 Mohawk               | 1996 | \$52,200                          |
| K260 Mohawk               | 1996 | \$77,200                          |
| K370 Bravehawk            | 1997 | \$66,500                          |
| K380                      | 1998 |                                   |
| K400 Kittyhawk            | 1995 |                                   |
| K410 Kittyhawk            | 1995 | \$65,000                          |
| K420 Kittyhawk            | 1996 |                                   |
| K450 Mohawk               | 1996 |                                   |
| K460 Mohawk               | 1996 |                                   |
| K570 Bravehawk            | 1997 | \$86,500                          |
| K580                      | 1998 |                                   |
| L1000                     | 2000 | \$16,000                          |
| L1500                     | 2000 |                                   |
|                           |      |                                   |

| L2000            | 1999         | \$21,500                       |
|------------------|--------------|--------------------------------|
| L2000            | 2001         | \$39,000                       |
| N4000            |              | \$48,000                       |
| R380             | 1999<br>1998 | \$17,350                       |
| R390             | 1998         | \$1/, <u>5</u> 50              |
|                  | 2000         |                                |
| rp2400           | 2000         | \$4,795                        |
| rp2405           | 2002         | \$4,795                        |
| rp2430           | 2000         |                                |
| rp2450<br>rp2470 | 2000         |                                |
|                  | 2000         | \$4,000                        |
| rp3410           | 2004         | \$7,000                        |
| rp3440           | 2004         | \$7,000                        |
| rp4410           | 2003         | \$21,000                       |
| rp4440           | 2004         | \$16,000                       |
| rp5400           |              | \$29,026                       |
| rp5405           | 2002         | \$39,000                       |
| rp5430           | 2000         | \$21,500                       |
| rp5450           | 2000         | φ21,300<br>                    |
| rp5470           |              |                                |
| rp7400           | 2001         | \$ 50,505                      |
| rp7405           | 2002         | \$50,595<br>\$92,250           |
| rp7410           | 2002         | \$92,250                       |
| rp7420           | 2004         |                                |
| rp7440           | 2007         | \$124,000                      |
| rp8400<br>rp8420 | 2001         | \$124,000                      |
| rp8440           | 2003         |                                |
| rx1600           | 2007         | \$3,000                        |
| rx1620           | 2004         | \$4,000                        |
| rx2600           | 2004         | \$7,300                        |
| rx2620           | 2003         | \$7,300                        |
| rx4610           | 2004         | \$25,000                       |
| rx4640           | 2001         | \$15,000                       |
| rx5670           | 2004         | \$27,000                       |
| SPP1000/CD       | 1994         | \$145,000                      |
| SPP1000/XA       | 1994         | \$550,000                      |
| SPP1200/CD       | 1994         | \$160,000                      |
| SPP1200/XA       | 1995         | \$586,000                      |
| SPP1600          | 1995         | ÷,00,000                       |
| SPP2000 S-Class  | 1990         | \$189,000                      |
| SPP2000 X-Class  | 1997         | \$720,000 \$3                  |
| Superdome        | 2000         | "about \$400,000"              |
| Superdome sx1000 | 2003         |                                |
| Superdome sx2000 | 2003         |                                |
| T 500 TNT 100    | 1993         | \$165,000 uni \$660,000 12-way |
| T520 TNT 120     | 1993         | \$145,000 uni \$520,000 12-way |
| T600 Jade 180    | 1995         | 414),000 um \$120,000 14 Way   |
| V2200            | 1997         | \$157,000                      |
| V2250            | 1997         | ¢13/,000                       |
| , 2230           | 1990         |                                |

| V2500  | 1998 |          |
|--------|------|----------|
| V2600  | 1999 |          |
| ZX2000 | 2002 | \$3,300  |
| zx6000 | 2002 | \$4,900  |
| 16600A | 1997 | \$24,240 |
| 16700A | 1997 | \$9,900  |
| 16701A | 1997 | \$5,000  |

### Further reading

HP-UX Support Matrix, Hewlett-Packard Development Company, July 2013

## Chapter 4

# **PA-RISC Operating Systems**

## 4.1 Overview

Many operating systems have been available over the years for PA-RISC computers. These are either commercial Unix derivates, open source projects and research attempts with different designs ported to and developed specifically for PA-RISC.

| OS            | Туре        | Tech      | Years      | Systems              |
|---------------|-------------|-----------|------------|----------------------|
| HP-UX         | Commercial  | Unix      | 1986-now   | All PA-RISC          |
| NeXTSTEP      | Commercial  | Mach      | 1994       | Few 700 Workstations |
| MPE/iX        | Commercial  | Real-time | 1974-2002  | HP 3000              |
| HP-RT         | Commercial  | Real-time | 1993-1997  | 740rt VME            |
| Convex SPP/UX | Commercial  | Mach      | 1994-1999? | Mainframes           |
| Stratus FTX   | Commercial  | Unix      |            | Mainframes           |
| Linux         | Open source | Linux     | 1998-now   | Many PA-RISC         |
| OpenBSD       | Open source | BSD       | 1999-now   | Many 32-bit PA-RISC  |
| NetBSD        | Open source | BSD       | 2004-now   | Many 32-bit PA-RISC  |
| MkLinux       | Research    | Mach      | 1997-1998  | Few 700 Workstations |
| HPBSD         | Research    | BSD       | 1988-1993  | Some 32-bit PA-RISC  |
| Mach          | Research    | Mach      | 1991, 1994 | Few 700 Workstations |
| OSF/1         | Research    | Unix      | 1990-1996  | Few 700 Workstations |

#### 4.1.1 Commercial

The main operating system for PA-RISC was HP-UX, the native Unix for HP 9000 computers sold by HP in parallel to products for transactions and real-time markets – MPE/iX and HP-RT.

- HP-UX: HP's main commercial Unix operating system for HP 9000 PA-RISC workstations and servers. The HP-UX 10.20 has broad support for HP 9000 700 workstations and 800 servers, HP-UX 11i runs on most HP PA-RISC 1.1, 2.0 and Itanium 2 computers. There were many older HP-UX versions before: HP-UX 1.0 to 7.0, HP-UX 8.0 and 9.0.
- ♦ NeXTSTEP: NeXT's commercial Mach-based operating system for PA-RISC: Microkernel plus Unix userland and modern GUI with support for 32-bit PA-RISC in Version 3.3 in 1994.
- ♦ MPE/iX: HP business real-time operating system, used in HP 3000 mainframes on PA-RISC. Not covered here for more information see hpmuseum.net and Bob Green.
- ♦ HP-RT: HP real-time operating system for HP 9000 740 VME instrumentation computers, apparently based on LynxOS. Apparently released from 1992 to 1997 in versions 1.0 to 3.0.
- ♦ **Convex SPP/UX:** Heavily modified Mach-based operating system for the Convex and HP Exemplar SPP PA-RISC mainframes.
- ♦ Stratus FTX: System V Unix from Stratus, and Stratos VOS, a transaction-processing oriented system, for the fault-tolerant Stratus Continuum PA-RISC servers.
- ♦ Clones and OEMs: Some third-party PA-RISC OEMs in Asia licensed HP-UX or developed their own OS-like Hitachi with HI-UX/WE2 and HI-UX/MPP or Samsung with SS-UX (?).
- ♦ Oddball: Projects like Windows NT and Netware on PA-RISC were attempted in the 1990s.

#### 4.1.2 Open Source

Several open source operating systems are available for PA-RISC, having been developed in the early 2000s with proper, mostly stable hardware and software support since then.

- ♦ Linux: PA-RISC support was included in mainstream Linux during the 2000s and shipped with Debian and Gentoo, now available as part of Debian-ports since 2014.
- ♦ **OpenBSD/hppa**: Open source BSD Unix-like operating system ported to HP PA-RISC computers focused on 32-bit workstations and some 64-bit models running in 32-bit mode.
- ♦ NetBSD/hppa: Free, open source Unix-like operating system, and supports PA-RISC computers since around 2005, called NetBSD/hp700 earlier and based on OpenBSD.
- ♦ QEMU: The popular open source machine emulator supports PA-RISC in stable version 7.1.0 emulating a B160L workstation, supports running HP-UX, BSD, NextSTEP and Linux

#### 4.1.3 Research and Development

PA-RISC was used for many research projects in the era of the late-80s to mid-90s. Many projects were based on Mach-at HP, the Open Group (OSF) and University of Utah:

- ♦ **MkLinux**: a research project from the mid-1990s by the Open Group/OSF to port a Linux kernel onto a Mach microkernel, based on the MK-PA OSF/1 port to PA-RISC.
- ♦ HPBSD from the University of Utah which was a late-1980s port of 4.3BSD and later 4.4BSD to early 800s servers and 700s workstations.
- ♦ Mach: Several ports of the Mach microkernel were done during the early 1990s, with HP Tut porting Mach 2.0 and the University of Utah both Mach 3 and Mach 4 Lites.
- ♦ OSF/1: Ports of the third Unix flavor, from the alliance of DEC, IBM, HP and others to compete with AT&T/Sun System V Unix, for PA-RISC with HP OSF/1 and MK-PA.

MkLinux and Mach 4/Lites were publically available, the others required licenses for source code they contained. The Linux and BSD ports made heavy use of their codebase and developments.

#### 4.1.4 Support Overview

| OS           | 700s | 800s | A  | B  | C  | D  | E  | FGHI | J  | K  | L  | N  | R | rp | rx | SD         | Т  | V |
|--------------|------|------|----|----|----|----|----|------|----|----|----|----|---|----|----|------------|----|---|
| HP-UX 1-7    |      | \$   |    |    |    |    |    |      |    |    |    |    |   |    |    |            |    |   |
| HP-UX 8      | \$   | \$   |    |    |    |    |    |      |    |    |    |    |   |    |    |            |    |   |
| HP-UX 9      |      |      |    |    | \$ | \$ |    |      | \$ | \$ |    |    |   |    |    |            | \$ |   |
| HP-UX 10.20  |      |      | \$ | \$ |    |    |    |      |    |    |    |    |   |    |    |            |    |   |
| HP-UX 11.00  | \$   |      |    |    |    |    |    |      |    |    | \$ | \$ |   |    |    |            |    |   |
| HP-UX 11i v1 | \$   | \$   |    |    |    |    |    | \$   |    |    |    |    |   |    |    |            |    |   |
| HP-UX 11i v2 |      |      | \$ |    |    |    |    |      |    |    |    |    |   |    |    |            |    |   |
| HP-UX 11i v3 |      |      |    |    |    |    |    |      |    |    |    |    |   |    |    |            |    |   |
| Linux        |      |      |    |    |    |    | \$ |      |    |    |    |    |   | \$ | \$ | $\diamond$ |    |   |
| OpenBSD      |      |      | \$ |    | \$ | \$ |    |      | \$ | \$ |    |    |   |    |    |            |    |   |
| NetBSD       |      |      | \$ |    | \$ | \$ | \$ |      | \$ | \$ |    |    |   |    |    |            |    |   |

Table 4.2: PA-RISC OS support, ■ - full support, \$ - partial support

| NeXTSTEP | \$ |  |    |  |    |  |  |  |  |
|----------|----|--|----|--|----|--|--|--|--|
| Mach 3   | \$ |  |    |  |    |  |  |  |  |
| Mach 4   | \$ |  |    |  |    |  |  |  |  |
| MkLinux  | \$ |  | \$ |  |    |  |  |  |  |
| OSF/1    | \$ |  |    |  |    |  |  |  |  |
| MK-PA    |    |  |    |  | \$ |  |  |  |  |
| HPBSD    |    |  |    |  | \$ |  |  |  |  |

## 4.2 HP-UX Unix on PA-RISC

HP-UX is HP's commercial Unix operating system for its PA-RISC workstations and servers. First released during the 1980s for the earliest PA-RISC servers and their predecessors, the latest HP-UX in version 11i from the 2000s runs on most PA-RISC 1.1 and 2.0 and Itanium 2 computers from HP.

From the beginning, HP-UX was the Unix developed by HP for it's HP 9000 800 Series servers and 700 Series workstations. Most PA-RISC computers were shipped with Unix and geared towards technical and business applications on Unix, including CAD, CAM, analysis and data processing.

HP-UX started as a server operating system and featured separate releases or separate versions for PA-RISC workstations, up to the popular HP-UX 10.20 from 1996. Starting with HP-UX 11.00, there were unified releases for servers and workstations. HP-UX 11.0 also marked the first complete 64-bit HP Unix with support for the features of 64-bit PA-8x00 processors.

Early HP-UX releases up to 9.0 were strongly based on BSD Unix and close to HPBSD. With HP-UX 10 onward, it became close to System V Unix (SVR4), a trend of the 1990s. There were many HP-UX Unix versions before that, from first PA-RISC HP-UX 1.0 in 1986 to HP-UX 9 in 1992.

| OS          | a.k.a.   | First | 700 | 800       | A  | В  | С  | D  | E | F-I | J  | K  | L  | N  | R | rp | rx | SD | Т  | V | zx/i |
|-------------|----------|-------|-----|-----------|----|----|----|----|---|-----|----|----|----|----|---|----|----|----|----|---|------|
| HP-UX 11.31 | 11i v3   | 2007  |     |           |    |    |    |    |   |     |    |    |    |    |   |    |    |    |    |   |      |
| HP-UX 11.23 | 1 I İ V2 | 2003  |     |           | ¢  |    |    |    |   |     |    |    |    |    |   |    |    |    |    |   | \$   |
| HP-UX 11.20 | 11i v1.5 | 2001  | \$  | \$        |    |    |    |    |   | \$  |    |    |    |    |   |    |    |    |    |   |      |
| HP-UX 11.11 | тті      | 2000  | \$  | \$        |    |    |    |    |   | \$  |    |    |    |    |   |    |    |    |    |   |      |
| HP-UX 11.00 |          | 1997  | \$  |           |    |    |    |    |   |     |    |    | \$ | \$ |   |    |    |    |    |   |      |
| HP-UX 10.20 | 10.30    | 1996  |     |           | \$ | \$ |    |    |   |     |    |    |    |    |   |    |    |    |    |   |      |
| HP-UX 10.01 | 10.10    | 1995  |     |           |    |    | \$ |    |   |     | \$ |    |    |    |   |    |    |    | \$ |   |      |
| HP-UX 9     | .00-09   | 1992  |     |           |    |    | \$ | \$ |   |     | \$ | \$ |    |    |   |    |    |    | \$ |   |      |
| HP-UX 8     | .01-08   | 1991  | \$  | \$        |    |    |    |    |   |     |    |    |    |    |   |    |    |    |    |   |      |
| HP-UX 7     | 7.03     | 1990  |     | \$        |    |    |    |    |   |     |    |    |    |    |   |    |    |    |    |   |      |
| HP-UX 3     |          | 1988  |     | \$        |    |    |    |    |   |     |    |    |    |    |   |    |    |    |    |   |      |
| HP-UX 2     |          | 1987  |     | \$        |    |    |    |    |   |     |    |    |    |    |   |    |    |    |    |   |      |
| HP-UX 1     |          | 1986  |     | <b>\$</b> |    |    |    |    |   |     |    |    |    |    |   |    |    |    |    |   |      |

Table 4.3: PA-RISC OS support, ■ - full support, ♦ - partial support

#### 4.2.1 HP-UX 111

HP-UX 111 is the last HP Unix that was offered by HP for its PA-RISC and Itanium based computers. It was first released in 2000 and was developed into multiple different streams and operating systems over the years. There were different versions of HP-UX 111 targeting different system families and processors:

- ♦ 11i v3 (11.31): Itanium 2 and some 64-bit PA-RISC
- ♦ 11i v2 (11.23): 64-bit PA-RISC and Itanium 2
- ♦ 11i v1.5/v1.6 (11.20/22): Itanium and Itanium 2
- $\diamond$  11i v1 (11.11): 32-bit and 64-bit PA-RISC

In these II.x versions, HP distinguished between several "operating environments" (OEs) with different HP-UX functionalities: Minimal Technical Computing Operating Environment (TCOE) for workstations and servers as well as the Internet, Enterprise and Mission Critical OEs for servers. HP-UX III

was called 11.11 before, when HP started another rebrand of products.

#### HP-UX 11i v3 (11.31)

HP-UX 111 v3 was released from 2007 onwards, it was similar to v2 but supported only 64-bit PA-RISC servers and Itanium 2 servers. Support for many other older servers was dropped, including even some of rp server family.

| Table 4.4: HP-UZ | X 11i v3 (11.31 | ) supported systems |
|------------------|-----------------|---------------------|
|------------------|-----------------|---------------------|

| Class     | Computers                                                                                             |
|-----------|-------------------------------------------------------------------------------------------------------|
| N-Class   | N4000, N4000                                                                                          |
| rp        | rp3410, rp3440, rp4410, rp4440, rp7400, rp7405, rp7410 rp7420, rp7440, rp8400, rp8420, rp8440         |
| rx        | rx1600, rx1620, rx2600, rx2620, rx2660 rx3600, rx4640, rx5670, rx6600, rx7620, rx7640, rx8620, rx8640 |
| Superdome | Both PA-RISC and Itanium                                                                              |

#### HP-UX 11i v2 (11.23)

HP-UX 11i v2, released in 2005, supported the later 64-bit PA-RISC servers with **rp**-designations and Itanium 2 servers and workstations. Support for 32-bit PA-RISC 1.1 systems was dropped completely along with many of the 64-bit PA-RISC 2.0 computers with only "lettered" model names (B-Class, C-Class).

| Table 4.5: HP-UX 111 v2 | (11.23) | supported systems |
|-------------------------|---------|-------------------|
|-------------------------|---------|-------------------|

| Class     | Computers                                                                                                                                                             |
|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A-Class   | A400, A500                                                                                                                                                            |
| L-Class   | L1000, L2000, L1500, L3000                                                                                                                                            |
| N-Class   | N4000, N4000                                                                                                                                                          |
| rp        | rp2400, rp2430, rp2405, rp2450, rp2470, rp3410, rp3440, rp4410, rp4440, rp5400, rp5450, rp5430, rp5470, rp7400, rp7405, rp7410 rp7420, rp7440, rp8400, rp8420, rp8440 |
| rx        | rx1600, rx1620, rx2600, rx2620, rx2660 rx3600, rx4610 (not sure), rx4640, rx5670, rx6600, rx7620, rx7640, rx8620, rx8640                                              |
| Superdome | Both PA-RISC and Itanium                                                                                                                                              |
| ZX        | zx2000, zx6000 (v2 May 2005 might be last)                                                                                                                            |

#### HP-UX 11i v1.5 (11.20) and v1.6 (11.22)

HP-UX 11i v1.5 and v1.6 were the first HP-UX version for Itanium computers. They were released in 2001-2002 for first generation HP Itanium and early Itanium 2 workstations and servers. Itanium and PA-RISC support was merged into unified 11i v2 HP-UX.

 Table 4.6: HP-UX 11i v1.5 and v1.6 supported systems

 List of supported systems might be incomplete.

| Class   | 11i v1.5                              | 11i v1.6       |
|---------|---------------------------------------|----------------|
| i-Class | i2000                                 | i2000          |
| rx      | rx4610                                | rx2600, rx5670 |
| ZX      |                                       | zx2000, zx6000 |
| other   | Probably many other systems supported |                |

The HP Itanium i2000 workstation was apparently not supported in newer HP-UX versions than v1.6 and had a short shelf-life of operating system support.

#### HP-UX 11i v1 (11.11)

The original HP-UX 11i release from 2000 supports most 64-bit PA-RISC systems and many older 32-bit servers and workstations. Some even older 32-bit PA-RISC systems were officially unsupported but could be made to work with some v1 releases.

| Class     | Computers                                                                                                                                                             |
|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 700S      | 712, some 715, some 725,                                                                                                                                              |
| 740s VME  | 743i, 744, 745, 748i, 748                                                                                                                                             |
| A-Class   | A180, A180C, A400, A500                                                                                                                                               |
| B-Class   | B132L, B160L, B132L+, B180L+, B1000, B2000, B2600                                                                                                                     |
| C-Class   | C100, C110,C132L, C160L, C160, C180, C200, C240, C360, C3000, C3600, C3700, C3750C8000                                                                                |
| D-Class   | D210, D220, D230, D250, D270, D280, D310, D320, D330, D350, D370, D380, D390                                                                                          |
| E-Class   | E25, E35, E45, E55                                                                                                                                                    |
| J-Class   | J200, J210, J280, J282, J2240, J5000, J5600, J6000, J6700, J6750, J7000                                                                                               |
| K-Class   | K100, K200, K210, K220, K250, K260, K370, K380, K400, K410, K420, K450, K460, K570, K580                                                                              |
| L-Class   | L1000, L2000, L1500, L3000                                                                                                                                            |
| N-Class   | N4000, N4000                                                                                                                                                          |
| R-Class   | R380, R390                                                                                                                                                            |
| rp        | rp2400, rp2430, rp2405, rp2450, rp2470, rp3410, rp3440, rp4410, rp4440, rp5400, rp5450, rp5430, rp5470, rp7400, rp7405, rp7410 rp7420, rp7440, rp8400, rp8420, rp8440 |
| Superdome | PA-RISC models                                                                                                                                                        |
| T-Class   | T500, T520, T600                                                                                                                                                      |
| V-Class   | V2200, V2250, V2500, V2600                                                                                                                                            |
| Portables | RDI PrecisionBook, SAIC Galaxy 1100                                                                                                                                   |

| Table 4.7: | HP-UX   | TTI TT.TT | supported | systems    |
|------------|---------|-----------|-----------|------------|
| 14010 4./. | 111 011 | TTI TT*TT | Jupporteu | 5,50001115 |

#### 4.2.2 HP-UX 11.00

Version 11.00 of HP-UX was the first 64-bit HP Unix, released in 1997. It ran on both 32-bit and 64-bit PA-RISC computers and supported most lettered servers and workstations plus some of the older 700s and 800s systems. 11.00 can run in either 64-bit or 32-bit mode on systems with 64-bit PA-RISC 2.0 processors like the PA-8000 or in 32-bit mode on all PA-RISC 1.1 processors. There was supposedly scant support for workstations in the original 1997 release of 11.00 that was developed by the HP Server division-to be added later with extensions.

Full 64-bit computing was defined as having a "64-bit CPU with 64-bit registers and data paths, 64-bit memory addressing, 64-bit Direct Memory Access, and a 64-bit kernel," required for "high-performance, resource-intensive applications, and applications such as databases and OLTP" that can use the scalability and memory addressing of 64-bit. HP-UX 11.0 was the first to do it on PA-RISC computers – first started on HP 9000 servers.

Features of HP-UX 11.00

- ♦ Support for 64-bit computers in full 64-bit mode
- ♦ POSIX kernel threads

- ♦ Message passing implementation (MPI)
- ♦ Performance optimized page size (POPS)
- ♦ Common internet file system (CIFS)
- ♦ Fibre channel for storage
- ♦ NFS v3.0
- ♦ Java 2.0
- ♦ Motif, X11R6 and CDE

In a similar vain to 32-bit HP-UX 10.20, there were Extensions Packs (EP) and Additional Core Enhancements (ACEs) that added support for hardware in HP-UX 11. Some 64-bit systems were only supported in 32-bit mode in original 11.00 from 1997, with 64-bit support added later.

- ACE 9911: Support for full 3D graphics in 64-bit (?) and proper 2D and 3D graphics support for most Visualize adapters on workstations added; (probably) B1000, B2000, C3000, C3600, J5000, J5600, J6000, J7000 workstations added; A-Class A400 and A500 servers added (or later); V2600 added (unsure); probably L1000/L2000 added
- ♦ EP 9905: Unsure what was added, probably N4000 servers and first support for "IA64 CEC" chipset - HP Stretch. Still no 3D workstations graphics supported.
- & EP 9808: 64-bit support for C160, C180, C200, C240, C360, J280, J282, J2240; V-Class
- ♦ 11.00: Graphics support in the original 11.00 release was severely limited. Also, many EISA adapters and older CRX-type graphics were *not* supported anymore in 11.00 or only in 32-bit versions

HP-UX 11.0 supported many 64-bit workstations and most 32-bit PA-RISC workstations with at least PA-7100LC CPUs. Support for HP 9000 servers was generally solid with only very old 1980s servers unsupported that did not have at least a PA-7000.

| Class         | Computers                                                                                        |
|---------------|--------------------------------------------------------------------------------------------------|
| 700S          | 712, some 715, some 725,                                                                         |
| 740s VME      | 743i, 744, 745, 748i, 748                                                                        |
| A-Class       | A180, A180C, A400, A500                                                                          |
| B-Class       | B132L, B160L, B132L+, B180L+, B1000, B2000, B2600                                                |
| C-Class       | C100, C110,C132L, C160L, C160, C180, C200, C240, C360, C3000, C3600                              |
| D-Class       | D210, D220, D230, D250, D270, D280, D310, D320, D330, D350, D370, D380, D390                     |
| E-Class       | E25, E35, E45, E55                                                                               |
| F/G/H/I-Class | F10, F20, H20, F30, G30/H30, I30, G40/H40, I40, G50/H50, I50, G60/H60, I60, G70/H70, I70         |
| J-Class       | J200, J210, J280, J282, J2240, J5000, J5600, J6000, J7000                                        |
| K-Class       | K100, K200, K210, K220, K250, K260, K370, K380, K400, K410, K420, K450, K460, K570, K580         |
| L-Class       | L1000, L2000, L1500, L3000 (unsure)                                                              |
| N-Class       | N4000-36, N4000-44                                                                               |
| R-Class       | R380, R390                                                                                       |
| rp            | rp2400, rp2430, rp2450, rp2470, rp5400, rp5450, rp5430, rp5470 (unsure), rp7400, rp7410 (unsure) |
| T-Class       | T500, T520, T600                                                                                 |
| V-Class       | V2200, V2250, V2500, V2600                                                                       |
| Portables     | RDI PrecisionBook, SAIC Galaxy 1100                                                              |
| Not supported | PA-7000/7100-based 705, 710, 715, 720, 730, 750, 725, 735, 755                                   |

Table 4.8: HP-UX 11.00 supported systems with latest ACE and EP

#### 4.2.3 HP-UX 10

HP-UX 10 was the HP Unix version with the best performance and support for 32-bit PA-RISC workstations and servers. A variety of different versions were released by HP between 1995 and 1997 that however had a short shelf-life due to fears of possible Y2K "bugs." HP offered an upgrade path to HP-UX 11 and exchange CDs for affected systems.

HP-UX 10 in its various guises supported almost all 32-bit 700 Series workstations, most of the lettered systems and still most of the older 800 Series servers. 10.01 was the last version to officially support PA-RISC 1.0 computers.

#### HP-UX 10.20

HP-UX 10.20 was released in August 1996, and was the HP Unix release that supported almost all 32-bit PA-RISC workstations and servers. For HP-UX, 10.20 was quite fast on all supported machines with at least 64 MB RAM. It was discontinued by HP in 2002 and obsoleted in 2003.

Features of HP-UX 10.20:

- ♦ Support for 64-bit PA-8x00 systems in 32-bit mode
- ♦ Large file size of up to 128 GB in HFS, JFS and LVM
- ♦ Full X11R6
- ♦ Fibre Channel storage
- ♦ DHCP server and client
- ♦ Distributed Print Service,
- ♦ CDE graphical environment
- ♦ UNIX95 branded

Different releases were made in HP-UX 10.20 for HP 9000 700 workstations and HP 9000 800 servers. Several extensions to 10.20 were shipped between 1997 and 1999 by HP to add hardware support, most often through HP-UX Additional Core Enhancements (ACEs).

- 1. HP 9000 Servers (10.20): In July and August 1997, Hardware Extensions CDs were shipped to extend supported server systems to include T600, K370, and K570 servers and improve fibre-channel (FC) support
- 2. HP 9000 Workstations (10.20): Additional Core Enhancements (ACEs) were shipped to upgrade hardware support and add new features to 10.20:

  - & ACE 9906: B1000, C3000, and J5000 workstations and USB; Euro, LVD SCSI, Super I/O
  - ♦ ACE 9806: C360 workstation, PCI Visualize-EG graphics, Visualize-fx hardware texture mapping, Y2K fixes
  - ♦ ACE 9804: J2240 workstations
  - ♦ ACE 9802: Visualize-EG 2D, fixes for Y2K compliance,

- ♦ ACE 9707: OpenGL; B132L+, B180L, C200, C240 workstations, Ultra SCSI, 100 Base-T Ethernet, Visualize-FX, OpenFL
- 3. HP 9000 Servers (10.30): Released in 1997 with several updates and enhancements to 10.20, focused on 800 Series servers. It added kernel (POSIX) threads, support for NFS version 3 (PV3), streams in TCP/IP, ASE, PPP and Y2K compliance. HP-UX 10.30 was "not intended" for work-stations and was discontinued by HP in 1998 and obsoleted in 1999.

HP-UX 10.20 supported most 32-bit HP 9000 models, Hardware Enhancements bundles (HWE) were shipped (ACEs) to support newer PA-8x00 based systems in 32-bit. Most HP 9000 graphics options and HP I/O devices and networking adapters integrated on HP 9000s were supported. Support for PA-RISC 1.0 and older 800 servers from the 80s was dropped.

| Class         | Computers                                                                                |
|---------------|------------------------------------------------------------------------------------------|
| 700S          | 705, 710, 712, 715, 720, 730, 750, 725, 735, 755                                         |
| 740s VME      | 742i, 743i, 744, 745i, 745, 747i, 748i, 748                                              |
| Agilent       | HP Agilent 16600A, 16700A, 16700B, 16702A, 16702B                                        |
| A-Class       | A180, A180C                                                                              |
| B-Class       | B132L, B160L, B132L+, B180L+, B1000, B2000                                               |
| C-Class       | C100, C110,C132L, C160L, C160, C180, C200, C240, C360, C3000, C3600                      |
| D-Class       | D210, D220, D230, D250, D270, D280, D310, D320, D330, D350, D370, D380, D390             |
| E-Class       | E25, E35, E45, E55                                                                       |
| F/G/H/I-Class | F10, F20, H20, F30, G30/H30, I30, G40/H40, I40, G50/H50, I50, G60/H60, I60, G70/H70, I70 |
| J-Class       | J200, J210, J280, J282, J2240, J5000, J5600, J6000, J7000                                |
| K-Class       | K100, K200, K210, K220, K250, K260, K370, K380, K400, K410, K420, K450, K460, K570, K580 |
| R-Class       | R380, R390                                                                               |
| T-Class       | T500, T520, T600                                                                         |
| Portables     | RDI PrecisionBook, SAIC Galaxy 1100                                                      |
| Not supported | All PA-RISC 1.0 systems HP 9000 840, 822, 835, 850, 870, 890 and so on                   |

Table 4.9: HP-UX 10.20 supported systems

#### HP-UX 10.10

HP-UX 10.10 was released in 1996 and apparently a feature-only release with few enhancements to HP-UX 10.00. It was discontinued by HP in 2000 and obsoleted in 2002.

New features and upgrades in HP-UX 10.10 included:

- ♦ CDE, the Common Desktop Environment GUI
- ♦ HP MC ServiceGuard
- ♦ HP Process Resource Manager
- ♦ Support for the HP Visualize graphics accelerators
- ♦ UNIX95 (SPEC 1170) branding

Supported hardware is unclear but probably the same as HP-UX 10.00. HP-UX 10.10 was the last stable OS release for several older Series 800 servers: 840S, 825S, 835S/SE, 845S/SE, 850S, 860S, 865S, 870S/x00, 822S, 832S, 842S, 852S, 890.

#### HP-UX 10.00

HP-UX 10.0 (or 10.01) was released in 1995, first as an on-demand *New Business Release* (NBR) for new HP 9000 hardware acquisitions and automatically shipped as *General Business Release* (GBR) for existing installations. There were different products for HP-UX 10 on workstations and servers. HP-UX 10.01 was discontinued by HP in 2000 and obsoleted in 2003.

The file system structure in HP-UX 10 was moved to a SVR4 (System V Release 4) layout, which was "becoming a UNIX standard". Software and licenses integrated into HP-UX included OSF Distributed Computing Environment (DCE), Streams and XTI over TCP/IP ("ARPA/9000"), NFS, NCS, X.11, Motif and HP VUE (Visual User Environment). HP-UX 10.0 was binary compatible from HP-UX 9.0. New features and upgrades in HP-UX 10.0 included:

- ♦ Improvements to Symmetric Multi-Processor (SMP)
- ♦ Support for SMP in HP 9000 workstations
- ♦ Logical Volume Manager (LVM) software disk striping
- ♦ Journaled File System (JFS)
- & Better I/O on HP 9000 800 servers with Memory Mapped files and Dynamic Buffer Cache
- ♦ NFS version 4.2 and NFS booting support
- ♦ Focus on CD-ROM media for distributing HP-UX to move away from tapes ("HP CD Now")

HP-UX 10.0 supported "all currently orderable HP 9000 Server and Workstation systems" and added support in the General Business Release for more systems case by case.

| Class         | Computers                                                                                |
|---------------|------------------------------------------------------------------------------------------|
| 700S          | 705*, 710*, 712, 715, 720*, 730*, 750*, 725, 735, 755                                    |
| 740s VME      | 742i, 743i, 745i, 747i, 748i                                                             |
| 800s          | Early HP 9000 800 servers                                                                |
| C-Class       | C100, C110                                                                               |
| E-Class       | E25, E35, E45, E55                                                                       |
| F/G/H/I-Class | F10, F20, H20, F30, G30/H30, I30, G40/H40, I40, G50/H50, I50, G60/H60, I60, G70/H70, I70 |
| J-Class       | J200, J210                                                                               |
| K-Class       | K-Class                                                                                  |
| T-Class       | 890, T500                                                                                |
| Not supported | HP 9000 635, 645, 808 and 815, 825CHX, 825SRX, 834CH, 835SRX and so on                   |

Table 4.10: HP-UX 10.0 supported systems; \* - in General Business Release; âIJİ - apparently

HP supported HP-UX 9.0 in parallel to 10.0 due to the large installed HP-UX 9 userbase. While HP-UX 10.0 was released, HP supported new workstations and graphics in HP-UX 9.07 and marketed a clear upgrade path. At HP-UX 10.01 discontinuance in 2000, HP recommended directly upgrading to 11.00 (and not 10.20).

HP-UX 10.0 was probably the last HP-UX to support the early HP 9000 800 servers based on PA-RISC 1.0, though it is not totally clear which systems were exactly (still) supported.

#### 4.2.4 HP-UX 9

HP-UX 9 was released between 1992 and 1994 and was a popular and stable version of HP-UX for PA-RISC 1.0 and 1.1 32-bit workstations and servers in the 700 and 800 Series. Again there different releases for workstations and servers in HP-UX 9, like in HP-UX 8 before: 700 Series workstations had odd version numbers, 800 Series servers even versions. From the first release HP-UX 9 included PA-7100 support, POSIX shell, the graphical HP VUE 3.0 environment.

The last HP-UX 9 versions were discontinued in May 1998 and obsoleted, as HP-UX 9 was supposedly not "Y2K-ready" for the coming change of the century. HP suggested an update to HP-UX 10.20 to ensure "proper system operation in the Year 2000". HP-UX 9 was supposedly that last HP Unix that was strongly BSD-based, before switching to System V flavour in 10.x

Most of HP-UX 9 and earlier versions were released prior to the "Web" -era of HP technical information so definite documentation is a bit hard to come by.

| Class         | Computers                                                                                |
|---------------|------------------------------------------------------------------------------------------|
| 700S          | 705, 710, 712, 715, 720, 730, 750, 725, 735, 755                                         |
| 740s VME      | 742i, 743i, 745i, 747i, 748i                                                             |
| 800s          | Early HP 9000 800 servers (840, 825 to 870)                                              |
| C-Class       | C100, C110                                                                               |
| E-Class       | E25, E35, E45, E55                                                                       |
| F/G/H/I-Class | F10, F20, H20, F30, G30/H30, I30, G40/H40, I40, G50/H50, I50, G60/H60, I60, G70/H70, I70 |
| J-Class       | J200, J210;                                                                              |
| T-Class       | 890, T500 (unsure)                                                                       |

Table 4.11: HP-UX 9 supported systems, some only in later releases;  $\hat{a}IJ\dot{I}$  - apparently in 9.07

#### HP-UX 9 for Workstations

HP-UX 9 was the second major release for the PA-RISC workstations and supported most of the HP 9000 Series 700 workstations well. From the first release, it apparently supported the PA-7000 705, 710 and 720, 730, 750.

HP-UX 9.01 was released in 1993 and added hardware support for PA-7100-based 725 and 735, 755 workstations and 742i, 745i and 747i VME boards

Also supported are the PA-RISC upgrade for Motorola 68000-based Models 425s and 425t, 1GB, 2GB, and 525MB SCSI drives, CRX48Z graphics and JIS (Japanese) keyboards.

HP-UX 9.03 was released in 1993 and was required for several newly released HP hardware, including PA-7100LC 712 workstation, floppy-disk support (SCSI?), device drivers for LASI chipset,

Software-wise, HP-UX 9.03 enhanced support for BOOTP and TFTP, "smart shutdown", changes to SAM cluster configuration, and reduced the kernel and base OS footprint.

HP-UX 9.05 was released in 1993 9.05 is primarily a hardware release that provides support for the following computers and devices

It added support for the 32-bit PA-7100LC 715 and 725, and the PA-7150 735, 755 workstations. The PA-7100LC VME workstations 743i and 748i are also supported with 9.05. Additional support was added for HCRX graphics, 1GB half-height SCSI and 2GB SCSI drives.

HP-UX 9.07 was also released in 1993 and added hardware support for the PA-7200 J200, J210 and possibly C100, C110 workstations and multi-buffered X11.

**HP-UX 9.09** was released in 1994 and probably not widely shipped. It supposedly was a "B-level Security release" with very strict security controls (mandatory security). These B1 versions were separate products parallel to the "other" HP-UX 9 releases.

#### HP-UX 9 for Series 800

The separate product stream of HP-UX 9 started with version 9.00 in 1992 which included support for the new PA-7100 servers. For the HP-UX 9 server version only very sparse information remains.

**HP-UX 9.00** was released in July 1992 and added support for PA-7100 processors, a POSIX shell, VUE 3.0, fastlinks and ioscan(1) and model(1) commands plus the Logical Volume Manager (LVM) for disk management.

HP-UX 9.02 was released in 1993 and added hardware support.

HP-UX 9.04 was released in November 1993 and discontinued by HP in 1997 and obsoleted at the end 1998. It also added hardware support.

HP-UX 9.06 was supposedly released in 1994 but it is not clear if it was a released product or internal version (plan).

**HP-UX 9.08** was released in 1994 and probably not widely shipped. It supposedly was a "B-level Security release" with very strict security controls (mandatory security). These B1 versions were separate products parallel to the "other" HP-UX 9 releases.

#### 4.2.5 HP-UX 8

HP-UX 8 was the HP Unix for the new 32-bit PA-7000 and PA-7100 computers, released in 1991. The codebases for 700s workstations and 800s servers were different in HP-UX 8 with separate releases for workstations (odd version numbers) and servers (even versions). HP-UX 8 was the first HP-UX to support SMP multiprocessing in the server versions starting with HP-UX 8.06.

#### HP-UX 8 for Workstations

In 1991 and 1992, the first true HP 9000 700 workstations based on PA-RISC 1.1 PA-7000 CPUs were released. HP-UX 8 was the first support for these workstations and architecture.

HP-UX 8.01 was released in 1991 and "only sold to developers to create/test programs." It supported the HP 9000 720, 730 and 750 workstations, with other hardware support unclear.

HP-UX 8.05 was released in July 1991, "a partial release, not considered complete and documented as interim at the time of shipments." Supported systems again included the HP 9000 720, 730 and 750 workstation systems.

HP-UX 8.07 was released in January 1992 as the final 8.0 release for workstations and supported the new HP 9000 705, 710 as well as the 720, 730 and 750 systems. Hardware support was added for CRX, CRX-24, Dual-CRX, CD-ROM, 2.0GB drives, EISA cards (X.25, 802.5, FDDI), DDS tape drives. Software support was added for AAPI audio API

There might have been a "Trusted Systems" HP-UX 8.09 version with B1 mandatory security.

#### HP-UX 8 for Servers

HP-UX 8 supported many of the original PA-RISC server systems in the HP 9000 800 series.

HP-UX 8.00 was released in January 1991. Not much more information is findable these days other than it supporting some (most?) of the older HP 9000 800 servers such as 825, 855 et al.

HP-UX 8.02 was released in April 1992 and was rewritten to work on the new, lettered HP 9000 800 Nova servers – the F, G, H and I-Class (8x7).

HP-UX 8.06 was released in 1992 and is a HP-UX 8.0 with additional code to handle multiple processors of the HP 9000 870 with up to four PCX processors.

HP-UX 8.04 and HP-UX 8.08 were released in 1991 and 1992 and were described as "security versions of 8.0 without additional hardware or software support."

#### 4.2.6 Older HP-UX

There were even older versions of HP-UX Unix released between 1984 and 1990 for the various product families shipped by HP during that time. Releases were often architecture-specific and numbering was not very coherent-for example HP-UX 3.0 for PA-RISC was released in parallel to HP-UX 6.0 for Motorola 68000. This was apparently unified with HP-UX 7 or HP-UX 8.

#### HP-UX<sub>7</sub>

HP-UX versions 7 were released from 1989 to 1990, mostly for Motorola 68000 systems. Apparently, HP-UX 7.03 supported PA-RISC systems in some way, probably the 800 Series servers. There is not much verifiable information on this though.

#### HP-UX 3

HP-UX 3.0 was released in 1988, in parallel to the 68000-specific HP-UX 6.0, it supported (apparently) at least the HP 9000 825, 835 and 850. The 3.x versions of HP-UX were apparently PA-RISC-only releases for early 800/600 Series servers.

Sources from 1989 mention several "nasty bugs" in an HP-UX 3.01 release on the 850 server. It also supported an HP-implementation of X11.

#### HP-UX 2

HP-UX 2, released in 1987, was either the first or second release for the PA-RISC Series 800 servers. It apparently supported the first HP 9000 840 and other early HP 9000 825, 835 and 850 servers. There were at least HP-UX 2.0 and HP-UX 2.1 releases for these PA-RISC 1.0 systems, strongly BSD-influenced. They also supported the "workstation" 825 and 835 with graphics hardware—when the server 800s were marketed as 635SV and 645SV for a (confusing) time.

#### HP-UX 1

Some sources mention a HP-UX 1.0 as being the first HP-UX for PA-RISC HP 9000 840, released in 1986. This HP-UX was supposedly strongly BSD-based, in contrast to the AT&T HP-UX 1.0 for Series 500. Since versioning and naming was in flux during that time, maybe it was a pre-release of the product that became HP-UX 2.0, bundled with first 840 servers.

#### Other HP-UX

The first HP-UX 1.0 was released in 1983 for the HP FOCUS and was supposedly very different to other HP-UX versions, based on an AT&T kernel. There was another HP-UX 1.0 in 1984 for the HP Integral "PC" (on ROM) before the 1.0 for PA-RISC in 1986.

HP-UX 5.0 was released in 1985 and supported the Motorola-based Series 200 and 300 as well as the FOCUS HP 9000 500, for which it was the last supported HP-UX (5.3). HP-UX for the FOCUS 500 Series was the first commercial UNIX supporting a multi-processor, multi-user system in the early 1980s. SMP for PA-RISC was supported only much later in HP-UX.

HP-UX 6.0 from 1986 was for Motorola 68000 systems, before unifying with PA-RISC in 7.0.

#### 4.2.7 References

Most of the documentation and references disappeared during the 2010s from the web. Much information has been gleaned from (slowly disappearing) USEnet postings from the 1980s and early 1990s in comp.sys.hp.hpux, especially for older versions of HP-UX.

#### Software

- ♦ Software Porting And Archive Centre for HP-UX, compiled software packages for HP-UX
- ♦ The Written Word FTP for HP-UX 11.00
- ♦ The Written Word FTP for HP-UX 11.11
- ♦ The Written Word FTP for HP-UX 11.23
- ♦ HP software depot (URL gone)

#### Manuals

- ♦ HP-UX 111 Version 1 Installation and Update Guide: HP Servers and Workstations, Hewlett-Packard Company (June 2004: URL gone. HP part number 5990-7279)
- ♦ Installing HP-UX 11.0 and Updating HP-UX 10.x to 11.0: HP 9000 Computers, Hewlett-Packard Company (November 1997: URL gone. HP part number B2355-90153)
- ♦ Installing and Updating HP-UX 10.20, ACE and Hardware Extensions: HP 9000 Computers, Hewlett-Packard Company (April 1998: URL gone. HP part number B2355-90173)
- ♦ HP-UX manual pages, Hewlett-Packard Development Company (2009: URL gone)

#### Websites

- HP-UX server support matrix, (HP-UX 11.x support for servers) Hewlett-Packard Development Company (November 2008: URL gone)
- ♦ HP-UX update matrix (archive.org mirror) (HP-UX 10.20 and 11.x support for workstations) Hewlett-Packard Development Company (2003: accessed March 2009)
- ♦ HP-UX version and server model support matrix (archive.org mirror) (HP-UX 11 support for servers) Hewlett-Packard Company (2001: accessed April 2009)
- ♦ Building a Bastion Host Using HP-UX 11, Kevin Steves (April 2000: Hewlett-Packard)
- ♦ docs.hp.com Technical documentation, good entry to HP-UX documentation (URL gone)
- hp-ux history (archive.org mirror), Hewlett-Packard Company (2002: mirror accessed January 2024)
- Support Matrix HP-UX Workstations Processors, OS Versions and Graphics (archive.org mirror), Hewlett-Packard Company (2001: mirror accessed January 2024)

#### Release notes

- ♦ HP-UX 111 v3 Release Notes (archive.org mirror)
- ♦ HP-UX 11i v2 Release Notes (archive.org mirror from 2010. Original: docs.hp.com)
- ♦ HP-UX 11i v1.5 Release Notes (archive.org mirror from docs.hp.com)
- hp-ux operating system releases (archive.org mirror), Hewlett-Packard Company (2002: mirror accessed January 2024)
- HP-UX 10.0 Overview (archive.org mirror), Hewlett-Packard Company (2002: mirror accessed January 2024)
- HP-UX 10.0 Supported Hardware and Software (archive.org mirror), Hewlett-Packard Company (2002: mirror accessed January 2024)
- ♦ HP-UX 10.30 and 10.20 Operating System Introduction Plan (archive.org mirror), Hewlett-Packard Company (2002: mirror accessed January 2024)
- HP-UX 10.20 Hardware Systems Supported (archive.org mirror), Hewlett-Packard Company (2002: mirror accessed January 2024)
- hp-ux 11.0 overview & features (archive.org mirror), Hewlett-Packard Company (2002: mirror accessed January 2024)
- ♦ Release Notes for HP-UX 11.0 Extension Pack, May 1999 (archive.org mirror), Hewlett-Packard Company (1999: mirror accessed January 2024)
- Exploring HP-UX Releases and Media (archive.org mirror), Hewlett-Packard Company (2001: mirror accessed January 2024)
- Exploring HP-UX Releases and Media (archive.org mirror), Hewlett-Packard Company (1998: mirror accessed January 2024)

#### Other documents

- ♦ HP-UX FAQ (comp.sys.hp.hpux FAQ) Ian Springer (February 2008: accessed January 2024 on faqs.org)
- ♦ INFORMATION ON HP9000 SERVERS AND WORKSTATIONS Hewlett Packard Company (1997 (1999): accessed January 2009)
- HP Delivers 64-Bit HP-UX Operating System on HP VISUALIZE Workstations (archive.org mirror), Hewlett-Packard Company (1999: mirror accessed January 2024)
- ♦ Much information has been gleaned from many USEnet postings in comp.sys.hp.hpux, especially on the older versions, from between 1988 and 1998
- HP Developer Resource Document Library (archive.org mirror), Hewlett-Packard Company (1999: mirror accessed January 2024)
- ♦ ACE Software Archive, software.hp.com (archive.org mirror), Hewlett-Packard Company (2001: mirror accessed January 2024)
- hp-ux 11.0 operating system, technical documentation (archive.org mirror), Hewlett-Packard Company (2001: mirror accessed January 2024)
- ♦ 64-Bit Computing and the HP-UX 11.00 Operating Environment (archive.org mirror), HP Software, Hewlett-Packard Company (2000: mirror accessed January 2024)

Pictures Hewlett Packard, scans from product brochures, from hpmuseum.net and 1000bit.it

## 4.3 PA-RISC Linux

#### 4.3.1 Overview

Linux with the PA-RISC Linux port runs on a broad range of 32-bit and 64-bit PA-RISC workstations and servers. Most of the HP 9000/700s and B/C/J-Class workstations are supported, both 32-bit based on PA-7x00 processors and 64-bit PA-8x00-based systems. Multi-processing is supported, though not as smooth as on other Linux platforms or HP-UX. PA-RISC Linux runs also on many HP 9000 server systems, although some proprietary I/O, CPU and memory combinations are not supported.

Originally started by the Puffin Group in 1998, the port of Linux to HP PA-RISC gained momentum after HP started helping with equipment and documentation in 1999 and quickly superseded the earlier Mach-based MkLinux. Because of HP's assistance, the machines targeted at that time were newer than what other ports like OpenBSD or Mach supported, such as the A180, B180 and 64-bit PA 2.0 systems.

The primary center of kernel and toolchain development is the offical PA-RISC Linux project. A range of resources is provided, including access to the source code, mailing lists for users and developers, installation instructions, an array of documentation and a hardware database. Since 2008/2009, work on the PA-RISC Linux port had become slower, similar to the other ports, but the tempo increased in 2014 again. Since then PA-RISC Linux has become a stable Linux platform available for Debian and Gentoo.

#### 4.3.2 Systems supported

| Class     | Computers                                                                                |
|-----------|------------------------------------------------------------------------------------------|
| 700s      | 705, 710, 712, 715, 720, 730, 750, 725, 735, 755                                         |
| 740s VME  | 742i, 743i, 744, 745i, 745, 747i, 748i, 748                                              |
| A-Class   | A180, A180CA400, A500                                                                    |
| B-Class   | B132L, B160L, B132L+, B180L+, B1000, B2000, B2600                                        |
| C-Class   | C100, C110,C132L, C160L, C160, C180, C200, C240, C360, C3000, C3600, C3700, C3750, C8000 |
| D-Class   | D210, D220, D230, D250, D270, D280, D310, D320, D330, D350, D370, D380, D390             |
| E-Class   | E25, E35, E45, E55 (very limited)                                                        |
| J-Class   | J200, J210, J280, J282, J2240, J5000, J5600, J6000, J6700, J6750, J7000, J7600           |
| K-Class   | K100, K200, K210, K220, K250, K260, K370, K380, K400, K410, K420, K450, K460, K570, K580 |
| L-Class   | L1000, L2000, L3000                                                                      |
| N-Class   | N4000                                                                                    |
| R-Class   | R380, R390                                                                               |
| rp        | rp2400, rp2430, rp2405, rp2450, rp2470, rp3410, rp3440, rp5400, rp5450, rp5470, rp7400   |
| Portables | RDI PrecisionBook, SAIC Galaxy 1100                                                      |

#### Table 4.12: PA-RISC Linux supported systems

Performance is not quite on par with original HP-UX — 50% was a rough estimate of the relative performance in the late-2000s, although the overhead of a complete running HP-UX probably consumes much of this advantage, especially on older systems.

#### 4.3.3 Hardware supported

Most I/O subsystems are supported, including many common PC expansion possibilities. Correct X11 graphical support is limited to a small set of HP adapters via the framebuffer device. As the newer machines are more similar to standard Intel PCs, support is generally better but still lacking in some areas.

#### 4.3.4 Development

In the late 1990s PA-RISC was the last "big" RISC/Unix architecture without a proper Linux port, besides the limited useful Mach-based MkLinux. This had multiple reasons, including that PA-RISC systems were not widely used in academia with a stronger market share in the technical/industrial space, from which they did no escape for a long time. Another reason was HP only reluctantly releasing technical documentation on their systems to the public, which limited interest in and progress of development efforts.

A function of the confinement to the industry was a limited hobbyist base for PA-RISC as the available machines were not well documented and did not have proper operating systems for private users, as compared to for example the more popular Sun SPARC systems. Slow progress was made in 1999 with the initial start of the original Linux kernel on PA-RISC, as there was growing interest in these machines when more made their way into the second-hand market, and finally more and more documentation was released.

#### PA-RISC Linux/Puffingroup

Early work started in 1999 with the help of The Puffin Group, later employing several kernel and toolchain developers. Development was at first directed towards 32-bit systems; later on, with the help of Hewlett Packard, more modern machines were made available to developers, resulting in generally broader hardware and 64-bit support. Several important parts of the kernel PA-RISC support were written by HP employees participating in the project. The support was made through the new Open Source Solutions Operation unit within HP. The PA-RISC Linux affiliations changed throughout the last years, HP and developer support fluctuated but the port reached a stable state.

#### ESIEE

#### Contributed by Thibaut Varene

The PA-RISC Linux port effort started at the French network of graduate schools ESIEE (ÃČâĂřcole SupÃČÂľrieure d'IngÃČÂľnieurs en ÃČâĂřlectrotechnique et ÃČâĂřlectronique) in December 1999, with Thierry Simonnet, who was then managing the General IT Resources Service at ESIEE getting involved in the early stages of the port. In 2000, Simonnet decided to get students involved and started a case study as part of their school curriculum. The study was conducted in parallel by HP Labs, who sponsored the effort of the school, being a long time partner. This enabled the students to acquire skills, the study was completed in 2001 and presented at Linux Expo in Paris and at the Debian 1 Conference in Bordeaux, France.

With its increasing success, the initial case study spawned into a larger project that was open to students on their free time or as part of their classes, and more joined what was to be called the PATeam. From 2001 to the end of 2003, the team has been very active, doing PA-RISC development in the Linux kernel with writing drivers and improving overall stability. In 2004 and thereafter, ESIEE gradually reduced its support for the project.

#### 4.3.5 References

#### Distributions

Two Linux distributions have included the PA-RISC port since the 2000s: Debian and Gentoo. The Debian version of PA-RISC Linux is available in the Debian-ports repositories where regular installation medias are made available

- Debian included PA-RISC Linux from 2002 until 2012 as Debian/hppa in various releases from 3.0 to 4.0. Support for PA-RISC was dropped from Debian 6.0 on. Debian ports includes PA-RISC Linux as hppa in various releases
- ♦ Gentoo was the second distribution that included a PA-RISC port.

#### Documentation

- ♦ PA-RISC Linux: HARDWARE SUPPORT The PARISC-Linux Project (October 2019. Accessed March 2021)
- ♦ PA-RISC LINUX FAQ The PARISC-Linux Project (August 2018. Accessed March 2021)
- SIEE PA/Linux Detailed Hardware Support ESIEE The PA/Linux Team (2016, archive.org mirror accessed February 2018)
- ♦ PA-RISC Linux hardware database The PARISC-Linux Project (June 2007. Accessed January 2009)
- ♦ PA-RISC Linux project page The PARISC-Linux Project (March 2021. Accessed March 2021)
- ♦ PA-RISC Linux Project History The PARISC-Linux Project (October 2022. Accessed 2022)

#### Other documents

- & Linux on PA-RISC. One Martini Too Many (.pdf) Matthew Wilcox (July 2000: Paper for OLS2000)
- ♦ Debian-ports repositories, including PA-RISC port as hppa (Debian.org, accessed 2022)
- ♦ HP: OPEN SOURCE GROUP; PUFFIN DOES LINUX ON PA-RISC, Computergram International, February 23, 1999 (archived at CBR/Techmonitor)

## 4.4 NetBSD/hppa

#### 4.4.1 Overview

NetBSD is a free, open source Unix-like operating system with support for PA-RISC 1.1 32-bit computers in its NetBSD/hppa port since around 2005, called NetBSD/hp700 until the 7.0 release, as a "Tier II" port.

The port focuses on **32-bit** PA-RISC 1.1 computers and 64-bit PA-RISC 2.0 systems in 32-bit. The current effort is largely based on Michael Shalayeff's work on the OpenBSD/hppa kernel from 2004 to 2005 and updated OpenBSD code later on.

NetBSD/hppa is the least complete port of the three current open source systems, trailing both Linux and OpenBSD on PA-RISC.

#### 4.4.2 Systems supported

NetBSD describes the following systems as supported (in the 9.2 release, as of 2021), unsure if all are completely supported and tested.

| Class     | Computers                                                                                |
|-----------|------------------------------------------------------------------------------------------|
| 700S      | 705, 710, 712, 715, 720, 730, 750, 725, 735, 755                                         |
| 740s VME  | 742i, 743i, 744, 745i, 745, 747i, 748i, 748                                              |
| A-Class   | A180, A180C                                                                              |
| B-Class   | B132L, B160L, B132L+, B180L+, B1000*, B2000*, B2600*                                     |
| C-Class   | C100, C110,C132L, C160L, C160*, C180*, C200*, C240*, C360*, C3000*, C3600*, C3700*       |
| D-Class   | D200, D210, D220, D230, D300, D310, D320, D330                                           |
| E-Class   | E25, E35, E45, E55 (apparently, and with serial console only, without SCSI)              |
| J-Class   | J200, J210, J280*, J282*, J2240*, J5000*, J5600*, J6000*, J6700*, J6750*, J7000*, J7600* |
| K-Class   | K100, K200, K210, K220, K400, K410, K420                                                 |
| Portables | RDI PrecisionBook, SAIC Galaxy 1100                                                      |

| Table 4.13: | NetBSD/hppa | supported | systems |
|-------------|-------------|-----------|---------|
|-------------|-------------|-----------|---------|

#### 4.4.3 Hardware supported

#### Processors

32-bit PA-RISC 1.0 PA-7000, PA-7100, PA-7100LC, PA-7200 and PA-7300LC; some systems with 64-bit processors in 32-bit mode: PA-8000, PA-8200, PA-8500, PA-8600 and PA-8700.

#### Buses and chipsets

Most PCI, GSC and Runway buses and onboard bus controllers are supported.

#### Networking

On-board Ethernet and Fast-Ethernet network interfaces are supported; the FDDI sliders on the 735/755 are not supported. Expansion cards for the GSC/HSC and PCI bus slots with a supported Ethernet

chipset (Intel i82596, DEC 21142/43 *Tulip*, Intel i8255x, Realtek 8120/8139, NE2000, SiS 900) could work.

Realtek RTL8150L USB-based Ethernet adapters are supported.

#### Storage

Storage I/O is supported via the NCR 53C700 narrow, NCR 53C710 Fast-Narrow or NCR 53C875 Ultra-Wide SE SCSI controllers. The on-board NCR 53C720 Fast-Wide HVD controllers are not supported.

GSC/HSC and PCI expansion cards with one of the 53C710 or 53C8xx (siop) SCSI chipsets, Adaptec 2940 (ahc) PCI and various Qlogic ISP PCI SCSI adapters should also work, however not necessarily for booting.

#### Graphics

SGC graphics (framebuffer). At the present there is no working X server.

#### Human I/O

Human I/O is supported via PS/2 and HIL.

#### Misc

Several PCI USB adapters from VIA and ALi have been tested and are known to work; they support USB mass-storage and Ethernet devices. The onboard Harmony audio system is supported.

#### 4.4.4 References

#### Manuals

♦ INSTALL - Installation procedure for NetBSD/hppa for 9.2 release, NetBSD (May 2021)

#### Websites

♦ NetBSD/hppa official port page, NetBSD (December 2021)

#### Software

♦ NetBSD/hppa 9.2 (May 2021) ftp.netbsd.org

## 4.5 NeXTSTEP on PA-RISC

#### 4.5.1 Overview

NeXTSTEP was a Unix operating system based on Mach microkernel with advanced GUI developed in the 1980s and 90s by NeXT. NeXTSTEP supported some PA-RISC computers in its 1994 3.3 release in an effort to open up the operating system ecosystem to other hardware platforms. The PA-RISC version was developed specifically for the HP 9000 712 pizzabox workstations.

Introduced in 1989 by NeXT, NeXTSTEP featured development and user environments, a unique GUI and special display system, Display Post Script (DPS). The underlying operating system core is a Mach microkernel, 4.3BSD compatible and runtime-extensible. In its early years, NeXTSTEP only ran on the so called "black hardware", sophisticated and expensive custom NeXT designs, based on Motorola 68000. In 1991 "white hardware," Intel x86 PC technology, was supported in NeXTSTEP 3.1. Development continued towards other architectures and in 1994 NeXTSTEP 3.3 was released with support for RISC platforms including Sun SPARC and HP PA-RISC.

Support for PA-RISC in NeXTSTEP was only brief and limited to a select set of 32-bit HP 9000 workstations. NeXTSTEP itself, while revolutionary in aspects, did not have long commercial success, however some of its ideas and technologies live on though in Mac OS, after corporate M&A and consolidation in the tech sector. NeXTSTEP ran very well on HP 9000 712 workstations with a unique operating system experience for the 90s.

#### 4.5.2 Systems supported

NeXTSTEP runs on some HP 9000/700 PA-RISC workstations of the 90s in with 32-bit PA-7100 or PA-7100LC processors and ASP or LASI designs:

| Class       | Computers                 |
|-------------|---------------------------|
| HP 9000 700 | 712, 715, 725, 735, 755   |
| Portables   | probably SAIC Galaxy 1100 |

#### 4.5.3 Hardware supported

NeXT supports most standard hardware of relevant PA-RISC workstations:

- $\diamond$  Storage required between 400 MB for a user environment to 700 MB for complete developer environment
- ♦ 32 MB to 64 MB RAM required, with a maximum of 256 MB supported
- ♦ All onboard graphics and CRX and CRX-24 supported
- ♦ HCRX and HCRX-24 graphics supported after installation of the NeXTSTEP 3.3 patches
- ♦ Onboard SCSI controllers for storage
- ♦ PS/2 keyboards only on 712 and 715/64, 80 and 100 workstations, no HIL
- ♦ HIL keyboards on all other systems support HIL
- ♦ Unsupported on the 735/755 are FWD (Fast/Wide Differential) SCSI and FDDI networking

#### 4.5.4 References

#### Manuals

- NeXTstep 3.3 Network and System Administration Manual, NeXT Software Inc. 1994, mirrored at NeXTComputers.org, accessed December 2019
- ♦ NeXTstep 3.3 Developer Documentation Manuals, NeXT Software Inc. 1994, mirrored at NeXTComputers.org, accessed December 2019

#### Literature

- ♦ The NEXTSTEP/OpenStep FAQ, Bernhard Scholz 1996, mirrored at levenez.com, accessed December 2019
- ♦ First NeXT RISCWorkstation: Our first look at NEXTSTEP on HP's low-cost pizza box, NeXTWORLD, April 1994

#### Software

There used to be a large software archive available at the Peanuts.org FTP server. It went offline about 2004-2005, without a known mirror. Other than that there is not much software available, other than contemporary open source or shareware.

- NeXTSTEP Current Patch List (.pdf) Apple Computer 2006, mirrored at NeXTComputers.org, accessed 8 January 2009
- NeXTSTEP 3.3 "User" patch NS33RISCUserPatch3.tar and release notes NeXTSTEP 3.3 Patch
   3 Overview (.pdf) Apple Computer 2006, mirrored at NeXTComputers.org, accessed 8 January
   2009
- ♦ NeXTSTEP 3.3 "Developer" patch NS33DeveloperPatch2.tar

## 4.6 OpenBSD/hppa

#### 4.6.1 Overview

OpenBSD is an open source BSD Unix-like operating system ported to HP PA-RISC computers and focuses on 32-bit workstations and some 64-bit models running in 32-bit mode. Hardware support is solid for most on-board components and HP expansion options in support systems, in contrast to HP-UX there is significant support for generic/third-party devices.

As of 2023/24, the current release for OpenBSD/hppa is 7.4, from October 2023.

Work on an OpenBSD port to PA-RISC HP 9000/700 systems was started by the late Michael Shalayeff around 1999. Main sources of information and code at that time were the previous porting efforts Lites/HPPA and MkLinux. The first more or less complete OpenBSD/hppa release was version 3.5, albeit still with limitations many unsupported machines and I/O devices. NetBSD/hppa is heavily based on OpenBSD/hppa.

An OpenBSD/hppa64 port to support PA-RISC 2.0 computers running in 64-bit mode was started in 2007, but was discontinued after 2016. Since 2008/2009, development work on OpenBSD/hppa became rather quiet, similar to the other open-source PA-RISC ports.

#### 4.6.2 Systems supported

| Class     | Computers                                                                                |
|-----------|------------------------------------------------------------------------------------------|
| 700S      | 705, 710, 712, 715, 720, 730, 750, 725, 735, 755                                         |
| 740s VME  | 742i, 743i, 744, 745i, 745, 747i, 748i, 748                                              |
| A-Class   | A180, A180C                                                                              |
| B-Class   | B132L, B160L, B132L+, B180L+, B1000*, B2000*, B2600*                                     |
| C-Class   | C100, C110,C132L, C160L, C160*, C180*, C200*, C240*, C360*, C3000*, C3600*, C3700*       |
| D-Class   | D220, D230, D320, D330                                                                   |
| J-Class   | J200, J210, J280*, J282*, J2240*, J5000*, J5600*, J6000*, J6700*, J6750*, J7000*, J7600* |
| K-Class   | K100, K200, K210, K220, K400, K410, K420                                                 |
| Portables | RDI PrecisionBook, SAIC Galaxy 1100                                                      |

Table 4.15: OpenBSD/hppa supported systems\* - in 32-bit mode

#### Unsupported systems

Unsupported systems: PA-RISC 1.0 systems and the older HP 9000/800 servers like Nova, the E-Class, and the even older systems. Also in doubt are some of the newer 64-bit server systems with the **rp** designations, due to their chipsets and I/O systems.

#### 4.6.3 Hardware supported

#### Processors

32-bit PA-RISC 1.0 PA-7000, PA-7100, PA-7100LC, PA-7200 and PA-7300LC; some systems with 64-bit processors in 32-bit mode: PA-8000, PA-8200, PA-8500, PA-8600 and PA-8700.

#### Buses and chipsets

All PCI, GSC and Runway buses and onboard bus controllers such as ASP, LASI, Dino/Cujo, U2/Uturn, Astro and Elroy on the above machines are supported. Additionally, Yenta-compatible PCI-Cardbus bridges are supported, as for instance found on the RDI Precisionbook.

Up to 2 GB of memory is supported.

ISA/EISA and HP-PB, VME buses and bus controllers are not supported.

#### Networking

All on-board Ethernet and Fast-Ethernet network interfaces on the above machines are supported; the FDDI on the 735/755 are not supported. Expansion cards for the GSC/HSC and PCI bus slots with a supported Ethernet chipset, like Intel i82596, DEC 21142/43 *Tulip*, Intel EtherExpress PRO/10 and PRO/100 series, Intel Gigabit chipsets, in various incarnations for the PCI bus, NE2000-compatible, 3Com 3c9xx EtherLink XL, should also work. PCMCIA and to a lesser extent Cardbus devices are supported in a compatible PCI-Cardbus bridges, including various WLAN and Ethernet cards. The OpenBSD port page has the current and complete list.

#### Storage

Storage is at the moment supported via either the NCR 53C700 Narrow, NCR 53C710 Fast-Narrow, NCR 53C720 Fast-Wide HVD/differential or the NCR 53C875 Ultra-Wide SE SCSI controllers. GSC/HSC and PCI expansion cards with one of the 53C7x0 or 53C8xx SCSI chipsets and Adaptec 2940 PCI SCSI adapters should also work, though are not neccessarily bootable.

Various newer PCI SCSI controllers based on Adaptec AHA and LSI Fusion-MPT chipsets are also supported, though also not bootable.

#### Graphics

All on-board graphics adapters are supported for text-mode via STI routines, similar to PC VGA BIOS, additionally the CRX, CRX-24, HCRX-8, HCRX-24, Visualize-EG and Visualize-FX (FX2, FX4 and FX6) graphics expansion boards on GSC and PCI are supported. X11 graphics capabilities are apparently working, in some way, since April 2015.

#### Human I/O and multimedia

Input/output is supported via PS/2 or HIL on-board interfaces, though not all HIL devices are supported.

Various USB devices are supported, including networking adapters and I/O devices attached to expansion USB controllers, PCMCIA/PCI.

The on-board 16-bit "Harmony" audio device, found on many PA-RISC workstations, is supported.

#### 4.6.4 References

#### Websites

- ♦ OpenBSD/hppa official page, OpenBSD (October 2023)
- ♦ Discontinued OpenBSD/hppa64 official page, OpenBSD (2019. Accessed 2020)

#### Software

There might be newer OpenBSD/hppa versions than listed below.

- ♦ OpenBSD/hppa 7.4 release (October 2023) ftp.openbsd.org
- OpenBSD/hppa snapshots ftp.openbsd.org
- ♦ Packages for add-on software see OpenBSD: Getting Packages
- ♦ Software is available through the OpenBSD Ports tree, a framework for open source software.

#### Manuals

- ♦ INSTALL.hppa (snapshot) installation instructions, OpenBSD (2020)
- ♦ INSTALL.hppa (7.4 release) installation instructions, OpenBSD (2023)

#### Other documents

♦ Michael Shalayeff: OpenBSD on PA-RISC talk NYCBUG (2007: NYCBUG 2005 talk. Accessed January 2009)

# 4.7 OSF/1 on PA-RISC

OSF/1 was the third "flavor" of Unix besides System V and BSD, developed by a consortium between DEC, IBM and HP under the auspices of the Open Software Foundation, OSF. OSF/1 Unix used the Mach microkernel, developed at Carnegie Mellon University (CMU), in a commercial setting. There were several experimental ports of OSF/1 to PA-RISC-from HP, OSF and probably also university groups.

HP used PA-RISC computers early in their life cycle for in-house operating system research. There is public information on at least HP Tut (early Mach) and the HP OSF/1 port of Mach 2.0 to PA-RISC of the late-1980s, both of which saw limited distribution and use. A while later in the 1990s, the OSF Open Group alliance ported its OSF/1 Unix onto PA-RISC as MK-PA research project, and used parts of that for the later Mach MkLinux port.

There apparently was a separate University of Utah OSF/1 to PA-RISC research project, with a Mach 3.0 (NMK14.4) and OSF/1 1.0.4 server used for threading research.

### 4.7.1 HP OSF/1

Around 1990 an internal HP project ported an early 1.0 version of OSF/1 to PA-RISC, being the alternative Unix operating system from an alliance of DEC, IBM, HP and others to compete with AT OT's and Sun's System V Unix. HP supported this undertaking early on, and planned subsequent transitions of its Unix offering towards OSF/1, when microkernel Mach operating systems were en vogue.

HP OSF/I was developed by ex-Apollo staff, after Apollo was bought by HP, and ported an Mach 2.0 macrokernel to the early HP 9000/700 workstations, resulting in a fairly complete OSF/I operating system, with proper hardware support and a usable desktop environment with Motif and other OSF/I applications. The port was never distributed widely and sold commercially only for a short time before being withdrawn quickly. It was apparently used widely at the University of Utah, but HP decided against betting on it commercially, "[f]inding fault with at least OSF I.oÃćâĆňâĎćs memory management, [HP] has distributed only limited quantities of what it considers a technical release."

OSF/1 apparently supported the following HP 9000 PA-RISC workstations:

♦ 720, 730 based on PA-7000 processors

#### 4.7.2 OSF MK-PA

The OSF Open Group Research Institute ported OSF/1 to PA-RISC in the mid-1990s as a research project, focusing on 32-bit HP 9000/700 workstations and servers. Research releases were MK6.0-PA in 1994, MK6.3-PA in July 1995 and MK7-PA and MK7.2-PA in 1996. Porting was supported by HP in some way. MK-PA was never distributed or released widely, but used for research purposes a lot, including for ARPA projects (to include radar tracking). Obtaining MK-PA from OSF RIrequired an OSF/1 source license.

Hardware support focused on PA-RISC 1.1 700s workstations, support for the 800s PA-RISC 1.0 servers was dropped from the original Mach 3/UX code base. MK-PA as research project had as its main objectives to demonstrate: PA-RISC as OSF RI reference platform, performance parity between HP-UX and MK based systems, HP-UX binary compatibility, high-speed networking capability. Performance was similar between HP-UX and MK-PA at that time. HP-UX compatibility was provided for HP-UX 9.05 on the MK-PA 7.1 release; compatibility for HP-UX 10 was apparently achieved with MK-PA

7.2. OSF MK 7.2 ran on both Intel x86 and HP PA-RISC and featured OSF/1 1.3.1 commands and libraries.

The version of Mach 3 used by the OSF porting effort contained several of the Mach 4 enhancements of the University of Utah and probably used parts of the Mach 3/UX PA-RISC codebase. Parts of the MK-PA port itself were then used in turn as the base of the OSF port of Linux onto OSF Mach, MkLinux.

MK-PA supported the following HP 9000 computers and hardware:

- ♦ 710, 720, 730 based on PA-7000 processors
- ♦ 715, 725, 735, 755 based on PA-7100 processors
- ♦ 712, 715, 725/100 based on PA-7100LC processors
- ♦ J200, J210[XC], based on PA-7200 processors
- & Additionally Interphase FDDI board, EISA Ethernet boards, HP Labs GSC bus Myrinet board
- ♦ MK 7.2: Myrinet networking, FDDI, DIPC and CORDS

#### 4.7.3 References

- ♦ MK-PA: An HP-UX compatible microkernel based Operating System, The Open Group (1998, archive.org mirror)
- ♦ MK-PA Project Update, James Loveluck (1996: The Open Group, archive.org mirror)
- ♦ OSF MK 7.2, OSF RI (1997: archive.org mirror, accessed February 2018)
- ♦ HEWLETT-PACKARD PUTS OSF/1 ON HOLD AS IT MERGES DOMAIN WITH HP-UX, Computer Business Review, March 22, 1992

# 4.8 MkLinux on PA-RISC

#### 4.8.1 Overview

MkLinux was originally a 1990s project led by Apple and The Open Group Research Institute to port a Linux operating system hosted on top of a Mach microkernel (pmk1.1) to run an Apple PowerPC computers like PowerBooks. A research project between the Open Group and OSF ported that system to PA-RISC computers, supported by HP, with first PA-RISC development releases were in 1997.

MkLinux was the first free operating system that truly worked on PA-RISC hardware, in contrast to the various Mach ports, which suffered from unfinished development and a lot of bugs on PA-RISC. MkLinux on PA-RISC built on the previous OSF/1 MK-PA port and integrated parts from the PA-RISC kernel sources from the Utah University, including Mach 3/UX and Mach 4/Lites. MkLinux improved the underlying OSF PA-RISC/Mach kernel from MK-PA put a Linux 2.0 kernel as server personality on top, replacing BSD/Lites from the previous efforts. Included were X11R6 patches, the GNU ELF compiler and debugger and complete /usr and /var directories.

The system was rather slow, did not support shared libraries, software support was rather rudimentary and at the time of development PA-RISC workstations were not largely available to private end-users. However MkLinux on PA-RISC was the first true offering for hobbyists to recycle PA-RISC computers in the late 1990s outside of their commercial setting, and, together with Mach 4/Lites, MkLinux inspired and informed the other open source projects to start porting Linux and BSD to PA-RISC in the late 1990s to early 2000s.

#### Systems supported

MkLinux supported the original PA-RISC 1.1 32-bit HP 9000 workstation computers:

- ♦ 705, 710, 720, 730, 750 based on PA-7000 processors
- ♦ 715 (no /33), 725, 735, 755 based on PA-7100 processors
- ♦ 712, 715, 725/100 based on PA-7100LC processors
- ♦ C100, C110 based on PA-7200 processors

#### Hardware supported

MkLinux supported most of the on-board hardware, but almost no expansion or third-party devices.

- ♦ SCSI internal single-ended, internal fast-wide-differential, GSC based fast-wide-differential, and EISA fast-differential drives and DAT tapes
- ♦ Builtin Ethernet
- ♦ GRX, CRX and Artist graphics
- $\Leftrightarrow$  HIL and PS/2
- ♦ Audio
- RS232 serial
- ♦ ASP and LASI chipsets

## 4.8.2 References

Most sources and their mirrors disappeared during the last years, as ownership of the website, resources and code transitioned a few times.

- ♦ MkLinux Linux on the OSF Microkernel, The Open Group (1997, archived by CIRR 1999, current mirror MkLinux.org accessed 2022)
- MkLinux for HP PA-RISC, The Open Group (1997, archived by CIRR 1999, current mirror MkLinux.org accessed 2022)
- Release Notes for MkLinux on HP PA-RISC Descriptions on MkLinux and extensive installation instructions. The Open Group (1997, archived by CIRR 1999, current mirror MkLinux.org accessed 2022)
- http://ftp.mklinux.org/pub/hppa/ Mirror of the MkLinux sets at ftp.mklinux.org (accessed 2022, several older mirrors disappeared including CIRR)

# 4.9 OSF/1 on PA-RISC

OSF/1 was the third "flavor" of Unix besides System V and BSD, developed by a consortium between DEC, IBM and HP under the auspices of the Open Software Foundation, OSF. OSF/1 Unix used the Mach microkernel, developed at Carnegie Mellon University (CMU), in a commercial setting. There were several experimental ports of OSF/1 to PA-RISC-from HP, OSF and probably also university groups.

HP used PA-RISC computers early in their life cycle for in-house operating system research. There is public information on at least HP Tut (early Mach) and the HP OSF/1 port of Mach 2.0 to PA-RISC of the late-1980s, both of which saw limited distribution and use. A while later in the 1990s, the OSF Open Group alliance ported its OSF/1 Unix onto PA-RISC as MK-PA research project, and used parts of that for the later Mach MkLinux port.

There apparently was a separate University of Utah OSF/1 to PA-RISC research project, with a Mach 3.0 (NMK14.4) and OSF/1 1.0.4 server used for threading research.

### 4.9.1 HP OSF/1

Around 1990 an internal HP project ported an early 1.0 version of OSF/1 to PA-RISC, being the alternative Unix operating system from an alliance of DEC, IBM, HP and others to compete with AT OT's and Sun's System V Unix. HP supported this undertaking early on, and planned subsequent transitions of its Unix offering towards OSF/1, when microkernel Mach operating systems were en vogue.

HP OSF/I was developed by ex-Apollo staff, after Apollo was bought by HP, and ported an Mach 2.0 macrokernel to the early HP 9000/700 workstations, resulting in a fairly complete OSF/I operating system, with proper hardware support and a usable desktop environment with Motif and other OSF/I applications. The port was never distributed widely and sold commercially only for a short time before being withdrawn quickly. It was apparently used widely at the University of Utah, but HP decided against betting on it commercially, "[f]inding fault with at least OSF I.oÃćâĆňâĎćs memory management, [HP] has distributed only limited quantities of what it considers a technical release."

OSF/1 apparently supported the following HP 9000 PA-RISC workstations:

♦ 720, 730 based on PA-7000 processors

#### 4.9.2 OSF MK-PA

The OSF Open Group Research Institute ported OSF/1 to PA-RISC in the mid-1990s as a research project, focusing on 32-bit HP 9000/700 workstations and servers. Research releases were MK6.0-PA in 1994, MK6.3-PA in July 1995 and MK7-PA and MK7.2-PA in 1996. Porting was supported by HP in some way. MK-PA was never distributed or released widely, but used for research purposes a lot, including for ARPA projects (to include radar tracking). Obtaining MK-PA from OSF RIrequired an OSF/1 source license.

Hardware support focused on PA-RISC 1.1 700s workstations, support for the 800s PA-RISC 1.0 servers was dropped from the original Mach 3/UX code base. MK-PA as research project had as its main objectives to demonstrate: PA-RISC as OSF RI reference platform, performance parity between HP-UX and MK based systems, HP-UX binary compatibility, high-speed networking capability. Performance was similar between HP-UX and MK-PA at that time. HP-UX compatibility was provided for HP-UX 9.05 on the MK-PA 7.1 release; compatibility for HP-UX 10 was apparently achieved with MK-PA

7.2. OSF MK 7.2 ran on both Intel x86 and HP PA-RISC and featured OSF/1 1.3.1 commands and libraries.

The version of Mach 3 used by the OSF porting effort contained several of the Mach 4 enhancements of the University of Utah and probably used parts of the Mach 3/UX PA-RISC codebase. Parts of the MK-PA port itself were then used in turn as the base of the OSF port of Linux onto OSF Mach, MkLinux.

MK-PA supported the following HP 9000 computers and hardware:

- ♦ 710, 720, 730 based on PA-7000 processors
- ♦ 715, 725, 735, 755 based on PA-7100 processors
- ♦ 712, 715, 725/100 based on PA-7100LC processors
- ♦ J200, J210[XC], based on PA-7200 processors
- & Additionally Interphase FDDI board, EISA Ethernet boards, HP Labs GSC bus Myrinet board
- ♦ MK 7.2: Myrinet networking, FDDI, DIPC and CORDS

#### 4.9.3 References

- ♦ MK-PA: An HP-UX compatible microkernel based Operating System, The Open Group (1998, archive.org mirror)
- ♦ MK-PA Project Update, James Loveluck (1996: The Open Group, archive.org mirror)
- ♦ OSF MK 7.2, OSF RI (1997: archive.org mirror, accessed February 2018)
- ♦ HEWLETT-PACKARD PUTS OSF/1 ON HOLD AS IT MERGES DOMAIN WITH HP-UX, Computer Business Review, March 22, 1992

# 4.10 Mach on PA-RISC

Several ports of the Mach microkernel operating system were developed between the late 1980s and 1990 to PA-RISC. Mach on PA-RISC included research projects at HP and universities but also a few commercial products.

The University of Utah was a center of early PA-RISC operating system research in the 1990s. The Mach microkernel was ported in Utah to PA-RISC with Mach 3 in 1991 and Mach 4 in 1994, both of which were developed in parallel to the more conservative HPBSD port.

Mach was commercialized for workstations eventually with NeXTSTEP on PA-RISC in 1994, and iconic Mac OS X, itself based on Mach and influences from NeXTSTEP. SPP-UX, the Unix variant for Convex Exemplar scalable computers was based on Mach as well, with HP-UX compatibility.

Interest in Mach died down after the 1990s and the ports were suceeded by open source ports in the early 2000s, which borrowed heavily from their code and documentation.

### 4.10.1 Mach 3

The Mach 3 port to PA-RISC called Mach 3/UX, from 1991 by Bob Wheeler of the University of Utah was one of the various Mach microkernel ports to PA-RISC. This port was supposed to accomplish what the previous, HP-internal HP Tut project aimed for—a proper port of Mach to PA-RISC. The sole target system was the HP 9000/835 server.

Ported were the Mach 3 microkernel with a proof-of-concept AT&T Unix System V kernel (personality) running as user-level server, with the Unix part originally done by CMU. The Mach 3/UX port never got very far, but code wound up later in Mach 4/Lites and probably MK-PA from OSF.

There apparently was a separate University of Utah OSF/1 on PA-RISC research project, using a Mach 3.0 microkernel and OSF/1 1.0.4 server used for threading research.

#### 4.10.2 Mach 4/Lites

The University of Utah Flux Research Group ported the original Mach microkernel with a 4.4BSD-Lites server around 1994 to the PA-RISC architecture, based on the work of the Mach 3/UX project, and called it Mach 4/Lites. There was not much support provided and few enhancements made over the years, and it was quickly discontinued in favor of other projects both at Utah University and elsewhere, for example the MkLinux port. The project was seen from the beginning not as a complete operating system but rather as a snapshot for developers.

Mach 4/Lites supported the following hardware:

- ♦ 705, 710, 720, 730, 750 based on PA-7000 processors
- ♦ 715, 725, 735, 755 based on PA-7100 processors
- ♦ 712 apparently with serious issues, 715 based on PA-7100LC processors
- ♦ Internal single-ended and fast-wide different SCSI drives and tapes, RS232 serial, builtin Ethernet, GRX and CRX graphicss, Artist on 712/715 probably, HIL and PS/2 keyboard/mouse
- ♦ Unsupported: FDDI networking, EISA expansion cards and devices, parallel ports, audio, teleshare port on 712, floppy drives and all other hardware

### Taken from the original Utah webpage, and modified, with permission from Mike Hibler

Mach 4/Lites supported the PA-RISC 1.1 HP 9000/700 platform with freely distributable source, binaries, and boot image for a complete Mach kernel that includes some of Utah's then-recent (though not exploited) research, the Lites BSD-based single-server, include directories and libraries, and a complete GNU toolchain for the ELF object format. In addition, there are several other PA-RISC-related device drivers, kernel components and utilities and a fairly complete 4.4BSD-lite user environment. The entire system was self-built on Mach 4/Lites.

The operating system kernel is based on a Mach kernel, derived from CMU's (Carnegie Mellon University) MK83 release, and is loosely referred to as Mach 4. It contains some initial work done at Utah as part of the ARPA-funded *Fast and Flexible Mach Systems* work. In particular it contains a prototype implementation of migrating threads and a basic framework for signature-based remote procedure calls, a fundamental component of the presentation/interface work. None of these features is used either by the Lites server or within the kernel itself.

The PA-RISC-specific part includes all the necessary interrupt, exception, and locore system call handling code, a pmap module, and device drivers for the VSC and GSC bus based workstations. The only kernel or server component provided only as a binary library and not in source form is the floating point emulation code which handles operations and exceptional conditions not done in hardware. The libmach and libcthreads libraries are also included with the necessary changes for PA-RISC support.

Also included is additional code never integrated into Mach 4, that was part of Utah's earlier Mach 3/UX and HPBSD ports or HP OSF/1. The former includes bus configuration and rudimentary device drivers for the CIO bus based workstations and servers as well as a remote kernel/task debugging facility developed by Convex. The latter includes some basic EISA support and alternative LAN drivers.

The Unix which runs on top of the Mach kernel is Lites, an 4.4BSD-lite Berkeley Unix operating system personality provided by the Lites server/emulator. Lites is a user-mode, single-task implementation of BSD Unix which runs on top of a Mach micro-kernel, developed at Helsinki University of Technology HUT in Finland.

#### 4.10.3 SPP-UX

The Exemplar Operating System, SPP-UX, was a scalable Unix based on Mach developed by Convex for its SPP1000 and SPP2000 mainframe computers with up to 128 or 512 processors. SPP-UX implemented a distributed architecture that was supposed to look like (emulate) HP-UX for developers but was very different below the userland. It probably was released between 1993 and 1999?

The SPP-UX kernel and architecture was based on a Mach 3.0 distributed microkernel and was taken over by HP during the acquisition of Convex and its Exemplar SPP computers. Each hypernode of the SPP computers ran an independent instance of the Mach microkernel There were three (four) main layers for SPP-UX:

- 1. Distributed kernel: Based on an enhanced Mach 3.0 microkernel, supposedly OSF 1/AD Mach from OSF RI, that was targeted for coupled SMP systems to support highly parallel applications; message-passing paradigm for NUMA computers
- 2. HP-UX compatibility: Second operating system layer compatible to HP-UX, to enable running HP-UX applications on SPP-UX, supposedly emulated HP-UX APIs and ABIs; management of distributed resources, processors, simultaneous users, process scheduler; supported parallel jobs as well as multiprocessing of single-thread

- 3. Extensions and features: Central management, open systems and standards like POSIX, specialized programming and development environment
- 4. Lastly, the applications: Possible were "HP Series 700" (stock HP-UX), "C Series" and "MPP" applications

SPP/UX supported the following hardware:

- ♦ Convex SPP1000, SPP1200, SPP1600
- ♦ HP Convex SPP2000, SPP2200, S-Class, X-Class

#### 4.10.4 HP Tut (Mach 2)

An internal HP research project was **HP Tut** from around 1988-89 to port HP-UX onto a Mach microkernel. The project apparently never suceeded far and moved on to merging parts of Mach 2.0 under HP-UX 2.0 to get something close to resembling Mach on PA-RISC. HP Tut was the basis for various other porting efforts and PA-RISC research projects within and outside of HP.

#### 4.10.5 Chorus

Another micro-kernel operating system was **Chorus by INRIA** with a development port to PA-RISC done in 1990-1991 at the Oregon Graduate Institute (OGI) for the HP 9000/834 system, based on based on Chorus v3.3/MiX v3.2. Hardware support and functionality was limited, with apparently no network interfaces or disk devices supported and console I/O depending on PDC and IODC routines. Code from various earlier projects was used, including from HP-UX 2.0 and HP Tut, HP-UX on 2.0 Mach. A later project ported Chorus v3.4 to the 9000/720 workstation a popular target for OS/Unix porting efforts at that time.

#### 4.10.6 References

- ♦ The Utah PA-RISC Code Snapshot Original webpage of the project. Mike Hibler (January 1996 [correctly December 2002]: University of Utah. Accessed 21 March 2008)
- ftp://flux.cs.utah.edu/flux/mach/ALPHA/ (FTP) contains the snapshots sets for a complete sys-tems, University of Utah (1994-2002. Accessed 21 March 2008)
- Installation on HP 700s Utah PA-RISC Code Snapshot installation instructions. Mike Hibler (n. d.: University of Utah. Accessed 21 March 2008)
- Strequently Asked Questions about the Utah PA-RISC Code Snapshot Mike Hibler (September 1995: University of Utah. Accessed 21 March 2008)
- ♦ HPE Spectrum, comp.arch, Bob English, Oct 17, 1990
- ♦ Exemplar Operating System (SPP-UX) (archive.org mirror), Hewlett-Packard Company (1997: mirror accessed January 2024)
- Convex Datasheet: Exemplar Operating System (SPP-UX) (archive.org mirror), CONVEX Computer Corporation (1995: mirror accessed January 2024)

# 4.11 Windows NT and NetWare PA-RISC

Parallel to the well-known Unix and Mach operating systems on PA-RISC, both commercial and R&D, a few rather odd operating system ports were attempted over time. Forgotten since, HP and PA-RISC were part of several interesting corporate development projects for commercial operating systems in the 1990s: Windows NT was ported as a demonstration and NetWare on PA-RISC had a serious product roadmap behind it. And even an abortive HP-UX on Intel i386 port.

There was also separatedly HP-RT, a real-time operating system for PA-RISC.

## 4.11.1 Windows NT

There were development efforts in the mid-1990s to port Microsoft **Windows NT** to PA-RISC, since HP wanted to hedge its bets both in the workstation and especially the anticipated NT workstation market.

Several magazine sources and USEnet posts around 1993 mentioned as much-HP was pursuing a PA-RISC port to NT, modified the PA-RISC architecture for bi-endianess and even conducted a "backroom" presention at the '94 Comdex conference of a (modified HP 712?) PA-7100LC workstation running Windows NT. Mentions of NT on PA-RISC continued in 1994 with customer interest but ended around 1995-sources at HP (from the Unix division no less) spoke of "dim prospects" for NT on PA-RISC in October 1994 and a "dead-end architecture" in 1996. The final nail apparently was a missing application landscape for PA-RISC on NT.

Consensus seemed to be building within HP at the time to favor the ancipated move to a post-RISC era with the VLIW EPIC/Itanium architecture – which did support Windows NT in the end.

Windows NT apparently supported the following HP 9000 PA-RISC workstations:

♦ 712 based on PA-7100LC processors

Pictures from archive.org

#### 4.11.2 NetWare

In the same era, in 1991, a two-year effort to port the NetWare operating system to PA-RISC was planned by HP and Novell, to be led by Novell with first product shipments targeted for the end of 1992.

Development was supposed to be part of Processor-Independent NetWare (PIN) of NetWare 4.1 that planned to support various computer architectures besides Intel x86 like Alpha, Sun, MIPS and later PowerPC. The porting effort at NetWare for PIN and HP for the PA-RISC part took longer than planned ("got bogged down"), and HP finally pulled out of it in 1994 after Novell was unable to deliver Processor-Independent NetWare (PIN) on schedule.

The PA-RISC Processor-Independent NetWare (PIN) was planned to be released in summer of 1994, when HP cancelled its plans to sell PIN on its HP 9000 computers. HP then decided to satisfy the "niche" need for NetWare with its Intel-based NetServer computers supplemented by continuing Portable NetWare on HP-UX and/or the NetWare 4.1 Services and Novell Directory Service (NDS) ports to HP-UX.

The delay of PIN and cancellation of PA-RISC were a "major disappointment" when PA-RISC was "one of [the] prime choices" for NetWare.

NetWare apparently supported the following HP 9000 PA-RISC workstations:

♦ unknown

Pictures from archive.org

### 4.11.3 HP-UX on Intel x86

Apparently there also was a prototype port of HP-UX to x86 hardware in the new century, at a time when the future of HP-UX and the sole surving hardware platform Itanium came in doubt during the early 2010s—PA-RISC was long gone then. HP apparently had a team working in secret ("skunkworks") to port HP-UX to x86 away from Itanium.

Some documents were made public through Oracle describing HP efforts on repositioning itself and its server/Unix division in the early 2010s. HP apparently mulled buying parts of Sun and/or Solaris to consolidate its Unix position, when Solaris was the Unix leader in the US and HP-UX "everywhere else", even though on a "death march due to inevitable Itanium trajectory."

Parts of the conversation in these documents mention a successful boot of HP-UX on x86 in December of 2009, with porting efforts projected to be "100M+" between 2010 and 2016. The plan apparently centered on mission-critical x86 systems (ProLiant DL980 and Superdome with x86) and first releases projected in 2011 (developer) and 2021 (Superdome and Linux ABI).

#### 4.11.4 References

- ♦ Novell und HP arbeiten an einem gemeinsamen RISC-Server, Computerwoche 20.12.1991
- ♦ HP edges toward NT support, Computerworld 1993-12-13: Volume 27 Issue 50, archive.org archive
- ♦ NetWare hits setback in RISC-y move, Computerworld, Jul 11, 1994
- ♦ Processor Independent NetWare to run on HP, Sun and DEC RISC, InfoWorld 4 Oct 1993
- ♦ HP backs away from Novell PIN plans, redirects strategy to Intel NetServer, PC Week July 4, 1994
- ♦ When the Power Macintosh ran NetWare, Old VCR December 23, 2023
- ♦ HP started then spiked HP-UX on x86 project, The Register 23 May 2012

# 4.12 HP-RT Real-time

#### 4.12.1 Overview

HP-RT was a real-time operating system from HP for its HP 9000 740 VME instrumentation computers, released from 1993 to 1997 in six versions from 1.0 to 3.0. It apparently was (also) sold as part of the "HP-RT Developer's Kit" that included the 743rt and high performance 744rt VME computers.

Apparently, HP-RT was based on the real-time operating system LynxOS. It was built as a real-time operating system from scratch, had a native POSIX API and included Unix features such as "protected address spaces, multiprocessing, and standard GUI." The real-time scheduling is part of the kernel with response times under 200 µs, later improveder to sub-100µs for uses such as "hospital system tied to a heart monitor, or a missile tracking system."

For programming, HP-RT supported dynamic shared libraries, C/ANSI C, FORTRAN, and PA-RISC Assembly as well as third-party ADA. In releases 3.0 and later, a GUI-based debugging environment DDErt and Event Logging library (ELOG) was included.

On the software side, HP-RT supported fast file system, X and Motif clients, X11 SERVERrt, STREAM-Srt (SVR 3.2), NFS,

Software development on HP-RT required the *HP-RT Development Environment*, 74ort VME machines, like the 742rt, but also a dedicated HP 9000 700 host machine running HP-UX for compiling and linking. The software was then downloaded to the rt VME system.

HP 74x VME products were discontinued in 2002 as "customers have migrated to new solutions and platforms more rapidly than anticipated" with end of support between 2003 and 2007. This included HP-RT as there were no follow-on HP PA-RISC products.

#### Systems supported

HP-RT supported HP 9000 740 Series VME computers with rt suffix, that were almost identical to their non-rt products.

| Model          | Processor | Speed       | HP-RT versions   |
|----------------|-----------|-------------|------------------|
| 742rt          | PA-7100   | 50 MHz      | HP-RT 1.0 to 3.0 |
| 743rt          | PA-7100LC | 64 MHz      | HP-RT 2.0 to 3.0 |
| V743rt Agilent | PA-7100LC | 100 MHz     | HP-RT 2.1 to 3.0 |
| 744rt          | PA-7300LC | 132-165 MHz | HP-RT 3.0        |

#### Hardware supported

HP-RT supported most of the on-board hardware and only very few expansion boards and devices. Some of the hardware and I/O was only supported in the last HP-RT version 3.01.

- ♦ HP SCSI single-ended (SE) and some FWD SCSI
- ♦ RS-232-C serial and Parallel
- ♦ Ethernet
- ♦ PC Card (PCMCIA) type II and flashdisks
- ♦ VME controller for VMEbus devices

## ♦ HCRX-8 and HCRX-24 GSC and Visualize-EG

### 4.12.2 Releases

There were six versions of HP-RT from 1.0 to 3.01 plus several minor patch releases like 2.11 that were not shipped to all customers. A break in releases was between 2.1 (1995) and 3.0 (1997) when support had to be provided for HP-UX 9 as well as the new HP-UX 10 in the HP-RT developers kit.

From inception, HP-RT was compliant with POSIX 1003.1 (operating system programming interfaces) and POSIX 1003.4 and 4a drafts (real time extensions and threads).

HP-RT is split into two parts: First, the HP-RT kernel with low-level I/O drivers, a 10ms interrupt clock, access to hardware timers (1µs) and standard OS functions such as scheduling, multitasking, memory management, IPC and kernel services. The second part, HP-RT services, contain optional higher-level functions such as NFS, TCP/IP, debuggers and development.

The HP-RT developers kits cost \$9,995 at time of release. It seems HP-RT development and releasing was a bit in flux throughout the short(ish) timespan of commercial support and HP-RT ended soon after 744rt workstations and HP-UX 10.20 EOL.

### HP-RT 3.0

HP-RT 3.00 was released as the last major version in January 1997. It added support for the PA-7300LC-based VME workstations 744rt/132L (no graphics yet) and updated the HP-RT operating system core significantly.

- ♦ POSIX.1b
- ♦ Dynamic shared libraries
- ♦ DDErt debugging and ELOG event logging
- ♦ Fast file system and NFS client caching
- ♦ Cron support
- ♦ Support for 40Mb flashdisk in PCMCIA

HP-RT 3.01 was the last version of HP-RT from October 1997 and added mostly hardware support, including for the 744 rt/165 L

- ♦ Visualize-EG graphics adapter
- ♦ SCSI fast-wide differential (FWD) support for A4268A adapter
- ♦ CD and SCSI floppy
- ♦ X11R6 Server
- ♦ Support for HP-UX 10.30
- ♦ PMC (PCI mezzanine) bridge board and expansion kit

#### HP-RT 2.0

The second HP-RT major release 2.0 was introduced in August 1994 and added support for HP 9000 743rt based on PA-7100LC processors. Besides hardware, HP-RT 2.0 added some features:

- ♦ FORTRAN ( "not thread safe" )
- ♦ STREAMSrt (whatever that was)
- ♦ Further performance improvements
- ♦ More "alignment with HP-UX"
- ♦ BOOTP for network booting

HP-RT 2.1 was released in October 1995 and added more features and support for the (Agilent) V743rt VXI workstations with 32-bit PA-7100LC processors. The 743rt (and 742rt?) workstations were still supported.

- ♦ X11 SERVERrt graphical
- ♦ SNMPrt agent
- ♦ PCMCIA adapter support
- $\diamond$  C++ (thread safe)
- ♦ "Generic driver"
- ♦ Debugging improvements

HP-RT 2.2 was released in June 1996 with several functional enhancements:

- ♦ HCRX-8 and HCRX-24 GSC graphics adapters
- ♦ Administration tool ADMrt
- ♦ Compatibility with HP-UX 10.10

There might have been a HP-RT 2.21 that already supported 744rt/132L, the GSC second slot expansion kit and external SCSI drives and DDS tapes.

#### HP-RT 1.0

The first HP-RT version 1.0 was released in January 1993, it supported the 742rt VME-based workstation on PA-7100 processors.

Features of HP-RT 1.0 were:

- ♦ POSIX.1 support and draft POSIX.4 and .4a support
- ♦ TCP/IP networking
- ♦ Network file system NFS
- ♦ X and Motif, X-terminal support
- ♦ C/ANSI C and C++ ( "not thread safe" )

HP-RT 1.1 was released in July 1993 and extended some HP-RT features:

♦ Performance enhancements of HP-RT ( "system tuning" )

♦ OTSrt (whatever that was)

### 4.12.3 References

Almost all information on HP-RT has been gone from the internet for years (decades), luckily some early-2000s archive.org mirrors are available.

- ♦ hp-rt overview & features (archive.org mirror), Hewlett-Packard Company (2002: mirror accessed January 2024)
- ♦ HP-RT Roadmap of Key Features (archive.org mirror), Hewlett-Packard Company (n.d.: mirror accessed January 2024)
- HP VME product availability and support (archive.org mirror), Hewlett-Packard Company (2001: mirror accessed January 2024)
- HP VME frequently asked questions (archive.org mirror), Hewlett-Packard Company (2001: mirror accessed January 2024)
- The HP-RT Real-Time Operating System (.pdf) Kevin D. Morgan (August 1993: Hewlett Packard Journal. Accessed Januar 2024)
- ♦ HP UPGRADES RT REAL-TIME SYSTEM, CBR Online Archive, March 19, 1997;

# 4.13 PA-RISC Operating Systems History

The history of PA-RISC operating systems started in parallel to the design and development of PA-RISC and HP 9000 computers. Many Unix and R&D operating systems were available in the late-1980s, first early commercial HP-UX for PA-RISC releases, followed by a plethora of research and development projects in the 1990s around Mach microkernel and BSD Unix versions which laid the basis for stable Linux and BSD open source ports of the 2000s.

## 4.13.1 Commercial

HP-UX: The story of HP-UX Unix started before PA-RISC, with versions for the early HP 9000 lineup — the HP FOCUS systems. From the late 1980s on, HP-UX was available on the first PA-RISC server computers (800s), with HP-UX 1.0 or 2.0 the first release on PA-RISC in 1986 or 1987.

Many updates soon followed, even though versioning was a bit complicated during that sparsely documented time. In the 1980s, another HP-UX was released with 3.0, followed by HP-UX 7.0 in 1990. The first HP Unix release that supported both 800 Series servers and the new 700 Series workstation was HP-UX 8.0 and then 9.0 from the early 1990s, still strongly BSD-based.

The new HP-UX 10 was released a few years later in 1995, followed in quick sucession by 10.20 and 10.30. Due to feared Y2K issues in earlier versions, HP made HP-UX 10.20 available free of charge for HP 9000 owners for a while. A server-only 10.30 released followed in 1997, as were many Additional Core Enhancements (ACEs), that added workstation hardware support to HP-UX 10.20.

The modernized HP-UX 11.0 was released soon after, starting in 1997, with a "true 64-bit kernel" with full 64-bit support for 64-bit computers but still support for many 32-bit PA-RISC systems. There was supposedly scant support for workstations in the original 11.00 release that was developed by the HP Server division – to be added later with the EP and ACE in 1998 and 1999.

The focus of HP-UX shifted with 11i to the newer "lettered" (A-Class, B-Class, ...) and rp/rx 64-bit and Itanium servers. HP started developing the HP-UX kernel to support PA-RISC and Itanium already beginning in 1997, and apparently together with NEC and Hitachi, old PA-RISC co-conspirators. HP-UX 11i v2 from 2003 then integrated PA-RISC and Itanium into a single operating system stream while HP-UX was focused more and more on specialized server roles – and stopped supporting most "older" PA-RISC workstations and 32-bit servers too.

**NeXTSTEP:** NeXTSTEP on PA-RISC was a commercial Mach-based operating system from the 1990s with an Unix userland and an extremely modern GUI. It was ported to PA-RISC in 1994 with version 3.3 developed specifically for the HP 9000 712 pizzabox workstation. Originally introduced in 1989, NeXTSTEP supported "black" (NeXT) and "white" (Intel) hardware, with support for RISC platforms including Sun SPARC and HP PA-RISC added in 3.3. Support for PA-RISC in NeXTSTEP was only brief and limited to a select set of 32-bit HP 9000 workstations.

NeXTSTEP itself, while revolutionary in aspects, did not have long commercial success. However some of its ideas and technologies live on though in Mac OS, after corporate consolidation in the tech sector. NeXTSTEP on HP 9000 712 workstations was a rather unique and modern operating system experience for the 90s.

Mainframes: There were a few other notable operating systems that ran on PA-RISC. HP's own MPE business mainframe operating system was ported from the HP 3000 CISC platform to PA-RISC with MPE/XL and MPE/iX, with several releases from 1988 to 2002.

Several third-party operating systems for PA-RISC mainframes were developed by companies for their

own computers. This includes Convex SPP/UX, a heavily modified Mach-based operating system familiar to HP-UX but a completely different design for the Convex/HP Exemplar SPP line of mainframes. The fault-tolerant Continuum servers from Stratus were also shipped with either Stratus FTX, a System V Unix, or Stratos VOS, a transaction-processing oriented system.

**PRO and East Asia:** In the mid-1990s, as part of the Precision RISC Organisation, HP's PA-RISC consortium, some Asian third-party PA-RISC OEMs started selling their own PA-RISC computers. These either made use of licensed HP-UX versions or their own custom developed operating systems – like Hitachi with HI-UX/WE2 and HI-UX/MPP or Samsung with SS-UX (?).

**Oddballs:** Besides the well known commercial PA-RISC operating systems and research projects, some interesting operating systems were ported to PA-RISC. Forgotten since, Windows NT and NetWare were ported to PA-RISC in the 1990s as development projects. HP-UX was ported to x86 as a development project to hedge their bets – with mixed results.

Another PA-RISC operating system by HP was HP-RT, a real-time operating system geared towards instrumentation use cases on HP 9000 740 series VME workstations that had a short-ish lifespan between 1993 and 1997, when "customers have migrated to new solutions and platforms more rapidly than anticipated."

### 4.13.2 Open Source

Linux: A native Linux port to PA-RISC was started in 1998 and gained momentum when HP started helping with equipment and documentation in 1999. The main Linux port quickly superseded the earlier Mach-based MkLinux. Because of HP's assistance, the machines targeted at that time were newer than what other ports supported, like the A180, B180 and 64-bit PA 2.0 systems.

PA-RISC support was included in the mainstream kernel, and shipped with Debian and Gentoo distributions as official ports. During the 2010s however, support declined and development was scaled back, resulting in the eventual removal of PA-RISC from official distributions. PA-RISC Linux still has the broadest support for systems and hardware from the current open source efforts.

**BSD**: Work on an OpenBSD port to PA-RISC on HP 9000/700 systems was started by Michael Shalayeff around 1999. His porting efforts were based a lot on source code and information from the previous PA-RISC research projects Lites/HPPA and MkLinux. The first complete OpenBSD/hppa release was version 3.5, with PA-RISC having been supported since on most 32-bit workstation, some 64-bit workstations and some servers. An OpenBSD/hppa64 port to support PA-RISC 2.0 computers running natively in 64-bit mode was started in 2007, but never took off.

NetBSD/hppa is a free, open source Unix-like operating system, and supports PA-RISC computers since around 2005, called NetBSD/hp700 until the 7.0 release, as a "Tier II" port. The port focuses on 32-bit PA-RISC 1.1 computers and 64-bit PA-RISC 2.0 systems in 32-bit. The current effort is largely based on Michael Shalayeff's work on the OpenBSD/hppa kernel from 2004 to 2005 and updated OpenBSD code later on.

#### 4.13.3 Research

As soon as PA-RISC was released in the late 1980s, academic and industrial research projects started operating systems ports to PA-RISC. Several other operating systems have been ported to the PA-RISC platform over the time between the late 1980s and late 1990s. Most of them only reached development state and have long been unmaintained. Documentation is rare, some of it only in archives.

| Year | HP       | Utah            | OSF       | Other        |
|------|----------|-----------------|-----------|--------------|
| 1988 | HP Tut   |                 |           |              |
| 1989 | HP Tut   | HPBSD           |           |              |
| 1990 | HP OSF/1 | HPBSD           |           | Chorus (835) |
| 1991 | HP OSF/1 | Mach 3/UX       |           | Chorus (720) |
| 1992 |          |                 |           |              |
| 1993 |          | HPBSD 2.0       |           |              |
| 1994 |          | Mach 4/Lites    | MK-PA 6.0 |              |
| 1995 |          |                 | MK-PA 6.3 |              |
| 1996 |          | Mach 4/Lites II | MK-PA 7.x |              |
| 1997 |          |                 | MkLinux   |              |

Table 4.17: PA-RISC R & D operating systems timeline

**BSD:** The premier among them was HPBSD from the University of Utah which was a port of 4.3BSD and later 4.4BSD to early 800s servers and specially the early 700s workstations. HPBSD contained commercial AT&T and HP code, and was never freely available.

Mach: Several ports of the Mach microkernel were undertaken during the early 1990s, with HP Tut using Mach 2.0 and the University of Utah trying Mach 3 and Mach 4. Porting efforts for OSF/1, the alliance Unix operating system from DEC, IBM, HP and others to compete with AT&T and Sun's System V Unix, started around 1990. HP itself ported OSF/1 to PA-RISC, which was never widely available commercially. This port was superseded in the mid-1990s by the OSF RI Open Group Research Institute with several releases of MK-PA. All of the Mach ports were never really used widely as production systems, but formed the basis for other research projects and later the BSD and Linux ports.

Linux: Early Linux support on PA-RISC built upon the MkLinux research project from the mid-1990s by the Open Group/OSF, that ported a Linux kernel onto a Mach microkernel, which in turn built on the previous MK-PA OSF/1 port to PA-RISC.

**Other:** An internal HP research project was **HP Tut** from around 1988-89 to port HP-UX onto a Mach microkernel. The project apparently never suceeded far and moved on to merging parts of Mach 2.0 under HP-UX 2.0 to get something close to resembling Mach on PA-RISC. HP Tut was the basis for various other porting efforts and PA-RISC research projects within and outside of HP.

Another micro-kernel operating system was **Chorus by INRIA** with a development port to PA-RISC done in 1990-1991 at the Oregon Graduate Institute (OGI) for the HP 9000/834 system, based on based on Chorus v3.3/MiX v3.2. Hardware support and functionality was limited, with apparently no network interfaces or disk devices supported and console I/O depending on PDC and IODC routines. Code from various earlier projects was used, including from HP-UX 2.0 and HP Tut, HP-UX on 2.0 Mach. A later project ported Chorus v3.4 to the 9000/720 workstation a popular target for OS/Unix porting efforts at that time.

## 4.13.4 Timeline

The approximate timeline of PA-RISC operating system development begins in 1988 as follows.

Table 4.18: PA-RISC operating systems timeline, ■ - full support, ♦ - partial support

| Year HP-UX Linux OpenBSD NetBSD HP-BSD Mach | 3 Mach 4 OSF/1 MkLinux NeXTSTEP |
|---------------------------------------------|---------------------------------|
|---------------------------------------------|---------------------------------|

| 1988 | \$        |           |           |           | \$        |           |           |           |           |  |
|------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|--|
| 1989 |           |           |           |           |           |           |           |           |           |  |
| 1990 | \$        |           |           |           |           |           |           | \$        |           |  |
| 1991 |           |           |           |           | <b>\$</b> | <b>\$</b> |           | <b>\$</b> |           |  |
| 1992 |           |           |           |           | \$        |           |           |           |           |  |
| 1993 | <b>\$</b> |           |           |           |           |           |           |           |           |  |
| 1994 | \$        |           |           |           |           |           | <b>\$</b> |           |           |  |
| 1995 |           |           |           |           |           |           | <b>\$</b> |           |           |  |
| 1996 |           |           |           |           |           |           |           |           |           |  |
| 1997 |           |           |           |           |           |           |           |           | <b>\$</b> |  |
| 1998 | <b>\$</b> | <b>\$</b> |           |           |           |           |           |           | <b>\$</b> |  |
| 1999 | <b>\$</b> | <b>\$</b> | <b>\$</b> |           |           |           |           |           |           |  |
| 2000 |           | <b>\$</b> | <b>\$</b> |           |           |           |           |           |           |  |
| 2001 |           | <b>\$</b> | <b>\$</b> |           |           |           |           |           |           |  |
| 2002 |           |           | <b>\$</b> |           |           |           |           |           |           |  |
| 2003 | <b>\$</b> | <b></b>   |           |           |           |           |           |           |           |  |
| 2004 | \$        | \$        |           | <b>\$</b> |           |           |           |           |           |  |
| 2005 |           |           |           |           |           |           |           |           |           |  |
| 2006 | <b>\$</b> | <b>\$</b> |           |           |           |           |           |           |           |  |
| 2007 |           |           |           |           |           |           |           |           |           |  |
| 2008 | \$        |           |           |           |           |           |           |           |           |  |
| 2009 | \$        |           |           |           |           |           |           |           |           |  |
| 2010 | \$        |           |           |           |           |           |           |           |           |  |
| 2011 | \$        | \$        |           |           |           |           |           |           |           |  |
| 2012 | \$        | <b>\$</b> |           |           |           |           |           |           |           |  |
| 2013 | \$        | \$        |           |           |           |           |           |           |           |  |
| 2014 | \$        | <b>\$</b> |           |           |           |           |           |           |           |  |
| 2015 | \$        | <b>\$</b> |           |           |           |           |           |           |           |  |
| 2016 | \$        | <b>\$</b> |           |           |           |           |           |           |           |  |
| 2017 | \$        | <b></b>   |           |           |           |           |           |           |           |  |
| 2018 | \$        | <b></b>   |           |           |           |           |           |           |           |  |
| 2019 | <b>\$</b> | <b></b>   |           |           |           |           |           |           |           |  |
| 2020 | <b>\$</b> | <b></b>   |           |           |           |           |           |           |           |  |
| 2021 | \$        | \$        |           |           |           |           |           |           |           |  |

### 4.13.5 Further reading

- ♦ For more technical information see the PA-RISC Operating Systems page, with details on release timelines and introduction dates on the PA-RISC Timeline page.
- ♦ HP lays out next-generation chip plans, Computerworld 1993-12-20: Volume 27 Issue 51, archive.org archive

Chapter 5

Appendix

## 5.1 Print History

| Release | Files changed | Lines added | removed | modified |
|---------|---------------|-------------|---------|----------|
| 2.8     | 92            | 1336        | 1113    | 1456     |
| 2.7     | 48            | 96          | 360     | 1244     |
| 2.6     | 90            | 210         | 1753    | 9378     |
| 2.5     | 91            | 2048        | 1.936   | 7636     |
| 2.4     | 70            | 818         | 1.668   | 2422     |
| 2.3     | 52            | 1141        | 269     | 1306     |
| 2.2     | 69            | 1.080       | 917     | 1975     |
| 2.1     | 18            | 315         | 29      | 170      |
| 2.0     | 56            | 2262        | 183     | 2377     |
| 1.2     | -             | -           | -       | -        |
| 1.1     | 14            | 157         | 406     | 775      |
| 1.0     | -             | -           | -       | -        |

Table 5.1: OpenPA print releases changes

Changes in the current Edition 2.9 since the last edition (2022):

- ♦ Revised PA-RISC timeline, introduction dates
- ♦ More systems descriptions and better text
- ♦ New article on Apollo and PRISM
- ♦ New article on PA-RISC history
- ♦ New content on PRO and PA-RISC in Japan
- ♦ New article on OpenPA and Internet sources
- ♦ New article on Oddball operating systems (NT, Netware)
- ♦ New article on HP-RT
- ♦ Much more content on HP-UX
- ♦ Many corrections (again thanks!)

#### Changes in Edition 2.8 since the last edition (2020):

- ♦ Many revisions and corrections (thanks!)
- ♦ Text and language in all chapters
- ♦ TeX backend update

#### Changes in Edition 2.7 since the last edition (2018):

- ♦ HP 9000 and PA-RISC Computers Story article added
- ♦ OpenPA.net turned twenty in 2019
- ♦ Many updates to PA-RISC computers articles

- ♦ HP 9000 520 FOCUS article updated
- ♦ HP 9000 743/744 VME article update and extended for VXI boards
- ♦ PA-RISC in US Navy DTC and TAC information added
- ♦ Many revisions and corrections (thanks!)
- ♦ HP Agilent 16600 and 16700 PA-RISC logic analyzers article added

Changes in Edition 2.6 since the last edition (2016):

- ♦ HP 9000 and PA-RISC history article
- ♦ Operating system reference table
- ♦ Major housecleaning of almost all articles
- ♦ Separate PA-RISC chipsets pages
- ♦ Extended chipset and system architecture information

Changes in Edition 2.5 since Edition 2.4:

- ♦ (2.5.1) BSD operating system support updated (OpenBSD and NetBSD)
- ♦ PA-RISC System Architecture section integrated into the Chipset section, with multiple PA-RISC platforum designs from the early 1980s to mid-2000s
- ♦ PA-RISC hardware and operating systems timeline added
- ♦ PA-RISC entry dates and prices added
- ♦ Many dead links to official documentation and resources removed (404)
- ♦ Wording and spelling corrections, several sections rewritten
- ♦ Stats: 91 files changed, 2048 insertions, 1936 deletions 7636 modifications (lines)

Changes in Edition 2.4 since Edition 2.3:

- ♦ Architecture and ISA pages improved
- ♦ HP-UX 11.x sections extended
- ♦ Processor sections improved
- ♦ Buses and SCSI sections improved
- ♦ Chipset section extended (Stretch, zx1, others)
- ♦ T-Class pages added
- ♦ Corrections to the PA-RISC OEM systems
- ♦ Operating systems pages updated
- ♦ Wording and spelling corrections

Changes in Edition 2.3 since Edition 2.2:

♦ Wax I/O adapter added

- ♦ CPU bus attachments of the PA-RISC processors added
- ♦ Memory and I/O controllers updated and extended
- ♦ HP-UX and other operating system support updated and revised
- ♦ Many pages rewritten and updated with general corrections
- ♦ More price and introduction date information for various HP 9000 systems

Changes in Edition 2.2 since Edition 2.1:

- Removal of several outdated pages: PDC Boot-ROM (only relevant to older systems, incomplete), LED error codes (same), Expansion cards (outdated and incomplete, just a collection of HP part numbers) and Memory modules (same)
- ♦ Almost all other pages have been updated and/or rewritten, especially the hardware sections (processors, chipsets, buses)

Changes in Edition 2.1 (October 2008) since Edition 2.0 (22 pages added):

- ♦ Convex Exemplar SPP1000, SPP1200 and SPP1600 (XA and CD) mainframes added
- ♦ HP/Convex Exemplar SPP2000 (S-Class/X-Class) mainframes added
- ♦ 3rd party PA-RISC computers information added: more Hitachi (3050RX, 3500 and 9000V OEM) and Mitsubishi (MELCOM ME RISC) and Oki (OKITAC 9000) OEM systems (relabeled HP)
- ♦ HP 9000/V2200 and V2250 Exemplar mainframes added
- ♦ HP 9000/V2500 and V2600 Exemplar mainframes added
- ♦ Cover page and several post-release spelling corrections

Changes in Edition 2.0 (May/June 2008) since Edition 1.2 (about 90 pages added and almost all other updated/modified):

- ♦ HP Itanium/IA64 servers added: rx1600/rx1620, rx2600/rx2620, rx4610, rx4640 and rx5670
- ♦ HP Itanium/IA64 workstations added: i2000, zx2000 and zx6000
- Much improved Other PA-RISC Operating Systems page (Mach 4/Lites, HPBSD, OSF/1, Mach 3, Chorus, and others)
- ♦ HP 9000 N4000 (rp7400) server section added
- ♦ Stretch and Cell-based (Superdome) chipset sections added
- ♦ HP 9000 N4000 (rp7405 and rp7410) server section added
- $\Leftrightarrow$  HP 9000 L1500 (rp5430) and L3000 (rp5470) server section added
- ♦ HP 9000 rp3410 and rp3440 (*rp3400 series*) server section added
- ♦ HP 9000 rp4410 and rp4440 (*rp4400 series*) server section added
- ♦ Reworked and more detailed HP 9000/500 FOCUS systems section
- ♦ Expanded and corrected early PA-RISC history/servers section
- ♦ Early PA-RISC 1.0 processors (TS-1, NS-1, NS-2, CMOS26B/PCX) section added

- Much improved and expanded Stratus Continuum servers section
- ♦ Winbond W89K and W90K embedded PA-RISC processors section added
- ♦ Synchronize with online OpenPA.net content
- ♦ Typographic polishing (T<sub>E</sub>X and in the HTML sources)
- ♦ Improvements to and streamlining of the HTML-to-PDF conversion process
- ♦ Removal of (book-format) DIN A5 print format

Changes in Release 1.2 (December 2007) since First Edition 1.1:

♦ Typographic modifications for limited print edition

Changes in Release 1.1 (November 2007) since First (Prerelease) Edition 1.0:

- ♦ Text formatting and positioning
- ♦ Typographic improvements
- & Addition of a (book-format) DIN A5 print format
- ♦ PA-RISC History page added, covering the early PA-RISC days
- ♦ Catch-up with all changes/updates from the OpenPA online edition (about one year worth of updates)

First (Prerelease) Edition 1.0 was published in July 2006.

# 5.2 PA-RISC Benchmarks

Assorted SPEC92, SPEC95 and SPEC2000 benchmark results for PA-RISC and Itanium systems from over the years. These were often quoted in press releases, magazine tests and general scientific community to compare raw computing (CPU and FPU) performance. Whilst not conclusive for all usage scenarios, they still made rough comparisons possible.

| Model         | SPEC92<br>int/fp | SPEC95<br>int/fp | SPEC95<br>rate int/fp | SPEC2000<br>int/fp | SPEC2000<br>rate int/fp |
|---------------|------------------|------------------|-----------------------|--------------------|-------------------------|
| 705           | 21.9/33.0        |                  |                       |                    |                         |
| 710           | 31.6/47.6        | 1.0/1.4          |                       |                    |                         |
| 712/60        | 67.0/85.3        | 2.1/2.7          | 18.7/23.9             |                    |                         |
| 712/80        | 97.1/123.3       | 3.1/3.5          | 28.1/32.0             |                    |                         |
| 712/100       | 117.2/144.2      | 3.8/4.1          | 33.8/36.3             |                    |                         |
| 715/33        | 32.5/52.4        | 1.0/1.6          |                       |                    |                         |
| 715/50        | 49.2/78.8        | 1.5/2.5          |                       |                    |                         |
| 715/64        | 80.6/109.4       | 2.5/3.3          |                       |                    |                         |
| 715/75        | 82.6/127.2       | 2.5/3.8          |                       |                    |                         |
| 715/80        | 96.3/123.2       | 3.0/3.5          |                       |                    |                         |
| 715/100       | 115.1/138.7      | 3.8/4.0          | 30.0/38.3             |                    |                         |
| 715/100XC     | 132.2/184.6      | 4.5/4.7          | 40.9/42.3             |                    |                         |
| 720           | 36.4/58.2        | 1.2/2.0          | 14.1/18.2             |                    |                         |
| 725/50        |                  | 1.5/2.5          |                       |                    |                         |
| 725/75        |                  | 2.5/3.8          |                       |                    |                         |
| 725/100       |                  | 3.8/4.0          |                       |                    |                         |
| 730           | 47.8/75.4        | 1.5/2.3          |                       |                    |                         |
| 735/99        |                  | 3.2/4.1          | 29.4/35.8             |                    |                         |
| 735/125       |                  | 4.0/4.6          | 36.3/40.9             |                    |                         |
| 742i/50       |                  | 1.5/2.5          |                       |                    |                         |
| 743i/64       |                  | 2.5/3.3          |                       |                    |                         |
| 743i/100      |                  | 3.8/4.0          |                       |                    |                         |
| 744/132L      |                  | 6.4/6.7          |                       |                    |                         |
| 744/165L      |                  | 7.9/7.6          |                       |                    |                         |
| 745i/50       |                  | 1.5/2.5          |                       |                    |                         |
| 745i/100      |                  | 3.2/4.1          |                       |                    |                         |
| 745/132L      |                  | 6.4/6.7          |                       |                    |                         |
| 745/165L      |                  | 7.9/7.6          |                       |                    |                         |
| 747i/50       |                  | 1.5/2.5          |                       |                    |                         |
| 747i/100      |                  | 3.2/4.1          |                       |                    |                         |
| 748i/64       |                  | 2.5/3.3          |                       |                    |                         |
| 748i/100      |                  | 3.8/4.0          |                       |                    |                         |
| 748/132L      |                  | 6.4/6.7          |                       |                    |                         |
| 748/165L      |                  | 7.9/7.6          |                       |                    |                         |
| 750           | 48.1/75.0        | 1.5/2.3          |                       |                    |                         |
| 755/99        |                  | 3.2/4.0          | 29.4/35.8             |                    |                         |
| 755/125       |                  | 4.0/4.6          | 36.3/40.9             |                    |                         |
| A180          |                  | 4.9.4.9          |                       |                    |                         |
| A180<br>A180C |                  | 9.2/8.6          |                       |                    |                         |
| A500-5X       |                  | 9.2/0.0          |                       | 422/414            | 2P: 9.3/7.6             |
| (rp2450)      |                  |                  |                       | 4444               | 21. 9.3//.0             |

Table 5.2: PA-RISC computers SPEC benchmarks results

| A500-7X<br>(rp2470) |             |           |                           | 581/    | 6.74/<br>2P: 12.9/ |
|---------------------|-------------|-----------|---------------------------|---------|--------------------|
| BI32L               |             | 6.4/6.7   | 58.1/60.3                 |         |                    |
| B132L+              |             | 6.8/7.2   | 61.5/64.6                 |         |                    |
| B160L               |             | 7.7/7.6   | 69.7/68.1                 |         |                    |
| B180L+              |             | 9.2/9.4   | 83.0/84.8                 |         |                    |
| B1000               |             | 23.9/39.3 | 217/378                   |         |                    |
| B2000               |             | 31.8/52.4 | 286/472                   | 332/357 | 3.8/4.1            |
| B2600               |             |           |                           | 403/440 | 4.7/5.1            |
| С100                |             | 5.0/6.6   | 44.8/59.4                 |         |                    |
| С110                |             | 6.0/8.1   | 54.0/73.3                 |         |                    |
| C132L               |             | 6.4/6.7   | 58.1/60.3                 |         |                    |
| C16oL               |             | 7.7/7.6   | 69.7/68.1                 |         |                    |
| С160                |             | 10.4/16.3 | 93.6/147                  |         |                    |
| C180                |             | 11.8/18.7 | 107/169                   |         |                    |
| C200                |             | 14.2/21.4 | 129/193                   |         |                    |
| C240                |             | 17.1/25.4 | 156/229                   |         |                    |
| C360                |             | 26.0/28.1 | 234/252                   |         |                    |
| C3000               |             | 31.8/52.4 | 287/471                   | 313/321 |                    |
| C3600               |             | 42.0/64.0 | 379/576                   | 432/433 | 5.0/5.0            |
| C3650               |             |           |                           | 508/542 | 5.9/6.3            |
| C3700               |             |           |                           | 604/576 | 7.0/6.7            |
| C3750               |             |           |                           | 678/674 |                    |
| C8000               |             |           |                           | 1001;/  |                    |
| D200                | 115/146     | 2.2/2.9   | 19.2/25.8                 |         |                    |
| D210                | 152/194     | 3.7/4.1   | 33.6/36.7                 |         |                    |
| D220                | 5.71        | 6.6/6.7   | 59.2/60.5                 |         |                    |
| D230                |             | 7.9/7.6   | 70.8/68.3                 |         |                    |
| D250                | 144/218     | 5.0/6.8   | 45.1/61.0                 |         |                    |
| <u>j</u> -          |             |           | 2P: 89.0/106              |         |                    |
| D260                |             |           | 2P: 114/143               |         |                    |
| D270                |             | 10.4/15.0 | 93.9/135<br>2P: 184/190   |         |                    |
| D280                |             | 12.3/17.4 | 111/157<br>2P: 219/221    |         |                    |
| D300                | 115/146     | 2.2/2.9   | 19.2/25.8                 |         |                    |
| D310                | 152/194     | 3.7/4.1   | 33.6/36.7                 |         |                    |
| D320                |             | 6.6/6.7   | 59.2/60.5                 |         |                    |
| D330                |             | 7.9/7.6   | 70.8/68.3                 |         |                    |
| D350                | 144/218     | 5.0/6.8   | 45.1/61.0<br>2P: 89.0/106 |         |                    |
| D360                |             |           | 2P: 114/143               |         |                    |
| D370                |             | 10.4/15.0 | 93.9/135<br>2P: 184/190   |         |                    |
| D380                |             | 12.3/17.4 | 111/157<br>2P: 219/221    |         |                    |
| D390                |             | 15.5/25.5 |                           |         |                    |
| E25                 | 45.0/66.7   |           |                           |         |                    |
| E35                 | 65.6/98.5   |           |                           |         |                    |
| E45                 | 82.1/122.9  |           |                           |         |                    |
| E55                 | 108.0/163.4 |           |                           |         |                    |

| F10                   | 22.0/36.6   |           |                                          |                 |                  |
|-----------------------|-------------|-----------|------------------------------------------|-----------------|------------------|
| F20                   | 33.6/56.1   |           |                                          |                 |                  |
| F30                   | 37.8/62.4   |           |                                          |                 |                  |
| G30                   | 37.0/02.4   |           |                                          |                 |                  |
| H <sub>3</sub> o      |             |           |                                          |                 |                  |
| I30                   |             |           |                                          |                 |                  |
| G40                   | 65.2/91.3   |           |                                          |                 |                  |
| H40                   |             |           |                                          |                 |                  |
| I40                   |             |           |                                          |                 |                  |
| G50                   | 100.0/158.5 |           |                                          |                 |                  |
| H50<br>I50            |             |           |                                          |                 |                  |
| G60                   | 108.8/195.3 |           |                                          |                 |                  |
| H60                   | 100.0/193.9 |           |                                          |                 |                  |
| I60                   |             |           |                                          |                 |                  |
| G70                   | 108.8/195.3 |           |                                          |                 |                  |
| H70                   |             |           |                                          |                 |                  |
| I70                   |             |           |                                          |                 |                  |
| Galaxy 1100           |             | 3.1/3.5   |                                          |                 |                  |
| 80 MHz (SAIC)         |             |           |                                          |                 |                  |
| i2000                 |             |           |                                          | /623            | /7.2             |
| 733 MHz 2 MB          |             |           |                                          |                 |                  |
| i2000<br>733 MHz 4 MB |             |           |                                          |                 | /577             |
| i2000<br>800 MHz 2 MB |             |           |                                          | /655<br>2P:/658 | /7.6<br>2P:/13.2 |
| i2000<br>800 MHz 4 MB |             |           |                                          | 365/610         |                  |
|                       |             |           |                                          |                 |                  |
| J200                  |             | 5.0/4.5   | 44.8/61.3<br>2P: 64.5/105                |                 |                  |
| J210                  |             | 6.0/5.4   | 54.0/73.4<br>2P: 77.5/126                |                 |                  |
| J210XC                |             | 6.4/5.7   | 57.6/81.5                                |                 |                  |
|                       |             |           | 2P: 82.8/142                             |                 |                  |
| J280                  |             | 11.8/19.3 | 107/174                                  |                 |                  |
| J282                  |             |           | 211/261                                  |                 |                  |
| J2240                 |             | 17.4/26.3 | 157/237<br>2P: 307/349                   |                 |                  |
| J5000                 |             | 32.5/54.0 | 302/486                                  |                 |                  |
| T /                   |             |           | 2P: 579/744                              |                 |                  |
| J5600                 |             | 42.6/62.7 | 384/564<br>2P: 758/847                   |                 |                  |
| J6000                 |             | 42.6/62.7 | 384/564<br>2P: 758/847                   | 441/433         | 2P: 9.7/8.0      |
| J6700                 |             | 57.6/85.9 |                                          | 603/581         | 2P: 13.4/10.5    |
| J6750                 |             |           |                                          | 676/651         | 2P: 14.9/11.5    |
| J7000                 |             | 32.5/54.0 | 302/486<br>2P: 579/744                   |                 |                  |
| K100                  |             | 4.9/6.8   | 572711                                   |                 |                  |
| K200                  |             | 4.9/6.8   | 44.3/61.2<br>2P: 87.9/117<br>4P: 174/198 |                 |                  |
| K210                  |             | 5.9/8.1   | 53.3/73.4<br>2P: 106/140                 |                 |                  |
|                       |             |           | 4P: 210/238                              |                 |                  |

| K220         | 6.4/9.1   | 57.7/82.0                     |         |                              |
|--------------|-----------|-------------------------------|---------|------------------------------|
|              |           | 2P: 114/157<br>4P: 228/275    |         |                              |
| K250         | 10.7/18.8 | 96.0/169                      |         |                              |
|              |           | 2P: 189/279                   |         |                              |
| K260         | 11.8/20.2 | 4P: 375/383<br>107/182        |         |                              |
| K200         | 11.0/20.2 | 2P: 212/297                   |         |                              |
|              |           | 4P: 418/398                   |         |                              |
| K370         | 14.6/23.0 | 132/207                       |         |                              |
|              |           | 2P: 261/322<br>4P: 519/434    |         |                              |
|              |           | 6P: 767/489                   |         |                              |
| K380         | 17.4/28.5 | 157/257                       |         |                              |
|              |           | 2P: 312/398<br>4P: 610/532    |         |                              |
|              |           | 6P: 902/604                   |         |                              |
| K400         | 4.9/6.8   | 44.3/61.2                     |         |                              |
|              |           | 2P: 87.9/117                  |         |                              |
| K410         | 5.9/8.1   | 4P: 174/198                   |         |                              |
| <b>K</b> 410 | 5.9/8.1   | 53.3/73.4<br>2P: 106/140      |         |                              |
|              |           | 4P: 210/238                   |         |                              |
| K420         | 6.4/9.1   | 57.7/82.0                     |         |                              |
|              |           | 2P: 114/157<br>4P: 228/275    |         |                              |
| K450         | 10.7/18.8 | 96.0/169                      |         |                              |
|              | , ,       | 2P: 189/279                   |         |                              |
|              |           | 4P: 375/383                   |         |                              |
| K460         | 11.8/20.2 | 107/182<br>2P: 212/297        |         |                              |
|              |           | 4P: 418/398                   |         |                              |
| K570         | 14.6/23.0 | 132/207                       |         |                              |
|              |           | 2P: 261/322                   |         |                              |
|              |           | 4P: 519/434<br>6P: 767/489    |         |                              |
| K580         | 17.4/28.5 | 157/257                       |         |                              |
|              |           | 2P: 321/398                   |         |                              |
|              |           | 4P: 610/532<br>6P: 902/604    |         |                              |
| L2000-44     | 33.7/72.3 | 01: 902/004                   |         |                              |
| (rp5450)     |           |                               |         |                              |
| L3000-5X     |           |                               | 388/376 | 4.5/4.4                      |
| rp2470       |           |                               |         | 2P: 8.9/8.3<br>4P: 17.4/14.5 |
| L3000-7X     |           |                               | 581/    | 6.7/                         |
| rp2470       |           |                               | J       | 2P: 12.9/                    |
| N4000-36     |           | 215/355                       |         |                              |
|              |           | 4P 830/1055<br>8P: 1650/1720  |         |                              |
| N4000-44     |           | 306/462                       |         |                              |
|              |           | 4P 1209/1495                  |         |                              |
|              |           | 8P: 2408/2075                 |         |                              |
| N4000-5X     |           | 376/528<br>AP 1470/1682       |         |                              |
|              |           | 4P 1479/1682<br>8P: 2939/2336 |         |                              |

| N4000-6X        |              | 493/489   | 5.7/5.7           |
|-----------------|--------------|-----------|-------------------|
| rp7400          |              |           | 2P: 11.3/10.4     |
|                 |              |           | 4P: 22.1/19.3     |
|                 |              |           | 8P: 42.6/30.5     |
| N4000-7X        |              | 551/524   | 6.4/6.1           |
| rp7400          |              |           | 2P: 12.5/11.0     |
|                 |              |           | 4P: 24.6/20.5     |
|                 |              |           | 8P: 46.7/32.1     |
| PrecisionBook   | 6.5/6.5      |           |                   |
| 132 (RDI)       |              |           |                   |
| PrecisionBook   | 7.8/7.4      |           |                   |
| 160 (RDI)       |              |           |                   |
| PrecisionBook   | 9.2/9.4      |           |                   |
| 180 (RDI)       | <i>yy</i> -4 |           |                   |
| R380            | 12.3/17.4    |           |                   |
| -               |              |           |                   |
| R390            | 15.5/25.5    |           |                   |
| rp3440          |              |           | 1P/2C: 18.7/19.2  |
| 1 GHz dualcore  |              |           | 2P/4C: 37.1/32.6  |
| rp4440          |              |           | 1P/2C: 18.6/19.3  |
| 1 GHz dualcore  |              |           | 2P/4C: 37.0/34.7  |
|                 |              |           | 4P/8C: 73.2/55.4  |
| rx1600          |              | 837/1382  | 9.71/16.0         |
| 1.0 GHz 1.5 MB  |              |           | 2P: 19.1/27.6     |
| rx1620-2        |              | 1178/2214 | 13.7/25.7         |
| 1.3 GHz 3.0 MB  |              |           | 2P: 27.0/42.7     |
| rx1620-2        |              | 1452/2692 | 16.8/31.2         |
| 1.6 GHz 3.0 MB  |              |           | 2P: 33.2/50.4     |
| rx2600          |              | 674/1151  | 7.8/              |
| 900 MHz 1.5 MB  |              | 0/4/1131  | 2P: 15.5/         |
| rx2600          |              | 810/1427  | 9.4/              |
| 1.0 GHz 3.0 MB  |              | 810/142/  | 9.4/<br>2P: 18.7/ |
| rx2600          |              |           |                   |
| 1.3 GHz 3.0 MB  |              | 1073/1808 | 12.4/             |
|                 |              |           | 2P: 24.8/         |
| rx2600          |              | 1408/2119 | 15.3/             |
| 1.5 GHz 6.0 MB  |              |           | 2P: 30.5/         |
| rx2620-2        |              | 1170/2229 | 13.6/15.9         |
| 1.3Hz 3.0 MB    |              |           | 2P: 26.9/27.7     |
| rx2620-2        |              | 1408/2553 | 16.3/29.6         |
| 1.6Hz 3.0 MB    |              |           | 2P: 32.3/48.5     |
| rx2620-2        |              | 1535/2675 | 17.8/31.0         |
| 1.6Hz 6.0 MB    |              |           | 2P: 35.5/51.5     |
| rx4610          |              | 379/701   | 4.4/8.1           |
| 800 MHz 4 MB    |              |           | 2P:/14.2          |
|                 |              |           | 4P: /22.4         |
| rx4640          |              | 1132/1891 | 13.1/21.9         |
| 1.3 GHz 3.0 MB  |              |           | 2P: 25.8/37.9     |
|                 |              |           | 4P: 51.4/57.4     |
| rx4640          |              | 1404/2161 | 16.3/25.1         |
| 1.5 GHz 6.0 MB  |              | 1404,2101 | 2P: 32.5/43.2     |
| .,              |              |           | 4P: 64.2/65.6     |
| rx4640-8        |              | 1372/2502 | 15.9/29           |
| 1.5 GHz 4.0? MB |              |           | 2P: 31.7/48.3     |
|                 |              |           | 4P: 62.2/70.5     |
| TY 1 ( 10 9     |              |           |                   |
| rx4640-8        |              | 1590/2712 | 4P: 72.5/77.9     |

| rx5670<br>900 MHz 1.5 MB                  |      |           |                                                                                                                           | 673/1151  | 7.81/13.3<br>2P: 15.5/24.5                                    |
|-------------------------------------------|------|-----------|---------------------------------------------------------------------------------------------------------------------------|-----------|---------------------------------------------------------------|
| rx5670<br>1.0 GHz 3.0 MB                  |      |           |                                                                                                                           | 807/1431  | 4P: 30.4/38.7<br>9.36/16.6<br>2P: 18.6/30.7                   |
| rx5670<br>1.3 GHz 3.0 MB                  |      |           |                                                                                                                           | 1066/1814 | 4P: 36.8/49.3<br>12.4/21.0<br>2P: 24.5/37.3<br>4P: 48.6/57.2  |
| rx5670<br>1.5 GHz 6.0 MB                  |      |           |                                                                                                                           | 1312/2108 | 1P: 15.2/24.5           2P: 30.3/42.6           4P: 60.0/66.4 |
| T520                                      |      | 5.2/      | 1P: 47.2/<br>2P: 93.8/<br>4P: 186/<br>8P: 363<br>12P: 531                                                                 |           |                                                               |
| Τ6οο                                      |      | 11.8/14.9 | IP: 106/134<br>2P: 211/263<br>4P: 418/510<br>6P: 617/735<br>8P: 814/915<br>10P: 1003/1043<br>12P: 1192/1151               |           |                                                               |
| V2200                                     |      | 13.8/22.1 | 1P: 125/<br>4P: 484/755<br>8P: 964/1380<br>12P: 1442/1909<br>16P: 1865/2312                                               |           |                                                               |
| V2250                                     |      | 16.4/24.8 | 16P: 2209/2471                                                                                                            |           |                                                               |
| V2500                                     |      |           | 16P: 4002<br>32P: 7481                                                                                                    |           |                                                               |
| V2600                                     |      |           | 16P: 5164<br>32P: 9315                                                                                                    |           |                                                               |
| SPP1000/XA                                |      | 3.3/4.0   |                                                                                                                           |           |                                                               |
| (Convex)                                  |      |           |                                                                                                                           |           |                                                               |
| SPP1200/XA                                | /185 |           |                                                                                                                           |           |                                                               |
| (Convex)<br>SPP1600/CD<br>(Convex)        |      |           | 8P: 290/383<br>16P: 541/744<br>32P: 996/1444                                                                              |           |                                                               |
| SPP2000<br>(Convex)<br>S-Class<br>X-Class |      | 11.8/18.7 | 92.5/141<br>2P: 183/276<br>4P: 363/524<br>6P: 539/739<br>8P: 713/935<br>10P: 867/1085<br>12P: 1012/1220<br>16P: 1307/1413 |           |                                                               |
| zx2000<br>900 MHz                         |      |           |                                                                                                                           | 668/1086  | /12.6                                                         |
| zx6000<br>900 MHz                         |      |           |                                                                                                                           | 669/1139  | 7.8/13.2<br>2P: 15.4/23.9                                     |

| zx6000<br>1.0 GHz |  | 807/1422  | /16.5<br>2P:/30            |
|-------------------|--|-----------|----------------------------|
| zx6000<br>1.5 GHz |  | 1315/2106 | 15.2/24.4<br>2P: 30.4/42.4 |