## SLAVE LOGIC ANALYZER 2302-5012-00

July 1981

GenRad/Development Systems Division 5730 Buckingham Parkway Culver City, CA 90230

## REVISION HISTORY

| Title                                                    | Number       | Date | Notes         |
|----------------------------------------------------------|--------------|------|---------------|
| Slave Logic Analyzer                                     | 2302-5012-00 | 7/81 | First Edition |
| RELATED PUBLICATIONS                                     |              |      |               |
| Slave Emulator Control Unit<br>Hardware Reference Manual | 2302-5000-00 |      |               |

GenRad/DSD, 1981

3

## PREFACE

This manual introduces and discusses the concepts of Slave Logic Analyzer operation. It prepares the user to install and operate the SLA for debugging prototype system in real time. Special emphasis is given to system commands and console displays. This manual consists of:

Chapter 1, INTRODUCTION, covers the basics of the Slave Logic Analyzer subsystem, specifications, and documentation.

Chapter 2, SERVICE AND MAINTENANCE, describes provisions of customer service and parts information.

Chapter 3, INSTALLATION, discusses Logic Analyzer support and installation.

Chapter 4, OPERATION, narrates the technique of invoking the Slave Logic Analyzer, presents general operation of the system, defines the use of commands, and details the finer points of Logic Analyzer operation.

The information in this manual is subject to change without prior notice.

Please note that a **Documentation Reply Card** is included in this manual. When you complete and return it, you help us produce better documentation for you.

A User Registration Card is included in the set of manuals you receive with your GenRad/DSD system. When you complete and return the User Registration Card, you ensure that you will receive all updates and new information for your configuration.

For your convenience, a list of GenRad/DSD Service Locations is appended to this manual.

# CONTENTS

CHAPTER

CHAPTER

| 1 - | INTRO | DUCTION                                         |     |
|-----|-------|-------------------------------------------------|-----|
|     | 1.1   | PURPOSE AND SCOPE                               | 1-1 |
|     | 1.2   | SLA OVERVIEW                                    | 1-1 |
|     | 1.3   | SLA SUBSYSTEM DESCRIPTION                       | 1-2 |
|     |       | 1.3.1 The SLA Card                              | 1-2 |
|     |       | 1.3.2 SLA Card Digest                           | 1-2 |
|     | 1.4   | SPECIFICATIONS                                  | 1-4 |
|     |       | 1.4.1 The SLA Card                              | ī-4 |
|     |       | 1.4.2 Cable Assembly, Internal (LA-P3 To EP-P3) | 1-4 |
|     |       |                                                 |     |
| 2 - | SERVI | CE AND MAINTENANCE                              |     |
|     | 2.1   | CUSTOMER SERVICE                                | 2-1 |

| 2.2 | INSTRUMENT RETURN              | 2-1  |
|-----|--------------------------------|------|
|     | 2.2.1 Returned Material Number | 2-1  |
|     | 2.2.2 Packaging                | 2-1  |
| 2.3 | PARTS LIST                     | 2-3  |
| 2.4 | IC INFORMATION                 | 2-5  |
| 2.5 | MNEMONIC DESCRIPTIONS          | 2-6  |
| 2.6 | LOGIC SCHEMATICS               | 2-8  |
| 2.7 | ASSEMBLY DIAGRAMS              | 2-15 |
|     |                                |      |

## CHAPTER 3 - INSTALLATION

| 3.1 | PREPARATION                  | 3-1 |
|-----|------------------------------|-----|
| 3.2 | INSTALLING THE SLA SUBSYSTEM | 3-2 |

PAGE

CONTENTS (Continued)

## CONTENTS (Concluded)

<u>.</u>

PAGE

CHAPTER 4 - OPERATION

| 4.1 | INTRODUCTION                        | 4-1  |
|-----|-------------------------------------|------|
|     | 4.1.1 Command Definitions           | 4-2  |
| 4.2 | GENERAL OPERATION                   | 4-3  |
| 4.3 | DETAILS OF LOGIC ANALYZER OPERATION | 4-4  |
|     | COMMANDS                            | 4-7  |
|     | 4.4.1 Window Mode Command           | 4-8  |
|     | 4.4.2 Mode Command                  | 4-15 |
|     | 4.4.3 Breakpoint Command            | 4-18 |
|     | 4.4.4 Qualify Trace Command         | 4-19 |

GENRAD/DSD SERVICE LOCATIONS

# ILLUSTRATIONS

| FIGURES |                              | PAGE |
|---------|------------------------------|------|
| 1-1     | Logic Analyzer Block Diagram | 1-3  |
| 2-1     | Logic Schematic Section      | 2-9  |
| 3-1     | Emulator Rear View           | 3-3  |

# ABBREVIATIONS

| ABBREVIATION                                                                                                          | DEFINITION                                            |
|-----------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|
| ADS                                                                                                                   | Advanced Development System                           |
| ASCII                                                                                                                 | American Standard Code for Information<br>Interchange |
| a de <b>AWG</b> éraeuto estas processos de la composición de la composición de la composición de la composición de la | American Wire Gauge                                   |
| BCD                                                                                                                   | Binary Coded Decimal                                  |
| BP                                                                                                                    | Breakpoint                                            |
| BUF                                                                                                                   | Buffer                                                |
| САР                                                                                                                   | Capacitor                                             |
| CER                                                                                                                   | Ceramic                                               |
| CONN                                                                                                                  | Connector                                             |
| CPU                                                                                                                   | Central Processor Unit                                |
| DIP                                                                                                                   | Dual In-line Package                                  |
| DR                                                                                                                    | Driver                                                |
| DSD                                                                                                                   | Development Systems Division                          |
| EP                                                                                                                    | Emulator Personality                                  |
| FF                                                                                                                    | Flip-Flop                                             |
| GND                                                                                                                   | Ground                                                |
| HEX                                                                                                                   | Hexadecimal                                           |
| IC                                                                                                                    | Integrated Circuit                                    |
| INV                                                                                                                   | Inverter                                              |
| LA                                                                                                                    | Logic Analyzer                                        |
| LB/SQ IN.                                                                                                             | Pounds Per Square Inch                                |
| LED                                                                                                                   | Light Emitting Diode                                  |
| MEM                                                                                                                   | Memory                                                |
| MOT                                                                                                                   | Motorola                                              |
| MUX                                                                                                                   | Multiplexor                                           |
| MV                                                                                                                    | Multivibrator                                         |
| OCTD                                                                                                                  | Octal                                                 |
| OSC                                                                                                                   | Oscillator                                            |
| POS                                                                                                                   | Positive                                              |
| PROM                                                                                                                  | Programmable Read Only Memory                         |
| PWB                                                                                                                   | Printed Wiring Board                                  |
| RAM                                                                                                                   | Random Access Memory                                  |
| REC<br>RIB                                                                                                            | Receiver                                              |
|                                                                                                                       | Ribbon                                                |
| ROM<br>SEL                                                                                                            | Read-Only Memory                                      |
| SEL                                                                                                                   | Select                                                |
| SLA                                                                                                                   | Single-In-Line Package                                |
| SPR                                                                                                                   | Slave Logic Analyzer                                  |
| ST                                                                                                                    | Sprague                                               |
|                                                                                                                       | State                                                 |
| TANT<br>TI                                                                                                            | Tantalum<br>Taxaa Instrumenta                         |
| 이 의사 🖡 🖕 영문 김 사업에 가장을 위해 주요한 것이라. 이 가지 않는 것이 하는 것이다.                                                                  | Texas Instruments                                     |

CHAPTER 1

## INTRODUCTION

#### 1.1 PURPOSE AND SCOPE

The purpose of this manual is to inform and instruct the user specifically about the Logic Analyzer portion of the Slave Emulator. The depth of coverage is sufficient for the intended purpose. This manual has been prepared assuming the user has a knowledge of GenRad Advanced Development System operation, including the Slave Emulator.

### 1.2 SLA OVERVIEW

The SLA simplifies debugging and troubleshooting tasks by displaying detailed pictures of time-related events within digital circuits. This allows the user to view bus data during program execution.

The SLA has a sampling rate of 10MHz. Information is recorded synchronously with the system, and stored in an area of memory contained in the SLA hardware.

The SLA samples and stores a maximum of 256 traces for up to 24 address lines, up to 16 data lines, four external user-defined lines, and 20 processor-dependent lines. A hardware register (Trace Qualifier) selects the trace to be stored in SLA memory.

These and other details are explained in Chapter 4, OPERATION.

#### **1.3 SLA SUBSYSTEM DESCRIPTION**

The SLA subsystem consists of one 2302-4746-01 Logic Analyzer card and one 2302-0234-01 Cable Assembly for Internal LA-P3 to EP-P3 connection.

### 1.3.1 THE SLA CARD

The Logic Analyzer is a standard Slave Emulator card with two rear double-sided edge connectors, P3 and P5, for interfacing the Breakpoint and Emulator personality cards. The front edge connectors, P1 and P2, plug into the motherboard (backplane). P1 and P2 are identical on all Emulator cards. There are approximately 122 components on this card, containing 256x4 RAMs, assorted IC logic arrays, resistor PAKs, a 20MHz crystal oscillator, capacitors and resistors.

### 1.3.2 SLA CARD DIGEST

The SLA card records bus signals during emulation, beginning at a specific event which is predetermined on the breakpoint card. The SLA 24-bit cycle counter records the time (or bus cycle) between two events. These two events are detected by Breakpoints 1 and 2. Breakpoint 1 starts the count and Breakpoint 2 ends the count. The SLA card records specified bus cycles determined by the trace qualifier.

The SLA block diagram is shown in Figure 1-1. Notice that memory logic falls into two groups:

(1) main memory and (2) memory address counters. Traces are stored in sixteen 256 x 4-bit main memory RAMs. Information to be stored can be restricted to a READ or WRITE to a specified location. The memory addresses are two 4-bit synchronous counters for addresses AO through A7.

Data latches coming off the bus consist of 24 address lines (BAO-BA23), 16 data lines (BDO-BD15), and four control lines (X6, R/W-, X17, and BHE). Non-bus signals are 16 processor-dependent inputs (XO-X15) and four external conditions (ECO-EC3).

The timing logic consists of a 20MHz crystal clock source and a 10/1MHz real-time clock, a clock selector, and a 24-bit cycle counter working into the bus through a buffer array carrying BDO-BD7.



2302-5012-00

## 1.4 SPECIFICATIONS

## 1.4.1 THE SLA CARD

| Width:     | 9 inches (23 cm)      |
|------------|-----------------------|
| Length:    | 12 inches (30 cm)     |
| Thickness: | .06 inches (1-1/2 mm) |
| Weight:    | 8 oz. (226.8 grams)   |

## 1.4.2 CABLE ASSEMBLY, INTERNAL (LA-P3 TO EP-P3)

Overall Length: 3.25 inches (8 cm)

## SERVICE AND MAINTENANCE

## 2.1 CUSTOMER SERVICE

Our warranty (at the front of this manual) refers to the materials and workmanship of our product. If a malfunction occurs, our service engineers will assist in any way possible. If the difficulty cannot be eliminated by use of the following service instructions, please write or phone the nearest GenRad/DSD service facility, giving full information about the trouble and the steps taken to remedy it. Describe the instrument by name, catalog number, serial number, and ID lot number if any. (Refer to front and rear panels.)

### 2.2 INSTRUMENT RETURN

### 2.2.1 RETURNED MATERIAL NUMBER

Before returning an instrument to a GenRad/DSD facility for service, please ask our nearest office for a "Returned Material" number. Use of this number in correspondence and on a tag tied to the instrument will insure proper handling and identification. After the initial warranty period, please avoid unnecessary delay by sending a purchase order number.

## 2.2.2 PACKAGING

To safeguard your instrument during shipment, please use packaging that is adequate to protect it from damage during shipment. Use of the original packaging is preferable. Any GenRad/DSD field office may advise or provide packing material for this purpose. Contract packaging companies in many cities provide dependable custom packaging on short notice. The three recommended packaging methods are:

- a. Rubberized Hair
- b. Excelsior
- c. Bubble Pack

- a. <u>Rubberized Hair</u>. Cover painted surfaces of instrument with protective wrapping paper. Pack instrument securely in strong protective corrugated container (350 lb/sq. in., bursting test), with 2-inch rubberized hair pads placed along all surfaces of the instrument. Insert fillers between pads and container to ensure a snug fit. Mark the box "Delicate Instrument" and seal with strong tape or metal bands.
- b. Excelsior. Cover painted surfaces of instrument with protective wrapping paper. Pack instrument in strong corrugated container (350 lb/sq. in., bursting test), with a layer of excelsior about six inches thick packed firmly against all surfaces of the instrument. Mark the box "Delicate Instrument" and seal with strong tape or metal bands.
- c. <u>Bubble Pack</u>. Bubble packs are continuous thin sheets of clear double sealed plastic material with bulging air bubbles spaced along the sheet to act as cushions. Cover painted surfaces of instrument with protective wrapping paper. Pack instrument in strong corrugated container (350 lb/sq. in., bursting test), with several layers of bubble pack wrapped firmly against all surfaces of the instrument. Mark the box "Delicate Instrument" and seal with strong tape or metal bands.

## 2.3 PARTS LIST

These parts lists are only for the Logic Analyzer card and Internal Cable Assembly. When ordering parts, use the full description.

| ITEM                                                                          | PART NO.                                                                                                                                                                                                                     | QTY                                                                | DESCRIPTION                                                                                                                                                                                                                                                                                                                                           | MFR                                                            | MFR PART NO.                                                                                                                                                                                   | SYMBOL                                                                                                              |
|-------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|
| 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13<br>14<br>15 | 2302-0746-01<br>5431-8600-00<br>5431-8761-00<br>5431-8630-00<br>5431-8632-00<br>5431-8674-00<br>5431-8686-00<br>5431-8707-00<br>5431-8775-00<br>5431-8775-00<br>5431-8775-00<br>5431-8844-00<br>5431-8968-00<br>5431-8974-00 | 1<br>2<br>1<br>1<br>1<br>1<br>1<br>2<br>1<br>2<br>1<br>4<br>1<br>8 | PWB, LOGIC ANALYZER<br>IC, 4/2-IN POS NAND<br>IC, BINARY 4-BIT COUNT<br>IC, 8-IN POS NAND<br>IC, 4/2-IN POS OR<br>IC, 2/D-FLIP-FLOP<br>IC, 4/X-OR GATES<br>IC, 2/JK FLIP-FLOP<br>IC, 3-8 LINE DECODER<br>IC, 1 of 8 DATA SEL/MUX<br>IC, BINARY 4-BIT COUNT<br>IC, 4/D-FLIP-FLOP<br>IC, 8/BUF-DRIVE-REC<br>IC, 6/3-STATE INVERTER<br>IC, 8/D-FLIP-FLOP | TI<br>TI<br>TI<br>TI<br>TI<br>TI<br>TI<br>TI<br>TI<br>TI<br>TI | SN74LSOON<br>SN74LS161AN<br>SN74LS30N<br>SN74LS32N<br>SN74LS74AN<br>SN74LS107N<br>SN74LS107N<br>SN74LS138N<br>SN74LS151N<br>SN74LS161N<br>SN74LS175N<br>SN74LS244N<br>SN74LS368N<br>SN74LS374N | U3,24<br>U7<br>U49<br>U37<br>U8<br>U11<br>U23<br>U21,22<br>U10<br>U33,20<br>U44<br>U43,46,47,48<br>U9<br>U38-42,4-6 |
| 12<br>13<br>14                                                                | 5431-8775-00<br>5431-8844-00<br>5431-8968-00                                                                                                                                                                                 | 1<br>4<br>1                                                        | IC, 4/D-FLIP-FLOP<br>IC, 8/BUF-DRIVE-REC<br>IC, 6/3-STATE INVERTER                                                                                                                                                                                                                                                                                    | TI<br>TI<br>TI                                                 | SN74LS175N<br>SN74LS244N<br>SN74LS368N                                                                                                                                                         | U44<br>U43,46,47,48<br>U9                                                                                           |
|                                                                               | 5431-8993-00<br>5627-1017-00<br>7540-1816-00<br>5434-0206-00<br>6099-2105-00<br>6740-2663-00<br>4431-4103-00<br>4450-6260-00                                                                                                 | 3<br>16<br>1<br>7<br>1                                             | IC, 2/4-BIT BINARY COUNT<br>IC, RAM BIPOLAR 256x4<br>SOCKET, IC 16-PIN<br>OSC, 20 MHZ, 14-PIN DIP<br>RES, 1K, 1/4W, 5%<br>RES,PAK,9/4.7K,10-PINSIP<br>CAP, IC 01mf, 50V<br>CAP, 33mf, TANT, 10V                                                                                                                                                       | TI<br>FC<br>TI<br>MOT<br>A-B<br>CTS<br>AVX<br>SPR              | SN74LS393N<br>93L422<br>C-9316-02<br>K1100A-20.MHZ<br>RC0G7GF102J                                                                                                                              | U34-36<br>U12-19,25-32<br>TCI<br>U2<br>R1-7<br>RP1<br>C8-64                                                         |

PARTS LIST LOGIC ANALYZER 2302-4746-01

## PARTS LIST CABLE ASSEMBLY INTERNAL LA-P3 TO EP-P3

| ITEM   | PART NO.                     | QTY    | DESCRIPTION                                                   | SYMBOL      |
|--------|------------------------------|--------|---------------------------------------------------------------|-------------|
| 1<br>2 | 4230-4751-00<br>0034-6938-00 | 2<br>1 | CONN CARD EDGE, 26 CONTACT<br>CABLE, RIB 26 CONDUCTOR, 28 AWG | EP-P3,LA-P3 |
|        |                              |        |                                                               |             |

## 2.4 IC INFORMATION

The integrated circuits used in the SLA logic are mostly all low-power Schottky TTL's. Notice that the total number of pins per DIP are either 14, 16, 20, or 22.

| <b>1</b> |                        | PIN N                                                    | UMBER |
|----------|------------------------|----------------------------------------------------------|-------|
| TYPE     | LOGIC DESCRIPTION      | GND                                                      | Vcc   |
|          |                        |                                                          |       |
| 74LS00   | 4/2-IN POS NAND        | 7                                                        | 14    |
| 74LS161  | BINARY 4-BIT COUNT     | 8<br>7                                                   | 16    |
| 74LS30   | 8-IN POS NAND          | 7                                                        | 14    |
| 74LS32   | 4/2-IN POS OR          | 7                                                        | 14    |
| 74LS74   | 2/D - FF               | 7                                                        | 14    |
| 74LS86   | 4/X - OR               | 7<br>7<br>7<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8 | 14    |
| 74LS107  | 2/JK FF                | 8                                                        | 16    |
| 74LS138  | 3-8 LINE DECODER       | 8                                                        | 16    |
| 74LS151  | 1 OF 8 DATA SEL/MUX    | 8                                                        | 16    |
| 74LS161  | 4-BIT BINARY COUNTER   | 8                                                        | 16    |
| 74LS175  | 4/D - FF               |                                                          | 16    |
| 74LS244  | 8/BUF-DR REC           | 10                                                       | 20    |
| 74LS368  | 6/3-STATE INV          | 8                                                        | 16    |
| 74LS374  | 8/D - FF               | 10                                                       | 20    |
| 74LS393  | 2/4-BIT BINARY COUNTER | 7                                                        | 14    |
| 93L422   | 256x4 BIPOLAR RAM      | 8<br>8<br>7<br>7                                         | 22    |
| 74S289   | 64-BIT RAM             | 8                                                        | 16    |
| 74S08    | 2-IN POS AND           | 7                                                        | 14    |
| 74502    | 2-IN POS NOR           |                                                          | 14    |
| 74S03    | 2-IN POS NAND 0/C      | 7                                                        | 14    |
| 7404     | HEX INV                | 7                                                        | 14    |
| 74221    | MONOSTABLE MV          | 8<br>7                                                   | 16    |
| 74LS04   | HEX INV                | 7                                                        | 14    |
| 74LS08   | 2-IN NAND              | 7                                                        | 14    |
| 74LS10   | 3-IN NAND              | 7                                                        | 14    |
| 74LS30   | 8-IN NAND              | 7                                                        | 14    |
| 74LS157  | 2 TO 1 SEL/MUX         | 8                                                        | 16    |
| 74LS373  | OCTD LATCH             | 10                                                       | 20    |
| 8098     | BUS DR INV, 3-ST       | 8                                                        | 16    |
|          |                        |                                                          |       |

## 2.5 MNEMONIC DESCRIPTIONS

The following signal names were taken from the SLA schematic diagrams included in this manual. Most of the signals are those which traverse the bus. In other words, these signals go off the card. A signal which stays on the card is shown by an asterisk after its name. See notes.

| MNEMONIC      | LOGIC ANALYZER                    |
|---------------|-----------------------------------|
| LAS-          | Logic Analyzer Strobe             |
| BAO-BA24      | Bus Address, 0-24                 |
| BDO-BD14      | Bus Data, 0-14                    |
| BHE+          | Byte, High Enable                 |
| EPCYC-        | Emulation Processor Cycle         |
| PRTY-         | Priority Error Input              |
| MEM-          | Memory Cycle                      |
| IPWAIT-       | Interface Processor Wait          |
| RFSH-         | Refresh Cycle                     |
| BYTE+         | Byte - 8-Bit Operation            |
| R/W-          | Read Write Cycle                  |
| HLDA-         | Hold Acknowledge                  |
| MRDY+         | Memory Ready                      |
| (SAO+)-(SA2+) | System Address, 0-2               |
| (BP1+)-(BP3+) | Breakpoint, 1-3                   |
| BP10UT-       | Breakpoint 1, Out                 |
| EPI-          | Emulation Processor Interrupt     |
| MAP-          | Memory Mapper - Internal/External |
| TIME-         | Test Memory Enable                |
| SYS+          | System Address Enable             |
| BP20UT-       | Breakpoint 2, Output              |
| BP1IN-BP2IN   | Breakpoint 1-2, Input             |
| IOO-IO31      | Input/Output, 0-31                |
| (SA1+)-(SA3+) | System Address, 1-3               |
|               |                                   |
| BP4+          | Breakpoint 4                      |
| LAI-          | Logic Analyzer Interrupt          |
| WPROUT-       | Write-Protect                     |
| BP3OUT-       | Breakpoint 3, OUT                 |
| RSTPB-        | Reset Push Button                 |
| BP3IN-        | Breakpoint 3, IN                  |
| BP4OUT-       | Breakpoint, OUT                   |

NOTES: (1) - means Active Low Bus Signals (2) + means Active High Bus Signals (3) \* means Active Low Non-Bus Signals

## 2.5 Continued

| MNEMONIC       | LOGIC ANALYZER                                   |
|----------------|--------------------------------------------------|
| BP4IN-         | Breakpoint, IN                                   |
| X0-X15         | Processor-dependent Logic Analyzer inputs        |
| ECO-EC3        | "External Condition" 0-3                         |
| TQ             | Trace Qualifier for Logic Analyzer               |
| BP2-           | Breakpoint 2                                     |
| BP3-           | Breakpoint 3                                     |
| DO <b>-</b> D7 | Slave Emulator Bus Data, 0-7                     |
| CLRCNT*        | Clear address counter overflow bit.              |
| CYCCNT         | "Cycle Count"                                    |
|                | Enable counting of Breakpoint 3 cycling.         |
| DATA STR       | Inverse of Logic Analyzer Strobe (LAS)           |
| SELL*          | Select read-data buffer for Logic Analyzer RAMS. |
| SELR*          | Enable Sell*                                     |

NOTES: (1) - means Active Low Bus Signals (2) + means Active High Bus Signals (3) \* means Active Low Non-Bus Signals

## 2.6 LOGIC SCHEMATICS

The Logic Analyzer schematic, 2302-4746-01-SD, consists of five sheets. Sheets 1 and 2 depict reference information, such as pin number and signal name, for Edge Connectors P1, P2, P3, and P5. This information can be traced to logic inputs and outputs on the remaining sheets. Each IC DIP is labeled with pin numbers, symbol, and I/O signals.

Figure 2-1 shows a section of logic extracted from Sheet 3. The bow-tie connector symbol represents bi-directional bus signal flow. The number 1, within the left side of the bow-tie means P1. To the left of this number are the numbers A31, B31, A30, B30, A29, B29, A28, and B28. "A" stands for the upper or component side of the PWB, while "B" stands for the other side. The two-digit numbers are the pin numbers. Therefore, A31 means P1 pin 31.

BDO through BD7 are mnemonics for 8-bit bus data on lines 0 through 7. The symbols in parentheses are schematic page numbers and zone location on that page. For example, (4-D2) means page 4, zone D2.







PIB AZA P2B PIA P3A P3B D BUS CARD BUS CARD BUS CARD BUS CARD xo GND GND GND GND SAO +5V SAI XI +5V +5V +5V 540+ SAI+ xz x4 SAZ\_ + 11 +5¥\_\_\_ SA3 +5V 542 T SA3+ +5V 13 BPZ BP2+ +12V +12V -> SPIT LAS-BPB BP4+ X5 BP3+ BA25 LAS-SYNC-(NØT USED) X6 GND GND BPIØUT-INST USED PGO-(NOT USED) 6 XIT X 8 LAI-RFSH-EPI-BAZ4 +5V (NOT USED) BA2Z BAZZ XD BAZZ 8A23 MAP-WPROT-BPI- (NOT USED) BAZO BAZI TMEврзфит-BAZI BAZO 9 BPZ- INOT USEDI BA18 <u>x11</u> BA 19 5YS RSTPB-575+ BAIB 8415 BP3- (NOT USED) 10 X13 BAIL BAI7 BAIT BP2ØUT-BP3IN-10F BAIL X14 BPIIN-BP4ØUT-GND GND 12 BAI4 BA15 BAIS BP2IN-BP4IN-X15 BAI4 13 13 BAIZ BAI3 IØI τøο BAIZ BAIS BAID BAIL BALL IØZ IØ3 BAID 115 BAB BAD 105 ÷ IØ4 BAB BAS С 1*0*6 IØ7 GND GND BALO BAT IØS IØ8 BA6 647 12 BA4 BAS Ipi IØII BA5 BA4 19 19 BAZ BA3 Igiz IPIS BAZ 883 20 20 BAD BA 1 **I**#14 IØIS BAI BAO 21 GND GND IØ16 Igin 22 BD 14 BDI5 IØ 18 1415 BD14 8015 23 23 123 BDIZ BD13 8013 10 20 1/21 BDIZ 24 24 BDIO BDII 8011 I#22 1123 25 BDID 25 25 BDB BD9 1025 IØ24 BD 6 803 26 1#26 IØZT ØN D 27-127 GND 2' BDG 807 807 85**0**I 24 1927 BDG 28 26 BD4 805 BDS IØ 30 1031 BD4 29 29-29 803 BD2\_ 802 BD3 GND 30 GND 30 30 30 BDO BDI 801 800 131 GND GND ÷ BHE BYTE+ BHE+ 33 EPCYC-R/W-EPCYG 34 R/W-~ HLDA в PRTY-35 HRDY+ GND MEM-GND MEM-37 32 GND SND 38 29 IPWAIT- 35 MIT USED) 39 -IZV -IZV 40 40 41 +5V +5V +5V +54 THIS SHEET REFERENCE ONLY + 5 V +5V 42 + 5V SND GND 43 43 ÷ Ξ A 7 6 5 3 8 4

5

ь

4

3

8

Service And Maintenance 2-11









## 2.7 ASSEMBLY DIAGRAMS

The following assembly diagrams are for the SLA card and the internal LA-P3 to EP-P3 cable.





CHAPTER 3

## INSTALLATION

## Chapter 3

## INSTALLATION

### 3.1 PREPARATION

Before installing the SLA subsystem, check with your GenRad/DSD service facility to verify that your Slave Emulator is configured with the latest version of:

- a. Software
- b. Breakpoint Card
- c. Interface Processor Card with correct ROM
- d. External Probe

### NOTE

All Slave Emulators shipped from GenRad/DSD after April 30, 1981 are correctly configured to operate with the SLA subsystem.

## 3.2 INSTALLING THE SLA SUBSYSTEM

- a. On the Emulator, set the ON/OFF power switch to OFF and remove the a.c. power cord from the rear panel socket.
- b. Remove the rear panel.
- c. Refer to Figure 3-1. Insert the Logic Analyzer card in Position 1 in the card cage.
- d. Connect one end of the short flat cable, 2302-0234-01, to the Logic Analyzer card (P3); and the other end of the cable to Personality Card P3.
- e. On Cable 2302-0225-01, connect the LA-P5 plug to the Logic Analyzer card.
- f. Before replacing the rear panel, make sure that all cables are properly aligned and pushed all the way onto the card edge connectors. Replace the rear panel.
- g. Replace the a.c. power cord.
- h. Place the ON/OFF switch on the Emulator to ON and proceed to Chapter 4, Operation.





Installation 3-3

## **OPERATION**

### 4.1 INTRODUCTION

The Slave Logic Analyzer (SLA) option allows the user to view the emulated processor's operation by displaying as many as 64 processor functions in three different formats. The user may record a trace of the target processor's activity in real time.

Parameters which the user can control include the following:

| Trace qualifier                              | To identify a specific subset of bus cycles to trace. Breakpoint 3 serves as the trace qualifier.                     |
|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|
| Trigger event identity                       | Breakpoints 0, 1, and 2 may serve as a Logic Analyzer trigger.                                                        |
| Trace contents, relative<br>to trigger event | A post-trigger delay count identifies how<br>many qualified bus cycles to trace after the<br>triggering event occurs. |

The Logic Analyzer's trace buffer is large enough to trace 256 bus cycles. These actually represent target processor execution cycles, but the term "bus cycles" is used to suit common usage, whether or not the target processor is connected to a bus in the target system.

Event timing is another Logic Analyzer function. The Analyzer has a mode in which it times the interval between Breakpoints 1 and 2, allowing accurate measurement of the elapsed time between two events. Such an interval can be measured in microseconds, hundreds of nanoseconds, or bus cycles.

Software enhancements in the following functions provide support for the SLA:

Window mode command Mode command Breakpoint command Qualify trace command

#### 4.1.1 COMMAND DEFINITIONS

A definition of each of these commands is given here; a more detailed discussion follows in the section entitled COMMANDS.

#### WINDOW MODE COMMAND

The Window Mode command accepts three new modes. Each new mode selects one of the Logic Analyzer display formats listed below for the current window. It also allows the user to edit the set of signals to be shown by the waveform display.

Logic Analyzer trace data may be displayed in the following formats:

| Cycle data      | Each bus cycle is formatted on a single<br>line, with most information shown in<br>hexadecimal.                            |
|-----------------|----------------------------------------------------------------------------------------------------------------------------|
| Waveform        | Individual signals in the trace are drawn as lines in the display, as in a waveform diagram.                               |
| Execution trace | This processor-dependent display shows disassembled instructions combined with the data they manipulate on the target bus. |

## MODE COMMAND

The Mode command provides options for both breakpoint and Logic Analyzer functions. These controls are unified in a single command because the Logic Analyzer is actually an extension of breakpoint support.

#### BREAKPOINT COMMAND

The Breakpoint command itself is essentially unchanged, but the meaning of breakpoints is expanded when the Logic Analyzer is enabled.

#### QUALIFY TRACE COMMAND

The Qualify Trace command sets parameters to select bus cycles to be traced when the Analyzer is enabled. These parameters are identical to those used with breakpoints, but the meaning of a match condition is "trace this cycle" rather than "break execution". This command also sets the post-trigger delay, which indicates how many bus cycles to trace after the triggering event occurs.

#### 4.2 GENERAL OPERATION

Using the Logic Analyzer requires defining a new emulation environment for the Slave Emulator and reconfiguring the ADS display. Since only wide windows are used for SLA displays, the user must invoke the Screen Map command and set the current window to a wide window display. The current window is indicated by a long reverse video line. <TAB> is used to redefine the current display window. Please refer to SCREEN MAP HELP DISPLAY.

The user must then invoke the Window Mode command to change the current window to one of the three Logic Analyzer modes; Cycle data, Waveform, or Execution Trace display. Please refer to the WINDOW MODE COMMAND HELP DISPLAY.

Initially, when the Logic Analyzer window option has been selected, the window displays the message **\*\*no trace data available\*\*.** Three additional steps are required to use the Analyzer.

First, enable the Logic Analyzer using the Mode command. The Mode command is used to define both breakpoint and Logic Analyzer options. When this command is entered, a help display showing the submodes and current status of the submodes appears on the screen. Please refer to the MODE COMMAND HELP DISPLAY.

Next, invoke the Qualify Trace command to qualify the trace parameters to be used by the SLA. When this command is entered, the screen shows a help display with the current trace qualifier and the trace qualifier options. The trace qualifier uses Breakpoint 3 to define which bus cycles will be recorded by the Logic Analyzer. The user may record all bus cycles or just those concerning a particular address, data, or other option.

In addition, the relative position of the trigger within the trace can be defined by the post-trigger delay. The delay count can be set between 1 and 255. If the count is 1, tracing will halt one qualified trace after the breakpoint is reached and the 254 events prior to the break, along with the cycle corresponding to the break, will be displayed if available. If the trace qualifier suppresses tracing of this cycle, the last qualified cycle before the break will be displayed.

If the count is 255, tracing will halt 255 qualified traces after the break and at most, 255 events after the break will be displayed. If the break occurs before this many cycles are traced after the last Execute command, the number of cycles displayed will be less. Please refer to the QUALIFY TRACE COMMAND HELP DISPLAY.

Next, define Breakpoint 0, 1, or 2 as a trigger (or triggers) for the Logic Analyzer. When all conditions are set, the Execute command may be given and the Logic Analyzer will be updated when a breakpoint is reached. Please refer to the BREAKPOINT COMMAND HELP DISPLAY.

#### 4.3 DETAILS OF LOGIC ANALYZER OPERATION

When the Logic Analyzer is enabled via the Mode command, the Analyzer begins tracing target bus cycles at one of two times:

If the target processor is halted, tracing begins when a user's Execute command releases it to run.

If the target processor is running, tracing begins as soon as the Slave Emulator recognizes the mode change. The Slave Emulator halts the target processor while it changes Breakpoint/Logic Analyzer modes, then releases it to execute.

Once started, the Logic Analyzer examines each target cycle for a match with the trace qualifier. The trace buffer is circular, always keeping the 256 newest entries.

Tracing continues until a breakpoint occurs. The breakpoint serves only as a trigger signal when the Logic Analyzer is enabled; execution continues until the number of additional qualified cycles traced matches the user's post-trigger delay parameter. At that point, the Logic Analyzer freezes its trace buffer and the break occurs.

The Slave Emulator copies out the Logic Analyzer's trace buffer and notifies the ADS as soon as possible after the execution break. The ADS displays the appropriate **Stopped at breakpoint** or **Running, snapshot at breakpoint** message and updates any Logic Analyzer data in the display from the new trace contents.

The Logic Analyzer always traces at least one bus cycle after the trigger. The post-trigger delay must be in the range of 1 to 255. Logic Analyzer displays assign consecutive entry numbers to the traced bus cycles. Each entry number is a signed two-digit hexadecimal value which represents the cycle's age relative to the triggering cycle. Entry +00 is always the triggering cycle. If the trace qualifier prohibits tracing of the triggering bus cycle, entry +00 corresponds to the last qualified cycle which precedes the triggering event.

The trace qualifier is implemented by the same hardware which implements Breakpoint 3. Thus, while the Analyzer is enabled, only three breakpoints are available. During this time, the user is free to set parameters for breakpoint 3, but they will be ignored until the user disables the Analyzer via the Mode command.

Whenever the user issues a command which affects the enabled/disabled state of the Logic Analyzer or sets Breakpoint 3 with the Logic Analyzer enabled, the Slave Emulator Debugger displays one of the following two messages:

\*\*\*\*Analyzer enabled, break 3 disabled\*\*\*\*
\*\*\*\*Analyzer disabled, break 3 enabled\*\*\*\*
Normally, the execution break stops the target processor, but the user has two controls to alter this:

If the breakpoint is a snapshot, the Slave Emulator normally halts the target system while it retrieves the contents of its hardware trace buffer. Using the Mode command, the user may set the "run/pause after trace" mode to "run", rather than the default ("pause"). The target processor continues running at the expense of missing target bus cycles until the trace buffer has been copied.

If the breakpoint is a snapshot, the Slave Emulator also checks the "scope" mode. Scope settings are:

| 0 | Keeps a snapshot breakpoint from interfering with target execution at all.         |
|---|------------------------------------------------------------------------------------|
| 1 | Interrupts target execution long enough to get a snapshot of register contents.    |
| 2 | Interrupts target execution for a longer period to snap both registers and memory. |
|   |                                                                                    |

If "run/pause after trace" is set to "run" and "scope" is set to "O", snapshot breakpoints never interrupt target system execution. Instead they trigger updates of the Logic Analyzer trace.

#### Event Timing

When all breakpoint and Logic Analyzer modes are set for event timing, Breakpoint 1 starts a 24-bit counter in the Logic Analyzer. The maximum value of the counter is 16,777,216 (decimal); if the count exceeds that value, the counter starts at zero again.

This counter increments at one of three rates:

once per microsecond once per 100 nanoseconds once per target bus cycle

The user may select the desired rate via the Mode command.

When Breakpoint 2 occurs, the counter stops. The Slave Emulator Debugger translates the value of this counter into decimal and displays a message. For example:

\*\*\*\*Elapsed time 75 µsec\*\*\*\*

For other timer modes, the unit identification changes accordingly. Note that times clocked in hundreds of nanoseconds are reported in nanoseconds in order to simplify the text which identifies the timer units. Thus, the nanosecond equivalent of the 75 microsecond interval in the example above might appear as:

# \*\*\*\*Elapsed time 75200 nanosec\*\*\*\*

The time interval reported in this instance is accurate to three significant digits, rather than to five.

The event timing function also uses Breakpoint 2 as a normal trigger for Logic Analyzer tracing.

For further information regarding the use of the Slave Emulator in general, please refer to the GenRad/DSD Slave Emulator Reference Manual, (2302-5000-00).

### 4.4 COMMANDS

SCREEN MAP COMMAND

#### HELP DISPLAY

Screen map n maps up to four display windows onto the screen, with windows assigned to quadrants of the display as shown below. Windows are labelled A - D.



Any of the eight screen maps may be selected for viewing target memory. n specifies the desired map, as shown in the help display. The default screen map is n = 2. Each window may display symbolic (disassembled) or hexadecimal/ASCII memory data, or Logic Analyzer trace data in any of three formats. Logic Analyzer trace data can only appear in a window which spans the full width of the screen.

If the current window is the incorrect size to support Logic Analyzer data, an error message stating XXX Requires wide window will be displayed and the command aborted. This error message may be issued by both the Screen map command and the Window mode command.

#### 4.4.1 WINDOW MODE COMMAND

HELP DISPLAY

Window Mode command operands:

| Symbolic           | Display memory data as disassembled symbolic instructions.                                                                                                                   |
|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Hex                | Display memory data as hexadecimal bytes and ASCII characters.                                                                                                               |
| Cycle data         | Display raw (minimally formatted) Logic Analyzer trace data.                                                                                                                 |
| Waveform           | Display signals as waveforms from Logic Analyzer trace data.                                                                                                                 |
| Execution          | Display execution trace from Logic Analyzer trace data.                                                                                                                      |
| Absolute<br>Offset | Use absolute addresses, referencing entire target address space.<br>Use 16-bit offset addresses, referencing a 64K segment beginning<br>at the window's offset base address. |

\*\*Absolute/offset mode applies to memory displays, not to Analyzer traces.

Window modes fall into three groups:

| Memory display modes         | Symbolic, hex                   |
|------------------------------|---------------------------------|
| Logic Analyzer display modes | Cycle data, waveform, execution |
| Memory display modifiers     | Absolute, offset                |

All modes in the first two groups are mutually exclusive. Selecting any one of them automatically resets the old mode. The memory display modifiers can be set independently, but they are only meaningful in connection with symbolic or hex memory display modes.

The command terminates after the user confirms his choice of any mode except "waveform". When the user confirms the waveform mode setting, the mode command establishes a default signal mapping for the current window and a dialog function which allows the user to edit this mapping.

#### Waveform Display

This display presents the state of the individual target processor signals as a function of time. This defines a waveform for each signal, but the waveform is limited in two ways:

Each signal is represented as being purely binary: it is either high or low. This corresponds to the way in which typical digital logic perceives the signal, but it does not offer clues to noisy or floating signals.

The waveform is generated by sampling data at the pins of the target processor chip once per cycle and drawing lines to connect these points. This technique does not detect fine details of signal transitions which occur within a cycle.

The signal map contains positions for up to 64 signals from the target processor (numbered 0-63). The default map assigns the set of lines being traced to consecutive positions in the map.

The initial display for the map-editing dialog appears as follows for a 6809 Emulator:

| Signai                                                       | mapp                 | ing                                                | (LPace                           | posic                                        | 1011,                            | Signai                                                         | 1101                       | ne pari                                             | 5).                                           |                              |                                              |                                              |                          |
|--------------------------------------------------------------|----------------------|----------------------------------------------------|----------------------------------|----------------------------------------------|----------------------------------|----------------------------------------------------------------|----------------------------|-----------------------------------------------------|-----------------------------------------------|------------------------------|----------------------------------------------|----------------------------------------------|--------------------------|
| 0 A0<br>1 A1<br>2 A2<br>3 A3<br>4 A4<br>5 A5<br>6 A6<br>7 A7 | 11<br>12<br>13<br>14 | A8<br>A9<br>A10<br>A11<br>A12<br>A13<br>A14<br>A15 | 17<br>18<br>19<br>20<br>21<br>22 | DO<br>D1<br>D2<br>D3<br>D4<br>D5<br>D6<br>D7 | 25<br>26<br>27<br>28<br>29<br>30 | RD/WR-<br>FIRQ-<br>NMI-<br>RESET-<br>BA<br>BS<br>IRQ-<br>HALT- | 33<br>34<br>35<br>36<br>37 | MRDY<br>OPFTCH<br>BREQ-<br>ECO<br>EC1<br>EC2<br>EC3 | 40<br>-41<br>42<br>43<br>44<br>45<br>46<br>47 |                              | 48<br>49<br>50<br>51<br>52<br>53<br>54<br>55 | 56<br>57<br>58<br>59<br>60<br>61<br>62<br>63 |                          |
| Availa<br>AO<br>A8<br>D0                                     | ble s<br>WR-         | igna<br>A1<br>A9<br>D1<br>FIR                      | ls:                              | A2<br>A10<br>D2<br>NMI-<br>BREQ-             |                                  | A3<br>A11<br>D3<br>RESET-<br>ECO                               |                            | A4<br>A12<br>D4<br>BA<br>EC1                        |                                               | A5<br>A13<br>D5<br>BS<br>EC2 | A6<br>A1<br>D6                               | 4<br>Q-                                      | A7<br>A15<br>D7<br>HALT- |

Enter trace position, RETURN, TAB, or "?":

Signal manning (trace position signal name nairs).

The top portion of the screen shows the entire signal map, and the bottom portion shows the entire set of signals available for display.

The available signals fall into the following groups:

| A0-An                             | Address lines. The number of these lines depends on the target processor.                             |  |  |  |  |
|-----------------------------------|-------------------------------------------------------------------------------------------------------|--|--|--|--|
| DO –Dn                            | Data lines. The number depends on the target processor.                                               |  |  |  |  |
| Processor-dependent<br>signals    | These miscellaneous signals bear names as similar as possible to those used by the chip manufacturer. |  |  |  |  |
| ECO-EC3                           | External connections. These may be connected to any signals in the user's target system.              |  |  |  |  |
| nter the trace position,          | <return>, <tab>, or <? >.</tab></return>                                                              |  |  |  |  |
| Trace position and                | Identify the position within the map which is to be set. The trace position is a decimal integer      |  |  |  |  |
|                                   | 0-63.                                                                                                 |  |  |  |  |
| <return></return>                 | 0-63.<br>Accept signal map as displayed and terminate command.                                        |  |  |  |  |
| <return><br/><tab></tab></return> | Accept signal map as displayed and terminate                                                          |  |  |  |  |

The ADS prompts for a signal name or <RETURN> after the user enters a trace position. <RETURN> specifies that no signal is to be mapped in this trace position; the corresponding line in a waveform display is blank. A signal name is completed automatically when the user enters enough characters to uniquely identify it to the system. The ADS asks for confirmation and sets the previously selected map position to show this signal. The display itself shows one signal per line in its window and uses special graphic characters to draw transitions between high and low states.

The example below shows a waveform display shown on a screen that may also contain symbolic or hex data. Only five lines (AO - A4) are shown. If the screen was mapped to a single window, thirteen lines (AO - A12) would be shown.



Labels across the top of the display identify trace entry numbers at intervals of eight entries. The current entry's position is approximately in the center of the data, and signals within the current entry fall within a vertical reverse-video bar.

Signal names appear to the left of the traces. These names can be edited in the Window Mode command to group signals in any order, to delete signals from the set to be displayed, to add signals to the set to be displayed, and to supply blank lines between groups of signals.

As in the cycle data display, the Display command and related functions assign values to the current entry to position the display over any part of the trace data. One subtle difference is that the up and down arrow keys position new sets of signals in the window, rather than positioning a new set of entries.

The number of signals which can be displayed at one time is generally much less than the number of signals for which trace data are saved. By using up and down arrows it is possible to roll vertically through the entire set of signals available for display.

The following table shows the association of processor-dependent data bits with particular signals for each target processor. Signal names shown below are those which would appear in a Logic Analyzer waveform display. Blank slots indicate bits which are not used, or which are only used internally by the Slave Emulator:

| Bit #                 | Bit | pattern |       | 8086    | 68000  | 6809    | 6502   |
|-----------------------|-----|---------|-------|---------|--------|---------|--------|
| 0                     | 10  | 0 0 0   |       |         |        |         |        |
| 1                     | 2 0 | 000     |       | RD/WR-  | RD/WR- | RD/WR-  | RD/WR- |
| 2.                    | 4 0 | 000     |       | I/0     | •      | OPFTCH- |        |
| 3                     | 8 0 | 0 0 0   |       | BHE     |        |         |        |
| 4                     | 01  | 000     |       |         | UDS-   | FIRQ-   | SYNC   |
| 5                     | 0 2 | 000     |       | S0 -    | LDS-   | NMI -   |        |
| 5<br>6<br>7<br>8<br>9 | 04  | 000     |       | S1-     | FCO    | RESET-  |        |
| 7                     | 08  | 000     |       | S2-     | BGACK  |         | RDY    |
| 8                     | 0 0 | 100     |       |         | FC1-   |         | IRQ-   |
|                       | 0 0 | 200     | -<br> |         | FC2-   |         | NMI -  |
| 10                    | 0 0 | 400     |       |         | HALT-  | BA      | RES-   |
| 11                    | 0 0 | 800     |       | QT1     |        |         |        |
| 12                    | 0 0 | 0 1 0   |       | QT2     |        | BS      |        |
| 13                    | 0 0 | 020     |       | QT3     | BG-    | IRQ-    |        |
| 14                    | 0 0 | 040     |       | RD-     | IPLO-  | HALT-   |        |
| 15                    | 0 0 | 080     |       | INTA-   | IPL1-  | MRDY    |        |
| 16                    | 0 0 | 001     |       | NMI     |        |         |        |
| 17                    | 0 0 | 002     |       | INT     | IPL2-  |         |        |
| 18                    | 0 0 | 0.04    |       | RESET   | BERR-  |         |        |
| 19                    | 0 0 | 008     |       | HLDACK- | BR-    | BREQ-   |        |

### Cycle Data Display

Each entry in this display presents all recorded data for a single bus cycle. Entries are formatted on separate lines, with cycle data grouped into columns, as shown in the following sample display from a 6809 emulator:

|     | Operation    | Addr   | Data | Ext lines | Processor-dependent |
|-----|--------------|--------|------|-----------|---------------------|
| -05 | Write memory | E710   | 00   | 1111      | 572CE               |
| -04 | Write memory | E711   | 00   | 1111      | D 7 2 C E           |
| -03 | Opcode fetch | E42F   | 8E   | 1111      | 370C8               |
| -02 | Read memory  | E43F ` | E4   | 1111      | F 7 0 C C           |
| -01 | Read memory  | E431   | 3D   | 1111      | 7 7 0 C C           |
| +00 | Opcode fetch | E431   | BF   | 1111      | B 7 0 C 8           |
| +01 | Read memory  | E433   | E7   | 1111      | 770CC               |
| +02 | Read memory  | E4FF   | 00   | 1111      | F 7 0 C C           |
| +03 | Read memory  | FFFF   | 55   | 1111      | F 7 0 C C           |
| +04 | Write memory | E700   | E4   | 1111      | 5 7 2 C E           |
| +05 | Write memory | E701   | 3D   | 1111      | D 7 2 C E           |
| +06 | Opcode fetch | E435   | 7E   | 1111      | 37008               |
| +07 | Read memory  | E435   | F3   | 1111      | F 7 0 C C           |
| +08 | Read memory  | E4FF   | 07   | 1111      | 770CC               |

Entry +03 appears in reverse video in the actual display to indicate that it is the current entry in the current window. Entry +00, the bus cycle that triggered the breakpoint, is displayed in double intensity in the actual display.

The sample display above was generated with Screen Map O selected, so that the entire data portion of the display is devoted to this window. The cycle data display may also be used with other screen maps so that it occupies either the top or bottom half of the data display. In either case, the current entry is centered vertically within the window. In the sample above, the user specified a post-trigger delay of 8 and selected a current entry which is close to the end of the trace data, so that a few lines below entry +08 are blank.

Display data is defined as follows:

Entry number: The signed two-digit hexadecimal value in the leftmost column shows the position of each entry relative to the triggering bus cycle. The user can center the window's display around any particular entry by using the Display command to select that entry as current. The current address set by the display command is simply taken to be the current entry. Use of signed values for entry numbers requires that the user enter "Display O-n" to display entry "-n". "Display -n" uses the usual defaulting technique to display entry "c-n", where "c" is the number of the current entry. The arrow keys and the "+" and "-" commands change the current entry number in the same way as they do for memory addresses. Operation: The ASCII name identifying the type of bus cycle indicated by this trace entry. The cycle identification is derived from processor-dependent data in the trace entry. Addr: The hexadecimal address present on the processor's address bus during the cycle. The address is reported as if all bits on the target address bus are meaningful; in actual practice, some types of cycles on some processors do not use the entire width of the address bus. Data: The hexadecimal data communicated in this cycle. The cycle data display uses processor-dependent bits to determine how much data is meaningful for each cycle, and formats only the appropriate part of the data bus. Ext lines: This represents the four external lines which the user may connect to any signal in the target system. The values of these lines are shown in binary, with Line O regarded as the low-order rightmost bit and Line 3 regarded as the high-order leftmost bit. The external lines display 1111 when the probes are not connected. Processor-This column shows 20 bits of data formatted as individual dependent: hex digits, which have unique meanings for each processor. These typically include bits which define the type of cycle, indicate processor status, report pending interrupt requests, etc. These signals are numbered from 0-19 for identification purposes. The leftmost hex digit contains signals 0-3, with 0 in the low-order (rightmost) bit position within the digit. Each successive digit to the right contains the next higher-numbered four bits in the same bit order.

2302-5012-00

### 4.4.2 MODE COMMAND

The Mode command uses a display format and user dialog similar to those used by the breakpoint command. The sample display below incorporates current mode settings which correspond to the initial defaults except for the enable/disable Analyzer submode:

.

HELP DISPLAY

Mode parameter:

| ****Analyzer enabled, break 3 disabled****                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Breakpoint/logic analyzer modes                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
| And/or breaks = 0<br>Scope = 1 (snap regs only)<br>Enable/disable analyzer = E<br>Run/pause after trace = P<br>Timer units = microseconds                                                                                                                                                                                                                                      |  |  |  |  |  |  |
| L<br>Default all mode parameters to inital values.<br>Set all mode parameters for event timing.                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
| <pre>[scope] Scope of information updated at a snapshot breakpoint:<br/>0 = Nothing<br/>1 = Register contents<br/>2 = Register contents and memory being displayed<br/>**Logic Analyzer trace is independent of snapshot breakpoint scope<br/>[unit-code] Units used by event timer:<br/>Microseconds<br/>Nanoseconds (min. resolution = 100 nanoseconds)<br/>Bus cycles</pre> |  |  |  |  |  |  |
| AND/OR breaks mode specifies how different breakpoints interract:                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |
| OR indicates all breakpoints function independently.                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |
| AND indicates all breakpoints function together. Initially only the<br>lowest-numbered active breakpoint is armed; when its conditions are<br>satisfied it arms the next higher-numbered breakpoint, rather than causing<br>an actual break. The break finally occurs when the highest-numbered<br>active breakpoint's conditions are satisfied.                               |  |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |

Scope indicates how much data the Slave Emulator updates when the target system reaches a snapshot breakpoint:

| 0 = Nothing                                   | The Slave Emulator does not interrupt the target system and does not report register or memory contents to the ADS. This is useful only when the breakpoints are used to trigger the Logic Analyzer while the target system continues running in full-speed emulation. |  |  |  |
|-----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 1 = Register contents                         | The Slave Emulator interrupts the target<br>system for about 10 milliseconds to examine<br>the current register contents and reports<br>these to the ADS.                                                                                                              |  |  |  |
| 2 = Register contents and<br>memory displayed | The Slave Emulator interrupts the target<br>system for about 100 milliseconds to examine<br>the current register contents and check for<br>altered data in memory areas whose contents<br>are buffered in the ADS for the Debugger<br>display.                         |  |  |  |

In the display of current mode settings this parameter appears as:

- 0 (snap nothing)
- 1 (snap regs only)
- 2 (snap regs and mem)

Enable/disable Analyzer enables or disables Logic Analyzer operation and breakpoint 3. In this mode, reaching a breakpoint (either ORed or ANDed) supplies a Logic Analyzer trace trigger. Execution continues until the number of bus cycles indicated by the post-trigger delay has been traced.

Run/pause after trace specifies whether or not the target processor is to continue running while the Slave Emulator copies out the contents of the Logic Analyzer's trace buffer. This applies only when the triggering breakpoint specifies the "snap" option.

The run setting allows the target processor to continue execution. If the snapshot scope mode is 0 this causes Logic Analyzer trace updates with absolutely no interruption of target system execution. Other settings of the snapshot scope mode delay the target system by the times quoted above. The penalty for this mode is that breakpoints and Logic Analyzer tracing must remain disabled while the Slave Emulator copies the trace buffer. The target system may miss breakpoints.

The pause setting halts the target system while the Slave Emulator copies the Logic Analyzer trace buffer. This insures that breakpoints cannot be missed and that all target system execution is traced, but it suspends target execution for a longer time interval than that needed to satisfy the breakpoint scope mode.

The timer units mode indicates what unit the Logic Analyzer's event timer uses. The **event timer** is active only when the following modes are in effect:

And/or breaks = A Scope = 0 (snap nothing) Enable/disable analyzer = E Run/pause after trace = R

This combination of modes causes the emulator to force all breakpoints to be snapshots.

Under these conditions the event timer begins clocking real time or bus cycles when the conditions for Breakpoint 1 are satisfied and stops when Breakpoint 2 triggers the Logic Analyzer. Breakpoint 0 has no effect on the event timer.

The event timer uses a 24-bit counter in one of three modes:

| Microseconds | Counter increments once per microsecond; elapsed interval reported in microseconds.    |
|--------------|----------------------------------------------------------------------------------------|
| Nanoseconds  | Counter increments once per 100 nanoseconds; elapsed interval reported in nanoseconds. |
| Bus cycles   | Counter increments once per target system bus cycle;                                   |

elapsed interval reported as bus cycle count.

The elapsed time or bus cycle counts observed by the event timer are reported to the user in the ADS display's message area, instead of the usual message Running, snapshot at break 2. "Default all mode parameters to initial values" sets all parameters to the standard value in effect when the Slave Emulator is reset. These settings are:

And/or breaks = 0 Scope = 1 (snap regs only) Enable/disable analyzer = D Run/pause after trace = P Timer units = microseconds

The user must confirm to accomplish this mode change.

"Set all mode parameters for event timing" sets the parameters to the values defined under event timer in order to activate the event timer and sets the timer units to microseconds. The user must confirm to accomplish this mode change.

...

#### 4.4.3 BREAKPOINT COMMAND

HELP DISPLAY

| <pre>breakpoint (0-3) n (delim)<br/>count = [dec]<br/>address = [abs]<br/>data = [data]<br/>external lines = [bin4]<br/>instruction/data = I, D, or X<br/>read/write = R, W, or X<br/>memory/io = M, I, or X<br/>halt/snap = H or S</pre>                                         | Breakpoint 2<br>Count = 1<br>Address = FF39E<br>Data = XXXX<br>External lines = XXXX<br>Instruction/data = I<br>Read/write = R<br>Memory/io = M<br>Halt/snap = H |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| <pre>[delim] ,=&gt; edit parameters, other =&gt; set e<br/>n Breakpoint number: 0-3<br/>[dec] Decimal repetition count: 1-32767<br/>[abs] Expression or up to 6 hex digits, X<br/>[data] Expression or up to 4 hex digits, X<br/>[bin4] 4 binary digits, X for "don't care"</pre> | for "don't care" digit<br>for "don't care" digit                                                                                                                 |  |  |

Use of breakpoints as Logic Analyzer triggers is described in the section entitled GENERAL OPERATION. Aside from triggering the Logic Analyzer, breakpoints change their apparent behavior in two specific ways when the Analyzer is enabled:

The execution break is delayed by the number of cycles specified in the trace qualifier's post-trigger delay. A variable number of instructions may be executed after the break conditions are satisfied.

When all modes are set for event timing, the ANDed breakpoints behave as snapshots, even though Breakpoint 2 specifies that execution be halted.

# 4.4.4 QUALIFY TRACE COMMAND

Qualify trace functions exactly as the breakpoint command, except that the parameters it sets are those of the Logic Analyzer's trace qualifiers (Breakpoint 3).

,

# HELP DISPLAY

Qualifier parameter:

|                                                                   | ****                | Logic analy:                                                                                                                                                                                                                                                         | zer disabled ****                                                                                                                                                                                 |  |  |  |
|-------------------------------------------------------------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| address =<br>data = [da<br>external l<br>instructio<br>read/write |                     |                                                                                                                                                                                                                                                                      | Trace qualifier<br>Post-trigger delay = 1<br>Address = XXXXX<br>Data = XXXX<br>External lines = XXXX<br>Instruction/data = X<br>Read/write = X<br>Memory/io = X                                   |  |  |  |
| [data] Expression of u                                            |                     | up to 6 hex<br>up to 4 hex<br>gits, X for<br>re:                                                                                                                                                                                                                     | digits, X for "don't care" digit.<br>digits, X for "don't care" digit.<br>"don't care" digit.                                                                                                     |  |  |  |
| Post-trigg                                                        | Post-trigger delay: |                                                                                                                                                                                                                                                                      | Number of bus cycles to trace after a trigger<br>(after a breakpoint). This is a decimal number<br>1-255 with the default being 1.                                                                |  |  |  |
| Address:                                                          |                     | Address pattern to trace. This is a hexadecimal<br>number in which "X" in any digit indicates "don't<br>care". The number of digits in this number<br>depends on the width of the target processor's<br>address bus. The default is entirely "don't<br>care" digits. |                                                                                                                                                                                                   |  |  |  |
| Data:`                                                            |                     | number in v<br>care". The<br>depends on                                                                                                                                                                                                                              | rn to trace. This is a hexadecimal<br>which "X" in any digit indicates "don't<br>e number of digits in this number<br>the width of the target processor's<br>The default is entirely "don't care" |  |  |  |

| External lines:   | External line values to trace. This number<br>consists of four binary digits in which "X" in<br>any digit indicates "don't care". The default is<br>entirely "don't care" digits. |  |  |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Instruction/data: |                                                                                                                                                                                   |  |  |
| I                 | Trace only opcode or instruction-fetch cycles.                                                                                                                                    |  |  |
| D                 | Trace only data access cycles. Most processors<br>do not distinguish between operand fetches and<br>fetches for the second and subsequent bytes or<br>words of instructions.      |  |  |
| X                 | Default; means trace both instruction fetches and data accesses.                                                                                                                  |  |  |
| Read/write:       |                                                                                                                                                                                   |  |  |
| R                 | Trace only read cycles.                                                                                                                                                           |  |  |
| W                 | Trace only write cycles.                                                                                                                                                          |  |  |
| <b>X</b>          | Trace both read and write cycles.                                                                                                                                                 |  |  |
| Memory/IO:        |                                                                                                                                                                                   |  |  |
| М                 | Trace only cycles which access memory.                                                                                                                                            |  |  |
| I                 | Trace only cycles which access I/O ports.                                                                                                                                         |  |  |
| X                 | Default; trace both memory and I/O accesses.                                                                                                                                      |  |  |

The memory/IO parameter is ignored for processors that do not have a separate  $\rm I/O$  address space.

The trace qualifier enables tracing of all bus cycles when all of its parameters have the default "don't care" setting.

# **ELECTRONICS**

# **Technical Publications Remarks Form**

Please use this form to submit your suggestions for revisions, corrections, or additions to this publication. Your comments will be promptly investigated by appropriate technical personnel, and action will be taken as required. If your answer to any of the questions is 'NO' or requires qualification, please include any additional comments on a separate sheet and enclose it inside this pre-addressed form.

|                                             | ORDER NO. |     |    |  |
|---------------------------------------------|-----------|-----|----|--|
|                                             | DATED     |     |    |  |
|                                             |           | YES | NO |  |
| DOES THIS DOCUMENT MEET YOUR NEEDS?         |           |     |    |  |
| IS THE MATERIAL CONTAINED IN THIS DOCUMENT: |           |     |    |  |
| ACCURATE?                                   |           | -   |    |  |
| EASY TO READ AND UNDERSTAND?                |           |     |    |  |
| ORGANIZED FOR CONVENIENT REFERENCING?       |           |     |    |  |
| WELL ILLUSTRATED WITH USEFUL EXAMPLES?      |           |     |    |  |
| COMPLETE?                                   |           |     |    |  |

#### ERRORS IN THE PUBLICATION

SUGGESTIONS FOR IMPROVEMENT

1.13 E 7 E

| FROM: | NAME         |  |  |
|-------|--------------|--|--|
|       | ORGANIZATION |  |  |
|       | ADDRESS      |  |  |
|       |              |  |  |
|       |              |  |  |

