# DECchip 21052 PCI-to-PCI Bridge Evaluation Board

# User's Guide

Order Number: EC-QKHJA-TE

Revision/Update Information: This is a new document.

Digital Equipment Corporation Maynard, Massachusetts

#### July 1995

While Digital believes the information included in this publication is correct as of the date of publication, it is subject to change without notice.

Digital Equipment Corporation grants to the purchaser of Alpha microprocessor or peripheral sample designs a fully paid up, non-exclusive, irrevocable, perpetual and worldwide license to copy, use, reproduce or have developed products based on or that incorporate all, or a portion of the sample designs and to manufacture, have manufactured, market, sell, lease, license or otherwise distribute such products based on, or that incorporate the sample Digital Alpha microprocessor or peripheral products.

© Digital Equipment Corporation 1995. All rights reserved. Printed in U.S.A.

DECchip, Digital, and the DIGITAL logo are trademarks of Digital Equipment Corporation.

Digital Semiconductor is a Digital Semiconductor Corporation business.

AMD and MACH are registered trademarks of Advanced Micro Devices, Inc. Microsoft and MS-DOS are registered trademarks and Windows NT is a trademark of Microsoft Corporation. Pentium is a registered trademark of Intel Corporation.

PowerPC is a registered trademark of International Business Machines Corporation.

All other trademarks and registered trademarks are the property of their respective holders.

# Contents

| Preface |                                                                     |                                                                                                                                            | v                                             |
|---------|---------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|
| 1       | Introdu                                                             | uction                                                                                                                                     |                                               |
|         | 1.1<br>1.2<br>1.2.1<br>1.2.2<br>1.2.3<br>1.2.4<br>1.3<br>1.4<br>1.5 | DECchip 21052 PCI-to-PCI Bridge                                                                                                            | 1–1<br>1–2<br>1–4<br>1–4<br>1–4<br>1–5<br>1–5 |
| 2       | Interru                                                             | pt Combining and Bus Arbitration                                                                                                           |                                               |
|         | 2.1<br>2.2<br>2.2.1                                                 | Interrupt Combining<br>Secondary Bus Arbitration<br>Bus Arbitration Jumpers                                                                | 2–1<br>2–3<br>2–3                             |
| 3       | Kit Co                                                              | ntents and Installation                                                                                                                    |                                               |
|         | 3.1<br>3.2                                                          | Kit Contents                                                                                                                               | 3–1<br>3–2                                    |
| A       | Techn                                                               | ical Support, Ordering, and Associated Literature                                                                                          |                                               |
|         | A.1<br>A.2<br>A.3<br>A.4                                            | Digital Semiconductor Information LineOrdering Digital Semiconductor ProductsOrdering Associated LiteratureOrdering Third-Party Literature | A–1<br>A–1<br>A–2<br>A–2                      |

### Figures

| 1–1 | DECchip 21052 PCI-to-PCI Bridge Evaluation Board                                        | 1–3 |
|-----|-----------------------------------------------------------------------------------------|-----|
| 1–2 | Secondary PCI Slot Numbering                                                            | 1–5 |
| 1–3 | DECchip 21052 PCI-to-PCI Bridge Evaluation Board with<br>One Secondary Bus Option-cards | 1–6 |
| 1–4 | DECchip 21052 PCI-to-PCI Bridge Evaluation Board with                                   |     |
|     | Two Secondary Bus Option-cards                                                          | 1–7 |
| 1–5 | Tri-Level Bus with Two DECchip 21052 PCI-to-PCI Bridge                                  |     |
|     | Evaluation Boards                                                                       | 1–7 |
| 1–6 | Four PCI Buses in a 3-Level Hierarchy                                                   | 1–8 |
| 2–1 | Jumper Locations                                                                        | 2–4 |

#### Tables

| 1–1 | Jumpers on the EB52                     | 1–6 |
|-----|-----------------------------------------|-----|
| 2–1 | Interrupt ORing                         | 2–1 |
| 2–2 | Interrupts from Devices to EB52 Fingers | 2–2 |
| 2–3 | Internal 21052 Arbitration              | 2–5 |
| 2–4 | External PAL Arbitration                | 2–5 |
|     |                                         |     |

### Preface

This document describes the DECchip 21052 PCI-to-PCI Bridge Evaluation Board, which is an evaluation and development board for systems based on the DECchip 21052 PCI-to-PCI Bridge chip. The DECchip 21052 PCI-to-PCI Bridge Evaluation Board (also referred to as the EB52) complies with the electrical and protocol requirements of the PCI Local Bus Specification, Revision 2.0 and the PCI-to-PCI Bridge Architecture Specification, Revision 1.0.

#### Audience

This document is for developers who are using the EB52 to design software for the DECchip 21052 PCI-to-PCI Bridge and to evaluate its functionality.

#### Content

This document contains the following chapters and an appendix:

- **Chapter 1, Introduction** Describes the hardware and software requirements for using the EB52, and describes secondary slot numbering and IDSEL mapping, the jumpers on the EB52, and typical configurations.
- Chapter 2, Interrupt Combining and Bus Arbitration Describes the interrupt combining and secondary bus arbitration functions.
- **Chapter 3, Kit Contents and Installation** Lists the kit contents and provides the procedure for installing the EB52.
- Appendix A, Technical Support, Ordering, and Associated Literature — Provides information about ordering Digital's microprocessor and peripheral chips, and associated literature. It also explains how to obtain technical support and information.

#### Conventions

The following conventions are used in this guide:

| Convention   | Description                                                                                                                                                                                                                                                                   |  |
|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Notes        | Provide additional information.                                                                                                                                                                                                                                               |  |
| Signal names | Signals that connect to the DECchip 21052 PCI-to-PCI Bridge chip are defined as follows:                                                                                                                                                                                      |  |
|              | • The leading letter indicates the source of the signal:                                                                                                                                                                                                                      |  |
|              | <ul> <li>s_ indicates the secondary PCI bus.</li> </ul>                                                                                                                                                                                                                       |  |
|              | <ul> <li>p_ indicates the primary PCI bus.</li> </ul>                                                                                                                                                                                                                         |  |
|              | <ul> <li>x indicates that the signal is from the initiator or bus<br/>master.</li> </ul>                                                                                                                                                                                      |  |
|              | <ul> <li>y indicates that the signal is from the target or slave device.</li> </ul>                                                                                                                                                                                           |  |
|              | • The middle letters represent the signal name.                                                                                                                                                                                                                               |  |
|              | • The <u>l</u> suffix indicates that the signal is asserted low.<br>Signals that are asserted high have no suffix.                                                                                                                                                            |  |
|              | For example, <b>s_trdy_l</b> indicates that the secondary PCI bus signal <b>trdy</b> is asserted low.                                                                                                                                                                         |  |
| Bits         | The bit of the specified bused signal is indicated in angle brackets. For example, <b>s_ad&lt;21&gt;</b> . A pair of numbers in the angle brackets separated by a colon (:) indicates a multiple bit field. For example, <b>&lt;7:3&gt;</b> specifies bits 7, 6, 5, 4, and 3. |  |

# **1** Introduction

This chapter describes the DECchip 21052 PCI-to-PCI Bridge chip and evaluation board (EB52). It describes the hardware and software requirements for using the board, secondary slot numbering and IDSEL mapping, how to configure the jumpers on the EB52, and typical configurations.

#### 1.1 DECchip 21052 PCI-to-PCI Bridge

The DECchip 21052 PCI-to-PCI Bridge (also referred to as the 21052) is a low-cost, high-performance chip that enables multiple PCI buses in all PCI systems (Alpha, Pentium, X86, PowerPC). The 21052 allows motherboard designers to add more PCI devices or more PCI option-card slots than a single PCI bus can support. Option-card designers can use the 21052 to implement multiple device PCI option cards.

The 21052 has two PCI interfaces. The primary PCI interface connects directly to the PCI bus closest to the host CPU. The secondary PCI interface creates a new and independent PCI bus. The primary function of the bridge is to allow transactions to occur between a master on one PCI bus and a target on the other PCI bus.

The 21052 also allows the two PCI buses to operate independently. A master and a target located on the same PCI bus can communicate with each other even if the other PCI bus is busy. As a result, the 21052 can isolate traffic between devices on one PCI bus from devices on other PCI buses. This is a major benefit to system performance in some applications, such as multimedia.

For detailed information about the 21052, refer to the *DECchip 21052 PCI-to-PCI Bridge Data Sheet*.

#### 1.2 DECchip 21052 PCI-to-PCI Bridge Evaluation Board

The DECchip 21052 PCI-to-PCI Bridge Evaluation Board (EB52) is a universal PCI expansion board that is used to evaluate the operation of the DECchip 21052 PCI-to-PCI Bridge in various configurations and with a variety of PCI devices. Using the EB52, you can

- Develop initialization code to configure a PCI-to-PCI bridge and the PCI devices behind the bridge.
- Evaluate the operation of the PCI-to-PCI bridge with a variety of PCI devices attached to the secondary bus.
- Build and evaluate a flexible hierarchy for multiple PCI buses.

Figure 1–1 shows the major components on the EB52.

#### 1.2.1 Features

The EB52 has the following features:

- A DECchip 21052 PCI-to-PCI bridge that provides bridging between a primary and secondary bus
- A primary PCI bus that plugs into any 5-volt or 3.3-volt PCI expansion-card slot
- Four secondary 5-volt PCI bus expansion-card slots
- Full protocol and electrical compliance to the PCI Local Bus Specification, Revision 2.0
- Selectable external secondary bus arbiter
- Support for multiple levels of PCI bus hierarchy



#### Figure 1–1 DECchip 21052 PCI-to-PCI Bridge Evaluation Board

#### 1.2.2 Hardware Requirements

The following equipment is required to use the EB52:

- A computer system equipped with a PCI motherboard.
- Full compliance to the PCI Local Bus Specification, Revision 2.0.
- A PCI expansion slot equipped for the 5-volt or 3.3-volt environment.
- One or more PCI option-cards installed in the secondary expansion bus slots. If the secondary slots are empty, only bridge initialization is supported.

#### 1.2.3 Software Requirements

To test the EB52 in X86 DOS or WINDOWS systems, system BIOS must include autoconfiguration code for PCI-to-PCI bridges. If the system BIOS does not include this functionality, contact your BIOS vendor to obtain code with PCI-to-PCI bridge autoconfiguration support.

The PCI-to-PCI bridge can be configured using the DOS utility provided with the EB52 kit. The README.TXT file on the shipped diskette provides information about using the DOS utility.

#### 1.2.4 Specifications

The physical and power specifications for the EB52 are as follows:

Dimensions:

Height: 20.0 cm (7.90 in)

Width: 13.2 cm (5.20 in)

**Power Requirements:** 

dc amps @ 5 volts: 2.0 A (maximum)

#### **1.3 Secondary Slot Numbering and IDSEL Mapping**

The PCI secondary bus expansion slots are mapped to device numbers 4, 5, 6, and 7 as shown in Figure 1–2. The secondary bus lines **s\_ad<23:20>** are used as secondary IDSEL lines.





#### 1.4 Jumpers

There are ten jumpers on the EB52. Table 1-1 describes the jumpers, and Figure 1-1 shows their location.

JumpersDescriptionJ1Monitors the following signals:clk\_h (PCI clock)<br/>s\_clk<1> through s\_clk<4> (four secondary PCI clocks)<br/>s\_clk (s\_clk<0> is fed back to the s\_clk input pin)W1, W4, J7These are the secondary bus arbitration jumpers. Chapter 2<br/>provides information about configuring these jumpers.J2, J8 through J12You can plug logic analyzer pods into these jumpers to<br/>monitor all secondary PCI signals of the bridge.

Table 1–1 Jumpers on the EB52

#### **1.5 Typical Configurations**

The EB52 supports various PCI configurations with different types of devices. Figures 1–3 through 1–6 are sample PCI configurations.

The primary bus connector attaches to a PCI slot on the motherboard of the host system or to a secondary PCI bus slot on another EB52. A 5-volt or universal option PCI card, or another EB52 can be plugged into any one of the four secondary bus option-card slots.





LJ-04467.AI5



Figure 1–4 DECchip 21052 PCI-to-PCI Bridge Evaluation Board with Two Secondary Bus Option-cards

LJ-04471.AI5

Figure 1–5 Tri-Level Bus with Two DECchip 21052 PCI-to-PCI Bridge Evaluation Boards





Figure 1–6 Four PCI Buses in a 3-Level Hierarchy

# mbining and Rus Arbitration

# Interrupt Combining and Bus Arbitration

This chapter describes the interrupt combining and secondary bus arbitration functions.

#### 2.1 Interrupt Combining

Because a total of 16 interrupts are connected to the secondary bus PCI slots (INTA#, INTB#, INTC#, and INTD# for each slot) and only four interrupts are driven to the card edge, the 16 incoming interrupts must be combined. This ORing of interrupts is performed in accordance with the *PCI-to-PCI Bridge Architecture Specification*.

Table 2–1 shows the ORing of interrupts.

| Device<br>Number | Interrupt Pin on<br>Device       | Interrupt Pin on<br>Board Connector |
|------------------|----------------------------------|-------------------------------------|
| 4                | INTA#<br>INTB#<br>INTC#<br>INTD# | INTA#<br>INTB#<br>INTC#<br>INTD#    |
| 5                | INTA#<br>INTB#<br>INTC#<br>INTD# | INTB#<br>INTC#<br>INTD#<br>INTA#    |
| 6                | INTA#<br>INTB#<br>INTC#<br>INTD# | INTC#<br>INTD#<br>INTA#<br>INTB#    |
| 7                | INTA#<br>INTB#<br>INTC#<br>INTD# | INTD#<br>INTA#<br>INTB#<br>INTC#    |

Table 2–1 Interrupt ORing

In accordance with the *PCI Bridge Architecture Specification, Revision 1.0*, interrupts of the devices on the secondary slots are wire ORed and routed to PCI fingers of the EB52. Table 2–2 lists the interrupts from the devices on the secondary slots to the interrupts on the EB52 fingers.

\_\_ Note \_\_\_

In the first column of Table 2–2, the number after each interrupt pin is the device number from the devices in the secondary slots. The L indicates that the assertion level is low.

| Interrupts from Devices on Secondary Slots | Interrupts on EB52 Fingers |
|--------------------------------------------|----------------------------|
| INTA4 L<br>INTD5 L<br>INTC6 L<br>INTB7 L   | INTA L                     |
| INTB4 L<br>INTA5 L<br>INTD6 L<br>INTC7 L   | INTB L                     |
| INTC4 L<br>INTB5 L<br>INTA6 L<br>INTD7 L   | INTC L                     |
| INTD4 L<br>INTC5 L<br>INTB6 L<br>INTA7 L   | INTD L                     |

#### Table 2–2 Interrupts from Devices to EB52 Fingers

#### 2.2 Secondary Bus Arbitration

The EB52 has two secondary bus arbiter systems — an internal arbiter implemented in the 21052 and an external arbiter implemented in an AMD MACH210A programmable device. The internal 21052 arbiter can be configured to operate in rotating or modified rotating mode. In modified rotating mode, the bridge is given highest priority on alternate transactions. Secondary bus parking is done by default at the 21052.

The external arbiter system resides in the PAL and implements straight-rotating arbitration. Secondary bus parking is done at the 21052. If a different external arbiter is used where parking is done at one of the PCI slots, a PCI device must be installed in that slot.

The default setting is internal arbitration. To change the default, refer to the jumper information in the next section.

#### 2.2.1 Bus Arbitration Jumpers

To configure the secondary bus arbiter system, use jumpers J7, W4, and W1. All jumper positions assume that the EB52 is positioned with the components facing forward and the card edge facing down. See Figure 2–1 for the jumper locations. Tables 2–3 and 2–4 describe the jumper positions.

Figure 2–1 Jumper Locations



| Jumper | Position | Description                                                                                                                     |
|--------|----------|---------------------------------------------------------------------------------------------------------------------------------|
| J7     | Bottom   | Selects the 21052 as the source of secondary grant signals.                                                                     |
| W4     | Left     | Selects the board signal <b>s_req_l&lt;0&gt;</b> (device 4 request signal) to drive the bridge <b>s_req_l&lt;0&gt;</b> input.   |
| W1     | Left     | Ties <b>s_cfn_l</b> low, which enables the 21052 internal arbiter. When the secondary PCI bus is idle, parking is at the 21052. |

Table 2–3 Internal 21052 Arbitration

#### Table 2–4 External PAL Arbitration

| Jumper | Position | Description                                                                                                                                     |
|--------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| J7     | Тор      | Selects the PAL as the source of secondary grants.                                                                                              |
| W4     | Right    | Selects the board signals <b>gt_out&lt;3&gt;</b> (the external secondary grant to the 21052) to drive the bridge <b>s_req_l&lt;0&gt;</b> input. |
| W1     | Right    | Ties <b>s_cfn_l</b> high, which disables the internal 21052 arbiter and causes the following reconfigurations:                                  |
|        |          | • <b>s_gnt_l&lt;0&gt;</b> becomes the secondary bus request.                                                                                    |
|        |          | • <b>s_req_l&lt;0&gt;</b> becomes the secondary bus grant.                                                                                      |
|        |          | The PAL parks the secondary bus at the 21052.                                                                                                   |
|        |          |                                                                                                                                                 |

# **Kit Contents and Installation**

This chapter lists the contents of the DECchip 21052 PCI-to-PCI Bridge Evaluation Board Kit and describes how to install the DECchip 21052 PCI-to-PCI Bridge Evaluation Board.

#### 3.1 Kit Contents

The DECchip 21052 PCI-to-PCI Bridge Evaluation Board Kit contains the following materials:

- DECchip 21052 PCI-to-PCI Bridge Evaluation Board (EB52)
- A diskette that contains a DOS utility for configuring the EB52
- A documentation package that includes the following:
  - DECchip 21052 PCI-to-PCI Bridge Data Sheet
  - DECchip 21052 PCI-to-PCI Bridge Product Brief
  - DECchip 21052 PCI-to-PCI Bridge Configuration: An Application Note
  - DECchip 21052 PCI-to-PCI Bridge Hardware Implementation: An Application Note
  - DECchip 21052 Evaluation system BIOS Letter
  - DECchip 21052 Evaluation Board Vendor Parts List
  - DECchip 21052 PCI Evaluation Board Schematics
  - Warranty agreement/registration card

#### 3.2 Installation Procedure

To install the EB52, do the following:

- 1. Power down the PCI slot on the motherboard of the host system that will contain the EB52.
- 2. Place the motherboard with the associated support devices on a bench. This is necessary because mechanical constraints may not allow testing of the EB52 and the expansion slots inside the system box.
- 3. Insert the card edge of the EB52 into the powered down PCI slot.
- 4. Plug a 5-volt or universal option PCI card, or another EB52 into any one or more of the four secondary bus option-card slots. The Typical Configurations section in Chapter 1 shows sample PCI configurations.
- 5. Power on the PCI slot containing the EB52.
- 6. Test autoconfiguration and device operation as follows:
  - a. Make sure the system BIOS or firmware detects and configures the PCI devices downstream of the 21052. If system BIOS is not available, use the DOS utility provided with the EB52 kit to configure the devices downstream of the 21052.
  - b. Install the device driver for the PCI devices downstream of the 21052, and make sure that the device operates correctly.
- 7. If desired, monitor the secondary PCI signals of the bridge by connecting a logic analyzer to pods J2 and J8 through J12.

# A

## Technical Support, Ordering, and Associated Literature

This appendix provides information about ordering Digital's microprocessor and peripheral chips, and associated literature. It also explains how to obtain technical support and information.

#### A.1 Digital Semiconductor Information Line

Use the following numbers to call the Digital Semiconductor Information Line for information and technical support:

| United States and Canada | 1-800-332-2717  |
|--------------------------|-----------------|
| TTY (United States only) | 1-800-332-2515  |
| Outside North America    | +1-508-568-6868 |

#### A.2 Ordering Digital Semiconductor Products

To order the following Digital Semiconductor products, contact your local Digital sales office or local distributor.

| Product                         | Order Number |
|---------------------------------|--------------|
| DECchip 21052 PCI-to-PCI Bridge | 21052–AA     |

#### A.3 Ordering Associated Literature

The following table lists DECchip 21052 literature that is available. For ordering information, contact the Digital Semiconductor Information Line.

| Title                                                                           | Order Number |
|---------------------------------------------------------------------------------|--------------|
| DECchip 21052 PCI-to-PCI Bridge Product Brief                                   | EC-QHUQA-TE  |
| DECchip 21052 PCI-to-PCI Bridge Data Sheet                                      | EC-QHURA-TE  |
| DECchip 21052 PCI-to-PCI Bridge Configuration:<br>An Application Note           | EC-QLZBA-TE  |
| DECchip 21052 PCI-to-PCI Bridge Hardware<br>Implementation: An Application Note | EC-QLZAA-TE  |

### A.4 Ordering Third-Party Literature

You can order the following third-party literature directly from the vendor.

| Title                          | Vendor                       |
|--------------------------------|------------------------------|
| PCI Local Bus Specification,   | PCI Special Interest Group   |
| Revision 2.0                   | M/S HF3–15A                  |
|                                | 5200 N.E. Elam Young Pkwy    |
| PCI-to-PCI Bridge Architecture | Hillsboro, Oregon 97124–6497 |
| Specification, Revision 1.0    | (503) 696–2000               |