# COMPANY CUNFIDENTIAL

This drawing and specifications, herein, are the property of Digital Equivalent Consortion and shall not be reproduced or copies or used in whole or in part as the basis for the manufacture or sale of items without written permission.

TITLE: CHOICE OF LOGIC

PDP-11/40 Tech Memo #19

AUTHO {: Rony Elia-Shaoil DATE: September 29, 1970, 17 pages REVISION: None OBSOLETE: None INDEX KEY: Hardware DISTRIBUTION: Engine ring Committee 11/40 (roup 11/40 (eneral List

#### AF STRACT

The purpose of this memo is to aid us in our decision on the technology to be used in the 11/40 hardware implementation. With a goal of 200 ns maximum cycle time, for register-to-register instruction, the reed for circuits faster than the 74 hundred and 74H hundred TTL integrated circuits (used in our present machine) becomes imperative.

We presently have two choices. The first one is the Schottky 74S hundred TTL which is a fast version of the 74H hundred series. The second is the emitter coupled logic family (ECL) which is a non-saturated logic. Although the ECL family offers an advantage in speed, the 74S hundred logic has been chosen in this memo for the 11/40 hardware due to technical, cost, and product availability reasons. Those reasons are discussed with some detail in the following sections of this memo.

# TABLE OF CONTENTS

| SECT LON | SUBJECT                                    | PAGE                             |
|----------|--------------------------------------------|----------------------------------|
| 0.0      | Abstract                                   | i                                |
| 1.0      | Introduction                               | 1                                |
| 2.0      | Which ECL Family to Consider?              | 1, 2, 3, 4, 5                    |
| 3.0      | TTL Versus ECL                             | 6                                |
| 3.1      | Noise Immunity and Figures of Merit        | 6, <del>7, 8, <b>9, 10</b></del> |
| 3.2      | Wiring Rules                               | 11                               |
| 3.2.1    | Wiring Inside the Board                    | 11                               |
| 3.2.2    | Back Panel Wiring                          | 12                               |
| 3.3      | Compatibility Problem                      | 12                               |
| 3.4      | Power Supply Requirements and Cooling      | 13                               |
| 3.5      | System Speed and Cost                      | 14                               |
| 3.6      | Second Sourcing & Availab lity<br>Problems | 15                               |
| 4.0      | Conclusions                                | 15                               |
| 5.0      | Remarks                                    | 16                               |

### 1.0 INTRODUCTION

Choosing a technology today for the 11/40 project is not a straight forward task, especially if the exact organization and goals are not set for that machine. However, based on the information I have been gathering for the last few weeks, I have tried in this report to draw some facts and conclusions about the technology today and what I think is the way to go for the 11/40 hardware implementation.

### 2.0 WHICH ECL FAMILY TO CONSIDER?

Motorola is the only company today producing a fully developed line of Emitter Coupled Logic. Thus, it is logical to choose Motorola's MECL for consideration in the 11/40 project. There are four different lines of MECL which we are considering now, MECL II, II<sup>1</sup>/<sub>2</sub>, III, and 10K series. Table 1 shows the comparison between these lines and the three TTL family lines with respect to gate speed, cost and power dissipation. Since speed is the primary reason why ECL logic is considered for the 11/40 project, then MECL II should not be considered for the 11/40 implementation, especially in its fast sections.

For cost reasons, I think we should drop MECL III from the picture since it requires multilayer boards. According to a survey made by Dave Nevala, of our Mechanical Engineering Department, multilayer boards can cost roughly 3 times that of our standard double sided boards. This does not include the initial capital equipment to set up a manufacturing facility or the associated problems. Thus, with MECL III chip cost approximately 3 times that of the 74S series logic, or the other MECL families, it is estimated that a system built by MECL III can cost as much as 3 times that built by 74S hundred logic, but with a 3-fold gain in speed. MECL  $II\frac{1}{2}$  is available today, and we have only 3 types of nor gates and one type of D flip-flop. By the end of the year, there will be a dual one-bit full adder chip, and a quad two input nor gates, plus 2 other level translator chips. As far as future MSI chips are concerned, they will be made in the 10K series which will be introduced in January, 1971. The 10K series is about 15% slower than MECL  $II\frac{1}{2}$  and dissipates about half the internal power, thus making it feasible to build MSI chips from. See attached Tables 2 and 3 for chips introduction in 1971.

|                                             |                        |                           | MAX.<br>@ FA  | . PR | OPGN.DELAY<br>OUT =0-10 and     | MA<br>DI  | X.AV<br>SSIE | 7G. DC. POWER<br>PATION PER                      |    |
|---------------------------------------------|------------------------|---------------------------|---------------|------|---------------------------------|-----------|--------------|--------------------------------------------------|----|
| LOGIC<br>FAMILY                             | PRICE/<br>1971<br>(\$) | QUAD GATE<br>1972<br>(\$) | TA =          | =00  | °C −75°C                        | CI        | RCUI         | [Υ                                               |    |
| 74 hundred                                  | .20                    | .19                       | 20 r          | ıs   |                                 | 20        | mw           |                                                  |    |
| 74H hundred                                 | .25                    | .23                       | 10 r          | ıs   |                                 | 35        | mw           |                                                  |    |
| 74S hundred                                 | .70                    | .48                       | 7 r           | ıs   |                                 | 32        | mw           |                                                  |    |
| MECL II (100K quantity)<br>(1 mil quantity) | .57<br>).50            | .44<br>.38                | 14 r          | ns   |                                 | 40        | mw           | (1.5K internal termination)                      |    |
| MECL II'z (100K quantity)                   | ) . 68                 | .52                       | 5 r           | ıs   | (50-ltermination<br>to -2.0 V)  | 40        | mw           | (no termination)                                 |    |
| MECL II (1 mil quantity                     | y).60                  | .45                       | 7 r           | ıs   | (600 Atermination<br>to -5.2 V) | 190       | mw           | (50 A termination<br>-2.0 V)                     | to |
| MECL 10K series<br>(100K quantity)          | ).50                   | .40                       | 6.0 r         | ıs   | (50 A termination<br>to -2.0 V) | 20        | mw           | (no termination)                                 |    |
| MECL 10K series<br>(1 mil quantity          | y).45                  | .35                       | 8.0 r         | ns   | (600 Atermination<br>to -5.2 V) | 160       | mw           | (50_termination<br>-2.0V)                        | to |
| MECL III (100 quantity)                     | 2.00                   | 1.12                      | <b>2.</b> 0 r | ıs   | (50 pto -2.0 V)                 | 75<br>215 | mw<br>mw     | (no termination)<br>(50 A termination<br>-2.0 V) | to |

NOTE: I don't have specs on either the MSI 74S hundred series or 10K series, but I have been told that it is expected that typical propagation delay for a gate in the MSI 74S series and the 10K series is about 2.25 ns and 2.0 ns respectively. A typical gate delay in a 74 hundred series MSI chip is 6.0 ns.

### TABLE 1

MECL 10K SERIES INTRODUCTIONS IN JANUARY 1971

# GATES

| MC10101         | Quad 2 Input with Strobe OR/NOR |
|-----------------|---------------------------------|
| MC10102         | Quad 2 Input NOR                |
| MC10105         | Triple 2 Input OR/NOR           |
| MC10106         | 3-3-4 Input NOR                 |
| MC10107         | Triple Ex OR, Ex NOR            |
| MC10109         | 4-5 Input OR/NOR                |
| MC10119         | 3-3-3-4 OR AND                  |
|                 | LINE RECEIVERS                  |
| <b>MC1011</b> 5 | Quad OR                         |
| <b>MC1011</b> 6 | Triple OR/NOR                   |
|                 | COMPLEX FUNCTIONS               |
| MC10181         | 4 Bit AU                        |
|                 | MEMORY ELEMENTS                 |
| MC10130         | Dual D Latch                    |
| MC10131         | Dual D Master-Slave Flip-Flop   |
|                 |                                 |

|                 | - 5 -       |                                                |
|-----------------|-------------|------------------------------------------------|
| MECL 10K SERIES | INTROD JCTI | ONS BY JUNE 1971                               |
|                 |             | GATES                                          |
| МС 10110        |             | Dual 3 Input 3 Line Driver                     |
| MC10118         |             | Dual 2 Wide 2-3, 3-3 Input OA                  |
| MC10120         |             | Dual 2 Wide 2 Input AO/AOI                     |
| MC10121         |             | 3-3-3-2 OA/OAI                                 |
|                 |             | COMPLEX FUNCTIONS                              |
| MC10160         |             | 9 Bit Parity Checker                           |
| MC10161         |             | Three Bit Decoder w/Two Enables<br>l of 8 Low  |
| MC10162         |             | Three Bit Decoder w/Two Enables<br>l of 8 High |
| MC10163         |             | Twisted Pair to 8 Line<br>De-Multiplexer       |
| MC10164         |             | 8 Line Multiplexer                             |
| MC10179         |             | Look-Ahead Carry Block                         |
|                 |             | MEMORY ELEMENTS                                |
| MC10133         |             | Quad D Latch                                   |
| MC10134         |             | Dual D Latch                                   |
| MC10135         |             | Dual J-K Master Slave Flip-Flop                |
| MC10136         | · ·         | 4 Bit Universal Counter                        |
| MC10139         |             | 256 Bit Fusible Link ROM                       |
| MC10140         |             | 64 Bit RAM                                     |
| MC10141         |             | 4 Bit Universal Shift Register                 |

TABLE 3

### 3.0 TTL VERSUS ECL

The following six sections discuss, in some detail, the difference between the two logic families and are, in my opinion, listed in the order of importance for the 11/40 project. Conclusions and deductions are based on the information available to me as of this date, such as specs, product introduction, and costs.

### 3.1 NOISE IMMUNITY AND FIGURES OF MERIT\*

Tables 4, 5, and 6 show the guaranteed noise margin and figures of merit for both the logic families under consideration with different supply voltages and temperatures. However, there is a problem with ECL when mixing gates of different supply voltages and temperatures.

According to Motorola specs, the following figures show the trends of output voltages and threshold voltages versus supply voltage and temperature for MECL II logic.

 $\Delta V = 1.5 \text{ MV/}^{\circ}\text{C}$ . where  $\Delta V$  is the change in output voltage or threshold voltage, and  $\Delta T$  is the change in temperature

 $\Delta V \text{ out } (0) = 1/4 \text{ max}.$  $\Delta V \text{ supply}$ 

 $\Delta V$  threshold = 1/8 max.  $\Delta V$  supply

Calculations showed that with  $\triangle T$  of 25<sup>O</sup>C and 250 MV differences in supply voltages between two MECL II gates reduce the figure of merit to (at best) equal that of the 74S hundred series. Any further variations in the supply voltage or temperature will deteriorate the noise margir.

\* Figure of Merit = F = worst case noise margin (NM) output voltage swing As far as the MECL  $II^{\frac{1}{2}}$  is concerned, the guaranteed noise margin, according to the specifications, is equal to that of MECL II provided that the output termination is no less than 600 ohms at a maximum fan out of eight unit loads. It is also expected that the noise margin will drop further if lower terminations are used.

Finally, the exact noise immunity margins for the 10K series are not specififed yet and from what I gathered, it will be probably 25 mv less than that of MECL  $II\frac{1}{2}$  and that makes it even less attractive.

# GUARANTEED NOISE MARGIN (NM) AND FIGURE OF MERIT (F)

T2L ( $\Gamma_A = 0^{\circ} - 75^{\circ}C$  and VCC 4.75V-5.25V)

74 hundred NM = 400 mv, F = .133

74H hundred NM = 400 mv, F = .133

74S hundred NM = 300 mv, F = .10

|                 | •           | $(V_{E1} = -5.2V)$ |                   |                  |
|-----------------|-------------|--------------------|-------------------|------------------|
| AMBIENT         | TEMPERATURE | <u>75°c</u>        | 25 <sup>0</sup> C | 0 <sup>0</sup> C |
| V <sub>IH</sub> | max.        | 61                 | 5v <b>7</b> 00v   | 7 – .740V        |
| V <sub>OH</sub> | max.        | 61                 | 5v – .700v        | 740v             |
| V <sub>OH</sub> | min.        | 77                 | 5v - 850v         | 895v             |
| $v_{IH}$        | min.        | 950                | 0V -1.025         | -1.070V          |
| $v_{IL}$        | max.        | -1.260             | 0V -1.325         | -1.350V          |
| VOL             | max.        | -1.440             | 0v -1.500v        | -1.525V          |
| V <sub>OL</sub> | min.        | -1.760             | 0V -1.800V        | / -1.830V        |
| VIL             | min.        | -5.20              | v -5.20v          | -5.20V           |
| NM              |             | 175 m              | v 175 mv          | 175 mv           |
| F               |             | .20                | .20               | .20              |

MECL II WORST LEVELS, NOIS MARGIN (NM), AND FIGURE OF MERIT F

(See Table for definitions)

<u>T/ BLE 5</u>

MECL II WORST LEVELS, NOISE MARGIN (NM), AND FIGURE OF MERIT F

| ( <sup>V</sup> EE= | -4.75.) |  |
|--------------------|---------|--|
|--------------------|---------|--|

| AMBIENT TEMPERATURE   | 75 <sup>0</sup> C | 25 <sup>0</sup> C | 0 <sup>0</sup> C |
|-----------------------|-------------------|-------------------|------------------|
| V <sub>IH</sub> max.  | 608V              | 693V              | <b>7</b> 34V     |
| V <sub>OH</sub> max.  | 608V              | 693V              | 734v             |
| V <sub>OH</sub> min.  | 768V              | 843V              | 888v             |
| V <sub>IH</sub> min.  | 896V              | 971V              | -1.016V          |
| VIL max.              | -1.206V           | -1.271V           | -1.296V          |
| V <sub>OL max</sub> . | -1.328V           | -1.388V           | -1.413V          |
| V <sub>OL min</sub> . | -1.648V           | -1.688V           | -1.718V          |
| V <sub>IL</sub> min.  | -4.75V            | -4.75V            | -4.75V           |
| NM                    | 122 mv            | 117mv             | 117 mv           |
| F                     | .16               | .155              | .155             |

(See Table 7 for definitions)

# DEFINITIONS

| V<br>IH max.          | =        | maximum input high level           |
|-----------------------|----------|------------------------------------|
| V <sub>OH max</sub> . |          | maximum output "1" or high level   |
| V <sub>OH min</sub> . |          | minimum output "1" or high level   |
| $v_{IH min.}$         | =        | minimum input high level threshold |
| V <sub>IL max</sub> . | =        | maximum input low level threshold  |
| V <sub>OL max</sub> . | =        | maximum output "0" or low level    |
| V <sub>OL min</sub> . | =        | minimum output "0" or low level    |
| V <sub>IL</sub> min.  | =        | minimum input low level            |
| v <sub>I</sub>        | =        | input voltage                      |
| v <sub>o</sub>        | =        | output voltage                     |
| NM                    | =        | worst case noise margin            |
| F                     | =<br>out | <u>NM</u><br>put voltage swing     |

### 3.2 WIRING RULES

Wiring and termination rules, I think, are more of a problem in using MECL II<sup>1</sup>/<sub>2</sub> or 10K series logic than the 74S series logic. In using big circuit boards, the wiring problem can basically be split into two areas; the first one is wiring internally inside the board, and secondly, back panel wiring.

### **3.2.1** WIRING INSIDE THE BOARD

This problem can be fairly controllable. By specifying etch separation, having some form of ground plane, careful partitioning and sacrificing some chip density, we can reduce the crosstalk problem inside the board to a minimum for either one of the two logic families. The only problem left to be solved is the reflection problem where, in the case of high speed logic, the interconnection wiring can lead to a considerable time relative to the rise and fall time of the signal.

T. I. did some experiments and theoretical analysis and found that the 74S series logic can drive 3 feet of wire of characteristic impedance, ranging from 50 ohms and up, without a need for any terminations and without having serious reflection problems. However, judging from the results and considering the worst case of everything, such as low supply voltage and high output impedance, I expect some problem in driving low line impedance of 100 ohms or less for wire lengths over 6 inches when the driving output is going high. Nevertheless, we can probably control the line impedance very easily to be above 100 ohms with our double sided boards.

As far as the ECL family is concerned, resistive termination is required on all clock lines longer than 2 or 3 inches. Also, when speed is necessary, other signal lines have to be terminated for the above lengths. This will add to the cost and power dissipation of the system plus further reducing the board density by as low as 25%, assuming that half of the logic needs to be terminated and that 8 resistors occupy a one chip space.

### 3.2.2 BACK PANEL WIRING

This is the second major problem we have to deal with. In this case, we will require a more strict wiring rule since there is little, or no control to how the wires are running or stacked on each other, and crosstalk noise will be the primary limitation on wire lengths, and reflection is the second limitation. I would expect to have equal problems in wiring rules in both families considering the rise and fall time are the same for both lines of logic. Termination will be required on both lines; resistive for the ECL family and diodes for the S series logic. On one hand, the resistive termination can give rise to lesser crosstalk noise in the ECL family, but on the other hand, ECL can have smaller figures of merit than the S series logic especially if the lines are terminated with heavy resistive loads.

One advantage ECL has over the S series logic in case of driving long lengths of wires, is that ECL, according to Motorola, is capable of driving up to 20 feet of twisted wires pseudo differentially at the rate of 100 MC with the aid of special line receivers at the end of the lines. While the S series at best, with the aid of a special driver, can drive twisted wires open ended. I expect the need for such long runs to be very small, especially if big boards and MSI chips are used. Wiring rules for the 74S hundred series will be generated in the near future, with the completion of certain experiments in the laboratory.

### 3.3 COMPATIBIL TY PROBLEM

The 74S hurdred series is compatible with the 74 hundred and 74H hurdred series electrically and pin by pin, including the MS1 chips. However, in the MECL family, we have a problem. There is a 125 mv difference between threshold level of the 10K series and that of MECL 112. Certain loading and wiring rules have to be followed in mixing both families. Those rules are rules of thumb and as of this date are not guaranteed or written in the specifications. Also, voltage translators are required between the MECL logic and the outside world which is today built in TTL. These incompatibility problems will add to the cost and probably harm the speed and ease of design.

#### 3.4 POWER SUPPLY REQUIREMENTS AND COOLING

The ECL logic requires first of all, a different voltage than the T2L logic and, secondly, the average DC power dissipation of ECL logic runs higher than any of the TTL logic family, especially if terminations are used on the ECL outputs. (See Table 1.)

I predict that the power requirements for the ECL system using MECL II<sup>1</sup>/<sub>2</sub>, will be at least double that of the 74S family. This estimate is based on the assumption that at least half of the MECL II<sup>1</sup>/<sub>2</sub> gates used require an average termination of 150 ohms while the other half remains unterminated. (Refer to Table 1.) Also, ECL imposes a stricter supply voltage change requirement between chips than the TTL family does if decent noise margins are required to be maintained. It is advisable that no more than 250 mv should be the supply voltage difference between the ECL chips as opposed to 500 mv in the TTL family.

To maintain equal figures of merit in the two family lines, it is recommended, along with the above voltage requirements, to maintain temperature difference between ECL chips to no more than 25°C, which in turn makes the cooling task even harder, especially in such high power requirements and the possibility of different resistive terminations on different gates. It is predicted that roughly 200 mw of power dissipation differential between chips can result in 20°C temperature difference.

As far as the TTL family is concerned, their noise margin is guaranteed over  $0^{\circ}$  - 75°C temperature range

with voltage regulation of  $\pm$  5% on the +5V supply.

Finally, it is essential to have 2 different ground planes if ECL is used as it will be necessary to separate ECL ground from the TTL ground since ECL noise margin is less than  $\frac{1}{2}$  that of TTL and will not be able to tolerate the amount of ground noise as TTL can.

### 3.5 SYSTEM SPEED AND COST

Given a technology for implementation, system cost and performance, I think, are very much dependent on the amount of MS1 or LS1 chips used in the hardware.

For any given portion implemented by an MSI chip, rather than standard gates of same technology, T.I. predicts 30 to 50% reduction in cost, plus 80% reduction in interconnections. Moreover, power dissipation is halved and speed is increased by at least 25%.

With today's components in TTL, MSI, and S series logic, the system speed, I believe, will be roughly 50% slower than if it was implemented with today's MECL II and MECL II<sup>1</sup>/<sub>2</sub> components and at cost of 50% to 30% of that of the ECL system

With the new S series MSI chips and gates, some of which will be available by the end of this year, the system speed will become very close to that built by today's MECL II<sup>1</sup>/<sub>2</sub> logic with less cost. However, ECL technology will have the advantage in speed on the above S series system if the 10K series MSI line is used, but I doubt if it is going to be less expensive. The reason for the speed difference is that it is expected that the propagation delay of gates in an ECL MSI chip is about 25% faster than that of the S series MSI chips. Also, the availability of both sexes at the output of some ECL gates and the feasibility of collector ORing with some strict wiring rules do help in saving some time especially in the control section.

### 3.6 SECOND SOURCING A ID AVAILABILITY PROBLEMS

Second Sourcing his always been an important issue in considering a product. As of this date, none of the MECL product, or the S series product has been second sourced. However I think that the S series has a better chance of being second sourced than the MECL series for the following reasons:

- a) Motorola MECL II has been in the market for the last 4 years, and so far it is still single sourced.
- b) Big companies showed some serious intention for second sourcing the S series logic, such as National Semiconductor and Sylvania, while smaller companies, which we might not depend on anyway, showed the same interest in MECL II. Those companies I am referring to are Signetics and Stewart Warner.
- c) To my knowledge, no company today showed the intention of second sourcing MECL II<sup>1</sup>/<sub>2</sub> or the 1)K series.
- d) The S secies MSI chips are closer to reality than the 10K series since T.I. started working on it last April and some preliminary specs will be available to DEC in the next two weeks (see Table 8); while Motorola, only a few weeks ago, has started looking into their plans for the 10K MSI series and preliminary specifications will not be available until the end of this year.

### 4.0 CONCLUSIONS

Based on the above facts, I do recommend choosing the 74S hundred logic over the MECL family to be used in the high speed portions of the 11/40 processor. Also, enhancing the above choice is the fact that DEC already has the knowledge, experience, and the testing facilities for the TTL family. Double sided quad boards should be aimed at to fulfill our modules need and the possibility of additional wiring connections between adjacent board, other than the back plane wiring, should be considered to further reduce the wiring traffic. My guess is that the CPU of the 11/40 will use approximately 15 of those boards and nearly half of the logic will be 74S hundred including MS1 chips if available.

### 5.0 REMARKS

ECL technology should not be abandoned entirely from the 11/40 project. One application, which I can think of now, and where speed can be of importance, is the memory buffer section. MECL can really pay here to get to memory cycle time of below 100 ns for a small percentage increase in the overall system cost. Also, due to the relative small size of the memory buffer, its environment can be easily controlled, and we will have a good chance of keeping this section under good voltage, temperature, and wiring conditions.

## 74S DEVICE AVAILABILITY

| DEVICE  | PINS | FUNCTION                              | SAMPLES  | STOCK    |
|---------|------|---------------------------------------|----------|----------|
| 74s00n  | 14   | Quad 2-Input NANI                     | Complete | Complete |
| 74520   | 14   | Dual 4-Input NANI                     | Complete | Complete |
| 74112N  | 16   | Dual J-K Net Flip-Flop                | Complete | 9/1      |
| 74522N  | 14   | Dual 4-Input NANI (9/C)               | Complete | 9/20     |
| 74s03n  | 14   | Quad 2-Input NANI (+/C)               | Complete | 9/23     |
| 74s04n  | 14   | Hex Inverter                          | 9/3      | 10/1     |
| 74s10n  | 14   | Triple 3-Input N/ND                   | 9/22     | 10/20    |
| 74S11N  | 14   | Triple 3-Input AND                    | 9/18     | 10/16    |
| 74540N  | 14   | Dual 4-Input NANI <sup>,</sup> Buffer | 9/7      | 10/16    |
| 745140N | 14   | Dual 4-Input NAND Driver              | 9/14     | 10/16    |
| 74s64n  | 14   | 4-Wide 4-2-2-3 A()I                   | 9/21     | 10/26    |
| 745113N | 14   | Dual J-K NET Flip-Flop                | 10/20    | 11/17    |
| 745114N | 14   | Dual J-K NET Flip-Flop                | 10/20    | 11/17    |
| 74874N  | 14   | Dual D-Type ET Flip-Flop              | 10/26    | 11/23    |
| 74S157N | 16   | Quad 2 Multiplex(r(true)              | 11/20    | 12/18    |
| 745158N | 16   | Quad 2 Multiplex(r(comp)              | 11/30    | 12/18    |
| 74S168N | 24   | 4-Bit ALU                             | 12/23    | 1/27     |
| 74SXXN  | 16   | 4-Bit Shift Register                  | 1/22     | -        |
| 745169N | -    | Decade Counter                        | 2/11     |          |

-----