**Priority Control** 

# student workbook introduction to the pdp11

digital equipment corporation · maynard. massachusetts

1st Printing, March 1974 2nd Printing (Rev), November 1974 3rd Printing (Rev), April 1977

### Copyright © 1974, 1977 by Digital Equipment Corporation

The reproduction of this workbook, in part or whole, is strictly prohibited. For copy information contact the Educational Services Department, Digital Equipment Corporation, Maynard, Massachusetts 01754.

Printed in U.S.A.





### objectives

After completing this study unit you should be able to ....

- ★ Explain why the PDP-11 uses a priority system for gaining control of the bus.
- ★ Describe how the PDP-11 priority system is organized into vertical priority levels with a horizontal priority at each level.
- ★ Explain the difference between "vertical" and "horizontal" priority.
- ★ Explain how the PDP-11 handles simultaneous bus requests from two or more devices. This includes:
  - Priority arbitration for vertical priority.
  - Chaining or "bus latency" for horizontal priority.
  - Granting of the bus to a device based on its position in the overall priority structure.
- ★ Identify the Unibus control lines that are used for priority arbitration functions.
- ★ Explain the factors that must be considered when assigning device priorities. These factors include:
  - Operating speed
  - Data recovery
  - Service requirements
- ★ Explain the significance of the term "direct memory access" (DMA) and be able to identify typical DMA devices, indicating why they are assigned both a BR and NPR level.
- ★ Describe the programmable priority used for the CPU and show how the CPU's priority is used for "masking" device interrupts.
- ★ Be able to assign suitable priority levels, both vertical and horizontal, to typical PDP-11 devices.



- PDP-11/04/05/10/35/40/45 Processor Handbook
- PDP-11 Peripherals Handbook

Read Chapter 2, Paragraph 2.4 (Automatic Priority Interrupts).

Read Chapter 5, Paragraphs 5.3.2, 5.3.3, and 5.3.4; Paragraph 5.6 (Priority Arbitration Transactions); and Paragraph 5.8.3 (Priority Chaining).

## -review material------

The following material is covered in this study unit:

| Topic              | Key Points                                                                                                                                                     | Visual Ref. |
|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| basic concepts     | ★ The PDP-11 priority system determines which device obtains the bus.                                                                                          |             |
|                    | • Each PDP-11 device is assigned a specific location in the priority structure.                                                                                |             |
|                    | • Priority arbitration logic determines which device obtains the bus according to its position in the priority structure.                                      |             |
| priority structure | ★ The priority structure is 2-dimensional; i.e., there are vertical priority levels and horizontal priority at each level.                                     |             |
| vertical priority  | ★ There are five vertical priority levels decreasing in priority from the top. A requesting device on one level is serviced before any lower level is handled. |             |
|                    | • The highest level is the NPR level.                                                                                                                          |             |
|                    | • The next highest level is BR7, followed by BR6, BR5, and BR4.                                                                                                |             |
| NPR level          | ★ Highest vertical priority level.                                                                                                                             | 10-13       |
|                    | ★ Devices at NPR level are honored between bus cycles.                                                                                                         |             |
|                    | ★ Used for obtaining bus for DMA transfers that do not involve the CPU.                                                                                        |             |
| honoring NPRs      | ★ There are two lines associated with the NPR priority level.                                                                                                  | 14          |
|                    | • The device makes its request on the non-<br>processor <i>request</i> , or NPR line.                                                                          |             |
|                    | • The priority control responds by issuing a grant<br>on the non-processor grant, or NPG line.                                                                 |             |
|                    | re                                                                                                                                                             | ad on 🕨     |

## -review\_

| Topic        | Key Points                                                                                                                                                                               | Visual Ref. |
|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| honoring BRs | <b><math>\star</math></b> There are two lines associated with <i>each</i> <b>BR</b> level.                                                                                               | 15-19       |
|              | • The bus request is made on a BR line (BR7, BR6, BR5, or BR4).                                                                                                                          |             |
|              | • The bus grant is made on the corresponding grant line (BG7, BG6, BG5, or BG4).                                                                                                         |             |
|              | <ul> <li>★ BR levels BR3 through BR0 are only used by the CPU; devices are not assigned to these BR levels.</li> </ul>                                                                   |             |
|              | ★ Unlike NPRs, a BR can only be handled between<br>instruction cycles.                                                                                                                   |             |
|              | ★ The BR levels are used for interrupts so that the device can obtain help from the CPU.                                                                                                 |             |
|              | ★ Any request made at a BR level requires processor intervention.                                                                                                                        |             |
| CPU priority | ★ In addition to device priority levels, the CPU has a programmable priority.                                                                                                            | 21–23       |
|              | • The CPU can be set to any one of eight priority levels.                                                                                                                                |             |
|              | • The priority is not fixed; it can be raised or lowered by the program that is running.                                                                                                 |             |
|              | <ul> <li>★ For example, the CPU priority can be elevated<br/>from level 4 to level 6 when the CPU stops<br/>servicing a BR4 device and starts servicing a BR6<br/>device.</li> </ul>     |             |
|              | ★ This programmable priority feature permits <i>masking</i> of bus requests.                                                                                                             |             |
|              | • The CPU can hold off servicing lower priority devices until more critical tasks are completed.                                                                                         |             |
|              | • For example, when CPU priority is set to level 6, all bus requests on the <i>same</i> and <i>lower</i> levels are ignored (in this case, all requests appearing on BR4, BR5, and BR6). |             |
|              |                                                                                                                                                                                          | read on 🛊   |

## -----review------

| <ul> <li>horizontal priority</li> <li>* Because there are only f<br/>it is often necessary to<br/>device to a single level. V<br/>are connected to the sam<br/>horizontal priority.</li> <li>multiple requests</li> <li>* If more than one device<br/>same level, then the device<br/>the CPU has the highest p</li> <li>NPR chaining</li> <li>* The grant line for the NH<br/>devices on that level in<br/>ment.</li> <li>When an NPG is issued<br/>closest to the CPU. If<br/>the request, it permits<br/>next device.</li> <li>Whenever the NPG r<br/>made a request, that<br/>and prevents it from p<br/>device in the chain.</li> <li>BR chaining</li> <li>* BR chaining is identify<br/>function. However, e<br/>BG chain. Thus, the p<br/>BG7 line which is chait<br/>the BR7 level.</li> <li>total priority</li> <li>* Any PDP-11 device f<br/>priority structure.</li> <li>It is assigned to one<br/>(NPR, BR7-BR4).</li> <li>Its distance from the</li> </ul> |                                                                                                                  |        |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|--------|
| <ul> <li>multiple requests</li> <li>* If more than one device same level, then the device same level, then the device the CPU has the highest provide the CPU has the NPG is issued closest to the CPU. If the request, it permits next device.</li> <li>When an NPG is issued closest to the CPU. If the request, it permits next device.</li> <li>Whenever the NPG request, that and prevents it from provide the chain.</li> <li>BR chaining</li> <li>* BR chaining is identification. However, end the BG chain. Thus, the provide the BR provide the BR provide the BR provide the CPU. It is assigned to one (NPR, BR7–BR4).</li> <li>Its distance from the set of the chain the provide the chain.</li> </ul>                    | e vertical priority levels,<br>connect more than one<br>hen a number of devices<br>e level, it is referred to as | 24, 25 |
| <ul> <li>NPR chaining</li> <li>The grant line for the NH devices on that level in ment.</li> <li>When an NPG is issued closest to the CPU. If the request, it permits next device.</li> <li>Whenever the NPG r made a request, that and prevents it from p device in the chain.</li> <li>BR chaining</li> <li>BR chaining is ident function. However, e BG chain. Thus, the p BG7 line which is chat the BR7 level.</li> <li>total priority structure</li> <li>It is assigned to one (NPR, BR7–BR4).</li> <li>Its distance from the</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                          | makes a request at the ce electrically closest to iority.                                                        | 26     |
| <ul> <li>When an NPG is issued closest to the CPU. If the request, it permits next device.</li> <li>Whenever the NPG r made a request, that and prevents it from p device in the chain.</li> <li>BR chaining * BR chaining is ident function. However, e BG chain. Thus, the p BG7 line which is chat the BR7 level.</li> <li>total priority * Any PDP-11 device f priority structure.</li> <li>It is assigned to one (NPR, BR7-BR4).</li> <li>Its distance from the</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | R level is connected to all a "daisy chain" arrange-                                                             | 27–29  |
| <ul> <li>Whenever the NPG r made a request, that and prevents it from p device in the chain.</li> <li>BR chaining * BR chaining is identifunction. However, e BG chain. Thus, the p BG7 line which is chat the BR7 level.</li> <li>total priority * Any PDP-11 device f priority structure.</li> <li>It is assigned to one (NPR, BR7-BR4).</li> <li>Its distance from the</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | it first goes to the device<br>hat device did not make<br>he NPG to travel to the                                |        |
| <ul> <li>BR chaining * BR chaining is identifunction. However, e BG chain. Thus, the g BG7 line which is chathe BR7 level.</li> <li>total priority * Any PDP-11 device f priority structure.</li> <li>It is assigned to one (NPR, BR7–BR4).</li> <li>Its distance from the</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | aches a device that has<br>evice captures the grant,<br>assing to any subsequent                                 |        |
| <ul> <li>total priority * Any PDP-11 device f priority structure.</li> <li>It is assigned to one (NPR, BR7-BR4).</li> <li>Its distance from the</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | cal to NPR chaining in<br>ch BR level has its own<br>ant chain for BR7 is the<br>ned through all devices at      | 30     |
| <ul> <li>It is assigned to one<br/>(NPR, BR7-BR4).</li> <li>Its distance from the</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | s into a 2-dimensional                                                                                           | 31     |
| • Its distance from the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | of the five vertical levels                                                                                      |        |
| determines its horizon                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | PU on the assigned level<br>Il priority.                                                                         |        |
| bus latency<br>★ Bus latency refers to the<br>CPU on a horizontal b<br>device closest to the CPU                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | levice's distance from the<br>ne. In other words, the<br>has the highest priority.                               | 31     |

.5.

### -review-

| ropie                                      | Key Points                                                                                                                                                                                                                                                                                                                | Visual Ref |
|--------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| direct memory<br>access (DMA)              | ★ Direct memory access (DMA) refers to a device<br>that does not require help from the CPU. A DMA<br>device can obtain the bus and perform a data<br>transfer without CPU intervention.                                                                                                                                   | 32         |
| devices using<br>both NPR and BR<br>levels | ★ Direct memory access (DMA) devices operate at both the NPR and BR levels.                                                                                                                                                                                                                                               | 32         |
|                                            | • The NPR level is used to perform data trans-<br>actions without CPU help.                                                                                                                                                                                                                                               |            |
|                                            | • A BR level is used when the device interrupts<br>the CPU to let it know the transaction is<br>complete or that an error condition exists.                                                                                                                                                                               |            |
| priority<br>assignments                    | <ul> <li>★ When assigning priorities to a device, three factors<br/>must be considered: operating speed, ease of data<br/>recovery, and service requirements.</li> </ul>                                                                                                                                                  | 33–36      |
| operating speed                            | <ul> <li>★ Data from a fast device is available for only a short<br/>time period. Therefore, highest priorities are<br/>usually assigned to fast devices to prevent loss of<br/>data and to prevent the bus from being tied up by<br/>slower devices.</li> </ul>                                                          | 37         |
| data recovery                              | ★ If data from a device is lost, recovery may be<br>automatic, may require manual intervention, or<br>may be impossible to recover. Therefore, highest<br>priorities are assigned to devices whose data cannot<br>be recovered while lowest priorities are reserved for<br>devices with automatic data recovery features. | 38         |
| ervice<br>equirements                      | ★ Some devices cannot function without help from<br>the CPU; DMA devices can operate independently<br>and require only minimal CPU intervention. Thus,<br>devices requiring continual help from the CPU for<br>servicing are assigned the lowest priorities to                                                            | 39, 40     |

-6-

### -review—

| Topic                           | Key Points                                                                                                                                                                                                                     | Visual Ref. |
|---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| typical priority<br>assignments | ★ Table A shows typical priority assignments for<br>different types of PDP-11 devices. Note that DMA<br>devices use two levels: the NPR level for data<br>transfers; the BR level for functions requiring CPU<br>intervention. | 41–49       |
|                                 |                                                                                                                                                                                                                                |             |

## TABLE ATYPICAL PRIORITY ASSIGNMENTS

| Device                  | Priority | NPR Level |
|-------------------------|----------|-----------|
| A/D Converter           | *BR7     |           |
| DECtape                 | BR6      | Yes       |
| Line Clock              | BR6      | _         |
| Real Time Clock         | BR6      | _         |
| Disk Pack               | BR5      | Yes       |
| Disk Cartridge          | BR5      | Yes       |
| Magnetic Tape           | BR5      | Yes       |
| DECwriter               | BR4      | _         |
| Line Printer            | BR4      | _         |
| Teletype                | BR4      | _         |
| Paper Tape Reader/Punch | BR4      | _         |

\*For sampling at high rates. Can be assigned to a lower BR level for slow input applications.

read on 🛊

-7—

### -----review--

| Topic                       | Key Points                                                                                                                                                                                                                          | Visual Ref. |
|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| priority<br>arbitration     | <ul> <li>★ When more than one device requests the bus, the<br/>priority arbitration logic decides who gets the bus,<br/>based on the priority structure.</li> </ul>                                                                 | 57, 58      |
| location                    | ★ Priority arbitration logic resides in the CPU but is electrically divorced from it.                                                                                                                                               | 59          |
|                             | • The CPU is treated as a bus device.                                                                                                                                                                                               |             |
|                             | • When no other device wants the bus, control automatically reverts to the CPU.                                                                                                                                                     |             |
| arbitrating<br>bus requests | ★ When two devices, say a BR7 and a BR6 device,<br>both make a simultaneous request, the two<br>requests enter the priority arbitration (PA) logic<br>which acts as an umpire.                                                      | 60, 61      |
|                             | <ul> <li>★ The priority arbitration logic issues a grant to the device with the highest priority, in this case, a BG7.</li> </ul>                                                                                                   |             |
|                             | ★ The BR7 device then issues SACK while waiting<br>for the bus; the BR6 device keeps its request up.                                                                                                                                |             |
|                             | ★ When the BR7 device drops SACK and asserts<br>BBSY to take over the bus, the PA is again free to<br>act as an umpire and will honor the BR6 request<br>next.                                                                      |             |
|                             | ★ Note that the PA arbitrates between bus levels; i.e.,<br>it determines which device has the highest vertical<br>priority level. Horizontal priority is not arbitrated<br>by the PA; it's dependent on bus grant line<br>chaining. |             |
| overlapping                 | ★ Priority arbitration can be performed at the same time a data transaction or interrupt is being performed.                                                                                                                        | 66          |
|                             | • While one device is using the bus, the PA is free to monitor other requests and issue an appropriate grant.                                                                                                                       |             |
|                             |                                                                                                                                                                                                                                     | read on 🌢   |

• As soon as the first device is finished with the bus, the next device can immediately take over. There is no time lag when passing bus control from one device to another.

### NOTE

Visuals 62 through 76 and the accompanying narration summarize the material covered in this study unit.

Q

### -test-priority control-

When you have completed the study unit, please take this self-scoring test. Then compare your answers against the "answer sheet" which can be obtained from your supervisor. Based on your test results, either review the appropriate material in this study unit or proceed to the next unit in the series.

- 1. Explain the purpose of the PDP-11 priority control system.
- 2. Indicate which of the following statements are true regarding vertical priority.
  - (a) T F BR levels are different from NPRs because they are programmable.
  - (b) T F A DMA device can only operate at the NPR level.
  - (c) T-F Any request made at the BR level requires CPU intervention.
  - (d) T F All requesting devices on one level are serviced before devices on a lower level.
  - (e) T F Requests at the NPR level are handled between instruction cycles only.
  - (f) T-F A device that cannot perform DMA transfers may be assigned the NPR level when a high priority is required.
- 3. Match each of these vertical priority levels with its corresponding function.
  - (a) NPR (b) Priority Level 3 (c) BR7 (d) BR4

-11

- () Highest level for device interrupts.
- ( ) For DMA transfers only.
- ( ) Lowest level for device interrupts.
- ( ) Not used for devices; used only by CPU.

### read on

### test-priority control-

- 4. The CPU is operating at the BR5 level when a disk, also operating at the BR5 level, issues a bus request in order to interrupt the CPU. What happens?
  - (a) The disk receives a BG5 grant and interrupts the CPU.
  - (b) The disk receives an NPR grant and interrupts the CPU.
  - (c) The disk's bus request is not honored at this time.
- 5. Indicate why horizontal priority is also needed in the PDP-11.

- 6. Which of the following statements are true?
  - (a)
- T-F When two or more devices at *different* priority levels request the bus simultaneously, the one closest to the CPU has priority.
- (b) T-F When two or more devices at the same level request the bus simultaneously, the one closest to the CPU has priority.
- (c) T-F The priority arbitration logic cannot distinguish among requests made at the same priority level.
- (d) T-F Only one device can be connected to any vertical priority level.
- (e) T-F When two or more devices at the same level request the bus simultaneously, the priority control must arbitrate the requests to determine which device has the higher priority.

read on

## -test-priority control-

7. There are two lines associated with each of the five device priority levels. Name these five pairs of lines and describe what is meant by "priority chaining."

- 8. Indicate which of the following statements are true for DMA devices.
  - (a) T F DMA means that the device can communicate with other devices without help from the processor.
  - (b) T F DMA devices can perform data transfers at either NPR or BR levels.
  - (c) T F DMA devices can perform data transfers at the NPR level but can also use the BR level for other purposes.
- 9. Specify the 3 factors to be considered when assigning device priorities.
  - (1)
  - (2)
  - (3)

read on

10. Assign the following devices to the appropriate location in the priority structure shown below.

| ADC   | analog-to-digital converter (high-speed)           |
|-------|----------------------------------------------------|
| DISK  | disk (DMA device)                                  |
| LP    | line printer                                       |
| DEC-T | DECtape (DMA device)                               |
| LC    | line clock                                         |
| RDR/P | reader/punch                                       |
| MAG-T | magnetic tape (DMA device)                         |
| TTY   | teleprinter or DECwriter                           |
| NPR — | $\bigcirc -\bigcirc -\bigcirc -\bigcirc$           |
| BR7 — | $\bigcirc -\bigcirc -\bigcirc -\bigcirc$           |
| BR6   | $\bigcirc -\bigcirc -\bigcirc -\bigcirc$           |
| BR5   |                                                    |
| BR4   | $\bigcirc -\bigcirc -\bigcirc -\bigcirc -\bigcirc$ |

11. The following steps indicate operations performed by both the priority control and the bus device when a device requests bus control. Place these steps in their proper sequence.

#### NOTE

Assume that a BR7 and BR6 device are both requesting the bus.

- ( ) The BR6 device issues SACK and waits for the bus.
- ( ) The BR7 device drops SACK and asserts BBSY.
- ( ) The PA logic issues a BG7.
- ( ) The PA honors the BR6 request.
- ( ) The BR7 device issues SACK and waits for the bus.
- ( ) Both the BR6 and BR7 requests enter the PA logic.



