Memory and Addressing

# student workbook introduction to the pdp11

digital equipment corporation · maynard. massachusetts

1st Printing, March 1974 2nd Printing (Rev), November 1974 3rd Printing (Rev), April 1977

### Copyright © 1974, 1977 by Digital Equipment Corporation

The reproduction of this workbook, in part or whole, is strictly prohibited. For copy information contact the Educational Services Department, Digital Equipment Corporation, Maynard, Massachusetts 01754.

Printed in U.S.A.





### objectives

After completing this study unit you should be able to ....

- ★ Explain how PDP-11 memory is organized into words and bytes. Point out which types of bus cycles are used to store or retrieve words and/or bytes.
- ★ Use octal notation to represent any word, low byte, or high byte.
- ★ Describe the address structure of the PDP-11 including:
  - Significance of odd and even addresses
  - Addresses specified for memory
  - Addresses specified for I/O device registers and CPU registers
  - Memory limits for both 16-bit and 18-bit addresses
- ★ Explain why all register addresses are always in the top 4K of the total address space and describe how the highest octal digit of a 16-bit address is converted from 1 to 7.
- ★ Describe the basic memory map giving the purpose and location of:
  - Trap vectors
  - Interrupt vectors
  - Hardware stack
  - System and Utility Programs
- ★ Show how a hardware stack is built, where its boundary (limit) is located, and what constitutes yellow and red zone stack violations.
- ★ Describe in detail each of the four memory operations including related signals:
  - DATI
  - DATIP
  - DATO
  - DATOB
- ★ Explain core memory address decoding, interleaving, and parity.
- ★ Describe the two types of semiconductor memories (MOS and bipolar) including their prime differences.
- ★ Describe the characteristics of read-only memory (ROM).
- ★ Describe some typical pre-programmed ROM memories, showing how they are used in the PDP-11 system.



- PDP-11/04/05/10/35/40/45 Processor Handbook
- PDP-11 Peripherals Handbook
- PDP-11 Peripherals Handbook

Read Chapter 2, Paragraph 2.3 (Memory Organization).

Refer to Chapter 4 and read the following:

BM792 Read-Only Memory, pages 4-25 and 4-26.

BM873 Restart/Loader, pages 4-27 through 4-30.

Appendix A lists the Unibus addresses reserved for interrupt vectors, trap vectors, and device registers.

The following material is covered in this study unit:

| Topic              | Key Points                                                                                                               | Visual Ref. |
|--------------------|--------------------------------------------------------------------------------------------------------------------------|-------------|
| BASIC CONCEPTS     | ★ The PDP-11 memory is organized into a series of<br>storage locations each of which holds 8 bits (one<br>byte) of data. | 1–9         |
| word structure     | • Words are made up of pairs of odd and even-numbered bytes.                                                             |             |
| high and low bytes | • Odd-numbered bytes are called "high" bytes;<br>even-numbered bytes "low."                                              |             |
| word handling      | • When storing or receiving words, only even addresses are used.                                                         | :           |
| byte handling      | • Odd addresses select only high bytes; even                                                                             |             |
| by te nanoming     | addresses select low bytes.                                                                                              |             |
|                    |                                                                                                                          |             |
| addressing         | • Memory locations can be addressed by the CPU or by any DMA device.                                                     |             |
| slave function     | • The memory is a passive device. It can never function as a master; it is always a slave.                               |             |
| WORD FORMAT        | ★ The PDP-11 word consists of 16 bits numbered 0<br>through 15.                                                          | 12          |
|                    | <ul> <li>Bit 15 is the most significant bit (MSB)</li> <li>Bit 0 is the least significant bit (LSB)</li> </ul>           |             |
| octal numbers      | ★ To simplify notation, a 6-digit octal number is used<br>to represent the 16-bit word.                                  | 13–16       |
|                    | • Bits 0, 1, and 2 form the least significant octal digit.                                                               |             |
|                    | • Bits 3 through 14 are similarly grouped to form octal digits 2 through 5.                                              |             |
|                    | • The sixth, most significant, octal digit is formed by a <i>single</i> bitbit 15.                                       |             |
|                    |                                                                                                                          |             |
|                    |                                                                                                                          | read on 🖡   |

### review material-



### review material-

Topic

#### byte boundary

Key Points

19-22

- ★ The byte boundary in a PDP-11 word falls between bits 7 and 8. This boundary affects the octal value of a low or high byte.
  - The *third* octal digit of a low byte is different from the third digit of the word because the byte does not use bit 8.
  - All *three* octal digits of a high byte are different from the word because the bit pattern is effectively shifted one bit to the right.
  - The following are some examples of word vs byte octal representation:





-5-

| ADDRESS<br>STRUCTURE<br>addressing<br>storing words | <ul> <li>A unique address is assigned to each memory location. The address is specified by a 6-digit octal number.</li> <li>High bytes are designated by addresses ending in an <i>odd</i> number.</li> <li>Low bytes are designated by addresses ending in an <i>even</i> number.</li> <li>Words are also designated by addresses ending in an <i>even</i> number.</li> <li>Consecutive word locations are always addressed in steps of two (0, 2, 4, etc.)</li> <li>A DATO and an even address are used to store</li> </ul> | 23<br>24-26 |
|-----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| -<br>-<br>-                                         | <ul> <li>an odd number.</li> <li>Low bytes are designated by addresses ending in an even number.</li> <li>Words are also designated by addresses ending in an even number.</li> <li>Consecutive word locations are always addressed in steps of two (0, 2, 4, etc.)</li> <li>A DATO and an even address are used to store</li> </ul>                                                                                                                                                                                          |             |
| storing words                                       | <ul> <li>an even number.</li> <li>Words are also designated by addresses ending in an even number.</li> <li>Consecutive word locations are always addressed in steps of two (0, 2, 4, etc.)</li> <li>A DATO and an even address are used to store</li> </ul>                                                                                                                                                                                                                                                                  | 27          |
| storing words                                       | <ul> <li>an even number.</li> <li>Consecutive word locations are always addressed<br/>in steps of two (0, 2, 4, etc.)</li> <li>A DATO and an even address are used to store</li> </ul>                                                                                                                                                                                                                                                                                                                                        | 27          |
| storing words                                       | <ul><li>in steps of two (0, 2, 4, etc.)</li><li>A DATO and an even address are used to store</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                        | 27          |
| storing words                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 27          |
| or bytes                                            | full 16-bit words.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 27          |
|                                                     | • A DATOB and an <i>even</i> address are used to store a <i>low</i> byte.                                                                                                                                                                                                                                                                                                                                                                                                                                                     |             |
|                                                     | • A DATOB and an <i>odd</i> address are used to store a <i>high</i> byte.                                                                                                                                                                                                                                                                                                                                                                                                                                                     |             |
| 18-bit addresses                                    | • The standard PDP-11 address has 16 bits.<br>However, when memory management hardware<br>is installed in a PDP-11 system, the address is<br>expanded to 18-bits.                                                                                                                                                                                                                                                                                                                                                             | 28          |
|                                                     | • When an 18-bit address is used, the most significant octal digit is formed by bits 15, 16 and 17.                                                                                                                                                                                                                                                                                                                                                                                                                           |             |
| ADDRESS<br>ASSIGNMENTS                              | ★ The PDP-11 has only one set of addresses. This single address set is used for:                                                                                                                                                                                                                                                                                                                                                                                                                                              | 29          |
|                                                     | <ul> <li>Memory locations,</li> <li>I/O device registers,</li> <li>CPU registers</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                   |             |
|                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ad on 🌢     |

6-

7



read on 🛊

| Topic              | Key Points                                                                                                                                                                                                                                          | Visual Ref. |
|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| register addresses | ★ 16-bit addresses that exceed 157 777, are not used<br>for memory; they are reserved for I/O device<br>registers and CPU registers.                                                                                                                | 34          |
|                    | ★ Whenever one of these registers is addressed, the MSD in the address is forced to a 7 by CPU hardware.                                                                                                                                            | 35          |
|                    | • The CPU monitors bits 13, 14, and 15.                                                                                                                                                                                                             |             |
|                    | • If these three bits are all 1s, it indicates a <i>register</i> address because it means that the two most significant bits must be either 16 or 17. In other words, an address beyond 157 777.                                                    |             |
|                    | • The CPU places 1s in bits 16 and 17 of the bus address, thereby converting (or forcing) the most significant address digit from 1 to 7.                                                                                                           |             |
|                    | ★ This conversion places all <i>register</i> addresses into the <i>last</i> (or highest) 4K of the total address space.                                                                                                                             | 36, 37      |
|                    | ★ This conversion results in a gap between the highest <i>memory</i> address and the <i>register</i> addresses. Therefore, at a later time, we can use the expanded 18-bit address without having to modify programs containing register addresses. |             |
|                    |                                                                                                                                                                                                                                                     |             |

8

## -review material—

| Topic          | Key Points                                                                                                                                                                                                            | Visual Ref. |
|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| MEMORY MAPPING | ★ A typical PDP-11 memory has specific areas<br>reserved for storage of certain types of<br>information. Defining these areas is usually called<br>"memory mapping."                                                  | 40          |
|                | • One area is reserved for <i>trap</i> vectors.                                                                                                                                                                       |             |
|                | • Another area is reserved for <i>interrupt</i> vectors.                                                                                                                                                              |             |
|                | • A third area is reserved for the hardware stack.                                                                                                                                                                    |             |
|                | • The remainder of memory is available for both<br>the user's programs as well as for system and<br>utility programs.                                                                                                 |             |
| trap vectors   | <ul> <li>★ Trap vectors are stored in locations 000 to 037.<br/>Certain error conditions cause the CPU to<br/>automatically go to a predetermined memory<br/>location and retrieve the <i>trap vector</i>.</li> </ul> | 41–45       |
|                | • The trap vector directs the CPU to an error handling routine stored in memory.                                                                                                                                      |             |
|                | • The CPU executes the error routine and then returns to the main program.                                                                                                                                            |             |
|                | • Each trap vector occupies two word locations.                                                                                                                                                                       |             |
|                | • The first word location is a starting address<br>which is loaded into the PC to direct the CPU to<br>the first instruction in the error routine.                                                                    |             |
|                | • The second word location contains a new PSW to establish initial conditions for the error routine.                                                                                                                  |             |
|                | • A list of trap vectors is given in Appendix A of the PDP-11 Peripherals Handbook.                                                                                                                                   |             |
|                |                                                                                                                                                                                                                       |             |

read on 🛊

### review material-

Key Points **Topic** Visual Ref. 46-49 interrupt vectors \* Interrupt vectors are stored in memory locations 040 through 337. When a device interrupts the CPU in order to obtain service, the CPU goes to the indicated location and retrieves the interrupt vector. • The interrupt vector directs the CPU to a service routine in memory. • The CPU executes the service routine and then returns to the main program. • Each interrupt vector occupies two word locations. • The first word location is a starting address which is loaded into the PC to direct the CPU to the first instruction in the service routine. • The second word location contains a new PSW to establish the initial conditions required for the service routine. • A complete list of interrupt vectors is given in Appendix A of the PDP-11 Peripherals Handbook. In general, these vector assignments are: 040 - 057system software 060 - 077basic I/O devices 100 - 266other I/O devices communications devices remainder

read on

### review material

Topic Kev Points  $\star$  A portion of the memory is reserved for the hardware stack hardware stack which is used when the CPU services interrupts and traps. \* The stack allows the CPU to store its current PC and PSW values before going off to service an interrupt or trap. ★ It is not necessary to keep track of the latest stack entry. This is handled automatically by the stack pointer (SP) which always points to the last entry stored in the stack. \* Stack boundaries must be considered to prevent the stack from moving into areas of memory reserved for other items. • The stack is started at the highest possible address and builds toward location 400 which is the stack limit. • In some PDP-11 systems there are "yellow" and "red" zone spaces. • The yellow zone provides a *warning*. It is placed between locations 337 and 400, and is an overflow space so that operations causing a stack overflow can be completed before the program traps to location 004. • If the stack goes beyond its yellow zone, it enters the red zone which is a fatal stack error. The operation causing the violation is aborted. • When a *red* zone violation occurs, the old PC and PSW are stored in locations 0 and 2. A new PC and PSW are taken from locations 4 and 6 and a hardware trap is executed.

-11

#### Visual Ref.

50-59

| Topic                | Key Points                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Visual Ref. |
|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| user programs        | ★ The remaining portion of memory (with the exception of the last 4K) is reserved for user programs.                                                                                                                                                                                                                                                                                                                                                                                 | 60          |
| utility programs     | <ul> <li>System software and utility programs require at least 4K of storage and are normally loaded into the top 4K of memory so they do not interfere with the user's programs.</li> <li>Paper tape software programs available to the customer are described in the PDP-11 Paper Tape Software Programming Handbook.</li> </ul>                                                                                                                                                   |             |
| MEMORY<br>OPERATIONS | <ul> <li>Before a master device can use the memory, it must first select a memory location, and then specify the <i>type of transfer</i> to be performed.</li> <li>One of four types of data transfers may be selected. Bus control lines C0 and C1 specify the type of transfer: DATI, DATIP, DATO, or DATOB.</li> </ul>                                                                                                                                                            | 63, 64      |
| DATI operation       | <ul> <li>A DATI is used to retrieve data <i>from</i> memory.</li> <li>The master specifies a DATI by issuing MSYN and clearing the C1 and C0 lines.</li> <li>The addressed memory location responds as follows:</li> <li>Locates the addressed word and reads the word from its storage location.</li> <li>Stores the word temporarily in its buffer register.</li> <li>Places word from buffer onto the bus and issues SSYN to inform the master that data is available.</li> </ul> | 65-69       |
|                      | re                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ead on 🖡    |

-12-

| Topic                          | Key Points                                                                                                                                                                                                                                                                                        | Visual Ref. |
|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
|                                | • Performs a <i>restore</i> cycle by writing the original word back into the memory location. This is necessary because core memory is a destructive readout device; i.e., when data is read, the contents of the location goes to all 0's.                                                       |             |
| DATIP operation                | ★ A DATIP is used to retrieve data from memory<br>when data can be <i>discarded</i> after being read. In<br>other words, it is not necessary to <i>restore</i> data. The<br>master may take a word from memory, increment<br>it, and then store the <i>new</i> value in the original<br>location. | 70–75       |
|                                | ★ The master uses the C1 and C0 lines to specify a<br>DATIP (C1=0, C0=1). It also issues an address and<br>a MSYN signal.                                                                                                                                                                         |             |
|                                | ★ The memory responds to a DATIP as follows:                                                                                                                                                                                                                                                      |             |
|                                | • Locates the addressed word and reads it from the storage location.                                                                                                                                                                                                                              |             |
|                                | • Stores the word temporarily in its buffer register.                                                                                                                                                                                                                                             |             |
|                                | • Places the word from buffer onto the bus and issues SSYN to inform the master that data is available.                                                                                                                                                                                           |             |
|                                | • Up to this point, the operation has been identical to a DATI. However, this completes the DATIP operation. There is <i>no restore</i> cycle. The cleared memory location is left at all 0's.                                                                                                    |             |
| DATI versus<br>DATIP operation | ★ A DATI bus operation involves <i>two</i> memory cycles: <i>read</i> data and <i>restore</i> data.                                                                                                                                                                                               | 76          |
|                                | ★ A DATIP bus operation involves only one cycle: read data. Therefore, total core memory cycle time for a DATIP is <i>half</i> that required for a DATI.                                                                                                                                          |             |
|                                | re                                                                                                                                                                                                                                                                                                | ad on 🖡     |

\_\_\_\_13\_

| Topic                                                  | Key Points                                                                                                                                                                                                            | Visual Ref. |
|--------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DATO operation                                         | ★ A DATO is used to <i>store</i> (or write) a <i>full word</i> into memory.                                                                                                                                           | 77–80       |
|                                                        | ★ The master device uses the C1 and C0 lines to<br>specify a DATO (C1=1, C0=0). It issues an address<br>and MSYN as before; however, the <i>data</i> to be<br>stored is also placed on the bus at this time.          |             |
|                                                        | $\star$ The memory responds to a DATO as follows:                                                                                                                                                                     |             |
|                                                        | • Memory first performs a <i>read</i> cycle to clear the specified location.                                                                                                                                          |             |
|                                                        | • Memory then performs a <i>write</i> cycle by taking data from the bus and loading it into the buffer register. It then issues SSYN to inform the master that memory now has the word.                               |             |
|                                                        | • The memory then completes the DATO by storing the data word in the storage location specified by the master.                                                                                                        |             |
| DATO operations<br>for semiconductor<br>memory systems | ★ Core memories require both a <i>read</i> cycle (to clear the location) and a <i>write</i> cycle (to store the new word).                                                                                            | 81          |
|                                                        | ★ Semiconductor memories do not have to be cleared<br>prior to storing new data. Because of this, there is<br>no read cycle. When storing new data, the memory<br>simply performs a <i>write</i> operation.           |             |
| DATOB operation                                        | ★ A DATOB is used to store a <i>byte</i> , rather than a word, in memory. (A <i>low</i> byte is stored at the even-numbered address; a <i>high</i> byte is stored at the odd-numbered address.)                       | 82-84       |
|                                                        | ★ Operation of a DATOB is identical to that of a DATO except a byte, rather than a word, is transferred to memory. Remember that the address is <i>even</i> for a <i>low</i> byte; <i>odd</i> for a <i>high</i> byte. |             |
|                                                        |                                                                                                                                                                                                                       | read on 🌢   |

| Topic                     | Key Points                                                                                                                                                                                                                                 | Visual Ref. |
|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| AVAILABLE<br>MEMORIES     | ★ All PDP-11 memories fall into one of three categories: ferrite <i>core</i> memories, <i>semiconductor</i> memories, and <i>read-only</i> memories (called ROMs).                                                                         | 87-88       |
|                           | ★ Because of the Unibus concept, memories with different operating speeds and characteristics may be used in the same PDP-11 system.                                                                                                       |             |
| core memory               | ★ Destructive read-out devices. The memory state is switched to zero when read; therefore, a read cycle must be followed by a <i>restore</i> cycle to return the core to its original state.                                               | 89–91       |
|                           | ★ Core memory is packaged in individual units<br>(memory banks) that contain their own read-write<br>circuits and address select logic. These units are<br>available in different sizes. Common memory sizes<br>are 8K, 16K, 32K, and 64K. |             |
| addressing<br>(8K banks)  | <ul> <li>★ Address bits 15 and 14 select the memory bank.</li> <li>● Words within the selected 8K bank are chosen by address bits 13-01.</li> </ul>                                                                                        | 92          |
|                           | • Address bit 0 permits selection of a low or high byte.                                                                                                                                                                                   |             |
| addressing<br>(16K banks) | <ul> <li>★ With the expanded 18-bit address, bits 15, 16, and<br/>17 designate the desired 16K memory bank.</li> </ul>                                                                                                                     | 93          |
|                           | • Words within the 16K bank are selected by address bits 14-01.                                                                                                                                                                            |             |
|                           | • Address bit 0 selects a low byte or high byte during DATOB transfers.                                                                                                                                                                    |             |
|                           |                                                                                                                                                                                                                                            |             |
|                           |                                                                                                                                                                                                                                            |             |
|                           | 15                                                                                                                                                                                                                                         | ead on 🖡    |

| Topic                                  | Key Points                                                                                                                                                                                                      | Visual Ref. |
|----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| address decoding                       | ★ Each memory bank has a hard-wired device decoder.                                                                                                                                                             | 94          |
|                                        | ★ When a memory address is placed on the bus, one<br>of the memory banks recognizes its own address<br>and then decodes the remainder of the address in<br>order to locate the specific word or byte location.  |             |
| interleaving<br>(4K banks)             | ★ Interleaving is used to alternate memory addresses<br>between <i>two</i> memory banks. In other words, the<br>first bank would recognize addresses 0, 4, 10; the<br>second bank would recognize 2, 6, and 12. | 95–100      |
|                                        | • Interleaving permits overlapping of read and restore cycles, thereby reducing program execution times.                                                                                                        |             |
| ······ · · · · · · · · · · · · · · · · | • 8K memory banks are interleaved by swapping address bits 1 and 14.                                                                                                                                            |             |
|                                        | • An interleaved memory is transparent to the master device; the master still addresses memory as if it were a single, continuous bank of addresses.                                                            |             |
|                                        | • If we are using 8K banks of memory, we can<br>only interleave in consecutive 16K segments.<br>Therefore, if a system has 24K of memory, only<br>the first 16K segment could be interleaved.                   |             |
|                                        | • If the system has 32K of core memory (four 8K banks), the first 16K segment can be interleaved and the second 16K segment can also be interleaved.                                                            |             |
|                                        |                                                                                                                                                                                                                 |             |
|                                        |                                                                                                                                                                                                                 |             |

| Topic                     | Key Points                                                                                                             | Visual Ref. |
|---------------------------|------------------------------------------------------------------------------------------------------------------------|-------------|
| parity                    | ★ Parity generation and detection logic is included on some PDP-11 memories.                                           | 102–103     |
|                           | • The use of parity expands the <i>memory word</i> size from 16 to 18 bits.                                            |             |
|                           | • Bit 17 is parity for the <i>high</i> byte;<br>Bit 16 is parity for the <i>low</i> byte.                              |             |
|                           | • Parity is generated during a write cycle (DATO or DATOB).                                                            |             |
|                           | • Parity is checked during a <i>read</i> cycle (DATI or DATIP).                                                        |             |
|                           | • If a parity error is detected, the master device is notified.                                                        |             |
| semiconductor<br>memories | ★ Semiconductor memories are <i>non-destructive read</i><br><i>out</i> devices. Therefore, no restore cycle is needed. | 105         |
| types                     | ★ Two types of semiconductor memories are<br>available: metal-oxide semiconductor (MOS) and<br>bipolar.                | 109         |

| Topic                  | Key Points                                                                                                                                     | Visual Ref. |
|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| MOS memory             | • Consist of 1-bit semiconductor cells that are similar to small capacitors.                                                                   | 110         |
|                        | • Each cell is charged to a certain potential when writing and must be <i>recharged</i> , or <i>refreshed</i> , periodically.                  |             |
|                        | • <i>Precharging</i> , which is performed in addition to refreshing, is performed prior to reading to ensure that the correct data is readout. |             |
| bipolar memory         | • Consist of semiconductor <i>flip-flop</i> cells arranged in a matrix.                                                                        | 111         |
|                        | • Memory cells function in the same manner as conventional flip-flops.                                                                         |             |
| comparisons:<br>MOS vs | ★ MOS memory needs refreshing; bipolar does not.                                                                                               | 112–116     |
| bipolar                | ★ MOS memory is <i>slower</i> than bipolar (450-750 ns versus 300 ns).                                                                         |             |
|                        | * MOS memory costs less than bipolar memory.                                                                                                   |             |
|                        | ★ MOS is <i>smaller</i> and consumes 1/10th the power of bipolar.                                                                              |             |
|                        | ★ Neither MOS nor bipolar will retain data if system power is lost.                                                                            | ~           |
|                        |                                                                                                                                                |             |
|                        |                                                                                                                                                |             |
|                        |                                                                                                                                                |             |

| Topic                       | Key Points                                                                                                                                                                                                                                              | Visual Ref. |
|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| read-only<br>memories (ROM) | ★ There are two distinct characteristics of all ROM memories:                                                                                                                                                                                           | 122         |
|                             | • Data is stored permanently; it is not erased or destroyed if power is removed from the computer system.                                                                                                                                               |             |
|                             | • The CPU can read information out of a ROM, but cannot write information into the ROM.                                                                                                                                                                 |             |
| types of ROMs               | <ul> <li>★ In some PDP-11 systems, read-only memory is an integral part of the CPU. For example, the 11/04 and 11/34 central processors contain a ROM. Diagnostic routines and bootstrap loader programs are permanently stored in this ROM.</li> </ul> | 122a-127    |
|                             | ★ Another type of ROM is packaged as a separate<br>unit that connects to the PDP-11 Unibus.                                                                                                                                                             |             |
|                             | • This ROM only responds to DATIP transfers. It cannot respond to DATO, DATOB, or DATI cycles because they involve a write operation.                                                                                                                   |             |
|                             | • This ROM employs diodes for storage; one diode equals one bit of data.                                                                                                                                                                                |             |
|                             | • Information is stored by cutting out specific diodes. When a diode is removed, it means that bit position is read as a binary 0; if the diode is left in, it reads as a binary 1.                                                                     |             |
|                             | • Each ROM holds 32 words of data and up to 8 ROMs can be used in a system.                                                                                                                                                                             |             |
| addressing<br>diode ROMs    | ★ Address bits 6, 7, and 8 select one of the eight ROM memories.                                                                                                                                                                                        | 128–130     |
|                             | • Address bits 1-5 select a specific word in the 32-word ROM memory.                                                                                                                                                                                    |             |
|                             | • Only words, not bytes, can be addressed.<br>Therefore, address bit 0 is always 0.                                                                                                                                                                     |             |
|                             |                                                                                                                                                                                                                                                         | read on 🌢   |
|                             | 19                                                                                                                                                                                                                                                      |             |

## -review material

| Topic                                     | Key Points                                                                                                                                                                                                                                                                                                                                                                                                       | Visual Ref. |
|-------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| pre-programmed<br>ROM memories            | ★ Pre-programmed ROMs are available for use with PDP-11 systems.                                                                                                                                                                                                                                                                                                                                                 | 131–133     |
|                                           | • These ROMs contain loading instructions which cause the CPU to automatically read in programs from input devices for loading into memory.                                                                                                                                                                                                                                                                      |             |
|                                           | • These pre-programmed ROMs eliminate the need for manually entering <i>each</i> program instruction using the console.                                                                                                                                                                                                                                                                                          |             |
|                                           | • The operator simply specifies the ROM starting address and then depresses the console LOAD address and START switches to start the program running.                                                                                                                                                                                                                                                            |             |
| typical<br>pre-programmed<br>ROM memories | ★ Paper Tape Bootstrap loader — when a computer is<br>first installed, its memory does not contain any<br>meaningful information. Before the computer can<br>input information, it must be given the necessary<br>instructions. The paper tape bootstrap loader is a<br>minimal instruction program that can be stored in<br>a ROM. This program permits loading of larger<br>programs from a paper tape reader. | 134–136     |
|                                           | ★ Bulk Storage Bootstrap loader — similar to paper<br>tape bootstrap loader except that this program<br>permits loading of programs from bulk storage<br>devices such as disks and tapes.                                                                                                                                                                                                                        | 137         |
|                                           | ★ Card Reader Bootstrap loader – again similar to paper tape bootstrap loader except permits loading of programs stored on punched or mark-sense cards.                                                                                                                                                                                                                                                          | 138         |
| typical ROM<br>address assignments        | ★ Each ROM has a unique set of addresses. These addresses are as follows:                                                                                                                                                                                                                                                                                                                                        | 139         |
|                                           | • Paper-Tape loader 773000–773076                                                                                                                                                                                                                                                                                                                                                                                |             |
|                                           | • Bulk Storage loader 773100–773176                                                                                                                                                                                                                                                                                                                                                                              |             |
|                                           | • Card Reader loader 773200–773276                                                                                                                                                                                                                                                                                                                                                                               |             |
|                                           |                                                                                                                                                                                                                                                                                                                                                                                                                  | read on 🛊 👘 |

When you have completed the study unit, please take this self-scoring test. Then compare your answers against the "answer sheet" which can be obtained from your supervisor. Based on your test results, either review the appropriate material in this study unit or proceed to the next unit in the series.

- 1 Which of the following statements are true?
  - (a) T F PDP-11 memory consists of 8-bit bytes; words are formed by combining pairs of bytes.
  - (b) T F Even addresses select high bytes; odd addresses select low bytes or words.
  - (c) T F PDP-11 memory cannot initiate data transfers between itself and another device.
- 2 Below are some 16-bit words. For each word, give the octal value of the word, the high byte, and the low byte.

|                       | Word | High Byte | Low Byte |
|-----------------------|------|-----------|----------|
| 1 111 010 011 100 101 |      |           |          |
| 0 101 111 110 011 110 |      |           |          |
| 1 001 011 101 111 011 |      |           | <u> </u> |

3 When storing information into memory, two items are needed: an address and a bus cycle. Give the appropriate type of address and bus cycle required to store the following.

|           | Address<br>(odd or even) | Bus Cycle |
|-----------|--------------------------|-----------|
| full word |                          |           |
| high byte |                          |           |
| low byte  |                          |           |

read on

- 4 When the 18-bit memory management hardware is installed, the maximum memory size is increased to:
  - (a) 104K words.
  - (b) 128K words.
  - (c) 124K words.
  - (d) 32K words.

5 Explain the reason and the method of converting the most significant octal digit of a 16-bit address from a 1 to a 7.

(a) Reason:

(b) Method:

6 Each trap or interrupt vector actually occupies two word locations in memory. What information is stored in these two locations?

(a) First Word:

(b) Second Word:

7 Explain the primary function of the hardware stack and specify the difference between a "yellow" and a "red" zone violation.

(a) Function:

(b) Yellow Zone:

(c) Red Zone:



8 Place each of these items in its appropriate address space.



- 9 Match each operation with the corresponding bus cycle or cycles (DATO, DATOB, DATI, DATIP).
  - (a) \_\_\_\_\_ The processor retrieves an instruction from memory.
  - (b) \_\_\_\_\_ The processor retrieves a number from core memory, increments the number, and stores the new value in the original memory location.

(c) \_\_\_\_\_\_ A disk transfers data into memory location 703.

- 10 What is the reason for interleaving banks of core memory?
  - (a) Allows use of the 18-bit address option.
  - (b) Does away with the need for the restore operation when successive memory locations are read.
  - (c) Reduces program execution times by overlapping memory cycles.
  - (d) Allows greater core density in alternate memory banks.
- 11 Assume that the first and second 4K memory banks have been interleaved. Which of these addresses now select the first bank and which addresses select the second bank? What two locations are *physically* adjacent in the same bank?

000 206 2nd: 1st or 012 640 2nd: 1st or 012 642 1st or 2nd: 016 440 1st or 2nd: 1st or 2nd: 016 444 034 262 2nd: 1st or

12 Match each subject in the left column with the most appropriate statement in the right column.

| a. | Bipolar Memory | ( ) | destructive readout      |
|----|----------------|-----|--------------------------|
| b. | Core Memory    | ( ) | must be refreshed        |
| c. | ROM            | ( ) | flip-flop                |
| d. | MOS Memory     | ( ) | only responds to DATIPs. |





