

# CYBER CROSS SYSTEM VERSION 1 MACRO ASSEMBLER REFERENCE MANUAL

CONTROL DATA® CYBER 170 SERIES CYBER 70 SERIES MODELS 72, 73, 74 6000 SERIES COMPUTER SYSTEMS CYBER 18 COMPUTER SYSTEMS 255X HOST COMMUNICATIONS PROCESSORS

| REVISION RECORD                       |                                                                                                     |  |  |
|---------------------------------------|-----------------------------------------------------------------------------------------------------|--|--|
| REVISION                              | DESCRIPTION                                                                                         |  |  |
| Α                                     | Manual released.                                                                                    |  |  |
| (12/75)                               |                                                                                                     |  |  |
| В                                     | Manual revised to reflect NOS/BE 1.1 changes and name change of manual from CCP Support Software to |  |  |
| (4/76)                                | CYBER Cross System.                                                                                 |  |  |
| •                                     |                                                                                                     |  |  |
|                                       |                                                                                                     |  |  |
|                                       |                                                                                                     |  |  |
|                                       |                                                                                                     |  |  |
| · · · · · · · · · · · · · · · · · · · | · · · · · · · · · · · · · · · · · · ·                                                               |  |  |
|                                       |                                                                                                     |  |  |
|                                       |                                                                                                     |  |  |
|                                       |                                                                                                     |  |  |
|                                       |                                                                                                     |  |  |
|                                       |                                                                                                     |  |  |
|                                       |                                                                                                     |  |  |
|                                       |                                                                                                     |  |  |
|                                       |                                                                                                     |  |  |
|                                       |                                                                                                     |  |  |
|                                       |                                                                                                     |  |  |
|                                       |                                                                                                     |  |  |
|                                       |                                                                                                     |  |  |
|                                       |                                                                                                     |  |  |
|                                       |                                                                                                     |  |  |
|                                       |                                                                                                     |  |  |
|                                       |                                                                                                     |  |  |
|                                       |                                                                                                     |  |  |
|                                       |                                                                                                     |  |  |
|                                       |                                                                                                     |  |  |
| •                                     |                                                                                                     |  |  |
|                                       |                                                                                                     |  |  |
|                                       |                                                                                                     |  |  |
|                                       |                                                                                                     |  |  |
| · · · · · · · · · · · · · · · · · · · |                                                                                                     |  |  |
|                                       |                                                                                                     |  |  |
|                                       |                                                                                                     |  |  |
| Publication No.<br>96836500           |                                                                                                     |  |  |

© 1975, 1976 by Control Data Corporation Printed in the United States of America Address comments concerning this manual to:

Control Data Corporation Publications and Graphics Division 4455 Eastgate Mall La Jolla, California 92037 or use Comment Sheet in the back of this manual. New features, as well as changes, deletions, and additions to information in this manual are indicated by bars in the margins or by a dot near the page number

| Page            | Revision | Feature |     |
|-----------------|----------|---------|-----|
| Cover           |          |         |     |
| Title Page      |          |         | 1   |
| Revision Record | В        |         | ļ   |
| iii             | B        |         |     |
| iv              | В        |         |     |
| v               | в        |         | ļ   |
| vii             | В        |         |     |
| viii            | В        |         | 1   |
| 1-1             | В        |         |     |
| 2-1             | В        |         |     |
| 2-2             | в        |         | 1   |
| 2-3             | В        |         |     |
| 2-4             | В        |         |     |
| 2-5             | В        |         |     |
| 2-6             | В        |         | 1   |
| 2-7             | В        |         |     |
| 3-1             | В        |         |     |
| 3-2             | В        |         |     |
| 3-3             | В        |         |     |
| 3-4             | В        |         |     |
| 3-5             | В        | 1       |     |
| 3-6             | B        |         |     |
| 3-7             | B        | ÷       |     |
| 3-8             | В        |         | 1   |
| 3-9             | В        |         |     |
| 3-10            | В        |         |     |
| 3-11            | В        |         |     |
| 3-12            | В        |         | 1   |
| 3-13            | в        |         |     |
| 3-14            | В        |         |     |
| 3-15            | В        |         |     |
| 3-16            | В        |         | 1   |
| 3-17            | В        |         | 1   |
| 3-18            | ·B       |         |     |
| 3-19            | В        |         |     |
| 3-20            | в        |         |     |
| 3-21            | В        | 2       |     |
| 3-22            | В        |         | ł   |
| 3-23            | в        |         | 1.  |
| 3-24            | В        |         | ł   |
| 3-25            | B        |         | 1   |
| 3-26            | В        |         |     |
| 3-27            | в        |         | 1   |
| 3-28            | В        |         | 1 . |
| 3-29            | В        |         |     |
| 1               |          |         | 1   |

if the entire page is affected. A bar by the page number indicates pagination rather than content has changed.

| Page | Revision | Feature |
|------|----------|---------|
| 3-30 | В        |         |
| 3-31 | В        |         |
| 3-32 | в        |         |
| 3-33 | В        |         |
| 3-34 | • B      |         |
| 3-35 | В        |         |
| 3-36 | В        |         |
| 4-1  | В        |         |
| 4-2  | В        |         |
| 4-3  | В        |         |
| 4-4  | В        |         |
| 4-5  | В        |         |
| 4-6  | В        |         |
| 4-7  | В        |         |
| 4-8  | <b>B</b> |         |
| 4-9  | В        |         |
| 4-10 | В        |         |
| 4-11 | B        |         |
| 4-12 | В        |         |
| 4-13 | В        |         |
| 4-14 | В        |         |
| A-1  | В        |         |
| A-2  | В        |         |
| B-1  | B        |         |
| B-2  | В        |         |
| B-3  | В        |         |
| C-1  | В        |         |
| D-1  | В        |         |
| E-1  | В        |         |
| F-1  | В        |         |
| F-2  | В        |         |
| F-3  | В        |         |
| F-4  | В        |         |
| F-5  | В        |         |
| F-6  | В        |         |
| F-7  | В        |         |
| F-8  | В        |         |
| F-9  | в        |         |
| F-10 | в        |         |
|      | в        |         |
| F-12 | в        |         |
| F-13 | В        |         |
| F-14 | в        |         |
| G-1  | в        |         |
| G-2  | В        |         |

## LIST OF EFFECTIVE PAGES (CONTINUED)

.

| Page                                                                            | Revision        | Feature | Page | Revision | Feature |
|---------------------------------------------------------------------------------|-----------------|---------|------|----------|---------|
| G-3<br>Index-1<br>Index-2<br>Index-3<br>Comment Sheet<br>Envelope<br>Back Cover | B<br>B<br>B<br> |         |      |          |         |
| •                                                                               |                 |         |      |          |         |
|                                                                                 |                 |         |      |          |         |
|                                                                                 |                 |         |      |          |         |
|                                                                                 |                 |         |      |          |         |
|                                                                                 |                 |         |      |          |         |

## PREFACE

The CYBER Macro Assembler is a component of the CONTROL DATA<sup>®</sup> CYBER Cross System. The Macro Assembler, referred to as CLASS (Compass Like Assembler), operates under control of the CYBER 170/70/6000 NOS or NOS/BE operating systems. CLASS is intended to convert source language input including macro instructions into relocatable binary output and generate list output. A separate version of the Macro Assembler is available for the CYBER 18 computer series.

This manual describes the general operation of the assembler and provides the necessary instructions for preparing programs for assembly. No attempt is made here to provide a programmers guide and, therefore, examples are limited. It is assumed that the reader is already familiar with the operation of the CYBER 18 computer.

Additional information can be found in the following publications:

| Description                                                                                   | Publication No. |
|-----------------------------------------------------------------------------------------------|-----------------|
| CYBER Cross System Version 1 Reference Manual                                                 | 96836000        |
| CYBER Cross System Version 1 Micro Assembler<br>Reference Manual                              | 96836400        |
| CYBER Cross System Version 1 Link Editor and<br>Library Maintenance Programs Reference Manual | 60471200        |
| NOS/BE 1 Reference Manual                                                                     | 60493800        |
| NOS 1 Reference Manual, Volume 1                                                              | 60435400        |
| NOS 1 Reference Manual, Volume 2                                                              | 60445300        |
| 1700 MSOS 4 Macro Assembler Reference Manual                                                  | 60361900        |
| MSOS Version 4 Macro Assembler Reference Manual                                               | 60361500        |
| 1700 Computer Reference Manual                                                                | 60153100        |
| CYBERNET/KRONOS 2.1 Batch and Remote Batch<br>Reference Manual                                | 80400600        |

This product is intended for use only as described in this document. Control Data cannot be responsible for the proper functioning of undescribed features or parameters.

v 🔹

## CONTENTS

| PREFA | ACE    |                |                                    |   | v          |
|-------|--------|----------------|------------------------------------|---|------------|
| 1     | INTROE | DUCTION        |                                    |   | 1-1        |
| 2     | LANGU  | AGE STRUC      | CTURE                              |   | 2-1        |
|       | 2.1    | Control of     | the Assembler                      |   | 2-1<br>2-2 |
|       | 4.4    | BOUICE FI      | ogram input structure              |   | 4-4        |
|       |        | 2.2.1<br>2.2.2 | Source Program<br>Source Statement |   | 2-2<br>2-2 |
| 3     | SYMBO  | LIC MACHI      | NE INSTRUCTIONS                    |   | 3–1        |
|       | 3.1    | General        |                                    |   | 3-1        |
|       |        | 3.1.1          | Storage Reference Instructions     |   | 3-1        |
|       | 3.2    | Pseudo Ins     | structions                         |   | 3-14       |
|       |        | 3.2.1          | Subprogram Linkage                 |   | 3-14       |
|       |        | 3.2.2          | Data Storage                       |   | 3-17       |
|       |        | 3, 2, 3        | Constant Declarations              |   | 3-19       |
|       |        | 3.2.4          | Assembler Communication            |   | 3-25       |
|       |        | 3.2.5          | Listing Control                    |   | 3-28       |
|       | 3.3    | Macros         |                                    |   | 3-30       |
|       |        | 3, 3, 1        | Macro Pseudo Instructions          |   | 3-30       |
|       |        | 3.3.2          | Macro Skeleton                     |   | 3-32       |
|       |        | 3.3.3          | Macro Instructions                 | • | 3–34       |
|       |        | 3.3.4          | Assembly Text Generation and Use   |   | 3-34       |
|       | 3.4    | CLASS Li       | mitations                          |   | <br>3-35   |
|       |        | 3.4.1          | Warnings                           |   | 3-35       |
|       |        | 3.4.2          | Special Characters                 |   | 3-35       |
| 4     | OUTPU  | Т              |                                    |   | 4-1        |
|       | 4 1    | Relocatabl     | le Binary Outnut                   |   | 4-1        |
|       | 4.2    | List Outpu     | it                                 |   | 4-9        |
|       |        | 4.2.1          | List Options                       |   | 4-9        |
|       |        | 4.2.2          | Banner Page                        |   | 4-10       |
|       |        | 4.2.3          | Main Program Listing               |   | 4-11       |
|       |        | 4 2 4          | Error Summary                      |   | 4-11       |

|            | 4.2.5 Complete Reference Map    | 4-13    |
|------------|---------------------------------|---------|
|            | 4.2.6 Short Reference Map       | 4-13    |
|            | 4.2.7 Macro Cross-Reference Map | 4-14    |
| Appendix A | INSTALLATION OF CLASS           | A-1     |
| Appendix B | CLASS CONTROL CARD PARAMETERS   | B-1     |
| Appendix C | CONTROL CARDS FOR JOB RUN       | C-1     |
| Appendix D | ERROR MESSAGES                  | D-1     |
| Appendix E | ASSEMBLY MODIFICATIONS TO CLASS | E-1     |
| Appendix F | INSTRUCTION SET                 | F-1     |
| Appendix G | ASCII CONVERSION TABLES         | G-1     |
| INDEX      |                                 | Index-1 |

## TABLES

4-1 Listing Page Format

4-12

## INTRODUCTION

The CLASS Macro Assembler, hereafter referred to as CLASS<sup>†</sup>, is a two-pass assembler that executes on a CYBER 170/70/6000 computer. It can convert source language input including macro instructions to relocatable binary output and generate list output. The source programs are written with symbolic machine, pseudo, and macro instructions. Enhanced instructions are assembled by means of assembly text consisting of macros residing on a separate file that accompanies the assembler. Additional macros may be defined by the user in the source program.

During the first pass each card (one instruction per card) is processed in sequence, programmerdefined macros are processed into macro skeletons, skeletons with actual parameters substituted are inserted at macro calls, a symbol table is built, conditional assemblies are evaluated and processed, and the resulting source cards are written to a scratch file.

During the second and final pass, each source image is read in sequence from the scratch file and processed, errors are flagged as they occur, the actual binary relocatable output is generated for each instruction, the source image and binary image are listed if not suppressed, and a cross-reference is generated for the listing.

Three versions of the binary output are produced:

- File B is used to link programs in the CYBER Cross System
- File P8 is used to punch cards for loading with the MSOS 4 Loader
- File RB is used to write to magnetic tape for the MSOS 4 Loader.

1-1

1

## LANGUAGE STRUCTURE

## 2.1 CONTROL OF THE ASSEMBLER

Parameters on the CLASS call card are used to specify control options to the assembler. (See Appendix B for a detailed explanation of these parameters.) The following is a list of the features available:

- The starting columns for the location, operation code, address, and comment fields can be designated for listing output.
- All BZS/BSS blocks and their names, addresses, and lengths can be listed on the banner page (the first page of the listing).
- List control cards such as LST, NLS, SPC, and EJT can be printed.
- The printing of comment cards (i.e., \* in column 1) can be suppressed.
- EJT cards can be processed as page ejects. Normally, they are processed as four spaces. (See Section 3.2.5.)
- If the IFA condition is false, printing of code between IFA and EIF can be suppressed.
- All machine code on multiword instructions (such as LRQ, NUM, DEC, etc.) can be printed.
- A full cross-reference map of symbols, providing the page number/line number where they are referenced, can be printed.
- A short reference map giving only the symbols and their value can be printed.
- Column tabs can be set for the tidy feature.
- Macro code may be expanded (not recommended if Type 2 instructions are used).
- A macro cross-reference table which contains the macro name, the number of formal parameters and locals, and the page and line number where they are referenced, can be printed.
- An assembly text of predefined symbols, macro skeletons, and macro name table can be generated and utilized.

2

## 2.2 SOURCE PROGRAM INPUT STRUCTURE

### 2.2.1 SOURCE PROGRAM

A source program consists of one or more subprograms. Each subprogram is a set of source statements preceded by a NAM card and followed by an END card. Each subprogram may be assembled independently, or several may be assembled as a group. The main subprogram of a group is the one to which initial control is given; it does not have to be the first subprogram.

Communications between subprograms is accomplished by the subprogram linkage pseudo instructions (e.g., EXT, ENT) and by the use of common and data storage, which are established by the COM and DAT pseudo instructions.

## 2.2.2 SOURCE STATEMENT

A source statement consists of the location, instruction, operation code, address, comment, and sequence fields, respectively. The first five fields must not exceed 72 characters; within that limitation they are free field except that each field must be separated by at least one space. The sequence field is used when the source image is 80 characters; it is restricted to columns 73 through 80.

Each field is terminated by a tab (\$B; paper tape only), carriage return (end of statement mark), or blanks, depending on the input device. Any number of blanks may separate fields.

#### 2.2.2.1 LOCATION FIELD

The location field must begin in column 1. If used, this field specifies a labeled statement. This statement is a symbolic name consisting of one to six alphanumeric characters; the first must be alphabetic. Characters in excess of six are ignored.

#### 2.2.2.2 INSTRUCTION FIELD (OPERATION CODE FIELD, OPCODE)

This field begins to the right of the location field and must be separated from it by at least one blank (or a tab). If the location field contains no label, the operation code may begin in column 2. The operation code field contains a three-character instruction code or pseudo instruction code; or it contains a macro-instruction code which may be up to six characters. Certain instructions (storage reference, etc.) may be followed by one of the one-character OPCODE terminators  $\Delta$ , \*, +, or -. There are two main groups of machine instructions: Type 1 (CYBER 18 instructions) and Type 2 enhanced instructions).

### 2.2.2.3 ADDRESS FIELD

The address field begins to the right of the operation code field, separated from it by at least one blank character or tab. It is terminated by a blank or tab, or by the 72nd character of the source statement. Exceptions are the macro instructions that may have a continuation line and the pseudo instruction ALF.

This field contains an expression consisting of:

- 1. One or more operands connected by the operators +, -, \*, or /
- 2. One of the register designators  $A, B^{\dagger}$ ,  $I, M^{\dagger}$ , Q, 1, 2, 3, 4
- 3. Both of the above, separated by commas

An operand is either a numeric constant or a symbol used (defined) as:

- The label in the location field of any machine or macro instruction
- The label in the location field of one of the pseudo instructions: ADC, ALF, NUM, DEC, or VFD
- A symbolic name in the address field of one of the pseudo instructions: EXT, COM, DAT, BSS, BZS, EQU, FLD, or EXF

Such a symbol references a specific location in memory.

#### NUMERIC OPERAND

A numeric operand in the address field may be decimal or hexadecimal. A decimal number is represented by up to five decimal digits and must be within the range  $\pm 32,767$ . A hexadecimal number is represented by a dollar sign and not more than four hexadecimal digits in the range  $\pm 7$ FFF. (Hexadecimal operands in the NUM pseudo instruction may be in the range 0 through +FFFF.)

Numeric operands in the address field may be preceded by a plus or a minus sign. If a plus or no sign is specified, the binary equivalent of the number is the value used. A minus indicates that the ones complement of the binary equivalent is the value.

#### ADDRESS EXPRESSION

An address expression may be a single operand or a string of operands joined by the following arithmetic operators:

- + Addition
- Subtraction
- \* Multiplication
- / Division

<sup>†</sup>Type 1 instructions only

Arithmetic operators may not follow each other without an intervening operand. Parentheses are not permitted for grouping terms.

The asterisk has meaning both as an operator (multiplication) and as an operand (the current value of the P counter). When it is used as the multiplication operator (refer to special characters), it must be immediately preceded by an operand which may be another asterisk.

The slash, used as the division operator, must be between two operands. The operand that follows may not be 0 or relocatable.

#### Example:

|       | NAM  | EXAMPL        |
|-------|------|---------------|
|       | COM  | А, В          |
|       | EQU  | C(1), D(5)    |
|       | EXT  | G             |
|       | BZS  | E(10), F      |
| START | LDA  | D/5-C+*-2     |
|       | ADD+ | <b>A-B/</b> 2 |
|       | ADD  | E+5           |
|       | STA  | G             |
|       | END  |               |

The asterisk in the LDA instruction refers to the value of the current location counter.

The following instructions are illegal, assuming the same pseudo instructions precede the START:

| START | LDA | D-C**5+2 | *5 has no intervening operator. |
|-------|-----|----------|---------------------------------|
|       | ADD | A-2/B    | Division by relocatable operand |
|       | ADD | E*F      | Both operands are relocatable.  |
|       | STA | G+5      | An external must stand alone.   |

An external name (location in another subprogram referenced by this subprogram) may be used in an address expression as a single operand only. Arithmetic operators preceding or following an external operand are illegal.

The hierarchy for evaluating arithmetic expressions is:

/ or \* Evaluated first

+ or - Evaluated next

Expressions containing operators at the same level are evaluated from left to right. The expression

A/B+C\*D

is evaluated algebraically as

A/B+(C)(D)

and not as any of the following:

| (A)(D) | Α        | 1 | Α                     |
|--------|----------|---|-----------------------|
| B+C    | (B+C)(D) |   | $\overline{B+(C)(D)}$ |

Parentheses may not be used for grouping operands. The algebraic expression

(A-D)(B+C/E)

must be written as

A\*B+A\*C/E-D\*B-D\*C/E

The following expression is illegal:

(A-D)\*(B+C/E)

Division in an address expression always yields a truncated result; thus, 11/3 = 3. The expression A\*B/C may result in a value different from B/C\*A. For example, if A = 4, B = 3, and C = 2, then

A\*B/C = 4\*3/2 = 6 but B/C\*A = 3/2\*4 = 4

All expressions are evaluated modulo  $2^{15}$ -1. An address expression consisting solely of numeric operands is absolute. If an expression contains symbolic operands, the final relocation for the expression is determined by the relocations of the symbolic operands. If the relocation of the operands is expressed by the following terms, the final relocation is the algebraic sum of the relocation terms.

| ±Ρ | Positive or negative program relocation |
|----|-----------------------------------------|
| ±C | Positive or negative common relocation  |
| ±D | Positive or negative data relocation    |

The relocation must reduce to 0 or one of the relocation terms. If 0, the location is absolute.

#### Example:

|      | Source S | tatements      | Relocation Formula           |
|------|----------|----------------|------------------------------|
|      | NAM      | EXAMPLE 3      |                              |
|      | COM      | A, B           |                              |
|      | DAT      | C, D           |                              |
|      | EQU      | E(1), F(D)     |                              |
| STRT | LDA      | B+C-E*2-A-D    | +C+D-C-D = 0 (absolute)      |
|      | LDA      | B+D-F+STRT-A-C | +C+D-D+P-C-D = P-D (illegal) |
|      | LDA      | B+D-E+STRT-A-C | +C+D+P-C-D = P (program)     |
|      | LDA      | B-D-A          | +C-D-C = -D (negative data)  |
|      | END      |                |                              |

### INDEXING AND REFERENCE REGISTERS

The special characters A, B, I, M, Q, 1, 2, 3, and 4 are used to specify registers which may be used as reference or index registers within instructions. The set of legal reference registers and index registers differs between Type 1 and Type 2 instructions:

|        | Reference Registers | Index Registers     |  |  |  |
|--------|---------------------|---------------------|--|--|--|
| Type 1 | A, I, M, Q          | B, I, Q             |  |  |  |
| Type 2 | A, I, Q, 1, 2, 3, 4 | A, I, Q, 1, 2, 3, 4 |  |  |  |

Indexing may be used with storage reference instructions only. Only one index specifier may follow any address expression; it is separated from the expression by a comma with no intervening blanks. The meanings of these special characters used as indices are specified below:

| Q | The contents of the Q register are added to the contents of the expression to form the actual address.                                       |
|---|----------------------------------------------------------------------------------------------------------------------------------------------|
| I | The contents of location \$FF are added to the contents of the address expression to form the actual address.                                |
| В | The contents of the Q register are added to the address expression. This sum is added to the contents of \$FF to produce the actual address. |
| Α | The contents of the A register are added to the contents of the expression to form the actual address.                                       |
| 1 | The contents of the 1 register are added to the contents of the expression to form the actual address.                                       |
| 2 | The contents of the 2 register are added to the contents of the expression to form the actual address.                                       |
| 3 | The contents of the 3 register are added to the contents of the expression to form the actual address.                                       |
| 4 | The contents of the 4 register are added to the contents of the expression to form the actual address.                                       |

#### Examples:

| Address Field      |         | Function                                                                                                                                                          |
|--------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LOC1, B            | Legal   | The contents of registers Q and \$FF and the address of LOC1 are added to produce the actual address.                                                             |
| <b>,,</b> I        | Illegal | The character following the first comma is assumed to be the index character.                                                                                     |
| TAG2 <b>,</b> Q, I | Illegal | Only one index notation is allowed.                                                                                                                               |
| Q                  | Illegal | Unless Q has been previously defined as a location<br>symbol or is being used with the interregister trans-<br>fer instruction, it must follow a location symbol. |

96836500 B

| Address Field |       | Tunction                                                                    |
|---------------|-------|-----------------------------------------------------------------------------|
| TAG3, I       | Legal | The contents of \$FF and TAG3 are added to produce the actual address.      |
| TAG2, 4       | Legal | The address of TAG2 and register 4 are added to produce the actual address. |

Function

Certain instructions use the special characters to reference registers, for example:

| Instruction | Address Field | Function                                                                          |
|-------------|---------------|-----------------------------------------------------------------------------------|
| SET         | A,Q,M         | Set the A, Q, and mask registers to 1s.                                           |
| TRA         | Q             | Transfer the contents of the A register to the Q register.                        |
| LAM         | Μ             | Transfer the logical product of the A and the mask register to the mask register. |
| X F2        | Q             | Transfer the contents of register 2 to register Q.                                |

### 2.2.2.4 COMMENT FIELD

Address Field

The address field is followed by the comment field. Comments do not affect program execution; however, the comments in the NAM card are copied into the object text NAM block. The comment field terminates at column 72 or with a carriage return (paper tape). Blanks are permitted in the comment field.

### 2.2.2.5 SEQUENCE FIELD

When the input image is 80 characters, columns 73 through 80 are available for sequencing, columns 73 through 75 may be used for program identification, and columns 76 through 80 are available for a sequence number.

## SYMBOLIC MACHINE INSTRUCTIONS

## 3.1 GENERAL

The instructions are divided into classes according to the kind of function performed. These instruction classes are:

- Storage Reference
- Field Reference
- Register Reference
- Shift
- Skip
- Inter-Register Transfer
- Decrement and Repeat
- Miscellaneous

Instructions are referred to as Type 1 or Type 2. Type 1 instructions are original CDC CYBER 18 instructions; Type 2 instructions are added or enhanced instructions. A complete list of the instruction set with the relocatable binary machine code format and general definitions is given in Appendix F. These definitions are intended for quick reference.

## 3.1.1 STORAGE REFERENCE INSTRUCTIONS

Storage is divided into three areas: program, data, and common. These areas are defined at assembly time and the initial location of each is set to a relocation address of 0. The object code produced by the assembler contains addresses which the loader modifies by a relocation factor at load time to produce the actual address in memory. Actual location of these three areas in core memory is controlled by the loader.

A symbol is program relocatable if it references a location in the subprogram; it is data relocatable if it references a location in data storage; and it is common relocatable if it references a location in common storage. All other symbols are absolute. A symbol is made absolute by equating it to a number, an arithmetic expression, or another absolute symbol.

In all cases, a symbolic label and a symbol defined by BSS or BZS take the relocation and value of the current location counter. The location counter of a program is originally program relocatable; however, its relocation may be changed by the ORG instruction.

3

An address expression which includes more than one operand of different relocation types must reduce to one relocation type or to an absolute address. When the address mode of an instruction is made one-word relative by an asterisk terminator, the relocation type of the address expression must agree with the type of the current location counter.

A symbolic operand may be preceded by a plus or a minus sign. If preceded by a plus or no sign, the symbol refers to its associated value; if preceded by a minus, the symbol refers to the ones complement of its associated value. When an expression contains more than one symbol, the final sign of the expression is the algebraic sum of the operands.

Type 1 storage reference instructions are divided into groups A and B. These storage reference instructions use storage addresses as operands or as operand addresses. Group B includes jump and store instructions and may not use the constant mode of addressing.

Group A storage reference instructions allow three modes of addressing: absolute, relative, and constant. Group B does not allow the use of the constant mode but is otherwise the same as group A.

Type 2 storage reference instructions allow absolute, relative, and, in certain cases, constant addressing modes. Constant addressing is valid only in storage reference instructions that transmit information to a register. Special characters designate the mode of addressing, the number of words for the instruction, and indirect addressing.

#### Character

()

Δ

#### Description

An asterisk as the last character of the operation code specifies relative addressing in a one-word instruction (two words for Type 2).

A minus as the last character of the operation code specifies absolute addressing in a one-word instruction (two words for Type 2).

A plus as the last character of the operation code specifies absolute addressing in a two-word instruction (three words for Type 2).

An equal sign as the first character in the address field preceding a constant indicates constant addressing; the instruction is always two words (three words for Type 2).

Parentheses enclosing the address expression indicate indirect addressing for Type 1 and Type 2.

If no character is specified as a terminator to the operation code, multiword relative addressing is assumed with the following exceptions:

- If a constant is specified, the constant mode is assumed.
- If the relocation type of the address expression differs from the relocation type of the location counter, two-word absolute address-ing is assumed (Type 1 only).
- If a nonrelative external is referenced, absolute addressing is assumed (Type 1 only).

## Example:

The following are the relocation types (RT) of the current location counter:

| Р | Program | relocatable |
|---|---------|-------------|
| С | Common  | relocatable |

- D Data relocatable
- A Absolute address

| RT           | Label | Operation | Address                       |
|--------------|-------|-----------|-------------------------------|
|              |       | NAM       | EXAMPLE2                      |
| С            |       | COM       | COM1, COM2                    |
| D            |       | DAT       | DAT1, DAT2                    |
| Α            |       | EQU       | D(1), E(3), G(E-D), H(\$1000) |
| Р            |       | BZS       | A,B,C                         |
| Р            |       | BZS       | J, K(10)                      |
| Р            | START | ADC       | 0                             |
| Р            |       | LDA*      | START                         |
| Р            |       | STA*      | DAT1 (Error)                  |
| $\mathbf{P}$ |       | STA*      | COM1 (Error)                  |
|              |       |           | 1                             |

Both errors resulted because the relocation types of the symbols in the address field did not match those in the location counter and the short relative address mode was requested by an asterisk terminator.

| RT | Label | Operation   | Address                       | Comments                                                                                                                               |
|----|-------|-------------|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| Ρ  |       | LDA+        | DAT1 (Not an error)           | Relocations do not have to match when the mode is long absolute.                                                                       |
| Р  |       | LDA         | START (OK, relocations match) |                                                                                                                                        |
| Ρ  | 3<br> | LDA         | COM1 (Not an error)           | The assembler changes this<br>instruction to long absolute be-<br>cause the relocations do not<br>match, but no error is indicated.    |
| P  |       | LDA         | START-K+DAT2-DAT1+COM2        | This address expression results in<br>a common relocation type; all other<br>relocations cancel out (refer to<br>address expressions). |
|    |       | ORG         | DAT1                          | ORG changes the relocation of the location counter to data.                                                                            |
| D  |       | LDA*        | START (Error)                 |                                                                                                                                        |
| D  |       | STA*        | DAT2+9                        |                                                                                                                                        |
|    |       | ORG*        |                               | ORG* returns the location counter to the original relocation.                                                                          |
| Ρ  |       | LDA*<br>ORG | START (Not an error)<br>H     |                                                                                                                                        |
| Α  |       | LDA*        | START (Error)                 |                                                                                                                                        |

| RT | Label | Operation | Address      |
|----|-------|-----------|--------------|
| Α  |       | STA*      | DAT1 (Error) |
| Α  |       | LDA*      | \$1001       |
| Α  |       | STA-      | B (Error)    |
|    |       | ORG*      |              |
|    |       | END       | EXAMPLE2     |
|    |       |           |              |

The machine language formats resulting from a storage reference instruction are given in the following section.

## 3.1.1.1 STORAGE REFERENCE, ABSOLUTE ADDRESSING (+, -)

The value of the address expression of an absolute short storage reference instruction must be nonrelocatable. The evaluated result is stored in the last eight bits of the machine language instruction. If this value is greater than 255, it is flagged as an error. If these last eight bits are 0, a long absolute instruction is assumed when the instruction is executed. No error is flagged.

### Type 1

### Type 2

If the address expression is enclosed in parentheses, indirect addressing is indicated and bit 10 of the first word is set. If the address expression is enclosed in parentheses, indirect addressing is indicated and bit 6 of the first word is set.

## Examples:

Absolute Short Direct

Instruction:

LDA-

Machine Word:

| LDA 0 0 0 0 expr | 15 12 | 11 | 10 | 9 | 8 | 7    | 0 |
|------------------|-------|----|----|---|---|------|---|
|                  | LDA   | 0  | 0  | 0 | 0 | expr |   |

expr<sup>T</sup>

.

Instruction:

Machine Word:

LRA-



expr

<sup>†</sup>expr is an address expression.

:





| 15 12 | 11  | 8 | 7   | 6 | 53 | 20 |
|-------|-----|---|-----|---|----|----|
| 0     | 4   |   | 0   | 1 | Ra | Rb |
|       | LRA |   |     |   | 0  |    |
| 0     |     | е | xpr | • |    |    |

<sup>&</sup>lt;sup>†</sup>In indirect addressing the storage location referenced is not the address expression location, but the contents of the address expression location.



## 3.1.1.2 STORAGE REFERENCE, RELATIVE ADDRESSING $(\Delta, *)$

When short relative addressing is specified, the value of the current location counter is subtracted (16-bit ones complement arithmetic) from the evaluated address expression. The result is placed in the 8-bit  $\Delta$  field. If the value of the result is outside the range ±\$7F, an error condition is flagged. An error condition is also flagged if the relocation type of the address expression differs from that of the location counter. If the 8-bit  $\Delta$  field is 0, a long instruction is assumed regardless of the operation code terminator. No error message is printed for this condition.

**Examples:** 

**Relative Short Direct** Instruction: Instruction: LDA\* LRA\* expr expr Machine Word: Machine Word: 15 12 11 8 7 3 2 6 5 0 12 8 0 1 0 4 Ra Rb 0 0 expr-\* LDA 1 0 LRA expr-\*

| Ty                     | pe 1                  |           | Туре | 2    |        |       |
|------------------------|-----------------------|-----------|------|------|--------|-------|
|                        | Relative Short Indire | ct *, ()  |      |      |        |       |
| Instruction:           | Instr                 | uction:   |      |      |        |       |
| LDA* (expr             | )                     | LRA*      |      | (exp | or)    |       |
| Machine Word:          | Mach                  | ine Word: |      |      |        |       |
| <u>15 12 11 10 9 8</u> | <u> </u>              | 15 12 11  | 8    | 7 (  | 653    | 3 2 0 |
| LDA 1 1 0 0            | expr-*                | 0 4       | Ŀ    | 1    | 1 Ra   | Rb    |
|                        |                       | LRA       | ĸ    |      | expr-* | k     |

In the expression expr-\*, the asterisk indicates the value of the current location counter.

When a relative long instruction is specified, the value of the current location counter is subtracted (using 16-bit ones complement arithmetic) from the value of the address expression to obtain the 16-bit second word. For Type 1, if the relocation type of the address expression differs from that of the location counter and the address does not reference an external, the assembler forces a long absolute instruction. If the address expression is an external reference, the instruction is absolute or relative depending on the definition of the external.

#### **Examples:**

Relative Long Direct  $\Delta$ 

Instruction:

LDA expr

Machine Word:



LRA

Machine Word:

Instruction:



expr



## 3.1.1.3 STORAGE REFERENCE, CONSTANT ADDRESSING

Constant addressing may only be used for certain storage reference instructions. Constants in the address field are preceded by an equal sign and a one-letter code. A constant may be one of the following:

| Code      | Туре             | Meaning                                                                           |
|-----------|------------------|-----------------------------------------------------------------------------------|
| Α         | aa               | Two alphanumeric characters (Type 1 only)                                         |
| N         | ±ddddd           | A five-digit decimal number with or without a leading sign                        |
| N         | ±\$hhhh          | A four-digit hexadecimal number preceded by \$, with or without a sign            |
| x         | е                | An address expression evaluated modulo $2^{15}$ -1                                |
| X         | (e)              | An address expression evaluated modulo $2^{15}$ -1, with bit 15 set (Type 1 only) |
| Examples: |                  |                                                                                   |
| DVI       | =N\$1000         | (Hexadecimal constant)                                                            |
| ADD       | = <b>N-12345</b> | (Decimal constant)                                                                |
| LDA       | =AXY             | (ASCII constant)                                                                  |
| AND       | =XTAG1+5         | (Address expression constant)                                                     |

An instruction containing a constant in the address field results in two machine words (three words for Type 2).

Example:

Instruction:

DVI =N5

Machine Words:



#### 3.1.1.4 FIELD REFERENCE

The field reference instructions follow precisely the same address mode conventions as the general storage reference instructions. Field start (FLDSTR) and field length (FLDLTH) may not be externals, although a field can be defined in its entirety as an external field.

Example:

Instruction:

LFA+ Loc, 7, 2

Machine Word:



Where:

FLDSTR is set to 7.

FLDLTH is set to 1 (one less than the actual field length, 2).

3-9

### 3.1.1.5 REGISTER INSTRUCTIONS (TYPE 1 ONLY)

Register instructions (Type 1 only) result in one machine word; an eight-bit operation code field and an eight bit  $\triangle$  field. The first four bits of the operation code are set to 0; the next four bits contain the unique identifier F1 for each register instruction. The expression in the address field of the instruction is evaluated modulo  $2^{15}$ -1 and truncated to fit in the eight-bit  $\triangle$  field of the machine word. The value of the expression must be absolute.

Example:

I

Instruction:

ENA expr

Machine Word:

| 15 | 12 | 11 | 8  | 7 0  | ) |
|----|----|----|----|------|---|
| 6  | )  |    | F1 | expr |   |

## 3.1.1.6 SHIFT INSTRUCTIONS (TYPE 1 ONLY)

The shift instructions (Type 1 only) result in one machine word containing an 11-bit operation code and a five-bit shift count. The first four bits of the operation code are set to 0; the next four bits contain the unique identifier F1; the remaining three bits identify the direction of the shift and the registers used. F1 is 1111 for shift instructions. The expression in the address field of the instruction is evaluated modulo  $2^{15}$ -1 and becomes the shift count. It is truncated to five bits without a sign and placed in bits 4 to 0 of the machine word. This expression must be absolute.

Example:

Instruction:

LLS

е

Machine Word:

| 15 1 | 2 11 |   |   | 8 | 7 | 6 | 5 | 4 | 0 |
|------|------|---|---|---|---|---|---|---|---|
| 0    | 1    | 1 | 1 | 1 | D | A | ବ | е |   |

| Where: | D is 0 | Right shift.                     |
|--------|--------|----------------------------------|
|        | 1      | Left shift.                      |
|        | A is 0 | A register is ignored.           |
|        | 1      | A register is used in the shift. |
|        | Q is 0 | Q register is ignored.           |
|        | 1      | Q register is used in the shift. |

#### 3.1.1.7 SKIP INSTRUCTIONS

Skip instructions result in one machine word: a 12-bit operation code and a four-bit unsigned skip count. The first four bits of the operation code field are set to 0; the next four bits contain the skip instruction code 0001 or 0000; the last four bits contain a unique identifier F2 for each skip instruction. The expression in the address field of the instruction is evaluated modulo  $2^{15}$ -1.

This expression may be absolute or relocatable for Type 1 instructions, but must be absolute for Type 2 instructions. If absolute, the value of the expression is the skip count. If relocatable, the value of the skip count is obtained by subtracting (16-bit ones complement arithmetic) the value of the current location counter plus one from the expression. The skip count is then placed in the last four bits of the machine word. The final value of the skip count must not exceed four bits or an error results.<sup>†</sup> If the expression is relocatable, the relocation type of the location counter or an error results.

Examples:

Address Expression Relocatable Instruction:

SAZ TAG (TAG program relocatable)

Machine Word:

| 15 12 | 11 8 | 7  | 43  | 0    |
|-------|------|----|-----|------|
| 0     | 0001 | F2 | TAG | -*-1 |

Address Expression Absolute Instruction:

S3M TAG-\*-1 (TAG program relocatable)

Machine Word:

| 15 12 | 11  | 8   | 7 4 | 3 0     |
|-------|-----|-----|-----|---------|
| 0     | 0 0 | 0 0 | F2  | TAG-*-1 |

<sup>†</sup>An error message is printed for Type 1 instructions.

#### 3.1.1.8 INTER-REGISTER TRANSFER

Inter-register transfer instructions result in one machine word, a 13-bit operation code, and a three-bit field containing the code for the destination register specified in the address field. The first four bits of the operation code are set to 0 for all inter-register transfer instructions; the next four bits are set to 1000 or 0111; the five remaining bits identify the transfer specified by the instruction code. The last three bits of the machine word are generated from the address field.

The register field bits are set as follows:

Type 1:

| Bit                 | Description                      |  |  |
|---------------------|----------------------------------|--|--|
| 2 = 1               | Destination is the A register    |  |  |
| <b>2</b> = <b>0</b> | A register is ignored            |  |  |
| 1 = 1               | Destination is the Q register    |  |  |
| <b>1</b> = <b>0</b> | Q register is ignored            |  |  |
| 0 = 1               | Destination is the mask register |  |  |
| <b>0</b> = <b>0</b> | Mask register is ignored         |  |  |

Type 2:

| Register | Code |
|----------|------|
| Α        | 6    |
| Q        | 5    |
| T. State | 7    |
| 1        | 1    |
| 2        | 2    |
| 3        | 3    |
| 4        | 4    |
| None     | 0    |

For Type 1 instructions, when 0 is specified in the address field, all three destination register bits are set to 0 indicating no destination for the result. If the instruction is AAM, AAQ, or AAB, the add takes place, no register is destroyed, and the result of the add may be tested for overflow. If any other instruction contains a 0 in the address field, no operation takes place. Examples:

Type 1 Instruction:

TRA Q, M

Machine Word:



Type 2 Instruction:

Machine Word:

| 15 12 | 11 8 | 7 | 5432 | 0 |
|-------|------|---|------|---|
| 0     | 7    | 2 | 0    | 6 |

**Register** Field

## 3.1.1.9 DECREMENT AND REPEAT (TYPE 2 ONLY)

The decrement and repeat instructions (Type 2 only) result in one machine word. The skip count SK must be absolute, positive, and less than 16.

| 15 | 12 11 | 8 | 7  | 5 | 4 | 3  | 0 |
|----|-------|---|----|---|---|----|---|
| 0  |       | 6 | Ra |   | 0 | SK |   |

#### Example: Instruction: D2P\*-TAG2 Machine Code: 15 12 11 87 5 4 3 0 2 \*-TAG2 0 6

#### MISCELLANEOUS INSTRUCTIONS 3.1.1.10

The miscellaneous instructions are defined in Appendix F. Most miscellaneous instructions generate one machine word.

0

## 3.2 **PSEUDO INSTRUCTIONS**

Pseudo instructions control the assembler, provide subprogram linkage, control output listing, reserve storage, and convert data. Pseudo instructions may be placed anywhere in a source language subprogram. However, NAM must be the first statement of a subprogram and END must be the last statement.

## 3.2.1 SUBPROGRAM LINKAGE

These instructions identify and link subprograms; a symbolic name in the location field is ignored.

## NAM

Nam identifies a source language subprogram and must be the first statement of the subprogram.

The format is:

NAM s

Where: s is an optional symbolic name of the subprogram that is printed as part of the assembly list output.

## END

END must be the last statement of a source language subprogram. The format is:

END

s

Where: s is an optional symbolic name of an entry point to the first subprogram to be executed. If specified, s must be defined as an entry point in the subprogram to which control passes. This entry point may be in the same subprogram as the END statement or in a subprogram loaded at the same time.

## Example:

END START

Where: START is the location of the first statement to be executed,

### ENT

The ENT instruction specifies the symbolic names of entry points that may be referenced from other subprograms, and identifies these names for the loader. The format is:

ENT s<sub>1</sub>, s<sub>2</sub>,..., s<sub>n</sub>

Where: s are entry points listed in the address field of ENT and must be defined in the subprogram containing the ENT instruction. s must not refer to a location outside the subprogram, common storage, or data storage.

#### Example:

| ENT1<br>ENT2 | NAM<br>ENT<br>LDA<br>STA | PROG1<br>ENT1, ENT2<br>XYZ1<br>XYZ2 | (Legal)                     |
|--------------|--------------------------|-------------------------------------|-----------------------------|
|              | •                        |                                     |                             |
|              | ENT<br>:<br>END          | ENTX<br>ENT1                        | (Illegal; ETNX not defined) |

#### EXT/EXT\*

The EXT instruction specifies the symbolic names of entry points in external subprograms that may be referenced from this subprogram, and identifies these names for the loader. The format is:

EXT

$$s_1, s_2, \ldots, s_n$$

96836500 B

Where:

s are entry points in the address field of EXT and must be symbols defined in the subprograms they reference. s; must not refer to symbols in the same subprogram.

#### Example:

|      | NAM |            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |    |
|------|-----|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
|      | EXT | ENT1, ENT2 | (Legal)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |    |
| ENT3 | LDA | XYZ        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |    |
|      | COM | ENT5       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |    |
|      | EXT | ENT3       | (Illegal; ENT3 is the same subprogram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | n) |
|      | EXT | ENT4       | (Legal)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |    |
|      | EXT | ENT5       | (Illegal; ENT5 is common storage)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |    |
|      | •   | •          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |    |
|      | •   | •          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |    |
|      | •   | •          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |    |
|      | END |            | (a) A set of the se |    |

The EXT\* instruction is the same as EXT except that later references to  $s_i$  must be absolute under EXT, and references to  $s_i$  must be relative if EXT\* is used. The format is:

EXT\* s<sub>1</sub>, s<sub>2</sub>,...,s<sub>n</sub>

The plus terminator cannot be used with an operation code when the address references a relative external entry point. It is also illegal to enclose an external in parentheses in the address field of an ADC instruction.

## ENF

The ENF pseudo instruction specifies the symbolic names of fields that may be referenced from other subprograms, and identifies these fields for the loader. The format is:

ENF  $f_1, f_2, \ldots, f_n$ 

Where:

f are field names that have been defined in the subprogram containing the ENF pseudo instruction.

#### EXF/EXF\*

The EXF pseudo instruction specifies the entry fields in other subprograms that may be referenced from this subprogram. EXF\* is the same as EXF, except that references to the EXF\* externals must be relative. The format is:

EXF  $f_1, f_2, \ldots, f_n$ 

Where:  $f_i$  are external fields that may be referenced by this subprogram.

## 3.2.2 DATA STORAGE

The following instructions allocate data storage. BSS and BZS assign storage local to the subprogram in which they appear. COM and DAT assign data common to any number of subprograms. Symbolic names in the location fields of data storage instructions are ignored.

#### BSS

The BSS instruction assigns symbolic names to segments of storage within the instruction sequence of the subprogram. The format is:

BSS

 $s_1(e_1), s_2(e_2), \dots, s_n(e_n)$ 

Where:

s, is a symbolic name that defines the first location of the named segment.

- omitted A segment is assigned with the length e, but no name is assigned to the segment.
- e is an expression that must be previously defined. It corresponds to the symbolic name that defines the length of the segment in words. Segments are assigned contiguously to form one block of data starting at location  $s_1$ . It can be assigned by an EQU instruction. The size of the block is equal to the sum of the sizes of the segments. e, are evaluated modulo  $2^{15}$ -1 and must be absolute.
  - The associated symbolic name is assigned to the next segment, which in effect assigns two names to that segment.

The length is assumed to be one computer word.

omitted

0

#### BZS

This statement functions in the same way as BSS, except that the specified storage locations are set to 0. The format is:

BZS

$$s_1(e_1), s_2(e_2), \dots, s_n(e_n)$$

Where:

 $s_i$  is a symbolic name that defines the first location of the named segment.

omitted A segment is assigned with the length e, but no name is assigned to the segment.

 $e_i$  is an expression that must be previously defined. It corresponds to the symbolic name that defines the length of the segment in words. Segments are assigned contiguously to form one block of data starting at location  $s_1$ . It can be assigned by an EQU instruction. The size of the block is equal to the sum of the sizes of the segments.  $e_i$  are evaluated modulo  $2^{15}$ -1 and must be absolute.

The associated symbolic name is assigned to the next segment, which in effect assigns two names to that segment.

The length is assumed to be one computer word.

Example:

|      | NAM |                  |                                                                                          |
|------|-----|------------------|------------------------------------------------------------------------------------------|
| NAM3 | LDA | XYZ1             |                                                                                          |
|      | BSS | NAM4(3)          | Set up a three-word block with NAM4 as the first word.                                   |
|      | BZS | NAM5(5)          | Set up a five-word block of 0s with NAM5 as the first word.                              |
|      | BSS | NAM1, NAM2(9)    | Set up a one-word block, NAM1. Set up a nine-<br>word block with NAM2 as the first word. |
|      | BSS | NAM3             | Illegal; NAM3 has already been declared.                                                 |
|      | BSS | NAM6, (4)        | Set up a one-word block, NAM6. Set up a four-<br>word block for an unnamed segment.      |
|      | BSS | NAM7             | Set up a one-word block, NAM7.                                                           |
|      | EQU | NAM8(4), NAM9(2) | LOC2                                                                                     |
|      | BZS | NAM10(NAM8-NAM9) | Set up a two-word block of 0s with NAM10 as the first word.                              |
|      | BSS | NAM8(NAM10-1)    | Illegal; NAM8 has already been declared.                                                 |
|      | BSS | LOC1(0), LOC2    | Assign the same word to LOC1 and LOC2.                                                   |
|      | •   |                  |                                                                                          |

END

### COM

The COM instruction names and defines segments in a block of storage that are common to more than one subprogram. The format is:

COM

 $s_1(e_1), s_2(e_2), \dots, s_n(e_n)$ 

Where:

 $s_1$  is a symbolic name that defines the first location of the named segment.

omitted A segment is assigned with the length e, but no name is assigned to the segment.

- e is an expression that must be previously defined. It corresponds to the symbolic name that defines the length of the segment in words. Segments are assigned contiguously to form one block of data starting at location  $s_1$ . It can be assigned by an EQU instruction. The size of the block is equal to the sum of the sizes of the segments. e, are evaluated modulo  $2^{15}$ -1 and must be absolute.
  - 0 The associated symbolic name is assigned to the next segment, which in effect assigns two names to that segment.

omitted The length is assumed to be one computer word.

0

omitted

If a program includes more than one COM statement, they define consecutive segments of common storage in the order of their appearance. The area used by common storage is assigned by the loader at load time to locations outside the program area. Data in common storage cannot be preset by the ORG pseudo instruction.

#### Example:

|      | NAM |                   |           |
|------|-----|-------------------|-----------|
|      | COM | NAM4              |           |
| NAM3 | STA | XYZ1              |           |
|      | COM | NAM7(\$1EF), NAM8 |           |
|      | EQU | NAM1(6), NAM2(2)  |           |
|      | COM | NAM5(NAM1-NAM2)   |           |
|      | COM | NAM6(NAM3)        | (Illegal) |
|      | •   |                   |           |
|      |     |                   |           |
|      | END |                   |           |
|      |     |                   |           |

## DAT

The DAT instruction reserves area for common storage that is assigned within the program area and which may be preset with data or instructions by using the ORG pseudo instruction. The format is:

DAT 
$$s_1(e_1), s_2(e_2), \dots, s_n(e_n)$$

Where:

s, is a symbolic name that defines the first location of the named segment.

- omitted A segment is assigned with the length e, but no name is assigned to the segment.
- e is an expression that must be previously defined. It corresponds to the symbolic name that defines the length of the segment in words. Segments are assigned contiguously to form one block of data starting at location  $s_1$ . It can be assigned by an EQU instruction. The size of the block is equal to the sum of the sizes of the segments.  $e_i$  are evaluated modulo  $2^{15}$ -1 and must be absolute.
  - The associated symbolic name is assigned to the next segment, which in effect assigns two names to that segment.

omitted The length is assumed to be one computer word.

## 3.2.3 CONSTANT DECLARATIONS

0

These pseudo instructions introduce constant values into the instruction sequence.

### ADC/ADC\*

An ADC/ADC\* instruction evaluates the address expressions. The resultant address constants are stored in consecutive locations within the instruction sequence. The format is:

s ADC  $e_1, e_2, (e_3), \dots, e_n$ 

Where:

s is a symbolic name in the location that is assigned to the first constant in the address field.

e is an expression that corresponds to the symbolic name that defines the length of the segment in words. Segments are assigned contiguously to form one block of data starting at location s<sub>1</sub>. The size of the block is equal to the sum of the sizes of the segments. e<sub>i</sub> are evaluated modulo 2<sup>15</sup>-1 and must be absolute. Indirect address-ing is specified by parentheses.

omitted The length is assumed to be one computer word.

When ADC is followed by an asterisk, the evaluated address expressions are made relative to the current location counter. The relocation type of the expression must be the same as that of the location counter. The value of the location counter is subtracted from the value of the evaluated expression (16-bit ones complement arithmetic) and the result is the 16-bit address constant.

Indirect addressing cannot be specified in the ADC\* statement.

## ALF

The ALF instruction puts the message in ASCII format. The format is:

- s ALF n, message
- Where:

s is a symbolic name in the location that is assigned to the first constant in the address field.

n is an unsigned integer; it specifies the number of words to be stored. 2n equals the number of characters.

integer

2n characters of the message are stored. Excess characters are treated as a remark. (The ALF statement, including the message, will not be processed beyond the 72nd character of the source image.) If the message is less than 2n characters, the unused portion of the specified area is blank.

is the first character of a word, a blank is placed in the

second character to complete the word.

a noninteger character

Signals the end of the message

a special character The storage of the message terminates the first time this character is encountered in the message, if it occurs before the 72nd character. If the character just prior to n

96836500 B
A character message is stored into consecutive locations in the instruction sequence. The message is converted to ASCII characters and stored as two 8-bit characters per word.

The following typewriter control characters may be input with the ALF statement:

| Code       | Meaning         | Hexadecimal Value |  |  |  |  |
|------------|-----------------|-------------------|--|--|--|--|
| :R         | Carriage return | D                 |  |  |  |  |
| <b>:</b> T | Horizontal tab  | 9                 |  |  |  |  |
| :L         | Line feed       | Α                 |  |  |  |  |
| :B         | Bell            | 7                 |  |  |  |  |
| :F         | Top of form     | С                 |  |  |  |  |
| :V         | Vertical tab    | В                 |  |  |  |  |

These codes are converted to a single output character (hexadecimal) and counted as one character in determining the value of n, when n is an integer character count. A colon is a eight- and five-keypunch code with the ASCII value of \$3A.

A symbolic name in the location field is assigned to the first word of the message.

#### NUM

The NUM instruction defines numeric constants. The format is:

s NUM  $k_1, k_2, \ldots, k_n$ 

Where:

s is a symbolic name in the location that is assigned to the first constant in the address field.

k are specified integer constants stored into consecutive locations in the instruction sequence. Each constant may be a decimal integer within the range ±32,767, or a hexadecimal integer preceded by a \$ within the range ±7FFF. The constant is assumed to be positive. When the sign is minus, the ones complement of the number is used.

### Example:

The source statements,

|      | NUM | 1, 2, 3, \$A            |
|------|-----|-------------------------|
| NAM1 | NUM | +14, -10, -\$13B, \$7FF |

are translated into the following machine words.

| Location | Contents     |
|----------|--------------|
|          | 0001         |
|          | 0002         |
|          | 0003         |
|          | 000A         |
| NAM1     | 000E         |
|          | F <b>FF5</b> |
|          | FEC4         |
|          | 07 FF        |

### DEC

The DEC instruction converts decimal constants into fixed-point binary. The format is:

DEC  $k_1, k_2, \ldots, k_n$ 

Where:

s

12 n

ere: s is a symbolic name in the location that is assigned to the first constant in the address field.

k, are specified integer constants stored into consecutive locations in the instruction sequence. They are signed decimal integers followed by a decimal and/or binary scaling factor. The decimal scaling factor consists of a D followed by a signed or unsigned decimal integer. The binary scaling factor is a B followed by one or two signed or unsigned decimal digits. The form of a constant in the address field may be:

### fDdBb

which is equivalent to the algebraic expression:

f. 10<sup>d</sup>. 2<sup>b</sup>

The fixed-point binary number resulting from the conversion must have a magnitude less than  $2^{15}$ . If the result of scaling is greater than  $2^{15}$ -1, an error diagnostic is printed.

A symbolic name in the location field is assigned to the location of the first constant.

### Example:

The source language statements,

| DEC | 35D-1B6                         |
|-----|---------------------------------|
| DEC | -35B6                           |
| DEC | 32760B-4                        |
| DEC | 32761D-5B15, +625D-2B3          |
| DEC | 10D3                            |
|     | DEC<br>DEC<br>DEC<br>DEC<br>DEC |

are converted to the following machine words:

| Location | Contents of Bits 15 through 0 |
|----------|-------------------------------|
|          | 000000011100000               |
| NAM1     | 1111011100111111              |
|          | 000001111111111               |
| NAM2     | 0010100111101111              |
|          | 000000000110010               |
| NAM3     | 0010011100010000              |

### VFD

The VFD (variable field definition) instruction assigns data to consecutive locations in the instruction sequence without regard for computer words. Data is stored in bit strings rather than word units; it may be numeric constants, ASCII characters, or expressions. However, all the data to be stored in a memory location must be specified in a single VFD. A symbolic name in the location field is assigned to the first word of data. The format is:

S

VFD  $m_1 n_1 / v_1, m_2 n_2 / v_2, \dots, m_n n_n / v_n$ 

Where:

s is a symbolic name that defines the first location of the named segment.

m is the mode of the data.

N

The data is a numeric constant and the number of bits must not be greater than 16. If n is larger than necessary, the value is right-justified in the field and the sign extended in the remaining high-order bits. If n is less than is required, the value is truncated and the least significant bits are stored. The value v is a decimal integer or a hexadecimal integer preceded by a dollar sign. Integers may be signed or unsigned; if the sign is omitted, the number is assumed to be positive. A decimal number must be within the range  $\pm 32,767$  and a hexadecimal integer within the range  $\pm 7$  FFF.

Α

v is a string of characters and n must be a multiple of 8. The number of characters in the string should be equal to n/8, including embedded blanks. The last character must be followed by a blank or a comma. The characters are converted to ASCII code and stored as in the ALF instruction.

Х

v is an expression and n must be less than or equal to 16. If n is less than 16, the final value of the expression may be relocatable or absolute. It is evaluated modulo  $2^{15}$ -1. If the final value is absolute and n exceeds the size required, the value is right-justified in the field. If it is absolute and n is less than the required size, the value is truncated and the least significant bits are stored in the field. If the final value is relocatable, n must equal 15 and the expression must be positioned so that it will be stored right-justified at bit position 0 of the computer word.

If n equals 16, the expression must be absolute; it is evaluated using 16-bit ones complement arithmetic. If a symbol is used in a 16-bit expression, bit 14 of the value of the symbol is extended to bit 15, and therefore the calculation of the value of the symbol is accurate only to  $2^{14}$ -1. For example, if the symbol A is equated to the value -1, the value of A in the symbol table is \$7FFE, but the value used in the 16-bit calculation of this symbol is \$FFFE. Numeric operands used in a 16-bit expression may be 16 bits in magnitude.

- n is the number of bits to be allocated.
- v is the value of the data.

### Examples:

1. The source language statements,

| NAM |                                    |
|-----|------------------------------------|
| VFD | N3/1, X5/6-4, A16/XY, X4/NAM1-NAM2 |
| BSS | NAM2(3), NAM1                      |
| :   |                                    |
| •   |                                    |
| END |                                    |

result in the following machine words:

| <u>15 13 12 8</u> |     |   |   |   | 7 |   |   |   |    |   |     |     |   |
|-------------------|-----|---|---|---|---|---|---|---|----|---|-----|-----|---|
| 001               | 0   | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1  | 1 | 0 ( | 0 0 | ) |
| 010               | ) 1 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1. | 0 | 0   | 0   | 0 |

2. The source language statements,

| NAM  |                             |
|------|-----------------------------|
| V FD | N8/-1, A8/L, N1/0, X15/NAM1 |
| BSS  | NAM1                        |
| •    |                             |
| •    |                             |
| END  |                             |

result in the following words:

| 15 |                    |   |   |   |   |   | 8 | 7 |   |   |   |   |   |   | 0 |
|----|--------------------|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| 1  | 1                  | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 |
| 0  | 0 Location of NAM1 |   |   |   |   |   |   |   |   |   |   |   |   |   |   |

3. The source language statements,

| NAM  |                            |
|------|----------------------------|
| EQU  | A(-1), B(2)                |
| V FD | X16/A, X16/B, X16/\$7FFF*2 |
| •    | • •                        |
| •    |                            |
| END  |                            |

result in the following machine words:

| 15 |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | 0 |
|----|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
|    | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 |   |
|    | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 |   |
|    | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 |   |

### 3.2.4 ASSEMBLER COMMUNICATION

The assembly process is controlled or modified by these pseudo instructions. A symbolic name in the location field is ignored except where specifically noted.

### EQU

The EQU instruction equates each symbolic name to the expression value. The format is:

EQU

 $\mathbf{s_1(e_1)}, \mathbf{s_2(e_2)}, \dots, \mathbf{s_n(e_n)}$ 

Where:

- s, is a symbolic name that is equated to the value of e.
- e are symbolic operands that have been previously defined and which are not external to the subprogram in which the EQU statement appears. e are evaluated modulo  $2^{15}$ -1 and must be absolute.

omitted

The expression is assumed to be 0.

### FLD

The FLD pseudo instruction defines a field to the assembler. Fields defined using this pseudo instruction may be referenced by a simple name which has all the attributes of the field. These fields may also be declared external or entry fields. The format is:

N is the name of the field; follows the same rules as the location names.

FLD N(W, S, L)

Where:

W is the word in which the field is contained.

S is the start bit, the leftmost bit in the field.  $15 \ge S \ge 0$ 

L is the length of the field (number of bits).  $1 \le L \le 16$ 

### ORG/ORG\*

The ORG statement specifies an address expression to which the current location counter is set. The format is:

ORG

e

Where: e is an expression that is evaluated modulo 2<sup>15</sup>-1. The location counter is set to the resultant value. The value of the expression may be program or data relocatable or absolute; if relocatable, it must be positive. Any symbolic operands in the expression must have been previously defined.

The instructions following an ORG statement are assembled into consecutive locations beginning at the location of the evaluated address expression e. This sequence may be changed by another ORG or terminated by an ORG\* statement. Within the range of a data relocatable ORG, any reference to an external symbol is illegal.

The ORG\* instruction is used to return to the normal instruction sequence previously interrupted by an ORG. More than one ORG may be specified without an intervening ORG\*; however, when an ORG\* does occur, the location counter is reset to the value it had prior to the first ORG.

Example:

: BSS ORG1(10), ORG2, ORG3(5) NAM1 ENA 0 NAM2 JMP\* NAM3 ORG NAM1 (Sequence of code beginning at NAM1) ORG\* (Resume sequence of code at NAM2+1) JMP\* NAM4 NAM3 ORG ORG1 (Sequence of code beginning at ORG1) ORG ORG3 (Sequence of code beginning at ORG3) ORG\* (Resume sequence of code at NAM3+1)

IFA

The IFA instruction assembles a set of coding lines if a specified condition is true. The format is:

| S | I FA | e,,c,e |
|---|------|--------|
|   |      | 1 2    |

Where:

s

is a symbolic name in the location field. It is used as an identifying tag only; it is not defined as a location symbol within the program. If specified, the first two characters of the identifier s must match the first two characters of the symbolic name in the address field of the corresponding EIF. If s is blank in an IFA statement, it must also be blank in the corresponding EIF statement.

e are expressions that are evaluated modulo 2<sup>15</sup>-1 and which must result in an absolute value. Any symbolic name in either expression must have been previously defined.

c allows the code to be assembled if a specified condition exists between  $e_1$  and  $e_2$ . If the condition does not exist, the code following the IFA statement is skipped until a corresponding EIF statement is encountered.

The following conditions may be specified by c:

| Condition | Meaning                         |
|-----------|---------------------------------|
| EQ        | $e_1 = e_2$                     |
| NE        | $e_1 \neq e_2$                  |
| GT        | e <sub>1</sub> > e <sub>2</sub> |
| LT        | e <sub>1</sub> < e <sub>2</sub> |

EIF

The EIF instruction signals the termination of an IFA or IFC instruction (Section 3.3.1) when coding lines are skipped as a result of an untrue condition. When the condition in the IFA or IFC is true, EIF is ignored. The format is:

EIF

s

Where:

s is the symbolic name in the address field that establishes the correspondence between an IFA or IFC and an EIF instruction. The first two characters of s must be the same as the first two characters in the location field of the corresponding IFA or IFC. An EIF with a blank address field terminates an unlabeled IFA or IFC.

Example:

|      | NAM  |                            |
|------|------|----------------------------|
|      | •    |                            |
| LOC1 | BSS  | A(20), B(10), C(2)         |
|      | EQU  | NAM1(10), NAM4(B), NAM2(2) |
| NAM3 | I FA | NAM1, EQ, NAM2+8           |
| OP1  | SAZ  | 1                          |
|      | EIF  | NAM3                       |
|      | I FA | NAM1, GT, NAM2+8           |
| OP2  | SAZ  | 2                          |
|      | EIF  |                            |
|      | :    |                            |
|      | •    |                            |
|      | END  |                            |

OP1 is assembled and OP2 is skipped if the value of NAM1 equals the value of NAM2+8. OP1 is skipped and OP2 is assembled if the value of NAM1 is greater than the value of NAM2+9. Both OP1 and OP2 are skipped if the value of NAM1 is less than the value of NAM2+8.

### 3.2.5 LISTING CONTROL

The following pseudo instructions control the printing of assembly output. The location and address fields are ignored unless specified.

### NLS

The NLS instruction inhibits list output. The format is:

NLS

Normally, list output is enabled until an NLS occurs. It remains inhibited until an LST instruction or the end of the program occurs.

### LST

The LST instruction initiates list output after an NLS has inhibited it. The format is:

### LST

## SPC

The SPC instruction controls line spacing on the list output unit. No spaces are output if the SPC card is encountered at the top of a listing page. The format is:

SPC e

Where: e is the number of lines to be skipped. The expression is evaluated modulo  $2^{15}$ -1 and must be absolute.

### EJT

CLASS processes an EJT pseudo instruction as four spaces instead of a page eject. However, if the EJT is encountered more than three-quarters of the way down a listing page, the page will be ejected. No spacing or ejecting occurs if the EJT is encountered at the top of a listing page. There is an option available to process all EJT cards as page ejects. The format is:

EJT

### ERR

The ERR pseudo instruction is provided for programmer-defined errors. It is intended to be used within the coding lines of an IFA or IFC sequence to identify certain erroneous conditions which are set up by the programmer. It is also used in the assembly text for enhanced instructions. The format is:

ERR

The following is a source code sequence example:

| IFA | SYMB, EQ, 0       |
|-----|-------------------|
| ERR |                   |
| EIF | TAG               |
|     | IFA<br>ERR<br>EIF |

In this example, if SYMB is equated to 0, an error results and will be flagged with PD on the line where ERR is assembled.

### NOREF

The NOREF pseudo instruction is provided in CLASS to enable the programmer to specify any symbols that he does not want included in the complete reference map at the end of the listing (see Section 4.2.5). The address field contains the symbol names to be excluded, separated by commas. The format is:

NORE F

The following is the source language input:

NOREF SYMB1, SYMB2, SYMB3,...

## 3.3 MACROS

An often-used set of instructions may be grouped together to form a macro. Once a macro is defined, it may be used as a pseudo instruction. The CLASS Assembler includes two types of macros:

| Programmer-defined | Macros declared and defined by MAC pseudo instructions. Each macro may be defined anywhere in the program prior to the first reference to it. Comment cards may be placed anywhere in the |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                    | macro definition.                                                                                                                                                                         |
| Library            | Definitions contained on the system library that may be called from any subprogram.                                                                                                       |

If an error is encountered by CLASS in a macro definition, it is flagged and CLASS continues processing the definition. However, whenever a macro is called whose definition was erroneous, no attempt is made to substitute the skeleton for the call. The programmer is merely notified that there was an error in the definition. Also, symbols beginning with the characters O0 and Q99 may not be used as macro names as these are reserved for the assembler. The mnemonics IFK, IFR, and PCO are reserved for the assembler. CLASS limits nesting to 10 calls per macro, only because deeper nesting usually is caused by an error loop. If deeper nesting is required, CLASS must be reassembled (see Appendix E).

### 3.3.1 MACRO PSEUDO INSTRUCTIONS

These pseudo instructions are only used within a macro definition.

### MAC

The MAC instruction is required and names a macro and its formal parameters. The location field contains the name used to call the defined macro. It may be any name not used by a machine or pseudo instruction. The format is:

s MAC  $P_1, P_2, \dots, P_n$ 

### Where:

- s is a symbolic name in the location field, which is assigned to the first word of the generated code.
- p<sub>i</sub> are symbolic names that are local to the macro definition and which may be used anywhere else in the program without ambiguity. The formal parameters must conform to the following rules:
  - They must be symbolic of one or two characters.
  - The parameter list must not extend beyond the 72nd character of the line containing MAC.
  - The parameter list must terminate with a blank or the 72nd character of the line.
  - Each parameter in the list is separated from the next by a comma.

### EMC

The EMC instruction is required and signals the end of a macro definition. A symbolic name in the location or address field is ignored. EMC is always the last instruction in a macro definition. The format is:

EMC

### LOC

The LOC instruction is optional and allows the use of the same symbols in macros and programs to avoid doubly defined symbols. Symbols that are local to the macro being defined are listed in this instruction. Local symbols have meaning only in the macro in which they are listed by LOC, thus allowing the same symbols to be used elsewhere in the program without ambiguity.

The LOC instruction must immediately follow the MAC instructions. A symbol in the location field of the LOC instruction is ignored. The format is:

LOC

s<sub>1</sub>, s<sub>2</sub>, ..., s<sub>n</sub>

Where:

s, are local symbols in the address field that must conform to the following rules:

- They must be symbolic names of one or two characters.
- The list cannot extend beyond the 72nd character of the line containing the LOC instruction.
- The list terminates with a blank or the 72nd character of the line.
- Each symbol in the list is separated from the next by a comma.
- No local symbol in the list may be the same as a formal parameter specified for the macro.
- No more than 256 local symbols can be used in one program.

## IFC

The IFC instruction is optional and allows a set of instructions within a macro definition to be assembled only if a specified condition is true. This instruction is meaningful only within the range of a MAC pseudo instruction. The format is:

s IFC a<sub>1</sub>, c, a<sub>2</sub>

Where:

s is an identifying tag in the location field which is used to establish correspondence with the terminating EIF. An EIF terminates an IFC when the first two characters of the symbol in the address field of EIF are the same as the location symbol of the IFC, or when both symbols are blank and it is the first EIF encountered.

- a is a string of one to six characters or a formal parameter specified in the MAC statement. The character string should not contain commas, blanks, or apostrophes. Two character strings are equal when they contain the same characters in the same position and are of the same length. Characters in excess of six are ignored.
- c is a specified condition:

| Condition | Meaning                       |
|-----------|-------------------------------|
| EQ        | $\mathbf{a_1} = \mathbf{a_2}$ |
| NE        | $a_1 \neq a_2$                |

If the condition specified exists between  $a_1$  and  $a_2$ , the code is assembled; if not, the code following the IFC is skipped until a corresponding EIF pseudo instruction (Section 3.2.4) is encountered.

### 3.3.2 MACRO SKELETON

A macro skeleton is the set of instructions within a macro definition that is the prototype of the operations to be performed when the macro is called.

The instructions may be any machine or pseudo instruction except MAC, LOC, EMC, NAM, END, or MON. A macro skeleton may also contain macro instructions calling other macros. Formal parameters, enclosed in apostrophes, may appear anywhere in the instruction format of a prototype instruction. Local symbols defined by a LOC statement may be used anywhere in the macro skeleton; they also must be enclosed in apostrophes. The only legal use of the apostrophe in a macro definition is to enclose formal parameters or local symbols. Formal parameters that extend past the 72nd character into the sequence field are ignored. Format parameters in a remark statement signaled by an \* in column 1 are also ignored.

In addition to the formal parameters specified in the MAC pseudo instruction, a special formal parameter (a period enclosed in apostrophes) may be used in the macro skeleton. It is replaced by the instruction terminator of the calling macro instruction when a terminator is specified.

### Null

Actual parameters may be omitted from a macro instruction. An omitted (null) parameter in the middle of the list is indicated by its terminating comma only. Parameters at the end of the list may be omitted with no indication.

Example:

The macro instruction with  $p_2$ ,  $p_4$ , and  $p_6$  omitted in the actual parameter list would be:

XYZ MUI, SYMB5, 3

Empty fields are allowed in all machine and pseudo instructions with the following exceptions:

| ALF | n, message                         | n must be specified                    |
|-----|------------------------------------|----------------------------------------|
| EQU | s(e)                               |                                        |
| СОМ | s(e)                               | If e is specified, s must be specified |
| DAT | s(e)                               | J                                      |
| IFA | e,,c,e,                            | a must be specified                    |
| IFC | a <sup>1</sup> , c, a <sup>2</sup> | c must be specified                    |

The actual parameters to be inserted into the value of a VFD instruction using mode A must agree with the number of characters specified. A null actual parameter can cause an error in the generated code unless the VFD allows for null parameters.

### Nesting Macros

Calls to either library macros or programmer-defined macros can be nested in a macro definition. Recursive calls to nested macros are allowed to the 10th level. Further recursive calls are ignored.

Local location symbols are unique to each level of nesting.

#### Example:

XYZ MAC  $p_1, p_2, p_3, p_4, p_5$ LOC A LDA 'p\_1' 'p\_2' 'p\_3' S'p\_4'A 'A'-\*-1 JMP'.' 'p\_5' 'A' ENA 1 EMC

### 3.3.3 MACRO INSTRUCTIONS

N

With a macro instruction, the code generated from the named macro is inserted in the instruction sequence beginning at the location of the macro instruction. The format is:

8

 $p_1, p_2, ..., p_n$ 

Where:

s is a symbolic name in the location field that is assigned to the first word of the generated code.

- N is a symbolic name of the macro in the operation code field. It is the name specified in the location field of the MAC statement of the macro definition it calls. The macro name may be followed by one of the special terminators  $\Delta$ , +, -, or \*.
- p are symbolic names that are local to the macro definition and which may be used anywhere in the program without ambiguity.

The actual parameters must be listed in the same order as the formal parameters in the MAC statement. The list of actual parameters must conform to the following rules:

- Each parameter in the list must be separated from the next by a comma.
- The list must be terminated with a blank or the 72nd character unless the 72nd character is a comma.
- The list may be continued onto the next line; if so, the last parameter on the list is terminated by a comma and a blank or the 73rd character.
- The continuation line must contain the macro name in the operation code field. A symbolic name in the location field is ignored.
- An actual parameter containing embedded blanks or commas must be enclosed by apostrophes.

### 3.3.4 ASSEMBLY TEXT GENERATION AND USE

CLASS has the capability of creating or calling an assembly text of predefined symbols and macro definitions. This text may be generated or called by use of special parameters on the CLASS call card. (See Appendix B for a complete explanation of call card parameters.)

In order to generate assembly text, M=FNAME should be specified on the CLASS call card. The source program to be assembled should contain only the symbols and macro definitions to be included in the text. Each macro definition should begin with a MAC pseudo operation and end with an EMC pseudo operation. Symbols should be defined with an EQU statement.

After assembling the program, CLASS will build a file containing the predefined symbols with their values, the macro skeleton images, and a macro name table. The file name will be the name specified by the M parameter. The text may be saved for future use by making it a system file or by making it a user file.

The assembly text can be utilized by specifying F=FNAME or G=FNAME on the CLASS call card. The text must have already been generated and reside either in the system or on a user-supplied file. The G parameter is used if the text is a user file.

CLASS reads in the file and adds the predefined symbols and macros to its tables prior to assembly. If macros are redefined during assembly, the newest definition will be used. If symbols are redefined, an error will be generated.

## 3.4 CLASS LIMITATIONS

### 3.4.1 WARNINGS

CLASS allows the following storage reference case to be assembled without error:

LDA+ (\$C5)

which is assembled as:

C400 80C5

This would cause different results in 32K and 65K machines.

CLASS requires long relative references to relative externals and long absolute references to absolute externals when the enhanced instructions are used.

User-defined macros may have any six character names except IFK, IFR, PCO, or any Type 2 machine instruction name; and macro names may not begin with the characters O0.

The use of SPC 0 causes the assembler to lose the line count for the current page.

### 

### 3.4.2 SPECIAL CHARACTERS

CLASS uses several special characters in its processing to flag various conditions. They may not be used on the input source cards or unpredictable errors may result. The special characters that cannot be used are:

| Character | 6000 Display Code | Hollerith Punch |
|-----------|-------------------|-----------------|
|           | 76                | 12-8-6          |
| 1         | 70                | 11-8-5          |
| ł         | 71                | 11-8-6          |
| ^         | 72                | 12-0            |

Because there is a discrepancy between the codes for a colon on the CYBER 18 computers and on the CYBER 170/70/6000 computers, CLASS accepts as a colon an 8-5 punch, as specified in the CYBER 18 Macro Assembler reference manual, or an 8-2 punch as specified in the CYBER 170/70/6000 manuals. Since the colon has special meaning in the ALF pseudo instruction, it is not advisable to attempt to insert the colon in core using the ALF pseudo instruction.

CLASS expects an 8-4 punch for an apostrophe from the 026 card punch, but this is printed as a quote.

In general, special characters should be used with caution because of the discrepancies between the various codes and keypunches.

## OUTPUT

There are two types of output from the CLASS assembler:

- Relocatable Binary Output
- List Output

## 4.1 RELOCATABLE BINARY OUTPUT

CLASS produces relocatable binary output in three formats: P8 for punching up to 80-column cards, B for the CYBER Cross System, and RB for magnetic tape input to the MSOS Loader. Files P8 and B have the necessary identifiers to be recognizable to the MSOS peripheral device drivers; i.e., 7/9 punch checksum and word count. File P8 is written one program per record and file B is written one block (BZS, RBD, etc.) per record. File RB has no checksums and is written one block per record. It should be written on a stranger (S-format) tape if the tape is to be loaded by the MSOS Loader.

The assembler specifies relocatable binary blocks by the type of indicator field in bits 15 through 13 of the first word of the block. The following block types are defined:

| Туре | Indicator | Description                   |
|------|-----------|-------------------------------|
| NAM  | 001       | Name block                    |
| RBD  | 010       | <b>Command sequence block</b> |
| BZS  | 011       | Zero storage block            |
| ENT  | 100       | Entry point block             |
| EXT  | 101       | External name block           |
| ENF  | 000       | Entry field block             |
| EXF  | 111       | External field block          |
| XFR  | 110       | Transfer address block        |

Output begins with a NAM block and terminates with an XFR block. The EXT and EXF blocks follow the RBD blocks. The RBD, BZS, ENT, and ENF blocks may come in any order.

The following is the format for the eight block types.

Î

### NAM Block

The NAM block contains a word count for common and data storage, the program length, and the name of the program.



### **RBD Block**

An RBD block contains a portion of the actual command sequence data of the program.

Words 2 through 57 contain the relocation bytes and words for the command sequence input. Each relocation byte is a four-bit indicator that identifies a word of the command sequence input as an absolute 15-bit address or as a 15-bit address relative to some relocation base. The relocation base for a word is determined by the particular combination of bit settings within the relocation byte.

The following are the relocation bytes in RBD blocks:

| 0000 | Absolute (no relocation)           |
|------|------------------------------------|
| 0001 | Positive program relocation        |
| 0101 | Negative program relocation        |
| 0010 | Positive common storage relocation |
| 0110 | Negative common storage relocation |
| 0011 | Positive data storage relocation   |
| 0111 | Negative data storage relocation   |
|      |                                    |

The core image of the RBD block is:

| 15 |            | 1   | .2 11 |            |           | 8    | 7  |   |    | 4 | 3 | ••  |    |
|----|------------|-----|-------|------------|-----------|------|----|---|----|---|---|-----|----|
| 0  | 1 (        | 0 ( | 0 0   | 0          | 0         | 0    | 0  | 1 | 0  | 1 | 0 | 0   | C  |
|    | R0         |     | Τ     | R          | L         |      |    | R | 2  |   |   | F   | 3  |
|    |            |     |       |            |           | W    | )  |   |    |   |   |     |    |
|    |            |     |       |            |           | W    | 1  |   |    |   |   |     | -  |
|    |            |     |       |            |           | W    | 2  |   |    |   |   |     |    |
|    |            |     | · .   |            |           | Wa   | 3  |   |    |   |   |     |    |
|    | R4         |     |       | R          | 5         |      |    | R | 6  |   |   | ł   | 27 |
|    | · .        |     |       |            |           | W4   | Ł  |   |    |   |   |     |    |
|    |            |     |       |            |           | W    | 5  |   |    |   |   |     |    |
|    |            |     |       |            |           | We   | 3  |   |    |   |   |     |    |
|    |            |     |       |            |           | W    | 7  |   |    |   |   |     |    |
|    | <b>R</b> 8 |     |       | R          | •         |      |    | R | 10 |   |   | F   | 11 |
| •  |            |     |       |            |           |      |    |   |    |   |   |     |    |
|    |            |     |       |            |           |      |    |   |    |   |   |     |    |
|    | R4(        | )   |       | <b>R</b> 4 | <b>!1</b> |      |    | R | 42 |   |   | R   | 43 |
|    |            |     |       |            |           | W4   | 0  |   |    |   |   |     |    |
|    |            |     |       |            |           | W4   | 1  |   |    |   |   | . 1 |    |
|    |            |     |       |            |           | W4   | 2  |   |    |   |   |     |    |
|    |            |     |       |            |           | W4   | 3  |   |    |   |   |     |    |
|    |            |     |       |            | N         | ot u | se | d |    |   |   |     |    |



Wn is the nth word of the input block (n = 1 to 43).

Rn is the relocation byte of the nth word.

W0 is the origin address of the input block

R0 is the relocation byte for w0.

There is one relocation byte for every word in the command sequence output and a maximum of 45 entries in the RBD block. The first word is the address relative to the start of the program where the loader begins storing command sequence data. The relocation byte for the first word address (storage address) of an RBD block may be 0000, 0001, or 0011. If the field contains a number larger than 0011, 0011 is assumed. Zero is the leading bit for all but the last relocation byte; 1 is the leading bit for the last relocation byte.

### **BZS Block**

A BZS block contains relocation bytes, the starting address, and block sizes for areas of core to be cleared to 0s when the program is loaded.

The core image of the BZS block is:

| 19  | 12  |          |   | 11      |   |   | 8                                | 7                                |       | 4    | 3 | 0          |                                              |   |   |  |
|-----|-----|----------|---|---------|---|---|----------------------------------|----------------------------------|-------|------|---|------------|----------------------------------------------|---|---|--|
| 0   | . 1 | 1        | 0 | 0       | 0 | 0 | 0                                | 0                                | 1     | 0    | 1 | 0          | 0                                            | 0 | 0 |  |
|     | R   | 1        |   |         | R | 2 |                                  |                                  | R     | 3    |   |            |                                              |   |   |  |
|     |     |          |   |         |   |   | A                                | 1                                |       |      |   |            |                                              |   |   |  |
|     |     |          |   |         |   |   | S                                | 1                                |       |      |   | _          |                                              |   |   |  |
|     |     |          |   |         |   |   | A                                | 2                                |       |      |   |            |                                              |   |   |  |
| _   |     |          |   |         |   |   | S                                | 2                                |       |      |   |            |                                              |   |   |  |
|     |     |          |   |         |   |   | A                                | 3                                |       |      |   |            |                                              |   |   |  |
|     |     | <u> </u> |   |         |   |   | S                                | 3                                |       |      |   | _          |                                              |   |   |  |
|     |     |          |   |         |   |   | A                                | 4                                |       |      |   | :          |                                              |   |   |  |
|     |     |          |   |         |   |   | S                                | 4                                |       |      |   | <b>r</b> — | <u>.                                    </u> |   |   |  |
|     | R   | 5        |   |         | R | 6 |                                  |                                  | R     | 7    |   |            | R                                            | 8 |   |  |
|     | R   | 21       | 1 | R22 R23 |   |   |                                  |                                  |       | 3    |   | Γ          | R2                                           | 4 |   |  |
|     |     |          |   |         |   |   | A21                              |                                  |       |      |   |            |                                              |   |   |  |
| A21 |     |          |   |         |   |   |                                  |                                  |       |      |   |            |                                              |   |   |  |
| A22 |     |          |   |         |   |   |                                  |                                  |       |      |   |            |                                              |   |   |  |
|     |     |          |   |         |   |   | A                                | 22                               |       |      |   |            |                                              |   |   |  |
|     |     |          |   |         |   |   | A:<br>S2                         | 22                               |       |      |   |            |                                              |   |   |  |
|     |     |          |   |         |   |   | A<br>S2<br>A                     | 22<br>22<br>23                   |       |      |   |            |                                              |   |   |  |
|     |     |          |   |         |   |   | A:<br>S2<br>A:<br>S2             | 22<br>22<br>23<br>3              |       |      |   |            |                                              |   |   |  |
|     |     |          |   |         |   |   | A:<br>S2<br>A:<br>S2<br>A:       | 22<br>23<br>23<br>23<br>24       |       |      |   |            |                                              |   |   |  |
|     |     |          |   |         |   |   | A:<br>S2<br>A:<br>S2<br>A:<br>S2 | 22<br>23<br>23<br>23<br>24<br>24 |       |      |   |            |                                              |   |   |  |
|     | R   | 25       |   |         |   |   | A:<br>S2<br>A:<br>S2<br>A:<br>S2 | 22<br>23<br>23<br>24<br>24<br>1  | Not a | 1860 | 1 |            | ······································       |   |   |  |

4-4

Where:

- A is the starting address.
- S is the size of the area reserved by BZS.
- R is the relocation of the starting address.
- An is the starting address of the nth entry.
- Sn is the size of the BZS reservation for the nth entry.
- Rn is the relocation byte of the nth entry.

The relocation bytes for a starting address may be 0000, 0001, or 0011.

### **ENF Block**

Up to 11 entry fields may be specified in an ENF block. The end of data in this block is identified by 0s. If the sign bit of a word containing the entry point address is 0, the address is program relocatable. If the sign bit is 1, the address is absolute and in ones complement. Data begins in word 2.

The core image of the ENF block is:

|    | 15          |     |      | 12  | 11   |     |      | 8           | 7           |             |     | 43      |     |   | 0 | _   |       |               |        |      |
|----|-------------|-----|------|-----|------|-----|------|-------------|-------------|-------------|-----|---------|-----|---|---|-----|-------|---------------|--------|------|
| 1  | 0           | 0   | 0    | 0   | 0    | 0   | 0    | 0           | 0           | 1           | 0   | 10      | 0   | 0 | 0 |     |       |               |        |      |
| 2  |             |     | Cha  | rac | cter | 1   |      |             |             |             | Cha | racte   | r 2 |   |   | ] ] |       |               |        |      |
| 3  |             |     | Cha  | ra  | cter | 3   |      |             |             |             | Cha | racte   | r 4 |   |   |     | T.    | .1.4 እ        | To     | . 1  |
| 4  |             |     | Cha  | rac | cter | 5   |      |             |             |             | Cha | racte   | r 6 |   |   | ] [ | rie   | 91 <b>0</b> F | vame   | . 1  |
| 5  |             |     |      |     |      |     |      | E           | 1           |             |     |         |     |   |   | J   |       |               |        |      |
| 6  | 1           | FLD | ST 1 |     | FL   | DL  | CH 1 | -1          |             |             | No  | ot used | l   |   |   | ] ] |       |               |        |      |
| 7  |             |     | Cha  | rac | cter | 1   |      |             |             |             | Cha | racte   | r 2 |   |   |     | . Tic | 14 N          | Jame   | . 9  |
| 8  |             |     | Cha  | rac | eter | 3   |      |             |             |             | Cha | racte   | r 4 |   |   | ] [ | , LIG |               | vame   | . 4  |
| 9  |             |     | Cha  | rac | ter  | 5   |      |             |             |             | Cha | racte   | r 6 |   |   | ]]  |       |               |        |      |
| 10 |             |     |      |     |      |     |      | E           | 2           |             |     |         |     |   |   |     |       |               |        |      |
| 11 |             | FLD | ST 2 | 2   | FL   | DLI | CH 2 | -1          |             |             | No  | ot used | l   |   |   | ]   |       |               |        |      |
| ļ  |             |     |      |     |      |     |      |             |             |             |     |         |     |   |   | l   |       |               |        |      |
| 1  | ľ           |     |      |     |      |     |      |             |             |             |     |         |     |   | • | r   |       |               |        |      |
| 52 |             |     | Cha  | rac | eter | 1   |      |             |             |             | Cha | racte   | r 2 |   |   | 1   |       |               |        |      |
| 53 |             |     | Cha  | rac | eter | 3   |      |             | Character 4 |             |     |         |     |   |   |     |       |               |        |      |
| 54 | Character 5 |     |      |     |      |     |      |             |             | Character 6 |     |         |     |   |   |     |       |               |        |      |
| 55 |             |     |      |     |      |     |      | E1          | 1           |             |     |         |     |   |   |     | Fie   | J.d. N        | Tama   | 11   |
| 56 | F           | LDS | T 11 | ιþ  | FLD  | )LT | H-11 | L <b>-1</b> |             |             | No  | ot used | 1   |   |   | ] [ | , rie | au r          | vaille | ; 11 |
| 57 | Not used    |     |      |     |      |     |      |             |             |             |     |         |     |   |   |     |       |               |        |      |

| Where: N | Name n   | is a six-character name of the nth entry in the block.                                                                |  |  |  |  |  |  |  |  |  |
|----------|----------|-----------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|
|          | En       | is the entry address of the nth field name. En is negative (ones complement)<br>if absolute and positive if relative. |  |  |  |  |  |  |  |  |  |
|          | FLDST n  | is the leftmost bit of the nth field. $0 \leq FLDST n \leq 15$                                                        |  |  |  |  |  |  |  |  |  |
|          | FLDLTH r | is the length of the nth field. $1 \leq FLDLTH$ n $\leq 16$                                                           |  |  |  |  |  |  |  |  |  |

### **ENT Block**

Up to 14 entry point names and addresses may be included in an ENT block. The end of data in this block is identified by 0s. If the sign bit of a word containing the entry point address is 0, the address is program relocatable. If the sign bit of the word is 1, the address is absolute and in ones complement. Data begins in word 2 and extends to word 57.

The core image of the ENT block is:

|    | 15     |   |    | 12  | 11   |     |   | 8 | 7  |   |    | 4   | 3   |            |   | 0   |            |  |
|----|--------|---|----|-----|------|-----|---|---|----|---|----|-----|-----|------------|---|-----|------------|--|
| 1  | 1      | 0 | 0  | 0   | 0    | 0   | 0 | 0 | 0  | 1 | 0  | 1   | 0   | 0          | 0 | 0   | 7          |  |
| 2  |        |   | Ch | ara | .cte | r 1 |   |   |    |   | Ch | ara | cte | r 2        | - |     | ] ]        |  |
| 3  |        |   | Ch | ara | cte  | c 3 |   |   |    |   | Ch | ara | cte | <b>c</b> 4 |   |     |            |  |
| 4  |        |   | Ch | ara | .cte | r 5 |   |   |    |   | Ch | ara | cte | <b>c</b> 6 |   |     |            |  |
| 5  |        |   |    |     |      |     |   | E | 1  |   |    |     |     |            |   |     |            |  |
| 6  | Γ      |   | Ch | ara | cte  | r 1 |   |   |    |   | Ch | ara | cte | c 2        |   |     | 1 j        |  |
| 7  |        |   | Ch | ara | .cte | r 3 |   |   |    |   | Ch | ara | cte | c 4        |   |     | Nome 2     |  |
| 8  | Γ      |   | Ch | ara | .cte | r 5 |   |   |    |   | Ch | ara | cte | <b>c</b> 6 |   |     |            |  |
| 9  |        |   |    |     |      |     |   | Е | 2  |   |    |     | -   |            |   |     | 7 J        |  |
|    | Г<br>т |   |    |     |      |     |   |   |    |   |    |     |     |            |   |     | 1<br>T     |  |
| 50 |        |   | Ch | ara | .cte | r 1 |   |   |    |   | Ch | ara | cte | r 2        |   |     |            |  |
| 51 | Γ      |   | Ch | ara | cte  | r 3 |   |   |    |   | Ch | ara | cte | c 4        |   |     |            |  |
| 52 |        |   | Ch | ara | cte  | r 5 |   |   |    |   | Ch | ara | cte | <b>c</b> 6 |   |     | 1          |  |
| 53 |        |   |    |     |      |     |   | E | 13 |   |    |     |     |            |   | 81. |            |  |
| 54 | Γ      |   | Ch | ara | cte  | r 1 |   |   |    |   | Ch | ara | cte | c 2        |   |     | ן <u>ו</u> |  |
| 55 |        |   | Ch | ara | .cte | r 3 |   |   |    |   | Ch | ara | cte | r 4        |   |     |            |  |
| 56 | Γ      |   | Ch | ara | cte  | r 5 |   |   |    |   | Ch | ara | cte | <b>6</b>   |   |     | Name 14    |  |
| 57 |        |   |    |     |      |     |   | E | 14 |   |    |     |     |            |   |     | ] ]        |  |

Where: Name n is a six-character name of the nth entry in the block.

En is the entry point address of the nth name. En is negative (ones complement) if absolute and positive if program relocatable.

When processing an ENT block, the loader records the entry point name in its table. The entry point address is adjusted for relocation (either program or absolute), then it is recorded in the table of entry points. This procedure is repeated until the end of input is reached (a name equal to 0).

For each name, the loader determines if an entry point has been previously recorded in the table. If so, a duplicate entry error has occurred. The same entry point name may not be used by two programs to occupy memory space at the same time. Only the first occurrence of an entry point name is valid; others are illegal and are not loaded.

### EXF Block

Up to 14 external fields and link addresses may be included in an EXF block. The core image of the EXF block is:

|    | 15     |   | 1    | 2   | 11   |     |   | 8 | 7  |   |    | 4    | 3    |     |     | 0 |        |   |       |       |
|----|--------|---|------|-----|------|-----|---|---|----|---|----|------|------|-----|-----|---|--------|---|-------|-------|
| 1  | 1      | 1 | 1    | 0   | 0    | 0   | 0 | 0 | 0  | 1 | 0  | 1    | 0    | 0   | 0   | 0 | ]      |   |       |       |
| 2  |        |   | Chai | rai | cter | 1   |   |   |    |   | Ch | ara  | cte  | r 2 |     |   | 1      |   |       |       |
| 3  |        |   | Cha  | ra  | cter | 3   |   |   |    |   | Cł | ara  | icte | r 4 | :   |   | 1      | l | Mon   | . 1   |
| 4  |        |   | Char | ra  | cter | 5   |   |   |    |   | Cł | ara  | cte  | r 6 |     |   | ]      | ſ | Nam   | le I  |
| 5  |        | - |      |     |      |     |   | ] | .1 |   |    |      |      |     |     |   | ]      | J |       |       |
| 6  |        |   | Cha  | ra  | cter | 1   |   |   |    |   | Cł | ara  | cte  | r 2 |     |   | ]      | Ĵ |       |       |
| 7  |        |   | Char | ra  | cter | 3   |   |   |    |   | Cł | ara  | cte  | r 4 | :   |   | 1      | l | Norm  |       |
| 8  |        | - | Cha  | ra  | cter | 5   |   |   |    |   | Cł | ara  | icte | r 6 | ;   |   | ]      | ſ | Nan   | le Z  |
| 9  |        |   |      |     |      |     |   | ] | .2 |   |    |      |      |     |     |   | ]      | J |       |       |
|    | L<br>T |   |      |     |      |     |   |   |    |   |    |      |      |     |     |   | L<br>T |   |       |       |
| 50 |        |   | Cha  | ra  | cter | 1   |   |   |    |   | Cł | ara  | icte | r 2 |     |   |        | ) |       |       |
| 51 |        |   | Cha  | ra  | cter | • 3 |   |   |    |   | Cl | ara  | icte | r 4 | :   |   | ]      | l | Nor   | ng 19 |
| 52 |        |   | Cha  | ra  | cter | 5   |   |   |    |   | Cl | ara  | icte | r 6 | 1   |   | ]      | ſ | nan   | le 13 |
| 53 |        |   |      |     | ,    | •   |   | L | 13 |   |    |      | -    |     |     |   | 1      | J |       |       |
| 54 |        |   | Cha  | ra  | cter | • 1 |   |   |    |   | Cł | ara  | icte | r 2 | ;   |   | ]      | Ì |       |       |
| 55 |        |   | Cha  | ra  | cter | • 3 |   |   |    |   | Cl | nara | icte | r 4 |     |   | ]      | l | Nam   | o 14  |
| 56 |        |   | Cha  | ra  | cter | • 5 |   |   |    |   | Cl | ara  | icte | r 6 | ; . |   | ]      | ſ | INAIL | 10 14 |
| 57 |        |   |      |     |      |     |   | L | 14 |   |    |      |      |     |     |   | ]      |   |       |       |

Where: Name n is a six-character name of the nth entry in the block.

Ln is the link address of the nth name. LN is negative (ones complement) if absolute and positive if relative.

The end of the EXF block is indicated by 0s. If the sign bit of the word containing the link address is 0, the address is program relocatable. If the sign bit is 1, the address is absolute and in ones complement. The format of the data in the block is the same for EXF as for ENT information. Relative external fields are indicated by setting the leftmost bit of the word containing character 1 of the field name.

## EXT Block

Up to 14 external names and link addresses may be included in an EXT block. The core image of the EXT block is:

|            | 15 |   |    | 12   | 11   |     |   | 8 | 7  |   |    | 4   | 3    |     |   | 0 |   |   |       |       |    |
|------------|----|---|----|------|------|-----|---|---|----|---|----|-----|------|-----|---|---|---|---|-------|-------|----|
| 1          | 1  | 0 | 1  | 0    | 0    | 0   | 0 | 0 | 0  | 1 | 0  | 1   | 0    | 0   | 0 | 0 | ] |   |       |       |    |
| 2          |    |   | Cł | nara | cte  | r 1 |   |   |    |   | Ch | ara | cte  | r 2 |   |   | ] |   |       |       |    |
| 3          |    |   | Ch | ara  | cte  | r 3 |   |   |    |   | Ch | ara | cte  | r 4 |   |   | 1 |   |       | Namo  | 1  |
| · <b>4</b> |    |   | Cł | nara | cte  | r 5 |   |   |    |   | Ch | ara | cte  | r 6 |   |   | 1 |   | ,<br> | name  | -  |
| 5          | Γ  |   |    |      |      |     |   | I | .1 |   |    |     |      |     |   |   | 1 | J |       |       |    |
| 6          |    |   | Ch | ara  | cte  | r 1 |   |   |    |   | Ch | ara | cte  | c 2 |   |   | 1 | Ĵ |       |       |    |
| 7          |    |   | Cł | ara  | .cte | r 3 |   |   |    |   | Ch | ara | cte  | r 4 |   |   | ] |   |       | Namo  | 9  |
| 8          |    |   | Cł | ara  | cte  | r 5 |   |   |    |   | Ch | ara | cte  | c 6 |   |   | ] |   |       | Maine | 2  |
| 9          |    |   |    |      |      |     |   | I | 2  |   |    |     |      |     |   |   | 1 | J |       |       |    |
|            | Γ  |   |    |      |      |     |   |   |    |   |    |     |      |     |   |   | 1 | - |       |       |    |
|            | Т  |   |    |      |      |     |   |   |    |   |    |     |      |     |   |   | T |   |       |       |    |
| 50         |    |   | Cł | ara  | lcte | r 1 |   |   |    |   | Ch | ara | cte  | r 2 |   |   |   | ) |       |       |    |
| 51         |    |   | Ch | ara  | cte  | r 3 |   |   |    |   | Ch | ara | ctei | c 4 |   |   |   |   |       | Mamo  | 19 |
| 52         |    |   | Cł | ara  | cte  | r 5 |   |   |    |   | Ch | ara | cte  | r 6 |   |   | ] | ſ | •     | Name  | 10 |
| 53         |    |   |    |      |      |     |   | L | 13 |   |    |     |      |     |   |   | 1 | J |       |       |    |
| 54         |    |   | Cł | ara  | cte  | r 1 |   |   |    |   | Ch | ara | cter | c 2 |   |   | ] | Ĵ |       |       |    |
| 55         |    |   | Cł | ara  | cte  | r 3 |   |   |    |   | Ch | ara | cte  | r 4 |   |   | ] | ł |       |       |    |
| 56         |    |   | Cł | ara  | cte  | r 5 |   |   |    |   | Ch | ara | cte  | r 6 |   |   | ] | Ì | •     | Name  | 14 |
| 57         |    |   |    |      |      |     |   | L | 14 |   |    |     |      |     |   |   | 1 | J |       |       |    |

Where: Name n is a six-character name of the nth entry in the block.

In is the link address of the nth name. In is negative (ones complement) if absolute and positive if relative.

The end of the EXT block is indicated by 0s. If the sign bit of the word containing the link address is 0, the address is program relocatable. If the sign bit is 1, the address is absolute and in ones complement. The format of the data in the block is the same for EXT as for ENT information. Relative externals are indicated by setting the leftmost bit of the word containing character 1 of the name.

### XFR Block

The XFR block contains a transfer address (in words 2 to 4), which is six ASCII characters in length, including trailing spaces. The transfer address must be an entry point in the program being loaded or in another program loaded during the same load operation.

The core image of the XFR block is:

|             |  | С | hara | icte  | r 1         |  |  |  | Cł | nara | cter | : 2      |
|-------------|--|---|------|-------|-------------|--|--|--|----|------|------|----------|
| Character 3 |  |   |      | <br>  | Character 4 |  |  |  |    |      |      |          |
|             |  | С | hara | icter | r 5         |  |  |  | Cł | ara  | ctei | <b>6</b> |

## 4.2 LIST OUTPUT

### 4.2.1 LIST OPTIONS

CLASS contains list options that can be requested on the CLASS call card. These options provide added information in a highly usable form for the programmer or simply make the listing more readable. To request one or several of the options, the parameter LO = should be specified, followed by the letter(s) corresponding to the option(s) desired.

### Example:

LO = BMRTX

Note that no commas separate the option letters.

The following options are available:

| Identifier | Option                                                 |
|------------|--------------------------------------------------------|
| В          | List the BSS/BZS blocks on the banner page.            |
| C          | List the program list control cards (SPC, EJT, etc.).  |
| D          | Suppress the comment cards.                            |
| Е          | Process EJT as a page eject.                           |
| I          | List the code skipped by the IFA pseudo option.        |
| L          | List the macro cross-reference table.                  |
| Μ          | List all entries on multiword entries.                 |
| R          | List the full reference map.                           |
| S          | List the abbreviated reference map.                    |
| Т          | Tidy the list file (convert free form to set columns). |
| X          | Expand the macro code into macro calls.                |

If more than seven options are desired, a second LO must be specified. If no LO option is specified, options B, M, R, and T are selected. If LO is specified, only the options specified are selected.

### 4.2.2 BANNER PAGE

CLASS outputs a banner page at the front of the assembly listing for every program. The information on this page consists of the following:

- A title line, giving the name of the program, CLASS version level, date, time it was executed, and page number
- A subtitle, STORAGE ALLOCATION
- The address and length of the program
- The address of the END card
- All entry points with their addresses, listed alphabetically
- All external symbols, listed alphabetically

If LO option B is selected, BSS/BZS blocks will also be listed with their type (local, common, or data), address, and length.

### 4.2.3 MAIN PROGRAM LISTING

The assembly list output by CLASS consists of 34 columns of descriptive information related to the source statement, followed by a maximum of 80 columns listing the source statement. This is illustrated in Table 4-1.

Each page is headed by a title line that gives the name of the program, CLASS version level, date, time of execution and page number.

The last page of the listing contains the amount of storage used, the number of source statements, a symbol count, the number of references, the time used for assembly, and an error count in decimal if errors are present.

### 4.2.4 ERROR SUMMARY

If assembly errors are encountered by CLASS during the assembly of the program, an error summary is listed following the assembly listing. The information given includes the type of error found and the page and line number where it was encountered. All errors of the same type are grouped together in the order of their occurrence. Error types that are included in this summary are:

- Doubly defined symbol
- Undefined symbol
- Illegal expression
- Illegal operation code
- Illegal relocation
- Numeric operand overflow
- Macro definition error
- Macro instruction error
- Illegal symbol name
- Programmer-defined error

### Example:

|                        | (rage no./ Ene n |      |      |      |  |  |  |  |
|------------------------|------------------|------|------|------|--|--|--|--|
| Illegal operation code | 2/05             | 3/04 | 4/04 | 6/21 |  |  |  |  |
| Illegal relocation     | 3/1              | 5/17 |      |      |  |  |  |  |

(Dage No /Time No )

| COLUMN | CONTENTS                                                                                                                                                                                                                                                                                       |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1-2    | The line number; given only on lines that are multiples of five; i.e., lines 5, 10, 15, etc.                                                                                                                                                                                                   |
| 3-4    | Two spaces                                                                                                                                                                                                                                                                                     |
| 5-6    | The error mnemonic (see Appendix D for mnemonics); if no error is on this line, it is left blank.                                                                                                                                                                                              |
| 7      | A space                                                                                                                                                                                                                                                                                        |
| 8      | The relocation designator for the location:                                                                                                                                                                                                                                                    |
|        | P Program relocation                                                                                                                                                                                                                                                                           |
|        | D Data relocation<br>C Common relocation                                                                                                                                                                                                                                                       |
| 9–12   | Location in hexadecimal                                                                                                                                                                                                                                                                        |
| 13-17  | Spaces                                                                                                                                                                                                                                                                                         |
| 18-21  | The first machine word in hexadecimal                                                                                                                                                                                                                                                          |
| 22     | Space                                                                                                                                                                                                                                                                                          |
| 23     | The relocation designator if the word is a one-word instruction:                                                                                                                                                                                                                               |
|        | P Program relocation                                                                                                                                                                                                                                                                           |
|        | -P Negative program relocation                                                                                                                                                                                                                                                                 |
|        | -C Negative common relocation                                                                                                                                                                                                                                                                  |
|        | D Data relocation                                                                                                                                                                                                                                                                              |
|        | -D Negative data relocation                                                                                                                                                                                                                                                                    |
|        | X External                                                                                                                                                                                                                                                                                     |
|        |                                                                                                                                                                                                                                                                                                |
| 24     |                                                                                                                                                                                                                                                                                                |
| 25-28  | The second machine word if this is a two-word instruction; otherwise, it is blank.                                                                                                                                                                                                             |
| 29     | Space                                                                                                                                                                                                                                                                                          |
| 30     | The relocation designator if this is a two-word instruction. Uses the same code as the one-word relocation designator.                                                                                                                                                                         |
| 31-34  | Spaces                                                                                                                                                                                                                                                                                         |
| 35-114 | Input source statements: If the tidy option is selected on the CLASS call card (see Appendix B), the source statements will be put in the columns specified. If the T option of LO parameter is specified (see Section 4.2.1), the fields will be put in the following columns of the listing: |
|        | Starting Column Field                                                                                                                                                                                                                                                                          |
|        | 35 Location                                                                                                                                                                                                                                                                                    |
|        | 45 Operation Code                                                                                                                                                                                                                                                                              |
|        | 64 Comments                                                                                                                                                                                                                                                                                    |
|        | 108 Sequence Number                                                                                                                                                                                                                                                                            |
| i 1    |                                                                                                                                                                                                                                                                                                |

Table 4-1. Listing Page Format

## 4.2.5 COMPLETE REFERENCE MAP

To obtain a complete reference map, specify R in the LO option list. The following information is given in the complete reference map:

- Symbol names (in alphabetical order) 1.
- 2. Symbol values
- 3. If the symbol is in the common or data storage area external to the program or is a system symbol (such as the I register), it is flagged by the following:

/common/ DATA \*EXTERNAL\* -SYSTEM-ABSOLUTE

4. The page number/line number in chronological order, for all references to the symbol. An identifying letter is printed following the page/line number references that have special meanings. These are the following:

| Letter               | Meaning                                                               |
|----------------------|-----------------------------------------------------------------------|
| $\mathbf{L}_{\cdot}$ | The location of the symbol                                            |
| в                    | Where it is defined as a BSS or BZS block                             |
| Е                    | Where it is defined as an entry point                                 |
| х                    | Where it is defined as an external                                    |
| ବ                    | Where it is equated                                                   |
| S                    | Where it is referenced as the address of a store instruction (Type 1) |
| F                    | Where it is defined as a field                                        |

5. If the symbol is undefined or doubly defined, it will be preceded with a U or a D, respectively.

### 4.2.6 SHORT REFERENCE MAP

To obtain an abbreviated reference map, specify S in the LO option list. The following information is given in the short reference map:

- Symbol names (in alphabetical order) 1.
- Symbol values 2.
- A letter indicating the type of relocation: 3.
  - ₽ Program D Data

  - С Common S
    - System

Example:

S

| ASSE | MBLY OF | TEMPTY |          |
|------|---------|--------|----------|
| ABBR | EVIATED | REFERE | NCE MAP. |
| I    | I       | OOFF/  | S        |

0005/

Ρ

SAVE

## 4.2.7 MACRO CROSS-REFERENCE MAP

To obtain the macro cross-reference map, specify L in the LO option list. The following information is given in the macro cross-reference map:

- 1. The macro names (in alphabetical order)
- 2. The number of formal parameters
- 3. The number of local parameters
- 4. The page number/line number where the macro is referenced (called)

If there has been an error on the macro definition, an M error code will be printed before the macro name.

## Examples:

|   | MACRO1 | 0004P | 0001L | 2/21 | 3/10 |      |
|---|--------|-------|-------|------|------|------|
| М | MACRO2 | 0002P | 0000L | 1/15 | 5/3  | 5/17 |

## INSTALLATION OF CLASS

CLASS must be assembled under COMPASS and requires KRONTXT as an assembly text. The CLASS release materials consist of a program library tape of CLASS, KRONTXT, associated common decks, and assembly text.

The following simplified installation procedure is provided as an example of CLASS installation under NOS/BE 1.1. It is assumed that the program libraries have been made available as permanent disk files.

1. Installation of CLASS as permanent files:

JOB, CM60000. ATTACH(OLDPL, CLASSPL) UPDATE(Q) RETURN(OLDPL) ATTACH(OLDPL, KRONTXTPL) UPDATE(Q, C=TEXT) REQUEST(KRONTXT, \*PF) COMPASS(I=TEXT, B=KRONTXT, L=0) REQUEST(CLASS, \*PF) COMPASS(I, G=KRONTXT, B=CLASS) RETURN (OLDPL, TEXT, COMPILE) ATTACH(OLDPL, MACROPL) UPDATE(Q)REQUEST(SMAC17, \*PF) CLASS(I, M=SMAC17) CATALOG(KRONTXT, KRONTEXT) CATALOG(CLASS, CLASSBIN) CATALOG(SMAC17, MACBIN) 7/8/9 **\*COMPILE CLASS** 7/8/9 **\*COMPILE KRONTXT** 7/8/9 **\*COMPILE MACROS** 6/7/8/9

A

2. Installation of CLASS as system-resident files:

JOB, CM60000. ATTACH(OLDPL, CLASSPL) UPDATE(Q) **RETURN(OLDPL)** ATTACH(OLDPL, KRONTXTPL) UPDATE(Q, C=TEXT) COMPASS(I=TEXT, B=KRONTXT, L=0) COMPASS(I, G=KRONTXT, B=CLASS) RETURN(OLDPL, TEXT, COMPILE) ATTACH(OLDPL, MACROPL) UPDATE(Q) CLASS(I, M=SMAC17) REWIND(CLASS, SMAC17) EDITLIB(SYSTEM, ERROR=3) 7/8/9 \*COMPILE CLASS 7/8/9 **\*COMPILE KRONTXT** 7/8/9 **\*COMPILE MACROS** 7/8/9 READY(SYSTEM) LIBRARY (NUCLEUS, OLD) REPLACE(\*, KRONTXT) REPLACE(\*, CLASS) REPLACE(\*, SMAC17) FINISH. COMPLETE. ENDRUN. 6/7/8/9

# **CLASS CONTROL CARD PARAMETERS**

The control card used to call CLASS has the following format:

$$CLASS(p_1, p_2, \dots, p_n)$$

The parameters  $(p_1, p_2, etc.)$  that may be specified on the call card are:

| Ι   | Input file name.                           |
|-----|--------------------------------------------|
| L   | Output file name.                          |
| B ] |                                            |
| P8  | Assign binary file names.                  |
| RB  |                                            |
| Т   | Tidy tab columns (6-digit decimal number). |
| LO  | List options.                              |
| NR  | Do not rewind input file before assembly.  |
| M   | Build assembly text.                       |
| F   | Call assembly text from system file.       |
| G   | Call assembly text from user file.         |

These parameters may be in any order and must be in one of the following forms:

| Omitted           | Default                                               |
|-------------------|-------------------------------------------------------|
| P <sub>i</sub>    | The parameter is set to the alternate default option. |
| p <sub>i</sub> =x | Parameter $p_i$ is set to the option indicated by x.  |

The following is a more detailed description of the parameters:

### Input File Name:

| Blank   | Input on file INPUT   |
|---------|-----------------------|
| I       | Input on file COMPILE |
| I=FNAME | Input on file FNAME   |

B

### **Output File Name:**

| Blank   | Full list on file OUTPUT |
|---------|--------------------------|
| L       | Full list on file OUTPUT |
| L=FNAME | Full list on file FNAME  |
| L=0     | No list output           |

### Assign Binary File Name:

| Blank    | Binary output on file LGO.   | Dunch output on file DUNCH80 |
|----------|------------------------------|------------------------------|
| В        | Binary output on file LGO.   | tone output on file PDIN     |
| B=FNAME  | Binary output on file FNAME. | ) tape output on me ABIN.    |
| B=0      | No binary output.            |                              |
| P8=FNAME | Punch output on file FNAME.  |                              |
| RB=FNAME | Tape output on file FNAME.   |                              |
|          |                              |                              |

## Tidy Tab Columns:

| Blank   | Tabs are set at columns 11, 18, 31.                          |
|---------|--------------------------------------------------------------|
| Τ       | Tabs are set at columns 11, 18, 31.                          |
| T=nnnnn | Three 2-digit decimal tabs are set at the columns specified. |
|         | Each location symbol begins in column 1.                     |

## List Options:

| Blank     | Options B, M, | R, and T are selected.                                 |
|-----------|---------------|--------------------------------------------------------|
| LO        | Options B, M, | R, and T are selected.                                 |
| LO=xxxxxx | Where xxxxxx  | may be any combination of the following:               |
|           | в             | List the BSS/BZS blocks on the banner page.            |
|           | С             | List the program control cards (SPC, EJT, etc.).       |
|           | D             | Suppress the comment cards.                            |
|           | Е             | Process EJT as eject.                                  |
|           | I             | List the code skipped by the IFA pseudo operation.     |
|           | L             | List the macro cross-reference.                        |
|           | М             | List all entries on multiword instructions (i.e., DEC, |
|           |               | ALF, etc.).                                            |
|           | R             | List the full reference map.                           |
|           | S             | List the abbreviated reference map.                    |
|           | Т             | Tidy the listing columns (11, 18, 31 are default).     |
|           | х             | Expand the macro code.                                 |

If more than seven list options are desired, a second LO must be specified.

If LO=xxxxxx is specified, only the options specified are selected.

| Do Not Rewind:       |                                                   |  |
|----------------------|---------------------------------------------------|--|
| Blank                | Rewind input file.                                |  |
| NR                   | Do not rewind input file.                         |  |
| Build Assembly Text: |                                                   |  |
| Blank                | No assembly text will be generated.               |  |
| M=FNAME              | Assembly text is generated on file FNAME.         |  |
| Call Assembly Text:  |                                                   |  |
| Blank                | No assembly text is called.                       |  |
| F                    | Assembly text is called from system file SMAC17.  |  |
| F=FNAME              | Assembly text is called from system file FNAME.   |  |
| G                    | Assembly text is called from the user file SMAC17 |  |
| G=FNAME              | Assembly text is called from the user file FNAME. |  |

In order to call an assembly text, it must have been built prior to this run and must reside on the file called. A maximum of one assembly text file is allowed.

# CONTROL CARDS FOR JOB RUN

The following are sample deck structures for assembling CYBER 18-17 source code using CLASS.

### Examples:

1. Using CLASS installed as permanent files:

JOB, CM70000. ATTACH(CLASS, CLASSBIN, ID=xxxx) ATTACH(SMAC17, MACBIN, ID=xxxx) CLASS(G) 7/8/9 (SOURCE CODE) 6/7/8/9

2. Using CLASS installed as system-resident files:

JOB, CM70000. ASSEM(F) 7/8/9 (SOURCE CODE) 6/7/8/9 С

1
# ERROR MESSAGES

#### D.1 ASSEMBLY ERROR MESSAGES

When an error occurs during assembly, it is flagged with a two-character error mnemonic in columns 5-6 on the listing. If more than one error occurs in the same line of code, the most recent error encountered is the one that is flagged. However, all errors are reflected in the total error count.

| Error Mnemonic | Meaning                   |
|----------------|---------------------------|
| DS             | Doubly defined symbol     |
| UD             | Undefined symbol          |
| EX             | Illegal expression        |
| OP             | Illegal operation code    |
| RL             | <b>Illegal</b> relocation |
| ov             | Numeric operand overflow  |
| IS             | Illegal symbol name       |
| PD             | Programmer-defined error  |

#### D.2 MACRO ERROR DIAGNOSTIC MESSAGES

When an error is encountered in a macro definition or call, a two-character error mnemonic appears on the line following the erroneous code along with a diagnostic message.

| Diagnostic Message         |
|----------------------------|
| */MAC DEF ERROR NO NAME    |
| */MAC DEF ERROR BAD PARAM  |
| */MAC DEF ERROR NO OPCODE  |
| */MAC DEF ERROR BUFFER OVE |
| */MAC DEF ERROR BAD TERM   |
|                            |

D

| Error Mnemonic | Diagnostic Message            |
|----------------|-------------------------------|
| МС             | */MACRO CALL ERROR NEST GT 10 |
| MC             | */MACRO CALL ERROR BUFFER OV  |
| MC             | */MACRO CALL ERROR PARAM ERR  |
| MC             | */MACRO CALL ERROR BAD CONT   |
| MC             | */MACRO CALL ERROR BAD DEF    |

#### D.3 MISSING END CARD

If no END card is encountered by CLASS at the end of the program, the following message is output at the end of the listing:

/// END CARD MISSING ///

#### **D.4 DAYFILE ERROR MESSAGES**

If CLASS encounters a control card error or insufficient field length has been assigned for the job, an error message is output to the dayfile and the job is aborted. The following messages are output to the dayfile, indicating the erroneous condition:

CONTROL CARD ERROR NO INPUT FILE SPECIFIED FILE NAME CONFLICT INVALID TAB COLUMNS (for tidy feature) INVALID LIST OPTIONS INSUFFICIENT FL FOR CLASS MEMORY OVERFLOW IN PASS 1 MEMORY OVERFLOW IN PASS 2

The following messages output to the dayfile indicate erroneous conditions that exist but which do not cause the job to abort:

MACTXT OVERFLOW Q99 ILLEGAL TO CLASS SYSTEM ERROR IN PASS 1 ASSEMBLY (if this message occurs, there is probably a bug in CLASS) NN ERRORS IN XXXXXX (where XXXXXX is the program name)

# **ASSEMBLY MODIFICATIONS TO CLASS**

CLASS presently limits nesting to 10 calls per macro by use of a counter. If this maximum is to be changed, modify the following card:

MREF EQU 10

The maximum range is 1 to 31.

If the buffer length is exceeded in producing a macro skeleton, modify the following card:

SKELBL EQU 1080

# **INSTRUCTION SET**

#### F.1 STORAGE REFERENCE INSTRUCTIONS

The Type 1 source format is:

[Location]<sup>†</sup> OPCODE Address [, Index] [Comments]

The machine code format is:



Instruction identifier Relative address flag Indirect address flag Index register Q flag Index register I flag

Where:

\* and - terminators cause a one-word instruction.

 $\Delta$  and + terminators cause a multiword instruction.

The storage reference instructions and their meanings are:

| Operation |             | Contents of |                                                                                     |
|-----------|-------------|-------------|-------------------------------------------------------------------------------------|
| Code      | Description | the F Field | Definition                                                                          |
| ADD       | Add A       | 8           | Add the contents of $EA^{\dagger\dagger\dagger}$ to the contents of the A register. |
| ADQ       | Add Q       | F           | Add the contents of EA to the contents of the Q register.                           |

<sup>&</sup>lt;sup>†</sup>Brackets indicate an optional field.

F

the small  $\triangle$  denotes a blank, the larger  $\triangle$  denotes a machine code field.

the EA is the effective address storage location; i.e., the final result of evaluating the address expression and the index register.

| Operation<br>Code | Description                 | Contents of the F Field | Definition                                                                                                                                                              |
|-------------------|-----------------------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AND               | AND with A                  | Α                       | AND the contents of EA to the contents of the A register.                                                                                                               |
| DVI               | Divide integer              | 3                       | Divide the concatenated contents of the QA registers<br>by the contents of EA. Put the quotient in the A<br>register and the remainder in the Q register.               |
| EOR               | Exclusive OR<br>with A      | В                       | Exclusive OR the contents of EA with the contents of the A register.                                                                                                    |
| JMP               | Jump                        | 1                       | Jump to EA.                                                                                                                                                             |
| LDA               | Load A                      | С                       | Load the A register with the contents of EA.                                                                                                                            |
| LDQ               | Load Q                      | Е                       | Load the Q register with the contents of EA.                                                                                                                            |
| MUI               | Multiply integer            | 2                       | Multiply the contents of EA with the contents of the A register. Put the 32-bit product in the QA registers.                                                            |
| RAO               | Replace Add 1<br>in storage | D                       | Increment the contents of EA by 1. The contents of the A register are not altered.                                                                                      |
| RTJ               | Return jump                 | 5                       | Transfer the address of the next instruction to EA. Jump to EA $+ 1$ .                                                                                                  |
| SPA               | Store A,<br>parity to A     | 7                       | Store the contents of the A register in EA. If<br>there is an odd number of bits in the A register,<br>set it to 0. If there is an even number of bits,<br>set it to 1. |
| STA               | Store A                     | 6                       | Put the contents of the A register in EA. The contents of the A register are not altered.                                                                               |
| STQ               | Store Q                     | 4                       | Put the contents of the Q register in EA. The contents of the Q register are not altered.                                                                               |
| SUB               | Subtract                    | 9.                      | Subtract the contents of EA from the contents of the A register. Put the result in the A register. The contents of EA are not changed.                                  |

Arithmetic operations are ones complement arithmetic. The OVERFLOW indicator is set if the result of the arithmetic operation is greater than the capacity of the destination register or storage location. It remains set until a skip on overflow instruction is executed. The Type 2 machine code format is:

| 15 12                 | 11 8 | 7 | 6   | 5 3         | 2  | 0   |
|-----------------------|------|---|-----|-------------|----|-----|
| 0                     | 4    | r | ind | Ra          | Rb |     |
| F4                    | F5   |   |     | $\triangle$ |    | *,- |
| Alternate $\triangle$ |      |   |     |             |    | Δ,+ |

|           |                  | Con | tents o | of the |                                                    |
|-----------|------------------|-----|---------|--------|----------------------------------------------------|
| Operation |                  | F4  | F5      | Rb     |                                                    |
| Code      | Description      | Fie | lds     |        | Definition                                         |
| AMA       | AND to memory, A | Α   | 1       | 6 ]    |                                                    |
| AMI       | AND to memory, I | Α   | 1       | 7      | Form the logical product bit-by-bit of the con-    |
| AMQ       | AND to memory, Q | Α   | 1       | 5      | tents of EA with the contents of the named regis-  |
| AM1       | AND to memory, 1 | А   | 1       | 1      | • ter. Put the result in EA; the contents of the   |
| AM2       | AND to memory, 2 | Α   | 1       | 2      | register are not altered, except for the A regis-  |
| AM3       | AND to memory, 3 | Α   | 1       | 3      | ter, which receives the original contents of EA.   |
| AM4       | AND to memory, 4 | Α   | 1       | 4      |                                                    |
| ANA       | AND to A         | Α   | 0       | 6]     |                                                    |
| ANT       | AND to I         | A   | Õ       | 0      |                                                    |
| ANQ       | AND to Q         | A   | 0       | 5      | Form the logical product bit-by-bit of the con-    |
| AN1       | AND to 1         | A   | 0       | 1      | tents of EA with the contents of the named         |
| AN2       | AND to 2         | A   | 0       | 2      | register. Put the result in the register; the con- |
| AN3       | AND to 3         | A   | 0       | 3      | tents of EA are not altered.                       |
| AN4       | AND to 4         | A   | 0       | 4 J    |                                                    |
| ARA       | Add to A         | 8   | 0       | 6]     |                                                    |
| ARI       | Add to I         | 8   | 0       | 7      | Add the contents of EA to the contents of the      |
| AR1       | Add to 1         | 8   | 0       | 1      | named register.                                    |
| AR2       | Add to 2         | 8   | 0       | 2      | • Put the result in the register; the contents of  |
| AR3       | Add to 3         | 8   | 0       | 3      | EA are not altered.                                |
| AR4       | Add to 4         | 8   | 0       | 4      | Overflow as in ADD.                                |
| ARQ       | Add to Q         | 8   | 0       | 5      |                                                    |
| CAE       | Compare A equal  | E   | 0       | 6 ]    |                                                    |
| CIE       | Compare I equal  | Е   | 0       | 7      | Compare the contents of the named register to      |
| CQE       | Compare Q equal  | Е   | 0       | 5      | the contents of EA bit-by-bit. If equal, skip one  |
| CIE       | Compare 1 equal  | Е   | 0       | 1      | location; otherwise, execute the next (one-word)   |
| C2E       | Compare 2 equal  | Е   | 0       | 2      | Instruction.                                       |
| C3E       | Compare 3 equal  | Е   | 0       | 3      | The contents of LA and the named register are      |
| C4E       | Compare 4 equal  | Ε   | 0       | 4      | not anered.                                        |

96836500 B

|           |                      | Con | tents d | of the      |                                                    |
|-----------|----------------------|-----|---------|-------------|----------------------------------------------------|
| Operation |                      | F4  | F5      | Rb          |                                                    |
| Code      | Description          | Fie | lds     |             | Definition                                         |
| LRA       | Load register A      | С   | 0       | 6 ]         |                                                    |
| LRI       | Load register I      | С   | 0       | 7           |                                                    |
| LRQ       | Load register Q      | С   | 0       | 5           |                                                    |
| LR1       | Load register 1      | С   | 0       | 1           | Load the named register with the contents of EA.   |
| LR2       | Load register 2      | Ċ   | 0       | 2           | The contents of EA are not altered.                |
| LR3       | Load register 3      | С   | 0       | 3           |                                                    |
| LR4       | Load register 4      | С   | 0       | 4           |                                                    |
| OMA       | OR to memory, A      | D   | 1       | 6]          | Form the logical sum (inclusive OR) bit-by-bit     |
| OMI       | OR to memory, I      | D   | 1       | 7           | of the contents of EA with the contents of the     |
| OMQ       | OR to memory, Q      | D   | 1       | 5           | named register.                                    |
| OM1       | OR to memory, 1      | D   | 1       | 1. <b>}</b> | Put the result in EA; the contents of the register |
| OM2       | OR to memory, 2      | D   | 1       | 2           | are not altered except for the A register, which   |
| OM3       | OR to memory, 3      | D   | 1       | 3           | receives the original contents of EA.              |
| OM4       | OR to memory, 4      | D   | 1       | 4 J         |                                                    |
| ORA       | OR to A              | D   | 0       | 6 ]         |                                                    |
| ORI       | OR to I              | D   | 0       | 7           | Form the logical sum hit by hit of the contents    |
| ORQ       | OR to Q              | D   | 0       | 5           | of FA with the contents of the named register      |
| OR1       | OR to 1              | D   | 0       | 1           | Dut the regult in the register. The contents of    |
| OR2       | OR to 2              | D   | 0       | 2           | FA are not altered                                 |
| OR3       | OR to 3              | D   | 0       | 3           | EA are not altered.                                |
| OR4       | OR to 4              | D   | 0       | 4 J         |                                                    |
| SBA       | Subtract to A        | 9   | 0       | 6]          |                                                    |
| SBI       | Subtract to I        | 9   | 0       | 7           | Subtract the contents of EA from the named         |
| SBQ       | Subtract to Q        | 9   | 0       | 5           | register.                                          |
| SB1       | Subtract to 1        | 9   | 0       | 1           | Put the result in the register; the contents of    |
| SB2       | Subtract to 2        | 9   | 0       | 2           | EA are not altered.                                |
| SB3       | Subtract to 3        | 9   | 0       | 3           | Overflow as in ADD.                                |
| SB4       | Subtract to 4        | 9   | . 0     | 4 <b>J</b>  |                                                    |
| SJA       | Subroutine jump, A   | 5   | 0       | 6 ]         |                                                    |
| SJE       | Subroutine jump exit | 5   | 0       | 0           |                                                    |
| SJI       | Subroutine jump, I   | 5   | 0       | 7           | Put the address of the last word of this instruc-  |
| SJQ       | Subroutine jump, Q   | 5   | 0       | 5           | tion in the named register. Jump to EA.            |
| SJ1       | Subroutine jump, 1   | 5   | 0       | 1           | SJE does the jump to EA only.                      |
| SJ2       | Subroutine jump, 2   | 5   | 0       | 2           |                                                    |
| SJ3       | Subroutine jump, 3   | 5   | 0       | 3           |                                                    |
| SJ4       | Subroutine jump, 4   | 5   | 0       | 4 J         |                                                    |

|           |                            | Con  | tents d | of the   |                                                                                                                                                                                                                                                                                                                           |
|-----------|----------------------------|------|---------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Operation | <b>—</b> • 4•              | F4   | F5      | Rb       |                                                                                                                                                                                                                                                                                                                           |
| Code      | Description                | Fiel | ds      | ······   | Definition                                                                                                                                                                                                                                                                                                                |
| SRA       | Store register A           | С    | 1       | 6]       |                                                                                                                                                                                                                                                                                                                           |
| SRI       | Store register I           | С    | 1       | 7        |                                                                                                                                                                                                                                                                                                                           |
| SRQ       | Store register Q           | С    | 1       | 5        | Others the contents of the new of an states in DA                                                                                                                                                                                                                                                                         |
| SR1       | Store register 1           | С    | 1       | 1        | Store the contents of the named register in EA.                                                                                                                                                                                                                                                                           |
| SR2       | Store register 2           | C    | 1       | 2        | The contents of the register are not altered.                                                                                                                                                                                                                                                                             |
| SR3       | Store register 3           | С    | 1       | 3        |                                                                                                                                                                                                                                                                                                                           |
| SR4       | Store register 4           | С    | 1       | 4 J      |                                                                                                                                                                                                                                                                                                                           |
| CCE       | Compare character<br>equal | Ε    | 2       | <b>†</b> | Compare the contents of bits 0 to 7 of the A register with the specified character in the sum of EA + the contents of bits 1 to 15 in register Rb. Bit $0 = 0$ in Rb specifies a left character; otherwise, a right character is implied. If equal bit-by-bit, skip one location; otherwise execute the next instruction. |
| LCA       | Load character<br>to A     | С    | 2       | <b>†</b> | Load to bits 0 to 7 of the A register character specified in the same manner as in CCE.                                                                                                                                                                                                                                   |
| SCA       | Store character<br>from A  | C    | 3       | t        | Store the contents of bits 0 to 7 of the register<br>in the bits specified (same procedure as CCE).                                                                                                                                                                                                                       |

## F.2 FIELD REFERENCE INSTRUCTIONS

The Type 2 (only) source format is:

[Location] OPCODE Address, FLDSTR, FLDLTH, [Index] [Comments]

or

[Location] OPCODE Fieldname, [Index] [Comments]



| Operation<br>Code | Description           | Contents of the<br>F3a Field | Definition                                                                                                                                               |
|-------------------|-----------------------|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLF               | Clear field           | 6                            | Clear the bits in the specified field to all 0s.                                                                                                         |
| LFA               | Load field to A       | 4                            | Load the specified field in the A register right-<br>justified, with leading 0s. The contents of EA<br>are not altered.                                  |
| SEF               | Set field             | 7                            | Set bits in the specified field to all 1s.                                                                                                               |
| SFA               | Store field from A    | 5                            | Store the appropriate number of right-justified<br>bits from the A register to the specified field.<br>The contents of the A register are not altered.   |
| SFN               | Skip on field no zero | 3                            | If all bits of the specified field are not $0$ , .<br>skip one location; otherwise, execute the next<br>instruction. The field contents are not altered. |
| SFZ               | Skip on field zero    | 2                            | If all bits of the specified field are 0, skip one<br>location; otherwise, execute the next instruction.<br>The field contents are not altered.          |

## **F.3 INTERREGISTER INSTRUCTIONS**

The Type 1 source format is:

•[Location] OPCODE Register [Comments]



| Operation<br>Code | Description                                                | Contents of the<br>F1 Field |
|-------------------|------------------------------------------------------------|-----------------------------|
| AAB               | Transfer the arithmetic sum of A, Q, +M                    | 8                           |
| AAM               | Transfer the arithmetic sum of A, M                        | 8                           |
| AAQ               | Transfer the arithmetic sum of A, Q                        | 8                           |
| CAB               | Transfer the complement of the logical product of A, Q, +M | 8                           |
| CAM               | Transfer the complement of the logical product of A, M     | 8                           |
| CAQ               | Transfer the complement of the logical product of A, Q     | 8                           |
| CLR               | Clear to 0.                                                | 8                           |
| EAB               | Transfer the exclusive OR, A, Q, +M                        | 8                           |
| EAM               | Transfer the exclusive OR, A, M                            | 8                           |
| EAQ               | Transfer the exclusive OR, A, Q                            | 8                           |
| LAB               | Transfer the logical product of A, Q, +M                   | 8                           |
| LAM               | Transfer the logical product of A, M                       | 8                           |
| LAQ               | Transfer the logical product of A, Q                       | 8                           |
| SET               | Set to 1s.                                                 | 8                           |
| TCA               | Transfer the complement of A                               | 8                           |
| TCB               | Transfer the complement of Q+M                             | 8                           |
| TCM               | Transfer the complement of M                               | 8                           |
| TCQ               | Transfer the complement of Q                               | 8                           |
| TRA               | Transfer the complement of A                               | 8                           |
| TRB               | Transfer the complement of Q+M                             | 8                           |
| TRM               | Transfer the complement of M                               | 8                           |
| TRQ               | Transfer the complement of Q                               | 8                           |

The instructions transfer data from one or two origin registers through the adder to any combination of A, Q, M destination registers. The OVERFLOW indicator is set when overflow actually occurs.

The Type 2 source format is:

[Location] OPCODE Register [Comments]

The machine code format is:



|           |             | Contents of the |    |    |  |  |
|-----------|-------------|-----------------|----|----|--|--|
| Operation |             | F2 <b>a</b>     | Ra | Rb |  |  |
| Code      | Description | Field           | s  |    |  |  |
| XFA       | Transfer A  | 0               | 6  | *) |  |  |
| XFI       | Transfer I  | 0               | 7  | *  |  |  |
| XFQ       | Transfer Q  | 0               | 5  | *  |  |  |
| X F1      | Transfer 1  | 0               | 1  | *  |  |  |
| XF2       | Transfer 2  | 0               | 2  | *  |  |  |
| X F3      | Transfer 3  | 0               | 3  | *  |  |  |
| X F4      | Transfer 4  | 0               | 4  | *J |  |  |

Definition

These instructions transfer the contents of the named register to a specified destination register.

#### **F.4 SKIP INSTRUCTIONS**

The Type 1 source format is:

[Location] OPCODE SK [Comments]

The machine code format is:



\*Destination register

| Operation<br>Code | Definition               | Contents of the<br>F2 Field | Definition                                           |
|-------------------|--------------------------|-----------------------------|------------------------------------------------------|
| SAM               | Skip if A minus          | 3                           | Skip if bit 15 of the register is 1.                 |
| SAN               | Skip if A nonzero        | 1                           | Skip if all of the bits in the A register are not 0. |
| SAP               | Skip if $A \ge 0$        | 2                           | Skip if bit 15 of the A register is 0.               |
| SAZ               | Skip if A zero           | 0                           | Skip if all of the bits in the A register are $0$ .  |
| SNF               | Skip if no protect fault | F                           | Skip if the PROTECT FAULT indicator is 0.            |
| SNO               | Skip if no overflow      | В                           | Skip if the OVERFLOW indicator is 0.                 |
| SNP               | Skip if no parity error  | D                           | Skip if the STORAGE PARITY indicator is 0.           |
| SOV               | Skip if overflow*        | Α                           | Skip if the OVERFLOW indicator is 1.                 |
| SPE               | Skip if parity error*    | С                           | Skip if the STORAGE PARITY indicator is 1.           |
| SPF               | Skip if protect fault*   | Е                           | Skip if the PROGRAM PROTECT indicator is 1.          |
| SQM               | Skip if Q minus          | 7                           | Skip if bit 15 of the Q register is 1.               |
| SQN               | Skip if Q nonzero        | 5                           | Skip if all bits in the A register are not 0.        |
| SQP               | Skip if $Q \ge 0$        | 6                           | Skip if bit 15 of the Q register is 0.               |
| SQZ               | Skip if Q zero           | 4                           | Skip if all bits of the Q register are 0.            |
| SWN               | Skip if switch not set   | 9                           | Skip if the SELECTIVE SKIP switch is 0.              |
| SWS               | Skip if switch set       | 8                           | Skip if the SELECTIVE SKIP switch is 1.              |

When the skip condition is met, the address of the next instruction to be executed is the location of the skip instruction plus the skip count, plus one.

The Type 2 source format is:

Location OPCODE SK

Where: SK is the skip count.

The machine code format is:

| <u>15 12</u> | 11 8 | 7 4 | 3 0 |
|--------------|------|-----|-----|
| 0            | 0    | F2  | SK  |

\*Clears the appropriate indicator.

| Operation<br>Code | Description       | Contents of the<br>F2 Field | Definition                                |
|-------------------|-------------------|-----------------------------|-------------------------------------------|
| S1M               | Skip if 1 minus   | 7                           | Skip if bit 15 of register 1 is 1.        |
| S1N               | Skip if 1 nonzero | 5                           | Skip if all bits of register 1 are not 0. |
| S1P               | Skip if $1 \ge 0$ | 6                           | Skip if bit 15 of register 1 is 0.        |
| S1Z               | Skip if 1 zero    | 4                           | Skip if all bits of register 1 are 0.     |
| S2M               | Skip if 2 minus   | В                           | Skip if bit 15 of register 2 is 1.        |
| S2N               | Skip if 2 nonzero | 9                           | Skip if all bits of register 2 are not 0. |
| S2P               | Skip if $2 \ge 0$ | Α                           | Skip if bit 15 of register 2 is 0.        |
| S2Z               | Skip if 2 zero    | 8                           | Skip if all bits of register 2 are 0.     |
| <b>S3M</b>        | Skip if 3 minus   | F                           | Skip if bit 15 of register 3 is 0.        |
| S3N               | Skip if 3 nonzero | D                           | Skip if not all bits of register 3 are 0. |
| S3P               | Skip if $3 \ge 0$ | E                           | Skip if bit 15 of register 3 is 0.        |
| S3Z               | Skip if 3 zero    | С                           | Skip if all bits of register 3 are 0.     |
| S4M               | Skip if 4 minus   | 3                           | Skip if bit 15 of register 4 is 0.        |
| S4N               | Skip if 4 nonzero | 1                           | Skip if all bits of register 4 are not 0. |
| S4P               | Skip if $4 \ge 0$ | 2                           | Skip if bit 15 of register 4 is 0.        |
| S4Z               | Skip if 4 zero    | 0                           | Skip if all bits of register 4 are 0.     |

CLASS requires an absolute expression for Type 2 skip instructions.

# F.5 REGISTER REFERENCE/SHIFT INSTRUCTIONS

The Type 1 (only) source format is:

Location OPCODE [Address] [Comments]

| 15 12 | 2 11 8 | 7    | 0 |
|-------|--------|------|---|
| 0     | F1     | ∆/sk |   |

| Operation<br>Code | Description           | Contents of the<br>F1 Field | Definition                                                                                                                                                                                      |
|-------------------|-----------------------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| СРВ               | Clear program protect | 7                           | Clear the protect bit in the address specified in the Q register.                                                                                                                               |
| EIN               | Enable interrupt      | 4                           | Activate the interrupt system after one instruc-<br>tion following EIN has executed.                                                                                                            |
| ENA               | Enter A               | Α                           | Replace the contents of the A register with an 8-bit delta, sign extended.                                                                                                                      |
| ENQ               | Enter Q               | С                           | Replace the contents of the Q register with an 8-bit delta, sign extended.                                                                                                                      |
| EXI               | Exit interrupt state  | Е                           | Exit from the interrupt state specified in delta.<br>Automatically resets the OVERFLOW indica-<br>tor, activates the interrupt system and<br>jumps to the return address in the trap<br>region. |
| IIN               | Inhibit interrupt     | 5                           | Deactivate the interrupt system.                                                                                                                                                                |
| INA               | Increase A            | 9                           | Increase the contents of the A register by a signed delta quantity. The appropriate overflow is generated.                                                                                      |
| INP               | Input to A            | 2                           | Read one word to the A register from an $I/O$ device specified in the Q register <sup>*</sup> .                                                                                                 |
| INQ               | Increase Q            | D                           | Increase the contents of the Q register by a signed delta quantity. An appropriate overflow is generated.                                                                                       |
| NOP               | No operation          | В                           | Self-explanatory                                                                                                                                                                                |
| OUT               | Output from A         | 3                           | Output one word from the A register to an I/O device specified in the Q register*.                                                                                                              |
| SLS               | Selective step        | 0                           | Stop the computer if the SELECTIVE STOP<br>switch is on. On restart, the next location is<br>executed.                                                                                          |
| SPB               | Set program protect   | 6                           | Set the program protect bit in the address speci-<br>fied by the Q register.                                                                                                                    |

For INP and OUT the next instruction is:

- The location of the I/O instruction plus one if the device sends a reply
- The location of the I/O instructions plus one, plus the signed delta if the device sends a reject
- The location of the I/O instruction plus the signed delta if an internal reject occurs

F-11

The machine code format is:



| Operation<br>Code | Description      | Contents of<br>the F1 Field |
|-------------------|------------------|-----------------------------|
| ALS               | A left shift     | F )                         |
| ARS               | A right shift    | F                           |
| LLS               | Long left shift  | F                           |
| LRS               | Long right shift | F                           |
| QLS               | Q left shift     | F                           |
| QRS               | Q right shift    | F J                         |

| Definition |
|------------|
|------------|

Right shifts are end-off with sign extension in the upper bits; left shifts are end-around. Long shifts are for juxtaposed QA registers. The maximum long shift is 31<sub>10</sub> places.

# F.6 DECREMENT REGISTER AND SKIP REPEAT INSTRUCTIONS

The Type 2 (only) source format is:

[Location]

OPCODE Skip count

[Comments]

| 15 12 | 11 8 | 75 | 4 | 3 0 |
|-------|------|----|---|-----|
| 0     | 6    | Ra | 0 | SK  |

| Operation<br>Code | Description                     | Contents of<br>the RA Field |  |  |
|-------------------|---------------------------------|-----------------------------|--|--|
| DAP               | Decrement & repeat if $A \ge 0$ | 6                           |  |  |
| DIP               | Decrement & repeat if $I \ge 0$ | 7                           |  |  |
| DQP               | Decrement & repeat if $Q \ge 0$ | 5                           |  |  |
| D1P               | Decrement & repeat if $1 \ge 0$ | 1                           |  |  |
| D2P               | Decrement & repeat if $2 \ge 0$ | 2                           |  |  |
| D3P               | Decrement & repeat if $3 \ge 0$ | 3                           |  |  |
| D4P               | Decrement & repeat if $4 \ge 0$ | 4                           |  |  |

#### Definition

If bit 15 of the named register is 0, decrement the register contents by 1 and repeat (jump backwards the number of locations specified in skip count SK (unsigned)). The skip count must be specified as a positive absolute integer expression in the source code.

# F.7 MISCELLANEOUS INSTRUCTIONS

The Type 2 (only) source format is:

| [Location] | OPCODE | [Register] |  |  |
|------------|--------|------------|--|--|
|            | or     |            |  |  |
| [Location] | OPCODE | Address    |  |  |

| 15                              | 12 | 11 | 8 | 7 | 5 | 4 | 3 |    | 0 |
|---------------------------------|----|----|---|---|---|---|---|----|---|
| 0                               |    | В  |   | R | a | 0 |   | F3 |   |
| Used for multiword instructions |    |    |   |   |   |   |   |    |   |

|            | Operation<br>Code | Description                                    |          | tents<br>F3 | of the<br>Field                       | Definition                                                                                                                                                                                          |
|------------|-------------------|------------------------------------------------|----------|-------------|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|            | ASC               | Accumulator scale                              | <b>0</b> | A           |                                       | Shift the A register left end-around until bits<br>14 and 15 are different. The number of places<br>shifted is placed in register 1 on completion.<br>There is no shift if A is 0000 or FFFF.       |
| <b>)</b> ' | СВР               | Clear breakpoint<br>interrupt                  | 0        | 7           |                                       | Clear the macro breakpoint interrupt.                                                                                                                                                               |
|            | DMI               | Define micro<br>interrupt                      | 0        | 6           |                                       | Define the use of one of the 12 available micro-<br>interrupts.                                                                                                                                     |
|            | EMS               | Execute micro<br>sequence                      | <b>†</b> | 2           |                                       | Transfer machine control to the upper micro-<br>instruction at the address given in the specified register.                                                                                         |
|            | GPE               | Generate character<br>parity even              | 0        | 8           | · · · · · · · · · · · · · · · · · · · | Set or clear bit 7 of the A register to cause<br>parity of bits 0 to 7 to be even; other bits of the<br>A register are not altered.                                                                 |
|            | GPO               | Generate character<br>parity odd               | 0        | 9           |                                       | Set or clear bit 7 of the A register to cause<br>parity of bits 0 to 7 to be odd; other bits of the<br>A register are not altered.                                                                  |
|            | LLB               | Load lower unpro-<br>tected bounds<br>register | t        | 1           |                                       | Load the lower unprotected bounds register from the register specified.                                                                                                                             |
|            | LMM               | Load micro memory                              | 0        | 1           |                                       | Load a block to micro memory, starting at the<br>1700 memory address in register 2 and the micro-<br>memory address in register 1. The contents of<br>Q is the number of 32-bit words to be loaded. |
|            | LRG               | Load registers#                                | 0        | 2           |                                       | Load registers 1, 2, 3, 4, Q, A, I, M, and the over-<br>flow respectively starting at the address speci-<br>fied.                                                                                   |
|            | LUB               | Load upper unpro-<br>tected bounds register    | ŧ        | 0           |                                       | Load the upper unprotected bounds register from the register specified.                                                                                                                             |
|            | SIO               | Set/Sample input or<br>output                  | 0        | 4           |                                       | Input or output the contents of the A register to<br>an M05 peripheral device as specified by bits in<br>the Q register.                                                                            |
|            | SPS               | Sample port/status                             | 0        | 5           |                                       | Replace the contents of the A register with the coded status of the M05 peripheral device specified by bits in the Q register. Clear the inter-<br>rupt generated by M05.                           |
|            | SRG               | Store registers ††                             | 0        | 3           |                                       | Store registers 1, 2, 3, 4, Q, A, I, M, and the over-<br>flow respectively starting at the address specified.                                                                                       |

 $\overline{\dagger}_{As \text{ specified in the instruction register field}}$ 

 $H_A$  two-word instruction that requires a + OPCODE terminator for external addresses.

.

# ASCII CONVERSION TABLES

The 1963 American Standard Code for Information Interchange (ASCII) is used by CLASS. ASCII code uses eight bits: bit 8, which is always zero, is omitted in the table below. Bits 1 through 4 contain the low-order four bits of code for the character in that row. Bits 5 through 7 contain the highorder three bits of the code for the character in that column. The code is given in ascending sequence.

| ASCII                 | Bit           | Hexadecimal |                                       |
|-----------------------|---------------|-------------|---------------------------------------|
| Symbol                | Configuration | Number      | Meaning                               |
| NULL                  | 000 0000      | 0           | Null/idle                             |
| SOM                   | 000 0001      | 1           | Start of message                      |
| EOA                   | 000 0010      | 2           | End of address                        |
| EOM                   | 000 0011      | 3           | End of message                        |
| EOT                   | 000 0100      | 4           | End of transmission                   |
| WRU                   | 000 0101      | 5           | Who are you                           |
| RU                    | 000 0110      | 6           | Are you                               |
| BELL                  | 000 0111      | 7           | Audible signal                        |
| FEO                   | 000 1000      | 8           | Format effector                       |
| HT/SK                 | 000 1001      | 9           | Horizontal tab skip (punched card)    |
| LF                    | 000 1010      | A           | Line feed                             |
| VTAB                  | 000 1011      | B           | Vertical tabulation                   |
| FF                    | 000 1100      | C           | Form feed                             |
| CR                    | 000 1101      | D           | Carriage return                       |
| SO                    | 000 1110      | E           | Shift out                             |
| SI                    | 000 1111      | F           | Shift in                              |
| DC                    | 001 0000      | 10          | Device control/data link escape       |
| DC1                   | 001 0001      | 11 )        |                                       |
| DC <sub>2</sub>       | 001 0010      | 12          | Device controls                       |
| DC <sub>3</sub>       | 001 0011      | 13          |                                       |
| $DC_4$ (STOP)         | 001 0100      | 14          | Device control/stop                   |
| ERR                   | 001 0101      | 15          | Error                                 |
| SYNC                  | 001 0110      | 16          | Synchronous idle                      |
| LEM                   | 001 0111      | 17          | Logical end of media                  |
| S <sub>0</sub>        | 001 1000      | 18 <b>)</b> |                                       |
| <b>S</b> <sub>1</sub> | 001 1001      | 19          |                                       |
| $\bar{S_2}$           | 001 1010      | 1A I        |                                       |
| S <sub>3</sub>        | 001 1011      | 1B          | Information separators                |
| S4                    | 001 1100      | 1C          | · · · · · · · · · · · · · · · · · · · |
| S <sub>5</sub>        | 001 1101      | 1 <b>D</b>  |                                       |
| S <sub>6</sub>        | 001 1110      | 1E          |                                       |
| S7                    | 001 1111      | if J        |                                       |

G-1

G

| 8-BIT<br>ASCII<br>CODES | 171x-1<br>TTY<br>Array | 171x-2<br>TTY<br>Array | 026<br>PUNCHES | 029<br>PUNCHES | 6-BIT<br>EXT. BCD<br>MAG TAPE | 8-BIT<br>ASCII<br>CODES | 171x-1<br>TTY<br>Array | 17 <b>1x-2</b><br>TTY<br>Array | 026<br>PUNCHES | 029<br>PUNCHES | 6-BIT<br>EXT. BCD<br>MAG TAPE |  |
|-------------------------|------------------------|------------------------|----------------|----------------|-------------------------------|-------------------------|------------------------|--------------------------------|----------------|----------------|-------------------------------|--|
| 20, 0                   | Space                  | Space                  | No Punch       | No Punch       | 20 <sub>8</sub>               | 40                      | 6                      | 0                              | 0-8-7          | 8-4            | 37                            |  |
| 16<br>21†               | 1                      | 1                      | 11-8-2         | 12-8-7         | 52                            | 41                      | •                      | A                              | 12-1           | 12-1           | 8<br>61                       |  |
| 22                      | 11                     | ,u                     | 8-7            | 8-7            | 17                            | 42                      | в                      | В                              | 12-2           | 12-2           | 62                            |  |
| 237                     | *                      | #                      | 12-8-7         | 8-3            | 77                            | 43                      | с                      | с                              | 12-3           | 12-3           | 63                            |  |
| 24                      | \$                     | \$                     | 11-8-3         | 11-8-3         | 53                            | 44                      | Ď                      | D                              | 12-4           | 12-4           | 64                            |  |
| 25†                     | %                      | %                      | 0-8-5          | 0-8-4          | 35                            | 45                      | E                      | E                              | 12-5           | 12-5           | 65                            |  |
| 261                     | ł                      | Ł                      | 8-2            | 12             | 00 (35) <del>††</del>         | 46                      | F                      | F                              | 12-6           | 12-6           | 66                            |  |
| 27†                     | •                      | •                      | 8-4            | 8-5            | 14                            | 47                      | G                      | G                              | 12-7           | 12-7           | 67                            |  |
| 281                     | (                      | (                      | 0-8-4          | 12-8-5         | 34                            | 48                      | н                      | н                              | 12-8           | 12-8           | 70                            |  |
| 291                     | )                      | )                      | 12-8-4         | 11-8-5         | 74                            | 49                      | I                      | I                              | 12-9           | 12-9           | 71                            |  |
| 2A                      | •                      | *                      | 11-8-4         | 11-8-4         | 54                            | 4A                      | J                      | J                              | 11-1           | 11-1           | 41                            |  |
| 2B†                     | +                      | +                      | 12             | 12-8-6         | 60                            | 4B                      | к                      | к                              | 11-2           | 11-2           | 42                            |  |
| 2C                      |                        |                        | 0-8-3          | 0-8-3          | <u>.</u> 33                   | 4C                      | L,                     | L                              | 11-3           | 11-3           | 43                            |  |
| 2D                      |                        | '                      | ii 👘           | 11             | 40                            | 4D                      | м                      | м                              | 11-4           | 11-4           | 44                            |  |
| 2E                      | •                      |                        | 12-8-3         | 12-8-3         | 73                            | 4E                      | N                      | N                              | 11-5           | 11-5           | 45                            |  |
| 2F                      | 1                      | 1                      | 0-1            | 0-1            | 21                            | 4F                      | ο                      | ο                              | 11-6           | 11-6           | 46                            |  |
| 30                      | 0                      | 0                      | 0              | 0              | 12                            | 50                      | Р                      | Р                              | 11-7           | 11-7           | 47                            |  |
| 31                      | 1                      | 1                      | 1              | 1              | 01                            | 51                      | Q                      | ି <b>କ୍</b> ର                  | 11-8           | 11-8           | 50                            |  |
| 32                      | 2                      | 2                      | 2              | 2              | 02                            | 52                      | R                      | R                              | 11-9           | 11-9           | 51                            |  |
| 33                      | 3                      | 3                      | 3              | 3              | 03                            | 53                      | S                      | s                              | 0-2            | 0-2            | 22                            |  |
| 34                      | . 4                    | 4                      | 4              | 4              | .04                           | 54                      | т                      | т                              | 0-3            | 0-3            | . 23                          |  |
| 35                      | 5                      | 5                      | 5              | 5              | 05                            | 55                      | U                      | U                              | 0-4            | 0-4            | 24                            |  |
| 36                      | 6                      | 6                      | 6              | 6              | 06                            | 56                      | v                      | v                              | 0-5            | 0-5            | 25                            |  |
| 37                      | 7                      | 7                      | 7              | 7              | 07                            | 57                      | w                      | W <sub>.</sub>                 | 0-6            | 0-6            | 26                            |  |
| 38                      | 8.                     | 8                      | 8              | 8              | 10                            | 58                      | x                      | х                              | 0-7            | 0-7            | 27                            |  |
| 39                      | 9                      | 9                      | 9              | 9              | 11                            | 59                      | Y                      | Y                              | 0-8            | 0-8            | 30                            |  |
| 3A                      | :                      | :                      | 8-5            | 8-2            | 15                            | 5 <b>A</b>              | z                      | z                              | 0-9            | 0-9            | 31                            |  |
| 3B                      | ;                      | ;                      | 11-8-6         | 11-8-6         | 56                            | 5B†                     | ſ                      | t t                            | 12-8-5         | 12-8-2         | 75                            |  |
| 3Ct                     | <                      | <                      | 12-8-6         | 12-8-4         | 76                            | 5C†                     |                        | <u>۱</u>                       | 0-8-2          | 0-8-2          | 36                            |  |
| 3Df                     | =                      | =                      | 8-3            | 8-6            | 13                            | 5D†                     | ] ]                    | 1                              | 11-8-5         | 11-8-2         | 55                            |  |
| 3Et                     | >                      | >                      | 8-6            | 0-8-6          | 16                            | 5E                      | t                      | ^                              | 11-8-7         | 11-8-7         | 57                            |  |
| 3Ft                     | ?                      | ?                      | 12-8-2         | 0-8-7          | 72                            | 5 <b>F†</b>             | -                      | -                              | 0-8-6          | 0-8-5          | 32                            |  |

† Refer to note 2 below.

**†**Refer to note 4 below.

#### NOTES

1. The 171x-2 TTY array is the ASCII 68, 64 character subset. This array is the same as used on the 171x-3 devices which receive from a 1774.

- 2. To operate in 026 punched card mode, ASCII 63 options are selected. To operate in 029 punched card mode, ASCII 68 options are selected. These options are assembly-time options for each driver affected.
- 3. The CDC Standard 1.10.003 is supported by an assembly option. For CDC ASCII mode of operation, the card punches 12-8-2 and 12-0 are stored internally as 7B. The card punches 11-8-2 and 11-0 are stored internally as 7D. For line printer operations, the internal codes 7B and 7D are converted to 5B and 5D to allow printing the hardware compatible graphic characters [ (left bracket) and ] (right bracket).

4. Since 173x magnetic tape controllers do not provide any code conversion, BCD code 00 is illegal and causes a noise record or BCD code 35 is substituted for the illegal 00 code to prevent tape errors.

On tape write operations the ASCII codes  $25_{16}$  (%) and  $26_{16}$  (%) are written as BCD  $35_8$ .

On tape read operations the BCD code  $35_8$  is always translated to an ASCII \$25 (%).

|         | ASCII    |         | Hollerith | External | ASCII |       |               | ASCII          |            | Hollerith | External | ASCII     |       |
|---------|----------|---------|-----------|----------|-------|-------|---------------|----------------|------------|-----------|----------|-----------|-------|
| CDC     | Graphic  | Display | Punch     | BCD      | Punch | ASCII | CDC           | Graphic        | Display    | Punch     | BCD      | Punch     | ASCII |
| Graphic | Subset   | Code    | (026)     | Code     | (029) | Code  | Graphic       | Subset         | Code       | (026)     | Code     | (029)     | Code  |
| ••      |          | 00+     | 0.2       |          | 82    | 24    | 6             | 6              | <b>A</b> 1 | 6         | 06       | 6         | 36    |
| .'      |          | 001     | 0.2       | 61       | 12.1  | 41    | 7             | 7              | 47         |           | 07       | 7         | 37    |
|         | ~        |         | 12.1      | 67       | 12.1  | 40    | ,             | , i            | 42         | l é l     | 10       | 8         | 20    |
| 8       | в        | 02      | 12-2      | 62       | 12.2  | 42    | 8             | 0              | 43         | 0<br>0    | 11       | 9         | 30    |
|         |          |         | 12-3      | 63       | 12.3  | 43    | 9             | 5              | 45         | 12        | 60       | 12.8.6    | 29    |
|         | Ē        | 05      | 12.4      | 65       | 12.5  | 44    | _             |                | 46         | 11        | 40       | 11        | 20    |
| с<br>с  | E<br>E   | 05      | 12.5      | 66       | 12.6  | 40    |               |                | 47         | 11.8.4    | 54       | 11.8.4    | 20    |
| 5       |          | 07      | 12-0      | 67       | 12.7  | 40    | ,             | · ·            | 50         | 0.1       | 21       | 0.1       | 25    |
| ц<br>Ц  | <u>ц</u> | 10      | 12.8      | 70       | 12.8  | 40    |               |                | 51         | 0-8-4     | 34       | 12-8-5    | 29    |
| -       |          | 11      | 12.9      | 71       | 12.9  | 40    | ,             | i i            | 52         | 12-8-4    | 74       | 11-8-5    | 20    |
|         |          | 12      | 11.1      | 41       | 11.1  | 45    | s             | s              | 53         | 11-8-3    | 53       | 11-8-3    | 24    |
| ĸ       | ĸ        | 13      | 11.2      | 42       | 11.2  | 48    |               | -              | 54         | 8.3       | 13       | 8-6       | 30    |
| î       | Î        | 14      | 11.3      | 43       | 11-3  | 40    | blank         | blank          | 55         | no punch  | 20       | no punch  | 20    |
| M       | Ň        | 15      | 11-4      | 44       | 11-4  | 40    | (comma)       | (comma)        | 56         | 0.8.3     | 33       | 0-8-3     | 2C    |
| N       | N        | 16      | 11-5      | 45       | 11-5  | 4F    | (period)      | (period)       | 57         | 12-8-3    | 73       | 12-8-3    | 2E    |
| ö       |          | 17      | 11.6      | 46       | 11-6  | 4F    | Ξ             | #              | 60         | 0-8-6     | 36       | 8-3       | 23    |
| P       | P        | 20      | 11.7      | 47       | 11.7  | 50    | 1             | Ï              | 61         | 8.7       | 17       | 12.8.2    | 5B    |
| ò       | Ö        | 21      | 11-8      | 50       | 11-8  | 51    | · . i         | l i            | 62         | 0-8-2     | 32       | 11-8-2    | 5D    |
| R       | R        | 22      | 11.9      | 51       | 11.9  | 52    | %††           | %              | 63         | 8-6       | · 16     | 0-8-4     | 25    |
| S       | S        | 23      | 0-2       | 22       | 0.2   | 53    | <b>≠</b>      | " (quote)      | 64         | 8-4       | 14       | 8-7       | 22    |
| т       | Ť        | - 24    | 0-3       | 23       | 0-3   | 54    | ->            | (underline)    | 65         | 0.8.5     | 35       | 0-8-5     | 5F    |
| Ů       | U        | 25      | 0-4       | 24       | 0.4   | 55    | v             | - 1            | 66         | 11-0 or   | 52       | 12-8-7 or | 21    |
| v       | V.       | 26      | 0-5       | 25       | 0-5   | 56    |               |                |            | 11-8-2111 |          | 11-0+++   |       |
| w       | w        | 27      | 0-6       | 26       | 0.6   | 57    | ^             | 8              | 67         | 0-8-7     | 37       | 12        | 26    |
| x       | x        | 30      | 0-7       | 27       | 0.7   | 58    | 1             | ' (apostrophe) | 70         | 11.8.5    | 55       | 8.5       | 27    |
| Y       | l v      | 31      | 0-8       | 30       | 0-8   | 59    | Ļ             | ?              | 71         | 11-8-6    | 56       | 0-8-7     | 3F    |
| z       | z        | 32      | 0-9       | 31       | 0.9   | -5A   | <             | <              | 72         | 12-0 or   | 72       | 12-8-4 or | 3C    |
| 0       | 0        | 33      | 0         | 12       | 0     | 30    |               |                |            | 12-8-2111 |          | 12-0111   |       |
| 1       | 1        | 34      | 1         | 01       | 1     | 31    | >             | >              | 73         | 11-8-7    | 57       | 0.8-6     | 3E    |
| 2       | 2        | 35      | 2         | 02       | 2     | 32    | 5             | e e            | 74         | 8-5       | 15       | 8-4       | 40    |
| 3       | 3        | 36      | 3         | 03       | 3     | 33    | 2             |                | 75         | 12-8-5    | 75       | 0.8.2     | 5C    |
| 4       | 4        | 37      | 4         | 04       | 4     | 34    | ~             | ~(circumflex)  | 76         | 12.8.6    | 76       | 11-8-7    | 5E    |
| 5       | 5        | 40      | 5         | 05       | 5     | 35    | ; (semicolon) | ; (semicolon)  | 77         | 12-8-7    | 77       | 11.8.6    | 3B    |
|         |          |         |           |          |       |       |               |                |            |           |          |           |       |

SCOPE 3.4 STANDARD CHARACTER SETS

Twelve or more zero bits at the end of a 60-bit word are interpreted as end-of-line mark rather than two colons. End-of-line mark is converted to external BCD 1632.

tt In installations using the CDC 63-graphic set, display code 00 has no associated graphic or Hollerith code; display code 63 is the colon (8-2 punch). ttt The alternate Hollerith (026) and ASCII (029) punches are accepted for input only.

## INDEX

Absolute addressing Absolute long direct 3-5 Absolute long indirect 3-6 Absolute short direct 3-4 Absolute short indirect 3-5 Example of, 3-11 Relative long direct 3-7 Relative long indirect 3-8 Relative short direct 3-6 Relative short indirect 3-7 Absolute symbol 3-1 ADC/ADC\* 3-20 Address expression 2-3 Address field 2-3 ALF 3-20 Arithmetic expressions 2-3, 4, 5 Assembler communication EIF 3-28 EQU 3-25 FLD 3-26 IFA 3-27 ORG/ORG\* 3-26,27 Asterisk 2-4; 3-2

COM 3-18, 19 Comment field 2-7 Constant addressing 3-8 Constant declarations 3-19 ADC/ADC\* 3-20 ALF 3-20 DEC 3-22 NUM 3-21 VFD 3-23

DAT 3-19 Data storage instructions 3-17 BSS 3-17 BZS 3-17 COM 3-18 DAT 3-19 DEC 3-22 Decrement and repeat instructions 3-13 Delta, two-word relative addressing 3-2

Banner page 2-1; 4-10 Binary output 1-1 BSS block 2-1; 3-17 BSZ block 2-1 Core image of, 4-4 Example of, 3-18 Format of, 3-17 Relocation bytes 4-5 EIF 3-28 EJT 2-1; 3-29 EMC 3-31 END 3-15 ENF 3-16; 4-5 ENT Core image of, 4-6 Example of, 3-15 Format of, 3-15 EQU 3-25 Equal sign, use of 3-2 ERR 3-29 Errors 4-11, 12; Appendix D Evaluation hierarchy 2-4 EXF/EXF\* 3-16; 4-7 Expression, See address expression EXT/EXT\* Core image of, 4-8 Example of, 3-16 Format of, 3-15

Field reference instruction 3-9 FLD 3-26 FLDLTH 3-9 FLDSTR 3-9

IFA 2-1; 3-27 IFC 3-32 Index register 2-6 Indirect addressing 3-2,5 Instruction field 2-2 Inter-register transfer instructions 3-12; Appendix F LO (list options) 4-9; Appendix B LOC 3-31 Location field 2-2 LST 2-1; 3-29

MAC 3-30 Macro Instructions 3-34 Library 3-30 Nesting 3-33 Programmer-defined 3-30 Pseudo instructions EMC 3-31 IFC 3-32 LOC 3-31 MAC 3-30 Skeleton 3-32 Minus sign (-), use of, 3-2 Multiword instructions 2-1

NAM 3-14; 4-2 NLS 2-1; 3-28 NOREF 3-30 Null parameters 3-33 NUM 3-21 Numeric operand 2-3

Jump instructions Appendix F

OPCODE 2-2 ORG/ORG\* 3-26,27

Listing control 3-28 EJT 3-29 ERR 3-29 LST 3-29 NLS 3-28 NOREF 3-30 Parenthesis (), use of, 3-2 Plus sign (+), use of, 3-2 Pseudo instructions 3-14 Address field, in 2-3 (see also assembler communication) (Communications between subprograms 2-2 (see also constant declarations) (see also listing control) Locations field, in 2-3 Macro 3-30

RBD 4-2,3 Reference map Complete 4-13 Cross-reference map 2-1; 4-14 Short 4-13 Reference register 2-6 **Register instructions** 3-10 Relocatable binary output 4-1 **BZS 4-4** ENF 4-5 ENT 4-6 EXF 4-7 EXT 4-8 NAM 4-2 **RBD** 4-2,3 XFR 4-9 **Relocation types** 3-3 Reserved macro names 3-30

Sequence field 2-7 Shift instructions 3-10 Skip instructions 3-11 Slash (/), use of, 2-4Special characters 3-35 SPC 2-1; 3-29 Storage Common 3-1 Data 3-1 Program 3-1 Storage reference instructions 2-6 Subprograms END 3-15 ENF 3-16 ENT 3-15 EXF/EXF\* 3-16 EXT/EXT\* 3-15 NAM 3-14

Tidy feature2-1Type 1 instructions3-1,2Type 2 instructions3-1,2

VFD 3-23, 24, 25

XFR 4-9

#### **COMMENT SHEET**



# TITLE: CONTROL DATACYBER Cross System Version 1<br/>Macro Assembler Reference ManualPUBLICATION NO.96836500REVISION B

This form is not intended to be used as an order blank. Control Data Corporation solicits your comments about this manual with a view to improving its usefulness in later editions.

Applications for which you use this manual.

Do you find it adequate for your purpose?

What improvements to this manual do you recommend to better serve your purpose?

Note specific errors discovered (please include page number reference).

General comments:

CUT ON THIS LINE

| FROM NAM      | E: POSITION:                                  |
|---------------|-----------------------------------------------|
| COMPAN<br>NAM | Y<br>F:                                       |
| - ADDRES      | S:                                            |
|               | O POSTAGE STAMP NECESSARY IF MAILED IN U.S.A. |
|               | FOLD ON DOTTED LINES AND TAPE                 |



# **GD** CONTROL DATA CORPORATION

.