

## Demanding Designers Need the Best

## OrCAD/SDT II]

Schematic Design Tools for the PC

## Ease-of-use + Power = Productivity

In today's tough design environment, good engineering tools aren't good enough. You need the best to get the job done.

## OrCAD/SDT III offers the power

SDT III comes with the options you'd expect to pay extra for

- **Completeness:** A library of over 6100 parts that you can browse through in a breeze. Utilities to generate Bill-of-Materials, Electrical rules check, create custom library parts.
- **Compatibility:** Over thirty netlist formats, over 50 supported display adapters, over 50 printer drivers, a dozen plotter drivers. We conform to your system better than anyone.

#### • **Complexity:** 4000 + sheet design capacity for single designs. 200 + levels of hierarchy. Great support for small, simple designs to large, complex hierarchical sys-

tems.

• **Control:** SDT III gives you the ability to customize the work environment to make you more productive. This includes user definable macros, text/object sizes, sheet sizes, graphical object editor, even the colors on the screen.

## OrCAD/SDT III makes it easy

The lightning fast operation saves time. The intuitive, pop-up menu displays your most likely next action. This means a short learning curve and immediate productivity.

Call or write today for your FREE Demo Disk!

## <sup>Only \$</sup>495

Get our No-risk, Demo Disk

Try before you buy. Get our free demonstration disk and see for yourself the solid performance SDT III has to offer.

Once you've given our demo disk a spin, you'll know one of the reasons why OrCAD is the world's leading supplier of PC based CAE tools.

All OrCAD products come complete with one full year of technical telephone support, free product updates and access to our 24 hour BBS.



3175 N.W. Aloclek Drive Hillsboro, Oregon 97124 (503) 690-9881

#### If you would like more information about this or any other Or-CAD product, contact your local OrCAD representative.



1

2

3.

4.

5

6

7

8

| WA, OK, MI,<br>ID, AK<br>Seltech, Inc.<br>(206)746-7970  | 9.  | W. PA<br>Frank J. Campisano<br>(513)574-7111                       |
|----------------------------------------------------------|-----|--------------------------------------------------------------------|
| N. CA, Reno NV<br>Elcor Associates Inc.<br>(408)980-8868 | 10. | VA, TN, NC, SC<br>Tingen Technical<br>Sales<br>(919) 870-6670      |
| So. CA<br>A D G                                          | 11. | FL                                                                 |
| (714)897-0319                                            |     | High Tech Support<br>(813) 855-5254                                |
| Las Vegas, UT, AZ,                                       | 12  | MS AL CA                                                           |
| Tusar Corporation<br>(602)998-3688                       | 12. | Electro-Cadd<br>(404) 552-8613                                     |
| ND, SD, MN, W. WI<br>Comstrand, Inc.<br>(612)788-9234    | 13. | DE, MD, DC, E. PA,<br>NJ, NY<br>Beta Lambda, Inc.<br>(201)446-1100 |
| NE, KS, IA, MO                                           |     |                                                                    |
| (913)888-0089                                            | 14. | NH, ME<br>DGA Associates                                           |
| TX, OK, AR, LA<br>Abcor, Inc.                            |     | (617)935-3001                                                      |
| (713)486-9251                                            | 15. | BC, AB, SK, MB<br>Interworld                                       |
| MI, E. WI, IL<br>MacKellar Associates<br>(313)335-4440   |     | Electronics, Ltd.<br>(604) 984-4171                                |
|                                                          | 16. | ON, PQ & Maritimes<br>Electralert, LTD.<br>(416)475-6730           |



# Our new function generator has all the bells and whistles.

In fact, it has any kind of waveform you can imagine. Because the Model 95 combines a high performance function generator with a powerful arbitrary generator.

As a function generator, Model 95 produces remarkably pure square waves, triangles and sines, from 1 mHz to 20 MHz with synthesized accuracy up to 0.001%. It has the power to output 15 Vp-p into  $50\Omega$ , and includes sweep, pulse and modulation modes plus four user-selectable output impedances. There's even an internal trigger generator for trigger, gate and burst.

If you'd rather be arbitrary, Model 95 gives you up to 128k of waveform memory to work with, and a sample rate of 20 MHz. Four different editing

CIRCLE 108 FOR LITERATURE CIRCLE 109 FOR DEMO modes help you produce even the most complicated wave shapes quickly and accurately, while analog and digital filters allow you to create the purest output possible.

For information about all the other bells and whistles you'll find on the Model 95, call Wavetek San Diego, Toll Free at **1-800-874-4835** today.



"If all VXI systems are equal, how can one add up to faster test development?"



It's simple. By combining advanced VXI hardware, a powerful system language, and a common human interface, HP really puts your test development in motion.

Start with the hardware. HP 75000\* Series B and C mainframes and modules give you a broad selection of price and performance options. So you can tune a system to your needs in minimal time.

Then, the open Test & Measurement System Language (TMSL) lets you speed through test development as never before. It's a standardized instrument language that insures compatibility with all HP 75000 modules, as well as other common system instruments. And it gives you a migration path for the future.

When you add the mousedriven HP Interactive Test Generator software (HP ITG) to the equation, you really take off. Virtual front panels





save time. Select a function by clicking the mouse and HP ITG sends the right command to the right module automatically. With pop-up windows and pull-down menus, the interface is simple and speedy.

So don't waste time. Call 1-800-752-0900 today. Ask for Ext. 246J to get a catalog on the HP 75000 family of VXI products. And see how HP's VXI will help you kick up a little dust in test development. \*The HP 75000 VXI is part of HP's Measurement System Architecture.

There is a better way.





## ELECTRONIC DESIGN



## TECHNOLOGY ANALYSIS

### 41 BOUNDARY SCAN HOLDS COURT AT ITC '90 Technical papers on IEEE-1149.1 and a meeting with its

Technical papers on IEEE-1149.1 and a meeting with its authors highlight the show.

### **COVER FEATURE**

## 51 18-BIT AUDIO DACS CUT PCB SPACE

Delta-sigma architecture puts two 18-bit audio DACs complete with digital and analog filters—in a tiny 28-pin SOIC.

## SPECIAL REPORTS: ADVANCED COMPUTER TECHNOLOGY

58 ON THE HORIZON: MASSIVE PARALLELISM

63 PARALLEL COMPILERS: KEYS TO 90S SOFTWARE

## 66 ADVANCES IN REAL-TIME OS TECHNOLOGY

4 E E C T R O N I C D E S I G N AUGUST 23, 1990

## 70 RISC'S ROLE IN ADVANCED COMPUTER DESIGN

76 THE STATE-OF-THE-ART IN HIGH-SPEED LOGIC

79 MULTICHIP PACKAGES: HIGH PERFORMANCE

### **DESIGN APPLICATIONS**

## 85 DESIGN A SPEECH-TRANSMISSION SYSTEM

Simulation enables designers to explore the trade-offs between DSP algorithms and hardware implementation without breadboard prototypes.

### PRODUCT INNOVATION

## **103 FRAMEWORK PRODUCES MIXED SIMULATORS**

Mix a logic simulator with two analog simulators and get a mixed-signal tool for ICs and a second for systems.

#### **14 EDITORIAL**

#### **17 TECHNOLOGY BRIEFING**

New ways to look at IC testing

#### **23 QUICK LOOK**

#### **27 TECHNOLOGY NEWSLETTER**

- Group seeks PC-instrument standard
- Vendors, users shape framework development
- New partnership eyes custom **DSP** market
- VHDL group closing in on 1992 standard
- Controller adds sixth protocol
- Specialized algorithms optimize PLD design
- Novell phasing out of hardware business
- 10-year batteries stem from new glass
- On-chip cache logic eases system design

#### **32 TECHNOLOGY ADVANCES**

• RAMDAC's on-chip digital signal processor gives a graphics-workstation look to PCs

- Technique accurately pinpoints peak temperatures in GaAs MMICs
- Intelligent software helps digital designers build analog cells

• Software breadboard teaches design, test techniques by example



Certificate of Merit Winner, 1988 Jesse H. Neal Editorial Achievement Award

#### **93 IDEAS FOR DESIGN**

- Daisy chaining saves a DMA chip
- Versatile one-shot interfaces CPU
- Build a flexible 1-Hz timebase

#### **NEW PRODUCTS**

**106 Computers & Peripherals** 386-based laptop PC uses cachememory design

**107 Instruments** 

**109 Computers & Peripherals** 

120 Software

121 Power

**122 Computer-Aided Engineering** 

#### **126 INDEX OF ADVERTISERS**

#### **127 READER SERVICE CARD**

#### WHAT'S YOUR OPINION?

• How important are analog design skills for engineers in the future?

• How do the design skills of today's EE graduates stack up against those of young engineers of the past?

Send us your opinions on these questions on our Reader Opinions fax: (201) 393-0637. Or, mail your responses to ELECTRONIC DESIGN, Reader Opinions, 611 Route 46 West, Hasbrouck Heights, NJ 07604.

#### **COMING NEXT ISSUE**

• Special Report: The latest developments in 12-bit sampling ADCs

- New performance highs for 12-to-16-bit ADCs
- A new state-machine algorithm for FPGAs
- Offload a servo system's CPU with a PLD-based coprocessor
- Improve system performance with an enhanced SCSI processor

• A new column on analog-system design: Pease Porridge

• Plus regular features: Ideas for Design Quick Look **Technology** Advances

ELECTRONIC DESIGN (USPS 172-080; ISSN 0013-4872) is published semi monthly by Penton Publishing Inc., 1100 Superior Ave., Cleveland, OH 44114. Paid rates for a one year subscription are as fol-lows: \$75 U.S., \$140 Canada, \$230 International. Second-class postage paid at Cleveland, OH, and additional mailing offices. Editorial and advertis-ing addresses Editorial and advertising addresses: ELECTRONIC DESIGN, 611 Route #46 West, Hasbrouck Heights, NJ 07604. Telephone (201) 393-6060. Facsimile (201) 393-0204.

Printed in U.S.A. Title registered in U.S. Patent Office. Copyright® 1990 by Penton Publishing Inc. All rights reserved. The contents of this publica-tion may not be reproduced in whole or in part without the consent of the copyright owner.

Permission is granted to users registered with the Copyright Clearance Center Inc. (CCC) to pho-tocopy any article, with the exception of those for which separate copyright ownership is indicated on the first page of the article, provided that a base fee of \$1 per copy of the article plus \$.50 per page is paid directly to the CCC, 21 Congress St., Salem, MA 01970 (Code No. 0013-4872/90 \$1.00 + .50). Copying done for other than personal or internal aforence use without the ownerse promission of reference use without the express permission of Penton Publishing, Inc. is prohibited. Requests for special permission or bulk orders should be addressed to the editor. For subscriber change of address and subscrip-

rof subscriber change of address and subscrip-tion inquiries, call (216) 696-7000. POSTMASTER: Please send change of address to ELECTRONIC DESIGN, Penton Publishing Inc., 1100 Superior Ave., Cleveland, OH 44114.

## SIEMENS



# Sound Strategy.

Siemens announces a single-chip echo cancellation U-interface device for ISDNetworks of all sizes. From switching to transmission, a clearly superior solution. Berlin to Iselin.

Siemens has won another sound victory in communications technology by developing the industry's first single-chip solution in CMOS for echo cancellation circuit functions in ISDN. It's a clear example of the innovative thinking which has made Siemens a leader in ISDN technology.

From its single-chip design to its ease of integration, the Siemens PEB 2091 ISDN Echo Cancellation Circuit (IEC-Q) represents a milestone in ISDN realization. This device can double the traffic-handling capability in existing telephone lines, and is ideal for appli-

The best address for Siemens Semiconductors: (A) Wien, Tel. (0222) 71711-5661 (AUS) Melbourne, Vic. 3121. Tel. (03) 4 20 7111 (B) Bruxelles, Tel. (02) 5 36-2111 (BR) Sao Paulo-SP, Tel. (01) 8 33-2211 (CDN) Mississauga L5T 1P2, Tel. (416) 564-1995 (CH) Zurich, Tel. (01) 4 95-3111 (D) Berlin 10, Tel. (030) 3939-1; Duesseldorf 1, Tel. (0211) 3 99-0; Frankfurt 1, Tel. (069) 7 97-0; Hamburg 1, Tel. (040) 28 89-0; Hannover 81, Tel. (0511) 8 77-0; Muenchens 80, Tel. (08) 22 1-43 80; Nuernberg 1, Tel. (0911) 16 164-0; Stutgart 1, Tel. (0711) 20 76-0 (DK) Ballerup, Tel. (44) 77 44 77 (E) Madrid, Tel. (015) 55 4652 (F) Paris, Tel. (194) 922-3810 (GB) Sunbury on Thames, Tel. (0932) 75 2615 (GR) Amaroussio Tel. (01) 68 64-111 (HK) Hongkong, Tel. 5-83302 22 (I) Milano, Tel. (02) 67 66-4241 (IND) Bombay 400018, Tel. 49 387 86



cations in transmission systems such as digital added main line, pair gain systems and intelligent channel banks.

Through its single-chip design and CMOS technology, the advanced PEB 2091 reduces space requirements and software overhead, and has lower power consumption requirements than any other design. And it supports ISDN Oriented Modular (IOM) architecture, the de facto standard for ISDN, which makes installation simple, and enables it to work in tandem with the most advanced ICs available.

Building upon the most comprehensive line of ISDN ICs in the industry, the PEB 2091 sends a clear signal that Siemens is continuing to take great strides in telecommunications. Siemens was the first company to design a two-chip U-interface trans-



Siemens uses CMOS technology to provide a superior echo cancellation solution with the lowest power consumption requirements.

ceiver for the 4B3T block code used in Europe, and developed the first single-chip device for the 2B1Q code established in North America. And the PEB 2091 meets the requirements of the American National Standard for Telecommunication.

 (IRL) Dublin, Tel. (01) 30 28 55
 (J) Tokyo 100, Tel. (03) 2 01-24 01
 (N) Oslo 5, Tel. (02) 63 30 00
 (NL) Den Haag, Tel. (0 70) 3 33 33 33

 (P) Altragide, Tel. (01) 4 18 33 11
 (RA) Buenos Aires, Tel. (01) 3 00 411
 (RC) Taipei, Tel. (02) 5 23 47 00
 (ROX) Secoul, Tel. (02) 2 75-61 11

 (S) Stockholm, Tel. (08) 7 28 10 00
 (SP) Helsinki, Tel. (9) 05 1051
 (SGP) Singapore 0513, Tel. 77 60 044

 (TR) Istanbul, Tel. (01) 15 109 00
 (USA) Santa Clara, Tel. (408) 980-4500
 (ZA) Johannesburg, Tel. (011) 4 07-41 11

Our unsurpassed line of ISDN ICs are complemented by a wide array of microprocessors, microcontrollers, DRAMs, optoelectronic devices, and more. So you can count on Siemens to provide the best solution for all of your IC applications, and telecommunication products which reflect the sound thinking that has made Siemens a leader in ISDN.

For more information on our advanced products, call (800) 456-9229. Or write:

Siemens Components, Inc. 2191 Laurelwood Road Santa Clara, CA 95054-1514. Ask for literature package M12A006.



Siemens Practical Solutions By Design.

## Good Sines & Bad Signs

Looking for a low-noise, fast-switching signal source?

#### Good Sines MM

Whether it's automatic test equipment, satellite uplinks, EW communications or imaging systems, **Programmed Test Sources** has a frequency synthesizer to fit your needs. GE MRI units, Teradyne Testers, Varian Spectrometers...all use **PTS** synthesizers.

#### Bad Signs \$\$\$

And while other manufacturers have big dollar signs, PTS synthesizers start as low as \$3000.

**PTS** manufactures a complete line of precision synthesizers covering the 100 KHz to 500 MHz frequency range with switching times as fast as  $1 \mu$ second for our *direct digital* models. And plenty of other options as well, like resolution down to .1 hertz (millihertz available as special order), GPIB and digital phase rotation.

Just as importantly, along with every **PTS** synthesizer comes our "absolutely everything covered" **2-year warranty**. At the end of two years comes our flat \$350 service charge for any repair up to the year 2000! **PTS** has a commitment to quality you won't find anywhere else.

Find out how **PTS** synthesizers used the world over can help you in your application today. Call for our complete catalog, or to talk to an applications engineer.

*Call* (508) 486-3008 *Fax* (508) 486-4495



PROGRAMMED TEST SOURCES, Inc. 9 Beaver Brook Road, P.O. Box 517, Littleton, MA 01460



## ELECTRONIC DESIGN

Editor-in-Chief: Stephen E. Scrupski

Executive Editor: Roger Allan

Managing Editor: Bob Milne

Senior Editors: Frank Goodenough, Milt Leonard, John Novellino

#### **Technology Editors:**

Analog & Power: Frank Goodenough Communications & Industrial: Milt Leonard (San Jose) Components & Packaging: David Maliniak Computer-Aided Engineering: Lisa Gunn Computer Systems: Richard Nass Semiconductors: Dave Bursky (San Jose) Test & Measurement: John Novellino

News Editor: Sherrie Van Tyle

New Products Editor: Susan Nordyk

#### **Field Bureaus:**

West Coast Executive Editor: Dave Bursky (San Jose) Boston: Lawrence Curran Dallas: Jon Campbell Frankfurt: John Gosch London: Peter Fletcher

Chief Copy Editor: Roger Engelke, Jr.

Editorial Production Manager: Donna A. Ullio

Associate Art Director: Alice Topf

Administrative Assistant: Janis Kunkel

**Editorial Support Supervisor:** Mary James

Editorial Assistant: Ann Kunzweiler

Editorial Secretary: Bradie Guerrero

#### Editorial Offices: (201) 393-6272

Advertising Production: (201) 393-6093 or FAX (201) 393-0410

Production Manager: Michael McCabe Production Assistants: Donna Marie Bright, Doris Carter, Eileen Slavinsky

**Circulation Manager:** Elaine Brown Subscription Inquiries: Mary Lou Allerton (216) 696-7000

Promotion Manager: Clifford Meth

Reprints: Helen Ryan (201) 423-3600

Group Art Director: Peter K. Jeziorski

**Computer Systems Administrator:** Anne Gilio Turtoro

Published by Penton Publishing Vice President-Editorial: Perry Pascarella Group Editorial Director: Leland Teschler

CIRCLE 116 **8** | **E L E C T R O N I C D E S I G N** AUGUST 23, 1990 Publisher: Paul C. Mazzacano



If your audio, baseband, HF, VHF, and IF designs require spectrum, vector network or impedance analysis, watch this.

Our HP 4195A 500 MHz Network/Spectrum analyzer video shows you how to get the measurement capability you need along with the convenience and flexibility that you want. All in one instrument, for \$25,000.\* You'll see how the HP 4195A handles a wide range of applications with balanced specs. Like spectrum analysis performance of -135 dBm sensitivity, 3 Hz to 300 kHz RBW. And > 100 dB vector network analysis dynamic range with  $\pm 0.05$  dB/ $\pm 0.3$  degree accuracy.

So get the picture. Call 1-800-752-0900. Ask for Ext. 1148 and receive your free video. It's a picture you'll want to be a part of. •U.S. list base price.

There is a better way.







Welcome to Warp Speed: The Am27H010 from AMD. At 45ns, it's faster than any other megabit CMOS EPROM. Fast enough to eliminate those irritating short term memory lapses.

AMD's 1 micron CMOS technology delivers zero wait state performance with no cost or density penalty. So now you can replace those high-ticket, low-density

We have commodity EPROM solutions beat, too. Their program code must get routed to fast RAMs to achieve high speed. With the Am27H010 rocket chip you PROMs you've been putting up with. execute directly from the EPROM.



And no one can give you the range of densities—and the fastest part at every density—like AMD can.

Fact is, we make and sell more megabit EPROMs than anyone.

The Am27H0I0 is ready in volume and priced right. So call 800-222-9323 and get the parts worth not waiting for. Advanced Micro Devices 23 901 Thompson Place, P.O. Box 3453, Sunnyvale, CA 94088

CIRCLE 144

## IN THE ERA OF MegaChip" TECHNOLOGIES YOURDSP: ALL THERE

There is a big difference. Only Texas Instruments brings it all together for you in DSPs, from software to silicon... and we have 10,000 users to prove our point.

# OR JUST ALMOST?

Designers are applying TI's singlechip TMS320 DSPs (digital signal processors) in more systems around the world than any other. In fact, leading manufacturers in most market segments — including telecommunications, computers and computer peripherals, automotive, industrial controls, consumer products, and military systems — use TMS320 DSPs.

These designers choose our DSPs because they know there is a big difference between all there and almost. With TI, they know they are getting the most complete DSP solution in the business — (1) performance, (2) support, and (3) broad choice. These important factors are worth careful consideration as you evaluate DSPs:

#### □ Yes **1** • Am I assured of access □ No **1** • to the top-performance devices in the field?

Naturally, performance is a high priority for any DSP-based system. The TMS320 family consistently sets the performance standards for the industry. Among the newest additions are the highest performance fixed- and floating-point single-chip DSPs, both with clearly defined road maps for future performance upgrades. Multiprocessing DSPs offer even higher performance.

## $\Box$ Yes **2.** Is world-class support in $\Box$ No **2.** place to help speed my design to market?

Few if any DSP vendors equal the level of support that TI offers.

Industry-standard high-level language optimizing compilers (ANSI C and Ada), HLL debuggers, the SPOX<sup>™</sup> multitasking DSP operating system, and scan-based emulators provide you with a development environment similar to that traditionally enjoyed in general-purpose microprocessor design.

Low-cost evaluation modules allow you to accurately evaluate and benchmark a TMS320 processor for your application.

Such leading-edge tools are only the beginning of our comprehensive support. Other TMS320 support includes:

- A hot line staffed with DSP personnel ready to answer your technical questions
- An on-line bulletin board service
- More than 2,000 pages of application notes and DSP code
- More than 100 third parties and consultants
- Hands-on workshops
- University program with more than 100 universities participating

#### WHAT'S AHEAD FOR TI'S TMS320 FAMILY



™ MegaChip is a trademark of Texas Instruments Incorporated. SPOX is a trademark of Spectron Microsystems, Inc. © 1990 TI 08-0081

#### □ Yes 3. Is the choice of devices □ No 3. broad enough that I can closely match a DSP to my price/ performance needs?

Our TMS320 family spans five generations — more than 20 members offering a price/performance range from \$4.00 to 40 MFLOPS. Your choice includes:

- EPROM DSPs that shorten your time to market
- DSPs optimized for specific applications
- Military versions
- Single-chip devices offering 40-MFLOPS performance
- Multiprocessing DSPs
- Low-cost DSP solutions for cost-sensitive applications
- Compatibility to protect your software investment

At TI, we have it all, and we are ready to help you put it all together.

Get your free three-volume TI DSP Applications Library; call I-800-336-5236, ext. 3528 Or complete and mail the return card and we'll send you our three-volume TMS320 DSP Applications Library. If you prefer, we'll send you our TMS320 product overview and support brochure. We feel sure you will soon be one of the thousands around the world achieving design success with the leadership TMS320 family.





Accelerate your Stepper Motor to 27,000 Steps/second! Travel 16 **Million Steps** and back!

Is your motor earthbound by sluggish



controllers that can't give you the performance you need? Look at

what you get with the new CY545 single chip stepper motor controller:

- 40-pin, CMOS, + 5v chip
  Speeds up to 27K Steps/sec
- 16 Million steps per motion
- Programmable start rate, accel/decel, slew rate
- Pulse and Direction Output
- Separate Limit Switches
- Jog operation
- Home seek command
- ASCII or binary commands
- Parallel or Serial interface
- 8 General Purpose I/O lines .
- External memory control
- LCD & LED Display interface
- Thumbwheel Switch interface

Break the single chip speed barrier and the high performance price barrier. You can't afford to pass up this latest innovation from the company that, ten years ago, brought you the first stepper motor controller on a

single chip! Order by Fax or phone or call today for free info.



**Cybernetic Micro Systems** PO Box 3000 • San Gregorio CA 94074 Ph: (415) 726-3000 • Fax: (415) 726-3003

## EDITORIAL



## **GRADE TODAY'S ENGINEERING EDUCATION**

recent study of Electronic Design's readers (reported in the June 14 issue, page 109) showed that the average reader is about 39 years old. Thus, most of our readers have been out of engineering school for 15 years or more, and probably have at least 20 years to go in this industry. Readers, therefore, have much at stake in the quality of today's engineering education. If many readers within the next 20 years take on added managerial responsibilities-as could be expected because of increased experience-much of their future success depends on the quality of the engineers on their staffs. That quality, in turn, partially depends on the effectiveness of today's engineering education.

In our QuickLook section (page 23), we've published reader opinions on various questions of importance to the industry and to engineers. One question that we'd like to investigate in the future concerns the quality of today's engineering education: What do you think about the education that young engineers are getting these days? What areas are being overlooked, or, for that matter, over-stressed? How strong a role should humanities courses play in engineering education? I must question the wisdom of many humanities courses for engineers when there's so much new technology to be learned-what courses are they forfeiting to fit these non-engineering subjects into the curriculum? Moreover, with the explosion of advances in all phases of electronics technology, are the traditional four years enough to give young engineers the foundation they need to perform effectivelyshould five years become the norm? On the other hand, is education only the starting point, with on-the-job training the only effective way to develop engineers?

We'd like to hear your opinions on these questions. We will publish as many as we have room for, as often as we can. Fax your opinions to us on our Reader Fax line, 201-393-0637, or mail them to our Reader Opinions Editor, Electronic Design, 611 Route 46 West, Hasbrouck Heights, NJ 07604.

We're looking forward to hearing from you.

Heplen Serupaki

Stephen E. Scrupski Editor-in-Chief

**CIRCLE 85** 14 E L E C T R O N I C AUGUST 23, 1990 DESIGN

# TINY SPDT SWITCHES ABSORPTIVE...REFLECTIVE

## dc to 4.6 GHz from \$3295 (10-24)

Tough enough to pass stringent MIL-STD-883 vibration, shock, thermal shock, fine and gross leak tests...useable to 6GHz...smaller than most RF switches...Mini-Circuits' hermetically-sealed (reflective) KSW-2-46 and (absorptive) KSWA-2-46 offer a new, unexplored horizon of applications. Unlike pin diode switches that become ineffective below 1MHz, these GaAs switches can operate down to dc with control voltage as low as -5V, at a blinding 2ns switching speed.

Despite its extremely tiny size, only 0.185 by 0.185 by 0.06 in., these switches provide 50dB isolation (considerably higher than many larger units) and insertion loss of only 1dB. The absorptive model KSWA-2-46 exhibits a typical VSWR of 1.5 in its "OFF" state over the entire frequency range. These surface-mount units can be soldered to pc boards using conventional assembly techniques. The KSW-2-46, priced at only \$32.95, and the KSWA-2-46, at \$48.95, are the latest examples of components from Mini-Circuits with unbeatable price/performance.

Connector versions, packaged in a 1.25 x 1.25 x 0.75 in. metal case, contain five SMA connectors, including one at each control port to maintain 3ns switching speed.

#### Switch fast... to Mini-Circuits' GaAs switches.

|   | SPECIFICATION                                             | S                                        |                                          |
|---|-----------------------------------------------------------|------------------------------------------|------------------------------------------|
|   | Pin Model<br>Connector Version                            | KSW-2-46 I<br>ZFSW-2-46 Z                | KSWA-2-46<br>ZFSWA-2-46                  |
|   | FREQ. RANGE                                               | dc-4.6 GHz                               | dc-4.6 GHz                               |
|   | INSERT. LOSS (db)<br>dc-200MHz<br>200-1000MHz<br>1-4.6GHz | typ max<br>0.9 1.1<br>1.0 1.3<br>1.3 1.7 | typ max<br>0.8 1.1<br>0.9 1.3<br>1.5 2.6 |
|   | ISOLATION (dB)<br>dc-200MHz<br>200-1000MHz<br>1-4.6GHz    | typ min<br>60 50<br>45 40<br>30 23       | typ min<br>60 50<br>50 40<br>30 25       |
| p | VSWR (typ) ON<br>OFF                                      | 1.3:1<br>                                | 1.3<br>1.4                               |
|   | SW. SPEED (nsec) rise or fall time                        | 2(typ)                                   | 3(typ)                                   |
|   | MAX RF INPUT<br>(bBm)                                     |                                          | - Hindle                                 |
|   | up to 500MHz<br>above 500MHz                              | +17<br>+27                               | +17<br>+27                               |
|   | CONTROL VOLT.                                             | -8V on, OV off                           | -8V on, OV off                           |
|   | OPER/STOR TEMP.                                           | -55° to +125°C                           | -55° to +125°C                           |
|   | <b>PRICE</b> (10-24)                                      | \$32.95<br>\$69.95                       | \$48.95<br>\$79.95                       |
|   | CIRCLE 12                                                 | 8                                        | C 117 REV. G                             |

setting higher standards

A Division of Scientific Components Corporation P.O. Box 350166, Brooklyn, New York 11235-0003 (718) 934-4500 Fax (718) 332-4661 Domestic and International Telexes: 6852844 or 620156 WE ACCEPT AMERICAN EXPRESS

finding new ways

## Because you're thinking fast...

you need responsive suppliers as well as fast parts. Comlinear is tuned in. With high quality, high-speed products. Assistance from R&D-level applications engineers to help develop your ideas quicker. Offthe-shelf MIL-STD-883 compliant monolithics and hybrids. Quality product documentation with guaranteed specs so you don't waste time. In your business, time is everything. Count on us for the speed you need.

## 

Until now, AGC amplifiers were only partial solutions to high-speed automatic gain control. You also had to find a high-performance op amp, numerous passive components and the board space to mount them all.

Now all you need is the new CLC520 AGC+Amp,  $\pm$  5V and two resistors. That's it.

You get a total high-speed AGC solution—with voltage-controlled gain and voltage output—in a single device. Plus outstanding performance: 160MHz signal-channel and 100MHz gain-control bandwidth. And unexpected flexibility... one resistor sets maximum gain between 2X and 100X, and the gain-control input gives you a 40dB range.

So don't settle for a partial AGC solution. Call about the CLC520 AGC+*Amp* and learn the ABCs of high-speed AGC.

Comlinear Corporation Solutions with speed

4800 Wheaton Drive Fort Collins, CO 80525 (303) 226-0500 1-800-776-0500 (USA)



**CIRCLE 123** 

## More easy-to-use amplifiers...



## Op amps settle to 14 bits in 32ns max.

Extremely fast settling to 0.0025% and low 1.6mV max. offset make the CLC402 and CLC502 op amps ideal for high-accuracy A/D and D/A converters. Or in designs demanding high stability at low gain. Now you have extra design margins. CIRCLE 124



## Low distortion for fast, wide-dynamic-range designs.

The 170MHz CLC207 and 270MHz CLC232 deliver ultra-low distortion. For high gain, choose the CLC207 with -80/-85dBc 2nd/3rd harmonics (2V<sub>p-p</sub>, 20MHz, 200 ohms). And for low gain, the CLC232 with -69dBc harmonics (100 ohms). CIRCLE 125



## Modular amplifiers... ready to go.

For bench or system use, this family of dc-coupled modular amplifiers gives you complete amplifier solutions. Including PMT amps, cable drivers, post-amps, very-lowdistortion amps, or amps with gain and I/O impedances that you can select.

**CIRCLE 126** 

## TECHNOLOGY BRIEFING

## NEW WAYS TO LOOK AT IC TESTING

dapting to change is crucial to the survival of any species. Fortunately for the animal kingdom, that evolution can occur over many generations. In the electronics industry, where change is constant, people must react more quickly. Herein lies the significance of the theme of this year's International Test Conference: "The changing philosophy of test." One important movement in test and measurement is the recently approved boundary-scan standard *(see "Boundary scan holds court at ITC '90," p. 41).* Another more subtle transition is being driven by the proliferation of ASIC designs.



JOHN NOVELLINO

Most of today's IC designs are ASICs produced in relatively small batches numbering in the thousands, compared to the previously dominant standard parts with runs in the millions. This shift raises questions about the test tasks of verification, characterization, and production test or incoming inspection. How do you reduce the cost of test? What role does the large ATE system now play versus the smaller, much less expensive, lowerthroughput machines now available?

"What we are realizing more and more is that ASICs are generally lowvolume devices, and you need testers that can do low-volume incoming inspection tests economically," says Steve Morris, director of marketing at Integrated Measurement Systems, Beaverton, Ore. IMS uses the term "teststation" in a computer analogy. "You don't use a mainframe computer to do a job that can be done on a workstation," says Morris. "In the same way, you don't use a large ATE system to do a job that a smaller, less expensive machine can do."

Over the last four years, the differences between smaller verification-type testers and larger ATE systems have been shrinking, says Morris. Some architectural differences exist, with ATE systems offering 100% resource-per-pin capability. But with enough shared resources, engineers can still do the job, and it won't be too long before smaller machines have true tester-per-pin architectures, according to Morris.

A different tack is taken by Graham Miller, president of LTX Corp., Westwood, Mass. Miller estimates that with many different devices to test, programming makes up 60% to 70% of the total cost to test. "So what's a tester manufacturer to do? First of all, he's got to provide particularly good debugging software," says Miller. "And he's got to provide good links to the CAD tools. Such features as automatic test-program generation and program conversion from someone else's tester to your own tester are also very important."

Miller eschews classic differentiations in favor of more subjective criteria. "There's no such thing as a big tester and a small tester definition," he says. "There's also no such thing as a million dollar tester and a less than million dollar tester. It's really what a tester does, or what a customer wants the tester to do."

Sophistication of the vector engine is the big difference between the two tester worlds, according to Ed White, marketing communications manager for Hewlett-Packard's semiconductor systems center. "The big testers have a lot more formatting capability. They have the ability to make changes onthe-fly," notes White. "People have come to depend on those features."

However, he said good tests can still be written with a more limited format set, although at a cost in increased programming expertise. And parts can be tested as thoroughly without on-the-fly changes. Throughput may suffer, but for small runs that may not be a problem. "There are real benefits to these features, but I think what users are questioning now is whether the difference in price is justified," says White.

## THE WORLD'S LARGEST SELECTION OF **POWER SPLITTERS/ COMBINERS**

JOIN US FOR BREAKFAST, TUES. TO THURS. 7:30 to 10:00 A.M., at the Hyatt Regency

## 2 KHz to 8 GHz from \$1045

With over 300 models, from 2-way to 48-way, 0,° 90° and 180,° a variety of pin and connector packages, 50 and 75 ohm, covering 2KHz to 8000MHz, Mini-Circuits offers the world's largest selection of off-the-shelf power splitter/combiners. So why compromise your systems design when you can select the power splitter/combiner that closely matches your specific package and frequency band requirements at lowest cost and with immediate delivery.

And we will handle your "special" needs, such as wider bandwidth, higher isolation, intermixed connectors, etc. courteously with rapid turnaround time.

Of course, all units come with our one-year guarantee. For detailed specs and performance data, refer to the MicroWaves Product Directory, EEM or Mini-Circuits RF/IF Signal Processing Handbook, Vol. II. Or contact us for our free 68-page RF/IF Signal Processing Guide.





# **Mixed-signal ASICs**

## NCR

Face it, a lot of designers have mixed feelings about mixed-signal ASICs.

They know they need a higher level of integration on their silicon. But they also know that mixed-signal ASICs can be a challenge. A big one.

For these designers, NCR meets the challenge.

NCR has digital and analog libraries – characterized over commercial and military temperature ranges with functions ranging to 12-bit A/Ds and CMOS processes from 1.5 to submicron. With user friendly software tools to put them together.

And, with NCR DesignSim A & D, a comprehensive Analog/Digital System Simulation Package, you may simulate the individual ASIC or the entire system, at speed!

NCR also provides off-the-shelf kit parts for in-depth system evaluation, and custom designed cells for special requirements.

NCR can deliver a few prototypes or a few hundred thousand parts all manufactured with the same controls and processes that assure you the most reliable products available.

And in addition, NCR has a mixed-signal test environment created specifically to test Analog/Digital ASICs without compromising either domain.

All this has resulted in NCR being ranked #l in worldwide cellbased mixed-signal ASIC suppliers\*.

And that's why designers who know NCR, don't have mixed feelings about mixed-signal ASICs.

#### Call 1-800-334-5454 for complete information.

\*Integrated Circuit Engineering, 1988/1989

Creating value



Worldwide Sales Headquarters 1731 Technology Drive, Suite 600 San Jose, California 95110 408-453-0303

# without mixed feelings





European Sales Headquarters Gustav-Heinemann-Ring 133 8000 Munchen 83 West Germany 49 89 632202



Asia/Pacific Sales Headquarters 2501 Vicwood Plaza 199 Des Voeux Road Central Hong Kong 852 859 6888

**CIRCLE 148** 

# cool-under-fire power.



#### AT&T's 50 to 150 Watt Board Mounted Power Modules: Engineered to take the heat... for virtually 100% system up-time.

Our UL\*-recognized modules not only withstand 0° to 90°C temperatures, they bring Bell Labs' design innovation and AT&T quality to your distributed power architecture. This provides leading-edge power features that help you reduce design time, and manufacturing and servicing costs, while enhancing reliability.

Component needs are cut by including filtering and control functions within the package. They include an EMI filter to meet FCC requirements (Class A) by controlling both radiated and conducted EMI.

Modules are hot-plugable in parallel configuration and can be replaced or serviced while the system is up and running with no loss of power or data.

AT&T power modules also allow

parallel redundancy, so you need only one extra module to back up the system. All 50, 100 and 150

# The components of success.

watt modules measure 4.8 x 2.5 x .5" and are available in a variety of outputs.

Save space and prevent downtime with AT&T's power modules. Call today for our complete catalog of AT&T 5W to 150W devices: **1800 372-2447, ext. 590.** 



#### EDITED BY SHERRIE VAN TYLE



SURVE

Some of the acronyms and abbreviations making the rounds and what they stand for:

| ACI   | advanced chip interconnect                           |  |
|-------|------------------------------------------------------|--|
| ATVG  | automatic test-vector generation                     |  |
| CALS  | the U.S. government's Computer-aided Acquisition     |  |
|       | and Logistics Initiative                             |  |
| CLEFT | cleavage of lateral epitaxial film for transfer (me- |  |
|       | chanically separating a film layer from a substrate) |  |
| DEPOT | deductive path-oriented trace (a new combinational   |  |
|       | ATVG algorithm)                                      |  |
| JPEG  | Joint Photographics Experts Group                    |  |
| PODEM | path-oriented decision maker                         |  |
| PHIGS | Programmers Hierarchical Interactive Graphics        |  |
|       | Standard                                             |  |
| TDX   | test design expert                                   |  |

#### 1-MINUTE OPINIONS

Is there an engineering shortage?

T here seem to be plenty of people who call themselves engineers. They are forced to say this because many of them can't spell it. Mark A. Long, Bluffton, Ohio.

No, but there is always room for another good one. Herbert Heller, *Pittsburgh, Pa.* 

The fact that engineering salaries are depressed, raises are small, raise cycles are extended from 13 to 18 months, and lump sums are being given in lieu of raises at large corporations, are all indicators of an engineering manpower surplus, not a shortage. L. Bruce Blau, East Windsor, N. J.

Definitely not! It takes months to find a new job. If you are experienced, it's really bad. It took my husband 10 months to change jobs last year. At that, he only got a lateral raise (4%). I've been looking to change jobs a while and companies are asking me to take less money than I currently make. I also have two small children, and my requests to work part-time have been met with derision and negativity. If there were a shortage, I feel employers would want to keep me. But no way! I've been told to stay home with my babies. Professions with shortages accommodate working mothers with part-time and flex-time. Obviously, this is not the case.

I am not recommending engineering to young people, especially not girls. I recommend that they focus their energy and money on medicine and law. Neither my husband nor I are deadbeats. I have 11 years experience in software, plus an MS. He has eight years of experience as a design engineer, plus an MS. Name withheld

The response from the committee I head is no. The Manpower Committee has historically taken the position that, while there may be short-term localized shortages of engineers, on the whole, the U.S. has a sufficient supply of engineers.

The problem with many of the studies that proclaim shortages is that they are based on demographics and not on demand. They fail to consider changes in technology, utilization of manpower, and the use of engineering tools. The critical item in my opinion is the utilization of engineers. This will become an even bigger issue if the predicted defense cuts are made.

The Manpower Committee attempts to respond to published articles that predict engineering shortages by contacting the source of the article and requesting background information on the study. Too often the results of such studies are published verbatim with no attempts to obtain other opinions on the subject.

The committee is also sponsoring an engineering demand/supply study by one of the committee members. The results of this study should be available later this summer. **Paul Kostek**, *Redmond*, *Wash*. *Kostek is chairman of the IEEE/USA Manpower Committee*.

What's your opinion on the IEEE? ... or how about the importance of analog design skills... or the quality of today's EE graduates. See the table of contents (p. 5) for a complete list of questions and fax your opinions to (201) 393-0637. Or mail your opinions to Quick Look, Electronic Design, 611 Route 46 W, Hasbrouck Heights, NJ 07604.

## QUICKLOOK

#### PC PRODUCTS



Mice are mobile; keyboards are quick. To get the best of both worlds, ProHance Technologies Inc. puts 40 programmable buttons on the PowerMouse 100. PowerCad driver software links PowerMouse to AutoCad, as well as to other applications. With PowerMouse, AutoCad users can access pop-up menus and execute commands without taking the cursor off the drawing they're working on or having to shuttle between mouse and keyboard. System requirements are an IBM PC, XT, PS/2, or compatible, DOS 2.0 or higher, RS-232 serial port, and 20K available RAM. The device lists for \$249; more information is available by calling (408) 746-0950.

## PATENTS. . .

P

• ALTHOUGH a patent gives its owner the right to prevent others from making, using, or selling his patented invention, it doesn't give anyone, including the patent owner, the right to make, use, or sell the invention. Because of rapidly advancing technology, to manufacture their own inventions many patent owners have to apply, or license, technology covered by existing patents.

S

• **SINCE FILING** promptly is important, using a registered patent lawyer avoids your having to revise an application. He'll file for a patent that fits like a good shoe—protecting without being too broad or too narrow.

• U. S. PATENT protection applies only in the U. S. so a patent application must be filed in each foreign country of interest. In some countries, if you don't manufacture an invention, you lose patent rights.

• WRITE TO the commissioner of Patents and Trademarks, Washington, D. C. 20231 for *The Guide to the Public Patent Search Facilities*, which describes patent indexing and search procedures.

from *Protecting Engineering Ideas & In*ventions by Ramon D. Foltz and Thomas A. Penn. Cleveland: Penn Institute Inc., 1989.

## DID YOU KNOW?

... that only two engineering schools in the United States awarded more than 200 B. S. degrees to women last year. They were Purdue University, with 246, and University of Illinois, with 219. Only 23 U. S. schools had more than 100 of these graduates.

Engineering Manpower Bulletin, American Association of Engineering Societies

 $\dots$  that pressure for early retirement seems to be increasing for engineers. Of the nearly 9,000 engineers responding to a recent survey, 14% reported retiring before they had intended to, compared with 6% last year.

1990 IEEE Member Opinion Survey

## K M E T'S K O R N E R ...Perspectives on Time-to-Market

## BY RON KMETOVICZ

President, Time to Market Associates Inc. Cupertino, Calif.; (408) 446-4458



n the act of producing first-of-a-kind, me-too-with-a-twist, derivative, and next-generation products, I've run into a few

snags. I've also kept my receptors tuned to the sights and sounds of other individuals who give their best shot at producing change. As the years go by, I've kept a list of the problems I've encountered. To my list, I've added those reported by my colleagues as they aired their new-product-development laundry. The reasons for the less than ideal performance of new product development teams resulted in a list of things to avoid, which I call KMET's Top 40. I use the top 40 to guide my thinking about methods, systems, and techniques to improve time to market; solutions to these problems logically result in shorter time to market. From the long list, I have picked a top 10, each of which I will discuss in future columns.

| <b>Changing product definition</b> | Fritz Model captured the attention of the entire crew  |
|------------------------------------|--------------------------------------------------------|
|                                    | when he said those now famous words in Petaluma:       |
|                                    | "Make up your mind damn it"                            |
| "Creeping" features                | They cannot be stopped, but they must be controlled.   |
| Technology changes                 | How can we possibly be thinking about RISC when the    |
|                                    | introduction of the 586 is only six months away?       |
| Shortage of engineers              | So the boss thought five engineers could get the job   |
|                                    | done in seven months and after two years of continu-   |
|                                    | ous twelve-hour days you're still not done!            |
| Overly detailed planning           | We've got a wall full of PERT and Gantt charts and     |
|                                    | nobody knows where the project is today or where it    |
|                                    | should be tomorrow.                                    |
| Management-driven                  | They made up for having too few engineers assigned     |
| schedules                          | by setting an absolutely ridiculous time-to-market     |
|                                    | goal                                                   |
| Organization instability           | Why are people leaving? Where do they go? Is it better |
|                                    | there?                                                 |
| Inexperienced staff                | Over 50% of you are new to your present job assign-    |
|                                    | ment                                                   |
| Unforeseen tasks                   | We strive for perfection and always miss something     |
|                                    | along the way.                                         |
| Testing exposes problems           | Why won't the customer buy the simulation?             |
|                                    |                                                        |

Note that all these problems delay projects. It occurred to me that gaining some control over these items would lead to better time-to-market performance, which led to the formation of Time To Market Associates.

In the future, I'll take the base product knowledge from earlier columns and add process knowledge to search for solutions to the problems just detailed. Along the way, we'll make overall time-to-market improvements in the new-product development process.



## The Multibus II product line has changed.

We've dramatically reduced your costs and added dozens of products. And that's great news when your designs call for more than a PC.

Today, our Multibus II system with a 386<sup>™</sup> CPU, disk, tape, and 4MB of RAM is priced at just \$9,995.

And the costs of our Multibus II single board computers are down as much as 47%.

Now you can build the Multibus II discipline right into your system for the price of VME or EISA. Multibus II's new MPI bus interface chip is perfect for building simple analog, digital, or serial interface boards. It costs just \$40 in quantities over 100.

The Multibus II product line has expanded, too. In the last year alone, we've added over a dozen I/O and CPU board products. And you can choose from the more than 500 Multibus II products on the market, including 150 full-size Multibus II boards.

Need help migrating from VME? Our singleslot VME-to-Multibus II adapters will give you a jump on switching your custom VME boards to Multibus II.

To view the entire expanse of Multibus II products — from over 100 vendors — call Intel at (800) 548-4725, Dept. AA60. Ask for a free copy of the *1990 Multibus II Product Directory*.

So don't delay. Call now, and start a change for the better.



© 1990 Intel Corporation

# UTMC RAD-HARD

## One source. A spectrum of solutions.

We deliver a full spectrum of rad-hard solutions, with military-standard and semicustom products at tactical and strategic levels. Every aspect of UTMC's DESCcertified manufacturing - from design through final screening - is focused on meeting rad-hard requirements. Using our production-proven process, our ASICs deliver the hardest rad-hard of any epi- or bulk-CMOS supplier, with specifications to  $10^6$  rads total dose ( $10^7$  functional),  $5 \times 10^{14}$ neutrons/cm<sup>2</sup>, SEU below 3.4x10<sup>-8</sup> errors/ bit-day, and dose rate immunity better than 10<sup>9</sup> rads/sec. And you can be confident that our rad-hard products will meet datasheet specs after irradiation - we guarantee it. Moreover, we offer JAN-QUAL Class B, MIL-STD-883C, SMDs, and Level S. Our CAE tools support your semicustom designs on popular workstations, while our HIGHLAND<sup>®</sup> Design System makes

first-pass success our standard. When your program goes into production, we deliver. And by specifying UTMC for tactical applications, you get guaranteed rad-hard solutions for a small premium over standard non-hardened parts. Plus you save the expense, risk and time of individual part qualification. So whether your program calls for kilorad or megarad-plus, call UTMC for information on our full spectrum. 107

106

105

 $10^{4}$ 

 $10^{3}$ 

#### **1-800-MIL-UTMC**

1575 Garden of the Gods Road Colorado Springs, CO 80907

HIGHLAND is a registered trademark of United Technologies Microelectronics Center.





## TECHNOLOGY NEWSLETTER

**GROUP SEEKS PC INSTRUMENT STANDARD** A group of computer-board manufacturers has formed a consortium to support a new standard for plug-in card instrumentation, data acquisition, and control systems for the PC bus. The de facto standard, called PCXI, was developed by Rapid Systems Inc., Seattle, Wash. The basic PCXI unit is a module designed to accommodate all PC cards built to the Industry Standard Architecture (ISA). The one-slot module is 1.2 in. wide, offering room for shielding on both sides of the card and a chassis shield between modules. The modules slide into a passive ISA backplane that's modified to improve power, ground, and termination for instrumentation, data acquisition, and control applications. PCXI is compatible with all current PC cards and is upwardly compatible with the 386/ 486 architecture. Besides Rapid Systems, consortium members include Analogic, Computer Boards, Data Translation, Guide Technology, National Instruments, Sciteq Electronics, and Strawberry Tree Computers. JN

VENDORS, USERS SHAPE FRAMEWORK DEVELOPMENT A new program, called the PowerFrame Synergy Program, will bring together a group of EDA vendors and users to address the need for easy integration of applications and design management. The program, which is sponsored by Digital Equipment Corp., Marlboro, Mass., will determine how the company's PowerFrame framework software should develop. Moreover, it will operate in cooperation with such standards bodies as the CAD Framework Initiative. Participation in the program can occur at any of five levels: user, application supplier, value-added reseller/OEM, adviser, and joint developer. Fifteen companies have already enlisted in the program, including Racal-Redac, Westford, Mass., and Viewlogic Systems Inc., Marlboro, Mass. Of the fifteen members, only Cadence Design Systems Inc., San Jose, Calif., and Harris Corp. Scientific Calculations, Fishers, N.Y., will resell the PowerFrame software. LG

**NEW PARTNERSHIP EYES** CUSTOM DSP MARKET Over two years of successful collaboration between Texas Instruments Inc., Dallas, Texas, and the DSP Group, San Jose, Calif., have culminated in a 10year strategic agreement. The pact maintains that the DSP Group will develop and market custom chip sets based on TI's TMS320 family of digital-signal-processing (DSP) chips. Specializing in advanced DSP techniques for speech synthesis, voice compression and recognition, audio enhancement, and image manipulation, the DSP Group will create custom chip sets for consumer and telecommunications applications. TI will manufacture the products and provide technical support. Target applications for the DSP chips include compact-disk players, cellular telephones, telephone-answering machines, personal computers, and facsimile machines. ML

**VHDL GROUP CLOSING IN ON 1992 STANDARD** The VHDL Analysis and Standardization Group (VASG), which is part of the 1992 IEEE standard. The IEEE requires that its standards be re-certified at least once every five years. Its first VHDL standard was issued in December, 1987, therefore the language must be re-balloted and re-certified by December, 1992. Although the U.S. dominated in the participation for the first standard, future discussions will involve Europe and Japan. A Steering Committee was formed to administer the standardization rules of the IEEE and to set up a worldwide electronic communication system for information transfer between VASG members. The standardization effort will consist of language requirement definition, followed by the design of the language. The first release of the requirements document is expected in the fourth quarter, with the language design work to follow soon after. Balloting is expected to start in the fourth quarter of 1991. For more information, call (202) 371-0101. LG

**CONTROLLER ADDS** SIXTH PROTOCOL Tweaking the architecture of its 68302 integrated mulitprotocol processor, Motorola's Microprocessor Group, Austin, Texas, has added support for a sixth protocol. Introduced last year, the 68302 originally supported the HDLC/SDLC, Bisync, Async, DDCMP, and V.110 communications protocols. The chip's ability to execute microcode programs directly from the on-chip dual-port RAM has led to two new options: the Centronics parallel interface and the CCITT Signaling System #7 (SS7) protocol. A standard for printers and terminals, the Centronics parallel interface is implemented with the processor's parallel I/O lines and requires a one-time license charge of \$2000. With the SS7

## TECHNOLOGY NEWSLETTER

protocol, the chip can control communications between central offices and large PBXs. It has a licensing fee of \$5000. Other enhancements enable the 68302 to handle on-chip DRAM refresh without intervention from the on-chip 68000 core processor and without the need for external glue logic. The chip can also transmit fractional stop bits in the universal asynchronous receiver-transmitter (UART) mode for use in rate-adaption schemes for Integrated Services Digital Network and modem applications. ML

SPECIALIZED ALGORITHMS OPTIMIZE PLD DESIGN Engineers need intelligent synthesis algorithms to take full advantage of the architectures of complex programmable logic devices. Data I/O Corp., Redmond, Wash., addressed this need with Open-Abel, a new version of its Abel PLD design software. With Open-Abel, device manufacturers can supply specialized algorithms, called fitters, to the users of their devices. Consequently, engineers reap the benefits of a universal design language without sacrificing device support or optimization efficiency. Data I/O is licensing semiconductor vendors to interface their fitters to Open-Abel by means of the Abel-PLA format. The Abel-PLA file format is based on the PLA format developed at the University of California at Berkeley. Typical fitters supplied by IC vendors will include more syntax to describe new features, new optimization algorithms, and additional simulation capabilities. They will also incorporate any changes to the algorithm that generates the fusemap. Furthermore, Data I/O will continue to provide its own device support. For more information, call (206) 881-6444. LG

**NOVELL PHASING OUT OF HARDWARE BUSINESS** To increase emphasis on networking software development, Novell Inc. Provo, Utah, is transferring its EXOS line of intelligent Ethernet controller boards, the EXOS trademark, and current EXOS business to Federal Technology Corp., Alexandria, Va. Under the non-exclusive licensing agreement, Novell will still own the current EXOS technology for implementing TCP/IP-to-Ethernet connectivity. Controller boards immediately transferred to FTC include: the 201 and 301 series for Multibus systems; the 202 and 302 series for VMEbus systems; the 203 series for Q-bus systems; and the 204 and 304 series for Unibus systems. The 205 series for PC-bus systems and the 215 series for Microchannel architecture systems are scheduled for transfer by the end of October. The controller-board technology was originally developed by Excelan Inc., whom Novell merged with last year. ML

10-YEAR BATTERIES STEM FROM NEW GLASS Modifications of existing lithium-sulfur dioxide batteries have yielded a battery that will provide power for 10 years. Scientists at Sandia National Laboratories, Albuquerque, N.M., discovered that glass corrosion in the glass-tometal seal is the greatest cause of failure in such batteries. By developing a corrosion-resistant glass known as Cabal 12, the scientists could significantly extend the cells' lifespan. Cabal 12 has a corrosion rate about one-third to one-fourth that of other corrosion-resistant glasses. The Sandia batteries work well in applications requiring a high assurance of success, such as nuclear weapons and deep-space missions. DM

**ON-CHIP CACHE LOGIC EASES SYSTEM DESIGN** Engineers can now design simpler, high-performance 80386-based systems thanks to a motherboard logic chip from Opti Inc., Santa Clara, Calif. In addition, the chip holds cache-control logic. The company expects that many designers may give up the flexibility afforded by a chip with no cache-control circuitry for a lower-cost but high-performance as a more expensive two-way set-associative cache. The control circuits on the company's 82C281 PC motherboard logic chip for the 386SX can address external cache memories of 16 to 128 kbytes, and makes it possible for users to define non-cacheable regions. Also available is the 82C282, a slightly simpler logic chip without the posted-write capability for more cost-sensitive systems. It lets designers get higher system performance than the page or interleave memory control included into most other company's chip sets. Both chips include a page-mode dynamic-RAM controller that supports 256-kbit, 1-Mbit, and 4-Mbit memories, and all of the interrupt, DMA, counter-timer, and bus-control logic needed to build an AT-compatible motherboard. Contact Raj Jaswa (408) 980-8178. DB

# When it comes to affordable DSP, no one has it down like Analog Devices.

• At 10 MIPS, the ADSP-2105 is the fastest DSP in its price category, and it's even faster than many other DSPs costing a lot more. Plus the price is the same whether you buy 100 or 100,000.

 The ADSP-2105 builds on the high performance ADSP-2100 family architecture, so it's code compatible. You can quickly port ADSP-2100 or ADSP-2101 code to the ADSP-2105. Or use our C Compiler for a fast start.

• Not only is the ADSP-2105 code compatible,

it's also pin compatible with the ADSP-2101. So it provides a complete upgrade path to higher performance.

> • The ADSP-2105 packs plenty onto one chip, including 1024 words of program RAM, 512 words of data RAM, full serial port, hardware companding, timer and more.

• It's easy to get the ADSP-2105 up and running with our inexpensive EZ-KIT, a complete software and hardware design package.

Introducing the ADSP-2105 at only \$9.90 each.

Introducing a DSP that could only come from Analog Devices, the ADSP-2105. An exclusive because it combines the high performance of our ADSP-2100 family with an unprecedented price in DSP - just \$9.90 each. So now vou can consider the power of DSP in a host of new applications.



Just how well does the ADSP-2105 combine low price with high performance? Find out for yourself by ordering our EZ-KIT from your local Analog Devices sales office today. Or call DSP Marketing at (617) 461-3771.



# Signetics. Be lause today's tomorre y's communic



# remote possibilities are ation breakthroughs.

## FOR DESIGN INNOVATIONS, YOU NEED A FULL-SYSTEM SUPPLIER WITH NO STRINGS ATTACHED.

When it gets down to the wire, there's no better solution for your telephone, cellular, wireless or computer connectivity designs than Philips Components–Signetics.

We offer a complete range of high-performance ICs to tackle your ever-changing needs.

For compact radio designs, choose from a complete range of RF products. Including RF amplifiers, mixers and IF stages. As well as our fully programmable, low-power synthesizer with an RF divide from 400 MHz to over 1 GHz.

Plus there's our fully integrated cellular chip set. It includes demo-boards, software and software support and is the only complete solution for designing cellular radio applications. With it you can reduce the size of your portable product by reducing your chip count by up to 90%.

And for advanced feature phones, we offer a complete telephone solution including transmission circuits and feature circuits.

Or for high-speed computer connectivity there's our advanced Ethernet® chip set and 100 Mbit fiber optic transceiver chip set. We also offer ICs that handle all popular protocols, including DUSCCs and UARTs.

We're building a broad base of state-of-the-art products utilizing our advanced, world-class BiCMOS process QUBiC. Combining the best features of Bipolar and CMOS, we're now creating new classes of high-performance devices within all our product families.

Each communication IC is an example of how Philips Components–Signetics is designing smarter devices to meet tomorrow's needs. Including the need for military products. So whether you're designing your first product or a new generation of products, remember that at Philips Components–Signetics we always keep the lines of communication open. Call now for your communications brochure: 800-227-1817, ext. 714C.

PHILIPS

## **Signetics**

**EXTENDING THE DIMENSIONS OF PERFORMANCE** 



## TECHNOLOGY ADVANCES

## **RAMDAC'S ON-CHIP DIGITAL SIGNAL PROCESSOR GIVES A GRAPHICS-WORKSTATION LOOK TO PCS**

C designers can now achieve color graphics-with near-workstation-resolution-using just a 6- or 8-bit triple RAM-DAC. The chip is a videopalette digital-to-analog converter with a color lookup table. Dubbed CEG-DSP (Continuous-Edge Graphics-Digital-Signal Processor), the ADV7141/ 7148 RAMDACs emerged from a joint development by Edsun Laboratories, Waltham, Mass., and Analog Devices, Wilmington, Mass.

Edsun developed the CEG antialiasing algorithm and established the system-level architecture. The company also supplies the software drivers. Analog Devices designed the digital-to-analog and digital-signal-processor circuitry using their proprietary CAE/CAD tools (described at the recent Custom Integrated Circuits Conference in Boston). In addition, Analog Devices fabricates the ICs.

CEG raises a PC's level of color graphics from its usual complement of 256 colors available at any one time to 800,000. The additional colors dramatically improve the realism of such 3D effects as shading and highlighting on curved surfaces. In a picture created by these 8-bit RAM-DACs, the expected rough, staircase-like edges from curved or diagonal lines turn (see the figure, left) into straight lines or smooth curves (see the figure, right).

Without antialiasing, pe each pixel on the CRT either has or doesn't have a inv **32** E L E C T R O N I C AUGUST 23, 1990

designated color value. In a typical graphics system, if the edge of a smooth shape passes through a pixel, the software approximates the edge as best it can—the pixel is On if more than half is covered by the shape. Even in a high-resolution system with many pixels defining the shape, the eye quickly detects the On and Off dots. CEG performs antialiasing by permitting the software to choose not only the discrete palette colors, but also a linear mix of those colors. For example, if only one-third of the pixel is covered by a shape, the pixel is displayed in the ratio of 33 to 67. This ratio is the relationship of the shape's color to the background color. The eye perceives the new



boundary as a smooth edge. The software driver for the RAMDACs mixes colors in real-time, defining the value of every pixel on a shape boundary. This substantially raises the perceived resolution of the CRT display. And it's done without altering the contents of the standard 256color lookup table.

What will this technology add to the cost of a PC? The CEG-DSP DACs are pin-for-pin, drop-in replacements for the current 6- and 8-bit converters. Therefore, VGA boards won'trequire a new layout. That fact, coupled with an under-\$25 price tag (in quantities of 10,000), means CEG should add no more than a few hundred dollars to a VGA-compatible PC's cost.

For more information, call Chris Hyde at (617) 937-1422.

FRANK GOODENOUGH and RICHARD NASS

## TECHNIQUE ACCURATELY PINPOINTS PEAK TEMPERATURES IN GAAS MMICS

Decause of their reduced susceptibility to radiation, galliumarsenide FETs are turning up in more microwave/millimeter circuits for aerospace applications. However. even though gallium arsenide does have advantages in radiation, it dissipates heat inadequately compared with silicon. That's why scientists at the Rome Air Development Center (RADC), Rome, N.Y., came up with a new and more accurate technique to determine the peak temperatures of GaAs ICs. The technique involves using a finite-ele-

DESIGN

ment-analysis program to model the IC and calculate the temperature at the FET's gate region.

In developing the technique, RADC scientists overcame two major obstacles that thwarted past efforts to improve such measurements. First, the gate area of the IC where peak temperatures are found is tiny compared with the chip's size. In conventional analysis techniques, this meant a mesh that was too fine for analysis. In addition, the gate-which is the heat source—is rapidly switched on and off. The result is widely varying temperatures that are hard to pin down. Such rapid temperature changes during pulsed operation pose a concern.

The RADC's work concerned MMICs used in Cband radar modules. The modules consist of transmit and receive components attached to an aluminum chassis, which is attached to a heat-sink plate. Thermal analyses and measurements performed by the module's manufacturer showed that temperatures in the chassis floor were uniform and only 5°C higher than the heat-sink plate. These results told

## **Fast and Friendly**

IDT now offers the fastest and friendliest series 54/74 TTL logic family available. The FCT-T family offers speeds that are twice as fast as those of other logic families with up to 40% less switching noise than previous FCT devices. The reduced output voltage swings and new output circuitry provide high-speed logic designers with the perfect combination of the fastest speed, low power, and ease of use.

## **True TTL** Compatibility

We've designed our FCT-T logic family with outputs that provide direct TTL logic compatibility. Edge rate control structures have also been added to increase noise immunity while maintaining FCT-C speeds.

## **Fastest Speeds Available**

astest Spee

The FCT-T family is pin-and function-compatible with FCT logic and is available in FCT-T, FCT-AT, and FCT-CT speed grades - the fastest in the industry. And they're available in all standard package configurations: plastic DIPs, ceramic DIPs, plastic SOICs, PLCCs, and ceramic LCCs in commercial and MIL-STD-883B versions.

### **Free Design** Guide

Call or FAX us today and we'll send you a copy of our new High-Speed **CMOS Logic Design** Guide which contains application information on reducing ground bounce, series termination, and PC board trace characteristics, as well as an overview of FCT-T logic.

#### **CIRCLE 93**

### **You Can Count On Us**

IDT offers a full array of highperformance system building blocks including:

- RISC processors
- SRAMs
- Standard logic • RISC modules

## • Multi-port memories • Subsystems

- Complex logic • FIFOs

**IDT** Corporate Marketing P.O. Box 58015 3236 Scott Blvd. Santa Clara, CA 95052-8015

(800) 345-7015 FAX: 408-492-8454



When cost-effective performance counts

## Integrated Device Technology

## TECHNOLOGY ADVANCES

the RADC scientists to begin modeling at the aluminum chassis. One of the highest heat-producing components in the module is the driver-amplifier IC, generating a peak value of 9 W of heat and an average value of 2.31 W. There are six FET cells in the input and output stages of the amplifier.

RADC's chief engineer, William Bocchi, used the NISA II finite-elementanalysis program from Engineering Mechanics Research Corp., Troy, Mich., for his thermal analysis. He began by looking for areas of thermal symmetry, enabling areas of the model to be eliminated. Study of temperature gradients from a preliminary analysis yielded further symmetry conditions, which made it possible for the model to be reduced to only onefourth of a FET cell. Although this model was considered too coarse to generate peak temperatures, it was useful for calculations of boundary conditions for a third and even finer model. That finer model included one half of a drain, one gate channel, and one half of a source. It provided more accurate temperature distribution.

The final step involved using transient thermal analysis on a 2D version of the first model and then a 3D version of the second model. The pulsed operation of the C-band driver amplifier was simulated by applying a 1-ms pulse followed by a 3-ms pause. The objectives were threefold: One was to determine the variation of temperature with time to obtain peak temperatures; another was to compare transient results with steady-state results that use an appropriate duty cycle; and the third was to determine the distance away from the active region where temperatures are relatively constant with respect to time. Infrared temperature measurements could then be more effectively used.

The results showed why transient analysis is important: peak values in the active region were 55°C higher than steady-state results. As the distance from the active region increased, the peak values approached steady-state values.

DAVID MALINIAK

## INTELLIGENT SOFTWARE HELPS DIGITAL DESIGNERS BUILD ANALOG CELLS

igital engineers often struggle designing mixed-mode systems because their analogy technology knowledge comes only from textbooks. Gould AMI, Pocatello, Ida., developed an innovative approach to analog modeling that should solve this dilemma. The Analog Model Builder, which will be available in January 1991, will enable engineers to create analog behavioral models online simply by entering values for key analog parameters.

Although this approach to model building isn't new to digital design, it hasn't been done for analog cells. Creating a model builder for analog cells is much harder than for digital cells. The difficulty isn't writing the modelbuilder software, but conceptualizing the idea that analog cells can be broken down into primitives like digital cells. Developing analog primitives isn't as simple as making digital primitives, such as breaking down a flipflop into gates and transfers. In analog technology, the primitives are larger and more complex.

Gould approached the problem by breaking down the most common analog building blocks (such as large gain cells, analog-todigital converters, and sample-and-hold amplifiers) into individual primi-

DESIGN

tives (such as current sources and small gain blocks). These primitives were then broken down into smaller primitives, which include resistors and capacitors. When engineers need to create a model for an analog cell, the Model Builder uses a silicon compiler to build up large blocks from smaller primitives.

When the tool is called to the screen, the Analog Model Builder presents users with a menu of analog functions. Selecting a function brings a pseudo data sheet up on the screen, complete with minimum and maximum values allowed for each entry. Users must supply the input to the data sheet. As an example, for an ADC, the tool may ask for the input voltage supply, tolerances for the least-common bit, and speed. The designated speed would then determine whether or not to use a flash converter or a successive-approximation converter.

Parameters vary according to what kind of analog function a cell is being created for. In addition, some parameter values depend on others. For instance, a dynamic range can't be larger than the power-supply voltage. These types of dependencies will be checked by the Specification Advisor, a proprietary expert software contained in the Model Builder. The Specification Advisor determines the feasibility of an analog cell based on the user-defined parameters. It also estimates area and power consumption. Designers can use these values to approximate costs and determine trade-offs on-line.

The Model Builder outputs a schematic-capture symbol, a behavioral-level analog model, and the analog-cell specifications used by Gould AMI to generate the actual cells. When users need more detailed simulation, they send the specifications to Gould AMI. The company employs the Parameterized Analog Building Block Generator (PABB) to form a second- and third-order model for accurate system simulation. The PABB, which will stay a Gould inhouse function, also generates information needed to actually build the analog function in silicon.

The Analog Model Builder is part of Gould's Mixed-Signal Design Solution II system that will be available in January. Analog functions that will be available include a sample-andhold amplifier, a switchedcapacitor filter, a crystal oscillator, and an ADC. *LISA GUNN*
#### TECHNOLOGY ADVANCES

#### SOFTWARE BREADBOARD TEACHES DESIGN METHODS BY EXAMPLE

novel simulation tool from Texas Instruments, Dallas, teaches engineers how to design DSP-based boards. Specifically, it demonstrates how the TI TMS320C30 digital signal processor works in an application, how to verify ASIC performance in the application before committing to silicon, and how to design for testability using JTAG boundary-scan technology. To accomplish this, the tool-called DSP/ Scope SimuBoard-provides engineers with a software breadboard for an example DSP application.

DSP/Scope SimuBoard is the first software breadboard that simulates a DSP application combining ASICs, standard-device models, and models supporting the IEEE 1149.1 design-for-test (DFT) capabilities. Designed as an audio application, Simu-Board shows how the C30 processor is used for a speech-processing algorithm that implements pitch detection and speech compression. The simulation employs a fully functional C30 SmartModel from Logic Automation. Beaverton, Ore., to execute the software code that performs the algorithm.

The tool emphasizes ASIC simulation at the board level. Even after undergoing extensive test vectors, ASICs may not work properly when put in a board because of timing or functional problems at the board level. The TI SimuBoard indicates that by simulating an ASIC in the board, engineers can uncover difficult problems before the design is implemented in silicon.

The SimuBoard kit is a computer-aided reusable engineering (CARE) package that includes schematics, user documentation, support software, and SmartModels for TI's C30 digital signal processor, Scope octal buffers, and memory. TI TGC100 gatearray models are included for the Simuboard's ASIC, which is a floating-point conversion function with Scope cells. Scope is TI's system controllability/observability partitioning environment.

A JTAG scan path is built in the board's design to show engineers how to simulate a serial scan chain in a board. The SimuBoard demonstrates how to execute JTAG instructions in a Scope octal buffer, and details TI Scope instructions for built-in self-testing.

The board is partitioned, and includes manufacturing-defect board-level vectors-serial vectors that have been fault-graded to explain to designers how to use JTAG capabilities in a Mentor Graphics design environment. These vectors can then be reused to test the actual hardware prototype using TI's Asset scan-based diagnostic tool. As a result, the tool describes a DFT methodology from simulation to prototype test.

For more information on the software breadboard, call (800) 336-5236, ext. 700 in the U.S. and Canada, and (214) 995-6611, ext. 700 from any other location. *LISA GUNN* 

### Pick up a little HP quality today.



ELECTRONIC

D E S I G N 35 AUGUST 23, 1990



Toshiba semiconductor products are available from a distributor near you. You can reach the distributor of your choice by calling one of the central numbers: Active Electronics, **1-800-388-8731**; Cronin Electronics, Inc., **1-800-5CRONIN**; General Components, Inc., **1-800-524-1463**; Goold Electronics, **1-800-323-6639**; Itt Multicomponents Corp., **1-800-387-3687**; Merit Electronics, Inc., **1-408-434-0800**;



"There's so much. New applications. New markets. Denser memory for our systems. We could release that design we made last year."

"So what are you waiting for? Get to work". "You're kidding. Is the 4 Megabit DRAM out? Who's got it?" "Toshiba. And you. It should be here this afternoon".

They're here all right. 4Mb DRAMs from Toshiba. Just think what you can do with them. You can attack whole new markets. Design new portable and lap-top applications where you're never had room for enough memory. Embedded applications, too, where you're always so cramped for board space.

Here's the best part. You get the 4Mb density without any penalty in power. In fact, they use no more power than a 1Mb DRAM. That means you can upgrade a system without major redesign. It also means your system will run cool, for added reliability.

Or how about that 80ns access time. That means you can design true zero wait-state systems without resorting to cache memory or complex

| 41              | 1b DRAM SPECIFICATIO                 | NS                                          |  |
|-----------------|--------------------------------------|---------------------------------------------|--|
|                 | 4M x 1                               | 1M x 4                                      |  |
| Access Times    | 80ns, 100ns                          | 80 ns, 100ns                                |  |
| Operating Power | 550mW, 468mW                         | 578mW, 495mW                                |  |
| Packaging       | ZIP                                  | & SOJ                                       |  |
| Modes           | Fast Page<br>Nibble<br>Static Column | Fast Page<br>Static Column<br>Write Per Bit |  |

interleaving schemes.

The high density is made possible by our 0.8 micron design rules, and our Twin Tub CMOS fabrication process. But you'd expect that from the world leader in DRAMs. You'd

expect them to be available in all standard JEDEC package and mode options. And they are. You'd expect them to operate on a single 5 volt supply, too. And they do.

But we give you a few things you might not expect. A master slice concept, for instance. That will cut your qualifying costs tremendously. When you qualify one part, you qualify the whole family.

We save you costly testing time, too. The 8-bit parallel test mode lets you test the unit as if it were eight 512K blocks in parallel. That takes only 1/8th of the time. And the test can be done at the component, board or system level. In fact, your customers can test memory every time they power-up.

There's more to tell. Much more. But we've run out of room. If you'd like complete information, give us a call at 1-800-888-0848 ext. 517. We'll drop a data sheet in the first mail. *Service is our key component*.

# In Touch with Tomorrow **TOSHIBA**

TOSHIBA AMERICA ELECTRONIC COMPONENTS, INC.

**CIRCLE 105** 

© 1989 Toshiba America Electronic Components, Inc.

MST-89-014-1

Marshall Electronics Group, **1-800-522-0084**; Milgray Electronics, Inc., **1-800-MILGRAY**; Marsh Electronics, Inc., **1-800-558-1238**; Reptron Electronics, Inc., **1-800-282-1360**; Rome Electronics, **1-800-366-7663**; Nu Horizons Electronics Corp., **1-800-726-7575**; Sterling Electronics, **1-713-623-6600**; Western Microtechnology, Inc., **1-800-338-1600**;

#### **APPLICATION SPECIFIC PLASTICS FROM PHILLIPS 66**

### YOUR CONNECTION TO THE FUTURE .... TODAY

MCMLXXXIX Phillips 66 Company

Your electrical/electronics marketplace moves rapidly—with change and innovation being the normal course. In your designs, you demand materials that not only keep pace but also help establish new directions—such as Application Specific Plastics from Phillips 66.

Application Specific Plastics from Phillips 66 are here when you need high temperature performance, dimensional stability, and chemical and flame retardance. They are also helping you move into new frontiers such as *surface mount technology, automated assembly,* and *system/ component miniaturization.* 

You expect your supplier to provide more than quality resins. Phillips 66 delivers with:

- Technical support, including the full facilities of the Phillips 66 Plastics Technical Center expert personnel, computeraided design and the latest in testing and molding equipment
- Research efforts applied to your current needs—and to your future expectations
- Quality programs, including Statistical Process Control (SPC), to assure that each shipment you receive meets your specific needs

 Customer service—before and after the sale, to help you achieve your goals from concept through production and beyond

**Recognizing your diverse** requirements, Phillips 66 offers a range of materials that can be tailored to your unique specifications:

Ryton® PPS—This engineering thermoplastic sets the industry standard in electrical/electronic applications because of its high temperature operating characteristics (with a UL index of 240° C) and dimensional stability. The combination of unparalleled thermal, mechanical, physical and electrical properties

of Ryton<sup>®</sup> PPS, together with its exceptional chemical and inherent flame retardance, provides a price/

performance value that you can appreciate. Rvton® S PPSS—As a part of the Ryton® PPS

family of engineering thermoplastics, this amorphous polyphenylene sulfide sulfone also offers higher temperature ranges -with structural use temperatures of 400° F.

With exceptional dimensional stability and toughness, it can help you move into the future, beginning today.

Aspect<sup>™</sup> TPPE—This outstanding thermoplastic polyester (TPPE) offers improved flow and processability that enables you to mold complex parts. It fills out intricate parts easily and preciselyeven at low injection pressures. It also offers chemical resistance. excellent mechanical properties, and superior long-term thermal performance—retaining over 50% tensile strength after 17 weeks at 220°C.

Crystalor<sup>™</sup> PMP—As a polyolefin, the glass-reinforced compounds of Crystalor<sup>™</sup> polymethylpentene (PMP) offer properties that make it a material of choice for many electrical/electronic applications. It provides excellent insulating properties and good hydrolytic stability. Plus its low density (1.05 g/cc for a 30% glass-reinforced compound) makes it an excellent value for these and other applications.

**Discover how Application** Specific Plastics from Phillips 66 can be your connection to successful designs. Call toll free 1-800-53-RESIN.

Or Telex #492455.

CIRCLE 101



"Let's work together on your winning designs."

#### ADVERTISEMENT

#### 0.99 Power Factor Corrected Switcher With Universal Input



1000 watt single and multiple output switchmode power supplies operate from 120 VAC 15 Amp service, or as Universal Input from 90 to 264 VAC line without strapping. Units meet IEC 555-2 harmonic distortion and UL, CSA, VDE, EN, and FCC safety and EMI specifications. Other models operate from 48 VDC or 120/230 VAC. Contact: **Qualidyne** (619) 575-1100

Qualidyne

CIRCLE 641

#### Compact, Modular Switchmode Supply Meets Class B EMI



Compact power supplies can provide up to 400 watts with hundreds of volt/amp combinations of from 1 to 7 DC outputs. Units are available with in-line or sidemount I/O terminals and operate from 120/230 VAC. Options include Auto Current-Sharing with a isolated Power Supply Fail signal, ideal for N+1 use. Contact: **Qualidyne** (619) 575-1100

Qualidyne

CIRCLE 642

#### Low Profile/Low Cost Supplies Are Only 2" to 3" High



Compact switchers feature robust, highcurrent main and auxiliary outputs to suit OEM needs. Single and multiple output models provide from 250 to 1000 watts. Wide user-adjustment ranges, auto AC line select, integral fan-cooling, margining, and inhibit are among the features and available options.

Contact: Qualidyne (619) 575-1100 Qualidyne CIRCLE 643

#### Modular 5" x 5" & 5" x 8" AC-DC Switchers & DC-DC Converters

Hundreds of models with up to 9 independent outputs can be easily configured to meet custom requirements without delays. Providing 800 to 3000 watts, units operate from 48 VDC or 120/230 VAC. All meet EMI and safety specs from UL, CSA, EN, FCC and VDE. Wide adjustable and current sharing outputs available. Contact: Qualidyne (619) 575-1100 Qualidyne CIRCLE 644





FREE NEW 66-PAGE CATALOG/BINDER CALL OR WRITE: **QUALIDYNE** 3055 DEL SOL BLVD. SAN DIEGO, CA 92154 PHONE: (619) 575-1100 FAX: (619) 429-1011

CIRCLE 645

#### **TECHNOLOGY ANALYSIS**

### BOUNDARY SCAN HOLDS COURT AT ITC '90 Technical Papers On IEEE-1149.1 And A Meeting With Its Authors Highlight The Show.

JOHN NOVELLINO

ppropriately enough, the upcoming International Test Conference features a strong collection of technical papers on various aspects of boundary-scan techniques. The show comes soon after the formal approval of an IEEE standard for this emerging technology. This standard helps ease the task of testing densely packed pc boards containing components with closely spaced pins or surface-mounted components. But no standard can cover all aspects of a technology, so plenty of room exists for discussions on the partial use of boundary-scan components, descriptive languages, testpattern generation, and other related topics.

More than a dozen papers at ITC

'90, scheduled for September 10 through 14 in Washington, D.C., discuss these topics as well as specific applications of boundary-scan testing. In addition, the conference features a two-hour panel session with the members of the IEEE-1149.1 working group. This open meeting offers attendees the chance to discuss any problems or suggestions they encountered while implementing their own designs with the people who actually developed the standard.

Work on the boundary-scan standard began in November 1985 with the formation of the Joint Test Action Group (JTAG). Some of the biggest names in the electronics industry were among the group: AT&T, British Telecom, DEC, Hewlett-Packard, IBM, Motorola, Philips, Siemens, and Texas Instruments. The idea was to replace the traditional probe technology—the so-called bed-of-



1. A KEY FEATURE OF THE IEEE-1149.1 boundary-scan architecture is the test access port. Here, test signals can be serially applied and read on only four pins.

nails fixture—that had become too expensive and unreliable for testing high-density boards with VLSI and surface-mounted components. By April 1988, a technical proposal for boundary scan existed, and development of the standard was transferred to the IEEE.

The IEEE Standards Board approved IEEE Standard 1149.1, IEEE Standard Test Access Port and Boundary-Scan Architecture, last February 15 and the document was published in May. The standard defines the test circuitry required in ICs and a uniform chip-level interface for communicating test, maintenance, and support information.

With the four-pin (optionally five-pin) test access port (TAP), external devices can communicate with the onchip test circuitry (*Fig. 1*). The required pins include Test Data In (TDI), Test Data Out (TDO), Test Mode Select

ELECTRONIC DESIGN41

#### ITC HIGHLIGHTS BOUNDARY SCAN

(TMS), and Test Clock (TCK). To achieve this minimal number of pins, instructions and data are transmitted serially. The on-chip circuitry includes a scan path that enables the tester to determine whether the IC is properly connected. Also defined is an optional self-test mode for the IC itself as well as other functions, such as the ability to read an identity tag embedded in the test circuitry.

#### TAMING THE SPEED DEMON

One common problem test engineers face is keeping up with the speeds of the products being developed. Under the best circumstances, it's difficult to do at-speed tests on today's fastest devices. Surface-mounted components and 25-mil pin spacing only make the job tougher. Fortunately, the IEEE-1149.1 sample mode makes it possible for users to sample the response data from a module under test (MUT) at the module's speed, but transfer the data to the tester at a much slower rate.

Mark F. Lefebvre of Digital Equipment Corp., Andover, Mass., describes a sample-mode scan tester that takes advantage of this speed difference. The tester is being developed to diagnose at-speed functional faults on modules that incorporate boundary-scan technology. Lefebvre's paper, "Functional test and diagnosis: A proposed JTAG sample-mode scan tester," notes that initial results indicate that sample-mode testing can effectively reveal faults on boards where the lack of physical access prevents the use of traditional functional testing.

The test procedure captures the nodal response of the desired test-sequence cycle at the boundary-scan latches required in devices that comply with IEEE-1149.1. This data is then shifted to the tester. The transfer, however, doesn't have to occur immediately after capture and needn't be done at MUT speed. The tester Lefebvre describes includes a scan subsystem and a host processor. The scan subsystem contains hardware that manipulates the MUT interface and controls the operation of the 1149.1 devices on the MUT. The host processor—a VAXStation 3500—controls the scan subsystem, executing the needed software modules. The application program is also loaded and executed from the host processor.

The technique does have some limitations. For one, the MUT must contain the signals and logic needed to synchronize the module test sequence and the tester's operation. In addition, the relationship between the MUT and the test clocks will de-



2. A GENERAL DEMONSTRATION BOARD built by Texas Instruments to evaluate automatic test-pattern generation for boundary scan was configured to drive an LED array. The ATPG tests were performed twice—once with the board partitioned into sequential and combinatorial logic, and again with the board as one entity.

termine the tester's effectiveness. Finally, for satisfactory diagnostic resolution, a large percentage of the MUT devices must comply with IEEE-1149.1.

That last condition reflects one concern of boundary-scan testing. Although the technology has been well received, it will be a long time, if ever, before pc boards contain 100% boundary-scan devices. Gordon D. Robinson and John G. Deshayes of GenRad Inc., Concord, Mass., address this problem in their ITC '90 paper, "Interconnect testing of boards with partial boundary scan." The authors note that diagnosing shorts and opens on boards with both boundary-scan and non-boundaryscan parts is difficult, largely because the normal parts are powered, active, and unpredictable when the boundary-scan circuitry is used.

The test procedure requires four stages. The first is a conventional shorts test between all of the places where the tester has physical access. Next comes a scan-path integrity test, which ensures that the testability circuitry in the boundaryscan devices and the scan-path segments between components work well enough to be used in later stages.

The third stage is an interaction test, which checks for shorts between nodes with physical tester access and boundary-scan nodes without such access. The last stop is an interconnect test that looks for opens and shorts on the pure boundary-scan nodes. This stage is similar to other boundary-scan interconnect test methods.

#### NORMAL DEVICES DISABLED

When checking for shorts between nodes with full or partial boundary-scan control and boundary-scan or tester observability, the authors include the board's edge connector inputs and outputs. This is because they can be controlled and observed as easily as the boundary-scan nodes. When the test is in this stage, a set of precalculated patterns identifies groups of nodes that may be shorted. Then a set of adaptively generated patterns walk a dominant value through these groups.

If a node can be driven by either a boundary-scan or non-boundaryscan component, the normal component must be disabled by holding its enable line at the disable value. This is done with standard in-circuit isolation algorithms.

If boundary-scan testing is to gain wide-spread acceptance and use, the industry must have a standard language to describe the essential features of devices that comply with

# POWER-ONE D.C. POWER SUPPLIES Not Only The Best ... The Best Selection, Too



#### SWITCHERS

POWER-ONE'S International Switcher Series incorporates the latest state-ofthe-art switching technology while providing POWER-ONE's traditional high quality at low prices. With certification to the world's toughest safety agency requirements, the series is especially suited for products sold not only domestically, but internationally as well. • 85 models...40 watts to 400 watts • Efficient...reliable...economical • VDE construction • Up to 5 fully regulated outputs • Full international safety and EMI approvals

LINEARS

POWER-ONE'S International Linear Series is the world's undisputed leader in versatile, cost-effective linear power supply products. A long-time favorite of designers and engineers worldwide, the series is the most widely purchased power supply line through distribution in the industry. The most popular voltage and current combinations are available in a wide variety of off-the-shelf standard models. • Popular industry standard packages • 77 models. . . 6 watts to 280 watts • ± 0.05% regulation • Up to 4 fully regulated outputs • Worldwide safety approvals



#### HIGH POWER

POWER-ONE'S International High Power Series is the industry's only true fully-modular high power product line. Specify a power system that meets your exact requirements from a wide selection of single, dual and

triple output plug-in power modules. Virtually any combination of output voltage and current rating can be delivered from stock. • 500 watts to 1500 watts • Fully modular construction • Up to 15 fully regulated outputs • UPS battery backup option • Parallelable outputs with current sharing (800)

TOLL-FREE LITERATURE HOT-LINE: (800) 235-5943 In California: (800) 421-3439



POWER-ONE offers one of the largest selections of switcher, linear, and high power standard models in the world. So, whatever your D.C. power supply requirement calls for, make POWER-ONE your first choice and be sure you're getting the best—not only in quality, but selection and value as well. Call today for our new 1990 catalogs.

D.C. POWER SUPPLIE

"Innovators in Power Supply Technology

740 Calle Plano · Camarillo, CA 93010-8583 Phone: (805) 987-8741 · (805) 987-3891 TWX: 910-336-1297 · FAX: (805) 388-0476



#### ITC HIGHLIGHTS BOUNDARY SCAN

IEEE-1149.1. The document leaves much room for user-designed features and options, so designers will need a way to describe their particular implementations. Kenneth P. Parker and Stig Oresjo of Hewlett-Packard's Manufacturing Test Div., Loveland, Colo., propose a solution in their paper, "A language for describing boundary-scan devices." The language was developed with input from a large number of companies, many of which helped draft IEEE-1149.1.

The language, dubbed Boundary-Scan Description Language (BSDL), is a subset of the VHSIC Hardware Description Language (IEEE Standard 1076-1987, VHDL). The authors state that the language was written with two criteria in mind: that it be user-friendly when writing files, and that it be simply and unambiguously parsable by computer. Another benefit, according to the paper, is that users who attempt to code device features or make semantic checks may discover compliance violations in the device. If a device can't be described by BSDL, the component doesn't comply with 1149.1.

BSDL isn't a general-purpose hardware description language; it describes the testability features of 1149.1-compliant devices. With a BSDL description and a knowledge of the standard, tools for testability analysis, test generation, and failure diagnosis can understand the datatransport characteristics of a device. VHDL's additional capabilities permit simulation, verification, compliance analysis, and synthesis functions.

The proposed language concentrates on the many options that designers of boundary-scan devices can choose. In fact, it doesn't include design elements required by IEEE-1149.1. For instance, BSDL doesn't describe the Bypass Register because the standard fully defines it, without options. The authors note that going this route should eliminate both redundancy and the opportunity for error.

An area in which boundary-scan techniques should have a major impact is automatic test pattern generation (ATPG). Few ATPG tools are available for board testing, but IEEE-1149.1 should facilitate both manual and automatic pattern generation for boards. The key is proper partitioning of the board into the logic clusters required by 1149.1, according to "ATPG issues for board designs implementing boundary scan."

#### ATPG EXPERIMENT

The paper—written by Don Sterba, Andy Halliday, and Don McClean of Texas Instruments' Defense Systems and Electronics Group, Plano, Tex.—describes an experiment conducted on three different types of demonstration boards to



44 ELECTRONIC DESIGN AUGUST 23, 1990 evaluate ATPG in a boundary-scan environment. According to the authors, the partitioning makes it possible for the ATPG tools to work on smaller clusters of logic, rather than on a complete board, making ATPG more feasible.

The first board was a general demonstration board that held a small design with a sequential logic partition and a combinatorial logic partition that included a boundary-scan ASIC. The second was a more complex board with a boundary-scan ASIC, a statistical data processor, a speech processor, state machines, and a VME-bus interface. The last board was based on a digital signal processor and contained a boundary-scan ASIC, two digital-signal-processor chips (one with boundary scan), a microcontroller sequencer, and a VMEbus interface.

Conventional buffers, transceivers, latches, and registers were replaced with TI's Scope Octals, which have boundary-scan capability. The ATPG and fault-simulation tool used was Racal Redac's Intelligen/Cadat, which handles sequential and combinatorial logic and processes functional primitives.

The general demonstration board's state machine outputs drive an LED array (Fig. 2). Intelligen handled the board in two different modes. First, the board's sequential and combinatorial logic partitions were submitted separately. Then the design was submitted as a whole. The results were similar, varying only because of the duplication required by the partitioning. About 100 patterns were generated and 550 faults were defined. Fault coverage was better than 98%.

The authors concluded that designers implementing boundary scan should follow general guidelines for design for testability (DFT), especially the isolation of complex devices. By replacing standard parts with scannable ones, many DFT features can be used without any additional components. Also, a structured, hierarchical method of design capture in the CAE environment will make partitioning easier.

Taking advantage of scan-based

#### ITC HIGHLIGHTS BOUNDARY SCAN

techniques, Apollo Computer, Chelmsford, Mass., designed a chip that can act as a centralized resource to control board-level test functions. By placing this scan-and-clock-resource (SCR) chip on each board, Apollo can link every board to an internal or external test processor, eliminating the need for specialized in-circuit testers. The SCR chip is used on the Apollo DN10000 workstation.

Bulent I. Dervisoglu describes the SCR in his ITC '90 paper, "Towards a standard approach for controlling board-level test functions." Besides accessing the scan paths and other testability features available on the board, the chip generates the necessary clock signals. It can supply separate control and clock signals for up to eight independent ports. Apollo, a division of Hewlett-Packard, selected certain differences in the features of various board components handled by the SCR. Other differences must be resolved by the diagnostic software. Consequently, the chip works with boards that have both scan-based and non-scan parts.

The clock circuitry minimizes the skew among the several clock signals (Fig. 3). A local voltage-controlled crystal oscillator and phase-locked loop align clocks from different boards with each other. A free-running output from the chip is fed back to supply the SCR's own clock.

The SCR has a limited instruction set that uses or modifies a set of 16bit internal registers. The three categories of instructions include register op instructions, which read or write the registers; clock control instructions that start or stop the functional clock; and scan control instructions, which perform regular scanin/scan-out operations or generate pseudo-random test vectors and capture test signatures. All instruction op codes are 8 bits long.

Dervisoglu notes that one advantage of this approach is that the target chips and boards can share the controller's features. As a result, testability features that may be too costly to include in the individual chips can be made available through the SCR.  $\Box$ 



## 68040 SYSTEMS EQUIPPED YOU'LL NOTICE A



In a word, they are fast. And they make even speedy 68040 systems that *don't* use the 84C31, look like they're not in motion.

The 84C31 was designed

with the close cooperation of Motorola. It is the *only* DRAM controller designed

NiTHOUT

#### SAMSUNG'S DRAM CONTROLLER

| Part Number          | RAMa Supported    | Package     |
|----------------------|-------------------|-------------|
| KS84C31-33CL         | 256K, 1Mb         | 68-pin PLCC |
| KS84C32-33CL         | 256K, 1Mb, 4Mb    | 84-pin PLCC |
| Samples and producti | on available now. | o. pm i boo |

specifically for Motorola's powerful 68040 and 68030 microprocessors.

Like the extremely successful earlier-generation Samsung System Accelerators," the part is highly integrated and inherently fast. And as the cutting edge in memory control, it can help you simply and economically enhance even 68040 performance.

The 84C31 supports both the burst and non-burst modes of the 68040. It also provides a direct interface

### WITH OUR DRAM CONTROLLER: CERTAIN IMPROVEMENT.

to the microprocessor. Which saves you dollars, board real estate, and

| Access Clocks | DRAM Speed | Frequency (Mbz) |  |
|---------------|------------|-----------------|--|
| 4-2-2-2       | 70 ns      | 20              |  |
| 5-2-2-2       | 120 ns     | 20              |  |
| 5-2-2-2       | 80 ns      | 25              |  |
| 6-2-2-2       | 120 ns     | 25              |  |
| 6-2-2-2       | 80 ns      | 33              |  |
| 7-2-2-2       | 100 ns     | 33              |  |
| 6804          |            | SUMMARY         |  |
| Access Clocks | DRAM Speed | Frequency (Mbz) |  |
| 3-2-2-2       | 80 ns      | 25              |  |
| 5-2-2-2       | 100 ns     | 25              |  |
| 6-2-2-2       | 120 ns     | 25              |  |
| 5-2-2-2       | 80 ns      | 33              |  |
| 6-2-2-2       | 100 ns     | 33              |  |

TH

design time, since it means you don't need additional glue logic.

*Ease* of design is another advantage. As a glance at our System Design Guides will show, it's an unusually simple chip to design in.

All in all, we believe the 84C31 is the best memory controller solution available today. For details on using it to make *your* designs take off, contact DRAM Controller Marketing, Samsung Semiconductor, 3725 No. First St., San Jose, CA 95134. Or call 1-800-669-5400, or 408-954-7229.



© Samoung Semiconductor, Inc., 1990. System Accelerator is a trademark of Samoung Semiconductor. Inc. Materials is a trademark of Materials Inc.

**CIRCLE 143** 

# Be Brilliant At In Productio



7:05 am : Breakfast Suddenly, between bites, the answer to that new system design jumps right into your brain. But how to make it work in silicon? Use an Actel field programmable gate array!



8:50 am : Design You warm up the design program on your 386 and put in the final touches. Then a quick rule check and 25 MHz system simulation with the Action Logic System software.



11:00 am : Place & Route You watch the system place and route all 1700 gates (out of 2000 available) in under 40 minutes. 100% automatically! A final timing check. Then think of something to do until lunch.



12:00 pm : Lunch Remember lunch? Normal people actually stop working and have a nice meal—right in the middle of the day! With Actel's logic solution, this could become a habit.

#### ACTEL FIELD PROGRAMMABLE GATE ARRAYS

They're a feast for your imagination. Actel's ACT<sup>™</sup>1

arrays bring you a com-

pletely new approach to logic integration. Not just another brand of EPLD, PAL, or LCA<sup>™</sup> chips. But true, high density, desktop configurable, channeled gate arrays.

They're the core of Actel's comprehensive design and production system for creating your own ASICs. Right at your desk. On a 386 PC or workstation. With familiar design tools like Viewlogic,<sup>™</sup> OrCAD<sup>™</sup> and Mentor.<sup>™</sup>

And do it in hours instead of weeks. Even between meals.

How? With features like 85% gate utilization. Guaranteed. Plus 100% automatic

# Breakfast And n By Dinner.



1:15 pm: Program You load the Activator™ programming module with a 2000-gate ACT 1020 chip and hit "configure." Take a very quick coffee break while your design becomes a reality.



1:25 pm : Test You do a complete, real-time performance check, with built-in test circuits that provide 100% observability of all on-chip functions. Without generating any test vectors.



4:00 pm : Production Your pride and joy is designed, created, tested, and off to the boys in Production. And you're finished way ahead of schedule! Better think of something to do until 5:00.

**6:00 pm : Dinner** Remember dinner? Normal people actually go home and eat with their families. On your way, start thinking about how Actel's logic solution can help you be brilliant tomorrow.

placement and routing. Guaranteed. So you finish fast, and never get stuck doing the most tedious part of the job by hand. And design verification is quick and easy, with on-chip Actionprobes<sup>™</sup> that work with your logic analyzer to provide 100% observability

of internal logic signals. Guaranteed.

All this is made possible by Actel's invention of the revolutionary PLICE<sup>™</sup> antifuse programming element. Developed specifically for logic integration, PLICE antifuses and Actel's gate array architecture let you pack more functionality into much smaller spaces. No more splitting



equations across multiple PLDs. Or being short on flip flops. Or running out of connections halfway through routing.

> Every Actel part is fully tested at the factory, and each antifuse is verified during programming. So you don't have to give up testability for convenience.

You can be brilliant right now with 1200- and 2000-gate devices, and 6000-gate parts are on the way.

Call **1-800-227-1817**, ext. 60 today for a free demo disk and full details about the whole Actel logic solution.

It could make your whole day.



# your processor in suspended animation.

### Introducing the industry's first 20 and 25ns—1 Megabit SRAMs.

History is filled with examples of good architecture gone bad. Elegant designs left hanging because they didn't have the right parts.

As a system designer, you've probably experienced the same thing. Now, Paradigm Technology offers a solution. The industry's first 20 and 25-nanosecond 128K x 8 SRAMs.

Our 1 Mb SRAMs provide significantly enhanced functionality, throughput and performance in a variety of architectures. What's more, a very small cell size allows our chips to fit neatly into packages as small as 400-mils—all

made possible by a proprietary dual-well CMOS process.

Best of all, every SRAM is fabricated right here in our own facility in San Jose, California.

Don't keep your processor in a state of suspended animation. To

|                | kage                 |                      |                |                    |
|----------------|----------------------|----------------------|----------------|--------------------|
| Access<br>Time | 400 mil<br>Sidebraze | 600 mil<br>Sidebraze | 400 mil<br>SOJ | 400 mil<br>Cerpack |
| 20 ns          | SEPT                 | SEPT                 | NOV            | SEPT               |
| 25 ns          | NOW                  | SEPT                 | NOV            | SEPT               |

Military-grade parts under MIL-STD-883 Class C available in 4th quarter 1990.

place an order for any of our family of very fast 1 Mb and 256K SRAMs, call Paradigm's Express Chip hotline today.



Catch the Express<sup>sm</sup> 1-800-767-4530

PARADIGM TECHNOLOGY, INC. 71 Vista Montana, San Jose, California 95134 (408) 954-0500 FAX (408) 954-8913

**CIRCLE 100** 

#### COVER FEATURE

DELTA-SIGMA ARCHITECTURE PUTS TWO 18-BIT AUDIO DACS—COMPLETE WITH DIGITAL AND ANALOG FILTERS—IN A TINY 28-PIN SOIC.

# **18-BIT AUDIO DACS CUT PCB SPACE DRAMATICALLY**

FRANK GOODENOUGH

pen a compact-disc player, and you'll find that the digital-to-analog conversion section occupies  $8 \text{ in.}^2$  of space, approximately. The section includes a twochannel digital interpolation filter IC, followed by a dual 16- or 18-bit DAC chip. The DAC drives an IC with a pair of con-

tinuous-time lowpass smoothing filters. Rounding out the section is an IC with a pair of output op amps *(see the opening illustration)*. Not including a DAC, these four IC packages plus a handful of resistors and capacitors for the filters cost about \$30 to \$40 (in 1000-unit lots). And an 18-bit dual DAC could run another \$15 to \$20 in cost.

Crystal Semiconductor has replaced all of those parts with a true subsystem-on-a-chip in one 28-pin SOIC package—the CS4328. The chip is just 0.7-in. long by 0.4-in. wide, including pins (it's also available in a 28-pin DIP). Moreover, with an A-weighted dynamic range of 97 dB, it's as good as any audio DAC commercially available over the audio range. A-weighting is a term that refers to a standard curve that defines a CD player's modified frequency response. The complete DAC sub-system, which includes separate analog and digital CMOS chips on the same leadframe in one package, will be priced at about \$30 each in 1000-lot quantities (see the table).

Crystal accomplished this miniaturization task by applying its expertise in delta-sigma analog-to-digital converters and by translating it into delta-sigma DACs. The tiny SOIC package contains two complete 18-bit DACs. The DACs, without any other components, take a standard 3-line serial input from the



audio data processor and supply a pair of outputs ready for an RCA-type phone-jack. That is, the two outputs are ready to put 2 Vpk-pk across 600  $\Omega$ .

The 36,800 mil<sup>2</sup> digital die is built on a 1.5-  $\mu$ m process, while the 28,500-mil<sup>2</sup> analog chip is built on a 3- $\mu$ m process. Similar to most digital ICs, the former can be shrunk easily with a new mask set and a finer-geometry process, for possible further cost reductions (Crystal

#### **COVER: COMPLETE 18-BIT STEREO DAC**

has already shrunk the digital die in their audio ADC).

There's much more to the CS4328 dual-DAC ICthan its application in a CD player. For openers, it's a pair of true, slightly better than 16-bit-accurate, glitchless DACs that can be updated at rates that are better than 50 kHz. Each of the two DACs costs about \$15 in 1000-unit lots. Moreover, the analog smoothing filter in the output circuit of each DAC directly tracks the DAC's input word rate. Consequently, the same device can be used for diverse applications without redesigning a filter circuit.

These applications include precision waveform generation for a variety of uses, ranging from ATE and arbitrary waveform creation to complimenting a delta-sigma ADC in DSP applications. Other applications include music synthesizers, studio audio systems, and musical-instrument keyboards. Note that if a dc voltage is required from these DACs, they must be refreshed constantly with the same digital word.

A more esoteric application involves music composition on workstations. Software designers can write music for composers on their workstations. Once connected to one or more DACs and a multichannel audio system, the designers can listen to the music instantly.

#### A CLOSER LOOK

Following the IC's serial input interface block are 8X oversampled digital interpolation filters (see the figure). The filters drive 64X oversampled digital delta-sigma modulators, each producing a 1-bit bitstream. In the 1-bit DACs, the bitstream converts the reference to a train of pulses with constant height and variable-ONEs density (ONEs density is the ratio of the number of ONEs to the number of ZEROs for a given period of time).

The analog pulses from the DACs are applied to the 4th-order switchedcapacitor, lowpass, analog filters. The pulses drive two-pole, continuous-time filters to eliminate switched-capacitor clock noise. The switched-capacitor filter conveniently tracks the clock frequency, making it possible for the 4328 to be used





Micro-Balance Armature Design, the secret behind the T-Series. Capable of high density board mounting without affecting the

• Excellent in vibration/shock resistance adjacent relays' operating High speed performance is due to the low mass and small size

- of the moving components Operate Time: 2mSec Release Time: 1mSec Special hinge construction of the Armature block reduces
  - friction. Consistent movement offers minimal variation in operating characteristics.

sion of the TQ, offering 80mW nominal Call or write today for a complimentary copy of the 1987 NARM's power consumption, direct drive possible by TTL or CMOS logic, available Fourth, the TF-SMD, a surface mount configuration of the TF, with all the features plus surface mount capability.

Destructive shock - 100G Destructive vibration - 30G

First the TQ and now ...

i Series Series Aromati

Again, Aromat breaks through in tech-

nology, with new relays that are ideal extensions of the TQ, for a wider vari-

First, the TQ2, introduced in 1986 as

"the world's smallest polarized relays."

Second, the TQ-4, a 4-pole version of

the TQ, ideal for special applications

Third, the TF, the highly sensitive ver-

ety of demanding applications.

and critical board layouts.

for use with 48V coil.

Charles Schneider Best Paper Award (1st Place Prize) on the TQ relay's micro-balanced armature design.

Advanced switching technology. CIRCLE 81 CALL ME I'M INTERESTED CIRCLE 82 SEND LITERATURE For further information, contact your nearest Aromat sales office: Tel: (407) 855-1075 Tel: (201) 464-3550

Elk Grove Village, IL Tel: (708) 593-8535 Richardson, TX Tel: (214) 235-0415 San Jose, CA Tel: (408) 433-0466



Garden Grove, CA Tel: (714) 895-7707 Aromat Canada Inc. Mississauga, Ontario

Tel: (416) 624-3777

402

#### **COVER: COMPLETE 18-BIT STEREO DAC**

with all three standard digital-audio sampling rates (32, 44.1, and 48 kHz), or any other rate required for a specific application. If very-low-frequency sampling—say a few kilohertz—is used, more continuoustime filtering can be added at the output stage.

The continuous-time filter drives the CMOS output amplifier, which puts out  $\pm 2$  V across 600  $\Omega$ . The amplifier's output is short-circuit protected by limiting the output current to  $\pm 20$  mA. The 4328's signal-tonoise + distortion (THD+N) ratio is a minimum of 93 dB. A-weighted, the 4328 dual-DAC's THD+N ratio is typically 97 dB.

Like all of Crystal's ADCs, the 4328 has autocalibration. An autozero operation is instigated after power-up by bringing the Reset pin low. This action forces the output of the DACs to zero (through the calibration microcontroller) and resets the digital filter and modulator. The digital correction word is stored in the static RAM. When Reset goes low, the Calibration Output signal goes high and stays high until the end of an offset-calibration cycle, which takes 1024 input-word-rate cycles to occur (the input word rate is the frequency at which new words for each channel are fed to the DACs, and is the same as the frequency on the Left/Right Clock line). The Calibration Output signal line must be connected to the Comparator Input signal line for offset calibration to occur.

#### SYSTEM SIGNALS

Because the 4328's digital-signal and control circuits are versatile, the IC can operate with four different serial data formats of 0 through 3. Format 0 is compatible with the combination of existing 16-bit DACs and digital-filter chips. Format 1 is the 18-bit variant of format 0. Format 2 is similar to that of Crystal's ADCs and many DSP serial ports. Format 3 is compatible with the popular I<sup>2</sup>S serial data protocol.

Formats 2 and 3 support 18-bit words, as well as 16-bit words followed by two zeros. All formats employ a two's-complement code, with

| Parameter                           | Minimum           | Typical | Maximum | Units  |
|-------------------------------------|-------------------|---------|---------|--------|
| Dynamic range                       | 93                | 95      |         | dB     |
| Dynamic range (A-weighted)          |                   | 97      |         |        |
| Signal-to-noise + distortion ratio  |                   |         |         |        |
| 0 dB out                            | 92                | 94      |         | dB     |
| -20 dB out                          |                   | 75      |         | dB     |
| -60 dB out                          |                   | 35      |         | dB     |
| -20 dB out (A-weighted)             |                   | 77      |         | dB     |
| -60 dB out (A-weighted)             |                   | 37      |         | dB     |
| Phase response                      |                   | ±0.5    |         | Deg.   |
| Passband (see note)                 |                   |         |         |        |
| To 3-dB corner                      | 0                 |         | 23.5    | kHz    |
| To 0.001-dB corner                  | 0                 |         | 21.6    | kHz    |
|                                     |                   |         |         |        |
| Ripple                              |                   |         | 0.001   | dB     |
| Stopband                            | 26.4              |         |         | kHz    |
| Stopband attenuation                | 90                |         |         | dB     |
| Interchannel isolation              |                   | -80     |         | dB     |
| Dc interchannel gain mismatch       |                   | +1      |         | mV     |
| Dc gain error                       |                   |         | ±5      | %      |
| Dc gain drift                       |                   | 150     |         | ppm/°C |
| Do offset error (after calibration) | CONTRACTOR OF THE | +1      |         | mV     |
| Full-scale output-voltage range     | +2                | 1       |         | Vokok  |
| Power-supply current                | 14                |         |         | Ahv-hv |
| Analog @ +5V                        |                   | 35      |         | mA     |
| Analog @ -5 V                       |                   | 35      |         | mA     |
| Digital @ +5V                       |                   | 50      |         | mA     |
| Power-supply rejection ratio        |                   | 30      |         | dB     |
|                                     |                   |         |         |        |

Analog characteristics are at 25°C; supply rails =  $\pm$ 5 V; full-scale output sinewave = 991 Hz; input word rate = 48 kHz; data clock = 3.072 MHz; load R = 10 kX; measurement bandwidth is 10 Hz to 20 kHz, unweighted unless noted.

Note: The passband and stopband edges scale with frequency. For input word rates (IWRs) other than 48 kHz, scale the 0.001-dB passband edge by 0.45 X IWR and scale the stopband edge by 0.55 X IWR.

the most-significant bit being first.

Data is brought in from the audio data processor on the Serial Data Input pin, while the Bit Input Clock pin receives the serial data clock, and the Left/Right Clock pin defines the channel and data delineation (see the figure again). In formats 0, 1, and 2, the Left/Right Clock signal is high for the left channel and low for the right channel. The reverse is true for format 3. A 2-bit word on the Digital Input Format 0 and 1 pins selects the type of format desired.

The DAC's master clock signal comes in on the External Clock Input pin. Alternatively, a crystal may be connected between the External Clock Input and External Clock Output pins.

The master clock, whose frequency is a function of the desired input word rate and the Clock-Speed Select signal, runs the interpolation filters and delta-sigma modulators. By setting the Clock-Speed Select line low, an External Clock Input frequency is chosen that's 256 times the input word rate. Setting it high produces an External Clock Input signal that's 384 times the input word rate.

The Analog Clock Output signal frequency, which clocks the switched-capacitor smoothing filter, is always 128 times the input word rate. For example, if the Left/Right Clock signal is 44.1 kHz and the Clock-Speed Select signal is low, the External Clock Input signal should be 11.2896 MHz and the Analog Clock Output signal will be 5.6448 MHz. If the Clock-Speed Select signal is high, XTI should be 16.9344 MHz but XTI is still 5.6448 MHz.□

#### PRICE AND AVAILABILTY

The CS4328 18-bit dual stereo DAC in a 28pin plastic SOIC goes for \$35 each in quantities of 100. Its identical twin in a 28-pin plastic DIP goes for \$30 each in the same quantities.

Crystal Semiconductor Corp., P.O. Box 17847, Austin, TX 78760; Brad Fluke, (512) 445-7222. CIRCLE 512

| HOW VALUABLE? | CIRCLE |  |  |
|---------------|--------|--|--|
| HIGHLY        | 547    |  |  |
| MODERATELY    | 548    |  |  |
| SLIGHTLY      | 549    |  |  |

# Up To **600 Watts** 'er Inch

Our expanding family of compact, configurable, power systems combine the flexibility of a custom supply with the availability of standard catalog products

... in low profile, compact packages that let you pack the most power into the least amount of space. And they meet the specialized input voltage, noise and transient requirements of major worldwide markets. Think of them as a universal solution for most of your system power requirements . . . AC or DC input . . . in computer, telecom or vehicular applications . . . up to 600 Watts.

FlatPAC™ is the industry benchmark for power density in off-line applications. And now, ComPAC<sup>™</sup> sets the standard for DC input supplies . . . in a package less than one inch tall! Both offer unprecedented flexibility in configuration along with instant availability . . . in a fraction of the space required by conventional switchers. Just define your requirements . . . we utilize our high frequency, high power-density converters to quickly configure a FlatPAC or ComPAC specific to your needs.

 4
 2
 6
 1
 10
 11
 15
 14
 12
 16
 10
 51
 54
 56
 54
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56
 56<

You benefit from the proven field performance, high efficiency and inherently high reliability of our component-level power converters, without sacrificing any of the features you need: off-line inputs for worldwide application; nominal DC inputs

> from 24 to 300 VDC; surge limiting; safety agency recognition; EMI/RFI to FCC/VDE, British Telecom, Bellcore or MIL-STD-461; totally isolated and trimmable outputs; AC OK and DC OK status signals ... and more.

> You don't have to choose between costly and risky custom development or bulky catalog supplies. Call us to discuss FlatPAC and ComPAC . . . the new standards that make customs obsolete.

Does your power supply measure up? Call VICOR EXPRESS for a free ruler at 1-800-735-6200 or 508-470-2900 at ext. 265



**Component Solutions For Your Power System** 23 Frontage Road, Andover, MA 01810

Common Stock Traded on NASDAQ under "VICR"



FlatPAC<sup>TM</sup> **AC Input** 10/220 VAC ge inputs 1, 2, or 3 Number of Outputs 2 to 95 VDC **Output Voltages** Up to 600 Watts **Output Pov** FCC Part 15, Class A VDE 0871, Class A IEEE Std 587-1980

**Applicable Specifications** 

#### 1.2. or 3 2 to 95 VDC Up to 600 Watts

ComPAC<sup>TM</sup>

**DC** Input

Bellcore (24/48 V) British Telecom (24/48 V) FCC/VDE, Class A (300 V) MIL-STD-461 C (28/270 V) MIL-STD-704A

24, 28, 48, 270, 300 VDC

# You Can Only Go to a

## Oki's New 0.8µm ASICs

f your ASIC vendor's 1.0μm product is at the end of its shrink, your anxieties are justified. When they'll get to the higher speeds and densities you need for next-generation products is a good question.

Oki's there now. Our new family of *true* 0.8µm drawn sea-of-gates offers the migration path you need to 0.6µm, 0.5µm, and beyond. With 200 ps to 400 ps gate delays and 500 MHz flip-flops, these new CMOS 5-Volt SOGs provide the highspeed performance your systems require now — and in the future. Manufactured on a proven, high-volume production line, they also provide the guaranteed quality and reliability your systems demand.

Choose from a range of products – 4K to 92K usable

gates — and JEDEC metric packages, including QFP and PGA. Our automatic test vector generation (ATVG) capability using scan macros allows you to achieve greater than 95% fault coverage. And it's easy to design with Oki ASICs. We support many popular industry-standard platforms and offer industrystandard in-house tools such as Verilog<sup>®</sup> and Explorer Rene.<sup>™</sup>

Start easing your ASIC anxieties today. Call 1-800-654-6994 and schedule a consultation. We'll analyze your ASIC needs and provide the complete design support you need for today's high-density systems — and for those even higher performance systems you've thought about, but couldn't design. Now you can — with Oki.



Transforming technology into customer solutions

# Shrink for So Long

| n | Qm   | OF: | ACIC | Droduct | Fomily |  |
|---|------|-----|------|---------|--------|--|
| u | .oum | UKI | ASIL | Product | ramily |  |

|                     | Esti-<br>mated<br>Usable   | No.<br>of   | Package Types |             |            |  |
|---------------------|----------------------------|-------------|---------------|-------------|------------|--|
| Family <sup>1</sup> | Core<br>Gates <sup>2</sup> | I/O<br>Pads | PLCC          | QFP         | PGA        |  |
| MSM10S01XX          | 4K                         | 100         | 68, 84        | 60 to 100   | 88 to 108  |  |
| MSM10S03XX          | 12K                        | 160         | 68, 84        | 80 to 144   | 88 to 132  |  |
| MSM10S05XX          | 22K                        | 208         | Stores,       | 120 to 208  | 108 to 208 |  |
| MSM10S09XX          | 36K                        | 272         | A March       | 144 to 272* | 108 to 256 |  |
| MSM10S11XX          | 47K                        | 304         | to the        | 144 to 304* | 132 to 301 |  |
| MSM10S18XX          | 72K                        | 384         | 1 10.15       | 144 to 304* | 208 to 340 |  |
| MSM10S23XX          | 92K                        | 424         | 24/14         | 144 to 304* | 240 to 340 |  |

\*Other products are under development \*Up to 100% utilization increase with 3-layer metal, memory, and other regular blocks \*JEDEC metric packages



785 North Mary Avenue Sunnyvale, CA 94086-2909 Telephone 1-800-654-6994

Verilog is a registered trademark of Cadence Design Systems, Inc. Explorer Rene is a trademark of Mentor Graphics Corporation.

#### ADVANCED COMPUTER TECHNOLOGY

On the following pages, Electronic Design presents an overview on Advanced Computer Technology as seen by experts in six key areas: Massively Parallel Systems, Parallel Compilers, Real-Time Operating Systems, RISC Processor Systems, High-Speed Logic, and Multichip Packaging. The six articles examine present and future aspects of these major technology disciplines.

## On the horizon: massive parallelism

BY JUSTIN RATTNER

Director of Technology, Scientific Computers Div., Intel Corp., Hillsboro, Ore.

nnovations in massively parallel systems may well produce a tera-FLOPS (a trillion FLOPS) system by 1995. Characterized by multiple processors with physically distributed memory, such "convergent" systems will evolve from today's parallel systems with their flow-of-control and memory-management models.

There's general agreement that today's bus-based, shared-memory systems, regardless of how many processors they use, are limited in practical scalability by memory-contention, bus bandwidth, and cache complexity. They can be considered small-scale parallel (SSP) systems.

Massively parallel (MP) systems with physically distributed memory evade most scalability limitations. Each microcomputer contains a local memory and communicates with other processors through an expandable interconnection network. MP systems can scale up to hundreds or even thousands of processors.

Today's MP systems are either multiple-instruction multiple-data (MIMD) or single-instruction, multiple-data (SIMD) machines. In MIMD machines (for example, Intel's iPSC/ 860 and NCube's N-2), each processor executes its own program in concert with other connected processors. Each processor has its own memory with different data. In contrast, SIMD machines (like those of Thinking Machines and Active Memory Technologies) execute one program on all processors at the same time, although each processor's local memory has different data.

Within the next decade, elements of SIMD and MIMD systems will converge. With software support, MIMD machines can appear as SIMD machines. At NASA-Ames, it's already done explicitly for MIMD machines that run in an "SPMD" mode. A copy of the same program runs on each processor, even though the programs aren't synchronized at the instruction level.

Research on SPMD programming automation is being done by Professor Michael Quinn at Oregon State University and Professor Phillip Hatcher of the University of New Hampshire. Their C\* compiler translates a SIMD program into the equivalent program for a MIMD machine with either distributed or shared memory. The compiler makes numerous optimizations that let the MIMD machines execute an identical program as efficiently as SIMD.

Hardware features of both types of MP systems are also likely to converge. In Intel's Touchstone Project (a Darpa-sponsored research effort), the company is working with the University of North Carolina to put UNC's Pixel-Planes parallel graphics into an advanced MP system. The rendering processors are based on a SIMD architecture. But the overall Touchstone system for the computationally intensive "Grand Challenges" of science (quantum chronodynamics, human genome studies, global climate change, etc.), is an advanced MIMD architecture.

Shared and distributed memory architectures will also probably converge. In the Spang Robinson Report on Supercomputing and Parallel Processing, Rice University Professor Ken Kennedy stated that the paradigm for all computing will ultimately be distributed memory, but that programming will be on a shared-memory model.

Shared memory is emulated efficiently with the stock i386 MMUs in the processors of Intel's iPSC/2—a large-scale parallel machine with distributed memory. Pioneered by Professor Kai Li of Princeton University, the technique is known as distributed or shared virtual memory. Research will determine whether such an OS-based technique can compete with true shared-memory hardware.

Newer shared-memory hardware approaches show ways in which shared-memory, multiprocessor clusters will be included in MP systems. Many clusters with hardware assists for cache- or page-based memory coherency techniques will create a larger, physically distributed memory organization. As component packaging gets denser, today's "cluster" will be reduced to one board with four to eight processors having locally shared memory.

What's now on a motherboard or backplane will be on a substrate called a multichip module (MCM). Local memories will grow denser, with commodity 16- to 64-Mbyte dynamic RAMs becoming the norm.

The future of massively parallel systems hinges on continued developments in microprocessor-based systems, and will be driven by advances in microprocessors, interconnects schemes, memory management, and software.

At the microprocessor level, chip performance will double every two years. By the year 2000, Intel projects a 50- to 100-million transistor chip with four 750-MIPS, 250-MHz, 1000-MFLOPS CPUs sharing a multimegabyte secondary cache. The number of integer units per proces-

#### **ADVANCED COMPUTER TECHNOLOGY**



THE iWARP PROJECT FROM INTEL is an example of an enhanced microprocessor for large-scale computing. Configured in a two-dimensional, toriodal mesh, iWarp cells deliver data in a full-duplex mode at 40 Mbytes/s, and in four directions simultaneously.

sor will rise to three or four. At least two pipelined floating-point units per processor are expected, allowing for two 64-bit multiplications and two 64-bit additions in a clock cycle.

Future microprocessors will be enhanced for massively parallel systems. An Intel-Darpa research project, iWARP, offers a glimpse of this trend. Based on the WARP architecture pioneered by H.T. Kung of Carnegie-Mellon University, the project developed component, board, and system prototypes optimized for signal and image processing. These applications are characterized by a high volume of fine-grain computations—1 to 100—on adata element.

At the heart of an iWARP is an experimental microprocessor. The iWARP chip, plus 18 static RAMs, makes up a complete processing node, or cell, for a MIMD MP system. iWARP has extended typical integer and floating-point instructions. Operands can thus flow directly from the processor's high-speed interprocessor communication channels (see the illustration).

The iWARP processor is the prototype building block for the parallelprocessing desktop and laptop computers expected in the second half of the decade. Such heterogeneous systems will contain a mix of processors, each processor optimized for a specific application, with a common hardware and software communication system. These systems' modularity will enable users to configure, reconfigure, or expand by plugging standard modules into a standard, high-speed interconnect network.

More powerful processors will require networks to tie them together. Electronic interconnects will move to electro-optical and entirely optical networks with interprocessor rates of at least 1 Gbyte/s.

The bases for the aforementioned underlying technologies are already in place. The most difficult area will be software development.

Over the next five years, distributed memory systems will benefit from sophisticated software tools specific to parallel-program development. These include profilers and performance monitors, as well as programming environments like Linda and Strand, which were only recently commercially available.

Although automatic parallelizing compilers seem to be years away, important CASE tools, such as the MIMDizer from Pacific Sierra, offer programmers an interactive environment to develop parallel code.

There is evidence that parallel processing is building the infrastructure it needs for support. In the Spang Robinson report cited earlier, Professor Ted Lewis of Oregon State University stated that "nearly every grant proposal for the National Science Foundation last year included a request for funds to acquire a parallel-processing system."

Recently, Japan's Ministry for International Trade and Industry (MITI) announced a five-year program to put Japan at the forefront of software for massively parallel systems. Within the next five years, such systems will prove that supercomputing is the destiny of the microprocessor.

ELECTRONIC DESIGN 59

# The IBM RISC System/ Designing on any other workstation

Whatever you're creating, you'll sail into a whole new age with any of the four POWERstations in the

RISC System/6000 family. Because POWER (Performance Optimization With Enhanced RISC) processing can give you performance you've probably only dreamed about:



up to four instructions per machine cycle, 42 MIPS and 13 MFLOPS. Suddenly, complex designs don't take eons anymore.

The four RISC System/6000 POWERstations feature a range of graphics processors from grayscale to Supergraphics to satisfy any graphics demand. Great news for Power Seekers working on animation, scientific visualization, medical imaging and engineering solutions like CADAM<sup>™</sup>, CAEDS<sup>™</sup> and CATIA<sup>™</sup>. And for electrical design automation, there's IBM's all new CBDS<sup>™</sup> and an arsenal of over 60 EDA appli-

IBM is a registered trademark and RISC System/6000 and CAEDS are trademarks of International Business Machines Corporation. CADAM is a trademark of CADAM INC. CATIA is a trademark of Dassault Systemes. CBDS is a trademark of Bell Northern Research Corporation. HORRIBLE Characteris (© 1990 King Features Syndicate, Inc. © IBM Corp. 1990, all rights reserved.

# 6000<sup>™</sup> family. will seem downright primitive.



cations from more than a dozen vendors.

With every POWERstation, you can get an almost unimaginable palette of 16 million colors, which gives you 3 D images so realistic, they fairly leap off the screen, with super sharp resolution of 1,280x1,024 pixels. And when it's time to call in the heavy artillery, the POWERstation 730 draws nearly one million 3D vectors per second. Like all POWERstations, it can come complete with its own graphics processor, freeing the POWER processor to rapidly create and analyze your designs. All at prices that won't sink anybody's budget. So if you're tired of paddling upstream with yesterday's performance, call your IBM marketing

representative or Business Partner to find out more about the RISC System/6000 family. For literature, call 1 800 IBM-6676, ext. 991.

Civilization never looked so good.

## RISC System/ 6000

#### For the Power Seeker.



### There Are Two Ways to Do DSP!



#### The Hard Way

• Time consuming

Burr-Brown's World of

- Incompatibilities due to multiple vendors
  Unclear path from
- oriclear paintient
  prototype to
  production
  Steep learning curve
- for software and hardware
- Uncertain results room for doubt?



- Easy-to-use, fully integrated system
- Single vendor source
- Smooth transition from prototype to
- production
  Worries about DSP and analog I/O are removed—attention can be concentrated on solving the problem
- Clear results—you know when your design works!

For an easier way to do DSP, consider our way: an integrated group of DSP products based on the AT&T® DSP32C floating point processor, Burr-Brown's high performance A/D converters, and our DSP development and analysis software.

And, for those really tough problems, ask us about our application engineering services.

For complete details, write Burr-Brown Corp. P.O. Box 11400 Tucson, AZ 85734. Or, call toll-free **1-800-548-6132**.



**Signal Processing Solutions** 

#### **ADVANCED COMPUTER TECHNOLOGY**

### Parallel compilers: the key to 90s software performance

**BY ANDREW F. HALFORD** Vice President of Software Development, Alliant Computer Systems Corp., Littleton, Mass.

merging computer architectures present numerous challenges to software developers as they move applications toward higherperformance systems. For example, parallel-processing architectures are being adopted to boost system performance, and RISC processors are speeding instruction execution at the chip level. Consequently, parallel compilers are challenged by increased complexity at both the system and chip level.

Basically, parallel compilers execute instructions faster by interpreting existing code, detecting opportunities for parallelism, and automatically generating code that can be spread over multiple processors. Today's parallel compilers layer parallelizing technology on top of the global optimization developed in the 1970s, and the vectorization perfected in the 1980s, to increase system performance.

Shared-memory, bus-based architectures using CISC chips with vectorization can be accommodated efficiently by today's leading-edge parallel compilers. But the trend toward basing the highest-performance systems on RISC chips, and the characteristics of RISC architectures, present challenges to compiler writers.

To start, it's more difficult to generate efficient code for RISC's smaller instruction set than for CISC designs. As a result, more intelligent compilers are required. Beyond that, vectorization, pipeline management, instruction scheduling, and data migration will be critical compiler concerns over the next few years. Compilers must incorporate vector technology to exploit the superscalar and super-pipelined attributes of RISC chips, and to smooth the execution of multiple instructions at the same time. Pipeline management is important because each missed cycle degrades performance.

Dealing with data dependencies is also more challenging in RISC architectures. With traditional architectures, the compiler's major problem is to find data dependencies within DO loops. The superscalar, superpipelined attributes of RISC architectures introduce large numbers of varying data dependencies.

To recognize and eliminate these data dependencies, next-generation compilers must consider timing variations encountered with hierarchical memory systems. Data migration is essential because the RISC architecture may incorporate a cache hierarchy, and the system may implement both on- and off-chip memory.

To control data migration in a hierarchical-memory system, the compiler must block the code to take full advantage of the on-chip cache. To obtain top performance, the compiler must keep data and instructions within the pipeline, in on-chip registers, or in on-chip cache.

Timing issues encountered in hierarchical-memory systems, along with the need for nanosecond instruction-execution times, complicate the compiler's job of generating correct code. Tomorrow's parallel compiler must recognize and deal with timing differences when data is located in different levels of the memory hierarchy. It must also resolve timing variations caused by different interconnect speeds between processor and external chips.

Parallel compilers must support concurrency at various levels: instruction, loop, and task. At the instruction level, an accurate machine model, software management of pipelines, and improved instruction scheduling and register allocation must be provided. Improvements must also be made in cache- management facilities. Alliant's compilers are the first to offer loop-level parallelism and RISC vectorization, which

is important because each new RISC chip is different. This challenges compiler writers to implement vectorization in a new way while maintaining the paradigm of vectors.

Other obstacles must be overcome at the loop level. Cross-iteration scheduling—the need to schedule an instruction across more than one iteration of a loop—must be introduced to reduce pipeline stalls. Trace scheduling is required to fill and drain the pipeline properly. In addition, sophisticated cache blocking and data-migration management is needed to handle hierarchical memory system considerations, such as onchip cache, second-level cache, and physical memory.

New code-generation mode-selection capabilities (for example, when floating-point loads superior to pipelined floating-point loads exist largely a question of cacheability) must be supplied. RISC vectorization requires zero-stall pipelined operations to maximize in-line vectorcode generation (using the chip's superscalar/super-pipelined features), and on-chip cache management.

When there are more than 10 processors per system, compilers must find additional opportunities for parallelism. Only when compilers master the complexity of task-level parallelism—decomposing and parallelizing code across the components of an entire program—will optimum performance be gained from applying large numbers of processors to an application. Finding and exploiting task-level parallelism is the next challenge for parallel compilers.

Compilers incorporating interprocedural-analysis technology (now in its infancy) will be essential to achieve task-level parallelization. To perform interprocedural analysis, the compiler must generate and retain information about the entire program so that it can make associa-

#### ADVANCED COMPUTER TECHNOLOGY

#### 🛛 PARALLEL COMPILERS 🔤

tions between statements in different compilation units. These associations are needed by the compiler to find data dependencies and other obstacles to parallelism. The greatly expanded scope of the analysis results in huge symbol tables and immediate representations. Consequently, managing all of that data becomes extremely complex.

To cope with that complexity, compilers will be required to build a knowledge base from the information they acquire. The size of this knowledge base will call for the compilers to use artificial intelligence techniques to form associations between statements in different compilation units, optimize the code to minimize data migration that may result from using cache or memory hierarchies, and handle different interconnect speeds.

In summary, most compiler work is generated by the nature of new RISC chips, the limited scalability and hierarchical nature of memory systems, and increasing parallelism mixed with the continued importance of converting traditional scalar languages automatically to run concurrently.

As the industry looks to the year 2000, changes will include new architectures, languages, and design tools. New computer architectures will no longer be driven by chip design but by the rate of progress in compiler design. Such architectures as the hypercubes and distributed parallel systems being researched today will push compilers in new directions, but will remain limited in appeal in the 1990s.

Further challenges arise in converting existing serial language designs to take advantage of parallel architectures. New languages are crucial and will be used when developing new applications, but existing



Fortran and C applications won't be replaced. Even mainstream ANSI efforts to develop standardized languages, including C++ and Concurrent C, won't compete with Fortran or C in the 1990s.

Instead, industry-backed application-binary-interface (ABI) efforts centered around new microprocessors will move faster and gain quicker acceptance because of economic realities. Moreover, compilers must adapt to emerging, de facto standards, such as PAX and the Intel 860 ABI for technical computing.

As the scope of compilers expands and system complexity increases, compilers also must offer tools to help programmers understand the software architecture. Chip designers have profited from design tools and methodologies, but comparable software tools don't exist.

Compiler people remain stuck using CASE tools that are inadequate for system software development. Meanwhile, parallel systems have made it even more essential for software developers to have a thorough understanding of the software architecture. This knowledge of the architecture is especially critical with RISC chips, for which compilers must rewrite existing code.

Compiler-generated code that takes advantage of task-level parallelism will bear little resemblance to the sequential code it was derived from. Thus, it will be difficult to simply understand what the code is doing. Consequently, compilers will need to provide tools that enable programmers to use the hardware and to better understand the code.

New design tools must supply graphical representations to eliminate the human difficulties in comprehending volumes of data. Design tools must tightly couple architecture representation with both executable and source code, not just source code. The tools also must accommodate performance and system-architecture factors. The only way to guarantee that the executable file, which results from compilation, will reflect the initial design intentions is if the CASE tools are logically connected to the compiler.□

## For the first time! DC-DC converters that really check out.

# MILSTOPSON COMPLETE

# **Insist on Interpoint.**

**It's official!** The first high-density, low-profile, thick-film hybrid DC-DC converters that let you check off <u>all</u> the MIL-STD-883C, Method 5008, Class B requirements.

**Work on your design, not the exceptions list.** If you've ever had to justify a non-compliant part for a MIL-STD-883 design, you know about red tape. Now you can forget it. Interpoint's new MHF/883 DC-DC converters are fully compliant to MIL-STD-883C. No exceptions. No waivers. No apologies.

**Premium performance.** MHF/883 converters offer up to 12-watts output power, 84% efficiency, a 16 to 40 Vdc input range, single and dual outputs, constant frequency switching, and 10 mV typical output regulation. And they're small enough  $(1.5 \times 1.1 \times 0.36 \text{ inches})$ to leave plenty of room for the rest of your design. **More to come.** The MHF/883 converters are the first in a series of compliant power products from Interpoint the worldwide leader in high-reliability DC-DC converters and EMI filters.

Order our Prototyping Kit and see for yourself. You'll get a low-cost converter electrically equivalent to the compliant MHF/883—it's perfect for prototypes or design evaluation. Plus: our FREE Guide to Designing Distributed Power Systems, complete performance specifications and an MTBF Analysis Booklet. Call now: **1-800-822-8782**, ext. 229. In Europe: **44-276-26832**.



MIL-STD-1772 QUALIFIED 10301 Willows Road P.O. Box 97005 Redmond, WA 98073-9705

CIRCLE 138

#### ADVANCED COMPUTER TECHNOLOGY

### Advances in real-time operating system technology

#### BY JAMES READY AND DAVID KALINSKY

Executive Vice President; Software Engineering Technologies Director, Ready Systems Corp., Sunyvale, Calif.

G hanges in the next generation of real-time operating system kernels will be driven by modifications in engineering economics resulting from semiconductor advances. Microprocessors are becoming smaller and higher in performance as their prices drop rapidly. These trends will enable real-time operating-system kernel developers to increase the complexity and features in a kernel, such as networking support, without degrading response times of kernel services.

Neither 'fast' nor 'fast enough' pertain to real time when meeting application time constraints in response to an event. What real time refers to is an operating system that must meet rigid time deadlines and must respond to stimuli or physical events within a critical timeframe. An airplane must respond to the stimulus from the pilot's control stick within a specified timeframe to avoid a collision. Too late or too early responses in a real-time system are as incorrect as numeric errors.

Emphasis will thus be placed on determinism or consistency of response time, rather than on efforts to increase raw speed as seen in the past decade. This is a significant change that offers an opportunity to truly address the "timeliness" of real-time program correctness.

Many kernels, such as the VRTX32 of Ready Systems' popular VRTX/OS real-time operating system, are based on a paradigm of runtime priority-based preemption: Each application task (or thread of concurrency) is assigned a priority, which changes only by explicit assignment. Should an event occur during application-software execution that requires certain tasks to be stopped, the kernel will re-evaluate the situation and schedule for the immediate execution of the highest-priority task that's ready. An executing task may be stopped or preempted in mid-execution if a higher-priority task is ready to run.

In the VRTX/OS, the kernel performs task management, intertask communication, and synchronization. Involved in synchronization is mutual exclusion, memory allocation, interrupt servicing, and basic clock and character input/output services. The kernel is application-independent and target-board-independent. VRTX32 has deterministic response—the time consumed by each kernel operation is known through a simple algebraic formula.

Although the operating-system kernel technology is important, the development environment is just as critical. As more workstations become networked into distributed systems, a real-time system is treated as another node on the network for development and production. Hence, real-time kernels now assume the role of mini-operating systems.

Developers of real-time software must be aware of the intimate relationships between the run-time kernel and the real-time application. These interrelationships include meeting system deadlines, exhibiting predictable deterministic performance, providing for task scheduling, and minimizing interrupt off time and interrupt response latency.

Today's kernels must have higherperformance resource-management and networking services. Incorporating such standard networking protocols as TCP/IP, RPC/XDR, TELNET, and NFS into the real-time operating system is essential to match increasing market demands.

With the advent of new processors and programming languages, portability of real-time applications will increase in importance. New processors, such as RISCs, boost the throughput and performance of embedded computer systems. As a result, it's crucial that application developers are given a simple migration path between processors of various technologies.

For example, operating-system kernels should use a standard BIOS interface to ease portability between target processors. To address this critical issue, a standard OBIOS (Open Basic Input Output System) committee has been formed by the leading board and real-time operating system manufacturers to arrive at a standard interface between target hardware and real-time operating systems. The committee, which is open for participation by anyone, is expected to produce a draft standard by the end of this year.

Next-generation kernels must also support multiple programming languages. The same repertoire of intertask communication and synchronization mechanisms should be available to code segments written in various languages. A task coded in C should be able to call for a rendezvous with another task coded in Ada. Similarly, an Ada task should be able to pass information via a high-performance queue to another task in assembly language.

Debuggers will be made available to access all of these target processors and coding languages uniformly. The result will be ease of operating-system development in an exceedingly varied environment.

The necessary hardware and language building blocks will also be combined in future real-time and embedded system applications. Computing requirements will outstrip even the increased power of nextgeneration processors. Therefore, multiple processors will be needed to execute one application.

Individual processors may have special needs so that applications will run on a heterogeneous collection of hardware. Software tasks

#### **ADVANCED COMPUTER TECHNOLOGY**

running on the various processors will need to communicate with each other. Thus, processors will be networked or tightly coupled around shared memory and common buses.

Next-generation kernels will deal with this multiplicity and heterogeneity in a way that's transparent to the software developer. Tasks written in different languages running on different platforms will have access to the same operating-system services and to the same repertoire of intertask communication and synchronization mechanisms.

Development and debugging will proceed without concern about processor boundaries and hardware interconnections. Developers will concentrate only on their application tasks and the information-passing mechanisms that tie them together.

There are cases of so-called "priority inversion" in present-day operating-system kernels and run-time systems. An example can be found in the Ada rendezvous mechanism in a situation where a high-priority and a medium-priority task compete to rendezvous with a low-priority task. Once a rendezvous is achieved, the medium-priority task will execute. On the other hand, the high-priority task's requests will be put into a queue until the medium-priority task is completed. Future operating systems will detect such priority inversions, known as priority inheritance, and will appropriately elevate the blocking activity's priority.

Tightly-coupled multiprocessing can occur on one computer board that contains multiple microprocessors, each with its own memory as well as a central global memory. Alternatively, multiple boards may be tightly coupled through a backplane.

Loosely coupled distributed processing can occur between nodes of single microprocessors or tightly coupled multiprocessors linked into a communication network. Determinism is the key to loosely coupled distributed real-time systems in internode communications, particularly in the presence of faults.

Load balancing, or shifting of tasks from node to node, is pivotal in scheduling tasks in a multiprocessing/distributed system. Future realtime operating system kernels will have load balancing features to ensure that deadlines are met.

In summary, future real-time operating systems must deliver the increased performance, determinism, and reliability demanded in complex distributed systems. Developers must provide operating systems that support multiple programming languages and target processors, and heterogeneous computer systems, transparently to users.



#### Automatic PCB Routing Where The Design Engineer Remains In Control MAXROUTE

MAXROUTE<sup>™</sup> provides the high performance, efficient autorouting capabilities you desire—and keeps you in control. MAXROUTE works the way you do—routing the most difficult areas first, making intelligent routing decisions, and shoving aside existing etch to create space where needed. You get the best routing plus it's easy to implement ECOs without re-starting the design.

MAXROUTE's interactive capabilities allow you to stop the autorouting process at any point and steer your own routes. You remain in complete control and still benefit from powerful shove, jump, retry, sweep and manual routing algorithms.

MAXROUTE works with popular PC-based design software, including P-CAD\*, Racal-Redac, PADS-PCB™, Calay, Tango, and more. Call us today for a demonstration disk and information about MAXROUTE training: (508) 486-0197.

P.O. Box 1130 Littleton, MA 01460 (508)486-0197 FAX(508)486-1084 MAXROUTE and MASSTECK are trademarks of Massteck Ltd. All other trademarks are properties of their respective companies.

**CIRCLE 134** 

# The newest system through space-time.

di di di di

1.1

1

1

The AMP Z-Pack Interconnection System is a scalable, high-density board-to-board/ cable-to-board system for nanosecond and subnanosecond applications, in 2 mm and .100" grid sizes to accommodate global packaging requirements.

10

15

EMER

The fastest members use stripline technology, introducHigh-temp materials for SMT compatibility.

Twin-beam receptacles, 2 mm wipe. Sequenced mating

up to four levels.

2 mm versions accommodate two traces between lands.

Stripline versions isolate pin columns for 50 ohm interface.

Reliable compliantpin versions available.



ing reference planes between pin columns to retain maximum pin counts in a controlled impedance interface.

The design advantages are immediate: Z-Pack .100" stripline connectors accommodate 250 ps edge rates with no sacrifice in signal density: four rows = 40 lines per inch.

## Space: 40 lines/inch. Time: 250 ps.

2 mm stripline versions (500 ps) require just one pin row for reference, and open pin field versions in both centerlines handle 1.8 ns risetimes with a 3:1 signal/ground ratio. Standard spacing minimizes board redesign, and system modules stack end-toend with no loss of signal positions, offering true form/performance scalability in Futurebus-like applications.

For more information on the Z-Pack Interconnection System, call our Product Information Center at 1-800-522-6752. AMP Incorporated, Harrisburg, PA 17105-3608. For advanced design and manufacturing of complete characterized multilayer backplane systems, contact AMP Packaging Systems, Inc., P.O. Box 9044, Austin, Texas 78766, (512) 244-5100.



#### THIS IS AMP TODAY.

#### **ADVANCED COMPUTER TECHNOLOGY**

## The role of RISC in advanced computer design

#### BY DAVID R. DITZEL

Director of Advanced Development, Sun Microsystems Inc., Mountain View, Calif.

A decade has passed since the RISC (reduced-instruction-set computer) versus CISC (complex-instruction-set computer) debate began. But only in the last few years has RISC emerged as the processor architecture of choice for computers with improved performance at a reasonable price. This change has been driven by the commercial availability of RISC chips, such as Sun's Sparc, the MIPS R3000, and the Motorola 88000.

Whether RISC is better than CISC is no longer debated: RISC is here to stay and its success will lead to the decline of most CISC architectures. RISC's simplicity has allowed it to be non-proprietary, encouraging the development of such RISC processor families as Sparc. The competition fostered by multiple implementations is, in turn, accelerating new architectural techniques like superscalar execution, in which more than one instruction is executed for each clock cycle.

Newer semiconductor technologies, such as ECL and GaAs, will be used with RISC first because it requires fewer gates than CISC architectures. Multiprocessor systems will be driven to use RISC to achieve ultimate performance because each RISC processor will be far more powerful than the corresponding CISC available at the time. Finally, because RISC was designed to work with compilers, there will be a trend in which the best compilers will be developed for RISC processors.

Today's leading RISC architectures have some basic similarities. For arithmetic and logical operations, all RISCs address 32 32-bit integer registers at one time. All have 32-bit-long fixed-length instructions and use 32-bit pointers for a 4-Gbyte virtual-address space. And all RISCs use byte addressing of memory and a simple load/store memory model. While most RISCs have delayed branch schemes, Sparc's delayed branch instruction can also be "annulled," meaning that the instruction will be canceled under certain conditions. Annulled branches greatly improve the compiler's ability to schedule instructions. They also avoid the excessively high number of no-op commands that other RISC architectures often execute. Sparc's register windows are also a superset of the final general register model.

Regardless of instruction schemes, six key technologies are critical to the future evolution of advanced computer design: open implementations, new architecture, and semiconductor technologies pin-out standards, multiprocessing, and compilers.

#### **OPEN IMPLEMENTATION**

Sparc isn't just an implementation, but an open architecture definition. By enabling many companies to have their own design approach, Sparc lets each design team add innovation, accelerating the improvement rate in microprocessor design. This strategy of an open architecture fosters a wider variety of Sparc CPUs, giving microprocessor users more choices as well as secondsource alternatives.

CISC architectures have typically needed 10 or more clock cycles to execute every instruction. Most RISC processors have come close to executing one instruction every clock cycle—the next generation of RISC processors will execute more than one instruction per clock cycle. This multiple-instruction-per-clock scheme is known as "superscalar" execution.

IBM Corp., for example, uses superscalar execution in its RISC System/6000 workstation, which employs a new CPU architecture. The

RS6000/320 achieves 24 MIPS at 20 MHz in a design that's could theoretically execute five instructions at a time. Floating-point performance in superscalar designs can also be impressive because loop overhead can be completely hidden.

LSI Logic's Lightning Sparc processor will also execute up to five instructions per clock cycle for 80 MIPS of sustainable performance. Cypress Semiconductor/Ross Technology is working on a superscalar Sparc design called Pinnacle and Texas Instruments is working on a highly integrated biCMOS superscalar Sparc design.

Most RISC chips today are implemented in CMOS. In the last year, two single-chip ECL RISC processors have appeared. These include the 80-MHz B5000 Sparc processor from Bipolar Integrated Technology and a 60-MHz ECL R6000 processor designed by MIPS Computer Systems using the BIT process. GaAs and biCMOS RISC microprocessors should also appear in the next year or two.

Microprocessor clock rates are determined primarily by the underlying technologies, all of which continue to improve. Over the next two years, CMOS processors should operate at clock rates of 40 to 80 MHz, biCMOS chips at 50 to 100 MHz, ECL at 80 to 150 MHz, and GaAs at 150 to 250 MHz.

#### **PINOUT STANDARDS**

For years, personal-computer and workstation users have wished that each new generation of microprocessors would be pin-compatible with the previous generation. This would make it possible for users to upgrade their computers simply by replacing the microprocessor. But even within a particular processor architecture controlled by one manufacturer, no two generations of chips have stayed
### **ADVANCED COMPUTER TECHNOLOGY**

with a standard pin-out.

Now, however, a common microprocessor pin-out standard is emerging, and manufacturers are planning generations of processors that conform to it. Several semiconductor manufacturers will design Sparc processors to this standard. The common pin-out is a side effect of RISC architectures, specifically Sparc, becoming an open standard. Called the Sparc MBus, this pinout specification was designed with enough bandwidth to accommodate microprocessors for the next three to five years.

The MBus uses a 64-bit transfer operating at a 40-MHz synchronous clock rate to achieve a bandwidth of 320 Mbytes/s. The 40-MHz clock rate was selected as the highest speed at which CMOS chips could operate with a bus of only a few inches on standard PC boards. In addition, the MBus protocols enable the processor to have its own internal cache or even a large second-level cache. Building multiprocessors with MBus-based microprocessors is simple because all of the cache-coherence logic is built into the MBus protocol and associated microprocessor. Multiple chips need only be wired in parallel to build a multiprocessor.

The Cypress/Ross Technology 7C604 Sparc cache controller/MMU and the LSI Logic L64815 Sparc cache controller/MMU are the first chips to appear using the MBus. LSI Logic has announced that its nextgeneration Lightning Sparc processor will use the same MBus specification. Other Sparc-chip implementations are expected to follow the MBus standard as well.

#### MULTIPROCESSING

Because processor clock rates are limited at a particular time, other techniques must be used to exceed fundamental device scaling. The approach that promises the most improvement in processing power is the use of multiple processors in one system.

Multiprocessor systems will become the norm rather than the exception. Small numbers of processors may be tied together directly using the MBus. Large numbers of processors (hundreds or thousands) must be tied together using more elaborate interconnection schemes. Most small-scale multiprocessors will use a shared-memory paradigm, but shared memory may not be appropriate for the largest multiprocessor systems.

#### COMPILERS

Building the hardware for multiprocessors will be easy, but building the software to make multiprocessors applicable to most of today's programming problems will be exceedingly difficult. It's relatively easy to have an operating system run a different process on each processor. But in order to run one task on multiple processors, the application program must be rewritten. Within the next three to five years. compiler technology will automatically decompose only a small fraction of today's programs to run over multiple processors.

Advanced compilers are commonly associated with RISC technology, although the reasons are often misunderstood. Processor architectures, such as Sparc, were designed with optimizing compilers in mind. Sparc features, including fixedlength instructions, large register sets, register windows, and delayed branches with annulling work well with modern compilers.

CISC machines, on the other hand, often cripple the benefit of optimizing compilers because of their toosmall register sets, non-orthogonal instructions, bizarre addressing modes, and the inability to predict the time it will take to execute a series of instructions. It's not that optimizing compilers are essential for RISC: They simply work much better with them.

The future challenge for compiler writers will be to generate code that runs reasonably well on all implementations of the same microprocessor architecture. Superscalar processor architectures will run well with existing code, and optimizations for these processors generally won't hurt performance on today's RISC processors.



**PICO POWER** 

PICO's Ultra-Miniature Power Inductors are ideal for Noise, Spike and Power Filtering Applications in Power Supplies, DC-DC Converters and Switching Regulators.

- QPL standards available MIL-T-27/356
- Temperature range 55°C to + 130°C
- All units are magnetically shielded
- All units meet the requirements of MIL-T-27 (TF5S04ZZ)
- Minimum possible size
- Split windings
- Inductance values to 20mH with DC currents to 23 amps

PICO manufactures complete lines of Transformers, Inductors, DC-DC Converters and AC-DC Power Supplies





### "Everyone today is and digital on the same chip-but That's product, not promises."

### HOW NATIONAL SEMICONDUCTOR IS HELPING YOU MAKE SYSTEM-PERFORMANCE BREAKTHROUGHS IN THE 1990s.

*Graham Baskerville*, National Semiconductor's Vice President, Linear Product Development, and

*Charlie Carinalli*, Vice President, Integrated Systems Group, talk about the challenges of mixed analog+digital technology.

### Breaking the ISDN logjam at the U interface.

"This may be the most technically complex integrated-analogand-digital device ever designed. It's our TP3410 U-interface transceiver for ISDN."

"It's the missing link that allows the twisted-pair telephone

network to carry simultaneous voice and high-speed data across the subscriber loop to the telco central office."

"It's all CMOS, for high density, low power, and scalability— it's at  $1.2\mu$ m, but we're already planning a shrink to  $0.8\mu$ m."

"And we can control that shrink because we designed the die in modules, separating the analog and digital functions. We even gave them their own power and ground supply pins to isolate the noisy rail-to-rail switching of the digital from the sensitive circuits of the analog."

"Over 100K transistors with a single + 5V supply, all in a 28-pin DIP that dissipates 300mW. Nobody else has a solution this advanced."

#### ACTIVATION CONTROLLER, HYBRID BALANCE FILTER, RECEIVE FILTER, AGC ANALOG FRAMING SCRAMBLING, CONTROL DRIVER DIGITAL INTERFACE FORMATTING, MAINTENANCE CONTROL ECHO CANCELLER, DECISION 13-BIT FEEDBACK XMIT VOLTAGE-CONTROLLED GEN., FILTER DPLL1 & DPLL2 VOLTAGE REFERENCE

### Setting a new standard in A-to-D conversion.

ANALOG

DIGITAL

"Our ADC1241 is another example of our unique strength in combining complex analog and digital functions on the same substrate."

"It has an analog front end for data acquisition, but then we've implemented a powerful self-calibration function in digital. During each conversion, it performs a self-correction cycle, reducing nonlinearity errors to less than  $\pm \frac{1}{2}$  LSB."

"So we get 12-bit-plus-sign resolution with an accuracy that's guaranteed over the full mil temp range. Nobody else can do this."



### talking about integrating analog we've been doing it for years.



### Pushing the limits of PC integration.

"Here again, in our new Super I/O chip, PC87310, we've integrated analog and digital to a level that's never been achieved before."

"Industry-standard floppy-disk controller and UARTs, a parallel port, IDE hard-disk address decode,..."

"With analog PLLs in the floppy controller for pulse detection and data separation." "All-digital is easier to build, but the performance suffers. And that's not a compromise we're willing to make."

### Meeting our customer demand for mixed analog+digital ASICs.

"We call this CLASIC – Custom Linear ASIC. We use standard-cell methodology and optimized process technologies to offer highperformance VLSI solutions combining analog and digital functions."

"The CLASIC library right now has more than 500 analog cells and a good selection of digital building blocks."

"But again, it's not just functions, it's processes. We can fab in the process best suited to your design — linear bipolar, linear CMOS, BiCMOS."

"True customer focus."

continued next page



### The challenge of integrating analog and digital functions onto the same chip.

"The demand for mixed analog+ digital really is customer-driven. Our customers need to build systems with higher performance because their customers are demanding it. Because their applications need it."

"And the way to achieve higher levels of performance is through higher levels of integration. Which, at the chip level, ultimately demands that analog and digital functions be pulled together onto the same substrate?"

"And this is like trying to merge two incompatible universes."

"Digital's goal is smaller, faster, denser. The world turns on lithography. It lives for the shrink."

"Analog, on the other hand, is concerned with precision, linearity, dynamic range, bandwidth, phase shift, component matching, microvoltage sensitivity. And it simply can't tolerate the clanging rail-torail switching noise of digital." ANALOG

+ DIGITAL INTEGRATION

DIGITA

ANALOG

### Meeting the challenge with world-class products.

"Our U interface is a perfect example of how difficult this really is. ISDN is digital, but it has to operate over the existing telephone wiring using analog signals. And there's only one twisted pair. So your transmit and receive signals appear on the same terminals. You send 160Kbits/sec digital pulses at 2.5V and it has to travel maybe three or four miles over the subscriber loop without repeaters or amplifiers. Over that distance, you're getting up to 40dB attenuation, so it arrives at about 25 millivolts. So the problem is, how do you pick that signal out of all the noise and the local transmit signal, which

is 100 times more powerful?"

"You need low power, so if you tried to do it just with analog filters, it would be too complicated and too sensitive to process variations. But if you tried all-digital, it would be too complex to compensate

for the limitations of the analog front end. So we combined analog filtering and a 13bit A-to-D converter onto a single chip with dedicated DSP." "The point is, we did it."

### Meeting the challenge with world-class analog and digital designers.

"Building something like the U-interface transceiver demands some of the most sophisticated design techniques in the world."



"And not only are the individual analog and digital functions difficult to design, but then you have to integrate them onto the same chip."

"So you need world-class digital designers, world-class analog designers, and strategic partners who know how to work together."

"We've got them all. And they've been working on joint designs for many years."

"That's how we do it."

### Meeting the challenge with world-class process technologies.

"Another problem for chip designers is that they are limited to the process technologies available to them." "But, because of our heritage in both analog and digital, we've developed probably the broadest range of process technologies of any company in the industry, including bipolar, CMOS, and BiCMOS."

"We employ a 'core-process' concept. We have six basic core flows, then we add modules for specific functions."

"We can take our advanced M<sup>2</sup>CMOS core, for example, and add a bipolar module. Or a linear capacitor module. Or EEPROM. Or we can do a bipolar core with a CMOS module. Or we can go to BiCMOS. Or LFAST or LMCMOS or DMOS or JDMOS."

"The key is, our designers have the freedom of selecting the best combination of processes for every analog and digital chip. The application drives the process choice. Not the other way around?"

### Meeting the challenge with world-class design tools.

"When you try to put analog

and digital together, all the existing simulators, place-androute CAD software, and behavioral models fall apart."

"So we've developed our own. And we're working closely with one of the world's leading CADtools companies to create a universal, end-to-end design environment." "But already our ASIC Division has used our DA4 tools to introduce significant new standard cells, some of which allow high-voltage outputs to be combined with +5V CMOS to 30,000 gate densities."

"So now, for example, you can put logic, RAM, ROM, or EEPROM on the same chip with D-to-A converters and highvoltage drivers."

"No one has ever done this before." "And it's only the

beginning."

### Putting the pride of National to work for you. "The point is, our

customers need

mixed analog+ digital capabilities. And we can offer that to them today. We can integrate a complete





system solution for them. Or we can work with them at a particular phase in their design. We have the right products, the right processes, the right tools, the right people. And we're putting all of it just a simple phone call away."

1-800-NAT-SEMI, Ext. 301



©1990 National Semiconductor Corporation

PC/AT is a registered trademark of International Business Machines, Inc. IFAST is a registered trademark and ASPECT, CLASIC, DA4, LMCMOS, and M<sup>2</sup>CMOS are trademarks of National Semiconductor Corporation.

### ADVANCED COMPUTER TECHNOLOGY

### The state-of-the-art in highspeed logic for computers

BY THOMAS DUGAN

Director of Marketing, Vitesse Semiconductor Corp., Camarillo, Calif.

igh-speed logic is progressing faster than ever with new GaAs and biCMOS technologies that promise to replace ECL in advanced computer systems. This trend is propelled by the additional speed, low power, and high integration that GaAs and biCMOS offer. In 1991, the high integration process approach to GaAs will yield one million transistors. Consequently, GaAs will become enabling technology for integrating full microprocessors, such as Sparc, MIPs, i486, or the 68040. And by the early 1990s, GaAs processors faster than 250 MHz will make desktop supercomputers a reality.

These changes in high-speed logic are redefining the methodology of obtaining high performance in a computer system. No longer can designers simply use the fastest components and expect their systems to reflect this speed.

Consequently, the design of chips and systems as one entity will become routine because of common simulation tools that model the chips and systems at operating speed. However, system designers will have to understand all of the performance issues (integration, power, packaging, etc.) and have an open mind to these evolving technologies.

The technology choices were easy in the past: ECL provided speed and CMOS offered integration. Now, high-end computer-system designers must have both to be competitive. Consequently, ECL is pushing toward higher integration by reducing the power/cell, while CMOS adopted bipolar structures to drive the capacitance of long metal lines. A third technology, GaAs Direct-Coupled FET Logic (DCFL), is the basis of Vitesse's HGaAs process. Like silicon MOS, DCFL has the best speed/power product of the three and will soon reach CMOS integration levels. DCFL also uses current-steering logic, which, combined with its small





internal voltage swings, results in a low fixed-power dissipation per gate that doesn't go up with frequency.

ECL has made great strides in integration this year with up to 35,000 gates, but at power levels approaching 50 W. Projections from Bipolar Integration Technology's new P201 process and National's Aspect process indicate that ECL may be at 150,000 gates by 1991. But these are complex processes, requiring as many as 26. The new Motorola MOSAIC 4 process claims to integrate biCMOS blocks, such as SRAM, with integration levels reaching 54,000 gates (84% usable) in a sea-of-gates approach. By adding CMOS and biC-MOS megacells, ECL can increase integration and address the high power-per-gate issue that has plagued its use in mainstream air-cooled systems. In essence, ECL will appear as biCMOS and will cease to exist for VLSI applications. Moreover, the ad-

76 ELECTRONIC DESIGN

ditional process complexity will mean higher prices.

BiCMOS has also come on strong this year. Products from Texas Instruments' EPIC-11B process have more than 100,000 raw gates. The key advantage of biCMOS is the speed and drive of its bipolar transistor coupled with the low power and integration levels of CMOS. The oversold power advantage of biC-MOS, however, disappears as frequencies increase to 100 MHz or more for complex circuits, in which a significant portion of the gates are toggling (*Fig. 1*).

### GaAs RAMPING UP

GaAs is on the fastest learning curve of the three technologies because of its ability to leverage process enhancements and equipment developed for CMOS. As GaAs integration increases, gate lengths will shrink to 0.6 µm-effective with the Vitesse HGaAs-III process-and will yield products with up to 150,000 gates by year's end. This is more than an order of magnitude greater than the predictions made in 1986. which stated that GaAs would reach 10,000 gates by 1990. Future increases in density for GaAs will undoubtedly begin to follow the dictates of Moore's law, doubling every couple of years (Fig. 2).

Over the next two to five years, high-speed logic advances will be just as dramatic as in the past several years. ECL and biCMOS will push toward higher integration because of their reduced gate lengths and emitter sizes. Migration will progress from today's 1- $\mu$ m gate lengths to 0.5  $\mu$ m, and possibly to 0.3  $\mu$ m by 1995. This would result in biC-MOS arrays that could reach complexities of 1 million gates.

Furthermore, CMOS will address speeds up to 75 MHz, biCMOS will continue from 75 to 125 MHz, and GaAs will cover applications at 125 MHz and higher. These three FET technologies will dominate the market because of the advantages associated with fabricating FETs.

Integrating megacell logic and memory blocks to eliminate chip crossings will become more critical in order to achieve maximum performance. High-speed SRAM, which is available in GaAs gate arrays and standard cells, will reach 128 kbits in 1991 and 256 kbits by 1993. Logic blocks, such as complete CPUs, floating-point units, and register files, will be possible in GaAs, with integration reaching more than 1 million transistors by 1991. Speed will also improve: Clock frequencies for complex devices, such as CPUs, will hit 200 MHz in 1992 and double to 400 MHz by 1995.

These speeds will be made possible by loaded gate delays of less than 200 ps (54 ps unloaded on HGaAs-III). Enhancements will allow sub-100 ps loaded gate delays by 1992 and sub-75 ps by 1995. Embedded SRAM that doesn't need to cross chip boundaries can be extremely fast. By 1992, today's 3.5-ns cycle times (10-kbit block) will be lowered to 2 ns. By 1995, on-chip RAM blocks of this complexity will approach 1 ns.

### **REDUCING DISSIPATION**

The key to increasing integration and enabling these large devices to operate in air-cooled systems will be reduced power dissipation per gate. As cell size decreases, the power-pergate will drop from 0.3 mW/gate to 0.15 mW/gate in 1992, and to 0.05 mW/gate by 1995. Within five years, this reduction in power dissipation, as well as process simplicity, will cause ECL to be replaced by biCMOS and GaAs as the only viable choices for implementing high-performance VLSI logic.

GaAs started penetrating computer systems by breaking speed-critical bottlenecks. Some examples of bottlenecks include the translation look-aside/buffer (TLB), cache control. error detection/correction (EDC), DRAM control, and clock distribution. Today's system designers are working on 40-to-50-MHz processor designs, with support logic around the CPU that must function at twice that frequency. GaAs can offer speed, low power, and a migration path to higher-frequency systems for this 80-100 MHz support logic.

Gazelle's 22V10 and the Vitesse PLR2KT, for example, aim at gluelogic solutions. By using GaAs, such companies as Solbourne (TLB for Sparc) and Convex (EDC) have turned these system bottlenecks into performance features.

The next obvious step, being taken by some major computer companies, is to build an entire GaAs CPU module running at 200 MHz. These processors are expected to reach up to 170 MIPs while dissipating less than 50 W. By 1994, 300-MHz superscalar architectures running at 270 MIPs should be feasible.□



ELECTRONIC

### The Intel i960 32-Bit Embedded Processor Family: Low Risk Solutions for High-Performance Embedded Designs

**B**ecause successful designs require *more* than just a single embedded processor, Hamilton/Avnet carries the Intel i960 32-bit Embedded Processor Family. Featuring i960 Superscaler architecture with up to 66 MIPS of performance, the i960 Family includes a broad performance range of 32-bit embedded processors, as well as the peripheral components, coprocessors, and development tools to ensure

the success of your designs.

Peripheral components that include Intel's 82596, 32-bit ethernet processor; 27960 burst EPROM; 85C960 and 85C508 EPLDs; and evaluation boards.

And Hamilton/Avnet can further support your design with Intel development tools, such as the ICE-960KB; development software; technical literature; design application notes; and technical specialists. For details, simply send in the coupon below, or call toll free, **1 (800) 442-6458.** 

#### FREE DEMO DISKETTES!

80960MC

82596C/

- □ I'd like more information on the Intel i960 Family, including the i960 development tools demo diskette.
- □ Please have a Hamilton/Avnet representative call on me.

| Name                                                                                         |
|----------------------------------------------------------------------------------------------|
| Title                                                                                        |
| Company                                                                                      |
| Address                                                                                      |
| City                                                                                         |
| StateZip                                                                                     |
| Phone                                                                                        |
| Application                                                                                  |
| Mail to: Hamilton/Avnet Electronics<br>Dept. 175, P.O. Box 9000, San Fernando, CA 91341-9981 |
| Offer expires October 31, 1990.                                                              |

#### **CIRCLE 112**

People Dedicated to Service, Committed to Quality

### ADVANCED COMPUTER TECHNOLOGY

## Digital's multichip unit: the performance packaging answer

**BY PETER DUNBECK** Consulting Engineer, Digital Equipment Corp., Marlboro, Mass.

esigning high-performance computers involves more than selecting the latest, fastest microprocessor as the central processing unit (CPU). As those devices climb in their MIPS and megaflops ratings, it's increasingly important to minimize off-chip delays in a system so that the CPU speed doesn't dissipate. To deal with that challenge, Digital Equipment Corp. developed a packaging concept that greatly reduces propagation delays. The multichip unit (MCU) technology was first introduced in the VAX 9000 mainframe (ELECTRONIC DE-SIGN, Oct. 26, 1989, p. 29). The MCU makes it possible for circuit packages to be connected by signal paths that are as short as possible, offering minimum resistance and cutting signal delays.

When Digital planned the VAX 9000, the designers wanted to go beyond simply designing with faster semiconductors; higher-performance systems that offered high reliability was also essential. Those goals required a long-term solution based on leading-edge ECL circuit packaging that would offer a viable base for more powerful systems. The solution came in the MCU, which embodies a major new interconnect technology and builds on advances in semiconductors to overcome the limitations of printed-circuit boards.

Its use has enabled Digital to increase the logic device density by 30 times compared with earlier models, and to reduce propagation delays from approximately 200 ps/in. for conventional pc boards to between 160 and 170 ps/in. Those improvements, coupled with faster logic used in earlier VAX designs, can double computer performance.

### MCU DESIGN

With the MCU, Digital can use high-density/high-performance chips operating in close proximity with a chip-interconnect scheme that reduces noise or other interference



**1. THE MULTIOHIP UNIT (MUU) HAS a pin-fin heat sink to dissipate heat.** In use, the unit is flipped over to allow the signal flex points to mate with an array of contacts on the planar module. while maintaining signal integrity between chips. The scheme also makes it possible for efficient extraction of the heat generated by densely-packaged ECL gate arrays.

The MCU consists of four main types of components—the logic circuits, signal flex—a flexible circuit signal connector, heat sink, and highdensity signal carrier (HDSC), which is a multilayer copper/polyimide interconnect structure. System cost is kept down through good design practices, extensive logic integration, and inherent manufacturability that employs relatively inexpensive materials.

The MCU is the basic building block for VAX high-performance systems (Fig. 1). In the VAX 9000 mainframe, it's used in the CPU, the integrated vector processor, and the system control unit. Within the MCU, fast ICs are connected through the HDSC, which is contained in a housing that also supports the signal and power connections. The HDSC brassplate is then bolted to a pin-fin heat sink to provide cooling.

The primary ICs interconnected through the HDSC are ECL gate arrays called MCA IIIs, and self-timed RAM (STRAM) devices. The MCA IIIs are built according to a Digital design with a density of 10,000 gates, which is eight times greater than the density of the MCA I gate arrays used in the VAX 8800.

Employing such dense chips reduces overall heat output compared with using a larger number of less dense chips. However, denser chips call for an interconnect that can combine more connections per device to minimize connect distances and increase speed.

These demands have been met with the HDSC, a wafer-based interconnect that uses a copper/polyimide substrate to perform functions similar to a pc board. However, the

### ADVANCED COMPUTER TECHNOLOGY

### MULTI-CHIP PACKAGING 🔤

HDSC layout is three to five times more dense, allowing for more than 600 signal lines per inch. The HDSC represents a density improvement of 30 times from one generation to the next: One 4-by-4-in. HDSC can accommodate as much logic as four 15by-12-in. pc boards.

Each HDSC is packaged in a housing that mechanically supports signal and power connections, and provides a heat sink that allows air cooling. In addition, the MCU has excellent thermal properties, making it possible to maintain temperatures

no higher than 85°C, even with dense ECL circuits. Complete MCUs are mounted and interconnected with others on a special board called the planar module. Several MCUs, each with a different functional design, are integrated into a CPU, vector processor, or system control unit.

The MCU con-

sists of the HDSC and chips, the pinfin heat sink, connector assemblies, and housing and mounting hardware. The HDSC has nine layers of copper for power and signal distribution interleaved with insulating layers of a polyimide film. The polyimide helps reduce signal propagation delay because it has a low dielectric constant.

The HDSC wafer is constructed one layer at a time. The conductive copper is laid onto a polyimide layer using sputtering and plating. Waferalignment stations transfer fine-geometry patterns from a mask onto the copper layer. These patterns mark out the signal paths on photoresist, which are then etched into the copper layer.

The next layer of polyimide is laid over the copper, and vias are cut into the polyimide to form the vertical connections between signal paths in adjacent layers of copper. The signal and power interconnections are made as two separate cores and then are bonded together; plated throughholes connect the two cores.

Finally, lasers cut accurate die sites to accept the various semiconductor devices. Tape-automated bonding is used to gang-bond the signal and power pads from each chip to the HDSC. Chips are epoxied through the laser die cuts to the baseplate, which serves both as a rigid mounting structure and a heat dissipator for the chips.

By bonding chips directly to the

more than 200 signal paths, creating a total of more than 800 for an MCU.

The HDSC's power core is fed by separate power flex cables bonded on two edges of the MCU. The cables mate to high-current-capacity connectors that engage power bus bars to deliver power with minimal resistance. Separating these connector functions prevents undesirable signal-power interaction.

Before embarking on the VAX 9000 design, different semiconductor and packaging technologies were contrasted by measuring performance over a giv-





substrate instead of a chip package, the HDSC eliminates one level of interconnect, improving reliability and performance. The design creates a maximum electrical requirement of only 300 W, which makes air cooling practical. Other conventional approaches consume as much power as 900 W.

The copper-alloy MCU baseplate assists in cooling and offers a strong, rigid substrate. The baseplate is bolted to the aluminum pin-fin heat sink, which contains hundreds of thermally conductive pins. With impingement air cooling, the pin-fin heat sink can maintain temperatures at 85°C for high reliability.

Signals are transferred from the HDSC assembly to the planar module by flexible-circuit signal connectors. These are gang-bonded to each of the four edges of the HDSC and make contact with the surface of the planar module. Each signal flex has of results compares propagation times of different technologies through a logic path involving such functional units as the arithmetic logic unit

en logic path. The

baseline for com-

parison was VAX

8650 technology,

using MCA I gate

arrays in pin-grid-

array packages on

large pc boards. The summary

and cache (Fig. 2). Projections indicate that using MCA IIIs in pin-grid arrays with VAX 8650 pc boards would yield about twice the logic speed of earlier ECL, but the interconnect delay between chips would pose a performance limitation. Note also that little performance advantage is gained with small-scale GaAs arrays or wafer-scale integration; In fact, such technologies might represent a higher risk because of their immaturity.

The ultimate choice was to combine the high-speed ECL logic of the MCA IIIs with the tight packaging of the MCUs. Consequently, the combination showed a 50% percent improvement in off-chip signal delay. This solution also had other advantages, ranging from its potential to interconnect high-lead-count VLSI chips with small lead delay to its ability at being a practical-sized field replaceable unit.□

# Looking for some straight answers on twisted pair?

# The newest tw

### Finally, a plug and play 10BASE-T network.

With our new ML4650 family of Single Chip 10BASE-T transceivers, you're covered all across the LAN. Because we have single chip twisted pair solutions for both ends, hub to node. Available now. In quantity. Giving you a fast, no hassle 10BASE-T solution.

On the PC side, the ML4651 and ML4652 transceivers incorporate AUI interfaces designed for both Ethernet adapter cards and external MAUs. On the hub side, the ML4654 is tailormade for a hub design with TTL or ECL outputs. All are highly integrated

> single chip solutions, minimizing

Micro Linear 10BASE-T products are available in both adapter card and external MAU configurations the number of external components required. So your design-in process is much easier. And faster.



On-chip current driven transmitters are less sensitive to noise and power supply variations. So you get superior jitter performance and low noise outputs that help you easily pass FCC requirements. And the receiver includes an intelligent squelch that rejects cross-talk noise commonly found coupling from the phone wires into the LAN. There's no external crystal oscillator required either, and devices use 5 volts only power supplies.

Parts are available in 20- and

# ist in 10BASEF.

24-pin skinny DIPs and 28-pin PLCCs. There's even an ML4621 Fiber Optic Inter-Repeater Link (FOIRL) receiver available to satisfy 10 Mbps

fiber optic Ethernet requirements.

And, unlike much of the technology you've been hearing about, these are products of experience.We've been shipping twisted pair transceivers since 1987, as part of Synoptics' LattisNet network.

### Semi-standard options.

We're one of the first to market for one simple reason. Our 10BASE-T family is based on our standard FB3651 bipolar tile array. So we were able to quickly modify our "standard" product to satisfy the rapidly-emerging IEEE 802 standards.

And, for the same reason, they can be easily modified with semistandard capability to give you proprietary product advantages. Like



Semi-standard options of the standard 10BASE-T circuits are possible simply by modifying the metal mask on the FB3651 tile array.

functional or performance modifications. Or special screening packaging or reliability

levels to meet your specific network requirements.Whether it's an on-board AUI device. Or a multi-port repeater (MPR) designed to achieve that critical time-to-market advantage you've been looking for.

### Call us on it.

If you'd like to turn your 10BASE-T idea into a deliverable product, just call Charles Yager today at (408) 433-5200 and ask him for the complete story on our ML4650 family of single chip 10BASE-T transceivers. Or ask for a free sample. It could add a whole new twist to your networking scheme.

> ©1990 Micro L SynOptics Cor

on. LattisNet is a registered trademark o

Micro Linear, 2092 Concourse Drive, San Jose, CA 95131

**Micro Linear** 

# Why settle for anything less?

Before you begin your next data comm transceiver design, there are a lot of things we think you should consider.

Should it be a standard, off-the-shelf transceiver? A semistandard transceiver? Or even a USIC (User Specific) transceiver?

With us, the decision is yours. Because we can satisfy the whole spectrum. From high performance standard data comm transceivers like 10BASE-T and Fiber Optic IEEE 802.3, 802.4 and 802.5 networks. To proprietary semi-standard solutions. To sophisticated, ASIC-based designs. Or any combination. Since 1983 we've pioneered the use of analog ASIC methodologies to produce highperformance, high reliability analog products for a wide range of commercial and military applications including computer peripherals, instrumentation, telecommunications and data communications. Yours could be next.

To find out, simply send us your data comm transceiver design problem with all the critical performance parameters. Our application engineers will quickly analyze your problem, evaluate the alternatives and give you our best recommendation.

We'll even give you a number of development cost options — ranging anywhere from a one-time NRE charge to waiving it in exchange for the rights to eventually offer your design as one of our standard products.

Write to Micro Linear, 2092 Concourse Drive, San Jose, CA 95131. Or send in the coupon below. Better yet, call Charles Yager at (408) 433-5200 and give him all the facts. The answers he'll give you are anything but standard.

**CIRCLE 95** 

|   | TAL D                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | NTA HENCHK |          |
|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|----------|
| - |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |            | -        |
|   | and the second s |            |          |
|   | A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |            |          |
|   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | in mor     | o Linnar |
|   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |            |          |

Yes, I'd like to know more about your data comm transceivers and Semi-Standard Analog. Please send me your 1990 Data Book.
Please have a Micro Linear sales engineer call me. I have an immediate requirement.

State:

Title:

Zip:

Name: \_\_\_\_\_ Company: .

Address:

City:

Phone: (

Send to: Micro Linear, 2092 Concourse Drive, San Jose, CA 95131.

ICro

E.D. 8/23/90

### **DESIGN APPLICATIONS**

**DESIGN A DSP-BASED** SPEECH-**TRANSMISSION** SYSTEM SIMULATION ENABLES DESIGNERS TO EXPLORE THE TRADE-OFFS BETWEEN DSP ALGORITHMS AND HARDWARE IMPLEMENTATION WITHOUT BREADBOARD PROTOTYPES.

SOO KWAN EO, CHINGWO MA, AND INCHEOL JANG Comdisco Systems Inc., 919 East Hillsdale Blvd., Foster City, CA 94404; (415) 574-5800. o transmit low-bit-rate speech over the telephone system requires complex signal-processing hardware and algorithms. At low bit rates, the limitations inherent in telephone channels (such as the effects of linear distortion, noise, carrier- and clock-signal recovery, and phase jitter) can cause errors in the receiver and reduce speech quality.

To overcome these unpredictable errors, most receiver functions in a low-transmission-rate modem are performed by a software-controlled digital signal processor. However, modems operate in real time, thus the modem-receiver software's design must compromise between algorithmic complexity and systemperformance objectives.

The choice of algorithms affects the hardware implementation. Therefore, experimenting with breadboard prototypes of DSP-based speech-transmission systems is difficult, costly, and time consuming. Designers are limited in the number of trade-off iterations. They need the capability of performing intensive simulations to investigate the trade-offs between various algorithms and system complexity to optimize overall system performance. Comdisco Systems' Signal Processing WorkSystem (SPW) offers this capability.

SPW users can design the algorithms in a signal-flow graph format and, prior to costly implementation, simulate the algorithms with stimulus signals derived from real-world data. Pathways are supplied to step through the design hierarchy from high-level signal-flow description down to actual hardware implementation. The implementation can involve a DSP chip, discrete components, or an ASIC. But designers needn't make that decision until the algorithms are proven.

Designing the low-bit-rate digital speech transmission system with the SPW involves capturing speech, source encoding and decoding, signal-flow description using SPW library elements, and modem simulation using realworld data. Besides having an algorithmically proven signal flow, designers are provided with test points and the expected signals. Consequently, when the design is implemented in hardware, it can be verified against the Signal Processing WorkSystem data.

The digital speech-transmission-system architecture



1. THE DIGITAL SPEECH-TRANSMISSION system takes in a digitized speech signal, encodes it, transmits it through a 9600bps modem, and subjects it to the distortion and phase delay of a 3002/C4-channel telephone line before decoding the signal.

> ELECTRONIC DESIGN AUGUST 23, 1990 85



nite-impulse-response (IIR) filter.

The modeled voice signal "Mary had a little lamb" was captured at a sampling rate of 8 kHz through a GPIB interface with a Tektronix 11401 digital oscilloscope. This digitized signal was up-sampled to 9.6 kHz using interpolation and decimation filtering, functions that are contained within the source-signal block.

Delta modulation (DM) is a special case of differential pulse-coded modulation (DPCM). Here, the quantizer has only two possible rounded values, resulting in a staircase approximation of the analog waveform. Two kinds of delta-modulation codes exist: a code that represents the instantaneous contents of the speech (short term), and one that represents the content of the speech (long term).

The instantaneous coding is done with constant factor adaptive delta modulation (CFADM). Two-bit memo-

2. AN ADAPTIVE DELTA MODULATOR encodes the instantaneous values of the speech to create digital signals for transmission through the modem.

is best understood by visualizing the source encodingdecoding and the 9600-bps modem separately (Fig. 1). Block names are hierarchical blocks developed within the SPW from communications library functions. An adaptive delta modulator encodes the instantaneous values of the speech waveform for digital transmission through the modem. The 9600-bps modem block contains a 16 quadrature amplitude modulation (16 QAM) receiver with a linear adaptive equalizer (LAE), a model of a 3002/ C4-channel telephone line, and a 16-QAM transmitter that produces a modulated, encoded, baseband signal. The LAE's output is the encoded voice signal. To recover the original voice signal, an adaptive delta demodulator decodes the instantaneous values to reproduce the voice signal. This signal is then filtered through a lowpass infiry is used to accommodate the speech dynamics (*Fig. 2*). In this algorithm, the CFADM is characterized by the equations:

 $b(n) = sgn[x(n) - B \times y(n-1)]$  $y(n) = B \times y(n-1) + D(n) \times b(n)$ 

where

n

B

: Discrete time sequence

b(n) : CFADM binary data output at time n

x(n) : CFADM analog input data sampled at time n

n-1

: Beta for leaky integration factor



3. A 16-QAM RECEIVER compensates for telephone-channel imperfections automatically with an adaptive equalizer that employs a least-mean-square scheme.

y(n-1): CFADM analog output data sampled at time



4. THE QAM LINEAR ADAPTIVE EQUALIZER calculates the error signal between the estimated quantized QAM and the unquantized output signal, and then feeds it back to the input to minimize the overall error signal.

 y(n) : CFADM analog output data sampled at time n
D(n) : The step size at time n representing the changing slope of waveform

With the 2-bit memory exponential adaptation algorithm, step size is controlled with four multipliers: 2.0, 1.5, 0.9, and 0.4. The multiplier 0.4 provides overshoot suppression after bit change and multiplier 2.0 supplies overload suppression after the channel goes idle. In this algorithm, an increasing slope of input is represented by a digital 1 and a decreasing slope is represented by a 0.

The step size to detect the slope change of an incoming waveform is updated by the equation:

 $D(n) = M(n) \times D(n-1)$ 

where: M(n) = 2.0 if b(n) = b(n-1) = b(n-2) 1.5 if b(n) = b(n-1) and  $b(n) \neq b(n-2)$ 0.9 if  $b(n) \neq b(n-1)$  and b(n) = b(n-2) 0.4 if  $b(n) \neq b(n-1)$  and  $b(n) \neq b(n-2)$ .

Because D(n) is updated in this fashion, the slope of the input waveform (the gain of the modulator's integrator) is continuously changing. This way, in tracking the analog input waveform, the output slope can transform quickly when changes in the analog input demand it.

The modem receives and transmits 16-QAM modulated signals with a bandwidth of 300 Hz to 3400 Hz. The CCITT V.32 specifications recommend a raised cosine filter with a roll-off factor of 0.1 to accomplish this. The transfer function of this raised cosine filter in the time domain can be represented by the following formula:

$$\mathbf{h}(\mathbf{t}) = \frac{\sin\left(\boldsymbol{\pi} \times \mathbf{t}/\mathrm{T}\right)}{\boldsymbol{\pi} \times \mathbf{t}/\mathrm{T}} \times \frac{\cos\left(\mathrm{beta} \times \boldsymbol{\pi} \times \mathbf{t}\right)}{1 \cdot \left(2 \times \mathrm{beta} \times \mathbf{t}/\mathrm{T}\right)^2}$$

T denotes the sampling period and beta denotes the roll-off factor.

The transmitter dispatches the training sequences be-



5. THE RECEIVER-EYE PATTERN shows severe intersymbol-interference from the channel output. This output signal, with its interference, is fed to the adaptive equalizer. The simulation results for the output of the equalizer show a well-opened eye, indicating reduced interference at the sampling points.

fore sending the real data to the receiver because the linear adaptive equalizer in the receiver requires training sequences to initialize the adaptive equalizer correctly. The training sequence is manipulated by the outmost four symbols from the 16-QAM signal constellation. For example, the first four symbols in the 16-QAM signal constellation are (3,3), (3,1), (1,3), (1,1). Therefore, a training sequence D E S I G N 87 AUGUST 23, 1990

ELECTRONIC

from this set would be (3,3).

The channel model's specification is defined by the 3002/C4 channel amplitude and delay characteristics. A time-domain filter in the SPW library performs this modeling. It reads magnitude and delay at each frequency from the input file. The filter then interpolates the data before running an inverse fast Fourier transform to output a time-domain impulse-response curve to fit the specification.

In the receiver, Hilbert transformation is applied before the coherent demodulation shifts the signal back to the baseband region. The Hilbert transformation retrieves the imaginary signal component from the transmitted signal for processing in the complex domain. Because of the linear distortion in the 3002/C4 channel, the received signal suffers severe inter-symbol-interference (ISI). Compensation for this channel imperfection is performed in the adaptive equalizer. The adaptive LAE uses the least-mean-square (LMS) scheme. Once the LAE's tap coefficients are converged using training sequences within several hundred symbol periods (by monitoring the error signal from the LAE), the adaptive LAE's input is switched into the real data line.

After the equalizer clusters receive symbol data into 16-QAM signal symbols on the signal constellation, the QAM decoding block translates the symbols into binary bit streams. These streams are fed into the adaptive delta-demodulation block followed by the lowpass filtering to smooth out the recovered speech signal (*Fig. 3*).

In this simulation, only the ISI associated with the 3002/C4 channel is considered. The remaining interference, such as symbol and bit-clock phase jitter, aren't considered. The adaptive QAM LAE calculates the error signal between the estimated quantized QAM and the unquantized output signal (*Fig. 4*). The equalizer then feeds the error portion of the signal back to the input to minimize the error signal.

The entire system was constructed of hierarchical blocks using SPW's Block Diagram Editor. Most of these functions were taken from the SPW communications lisented as a collection of these blocks connected by wires representing signal flow.

Furthermore, designers can construct multilevel hierarchical and custom-coded blocks and add them to the library (two custom blocks were created for this system). A multilevel block represents a signal-processing function or subsystem built out of combinations of basic, coded, and other multilevel blocks.

Users write source code (in C or Fortran) to create blocks that implement a custom function. The SPW automatically creates all of the template files and database links needed for the custom blocks. Users simply insert the source code describing the block's behavior.

Scalar and vector I/O transfers are handled by the Signal Source and Signal Sink blocks. Source blocks can read files created in the Signal Display Editor or produced by a previous simulation run. They can also get their information directly from the real world through an Instrument Interface Library data-acquisition function block, such as the block that captured "Mary had a little lamb" from the digital oscilloscope. Storage or sink blocks reverse the process and store the output in a userspecified file and format.

The Instrument Interface Library gives the simulated DSP system access to external signals. For specific platforms, with appropriate bus interfaces, the SPW can receive and transmit data and instructions over a GPIB. Special input and output blocks, which can be called by the Block Diagram Editor and integrated into the DSP design, give users complete access to GPIB calls. Designers can use these blocks to set up external instruments, capture a signal in real time, import that signal into SPW, and process that signal.

The SPW automatically converts the signal-flow block diagram from the Block Diagram Editor into an executable program that simulates the behavior of the system. Because the Simulation Program Builder handles feedback, designs can include an unlimited number of multiloops (nested and hierarchical feedback paths). The simulation is built from a sequence of procedure calls, each

brary that includes DSP kernels, filters, linear and non-linear processing, mathematics, statistics, adaptive filtering, signal input/output, vector manipulation, and control flow. The SPW Communications library offers over 300 communications-oriented function blocks that create, simulate, analyze, and verify communication-system designs. Virtually any signal-processing system can be repre-



lamb." The original and recovered signals are represented by a solid and dotted line, respectively.

### **Don't compromise!**

### Your design deserves the general purpose and power relays that established the industry standards – Potter & Brumfield

#### K10 series miniature relay (left)

- Plug-in, PC board or flange mount • DPDT contacts switch 15A
- DFDT contacts switch TSA
- SPDT, 20A version (K20) available

#### KHA series relay (right)

- · Switches from dry circuit to 5A
- DPDT and 4PDT arrangements
- · Plug-in, PC board or flange mount





#### **KRPA** series relay

- 5A or 10A contacts
- Enclosure has octal-type plug
- Arrangements through 3PDT
- · Hermetically sealed case available



KU family relays

- Contact ratings from 5A to 30A
- Open and enclosed types
- Arrangements through 4PDT



**PRD series power relay** 

- Arrangements through DPDT
- Max. ratings from 20A through 50A
- Available with magnetic blowouts
- Optional auxiliary switch



R10 series relay

- Arrangements through 8PDT
- Dry circuit through 7.5A switching
- Many coil sensitivity options
- Various mounting configurations

#### For nearly 60 years, P&B relays have served industry reliably through millions of operations in thousands of diverse applications and environments. Our performance has made P&B relays the standards of the industry. And it's exactly the kind of performance you expect from a relay in your latest design.

P&B manufactures the broadest line of general purpose and power relays in North America. From miniature relays with dry circuit contacts to power relays rated 50 amps, hundreds of different models are available off-the-shelf. Many more are tooled and can be built within standard leadtimes.

Call us for any high-volume OEM application demanding something really out of the ordinary. Our expertise and engineering knowhow allow us to handle many custom relay requirements quickly and efficiently.

Contact us today to find out more. Potter & Brumfield, A Siemens Company, 200 South Richland Creek Drive, Princeton, Indiana 47671-0001.

Call toll-free 1-800-255-2550 for the P&B authorized distributor, sales representative or regional sales office serving your area.

### Potter & Brumfield A Siemens Company

representing the mathematical operation of a block. The number of blocks in a design is limited only by the size of a user's disk.

The simulation was performed for the 5.8-second speech signal. At a sampling frequency of 9.6 KHz, the signal produced 23,000 data points. To produce as realistic an environment as possible, additive white Gaussian noise with a variance of 0.000005 was added to the input of the adaptive equalizer. This corresponds to a noise level of between 30 Hz and 1 kHz in the speech spectrum, which is approximately 15 dB below the signal level.

The channel-output signal, along with severe intersymbol-interference, is input to the adaptive equalizer (Fig. 5). The simulation results at the output of the equalizer show a well-opened eye, which indicates reduced interference at the sampling points.

In the plot of the original and transmitted signals, the solid line represents the original speech signal (*Fig. 6*). The dotted line is the signal recovered from the design system. In the simulated system, the overall signal-to-noise ratio (SNR: Quantization error) of the adaptive delta modulator scheme proved to be approximately 6 dB. Modem channel error rates as high as  $10^{-3}$  are acceptable and have no significant effect on the quality of speech. The following table shows the bit error rate of the transmitted spectrum.

mission system:

| $E_b/N$ | $P_{e}$ (with ISI) | $P_e$ (without ISI) |
|---------|--------------------|---------------------|
|         |                    |                     |
| 15 dB   | 1.8 	imes 10 - 3   | $1.0 \times 10 - 4$ |
| 18 dB   | 3.3 	imes 10 - 5   | 0                   |

 $E_b/N$  :bit energy per noise power spectral density

P<sub>e</sub> : error probability

ISI : intersymbol-interference  $\Box$ 

Soo Kwan Eo, a project manager at Comdisco Systems, has an MSEE from the University of Arizona, Tucson.

Chingwo Ma, a DSP engineer at Comdisco Systems, has a PhD in electrical engineering from the University of Southern California, Los Angeles.

Incheol Jang, also a DSP engineer at Comdisco Systems, has an MSEE from Stevens Institute of Technology, Hoboken, N.J.

| HOW VALUABLE? | CIRCLE |
|---------------|--------|
| HIGHLY        | 541    |
| MODERATELY    | 542    |
| SLIGHTLY      | 543    |

### DSP-LINK. A Unified Solution For All Of Your DSP Applications.



© 1990 Spectrum Signal Processing Inc. All product names are trademarks of their respective holders.



# incredible.

### 1 watt amplifier family, 10 MHz to 4.2 GHz... from \$895

Now is the time to rethink your design decisions—if you require up to 1 watt output for low-distortion intermodulation testing... broadband isolation...flat gain over wide bandwidth—or if you need much higher output level from your signal/sweep generator or frequency synthesizer—you can now specify Mini-Circuits' new ZHL Series, power amplifiers...from only \$895.

Using ultra-linear Class A design, these state-of-the-art amplifiers provide up to 40 dB gain, flat ( $\pm$ 1.0dB), are unconditionally stable, include overvoltage protection, and can be connected to any load impedance without amplifier damage or oscillation.

One week delivery...and, of course, one year guarantee.

| SPECIFICATIONS                                      | ZHL-42                     | ZHL-4240                 | ZHL-42-W       |
|-----------------------------------------------------|----------------------------|--------------------------|----------------|
| Frequency, GHz                                      | 07 to 4.2                  | 0.7 to 4.2               | 0.01 to 4.2    |
| Gain, dB min                                        |                            |                          |                |
| Gain Flatness, dB                                   | ±1.0                       | ±1.5                     | ±1.5           |
| Power Out @ 1 dB CP, dBn                            | n min+29                   | +29                      | +29*           |
| VSWR In/Out, max                                    |                            |                          |                |
| Noise Figure, dB typ                                |                            |                          |                |
| Power Supply, V/ma                                  | +15/690                    | +15/700                  | +15/750        |
| Third Order Intercept, dBm                          | min38                      |                          |                |
| Second Order Intercept, dE                          | 8m min 48                  |                          |                |
| Size, in7                                           | x 3¼ x 2½ h.               | 7 x 3¼ x 2½ h.           | 7 x 3¼ x 2½ h. |
| Price                                               | \$895.00                   | \$1395.00                | \$1095.00      |
| *+28 dBm, 10 MHz to 700<br>**Below 100 MHz Increase | MHz, 3500<br>s to 15 dB at | MHz to4200 MHz<br>10 MHz |                |

Mini-Circuits

C 97 REV. D



### **IDEAS FOR DESIGN**



VITTAL RAO

Isro Satellite Centre, Digital Systems Div., Airport Rd., Vimanapura P.O., Bangalore, India 560 017.

t times, an application will require more than one DMA controller, such as an 8237 and an 8257. The conventional method in this case is to connect additional DMA chips in a one- and two-level configuration (see the figure, a).

An alternate technique is to cascade the DMA controllers (see the



#### IFD WINNERS IFD Winner for April 26, 1990

Kerry Lacanette, National Semiconductor, 2900 Semiconductor Dr., P.O. Box 58090, Santa Clara, CA 95052. His idea: "Create an Accurate Noise Generator."

#### **VOTE!**

Read the Ideas for Design in this issue, select your favorite, and circle the appropriate number on the Reader Service Card. The winner receives a \$150 Best-of-Issue award and becomes eligible for a \$1,500 Idea-of-the-Year award.

*figure, b).* Linking four DMA controllers in a Daisy-chain configuration saves one DMA chip. The saved chip comes from level one. The order in which the DMA chips are connected determines their priority. The chip furthest to the left has the highest priority, while the right-most chip has the least. There's no constraint as to the number of DMA chips in the chain. Consequently, the technique readily accomodates for future expansion.  $\Box$ 



one DMA controller can be eliminated. The chips' priority goes from left to right (b).

### **IDEAS FOR DESIGN**



Isro Satellite Centre, Digital Systems Div., Airport Rd., Vimanpura P.O., Bangalore 560 017, India.



### **523** BUILD FLEXIBLE 1-Hz TIMEBASE

CHARLES HARTLEY P.O. Box 614, San Carlos, CA 94070; (415) 364-3367.

ith large-scale integration, counters and displays can be assembled into small packages. One such counter makes direct readout of frequency-generating equipment very easy when a 1-Hz timebase is added to latch, reset, and con-

dition the count signal. Because certain chips require either a positive or negative signal for housekeeping functions, this design adds the flexibility to select either polarity.

A crystal-controlled clock chip produces separate 2-second high-to-low pulses offset from each other by 1

| MULTIVIBRATOR<br>TRIGGERING            |                                        |                                 |                                                 |
|----------------------------------------|----------------------------------------|---------------------------------|-------------------------------------------------|
| $D_0 D_1 D_2$                          | $D_3 D_4 D_5$                          | D <sub>6</sub>                  | D <sub>7</sub>                                  |
| 0 0 0<br>1 1 1<br>Selects<br>resistors | 0 0 0<br>1 1 1<br>Selects<br>capacitor | 0<br>1<br>+VE or<br>-VE<br>edge | 0<br>1<br>Retriggerable or<br>non-retriggerable |

Process-control applications often require a monostable multivibrator (one-shot) with a pulse width that can be selected on-the-fly. This circuit contains the flexibility needed by such applications (see the figure).

The circuit uses two CD4051B analog multiplexers to select the required timing components for the multivibrator, and hence, the pulse width. The multiplexers' address input comes from an 8-bit latch. Bit D<sub>6</sub> tells the multivibrator whether to trigger on the leading or trailing edge of the trigger input. Bit D<sub>7</sub> determines whether the multivibrator should be in a retriggerable or nonretriggerable mode (see the table).

The circuit can link to any digital logic or microprocessor system. The 8-to-1 analog multiplexers can be replaced by 16-to-1 parts with a corresponding increase in address lines to cover a wider range of pulse widths.□

> WHEN AN APPLICATION requires a monostable multivibrator to select its pulse width on-the-fly, two CD4051B analog multiplexers are used to set that pulse width.

second at a width of about 46 ms (see the figure). By differentiating, inverting, and ORing the pulses in XOR gate  $U_{2A}$ , a stream of 1-Hz, positive, 200-µs pulses is generated.

For latching, the 1-Hz stream is again differentiated in  $U_{2B}$ , input 1 to supply a 50- $\mu$ s pulse. Though  $U_{2B}$ 's output goes from high to low, it can be reversed, by making input 2 low.

Because the reset pulse must occur after the latch signal, the 1-Hz stream from  $U_{2A}$  is delayed 100  $\mu$ s at  $U_{2C}$ , input 1. The output-pulse polarity is determined by making  $U_{2C}$ 's in-

94 E L E C T R O N I C D E S I G N AUGUST 23, 1990

### **PRODUCT INNOVATION**

### FRAMEWORK MIXES TOOLS TO **GET MIXED A/D SIMULATORS**

MIX A LOGIC SIMULATOR WITH TWO ANALOG SIMULATORS AND GET A MIXED-SIGNAL TOOL FOR ICS AND A SECOND FOR SYSTEMS.

### FRANK GOODENOUGH

![](_page_96_Picture_4.jpeg)

market" continues to shrink, the demand for complete simulation of systems—very few of which have no analog functionsgrows ever greater. Such systems require

accurate and easy-to-use analog-digital simulators.

With that in mind, Cadence Inc. developed two separate mixed-signal simulators simultaneously: Cadence Spice/Verilog for IC design and Saber/Verilog for system, board, and ASIC design. Cadence's Verilog-XL is the digital tool in both simulators.

![](_page_96_Figure_8.jpeg)

INTEGRATED MIXED-SIGNAL SIMULATION is now possible with the Analog Artist system from Cadence. A phase-locked loop (upper left) with its analog and digital nets highlighted (lower left), has its time and frequency responses plotted (right). Both simulators are under the aegis of the Cadence Framework and are tightly coupled through a communication system. Each can handle, to some degree, aspects of IC and system design.

Cadence Spice/Verilog is completely integrated into Cadence's Analog Artist Design System. Saber/Verilog is available as a standalone mixed-signal simulator with other front-ends, in addition to the capture package.

Under the Analog Artist Design System lies "Artist," the analog simulator for mixed-signal IC design. Artist employs either Cadence-Spice-which was developed by Cadence's partner Harris Semiconductor Corp., Melbourne, Fla.-or H-Spice from META Software, Inc., Campbell, Calif.

Cadence-Spice contains macromodels of digital and analog circuits (op amps, flip-flops, comparators, registers), which permit 10 to 100 times faster circuit simulation. Though it's aimed at IC design, Artist can incorporate off-chip active and passive system components (e.g. resistors, capacitors, inductors, and discrete small-signal and power transistors) in the simulation.

Saber, the analog tool of Saber/ Verilog, was first announced about five years ago by Analogy Inc., Beaverton, Ore. Saber and the variety of available Spice species dominate analog simulation. Saber/Verilog has access to a library of over 3000 standard analog parts, and over 9000 digital devices. Nonetheless, it's right at home aiding IC design, particularly that of mixed-signal ASICs. In fact, embedded within Saber is what Analogy calls "native" mixed-mode simulation with its own event queue.

The high degree of hierarchy of Artist, Saber, and Verilog-XL, the

### **MIXED-SIGNAL SIMULATOR**

principle tools behind Cadence Spice/Verilog and Saber/Verilog, permit bottom-up and top-down designs. The tool designers at Analogy and Cadence decided they wanted their customers, whether analog- or digital-system designers, to feel as comfortable as possible with the mixed-signal tools. Therefore, they were given two choices: they can capture their designs either in a typical schematic-entry system or they can do so with a Hardware Description Language (HDL).

Both Artist and Saber also have a high-level modeling language that allows circuit blocks to be defined by an equation or transfer function. In fact, Saber is already famous for its "mixed-technology simulation." Its modeling language, MAST, makes it possible to simulate non-electrical/ electronic models, such as motors, chemical and thermal reactions, and optical phenomena. Moreover, Verilog-XL offers access to the de facto, standard, Verilog HDL. It can capture and simulate an HDL at the switch, gate, register, behavioral, or stochastic level. Capture and simulation control is either textual or from a menu.

Cadence-Spice, an improved Spice derivative, offers full-circuit interactivity, new convergence algorithms for accuracy and reliability. It also has a complete suite of popular semiconductor Spice models.

### TIGHTLY COUPLED FEEDBACK

Handling tightly coupled feedback from analog to digital blocks and vice versa represents a major test for mixed-signal simulators. Simulating phase-locked loops, for example, is a good indication of the capabilities of Cadence Spice/Verilog and Saber/Verilog (see the figure). Though the results in the figure came from a Saber/Verilog simulation, similar results can be obtained for the same circuit from an Analog Artist simulation.

The example also illustrates the hierarchical nature of the captured circuit. The captured circuit consists of a phase detector, a charge pump, a voltage-controlled oscillator (VCO), a Schmitt trigger, and a 4:1 divider. The phase detector and the divider employ digital models in Verilog; the other three blocks are analog models in Saber. The phase detector uses gate-level models and the divider employs Verilog behavioral-level models. The charge-pump uses discretetransistor, -resistor, and -capacitor models. On the other hand, the VCO and Schmitt models are Saber (MAST) behavioral.

Analog Artist mixed-signal simulation with Cadence Spice/Verilog is more integrated than its system-design cohort. The circuit is captured naturally and intuitively with primitive symbols from the Verilog-XL and Cadence-Spice libraries. There's no need to insert special interface devices between the analog and digital sections (these "hooks" are already in place).

Moreover, the hooks include feedback connections. Alternatively, the design can be captured hierarchically, with complete freedom provided for mixing analog and digital blocks at any level (in the schematic hierarchy), including Verilog-XL behavioral models.

As each block is given analog or digital properties, it's denoted as an analog or digital device, and its symbol and circuit nodes can be drawn in different colors on the schematic. At any time during a simulation, a block can be stopped and its properties or hierarchical level can be changed. The simulation can also be restarted at the time it was stopped. A portion of a digital circuit—for example, an expected critical timing-path—can be converted to a circuit model and simulated at the transistor level in Cadence Spice.

When the simulation is complete and the results are satisfactory, the IC-layout tool can be pulled up. If the results are unacceptable, Analog Artist's Optimization tool can be brought up instead of doing a number of iterative circuit changes followed by simulations. The tools can help improve circuit models with data from laboratory measurements.

The tools can also help optimize circuit values to meet a desired circuit response (for example, reaching some desired combination of gain and bandwidth or response time). That includes optimizing the delay through a number of digital gates to minimize time-skew between parallel paths (for example, the drive circuits for a video digital-to-analog converter).

### PLACE AND ROUTE

With Artist's mixed-signal placeand-route tool, a chip can be laid out in a completely interactive mode and the tool can do all of the detail work automatically. Like the simulator product, the tool is hierarchical, making it possible for top-down and bottom-up design.

At any given time, the layout's parasitic capacitances can be extracted and back-annotated to the schematic. Users can also perform one or more new simulations. Extracted capacitances include those from path to ground, those between paths that cross, those between parallel paths of the same layer, and those between parallel paths on different layers. The place-and-route tool includes special power-bus routing to ensure that remote sections of physically large IC chips get the voltage levels required.

To minimize noise and crosstalk problems, special routing is available on the mixed-signal place-androute tool for analog circuits. The routing permits designers to have greater spacing between critical lines. In addition, it allows shield blocks and/or nets of analog circuits to be isolated.□

#### PRICE AND AVAILABILTY

The Analog Artist Mixed-Signal Simulation Interface is priced at \$10,000 per license. It requires the Analog Artist Design System, which includes Cadence Spice. Single-quantity pricing for the system starts at \$30,000 per seat, while the Verilog-XL simulator runs \$25,000 per seat. Both are available for Sun, Apollo and DEC workstations. The Saber interface starts at \$10,000 per seat; Saber starts at \$15,000 per seat.

CIRCLE 511

| HOW VALUABLE? | CIRCLE |
|---------------|--------|
| HIGHLY        | 544    |
| MODERATELY    | 545    |
| SLIGHTLY      | 546    |

![](_page_98_Picture_0.jpeg)

![](_page_99_Picture_0.jpeg)

aptop PCs continue to challenge desktop computers. The latest example comes from Compaq Computer Corp. with its new 20-MHz 386SXbased laptop, the SLT 386s/20. The PC processes data up to 50% faster than 16-MHz 386SX-based systems, such as the desktop IBM PS/2 Model 55 SX, and nearly twice as fast as 12-MHz 286-based systems.

System performance of the Compag SLT 386s/20 laptop has been enhanced by combining the 20-MHz Intel 386SX microprocessor with a 4kbyte four-way set associative cache memory design, high-speed fixeddisk drives, a high-performance 16bit graphics controller and support for an optional 20-MHz 387SX coprocessor. Said to be an industry first, the new laptop's 4-kbyte cache memory maximizes memory performance for fast processing of data. According to the company, up to 93% of all processor requests are processed at zero-wait states.

The 20-MHz 386SX microprocessor delivers 32-bit processing capabilities and full compatibility with the huge selection of industry-standard software, including 32-bit software developed specifically for 386-based industry-standard PCs. The SLT 386s/20 has the most data storage ever offered in a laptop, a high-performance 120-Mbyte fixed-disk drive. Both the standard 120-Mbyte (model 120) and 60-Mbyte (model 60) fixed-disk drives deliver average access time of less than 19 ms.

Other standard features for both models include 2 Mbytes of enhanced page system memory that's expandable to 14 Mbytes, a 3-1/2-in. 1.44-Mbyte diskette drive, industry-standard expansion slots, and a detachable laptop enhanced keyboard with full-size keys and standard spacing. A 10-in high-contrast liquid-crystal display is compatible with VGA, EGA, and CGA standards. The display supports eight shades of gray in 640-by-480-pixel resolution, and 16 in 320-by-200-pixel resolution.

The new laptop PC has several standard interfaces: serial, parallel, enhanced-keyboard, VGA-monitor, external storage-module and desktop-expansion-base. It also includes support for a wide range of diskette, tape-drive, and CD-ROM storage options. An optional CD-ROM adapter connects to the desktop expansion interface to provide support for a variety of CD-ROM drives.

Other options available for the first time include the 20-MHz 387SX coprocessor, and 1-, 2-, or 4-Mbyte memory boards. There's also an optional and enhanced 2400-baud internal modem which supports the V.42bis and MNP Level 5 protocols.

Similar in design to the Compaq SLT/286, the battery-powered SLT 386s/20 weighs 14 lbs., and is about 4-in. high by 13-1/2-in. wide by 8-1/2in. deep. An enhanced NiCad battery pack gives over three hours of use. An adapter is available for ac-line power while simultaneously recharging the battery pack. Unlike many portable computers, the Compaq SLT 386s/20 delivers additional performance required for productivity enhancements found in today's advanced business environments, such as multitasking and windowing environments. Users can run 386-based applications with such operating environments as Microsoft Windows/386 and DESQView 386. The Compaq SLT 386s/20 also offers a high-performance platform for business applications running under MS OS/2 and Unix.

Adding the optional 20-MHz 387SX coprocessor reduces the processing time of numeric-intensive operations (i.e. spreadsheet recalculation) while staying compatible with the large base of applications written for 287 and 387 coprocessors.

Suggested resale prices for the Compaq SLT 386s/20 models 60 and 120 are \$6,799 and \$7,499, respectively. Both are available now.

Compaq Computer Corp., P.O. Box 692000, Houston, TX 77269-2000; (800)231-0900. CIRCLE 309

![](_page_99_Picture_13.jpeg)

### **IC PROGRAMMER FEATURES FLEXIBLE** SOFTWARE CONTROL

![](_page_100_Picture_1.jpeg)

With a library of 2800 devices and a standard test head configured with multiple sockets, the software-driven Allpro-88 programmer can handle 97% of all programmable semiconductor devices. The unit also supports the new avalanche-induced migration (AIM) devices, which required current-pulsed algorithms, rather than conventional voltage algorithms. Each of the unit's 88 pins has its own driver under software control, d-a converter, and current and voltage sensors. The Allpro-88 works with any IBM PC-compatible computer, issues complete binning commands to any popular device handler, and has software-controlled forcesense capability on every pin. Consequently, it is suitable for high-throughput factory applications and can make dc parametric and functional tests in one insertion. Data patterns are downloaded from any logic compiler with a JEDEC file output. The Allpro-88 costs \$14,950 and is available 30 days after receipt of an order.

Logical Devices Inc., 1201 N.W. 65th Pl., Ft. Lauderdale, FL 33309; (305) 974-0967. GIRGLE 301

### MAC II I/O BOARD OFFERS **12-BIT RESOLUTION**

A plug-in board for the Macintosh II NuBus offers 12-bit, 70-kHz data acquisition on 16 single-ended or 8 differential analog input channels. The NuCarrier System also has 16 digital I/O channels, two independent counter/ timers, and a burst generator. Users can software-program all NuCarrier functions and features and setup automatic channel scanning with individual gains on any channels and in any order. A MacPilot module, which plugs into a special connector on the NuCarrier, transforms the board into a bus mas-

ter. MacPilot can initiate I/O data transfers directly to the host RAM. Other modules increase the number of I/O channels, resolution, and speed and add functionality. The NuCarrier comes with a utilities software package and drivers for any programming language that can access the Device Man-

**NEW PRODUCTS** INSTRUMENTS

> ager Toolbox. The NuCarrier costs \$995 and the MacPilot Module goes for \$695. Other I/O modules sell for \$225 to \$895, depending on functionality.

Burr-Brown/Intelligent Instrumentation, 1141 W. Grant Rd., MS-131, Tucson, AZ 85705; (602) 746-1111. CIRCLE 302

### Programmable Anti-Alias Filters for **Critical A/D Prefiltering**

848P8E Series A/D Converter are Elliptic **lowpass filters** providing extremely sharp BEVICESVO roll-off for 848P8E80-2 1.0-256Hz A/D prefiltering. Features: Anti-Alias Filter • 8 pole, 6 zero elliptic lowpass filters Digitally Transducer programmable corner frequency Minimum = Com Roll-off Rate Shape factor of 1.77 at 80db 8 bit (256:1) tuning ratio Internally latched control lines to store frequency selection data Ideal for single or multi-channel applications · Plug in, ready to use, -80db fully finished filter modules Five frequency ranges to 51.2kHz **Other Filter Products Available:**  Linear phase • Programmable Fixed frequency
Instrumentation Custom designs For more information about FREQUENCY how Frequency Devices can DEVICES meet your most critical **25 Locust Street** filtering requirements, call our applications engineers at

#### 508-374-0761

Haverhill, MA 01830 (508) 374-0761

#### CIRCLE 87 ELECTRONIC D E S I G N AUGUST 23, 1990 107

### LOWER-COST DIGITAL SCOPE **MAINTAINS HIGH-END FEATURES**

he model 9410 general-purpose digital oscilloscope features several capabilities not usually found in digital scopes in its price range. The unit has a 5-by-7-in., high-resolution (4096-by-4096-point) vector-scan display and an "intelligent" trigger system that offers pulsewidth, interval-width, logic-pattern, state, time/event, and TV triggering. In addition, a credit-card memory option stores up to 512 kwords of waveforms of setups per card.

The scope's two independent channels use 8-bit ADCs. Sample rate is 100 Msamples/s, and bandwidth is 150 MHz. The 10-kword (16-bit) acquisition memory helps the scope maintain a high usuable bandwidth and time resolution. The long record length, together with a zoom function, allows expansion of trace segments up to 200 times, even for fast signals. In LeCroy's Fastglitch mode, the 9410 will trigger on glitches as narrow as 5 ns.

Features include automatic setup, a 380-kbyte/s GPIB and RS-232-C interfaces, and an X-Y display. The scope automatically makes up to 10 parame-

### **GRAPHICS SPEEDS** STIMULUS GENERATION

An interactive graphics package, WaveMaker, generates stimulus and control signals for use in circuit design. Using WaveMaker, designers can create, capture, display, analyze, and modify digital stimulus and response data. The software accepts data from sources such as simulators, existing circuits and test programs, data created by the designer, and data generated by hardware modelers. It then generates input data for logic and fault simulators, logic analyzers, verification testers, VLSI component testers, and in-circuit or functional board testers. The system has four interactive graphics editors that operate on a common object-oriented database. These tools separate timing format from pattern data, making it easier for engineers to view and manipulate circuit behavioral information in preferred formats. WaveMaker will be available Sept. 1 at a cost of less than \$10,000 each for quantities of five.

TSSI, 8205 S.W. Creakside Pl., Beaverton, OR 97005; (503) 643-9281. CIRCLE 332

![](_page_101_Picture_7.jpeg)

**NEW PRODUCTS** 

ter measurements, each updated with each new acquisition, on displayed, stored, expanded, or processed waveforms. There's an optional firmware package for waveform processing and spectral analysis ...

The 9410 costs \$6900 and is available 6 weeks. The optional arithmetic firmware package sells for \$990.

LeCroy Corp., 700 Chestnut Ridge Rd., Chestnut Ridge, NY 10977-6499; (914) 578-6097. GIRGLE 331 JOHN NOVELLINO

**BUNDLED PACKAGE** 

**ACQUIRES DATA ON MAC** 

A combined hardware and software package acquires up to eight channels of data for display on a Macintosh II computer. The system comprises the PolyGraf/8 data-acquisition card and the SM/8 Signal Manifold. The latter provides a TTL-compatible trigger input and transports up to eight channels of raw data to the Poly/Graf 8 card for a maximum acquisition speed of 1000 samples/s for each of the eight channels. This results in up to 8000 data samples being collected, displayed, and stored every second with no gaps in the collected data. Recording and examining the acquired information is simplified through the use of the PolyGraf software program, which blends the features found in data loggers, chart recorders, and VCRs to provide an intuitive user interface designed for plugand-play operation. A demonstration disk of the PolyGraf/8 system is available for \$10.

World Precision Instruments, 375 Quinnipiac Ave., New Haven, CT 06513; (203) 469-8281. CIRCLE 333

### **PORTABLE TESTER FINDS** FAULTY WINCHESTERS

Housed in an enclosure with dimensions of 2-7/8 x 8 x 12-in., the 3000S single-port test system from FlexStar provides menu-driven, simultaneous analog and digital parametric testing of a wide variety of disk drives. These in-clude any 5.25-in. or smaller Winchester disk drive with an ST506, ESDI, SCSI, or PC AT interface. The model 3000S can be employed with any PC to run the same menu-driven test software used by disk-drive manufacturers. Testing capabilities of the singleport test system include index timing, seek timing, seek error rate, data error rate, and data-window margining with a 1-ns resolution and  $\pm$ 2-ns accuracy. Digital surface scans can be run with variable-size data windows. Optional analog probes provide missing-pulse, extra-pulse, track-average-amplitude, and resolution tests, as well as analog media scans for ST506- and ESDI-interfaced drives. The 3000S' \$2995 price includes tester, software, PC I/O card, cabling, and one interface set. An optional power supply for the 3000S and drive under test costs \$995.

FlexStar, 2040 Fortune Dr., Suite 101, San Jose, CA 95131; Mike Witte, (408) 433-0770. CIRCLE 334

### **DIAGNOSTIC SYSTEM** HANDLES BOUNDARY SCAN

The Advanced Support System for Emulation and Test (Asset) offers designers a simple menu-driven interface for the standard IEEE-1149.1 boundaryscan test structures. The Asset system includes a scan controller module that resides in the IBM PC/AT expansion bus and connects to the target system through a cable and resynchronization pod. Diagnostic utilities in the software package include an interactive debugger and a waveform analyzer. Asset translates parallel test vectors into serialized form for the scan-test bus. It then converts the serial patterns into a format that's suitable for automatic test equipment. Since Asset is an open system, users can apply their own test vectors and programs to the target hardware. Alternatively, users can create new programs with a standard C++ compiler. Three versions of Asset are presently available, depending on the level of capability needed, and are priced from \$7500 to \$25,000.

Texas Instruments Inc., Semiconductor Group, P.O. Box 809066, Dallas, TX 75380-9066; (800) 336-5236 or (214) 995-6611. GIRCLE 385

![](_page_102_Picture_0.jpeg)

### 33-MHZ 486-BASED PC RUNS DOS, UNIX, OS/2 Blazing along at 33 MHz, the 433E PC

Blazing along at 33 MHz, the 433E PC uses an Intel i486 microprocessor and is built according to the EISA (Extended Industry Standard Architecture). The machine is compatible with Microsoft DOS and OS/2 and Dell Unix System V (compatible with AT&T's Unix). It's suitable for software development, CAD/CAM/CAE, single and multiuser Unix applications, and high-end network-server applications. It comes standard with 4 Mbytes RAM, expandable to 16 Mbytes on the board; a 16-bit VGA controller; a 5-1/4- or 3/1-2-in high-density disk drive; eight expansion slots; and one parallel and two serial ports. Prices start at \$7899.

Dell Computer Corp., 9505 Arboretum Blvd., Austin, TX 78759; (512) 338-4400. CHELE 310

OPTICAL DRIVE ACCEPTS REWRITABLE, MEDIA

The latest addition to a family of optical storage products is the LaserDrive 520 rewritable/write-once 5-1/4-in. optical disk drive. Rewritable/write-once means that the drive can use either write-one or rewritable media. Either type of disk gives a maximum storage capacity of 654 Mbytes. The drive, with its 70-ms access time, automatically reads and deciphers the type of media in use, and then alerts the user about it. Large-quantity pricing is \$2395. Availability is in Sept.

Laser Magnetic Storage International Co., 4425 ArrowsWest Dr., Colorado Springs, CO 80907; (719) 599-7900.

### UNIVERSAL PROGRAMMER HANDLES 1-MBIT EPROMS

16-kbit to 1-Mbit EPROMs and EE-PROMs can be programmed quickly with the EZ-Writer-K3. Having 32- and 40-pin sockets, it accepts 24-, 28-, 32-, and 40-pin devices and programs 16-bitwide megabit EPROMs sans personality modules or adapters.

Through front-panel keys and alphanumeric display, users can scroll through menus, then execute the appropriate command. An expansion unit adapts EZ-Writer-K3 to Gang and Set programming for four devices.

The programmer goes for \$795. Shipping is 3 to 5 days ARO.

Bytek Corp., Instrument Systems Div., 508 N.W. 77th St., Boca Raton, FL 33487; (407) 994-3615. CHOLEST2

![](_page_102_Picture_12.jpeg)

![](_page_102_Picture_13.jpeg)

1st International Conference and Exhibition on Micro Electro, Opto, Mechanic Systems and Components

### New technologies driving world markets

### Apply now for the conference!

Easy registration service including

- Hotel Accommodation
- Translation service
- Technical Tours and Tourist Programme in East and West Berlin

### The door to high-tech business in Europe

Sponsor: German Section IEEE Institute of Electrical and Electronics Engineers

### September 10 – 13, 1990

An event held under the auspices of BIGTECH Berlin

**CIRCLE 96** 

#### Organizers: AMK Berlin

MESAGO USA Corp. 376 Boylston Street USA – Boston MA 02116 Tel. (617) 5368677 Fax (617) 5368682

Information:

Ausstellungs-Messe-Kongreß GmbH MESAGO

Messe & Kongreß GmbH Boston · Stuttgart · Tokyo

ELECTRONIC DESIGN 109

### CLASSIFIEDS

#### EMPLOYMENT OPPORTUNITIES

Marketing Enginr Int'l. Prov engin'ng suppt servs for corp mark'ing efforts in China. Oversees technly transfer to PRC industrl and oth users. Supp field sales offc in devel'ng/implem'ng markting plans. Tech train of new prod releases to field sales offcs. Cond tech semnrs to cust and field sales persnl overseas in supp of PRC markt'ng. Dev engin'ng specs to supp industrl instrm'ion prod line sales within PRC. Reqs: BS in engin'ng + 1 yr exp in job or 1 yr exp as Sales/Markting Enginr. Spec reqs: 1) Chinese lang fluency w/ abil to travel PRC up to 25% of time and 2)Must have 1 yr exp in tech engin'ng sales supp of process ctrl instrm'ion. 40 hrs/wk - 8 a.m. - 5 p.m. Sal: \$32,000/ yr. Res: Illinois Department of Employment Security, 401 S. State Street - 3 South, Chicago, IL 60605, Attn: Joan Sykstus, Ref. #1644-S. An employer-paid ad.

### *Looking for* ELECTRONICS ENGINEERS & ENGINEERING MANAGERS?

![](_page_103_Picture_4.jpeg)

### PARALLEL CPUS LET SERVER PACK >200 MIPS

By moving its Sun-compatible system architecture into a symmetric multiprocessing mode, Solbourne Computer can have up to eight 40-MHz Sparc CPUs running in parallel in its Series 5E/900 Enterprise server. The system employs the company's latest operating system release, OS/SMP 4.0D, which permits tasks to be dynamically allocated among 1, 2, 4, or 8 processor cards.

Each CPU card delivers more than 27 MIPS of integer and over 4 MFLOPS of double-precision Linpack floatingpoint performance, for a SPECmark benchmark rating of more than 19. The operating system distributes tasks evenly to ensure that performance increases are almost linear as new CPUs are added.

The servers are available with 32 to 256 Mbytes of RAM that communicates to the CPU cards over the company's proprietary 128- Mbyte/s K-bus. Furthermore, from 1 to 32 high-performance IPI disk drives, each capable of transferring data at 6 Mbytes/s, can be attached to the system.

When configured with one CPU, 32 Mbytes of RAM, and one IPI disk drive, the rack-mountable server sells for \$89,900. A second CPU adds \$10,000 to the system price. An 8-CPU system with 256 Mbytes of RAM and 16 IPI

### **IBM-COMPATIBLE CLICKER KEYBOARD: \$39 PRICE TAG**

Adding to their Right Touch keyboard line, NMB Technologies' low-cost "clicker" IBM-compatible keyboard comes in at a low price of just \$39. The clicker keyboard, one that supplies an audible sound in response to key contact, uses long-life and high-reliability switches. The keyboard's cost has been cut by using a more powerful microprocessor, which eliminates the need for expensive peripheral components within the keyboard. Switch life is extended beyond industry norms by using a spring-return mechanism, rather than the traditional rubber boot. The keyswitches are rated to operate at up to 100 million cycles. The \$39 price tag is for 100-piece orders. The clicker keyboard, with its streamline enclosure design, is available now from stock.

NMB Technologies Inc., 9730 Independence Ave., Chatsworth, CA 91311; (818) 341-3355. CIRCLE 337

![](_page_103_Picture_13.jpeg)

drives sells for \$605,800. *Solbourne Computer Inc., 1900 Pike Rd., Longmont, CO 80501; (303) 772- 3400. CHOLE 335* ■ *DAVE BURSKY* 

### 3-1/2-IN. DRIVES STORE 425 MBYTES

The ceiling on 3-1/2-in. hard-drive capacity has been raised: Quantum Corp.'s ProDrive 425 and 330 store 425 and 331 Mbytes of formatted data, respectively, and each contains an em-bedded SCSI or PC/AT-bus controller. The drives, suitable for PCs or workstations, feature average seek times of 12 ms for read commands and less than 14 ms for write. Data-transfer rates up to 5 Mbytes/s can be achieved. Self-test capabilities simplify incoming and qualification testing. Evaluation units of the SCSI version will be available in August: volume shipments are scheduled for November. AT-bus-version evaluation units will be available in the fourth quarter. The 425 sells for \$1595, while the 330 costs \$1350, both in evaluation quantities.

Quantum Corp., 1804 McCarthy Blvd., Milpitas, CA 95035; (408) 432-1100. CIRCLE 388

CIRCLE 94 ---->

![](_page_104_Picture_0.jpeg)

### LAPTOP PLUGS INTO VGA STATION

Combining the portability of a laptop with the capabilities of a desktop, the Interport Station and Laptop combination comes with a 101-key keyboard and a color VGA monitor. The Station contains no microprocessor, but it mates with the Laptop portion of the system that houses either a 20- or 33-MHz 80386 processor. The Station supplies the Laptop with communication and networking capabilities, additional hard and floppy drives, and tape or laser optical drives.

The Laptop, the portable part of the system, easily snaps in and out of the Station, which resides as a deskside unit. But the Laptop can also operate as a standalone computer. It contains either a 20- or 33-MHz 80386 microprocessor. An 80387 math coprocessor is available as an option. Thus, users can carry their data in the laptop and, if desired, they can hook up to a Station at another location. The laptop is compatible with MS-DOS, OS/2, and Unix. It comes standard with a 3-1/2-in., 1.44-Mbyte floppy disk drive and a 40-Mbyte hard drive. The Station, available now, costs \$5395. The Laptop will be available in December for \$6995.

**Ogivar Technologies Inc.**, 7200 Route Transcanadienne, Ville Saint-Laurent, Quebec, Canada H4T 1A3; (514) 737-3340. GIRCLE 339

### **HIGH-END SERVER** SUPPORTS NETWARE

Although initially tuned to support Novell's NetWare version 2.15 running in native mode and NetWare 386, a highend network server is also designed to be independent of specific operating environments. Called the Independent Software Platform, the machine is based on an 80386 processor and comes in two models. The ISP 30 and the ISP 50 run at 16 and 20 MHz, respectively. Each comes with an optional coprocessor. The ISP also has a three-bus architecture designed to accommodate the heavy interrupt load that all servers must handle without significant degradation of performance. It can accommodate networks of between 40 and 60 users and memory is expandable to 12 Mbytes in the ISP 30 and to 64 Mbytes in the ISP 50. In addition to NetWare, Unisys is continuing ISP development for many standard operating systems.

Unisys Corp., 2700 N. First St., San Jose, CA 95150; (408) 434-2886. **GIRGLE 340** 

- CIRCLE 94

### WORKSTATION, SERVER **YIELD 17.8 SPECMARKS**

By running its R3000 RISC processor and math coprocessor at 25 MHz, MIPS has created both a desktop workstation and a file server that both deliver performance rated at 17.8 SPECmarks. (SPECmarks are the generic standardized benchmark ratings developed by the SPEC committee.) The Magnum 3000 workstation sell for just \$8990 in its base configuration, which include 8 Mbytes of RAM, 3.6 MFLOPS of double-precision floating-point throughput, 17-in. monochrome monitor, keyboard and mouse, serial and Ethernet communication ports, SCSI host adapter for add-on storage, and the MIPS RISC operating system and windowing software. In graphics applications, the workstation can also deliver top performance for X-windows-it has an Xstones benchmark rating of 91,000; an 8-bit color version delivers 39,000 Xstones. The RC3230 server configuration contains the same CPU motherboard as the workstation. With a 200-Mbyte disk drive, 8 Mbytes of RAM and the operating system software, it sells for \$11,740. The RISC operating system software includes NFS 4.0, TCP/ IP, and other networking protocols.

MIPS Computer Systems Inc., 928 Arques Ave., Sunnyvale, CA 94086; (408) 720-1700. GIRGLE 341

### **BOARD INTEGRATES PC** AUDIO, GRAPHICS, VIDEO

A single add-in board for IBM PCs and compatibles combines a high-fidelity digital stereo audio output with extended VGA graphics and NTSC-compatible video output for interactive audiovisual and multimedia presentation systems. The AV-16 Audiographics card fits into the expansion slot of any IBM-AT, PS/2 model 30, or 286/386compatible computer. Supporting VGA, EGA, CGA, and Hercules graphics standards, the card has a 16-bit data path, a high-speed memory interface, and comes with a 1-Mbyte display buffer RAM for display resolutions of 640 x 480 or 800 x 600 with 256 colors, and 1024 x 768 resolution with 16 colors. The board also features monaural or stereo playback at selectable sampling rates of 8, 10, 12, or 16 kHz. Audio outputs can drive 8-ohm speakers with 250 mW of power. The AV-16 sells for \$895 each; quantity discounts are available.

Antex Electronics Corp., 16100 S. Figueroa St., Gardena, CA 90248; (213) 532-3092. CIRCLE 342

![](_page_104_Picture_15.jpeg)

**Lowest Profile** 

- Input Voltage 90 to 130 VAC (47/440Hz)
- Single, Dual, Triple Outputs
- 1200V Rms Isolation
- Low Isolation Capacity Available
- **Continuous Short Circuit** Protection
- High Efficiency
- Fully Regulated Voltage Outputs
- **Operating Temperature** -25°C. to +70°C. with No Heat Sink or Electrical **Derating Required**
- Expanded Operating **Temperature Available**  $(-55^{\circ}C. to + 85^{\circ}C. ambient)$
- **Optional Environmental** Screening Available

PICO manufactures complete lines of Transformers, Inductors, DC-DC Converters and AC-DC Power Supplies

![](_page_104_Picture_27.jpeg)

D E S I G N 119 AUGUST 23, 1990 ELECTRONIC

![](_page_105_Picture_0.jpeg)

### PROJECT MANAGER GETS POWER FROM WINDOWS

A project management software package—Microsoft Project for Windows offers a graphical interface and flexibility for schedules and resources. Handling resource-driven or durationdriven scheduling, the software can, for example, calculate task completion time in resource-driven applications by adjusting for new workers added to or removed from various tasks. Resources can also be assigned partially, as well as selectively level resources, to balance workloads across multiple projects. The program also supports subprojects. Thus large projects can be di-

### THE PERFECT STRATEGY FOR ANALOG & DIGITAL PCB DESIGN

![](_page_105_Picture_5.jpeg)

YOU want an affordable upgrade path COULTIboard's got a smooth upgrade path with a system in every price range, running under DOS or extended memory. Choose a system to design a small board of 50 equivalent IC's, up to our 32-bit 386 version with unlimited design capabilities. ULTIcap schematic capture featuring automatic guided wiring, automatic junctions, auto rewire alter block moves, and on-line symbol creation are just some of ULTIcap's easy-to-use automated features. Or, use your own schematic package with ULTIboard's And don't forget schematic capture. backannotation. Call ULTImate Technology today for a free demo disk, and the name of the dealer YOU want to find out more Nr. of 16 pins Mem Model ULTIboard Professional 386 is a **true 32 bit** Design Syster approx. 2x faster than 16 bit versions. Select your ULTIboard system from this table: Entry Level Advanced Level Professional 286 Professional 386 Europe Intl. Headquarters USA/Canada Headquarters UK/Ireland Sales-Office Germany Sales-Office **Belgium Sales-Office** UR Irretand Sales-Office UTImate Technology (US)Ltd. 2 Bacehus House Calleva Park Aldermaston Berkshire RG7 4QW Tcl. (0734) 812030 Fax (0734) 815323 UTImate Technology Gmb Stangenstrasse 1 D-7022 L-Echterdingen 2 Tel. (0711) 796057 Imate Technology Corp Mt. Hermon Road. ite 105 ts Valley, CA 95066 Tel. (015) 401895 Tel. ( 31) 2159-44424 (0711) 791930 31) 2159-43345

vided into smaller tasks. Resource calendars can be defined at multiple levels. Schedules can be viewed in Gantt, Pert, and other forms, and users can manipulate the schedules by moving lines or boxes to group tasks or split off new tasks. Files can be saved in popular data format for programs. The Projectfor-Windows package goes for \$695. For a limited time, Microsoft Project users can upgrade for \$195.

Microsoft Corp., One Microsoft Way, Redmond, WA 98052; (206) 882-8080. CIECLE 327

### PC SOFTWARE USES GRAPHICS

PC-based Viewpoint 4.0 project-management software includes a graphics module and supports interactive planning, multiple-resource allocation, resource leveling, progress posting, multiple-rate costing, and resource-con-strained schedule forecasting. The critical path is automatically calculated and displayed in red as a project develops. Users can create Gantt, PERT, network, profile, or hierarchical charts. Minimum system requirements: IBM AT or compatible, 640 kbytes RAM with 1 Mbyte of expanded memory, EGA monitor, mouse, and hard disk. Viewpoint 4.0 is shipping now and costs \$3500.

Computer Aided Management, 1318 Redwood Way, Suite 210, Petaluma, CA 94954; (800) 636-5621. CIECLE 325

### **REAL-TIME OPERATING** SYSTEM RUNS ON 80386 PCS

VRTX-PC/386, a real-time operating system for 80386-based PCs, takes advantage of the microprocessor's protected mode. Now, users can run their real-time multitasking applications. The software offers embedded system developers a dual-solution by allowing the PC to function as a software development platform and as an embedded computer. Users can write programs up to 4 Gbytes in protected mode.

The capabilities supplied by VRTX-PC/396 include task management, intertask communication and synchronization, memory allocation, real-time clock control, interrupt servicing, and window support. Available now, the software sells for \$9880 for the initial development license with discounts for additional developers.

Ready Systems, 470 Potrero Ave., Sunnyvale, CA 94086; (408) 736-2600. CIRCLE 329

CIRCLE 154

### **IEEE-488**

Control any IEEE-488 (HP-IB, GP-IB) device with our cards, cables, and software for the PC/AT/386, EISA, MicroChannel, and NuBus.

### **COMPACT CONVERTERS DELIVER 100 W**

Operating at a 200-kHz switching frequency, a line of single- and multipleoutput dc-dc converters provides 100 W of output power from an enclosure as thin as 1.25 by 4.25 by 5 in. Packaging densities exceed 3.5 W/in.<sup>3</sup> for a full military unit that meets MIL-STD-461B, CE01, CS02, CS06, RE01, RE502, RS01, and RS02 specifications. Isolated and fully regulated outputs of 5 to 48 V dc are available. Efficiencies for the converters start at 75%. The standard input range is 20 to 50 V dc, which is compliant to MIL-STD-704, MIL-STD-1275, and the British standard 3G100 for 28-V dc input. Inputs of 12, 75, 95, 150, and 300 V dc are optional.

Logitek Inc., 101 Christopher St., Ronkonkoma, NY 11779; (516) 467-4200. GIRCUE 321

### 600-V MOSFETS HAVE LOW ON-RESISTANCE

Low on-resistance makes two 600-V power MOSFETs particularly useful for European off-line (220-V ac) power supplies and electronic ballast (277-V ac) applications. The SMP7N60 offers a current capability of 7 A and an on-resistance of only 1.1  $\Omega$ . The 4-A SMP4N60 is specified with a maximum on-resistance of  $2.0\Omega$ . Because they have such low on-resistance, they run cooler, are more reliable, and require smaller heatsinks. Both devices are housed in TO-220 packages. Unit prices are \$1.98 and \$0.99 for the SMP7N60 and SMP4N60, respectively, in lots of 10,000 units. Samples are available from stock. Production quantities can be obtained in eight weeks.

Siliconix Inc., 2201 Laurelwood Rd., Santa Clara, CA 95054; (408) 988-8000. CHELE 322

### MODULES TAILOR SWITCHING SUPPLIES

The Moduflex M Series delivers a power density of 6 W/in.<sup>3</sup> at an ambient temperature of 50°C. Units are available with single and multiple outputs from 400 to 750 W. The 400- and 500-W supplies measure 2.5 by 5.05 by 9.00 in., while the 600- and 750-W models are 2.5 by 5.20 by 9.63 in. All units incorporate a 120-kHz MOSFET design and current-mode control. Prices start at \$478. Delivery takes two weeks.

NEW PRODUCTS

Deltron Inc., P.O. Box 1369, Wissahickon Ave., North Wales, PA 19454; (215) 699-9261. *CIRCLE* 323

![](_page_106_Picture_11.jpeg)

You get fast hardware and software support for all the popular languages. A software library and time saving utilities are included that make instrument control easier than ever before. Ask about our no risk guarantee.

### DC-DC CONVERTERS HAVE WIDE 2:1 INPUT RANGE

Intended for 12-, 24-, or 48-V dc powered systems, six 30-W dual-output dc-dc converters accept any input voltage from 9 to 18, 18 to 36, or 36 to 72 V dc. There are two output choices for each of the input voltage ranges:  $\pm 12$ V at 1.25 A or  $\pm 15$  V at 1 A. The converters in the XW Dual series have 80kHz MOSFET switching and currentmode control, for efficiency ratings of over 85% at only 20% of full load. Line regulation is 0.02%, load regulation is 0.8%, isolation voltage is 500 V dc, and output noise is 20 mV pk-pk. Pulse-bypulse current monitoring provides eight hours of short-circuit protection. All models are available from stock at a single-unit price of \$165.

Calex Manufacturing Co. Inc., 3355 Vincent Rd., Pleasant Hill, CA 94523; (800) 542-3355. CHRCLE 324

### HIGH-VOLTAGE ARRAYS SUPPLY 5-V CONTROL

Two transistor arrays, the PWR-NCH201 and PWR-NCH401, provide 5-V control of low on-resistance, highvoltage outputs. The arrays' outputs can be controlled independently or combined to provide additional currenthandling capability. The 201 is rated at  $5 \Omega$  per channel, while the 401 is rated at  $10 \Omega$ . The latter comes in a 24-pin narrow-bodied plastic DIP, while the former is housed in a 16-pin batwing plastic DIP. Each array is available with breakdown voltages of 200, 300, or 400 V. Prices range from \$2.60 to \$5.84 in lots of 100.

Power Integrations Inc., 411 Clyde Ave., Mountain View, CA 94043; (415) 960-3572. CHROLE 325

### SUPPLIES GIVE POWER TO STD BUS CARD CAGE

Two power supplies give STD bus card cages greater power to handle more cards, particularly in 5-1/4-in. floppydisk-based systems. The 105-W PS-105 and 160-W PS-160 each have three outputs and a feedback network for fast transient response and tight regulation. The 12-V output has enough current to power two 5-1/4-in. floppy drives and the STD bus. Prices for the PS-105 and PS-160 are \$260 and \$395. Delivery is stock to 30 days.

Computer Dynamics, 107 S. Main St., Greer, SC 29650; (803) 877-8700.

![](_page_106_Picture_22.jpeg)

ELECTRONIC DESIGN 121

![](_page_107_Picture_0.jpeg)

### TOOL SUITE PLACES AND ROUTES TRIPLE-LEVEL-METAL ASICS

he SL-Series of layout tools from Silvar-Lisco place and route both standard-cell and gate-array ASICs. SL-Cell and SL-Array, which layout cell-based and gatearray ASICs, are two key tool sets in the series.

The SL-Cell suite consists of three products: SC I, SC II, and SC III. SC I places and routes up to 5000 cells per level of hierarchy in two-level technology, while SC III can place and route as many as 20,000 cells per level of hierarchy in four-layer technology. Although some tool vendors attach a sea-of-gates router to a standard-cell placer, Silvar-Lisco constructed a true gridless router for cell-based designs. SL-Cell can layout any combination of up to three metal layers.

SL-Array is also made up of three products: Gards I, Gards II, and Gards III. The Gards products automatically place and route from two layers and 15,000 gates to three layers and more than 300,000 gates. In addition, both

### VHDL IS BUNDLED IN A GRAPHICAL PACKAGE

A graphical VHDL design environment (VDE) from Intermetrics Inc. supplies window-based design and simulation for a variety of popular platforms. Users can access any number of the environment's components at one time. The Design Database Manager lets all the tools interact, and provides control over the design process. VDE's Analyzer performs semantic and syntactical verification. The Simulator, which the company claims is up to ten times faster than other VHDL simulators, contains a source-level debugger and a waveform viewer. In addition, the Navigator brings up VHDL text for a model at any point in the model. Prices for VDE, which will be available in the third quarter, start at \$12,000 for a one-

![](_page_107_Picture_7.jpeg)

![](_page_107_Figure_8.jpeg)

the SL-Cell and the SL-Array products include such features as timing-driven layout and automatic rip-up and retry. The SC I, SC II, and SC III products

The SC I, SC II, and SC III products cost \$30,000, \$60,000, and \$120,000, respectively. Pricing for Gards I, Gards II, and Gards III is \$45,000, \$90,000, and \$180,000, respectively. All products are available now.

Silvar-Lisco, 703 E. Evelyn Ave., Sunnyvale, CA 94086; (408) 991-6000. €ITELE803 ■ LISA GUNN

year, single-user license on a Sun-3 workstation.

Intermetrics Inc., 733 Concord Ave., Cambridge, MA 02138-1002; (800) 367-8435 or (617) 661-1840. CHECK 317

### BUY ANALOG BEHAVIORAL MODELS OFF THE SHELF

Analog Libraries Ltd. will have its first library of analog simulation models available in September. The company has developed three levels of behavioral models. Level-zero models are fast models intended for the early phases of design, when what-if analysis is important. The level-one and level-two models increase in accuracy and detail. For instance, the level-two models include noise data and secondary effects. In addition, the company offers a custom modeling service, which costs between \$500 and \$5000 depending on device complexity and level of detail. A library of transmission lines and individual d-a converter models will be available in September for \$800 and \$300, respectively. A complete data-converter library will be available in October for \$1900.

Analog Libraries Ltd., P.O. Box 17452, Boulder, CO 80301; (303) 440-3475. CIRCLE 304

### **REWORKED FRAMEWORK FEATURES NEW TOOLS**

The latest version of Fujitsu Microelectronics' framework, ASICOpen V1.50, includes the company's newest design tools, ZephCAD and BankCAD. Zeph-CAD is a logic synthesis tool that creates CMOS, biCMOS, and ECL circuits. BankCAD is a cell compiler for RAM and ROM. In addition to the new tools, version 1.50 extends some of Fujitsu's other internal tools, such as a waveform test editor and graphic simulation analysis, to work with third-party tools. Some of the third-party tools that operate within the ASICOpen environment include Cadence's Verilog simulator and Synopsys' Design Compiler. ASI-COpen V1.50 will be available in the fourth quarter. The base price for the framework for each ASIC technology is \$15,000.

Fujitsu Microelectronics Inc., Integrated Circuits Div., 3545 North First St., San Jose, CA 95134-1804; (800) 642-7616 or (408) 922-9000. CIRCLE 305

### UPGRADED PCB TOOL ADDS BACK-ANNOTATION

Upgrades to the latest version of Orcad's pc-board layout product, PCB II Version 2.10, include back-annotation; PostScript, DGIS, and IGES support; and expanded surface-mounted part

![](_page_107_Figure_22.jpeg)

support. With PCB II Version 2.10, layout designers can geographically reannotate board designs using a horizontal or vertical priority. The information derived from the re-annotation is then back-annotated to the Orcad schematic, automating the process of updating schematics. In addition, Version 2.10 includes all the features of previous versions: manual and automatic routing, route and via optimization, and rip-and-reroute capabilities. PCB II Version 2.10, which is shipping now, costs \$1495.

Orcad, 3175 N.W. Aloclek Dr., Hillsboro, OR 97124-7135; Scott Gustaff, (503) 690-9881. GIRGLE 306
#### DIRECT CONNECTION ADS



## MAXIMUM VERSATILITY

#### Minimum Size

This 1"x<sup>3</sup>4" x ½" circuit breaker is the smallest Full Feature Breaker available. Panel, printed circuit board, or snap-in mount. Current ratings from 0.05A to 10.00A. 100% tested and calibrated.

#### **E T A** CIRCUIT BREAKERS

7400 N. Croname Rd., Chicago, IL 60648 Phone: (708) 647-8303 Fax: (708) 647-7494 E-T-A® CIRCUIT BREAKERS CIRCLE 254

TROMPETER





SAVE SPACE WITH Q/PAC® COMPONENTS
Provide built-in capacitance
Eliminate decoupling capacitance
4-layer board quietness, 2-layer economy
Vertical or horizontal mounting
Send for Rogers Q/PAC®
Application Bulletin
Rogers Corp., 2400 S. Roosevelt St.
Tempe, AZ 85282 602/967-0624
ROGERS CORP.
CIRCLE 256
NEW NEW NEW NEW NEW
Telecom Design!
INTEGRATED CMOS
DTMF RECEIVER

M-8870 is a full DTMF receiver that integrates bandsplit filter and digital decoder on one 18-pin CMOS DIP.

- Low power consumption (35 mW max.)
- On-chip differential amplifier, clock generator, and latched 3-state bus
- 5 volt power, 3.58 MHz TV crystal
   Low cost

For more info call: 1-800-426-3926

ELECTRONIC



D E S I G N 123 AUGUST 23, 1990

lines of HF, RF and Patching connectors for coax / twinax / triax applications. Products include in-line and Bulkhead jacks and plugs, patch-panels, patch-cords, looping-plugs, adapters, cable assemblies and accessories. Extensive list of cable manufacturers and their parameters plus a "Technical Guide" for cable selection

**INTERCONNECT COMPONENTS &** 

ACCESSORIES:

is included. **TROMPETER ELECTRONICS, INC.** 31186 La Baya Drive, Westlake Village, CA 91362-4047. (818) 707-2020 • FAX: (818) 706-1040

New T-17 catalog! Specifications and photos of quality

TROMPETER ELECTRONICS

CIRCLE 257



Quick turnaround on custom engineering services, if needed. For a free catalog, contact:

Emulation Technology, Inc. 2368-B Walsh Ave. Santa Clara, CA 95051 Phone: 408-982-0660; FAX: 408-982-0664 EMULATION TECHNOLOGY CIRCLE 258

#### DIRECT CONNECTION ADS

PLDs and memories

with the low-cost 212.

Call for your FREE

15-day trial AND

stration diskette.

1-800-247-5700

DATA I/O

CIRCLE 261

ABEL-PLD demon

16L8, 20V8, 22V10,

27C020, and 450

other CMOS device

Memory cards for

easy updates

capabilities.

Extensive editing

Compatible with

JEDEC standard

programming files.

ogram:





#### WE'RE BENDING THE RULES FOR CIRCUIT DESIGNERS

BEND/FLEX<sup>™</sup>, the bendable circuit board material that's flexible enough to bend into any multi-plane shape. Eliminates stiffener boards, flexible hardboard connectors, and may reduce the cost of two - and three - plane interconnection systems by as much as 30%!

#### ROGERS CORP. COMPOSITE MATERIALS DIVISION One Technology Drive, Rogers, CT 06263 BEND/FLEX<sup>®</sup> CIRCLE 263



SUPPRESS NOISE, POWER HIGH DENSITY BOARDS MAGNA/PAC™ components combine power distribution and capacitance for dense boards. Mount MAGNA/PAC™ between rows of ICs to save space. ■ Effective decoupling ZIP arrays ■ Capacitance up to 3.0 µF per linear in.

- Reduce noise over a wide frequency range
  Equalize voltage on dense boards
- ROGERS CORP.

2400 S. Roosevelt St., Tempe, AZ 85282 Telephone: (602) 967-0624 ROGERS CIRCLE 267



SAMTEC OFFERS CUSTOM INTERCONNECT DESIGN SERVICE Samtec applications engineers are able to design special custom connectors to meet a variety of unique situations. Special molded plastic bodies, custom connector assemblies, over 100 standard lead sockets, terminals and special custom leads are available. Custom platings are also available, including selective and heavy gold plating.

For more information contact:

 SAMTEC, INC.

 P.O. Box 1147, New Albany, IN 47151-1147

 Telephone: 812-944-6733

 SAMTEC, INC.
 CIRCLE 264





schematic capture. More versatile than OrCAD.<sup>14</sup> More BAHE' Thanks to our streamline interface and integrated approach, ango-Schematic makes creating complex schematics simple. Compare for yourself. The schematic features SEDCO<sup>14</sup> Ibraries, with over 8,000 parts guaranteed or accuracy; integrated component creation, true ANSI/IEEE support; forward- and back-annotation; PostScript and DXF output; free tech support, and much more. It's all there for just \$495 – guaranteed. **FREE EVALUATION PACKAGE** 





#### \$76.50\* SINGLE-BOARD COMPUTER

\* 500 piece price, model MCV45 (shown). 6800 MPU, serial I/O, parallel I/O, RAM, EPROM, 44pin 4.5" x 6.5" PCB.

EXPANSION MODULES: RAM, EPROM, CMOS RAM/battery, analog I/O, serial I/O, parallel I/O, counter/timer, IEEE-488, EPROM programmer, floppy disks, cassette, breadboard, keyboard/display.

WINTEK CORPORATION, 1801 South Street, Lafayette, IN 47904-2993 (317) 742-8428 or (800) 742-6809

SINGLE BOARD COMPUTER

CIRCLE 269

#### DIRECT CONNECTION ADS



8051 Emulator - \$1250

d<sup>2</sup>ICE is a low cost, Full Speed, real time 8051 Emulator.. Powerful user interface for Hi-level multi-window source code debugging. Uses IBM-PC COM1/2. No Slots! Portable, fits in shirt pocket. Assembler and test bed included.



**Cybernetic Micro Systems** PO Box 3000 • San Gregorio CA 94074 Ph: (415) 726-3000 • Fax: (415) 726-3003 CIRCLE 270 CYBERNETIC MICRO SYSTEMS









MICRO CRYSTAL DIV./SMH



LOW COST **Data Aquisition** Cards for PC/XT/AT 12 Bit A/D & D/A [PCL711S] \$295 AD converter: 8 single-ended channels: Uses AD574 device: Conversion time is less than 23, usee [nput range: ±5<sup>1</sup>/<sub>2</sub>, Software Trigger Mode only. DA converter: 1 channel: 12 bit resolution; 0 to + \$104 Output Range. Digital UO: 16 [n/Out[TLCompatible]; External Wiring Terminal Board incl. Utility Routleas and Demo/Sample Programs for BASIC and Quick-BASIC. 12 Bit A/D & D/A [PCL812] \$395 AD converter: 16 single ended inputs; Uses AD574; Conversion time less than 25,sec; Built-in programmable pacer; Input Ranges ± 10V, ±5V, ±1V, DA converter: 2 channels; 12 bit resolution; Output Range 0-5V. Digital IV: filo/Yout(TTLcompathle); Programmable ConsterTimer (8254) DMA and interrupt capability. Utility software and sample program in BASIC Fast 12 Bit A/D/A [PCL718] \$795 ADC converter: 16 single ended or 8 differential channels; 12 bits resolution; Programmable scan rate; Built-in Interrupt and DMA control circuitry. Conversion speed 60,009 smpb/sec (standard), 100,000 smpb/sec (optional). Input Ranges: Bipolar: ± 10V, 5V, ± 22V, ± 1V, ± 0.5V; Unipolar: 10.5,2; 1V DA converter: 2 channels; Resolution: 12 bits; setting time: 55,set; ± 5V Digital 102: 161n/Out(TILcompatible); Programmable Counter/Timer (8254). Software: Ultily software for BASIC & QuickBASIC included. Sample prgm. Supported by LabDAS, ASSYST, LABTECH, UnkeScope. 6 Channel 12 bit D/A [PCL726] \$495 Output Ranges: 0 to +5V, 0 to +10V, ±5V, ±10V, or sink 4-20mA.
 Settling time: 70,5. Linearity: ±12bit.Voltage output drive capacity: ±5mA.
 Digital VO: 16 digital input and 16 digital outputs (TTL compatible).
 MC / VISA / AMEX
 Call today for datasheets! B&C MICROSYSTEMS INC. 750 N. Pateria Ave. Sumayrale. CA. 94066 USA TEL: (408)730-5511 FAX: (408)730-5521 B&C MICROSYSTEMS CIRC CIRCLE 272 \$695/895 
 DEVICE
 S695/895

 9. Programs EE/EPROMS, PALS, GALS, EPLDA, MICRON, BIPOLAKS, PELA, Software driven pin drivers. D/A generated programming voltages (8 bit DACs of the second Call today for datasheets! 
 B&C MICROSYSTEMS INC.

 750 N. Pastoria Ave., Sunnyvale, CA 94086 USA TEL:(408)730-5511 FAX: (408)730-5521
 CIRCLE 275 Analog Circuit Simulation Completely Integrated CAE from \$95 From Schematic Entry through SPICE Simulation to **Post Processing** IsSpice \$95, the complete Spice program, runs on all PC's. T IsSpice/386 \$386, The fastest PC based Spice program available. Has virtually no circuit size limitations. SPICENET \$295, a schematic editor for any SPICE simulator. Generates a complete SPICE netlist. INTUSCOPE \$250, a graphics post processor that performs all the functions of a digital oscilloscope. PRESPICE \$200, extensive model libraries, Monte Carlo analysis, and parameter sweeping. Please Write or Call

D E S I G N 125 AUGUST 23, 1990 ELECTRONIC

**CIRCLE 278** 



Chairman and CEO: Sal F. Marino President and COO: Daniel J. Ramella Senior Vice President: James D. Atherton Group Vice President: James W. Zaremba **Advertising Sales Staff** Publisher: Paul C. Mazzacano Hasbrouck Heights, NJ; (201) 393-6060 San Jose, CA; (408) 441-0550 National Sales Manager: Andrew M. Dellins San Jose, CA; (408) 441-0550 Hasbrouck Heights: Judith L. Miller, Robert Zaremba Sales Support Supervisor: Betsy Tapp 611 Route #46 West Hasbrouck Heights, NJ 07604; (201) 393-6060 TWX: 710-990-5071 Boston: Ric Wasley 400 Fifth Ave. Waltham, MA 02154; (617) 890-0891 FAX: (617) 890-6131 Colorado: Lou Demeter (408) 441-0550 Chicago/Midwest: Russell Gerches Sales Assistant: Susan Johnson 2 Illinois Center Bldg., Suite 1300 Chicago, IL 60601; (312) 861-0880 FAX: (312) 861-0874 Arizona: James Theriault (408) 441-0550 Los Angeles/Orange County/San Diego: Sales Coordinator: Debi Neal 16255 Ventura Blvd., Suite 300 Encino, CA 91436; (818) 990-9000 FAX: (818) 905-1206 Pacific Northwest: Bill Giller (408) 441-0550 San Jose: Lou Demeter (408) 441-0550 Bill Giller (408) 441-0550 James Theriault (408) 441-0550 Sales Administrator: Amber Hancock 2025 Gateway Pl., Suite 354 San Jose, CA 95110; (408) 441-0550 FAX: (408) 441-6052 or (408) 441-7336 Texas/Southeast: Bill Yarborough 12201 Merrit Dr., Suite 220 Dallas, TX 75251; (214) 661-5576 FAX: (214) 661-5573 **Direct Connection Ad & DAC Sales Representative:** Jeanie Griffin (201) 393-6080 Eastern Canada: Andrew M. Dellins (408) 441-0550 Holland: W.J.M. Sanders, S.I.P.A.S Oosterpark 6-P.O. Box 25 1483 DeRyp, Holland Phone: 02997-1303 Telex: 13039 SIPAS NL Telefax: (02997)-1500 Austria, Belgium, Germany, Switzerland: Friedrich Anacker InterMedia Partners GmbH Katernberger Strasse 247 5600 Wuppertal 1 West Germany Phone: 02-02-711-091/92 Japan: Hirokazu Morita Japan Advertising Commincations New Gunza Buiding 3-13 Gunza 7-chome Chuo-Ku, Tokyo 104 Japan FAX: 011-81-3-511-8710 Korea: Young Sang Jo Business Communications Inc. K.P.O. Box 1916 Midopa Building 146 Dangju-Dong, Chongo-Ku Seoul, Korea Phone: 011-82-2-739-7840 FAX: 011-82-2-732-3662 Taiwan: Tomung Lai United Pacific International No. 311 Nanking E. Rd., Sec. 3 Taipei, Taiwan R.O.C. Phone: 011-886-27-150-751 FAX: 011-886-27-169-493 United Kingdom/Scandinavia/Israel: John Maycock Huttons Buildings 146 West St. Sheffield, England S14ES Phone: 742-759186

### INDEX OF ADVERTISERS

| Section in the section of the sectio |                           |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|
| ACCEL Technologies                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                           |
| Actel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                           |
| Advin Systems Inc                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                           |
| AMD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 10-1                      |
| AMP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 68-6                      |
| Analog Devices                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 2                         |
| Ariel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                           |
| Aromat                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                           |
| AT&T                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 2                         |
| Augat                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 102B-1020                 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Marine Contraction of the |

|                  | A REAL PROPERTY OF THE REAL PROPERTY OF |
|------------------|-----------------------------------------|
| B&C Microsystems |                                         |
| Brooktree        |                                         |
| Burr-Brown       |                                         |
| Buscon           | 102A-102F                               |
|                  |                                         |

| Capital Equipment Corp.  |  |
|--------------------------|--|
| Ciprico                  |  |
| Comlinear Corp           |  |
| Cybernetic Micro Systems |  |
| Cypress Semiconductor    |  |

| Data I/O               |     |
|------------------------|-----|
| Diversified Technology |     |
|                        |     |
| E-T-A Circuit Breakers | 123 |
| Emulation Technology   |     |

| Franklin Software | 124 |
|-------------------|-----|
| Frequency Devices | 107 |

Globe Electronics Hardware ...... 125

| Hamilton Avnet<br>Hewlett-Packard Co |           |
|--------------------------------------|-----------|
|                                      | and a ser |
| IBM                                  | 60-61     |
| Ideas                                |           |
| Integrated Device Technology         |           |
| Intel                                |           |
| Interpoint                           |           |
| Intusoft                             | 125       |
| CONTRACTOR DESIGNATION               | A LANDARD |
| Lambda Electronics                   | 111-118   |
| Linear Technology                    | Cover IV  |

|                                 | The state of the |
|---------------------------------|------------------|
| Massteck                        |                  |
| Mesago                          | 109              |
| Micro Crystal                   | 125              |
| Micro Linear                    | 81-84            |
| Mini-Circuits Laboratory.       |                  |
| a Div. of Scientific Components |                  |
| Corp 15, 18-19, 92, 0           | Cover III        |

DESIGN

National Semiconductor ...... 72-75 Nohau Corp. ..... 123 OrCad Systems Corp..... Cover II Philips Components-Signetics ...... 30-31 Phillips 66 Company ...... 38-39 Pico Electronics, Inc......71, 119 PTS Communications......8 25 )5 Qualidyne.....40 R S Samsung Semiconductor ...... 46-47 Samtec ...... 124 Siemens Components ......6-7 Signatec .. Teledyne Relays ......95 Teltone ...... 123 Texas Instruments ...... 12-13 Trompeter Electronics ...... 123 UMTC Ultimate Technology......120 VTC...... 102J Vicor Corp......55 Wavetek ......1 The advertisers index is prepared as an extra service. Electronic Design does not assume any liability for omissions or errors.

# **PRECISION TTL-CONTROLLED** ATTENUATORS

Now...precision TTL-controlled attenuators accurate over 10 to 1000MHz and -55 to +100°C. Four models are available in the new TOAT-series, each with 3 discrete attenuators switchable to provide 7 discrete and accurate attenuation levels (see chart). Cascade all four models for up to 64.5dB control in 0.5dB steps. Custom values available on request. The 50-ohm TOAT-series performs with 6µsec switching speed

and can handle power levels up to 0dBm. Units are housed in a rugged hermetically-sealed TO-8 package to withstand the shock, vibration, and temperature stresses of MIL-STD-883. Connector versions are available. Take advantage of the \$59.95 (1-9 qty) price breakthrough to stimulate new applications as you implement present designs and plan future systems.

**CIRCLE 129** 

up to 35dB 10 to 1000MHz only \$5995

| TOAT-             | R512         | TOAT-             | 124               | TOAT-               | 3610              | TOAT-            | 51020             |
|-------------------|--------------|-------------------|-------------------|---------------------|-------------------|------------------|-------------------|
| Accur             | racy         | Accur             | racy              | Accur               | acy               | Accur            | racy              |
| (dB)              | (+/-dB)      | (dB)              | (+/dB)            | (dB)                | (+/-dB)           | (dB)             | (+/dB)            |
| 0.5               | 0.12<br>0.2  | 1.0<br>2.0        | 0.2<br>0.2        | 3.0<br>6.0          | 0.3<br>0.3        | 5.0<br>10.0      | 0.3               |
| <b>2.0</b><br>2.5 | 0.32<br>0.32 | <b>4.0</b><br>5.0 | 0.4<br>0.3<br>0.5 | <b>10.0</b><br>13.0 | 0.8<br>0.3<br>0.6 | <b>20.0</b> 25.0 | 0.8<br>0.4<br>0.7 |
| 3.0               | 0.4          | 6.0               | 0.5               | 16.0                | 0.6               | 30.0             | 0.7               |
| 3.5               | 0.52         | 7.0               | 0.7               | 19.0                | 0.9               | 35.0             | 1.0               |

bold faced values are individual elements in the units

finding new ways ...

setting higher standards -Circuits WE ACCEPT AMERICAN EXPRESS

P.O. Box 350166, Brooklyn, New York 11235-0003 (718) 934-4500 Fax (718) 332-4661 Domestic and International Telexes: 6852844 or 620156

# **Designer Tools**



# **Order Linear's Support Library Today.**

**Monolithic Filter Handbook:** 

230+ page handbook of filter application notes and data sheets to make filter design easier. Included with the handbook is FilterCAD, a menu-driven filter design program which runs on IBM PCs and compatibles. This CAD program assists in the selection, design, and implementation of optimum switched capacitor filter circuit networks (\$40.00).

**Linear Applications Handbook:** 928 page handbook of in-depth application notes, ideas and design notes. A special feature includes 22 pages on SPICE macromodels (\$20.00).

Linear Databook: A 1600 page catalog of data sheets covering more than 300 devices (\$10.00).

NOISE Disk: For IBM PCs or compatibles. This program permits you to calculate circuit noise using LTC op amps, calculate resistor noise, and determine the best LTC op amp for best noise performance. (Free) SPICE Macromodel Disk: Contains the LTC SPICE macromodel op amp library for circuit simulations. These hand-tailored models provide a good trade-off between actual device characteristics and fast simulation speed. Includes over 50 models and a working version of PSPICE<sup>™</sup> by MicroSim. (Free)

Order by phone or use the coupon below. Visa/MasterCard accepted. Contact Linear Technology Corporation, 1630 McCarthy Blvd., Milpitas, CA 95035. Order by phone: **800-637-5545.** 

| Linear Monolithic Filter Handbo<br>(Includes FilterCAD Disk) | ook (US\$40/copy)     | Copies    | s            | Save time. Order by phone: 800-637-55 |
|--------------------------------------------------------------|-----------------------|-----------|--------------|---------------------------------------|
| Linear Application Handbook (I                               | JS\$20/copy)          | Copies    | \$           | Please bill my Visa or MasterCard     |
| Linear Databook (US\$10/copy)                                |                       | Copies    | 5            | Account #                             |
| NOISE Disk                                                   |                       |           | No charge    | Expiration Date                       |
| SPICE Macromodel Disk (Inclu                                 | des application note) | <br>Total | No charge \$ | Signature of Cardholder               |
| Name                                                         | Title                 |           |              |                                       |
| Company                                                      | M/S                   |           |              |                                       |
| Address                                                      |                       | 1.5       |              | TECHNOLOG                             |
| City                                                         | State                 | Zip       |              | TOUGH PRODUCTS                        |
| Phone                                                        |                       |           |              | FOR TOUGH APPLICATIONS                |