

THE DESIGN MAGAZINE OF THE ELECTRONICS INDUSTRY


## Special Report:

## Design tools target electromagnetic compatibility pg 64

February 17, 1994

## Tichnology Updatis

Speech-synthesis and -recognition chips
pg 27
Shrinking devices put the squeeze on system packaging pg 41

Design Features
PLD-design methods migrate existing designs to high-capacity devices
pg 77
Quantify criticaltiming risks with statistical analysis
pg 95
Minimize time delays and reduce circuit density by retiming a design pg 107

News Breaks
pg 13

Design Ideas
pg 55

New Products
pg 113


The LMC600I ~ Input current guaranteed to 25 Femto Amps max. @ $25^{\circ} \mathrm{C} \sim$ Low voltage offset of $350 \mu \mathrm{~V}$ max. $\sim$ Low voltage offset drift of $10 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ max. $\sim$ Rail-to-rail output swing $\sim$ Vnoise @ 1 kHz of $22 \mathrm{nV} / \sqrt{\mathrm{Hz}} \sim$ Designed and guaranteed to operate over the temperature range $\left(-25^{\circ} \mathrm{C}\right.$ to $\left.+85^{\circ} \mathrm{C}\right) \sim$ Available in PDIP and metal can packaging. ~ Call 1-800-NAT-SEMI, Extension 273 for ordering information and a free product sample kit.


The same old wave of analog $I / C s$ won't arm you to meet the challenges of the digital future.
Because, from wireless communications to personal systems to multimedia, today's emerging markets are demanding dra-
ou're faced with a really tough analog problem, give


The World's Lowest Input Current Op-Amp


## CIRCUIT BREAKERS FOR EQUIPMENT

## PEREEGTIX




Call or fax for Your free E-T-A Circuit Protection Brochure.
7400 N. Croname Rd.,
Niles II. 60714-3982 (708) 647-8303 FAX (708) 647-7494
E-T-A Circuit Breakers 236 Hood Rd., Markham, Ontario L3R 3K8 (905) 475-5886 FAX (905) 475-5889


E-T-A Series 1410 Circuit Breakers for Equipment are specially designed to protect printed circuit boards.
The tiny, fast acting 1410 CBE deals with short circuits or current overload quickly and cost-effectively. Because, in the competitive world of electronics manufacturing, extended downtime is unacceptable.
At E-T-A, we believe that protecting circuits allows no compromise. That's why all

- Direct PCB or remote mounting
- Push-button manual reset
- Solder pin or blade terminal connections
- Current ratings from 0.63 to 8.0 A
$\qquad$ our products fit precise application and performance specs. Perfectly.
So, next time you need to protect a PCB, get on board with perfection, choose E-T-A.


## incredible:

## Nothing stacks up like our new interface chip.



Now computer designers can downsize and simplify PCMCIA power management in all application types.

A smaller PCMCIA interface.
Our highly integrated monolithic Si9710CY interface switch eliminates many external components - reducing system

PCMCIA POWER INTERFACE
 size and improving reliability.

## A more efficient PCMCIA solution.

This PCMCIA rev. 2.1 compatible IC has on-resistance as low as $150 \mathrm{~m} \Omega$, the industry's lowest, for improved tolerance on the output voltages. And its low $1-\mu \mathrm{A}$ leakage current significantly extends battery life.

## A simpler Plug and Play design.

The Si9710CY, by eliminating up to seven power discretes and drivers, simplifies the design task and reduces design cycle time.
Get more efficient host adapter designs.
Contact your local Siliconix/ TEMIC sales office. Or call our toll-free hot line and ask for more technical information. 1-800-554-5565, ext. 915.

## Siliconix <br> A Member of the Temic Group

2201 Laurelwood Road, Santa Clara, CA 95054 Fax: 408-970-3995, Attn. 915


On the cover: As system speeds increase, so do electromagnetic-compatibility (EMC) problems. Several kinds of tools for EMC analysis let you address the issues early in the design game. See our Special Report, beginning on pg 64. (Photo courtesy Ansoft Corp; creative director, Joy Burd; art director, Rebecca Kinney; photography Caffee/Photosynthesis)

February 17, 1994

THE DESIGN MAGAZINE OF THE ELECTRONICS INDUSTRY

## Spicial Report

## EMC-design tools

The problem facing designers of high-speed circuits is not just to make sure that products work by themselves. Designers must also make sure that their products fit into a larger community of electronic systems.-Doug Conner, Technical Editor

## PLD-design methods migrate existing designs to high-capacity devices

Moving to newer higher capacity programmable devices can give you higher density and better performance. But if you use common CAE design tools, transferring your old design's description to the new device's development environment may be difficult.
-Mike Trapp, Lattice Semiconductor Corp

## Quantify critical-timing risks with statistical analysis

Using statistical methods to quantify the risks associated with critical timing paths lets you trade off technology vs performance and manufacturing goals.-James J Vorgert, Texas Instruments Inc

## Minimize time delays and reduce circuit density by retiming a design

Timing for initial sequential circuit designs generally is not optimal. By following some retiming procedures, you can add or delete sequential blocks to optimize circuit timing requirements and minimize circuitry.-Jaap Sondervan, Philips Electronic Design and Tools

|  | DEsicN IDEAS |
| :--- | :--- |
| Priority encoders slip into FPGAs | 55 |
| Off-line power supply requires few parts | 55 |
| VisualBasic does I/O | 56 |
| Motor-drive algorithm saves space and cycles | 56 |
| Spice models CMOS switch | 58 |

Continued on page 7

[^0](Printed in USA)

## FINALLY. PROGRAMMABLE LOGIC YOU CAN COMMIT TO FOR LIFE.

Why search for a new vendor every time you

And Warp
software - the open, industry-
need a new part? Announcing UltraLogic:
The industry's most comprehensive approach to programmable logic. Complex PLDs and FPGAs that top every existing benchmark.
standard VHDL development tool that supports the entire UltraLogic family. This is strong stuff. Call the Cypress UltraLogic hotline today and get the whole story. 1-800-858-1810, Dept. C4E.

*In Europe, fax requests to the above Dept. at (32) 2-652-1504 or call (32) 2-652-0270. In Asia, fax requests to the above Dept. at 1-415-940-4343. UltraLogic and Warp are trademarks of Cypress. © 1993 Cypress Semiconductor, 3901 North First Street, San Jose, CA 95134 Phone: 1-408-943-2600, Telex: 821032 CYPRESS SNJ UD, TWX: 910-997-0753


## Home Office

275 Washington St, Newton, MA 02158
EDN Bulletin Board: (617) 558-4241
MCl : EDNBOS
Phone (617) 558-plus 4-digit extension below Fax (617) 558-4470
To send a message to an EDN editor via Internet, add "@MCIMAIL.COM" to his or her MCl address.

## Publisher

Jeffrey Patterson -4454
Editor-in-Chief
Steven H Leibson -4214

## Managing Editor

Joan Morrow Lynch -4215
Gary Legg, Senior Technical Editor-4404
Charles Small, Senior Technical Editor -4556 MCI: EDNSMALL
Dan Strassberg, Senior Technical Editor-4205 MCI: EDNSTRASSBERG
John A Gallant, Technical Editor-4666
Frances T Granville, Senior Associate Editor-4344
Erin Haskell, Associate Editor -4333
James P Leonard, Associate Editor-4324
Gillian A Caulfield, Production Editor - 4263
Patricia Shaughnessy, Production Editor - 4206
Doug Conner, Technical Editor
Atascadero, CA: (805) 461-9669
$\mathrm{MCI}:$ EDNDCONNER
Richard A Quinnell, Technical Editor
Aptos, CA: (408) 685-8028
MCI : EDNQUINNELL
David Shear, Technical Editor
Corvallis, OR: (503) 754-9310
MCl : EDNSHEAR
Anne Watson Swager, Technical Editor
Wynnewood, PA: (215) 645-0544
MCI: EDNSWAGER
Ray Weiss, Technical Editor
Woodland Hills, CA: (818) 704-9454
MCI: EDNWEISS
Brian Kerridge, Technical Editor
22 Mill Rd, Loddon
Norwich, NR14 6DR, UK
(508) 528435 ; fax (508) 528430

MCI : EDNKERRIDGE
EDN Asia, Mike Markowitz, Editor
Cahners Ásia Limited
19th Floor, Centre Poin
181-185 Gloucester Rd, Wanchai, Hong Kong Phone (852) 838-2666; fax (852) 575-1690

## Contributing Technical Editors

Robert Pease, Don Powers, Dave Pryce, Bill Travis

## Assistant to Editor-in-Chief

Kathy Leonard -4405

## Editorial Services

Helen Benedict, Senior Secretary -4681

## Art Staff

Robert L Fernandez, Art Department Director
Ken Racicot, Senior Art Director -4708
Chinsoo Chung, Associate Art Director - 4446
Marketing \& Business Director
Deborah Virtue -4779
Marketing Communications
Patricia Tyler, Director of Marketing Services and Custom Publishing - 4526
Jean Graham, Promotion Assistant -4698

## EDN Products

301 Gibraltar Dr, Box 650
Morris Plains, NJ 07950
Phone (201) 292-5100
Fax (201) 292-0783

## Group Publisher <br> Terry McCoy, Jr

Associate Publisher
Steven P Wirth, (201) 292-5100, ext 380
Editorial Director
Richard Cunningham, (702) 648-2470

## Editor-in-Chief

Bruce Bennett, (201) 292-5100, ext 390
Managing Editor
Carol Coleman, (201) 292-5100, ext 330
Production Manager
Sheila Rodgers, (201) 292-5100, ext 287
Customer Service Manager
Jen Brinkman, (201) 292-5100, ext 322
Design Director, Art Director
John M Angelini, Beverly Blake

February 17, 1994
Continued from page 5

Speech-processing ICs: Speech-synthesis and -recognition chips personalize consumer products

## Technology Updatis

If speech is the mirror of the soul, then many of today's commercial products will reap their just rewards. Maturation of speech-compression coding algorithms is allowing almost every new device to talk, make audio sounds, and even recognize a human voice.
-John Gallant, Technical Editor

## Shrinking devices put the squeeze on system packaging

While solving today's system-packaging puzzles, you can design products that are not only smaller but more reliable.
-Charles H Small, Senior Technical Editor

## Editorial

## Let's get physical (again)

Time's up. The physics of electronics has returned to center stage, and you'd better be ready with the required tools and knowledge. -Steven H Leibson, Editor-in-Chief

## New Products

Embedded Systems ..... 113
Microprocessors ..... 116
Test \& Measurement ..... 118
Integrated Circuits ..... 127
Power Sources ..... 135
Computers \& Peripherals ..... 136
Components ..... 141
Defartments
News Breaks ..... 13
Signals \& Noise ..... 19
Career Opportunities ..... 150
EDN's International Advertisers Index ..... 154


## TI's experience in silicon solutions gives you the strength to meet your networking needs.

From LANs to WANs, Texas Instruments has the powerful integrated circuit solutions you need to meet your broadband communications and networking requirements.

Add more muscle to your LAN. Select from the market's fastest growing Token Ring commprocessor as well as Ethernet ${ }^{\mathrm{TM}}$ and dual-protocol commprocessors. Our new PacketBlaster ${ }^{\text {TM }}$ boosts small-packet performance up to 600 percent - in fact, it's on Compaq's NetFlex- $2^{\text {TM }}$ network adapter card.

Sun, SynOptics and TI: Driving powerful ATM products to the desktop. The industry's first jointly developed two-chip solution for complete ATM physical and adaptation layer processing is now being sampled by TI. Operating at the 155 Mbits/s SONET/SDH rate, this cost-effective chipset is optimized for adapter card applications connecting workstations and hubs.

Heavyweights in the WAN ring. Soon, most every telephone
connection in the world will pass through an IC from TI. That's because every major carrier system manufacturer uses TT's advanced ASIC products to meet their SONET/ATM switching needs. And some of these customers already have designs under way using TT's next-generation products to meet $622 \mathrm{Mbits} / \mathrm{s}$ and faster requirements.

TI and the power of converging multimedia technologies. TI is a major player in bringing together voice, video, data and cable services based on our experience in SONET/ATM and MPEG IC technology.

Total Integration: The lift you need to get to market faster. Silicon technology. Flexible, open hardware and software design tools. Timely technical information. Worldwide service and support. That's Total Integration ${ }^{\text {ma }}$. To find out how you can use it and get networked with TI, call 1-800-477-8924, ext. 3920.

EXTENDING YOUR REACH<br>WITH TOTAL INTEGRATION*



## ANOTHER R The truth about interference

## MAX782 Output Noise Spectrum af 1A



Figure 1. The MAX782 evaluation board operates at 300 kHz with 1A load current and shows no harmonics in the 455 kHz IF band.

## Noise in the New Generation of High Efficiency Switching Regulators.

Switching regulators generate noise. It results from the very nature of their operation, and is something that power supply designers accept to obtain the dramatic efficiency improvement compared to linear regulators. Fortunately, this noise seldom causes interference problems.

The newest battery-powered switching regulators have sophisticated algorithms which operate MOSFET switches intermittently at low load currents. Examples of these regulators are the Linear Technology LTC1148 family and Maxim Integrated Products MAX782.

MAX782 Output Noise Spectrum at 0.75A


Figure 2. Dropping the load current by only $25 \%$ halves the operating frequency and shifts the third harmonic into the 455 kHz IF band.

While the actual algorithms differ, both can generate fundamental and harmonic frequency components over a wide spectrum.

Figure 1 and 2 above illustrate that a "snapshot" of the frequency spectrum at one load current tells the power supply designer very little. In Figure 3 the operating frequency for two different LTC1148 applications and for the MAX782 evaluation board is plotted versus load current. Figure 3 shows that the LTC1148 reaches the audio band sooner as load current falls, while the MAX782 sweeps a much wider band of frequencies while getting there. Is one better than the other? Maybe the whole issue is just a "red herring".

## ED HERRING. and switching regulators.



Figure 3. A more truthful look at the range of frequencies a switching regulator can generate is to plot the lowest fundamental frequency vs load current.

## Does Noise Equal Inferference?

Switcher noise is only a potential source of interference, and in this regard the switcher has plenty of company. Figure 4 shows that logic noise is also rich in frequency components extending into the audio range. Fortunately, the same measures which must be taken to prevent interference due to logic noise also work on switcher output noise. These include local RC supply filters for IF and RF noise and linear regulators for audio noise.

Because all high efficiency switching regulators generate wide output noise spectra, and because it can be dealt with in the same manner as logic noise, the

Noise Generated by a Notebook Computer


Figure 4. This photograph of a notebook computer 5V supply bus shows logic noise exceeding the ripple produced by most switching regulators.
issue of interference is largely a red herring. Claims to the contrary by other vendors serve only to confuse power supply designers looking for the most effective solutions for their battery-powered supplies. It is other concerns such as shutdown current, quiescent current, operating efficiency, dropout voltage, transient response, and design flexibility that should rightly dominate the designer's comparison list.

For real help with switching regulators contact Linear Technology Corporation, 1630 McCarthy Blvd., Milpitas, CA 95035/408-432-1900, Ext. 361. For literature on noise in switching regulators, call 1-800-4-LINEAR.

## FASTER <br> (2Gs/s Sample Rate, 500 MHz Bandwidth)


(8 Mbytes Acquisition Memory)

(Unsurpassed Triggering, Measurements \& Waveform MATH)

(Curious?)
800-4-LeCroy


## EDN - NEWSBREAKS

# Codecs lower cost of PCbased audio applications 

Two low-cost, 16 -bit stereo, CD-quality codecs provide high-performance audio for PC applications. The AD1847 and AD1846, which cost $\$ 7.50$ and $\$ 8$, respectively (OEM qty), both support the Microsoft Windows Sound System and Compaq Business Audio. Like the company's AD1848 SoundPort, these codecs are single-chip, sigma-delta, stereo digital-audio codecs. The AD1847's serial port allows direct interface to a DSP or system-I/O chip and fits in a low-cost 44-lead plastic leaded chip carrier or thin quad flatpack instead of the more expensive 64and 68 -pin packages parallel-port codecs require. The AD1846 is a costreduced, pin- and register-compatible version of the AD1848K with a dynamic range of 70 dB . Both codecs are complete digital-audio systems (including A/D conversion, D/A conversion, gain control, and mixing of multiple analog and digital data streams) and require minimal support circuitry.
-by Anne Watson Swager
Analog Devices Inc, Norwood, MA, (617) 461-3881.

Circle No. 500

## Digital-coupler IC replaces optocouplers

The ISO150 uses high-voltage capacitors instead of an LED and photodiode to transmit signals across the isolation barrier. This alternative device to high-speed optocouplers offers faster performance, lower power consumption, and better isolation specifications. The coupler also acts as a transceiver, whereas optocouplers are unidirectional. Primary applications include digital isolation for $\mathrm{A} / \mathrm{D}$ and $\mathrm{D} / \mathrm{A}$ conversion, multiplexed data transmission, and I/O-port isolation in instruments. The ISO150 has two bidirectional channels, which you can independently configure to transmit or receive. The IC requires no external components. Key specifications include an $80-\mathrm{Mbps}$ typical data rate, $25-\mathrm{mW}$ max power consumption per channel, $2400 \mathrm{~V}-\mathrm{rms}$ isolated partial discharge, and $16.5-\mathrm{mm}$ creepage distance. The TTL- and CMOS-com-
patible IC comes in a 24 -pin DIP and costs $\$ 7.75$ (1000).
-by Anne Watson Swager
Burr-Brown Corp, Tucson, AZ, (602) 746-1111.

Circle №. 501

## Hitachi and Mitsubishi to codevelop flash memories

Hitachi Ltd and Mitsubishi Electric Corp have announced that they will codevelop flash memories. Under the agreement, the companies will jointly develop a 16 -Mbit flash memory based on Mitsubishi's DINOR cell-structure technology and a 64-Mbit flash memory based on Hitachi's AND cell-structure technology. The companies will also consolidate their 16- and 64-Mbit product lines.

DINOR and AND feature higher integration and lower power consumption than NOR and NAND cell structures, which are currently the most popular technologies for flash memories. Although NOR offers $100-$ nsec read time and easy erasability, it requires a large cell size and a 12 V external power supply. In comparison, DINOR provides a smaller cell size, sin-gle-power-source operation, and shorter access times. Hitachi's AND incorporates NAND and NOR; it also provides smaller cell size than NOR and NAND; single-power-source operation; and the ability to erase small blocks (512 bytes). AND suits nonvolatilestorage and hard-disk-drive-replacement applications; DINOR suits non-volatile-storage applications.

The two companies expect the new technologies to become the de facto industry standard and are seeking partners with which to establish a DINOR-AND Group. One company that may join the group is SGS-Thomson Microelectronics, Europe's secondlargest semiconductor company, which already has an alliance with Mitsubishi for flash-memory development.
-by Fran Granville
Hitachi America Ltd, Tarrytown, NY, (914) 333-2902.

Circle №. 502
Mitsubishi Electronics America Inc, Sunnyvale, CA, (408) 730-5900.

Circle №. 503

## SHORTS

Correction. "News Breaks" (EDN, January 6, 1994, pg 15) provided an incorrect phone number for JTAG Technologies, the Dutch company that recently acquired Fluke Corp's boundary-scan test business. The correct information is JTAG Technologies BV, Eindhoven, The Netherlands, 31-40-785739, fax 31-40-785104.

Circle No. 504

Rochester Electronics to offer discontinued Intel ICs. Rochester Electronics has signed an agreement with Intel Corp that lets Rochester sell discontinued Intel parts. The agreement gives Rochester access to current and future discontinued products, tooling, and processes for Intel's military and commercial ICs. Rochester Electronics Inc, Newburyport, MA, (508) 462-9332.

Circle No. 505
Conference issues call for DSP papers. The fifth International Conference on Signal Processing Applications and Technology, scheduled for October 18 to 21, 1994, in Dallas, has issued a call for papers. Topics include DSP machines, software, and technology; instrumentation and testing; speech processing; virtual reality; and more. Abstracts are due by April 15, 1994. DSP Associates, Waltham, MA, (617) 891-6000.

Circle No. 506
Motor uses high-temperature superconducting coils. Reliance Electric Co has demonstrated a high-efficiency motor using American Superconducting Corp's hightemperature superconducting wire. The motor offers 3730 W output power, and the coils rotate at 1800 rpm, compared with the Reliance's earlier prototype, which had stationary coils and 1490 W output power. Reliance Electric Co, Cleveland, OH , (216) 266-5809. Circle No. 507

American Superconductor Corp, Westborough, MA, (508) 836-4200.

Circle No. 508

## EDN-NEWSBREAKS

Scope accessory catalog. This free, $16-\mathrm{pg}$, color cata$\log$ describes multimeter leads; connector adapters; and scope, differential, and active probes. Test Probes Inc, San Diego, CA.

Circle №. 509
Data sheet for supplies. This color data sheet describes five single- and mul-tiple-output supplies that produce as much as 165 W . American Reliance Inc, Arcadia, CA. Circle No. 510

Signal conditioner specs. A 2-pg data sheet describes a stackable power supply that accepts charge and voltage inputs and a stackable charge amplifier that
includes filters. Scantek Inc, Silver Spring, MD.

Circle No. 511

Catalog lists PLL modules. A 32 -page catalog lists hundreds of standard modules that collectively cover 5 MHz to 3.5 GHz . The catalog includes dimensioned outline drawings and a form for obtaining a quote on a custom unit if no standard unit meets your requirements. Free. RF Prototype Systems, San Diego, CA.

Circle No. 512
Brochure covers IC test system. A 6-pg full-color brochure describes a test system for VLSI ICs that incorporate such design-
for-test methodologies as $\mathrm{I}_{\mathrm{DDQ}}$, scan, and built-in self test. The system tests devices with as many as 768 pins. Micro Component Technology Inc, San Jose, CA.

Circle No. 513
Catalog on interconnect products. A $260-\mathrm{pg}$ catalog describes more than 10,000 products, including accessories for in-circuit emulators, programmers, and logic analyzers. Free. EDI Corp, Patterson, CA. Circle No. 514

Guide describes bioelectric measurements. The Axon Guide covers topics in neuroscience, cardiovascular research, and plant physiology research. It cov-
ers such subjects as data acquisition and how to minimize noise in laboratory setups. Axon Instruments Inc, Foster City, CA.

Circle №. 515
Book lists industrial I/O products. This $96-\mathrm{pg}$ free catalog describes such items as ADC boards and arbi-trary-waveform generators. Industrial Computer Source, San Diego, CA. Circle No. 516

Tutorial on scope probes. This $36-\mathrm{pg}$ illustrated booklet explains probing basics and how to select scope probes. It also contains a glossary. Free. Tektronix Inc, Beaverton, OR.

Circle No. 517

## Intergraph ships Windows NT-based design system

Intergraph Corp, the largest independent application site for Microsoft's Windows NT operating system, is now shipping the VeriBest Design System for Windows NT. The software provides an integrated system comprising a schematic editor, a state-diagram editor, an online electrical-rules checker, an automatic Verilog or VHSIC hard-ware-description-language generator, a Verilog simulator, and a graphical logic analyzer. The complete VeriBest Design System software costs $\$ 22,000$. Unbundled design software costs from $\$ 3500$.-by Doug Conner

Intergraph Corp, Huntsville, AL, (800) 837-4237.

Circle No. 518

## IEEE 802.12 accepts HP draft spec

Hewlett-Packard Co has announced that the IEEE 802.12 working group
voted to accept HP's Demand Priority protocol ( $100 \mathrm{VG}-$ AnyLAN) draft specification, which HP submitted at the IEEE 802.12 interim meeting on January 17 to 19 in Austin. The specification includes Token Ring additions IBM, Proteon, and Texas Instruments proposed.

HP believes this brings the IEEE 802.12 working group one step closer to final approval of a draft standard for transmitting Ethernet and Token Ring information at 100 Mbps . To ensure Ethernet and Token Ring frame compatibility, the IEEE 802.3 (Ethernet) and IEEE 802.5 (Token Ring) committees each have assigned two voting liaisons to the IEEE 802.12 working group.

HP's 100 VG -AnyLAN provides users with standard, compatible, and affordable $100-\mathrm{Mbps}$ performance to desktops using Ethernet or Token Ring frames. The Demand Priority protocol supports all of the network design rules, topologies, and cable types of 10Base-T and Token Ring, and it gives users an easy and economical upgrade to higher performance.

> —by Fran Granville

Hewlett-Packard Co, Palo Alto, CA, (415) 857-1501.

Circle No. 519

## ATM network-interface card runs on PCs

In response to increasing demand for Asynchronous Transfer Mode (ATM) communications, Newbridge Microsystems has expanded its Openbus Communications product line by introducing an ATM network-interface card for standard EISA-based PCs.

The NM 121 ATM adapter operates on PCs running Novell NetWare, NetWare Lite, Microsoft MS-DOS, and Microsoft Windows. It also complies with NetWare servers and PC clients. The NM 121 ATM adapter supports up to $100-\mathrm{Mbps}$ throughput over multimode fiber; it complies with ATM Forum specifications; it provides comprehensive remote management using SNMP; and it accomodates industrystandard protocols including IPX and TCP/IP.-by Fran Granville

Newbridge Communications, Ottawa, ON, Canada, (613) 591-3600.

Circle No. 520

# The Desgen Cenier Family or Products 

Th form the foundation for your custom desktop EDA system. Whether your needs are analog, digital, or mixed analog/digital, the Design Center has a configuration for you. Each product stands on its own strengths, providing you with the most advanced technology for completing the task for which it was designed. Used in any combination, they form a powerful, tightly integrated development environment. To build your custom EDA system, select from the following:

## Schematic Entry

Schematics provides graphical circuit editing and a complete symbol library of over 9,000 devices. All Design Center functions are centrally managed from within the schematic editor, thus streamlining the design of your circuit. Layout netlists can be generated and used as input to CADStar, PADS, P-CAD, Protel, or Tango board layout packages.

## Circuit Simulation

Includes analog behavioral modeling, Monte Carlo and sensitivity/worst-case analyses, graphical waveform analysis, stimulus generation, device characterization, analog and digital libraries of over 9,000 devices, and digital worst-case timing. With PSpice (analog), PLogic (digital), or PSpice A/D (mixed ana$\log /$ digital), you are getting the accuracy and reliability that MicroSim Corporation has always maintained.

## Programmable Logic Synthesis

PLSyn combines device-independent, mixed-level design capture, efficient min-max timing simulation, optimized logic synthesis, and automated goal-andconstraint directed device selection. PLSyn can even automatically partition a large design to fit in several different types of programmable devices. PLSyn provides designers who are new to programmable logic, as well as the experienced programmable logic designers, with the best route to an efficient, error-free design ever available in the desktop EDA market.

## Signal Integrity Analysis

Polaris automatically extracts parasitics from board layouts and applies transmission line, parasitic capacitance, and coupling values, back to the circuit. After simulation, the circuit's behavior can once again be verified, comparing waveforms showing the effects of crosstalk, reflection, and delay, to the ideal waveforms.

# tiecincal Sopistication in Every Form 



You can count on
the Design Center for
functionality, reliability, and performance, as well as MicroSim's commitment to provide the best in desktop EDA. For more information about the Design Center EDA system, call toll free at (800) 245-3022 or FAX at (714) 455-0554

MicroSim Corporation

## Providing the Best in Desktop EDA

20 FAIRBANKS • IRvine, CA 92718 •USA • (714) 770-3022 (800) 245-3022•FAX: (714) 455-0554•BBS: (714)830-1550

The Makers of PSpice


Schematic


Digrtal
Simutation


Analog
Smulation



At Toshiba, we sell more memory products than anyone else in the world.

Anyone.
An achievement we're justifiably proud of.
And why no matter where you look, you'll find our DRAM, SRAM, Non-Volatile products and Memory Cards in more places than anyone else.


16 Mb MROM

$2 M b V R A M$

National Semiconductor, Samsung and others, we're helping take technology to places never before dreamed possible - while standardizing it for everyone's use.

All of which translates into more than just the indus-

try's most expansive line of memory products.

It means consistent supply, due to huge manufacturing capabilities. Performance advantages, from a long history of

Naturally, we're in all types of computers, from PCs to workstations, minis to mainframes, Personal Digital Assistants to supercomputers.

But our influence extends much further.
To laser, dot matrix and color thermal printers.
technological innovation and product quality. Reliable alternate sourcing. And the kind of customer service, financial strength and overall stability you'd expect from one of the world's largest corporations.

That's why more companies the world over depend

## memory, were in all the right places.

 on Toshiba for memory. And it's what keeps us in the most important place of all - first.Modems and digital switches. Handheld instruments. Consumer products like mobile phones, faxes and copiers. Even automobiles and electric vehicles.

And thanks to strategic partnerships with companies like IBM, Motorola, Siemens, Rambus,

For more information, or a free product guide, just call 1-800-879-4963.

Then follow the lead of systems manufacturers worldwide.

And commit our name to memory.

# Sa.ram (Sə-răm') 

Definition: noun. 1. A new innovative Sequential Access/Random Access Memory chip from IDT. 2. The combination of a FIFO and Dual-Port memory on one chip. 3. A real estate saving chip that makes your life easier. 4. The fastest and largest MultiPort SRAM in the semiconductor industry.


## IDT defines your next specialty memory!

## A Combination FIFO and Dual-Port

IDT's innovative new SARAM" combines the advantages of a synchronous FIFO and dual-port SRAM in one chip. It offers the functionality of a bidirectional synchronous FIFO on one port and the asynchronous random access capability of an SRAM on the other while maintaining a true dual-port's ability to simultaneously access data in a given memory cell from either port.

## Configurable Buffer

The $8 \mathrm{~K} \times 16$ SARAM is comparable to the largest dual-port available, so large packets of data can be transported in SARAM is a trademark of Integrated Device Technology, Inc.
applications such as telecommunication switches, bridges, and routers. SARAM's large configurable buffer allows designers to customize the buffer size on-the-fly for each application.

## 25ns Access Time

IDT's SARAM allows memory accesses as fast as 25 ns on either port. At top speed with both ports active, SARAM consumes as little as 1.5 W of power; when idling, SARAM consumes as little as 25 mW . Best of all, SARAM is packaged in a low-profile 80-pin TQFP package, so you save significant board space both in part count and package size.

## Free Pocket Dictionary

Call or FAX us today and receive a free pocket-size Webster's dictionary and bookmark, SARAM data sheet, application note and a sample request card so you can begin designing with IDT's innovative SARAM dual-port memory now!


## EDN-Siguals \& Noise

## Correct the spec

In the new-product writeup for the LT1413 dual single-supply op amp (EDN, November 11, 1993, pg 122), you describe the op amp as having a maximum supply current of $480 \mathrm{~mA} / \mathrm{amplifi}-$ er; in fact, the supply current is 1000 times lower than that: $480 \mu \mathrm{~A} /$ amplifier. Its drift is $0.5 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$, rather than 0.5 $\mu \mathrm{C} /{ }^{\circ} \mathrm{C}$. Please alert your readers.
Ron Denchfield, Public Relations
Linear Technology Corp
Milpitas, CA

## Equation corrections

Thank you for publishing my article, "Relative-phase modeling speeds Spice simulation of modulated systems" ( $E D N$, November 11, 1993, pg 91). Unfortunately, several errors appeared in the equations; the inconsistent math may confuse readers.

- In Fig 1b (pg 92), the signal coming from the left-most summer should be labeled $\Phi_{I}$
- Eq $2(\mathrm{pg} 93)$ should read $\mathrm{v}_{0}(\mathrm{t})=$ $\sin \left(\Theta_{C}(t)+\Theta_{D}(t)\right)=\sin \left(\omega_{C} t+\Theta_{D}(t)\right)$
- The equation just below Eq2 (pg 93) needs an = just after $\Theta_{\mathrm{D}}(\mathrm{t})$
- Near the end of the first paragraph on $\mathrm{pg} 94, \mathrm{f}_{\mathrm{I}}$ should be $\Phi_{\mathrm{I}}$
- Also on pg 94, in the lower right corner, the first three of the four equations were typeset as $\omega @$ - 1 t but should have read $\omega_{1} \mathrm{t}$; the fourth of these equations should have a ) just before the =
- Finally, in Fig 3 (pg 94), the last signal's label should be $\phi_{\mathrm{I}}$.
John Kesterson, Sr Engineer
Mitsubishi $R \& D$ Center
Nevada City, CA


## Innovation is thriving

I cannot resist commenting on your editorial "Innovation is where you find it" (EDN, November 25, 1993, pg 33). It seems to me that you are making a "left-brain" analysis of your friend's "right-brain" comment. Is innovation dead? Of course not. We in the United States are as innovative as any group on earth. One serious problem, however, is that our business and political philosophy is not tuned to searching out and rewarding innovative ideas. Perhaps you have noticed, however, that the Japanese do just that.

And now for a specific suggestion: Because so few technical magazines pay much attention to patents, how about publishing a $1-p g$ feature on electrical patents granted? For example, you might try a review of a publication such as "NASA Tech Briefs."
Wayne E Hough
President, Kryptos Corp
Mukilteo, WA

## Motorola photo lacks text

At the bottom of pg 24 of our "Have a high-tech holiday" feature ( $E D N$, December 9, 1993), we ran a photo of a Motorola evaluation board but printed the wrong product writeup under it. Motorola's hands-on kit includes the fully assembled bar-graph pressuregauge evaluation board, an application note, a sensor brochure, two data sheets, a sensor slide rule, and a sensor pocket conversion card. You need only apply pressure to the MPX2100 pressure sensor to interface with digital systems. The kit costs $\$ 75$. Phone (800) 441-2447 and ask for KITDEVB147/D.

## Experiment with floor planning

Regarding Doug Conner's Technology Update "ASIC design tools: Submicron technologies require floor planning" (EDN, September 2, 1993, pg 61), I would like to share some experience with floor planning vs flat placement and wiring.

We designed several CMOS processors and I/O chips in an IBM $0.8-\mu \mathrm{m}$ CMOS technology and compared these designs using a flat-vs-floor-planned approach. The following specs show the complexity of a typical design:

- $12.7-\mathrm{mm}$ chip size
- 343,200 available GA/SC cells
- $330,836(96 \%)$ used GA/SC cells
- 13 macros
- 34,935 used circuits
- 3200 k transistors.

I agree that flat layout without a tim-ing-driven approach is likely to result in a poor cycle time, but we've seen that in the case of a timing-driven place and route, the flat version is superior to the floor-planned version. (Timing driven in this case means that we automatically generate upper bounds for the wiring length of each net and use this information to drive the placement and wiring.)

To show the strength of this

## LCD Proto Kit

Everything you need to start your LCD application .... create complex screens in just a few hours!


## Kit also includes:


(\$595 pre-assembled \& tested)
*The CY325 CMOS 40-pin DIP and 44-pin PLCC LCD Controller IC are available from stock @ \$75/singles, \$20/1000s .

CyberneticMicroSystems
Box 3000 - San Gregorio CA 94074
Tel: 415-726-3000 • Fax: 415-726-3003

CIRCLE NO. 3

## EDN-SICMALS \& NOHE

|  | Table 1-Postlayout timing analysis <br> (cycle time with zero wiring set to 100) |  |  |
| :--- | :---: | :---: | :---: |
| Cycle time | Number nets with <br> negative slack | Floor plan | Timing-driven <br> place and route |
| 129 | 3556 | No | No |
| 113 | 2096 | Yes | No |
| 114 | 889 | Yes | Yes |
| 109 | 571 | No | Yes |

approach, we calculated the possible cycle time with zero wiring length for each net; we used only the capacitance of the inputs of the next stage driven by the net as the actual net capacitance. This yields a theoretical lower bound for the possible cycle time. For this example, we've set this lower bound to 100 and used this as (an unreachable) target for layout.

The results (see Table 1) show the possible cycle times for each of the four possible combinations of flat/floorplanned and timing driven/nontiming driven. Column 1 shows the number of nets that do not satisfy the timing requirements; reducing this number
makes the job of incremental logic change (to improve cycle time) much easier.
"Submicron technologies require floor planning" is true for the nontim-ing-driven approach, but for the tim-ing-driven approach, the flat version is superior. In this case, the actual cycle time is only $9 \%$ above the theoretical lower bound of wiring length zero.

We obtained similar results for several test cases and are now using flat, but timing-driven, layout for all of our production chips. Due to very fast place-and-route algorithms, the turnaround time is two to three days.

This is not to say that some type of

# For the finest components, call toll free... 

Siemens Components, Inc., Special Products Division

Capacitors/RFI 800-888-7729
Ferrites: 800-888-7728
Thermistors: 800-888-7728
Varistors/
Surge Protectors: 800-888-7728
Saw Products: 800-888-7728
Microwave Ceramics:

800-888-7728
Switches/
Connectors:
800-888-7728
early floor planning and feedback of the estimated net length to synthesis isn't useful, but even in this case, I suppose that not using the floor-plan boundaries in the final place and route improves timing. Probably, a combination of both approaches is preferable.
Dr Jürgen Koehl
IBM Deutschland Entwicklung GmbH Böblingen, Germany

## Review of "Hands On!"

I am a very satisfied user of Byte Craft's Fuzz-C preprocessor, which you covered recently in your "Hands On!" column (EDN, December 9, 1993, pg 223). Most recently, I used it in an embedded controller based on a Motorola $68 \mathrm{HC11}$ and was pleased with both the performance and code size of the fuzzy-logic functions. I am currently using a beta version of the preprocessor, which incorporates some of the upcoming improvements-specifically the use of variables in LINGUISTIC and CONSEQUENCE blocks. I feel strongly that tools, such as Fuzz-C, that generate standard $C$ code have much greater utility than those that produce assembly language for one (family of) microprocessor.

I am puzzled by David Brubaker's comments toward the end of the review. He suggests an improvement to Fuzz-C would be "... a Windows icon with which a user could open and execute Fuzz-C." Most Windows users know how to create an icon or a PIF file to run a DOS application from Windows. The process is relatively simple and takes just a few minutes. I am really amazed, however, by the statement that the author "had to...temporarily exit Windows, run Fuzz-C under DOS, and then reenter Windows to compile and debug." Even a novice should be able to open a DOS window and run Fuzz-C without leaving Windows!

Overall, the review was thorough and accurate, and I encourage $E D N$ to present more articles and reviews of embedded-systems development tools. Eric B Schuyler
EBS Consulting
Snyder, NY
Send your letters to Signals and Noise Editor, EDN, 275 Washington St, Newton, MA 02158. Or fax us at (617) 558-4470. $E D N$ reserves the right to edit letters.

## When it comes to performance, packaging and price, our references are impeccable.



## Introducing the AD780. The world's best performing 2.5V reference.

When it comes to voltage references, the AD780 is truly superlative. It's the highest precision 2.5 V voltage reference on the market. In fact, with its temperature coefficient of $3 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ and initial accuracy of 1 mV , no other voltage reference comes close to its performance over the industrial temperature range. It has by far the lowest noise in its category and at just $\$ 5.50$ (in thousands) for the B-grade and $\$ 3.30$ (in thousands) for the A -grade, it's also the lowest priced. But the AD 780 isn't merely superlative, it's
 completely unique. It's the only reference capable of providing either a 2.5 V or 3.0 V output while maintaining the industry standard pinout.
Incidentally, the AD780 also offers the versatility of being available in industrial grade, surface-mount packaging. All of which means if you're seeking a truly superlative voltage reference, the AD 780 is one reference you should check. So call us at 1-800-ANALOG-D (262-5643) for a free sample and datasheet or write to us at the address below.

## Introducing the new EPLDs from Xilinx. Because products for the next generation shouldn't be designed with parts from the last.



When it comes to design engineering, you only have two choices.

Make history.
Or become history.
So while we have nothing against PALs or TTL, may
we suggest something a bit more up to date?

Something that'll meet the hurry-up-get-it-out-first-and-make-it-smaller-and-faster-with-more-features demands of a whole new
generation of products.
Like the new EPLDs
from Xilinx.
Our XC7300 family can

| Xilinx EPLD Benchmarks |  |
| :--- | :--- |
| State Machine | 83 MHz |
| Counter | 100 MHz |
| 16 bit Accumulator | 51 MHz |
| Memory Decoder | 10 nS |

Our EPLDs have short pin-to-pin delays. So they're fast. And since they act just like PALs, your design time is cut down to practically no time.
boosts logic performance.
In addition, our 7300s are the only EPLDs in this day and age with built-in Arithmetic Logic Units (ALUs, for short), so you can build adders, accumulators, and comparators, easily.

Since they also let you incorporate higher level sysdo everything your PALs tem functions, our EPLDs or discrete logic can do and then some.

In less space, faster, and with less power.

Just one Xilinx EPLD, for instance, can integrate dozens of devices, very, very quickly. With interfaces for ABEL', CUPL', and PALASM, ${ }^{\text {T" }}$ and software that directly converts and optimizes PAL files, you can use everything you've ever learned.

And just consider what you'll get to work with: terrific speed, totally predictable timing, and guaranteed $100 \%$ routing, thanks to our thoroughly modern Universal Interconnect Matrix.' ${ }^{\text {™ }}$

This latest advance allows you to engineer even the most complex functions, which along with higher product term utilization,
tem functions, our EPLDs
are perfect for everything from simple controllers to complex synchronous state machines.

You can count on a bright future, too.

Because we're the only company with Emax a simple, straight-forward upgrade path to FPGAs. So call our 24-hour literature hotline at 800-231-3386 for a copy of our new PAL Conversion Guide and the name of the Xilinx representative nearest you.

Because the times they are a'changin. And it pays to stay ahead of them.

## Ex $x$ IIINX

The Programmable Logic Company."


## Let's get physical (again)




[^1]In the days before the world went digital, electrical engineers dealt with physical reality. In fact, their design prowess depended heavily on their ability to subjugate various physical laws armed with little more than a slide rule and a book of engineering formulas. Then came RTL, DTL, HTL, SUHL, ECL, TTL, CMOS, and a host of other abbreviations all translating to one word: digital. Digital electronics threw a lot of physical reality out the window.

For example, in the TTL domain, 2 and 5 V mean the same thing. Ditto 0 and 0.5 V . Face it; things were sloppy in the digital realm, and we loved it. Recently, Isadore Katz of Meta-Software came by to tell me something that I already knew: The party's over. Physics has returned to electronics. Speeds have increased, and geometries have shrunk to the point where parasitics now have a substantial effect on digital circuit operation.

Katz specifically talked about circuits in deep submicron ICs, but the same is true at the board level. You can't build leading-edge, $0.35-\mu \mathrm{m}$ ICs without seriously sparring with physics, and you can't plop a $200-\mathrm{MHz} \mu \mathrm{P}$ with its support circuitry onto a pe board without a similar analysis. If you want to compete
in today's market, you're sooner or later going to have to work with deep submicron ICs and high-speed pe boards.

In the micron realm, IC designers have been simulating circuit performance for many years. However, to save time, IC circuit simulation has generally coupled linear or piecewise-linear approximations with lumped parasitic elements. Not any more. At $0.35 \mu \mathrm{~m}$, approximations won't get you close to the theoretical maximum clock speeds of the silicon. To really exploit advanced IC-fab processes, you've got to get physical, and that means simulating the real circuit phenomena. Likewise, the era of pc-board design using Kentucky windage has ended; parasitics rule. Wide 64 -bit, $200-\mathrm{MHz} \mu \mathrm{P}$ buses present just as many pitfalls as deep submicron ICs.
While Katz's mission was to point out how important his company's HSpice simulator will become for deep submicron IC design, his message really has a much broader scope. No matter which type of design you're doing, if you want to compete, you'd better dust off your physics and sharpen your simulation skills. This time around, however, you're better off leaving the slide rule in its glass display case.


Steven H Leibson Editor-in-Chief

Send me your comments via fax at (617) 558-4470, or on the EDN Bulletin Board System at (617) 558-4241, 300/1200/2400 8,N,1. From the Main System Menu, enter ss/soapbox and select W to write us a letter.

# Fast $1 \mathrm{MHz}^{+}$PWMs Control The Current Standard 



Catch the next generation of PWM control ICs
 from Unitrode with the UC3823A and UC3825A. Offering the highest speed and greatest protection, these PWMs also eliminate the need for numerous external components.

Rise above the undertow of mediocre performance and take your designs to a higher level with the leader in PWM technology. For literature and free samples contact your Unitrode Representative or call:

- Low start up current
- Accurate oscillator frequency
- Leading edge blanking
- High current totem pole outputs
- Latched fault logic
- Full-cycle soft start
- Restart delay after fault
- High GBW error amplifier
- Active low outputs during UVLO
- Advanced undervoltage lockout


## "THE CURRENT MODE PWM LEADER"

INTEGRATED

## CIRCUITS

UNITRODE

## SPEECH-PROCESSING ISS

# Speech-synthesis and -recognition chips personalize consumer products 

JOHN GALLANT, Technical Editor



If speech is the mirror of the soul, then many of today's commercial products will reap their just rewards. Maturation of speech-compression coding algorithms is allowing almost every new device to talk, make audio sounds, and even recognize a human voice.

Have you ever noticed how virtually every consumer product you buy these days can talk to you? Practically every new toy, learning aid, game, and even some greeting cards can make audible sounds. In addition, multimedia computers, automotive warning systems, appliances, clocks, and equipment for the handicapped all can talk. At the core of these talking devices are speech-synthesis ICs that generate speech from sampled data stored in memory.

The 1980s witnessed a range of technical breakthroughs that enable today's highquality talking products. Gone are the early days of talking computers, which employed ICs that linked phonemes to generate speech. Although these products could generate unlimited speech, the speech was of very poor quality: At best, it sounded robotic; at worst, it was unintelligible. The techniques that emerged to generate today's high-quality speech are sampled-data systems that take samples of an actual human voice. The systems use data compression for predictive-coding algorithms.

The two most popular predictive-coding algorithms for generating speech are adaptive differential pulse-code modulation (ADPCM) and linear predictive coding (LPC). These algorithms compress speech samples stored in memory while retaining "near-toll-quality" speech. The CCITT defines tollquality speech as logarithmic PCM-coded data at a sample rate of 8 kHz and a resolution of $8 \mathrm{bits} / \mathrm{sample}$.

The combination results in a bit rate of 64 kbps for toll-quality speech.

## ADPCM has lots of advocates

Oki Semiconductor uses the ADPCM coding system to compress data in the company's speech-synthesis ICs. ADPCM is a variant of DPCM, which reduces the amount of data by quantizing and encoding the differential between speech-signal samples. ADPCM adaptively changes the quantization width, depending on the quantization width of the previous differential sample.
Oki offers synthesizers having internal mask ROM ranging from 128 kbits to 1 Mbit. The company also offers synthesizers with one-time-programmable (OTP) or external ROMs, (Fig 1). The synthesizers have resolutions of 3 or 4 bits/sample and variable


Cassette answering machines are giving way to digital tapeless answering machines, such as this one from National Semiconductor. The NS32AM 160 contains DSP functions, 25 kbytes of ROM, a codec, and 2.1 kbytes of RAM to implement the voice-handling algorithms.

## SPEECH-PROCESSING ICs

sampling rates from 4 to 16 kHz . A 4 -bit ADPCM synthesizer sampling at 4 kHz has a compressed bit rate of 16 kbps . The 4-bit MSM6379 has 512 kbits of OTPROM, which stores 32 sec of speech sampling at 4 kHz . The $\$ 10$ (5000) chip comes in a 16 -pin DIP and has an internal 12 -bit D/A converter and a lowpass filter. You program the device using a dedicated programming tool called Anawriter Mark VII.

Mosel-Vitelic also offers a wide range of speech-processing chips, largely designed into products from Asia, based on ADPCM data compression. The VTV001 has as much as 256 kbytes of memory and variable bit rates from 16 to 32 kbps . The chip also includes a microphone and a preamplifier for voice recording and an 8 -bit D/A converter for reproduction.

## LPC models the vocal tract

Texas Instruments employs the other popular coding system, LPC, to compress data in speech-synthesis ICs. LPC attempts to model the human vocal tract. Air from the lungs excites the vocal tract by moving through the vocal chords (two small flaps at the base of the larynx). When producing voiced sounds such as "a" or "e," the vocal chords vibrate to modulate the air from the lungs, thus producing nearly periodic pulses of air. The pitch period determines the sound produced.

## Looking ahead

Speech-synthesis technology has matured through the 1980s and the 1990s. As a consequence, you can purchase powerful speech-synthesis ICs today for only a few dollars or less in OEM quantities. The low added cost of these devices must appeal to commercial-equipment designers because they are including vocal commands in virtually every product under development.

Even speech-recognition technology has made major advances in the past decade. Although the most sophisticated voice recognizers require a computer with megabytes of memory, voice-recognition products designed around DSP chips or embedded processors are powerful subsets of this technology. These speaker-trained devices store a variety of utterances and achieve accuracies greater than $90 \%$, even in the presence of automobile noise. You can expect to see these products in cellular and cordless telephones, handheld personal digital assistants, digital answering machines, and a variety of voice organizers, such as memos, calendars, and to-do lists.

Besides the voiced sounds, generating speech also requires the use of unvoiced-or noise-sounds, such as "s." Turbulent air passing through the open vocal tract produces unvoiced sounds. Above the vocal chords are the pharynx and the oral and nasal cavities, all of which shape the spectrum of the sound. The frequency response of the vocal tract is similar to a tube with constant diameter, which has a number of resonances, or formants.

TI's TSP50C1x family combines an 8bit $\mu \mathrm{P}$, a speech synthesizer, ROM, RAM, a D/A converter, and I/O interface ports on a low-cost chip. The chip's LPC model imitates the human vocal tract. The model extracts parameters


Fig 1-The MSM6378A chip from Oki Semiconductor is an ADPCM voice synthesizer having 256 kbits of OTPROM. At a $4-\mathrm{kHz}$ sampling rate, the chip stores as much as 16 sec of speech.
from sampled speech to create two excitation generators that model the vocalchord restrictions for voiced and unvoiced sounds. The model has a gain multiplication stage to model levels of pressure from the lungs and a 12 -pole lattice filter that models the shape of the oral cavity. Because the filter has 12 poles, TI calls it LPC-12 (Fig 2).

Because speech changes slowly, the $\mu \mathrm{P}$ accesses parameter samples from memory in frames that are generally 10 to 25 msec long. The device calculates the input parameters to the model as an average of the parameters for the entire frame. The resulting compressed bit rate is effectively 1.5 kbps . The TI devices offer five sizes of internal ROM ranging from 4 kbytes (capable of processing 14 sec of speech) in the $\$ 0.85$ TSP50C04 to 32 kbytes (capable of up to 3 minutes) in the $\$ 2.30$ TSP50C19. Because the devices are mask programmable, they are available only in minimum-quantity orders of 50,000 units.

TI recommends that external speech-coding services perform speech development for the company's speechsynthesis chips. One external speech developer is Robert Jeffway, who has coded a host of toys and commercial appliances using TI's development tools for speech analysis. You can contact him in Leeds, MA, at (413) 584-0491.

## Toys and games

ESS Technology offers the Sound Magician line of speech- and sound-synthesis chips for the toys and game market. The playback-only chips cost $\$ 0.50$ to $\$ 2$ in OEM quantities. A customer

## Visualize What Your PC Can Do.

Video communications will be the hottest selling feature of tomorrow's PC's. The ingredients for which are available right now in packages as small as $1 / 4^{\prime \prime}$. Just add an optical system. to Sony's CCD and supporting Chip Set for a first rate, on-board camera featuring high-quality Hyper HAD ${ }^{\omega}$ technology. Formats are NTSC/PAL color and EIA/CCIR BEWW. Supporting IC's for the CCD operating system include video signal processors in either color or B\&W. Plus you get Sony's acknowledged expertise in video processing, just by calling 1-800-288-SONY.

It's a nice arrangement: We make the chips, you make the history.


## SPEECH-PROCESSING ICs

supplies a recording of the desired speech and sound, which the company samples and stores in an on-chip ROM.

In addition, ESS supplies three chips that generate speech and sound for PC applications. The chips employ ADPCM or a patented ESPCM compression coding algorithm. The chips are register compatible with Creative Labs' Sound Blaster board. The $\$ 12$ ES488 creates all of the speech and sound of a Sound Blaster board, except music synthesis.

The recently introduced $\$ 18$ ES1488 is socket compatible with the ES488 and includes on-chip music synthesis. The $\$ 20$ ES688 is a 16 -bit stereo chip that features $44.1-\mathrm{kHz}$ sampling for recording and playback of CD-quality music. All of the chips interface with the ISA bus and have drivers for Windows and the Windows Sound System. The chips' audio-application software includes an audio recorder, a talking clock, a calculator, and a volume control. In addition, the chips run on 3.3 or 5 V and have power-management fea-


Fig 2-II's TSP50C1x family of LPC voice synthesizers model the human vocal tract. Two generators for voiced and unvoiced sounds drive a digital filter, which models the human oral cavity.
tures for adding sound to portable computers.

National Semiconductor's NS32AM160

## For free information.

For free information on the speech-processing products discussed in this article, circle the appropriate numbers on the postage-paid Information Retrieval Service card or use EDN's Express Request service. When you contact any of the following manufacturers directly, please let them know you read about their products in EDN.

## Analog Devices

Norwood, MA
(617) 329-4700

Circle No. 320
AT\&T Microelectronics
Allentown, PA
(800) 372-2447

Circle No. 321
Centigram Communication Corp
San Jose, CA
(408) 944.0250

Circle No. 322
Dragon Systems
Newton, MA
(617) 965-5200

Circle No. 323
ESS Technology
Fremont, CA
(510) 226-1088

Circle No. 324
Information Storage Devices
San Jose, CA
(408) 452-8700

Circle No. 325
Mosel-Vitelic
San Jose, CA
(408) 433-0952

Circle No. 326
National Semiconductor Corp
Santa Clara, CA
(800) 272.9959

Circle No. 327

## Oki Semiconductor

Sunnyvale, CA
(408) $720-8940$

Circle No. 328

## Texas Instruments

Denver, CO
(800) 477.8924

Circle No. 329

## Vocal Inc

Palo Alto, CA
(415) 323-5613

Circle No. 330
VOTE
Please also use the Information Retrieval Service card to rate this article (circle one):
High Interest 592
Medium Interest 593 Low Interest 594

## Super Circle Number

For more information on the speech-processing products available from all of the vendors listed in this box, you need only circle one number on the postage-paid reader service card.

Circle No. 331

## WORLD CLASS D.C. POWER SUPPLIES

Condor's
Global Performance ${ }^{\circ}$ switchers offer continuous range input, full agency approvals and more.

Our Global Performance switchers give you top performance and full agency approvals, including UL1950, CSA22.2 No. 234 Level 3 , IEC950, EN60950, VDE0805 Class B EMI and VDE0871 Level B EMI. Medical versions also are available, approved to UL544, IEC601-1, CSA234 Level 3 and VDE0750.

Global Performance switchers have the features you want:

- 71 models (single- and multi-output)
- Industry-standard packages
- 8 power levels (40 to 225W)
- Continuous-input voltage (85-264VAC)
- OVP on all 5V outputs and single-output units
- MTBF 100,000 + hours per Mil Hndbk 217E
- 8-hour burn-in with cycling ( 24 hours on medical versions)
- Computerized testing (data sheets furnished)
- 2-year warranty
- 30-day FREE evaluation (call us for samples)

If you need world class performance, quick turnaround and competitive pricing, try our Global Performance switchers - the only approval they're missing is yours!

Call for our free catalog, or see us in EEM!

CONDOR
Condor D.C. Power Supplies, Inc. 2311 Statham Parkway
Oxnard, CA 93033
(805) 486-4565 • FAX (805) 487-8911
(800) 235-5929 (outside California)

CIRCLE NO. 77

EXAGGERATED HOW MUCH CALCULATING POWNE IS IN NEW MATHCAD PLUS 5.0. BUT ONLY SLIGHTLY.
 vanced version of Mathcad ever released. And that's no exaggeration.
You get more math functionality for computing derivatives and integrals, differential equations, advanced vector and matrix operations, statistical functions, curve fitting, and fast Fourier and wavelet transforms. It has a wider range of symbolie capabilities, and lets you do polar, contour and parametric plotting.
Simply enter equations in real math notation anywhere in the on-screen worksheet. Add text and graphics, display results in 2-D and 3-D, change variables and instantly update answers. Then print your results in presentation-quality documents.
Best of all, Mathcad PLUS 5.0 is more powerful than spreadsheets or calculators and easier than programming languages. And that's no exaggeration, either.
Mathcad PLUS 5.0 is $\$ 299.95^{*}$. Call now for more information, or mail or fax the coupon below.
Call: 1-800-967-5075 •Fax: (716) 873-0906
IFREE MATHCAD PLUS 5.0 INFORMATION KIT, For more information on Mathcad PLUS 5.0,
mail or fax this coupon. a24a2


MathSoft, Inc. P.O. Box 1018, Cambridge, MA 02142-1519 USA Phone: 1-800-967-5075 • Fax: 716-873-0906 MathSoft Europe, P.O. Box 58, Livingston, UK EH54 7AE Phone: +44.506 .460373 - Fax: +44.506 .460374 © 1994 MathSof, Inc. TM and ® signify manufacturers trademark or, registered trademark respectively. * Dealer price may vary.

## SPEECH-PROCESSING ICs

er. The chip is at the heart of Hallmark's recordable greeting cards.

Voice synthesis is only half the story. Many commercial devices can recognize voice commands as well. Because voice-recognition algorithms are more complex than synthesis algorithms, they require the full horsepower of a DSP chip. AT\&T has leveraged its expertise based on the DSP16A chip to develop dedicated speaker-trained voice recognizers for telecommunication terminals, such as cellular and cordless telephones. Using ADPCM or code-excited linear-predictive-plus coding, the recognizers store compressed speech that achieves bit rates of 5.2 kbps .

AT\&T's latest offering is a handsfree voice processor, called the HVP-S, which provides full-duplex operation of a cellular phone with no microphone suppression. The chip, along with two codecs, memory, and a microcontroller stores as many as 64 speaker-trained utterances. The chip allows speed dialing by voice and automatically answers the phone. The HVP-S with ROMcoded voice-recognizer software sells for less than $\$ 20(10,000)$.

Because Analog Devices sells some of its DSP chips for less than $\$ 10$, the company is actively recruiting third-party vendors to add speech-processing value to their chips. For example, Centigram Communication adds interactive voice response and text-to-speech value to its 2100 family of DSP chips. You can purchase the product as an adapter card or as integrated chip sets.

Recently, Dragon Systems and Analog Devices received a federal grant to port Dragon's voice-recognition software onto one of Analog Devices' DSP chips. Dragon will develop speech-recognition software to fit available memory and run on a range of DSP chips for handheld personal digital assistants and notebook computers.

## Voice recognition for faxes

National Semiconductor offers the Dispatch family, which includes three 32 -bit embedded processors that incorporate DSP functions and three peripheral controllers. The product permits the use of a single phone line for facsimile and voice communications. It uses software to switch automatically


ESS Technology's ES1488 IC is a complete Creative Labs Sound Blaster board on a single chip. The chip runs on 3.3 or 5 V and offers power-management features.
between send and receive modes or between voice and fax modes. Dispatch uses a set of 25 words to provide speak-er-dependent voice recognition for controlling the fax and the answering machine. The lowest configuration of the family-the 32 FX 161 processor plus the 32X100 peripheral controllercosts $\$ 45$ ( 1000 ).

Vocal Inc adds voice-recognition software to TI's TMS320C25 DSP chip or National Semiconductor's 32000/EP family of embedded-system processors. The company's TrueWord software stores as many as 100 utterances using a speaker-trained DSP algorithm called Spectral Fit Coding (SFC). SFC compresses sampled audio data to 5 kbps using a minimum-squared error-fitting process.

For systems that already have a TI DSP chip or one of National's embedded processors, Vocal supplies TrueWord as a licensed OEM software product. Otherwise, Vocal offers a $3 \times 6$-in. card that contains a processor, a $\mu$-Law codec, external RAM, and external ROM. Evaluation units for a TMS320C25 voice computer card cost $\$ 1500$. Evaluation units for a voice module card containing a National 3200 family processor cost $\$ 500$.

EDN
You can reach Technical Editor John Gallant at (671) 558-4666, fax (617) 5584470.

Article Interest Quotient (Circle One)
High 592 Medium 593 Low 594

## THE UIIIVERSOL DEVICE PAOGARMMEE FOR RLL PACHRGE TYPES.



1he BP-1200 universal device programmer leads the industry in devices supported, programming speed, ease of use and reliability. With prices starting at $\$ 2495$, free software updates, and a three year limited
 warranty,* the BP-1200 is simply the best choice for those seeking the biggest bang for the buck!

The BP-1200's ability to program virtually every programmable device, including the fastest and largest PLDs, microcontrollers and memories, gives you the freedom to choose the ideal parts for your next design. The BP-1200 also supports all package types. Our full line of interchangeable programming sockets supports DIP, LCC, PGA, PLCC, QFP, SOIC and TSOP devices directly.

The BP-1200 is the first programmer that programs and vector tests devices with up to 240 pins. If you don't need 240 pin support yet, you can start with as little as 32 pin DIP support and upgrade in the field (to $40,48,84,144$ or 240 pins) when you need to do so.

The BP-1200 is the fastest universal programmer on the market. Since the BP-1200 connects directly to your PC's printer port, you can program parts in seconds, not minutes. The BP- 1200 reads files directly from your hard disk or network, so you won't waste time copying files to a floppy disk or waiting on a serial download.

The BP-1200's high speed, high yields and optional Advanced Feature Software make it ideal for production use, whether you are doing medium volume manual programming or very high volume autohandler production.

Call today for more information about the BP-1200 and a free demonstration disk!

## DEVICE SUPPORT INCLUDES:

- Altera 7000 series
- AMD MACH parts
- Intel 32M bit flash EPROM
- Intel FX740 and FX780 FPGAs
- Lattice pLSI and ispLSI devices
- Microchip PIC microcontrollers
- Motorola 68HC705 and 68HC711 families
- over 3270 devices from over 66 manufacturers

1-800-225-2105
*Only on BP-1200s purchased in the U.S. after September 15, 1993. Some restrictions and exclusions apply. Features and specifications subject to change without notice. Call for details.


# High-Bandwidth Computing and Internetworking. Most FIFOs just aren't cut out for these applications. TTs are. 

Texas Instruments FIFOs fit your applications like they were made for them. Because they are.

## High-bandwidth computing FIFOs.

 Parallel processing systems using RISC and X86 CPU architectures demand reduced latency and increased data integrity levels. Tl's highbandwidth computing FIFOs allow faster transfer speeds and higher reliability by providing quick access times, parity generation and checking and bidirectional mailbox registers.
## Internetworking

FIFOs. Internetworking end equipment such as switches, hubs, bridges and routers provides connectivity and interoperability between the various LANs and WANs. Our internetworking FIFOs aid in protocol conversion by incorporating byte swapping and bus matching features to control the flow of information.

Why compromise? These are just a part of TT's application-specific FIFOs. So rather than compromising with
traditional off-the-shelf FIFOs or custom solutions, you can buy an application-specific solution. One that helps you cut design time, reduce board and memory space and increase system performance. At TI, FIFO means fast in, fast out.

TI's advanced FIFO portfolio offers solutions in standard and fine-pitch packaging. Architectures range from 64 to 4 K word depths and 1 - to 36 -bit widths. High-speed clocked architectures feature multistage synchronization circuitry for improved metastability characteristics.

## More than FIFOs.

 With our FIFOs you get the Total Integration ${ }^{\text {TM }}$ benefits you've come to expect from TI: leading-edge silicon, technical information, design tools and worldwide service and support.So if you're ready to begin using FIFOs that are really cut out for the job, return the reply card or call 1-800-4778924, ext. 3033, today. And discover the FIFOs that really fit your applications.

E X T ENDING YOUR R EACH WITH TOTALINTEGRATION ${ }^{\text {w }}$

# Rides Any Bus. PCnet-PCI 



## Presenting The PCnet" Family: Software-Compatible Ethernet Controllers That Address All Of Your Bus Needs.

Here's a prime example of how to get along with everyone - with the PCnet Ethernet controller family from Advanced Micro Devices. PCnet controllers are compatible with the most popular PC bus architectures, the most popular Network Operating Systems (NOS), and the entire controller family uses the same driver for each NOS.

It's the Ethernet controller family NOS vendors are already quite familiar with. In fact, it's vendor certified as $100 \%$ compatible with operating systems like NetWare, Windows NT,' LAN Manager, and LANtastic.

What's more, the PCnet family uses a high performance Bus Mastering architecture, for higher throughput and lower CPU utilization.

[^2]
## Talks To Any Driver.



Plus, your designs require no extra memory saving you board space, money, and power. For additional power savings, PCnet devices support two power-down modes for notebook and green PC designs.

Virtually any design will love the PCnet controllers, since they're available now in VL, PCl , and jumperless Microsoft Plug and Play ISA versions. And our new PCnet-SCSI combines both high performance Ethernet and SCSI capabilities.

For more information on the PCnet family, call $\mathrm{AMD}^{\circ}$ today. Soon your next PC will be talking to everyone.

1 Asfior Liemature Pack 18S.

A.
Advanced Micro Devices
CIRCLE NO. 38


# CURRENT SHOWCASE 

## BiMOS II 32-Bit

Serial-Input, Latched Source Drivers with Active DMOS Pull-Downs - 5818-F

Designed primarily for use with vacuum fluorescent displays, the 5818F is a smart power BiMOSII driver$\nexists$ that combines DMOS shift registers, data latches, and control circuitry, with bipolar high-speed sourcing outputs and DMOS active pull-down circuitry.

- 60 V or 80 V Source Outputs
- High-Speed Source Drivers
- Active DMOS Pull-Downs
- Low-Output Saturation Voltages
- Low-Power CMOS Logic and Latches
- 3.3 MHz Minimum Data Input Rate
- Reduced Supply Current Requirements


## BiMOS II Unipolar Stepper-Motor Translator/Driver - 5804

Combining low-power CMOS logic with high-current and high-voltage bipolar outputs, the 5804 BiMOS II translator/driver provides complete control and drive for a four-phase unipolar stepper-motor.

The 5801 latched-input BiMOS IC merges highcurrent, high-voltage outputs with CMOS logic.

- 4.4 MHz Minimum Data Input Rate
- High-Voltage, High-Current Outputs
- Output Transient Protection
- CMOS, NMOS, TTL Compatible Inputs
- Internal Pull-Down Resistors
- Low-Power CMOS Latches
- 1.5 A Maximum Output Current
- 35 V Output Sustaining Voltage
- Wave-Drive, Two-Phase, and Half-Step Drive Formats
- Internal Clamp Diodes
- Output Enable and Direction Control


## BiMOS II Latched Drivers - 5801

- Power-ON Reset
- Internal Thermal Shutdown Circuitry




## BiMOS II 32-Bit Serial-Input, Latched Drivers - 5832



Intended originally to drive thermal printheads, the 5832 has been optimized for low output-saturation voltage, high-speed operation, and pin configurations most convenient for the tight space requirements of high-resolution printheads.

- 5 MHz Typical Data Input Rate
- Low-Power CMOS Logic and Latches
- 40 V Current Sink Outputs
- Low Saturation Voltage



## Take A Test Drive... Call For Samples

Try these Allegro ICs in your breadboard. You'll find that you'll reduce your component count, increase reliability through use of monolithic solutions and protection features, as well as potentially lowering overall manufacturing costs. Samples and detailed technical information are available. Just give us a call.

# Shrinking devices put the squeeze on system packaging 

CHARLES H SMALL, Senior Technical Editor



While solving today's systempackaging puzzles, you can design products that are not only smaller but more reliable.

The trick to turning today's packaging problems into challenges is to shrink your product's parts count-not just its size-thereby increasing reliability (Ref 1). Simply deleting parts from your system haphazardly (often called "Muntzing") can lower costs but also can scuttle your system's reliability.

Packaging problems arise simply because electronic devices are simultaneously getting smaller, faster, and more complex. Even inductor makers, such as Pico Electronics and Coiltronics, now offer surface-mount coils and transformers. These developments concentrate heat sources and ordain more connections in a smaller area.

As digital-clock speeds inexorably push beyond 50 MHz , transmission-line effects dominate the signal integrity of such systems. Higher clock speeds tax the signal integrity of pc boards, cables, and connectors.

Consumer demand plays a part, too. Users expect your new products to be more flexible and powerful than your old products were. Yet they also want your new products to fit into smaller, lighter packages and run twice as long as before on battery power.

## New-age packaging

Motorola's new Series 900 VMEbus computers provide several examples of how to reduce costs while increasing reliability. The personnel Motorola employed in the computers' development also provides a lesson for management.

Motorola's computer-system designers ran into an
all-too-common marketing problem: Motorola's customers could not forecast precisely which computers they would need. So the new system needed to be as flexible as possible. "No problem," you say. "Electronic engineers have always designed modular products." But Motorola decided that, along with being modular, the new computers would use as few parts as possible. After all, every part provides a chance for error.

The resulting design (Fig 1) required innovative electronic engineering. Where the old line had 600 parts, the new computers have only 190 parts. For example, this VMEbus system has no backplane; instead the cards simply stack using conventional connectors. Unfortunately, Motorola is not


Fig 1-Innovative packaging has sharply reduced the number of mechanical components in Motorola's Series 900 VMEbus computers.

## EDN-TEchnology Update

## SYSTEM PACKAGING

disclosing how it made the stacking cards meet the VMEbus spec. (Connector manufacturers, such as Augat, happily provide you with Spice models for their connectors so that you can attempt to duplicate Motorola's feat.)

The computer also incorporates clever inputs from novel members of the design team: experts in molding plastic. If you remove the nonstructural plastic case of a conventional PC, you see several sturdy sheet-metal subframes cradling various parts of the computer. Lots of sheet-metal screws fasten this Erector-set assembly together. Wires and cables also abound, as do clamps and brackets to hold them.

In contrast, Motorola's plastics engineers made the plastic cases structural. They also provided molded-in supports wherever possible, dramatically reducing the mechanical parts count. Eschewing nuts, bolts, and screws, the designers made virtually every component snap into place-even the power supply. Simple, light-gauge sheetmetal cabinet liners serve only as RF shielding and also snap into place. Motorola's old line had 300 fasteners and 50 wires and cables. The new computers have only eight fasteners and two cables.



Fig 2-The graph in (a) shows that as clock speed climb, so does power dissipation. The graph in (b) shows the relationship between overtemperature and various kinds of failures. (Courtesy of Aavid Engineering)

## Solving the world's toughest electronics packaging problem

A couple of specs tell you more than you would ever want to know about the terrifying packaging problems facing the Cray III's designers: A 4-processor Cray Ill has 62,738 GaAs ICs running at a clock speed of 480 MHz and dissipating 90 kW in a machine the size of a washing machine.

For starters, the designers did not fasten the custom GaAs ICs to the surface of the supercomputer's petite $(25 \times 25-\mathrm{mm})$ pc boards. Instead, each chip has gold bonding wires that stand vertically to the chip's surface. Then, machinery inserts the wires into holes on the pc board and swages the wires into place, leaving the chip standing on little stilts a tiny bit above the board's surface. This way, cooling can get to both sides of the chips.

After stacking boards into modules, ingenious "pins," rather than conventional connectors, make board-toboard contact vertically within the


Fig A -The Cray III vertically stacks assemblies of 16 tiny, 1 -in.-square pc boards into modules. Special "pins" connect the assemblies vertically. Comprising many such modules, the complete computer runs submerged in a cooling bath of Fluorinert.
module (Fig A). The pins provide electrically fast and clean connections. Machinery tightly twists several strands of goldplated beryllium-copper wire into a diminutive rope, or "pin."

At precise intervals, the machinery then untwists the wires, forming a springy, basket-like lump in the pin. Last, the machinery pulls these pins down through a stack of pc boards where the untwisted sections form a gas-tight seal with plated holes in the pc boards. Preserving signal integrity, flexible circuit boards make I/O connections from module to module. (Contact Rogers Corp for information on flexible circuit boards.)

Lastly, and heroically, designers dunked the entire supercomputer into Fluorinert to provide cooling. Pumps circulate the Fluorinert through the modules and around the ICs to pick up heat. The Fluorinert then goes to a remote chiller before being cycled back to the supercomputer.

## ATET's Distributed Power: Helping Silicon Graphics catch a fast-closing market window.

What do you do when youre building an advanced workstation product...youre approaching your market window...and you can't get the performance you want with the power you've got? Silicon Graphics



Powerful performance on-time and on-budget
manage different power configurations. To mix $5 \mathrm{~V}, 3.3 \mathrm{~V}$ and 1.5 V outputs. To use one design for multiple platforms. And to power-up-and-down without any problems.

All with the support of an AT\&T

Power Systems

Getting there fast by distributing the load

AT\&T Power Systems and got an innovative answer. By replacing centralized power with AT\&T's

Distributed Power


Workstation screen image courtesy of Gingko Designs San Francisco
Silicon Graphics and the Silicon Graphics brand and logo are registered
trademarks of Silicon Graphics Inc.

Team, which included AT\&T Bell Laboratories designers, to help them meet their performance and marketing goals.

For more about the advantages of AT\&T's Distributed Power Architecture for a wide range

## AT\&T Power Systems. The Power To Do More.

of advanced graphics, telecommunications and EDP applications, call AT\&T at 1800 526-7819. For other AT\&T Microelectronics literature or information, call 1800 372-2447, ext. 913. In Canada, call 1800 553-2448, ext. 913.

## SYSTEM PACKAGING

Reducing a chassis's parts count doesn't necessarily mean switching to plastic. Triple E Corp's Triple E card cage significantly reduces the number of parts in a card cage without abandoning all-metal construction. The company assembles VMEbus, VXIbus, Multibus II, Futurebus, AT, and EISA card cages from just five pieces: three extrusions and two stampings.

## Powerful or flexible?

Although some soothsayers and pundits envision all-in-one electronics products, such as a combination TV, phone, encyclopedia, and facsimile machine, users have shown themselves willing to customize products themselves. However, other than mucking out your own septic tank, it's hard to imagine a more user-hostile chore than installing a so-called "adapter" into a PC. Yet, PC users have bought an amazing number and variety of add-in pc boards.

You could make your product more flexible by designing with expensive in-circuit-programmable logic. Or you


Fig 3-This pc board contains two heat-sinked Pentium $\mu \mathrm{Ps}$, which occupy the yellow areas having two red bars. The image renders the coolest parts of the board in blue, dropping down through the spectrum, through red and then yellow, to white for the hottest portions. Forced air flows across this board from left to right. (Courtesy of Compix)
er's case hold the modules in place.

Just like the designers of the T-Module, you can substitute board-to-board "mezzanine" connectors for cables. Connector manufacturers are competing to see who can make the lowest profile connector. Samtec Micro Stripe connectors consist of alternating layers of conductive and nonconductive silicon rubber. The connectors can match $0.020-\mathrm{in}$. pc-board pad spacing and connect two pc boards that are 0.125 in . apart. Specialty Electronics offers $1-\mathrm{mm}$ receptacles, pin headers, and shunts that rise 0.067 in . above the pe board. Augat's Millipede surfacemount 1-mm connectors rise 0.116 in . (female) and 0.130 (male) above the pc board.
could try Free Frame Technologies' TModules, which comprise stacks of conventional circuit boards. Users can swap T-Modules in and out of small computers without fooling with screws or cables. Cutouts in the case locate one end of the modules, and the other end slips into a mother-board socket. Spring strips on the lid of the comput-

## Looking ahead

First and foremost, the so-far inexorable increase in $\mu \mathrm{P}$ clock rates will continue to flog digital engineers, causing them to brush up on their transmission-line theory. And users will demand that PCs provide features such as multimedia and character recognition. Voice I/O and other forms of signal-processing will drive analog engineers into the digital domain. RF engineers will be busy designing the small, portable products that will set the $900-\mathrm{MHz}$ band buzzing with wire-less-network traffic.

Packaging will obviously have no choice other than to become denser. Today's peripheral connections to ICs will first give way to 2-D schemes along the lines of IBM's "flip-chip" technology. Ultimately, pc-board designers will have to enter the third dimension by stacking ICs. Or IC makers will have to produce 3-D (multiple-layer) devices.

These high clock speeds and 3-D designs present an interesting challenge to cir-cuit-simulator makers, which have heretofore had to handle only low-speed, planar circuits.

To contend with finer lines and more layers, pc-board makers will have to adopt Star Wars technology. Vacuum deposition of thin-film traces and laserdrilled vias are techniques that could replace today's mechanical and chemical pc-board methods. The methods that a few multichip modules (MCMs) use today will become commonplace throughout the industry.

Surface-mount connectors are much less noisy than through-hole connectors.

You can also mount components on board that were once chassis mounted, eliminating further wiring. Examples are Wickman's surface-mount and through-hole fuses, which eliminate the use of a fuse holder and its attendant wiring. Oxley's 2-part lamp comprises a panel-mounted lens that mates to a pc-board-mounted LED, again eliminating panel wiring.

## Heat problems haunt small designs

"Thermal management"-a fancy term for keeping your product from burning up-is the bugaboo that constantly haunts shrinking designs. Never forget that every $10^{\circ} \mathrm{C}$ rise in operating temperature roughly doubles your product's failure rate.

Fig 2a illustrates the effects of increasing temperature. The new Pentium $\mu \mathrm{P}$ typifies today's high-speed, complex digital devices (Fig 2b). Note-book-computer makers would love to ship Pentium-equipped products. Unfortunately for them, a $66-\mathrm{MHz}$ Pentium dissipates more wattage than the notebook computers' thin packages can conduct to the outside world.

Fig 3 shows a pc-board containing two heat-sinked Pentium $\mu$ Ps. The image renders the coolest parts of the board in blue, dropping down through

# No Data Acquisition Application Is Beyond Our Grasp. <br> Whether you're making scientific measurements to 

24-bit resolution, performing FFTs in real time, or looking for a robust yet low cost solution, Data Translation has the right data acquisition solution for you. With more than 300 products, you can easily find exactly what you need.

Using our Windows-compatible software, you'll get your project up and running faster than ever. For immediate application gratification, choose one of our icon or menu-driven packages and you'll be acquiring data within minutes. Develop your applications using one of our DT-Open Layers ${ }^{\text {¹4 }}$ compliant software tools, and rest assured that your code will run any supported board with little or no reprogramming.


Whatever your needs, call Data Translation first. We have it all: the right hardware, easy-to-use software, and exceptional pre- and post-sales customer support.

And that's quite a handful.
FOR MORE INFORMATION, CALL 1-800-525-8528, EXT. DATA TRANSLATION*

[^3]
## SYSTEM PACKAGING

the spectrum, through red and then yellow, to white for the hottest portions. Forced air flows across this board from left to right.

The two Pentiums occupy the large yellow area. Each Pentium has a pair of horizontal, equals-sign-like red bars (an artifact of their heat sinks). Between the Pentiums (and perhaps difficult to discern) is a white-hot component eclipsed by the Pentiums' tall heat sinks. In other words, the thermal management of this board needs more work.

Computers larger than notebook computers can use new products, such as Berquist's double-coated, heat-conducting tape to mount heat sinks on top of large devices, such as the Pentium $\mu \mathrm{P}$. The electrically insulating tape readily conducts heat. Just as important, the tape eliminates the use of mounting hardware for the heat sink, reducing the pc-board's mechanical parts count. And, if a simple heat sink


Fig 4-Future high-speed digital devices may require liquid cooling, such as this passive, thermosiphon system from Aavid provides.

## For free information...

For free information on the packaging products discussed in this article, circle the appropriate numbers on the postage-paid Information Retrieval Service card or use EDN's Express Request service. When you contact any of the following manufacturers directly, please let them know you read about their products in EDN.

## Aavid Engineering Inc

Laconia, NH
(603) 528-3400

Circle No. 301
Augat
Attleboro Falls, MA
(508) 699.7646

Circle No. 302
The Berquist Co
Edina, MN
(612) 835-2322

Circle No. 303
Coilcraft
Cary, IL
(800) 322-2645

Circle No. 304
Cray Computer Corp
Colorado Springs, CO
(719) 579-6464

Circle No. 305
Compix Inc
Tulatin, OR
503) 639-8496

Circle No. 306
Free Frame Technologies
San Jose, CA
(408) $254-1462$

Circle No. 307
IREC
Burbank, CA
(213) 849-248

Circle No. 308

| Motorola Computer Group <br> Tempe, AZ (800) 759-1107, ext 852 Circle No. 309 | Rogers Corp |
| :---: | :---: |
|  | Chandler, AX |
|  | (602) 961-138 |
|  | Circle No. 314 |
|  | Samtec Inc |
| Motorola <br> Semiconductor Products <br> Phoenix, AZ <br> (602) 2443742 <br> Circle No. 310 | New Albany, IN |
|  | (812) 944.6733 |
|  | Circle No. 315 |
|  | Specialty Electronics Inc |
|  | Landrum, SC |
| Ohmite <br> Skokie, IL $(708) 675-2600$ <br> Circle No. 311 | (803) 457-2424 |
|  | Circle No. 316 |
|  |  |
|  | Triple E Corp |
| Oxley Inc Branford, CT (203) 488-1033 Circle No. 312 | (508) 453-0600 |
|  | Circle No. 317 |
|  |  |
|  | Wickman USA |
| Pico Electronics Inc Mt Vernon, NY | Atlanta, GA $(404) 699.7820$ |
|  | Circle No. 318 |

Mt Vernon, NY (914) 699-5514

Circle No. 313
Super Circle Number For more information on packaging products available from all of the vendors listed in this box, you need only circle one number on the postagepaid reader service card.

Circle No. 319
is not enough, IREC's tiny muffin fans can bring forced-air cooling right down to the device level.

## Sweating the details

For really tight packaging, Aavid is developing liquid-cooled heat sinks. Fig 4 shows such a thermosiphon heat sink attached to a Pentium. The liquidtight heat sink transfers heat to the Fluorinert liquid. This liquid boils at very low temperatures, absorbing considerable heat as it changes phase. The Fluorinert vapor rises to an external radiator. After condensing in the radiator, the now-liquid Fluorinert flows back into the heat sink. The company is also working on much simpler and cheaper schemes involving sealing Fluorinert in a tough, electrically insulating plastic bag. Part of such a bag would simply rest on hot devices and conduct heat to cooler parts of a system.

IC makers are not the only ones shrinking components. Motorola has shrunk devices at the lowest level of active electronics. The MUN2111/2211 series of "bias-resistor" transistors integrate a bias-resistor network into the transistors' tiny SC-59 surfacemount package. Using these devices brings down the component count and the real estate consumed, but not the heat dissipated.

Ohmite has shrunk even the humble power resistor, providing a compact but concentrated source of heat that you must somehow remove. Ohmite screens some models of its power resistors onto a thermally conductive ceramic substrate. Other models use an even more thermally conductive, enameled, porcelain-coated steel substrate. The ceramic-substrate resistors can dissipate $10 \mathrm{~W} / \mathrm{in} .^{2}$, and the steel-substrate resistors can dissipate $20 \mathrm{~W} / \mathrm{in} .^{2}$. The planar construction results in low inductance ( 50 nH at 1 MHz typ).

## Reference

1. Nordwall, Bruce D, "Companies Reduce Solder to Increase Reliability," Aviation Week \& Space Technology, December 6, 1993, pg 50.

## Article Interest Quotient <br> (Circle One)

High 598 Medium 599 Low 600


## Less buck for the bang

## Motorola introduces new, lower Pressure Sensor pricing for the New Year!

We've made a New Year's Resolution for 1994 to get your sensor business, and to help kick it off we're offering many of our high-quality, high-performance Pressure Sensors at new, lower prices!

## Check Out These Lower Prices

Would you believe an
uncompensated sensor for under \$5.00; a new high impedance, temperature compensated sensor for under \$9.00; a signal conditioned sensor for under \$10; and a temperature sensor for under $14 \not \subset-$ each in a quantity of 5 K ? Well, believe it! And these are just four examples of the new pricing structure*.

## A Wide Range of Sensors

Motorola's large portfolio of silicon Pressure Sensors includes devices for differential, absolute or gauge pressure measurements. They are available as the basic sensing element, with temperature compensation and calibration, or with full signal conditioning circuitry included to interface directly to A to D microprocessor or microcontrollerbased systems.

Thanks to their patented strain gauge design, the higher sensitivity and excellent long-term repeatability of some of our newest units makes them ideally suitable for such applications as altimeters, pneumatic controls and robotics, liquid level measurement, manifold vacuum control, and HVAC systems.

## Contacting Us Now Makes Sense!

Motorola Pressure Sensors have always given lots of bang for the buck, and now you can get this bang for even fewer bucks. For the latest pricing information, contact your local sales office. For technical information on Motorola's complete family of

Pressure Sensors, including our MPX5000 series, request our Pressure Sensor Data Book \#DL200/D Rev. 1 by completing and returning the coupon below, by calling 1-800-4412447, or by writing Motorola Semiconductor Products, Inc., P.O. Box 20912, Phoenix, AZ 85036. *Pricing is in US dollars for US delivery only.


## (M) MOTOROLA

Motorola and $(\otimes$ are registered trademarks of Motoroial Inc.


# Minimizing Clock Skew 

## Unique chip layout technique from OKI

0KI Semiconductor employs an integrated development environment in which the positions and sizes of clock drivers and trunk lines are determined by floor plan and flip-flop placement. This innovative approach has allowed the Sunnyvale, CA ASIC manufacturer to take the lead in minimizing RC loading variances. In fact, OKI guarantees a worst-case clock skew of $1.0 \mathrm{~ns} ; 0.5$ ns typical.

The OKI technique, which applies to all $0.8 \mu \mathrm{~m}$ ASIC products, lets you balance loading distribution among clock trunk lines at the layout stage plus gives you the flexibility to handle a wide array of design requirements. Such requirements can include multi-phase clocks, megamacro blocks, a broad choice of floor plans, and more.

## Current practice

Most chip designers still address the clock skew problem using one of two approaches: the multi-level tree method or the clock trunk technique.

The problem with multi-level trees is that the mul-ti-level drivers create unwanted delays and frequently exhibit inconsistent driving capabilities.

In the clock-trunk approach, single-level clock drivers have wired outputs and run all the flip-flops through wide trunk lines. While this can solve the problems of the multi-tree approach, the clock drivers and trunk lines are embedded in the base array, restricting positioning and causing new balance-loading concerns.

## OKI's answer: flexible clock trunks

The OKI solution is an automated layout technique that is entirely transparent to the designer. It centers around a flexible, single-level clock trunk approach in which the positions of the clock drivers and trunk lines are driven by the layout software. The advantages of this approach are twofold...

First, the software generates clock trunk lines on the basis of flip-flop distribution, after placement, making easy load-balancing possible among the trunk lines. Second, with the OKI solu-


Figure 1. OKI's Clock Tree Structure tion, you can work with a large variety of design styles used in IC layouts.

## Clock driver structure

Figure 1 is a layout showing OKI's unique clock-handling structure. A vertical clock driver - composed of a number of output transistors and having a common output terminal from which trunk lines run horizontally - is placed inside the core area. (The logical macrocell, as opposed to the physical structure, is a simple, one-component logic model in your netlist.) Each flip-flop connects to a clock trunk via short, mini-mum-width branch wires.


Figure 2. Dynamic Clock Driver Placement

## Floor plan placement \& clock trunk generation

After a floor planning session using OKI's floor planning tool, you initiate a layout session in which all the components in the design area are automatically placed without regard for clock nets.

The positions and sizes of clock drivers and the sizes of the clock trunk lines are determined by the particulars of the floor plan. The OKI layout software automatically generates an appropriate number of clock trunk lines based upon flip-flop distribution. A higher concentration of trunk lines is dynamically generated (where the lines are needed most) so that loading capacitance and resistance are equally distributed. [See Figures 2 and 3.]


Figure 3. Dynamic Sub-trunk Allocation
Flip-flops are allocated to the trunk lines so that no single line has a greater load. At this point, flipflop placement is further optimized to reduce layout interconnect. Finally, minimum-length branch nets are routed to each flip-flop, further reducing and balancing clock loading.

## Performance benefits

Several factors influence clock performance (speed and skew). These include the driving capability of the clock driver; the fan-out loading capacitance connectable to each clock line; and the parasitic capacitance and resistance existing in the layout interconnect between the clock driver and the individual flip-flops.

To achieve highest performance, OKI has analyzed the range of capacitance and resistance on given die sizes, defining limits for our clock drivers so that the maximum capacitance and resistance on any one clock trunk are not exceeded. These limits, expressed in terms of maximum fan-out loading, are automatically implemented in the new OKI layout technique.

To further assure top performance, routing restrictions, minimizing the length of branch wires, are defined. The cumulative effect of these implementations is to minimize all resistance and capacitance variances. In this way, OKI is able to guarantee minimum clock skew.

## Exceptional test results

OKI has conducted numerous studies on $0.8 \mu \mathrm{~m}$ designs using the new layout technique. In each case, the RC circuits of the clock nets were extracted and clock skew checked and verified by an HSPICE* circuit simulator. The results were excellent. In all the tests, the greatest skew obtained was 0.47 ns - a showing that further confirms the value of the OKI technique in which the positions of clock drivers and clock trunk lines are flexibly generated.
*A trademark of Meta-Software, Inc.

For an application note and a copy of the complete technical paper treating the OKI method of reducing clock skew, call (800) OKI-6388, and ask for Literature Package \# 017. For more information from an OKI engineer, call Steve Lapham, (408) 737-6337.


right now, and will introduce the 32 Mb and 64 Mb in 1995 and 1996.

And we're manufacturing them all with the kind of quality that has won ISO goor certification for Samsung.

NAND flash memories are one more way we're advancing our leadership position in memory-
and adding to our remarkable achievement in building the world's first 16-meg DRAM.

All of which is making us something of a standard ourselves. To learn about our NAND flash technology, please call 1 -800-4462760 or 408-954-7229 today. Or write
to Flash Memory Marketing, Samsung Semiconductor Inc., 3655 North First St., San Jose, CA 95134

SEMICONDUCTOR
A Generation Ahead.

# Your primary concern is our first order of business. 



Now that EEsof has merged with HP's high-frequency design software operation, you're probably wondering what's going to happen to your software investment.
Plan on getting the most from it. Right from the start, HP-EEsof will support and enhance both the MDS and the Series IV product families. So the software you're using today will evolve with your changing needs.
In the future, we plan to combine the best technology from each set of tools, without
sacrificing key features. Your design databases and software customizations will be migrated forward. And simulators, models, and libraries will be retained. All within a design environment that's easy to learn and use.
Of course, whether you've been using HP or EEsof software, you'll benefit from our combined R\&D resources, industry knowledge, and global sales and applications support. In fact, you'll have a broader selection of high-frequency
design capabilities to choose from than ever before.
So, plan on getting the most from your software investment. Call 1-800-343-3763. And we'll mail you more information about HP-EEsof solutions for high-frequency CAE.

# DESIGN NOTE 

## Single 4-Input IC Gives Over 90dB Crosstalk Rejection at 10 MHz and is Expandable - Design Note 79

John Wright

## Introduction

Professional video systems need to multiplex between many signals without interference from adjacent video sources that are not selected. Final system crosstalk rejection of all non-selected or "Hostile" signals of 72dB is regarded as "professional quality." This level of isolation is very difficult to achieve because every doubling in the number of inputs degrades the crosstalk by 6 dB . In the past because no single IC was good enough, cascades of discrete switches and amplifiers were used to achieve the necessary isolation. An additional requirement of some video multiplexers is the ability to switch quickly and cleanly so the sources can be changed in picture without visible lines or distortion. New emerging multimedia systems require the performance of professional systems in the PC environment.

The new LT1204 four-input video multiplexer IC speeds the design of high performance video selection products. It features easy input expansion, and over 90dB crosstalk rejection on a PC board up to 10 MHz even when expanded to 16 inputs. Additionally, this new multiplexer has low


Figure 1. 4-Input Video Multiplexer with Cable Driver
switching transients and includes a 75 MHz current feedback amplifier to drive $75 \Omega$ cables. Figure 1 shows the LT1204 in a typical application.

## Expanding the Number of Inputs

To expand the number of MUX inputs LT1204s can be paralleled by shorting their outputs together. The Disable feature ensures that amplifier outputs that are not selected do not alter the cable termination. When the LT1204 is disabled (pin 11 low), the output stage is turned off and the feedback resistors are bootstrapped, effectively removing them from the circuit. This has the effect of raising the "true" output impedance to about 25 k in Figure 1. The LT1204 disable logic has been designed to prevent shootthrough current when two or more amplifiers have their outputs shorted together. The LT1204 also has a logic controlled shutdown (pin 12 low) that drops the supply current from 19 mA to 1.5 mA . When shut down, the feedback resistors load the output because the bootstrapping is inoperative. Figure 2 shows this loading effect for a 16-to-1 MUX made with four LT1204s using the Disable feature vs the Shutdown feature.


Figure 2. 16-to-1 Multiplexer Response Using Disable Feature vs Shutdown Feature

## PC Board Layouts

Crosstalk is a strong function of the IC package, the PC board layout, as well as the IC design. Layout of a PC board that has over 90 dB crosstalk rejection at 10 MHz is not trivial. PC boards have been fabricated to show the component and ground placement required to attain this level of performance. It has been found empirically from these PC boards that capacitive coupling across the package of greater than $3 \mathrm{fF}(0.003 \mathrm{pF})$ will diminish the rejection. Keys to the layout are: placing ground plane between inputs, minimizing the feedback pin trace length, putting feedback resistors on the back side of the surface mount PC board, and guarding pin 13 with ground plane.

Crosstalk in P-DIP and SOL vs Frequency


LT1204. Al01

## Switching Transients

Multimedia systems switch active video "in-picture" to create special effects and this requires fast clean transitions with low "glitch" energy. In the past video source selection was made during the blanking period and switching transients were not visible. The LT1204 has input buffers that isolate the internal make-before-break switches. These buffers ensure glitches are minimized at the inputs. This is important because loop-through connections send these glitches to other equipment. When two channels are on momentarily the more positive voltage passes through; if both are equal, there is only a

40 mV error at the input of the CFA. The time of this 40 mV error can be reduced by adjusting the voltage on the Reference (pin 8). The Reference pin is used to trade off positive input voltage range for switching time. On $\pm 15 \mathrm{~V}$ supplies, settling the voltage on pin 8 to -6.8 V reduces the switching transient to a 50 ns duration, and the positive input range reduces from 6 V to 2.35 V . The negative input range remains unchanged at -6 V . Included are photos of the switching transients for the new LT1204 as well as competitive CMOS and bipolar MUXs.

## LT1204 Output Switching Transients


$\mathrm{V}_{\text {IN } 0}$ AND $\mathrm{V}_{\text {IN } 1}$ CONNECTED TO A 2MHZ SINEWAVE
$V_{\text {REF }}=-6.8 \mathrm{~V}$
DN79 - A102
Competitive MUXS

$V_{\text {IN } 0}$ AND $V_{\text {IN } 1}$ CONNECTED TO A 2MHz SINEWAVE
DN79 • A103

For literature on our High Speed Amplifiers, call 1-800-4-LINEAR. For applications help, call (408) 432-1900, Ext. 456

# Priority encoders slip into FPGAs 

Swapnajit Mittra, Baharat Electronics, Bangalore, India

The standard 8-to-3 priority encoder's design, in maximal canonical form (such as the 74148), suffers from drawbacks when you try to use the design as a macro in a large digital project. The drawbacks are

- The number of inputs to the gates varies from two to nine
- If any of the inputs develops a stuck-at-zero or stuck-atone fault, such a fault is difficult to detect
- Reconfiguring the design to suit a fault-tolerant design is difficult.
The simplified approach in Fig 1(a) shows a 2-to-1 priority encoder, which generates the proper output as well as a sig-nal-present output (SP). SP indicates the presence of any signal at the inputs, simplifying testing. By inspection, you can see that the circuit in Fig $\mathbf{1}(\mathbf{a})$ is a priority encoder.

The circuit in Fig 1b combines two of Fig 1(a)'s basic build-


Fig 1-The simple 2-to-1 input priority encoder in (a) extends easily to a 4-to-2 priority encoder.
ing blocks into a 4 -to-2 priority encoder. And, by extension, Fig 2 shows an 8 -to-3 encoder. Simulations show that this circuit has $98 \%$ fewer transistors than the canonical circuit does for cell-based design. Owing to never exceeding the number of inputs to a logic cell, this design also compiles economically over a Plessey gate array.
Extending this design to 16 or more inputs is not advisable. If you extend the design to 16 or more inputs, its critical path increases linearly with the number of inputs; the canonical approach always yields a 3-stage design, giving it superior propagation delay. EDN BBS /DI_SIG \#1370 [adN

To Vote For This Design, Circle No. 341


Fig 2-The 4 -to-2 priority encoder in $1(b)$ is the basis for this 8 -to3 priority encoder. This design compiles over gate arrays and FPGAs more economically that does the cannonical design.

## Off-line power supply requires few parts

Sam Ochi, IXYS Corp, Santa Clara, CA

The simple off-line power supply in Fig 1 can provide 150 mA or less and uses only a handful of components. Current regulator, $\mathrm{IC}_{1}$, acts as a preregulator for any of the popular 3terminal regulators (The figure shows a 78L05). Because $\mathrm{IC}_{1}$ drops most of the voltage in this circuit, the circuit suits only low-current applications.

To get the best possible power factor and simultaneously reduce $\mathrm{IC}_{1}$ 's power dissipation, choose capacitor $\mathrm{C}_{1}$, such that the lowest point of its ripple voltage is greater than voltage dropped across $\mathrm{IC}_{1}$ and $\mathrm{IC}_{2}$-even at your application's maximum load. EDN BBS /DI_SIG \#1364

EDOM


Fig 1-A current regulator feeds just the right amount of current to a common 3 -terminal regulator, enabling this simple low-current power supply to operate directly from the mains.

## EDN-DESIGN IDEAS

# VisualBasic does I/0 

Jon Titus, Test \& Measurement World, Newton, MA

B B S Microsoft's VisualBasic-which runs under Win-dows-cannot operate on a PC's I/O ports. However, you can add dynamic-link libraries (DLLs) to extend the keywords of native VisualBasic (Listing 1). The compiled code, listings, and documentation in ZIPfile DI1167Z.ZIP (attached to EDN BBS /DI_SIG \#1367) let you perform I/O operations using the new keywords $\operatorname{Inp}$ and Out. These added keywords operate the same way these keywords do in other Basic dialects.

To use Inp and Out in VisualBasic, you must tell your program that these operations exist. Use the Declare statements, as Listing 2 shows. Remember that the Out operation is a subroutine because it simply outputs a byte; it returns nothing back to your VisualBasic program. The Inp operation is a function, because it returns a byte from an input port. You use the ByVal keyword to tell VisualBasic that you want it to transfer the actual value, and not a reference or pointer to the value.

In addition, you must explicitly tell VisualBasic where to find the library functions in your DLL. This example assumes the DLL is on a floppy disk in the B drive. You can put the DLL on another drive, but be sure to tell VisualBasic where it is.

Simple VisualBasic program fragments show how to use the Inp and Out instructions. For example, Out 771, 130 sends the value 130 to output port 771 of my PC. On the other hand, $\mathrm{A}=\operatorname{Inp}(769)$ assigns the byte at input port 769 to variable A. The syntax is exactly the same as in most other Basics. EDN BBS /DI_SIG \#1367

To Vote For This Design, Circle No. 343

## Listing 1-C++ source code for DLL (Borland $\mathrm{C}_{++}$compiler)

\#include <d: \borlandc $\backslash$ include\windows.h> \#include <d: \borlandc\include\dos.h>
extern "C" \{
int FAR PASCAL _export Test (int) void FAR PASCAL _export Out (int, int) ; int FAR PASCAL _export Inp (int) ;
,
int FAR PASCAL LibMain (HANDLE hInstance, WORD wDataSeg, WORD wHeapSize, LPSTR IpCmdLine)
hInstance $=$ hInstance;
wDataSeg = wDataSeg;
wheapSize $=$ wheapSize;
lpCmdLine $=1$ pCmdLine;
if (wHeapSize > 0 )
UnlockData (0) ;
return 1 ;
int FAR PASCAL _export Test (int arg1)
return $(\arg 1+1)$;
void FAR PASCAL _export Out (int portaddr, int portdata)
unsigned char data;
outportb(portaddr, portdata);
int FAR PASCAL _export Inp (int portaddr)
int portdata;
portdata $=$ inportb (portaddr); return (portdata);
\}

## Listing 2-VisualBasic location declarations

Declare Function Test Lib "b:\cuser2. dll" (ByVal Numb\%) As Integer Declare Sub Out Lib "b:\cuser2.dll" (ByVal Addr\%, ByVal Byte\%) Declare Function Inp Lib "b:\cuser2.dll" (ByVal Addr\%) As Integer

## Motor-drive algorithm saves space and cycles

## José A P Machado da Silva, University of Porto, Porto, Portugal

The algorithm embodied in the second subroutine in Listing 1 generates the excitation sequence for most permanent-magnet and hybrid stepper motors. This subroutine is smaller than subroutines that spring from other algorithms.

To understand the algorithm, first consider that stepper motors have two stator coils, A and B, each having a center tap. Phase notation (A,A,B, and B) shows the direction of the current flow. That is, $\mathrm{AA}=10_{2}$ symbolizes that current flows through half-coil A and that half-coil A is off.

To get the maximum torque from a stepper motor, you must drive two phases at a time. Using the binary notation developed in the preceding paragraph, the 4 -phase drive sequence for all four half coils is $0101_{2}, 0110_{2}, 1010_{2}, 1001_{2}$ or $5_{\text {HEX }}, 6_{\text {HEX }}, \mathrm{A}_{\text {HEX }}, 9_{\text {HEX }}$.

## Listing 1-Stepper-motor drive subroutines



# Dynamic DNL <br>  <br> $\underset{\text { Errors }}{\text { Bit }}$ Errors (LSB's)  <br> 14-bit, Sampling A/D's 

Incomparable price, performance, size and power!

DATEL's new ADS-944 is without competition ... unless you consider devices with inferior performance, greater power consumption, larger packages and much higher prices competitive. Evaluate an ADS-944 and you'll agree ... there's no comparison.

DATEL offers a complete line of DIP-packaged, 14-bit, sampling A/D's with throughputs from 0.5 to 10 MHz . Call today for details.

- No missing codes over temperature
- 76dB SNR, -74 dB THD @ Nyquist
- Edge triggered; no pipeline delay
- Small 32-pin TDIP; TTL compatible
- 2.9 Watts power dissipation
- MIL-STD-883 screening optional
- \$479 (OEM, USA)

| SPECIFICATIONS | $+25^{\circ} \mathrm{C}$ |  |  | 0 to $+70^{\circ} \mathrm{C}$ |  |  | -55 to $+125^{\circ} \mathrm{C}$ |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. |  |
| Sampling Rate | 5 |  |  | 5 |  |  | 5 |  |  | MHz |
| Integral Nonlinearity |  | $\pm 3 / 4$ |  |  | $\pm 3 / 4$ |  |  | $\pm 1$ |  | LSB's |
| Differential Nonlinearity | -0.95 | $\pm 0.5$ | $+0.95$ | -0.95 | $\pm 0.5$ | +1.0 | -0.95 | $\pm 0.5$ | +1.25 | LSB's |
| No Missing Codes | 14 |  |  | 14 |  |  | 14 |  |  | Bits |
| Total Harmonic Distortion ${ }^{*}$ |  | -74 | -72 |  | -74 | -72 |  | -73 | -70 | dB |
| Signal-to-Noise Ratio* | 73 | 76 |  | 73 | 76 |  | 72 | 75 |  | dB |

[^4]
## EDN-DEsicN Ideas

The usual technique for generating this sequence with a $\mu \mathrm{P}$ is to look up the succeeding phase commands in a table (see the first subroutine in Listing 1). This operation requires a multibyte MOV instruction. The new algorithm obtains each phase by rotating the accumulator's contents (Fig 1). Thus, the algorithm saves processor cycles and the space needed for the table.

In Fig 1, the accumulator begins with $\mathrm{A} 5_{\text {Hex }}$. The accumulator's leastsignificant four bits are the motor-drive output ( $5_{\text {HEX }}$ ). Two circular-rotate left instructions yield the next motor-drive output, $6_{\text {HEX }}$, and so on. To drive the motor in the opposite direction, reverse the sense of the rotation instructions.

Comparing the two subroutines in the listing, you can see that the accu-mulator-rotating algorithm saves 10 memory locations (six in the subroutine plus four in the table) and three $\mu \mathrm{P}$ cycles for each step.

You can use the same algorithm to generate wave-drive and half-step sequences. Rotate one of the bytes- $48_{\text {HEX }}$, $84_{\text {HEX }}, 23_{\text {HEX }}$, or $12_{\text {HEX }}$-to obtain wave drive. Obtain the
sequence $0101_{2}, 0100_{2}, 0110_{2}, 0010_{2}, 1010_{2}, 1000_{2}, 1001_{2}, 0001_{2}$ by alternately rotating both of the full-step sequences to
achieve half-step drive, saving even more memory.
EDN BBS /DI_SIG \#1368
To Vote For This Design, Circle No. 344

# Spice models CMOS switch 

Paul E Brown Jr, McDonnell Douglas, Santa Ana, CA



The Spice subcircuit in Listing $\mathbf{1}$ is a model of an spst CMOS analog switch. Ideal circuit elements such as PMOS and NMOS FETs model the switch (M3 and M4) and the switch's CMOS inverters (M1 and M2). Resistors and capacitors model the CMOS switch's drain-to-source on-resistance (RDS), its source capacitance (CS), and its drain capacitance (DC). An ideal dc-voltage source (VREF) and a voltage-controlled voltage source (E1) model the switch's logic-level voltage shifter.

The model employs parameter passing so that you can use the model for more than one type of switch. You can find the needed parameters on the switch manufacturer's data sheet. If you do not pass your own parameters, the model uses the defaults in the listing.

A typical call to this model is

> XREF N1 N2 N3 N4 N5 N6 SWITCH $\{I S=x x$ ID $=x x$ CS=xx CD=xx RDS=xx $\}$
where N1 is the source node, N2 is the drain node, N3 is the control-voltage node, N 4 is the positive power-supply voltage node, N5 is the power-supply return node, and N6 is the negative power-supply voltage node. You can find a copy of this listing on the EDN Readers' Bulletin Board as DI1366.LST. EDN BBS /DI_SIG \#1366

EDN
To Vote For This Design, Circle No. 345

## Listing 1-CMOS analog-switch Spice model

[^5]
## RF TRANSFORMERS

## Over 80 off-the-shelf models...

 transformers with low droop, fast risetime or a particular impedance ratio over a specified frequency range?.... Mini-Circuits offers a solution.

Choose impedance ratios from 1:1 to $36: 1$, in connector, TO-, flatpack, surface-mount, or pin versions (plastic or metal case built to meet MIL-T-21038 and MIL-T-55631 requirements*). Coaxial connector models are offered with 50 and 75 ohm impedance; BNC standard, other types on request.

Ultra-wideband response achieves low droop and fast risetime for pulse applications. Ratings up to 1000M ohms insulation resistance and up to 1000 V dielectric voltage. For wide dynamic range applications involving up to 100 mA primary current, use the T-H series. Fully detailed data appear in our 740-pg RF/IF Designer's Handbook.

Need units in a hurry?...all models are covered by our exclusive one-week shipment guarantee.
Only from Mini-Circuits.

[^6]

## Design Entry Blank

$\$ 100$ Cash Award for all published entries selected by editors. An additional $\$ 100$ Cash Award for the winning design of each issue, determined by vote of readers. Additional $\$ 1500$ Cash Award for annual Grand Prize Design, selected among biweekly winners by vote of editors.
To: Design Ideas Editor, EDN Magazine
Cahners Publishing Co
275 Washington St, Newton, MA 02158
I hereby submit my Design Ideas entry.
Name
Title Phone

Company
Division (if any)
Street $\qquad$

| City | State |
| :--- | :--- |
| Country |  |
|  |  |
| Zip |  |

Design Title $\qquad$
Home Address
Social Security Number
(US authors only)

## Entry blank must accompany all entries.

Design entered must be submitted exclusively to EDN, must not be patented, and must have no patent pending. Design must be original with author(s), must not have been previously published (limited-distribution house organs excepted), and must have been constructed and tested. Fully annotate all circuit diagrams. Please submit software listings and all other computer-readable documentation on a $51 / 4$-in. IBM PC disk in plain ASCII.
Exclusive publishing rights remain with Cahners Publishing Co unless entry is returned to author, or editor gives written permission for publication elsewhere.
In submitting my entry, I agree to abide by the rules of the Design Ideas Program.
Signed
Date

The winning Design Idea for the July 22, 1993, issue is entitled "Active filter makes component selection easier," submitted by Michael Wyatt of SSO Honeywell Inc (Clearwater, FL).
The winning Design Idea for the August 5, 1993, issue is entitled "Decoder demonstrates elegant DSP function," submitted by Leonard Schupak of Navitech Consulting (Irvine, CA).

Your vote determines this issue's winner. All designs published win $\$ 100$ cash. All issue winners receive an additional \$100 and become eligible for the annual \$1500 Grand Prize. Vote now, by circling the appropriate number on the reader inquiry card.

## Quick Just Got Quicker

## 4000 Usable Gate FPGA at over 150 MHz .

A new breed of superfast antifuse FPGA's is blowing away the competition in standard PREP ${ }^{T m}$ benchmarks.

The WildCat series of FPGA's from QuickLogic introduces its first member - the WildCat 4000 . With more than 4000 usable gates this cost-effective WildCat flies at an astounding 150 megahertz in the PREP DataPath benchmark.


Presentations use or include the most recent PREP PLD Benchmark data

## Free Evaluation Tools

Be one of the first 100 to fax your business card to QuickLogic, and receive our complete suite of powerful software evaluation tools at no cost. This $\$ 3000$ value will run simulation and synthesis tests to prove your design and to show off the awesome speed of the WildCat 4000 .

Look to the company that lives up to its name for fast solutions to today's high speed, high density design requirements. For QUICK response fax us at (408)987-2012 or call 1-800-842-FPGA (3742) to learn more about WildCat SuperFast FPGAs.

2933 Bunker Hill Lane, Santa Clara, California 95054

[^7]
## How to beat the squeeze in today's tight design environments.



AMP fine-pitch solutions are available for designs requiring sub- 0.050 ", sub- 2 mm centers. Metristak board-to-board stacking connectors on 1 mm centers; LGA, MCR, and PQFP sockets; FPC connectors on 1 mm and 0.5 mm centers; AMPLIFLEX elastomeric package- and board-to-board connectors for pitches as fine as $0.025^{\prime \prime}$.


High-density design is a world unto itself - a world with tight corners, low ceilings, and shrinking floors. Living there on today's budgets and schedules can be a lot easier with help from the experts. In interconnects, that's us.
Because every design is unique, we'll show you all the options. We can guide you through the good and bad of each - with an eye on system performance, manufacturability, and cost.
We'll show you all the choices you have, too, in socketing, I/O, and board-to-board interconnects. With systems that range from the conventional ( 0.050 " and 2 mm centers) to the sublime (our "finest" connectors offer redundant contact on board pads 0.015 " wide, on 0.025 " centers, with non-critical alignment). We'll make sure the system you work with can meet tight electrical
characteristics as well as tight space limitations.
And we'll show you how the system you choose will fit successfully into production. With the packaging you need. The tooling and feeder modules you need. And the support you need in training and maintenance.


Need more help? We supply full technical information, catalog sheets, and 2D and 3D models of many product lines to shorten your design cycle. And we can provide design services, build your subsystems, or even fabricate all of your product for you.

## EDN-SpEcIaL Report

## 

Doug- G_onner, Technical Editor

The problem facing designers of highspeed circuits is not just to make sure that products work by themselves.
Designers must also make sure that
their products fit into a larger commu-
nity of electronic systems. The issue is electromagnetic compatibility (EMO).

Photo courtesy Ansoft Corporation

As electronic systems increase in speed, designs may begin to encounter signal-integrity problems-excessive ringing that delays signal settling, crosstalk between traces, and ground bounce, to name a few. What your designs are experiencing are the first symptoms of electromagnetic-compatibility (EMC) problems. If your designs have suffered from these types of problems, you've probably looked for tools to help you predict and avoid such EMC difficulties.

What is EMC? The IDBE defines it as the ability of a device, equipment, or a sy stem to function satisfactorily in its environment without introducing intolerable electromagnetic disturbances to anything in that environment.

Broadly speaking, whon designing for EMC, you have to consider three major q estions. First, is your system compatible with itself? Obviously, a system that jams or degrades its own performance is a problem. Signal-integrity problems usually fall into this group. Signal-integrity tools can help solve this problem.

Second, does your system introduce intolerable electromagnetic disturbances to anything in its environment? What constitutes "tolerable" varies from country to country, and standards organizations in the country where the system will operate define allowable limits. For example, in the United States, the FCC sets the requirements. In

## EMC-DESIGN TOOLS

Europe, the IEC has instituted a new set of strict EMC standards that will go into effect in 1996. Compliance testing is usually required on most systems to verify that a system doesn't violate the standards. Newly emerging EMC tools attack the emissions problem.

Third, does the surrounding environment adversely affect your system? If so, you have a susceptibility problem, which is typically more difficult to solve than are the other two types because it's difficult to know what the surrounding environment will be for every application. One of the reasons that standards organizations are developing emission standards is to specify an environment for which you can design. Specifying the maximum allowable emissions for a system can also tell you that another system in the vicinity will have emissions less than or equal to the maximum. Currently, none of the EMC-analysis tools effectively addresses the susceptibility problem.

The methods of dealing with the first two EMC considerations differ, depending on which of the issues you are addressing.

The problems of an electronic system's compatibility with itself typically manifest themselves without any special testing when you attempt to operate the system. Signal-integrity tools help you at the design stage by predicting such problems before you build a system. This gives you a chance to change the design and avoid the problem.

Currently, the most common method of handling electromagnetic emissions is through compliance testing of the


Quad Design's Quiet predicts EMI radiation at selected points in 3-D space for unenclosed pc boards and subassemblies.
final product. Although emission testing is necessary and will remain so, finding EMC problems by testing a production system or prototype is undesirable. Product testing usually happens late in the development cycle, and problems may delay your product's completion date. The unit cost of the product may also increase because you typically don't have as many options available for correcting an EMC problem late in the development process.

To make their systems pass emission tests, engineers often try to seal a radi-

## Table 1-EMC-design tools

| Manufacturer | Product | Price | Availability | Description |
| :--- | :--- | :--- | :--- | :--- |
| Ansoft | Maxwell <br> SI Eminence | $\$ 49,900$ | March, 1994 | Simulates emissions <br> of multiple pc boards, <br> cables, and enclosures |
| Aries <br> Technology | MSC/ <br> Aries EMC | $\$ 19,950$ <br> $\$ 950 /$ month | Q1, 1994 | Simulates emissions <br> of multiple pc boards, <br> cables, and enclosures |
| Contec | ContecRadia | $\$ 70,000$ | January 15, <br> 1994 | Simulates emissions <br> from a pc board with- <br> out an enclosure |
| Quad Design | Quiet | $\$ 60,000$ | Beta: Q1, 1994 | Simulates emissions <br> from a single pc board <br> without an enclosure |
| Racal-Redac | EMC Advisor | $\$ 15,000$ | Now | Expert system evaluates <br> compliance to EMC-de- <br> sign rules |

ating mess inside a shielding enclosure. Although this technique is often necessary for passing emission testing, a well-designed system inside may reduce the cost of the enclosure.

Correcting an EMC problem earlier in the design stage may be as simple as moving components and traces around on a pe board. Table 1 lists EMCdesign tools that are or soon will be available. EMC tools that can help you at the design stage are of two types.

## Let an expert system help you

The first is an analysis tool that checks your adherence to rules that minimize EMC problems. As this article goes to press, the rule-based EMC tool called EMC Advisor is the only commercial tool that is actually available. EMC Advisor is a part of RacalRedac's CAD Expert EDA-layoutdesign System but is an independent application. The tool is an expert system that evaluates a design to measure its relative compliance to a set of EMCdesign rules. It is not a simulator, although you might want to use it as a complementary tool with an EMC simulator.

EMC Advisor evaluates a design against a set of 15 rules that focuses on the two categories of emissions: differential mode and common mode. Differ-
ential-mode emissions result from a current flowing around a loop, such as a signal and its return path. Commonmode emissions result from currents on the power-distribution system, such as transients in the ground plane. Poorly designed power-supply decoupling or improper component placement often results in common-mode emissions.

To evaluate a design, EMC Advisor analyzes layer stack, track shielding, impedance profiling, component placement, partitioning, power-supply decoupling, power-plane impedance, and power-plane overlap. You can also add your own rules. Because the tool uses data normally available in the design system, you can run the tool periodically as you perform a layout. Furthermore, you don't have to be an EMC expert to use EMC Advisor. After the tool completes its analysis, it highlights problem areas of the design in red and marginally problematic areas in amber. It also suggests improvements.

Although a rule-based EMC tool still leaves you guessing as to just what your systems electromagnetic emissions are, such a tool can effectively minimize potential EMC problems. For designers with limited knowledge of how to avoid EMC problems, the rule-based tools can help you create a better design that has a much better chance of passing emission tests without problems.

Even if you use an EMC simulator on the design, EMC Advisor may help you create a better design. Another advantage: EMC Advisor runs much faster than analysis tools that perform complete electromagnetic simulations.

## Simulators help analyze your design

The second type of analysis tool for EMC design is a simulator. The benefit of simulators is well known: You get to see how your design behaves without actually building and testing the hardware. The major concerns with most simulators is how well they represent reality and how difficult it is to obtain or develop the models to use in the simulation. (See box, "The ABCs of EMC".)

The simulators in the table predict a system's frequency-dependent electricfield intensity at arbitrary points in space. The listed simulators simulate various types of systems.

For example, Ansoft's Maxwell SI

Eminence simulates full 3-D systems, including multiple pc boards, cables, and enclosures. The simulators from Contec and Quad Design do not simulate the effects of enclosures. The EMC tools read physical-design data from a variety of compatible design tools. Make sure the tools you want to use are compatible with your physical-design tools. Such physical-design tools can include tools for pc-board layout, mechanical design, multichip-module (MCM) design, and IC-package design.

Ansoft's Maxwell SI Eminence uses a full-wave finite-element solver to solve the full, unsimplified Maxwell's equations in the frequency domain for characterization of arbitrary 3-D structures. The tool has an adaptive mesh-refinement capability to simplify mesh creation for the analysis of 3-D structures. The software is applicable to EMC and EMI problems in ICs, pc boards, cables, loops, cabinets, apertures, and radiating structures, such as microstrip, wire, slot, and horn antennas. The tool generates a Spice model of a system that runs on Spice simulators.

Aries Technology's EMC tool also analyzes 3-D designs using finite-element analysis. The software automati-
cally generates the finite-element mesh from 3-D physical-design data. It predicts magnetic and electric fields and current densities, induced and applied voltages and currents, and power losses for frequencies from de to RF. The analysis program provides results for any number of frequencies or in the time domain.

In June, Quantic Design will offer the EMC Greenfield EMC-analysis tool, but the company has not yet set a price for the product. The software models the radiated electromagnetic fields from multiple pc boards within an enclosure, including internal and external cables, using time- and frequencydomain analysis. The tool offers a choice of an approximate-but-fast solution or an exact analysis. Quantic will integrate EMC Greenfield with the company's other Greenfield transmis-sion-line-analysis tools.

Contec's ContecRadia and Quad Design's Quiet model the radiated electromagnetic field of a pe board, MCM, or backplane with no enclosure. As the tools become commercially available, it will be interesting to watch Radia and Quiet. Although less ambitious than some of their competition, will they also

## Manufacturers of EMC-design tools

For free information on the EMC-design tools in this article, circle the appropriate numbers on the postage-paid Information Retrieval Service card or use EDN's Express Request service. When you contact any of the following manufacturers directly, please let them know you read about their products in EDN.

Ansoft Corp
Piltsburgh, PA
(412) $261-3200$

Circle No. 393
Aries Technology,
a division of MacNeal-Schwendler Corp
Lowell, MA
(508) 453-5310

Circle No. 394
Contec Microelectronics USA
San Jose, CA
(408) 434-6767

Circle No. 395

## Hyperlynx

Redmond, WA
(206) 869-2320

Circle No. 396
Quad Design,
a Viewlogic Co
Camarillo, CA
(805) 988-8250

Circle No. 397
Quantic Laboratories Inc
Winnipeg, Manitoba, Canada
(204) 942-4000

Circle No. 398

## Racal-Redac

Mahwah, NJ
(201) 848-8000

Circle №. 399

## VOTE

Please also use the Information Retrieval Service card to rate this article (circle one):
High Interest 583
Medium Interest 584
Low Interest 585

Super Circle Number
For more information on EMC-design tools available from all of the vendors listed in this box, you need only circle one number on the postage-paid reader service card.

Circle No. 400

## The ABCs of EMC

Zoltan Cendes, PhD, President, Ansoft Corp

Many designers may think of electromagnetic compatibility (EMC) as a black art and view its problems as mysterious, counterintuitive, or strange. Solutions to EMC problems tend to be heuristic, based on years of experience with trial-anderror methods. Yet, to understand EMC, you must first understand that the source of the phenomenon is electromagnetic. However, many designers find EMC confusing because they use inappropriate models or simple circuit models to represent complex electromagnetic phenomena

Maxwell's equations govern electromagnetic fields. These equations predict that time-varying magnetic fields induce electric fields and that time-varying electric fields induce magnetic fields. At low speeds-with leading-edge rise times less than 1 nsec , for example-the induced fields are small, and you may overlook them. In these cases, using traditional lumped-circuit parameters, such as capacitance, inductance, and resistance, you can accurately model the voltages and currents in the components.

However, as computer speeds increase so that signals exhibit subnanosecond rise times, induced fields become significantly larger, and frequencies become higher. In these cases, ordinary circuit theory breaks down. As a result, there is no alternative to full-wave solutions-solving the full set of Maxwell's field equations.

## A spiral inductor's field

The spiral inductor in Fig 1 illustrates how a simple RLC model breaks down at high frequency. This spiral inductor has a three-to-one metalization pattern; that is, the conducting turns are three times as wide as the space between them. As a result, current is readily induced in neighboring turns. A low-frequency solution, assuming the absence of induced currents in the conductors, provides a lumped-parameter response that rises monotonically with frequency (see the green line in Fig 2). Measuring the circuit and providing a


Fig 1-This spiral inductor operates like a classical dipole loop antenna.


Fig 2-The green line shows the low-frequency analysis of the inductor in Fig 1, ignoring the induced currents. The blue line shows the full-wave solution of Maxwell's equations, and the red line shows the measured response.
full-wave solution of Maxwell's equations determines the actual circuit behavior. This is a much more complicated solution (see the red and blue lines in Fig 2).

In this case, the low-frequency model is accurate to about 5 GHz but breaks down at higher frequencies. Clearly, the low-frequency, lumped-parameter circuit model is useless at high frequencies. Although 5 GHz appears to be a very high frequency, it may not be. For example, a digital circuit operating with a $1-$ nsec rise time has a significant amount of lead-ing-edge harmonics at this frequency.

What is going on here? Why does the performance of the spiral inductor depart so radically above 5 GHz from the behavior that circuit theory predicts? There are three reasons.

First, as the frequency rises, the current no longer flows in the familiar stream-function patterns common to low frequency. Instead, the current crowds toward the edges of the conductors due to skin effect.

Second, eddy currents are induced in the ground plane below the spiral. These ground-plane eddy currents further alter the inductance and resistance values of the inductor.

Third and most important, high-frequency electronic components set up and radiate electromagnetic waves. These waves establish resonances and standing wave patterns in the inductor, dramatically altering the voltage and current patterns and radiating energy away from the system. In fact, at high frequency, the spiral inductor in Fig 1 operates like and exhibits behavior similar to that of a classical dipole loop antenna. Because the radiation from a loop antenna grows with the square of the frequency, inductor performance deteriorates rapidly following the onset of radiation.

Fig 3 shows the far-field radiation pattern for the spiral

## EDN-SpECIAL REPORT

inductor at 10 GHz . At this frequency, 10 to $15 \%$ of the energy input to the inductor radiates away.
Solving EMC problems, therefore, involves determining the underlying electromagnetic fields. For low frequencies, you can solve the quasistatic field equations for LCR, and you can use the resulting values and quasi-transverse-electromagnetic analysis to simulate signal-integrity phenomena, such as crosstalk, ringing, and ground bounce. At midrange frequencies, you must model the eddy currents in the conductors by solving the electromagnetic-diffusion equation.

However, at leading-edge rates lower than 0.1 nsec , there is no alternative to solving the full set of Maxwell's equations. The full-wave solution is difficult to compute. However, once you compute it, you can generate a full-wave Spice model to interface directly with circuit simulators.

Fortunately, finite-element methods to compute full-wave solutions have emerged in recent years. In many cases, these methods provide easy and highly accurate solutions to EMC problems. Consider, for example, the layout of the pc-board power and ground traces in Fig 4a. Ansoft's Maxwell SI Eminence simulated the layout.

The first step in simulating the radiated emissions is to enter the geometry of the structure by using the software's solidsmodeling system or by reading the geometry from a CAD file, such as GDSII, Gerber, or AutoCAD. Next, define the materials in the structure and the input signals. Finally, the software creates and refines the finite-element mesh, solves the resulting matrix equations, and determines the frequency response.

After the software completes the solution, you can test the solution in many ways, including having the software compute inductance and reactance as a function of frequency, determine resonances and standing wave patterns, and plot near- and far-field patterns. Fig 4a shows a plot from the pc board of the near field at 100 GHz . The plot shows that plac-


Fig 3-The radiation pattern of Fig 1's spiral inductor at 10 GHz shows that 10 to $15 \%$ of the energy input to the inductor radiafes away.
ing the power and ground leads on opposite ends of the pc board creates a large current loop that emits excessive radiation.

To dramatically reduce the radiated emissions from the pc board, the designer rerouted the ground trace to lie directly under the power trace. Fig $\mathbf{4 b}$ shows the resulting near field at 100 GHz .

Thus, solving EMC problems is not a black art after all. The electromagnetic fields in electronic components causes these problems. Using full-wave finite-element methods to solve these fields directly, you can perform a precise simulation of EMC phenomena and minimize electromagnetic coupling and emissions.


Fig 4-A plot from the pe board of the near field at 100 GHz shows that placing the power and ground leads at opposite ends of the pc board creates a large current loop that emits excessive radiation (a), indicated by red. Reducing the loop area (b) of the power and ground trace significantly reduces the radiated energy.

## EMC-DESIGN TOOLS

prove to be less capable, or more realistic for real-world problems?

ContecRadia calculates radiatednoise and electric-field intensities, including electrical effects, reflection, and crosstalk of transmission lines in high-speed, high-frequency digital, analog, and mixed-signal systems. After extracting the electrical models from layout files, the ContecSpice circuit simulator calculates time-domain current and voltage distributions in the conductor traces. It uses the current distribution on the conductive traces to calculate the radiated electric-field intensities, based on loop-antenna principles.

Quad Design's Quiet uses transmis-sion-line simulation to model the network waveforms and then sums the radiation from each net segment to get the radiation from the entire net relative to one or more specified points in space (the receiving antenna location). By summing the radiation from all nets, the software obtains the full board radiation.

Quiet simulates networks in the time domain using linear and nonlinear dri-
ver, receiver, and terminator characteristics. By accurately modeling the network-signal characteristics of all modern logic families, the software can accurately model the radiated energy. The software lets you specify the characteristics of each signal on every net or just the clock frequencies. It also lets you use pseudorandom signals to simplify the definition of signal activity.

Although the Radia and Quiet simulators handle only pc boards and do not include the effects of an enclosure, don't count them out as useful tools to help you stay out of EMC problems. The shielding effects of a conductive enclosure are useful and often necessary, but reducing radiated energy at its source is usually best.

An analysis tool that lets you work on a single board at a time can help you maintain low emission levels. However, such a tool does not let you obtain accurate data on the radiated energy of the entire system outside its enclosuresomething you may want to know if you anticipate problems when you run emis-
sions tests on the completed system.
Also, remember: Tools that help reduce transmission-line and signalintegrity problems typically result in lower emission levels.

Kellee Crisafulli, president of HyperLynx, a manufacturer of signal-integri-ty-analysis tools, reports that some of the company's customers find that when they clean up their transmission lines, they also reduce EMI and RFI.

The future for EMC-analysis tools for radiated emissions looks promising and competitive. Many of the companies that offer transmission-line-analysis tools expect to have EMC tools available within the next year. With the ever-increasing clock rates of many electronic systems, EMC is likely to become a more familiar acronym. [GDN

You can reach Doug Conner at (805) 4619669.

Article Interest Quotient
(Circle One)
High 583 Medium 584 Low 585

## Find The EMI Source

Down to a Single Trace


With a patented fine tip probe

PS400 Near Field Set Includes:

- Tip probe isolates source of emissions to specific pin or trace.
- Broadband probe locates general area of emissions.
- H-Field probe detects sources of magnetic noise.
- Custom storage case protects probe set.

EMI AND
SAFETY TEST
EQUIPMENT
$\Phi^{\substack{\text { Com.-Poner } \\ \text { Corporation }}}$
114 Olinda Drive, Brea, CA 92621
(714)-528-8800


# When Your Design's On The Line. 



TDK Ferrite Cores for EMI/RFI Suppression come in all shapes and sizes with initial permeability ( $\mu \mathrm{iac}$ ) ranging from 45-1,500.
Take, for example, TDK Ferrite EMI Suppressors for Cables. Once attached to power or interface cables, these small ferrite cores absorb high frequency EMI without affecting signal transmission. Even large power surges can be absorbed without saturation.
Our singular understanding of ferrite and its properties has enabled TDK to develop products such as ferrite bead cores, ferrite chip EMI suppressors, and multi-hole ferrite plates, to name only a few.
CEL, TDK's Component Engineering Laboratory, can help you with your product selection, or can custom design and test manufacture EMI/RFI suppression components to meet your specific requirements. Call or write your local TDK office today for more information.


- Ferrite Chip EMI Suppressors $\bullet$ Ferrite Bead Cores •Axial Leaded Ferrite Beads -EMI Suppression Multi-Hole Plates -Ferrite EMI Suppressors for Cables $\bullet$ Ferrite Toroidal Cores for EMI/RFI Filters $\bullet$ Ferrite Plates for Shielding


## Why now? <br> Our NEW 4-MEG VRAM. [Because its FAST PAGE MODE is so rapid.]

The new 4 -meg VRAM doesn't just give you the most memory any VRAM ever has. If it's a Samsung part, it also gives you the highest performance any VRAM ever has.

Thanks to an advanced Fast Page Mode that makes pages
move at unheard-of speeds.
The chip's extended data out feature gives it a Fast Page Mode cycle time of 25 ns . Which gives your customers the ability to build products with increased visual performance. And gives you one more reason
to use the 4 -meg now.
Unlike some lesser-performance 4 -megs, this 60 ns chip is a full-SAM VRAM - the design that will be the industry standard. It gives you an 8 -column block write.

And like all semiconductor

| The Samsung VRAMs |  |  |
| :--- | :--- | :--- |
| PART | ORG. | SPEED |
| KM4216C256* | $256 \mathrm{~K} \times 16$ | 60 ns |
| KM428C257 | $256 \mathrm{~K} \times 8$ | 60 ns |
| KM428C256 | $256 \mathrm{~K} \times 8$ | 60 ns |
| KM428CI28 | I28K $\times 8$ | 60 ns |
| KM424C257 | $256 \mathrm{~K} \times 4$ | 6ons |
| Sampling now: all others in production quantities now. |  |  |

products from Samsung, it has the kind of quality that has won us ISO 900 certification.

For us at Samsung, this $4^{-}$ meg VRAM is one more way we're advancing our leadership position in memory-and adding to our remarkable
achievement in building the world's first $16-\mathrm{meg}$ DRAM.

All of which is why you may want to act fast yourself. To learn about the VRAMs with the blazing Fast Page Mode, please call I-800-446-2760 or 408-9547229 today. Or write to VRAM

Marketing, Samsung Semiconductor Inc., 3655 North First Street, San Jose, California 95134.
shmsunf
SEMICONDUCTOR
A Generation Ahead.

## What Is The \#1 Reason To Choose Us For Embedded Control ICs?



The SABC167 16-bit microcontroller gives you unbeatable servo performance, 500 ns multiply, context switching, interrupt response, and DMA performance which is 25 times faster than the nearest competitor. Call and ask for Lit. Pack \#M14F039.

CIRCLE NO. 140

## \#1

In On-Board 8-Bit Peripherals.


The 80C517A features over ten times the amount of RAM of the 80C52 and an extended set of on-board peripherals, which reduces the need for external components, and saves you money and board space in your designs. Call and ask for Lit. Pack \#M14F047.

CIRCLE NO. 141


## You Decide.

Siemens Embedded Control products offer blazing CPU speed and peripheral functionality, for superior performance in any application. And they're complemented by a full suite of development tools, including C, RTOS, fuzzy, Modula 2 and Forth.

## Superior Service And Technical Support In The U.S., And

 Around The World.We work very closely with you to provide the service and technical support that fits your needs, including Field Application Engineering, Just-In-Time delivery, and the best microcontroller tool support in the industry.

## \#1

## Value

In 16-Bit
Microcontroller Evaluation Kits.
This kit includes
everything you need to test the world's fastest real-time controller - the SAB80C166 - with complete functionality. It's a $\$ 5,000$ value, for only $\$ 195$ ! Call for more details on how to order. Call and ask for Lit. Pack \#M14F049.

CIRCLE NO. 142

Plus, we back all our products with the global expertise and experience you need to build for the world market, right here at home. As well as the technical support and commitment to R\&D that have given our customers a competitive edge around the world.

## Announcing Our Latest Reason.



## \#1

In 16-Bit Microcontroller Price/Performance.
The SABC165 offers a 100 ns instruction execution rate and a 50 ns interrupt sample rate twenty times better than the competition.
Achieved in a streamlined design, its dynamically programmable bus modes let you reduce system costs by allowing 8 -bit and 16 -bit wide devices on the same bus. With five times the capabilities of other 16 -bit devices, it's ideal for highvolume data transfer applications like EDP, industrial control and telecommunications.
The SABC165's optimization for digital applications makes it the best 16 -bit value available. Call and ask for Lit. Pack \#M14F048.

CIRCLE NO. 143
Whatever your \#1 reason might be for choosing an Embedded Control IC supplier, Siemens is the \#1 company to call.

## 1-800-77-SIEMENS

Call Today, And Ask For Extension 3.

# PLD-design methods migrate existing designs to high-capacity devices 

Mike Trapp, Lattice Semiconductor Corp


#### Abstract

Moving to newer higher capacity programmable devices can give you higher density and better performance. But if you use common CAE design tools, transferring your old design's description to the new device's development environment may be difficult. PLDdesign methods belp ensure that your design remains transportable.


All CAE tools accept PLD-design methods. Thus, using PLD-design methods leads to a very simple method for moving designs to new types of PLDs. Using these methods helps you take advantage of the increased performance and lower cost of newer devices and lets you combine new designs with existing ones.

## Overcoming proprietary databases

Each CAE vendor has developed a proprietary database for sharing circuit-design information among its own tool set. To transfer circuit-design information from one vendor's tool set to another's, you must perform a complex translation. This translation may misinterpret or drop information altogether, yielding an erroneous result.

The ostensible "industry-standard" Electronic Design Interchange Format (EDIF) netlist typifies this problem. EDIF can represent circuits at levels ranging from a complete graphical, functional, and parametric representation to only a primitive functional representation. As a result, one

The software listings in this article are available on EDN's computer bulletin-board system (BBS). Phone (617) 558-4241 with modem settings 300/1200/2400 8,N,1. Access /freeware SIG and spec ify (r)ead option followed by (k)eyword search for "MS \#533."
vendor's EDIF netlist reader may not totally understand another's EDIF netlist. Consequently, using incompatible netlists would make your translation at least incomplete and at worst inaccurate.

However, translation becomes simple and reliable if you use PLD-design methods to express your design. In particular, most designers use Boolean equations to describe their PLDs' functions because of the AND/OR architecture of PLDs. Fortunately, because PLDs have become extremely popular as a "can-do-anything" circuit element, CAE vendors have integrated PLD-development tools into their CAE tools. These tools produce Boolean equations in various formats, which you can easily translate from one to another, giving an accurate and complete functional description of a circuit.

To illustrate, consider the high-level description of a 10bit, up/down, preloadable counter in Listing 1 (see EDN BBS). This functional description uses ABEL 4.XX, a device-independent language. A device's description at this level does not translate easily to any specific PLD. However, you can use a PLD compiler to transform the


Fig 1-You can translate 3-state buses into 1-of-N selection functions for implementing in a high-density programmable device.

## EDN-Desien Feature

## PLD-DESIGN METHODS



Fig 2-Boolean expansion may improve device utilization but can introduce feedback terms.
high-level ABEL description into reduced Boolean equations (Listing 2 on EDN BBS) - the fundamental description of a 10 -bit up/down counter. Now, you can move this Boolean representation of the counter to virtually any development environment with only minor changes.

Because all mainstream PLD compilers produce reduced
equations with virtually identical syntax, migrating these equations from tool to tool is simple. For instance, the PDS tool from Lattice for developing devices in the company's pLSI family has an equation syntax virtually identical to ABEL's reduced-equations syntax. Similarly, the PLA files that ABEL, Minc, and CUPL produce all follow the standard rules for PLA-file syntax.

You can even extend this technique of obtaining reduced, transferable equations from a schematic diagram. Many CAE companies include PLD compilers, with associated PLD libraries, in their design environments. With components from their PLD library, you can use the CAE tools to produce reduced Boolean equations that describe the schematic. You can then integrate these equations with functions expressed in a PLD-description language to form a set of equations that completely describes your circuit. The design tools may produce these equations in the familiar textual form or in an industry-standard format known as PLA (see box, "Interpreting PLA files").

If you capture your old designs in the form of these equations, you just follow a series of basic steps to implement them in a new programmable device:

- Define the I/Os.


Fig 3-The plSI logic block allows different product-term-sharing combinations for implementing various logic functions.


## A Symphony in EDA

## Achieve Superior Performance

 With Interactive EDA Design Tools.When you lead the best players in EDA, you lead with MASSTECK. We understand the importance of playing together with an entire suite of EDA products. MaxEDA for PCB is integrated with the top players in the Open EDA Alliance for Windows wrw . With MaxEDA you conduct a design from inception to manufacturing.

Call today for superior EDA design performance


## PLD-DESIGN METHODS

## Interpreting PLA files

Listing A shows the PLA-format file for the 10 -bit up/down counter. The statements preceded by \#\$ indicate that information is not necessary to the circuit description but may be used by post processors such as fitters. An example is the \#\$ PIN statement, which is an I/O list of all signals entering and exiting the device and may even indicate a specified PIN number. The plus (or minus) symbol following the pin name indicates that the register node has a buffer or inverted between the register and the output pin. Polarity designators have no meaning for inputs or combinatorial outputs.

The .i and .o statements indicate the number of inputs and outputs, respectively. The number of inputs includes nodes feeding back as circuit inputs. The number of outputs includes actual combinatorial signal outputs and signal outputs controlling the D input, the D asynchronous set, and the outputenable equations.

The .type $f$ statement indicates the format of the PLA file. The F format shows equations implemented in only positive logic, and the alternative FR format shows the equations implemented in both positive and negative logic.

The .ilb and .ob statements identify inputs and outputs, respectively, of the PLA file. Feedback nodes included as inputs have an .FB extension. The outputs also use dot extensions to indicate that the output signal is registered (.REG) or part of an exclusive-or equation (.X1 and .X2).

The phase statement indicates if the signal should be complemented (.phase 0) or not complemented (.phase 1). The .p indicates the number of product terms required to define the circuit's function. The table following the .p statement defines the product terms.

The table has two sections. The first section defines the inputs to the product term and has a column for every input defined. A minus sign in a row indicates the input for that column is a "don't
care" for that product term. A one or a zero in a column indicates that the product is true when that input is a one or a zero, respectively.

The output section reads similarly. This section has a column for every output defined. A one in a column indicates that the product term defined in the input section is a product term required for that output.

Following these rules, you would interpret the equations for Q9.REG as follows (Q9.FB is the first output defined in the .ob section): When loadl is complement, and D9 and clr are true, the
product term becomes the output Q9.REG. When loadl, clr, ce, and Q9.FB are true, the product term becomes the output Q9.FBn. And so on...

This file looks very cryptic, but it is actually a very compact way to describe large complex circuits. The PLA format is an industry standard; hence, tools that use it as input can interface with tools that produce PLA file as output.

## Listing A-PLA-format file

\#\$ TOOL ABEL 4.10
\#\$ DATE Mon Oct 5 14:41:38 1992
\#\$ TITLE 10 bit up down loadable counter
\#\$ TITLE Michael Trapp Lattice Semiconductor Oct 1990
\#\$ MODULE _10bitctr
\#\$ JEDECFILE count10
\#\$ VECTORFILE _ 10 bitct.tmv
\#\$ PINS 26 Osc OE Q9+ Q8+ Q7+ Q6+ Q5+ Q4+ Q3+ Q2+Q1+ Q0+ loadl D9 D8 D7 D6 D5
D4 D3 D2 D1 D0 u_d ce clr
. 126
.030
.type f
.ilb Osc OE loadi D9 D8 D7 D6 D5 D4 D3 D2 D1 D0 u_d ce clr Q9.FB Q8.FB Q7.FB
Q6.FB Q5.FB Q4.FB Q3.FB Q2.FB Q1.FB Q0.FB
ob Q9.REG Q8.REG Q7.REG Q6.REG Q5.REG Q4.REG Q3.REG Q2.REG Q1.REG Q0.REG Q9.C
Q8.C Q7.C Q6.C Q5.C Q4.C Q3.C Q2.C Q1.C Q0.C Q9.OE Q8.OE Q7.OE Q6.OE Q5.OE
Q4.OE Q3.OE Q2.OE Q1.OE Q0.OE
.phase 1111111111111111111111111111111
.p 131
-01 - 1 - 100000000000000000000000000000
$-1 \longrightarrow 111$ 100000000000000000000000000000
$-1 \longrightarrow 0010000000000100000000000000000000000000000$
$-1 — 0-11$ - 1100000000000000000000000000000
$-1-1-100000000000000000000000000000$
$-1-0-11-1-100000000000000000000000000000$
-1— $0-11$ — 1 — 1000000000000000000000000000000
$-1 — 0-11-1-100000000000000000000000000000$
-1 - $0-11-1$ - 1000000000000000000000000000000
$-1 \longrightarrow 100000000000000000000000000000$
$-1 \longrightarrow 100000000000000000000000000000$

|  |  |
| :---: | :---: |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |



## PLD-DESIGN METHODS

- Compile and minimize PLD equations.
- Add MSI and SSI functions.
- Implement 3 -state circuits, inversions, and preset/reset.
- Combine all PLD source files into a single file.
- Partition the circuit over the new device's logic blocks.
- Import and verify the design.
- Place and route the design using tools for high-density devices.
- Assign the I/O pins.

An upgraded PLD design begins with defining the I/Os of the new device based on the circuit developed for the old devices. You must first determine if the new design will be pad-limited (the new device does not have enough I/O pins) or gate-limited (the new device does not have enough internal logic).

If the design is pad-limited, you must choose a device with a higher pin count or partition the design among two or more lower-pin-count devices. Using a higher-pin-count device raises the cost of the implementation and typically results in a large amount of unused internal logic. Multiple lower density devices typically incur a lower cost and better utilization of available logic.

A gate-limited design mandates that you select a higher density device. This choice usually leads to unused I/O pins. You can take advantage of the unused pins to introduce additional functions, providing that the design does not become gate-limited again.

## A shotgun approach

As a shotgun approach, you can simply draw a box around a circuit, count the I/O and gate requirements, and select a programmable device meeting this gate and I/O count. However this simple-seeming task can be complex, requiring good engineering judgment of how to best use the high-density device.

Another straightforward method to estimate gate count uses SSI, MSI, and PLD equivalents. By adding the number of these circuit blocks required for a circuit, you can determine if the design fits into a high-density device. For instance, the generic logic block of the pLSI family of highdensity devices is roughly equivalent to one-half of a 20 V 8 PAL device. Extending this approximation, roughly one MSI device or two SSI devices can fit into each logic block.

To partition a circuit implemented with MSI, SSI, and PLDs, look for those nodes that are best suited for interconnection within the new device. These nodes typically travel from one device to only one or two other devices. Assign nodes that connect to many devices to the new device's I/O pins, unless you vacuum all the destination devices into the new high-density device.

This approach eases determining whether you should implement a node within the high-density device or allocate it as an I/O pin. Signals that connect to a device not implemented in the high-density device become I/O pins by default. Naturally, nodes going off-board must become I/O pins of the high-density device.

## Clocking affects partitioning

Clocking can also impact how you partition a circuit. If the circuit requires more clocks than are available in one of the
new devices, for example, you should partition the circuit over multiple devices, such that circuits with common clocks are in the same device.

After defining the circuitry to be placed into the new device, you begin converting the design into the new device's format. A typical design contains many PLDs and a few MSI and SSI devices. Most PLDs have an associated source-equation file, the source for design equations to be imported into the device-specific software for the new highdensity device.

You should reminimize the old equations in the original PLD design before converting them into the high-density device's format. While designing with PLDs, you typically use only Boolean reduction. Advanced reduction algorithms available with standard third-party compilers can further reduce the number of product terms required for a function. These reductions produce a lower gate count and easier implementation into the high-density device.

In some cases, the original design's documentation may not be available. In such a case, you may have only to access a JEDEC fuse map for some PLDs. You must decompile this fuse map into the source equations and reminimize the equations. The decompilers produce raw equations that have generic names for the equation's variables and parameters:

```
Pin23 := Pin01 & Pin02
    # Pin03 & Pin04 & Pin05
    # Pin09 & Pin10;
Pin23.OE= Pin06;
```

Although functionally correct, these equations are difficult to read. Using the "search-and-replace" function available on word processors, you can recast the generic signal names to match those on your schematic. Signal naming is important because development software and high-density development software connect signals with common names.

## Add MSI and SSI functions

At this point, you should add any MSI and SSI functions that you want in your revised design. You can easily integrate MSI and SSI functions into the new device by creating a PLD-design file that emulates the functions and importing that file into the device's design software. Most MSI functions fit neatly into a PLD, especially when a designer uses a PLD such as a 22 V 10 PAL device whose flexible architecture simplifies I/O and product-term allocating. The same procedure for SSI devices is applicable, but combining AND, OR, and INVERTERS into the MSI- or PLD-design equations should be very simple.

By using the same names on the inputs and outputs of the MSI PLD as on the schematic, the resulting file becomes ready for converting and importing.

An alternative method for implementing these functions is to find the closest equivalent circuit to the desired function within the macro library provided with the high-densitydevice software. Both of these techniques aim to develop functionally correct equations that best utilize the pLSI's architecture.

You can then add PLD files containing MSI and SSI func-

# TRUE $\pm 1$ ION ESS PROTECTION FROM A CMOS +5V RS-232IC! 

Designed for harsh environments, Maxim's ruggedized MAX211E, MAX213E, and MAX241E are the industry's first RS-232 transceivers to provide true $\pm 10 \mathrm{kV}$ ESD protection per the Human Body Model on all RS-232 I/O pins. And, unlike some bipolar solutions, Maxim's CMOS MAX211E, MAX213E, and MAX241E are immune to latch up!


## MAXIM CMOS SURVIVES $\pm 10 \mathrm{kV}$ ESD

ESD STRIKE


Unlike some bipolar RS-232 ICs, Maxim's proprietary CMOS ESD structure protects RS-232 I/O pins from $\pm 10 \mathrm{kV}$ ESD without latching up.

SUPPLY CURRENT TX OUT

Select a Maxim Latch Up Free, $\pm 10 k V$ ESD, RS-232 IC

| Part | TX/RX | ESD $^{* *}$ | Caps <br> $\boldsymbol{\mu F}$ | Latch Up <br> Free | Data Rate <br> kbps | RX <br> Active | Icc <br> (Shutdown) | Price $^{+}$ |
| :--- | :---: | :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| MAX211E | $4 / 5$ | $\pm 10 \mathrm{kV}$ | 0.1 | Yes | 120 |  | $1 \mu \mathrm{~A}$ | $\$ 3.62$ |
| MAX213E | $4 / 5$ | $\pm 10 \mathrm{kV}$ | 0.1 | Yes | 120 | 2 | $15 \mu \mathrm{~A}$ | $\$ 3.62$ |
| MAX241E | $4 / 5$ | $\pm 10 \mathrm{kV}$ | 1.0 | Yes | 120 |  | $1 \mu \mathrm{~A}$ | $\$ 3.62$ |

**ESD testing done on all RX in and TX out pins using Human Body Model waveform detailed in Mil Standard 883 method 3015.7 $\dagger 1000$ up, suggested resale FOB USA


# FREE Interface Design Guide-Sent Within 24 Hours! Includes: Data Sheets and Cards for Free Samples <br> CALL TOLL FREE 1-800-998-8800 <br> For a Design Guide or Free Sample <br> MasterCard ${ }^{\circledR}$ and Visa ${ }^{\circledR}$ are accepted for Evaluation Kits or small quantity orders. 

AMXI/V


Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086, (408) 737-7600, FAX(408) 737-7194.
Distributed by Arrow, Bell, Digi-Key, Elmo, Hamilton Hallmark, and Nu Horizons. Authorized Maxim Representatives: AL, M-Squared, Inc.; AZ, Techni Source Inc.; CA, Mesa, Pro Associates, Inc., Infinity Sales, Inc.; CO, Component Sales; CT, Comp Rep Associates; DE, TAI Corporation; FL, Sales Engineering Concepts; GA, M-Squared, Inc.; ID, E.S. Chase; IL, Heartland Technical Marketing Inc.; IN, Technology Marketing Group; IA, JR Sales Engineering, Inc.; KS, Delltron; LA, BP Sales; MD, Micro-Comp, Inc.; MA, Comp Rep Associates; MI, Micro Tech Sales; MN, Mel Foster Technical Sales, Inc.; MS, M-Squared, Inc.; MO, Delltron; MT, E.S. Chase; NE, Delltron; NV (Reno, Tahoe area only) Pro Associates, Inc.; NH, Comp Rep Associates; NJ, Parallax, TAI Corporation; NM, Techni Source Inc.; NY, Parallax, Reagan/Compar; NC, M-Squared, Inc.; OH, Lyons Corporation; OK, BP Sales; OR, E.S. Chase; PA (Pittsburgh area) Lyons Corporation, (Philadelphia area) TAI Corporation; SC, M-Squared, Inc.; TN, M-Squared, Inc.; TX, BP Sales; UT, Luscombe Engineering Co.; VA, Micro-Comp, Inc.; WA, E.S. Chase; WI, Heartland Technical Marketing, Inc. Distributed in Canada by Arrow. Authorized Maxim Representative in Canada: Tech Trek.

## PLD-DESIGN METHODS

tions to the files containing the converted PLD equations. The goal is to derive functionally correct equations in standard compiler format.

## Convert 3-state signals to multiplexers

Trying to implement 3 -state buses within an ASIC or highdensity devices can create problems, such as causing outputs to go undefined. In fact, many high-density devices can't implement internal 3-state buses at all. As a solution, you can implement 3 -state functions with a 1 -of-N select function (Ref 1). The inputs to the selector are the signals that would be tied together on the 3 -state bus. The select lines of the selector are the individual 3 -state enable signals. This technique, commonly used in ASICs, appears in Fig 1.

You would rewrite the 3 -state equations for a 1 -of-N selector this way:

```
BUSA_SIG1=SIG_1A
BUSA_SIG1.OE=S\overline{SIG1_OE}
BUSB_SIGI=SIG_1B
BUSB_SIG1.OE=\overline{SIG1_OE}
BUSA_SIG2=SIG_2A
BUSA_SIG2.OE=
BUSB_SIG2=SIG_2B
BUSB_SIG2.OE=\overline{SIG2_OE}
BUSA_SIG3=SIG_3A
BUSA_SIG3.OE=\
BUSB_SIG3=SIG_3B
BUSB_SIG.OE=SIG3.OE
BUSA_OUT= (!SIG1_OE & !SIG2_OE) & SIG_1A
    # ('SIG1_OE & !\\IG2_OE) & SIIG_2A
    # (SIG1_OE & SIG2_OE) & SIG_3^A;
BUSB_OUT= (!SIG1 OE & !SIG2 OE) & SIG_1B
    # (-SIG1_OE & !SIG2_OE) & SIG_2B
    # (SIG1_OE & SIG2_OE) &SIG_3B;
```

The six original equations now appear as the two functions of BUSA_OUT and BUSB_OUT. Note that you do not need SIG3_OE.

Assuming that the SIG_1A and SIG_2A expressions use typical PAL-type equations, they would have this AND/OR structure:

```
SIG_1A= SIGA1 & SIGA2 & SIGA3
    # SIIGA4 & SIGA5 & SIGA6;
SIG 2A= SIGB1 & SIGB2 & SIGB3
    # SIIGB4 & SIGB5 & SIGB6
```

Then the selector equation becomes

```
BUSA_OUT= (!SIG1_OE & !SIG1_OE) & SIG1 & SIG2 & SIG3
# (\SIG1_OE & !\overline{SIG1_OE) & SIG4 & SIG5 & SIG6}
# ( SIG1_OE & !SIG2_OE) & SIGB1 & SIGB2 & SIGB3
# ( SIG1_OE & !SIG2_OE) & SIGB4 & SIGB5 & SIGB6
# ( SIG1_OE & SIG2_OE) & SIG_3A;
```

The AND function on the output enables (SIG1_OE, SIG2_OE) does not increase the number of product terms required to implement the various bus-signal functions. This result holds true for product-term-oriented architectures, such as the pLSI devices.

## Investigate inversions

Given the wide variety of device architectures, you should investigate active-high vs active-low internal signals to
achieve the highest utilization of the device's resources. The following equation is an example:

```
!OUT= IN1 & IN2 & IN3 # IN4 & IN5 & IN6;
```

If you can't implement this equation with a hardware inverter, you can use Boolean expansion to produce an alternative:

```
OUT=!IN1 # !IN2 # !IN3 & !IN4 # !IN5 # !IN6;
```

This equation requires seven product terms as opposed to two when implemented into a PLD-type device architecture like that in the pLSI devices (Fig 2). The expanded Boolean equation also requires two extra feedback terms to implement the OR-AND function in an AND-OR device architecture.

## Define preset/reset mechanism

A frequently neglected, but nonetheless necessary, requirement for digital designs is a reset mechanism. All state-machine designs should have a known power-up state. If you attach a reset line to all your state-machine registers, such a line would unnecessarily use significant routing resources. The reset mechanism should take advantage of the hardware-reset resources available in the new device. You should remove individual reset signals from your design equations and instead use hardware reset.

Many programmable-device architectures provide only reset and no preset mechanism. In these cases, you can complement outputs requiring a preset signal and still use the hardware reset. Alternatively, you can make the preset function synchronous by adding a preset term into the design's equations.

Last, when placing new logic in the high-density device, you should partition that logic into available logic resources. For the pLSI family, you simply write Boolean equations or use the available macros. With the exception of a few keywords, you can enter the equations just as you would using third-party design tools.

## Combining source files and partitioning

The *.DOC files produced by third-party compilers come in an industry-standard format. These files contain reduced equations derived from the source file, JEDEC maps, highlevel state-machine language, truth tables, and standard equations. You should combine all the individual PLD and MSI *.DOC files into a single source file for partitioning over the high-density device.

Using a pLSI device as an example, you can collect equations into groups of four outputs to partition the PLD equations to fit into the four outputs of the pLSI device's logic blocks (Fig 5). (You must place headers and trailers around the four equations to direct the pLSI design software to partition the equations into a particular logic block.)

The software then maps the equations into the logic block's 18 inputs, 20 product terms, and four registered or combinatorial outputs. Additional logic capacity results from prod-uct-term sharing among the four outputs and an optional exclusive-OR gate fed by a product term and an AND-OR term.

# CMOS SWITCHES DELUVER 22 CHANNEL MATCHING ANO $3 \Omega$ Ron FLLTTNESS 

## Unrivaled Precision-0.012\% CMRR without trimming



Maxim's new precision analog switches guarantee $3 \Omega$ on-resistance flatness and $2 \Omega$ channel matching. These ground-breaking specifications assure lower distortion, improved linearity and accuracy, and freedom from trimming for attenuators, tuned filters, and programmable-gain amplifiers. The circuit shown, for example, allows CMRR as low as $0.012 \%$ without trimming. All switches operate from single supplies of 10 V to 30 V , or dual supplies of $\pm 4.5 \mathrm{~V}$ to $\pm 20 \mathrm{~V}$.

## Choose the right switch for your design!

| PART | FUNCTION | RON ( $\Omega$ ) | MATCH ( $\Omega$ ) | FLATNESS ( $\Omega$ ) | CHARGE INJECTION (PC) | VLOGIC | *COST (\$) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| MAX301 | dual SPST | 30 | 2 | 3 | 15 | $\checkmark$ | 1.23 |
| MAX303 | dual SPST | 30 | 2 | 3 | 15 | $\checkmark$ | 2.57 |
| MAX305 | dual SPST | 30 | 2 | 3 | 15 | $\checkmark$ | 2.57 |
| MAX317 | SPST | 30 | N/A | 3 | 10 | $\checkmark$ | 1.05 |
| MAX318 | SPST | 30 | N/A | 3 | 10 | $\checkmark$ | 1.05 |
| MAX319 | SPST | 30 | 2 | 3 | 10 | $\checkmark$ | 1.41 |
| MAX333A | quad SPST | 30 | 2 | 3 | 10 | N/A | 3.60 |
| MAX351 | quad SPST | 30 | 2 | 3 | 10 | $\checkmark$ | 1.76 |
| MAX352 | quad SPST | 30 | 2 | 3 | 10 | $\checkmark$ | 1.76 |
| MAX353 | quad SPST | 30 | 2 | 3 | 10 | $\checkmark$ | 1.76 |
| MAX361 | quad SPST | 85 | 2 | 9 | 10 | $\checkmark$ | 1.29 |
| MAX362 | quad SPST | 85 | 2 | 9 | 10 | $\checkmark$ | 1.29 |
| MAX364 | quad SPST | 85 | 2 | 9 | 10 | N/A | 1.14 |
| MAX365 | quad SPST | 85 | 2 | 9 | 10 | N/A | 1.14 |



# FREE Mux \& Switch Design Guide-Sent Within 24 Hours! Includes: Data Sheets and Cards for Free Samples <br> CALL TOLL FREE 1-800-998-8800 <br> For a Design Guide or Free Sample 

MasterCard ${ }^{\circledR}$ and Visa ${ }^{\circledR}$ are accepted for Evaluation Kits or small quantity orders.


Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086, (408) 737-7600, FAX(408) 737-7194.
Distributed by Arrow, Bell, Digi-Key, Elmo, Hamilton Hallmark, and Nu Horizons. Authorized Maxim Representatives: AL, M-Squared, Inc.; AZ, Techni Source Inc.; CA, Mesa, Pro Associates, Inc., Infinity Sales, Inc.; CO, Component Sales; CT, Comp Rep Associates; DE, TAI Corporation; FL, Sales Engineering Concepts; GA, M-Squared, Inc.; ID, E.S. Chase; IL, Heartland Technical Marketing Inc.; IN, Technology Marketing Group; IA, JR Sales Engineering, Inc.; KS, Delltron; LA, BP Sales; MD, Micro-Comp, Inc.; MA, Comp Rep Associates; MI, Micro Tech Sales; MN, Mel Foster Technical Sales, Inc.; MS, M-Squared, Inc.; MO, Delltron; MT, E.S. Chase; NE, Delltron; NV (Reno, Tahoe area only) Pro Associates, Inc.; NH, Comp Rep Associates; NJ, Parallax, TAI Corporation; NM, Techni Source Inc.; NY, Parallax, Reagan/Compar; NC, M-Squared, Inc.; OH, Lyons Corporation; OK, BP Sales; OR, E.S. Chase; PA (Pittsburgh area) Lyons Corporation, (Philadelphia area) TAI Corporation; SC, M-Squared, Inc.; TN, M-Squared, Inc.; TX, BP Sales; UT, Luscombe Engineering Co.; VA, Micro-Comp, Inc.; WA, E.S. Chase; WI, Heartland Technical Marketing, Inc. Distributed in Canada by Arrow. Authorized Maxim Representative in Canada: Tech Trek.
*1000-up US recommended resale.

## EDN-Descen Feature

## PLD-DESIGN METHODS

The final conversion step is defining the I/O cells. The I/O cell for the pLSI device's definition is

## SYM IOC IOXX 1 .

XPIN XSIGNAME PIN\# LOCK\#;
IB1/OB1 (SIGNAMEIN/SIGNAMEOUT, SIGNAMEIN/SIGNAMEOUT) ; END;
(Because the pLSI software routes the pLSI devices according to signal name, it automatically connects all I/O cells to the proper internal nodes.)

## Import, verify, and lay out the design

Once you have partitioned your design over the new device(s), you must import the device's source file into the design software for verifying, placing, and routing. You then follow the steps outlined for the device's development environment.

This technique for creating a design for a programmable device builds upon PLD-design methods. In summary, the following guidelines can simplify your efforts:

- Decide if the design is I/O- or gate-limited.
- Choose the appropriate new device.
- Use as many of the original Boolean functions from lowdensity source files as possible.
- Convert 3-state outputs to 1-of-N multiplexer outputs.
- For reset functions, use the global reset for the entire device or asynchronous reset for specific logic resources.
- Remain within the logic resources when partitioning the circuit.
Following this method brings you the significant manufacturing benefits of new generations of programmable devices: smaller boards, simpler test procedures, faster development, and fewer parts in inventory and assembly.

SDN

## Reference

1. Small, Charles H, "Where CMOS rules, multiplexers slave," $E D N$, August 5, 1993, pg 57.

## Author's biography

Mike Trapp is a field applications engineer for Lattice Semiconductor in Irvine, CA. He has worked at his present job for three and one-half years. He obtained a BSEE form the University of Colorado, Boulder. In his spare time, he enjoys soccer and other outdoor sports.


## Article Interest Quotient

(Circle One)
High 589 Medium 590 Low 591

## The Smaller, The Better. Ultra Miniature SMD Crystal Clock Oscillators from Raltron.

Call or fax your specs to:<br>RFITTROA<br>ELECTRONICS CORP.<br>2315 NW 107 AVENUE<br>MIAMI, FLORIDA 33172 U.S.A.<br>FAX (305) 594-3973<br>TELEX 441588 RALSEN<br>(305) 593-6033<br>ONLY RALTRON HAS IT ALL.<br>Crystals / Crystal Oscillators Crystal Filters / Ceramic Resonators

## 12 BIT, 20 MSPS A/D < \$5K



Gage Applied Sciences Inc., the recognized world leader in ultra-fast PC based data acquisition and instrumentation, presents the CompuScope family :

20 MSPS A/D at 12 bit resolution, 65 dB dynamic range Up to 100 MHz A/D rate at 8 bit resolution
On-board memory up to 8 megasamples
FREE GageScope software. Winner of BEST IN TEST 1993
Multiple cards can provide up to 32 simultaneous channels
C, Pascal, BASIC drivers, Windows DLL etc.

| CSLITE | $8 \mathrm{bit} / 40 \mathrm{MSPS} / 16 \mathrm{~K}$ | $\$ 595$ |
| :--- | :--- | :--- |
| CS220 | $8 \mathrm{bit} / 40 \mathrm{MSPS} / 256 \mathrm{~K}$ | $\$ 1,995$ |
| CS250 | $8 \mathrm{bit} / 100 \mathrm{MSPS} / 32 \mathrm{~K}$ | $\$ 3,500$ |
| CS1012 | $12 \mathrm{bit} / 20 \mathrm{MSPS} / 512 \mathrm{~K}$ | $\$ 4,995$ |

## CALL 1-800-567-GAGE

Inquire about our D/A cards

## Gage Applied Sciences Inc.

5465 Vanden Abeele, Montreal, Quebec, Canada H4S 1S
From outside North America, call $+1-514-337-6893$
Fax : (514) 337-8411, BBS : (514) 337-4317

# REAL VHDL, REAL SYNTHESIS, REAL WINDOWS-STARTING AT THE UNREAL PRICE OF <br> PROsim ${ }^{\text {TM }}$ delivers 28 -state, <br> PROcapture ${ }^{\mathrm{TM}}$, our advanced, 

bigh-performance, full-timing simulation. PROsim integrated with PROvhdl and PROcapture gives you a powerful, multi-level simulation package, with backannotation to PROcapture for the fastest design and debug capability available on a PC. PROsim, \$4,995.

The newest member of the PRO Series ${ }^{\text {™ }}$ family, PROvbdl ${ }^{\text {TM }}$ brings the power of high-level design to your PC. Now you can develop more innovative FPGA and CPLD designs faster than ever before. Integrate it with other PRO Series tools for full system-level design. PROvhdlh \$1,995.


Windous-based design-entry solution gives you the widest variety of libraries available on the PC platform. EDN Reader's Choice Survey rated Viewlogic tools as the best schematic entry solution. PROcapture, \$1,995.

PROsynthesis ${ }^{\text {TM }}$ produces gatelevel representations from VHDL descriptions in a fraction of the time schematics would take. Create FPGAs and CPLDs in VHDL and have the freedom to target whatever silicon you choose from the broadest set of libraries available today. Incorporating FPGA architecture-specific algorithms, PROsynthesis optimizes silicon utilization in increasingly complex FPGAs. PROsynthesis, \$4,995.

## VHDL, top-down design, programmable logicyour path to market has never been faster.

Power, integration, performance, product range, the broadest vendor support in design kits and libraries - you can't get a better suite of integrated design tools for the PC at any price, much less one as competitive as this.

Put major-league performance on your PCs. Call 1-800-873-8439 today and ask about the PRO Series.

## VIEWlogic

PROSeries

## Our new RF pro



## TDMA (TIME DVIVSIO

# CISPR 



I/Q IN PHASE/ QUADRATURE

# Most of all, yours. 




IT
 VSAT IVERY SMALL APERTURE TERMNALL

If you're racing to keep pace with new test and measurement requirements, relax. You'll have more time for solving real problems with our new RF lineup. Because we meet your needs like never before.

Here's why. We've partnered with two other leading manufacturers of T\&M equipment used worldwide. Rohde \& Schwarz in Europe. And Advantest in Japan. We distribute and support each company's microwave and RF instruments here in the USA just like they're our own.

Which means you can now turn to a single reliable source for all the equipment you need. Spectrum analyzers offering unmatched value in every frequency range. Network analyzers combining leading technology with low-cost automation. Signal sources to handle a wide variety of modulation formats. Even EMI solutions to meet all certification as well as pre-compliance testing needs.

These are proven tools in the aerospace,

## jMSK (GAUSSIAN FILIERED MINIMIUM SHIFT KEV)

 defense and communications industries. In RF test. And in everyday service. Suffice it to say they meet a lot of

MODE CELLULAR
tough standards. Including yours.

Take the measure of our new RF lineup: return the card for a free selection guide with key specifications. Or call 1-800-426-2200, Ext. 203.

At Toshiba, we see a new kind of tomorrow.
One where restrictive corporate borders are
It will accelerate the innovations of our
transformed into paths of shared innovation.
And world-class companies work together for century - many not even imagined
the benefit of all.

A vision that's evident in our recent partnership with IBM and Siemens.

By forming an international alliance with these two industry leaders, we're pushing technology to places never before deemed practical, or even possible.

Together, we're developing an advanced generation of dynamic RAM - a 256 megabit DRAM chip.

By pioneering 0.25 micron technology, electronic
and voice recognition to become commonplace.
Drastically reduce the size of computers, Personal
Digital Assistants and communications devices.
And establish an important, standardized techno-
logical springboard for future generations of highly dense chips.

Remarkable, yes.
But no less than you'd expect from a company with one of the industry's strongest R\&D and patent records.
pathways $1 / 1600$ the width of a human hair are being used to pack 256 million bits of information - enough to hold 25,000 pages of text - onto a fingernail-sized chip.

The result will push the capacity of semiconductors by over 16 times. But that's only the beginning.

For more information on how Toshiba technology will play a part in your future, please call 1-800-879-4963.

Because at Toshiba, we're working on a world without borders. Cooperation through coalition. And innovation beyond expectation.

# EPSON The Crvsamaser 

Awards its customers with the latest in CRYSTAL technology

## CRYSTALS



C-2

- Low freouencr TUNING FORK TYPE
- 32.768 KHz
- $20 \mathrm{KHz}-100 \mathrm{KHz}$


## CA-301

- HIGH FREQUENCY AT - STRIP TYPE
- $4.0 \mathrm{MHz}-67.0 \mathrm{MHz}$


## OSCILLATORS

THRUHOLE

## SG-51/531

- cost Effective AUTO INSERTABLE FULL STzE (SC-51) AND HALF SIZE (SG-531) DIP'S
- CA-301 CRYSTAL INSIDE
- $1.025 \mathrm{MHz}-67.0 \mathrm{MHz}$



# Quantify critical-timing risks with statistical analysis 

James J Vorgert, Texas Instruments Inc


#### Abstract

Performing a timing analysis using conservative worst-case methods may force you to over design or reduce performance goals unnecessarily. Using statistical methods to quantify the risks associated with critical timing paths lets you trade off technology vs performance and manufacturing goals.


Timing is critical for a digital system's success. For decades, designers have analyzed circuits' timing using conservative worst-case methods. Such methods ensure reliable systems, but many are overly conservative. They also provide little insight into the risk of retaining a signal path that analysis shows exceeds its timing requirements. Statistical timing analysis can quantify the risk associated with that signal path.

Formally stated, a signal path is "a series of interconnected nodes in a digital design that are defined to begin and end with a constrained device or pin" (Ref 1). Most digital designs have thousands of paths; each path has some inherent delay requirement. These requirements derive from system performance goals, circuit functionality, system clock rates, interface timing constraints, and other considerations.

You can identify signal paths at any number of conceptual levels. A system-level path, for example, comprises a group of similar individual paths. All signals in the group have the same basic structure and requirements. For the system to operate properly, the signals must function within their requirements.

Once you identify a signal path and its requirements, timing analysis can determine if the path will meet its requirement. As with the identification process, you can perform timing analysis at any of several levels. You can scrutinize individual paths or analyze and take one or more paths from a system-level group to represent all of the paths in the group. Likewise, a number of analysis methods are available, depending on information availability and desired accuracy.

## Maxima yield first-order estimates

You can make a good first-order timing estimate by adding the maximum delay values for each component in the path,
which is called worst-case analysis. Most vendors provide data books that specify the maximum output propagation delays and input setup times for their devices. If the results of a worst-case analysis are within $20 \%$ of exceeding the path's timing requirement, that path is said to be critical and is usually subjected to more detailed analysis. If a path meets its requirements by $50 \%$ or more, it has a "safe margin," and no further analysis is necessary. Paths that fall somewhere between safe and critical may be treated either way but are usually reexamined along with the critical paths.

The worst-case-analysis method is simple to use, and often electrical CAE tools support it, allowing a majority of the signal paths in a design to be subjected to a first-order check. Passing this test does not guarantee, however, that a path will function properly. The estimate does not account for factors such as interchip wiring delays or driver loading effects. Generally, these effects are small, but for critical paths, they may be fatal. For this reason, designers use more rigorous worst-case methods that account for loading effects. Such methods first estimate the physical properties of the inter-


Fig 1-The delay distributions obtained at extreme operating conditions determine a part's minimum and maximum ratings. Using those distributions instead of maximum values lets you quantify your system's expected performance.

## STATISTICAL TIMING ANALYSIS

connections (length, capacitance, and inductance), then adjust the timing delays through each component or wiring segment in the path. You can perform the analysis manually using loading information from vendor data books or with the aid of a computer-based circuit-analysis tool.

Early in the design process, usually you do not have enough information to make an accurate estimate of the loading delays for each path. In such cases, the designer must make worst-case assumptions about the characteristics of a "typical node" (eg, all nodes have $35-\mathrm{pF}$ load capacitance). Generally, designers also set a design margin that applies equally to a path in the design (eg, all paths must meet requirements by 10 nsec or more to allow for interchip delays).

For an example of a ROM-circuit analysis using the worstcase approach, see box, "A worst-case circuit analysis." In the example, the analysis predicts a delay of 122.2 nsec vs a requirement of 121.2 nsec . If, as in the example, the results of the worst-case analysis indicate that the circuit will not operate reliably over the specified range of operating conditions, conservative design rules dictate that you replace one
or more of the components with a faster device, change the design, or relax performance goals.

This conservative approach can be prohibitive, especially for high-performance systems: System-level requirements usually restrict architectural changes, reducing performance goals is self-defeating, and in many cases, the fastest available parts have already been specified. When you can find faster parts, they are often expensive and available only in limited quantity, which limits the design's producibility.

## Worst-case estimates conceal risk

At this point in the design process, most designers begin to rationalize, thinking it's not likely that all of the components in the path will perform at worst case, or they assume that vendors always pad the worst case specifications. Thus, a design team concludes that a marginal design will work fine in the real world. But how well the design will work is a question often left unanswered. The design team accepts the unknown risk and resolves to work it out on the prototype.

However, it is both possible and practical to quantify risks associated with a critical path. Statistical analysis offers

## A worst-case circuit analysis

Fig A shows a typical system-level path in a microprocessor design. The path's starting point is the clock input of the memory-management unit (MMU). The signal path progresses from the clock to the MMU's $\mathrm{A}(0: 16)$ and $\mathrm{CS}(0: 3)$ outputs. From there, the signals travel to the address and control inputs of the ROM devices. The path asynchronously propagates through one of the ROMs and dri-
ves the inputs of a standard bus-interface device. The buffer interface in turn drives the microprocessor's data inputs (CPU).

Individual paths include many permutations of the same basic structure, which is a single control output propagating from the MMU clock input through the ROM and data buffers and into the CPU. In this case, 16 address bits and one chip-enable line


Fig A-You can analyze the multiple individual paths in this design example as a single system-level path.
traverse through three ROMs with eight data lines for $(16+1) \times$ $3 \times 8=408$ individual paths. A single system-level path from MMU clock to CPU data input represents all of the individual paths.

Table 1 shows typical requirements for the microprocessor circuit in Fig A. To meet the 4-MIPS requirement at the $33-\mathrm{MHz}$ clock rate, a typical instruction can require no more than 33/4=8 clock cycles. Instruction execution requires four clocks, so the ROMs must be accessed within four clock periods. Therefore, each of the 408 individual paths from the MMU clock input to the CPU data inputs must propagate in $<4 / 33.0 E+06=121.2 \mathrm{nsec}$.

## Figure worst-case delays

In this example, the first-order worstcase analysis is straightforward. We have chosen to implement MMU functions using a field-programmable-gatearray (FPGA) device. Using the postlay-out-timing-analysis tools the vendor provided, we find that the expected worst-case address delay is 12 nsec . The chip-select outputs are faster (8 nsec). According to the data book, the chip select to data delay of a ROM (50 nsec) is also faster than the address

## EDN-DEsIGN FEATURE

detailed insight into path delays as well as a means for determining how well the design will work. The analysis methods use characterization data for each device-rather than maximum or minimum parameters-to derive a function that describes the probable delay for each device. Combining delay functions forms a joint probability distribution for the path's overall delay, which you then use to compute the probability that the path will either pass or fail its requirements. If all paths in the design receive a statistical analysis, you can estimate the design's expected manufacturing yield with respect to timing.

Few vendors actually publish characterization data for their products, yet this information is generally available through the vendor's technical-support staff. Most vendors collect product-characterization data to generate timing specifications for their parts and to provide metrics for monitoring their manufacturing processes. For military products, vendors must collect delay data to meet Mil-Std-883 requirements. If characterization data is not available from the vendor, however, you can collect it by measuring the delays through a large sample of devices ( 100 or more) over
the design's desired range of temperatures and operating voltages. Note that such testing is usually expensive, though.

Using characterization data can be risky. Usually, characterization data is short-term data-for example, samples come from a single batch (lot) of devices produced over a short period of time. Short-term data does not account for the possibility that the manufacturer's processes may change over time or that multiple vendors (or multiple foundries owned by the same manufacturer) will produce the same end product with varying results. Also, characterization data can be wildly different from one manufacturer to another; and, currently, no standards exist for collecting this data.

Some vendors provide characterization data in statistical form: the mean $(\mu)$ and standard deviation ( $\sigma$ ) or variance $\left(\sigma^{2}\right)$ at a number of important temperature and voltage combinations over the specified operating conditions. Other vendors provide a table of measurements for a sample of devices under various environmental conditions. The data may represent either long- or short-term sampling, so the designer must take care to understand what type of information is
delay ( 90 nsec ). Because the chip-select paths will always be faster than the address paths, we simplify the analysis by ignoring chip selects and concentrating on the worst-case address path.

The data buffer has a 7 -nsec delay from input to output, and the CPU requires 5 nsec of setup time on data inputs. Therefore, the total worst-case delay is $12+90+7+5=114 \mathrm{nsec}$. Because this is within $20 \%$ of the

## System example operating conditions

| Average <br> system throughput | $>4$ MIPS |
| :--- | :--- |
| System clock frequency | 33 MHz |
| Processor software | ROM |
| Processor operation | (1) Opcodes prefetched during <br> execution of previous instruction; <br> (2) a typical instruction requires 4 <br> internal clocks and makes 1 op- <br> erand fetch; <br> (3) memory-access cycles begin <br> on the rising edge of a system <br> clock. The MMU is programmed to <br> extend the cycle by up to eight <br> clock periods, and the process <br> latches data inputs on the rising <br> edge after the MMU signals that <br> the cycle is ending. |

requirement, (121.2-114)/ 121.2= $95 \%$, consider the path critical. Thus, we need to examine wiring delays and loading effects.

In the case of our ROM circuit, the printed-wiring-board (PWB) vendor advertises typical capacitance of 4 $\mathrm{pF} / \mathrm{in}$. and inductance of $0.2 \mathrm{mH} / \mathrm{in}$. of etch. An initial board layout suggests that each trace in the path has approximately 18 in . of etch. Computer models are not available for the CPU or FPGA pins, so you will have to estimate these by hand. The ROM manufacturer provided a Spice analysis of the ROM drivers and the buffer circuit based on our anticipated loading. We estimate the combined worst-case delay through this portion of
the path to be 102.3 nsec , compared with 97 nsec using the first-order estimate.

For the MMU FPGA, the only loading information in the vendor's data book is a chart of delays vs capacitive loads. Inductive effects on these delays are small compared with capacitive loading, so, initially, we can ignore the inductive contribution and account only for capacitive effects. Calculate the load capacitance for a typical address line by adding the input capacitance of the three ROMs ( $12 \mathrm{pF} \times 3=36 \mathrm{pF}$ ) and the anticipated capacitance of the signal trace ( $18 \mathrm{in} . \times 4 \mathrm{pF} / \mathrm{in} .=72 \mathrm{pF}$ ) for a total of 108 pF .

The vendor-specified maximum delay of the output driver assumed a $50-\mathrm{pF}$ load. The vendor's loading chart recommends adding to this maximum $0.05 \mathrm{nsec} / \mathrm{pF}$ over the rated load. The adjustment to the address delay through the MMU becomes $0.05 x$ $(108-50)=2.9 \mathrm{nsec}$. Therefore, total address delay through the MMU is $12+2.9=14.9 \mathrm{nsec}$. Because loading doesn't affect input setup delays, they remain at 5 nsec . Thus, total estimated delay for the ROM path is $14.9+$ $102.3+5=122.2 \mathrm{nsec}$. The path fails to meet its requirement.

## STATISTICAL TIMING ANALYSIS

available. From this information, the designer can derive a distribution function for a device delay at a number of important temperatures and operating voltages (Fig 1).

## Calculating the delay distribution

The delay distribution function represents the probability that a randomly selected device will have a given delay under fixed operating conditions. In general, the distribution approximates a Gaussian, or normal, curve. The important statistical properties of the distribution are its mean ( $\mu$ ) and variance ( $\sigma^{2}$ ). This information is directly available from statistical characterization data. For tabular data, the $\mu$ and $\sigma^{2}$ values must be calculated using Eq 1 and Eq 2 (Ref 2), where $\mathbf{X}$ is the series of delay measurements under the desired operating conditions, and $\mathbf{N}$ is the number of measurements.

$$
\begin{gather*}
\mu=\Sigma \mathbf{X} / \mathbf{N}  \tag{1}\\
\sigma^{2}=\Sigma(\mathbf{X}-\mu)^{2} / \mathbf{N} \tag{2}
\end{gather*}
$$

Note that temperature or voltage variations may affect both the mean and variance values in a nonlinear fashion. Designers, therefore, must recalculate $\mu$ and $\sigma^{2}$ for each desired set of operating conditions rather than simply scaling. Also, it is not generally valid to assume that a typical value in the vendor's data book represents the process mean or that the specified maximum values represent any specific variance from the process mean. Rather than making assumptions, designers should contact the vendor to obtain characterization data.

Most vendor-supplied characterization data is short-term data and does not account for the possibility that the vendor's manufacturing processes may change over time or that multiple factories or vendors may produce the product with varying results. Traditionally, vendors have accounted for such variations by specifying a guard band or design margin. Designers typically also include a design margin in their worst-case timing analysis by limiting the acceptable delay to some fixed value below the actual requirement. The trouble with these approaches is that they are arbitrary; it is virtually impossible to quantify risks associated with these methods.

Statistical analysis provides a more concise approach for


Fig 2-Products such as memories have a Gaussian delay distribution but are sorted into bins for sale by speed rating. Distributions within bins will not be Gaussian.
handling short-term data; Motorola's Six Sigma approach offers two options: You either set the path goals such that the requirement is at least six standard deviations ( $6 \sigma$ ) greater than the mean delay for the path, or you account for possible process shifts by shifting the mean delay for each device by a factor of $1.5 \sigma$ and then set the path goals such that no more than three defects are expected per million implementations (3 dpm) (Ref 3).

Some vendors track their processes and collect long-term characterization data. This data includes a large sample of devices from many manufacturing lots, and it accounts for normal process shifts by sampling the process over time. Depending on the vendor's record for controlling its processes, long-term data may provide more insight into the vendor's process shift than simply scaling short-term data. You can use long-term data directly, or, for a more conservative analysis, you can similarly scale it to short-term data.

## Statistics don't always apply

Some devices don't lend themselves to statistical modeling. Memory devices, for example, are produced in the same manner as most other electronic components but differ in how they are tested and sold. Most memory products are binned before shipment, meaning they are individually tested at the factory and sorted into groups that have similar performance characteristics. For example: A vendor manufactures ROMs that have a nominal access time of 100 nsec, and the variance for the process is 10 nsec . The vendor tests each part and sorts them into bins of $<90 \mathrm{nsec}, 90$ to 110 nsec , and 110 to 130 nsec . Finally, the manufacturer marks each group of parts with an appropriate speed grade and sells the lots at different prices, based on market demand.

The delay distribution for each group is a part of the normal process distribution, but delays do not have normal distribution within a group (Fig 2). Because the distribution for a group of binned parts is not Gaussian, assume that the delay for that part will be equal to the vendor's specified maximum delay and that the variance of the group will be zero (ie, worst-case delay).

Field-programmable devices and ASICs offer another twist. Vendors cannot gather characterization information for a device that doesn't yet exist. However, the vendor can characterize the manufacturing process and provide timing analysis based on that characterization, estimating the delay distribution using a static timing analyzer. Most static timing analyzers can be set to determine "best/strong," "nominal," and "worst/weak" process points at minimum, nominal, and maximum temperature and supply voltage. By analyzing a path through the design at each of the process points-and holding the temperature at maximum and the supply voltage at minimum-designers can derive the worst-case delay distribution for the path.

As with other components, the delay distribution for an ASIC will be a Gaussian curve (unless the device is screened or speed-graded). The mean delay for the device is the result of the "nominal-process" timing analysis, and $\sigma$ is given by

$$
\begin{equation*}
\sigma=(\mathrm{W}-\mathrm{B}) / 2 \mathrm{X}, \tag{3}
\end{equation*}
$$

where W is the result of the "worst-process" analysis, B is

# Simple as 1,2,3! Configure Your Own Hot-Swap, Fault Tolerant Power Supplies \& Systems 



## List Your Requirements

| List Your Required DC Outputs | Volts | Amps Per Supply | Amps Needed for Total System Load |
| :--- | :--- | :--- | :--- |
| Output \#1: |  |  |  |
| Output \#2: |  |  |  |
| Output \#3: |  |  |  |
| Output \#4: |  |  |  |
| Output \#5: |  |  |  |

NOTE: Outputs include isolation diodes and automatic current sharing

| PS-4 Series $7{ }^{\mathrm{FH}} \mathrm{H} \times 2.8^{\mathrm{s}} \mathrm{W} \times 19^{\prime \prime} \mathrm{D}$ | Total Output Power Per Supply* | Input Voltage (Check One) |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  |  | $\underset{115 / 230 \mathrm{VAC}}{\mathbf{A C}}$ | AC w/ PFC 90-264VAC | DC $48 \mathrm{VDOC}$ |
|  | 375 Watts |  | NA |  |
|  | 550 Watts |  |  | NA |
| S-31 Series | 1000 Watts |  |  |  |
|  | 1500 Watts |  |  | NA |
|  | 2000 Watts |  |  | NA |

*Prior to isolation diodes

## 

## Call (619) 575-1100 . . . or Fax (619) 575-7185

We make configuring your own Power System as easy as filling in the blanks. Just tell us which DC Outputs and which Input (AC or DC) you need and we'll do the rest. What could be simpler?


Call for your free catalog!


## EDN-Desien Feature

## STATISTICAL TIMING ANALYSIS

the result of the "best-process" analysis, and X is the vendor's sigma metric. For most vendors, the sigma metric is 3 (ie, they use $3 \sigma$ data for process corners). Verify the X value with the vendor.

## Consider output loading

Another consideration when using characterization data is the effect of output loading. Vendors typically perform characterization with a $50-\mathrm{pF}$ test load, which is true for ASIC-timing-analysis estimates as well. If the design loads are significantly more or less than the test load, an adjustment is necessary to account for loading. Like delays, loading adjustments can be modeled either as a worst-case value or as a statistical distribution based on variance in board layout and material properties. Currently, however, it is difficult to obtain statistical data for anticipated loading. To apply a worst-case loading adjustment to a statistical distribution, calculate the correction factor from the vendor's data book (same method as for worst-case analysis) and add this factor to the mean ( $\mu$ ) device delay.

Once you've modeled the delays statistically, you can derive a joint delay distribution for a critical path. Obtain the exact distribution by combining the distributions using the convolution integral: Convolve the distribution function of the first delay in the path with the second, and then convolve the result with the next delay, etc, until you combine all of the delay components. The result is the joint delay distribution for the path. Unfortunately, the mathematics for convolution are very complex.

Fortunately, the analysis can be simpler. For module-level paths that propagate through separate devices, the delay through each device usually can be considered to be independent of the other device delays (an exception would be a design composed of several identical devices that are all from the same manufacturing batch). In addition, each delay is randomly distributed within the delay distribution for that device. In this situation, the "root-sum-of-squares" (RSS) method allows use of the Central Limit Theorem in statistics to determine the joint distribution or overall delay characterization.

The Central Limit Theorem states that the sum of a set of such independent continuous random variables asymptotically approaches a normal distribution. This implies that the total path delay will have a Gaussian distribution with the mean equal to the sum of the individual path-delay means

$$
\begin{equation*}
\mu_{\mathrm{J}}=\Sigma \mu \tag{4}
\end{equation*}
$$

and standard deviation related to the individual delay distributions by

$$
\begin{equation*}
\sigma_{\mathrm{J}}=\sqrt{\Sigma \sigma^{2}} \tag{5}
\end{equation*}
$$

Because the individual component distributions are considered normal, the error of this approximation is small-even for paths with only three or four components.

## Sample statistical analysis

To reexamine the ROM path example (see box) using the RSS method, start by analyzing the memory-management unit (MMU) FPGA design. An initial analysis of all of the


Fig 3-The probability that a path will fail to meet its timing requirement $(\mathrm{R})$ is given by the area under the distribution curve to the right of $R$. This value may be calculated or determined from standard tables.
address- and chip-select paths indicates that the longest path is $\mathrm{A}(16)$. Because all of paths within the FPGA are highly correlated, you know that $\mathrm{A}(16)$ will always be the longest path, so you need only do detailed analysis on this one path. Rerunning the static timing analysis at $125^{\circ} \mathrm{C}, 4.5 \mathrm{~V}$, and all three process points yields $10.2,11.1$, and 12 nsec. Using Eq 3 , $\sigma=(12-10.2) /(2 \times 3)=0.3$ nsec. Because the $108-\mathrm{pF}$ loading on the address lines is greater than the 50 pF assumed by the timing analyzer, you must adjust $\mu$ accordingly. The vendor's data book recommends adding $0.05 \mathrm{nsec} / \mathrm{pF}$ for loads greater than 50 pF , so

$$
\mu=11.1+(0.05 \times 58)=14 \mathrm{nsec} .
$$

According to the manufacturer, the CPU has a mean setup time of 4.5 nsec and variance of 0.17 nsec ; the buffer device is specified to have mean propagation delay of 5.8 nsec and variance of 0.4 nsec . The ROM is a binned part, so use the maximum delay value ( 90 nsec ) as the mean with zero variance. Add 4 nsec to the ROM delay to account for loading, making the mean delay 94 nsec with zero variance. Using $\mathbf{E q}$ 4 and $\mathbf{E q} 5$, the joint distribution for the path is a normal distribution with

$$
\begin{gathered}
\mu=14+94+5.8+4.5=118.3 \mathrm{nsec} \\
\sigma=\sqrt{\left(0.3^{2}\right)+\left(0^{2}\right)+\left(0.17^{2}\right)}=0.53 \mathrm{nsec} .
\end{gathered}
$$

Once you know the joint distribution for a path, the probability $\left(\mathrm{P}_{\mathrm{F}}\right)$ that the path delay will be greater than its requirement (ie, the path will fail) is given by the area under the distribution curve and to the right of the requirement ( R )
(Fig 3). You can calculate this area by evaluating

$$
\begin{equation*}
\mathrm{P}=\int_{\mathrm{R}}^{\infty}\left(\frac{1}{\sigma \sqrt{2 \pi}}\right) \mathrm{e}^{-(\mathrm{X}-\mu)^{2} /\left(2 \sigma^{2}\right)} \mathrm{dX} \tag{6}
\end{equation*}
$$

However, because the distribution is considered to be a nor-


TestPoint is a software tool for building test, measurement, and data acquisition applications for Windows. TestPoint lets you build complete applications without drawing, connecting, or wiring icons or writing lines of code.

## New Capabilities

TestPoint brings extraordinary capability to instrument control and data acquisition for the benchtop or production line. TestPoint's software functions can replace hardware functions worth thousands of dollars, provide new measurement capabilities and simplify testing.

## Better Tests

Sharp graphics and clear indicators eliminate errors and improve accuracy.

Cut Through the Paperwork
TestPoint can "hot link" to your
spreadsheets, databases and word processing files so the paperwork is done the instant the test is finished.
There is no faster, better or easier way to build applications. Guaranteed!

- Data Acquisition

Multitasking A/D, D/A, Digital I/O

- Instrument Control

IEEE-488, RS232, RS485

- Analysis

Mathematics, DDE

- Presentation

Graphics Charts
Displays File I/O

Development System \$995
Free Unlimited Runtime License
Literature 1-800-234-4232
Applications 617-273-1818

Capital Equipment Corp.
76 Blanchard Road
Burlington, MA 01803

## STATISTICAL TIMING ANALYSIS

mal curve, a simpler method is to use a standard table of area under the normal curve (Ref 3).

Most standard tables of area under the normal curve contain either the area bounded by $\mu-\mathrm{z}$ and $\mu+\mathrm{z}$; the tail area remaining below $\mu-\mathrm{z}$ and above $\mu+\mathrm{z}$ (bilateral tail area); the area left of $\mu+z$ (values of the normal distribution function); or the area remaining to the right of $\mu+z$ for positive values of $z$ (unilateral tail area), where $z$ is the sigma metric value given by

$$
\begin{equation*}
\mathrm{z}=(\mathrm{R}-\mu) / \sigma \tag{7}
\end{equation*}
$$

where $R$ represents the value of the paths' required delay. By realizing that the total area under the normal curve is equal to 1 , you can calculate the area remaining to the right of $z$ using any table of area under the normal curve.

For the ROM path, $\mathrm{z}=(121.2-118.3) / 0.53=5.47$. Because short-term data was used to calculate $\mu$ and $\sigma$ for the path, the initial Six Sigma goal is $z>6$. Although the goal isn't met, you still may be willing to accept the risks for this high-performance design. To better quantify the risk, you can approximate the long-term distribution for the path by adding $1.5 \sigma$ to $\mu$. Reevaluation of $\mathbf{E q} \mathbf{7}$ yields

$$
\mathrm{z}=(121.2-(118.3+0.795)) / 0.53=3.97
$$

A standard table of area under the normal curve lists the area remaining to the right of $3.97 \sigma$ as $3.606 \mathrm{E}-05$ (Ref 3). The probability that a given ROM address path will fail is $1 / 3.606 \mathrm{E}-05$ or 1 in 27,732 or 36 dpm . Again, you didn't meet the Six Sigma goal of $\leq 3 \mathrm{dpm}$. However, you've quantified the risk. Depending on the expected manufacturing volume and cost of producing a faulty unit, the project may accept the risk for this high-performance system.

Another tool that can help the designer quantify risk is the system-level yield calculation. If you perform an RSS analysis for several independent paths in the design, compute the overall probability that one of the paths will fail $\left(\mathrm{P}_{\mathrm{SF}}\right)$ using

$$
\mathrm{P}_{\mathrm{SF}}=1-\left\{\left(1-\mathrm{P}_{\mathrm{F}}(1)\right) \times\left(1-\mathrm{P}_{\mathrm{F}}(2)\right) \times\left(1-\mathrm{P}_{\mathrm{F}}(3)\right) \ldots \times\left(1-\mathrm{P}_{\mathrm{F}}(\mathrm{~N})\right)\right\} .(\mathbf{8})
$$

For this type of system-level calculation, it's important to realize that paths are not always independent. There is generally a high correlation between individual delay paths through a single IC (the variances of address to data delays through a ROM will be close to identical). When parallel paths all run through the same devices, if the slowest path passes, it is likely that all of the others will pass. Therefore, the probability that a system-level path will fail is approximately the probability that the slowest path will fail.

When using statistical methods, take care to understand the assumptions of statistical analysis and to know when to apply these methods. In the example, we calculated the probability that the slowest ROM path will fail. Ignoring the faster enable paths, the probability that the system-level ROM path will fail is simply the probability that any one of the 384 permutations of the address paths will fail. If you apply Eq 8 directly, the probability is $1-(1-0.606 \mathrm{E}-$ $05)^{384}=0.013$. You'd expect one in 72 of the boards to fail manufacturing test due to a ROM failure.
This result is incorrect. All of the paths that pass through a single ROM have a strong correlation, so Eq 8 does not apply. The probability that any of these paths will fail is
approximately the probability that the slowest ROM address path will fail, or $3.606 \mathrm{E}-05$. Because the system has three ROMs, the probability that the ROM function will fail is $1-(1-3.606 \mathrm{E}-05)^{3}=1.082 \mathrm{E}-04$. You should expect only one in 9244 boards to fail as a result of a ROM-address-path failure.

Use Eq 8 to combine probabilities for separate paths such as the address and chip-select paths. If the probability that a ROM chip-select path will fail is $1.23 \mathrm{E}-06$, the probability the ROM function will fail is $1-\left\{(1-1.23 \mathrm{E}-06)^{3} \times(1-3.606 \mathrm{E}-\right.$ $\left.05)^{3}\right\}=1.12 \mathrm{E}-04$, or one in 8937 boards.

Finally, the probability that all of the paths on the board will pass, called the system-level yield, is given by

$$
\begin{equation*}
\mathrm{Y}=1-\mathrm{P}_{\mathrm{SF}} \tag{9}
\end{equation*}
$$

For the ROM function, the yield with respect to timing is $1-1.12 \mathrm{E}-04$ or 0.999888 , meaning $99.98 \%$ of the boards will operate properly. Of course this doesn't account for other potentially critical paths in the design. Further analysis will establish a good estimate of the system-level yield for the entire design.

When analyzing the entire design, use both statistical and worst-case methods. Worst-case methods provide a fast, simple approach to help identify critical timing concerns. While conservative, they tend to ensure high reliability of the final product. Statistical methods can help quantify risks allowing you to make informed decisions to balance performance, cost, and manufacturability goals. Together, worst-case and statistical methods combine as a powerful design tool. EDDN

## References

1. Schulz, Steven E, Introduction to Timing Verification Algorithms for Digital Designs, A White Paper, Texas Instruments Inc, November 1990, pg 9.
2. Papoulis, A, Probability, Random Variables, and Stochastic Processes, McGraw-Hill Book Co, New York, NY, 1965, pp 189, 266 to 268.
3. Lindgren, B W, G W McElrath, and D A Berry, Introduction to Probability and Statistics, Macmillan Publishing Co Inc, New York, NY, 1978, pp 38 to 45, 120 to 126.
4. Harry, M J and J R Lawson, Six Sigma Producibility Analysis and Process Characterization, Addison-Wesley Publishing Co Inc, 1992, Chapter 6.

## Acknowledgment

This article originally appeared in the Texas Instruments Technical Journal and is reprinted with permission.

## Author's biography

James J Vorgert is an electrical design engineer with the Corporate Venture Products Group of Texas Instruments, where he currently designs both digital and analog circuit boards. For four years, he worked as a CAE-design methodology specialist with TI's Defense Systems and Electronics Group. He has a BSEE from the University of Minnesota and enjoys photography, woodworking, and backpacking in his spare time.

Article Interest Quotient (Circle One)
High 586 Medium 587 Low 588

# New Op Amp Delivers 160MHz Bandwidth and 90dB SFDR 



## Designed for Low Distortion

OPA628 is a unity gain stable, voltage feedback op amp that delivers 160 MHz bandwidth and 90dB SFDR. Its classic op amp design features high input impedance, high common mode rejection, and symmetrical differential input flexibility. Its 90dB SFDR means excellent linearity—better than 1LSB of 15 bits. And, it's powered by $\pm 5 \mathrm{~V}$ supplies for low power dissipation. Designed for low distortion, OPA628 is your performance choice.

## Designed for Versatility

OPA628's versatility, performance, and low price make it perfect for precision video, telecommunications, instrumentation, and test equipment applications. It's an ideal precision $A / D$ and $D / A$ buffer. It's a great driver for 12 - to 16 -bit high speed A/Ds. And, its 30 MHz gain flatness and very low differential gain/phase error is super for high end video. Or, try it in any application that needs wide dynamic range. Designed for versatility, OPA628 fits your next application.

## Designed for Less

OPA628 is designed to give you optimum performance at a super price. It's a better solution than any other "make" or "buy" amp out there. Designed for savings plus performance, OPA628 is the best for less.

## OPA628 Key Specifications

- Low voltage noise .................................................nnV/ $\sqrt{\mathrm{Hz}}$
- Low noise figure............................................................3dB
- SFDR ....................................................................................
- Two-tone third-order intercept...................................... 60 dBm
- Supply range.................................................... $\pm 4.5 \mathrm{~V}$ to $\pm 6 \mathrm{~V}$
- Unity-gain bandwidth .................................................. 160 MHz
- Differential gain/phase .....................................015\%/0.015 ${ }^{\circ}$
- Offset voltage.......................................................... 500 HV
- Packages

8 pin-DIP and SOIC

## FREE Samples Fast

For your FREE SAMPLE, detailed data sheet, and Operational Amplifiers brochure-just fax 1-602-741-3895. Or, contact your local sales rep for more information.

# 5-volt performance. 3-volt 

## 



 อi h.









- Dr ot Di Din Di?
 مiv rirana riz Dr Din Drimine.

 eaOCEs. Dik Dinviniv ? 2 ?r
















For fast answers, call us at: USA Tel:-800-366-9782. Faxx:-800-729-9288. Germany Tel:0211-550302. Fax:0211-6503490. The Netherlands Tel:040-445-845. Fax:040-444-580. Sweden Tel:08-753-6020. Fax:08-755-3500. France Tel:-3067-5880. Fax:1.3946-3663. Spain Tel:-504-2787. Fax:1.504-2860. Itay Tel:02-67090108. Fax:02-66981329. UK Tel:0908-691133. Fax:0908-670290. Ireland Te:010-6794200. Fx: $011-6794881$. Hong Kong Tel:886-9318. Fex:886-9022. Tawan Tee:02-719-2377. Fax:02-779-5951. Korea Tel:02-551-0450. Fax:02-551-4451. Singapore Tel:253-8311. Fax:250-3583. Austraiai Te:03:8878012. Fx: 03-8878014. Japan Tel:03.3454-1111. Fax:03-37798-6059.

## operation.



Higher performance with lower power consumption. That's what designers need for tomorrow's high-end products. And that's precisely what you get from NEC's new 0.5 -micron gate array families.

Our CMOS-8L and CMOS-8LCX families give you 3-volt operation to reduce power consumption, resolve heat and noise problems, and lower packaging costs. Far from sacrificing performance to achieve these benefits, they also offer a wide range of high-end features for portable products, workstations, and multiprocessing enterprise systems.

Our new gate arrays give you a loaded speed of 198 picoseconds*, high integration with up to 627 K raw gates, and low power dissipation of $1.24 \mu \mathrm{~W} / \mathrm{MHz} /$ cell. CMOS-8LCX incorporates CrossCheck ${ }^{\circledR}$ embedded test technology. Other premium-performance features include:Compiled RAM with Built-in Self Test (BIST).

$\square$
PLL, GTL and clock tree synthesis.
$\square$ Combination TAB/QFP packaging.5-volt interface.
$\square$ SCAN and JTAG test alternatives.
$\square$ OpenCAD ${ }^{\circledR}$ Design System support.
NEC's CMOS-8L and CMOS-8LCX gate array families provide a competitive edge in tomorrow's markets by reducing power consumption without sacrificing performance. For more information on our high-end 3-volt ASICs, call NEC today.

* $\mathrm{F} / \mathrm{O}=2, \mathrm{~W} / \mathrm{L}=0.5 \mathrm{~mm}$

CrossCheck is a registered trademark of CrossCheck Technology Inc. OpenCAD is a registered trademark of NEC Electronics Inc.

# Worid's Highest BandVidit, Lowest Polifer A/D Convertirs <br> <br> Speed Devons, Power Misers. 

 <br> <br> Speed Devons, Power Misers.}

Tired of trading off power efficiency for bandwidth? Trade up to this family of highspeed ADD converters, designed for high-speed instrumentation, communications, and professional video applications. As a group, their speed is hard to beat. And when you combine that with their low power consumption, nothing else can touch them. There's a whole range of $A D$ performance, from 20 MSPS to 500 MSPS in a variety of configurations and with lots of built-in extra features. So get the performance you need - and give your power supply a break.


Try our AnswerFax service! Call 407-724-3818 and request document \#7051. Or call 1-800-4-HARRIS, ext. 7143.


## нишшиимим

Nothing runs as far and as fast on so little power as a Harris data converter. Except maybe these highenergy in-line skates. On a single kick, they attain a theoretical straight-line speed of 115 mph , and maintain that speed for 45 minutes. (Actual specs will be available following the completion of a 86.25 -mile test sidewalk.)

# Minimize time delays and reduce circuit density by retiming a design 

Jaap Sondervan, Philips Electronic Design and Tools


#### Abstract

Timing for initial sequential circuit designs generally is not optimal. By following some retiming procedures, you can add or delete sequential blocks to optimize circuit timing requirements and minimize circuitry.


Retiming is a basic technique for modifying digital circuits' clocking behavior without changing the circuits' functionality. Because the sequential part of many designs involves flipflops, you can retime a circuit by adding, deleting, or shifting flip-flops in the basic circuit until you achieve desired timing results. The goal of retiming a circuit is to achieve a desired clock rate and simultaneously reduce the circuit density by using a minimum number of flip-flops. In addition, retiming a circuit can create a pipeline architecture by adding or deleting flip-flop stages.

Retiming should change only the timing relationship of signals by advancing or postponing exactly one or more clock cycles. A basic rule for retiming a circuit is that you can freely insert flip-flops into a network or shift a flip-flop through a node within the network (provided timing relationships between branches don't change). If you encounter a fork in the network, you may have to insert more than one flip-flop after the node to maintain the same timing relationship. If multiple network paths join at one node, you can reduce the number of flip-flops preceding the node to one flipflop after the node.

Fig 1 illustrates this idea: (a) shows a simple node without a pipeline state; (b) inserts a flip-flop before the node, which creates a pipeline architecture. In this architecture, the flip-flop drives both nodes. However, you can maintain the same timing relationships by shifting the flip-flop


The software listings in this article are available on EDN's computer bulletin-board system (BBS). Phone (617) 558-4241 with modem settings 300/1200/2400 8,N,1. Access /freeware SIG and specify (r)ead option followed by (k)eyword search for "MS \#687."
through the node and adding a flip-flop in each branch after the node (c). Fig 2 illustrates how you can shift flip-flops (or registers) through a node even when the node is connected by combinatorial logic. A vertical bar depicts the flip-flops (or registers) in Fig 2 and will be a convention throughout the rest of this article.

As a practical application for retiming a circuit, consider the FIR filter in Fig 3. The output of the filter is given as

$$
\mathrm{O}=\mathrm{I}+\mathrm{I}_{-1}+\mathrm{I}_{-2} .
$$

In the basic circuit of $\mathbf{F i g} \mathbf{3 ( a )}$, two registers delay the input signal (I) to develop the $I_{-1}$ and $I_{-2}$ signals. The time delays of the two adder blocks are in the critical path of the circuit and create a limit to the maximum-output clock frequency attainable. Using the basic rules for retiming lets you shift the registers through the nodes in the circuit, provided you maintain the equivalent timing relationships between branches.

In $\mathbf{F i g} \mathbf{3}(\mathbf{b})$, the rule allows registers FF1A and FF1B to replace register FF1. Register FF2 shifts to a new position


Fig 1-Inserting a flip-flop into the path of a circuit creates a pipeline stage. To retime the pipelined circuit, shift the flip-flop through the node to add two flip-flops to the two succeeding branches.


Fig 2-You can shift flip-flops through a node to retime a circuit even though the node consists of combinatorial logic.
in the same branch. Essentially, the functional operation of the circuit has not changed. The next step in the retiming procedure is to consolidate registers FF1A and FF1B into one register that resides between the adders (c). The final circuit (d) now has only the time delay of one adder in the critical path. The final circuit will operate at twice the frequency of the original circuit. Note that the circuit-performance increase occurs without any increase in circuit density.

Another example of retiming is the pipeline architecture of Fig 4. In Fig 4(b), an additional pipeline stage (FF4 and FF3) is inserted in the positions indicated relative to the original circuit (a). The result of the register addition means the time delay due to combinatorial logic halves, but the output is available one clock cycle later. A timing diagram would show that the time between clock periods for the original circuit could exceed an entire clock period due to the time delays of two combinatorial blocks. Although the output of the final circuit exceeds the clock period by one clock cycle due to the added pipeline registers, the delay between successive clock cycles is shorter than a clock period. This results because the time delay is only one combinatorial block.

Retiming techniques are not new, but today, CAD procedures handle these techniques automatically instead of manually. CAD procedures usually consist of two techniques. A postoptimizer technique relocates existing flipflops; a design-tool technique allocates pipeline stages. Using the postoptimizer technique, you insert flip-flops (or registers) by schematic entry-or by high-level description language if using synthesis. Often the positioning of the flip-flops is not optimal.

The pipelined architecture in Fig

5(a) could have been created by synthesis or schematic entry. The example has a maximum time delay of four logic gates between the four flip-flops in the branches and the flip-flop in the output path. After design entry, you can postoptimize this design using retiming. The modified design must exhibit the same functionality as the original circuit; therefore, the number of pipeline stages between the inputs and the output must not change. This restriction is called "keeping the latency."

You have a number of ways to postoptimize this design. Fig 5(b) demonstrates one way, which minimizes chip density but maintains a maximum time delay of six logic gates. Achieve the optimized design by shifting the flip-flops in the branches through the combinatorial node to the output path. The design also achieves a power-dissipation reduction, from five to two flip-flops. Fig 5(c) shows another postoptimized design of the original circuit. By moving the four flip-flops in the input branches through the secondary branch nodes, you achieve a maximum time delay of three logic stages. The number of flip-flops decreases from five to three.

Using CAD procedures, a top-down design comprises the following steps: First, make a behavioral high-level description of the circuit. When the behavior is correct, transform the description into a Register Transfer Level (RTL) description. Manually add logical structure to the RTL description to perform gate-level synthesis; you need the additional structure because state-of-the-art gate-levelsynthesis tools cannot synthesize sequential operations (except for the special case of state machines, where flipflops are implicit in the description). Adding structure man-


Fig 3-In this example of an FIR filter, the original circuit (a) suffers the time delay of two adders in the output path. After the circuit is retimed (d), the time delay is reduced to one adder.
"...Standard alkaline batteries are available anywhere, while NiCad and NiMH batteries can be purchased - in hundreds of variations - only through computer dealers or the manufacturers of portable PCS
Industry dustry heavy weight Duracell Inc.
seeks tolessent that inconvenience"

"...As new phones are designed, cellularOEMs are recognizing the increasing need to standardize battery pack configurations...By limiting the number of rechargeable pack sizes needed, Duracell hopes to provide easy, unassisted sales of replacement batteries to consumers at retail."

CELLULAR MARKETING
December 1992

# We couldn't have said it better ourselves. 

We've been talking a lot about DURACELL ${ }^{\oplus}$ Standard Sized Rechargeable Batteries. Now look who's spreading the word about limiting the number of rechargeable battery sizes to fit portable computers and cellular phones.

DURACELL Nickel-Metal Hydride Rechargeable Batteries offer longer life, more convenience, and greater affordability for OEMs, retailers, and consumers alike.
Now that's news you can use.
Find out the rest of the story. Call Duracell today at 1-800-422-9001, ext. 443.


## EDN-DESGEN FEATURE

## retiming sequential circuits

ually is tedious because it usually takes one or more iterations to meet design constraints. Fig 6 depicts the top-down procedure.

Refer to Listing 1 (see $E D N$ BBS) for an example of the behavioral VHDL (VHSIC hardware-description language) code for a 32-bit comparator. Typical synthesis for this design's VHDL code using the LSI Logic LCA100k library results in 426 gates having an overall time delay of 21 nsec . Because the specification requires a maximum time delay of 15 nsec , the design has to be pipelined. To pipeline the design, the RTL description must be changed manually. Listing 2 (see EDN BBS) shows the resulting RTL-VHDL source code. The synthesized design results in a time delay of 11 nsec using two pipeline stages consisting of 20 flipflops.

You can retime the design using Optima, a retiming tool from Philips Electronic Design and Tools, to create a pipeline that has exactly $15-$ nsec time delay. Using Optima, you can specify the time-delay constraint to be exactly 15 nsec. Optima produces a design that has one pipeline stage using eight flip-flops, which is fewer than the synthesized manual design. You could also find the optimized design that uses only one pipeline stage to achieve the shortest time delay. This design results in a time delay of 12 nsec using 17 flip-flops.

EDN

## Author's biography

Jaap B Sondervan is a marketing manager for Philips Electronic Design and Tools in The Netherlands. Sondervan specializes in CAD-product marketing and public relations and has been with Philips for nine years. His main interests are in synthesis and test for ASICs. Sondervan has an MSC in Electronic Engineering.

Article Interest Quotient (Circle One)
High 595 Medium 596 Low 597


Fig 4-The original pipelined circuit (a) suffers the time delay of two adders in the output path. Retiming the circuit (b) creates another pipeline stage but reduces the time delay to one adder in the output path.


Fig 5-You can retime this synthesized circuit (a), which has time delays for four logic gates, in a variety of ways. Two examples appear in (b) and (c).


Fig 6-A top-down procedure for manually designing a pipelined architecture requires many repetitive modifications.


Our achievements of the past ten years are the direct result of customer loyalty and employee dedication.
The leadership position which we have attained in the Programmable Logic industry could not have been realized without these partnerships and these commitments.

To all of you who have played such a significant role in the company's success, our sincere thanks.

## Bernard U. Vouderschmitt

Bernard V. Vonderschmitt
President, Xilinx, Inc.

## E. XILINX ${ }^{\circ}$

The Programmable Logic Company sw

## Avoid future shocks Irconsvidiate with xit



I

## dentify signal distortions before they occur.

If the rigors of high performance design have you caught up in repetitive prototyping, break away with XTK (Crosstalk Tool Kit) from Quad Design. Simply stated, XTK is the most powerful and comprehensive signal integrity tool money can buy. It speeds your design cycle by pinpointing signal quality problems and predicting the effects of signal distortions prior to prototyping.

XTK automatically extracts topology and electrical parameters from PCB and MCM layout systems, allowing rapid and accurate simulation of lossy transmission line and crosstalk effects for entire digital systems. This, in addition to its speed and accuracy, makes XTK an essential element in increasing the quality of your high performance designs while decreasing product debug time.

For an even greater impact on your design cycle, XTK will soon be augmented by QUIET, ${ }^{\text {TM }}$ the industry's first integrated EMI tool kit. QUIET will not-so-quietly predict radiated noise from PCBs.

Avoid future shock by transvidiating with XTK. Call Quad Design at (805) 988-8250 and we'll send you a brochure on our whole fleet of predictive tools. 1385 Del Norte Road, Camarillo, California 93010. FAX (805) 988-8259.


* transvidiate (trans vid'éät') vt. -a ted, ating (TRANS ( $L$. across, over) $+V I D$ ( $L$. videre, to see) + IATE) $($ 1. to bridge the present and future by knowing all signal distortion effects of your digital circuit design before they bappen 2. to avoid future design mistakes while the design is still a vision 3. to exist in the future presently -trans-vid'i-a'tion n.


## Kit evaluates low-power applications

Designing a low-power system is not just a matter of connecting low-power components. To lower power, you make tradeoffs between running full speed and reducing performance. You also must ensure that your software takes advantage of the hardware's power-saving capabilities and you should take advantage of a variety of power-saving features on modern $\mu \mathrm{Cs}$ (microcontrollers).

But it isn't easy to decide which features provide the lowest power: How much will lowering the clock speed, placing the $\mu \mathrm{C}$ in standby mode, lowering the voltage, or changing your code affect the battery life of your design?

The M68EBLP11KIT evaluation kit helps find answers to these questions. Based on the Motorola 68HC11E9 $\mu \mathrm{C}$, the kit consists of an evaluation board, development code, a low-power-design manual, technical documentation, extra crystals-and yes, even batteries.

The evaluation board contains the $\mu \mathrm{C}$, a 14-character, 2-line LCD, an RS-232C interface, low-power LCD and code.


This evaluation kit allows you to learn more about low-power system design; you can play games with clock speeds, supply voltage,
driver chips, a wire-wrap area, and a battery holder. The $68 \mathrm{HC} 11 \mathrm{E} 9 \mu \mathrm{C}$ has 512 bytes of RAM and EEPROM, 38 I/O lines, and an 8 -channel, 8 -bit ADC.

A typical application runs from two weeks to a month using batteries. If you often use standby mode, battery life can last up to two months; full out, without any standby, reduces battery life to 30 to 40 hours.

You don't have to use three AA batteries. You can also power the board with a regulated power supply (2.7 to 5.5 V dc) or unregulated power (7.5 to 15 V de).

By changing clock frequency, you can experiment with clock-speed tradeoffs. You can find out if your application would benefit from running at a higher clock frequency with longer standby times or a slower clock frequency with less time to sit in standby mode.

Preprogrammed into the 12 -kbyte ROM on the $\mu \mathrm{C}$ is a monitor program called BUFFALO, which includes a debugger and a 1-line assembler/disassembler. You can also download assembled code developed on your computer.

Once you figure out your application, enter it in Motorola's Portable Power Design Contest, which offers a chance to win $\$ 511$ and a chance to have your entry published by Motorola.

## -David Shear

Motorola, Austin, TX. (512) 891-3465.
Circle No. 332

## Single-board PC includes onboard development firmware

Often, developing low-end PCbased embedded systems requires that you load various tools into the target to debug your code. In these applications, a keyboard and video display may not exist on the target. Borland's TDREMOTE, a target-resident utility, allows you to use the company's Turbo Debugger on the target system.

The SBC2040 includes firmware that can support Borland's Turbo Debugger. You just connect a cable between the PC and the SBC2040. When you've debugged the program, the unmodified .exe file is burned
into EPROM and plugged into the SBC2040. A flash EEPROM package is available for field upgrades.

The single-board computer suits diskless applications and includes two serial ports, a parallel port, and a watchdog timer. Onboard memory handles four 32 -pin memory ICs, for a total of up to 4 Mbytes of memory. A $\mathrm{PC} / 104$ interface and a 6 -channel 12-bit A/D converter are also included. $\$ 275$; $\$ 75$ for the A/D option.-David Shear

Micro/Sys, Glendale, CA. (818) 244-4600.


To get started debugging your code, all you do is connect a serial cable between this PC-based single-board computer and your PC.


The availability of DUAL ISOLATED OUTPUTS creates cost and space savings in many applications.
Fully safeguarded for over voltage, over temperature and continuous short circuit protection, these FIXED Hi-Frequency units minimize technical problems.
With output voltages from 3.3 VDC to 100 VDC, four distinct input ranges and the choice of single or dual outputs plus the capability of Parallel Operation, as standard features, your circuit designs can be optimized.
Assembled in the U.S.A. with PICO quality components, these hi density units allow the most stringent mechanical, electrical and environmental requirements.

See EEM or send direct for Free PICO Catalog. Call toll free 800-431-1064 in NY call 914-699-5514 FAX 914-699-5565

# DSP development board includes integrated SVGA graphics system 

The DSP Lab One signal-processing board combines a DSP development system with an SVGA graphics system on one ISA board. The board lets you acquire data, process it, and then display the results on a monitor without impacting the operation of the PC it's plugged into.

By separating the DSP functions (including displaying data) from the PC , you have complete access to the PC for other operations while developing algorithms. You can also use the PC as the human interface and modify the operation of the DSP system while the DSP system runs.

The board contains four Texas

Instruments TMS320C51 DSPs, 16-bit $\mathrm{A} / \mathrm{D}$ and $\mathrm{D} / \mathrm{A}$ converters ( $166-\mathrm{kHz}$ maximum sample rate), a TMS34010-based SVGA graphics controller, and 2.5 Mbytes of onboard memory. The DSPs communicate with the host and each other via global memory and highspeed serial buses.

Tutorials, sample displays, sample applications, a monitor/loader, and high-level graphics functions are also included. The SAL-DL1/28 runs at 28 MHz and costs $\$ 3995$; the $20-\mathrm{MHz}$ SALDL1/20 costs \$3495.-David Shear

Standing Applications Laboratory, Kirkland, WA. (206) 453-7855.

Circle №. 334


## PUT YOUR BOOK IN OUR LIBRARY

EDN-in collaboration with international book publisher Butterworth-Heinemann-is seeking authors to extend our exciting series of practical books about electronic hardware and software. Titles already in the EDN Series for design engineers include Analog Circuit Design, by Jim Williams; Operational Amplifiers, by Jiri Dostal; and Rechargeable Batteries Applications Handbook, by Gates Energy Products.

We have room in the series for many more professional titles. Whether you have an idea for a book or a completed manuscript, contact us. Developing an idea for a full-fledged book might be a lot easier than you think. Let EDN help you get published.

Contact: Frank Satlow, EDN Series
Butterworth-Heinemann
80 Montvale Ave
Stoneham, MA 02180
Phone (617) 438-8464, ext. 241
Fax (617) 438-8103

Only Hypertronics ends the connector compromise - for heavy duty test and measuring equipment applications - by replacing zero insertion force (ZIF) with low force, high cycle reliability. The $180^{\circ}$ quick turn coupling shaft provides fast action coupling for over 15,000 mating cycles

Our NBY Series provides 60-300 contacts with Crimp, printed circuit board, wire wrape and solder cup terminations. And the wipeaction ofeach Hypertac ${ }^{\otimes}$ contactmaintainselectrical continuity under corrosive conditions and extremes of shock and vibration...ending the intermittence problems of ZIF contacts.

The NBY Hypertac® ${ }^{\circledR}$ contacts provide lowinsertionforce, exceptional cycle life, contact resistance of under 5 milliohms and virtual immunity to shock and vibration. The reliability and density of the NBY connectors makes it ideal for ATE, Medical, test and process equipment applications.

Now you can have it all.... in connectors for applications in test equipment requiring up to 300 contacts. End the connector compromise by calling 1-800-225-9228, toll free.

END THE CONNECTOR COMPROMISE
with quick disconnect connectors...for test equipment
$\qquad$

HYPERTAC: Inserting pin into hyperboloid sleeve.


Wire sleeve before insertion of pin.


Pin partially inserted into sleeve.


Pin completely inserted into sleeve.

## EDN-Nsw Products

## MICROPROCESSORS

## Motorola 8-bit $\mu \mathrm{Cs}$ head for 1.8, 3V operation

A tidal wave of low-power applications is crashing against engineering shores. Burgeoning applications include remote controls, pagers, cellular and portable phones, video games, cameras, handheld audio and video, notebook computers, and handheld digital assistants. Low-power 8 -bit $\mu$ Cs supply the smarts to control these products. Motorola's 8 -bit controllers, the popular 68 HC 05 and 68 HC 08 families, are available in low-power versions.

Motorola's low-end 68 HC 05 now comes in low-power 1.8 V versions. Initially, seven members of the 8 -bit 68 HC 05 family can operate at 1.8 V , running with a $500-\mathrm{MHz}$ clock. These $\mu$ Cs cut power significantly for power-limited applications over 5 V -or even 3 V parts.
(Power is a function of the square of the voltage.) The 68 HC 05 has handled

3 and 5 V operation since its introduction in 1984. Bus clock rates for 5 V

| Motorola low-voltage 68HC11 8-bit $\mu$ Cs |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Part | $\left\|\begin{array}{c} \text { ROM } \\ \text { (kbytes) } \end{array}\right\|$ | RAM (bytes) | EEPROM <br> (bytes) | 1/O pins | A/D <br> (8 bit) | Bus speed (MHz) | Package type |
| 68HC11A8 series | 8 | 256 | 512 | 38 | Yes | 0 to 2 | 52-pin PLCC 48-pin DIP 64-pin QFP |
| $68 \mathrm{HC} 11 \mathrm{D} 3$ <br> series | 4 | 192 | N/A | 32 | Yes | 0 to 2 | 40-pin DIP 44-pin QFP 52-pin TQFP |
| 68HC11E9 series | 12 | 512 | 512 | 38 | Yes | 0 to 2 | 52-pin PLCC 52-pin TQFP 64-pin QFP |
| 68HC11F1 | N/A | 1 | 512 | 30 | Yes | 0 to 3 | 68-pin PLCC <br> 80-pin TQFP |
| 68HC11K4 series | 24 | 768 | 640 | 62 | Yes | 0 to 3 | 84-pin PLCC <br> 80-pin QFP |
| 68HC11KA4 series | 24 | 768 | 640 | 51 | Yes | 0 to 3 | 68-pin PLCC |
| 68HC11L6 series | 16 | 512 | 512 | 46 | Yes | 0 to 2 | 68-pin PLCC <br> 64-pin QFP |

## What has seven bright colors.

 is thin yet rugged...flexible...
with an easy-to-use
graphic interface... ...and runs all day on three AA batteries?

# EDN-NEw Products MICROPROCESSORS 

parts go to 2 MHz ( 1 MHz for 3 V parts).

Motorola has also reinforced the lowpower ranks of its mainline 68 HC 11
with new parts. These include a ROMless part (the 678HCF1) and three

| Motorola 1.8V 68HCO5 |  |  |  |  |  |  | 8-bif $\mu$ Cs |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :--- | ROM/EPROM parts, with up to 24 kbytes of on-chip ROM. All these chips have an 8 -bit A/D converter and 512 or 640 bytes of EEPROM to hold applicationspecific constants and codes. All the 3 V 68 HC 11 parts run at the same bus clock rates as the higher voltage, 5 V chips.

For the 68 HC 11 low-voltage parts, Motorola supplies a bat-tery-powered development board and kit, with a tutorial and development software. The 3 V 68HC11 family: D3, $\$ 4.34$; A8, \$7.52; E9, \$8.57; L6, \$10.86. For the lower-level 1.8 V 68 HC 05 line, prices start at $\$ 1.07$ for a K0; 3 to 5 V K0 parts cost $\$ 0.98$ ( 50,000 ).-Ray Weiss

Motorola Inc, Austin, TX. (512) 891-2000. Circle No. 579


## TEST \& MEASUREMENT

Generator produces 100 V or 2A pulses with $100-\mathrm{psec}$ timing resolution. The 8114 A generator ( $\$ 9600$ ) produces pulses to 15 MHz . It provides a variable duty cycle and 7-nsec transitions. Amplitude resolution is 10 mV , and amplitude error is $<1 \%$. A $\$ 1700$ variable-baseline option lets you offset the output up to $\pm 25 \mathrm{~V}$. HewlettPackard Co, Santa Clara, CA. (800) 452-4844.

Circle No. 346

Monitor displays NTSC, PAL, and SECAM waveforms. The Model 5222 monitor handles composite and component waveforms simultaneously. The monitor has two groups of four inputs. It derives sync from two inputs in each group plus an external reference. The unit produces overlay, parade, and picture displays. A white phosphor is optional. Cursors control on-screen sig-nal-parameter readouts. Menus control the instrument setup; the unit stores and recalls 10 of these setups. $\$ 3665$. Leader Instruments Corp, Hauppauge, NY. (516) 231-6900. Circle No. 347

IEEE-488 interface runs under MSWindows V3.1. The 82341A occupies one ISA- or EISA-bus slot. The software that accompanies the board enables you to write C or C++ programs that import data into Windows applications from any instrument that has an IEEE-488.2 interface. $\$ 495$. Version for Windows NT, $\$ 845$. Upgrade from Windows to Windows NT version, $\$ 350$. Hewlett-Packard Co, Santa Clara, CA. (800) 452-4844. Circle No. 348

C-size VXIbus digital I/O module handles 96 channels. The $1277-5 \mathrm{~A}$ includes 128 -channel groups. You can program any group to act as inputs or outputs. Each line can source or sink 100 mA . Each output has separate thresholds for logic 1 and logic 0. Using external power supplies, you can set these thresholds from +50 to -50 V . $\$ 11,540$; delivery eight to 10 weeks, ARO. Racal Instruments, Irvine, CA. (800) 722-3262.

Circle No. 349

Data-acquisition packages' universal driver supports ISA-bus boards and IEEE-488 and RS-232C instruments. The Universal dataacquisition driver that now comes with Labtech Notebook and Labtech Control provides the same flexibility as the universal printer drivers that have been a staple of PC word processors for many

## FREE INFO, FREE POSTAGE <br> Use our postage-paid reader-service cards to get more information on any of these products.

years. With the Windows versions of the data-acquisition and -control packages, you can intermix instruments from multiple vendors. With the DOS versions, memory limitations restrict you to hardware from one vendor at a time. The packages' prices start at $\$ 995$. Laboratory Technologies Corp, Wilmington, MA. (508) 657-5400.

Circle No. 350


Cards that mount within instruments convert between IEEE-488 and RS-232C. The GPIB-232CV-A (OEM) lets you connect an instrument that has an RS-232C port to the IEEE488 bus. The GPIB-232CT-A (OEM) lets a controller or terminal that has an RS-232C port act as a full-functioned IEEE-488.2 controller. This unit implements normal and extended talker and listener modes, serial and parallel polling, service requests, passing and receiving of control functions, and remote programming. Each board costs $\$ 495$ (one). National Instruments Corp, Austin, TX. (512) $794-$ 0100.

Circle №. 351

Benchtop power supply provides up to $35 V$ and 1.7A. The E3616A power supply has 10 -turn potentiometers that control output voltage and current. A pair of digital meters monitors both quantities simultaneously. Line and load regulation are each $0.01 \%$. Remote sensing compensates for I-R drops in external wiring. Output noise is $<200 \mu \mathrm{~V}$ rms. $\$ 500$. HewlettPackard Co, Santa Clara, CA. (800) 452-4844.

Circle №. 352

PC-based fax protocol analyzer displays T .30 handshakes as well as T. 4 image data. The GD-Fax 14.4 passively monitors a phone line and captures all data traveling in both direc-
tions between a pair of fax machines or fax boards. It then displays the data and a detailed analysis of timing information, deviations from CCITT standards, and data or format errors. \$4495, including a year of software updates. Gray Associates, Truckee, CA. (916) 582-8623.

Circle No. 353

IEEE-488-programmable resistance calibrators limit error to $0.002 \%$ from $100 \Omega$ to $1.9 \mathrm{M} \Omega$. You can operate the 6201 and 6202 calibrators from their front panels or via the IEEE-488 bus. The 6201 ( $\$ 2600$ ) provides decade values from $1 \Omega$ to $10 \mathrm{M} \Omega$. The 6202 ( $\$ 3500$ ) provides all of these values as well as values $1.9 \times$ as great. (In other words, the 6202 provides twice as many values as the 6201, the highest being $19 \mathrm{M} \Omega$.) The units allow you to make 2- or 4 -wire connections. Electronic Development Corp, Boston, MA. (617) 268-9696. Circle No. 354

Programmable linear power supplies produce single and dual outputs to 240W. The single-output PM 2831 (\$2095) and the dual-output PM 2832 ( $\$ 3595$ ) power supplies operate as voltage or current sources with automatic crossover. Each output provides up to 8 V de at up to 15 A . You can program the overvoltage and overcurrent limits separately from the output values. Output voltage resolution is 2 mV ; output current resolution is 0.75 mA . The units operate in two quadrants; that is, their outputs can source or sink current. Programming is via IEEE488.2; the command set conforms to the SCPI syntax. The units store 99 output settings and can automatically step through them. Fluke Corp, Everett, WA. (800) 443-5853.

Circle №. 355

VXIbus interface software runs under LynxOS real-time OS. The NI-VXI software for LynxOS includes a resource manager, a VXI resource editor, a library of routines for VXI programming, and an interactive control program for debugging the VXIbus. The software can configure and control VXI systems that comprise single or multiple mainframes. $\$ 995$. National Instruments Corp, Austin, TX. (512) 794-0100.

Circle №. 356

ISA-bus card houses $12-\mathrm{MHz}$ direct digital synthesizer. The DDS3, which resolves 2 Hz , plugs into an 8 -bit ISA bus. It generates sine

# Your clock has the jitters? We can help! 

AKM's Stereo DACs don't mind a little jitter. Or even a lot! Up to 100 ns is no problem. AKM's unique architecture provides high tolerance to clock jitter, ideal monotonicity and low distortion - all without trimming. Choose AKM's low cost, easy-to-use DAC products for any application - digital CATVs, satellite receivers, digital audio systems, digital music keyboards, digital sound recording systems, CD players, etc. AKM delivers - price, performance, quality.

DAC Product Family

| Device | \# of bits | DR | S/N | THD +N | Special Features | Voltage |
| :---: | :---: | :---: | :---: | :---: | :--- | :---: |
| AK4316 | 16 | 90 dB | 90 dB | $0.01 \%$ | - High tolerance to clock jitter |  |

## Asahi Kasei Microsystems Co.,Ltd.

JAPAN - TS Bldg. 24-10, Yoyogi 1-chome, Shibuya-ku, Tokyo 151, Japan Phone: (03) 3320-2067 / Fax: (03) 3320-2072
USA - 2055 Gateway Place, Suite 415, San Jose, CA 95110 Phone: (408) $436-8580$ / Fax: (408) $436-7591$
EUROPE - Avenue Louise 326, Bee 056, 1050 Brussels, Belgium. Phone: (32) 2-649-7831/ Fax: (32) 2-640-1809

## For more information, contact:

## (U.S.A.)

- WA, OR, MT (Western); CANADA-BC, Alberta
- CA (Northern), NV (Northern), ID, UT, CO
- CA (Southern)
- NV (Southern), AZ, NM, MEXICO-Sonora, Chihuahua
- IA, WI, IL, IN
- NY (Upstate)
- NY (Southern), CT, NJ, PA, DE
- MD, VA, DC
- TN, NC, SC, GA, AL, MS
- FL, Puerto Rico


## (EUROPE)

- Austria, Germany, Italy, Spain, Switzerland, Greece
- Other European Countries

Quest Marketing, Inc.
Pinnacle Sales
Solutech, Inc.
Fred Board Associates
Richmar Electronics Corp
Interactive Component Sales
WD-TMI
Eltron Sales, Ltd.
E-Squared Marketing
Micro Concepts, Inc.

Phone (206) 228-2660 Fax (206) 228-2916 Phone (408) 453-7500 Fax (408) 453-7667 Phone (714) 374-0130 Fax (714) 374-0131 Phone (602) 994-9388 Fax (602) 994-9477 Phone (708) 968-0118 Fax (708) 968-0197 Phone (315) 445-9600 Fax (315) 445-8700 Phone (914) 779-8738 Fax (914) 779-8840 Phone (703) 635-7201 Fax (703) 635-1933 Phone (205) 430-3000 Fax (205) 430-3350 Phone (407) 830-8889 Fax (407) 834-0649

Austria Mikro Systeme International AG AKM Europe


# EDN-New Producis <br> TEST \& MEASUREMENT 

waves and TTL/HCMOS signals whose frequency is accurate to within 5 ppm . Phase noise is $<-90 \mathrm{dBc}$ at a $1-\mathrm{kHz}$ offset. Spurious signals are $<-45 \mathrm{dBc}$, and harmonics are $<-40 \mathrm{dBc}$. Output amplitude is 12 V p-p into an open circuit. An attenuator reduces the output up to 70 dB in $10-\mathrm{dB}$ steps. An accompanying C program, which runs under DOS, lets you set attenuation and frequency. The program can sweep the output through various settings and dwell at points you choose for programmable intervals. $\$ 399$. Novatech Instruments Corp, Seattle, WA. (206) 328-6902. Circle No. 357

## Logic-analyzer probe minimizes

 wiring messes. Using a $24-\mathrm{in}$. con-trolled-impedance cable, the $\$ 395$ ActivCable provides a high-density, high-impedance, $>200-\mathrm{MHz}$-bandwidth connection to logic-analyzer probes or a breakout box from a 48 -point connector. The connector occupies $<0.5 \mathrm{in} .^{2}$ on a board. Active circuits in the cable hold the loading on any line to 4 pF and 30 $\mu \mathrm{A}$. The circuits draw no power from your board and allow you to set separate threshold voltages $(-5$ to $+5 \mathrm{~V})$ on two groups of 24 channels. The $\$ 1950$ breakout box terminates as many as 192 signals. Biomation Corp, Milpitas, CA. (408) 435-7800.Circle No. 358


I/O unit for notebook PCs communicates at $\mathbf{5 0 0} \mathbf{k b y t e s} / \mathrm{sec}$. The $81 / 2 \times 11 \times 13 / 8$-in. DaqBook/200 connects to a PC via a bidirectional enhanced-parallel-port (EPP) interface that also works with standard parallel ports. The unit, whose ADC resolves 16 bits at 100 ksamples/sec, acquires 16 analog signals (expandable to 256 signals) and includes 16 high-speed digital inputs, 24 general-purpose digital I/O lines, five counter/timers, and two 12 -bit DACs. The vendor supplies DOS and Windows drivers for C, Basic, Visual Basic, and Visual C++. With these drivers, the unit emulates several indus-try-standard ISA-bus data-acquisition cards. \$1995. IOtech Inc, Cleveland, OH. (216) 439-4091.

Circle No. 359

Tools add joint time-frequency analysis to graphical programming system. The $\$ 495$ Joint TimeFrequency Analysis (JTFA) Toolkit is a virtual-instrument library for the vendor's LabView graphical programming system, which runs on Macintosh and Windows PCs, and Sun SPARCstations. JTFA is a technique for analyzing signals whose frequency content varies over time. For users who do not have LabView, a JTFA executable program, which runs on any computer that can
run LabView, reads files of time signals, transforms the signals into the time-frequency domain, and displays the results in a spectrogram. National Instruments Corp, Austin, TX. (512) 794-0100.

Circle No. 360

ISA-bus boards take 2M 12-bit or 1M 14-bit samples/sec. The PC414F ( 2 M samples/sec/channel, 12 bits, $\$ 1995$ (one) with 1 k -word FIFO) and the PC-414G (14 bits, 1M samples/

## Need Top Performance and Reliability in a Subminiature Film Capacitor? You Need IC's MSR!

Illinois Capacitor's MSR radial lead metallized film capacitors have what it takes to handle the most demanding applications. Their construction utilizes the latest in metallized Mylar ${ }^{\circledR}$ polyester film dielectrics for compact size and
high performance. The self-healing merallized-film design prevents short, ing due to high-voltage arc-over. Their construction makes them ideal for transient suppression and EMI reduction as well as for coupling and bypass applications.

- Non-inductive, self-healing.
- 0.01 mfd to 10 mfd .
- 100 wvde to 1000 wude
- Capacitance tolerance $\pm 10 \%$ (K) standard: $\pm 5 \%$ (J) oprional.
- Wide operating temperature range: $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$.
- Excellent for telecommunicarions and audio applicarions.
MSR capacitors are in stock for immediate delivery. For complete details, contoct your local IC distributor or IC.

Ask for our FREE Capacitor Engineering Guide.

$\square$

## EDN-NEW PRODUCTS <br> TEST \& MEASUREMENT

sec/channel, $\$ 2195$ (one) with 1 k -word FIFO) include level-sensitive trigger circuits. You set the trigger levels using a 12 -bit DAC that also provides an analog output. The units transfer data via the ISA bus or a $10-\mathrm{MHz}$ parallel port that connects directly to many array processors. Datel Inc, Mansfield, MA. (508) 339-3000.

Circle No. 361
\$495 ISA bus board acts as autocalibrating 33/4-digit DMM. The autoranging DMM-100 takes as many as 10 samples/sec or waits more than an hour between samples. The board performs alarm-state monitoring and averaging functions. Ready-to use-software for DOS and Windows logs data to disk; the Windows version also graphs acquired data. Drivers allow you to write your own applications in highlevel languages. Quatech Inc, Akron, OH. (216) 434-3154.

Circle No. 362

## Handheld battery-powered units

 simulate temperature sensors for calibration. Model 473 (\$795) produces an output that simulates that of a type $J$,

K , or T thermocouple while simultaneously converting the output of a 4- to 20mA transmitter into a corresponding temperature display. You calibrate a transmitter by supplying it with a simulated sensor output and adjusting the transmitter until its displayed output agrees with its input. Model 475 (\$895) performs a similar function, except that it simulates $100 \Omega$ platinum or $10 \Omega$ copper RTDs. Both units also accept sensor outputs directly and display the corresponding temperature. Wavetek Corp, San Diego, CA. (619) 279-2200. Circle No. 363

PC-based software simplifies creation and editing of arbitrary waveforms. AnyWave works with the vendor's instruments. The software lets you draw or edit waveforms using a mouse and transfer them to an arbi-trary-waveform generator (ARB). You can also transfer the waveforms to the vendor's DSOs for use as templates in comparison testing. The software lets you load and modify waveforms acquired by DSOs, including waveforms acquired by the handheld Scopemeter. \$395. Fluke Corp, Everett, WA. (800) 443-5853.

Circle No. 364

## $\mathbf{2 2 5}-\mathrm{MHz}$ counter/timer offers

 optional $2.4-\mathrm{GHz}$ channel. The 10 digit half-rack-size Model 776 (\$1995) has two independent channels. Besides a third $2.4-\mathrm{GHz}$ channel, the $776 / 2.4 \mathrm{G}$ ( $\$ 2495$, available spring 1994) includes a temperature-compensated crystal oscillator stable to $0.1 \mathrm{ppm} / \mathrm{month}$. The units incorporate an IEEE-488 interface that transfers 100 ASCII-formatted readings/sec. Keithley Instruments Inc, Cleveland, OH. (216) 248-0400.Circle No. 365

## DUMB TERMINALS ... for smart engineers

Better Ergonomic Features, Better Configurability.


QSI Corporation
2212 South West Temple \#46
Salt Lake City, UT 84115-2648 • USA
Phone 801-466-8770 (Fax 801-466-8792)

## One Stop Shopping!

All your circuit board needs under one roof.


PCB MANUFACTURING

- 2 day turn on multi-layers
- Prototype and production
- Gerber Data Test
- FR4, Polyimide
- Turnkey assembly
- PCMCIA up to 6 layers

PCB DESIGN LAYOUTS

- Layouts for Economical manufacturing
- Backplanes
- Impedance Control
- Analog and ECL
- Surface Mount
- 3 CAD Workstations


## TECHNICAL SUPPORT

- Free Design Layout Tips
- Free MFG Cost Cutting Tips
- We accept Gerber Data Via Modem


## Call For A Quote!

Phone: (714) 970-2430
FAX: (714) 970-2406
MODEM: (714) 970-5015

4761 E. Hunter Ave., Anaheim, CA 92807

## 486 VMEbus PC

 Performance and Power from VMIC 0
## Leta

## PC/AT VMEbus Products from VMIC bring the best of both worlds together.

Now the flexibility and low cost of the PC can be coupled with the performance and power of VMEbus products from VMIC. Our product line includes the 486 CPU's, disks, FLASH disk, adapter boards, ISA bus I/O boards and more.

PC/AT VMEbus Systems from VMIC may be ordered and configured ready to operate as a complete turnkey PC/AT computer system.


The CPU, a floppy and hard disk, VGA compatible monitor, power supplies with a complete operating system including MS-DOS and Windows, keyboard and mouse is shipped with VMIC's VMEManager ${ }^{\text {rM }}$ software utilities ready for operation within a VME chassis/Enclosure.

## FREE PC/AT and VMEbus Catalog from VMIC now available. Call Toll-Free!

VMIC is your ONE-STOP SOLUTION FOR PC/AT VMEbus CPU's, VMEbus I/O Products and Systems. Not only do you get VMIC's TWO YEAR WARRANTY, but the best service and technical support in the industry. Pick up the phone and VMIC will configure your VMEbus PC with performance and power!

VMIL
VME Microsystems International Corporation 1-800-322-3616

12090 S. Memorial Parkway Huntsville, AL 35803-3308 ( 205 ) 880-0444 FAX (205) 882-0859 VMIC products are internationally represented by distributors throughout the world. Call or fax VMIC for complete information.

# Calibrate All Your Handheld Multimeters With One Instrument! 

# EDN-New Products <br> INTEGRATED CIRCUITS 

## Clock-IC family takes building-block approach

| Synergy Semiconductor's SY $10 \times x \times$ /SY $100 \times \times x$ clock ICs |  |  |
| :---: | :---: | :---: |
| Part No. | Function | Price (1000) |
| SY10EL34 | Clock generator | \$7.85 ( $\div 2,4$, or 8 ) |
| SY10S834 | Clock generator | \$8.75 ( $\div 1,2$, or 3) |
| SY10E111 | 1:9 differential driver | \$15.75 |
| SY10H841 | 1:4 translating driver | \$8.75 |
| SY10H842 | 1:4 translating driver | \$8.75 |
| SY10H843 |  | \$8.75 |
| SY10H641 | 1:9 translating driver | \$11.50 |
| SY10H645 | 1:9 TTL driver | \$11.50 |
| SY10H646 | 1:8 translating driver | \$11.50 |
| SY69401 | Master/slave clock distribution ( 150 MHz ) | \$19.85 |
| SY10E195 | 2-nsec delay, $20 \mathrm{psec} /$ step | \$18.45 |
| SY10E196 | Analog-tuned delay line | \$19.55 |
| SY89424 | 1-GHz PLL clock synthesizer | \$17.85 |
| SY89429 | $25-\text { to } 400-\mathrm{MHz}$ <br> synthesizer | \$18.75 |

Before high-speed CMOS became available, designers turned to ECL to handle clock frequencies above 10 MHz . Now that circuits run at frequencies above 50 MHz , designers may again want to use ECL in clock distribution, but not just for its speed. ECL's low-voltage-swing differentialI/O interface generates less EMI and is less sensitive to noise than the TTL interfaces of highspeed CMOS. Synergy Semiconductor's ClockWorks ICs offer designers this ECL feature for clock signals and provide a TTL interface to the rest of the circuit.

The family provides a range of product types for clock generation and distribution: frequency synthesizers, clock generators, clock drivers, delay lines, and phase-locked loops. Family members interconnect using positive-referenced ECL (PECL) to reduce noise. They continue using differential sig-
nals internally to maintain precise duty-cycle control.

Low-skew TTL interfaces drive the rest of the circuit. All family members have part-topart skew specified as less than 1 nsec. The SY10/100H842 1:4 driver IC, for example, offers a maximum skew of 400 psec pin-to-pin and 500 psec part-topart. In addition to low skew, the TTL interfaces provide drive where needed, typically 24 mA .

All ClockWorks family members interconnect without buffers or translators, allowing designers to use a buildingblock approach to clock-subsystem design while maintaining low skew levels. The SY10xxx parts use 10,000 ECL levels; SY100xxx parts using 100,000 ECL levels are also available.
-Richard A Quinnell
Synergy Semiconductor, Santa Clara, CA. (408) 730-1313.

Circle No. 335

## Chip replaces Ethernet/SCSI boards

The PCnet-SCSI IC from Advanced Micro Devices is a single-chip replacement for Ethernet and SCSI adapter boards in systems that use the PCI bus. By combining the functions onto a single


Combining Ethernet and SCSI functional cores, the PCnet-SCSI offers adapter-board functions with a single PCI load.

IC, the device allows designs to offer both capabilities while using only one PCI load. The 132 -pin plastic quad flatpack is part of a pin- and software-compatible family of I/O chips for creating multiplecapability, common-design systems.

The PCnet-SCSI device (Am79C974) is a PCI bus master with two functional cores: SCSI and Ethernet. The SCSI core offers an 8-bit single-ended SCSI-2 interface with a 10 -Mbyte/sec datatransfer rate, a DMA with a 96 -byte FIFO buffer for burst transfers, and a 32-bit PCI-bus interface. The Ethernet core includes a media-access-control (MAC) unit, an attachment-unit interface (AUI), and a media-attachment unit (MAU) for 10Base-T (twisted-pair) Ethernet. The core is compatible with the Novell NE2100/1500T adapter cards.
A wide range of software drivers for the device is available for unlimited distribution with a single startup fee. The SCSI drivers include support for Windows 3.1 and NT, MS-DOS 5.0/6.0, IBM OS/2 2.x, and SCO Unix. The Ethernet drivers work with Novell NetWare 2, 3,
and 4; Microsoft LANManager, Windows NT, and Windows for Workgroups; IBM LANServer, Artisoft LANtastic, Banyan Vines, and SCO Unix. Advanced Micro Devices maintains and upgrades all drivers.
Two other family members are pinand software-compatible with the Am79C974 but offer reduced capability. PC-SCSI offers just the SCSI capability, and PCnet-PCI offers just the Ethernet capability. Because the devices are pincompatible, designers can produce one board design that offers varying capabilities, depending on the parts installed.
The PCnet-SCSI (Am79C974) costs $\$ 39.95$ (1000). Samples are available now, and the company plans to begin shipping production quantities during the second quarter. The other two devices are also available, and production will begin in the first quarter. The Ethernet-only device, the PCnet-PCI, costs $\$ 29.95$. The PC-SCSI (Am53C974) costs $\$ 24.95$. -Richard A Quinnell

Advanced Micro Devices, Sunnyvale, CA. (408) 749-5703.

Circle No. 336

# EDN-NEW Products <br> INTEGRATED CIRCUITS 

## 16-hit DAC drives current loops

The AD420 16-bit DAC from Ana$\log$ Devices provides a single-chip interface between a $\mu \mathrm{P}$ and indus-try-standard 4 - to 20 - and 0 - to 20 mA current loops. You can also configure the IC to provide output voltages of 0 to $5 \mathrm{~V}, 0$ to 10 V , or $\pm 10 \mathrm{~V}$ using a single external buffer amplifier. The device is available in 24 -pin DIP and SOIC packages.

The sigma-delta DAC is monotonic to 16 bits, and has a maximum integral nonlinearity of $\pm 0.006 \%$. You can trim the offset and gain error, which are a maximum of $\pm 0.1 \%$ and $\pm 0.2 \%$, respectively, using two external potentiometers. Settling time to $0.1 \%$ of full scale is typically 3 msec .

The device supports several proces-sor-interface choices. The serial inter-


By directly driving 4 - to $20-\mathrm{mA}$ current loops, the 24 -pin AD420 replaces a separate DAC and loop-current driver.
maximum drift of $30 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ and fault-detection circuitry that warns of an open circuit in the loop.
Additional features include an asynchronous reset to the low end of the range, a $0-$ to $24-\mathrm{mA}$ overrange capability, the ability to daisy-chain multiple devices using a 3-wire interface, and provision for an external output transistor. Using an external transistor shifts the power dissipation outside the device for high-temperature operation. Typical quiescent current is 3.5 mA ; maximum is 4 mA .

The $\$ 10$ (1000) IC operates from
face is compatible with both the SPI and MicroWire family of $\mu$ Ps. The DAC also has an asynchronous interface option, which reduces the number of interface wires from three to two. The DAC includes peripheral circuitry, such as a precision 5 V reference with a a single power supply between 12 and 36 V . Loop compliance is from 0 to within 2.5 V of the supply voltage. The operating temperature range is -40 to $+85^{\circ} \mathrm{C}$. -Anne Watson Swager

Analog Devices Inc, Wilmington, MA. (617) 937-1428.

Circle №. 337

## Op amps drive 10,000-pF loads

Linear Technology's LT1354 through LT1365 family of 12 single, dual, and quad op amps use a circuit topology that prevents oscillation with capacitive loads up to $10,000 \mathrm{pF}$. The circuit topology of these stable op amps-which combines true voltage feedback with the slewing behavior of current feed-back-provides them with 400 - to $1000-$ $\mathrm{V} / \mu \mathrm{sec}$ slew rates and $1.25-$ to $7.5-\mathrm{mA}$ max supply currents (see table).

As the capacitive load increases of what the company calls its "CLOAD" op amps, both the bandwidth and phase margin decrease, so peaking occurs in the frequency domain and in the transient response. All the amplifiers are unity-gain stable and include specifications for operation from $\pm 15, \pm 5$, and $\pm 2.5 \mathrm{~V}$ supplies.

Maximum offset voltages range from 0.8 (LT1354/5/6) to 1.5 mV (LT1363/4/5), maximum input bias currents range from 300 to 2000 nA, maximum input offset currents range from 70 to 350 nA , and settling time to
within $0.01 \%$ of a 10 V step ranges from 280 to 80 nsec . Respective specifications for the LT1357/8/9 and LT1360/1/2 amplifiers are within these ranges. The input noise voltage for all amplifiers is between 8 and $10 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$.

The amplifier family suits a wide variety of applications-from active filters to video. The two amplifiers of the LT1355 and external components can implement a $100-\mathrm{kHz}$ fourth-order Butterworth Filter. Video specifications of the LT1363 include differential gain and phase of $0.06 \%$ and $0.04^{\circ}$, respectively.

Prices range from $\$ 2.25$ and $\$ 2.50$ for the single LT1360 in 8-pin DIP and SOIC packages, respectively, to $\$ 6.80$ and $\$ 7.35$ for the quad LT1359 in 14-pin DIPs and SOICs, respectively (1000). Samples are available.-Anne Watson Swager

Linear Technology Corp, Milpitas, CA. (408) 432-1900.

Circle No. 338

## Cache memory fits onto single chip

Developed on a memory-intensive ASIC foundation, Sony's CXK784862Q is the first in a planned family of integrated cache-memory devices for $80 \times 86$ - and Pentium-based computer systems. The $160-$ pin device contains a complete leveltwo cache-memory subsystem, including memory, a controller, and tag RAM.

The device provides a 256 -kbyte, 2 way set-associative cache. Its main memory is organized as two $32 \mathrm{k} \times 36$-bit memory blocks. It also includes two $4 \mathrm{k} \times 20$-bit tag RAMs and a cache controller. The memory uses a writethrough protocol and is designed for connection to 486 logic-core chip sets.

The cache subsystem chip comes in $33-$ and $50-\mathrm{MHz}$ speeds. It operates in a look-aside configuration, allowing burst access (2-1-1-1) with zero-wait-state performance. You can cascade chips to form cache subsystems as large as 1 Mbyte that offer the same performance as the basic device.

The CXK784862Q comes in a 160-pin plastic quad flatpack and uses less than 2 W when operating at 50 MHz . Samples, $\$ 125$ (100); OEM qty, < $\$ 100(5000)$.
-Richard A Quinnell
Sony Component Products Company, Cypress, CA. (800) 288-7669. Circle No. 339

# WORLD'S GREATEST POWER SUPPLY ICS FOR NOTEBOOK COMPUTERS 

Maxim's industry-leading MAX782/MAX783/MAX786 dual-output 3.3 V \& 5 V notebook power supplies provide:

- Longest Battery Life:
- 95\% efficiency at high load current; $85 \%$ at 10 mA
- $70 \mu \mathrm{~A}$ I ITANDBY for static RAM or real-time clock
- 25 A Ishutdown (MAX783/MAX786)
- Smallest Size:
$-25 \mathrm{~cm}^{2}$ area, 5 mm height (complete circuit)
- $30 \mu \mathrm{~F} / \mathrm{A}$ filter capacitors; $10 \mu \mathrm{H}$ inductors
- 300kHz master oscillator
- Most Complete Solution:
- Replaces 6 or more ICs
- Dual PWM, 3.3V and 5 V buck regulators
- Dual PCMCIA Vpp outputs (MAX782/MAX783)
- Precision voltage monitors
- Lowest Noise and EMI:
- Excellent transient response
- Fixed-frequency for noise-sensitive RF-wireless systems

MAX782 and MAX783 are \$5.95*, and the MAX786 is $\$ 4.15^{*}$. For quick evaluation, order a pre-assembled demo board (order MAX782EVKIT-SO, MAX783EVKIT-SO, or

 MAX786EVKIT-SO).


## FREE Notehook Design Guide-Sent Within 24 Hours! Includes: Data Sheets and Cards for Free Samples

## CALL TOLL FREE 1-800-998-8800

For a Design Guide or Free Sample
MasterCard ${ }^{\circledR}$ and Visa ${ }^{\oplus}$ are accepted for Evaluation Kits or small quantity orders.


Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086, (408) 737-7600, FAX(408) 737-7194.
Distributed by Arrow, Bell, Digi-Key, Elmo, Hamilton Hallmark, and Nu Horizons. Authorized Maxim Representatives: AL, M-Squared, Inc.; AZ, Techni Source Inc.; CA, Mesa, Pro Associates, Inc., Infinity Sales, Inc.; CO, Component Sales; CT, Comp Rep Associates; DE, TAI Corporation; FL, Sales Engineering Concepts; GA, M-Squared, Inc.; ID, E.S. Chase; IL, Heartland Technical Marketing Inc.; IN, Technology Marketing Group; IA, JR Sales Engineering, Inc.; KS, Delltron; LA, BP Sales; MD, Micro-Comp, Inc.; MA, Comp Rep Associates; MI, Micro Tech Sales; MN, Mel Foster Technical Sales, Inc.; MS, M-Squared, Inc.; MO, Delltron; MT, E.S. Chase; NE, Delltron; NV (Reno, Tahoe area only) Pro Associates, Inc.; NH, Comp Rep Associates; NJ, Parallax, TAl Corporation; NM, Techni Source Inc.; NY, Parallax, Reagan/Compar; NC, M-Squared, Inc.; OH, Lyons Corporation; OK, BP Sales; OR, E.S. Chase; PA (Pittsburgh area) Lyons Corporation, (Philadelphia area) TAI Corporation; SC, M-Squared, Inc.; TN, M-Squared, Inc.; TX, BP Sales; UT, Luscombe Engineering Co.; VA, Micro-Comp, Inc.; WA, E.S. Chase; WI, Heartland Technical Marketing, Inc.
Distributed in Canada by Arrow. Authorized Maxim Representative in Canada: Tech Trek.

* 1000 PC, FOB USA, suggested resale.


# EDN-Nsw Products INTEGRATED CIRCUITS 

ATM chip set handles $\mathbf{6 2 2}$ Mbps. Comprising three ICs and a multichip module, the PM53xx ATM chip set implements the physical-layer interface for SONET and SDH transmission media. The set includes the PM5312 transport-terminating transceiver (\$170), the PM5318 serial-to-parallel conversion chip (\$120), the PM5345 Saturn user-network interface (\$47.60), and the PM5712B SONET line interface (\$1100). PMC Sierra, Burnaby, BC, Canada. (604) 688-7300. Circle No. 418

## Step-down controller provides 7A.

The MAX767 controller converts a fixed 5 V supply to a 3.3 V output at up to 7 A without a heat sink. Because of a $300-\mathrm{kHz}$ operating frequency, the device is very small. It also features low-cost external components, including all n -channel construction in the application circuit. All n-channel construction and synchronous rectification result in $90 \%$ efficiency over a wide range of load conditions. The quiescent power of $750 \mu \mathrm{~A}$ drops to $125 \mu \mathrm{~A}$ in standby mode. In 20 -pin shrink SOP packages, the device costs $\$ 3.40$ (1000). Maxim Integrated Products, Sunnyvale, CA. (408) 737-7600. Circle No. 419

## 20-bit DAC has -96-dB distortion.

 The PCM1702 audio DAC features -96 dB max THD plus noise, 104-dB typ dynamic range, $110-\mathrm{dB}$ typ $\mathrm{S} / \mathrm{N}$ ratio, 200 -nsec typ settling time, and $150-\mathrm{mW}$ typ power dissipation. In a 16 -pin DIP or 20 -pin SOP, the $\$ 17.08$ (100) device operates from -25 to $+85^{\circ} \mathrm{C}$. BurrBrown Corp, Tucson, AZ. (800) 5486132.Circle No. 420

## Analog engine conditions instru-

 mentation signals. The 4301 IC combines three general-purpose op amps with characteristics in the 4558 class, an exponentially controlled voltagecontrolled amplifier, and a log-responding rms-level sensor. The IC permits remote programming of front-end gain while sensing true-rms signal levels. The dynamic range is 115 dB , and THD does not exceed $0.01 \%$ at unity gain. In a 20 -pin DIP or 24 -pin surface-mount package, the device operates up to $75^{\circ} \mathrm{C}$. $\$ 4.39$ (1000). That Corp, Marlborough, MA. (508) 229-2500.Circle No. 421

## 10-bit CMOS ADC converts 40 M

 samples/sec. The SPT7860 is part of a family of 10 -bit CMOS ADCs that range from 5 to 40 M samples $/ \mathrm{sec}$. All of
## FREE INFO, FREE POSTAGE

Use our postage-paid reader-service cards to get more information on any of these products.
the converters feature differential linearity of $\pm 1 / 2$ LSB, integral linearity of $\pm 1 \mathrm{LSB}$, and guaranteed no missing codes. $\mathrm{S} / \mathrm{N}$ ratio is 56 dB at an input frequency of 1 MHz . Power dissipation ranges from 75 mW for the 5 M -sample/sec 7835 to 200 mW for the 7860 . The converters feature on-chip T/H amplifiers and input capacitances of 5 pF . In 28-pin DIPs and SOICs, the devices cost $\$ 9.60$ to $\$ 43.50$ (1000). Signal Processing Technologies Inc, Colorado Springs, CO. (719) 528-2314.

Circle No. 422


RS-232C transceiver serves as DTE or DCE ports. The MAX214 programmable 5 V RS-232C contains three drivers and five receivers. A control pin programs the device as an 8-line serial port for data-terminal and data-circuit equipment (DTE and DCE). Dual charge pumps, operating with $1-\mu \mathrm{F}$ external capacitors, generate the voltage to produce minimum $\pm 5 \mathrm{~V}$ transmit-ter-output levels. Data rates are as high as 116 kbps . A shutdown mode reduces the quiescent supply current from 20 mA to $20 \mu \mathrm{~A} . \$ 3.99$ (1000). Maxim Integrated Products, Sunnyvale, CA (408) 737-7600.

Circle No. 423

Fax and voice chip suits portable applications. The 73D2950 datafax/ voice chip set integrates the transformerless Data Access Arrangement (DAA). An optional T version uses the TrueSpeech audio-compression algorithm, which the company recently licensed with the DSP Group. The 3chip set includes a microcontroller, the DSP, and an analog front-end lineinterface circuit. The set and associated RAM, ROM, and DAA components consume $<150 \mathrm{~mW}$ of power. The components suit 3.3 and 5 V systems and
incorporate power-down features. The set costs around $\$ 22$ (OEM); T version, $\$ 29.50$. Silicon Systems, Tustin, CA. (714) 573-6200.

Circle №. 424

Video RAMDAC incorporates clock generators. The ICS5340 merges a triple 8 -bit video DAC with a colorpalette RAM and two timing generators. The device handles 24 -bit color through 8-bit pseudocolor at clock rates to 135 MHz . Its timing generators provide a selection of eight video clocks and two memory clocks. Samples and demonstration boards are available. Prices begin at $\$ 6.95(50,000)$. Integrated Circuit Systems Inc, Valley Forge, PA. (215) 630-5300. Circle No. 425

Op-amp outputs swing rail to rail. The TLC2262 and TLV2262 single-supply op amps consume 0.4 mA . The C2262 operates from one 5 V supply or up to a $\pm 8 \mathrm{~V}$ supply. The V2262 works best on 3 V systems but also runs off 5 V systems. Typical noise at 1 kHz is 12 $\mathrm{nV} / \mathrm{V} \mathrm{Hz}$, and input-bias current is typically 1 pA . Both op amps are available in DIP, SOIC, and thin-shrink SOP packages. The SOP package occupies half the space of a standard surfacemount SOIC package. In DIPs, the TLC2262 and TLV2262 cost $\$ 0.82$ and $\$ 0.99$ (1000), respectively. Texas Instruments, Denver, CO. (800) 4778924 ext 4500.

Circle No. 426

Gate array addresses military needs. The FX150KM gate array has more than 150,000 raw gates and 256 signal I/O pins. The vendor manufactures the chip in a $0.6-\mu \mathrm{m} \mathrm{H}$-GaAs III process featuring a sea-of-gates architecture. Typical gate delays are 60 psec , and gate power dissipation is 0.18 mW unloaded. The device withstands dose radiation $>100$ MRADs. The arrays comply with MIL SPEC 883-C standards and cost $\$ 0.005$ to $\$ 0.03 /$ gate. Vitesse, Camarillo, CA (805) 388-3700.

Circle №. 427

Quad analog switch matches onresistance. The MAX333A CMOS IC has four independent switches with $35 \Omega$ max on-resistance, $2 \Omega$ matching between the channels, and $5 \Omega$ variation over the analog signal range. Charge injection is less than 5 pC , ESD tolerance is greater than 2000 V , break-before-make action is typically 10 nsec , and turn-on and -off times are less than 175 and 145 nsec , respectively. Quies-

# $\pm 18$-BIT SERAL ADC USES ONLY 60UA <br> <br> Interface Directly to Your Transducer for only \$8.00*! 

 <br> <br> Interface Directly to Your Transducer for only \$8.00*!}

Maxim's new MAX132 ADC delivers $2 \mu \mathrm{~V}$ resolution, dissipates only 1 mW max over temperature, and saves even more power with its $4 \mu \mathrm{~A}$ sleep mode. A serial interface reduces board space and allows for inexpensive isolation. And if your application calls for multiple input channels or programmable gain, the MAX132's four digital outputs remotely control a MUX or PGA via the serial interface, eliminating extra "glue" logic and serial control lines.

## - $2 \mu \mathrm{~V}$ Resolution at $\pm 500 \mathrm{mV}$ Full-Scale

- Supply Current Over Temperature:

Operating Mode: $60 \mu \mathrm{~A} 125 \mu \mathrm{~A}$ Max Sleep Mode: $\quad 4 \mu \mathrm{~A} \quad 10 \mu \mathrm{~A}$ Max

- Up to 100 Conv/sec Throughput
- 4 Serially Programmed Digital Outputs for Remote Control of MUX/PGA
- $\pm 10 \mathrm{pA}$ Input Current
- 50/60 Hz Rejection
- Space-Saving 24-Pin DIP and SO
- Parallel Interface Version Available MAX135


Benefit from the MAX132's high resolution, low noise, and 10pA input current by interfacing directly to transducers and other low-level signals.

## Complete Kit Speeds Evaluation, Reduces Design Time

A pre-engineered MAX132 Evaluation Kit and your personal computer can save you hours of component gathering, board assembly and evaluation time. The kit contains a pre-drilled board and all the components needed to build a complete, high-resolution ADC circuit plus application-specific software and an RS-232 interface for your PC
Call 1-800-998-8800 and order MAX132EVKIT, for $\$ 95^{\dagger}$.


## FREE A/D Converter Design Guide-Sent Within 24 Hours! Includes: Data Sheets and Cards for Free Samples

CALL TOLL FREE 1-800-998-8800 ext. 6444

## For a Design Guide or Free Sample

MasterCard ${ }^{\circledR}$ and Visa ${ }^{\circledR}$ are accepted for Evaluation Kits or small quantity orders.
AMXIA


Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086, (408) 737-7600, FAX(408) 737-7194.

[^8]\#2

# Design Engineers Bulletin 

## New Product and Applications Information for Design Engineers

## Xicor's New X9241 Quad Potentiometer Allows Factory Automation of 64 Potentiometer Adjustments via a Digital Two Wire Serial Bus

For complex systems requiring multiple adjustment capability, Xicor offers the new X9241, Quad E2POT. In addition to retaining wiper positions without power, the X9241 offers a two-wire serial interface for controlling the potentiometers independently or simultaneously using microprocessor control commands. A user programmable address allows up to 16 devices to be software controlled via the common two wire serial bus.


## QUAD E²POT Development System

## PC based system automates production adjustments of system potentiometers



Faster analog circuit checkout and calibration is made possible by Xicor's new XK9241W Quad E2POT Development System. This system consists of an X9241 evaluation board, interface cables and software which allows a design engineer to control all functions of the Xicor X9241 Quad E2POT from a menu driven system on a IBM PC Compatible computer. The XK9241W Development System allows the design engineer to place the X9241 in a target analog system and perform all adjustments and configuration needed to recognize the features and benefits of the Quad E2POT. The XK9241 PC based development system can also be used in production environments to automate potentiometer adjustments for initial system calibration.

The XK9241 supports all versions of the X9241 family. It can simultaneously control up to 16 different Quad E2POTs on the same two-wire bus to effectively allow adjustment of 64 individual E2POTs. Orders for the XK9241W can be placed with any authorized Xicor distributor. Suggested resale price is $\$ 188.00$.

The XK9241 can be used in a production environment to optimize the settings of the E2POT.

# EDN-New Products <br> INTEGRATED CIRCUITS 

cent power consumption is $35 \mu$ A. Price starts at $\$ 3.46$ (1000). Maxim Integrated Products, Sunnyvale, CA. (408) 737-7600.

Circle №. 428

## Interface IC handles scanner

 image sensors. The M62490FP works with contact image sensors and CCDs, converting the analog scanner signals to digital. It includes ADC, S/H, gain-control, and black-level-control circuits on chip, offering an 8.5-dB gain with a $5-\mathrm{MHz}$ bandwidth. The 42 -pin device costs $\$ 3.50(10,000)$. Mitsubishi Electronics America, Sunnyvale, CA. (408) 730-5900.Circle No. 429

Palette DACs operate as fast as 250 MHz. The RGB series of palette DACs comes in $170-$ and $250-\mathrm{MHz}$ speeds. The RGB561 ( $\$ 103, \$ 194$ ) handles $1600 \times 1280 \times 27$-bit images with overlay and independent gamma correction. The RGB530 (\$71, \$116) includes 8-bit overlay and underlay with 24 -bit color. The RGB525 (\$52, $\$ 83$ ) uses pixel packing to achieve $1280 \times 1024 \times 24$-bit color with 4 Mbytes of VRAM. IBM Microelectronics, Hopewell Junction, NY. (800) 426-0181.

Circle No. 430

## Stereo codecs offer reduced-cost

options. Alternatives to the AD1848 codec standard in Windows Sound System audio cards, the AD1846 and AD1847 feature lower cost than the Windows cards. The 1846 is pin and register compatible with the 1848 but has reduced dynamic range ( 70 dB ). The 1847 offers a serial interface to reduce pin count from 68 to 44 pins. Production will begin in March, and prices will be $\$ 8$ and $\$ 7.50$, respectively. Analog Devices, Norwood, MA. (617) 329-4700.

Circle No. 431


256-kbit SRAMs have 10-nsec access time. These 256 -kbit CMOS SRAMs, additions to the vendor's Paramount series of SRAMs (part
no.'s PDM4151SA10, PDM41256SA10, PDM41257SA10, PDM41258SA10, and PDM41298SA10), feature a $10-\mathrm{nsec}$ access time. Three of the devices have $64 \mathrm{k} \times 4$-bit architectures. The other two offer organizations of $32 \mathrm{k} \times 8$ and $256 \mathrm{k} \times 1$ bits. The $64 \mathrm{k} \times 4$-bit PDM41298SA10 features an output-enable pin. The 5 V parts have an active current of 135 mA and a standby current of 2 mA . Prices range from $\$ 11.25$ to $\$ 12.10$ (100). Paradigm Technology Inc, San Jose, CA. (408) 954-0500. Circle No. 432

Self-timed SRAM has 10 -nsec access time. The CXK77910A family of self-timed SRAMs has a 10 - or 12 nsec access time. The SRAM can act as cache memory in Pentium and RISC SPARC $\mu$ Ps. The SRAM has a $128 \mathrm{k} \times 9$ bit organization, and an external clock triggers input and output registers. The chip comes in a TSOP or SOJ package and has a $945-\mathrm{mW}$ power consumption. $\$ 100$ (100). Sony Corp of America, Cypress, CA (714) 220-9100.

Circle No. 433

ULTRALIFE ${ }^{\oplus}$ 9-Volt lithium batteries significantly outlast alkalines - up to four times longer - in products powered by 9-Volt batteries. Because ULTRALIFE lasts longer, battery replacement is reduced and product reliability is enhanced. Designing superior ULTRALIFE batteries into your products is a smart move. For proof, call for our white paper on the ULTRALIFE battery's performance in specialty products. And, the next time, specify longlasting ULTRALIFE batteries.


## Stands Alone



Our new HD-PAK ${ }^{T M}$ Series DC/DC Converters give you the most output power, the highest performance and the best features. It's that simple. You won't find a true 54 Watts/in ${ }^{3}$ density ( 300 Watt output) over the specified temperature range anywhere else in an industry standard package. The HD-PAK is rated for 300 Watts of output power at a baseplate temperature of $85^{\circ} \mathrm{C}\left(225\right.$ Watts at $\left.100^{\circ} \mathrm{C}\right)$.

The 300 VDC input HD-PAK is designed specifically for worldwide distributed power applications.

Call, FAX or write us today for more information.

## HD-PAK Features

- Fixed 350 Khz operation
- $-40^{\circ} \mathrm{C}$ to $+100^{\circ} \mathrm{C}$ baseplate temperature
- Low output ripple
- Parallel capability
- Outputs 2.6, 3.3, 5, 12, 15, 24, 28 and 48VDC
- Synchronization ( $300-400 \mathrm{Khz}$ ) from internal or external source
- Up to $90 \%$ efficiency
- UL, CSA and VDE (in process)


# (508) 667-9500 

# EDN-New Products POWER SOURCES 

Quad-output 100W switchers measure $5 \times \mathbf{3 . 3} \times \mathbf{1 . 5} \mathbf{~ i n}$. The US100 series quad-output 100 W switchers accept 90 to 264 V -ac inputs. The units have onboard FCC class B and VDE class A line filters. Each of the four outputs is available in voltages ranging from $\pm 2$ to $\pm 48 \mathrm{~V}$. (Modifications take three weeks.) Multiple-output models, $\$ 93$ (100). Digital Power, Fremont, CA. (510) 657-2635.

Circle No. 561


8W converters run for 1 million hours. The 800 series of $8 \mathrm{~W} \mathrm{de} / \mathrm{dc}$ converters offer 1000 V -dc isolation and 2:1 input-voltage ranges. The units measure $1 \times 2 \times 0.375 \mathrm{in}$. Models are available in single-, double-, and triple-output versions. The converters have remote-on/off and converter-synchronization pins. Line- and load-regulation specs are $\pm 0.2 \%$. All units undergo a 72hour burn-in under a cycled load. Prices range from $\$ 58.80$ to $\$ 66.50$ (100). Conversion Devices Inc, Brockton, MA. (508) 559-0880. Circle No. 562

200W dc/dc converter accepts 300V input. The BASIX dc/dc converters meet VDE0871 Class A requirements without external filtering. Outputs range from 3.3 to 48 V . The units measure $4.6 \times 2.4 \times 0.5 \mathrm{in}$. $\$ 160$ (OEM quantities). Computer Products/Power Conversion America, South Boston, MA. (617) 268-1170.

Circle No. 563

## Regulated 14W dc/dc converters

 have 4:1 max-input range. The KWX series dc/dc converters accept 9 to 36 V or 20 to 72 V inputs. Regulated outputs span 5 to $\pm 15 \mathrm{~V}$ dc. The units measure $3 \times 2.56 \times 0.83$ in. $\$ 53$ (100). Polytron Devices, Paterson, NJ. (201) 345-5885.Circle No. 564

External supply meets medical specs. The MED 115 external supply meets UL 544 . The supply outputs 5 V at 0.75 A and $\pm 15 \mathrm{~V}$ at 0.25 A . Input is via a hospital-approved line cord, and output is via a $6-\mathrm{ft}$. cable and DIN connec-

## FREE INFO, FREE POSTAGE

Use our postage-paid reader-service cards to get more information on any of these products.
tor. $\$ 40$ (OEM quantities); delivery, stock to 10 weeks ARO. Elpac Power Systems, Irvine, CA. (714) 476-6070.

Circle №. 565

Rectifier blocks withstand 5- to 30kV pk reverse voltages. The 3 HG series rectifier blocks handle currents from 2 to 5 A . The blocks are available in half-wave, positive and negative centertap, and doubled configurations. Resis-tance- and capacitor-compensated blocks are also available. A $20-\mathrm{kV}, 2.25 \mathrm{~A}$ unit costs $\$ 62$ (25). HV Components Associates Inc, Farmingdale, NJ. (908) 938-4499.

Circle No. 566

5W dc/dc converters meet MIL-H38534 Class B. MSA series de/de converters measure $1 \times 1 \times 0.27 \mathrm{in}$. The units handle continuous input voltages from 16 to 40 V and meet the power-bus-surge standards of MIL-STD-704A through E. Outputs range from 5 to $\pm 15 \mathrm{~V}$. $\$ 630$ (100); delivery, stock to six weeks ARO. Interpoint, Redmond, WA. (206) 8823100.

Circle №. 567


Demo board exercises power-supply-controller IC. The model HV9120DB-1 demo board comes with an information packet and an application note explaining the company's PWM switching-supply controller ICs. The demo board is a functional highvoltage off-line supply. $\$ 95$. Supertex Inc, Sunnyvale, CA. (408) 755-0100.

Circle No. 568

1000W supply sets outputs at facfory. You can instruct the company to set the secondary outputs of the


PM3386B multiple-output power supply to any voltage between 2 and 24 V dc. As many as five secondary outputs are available. The supply's main output provides 750 W at 5 or 24 V dc. The supply measures $5 \times 5 \times 11 \mathrm{in}$. The unit corrects its input-power factor to $0.99 \%$ and accepts 96 to 264 V -ac inputs. Line and load regulation for the main output are $\pm 0.25 \%$, and ripple and noise are 50 mV p-p. $\$ 1095$ (small quantities); delivery is from stock. Pioneer Magnetics, Santa Monica, CA. (310) 829-6751. Circle No. 569

Solid-state fuse carries 4A. The CS310 solid-state fuse trips in microseconds. Units having voltage ratings as high as 30 V are available. You reset the unit by killing power. $\$ 4.53$ (1000). Inresco, Manasquan, NJ. (800) 684-6330.

Circle No. 570

## MAIL

Send all new product information to:
EDN MAGAZINE
Cahners Publishing Co
275 Washington St
Newton, MA 02158
(617) 964-3030

Fax (617) 558-4470
EDN Bulletin Board System:
(617) 558-4241

MCI: EDNBOS
EDN ASIA
Michael Markowitz, Chief Editor
Cahners Asia Ltd
19th Floor, Centre Point
181-185 Gloucester Rd
Wanchai, Hong Kong
(011) 852 838-2666

Fax (011) 852 575-1690
EDN PRODUCTS
Gordon Publications
Bruce Bennett, Editor
301 Gibraltar Dr, Box 650
Morris Plains, NJ 07950
(201) 292-5100

Fax (201) 898-9281

# Computer-input device conveys 3-D position and orientation 

The Immersion Probe, a penlike stylus mounted on a lightweight mechanical linkage, provides 3-D information to a computer. You hold the stylus like a pencil and move it freely in $3-\mathrm{D}$ space. The device conveys 3-D position (x, y, and $z$ ) and orientation (roll, pitch, and yaw) via a standard serial port. Applications include 3-D CAD, graphic design, digitizing 3D objects, and 3-D virtual-reality interfaces.

The mechanical linkage supports the stylus, reducing operator fatigue during extended use. The linkage also provides physical resistance, to improve control of fine motions. The self-calibrating device uses mechanical sensor ele-


Immersion Probe provides 3-D position and orientation information to a computer via a serial port.
ments that do not suffer from the noise, interference, or shadowing problems of magnetic and ultrasonic tracking devices.
Immersion Probe is available in two models, IC and IX, which vary only in precision. IC measures with 0.05 -in. accuracy in a central region and with $0.10-\mathrm{in}$. accuracy in outer regions; IX improves those figures to $0.025-\mathrm{in}$. and $0.05-$ in. accuracy, respectively. Angular resolution of the IC version is $0.7^{\circ}$; with IX, it's $0.3^{\circ}$. IC costs $\$ 999$; IX is $\$ 1495$. A developer's programming library-for Macintosh, PC, or SGI systems-sells for $\$ 139$.-Gary Legg

Immersion Corp, Palo Alto, CA. (415) 960-6882. Circle №. 401

Rewritable optical disk boosts storage capacity. The 3.5-in. RMD-5300-S magneto-optical disk drive reads and writes ISO-standard 128-Mbyte cartridges and proprietary 256- and 384Mbyte cartridges. The drive senses which type of cartridge you insert. Sustained data rate is as high as 1.528 Mbytes/sec, and average seek time is 35.2 msec. $<\$ 1000$ (OEM). Mass Optical Storage Technologies Inc, Cypress, CA. (714) 898-9400.

Circle No. 402

## CD-ROM drive doubles speed. The

 CDU-33A entry-level addition to the vendor's line of double-speed CD-ROM drives reads multisession disks. Thus, it is compatible with Kodak's Photo CD format, and it can play audio CDs. Average access time is 320 msec ; sustained data-transfer rate is 300 kbytes/sec. $\$ 200$. Sony Electronics Inc, San Jose, CA. (800) 352-7669.Circle No. 403

Transceivers support FDDI over twisted pairs. The PE-6852X series of 100 -Mbyte/sec TP-PMD transceivers supports FDDI over data-grade, unshielded, twisted-pair copper wire. MLT-3 encoding and data scrambling control EMI, and adaptive equalization compensates for signal distortion caused by varying cable lengths (to $100 \mathrm{~m}) . \$ 40$ (1000). Pulse Engineering Inc, San Diego, CA. (619) 674-8100.

Circle No. 404

## FREE INFO, FREE POSTAGE <br> Use our postage-paid reader-service cards to get more information on any of these products.

Wireless data link connects computer equipment. A pair of transceiver units known as Comrad enable a computer to communicate wirelessly with another computer or with peripheral equipment. The units connect to RS-232C ports and operate on the 900 MHz radio band. No FCC license is necessary. \$429.95. Communications R\&D Corp, Indianapolis, IN. (317) 2909107.

Circle No. 405

Tiny video system transmits long distances. The PC-7 video system, which comprises three small boards and a $2.7-\mathrm{oz}$ color video camera, fits in small spaces and can transmit without wires as far as 10 mi . The boards are connected by flexible ribbon cable and can be arranged in different configurations. The smallest configuration is a $2.25-\mathrm{in}$. cube. Camera, $\$ 370$; transmitters start at $\$ 50$. Supercircuits, Austin, TX. (512) 335-9777.Circle No. 406

## Solid-state disk holds 536 Mbytes.

 The MegaRam-35 solid-state disk stores as much as 536 Mbytes in a 3.5in. form factor. It transfers data at 10Mbytes/sec via its SCSI-2 interface, and its access time is $35 \mu \mathrm{sec}$. An RS232 C port allows diagnostic testing. Price depends on capacity-approximately $\$ 100 /$ megabyte. Imperial Technology Inc, El Segundo, CA. (800) 4510666.

Circle No. 407

## Stereo displays boost brightness

 and contrast. Two 19-in. color stereo displays provide higher contrast and brightness than earlier models. The SGS19U works with normal vertical sync or external frame sync; the SGS19C works with stereo-ready workstations or computers that provide a $50-$ to $152-\mathrm{Hz}$ frame sync signal. Both have a liquid-crystal modulator and work with passive stereo glasses. $\$ 8995$ each. Tektronix Inc, Wilsonville, OR. (800) 835-9433, ext 5000.Circle No. 408

## Digitizer works with touch or pen.

 The TouchPen digitizer provides both touch and pen input for flat-panel displays. It draws 60 mA while operating and 2 mA in sleep mode. $\$ 795$. MicroTouch Systems Inc, Methuen, MA. (508) 659-9000.Circle No. 409

## Touchscreen controller fits on halfsized PC card. The E281-4035 touch-

 screen controller fits on a half-sized card for the ISA or EISA bus. Touchresponse time for a $19-\mathrm{in}$. monitor is 22 msec. Onboard diagnostics test the
## Pentek Quad ' C4O VME

## There are other Quad C4O VME hoards. They don't come with half the I/O, software, and DSP experience as the Pentek 4270.

Go ahead. Check out the competitors.
Then call Pentek.
Ask us about

- Data acquisition boards
- Parallel, serial and SCSI interfaces
- Telecom interiaces and digital receivers
- Our other 'C40 and 'C30 DSP processors
- Our Swiftools ${ }^{\text {Wu }}$ development environment, SwiftNet ${ }^{\text {TM }}$ network protocol for distributed VMEbus systems, DSP libraries, real-time OS, and device divers.

Youill soon know about our DSP experience and what we mean when we say,

# When it comes to DSP... Pentek has the whole solution 



# $80 C 196$ 

## In-Circuit Emulators

Microsoft Windows 3.1 based user interface
Pull-down Menus
Speed bar (point and click)


To learn more, please call (408) 866-1820 for a FREE Demo Disk. For more information via your Fax, call our 24-hour Information Center at (408) 378-2912.

## понаu <br> CORPORATION <br> 51 E. Campbell Avenue <br> Camphell, CA 95008-2053 <br> Fax. (408) 378-7869 <br> Tel. (408) 866-1820

- Memory contents shown during real-time emulation (Shadow RAM).
- Code Coverage and Program Performance Analysis.
- CCB's controlled from user interface. (Wait states, timing mode, bus width and more.)

[^9]
## EDN-New Products COMPUTERS \& PERIPHERALS

touchscreen, controller, and cabling. From \$255. Elographics Inc, Oak Ridge, TN. (800) 868-6824. Circle No. 410

## X terminals lower entry-level cost.

 The ECX series of color X terminals perform better and cost less than their predecessor models. Three modelswith $1024 \times 768$ resolution in $14-, 15-$, and 17 -in. monitors-perform at 52,000 Xstones. Prices, respectively, are $\$ 1795, \$ 1995$, and $\$ 2595$. Network Computing Devices Inc, Mountain View, CA. (415) 694-0650. Circle №. 411
## Touch frame fits flat-panel dis-

 plays. The Modular/1LP touch frame mounts on all $200 \times 150-\mathrm{mm}$ flat-panel displays, including many from Hitachi, Panasonic, Sharp, and Toshiba. The device includes a sealable scanning IR screen with circuitry that compensates for water, dust, and airborne particulates. The unit is available with a soft-ware- or hardware-based controller, a PC/104 controller, or an RS-232C controller. \$380. Carroll Touch, Round Rock, TX. (512) 244-7040. Circle No. 412ISA parallel interface meets MIL specs. The NTDS-4610, an NTDS/AT half-length adapter for ISA-bus systems, complies with MIL-E-16400/ MIL-STD-2036 and MIL-STD-1397B standards. It features stress screening and conformal coating; it can operate in all four Naval Tactical Data Systems parallel environments. \$4589. S T Research Corp, Newington, VA. (703) 550-7000.

Circle №. 413

Flat-panel VGA monitor is useful in hospitals. The ELM-VGA electroluminescent flat-panel display suits hospital information and point-of-care systems. The $10-\mathrm{in}$. display is 2.7 in . thick; it can mount on a wall, a desk stand, or a bedside swing arm. Users can view its monochrome images from any angle. \$1395. Planar Systems Inc, Beaverton, OR. (503) 690-1100.

Circle No. 414

Pocket-sized book is PC reference. The 94-pg PC Technical Source Book provides a quick-reference compendium of the most commonly needed facts and figures from myriad PC hardware and software manuals. Contents include diagnos-
tic error codes, CPU summaries, XT and AT add-on card dimensions, BIOS entry points, DOS keystrokes, keyboard scan codes, and ASCII control codes. Free. Industrial Computer Source, San Diego, CA. (619) 271-9340. Circle No. 415

SBus card lowers graphics cost. The TGX260 graphics frame buffer for the SBus accelerates 2- and 3-D vector rendering for a lower price than Sun products, according to the manufacturer. The single-slot, 8 -bit-color, doublebuffering card is compatible with all SPARC workstations. It has programmable resolution and refresh rates as high as 76 Hz for $1024 \times 768$ resolution. $\$ 3495$. Integrix Inc, Newbury Park, CA. (805) 375-1055.

Circle No. 416

## PCMCIA card holds SCSI controller.

The SCSI2GO PCMCIA Type II card contains a SCSI controller. An interface cable to the 16 -bit device provides a 50 -pin SCSI-2 connector. Supplied software automatically reconfigures your system when you plug the card into a PC. \$329. Future Domain Corp, Irvine, CA. (714) 253-0400. Circle No. 417

## HIGH POWER FACTOR

Custom Switching Power Supplies
for 0 Engineering work stations

- Computer main frames
- Computer peripheral equipment
- Business equipment
- Telecommunications



## - High power factor 0.99 - Design, manufacturing in Japan - Repair center in U.S.A.

FDK also specializes in DC-DC converters, hybrid ICs, memory cards, ferrite cores, lithium batteries, stepper motors, optical isolators, etc.

## FDK Your Best Strategic Partner FDK AMERICA, INC.

A Division of Fuji Electrochemical Co., Ltd.
San Jose Office: 3099 North First Streel, San Jose, CA 95134, U.S.A.
TEL: 408-432-8331 FAX: 408-435-7478
Dallas TEL: 214-650-7742 FAX: 214-650-7792
Boston TEL: 617-487-3198 FAX: 617-487-3199


## THE POWER TO DRIVE 2 WINDINGS WITH ONE IC

## 2916, 2917, \& 2918 Dual Full-Bridge PWM Motor Drivers

## FEATURES

- For Bipolar Stepper Motors or For Two DC Motors
$\pm .75 \mathrm{~A}$ or $\pm 1.5 \mathrm{~A}$ Continuous Output Current
- 45 V Output Sustaining Voltage
- Internal PWM Current Control
- Internal Clamp Diodes
- Internal Thermal Shutdown

Circuitry Elegantly Engineered To Meet Your System Requirements
Containing two full bridges, the Allegro's 2916, 2917, \& 2918 motor drivers are designed to drive both windings of a bipolar stepper motor or bidirectionally control two dc motors. Each bridge is capable of sustaining

45 V and includes internal pulsewidth modulation (PWM) control of the output current to $\pm .75 \mathrm{~A}$ (2916) or $\pm 1.5 \mathrm{~A}(2917,2918)$. Current is determined by the user's selection of a reference voltage and sensing resistor. Included on chip are ground clamp and flyback diodes for protection against inductive transients. Internally generated delays prevent cross-over currents when switching current direction. Thermal protection circuitry disables the outputs if the chip temperature exceeds safe operating limits.

## Designed For Manufacturability

Allegro's ICs are "designed-formanufacturability" under stringent standards of Total-Quality. Design/ Production teams, under our

PACE (Product And Cycletime Excellence) program, work closely with our customers to meet their time-to-market and quality/reliability objectives.
Headquartered in Worcester, Massachusetts, Allegro operates two Wafer-fabrication plants as well as assembly/test facilities. Design centers are located worldwide, sharing common cell libraries and design tools.

## Take A Test-Drive... Call For Samples

Samples are available now. Just give us a call at $1 \cdot 508 \cdot$ ALLEGRO and we'll have our Sample Pack in the mail to you the same day. After all, the measure of our success can only be your total satisfaction.

## THE PACE QUICKENS

# "Allegro. 

Formerly Sprague Semiconductor Group

## CALL 1-508 • ALLECRO

## Micromachines regulate gas flow.

 The MiniPR family of gas-pressure regulators employs silicon micromachines to regulate gas pressures from 0 to 30 or 0 to 100 psig with an accuracy of $\pm 1 \%$ FS. The regulators handle gas-flow rates from 0.1 to $1500 \mathrm{cc} / \mathrm{min}$. The hybrid units operate over 0 to $50^{\circ} \mathrm{C}$ and consume significantly less power than electromechanical regulators. A 0 to 10 V signal controls the unit, and power consumption is 2.5 W typ. A typical application would be a portable, battery-powered gas chromatograph. $\$ 275$ (10). Redwood MicroSystems, Menlo Park, CA. (415) 617-1209.Circle №. 367
$\mathbf{R - 2 R}$ network is integrated. The IPEC R-2R precision resistor network combines 16 resistors in the usual ladder configuration. The unit comes in 25or $50-\mathrm{mil}$ pitch, surface-mount packages. Standard values are 10,25 , and 50 $\mathrm{k} \Omega$. $\$ 1.35$ to $\$ 2$. California Micro Devices Co, Milpitas, CA. (408) 2633214.

Circle №. 368

Right-angle LEDs are surface mountable. The SIDELED rightangle, surface LEDs come in hyper red, super red, orange, yellow, blue, green, and pure green. The units are 4 mm high. Two emitter versions and one phototransistor version are available for IR applications. $\$ 0.24$ to $\$ 1.82$ (1000). Siemens Components Inc, Cupertino, CA. (408) 297-7910.

Circle No. 369

Heat-resistant compound fills many electronics niches. You can mold the Flamehold heat-resistant compound into prototype heat sinks. The compound also replaces machined fixtures during prototype production runs. The material withstands the heat of wave soldering and holds shields, coils, brackets, and other components in place. The material is dimensionally stable, does not deform or swell under heat, does not soil or corrode parts, and is simple to apply and remove. The compound is safe and nontoxic. You can reuse the material indefinitely by adding water. $\$ 30$ (5 lb). Nassau Research Corp, Aliquippa, PA. (412) 375-3300.

Circle No. 370

Probe measures surface resis-
tance. The model 850 surface-resistance probe measures point-to-point and point-to-ground resistance to EOS/ESD standards 4.1 and 7.1, NFPA

## FREE INFO, FREE POSTAGE <br> Use our postage-paid reader-service cards to get more information on any of these products.

99, ASTM F150, and applicable DoD standards. The probe weighs 5 lbs and uses a $2.5-\mathrm{in}$.-diameter, conductiverubber electrode having 65-durometer hardness. The probe will work with common voltmeters. With it, you can measure floors, mats, workbenches, and a variety of other surfaces. ElectroTech Systems Inc, Glenside, PA. (215) 887-2196.

Circle No. 371

Test probe grips large test points. The KLEPS 280 test probe has a steel, spring-loaded jaw that opens to 0.86 in . Like its smaller cousin's jaws, this probe's jaws simultaneously extend and

open when operated. The probe accommodates $4-\mathrm{mm}$ banana plugs having fixed or retractable sleeves. Thus, the probe meets DIN VDE 0110 electricshock requirements for 1000 V connection. The probe comes in red or black. KLEPS 280: $\$ 19$; delivery stock to six weeks ARO. Richard Hirschmann of America, Riverdale, NJ. (201) 8355002, ext 230.

Circle No. 372

## Transistors with integrated bias

 resistors save space. The MUN 2111/2211 series of transistors has bias resistors, a single transistor, and mono-lithic-base and base-emitter resistors. NPN and PNP devices are available in SC-59 surface-mount packages. \$0.12 (3000). Motorola Inc, Semiconductor Products Sector, Phoenix, AZ. (602) 244-3742.Circle №. 373

## Connector family lowers insertion

force. New members of the MicroStrip family of high-density, controlledimpedance, board-to-board and cable-to-board connectors boast 25\% lower insertion forces than previous members
of the family offered. The connectors have 40 high-speed signal lines/in. $\$ 0.15$ to $\$ 0.25$ per line. AMP Inc, Harrisburg, PA. (717) 564-0100.

Circle No. 374

Heat sinks cool multiwatt devices. Two heat sinks slide onto multiwatt devices, requiring no mounting hardware. The model 566010 is $1.22-$ in. tall, has four mounting clips, and suits medium-power devices. The model 530510 is $0.62-\mathrm{in}$. tall and suits low-power applications. PC-board soldering tabs are available for increased sturdiness. \$0.44 (5000). Aavid Engineering, Laconia, NH. (603) 528-3400.

Circle No. 375

Custom membrane-switch panel drops in. The Series 70 custom membrane switches feature a drop-in panel. The switch panel has an accompanying pe board that is 9 to 22.5 mm behind the front panel, depending on switching functions. LED-illuminated switches are optional. $\$ 8$ to $\$ 10$ per function. EAO Switch Crop, Milford, CT. (203) 877-4577.

Circle No. 376

IGBT modules shoulder greater amperages. The H-Series IGBT modules now handle 300 and 400 A at 600 V using the same-sized package as did the previous 200 and 300 A units, respectively. Despite the greater current-carrying capacity, case temperatures have not increased. The modules include a soft-recovery diode. $\$ 177.73$ to $\$ 231.04$. Powerex Inc, Youngwood, PA. (412) 925-4422.

Circle №. 377

Connectors mate to miniature valves. The GDS series connectors mate with DIN 43650 Form C miniature valves used for industrial control. Female cable-mount and male panelmount versions are available with solder or screw-wire attachments. The connectors have an IP 65 rating (suitable for hose-down and spray environments). \$1.32 (1000). Richard Hirschmann of America, Riverdale, NJ. (201) 835-5002, ext 230.

Circle No. 378

Aluminum capacitors deliver peak currents to high-power audio amplifiers. The Boomer-Cap line of aluminum capacitors suits professional audio amplifiers have outputs as high as 10 kW pk . The 1.2 F units measure $3 \times 85 / 8$ in., and 1 F units measure $3 \times 5 / 8$ in. Rated for $10-\mathrm{kA}$ pk cur-
rents, the capacitors are an outgrowth of Strategic Defense Initiative research. Their voltage rating is 20 V . $\$ 35$. Cornell Dubilier, Pickens, SC. (803) 878-6311.

Circle No. 379

## Touch screen plugs into multime-

 dia players. The Crystal Clear touch screen for multimedia players connects using either an 8- or 9-pin "RS-232-C" connector. Versions are available for Philips Consumer Electronics CD-I 220 and 604 CM135 monitors and other popular multimedia monitors. $\$ 495$. Interaction Systems Inc, Watertown, MA. (617) 923-6001.Circle No. 380

Fuseholders meet IEC requirements. The FPG series fuseholders for $5 \times 20-\mathrm{mm}$ fuses meet the powerdissipation requirements of IEC 1276,PC2. Panel-mount versions handle 4 W ; pc-board versions handle 2.5 W . The series also meets the shock-safety requirements of IEC 529. The units' materials meet UL94V-O with an oxygen index of $31 \%$ and a comparative tracking index of 275 . The series is insert molded for a complete seal at its base, suiting potted applications. Tab or solder connections are available. Panel-mount versions also have a front seal. UL and CSA rate the fuseholders for 16 A at $250 \mathrm{~V}(10 \mathrm{~A}$ at 250 V by VDE, SEMKO, and SEV). Fuseholders, $\$ 0.82$ (500). Delivery is from stock. Schurter, Petaluma, CA. (707) 7786401.

Circle No. 381

## Micromachined accelerometers

 feature response to $\mathbf{2} \mathbf{~ k H z}$. A family of micromachined, surface-structure accelerators comes in $10,25,50$, and 100 g versions. The units come in 20 -pin leadless chip carriers (LCCs). The model 1010 outputs a digital pulse stream whose rep rate is proportional to acceleration. The model 1210, operating from 5 V , provides a $\pm 3 \mathrm{~V}$ analog output. The unit has a $100-\mathrm{dB}$ range. The model 1100 threshold accelerometer generates a logic output when acceleration exceeds a threshold. Operational temperature range is -55 to $+125^{\circ} \mathrm{C}$. Model 1010 LCC, \$59; J-lead, \$64 (1000). Silicon Designs Inc, Issaquah, WA. (206) 391-8329.Circle No. 382

Data-access arrangement meets Japanese specs. The CH1817J family of data-access arrangements (DAAs), meets Japan Approvals Institute of Telecommunications Equipment
(JATE) and Ministry of Posts and Telecommunications specifications. The units are compatible with modem and fax chip sets, including V.32bis through V.TURBO and V.FAST. Single-ended and differential models are available. \$15. Cermetek Microelectronics, Sunnyvale, CA. (408) 752-5000. Circle No. 383


Heat sinks cool TO220, 218, TO3$\mathbf{P}$, and multiwatt devices. A family of 1.65 and 2 -in.-wide heat sinks mounts vertically and provides a threaded mounting hole. You can mount the heat sinks with tin-plated solderable studs or screws. $\$ 1$ (1000); delivery is three to four weeks ARO. International Electronic Research Corp, Burbank, CA. (213) 849-2481.

Circle No. 384

Space-rated, battery-cell-bypass switch prevents power loss after individual cell's failure. The model 1176 cell-bypass switch senses a cell's failure in a battery, automatically bypassing the failed cell. The switch detects cell-leakage current and uses one or two electromechanical actuators to handle as much as 300 A . Switch operation occurs without shock, vibration, or debris. Model 1176, \$1950 typ (50); delivery, 12 weeks ARO. G\&H Technology Inc, Camarillo, CA. (805) 484-0543.

Circle No. 385

## Semiconductor laser's emission

 matches HeNe gas lasers'. The HL6312G solid-state laser diode produces a $5-\mathrm{mW}, 630-\mathrm{nm}$ output, which is the same wavelength as HeNe gas lasers'. Typical operating specs are 2.7 V at 65 mA , suiting battery-powered applications. The unit's operating lifetime is 1000 hr at 5 mW and $50^{\circ} \mathrm{C} . \$ 79$ (1000). Hitachi America Ltd, Brisbane, CA. (415) 589-8300. Circle No. 386500-MHz solid-state switch has $8 \Omega$ on-resistance and $10-\mathrm{pF}$ oncapacitance. The DG643 single-pole,
double-throw analog switch handles 75 mA . The units come in small-outline, surface-mount packages. 16 -pin plastic DIP, $\$ 1.80$; SO-16, $\$ 1.96$ (1000). Siliconix, Santa Clara, CA. (408) 988-8000.

Circle No. 387


#### Abstract

Electrolytic-capacitor mountings protect capacitors and facilitate pc-board cleaning. The ECM series of electrolytic-capacitor mountings allow venting and proper draining during pc-board cleaning. The units are made from UL-rated 94V-2 nylon per ASTM D4066 PA111 and raise the capacitor 0.050 in . above the pc board. The mountings ease inspection and protect the caps from shock, vibration, and accidental lead bending. $\$ 44.50$ per 1000 (10,000). Bivar Inc, Irvine, CA. (714) 951-8088.

Circle No. 388


High-brightness green, amber, and red LEDs illuminate large-area displays. High-brightness LEDs radiate in a $60^{\circ}$-horizontal and $30^{\circ}$-vertical pattern, which is twice the viewing angle of conventional high-brightness LEDs. The $570-\mathrm{nm}, 270-\mathrm{med}$ HLMPV500 costs $\$ 0.28$; the $592-\mathrm{nm}, 460-\mathrm{mcd}$ HLMA-VL00 costs $\$ 1.07$; and the 644$\mathrm{nm}, 1000$-med HLMA-V100 costs $\$ 0.72$ (1000). All versions come in T-1 ${ }^{3 / 4}$ untinted, nondiffused packages. Hewlett-Packard Co, Santa Clara, CA. (800) 537-7715, ext 7939. Circle No. 389

Telecommunications-relay series meets 2500 V Bellcore specification for voltage-surge isolation. The FBR10 telecommunications-relay series measures $0.2 \times 0.1 \mathrm{in}$. and consumes 140 mW when energized. The units switch 220 V dc or 250 V ac max at 2A max. The units perform 200,000 operations at 30 V dc, 1.5 A resistive. The devices come in a 12 -pin DIP with two form-C contacts. $\$ 3.47$. Fujitsu Microelectronics Inc, San Jose, CA. (408) 922-9000.

Circle №. 390

PCMCIA connector is smaller and thinner than its predecessors. The IC7 series of 68 -pin connectors suits PCMCIA Type I, II, and III memory cards. The units are through-hole or surface mountable (either side of a pc board) and offer a choice of left or right eject buttons. The units have $1.27-\mathrm{mm}$ contact spacing. They measure $85 \times$ $65 \times 5.4 \mathrm{~mm} . \$ 4.50(1000)$. Hirose Electric Inc, Simi Valley, CA. (805) 5337958.

Circle No. 391

## Tomorrow's Technology... Today



"With the convergence of computing and communications technologies, consumer demand for computerized wireless products is gaining momentum. Stanford Telecom has developed a high-performance solution that is cost-effective for the commercial, high-volume OEM market.

To achieve optimum performance in terms of cost-efficiency, quality, and customer service, we have partnered with Zilog to offer the STEL-2000. It is designed for a large number of high speed burst data applications such as wireless LANs and data acquisition systems including inventory control systems and medical telemetry systems.

Our relationship with Zilog will
 continue to provide a strong alliance to accommodate the increasing demand for the STEL-2000."


Vice President and General Manager

- Stanford Telecom ASIC \& Custom Products Division

Contact your nearest Zilog sales office or authorized distributor for more information.

210 E. Hacienda Avenue Campbell, CA 95008-6600 (408) 370-8000 FAX (408) 370-8056

# For $\$ 995$ you can have a great function generator from SRS ... 



## ... or half of an HP or Wavetek.



Direct Digital Synthesis (DDS) is the innovative function generator architecture pioneered by SRS. First introduced in the ground-breaking 30 MHz DS345, DDS is now available in two NEW products, the DS335 and DS340. All three instruments have the advantages of DDS - one microhertz frequency resolution, low distortion outputs, linear and logarithmic frequency sweeps, and outstanding frequency accuracy. Optional computer interfaces provide complete control for remote or ATE applications.

## - DS335 - \$995

3.1 MHz Function Generator

Sine, Square, Triangle and Ramp Waveforms Low Distortion Outputs, -70 dB (.1\%THD) Available GPIB and RS-232 Interfaces

## - DS340 — \$1595

15.1 MHz Function Generator Plus FSK and Arbitrary Waveforms with 12 bits, 16k points and a $40 \mathrm{MS} / \mathrm{s}$ clock Available GPIB/RS-232 with Arb Software

Two new function generators with the performance, features and quality you need-at half the price. For more information or to arrange a demonstration call our applications engineers at (408) 744-9040.

## Affordable Performance. Only from SRS.

SRSSTANFORD RESEARCH SYSTEMS
1290-D Reamwood Avenue • Sunnyvale, CA 94089
TEL (408)744-9040 • FAX 4087449049

This advertising is for new and current products.

## Please circle Reader Service number for additional information from manufacturers.



CIRCLE NO. 230


CIRCLE NO. 233


CIRCLE NO. 231
UNIVERSAL/GANG PROGRAMMERS


FLEX-700
40 pins from $\$ 845$
48 pins from $\$ 945$
TUP-400300 \$745/5575

As FLEXible as your needs are:

- Supports EPROM, FLASH, PLD, FPGA, GAL, MPU, ...in DIP, PLCC, SOP, QFP, PGA
- Expandable from 40 pins to 256 pins and to 4 or 8 sockets for gang programming. - Universal 44,68 , \& 84 pin PLCC modules. - Free software updates via BBS
- Programming algorithms approved by IC Manufacturers.

| Trinal | Tribal Microsystems Inc. 44388 S. Grimmer alvo., fremont, CA 94538 Tel: (510) 623-8859 <br> Fax: (510) 623-9925 |
| :---: | :---: |

CIRCLE NO. 234


Relex Reliability Soffware, long known for its power and flexibility, is now available for Windows, the Mac, and DOS! With features such as a powerful CAD interface, system modeling, impressive graphics, and unmatched user-friendliness, Relex is the ultimate, intuitive solution!

- MIL-HDBK-217 - Bellcore • Parts Count -- Mechanical • CNET • FMECA - more •

Call 410-788-9000 Today For a Free Demo! Innovative Software Designs, Inc. Two English Elm Court 410-788-9000 Baltimore, MD 21228 USA FAX 410-788-9001 CIRCLE NO. 232


Save time.
Savemoney.
Our wide range of
C-programmable miniature
controllers are ideal for control ap-
plications, data acquisition, and test and measurement. Compact and low in price (the Little PLC ${ }^{\text {TM }}$ above is $2^{\prime \prime} \times 3^{\prime \prime}$ and $\$ 195$ ), these controllers are programmed with our easy-touse Dynamic $\mathrm{C}^{\text {TM }}$ development system. Our controllers feature digital I/O, ADCs and DACs, relays and solenoid drivers, RS232 and RS485 serial ports, battery-backed memory and time/date clock, LCDS, keypads, enclosures and more!

24-Hour AutoFax 916.753.0618. Call from your FAX.
1724 Picasso Ave.
Davis CA 95616
916.757 .3737
916.753.5141 FAX
CIRCLE NO. 235


For those small circuit analog designers who want the technical sophistication of PSpice, we now have a low cost solution for you!

Small-circuit PSpice is now available at an unprecedented price of \$1,495

The PSpice circuit simulator comes complete with:

- Analog library of over 7,200 devices.
- Analog Behavioral Modeling.
- Monte Carlo \& sensitivity/worst-case analyses.
- Enhanced graphical waveform analyzer.
- Device characterization.
- Stimulus generation.


## Gang, Set \& Match

- PP42 - the total solution for Gang/Set programming of EPROMs and EEPROMs
- 8,16 or 32 -bit programming of device sets in a single operation ( 24 to 32 pins)
- Optional modules for ganging Micros, Masked ROM pinout EPROMs, 40-pin DIP/16-bit or 32-PLCC EPROMs
- 4 Mbits RAM standard - expandable to 64 M
- Serial and parallel ports
- 'Stand-alone' or PC operation

Stag Microsystems, Inc.
Tel: (408) 988-1118 Fax: (408) 988-1232


CIRCLE NO. 237

## Schematic

Capture
for
Windows
and Macintosh ${ }^{\text {® }}$

## DESIGNWORKS ${ }^{\text {TM }}$

The universal schematic capture front-end is now available for Windows. DesignWorks ${ }^{1 \mathrm{M}}$ for Windows has all the same workstation functionality as its Macintosh counterpart, including full hierarchy with unlimited levels, automatic gate packaging and comprehensive symbol libraries. DesignWorks is built to work with PCB, FPGA, ASIC, and SPICE packages from any vendor. Custom netlist/report generation, back annotation, EDIF schematic support and a custom programming interface free your designs from being locked into one layout package or one simulator.
CALL (800) 444-9064 FOR YOUR FREE DEMO! CAPILANO COMPUTING
(604) 522-6200 Fax (604) 522-3972
 FLASH

## Announcing the

 immediate availability of "Designing with Flash Memory",by Dipert and Levy! This reference is destined to be the flash memory bible for years to come. It covers components and cards, both hardware and software, including PCMCIA and ExCA!Written by the experts! 422 pages, soft cover, $\$ 49.95$. Unconditional 30-day money-back guarantee. Call now!

## Annabooks

1-800-462-1042
MasterCard, Visa
619-673-0870 American Express, and 619-673-1432 FAX

Company POs
accepted
CIRCLE NO. 239


| 4-Color <br> Product Mart Ads Are Available in EDN Magazine and Products Editions! <br> For an additional \$340, you can run your <br> Product Mart Ad in color. <br> For more information, call Joanne Dorian at (212) 463-6415. $\qquad$ <br> CIRCLE NO. 243 | PLCC PROBING <br> IN SOCKET <br> - Probe socketed PLCC chips <br> - Lowest profile socketed PLCC PROBE <br> - Mechanically and electrically reliable connection <br> - Choice of PLCC, PGA, LCC, cable (top socket) <br> - Sizes from 20 to 84 pins <br> - Optional height extender <br> - Custom design services | POWER TRANSFORMERS AND INDUCTORS CUSTOM SWITCHING MAGNETICS <br> - IS0 9001 Certified <br> - Cost effective designs <br> - $100 \%$ Electrical testing for critical parameters <br> - Surface mount packages available <br> - UL, IEC, VDE, CSA compliance <br> - Various footprints and mounting options <br> - Custom, precision core grinding <br> GFS Manufacturing, Inc.; Dover, NH. Telephone: 603/742-4375, Fax: 603/742-9165. |
| :---: | :---: | :---: |
| PCB RUSH SERVICE Proto Manufacturing |  |  |
| 左 24 hour Multi/Rigid <br> m 10 day std delivery <br> A. Design \& CAM <br> Laser Plotting <br> LPI/DFSM <br> Mil GF \& GI <br> Nice People <br> Dial (800) PCB-RUSH <br> Sun Circuits Incorporated 5124 Calle del Sol <br> Santa Clara, CA 95054 <br> (408)727-7784 fax (408)727-0347 <br> BBS/Modem (408) 988-3591 | Oyster's new catalogue and data sheets contain detailed information on a wide range of hand-held terminals. The terminals interface with a spectrum of micro-processor-controlled equipment in a variety of applications. The literature specifies terminal use, and a special chart allows a choice of specification to suit your requirements. So for the essential hand-held reference, it's got to be Oyster. <br> Oyster <br> Every hand-held terminal you'll ever need. | PILOT-U84 Universal Programmer The Leader in New FPGA Support <br> - Altera MAX 7064, 7128 - Xilinx 1736D, 1765D etc <br> - Intel FX-740, FX-780; $87 \mathrm{C} 196 \mathrm{KD}, \mathrm{KR}, \mathrm{JR}, \mathrm{MC}$ etc <br> $\bullet$ Moto 68HC711D3, E9; 68HC705 C8,C9,P9 etc <br> - AMD MACH435, 29FO40, 16R8-4 - Lattice PLSI etc <br> - All packages to 256-pin: PLCC,PGA, QFP, TQFP,SOIC <br> For immediate support, please call <br> 800-627-2456 FAX: (408) 736-2503 <br> CIRCIE NO 248 |



Only a Specialized Keypad Manufacturer Could Provide Versatile and Economic Products. With more than 11 years of experience in this field, we proudly offer you various types of conductive silicone rubber pads, rubber pads with multicolor keys and multicolor printing, translucent parts for backlighting. Please contact us early for design assistance and information. Fax (818) 445-6084
CIRCLE NO. 249


## HAND HELD TERMINALS \& COMPUTERS <br> Industry Proven Reliability

- RS-232, RS-422, RS-485
-5VDC, Extended 8-24 VDC or Battery Powered
- $4 \times 20$ or $8 \times 24$. $16 \times 32$ Supertwist Liquid Crystal Displays - Rugged Ergonomic Housing
- Full Range of Models Available
- Off The Shelf or

Quickly Customized To Suit Your Needs



Two Technologies 419 Sargon Way Horsham, PA 19044 Tel: (215) 441-5305 Fax: (215) 441-0423
CIRCLE NO. 251

## Speed Your Product to Market



With The QED Board ${ }^{\text {Tw }}$
Ready-to-Use Computer Saves You Time and Effort

- Onboard hardware and software control dozens of analog and digital I/O lines, serial ports, keypad and LCD display - High level programming language includes hundreds of useful functions for data analysis and instrument control - Complete QED Product Design Kit is available to provide quick hassle-free instrument prototyping
Call or fax now for a complete QED catalog! Phone 510/790-1255•Fax 510/790-0925戠进 Mosaic Industries, Inc.
Hes. 5437 Central Ave., Suite 1 • Newark, CA 94560


## 486 Single Board Computers \& Mvik



14 Slot 486DX2-50 4MB 120MB HD .. \$2,295 486SX-25 Single Board Computer .... \$ 575 486DX-33 Single Board Computer .... \$ 775
ORDER DESK 1-800-777-4875 US LOGIC

Made In U.S.A.
7004 Convoy Court, San Diego, CA 92111
(619) 467-1100 • FAX (619) 467-1011 The Intel Inside Logo is a registered trademark of Intel Corporation. 3 year warranty applies to Falcon-II Single Board Computer.

## TCP/IP \& SNMP <br> NETWORKING PROTOCOLS

## Add them to your

 System Designs with: FUSION Developer's KitV FUSION TCPIIP protocol suite
T FUSION SNMP agent MIB $2+$ Ver. 2
V Flexible architecture - C source code
V Used in hundreds of process control, embedded systems, and end-user
designs
F Full support, training, consulting and porting services

For More Information Call
(800) 541-9508
(805) 484-2128 • Fax (805) 484-3929

Pacific Softworks
CIRCLE NO. 252

BEST PRICE FOR PROTOTYPE CIRCUIT BOARDS

## FR-4 • FLEX • POLYIMIDE

 24 HOUR TO 120 HOUR| LAYERS | TOTAL SQ. IN. AREA |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | 16 | 32 | 64 | 96 | 120 |
| SINGLE | \$230 | \$ 260 | \$ 300 | \$ 350 | \$ 380 |
| DOUBLE | \$290 | \$ 320 | \$ 380 | \$ 440 | \$ 480 |
| FOUR | \$630 | \$ 720 | \$ 850 | \$ 980 | \$1,040 |
| SIX | \$780 | \$ 880 | \$1,040 | \$1,200 | \$1,300 |
| EIGHT | \$930 | \$1,050 | \$1,130 | \$1,420 | \$1,540 |
|  |  |  |  |  |  |
| MODEM (408) 988-3415 <br> CORPORATION <br> TEL. (408) 988-3980 • FAX (408) 988-4534 3391 KELLER STREET • SANTA CLARA - CALIFORNIA 95054 |  |  |  |  |  |
|  |  |  |  |  |  |

CIRCLE NO. 255
NICHICON ELECTRONIC COMPONENTS CATALOG

Now available from Nichicon (America) Corporation is the company's 184 page '94 Electronic Components Catalog. Inside are detailed performance specifications and dimensions for Nichicon's lines
 of aluminum electrolytic capacitors, tantalum capacitors, plastic film capacitors, positive thermistors, and hybrid ICs. Complete ordering information includes a part numbering system, cut or formed leads, taped leads and taping for chip type capacitors.

Nichicon (American) Corporation 927 E. State Parkway, Schaumburg, IL 60173 (708) 843-7500 • FAX: (708) 843-2798

## Consistency

## to the power of EDN Product Mart

CIRCLE NO. 253


These high performance \& low cost desktop programmers support more than 2,500 devices with free software updates via BBS. The support includes $\mathrm{E}(\mathrm{E})$ PROM, FLASH, BIPOLAR, PLD, GAL, EPLD, PEEL, MICRO, etc. Adapters are available upto 84 pin PLCC PGA, \& SOIC package.
ROM MASTER programs upto 4MB EPROM. \$129.

(408) 524-1929

757 N. Pastoria Avenue
(408) 245-7084 FAX Sunnyvale, CA 94086

CIRCLE NO. 256

## Combine your

## Product Mart ads in EDN Magazine and Products Editions

for higher impact and a lower rate!



Wouldn't you rather draw HDL? With StateCAD ${ }^{\text {TM }}$ you can!
StateCAD enables you to draw state diagrams and automatically analyze them for design flaws. From state diagrams StateCAD produces synthesizable ABEL HDL and professional documentation.

Visual Software Solutions 3057 Coral Springs Dr. Suite 203 Coral Springs, FL 33065 Ph: (800) 208-1051 Fax: (305) 346-9394 StateCAD is a trademark of Visual Software Solutions, Inc. $A B E L$ is a trademark of Data IO Corporation.

CIRCLE NO. 260

## Communicate

 Weekly to the electronics OEM through EDN Magazine and Products Editions' Product Mart sections.
## CIRCLE NO. 263



Rated \#1 for Ease-of-use by OEMs \& end users

## Expandable

 Logic Analyzer plus$\checkmark 50 \mathrm{MHz}$ and 25 MHz state and timing $\checkmark 32 \mathrm{~K}$ sample depth, up to 192 channels $\checkmark$ Professional features in PC-based product $\checkmark$ Easy-to-use, windows-like interface $\checkmark$ PC-based desktop and ISA bus versions $\checkmark$ Digital/analog pattern generator option

EMULATION TECHNOLOGY, iNC. 800.995 .4381

## IMACINE IF YOUR PRODUGT COULD TALKI



- Converts plain ASCII text into spech ("talking printer") - Requires only a single 5V supply and speaker
- Unlimited vocabulary-no custom recording necessary
- Programmable pitch, rate, tone, volume, etc.
- Text, character, phonetic, tone and PCM modes
- Microprocessor, serial and printer interfaces
- Use in telecom, robotics, monitoring systems, etc.
- Less than $\$ 100$ in OEM quantities
- ISA, PC/104 and stand-done versions available

FREE V8600 DATA BOOK
USA Ph: 20635553800 F20.355 UK/Europe ff +44815390285
 NCORPORAIED
RC Systems, Inc. 1609 England Avenue - Everett, WA 98203 USA CIRCLE NO. 261

## PathFinder

Intelligent In-Circuit Emulation

## 8018880186

 EA EB EC ${ }^{\prime}$ XLWindows Debugger! 131K Hardware Breakpoints Real Time Trace - 4K! Trace While Emulating Trace Triggers
256K Overlay RAM No Slots Required CMOS and NMOS


Low price no longer means low performance. Softaid's new PathFinder is the only emulator under $\$ 7 \mathrm{k}$ that includes real-time trace triggering, to help you debug time-critical code. No other inexpensive emulator gives you the resources needed to debug both software and hardware. Only the PathFinder troubleshoots even ROMed code via its extensive hardware breakpoints. Call today!

## Softaid

800-433-8812 Or 410-290-7760
${ }^{*} E C$ version requires additional adapter, call for details
CIRCLE NO. 264


Supports: Z8/80/180... 8031/51/52... 68HC11... 80C166... 80186EA/B/C

## PC-based Emulators

$\checkmark$ Easy-to-use, windows-like interface $\checkmark$ Powerful project manager
$\checkmark$ 24-hour, 7-day technical support $\checkmark$ Wide range of processors supported $\checkmark$ Free demos \& software updates via BBS 408-982-9044

## Talk Is Cheap, <br> Even Digitally.s. ${ }^{\text {SM }}$



MODEL: VP1410

* QuikVoice ${ }^{\text {TM }}$ technology
* Plays up to 10 messages stored in external EPROM
* 10 direct-trigger pins
* CVSD encoding
* $3-6 \mathrm{~V}$ single supply
* DIP or surface-mount * Low cost

Let your product speak for itself!
Our QuikVoice family of digital voice boards and IC chips give your product the competitive edge by letting them talk in real voice. Imagine how much more "user friendly" your product will become! Conventional voice technology requires high tooling cost and long turn-around time, while QuikVoice technology allows you to create a voice EPROM in just minutes with low-cost in-house equipment! Change messages easily or customize messages for each of your customers!

ELETECH ELECTRONICS, INC.
16019 Kaplan Ave, Industry, CA 91744 (818) 333-6394 CIRCLE NO. 262

FASTEST ALL PACKAGE-TYPE
GANG \& SET PROGRAMMER

$\star$ Prices from \$895.(uso)
$\star$ Duplicate E/EPROMs 8,16 or 32 at a time.
$\star$ Set Program to 8,16 or 32 devices each with data.

* All Packages: DIP, PLCC, LCC, PSOP, PQFP.
$\star$ Gang Motorola Micros (68xxx or 68 HCxxx )
$\star$ Free Lifetime Library Updates via 24 hr . BBS
$\star$ Rapld Programming Speeds (Gang or Set)
$\star 321$ Meg Devices: 17 seconds, $2 \mathrm{Meg}: 30 \mathrm{sec}$.
Call now: 800-523-1565
3 S $-\begin{aligned} & \text { Co r po r a it o n } \\ & \begin{array}{l}\text { Boca Raton, Florida - USA } \\ \text { Tal: 407-994-3520 } \\ \text { Fax: } 407-994-3615\end{array}\end{aligned}$
CIRCLE NO. 265

\#1 in Adapter Solutions for over 10 years


## FREE 1994 Interconnect

 Solutions Catalog$\checkmark$ Over 3,500 devices for one-stop-shopping $\checkmark 120$ "Off-the-shelf" items available for overnight delivery $\checkmark$ Unlimited application consulting
$\checkmark$ Time saving solutions for product development $\checkmark$ Ask about our custom designs
$\checkmark$ Leading edge technology -- over 500 PQFP solutions


EMULATION TECHNOLOGY, INC 800.995.4381

# EDN-CAREER OPPORTUNITIES 

## IOWA RAOMMIDWEST

 MIDWESOPENINGS
RF DESIGN ENGINEERS
MSEE/BSEE, Experience levels to $10+$ years RF/Microwave circuit design, HF to 3.0 GHz Areas of interest are: receivers, transmitters power amplifiers, frequency synthesizers, $D$, implementation of radio functions. Multiple openings with several of my Midwest client compenings with several of my Midwest client com panies.

DON GALLAGHER, MSEE
Gallagher \& Brei Associates
45 Linn Ridge Rd. Mount Vernon, IA 52314 (319) 895-8042 • Fax (319) 895-6455

## ELECTRICAL ENGINEER: Analyze, design, test

 Signetics 83C552 microprocessor integrated automatic control systems. Design \& develop hardware configuration of microprocessor control systems realtime control \& communication software for multi-processor systems \& develop control communication \& graphics software for systems. Req. M.S.E.E., 2 yrs. of exp. in microprocessor integrated automatic control \& kills/abilities in data structures \& communica rons, non linear, FUZZY \& adptive control the ions; non-linear, FUZZY \& adaptive control theories; analog, digital, \& hybrid control; ASM5 assembly \& Microsoft C compiler; laser \& ultra sonic detecting systems. 9-5. $40 \mathrm{hrs} / \mathrm{wk}$. $\$ 39,773.65 / \mathrm{yr}$. 2 resumes to P.0. Box 8968, Case \#40134, Boston, MA 02114.

APPLIED TECHNOLOGY DIVISION

## Computer Scientists/ Software Engineers

Computer Sciences Corporation (CSC), a leader in information systems technology support to government and industry, has immediate opportunities at NASA's Software Engineering and Ada Lab (SEAL) at the Langley Research Center in Hampton, VA.

We are looking for top-notch computer professionals with complete life cycle S/W development backgrounds using DOD-STD-2167A or equivalent. Requires experience with Object Oriented principles and solid Ada development backgrounds implemented on real-time embedded systems, preferably 80 X86-based. In addition, experience with metrics collection and analysis, testing procedures, $\mathrm{V} \& \mathrm{~V}, \mathrm{Q} / \mathrm{A}, \mathrm{CASE}$ tools, and Configuration Management is preferred.

Candidates must also have a BS in Computer Science or Computer/Electrical Engineering (MS preferred) and 8 years experience to include 2 years of task/project leadership. Software development in a PC environment is a must.

CSC offers competitive salaries and benefits. Please mail resumes in confidence to: CSC/ATD/Langley, 3217 North Armistead Ave., Hampton, VA 23666-1379. FAX: (804) 8651725. An Equal Opportunity Employer M/F/D/V.

## Looking for Qualified

 Engineering Professional?Turning to
EDOM

## will Make

Your Search Easier.
call:
Kim Fogarty
Recruitment
Account Executive
1-800-603-4860

Computer Sciences Corporation
4-

# Don 't Miss your Chance MAKE A CONNECTION with Jabil Circuit, Inc. A leader in High Technology Jabil Automated Manufacturing of printed Circuit Board Assemblies 

Let Jabil Circuit, Inc. connect you with a great job in a priceless location! We are a leading contract manufacturer of PCB assemblies based in St. Petersburg, Florida, where residents enjoy freedom from a state income tax, and the additional benefits associated with a cost of living far below that of other metropolitan centers of similar size. In addition, our central location gives the comfort of a small community with all the amenities of the big city just a short drive away.

## TEST ENGINEER

Utilize your circuit design and software development experience to assume total engineering project responsibility in a fasted paced, team oriented environment. Test Engineers at Jabil Circuit are expected to perform the full range of activities related to the design, development and implementation of In-Circuit, Functional, ESS and customer supplied test programs. This includes the design of a wide variety of test fixtures, as well as reducing the cost and improving the functionality of assigned assemblies. The successful candidate will possess a BSEE and related software experience in "C" and Assembly level programming. Strong communication skills are a must.

## SYSTEMS TEST ENGINEER

Develop and implement network based system level diagnostic test processes. Provide technical leadership to identify and resolve complex hardware/software/firmware system anomalies. Customize system level testing and reporting to accommodate various customer and business requirements.

In return for your expertise, we provide a competitive salary and benefits package along with a state-of-the-art work environment. For confidential consideration, please call or send resume to the Human Resources Department at 10800 Roosevelt Boulevard, St. Petersburg, FL 33716. (813)576-5091.

## Jabil

Equal Opportunity Employer M/F/H/D/V

## GPS Sofiware Enginebrs

Rockwell International Corporation's Collins Avionics \& Communications Division, a world class leader in
 electronics and technology for communications, guidance and control has a number of challenging engineering opportunities at our Cedar Rapids, IA facility.

## Software Engineering Requirements

- Embedded real-time avionics software development experience
- Design, code, test, verification experience
- High-level languages
- BSCS/BSEE required
- A minimum of two years GPS experience preferred
- Must be able to work in a team-oriented environment
U.S. citizenship is required. Applicant selected will be subject to security investigation and must meet eligibility requirements for access to classified information. Successful candidates will be required to pass a drug screen test.

Rockwell International offers an excellent salary and complete benefits package. For consideration, please send your resume with salary history in confidence to: C.C. Boardman, Rockwell International, Collins Avionics \& Communications Division, 350 Collins RD. NE, Cedar Rapids, Iowa 52498 or FAX to (319) 395-2001. An Equal Opportunity Employer.

## The World Is Watching What We Do.

The new generation in digital television has triggered a revolution in telecommunications. At the forefront of this revolution is General Instrument Corporation, the world's largest supplier of access control, scrambling and descrambling equipment used by cable and satellite television programs, such as CNN, HBO, superstations and sports channels. We are a leader in the next generation
of multi-channel digital and television technology High Definition Television (HDTV) and an integral part of the "Grand Alliance", which is combining technologies to become the U.S. broadcast standard for HDTV.

We have the following career opportunities for qualified professionals with the vision to enhance our future...and change the way the world sees itself.

## SYSTEMS ENGINEERS

Will design advanced digital communications systems for satellite, cable and broadcast TV. Requires an MSEE plus at least 5 years' experience in the following areas: communication system design, system architecture, data communication protocols, telephony and networks, encryption and access control, digital signal processing, communication networks, digital video compression, satellite communications or system test/evaluation. (CODE PMN)

## TEST ENGINEERS

Will develop test strategy and dedicated equipment used in production of complex consumer audio/video gear, and work from design phase through production start to optimize product design-for-test, test equipment design and product quality. Requires BSEE with 3-7 years' experience designing and/or programming dedicated test equipment and associated products. Exposure to Boundary-Scan, NTSC/PAL testing and GenRad test equipment is highly desirable. Openings exist in hardware and firmware; must have skills in both. (CODE MMN)

## FIRMWARE ENGINEERS

Will design, develop and integrate embedded real-time code for complex video scrambling/compression systems. Requires a BSEE with experience in firmware design and microprocessor/ controller real-time programming. Familiarity with communication theory and firmware test development is a plus. (CODE JPN)

## DIGITAL DESIGN ENGINEERS

Will design a variety of digital compression boards and perform signal processing developmental tasks encompassing field programmable gate arrays and microprocessor-based systems. Duties will also include system integration/test and involvement from product conception to production. Requires a BSEE (MSEE desirable) and 3+ years' experience, along with strong skills in UNIX, Viewlogic and FPGA (XILINX, ACTEL, MAX). (CODE LTN)

## ANALOG/RF DESIGN ENGINEERS

Will design analog/RF circuits and systems for video/audio hardware. Detail design includes op-amp, transistor circuits, oscillators, A/D, D/A, filters, PLL and amplifiers. Requires analog/RF design experience (DC thru UHF); MSEE and video/audio circuit design a plus. (CODE HSN)

## PRODUCT DEVELOPMENT ENGINEERS

Will design sophisticated products for DigiCipher-II video systems. Positions are available for Project, Lead and Design Engineers. All products encompass a broad range of technologies including digital demodulation, error correction, video and audio decompression, advanced GUI, and DES-based access control. Transmission is via MPEG-2 compatible packet bit stream. Requires BSEE (minimum) with 4+ years' experience in analog/digital hardware design, hardware/firmware integration and communications systems. (CODE BDN)

## SOFTWARE ENGINEERS

Will design, develop and integrate program modules utilizing "C" on VAX/VMS platforms, Record Management Services (RMS) and low-level screen interface routines to handle Man Machine Interface (MMI) transaction processing and file management for satellite TV applications such as access authorization, feature control, on-screen text, etc. Requires a BSCS or related degree with software engineering design/code experience in a multi-tasking environment. (CODE NLN)

The world is watching what we do. Be part of this new wave of technology. Send your resume including salary history/requirements, referencing appropriate code to: Human Resources, General Instrument Corp., 6262 Lusk Blvd., San Diego, CA 92121 . On-site gym. Smokefree facility. EOE.

## design engineer

8 am to 5 pm
\$17.35/hr
Design and development of embedded controller software. Research and design of signal processing algorithms. Master of Science degree, major in Electrical Engineering or equivalent. Two (2) years experience in job offered or two (2) years experience as engineer/scientist. Experience must have included 12 months of "C" language usage and real time system programming and graphics programming. Contact LA Office of Employment Security, Job Order 093762, 1991 Wooddale Blvd., Baton Rouge, LA 70806.

1. THIS NOTICE IS PROVIDED AS A RESULT OF THE FILING OF AN APPLICATION FOR PERMANENT ALIEN LABOR CERTIFICATION.
2. ANY PERSON MAY PROVIDE DOCUMENTARY EVIDENCE BEARING ON THE APPLICATION TO LOUISIANA DEPT. OF LABOR, ALIEN LABOR CERTIFICATOON UNIT, RM. 110, P.O. BOX 94094, BATON ROUGEE, LA 70804 -9094 and/or REGIONALLFFIN STREET. ROOM 314, DALLAS, TX 75202.

TECHNOLOGY UPDATE
April 25-29, 1994
Monterey, CA 93943-5110
POC: Dr. R. Panholzer
Naval Postgraduate School
408-656-2948, Fax \# 2816
For
information
on placing your advertisement in

CAREER OPPORTUNITIES
for


Magazine
call: Kim Fogarty Recruitment
Account Executive 1-800 603-4860

"Do not squander time

## OUR ADVANCED LASER AND COMPUTER

for that is

# TECHNOLOGIES CREATE SYSTEMS THAT EXAMINE 

the stuff

## THOUSANDS OF CELLS PER SECOND.

## life is made of."

-Franklin

By giving physicians the means to diagnose disease in a matter of minutes and initiate treatment, Coulter's instruments and technologies impact the lives of thousands of people all over the world.

Understanding the challenges and potential of the biomedical environment, Coulter continues to excel at matching technology to the needs of medicine. Today's breakthrough techniques, a result of innovative brilliance
and dedicated teamwork, are a source of tomorrow's promise in the triumph over diseases such as cancer andAIDS.

If you're interested in working with this leader in the rapidly growing industry of biomedicine, send your resume to: Coulter Corporation, Dept. HR/TK, 11800 SW 147th Avenue, Miami, Florida 33196-2500, or fax your resume to 305-380-3689. An Equal Opportunity Employer, M/F/D/V.

CロLLTER
SCIENCE SERVING HUMANITY


ULTRA-MINIATURE Surface Mount Audio Transformers


## Low Profile

 .2" Ht.- Manufactured and tested to MIL-T-27
- Frequency range 20 Hz to 250 KHz
- Available from 100 milliwatts to 3 watts
- Impedance from 20 ohms to 100 K ohms
- Operating temperature $-55^{\circ} \mathrm{C}$ to $+130^{\circ} \mathrm{C}$
- Low profile .2" ht.

PICO surface mount units utilize materials and methods to withstand extreme temperature $\left(220^{\circ} \mathrm{C}\right)$ of vapor phase, I.R., and other reflow procedures without degradation of electrical or mechanical characteristics.


See EEM or send direct for Free PICO Catalog. Call toll free 800-431-1064 in NY call 914-699-5514 FAX 914-699-5565
 Electronics, Inc.
453 N. MacQuesten Pkwy., Mt. Vernon, N.Y. 10552 CIRCLE NO. 27

EDN-INTERNational Adverilsers INDEX

| Company | Page | Circle | Company | Page | Circle |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Advanced Micro Devices | 38-39 | 38 | Murrietta Circuit Design 122 |  |  |
| Advin Systems | 147 | 248 | National Semiconductor | $\mathrm{C} 2 \mathrm{~A}-\mathrm{C}$ |  |
| Allegro MicroSystems | 40 | 69-72 | NEC Corp 10 | 104-105 | 97 |
|  | 140 | 39 | Nichicon | 148 | 258 |
| AMP Inc | 62-63 | 49 | Nohau Corp | 138 | 98 |
| Analog Devices Inc | 21 | 64 |  | 145 | 231 |
|  | 120 | 65 | Oki Semiconductor | 48-49 | 12 |
| Annabooks | 146 | 239 | Oyster Terminal | 147 | 24 |
| Asahi Kasei |  |  | Pacific Softworks | 148 | 252 |
| Microsystems Co Ltd | 119 | 73 | Pentek Inc | 137 | 99 |
| AT\&T Microelectronics | 43 | 47 | Pico Electronics | 114 | 27 |
| Avtech | 146 | 238 |  | 154 | 27 |
| BP Microsystems Inc | 33 | 74 | Power Trends Inc | 155 | 100 |
| Burr-Brown Corp | 103 | 75 | Powercube | 134 | 101 |
| Bytek Corp | 149 | 265 | QSI Corp | 122 | 3 |
| Capilano | 146 | 240 | Quad Design | 112 | 102 |
| Capital Equipment Corp | 101 | 76 | Quicklogic | 61 | 103 |
| Cirrex | 148 | 255 | RC Systems | 149 | 26 |
| Com-Power Corp | 70 | 16 | Raltron Electronics | 86 | 19 |
| Condor Inc | 31 | 77 | Samsung Semiconductor | 50-51 | 37 |
| Cybernetic MicroSystems | 19 | 3 |  | 74-75 | 10 |
| Cypress Semiconductor | 6 |  | Samtec | 24 | 80 |
| Data I/O Corp | 146 | 242 | Siemens Components Inc | c 20 |  |
| Data Translation | 45 | 46 |  | 76 | 40-143 |
| Datel Inc | 57 | 78 | Sierra Circuits | 145 | 233 |
| Digi-Key Corp | 1 | 1 | Signal Transformer Co | C4 | 89 |
| Duracell Inc | 109 | 79 | Siliconix | 4 |  |
| Ecliptek Corp | 60 | 9 | Softaid Inc | 149 | 26 |
| EEsof Inc | 52 | 48 | Sony Semiconductor | 29 | 105 |
| Eletech Electronics | 149 | 262 | Stag Microsystems | 146 | 237 |
| Emulation Technology | 149 | 266 | Stanford Research |  |  |
|  | 149 | 267 | Systems Inc | 144 | 106 |
|  | 149 | 268 | Sun Circuits | 147 | 246 |
| Epson America Inc E-T-A Circuit Breakers | 94 | 81 | TDK Corp | 71-72 |  |
|  | 2 | 2 |  | 73 | 107 |
| E-T-A Circuit Breakers FDK America | 139 | 34 | Tektronix Inc | 88-91 | 35 |
|  | 147 | 245 |  | 89-90 |  |
| GFS Manufacturing Gage Applied Scien | 86 | 26 | Texas Instruments | 8-9 |  |
|  |  | 124-125 |  | 34-37 |  |
| General Micro Systems General Silicones | 147 | 249 | The Hirol Company | 139 | 36 |
|  | 146 | 241 | Toshiba America |  |  |
| Grayhill Inc | 106 | 82 | Electronic Components | 92-931 | 10-111 |
| Hypertronics CorpIEE | 115 | 83 |  | 16-171 | 8-109 |
|  | 116-117 | 7 28-29 | Tribal Microsystems | 145 | 23 |
| Illinois Capacitor Inc | 121 | 30 | Two Technologies | 148 | 25 |
| Incredible Technology | 145 | 230 | US Logic | 148 | 257 |
| Innovative SoftwareDesign Inc |  |  | Ultralife Batteries | 133 | 33 |
|  | 145 | 232 | Unitrode Integrated Circuits | s 26 | 11 |
| Integrated |  |  | VME Microsystems | 125 | 11 |
| Device Technology International Rectifier | 18 |  | Vicor Corp | 81 | 11 |
| International Rectifier | C3 | 84 | Viewlogic Systems Inc | 87 | 115 |
| Ironwood Electronics | 147 | 244 | Visual Software Solutions | 149 | 260 |
| Keithley Instruments Inc 123-124 |  |  | Wavetek Corp | 126 | 116 |
| Lambda Qualidyne Inc | 99 | 85 | Wolfram Research Inc | 156 | 11 |
| LeCroy Corp | 12 | 86 | Xeltek | 148 | 256 |
| Linear Technology Corp | 10-11 | 87 | Xicor Corp | 132 | 118 |
|  | 53-54 |  | Xilinx | 22-23 | 12 |
| Logical Devices | 147 | 250 |  | 111 | 12 |
| Massteck | 79 | 88 | Zilog Inc | 143 | 123 |
| Mathsoft <br> Maxim Integrated |  |  | Zworld | 145 | 23 |
|  |  |  |  |  |  |
| Products Inc | 83 | 91 |  |  |  |
|  | 85 | 92 |  |  |  |
|  | 129 | 93 |  |  |  |
|  | 131 | 94 |  |  |  |
| MicroSim Corp | 151 | 150-152 | Recruitment Advertising |  | 50-15 |
|  | 146 | 236 |  |  |  |
| Mini-Circuits | $\begin{gathered} 3 \\ 59 \end{gathered}$ | 96 |  |  |  |
| Mosaic <br> Motorola Semiconductor | 148 | 254 | This index is provided as an additional service. The publisher does not assume any liability for errors or omissions. |  |  |
|  |  |  |  |  |  |
|  | 47 |  |  |  |  |

# Iniroducine the worids SMAIIEST 15 WAIT SOLAIED DC-DC CONVERIER. 



## Advancing the State-

 of-the-Art for BoardMounted Converters.Throwing out all the old design concepts, Power Trends has advanced the state-of-the-art again. This time it's for board-mounted DC-DC converters. By using switching frequencies greater than 650 kHz , planar magnetics and surfacemount construction-we have now produced the industry's smallest and most reliable 15 Watt isolated DC-DC converters.

Not only are the new products much smaller than competitive designs, but-with fewer componentsthey also significantly advance product reliability.

## FEATURING

- Smallest footprint: 1.45 " $\times 1.64^{\prime \prime} \times 0.38^{\prime \prime}$
- Wide input voltage range: 36 V to 72 V
- $80 \%$ efficiency
- Temperature range: $-25^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
- 500 VDC isolation
- Planar magnetics


## Mathematica

New! Electrical

# OTHER SYSTEMS CAN GET YOU ONLY SO FAR ... 



Engineers and scientists who start with other technical software programs soon reach a point they can't get past. The project isn't finished, but the software is. What can they do then but buy and learn yet another program for the next leg of the project, or return to pencil and paper to finish it out.

Fortunately, many engineers and scientists start with Mathematica. And they just keep going.

Mathematica helps them past the standard calculations, and on to the more complex. Thousands of algorithms are at their fingertips to help them solve all kinds of technical problems. And nearly a hundred special-purpose packages are included free with Mathematica to take you even further. Add to that a revolutionary user interface, graphical
abilities beyond comparison, and a symbolic programming language that makes it unprecedentedly easy to translate ideas into programs-and your possibilities are endless.

The award-winning guide that comes with the program gets you started
quickly and easily. For even more support, you can always turn to one of the over 30 Mathematica-related books, tutorials, and journals, or call on one of our user support staff for personal assistance. So you see, Mathematica is the complete system that never leaves you stranded.

To get the latest information call:

## 1-800-441-MATH

(U.S., Canada)


## Wolfram Research

## Wolfram Research, Inc

+1-217-398-0700; fax: +1-217-398-0747; email: info@wri.com
For European inquiries:
Wolfram Research Europe Ltd
$+44-$-0) 993 -883400; fax: +44-(0) $993-883800$
email: info-euro@wri.com
Representatives in over 30 countries; contact main offices.

# Power-full iny inverter. <br> Or how to shrink a 1hp, 3-phase motor control inverter to fit your pocket...book. 

Take six IR surface-mount IGBT
CoPacks with built-in diodes. Add one 600 V IR2130J three-phase driver. And you end up with a 1 hp inverter about the size of a credit card.

The lower part count, size and weight reductions bring added value to your end product.

This motor control inverter is $3 " x 3^{\prime \prime}$ sq. and features six SMD-220 surface-mount CoPack UltraFast IGBTs driven by a single 600 -volt, 3-phase driver (IR2130J) with current-sensing. Your customers benefit from the pass-along savings. And you gain the competitive edge.

Thanks to the most compatible line of power devices ever. Value-priced to save you money. In stock to save you delivery time. Send for our data "Shrink Pak." Quicker yet, call. 1-800-245-5549.

You'll see how small your inverters can get.

Available now at key IR distributors.

## TRANSFORMERS FOR CLASS 2 APPLICATIONS

## DUAL BOBBIN DESIGNS FEATURE 4000 VRMS PRIMARY AND SECONDARY ISOLATION.



| DIMENSIOMS |  |  |  |  |  |  | Teminals | $\begin{array}{\|l\|l\|l\|} \hline \text { Mtg. } \\ \hline \text { style } \end{array}$ | mtg. |  | $\begin{gathered} \text { matg } \\ \text { screw } \end{gathered}$ | Lus. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Va | $1$ | W | H | A | $B$ | c |  |  | M | M* |  |  |
| 25 | 217/6 | 1/6 | 2\%/6 | 2 | 11/8 | \%/10 | 3/16(187) | c | 23/4 | - | \#6 | 1.25 |
| 40 | 31/2 | 2/10 | 221/6 | 21/ | 11/6 | 8/6 | 7/66(187) | c | 213/1, | - | \#6 | 1.6 |
| 80 | $21 / 2$ | 23/8 | 3 | - | 13/3 | \%/6 | 3/16(.187) | 8 | 2 | 23/15 | *6 | 2.8 |



Signal's "Class 2" transformers feature the same dual high-temperature bobbin construction and insulating shroud originally developed for the company's very successful International Series. Available in both PC and chassis mount versions, they offer a choice of inherently limited or noninherently limited designs and feature 4000 VRMS primary and secondary isolation.
Signal's insulation system results in very high isolation between the primary and the secondary windings, and between either winding and the core. The dual bobbin design reduces capacitance and eliminates the need for an electrostatic shield. This dual bobbin series is UL recognized to UL 1585 Class 2 (File \# E116583). It also satisfies CSA safety and performance standards.

For additional technical data, contact Signal Transformer, 500 Bayview Avenue, Inwood, NY 11696-1792.

## BUY DIRECT <br>  <br> SHIPMENT

TEL: (516) 239-5777
FAX: (516) 239-7208


[^0]:    EDN ${ }^{*}$ (ISSN 0012-7515, GST Reg. \#123397457) is published 38 times per year, bi-weekly with one additional issue per month, by Cahners Publishing Company, A Division of Reed Publishing USA, 275 Washington Street, Newton, MA 021581630. Robert L. Krakoff, Chairman and Chief Executive Officer; Timothy C. O'Brien, Executive Vice President/Finance and Administration; Michael Wisner, Senior Vice President/General Manager, Boston Division; Michael Wisner, Vice President/Publishing Director. Circulation records are maintained at Cahners Publishing Company, 44 Cook Street, Denver, CO 80206-5800. Telephone (303) 388-4511. Second-class postage paid at Denver, CO 80206-5800 and additional mailing offices. POSTMASTER: Send address changes to EDN ${ }^{\text {o }}$, PO Box 173377, Denver, CO 80217-3377. EDN ${ }^{-3}$ copyright 1994 by Reed Publishing USA. Rates for non-qualified subscriptions, including all issues: US, $\$ 140.00$ one year, $\$ 238.00$ two year; Canada, $\$ 209.00$ one year, $\$ 355.00$ two year (includes 7\% GST, GST\# 123397457); Mexico, $\$ 195.00$ one year, $\$ 332.00$ two year; Foreign surface $\$ 245.00$ one year, $\$ 417.00$ two year; Foreign air expedited surcharge add $\$ 152.00$ one year, $\$ 304.00$ two year. Except for special issues where price changes are indicated, single copies are available for $\$ 10.00$ US and $\$ 15.00$ foreign. Please address all subscription mail to EDN ${ }^{\oplus}, 44$ Cook Street, Denver, CO 80206-5800. EDN ${ }^{\circledR}$ is a registered trademark of Reed Properties Inc., used under license.

[^1]:    Jesse H. Neal
    Editorial Achievement Award 1990 Certificate, Best Editorial 1990 Certificate, Best Series 1987, 1981 (2), 1978 (2), 1977, 1976, 1975

    American Society of Business Press Editors Award 1991, 1990, 1988, 1983, 1981

[^2]:    901 Thompson Place, P.O. Box 3453, Sunnyvale, CA 94088. © 1994 Advanced Micro Devices, Inc. AMD and the AMD logo are registered trademarks, and PCnet is a trademark of Advanced Micro Devices. All other brand or product names are trademarks or registered trademarks of their respective holders.

[^3]:    UK Headquarters: (0734) 793838, Germany Headquarters: (07142) 95 31-0, France Headquarters: 50.45 .95 .83 , Italy Headquarters: (39) $30242-5696$. Sales Offices: Australia 2699-8300; Austria: (222) $36-7660$; Belgium (02) 466.81.99; Brazil 11564-6024; Canada (416) 625-1907 or (800) 268-0427; Denmark (45) 4227-4511; Finland (358) 0351-1800; Greece (30) 1361-4300; Hong Kong (852) 515-0018; India (91) 2223-1040; Israel (972) 954-5685; Japan (81) 33502-5550 or (81) 335379-1971; Korea (82) 2718-9521; Malaysia (60) 3248-6786; Mexico (52) 5575-6091, (52) 5575-6098; Netherlands (31) 70399-6360; New Zealand (64) 9415-8362; Norway (47) 22434150; Poland 4822 580701;Portugal (351) 1793-4834, (351) 1793-4934; Singapore (65) 336-4767; South Africa (27) 12803-7680/93; Spain (34) 1555-8112; Sweden (46) 8765-0208; Switzerland (41) 1386-8686; Taiwan (88) 62303-9836; Turkey (90-1) 288-6213 (90-1) 288-6215

[^4]:    ${ }^{*} \mathrm{f}_{\text {in }}=2.45 \mathrm{MHz}$

[^5]:    IDEAL CMOS ANALOG SWITCH
    $\mathrm{S}=$ SOURCE; $\mathrm{D}=$ DRAIN; VL $=$ LOGIC CONTROL VOLTAGE SWITCH IS OPEN FOR VL $=0 \mathrm{~V}$; SWITCH IS CLOSED FOR VL $=5 \mathrm{~V}$

    * PASS THE FOLLOWING PARAMETERS
    * IS $=$ SOURCE LEAKAGE CURRENT IN AMPERES
    * ID = DRAIN LEAKAGE CURRENT IN AMPERES
    * CS $=$ SOURCE OFF CAPACITANCE IN FARADS
    * CD = DRAIN OFF CAPACITANCE IN FARADS
    * RDS $=$ DRAIN TO SOURCE ON RESISTANCE IN OHMS
     $\begin{array}{llll}\text { R1 } & 1 & 5 & 1 \mathrm{~T} \\ \text { R2 } & 7 & 5 & 1 \mathrm{~T}\end{array}$ $\begin{array}{llll}\text { R2 } & 7 & 5 & 1 \mathrm{~T} \\ \text { T3 } & 8 & 5 & 1 \mathrm{~T} \\ \text { VREF } & 7 & 5 & -2.5 \mathrm{~V}\end{array}$
    $\begin{array}{lllllllllll}\text { VREF } & 7 & 5 & -2.5 V \\ & 8 & & & & & & & & \\ \text { E1 } & 8 & 5 & \text { POLY (2) } & 1 & 5 & 7 & 5 & 0 & 6 & 6 \\ \text { R4 } & 9 & 5 & 17\end{array}$
    C1 $95\{\mathrm{CS}$
    $\begin{array}{lll}\text { RS } & 9 & 5 \\ \text { RS } & 2 & 5\end{array}\{1 /$ IS $\}$
    $\begin{array}{lll}\text { RS } & 2 & 5 \\ \mathrm{CS} & 2 & 5 \\ \mathrm{RD} & 3 & 5 \\ \mathrm{CD} & 3 & 5\end{array}\left\{\begin{array}{l}1 / I S\} \\ \mathrm{CS}\} \\ 1 / \mathrm{ID}\} \\ \mathrm{CD}\}\end{array}\right.$ $\begin{array}{lrl}\text { RD } & 3 & 5 \\ \text { RDS } & 10 & 3\end{array}\left\{\begin{array}{l}\text { CD }\} \\ \text { RDS }\}\end{array}\right.$
    $\begin{array}{lllll}\text { M1 } & 9 & 8 & 6 & 6\end{array}$ NMOS
    $\begin{array}{llllll}9 & 8 & 4 & 4 & \text { PMOS OFF }\end{array}$
    M3 109224 PMOS OFF
    M4 108826 NMOS OFF
    MODEL PMOS PMOS (KP=10M) MODEL NMOS NMOS (KP=10M) ENDS

[^6]:    *units are not QPL listed.

[^7]:    ©1994 QuickLogic Corporation. PREP is a trademark of the Programmable Electronics Performance Company

[^8]:    Distributed by Arrow, Bell, Digi-Key, Elmo, Hamilton Hallmark, and Nu Horizons. Authorized Maxim Representatives: AL, M-Squared, Inc.; AZ, Techni Source Inc.; CA, Mesa, Pro Associates, Inc., Infinity Sales, Inc.; CO, Component Sales; CT, Comp Rep Associates; DE, TAI Corporation; FL, Sales Engineering Concepts; GA, M-Squared, Inc.; ID, E.S. Chase; IL, Heartland Technical Marketing Inc.; IN, Technology Marketing Group; IA, JR Sales Engineering, Inc.; KS, Delltron; LA, BP Sales; MD, Micro-Comp, Inc.; MA, Comp Rep Associates; MI, Micro Tech Sales; MN, Mel Foster Technical Sales, Inc.; MS, M-Squared, Inc.; MO, Delltron; MT, E.S. Chase; NE, Delltron; NV (Reno, Tahoe area only) Pro Associates, Inc.; NH, Comp Rep Associates; NJ, Parallax, TAI Corporation; NM, Techni Source Inc.; NY, Parallax, Reagan/Compar; NC, M-Squared, Inc.; OH, Lyons Corporation; OK, BP Sales; OR, E.S. Chase; PA (Pittsburgh area) Lyons Corporation, (Philadelphia area) TAI Corporation; SC, M-Squared, Inc.; TN, M-Squared, Inc.; TX, BP Sales; UT, Luscombe Engineering Co.; VA, Micro-Comp, Inc.; WA, E.S. Chase; WI, Heartland Technical Marketing, Inc. Distributed in Canada by Arrow. Authorized Maxim Representative in Canada: Tech Trek.

[^9]:    Argentina 1 312-1079, Australia (02) 654 1873, Austria 0277 20-0, Benelux (01858) 16133, Brazil (011)-458-8755, Canada 1-514-689-5889, Czechoslovakia 0202-2683, Denmark 4344 60 10, Finland 90-4526-21, France (1) 694128 01, Germany 49-7043-40247, Great Britain 0962-733140, Greece 1-924 20 72, India (0212) 422164, Israel (03) 491202, Italy (011) 4371551 , Korea (02) 784-7841, New Zealand 09-3092464, Norway 22-6740 20, Portugal 01-8095 18, Romania 961-30078, Singapore 749-0870, Slovenia 061-445-526, S.Africa (021) 23-4943, Spain (93) 27622 69, Sweden 040-92 24 25, Swizerland 01-740 41 05, Taiwan 02 7640215, Thailand (02) 281-9596.

