

THE QUARTERLY JOURNAL FOR XILINX PROGRAMMABLE LOGIC USERS



The Programmable Logic Company<sup>SM</sup>

### **Inside This Issue:**

#### **GENERAL**

| The Fawcett - FPGAs, Power     |   |
|--------------------------------|---|
| & Packages                     | 2 |
| Guest Editorial:               |   |
| HardWire and PCI LogiCOREs     | 3 |
| Customer Success Story         | 5 |
| WebLINX Enhancements           | 6 |
| "Power of Innovation" Seminars | 7 |
| Technical Training Update      | 7 |
| Upcoming Events                | 8 |
| New Product Literature         | 8 |
| Financial Results              | 8 |
|                                |   |

#### **PRODUCTS**

| XC4000E-1 Speed Grade      | 9  |
|----------------------------|----|
| XC95288 CPLD in Production | 10 |
| XC4085XL Now Largest FPGA  | 11 |
| New 64,000-Gate XC6264     | 11 |

#### **DEVELOPMENT SYSTEMS**

| XACT step M1 Software Released      | 12 |
|-------------------------------------|----|
| Xilinx Shipping Cadence Interface . | 13 |
| CORE Generator for PCI              | 14 |
| DSP CORE Generator                  | 15 |

#### **HINTS & ISSUES**

### **PRODUCT INFORMATION**



### Xilinx Delivers Next Generation Platform

The new XACT*step* version M1 release enables users to increase design performance while leveraging high-level design methodologies ...

See pages 12 & 19

### XC4000 Series: The World's Largest and Fastest FPGAs

The world's highest-capacity FPGA, the XC4085XL, begins sampling as the world's highest-performance FPGAs, the XC4000E-1 family, move into production ...

See Pages 9 & 11

### **DESIGN TIPS & HINTS**



### **Programming Guidelines** To reap the advantages of insystem-programmable CPLDs,

be followed ...

**XC9500 CPLD** 

some simple guidelines must

See Page 16

### Programmable Logic in Mixed Voltage Applications

A guide to using Xilinx devices in mixed 3.3 V/5 V systems ...

See Page 20

#### FROM THE FAWCEIT

# **FPGAs, Power and Packages**

#### **By BRADLY FAWCETT** $\blacklozenge$ Editor

As programmable logic suppliers accelerate their use of advanced deep-submicron process technologies, the performance and density capabilities of FPGAs continues to



•

•

•

•

•

•

•

•

•

•

•

increase dramatically. System designers can now take advantage of programmable logic devices exceeding 100,000 logic gates and supporting system clock rates approaching 100 MHz.

In general, the CMOS technology used to produce FPGAs is a low-power technology. However, given

the density and performance levels of leadingedge FPGA devices, power consumption issues can no longer be ignored during high-density FPGA design. In the past, the availability of architectural resources (such as logic blocks and interconnect routing) and the inherent delays of the various logic elements and routing switches were almost always the limiting factors in determining device utilization levels and system speed. Now, power consumption can be the limiting factor. In other words, a designer might not be able to use all the available logic blocks and run the design as fast as possible without risking reliability problems due to overheating the devices.

As well as affecting the maximum possible density and performance, the power characteristics of FPGA devices directly affect packaging (and, therefore, component costs) and device reliability. Junction temperatures within a device are a function of power consumption and the thermal resistance of the package  $(\theta_{JA})$ . Overall device reliability decreases exponentially as junction temperature increases. In general, junction temperatures need to stay below 125° C for plastic packages and 150° C for ceramic packages.

Several factors determine the power consumption within an FPGA, including the supply voltage, the architecture of the device, system performance (switching frequency), and device utilization (the number of interconnects and logic elements used and the percentage of these that switch at a given time).

As with most CMOS devices, the operating power consumption of an FPGA is almost exclusively dynamic, and varies with the square of the supply voltage. Thus, using FPGAs based on the 3.3V power standard, as opposed to the 5V standard, greatly reduces device power requirements. For a given circuit and clock speed, just reducing the supply voltage from 5V to 3.3V decreases operating power consumption by 56%. (The move to lower supply voltages is largely driven by the fact that the ever-shrinking transistors within a submicron device cannot withstand high voltages; however, even if this was not the case, the industry would be driven to lower supply voltages due to device power dissipation issues alone.)

#### **Low-Power Architectures**

The architectures of Xilinx high-density FPGAs — specifically the XC4000E, XC4000EX, and XC4000XL families — have been designed to minimize power consumption. For example, the netented asgmented

the patented segmentedinterconnect architecture minimizes the lengths of metal traces, thereby preventing unnecessary interconnect capacitance from slowing device operation and causing extra power dissipation. The extra buffering that was added to the long lines and quad lines when adapting the

original XC4000 architecture to create the new XC4000EX and XC4000XL series devices further minimizes interconnect capacitances. As a result, these devices can be fully utilized and operated with high system clock frequencies, even when using plastic packages.

*power* consumption issues can no longer be ignored during highdensity FPGA design."



Xilinx, Inc. 2100 Logic Drive San Jose, CA 95124 Phone: 408-559-7778

**FAX:** 408-879-4676 ©1997 Xilinx Inc. All rights reserved.

XCell is published quarterly for customers of Xilinx, Inc. Xilinx, the Xilinx logo, XACT, FPGA Foundry, and NeoCAD are registered trademarks; all XC-designated products, HardWire, XACTstep, LogiCORE, AllianceCORE, CORE Generator, Foundation Series, Alliance Series, WebLINX, Smart Search Select-RAM, NGBuild, XABEL-CPLD, Zero+ and EZTag are trademarks; and "The Programmable Logic Company" is a service mark of Xilinx, Inc. All other trademarks are the property of their respective owners.



## HardWire ASIC + LogiCORE = Reduced Time-to-Volume

by RICK PADOVANI 
 Marketing Director

Increasingly, systems designers in fast-moving, competitive markets cannot tolerate the long development cycles required for the successful implementation of conventional mask-programmed gate arrays. Successful gate array development time can range from six to 18 months or more, and often requires additional time for re-spins. In addition, the demand for rapid product enhancements has dramatically shrunk typical product life cycles. As a result, leading-edge designers must look for innovative development approaches to reduce risk, while gaining a time-to-market advantage.

As the performance and density of Field-Programmable Gate Arrays (FPGAs) increase, many traditional mask-programmed gate array designers are taking advantage of the fast development time and flexibility of FPGA technology. Submicron CMOS process technology and architectural enhancements are making die sizes more cost-effective; and price points for FPGAs are declining rapidly. In fact, in the lower complexity ranges, FPGAs have been approaching price parity with mask-programmed gate arrays as die sizes in both technologies have become pad-limited.

In the higher complexity ranges, where the cost difference between FPGAs and masked-programmed devices is still significant, the HardWire ASIC model, pioneered by Xilinx in 1989, has gained broad market acceptance. Xilinx FPGA-to-HardWire ASIC migration provides total life-cycle management of high-volume applications by combining the advantages of FPGA development time and flexibility with the cost-efficiency of maskedprogrammed devices. The technology enables designers to achieve the fastest possible time-to-market and the lowest overall production cost. While the FPGA is in use, late design changes or system upgrades can be accommodated. Production ramps up much more rapidly than it would with a conventional ASIC approach. When the design is final, the systems vendor has the option of requesting a HardWire conversion from Xilinx, leaving no gap between development completion and high-volume production. This represents a major competitive advantage for our users.

The efficiency of using pre-verified LogiCORE modules for high-complexity FPGA design really brings the HardWire advantage into focus. The system hardware and software verification process can proceed much more rapidly using FPGAs. Concurrent hardware and software engineering is facilitated by virtue of the FPGA, as opposed to the longer development and prototyping time of conventional mask-programmed gate arrays. Hardware corrections, as well as software corrections, can be implemented at the same time, so designers have the option to make optimal corrections, rather than using software patches to work around hardware bugs. The HardWire conversion process preserves the total functionality and performance of the design, including the LogiCORE module.

For example, user-specific PCI designs can be implemented very cost-effectively for high-volume production using the Xilinx PCI LogiCORE module and HardWire ASIC devices. A fully-compliant PCI core and up to 10,000 gates or more of user-specific logic can be implemented for less than \$20 in volume quantities. *Continued on page 10* 



•Xilinx FPGA-to-HardWire migration provides total life-cycle management of highvolume applications."

#### THE FAWCETT (con't)

Continued from page 2

For example, the figure shows the power consumption of an XC4036EX device (a 5V FPGA) when the entire device is filled with 8-bit and 16-bit counters. (In an 8-bit counter, 25% of the flip-flops toggle each clock period, while in a 16-bit counter 12.5% of the flip-flops toggle; thus, the power consumption with the 8-bit counter benchmark is about twice that of the 16-bit counter.) The horizontal lines on the graph correspond to the maximum power dissipation recommended for various package types (without heat sinks or fans). Thus, it is safe to operate the full XC4036EX device in a low-cost HQFP plastic package at speeds up to 70 MHz without requiring heat sinks or fans.

In contrast, some other vendors' highdensity FPGAs have interconnect structures based on a multiplicity of long metal traces. The high-speed switching of these long



traces. with their inherently larger capacitance, results in considerably higher power consumption. As a result, while the data sheets offered by these vendors boast of high densities and performance rates. these rates can

only be reliably sustained by using expensive ceramic packages (and even then often require the further expense of heat sinks and fans). For example, one competitor's device, with a density roughly equivalent to the XC4036EX, was benchmarked using the same methodology as described above. Due to power dissipation limits, it can be run only at speeds below 18 MHz in plastic packages, and at speeds below 35 MHz in ceramic packages; at any higher performance level, heat sinks and fans will be needed.

Thus, users of high-density FPGAs must be

careful not to fall victim to "bait and switch" tactics, wherein a designer is enticed to select a high-density FPGA based on performance claims and the price of plastic-packaged parts, only to later discover that power consumption considerations dictate the use of a more expensive package and/or slower speed operation.

#### **Estimating/Minimizing Consumption**

Unfortunately, power consumption within an FPGA is design-dependent and can be difficult to calculate prior to implementing the design. Charts provided in Xilinx data sheets provide dynamic power consumption values for typical design elements (for example, the power consumption of one XC4000E CLB flip-flop driving its neighbor and nine lines of interconnect is 0.2mW per million transitions per second); these can be used to derive useful power consumption estimates, but require the designer to estimate the average percentage of nodes in the FPGA design that switch with each clock transition. In any event, it is highly-recommended that users of high-density FPGAs always measure device power consumption (usually by measuring the total I<sub>cc</sub> current at actual system frequency) upon completion of a design to insure that the right package and cooling methods are being employed.

Some design techniques can be employed to minimize FPGA power consumption (see XCell 19, page 34). As mentioned earlier, users of high-density, high-performance devices should strongly consider the use of FPGAs based on the 3.3V supply voltage standard, such as the XC4000XL series. Most power dissipation is produced by external capacitive loads on output buffers, so those loads should be minimized and outputs should be switched as infrequently as possible. Similarly, use clock enables to switch off inactive portions of circuits, preventing internal nodes from toggling unnecessarily. Use the place and route tools to maximize the performance of the design, even if the resulting performance far exceeds requirements. Circuits that are able to run faster can do so because of lower routing capacitance; consequently, they dissipate less power at any given clock frequency.

#### **CUSTOMER SUCCESS**



## FPGAs Bring Needed Flexibility to Telecomm Testers

The rapid proliferation of new services and standards complicates the already challenging task of meeting the high-performance needs of the telecommunications equipment market. At **ICT Electronics** (Barcelona, Spain), a leading manufacturer of telecommunications test equipment, the flexibility of SRAM-based FPGA technology plays a key role in meeting that challenge.

Since 1989, designers at ICT Electronics have exploited the reconfigurable nature of Xilinx FPGA technology to create highperformance, cost-effective test equipment. Their systems take advantage of the reconfigurable nature of Xilinx FPGAs in two ways:

- to implement multiple operations with the minimal amount of logic.
- ▶ to enable field upgrades.

Often, multiple potential bitstreams are available for a particular FPGA device, so the FPGA is configured (and reconfigured) dependent on the user's selection of a particular command or operating mode. When the various industry organizations issue new standards or recommendations, systems can be upgraded in the field by supplying new FPGA configuration bitstreams. Typically, the FPGAs are configured using the asynchronous peripheral mode, with the configuration bitstreams stored on a hard or floppy disk within the system. Equipment can be easily updated by sending out new configuration bitstreams via floppy disk or over the Internet.

For example, the new Flexacom Analyzer/ Generator for broadband ISDN digital transmission systems contains a mix of about one hundred XC3000 and XC4000 series FPGA devices in a typical system configuration. This powerful instrument allows users to work separately or simultaneously with both the Synchronous and Plesiochronous Digital Hierarchies (SDH and PDH). Optional modules support Jitter and Wander analysis and generation.

The Flexacom system's FPGA-based asynchronous transfer mode (ATM) module, pictured here, is a typical example of the use of FPGAs in the various system modules. This module can act as both an ATM cell simulator and an ATM cell monitor. The majority of the logic on the board is implemented in 11 different FPGAs, ranging from the XC4013E to the XC3042A device. The FPGAs implement a wide variety of logic functions, including finite state machines, counters, register files, multiplexers/ demultiplexers, and decoders. The XC4000E architecture's on-chip memory capability is used to efficiently implement large register files and look-up tables used to identify virtual channels. The FPGA's dedicated arithmetic carry logic is key to implementing the large counters needed to simultaneously monitor up to 16 communication channels. Utilization of these devices ranges from about 65% to over 90%, and system clock speeds range from 512 KHz to 40 MHz.

**Data I/O**'s Synario design software was used to create the FPGA

designs for the ATM module. The designs were entered in the VHDL hardware description language, and implemented using the Xilinx XACT-Foundry tools. Both PC and HP workstation platforms were employed. As noted by Faustino

Cuadrado, lead designer at ICT Electronics, "The FPGAs' reconfigurability provides an important advantage. ATM standards are changing every day, so any equipment with 'closed hardware' will quickly become obsolete. Flexacom ATM can be updated easily, via floppy or remote control, helping make Flexacom the best solution for B-ISDN networks."

# More Enhancements to WebLINX

Several significant enhancements have been added to WebLINX, the Xilinx World Wide Web site (www.xilinx.com). In addition to posting hundreds of new documents, improvements have focused on making technical information easier to find. For example, new capabilities have been added to the

*Smart*Search and Agent tools, and "Expert Journals" are now part of the Technical Answers section. A further addition is the "LogiCORE Lounge", designed to provide the latest and most-accurate information on our LogiCORE products, including the new PCI CORE Generator *(see page 14).* 

#### SmartSearch & Agents

WebLINX *SmartS*earch lets you quickly find information on the Xilinx site and any of the over 50 PLD-industry sites that we index. Agents automatically notify you of changes to those sites by sending you an e-mail notification whenever new documents are added that match your designated areas of interest. Several recent improvements have increased the utility of these tools.

In an effort to help you find information faster, two new *Smart*Search pages have been added. These pages include checkboxes to help narrow your search to specific topics, such as PCI or DSP, and specific sites (or even areas within those sites!).

Other *SmartS*earch improvements are intended to produce significantly better results from your search queries. Searches now include matching to document "keywords." For instance, searching for "install" might find hundreds of documents, while there might only be a dozen documents that really directly address the topic of Install. The use of keywords will ensure that those dozen documents are presented at the top of the search results list. Keywords will be added to the documents on our site over the next few months, so you should see continued improvements in your search results. Searches also can be narrowed to just



document titles by clicking an option on the search page. This will significantly reduce the number of matches, and result in locating documents that more closely match your interests.

While over 2,000 visitors to WebLINX have signed up for Agents, only a small percentage have actually created them. To make *Smart*Search Agents even easier to use, Agents for several popular topics now can be created simply by checking a box on the agent sign-up page or the Popular Agents page. These Agents range from alerting you to changes on the Xilinx "What's New" page to keeping you abreast on PCI developments throughout the industry. Furthermore, the format of the e-mail notification has been updated to provide additional information about new documents that have been posted, as well as document revisions. Thus, at a quick glance, you can decide if the information is important to you, without spending a lot of time "surfing" the sites. Remember, you are in complete control, and can start and stop the e-mail activity at any time simply by deleting or creating agents.

#### **Expert Journals**

"Expert Journal" pages are a useful recent addition to the "Technical Answers" area of WebLINX. Here, Xilinx Technical Support experts provide the latest installation and "getting started" tips, top solutions, design techniques and software patches for Xilinx Foundation software and Xilinx Alliance interfaces to Cadence, Mentor Graphics, Synopsys and Viewlogic tools.

#### **LogiCORE VIP Lounges**

The LogiCORE VIP Lounge is a passwordprotected area; registered LogiCORE product owners have access. This site is designed to provide the most current information and design files for our LogiCORE products, including product enhancements, design files, known issues, new releases of design files and much more. If you are a current LogiCORE PCI user, register today.

The LogiCORE VIP Lounge also is the site of the first web-based tool for fast FPGA core design, the CORE Generator for PCI *(see page 14).* The CORE Generator for PCI will be merged with the CORE Generator for DSP later this year to form a generic framework for providing and using both LogiCORE and AllianceCORE products. ◆

•SmartSearch

improvements

are intended

to produce

significantly

better results

from your

search queries."

# "Power of Innovation" Seminars Reach WorldWide

By the time this publication reaches you, the Xilinx seminar series *The Power of Innovation* will be drawing to a close. The seminar discusses programmable logic solutions for digital systems, with an emphasis on new products such as the XC4000XL FPGA family, the XC9500 CPLD family, and the LogiCORE drop-in modules.

During May and June, these one-day seminars are being held at more than 40 locations throughout North America, Europe, and Japan. Seminars are scheduled for several locations in Southeast Asia in late July.

To those of you who attended one of these seminars, our sincere thanks for your time. If you were unable to attend, but would like to receive a copy of the seminar materials or information about new Xilinx products, or to register for an upcoming seminar in Southeast Asia, please contact your local Xilinx sales representative. ◆



#### **TECHNICAL TRAINING UPDATE**

# **XACT***step* Version M1 Training to Debut

With the impending release of the XACT*step* version M1 software *(see page 12),* the Customer Education Group has focused on the development of new technical education courses that coincide with this new software release.

The three-day XACT*step* version M1 course is organized in a modular manner. Basically, the course is divided into two sections: **low-density design** (one day) and **highdensity design** (two days). This method of organization allows the course to focus on the use of all the Xilinx tools, including the specific tools associated with the XACT*step* version M1 software release.

The XACT*step* version M1 course will be complemented by one- and two-day "bolt-on" courses focused on the CAE interfaces supported and sold through Xilinx (e.g., Foundation, FPGA Express, etc.). These bolton courses provide the user with an overall better knowledge of how to use the Xilinx tools and devices in conjunction with the various third-party design entry, synthesis and verification tools.

In the same time frame as the XACT*step* version M1 release, a one-day M1 update course will be offered to the Xilinx user community, providing further information and specifics on the new release.

Dates and schedules for both the XACT*step* M1 and XACT*step* M1 Update courses will be disseminated in this publication and on WebLINX (www.xilinx.com).

The 1997 Educational Services Brochure will be updated at mid-year with all of the latest course descriptions and schedule information. This updated brochure will be available at all Xilinx sales offices in July.

### New Product Literature

Learn about the newest Xilinx products and services through our extensive library of product literature. The most recent pieces are listed below. To order or to obtain a complete list of all available literature, please contact your local Xilinx sales representative.

| TITLE                         | DESCRIPTION         | NUMBER      |
|-------------------------------|---------------------|-------------|
| Corporate                     |                     |             |
| Product Overview Brochure     | Features & Benefits | #0010130-06 |
| Xilinx Packaging Guide        | Technical Data      | #100120     |
| AppLINX CD                    | Technical Data      | #106425-04  |
| Software                      |                     |             |
| Software Quick Reference Card | Technical Data      | #0010104-07 |

#### UPCOMING EVENTS

Look for Xilinx technical papers and/or product exhibits at these upcoming industry forums. For further information about any of these conferences, please contact Kathleen Pizzo (Tel: 408-879-5377 FAX: 408-879-4676). **Design Automation Conference (DAC)** June 9-13 Anaheim, CA

**Embedded Computing** June 17 Santa Clara, CA

**Embedded Computing** June 19 Irvine, CA

**Japan PLD Conference** June 25-27 Tokyo, Japan Electronic Design Automation and Test Conference (EDA&T) Aug. 18-19 Shanghai, China

Electronic Design Automation and Test Conference (EDA&T) Aug, 21-22 Seoul, Korea **Electronic Design Automation and Test Conference (EDA&T)** Aug. 25-26 Hsinchu, Taiwan

International Workshop on Field Programmable Logic and Applications (FPL '97) Sept. 1-3 London, UK

**DSP World Expo** Sept. 15-17 San Diego, CA **PC Card '97** Sept. 17-18 Santa Clara, CA

**DSP France** Sept. 17-19 Paris, France

**EuroDAC** Sept. 22-26 Dusseldorf, Germany

**DSP Germany** Sept. 30-Oct. 1 Munich, Germany

#### FINANCIAL RESULTS

### **Another Record Fiscal Year**

As in every year since Xilinx was founded, the company again established a new annual revenue record for fiscal year 1997 (April 1996 to March 1997). Fiscal 1997 sales revenue totaled \$568.1 million, up from \$560.8 million in fiscal 1996. Revenues for the fourth quarter (January-March 1997) reached a record \$151.8 million, an 11.9% increase from the previous quarter.

While revenue growth for the fourth quarter was strong across all product lines, sales of the flagship XC4000 series FPGA products were particularly robust, increasing by more than 24% sequentially. Development system sales reached an all-time high of about 1,700 new software seats. Earlier this year, Xilinx announced the shipment of its 35,000th software design system.

Looking forward, Chief Executive Officer Wim Roelandts commented, "Fiscal 1998 is shaping up to be an exciting year for Xilinx. Our density and performance leadership coupled with our leading edge software solidifies our position as the premier PLD company. As we continue to engineer more comprehensive solutions for our customers, and aggressively converge on the sweet spot of the gate array market, I am confident in our opportunities for future growth."

Xilinx Inc. stock is traded on the NASDAQ exchange under symbol XLNX.

#### **PRODUCT INFORMATION-COMPONENTS**

# Industry's Fastest 5V FPGAs in Production <sup>25% Performance Gain</sup>

As introduced in *XCell 24*, XC4000E devices featuring the new -1 speed grade are now shipping in production volumes. Based on an optimized 0.5µ three-layer-metal process, the new -1 devices support typical system clock speeds in the 80 MHz range — 20-25% higher performance than the XC4000E-2 FPGAs, previously the fastest devices in the XC4000E family.

Extensive performance analysis using comparable 5V FPGAs from other vendors has confirmed that the XC4000E-1 device is 5-20% faster in end-user applications. The analysis included three different types of benchmarks:

- the actual implementations of representative macro- and core-level functions from key application areas.
- the actual implementations of representative "real-world" system designs of various density and performance levels obtained from systems manufacturers.
- the guaranteed system I/O speed, as measured by adding the clock-to-out and global-clock-setup specifications obtained in product data sheets.

When compared with its closest competitor, the XC4000E-1 FPGA delivers 20% better performance, on average, for the scaled functions, and 12% better performance for the real-world designs. System I/O speed for the XC4000E-1 device is 5% better than the fastest competitive device.

The XC4000E-1 device expands the power of the LogiCORE PCI design solution. This performance improvement extends full PCI compliance to 20,000-gate densities and increases overall design flexibility for PCI interface designs. Other emerging applications such as networking, multimedia, and high-speed telecommunications can benefit from this FPGA family's increased performance capabilities.

The performance leadership of the XC4000 series complements its highly-integrated feature set, including on-chip three-state buffers, dedicated arithmetic carry logic, multiple global clock networks, and on-chip Select-RAM memory. The XC4000E family spans from 237 to 2,432 logic cells (approximately 2,000 to 25,000 logic gates), and is available in a variety of packages.

••••

. . . . . . . . . . . . . . . .

The Xilinx Foundation and Alliance Series development systems support the new XC4000E-1 speed grade. The Foundation series is a fully-integrated, ready-to-use, Windows-based solution, including support for industry-standard HDLs, synthesis, schematic entry, simulation, and the XACT*step* implementation tools. The Alliance series allows the use of the XACT*step* tools with the industry's most-popular third-party EDA tools; this series of development system products provides open-system benefits with support for industry-standard design methodologies and interfaces, including EDIF, VHDL (VITAL 95), and Verilog/SDF.

Please contact your local Xilinx sales representative for current pricing information. 



### XC95288 CPLD Enters Production

Five XC9500 CPLD family members are now in production, including the new 288macrocell XC95288 device (**Table 1**). The XC9500 family continues to lead the industry with user-proven in-system-programmability and pin-locking capabilities, support for a full suite of IEEE 1149.1 (JTAG) instructions,

mixed 3.3V/5V system compatibility, pin-topin speeds as fast as 5 ns, and a large variety of density/package combinations. Full footprint-compatibility whenever multiple densities share a common package type facilitates design migrations between family members (**Table 2**).

| Table 1: XC9500 Device Family                                                                                           |         |                     |         |        |        |         |
|-------------------------------------------------------------------------------------------------------------------------|---------|---------------------|---------|--------|--------|---------|
|                                                                                                                         | 4C95.20 | <sup>4</sup> C95.70 | KC95102 | 4C9514 | 409591 | 4095900 |
| Macrocells                                                                                                              | 36      | 72                  | 108     | 144    | 216    | 288     |
| Usable Gates                                                                                                            | 800     | 1,600               | 2,400   | 3,200  | 4,800  | 6,400   |
| Registers                                                                                                               | 36      | 72                  | 108     | 144    | 216    | 288     |
| t <sub>PD</sub> (ns)                                                                                                    | 5       | 7.5                 | 7.5     | 7.5    | 10     | 15      |
| t <sub>su</sub> (ns)                                                                                                    | 4.5     | 5.5                 | 5.5     | 5.5    | 6.5    | 8.0     |
| t <sub>co</sub> (ns)                                                                                                    | 4.5     | 5.5                 | 5.5     | 5.5    | 6.5    | 8.0     |
| f <sub>CNT</sub> (MHz)                                                                                                  | 100     | 125                 | 125     | 125    | 111    | 95      |
| f <sub>system</sub> (MHz)                                                                                               | 100     | 83                  | 83      | 83     | 67     | 56      |
| Availability                                                                                                            | NOW     | NOW                 | NOW     | 4Q97   | NOW    | NOW     |
| <b>Notes:</b> $f_{CNT} = Operating frequency for 16-bit counters f_{SYSTEM} = Internal operating frequency for general$ |         |                     |         |        |        |         |

*f<sub>system</sub>* = Internal operating frequency for general purpose system designs spanning multiple FBs.

## **Table 2:** Available Packages and Device I/OPins (not including dedicated JTAG pins)

|              |       |                   | , .              | 8                 | * . * | 9    |
|--------------|-------|-------------------|------------------|-------------------|-------|------|
|              | 40053 | <sup>4</sup> C953 | <sup>4</sup> C95 | <sup>4</sup> C951 | 4C95  | 4COS |
| 44-Pin VQFP  | 34    |                   |                  |                   |       |      |
| 44-Pin PLCC  | 34    | 34                |                  |                   |       |      |
| 84-Pin PLCC  |       | 69                | 69               |                   |       |      |
| 100-Pin TQFP |       | 72                | 81               |                   |       |      |
| 100-Pin PQFP |       | 72                | 81               | 81                |       |      |
| 160-Pin PQFP |       |                   | 108              | 133               | 133   |      |
| 208-Pin HQFP |       |                   |                  |                   | 166   | 168  |
| 352-Pin BGA  |       |                   |                  |                   | 166   | 192  |

#### **GUEST EDITORIAL**

Continued from page 3

Customer re-verification of the complex design is not required with the HardWire solution; Xilinx guarantees equivalent functionality and performance. In some cases (depending on the design), speed improvements can be obtained in the HardWire device by eliminating delays associated with programmable interconnects in the FPGA, and because of the shorter routing delays associated with the

smaller HardWire die size.

#### **About HardWire**

HardWire technology allows users to "design once" with FPGAs. It uses FPGA-specific gate arrays and libraries, along with a specialized conversion methodology patented by Xilinx that uses the circuit and physical layout data of

the routed and verified FPGA netlist to generate a similar physical mapping of equivalent logic cells in the mask-programmed HardWire device. This ensures circuit equivalence and timing compatibility. Risks associated with design re-targeting and verification are virtually eliminated.

HardWire conversion is superior to conventional gate array conversions because the HardWire conversion is based on "design mapping" at the physical level, rather than common gate array "re-targeting" that begins at the design capture level. Gate array re-targeting actually requires a second complete design cycle after the FPGA development; re-targeting techniques alter the netlist and require significant re-verification effort (and high risk!). The HardWire process reduces the user's expense of time and engineering resources, while offering guaranteed "socket compatibility" and very low risk. Furthermore, the production test program for the HardWire device is developed by Xilinx using a scan path insertion and ATPG (automatic test pattern generation) methodology. No vectors are required from the user and >95% fault coverage of the user's logic is provided.

HardWire ASIC devices are available to support each Xilinx FPGA family. ◆

••HardWire ASIC devices are available to support each Xilinx FPGA family."

## XC4085XL FPGA Sets New Density Standard

This May, Xilinx began shipping sample quantities of the new XC4085XL FPGA. The XC4085XL device is now the largest member of the XC4000XL family (a position previously held by the XC4062XL device). It is the industry's leading high-performance 3.3V FPGA solution, with 7,448 logic cells (3,136 CLBs) and 448 I/O blocks.

With the introduction of the high-density XC4062XL and XC4085XL devices, FPGA technology can now effectively address new, high-density markets such as telecommunications, data processing and industrial applications. As FPGA costs decline and densities increase, all gate array designers who are currently using devices with up to 100,000 gates can now secure the convenience and time-to-market benefits of FPGA technology.

The development system software for the XC4000XL family, available now, is included as part of the new XACT*step* version M1 design environment. The additional routing available in the XC4000XL family architecture, along with improved routing algorithms in the new M1 release, result in dramatically-reduced software compilation times for these high-density FPGAs.

The XC4085XL device is available in 560pin super ball grid array and 559-pin pin grid array packages. Please contact your local Xilinx sales representative for the latest price and availability information. ◆ Extends Density of XC4000XL FPGA Family by 40%



## XC6264 Added to XC6200 Family of RPUs

Xilinx recently announced the addition of the 64,000-gate XC6264 device to the XC6200 family of reconfigurable processing units (RPUs). The XC6264 and XC6216 RPUs are the only programmable logic devices that have been optimized for reconfigurable logic applications such as real-time adaptive filtering and algorithm acceleration.

While FPGAs traditionally have been used to implement individual logic designs, RPUs are intended to support multiple designs in a single piece of silicon — either by "swapping out" unnecessary pieces of a design to save silicon space or by changing logic on-the-fly to increase performance.

Innovative XC6200 features such as fast partial reconfiguration, a built-in microprocessor interface and an open bitstream format make RPUs the component of choice for system designers exploring or using dynamic hardware designs.

# **Xilinx Delivers Next Generation**

# New XACT*step* M1 Places and Routes 1,000 Gates per Minute With a 25% Performance Increase

The new XACT*step* version M1 software technology enables users at every design level to increase design performance, leverage standards-based, high-level design methodologies, and quickly receive future software updates and device support for Xilinx FPGA and CPLD solutions.

Version M1's design flow engine.

Version M1.2 is available now for the PC and for UNIX work-

stations, including

Sparc-compatible SunOS 4.1.3 and

Solaris 2.3, HP-UX

and IBM RS6000

platforms. Current

users of XACTstep

support or mainte-

nance plan will re-

to XACTstep M1.3;

in mid-summer.

ceive a free upgrade

upgrades are sched-

uled to start shipping

XACT*step* version

M1, developed as a

result of the Xilinx

NeoCAD, Inc., dra-

matically improves

merger with

5.2/6.0 with an active





Schematic editing an XC4028 device in a BG352 package.



design performance using advanced placement and routing algorithms, powerful "auto-interactive" tools that deliver the choice between a push-button or manually-directed design methodology, and support for industry standard-based design flows, including EDIF, SDF, VHDL (Vital) and Verilog support.

#### XACT step M1 User Benefits

**Maximum Design Performance** — Version M1 software enables maximum design performance by providing a unique combination of advanced algorithms and interactive tools. Designer productivity is greatly enhanced with its simple, push-button flows and optional auto-interactive tools. User testing has shown that version M1 software used with XC4000XL devices results in 70 percent shorter run times, up to a 25 percent performance improvement, and the ability to place and route devices with up to 100 percent utilization with a push-button flow.

**Modular Software System** — The modular architecture of the M1 system will allow Xilinx to rapidly deliver incremental technologies, new features, device support and new versions of its leading software product families. New feature sets can now be released independently; as a result, users can quickly complete designs without having to re-learn new tools as enhancements are made. The investment Xilinx has made in the M1 technology ensures that the continuous delivery of innovative device architectures and improved software solutions can be accomplished more rapidly and more predictably.

Methodology Flexibility — High-level design methodologies are becoming the methodology choice for the design of complex programmable logic. Version M1 software delivers programmable logic specific high-level flows. The flows provide high-quality, high-performance and optimized results, and allow fast, flexible design changes and iterations, matching the way that engineers design. Xilinx users often employ a mixture of graphical and language-based design entry methods to design their products. The flow is built to complement existing schematic-based design methods while providing an easy-to-learn environment for Hardware Description Language (HDL) based design. Xilinx recognizes that design environments are variant and, therefore, has created a flexible system, enabling the user to choose the best methodology for the environment and design challenge.



# **Software Platform**

#### **Product Configurations**

XACT*step* version M1 software delivers all these benefits through both the XACT*step* Foundation and Alliance Series software solutions. The Foundation Series features a complete, front-to-back design solution based on industry-standard HDLs and push-button design flows. The Alliance Series focuses on open systems integration, with the industry's most extensive set of third-party EDA vendor integration. Please contact your local Xilinx sales representative for the latest availability and pricing information. Inquiries regarding the status of software maintenance contracts should be directed to Xilinx Customer Service. ◆



The logic block editor.

# Xilinx Now Shipping Cadence Interface Kit

To provide the best possible support to our users, Xilinx and Cadence Design Systems have mutually agreed to have Xilinx take over development, sales and support of the interface kit for using Cadence design entry and simulation tools with the Xilinx XACT*step* system. Cadence has discontinued sale and support of their Xilinx interface kit; the last Cadence version of that kit is the 97A release.

A new Cadence interface kit is available directly from Xilinx. The currently-released beta version is for the XACT*step* version M1.2 release — full production will start in conjunction with the introduction of M1.3, scheduled for mid-summer. This new interface kit has superior schematic and HDL support for all Xilinx architectures, including the XC4000EX/XL FPGA families. The new release supports EDIF netlist entry, VHDL- and Verilog-based design, as well as both functional and timing simulation. The VITAL libraries in XACT*step* M1 will work with the Cadence Leapfrog VHDL simulator. (The EDIF netlister is available from Cadence on its ftp site.)

Xilinx is committed to fully support our Cadence users, including the timely introduction of schematic and HDL libraries for new component architectures. Resources in engineering and software quality assurance are now dedicated to developing and testing Concept and Verilog libraries; dedicated Cadence experts have been added to the technical support organization. Xilinx has developed detailed documentation on the design flow, including a new guide for users migrating from XACT*step* v5.2.1 to M1.

Cadence will continue to sell and support its HDL synthesis solution for Xilinx components. Synergy synthesis libraries for the XC4000EX family will be available on the Cadence ftp site by early summer. (For more information on the availability of synthesis libraries, please contact the Cadence support organization in your area.)

Cadence discontinued sales of Xilinx place and route tools in November 1996 — version 9604 was the last release. All in-warranty owners of these tools can receive the latest XACT*step* package by calling Xilinx customer service.

If you are currently a Cadence Design Systems customer and are using Xilinx tools purchased from Cadence, please fax a copy of the following information to the Xilinx Customer Service group (408-559-0115) — company name, user name, mailing address, telephone number, fax number and e-mail address. ◆

## **CORE** Generator for PCI:



Development Tool for FPGA Design his spring, Xilinx introduced an innovative, web-based tool that radically simplifies the use of cores for FPGA design. The new, on-line CORE Generator tool facilitates core usage by enabling designers to instantly access, customize, and download core designs using WebLINX (www.xilinx.com).

The First Web-Based

It features an intuitive graphical interface, thereby shortening the learning curve for logic designers. Initially designed to support users of the LogiCORE PCI module, the CORE Generator will be extended to support other Xilinx LogiCORE and third-party AllianceCORE products later this year.

| er: (Hr. VVC)-qc2-qc<br>Apel   Mitchi Cod | Clarind<br>1 Derivation 54 | (Seath   People   Si | theas           |     |
|-------------------------------------------|----------------------------|----------------------|-----------------|-----|
| Xilinx PC                                 | I 2.1 Web Ba               | sed Program          | ming Interfa    | ce  |
| 5                                         | Wester IT Burst            | Wade E Enable k      | niae agrice     |     |
|                                           | PCI Configura              | ton Space Hear       | jer ,           |     |
| Dav                                       | ice 10                     | Vore                 | éor 10          | 088 |
|                                           | 4 M                        | Des                  | nard .          | 0e  |
|                                           | Class Code                 |                      | Revision ID     | OBb |
| 193                                       | Kender Fape                | Turney Dec           | Crede Live Stre | 003 |
|                                           | B are Adde                 | er Register B        |                 | 110 |
|                                           | Rane Adde                  | na Register 1        |                 | 10  |
|                                           | DarAits                    | an Rasjonn 2         |                 | 110 |
|                                           | Kaw hite                   | n Kapira 3           |                 | 10  |
|                                           | Lue Aile                   | na Kepinier S        |                 | 226 |
|                                           | Enr Alth                   | u kujen 5            |                 | 248 |
|                                           | Eallar                     | CISPAnte:            |                 | 298 |
| Sales                                     | ter 17                     | Sologalee            | Oreshe IP       | 10  |
|                                           | Esponson Ef                | W Rose Ardient       |                 | 208 |
|                                           | - Co                       | end                  |                 | 1   |
| No. 1                                     | 10.0                       | eres                 | Transmitt Trans |     |
| when it is                                | Mighter                    | Facalities.          | Laboritist an   | 1.0 |

Figure 1: CORE Generator tool for PCI. main menu

The CORE Generator tool for PCI introduces a new methodology for acquiring and using cores with FPGAs. Since the tool executes on the web, LogiCORE PCI users always have access to the latest versions of the cores (as well as the latest product information). "Customized" cores are created by the CORE Generator based on userdefined parameters, allowing designers to easily create and download their unique versions of the core netlist, regardless

of the design tools and methodologies used for design entry and simulation.

#### **Using CORE Generator**

To create a PCI core netlist using the CORE Generator, designers enter their system's parameters by using the program's graphical user interface (GUI). The GUI mirrors the alreadyfamiliar PCI Specification Standard table. For example, the GUI includes a copy of the configuration space header from the PCI specification (Figure 1); the user simply enters the

parameters by selecting the appropriate values in pre-defined menus. The GUI prevents designers from entering invalid parameters. Online help is available, as well as application notes describing the complete design flow from core configuration to implementation.

The CORE Generator allows the designer to integrate the LogiCORE PCI module using any chosen tool environment, including VHDL, Verilog, or schematic-based design. (Previously, Viewlogic schematic entry tools were required to modify and customize the design.) The CORE Generator creates all the files needed to integrate the PCI core within the FPGA design and verify the results, including:

- 1) a netlist with constraints that ensure that timing is met without any manual tuning.
- 2) a "wrapper" used to instantiate the core in a VHDL, Verilog or schematic-based design.
- 3) a VHDL/Verilog simulation model for functional verification.

These files are then downloaded over the web to the designer's development platform.

The PCI cores created by the CORE Generator are "firm" cores, with relative placement and timing constraints embedded in the netlist to ensure that the performance of the implemented design meets the requirements of the PCI specification. Thus, PCI timing can be met without any manual tuning of the core, and, as a result, engineering resources can be focused on the system-level design, potentially saving months of development time.

Figure 2 compares typical development times and costs for designing a PCI interface from scratch using a generic, synthesizable core and using a proven LogiCORE PCI core.

#### Visit the VIP Lounge

To access the tool, use a Java-enabled web browser such as Netscape 3.0 or Microsoft Explorer 3.0 to visit WebLINX (www.xilinx.com). The CORE Generator is part of the new "LogiCORE VIP lounge" site that holds useful Continued on page 22

# **The Xilinx DSP CORE Generator**

Automated Tool Generates Parameterized DSP Designs Optimized for FPGAs

**T**oday's FPGAs offer an attractive solution for the computationally-intensive functions found in digital signal processing (DSP) applications. By combining the flexibility of a general-purpose, programmable digital signal processor with the speed and density of a custom-hardware implementation, FPGAs can provide increased DSP system performance at a reduced system cost.

However, to achieve this high level of FPGA-based DSP performance, you must craft the DSP algorithm into the architecture of the FPGA. Ironically, many DSP designers, while well-versed in the algorithmic approaches used when programming conventional DSP processors, are not familiar with distributed arithmetic and similar techniques applicable to the highlyparallel structures of FPGA-based solutions.

Rather than learning all the details of these approaches and their implementations, Xilinx users can take advantage of the new DSP CORE Generator. With the DSP CORE Generator, complex parameterized DSP building blocks, optimized for the target FPGA architecture, can be implemented automatically and integrated into Xilinx FPGA designs.

The DSP CORE Generator accepts parameters from a dialog box (Figure 1), and outputs a completed design in the form of a netlist, complete with the appropriate relativeplacement constraints. The tool also produces a symbol for the module suitable for use with a schematic editor, VHDL / Verilog instantiation code, and behavioral models. Thus, the CORE Generator meshes smoothly with any combination of HDL and schematicbased design methodologies.

The user interface for the DSP CORE Generator delivers all of the parameterized cores, fixed cores, and the DSP Toolbox Library of parameterized base building blocks, as well as all of the data sheets and documentation, through a hierarchical, expandable tree structure similar to Windows 95 Explorer (Figure 2).

The initial release, currently available,



Input the parameters that define the block
 Generate the CORE Figure 1

contains support for the generation of serial distributed arithmetic FIR filters, one-dimensional ROM- or RAM-based correlators, Comb filters, integrators, delay elements, and highspeed area-efficient parallel multipliers. Support for Comb and Integrator filter functions facilitate the implementation of Hogenauer filters.

This first release (Alpha 1.0) supports Windows 95 (PC only), and can be obtained through any of the Xilinx DSP FAEs in the US and Europe, or through DSP marketing for Japan and Asia. This release requires Foundation software, since it accesses the Metamor synthesis tools.

The next release, scheduled for mid-summer, will add support for additional functions, including parallel FIR filters, IIR filters (biquads), Fast Fourier Transforms, and FIFO buffers. The summer release also will include support for workstation platforms, and will work with all the XACT*step* packages, eliminating the requirement for Foundation software only. ◆

Figure 2: DSP Design Explorer Tree

| -1: CoreGen V0.39                 |
|-----------------------------------|
| Fie Options Help                  |
| Spec                              |
| 🖼 Core Generator Library          |
| - BP Toolbox                      |
| - Adders and subtracters          |
| -C Memories                       |
| - Multiplexers                    |
| Time Skew Buffers                 |
|                                   |
| -H Constant                       |
| - Parallel-Berial Converter       |
| - H Register                      |
| Scale by Half Accumulator         |
| States                            |
| Addees and Subtractors            |
| Adders and Subtracters            |
| High Performance Multipliers      |
| L 12x12 Multiplier                |
| H Sk8 Multiplier                  |
| - H Constant Multiplier           |
| - H Pipelined Constant Multiplier |
| - Variable Multiplier             |
| H 1'sComplementer                 |
| - Correlators                     |
| RAM Based Correlators             |
| - ROM Based Correlators           |
| - H Berial ROM Correlator         |
| - Parallel ROM Correlator         |
| - H Como Filter                   |
| H Integrator                      |
| H Delay Element                   |
| - HE SUMPRICINE                   |

#### **DESIGN HINTS AND ISSUES**

# Some Simple XC9500 Prog

In-system-programmable (ISP) CPLDs provide remarkable capabilities for logic design. They permit the development of nonvolatile designs without the aid of a device programmer.

In essence, this capability is obtained by incorporating the device programmer within the CPLD device itself. Internal circuitry takes the user-provided pattern and sets the internal storage cells automatically. The circuits involved include a programming state machine and a charge pump.



Figure 1: Simplified Charge Pump Diagram

For the Xilinx XC9500 family, the state machine is driven by extended JTAG instructions, and uses the same 4-pin set used by the IEEE 1149.1 test commands, thereby minimizing the chip overhead needed to provide ISP capability. Coming from the JTAG controller, the bits are delivered to the ISP controller, which forwards them to the target locations, where the charge pump programs them into the appropriate bit locations. To take advantage of ISP, *some simple guidelines must be followed*. These guidelines are straightforward — but some users overlook them and become frustrated. As usual, frustration is avoided by planning.

Charge pumps (**Figure 1**) derive their internal "supervoltages" by pumping the external voltage provided at the  $V_{cc}$  pin(s). Charge pumps are designed to be robust, but they do require simple care. The various stages of the pump are mathematically related to the  $V_{cc}$  level, so it is critical that  $V_{cc}$  be within the specified range for the pump to achieve its correct internal voltage. With the XC9500 family, this range is between 4.5 and 5.5 volts.

While this sounds simple, it can be difficult to ensure in practice.  $V_{cc}$  voltage can be measured at the card edge or, preferably, right at the CPLD device's pins, but noise on the  $V_{cc}$  signal due to the dynamic behavior of the PC board while the system is running can be difficult to detect and quantify. However, as described above, it is critical that the ISP circuitry be provided a stable  $V_{cc}$  so the charge pumps can function properly. The usual solution is to attach decoupling capacitors right at the CPLD  $V_{cc}$  and  $V_{cCIO}$  pins terminating directly to the nearest ground plane.

The stability of the board signals that drive CPLD devices' JTAG circuitry is of equal importance. The JTAG specification dictates that the TMS and TDI signals be "pulled up" to the system power supply, but does not include the specific resistance value required. This creates an interesting quandary, particularly for long JTAG ISP chains across multiple vendor chips (**Figure 2**).

Figure 2a shows a mix of JTAG chips, attached in a standard format. Figure 2b shows that each chip may provide an internal pullup resistor of a different value at each site; in Figure 2b, the pull-up resistors



••To take advantage of ISP, some simple guidelines must be followed. These guidelines are straightforward..."

# ramming Guidelines





are shown external to the chips, but in reality, they are contained inside the respective chip and are out of the designer's control. Luckily, most JTAG TCK speeds are well below 10 MHz, minimizing transmission line effects.

Recommendations that will aid in troubleshooting problems caused by impedance mismatches on the JTAG signal lines include the following:

- ➤ For long JTAG chains (greater than 5 or 6 chips) include a buffer site. This is a point where the external cable may be isolated from the rest of the chain.
- ► Consider including sites where series or

parallel termination resistance can be attached. This will have to be determined experimentally.

 If prototype difficulty persists, consider breaking up the on-board JTAG chain with additional buffers.

Finally, continuing improvements to the software protocols are increasing the reliability of in-system programming. The new XACT*step* M1 JTAG download software includes the latest ISP protocols to best manage the actual delivery of bits into the end system. Patches and updated releases are made available at WebLINX (www.xilinx.com). ◆



### Viewlogic

#### How do I select the correct Xilinx libraries for an M1 design within Workview Office?

The file %WVOFFICE%\STANDARD\LIBS.LST defines the library listings for Workview Office. The LIBS.LST file that is shipped with current versions of Workview Office contains Xilinx libraries for XACT*step* v6.0.1. To update this file for version M1, you will need to download a file from our FTP site to replace the current LIBS.LST. The file, called M1LIBS.ZIP, can be found at <u>ftp://ftp.xilinx.com/pub/swhelp/viewlogic</u>.

#### Hundreds of warnings/errors about "Unexpanded Blocks," "No Driver/ Load," and "Multiple Drivers" appear when running NGDBUILD. What causes this, and how can it be prevented?

The flow for a Viewlogic-Xilinx M1 design includes writing out an EDIF file from the Viewlogic design environment. The Viewlogic program EDIFNETO is responsible for this, but it must be run with a Xilinx option. When using the Workview Office or Powerview GUI to run EDIFNETO, enter the word "xilinx" in the Level field. The command line equivalent for this option is:

edifneto -l xilinx design

It stops the EDIF netlister at Xilinx primitives.

### Mentor Graphics

# When running PLD\_EDIF2TIM in the M1 simulation flow, what causes the following error:

- // Error: Cannot find library
  specified "/home/salma/dsprdo/
  SIMPRIMS" (from: Synthesis/EDIF
  Interface/Miscellaneous 15)
  // Error: View "view\_1" was not
- created successfully; // thus cannot instantiate "ANDO". (from: Synthesis/EDIF Interface/ Miscellaneous 1C)
- // Note: Finding part "SIMPRIMS/ x\_and2" (from: Synthesis/EDIF Interface/Eddm Interface 81)
- // Error: Could not find the

External part "SIMPRIMS/x\_and2". (from: Synthesis/EDIF Interface/ Miscellaneous 25)

Timing simulations in XACT*step* version M1 use the simprim (simulation primitive) library to model routed designs. For Mentor Graphics, these simulation models are located in the \$SIMPRIMS library. The \$SIMPRIMS variable typically is set to \$LCA/simprims.

The EDIF file that PLD\_EDIF2TIM is processing should reference this simulation library as "SSIMPRIMS". However, in this situation, the library is referenced as simply "SIMPRIMS" (without the dollar sign). This causes ENRead, the Mentor EDIF reader used by PLD\_EDIF2TIM, to look in the current directory for a SIMPRIMS subdirectory, where it expects to find the libraries.

To correct this, the EDIF file must be rewritten to reference the simprim library as \$SIMPRIMS. This is done using the vendor option in the NGD2EDIF command line:

ngd2edif -v mentor filename.nga

Optionally, if using the Xilinx Design Manager/ Flow Engine, go to the Implementation Options Template. Under the Interface panel, change the Simulation Data Options: Vendor setting to "Mentor". Rerun the Timing stage of the Flow Engine and reprocess the EDN file through PLD\_EDIF2TIM.

#### **TECHNICAL SUPPORT RESOURCES**

#### Need technical help right now? Here's where to start:

Find us on the Internet at www.xilinx.com

 We update our "Answers" Web tool daily with the latest application notes, data sheets, patches and solutions to your technical questions. Get immediate answers 24 hours per day!

#### NORTH AMERICA

(Mon, Tues, Wed, Fri 6:30am-5pm, Thur 6:30am - 4:00pm Pacific Time) Hotline: 800 255 7778 or 408 879 5199 Fax: 408 879 4442 BBS: 408 559 9327 Email: hotline@xilinx.com 
 UNITED KINGDOM
 FRANCE

 (Mon, Tues, Wed, Thur
 (Monday-Friday 9:30am-12:00pm, 1:00-3:30pm)

 5:30pm, Fri 9:00am-12:00pm, 1:00-3:30pm)
 Hotline: (33) 1 3463 0100

 12:00pm, 1:00-3:30pm)
 Fax: (33) 1 3463 0959

 Hotline: (44) 1932 828522
 Email: frhelp@xilinx.com

Email: ukhelp@xilinx.com

If you don't have access to the Web or can't locate an answer via step #1, then...

2. Contact your nearest Customer Support Hotline

#### GERMANY JAPAN 9:30am-5:30pm) (Mon, Tues, Wed, Thur 8:00am-12:00pm, 1:00-5:00pm, Fri 8:00am-3 0959 (Mon, Tues, Thur, Fri 9:00am-5:00pm, 12:00pm, 1:00pm-3:00pm) 3 0959 12:00pm, 1:00pm-3:00pm) Wed 9:00am-4:00pm) kilinx.com Hotline: (49) 89 991 54930 FAX: (81) 3 3297 9163 Fax: (49) 89 904 4748 Email: dlhelp@xilinx.com Email: jhotline@xilinx.com

*Need a software update, authorization code, or documentation update?* **Contact Customer Service:** U.S.: 800 624 4782 Europe: (44) 1932-349401 International: 408 559 7778

# Increased Design Portability with XACT*step* Version M1

The Xilinx XACT *step* version M1 software technology enables users at every design level to increase optimization, manage design changes, and quickly complete designs with the entire spectrum of Xilinx FPGA and CPLD devices. For example, the version M1 tools are designed to support multiple device architectures using the same core physical implementation (i.e., map, place and route) software. To implement this capability, a new program has been introduced into the design flow: **NGDBuild**.

NGDBuild is responsible for two functions during the design implementation process. First, the design's elements are brought together into a single database so that subsequent operations, such as map, place and route, may be applied to the entire design at once. Second, NGDBuild re-expresses the design as a netlist of "technology-less" primitives that are common to all CPLDs and FPGAs. The components in this technologyindependent library are known as "SimPrims."

NGDBuild's impact on the design is to make it instantly "re-targetable" between any of the Xilinx device architectures supported by the core software. Thus, a design's performance may be investigated in any Xilinx architecture, with little or no design rework required.

The core implementation tools (map, place and route) receive a netlist from NGDBuild that expresses the design as a netlist of SimPrims, and it's these technologyindependent cells that are implemented within the target device. Consequently, the back-annotation process (that is the creation of a post-Map or post-PAR netlist describing the design's physical implementation) results in a netlist of SimPrims annotated with the appropriate block and net delay data that arises from the place and route process.

As a result of this strategy, different simulation libraries are needed to support simulation before and after NGDBuild has been applied to a design. Prior to NGDBuild, designs will be expressed as netlists containing Unified Library components. After NGDBuild, designs will be expressed as netlists consisting of SimPrims. ◆





# **Programmable Logic in Mixed Voltage Applications**

The use of advanced, deep-submicron IC fabrication processes is resulting in rapidly increasing density and performance for programmable logic devices. However, as device geometries shrink below 0.5 microns, the smallest transistors cannot withstand 5 volts without damage. Thus, the largest and fastest new devices are based on lower supply voltages. For example, the new XC4000XL FPGA family, featuring the industry's highest-capacity, high-performance FPGAs, is based on the 3.3V standard.

To reap the benefits of advanced process technology — including increased performance, increased density, lower power consumption, and lower price — many programmable logic users are making the transition from the 5V standard to lower voltages. This transition affects not only the supply voltage, but also I/O signaling levels. Xilinx is actively taking the lead in working with programmable

> logic users to plan an orderly transition to a lower voltage standard.

Xilinx introduced the Zero+ product line, the industry's first 3.3V FPGAs, in 1993. Since then, the number of 3.3V product offerings has increased dramatically. However, many other system components remain available in 5V versions only. Thus, mixed-voltage systems employing a mix of 5V and 3.3V components are likely to be the rule rather than the exception in the immediate future.

Xilinx products have been designed with this mixed-voltage environment in mind. 5V input tolerance has been designed into many Xilinx 3.3V devices; these devices accept 5V signals on all I/Os and can drive TTL levels into any 5V device,

eliminating all interface issues. Many Xilinx

5V components can directly interface with 3.3V devices. Table 1 lists the Xilinx component product families that can be employed in mixed-voltage systems. All Xilinx device inputs maintain their excellent protection against electrostatic discharge (ESD), even in mixed-voltage applications.

#### **Mixing 5V and 3.3V Devices**

When mixing 3.3V and 5V devices on the same board, I/O signaling levels compatible with both types of components are needed on all signals lines connecting the two types of components. Since both types of supply share a common ground, there are no problems interfacing logic Low levels in either direction, but there are compatibility issues for the logic High levels.

#### **3.3V Devices Driving Inputs on 5V Devices**

The lowest output High voltage  $(V_{OH})$  of the 3.3 device must exceed the  $V_{\rm I\!H}$  requirements of the 5V device. Minimum  $V_{OH}$  for all Xilinx 3.3V devices is 2.4V, well above the 2.0V minimum High level for TTL signaling. (This includes the XC3000L, XC3100L, XC5200L, and XC4000XL FPGA families and the XC7300 and XC9500 CPLD families when  $V_{CCIO}$  = 3.3V.) Thus, all Xilinx 3.3V devices can drive inputs to devices with TTL-compatible input thresholds, including all 5V Xilinx devices. (Note: Some Xilinx 5V devices can be programmed for TTL or CMOS input thresholds; these devices must be configured for TTL-compatible inputs to be directly driven from a 3.3V device.)

#### **5V Devices Driving Inputs** on 3.3V Devices

The highest 5V device output voltage must not force excessive current into the input of the 3.3V device. The input structures of Xilinx 3.3V FPGAs include input protection circuits. These protection circuits in the XC3000L and

••Xilinx introduced the Zero+ product line, the industry's first 3.3V FPGAs, in 1993. Since then, the number of 3.3V product offerings has increased dramatically."

|               | Device<br>Family | Accepts 3.3V<br>Compatible<br>Inputs <sup>1</sup> | Drives 3.3V Devices    | Key Features                           |
|---------------|------------------|---------------------------------------------------|------------------------|----------------------------------------|
|               | XC3000A          | Yes                                               | With limiting resistor | Low quiescent current                  |
| Single        | XC3100A          | Yes                                               | With limiting resistor | High performance                       |
| Supply        | XC4000E/EX       | Yes                                               | Yes                    | Highest density and performance        |
| $V_{cc} = 5V$ | XC5200           | Yes                                               | With limiting resistor | Cost-effective                         |
|               | XC7300           | Yes                                               | With limiting resistor | 5 ns $T_{PD}$ , 100% utilization       |
|               | XC9500           | Yes                                               | With limiting resistor | 5V in-system-programmable, pin locking |

|                 | Device<br>Family | Accepts 5V<br>Compatible Inputs | Drives 5V<br>Devices | Key Features                           |
|-----------------|------------------|---------------------------------|----------------------|----------------------------------------|
| Single          | XC3000L          | With limiting resistor          | Yes                  | Very low powerdown & quiescent current |
| Supply          | XC3100L          | With limiting resistor          | Yes                  | High performance                       |
| $V_{cc} = 3.3V$ | XC4000XL         | Yes                             | Yes                  | Highest density & performance          |
|                 | XC5200L          | With limiting resistor          | Yes                  | Cost-effective                         |
|                 |                  |                                 |                      |                                        |
|                 | Device           | Accepts 5V                      | Drives 5V            |                                        |

|                               | Family      | Compatible Inputs | Devices | Key Features                 |
|-------------------------------|-------------|-------------------|---------|------------------------------|
| <b>Dual Sup</b>               | ply XC5200L | Yes               | Yes     | Cost-effective               |
| $V_{cc} = 5V$                 | V XC7300    | Yes               | Yes     | Mixed-voltage system capable |
| $V_{\rm CCIO}/V_{\rm TT} = 3$ | 3.3V XC9500 | Yes               | Yes     | Mixed-voltage system capable |

XC3100L devices are designed for 3.3V inputs. However, the protection circuits in the XC4000XL and XC5000L devices are designed to withstand 5V levels.

Most 5V devices have complementary CMOS outputs where  $V_{OH}$  can reach the 5V rail. (All Xilinx 5V FPGAs and CPLDs, except the XC4000 series devices, have complementary CMOS outputs.) When driving XC3000L and XC3100L inputs (and most other 3.3V devices) from such a 5V device, then the input current must be limited by a series resistor of no less than  $150\Omega$ . This guarantees an input current below 10mA, flowing through the ESD input protection diode backwards into the 3.3V supply. That amount of input current is generally considered safe, causing neither metal migration nor latch-up problems. Care must be taken to avoid forcing the nominally 3.3V supply voltage above its 3.6V maximum whenever a large number of active High inputs drive the 3.3V device, potentially causing the 3.3V supply current to reverse direction. The 3.3V  $V_{cc}$  power should be on before driving the device inputs from a 5V device.

The I/O structures of the XC4000XL FPGAs have been designed to tolerate being driven to a 5V rail by a low-impedance source. These

3.3V FPGAs can be directly driven by 5V devices with either TTL or CMOS outputs. Power supply sequencing is not a problem; the inputs can be driven to 5V either before or after the 3.3V  $V_{cc}$  power is supplied without risking damage to the devices.

In mixed voltage systems, the XC7300 and XC9500 CPLDs can be driven directly by 5V inputs when set up for 3.3V I/O operation (i.e.,  $V_{cCIO} = 3.3V$ ). The input protection diodes in these CPLDs are always connected to the 5V  $V_{CC}$  power line, allowing them to tolerate 5V inputs without the need for current-limiting resistors.

Similarly, the XC5000L FPGAs can be used in mixed-voltage systems by connecting the  $V_{TT}$  pin to 5V. The input protection circuits are connected to the  $V_{TT}$  line, allowing these 3.3V FPGAs to tolerate 5V inputs without the need for current-limiting resistors.

If the 5V device has "totem-pole" n-channel-only outputs (as in the XC4000E/EX FPGA series),  $V_{OH}$  is reduced by one threshold and the series resistor can be eliminated, provided the nominally 5V supply does not exceed 5.25. Thus, the XC4000E and XC4000EX FPGAs can directly drive any 3.3V device without the need for current-limiting resistors.  $\blacklozenge$  **Table 1:** Xilinx<br/>products and<br/>supply voltage<br/>options

*Note: (1) Inputs must be configured for TTL thresholds* 

# **Integrating XC9500 ISP With Manufacturing**

In-system programming (ISP) allows the programming and reprogramming of logic devices already soldered on a system board. ISP capability provides many advantages, including facilitating design changes during prototyping, remote system upgrades, and manufacturing flows.

The XC9500 CPLD family supports the insystem programming of its FLASH configura-



tion memory using the IEEE 1149.1 (JTAG) test access port (TAP), and without requiring externally applied "supervoltages" (i.e., voltages greater than 5V). This allows the use of automatic test equipment (ATE) that supports the JTAG TAP to program XC9500 family

devices. Thus, CPLD device programming can be integrated with board testing in a single manufacturing step.

The Genrad GR228X series of board test systems are examples of such ATE platforms.

This series includes the following Genrad testers: the GR2287L, GR2286i, GR2287i, GR2283i, GR2284i, GR2281i, and GR2280i systems. The tester must be running version 3.2 (or higher) of the Genrad software. (Deep vector memory is not required.) Creating the appropriate "test program" for a GR228X system requires the Xilinx EZTag software and a Xilinx-supplied vector translation tool (svf2dts), as described below.

#### Using EZTag to generate an SVF file

EZTag can generate a serial vector format (SVF) file from the JEDEC programming file of the target design. The SVF file is in ASCII format and describes 1149.1 TAP operations; the file encodes the entire programming algorithm for the selected device in the system as a series of JTAG TAP instructions.

The XC9500 programming operation includes a built-in verification step. However, in developing a new ATE ISP flow, a separate readback/verify step may be used as an ATE ISP process verification step.

EZTag can generate an SVF file for erasure, programming, or readback verification, using the following steps:

### CORE Generator

Continued from page 14

**Figure 2:** Proven LogiCORE PCI core cut development time information and design files for registered LogiCORE product owners; all users with a valid maintenance agreement can log onto the new LogiCORE lounges and register for access to the CORE Generator. The CORE Generator tool is password protected so that only LogiCORE PCI owners have access to the core.



For now, even WebLINX visitors without a valid maintenance agreement can access a *demonstration* version of the PCI CORE Generator, allowing the evaluation of the GUI and an examination of the various options available for the PCI interface core. In the future, all visitors will be allowed to create functional simulation models for LogiCORE PCI designs, allowing users to create and download the model, instantiate it into a custom design, and perform complete system functional verification, all prior to purchasing the core.

Further information, including the demonstration version of the CORE Generator, can be found at www.xilinx.com/products/ logicore/logicore.htm. ◆

# **Test on the GR228X**

- 1. Create the XC9500 design using XABEL-CPLD or any compatible third-party design entry tool.
- 2. Fit the design and save it as a JEDEC output file.
- Invoke the EZTag software from the XACT command line using the following command: eztag -svf

The following message appears:

Xilinx (R) EZTAG XC9500-CPLD-6.0.5
- JTAG Boundary-Scan Download
Copyright (C) Xilinx Inc. 19911996. All Rights Reserved.

SVF GENERATION MODE. EZTAG?

4. At this prompt, type the following command: part deviceTypel:designName1 ... deviceTypeN:designNameN

where designName is the name of the design to translate into SVF, and deviceTypeN is the type of device in the nth position in the JTAG device chain (beginning with the first device to receive TDI and ending with the last device to output TDO). For any non-XC9500 part in the JTAG chain, the BSDL file for the specified part must be available along the XACT path and is called deviceType.bsd (e.g., 4003pc84.bsd for a XC4003 in the PC84 package).

5. Enter any one of the following commands:

erase designName

generates an SVF file that specifies the bit sequence to erase the device.

program [-b] designName [-j
 jedecFileName]

generates an SVF file that specifies the bit sequence to erase and program the specified part from a JEDEC file named designName.jed (or alternately, the JEDEC file name specified after the "-j"). Use the -b option to skip the erase.

verify designName [-j
jedecFileName]

generates an SVF file that specifies the bit sequence to read back the device contents and compares it against the contents of the specified JEDEC file.

6. Exit EZTag by entering the quit command

The SVF file contains all data and commands necessary to perform the specified function. The SVF file will be named designName.svf, and will be created in the current working directory (the directory in which EZTAG is being run). Consecutive operations on the same designName file will overwrite the SVF file each time.

#### Generating a Genrad GR228X ISP Program

The svf2dts program translates SVF files to GR228X stimulus files. The svf2dts software and accompanying documentation is available via WebLINX (www.xilinx.com), and the associated Xilinx ftp site. The svf2dts translation tool is supported on DOS, Windows 95, DOS window on SCO UNIX, and Windows NT platforms.

The svf2dts program is run on the computer that is the controller for the GR228X tester. On the tester's controller, make a directory called "svf" and copy all the SVF files into this directory. The svf2dts program performs the SVF to DTS conversion, where DTS (digital test source) is the GR228X stimulus description language. The DTS file is partitioned into "bursts" of 15K vectors. Invoke the "svf2dts" program with the name of SVF program file as follows:

svf2dts <SVF file>

A copyright notification appears; enter return to clear this display. The program now takes you through a series of questions about file names, TAP pin numbers, and similar information.

Once all the questions have been answered, the program executes after printing the start time. A running total of the SVF records pro-

cessed is given. When the svf2dts program finishes processing the records, it writes the .DTS file. The resulting DTS file can be used to program the device on the Genrad GR228X

tester, as part of an integrated device program and board test operation.

For further information, or to download the svf2dts program, visit WebLINX at www.xilinx.com/apps/epld.htm. ◆

## •• CPLD device

programming can be integrated with board testing in a single manufacturing step."

|        |               |        |         |           | (       | CC      | DI      | <b>M</b> | P(      | D       | N       | EN      | T       | ' A      | V       | A]      | Ľ       | A]      | BI      | LI      |         | Y       | <b>C</b> ] | ŧl      | A]      | RI      |         |         |          |          |          |          |          |          |          |                    |                 |          |
|--------|---------------|--------|---------|-----------|---------|---------|---------|----------|---------|---------|---------|---------|---------|----------|---------|---------|---------|---------|---------|---------|---------|---------|------------|---------|---------|---------|---------|---------|----------|----------|----------|----------|----------|----------|----------|--------------------|-----------------|----------|
| PINS   | TYPE          | CODE   | XC3020A | XC3030A   | XC3042A | XC3064A | XC3090A | XC3020L  | XC3030L | XC3042L | XC3064L | XC3090L | XC3142L | XC3190L  | XC3120A | XC3130A | XC3142A | XC3164A | XC3190A | XC3195A | XC4003E | XC4005E | XC4006E    | XC4008E | XC4010E | XC4013E | XC4020E | XC4025E | XC4028EX | XC4036EX | XC4005XL | XC4010XL | XC4013XL | XC4020XL | XC4028XL | XC4036XL           | XC4044XL        | XC4052XL |
|        | PLASTIC LCC   | PC44   |         |           |         |         |         |          |         |         |         |         |         |          |         |         |         |         |         |         |         |         |            |         |         |         |         |         |          |          |          |          |          |          |          |                    |                 |          |
|        | PLASTIC QFP   | PQ44   |         |           |         |         |         |          |         |         |         |         |         |          |         |         |         |         |         |         |         |         |            |         |         |         |         |         |          |          |          |          |          |          |          |                    |                 |          |
| 44     | PLASTIC VQFP  | VQ44   |         |           |         |         |         |          |         |         |         |         |         |          |         |         |         |         |         |         |         |         |            |         |         |         |         |         |          |          |          |          |          |          |          |                    |                 |          |
|        | CERAMIC LCC   | WC44   |         |           |         |         |         |          |         |         |         |         |         |          |         |         |         |         |         |         |         |         |            |         |         |         |         |         |          |          |          |          |          |          |          |                    |                 |          |
| 64     | PLASTIC VQFP  | VQ64   |         | ٠         |         |         |         |          | ♦       |         |         |         |         |          |         | ۲       |         |         |         |         |         |         |            |         |         |         |         |         |          |          |          |          |          |          |          |                    |                 |          |
| 68     | PLASTIC LCC   | PC68   | ۲       |           |         |         |         |          |         |         |         |         |         |          | ۲       | ۲       |         |         |         |         |         |         |            |         |         |         |         |         |          |          |          |          |          |          |          |                    |                 |          |
| 00     | CERAMIC LCC   | WC68   |         |           |         |         |         |          |         |         |         |         |         |          |         |         |         |         |         |         |         |         |            |         |         |         |         |         |          |          |          |          |          |          |          |                    |                 |          |
|        | PLASTIC LCC   | PC84   | ۲       |           | •       | •       | •       | •        | •       | ۲       |         | •       | ۲       | •        |         |         | ۲       | •       | ۲       | ۲       | ۲       | ۲       | ۲          | ۲       | ۲       |         |         |         |          | <u> </u> | ٠        | ۲        |          |          |          |                    |                 |          |
| 84     | CERAMIC LCC   | WC84   |         |           |         |         |         |          |         |         |         |         |         |          |         |         |         |         |         |         |         |         |            |         |         |         |         |         |          |          |          |          |          |          |          |                    |                 |          |
|        | CERAMIC PGA   | PG84   | ۲       |           | ۲       |         |         |          |         |         |         |         |         |          | ۲       | ۲       | ۲       |         |         |         |         |         |            |         |         |         |         |         |          |          |          |          |          |          |          |                    |                 |          |
|        | PLASTIC PQFP  | PQ100  | ۲       |           | •       |         |         |          |         |         |         |         |         |          |         |         | ۲       |         |         |         | ۲       | ۲       |            |         |         |         |         |         |          | <u> </u> | ٠        | ۲        |          |          |          |                    |                 |          |
| 100    | PLASTIC TQFP  | TQ100  |         |           |         |         |         |          |         |         |         |         |         |          |         | ۲       | ۲       |         |         |         |         |         |            |         |         |         |         |         |          | $\vdash$ |          |          |          |          |          |                    |                 |          |
| 100    | PLASTIC VQFP  | VQ100  |         |           | •       |         |         |          | •       | ۲       |         |         | ۲       |          |         | ۲       | ۲       |         |         |         |         |         |            |         |         |         |         |         |          | $\vdash$ |          |          |          |          |          |                    |                 |          |
|        | TOP BRZ. CQFP | CB100  | •       |           | •       |         |         |          |         |         |         |         |         |          | ۲       | ۲       | ۲       |         |         |         |         |         |            |         |         |         |         |         |          | <u> </u> |          |          |          |          |          |                    |                 |          |
| 120    | CERAMIC PGA   | PG120  |         |           |         |         |         |          |         |         |         |         |         |          |         |         |         |         |         |         |         |         |            |         |         |         |         |         |          | $\vdash$ |          |          |          |          |          |                    |                 |          |
| 132    | PLASTIC PGA   | PP132  |         |           | •       | •       |         |          |         |         |         |         |         |          |         |         | ۲       | •       |         |         |         |         |            |         |         |         |         |         |          | <u> </u> |          |          |          |          |          |                    |                 |          |
|        | CERAMIC PGA   | PG132  |         |           | •       | •       |         |          |         |         |         |         |         |          |         |         | •       | •       |         |         |         |         |            |         |         |         |         |         |          | <u> </u> |          |          |          |          |          |                    |                 |          |
| 144    | PLASTIC TQFP  | TQ144  |         |           | •       | •       | •       |          |         | •       | ۲       | •       | •       | •        |         |         | ۲       | •       |         |         |         | ۲       |            |         |         |         |         |         |          | ⊢        |          |          |          |          |          |                    |                 |          |
|        | CERAMIC PGA   | PG144  |         |           |         |         |         |          |         |         |         |         |         |          |         |         |         |         |         |         |         |         |            |         |         |         |         |         |          | ⊢        |          |          |          |          |          |                    |                 |          |
| 156    | CERAMIC PGA   | PG156  |         |           |         |         |         |          |         |         |         |         |         |          |         |         |         |         |         |         |         |         |            |         |         |         |         |         |          | ┝──      |          |          |          |          |          |                    |                 |          |
| 160    | PLASTIC PQFP  | PQ160  |         |           |         |         |         |          |         |         |         |         |         |          |         |         |         | •       |         |         |         |         |            |         |         | ٠       |         |         |          | ⊢        |          |          |          |          |          |                    |                 |          |
| 164    | TOP BRZ. CQFP | CB164  |         |           |         |         |         |          |         |         |         |         |         | <u> </u> |         |         |         |         |         |         |         |         |            |         |         |         |         |         |          | ⊢        |          |          |          | _        |          |                    |                 |          |
| 175    | PLASTIC PGA   | PP175  |         |           |         |         |         | -        |         |         |         |         |         |          |         |         |         |         |         |         |         |         |            |         |         |         |         |         |          | ├        |          |          |          | _        |          | $\mid$             |                 |          |
| 4.77.0 | CERAMIC PGA   | PG175  |         | $\vdash$  |         |         |         |          |         |         |         |         |         |          |         |         |         |         |         | •       |         |         |            |         |         |         |         |         |          | -        |          |          |          | _        |          | $\mid \mid$        |                 |          |
| 176    | PLASTIC TQFP  | TQ176  |         |           |         |         |         | -        |         |         |         | •       |         |          |         |         |         |         |         |         |         |         |            |         |         |         |         |         |          | ⊢        |          |          |          | -        |          | $\mid = \mid$      |                 |          |
| 191    | CERAMIC PGA   | PG191  |         | $\vdash$  |         |         |         | -        |         |         |         |         |         |          |         |         |         |         |         |         |         |         |            |         |         |         |         |         |          | ├        |          |          |          | -        |          | $\vdash$           |                 |          |
| 196    | IOP BRZ. CQFP | CB196  |         | $\vdash$  |         |         |         | -        |         |         |         |         |         |          |         |         |         |         |         | •       |         |         |            |         |         |         |         |         |          | $\vdash$ |          |          |          |          |          | $\vdash$           |                 |          |
| 208    | PLASIIC PQFP  | PQ208  |         |           |         |         |         | -        |         |         |         |         |         | -        |         |         |         |         |         | •       |         |         |            |         |         |         |         |         |          | $\vdash$ |          |          |          |          |          |                    |                 |          |
| 992    | CEDAMIC DCA   | DC 222 |         |           |         |         |         | -        |         |         |         |         |         |          |         |         |         |         |         |         |         |         |            |         |         |         |         |         |          | -        |          |          |          |          |          |                    |                 |          |
| 225    | DIASTIC RCA   | PG225  |         |           | -       | -       | -       | -        |         |         |         |         |         | -        |         |         |         |         |         | •       |         |         | -          | -       |         |         |         |         |          | -        |          |          |          |          |          | $\left  - \right $ |                 |          |
| 228    | TOP RP7 COFP  | CR228  |         |           |         |         |         | -        |         |         |         |         |         |          |         |         |         |         |         |         |         |         |            |         |         |         |         |         |          |          |          |          |          |          |          | $\vdash$           |                 |          |
| 220    | DIASTIC DOED  | DO240  |         | $\square$ |         |         |         |          |         |         |         |         |         |          |         |         |         |         |         |         |         |         |            |         |         |         |         |         |          |          |          |          |          |          |          | $\vdash$           |                 |          |
| 240    | HLPFRF OFP    | HO240  |         | $\square$ | -       | -       |         |          |         |         |         |         |         | -        |         |         |         |         |         |         |         |         | -          |         |         |         |         |         |          |          |          |          |          |          |          |                    |                 |          |
| 256    | PLASTIC BCA   | BC256  |         |           |         |         |         |          |         |         |         |         |         |          |         |         |         |         |         |         |         |         |            |         |         |         |         |         |          |          |          |          |          |          |          |                    |                 |          |
| 299    | CFRAMIC PGA   | PC299  |         |           |         |         |         |          |         |         |         |         |         | -        |         |         |         |         |         |         |         |         |            |         |         |         |         |         |          | <u> </u> |          |          |          |          |          | $\vdash$           |                 |          |
| 304    | HLPFRF OFP    | HQ304  |         |           |         |         |         |          |         |         |         |         |         |          |         |         |         |         |         |         |         |         |            |         |         |         |         |         |          |          |          |          |          |          |          |                    |                 |          |
| 352    | SUPFR BGA     | BC352  |         |           |         |         |         |          |         |         |         |         |         |          |         |         |         |         |         |         |         |         |            |         |         |         |         |         |          |          |          |          |          |          |          |                    |                 |          |
| 411    | CERAMIC PGA   | PG411  |         |           |         |         |         | -        |         |         |         |         |         |          |         |         |         |         |         |         |         |         |            |         |         |         |         |         | -        |          |          |          |          |          |          |                    |                 |          |
| 432    | SUPER BGA     | BG432  |         |           |         |         |         |          |         |         |         |         |         |          |         |         |         |         |         |         |         |         |            |         |         |         |         |         |          |          |          |          |          |          |          |                    |                 |          |
| 475    | CERAMIC PGA   | PG475  |         |           |         |         |         |          |         |         |         |         |         |          |         |         |         |         |         |         |         |         |            |         |         |         |         |         |          |          |          |          |          |          |          |                    | •               | •        |
| 559    | CERAMIC PGA   | PG559  |         |           |         |         |         |          |         |         |         |         |         |          |         |         |         |         |         |         |         |         |            |         |         |         |         |         |          |          |          |          |          |          |          |                    |                 |          |
| 560    | SUPER BGA     | BG560  |         |           |         |         |         |          |         |         |         |         |         |          |         |         |         |         |         |         |         |         |            |         |         |         |         |         |          |          |          |          |          |          |          |                    |                 |          |
|        |               |        | -       | +         | -       | -       | -       | -        | -       | -       | _       | -       | -       | -        | -       | _       | -       | -       | _       | _       |         | _       | -          | -       | -       | _       | -       | _       | -        | <u> </u> | +        | -        | -        | <u> </u> |          |                    | $ \rightarrow $ |          |

|       | MAY 1997       |        |          |          |         |         |         |        |        |        |        |        |        |        |         |         |        |        |         |        |        |         |         |        |        |         |         |         |
|-------|----------------|--------|----------|----------|---------|---------|---------|--------|--------|--------|--------|--------|--------|--------|---------|---------|--------|--------|---------|--------|--------|---------|---------|--------|--------|---------|---------|---------|
| DINIC | TYPE           | CODE   | XC4062XL | XC4085XL | XC4005L | XC4010L | XC4013L | XC5202 | XC5204 | XC5206 | XC5210 | XC5215 | XC6216 | XC6264 | XC7236A | XC7272A | XC7318 | XC7336 | XC7336Q | XC7354 | XC7372 | XC73108 | XC73144 | XC9536 | XC9572 | XC95108 | XC95216 | XC95288 |
|       | PLASTIC LCC    | PC44   |          |          |         |         |         |        |        |        |        |        |        |        | ٠       |         | ۲      | ٠      | ۲       | ۲      |        |         |         | ٠      | *      |         |         |         |
|       | PLASTIC QFP    | PQ44   |          |          |         |         |         |        |        |        |        |        |        |        |         |         |        | ۲      | ۲       |        |        |         |         |        |        |         |         |         |
| 44    | PLASTIC VQFP   | VQ44   |          |          |         |         |         |        |        |        |        |        |        |        |         |         |        |        |         |        |        |         |         |        |        |         |         |         |
|       | CERAMIC LCC    | WC44   |          |          |         |         |         |        |        |        |        |        |        |        | ۲       |         |        | ۲      | ۲       | ۲      |        |         |         |        |        |         |         |         |
| 64    | PLASTIC VQFP   | VQ64   |          |          |         |         |         |        |        |        |        |        |        |        |         |         |        |        |         |        |        |         |         |        |        |         |         |         |
| 68    | PLASTIC LCC    | PC68   |          |          |         |         |         |        |        |        |        |        |        |        |         | ۲       |        |        |         | ۲      |        |         |         |        |        |         |         |         |
|       | CERAMIC LCC    | WC68   |          |          |         |         |         |        |        |        |        |        |        |        |         | ۲       |        |        |         | ۲      | ۲      |         |         |        |        |         |         |         |
|       | PLASTIC LCC    | PC84   |          |          | ۲       | ۲       |         | ۲      | ۲      | ۲      | ۲      |        |        |        |         | ۲       |        |        |         |        | ۲      | ۲       |         |        | ۲      | ۲       |         |         |
| 84    | CERAMIC LCC    | WC84   |          |          |         |         |         |        |        |        |        |        |        |        |         | ۲       |        |        |         |        | ۲      | ۲       |         |        |        |         |         |         |
|       | CERAMIC PGA    | PG84   |          |          |         |         |         |        |        |        |        |        |        |        |         | ۲       |        |        |         |        |        |         |         |        |        |         |         |         |
|       | PLASTIC PQFP   | PQ100  |          |          |         |         |         | ۲      | ۲      | ۲      |        |        |        |        |         |         |        |        |         |        | ۲      | ۲       |         |        | ۲      | ۲       |         |         |
| 100   | PLASTIC TQFP   | TQ100  |          |          |         |         |         |        |        |        |        |        |        |        |         |         |        |        |         |        |        |         |         |        | ۲      | ۲       |         |         |
|       | PLASTIC VQFP   | VQ100  |          |          |         |         |         | ۲      | ۲      | ۲      |        |        |        |        |         |         |        |        |         |        |        |         |         |        |        |         |         |         |
|       | TOP BRZ. CQFP  | CB100  |          |          |         |         |         |        |        |        |        |        |        |        |         |         |        |        |         |        |        |         |         |        |        |         |         |         |
| 120   | CERAMIC PGA    | PG120  |          |          |         |         |         |        |        |        |        |        |        |        |         |         |        |        |         |        |        |         |         |        |        |         |         |         |
| 132   | PLASTIC PGA    | PP132  |          |          |         |         |         |        |        |        |        |        |        |        |         |         |        |        |         |        |        |         |         |        |        |         |         |         |
|       | CERAMIC PGA    | PG132  |          |          |         |         |         |        |        |        |        |        |        |        |         |         |        |        |         |        |        |         |         |        |        |         |         |         |
| 144   | PLASTIC TQFP   | TQ144  |          |          |         |         |         | ٠      | ۲      | •      | ۲      |        | •      |        |         |         |        |        |         |        |        |         |         |        |        |         |         |         |
|       | CERAMIC PGA    | PG144  |          |          |         |         |         |        |        |        |        |        |        |        |         |         |        |        |         |        |        | •       |         |        |        |         |         |         |
| 150   | 6 CERAMIC PGA  | PG156  |          |          |         |         |         | •      | •      |        |        |        |        |        |         |         |        |        |         |        |        |         |         |        |        |         |         |         |
| 160   | ) PLASTIC PQFP | PQ160  |          |          |         |         |         |        |        |        |        |        |        |        |         |         |        |        |         |        |        | •       |         |        |        |         | •       |         |
| 164   | TOP BRZ. CQFP  | CB164  |          |          |         |         |         |        |        |        |        |        |        |        |         |         |        |        |         |        |        |         |         |        |        |         |         | _       |
| 175   | PLASTIC PGA    | PP175  |          |          |         |         |         |        |        |        |        |        |        |        |         |         |        |        |         |        |        |         |         |        |        |         |         |         |
| 1.77  | CERAMIC PGA    | PG175  |          |          |         |         |         |        |        |        |        |        |        |        |         |         |        |        |         |        |        |         |         |        |        |         |         | -       |
| 1/(   | PLASTIC TQFP   | IQ1/6  |          |          |         | •       |         |        |        |        |        |        |        |        |         |         |        |        |         |        |        |         |         |        |        |         |         |         |
| 19.   | TOP PP7 COEP   | CD100  |          |          |         |         |         |        |        |        |        |        |        |        |         |         |        |        |         |        |        |         |         |        |        |         |         | -       |
| 190   | DI ASTIC DOED  | DO306  |          |          |         |         |         |        |        |        |        |        |        |        |         |         |        |        |         |        |        |         |         |        |        |         |         | -       |
| 208   |                | 10200  | ,        |          |         |         |         |        |        |        |        |        |        |        |         |         |        |        |         |        |        |         |         |        |        |         |         |         |
| - 229 |                | DC 222 |          |          |         |         |         |        |        |        |        |        |        |        |         |         |        |        |         |        |        |         |         |        |        |         |         |         |
| 22    | DI ASTIC RCA   | RC225  |          |          |         |         |         |        |        |        |        |        |        |        |         |         |        |        |         |        |        |         |         |        |        |         |         | -       |
| 229   | TOP BR7 COFP   | CR228  |          |          |         |         |         |        |        |        |        |        |        |        |         |         |        |        |         |        |        |         |         |        |        |         |         |         |
|       | PLASTIC POFP   | PO240  |          |          |         |         |         |        |        |        |        |        |        |        |         |         |        |        |         |        |        |         |         |        |        |         |         |         |
| 240   | HI-PERF OFP    | HQ240  |          |          |         |         |         |        |        |        |        |        |        | *      |         |         |        |        |         |        |        |         |         |        |        |         |         |         |
| 256   | B PLASTIC BGA  | BG256  |          |          |         |         |         |        |        |        |        |        |        | •      |         |         |        |        |         |        |        |         |         |        |        |         |         |         |
| 299   | CERAMIC PGA    | PG299  |          |          |         |         |         |        |        |        |        |        |        |        |         |         |        |        |         |        |        |         |         |        |        |         |         |         |
| 304   | HI-PERF. QFP   | HQ304  |          |          |         |         |         |        |        |        |        |        | •      |        |         |         |        |        |         |        |        |         |         |        |        |         |         |         |
| 352   | PLASTIC BGA    | BG352  |          |          |         |         |         |        |        |        |        | ٠      | Ĺ      | \$     |         |         |        |        |         |        |        |         |         |        |        |         | ٠       | •       |
| 411   | CERAMIC PGA    | PG411  |          |          |         |         |         |        |        |        |        | •      |        | *      |         |         |        |        |         |        |        |         |         |        |        |         |         |         |
| 432   | PLASTIC BGA    | BG432  | ٠        |          |         |         |         |        |        |        |        |        |        | ŀ      |         |         |        |        |         |        |        |         |         |        |        |         |         |         |
| 475   | CERAMIC PGA    | PG475  | ٠        |          |         |         |         |        |        |        |        |        |        |        |         |         |        |        |         |        |        |         |         |        |        |         |         |         |
| 559   | CERAMIC PGA    | PG559  | ٠        | *        |         |         |         |        |        |        |        |        |        |        |         |         |        |        |         |        |        |         |         |        |        |         |         |         |
| 560   | PLASTIC BGA    | BG560  | ٠        | *        |         |         |         |        |        |        |        |        |        |        |         |         |        |        |         |        |        |         |         |        |        |         |         |         |
| -     |                | •      | -        | -        | -       | •       | •       | -      | -      | -      | -      |        |        | •      | -       | -       |        |        |         |        |        |         |         |        |        | -       |         |         |

<sup>♦ =</sup> Product currently shipping or planned

<sup>♦ =</sup> New since last issue of *XCell* 

| <b>Programmer Sup</b>        | PORT FOR XILIN                                                                        | x XC7                                     | 7200                                      | /XC7                                              | 300                                                     | CPL                                                           | DS —                                                    | MAY                                               | 199                                               | 7                            |  |
|------------------------------|---------------------------------------------------------------------------------------|-------------------------------------------|-------------------------------------------|---------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------|---------------------------------------------------|------------------------------|--|
| MANUFACTURER                 | MODEL                                                                                 | 7236A                                     | 7272A                                     | 7318                                              | 7336                                                    | 7336Q                                                         | 7354                                                    | 7372                                              | 73108                                             | 73144                        |  |
| ADVANTECH                    | PC-UPROG<br>LABTOOL-48                                                                |                                           |                                           |                                                   | DI                                                      | SQUALIFI                                                      | ED                                                      | NS                                                | NS                                                |                              |  |
| ADVIN SYSTEMS                | PILOT-U40<br>PILOT-U84                                                                | 10.84B<br>10.84B                          | 10.84B                                    | 10.86B<br>10.86B                                  | 10.86B<br>10.86B                                        | 10.84B<br>10.84B                                              | 10.84B<br>10.84B                                        | 10.84B                                            | 10.84B                                            | 10.84B                       |  |
| AMERICAN RELIANCE, INC.      | SPECTRUM-48                                                                           |                                           |                                           |                                                   | DI                                                      | SQUALIFI                                                      | ED                                                      |                                                   |                                                   |                              |  |
| B&C MICROSYSTEMS, INC.       | Proteus                                                                               | Jun-97                                    | Jun-97                                    | Jun-97                                            | Jun-97                                                  | Jun-97                                                        | Jun-97                                                  | Jun-97                                            | Jun-97                                            | Jun-97                       |  |
| BP MICROSYSTEMS              | BP-1200<br>BP-1400<br>BP-2100<br>BP-2200                                              | V3.15<br>V3.15<br>V3.15<br>V3.15<br>V3.15 | V3.15<br>V3.15<br>V3.15<br>V3.15<br>V3.15 | V3.15<br>V3.15<br>V3.15<br>V3.15<br>V3.15         | V3.18<br>V3.18<br>V3.18<br>V3.18<br>V3.18               | V3.15<br>V3.15<br>V3.15<br>V3.15<br>V3.15                     | V3.15<br>V3.15<br>V3.15<br>V3.15                        | V3.15<br>V3.15<br>V3.15<br>V3.15<br>V3.15         | V3.15<br>V3.15<br>V3.15<br>V3.15                  |                              |  |
| BYTEK                        | CHIPBURNER-40                                                                         |                                           | 1.0a                                      | 1.0a                                              | 1.0a                                                    |                                                               | 1.0a                                                    | 1.0a                                              | 1.0a                                              | 1.0a                         |  |
| DATAMAN                      | DATAMAN-48                                                                            | V1.30                                     | V1.30                                     | V1.30                                             | V1.30                                                   | V1.30                                                         | V1.30                                                   | V1.30                                             | V1.30                                             |                              |  |
| DATA I/O                     | 2900<br>3900/AutoSite<br>UniSite                                                      |                                           |                                           | V5.3<br>V5.3<br>V5.3                              | V5.3<br>V5.3<br>V5.3                                    | V5.3<br>V5.3<br>V5.3                                          | V5.3<br>V5.3<br>V5.3                                    | V5.3<br>V5.3                                      | V5.3<br>V5.3                                      |                              |  |
| DEUS EX MACHINA ENGINEERING  | XPGM                                                                                  | V1.60                                     | V1.60                                     | V1.60                                             | V1.60                                                   | V1.60                                                         | V1.60                                                   | V1.60                                             | V1.60                                             | V1.60                        |  |
| ELECTRONIC ENGINEERING TOOLS | ALLMAX/ALLMAX+<br>MEGAMAX                                                             | V2.4U<br>V1.1E                            | V2.4U<br>V1.1E                            | V2.5i<br>V2.1x                                    | V2.5i<br>V2.1x                                          | V2.4U<br>V1.1E                                                | V2.4U<br>V1.1E                                          | V2.4U<br>V1.1E                                    | V2.4U<br>V1.1E                                    |                              |  |
| ELAN                         | 6000 APS                                                                              | 000 APS DISQUALIFIED                      |                                           |                                                   |                                                         |                                                               |                                                         |                                                   |                                                   |                              |  |
| HI-LO SYSTEMS RESEARCH       | All-03A<br>All-07                                                                     | V3.09<br>V3.09                            | V3.09<br>V3.09                            | V3.09<br>V3.09                                    | V3.09<br>V3.09                                          | V3.09<br>V3.09                                                | V3.09<br>V3.09                                          | V3.09<br>V3.09                                    | V3.09<br>V3.09                                    |                              |  |
| ICE TECHNOLOGY LTD           | Micromaster 1000/E<br>Speedmaster 1000/E<br>Micromaster LV<br>Speedmaster LV          | V1.1<br>V1.1<br>V1.1<br>V1.1              | V1.1<br>V1.1<br>V1.1<br>V1.1              | V1.1<br>V1.1<br>V1.1<br>V1.1                      | V1.1<br>V1.1<br>V1.1<br>V1.1                            | V1.1<br>V1.1<br>V1.1<br>V1.1<br>V1.1                          | V1.1<br>V1.1<br>V1.1<br>V1.1<br>V1.1                    | V3.1<br>V3.1<br>V3.1<br>V3.1<br>V3.1              | V1.1<br>V1.1<br>V1.1<br>V1.1                      | V1.1<br>V1.1<br>V1.1<br>V1.1 |  |
| LEAP ELECTRONIC CO., LTD.    | LEAPER-10<br>LP U4                                                                    | V3.2<br>V2.1                              | V3.2<br>V2.1                              | V3.2<br>V3.0                                      | V3.2<br>V3.0                                            | V3.2<br>V2.1                                                  | V3.2<br>V2.1                                            | V3.2<br>V2.1                                      | V3.2<br>V2.1                                      |                              |  |
| LOGICAL DEVICES              | ALLPRO-88<br>ALLPRO-88XR<br>ALLPRO-96<br>Chipmaster 2000<br>Chipmaster 6000<br>XPRO-1 | 6.4.26<br>V2.4U<br>V1.31A                 | 6.4.26<br>V2.4U<br>V1.31A                 | V2.9Rev1<br>V2.9Rev1<br>6.4.26<br>V2.4U<br>V1.31A | V2.9Rev1<br>V2.9Rev1<br>6.4.26<br>V2.4U<br>V1.31A<br>DI | V2.9Rev1<br>V2.9Rev1<br>6.4.26<br>V2.4U<br>V1.31A<br>SQUALIFI | V2.9Rev1<br>V2.9Rev1<br>6.4.26<br>V2.4U<br>V1.31A<br>ED | V2.9Rev1<br>V2.9Rev1<br>6.4.26<br>V2.4U<br>V1.31A | V2.9Rev1<br>V2.9Rev1<br>6.4.26<br>V2.4U<br>V1.31A |                              |  |
| MICROPROSS                   | ROM9000                                                                               | V3.85                                     | Jun-97                                    |                                                   |                                                         |                                                               |                                                         |                                                   |                                                   |                              |  |
| MQP ELECTRONICS              | SYSTEM 2000<br>PIN-MASTER 48                                                          | V1.25                                     | V1.25                                     | V1.25                                             | V1.25                                                   | V1.25                                                         | V1.25                                                   | V1.25                                             | V1.25                                             | V1.25                        |  |
| NEEDHAM'S ELECTRONICS        | EMP20                                                                                 | V3.10                                     | V3.10                                     | V3.39                                             | V3.39                                                   | V3.10                                                         | V3.10                                                   | V3.10                                             | V3.10                                             |                              |  |
| SMS                          | EXPERT<br>OPTIMA                                                                      |                                           |                                           |                                                   | DI<br>DI                                                | SQUALIFI<br>SQUALIFI                                          | ED<br>ED                                                |                                                   |                                                   |                              |  |
| STAG                         | ECLIPSE                                                                               | 6.4.26                                    | 6.4.26                                    | 6.12.11                                           | 6.12.11                                                 | 6.4.26                                                        | 6.4.26                                                  | 6.4.26                                            | 6.4.26                                            | 6.8.9                        |  |
| SUNRISE                      | T-10 UDP<br>T-10 ULC                                                                  | DP<br>LC DISQUALIFIED<br>DISQUALIFIED     |                                           |                                                   |                                                         |                                                               |                                                         |                                                   |                                                   |                              |  |
| SUNSHINE                     | POWER-100<br>EXPRO-60/80                                                              | V8.40<br>V8.40                            | V8.40<br>V8.40                            | V8.40<br>V8.40                                    | V8.40<br>V8.40                                          |                                                               | V8.40<br>V8.40                                          | V8.40<br>V8.40                                    | V8.40<br>V8.40                                    |                              |  |
| SYSTEM GENERAL               | TURPRO-1/FX<br>MULTI-APRO                                                             | V2.30<br>V3.02                            | V2.30<br>V3.02                            | V2.31<br>V3.02                                    | V2.31<br>V3.02                                          | V2.30<br>V3.02                                                | V2.30<br>V3.02                                          | V2.30<br>V3.02                                    | V2.30<br>V3.02                                    | V2.30<br>V3.02               |  |
| TRIBAL MICROSYSTEMS          | Flex-700<br>TUP-300<br>TUP-400                                                        | V3.09<br>V3.09<br>V3.09                   | V3.09<br>V3.09<br>V3.09                   | V3.09<br>V3.09<br>V3.09                           | V3.09<br>V3.09<br>V3.09                                 | V3.09<br>V3.09<br>V3.09                                       | V3.09<br>V3.09<br>V3.09                                 | V3.09<br>V3.09<br>V3.09                           | V3.09                                             |                              |  |
| XELTEK                       | SUPERPRO<br>SUPERPRO II<br>SUPERPRO II/P                                              | 2.4B<br>2.4B                              | 2.4B<br>2.4B                              | 2.5B<br>2.5B                                      | 2.5B<br>2.5B                                            | 2.5B<br>2.5B                                                  | 2.4B<br>2.4B                                            | 2.4B<br>2.4B                                      | 2.4B<br>2.4B                                      | 2.4B<br>2.4B                 |  |
| XILINX                       | HW-130                                                                                | V2.04                                     | V2.04                                     | V4.00                                             | V4.00                                                   | V4.00                                                         | V4.00                                                   | V4.00                                             | V4.00                                             | V4.00                        |  |

### PROGRAMMER SUPPORT FOR XC9500 CPLDs – MAY 1997

| MANUFACTURER           | MODEL                                    | 9536                                      | 9536F                            | 9572                             | 9572F                            | 95108                            | 95108F                           | 95216 |
|------------------------|------------------------------------------|-------------------------------------------|----------------------------------|----------------------------------|----------------------------------|----------------------------------|----------------------------------|-------|
| ADVANTECH              | LABTOOL-48                               | May-97                                    | May-97                           | Jun-97                           | Jun-97                           | May-97                           | May-97                           |       |
| BP MICROSYSTEMS        | BP-1200<br>BP-1400<br>BP-2100<br>BP-2200 | V3.21<br>V3.21<br>V3.21<br>V3.21<br>V3.21 | V3.21<br>V3.21<br>V3.21<br>V3.21 | V3.24<br>V3.24<br>V3.24<br>V3.24 | V3.24<br>V3.24<br>V3.24<br>V3.24 | V3.21<br>V3.21<br>V3.21<br>V3.21 | V3.21<br>V3.21<br>V3.21<br>V3.21 |       |
| DATA I/O               | 2900<br>3900/AutoSite<br>UniSite         | V5.4<br>V5.4<br>V5.4                      | V5.4<br>V5.4<br>V5.4             | V5.4<br>V5.4                     | V5.4<br>V5.4                     | V5.4<br>V5.4                     | V5.4<br>V5.4                     |       |
| HI-LO SYSTEMS RESEARCH | All-07                                   | V3.02                                     | V3.02                            | V3.02                            | V3.02                            | V3.02                            | V3.02                            |       |
| LOGICAL DEVICES        | ALLPRO-88<br>ALLPRO-96                   | May-97<br>V7.3.27                         | May-97<br>V7.3.27                | Jun-97<br>Jun-97                 | Jun-97<br>Jun-97                 | May-97<br>V7.3.27                | May-97<br>V7.3.27                |       |
| SMS                    | EXPERT<br>OPTIMA                         | May-97<br>May-97                          | May-97<br>May-97                 | Jun-97<br>Jun-97                 | Jun-97<br>Jun-97                 | May-97<br>May-97                 | May-97<br>May-97                 |       |
| STAG                   | ECLIPSE                                  | V7.1.30                                   | V7.1.30                          | Jun-97                           | Jun-97                           | V7.1.30                          | V7.1.30                          |       |
| SYSTEM GENERAL         | MULTI-APRO                               | May-97                                    | May-97                           | Jun-97                           | Jun-97                           | May-97                           | May-97                           |       |
| TRIBAL MICROSYSTEMS    | Flex-700                                 | V3.02                                     | V3.02                            | V3.02                            | V3.02                            | V3.02                            | V3.02                            |       |
| XILINX                 | HW-130*                                  | V4.00                                     | V4.00                            | V4.10                            | V4.10                            | V4.00                            | V4.00                            | V4.10 |

26

Changes since last issue are noted in color.

\* NOTE: Reflects the version of the Host Software.

| ]                               | Programm                                                                                             | ier Su                                                                       | PPORT                   | For X                                                                        | XILINX X                | C1700 Serial                | Proms - N                                                                                          | TAY 19                                                 | 997                              |                                                        |                         |
|---------------------------------|------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|-------------------------|------------------------------------------------------------------------------|-------------------------|-----------------------------|----------------------------------------------------------------------------------------------------|--------------------------------------------------------|----------------------------------|--------------------------------------------------------|-------------------------|
| MANUFACTURER                    | MODEL                                                                                                | XC1718D<br>XC1736D<br>XC1765D                                                | XC1718L<br>XC1765L      | XC17128D<br>XC17256D                                                         | XC17128L<br>XC17256L    | MANUFACTURER                | MODEL                                                                                              | XC1718D<br>XC1736D<br>XC1765D                          | XC1718L<br>XC1765L               | XC17128D<br>XC17256D                                   | XC17128L<br>XC17256L    |
| ADVANTECH                       | PC-UPROG<br>LABTOOL-48                                                                               |                                                                              | DISQ                    | UALIFIED                                                                     |                         | LEAP ELECTRONICS            | LEAPER-10<br>LP U4                                                                                 | V2.0<br>V2.0                                           |                                  | V2.0<br>V2.0                                           |                         |
| ADVIN                           | PILOT-U24                                                                                            | 10.84B                                                                       |                         | 10.84B                                                                       |                         | LINK COMPUTER GRAPHICS      | CLK-3100                                                                                           | V5.61                                                  |                                  | V5.61                                                  |                         |
|                                 | PILOI-028<br>PILOT-032<br>PILOT-040<br>PILOT-044<br>PILOT-142<br>PILOT-143<br>PILOT-144<br>PILOT-145 | 10.84B<br>10.84B<br>10.84B<br>10.84B<br>10.84B<br>10.84B<br>10.84B<br>10.84B |                         | 10.84B<br>10.84B<br>10.84B<br>10.84B<br>10.84B<br>10.84B<br>10.84B<br>10.84B |                         | LOGICAL DEVICES             | ALLPRO-40<br>ALLPRO-88<br>ALLPRO-88XR<br>ALLPRO-96<br>CHIPMASTER 2000<br>CHIPMASTER 6000<br>XPRO-1 | V2.7<br>V2.7<br>6.5.10<br>V2.4U<br>V1.31A<br>SPROM.310 | 6.5.10                           | V2.7<br>V2.7<br>6.5.10<br>V2.4U<br>V1.31A<br>SPROM.310 | 6.5.10                  |
| AMERICAN RELIANCE, iNC.         | SPECTRUM-48                                                                                          |                                                                              |                         |                                                                              |                         | MICRO PROSS                 | ROM 5000 B<br>Rom 3000 U                                                                           | V1.94<br>V3.84                                         |                                  | V1.94<br>V3.84                                         |                         |
| B&C MICROSYSTEMS INC.           | PROTEUS-UP40                                                                                         | 3.7Q                                                                         |                         | 3.7Q                                                                         |                         |                             | ROM9000                                                                                            | 10101                                                  |                                  | 10101                                                  |                         |
| BP MICROSYSTEMS                 | CP-1128<br>EP-1140<br>BP-1200                                                                        | V3.15                                                                        | V3.15                   | V3.15                                                                        |                         | MQP ELECTRONICS             | MODEL 200<br>SYSTEM 2000<br>PIN-MASTER 48                                                          | 6.46<br>2.25<br>V1.25                                  | 6.46<br>2.25<br>V1.25            | 6.46<br>2.25<br>V1.25                                  | V1.25                   |
|                                 | BP-1400<br>BP-2100                                                                                   | V3.15<br>V3.15                                                               | V3.15<br>V3.15          | V3.15<br>V3.15                                                               |                         | NEEDHAM'S ELECTRONICS       | EMP20                                                                                              | V3.10                                                  |                                  | V3.10                                                  |                         |
| ВУТЕК                           | BP-2200<br>135H-FT/U<br>MTK-1000<br>MTK 2000                                                         | V3.15<br>8E<br>8E                                                            | V3.15<br>8E<br>8E       | V3.15<br>8E<br>8E                                                            | 8E<br>8E<br>8E          | RED SQUARE                  | IQ-180<br>IQ-280<br>Uniwriter 40<br>Chipmaster 5000                                                |                                                        | DISQU<br>DISQU<br>DISQU<br>DISQU | JALIFIED<br>JALIFIED<br>JALIFIED<br>JALIFIED           |                         |
|                                 | MTK-2000<br>MTK-4000<br>FIREMAN-8M<br>FIREMAN-8X<br>CHIPBURNER-40                                    | 8E<br>8E<br>8E<br>1.0a                                                       | 8E<br>8E<br>8E<br>1.0a  | 8E<br>8E<br>8E<br>1.0a                                                       | 8E<br>8E<br>8E<br>1.0a  | SMS                         | Expert<br>Optima<br>Multisyte<br>Sprint Plus48                                                     |                                                        | DISQU<br>DISQU<br>DISQU<br>DISQU | JALIFIED<br>JALIFIED<br>JALIFIED<br>JALIFIED           |                         |
| DATAMAN                         | DATAMAN-48                                                                                           | V1.30                                                                        |                         | V1.30                                                                        |                         | STAG                        | Eclipse<br>Quasar                                                                                  | 6.5.10                                                 | 6.5.10                           | 6.5.10                                                 | 6.5.10                  |
| DATA I/O                        | UniSite<br>2900<br>3900                                                                              | V5.4<br>V5.4<br>V5.4                                                         | V5.4<br>V5.4<br>V5.4    | V5.4<br>V5.4<br>V5.4                                                         | BBS<br>BBS<br>BBS       | SUNRISE                     | T-10 UDP<br>T-10 ULC                                                                               |                                                        | DISQU<br>DISQU                   | JALIFIED<br>JALIFIED                                   |                         |
|                                 | AutoSite<br>ChipLab                                                                                  | V5.4<br>V5.4                                                                 | V5.4<br>V5.4            | V5.4<br>V5.4                                                                 | BBS<br>BBS              | SUNSHINE                    | POWER-100<br>EXPRO-60/80                                                                           | V8.40<br>V8.40                                         |                                  | V8.40<br>V8.40                                         |                         |
| DEUS EX MACHINA                 | 2700<br>XPGM                                                                                         | V5.4<br>V1.60                                                                | V5.4<br>V1.60           | V5.4<br>V1.60                                                                | V1.60                   | SYSTEM GENERAL              | TURPRO-1<br>Turpro-1 F/X                                                                           | V2.26H<br>V2.26H                                       | V2.26H<br>V2.26H                 | V2.26H<br>V2.26H                                       | V2.26H<br>V2.26H        |
| ELECTRONIC<br>ENGINEERING TOOLS | ALLMAX/ALLMAX+<br>MEGAMAX                                                                            | V2.4U<br>V1.1E                                                               | V2.4U<br>V1.1E          | V2.4U<br>V1.1E                                                               |                         |                             | TURPRO-1 T/X<br>Apro<br>Multi-Apro                                                                 | V1.24<br>V1.16                                         | V1.16                            | V1.16                                                  | V1.16                   |
| ELAN DIGITAL SYSTEMS            | 3000-145<br>5000-145<br>6000 APS                                                                     |                                                                              | DISQU                   | ALIFIED                                                                      |                         | TRIBAL MICROSYSTEMS         | TUP-300<br>TUP-400<br>FLFX-700                                                                     | V3.19<br>V3.19<br>V3.19                                | V3.19<br>V3.19<br>V3.19          | V3.19<br>V3.19<br>V3.19                                | V3.19<br>V3.19<br>V3.19 |
| HI-LO SYSTEMS RESEARCH          | All-03A<br>All-07                                                                                    | V3.19<br>V3.19                                                               | V3.19<br>V3.19          | V3.19<br>V3.19                                                               | V3.19<br>V3.19          | XELTEK                      | SuperPRO                                                                                           | 9.4D                                                   | 10.10                            | 0.10                                                   | 10.15                   |
| ICE TECHNOLOGY LTD              | Micromaster 1000/E                                                                                   | V3.17                                                                        | V3.17                   | V3.17                                                                        | V3.17                   |                             | SuperPRO II<br>SuperPRO II/P                                                                       | 2.4B<br>2.4B                                           |                                  | 2.4B<br>2.4B                                           |                         |
|                                 | Speedmaster 1000/E<br>Micromaster LV<br>LV40 Portable                                                | V3.17<br>V3.17<br>V3.17                                                      | V3.17<br>V3.17<br>V3.17 | V3.17<br>V3.17<br>V3.17                                                      | V3.17<br>V3.17<br>V3.17 | XILINX                      | HW-112*<br>HW-130*                                                                                 | Ne<br>V2.03                                            | ew algorithm<br>V2.03            | s in progress<br>V2.03                                 | V2.03                   |
|                                 | Speedmaster LV                                                                                       | V3.17                                                                        | V3.17                   | V3.17                                                                        | V3.17                   | *NOTE: Reflects the version | of the host software                                                                               | Chang                                                  | ges since las                    | st issue printe                                        | ed in color             |

28

### XILINX ALLIANCE-EDA COMPANIES & PRODUCTS - MAY 1997 - 1 OF 2

|               |                                             |                                                                                       |                                        |                                                                                                       | 3ĸ/                  | XC                   | CPLD                             | Uni                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | PLATF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ORMS         |                                              |
|---------------|---------------------------------------------|---------------------------------------------------------------------------------------|----------------------------------------|-------------------------------------------------------------------------------------------------------|----------------------|----------------------|----------------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|----------------------------------------------|
|               | Company Name                                | Product Name                                                                          | VERSION                                | FUNCTION                                                                                              | <b>4</b> K           | 5200                 | 7к9к                             | Lib                                  | PC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Sun                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | RS6000       | HP7                                          |
|               | Aldec                                       | Active-CAD                                                                            | 2.2                                    | Schematic Entry, State Machine & HDL<br>Editor, FPGA Synthesis & Simulation                           | ~                    | 1                    | 1                                | 1                                    | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |              |                                              |
|               | Cadence                                     | Verilog<br>Concept<br>FPGA Designer<br>Synergy<br>Composer                            | 97A<br>97A<br>97A<br>97A<br>97A<br>97A | Simulation<br>Schematic Entry<br>Topdown FPGA Synthesis<br>FPGA Synthesis<br>Schematic Entry          | ~ ~ ~ ~ ~ ~ ~        | \$<br>\$<br>\$       | 7k<br>7k<br>7k<br>7k<br>7k<br>7k | \$<br>\$<br>\$<br>\$<br>\$<br>\$     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ~~~~                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ~~~~         | \$<br>\$<br>\$<br>\$<br>\$<br>\$<br>\$<br>\$ |
| <b>IAMUND</b> | Mentor Graphics                             | Design Architect<br>Galileo<br>Leonardo<br>QuickSim II<br>QuickHDL                    | B.x<br>3.2.5<br>4.0.3<br>B.x<br>B.x    | Schematic Entry<br>Synthesis/Timing Analysis<br>Synthesis/Timing Analysis<br>Simulation<br>Simulation | ~~~~                 | ~ ~ ~ ~ ~            | 7k<br>✓<br>✓<br>7k<br>7k         | ~~~~                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ~ ~ ~ ~ ~                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ~~~~         | ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~      |
|               | Synario Design Automation                   | ABEL<br>Synario                                                                       | 6.3<br>2.3                             | Synthesis, Simulation<br>Schematic Entry, Synthesis & Simulation                                      | 1                    | 1                    | 5                                | 5                                    | √<br>√                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |              |                                              |
|               | Synopsys                                    | FPGA Express<br>FPGA Compiler<br>Design Compiler<br>VSS                               | 1.1<br>97.01<br>97.01<br>97.01         | Synthesis<br>Synthesis<br>Synthesis<br>Simulation                                                     | ~~~                  | \$<br>\$<br>\$<br>\$ | 9k<br>✓<br>✓                     | \<br>\<br>\                          | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 555                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ~ ~ ~        | \$<br>\$<br>\$                               |
|               | Viewlogic                                   | WorkView Office<br>PowerView                                                          | 7.1.2/7.2<br>6.0                       | Schem/Sim/Synth<br>Schem/Sim/Synth/Timing Analysis                                                    | <i>√ √</i>           | \$<br>\$             | <i>s</i>                         | <i>\</i><br><i>\</i>                 | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1            | ~                                            |
|               | Capilano Computing                          | Design Works                                                                          | 3.1                                    | Schematic Entry/Sim                                                                                   | 1                    |                      |                                  | ✓                                    | ✓                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |              |                                              |
|               | Compass Design<br>Automation                | ASIC Navigator<br>X-Syn<br>QSim                                                       |                                        | Schematic Entry<br>Synthesis<br>Simulation                                                            | \<br>\<br>\          | √<br>√               | 7k<br>7k                         |                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 55                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |              | \<br>\<br>\                                  |
|               | Escalade                                    | DesignBook                                                                            | 2.0                                    | Design Entry                                                                                          | 1                    |                      |                                  | 1                                    | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |              |                                              |
|               | Exemplar Logic                              | Galileo<br>Leonardo                                                                   | 3.2.5<br>4.0.3                         | Synthesis/Timing Analysis Simulation<br>Synthesis/Timing Analysis                                     | <i>√</i><br><i>√</i> | √<br>√               | √<br>√                           | <i>\</i><br><i>\</i>                 | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | √<br>√                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1            | <i>\</i><br><i>\</i>                         |
|               | IK Technology Co.                           | Ishizue Professionals                                                                 | 1.06                                   | Schematic Entry/Simulation                                                                            | ~                    | 4Q                   |                                  |                                      | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |              | $\checkmark$                                 |
|               | IKOS Systems                                | Voyager<br>Gemini                                                                     | 2.31<br>1.21                           | Simulation<br>Simulation                                                                              | <i>√</i><br><i>√</i> | √<br>√               |                                  |                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | √<br>√                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |              | <i>\</i><br><i>\</i>                         |
|               | INCASES Engineering GmbH                    | Theda                                                                                 | 5.0                                    | Design Entry                                                                                          | ~                    |                      |                                  |                                      | <ul> <li>Image: A second s</li></ul> | <ul> <li>Image: A second s</li></ul> | 1            | $\checkmark$                                 |
|               | ISDATA                                      | LOG/iC2                                                                               | 5.0                                    | Synthesis Simulation                                                                                  | ~                    | 1                    | 7k                               | ✓                                    | ✓                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ✓                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |              | $\checkmark$                                 |
| _             | Logic Modeling Corp.<br>(Synopsis Division) | Smart Model<br>LM1200                                                                 |                                        | Simulation Models<br>Hardware Modeler                                                                 | 1                    | 1                    | 7k,9k<br>7k,9k                   |                                      | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | <i>\</i>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | <i>\</i>     | ~                                            |
| A             | Model Technology                            | V-System/VHDL                                                                         | 4.4j (PC) /<br>4.6a (WS)               | Simulation                                                                                            | ~                    |                      |                                  | 1                                    | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ~                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1            | ~                                            |
| K             | OrCAD                                       | Capture (Win)<br>Simulate (Win)<br>VST 386+ (DOS)<br>SDT 386+ (DOS)<br>PLD 386+ (DOS) | 7.0<br>6.10<br>1.2<br>1.2<br>2.0       | Schematic Entry<br>Simulation<br>Simulation<br>Schematic Entry<br>Synthesis                           | ~ ~ ~ ~ ~            | ✓<br>✓               | 5                                | <b>&gt; &gt; &gt; &gt; &gt; &gt;</b> | \$<br>\$<br>\$<br>\$<br>\$<br>\$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |              |                                              |
|               | Protel Technology                           | Advanced Schematic<br>Advanced PLD                                                    | 3.2<br>3                               | Schematic Entry<br>PLD/FPGA Design & Simulation                                                       | <i>√</i><br><i>√</i> | √<br>√               | 7k<br>7k                         | 1                                    | <i>\</i><br><i>\</i>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |              |                                              |
|               | Quad Design Technology                      | Motive                                                                                | 4.3                                    | Timing Analysis                                                                                       | $\checkmark$         |                      |                                  |                                      | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ~                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1            | $\checkmark$                                 |
|               | SimuCad                                     | Silos III                                                                             | 96.1                                   | Schematic Entry & Simulation                                                                          | 1                    | √                    |                                  | $\checkmark$                         | ✓                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |              |                                              |
|               | Sophia Sys & Tech                           | Vanguard                                                                              | 5.31                                   | Schematic Entry                                                                                       | $\checkmark$         |                      | 1                                |                                      | $\checkmark$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |              | $\checkmark$                                 |
|               | Summit Design Corp.                         | Visual HDL                                                                            | 3.0                                    | Graphical Design Entry/<br>Simulation/Debug                                                           | ~                    | 1                    | 1                                | 1                                    | ~                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ~                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1            | ~                                            |
|               | Synplicity, Inc.                            | Synplify-Lite<br>Synplify                                                             | 2.6c<br>2.6c                           | Synthesis<br>Synthesis                                                                                | √<br>√               | √<br>√               | 9k<br>9k                         | √<br>√                               | √<br>√                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | √<br>√                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |              | ✓<br>✓                                       |
|               | TopDown Design Solutions                    | V-BAK                                                                                 | 1.1                                    | XNF to VHDL translator                                                                                | 1                    | 1                    |                                  | $\checkmark$                         | ✓                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | $\checkmark$ |                                              |

### XILINX ALLIANCE-EDA COMPANIES & PRODUCTS - MAY 1997 - 2 OF 2

|    |                             |                                   |              |                                          | 3ĸ/               | XC           | CPLD       | Uni          |          | PLATF        | ORMS   |              |
|----|-----------------------------|-----------------------------------|--------------|------------------------------------------|-------------------|--------------|------------|--------------|----------|--------------|--------|--------------|
|    | Company Name                | PRODUCT NAME                      | VERSION      | FUNCTION                                 | 4к                | 5200         | 7к9к       | Lib          | PC       | Sun          | RS6000 | HP7          |
|    | Veda Design Automation Inc  | Vulcan                            | 4.5          | Simulation                               | 1                 |              |            |              |          | ✓            |        | 1            |
|    | Veribest                    | Veribest VHDL                     | 14.0         | Schematic Entry                          | 3k,4k             |              |            | 1            | 1        | 1            |        | 1            |
|    |                             | Veribest Verilog                  | 14.0         | Simulation                               | 3k,4k             |              |            | $\checkmark$ | ✓        | $\checkmark$ |        | $\checkmark$ |
|    |                             | VeriBest Simulator                | 14.0         | Simulation                               | 3k,4k             | 1            |            | $\checkmark$ | ~        | $\checkmark$ |        | $\checkmark$ |
| 51 |                             | DMM                               | 14.x         | Design Management                        | 3k,4k             | $\checkmark$ |            | $\checkmark$ | ~        | $\checkmark$ |        | $\checkmark$ |
| ¥  |                             | VeriBest Synthesis                | 14.0         | Synthesis                                | 3k,4k             | ~            |            | 1            |          | 1            |        | 1            |
|    |                             | Synovation                        | 12.2         | Synthesis                                | 3K,4K             |              | 71.        | ~            | 1        | 1            |        | 1            |
|    |                             | PLDSyll<br>VerBest Design Capture | 12.0<br>14 v | Design Canture                           | <b>√</b><br>3k /k | ./           | 7 K        | ./           | 1        |              |        |              |
| -  | Accolado Dosign Automation  | Poak VHDI                         | 2.2          | Simulation                               | JR, HK            | •            | 1          |              | •        | v            | -      | •            |
|    | Accolate Design Automation  | Peak FPGA                         | 3.20         | Synthesis                                | <i>s</i>          | <i>✓</i>     | 1          | 1            | <i>v</i> |              |        |              |
|    | ACEO Technology, Inc.       | Asyn                              | 4.1          | Synthesis                                | 1                 | $\checkmark$ |            | $\checkmark$ | 1        | $\checkmark$ | ✓      | $\checkmark$ |
|    |                             | Softwire                          | 3.3          | Multi-FPGA Partitioning                  | 1                 | 1            |            | 1            | 1        | 1            | 1      | 1            |
|    |                             | Gatran                            | 3.3          | ASIC to FPGA Netlist Mapping             | ~                 | ~            |            | ~            | ~        | <i>✓</i>     | ~      | ~            |
|    | Acugen Software, Inc.       | Sharpeye                          | 2.60         | Testability Analysis                     | 1                 | 1            | 7k         |              | <i>√</i> | <i>√</i>     |        | 1            |
|    |                             | ATGEN                             | 2.60         | Automatic Test Generation                | 1                 | 1            | 7k         |              |          | 1            |        | 1            |
|    |                             | AAF-SIM<br>DDOCDSDI               | 2.60         | Fault Simulation                         | 1                 | 1            | 7 K<br>7 k |              | ~        | 1            |        | <i>,</i>     |
|    |                             | TFSTRSDI                          | 2.03         | Boundary Scan ATC                        | v<br>./           | 1            | 7 K<br>7 k |              | 1        | 1            |        | 1            |
|    | ALPS LSI Technologies       | Edway Design Systems              | 2.00         | Synthesis/Simlulation                    | <i>✓</i>          | •            | √ K        |              | •<br>✓   | •            |        | •            |
|    | Aptix Corporation           | System Explorer                   | 3.1          | System Emulation                         | 1                 | 1            | 1          |              |          | 1            |        | 1            |
|    |                             | ASIC Explorer                     | 2.3          | ASIC Emulation                           | 4K                | 1            |            | $\checkmark$ |          | -            |        | -            |
|    | Aster Ingenierie S.A.       | XILLAS                            | 4.2          | LASAR model generation                   | ✓                 |              | 7k         |              | ~        | $\checkmark$ |        | 1            |
|    | Auspy Development Co.       | APS                               | 1.3.3        | Multi-FPGA Partitioning                  | ✓                 | 1            |            |              | ~        | $\checkmark$ |        |              |
|    | Chronology Corporation      | TimingDesigner                    | 3.0          | Timing Specification and Analysis        | 1                 | 1            | 7k,9k      | 1            | 1        | 1            |        | 1            |
| 3  | CINIA C                     | Quickbench                        | 1.0          |                                          | V                 | <b>v</b>     | 7K,9K      | ~            | V        | ~            |        | ~            |
| Ş  | Integrated Network Analysis | SmartViewer                       | 1.0e         | Schematic Generation                     | ~                 |              | / K        |              | ~        |              |        |              |
| 5  | Epsilon Design Systems      | Logic Compressor                  |              | Synthesis optimization                   | ✓                 | ~            |            |              | 1        | ✓            | ✓      | $\checkmark$ |
|    | Flynn Systems               | Probe                             | 3.0          | Testability Analysis                     | ✓                 | ~            | 7k         |              | 1        |              |        |              |
| -  |                             | FS-ATG                            | 3.0          | Test Vector Generation                   | ✓                 | $\checkmark$ | 7k         |              | ~        |              |        |              |
|    |                             | CKTSIM                            | 3.0          | Logic Analysis                           | 1                 | 1            | 7k         |              | 1        |              |        |              |
| -  |                             | FS-SIM                            | 3.0          | Simulation                               | ✓                 | ~            | 7K         |              | ~        |              |        |              |
|    | Fujitsu LSI                 | PROVERD                           |              | Top-Down Design System                   | 3k,4k             |              |            |              | 1        |              |        |              |
| -  | Harmonix Corporation        | PARTHENON                         | 2.3          | Synthesis                                | 4k                |              | 7k         |              | ~        | ~            |        |              |
|    | Logical Devices             | Total Designer<br>Ulysa           | 4.7<br>1.0   | Simulation & Synthesis<br>VHDL Synthesis | 5                 | 1            | 1          | 1            | 1        |              |        |              |
|    | MicroSim                    | MicroSim Design Lab               |              | Schematic, Simulation                    | 1                 | 1            |            | 1            | 1        |              |        |              |
|    | MINC                        | PLDesigner-XL/PL-Synthesizer      | 3.3/3.2.2    | Synthesis                                | ✓                 |              |            |              | 1        | ~            |        | ✓            |
|    | Teradyne                    | Lasar                             | 6            | Simulation                               | 1                 |              |            |              |          | 1            |        | 1            |
|    | Tokyo Electron Limited      | ViewCAD                           | 1.2          | FLDL to XNF translator                   | 1                 |              |            |              |          |              |        |              |
|    | Trans EDA Limited           | TransPRO                          | 1.2          | Synthesis                                | 1                 |              |            |              |          | 1            |        | 1            |
|    | Visual Software Solutions   | Statecad                          | 3.0          | Grph. Design Entry, Sim., Debug          | 1                 | 1            | 1          | $\checkmark$ | 1        | $\checkmark$ |        | $\checkmark$ |
|    | Zuken                       | Tsutsuji                          |              | Synthesis/Simulation                     | 3k,4k             |              |            |              |          | $\checkmark$ | 1      | $\checkmark$ |
|    | Zycad                       | Paradigm RP<br>Paradigm XP        |              | Rapid Prototyping<br>Gate-level Sim      | 1                 |              |            |              |          | \<br>\       |        | <i>\</i>     |

Items that have changed since the last issue (XCell 24) are in color.

29

**Diamond:** These partners have strong strategic relationships with Xilinx and have a direct impact on our releases. Typically, Xilinx is directly involved in the development and testing of the interface to XACT*step* software for these products. **Ruby:** These partners have a high degree of compatibility and have repeatedly shown themselves to be significant contributors to our users' development solutions.

**Emerald:** Proven Xilinx compatibility

|                                             |                    |                    |                          | CONTROLS                  |                  |                  |                           |
|---------------------------------------------|--------------------|--------------------|--------------------------|---------------------------|------------------|------------------|---------------------------|
| COMPANY NAME                                | CONTACT NAME       | PHONE NUMBER       | E-MAIL ADDRESS           | COMPANY NAME              | CONTACT NAME     | PHONE NUMBER     | E-MAIL ADDRESS            |
| Accolade Design Automation                  | Dave Pellerin      | (800) 470-2686     | pellerin@seanet.com      | Logical Devices           | Chip Willman     | (303) 279-6868   | logdev@logicaldevices.com |
| ACEO Technology, Inc.                       | Philip George      | (510) 656-2189     | pgeorge@aceo.com         | Memec Design Services     | Maria Agular     | (602) 491-4311   | info@mds.memec.com        |
| Acugen Software, Inc.                       | Nancy Hudson       | (603) 881-8821     |                          | Mentor Graphics           | Sam Picken       | (503) 685-1298   | sam_picken@mentorg.com    |
| Aldec                                       | David Rinehart     | (702) 456-1222x12  | dave@aldec.com           | MINC                      | Kevin Bush       | (719) 590-1155   |                           |
| ALPS LSI Technologies                       | David Blagden      | 441489571562       |                          | Minelec                   | Marketing Dept.  | +32-02-4603175   |                           |
| Alta Group                                  | Paul Ekas          | (408) 523-4135     | ekas@altagroup.com       | Model Technology          | Greg Seltzer     | (503) 526-5465   | greg_seltzer@model.com    |
| Aptix Corporation                           | Michel Courtney    | (408) 428-6226     | michel@aptix.com         | OrCAD                     | Mike Jingozian   | (503) 671-9500   | mikej@orcad.com           |
| Aster Ingenierie S.A.                       | Christopher Lotz   | +33-99537171       |                          | Protel Technology         | Luise Markham    | (408) 243-8143   |                           |
| Cadence                                     | Ann Heilmann       | (408) 944-7016     | annh@cadence.com         | Quad Design Technology    | Britta Sullivan  | (805) 988-8250   |                           |
| Capilano Computing                          | Chris Dewhurst     | (604) 522-6200     | info@capilano.com        | SimuCad                   | Richard Jones    | (510) 487-9700   | richard@simucad.com       |
| Chronology Corporation                      | MikeMcClure        | (206) 869-4227x116 | sales@chronology.com     | Sophia Sys & Tech         | Tom Tilbon       | (408) 232-4764   |                           |
| CINA-Computer Integrated                    | Brad Ashmore       | (415) 940-1723     | bashmore@cina.com        | Summit Design Corporation | Ed Sinclair      | (503) 643-9281   |                           |
| Network Analysis                            |                    |                    |                          | Synario Design Automation | Jacquelin Taylor | (206) 867-6257   | taylorja@data-io.com      |
| Compass Design Automation                   | Marcia Murray      | (408) 474-5002     | marcia@compass-da.com    | Synopsys                  | Lynn Fiance      | (415) 694-4289   | lynnf@synopsys.com        |
| Epsilon Design Systems                      | Cuong Do           | (408) 934-1536     | CuongEDS@aol.com         | Synplicity, Inc.          | Marie McAllister | (415) 961-4962   | marie@synplicity.com      |
| Escalade                                    | Rod Dudzinski      | (408) 654-1651     |                          | Teradyne                  | Mike Jew         | (617) 422-3753   | jew@teradyne.com          |
| Exemplar Logic                              | Tom Hill           | (503) 685-7750     | hill@exemplar.com        | Tokyo Electron Limited    | Shige Ohtani     | +81-3-334-08198  | shige@xilinx.tel.com.jp   |
| Flynn Systems                               | Matt Van Wagner    | (603) 598-4444     | matt@flynn.com           | TopDown Design Solutions  | Art Pisani       | (603) 888-8811   |                           |
| Fujitsu LSI                                 | Masato Tsuru       | +81-4-4812-8043    |                          | Trans EDA Limited         | James Douglas    | +44-703-255118   |                           |
| Harmonix Corporation                        | Shigeaki Hakusui   | (617) 935-8335     |                          | VEDA Design Automation    | Kathie O'Toole   | (408) 496-4515   |                           |
| IK Technology Co.                           | Tsutomu Someya     | +81-3-3839-0606    | someya@ikt.co.jp         | Veribest                  | Mike O'Donohue   | (303) 581-2330   | mikeo@veribest.com        |
| IKOS Systems                                | Brad Roberts       | (408) 366-8509     | brad@ikos.com            | Viewlogic                 | Philip Lewer     | (508) 480-0881   | plewer@viewlogic.com      |
| INCASES Engineering                         | Christian Kerscher | +49-89-839910      | ckerscher@               | Visual Software Solutions | Riky Escoto      | (800) 208-1051   | rescoto@attmail.com       |
| GmbH                                        |                    |                    | muc.incases.com          | Zuken                     | Makato Ikeda     | +81-4-594-27787  |                           |
| ISDATA                                      | Ralph Remme        | +49-72-1751087     | ralph.remme@isdata.de    | Zycad                     | Charlene Locke   | (510) 623-4451   | char@zycad.com            |
| Logic Modeling Corp.<br>(Synopsis Division) | Marnie McCollow    | (503) 531-2412     | marniem@<br>synopsys.com | Changes since last        | issue (XCell 24  | l) printed in co | olor.                     |

#### XILINX ALLIANCE-EDA CONTACTS - MAY 1997

Inquiries about the Xilinx Alliance Program can be e-mailed to alliance@xilinx.com

|                                                                                                     | CODT                                           |                               | 4007                                                               |
|-----------------------------------------------------------------------------------------------------|------------------------------------------------|-------------------------------|--------------------------------------------------------------------|
|                                                                                                     | IANCECORE                                      | PARTNERS - MA                 | <b>Y 1997</b>                                                      |
| AllianceCORE Additional information is available o                                                  | n WebLINX, starting at:                        | http://www.xilinx.com/produ   | ucts/logicore/alliance/tblpart.htm                                 |
| PARTNER NAME                                                                                        | PHONE                                          | EMAIL/WEB URL                 | EXPERTISE                                                          |
| ARM Semiconductor (USA), Inc.<br>1095 E. Duane Ave., Suite 211 Sunnyvale, CA 94086 (USA)            | Tel: 408-733-3344<br>Fax: 408-733-9922         | armsemi@netcom.com            | Microprocessors, microcontrollers, peripherals, communications     |
| Comit Systems                                                                                       | Tel: 408-988-2988                              | preeth@comit.com              | Base functions, communications                                     |
| 1250 Oakmead Pkwy, Suite 210 Sunnyvale, CA 94088 (USA)                                              | Fax: 408-988-2133                              | www.comit.com                 |                                                                    |
| CoreEL Microsystems                                                                                 | Tel: 510-770-2277                              | sales@coreel.com              | ATM, communications                                                |
| 46750 Fremont Blvd #208 Fremont, CA 94538 (USA)                                                     | Fax: 510-770-2288                              | www.coreel.com                |                                                                    |
| Digital Objects                                                                                     | Tel: 510-795-2212                              | sales@digitalobjects.com      | PCMCIA, CardBus                                                    |
| 3550 Mowry Ave., Suite 101 Fremont, CA 94538 (USA)                                                  | Fax: 510-795-2219                              | www.digitalobjects.com        |                                                                    |
| <b>Eureka Technology</b><br>4962 El Camino Real, #108 Los Altos, CA 94022 (USA)                     | Tel: 415-960-3800<br>Fax: 415-960-3805         | info@eurekatech.com           | PCI, PowerPC peripherals                                           |
| Integrated Silicon Systems, Ltd.                                                                    | Tel: +44-1232-664664                           | info@iss-dsp.com              | DSP functions                                                      |
| 29 Chlorine Gardens Belfast, BT9 5DL (North. Ireland)                                               | Fax: +44-1232-669664                           | www.iss-dsp.com               |                                                                    |
| Inventra/Mentor                                                                                     | Tel: 503-685-8000                              | info@mentorg.com              | USB, PCI, DSP, telecom,                                            |
| 1001 Ridder Park Drive, San Jose, CA 95131-2314 (USA)                                               | Fax: 408-451-5690                              | www.mentorg.com/inventra      | microprocessor peripherals                                         |
| <b>Logic Innovations</b>                                                                            | Tel: 619-455-7200                              | fpga@logici.com               | PCI, MPEG-2, ATM, communications                                   |
| 6205 Lusk Boulevard San Diego, CA 92121 (USA)                                                       | Fax: 619-455-7273                              | www.logici.com                |                                                                    |
| Memec Design Services                                                                               | Tel: 602-491-4311                              | info@memecdesign.com          | Microprocessor peripherals, base functions, Xilinx design services |
| 1819 S. Dobson Rd., Suite 203, Mesa, AZ 85202 (USA)                                                 | Fax: 602-491-4907                              | www.memecdesign.com           |                                                                    |
| <b>NMI Electronics, Ltd.,</b> Fountain House, Great Cornbow, Halesowen, West Midlands, B63 3BL (UK) | Tel: +44 121 585 5979<br>Fax: +44 121 585 5764 | ip@nmi.co.uk<br>www.nmi.co.uk | Design services and base-level functions for the XC9500            |
| Phoenix Technologies/Virtual Chips                                                                  | Tel: 408-570-1000                              | virtualchips-info@phoenix.com | PCI, USB, CardBus, ATM                                             |
| 411 E. Plumeria Drive, San Jose, CA 95134 (USA)                                                     | Fax: 408-452-0952                              | www.phoenix.com               |                                                                    |
| Rice Electronics<br>PO Box 741 Florissant, MO 63032 (USA)                                           | Tel: 314-838-2942<br>Fax: 314-838-2942         | ricedsp@aol.com               | DSP                                                                |
| SAND Microelectronics                                                                               | Tel: 408-235-8600                              | sales@sandmicro.com           | PCI, USB                                                           |
| 3350 Scott Blvd., #24, Santa Clara, CA 95131 (USA)                                                  | Fax: 408-235-8601                              | www.sandmicro.com             |                                                                    |
| <b>SICAN Microeletronics Corp.</b>                                                                  | Tel: 415-871-1494                              | infor@sican-micro.com         | CAN bus, DSP, communications                                       |
| 400 Oyster Point Blvd., #512, So. San Francisco, CA 94080 (USA)                                     | Fax: 415-871-1504                              | www.sican-micro.com           |                                                                    |
| VAutomation                                                                                         | Tel: 603-882-2282                              | sales@vautomation.com         | Microprocessors, microcontrollers, communications                  |
| 20 Trafalgar Square Suite 443 (4th Floor) Nashua, NH 03063 (USA)                                    | Fax: 603-882-1587                              | www.vautomation.com           |                                                                    |

|              |     |                     |                   |             |        | X                 |           | x R        | ELEA    | sed Softwar                        | e Stat                | rus - I                      | May 1                   | 1997                 |                                |                                                 |
|--------------|-----|---------------------|-------------------|-------------|--------|-------------------|-----------|------------|---------|------------------------------------|-----------------------|------------------------------|-------------------------|----------------------|--------------------------------|-------------------------------------------------|
| CTS          | Кеу | Product<br>Category | Produc<br>Descrit | CT<br>PTION |        | Produc<br>Functio | CT<br>ON  |            |         | Xilinx Part<br>Reference<br>Number | CURRENT<br>PC1<br>6.2 | Version by 1<br>SN2<br>4.1.x | Platform<br>HP7<br>9.01 | Last<br>Updt<br>Comp | Previous<br>Version<br>Release | Notes/<br>Features                              |
| DO           | U   | CORE XEPLD          | XC7K S            | upport      |        | Core Im           | plemen    | itation    |         | DS-550-xxx                         | 6.0.1                 | 5.2.1                        | 5.2.1                   | 7/96                 | 5.2/6.0                        | PC update by request only                       |
| Q            | U*  | XABEL-CPLD          | XC7K, X           | C9500 S     | upport | Entry/Si          | mulatio   | n/Core     |         | DS-571-PC1                         | 6.1.2                 |                              |                         | 11/96                | 6.1.1                          | New version w/Win 95 to 3.11, update by request |
| 2            | *   | XACT-CPLD           | XC7K, X           | C9500 S     | upport | Core + 1          | Interface | е          |         | DS-560-xxx                         | 6.0.1                 | 6.0.1                        | 6.0.1                   | 7/96                 | 6.0                            |                                                 |
| AL           |     | Mentor              | 8.4=A.4           | 1           |        | Interfac          | e and Li  | braries    |         | DS-344-xxx                         |                       | 5.2.1                        | 5.2.1                   | 7/96                 | 5.20                           |                                                 |
| N            |     | OrCAD               |                   |             |        | Interfac          | e and Li  | braries    |         | DS-35-PC1                          | 6.0.1                 |                              |                         | 7/96                 | 6.0                            | Support for SDT+, VST+ v1.2                     |
|              |     | Synopsys            |                   |             |        | Interfac          | e and Li  | braries    |         | DS-401-xxx                         |                       | 5.2.1                        | 5.2.1                   | 7/96                 | 5.20                           | DA1 platform remains at v5.2                    |
| D            |     | Viewlogic           | PROcap            | oture       |        | Interfac          | e and Li  | braries    |         | DS-390-PC1                         | 6.0.1                 |                              |                         | 7/96                 | 5.2/6.0                        | Includes PRO Series 6.1                         |
| N            |     | Viewlogic           | PROsim            | 1           |        | Interfac          | e and Li  | braries    |         | DS-290-PC1                         | 6.0.1                 |                              |                         | 7/96                 | 6.0                            | Includes PRO Series 6.1                         |
| X            |     | Viewlogic           |                   |             |        | Interfac          | e and Li  | braries    |         | DS-391-xxx                         | 6.0.1                 | 5.2.1                        | 5.2.1                   | 7/96                 | 6.0                            |                                                 |
|              |     | XABEL               |                   |             |        | Entry,Sin         | nulation  | Lib, Opt   | imizer  | DS-371-xxx                         | 5.2.1                 | 5.2.1                        | 5.2.1                   | 7/96                 | 5.2/6.0                        | Now available on HP7                            |
| X            |     | XBLOX               |                   |             |        | Module            | Genera    | tor & Op   | timizer | DS-380-xxx                         | 5.2.1                 | 5.2.1                        | 5.2.1                   | 7/96                 | 5.2/6.0                        |                                                 |
|              | E   | Verilog             | 2K,3K,4           | K,4KE,5     | K Lib. | Models            | & XNF     | Franslate  | or      | ES-VERILOG-xxx                     |                       | 1.00                         | 1.00                    | na                   | na                             | Sun and HP                                      |
|              |     |                     |                   | 2K          | 3K     | SILIC<br>4K/E     | CON SUP   | PORT<br>7K | 9K      |                                    |                       |                              |                         |                      |                                |                                                 |
|              |     | Cadence             |                   | X           | X      | X                 | X         | X          | X       | DS-CDN-STD-xxx                     |                       | 5.2.1                        | 5.2.1                   | 7/96                 | 5.20                           |                                                 |
|              |     | Mentor              |                   | X           | Х      | X                 | X         | Х          | Х       | DS-MN8-STD-xxx                     |                       | 5.2.1                        | 5.2.1                   | 7/96                 | 5.20                           | No AP1 update                                   |
|              |     | Mentor              |                   | X           | Х      | X                 | X         | Х          | Х       | DS-MN8-ADV-xxx                     |                       | 7.00                         | 7.00                    | na                   | na                             |                                                 |
|              | U   | OrCAD               |                   | X           | X      | X                 | X         | Х          | Х       | DS-OR-BAS-PC1                      | 6.0.1                 |                              |                         | 7/96                 | 6.0                            | Customer w/v6.0 will receive v6.0.1 update      |
|              |     | OrCAD               |                   | Х           | Х      | Х                 | Х         | Х          | Х       | DS-OR-STD-PC1                      | 6.0.1                 |                              |                         | 7/96                 | 6.0                            |                                                 |
|              |     | Synopsys            |                   |             | Х      | Х                 | Х         | Х          | Х       | DS-SY-STD-xxx                      |                       | 5.2.1                        | 5.2.1                   | 7/96                 | 5.20                           | Includes DS-401 v5.2                            |
|              |     | Synopsys            |                   |             | Х      | Х                 | Х         | Х          | Х       | DS-SY-ADV-xxx                      |                       | 7.00                         | 7.00                    | na                   | na                             | Includes DS-401 v5.2                            |
| $\mathbf{S}$ | U   | Viewlogic           |                   | Х           | Х      | Х                 | Х         | Х          | Х       | DS-VL-BAS-PC1                      | 6.0.1                 |                              |                         | 7/96                 | 6.0                            | Customer w/v6.0 will receive v6.0.1 update      |
| B            |     | Viewlogic           |                   | X           | Х      | X                 | X         | Х          | Х       | DS-VL-STD-xxx                      | 6.0.1                 | 5.2.1                        | 5.2.1                   | 7/96                 | 5.26.0                         | DA1 platform remains at v6.0                    |
| KA<br>K      |     | Viewlogic           |                   | Х           | Х      | Х                 | Х         | Х          | Х       | DS-VL-ADV-xxx                      | 7.00                  | 7.00                         | 7.00                    | na                   | na                             |                                                 |
| C            |     | Viewlogic/S         |                   | Х           | Х      | Х                 | Х         | Х          | Х       | DS-VLS-BAS-PC1                     | 6.0.1                 |                              |                         | 7/96                 | 6.0                            | Currently updating in-warranty cust. w/WVO      |
| PA           |     | Viewlogic/S         |                   | X           | Х      | X                 | X         | Х          | Х       | DS-VLS-STD-PC1                     | 6.0.1                 |                              |                         | 7/96                 | 6.0                            | Currently updating in-warranty cust. w/WVO      |
| X            |     | Viewlogic/S         |                   | X           | Х      | Х                 | Х         | Х          | Х       | DS-VLS-EXT-PC1                     | 6.0.1                 |                              |                         | 7/96                 | 6.0                            | Currently updating in-warranty cust. w/WVO      |
| Ę.           |     | Viewlogic/S         |                   | X           | Х      | X                 | X         | Х          | Х       | DS-VLS-ADV-PC1                     | 7.00                  |                              |                         | na                   | na                             |                                                 |
| 5            | U   | 3rd Party Alliance  |                   | Х           | Х      | Х                 | Х         | Х          | Х       | DS-3PA-BAS-xxx                     | 6.0.1                 |                              |                         | 7/96                 | na                             | Customer w/v6.0 will receive v6.0.1 update      |
|              |     | 3rd Party Alliance  |                   | X           | Х      | X                 | X         | X          | Х       | DS-3PA-STD-xxx                     | 6.0.1                 | 5.2.1                        | 5.2.1                   | 7/96                 | 5.2/6.0                        | Includes 502/550/380                            |
|              |     | 3rd Party Alliance  |                   | Х           | Х      | Х                 | Х         | Х          | Х       | DS-3PA-ADV-xxx                     | 7.00                  | 7.00                         | 7.00                    | na                   | na                             | Includes 502/550/380 & Foundry                  |
|              |     | Foundation Series   |                   | X           | Х      | X                 | X         | Х          | Х       | DS-FND-BAS-PC1                     | 6.0.2                 |                              |                         | 2/97                 | 6.0.1                          | Includes support for XC4000E and XC9500         |
|              |     | Foundation Series   |                   | X           | Х      | X                 | X         | Х          | Х       | DS-FND-BSV-PC1                     | 6.0.2                 |                              |                         | 2/97                 | 6.0.1                          | Includes support for XC4000E and XC9500         |
|              |     | Foundation Series   |                   | Х           | Х      | Х                 | Х         | Х          | Х       | DS-FND-STD-PC1                     | 6.0.2                 |                              |                         | 2/97                 | 6.0.1                          | Includes support for XC4000E and XC9500         |
|              |     | Foundation Series   |                   | Х           | Х      | Х                 | Х         | Х          | Х       | DS-FND-STV-PC1                     | 6.0.2                 |                              |                         | 2/97                 | 6.0.1                          | Includes support for XC4000E and XC9500         |
|              |     | LogiCore-PCI Slave  | 5                 |             |        | Х                 |           |            |         | LC-DI-PCIS-C                       | 1.10                  | 1.10                         | 1.10                    | na                   | na                             | Requires signed license agreement               |
|              |     | LogiCore-PCI Mast   | ter               |             |        | Х                 |           |            |         | LC-DI-PCIM-C                       | 1.10                  | 1.10                         | 1.10                    | na                   | na                             | Requires signed license agreement               |
|              |     | Evaluation          |                   | Х           | Х      | Х                 | Х         | Х          | Х       | DS-EVAL-XXX-C                      | 2.00                  | 2.00                         | 2.00                    | 4/96                 | 01/04                          | PC, Sun, HP kits with v5.2.1 and v6.0.1         |

**KEY**: N=New Product E= Engineering software for in-warranty users by request only U= Update by request only \* = Check BBS or FTP site for most current revision of EZTAG programming software.

#### FAX RESPONSE FORM-XCELL 25 2Q97

#### Corporate

Headquarters Xilinx, Inc. 2100 Logic Drive San Jose, CA 95124 Tel: 408-559-7778 Fax: 408-559-7114

#### Europe

Xilinx, Ltd. Benchmark House 203 Brooklands Road Weybridge Surrey KT14 0RH United Kingdom Tel: 44-1-932-349401 Fax: 44-1-932-349499



#### Japan

Xilinx, KK Daini-Nagaoka Bldg. 2F 2-8-5, Hatchobori, Chuo-ku, Tokyo 104 Japan Tel: 81-3-3297-9191 Fax: 81-3-3297-9189

#### **Asia Pacific**

Xilinx Asia Pacific Unit 4312, Tower II Metroplaza Hing Fong Road Kwai Fong, N.T. Hong Kong Tel: 852-2424-5200 Fax: 852-2494-7159

### **FAX Us Your Comments and Suggestions**

**To:** *XCell* Editor **Xilinx Inc.** 

**FAX**: 408-879-4676

| From: |  |
|-------|--|
|       |  |

Date: \_\_\_\_

#### □ Please add my name to the *XCell* mailing list.

| NAME           |   |
|----------------|---|
| COMPANY        | - |
| ADDRESS        | - |
| CITY/STATE/ZIP |   |

PHONE

#### □ I'm interested in having my company's design featured in a future edition of XCell.

Comments and Suggestions: \_\_\_\_

Please use this form to FAX us your comments and suggestions, or to request an addition to the *XCell* mailing list. Please feel free to make copies of this form for your colleagues.



First Class Presort U.S. Postage **PAID** Permit No. 2196 San Jose, CA