

#### To all our customers

We are pleased to inform you that National Semiconductor Corporation's Advanced PC (APC) Division joined Winbond Electronics Corporation on May 5<sup>th</sup> 2005. As a result, in this document "National Semiconductor Corporation" and "National" should be understood as "Winbond Electronics Corporation" and "Winbond", respectively.

#### Continuity

There is no change to this datasheet as a result of offering the device as a Winbond product.

For more information see our website: http://www.winbond.com

or contact APC Customer Support: APC.Support@winbond.com

# **Important Notice**

Winbond products are not designed, intended, authorized or warranted for use as components in systems or equipment intended for surgical implantation, atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, or for other applications intended to support or sustain life. Further more, Winbond products are not intended for applications wherein failure of Winbond products could result or lead to a situation wherein personal injury, death or severe property or environmental damage could occur.

Winbond customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Winbond for any damages resulting from such improper use or sales.





**Preliminary** 

May 2004 Revision 1.1

# PC8374L SensorPath™ SuperI/O with Glue Functions

# **General Description**

The National Semiconductor PC8374L Advanced I/O product is a member of the PC837x SuperI/O family. All PC837x devices are highly integrated and are pin and software compatible, thus providing drop-in interchangeability and enabling a variety of assembly options using only a single motherboard and BIOS.

PC8374L integration allows for a smaller system board size and saves on total system cost.

The PC8374L includes legacy Superl/O functions, system glue functions, health monitoring and control, commonly used functions such as GPIO, and ACPI-compliant Power Management support.

The PC8374L integrates miscellaneous analog and digital system glue functions to reduce the number of discrete components required. The host communicates with the functions integrated in the PC8374L device through an LPC Bus Interface.

The PC8374L extended wake-up support complements the ACPI controller in the chipset. The System Wake-Up Control (SWC) module, powered by  $V_{SB3}$ , supports a flexible wake-up mechanism.

The PC8374L supports both I/O and memory mapping of module registers and enables building legacy-free systems.

# **Outstanding Features**

- SensorPath<sup>™</sup> interface to LMxx sensor devices for system health support
- Fan monitor and control
- Heceta6-compatible register set, accessible via the LPC interface and SMBus
- Glue functions to complement the South Bridge functionality
- V<sub>SB3</sub>-powered Power Management with 19 wake-up sources
- Controls three LED indicators
- 16 GPIO ports with a variety of wake-up options
- I/O-mapped and memory-mapped registers
- Legacy modules: Parallel Port, Floppy Disk Controller (FDC), two Serial Ports, Slow InfraRed Port and a Keyboard and Mouse Controller (KBC)
- LPC interface, based on Intel's LPC Interface Specification Revision 1.1, August 2002
- PC01 Revision 1.0 and Advanced Configuration and Power Interface (ACPI) Specification Revision 2.0 compliant
- 128-pin PQFP package

# **Block Diagram**



National Semiconductor and TRI-STATE<sup>®</sup> are registered trademarks of National Semiconductor Corporation. SensorPath<sup>™</sup> is a trademark of National Semiconductor Corporation.

All other brand or product names are trademarks or registered trademarks of their respective holders.

#### **Features**

#### System Health Support

- SensorPath interface to sensors optimizes digital/analog partitioning
  - Simplifies board design and routing
  - Supports distributed sensors and centralized control
  - Health monitoring is self-contained and requires minimal host attention
  - Faster boot time
  - Off loads SMBus, and enables ASF compliance
- Fan Monitor and Control
  - Three PWM-based fan controls
  - Four 16-bit resolution tachometer inputs
  - Software or local temperature feedback control
- Heceta6-compatible register set accessible via the LPC interface and SMBus
  - Supports the following combinations of LMxx devices:
    - □ LM96011 and optional LM95010
    - □ LM96012
    - □ LM96010
  - Simultaneous read support via LPC interface and SMBus

#### Glue Functions

- Generates the power-related signals:
  - Main Power good
  - Power distribution control (for switching between Main and Standby regulators)
  - Resume reset (Master Reset) according to the 5V standby supply status
  - Main power supply turn on (PS\_ON)
- Voltage translation between 2.5V or 3.3V levels (DDC) and 5V levels (VGA) for the SMBus serial clock and data signals
- Isolation circuitry for the SMBus serial clock and data signals
- Buffers PCI\_RESET to generate two reset output signals
- Buffers PCI\_RESET to generate IDE reset output.
- Generates "highest active supply" reference voltage
  - Based on 3.3V and 5V Main supplies
  - Based on 3.3V and 5V Standby supplies
- High-current LED driver control for Hard Disk Drive activity indication
- Software selectable alternative functionality, through pin multiplexing

### General-Purpose I/O (GPIO) Ports

- All 16 GPIO ports powered by V<sub>SB3</sub>
- Each pin individually configured as input or output
- Programmable features for each output pin:
  - Drive type (open-drain, push-pull or TRI-STATE<sup>®</sup>)
  - TRI-STATE on detection of falling V<sub>DD3</sub> for V<sub>SB3</sub>-powered pins driving V<sub>DD</sub>-supplied devices
- Programmable option for internal pull-up resistor on each input pin (some with internal pull-down resistor option)
- Lock option for the configuration and data of each output pin

- 15 GPIO ports generate IRQ/SIOPME for wake-up events; each GPIO has separate:
  - Enable control of event status routing to IRQ
  - Enable control of event status routing to SIOPME (via SWC)
  - Polarity and edge/level selection
    - Programmable debouncing

#### **Power Management**

- Supports ACPI Specification Revision 2.0b, July 27, 2000
- System Wake-Up Control (SWC)
  - Optional routing of events to generate SCI (SIOPME) on detection of:
    - □ Keyboard or Mouse events
    - $\Box$  Ring Indication  $\overline{RI}$  on each of the two serial ports
    - □ General-Purpose Input Events from 15 GPIO pins
    - □ IRQs of the Keyboard and Mouse Controller
    - IRQs of the other internal modules
  - Optional routing of the SCI (SIOPME) to generate IRQ (SERIRQ)
  - Implements the GPE1\_BLK of the ACPI General Purpose (Generic) Register blocks with "child" events
  - V<sub>SB3</sub>-powered event detection and event-logic configuration
- Enhanced Power Management (PM), including:
  - Special configuration registers for power down
  - Low-leakage pins
  - Low-power CMOS technology
  - Ability to disable all modules
  - High-current LED drivers control (two LEDs) for power status indication with:
    - □ Standard blinking, controlled by software
    - Advanced blinking, controlled by power supply status, sleep state or software
    - Special blinking, controlled by power supply status, sleep state and software bit
  - V<sub>BAT</sub>-powered indication of the Main power supply state before an AC power failure
- Keyboard Events
  - Wake-up on any key
  - Supports programmable 8-byte sequence "Password" or "Special Keys" for Power Management
  - Simultaneous recognition of three programmable keys (sequences): "Power", "Sleep" and "Resume"
  - Wake-up on mouse movement and/or button click

#### **Bus Interface**

- LPC Bus Interface
  - Based on Intel's LPC Interface Specification Revision 1.1, August 2002
  - I/O, Memory and 8-bit Firmware Memory read and write cycles
  - Up to four 8-bit DMA channels
  - Serial IRQ (SERIRQ)
  - Supports registers memory and I/O mapping

#### Features (Continued)

- Configuration Control
  - PnP Configuration Register structure
  - PC01 Specification Revision 1.0, 1999-2000 compliant
  - Base Address strap (BADDR) to setup the address of the Index-Data register pair (defaults to 2Eh/2Fh)
  - Flexible resource allocation for all logical devices:
    - Relocatable base address
    - 15 IRQ routing options to serial IRQ
    - Up to four optional 8-bit DMA channels
  - Configurable feature sets:
    - Software selectable
    - □ V<sub>SB3</sub>-powered pin multiplexing

#### **Legacy Modules**

- Serial Ports 1 and 2
  - Software-compatible with the NS16550A and NS16450
  - Support shadow register for write-only bit monitoring
  - Data rates up to 1.5 Mbaud
- Serial Infrared Port (SIR)
  - Software compatible with the 16550A and the 16450
  - Shadow register support for write-only bit monitoring
  - HP-SIR
  - ASK-IR option of SHARP-IR
  - DASK-IR option of SHARP-IR
  - Consumer Remote Control supports RC-5, RC-6, NEC, RCA and RECS 80
- IEEE 1284-compliant Parallel Port
  - ECP, with Level 2 (14 mA sink and source output buffers)
  - Software or hardware control
  - Enhanced Parallel Port (EPP) compatible with EPP 1.7 and EPP 1.9
  - Supports EPP as mode 4 of the Extended Control Register (ECR)
  - Selection of internal pull-up or pull-down resistor for Paper End (PE) pin
  - Supports a demand DMA mode mechanism and a DMA fairness mechanism for improved bus utilization
  - Protection circuit that prevents damage to the parallel port when a printer connected to it is powered up or is operated at high voltages (in both cases, even if the PC8374L is in power-down state)
- Floppy Disk Controller (FDC)
  - Software compatible with the PC8477 (the PC8477 contains a superset of the FDC functions in the μDP8473, NEC μPD765A/B and N82077 devices)
  - Error-free handling of data overrun and underrun
  - Programmable write protect
  - Supports FM and MFM modes
  - Supports Enhanced mode command for three-mode Floppy Disk Drive (FDD)
  - Perpendicular recording drive support for 2.88 MBytes
  - Burst (16-byte FIFO) and Non-Burst modes
  - Full support for IBM Tape Drive Register (TDR) implementation of AT and PS/2 drive types
  - High-performance digital separator

- Supports fast tape drives (2 Mbps) and standard tape drives (1 Mbps, 500 Kbps and 250 Kbps)
- Keyboard and Mouse Controller (KBC)
  - 8-bit microcontroller, software compatible with 8042AH and PC87911
  - Standard interface (60h, 64h, IRQ1 and IRQ12)
  - Supports two external swapable PS/2 interfaces for keyboard and mouse
  - Programmable, dedicated quasi-bidirectional I/O lines (GA20/P21, KBRST/P20)

#### Clocking, Supply, and Package Information

- Clocks
  - LPC (PCI) clock input (up to 33 MHz)
  - On-chip Clock Generator:
    - □ Generates 48 MHz clock
    - ☐ Generates 32.768 KHz internal clock
    - V<sub>SB3</sub> powered
    - □ Based on the 14.31818 MHz clock input

#### Protection

- All pins are 5V tolerant and back-drive protected (except LPC bus pins)
- High ESD protection of all the pins
- Pin multiplexing selection lock
- Configuration register lock
- Testability
  - XOR tree structure
    - Includes all the pins (except supply, analog and not connected pins)
    - □ Selected at power-up by strap input (TEST)
  - TRI-STATE pins, selected at power-up by strap input (TRIS)
- Power Supply
  - 3.3V supply operation
  - Separate pin pairs for main (V<sub>DD3</sub>) and standby (V<sub>SB3</sub>) power supplies
  - Backup battery input (V<sub>BAT</sub>) for SWC indications
  - Low standby power consumption
  - Very low power consumption from backup battery (less than 0.5 μA)

#### ■ Package

- 128-pin PQFP

# **Revision Record**

| Revision Date  | Status              | Comments                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|----------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| March 17, 2003 | Draft Revision 0.03 | First Draft of Arch. Spec.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| April 15, 2003 | Draft Revision 0.1  | Add Serial InfraRed Port<br>Update all sections                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| June 7, 2003   | Draft Revision 0.3  | Change Clock generator and CLOCKCF register Add Heceta6 Emulation module and complementing configuration registers: H6_SMBCF, SIOCFB, and its logical device (LDN=08h) configuration registers Define ETC (Enhanced Thermal Control) behavior Change DC spec of GPIOE10-13 Add IN <sub>TS2</sub> buffer type Correct LPCPD timing Correct LPCPD timing Correct LPC t <sub>VAL</sub> Rename the following functions: GPO24 to GPO41, GPIOE25 to GPIOE24, GPIOE26 to GPIOE25, GPIOE27 to GPIOE26 Change in GPCFG2 register Correct memory map support for SWC Typos and clarifications                                                                                                                                                                                                                                               |
| June 22, 2003  | Draft Revision 0.5  | Rename Port Angeles 3 to PC87374L Rename 3V_DDCSCL, 3V_DDCSDA to CC_DDCSCL, CC_DDCSDA Support 2.5V SMBus on CC_DDCSnn pins Update Clock Domains Section, changes in CLOCKCF register, High-Frequency Clock Timing, Low-Frequency Clock Timing SIOCFB register is changed to be powered by V <sub>BAT</sub> Register 61h for LDN=08h: H6_LPC_EMUL is changed Hecteta6 Emulation: changed Table 62, changed Tachometer Reading registers Changed FMC Registers: FT_CTL, FT_LOW, FT_HYST and FT_RNG Change SOUT2 buffer type to O <sub>4/8</sub> Added XOR Tree delay Update AC spec: V <sub>SB</sub> Power-Up reset, V <sub>DD</sub> Power-Up reset, Main Power Good, Resume Reset, PS_ON Add Power Consumption numbers Add SMBus timing, InfraRed Port timing Typos and clarifications                                              |
| August 2, 2003 | Draft Revision 0.6  | Remove HMC and FMC modules Remove SCK_BJT_GATE, LPCPD, GPIOE15, GPIOE26-20, GPIO37-30, GPO41-40 signals Pins 52, 102, 123 are NC (Not Connected) Allow multiple pin locations for GPIO signals and rename pins with GPIOs, change default PU/PD, allow routing of a GPIOE input to a GPIO output Removed SIOCFB register SIOCF4[2:1], CLOCKCF[0] are reserved, change in SIOCF3[1:0], SIOCF4[5:3] Change drive capability of GPIOE00 (on pin 118) and GPIOE07 (on pin 128) Change PWRGD_3V functionality Rename PC87374L to PC8374L Rename Heceta 6 Emulation to Health Management H6_SCL and H6_SDA pins renamed to HMSCL and HMSDA pins, respectively VBAT pin should be connected to VSB3 (and not VSS), when battery backup features are unused LED mode selection is not dependent on VBAT existence Typos and clarifications |

# Revision Record (Continued)

| Revision Date     | Status                   | Comments                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| August 12, 2003   | Draft Revision 0.7       | Change PWRGD_3V functionality Add details to SERIAL PORT 2 (SP2) WITH INFRARED Section Change in HMSMBCF register Typos and clarifications Health Management: Added support for more LMxx devices - see overview Section 9.2.2 - added a table of temp channel association. New HM registers: Status Register 3-4, Monitoring Control, Extended FANPWM Control 1-2, Tachometer Monitoring Control, Channels Vdd configuration, Temp Critical Limit Zone1- 3,Temp Zone1-3 Gain and Offset Correction. New HM LPC registers:HMINT_STS3, HMINT_EN#, HMSENS_STS3, HMS_EN1-3, SMI/SCI_ROUT. Functional description updated. Temp Reading registers updated. |
| October 13, 2003  | Draft Revision 0.8       | Maximum PWM duty cycle, Fans setting time to the maximum duty cycle, Changed default mode of LED control Correct Table 3 on page 18 Rename LMxx sensor device Removed FPRST Changed reset value of FANTACH registers to FF Changed reset value of FANOFF to 1 Added Package Thermal Information Typos and clarifications                                                                                                                                                                                                                                                                                                                               |
| November 20, 2003 | Preliminary Revision 0.9 | <ul> <li>Changes to the Health Management Chapter</li> <li>Device Characteristics: Minimum value of t<sub>CH</sub>, t<sub>CL</sub> reduced to 20 ns</li> <li>Typos and Clarifications</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| February 3, 2004  | Preliminary Revision 1.0 | <ul> <li>Added LM sensor devices</li> <li>Changed V<sub>BAT</sub> external capacitor requirement to 1 μF</li> <li>Typos and Clarifications</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| May 2004          | Preliminary Revision 1.1 | <ul> <li>Glue Functions: Removed 2.5V voltage divider circuit for SM-<br/>Bus Voltage Translation system diagram</li> <li>Typos and Clarifications</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

#### Table of Contents Features 2 **Revision Record** 4 Signal/Pin Connection and Description 1.2 1.3 DETAILED SIGNAL/PIN DESCRIPTIONS ......21 1.4 1.4.2 Serial Port 1 and Serial Port 2 (UART1 and UART2) ......21 1.4.3 1.4.4 1.4.5 Keyboard and Mouse Controller (KBC) ......24 1.4.6 1.4.7 General-Purpose I/O (GPIO) ......24 1.4.8 Health Management (HM) ......25 1.4.9 System Wake-Up Control (SWC) ......25 1.4.10 1.4.11 1.4.12 1.4.13 1.5 **Power. Reset and Clocks** 2.0 2.1 Power Planes 32 2.1.1 2.1.2 2.1.3 RESET SOURCES AND TYPES ......34 2.2 V<sub>RAT</sub> Power-Up Reset .......35 2.2.1 2.2.2 VSB Power-Up Reset ......35 2.2.3 2.2.4 2.2.5 2.3 2.3.1 2.3.2 2.3.3 2.4 2.4.1 2.4.2 3.0 **Device Architecture and Configuration** 3.1 CONFIGURATION STRUCTURE AND ACCESS .......38 3.2

#### Table of Contents (Continued) 3.2.1 3.2.2 3.2.3 3.2.4 3.2.5 Default Configuration Setup .......43 3.2.6 3.3 3.3.1 3.3.2 Floating Module Output ......48 3.4 3.5 PROTECTION ......50 3.5.1 3.5.2 GPIO Ports Configuration Lock .......50 3.5.3 3.5.4 3.5.5 Health Management Configuration Lock .......50 3.5.6 3.5.7 REGISTER TYPE ABBREVIATIONS ......51 3.6 PC8374L CONFIGURATION REGISTERS .......52 3.7 Memory Mapping Control Register (MEMMAP) ......52 3.7.1 3.7.2 Memory Base Address Register 1 (MEMADR1) ......53 Memory Base Address Register 2 (MEMADR2) ......53 3.7.3 3.7.4 SuperI/O ID Register (SID) ......53 3.7.5 SuperI/O Configuration 1 Register (SIOCF1) ......54 3.7.6 SuperI/O Configuration 2 Register (SIOCF2) ......55 SuperI/O Configuration 3 Register (SIOCF3) ......56 3.7.7 3.7.8 SuperI/O Configuration 4 Register (SIOCF4) ......57 SuperI/O Configuration 6 Register (SIOCF6) ......57 3.7.9 3.7.10 SuperI/O Revision ID Register (SRID) ......58 Clock Generator Control Register (CLOCKCF) ......59 3.7.11 Health Management SMBus Configuration (HMSMBCF) Register ......59 3.7.12 FLOPPY DISK CONTROLLER (FDC) CONFIGURATION ......60 3.8 3.8.1 General Description ......60 Logical Device 0 (FDC) Configuration ......60 3.8.2 3.8.3 FDC Configuration Register ......61 3.8.4 PARALLEL PORT (PP) CONFIGURATION ......63 3.9 General Description ......63 3.9.1 3.9.2 Parallel Port Standard Configuration Register ......64 3.9.3 3.9.4 Parallel Port Modified Configuration Register .......65 SERIAL PORT 2 WITH INFRARED CONFIGURATION ......66 3.10 3.10.1 Logical Device 2 (SP2) Configuration ......66 3.10.2

| Tabl | e of C | Contents (Continued)                                              |    |
|------|--------|-------------------------------------------------------------------|----|
|      |        | 3.10.3 Serial Port 2 Configuration 1 Register                     | 67 |
|      | 3.11   | SERIAL PORT 1 CONFIGURATION                                       | 68 |
|      |        | 3.11.1 General Description                                        | 68 |
|      |        | 3.11.2 Logical Device 3 (SP1) Configuration                       | 68 |
|      |        | 3.11.3 Serial Port 1 Configuration Register                       | 69 |
|      | 3.12   | SYSTEM WAKE-UP CONTROL (SWC) CONFIGURATION                        | 70 |
|      |        | 3.12.1 General Description                                        |    |
|      |        | 3.12.2 Logical Device 4 (SWC) Configuration                       | 70 |
|      | 3.13   | KEYBOARD AND MOUSE CONTROLLER (KBC) CONFIGURATION                 | 71 |
|      |        | 3.13.1 General Description                                        | 71 |
|      |        | 3.13.2 Logical Devices 5 and 6 (Mouse and Keyboard) Configuration | 71 |
|      |        | 3.13.3 KBC Configuration Register                                 | 72 |
|      | 3.14   | GENERAL-PURPOSE INPUT/OUTPUT (GPIO) PORTS CONFIGURATION           | 73 |
|      |        | 3.14.1 General Description                                        | 73 |
|      |        | 3.14.2 Logical Device 7 (GPIO) Configuration                      | 74 |
|      |        | 3.14.3 GPIO Pin Select Register (GPSEL)                           |    |
|      |        | 3.14.4 GPIO Pin Configuration Register 1 (GPCFG1)                 | 75 |
|      |        | 3.14.5 GPIO Event Routing Register (GPEVR)                        |    |
|      |        | 3.14.6 GPIO Pin Configuration Register 2 (GPCFG2)                 |    |
|      |        | 3.14.7 GPIO Mode Select Register (GPMODE)                         |    |
|      | 3.15   | HEALTH MANAGEMENT (HM) CONFIGURATION                              | 79 |
|      |        | 3.15.1 General Description                                        |    |
|      |        | 3.15.2 Logical Device 8 (HM) Configuration                        |    |
|      |        | 3.15.3 Health Management Configuration Register 1 (HMCFG1)        | 79 |
| 4.0  | Syst   | tem Wake-Up Control (SWC)                                         |    |
|      | 4.1    | OVERVIEW                                                          | 81 |
|      | 4.2    | FUNCTIONAL DESCRIPTION                                            | 82 |
|      |        | 4.2.1 External Events                                             | 82 |
|      |        | 4.2.2 Internal Events                                             |    |
|      |        | 4.2.3 Sleep States                                                |    |
|      |        | 4.2.4 SCI and IRQ Interrupts                                      |    |
|      |        | 4.2.5 LED Control                                                 |    |
|      |        | 4.2.6 Special Power Management Functions                          |    |
|      | 4.3    | SWC REGISTERS                                                     |    |
|      |        | 4.3.1 SWC Register Map                                            |    |
|      |        | 4.3.2 Standard LED Control Register (SLEDCTL)                     |    |
|      |        | 4.3.3 SWC Miscellaneous Control Register (SWC_CTL)                |    |
|      |        | 4.3.4 Advanced LED Control Register (ALEDCTL)                     |    |
|      |        | 4.3.5 Special LED Control Register (XLEDCTL)                      |    |
|      |        | 4.3.6 LED Blink Control Register (LEDBLNK)                        |    |
|      |        | 4.3.8 PS2 Protocol Control Register (PS2CTL)                      |    |
|      |        | 4.3.9 Keyboard Data Shift Register (KDSR)                         |    |
|      |        | 4.3.10 Mouse Data Shift Register (MDSR)                           |    |
| ı    |        |                                                                   |    |

| Tabl | e of C | Contents (Continued)                                      |     |
|------|--------|-----------------------------------------------------------|-----|
|      |        | 4.3.11 PS2 Keyboard Key Data 0 to 7 Registers (PS2KEY0-7) | 98  |
|      | 4.4    | ACPI REGISTERS                                            |     |
|      |        | 4.4.1 ACPI Register Map                                   |     |
|      |        | 4.4.2 General-Purpose Status 1 Register (GPE1_STS)        |     |
|      |        | 4.4.3 General-Purpose Enable 1 Register (GPE1_EN)         |     |
|      |        | 4.4.4 General-Purpose Status 1 Register 0 (GPE1_STS_0)    | 101 |
|      |        | 4.4.5 General-Purpose Status 1 Register 1 (GPE1_STS_1)    | 101 |
|      |        | 4.4.6 General-Purpose Status 1 Register 2 (GPE1_STS_2)    | 102 |
|      |        | 4.4.7 General-Purpose Status 1 Register 3 (GPE1_STS_3)    |     |
|      |        | 4.4.8 General-Purpose Enable 1 Register 0 (GPE1_EN_0)     |     |
|      |        | 4.4.9 General-Purpose Enable 1 Register 1 (GPE1_EN_1)     |     |
|      |        | 4.4.10 General-Purpose Enable 1 Register 2 (GPE1_EN_2)    |     |
|      |        | 4.4.11 General-Purpose Enable 1 Register 3 (GPE1_EN_3)    |     |
|      | 4.5    | SYSTEM WAKE-UP CONTROL REGISTER BITMAP                    | 107 |
| 5.0  | LPC    | Bus Interface                                             |     |
|      | 5.1    | OVERVIEW                                                  | 109 |
|      | 5.2    | LPC TRANSACTIONS                                          | 109 |
|      | 5.3    | INTERRUPT SERIALIZER                                      | 109 |
| 6.0  | Gen    | eral-Purpose Input/Output (GPIO) Ports                    |     |
|      | 6.1    | OVERVIEW                                                  | 110 |
|      | 6.2    | BASIC FUNCTIONALITY                                       | 111 |
|      |        | 6.2.1 Configuration Options                               |     |
|      |        | 6.2.2 Operation                                           | 112 |
|      | 6.3    | EVENT HANDLING AND SYSTEM NOTIFICATION                    | 113 |
|      |        | 6.3.1 Event Configuration                                 |     |
|      |        | 6.3.2 System Notification                                 | 114 |
|      | 6.4    | GPIO PORT REGISTERS                                       | 115 |
|      |        | 6.4.1 GPIO Pin Configuration Registers Structure          |     |
|      |        | 6.4.2 GPIO Port Runtime Register Map                      | 115 |
|      |        | 6.4.3 GPIO Data Out Register (GPDO)                       | 116 |
|      |        | 6.4.4 GPIO Data In Register (GPDI)                        | 116 |
|      |        | 6.4.5 GPIO Event Enable Register (GPEVEN)                 |     |
|      |        | 6.4.6 GPIO Event Status Register (GPEVST)                 |     |
|      |        | 6.4.7 GPIO Data In/Out Register (GPDIO)                   | 117 |
| 7.0  | Glue   | Functions                                                 |     |
|      | 7.1    | OVERVIEW                                                  | 118 |
|      | 7.2    | FUNCTIONAL DESCRIPTION                                    | 118 |
|      |        | 7.2.1 Highest Active Main Supply Reference                | 118 |
|      |        | 7.2.2 Highest Active Standby Supply Reference             |     |
|      |        | 7.2.3 Resume Reset                                        |     |
|      |        | 7.2.4 Main Power Good                                     |     |
|      |        | 7.2.5 Power Distribution Control                          |     |
|      |        | 7.2.6 Main Power Supply Control                           | 124 |

| Tabl | e of ( | Contents (Continued)                                     |     |
|------|--------|----------------------------------------------------------|-----|
|      |        | 7.2.7 Hard-Disk LED Indicator Control                    | 125 |
|      |        | 7.2.8 SMBus Voltage Translation                          | 125 |
|      |        | 7.2.9 SMBus Isolation                                    | 126 |
| 8.0  | Hea    | Ith Management (HM)                                      |     |
|      | 8.1    | OVERVIEW                                                 | 127 |
|      | 8.2    | FUNCTIONAL DESCRIPTION                                   | 127 |
|      |        | 8.2.1 Health Management Module Access                    | 127 |
|      |        | 8.2.2 SensorPath Bus                                     |     |
|      |        | 8.2.3 Temperature Monitoring                             | 129 |
|      |        | 8.2.4 Voltage Monitoring                                 |     |
|      |        | 8.2.5 Device Enumeration and HM Channel Association      | 130 |
|      |        | 8.2.6 SensorPath Device Setting and Scanning             |     |
|      |        | 8.2.7 Fan Speed Monitoring                               |     |
|      |        | 8.2.8 Fan Speed Control                                  |     |
|      |        | 8.2.9 Event Notification                                 |     |
|      |        | 8.2.10 Enhanced Thermal Control (ETC)                    |     |
|      |        | 3                                                        |     |
|      | 8.3    | HM SMBUS ACCESS                                          |     |
|      |        | 8.3.1 Write Transaction                                  |     |
|      |        |                                                          |     |
|      | 8.4    | HM LPC ACCESS REGISTERS                                  |     |
|      |        | 8.4.1 HM Address Register (HMADDR)                       |     |
|      |        | 8.4.3 HM Status and Command Register (HMSTS)             |     |
|      |        | 8.4.4 HM Interrupt Status Register 1 (HMINT_STS1)        |     |
|      |        | 8.4.5 HM Interrupt Status Register 2 (HMINT_STS2)        |     |
|      |        | 8.4.6 HM Interrupt Enable Register 1 (HMINT_EN1)         |     |
|      |        | 8.4.7 HM Interrupt Enable Register 2 (HMINT_EN2)         |     |
|      |        | 8.4.8 HM Sensor Status Register 1 (HMSENS_STS1)          | 147 |
|      |        | 8.4.9 HM Sensor Status Register 2 (HMSENS_STS2)          | 148 |
|      |        | 8.4.10 HM Interrupt Status Register 3 (HMINT_STS3)       | 149 |
|      |        | 8.4.11 HM Interrupt Enable Register 3(HMINT_EN3)         | 149 |
|      |        | 8.4.12 HM Sensor Status Register 3 (HMSENS_STS3)         | 150 |
|      |        | 8.4.13 HM SMI/SCI Enable Register 1 (HMS_EN1)            |     |
|      |        | 8.4.14 HM SMI/SCI Enable Register 2 (HMS_EN2)            |     |
|      |        | 8.4.15 HM SMI/SCI Enable Register 3(HMS_EN3)             |     |
|      | 0.5    | 8.4.16 Events to SMI/SCI Routing Register (SMI/SCI_ROUT) |     |
|      | 8.5    | HEALTH MANAGEMENT REGISTERS                              | 153 |
| 9.0  | Leg    | acy Functional Blocks                                    |     |
|      | 9.1    | FLOPPY DISK CONTROLLER (FDC)                             |     |
|      |        | 9.1.1 General Description                                |     |
|      |        | 9.1.2 FDC Bitmap Summary                                 | 193 |
|      | 9.2    | PARALLEL PORT                                            |     |
|      |        | 9.2.1 General Description                                | 194 |

| Table | of C | ontents          | (Continued)                                                           |     |
|-------|------|------------------|-----------------------------------------------------------------------|-----|
|       |      | 9.2.2            | Parallel Port Register Map                                            | 194 |
|       |      | 9.2.3            | Parallel Port Bitmap Summary                                          | 195 |
|       | 9.3  | SERIAL           | PORT 1 (SP1)                                                          | 196 |
|       |      | 9.3.1            | General Description                                                   | 196 |
|       |      | 9.3.2            | Register Bank Overview                                                | 196 |
|       |      | 9.3.3            | SP1 Register Maps                                                     | 197 |
|       |      | 9.3.4            | SP1 Bitmap Summary                                                    | 199 |
|       | 9.4  | SERIAL           | PORT 2 (SP2)                                                          | 200 |
|       |      | 9.4.1            | General Description                                                   | 200 |
|       |      | 9.4.2            | Register Bank Overview                                                |     |
|       |      | 9.4.3            | SP2 Register Map                                                      |     |
|       |      | 9.4.4            | SP2 Bitmap Summary                                                    | 204 |
|       | 9.5  |                  | PORT 2 (SP2) WITH INFRARED                                            |     |
|       |      | 9.5.1            | General Description                                                   |     |
|       |      | 9.5.2            | UART Register Bank Overview                                           |     |
|       |      | 9.5.3            | SP2 Register Map                                                      |     |
|       | 9.6  |                  | PARD AND MOUSE CONTROLLER (KBC)                                       |     |
|       |      | 9.6.1            | General Description                                                   |     |
|       |      | 9.6.2            | KBC Register Map                                                      |     |
|       |      | 9.6.3            | KBC Bitmap Summary                                                    | 211 |
| 10.0  |      |                  | racteristics                                                          |     |
|       | 10.1 |                  | AL DC ELECTRICAL CHARACTERISTICS                                      |     |
|       |      | 10.1.1           | Recommended Operating Conditions                                      |     |
|       |      | 10.1.2           | Absolute Maximum Ratings                                              |     |
|       |      | 10.1.3<br>10.1.4 | Capacitance  Power Consumption under Recommended Operating Conditions |     |
|       |      | 10.1.4           | Voltage Thresholds                                                    |     |
|       | 10.0 |                  | •                                                                     |     |
|       | 10.2 | 10.2.1           | ARACTERISTICS OF PINS, BY I/O BUFFER TYPES                            |     |
|       |      | 10.2.1           | Input, TTL Compatible, with Schmitt Trigger                           |     |
|       |      | 10.2.3           | Input, TTL Compatible, with 200 mV Schmitt Trigger                    |     |
|       |      | 10.2.4           | Input, TTL Compatible, with 400 mV Schmitt Trigger                    |     |
|       |      | 10.2.5           | Input, PCI 3.3V Compatible                                            |     |
|       |      | 10.2.6           | Input, SMBus Compatible                                               |     |
|       |      | 10.2.7           | Analog Input                                                          | 215 |
|       |      | 10.2.8           | Output, TTL/CMOS Compatible, Push-Pull Buffer                         | 215 |
|       |      | 10.2.9           | Output, TTL/CMOS Compatible, Open-Drain Buffer                        | 216 |
|       |      | 10.2.10          | Output, PCI 3.3V Compatible                                           | 216 |
|       |      |                  | Analog Output                                                         |     |
|       |      |                  | Input/Output Switch, SMBus Compatible                                 |     |
|       |      |                  | Exceptions                                                            |     |
|       |      |                  | Terminology                                                           |     |
|       | 10.3 |                  | IAL RESISTORS                                                         |     |
|       |      | 10.3.1           | Pull-Up Resistor                                                      |     |
|       |      | 10.3.2           | Pull-Down Resistor                                                    | 218 |

| Table of ( | Contents  | G (Continued)                                                 |     |
|------------|-----------|---------------------------------------------------------------|-----|
| 10.4       | AC ELE    | CTRICAL CHARACTERISTICS                                       | 219 |
|            | 10.4.1    | AC Test Conditions                                            | 219 |
|            | 10.4.2    | Reset Timing                                                  | 219 |
|            | 10.4.3    | Clock Timing                                                  | 222 |
|            | 10.4.4    | LPC Interface Timing                                          | 224 |
|            | 10.4.5    | FDC Timing                                                    | 226 |
|            | 10.4.6    | Parallel Port Timing                                          | 228 |
|            | 10.4.7    | Serial Ports 1 and 2 Timing                                   | 230 |
|            | 10.4.8    | Serial Port, Sharp-IR, SIR and Consumer Remote Control Timing |     |
|            | 10.4.9    | Glue Function Timing                                          | 232 |
|            | 10.4.10   | SWC Timing                                                    |     |
|            |           | SMBus Timing                                                  |     |
| 10.5       | PACKA     | GE THERMAL INFORMATION                                        | 238 |
| Physical D | imensions | <b>3</b>                                                      | 239 |



| Pin | Pin Name                    | Pin | Pin Name         | Pin | Pin Name            | Pin | Pin Name                            |
|-----|-----------------------------|-----|------------------|-----|---------------------|-----|-------------------------------------|
| 1   | MCLK                        | 33  | SLCT             | 65  | CLOCKI14            | 97  | V <sub>CORF</sub>                   |
| 2   | MDAT                        | 34  | PE               | 66  | HD_LED              | 98  | V <sub>BAT</sub>                    |
| 3   | KBCLK                       | 35  | BUSY_WAIT        | 67  | PRIMARY_HD          | 99  | SIOPME                              |
| 4   | KBDAT                       | 36  | ACK              | 68  | SECONDARY_HD        | 100 | GPIOE16                             |
| 5   | GA20                        | 37  | PD7              | 69  | SCSI                | 101 | GPIOE14                             |
| 6   | $V_{DD3}$                   | 38  | PD6              | 70  | REF5V               | 102 | NC                                  |
| 7   | KBRST                       | 39  | PD5              | 71  | V <sub>SB5</sub>    | 103 | GPIOE00/SWD                         |
| 8   | V <sub>SS</sub>             | 40  | PD4              | 72  | REF5V_STBY          | 104 | GPIOE01/FANTACH3                    |
| 9   | DSKCHG                      | 41  | PD3              | 73  | PCIRST_OUT          | 105 | FANTACH4/GPIOE02                    |
| 10  | HDSEL                       | 42  | PD2              | 74  | PCIRST_OUT2/GPIOE12 | 106 | GPIOE03/FANPWM1                     |
| 11  | RDATA                       | 43  | PD1              | 75  | GPIOE13             | 107 | V <sub>SB3</sub>                    |
| 12  | WP                          | 44  | PD0              | 76  | V <sub>SB3</sub>    | 108 | GPIOE04/FANPWM2                     |
| 13  | TRK0                        | 45  | ERR              | 77  | BKFD_CUT            | 109 | GPIOE05/FANPWM3                     |
| 14  | WGATE                       | 46  | V <sub>SS</sub>  | 78  | V <sub>SS</sub>     | 110 | V <sub>SS</sub>                     |
| 15  | WDATA                       | 47  | SLIN_ASTRB       | 79  | LATCHED_BF_CUT      | 111 | GPIOE06/FANTACH1                    |
| 16  | STEP                        | 48  | ĪNIT             | 80  | GPIOE17             | 112 | GPIOE07/FANTACH2                    |
| 17  | DIR                         | 49  | V <sub>DD3</sub> | 81  | PS_ON               | 113 | CC_DDCSCL/GPIOE13                   |
| 18  | DR0                         | 50  | AFD_DSTRB        | 82  | PWRGD_PS            | 114 | 5V_DDCSCL/GPIOE11                   |
| 19  | MTR0                        | 51  | STB_WRITE        | 83  | CPU_PRESENT         | 115 | CC_DDCSDA/GPIOE12                   |
| 20  | ĪNDEX                       | 52  | SMI              | 84  | PWRGD_3V            | 116 | 5V_DDCSDA/GPIOE10                   |
| 21  | DRATE0                      | 53  | SER_IRQ          | 85  | SLP_S3              | 117 | GPO11/VsbStrap1                     |
| 22  | DENSEL                      | 54  | LDRQ             | 86  | SLP_S5              | 118 | GPIOE00/RI2/IRTX                    |
| 23  | DCD1                        | 55  | PCI_CLK          | 87  | SMB1_SCL            | 119 | GPIOE01/SIN2/RI2                    |
| 24  | DSR1                        | 56  | LFRAME           | 88  | SMB2_SCL/HMSCL      | 120 | GPIOE02/SOUT2/IRRX                  |
| 25  | SIN1                        | 57  | LAD3             | 89  | SMB1_SDA            | 121 | GPIOE03/DSR2/SIN2                   |
| 26  | RTS1/TRIS                   | 58  | $V_{SS}$         | 90  | SMB2_SDA/HMSDA      | 122 | GPO12/RTS2/SOUT2/<br>VddStrap1      |
| 27  | SOUT1/TEST                  | 59  | LAD2             | 91  | GPIO15              | 123 | NC                                  |
| 28  | CTS1                        | 60  | $V_{DD3}$        | 92  | RSMRST              | 124 | GPIOE04/CTS2/DSR2                   |
| 29  | $V_{SS}$                    | 61  | LAD1             | 93  | V <sub>SB3</sub>    | 125 | GPO13/DTR_BOUT2/<br>RTS2/VddStrap2  |
| 30  | DTR_BOUT1/BADDR/<br>XOR_OUT | 62  | LAD0             | 94  | GRN_LED             | 126 | GPIOE05/DCD2/CTS2                   |
| 31  | $V_{DD3}$                   | 63  | PCI_RESET        | 95  | YLW_LED             | 127 | G <u>PIO</u> E06/IRRX/<br>DTR_BOUT2 |
| 32  | RI1                         | 64  | IDE_RSTDRV       | 96  | $V_{SS}$            | 128 | GPIOE07/IRTX/DCD2                   |

# 1.2 BUFFER TYPES AND SIGNAL/PIN DIRECTORY

The signal DC characteristics of the pins described in Section 1.4 on page 21 are denoted by buffer type symbols, which are defined in Table 1 and described in further detail in Section 10.2 on page 213.

Table 1. Buffer Types

| Symbol            | Description                                                                                 |
|-------------------|---------------------------------------------------------------------------------------------|
| IN <sub>T</sub>   | Input, TTL compatible                                                                       |
| IN <sub>TS</sub>  | Input, TTL compatible, with 250 mV Schmitt Trigger                                          |
| IN <sub>TS2</sub> | Input, TTL compatible, with 200 mV Schmitt Trigger                                          |
| IN <sub>TS4</sub> | Input, TTL compatible, with 400 mV Schmitt Trigger                                          |
| IN <sub>PCI</sub> | Input, PCI 3.3V compatible                                                                  |
| IN <sub>SM</sub>  | Input, SMBus compatible                                                                     |
| IN <sub>ULR</sub> | Input, power, resistor protected (not characterized)                                        |
| Al                | Input, analog (0-5.5V tolerant)                                                             |
| O <sub>p/n</sub>  | Output, TTL/CMOS compatible, push-pull buffer capable of sourcing $p$ mA and sinking $n$ mA |
| $OD_n$            | Output, TTL/CMOS compatible, open-drain buffer capable of sinking n mA                      |
| O <sub>PCI</sub>  | Output, PCI 3.3V compatible,                                                                |
| AO                | Output, analog (0-5.5V tolerant)                                                            |
| SW <sub>SM</sub>  | Input/Output switch, SMBus compatible                                                       |
| PWR               | Power pin                                                                                   |
| GND               | Ground pin                                                                                  |

# 1.3 PIN MULTIPLEXING

Table 2 shows only multiplexed pins, their associated functional blocks and the configuration bits for the selection of the multiplexed options used in the PC8374L.

# Table 2. Pin Multiplexing Configuration

|   | p or Function<br>9-Up Block |      | Config<br>(Straps) |              |                  | 13      | oo swc      | 01             | 02             | 03            | 04            | 05            | oe swc         | 07             | 13        | 11              | 12        | 10        | 7     |
|---|-----------------------------|------|--------------------|--------------|------------------|---------|-------------|----------------|----------------|---------------|---------------|---------------|----------------|----------------|-----------|-----------------|-----------|-----------|-------|
|   | Strap or<br>Wake-Up         | TRIS | TEST               | BADDR        | GPIOE12          | GPIOE13 | GPIOE00     | GPIOE01        | GPIOE02        | GPIOE03       | GPIOE04       | GPIOE05       | GPIOE06        | GPIOE07        | GPIOE13   | GPIOE11         | GPIOE12   | GPIOE10   | 1.    |
|   | Configuration Select        |      |                    | TEST (strap) | SIOCF4.nPCIRSTO2 |         | SIOCF4.nSWD | SIOCF2.TACH3EN | SIOCF2.TACH4EN | SIOCF3.PWM1EN | SIOCF3.PWM2EN | SIOCF3.PWM3EN | SIOCF2.TACH1EN | SIOCF2.TACH2EN |           | SIOCF2.GPIO03EN |           |           |       |
|   | Function<br>Block           |      |                    |              |                  |         |             |                |                |               |               |               |                |                |           |                 |           |           |       |
|   | Alternate<br>Signal         |      |                    |              |                  |         |             |                |                |               |               |               |                |                |           |                 |           |           |       |
| i | Function<br>Block           |      |                    | Config       | GPIO             |         | GPIO        |                |                |               | ΣI            |               |                |                |           | Ç               | 2         |           |       |
|   | Alternate<br>Signal         |      |                    | XOR_OUT      | GPIOE12          |         | GPIOE00     | FANTACH3       | FANTACH4       | FANPWM1       | FANPWM2       | FANPWM3       | FANTACH1       | FANTACH2       | GPIOE13   | GPIOE11         | GPIOE12   | GPIOE10   |       |
|   | Function<br>Block           |      | Serial<br>Port 1   |              | Glue             | GPIO    | MΗ          |                |                |               | GPIO          |               |                |                |           | <u>:</u>        | D<br>D    |           | 0.00  |
|   | Default<br>Signal           | RTS1 | SOUT1              | DTR_BOUT1    | PCIRST_OUT2      | GPIOE13 | SWD         | GPIOE01        | GPIOE02        | GPIOE03       | GPIOE04       | GPIOE05       | GPIOE06        | GPIOE07        | CC_DDCSCL | 5V_DDCSCL       | cc_bbcsbA | 5V_DDCSDA | 77040 |
|   | Pin                         | 26   | 27                 | 30           | 74               | 75      | 103         | 104            | 105            | 106           | 108           | 109           | 111            | 112            | 113       | 114             | 115       | 116       | 1     |

Table 2. Pin Multiplexing Configuration (Continued)

| Pin | Default<br>Signal | Function<br>Block | Alternate<br>Signal | Function<br>Block | Alternate<br>Signal | Function<br>Block | Configuration Select                                  | Strap or<br>Wake-Up             | Function<br>Block  |
|-----|-------------------|-------------------|---------------------|-------------------|---------------------|-------------------|-------------------------------------------------------|---------------------------------|--------------------|
| 118 | GPIOE00           |                   | <u>RI2</u>          |                   | IRTX                | InfraRed          | SIOCF3.373COMP AND<br>SIOCF3.SP2EN AND<br>SIOCF3.IREN | RIZ                             | SWC                |
| 119 | GPIOE01           |                   | SIN2                |                   | RIZ                 | Serial<br>Port 2  | SIOCF3.373COMP AND SIOCF3.SP2EN                       | RIZ                             |                    |
| 120 | GPIOE02           |                   | SOUT2               | S.<br>erris       | IRRX                | InfraRed          | SIOCF3.373COMP AND<br>SIOCF3.SP2EN AND<br>SIOCF3.IREN |                                 |                    |
| 121 | GPIOE03           |                   | DSR2                | Port 2            | SIN2                |                   |                                                       |                                 |                    |
| 122 | GP012             | GPIO              | RTS2                |                   | SOUT2               |                   |                                                       | VddStrap1 <sup>2</sup> (Straps) | Config<br>(Straps) |
| 124 | GPIOE04           |                   | CTS2                |                   | DSR2                |                   | SIOCF3.373COMP AND SIOCF3.SP2EN                       |                                 |                    |
| 125 | GPO13             |                   | DTR_BOUT2           |                   | RTS2                | Serial<br>Port 2  |                                                       | VddStrap2                       | Config<br>(Straps) |
| 126 | GPIOE05           |                   | DCD2                |                   | CTS2                |                   |                                                       |                                 |                    |
| 127 | GPIOE06           |                   | IRRX                | InfraRed          | DTR_BOUT<br>2       |                   | SIOCF3.373COMP AND<br>SIOCF3.SP2EN AND                |                                 |                    |
| 128 | GPIOE07           |                   | IRTX                |                   | DCD2                |                   | SIOCF3.IREN                                           |                                 |                    |

V<sub>SB</sub> strap input. Reserved for National use.
 V<sub>DD</sub> strap input. Reserved for National use.

The following table shows the selection of GPIOs on their respective pins:

### **Table 3. GPIO Selection on Pins**

| GPIO    |          | Co       | nfiguration E | Bits     |          | Selected<br>On Pin | Comments |
|---------|----------|----------|---------------|----------|----------|--------------------|----------|
| GPIOE00 | SIOCF4.7 | SIOCF3.0 | SIOCF3.1      | SIOCF3.2 |          |                    |          |
|         | 0        | Χ        | 0             | 0        |          | 118                | Default  |
|         | 0        |          | 1             |          |          | None               |          |
|         | 1        |          | 0             |          |          | Undefined          |          |
|         | 1        |          | 1             |          |          | 103                |          |
|         | 0        | 0        | X             | 1        |          | 118                |          |
|         | 0        | 1        |               |          |          | None               |          |
|         | 1        | 0        |               |          |          | Undefined          |          |
|         | 1        | 1        |               |          |          | 103                |          |
| GPIOE01 | SIOCF2.1 | SIOCF3.1 |               |          |          |                    |          |
|         | 0        | 0        |               |          |          | 104                | Default  |
|         | 0        | 1        |               |          |          | 104                |          |
|         | 1        | 0        |               |          |          | 119                |          |
|         | 1        | 1        |               |          |          | None               |          |
| GPIOE02 | SIOCF4.6 | SIOCF2.2 | SIOCF3.0      | SIOCF3.1 | SIOCF3.2 |                    |          |
|         | 0        | X        | Х             | 0        | 0        | 120                | Default  |
|         | 0        | Х        |               | 1        |          | None               |          |
|         | 1        | 0        |               | 0        |          | 105                |          |
|         | 1        | 0        |               | 1        |          | 105                |          |
|         | 1        | 1        |               | 0        |          | 120                |          |
|         | 1        | 1        |               | 1        |          | None               |          |
|         | 0        | Χ        | 0             | Х        | 1        | 120                |          |
|         | 0        | Х        | 1             |          |          | None               |          |
|         | 1        | 0        | 0             |          |          | 105                |          |
|         | 1        | 0        | 1             |          |          | 105                |          |
|         | 1        | 1        | 0             |          |          | 120                |          |
|         | 1        | 1        | 1             |          |          | None               |          |
| GPIOE03 | SIOCF3.5 | SIOCF3.1 |               |          |          |                    |          |
|         | 0        | 0        |               |          |          | 106                | Default  |
|         | 0        | 1        |               |          |          | 106                |          |
|         | 1        | 0        |               |          |          | 121                |          |
|         | 1        | 1        |               |          |          | None               |          |

Table 3. GPIO Selection on Pins (Continued)

| GPIO              |          | Co       | nfiguration E |          | Selected<br>On Pin | Comments |         |
|-------------------|----------|----------|---------------|----------|--------------------|----------|---------|
| GPIOE04           | SIOCF3.6 | SIOCF3.1 |               |          |                    |          |         |
|                   | 0        | 0        |               |          |                    | 108      | Default |
|                   | 0        | 1        |               |          |                    | 108      |         |
|                   | 1        | 0        |               |          |                    | 124      |         |
|                   | 1        | 1        |               |          |                    | None     |         |
| GPIOE05           | SIOCF3.7 | SIOCF3.1 |               |          |                    |          |         |
|                   | 0        | 0        |               |          |                    | 109      | Default |
|                   | 0        | 1        |               |          |                    | 109      |         |
|                   | 1        | 0        |               |          |                    | 126      |         |
|                   | 1        | 1        |               |          |                    | None     |         |
| GPIOE06           | SIOCF2.4 | SIOCF3.0 | SIOCF3.1      | SIOCF3.2 |                    |          |         |
|                   | 0        | 0        | Х             | 0        |                    | 111      | Default |
|                   | 0        | 1        |               |          |                    | 111      |         |
|                   | 1        | 0        |               |          |                    | 127      |         |
|                   | 1        | 1        |               |          |                    | None     |         |
|                   | 0        | Х        | 0             | 1        |                    | 111      |         |
|                   | 0        |          | 1             |          |                    | 111      |         |
|                   | 1        |          | 0             |          |                    | 127      |         |
|                   | 1        |          | 1             |          |                    | None     |         |
| GPIOE07           | SIOCF2.5 | SIOCF3.0 | SIOCF3.1      | SIOCF3.2 |                    |          |         |
|                   | 0        | 0        | Х             | 0        |                    | 112      | Default |
|                   | 0        | 1        |               |          |                    | 112      |         |
|                   | 1        | 0        |               |          |                    | 128      |         |
|                   | 1        | 1        |               |          |                    | None     |         |
|                   | 0        | Х        | 0             | 1        |                    | 112      |         |
|                   | 0        |          | 1             |          |                    | 112      |         |
|                   | 1        |          | 0             |          |                    | 128      |         |
|                   | 1        |          | 1             |          |                    | None     |         |
| GPIOE10           | SIOCF3.4 | SIOCF2.0 |               |          |                    |          |         |
|                   | 0        | 0        |               |          | ļ                  | None     | Default |
|                   |          | 1        |               |          |                    | 116      |         |
|                   | 1        | Х        |               |          |                    | None     |         |
| GPIOE11,<br>GPO11 | SIOCF2.0 |          |               |          |                    |          |         |
|                   | 0        |          |               |          |                    | 117      | Default |
|                   | 1        |          |               |          |                    | 114      |         |

# Table 3. GPIO Selection on Pins (Continued)

| GPIO     |          | Co       | onfiguration E | lits | Selected<br>On Pin | Comments |
|----------|----------|----------|----------------|------|--------------------|----------|
| GPIOE12, | SIOCF2.0 | SIOCF3.1 | SIOCF4.4       |      |                    |          |
| GPO12    | 0        | 0        | 0              |      | 122                | Default  |
|          | 0        | Х        | 1              |      | 74                 |          |
|          | 0        | 1        | 0              |      | None               |          |
|          | 1        | Х        | 0              |      | 115                |          |
|          | 1        | Х        | 1              |      | Undefined          |          |
| GPIOE13, | SIOCF2.0 | SIOCF3.1 | SIOCF4.3       |      |                    |          |
| GPO13    | 0        | X        | 0              |      | 75                 | Default  |
|          | 0        | 0        | 1              |      | 125                |          |
|          | 0        | 1        | 1              |      | None               |          |
|          | 1        | Х        | Х              |      | 113                |          |

# 1.4 DETAILED SIGNAL/PIN DESCRIPTIONS

This section describes all signals of the PC8374L device. The signals are organized by functional group.

### 1.4.1 LPC Interface

| Signal    | Pin(s)           | I/O | Buffer Type                         | Power Well       | Description                                                                                                                                  |
|-----------|------------------|-----|-------------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------|
| LAD3-0    | 57, 59,<br>61-62 | I/O | IN <sub>PCI</sub> /O <sub>PCI</sub> | V <sub>DD3</sub> | LPC Address-Data. Multiplexed command, address bi-directional data and cycle status.                                                         |
| PCI_CLK   | 55               | I   | IN <sub>PCI</sub>                   | V <sub>DD3</sub> | LPC Clock. PCI clock used for the LPC bus (up to 33 MHz).                                                                                    |
| LFRAME    | 56               | I   | IN <sub>PCI</sub>                   | V <sub>DD3</sub> | <b>LPC Frame.</b> Low pulse indicates the beginning of a new LPC cycle or termination of a broken cycle.                                     |
| LDRQ      | 54               | 0   | O <sub>PCI</sub>                    | $V_{DD3}$        | LPC DMA Request. Encoded DMA request for LPC interface.                                                                                      |
| PCI_RESET | 63               | I   | IN <sub>PCI</sub>                   | V <sub>DD3</sub> | <b>LPC Reset.</b> PCI system reset used for the LPC bus (Hardware Reset).                                                                    |
| SER_IRQ   | 53               | I/O | IN <sub>PCI</sub> /O <sub>PCI</sub> | V <sub>DD3</sub> | <b>Serial IRQ.</b> The interrupt requests are serialized over a single pin, where each IRQ level is delivered during a designated time slot. |
| SMI       | 52               | 0   | OD <sub>6</sub>                     | V <sub>DD3</sub> | System Management Interrupt. Active (low) level indicates that an SMI occurred. External pull-up resistor to $V_{\rm DD3}$ is required.      |

# 1.4.2 Serial Port 1 and Serial Port 2 (UART1 and UART2)

| Signal    | Pin(s)        | I/O | Buffer Type      | Power Well       | Description                                                                                                                                                                                                                                                                                                                                                                            |
|-----------|---------------|-----|------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CTS1      | 28            | I   | IN <sub>TS</sub> | V <sub>DD3</sub> | Clear to Send. When low, indicates that the modem or other data                                                                                                                                                                                                                                                                                                                        |
| CTS2      | 124 or<br>126 | I   | IN <sub>TS</sub> | V <sub>DD3</sub> | transfer device is ready to exchange data.                                                                                                                                                                                                                                                                                                                                             |
| DCD1      | 23            | I   | IN <sub>TS</sub> | V <sub>DD3</sub> | Data Carrier Detected. When low, indicates that the modem or                                                                                                                                                                                                                                                                                                                           |
| DCD2      | 126 or<br>128 | I   | IN <sub>TS</sub> | V <sub>DD3</sub> | other data transfer device has detected the data carrier.                                                                                                                                                                                                                                                                                                                              |
| DSR1      | 24            | I   | IN <sub>TS</sub> | V <sub>DD3</sub> | Data Set Ready. When low, indicates that the data transfer                                                                                                                                                                                                                                                                                                                             |
| DSR2      | 121 or<br>124 | I   | IN <sub>TS</sub> | V <sub>DD3</sub> | device, e.g., modem, is ready to establish a communications link.                                                                                                                                                                                                                                                                                                                      |
| DTR_BOUT1 | 30            | 0   | O <sub>4/8</sub> | V <sub>DD3</sub> | Data Terminal Ready. When low, indicates to the modem or                                                                                                                                                                                                                                                                                                                               |
| DTR_BOUT2 | 125 or<br>127 | 0   | O <sub>4/8</sub> | V <sub>DD3</sub> | other data transfer device that the corresponding UART is ready to establish a communications link. After a system reset, these pins provide the $\overline{\text{DTR}}$ function and set these signals to inactive high. <b>Baud Output.</b> Provides the associated serial channel baud rate generator output signal if test mode is selected, i.e., bit 7 of EXCR1 register is set. |
| RI1       | 32            | I   | IN <sub>TS</sub> | V <sub>DD3</sub> | Ring Indicator. When low, indicates that a telephone ring signal                                                                                                                                                                                                                                                                                                                       |
| RI2       | 118 or<br>119 | I   | IN <sub>TS</sub> | V <sub>DD3</sub> | was received by the modem. These pins are monitored during $V_{DD}$ power-off for wake-up event detection.                                                                                                                                                                                                                                                                             |
| RTS1      | 26            | 0   | O <sub>4/8</sub> | V <sub>DD3</sub> | Request to Send. When low, indicates to the modem or other                                                                                                                                                                                                                                                                                                                             |
| RTS2      | 122 or<br>125 | 0   | O <sub>4/8</sub> | V <sub>DD3</sub> | data transfer device that the corresponding UART device is ready to exchange data. A system reset sets these signals to inactive high.                                                                                                                                                                                                                                                 |
| SIN1      | 25            | I   | IN <sub>TS</sub> | V <sub>DD3</sub> | Serial Input. Receives composite serial data from the                                                                                                                                                                                                                                                                                                                                  |
| SIN2      | 119 or<br>121 | I   | IN <sub>TS</sub> | V <sub>DD3</sub> | communications link (peripheral device, modem or other data transfer device).                                                                                                                                                                                                                                                                                                          |

| Signal | Pin(s)        | I/O | Buffer Type      | Power Well | Description                                                                                                                           |
|--------|---------------|-----|------------------|------------|---------------------------------------------------------------------------------------------------------------------------------------|
| SOUT1  | 27            | 0   | O <sub>4/8</sub> |            | Serial Output. Sends composite serial data to the                                                                                     |
| SOUT2  | 120 or<br>122 | 0   | O <sub>4/8</sub> | $V_{DD3}$  | communications link (peripheral device, modem or other data transfer device). These signals are set active high after a system reset. |

### 1.4.3 InfraRed Port

| Signal | Pin(s)        | I/O | Buffer Type       | Power Well       | Description                                     |
|--------|---------------|-----|-------------------|------------------|-------------------------------------------------|
| IRRX   | 127 or<br>120 | I   | IN <sub>TS</sub>  | V <sub>DD3</sub> | InfraRed Receive. InfraRed serial input data.   |
| IRTX   | 128 or<br>118 | 0   | O <sub>6/12</sub> | V <sub>DD3</sub> | InfraRed Transmit. InfraRed serial output data. |

# 1.4.4 Parallel Port

| Signal     | Pin(s) | 1/0 | Buffer Type                           | Power Well       | Description                                                                                                                                                                                                                                                                                           |
|------------|--------|-----|---------------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ACK        | 36     | I   | IN <sub>T</sub>                       | V <sub>DD3</sub> | Acknowledge. Pulsed low by the printer to indicate that it has received data from the parallel port.                                                                                                                                                                                                  |
| AFD_DSTRB  | 50     | 0   | OD <sub>14</sub> , O <sub>14/14</sub> | V <sub>DD3</sub> | $\overline{\text{AFD}}$ - Automatic Feed. When low, instructs the printer to automatically feed a line after printing each line. This pin is in TRI-STATE after a 0 is loaded into the corresponding control register bit. An external 4.7 K $\Omega$ pull-up resistor must be connected to this pin. |
|            |        |     |                                       |                  | DSTRB - Data Strobe (EPP). Active low; used in EPP mode to denote a data cycle. When the cycle is aborted, DSTRB becomes inactive (high).                                                                                                                                                             |
| BUSY_WAIT  | 35     | I   | IN <sub>T</sub>                       | V <sub>DD3</sub> | <b>Busy.</b> Set high by the printer when it cannot accept another character.                                                                                                                                                                                                                         |
|            |        |     |                                       |                  | Wait. In EPP mode, the parallel port device uses this active low signal to extend its access cycle.                                                                                                                                                                                                   |
| ERR        | 45     | I   | IN <sub>T</sub>                       | V <sub>DD3</sub> | Error. Set active low by the printer when it detects an error.                                                                                                                                                                                                                                        |
| INIT       | 48     | 0   | OD <sub>14</sub> , O <sub>14/14</sub> | V <sub>DD3</sub> | Initialize. When low, initializes the printer. This signal is in TRI-STATE after a 1 is loaded into the corresponding control register bit. An external 4.7 K $\Omega$ pull-up resistor must be connected to this pin.                                                                                |
| PD7-0      | 37-44  | I/O | IN <sub>T</sub> /O <sub>14/14</sub>   | V <sub>DD3</sub> | Parallel Port Data. Transfers data to and from the peripheral data bus and the appropriate parallel port data register. These signals have a high current drive capability.                                                                                                                           |
| PE         | 34     | I   | IN <sub>T</sub>                       | V <sub>DD3</sub> | Paper End. Set high by the printer when it is out of paper. This pin has an internal weak pull-up or pull-down resistor.                                                                                                                                                                              |
| SLCT       | 33     | I   | IN <sub>T</sub>                       | V <sub>DD3</sub> | <b>Select.</b> Set active high by the printer when the printer is selected.                                                                                                                                                                                                                           |
| SLIN_ASTRB | 47     | 0   | OD <sub>14</sub> , O <sub>14/14</sub> | V <sub>DD3</sub> | SLIN - Select Input. When low, selects the printer. This signal is in TRI-STATE after a 0 is loaded into the corresponding control register bit. An external 4.7 KΩ pull-up resistor must be connected to this pin.  ASTRB - Address Strobe (EPP). Active low, used in EPP                            |
|            |        |     |                                       |                  | mode to denote an address cycle. When the cycle is aborted, ASTRB becomes inactive (high).                                                                                                                                                                                                            |

| Signal    | Pin(s) | I/O | Buffer Type                           | Power Well         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-----------|--------|-----|---------------------------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STB_WRITE | 51     | 0   | OD <sub>14</sub> , O <sub>14/14</sub> | $V_{\mathrm{DD3}}$ | $\overline{\textbf{STB}}$ - <b>Data Strobe.</b> When low, Indicates to the printer that valid data is available at the printer port. This signal is in TRI-STATE after a 0 is loaded into the corresponding control register bit. An external 4.7 KΩ pull-up resistor must be connected to this pin. $\overline{\textbf{WRITE}}$ - <b>Write Strobe.</b> Active low, used in EPP mode to denote an address or data write cycle. When the cycle is aborted, $\overline{\textbf{WRITE}}$ becomes inactive (high). |

# 1.4.5 Floppy Disk Controller (FDC)

| Signal | Pin(s) | I/O | Buffer Type                        | Power Well       | Description                                                                                                                                                                                |
|--------|--------|-----|------------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DENSEL | 22     | 0   | OD <sub>12</sub> O <sub>6/12</sub> | V <sub>DD3</sub> | <b>Density Select.</b> Indicates that a high FDC density data rate (500 Kbps, 1 Mbps or 2 Mbps) or a low density data rate (250 or 300 Kbps) is selected.                                  |
| DIR    | 17     | 0   | OD <sub>12</sub> O <sub>6/12</sub> | V <sub>DD3</sub> | <b>Direction.</b> Determines the direction of the Floppy Disk Drive (FDD) head movement (active = step in; inactive = step out) during a seek operation.                                   |
| DR0    | 18     | 0   | OD <sub>12</sub> O <sub>6/12</sub> | V <sub>DD3</sub> | <b>Drive Select.</b> Active low signal controlled by bit 0 of the Digital Output Register (DOR).                                                                                           |
| DRATE0 | 21     | 0   | OD <sub>12</sub> O <sub>6/12</sub> | V <sub>DD3</sub> | <b>Data Rate.</b> Reflects the value of bit 0 of either Configuration Control Register (CCR) or Data Rate Select Register (DSR), whichever was written to last.                            |
| DSKCHG | 9      | ı   | IN <sub>TS</sub>                   | V <sub>DD3</sub> | Disk Change. Indicates that the drive door was opened.                                                                                                                                     |
| HDSEL  | 10     | 0   | OD <sub>12</sub> O <sub>6/12</sub> | V <sub>DD3</sub> | <b>Head Select.</b> Selects which side of the FDD is accessed. Active (low) selects side 1; inactive selects side 0.                                                                       |
| INDEX  | 20     | I   | IN <sub>TS</sub>                   | $V_{DD3}$        | Index. Indicates the beginning of an FDD track.                                                                                                                                            |
| MTR0   | 19     | 0   | OD <sub>12</sub> O <sub>6/12</sub> | V <sub>DD3</sub> | <b>Motor Select.</b> Active low motor enable signal for drive 0, controlled by bit D4 of the Digital Output Register (DOR).                                                                |
| RDATA  | 11     | I   | IN <sub>TS</sub>                   | V <sub>DD3</sub> | Read Data. Raw serial input data stream read from the FDD.                                                                                                                                 |
| STEP   | 16     | 0   | OD <sub>12</sub> O <sub>6/12</sub> | V <sub>DD3</sub> | <b>Step.</b> Issues pulses to the disk drive at a software programmable rate to move the head during a seek operation.                                                                     |
| TRK0   | 13     | I   | IN <sub>TS</sub>                   | V <sub>DD3</sub> | <b>Track 0.</b> Indicates to the controller that the head of the selected floppy disk drive is at track 0.                                                                                 |
| WDATA  | 15     | 0   | OD <sub>12</sub> O <sub>6/12</sub> | V <sub>DD3</sub> | <b>Write Data.</b> Carries out the pre-compensated serial data that is written to the FDD. Pre-compensation is software selectable.                                                        |
| WGATE  | 14     | 0   | OD <sub>12</sub> O <sub>6/12</sub> | V <sub>DD3</sub> | Write Gate. Enables the write circuitry of the selected FDD. WGATE is designed to prevent glitches during power-up and power-down. This prevents writing to the disk when power is cycled. |
| WP     | 12     | Ι   | IN <sub>TS</sub>                   | V <sub>DD3</sub> | Write Protected. Indicates that the disk in the selected drive is write protected.                                                                                                         |

# 1.4.6 Keyboard and Mouse Controller (KBC)

| Signal | Pin(s) | I/O | Buffer Type                                            | Power Well       | Description                                                                                                                                                                            |
|--------|--------|-----|--------------------------------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| KBCLK  | 3      | I/O | IN <sub>TS</sub> /OD <sub>14</sub>                     | V <sub>DD3</sub> | <b>Keyboard Clock.</b> Keyboard clock signal. External pull-up resistor is required for PS/2 compliance. This pin is monitored during $V_{DD3}$ power-off for wake-up event detection. |
| KBDAT  | 4      | I/O | IN <sub>TS</sub> /OD <sub>14</sub>                     | V <sub>DD3</sub> | <b>Keyboard Data.</b> Keyboard data signal. External pull-up resistor is required for PS/2 compliance. This pin is monitored during $V_{DD3}$ power-off for wake-up event detection.   |
| MCLK   | 1      | I/O | IN <sub>TS</sub> /OD <sub>14</sub>                     | V <sub>DD3</sub> | <b>Mouse Clock.</b> Mouse clock signal. External pull-up resistor is required for PS/2 compliance. This pin is monitored during $V_{DD3}$ power-off for wake-up event detection.       |
| MDAT   | 2      | I/O | IN <sub>TS</sub> /OD <sub>14</sub>                     | V <sub>DD3</sub> | <b>Mouse Data.</b> Mouse data signal. External pull-up resistor is required for PS/2 compliance. This pin is monitored during $V_{DD3}$ power-off for wake-up event detection.         |
| KBRST  | 7      | I/O | IN <sub>T</sub> /OD <sub>8</sub> ,<br>O <sub>4/8</sub> | V <sub>DD3</sub> | KBD Reset. Keyboard reset (P20) quasi-bidirectional output.                                                                                                                            |
| GA20   | 5      | I/O | IN <sub>T</sub> /OD <sub>8</sub> ,<br>O <sub>4/8</sub> | V <sub>DD3</sub> | Gate A20. KBC gate A20 (P21) quasi-bidirectional output.                                                                                                                               |

# 1.4.7 General-Purpose I/O (GPIO)

| Signal                 | Pin(s)                      | I/O | Buffer Type                                                | Power Well       | Description                                                                                                                                                                        |                  |  |
|------------------------|-----------------------------|-----|------------------------------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--|
| GPIOE00                | 103                         |     | IN <sub>TS</sub> /<br>OD <sub>8</sub> , O <sub>4/8</sub>   | V <sub>SB3</sub> | General-Purpose I/O Ports. Each pin is configured independently as input or I/O, with or without static pull-up (and some also with or without static pull-down) and with either   |                  |  |
|                        | 118                         |     | IN <sub>TS</sub> /<br>OD <sub>12</sub> , O <sub>6/12</sub> | V <sub>DD3</sub> | open-drain or push-pull output type. These pins have event detection capability to generate a wake-up event or an interrupt.  Note: If GPIOE12 is configured (on pin 74) make sure |                  |  |
| GPIOE01-06             | 104-106,<br>108-109,<br>111 |     | IN <sub>TS</sub> /                                         | V <sub>SB3</sub> | that the pin's default function does not interfere with the circuit connected to the GPIO. Failure to do so may result in irreversible damage to the chip.                         |                  |  |
|                        | 119-121,<br>124,<br>126-127 |     | OD <sub>8</sub> , O <sub>4/8</sub>                         | V <sub>DD3</sub> |                                                                                                                                                                                    |                  |  |
| GPIOE07                | 112                         | I/O | IN <sub>TS</sub> /<br>OD <sub>8</sub> , O <sub>4/8</sub>   | V <sub>SB3</sub> |                                                                                                                                                                                    |                  |  |
|                        | 128                         |     |                                                            |                  | IN <sub>TS</sub> /<br>OD <sub>12</sub> , O <sub>6/12</sub>                                                                                                                         | V <sub>DD3</sub> |  |
| GPIOE10-13             | 116, 114,<br>115, 113       |     | IN <sub>TS2</sub> /<br>OD <sub>6</sub> , O <sub>3/6</sub>  |                  |                                                                                                                                                                                    |                  |  |
| GPIOE12-13             | 74-75                       |     | IN-c/                                                      |                  |                                                                                                                                                                                    |                  |  |
| GPIOE14,<br>GPIOE16-17 | 101,<br>100, 80             |     | IN <sub>TS</sub> /<br>OD <sub>8</sub> , O <sub>4/8</sub>   | V <sub>SB3</sub> |                                                                                                                                                                                    |                  |  |
| GPIO15                 | 91                          |     | IN <sub>TS</sub> /<br>OD <sub>8</sub> , O <sub>4/8</sub>   |                  | General-Purpose I/O Port. This pin is configured independently as input or I/O with or without static pull-up and with either open-drain or push-pull output type.                 |                  |  |
| GPO11                  | 117                         |     | OD <sub>8</sub> , O <sub>4/8</sub>                         |                  | General-Purpose Output Port. This pin is configured                                                                                                                                |                  |  |
| GPO12-13               | 122, 125                    | 0   |                                                            | V <sub>DD3</sub> | independently as output, with or without static pull-up and with either open-drain or push-pull output type.                                                                       |                  |  |

# 1.4.8 Health Management (HM)

| Signal     | Pin(s)              | I/O | Buffer Type                         | Power Well       | Description                                                                                                                                         |
|------------|---------------------|-----|-------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| SWD        | 103                 | I/O | IN <sub>SM</sub> /OD <sub>6</sub>   | V <sub>SB3</sub> | SensorPath Data. Bidirectional, SensorPath Data interface signal to LMxx sensor device(s). An internal pull-up for this pin is optional.            |
| HMSCL      | 88                  | I/O | IN <sub>SM</sub> /OD <sub>6</sub>   | V <sub>SB3</sub> | Health Management SMBus Serial Clock. Serial clock signal. External pull-up resistor is required.                                                   |
| HMSDA      | 90                  | I/O | IN <sub>SM</sub> /OD <sub>6</sub>   | V <sub>SB3</sub> | <b>Health Management SMBus Serial Data.</b> Serial data signal. External pull-up resistor is required.                                              |
| FANTACH1-4 | 111-112,<br>104-105 | I   | IN <sub>TS</sub>                    | V <sub>DD3</sub> | Fan Inputs. Used to feed the fan's tachometer pulse to the Fan Speed Monitor.                                                                       |
| FANPWM1-3  | 106,<br>108-109     | 0   | OD <sub>12</sub> ,O <sub>6/12</sub> | V <sub>DD3</sub> | Fan Outputs. Pulse Width Modulation (PWM) signals, used to control the speed of cooling fans by controlling the voltage supplied to the fan motors. |

# 1.4.9 System Wake-Up Control (SWC)

| Signal                 | Pin(s)                          | I/O | Buffer Type                        | Power Well       | Description                                                                                                                                                                                            |  |  |
|------------------------|---------------------------------|-----|------------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| GPIOE00-07             | 103-106,<br>108-109,<br>111-112 |     | IN <sub>TS</sub>                   | V <sub>SB3</sub> | Wake-Up Inputs. Generates a wake-up event. These pins have programmable debouncing. When the pin is not used, the internal pull-up resistor must be enabled to allow the pin                           |  |  |
|                        | 118-121,<br>124,<br>126-128     |     | IIVTS                              | V <sub>DD3</sub> | to be left not connected.                                                                                                                                                                              |  |  |
| GPIOE10-13             | 116, 114,<br>115, 113           |     | IN <sub>TS2</sub>                  |                  |                                                                                                                                                                                                        |  |  |
| GPIOE12-13             | 74-75                           |     |                                    | V <sub>SB3</sub> |                                                                                                                                                                                                        |  |  |
| GPIOE14,<br>GPIOE16-17 | 101,<br>100, 80                 |     | IN <sub>TS</sub>                   |                  |                                                                                                                                                                                                        |  |  |
| RI1<br>RI2             | 32,<br>118 or<br>119            | I   | IN <sub>TS</sub>                   | V <sub>SB3</sub> | Ring Indicator Wake-Up. When low, generates a wake-up event, indicating that a telephone ring signal was received by the modem.                                                                        |  |  |
| KBCLK                  | 3                               | I   | IN <sub>TS</sub>                   | V <sub>SB3</sub> | Keyboard Clock Wake-Up. Generates a wake-up event when a specific keyboard sequence is detected.                                                                                                       |  |  |
| KBDAT                  | 4                               | I   | IN <sub>TS</sub>                   | V <sub>SB3</sub> | <b>Keyboard Data Wake-Up.</b> Generates a wake-up event when a specific keyboard sequence is detected.                                                                                                 |  |  |
| MCLK                   | 1                               | I   | IN <sub>TS</sub>                   | V <sub>SB3</sub> | Mouse Clock Wake-Up. Generates a wake-up event when a specific mouse action is detected.                                                                                                               |  |  |
| MDAT                   | 2                               | I   | IN <sub>TS</sub>                   | V <sub>SB3</sub> | Mouse Data Wake-Up. Generates a wake-up event when a specific mouse action is detected.                                                                                                                |  |  |
| SIOPME                 | 99                              | 0   | OD <sub>8</sub> , O <sub>4/8</sub> | V <sub>SB3</sub> | Power Management Event (SCI). Active level indicates that a wake-up event occurred, causing the system to exit its current sleep state. This signal has programmable polarity (default is active low). |  |  |
| SLP_S3,<br>SLP_S5      | 85,<br>86                       | I   | IN <sub>TS4</sub>                  | V <sub>SB3</sub> | Sleep States 3 to 5. Active (low) level indicates the system is one of the sleep states S3 or S5. These signals are generate by an external ACPI controller.                                           |  |  |
| YLW_LED,<br>GRN_LED    | 95,<br>94                       | 0   | OD <sub>24</sub>                   | V <sub>SB3</sub> | Power LEDs. Yellow and green LED drivers. Each indicates the Main power status or blinks under software control.                                                                                       |  |  |

# 1.4.10 Clock

| Signal   | Pin(s) | I/O | Buffer Type      | Power Well | Description                                                                                                                 |
|----------|--------|-----|------------------|------------|-----------------------------------------------------------------------------------------------------------------------------|
| CLOCKI14 | 65     | I   | IN <sub>TS</sub> | 000        | <b>High-Frequency Clock Input.</b> 14.31818 MHz clock for the on-<br>chip, 48 MHz Clock Generator (for the Legacy modules). |

# 1.4.11 Glue Functions

| Signal             | Pin(s) | 1/0 | Buffer Type        | Power Well       | Description                                                                                                                                                                                                                       |
|--------------------|--------|-----|--------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| REF5V              | 70     | 0   | AO                 | V <sub>SB3</sub> | Main Highest Active Supply, Reference Output. Reference voltage equal to the highest voltage between V <sub>DD5</sub> and V <sub>DD3</sub> . External pull-up resistor to V <sub>DD5</sub> is required.                           |
| REF5V_STBY         | 72     | 0   | AO                 | V <sub>SB3</sub> | Standby Highest Active Supply, Reference Output. Reference voltage equal to the highest voltage between $V_{SB5}$ and $V_{SB3}$ . External pull-up resistor to $V_{SB5}$ is required.                                             |
| PS_ON              | 81     | 0   | OD <sub>6</sub>    | V <sub>SB3</sub> | <b>Main Power Supply On/Off Control.</b> Active (low) level turns the main power supply $(V_{DD})$ on. External pull-up resistor to $V_{SB5}$ is required.                                                                        |
| PWRGD_PS           | 82     | I   | IN <sub>TS4</sub>  | V <sub>SB3</sub> | Power Good Signal from the Power Supply. Active level indicates the Main power supply voltage is valid.                                                                                                                           |
| PWRGD_3V           | 84     | 0   | O <sub>3/6</sub>   | V <sub>SB3</sub> | <b>Power Good Output.</b> Active level indicates: Main supply voltage is valid and the system is in a higher than S3 sleep state.                                                                                                 |
| CPU_PRESENT        | 83     | I   | IN <sub>TS4</sub>  | V <sub>SB3</sub> | CPU Present. Active (low) level indicates a processor is currently plugged in.                                                                                                                                                    |
| BKFD_CUT           | 77     | 0   | OD <sub>6</sub>    | V <sub>SB3</sub> | <b>Backfeed-Cut Control.</b> Power distribution control (when switching between main and standby regulators) for system transition into and out of the S3 sleep state. External pull-up resistor to V <sub>SB5</sub> is required. |
| LATCHED_BF_<br>CUT | 79     | 0   | O <sub>14/14</sub> | V <sub>SB3</sub> | Latched Backfeed-Cut. Power distribution control (when switching between main and standby regulators) for system transition into and out of the S5 sleep state.                                                                   |
| VSB5               | 71     | I   | Al                 | V <sub>SB3</sub> | Standby 5V Power Supply. Used for Resume Reset generation (Range: 0-5.5V, Backdrive protected).                                                                                                                                   |
| RSMRST             | 92     | 0   | O <sub>3/6</sub>   | V <sub>SB3</sub> | <b>Resume Reset.</b> Power-Up reset signal based on the $V_{SB5}$ supply voltage.                                                                                                                                                 |
| PRIMARY_HD         | 67     | I   | IN <sub>TS4</sub>  | V <sub>DD3</sub> | <b>Primary Drive.</b> Active (low) level indicates that the primary IDE drive is active.                                                                                                                                          |
| SECONDARY_HD       | 68     | I   | IN <sub>TS4</sub>  | V <sub>DD3</sub> | Secondary Drive. Active (low) level indicates that the secondary IDE drive is active.                                                                                                                                             |
| SCSI               | 69     | I   | IN <sub>TS4</sub>  | $V_{DD3}$        | <b>SCSI Drive.</b> Active (low) level indicates that the SCSI drive is active.                                                                                                                                                    |
| HD_LED             | 66     | 0   | OD <sub>12</sub>   | V <sub>DD3</sub> | <b>Hard Drive LED.</b> Red LED driver. When low, indicates that at least one drive is active.                                                                                                                                     |
| CC_DDCSCL          | 113    | I/O | SW <sub>SM</sub>   | V <sub>SB3</sub> | Chipset Cluster (2.5V or 3.3V) Level DDC Serial Clock. SMBus serial clock signal with 2.5V or 3.3V logic levels for Data Display Channel (DDC) interface. External pull-up resistor to $V_{\rm DD3}$ or 2.5V is required.         |
| 5V_DDCSCL          | 114    | I/O | SW <sub>SM</sub>   | V <sub>SB3</sub> | <b>5V Level DDC Serial Clock.</b> SMBus serial clock signal with 5V logic levels for VGA monitor interface. External pull-up resistor to V <sub>DD5</sub> is required.                                                            |

| Signal      | Pin(s) | I/O | Buffer Type        | Power Well       | Description                                                                                                                                                                                         |
|-------------|--------|-----|--------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CC_DDCSDA   | 115    | I/O | SW <sub>SM</sub>   | V <sub>SB3</sub> | Chipset Cluster (2.5V or 3.3V) Level DDC Serial Data. SMBus serial data signal with 2.5V or 3.3V logic levels for DDC interface. External pull-up resistor to V <sub>DD3</sub> or 2.5V is required. |
| 5V_DDCSDA   | 116    | I/O | SW <sub>SM</sub>   | V <sub>SB3</sub> | <b>5V Level DDC Serial Data.</b> SMBus serial data signal with 5V logic levels for VGA monitor interface. External pull-up resistor to $V_{DD5}$ is required.                                       |
| SMB1_SCL    | 87     | I/O | SW <sub>SM</sub>   | V <sub>SB3</sub> | <b>Bus 1 Serial Clock.</b> Serial clock signal of SMBus 1 (3.3V logic levels). External pull-up resistor to the 3.3V supply is required.                                                            |
| SMB2_SCL    | 88     | I/O | SW <sub>SM</sub>   | V <sub>SB3</sub> | <b>Bus 2 Serial Clock.</b> Serial clock signal of SMBus 2 (3.3V logic levels). External pull-up resistor to the 3.3V supply is required.                                                            |
| SMB1_SDA    | 89     | I/O | SW <sub>SM</sub>   | V <sub>SB3</sub> | <b>Bus 1 Serial Data.</b> Serial data signal of SMBus 1 (3.3V logic levels). External pull-up resistor to the 3.3V supply is required.                                                              |
| SMB2_SDA    | 90     | I/O | SW <sub>SM</sub>   | V <sub>SB3</sub> | <b>Bus 2 Serial Data.</b> Serial data signal of SMBus 2 (3.3V logic levels). External pull-up resistor to the 3.3V supply is required.                                                              |
| PCIRST_OUT  | 73     | 0   | O <sub>14/14</sub> | V <sub>SB3</sub> | PCI Reset Output. PCI system reset. PCIRST_OUT is a buffered copy of PCI_RESET when V <sub>DD3</sub> is on, and it is held at low level when V <sub>DD3</sub> is off.                               |
| PCIRST_OUT2 | 74     | 0   | O <sub>14/14</sub> | V <sub>SB3</sub> | PCI Reset Output 2. PCI system reset (same behavior as PCIRST_OUT above).                                                                                                                           |
| IDE_RSTDRV  | 64     | 0   | OD <sub>6</sub>    | V <sub>DD3</sub> | IDE Reset Output. IDE drive reset. IDE_RSTDRV is a buffered copy of PCI_RESET when V <sub>DD3</sub> is on, and it is floating when V <sub>DD3</sub> is off.                                         |

# 1.4.12 Configuration Straps and Testing

| Signal    | Pin(s) | I/O | Buffer Type      | Power Well       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
|-----------|--------|-----|------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| BADDR     | 30     | I   | IN <sub>TS</sub> | V <sub>DD3</sub> | Base Address. Sampled at $V_{DD}$ Power-Up reset to determine the base address of the configuration Index-Data register pair as follows:  - No pull-down resistor (default)  - 2Eh-2Fh  - 10 KΩ <sup>1</sup> external pull-down resistor - 4Eh-4Fh The external pull-down resistor must be connected to $V_{SS}$ .                                                                                                                               |  |
| VsbStrap1 | 117    | I   | IN <sub>TS</sub> | $V_{SB3}$        | Vsb Strap 1. Reserved strap input function for National use.                                                                                                                                                                                                                                                                                                                                                                                     |  |
| VddStrap1 | 122    | I   | IN <sub>TS</sub> | V <sub>DD3</sub> | Vdd Strap 1. Reserved strap input function for National use.                                                                                                                                                                                                                                                                                                                                                                                     |  |
| VddStrap2 | 125    | ı   | IN <sub>TS</sub> | V <sub>DD3</sub> | Vdd Strap 2. General-Purpose strap input function.                                                                                                                                                                                                                                                                                                                                                                                               |  |
| TRIS      | 26     | I   | IN <sub>TS</sub> | V <sub>DD3</sub> | TRI-STATE Device. Sampled at $V_{DD}$ Power-Up reset to force the device to float all its output and I/O pins, as follows:  - No pull-down resistor (default) - normal pin operation - 10 $K\Omega^1$ external pull-down resistor - floating device pins The external pull-down resistor must be connected to $V_{SS}$ . When $\overline{TRIS}$ is set to 0 (by an external pull-down resistor), $\overline{TEST}$ must be 1 (left unconnected). |  |
| TEST      | 27     | I   | IN <sub>TS</sub> | V <sub>DD3</sub> | <b>XOR Tree Test Mode.</b> Sampled at V <sub>DD</sub> Power-Up reset to force the device pins into a XOR tree configuration, as follows:   – No pull-down resistor (default) - normal device operation – 10 K $\Omega^1$ external pull-down resistor - pins configured as XOR tree.   When $\overline{\text{TEST}}$ is set to 0 (by an external pull-down resistor), $\overline{\text{TRIS}}$ must be 1 (left unconnected).                      |  |
| XOR_OUT   | 30     | 0   | O <sub>4/8</sub> | V <sub>DD3</sub> | XOR Tree Output. All the device pins (except not connected pins, power type and analog type pins) are internally connected in a XOR tree structure.                                                                                                                                                                                                                                                                                              |  |

<sup>1.</sup> Because the strap function is multiplexed with the Serial Port pins, a CMOS transceiver device is recommended for Serial Port functionality; in this case, the value of the external pull-down resistor is 10 KΩ. If, however, a TTL transceiver device is used, the value of the external pull-down resistor must be 470Ω, and since the Serial Port pins are not able to drive this load, the external pull-down resistor must be disconnected t<sub>EPLV</sub> after V<sub>DD3</sub> power-up (see "VDD Power-Up Reset" on page 221).

#### 1.4.13 Power and Ground

| Signal            | Pin(s)                        | I/O | Buffer Type | Power<br>Well | Description                                                                                                                                                                |  |
|-------------------|-------------------------------|-----|-------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| V <sub>SS</sub>   | 8, 29, 46, 58,<br>78, 96, 110 | I   | GND         |               | <b>Ground.</b> Ground connection for both core logic and I/O buffers, for the Main, Standby and Battery power supplies.                                                    |  |
| V <sub>DD3</sub>  | 6, 31, 49, 60                 | I   | PWR         |               | Main 3.3V Power Supply. Powers the I/O buffers of the legacy peripherals and the LPC interface.                                                                            |  |
| V <sub>SB3</sub>  | 76, 93, 107                   | I   | PWR         |               | Standby 3.3V Power Supply. Powers the I/O buffers of the GPIO ports, SWC, Glue Functions, Health Management and the on-chip Core power converter.                          |  |
| V <sub>CORF</sub> | 97                            | I/O | PWR         |               | On-Chip Core Power Converter Filter. On-chip Core power converter output. An external 1 $\mu$ F ceramic filter capacitor must be connected between this pin and $V_{SS}$ . |  |

| Signal           | Pin(s) | I/O | Buffer Type       | Power<br>Well | Description                                                                                                                                                                                                                     |  |
|------------------|--------|-----|-------------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| V <sub>BAT</sub> | 98     | I   | IN <sub>ULR</sub> |               | <b>Battery Power Supply.</b> When $V_{SB3}$ is off, this supply provides battery back-up to some of the SWC registers. When the functions powered by $V_{BAT}$ are not used, the $V_{BAT}$ pin must be connected to $V_{SB3}$ . |  |
|                  |        |     |                   |               | The pin is connected to the internal logic through a series resistor for UL-compliant protection.                                                                                                                               |  |
| V <sub>SB5</sub> | 71     | I   | PWR               |               | Standby 5V Power Supply. Used for Resume Reset generation in the Glue Logic.                                                                                                                                                    |  |

# 1.5 INTERNAL PULL-UP AND PULL-DOWN RESISTORS

The signals listed in Table 4 have internal pull-up (PU) and/or pull-down (PD) resistors. The internal resistors are optional for those signals indicated as "Programmable". See Section 10.3 on page 218 for the values of each resistor type.

Table 4. Internal Pull-Up and Pull-Down Resistors

| Signal          | Pin(s)                 | Power Well       | Туре                                 | Comments                  |  |  |  |  |  |
|-----------------|------------------------|------------------|--------------------------------------|---------------------------|--|--|--|--|--|
|                 | Health Management (HM) |                  |                                      |                           |  |  |  |  |  |
| SWD             | 103                    | V <sub>SB</sub>  | PU <sub>1K25</sub>                   | Programmable <sup>1</sup> |  |  |  |  |  |
| Parallel Port   |                        |                  |                                      |                           |  |  |  |  |  |
| ACK             | 36                     | V <sub>DD3</sub> | PU <sub>220</sub>                    |                           |  |  |  |  |  |
| AFD_DSTRB       | 50                     | V <sub>DD3</sub> | PU <sub>440</sub>                    |                           |  |  |  |  |  |
| BUSY_WAIT       | 35                     | $V_{DD3}$        | PD <sub>120</sub>                    |                           |  |  |  |  |  |
| ERR             | 45                     | V <sub>DD3</sub> | PU <sub>220</sub>                    |                           |  |  |  |  |  |
| INIT            | 48                     | $V_{DD3}$        | PU <sub>440</sub>                    |                           |  |  |  |  |  |
| PE              | 34                     | $V_{DD3}$        | PU <sub>220</sub> /PD <sub>120</sub> | Programmable              |  |  |  |  |  |
| SLCT            | 33                     | $V_{DD3}$        | PD <sub>120</sub>                    |                           |  |  |  |  |  |
| SLIN_ASTRB      | 47                     | V <sub>DD3</sub> | PU <sub>440</sub>                    |                           |  |  |  |  |  |
| STB_WRITE       | 51                     | $V_{DD3}$        | PU <sub>440</sub>                    |                           |  |  |  |  |  |
|                 | Keyboard and Mo        | ouse Control     | ler (KBC)                            |                           |  |  |  |  |  |
| KBRST           | 7                      | V <sub>DD3</sub> | PU <sub>30</sub>                     |                           |  |  |  |  |  |
| GA20            | 5                      | V <sub>DD3</sub> | PU <sub>30</sub>                     |                           |  |  |  |  |  |
|                 | System Wake-           | -Up Control (    | (SWC)                                |                           |  |  |  |  |  |
| SIOPME          | 99                     | V <sub>SB3</sub> | PU <sub>30</sub>                     | Programmable <sup>2</sup> |  |  |  |  |  |
|                 | General-Purpose In     | put/Output (     | GPIO) Ports                          |                           |  |  |  |  |  |
| GPIOE00         | 103                    | V <sub>SB</sub>  | PU <sub>1K25</sub>                   | Programmable <sup>3</sup> |  |  |  |  |  |
|                 | 118                    | V <sub>DD3</sub> | PU <sub>30</sub> /PD <sub>30</sub>   | Programmable <sup>4</sup> |  |  |  |  |  |
| GPIOE01-06      | 104-106, 108-109, 111  | V <sub>SB3</sub> | PU <sub>30</sub>                     | 1                         |  |  |  |  |  |
|                 | 119-121, 124, 126-127  | V <sub>DD3</sub> |                                      | Programmable <sup>1</sup> |  |  |  |  |  |
| GPIOE07         | 112                    | V <sub>SB3</sub> | PU <sub>30</sub>                     | Programmable <sup>5</sup> |  |  |  |  |  |
|                 | 128                    | $V_{DD3}$        | PU <sub>30</sub> /PD <sub>30</sub>   | Programmable <sup>4</sup> |  |  |  |  |  |
| GPIOE10-11      | 116, 114               | V <sub>SB3</sub> | PU <sub>30</sub>                     | Programmable <sup>6</sup> |  |  |  |  |  |
| GPIOE12         | 115                    | V <sub>SB3</sub> | PU <sub>30</sub>                     | Programmable <sup>6</sup> |  |  |  |  |  |
|                 | 74                     |                  |                                      |                           |  |  |  |  |  |
| GPIOE13         | 113                    | V <sub>SB3</sub> | PU <sub>30</sub>                     | Programmable <sup>6</sup> |  |  |  |  |  |
|                 | 75                     |                  | PU <sub>90</sub>                     | Programmable <sup>1</sup> |  |  |  |  |  |
| GPIOE14         | 101                    | V <sub>SB3</sub> | PU <sub>30</sub> /PD <sub>30</sub>   | Programmable <sup>4</sup> |  |  |  |  |  |
| GPIO15, GPIOE16 | 91, 100                | V <sub>SB3</sub> | PU <sub>30</sub>                     | Programmable <sup>5</sup> |  |  |  |  |  |
| GPIOE17         | 80                     | V <sub>SB3</sub> | PU <sub>30</sub>                     | Programmable <sup>1</sup> |  |  |  |  |  |

Table 4. Internal Pull-Up and Pull-Down Resistors (Continued)

| Signal       | Pin(s)         | Power Well       | Туре             | Comments                  |  |  |  |  |  |
|--------------|----------------|------------------|------------------|---------------------------|--|--|--|--|--|
| GPO11        | 117            | V <sub>SB3</sub> | PU <sub>30</sub> | Programmable <sup>1</sup> |  |  |  |  |  |
| GPO12-13     | 122, 125       | V <sub>DD3</sub> | PU <sub>30</sub> | Programmable <sup>1</sup> |  |  |  |  |  |
|              | Glue Functions |                  |                  |                           |  |  |  |  |  |
| PWRGD_PS     | 82             | V <sub>SB3</sub> | PU <sub>90</sub> |                           |  |  |  |  |  |
| CPU_PRESENT  | 83             | V <sub>SB3</sub> | PU <sub>90</sub> |                           |  |  |  |  |  |
| PRIMARY_HD   | 67             | V <sub>DD3</sub> | PU <sub>90</sub> |                           |  |  |  |  |  |
| SECONDARY_HD | 68             | V <sub>DD3</sub> | PU <sub>90</sub> |                           |  |  |  |  |  |
| SCSI         | 69             | V <sub>DD3</sub> | PU <sub>90</sub> |                           |  |  |  |  |  |
|              | Strap C        | onfiguration     |                  |                           |  |  |  |  |  |
| BADDR        | 30             | V <sub>DD3</sub> | PU <sub>30</sub> | Strap <sup>7</sup>        |  |  |  |  |  |
| TRIS         | 26             | V <sub>DD3</sub> | PU <sub>30</sub> | Strap <sup>7</sup>        |  |  |  |  |  |
| TEST         | 27             | V <sub>DD3</sub> | PU <sub>30</sub> | Strap <sup>7</sup>        |  |  |  |  |  |
| VsbStrap1    | 117            | V <sub>SB3</sub> | PU <sub>30</sub> | Strap <sup>8</sup>        |  |  |  |  |  |
| VddStrap1    | 122            | V <sub>DD3</sub> | PU <sub>30</sub> | Strap <sup>7</sup>        |  |  |  |  |  |
| VddStrap2    | 125            | V <sub>DD3</sub> | PU <sub>30</sub> | Strap <sup>7</sup>        |  |  |  |  |  |

- 1. Default at reset: enabled. 
  2. Enabled only when the  ${\rm OD_6}$  buffer type is selected ( ${\rm OD_6}$  is the default at reset). 
  3. Alternate function at reset: enabled.
- 4. Default at reset: PD enabled.
- 5. Default at reset: disabled.
- 6. Alternate function at reset: disabled.
  7. Active only during V<sub>DD</sub> Power-Up reset.
  8. Active only during V<sub>SB</sub> Power-Up reset.

### 2.0 Power, Reset and Clocks

#### 2.1 POWER

#### 2.1.1 Power Planes

The PC8374L device has four power planes (wells), as shown in the table below:

Table 5. Power Planes

| Power Plane         | Description                                                                                                                                                                                                                                   | Power Pins                     | Ground Pins     |
|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|-----------------|
| Main                | Powers the I/O buffers for the external signals <sup>1</sup> of the Legacy modules (Serial Ports, InfraRed Port, Parallel Port, FDC, KBC), on-chip High-Frequency Clock Generator and the LPC interface, including the buffered reset outputs | V <sub>DD3</sub>               | V <sub>SS</sub> |
| Standby             | Powers the I/O buffers for the external signals <sup>1</sup> of the GPIO ports, SWC, Health Management, Glue Functions and the on-chip Core power converter                                                                                   | V <sub>SB3</sub>               | V <sub>SS</sub> |
| Core                | Powers the internal (core) logic of all the device modules                                                                                                                                                                                    | V <sub>CORF</sub> <sup>2</sup> | V <sub>SS</sub> |
| Backup <sup>3</sup> | Powers some of the SWC functions and Health Management configuration                                                                                                                                                                          | V <sub>BAT</sub>               | V <sub>SS</sub> |

- 1. See the tables in Section 1.4 (pages 21–28), specifically the *Power Well* column.
- 2.  $V_{CORF}$  is generated from  $V_{SB3}$  by an on-chip power converter.
- 3. Bits powered by  $V_{BAT}$  are functional when  $V_{SB3}$  is on, regardless of the state of  $V_{BAT}$  power. However, if  $V_{BAT}$  fails, the value of these bits remains valid only as long as  $V_{SB3}$  is on.

For correct operation, V<sub>SB3</sub> must be applied before V<sub>DD3</sub>.

The battery backup voltage ( $V_{BAT}$ ) powers some of the SWC functions and Health Management configuration even when the  $V_{SB3}$  voltage is absent due to either power failure or disconnection of the external AC input power. When the functions powered by  $V_{BAT}$  are not used, the  $V_{BAT}$  pin must be connected to  $V_{SB3}$ .

To meet the UL standard requirements, a series resistor (R<sub>UI</sub>) is implemented.

#### 2.1.2 Power States

The PC8374L device has four power states:

- Battery Fail Backup power plane is powered off (V<sub>BAT</sub> is inactive). This power state applies only to the SWC functions and Health Management configuration powered by V<sub>BAT</sub>.
- Power Fail Main, Standby and Core power planes are powered off (V<sub>DD3</sub>, V<sub>SB3</sub> and V<sub>CORF</sub> are inactive).
- Power Off Main power plane is powered off; the Standby and Core power planes are on (V<sub>DD3</sub> is inactive; V<sub>SB3</sub> and V<sub>CORF</sub> are active).
- Power On Main, Standby and Core power planes are powered on (V<sub>DD3</sub>, V<sub>SB3</sub> and V<sub>CORF</sub> are active).

The following power state is illegal:

The Main power plane is powered on and the Standby and Core power planes are off (i.e., V<sub>DD3</sub> is active; V<sub>SB</sub> and V<sub>CORF</sub> are inactive). Operation is not guaranteed; however, at power-on/off, the device may temporarily enter this power state due to the different rise/fall times of the V<sub>DD3</sub> and V<sub>SB3</sub> power supplies.

Table 6 summarizes the power states described above.

# 2.0 Power, Reset and Clocks (Continued)

| Table 6. Power Stat | tes and Related Power Pla | nes |
|---------------------|---------------------------|-----|
|---------------------|---------------------------|-----|

| Power State               | Main (V <sub>DD3</sub> ) | Standby (V <sub>SB3</sub> ) | Core (V <sub>CORF</sub> ) <sup>1</sup> | V <sub>BAT</sub> |
|---------------------------|--------------------------|-----------------------------|----------------------------------------|------------------|
| Battery Fail <sup>2</sup> | On or Off                | On or Off                   | On or Off                              | Off              |
| Power Fail                | Off                      | Off                         | Off                                    | On or Off        |
| Power Off                 | Off                      | On                          | On                                     | On or Off        |
| Power On                  | On                       | On                          | On                                     | On or Off        |
| Illegal <sup>3</sup>      | On                       | Off                         | Off                                    | On or Off        |

- 1.  $V_{CORF}$  is generated from  $V_{SB3}$ ; therefore, both voltages are on or off at approximately the same time.
- 2. This power state applies only to the SWC functions and Health Management configuration powered by  $V_{\text{RAT}}$ .
- Operation is not guaranteed and register data may be corrupted. However, at power-on/off, the
  device may temporarily enter this power state due to the different rise/fall times of the V<sub>DD3</sub> and
  V<sub>SB3</sub> power supplies.

Figure 1 shows the power state transitions:



Figure 1. Power State Transitions

#### 2.1.3 Power Connection and Layout Guidelines

The PC8374L requires a power supply voltage of  $3.3V\pm10\%$  for both the  $V_{DD3}$  and  $V_{SB3}$  supplies. The on-chip Core power converter generates a voltage below 3V for the internal logic. The device is designed to operate with a Lithium backup battery supplying up to 3.6V. Therefore, it includes an internal current-limiting resistor on the  $V_{BAT}$  input to prevent the battery from shorting, as required by the UL regulations. If the system implementation does not require backup power for the PC8374L device, the  $V_{BAT}$  pin must be connected to  $V_{SB3}$ .

V<sub>DD3</sub>, V<sub>SB3</sub>, V<sub>CORF</sub> and V<sub>BAT</sub> use a common ground return marked V<sub>SS</sub>.

To obtain the best performance, bear in mind the following recommendations.

## 2.0 Power, Reset and Clocks (Continued)

Ground Connection. The following items must be connected to the ground layer (VSS) as close to the device as possible:

- The ground return (V<sub>SS</sub>) pins
- The decoupling capacitors of the Main power supply (V<sub>DD3</sub>) pins
- The decoupling capacitors of the Standby power supply (V<sub>SB3</sub>) pins
- The decoupling capacitor of the Standby 5V supply (V<sub>SB5</sub>) pin
- The decoupling capacitor of the on-chip Core power converter (V<sub>CORF</sub>) pin
- The decoupling capacitor of the Backup battery (V<sub>BAT</sub>) pin

Note that a low-impedance ground layer also improves noise isolation.

Decoupling Capacitors. The following decoupling capacitors must be used in order to reduce EMI and ground bounce:

- Main power supply (V<sub>DD3</sub>): Place one capacitor of 0.1 μF on each V<sub>DD3</sub>-V<sub>SS</sub> pin pair as close to the pin as possible. In addition, place one 10–47 μF tantalum capacitor on the common net as close to the chip as possible.
- Standby power supply (V<sub>SB3</sub>): Place one capacitor of 0.1 μF on each V<sub>SB3</sub>-V<sub>SS</sub> pin pair as close to the pin as possible.
   In addition, place one 10–47 μF tantalum capacitor on the common net as close to the chip as possible.
- Standby 5V supply (V<sub>SB5</sub>): Place one capacitor of 0.1 μF on the V<sub>SB5</sub>-V<sub>SS</sub> pin pair as close to the pin as possible.
- On-chip Core power converter (V<sub>CORF</sub>): Place one 1 μF ceramic capacitor on the V<sub>CORF</sub>-V<sub>SS</sub> pin pair as close to the pin as possible.
- Backup battery ( $V_{BAT}$ ): Place one capacitor of 0.1  $\mu F$  on the  $V_{BAT}$  pin as close to the pin as possible.



Figure 2. Decoupling Capacitors Connection

#### 2.2 RESET SOURCES AND TYPES

The PC8374L device has five reset sources:

- V<sub>BAT</sub> Power-Up Reset activated when V<sub>BAT</sub> is powered up, if V<sub>SB3</sub> is off.
- V<sub>SB</sub> Power-Up Reset activated when V<sub>SB3</sub> is powered up.
- V<sub>DD</sub> Power-Up Reset activated when V<sub>DD3</sub> is powered up.
- Hardware Reset activated when the PCI\_RESET input is asserted (low).
- Software Reset triggered by SWRST bit in SIOCF1 register (see Section 3.7.5 on page 54); SWRST bit is set by the
  host through the LPC interface.

### 2.0 Power, Reset and Clocks (Continued)

Unless otherwise noted, reset references throughout the modules of the PC8374L devices default to the following resets:

- For V<sub>BAT</sub> retained functions (some SWC, Health Management configuration): V<sub>BAT</sub> Power-Up reset (within the limitations described in Section 2.2.1).
- For V<sub>SB3</sub>-powered functions (GPIO ports, SWC, Health Management, Glue Functions and some Configuration Control): V<sub>SB</sub> Power-Up reset (within the limitations described in Section 2.2.2).
- For V<sub>DD3</sub>-powered functions (Legacy modules, LPC, on-chip Clock Generator and some Configuration Control): V<sub>DD</sub> Power-Up reset, Hardware Reset or Software Reset (within the limitations described in Sections 2.2.3, 2.2.4 and 2.2.5)

The following sections detail the sources and effects of the various PC8374L resets.

### 2.2.1 V<sub>BAT</sub> Power-Up Reset

 $V_{BAT}$  Power-Up reset is generated by an internal circuit when  $V_{BAT}$  power is applied, if  $V_{SB3}$  is off. An active  $V_{BAT}$  Power-Up reset signal is generated following a rise in the  $V_{BAT}$  until the level of the  $V_{BAT}$  power higher than  $V_{BATLOW}$  is detected (see Section 10.1.5 on page 213). A  $V_{BAT}$  Power-Up reset is generated independently of the state of the  $V_{DD3}$  power supply. When  $V_{BAT}$  Power-Up reset is active, it resets the registers whose values are retained by  $V_{BAT}$  (some of the SWC, Health Management configuration).

### 2.2.2 V<sub>SB</sub> Power-Up Reset

 $V_{SB}$  Power-Up reset is generated by an internal circuit when  $V_{SB3}$  power is applied. The  $V_{SB}$  Power-Up reset time ( $t_{IRST}$ ) lasts either 17 cycles of the 32 KHz clock domain or until the  $\overrightarrow{PCI}$ \_RESET signal is de-asserted, whichever occurs first. External devices must wait at least  $t_{IRST}$  before accessing the PC8374L device.

Note that the 32 KHz clock domain starts toggling  $t_{32KW} + t_{32KVAL}$  after  $V_{SB3}$  power-up. This delay must be added to the 17 clock cycles (see "Low-Frequency Clock Timing" on page 223).

 $V_{SB}$  Power-Up reset performs the actions listed below and all the actions performed by  $V_{DD}$  Power-Up reset (see Section 2.2.3). Note that  $V_{DD3}$  must be active during  $V_{SB3}$  power-up for all  $V_{DD}$  Power-Up reset actions to be performed:

- Puts pins with V<sub>SB3</sub> strap options into TRI-STATE and enables their internal pull-up resistors
- Samples the logic levels of the V<sub>SB3</sub> strap pins
- Samples the levels of the V<sub>BAT</sub> power pin
- Activates the relevant circuits in SWC according to the level of the V<sub>BAT</sub> power pin
- Loads default values to the V<sub>BAT</sub>-powered bits, if V<sub>BAT</sub> is off
- Resets all lock bits in configuration registers, Health Management and SWC
- Loads default values to VDDLOAD bits in the GPIO configuration registers
- Loads default values to the V<sub>SB3</sub>-powered bits in the configuration registers, SWC, Health Management and GPIO
- Sets up the pull-up or pull-down option and the default source for the V<sub>SB3</sub>-powered multiplexed output pins

### 2.2.3 V<sub>DD</sub> Power-Up Reset

 $V_{DD}$  Power-Up reset is generated by an internal circuit when  $V_{DD3}$  power is turned on.  $V_{DD}$  Power-Up reset time ( $t_{IRST}$ ) lasts until the  $\overline{PCI}_{RESET}$  signal is de-asserted. The Hardware reset ( $\overline{PCI}_{RESET}$ ) must be asserted for a minimum of 10 ms to ensure that the  $\overline{PCS374L}$  device operates correctly.

External devices must wait at least  $t_{IRST}$  before accessing the PC8374L. If the host processor accesses the PC8374L during this time, the PC8374L LPC interface ignores the transaction (that is, it does not return a SYNC handshake).

 $V_{\mbox{\scriptsize DD3}}$  Power-Up reset performs the following actions:

- Puts pins with strap options into TRI-STATE and enables their internal pull-up resistors
- Samples the logic levels of the strap pins
- Executes all the actions performed by the Hardware reset (see Section 2.2.4)

### 2.2.4 Hardware Reset

Hardware reset is activated by the assertion (low) of the  $\overline{PCI\_RESET}$  input while  $V_{DD3}$  is "good". When  $V_{DD3}$  power is off, the PC8374L device ignores the level of the  $\overline{PCI\_RESET}$  input. However, the  $\overline{PCIRST\_OUT}$  and  $\overline{PCIRST\_OUT2}$  outputs reflect the  $\overline{PCI\_RESET}$  input and thus are active (low). In addition, the Hardware reset ( $\overline{PCI\_RESET}$ ) must be asserted after  $V_{SB}$  power-up, as described in Section 2.2.2.

## 2.0 Power, Reset and Clocks (Continued)

Hardware reset performs the following actions:

- Resets all lock bits in configuration registers, Health Management and SWC
- Sets up the pull-up or pull-down option and the default source for the V<sub>DD3</sub>-powered multiplexed output pins
- Executes all the actions performed by the Software reset (see Section 2.2.5)

#### 2.2.5 Software Reset

The Software reset is triggered by the host setting SWRST bit in SIOCF1 register (see Section 3.7.5 on page 54) via the LPC interface. The Host Software reset performs the following actions:

- Loads default values to the V<sub>DD3</sub>-powered unlocked bits in the Configuration Control.
- Loads default values to the V<sub>SB3</sub>-powered unlocked GPIO Configuration and Data bits for those GPIO ports with VDDLOAD = 1. VDDLOAD bit is not affected.
- Resets all the V<sub>DD3</sub>-powered logical devices.
- Loads default values to all the V<sub>DD3</sub>-powered module registers, unless explicitly specified otherwise.

#### 2.3 CLOCK DOMAINS

Table 7 shows the PC8374L clock domains.

Table 7. Clock Domains of the PC8374L

| Clock<br>Domain | Frequency    | Power<br>Plane   | Source                    | Usage                                                                   |  |
|-----------------|--------------|------------------|---------------------------|-------------------------------------------------------------------------|--|
| LPC             | Up to 33 MHz | V <sub>DD3</sub> | LPC clock input (PCI_CLK) | LPC bus Interface and Configuration Registers                           |  |
| 48 MHz          | 48 MHz       | V <sub>DD3</sub> | On-Chip Clock Generator   | Legacy functions (Serial Ports, InfraRed Port, Parallel Port, FDC, KBC) |  |
| Standby         | 48 MHz       | V <sub>SB3</sub> | On-Chip Clock Generator   | Health Management Module                                                |  |
| SW_360          | 360 KHz      | V <sub>SB3</sub> | On-Chip Clock Generator   | Health Management Module                                                |  |
| 32 KHz          | 32.768 KHz   | V <sub>SB3</sub> | On-Chip Clock Generator   | SWC, GPIO and Glue Functions                                            |  |

The LPC and 48 MHz clock domains, and the modules using them, are supplied by the Main power plane. Therefore, these clock domains are active only when the  $V_{\rm DD3}$  power supply is on.

The Standby and SW\_360 clock domains are sourced by the on-chip Clock Generator. The clock domains become active a certain time after first  $V_{DD3}$  power-up following  $V_{SB3}$  power-up, and they remain active as long as  $V_{SB3}$  exists.

The 32 KHz clock domain is sourced by the on-chip Clock Generator, which is supplied by the Standby power plane. The 32 KHz clock domain is active when the  $V_{\rm SB3}$  power supply is on.

#### 2.3.1 LPC Domain

The LPC clock signal at the PCI\_CLK pin must become valid (to the extent specified in "PCI\_CLK and PCI\_RESET" on page 224) before the end of the  $V_{DD}$  Power-Up reset (see Section 2.2.3).

#### 2.3.2 48 MHz Domain

The 48 MHz clock domain is sourced by the on-chip Clock Generator. The software must wait for CKVALID bit (see Section 3.7.11 on page 59) to be set before it enables the Legacy functions (Serial Ports, InfraRed Port, Parallel Port, FDC, KBC).

#### 2.3.3 Standby Domain

The on-chip Clock Generator is the source of the Standby clock domain and all the other clock domains derived from it: SW\_360 and 32 KHz.

Note that the Health Management is functional only after first  $V_{DD3}$  power-up following  $V_{SB3}$  power-up. The SWC, GPIO and Glue are functional on  $V_{SR3}$  power up.

The Standby clock is scaled-down by a fixed divider to generate the SW\_360 clock domain used by the Health Management module. In addition, the Standby clock is supplied directly to the Health Management module for the generation of PWM output signals in the high frequency range. The 32 KHz clock domain is also derived from a scaled-down divider of the Standby clock.

### 2.0 Power, Reset and Clocks (Continued)

### **Specifications**

Clock Generator wake-up time is 33 msec (maximum). This is measured from  $\overline{PCI\_RESET}$  deassertion until the internal 48 MHz clock is stable. When  $V_{DD3}$  exists, tolerance (long term deviation) of the output clock, relative to the 14.31818 MHz clock, is  $\pm 110$  ppm. Total tolerance is therefore  $\pm$  (input reference clock tolerance + 110 ppm). Cycle-by-cycle variance is 0.4 nsec (maximum). When only  $V_{SB3}$  exists, tolerance (long term deviation) of the output clock is  $\pm 10\%$ .

#### 2.4 TESTABILITY SUPPORT

The PC8374L device supports two testing techniques:

- In-Circuit Testing (ICT)
- XOR Tree Testing

#### 2.4.1 ICT

The In-Circuit Testing (ICT) technique, also known as "bed-of-nails", injects logic patterns to the input pins of the devices mounted on the tested board. It then checks their outputs for the correct logic levels.

The PC8374L supports this testing technique by floating (putting in TRI-STATE) all the device pins. This prevents "backdriving" the PC8374L pins by the ICT tester when a device normally controlled by PC8374L is tested (device inputs are driven by the ICT tester).

To enter TRI-STATE mode, the  $\overline{TRIS}$  pin must be pulled low (by a 10 K $\Omega$  resistor to  $V_{SS}$ ), and the  $\overline{TEST}$  pin must be left unconnected after both  $V_{DD3}$  and  $V_{SB3}$  power supplies are turned on. In addition, the  $\overline{PCL}$  RESET pin must be held low for at least 10 ms (see "VSB Power-Up Reset" on page 219 and "VDD Power-Up Reset" on page 221). After  $\overline{PCL}$  RESET is deasserted, all the device output and I/O pins are floated (put in TRI-STATE); exceptions to this are the power supply pins ( $V_{DD3}$ ,  $V_{SB3}$ ,  $V_{SS}$ ,  $V_{CORF}$ ,  $V_{BAT}$ ), analog pins ( $V_{SB5}$ , REF5V\_STBY), RSMRST, which do not float in TRI-STATE mode.

### 2.4.2 XOR Tree Testing

When the PC8374L device is mounted on a board, it can be tested using the XOR Tree technique. This test also checks the correct connection of the device pins to the board.

To enter XOR Tree mode, the  $\overline{\text{TEST}}$  pin must be pulled low (by a 10 K $\Omega$  resistor to  $V_{SS}$ ), and the  $\overline{\text{TRIS}}$  pin must be left unconnected after both  $V_{DD3}$  and  $V_{SB3}$  power supplies are turned on. In addition, the  $\overline{\text{PCI\_RESET}}$  pin must be held low for at least 10 ms (see "VSB Power-Up Reset" on page 219 and "VDD Power-Up Reset" on page 221). After  $\overline{\text{PCI\_RESET}}$  is deasserted, the device pins (including the  $\overline{\text{PCI\_RESET}}$ ,  $\overline{\text{TRIS}}$  and  $\overline{\text{TEST}}$  pins) are connected in a XOR Tree configuration and are isolated from the internal PC8374L functions.

In XOR Tree mode, all PC8374L device pins are configured as inputs, except the last pin in the tree, which is the XOR\_OUT output. The buffer type of the input pins participating in the XOR tree, is  $IN_T$  (Input, TTL compatible), regardless of the buffer type of these pins in normal device operation mode (see Section 1.4 on page 21). The input pins are chained through XOR gates, as shown in Figure 3. The power supply pins ( $V_{DD3}$ ,  $V_{SB3}$ ,  $V_{SB3}$ ,  $V_{CORF}$ ,  $V_{BAT}$ ), the analog pins ( $V_{SB5}$ , REF5V, REF5V\_STBY, RSMRST) and the not connected pins (NC) are excluded from the XOR tree.



Figure 3. XOR Tree (Simplified Diagram)

The XOR tree starts with pin 32, continues incrementally with pin 33 (the next pin in ascending order) through pins 128, 1, and 28, and ends with pin 30 (XOR\_OUT).

The maximum propagation delay through the XOR tree, from pin 32 to XOR\_OUT is 200 ns.

# 3.0 Device Architecture and Configuration

The PC8374L SuperI/O device includes a collection of legacy and proprietary functional blocks. Each functional block is described in a separate chapter. This chapter describes the structure of the PC8374L SuperI/O device and provides all logical device specific information, including specific implementation of generic blocks, system interface and device configuration.

#### 3.1 OVERVIEW

The PC8374L SuperI/O consists of the following: nine logical devices, the host interface, the Glue Functions and a central set of configuration registers.

The host, via the LPC Bus interface, can access the modules. This interface supports I/O Read/Write, Memory Read/Write, 8-bit Memory Firmware Read/Write, and 8-bit DMA transactions of the LPC bus (see Section 5.2 on page 109).

The central configuration register set is ACPI compliant and supports PnP configuration. The configuration registers are structured as a subset of the Plug and Play Standard registers, defined in Appendix A of the Plug and Play ISA Specification, Revision 1.0a by Intel<sup>®</sup> and Microsoft<sup>®</sup>. All system resources assigned to the functional blocks (Memory address space, I/O address space, IRQ numbers and DMA channels) are configured in and managed by the central configuration register set. In addition, some function-specific parameters are configurable through the configuration registers and distributed to the functional blocks through special control signals.

## 3.2 CONFIGURATION STRUCTURE AND ACCESS

The configuration structure is based on a set of banked registers that are accessed via a pair of specialized registers.

### 3.2.1 The Index-Data Register Pair

Access to the PC8374L configuration registers is via an Index-Data register pair, using only two system I/O byte locations. The base address of this register pair is determined during reset according to the state of the hardware strapping option on the  $\overline{BADDR}$  pin. Table 8 shows the selected base addresses as a function of  $\overline{BADDR}$ .

|             | I/O Address    |               |  |
|-------------|----------------|---------------|--|
| BADDR       | Index Register | Data Register |  |
| 1 (default) | 2Eh            | 2Fh           |  |
| 0           | 4Eh            | 4Fh           |  |

Table 8. BADDR Strapping Options

The Index register is an 8-bit read/write register located at the selected base address (Base+0). It is used as a pointer to the configuration register file and holds the index of the configuration register that is currently accessible via the Data register. Reading the Index register returns the last value written to it (or the default of 00h after reset).

The Data register is an 8-bit register (Base+1) used as a data path to any configuration register. Accessing the Data register actually accesses the configuration register that is currently pointed to by the Index register.

### 3.2.2 Banked Logical Device Registers Structure

Each functional block is associated with a Logical Device Number (LDN). The configuration registers are grouped into banks, where each bank holds the standard configuration registers of the corresponding logical device. Table 9 shows the LDN values of the PC8374L functional blocks. Any value not listed is reserved.

Figure 4 shows the structure of the standard configuration register file. The LDN and PC8374L configuration registers are not banked and are accessed by the Index-Data register pair only, as described above. However, the device control and device configuration registers are duplicated over nine banks, corresponding to the nine logical devices. Therefore, accessing a specific register in a specific bank is performed by two-dimensional indexing, where the LDN register selects the bank (or logical device) and the Index register selects the register within the bank. Accessing the Data register while the Index register holds a value of 30h or higher actually accesses the configuration registers of the logical device selected by the LDN register and pointed to by the Index register.



Figure 4. Structure of Standard Configuration Register File

| LDN | Functional Block                                         |
|-----|----------------------------------------------------------|
| 00h | Floppy Disk Controller (FDC)                             |
| 01h | Parallel Port (PP)                                       |
| 02h | Serial Port 2 (SP2) and InfraRed Port                    |
| 03h | Serial Port 1 (SP1)                                      |
| 04h | System Wake-Up Control (SWC)                             |
| 05h | Keyboard and Mouse Controller (KBC) - Mouse Interface    |
| 06h | Keyboard and Mouse Controller (KBC) - Keyboard Interface |

Table 9. Logical Device Number (LDN) Assignments

Write accesses to unimplemented registers (i.e., accessing the Data register while the Index register points to a non-existing register) are ignored. Read accesses return 00h on all addresses, except for 74h and 75h (DMA configuration registers), which returns 04h (indicating no DMA channel). The configuration registers are accessible immediately after reset.

# 3.2.3 Standard Configuration Register Definitions

07h 08h

In the registers below, any undefined bit is reserved. Unless otherwise noted, the following definitions also hold true:

General-Purpose I/O (GPIO) Ports

Health Management

- All registers are read/write.
- All reserved bits return 0 on reads, except where noted otherwise. To prevent unpredictable results, do not modify these bits. Use read-modify-write to prevent the values of reserved bits from being changed during write.
- Write-only registers must not use read-modify-write during updates.

## **Table 10. Standard General Configuration Registers**

| Index                                                                        | Register Name                                                                                                      | Description                                        |  |  |
|------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|--|--|
| 07h                                                                          | O7h Logical Device Number This register selects the current logical device. See Table 9 other values are reserved. |                                                    |  |  |
| 10h                                                                          | 10h Memory Mapping Enables the memory mapping of the device and configuration registers.                           |                                                    |  |  |
| 12h Memory Base Address 1 Indicates selected Memory Base address bits 23-16. |                                                                                                                    | Indicates selected Memory Base address bits 23-16. |  |  |
| 13h                                                                          | 13h Memory Base Address 2 Indicates selected Memory Base address bits 31-24.                                       |                                                    |  |  |
| 20h-2Fh                                                                      | PC8374L<br>Configuration                                                                                           | PC8374L configuration registers and ID registers.  |  |  |

### **Table 11. Logical Device Activate Register**

| Index | Register Name | Description                                                                                                     |  |
|-------|---------------|-----------------------------------------------------------------------------------------------------------------|--|
| 30h   | Activate      | Bits 7-1: Reserved Bit 0: Logical device activation control (see Section 3.3 on page 48) 0: Disabled 1: Enabled |  |

## **Table 12. Memory Space Configuration Registers**

| Index | Register Name             | Description                                                                                                                                |  |  |
|-------|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 50h   | Memory Base<br>Descriptor | Controls the mapping of a logical device to I/O or to memory when MEMEN bit in MEMMAP register is set to 1 (see Section 3.7.1 on page 52). |  |  |
|       |                           | Bit 0: Logical device mapping control (see Section 3.3 on page 48)                                                                         |  |  |
|       |                           | 0: Logical device is mapped to I/O space (default)                                                                                         |  |  |
|       |                           | 1: Logical device is mapped to Memory space                                                                                                |  |  |
|       |                           | Bits 7-1: Reserved                                                                                                                         |  |  |

## Table 13. I/O Space Configuration Registers

| Index | Register Name                                      | Description                                                                |  |  |
|-------|----------------------------------------------------|----------------------------------------------------------------------------|--|--|
| 60h   | I/O Port Base<br>Address Bits 15–8<br>Descriptor 0 | Indicates selected I/O lower limit address bits 15-8 for I/O Descriptor 0. |  |  |
| 61h   | I/O Port Base<br>Address Bits 7–0<br>Descriptor 0  | Indicates selected I/O lower limit address bits 7–0 for I/O Descriptor 0.  |  |  |
| 62h   | I/O Port Base<br>Address Bits 15–8<br>Descriptor 1 | Indicates selected I/O lower limit address bits 15–8 for I/O Descriptor 1. |  |  |
| 63h   | I/O Port Base<br>Address Bits 7–0<br>Descriptor 1  | Indicates selected I/O lower limit address bits 7–0 for I/O Descriptor 1.  |  |  |

**Table 14. Interrupt Configuration Registers** 

| Index | Register Name                    | Description                                                                                                                                                                                                                              |  |  |
|-------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 70h   | Interrupt Number                 | Indicates selected interrupt number.                                                                                                                                                                                                     |  |  |
|       | and Wake-Up on IRQ Enable        | Bits 7-5: Reserved.                                                                                                                                                                                                                      |  |  |
|       | INQ Enable                       | Bit 4: Enables a Power Management event (SIOPME) from the IRQ of the logical device. When enabled, IRQ assertion sets the respective XXX_IRQ_STS bit (XXX is MOD, MS or KBD) in the GPE1_STS_3 register (see Section 4.4.7 on page 103). |  |  |
|       |                                  | 0: Disabled (default)                                                                                                                                                                                                                    |  |  |
|       |                                  | 1: Enabled                                                                                                                                                                                                                               |  |  |
|       |                                  | <b>Note:</b> If the BIOS routine that sets IRQ does not use a Read-Modify-Write sequence, it might reset bit 4. To ensure that the system wakes up, the BIOS must set bit 4 before the system goes to sleep.                             |  |  |
|       |                                  | Bits 3-0: These bits select the interrupt number. A value of 1 selects IRQ1. A value of 15 selects IRQ15. IRQ0 is not a valid interrupt selection and represents no interrupt selection.                                                 |  |  |
|       |                                  | <b>Note:</b> Avoid selecting the same interrupt number (except 0) for different Logical Devices, as it causes the PC8374L device to behave unpredictably.                                                                                |  |  |
| 71h   | Interrupt Request<br>Type Select | Indicates the type and polarity of the interrupt request number selected in the previous register. If a logical device supports only one type of interrupt, the corresponding bit is read-only.                                          |  |  |
|       |                                  | Bits 7-2: Reserved.                                                                                                                                                                                                                      |  |  |
|       |                                  | Bit 1: Polarity of interrupt request selected in previous register                                                                                                                                                                       |  |  |
|       |                                  | 0: Low polarity                                                                                                                                                                                                                          |  |  |
|       |                                  | 1: High polarity                                                                                                                                                                                                                         |  |  |
|       |                                  | Bit 0: Type of interrupt request selected in previous register                                                                                                                                                                           |  |  |
|       |                                  | 0: Edge                                                                                                                                                                                                                                  |  |  |
|       |                                  | 1: Level                                                                                                                                                                                                                                 |  |  |

# **Table 15. DMA Configuration Registers**

| Index | Register Name           | Description                                                                                                                                                                            |  |
|-------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 74h   | DMA Channel<br>Select 0 | Indicates selected DMA channel for DMA 0 of the logical device (0 is the first DMA channel if more than one DMA channel is used).  Bits 7-3: Reserved.                                 |  |
|       |                         | Bits 2-0: These select the DMA channel for DMA 0. The valid choices are 3-0, where:                                                                                                    |  |
|       |                         | <ul> <li>A value of 0 selects DMA channel 0, 1 selects channel 1, etc.</li> <li>A value of 4 indicates that no DMA channel is active.</li> <li>The values 5-7 are reserved.</li> </ul> |  |
|       |                         | <b>Note:</b> Avoid selecting the same DMA channel (except 4) for different logical devices, as it causes the PC8374L device to behave unpredictably.                                   |  |
| 75h   | DMA Channel<br>Select 1 | Indicates selected DMA channel for DMA 1 of the logical device (1 is the second DMA channel if more than one DMA channel is used).                                                     |  |
|       |                         | Bits 7-3: Reserved.                                                                                                                                                                    |  |
|       |                         | Bits 2-0: These select the DMA channel for DMA 1. The valid choices are 3-0, where:                                                                                                    |  |
|       |                         | <ul> <li>A value of 0 selects DMA channel 0, 1 selects channel 1, etc.</li> <li>A value of 4 indicates that no DMA channel is active.</li> <li>The values 5–7 are reserved.</li> </ul> |  |
|       |                         | <b>Note:</b> Avoid selecting the same DMA channel (except 4) for different logical devices, as it causes the PC8374L device to behave unpredictably.                                   |  |

Table 16. Special Logical Device Configuration Registers

| Index   | Register Name                   | Description                                     |
|---------|---------------------------------|-------------------------------------------------|
| F0h-FFh | Logical Device<br>Configuration | Special (vendor-defined) configuration options. |

### 3.2.4 Standard Configuration Registers



Figure 5. Configuration Register Map

### **SuperI/O Configuration Registers**

The PC8374L SuperI/O configuration registers at indexes 20h (SuperI/O ID) and 27h (SuperI/O Revision ID) are used for part identification. The other configuration registers are used for global power management and selecting pin multiplexing options. For details, see Section 3.7 on page 52.

## **Logical Device Control and Configuration Registers**

A subset of these registers is implemented for each logical device. See the functional block descriptions in the following sections.

### **Control Registers**

The only implemented control register for each logical device is the Activate register at index 30h. Bit 0 of the Activate register controls the activation of the associated functional block. Activation enables access to the functional block's runtime registers and attaches its system resources, which are unassigned as long as it is not activated. Other effects may apply on a function-specific basis (such as clock enable and active pinout signaling). Access to the configuration register of the logical device is enabled even when the logical device is not activated.

#### **Standard Configuration Registers**

The standard configuration registers manage the PnP resource allocation to the functional blocks. The I/O port base address descriptor 0 is a pair of registers at Index 60–61h that hold the first 16-bit base address for the register set of the functional block. An optional 16-bit second base-address (descriptor 1) at index 62–63h is used for logical devices with more than one continuous register set. Interrupt Number and Wake-Up on IRQ Enable (index 70h) and IRQ Type Select (index 71h) allocate an IRQ line to the block and control its type. DMA Channel Select 0 (index 74h) allocates a DMA channel to the block, where applicable. DMA Channel Select 1 (index 75h) allocates a second DMA channel, where applicable.

#### Vendor-Defined Logical Device Configuration Register

The vendor-defined logical device registers start at index F0h and control function-specific parameters such as operation modes, power saving modes, pin TRI-STATE, clock rate selection and non-standard extensions to generic functions.

### 3.2.5 Default Configuration Setup

The default configuration setup of the PC8374L device is determined by the four reset types described in Section 2.2 on page 34. See the specific register descriptions for the bits affected by each reset source.

In the event of a V<sub>SB3</sub> Power-Up reset, the following default configuration is set up:

- All lock bits in the configuration registers are reset (the protected bits are unlocked).
- All the unlocked bits in the configuration registers powered by the V<sub>SB3</sub> plane are reset to their default values.

In the event of a  $V_{DD3}$  Power-Up (also induced by  $V_{SB3}$  Power-Up reset) or Hardware reset, the PC8374L device wakes up with the following default configuration setup:

- The configuration base address is 2Eh or 4Eh, according to the BADDR strap pin value, as shown in Table 8 on page 38.
- All lock bits in the configuration registers are reset (the protected bits are unlocked).
- All the actions performed by the Software reset are executed.

If a Software reset occurs, the PC8374L device wakes up with the following default configuration setup:

- All the unlocked bits in the configuration registers powered by the V<sub>DD3</sub> plane are reset to their default values.
- All logical devices are disabled (the Activation bit is reset) and the V<sub>SB3</sub>-powered logical devices (GPIO, SWC, and Health Management) remain functional but their registers cannot be accessed by the host.
- Standard configuration registers of all logical devices are set to their default values.
- National Semiconductor proprietary functions are not assigned with any default resources, and the default values of their base addresses are all 00h.
- All Legacy devices (Serial Ports, InfraRed Port, Parallel Port, Floppy Disk Controller, and Keyboard and Mouse Controller) are reset. Default values are loaded into the Legacy module runtime registers.

### 3.2.6 Memory Space Mapping

The PC8374L device configuration registers and Logical Device registers can be mapped to either I/O or memory space. The memory mapping control register (MEMMAP; see Section 3.7.1 on page 52) enables the device memory mapping, and allows memory mapping of PC8374L control and configuration registers at I/O indexes 10h-2Fh, and logical device configuration registers at I/O indexes 30h-FFh. Each logical device register can be enabled separately for memory access by memory base descriptor at I/O index 50h.

The memory base address MEM\_BASE of the PC8374L device is determined by MEMADR1 and MEMADR2 registers, which hold the high 15-bits of 32-bits memory address (see Section 3.7.2 and Section 3.7.3 on page 53). Address bit 31 is reserved to 1; this limits the PC8374L device memory mapping to the high 2GB of memory space. Address bits 0-15 are used for mapping of PC8374L device registers; this allows the PC8374L device a linear address space with total of 64K.

**Note:** The maximum value for MEM\_BASE+64K should not exceed 4G-64K-1=FFFEFFFh to avoid overlapping with the BIOS memory area (see Figure 6 on page 45); that is, the maximum value of MEM\_BASE should not exceed FFFDFFFh.

Operating System device drivers must be responsible for performing physical-to-virtual memory-address translation, including allocation of selectors that point to the PC8374L device. The device may be accessed in Protected mode by creating a selector with the physical address defined in MEMADR1 and MEMADR2 registers, and a maximum size of 64K.

Table 17 and Table 18 show how to access the memory mapped registers of PC8374L device. Table 17 shows the memory address to registers of Logical Devices with one bank, such as GPIO. This method allows access to up to 1024 registers in each Logical Device that is organized as one bank.

31 30 24 16 0 **Logical Device** Reserved **MEM BASE** Window **Register Offset** Number 1 XXX XXXX XXXX XXXX Х XXX XX XX XXXX XXXX

Table 17. PC8374L Register Memory Address

Table 18 shows the memory address to PC8374L device control and configuration registers and to registers of Logical Devices with several banks. This method allows access to up to 32 banks (and up to 32 registers in each bank) in Logical Devices that are organized in banks.

| 31       | 30 24    | 23 16     | 15     | 14 10                   | 9 5         | 4 0             |
|----------|----------|-----------|--------|-------------------------|-------------|-----------------|
| Reserved | МЕМ_     | BASE      | Window | Logical Devic<br>Number | Bank Number | Register Offset |
| 1        | xxx xxxx | xxxx xxxx | Х      | xxx xx                  | XX XXX      | x xxxx          |

Table 18. PC8374L Register Memory Address to Logical Device with Register Banks

Window bit provides duplicate addresses for registers, to be used for read and write accesses. This resolves the problem of PCI/LPC transaction buffering by some chip-sets. For example, this feature can be used to insure the order of transactions for Write 1-to-Clear or Read-to-Clear registers.

Table 19 shows the Logical Device Number (LDN) field used by memory transactions for each PC8374L internal function that can be enabled for memory transactions. Note that most of these LDNs are equivalent to those assigned by the plugand-play configuration, but they are not functionally identical.

Table 19. Logical Device Number (LDN) Assignment for Memory Space Mapping

| LDN | Functional Block                                                                                                |  |
|-----|-----------------------------------------------------------------------------------------------------------------|--|
| 04h | System Wake-Up Control (SWC) Register Offset Bit 9 = 0: SWC Registers Register Offset Bit 9 = 1: ACPI Registers |  |
| 07h | General-Purpose I/O (GPIO) Ports                                                                                |  |
| 08h | 08h Health Management                                                                                           |  |

Two types of memory transactions are supported: LPC memory read/write and LPC FWH memory read/write. The PC8374L can respond to only one transaction type at a time. The active type is controlled by TYPESEL bit in MEMADR2 register (see Section 3.7.3 on page 53). When the active type is FWH, the PC8374L responds only to transactions where the IDSEL value matches MEMFWHID field in MEMADR2 register. In this case the value of the least significant bit of MEMFWHID is also used as bit 27 of MEM\_BASE, which is the most significant bit of the FWH address.



Figure 6. PC8374L Memory Address Map

Figure 6 shows the memory address map for PC8374L device. The device control and configuration registers (I/O indexes 10h-2Fh) and Logical Device control and configuration registers (I/O indexes 30h-FFh) are located in the last 2K of the device memory range.

Figure 7 shows the memory address map of Logical Devices with register banks.

The PC8374L device control and configuration registers (I/O indexes 10h-2Fh) are located in last 32 bytes of the memory mapping, when their memory mapping is enabled by MEMMAP register (see Section 3.7.1 on page 52). Table 20 shows the memory physical addresses of these registers.

Table 20. Memory Physical Addresses of Device Configuration Registers

| Register               | I/O Index | Memory Physical Address          |  |  |
|------------------------|-----------|----------------------------------|--|--|
| PC8374L Configurations | 10h-2Fh   | MEM_BASE+7FE0h to MEM_BASE+7FFFh |  |  |



Figure 7. Logical Device Memory Map with Register Banks



Figure 8. Control and Configuration Memory Map

The memory mapping of Logical Devices control and configuration registers (I/O indexes 30h-FFh) are enabled by MEM-MAP register (see Section 3.7.1 on page 52). When enabled for memory access, these registers are grouped to 32 byte banks, one for each Logical Device as shown on Figure 8. Table 21 provides the conversion between I/O offsets and memory offsets of these registers for Logical Device number N. The offsets specified in the table should be added to MEM\_BASE+7C00h+N\*20h to get the memory physical address

Table 21. Memory Physical Addresses of Logical Device Configuration Registers

| Register                                     | I/O Index | Memory Offset |
|----------------------------------------------|-----------|---------------|
| Logical Device Control (Activate)            | 30h       | 00h           |
| Memory Base Descriptor                       | 50h       | 01h           |
| I/O Base Address Descriptor 0 Bits 15-8      | 60h       | 03h           |
| I/O Base Address Descriptor 0 Bits 7-0       | 61h       | 04h           |
| I/O Base Address Descriptor 1 Bits 15-8      | 62h       | 05h           |
| I/O Base Address Descriptor 1 Bits 7-0       | 63h       | 06h           |
| I/O Base Address Descriptor 2 Bits 15-8      | 64h       | 07h           |
| I/O Base Address Descriptor 2 Bits 7-0       | 65h       | 08h           |
| I/O Base Address Descriptor 3 Bits 15-8      | 66h       | 09h           |
| I/O Base Address Descriptor 3 Bits 7-0       | 67h       | 0Ah           |
| Interrupt Number and Wake-Up on IRQ Enable   | 70h       | 0Bh           |
| IRQ Type Select                              | 71h       | 0Ch           |
| DMA Channel Select 0                         | 74h       | 0Dh           |
| DMA Channel Select 1                         | 75h       | 0Eh           |
| Device Specific Logical Device Configuration | F0h - FFh | 10h to 1Fh    |

#### 3.3 MODULE CONTROL

Module control is performed primarily through the Activation bit (bit 0 of index 30h) of each logical device.

#### 3.3.1 Module Enable/Disable

Module control is performed primarily through the Activation bit (bit 0 of index 30h) of each logical device. The operation of each module can be controlled by the host.

Module enable/disable by the host through the LPC bus is controlled by the following bits:

- Activation bit (bit 0) in index 30h of the Standard configuration registers (see Section 3.2.3 on page 39)
- Fast Disable bit in SIOCF6 register; for the FDC, Parallel Port and Serial Port (1 and 2) / InfraRed Port modules only (see Section 3.7.9 on page 57)
- Global Enable bit (GLOBEN) in SIOCF1 register (see Section 3.7.5 on page 54)

A module is enabled only if all of these bits are set to their "enable" value.

When a module is disabled, the following takes place:

- The host system resources of the logical device (IRQ, DMA and runtime address range) are unassigned.
- Access to the standard- and device-specific Logical Device configuration registers through the LPC bus remains enabled.
- Access to the module's runtime registers through the LPC bus is disabled (transactions are ignored; SYNC cycle is not generated).

Note that disabling a V<sub>DD3</sub>-powered module (FDC, Parallel Port, Serial Ports, InfraRed Port, KBC) stops the module's internal clock to lower the power consumption; as a result, the module is not functional. V<sub>SB</sub>-powered modules remain functional.

#### 3.3.2 Floating Module Output

The pins of the Legacy modules (Serial Ports, Parallel Port, Floppy Disk Controller, Keyboard and Mouse Controller) can be floated. When the TRI-STATE Control bit (bit 0) is set in the specific module configuration register (at index F0h of the specific Logical Device in the configuration space) **and** the module is disabled (see Section 3.3.1), the module output signals are floated and the I/O signals are configured as inputs (note that the logic level at the inputs is ignored by the module, which is disabled).

Figure 9 shows the control mechanism for floating the pins of a Legacy module.



......

Figure 9. Control of Floating Legacy Module Pins

#### 3.4 INTERNAL ADDRESS DECODING

A full 16-bit address decoding is applied when accessing the configuration I/O space as well as the registers of the functional blocks. However, the number of configurable bits in the base address registers varies for each logical device.

The lower 1, 2, 3, 4 or 5 address bits are decoded in the functional block to determine the offset of the accessed register within the logical device's I/O range of 2, 4, 8, 16 or 32 bytes, respectively. The rest of the bits are matched with the base address register to decode the entire I/O range allocated to the logical device. Therefore, the lower bits of the base address register are forced to 0 (read-only), and the base address is forced to be 2, 4, 8, 16 or 32 byte-aligned, according to the size of the I/O range.

The base address of the FDC, Serial Port 1, Serial Port 2, InfraRed Port, and KBC are limited to the I/O address range of 00h to 7FXh only (bits 15-11 are forced to 0). The Parallel Port base address is limited to the I/O address range of 00h to 3F8h. The addresses of all of the non-legacy logical devices, including the Health Management, SWC and GPIO, are configurable within the full 16-bit address range (up to FFFXh).

In some special cases, other address bits are used for internal decoding (such as bit 2 in the KBC and bit 10 in the Parallel Port). The KBC has two I/O base addresses with some implied dependency between them. For more details, see the description of the base address register for each logical device.

#### 3.5 PROTECTION

The PC8374L device provides features to protect the hardware configuration from changes made by application software running on the host.

The protection is activated by the software setting a "sticky" lock bit. Each lock bit protects a group of configuration bits located either in the same register or in different registers. When the lock bit is set, the lock bit and all the protected bits become read-only and cannot be further modified by the host through the LPC bus. All the lock bits are reset by Power-Up reset, thus unlocking the protected configuration bits.

The bit locking protection mechanism is optional. The protected groups of configuration bits are described below.

#### 3.5.1 Multiplexed Pins Configuration Lock

Protects the configuration of all the multiplexed device pins.

Lock bit: LOCKMCF in SIOCF1 register (Device Configuration).

Protected bits: LOCKMCF and IOWAIT in SIOCF1 register, and all bits in SIOCF2, SIOCF3 and SIOCF4 registers (Device

Configuration).

#### 3.5.2 GPIO Ports Configuration Lock

Protects the configuration (but not the data) of all the GPIO Ports.

Lock bit: LOCKGCF in SIOCF1 register (Device Configuration).

Protected bits for each GPIO Port:LOCKGCF in SIOCF1 register, and all bits in GPCFG1 (except LOCKCFP bit), GPEVR,

GPCFG2 and GPMODE registers (Device Configuration).

#### 3.5.3 Fast Disable Configuration Lock

Protects the Fast Disable bits for all the Legacy modules.

Lock bit: LOCKFDS in SIOCF6 register (Device Configuration).

Protected bits: All bits in SIOCF6 register (except General-Purpose Scratch bits) and GLOBEN bit in SIOCF1 register

(Device Configuration).

### 3.5.4 Clock Control Lock

Protects the Clock Generator control bits.

Lock bit: LOCK in CLOCKCF register (Device Configuration). Protected bits: All bits in CLOCKCF register (Device Configuration).

#### 3.5.5 GPIO Port Lock

Protects the configuration and data of all the GPIO Ports.

Lock bit: LOCKCFP in GPCFG1 register, for each GPIO Port (Device Configuration).

Protected bits for each GPIO Port: LOCKCFP, PDNCTL, PUPCTL, OUTTYPE and OUTENA in GPCFG1 register; all bits in

GPCFG2 register (Device Configuration); the corresponding bit (to the port pin) in GPDO and GPDIO

registers (GPIO Ports).

#### 3.5.6 Health Management Configuration Lock

Protects the configuration of the Health Management module.

Lock bit: LOCKHCF in HMCFG1 register (Device Configuration).

Protected bits: All bits in HMCFG1 register (including LOCKHCF bit itself) (Device Configuration).

### 3.5.7 SWC Configuration Lock

Protects the configuration of the SWC module, including the Keyboard and Mouse wake-up configuration.

Lock bit: LOCKSCF in SWC\_CTL register (System Wake-Up Control).

Protected bits: BLINK and GRN\_YLW bits in SLEDCTL register; all bits in SWC\_CTL, ALEDCTL, LEDBLNK, XLEDCTL,

KBDWKCTL, PS2CTL and PS2KEY0-7 registers (System Wake-Up Control).

### 3.6 REGISTER TYPE ABBREVIATIONS

The following abbreviations are used to indicate the Register Type:

- R/W = Read/Write.
- R = Read from register (data written to this address is sent to a different register).
- W = Write (see above).
- RO = Read-only.
- WO = Write-only. Reading from the bit returns 0.
- R/WC = Read/Write any value to Clear. Writing any value to a bit clears it to 0.
- R/W1C = Read/Write 1 to Clear. Writing 1 to a bit clears it to 0. Writing 0 has no effect.
- R/W1S = Read/Write 1 to Set. Writing 1 to a bit sets its value to 1. Writing 0 has no effect.

In the registers below, use one of the following methods to handle the reserved bits:

- Write 0 to reserved bits, unless another "required value" is specified. This method can be used for registers containing bits of all types.
- Use read-modify-write to preserve the values of the reserved bits. This method can be used only for registers containing bits of R/W, RO, R/W1C and R/W1S types.

# 3.7 PC8374L CONFIGURATION REGISTERS

This section describes the PC8374L configuration and ID registers (i.e., registers with first level indexes in the range of 10h–2Fh).

# 3.7.1 Memory Mapping Control Register (MEMMAP)

Power Well: V<sub>DD3</sub>
Location: Index 10h
Type: Varies per bit

| Bit   | 7     | 6       | 5        | 4 | 3 | 2      | 1       | 0        |
|-------|-------|---------|----------|---|---|--------|---------|----------|
| Name  | MEMEN | LOCKMEM | Reserved |   |   | BIODIS | LDMEMEN | CFGMEMEN |
| Reset | 0     | 0       | 0        | 0 | 0 | 0      | 0       | 0        |

| Bit | Туре         | Description                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |
|-----|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| 7   | R/W or<br>RO | MEMEN (Memory Mapping Enable). When set to 1, enables memory mapping. MEMADR1 and MEMADR2 registers must be configured before this bit is set to 1.                                                                                                                                                                                       |  |  |  |  |  |  |
|     |              | Memory mapping is disabled (default)     Memory mapping is enabled                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
| 6   | R/W1S        | <b>LOCKMEM</b> ( <b>Lock Memory Mapping Configuration</b> ). When set to 1, locks the configuration registers of memory mapping: MEMMAP, MEMADR1 and MEMADR2. Once set, the bit can be cleared only by $V_{DD3}$ Power-Up reset.                                                                                                          |  |  |  |  |  |  |
|     |              | 0: R/W bits are enabled for write (default)                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |
|     |              | 1: All bits of MEMMAP, MEMADR1 and MEMADR2 registers are RO                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |
| 5-3 |              | Reserved.                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
| 2   | R/W or<br>RO | BIODIS (I/O Base Address Disable). When set to 1, disables selected 2Eh/2Fh or 4Eh/4Fh addresses acknowledged on LPC, and prevents any I/O transaction to PC8374L device. The bit disables the PC8374L 2Eh/2Fh or 4Eh/4Fh I/O mapping only when MEMEN, LDMEMEN and CFGMEMEN bits are all set to 1.                                        |  |  |  |  |  |  |
|     |              | 0: The 2Eh/2Fh or 4Eh/4Fh I/O mapping is enabled (default)                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
|     |              | 1: The 2Eh/2Fh or 4Eh/4Fh I/O mapping is disabled                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |
| 1   | R/W or<br>RO | <b>LDMEMEN (Enable Memory Mapping of Logical Devices Configuration Registers).</b> When set to 1, enables the memory mapping of Logical Devices Configuration registers (I/O index 30h-FFh). When cleared, all Logical Devices Configuration registers are I/O mapped. The bit enables memory mapping only when MEMEN bit is set to 1.    |  |  |  |  |  |  |
|     |              | 0: All Logical Devices Configuration registers are I/O mapped (default)                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |
|     |              | 1: All Logical Devices Configuration registers are Memory mapped                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |
|     |              | <b>Note:</b> When this bit is 1 (and MEMEN is 1), I/O mapping of the Logical Devices Configuration registers is still enabled (in addition to the memory mapping) when BIODIS is 0 or CFGMEMEN is 0.                                                                                                                                      |  |  |  |  |  |  |
| 0   | R/W or<br>RO | <b>CFGMEMEN (Enable Memory Mapping of Control and Configuration Registers).</b> When set to 1, enables the memory mapping of device control and configuration registers (I/O index 10h-2Fh). When cleared, the device control and configuration registers are I/O mapped. The bit enables memory mapping only when MEMEN bit is set to 1. |  |  |  |  |  |  |
|     |              | 0: All control and configuration registers are I/O mapped (default).                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |
|     |              | 1: All control and configuration registers are Memory mapped.                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |
|     |              | <b>Note:</b> When this bit is 1 (and MEMEN is 1), I/O mapping of the device control and configuration registers is still enabled (in addition to the memory mapping) when BIODIS is 0 or LDMEMEN is 0.                                                                                                                                    |  |  |  |  |  |  |

## 3.7.2 Memory Base Address Register 1 (MEMADR1)

Power Well: V<sub>DD3</sub>
Location: Index 12h
Type: R/W or RO

| Bit   | 7                     | 6  | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|-----------------------|----|---|---|---|---|---|---|
| Name  | Memory Base Address 1 |    |   |   |   |   |   |   |
| Reset |                       | 00 |   |   |   |   |   |   |

| Bit | Description                                                                             |
|-----|-----------------------------------------------------------------------------------------|
| 7-0 | Memory Base Address 1. This register indicates selected Memory Base address bits 23-16. |

## 3.7.3 Memory Base Address Register 2 (MEMADR2)

Power Well: V<sub>DD3</sub>
Location: Index 13h
Type: R/W or RO

| Bit   | 7       | 6 | 5        | 4 | 3 | 2 | 1           | 0      |
|-------|---------|---|----------|---|---|---|-------------|--------|
| Name  | TYPESEL |   | MEMFWHID |   |   |   | ry Base Add | ress 2 |
| Reset | 0       | 0 | 0        | 0 | 0 | 0 | 0           | 0      |

| Bit | Description                                                                                                                                                                                                                                                         |
|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | <b>TYPESEL (Transaction Type Select).</b> Selects the transaction type decoded for memory addresses. For address decoding of the Memory Base address, bit 31 value is 1 regardless of TYPESEL value, thus limiting the Memory Base Address to high 2G memory space. |
|     | 0: Transactions type is LPC Memory Read/Write (default)                                                                                                                                                                                                             |
|     | 1: Transactions type is LPC FWH Memory Read/Write                                                                                                                                                                                                                   |
| 6-3 | MEMFWHID (Memory FWH ID).                                                                                                                                                                                                                                           |
|     | When TYPESEL is 0: Indicates selected Memory Base address bits 30-27.                                                                                                                                                                                               |
|     | When TYPESEL is 1: indicates the IDSEL of the Firmware Memory transactions to which the PC8374L responds. The least significant bit of this field is also used as Memory Base address bit 27.                                                                       |
| 2-0 | Memory Base Address 2. Indicates selected Memory Base address bits 26-24.                                                                                                                                                                                           |

## 3.7.4 SuperI/O ID Register (SID)

This register contains the identity number of the device family. The PC8374L family is identified by the value F1.

Power Well: V<sub>SB3</sub>
Location: Index 20h
Type: RO

| Bit   | 7         | 6  | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|-----------|----|---|---|---|---|---|---|
| Name  | Family ID |    |   |   |   |   |   |   |
| Reset |           | F1 |   |   |   |   |   |   |

| Bi | it | Description                                                                                                  |
|----|----|--------------------------------------------------------------------------------------------------------------|
| 7– | -0 | Family ID. Identifies a family of devices with similar functionality but with different implemented options. |

# 3.7.5 SuperI/O Configuration 1 Register (SIOCF1)

Power Well: V<sub>DD3</sub>
Location: Index 21h
Type: Varies per bit

| Bit   | 7       | 6       | 5        | 4 | 3      | 2 | 1     | 0      |
|-------|---------|---------|----------|---|--------|---|-------|--------|
| Name  | LOCKMCF | LOCKGCF | Reserved |   | IOWAIT |   | SWRST | GLOBEN |
| Reset | 0       | 0       | 0        | 1 | 0      | 0 | 0     | 1      |

| Bit | Туре         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-----|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | R/W1S        | LOCKMCF (Lock Multiplexing Configuration). When set to 1, locks itself, IOWAIT field in SIOCF1 register, and registers SIOCF2, SIOCF3 and SIOCF4 by disabling writing to all bits in these registers. Once set, the bit can be cleared by Hardware reset.  O: R/W bits are enabled for write (default)                                                                                                                                                      |
|     |              | 1: All bits are RO                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 6   | R/W1S        | LOCKGCF (Lock GPIO Pins Configuration). When set to 1,locks the configuration registers of all GPIO pins (see Section 3.14.2 on page 74) by disabling writes to all their bits (including the LOCKGCF bit itself). The locked registers include the GPCFG1 (except LOCKCFP bit), GPEVR, GPCFG2 and GPMODE registers of all GPIO pins. Once set, this bit can be cleared by Hardware reset.  0: R/W bits are enabled for write (default)  1: All bits are RO |
| 5-4 |              | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 3-2 | R/W or<br>RO | IOWAIT (Number of I/O Wait States). Sets the number of wait states for I/O transactions through the LPC bus.  Bits 3 2 Number of Wait States 0 0: 0 (default)                                                                                                                                                                                                                                                                                               |
|     |              | 0 1: 2<br>1 0: 6<br>1 1: 12                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 1   | R/W          | SWRST (Software Reset). When set to 1, triggers the Software reset sequence (see Section 2.2.5 on page 36), after which it returns to 0. Read always returns 0. The bit is not influenced by the value of LOCKMCF.  0: Inactive (default)  1: Trigger the Software reset sequence                                                                                                                                                                           |
| 0   | R/W or<br>RO | <b>GLOBEN (Global Device Enable).</b> Enables the disabling of all logical devices by changing a single bit (to 0). In addition, when the bit is set to 1, it enables the operation of all the logical devices of the PC8374L, as long as the logical device is itself enabled (see Table 9 on page 39). The behavior of the different devices is explained in Section 3.3 on page 48.                                                                      |
|     |              | 0: All logical devices in the PC8374L device are forced to be disabled and their resources are released.  1: Enables each PC8374L logical device that is itself enabled (default); see Section 3.3.1 on page 48.                                                                                                                                                                                                                                            |

# 3.7.6 SuperI/O Configuration 2 Register (SIOCF2)

Power Well: V<sub>SB3</sub>
Location: Index 22h
Type: R/W or RO

| Bit   | 7      | 6       | 5       | 4       | 3        | 2       | 1       | 0        |
|-------|--------|---------|---------|---------|----------|---------|---------|----------|
| Name  | PMEPOL | PMETYPE | TACH2EN | TACH1EN | Reserved | TACH4EN | TACH3EN | GPIO03EN |
| Reset | 0      | 0       | 0       | 0       | 0        | 0       | 0       | 0        |

| Bit | Description                                                                                                                                                                                                                                                                         |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | PMEPOL (SIOPME Polarity). Selects the polarity of the SIOPME signal.  0: SIOPME is active low (default)  1: SIOPME is active high                                                                                                                                                   |
| 6   | PMETYPE (SIOPME Buffer Type). Selects the output buffer type of the SIOPME pin.  0: Output is open-drain and the pull-up resistor is enabled (default)  1: Output is push-pull (the pull-up resistor is disabled)                                                                   |
| 5   | TACH2EN (FANTACH2 Multiplex Control). Selects the function connected to pin GPIOE07/FANTACH2.  0: GPIOE07 port: GPIO (default)  1: FANTACH2: Health Management  For correct selection of the GPIO on this pin, also see Table 3 on page 18.                                         |
| 4   | TACH1EN (FANTACH1 Multiplex Control). Selects the function connected to pin GPIOE06/FANTACH1.  0: GPIOE06 port: GPIO (default)  1: FANTACH1: Health Management  For correct selection of the GPIO on this pin, also see Table 3 on page 18.                                         |
| 3   | Reserved.                                                                                                                                                                                                                                                                           |
| 2   | TACH4EN (FANTACH4 Multiplex Control). Selects the function connected to the GPIOE02/FANTACH4 pin.  0: GPIOE02 port: GPIO (default)  1: FANTACH4: Health Management  For correct selection of the GPIO on this pin, also see Table 3 on page 18.                                     |
| 1   | TACH3EN (FANTACH3 Multiplex Control). Selects the function connected to the GPIOE01/FANTACH3 pin. 0: GPIOE01 port: GPIO (default) 1: FANTACH3: Health Management For correct selection of the GPIO on this pin, also see Table 3 on page 18.                                        |
| 0   | GPIO03EN (GPIOE10-GPIOE13 Multiplex Control). Selects the functions connected to pins 113-116.  0: 5V_DDCSDA, 5V_DDCSCL, CC_DDCSDA, CC_DDCSCL: Glue Functions (default)  1: GPIOE10-GPIOE13 ports: GPIO  For correct selection of GPIOs on these pins, also see Table 3 on page 18. |

# 3.7.7 SuperI/O Configuration 3 Register (SIOCF3)

Power Well: Varies per bit Location: Index 23h Type: R/W or RO

| Bit        | 7                  | 6                  | 5                  | 4                | 3                  | 2                | 1         | 0                |
|------------|--------------------|--------------------|--------------------|------------------|--------------------|------------------|-----------|------------------|
| Name       | PWM3EN             | PWM2EN             | PWM1EN             | Reserved         |                    | 373COMP          | SP2EN     | IREN             |
| Reset      | 0                  | 0                  | 0                  | 0                | 0                  | 0                | 0         | 0                |
| Power Well | V <sub>BAT</sub> 1 | V <sub>BAT</sub> 1 | V <sub>BAT</sub> 1 | V <sub>SB3</sub> | V <sub>BAT</sub> 1 | V <sub>SB3</sub> | $V_{SB3}$ | V <sub>SB3</sub> |

1. See Sections 2.1 and 2.2

| Bit | Description                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| 7   | PWM3EN (FANPWM3 Multiplex Control). Selects the function connected to the GPIOE05/FANPWM3 pin. 0: GPIOE05 port: GPIO (default) 1: FANPWM3: Health Management For correct selection of this GPIO on this pin, also see Table 3 on page 18.                                                                                                                                   |  |  |  |  |  |  |
| 6   | PWM2EN (FANPWM2 Multiplex Control). Selects the function connected to the GPIOE04/FANPWM2 pin.  0: GPIOE04 port: GPIO (default)  1: FANPWM2: Health Management For correct selection of this GPIO on this pin, also see Table 3 on page 18.                                                                                                                                 |  |  |  |  |  |  |
| 5   | PWM1EN (FANPWM1 Multiplex Control). Selects the function connected to the GPIOE03/FANPWM1 pin. 0: GPIOE03 port: GPIO (default) 1: FANPWM1: Health Management For correct selection of this GPIO on this pin, also see Table 3 on page 18.                                                                                                                                   |  |  |  |  |  |  |
| 4-3 | Reserved.                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |
| 2   | 373COMP (PC87373 Compatibility Mode). Selects Serial Port 2 and InfraRed Port pinout.  Signal Name 373COMP Pinout  Bit = 0 Bit = 1  RI2 118 119  SIN2 119 121  SOUT2 120 122  DSR2 121 124  RTS2 122 125  CTS2 124 126  DTR_BOUT2 125 127  DCD2 126 128  IRRX 127 120  IRTX 128 118                                                                                         |  |  |  |  |  |  |
| 1   | SP2EN (Serial Port 2 Multiplex Control). Selects either GPIO or Serial Port 2.  0: Selects the following GPIO signals: GPIOE01, GPIOE03, GPO12, GPIOE04, GPO13, GPIOE05 and: — when 373COMP bit = 0: GPIOE00, GPIOE02 — when 373COMP bit = 1: GPIOE06, GPIOE07  1: Selects Serial Port 2 signals For correct selection of GPIOs on these pins, also see Table 3 on page 18. |  |  |  |  |  |  |
| 0   | IREN (InfraRed Multiplex Control). Selects InfraRed Port or GPIO.  0: GPIOE02, GPIOE00 (when 373COMP bit is 1) or GPIOE06, GPIOE07 (when 373COMP bit is 0) (default)  1: IRRX, IRTX signals For correct selection of GPIOs on these pins, also see Table 3 on page 18.                                                                                                      |  |  |  |  |  |  |

# 3.7.8 SuperI/O Configuration 4 Register (SIOCF4)

Power Well: V<sub>SB3</sub>
Location: Index 24h
Type: R/W or RO

| Bit   | 7    | 6        | 5 | 4         | 3 | 2         | 1 | 0 |
|-------|------|----------|---|-----------|---|-----------|---|---|
| Name  | nSWD | Reserved |   | nPCIRSTO2 |   | VddStrap2 |   |   |
| Reset | 0    | 0        | 0 | 0         | 0 | 0         | 0 | 0 |

| Bit | Description                                                                                                                                                                                                                                           |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | nSWD (SingleWire Data Multiplex Control). Selects SWD or GPIO. 0: SWD: Health Management (default) 1: GPIOE00 For correct selection of the GPIO on this pin, also see Table 3 on page 18.                                                             |
| 6   | Reserved. Must be written with 1 to have GPIO or FANTACH4 functionality on pin 105.                                                                                                                                                                   |
| 5   | Reserved.                                                                                                                                                                                                                                             |
| 4   | nPCIRSTO2 (PCI Reset Out 2 Multiplex Control). Selects PCIRST_OUT2 or GPIO.  0: PCIRST_OUT2: Glue Functions (default)  1: GPIOE12                                                                                                                     |
|     | For correct selection of the GPIO on this pin, also see Table 3 on page 18.  Note: When using GPIOE12, check that its respective default function fits the system usage of this GPIO. Failing to do so may result in irreversible damage to the chip. |
| 3-1 | Reserved.                                                                                                                                                                                                                                             |
| 0   | VddStrap2. VddStrap2 strap pin Status. Read-Only bit. The bit holds the sampled VddStrap2 pin value at V <sub>DD3</sub> power up.                                                                                                                     |

# 3.7.9 SuperI/O Configuration 6 Register (SIOCF6)

This register provides a fast way to disable one or more modules without having to access the Activate register of each (see Section 3.3.1 on page 48).

Power Well: V<sub>DD3</sub>
Location: Index 26h
Type: Varies per bit

| Bit   | 7       | 6                          | 5 | 4        | 3       | 2       | 1       | 0      |
|-------|---------|----------------------------|---|----------|---------|---------|---------|--------|
| Name  | LOCKFDS | General-Purpose<br>Scratch |   | Reserved | SER1DIS | SER2DIS | PARPDIS | FDCDIS |
| Reset | 0       | 0                          | 0 | 0        | 0       | 0       | 0       | 0      |

| Bit | Туре | Description                                                                                                                                                                                                                                                                                                                                             |
|-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   |      | LOCKFDS (Lock Fast Disable Configuration). When set to 1, locks itself, SER1DIS, SER2DIS, PARPDIS and FDCDIS bits in this register and GLOBEN bit in SIOCF1 register by disabling writing to all of these bits. Once set, this bit can be cleared by Hardware reset.  0: R/W bits are enabled for write (default)  1: All bits (except bits 6-5) are RO |
| 6-5 | R/W  | General-Purpose Scratch.                                                                                                                                                                                                                                                                                                                                |
| 4   |      | Reserved.                                                                                                                                                                                                                                                                                                                                               |

| Bit | Туре         | Description                                                                                                                                                                                                                                                                                   |
|-----|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3   | R/W or<br>RO | SER1DIS (Serial Port 1 Disable). When set to 1, forces the Serial Port 1 module to be disabled (and its resources released) regardless of the actual setting of its Activation bit (index 30).  0: Enabled or Disabled, according to Activation bit (default)  1: Disabled                    |
| 2   | R/W or<br>RO | SER2DIS (Serial Port 2 Disable). When set to 1, forces the Serial Port 2 with InfraRed Port module to be disabled (and its resources released) regardless of the actual setting of its Activation bit (index 30).  0: Enabled or Disabled, according to Activation bit (default)  1: Disabled |
| 1   | R/W or<br>RO | PARPDIS (Parallel Port Disable). When set to 1, forces the Parallel Port module to be disabled (and its resources released) regardless of the actual setting of its Activation bit (index 30).  0: Enabled or Disabled, according to Activation bit (default)  1: Disabled                    |
| 0   | R/W or<br>RO | FDCDIS (Floppy Disk Controller Disable). When set to 1, forces the Floppy Disk Controller module to be disabled (and its resources released) regardless of the actual setting of its Activation bit (index 30).  0: Enabled or Disabled, according to Activation bit (default)  1: Disabled   |

## 3.7.10 SuperI/O Revision ID Register (SRID)

This register contains the ID number of the specific family member (Chip ID) and the chip revision number (Chip Rev). The PC8374L is identified by the value '000'. The Chip Rev is incremented on each revision.

Power Well: V<sub>SB3</sub> Location: Index 27h

Type: RO

| Bit   | 7       | 6 | 5 | 4        | 3 | 2 | 1 | 0 |  |
|-------|---------|---|---|----------|---|---|---|---|--|
| Name  | Chip ID |   |   | Chip Rev |   |   |   |   |  |
| Reset | 0       | 0 | 0 | Х        | Х | Х | Х | Χ |  |

| Bit | Description                                        |
|-----|----------------------------------------------------|
| 7-5 | Chip ID. Identifies a specific device of a family. |
| 4-0 | Chip Rev. Identifies the device revision.          |

## 3.7.11 Clock Generator Control Register (CLOCKCF)

Power Well: Varies per bit Location: Index 29h Type: Varies per bit

| Bit        | 7         | 6                | 5                | 4                | 3                | 2                | 1                | 0                  |
|------------|-----------|------------------|------------------|------------------|------------------|------------------|------------------|--------------------|
| Name       | LOCK      | Reserved         |                  | CKVALID          | Reserved         |                  |                  |                    |
| Reset      | 0         | 0                | 0                | 0                | 0                | 0                | 0                | 1                  |
| Power Well | $V_{SB3}$ | V <sub>SB3</sub> | V <sub>BAT</sub> 1 |

#### 1. See Sections 2.1 and 2.2

| Bit | Туре                                                                                                                                                                                                                                                                                  | Description                                                                                                                                                                                                                 |  |  |  |  |  |  |  |  |
|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| 7   | R/W1S                                                                                                                                                                                                                                                                                 | LOCK (Lock Enable). When set to 1, locks the configuration register CLOCKCF by disabling writing to all its bits (including to the LOCK bit itself). Once set, this bit can be cleared by Hardware reset.                   |  |  |  |  |  |  |  |  |
|     |                                                                                                                                                                                                                                                                                       | : The R/W bits are enabled for write (default)                                                                                                                                                                              |  |  |  |  |  |  |  |  |
|     |                                                                                                                                                                                                                                                                                       | : All the bits are RO                                                                                                                                                                                                       |  |  |  |  |  |  |  |  |
| 6-5 |                                                                                                                                                                                                                                                                                       | Reserved.                                                                                                                                                                                                                   |  |  |  |  |  |  |  |  |
| 4   | RO CKVALID (Valid Clock Generator, Clock Status). Indicates the status of the on-chip Clock and controls the generator output clock signal. The PC8374L modules residing on the 48 domain may be enabled (see Section 3.3.1 on page 48) only after this bit is read high (generator). |                                                                                                                                                                                                                             |  |  |  |  |  |  |  |  |
|     |                                                                                                                                                                                                                                                                                       | <ol> <li>On first V<sub>DD3</sub> power-up (after V<sub>SB3</sub> power-up): Generator output clock frozen (default);</li> <li>On any other V<sub>DD3</sub> power-up: only 48 MHz clock domain frozen (default).</li> </ol> |  |  |  |  |  |  |  |  |
|     |                                                                                                                                                                                                                                                                                       | 1: All generator output clocks active (stable and toggling).                                                                                                                                                                |  |  |  |  |  |  |  |  |
| 3-0 |                                                                                                                                                                                                                                                                                       | Reserved.                                                                                                                                                                                                                   |  |  |  |  |  |  |  |  |
| 0   |                                                                                                                                                                                                                                                                                       | Reserved. Must be written with 1.                                                                                                                                                                                           |  |  |  |  |  |  |  |  |

# 3.7.12 Health Management SMBus Configuration (HMSMBCF) Register

This register may be written only once. All eight bits must be updated in a single write operation, after which the data in the register becomes read-only. The register is reset only by  $V_{SB}$  Power-Up reset following battery loss. The write lock is released on any  $V_{SB}$  Power-Up reset.

Power Well: V<sub>BAT</sub> (See Sections 2.1 and 2.2)

Location: Index 2Ah
Type: R/W or RO

| Bit   | 7        | 6 | 5          | 4 | 3 | 2 | 1 | 0 |  |
|-------|----------|---|------------|---|---|---|---|---|--|
| Name  | Reserved |   | HM_SMBSADD |   |   |   |   |   |  |
| Reset | 0        | 0 | 1          | 0 | 1 | 1 | 1 | 0 |  |

| Bit | Description                                                                                                                                                                                                                                                                                                                                                                                                               |
|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                 |
|     | HM_SMBSADD (Health Management SMBus Slave Address). Defines the slave address on the HM SMBus for the PC8374L. This address, once programmed by the host, is preserved as long as the V power is active. The 7-bit slave address is used to access the Health Management module of the PC8374L. A non-zero value read from this field indicates that HM_SMBSADD contains a valid slave address. Section 8.4.1 on page 142 |

# 3.8 FLOPPY DISK CONTROLLER (FDC) CONFIGURATION

#### 3.8.1 General Description

The generic FDC is a standard FDC with a digital data separator and is DP8473 and N82077 software compatible. The PC8374L FDC supports 14 of the 17 standard FDC signals described in the generic Floppy Disk Controller (FDC) chapter, including the following (see Section 9.1 on page 192):

- FM and MFM modes are supported.
- A logic 1 is returned during LPC I/O read cycles by all register bits reflecting the state of floating (TRI-STATE) FDC pins.

Exceptions to standard FDC are:

- Automatic media sense using MSEN0 and MSEN1 signals is not supported.
- DRATE1 is not supported.
- DR1 is not supported.
- MTR1 is not supported.

The FDC functional block registers are shown in Section 9.1 on page 192. All of these registers are V<sub>DD3</sub> powered.

### 3.8.2 Logical Device 0 (FDC) Configuration

Table 22 lists the configuration registers that affect the FDC. Only the last two registers (F0h and F1h) are described here. See Section 3.2.3 on page 39 for descriptions of the other configuration registers. All of these registers are  $V_{DD3}$  powered.

**Table 22. FDC Configuration Register** 

| Index | Configuration Register or Action                                             | Туре | Power Well       | Reset |
|-------|------------------------------------------------------------------------------|------|------------------|-------|
| 30h   | Activate (see Section 3.3.1 on page 48).                                     | R/W  | V <sub>DD3</sub> | 00h   |
| 60h   | Base Address MSB register. Bits 7-3 (for A15-11) are read-only, '00000'.     | R/W  | V <sub>DD3</sub> | 03h   |
| 61h   | Base Address LSB register. Bits 2 and 0 (for A2 and A0) are read-only, '00'. | R/W  | V <sub>DD3</sub> | F2h   |
| 70h   | Interrupt Number and Wake-Up on IRQ Enable register.                         | R/W  | V <sub>DD3</sub> | 06h   |
| 71h   | Interrupt Type. Bit 1 is read/write; other bits are read-only.               | R/W  | V <sub>DD3</sub> | 03h   |
| 74h   | DMA Channel Select.                                                          | R/W  | V <sub>DD3</sub> | 02h   |
| 75h   | Report no second DMA assignment.                                             | RO   | V <sub>DD3</sub> | 04h   |
| F0h   | FDC Configuration register.                                                  | R/W  | V <sub>DD3</sub> | 24h   |
| F1h   | Drive ID register.                                                           | R/W  | V <sub>DD3</sub> | 00h   |
| F8h   | FDC Configuration register (mirror of the register at index F0h).            | R/W  | V <sub>DD3</sub> | 24h   |

# 3.8.3 FDC Configuration Register

This register is reset to 24h.

Power Well: V<sub>DD3</sub>

Location: Indexes F0h and F8h

Type: R/W

| Bit   | 7        | 6                       | 5                             | 4                   | 3                | 2                                     | 1 | 0                    |
|-------|----------|-------------------------|-------------------------------|---------------------|------------------|---------------------------------------|---|----------------------|
| Name  | Reserved | TDR<br>Register<br>Mode | DENSEL<br>Polarity<br>Control | FDC 2Mbps<br>Enable | Write<br>Protect | PC-AT or<br>PS/2 Drive<br>Mode Select |   | TRI-STATE<br>Control |
| Reset | 0        | 0                       | 1                             | 0                   | 0                | 1                                     | 0 | 0                    |

| Bit | Туре | Description                                                                                                                                                                                                                                                                                                                       |
|-----|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   |      | Reserved.                                                                                                                                                                                                                                                                                                                         |
| 6   | R/W  | TDR Register Mode.  0: PC-AT-Compatible Drive mode; i.e., bits 7-2 of the TDR are '111111' (default)  1: Enhanced Drive mode                                                                                                                                                                                                      |
| 5   | R/W  | DENSEL Polarity Control.  0: Active low for 500 Kbps or 1 or 2 Mbps data rates  1: Active high for 500 Kbps or 1 or 2 Mbps data rates (default)                                                                                                                                                                                   |
| 4   | R/W  | FDC 2Mbps Enable. Is set only when a 2 Mbps drive is used.  0: 2 Mbps disabled and the FDC clock is 24 MHz (default)  1: 2 Mbps enabled and the FDC clock is 48 MHz                                                                                                                                                               |
| 3   | R/W  | <ul> <li>Write Protect. Enables forcing of write protect functionality by software. When set, writes to the floppy disk drive are disabled. This effect is identical to an active WP signal.</li> <li>0: Write protected according to WP signal (default)</li> <li>1: Write protected regardless of value of WP signal</li> </ul> |
| 2   | R/W  | PC-AT or PS/2 Drive Mode Select.  0: PS/2 Drive mode  1: PC-AT Drive mode (default)                                                                                                                                                                                                                                               |
| 1   |      | Reserved.                                                                                                                                                                                                                                                                                                                         |
| 0   | R/W  | TRI-STATE Control. When this bit is set to 1 and the logical device is inactive, the logical device output pins are in TRI-STATE (see Section 3.3.2 on page 48).                                                                                                                                                                  |
|     |      | Normal outputs (default)     TRI-STATE outputs when the logical device is inactive                                                                                                                                                                                                                                                |

## 3.8.4 Drive ID Register

This register is reset to 00h. This register controls bits 5 and 4 of the TDR register in Enhanced mode.

Power Well: V<sub>DD3</sub> Location: Index F1h Type: R/W

| Bit   | 7 | 6 | 5     | 4    | 3 | 2 | 1 | 0 |
|-------|---|---|-------|------|---|---|---|---|
| Name  |   |   | Drive | 0 ID |   |   |   |   |
| Reset | 0 | 0 | 0     | 0    | 0 | 0 | 0 | 0 |

| Bit | Description                                                                                                   |
|-----|---------------------------------------------------------------------------------------------------------------|
| 7-2 | Reserved.                                                                                                     |
| 1-0 | Drive 0 ID. When drive 0 is accessed, these bits are reflected on bits 5-4 of the TDR register, respectively. |

**Usage Hints:** Some BIOS implementations support FDDs with automatic media sense; in this case, bit 5 of TDR register in Enhanced mode is interpreted as valid media sense when it is cleared to 0. If drive 0 and/or drive 1 do not support automatic media sense, bits 1 and/or 3 of the Drive ID register must be set to 1 (to indicate non-valid media sense). When Drive 0 or Drive 1 is selected, the Drive ID bit is reflected on bit 5 of TDR register in Enhanced mode.

## 3.9 PARALLEL PORT (PP) CONFIGURATION

### 3.9.1 General Description

The PC8374L Parallel Port supports all IEEE1284 standard communication modes: Compatibility (also known as Standard or SPP), Bi-directional (known also as PS/2), FIFO, EPP (also known as mode 4) and ECP (with an optional Extended ECP mode).

The Parallel Port includes two groups of runtime registers (see Section 9.2 on page 194):

- A group of 21 registers at first level offset, sharing 14 entries. Three of these registers (at offsets 403h, 404h and 405h) are used only in Extended ECP mode.
- A group of four registers, used only in Extended ECP mode, is accessed by a second level offset.

The desired mode is selected by the ECR runtime register (offset 402h). The selected mode determines which runtime registers are used and which address bits are used for the base address. The Parallel Port functional block registers are shown in Section 9.2 on page 194. All of these registers are  $V_{DD3}$  powered.

### 3.9.2 Logical Device 1 (PP) Configuration

Table 23 lists the configuration registers that affect the Parallel Port. Only the last register (F0h) is described here. See Section 3.2.3 on page 39 for descriptions of the other configuration registers. All of these registers are V<sub>DD3</sub> powered.

**Table 23. Parallel Port Configuration Registers** 

| Index | Configuration Register or Action                                                                                                                                                                                                                                            | Туре | Power Well       | Reset |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------------------|-------|
| 30h   | Activate (see Section 3.3.1 on page 48).                                                                                                                                                                                                                                    | R/W  | V <sub>DD3</sub> | 00h   |
| 60h   | Base Address MSB register. Bits 7-3 (for A15-11) are read-only, '00000'. Bit 2 (for A10) must be '0'.                                                                                                                                                                       | R/W  | V <sub>DD3</sub> | 02h   |
| 61h   | Base Address LSB register. Bits 1 and 0 (A1 and A0) are read-only, '00'. For ECP mode 4 (EPP) or when using Extended registers, bit 2 (A2) must also be '0'.                                                                                                                | R/W  | V <sub>DD3</sub> | 78h   |
| 70h   | Interrupt Number and Wake-Up on IRQ Enable register.                                                                                                                                                                                                                        | R/W  | V <sub>DD3</sub> | 07h   |
| 71h   | Interrupt Type: - Bits 7-2 are read-only Bit 1 is a read/write bit Bit 0 is read-only. It reflects the interrupt type dictated by the Parallel Port operation mode. The bit is set to 1 (level interrupt) in Extended mode and cleared (edge interrupt) in all other modes. | R/W  | V <sub>DD3</sub> | 02h   |
| 74h   | DMA Channel Select.                                                                                                                                                                                                                                                         | R/W  | V <sub>DD3</sub> | 04h   |
| 75h   | Report no second DMA assignment.                                                                                                                                                                                                                                            | RO   | V <sub>DD3</sub> | 04h   |
| F0h   | Parallel Port Standard Configuration register.                                                                                                                                                                                                                              | R/W  | V <sub>DD3</sub> | F2h   |
| F8h   | Parallel Port Modified Configuration register.                                                                                                                                                                                                                              | R/W  | V <sub>DD3</sub> | 07h   |

# 3.9.3 Parallel Port Standard Configuration Register

This register is reset to F2h.

Power Well: V<sub>DD3</sub>
Location: Index F0h
Type: R/W

| Bit   | 7                         | 6 | 5                              | 4    | 3     | 2                        | 1                    | 0 |
|-------|---------------------------|---|--------------------------------|------|-------|--------------------------|----------------------|---|
| Name  | Parallel Port Mode Select |   | Extended<br>Register<br>Access | Rese | erved | Power<br>Mode<br>Control | TRI-STATE<br>Control |   |
| Reset | 1                         | 1 | 1                              | 1    | 0     | 0                        | 1                    | 0 |

| Bit | Description                                                                                                                                                                         |  |  |  |  |  |  |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| 7-5 | Parallel Port Mode Select. The mode selected by writing to these bits is reflected by bits 3-0 in the Parallel Port Modified Configuration Register (see Section 3.9.4 on page 65). |  |  |  |  |  |  |
|     | Bits                                                                                                                                                                                |  |  |  |  |  |  |
|     | 7 6 5 Mode                                                                                                                                                                          |  |  |  |  |  |  |
|     | 0 0 0: SPP-Compatible mode. PD7-0 are always output signals                                                                                                                         |  |  |  |  |  |  |
|     | 0 0 1: SPP Extended mode. PD7-0 direction is controlled by software                                                                                                                 |  |  |  |  |  |  |
|     | 0 1 0: EPP 1.7 mode                                                                                                                                                                 |  |  |  |  |  |  |
|     | 0 1 1: EPP 1.9 mode                                                                                                                                                                 |  |  |  |  |  |  |
|     | 1 0 0: ECP mode (IEEE1284 register set), with no support for EPP mode                                                                                                               |  |  |  |  |  |  |
|     | 1 0 1: Reserved                                                                                                                                                                     |  |  |  |  |  |  |
|     | 1 1 0: Reserved                                                                                                                                                                     |  |  |  |  |  |  |
|     | 1 1 1: ECP mode (IEEE1284 register set), with EPP mode selectable as mode "100" (default)                                                                                           |  |  |  |  |  |  |
|     | Selection of EPP 1.7 or 1.9 in ECP mode "100" is controlled by bit 4 of the Control2 configuration register of the Parallel Port at offset 02h.                                     |  |  |  |  |  |  |
|     | Note: Before setting bits 7-5, enable the Parallel Port and set CTR/DCR (at base address + 2) to C4h.                                                                               |  |  |  |  |  |  |
| 4   | Extended Register Access.                                                                                                                                                           |  |  |  |  |  |  |
|     | 0: Registers at base (address) + 403h, base + 404h and base + 405h are not accessible (reads and writes are ignored)                                                                |  |  |  |  |  |  |
|     | 1: Registers at base (address) + 403h, base + 404h and base + 405h are accessible. This option supports runtime configuration within the Parallel Port address space (default).     |  |  |  |  |  |  |
| 3-2 | Reserved.                                                                                                                                                                           |  |  |  |  |  |  |
| 1   | Power Mode Control. When the logical device is active:                                                                                                                              |  |  |  |  |  |  |
|     | 0: Parallel Port clock disabled. ECP modes and EPP time-out are not functional when the logical device is active. Registers are maintained.                                         |  |  |  |  |  |  |
|     | 1: Parallel Port clock enabled. All operation modes are functional when the logical device is active (default).                                                                     |  |  |  |  |  |  |
| 0   | TRI-STATE Control. When this bit is set to 1 and the logical device is inactive, the logical device output pins are in TRI-STATE (see Section 3.3.2 on page 48).                    |  |  |  |  |  |  |
|     | 0: Normal outputs (default)                                                                                                                                                         |  |  |  |  |  |  |
|     | 1: TRI-STATE outputs when the logical device is inactive                                                                                                                            |  |  |  |  |  |  |

# 3.9.4 Parallel Port Modified Configuration Register

This register is reset to 07h.

Power Well: V<sub>DD3</sub>
Location: Index F8h
Type: R/W

| Bit   | 7        | 6 | 5 | 4 | 3                                  | 2 | 1 | 0 |  |
|-------|----------|---|---|---|------------------------------------|---|---|---|--|
| Name  | Reserved |   |   |   | Reserved Parallel Port Mode Select |   |   |   |  |
| Reset | 0        | 0 | 0 | 0 | 0                                  | 1 | 1 | 1 |  |

| Bit | Description  |                                                                                                                                                                |  |  |  |  |  |  |
|-----|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| 7-4 | Reserved.    |                                                                                                                                                                |  |  |  |  |  |  |
| 3-0 |              | rt Mode Select. The mode selected by writing to these bits is reflected by bits 7-5 in the Parallel ard Configuration Register (see Section 3.9.3 on page 64). |  |  |  |  |  |  |
|     | Bits         |                                                                                                                                                                |  |  |  |  |  |  |
|     | 3 2 1 0      | Mode                                                                                                                                                           |  |  |  |  |  |  |
|     | 0 0 0 1:     | SPP Extended mode. PD7-0 direction is controlled by software                                                                                                   |  |  |  |  |  |  |
|     | 0 0 1 0:     | EPP 1.9 mode                                                                                                                                                   |  |  |  |  |  |  |
|     | 0 1 0 0:     | ECP mode (IEEE1284 register set), with no support for EPP mode                                                                                                 |  |  |  |  |  |  |
|     | 1 0 0 0:     | SPP-Compatible mode. PD7-0 are always output signals                                                                                                           |  |  |  |  |  |  |
|     | 0 1 1 1:     | ECP mode (IEEE1284 register set), with EPP mode selectable as mode "0100" (default)                                                                            |  |  |  |  |  |  |
|     | 1 0 1 0:     | EPP 1.7 mode                                                                                                                                                   |  |  |  |  |  |  |
|     | Other:       | Reserved (writing a reserved value causes unpredictable behavior of the Parallel Port)                                                                         |  |  |  |  |  |  |
|     |              | f EPP 1.7 or 1.9 in ECP mode "0100" is controlled by bit 4 of Control2 configuration register of the rt at offset 02h.                                         |  |  |  |  |  |  |
|     | Note: Before | re setting bits 3-0, enable the Parallel Port and set CTR/DCR (at base address + 2) to C4h.                                                                    |  |  |  |  |  |  |

### 3.10 SERIAL PORT 2 WITH INFRARED CONFIGURATION

#### 3.10.1 General Description

Serial Port 2 provides UART functionality by supporting serial data communication with remote peripheral device or modem. The functional blocks can function as a standard 16450 or 16550 or as an Extended UART.

Serial Port 2 includes four register banks, each containing eight runtime registers, as shown in Section 9.3 on page 196. All of these registers are  $V_{\rm DD3}$  powered.

### 3.10.2 Logical Device 2 (SP2) Configuration

Table 24 lists the configuration registers that affect Serial Port 2. Only the last register (F0h) is described here. See Section 3.2.3 on page 39 for descriptions of the other configuration registers. All of these registers are V<sub>DD3</sub> powered.

Table 24. Serial Port 2 with InfraRed Port Configuration Registers

| Index | Configuration Register or Action                                        | Туре | Power Well       | Reset |
|-------|-------------------------------------------------------------------------|------|------------------|-------|
| 30h   | Activate (see Section 3.3.1 on page 48).                                | R/W  | V <sub>DD3</sub> | 00h   |
| 60h   | Base Address MSB register. Bits 7-3 (for A15-11) are read-only, 00000b. | R/W  | V <sub>DD3</sub> | 02h   |
| 61h   | Base Address LSB register. Bit 2-0 (for A2-0) are read-only, 000b.      | R/W  | V <sub>DD3</sub> | F8h   |
| 70h   | Interrupt Number and Wake-Up on IRQ Enable register.                    | R/W  | V <sub>DD3</sub> | 03h   |
| 71h   | Interrupt Type. Bit 1 is R/W; other bits are read-only.                 | R/W  | V <sub>DD3</sub> | 03h   |
| 74h   | DMA Channel Select 0 (RX_DMA).                                          | R/W  | V <sub>DD3</sub> | 04h   |
| 75h   | DMA Channel Select 1 (TX_DMA).                                          | R/W  | V <sub>DD3</sub> | 04h   |
| F0h   | Serial Port 2 Configuration 1 register.                                 | R/W  | V <sub>DD3</sub> | 02h   |

# 3.10.3 Serial Port 2 Configuration 1 Register

This register is reset to 02h.

Power Well: V<sub>DD</sub>
Location: Index F0h
Type: R/W

| Bit   | 7                        | 6 | 5    | 4     | 3                 | 2                        | 1                    | 0 |
|-------|--------------------------|---|------|-------|-------------------|--------------------------|----------------------|---|
| Name  | Bank<br>Select<br>Enable |   | Rese | erved | Busy<br>Indicator | Power<br>Mode<br>Control | TRI-STATE<br>Control |   |
| Reset | 0                        | 0 | 0    | 0     | 0                 | 0                        | 1                    | 0 |

| Bit | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 7   | <ul> <li>Bank Select Enable. Enables bank switching for Serial Port 2.</li> <li>O: All attempts to access the extended registers in Serial Port 2 are ignored (default)</li> <li>1: Enables bank switching for Serial Port 2</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
| 6-3 | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| 2   | Busy Indicator. This read-only bit can be used by power management software to decide when to power-down the Serial Port 2 logical device.  0: No transfer in progress (default)  1: Transfer in progress                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| 1   | Power Mode Control. The logical device can be active in two modes:  0: Low Power mode: When the logical device is active in Low Power mode,  - The Serial Port 2 clock is disabled.  - The output signals are set to their default states.  - The RI input signal can be programed to generate an interrupt.  - Registers are maintained (unlike the activation bit in Index 30h, which also prevents access to Serial Port 2 registers).  1: Normal Power mode: When the logical device is active in Normal Power mode,  - Serial Port 2 clock enabled.  - Serial Port 2 is functional when the logical device is active (default). |  |  |  |  |  |
| 0   | TRI-STATE Control. When this bit is set to 1 and the logical device is inactive, the logical device output pins are in TRI-STATE (see Section 3.3.2 on page 48). Exception to this is the IRTX pin, which is driven to 0 when InfraRed is inactive and is not affected by this bit.  0: Normal outputs (default)  1: TRI-STATE outputs when the logical device is inactive                                                                                                                                                                                                                                                           |  |  |  |  |  |

### 3.11 SERIAL PORT 1 CONFIGURATION

#### 3.11.1 General Description

Serial Port 1 provides UART functionality by supporting serial data communication with a remote peripheral device or a modem. The functional blocks can function as a standard 16450 or 16550 or as an Extended UART.

Serial Port 1 includes four register banks, each containing eight runtime registers, as shown in Section 9.3 on page 196. All registers are  $V_{DD3}$  powered.

### 3.11.2 Logical Device 3 (SP1) Configuration

Table 25 lists the configuration registers that affect Serial Port 1. Only the last register (F0h) is described here. See Section 3.2.3 on page 39 for descriptions of the other configuration registers. All of these registers are V<sub>DD3</sub> powered.

Table 25. Serial Port 1 Configuration Registers

| Index | Configuration Register or Action                                         | Туре | Power Well       | Reset |
|-------|--------------------------------------------------------------------------|------|------------------|-------|
| 30h   | Activate (see Section 3.3.1 on page 48).                                 | R/W  | V <sub>DD3</sub> | 00h   |
| 60h   | Base Address MSB register. Bits 7-3 (for A15-11) are read-only, '00000'. | R/W  | V <sub>DD3</sub> | 03h   |
| 61h   | Base Address LSB register. Bits 2-0 (for A2-0) are read-only, '000'.     | R/W  | V <sub>DD3</sub> | F8h   |
| 70h   | Interrupt Number and Wake-Up on IRQ Enable register.                     | R/W  | V <sub>DD3</sub> | 04h   |
| 71h   | Interrupt Type. Bit 1 is R/W; other bits are read-only.                  | R/W  | V <sub>DD3</sub> | 03h   |
| 74h   | Report no DMA Assignment.                                                | RO   | V <sub>DD3</sub> | 04h   |
| 75h   | Report no DMA Assignment.                                                | RO   | V <sub>DD3</sub> | 04h   |
| F0h   | Serial Port 1 Configuration register.                                    | R/W  | V <sub>DD3</sub> | 02h   |

# 3.11.3 Serial Port 1 Configuration Register

This register is reset to 02h.

Power Well: V<sub>DD3</sub>
Location: Index F0h
Type: R/W

| Bit   | 7                        | 6 | 5        | 4 | 3 | 2 | 1                        | 0                    |
|-------|--------------------------|---|----------|---|---|---|--------------------------|----------------------|
| Name  | Bank<br>Select<br>Enable |   | Reserved |   |   |   | Power<br>Mode<br>Control | TRI-STATE<br>Control |
| Reset | 0                        | 0 | 0        | 0 | 0 | 0 | 1                        | 0                    |

|     | т                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Bit | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |
| 7   | Bank Select Enable. Enables bank switching for Serial Port 1.  0: All attempts to access the extended registers in Serial Port 1 are ignored (default)  1: Enables bank switching for Serial Port 1                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |
| 6-3 | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
| 2   | Busy Indicator. This read-only bit can be used by power management software to decide when to power down the Serial Port 1 logical device.  0: No transfer in progress (default)  1: Transfer in progress                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
| 1   | Power Mode Control. The logical device can be active in two modes:  0: Low Power mode: When the logical device is active in Low Power mode,  - The Serial Port 1 clock is disabled.  - The output signals are set to their default states.  - The RI input signal can be programed to generate an interrupt.  - Registers are maintained (unlike the activation bit in Index 30h, which also prevents access to the Serial Port 1 registers).  1: Normal Power mode: When the logical device is active in Normal Power mode,  - Serial Port 1 clock enabled.  - Serial Port 1 is functional when the logical device is active (default). |  |  |  |  |  |  |
| 0   | TRI-STATE Control. When this bit is set to 1 and the logical device is inactive, the logical device output pins are in TRI-STATE (see Section 3.3.2 on page 48).  0: Normal outputs (default)  1: TRI-STATE outputs when the logical device is inactive                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |

# 3.12 SYSTEM WAKE-UP CONTROL (SWC) CONFIGURATION

#### 3.12.1 General Description

System Wake-Up Control provides wake-up and power management functionality according to the ACPI specification (see Section 4.1 on page 81). Its registers are  $V_{SB3}$  powered.

# 3.12.2 Logical Device 4 (SWC) Configuration

Table 26 lists the configuration registers that affect the SWC. See Section 3.2.3 on page 39 for a detailed description of these registers. All of these registers are  $V_{DD3}$  powered.

Table 26. System Wake-Up Control (SWC) Configuration Registers

| Index | Configuration Register or Action                                                                                                 | Туре | Power Well       | Reset |
|-------|----------------------------------------------------------------------------------------------------------------------------------|------|------------------|-------|
| 30h   | Activate. When bit 0 is cleared, the runtime registers of this logical device are not accessible (see Section 3.3.1 on page 48). | R/W  | V <sub>DD3</sub> | 00h   |
| 50h   | Memory Base Descriptor.                                                                                                          | R/W  | V <sub>DD3</sub> | 00h   |
| 60h   | SWC Base Address MSB register.                                                                                                   | R/W  | V <sub>DD3</sub> | 00h   |
| 61h   | SWC Base Address LSB register. Bits 3-0 (for A3-0) are read-only, '0000'.                                                        | R/W  | V <sub>DD3</sub> | 00h   |
| 62h   | GPE1_BLK Base Address MSB register.                                                                                              | R/W  | V <sub>DD3</sub> | 00h   |
| 63h   | GPE1_BLK Base Address LSB register. Bits 3-0 (for A3-0) are read-only, '0000'.                                                   | R/W  | V <sub>DD3</sub> | 00h   |
| 70h   | Interrupt Number.                                                                                                                | R/W  | V <sub>DD3</sub> | 00h   |
| 71h   | Interrupt Type. Bit 1 is read/write. Other bits are read-only.                                                                   | R/W  | V <sub>DD3</sub> | 03h   |
| 74h   | Report no DMA assignment.                                                                                                        | RO   | V <sub>DD3</sub> | 04h   |
| 75h   | Report no DMA assignment.                                                                                                        | RO   | V <sub>DD3</sub> | 04h   |

<sup>1.</sup> The logical device runtime registers are maintained and all wake-up detection mechanisms are functional.

### 3.13 KEYBOARD AND MOUSE CONTROLLER (KBC) CONFIGURATION

### 3.13.1 General Description

The KBC is implemented physically as a single hardware module and houses two separate logical devices: a Mouse controller (Logical Device 5) and a Keyboard controller (Logical Device 6). The KBC is functionally equivalent to the industry standard 8042A Keyboard controller. Technical references for the standard 8042A Keyboard Controller may serve as detailed technical references for the KBC.

The Keyboard and Mouse Controller runtime registers are described in Section 9.5 on page 206. All registers are V<sub>DD3</sub> powered.

### 3.13.2 Logical Devices 5 and 6 (Mouse and Keyboard) Configuration

Tables 27 and 28 list the configuration registers that affect the Mouse and Keyboard logical devices. Only the last register (F0h) is described here. See Section 3.2.3 on page 39 for descriptions of the other configuration registers. The KBC module is activated and the access to the runtime registers (pointed at by the base addresses at indexes 60h-63h) is enabled when either the Mouse logical device (5) or the Keyboard logical device (6) is activated (by setting the activation bit at index 30h). Because the IRQ configuration resources are separate for each logical device (Mouse or Keyboard), the specific logical device must be activated to enable its IRQ resources. All of these registers are  $V_{DD3}$  powered, with the exception of the KBC Configuration register (F0h), which is both  $V_{DD3}$  and  $V_{SB3}$  powered.

**Table 27. Mouse Configuration Registers** 

| Index | Mouse Configuration Register or Action                                                                                                                                                          | Туре | Power Well       | Reset |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------------------|-------|
| 30h   | Activate (see Section 3.2.3 on page 39). When the Mouse of the KBC is inactive, the IRQ selected by the Mouse Interrupt Number and Wake-Up on IRQ Enable register (index 70h) are not asserted. | R/W  | V <sub>DD3</sub> | 00h   |
| 70h   | Mouse Interrupt Number and Wake-Up on IRQ Enable register.                                                                                                                                      | R/W  | $V_{DD3}$        | 0Ch   |
| 71h   | Mouse Interrupt Type. Bits 1,0 are read/write; other bits are read-only.                                                                                                                        | R/W  | V <sub>DD3</sub> | 02h   |
| 74h   | Report no DMA assignment.                                                                                                                                                                       | RO   | V <sub>DD3</sub> | 04h   |
| 75h   | Report no DMA assignment.                                                                                                                                                                       | RO   | $V_{DD3}$        | 04h   |

**Table 28. Keyboard Configuration Registers** 

| Index | Keyboard Configuration Register or Action                                                                                                                                                             | Туре | Power Well                         | Reset |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------------------------------------|-------|
| 30h   | Activate (see Section 3.2.3 on page 39). When the Keyboard of the KBC is inactive, the IRQ selected by the Keyboard Interrupt Number and Wake-Up on IRQ Enable register (index 70h) are not asserted. | R/W  | V <sub>DD3</sub>                   | 00h   |
| 60h   | Base Address MSB register. Bits 7-3 (for A15-11) are read-only, '00000'.                                                                                                                              | R/W  | V <sub>DD3</sub>                   | 00h   |
| 61h   | Base Address LSB register. Bits 2-0 (for A2-0) are read-only, '000'.                                                                                                                                  | R/W  | V <sub>DD3</sub>                   | 60h   |
| 62h   | Command Base Address MSB register. Bits 7-3 (for A15-11) are read-only, '00000'.                                                                                                                      | R/W  | V <sub>DD3</sub>                   | 00h   |
| 63h   | Command Base Address LSB. Bits 2-0 (for A2-0) are read-only, '100'.                                                                                                                                   | R/W  | V <sub>DD3</sub>                   | 64h   |
| 70h   | KBD Interrupt Number and Wake-Up on IRQ Enable register.                                                                                                                                              | R/W  | V <sub>DD3</sub>                   | 01h   |
| 71h   | KBD Interrupt Type. Bits 1,0 are read/write; others are read-only.                                                                                                                                    | R/W  | V <sub>DD3</sub>                   | 02h   |
| 74h   | Report no DMA assignment.                                                                                                                                                                             | RO   | V <sub>DD3</sub>                   | 04h   |
| 75h   | Report no DMA assignment.                                                                                                                                                                             | RO   | V <sub>DD3</sub>                   | 04h   |
| F0h   | KBC Configuration register.                                                                                                                                                                           | R/W  | V <sub>DD3</sub> /V <sub>SB3</sub> | 40h   |

### 3.13.3 KBC Configuration Register

This register is reset to 40h.

Power Well:  $V_{DD3}$  and  $V_{SB3}$  (see Note 1)

Location: Index F0h
Type: R/W

| Bit   | 7        | 6         | 5    | 4                          | 3 | 2    | 1     | 0                    |
|-------|----------|-----------|------|----------------------------|---|------|-------|----------------------|
| Name  | KBC Cloc | ck Source | Rese | Reserved SWAP <sup>1</sup> |   | Rese | erved | TRI-STATE<br>Control |
| Reset | 0        | 1         | 0    | 0                          | 0 | 0    | 0     | 0                    |

1. This bit is powered from the  $\rm V_{SB3}$  well and is reset by  $\rm V_{SB3}$  Power-Up reset.

| Bit | Description                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |  |  |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| 7-6 | KBC Clock Source. The clock source can be changed only when the KBC is inactive (disabled).                                                                                                                                                                                                                                                         |  |  |  |  |  |  |  |  |
|     | Bits<br>7 6 Source                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |  |  |
|     | 0 0: 8 MHz 0 1: 12 MHz (default) 1 0: 16 MHz 1 1: Reserved                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |  |  |
| 5-4 | Reserved.                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |  |
| 3   | <b>SWAP (Swap Keyboard and Mouse Inputs).</b> When this bit is set, the keyboard signals (KBCLK and KBDAT) are swapped with the mouse signals (MCLK and MDAT). This bit is used both by the KBC module and by the Keyboard/Mouse Wake-Up Detector in the SWC module. The bit is reset to the default value by V <sub>SB3</sub> Power-Up reset only. |  |  |  |  |  |  |  |  |
|     | 0: No swapping (default)                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |  |  |
|     | 1: Swaps the keyboard and mouse signals                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |  |  |
| 2-1 | Reserved.                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |  |
| 0   | TRI-STATE Control. When this bit is set, the Keyboard pins (KBCLK, KBDAT) and the Mouse pins (MCLK, MDAT) are in TRI-STATE (see Section 3.3.2 on page 48), if both the Keyboard and the Mouse logical devices are inactive.                                                                                                                         |  |  |  |  |  |  |  |  |
|     | 0: Normal outputs (default)                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |  |  |
|     | 1: TRI-STATE outputs when the Keyboard and the Mouse logical devices are inactive                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |  |

### **Usage Hints:**

- 1. To change the clock frequency of the KBC:
  - a. Disable the KBC logical devices.
  - b. Change the frequency setting.
  - c. Enable the KBC logical devices.
- 2. Before swapping between the Keyboard and Mouse Interface pins, disable the KBC logical devices and their pins. After swapping, the software must issue a synchronization command to the Keyboard and Mouse through the KBC to regain synchronization with these devices.

## 3.14 GENERAL-PURPOSE INPUT/OUTPUT (GPIO) PORTS CONFIGURATION

## 3.14.1 General Description

The GPIO functional block includes 16 pins arranged in two ports:

- Port 0 contains eight GPIOE pins (i.e., GPIO pins with event detection).
- Port 1 contains seven GPIOE pin and one GPIO pin.

The two ports (excluding GPIO15) have full event detection capability, enabling them to trigger an IRQ and/or SMI. In addition, through the SWC functional block, they can trigger the SIOPME signal.

A configuration option to route GPIOE16 input to GPIOE11 (or GPO11) output is supported. When enabled, GPIOE11 outputs the data appearing on GPIOE16, ignoring its data output register. For proper operation, GPIOE11 and GPIOE16 need both to be configured correctly. Undefined results otherwise.

The runtime registers associated with the ports are arranged in the GPIO address space as shown in Table 29. Each GPIO port with wake-up event detection capability has five runtime registers. The GPIO base address is 32-byte aligned. Address bits 4-0 are used to indicate the register offset.

The runtime registers implemented in the PC8374L devices are shown in Table 29. All of these registers are  $V_{SB3}$  powered.

Table 29. Runtime Registers in GPIO Address Space

|        |          |                     |      |                  | Туре       |            |
|--------|----------|---------------------|------|------------------|------------|------------|
| Offset | Mnemonic | Register Name       | Port | Power Well       | SEPDIO = 1 | SEPDIO = 0 |
| 00h    | GPDO0    | GPIO Data Out 0     | 0    | V <sub>SB3</sub> | R/W        | RO         |
| 01h    | GPDI0    | GPIO Data In 0      |      | V <sub>SB3</sub> | RO         | RO         |
| 02h    | GPEVEN0  | GPIO Event Enable 0 |      | V <sub>SB3</sub> | R/W        | RO         |
| 03h    | GPEVST0  | GPIO Event Status 0 |      | V <sub>SB3</sub> | R/W1C      | RO         |
| 04h    | GPDO1    | GPIO Data Out 1     | 1    | V <sub>SB3</sub> | R/W        | RO         |
| 05h    | GPDI1    | GPIO Data In 1      |      | V <sub>SB3</sub> | RO         | RO         |
| 06h    | GPEVEN1  | GPIO Event Enable 1 |      | V <sub>SB3</sub> | R/W        | RO         |
| 07h    | GPEVST1  | GPIO Event Status 1 |      | V <sub>SB3</sub> | R/W1C      | RO         |
| 15h    | GPDIO0   | GPIO Data In/Out 0  | 0    | V <sub>SB3</sub> | R/W        | R/W        |
| 16h    | GPDIO1   | GPIO Data In/Out 1  | 1    | V <sub>SB3</sub> | R/W        | R/W        |

### 3.14.2 Logical Device 7 (GPIO) Configuration

Table 30 lists the configuration registers that affect the GPIO. Only the last five registers (F0h-F3h and F8h) are described here. See Section 3.2.3 on page 39 for a detailed description of the other configuration registers. The standard configuration registers are powered by  $V_{\rm DD3}$ ; however, the specific configuration registers are powered by  $V_{\rm SB3}$ .

**Table 30. GPIO Configuration Register** 

| Index | Configuration Register or Action                                       | Туре           | Power Well       | Reset    |
|-------|------------------------------------------------------------------------|----------------|------------------|----------|
| 30h   | Activate (see Section 3.2.3 on page 39).                               | R/W            | V <sub>DD3</sub> | 00h      |
| 50h   | Memory Base Descriptor.                                                | R/W            | V <sub>DD3</sub> | 00h      |
| 60h   | Base Address MSB register.                                             | R/W            | V <sub>DD3</sub> | 00h      |
| 61h   | Base Address LSB register. Bits 4-0 (for A4-0) are read-only, '00000'. | R/W            | V <sub>DD3</sub> | 00h      |
| 70h   | Interrupt Number and Wake-Up on IRQ Enable register.                   | R/W            | V <sub>DD3</sub> | 00h      |
| 71h   | Interrupt Type. Bit 1 is read/write. Other bits are read-only.         | R/W            | V <sub>DD3</sub> | 03h      |
| 74h   | Report no DMA assignment.                                              | RO             | V <sub>DD3</sub> | 04h      |
| 75h   | Report no DMA assignment.                                              | RO             | V <sub>DD3</sub> | 04h      |
| F0h   | GPIO Pin Select register (GPSEL).                                      | R/W            | V <sub>SB3</sub> | 00h      |
| F1h   | GPIO Pin Configuration register 1 (GPCFG1).                            | Varies per bit | V <sub>SB3</sub> | See text |
| F2h   | GPIO Pin Event Routing register (GPEVR).                               | R/W or RO      | V <sub>SB3</sub> | 00h      |
| F3h   | GPIO Pin Configuration register 2 (GPCFG2).                            | R/W or RO      | V <sub>SB3</sub> | See text |
| F8h   | GPIO Mode Select register (GPMODE).                                    | R/W or RO      | V <sub>SB3</sub> | 01h      |

Figure 10 shows the organization of registers GPCFG1-2, GPEVR and GPMODE:



Figure 10. Organization of GPIO Pin Registers GPCFG1-2, GPEVR and GPMODE

### 3.14.3 GPIO Pin Select Register (GPSEL)

This register selects the GPIO pin (port number and bit number) to be configured (i.e., which register is accessed via the GPIO pin configuration registers). GPSEL is reset to 00h.

Power Well: V<sub>SB3</sub>
Location: Index F0h
Type: R/W

| Bit   | 7        | 6       | 5 | 4 | 3        | 2      | 1 | 0 |
|-------|----------|---------|---|---|----------|--------|---|---|
| Name  | Reserved | PORTSEL |   |   | Reserved | PINSEL |   |   |
| Reset | 0        | 0       | 0 | 0 | 0        | 0 0    |   | 0 |

| Bit | Description                                                                                                                                                                     |  |  |  |  |  |  |  |
|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| 7   | Reserved.                                                                                                                                                                       |  |  |  |  |  |  |  |
| 6-4 | PORTSEL (Port Select). Selects the GPIO port to be configured:  Bits 6 5 4 Mode                                                                                                 |  |  |  |  |  |  |  |
|     | 0 0 0: Port 0 (default) 0 0 1: Port 1 010-111: Reserved                                                                                                                         |  |  |  |  |  |  |  |
| 3   | Reserved.                                                                                                                                                                       |  |  |  |  |  |  |  |
| 2-0 | PINSEL (Pin Select). Selects the GPIO pin of the selected port to be configured:  Bits 2 1 0 Mode 0 0 0: Pin 0 (default) 001-111: Binary value of pin numbers 1-7, respectively |  |  |  |  |  |  |  |

## 3.14.4 GPIO Pin Configuration Register 1 (GPCFG1)

This register reflects, for both read and write, the register currently selected by the GPIO Pin Select register. All of the GPIO pin configuration registers have a common bit structure, as shown below.

Power Well: V<sub>SB3</sub>
Location: Index F1h
Type: Varies per bit

### Ports 0 to 1 (With Wake-Up Event Detection Capability)

| Bit   | 7            | 6      | 5     | 4      | 3       | 2            | 1       | 0      |
|-------|--------------|--------|-------|--------|---------|--------------|---------|--------|
| Name  | PDNCTL       | EVDBNC | EVPOL | EVTYPE | LOCKCFP | PUPCTL       | OUTTYPE | OUTENA |
| Reset | see Table 31 | 0      | 0     | 0      | 0       | see Table 31 | 0       | 0      |

| Bit | Туре | Description                                                                                                                         |
|-----|------|-------------------------------------------------------------------------------------------------------------------------------------|
| 7   |      | <b>PDNCTL (Pull-Down Control).</b> Controls the internal pull-down resistor of the selected GPIO pin (see Section 6.2 on page 111). |
|     |      | 0: Disabled (for default value, see Table 31)                                                                                       |
|     |      | 1: Enabled (for default value, see Table 31)                                                                                        |
|     |      | Undefined results when both the PDNCTL bit and the PUPCTL bit are set to 1.                                                         |

| Bit | Туре         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-----|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6   | R/W or<br>RO | EVDBNC (Event Debounce Enable). Enables the debounce circuit in the event input path of the selected GPIO pin. The event is detected after a predetermined debouncing period (see Section 6.3 on page 113).  0: Disabled (default)  1: Enabled  Reserved for Port 1, Pin 5.                                                                                                                                                                        |
| 5   |              | EVPOL (Event Polarity). Defines the polarity of the wake-up signal that issues an event from the selected GPIO pin (see Section 6.3 on page 113).  0: Falling edge or low level input (default)  1: Rising edge or high level input  Reserved for Port 1, Pin 5.                                                                                                                                                                                   |
| 4   |              | EVTYPE (Event Type). Defines the type of the wake-up signal that issues an event from the selected GPIO pin (see Section 6.3 on page 113).  0: Edge input (default)  1: Level input  Reserved for Port 1, Pin 5.                                                                                                                                                                                                                                   |
| 3   | R/W1S        | LOCKCFP (Lock Configuration of Pin). When set to 1, locks the GPIO pin configuration and data (also see Section 6.4 on page 115) by disabling writing to itself, to GPCFG1 register bits PDNCTL, PUPCTL, OUTTYPE and OUTENA, to all of the bits of GPCFG2 register and to the corresponding bit in GPDO and GPDIO registers. Once set, this bit can be cleared by Hardware reset.  0: R/W bits are enabled for write (default)  1: All bits are RO |
| 2   |              | PUPCTL (Pull-Up Control). Controls the internal pull-up resistor of the selected GPIO pin (see Section 6.2 on page 111).  0: Disabled (for default value, see Table 31)  1: Enabled (for default value, see Table 31)  Undefined results when both the PDNCTL bit and the PUPCTL bit are set to 1.                                                                                                                                                 |
| 1   | R/W or<br>RO | OUTTYPE (Output Type). Controls the output buffer type of the selected GPIO pin (see Section 6.2 on page 111).  0: Open-drain (default)  1: Push-pull                                                                                                                                                                                                                                                                                              |
| 0   | R/W or<br>RO | OUTENA (Output Enable). Controls the output buffer of the selected GPIO pin (see Section 6.2 on page 111).  0: TRI-STATE (default)  1: Output buffer enabled                                                                                                                                                                                                                                                                                       |

Table 31. Reset Values for PUPCTL and PDNCTL Bits

| GP(I)O(E)nn | 00 | 01-06        | 07 | 10    | 11-13   | 14 | 15-16    | 17    |
|-------------|----|--------------|----|-------|---------|----|----------|-------|
| PUPCTL      | 0  | 1            | 0  | 0     | 1       | 0  | 0        | 1     |
| PDNCTL      | 1  | No Pull-Down | 1  | No Pu | II-Down | 1  | No Pull- | -Down |

### 3.14.5 GPIO Event Routing Register (GPEVR)

This register reflects, for both read and write, the register currently selected by the GPIO Pin Select register. It enables the routing of the GPIO event (see Section 6.3.2 on page 114) to an IRQ and/or SMI signal. It is implemented for Ports 0 to 1, which have wake-up event detection capability. GPEVR is reset to 00h.

Power Well: V<sub>SB3</sub>
Location: Index F2h
Type: R/W or RO

| Bit   | 7 | 6 | 5      | 4      | 3 | 2 | 1 | 0 |
|-------|---|---|--------|--------|---|---|---|---|
| Name  |   |   | EV2SMI | EV2IRQ |   |   |   |   |
| Reset | 0 | 0 | 0      | 0      | 0 | 0 | 0 | 0 |

| Bit | Description                                                                                                                                |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------|
| 7-2 | Reserved.                                                                                                                                  |
| 1   | <b>EV2SMI (Event to SMI Routing).</b> Controls the routing of the event from the selected GPIO pin to SMI (see Section 6.3.2 on page 114). |
|     | 0: Disabled (default)                                                                                                                      |
|     | 1: Enabled                                                                                                                                 |
| 0   | <b>EV2IRQ (Event to IRQ Routing).</b> Controls the routing of the event from the selected GPIO pin to IRQ (see Section 6.3.2 on page 114). |
|     | 0: Disabled (default)                                                                                                                      |
|     | 1: Enabled                                                                                                                                 |

### 3.14.6 GPIO Pin Configuration Register 2 (GPCFG2)

This register reflects, for both read and write, the register currently selected by the GPIO Pin Select register. It controls the connection of the GPIO pin to a  $V_{DD}$ -powered load.

Power Well: V<sub>SB3</sub>
Location: Index F3h
Type: R/W or RO

| Bit   | 7        | 6 | 5 | 4            | 3        | 2 | 1 | 0 |
|-------|----------|---|---|--------------|----------|---|---|---|
| Name  | Reserved |   |   | VDDLOAD      | Reserved |   |   |   |
| Reset | 0        | 0 | 0 | see Table 32 | 0        | 0 | 0 | 0 |

| Bit | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-5 | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 4   | <ul> <li>VDDLOAD (V<sub>DD3</sub>-Powered Load). Indicates that the selected GPIO pin is connected to a device powered by V<sub>DD3</sub>. When this bit is 1, the input and output buffers (including the internal pull-up/pull-down) of the selected GPIO pin are disabled whenever V<sub>DD3</sub> power to the PC8374L device falls below a certain value (see Section 10.1.5 on page 213).</li> <li>O: GPIO pin connected to a V<sub>SB3</sub>-powered load (default): The configuration and data of the GPIO pin are reset by V<sub>SB3</sub> Power-Up reset (see Section 2.2 on page 34).</li> </ul> |
|     | 1: GPIO pin connected to a V <sub>DD3</sub> -powered load: The configuration (excepting the VDDLOAD bit) and data of the GPIO pin are reset by V <sub>DD</sub> Power-Up reset, Hardware reset or Software reset (see Section 2.2 on page 34).                                                                                                                                                                                                                                                                                                                                                               |
| 3-0 | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

Table 32. Reset Values for VDDLOAD Bit

| GP(I)O(E)nn | 00 | 01-07 | 10 | 11-12 | 13-17 |
|-------------|----|-------|----|-------|-------|
| VDDLOAD     | 1  | 0     | 0  | 1     | 0     |

## 3.14.7 GPIO Mode Select Register (GPMODE)

This register controls the operation mode of the GPIO runtime registers (see Section 6.1 on page 110). GPMODE is reset to 01h. It also enables routing of GPIOE16 input to GPIOE11 (or GPO11) output.

Power Well: V<sub>SB3</sub>
Location: Index F8h
Type: R/W or RO

| Bit   | 7        | 6 | 5        | 4 | 3 | 2 | 1 | 0      |
|-------|----------|---|----------|---|---|---|---|--------|
| Name  | GPIN2GPO |   | Reserved |   |   |   |   | SEPDIO |
| Reset | 0        | 0 | 0        | 0 | 0 | 0 | 0 | 1      |

| Bit | Description                                                                                                                                                                   |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | GPIN2GPO. Route GPIOE16 input pin to GPIOE11 (or GPO11) output pin.  0: Routing disabled (default)                                                                            |
|     | Routing enabled                                                                                                                                                               |
| 6-1 | Reserved.                                                                                                                                                                     |
| 0   | <b>SEPDIO (Separate Data I/O Select).</b> Selects the operation mode of the GPIO runtime registers by controlling the GPDO, GPEVEN and GPEVST runtime registers to read-only. |
|     | 0: Common Data I/O mode (GPDO, GPEVEN and GPEVST registers are read-only, and data written to them is ignored)                                                                |
|     | 1: Separate Data I/O mode (default)                                                                                                                                           |

### 3.15 HEALTH MANAGEMENT (HM) CONFIGURATION

### 3.15.1 General Description

### 3.15.2 Logical Device 8 (HM) Configuration

Table 33 lists the configuration registers that affect the Health Management Module. See Section 3.2.3 on page 39 for a detailed description of these registers. The standard configuration registers are powered by  $V_{DD3}$ ; however, the specific configuration registers are powered by  $V_{SB3}$ .

Table 33. Health Management (HM) Configuration Registers

| Index | Configuration Register or Action                                                                                                              | Туре           | Power Well       | Reset |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------------|-------|
| 30h   | Activate. When bit 0 is cleared, the runtime registers of this logical device are not accessible (see Section 3.3.1 on page 48). <sup>1</sup> | R/W            | V <sub>DD3</sub> | 00h   |
| 50h   | Memory Base Descriptor.                                                                                                                       | R/W            | V <sub>DD3</sub> | 00h   |
| 60h   | HM_LPC Base Address MSB register.                                                                                                             | R/W            | V <sub>DD3</sub> | 00h   |
| 61h   | HM_LPC Base Address LSB register. Bits 3-0 (for A3-0) are read-only, '0000'.                                                                  | R/W            | V <sub>DD3</sub> | 00h   |
| 70h   | Interrupt Number.                                                                                                                             | R/W            | V <sub>DD3</sub> | 00h   |
| 71h   | Interrupt Type. Bit 1 is read/write. Other bits are read-only.                                                                                | R/W            | V <sub>DD3</sub> | 03h   |
| 74h   | Report no DMA assignment.                                                                                                                     | RO             | V <sub>DD3</sub> | 04h   |
| 75h   | Report no DMA assignment.                                                                                                                     | RO             | V <sub>DD3</sub> | 04h   |
| F0h   | Health Management Configuration register 1 (HMCFG1).                                                                                          | Varies per bit | V <sub>SB3</sub> | 05h   |

<sup>1.</sup> The logical device runtime registers are maintained and all sensor monitoring mechanisms are functional.

### 3.15.3 Health Management Configuration Register 1 (HMCFG1)

This register is reset to 01h.

Power Well: Varies per bit
Location: Index F0h
Type: Varies per bit

Note: The FANOUTx\_INV bits are configurable via the HM module runtime registers.

| Bit        | 7         | 6                  | 5                  | 4                  | 3                  | 2                  | 1                  | 0                |
|------------|-----------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|------------------|
| Name       | LOCKHCF   | FANOUT2_<br>OTYPE  | FANOUT2_<br>INV    | FANOUT1_<br>OTYPE  | FANOUT1_<br>INV    | FANOUT0_<br>OTYPE  | FANOUT0_<br>INV    | INT_PU_EN        |
| Reset      | 0         | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 1                |
| Power Well | $V_{DD3}$ | V <sub>BAT</sub> 1 | V <sub>SB3</sub> |

1. See Sections 2.1 and 2.2

| Bit | Туре | Description                                                                                                                                                                                                               |
|-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   |      | <b>LOCKHCF (Lock Health Management Configuration).</b> When set to 1, locks the bits of HMCFG1 register (including LOCKHCF bit itself) by disabling writing to them. Once set, this bit can be cleared by Hardware reset. |
|     |      | <ul><li>0: R/W bits are enabled for write (default)</li><li>1: All bits are RO</li></ul>                                                                                                                                  |

| Bit | Туре         | Description                                                                                                                                                   |
|-----|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6   | R/W or<br>RO | FANOUT2_OTYPE (FANOUT2 Output Type). Controls the output buffer type of the FANPWM3 output.  0: Push-pull (default)  1: Open-drain                            |
| 5   | RO           | FANOUT2_INV (FANOUT2 Output Invert). When this bit is set to 1, the signal at the FANPWM3 output is inverted.  0: Normal signal (default)  1: Inverted signal |
| 4   | R/W or<br>RO | FANOUT1_OTYPE (FANOUT1 Output Type). Controls the output buffer type of the FANPWM2 output.  0: Push-pull (default)  1: Open-drain                            |
| 3   | RO           | FANOUT1_INV (FANOUT1 Output Invert). When this bit is set to 1, the signal at the FANPWM2 output is inverted.  0: Normal signal (default)  1: Inverted signal |
| 2   | R/W or<br>RO | FANOUT0_OTYPE (FANOUT0 Output Type). Controls the output buffer type of the FANPWM1 output.  0: Push-pull (default)  1: Open-drain                            |
| 1   | RO           | FANOUT0_INV (FANOUT0 Output Invert). When this bit is set to 1, the signal at the FANPWM1 output is inverted.  0: Normal signal (default)  1: Inverted signal |
| 0   | R/W or<br>RO | INT_PU_EN (Internal Pull-Up Enable). Controls the internal pull-up resistors on the SWD signal.  0: Disabled  1: Enabled (default)                            |

## 4.0 System Wake-Up Control (SWC)

#### 4.1 OVERVIEW

The System Wake-Up Control (SWC) supports the ACPI Specification, Revision 2.0, Feb. 2, 1999.

The SWC functional block receives external events from the system; it also receives internal events from the functional blocks of the PC8374L device. Based on these events, the SWC generates the Power Management SCI interrupt (SIOPME) and the system interrupt (IRQ). In addition, it controls two LED indicators.

The SWC receives the following external events:

- 15 V<sub>SB</sub>-powered General-Purpose Input/Output events (GPIOE17-16, GPIOE14-10 and GPIOE07-00).
- Modem Ring events (RI1 and RI2).
- Mouse movement and button pressing events (via MCLK and MDAT).
- Advanced key pressing events from the Keyboard (via KBCLK and KBDAT).

The SWC receives the following internal events:

- Keyboard and Mouse interrupt event (IRQ).
- Module interrupt (IRQ) event from the Legacy functional blocks (FDC, Parallel Port, Serial Ports 1 and 2 and InfraRed Port) and Health Management.
- Fan alarm from the Health Management module
- Alarms from the Health Management module

The SWC implements the ACPI generic register group (General-Purpose Event 1 group) with "child" events.

The SWC generates the Power Management Event signal (the ACPI interrupt, SIOPME) and the system interrupt (IRQ) based on the external and internal events and on the routing information written into the General-Purpose Event 1 register group. The ACPI-compatible SCI interrupt (SIOPME) and the system interrupt (IRQ) are independent of the current sleep state

The SWC receives sleep state information via the SLP\_S3 and SLP\_S5 pins from an external ACPI controller and receives power supply status information via PWRGD\_PS pin from the system power supply.

In addition, the SWC controls two LED indicators. The Standard LED Control option is used to provide blinking or constantly lit LEDs. The Advanced LED Control option provides programmable blink based on the current sleep state information or on the status of the  $V_{SB3}$  and  $V_{DD3}$  power supplies. The Special LED Control option provides blinking or constantly lit LEDs, based on the current sleep state information or on the status of the Main Power Supply and on a software controlled bit.

The SWC includes the Last Power State Special Power Management function. This function saves the system power state when an AC power failure occurs.

The SWC module is powered by the  $V_{SB3}$  and  $V_{BAT}$  planes (see Section 2.1.1 on page 32). However, during Power Fail state (i.e., when only  $V_{BAT}$  is present), the module functions (event detection, output generation and LEDs control) are disabled and only the  $V_{BAT}$ -powered Last Power State function is active.

Figure 11 shows the simplified block diagram of the SWC functional block.



Figure 11. SWC Block Diagram

### 4.2 FUNCTIONAL DESCRIPTION

#### 4.2.1 External Events

### General-Purpose Input/Output Events

The PC8374L device supports 15  $V_{SB3}$ -powered General-Purpose Input/Output events through ports GPIOE00-07 and GPIOE10-17 (excluding GPIO15).  $V_{DD3}$ - and  $V_{SB3}$ -powered signals can be connected to the GPIO pins to become sources of external events. A  $V_{DD3}$ -powered signal, when used to generate an event, is internally disabled for event generation while  $V_{DD3}$  power is off. It is also disabled for event generation for  $t_{EWIV}$  after  $V_{DD3}$  power is restored (see "Wake-Up Inputs at VDD3 Power Switching" on page 236), which prevents the detection of false events during power transitions and while the signal driver is not powered. For the same reasons, a  $V_{SB3}$ -powered signal used to generate an event is enabled only  $t_{EWIV}$  after  $V_{SB3}$  power is on. (When  $V_{SB3}$  is off, the whole SWC module is disabled.)

Each GPIOE pin has both programmable polarity and an optional debouncer (see Figure 12). The debouncer is enabled after the reset but can be disabled by software. The debouncing time is longer than 16 ms.

A GPIO event can generate the system interrupt (IRQ) if the event is both enabled and routed to IRQ. The status, event enable and pending event routing bits to IRQ are implemented in the GPIO Port module (see Section 6.3 on page 113). The status bit is set when an event of the programed type (edge or level) is detected.

A GPIO event can also generate the Power Management SCI interrupt (SIOPME). The status and event enable bits are implemented in the SWC module (see Figures 12 and 13).

An active level-type event sets the status bit in registers GPE1\_STS\_0 for ports GPIOE07-00 and GPE1\_STS\_1 for ports GPIOE17-10 (see Sections 4.4.4 and 4.4.5 on page 101). The status bit remains set even after the event becomes inactive. The status bit is cleared only when the software writes 1 to the bit. If the event is still active when software writes 1, the status bit remains set.

After changing the GPIOE1x pin multiplexing, clear the relevant bits in the GPE1\_STS\_1 register, to prevent false events (caused by the pin multiplexing switch) from generating a wake-up event.



Figure 12. GPIO Events

### **Modem Ring Events**

High-to-low transitions on  $\overline{\text{RI1}}$  or  $\overline{\text{RI2}}$  indicate the detection of a ring signal by an external modem connected to the Serial Port 1 or Serial Port 2, respectively. The transitions on  $\overline{\text{RI1}}$  and  $\overline{\text{RI2}}$  are detected by the RI Wake-Up Detector powered by V<sub>SB3</sub>, which works independently of the Serial Port 1 or Serial Port 2 modules (powered by V<sub>DD3</sub>).

A detected  $\overline{\text{RI1}}$  or  $\overline{\text{RI2}}$  transition sets the RI1\_EVT\_STS or RI2\_EVT\_STS status bit in GPE1\_STS\_2 register (see Section 4.4.6 on page 102). The status bit is cleared only when the software writes 1 to it.

The transition detection from  $\overline{\text{RI1}}$  and  $\overline{\text{RI2}}$  is enabled (for event generation)  $t_{\text{EWIV}}$  after  $V_{\text{SB3}}$  power is on (see "Wake-Up Inputs at VSB3 Power Switching" on page 236). This prevents the detection of false events during  $V_{\text{SB3}}$  power-On transitions.

### Mouse Wake-Up Event

A mouse wake-up event is detected by the Keyboard/Mouse Wake-Up Detector, which monitors the MCLK and MDAT signals. Since the detection mechanisms for keyboard and mouse events are independent, they can be operated simultaneously. Moreover, the Keyboard signals may be swapped with the Mouse signals by setting SWAP bit in KBC Configuration register (see Section 3.13.3 on page 72). The Keyboard/Mouse Wake-Up Detector is powered by  $V_{SB3}$  and works independently of the Keyboard Controller module (powered by  $V_{DD3}$ ).

The mouse event detection mechanism can be programed to detect either a mouse click or movement, a specific mouse click (left or right) or a double-click. To program which mouse action causes an event detection, set MSEVCFG field in PS2CTL register to the required value (see Section 4.3.8 on page 97).

A detected mouse event sets the MS\_EVT\_STS status bit in GPE1\_STS\_2 register (see Section 4.4.6 on page 102). The status bit is cleared only when the software writes 1 to it.

Mouse event detection from MCLK and MDAT is enabled (for event generation)  $t_{EWIV}$  after  $V_{SB3}$  power is on (see "Wake-Up Inputs at VSB3 Power Switching" on page 236). This prevents the detection of false Mouse events during  $V_{SB3}$  power-On transitions.

### **Keyboard Wake-Up Events**

Keyboard wake-up events are also detected by the Keyboard/Mouse Wake-Up Detector, which monitors the KBCLK and KBDAT signals. Since the detection mechanisms for keyboard and mouse events are independent, they can be operated simultaneously. Moreover, the Keyboard signals may be swapped with the Mouse signals, by setting SWAP bit in KBC Configuration register (see Section 3.13.3 on page 72). The Keyboard/Mouse Wake-Up Detector is powered by  $V_{SB3}$  and works independently of the Keyboard Controller module (powered by  $V_{DD3}$ ).

The keyboard event detection mechanism can be programed to detect:

- Any keystroke (Fast Any-Key or Special Key Sequence modes).
- A specific programmable sequence of up to eight alphanumeric keystrokes (Password mode).
- Any programmable sequence of up to eight bytes of data received from the keyboard (Special Key Sequence mode).
- Up to three programmable Power Management keys concurrently available, each including a sequence of up to three bytes of data received from the keyboard (Power Management Keys mode).

The Keyboard/Mouse Wake-Up Detector has four operation modes:

- Fast Any-Key mode
- Password mode
- Special Key Sequence mode
- Power Management Keys mode

Up to eight Keyboard Data registers (PS2KEY0-7) are used to define which keyboard data string generates an event. Since the same set of registers is used by three of the four operation modes, only one mode can be selected at a time.

For modes involving more than one keystroke, the maximum delay allowed between pressing two consecutive keys is 4 seconds. A longer delay is interpreted by the Wake-Up Detector as the beginning of a new sequence of keystrokes, which causes the present sequence to be discarded. In all operation modes, pressing a wrong key requires a recovery time of 4 seconds, before a new (correct) sequence may be recognized.

**Fast Any-Key Mode.** In this mode, pressing any key on the keyboard is identified as a keyboard event and, as a result, KBD\_ANYK\_STS bit in GPE1\_STS\_2 register is set (see Section 4.4.6 on page 102). The status bit is cleared only when the software writes 1 to it. The key data contained in the PS2KEY0-7 registers is ignored. To program the Keyboard/Mouse Wake-Up Detector to operate in Fast Any-Key mode, set KBDMODE field in KBDWKCTL register to '01' (see Section 4.3.7 on page 96).

**Password Mode.** In this mode, the "Break" bytes transmitted by the keyboard are discarded, and only the "Make" keystroke bytes are compared with those programed in the PS2KEY0-7 registers. If the two sets are identical, a keyboard event that sets KBD\_EVT1\_STS bit in GPE1\_STS\_2 register is detected (see Section 4.4.6 on page 102). The status bit is cleared only when the software writes 1 to it. Only keys with a "Make" keystroke data of one byte can be included in the sequence to be detected. To program the Keyboard/Mouse Wake-Up Detector to operate in Password mode:

- Set KBDMODE field in KBDWKCTL register to '00' (see Section 4.3.7 on page 96).
- 2. Set KBEVCFG field in PS2CTL register to a value that indicates the desired number of alphanumeric keystrokes in the sequence. The programed value = the number of keystrokes + 7. For example, to detect a sequence of two keys, set KBEVCFG to 09h.
- 3. Program the appropriate subset of the PS2KEY0-7 registers, in sequential order, with the "Make" data bytes of the keys in the sequence. For example, if there are three keys in the sequence and the "Make" keystroke data of these keys are 05h (first), 50h (second) and 44h (third), program PS2KEY0 to 05h, PS2KEY1 to 50h and PS2KEY2 to 44h (the scan codes are only examples).

**Special Key Sequence Mode.** In this mode, all the bytes transmitted by the keyboard (including "Make" and "Break" bytes) are compared with those programed in the PS2KEY0-7 registers. If the two sets are identical, a keyboard event is detected, as explained in *Password Mode*, above. Special Key Sequence mode enables the detection of any sequence of keystrokes, including "Shift", "Alt" and "Ctl" keys. To program the Keyboard/Mouse Wake-Up Detector to operate in Special Key Sequence mode:

- 1. Set KBDMODE field in KBDWKCTL register to '00' (see Section 4.3.7 on page 96).
- 2. Set KBEVCFG field in PS2CTL register to a value that indicates the total number of bytes ("Make" and "Break") in the sequence, minus 1 (i.e., the programed value = the number of bytes 1). For example, to detect a sequence of three received bytes (i.e., one keystroke), set KBEVCFG to 02h. The minimum value of the KBEVCFG field is 1 (i.e., two bytes).
- 3. Program the appropriate subset of the PS2KEY0-7 registers, in sequential order, with the data bytes that comprise the sequence. For example, if the number of bytes in the sequence is four, and the values of these bytes are E0h (first), 5Bh (second), E0h (third) and DBh (fourth), program PS2KEY0 to E0h, PS2KEY1 to 5Bh, PS2KEY2 to E0h and PS2KEY3 to DBh (the byte values are only examples).

Special Key Sequence mode also enables detection of any single keystroke. To program the Keyboard/Mouse Wake-Up Detector to wake-up on any single keystroke:

- 1. Set KBDMODE field in KBDWKCTL register to '00' (see Section 4.3.7 on page 96).
- 2. Set KBEVCFG field in PS2CTL register to '0001'.
- 3. Program the PS2KEY0 and PS2KEY1 registers to 00h. This forces the detector to ignore the values of incoming data, thus causing it to detect a keyboard event caused by a single keystroke.

**Power Management Mode.** In this mode, the PS2KEY0-7 register bank is divided into three groups of registers: PS2KEY0-2, PS2KEY3-5 and PS2KEY6-7. Each group can be programed with different data bytes, allowing the bytes transmitted by the keyboard to be compared simultaneously with three keystroke sequences. If the bytes transmitted by the keyboard (including Make and Break) are identical to the data bytes in one register group, the related keyboard event is detected. The detection of Keyboard Event 1 (data in PS2KEY0-2) sets KBD\_EVT1\_STS bit; the detection of Keyboard Event 2 (data in PS2KEY3-5) sets KBD\_EVT2\_STS bit; the detection of Keyboard Event 3 (data in PS2KEY6-7) sets KBD\_EVT3\_STS bit. All three status bits are in GPE1\_STS\_2 register (see Section 4.4.6 on page 102). Each status bit is cleared only when the software writes 1 to the bit. This mode enables the detection of any sequence of keys.

To program the Keyboard/Mouse Wake-Up Detector to operate in Power Management Keys mode, proceed as follows:

- 1. Set KBDMODE field in KBDWKCTL register to '10' (see Section 4.3.7 on page 96).
- 2. Set each event configuration field (EVT1CFG, EVT2CFG and EVT3CFG) in KBDWKCTL register to a value that indicates the desired number of keystroke data bytes ("Make" and "Break" bytes) in the sequence, for each event. For example, to detect a sequence of two received bytes, set EVTxCFG to 02h.
- 3. Program each group of the PS2KEY0-7 registers, in sequential order, with the data bytes of the keys in the sequence for each event.

**Event Generation.** Keyboard event detection from KBCLK and KBDAT is enabled, for event generation,  $t_{EWIV}$  after  $V_{SB3}$  power is on (see "Wake-Up Inputs at VSB3 Power Switching" on page 236). This prevents the detection of false Keyboard events during  $V_{SB3}$  power-On transitions.

#### **Usage Hints:**

- After changing the operation mode of the Keyboard/Mouse Wake-Up Detector, clear the KBD\_EVT3\_STS, KBD\_EVT2\_STS, KBD\_EVT1\_STS, and KBD\_ANYK\_STS status bits in GPE1\_STS\_2 register (see Section 4.4.6 on page 102).
- 2. If a byte sequence that is a "subset" of the byte sequence of another ("superset") Power Management key event is used, the "superset" Power Management key event will never be detected. (The subset sequence has fewer bytes, set by EVTxCFG fields in KBDWKCTL register, than the superset sequence; however, the bytes contained in the subset sequence, as programed in the PS2KEY0-7 registers, are identical to the respective bytes of the superset sequence.)

#### 4.2.2 Internal Events

#### **Keyboard and Mouse IRQ Events**

Keyboard and Mouse IRQ events are detected when either the Keyboard IRQ or Mouse IRQ is asserted.

To enable the IRQ of a logical device to generate an IRQ event, the associated Enable bit (bit 4 of the configuration register at index 70h; see Section 3.2.3 on page 39) must be set to 1. Since the Keyboard Controller (KBC) functional block is powered by  $V_{DD3}$ , a Keyboard or Mouse IRQ event can occur only when  $V_{DD3}$  is present.

An active (level-type) Keyboard IRQ event sets KBD\_IRQ\_STS status bit; an active Mouse IRQ event sets MS\_IRQ\_STS status bit. Both status bits are in GPE1\_STS\_3 register (see Section 4.4.7 on page 103). A status bit is cleared only when the software writes 1 to it. If the IRQ event is active when software writes 1 to the status bit, the status bit remains set.

The ROM code used for the Keyboard Controller generates active high Keyboard and Mouse interrupts, which are used by the SWC module.

### **Module IRQ Event**

A Module IRQ event is detected when one of the Legacy modules (FDC, Parallel Port, Serial Ports 1 and 2. InfraRed Port), or Health Management module — asserts its IRQ.

To enable the IRQ of a logical device to generate an IRQ event, the associated Enable bit (bit 4 of the configuration register at index 70h; see Section 3.2.3 on page 39) must be set to 1. This bit is cleared when  $V_{DD3}$  is not present.

MOD\_IRQ\_STS status bit in GPE1\_STS\_3 register is set by an IRQ that is asserted by one of the Legacy modules or the Health Management module (see Section 4.4.7 on page 103). The status bit is cleared only when the software writes 1 to it. If the Module IRQ event is active when software writes 1 to the status bit, the bit remains set. When  $V_{DD3}$  is not present, the events from the FDC and Serial Ports 1 and 2 are blocked from the status bit. When  $V_{SB3}$  is not present, the event from the HM module is blocked from the status bit.

### **Health Management Events**

Health Management events are generated by the Health Management module (HM). These events can create an internal signal routed to the SWC module, to the HM\_STS bit in the GPE1\_STS\_3 register (see Section 4.4.7 on page 103). A status bit is updated only when the software writes 1 to it.

For the list of events and routing to SWC module (to the HM\_STS bit), see "SCI and SMI Events Routing" in the "Events Notification" section.

## 4.2.3 Sleep States

The PC8374L identifies the current system sleep state, by decoding the levels of the  $\overline{SLP\_S3}$  and  $\overline{SLP\_S5}$  pins. The levels of these pins are generated by the system ACPI controller located in an external device. Table 34 shows the decoding of the logic levels of the  $\overline{SLP\_S3}$  and  $\overline{SLP\_S5}$  pins.

| SLP_S3 | SLP_S5 | System Sleep State  |
|--------|--------|---------------------|
| 1      | 1      | S0, S1 or S2        |
| 0      | 1      | S3                  |
| 0      | 0      | S5                  |
| 1      | 0      | Illegal combination |

Table 34. SLP\_S3, SLP\_S5 Decoding

### 4.2.4 SCI and IRQ Interrupts

The SCI (SIOPME) pin is the Power Management interrupt defined by ACPI.

All external and internal events are exclusively processed by the SWC to generate the Power Management interrupt, SCI. Each active event sets a status bit in GPE1\_STS\_0 to GPE1\_STS\_3 registers (see Sections 4.4.4 to 4.4.7 on page 101).

For each status bit, the SWC holds an enable bit in GPE1\_EN\_0 to GPE1\_EN\_3 registers. A set status bit can set PME\_STS bit in GPE1\_STS register (see Section 4.4.2 on page 100) only when its related enable bit is set. A set PME\_STS bit can cause the assertion of the SCI interrupt only when PME\_EN bit in GPE1\_EN register is set (see Section 4.4.3 on page 100).

The SCI interrupt is independent of the system sleep state.

The SIOPME signal can be inverted to generate an active high SCI interrupt. In addition, the output buffer of the SIOPME pin can be configured as either push-pull or open-drain, to allow sharing with external SCI interrupt sources.

Figure 13 shows SCI generation.



Figure 13. SCI Generation

The SCI interrupt (SIOPME) is routed to the system interrupt (IRQ) by setting the Interrupt Number value, in the Interrupt Number register, located at index 70h in the SWC Configuration (see Section 3.12.2 on page 70).

#### 4.2.5 LED Control

The PC8374L device controls the operation of two LED indicators. The two open-drain buffers allow the connection of either two regular LEDs or one dual-color LED.

The LEDs can be connected to PC8374L using one of the configurations shown in Figure 14.



Figure 14. LED Connection Configurations

The LED pins are named GRN\_LED (Green LED) and YLW\_LED (Yellow LED), although other LED colors can be used. The PC8374L allows three LED control options, which are selected by LED\_OPT field in SWC\_CTL register (see Section 4.3.3 on page 92):

- Standard LED control: On/Off and Blink controlled by software or by S5 sleep state
- Advanced LED control: On/Off and Blink controlled by software, by S3 or S5 sleep states, or by the V<sub>DD3</sub> power supply status
- Special LED control: On/Off and Blink controlled by software, by S3 or S5 sleep states or by the Main power supply status via the PWRGD\_PS signal

From the base address of the SWC registers, the register for Standard LED Control is located at offset 00h, the two registers for Advanced LED Control are located at offsets 02h and 03h, and the register for Special LED Control is located at offset 02h (see Section 4.3.1 on page 90). The active control registers are selected by LED\_OPT field.

The blink rate and duty cycle of all LED control options are based on a clock, which is obtained by dividing the frequency of the 32 KHz clock domain.

### **Standard LED Control**

In this mode, two regular LEDs must be connected to the GRN\_LED and the YLW\_LED pins, according to configuration "b" (Active High) in Figure 14.

In this option, LED operation is controlled by the bits of SLEDCTL register (at offset 00h; see Section 4.3.2 on page 91) and by the  $\overline{SLP\_S5}$  pin. When the system is in sleep state S5 ( $\overline{SLP\_S5}$  = 0), both LEDs are off. GRN\_YLW bit selects the active LED (on or blinking) of the two; the other LED is off. BLINK bit selects the operation mode of the active LED as either constantly on or blinking at 0.667 Hz with a duty cycle of 41.7% (on time percent of the blink cycle).

Table 37 on page 91 shows the states of the GRN\_LED and YLW\_LED pins. The LEDs are connected according to configuration "b" (see Figure 14); therefore, a LED is on when the pin is floated and off when the pin is at low level (0).

### **Advanced LED Control**

In the Advanced LED control option, one dual-color LED or two regular LEDs can be connected to the GRN\_LED and the YLW\_LED pins, using any of the configurations shown in Figure 14. LEDCFG and LEDPOL bits in ALEDCTL register (at offset 02h; see Section 4.3.4 on page 93) must be set to reflect the connection configuration of the LEDs.

LEDCFG bit selects either configurations "a" and "b" (two regular LEDs are connected between each pin and ground or  $V_{SUPP}$ ) or configuration "c" (one dual-color LED is connected between the GRN\_LED and YLW\_LED pins). LEDPOL bit selects the polarity of the On state at both pins (GRN\_LED and YLW\_LED). Table 35, shows the value of LEDCFG and LED-POL bits for each LED connection configuration in Figure 14, and also the state of the GRN\_LED and YLW\_LED pins for which the LED(s) are On.

| LEDCFG | LEDPOL | GRN_LED   | YLW_LED   | Connection (See Figure 14)       |  |  |
|--------|--------|-----------|-----------|----------------------------------|--|--|
| 0      | 0      | TRI-STATE | 0         | "c", Green anode to GRN_LED pin  |  |  |
| 0      | 1      | 0         | TRI-STATE | "c", Yellow anode to GRN_LED pin |  |  |
| 1      | 0      | TRI-STATE | TRI-STATE | "b"                              |  |  |
| 1      | 1      | 0         | 0         | "a"                              |  |  |

The LEDMOD field controls the operation mode of GRN\_LED and YLW\_LED pins in each system power state (see Table 38 on page 93). The system power state is identified either by the status of the  $V_{DD3}$  power supply or by the current system sleep state:

- '00' The behavior of the GRN\_LED and YLW\_LED pins is controlled solely by software by the setting of the GRNBLNK and YLWBLNK fields.
- '01' The behavior of the GRN\_LED and YLW\_LED pins is controlled by the status of the V<sub>DD3</sub> supply and by software. In the Power Off state (V<sub>DD3</sub> off), the GRN\_LED behaves according to the setting of the GRNBLNK field, but the YLW\_LED blinks at a 1 Hz rate with a 50% duty cycle; In the Power On state (V<sub>DD3</sub> on), each LED behaves according to the setting of its xxxBLNK field.
- '10' The behavior of the GRN\_LED and YLW\_LED pins is controlled by the S5 sleep state and by software.
   In S5 sleep state, both LEDs are off;
   In S3 S0 sleep states, each LED behaves according to the setting of its xxxBLNK field.
- '11' The behavior of the GRN\_LED and YLW\_LED pins is controlled by the status of the V<sub>DD3</sub> supply and by software.
   In the Power Off state (V<sub>DD3</sub> off), both LEDs are off;
   In Power On state (V<sub>DD3</sub> on), each LED behaves according to the setting of its xxxBLNK field.

The status of the  $V_{DD3}$  power supply is detected by internal circuits, which identify the Power Off and Power On states (see Section 2.1.2 on page 32).

The current system sleep state is decoded from the levels of the  $\overline{SLP\_S3}$  and  $\overline{SLP\_S5}$  pins (see Section 4.2.3 on page 86). Only sleep state S5 is relevant.

The GRNBLNK and YLWBLNK fields in LEDBLNK register (at offset 03h; see Section 4.3.6 on page 95) control the On/Off state or the blinking rate of the GRN\_LED and YLW\_LED pins, respectively. For each LED pin, a different blink rate can be selected. Different blink rates can also be selected for the dual-color LED mode (LEDCFG = 0).

#### Special LED Control

Special LED control is the default LED control option. In the Special LED control option, configuration "b" or "c" in Figure 14 can be used.

In this option, LED operation is controlled by the bits of XLEDCTL register (at offset 02h; see Section 4.3.5 on page 94) and by the SLP\_S3, SLP\_S5 and PWRGD\_PS pins. When the system is in sleep state S5 (SLP\_S5 = 0), both LEDs are off. When the system is in sleep state S3 (SLP\_S3 = 0) or S1 (SLP\_S1 bit is set), the green LED blinks and the yellow LED is off. The green and yellow LED operation is reversed when the system is in the working state (S0) and the Main power supply is not functional (PWRGD\_PS = 0). When the system is in working state (S0) and the Main power supply is within the specified limits, SW\_CTL bit selects the active LED (On) of the two, and the other LED is turned off.

The blinking rate of the LEDs is 1 Hz with a duty cycle of 50%.

Table 39 on page 94 shows the states of the GRN\_LED and YLW\_LED pins. The LEDs are connected according to configuration "b" (see Figure 14 on page 87); therefore, a LED is On when the pin is floated; it is Off when the pin is at low level (0).

### 4.2.6 Special Power Management Functions

#### **Last Power State**

Last Power State function saves the system power state when an AC power failure occurs.

When either the  $V_{DD3}$  or  $V_{SB3}$  power supply falls below the minimum limit, the SWC samples the value of the  $\overline{SLP\_S3}$  signal. If  $\overline{SLP\_S3}$  is sampled low, this indicates an orderly shutdown of the Main supply through the S3-S5 sleep states; however, if  $\overline{SLP\_S3}$  is sampled high, this indicates a Power Fail condition, caused either by turning off the mechanical switch (G2 state) or by an AC power failure. The sampled value is powered by the  $V_{BAT}$  backup supply, which preserves its value throughout the Power Fail condition when both  $V_{DD3}$  and  $V_{SB3}$  supplies are off (see Section 2.1.2 on page 32) and until AC power returns. When the system exits Power Fail (i.e., when  $V_{SB3}$  power is back on), this read-only bit serves as a snapshot of the system state before the power was turned off.

The level of the SLP\_S3 signal is sampled in LAST\_PWR\_STATE read-only bit in SWC\_CTL register (see Section 4.3.3 on page 92).

In case of a power failure, both  $V_{DD}$  and  $V_{SB}$  power supplies fall simultaneously. Therefore, the power failure is detected either by  $V_{DD3}$  falling below  $V_{DD3OFF}$  or by  $V_{SB3}$  falling below  $V_{SB3OFF}$  whichever occurs first.

The LAST\_PWR\_STATE bit is reset to 0 at V<sub>BAT</sub> power-up (see Section 2.2.1 on page 35).

### **Backup Battery Status**

This function detects the status of the backup battery ( $V_{BAT}$ ). When the battery voltage is below the specification ( $V_{BAT} < V_{BATLOW}$ ), GOOD\_BAT and LAST\_PWR\_STATE bits in SWC\_CTL register (see Section 4.3.3 on page 92) are reset. In this case, the value of LAST\_PWR\_STATE bit is incorrect and must be ignored.

If the battery voltage is within specified limits ( $V_{BAT} > V_{BATLOW}$ ), GOOD\_BAT bit is set when either the  $V_{DD3}$  or the  $V_{SB3}$  power supply falls below the minimum limit.

### 4.3 SWC REGISTERS

The offsets of the SWC registers are related to the base address determined by the SWC Base Address register at indexes 60h-61h in the SWC Logical Device configuration.

The following abbreviations are used to indicate the Register Type:

- R/W = Read/Write.
- R = Read from register (data written to this address is sent to a different register).
- W = Write (see above).
- RO = Read-only.
- WO = Write-only. Reading from the bit returns 0.
- R/W1C = Read/Write 1 to Clear. Writing 1 to a bit clears it to 0. Writing 0 has no effect.
- R/W1S = Read/Write 1 to Set. Writing 1 to a bit sets its value to 1. Writing 0 has no effect.

### 4.3.1 SWC Register Map

The following table lists the SWC registers. For the SWC register bitmap, see Section 4.5 on page 107. The SWC registers are  $V_{SB3}$  powered.

Table 36. SWC Register Map

| Offset | Option <sup>1</sup>  | Mnemonic | Register Name                | Туре           | Power Well       | Section |
|--------|----------------------|----------|------------------------------|----------------|------------------|---------|
| 00h    | LED_OPT = 01 SLEDCTL |          | Standard LED Control         | R/W or RO      | V <sub>SB3</sub> | 4.3.2   |
| 0011   | LED_OPT = other      | Reserved |                              |                |                  |         |
| 01h    |                      | SWC_CTL  | SWC Miscellaneous Control    | Varies per bit | Varies per bit   | 4.3.3   |
|        | LED_OPT = 00         | ALEDCTL  | Advanced LED Control         | R/W or RO      | V <sub>SB3</sub> | 4.3.4   |
| 02h    | LED_OPT = 10         | XLEDCTL  | Special LED Control          | R/W or RO      | V <sub>DD3</sub> | 4.3.5   |
|        | LED_OPT = other      | Reserved |                              |                |                  |         |
| 03h    | LED_OPT = 00         | LEDBLNK  | LED Blinking Control         | R/W or RO      | V <sub>SB3</sub> | 4.3.6   |
| 0311   | LED_OPT = other      | Reserved |                              |                |                  |         |
| 04h    |                      | KBDWKCTL | Keyboard Wake-Up Control     | R/W or RO      | $V_{SB3}$        | 4.3.7   |
| 05h    |                      | PS2CTL   | PS2 Protocol Control         | R/W or RO      | V <sub>SB3</sub> | 4.3.8   |
| 06h    |                      | KDSR     | Keyboard Data Shift-Register | RO             | V <sub>SB3</sub> | 4.3.9   |
| 07h    |                      | MDSR     | Mouse Data Shift-Register    | RO             | V <sub>SB3</sub> | 4.3.10  |
| 08h    |                      | PS2KEY0  | PS2 Keyboard Key Data 0      | R/W, RO        | V <sub>SB3</sub> | 4.3.11  |
| 09h    |                      | PS2KEY1  | PS2 Keyboard Key Data 1      | R/W, RO        | V <sub>SB3</sub> | 4.3.11  |
| 0Ah    |                      | PS2KEY2  | PS2 Keyboard Key Data 2      | R/W, RO        | V <sub>SB3</sub> | 4.3.11  |
| 0Bh    |                      | PS2KEY3  | PS2 Keyboard Key Data 3      | R/W, RO        | V <sub>SB3</sub> | 4.3.11  |
| 0Ch    |                      | PS2KEY4  | PS2 Keyboard Key Data 4      | R/W, RO        | V <sub>SB3</sub> | 4.3.11  |
| 0Dh    |                      | PS2KEY5  | PS2 Keyboard Key Data 5      | R/W, RO        | V <sub>SB3</sub> | 4.3.11  |
| 0Eh    |                      | PS2KEY6  | PS2 Keyboard Key Data 6      | R/W, RO        | V <sub>SB3</sub> | 4.3.11  |
| 0Fh    |                      | PS2KEY7  | PS2 Keyboard Key Data 7      | R/W, RO        | V <sub>SB3</sub> | 4.3.11  |

<sup>1.</sup> Selected by LED\_OPT field in SWC\_CTL register.

### 4.3.2 Standard LED Control Register (SLEDCTL)

This register configures the standard LED control of the two LEDs connected to pins GRN\_LED and YLW\_LED of the PC8374L device. It is reset to 03h.

Power Well: V<sub>SB3</sub>

Location: Offset 00h, when LED\_OPT = 01 in the SWC\_CTL register

Type: R/W or RO

| Bit   | 7        | 6         | 5 | 4 | 3 | 2 | 1 | 0       |
|-------|----------|-----------|---|---|---|---|---|---------|
| Name  | Reserved |           |   |   |   |   |   | GRN_YLW |
| Reset | 0        | 0 0 0 0 0 |   |   |   |   |   |         |

| Bit | Description                                                                                                                                                                                                                                                                                                   |
|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-2 | Reserved.                                                                                                                                                                                                                                                                                                     |
| 1   | BLINK (LEDs Blink Control). Controls the operation mode (either blinking or constantly on) of the LED selected by GRN_YLW bit. Blinking rate is 0.667 Hz with a duty cycle of 41.7%. When the system is in sleep state S5, both LEDs are forced off regardless of BLINK and GRN_YLW bit values; see Table 37. |
|     | Selected LED blinking     Selected LED constantly on (default)                                                                                                                                                                                                                                                |
| 0   | GRN_YLW (Green-Yellow LED Select). Selects which of the two LEDs (GRN_LED or YLW_LED) is active. The LED which is not active is off; see Table 37.                                                                                                                                                            |
|     | 0: Yellow LED (connected to YLW_LED pin) selected                                                                                                                                                                                                                                                             |
|     | 1: Green LED (connected to GRN_LED pin) selected (default)                                                                                                                                                                                                                                                    |

Table 37. GRN\_LED and YLW\_LED States

| SLP_S5 pin | GRN_YLW bit    | BLINK bit | GRN_LED pin | YLW_LED pin |
|------------|----------------|-----------|-------------|-------------|
| 01         | X <sup>2</sup> | Х         | 0           | 0           |
| 1          | 0              | 0         | 0           | Blink       |
| 1          | 0              | 1         | 0           | TRI-STATE   |
| 1          | 1              | 0         | Blink       | 0           |
| 1          | 1              | 1         | TRI-STATE   | 0           |

<sup>1.</sup>  $\overline{\text{SLP}_S5}$  = 0: System is in sleep state S5.

<sup>2.</sup> X is either logic "0" or logic "1".

## 4.3.3 SWC Miscellaneous Control Register (SWC\_CTL)

This register contains control and status bits for the SWC module. Its reset value depends on the power well of each bit.

Power Well: Varies per bit Location: Offset 01h Type: Varies per bit

| Bit        | 7                | 6        | 5                | 4    | 3     | 2                  | 1       | 0   |
|------------|------------------|----------|------------------|------|-------|--------------------|---------|-----|
| Name       | LOCKSCF          | Reserved | GOOD_<br>BAT     | Rese | erved | LAST_PWR<br>_STATE | LED_OPT |     |
| Reset      | 0                | 0        | 0                | 0    | 0     | 0                  | 10      |     |
| Power Well | V <sub>SB3</sub> |          | V <sub>BAT</sub> |      |       | V <sub>BAT</sub>   | VE      | BAT |

| D!: | T            | December 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |  |
|-----|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Bit | Туре         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |
| 7   | R/W1S        | LOCKSCF (Lock SWC Configuration). When set to 1, locks the BLINK and GRN_YLW bits in SLEDCTL register, and all bits of SWC_CTL, ALEDCTL, LEDBLNK, XLEDCTL, KBDWKCTL, PS2CTL and PS2KEY0-7 registers by disabling writing to them (including to the LOCKSCF bit itself). Once set, his bit can be cleared by Hardware reset.  D: R/W bits are enabled for write (default)  1: All bits are RO                                                                                                                                                             |  |  |  |  |  |  |  |
| 6   |              | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |
| 5   | RO           | <b>GOOD_BAT (Battery Good Status).</b> Indicates the status of the $V_{BAT}$ backup power. The bit is powered by the $V_{BAT}$ backup supply and its value is:                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |
|     |              | <ul> <li>Reset at any time, if V<sub>BAT</sub> &lt; V<sub>BATLOW</sub></li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |
|     |              | • Set when either $V_{DD3}$ or $V_{SB3}$ power supply falls below the minimum limit, if $V_{BAT} > V_{BATLOW}$ When the bit is '0', the value of the LAST_PWR_STATE bit is incorrect and must be ignored.                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |
|     |              | : Backup battery low, or not connected (V <sub>BAT</sub> < V <sub>BATLOW</sub> )                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |  |
|     |              | : Backup battery good (V <sub>BAT</sub> > V <sub>BATLOW</sub> )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |  |
| 4-3 |              | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |
| 2   | RO           | LAST_PWR_STATE (Last Power State). Samples the value of the SLP_S3 signal when a power failure occurs. It is powered by the V <sub>BAT</sub> backup supply, thus preserving its value during a Power Fail condition (see Section 2.1.2 on page 32). After the AC power returns, reading from this bit returns the value of the SLP_S3 signal at the time the power failure occurred. The value of this bit must be ignored when GOOD_BAT bit is 0. Writing to this bit is ignored. At V <sub>BAT</sub> Power-Up reset, LAST_PWR_STATE bit is reset to 0. |  |  |  |  |  |  |  |
|     |              | 0: Orderly system shutdown - Main power off by S3 or S5 sleep states (default)                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |
|     |              | 1: Forced system shutdown - Main power off by Mechanical off (G2 state) or by AC power failure                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |
| 1-0 | R/W or<br>RO | <b>LED_OPT (LED Control Option Select).</b> Selects the Advanced, Standard or Special LED control option for the two power LEDs (yellow and green).                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |
|     |              | Bits 1 0 LED Control Option                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |
|     |              | 0 0: Advanced: LEDs controlled by the ALEDCTL and LEDBLNK registers at offsets 02h and 03h,                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |
|     |              | respectively 0 1: Standard: LEDs controlled by SLEDCTL register at offset 00h 1 0: Special: LEDs controlled by XLEDCTL register at offset 02h (default) 1 1: Reserved                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |

### 4.3.4 Advanced LED Control Register (ALEDCTL)

This register configures the advanced LED control of the two LEDs connected to pins GRN\_LED and YLW\_LED of the PC8374L device. It is reset to 00h.

Power Well: V<sub>SB3</sub>

Location: Offset 02h, when LED\_OPT = 00 in the SWC\_CTL register

Type: R/W or RO

| Bit   | 7        | 6 | 5      | 4      | 3        | 2 | 1      | 0 |
|-------|----------|---|--------|--------|----------|---|--------|---|
| Name  | Reserved |   | LEDCFG | LEDPOL | Reserved |   | LEDMOD |   |
| Reset | 0        | 0 | 0      | 0      | 0        | 0 | 0      | 0 |

| Bit | Description                                                                                                                                                                                                                                                                                                                                              |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-6 | Reserved.                                                                                                                                                                                                                                                                                                                                                |
| 5   | <b>LEDCFG (LED Configuration).</b> Enables the use of either two regular LEDs, connected to the GRN_LED and YLW_LED pins or one dual-colored LED, connected between the two pins (see Figure 14 on page 87).                                                                                                                                             |
|     | 0: One dual-colored LED (default)                                                                                                                                                                                                                                                                                                                        |
|     | 1: Two regular LEDs                                                                                                                                                                                                                                                                                                                                      |
| 4   | <b>LEDPOL (LED Polarity).</b> Determines the polarity of GRN_LED and YLW_LED outputs. An active output, according to this bit setting, turns the LED on. For the dual-colored LED configuration, changing the polarity reverses the LED colors. The configurations described here apply to the "two regular LEDs" option only; see Table 35 on page 88). |
|     | 0: Active high: for connection configuration "b" in Figure 14 on page 87 (default)                                                                                                                                                                                                                                                                       |
|     | 1: Active low: for connection configuration "a" in Figure 14 on page 87                                                                                                                                                                                                                                                                                  |
| 3-2 | Reserved.                                                                                                                                                                                                                                                                                                                                                |
| 1-0 | <b>LEDMOD (LED Operation Mode).</b> These bits control the operation mode of GRN_LED and YLW_LED in each power state. Table 38 shows the behavior of the two LED outputs as a function of the system power state.                                                                                                                                        |

Table 38. GRN\_LED and YLW\_LED as a Function of the Power State

| LEDMOD       | V <sub>DD3</sub> Off <sup>1</sup> | V <sub>DD3</sub> On <sup>1</sup> | State S5 <sup>2</sup> | State S3 <sup>2</sup> | States S0 - S2 <sup>2</sup> | GRN_LED              | YLW_LED              |
|--------------|-----------------------------------|----------------------------------|-----------------------|-----------------------|-----------------------------|----------------------|----------------------|
| 00 (default) | X <sup>3</sup>                    | Х                                | х                     | Х                     | Х                           | S/W_GRN <sup>4</sup> | S/W_YLW <sup>5</sup> |
| 01           | Yes                               |                                  | Х                     | Х                     | Х                           | S/W_GRN              | Blink <sup>6</sup>   |
|              |                                   | Yes                              | Х                     | Х                     | X                           | S/W_GRN              | S/W_YLW              |
|              | Х                                 | Х                                | Yes                   |                       |                             | Off                  | Off                  |
| 10           | Х                                 | Х                                |                       | Yes                   |                             | S/W_GRN              | S/W_YLW              |
|              | Х                                 | Х                                |                       |                       | Yes                         | S/W_GRN              | S/W_YLW              |
| 11           | Yes                               |                                  | Х                     | Х                     | X                           | Off                  | Off                  |
| 11           |                                   | Yes                              | Х                     | Х                     | х                           | S/W_GRN              | S/W_YLW              |

- 1. See Section 2.1.2 on page 32.
- 2. See Section 4.2.3 on page 86.
- 3. In this table, X is "Irrelevant".
- 4. Controlled by the value of GRNBLNK in the LEDBLNK register.
- 5. Controlled by the value of YLWBLNK in the LEDBLNK register.
- 6. Blink rate is 1 Hz with a duty cycle of 50%.

### 4.3.5 Special LED Control Register (XLEDCTL)

This register configures the Special LED Control of the two LEDs connected to pins GRN\_LED and YLW\_LED of the PC8374L device. It is reset to 00h.

Power Well: V<sub>DD3</sub>

Location: Offset 02h, when LED\_OPT = 10 in SWC\_CTL register

Type: R/W or RO

| Bit   | 7         | 6      | 5      | 4 | 3 | 2 | 1 | 0 |
|-------|-----------|--------|--------|---|---|---|---|---|
| Name  |           | SLP_S1 | SW_CTL |   |   |   |   |   |
| Reset | 0 0 0 0 0 |        |        |   |   |   |   | 0 |

| Bit | Description                                                                                                                                                                                                            |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-2 | Reserved.                                                                                                                                                                                                              |
| 1   | SLP_S1 (Sleep State S1 Select). When set to 1 by the software, indicates that the system will enter an S1 sleep state. The value of this bit controls the operation mode of GRN_LED and YLW_LED, as shown in Table 39. |
|     | 0: System in working state (S0), or in S3-S5 sleep states (default)                                                                                                                                                    |
|     | 1: System in S1 sleep state                                                                                                                                                                                            |
| 0   | <b>SW_CTL</b> (Software LEDs Control). Controls the operation mode of GRN_LED and YLW_LED, as shown in Table 39.                                                                                                       |
|     | 0: Normal (default)                                                                                                                                                                                                    |
|     | 1: Bit set by software                                                                                                                                                                                                 |

Table 39. Special control of the GRN\_LED and YLW\_LED

| System State                         | SLP_S5<br>Pin | SLP_S3<br>Pin  | SLP_S1<br>Bit | PWRGD_PS<br>Pin | SW_CTL<br>Bit | GRN_LED<br>Pin     | YLW_LED<br>Pin |
|--------------------------------------|---------------|----------------|---------------|-----------------|---------------|--------------------|----------------|
| Soft Off (S5)                        | 0             | X <sup>1</sup> | Х             | х               | Х             | 0                  | 0              |
| Sleep State S3                       | 1             | 0              | Х             | Х               | Х             | DI: 12             | 0              |
| Sleep State S1                       | 1             | 1              | 1             | Х               | Х             | Blink <sup>2</sup> | 0              |
| Working (S0),<br>Power not good      | 1             | 1              | 0             | 0               | Х             | 0                  | Blink          |
| Working (S0), Power good, no SW_CTL  | 1             | 1              | 0             | 1               | 0             | 0                  | TRI-STATE      |
| Working (S0), Power good, and SW_CTL | 1             | 1              | 0             | 1               | 1             | TRI-STATE          | 0              |

- 1. In this table, X is either logic "1" or logic "0".
- 2. Blink rate is 1 Hz with a duty cycle of 50%.

## 4.3.6 LED Blink Control Register (LEDBLNK)

This register controls the advanced blinking rate of the two LEDs connected to pins GRN\_LED and YLW\_LED of the PC8374L device. It is reset to 70h.

Power Well: V<sub>SB3</sub>

Location: Offset 03h, when LED\_OPT = 00 in the SWC\_CTL register

Type: R/W

| Bit   | 7        | 6 | 5       | 4 | 3        | 2 | 1       | 0 |
|-------|----------|---|---------|---|----------|---|---------|---|
| Name  | Reserved |   | GRNBLNK |   | Reserved |   | YLWBLNK |   |
| Reset | 0        | 1 | 1       | 1 | 0        | 0 | 0       | 0 |

| Bit |         |                                                                                         | Description                                                             |  |  |  |  |  |  |  |  |  |
|-----|---------|-----------------------------------------------------------------------------------------|-------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|
| 7   | Reserve | Reserved.                                                                               |                                                                         |  |  |  |  |  |  |  |  |  |
| 6-4 | GRNBLN  | GRNBLNK (Green LED Blink Rate). These bits control the blinking rate of GRN_LED output. |                                                                         |  |  |  |  |  |  |  |  |  |
|     | Bits    | 3its                                                                                    |                                                                         |  |  |  |  |  |  |  |  |  |
|     | 6 5 4   | 5 4 Rate (Hz) Duty Cycle                                                                |                                                                         |  |  |  |  |  |  |  |  |  |
|     | 0 0 0:  |                                                                                         |                                                                         |  |  |  |  |  |  |  |  |  |
|     | 0 0 1:  |                                                                                         |                                                                         |  |  |  |  |  |  |  |  |  |
|     | 0 1 0:  |                                                                                         |                                                                         |  |  |  |  |  |  |  |  |  |
|     |         |                                                                                         |                                                                         |  |  |  |  |  |  |  |  |  |
|     |         |                                                                                         |                                                                         |  |  |  |  |  |  |  |  |  |
|     | -       | 1 0 1: 3 50%                                                                            |                                                                         |  |  |  |  |  |  |  |  |  |
|     | 1 1 1:  | 1 1 0: 4 50%<br>1 1 1: On Always active (default)                                       |                                                                         |  |  |  |  |  |  |  |  |  |
|     | 1 1 1.  | OII                                                                                     | Always active (default)                                                 |  |  |  |  |  |  |  |  |  |
| 3   | Reserve | d.                                                                                      |                                                                         |  |  |  |  |  |  |  |  |  |
| 2-0 | YLWBLN  | IK (Yellow Li                                                                           | ED Blink Rate). These bits control the blinking rate of YLW_LED output. |  |  |  |  |  |  |  |  |  |
|     | Bits    |                                                                                         |                                                                         |  |  |  |  |  |  |  |  |  |
|     | 2 1 0   | Rate (Hz)                                                                               | Duty Cycle                                                              |  |  |  |  |  |  |  |  |  |
|     | 0 0 0:  | Off                                                                                     | Always inactive (default)                                               |  |  |  |  |  |  |  |  |  |
|     | 0 0 1:  | 0.25                                                                                    | 12.5%                                                                   |  |  |  |  |  |  |  |  |  |
|     | 0 1 0:  | 0.5                                                                                     | 25%                                                                     |  |  |  |  |  |  |  |  |  |
|     | 0 1 1:  | 1                                                                                       | 50%                                                                     |  |  |  |  |  |  |  |  |  |
|     | 1 0 0:  | 2                                                                                       | 50%                                                                     |  |  |  |  |  |  |  |  |  |
|     | 1 0 1:  | 3                                                                                       | 50%                                                                     |  |  |  |  |  |  |  |  |  |
| l   | 1 1 0:  | 4                                                                                       | 50%                                                                     |  |  |  |  |  |  |  |  |  |

### 4.3.7 Keyboard Wake-Up Control Register (KBDWKCTL)

This register configures the keyboard events detected by the Keyboard/Mouse Wake-Up Detector. It is reset to 40h.

Power Well: V<sub>SB3</sub> Offset 04h Location: Type: R/W or RO

| Bit   | 7   | 6    | 5   | 4    | 3   | 2    | 1   | 0    |
|-------|-----|------|-----|------|-----|------|-----|------|
| Name  | KBD | MODE | EVT | 3CFG | EVT | 2CFG | EVT | 1CFG |
| Reset | 0   | 1    | 0   | 0    | 0   | 0    | 0   | 0    |

|     |                              |                                                                                                                                                                                                                                        |                                                         | _                         |                              |                             | _                             |                             |                             |  |  |
|-----|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|---------------------------|------------------------------|-----------------------------|-------------------------------|-----------------------------|-----------------------------|--|--|
| Bit |                              | Description                                                                                                                                                                                                                            |                                                         |                           |                              |                             |                               |                             |                             |  |  |
| 7-6 |                              | KBDMODE (Keyboard Mode Select). Selects one of the keyboard wake-up modes for the Keyboard/Mouse Wake-Up Detector.                                                                                                                     |                                                         |                           |                              |                             |                               |                             |                             |  |  |
|     | Bits<br>7 6                  |                                                                                                                                                                                                                                        |                                                         |                           |                              |                             |                               |                             |                             |  |  |
|     | 0 0:<br>0 1:<br>1 0:<br>1 1: | O 0: Special Key Sequence or Password: Configured by bits 3-0 of PS2CTL register O 1: Fast Any-Key: Indicates that any key was pressed on the keyboard (default) O: Power Management Keys: Configured by bits 5-0 of KBDWKCTL register |                                                         |                           |                              |                             |                               |                             |                             |  |  |
| 5-4 | Event relevar                | <ol> <li>which income in the eyboard data</li> </ol>                                                                                                                                                                                   | pard Event 3 (dicates that "Pe Keyboard/Moa sequence us | M Key 3" wa<br>use Wake-U | s pressed on p Detector is i | the keyboard<br>n Power Man | d. The setting<br>agement Key | of the EVT30<br>s mode (KBD | CFG field is<br>MODE = 10). |  |  |
|     | Bits<br>5 4                  | Sequence                                                                                                                                                                                                                               | e Length                                                |                           |                              |                             |                               |                             |                             |  |  |
|     | 0 0:                         | 0 0: 0 bytes: Keyboard Event 3 disabled (default)                                                                                                                                                                                      |                                                         |                           |                              |                             |                               |                             |                             |  |  |

- 1 byte: PS2KEY6 0 1:
- 1 0: 2 bytes: PS2KEY6, PS2KEY7
- Reserved 1 1:
- EVT2CFG (Keyboard Event 2 Configuration). These bits configure the keyboard data sequence for Keyboard Event 2, which indicates that "PM Key 2" was pressed on the keyboard. The setting of the EVT2CFG field is relevant only if the Keyboard/Mouse Wake-Up Detector is in Power Management Keys mode (KBDMODE = 10). The keyboard data sequence used to detect Keyboard Event 2 is stored in registers PS2KEY3-5, starting with PS2KEY3.

#### **Bits**

#### **Sequence Length** 3 2

- 0 bytes: Keyboard Event 2 disabled (default) 0 0:
- 1 byte: PS2KEY3 0 1:
- 1 0: 2 bytes: PS2KEY3, PS2KEY4
- 3 bytes: PS2KEY3, PS2KEY4, PS2KEY5 1 1:
- EVT1CFG (Keyboard Event 1 Configuration). These bits configure the keyboard data sequence for Keyboard Event 1, which indicates that "PM Key 1" was pressed on the keyboard. The setting of the EVT1CFG field is relevant only if the Keyboard/Mouse Wake-Up Detector is in Power Management Keys mode (KBDMODE = 10). The keyboard data sequence used to detect Keyboard Event 1 is stored in registers PS2KEY0-2, starting with PS2KEY0.

### **Bits**

#### 1 0 **Sequence Length**

- 0 0: 0 bytes: Keyboard Event 1 disabled (default)
- 1 byte: PS2KEY0 0 1:
- 2 bytes: PS2KEY0, PS2KEY1 1 0:
- 1 1: 3 bytes: PS2KEY0, PS2KEY1, PS2KEY2

## 4.3.8 PS2 Protocol Control Register (PS2CTL)

This register configures the keyboard and mouse events detected by the Keyboard/Mouse Wake-Up Detector. It is reset to 10h.

Power Well: V<sub>SB3</sub>
Location: Offset 05h
Type: R/W or RO

| Bit   | 7      | 6 | 5       | 4 | 3 | 2   | 1    | 0 |
|-------|--------|---|---------|---|---|-----|------|---|
| Name  | DISPAR |   | MSEVCFG |   |   | KBE | VCFG |   |
| Reset | 0      | 0 | 0       | 1 | 0 | 0   | 0    | 0 |

| Bit | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |  |  |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| 7   | DISPAR (Disable Parity Check). This controls the parity checking of the keyboard and mouse data by the Keyboard/Mouse Wake-Up Detector.                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |  |
|     | 0: Enable parity check (default)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |  |
|     | 1: Disable parity check                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |  |
| 6-4 | MSEVCFG (Mouse Event Configuration). These bits configure the mouse data sequence for the Mouse event. Before setting them to a new value, these bits must be cleared by writing a value of '000'.                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |
|     | Bits 6 5 4 Event Configuration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |  |  |
|     | 0 0 0: Disable mouse wake-up detection                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |  |  |
|     | 0 0 1: Wake-up on any mouse movement or button click (default) 0 1 0: Wake-up on left button click                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |
|     | 0 1 1: Wake-up on left button double-click                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |
|     | 1 0 0: Wake-up on right button click                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |  |
|     | 1 0 1: Wake-up on right button double-click                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |  |  |
|     | <ul> <li>1 1 0: Wake-up on any button single-click (left, right or middle)</li> <li>1 1 1: Wake-up on any button double-click (left, right or middle)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |  |
| 3-0 | KBEVCFG (Keyboard Event Configuration). These bits configure the keyboard data sequence for the Keyboard event indicating that any key or key sequence was pressed on the keyboard. The setting of the KBEVCFG field is relevant only if the Keyboard/Mouse Wake-Up Detector is in either Special Key Sequence or Password mode (KBDMODE = 00). The keyboard data sequence used to detect a Keyboard Event is stored in registers PS2KEY0-7, starting with PS2KEY0. Before setting them to a new value, the KBEVCFG field must be cleared by writing a value of '0000'. |  |  |  |  |  |  |  |  |
|     | Bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |  |
|     | 3 2 1 0 Event Configuration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |  |  |
|     | 0 0 0: Disable keyboard wake-up detection (default)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |  |  |
|     | 0 0 0 1 to Special Key Sequence mode consisting of from two to eight PS/2 data bytes, "Make" and "Break" codes (including Shift and Alt keys)                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |  |
|     | Password Enabled mode with consisting of from one to eight keys "Make" code (excluding Shift and Alt keys)                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |

### 4.3.9 Keyboard Data Shift Register (KDSR)

When keyboard wake-up detection is enabled, this register stores the keyboard data shifted in from the keyboard during data transmission. It is reset to 00h.

Power Well: V<sub>SB3</sub> Location: Offset 06h

Type: RO

| Bit   | 7 | 6 | 5 | 4      | 3        | 2 | 1 | 0 |
|-------|---|---|---|--------|----------|---|---|---|
| Name  |   |   |   | Keyboa | ard Data |   |   |   |
| Reset | 0 | 0 | 0 | 0      | 0        | 0 | 0 | 0 |

| Bit | Description    |
|-----|----------------|
| 7-0 | Keyboard Data. |

### 4.3.10 Mouse Data Shift Register (MDSR)

When mouse wake-up detection is enabled, this register stores the mouse data shifted in from the mouse during data transmission. It is reset to 00h.

Power Well: V<sub>SB3</sub>

Location: Offset 07h (offset in PC8741x = 17h)

Type: RO

| Bit   | 7 | 6 | 5        | 4 | 3 | 2          | 1 | 0 |
|-------|---|---|----------|---|---|------------|---|---|
| Name  |   |   | Reserved |   |   | Mouse Data |   |   |
| Reset | 0 | 0 | 0        | 0 | 0 | 0          | 0 | 0 |

| Bit | Description |
|-----|-------------|
| 7-3 | Reserved.   |
| 2-0 | Mouse Data. |

### 4.3.11 PS2 Keyboard Key Data 0 to 7 Registers (PS2KEY0-7)

These eight registers (PS2KEY0-7) store the data bytes for Special Key Sequence or Password mode (KBDMODE = 00) or for Power Management Keys mode (KBDMODE = 10) of the Keyboard/Mouse Wake-Up Detector.

In Special Key Sequence or in Password modes, the keyboard data is stored as follows:

- PS2KEY0 register stores the data byte for the first key in the sequence.
- PS2KEY1 register stores the data byte for the second key in the sequence.
- PS2KEY2-7 registers store data bytes for the third to eighth key in the sequence.

For keyboard data storage in Power Management Keys mode, see Section 4.3.7 on page 96.

When one of these registers is set to 00h, it indicates that the value of the corresponding data byte is ignored (i.e., it is not compared with the keyboard data). These registers are reset to 00h.

Power Well: V<sub>SB3</sub>

Location: Offset 08h to 0Fh

Type: R/W, RO

| Bit   | 7                | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
|-------|------------------|---|---|---|---|---|---|---|--|
| Name  | Data Byte of Key |   |   |   |   |   |   |   |  |
| Reset | 0                | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |

| Bit | Description       |
|-----|-------------------|
| 7-0 | Data Byte of Key. |

### 4.4 ACPI REGISTERS

The ACPI registers are organized in two groups, which are both powered by  $V_{SB3}$ . The offsets of the two groups of ACPI registers are related to the base address determined by the Base Address registers at indexes 62h-63h in the SWC device configuration.

The PC8374L device supports the General-Purpose Event 1, ACPI generic register group. This group contains the GPE1\_STS and GPE1\_EN registers, each with a length of one byte. In addition, the device supports the "child" events of the General-Purpose Event 1 register group in the GPE1\_STS\_0-GPE1\_STS\_3 and the GPE1\_EN\_0-GPE1\_EN\_3 registers.

The following abbreviations are used to indicate the Register Type:

- R/W = Read/Write.
- R = Read from register (data written to this address is sent to a different register).
- W = Write (see above).
- RO = Read-only.
- WO = Write-only. Reading from the bit returns 0.
- R/W1C = Read/Write 1 to Clear. Writing 1 to a bit clears it to 0. Writing 0 has no effect.
- R/W1S = Read/Write 1 to Set. Writing 1 to a bit sets its value to 1. Writing 0 has no effect.

### 4.4.1 ACPI Register Map

The following table lists the ACPI registers. All of these registers are  $V_{SB3}$  powered.

Table 40. ACPI Register Map

| Base<br>Registers | Offset  | Mnemonic   | Register Name                       | Туре  | Power Well       | Section |
|-------------------|---------|------------|-------------------------------------|-------|------------------|---------|
| At index          | 00h     | GPE1_STS   | General-Purpose Status 1 Register   | R/W1C | V <sub>SB3</sub> | 4.4.2   |
| 62h, 63h          | 01h-03h | Reserved   |                                     |       |                  |         |
|                   | 04h     | GPE1_EN    | General-Purpose Enable 1 Register   | R/W   | V <sub>SB3</sub> | 4.4.3   |
|                   | 05h-07h | Reserved   |                                     |       |                  |         |
|                   | 08h     | GPE1_STS_0 | General-Purpose Status 1 Register 0 | R/W1C | V <sub>SB3</sub> | 4.4.4   |
|                   | 09h     | GPE1_STS_1 | General-Purpose Status 1 Register 1 | R/W1C | V <sub>SB3</sub> | 4.4.5   |
|                   | 0Ah     | GPE1_STS_2 | General-Purpose Status 1 Register 2 | R/W1C | V <sub>SB3</sub> | 4.4.6   |
|                   | 0Bh     | GPE1_STS_3 | General-Purpose Status 1 Register 3 | R/W1C | V <sub>SB3</sub> | 4.4.7   |
|                   | 0Ch     | GPE1_EN_0  | General-Purpose Enable 1 Register 0 | R/W   | V <sub>SB3</sub> | 4.4.8   |
|                   | 0Dh     | GPE1_EN_1  | General-Purpose Enable 1 Register 1 | R/W   | V <sub>SB3</sub> | 4.4.9   |
|                   | 0Eh     | GPE1_EN_2  | General-Purpose Enable 1 Register 2 | R/W   | V <sub>SB3</sub> | 4.4.10  |
|                   | 0Fh     | GPE1_EN_3  | General-Purpose Enable 1 Register 3 | R/W   | V <sub>SB3</sub> | 4.4.11  |

### 4.4.2 General-Purpose Status 1 Register (GPE1\_STS)

This register contains the global Power Management Event status bit. This register belongs to the General-Purpose Event 1 register group of the ACPI generic-feature space registers.

The status bit behaves according to the Sticky Status Bit definition in the ACPI Specification (i.e., the bit is set when the level of the hardware signal is high and is only cleared by the software writing 1 to it).

Power Well: V<sub>SB3</sub>
Location: Offset 00h
Type: R/W1C

| Bit   | 7        | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
|-------|----------|---|---|---|---|---|---|---|--|
| Name  | Reserved |   |   |   |   |   |   |   |  |
| Reset | 0        | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |

| Description                                                                                                                                                                                                                                                                                                                  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reserved.                                                                                                                                                                                                                                                                                                                    |
| PME_STS (Power Management Event Status). Indicates that an enabled Power Management event has occurred. The bit is set if at least one enabled event (in GPE1_EN_0 to GPE1_EN_3 registers) is active (in GPE1_STS_0 to GPE1_STS_3 registers). The bit can be reset by writing 1 only if all the enabled events are inactive. |
| 0: Inactive (default)                                                                                                                                                                                                                                                                                                        |
|                                                                                                                                                                                                                                                                                                                              |

### 4.4.3 General-Purpose Enable 1 Register (GPE1 EN)

This register contains the global Power Management Event enable bit. This register belongs to the General-Purpose Event 1 register group of the ACPI generic-feature space registers. It is reset to 00h.

The enable bit behaves according to the Enable Bit definition in the ACPI Specification (i.e., the bit can be read or written by software).

Power Well: V<sub>SB3</sub>
Location: Offset 04h
Type: R/W

| Bit   | 7        | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
|-------|----------|---|---|---|---|---|---|---|--|
| Name  | Reserved |   |   |   |   |   |   |   |  |
| Reset | 0        | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |

| Bit | Description                                                                                                                                                                                  |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-1 | Reserved.                                                                                                                                                                                    |
| 0   | <b>PME_EN (Power Management Event Enable).</b> Controls SCI (SIOPME) generation by a set PME_STS bit. If this bit is set, a set PME_STS bit in GPE1_STS register generates an SCI interrupt. |
|     | 0: Disable SCI (default)                                                                                                                                                                     |
|     | 1: Enable SCI generation by a set PME_STS bit                                                                                                                                                |

### 4.4.4 General-Purpose Status 1 Register 0 (GPE1\_STS\_0)

This register contains "child" events 0-7 of the GPE1 STS register.

The status bits behave according to the Sticky Status Bit definition in the ACPI Specification (i.e., the bit is set when the hardware signal is high and is only cleared by the software writing 1 to it).

Power Well: V<sub>SB3</sub>
Location: Offset 08h
Type: R/W1C

| Bit   | 7               | 6               | 5               | 4               | 3               | 2               | 1               | 0               |
|-------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|
| Name  | GPIOE07<br>_STS | GPIOE06<br>_STS | GPIOE05<br>_STS | GPIOE04<br>_STS | GPIOE03<br>_STS | GPIOE02<br>_STS | GPIOE01<br>_STS | GPIOE00<br>_STS |
| Reset | 0               | 0               | 0               | 0               | 0               | 0               | 0               | 0               |

| Bit | Description                                                                                                                                                                                                                                                                                                                                                |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | GPIOE07_STS (GPIOE07 Event Status). Indicates that an active event has been detected at pin 7 of GPIOE Port 0. The event has programmable polarity and the debounce option (see Section 6.3 on page 113). The bit is set by an active level at the GPIOE07 pin. Writing 1 clears this bit; writing 0 is ignored.  0: Inactive since last cleared (default) |
|     | An active event has occurred                                                                                                                                                                                                                                                                                                                               |
| 6-0 | GPIOE06_STS to GPIOE00_STS (GPIOE06 to GPIOE00 Event Status). Same as above for pins 6-0 of GPIOE Port 0.                                                                                                                                                                                                                                                  |

## 4.4.5 General-Purpose Status 1 Register 1 (GPE1\_STS\_1)

This register contains "child" events 8-15 of the GPE1\_STS register.

The status bits behave according to the Sticky Status Bit definition in the ACPI Specification (i.e., the bit is set when the hardware signal is high and is only cleared by the software writing 1 to it).

Power Well: V<sub>SB3</sub>
Location: Offset 09h
Type: R/W1C

| Bit   | 7               | 6               | 5        | 4               | 3               | 2               | 1               | 0               |
|-------|-----------------|-----------------|----------|-----------------|-----------------|-----------------|-----------------|-----------------|
| Name  | GPIOE17<br>_STS | GPIOE16_<br>STS | Reserved | GPIOE14<br>_STS | GPIOE13<br>_STS | GPIOE12<br>_STS | GPIOE11<br>_STS | GPIOE10<br>_STS |
| Reset | 0               | 0               | 0        | 0               | 0               | 0               | 0               | 0               |

| Bit | Description                                                                                                                                                                                                                                                                                                                                                                                 |
|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | GPIOE17_STS (GPIOE17 Event Status). Indicates that an active event has been detected at pin 7 of GPIOE Port 1. The event has programmable polarity and the debounce option (see Section 6.3 on page 113). The bit is set by an active level at the GPIOE17 pin. Writing 1 clears this bit; writing 0 is ignored.  0: Inactive since last cleared (default)  1: An active event has occurred |
| 6   | GPIOE16_STS (GPIOE16 Event Status). Same as above for pin 6 of GPIOE Port 1.                                                                                                                                                                                                                                                                                                                |
| 5   | Reserved.                                                                                                                                                                                                                                                                                                                                                                                   |
| 4-0 | GPIOE14_STS to GPIOE10_STS (GPIOE14 to GPIOE10 Event Status). Same as above for pins 4-0 of GPIOE Port 1.                                                                                                                                                                                                                                                                                   |

### 4.4.6 General-Purpose Status 1 Register 2 (GPE1\_STS\_2)

This register contains "child" events 16-23 of the GPE1\_STS register.

The status bits behave according to the Sticky status bit definition in the ACPI Specification (i.e., the bit is set when the level of the hardware signal is high and is only cleared by the software writing 1 to it).

Power Well: V<sub>SB3</sub>
Location: Offset 0Ah
Type: R/W1C

| Bit   | 7                | 6                | 5                | 4              | 3                | 2               | 1               | 0        |
|-------|------------------|------------------|------------------|----------------|------------------|-----------------|-----------------|----------|
| Name  | KBD_EVT3<br>_STS | KBD_EVT2<br>_STS | KBD_EVT1<br>_STS | MS_EVT<br>_STS | KBD_ANYK<br>_STS | RI1_EVT<br>_STS | RI2_EVT<br>_STS | Reserved |
| Reset | 0                | 0                | 0                | 0              | 0                | 0               | 0               | 0        |

| Bit | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | <ul> <li>KBD_EVT3_STS (Keyboard Event 3 Status). Indicates that "PM Key 3" was pressed and that the event was identified by the Keyboard/Mouse Wake-Up Detector. The bit is set only if the Keyboard/Mouse Wake-Up Detector is in Power Management Keys mode (see Section 4.3.7 on page 96). Writing 1 clears this bit; writing 0 is ignored.</li> <li>0: Inactive since last cleared (default)</li> <li>1: The "PM Key 3" key was pressed on the keyboard</li> </ul> |
| 6   | <ul> <li>KBD_EVT2_STS (Keyboard Event 2 Status). Indicates that "PM Key 2" was pressed and that the event was identified by the Keyboard/Mouse Wake-Up Detector. The bit is set only if the Keyboard/Mouse Wake-Up Detector is in Power Management Keys mode (see Section 4.3.7 on page 96). Writing 1 clears this bit; writing 0 is ignored.</li> <li>0: Inactive since last cleared (default)</li> <li>1: The "PM Key 2" key was pressed on the keyboard</li> </ul> |
| 5   | KBD_EVT1_STS (Keyboard Event 1 Status). Indicates that a keyboard event occurred and was identified by the Keyboard/Mouse Wake-Up Detector. The event type depends on the selected operation mode for the Keyboard/Mouse Wake-Up Detector (see Sections 4.3.7 and 4.3.8 on page 96.):  • Pressing any key or a sequence of special keys in Special Key Sequence mode                                                                                                  |
|     | <ul> <li>Pressing a sequence of keys in Password mode</li> <li>Pressing the "PM Key 1" in Power Management Keys mode</li> <li>Writing 1 clears this bit; writing 0 is ignored.</li> <li>Inactive since last cleared (default)</li> <li>A keyboard event occurred</li> </ul>                                                                                                                                                                                           |
| 4   | MS_EVT_STS (Mouse Event Status). Indicates that a mouse event occurred and was identified by the Keyboard/Mouse Wake-Up Detector (see Section 4.3.8 on page 97). Writing 1 clears this bit; writing 0 is ignored.  0: Inactive since last cleared (default)  1: A mouse event occurred                                                                                                                                                                                |
| 3   | KBD_ANYK_STS (Keyboard Any-Key Status). Indicates that a key was pressed and that the event was identified by the Keyboard/Mouse Wake-Up Detector. The bit is set only if the Keyboard/Mouse Wake-Up Detector is in Fast Any-Key mode (see Section 4.3.7 on page 96). Writing 1 clears this bit; writing 0 is ignored 0: Inactive since last cleared (default)  1: A keyboard event occurred                                                                          |
| 2   | RI1_EVT_STS (RI1 Event Status). Indicates that a telephone ring signal was received at Serial Port 1 and the event was identified by the RI Wake-Up Detector. The bit is set by a high-to-low transition at the RI1 pin (see Section 4.2.1 on page 82). Writing 1 clears this bit; writing 0 is ignored.  0: Inactive since last cleared (default)  1: A telephone ring signal was received at Serial Port 1                                                          |

| Bit | Description                                                                                                                                                                                                                                                                                                                                        |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | RI2_EVT_STS (RI2 Event Status). Indicates that a telephone ring signal was received at Serial Port 2 and the event was identified by the RI Wake-Up Detector. The bit is set by a high-to-low transition at the RI2 pin (see Section 4.2.1 on page 82). Writing 1 clears this bit; writing 0 is ignored.  O: Inactive since last cleared (default) |
|     | 1: A telephone ring signal was received at Serial Port 2                                                                                                                                                                                                                                                                                           |
| 0   | Reserved.                                                                                                                                                                                                                                                                                                                                          |

### 4.4.7 General-Purpose Status 1 Register 3 (GPE1\_STS\_3)

This register contains "child" events 24-31 of the GPE1\_STS register.

The status bits behave according to the Sticky Status Bit definition in the ACPI Specification (i.e., the bit is set when the level of the hardware signal is high and is only cleared by the software writing 1 to it).

Power Well: V<sub>SB3</sub>
Location: Offset 0Bh
Type: R/W1C

| Bit   | 7        | 6 | 5      | 4               | 3              | 2               | 1    | 0     |
|-------|----------|---|--------|-----------------|----------------|-----------------|------|-------|
| Name  | Reserved |   | HM_STS | MOD_IRQ<br>_STS | MS_IRQ<br>_STS | KBD_IRQ<br>_STS | Rese | erved |
| Reset | 0        | 0 | 0      | 0               | 0              | 0               | 0    | 0     |

| Bit | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-6 | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 5   | HM_STS (HM Alarm Status). Is set if an event enabled for SCI generation was detected by the Health Management module.                                                                                                                                                                                                                                                                                                                                                         |
|     | For the list of events and routing to SWC module (to the HM_STS bit) see "SCI and SMI Events Routing" in the "Events Notification" section.                                                                                                                                                                                                                                                                                                                                   |
|     | Writing 1 clears this bit; writing 0 is ignored.                                                                                                                                                                                                                                                                                                                                                                                                                              |
|     | 0: Inactive since last cleared (default)                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|     | 1: An enabled event was detected by the Health Management module                                                                                                                                                                                                                                                                                                                                                                                                              |
| 4   | MOD_IRQ_STS (Modules IRQ Event Status). Indicates that an IRQ was generated by one of the Legacy modules (FDC, Parallel Port, Serial Ports 1 and 2, InfraRed Port), or Health Management module. The bit is set only if the IRQ is enabled for wake-up (bit 4 of the Standard configuration register at index 70h) and the related module is active; see Section 3.2.3 on page 39. Writing 1 clears this bit; writing 0 is ignored.  0: Inactive since last cleared (default) |
|     | 1: An enabled IRQ (from one of the Legacy or Health Management modules) is active                                                                                                                                                                                                                                                                                                                                                                                             |
| 3   | MS_IRQ_STS (Mouse IRQ Event Status). Indicates that an IRQ was generated by the mouse interface section of the KBC module. The bit is set only if the IRQ is enabled for wake-up (bit 4 of the Mouse Logical Device configuration register at index 70h) and the KBC module is active (see Section 3.2.3 on page 39). Writing 1 clears this bit; writing 0 is ignored.                                                                                                        |
|     | 0: Inactive since last cleared (default)                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|     | 1: An enabled IRQ from the mouse interface section of the KBC module is active                                                                                                                                                                                                                                                                                                                                                                                                |
| 2   | KBD_IRQ_STS (Keyboard IRQ Event Status). Indicates that an IRQ was generated by the keyboard interface section of the KBC module. The bit is set only if the IRQ is enabled for wake-up (bit 4 of the Keyboard Logical Device configuration register at index 70h) and the KBC module is active (see Section 3.2.3 on page 39). Writing 1 clears this bit; writing 0 is ignored.                                                                                              |
|     | 0: Inactive since last cleared (default)                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|     | 1: An enabled IRQ from the keyboard interface section of the KBC module is active                                                                                                                                                                                                                                                                                                                                                                                             |
| 1-0 | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

### 4.4.8 General-Purpose Enable 1 Register 0 (GPE1\_EN\_0)

0

0

This register contains "child" events 0-7 of the GPE1\_EN register.

The enable bits behave according to the Enable Bit definition in the ACPI Specification (i.e., the bit can be read or written by software).

Power Well: V<sub>SB3</sub>
Location: Offset 0Ch
Type: R/W

0

Reset

Bit 7 6 5 4 3 2 1 0 GPIOE07 GPIOE06 **GPIOE05** GPIOE04 GPIOE03 GPIOE02 GPIOE01 GPIOE00 Name \_EN \_EN \_EN \_EN \_EN \_EN \_EN \_EN

0

0

0

0

| Bit | Description                                                                                                                         |
|-----|-------------------------------------------------------------------------------------------------------------------------------------|
| 7   | <b>GPIOE07_EN (GPIOE07 Event Enable).</b> Enables an active event at pin 7 of GPIOE Port 0 to set PME_STS bit in GPE1_STS register. |
|     | 0: Disable event (default)                                                                                                          |
|     | 1: Enable event to set PME_STS                                                                                                      |
| 6-0 | GPIOE06_EN to GPIOE00_EN (GPIOE06 to GPIOE00 Event Enable). Same as above for pins 6-0 of GPIOE Port 0.                             |

## 4.4.9 General-Purpose Enable 1 Register 1 (GPE1\_EN\_1)

This register contains "child" events 8-15 of the GPE1\_EN register.

The enable bits behave according to the Enable Bit definition in the ACPI Specification (i.e., the bit can be read or written by software).

Power Well: V<sub>SB3</sub> Location: Offset 0Dh

Type: R/W

| Bit   | 7              | 6              | 5        | 4              | 3              | 2              | 1              | 0              |
|-------|----------------|----------------|----------|----------------|----------------|----------------|----------------|----------------|
| Name  | GPIOE17<br>_EN | GPIOE16<br>_EN | Reserved | GPIOE14<br>_EN | GPIOE13<br>_EN | GPIOE12<br>_EN | GPIOE11<br>_EN | GPIOE10<br>_EN |
| Reset | 0              | 0              | 0        | 0              | 0              | 0              | 0              | 0              |

| Bit | Description                                                                                                                         |
|-----|-------------------------------------------------------------------------------------------------------------------------------------|
| 7   | <b>GPIOE17_EN (GPIOE17 Event Enable).</b> Enables an active event at pin 7 of GPIOE Port 1 to set PME_STS bit in GPE1_STS register. |
|     | 0: Disable event (default)                                                                                                          |
|     | 1: Enable event to set PME_STS                                                                                                      |
| 6   | GPIOE16_EN (GPIOE16 Event Enable). Same as above for pin 6 of GPIOE Port 1.                                                         |
| 5   | Reserved.                                                                                                                           |
| 4-0 | GPIOE14_EN to GPIOE10_EN (GPIOE14 to GPIOE10 Event Enable). Same as above for pins 4-0 of GPIOE Port 1.                             |

## 4.4.10 General-Purpose Enable 1 Register 2 (GPE1\_EN\_2)

This register contains "child" events 16-23 of the GPE1\_EN register.

The enable bits behave according to the Enable Bit definition in the ACPI Specification (i.e., the bit can be read or written by software).

Power Well: V<sub>SB3</sub>
Location: Offset 0Eh
Type: R/W

| Bit   | 7               | 6               | 5               | 4             | 3               | 2              | 1              | 0        |
|-------|-----------------|-----------------|-----------------|---------------|-----------------|----------------|----------------|----------|
| Name  | KBD_EVT3<br>_EN | KBD_EVT2<br>_EN | KBD_EVT1<br>_EN | MS_EVT<br>_EN | KBD_ANYK<br>_EN | RI1_EVT<br>_EN | RI2_EVT<br>_EN | Reserved |
| Reset | 0               | 0               | 0               | 0             | 0               | 0              | 0              | 0        |

| Bit | Description                                                                                                                                                                |  |  |  |  |  |  |  |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| 7   | <b>KBD_EVT3_EN (Keyboard Event 3 Enable).</b> Enables the event of pressing "PM Key 3" (on the keyboard) to set PME_STS bit in GPE1_STS register.                          |  |  |  |  |  |  |  |
|     | 0: Disable event (default)                                                                                                                                                 |  |  |  |  |  |  |  |
|     | 1: Enable event of pressing the "PM Key 3" on the keyboard to set PME_STS                                                                                                  |  |  |  |  |  |  |  |
| 6   | <b>KBD_EVT2_EN (Keyboard Event 2 Enable).</b> Enables the event of pressing "PM Key 2" (on the keyboard) to set PME_STS bit in GPE1_STS register.                          |  |  |  |  |  |  |  |
|     | 0: Disable event (default)                                                                                                                                                 |  |  |  |  |  |  |  |
|     | 1: Enable event of pressing the "PM Key 2" on the keyboard to set PME_STS                                                                                                  |  |  |  |  |  |  |  |
| 5   | <b>KBD_EVT1_EN (Keyboard Event 1 Enable).</b> Enables the event of pressing any key, key sequence or "PM Key 1" (on the keyboard) to set PME_STS bit in GPE1_STS register. |  |  |  |  |  |  |  |
|     | 0: Disable event (default)                                                                                                                                                 |  |  |  |  |  |  |  |
|     | 1: Enable event of pressing a sequence of keys or the "PM Key 1" on the keyboard to set PME_STS                                                                            |  |  |  |  |  |  |  |
| 4   | MS_EVT_EN (Mouse Event Enable). Enables a mouse event identified by the Keyboard/Mouse Wake-Up Detector to set PME_STS bit in GPE1_STS register.                           |  |  |  |  |  |  |  |
|     | 0: Disable event (default)                                                                                                                                                 |  |  |  |  |  |  |  |
|     | 1: Enable event of mouse event identified by the Keyboard/Mouse Wake-Up Detector to set PME_STS                                                                            |  |  |  |  |  |  |  |
| 3   | KBD_ANYK_EN (Keyboard Any-Key Enable). Enables the event of pressing any key (on the keyboard) to set PME_STS bit in GPE1_STS register.                                    |  |  |  |  |  |  |  |
|     | 0: Disable event (default)                                                                                                                                                 |  |  |  |  |  |  |  |
|     | 1: Enable event of pressing any key on the keyboard to set PME_STS                                                                                                         |  |  |  |  |  |  |  |
| 2   | RI1_EVT_EN (RI1 Event Enable). Enables a telephone ring, received at Serial Port 1 and identified by the RI Wake-Up Detector, to set PME_STS bit in GPE1_STS register.     |  |  |  |  |  |  |  |
|     | 0: Disable event (default)                                                                                                                                                 |  |  |  |  |  |  |  |
|     | 1: Enable event of telephone ring event received at Serial Port 1 to set PME_STS                                                                                           |  |  |  |  |  |  |  |
| 1   | RI2_EVT_EN (RI2 Event Enable). Enables a telephone ring, received at Serial Port 2 and identified by the RI Wake-Up Detector, to set PME_STS bit in GPE1_STS register.     |  |  |  |  |  |  |  |
|     | 0: Disable event (default)                                                                                                                                                 |  |  |  |  |  |  |  |
|     | 1: Enable event of telephone ring event received at Serial Port 2 to set PME_STS                                                                                           |  |  |  |  |  |  |  |
| 0   | Reserved.                                                                                                                                                                  |  |  |  |  |  |  |  |

## 4.4.11 General-Purpose Enable 1 Register 3 (GPE1\_EN\_3)

This register contains "child" events 24-31 of the GPE1\_EN register.

The enable bits behave according to the Enable Bit definition in the ACPI Specification (i.e., the bit can be read or written by software).

Power Well: V<sub>SB3</sub> Location: Offset 0Fh

| Туре: | R/W |
|-------|-----|
|       |     |

| Bit   | 7        | 6 | 5     | 4              | 3             | 2              | 1    | 0     |
|-------|----------|---|-------|----------------|---------------|----------------|------|-------|
| Name  | Reserved |   | HM_EN | MOD_IRQ<br>_EN | MS_IRQ<br>_EN | KBD_IRQ<br>_EN | Rese | erved |
| Reset | 0        | 0 | 0     | 0              | 0             | 0              | 0    | 0     |

| Bit | Description                                                                                                                                                       |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-6 | Reserved.                                                                                                                                                         |
| 5   | <b>HM_EN (HM Alarm Enable).</b> Enables an alarm condition detected by the Health Management (HM) module to set the PME_STS bit in GPE_STS register.              |
|     | 0: Disable event (default)                                                                                                                                        |
|     | 1: Enable event from an alarm condition detected by the HM module to set PME_STS                                                                                  |
| 4   | MOD_IRQ_EN (Modules IRQ Event Enable). Enables an active IRQ from one of the Legacy modules, Health Management module to set the PME_STS bit in GPE_STS register. |
|     | 0: Disable event (default)                                                                                                                                        |
|     | 1: Enable event of an active IRQ to set PME_STS                                                                                                                   |
| 3   | MS_IRQ_EN (Mouse IRQ Event Enable). Enables an IRQ generated by the mouse interface section of the KBC module to set the PME_STS bit in GPE_STS register.         |
|     | 0: Disable event (default)                                                                                                                                        |
|     | 1: Enable event of an IRQ generated by the mouse interface section of the KBC module to set PME_STS                                                               |
| 2   | KBD_IRQ_EN (Keyboard IRQ Event Enable). Enables an IRQ generated by the keyboard interface section of the KBC module to set the PME_STS bit in GPE_STS register.  |
|     | 0: Disable event (default)                                                                                                                                        |
|     | 1: Enable event of an IRQ generated by the keyboard interface section of the KBC module to set PME_STS                                                            |
| 1-0 | Reserved.                                                                                                                                                         |

# 4.0 System Wake-Up Control (SWC) (Continued)

# 4.5 SYSTEM WAKE-UP CONTROL REGISTER BITMAP

Table 41. SWC Register Map with Base Address at Index 60h, 61h

|        | Register                  |          |          |                                 | В       | its       |              |            |         |  |
|--------|---------------------------|----------|----------|---------------------------------|---------|-----------|--------------|------------|---------|--|
| Offset | Mnemonic                  | 7        | 6        | 5                               | 4       | 3         | 2            | 1          | 0       |  |
| 00h    | SLEDCTL<br>LED_OPT=01     |          |          | Rese                            | erved   |           |              | BLINK      | GRN_YLW |  |
| OON    | Reserved<br>LED_OPT=other |          |          |                                 |         |           |              |            |         |  |
| 01h    | SWC_CTL                   | LOCKSCF  | Reserved | Reserved GOOD_ Reserved R_STATE |         |           | LED <u>.</u> | _OPT       |         |  |
|        | ALEDCTL<br>LED_OPT=00     | Rese     | erved    | erved LEDCFG LEDPOL Reserved    |         |           |              |            | MOD     |  |
| 02h    | XLEDCTL<br>LED_OPT=10     |          | Reserved |                                 |         |           |              |            |         |  |
|        | Reserved<br>LED_OPT=other |          |          |                                 |         |           |              |            |         |  |
| 03h    | LEDBLNK<br>LED_OPT=00     | Reserved |          | GRNBLNK                         |         |           | YLWBLNK      |            |         |  |
| 0311   | Reserved<br>LED_OPT=other | Reserved |          |                                 |         |           |              |            |         |  |
| 04h    | KBDWKCTL                  | KBDN     | MODE     | EVT3                            | BCFG    | EVT       | 2CFG         | EVT1CFG    |         |  |
| 05h    | PS2CTL                    | DISPAR   |          | MSEVCFG                         |         |           | KBE\         | VCFG       |         |  |
| 06h    | KDSR                      |          |          |                                 | Keyboa  | rd Data   |              |            |         |  |
| 07h    | MDSR                      |          |          | Reserved                        |         |           |              | Mouse Data | ì       |  |
| 08h    | PS2KEY0                   |          |          |                                 | Data By | te of Key |              |            |         |  |
| 09h    | PS2KEY1                   |          |          |                                 | Data By | te of Key |              |            |         |  |
| 0Ah    | PS2KEY2                   |          |          |                                 | Data By | te of Key |              |            |         |  |
| 0Bh    | PS2KEY3                   |          |          |                                 | Data By | te of Key |              |            |         |  |
| 0Ch    | PS2KEY4                   |          |          |                                 | Data By | te of Key |              |            |         |  |
| 0Dh    | PS2KEY5                   |          |          |                                 | Data By | te of Key |              |            |         |  |
| 0Eh    | PS2KEY6                   |          |          |                                 | Data By | te of Key |              |            |         |  |
| 0Fh    | PS2KEY7                   |          |          |                                 | Data By | te of Key |              |            |         |  |

# 4.0 System Wake-Up Control (SWC) (Continued)

Table 42. ACPI Register Map with Base Address at Index 62h, 63h

| R           | Register   |                  |                  |                  | Ві              | its              |                 |                 |                 |  |  |
|-------------|------------|------------------|------------------|------------------|-----------------|------------------|-----------------|-----------------|-----------------|--|--|
| Offset      | Mnemonic   | 7                | 6                | 5                | 4               | 3                | 2               | 1               | 0               |  |  |
| 00h         | GPE1_STS   |                  |                  |                  | Reserved        |                  |                 |                 | PME_STS         |  |  |
| 01h-<br>03h | Reserved   |                  | Reserved         |                  |                 |                  |                 |                 |                 |  |  |
| 04h         | GPE1_EN    |                  | Reserved         |                  |                 |                  |                 |                 |                 |  |  |
| 05h-<br>07h | Reserved   |                  | Reserved         |                  |                 |                  |                 |                 |                 |  |  |
| 08h         | GPE1_STS_0 | GPIOE07<br>_STS  | GPIOE06<br>_STS  | GPIOE05<br>_STS  | GPIOE04<br>_STS | GPIOE03<br>_STS  | GPIOE02<br>_STS | GPIOE01<br>_STS | GPIOE00<br>_STS |  |  |
| 09h         | GPE1_STS_1 | GPIOE17<br>_STS  | GPIOE16<br>_STS  | Reserved         | GPIOE14<br>_STS | GPIOE13<br>_STS  | GPIOE12<br>_STS | GPIOE11<br>_STS | GPIOE10<br>_STS |  |  |
| 0Ah         | GPE1_STS_2 | KBD_EVT3<br>_STS | KBD_EVT2<br>_STS | KBD_EVT1<br>_STS | MS_EVT<br>_STS  | KBD_ANYK<br>_STS | RI1_EVT<br>_STS | RI2_EVT<br>_STS | Reserved        |  |  |
| 0Bh         | GPE1_STS_3 | Rese             | erved            | HM_STS           | MOD_IRQ<br>_STS | MS_IRQ<br>_STS   | KBD_IRQ<br>_STS | Reserved        |                 |  |  |
| 0Ch         | GPE1_EN_0  | GPIOE07<br>_EN   | GPIOE06<br>_EN   | GPIOE05<br>_EN   | GPIOE04<br>_EN  | GPIOE03<br>_EN   | GPIOE02<br>_EN  | GPIOE01<br>_EN  | GPIOE00<br>_EN  |  |  |
| 0Dh         | GPE1_EN_1  | GPIOE17<br>_EN   | GPIOE16<br>_EN   | Reserved         | GPIOE14<br>_EN  | GPIOE13<br>_EN   | GPIOE12<br>_EN  | GPIOE11<br>_EN  | GPIOE10<br>_EN  |  |  |
| 0Eh         | GPE1_EN_2  | KBD_EVT3<br>_EN  | KBD_EVT2<br>_EN  | KBD_EVT1<br>_EN  | MS_EVT<br>_EN   | KBD_ANY<br>K_EN  | RI1_EVT<br>_EN  | RI2_EVT<br>_EN  | Reserved        |  |  |
| 0Fh         | GPE1_EN_3  | Rese             | erved            | HM_EN            | MOD_IRQ<br>_EN  | MS_IRQ<br>_EN    | KBD_IRQ<br>_EN  | Rese            | erved           |  |  |

## 5.0 LPC Bus Interface

With the exception of the Glue Functions, the host can access all the functional blocks of the PC8374L device through the LPC bus.

#### 5.1 OVERVIEW

The LPC host interface supports I/O Read and Write, Memory Read and Write, 8-bit Firmware Memory Read and Write, and 8-bit DMA transactions, as defined in Intel's LPC Interface Specification, Revision 1.1.

#### 5.2 LPC TRANSACTIONS

The LPC interface of the PC8374L device responds to the following LPC transactions:

- I/O read and write cycles
- Memory read and write cycles
- 8-bit Firmware Memory read and write
- 8-bit DMA read and write cycles
- DMA request

## **5.3 INTERRUPT SERIALIZER**

The Interrupt Serializer translates parallel interrupt request (PIRQ) signals received from internal IRQ sources into serial interrupt request data transmitted over the SERIRQ bus. This enables devices that support only parallel IRQs to be integrated into a system that supports only serial IRQs like the LPC bus.

Each internal IRQ is fed into a Mapping, Enable and Polarity Control block, which maps the IRQ to its associated IRQ numbers (see Table 14 on page 41). The resulting IRQs are then fed into the Interrupt Serializer, where they are translated into serial data and then transmitted over the SERIRQ bus. Each interrupt number is assigned a time slot in the SERIRQ frame. Different IRQ sources in the PC8374L device cannot share the same interrupt number and thus cannot share the same time slot in the SERIRQ frame.

When a transition is detected on an IRQ source, the new value of the IRQ source is transmitted over the SERIRQ bus during the corresponding IRQ slot. For example, when a transition on the Serial Port IRQ is detected, the new value of the Serial Port IRQ is transmitted during time slot n of the SERIRQ bus.

## 6.0 General-Purpose Input/Output (GPIO) Ports

This chapter describes one 8-bit port. A device may include a combination of several ports with different implementations. For device specific implementation, see Section 3.14 on page 73.

#### 6.1 OVERVIEW

The GPIO port is an 8-bit port, connected to eight pins. It features:

- Software capability to control and read pin levels.
- Flexible system notification by several means, based on the pin level or level transition.
- Ability to capture and route events and their associated status.
- Back-drive protected pins.

GPIO port operation is associated with two sets of registers:

- Pin Configuration registers mapped in the Device Configuration space. These registers are used to configure the logical behavior of each pin. There are two or three registers for each GPIO pin: GPIO Pin Configuration registers 1 and 2 (GPCFG1, GPCFG2) and the GPIO Pin Event Routing register (GPEVR).
- Four 8-bit runtime registers: GPIO Data Out (GPDO), GPIO Data In (GPDI), GPIO Event Enable (GPEVEN) and GPIO Event Status (GPEVST). These registers are mapped in the GPIO device I/O space (which is determined by the base address registers in the GPIO Device Configuration). They are used to control and/or read the pin values and to handle system notification. Each runtime register corresponds to the 8-pin port, such that bit 'n' in each one of the four registers is associated with GPIOXn pin, where 'X' is the port number.
- An additional optional runtime register: GPIO Data In/Out (GPDIO). This register is also mapped in the GPIO device I/O space, but at a separate location from the above group of four runtime registers. It contains the same data-out value as the GPDO register and the same data-in value as the GPDI register.

Each GPIO pin is associated with configuration bits and the corresponding bit slice of the four runtime registers, as shown in Figure 15.



The functionality of the GPIO port is divided into:

- Basic functionality: Includes configuration of, writing to and reading from the GPIO pins (described in Section 6.2)
- Enhanced functionality: Includes wake-up event detection and system notification (described in Section 6.3)

In addition, the GPIO port can be operated in one of the following modes:

- Separate Data I/O: Separate registers are available for Data In (GPDI) and for Data Out (GPDO) in addition to the Data In/Out register (GPDIO) and to the enhanced functionality registers (GPEVST and GPEVEN).
- Common Data I/O: Only the Data In/Out register (GPDIO) is available.

#### 6.2 BASIC FUNCTIONALITY

The basic functionality of each GPIO pin is based on four configuration bits and a bit slice of runtime registers GPDO and GPDI (or GPDIO). The configuration and operation of a single pin GPIOXn (pin 'n' in port 'X') is shown in Figure 16 (note that for clarity, the static pull-down resistor is not shown):



Figure 16. GPIO Basic Functionality

#### 6.2.1 Configuration Options

The GPCFG1 register controls the following basic configuration options, as shown in Figure 16:

- Port Direction: Controlled by Output Enable (bit 0).
- Output Type: Push-pull vs. open-drain; it is controlled by Output Buffer Type (bit 1) by enabling/disabling the upper transistor of the output buffer.
- Static Pull-Up: May be added to any type of port (input, open-drain or push-pull). It is controlled by Pull-Up Control (bit 2)
- Pin Lock: GPIO pin may be locked to prevent any changes in the output value and/or the output configuration. The lock
  is controlled by bit 3. It disables writes to GPDO and GPDIO registers bits, to bits 7, 3–0 of GPCFG1 register (including
  the Lock bit itself) and to bit 4 of GPCFG2 register.

The GPCFG2 register controls the Load Protection configuration option:

V<sub>DD</sub>-Powered Load: Disables the Output Buffer (if enabled), the Static Pull-Up (if enabled), the Static Pull-Down (if enabled) and the Input Buffer if the specific GPIO pin is connected to a V<sub>DD</sub>-powered device and V<sub>DD3</sub> power to the PC8374L is not present (No\_Vdd). This function is controlled by the V<sub>DD</sub>-powered Load bit (bit 4).

#### 6.2.2 Operation

If the output is enabled, the value that is written to the GPDO or GPDIO registers is driven to the pin. Reading from the GPDO register returns its contents regardless of the actual pin value or the port configuration.

The GPDI register is a read-only register. Reading from the GPDI register returns the actual pin value regardless of its source (the port itself or an external device). Writing to this register is ignored.

Reading from the GPDIO register returns the actual pin value regardless of its source.

Activation of the GPIO module is controlled by device-specific configuration bits. When this module is inactive, access through the LPC bus to the runtime registers (GPDI, GPDO and GPDIO) is disabled; however, there is no change in the GPDO and GPDIO values and therefore there is no effect on the outputs of the pins.

The configuration and data registers of each GPIO pin are reset according to the setting of VDDLOAD bit in GPCFG2 register (see Section 3.14.6 on page 77).

www.national.com 112 Revision1.1

#### 6.3 EVENT HANDLING AND SYSTEM NOTIFICATION

The enhanced GPIO port (GPIOE) supports system notification based on event detection. This functionality is based on configuration bits and a bit slice of runtime registers GPEVEN and GPEVST. The configuration and operation of the event detection capability is shown in Figure 17. System notification is described in Section 6.3.2.



Figure 17. Event Detection

#### 6.3.1 Event Configuration

Each pin in the GPIO port is a potential input event source. The event detection can trigger a system notification on predetermined behavior of the source pin. The GPCFG1 register determines the event detection trigger type for system notification.

#### **Event Debounce Enable**

The input signal can be debounced for at least 16 ms, before entering the detector. To ensure that the signal is stable, the signal state is transferred to the event detector only after a debouncing period during which the signal has no transitions. The debouncer adds a delay equal to the debouncing period to both assertion and de-assertion of the event pending indicator (IRQ,  $\overline{\text{SMI}}$ , SCI). The debounce is controlled by Event Debounce Enable (bit 6 of GPCFG1 register).

#### **Event Type and Polarity**

Two trigger types of event detection are supported: edge and level. An edge event may be detected on a source pin transition either from high to low or low to high. A level event may be detected when the source pin is either at high or low level. The trigger type is determined by Event Type (bit 4 of GPCFG1 register). The direction of the transition (for edge) or the polarity of the active level (for level) is determined by Event Polarity (bit 5 of GPCFG1 register).

Active edge refers to a change in a GPIO pin level that matches the Event Polarity bit (1 for rising edge and 0 for falling edge). Active level refers to the GPIO pin level that matches the Event Polarity bit (1 for high level and 0 for low level). The corresponding bit in GPEVST register is set by hardware whenever an active edge or an active level is detected regardless of the GPEVEN register setting. Writing 1 to the Status bit clears it to 0. Writing 0 is ignored.

A GPIO pin is in event pending state if an active event has occurred (the corresponding bit in GPEVST register is set) and the corresponding bit in GPEVEN register is set.

#### 6.3.2 System Notification

System notification on GPIO-triggered events is achieved by asserting at least one of the following output pins:

- Interrupt Request (via the Interrupt Serializer in the LPC Bus Interface).
- System Management Interrupt (SMI).

The system notification for each GPIO pin is controlled by the corresponding bit in GPEVEN register together with the bits of GPEVR register. System notification by a GPIO pin is enabled if the corresponding bit of GPEVEN register is set to 1. The bits of the GPEVR register select the means of system notification (IRQ,  $\overline{SMI}$ ) that the detected GPIO event is routed to. The event routing mechanism is shown in Figure 18.



Figure 18. GPIO Event Routing Mechanism for System Notification

The system notification to the target is asserted if at least one GPIO pin is in event pending state.

The selection of the target (for system notification) is determined by the GPEVR register. The specific IRQ number is determined by the IRQ selection procedure of the device configuration. The assertion of IRQ (as a means of system notification) is disabled either when the GPIO functional block is deactivated or when  $V_{DD3}$  power is off.

The assertion of SMI is independent of the activation of the GPIO functional block.

System notification through IRQ,  $\overline{\text{SMI}}$  or SCI (see Section 4.2.4 on page 86) can be initiated by software by writing to the Data Out bit (in GPDO or GPDIO register) of a GPIO pin. This is possible only if the output of the corresponding GPIO pin is enabled, pin multiplexing is selected for the GPIO function (see Section 1.3 on page 16) and the GPIO event is routed to IRQ,  $\overline{\text{SMI}}$  or SCI. System notification is asserted according to the actual level at the GPIO pin driven by the GPIO output and/or by external circuitry. The level driven by the GPIO output should not cause a contention with the level driven by the external circuitry.

A pending edge event may be cleared by clearing the corresponding GPEVST bit. However, a level event source may not be released by software (except for disabling the source) as long as the pin is at active level. When level event is used, it is also recommended to disable the input debouncer.

On deactivation of the GPIO functional block and while  $V_{DD3}$  power is off, access through the LPC bus to the runtime registers (GPEVST and GPEVEN) is disabled. All means of system notification that include the target IRQ number are detached from the GPIO and de-asserted.

When  $V_{DD3}$  power is off, the status bits of the  $V_{DD}$ -powered GPIO pins (VDDLOAD = 1) are cleared, however the status bits of the  $V_{SB}$ -powered GPIO pins (VDDLOAD = 0) are not affected.

Before enabling any system notification, it is recommended to set the desired event configuration and then verify that the status registers are cleared.

#### 6.4 GPIO PORT REGISTERS

The following abbreviations are used to indicate the Register Type:

- R/W = Read/Write.
- R = Read from register (data written to this address is sent to a different register).
- W = Write (see above).
- RO = Read-only.
- WO = Write-only. Reading from the bit returns 0.
- R/W1C = Read/Write 1 to Clear. Writing 1 to a bit clears it to 0. Writing 0 has no effect.
- R/W1S = Read/Write 1 to Set. Writing 1 to a bit sets its value to 1. Writing 0 has no effect.

## 6.4.1 GPIO Pin Configuration Registers Structure

For each GPIO Port, there is a group of eight identical sets of configuration registers. Each set is associated with one GPIO pin. The entire group is mapped to the PnP configuration space. The mapping scheme is based on the GPSEL register (see Section 3.14.3 on page 75), which functions as an index register for the pin, and the selected GPCFG1, GPEVR and GPCFG2 registers, which reflect the configuration of the currently selected pin (see Table 43). All of these registers are  $V_{SB3}$  powered.

**Table 43. GPIO Configuration Registers** 

| Index | Configuration Register or Action           | Туре           | Power Well       | Reset |
|-------|--------------------------------------------|----------------|------------------|-------|
| F0h   | GPIO Pin Select register (GPSEL)           | R/W            | V <sub>SB3</sub> | 00h   |
| F1h   | GPIO Pin Configuration register 1 (GPCFG1) | Varies per bit | V <sub>SB3</sub> | 40h   |
| F2h   | GPIO Pin Event Routing register (GPEVR)    | R/W or RO      | V <sub>SB3</sub> | 01h   |
| F3h   | GPIO Pin Configuration register 2 (GPCFG2) | R/W or RO      | V <sub>SB3</sub> | 00h   |
| F8h   | GPIO Mode Select register (GPMODE)         | R/W or RO      | V <sub>SB3</sub> | 01h   |

## 6.4.2 GPIO Port Runtime Register Map

All of these registers are V<sub>SB3</sub> powered.

Table 44. GPIO Port Runtime Register Map

|                              |          |                   | Туре                    |            |                  |                  |         |
|------------------------------|----------|-------------------|-------------------------|------------|------------------|------------------|---------|
| Offset                       | Mnemonic | Register Name     | SEPDIO <sup>1</sup> = 1 | SEPDIO = 0 | Power Well       | Reset            | Section |
| Device specific <sup>2</sup> | GPDO     | GPIO Data Out     | R/W                     | RO         | V <sub>SB3</sub> | FFh              | 6.4.3   |
| Device specific <sup>2</sup> | GPDI     | GPIO Data In      | RO                      | RO         | V <sub>SB3</sub> | _                | 6.4.4   |
| Device specific <sup>2</sup> | GPEVEN   | GPIO Event Enable | R/W                     | RO         | V <sub>SB3</sub> | 00h              | 6.4.5   |
| Device specific <sup>2</sup> | GPEVST   | GPIO Event Status | R/W1C                   | RO         | V <sub>SB3</sub> | 00h              | 6.4.6   |
| Device specific <sup>2</sup> | GPDIO    | GPIO Data In/Out  | R/W                     | R/W        | V <sub>SB3</sub> | FFh <sup>3</sup> | 6.4.7   |

- 1. See Section 3.14.7 on page 78.
- 2. The location of this register is defined in Section 3.14.1 on page 73.
- 3. The data read from this register after reset is undefined.

# 6.4.3 GPIO Data Out Register (GPDO)

Power Well: V<sub>SB3</sub>

Location: Device specific Type: R/W or RO

| Bit   | 7 | 6       | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|-------|---|---------|---|---|---|---|---|---|--|--|
| Name  |   | DATAOUT |   |   |   |   |   |   |  |  |
| Reset | 1 | 1       | 1 | 1 | 1 | 1 | 1 | 1 |  |  |

| Bit | Description                                                                                                                                                                                                                                                                                                                                                                               |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | <b>DATAOUT (Data Out).</b> Bits 7-0 correspond to pins 7-0 of the specific Port. The value of each bit determines the value driven on the corresponding GPIO pin when its output buffer is enabled. Writing to the bit latches the written data unless the bit is locked by the GPCFG register Lock bit. Reading the bit returns its value regardless of the pin value and configuration. |
|     | 0: Corresponding pin driven to low                                                                                                                                                                                                                                                                                                                                                        |
|     | 1: Corresponding pin driven or released (according to buffer type selection) to high (default)                                                                                                                                                                                                                                                                                            |

## 6.4.4 GPIO Data In Register (GPDI)

Power Well: V<sub>SB3</sub>

Location: Device specific

Type: RO

| Bit   | 7      | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|--------|---|---|---|---|---|---|---|
| Name  | DATAIN |   |   |   |   |   |   |   |
| Reset | Х      | Х | Х | Х | Х | Х | Х | Х |

| Bit | Description                                                                                                                                                                                                                                   |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| l . | <b>DATAIN (Data In).</b> Bits 7-0 correspond to pins 7-0 of the specific Port. Reading each bit returns the value of the corresponding GPIO pin. Pin configuration and the GPDO register value may influence the pin value. Write is ignored. |
|     | 0: Corresponding pin level low                                                                                                                                                                                                                |
|     | 1: Corresponding pin level high                                                                                                                                                                                                               |

## 6.4.5 GPIO Event Enable Register (GPEVEN)

Power Well: V<sub>SB3</sub>

Location: Device specific Type: R/W or RO

| Bit   | 7 | 6      | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|-------|---|--------|---|---|---|---|---|---|--|--|
| Name  |   | EVTENA |   |   |   |   |   |   |  |  |
| Reset | 0 | 0      | 0 | 0 | 0 | 0 | 0 | 0 |  |  |

| Bit | Description                                                                                                                                                                                                                       |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | <b>EVTENA (Event Enable).</b> Bits 7-0 correspond to pins 7-0 of the specific Port. Each bit enables system notification by the corresponding GPIO pin. The bit has no effect on the corresponding Status bit in GPEVST register. |
|     | 0: Event pending by corresponding GPIO pin masked                                                                                                                                                                                 |
|     | 1: Event pending by corresponding GPIO pin enabled                                                                                                                                                                                |

## 6.4.6 GPIO Event Status Register (GPEVST)

Power Well: V<sub>SB3</sub>

Location: Device specific Type: R/W1C or RO

| Bit   | 7 | 6       | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|-------|---|---------|---|---|---|---|---|---|--|--|
| Name  |   | EVTSTAT |   |   |   |   |   |   |  |  |
| Reset | 0 | 0       | 0 | 0 | 0 | 0 | 0 | 0 |  |  |

# Bit Description

- 7–0 **EVTSTAT (Event Status).** Bits 7–0 correspond to pins 7–0 of the specific Port. The setting of each bit is independent of the Event Enable bit in GPEVEN register. An active event sets the Status bit, which may be cleared only by software writing 1 to the bit.
  - 0: No active edge or level detected since last cleared
  - 1: Active edge or level detected

## 6.4.7 GPIO Data In/Out Register (GPDIO)

Power Well: V<sub>SB3</sub>

Location: Device specific

Type: R/W

| Bit         | 7 | 6         | 5 | 4 | 3 | 2 | 1 | 0 |  |
|-------------|---|-----------|---|---|---|---|---|---|--|
| Name        |   | DATAINOUT |   |   |   |   |   |   |  |
| Reset Write | 1 | 1         | 1 | 1 | 1 | 1 | 1 | 1 |  |
| Reset Read  | Х | Х         | Х | Х | Х | Х | Х | Х |  |

| Bit | Description                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | <b>DATAINOUT (Data In/Out).</b> Bits 7-0 correspond to pins 7-0 of the specific Port. The value of each bit determines the value driven on the corresponding GPIO pin when its output buffer is enabled. Writing to the bit latches the written data unless the bit is locked by the GPCFG register Lock bit. Reading each bit returns the value of the corresponding GPIO pin. Pin configuration and the data-out value may influence the pin value. |
|     | 0: Corresponding pin driven to low; pin level read low.                                                                                                                                                                                                                                                                                                                                                                                               |
|     | 1: Corresponding pin driven or released (according to buffer type selection) to high; pin level read high (default).                                                                                                                                                                                                                                                                                                                                  |

#### 7.0 Glue Functions

This chapter describes the glue functions integrated in the PC8374L device.

#### 7.1 OVERVIEW

This module contains the glue functions. Most of them operate independently of the other functions and of the other modules in the PC8374L device.

The glue functions are divided into three groups:

- Power-related functions:
  - Highest active Main supply reference (REF5V)
  - Highest active Standby supply reference (REF5V\_STBY)
  - Resume reset (RSMRST)
  - Main power good (PWRGD\_3V)
  - Power distribution control (BKFD\_CUT, LATCHED\_BF\_CUT)
  - Main power supply control (PS\_ON)
- Miscellaneous functions:
  - Hard-disk LED indicator control (HD\_LED)
- SMBus support functions:
  - SMBus voltage translation (CC\_DDCSCL, CC\_DDCSDA, 5V\_DDCSCL, 5V\_DDCSDA)
  - SMBus isolation (SMB1\_SCL, SMB1\_SDA, SMB2\_SCL, SMB2\_SDA)

Each function is described in the following sections.

#### 7.2 FUNCTIONAL DESCRIPTION

#### 7.2.1 Highest Active Main Supply Reference

This function generates the REF5V analog output signal (see specification in Section 10.2.11 on page 216). When the Main power supply is turned on or off, the REF5V signal tracks either the  $V_{DD3}$  or  $V_{DD5}$  power supplies, whichever has a higher voltage.

The circuit that generates the REF5V output is composed of two parts:

- One part tracks the V<sub>DD3</sub> supply voltage and is implemented in the PC8374L device.
- One part tracks the V<sub>DD5</sub> supply voltage and is implemented by an external resistor connected to the V<sub>DD5</sub> power supply.

Figure 19 shows a simplified diagram of the circuit that generates the REF5V analog output signal



Figure 19. REF5 Generation (Simplified Diagram)

The voltage levels at both sides of switch "S" are measured by the comparator ("Comp"), which controls the state of the switch as follows:

- If  $V_A > V_B$ , then  $V_{DD3} > V_{DD5}$ ; the switch is **closed**, and the output voltage  $V_{REF5V} = V_{DD3}$ .
- If  $V_A < V_B$ , then  $V_{DD3} < V_{DD5}$ ; the switch is **open**, and the output voltage  $V_{REF5V} = V_{DD5}$ , through the external 1 K $\Omega$  resistor, is connected to the  $V_{DD5}$  power supply.

The internal circuit is powered from the  $V_{DD3}$  supply. For  $V_{DD3} < V_{SO}$ , switch "S" is **open**; therefore, the  $V_{REF5V}$  output tracks only the  $V_{DD5}$  supply. Figure 20 shows REF5 output in four cases of  $V_{DD3}$  and  $V_{DD5}$  ramp up and ramp down.



Figure 20. REF5 as a Function of V<sub>DD3</sub> and V<sub>DD5</sub>

Table 45 defines the DC characteristics of the REF5 output, relative to the  $V_{DD3}$  supply. For the AC characteristics, see "Highest Active Main and Standby Supply Reference" on page 232.

Table 45. REF5V DC Characteristics

| Symbol           | Parameter                                                         | Conditions                                                | Min   | Max              | Unit |
|------------------|-------------------------------------------------------------------|-----------------------------------------------------------|-------|------------------|------|
| V <sub>SO</sub>  | Switch Open, V <sub>DD3</sub> Voltage Range                       | $0 < V_{DD5} < 5.5V$                                      | 0     | 1.5 <sup>1</sup> | V    |
| V <sub>TRK</sub> | Output Voltage Tracking of V <sub>DD3</sub> Voltage <sup>1,</sup> | $1.5V < V_{DD3},$<br>$V_{DD5} < V_{DD3} + 150 \text{ mV}$ | - 150 | + 150            | mV   |

1. Not tested. Guaranteed by characterization.

#### 7.2.2 Highest Active Standby Supply Reference

This function generates the REF5V\_STBY analog output signal (see specification in Section 10.2.11 on page 216). When the Standby power supply is turned on or off, the REF5V\_STBY signal tracks either the  $V_{SB3}$  or  $V_{SB5}$  power supplies, whichever has a higher voltage.

The circuit that generates the REF5V\_STBY output is composed of two parts:

- One part tracks the V<sub>SB3</sub> supply voltage and is implemented in the PC8374L device.
- One part tracks the V<sub>SB5</sub> supply voltage and is implemented by an external resistor connected to the V<sub>SB5</sub> power supply.

Figure 21 shows a simplified diagram of the circuit that generates the REF5V\_STBY analog output signal



Figure 21. REF5\_STBY Generation (Simplified Diagram)

The voltage levels at both sides of switch "S" are measured by the comparator ("Comp"), which controls the state of the switch as follows:

- If  $V_A > V_B$ , then  $V_{SB3} > V_{SB5}$ ; the switch is **closed** and the output voltage  $V_{REF5V\ STBY} = V_{SB3}$
- If  $V_A < V_B$ , then  $V_{SB3} < V_{SB5}$ ; the switch is **open** and the output voltage  $V_{REF5V\_STBY} = V_{SB5}$ , through the external 1 K $\Omega$  resistor, is connected to the  $V_{SB5}$  power supply

The internal circuit is powered from the  $V_{SB3}$  supply. For  $V_{SB3} < V_{SO}$ , switch "S" is **open**; therefore, the  $V_{REF5V\_STBY}$  output tracks only the  $V_{SB5}$  supply. Figure 22 shows the behavior of the REF5V\_STBY output in four cases of  $V_{SB3}$  and  $V_{SB5}$  ramp up and ramp down.



Figure 22. REF5\_STBY as a Function of  $V_{SB3}$  and  $V_{SB5}$ 

Table 45 defines the DC characteristics of the REF5\_STBY output relative to the  $V_{SB3}$  supply. For the AC characteristics, see "Highest Active Main and Standby Supply Reference" on page 232.

Table 46. REF5V\_STBY DC Characteristics

| Symbol           | Parameter                                                         | Conditions                                             | Min   | Max              | Unit     |
|------------------|-------------------------------------------------------------------|--------------------------------------------------------|-------|------------------|----------|
| V <sub>SO</sub>  | Switch Open, V <sub>SB3</sub> Voltage Range                       | $0 < V_{SB5} < 5.5V$                                   | 0     | 1.5 <sup>1</sup> | <b>\</b> |
| V <sub>TRK</sub> | Output Voltage Tracking of V <sub>SB3</sub> Voltage <sup>1,</sup> | $1.5V < V_{SB3},$ $V_{SB5} < V_{SB3} + 150 \text{ mV}$ | - 150 | + 150            | mV       |

1. Not tested. Guaranteed by characterization.

#### 7.2.3 Resume Reset

This function generates the  $\overline{RSMRST}$  signal by sensing the voltage level at the  $V_{SB5}$  analog input (see specification in Section 10.2.7 on page 215). The  $\overline{RSMRST}$  signal serves both as a Power-Up reset and as a "Brown-Out" reset for the system resume power well (powered by the  $V_{SB3}$  or  $V_{SB5}$  supplies).

The Resume Reset circuit compares the voltage at the  $V_{SB5}$  input with a threshold value ( $V_{TRIP}$ ). When the  $V_{SB3}$  supply voltage is active, the circuit generates the  $\overline{RSMRST}$  active low output signal, as follows:

- When V<sub>SR5</sub> rises above V<sub>TRIP</sub> the RSMRST signal switches from low to high after a t<sub>RD</sub> delay.
- When V<sub>SB5</sub> falls below V<sub>TRIP</sub> the RSMRST signal switches from high to low after a t<sub>FD5</sub> delay.
- When a glitch shorter than t<sub>GA</sub> (the time V<sub>SB5</sub> is below V<sub>TRIP</sub>) occurs at the V<sub>SB5</sub> input, the RSMRST signal is not guaranteed to react (remains high).

The Resume Reset circuit is powered by the  $V_{SB3}$  supply. When the  $V_{SB5}$  supply voltage is active, the circuit compares the  $V_{SB3}$  power supply voltage with the threshold value ( $V_{SB3ON}$  or  $V_{SB3OFF}$ ); see Section 10.1.5 on page 213. As a result, the RSMRST active low output signal is generated, as follows:

- When V<sub>SB3</sub> rises above V<sub>SB3ON</sub>, the RSMRST signal switches from low to high after a t<sub>RD</sub> delay.
- When V<sub>SB3</sub> falls below V<sub>SB3OFF</sub>, the RSMRST signal switches from high to low after a t<sub>FD3</sub> delay.
- When a glitch shorter than t<sub>GA</sub> (the time V<sub>SB3</sub> is below V<sub>SB3OFF</sub>) occurs at the V<sub>SB3</sub> input, the RSMRST signal is not guaranteed to react (remains high).

When the V<sub>SB3</sub> power supply is off, the RSMRST output is at low level (active) having an internal impedance of Z<sub>OFF</sub>.

The delays in RSMRST switching, generated by the Resume Reset circuit, are independent of the toggling of any of the clock domains of the PC8374L device.

Figure 23 shows the behavior of the RSMRST output at V<sub>SR3</sub> and V<sub>SR5</sub> switching.

## a. V<sub>SB5</sub> Switching, V<sub>SB3</sub> Steady



#### b. V<sub>SB3</sub> Switching, V<sub>SB5</sub> Steady



Figure 23. RSMRST at V<sub>SB5</sub> and V<sub>SB3</sub> Switching

Table 47 defines the DC characteristics of the Resume Reset circuit. For the AC characteristics, see "Resume Reset" on page 232.

Table 47. Resume Reset Circuit DC Characteristics

| Symbol            | Parameter Conditions                                  |                                            | Min  | Max | Unit |
|-------------------|-------------------------------------------------------|--------------------------------------------|------|-----|------|
| V <sub>TRIP</sub> | V <sub>SB5</sub> Threshold Level                      | $V_{SB3} = 3.3V \pm 10\%$                  | 4.05 | 4.5 | V    |
| Z <sub>OFF</sub>  | Output Impedance at V <sub>SB3</sub> Off <sup>1</sup> | $V_{SB3} = 0V,$<br>$V_{SB5} = 5V \pm 10\%$ | 7    | 10  | ΚΩ   |

<sup>1.</sup> Not tested. Guaranteed by characterization.

#### 7.2.4 Main Power Good

This function generates the PWRGD\_3V signal, indicating that the Main power supply voltage is valid. The PWRGD\_3V signal indicates to system components that their input power supplies are valid. PWRGD\_3V is de-asserted immediately when SLP\_S3 is asserted or PWRGD\_PS is de-asserted. It is asserted with t<sub>PSD</sub> delay after PWRGD\_PS is asserted. Figure 24 shows a simplified diagram of the circuit that generates the PWRGD\_3V signal.



Figure 24. PWRGD\_3V Generation (Simplified Diagram)

For the AC characteristics, see "Main Power Good" on page 234.

## 7.2.5 Power Distribution Control

This function generates the BKFD\_CUT and the LATCHED\_BF\_CUT power distribution control signals.

An active low  $\overline{BKFD\_CUT}$  signal is generated when the Main power supply voltage is valid (PWRGD\_PS = high) **and** the system is **not** in one of the S3 to S5 sleep states ( $\overline{SLP\_S3}$  = high).

The LATCHED\_BF\_CUT signal is generated from BKFD\_CUT and SLP\_S5 as follows:

- Rising edge of BKFD\_CUT while the system is not in S5 sleep state (SLP\_S5 = high) sets LATCHED\_BF\_CUT to high.
- Falling edge of BKFD\_CUT while the system is **not** in S5 sleep state (SLP\_S5 = high) resets LATCHED\_BF\_CUT to low.
- When the system is in S5 sleep state (SLP\_S5 = low), LATCHED\_BF\_CUT is reset to low.

Figure 25 shows a simplified diagram of the circuit that generates the BKFD\_CUT and the LATCHED\_BF\_CUT signals.



Figure 25. BKFD\_CUT and LATCHED\_BF\_CUT Generation (Simplified Diagram)

For the AC characteristics, see "Power Distribution Control" on page 234.

## 7.2.6 Main Power Supply Control

This function generates the PS ON signal, which turns the Main power supply on and off.

The Main power supply is turned on by an active low  $\overline{PS\_ON}$  signal, generated when all of the following are true:

- The processor is currently inserted in its socket (CPU\_PRESENT = low).
- The system is **not** in one of the S3 to S5 sleep states (SLP\_S3 = high).
- None of the conditions for ETC exists (see Section 8.2.10 on page 139).
- If an ETC event has occurred, the system has gone through one of the S3 to S5 sleep states (rising edge on SLP\_S3). Figure 26 shows a simplified diagram of the circuit that generates the PS\_ON signal.



Figure 26. PS ON Generation (Simplified Diagram)

For the AC characteristics, see "Main Power Supply Control" on page 235.

#### 7.2.7 Hard-Disk LED Indicator Control

This function generates the HD\_LED signal, which controls the Hard Drive, red LED indicator.

The Hard Drive LED is turned on by an active low HD\_LED signal, generated when at least one of the PRIMARY\_HD or SECONDARY\_HD or SCSI pins is active (low).

Figure 27 shows a simplified diagram of the circuit that generates the HD\_LED signal.



Figure 27. HD\_LED Generation (Simplified Diagram)

## 7.2.8 SMBus Voltage Translation

This function performs "passive" level translation between the  $V_{DD3}$ -powered (or 2.5V-powered) CC\_DDCSCL and CC\_DDCSDA signals and the  $V_{DD5}$ -powered 5V\_DDCSCL and 5V\_DDCSDA signals, respectively, for interfacing the Data Display Channel.

The signals connected to the CC\_DDCSCL, CC\_DDCSDA, 5V\_DDCSCL and 5V\_DDCSDA pins are compatible with Intel's SMBus (*Specification Rev 1.1. Dec. 11. 1998*) two-wire synchronous serial interface specifications.

The CC\_DDCSCL and 5V\_DDCSCL pins are connected through a switch. This switch is controlled by a Level Translation Control circuit, according to the voltage levels at the CC\_DDCSCL and 5V\_DDCSCL pins (for the DC characteristics, see Section 10.2.12 on page 216):

- For V<sub>IN</sub> < V<sub>ISC</sub> at either pin, the switch is closed; therefore, both pins (CC\_DDCSCL, and 5V\_DDCSCL) are held at low level.
- For V<sub>IN</sub> > V<sub>ISO</sub> at **both** pins, the switch is open; therefore, each pin is pulled up to high level by the external resistor connected to V<sub>DD3</sub> or V<sub>DD25</sub> (2.5V Main Power) (for the CC\_DDCSCL pin) and to V<sub>DD5</sub> (for the 5V\_DDCSCL pin).

In addition, when the  $V_{DD3}$  power is off, the switch is open, regardless of the voltage levels at the CC\_DDCSCL and  $5V_DDCSCL$  pins.

The CC\_DDCSDA and 5V\_DDCSDA pins are connected through a similar level translation circuit and behave like CC\_DDCSCL and 5V\_DDCSCL.

Figure 28 shows simplified a diagram of the circuit that performs SMBus voltage translation.



Figure 28. SMBus Voltage Translation for V<sub>DD3</sub> Tolerant Chipset Cluster (Simplified Diagram)

#### 7.2.9 SMBus Isolation

When the Main power is off, this function performs "passive" bus isolation between the SMB1\_SCL, SMB1\_SDA signals and the SMB2\_SCL, SMB2\_SDA signals respectively. The bus isolation enables the operation of the serial bus section connected to Standby power, if the other serial bus is connected to the Main power and the Main power is off.

The signals connected to the SMB1\_SCL, SMB1\_SDA, SMB2\_SCL and SMB2\_SDA pins are compatible Intel's SMBus (*Specification Rev 1.1, Dec. 11, 1998*) two-wire synchronous serial interface specifications.

The SMB1\_SCL and SMB2\_SCL pins are connected through a switch. This switch is controlled by the voltage levels at the SMB1\_SCL and SMB2\_SCL pins (for the DC characteristics, see Section 10.2.12 on page 216):

- For V<sub>IN</sub> < V<sub>ISC</sub> at either pin, the switch is closed; therefore, both pins (SMB1\_SCL, and SMB2\_SCL) are held at low level.
- For V<sub>IN</sub> > V<sub>ISO</sub> at **both** pins, the switch is open; therefore, each pin is pulled up to high level by the external resistor connected to V<sub>SUP1</sub> (for the SMB1\_SCL pin) and to V<sub>SUP2</sub> (for the SMB2\_SCL pin).

In addition, when the Main power supply voltage is not valid (PWRGD\_PS = low), the switch is forced open and the unpowered SMBx\_SCL signal is disconnected from the powered SMBx\_SCL signal (x is either 1 or 2). This isolation between the two signals prevents the loading of the powered SMBx\_SCL signal by the unpowered SMBx\_SCL signal.

The SMB1\_SDA and SMB2\_SDA pins are connected through a similar level isolation circuit and behave like SMB1\_SCL and SMB2\_SCL.

Figure 29 shows a simplified diagram of the circuit that performs SMBus isolation.



Figure 29. SMBus Isolation (Simplified Diagram)

For the AC characteristics, see "SMBus Voltage Translation and Isolation Timing" on page 235.

## 8.0 Health Management (HM)

#### 8.1 OVERVIEW

The PC8374L Health Management module ("HM") is the digital component of the System Health Monitor and Control function. The analog component of this function is implemented by external LMxx Sensor devices. Communication between the HM and an external LMxx Sensor is automatic (i.e., there is no need for user intervention/configuration) via the SensorPath bus, working in asynchronous mode.

The HM monitors three temperature channels, five voltage channels, and four tachometer channels.

In addition, it generates three FANPWM fan drive control signals.

The temperature data, together with the tachometer data, can be used to control the FANPWM signals.

The HM automatically reads temperature and voltage data from an LMxx Sensor device. It then compares the data to the limit data set in the Limit registers and sets the corresponding status bits.

Access to the HM is possible through a dedicated SMBus interface (HMSMBus with HMSCL and HMSDA pins) or through the LPC interface.

The HM can automatically use one of the following four LMxx device options to supply temperature and voltage inputs:

- · LM96011 provides two temperature channels (one remote diode, one ambient) and five voltage channels
- LM96011+LM95010 provides three temperature channels (one remote diode, two ambient) and five voltage channels
- LM96010 provides three temperature channels (two remote diode, one ambient) and five voltage channels
- · LM96012 provides three temperature channels (two remote diode, one ambient) and no voltage channels

**Note:** When the LM96011, LM96010 or LM96012 is used, it should be strapped as device number 1. When the LM95010 is used, it should be strapped as device number 2.

Figure 30 on page 128 shows the HM Block Diagram.

#### 8.2 FUNCTIONAL DESCRIPTION

The HM functions are:

- · Sensor Monitoring (voltage channels and temperature channels monitoring)
- Fan monitoring (fan speed measurements)
- · Fan control (driving fans)

## 8.2.1 Health Management Module Access

The HM can be accessed either through the LPC Bus or through a dedicated SMBus (HMSMBus).

For access through the HMSMBus, the HM responds to SMBus transactions addressed according to the SMBus slave address set by the HM SMBus Configuration register (see Section 3.7.12 on page 59). For the SMBus transaction protocols, see Section 8.3 on page 140.

Access through the LPC Bus is done through the HM LPC Access registers. For more details see Section 8.4 on page 141. Simultaneous write accesses through the LPC Bus and SMBus may cause unpredictable results. However, for simultaneous read accesses, consistency is retained (except for the 16-bit measurement data registers, such as Fan Tachometer Reading 1-3 MSB/LSB).

## 8.2.2 SensorPath Bus

The HM communicates with the LMxx Sensor devices via the SensorPath bus. The HM is the bus master on the SensorPath bus and supports asynchronous mode.

The SensorPath bus uses timing encoding based on a 360 KHz internal clock to provide the following types of bit signals over the bus (the HM supports all five types):

- · Data Bit 0
- Data Bit 1
- Start Bit
- Attention Request
- Reset



A "reset" operation on the bus can be initiated by either the HM or the LMxx Sensor devices generating a reset signal. After  $V_{SB}$  Power-Up reset, the HM holds the SensorPath bus low, thus resetting the bus. Then, the HM releases the reset from the SensorPath bus. Following this, the HM is ready to respond to "attention requests" from an LMxx Sensor device.

When the HM performs a reset operation on the bus, the reset signal is followed by a sequence of 16 data bits (all 0), without a preceding start bit. If the SensorPath bus remains in reset state (i.e., SWD is held low by an LMxx Sensor device) for more than the maximum reset time allowed, the HM assumes that a major SensorPath bus failure occurred and proceeds accordingly (see Section 8.2.10 on page 139).

When an LMxx Sensor device contains new data, it sends an attention request to the HM. The HM answers the attention request by initiating a read transaction on the SensorPath bus.

If a SensorPath data or start bit collides with an attention request, the data or start bit is automatically resent. In addition, if a parity or acknowledge error occurs on the first transaction attempt, two more successive attempts are made by the HM. If the LMxx Sensor device detects an acknowledge error, it generates an attention request and sets BER bit in the Device Status register. The HM checks BER bit in response to each attention request to determine the cause of the request.

The HM initiates read/write transactions on the SensorPath bus and supports data fields of up to 32 bits.

## 8.2.3 Temperature Monitoring

Temperature is monitored for three different temperature zones (or channels). The temperature data is updated and stored as a 2's complement, left-aligned, 8-bit data byte in the Temperature Reading Zone1-3 registers.

The following table shows the association of the LMxx temperature channels to the HM temperature channels for each possible LMxx devices setup:

| I Myy Davies Satus | Temperature Zones    |                   |                       |  |  |
|--------------------|----------------------|-------------------|-----------------------|--|--|
| LMxx Device Setup  | Temperature Zone1    | Temperature Zone2 | Temperature Zone3     |  |  |
| LM96011            | LM96011 Remote       | LM96011 Ambient   | -                     |  |  |
| LM96011+LM95010    | LM96011 Remote       | LM96011 Ambient   | LM95010 Ambient       |  |  |
| LM96010            | LM96010 First Remote | LM96010 Ambient   | LM96010 Second Remote |  |  |
| LM96012            | LM96012 First Remote | LM96012 Ambient   | LM96012 Second Remote |  |  |

Table 48. Temperature Channels per LMxx Device

When Temperature Zone3 is associated with an LM95010 device, the associated Temperature Reading Register represents a value between -127°C (81h) and +127°C (7Fh), with the LSBit representing a value of 1°C. For Temperature Zones 1 and 2, and for Temperature Zone3 when it is not associated with an LM95010 device, the Temperature Reading register depends on the setting of the ZONEn\_RANGE bit in the Monitor Control Register (see Section 8.5.54 on page 176).

If ZONEn\_RANGE is 0, the LSBit of the Reading register represents a value of 1°C (thus temperature values are between -127°C (81h) and +127°C (7Fh)). If ZONEn\_RANGE bit is 1 the LSBit of the Reading register represents a value of 2°C (thus temperature values are between -254°C (81h) and +254°C (7Fh)); see also Figure 37 on page 158. A value of 80h always represents a sensor error.

The temperature data can be gain- and offset-corrected with the values in the Temperature Zone 'n' Gain and Offset Correction registers (see Section 8.5.56 on page 178 to Section 8.5.58). The temperature gain correction in the HM can be used to compensate the non-ideality of the thermal diodes (remote diode) connected to the LMxx Sensor devices (see the "Application Hints" section in the respective *LMxx Datasheet*). The offset correction can be used to compensate the PCB trace resistance between the remote diode and the LMxx Sensor device (see "Application Hints" in the respective *LMxx Datasheet*).

The temperature data can be low-pass filtered by setting the TEMP\_FILT bit in the Monitoring Control register (see Section 8.5.54 on page 176). The rise time of the filter (0% to 95% of the incoming temperature change) is 673 ms.

The temperature data is compared with configurable low and high limits contained in the Temperature Low Limit Zone1-3 and Temperature High Limit Zone1-3 registers, respectively, and with the critical limit contained in the Temperature Critical Limit Zone1-3 registers. The data format in the limit registers is the same as in the temperature data registers. Note that a value of 80h must not be used as a limit value.

Whenever the temperature data exceeds a low or high limit, a ZONEn\_ERR status bit is set in the Status Register 1 (see Section 8.5.23 on page 164), and the ZONEn\_STS bit in the HM Sensor Status Register 1 is set (see Section 8.4.8 on page 147). Whenever the temperature data exceeds a critical limit, a CRITn\_ERR status bit is set in the Status Register 3 (see Section 8.5.25 on page 166), and the CRITn\_STS bit in the HM Sensor Status Register 3 is set (see Section 8.4.12 on page 150).

Temperature data is considered to be in a "Good" state when the data does not exceed any limit. A "Fail" state is when the temperature data exceeds a limit (high, low or critical).

For Low/High Limit: Whenever the temperature data changes state, the associated ZONEn\_EV bit in the HM Interrupt Status Register 1 is set (see Section 8.4.4 on page 143). ZONEn\_EV can be enabled by the associated ZONEn\_EN bit in the HM Interrupt Enable Register 1 (see Section 8.4.6 on page 145) to create an IRQ. ZONEn\_EV can also be enabled by the associated xxx\_EN bit in the HM SMI/SCI Enable Register 1 (see Section 8.4.13 on page 150) to create an SMI or SCI interrupt.

**For Critical Limit:** Whenever the temperature data changes state, the associated CRITn\_EV bit in the HM Interrupt Status Register 3 is set (see Section 8.4.10 on page 149). CRITn\_EV can be enabled by the associated CRITn\_EN bit in the HM Interrupt Enable Register 3 (see Section 8.4.11 on page 149) to create an IRQ. CRITn\_EV can also be enabled by the associated xxx\_EN bit in the HM SMI/SCI Enable Register 3 (see Section 8.4.15 on page 152) to create an SMI or SCI interrupt.

A hysteresis of 4°C can be applied to the limit checking by setting the TEMP\_HYST bit in the Monitoring Control register (see Section 8.5.54 on page 176) to 1.

Each of the Temperature channels can be configured as a " $V_{DD}$  Channel" (see Section 8.5.55 on page 177). Temperature Zone1 is configured by default as a  $V_{DD}$  channel. When  $V_{DD3}$  supply is off, all channels that are configured as  $V_{DD}$  channels are disabled. Monitoring for these channels is disabled and all the status bits are reset to 0, including the event bits in the HM Interrupt Status register (see Section 8.4.4 on page 143 and Section 8.4.5). An exception is the status bits associated with the channel critical limits (CRITn\_STS), which are not reset when the  $V_{DD3}$  supply is off. Channels that are configured as  $V_{DD}$  channels are enabled 182 ms after the  $V_{DD3}$  supply is turned back on.

## 8.2.4 Voltage Monitoring

Voltage is monitored for five different voltage channels: 2.5V, Vccp (2.25V), 3.3V, 5V and 12V. The voltage data is updated and stored as an unsigned 8-bit value in the Voltage Reading registers. The data represents a relative value. Nominal voltage value (2.5V for the 2.5V monitoring, 2.25V for Vccp, etc.) is represented by C0h which is 3/4 full-scale (full scale being FFh).

The voltage data is compared with configurable low and high limits contained in the Voltage Low Limit and Voltage High Limit registers, respectively. The data format in the limit registers is the same as in the voltage data registers.

Whenever the voltage data exceeds a limit, an xxx\_ERR status bit is set in Status Register 1 and Status Register 2 (see Section 8.5.23 on page 164 to Section 8.5.24), and an xxx\_STS bit in the HM Sensor Status Register 1 and HM Sensor Status Register 2 is set (see Section 8.4.8 on page 147 and Section 8.4.9).

Voltage data is considered to be in a "Good" state when the data does not exceed any limit. A "Fail" state is when the voltage data exceeds a limit. Whenever the voltage data changes state, the associated xxx\_EV bit in the HM Interrupt Status Register 1 and HM Interrupt Status Register 2 is set (see Section 8.4.4 on page 143 and Section 8.4.5). xxx\_EV can be enabled to create an IRQ by the associated xxx\_EN bit in the HM Interrupt Enable Register 1 and HM Interrupt Enable Register 2 (see Section 8.4.6 on page 145 and Section 8.4.7). The xxx\_EV bit can also be enabled to create an SMI or SCI interrupt by the associated xxx\_EN bit in the HM SMI/SCI Enable Register 1 and HM SMI/SCI Enable Register 2 (see Section 8.4.13 on page 150 and Section 8.4.14).

A hysteresis, which is the value of the Voltage Limit register (High or Low) LSBit multiplied by 4 (see Section 8.5.54 on page 176), can be applied to the limit checking by setting the VOLT\_HYST bit in the Monitoring Control register to 1.

Each of the Voltage channels can be configured as a " $V_{DD}$  Channel" (see Section 8.5.55 on page 177). Vccp is configured by default as a  $V_{DD}$  channel. Whenever  $V_{DD3}$  supply is off, the channels configured as  $V_{DD}$  channels are disabled. Monitoring for these channels is disabled, and all the status bits are reset to 0, including the event bits in the HM Interrupt Status register (see Section 8.4.4 on page 143 and Section 8.4.5). Channels that are configured as  $V_{DD}$  channels are enabled between 91 ms and 182 ms after the  $V_{DD3}$  supply is turned back on.

#### 8.2.5 Device Enumeration and HM Channel Association

The three enumeration and HM channel association stages are done in the following order:

- 1. Device enumeration
- 2. Extended device enumeration
- 3. HM channel association

The ready bit in the configuration register (see Section 8.5.22 on page 163) is set to 0 (not-ready) during all three stages. In any stage, if a SensorPath transaction fails on three successive attempts, the HM assumes a communication error with the LMxx Sensor device occurred and proceeds accordingly (see Section 8.2.10 on page 139).

## **Device Enumeration**

The HM, after V<sub>SB3</sub> power-up but before it is ready to respond to attention requests, performs device enumeration to identify the LMxx Sensor devices currently connected to the SensorPath bus.

To enumerate the LMxx Sensor devices, the HM reads the Device Number register first from device number 1 and then from device number 2. Note that a read transaction that returns device number=0h indicates a non-existent device number.

If the device enumeration fails to detect any LMxx Sensor device connected to the SensorPath bus, the HM ignores any attention requests generated on the SensorPath bus.

#### **Extended Device Enumeration**

Extended Device Enumeration follows the Device Enumeration stage, as follows:

1. If device number 1 exists, the HM reads the device's LM Device ID register and compares it to the LM96011 Device ID value (24h), LM96010 Device ID value (22h) or LM96012 Device ID value (23h).

If the comparison is positive, the HM Channel Association related to the LM96011, LM96010 or LM96012 device takes place, as described in "HM Channel Association", below. If the comparison fails, the HM assumes a communication error with the LMxx Sensor device occurred and proceeds accordingly (see Section 8.2.10 on page 139).

2. If device number 2 exists, the HM reads the device's LM Device ID register and compares it to the LM95010 Device ID value (21h).

If the comparison is positive, the HM Channel Association related to the optional LM95010 device takes place, as described in "HM Channel Association", below.

#### **HM Channel Association**

HM Channels are associated with the LMxx sensors according to Table 49 to Table 51.

There are four options:

- LM96011 provides two temperature channels (one remote diode, one ambient) and five voltage channels
- LM96011+LM95010 provides three temperature channels (one remote diode, two ambient) and five voltage channels
- LM96010 provides three temperature channels (two remote diode, one ambient) and five voltage channels
- · LM96012 provides three temperature channels (two remote diode and one ambient) and no voltage channels

The appropriate option is determined by the results of the extended device enumeration.

Table 49. LMxx Sensor Association with HM Channels for LM96011 or LM96011+LM95010

| LIM Champal                    | LMxx Sensor                   |   |                          |  |  |  |
|--------------------------------|-------------------------------|---|--------------------------|--|--|--|
| HM Channel                     | Device Number Function Number |   | Sensor Number            |  |  |  |
| Temperature Zone1              | 1                             | 1 | SN1 (Thermal diode, 01h) |  |  |  |
| Temperature Zone2              | 1                             | 1 | SN0 (Local, 00h)         |  |  |  |
| Temperature Zone3 <sup>1</sup> | 2                             | 1 | SN0 (Local, 00h)         |  |  |  |
| Voltage 2.5V                   | 1                             | 2 | SN0 (2.5V, 00h)          |  |  |  |
| Voltage Vccp                   | 1                             | 2 | SN1 (Vccp, 01h)          |  |  |  |
| Voltage 3.3V                   | 1                             | 2 | SN2 (3.3V, 02h)          |  |  |  |
| Voltage 5V                     | 1                             | 2 | SN3 (5V, 03h)            |  |  |  |
| Voltage 12V                    | 1                             | 2 | SN4 (12V, 04h)           |  |  |  |

<sup>1.</sup> Applicable if the optional LM95010 device exists.

Table 50. LMxx Sensor Association with HM Channels for LM96010

| LIM Channal       | LMxx Sensor   |                 |                          |  |  |  |
|-------------------|---------------|-----------------|--------------------------|--|--|--|
| HM Channel        | Device Number | Function Number | Sensor Number            |  |  |  |
| Temperature Zone1 | 1             | 1               | SN1 (Thermal Diode, 01h) |  |  |  |
| Temperature Zone2 | 1             | 1               | SN0 (Local, 00h)         |  |  |  |
| Temperature Zone3 | 1             | 1               | SN2 (Thermal Diode, 02h) |  |  |  |
| Voltage 2.5V      | 1             | 2               | SN0 (2.5V, 00h)          |  |  |  |
| Voltage Vccp      | 1             | 2               | SN1 (Vccp, 01h)          |  |  |  |
| Voltage 3.3V      | 1             | 2               | SN2 (3.3V, 02h)          |  |  |  |
| Voltage 5V        | 1             | 2               | SN3 (5V, 03h)            |  |  |  |
| Voltage 12V       | 1             | 2               | SN4 (12V, 04h)           |  |  |  |

Table 51. LMxx Sensor Association with HM Channels for LM96012

| HM Channel        | LMxx Sensor   |                 |                          |  |  |
|-------------------|---------------|-----------------|--------------------------|--|--|
| niii Chamei       | Device Number | Function Number | Sensor Number            |  |  |
| Temperature Zone1 | 1             | 1               | SN1 (Thermal Diode, 01h) |  |  |
| Temperature Zone2 | 1             | 1               | SN0 (Local, 00h)         |  |  |
| Temperature Zone3 | 1             | 1               | SN2 (Thermal Diode, 02h) |  |  |

#### 8.2.6 SensorPath Device Setting and Scanning

### SensorPath Devices Setting

For HM support, one LM96011 device, one LM96010 device or one LM96012 device must be connected to the SensorPath bus. If the LM96011 device is connected, an LM95010 device can also be connected (this is optional).

The following settings are performed, depending on the result of the Extended Device Enumeration (see "Extended Device Enumeration" on page 131).

- LM96011: Function 1 is enabled by setting to 1 EnF1 bit in the Device Control Register (location 0101b).
  - Function 2 is enabled by setting to 1 EnF2 bit in the Device Control Register (location 0101b).
  - Attention request for function number 1 sensors is enabled by setting ATE bit in Temperature Control register to 1 (location 1010b).
  - Temperature sensors SN0 and SN1 are enabled by setting EnS0 and EnS1 in Temperature Control register to 1 (location 1010b).
  - Attention request for function number 2 sensors is enabled by setting ATE bit in Voltage Control register to 1 (location 10010b).
  - Voltage sensors SN0, SN1, SN2, SN3 and SN4 are enabled by setting EN0, EN1, EN2, EN3 and EN4 in Voltage Control register to 1 (location 10010b).

- LM95010: Function 1 is enabled by setting to 1 EnF1 bit in the Device Control Register (location 0101b).
  - Attention request for function number 1 sensor is enabled by setting ATE bit in Temperature Control register to 1 (location 1010b).
  - Temperature sensors SN0 is enabled by setting EnS0 in Temperature Control register to 1 (location 1010b).

- LM96010: Function 1 is enabled by setting to 1 EnF1 bit in the Device Control Register (location 0101b).
  - Function 2 is enabled by setting to 1 EnF2 bit in the Device Control Register (location 0101b).
  - Attention request for function number 1 sensors is enabled by setting ATE bit in Temperature Control register to 1 (location 1010b).
  - Temperature sensors SN0, SN1 and SN2 are enabled by setting EnS0, EnS1 and EnS2 in Temperature Control register to 1 (location 1010b).
  - Attention request for function number 2 sensors is enabled by setting ATE bit in Voltage Control register to 1 (location 10010b).
  - Voltage sensors SN0, SN1, SN2, SN3 and SN4 are enabled by setting EN0, EN1, EN2, EN3 and EN4 in Voltage Control register to 1 (location 10010b).

## LM96012: •

- Function 1 is enabled by setting to 1 EnF1 bit in the Device Control Register (location 0101b).
- Attention request for function number 1 sensors is enabled by setting ATE bit in Temperature Control reqister to 1 (location 1010b).
- Temperature sensors SN0, SN1 and SN2 are enabled by setting EnS0, EnS1 and EnS2 in Temperature Control register to 1 (location 1010b).

#### SensorPath Device Scanning

The HM automatically reads the data from the sensors.

After the HM completes device enumeration and setting, it is ready to accept an attention request from an LMxx Sensor device. When an attention request is received, the HM scans all the available LMxx Sensor devices to detect the source of the attention request.

On each LMxx Sensor device scanned, the HM performs the following operations:

- 1. Reads the "Device Status Register" (Location: 00100b). SF1-3 bits indicate which function requires "attention".
- 2. For each LMxx Sensor device function for which an SFx bit is set, the following occurs:
  - a. HM reads the contents of the Readout register (Location: FuncBase + 001b).
  - b. HM performs temperature sensor processing, as follows:
    - i. If EF bit in Readout register is 1, the HM sets to 1 the RD\_Fault bit in Status Register 2 (see Section 8.5.24 on page 165) and also sets RD\_STS in the HM Sensor Status Register 2 (see Section 8.4.9 on page 148) and RD\_EV in the HM Interrupt Status Register 2 (see Section 8.4.5 on page 144). In addition, the temperature data is set to 80h and stored in the associated HM channel register.
    - ii. The Readout data is compared with the relevant limits. This step is bypassed if a "sensor error" condition exists.
    - iii. The data is stored in the associated HM channel register.
  - c. HM performs voltage sensor processing, as follows:
    - i. The Readout data is compared with the relevant limits.
    - ii. The resulting data is stored in the associated HM channel register.

If a "time-out error" (see "Time-Out Function" below) is detected in an HM channel, the following takes place:

- 1. The HM aborts the current scanning of the sensors.
- 2. The SensorPath bus is reset.
- 3. All the LMxx devices are reset (by writing 1 to the Reset bit in each Device Control Register (location 0101b).
- 4. Device enumeration and HM channel association are performed.
- 5. SensorPath device setting is performed.
- 6. Sensor scanning is restarted on receipt of a new attention request.

#### **Time-Out Function**

This function detects either a fatal failure in the LMxx Sensor device or a problem in the SensorPath bus. The maximum time delay (from the previous channel data update) is 728 ms. A new channel data update must occur within this time delay. If a time-out error is detected in device number 1, the HM assumes a communication error with the LMxx Sensor device occurred and proceeds accordingly (see Section 8.2.10 on page 139).

#### 8.2.7 Fan Speed Monitoring

Fan speed is monitored for four different tachometer inputs. The tachometer data is updated every 1 sec and stored as an unsigned 16-bit value in the Fan Tachometer Reading registers (two registers for each tachometer). The data represents the number of 11.111 µs periods (90 KHz) between full fan revolutions. To calculate this value to RPM:

The HM support monitoring of fans that produce either two tachometer pulses per full revolution or one pulse per fan revolution. Configuration is via the TPPRn bit in the Tachometer Monitoring Control register; see Section 8.5.61 on page 180.

The speed measurement can be made in either of two modes:

- Independent of any FANPWM output. The measurement is performed during either one or two tachometer cycles (a tachometer cycle is the period between two consecutive pulses generated by the Fan), according to TPPRn bit in Tachometer Monitoring Control register. The measurement time cannot exceed 1 sec. This mode gives an accurate measurement if the FANPWMn signal does not affect the FANTACHn signal.
- When an associated FANPWM output is at "On" level. The "On" level of the FANPWM signal can be extended to 1/2, one or two tachometer cycles, according to TPPRn bit in Tachometer Monitoring Control register. The "On" level extension cannot exceed 51.2 ms. This mode gives an accurate measurement even if the FANPWMn signal interferes with the FANTACHn signal; however, as the fan accelerates during the "On" level extension, it generates more noise than mode 1.

The mode is configured by the FANn\_MODE field in the Tach Mode register (see Section 8.5.60 on page 180). The ASSOCn field in the Tach PWM Association register (see Section 8.5.62 on page 181) associates tachometer measurement with a FANPWM output. To prevent false Fans Force-On generation, if a Tachometer measurement is not associated with any FANPWM, set the corresponding field in the Tach PWM Association register to 11b.

The tachometer data is compared with a configurable low limit contained in the Fan Tachometer Low Limit registers (two registers for each tachometer input). The data format in the limit registers is the same as in the tachometer data registers. In addition, the tachometer data and the number of tachometer cycles (the number of edges of the FANTACHn signal) detected during the measurement time are used to identify a fan stalled condition (see Table 52).

| T-1-1- FA | N / ! !   |             | F 0      | -I f F    | :I          | O1!#!      |
|-----------|-----------|-------------|----------|-----------|-------------|------------|
| לא פוחבו  | wiimimiim | Fallivaient | Fan Snaa | n tor ⊨an | ı ⊨aılılıra | Conditions |
|           |           |             |          |           |             |            |

|                     |       | Low Speed Condition |                            | Fan Stalled Condition |                                                                 |  |
|---------------------|-------|---------------------|----------------------------|-----------------------|-----------------------------------------------------------------|--|
| Measurement<br>Mode | TPPR  | Speed               | FAN_MIN_MSB/LSB<br>Setting | Speed                 | Condition<br>(TACH_HIGH/LOW = FFFFh,<br>or less than 'n' edges) |  |
| Mode 1              | 1 PPR | 100 RPM             | D2F0h                      | 100 RPM               | 3 edges                                                         |  |
| Wiode i             | 2 PPR | 100 HEIVI           |                            | 100 HEIVI             | 5 edges                                                         |  |
| Mode 2              | 1 PPR | 1300 RPM            | 1039h                      | 1300 RPM              |                                                                 |  |
| iviode 2            | 2 PPR | 650 RPM             | 2073h                      | 650 RPM               | 2 edges                                                         |  |

The FSTLMD bit in the associated Extended FANPWM Control register (see Section 8.5.85 on page 190) selects one of the following two options as the fan condition that enables the detection of a fan failure:

- Either a fan stalled condition or a low speed condition. (This option is recommended for Manual and Constantly On fan control; see "Control Modes" in Section 8.2.8.)
- A fan stalled condition only. (This is recommended for Automatic fan control if SPIN\_END bit in associated Extended FANPWM Control register is set to 0; in this case, the setting of the Fan Tachometer Low Limit register indicates the fan speed at which the spin-up is ended, and not the low limit for the fan speed; see Section 8.5.85 on page 190.)

Whenever a fan failure is detected, the FANn\_STALL status bit in the Status Register 2 (see Section 8.5.24 on page 165) and the FANn\_STS bit in the HM Sensor Status Register 2 (see Section 8.4.9 on page 148) are both set to 1. A state is associated with the fan condition: a "Good" state is when neither condition for fan failure occurs; a "Fail" state is when at least one condition for fan failure occurs. Whenever the fan state changes, the FANn\_EV bit in the HM Interrupt Status Register 2 is set (see Section 8.4.5 on page 144). FANn\_EV can be enabled to create an IRQ by the associated FANn\_EN bit in the HM Interrupt Enable Register 2 (see Section 8.4.7 on page 146). FANn\_EV can also be enabled to create an SMI or SCI interrupt by the associated xxx\_EN bit in the HM SMI/SCI Enable Register 2 (see Section 8.4.13 on page 150).

All status bits and event flags are cleared and fan speed monitoring is disabled while the V<sub>DD3</sub> power supply is off.

## 8.2.8 Fan Speed Control

The HM controls fan speeds by creating three FANPWMn outputs. Each output is a Pulse Width Modulation signal that can be used to drive at least one fan. Fan speed control is active only while the  $V_{DD3}$  power supply is on.

#### Start-Up

After V<sub>DD</sub> Power-Up reset, the FANPWM outputs are kept at 0% duty cycle until one of the following occurs:

- Two seconds elapse from the time that V<sub>DD3</sub> exists. In this case, the fans are set to the value contained in the associated FANPWMn MAX Duty registers (see Section 8.5.82 on page 189 to Section 8.5.84).
- START bit of the Configuration registers is set (see Section 8.5.22 on page 163). In this case, the FANPWM outputs are controlled according to the FANPWMn Control Configuration registers (see Section 8.5.76 on page 187 to Section 8.5.78).

#### **Control Modes**

Fan speed can be controlled using one of four modes, chosen by the MODE field in the FANPWMn Control Configuration registers (see Section 8.5.76 on page 187 to Section 8.5.78):

- · Disabled The fan is stopped.
- Constantly On The Fan duty cycle is set to the value contained in the associated FANPWMn MAX Duty register.
- Manual The Fan speed is set by writing the required duty cycle to the FANPWM 'n' Current Duty register; see
  Section 8.5.17 on page 161 to Section 8.5.19. In the other three modes, these registers are RO and reflect the duty
  cycle created by the HM. During spin-up, these registers return either 0 or the target duty cycle (according to the
  SPIN\_DUTY bit in the Extended FANPWM Control 1 register).
- Automatic The FANPWM output is controlled by temperature data of one or more temperature zones (the MODE field also selects the temperature zones for each FANPWM output). In Automatic mode:
  - The HM implements a linear transfer function between the temperature data of the associated zones and the duty cycle of the FANPWM output. The translation between temperature and duty cycle is done in two stages. In the first stage the temperature is translated to unsigned normalized temperature (see Figure 31 on page 135). In the second stage the normalized temperature is translated to a duty cycle value (see Figure 32 on page 135). The use of the normalized temperature is essential if more than one temperature zone supplies temperature information for controlling the fans.

- The generated duty cycle is at its minimum at the low limit of the temperature, defined by the Zone 'n' Temperature Limit (see Section 8.5.63 on page 181 to Section 8.5.65). At, and below, this point the duty cycle is either 0% or another minimum value (the value contained in the FANPWMn Minimum register; see Section 8.5.79 on page 189 to Section 8.5.81). The decision to create a 0% duty-cycle or a minimum duty cycle other than 0% is made according to the MIN\_ENn bit in the Min/Off, Spike Smoothing 1 register (see Section 8.5.74 on page 186). Below this point, a configurable hysteresis is applied by the HYSTn field in the Zone1-Zone2, Zone3 Hysteresis registers; see Section 8.5.69 on page 183 to Section 8.5.70.
- If the temperature rises above the low limit, and the FANPWM is at 0% duty cycle, a spin-up process takes place. During spin-up the FANPWM output duty cycle is set to the value contained in the FANPWMn MAX Duty register (see Section 8.5.82 on page 189 to Section 8.5.84). For more information on the spin-up process see "Speed Change Modes" on page 136.
- Between the low-limit and a temperature value of low-limit + range (range is configured by the RANGE field in the Zone 'n' Auto Speed Range and FANPWM 'n' Frequency registers; see Section 8.5.71 on page 183 to Section 8.5.73) the duty-cycle is changed linearly between a value of 0% and the value contained in the FANPWMn MAX Duty register (MAX\_PWM field).

The sampled temperature data from each temperature zone is low-pass filtered to prevent temperature spikes from affecting the FANPWM output duty cycle and thus to prevent spurious speed changes of the fans (which cause unpleasant noise). The rise time of the filter (0% to 95% of the incoming temperature change) is defined by the FILTn\_EN bit and TEMP\_FILTn field in Min/Off, Spike Smoothing 1-2 registers (see Section 8.5.74 on page 186).



Figure 31. Temperature Normalization



Revision 1.1 135 www.national.com

#### Fan Force-On Conditions

In addition to setting the Constantly On fan mode option via the MODE field in the FANPWMn Control Configuration registers, the duty cycle of each FANPWM output is forced to the value contained in the associated FANPWMn MAX Duty register in one of the following conditions:

- If the value in one of the temperature zones is above the value in its associated Zone 'n' Absolute Temperature Limit.
- If the FANPWM output is in automatic mode, and a communication error with the device containing the associated temperature zone sensor is detected.
- If the FANPWM output is in automatic mode and one of the following occurs:
  - The fan is associated with Temperature Zone1, and a Remote Diode Fault is detected.
  - The fan is associated with Temperature Zone3, an LM96010 or LM96012 device is used, and a Remote Diode Fault is detected.
  - The Temperature Reading Zone 'n' register of its associated Temperature Zone, holds a value of 80h (temperature measurement error).
- If a fan failure is detected, and the fan was neither stopped by configuration (i.e., disabled) nor is spinning-up.

**Note:** For fans that are not connected or that do not have a tachometer output, make sure the related FANTACHn input is not associated with any FANPWMn output by setting the respective ASSOCn field in the Tach PWM Association register to '11'.

#### **Speed Change Modes**

For each FANPWMn output, in all four modes, the speed changes in one of two ways, as configured by the SPD\_CHGn bit in the Extended FANPWM Control Register 2 (see Section 8.5.86 on page 191):

- Hard speed-change: The FANPWM duty cycle is updated in one immediate step.
- Soft speed-change: The FANPWM duty cycle is changed in steps of 3.125% duty-cycle until the new duty-cycle is reached. Changes between 0% and the minimum duty cycle (as defined in the FANPWMn Minimum registers) is done in one immediate step (when the fan is stopping or spinning-up). The step duration is determined by the STEP\_LEN field in the Extended Control Configuration register. Figures 33 and 34 show a soft speed-change example.

There are two ways to end the spin-up process (configured by the SPIN\_END bit in the Extended FANPWM Control Configuration register:

- Time: The spin-up process is ended after the time period defined in the SPIN field in the FANPWMn Control Configuration Register
- Speed or time: The spin-up process is ended after the time period defined in the SPIN field in the FANPWMn Control Configuration Register or after the fan speed value (in the Fan Tachometer Reading 'n' LSB and MSB registers) is either equal to or higher than the value in Fan Tachometer 'n' Low Limit LSB and MSB registers, whichever occurs first. Note that the FSTLMD bit in the associated Extended FANPWM Control register (see Section 8.5.85 on page 190) must be set to 1.

When the spin-up process ends, the FANPWM duty cycle is set to one of the following values:

- · The value set in FANPWMn Current Duty register, in Manual Fan Control mode
- The value generated from the current normalized temperature by the automatic algorithm, in Automatic Fan Control mode (this value is updated in the FANPWMn Current Duty register)
- The value set in FANPWMn MAX Duty register, in Continuously On mode

When a speed-change follows the spin-up, the speed-change mode depends on the relation between the duty-cycle at the end of the spin-up ("spin-end DC") and the current duty-cycle that was generated by the automatic algorithm (PWM\_DUTY field):

- If PWM\_DUTY > spin-end DC, either a hard or a soft speed-change (according to the setting of SPD\_CHNGn bit in Extended FANPWM Control Register 2) is performed between the values of spin-end DC and PWM\_DUTY.
- If PWM\_DUTY < spin-end DC, a hard speed-change (one step) is performed between the values of spin-end DC and PWM\_DUTY.





Figure 33. Soft Spin-Up and Soft Speed-Up Example



Figure 34. Soft Slow-Down and Soft Stop Example

## **Other Features**

The FANPWM frequency is configured by the FREQ field in the Zone 'n' Auto Speed Range and FANPWMn Frequency registers.

The FANPWM signal polarity (whether 0% duty-cycle represents a low-level or a high-level signal) is configured by INV bit in the FANPWMn Control Configuration registers (see Section 8.5.76 on page 187). INV bit is write-only; its value is reflected in the respective FANOUTn\_INV bit in the HMCFG1 register (see Section 3.15.3 on page 79), which is read-only. FANOUTn\_INV bit is powered by  $V_{BAT}$ , thus preserving the polarity of the FANPWM signal during power failures (i.e., when  $V_{SB3}$  power is off).

#### 8.2.9 Event Notification

#### **Event Notification for SMBus Access**

The Status Registers 1-3 (see Section 8.5.23 on page 164) contain status bits for the following events:

- Device 1 (LM96011 or LM96010 or LM96012) communication error (DEV1\_Fault)
- Device 2 (LM95010) communication error (DEV2\_Fault)
- Device 1 (LM96011 or LM96010 or LM96012) Remote Diode fault (RD\_Fault)
- · Fan failure for the four tachometer inputs (FAN4\_STALL-FAN1\_STALL)
- Temperature above the critical limit for the three temperature zones (CRIT3 ERR-CRIT1 ERR)
- Temperature outside the low or high limit for the three temperature zones (ZONE3\_ERR-ZONE1\_ERR)
- Voltage outside the low or high limit for the five voltage channels (5V\_ERR, 3.3V\_ERR, Vccp\_ERR, 2.5V\_ERR, 12V\_ERR)

When a status bit is set, updated it is disabled, thus preserving its value until the corresponding status register is read via the SMBus. Reading the register re-enables status bit updating with the current event state.



Figure 35. Event Notification for SMBus

#### **Event Notification for LPC Access**

The HM Interrupt Status Registers 1-3 (see Section 8.4.4 on page 143) contains event status bits for the following events:

- Device 1 (LM96011 or LM96010 or LM96012) communication changes state between working and not-working (DEV1\_EV).
- Device 2 (LM95010) communication changes state between working and not-working (DEV2\_EV).
- Device 1 (LM96011 or LM96010 or LM96012) Remote Diode fault changes state between no-fault and fault (RD\_EV).
- Tachometer inputs change state between fans running and failed (FAN4\_EV-FAN1\_EV).
- Temperature zones change state between below and above the critical limit (CRIT3\_EV-CRIT1\_EV).
- Temperature zones change state between working within limits and exceeding limits (ZONE3\_EV-ZONE1\_EV).
- Voltage channels change state between working within limits and exceeding limits (5V\_EV, 3.3V\_EV, Vccp\_EV, 2.5V\_EVR, 12V\_EV).

Note that whenever a state changes these LPC event status bits are set.

These bits can generate an IRQ to the host if the corresponding enable bits are set in the HM Interrupt Enable Registers 1-3 (see Section 8.4.6 on page 145). The HM Interrupt Enable Registers 1-3 are reset by a V<sub>DD</sub> Power-Up reset, a Hardware reset or a Software reset.

The actual state of each event is held by the corresponding bits in the HM Sensor Status Registers 1-3 (see Section 8.4.8 on page 147).

#### **SCI and SMI Event Routing**

All the event status bits in the HMINT\_STS1-3 registers (see Section 8.4.4 on page 143) can be divided into two different groups, based on the severity that each status represents:

- Limit Events: 2.5V\_EV, Vccp\_EV, 3.3V\_EV, 5V\_EV, ZONE1\_EV, ZONE2\_EV and ZONE3\_EV of HMINT\_STS1 register, 12V\_EV of HMINT\_STS2 register.
- Critical Events: FAN1-4\_EV, RD\_EV, DEV1\_EV, DEV2\_EV of HMINT\_STS2 register, CRIT1-3\_EV of HMINT\_STS3 register.

Each of these groups can be routed independently, via the control bits of the Events to SMI/SCI Routing register (see Section 8.4.16 on page 152), to generate an SCI (SIOPME) interrupt or an SMI interrupt. The enable bits in the HM SMI/SCI Enable Register 1-3 (see Section 8.4.13 on page 150) enable SMI/SCI generation based on the value of the corresponding event status bit. The SMI and SCI are generated via the SWC module.



Figure 36. Event Notification for LPC

#### 8.2.10 Enhanced Thermal Control (ETC)

The Enhanced Thermal Control function generates an internal ETC signal for the Glue module. The assertion edge of this signal turns off the Main power supply  $(V_{DD3})$  via the  $\overline{PS_{-}ON}$  pin.

The ETC function is controlled by the following events:

- The temperature data value in Temperature Zone1 is higher than the critical limit set in the Temperature Critical Limit Zone1 register.
- A communication error with Device 1 (LM96011 or LM96010 or LM96012) occurs.
- · A major SensorPath Bus failure is detected.

An asserted ETC signal turns off the Main power supply. The resulting ETC signal is deasserted when the  $V_{DD3}$  power is off and remains deasserted until both of the following conditions are met:

- The delay time (182 ms) for enabling V<sub>DD</sub> channels (see Section 8.5.55 on page 177) after the V<sub>DD3</sub> power is turned on has elapsed.
- The temperature data in Temperature Zone1 was updated with a new value by the LMxx Sensor device

If the temperature data from Device 1 (LM96011 or LM96010 or LM96012) is not updated for 728 ms after  $V_{DD3}$  power is on (see "Time-Out Function" on page 133), the HM assumes a communication error with the LMxx Sensor device occurred and asserts ETC.

The ETC is enabled by the ETC\_EN bit in the Enhanced Thermal Control Register (see Section 8.5.59 on page 179).

#### 8.2.11 General Configuration

The Configuration register (see Section 8.5.22 on page 163) contains control bits for several general configuration options:

- Disable SMBus write access to the HM registers (SMBR bit).
- Override fan control setting and set all FANPWM outputs to the value contained in the associated FANPWMn MAX Duty registers (OVRID bit).
- · Lock some of the configuration registers (LOCK bit).
- · Start command for the monitoring functions and FANPWM control functions (START).

When the START bit in Configuration register is 0, sensor monitoring is disabled. However, following  $V_{SB3}$  power-up, and after the READY bit becomes 1, Temperature Zone1 is monitored regardless of the state of the START bit. If the temperature data of Temperature Zone1 is above the default value of the Temperature Critical Limit Zone1 register (+110°C), ETC is asserted turning the Main power supply off. In addition, the CRIT1\_ERR bit in Status Register 3 is set to 1. This feature protects the CPU from overheating at  $V_{SB3}$  power-up before the HM is configured by the software for the first time.

The LOCK LIM bit in the Monitoring Control Register (see Section 8.5.54 on page 176) can lock the Limit registers.

#### 8.3 HM SMBUS ACCESS

This section describes the SMBus transactions protocol used by the HM (see also Section 8.2.1 on page 127).

#### 8.3.1 Write Transaction

This transaction writes a byte of data to an HM register. The specific register is accessed using an 8-bit offset address.



#### 8.3.2 Read Transaction

This transaction reads a byte of data from an HM register. The specific register is accessed using an 8-bit offset address. This transaction is executed in two stages:

- 1. The master executes an SMBus write transaction, which conveys the Offset Address information to the HM. During this stage, the data is read from the specific register into a read buffer. This stage has no Stop condition.
- 2. Following a Restart condition, the master executes an SMBus read transaction. During this stage the data is transferred from the read buffer to the master.



#### 8.4 HM LPC ACCESS REGISTERS

The HM LPC Access Registers, described in this section, can be accessed by the host through the LPC Bus. The offsets of these registers are related to the base address determined by the Base Address registers at Index 60-61h in the HM device configuration (see Section 3.15 on page 79).

The following abbreviations are used to indicate the register type:

- R/W = Read/Write.
- RO = Read-Only.
- WO = Write-Only. Reading from the bit returns 0.
- R/W1C=Read/Write 1 to Clear. Writing 1 to a bit clears it. Writing 0 has no effect.

Table 53. HM LPC Access Registers

| Offset | Mnemonic     | Name                               | Туре           | Power<br>Well    | Section |
|--------|--------------|------------------------------------|----------------|------------------|---------|
| 00h    | HMADDR       | HM Address Register                | R/W            | $V_{DD3}$        | 8.4.1   |
| 01h    | HMDATA       | HM Data Register                   | R/W            | $V_{DD3}$        | 8.4.2   |
| 02h    | HMSTS        | HM Status and Command Register     | Varies per bit | V <sub>DD3</sub> | 8.4.3   |
| 03h    | HMINT_STS1   | HM Interrupt Status Register 1     | R/W1C          | V <sub>SB3</sub> | 8.4.4   |
| 04h    | HMINT_STS2   | HM Interrupt Status Register 2     | R/W1C          | V <sub>SB3</sub> | 8.4.5   |
| 05h    | HMINT_EN1    | HM Interrupt Enable Register 1     | R/W            | V <sub>DD3</sub> | 8.4.6   |
| 06h    | HMINT_EN2    | HM Interrupt Enable Register 2     | R/W            | $V_{DD3}$        | 8.4.7   |
| 07h    | HMSENS_STS1  | HM Sensor Status Register 1        | RO             | V <sub>SB3</sub> | 8.4.8   |
| 08h    | HMSENS_STS2  | HM Sensor Status Register 2        | RO             | V <sub>SB3</sub> | 8.4.9   |
| 09h    | HMINT_STS3   | HM Interrupt Status Register 3     | R/W1C          | V <sub>SB3</sub> | 8.4.10  |
| 0Ah    | HMINT_EN3    | HM Interrupt Enable Register 3     | R/W            | $V_{DD3}$        | 8.4.11  |
| 0Bh    | HMSENS_STS3  | HM Sensor Status Register 3        | RO             | V <sub>SB3</sub> | 8.4.12  |
| 0Ch    | HMS_EN1      | HM SMI/SCI Enable Register 1       | R/W            | V <sub>SB3</sub> | 8.4.13  |
| 0Dh    | HMS_EN2      | HM SMI/SCI Enable Register 2       | R/W            | V <sub>SB3</sub> | 8.4.14  |
| 0Eh    | HMS_EN3      | HM SMI/SCI Enable Register 3       | R/W            | V <sub>SB3</sub> | 8.4.15  |
| 0Fh    | SMI/SCI_ROUT | Alarms to SMI/SCI Routing Register | R/W            | V <sub>SB3</sub> | 8.4.16  |

## **Read/Write Operations**

The HM registers are used for write and read accesses as follows:

- Write operation:
  - 1. Poll HMSTS.BUSY bit until it is 0.
  - 2. Write the address (index) of the target HM register to HMADDR register.
  - 3. Write the data value to HMDATA register. In response HMSTS.BUSY is set.
  - 4. The transaction is completed when HMSTS.BUSY returns to 0.
- Read operation:
  - 1. Poll HMSTS.BUSY bit until it is 0.
  - 2. Write the address (index) of the target HM register to HADDR register.
  - 3. Set HMSTS.STRT\_RD to initiate read transaction. In response HMSTS.BUSY is set.
  - 4. Poll HMSTS.BUSY bit until it is 0.
  - 5. Read HMDATA register.

## 8.4.1 HM Address Register (HMADDR)

Power Well: V<sub>DD3</sub>
Location: Offset 00h
Type: R/W

| Bit   | 7    | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
|-------|------|---|---|---|---|---|---|---|--|
| Name  | ADDR |   |   |   |   |   |   |   |  |
| Reset | 0    | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |

| Bit | Description                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | <b>ADDR.</b> Address of the HM register to be accessed (valid addresses appear in the address column in Table 54 on page 153). An exception are the Status Register 1-3 (addresses 41h, 42h and 73h respectively), which are disabled for access by LPC bus (reserved). Read access to reserved or undefined registers (not a valid address) returns 0. Write access to reserved or undefined registers is ignored. |
|     | ADDR field can be updated only when the BUSY bit in HMSTS register (see Section 8.4.3 on page 142) is 0; otherwise, the transaction will have unpredictable results                                                                                                                                                                                                                                                 |

## 8.4.2 HM Data Register (HMDATA)

Power Well: V<sub>DD3</sub>
Location: Offset 01h
Type: R/W

Bit 7 6 5 4 3 2 1 0 Name **DATA** Reset 0 0 0 0 0 0 0 0

| Bit | Description                                                                                                                                                                                        |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | <b>DATA.</b> Data to be read or written from/to the accessed HM register, whose address is ADDR in HMADDR register. Writing to this register automatically triggers the access to the HM register. |
|     | Writing the DATA field while the BUSY bit in HMSTS register is 1 is ignored; reading the DATA field while the BUSY bit is 1 returns unpredictable data.                                            |

## 8.4.3 HM Status and Command Register (HMSTS)

Power Well: V<sub>DD3</sub>
Location: Offset 02h
Type: Varies per bit

| Bit   | 7                 | 6 | 5 | 4 | 3 | 2 | 1 | 0    |
|-------|-------------------|---|---|---|---|---|---|------|
| Name  | Reserved START_RD |   |   |   |   |   |   | BUSY |
| Reset | 0                 | 0 | 0 | 0 | 0 | 0 | 0 | 0    |

| Bit | Туре | Description                                                                                                                                                                                                                  |  |  |  |  |
|-----|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 7-2 |      | Reserved.                                                                                                                                                                                                                    |  |  |  |  |
| 1   | WO   | <b>START_RD.</b> Writing 1 to this bit initiates a read access from the HM register with address HMADDR.ADDR. Writing 1 to START_RD is allowed only when BUSY bit is 0; otherwise, the write can have unpredictable results. |  |  |  |  |
| 0   | RO   | BUSY. HM Interface busy.  0: HMDATA register contains valid read data or HM is ready for write access  1: HM is busy                                                                                                         |  |  |  |  |

## 8.4.4 HM Interrupt Status Register 1 (HMINT\_STS1)

Event status register 1.

Power Well: V<sub>SB3</sub>
Location: Offset 03h
Type: R/W1C

| Bit   | 7        | 6        | 5        | 4        | 3     | 2       | 1       | 0       |
|-------|----------|----------|----------|----------|-------|---------|---------|---------|
| Name  | Reserved | ZONE3_EV | ZONE2_EV | ZONE1_EV | 5V_EV | 3.3V_EV | Vccp_EV | 2.5V_EV |
| Reset | 0        | 0        | 0        | 0        | 0     | 0       | 0       | 0       |

| Bit | Description                                                                                                                                                                                                                                             |
|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved.                                                                                                                                                                                                                                               |
| 6   | ZONE3_EV. Is set to 1 when a Temperature Zone3 monitoring event occurs.  0: No state change from the last time this bit was cleared (default)  1: Temperature changed state from the last time this bit was cleared                                     |
| 5   | <ul> <li>ZONE2_EV. Is set to 1 when a Temperature Zone2 monitoring event occurs.</li> <li>0: No state change from the last time this bit was cleared (default)</li> <li>1: Temperature changed state from the last time this bit was cleared</li> </ul> |
| 4   | ZONE1_EV. Is set to 1 when a Temperature Zone1 monitoring event occurs.  0: No state change from the last time this bit was cleared (default)  1: Temperature changed state from the last time this bit was cleared                                     |
| 3   | <ul> <li>5V_EV. Is set to 1 when a 5V input voltage monitoring event occurs.</li> <li>0: No state change from the last time this bit was cleared (default)</li> <li>1: Voltage changed state from the last time this bit was cleared</li> </ul>         |
| 2   | <ul> <li>3.3V_EV. Is set to 1 when a 3.3V input voltage monitoring event occurs.</li> <li>0: No state change from the last time this bit was cleared (default)</li> <li>1: Voltage changed state from the last time this bit was cleared</li> </ul>     |
| 1   | Vccp_EV. Is set to 1 when a Vccp input voltage monitoring event occurs.  0: No state change from the last time this bit was cleared (default)  1: Voltage changed state from the last time this bit was cleared                                         |
| 0   | <ul> <li>2.5V_EV. Is set to 1 when a 2.5V input voltage monitoring event occurs.</li> <li>0: No state change from the last time this bit was cleared (default)</li> <li>1: Voltage changed state from the last time this bit was cleared</li> </ul>     |

## 8.4.5 HM Interrupt Status Register 2 (HMINT\_STS2)

Event status register 2.

Power Well: V<sub>SB3</sub>
Location: Offset 04h
Type: R/W1C

| Bit   | 7       | 6     | 5       | 4       | 3       | 2       | 1       | 0      |
|-------|---------|-------|---------|---------|---------|---------|---------|--------|
| Name  | DEV2_EV | RD_EV | FAN4_EV | FAN3_EV | FAN2_EV | FAN1_EV | DEV1_EV | 12V_EV |
| Reset | 0       | 0     | 0       | 0       | 0       | 0       | 0       | 0      |

| Bit | Description                                                                                                                                                                                                                                                                                                                                  |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | DEV2_EV (Device 2 Event). Is set to 1 when a communication event with the optional LM95010 device occurs.  0: No communication event occurred since the last time this bit was cleared (default)  1: Communication event occurred                                                                                                            |
| 6   | RD_EV (Remote Diode Event). Is set to 1 when a physical connection event on one of the Remote Diodes of the Temperature Zones occurs (For LM96011: Zone1; for LM96010 or LM96012: Zone1 or Zone3).  0: No Remote Diode event occurred since the last time this bit was cleared (default)  1: Remote Diode physical connection event occurred |
| 5   | FAN4_EV. Is set to 1 when a Fan Tachometer Reading 4 monitoring event occurs.  0: No fan state change from the last time this bit was cleared (default)  1: Fan changed state from the last time this bit was cleared                                                                                                                        |
| 4   | FAN3_EV. Is set to 1 when a Fan Tachometer Reading 3 monitoring event occurs.  0: No fan state change from the last time this bit was cleared (default)  1: Fan changed state from the last time this bit was cleared                                                                                                                        |
| 3   | FAN2_EV. Is set to 1 when a Fan Tachometer Reading 2 monitoring event occurs.  0: No fan state change from the last time this bit was cleared (default)  1: Fan changed state from the last time this bit was cleared                                                                                                                        |
| 2   | FAN1_EV. Is set to 1 when a Fan Tachometer Reading 1 monitoring event occurs.  0: No fan state change from the last time this bit was cleared (default)  1: Fan changed state from the last time this bit was cleared                                                                                                                        |
| 1   | DEV1_EV (Device 1 Event). Is set to 1 when a communication event with the LM96011, LM96010 or LM96012 occurs.  0: No communication event occurred since the last time this bit was cleared (default)  1: Communication event occurred                                                                                                        |
| 0   | <ul> <li>12V_EV. Is set to 1 when a 12V input voltage monitoring event occurs.</li> <li>0: No state change from the last time this bit was cleared (default)</li> <li>1: Voltage changed state from the last time this bit was cleared</li> </ul>                                                                                            |

## 8.4.6 HM Interrupt Enable Register 1 (HMINT\_EN1)

Interrupt enable register 1.

Power Well: V<sub>DD3</sub>
Location: Offset 05h
Type: R/W

| Bit   | 7        | 6        | 5        | 4        | 3     | 2       | 1       | 0       |
|-------|----------|----------|----------|----------|-------|---------|---------|---------|
| Name  | Reserved | ZONE3_EN | ZONE2_EN | ZONE1_EN | 5V_EN | 3.3V_EN | Vccp_EN | 2.5V_EN |
| Reset | 0        | 0        | 0        | 0        | 0     | 0       | 0       | 0       |

| Bit | Description                                                                                                                                                           |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved.                                                                                                                                                             |
| 6   | <b>ZONE3_EN.</b> When set to 1, enables IRQ generation on setting of ZONE3_EV of HMINT_STS1 register.  0 Disable IRQ (default)  1: Enable IRQ                         |
| 5   | <b>ZONE2_EN.</b> When set to 1, enables IRQ generation on setting of ZONE2_EV of HMINT_STS1 register.  0: Disable IRQ (default)  1: Enable IRQ                        |
| 4   | <b>ZONE1_EN.</b> When set to 1, enables IRQ generation on setting of ZONE1_EV of HMINT_STS1 register.  0: Disable IRQ (default)  1: Enable IRQ                        |
| 3   | <ul><li>5V_EN. When set to 1, enables IRQ generation on setting of 5V_EV of HMINT_STS1 register.</li><li>0: Disable IRQ (default)</li><li>1: Enable IRQ</li></ul>     |
| 2   | <ul><li>3.3V_EN. When set to 1, enables IRQ generation on setting of 3.3V_EV of HMINT_STS1 register.</li><li>0: Disable IRQ (default)</li><li>1: Enable IRQ</li></ul> |
| 1   | Vccp_EN. When set to 1, enables IRQ generation on setting of Vccp_EV of HMINT_STS1 register.  0: Disable IRQ (default)  1: Enable IRQ                                 |
| 0   | 2.5V_EN. When set to 1, enables IRQ generation on setting of 2.5V_EV of HMINT_STS1 register.  0: Disable IRQ (default)  1: Enable IRQ                                 |

## 8.4.7 HM Interrupt Enable Register 2 (HMINT\_EN2)

Interrupt enable register 2.

Power Well: V<sub>DD3</sub>
Location: Offset 06h
Type: R/W

| Bit   | 7       | 6     | 5       | 4       | 3       | 2       | 1       | 0      |
|-------|---------|-------|---------|---------|---------|---------|---------|--------|
| Name  | DEV2_EN | RD_EN | FAN4_EN | FAN3_EN | FAN2_EN | FAN1_En | DEV1_EN | 12V_EN |
| Reset | 0       | 0     | 0       | 0       | 0       | 0       | 0       | 0      |

| Bit | Description                                                                                                                                  |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | <b>DEV2_EN.</b> When set to 1, enables IRQ generation on setting of DEV2_EV of HMINT_STS2 register.  0: Disable IRQ (default)  1: Enable IRQ |
| 6   | RD_EN. When set to 1, enables IRQ generation on setting of RD_EV of HMINT_STS2 register.  0: Disable IRQ (default)  1: Enable IRQ            |
| 5   | <b>FAN4_EN.</b> When set to 1, enables IRQ generation on setting of FAN4_EV of HMINT_STS2 register.  0: Disable IRQ (default)  1: Enable IRQ |
| 4   | <b>FAN3_EN.</b> When set to 1, enables IRQ generation on setting of FAN3_EV of HMINT_STS2 register.  0: Disable IRQ (default)  1: Enable IRQ |
| 3   | <b>FAN2_EN.</b> When set to 1, enables IRQ generation on setting of FAN2_EV of HMINT_STS2 register.  0: Disable IRQ (default)  1: Enable IRQ |
| 2   | <b>FAN1_EN.</b> When set to 1, enables IRQ generation on setting of FAN1_EV of HMINT_STS2 register.  0: Disable IRQ (default)  1: Enable IRQ |
| 1   | <b>DEV1_EN.</b> When set to 1, enables IRQ generation on setting of DEV1_EV of HMINT_STS2 register.  0: Disable IRQ (default)  1: Enable IRQ |
| 0   | 12V_EN. When set to 1, enables IRQ generation on setting of 12V_EV of HMINT_STS2 register.  0: Disable IRQ (default)  1: Enable IRQ          |

## 8.4.8 HM Sensor Status Register 1 (HMSENS\_STS1)

Sensor status register 1.

Note: All status bits in this register are reset when START bit of the Configuration register is reset.

Power Well: V<sub>SB3</sub> Location: Offset 07h

Type: RO

| Bit   | 7        | 6         | 5         | 4         | 3      | 2        | 1        | 0        |
|-------|----------|-----------|-----------|-----------|--------|----------|----------|----------|
| Name  | Reserved | ZONE3_STS | ZONE2_STS | ZONE1_STS | 5V_STS | 3.3V_STS | Vccp_STS | 2.5V_STS |
| Reset | 0        | 0         | 0         | 0         | 0      | 0        | 0        | 0        |

| Bit | Description                                                                                                                                                                                                                        |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved.                                                                                                                                                                                                                          |
| 6   | <ul> <li>ZONE3_STS. Is set to 1 when the temperature of Temperature Zone3 exceeds the limits.</li> <li>0: Temperature does not exceed any respective limit (default)</li> <li>1: Temperature exceeds a respective limit</li> </ul> |
| 5   | <ul> <li>ZONE2_STS. Is set to 1 when the temperature of Temperature Zone2 exceeds the limits.</li> <li>0: Temperature does not exceed any respective limit (default)</li> <li>1: Temperature exceeds a respective limit</li> </ul> |
| 4   | <ul> <li>ZONE1_STS. Is set to 1 when the temperature of Temperature Zone1 exceeds the limits.</li> <li>0: Temperature does not exceed any respective limit (default)</li> <li>1: Temperature exceeds a respective limit</li> </ul> |
| 3   | <ul><li>5V_STS. Is set to 1 when 5V input voltage exceeds the limits.</li><li>0: Voltage does not exceed any respective limit (default)</li><li>1: Voltage exceeds a respective limit</li></ul>                                    |
| 2   | <ul> <li>3.3V_STS. Is set to 1 when 3.3V input voltage exceeds the limits.</li> <li>0: Voltage does not exceed any respective limit (default)</li> <li>1: Voltage exceeds a respective limit</li> </ul>                            |
| 1   | Vccp_STS. Is set to 1 when Vccp input voltage exceeds the limits.  0: Voltage does not exceed any respective limit (default)  1: Voltage exceeds a respective limit                                                                |
| 0   | <ul> <li>2.5V_STS. Is set to 1 when 2.5V input voltage exceeds the limits.</li> <li>0: Voltage does not exceed any respective limit (default)</li> <li>1: Voltage exceeds a respective limit</li> </ul>                            |

## 8.4.9 HM Sensor Status Register 2 (HMSENS\_STS2)

Sensor status register 2.

Note: All status bits in this register are reset when START bit of the Configuration register is reset.

Power Well: V<sub>SB3</sub> Location: Offset 08h

Type: RO

| Bit   | 7        | 6      | 5        | 4        | 3        | 2        | 1        | 0       |
|-------|----------|--------|----------|----------|----------|----------|----------|---------|
| Name  | DEV2_STS | RD_STS | FAN4_STS | FAN3_STS | FAN2_STS | FAN1_STS | DEV1_STS | 12V_STS |
| Reset | 0        | 0      | 0        | 0        | 0        | 0        | 0        | 0       |

| Bit | Description                                                                                                                                                                                                                                                                         |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | DEV2_STS. Is set to 1 when a communication problem with the optional LM95010 device exists.  0: The optional LM95010 device does not exist or exists with valid communication (default)  1: A communication problem with LM95010                                                    |
| 6   | RD_STS. Is set to 1 when there is a physical connection fault in one of the Remote Diodes of the Temperature Zones occur (for LM96011: Zone1; for LM96010 or LM96012: Zone1 or Zone3).  0: Proper connection of Remote Diode (default)  1: Remote Diode connection fault            |
| 5   | FAN4_STS. Is set to 1 when Fan 4 is either stalled or running at low speed (according to the FSTLMD bit in the associated Extended FANPWM Control register; see Section 8.5.85 on page 190).  0: Fan operating normally (default)  1: Fan is either stalled or running at low speed |
| 4   | FAN3_STS. Is set to 1 when Fan 3 is either stalled or running at low speed (according to the FSTLMD bit in the associated Extended FANPWM Control register).  0: Fan operating normally (default)  1: Fan is either stalled or running at low speed                                 |
| 3   | FAN2_STS. Is set to 1 when Fan 2 is either stalled or running at low speed (according to the FSTLMD bit in the associated Extended FANPWM Control register).  0: Fan operating normally (default)  1: Fan is either stalled or running at low speed                                 |
| 2   | FAN1_STS. Is set to 1 when Fan 1 is either stalled or running at low speed (according to the FSTLMD bit in the associated Extended FANPWM Control register).  0: Fan operating normally (default)  1: Fan is either stalled or running at low speed                                 |
| 1   | <b>DEV1_STS.</b> Is set to 1 when a communication problem with the LM96011, LM96010 or LM96012 device exists.  0: Communication with LM96011, LM96010 or LM96012 is functional (default)  1: Communication problem with LM96011, LM96010 or LM96012                                 |
| 0   | 12V_STS. Is set to 1 when 12V input voltage exceeds the limits.  0: Voltage not does not exceed any respective limit (default)  1: Voltage exceeds a respective limit                                                                                                               |

### 8.4.10 HM Interrupt Status Register 3 (HMINT\_STS3)

Event status register 3.

Note: All status bits in this register are reset when START bit of the Configuration register is reset.

Power Well: V<sub>SB3</sub>
Location: Offset 09h
Type: R/W1C

| Bit   | 7 | 6 | 5        | 4 | 3 | 2        | 1        | 0        |
|-------|---|---|----------|---|---|----------|----------|----------|
| Name  |   |   | Reserved |   |   | CRIT3_EV | CRIT2_EV | CRIT1_EV |
| Reset | 0 | 0 | 0        | 0 | 0 | 0        | 0        | 0        |

| Bit | Description                                                                                                                                                                                                                                                |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-3 | Reserved.                                                                                                                                                                                                                                                  |
| 2   | CRIT3_EV. Is set to 1 when a Temperature Zone3 critical monitoring event occurs.  0: No critical temperature state change from the last time this bit was cleared (default)  1: Critical temperature state changed from the last time this bit was cleared |
| 1   | CRIT2_EV. Is set to 1 when a Temperature Zone2 critical monitoring event occurs.  O: No critical temperature state change from the last time this bit was cleared (default)  1: Critical temperature state changed from the last time this bit was cleared |
| 0   | CRIT1_EV. Is set to 1 when a Temperature Zone1 critical monitoring event occurs.  O: No critical temperature state change from the last time this bit was cleared (default)  1: Critical temperature state changed from the last time this bit was cleared |

### 8.4.11 HM Interrupt Enable Register 3(HMINT\_EN3)

Interrupt enable register 3.

Power Well: V<sub>DD3</sub> Location: Offset 0Ah

Type: R/W

| Bit   | 7 | 6 | 5        | 4 | 3 | 2        | 1        | 0        |
|-------|---|---|----------|---|---|----------|----------|----------|
| Name  |   |   | Reserved |   |   | CRIT3_EN | CRIT2_EN | CRIT1_EN |
| Reset | 0 | 0 | 0        | 0 | 0 | 0        | 0        | 0        |

| Bit | Description                                                                                                                             |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------|
| 7-3 | Reserved.                                                                                                                               |
| 2   | CRIT3_EN. When set to 1, enables IRQ generation on setting of CRIT3_EV of HMINT_STS3 register.  0: Disable IRQ (default)  1: Enable IRQ |
| 1   | CRIT2_EN. When set to 1, enables IRQ generation on setting of CRIT2_EV of HMINT_STS3 register.  0: Disable IRQ (default)  1: Enable IRQ |
| 0   | CRIT1_EN. When set to 1, enables IRQ generation on setting of CRIT1_EV of HMINT_STS3 register.  0: Disable IRQ (default)  1: Enable IRQ |

## 8.4.12 HM Sensor Status Register 3 (HMSENS\_STS3)

Sensor status register 1.

Power Well: V<sub>SB3</sub> Location: Offset 0Bh

Type: RO

| Bit   | 7 | 6 | 5        | 4 | 3 | 2         | 1         | 0         |
|-------|---|---|----------|---|---|-----------|-----------|-----------|
| Name  |   |   | Reserved |   |   | CRIT3_STS | CRIT2_STS | CRIT1_STS |
| Reset | 0 | 0 | 0        | 0 | 0 | 0         | 0         | 0         |

| Bit | Description                                                                                                                                                                           |
|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-3 | Reserved.                                                                                                                                                                             |
| 2   | CRIT3_STS. Is set to 1 when Temperature Zone3 temperature exceeds the critical limit.  0: Temperature does not exceed critical limit (default)  1: Temperature exceeds critical limit |
| 1   | CRIT2_STS. Is set to 1 when Temperature Zone2 temperature exceeds the critical limit.  0: Temperature does not exceed critical limit (default)  1: Temperature exceeds critical limit |
| 0   | CRIT1_STS. Is set to 1 when Temperature Zone1 temperature exceeds the critical limit.  0: Temperature does not exceed critical limit (default)  1: Temperature exceeds critical limit |

### 8.4.13 HM SMI/SCI Enable Register 1 (HMS\_EN1)

SMI/SCI Interrupt enable register 1.

Power Well: V<sub>SB3</sub>
Location: Offset 0Ch

Type: R/W

| Bit   | 7        | 6        | 5        | 4        | 3     | 2       | 1       | 0       |
|-------|----------|----------|----------|----------|-------|---------|---------|---------|
| Name  | Reserved | ZONE3_EN | ZONE2_EN | ZONE1_EN | 5V_EN | 3.3V_EN | Vccp_EN | 2.5V_EN |
| Reset | 0        | 0        | 0        | 0        | 0     | 0       | 0       | 0       |

| Bit | Description                                                                                                                                                |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved.                                                                                                                                                  |
| 6   | <b>ZONE3_EN.</b> When set to 1, enables SMI/SCI generation on setting of ZONE3_EV of HMINT_STS1 register.  0: Disable SMI/SCI (default)  1: Enable SMI/SCI |
| 5   | <b>ZONE2_EN.</b> When set to 1, enables SMI/SCI generation on setting of ZONE2_EV of HMINT_STS1 register.  0: Disable SMI/SCI (default)  1: Enable SMI/SCI |
| 4   | <b>ZONE1_EN.</b> When set to 1, enables SMI/SCI generation on setting of ZONE1_EV of HMINT_STS1 register.  0: Disable SMI/SCI (default)  1: Enable SMI/SCI |
| 3   | <b>5V_EN.</b> When set to 1, enables SMI/SCI generation on setting of 5V_EV of HMINT_STS1 register.  0: Disable SMI/SCI (default)  1: Enable SMI/SCI       |

| Bit | Description                                                                                                                                                                              |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2   | <ul> <li>3.3V_EN. When set to 1, enables SMI/SCI generation on setting of 3.3V_EV of HMINT_STS1 register.</li> <li>0: Disable SMI/SCI (default)</li> <li>1: Enable IRSMI/SCIQ</li> </ul> |
| 1   | Vccp_EN. When set to 1, enables SMI/SCI generation on setting of Vccp_EV of HMINT_STS1 register.  0: Disable SMI/SCI (default)  1: Enable SMI/SCI                                        |
| 0   | <ul> <li>2.5V_EN. When set to 1, enables SMI/SCI generation on setting of 2.5V_EV of HMINT_STS1 register.</li> <li>0: Disable SMI/SCI (default)</li> <li>1: Enable SMI/SCI</li> </ul>    |

## 8.4.14 HM SMI/SCI Enable Register 2 (HMS\_EN2)

SMI/SCI enable register 2.

Power Well: V<sub>SB3</sub>

Location: Offset 0Dh

Type: R/W

| Bit   | 7       | 6     | 5       | 4       | 3       | 2       | 1       | 0      |
|-------|---------|-------|---------|---------|---------|---------|---------|--------|
| Name  | DEV2_EN | RD_EN | FAN4_EN | FAN3_EN | FAN2_EN | FAN1_En | DEV1_EN | 12V_EN |
| Reset | 0       | 0     | 0       | 0       | 0       | 0       | 0       | 0      |

|     |              |                                                                                                                                                          |  |                |                 |             | _            |           |  |  |  |  |  |
|-----|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--|----------------|-----------------|-------------|--------------|-----------|--|--|--|--|--|
| Bit |              | Description                                                                                                                                              |  |                |                 |             |              |           |  |  |  |  |  |
| 7   | 0: Disable S | <b>DEV2_EN.</b> When set to 1, enables SMI/SCI generation on setting of DEV2_EV of HMINT_STS2 register.  0: Disable SMI/SCI (default)  1: Enable SMI/SCI |  |                |                 |             |              |           |  |  |  |  |  |
| 6   | 0: Disable S | RD_EN. When set to 1, enables SMI/SCI generation on setting of RD_EV of HMINT_STS2 register.  D: Disable SMI/SCI (default)  1: Enable SMI/SCI            |  |                |                 |             |              |           |  |  |  |  |  |
| 5   | 0: Disable S | FAN4_EN. When set to 1, enables SMI/SCI generation on setting of FAN4_EV of HMINT_STS2 register.  D: Disable SMI/SCI (default)  1: Enable SMI/SCI        |  |                |                 |             |              |           |  |  |  |  |  |
| 4   | 0: Disable S | FAN3_EN. When set to 1, enables SMI/SCI generation on setting of FAN3_EV of HMINT_STS2 register.  0: Disable SMI/SCI (default)  1: Enable SMI/SCI        |  |                |                 |             |              |           |  |  |  |  |  |
| 3   |              | When set to 1,<br>SMI/SCI (defau<br>MI/SCI                                                                                                               |  | SCI generation | n on setting of | FAN2_EV of  | HMINT_STS2   | register. |  |  |  |  |  |
| 2   | 1            | When set to 1,<br>SMI/SCI (defau<br>MI/SCI                                                                                                               |  | SCI generation | n on setting of | FAN1_EV of  | HMINT_STS2   | register. |  |  |  |  |  |
| 1   | 0: Disable S | DEV1_EN. When set to 1, enables SMI/SCI generation on setting of DEV1_EV of HMINT_STS2 register.  D: Disable SMI/SCI (default)  1: Enable SMI/SCI        |  |                |                 |             |              |           |  |  |  |  |  |
| 0   |              | nen set to 1, ei<br>SMI/SCI (defau<br>MI/SCI                                                                                                             |  | CI generation  | on setting of 1 | 2V_EV of HM | IINT_STS2 re | gister.   |  |  |  |  |  |

## 8.4.15 HM SMI/SCI Enable Register 3(HMS\_EN3)

SMI/SCI enable register 1.

Power Well: V<sub>SB3</sub>
Location: Offset 0Eh
Type: R/W

| Bit   | 7 | 6 | 5        | 4 | 3 | 2        | 1        | 0        |
|-------|---|---|----------|---|---|----------|----------|----------|
| Name  |   |   | Reserved |   |   | CRIT3_EN | CRIT2_EN | CRIT1_EN |
| Reset | 0 | 0 | 0        | 0 | 0 | 0        | 0        | 0        |

| Bit | Description                                                                                                                                         |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-3 | Reserved.                                                                                                                                           |
| 2   | CRIT3_EN. When set to 1, enables SMI/SCI generation on setting of CRIT3_EV of HMINT_STS3 register.  0: Disable SMI/SCI (default)  1: Enable SMI/SCI |
| 1   | CRIT2_EN. When set to 1, enables SMI/SCI generation on setting of CRIT2_EV of HMINT_STS3 register.  0: Disable SMI/SCI (default)  1: Enable SMI/SCI |
| 0   | CRIT1_EN. When set to 1, enables SMI/SCI generation on setting of CRIT1_EV of HMINT_STS3 register.  0: Disable SMI/SCI (default)  1: Enable SMI/SCI |

### 8.4.16 Events to SMI/SCI Routing Register (SMI/SCI\_ROUT)

| Bit   | 7        | 6 | 5 | 4 | 3 | 2 | 1                    | 0                     |
|-------|----------|---|---|---|---|---|----------------------|-----------------------|
| Name  | Reserved |   |   |   |   |   | CRIT_EV_<br>2SMI/SCI | LIMIT_EV_<br>2SMI/SCI |
| Reset | 0        | 0 | 0 | 0 | 0 | 0 | 0                    | 0                     |

| Bit | Description                                                                                                                                                                                                                                                                                                                                          |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-2 | Reserved.                                                                                                                                                                                                                                                                                                                                            |
| 1   | CRIT_EV_2SMI/SCI (Critical Events to SMI or SCI). Enables critical events to generate an SMI or SCI interrupt for the following events when the respective bits in the HMS_EN1-3 registers are set: FAN1-4_EV, RD_EV, DEV1_EV, DEV2_EV of HMINT_STS2 register, CRIT1-3_EV of HMINT_STS3 register.  0: SMI is generated  1: SCI (SIOPME) is generated |
| 0   | LIMIT_EV_2SMI/SCI (Limit Events to SMI or SCI). Enables limit events to generate an SMI or SCI interrupt for the following events when the respective bits in the HMS_EN1-3 registers are set: 2.5V_EV, Vccp_EV, 3.3V_EV, 5V_EV, ZONE1-3_EV of HMINT_STS1 register, 12V_EV of HMINT_STS2.  0: SMI is generated  1: SCI (SIOPME) is generated         |

#### 8.5 HEALTH MANAGEMENT REGISTERS

The HM registers implement health monitoring and control functionality.

Reads to reserved and undefined registers return 0. Writes to reserved and undefined registers are ignored.

Table 54 lists all HM registers. The description of each register is grouped according to register functionality. The Status Register 1-3 (address 41h, 42h and 73h respectively) are not accessible from LPC.

All these registers are  $V_{SB3}$  powered and thus are reset by  $V_{SB}$  Power-Up reset.

**Table 54. Health Management Registers** 

| Address | Register Name                | Туре                   | Section |
|---------|------------------------------|------------------------|---------|
| 20h     | Voltage Reading 2.5V         | RO                     | 8.5.1   |
| 21h     | Voltage Reading Vccp         | RO                     | 8.5.2   |
| 22h     | Voltage Reading 3.3V         | RO                     | 8.5.3   |
| 23h     | Voltage Reading 5V           | RO                     | 8.5.4   |
| 24h     | Voltage Reading 12V          | RO                     | 8.5.5   |
| 25h     | Temperature Reading Zone1    | RO                     | 8.5.6   |
| 26h     | Temperature Reading Zone2    | RO                     | 8.5.7   |
| 27h     | Temperature Reading Zone3    | RO                     | 8.5.8   |
| 28h     | Fan Tachometer Reading 1 LSB | RO                     | 8.5.9   |
| 29h     | Fan Tachometer Reading 1 MSB | RO                     | 8.5.10  |
| 2Ah     | Fan Tachometer Reading 2 LSB | RO                     | 8.5.11  |
| 2Bh     | Fan Tachometer Reading 2 MSB | RO                     | 8.5.12  |
| 2Ch     | Fan Tachometer Reading 3 LSB | RO                     | 8.5.13  |
| 2Dh     | Fan Tachometer Reading 3 MSB | RO                     | 8.5.14  |
| 2Eh     | Fan Tachometer Reading 4 LSB | RO                     | 8.5.15  |
| 2Fh     | Fan Tachometer Reading 4 MSB | RO                     | 8.5.16  |
| 30h     | FANPWM1 Current Duty         | R/W or RO <sup>1</sup> | 8.5.17  |
| 31h     | FANPWM2 Current Duty         | R/W or RO <sup>1</sup> | 8.5.18  |
| 32h     | FANPWM3 Current Duty         | R/W or RO <sup>1</sup> | 8.5.19  |
| 33h-3Dh | Reserved                     | ·                      |         |
| 3Eh     | COMPANY ID                   | RO                     | 8.5.20  |
| 3Fh     | Version                      | RO                     | 8.5.21  |
| 40h     | Configuration                | R/W                    | 8.5.22  |
| 41h     | Status Register 1            | RO                     | 8.5.23  |
| 42h     | Status Register 2            | RO                     | 8.5.24  |
| 43h     | Tach Mode                    | R/W                    | 8.5.60  |
| 44h     | Voltage Low Limit 2.5V       | R/W or RO <sup>2</sup> | 8.5.27  |
| 45h     | Voltage High Limit 2.5V      | R/W or RO <sup>2</sup> | 8.5.28  |
| 46h     | Voltage Low Limit Vccp       | R/W or RO <sup>2</sup> | 8.5.29  |
| 47h     | Voltage High Limit Vccp      | R/W or RO <sup>2</sup> | 8.5.30  |
| 48h     | Voltage Low Limit 3.3V       | R/W or RO <sup>2</sup> | 8.5.31  |

| Address | Register Name                                | Туре                   | Section |
|---------|----------------------------------------------|------------------------|---------|
| 49h     | Voltage High Limit 3.3V                      | R/W or RO <sup>2</sup> | 8.5.32  |
| 4Ah     | Voltage Low Limit 5V                         | R/W or RO <sup>2</sup> | 8.5.33  |
| 4Bh     | Voltage High Limit 5V                        | R/W or RO <sup>2</sup> | 8.5.34  |
| 4Ch     | Voltage Low Limit 12V                        | R/W or RO <sup>2</sup> | 8.5.35  |
| 4Dh     | Voltage High Limit 12V                       | R/W or RO <sup>2</sup> | 8.5.36  |
| 4Eh     | Temperature Low Limit Zone1                  | R/W or RO <sup>2</sup> | 8.5.37  |
| 4Fh     | Temperature High Limit Zone1                 | R/W or RO <sup>2</sup> | 8.5.38  |
| 50h     | Temperature Low Limit Zone2                  | R/W or RO <sup>2</sup> | 8.5.39  |
| 51h     | Temperature High Limit Zone2                 | R/W or RO <sup>2</sup> | 8.5.40  |
| 52h     | Temperature Low Limit Zone3                  | R/W or RO <sup>2</sup> | 8.5.41  |
| 53h     | Temperature High Limit Zone3                 | R/W or RO <sup>2</sup> | 8.5.42  |
| 54h     | Fan Tachometer1 Low Limit LSB                | R/W or RO <sup>2</sup> | 8.5.43  |
| 55h     | Fan Tachometer1 Low Limit MSB                | R/W or RO <sup>2</sup> | 8.5.44  |
| 56h     | Fan Tachometer2 Low Limit LSB                | R/W or RO <sup>2</sup> | 8.5.45  |
| 57h     | Fan Tachometer2 Low Limit MSB                | R/W or RO <sup>2</sup> | 8.5.46  |
| 58h     | Fan Tachometer3 Low Limit LSB                | R/W or RO <sup>2</sup> | 8.5.47  |
| 59h     | Fan Tachometer3 Low Limit MSB                | R/W or RO <sup>2</sup> | 8.5.48  |
| 5Ah     | Fan Tachometer4 Low Limit LSB                | R/W or RO <sup>2</sup> | 8.5.49  |
| 5Bh     | Fan Tachometer4 Low Limit MSB                | R/W or RO <sup>2</sup> | 8.5.50  |
| 5Ch     | FANPWM1 Control Configuration                | R/W or RO <sup>3</sup> | 8.5.76  |
| 5Dh     | FANPWM2 Control Configuration                | R/W or RO <sup>3</sup> | 8.5.77  |
| 5Eh     | FANPWM3 Control Configuration                | R/W or RO <sup>3</sup> | 8.5.78  |
| 5Fh     | Zone1 Auto Speed Range and FANPWM1 Frequency | R/W or RO <sup>3</sup> | 8.5.71  |
| 60h     | Zone2 Auto Speed Range and FANPWM2 Frequency | R/W or RO <sup>3</sup> | 8.5.72  |
| 61h     | Zone3 Auto Speed Range and FANPWM3 Frequency | R/W or RO <sup>3</sup> | 8.5.73  |
| 62h     | Min/Off, Spike Smoothing 1                   | R/W or RO <sup>3</sup> | 8.5.74  |
| 63h     | Min/Off, Spike Smoothing 2                   | R/W or RO <sup>3</sup> | 8.5.75  |
| 64h     | FANPWM1 Minimum                              | R/W or RO <sup>3</sup> | 8.5.79  |
| 65h     | FANPWM2 Minimum                              | R/W or RO <sup>3</sup> | 8.5.80  |
| 66h     | FANPWM3 Minimum                              | R/W or RO <sup>3</sup> | 8.5.81  |
| 67h     | Zone1 Temperature Limit                      | R/W or RO <sup>3</sup> | 8.5.63  |
| 68h     | Zone2 Temperature Limit                      | R/W or RO <sup>3</sup> | 8.5.64  |
| 69h     | Zone3 Temperature Limit                      | R/W or RO <sup>3</sup> | 8.5.65  |

| Address | Register Name                                | Туре                   | Section |
|---------|----------------------------------------------|------------------------|---------|
| 6Ah     | Zone1 Absolute Temperature Limit             | R/W or RO <sup>3</sup> | 8.5.66  |
| 6Bh     | Zone2 Absolute Temperature Limit             | R/W or RO <sup>3</sup> | 8.5.67  |
| 6Ch     | Zone3 Absolute Temperature Limit             | R/W or RO <sup>3</sup> | 8.5.68  |
| 6Dh     | Zone1, Zone2 Hysteresis                      | R/W or RO <sup>3</sup> | 8.5.69  |
| 6Eh     | Zone3 Hysteresis                             | R/W or RO <sup>3</sup> | 8.5.70  |
| 6Fh     | Tach PWM Association                         | R/W                    | 8.5.62  |
| 70h     | FANPWM1 Maximum Duty                         | R/W or RO <sup>3</sup> | 8.5.82  |
| 71h     | FANPWM2 Maximum Duty                         | R/W or RO <sup>3</sup> | 8.5.83  |
| 72h     | FANPWM3 Maximum Duty                         | R/W or RO <sup>3</sup> | 8.5.84  |
| 73h     | Status Register 3                            | RO                     | 8.5.25  |
| 74h     | Status Register 4                            | RO                     | 8.5.26  |
| 75h     | Monitoring Control                           | R/W or RO <sup>3</sup> | 8.5.54  |
| 76h     | Extended FANPWM Control 1                    | R/W or RO <sup>3</sup> | 8.5.85  |
| 77h     | Extended FANPWM Control 2                    | R/W or RO <sup>3</sup> | 8.5.86  |
| 78h     | Tachometer Monitoring Control                | R/W or RO <sup>3</sup> | 8.5.61  |
| 79h     | Channels V <sub>DD</sub> Configuration       | R/W or RO <sup>3</sup> | 8.5.55  |
| 7Ah     | Temperature Critical Limit Zone1             | R/W or RO <sup>2</sup> | 8.5.51  |
| 7Bh     | Temperature Critical Limit Zone1             | R/W or RO <sup>2</sup> | 8.5.52  |
| 7Ch     | Temperature Critical Limit Zone2             | R/W or RO <sup>2</sup> | 8.5.53  |
| 7Dh     | Temperature Zone1 Gain and Offset Correction | R/W or RO <sup>3</sup> | 8.5.56  |
| 7Eh     | Temperature Zone2 Gain and Offset Correction | R/W or RO <sup>3</sup> | 8.5.57  |
| 7Fh     | Temperature Zone3 Gain and Offset Correction | R/W or RO <sup>3</sup> | 8.5.58  |
| 80h     | Enhanced Thermal Control                     | R/W or RO <sup>3</sup> | 8.5.59  |
| 81h-FFh | Reserved                                     |                        |         |

- 1. Read-only, when fan control is not in manual mode.
- 2. Locked by the LOCK\_LIM bit in the Monitoring Control register.
- 3. Locked by the LOCK bit in the Configuration register.

## 8.5.1 Voltage Reading 2.5V

Reflects current voltage of 2.5V monitoring.

Location: 20h Type: RO

| Bit   | 7         | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|-----------|---|---|---|---|---|---|---|
| Name  | VOLT_DATA |   |   |   |   |   |   |   |
| Reset | 0         | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

| Bit | Description                                                                                                                                                  |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | <b>VOLT_DATA.</b> The high byte of the voltage data measured by the associated LMxx Sensor device. The data is interpreted as a left-aligned positive value: |
|     | MSBit of the LMxx Voltage Readout register maps to bit 7 of VOLT_DATA field.                                                                                 |

### 8.5.2 Voltage Reading Vccp

Reflects current voltage of Vccp monitoring.

Location: 21h Type: RO

| Bit   | 7 | 6         | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|---|-----------|---|---|---|---|---|---|
| Name  |   | VOLT_DATA |   |   |   |   |   |   |
| Reset | 0 | 0         | 0 | 0 | 0 | 0 | 0 | 0 |

| Bit | Description                                                                                                                                                  |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | <b>VOLT_DATA.</b> The high byte of the voltage data measured by the associated LMxx Sensor device. The data is interpreted as a left-aligned positive value: |
|     | MSBit of the LMxx Voltage Readout register maps to bit 7 of VOLT_DATA field.                                                                                 |

### 8.5.3 Voltage Reading 3.3V

Reflects current voltage of 3.3V monitoring.

Location: 22h Type: RO

| Bit   | 7         | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|-----------|---|---|---|---|---|---|---|
| Name  | VOLT_DATA |   |   |   |   |   |   |   |
| Reset | 0         | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

| Bit | Description                                                                                                                                                  |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | <b>VOLT_DATA.</b> The high byte of the voltage data measured by the associated LMxx Sensor device. The data is interpreted as a left-aligned positive value: |
|     | MSBit of the LMxx Voltage Readout register maps to bit 7 of VOLT_DATA field.                                                                                 |

### 8.5.4 Voltage Reading 5V

Reflects current voltage of 5V monitoring.

Location: 23h Type: RO

| Bit   | 7 | 6         | 5 | 4 | 3 | 2 | 1 | 0 |  |
|-------|---|-----------|---|---|---|---|---|---|--|
| Name  |   | VOLT_DATA |   |   |   |   |   |   |  |
| Reset | 0 | 0         | 0 | 0 | 0 | 0 | 0 | 0 |  |

| Bit | Description                                                                                                                                                  |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | <b>VOLT_DATA.</b> The high byte of the voltage data measured by the associated LMxx Sensor device. The data is interpreted as a left-aligned positive value: |
|     | MSBit of the LMxx Voltage Readout register maps to bit 7 of VOLT_DATA field.                                                                                 |

### 8.5.5 Voltage Reading 12V

Reflects current voltage of 12V monitoring.

Location: 24h Type: RO

| Bit   | 7 | 6         | 5 | 4 | 3 | 2 | 1 | 0 |  |
|-------|---|-----------|---|---|---|---|---|---|--|
| Name  |   | VOLT_DATA |   |   |   |   |   |   |  |
| Reset | 0 | 0         | 0 | 0 | 0 | 0 | 0 | 0 |  |

| Bit | Description                                                                                                                                                  |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | <b>VOLT_DATA.</b> The high byte of the voltage data measured by the associated LMxx Sensor device. The data is interpreted as a left-aligned positive value: |
|     | MSBit of the LMxx Voltage Readout register maps to bit 7 of VOLT_DATA field.                                                                                 |

### 8.5.6 Temperature Reading Zone1

Reflects current Zone1 temperature.

Location: 25h Type: RO

Bit

| Bit   | 7 6 5 4 3 2 1 0 |   |   |   |   |   |   |   |
|-------|-----------------|---|---|---|---|---|---|---|
| Name  | TEMP_DATA       |   |   |   |   |   |   |   |
| Reset | 0               | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

**Description** 

|     | ·                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | <b>TEMP_DATA.</b> The high byte of the Temperature Zone1 data measured by the associated LMxx Sensor device. The data is converted to a left-aligned 2's complement value.                                                                                                                                                                                                                                                                        |
|     | The value represented in this register is dependent on the setting of the ZONE1_RANGE bit in the Monitor Control Register (see Section 8.5.54 on page 176). If ZONE1_RANGE is 0 the LSBit of this register represents a value of 1°C (temperature values are between -127°C (81h) and +127°C (7Fh)). If ZONE1_RANGE bit is 1 the LSBit of this register represents a value of 2°C (temperature values are between -254°C (81h) and +254°C (7Fh)). |
|     | A value of 80h represents a sensor error.                                                                                                                                                                                                                                                                                                                                                                                                         |
|     | Notes: 1. TEMP_DATA is obtained by translating the Temperature Readout register data from the LMxx Sensor device, according to the algorithm shown in Figure 37 on page 158. Limit checking is done only after                                                                                                                                                                                                                                    |

the temperature data has been modified (if necessary).

2. The temperature data can be low-pass filtered by setting the TEMP\_FILT bit in the Monitoring Control register (see Section 8.5.54 on page 176).

LMxx Readout register data: LM96011/LM96010/LM96012, 16-bit format temperature data

| MSB   128°C   64°C   32°C   16°C   8°C   4°C   2°C     1°C   0.5°C   0   0 | 0 0 | 0 0 |
|----------------------------------------------------------------------------|-----|-----|

Active bits

HM Temperature Reading Zone 'n' data: HM, TEMP\_DATA field, 8-bit format temperature data

ZONEn\_RANGE = 0 ZONEn\_RANGE = 1 7 6 5 4 3 2 0 3 2 0 8°C 4°C 2°C 1°C MSB 128°C 2°C **MSB** 64°C 32°C 16°C 32°C 16°C 8°C 4°C 64°C



t = numerical value of LM96011/LM96010/LM96012 format temperature data

Figure 37. Temperature Data Translation from LMxx Device to HM Temperature Zone Registers

### 8.5.7 Temperature Reading Zone2

Reflects current Zone2 temperature.

Location: 26h Type: RO

| Bit   | 7         | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|-----------|---|---|---|---|---|---|---|
| Name  | TEMP_DATA |   |   |   |   |   |   |   |
| Reset | 0         | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

| I | Bit | Description                                                                        |
|---|-----|------------------------------------------------------------------------------------|
| 7 | 7-0 | TEMP_DATA. Same as TEMP_DATA of Temperature Reading Zone1 register, but for Zone2. |

### 8.5.8 Temperature Reading Zone3

Reflects current Zone3 temperature.

Location: 27h Type: RO

| Bit   | 7 6 5 4 3 2 1 0<br>TEMP_DATA |   |   |   |   |   |   |   |
|-------|------------------------------|---|---|---|---|---|---|---|
| Name  |                              |   |   |   |   |   |   |   |
| Reset | 0                            | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

| Bit | Description                                                                                                                                                                                                                                  |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | <b>TEMP_DATA.</b> Same as TEMP_DATA of Temperature Reading Zone1 register, but for Zone3. Also, if only an LM96011 device is connected to the SensorPath Bus and an optional LM95010 device is not present, this field shows a value of 80h. |

### 8.5.9 Fan Tachometer Reading 1 LSB

The fan speed data is updated every 1s.

Contains the number of 90 KHz clock cycles during a full fan revolution, LSB byte.

Location: 28h Type: RO

| Bit   | 7 6 5 4 3 2 1 0 |   |   |   |   |   |   |   |  |
|-------|-----------------|---|---|---|---|---|---|---|--|
| Name  | TACH_LOW        |   |   |   |   |   |   |   |  |
| Reset | 1               | 1 | 1 | 1 | 1 | 1 | 1 | 1 |  |

|  | Bit | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
|--|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|  | 7-0 | <b>TACH_LOW.</b> The low byte of 90 KHz clock cycles during a full fan revolution of Fan Tachometer 1. If the fan is not spinning, the fan is spinning-up or there is a speed measurement error, the value returned in the MSByte and LSByte, together, is FFFFh.                                                                                                                                                                                                               |  |
|  |     | Note that correct results depend on using fans that produce two tachometer pulses per full revolution or one pulse per fan revolution (configured by the TPPR1 bit in the Tachometer Monitoring Control register; see Section 8.5.61 on page 180).                                                                                                                                                                                                                              |  |
|  |     | Whenever TACH_LOW register is read, the high byte of the tachometer Reading (TACH_HIGH) is latched to save the current fan speed value until TACH_HIGH register is read. Therefore, TACH_LOW must be read first and TACH_HIGH must be read immediately after. Note that internally, only one latch is used for all fan tachometer readings. The two bytes of a tachometer data must be read before reading the next tachometer data; otherwise, the read data may be incorrect. |  |

### 8.5.10 Fan Tachometer Reading 1 MSB

Contains the number of 90 KHz clock cycles during a full fan revolution, MSB byte.

Location: 29h Type: RO

| Bit   | 7 | 6         | 5 | 4 | 3 | 2 | 1 | 0 |  |
|-------|---|-----------|---|---|---|---|---|---|--|
| Name  |   | TACH_HIGH |   |   |   |   |   |   |  |
| Reset | 1 | 1         | 1 | 1 | 1 | 1 | 1 | 1 |  |

| Bit | Description                                                                                                                                                                                                                                 |
|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | <b>TACH_HIGH.</b> The high byte of 90 KHz clock cycles during a full fan revolution of Fan Tachometer 1. If the fan is not spinning or there is a speed measurement error, the value returned in the MSByte and LSByte, together, is FFFFh. |

#### 8.5.11 Fan Tachometer Reading 2 LSB

Contains the number of 90 KHz clock cycles during a full fan revolution, LSB byte.

Location: 2Ah Type: RO

| Bit   | 7 | 6        | 5 | 4 | 3 | 2 | 1 | 0 |  |
|-------|---|----------|---|---|---|---|---|---|--|
| Name  |   | TACH_LOW |   |   |   |   |   |   |  |
| Reset | 1 | 1        | 1 | 1 | 1 | 1 | 1 | 1 |  |

| Bit | Description                                                                                    |
|-----|------------------------------------------------------------------------------------------------|
| 7-0 | TACH_LOW. Same as TACH_LOW of Fan Tachometer Reading 1 LSB register, but for Fan Tachometer 2. |

### 8.5.12 Fan Tachometer Reading 2 MSB

Contains the number of 90 KHz clock cycles during a full fan revolution, MSB byte.

Location: 2Bh Type: RO

| Bit   | 7         | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|-----------|---|---|---|---|---|---|---|
| Name  | TACH_HIGH |   |   |   |   |   |   |   |
| Reset | 1         | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

| Bit | Description                                                                                      |
|-----|--------------------------------------------------------------------------------------------------|
| 7-0 | TACH_HIGH. Same as TACH_HIGH of Fan Tachometer Reading 1 MSB register, but for Fan Tachometer 2. |

#### 8.5.13 Fan Tachometer Reading 3 LSB

Contains the number of 90 KHz clock cycles during a full fan revolution, LSB byte.

Location: 2Ch Type: RO

| Bit   | 7        | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|----------|---|---|---|---|---|---|---|
| Name  | TACH_LOW |   |   |   |   |   |   |   |
| Reset | 1        | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

| Bit | Description                                                                                    |
|-----|------------------------------------------------------------------------------------------------|
| 7-0 | TACH_LOW. Same as TACH_LOW of Fan Tachometer Reading 1 LSB register, but for Fan Tachometer 3. |

### 8.5.14 Fan Tachometer Reading 3 MSB

Contains the number of 90 KHz clock cycles during a full fan revolution, MSB byte.

Location: 2Dh Type: RO

| Bit   | 7 | 6         | 5 | 4 | 3 | 2 | 1 | 0 |  |
|-------|---|-----------|---|---|---|---|---|---|--|
| Name  |   | TACH_HIGH |   |   |   |   |   |   |  |
| Reset | 1 | 1         | 1 | 1 | 1 | 1 | 1 | 1 |  |

| Bit | Description                                                                                      |  |  |  |  |  |
|-----|--------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 7-0 | TACH_HIGH. Same as TACH_HIGH of Fan Tachometer Reading 1 MSB register, but for Fan Tachometer 3. |  |  |  |  |  |

#### 8.5.15 Fan Tachometer Reading 4 LSB

Contains the number of 90 KHz clock cycles during a full fan revolution, LSB byte.

Location: 2Eh Type: RO

| Bit   | 7 | 6        | 5 | 4 | 3 | 2 | 1 | 0 |  |
|-------|---|----------|---|---|---|---|---|---|--|
| Name  |   | TACH_LOW |   |   |   |   |   |   |  |
| Reset | 1 | 1        | 1 | 1 | 1 | 1 | 1 | 1 |  |

| Bit | Description                                                                                    |
|-----|------------------------------------------------------------------------------------------------|
| 7-0 | TACH_LOW. Same as TACH_LOW of Fan Tachometer Reading 1 LSB register, but for Fan Tachometer 4. |

#### 8.5.16 Fan Tachometer Reading 4 MSB

Contains the number of 90 KHz clock cycles during a full fan revolution, MSB byte.

Location: 2Fh Type: RO

| Bit   | 7                                        | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|------------------------------------------|---|---|---|---|---|---|---|
| Name  | TACH_HIGH                                |   |   |   |   |   |   |   |
| Reset | et 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 |   |   |   |   |   |   | 1 |

| Bit | Description                                                                                      |
|-----|--------------------------------------------------------------------------------------------------|
| 7-0 | TACH_HIGH. Same as TACH_HIGH of Fan Tachometer Reading 1 MSB register, but for Fan Tachometer 4. |

### 8.5.17 FANPWM1 Current Duty

Current FANPWM1 duty cycle.

Location: 30h

Type: R/W or RO (Becomes read-only when FANPWM1 Configuration is not set for manual mode.)

| Bit   | 7        | 6             | 5 | 4 | 3 | 2 | 1 | 0 |  |
|-------|----------|---------------|---|---|---|---|---|---|--|
| Name  | PWM_DUTY |               |   |   |   |   |   |   |  |
| Reset | 1        | 1 1 1 1 1 1 1 |   |   |   |   |   |   |  |

| Bit | Description                                                                                                                                                                  |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | <b>PWM_DUTY.</b> Holds the current value of the duty cycle of the associated FANPWM signal. The behavior of this field depends on the FANPWM Control Configuration register: |
|     | In Manual mode, PWM_DUTY field is R/W: the value written selects the duty cycle of the FANPWM output.                                                                        |
|     | • In all other modes, PWM_DUTY field is RO: its value indicates the current duty cycle of the FANPWM output. During spin-up PWM_DUTY field is 0.                             |
|     | A value of 00h represents 0% duty cycle; a value of FFh represents 100% duty cycle.                                                                                          |

### 8.5.18 FANPWM2 Current Duty

Current FANPWM2 duty cycle.

Location: 31h

Type: R/W or RO (Becomes read-only when FANPWM2 Configuration is not set for manual mode.)

| Bit   | 7             | 6        | 5 | 4 | 3 | 2 | 1 | 0 |  |
|-------|---------------|----------|---|---|---|---|---|---|--|
| Name  |               | PWM_DUTY |   |   |   |   |   |   |  |
| Reset | 1 1 1 1 1 1 1 |          |   |   |   |   |   |   |  |

| Bit | Description                                                                   |
|-----|-------------------------------------------------------------------------------|
| 7-0 | PWM_DUTY. Same as PWM_DUTY of FANPWM1 Current Duty register, but for FANPWM2. |

### 8.5.19 FANPWM3 Current Duty

Current FANPWM3 duty cycle.

Location: 32h

Type: R/W or RO (Becomes read-only when FANPWM3 Configuration is not set for manual mode.)

| Bit   | 7             | 6        | 5 | 4 | 3 | 2 | 1 | 0 |  |
|-------|---------------|----------|---|---|---|---|---|---|--|
| Name  |               | PWM_DUTY |   |   |   |   |   |   |  |
| Reset | 1 1 1 1 1 1 1 |          |   |   |   |   |   |   |  |

| Bit | Description                                                                   |  |
|-----|-------------------------------------------------------------------------------|--|
| 7-0 | PWM_DUTY. Same as PWM_DUTY of FANPWM1 Current Duty register, but for FANPWM3. |  |

### 8.5.20 Company ID

Company identification number.

Location: 3Eh Type: RO

| Bit   | 7       | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|---------|---|---|---|---|---|---|---|
| Name  | COMP_ID |   |   |   |   |   |   |   |
| Reset | 0       | 0 | 0 | 0 | 0 | 0 | 0 | 1 |

| Bit | Description                                  |
|-----|----------------------------------------------|
| 7-0 | COMP_ID. Company identification number: 01h. |

### 8.5.21 Version

Version and stepping identifiers.

Location: 3Fh Type: RO

| Bit   | 7         | 6 | 5 | 4 | 3 | 2    | 1 | 0 |  |  |
|-------|-----------|---|---|---|---|------|---|---|--|--|
| Name  | me VER    |   |   |   |   | STEP |   |   |  |  |
| Reset | t 0 1 1 0 |   |   |   | 1 | 0    | 0 | 0 |  |  |

| Bit | Description                                                                                                  |
|-----|--------------------------------------------------------------------------------------------------------------|
| 7-4 | VER. HM version.                                                                                             |
| 3-0 | STEP. HM version stepping. For A0 stepping, the value is 1000b; for A1 it is 1001b; for A2 it is 1010b, etc. |

## 8.5.22 Configuration

Configuration register.

Location: 40h

Type: Varies per bit

| Bit   | 7        | 6 | 5 | 4    | 3     | 2     | 1    | 0     |
|-------|----------|---|---|------|-------|-------|------|-------|
| Name  | Reserved |   |   | SMBR | OVRID | READY | LOCK | START |
| Reset | 0        | 0 | 0 | 0    | 0     | 0     | 0    | 0     |

| Bit | Туре         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-----|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-5 | R/W          | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 4   | R/W          | SMBR (SMBus Read). When set to 1, access through the SMBus is read-only. This bit can be set only through the LPC Bus. It is read-only for access through the SMBus.                                                                                                                                                                                                                                                                                                                                                                  |
|     |              | 0: Full SMBus access to the HM registers (default)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|     |              | 1: Read-only SMBus access to the HM registers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 3   | R/W          | <b>OVRID (Override FANPWM Configuration).</b> When set to 1, all FANPWM outputs are set to the value contained in the MAX_PWM field of the associated FANPWMn MAX Duty registers (see Section 8.5.82 on page 189 to Section 8.5.84) regardless of LOCK bit.                                                                                                                                                                                                                                                                           |
|     |              | 0: FANPWM outputs are controlled by Fan Control Configuration register; see Section 8.5.76 on page 187 to Section 8.5.78 (default)                                                                                                                                                                                                                                                                                                                                                                                                    |
|     |              | FANPWM outputs are set to MAX_PWM duty cycle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 2   | RO           | <b>READY.</b> Is set to 1 when the HM is ready for operation. While Ready is 0 Health monitoring and Fan control functions are disabled.                                                                                                                                                                                                                                                                                                                                                                                              |
|     |              | 0: The HM is reset or initializing (default)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|     |              | 1: The HM is enabled and ready for operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 1   | R/W<br>or RO | <b>LOCK.</b> When set to 1, locks itself and the following HM registers: FANPWM1-3 Control Configuration, Fan1-3 Auto Speed Range and PWM Frequency, Min/Off Spike Smoothing 1-2, FANPWM1-3 Minimum, Zone1-Zone3 Temperature Limit, Zone1-Zone3 Absolute temperature Limit, Zone1, Zone2, Zone3 Hysteresis, Extended FANPWM Control 1, Extended FANPWM Control 2, Monitoring Control, Tachometer Monitoring Control, Channels V <sub>DD</sub> Configuration, Temperature Zones1-3 Gain and Offset Correction, FANPWM1-3 Maximum Duty. |
|     |              | This bit is reset by Hardware reset.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|     |              | 0: All R/W HM registers are enabled for write (default)                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|     |              | 1: Specified HM registers are RO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

| Bit | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                       |
|-----|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | R/W  | <b>START.</b> When this bit is reset to 0, monitoring and FANPWM output control functions based on the limit and parameter registers are disabled, and all status bits in Status Registers 1,2 and 3 are cleared. In this case, all registers not locked by LOCK can be modified, but they do not affect the Health monitor and control functions of the HM. START bit is always writable regardless of LOCK bit. |
|     |      | When this bit is set to 1, Monitoring and FANPWM output control functions based on limit and parameter registers are enabled.                                                                                                                                                                                                                                                                                     |
|     |      | START bit is reset to 0 by a V <sub>SB</sub> Power-Up reset. Then, HM performs the following:                                                                                                                                                                                                                                                                                                                     |
|     |      | • After READY bit becomes 1, Temperature Zone1 is monitored (although START bit is 0). If a temperature above +110°C is detected, ETC is asserted (see Section 8.2.10 on page 139), which turns the Main power supply off.                                                                                                                                                                                        |
|     |      | The FANPWM outputs are at 0% duty cycle; they are set to a different value after either of the following occurs:                                                                                                                                                                                                                                                                                                  |
|     |      | <ul> <li>Two seconds elapsed since the V<sub>DD3</sub> power has been turned on (FANPWM outputs are set to the<br/>value contained in the associated FANPWMn MAX Duty registers)</li> </ul>                                                                                                                                                                                                                       |
|     |      | — START bit is set to 1                                                                                                                                                                                                                                                                                                                                                                                           |

### 8.5.23 Status Register 1

Event status register 1. This register is accessible only through SMBus.

Note: All status bits in this register are reset when START bit of the Configuration register is reset.

Location: 41h Type: RO

| Bit   | 7                 | 6         | 5         | 4         | 3      | 2        | 1        | 0        |
|-------|-------------------|-----------|-----------|-----------|--------|----------|----------|----------|
| Name  | STAT_REG2<br>_ERR | ZONE3_ERR | ZONE2_ERR | ZONE1_ERR | 5V_ERR | 3.3V_ERR | Vccp_ERR | 2.5V_ERR |
| Reset | 0                 | 0         | 0         | 0         | 0      | 0        | 0        | 0        |

| Bit | Description                                                                                                                                                                                                                                                                                                                         |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | STAT_REG2_ERR. Is set to 1 if one of the bits in Status Register 2 is set. Once set, the bit is cleared only after the Status Register 2 is read and then, the Status Register 1 is read.                                                                                                                                           |
|     | 0: No event is set in Interrupt Status Register 2 (default)                                                                                                                                                                                                                                                                         |
|     | 1: At least one of the event bits in Status Register 2 is set                                                                                                                                                                                                                                                                       |
| 6   | <b>ZONE3_ERR.</b> Is set to 1 when Zone3 temperature is less than the limit set in the corresponding Low Temp register (see Section 8.5.41 on page 172) or greater than the limit set in the corresponding High Temp register (see Section 8.5.42 on page 172). Once set, the bit is updated again only after this register is read |
|     | 0: Temperature does not exceed any respective (default)                                                                                                                                                                                                                                                                             |
|     | 1: Temperature exceeds a respective limit                                                                                                                                                                                                                                                                                           |
| 5   | <b>ZONE2_ERR.</b> Is set to 1 when Zone2 temperature is less than the limit set in the corresponding Low Temp register (see Section 8.5.39 on page 171) or greater than the limit set in the corresponding High Temp register (see Section 8.5.40 on page 172). Once set, the bit is updated again only after this register is read |
|     | 0: Temperature does not exceed any respective limit (default)                                                                                                                                                                                                                                                                       |
|     | 1: Temperature exceeds a respective limit                                                                                                                                                                                                                                                                                           |
| 4   | <b>ZONE1_ERR.</b> Is set to 1 when Zone1 temperature is less than the limit set in the corresponding Low Temp register (see Section 8.5.37 on page 171) or greater than the limit set in the corresponding High Temp register (see Section 8.5.38 on page 171). Once set, the bit is updated again only after this register is read |
|     | 0: Temperature does not exceed any respective limit (default)                                                                                                                                                                                                                                                                       |
|     | 1: Temperature exceeds a respective limit                                                                                                                                                                                                                                                                                           |

| Bit | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3   | <ul> <li>5V_ERR. Is set to 1 when 5V input voltage is less than the limit set in the corresponding Low Limit register (see Section 8.5.33 on page 169) or greater than the limit set in the corresponding High Limit register (see Section 8.5.34 on page 170). Once set, the bit is updated again only after this register is read.</li> <li>0: Voltage does not exceed any respective limit (default)</li> <li>1: Voltage exceeds a respective limit</li> </ul>     |
| 2   | <ul> <li>3.3V_ERR. Is set to 1 when 3.3V input voltage is less than the limit set in the corresponding Low Limit register (see Section 8.5.31 on page 169) or greater than the limit set in the corresponding High Limit register (see Section 8.5.32 on page 169). Once set, the bit is updated again only after this register is read.</li> <li>0: Voltage does not exceed any respective limit (default)</li> <li>1: Voltage exceeds a respective limit</li> </ul> |
| 1   | Vccp_ERR. Is set to 1 when Vccp input voltage is less than the limit set in the corresponding Low Limit register (see Section 8.5.29 on page 168) or greater than the limit set in the corresponding High Limit register (see Section 8.5.30 on page 168). Once set, the bit is updated again only after this register is read.  0: Voltage does not exceed any respective limit (default)  1: Voltage exceeds a respective limit                                     |
| 0   | <ul> <li>2.5V_ERR. Is set to 1 when 2.5V input voltage is less than the limit set in the corresponding Low Limit register (see Section 8.5.27 on page 167) or greater than the limit set in the corresponding High Limit register (see Section 8.5.28 on page 168). Once set, the bit is updated again only after this register is read.</li> <li>0: Voltage does not exceed any respective limit (default)</li> <li>1: Voltage exceeds a respective limit</li> </ul> |

### 8.5.24 Status Register 2

Event status register 2. This register is accessible only through the SMBus.

Note: All status bits in this register are reset when START bit of the Configuration register is reset.

Location: 42h Type: RO

| Bit   | 7          | 6        | 5              | 4              | 3             | 2              | 1          | 0       |
|-------|------------|----------|----------------|----------------|---------------|----------------|------------|---------|
| Name  | DEV2_Fault | RD_Fault | FAN4_<br>STALL | FAN3_<br>STALL | FAN2<br>STALL | FAN1_<br>STALL | DEV1_Fault | 12V_ERR |
| Reset | 0          | 0        | 0              | 0              | 0             | 0              | 0          | 0       |

| Bit | Description                                                                                                                                                                                                                                                                                                                                                          |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | <b>DEV2_Fault (Device 2 Fault).</b> Is set to 1 when a communication problem with the optional LM95010 device occurs. Once set, the bit is updated again only after this register is read.                                                                                                                                                                           |
|     | 0: The optional LM95010 device does not exist or exists with valid communication (default)                                                                                                                                                                                                                                                                           |
|     | 1: A communication problem with LM95010                                                                                                                                                                                                                                                                                                                              |
| 6   | RD_Fault (Remote Diode Fault). Is set to 1 when there is a physical connection fault in one of the Remote Diodes of the Temperature Zones occur (for LM96011: Zone1; for LM96010 or LM96012: Zone1 or Zone3). Once set, the bit is updated again only after this register is read.  0: Proper connection of Remote Diode (default)  1: Remote Diode connection fault |
| 5   | FAN4_STALL. Is set to 1 when Fan 4 is either stalled or running at low speed (according to the FSTLMD bit in the associated Extended FANPWM Control register; see Section 8.5.85 on page 190). Once set, the bit is updated again only after this register is read.  0: Fan operating normally (default)  1: Fan is either stalled or running at low speed           |

| Bit | Description                                                                                                                                                                                                                                                                                                                                                |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4   | FAN3_STALL. Is set to 1 when Fan 3 is either stalled or running at low speed (according to the FSTLMD bit in the associated Extended FANPWM Control register; see Section 8.5.85 on page 190). Once set, the bit is updated again only after this register is read.  0: Fan operating normally (default)  1: Fan is either stalled or running at low speed |
| 3   | FAN2_STALL. Is set to 1 when Fan 2 is either stalled or running at low speed (according to the FSTLMD bit in the associated Extended FANPWM Control register; see Section 8.5.85 on page 190). Once set, the bit is updated again only after this register is read.  0: Fan operating normally (default)  1: Fan is either stalled or running at low speed |
| 2   | FAN1_STALL. Is set to 1 when Fan 1 is either stalled or running at low speed (according to the FSTLMD bit in the associated Extended FANPWM Control register; see Section 8.5.85 on page 190). Once set, the bit is updated again only after this register is read.  0: Fan operating normally (default)  1: Fan is either stalled or running at low speed |
| 1   | DEV1_Fault (Device 1 Fault). Is set to 1 when a communication problem with the LM96011, LM96010 or LM96012 device occurs. Once set, the bit is updated again only after this register is read.  0: Communication with LM96011/LM96010/LM96012 is functional (default)  1: Communication problem with LM96011/LM96010/LM96012                               |
| 0   | 12V_ERR. Is set to 1 when 12V input voltage is less than the limit set in the corresponding Low Limit register (see Section 8.5.35 on page 170) or greater than the limit set in the corresponding High Limit register (see Section 8.5.36 on page 170). Once set, the bit is updated again only after this register is read.                              |
|     | O: Voltage does not exceed any respective limit (default)  1: Voltage exceeds a respective limit                                                                                                                                                                                                                                                           |

### 8.5.25 Status Register 3

Event status register 3. This register is accessible only through SMBus.

Note: All status bits in this register are reset when START bit of the Configuration register is reset.

Location: 73h Type: RO

| Bit   | 7 | 6 | 5        | 4         | 3         | 2         | 1 | 0 |
|-------|---|---|----------|-----------|-----------|-----------|---|---|
| Name  |   |   | Reserved | CRIT3_ERR | CRIT2_ERR | CRIT1_ERR |   |   |
| Reset | 0 | 0 | 0        | 0         | 0         | 0         | 0 | 0 |

| Bit | Description                                                                                                                                                                                                                                     |  |  |  |  |  |  |  |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| 7-3 | Reserved.                                                                                                                                                                                                                                       |  |  |  |  |  |  |  |
| 2   | <b>CRIT3_ERR.</b> Is set to 1 when Zone3 temperature is more than the limit set in the corresponding Temperature Critical Limit register (see Section 8.5.53 on page 175). Once set, the bit is updated again only after this register is read. |  |  |  |  |  |  |  |
|     | 0: Temperature does not exceed the critical limit (default)                                                                                                                                                                                     |  |  |  |  |  |  |  |
|     | 1: Temperature exceeds the critical limit                                                                                                                                                                                                       |  |  |  |  |  |  |  |
| 1   | <b>CRIT2_ERR.</b> Is set to 1 when Zone2 temperature is more than the limit set in the corresponding Temperature Critical Limit register (see Section 8.5.52 on page 175). Once set, the bit is updated again only after this register is read. |  |  |  |  |  |  |  |
|     | 0: Temperature does not exceed the critical limit (default)                                                                                                                                                                                     |  |  |  |  |  |  |  |
|     | 1: Temperature exceeds the critical limit                                                                                                                                                                                                       |  |  |  |  |  |  |  |

| Bit | Description                                                                                                                                                                                                                                     |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | <b>CRIT1_ERR.</b> Is set to 1 when Zone1 temperature is more than the limit set in the corresponding Temperature Critical Limit register (see Section 8.5.51 on page 175). Once set, the bit is updated again only after this register is read. |
|     | Temperature does not exceed the critical limit (default)     Temperature exceeds the critical limit                                                                                                                                             |

## 8.5.26 Status Register 4

Location: 74h Type: RO

| Bit   | 7        | 6 | 5 | 4 | 3        | 2        | 1        | 0        |
|-------|----------|---|---|---|----------|----------|----------|----------|
| Name  | Reserved |   |   |   | FAN4_OFF | FAN3_OFF | FAN2_OFF | FAN1_OFF |
| Reset | 0 0 0 0  |   |   |   | 1        | 1        | 1        | 1        |

| Bit | Description                                                                                                                                                                              |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-4 | Reserved.                                                                                                                                                                                |
| 3   | <b>FAN4_OFF.</b> When set, this bit indicates for Fan Tachometer 4 that the associated FANPWM signal (see Section 8.5.62 on page 181) driving the fan is in one of the following states: |
|     | Fan turned off: The Duty Cycle of the associated FANPWM output is 0%                                                                                                                     |
|     | • Fan spinning-up: The rotational speed of the fan driven by the associated FANPWM output is increasing from 0                                                                           |
|     | • Fan stopping: The rotational speed of the fan driven by the associated FANPWM output is decreasing to 0                                                                                |
|     | When FAN4_OFF bit is set, Fan Tachometer 4 registers are set to FFFFh, and the following bits are set to 0:                                                                              |
|     | FAN4_STALL status bit of Status Register 2 (see Section 8.5.24 on page 165), and FAN4_STS of HM Sensor Status Register 2 (see Section 8.4.9 on page 148).                                |
|     | When FAN4_OFF bit returns to 0, the status bits and Fan Tachometer registers are released (can be updated).                                                                              |
|     | 0: Fan rotating                                                                                                                                                                          |
|     | 1: Fan off, spinning-up or stopping (default)                                                                                                                                            |
| 2-0 | FAN3_OFF - FAN1_OFF. Same as FAN4_OFF for Fan Tachometer 3-1.                                                                                                                            |

## 8.5.27 Voltage Low Limit 2.5V

Voltage low limit for 2.5V voltage monitoring.

Location: 44h

| Bit   | 7         | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|-----------|---|---|---|---|---|---|---|
| Name  | LOW_LIMIT |   |   |   |   |   |   |   |
| Reset | 0         | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

| Bit | Description                                                                                                                                                                                                                                                                                                                                                            |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | <b>LOW_LIMIT.</b> The low limit value to which the associated voltage input data is compared. If the voltage input data is lower than LOW_LIMIT, the corresponding bits in the HM Interrupt Status register, HM Sensor Status Register and Status Register are updated/set (see Section 8.4.4 on page 143, Section 8.4.8 on page 147, and Section 8.5.23 on page 164). |

### 8.5.28 Voltage High Limit 2.5V

Voltage high limit for 2.5V voltage monitoring.

Location: 45h

Type: R/W or RO (Becomes read-only when LOCK\_LIM bit in the Monitoring Control register is set.)

| Bit   | 7 | 6          | 5 | 4 | 3 | 2 | 1 | 0 |  |
|-------|---|------------|---|---|---|---|---|---|--|
| Name  |   | HIGH_LIMIT |   |   |   |   |   |   |  |
| Reset | 1 | 1          | 1 | 1 | 1 | 1 | 1 | 1 |  |

| Bit | Description                                                                                                                                                                                                                                                                                                                                                                |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | <b>HIGH_LIMIT.</b> The high limit value to which the associated voltage input data is compared. If the voltage input data is higher than HIGH_LIMIT, the corresponding bits in the HM Interrupt Status register, HM Sensor Status Register and Status Register are updated/set (see Section 8.4.4 on page 143, Section 8.4.8 on page 147, and Section 8.5.23 on page 164). |

### 8.5.29 Voltage Low Limit Vccp

Voltage low limit for Vccp voltage monitoring.

Location: 46h

Type: R/W or RO (Becomes read-only when LOCK\_LIM bit in the Monitoring Control register is set.)

| Bit   | 7                   | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|---------------------|---|---|---|---|---|---|---|
| Name  | LOW_LIMIT           |   |   |   |   |   |   |   |
| Reset | set 0 0 0 0 0 0 0 0 |   |   |   |   |   |   | 0 |

| Bit | Description                                                                                                                                                                                                                                                                                                                                                            |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | <b>LOW_LIMIT.</b> The low limit value to which the associated voltage input data is compared. If the voltage input data is lower than LOW_LIMIT, the corresponding bits in the HM Interrupt Status register, HM Sensor Status Register and Status Register are updated/set (see Section 8.4.4 on page 143, Section 8.4.8 on page 147, and Section 8.5.23 on page 164). |

### 8.5.30 Voltage High Limit Vccp

Voltage high limit for Vccp voltage monitoring.

Location: 47h

Type: R/W or RO (Becomes read-only when LOCK\_LIM bit in the Monitoring Control register is set.)

| Bit   | 7               | 6          | 5 | 4 | 3 | 2 | 1 | 0 |  |
|-------|-----------------|------------|---|---|---|---|---|---|--|
| Name  |                 | HIGH_LIMIT |   |   |   |   |   |   |  |
| Reset | 1 1 1 1 1 1 1 1 |            |   |   |   |   |   |   |  |

| Bit | Description                                                                                                                                                                                                                                                                                                                                                                |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | <b>HIGH_LIMIT.</b> The high limit value to which the associated voltage input data is compared. If the voltage input data is higher than HIGH_LIMIT, the corresponding bits in the HM Interrupt Status register, HM Sensor Status Register and Status Register are updated/set (see Section 8.4.4 on page 143, Section 8.4.8 on page 147, and Section 8.5.23 on page 164). |

www.national.com 168 Revision1.1

### 8.5.31 Voltage Low Limit 3.3V

Voltage low limit for 3.3V voltage monitoring.

Location: 48h

Type: R/W or RO (Becomes read-only when LOCK\_LIM bit in the Monitoring Control register is set.)

| Bit   | 7         | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|-----------|---|---|---|---|---|---|---|
| Name  | LOW_LIMIT |   |   |   |   |   |   |   |
| Reset | 0         | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

| Bit | Description                                                                                                                                                                                                                                                                                                                                                            |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | <b>LOW_LIMIT.</b> The low limit value to which the associated voltage input data is compared. If the voltage input data is lower than LOW_LIMIT, the corresponding bits in the HM Interrupt Status register, HM Sensor Status Register and Status Register are updated/set (see Section 8.4.4 on page 143, Section 8.4.8 on page 147, and Section 8.5.23 on page 164). |

### 8.5.32 Voltage High Limit 3.3V

Voltage high limit for 3.3V voltage monitoring.

Location: 49h

Type: R/W or RO (Becomes read-only when LOCK\_LIM bit in the Monitoring Control register is set.)

| Bit   | 7                               | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|---------------------------------|---|---|---|---|---|---|---|
| Name  | HIGH_LIMIT  1 1 1 1 1 1 1 1 1 1 |   |   |   |   |   |   |   |
| Reset |                                 |   |   |   |   |   |   |   |

| Bit | Description                                                                                                                                                                                                                                                                                                                                                                |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | <b>HIGH_LIMIT.</b> The high limit value to which the associated voltage input data is compared. If the voltage input data is higher than HIGH_LIMIT, the corresponding bits in the HM Interrupt Status register, HM Sensor Status Register and Status Register are updated/set (see Section 8.4.4 on page 143, Section 8.4.8 on page 147, and Section 8.5.23 on page 164). |

### 8.5.33 Voltage Low Limit 5V

Voltage low limit for 5V voltage monitoring.

Location: 4Ah

| Bit   | 7             | 6         | 5 | 4 | 3 | 2 | 1 | 0 |  |
|-------|---------------|-----------|---|---|---|---|---|---|--|
| Name  |               | LOW_LIMIT |   |   |   |   |   |   |  |
| Reset | 0 0 0 0 0 0 0 |           |   |   |   |   |   |   |  |

| Bit | Description                                                                                                                                                                                                                                                                                                                                                            |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | <b>LOW_LIMIT.</b> The low limit value to which the associated voltage input data is compared. If the voltage input data is lower than LOW_LIMIT, the corresponding bits in the HM Interrupt Status register, HM Sensor Status Register and Status Register are updated/set (see Section 8.4.4 on page 143, Section 8.4.8 on page 147, and Section 8.5.23 on page 164). |

### 8.5.34 Voltage High Limit 5V

Voltage high limit for 5V voltage monitoring.

Location: 4Bh

Type: R/W or RO (Becomes read-only when LOCK\_LIM bit in the Monitoring Control register is set.)

| Bit   | 7               | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|-----------------|---|---|---|---|---|---|---|
| Name  | HIGH_LIMIT      |   |   |   |   |   |   |   |
| Reset | 1 1 1 1 1 1 1 1 |   |   |   |   |   |   |   |

| Bit | Description                                                                                                                                                                                                                                                                                                                                                                |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | <b>HIGH_LIMIT.</b> The high limit value to which the associated voltage input data is compared. If the voltage input data is higher than HIGH_LIMIT, the corresponding bits in the HM Interrupt Status register, HM Sensor Status Register and Status Register are updated/set (see Section 8.4.4 on page 143, Section 8.4.8 on page 147, and Section 8.5.23 on page 164). |

### 8.5.35 Voltage Low Limit 12V

Voltage low limit for 12V voltage monitoring.

Location: 4Ch

Type: R/W or RO (Becomes read-only when LOCK\_LIM bit in the Monitoring Control register is set.)

| Bit   | 7             | 6         | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|---------------|-----------|---|---|---|---|---|---|
| Name  |               | LOW_LIMIT |   |   |   |   |   |   |
| Reset | 0 0 0 0 0 0 0 |           |   |   |   |   |   |   |

| Bit | Description                                                                                                                                                                                                                                                                                                                                                            |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | <b>LOW_LIMIT.</b> The low limit value to which the associated voltage input data is compared. If the voltage input data is lower than LOW_LIMIT, the corresponding bits in the HM Interrupt Status register, HM Sensor Status Register and Status Register are updated/set (see Section 8.4.5 on page 144, Section 8.4.9 on page 148, and Section 8.5.24 on page 165). |

### 8.5.36 Voltage High Limit 12V

Voltage high limit for 12V voltage monitoring.

Location: 4Dh

| Bit   | 7          | 6               | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|-------|------------|-----------------|---|---|---|---|---|---|--|--|
| Name  | HIGH_LIMIT |                 |   |   |   |   |   |   |  |  |
| Reset | 1          | 1 1 1 1 1 1 1 1 |   |   |   |   |   |   |  |  |

| Bit | Description                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
|     | <b>HIGH_LIMIT.</b> The high limit value to which the associated voltage input data is compared. If the voltage input data is higher than HIGH_LIMIT, the corresponding bits in the HM Interrupt Status register, HM Sensor Status Register and Status Register are updated/set (see Section 8.4.5 on page 144, Section 8.4.9 on page 148, and Section 8.5.24 on page 165). |  |  |  |  |  |  |

#### 8.5.37 Temperature Low Limit Zone1

Temperature low limit for Zone1 temperature monitoring.

Location: 4Eh

7-0

Type: R/W or RO (Becomes read-only when LOCK\_LIM bit in the Monitoring Control register is set.)

| Bit   | 7             | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|---------------|---|---|---|---|---|---|---|
| Name  | LOW_LIMIT     |   |   |   |   |   |   |   |
| Reset | 1 0 0 0 0 0 1 |   |   |   |   |   |   |   |

Bit Description

**LOW\_LIMIT.** The low limit value to which the associated temperature input data is compared. If the temperature input data is lower than LOW\_LIMIT, the corresponding bits in the HM Interrupt Status register, HM Sensor Status Register and Status Register are updated/set (see Section 8.4.5 on page 144, Section 8.4.9 on page 148, and Section 8.5.24 on page 165).

LOW\_LIMIT format is the same as the format of the corresponding Temperature Reading Zone1 register (see Section 37 on page 158). This format is dependent on the setting of the ZONE1\_RANGE bit in the Monitor Control Register (see Section 8.5.54 on page 176). The default value is 81h (-127°C for 1°C resolution, -254°C for 2°C resolution).

Note: A value of 80h must not be used.

### 8.5.38 Temperature High Limit Zone1

Temperature high limit for Zone1 temperature monitoring.

Location: 4Fh

Type: R/W or RO (Becomes read-only when LOCK\_LIM bit in the Monitoring Control register is set.)

| Bit   | 7 | 6 | 5 | 4    | 3     | 2 | 1 | 0 |
|-------|---|---|---|------|-------|---|---|---|
| Name  |   |   |   | HIGH | LIMIT | · |   |   |
| Reset | 0 | 1 | 1 | 1    | 1     | 1 | 1 | 1 |

Bit Description

7-0 **HIGH\_LIMIT.** The high limit value to which the associated temperature input data is compared. If the temperature input data is higher than HIGH\_LIMIT, the corresponding bits in the HM Interrupt Status register, HM Sensor Status Register and Status Register are updated/set (see Section 8.4.5 on page 144, Section 8.4.9 on page 148, and Section 8.5.24 on page 165).

HIGH\_LIMIT format is the same as the format of the corresponding Temperature Reading Zone1 register (see Section 37 on page 158). This format is dependent on the setting of the ZONE1\_RANGE bit in the Monitor Control Register (see Section 8.5.54 on page 176). The default value is 7Fh (127°C for 1°C resolution, 254°C for 2°C resolution).

Note: A value of 80h must not be used.

#### 8.5.39 Temperature Low Limit Zone2

Temperature low limit for Zone2 temperature monitoring.

Location: 50h

| Bit   | 7 | 6 | 5 | 4   | 3     | 2 | 1 | 0 |
|-------|---|---|---|-----|-------|---|---|---|
| Name  |   |   |   | LOW | LIMIT |   |   |   |
| Reset | 1 | 0 | 0 | 0   | 0     | 0 | 0 | 1 |

| Bit | Description                                                                             |
|-----|-----------------------------------------------------------------------------------------|
| 7-0 | LOW_LIMIT. Same as LOW_LIMIT in Temperature Low Limit Zone1, but for Temperature Zone2. |

### 8.5.40 Temperature High Limit Zone2

Temperature high limit for Zone2 temperature monitoring.

Location: 51h

Type: R/W or RO (Becomes read-only when LOCK\_LIM bit in the Monitoring Control register is set.)

| Bit   | 7 | 6 | 5 | 4    | 3     | 2 | 1 | 0 |
|-------|---|---|---|------|-------|---|---|---|
| Name  |   |   |   | HIGH | LIMIT |   |   |   |
| Reset | 0 | 1 | 1 | 1    | 1     | 1 | 1 | 1 |

| Bit | Description                                                                               |
|-----|-------------------------------------------------------------------------------------------|
| 7-0 | HIGH_LIMIT. Same as HIGH_LIMIT in Temperature Low Limit Zone1, but for Temperature Zone2. |

#### 8.5.41 Temperature Low Limit Zone3

Temperature low limit for Zone3 temperature monitoring.

Location: 52h

Type: R/W or RO (Becomes read-only when LOCK\_LIM bit in the Monitoring Control register is set.)

| Bit   | 7 | 6 | 5 | 4   | 3     | 2 | 1 | 0 |
|-------|---|---|---|-----|-------|---|---|---|
| Name  |   |   |   | LOW | LIMIT |   |   |   |
| Reset | 1 | 0 | 0 | 0   | 0     | 0 | 0 | 1 |

| Bit | Description                                                                             |
|-----|-----------------------------------------------------------------------------------------|
| 7-0 | LOW_LIMIT. Same as LOW_LIMIT in Temperature Low Limit Zone1, but for Temperature Zone3. |

### 8.5.42 Temperature High Limit Zone3

Temperature high limit for Zone3 temperature monitoring.

Location: 53h

| Bit   | 7 | 6 | 5 | 4    | 3     | 2 | 1 | 0 |
|-------|---|---|---|------|-------|---|---|---|
| Name  |   |   |   | HIGH | LIMIT |   |   |   |
| Reset | 0 | 1 | 1 | 1    | 1     | 1 | 1 | 1 |

| Bit | Description                                                                               |
|-----|-------------------------------------------------------------------------------------------|
| 7-0 | HIGH_LIMIT. Same as HIGH_LIMIT in Temperature Low Limit Zone1, but for Temperature Zone3. |

#### 8.5.43 Fan Tachometer1 Low Limit LSB

LSB of lowest permitted fan speed value.

Location: 54h

Type: R/W or RO (Becomes read-only when LOCK\_LIM bit in the Monitoring Control register is set.)

| Bit   | 7 | 6 | 5 | 4     | 3      | 2 | 1 | 0 |
|-------|---|---|---|-------|--------|---|---|---|
| Name  |   |   |   | FAN_M | IN_LSB |   |   |   |
| Reset | 1 | 1 | 1 | 1     | 1      | 1 | 1 | 1 |

### Bit Description

7-0 **FAN\_MIN\_LSB.** Contains the low byte of the Fan Tachometer value, which indicates the lowest permitted fan speed value setting. If the number of clock cycles counted in one fan revolution is higher than the Fan Tachometer value (FAN\_MIN\_LSB and FAN\_MIN\_MSB), the associated FANn\_xxx bits in the HM Interrupt Status register, HM Sensor Status Register and Status Register are set to 1 (see Section 8.4.5 on page 144, Section 8.4.9 on page 148, and Section 8.5.24 on page 165). These status bits are never set to 1 if the Fan Tachometer Low Limit value is FFFFh.

If the associated FANPWM output is set to Automatic fan control and if the SPIN\_END bit in related Extended FANPWM Control register is set to 0, the Fan Tachometer Low Limit registers (FAN\_MIN\_LSB and FAN\_MIN\_MSB) indicate the fan speed at which the spin-up is ended (see Section 8.5.85 on page 190). In this case, a fan speed below the set value does **not** set the FANn\_xxx bits to 1; a fan speed above the set value indicates the end of spin-up process (see "Speed Change Modes" on page 136).

The two LSBits of this field are irrelevant and can be set to any value.

For correct operation when writing a new value to the Low Limit registers, the Limit LSB register must be written before the Limit MSB register. Note that internally, only one latch is used for all Limit writing. The two bytes of a tachometer limit must be written before writing the next tachometer limit; otherwise, the written data may be incorrect.

#### 8.5.44 Fan Tachometer1 Low Limit MSB

LSB of lowest permitted fan speed value.

Location: 55h

Type: R/W or RO (Becomes read-only when LOCK\_LIM bit in the Monitoring Control register is set.)

| Bit   | 7 | 6 | 5 | 4     | 3      | 2 | 1 | 0 |
|-------|---|---|---|-------|--------|---|---|---|
| Name  |   |   |   | FAN_M | IN_MSB |   |   |   |
| Reset | 1 | 1 | 1 | 1     | 1      | 1 | 1 | 1 |

| Bit | Description                                                                                                                                                                                |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | <b>FAN_MIN_MSB.</b> Contains the high byte of the Fan Tachometer value which indicates either the lowest permitted fan speed value setting or the fan speed at which the spin-up is ended. |

#### 8.5.45 Fan Tachometer2 Low Limit LSB

LSB of lowest permitted fan speed value.

Location: 56h

| Bit   | 7 | 6           | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|---|-------------|---|---|---|---|---|---|
| Name  |   | FAN_MIN_LSB |   |   |   |   |   |   |
| Reset | 1 | 1           | 1 | 1 | 1 | 1 | 1 | 1 |

| Bit | Description                                                                                           |
|-----|-------------------------------------------------------------------------------------------------------|
| 7-0 | FAN_MIN_LSB. Same as FAN_MIN_LSB of Fan Tachometer1 Low Limit LSB register, but for Fan Tachometer 2. |

#### 8.5.46 Fan Tachometer2 Low Limit MSB

LSB of lowest permitted fan speed value.

Location: 57h

Type: R/W or RO (Becomes read-only when LOCK\_LIM bit in the Monitoring Control register is set.)

| Bit   | 7 | 6           | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|---|-------------|---|---|---|---|---|---|
| Name  |   | FAN_MIN_MSB |   |   |   |   |   |   |
| Reset | 1 | 1           | 1 | 1 | 1 | 1 | 1 | 1 |

| Bit | Description                                                                                           |  |
|-----|-------------------------------------------------------------------------------------------------------|--|
| 7-0 | FAN_MIN_MSB. Same as FAN_MIN_MSB of Fan Tachometer1 Low Limit LSB register, but for Fan Tachometer 2. |  |

#### 8.5.47 Fan Tachometer3 Low Limit LSB

LSB of lowest permitted fan speed value.

Location: 58h

Type: R/W or RO (Becomes read-only when LOCK\_LIM bit in the Monitoring Control register is set.)

| Bit   | 7 | 6           | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|---|-------------|---|---|---|---|---|---|
| Name  |   | FAN_MIN_LSB |   |   |   |   |   |   |
| Reset | 1 | 1           | 1 | 1 | 1 | 1 | 1 | 1 |

| Bit | Description                                                                                           |
|-----|-------------------------------------------------------------------------------------------------------|
| 7-0 | FAN_MIN_LSB. Same as FAN_MIN_LSB of Fan Tachometer1 Low Limit LSB register, but for Fan Tachometer 3. |

#### 8.5.48 Fan Tachometer3 Low Limit MSB

LSB of lowest permitted fan speed value.

Location: 59h

Type: R/W or RO (Becomes read-only when LOCK\_LIM bit in the Monitoring Control register is set.)

| Bit   | 7 | 6           | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|---|-------------|---|---|---|---|---|---|
| Name  |   | FAN_MIN_MSB |   |   |   |   |   |   |
| Reset | 1 | 1           | 1 | 1 | 1 | 1 | 1 | 1 |

| Bit | Description                                                                                           |
|-----|-------------------------------------------------------------------------------------------------------|
| 7-0 | FAN_MIN_MSB. Same as FAN_MIN_MSB of Fan Tachometer1 Low Limit LSB register, but for Fan Tachometer 3. |

#### 8.5.49 Fan Tachometer4 Low Limit LSB

LSB of lowest permitted fan speed value.

Location: 5Ah

| Bit   | 7           | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|-------------|---|---|---|---|---|---|---|
| Name  | FAN_MIN_LSB |   |   |   |   |   |   |   |
| Reset | 1           | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

| Bit | Description                                                                                           |
|-----|-------------------------------------------------------------------------------------------------------|
| 7-0 | FAN_MIN_LSB. Same as FAN_MIN_LSB of Fan Tachometer1 Low Limit LSB register, but for Fan Tachometer 4. |

#### 8.5.50 Fan Tachometer4 Low Limit MSB

LSB of lowest permitted fan speed value.

Location: 5Bh

Type: R/W or RO (Becomes read-only when LOCK\_LIM bit in the Monitoring Control register is set.)

| Bit   | 7 | 6           | 5 | 4 | 3 | 2 | 1 | 0 |  |
|-------|---|-------------|---|---|---|---|---|---|--|
| Name  |   | FAN_MIN_MSB |   |   |   |   |   |   |  |
| Reset | 1 | 1           | 1 | 1 | 1 | 1 | 1 | 1 |  |

| Bit | Description                                                                                           |
|-----|-------------------------------------------------------------------------------------------------------|
| 7-0 | FAN_MIN_MSB. Same as FAN_MIN_MSB of Fan Tachometer1 Low Limit LSB register, but for Fan Tachometer 4. |

### 8.5.51 Temperature Critical Limit Zone1

Temperature critical limit for Zone1 temperature monitoring.

Location: 7Ah

Type: R/W or RO (Becomes read-only when LOCK\_LIM bit in the Monitoring Control register is set.)

| Bit   | 7          | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|------------|---|---|---|---|---|---|---|
| Name  | CRIT_LIMIT |   |   |   |   |   |   |   |
| Reset | 0          | 1 | 1 | 0 | 1 | 1 | 1 | 0 |

| Bit | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | <b>CRIT_LIMIT.</b> The critical limit value to which the associated temperature input data is compared. If the temperature input data is higher than CRIT_LIMIT the corresponding bits in the HM Interrupt Status register, HM Sensor Status Register and Status Register are updated/set (see Section 8.4.10 on page 149, Section 8.4.12 on page 150, and Section 8.5.25 on page 166). CRIT_LIMIT format is the same as the format of the corresponding Temperature Reading Zone1 register (note that this format is configurable). The default value is 6Eh (110°C for 1°C resolution, 220°C for 2°C resolution). |

### 8.5.52 Temperature Critical Limit Zone2

Temperature critical limit for Zone2 temperature monitoring.

Location: 7Bh

Type: R/W or RO (Becomes read-only when LOCK\_LIM bit in the Monitoring Control register is set.)

| Bit   | 7          | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|------------|---|---|---|---|---|---|---|
| Name  | CRIT_LIMIT |   |   |   |   |   |   |   |
| Reset | 0          | 1 | 1 | 0 | 1 | 1 | 1 | 0 |

| Bit | Description                                                                                    |
|-----|------------------------------------------------------------------------------------------------|
| 7-0 | CRIT_LIMIT. Same as CRIT_LIMIT in Temperature Critical Limit Zone1, but for Temperature Zone2. |

### 8.5.53 Temperature Critical Limit Zone3

Temperature critical limit for Zone3 temperature monitoring.

Location: 7Ch

| Bit   | 7          | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|------------|---|---|---|---|---|---|---|
| Name  | CRIT_LIMIT |   |   |   |   |   |   |   |
| Reset | 0          | 1 | 1 | 0 | 1 | 1 | 1 | 0 |

| Bit | Description                                                                                    |
|-----|------------------------------------------------------------------------------------------------|
| 7-0 | CRIT_LIMIT. Same as CRIT_LIMIT in Temperature Critical Limit Zone1, but for Temperature Zone3. |

## 8.5.54 Monitoring Control

Location: 75h

Type: R/W or RO (Becomes read-only when LOCK bit in the Configuration register is set.)

| Bit   | 7        | 6         | 5         | 4        | 3         | 2               | 1               | 0               |
|-------|----------|-----------|-----------|----------|-----------|-----------------|-----------------|-----------------|
| Name  | LOCK_LIM | VOLT_HYST | TEMP_HYST | Reserved | TEMP_FILT | ZONE3_<br>RANGE | ZONE2_<br>RANGE | ZONE1_<br>RANGE |
| Reset | 0        | 0         | 0         | 0        | 0         | 0               | 0               | 0               |

| Bit | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | <b>LOCK_LIM</b> . When set to 1, locks itself and the following HM Limit registers: Voltage Low Limit (2.5V, Vccp, 3.3V, 5V, 12V), Voltage High Limit (2.5V, Vccp, 3.3V, 5V, 12V), Temperature Low Limit Zone1-3, Temperature High Limit Zone1-3, Fan Tachometer1-4 Low Limit LSB, Fan Tachometer1-4 Low Limit MSB, Temperature Critical Limit Zone1-3.                                                                                                                                                                                                           |
|     | This bit is reset by Hardware reset.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|     | 0: All R/W HM Limit registers are enabled for write (default)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|     | 1: Specified HM Limit registers are RO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 6   | VOLT_HYST (Voltage Channels, Hysteresis). Selects whether hysteresis is used when the voltage data in Voltage Reading registers is compared with the Voltage Low Limit and Voltage High Limit registers.                                                                                                                                                                                                                                                                                                                                                          |
|     | 0: No hysteresis (default)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|     | 1: The hysteresis is equal to the LSBit multiplied by 4 of the (High or Low) Voltage Limit register                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 5   | <b>TEMP_HYST (Temperature Channels, Hysteresis).</b> Selects whether hysteresis is used when the temperature data in Temperature Reading registers is compared with the Temperature Low Limit, Temperature High Limit and Temperature Critical Limit registers. Temperature hysteresis value is independent on the setting of the ZONE1_RANGE bit (bit 0, below).                                                                                                                                                                                                 |
|     | 0: No hysteresis (default)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|     | 1: Hysteresis of 4°C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 4   | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 3   | <b>TEMP_FILT (Temperature Data Filter).</b> Selects whether a low-pass filter is applied to the temperature data read from the LMxx Sensor device. If this bit is 1, the temperature data is filtered before it is stored in the Temperature Reading Zone 'n' register.                                                                                                                                                                                                                                                                                           |
|     | 0: No filter (default)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|     | 1: A low-pass filter with 673 ms rise time (0% to 95% of the incoming temperature change) is applied to the temperature channels                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 2   | <b>ZONE3_RANGE.</b> Configures the temperature range shown in the Temperature Reading Zone3 register. The LSBit of the LMxx temperature MSByte represents a value of 2°C. When ZONE3_RANGE is 0, the LMxx temperature data is truncated to -127°C<=value<=127°C, with the LSB of the Temperature Reading register representing a value of 1°C. When ZONE3_RANGE is 1, the LMxx MSByte is translated to the Temperature Reading registers and represents a value such that -255°C<=value<=255°C, with the LSBit having a value of 2°C (see Figure 37 on page 158). |
|     | Note: This bit is not relevant when an LM95010 device is used.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|     | 0: 1°C resolution for Temperature Reading register (default)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|     | 1: 2°C resolution for Temperature Reading register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 1   | <b>ZONE2_RANGE.</b> Same as ZONE3_RANGE, but for Zone2. This bit is always relevant (i.e., it is not dependent on the LMxx device used).                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 0   | <b>ZONE1_RANGE.</b> Same as ZONE3_RANGE, but for Zone1. This bit is always relevant (i.e., it is not dependent on the LMxx device used).                                                                                                                                                                                                                                                                                                                                                                                                                          |

# 8.5.55 Channel $V_{DD}$ Configuration

Location: 79h

Type: R/W or RO (Becomes read-only when LOCK bit in the Configuration register is set.)

| Bit   | 7         | 6         | 5         | 4       | 3      | 2        | 1        | 0        |
|-------|-----------|-----------|-----------|---------|--------|----------|----------|----------|
| Name  | ZONE3_VDD | ZONE2_VDD | ZONE1_VDD | 12V_VDD | 5V_VDD | 3.3V_VDD | Vccp_VDD | 2.5V_VDD |
| Reset | 0         | 0         | 1         | 0       | 0      | 0        | 1        | 0        |

| Bit | Description                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | <b>ZONE3_VDD.</b> Is set to 1 to configure Zone3 Temperature Channel as a V <sub>DD</sub> channel. In this case, when the V <sub>DD3</sub> supply is off, monitoring of this channel is disabled and all the status bits are reset to 0 (except for the flags associated with the channel's critical limit). Monitoring is enabled and status bits are released, 182 ms after the V <sub>DD3</sub> supply is turned back on. |
|     | 0: Channel is not a V <sub>DD</sub> channel (default)                                                                                                                                                                                                                                                                                                                                                                        |
|     | 1: Channel is a V <sub>DD</sub> channel                                                                                                                                                                                                                                                                                                                                                                                      |
| 6   | <b>ZONE2_VDD.</b> Is set to 1 to configure Zone2 Temperature Channel as a V <sub>DD</sub> channel. In this case, when the V <sub>DD3</sub> supply is off, monitoring of this channel is disabled and all the status bits are reset to 0 (except for the flags associated with the channel's critical limit). Monitoring is enabled and status bits are released, 182 ms after the V <sub>DD3</sub> supply is turned back on. |
|     | 0: Channel is not a V <sub>DD</sub> channel (default)                                                                                                                                                                                                                                                                                                                                                                        |
|     | 1: Channel is a V <sub>DD</sub> channel                                                                                                                                                                                                                                                                                                                                                                                      |
| 5   | <b>ZONE1_VDD.</b> Is set to 1 to configure Zone1 Temperature Channel as a V <sub>DD</sub> channel. In this case, when the V <sub>DD3</sub> supply is off, monitoring of this channel is disabled and all the status bits are reset to 0 (except for the flags associated with the channel's critical limit). Monitoring is enabled and status bits are released, 182 ms after the V <sub>DD3</sub> supply is turned back on. |
|     | 0: Channel is not a V <sub>DD</sub> channel                                                                                                                                                                                                                                                                                                                                                                                  |
|     | 1: Channel is a V <sub>DD</sub> channel (default)                                                                                                                                                                                                                                                                                                                                                                            |
| 4   | <ul> <li>12V_VDD. Is set to 1 to configure 12V Voltage Channel as a V<sub>DD</sub> channel. In this case, when the V<sub>DD3</sub> supply is off, monitoring of this channel is disabled and all the status bits are reset to 0. Monitoring is enabled and status bits are released, 182 ms after the V<sub>DD3</sub> supply is turned back on.</li> <li>0: Channel is not a V<sub>DD</sub> channel (default)</li> </ul>     |
|     | 1: Channel is a V <sub>DD</sub> channel                                                                                                                                                                                                                                                                                                                                                                                      |
| 3   | <b>5V_VDD.</b> Is set to 1 to configure 5V Voltage Channel as a V <sub>DD</sub> channel. In this case, when the V <sub>DD3</sub> supply is off monitoring of this channel is disabled and all the status bits are reset to 0. Monitoring is enabled and status bits are released, 182 ms after the V <sub>DD3</sub> supply is turned back on.                                                                                |
|     | 0: Channel is not a V <sub>DD</sub> channel (default)                                                                                                                                                                                                                                                                                                                                                                        |
|     | 1: Channel is a V <sub>DD</sub> channel                                                                                                                                                                                                                                                                                                                                                                                      |
| 2   | <ul> <li>3.3V_VDD. Is set to 1 to configure 3.3V Voltage Channel as a V<sub>DD</sub> channel. In this case, when the V<sub>DD3</sub> supply is off, monitoring of this channel is disabled and all the status bits are reset to 0. Monitoring is enabled and status bits are released, 182 ms after the V<sub>DD3</sub> supply is turned back on.</li> <li>0: Channel is not a V<sub>DD</sub> channel (default)</li> </ul>   |
|     | 1: Channel is a V <sub>DD</sub> channel                                                                                                                                                                                                                                                                                                                                                                                      |
| 1   | Vccp_VDD. Is set to 1 to configure Vccp Voltage Channel as a V <sub>DD</sub> channel. In this case, when the V <sub>DD3</sub> supply is off, monitoring of this channel is disabled and all the status bits are reset to 0. Monitoring is enabled and status bits are released, 182 ms after the V <sub>DD3</sub> supply is turned back on.  0: Channel is not a V <sub>DD</sub> channel.                                    |
|     | 1: Channel is a V <sub>DD</sub> channel (default)                                                                                                                                                                                                                                                                                                                                                                            |
| 0   | <b>2.5V_VDD.</b> Is set to 1 to configure 2.5V Voltage Channel as a $V_{DD}$ channel. In this case, when the $V_{DD3}$ supply is off, monitoring of this channel is disabled and all the status bits are reset to 0. Monitoring is enabled and status bits are released, 182 ms after the $V_{DD3}$ supply is turned back on.                                                                                                |
|     | 0: Channel is not a V <sub>DD</sub> channel (default)                                                                                                                                                                                                                                                                                                                                                                        |

### 8.5.56 Temperature Zone1 Gain and Offset Correction

Temperature gain and offset correction for Zone1 temperature monitoring.

Location: 7Dh

Type: R/W (Becomes read-only when LOCK bit in the Configuration register is set.)

| Bit   | 7    | 6 | 5        | 4 | 3      | 2 | 1 | 0 |  |
|-------|------|---|----------|---|--------|---|---|---|--|
| Name  | GAIN |   | Reserved |   | OFFSET |   |   |   |  |
| Reset | 0    | 0 | 0        | 0 | 0      | 0 | 0 | 0 |  |

| Bit | Description                                                                                                                                                                                                                                            |  |  |  |  |  |  |  |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| 7-6 | <b>GAIN (Gain Correction).</b> Controls the gain correction applied to Zone1 temperature data. The incoming temperature data (after format modification, see Section 8.5.6 on page 157) is gain-corrected by multiplying by the gain correction value. |  |  |  |  |  |  |  |
|     | Bits 7 6 Gain Correction Value                                                                                                                                                                                                                         |  |  |  |  |  |  |  |
|     | 0 1: 1.0078125 dec. (1.0000001b)<br>0 0: 1 (no gain correction - default)<br>1 1: 0.9921875 dec. (0.1111111b)<br>1 0: 0.9843750 dec. (0.11111110b)                                                                                                     |  |  |  |  |  |  |  |
|     | In case of a sensor connection error (for Remote Diode sensor only), the incoming temperature data is not corrected according to GAIN field (the temperature data is set to 80h).                                                                      |  |  |  |  |  |  |  |
| 5-4 | Reserved.                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |
| 3-0 | <b>OFFSET (Offset Correction).</b> Contains the offset correction value that is added (with sign) to the Zone1 temperature data. The incoming temperature data (after format modification, see Section 8.5.6 on page 157) is offset-corrected.         |  |  |  |  |  |  |  |
|     | The binary value of OFFSET field is interpreted as 4-bit, 2's complement value, with a resolution of 1°C/LSBit.                                                                                                                                        |  |  |  |  |  |  |  |
|     | The incoming temperature data is not corrected according to OFFSET field (i.e., the temperature data is set to 80h) if a sensor connection error occurs (for Remote Diode sensor only).                                                                |  |  |  |  |  |  |  |
|     | Bits<br>3-0 Offset Value (for Sensor Types '01' and '10')                                                                                                                                                                                              |  |  |  |  |  |  |  |
|     | 7h: +7°C<br>6h: +6°C                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |
|     | 1h: +1°C 0h: 0°C (no offset correction - default) Fh: -1°C                                                                                                                                                                                             |  |  |  |  |  |  |  |
|     | 9h: -7°C<br>8h: -8°C                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |

#### 8.5.57 Temperature Zone2 Gain and Offset Correction

Temperature gain and offset correction for Zone2 temperature monitoring.

Location: 7Eh

Type: R/W (Becomes read-only when LOCK bit in the Configuration register is set.)

| Bit   | 7    | 6 | 5        | 4 | 3      | 2 | 1 | 0 |
|-------|------|---|----------|---|--------|---|---|---|
| Name  | GAIN |   | Reserved |   | OFFSET |   |   |   |
| Reset | 0    | 0 | 0        | 0 | 0      | 0 | 0 | 0 |

| Bit | Description                                                                                                                            |
|-----|----------------------------------------------------------------------------------------------------------------------------------------|
| 7-6 | <b>GAIN (Gain Correction).</b> Same as GAIN in Temperature Zone1 Gain and Offset Correction register, but for Temperature Zone2.       |
| 5-4 | Reserved.                                                                                                                              |
| 3-0 | <b>OFFSET (Offset Correction).</b> Same as OFFSET in Temperature Zone1 Gain and Offset Correction register, but for Temperature Zone2. |

#### 8.5.58 Temperature Zone3 Gain and Offset Correction

Temperature gain and offset correction for Zone3 temperature monitoring.

Location: 7Fh

Type: R/W (Becomes read-only when LOCK bit in the Configuration register is set.)

| Bit   | 7    | 6 | 5        | 4 | 3      | 2 | 1 | 0 |
|-------|------|---|----------|---|--------|---|---|---|
| Name  | GAIN |   | Reserved |   | OFFSET |   |   |   |
| Reset | 0    | 0 | 0        | 0 | 0      | 0 | 0 | 0 |

| Bit | Description                                                                                                                            |
|-----|----------------------------------------------------------------------------------------------------------------------------------------|
| 7-6 | <b>GAIN (Gain Correction).</b> Same as GAIN in Temperature Zone1 Gain and Offset Correction register, but for Temperature Zone3.       |
| 5-4 | Reserved.                                                                                                                              |
| 3-0 | <b>OFFSET (Offset Correction).</b> Same as OFFSET in Temperature Zone1 Gain and Offset Correction register, but for Temperature Zone3. |

#### 8.5.59 Enhanced Thermal Control Register

Location: 80h

Type: R/W (Becomes read-only when LOCK bit in the Configuration register is set.)

| Bit   | 7 | 6        | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|---|----------|---|---|---|---|---|---|
| Name  |   | Reserved |   |   |   |   |   |   |
| Reset | 0 | 0        | 0 | 0 | 0 | 0 | 0 | 1 |

|     |             |  |  |  |   |  | _ | • |
|-----|-------------|--|--|--|---|--|---|---|
|     |             |  |  |  |   |  |   |   |
| Bit | Description |  |  |  |   |  |   |   |
|     |             |  |  |  | - |  |   |   |
| 71  | Docorvod    |  |  |  |   |  |   |   |

- 0 ETC EN. When set to 1, the ETC internal signal is asserted if one of the following conditions is true:
  - The temperature data value in Temperature Zone1 is higher than the critical limit set in the Temperature Critical Limit Zone1 register.
  - A communication error with Device 1 (LM96011 or LM96010 or LM96012) occurs.
  - · A major SensorPath Bus failure is detected.

An asserted ETC signal turns off the Main power supply (via the Glue module). The resulting ETC signal is disabled when the  $V_{DD3}$  power is off and remains disabled until both of the following conditions are met:

- The delay time (182 ms) for enabling V<sub>DD</sub> channels (see Section 8.5.55 on page 177) after V<sub>DD3</sub> power is turned on, has elapsed.
- The temperature data in Temperature Zone1 was updated with a new value by the LMxx Sensor device

If the temperature data from Device 1 (LM96011 or LM96010 or LM96012) is not updated for 728 ms after  $V_{DD3}$  power is on (see "Time-Out Function" on page 133), the HM assumes a communication error with the LMxx Sensor device occurred and asserts ETC.

- Disable assertion of ETC
- 1: Enable assertion of ETC (default)

#### 8.5.60 Tach Mode

Location: 43h Type: R/W

| Bit   | 7        | 6 | 5 | 4 | 3             | 2             | 1             | 0             |
|-------|----------|---|---|---|---------------|---------------|---------------|---------------|
| Name  | Reserved |   |   |   | FAN4_<br>MODE | FAN3_<br>MODE | FAN2_<br>MODE | FAN1_<br>MODE |
| Reset | 0        | 0 | 0 | 0 | 0             | 0             | 0             | 0             |

| Bit | Description                                                                |
|-----|----------------------------------------------------------------------------|
| 7-4 | Reserved.                                                                  |
| 3-0 | FAN4_MODE-FAN1_MODE. Sets Fan4-Fan1 monitoring mode according to Table 55. |

### **Table 55. Fan Monitoring Configuration**

| FANn_MODE | Description                                                                                                                                                                                                                                          |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0         | Measurements performed independently of any FANPWM output (default). Each measurement lasts one or two tachometer cycles, according to TPPR bit in Tachometer Monitoring Control register.                                                           |
| 1         | Measurements performed when the associated FANPWM is at "On" level. The "On" level of the FANPWM signal can be extended to 1/2, one or two tachometer cycles, according to TPPR bit.  A successful measurement requires only 1/2 a tachometer cycle. |

<sup>1.</sup> See Tach PWM Association Register in Section 8.5.62 on page 181.

## 8.5.61 Tachometer Monitoring Control

Location: 78h

| Bit   | 7             | 6 | 5 | 4 | 3 | 2     | 1     | 0     |
|-------|---------------|---|---|---|---|-------|-------|-------|
| Name  | Name Reserved |   |   |   |   | TPPR3 | TPPR2 | TPPR1 |
| Reset | 0             | 0 | 0 | 0 | 0 | 0     | 0     | 0     |

| Bit | Description                                                                                                                                                                                                                                    |  |  |  |  |  |  |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| 7-4 | Reserved.                                                                                                                                                                                                                                      |  |  |  |  |  |  |
| 3   | <b>TPPR4 (Tachometer Pulses Per Revolution 4).</b> Selects the number of pulses per fan revolution generated by FANTACH4 (and thus the division factor for the normalization of the fan speed data in the Fan Tachometer Reading 4 registers). |  |  |  |  |  |  |
|     | 0: Two pulses per revolution (default)                                                                                                                                                                                                         |  |  |  |  |  |  |
|     | 1: One pulse per revolution                                                                                                                                                                                                                    |  |  |  |  |  |  |
| 2   | TPPR3 (Tachometer Pulses Per Revolution 3). Same as TPPR4, but for FANTACH3.                                                                                                                                                                   |  |  |  |  |  |  |
| 1   | TPPR2 (Tachometer Pulses Per Revolution 2). Same as TPPR4, but for FANTACH2.                                                                                                                                                                   |  |  |  |  |  |  |
| 0   | TPPR1 (Tachometer Pulses Per Revolution 1). Same as TPPR4, but for FANTACH1.                                                                                                                                                                   |  |  |  |  |  |  |

### 8.5.62 Tach PWM Association

Location: 6Fh Type: R/W

| Bit   | 7      | 6 | 5      | 4 | 3      | 2 | 1      | 0 |
|-------|--------|---|--------|---|--------|---|--------|---|
| Name  | ASSOC4 |   | ASSOC3 |   | ASSOC2 |   | ASSOC1 |   |
| Reset | 1      | 0 | 1      | 0 | 0      | 1 | 0      | 0 |

| Bit | Description                                                                                         |
|-----|-----------------------------------------------------------------------------------------------------|
| 7-6 | ASSOC4. Sets FANTACH4 monitoring association with a PWM output according to Table 56 (default 10b). |
| 5-4 | ASSOC3. Sets FANTACH3 monitoring association with a PWM output according to Table 56 (default 10b). |
| 3-2 | ASSOC2. Sets FANTACH2 monitoring association with a PWM output according to Table 56 (default 01b). |
| 1-0 | ASSOC1. Sets FANTACH1 monitoring association with a PWM output according to Table 56 (default 00b). |

**Table 56. Fan Monitoring Association** 

| ASSOC | Meaning                                                |
|-------|--------------------------------------------------------|
| 00    | Measurements associated with FANPWM1                   |
| 01    | Measurements associated with FANPWM2                   |
| 10    | Measurements associated with FANPWM3                   |
| 11    | FANTACH is not associated with any FANPWM <sup>1</sup> |

<sup>1.</sup> Use this value for the fans that are not connected or that do not have tachometer output.

## 8.5.63 Zone1 Temperature Limit

Location: 67h

| Bit   | 7         | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|-----------|---|---|---|---|---|---|---|
| Name  | ZTEMP_LOW |   |   |   |   |   |   |   |
| Reset | 0         | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

| Bit | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | <b>ZTEMP_LOW.</b> Selects the temperature value for the low limit of the area in which the generated FANPWM duty cycle is proportional to the zone temperature. When the associated temperature equals this limit the fan is turned on (if it is not on already). When the temperature exceeds this limit, the fan speed will increase linearly as a function of temperature over the range defined in the associated Zone1 Auto Speed Range and FANPWM1 Frequency register (see Section 8.5.71 on page 183). |
|     | The format of ZTEMP_LOW field is 8-bit left-aligned 2's complement value with the LSB being 1°C or 2°C, according to the setting of the ZONE1_RANGE bit in the Monitor Control Register (see Section 8.5.54 on page 176). Valid values for this field are: 81h (-127°C) to 7Fh (+127°C) for 1°C resolution, and 81h (-254°C) to 7Fh (+254°C) for 2°C resolution. A value of 80h is invalid.                                                                                                                   |

#### 8.5.64 Zone2 Temperature Limit

Location: 68h

Type: R/W or RO (Becomes read-only when LOCK bit in the Configuration register is set.)

| Bit   | 7         | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|-----------|---|---|---|---|---|---|---|
| Name  | ZTEMP_LOW |   |   |   |   |   |   |   |
| Reset | 0         | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

| Bit | Description                                                                      |
|-----|----------------------------------------------------------------------------------|
| 7-0 | ZTEMP_LOW. Same as ZTEMP_LOW in Zone1 Temperature Limit register, but for Zone2. |

#### 8.5.65 Zone3 Temperature Limit

Location: 69h

Type: R/W or RO (Becomes read-only when LOCK bit in the Configuration register is set.)

| Bit   | 7         | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|-----------|---|---|---|---|---|---|---|
| Name  | ZTEMP_LOW |   |   |   |   |   |   |   |
| Reset | 0         | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

| Bit | Description                                                                      |  |  |  |  |
|-----|----------------------------------------------------------------------------------|--|--|--|--|
| 7-0 | ZTEMP_LOW. Same as ZTEMP_LOW in Zone1 Temperature Limit register, but for Zone3. |  |  |  |  |

#### 8.5.66 Zone1 Absolute Temperature Limit

Location: 6Ah

Type: R/W or RO (Becomes read-only when LOCK bit in the Configuration register is set.)

| Bit   | 7 | 6         | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|-------|---|-----------|---|---|---|---|---|---|--|--|
| Name  |   | ZTEMP_ABS |   |   |   |   |   |   |  |  |
| Reset | 0 | 1         | 1 | 0 | 0 | 1 | 0 | 0 |  |  |

| Bit | Description                                                                                                                                                                                                                                                                                                                                                      |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | <b>ZTEMP_ABS.</b> Selects the temperature value for the absolute limit. When the associated zone temperature is above the absolute limit, the duty cycle of all the FANPWM outputs is forced to full on (i.e., the value contained in the FANPWM1 MAX Duty register). When the zone temperature returns below the absolute limit, an 8°C hysteresis is provided. |
|     | ZTEMP_ABS format is the same as the format of the corresponding Temperature Reading Zone1 register (see Section 8.5.6 on page 157). This format is dependent on the setting of the ZONE1_RANGE bit in the Monitor Control Register (see Section 8.5.54 on page 176). The default value is 64h (100°C for 1°C resolution, 200°C for 2°C resolution).              |

lution). Valid values for this field are from 81h to 7Fh. A value of 80h disables the Absolute Limit.

## 8.5.67 Zone2 Absolute Temperature Limit

Location: 6Bh

| Bit   | 7 | 6         | 5 | 4 | 3 | 2 | 1 | 0 |  |
|-------|---|-----------|---|---|---|---|---|---|--|
| Name  |   | ZTEMP_ABS |   |   |   |   |   |   |  |
| Reset | 0 | 1         | 1 | 0 | 0 | 1 | 0 | 0 |  |

| Bit | Description                                                                               |
|-----|-------------------------------------------------------------------------------------------|
| 7-0 | ZTEMP_ABS. Same as ZTEMP_ABS in Zone1 Absolute Temperature Limit register, but for Zone2. |

#### 8.5.68 Zone3 Absolute Temperature Limit

Location: 6Ch

Type: R/W or RO (Becomes read-only when LOCK bit in the Configuration register is set.)

| Bit   | 7         | 6               | 5 | 4 | 3 | 2 | 1 | 0 |  |
|-------|-----------|-----------------|---|---|---|---|---|---|--|
| Name  | ZTEMP_ABS |                 |   |   |   |   |   |   |  |
| Reset | 0         | 0 1 1 0 0 1 0 0 |   |   |   |   |   |   |  |

| Bit | Description                                                                               |
|-----|-------------------------------------------------------------------------------------------|
| 7-0 | ZTEMP_ABS. Same as ZTEMP_ABS in Zone1 Absolute Temperature Limit register, but for Zone3. |

#### 8.5.69 Zone1, Zone2 Hysteresis

Location: 6Dh

Type: R/W or RO (Becomes read-only when LOCK bit in the Configuration register is set.)

| Bit   | 7     | 6 | 5 | 4 | 3     | 2 | 1 | 0 |
|-------|-------|---|---|---|-------|---|---|---|
| Name  | HYST1 |   |   |   | HYST2 |   |   |   |
| Reset | 0     | 1 | 0 | 0 | 0     | 1 | 0 | 0 |

| Bit                                                                                   | Description                                                                                                                                                                                             |  |  |  |  |  |  |  |  |
|---------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
|                                                                                       | <b>HYST1.</b> Selects the temperature value of the hysteresis used to process the associated zone temperature when the temperature is lower than the low limit set in Zone1 Temperature Limit register. |  |  |  |  |  |  |  |  |
|                                                                                       | If the temperature falls from above the Limit to below it, the fan remains at the minimum FANPWM duty cycle until the temperature has fallen an hysteresis amount below the Limit.                      |  |  |  |  |  |  |  |  |
| Value Description 0d: No hysteresis 1d-15d: Hysteresis of 1°C to 15°C (default = 4°C) |                                                                                                                                                                                                         |  |  |  |  |  |  |  |  |
| 3-0                                                                                   | YST2. Same as HYST1, but for Zone2.                                                                                                                                                                     |  |  |  |  |  |  |  |  |

#### 8.5.70 Zone3 Hysteresis

Location: 6Eh

Type: R/W or RO (Becomes read-only when LOCK bit in the Configuration register is set.)

| Bit   | 7         | 6 | 5 | 4 | 3        | 2 | 1 | 0 |  |
|-------|-----------|---|---|---|----------|---|---|---|--|
| Name  | ame HYST3 |   |   |   | Reserved |   |   |   |  |
| Reset | 0         | 1 | 0 | 0 | 0        | 1 | 0 | 0 |  |

| Bit | Description                                                              |  |  |  |  |
|-----|--------------------------------------------------------------------------|--|--|--|--|
| 7-4 | HYST3. Same as HYST1 in Zone1, Zone2 Hysteresis register, but for Zone3. |  |  |  |  |
| 3-0 | Reserved.                                                                |  |  |  |  |

## 8.5.71 Zone1 Auto Speed Range and FANPWM1 Frequency

Location: 5Fh

| Bit   | 7     | 6 | 5 | 4 | 3    | 2 | 1 | 0 |  |
|-------|-------|---|---|---|------|---|---|---|--|
| Name  | RANGE |   |   |   | FREQ |   |   |   |  |
| Reset | 1     | 1 | 0 | 0 | 0    | 1 | 0 | 0 |  |

| Bit                                                                                                                                                    | Description                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 7-4                                                                                                                                                    | Range. Sets temperature range over which the associated FANPWM duty cycle is changed linearly as a function of temperature.                                                                                                                                                                               |  |  |  |  |  |
|                                                                                                                                                        | The lower temperature limit of this range is determined, according to the Min/Off bit in the associated Min/Off Spike Smoothing register, either by the associated Zone Temperature Limit (see Section 8.5.63 on page 18 whose the duty cycle is 0 or by the value in the associated FANPWM Minimum Duty. |  |  |  |  |  |
| The upper temperature limit of this range is "Zone Temperature Limit" + Range. At this limit, the du value contained in the FANPWM1 MAX Duty register. |                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
|                                                                                                                                                        | The range is set according to Table 57.                                                                                                                                                                                                                                                                   |  |  |  |  |  |
| 3-0                                                                                                                                                    | FREQ. Sets FANPWM frequency selection according to Table 58.                                                                                                                                                                                                                                              |  |  |  |  |  |

**Table 57. Range Configuration** 

| Range  | Temperature Range (°C) |
|--------|------------------------|
| '0000' | 0                      |
| '0001' | 2                      |
| '0010' | 3                      |
| '0011' | 4                      |
| '0100' | 5                      |
| '0101' | 7                      |
| '0110' | 8                      |
| '0111' | 10                     |
| '1000' | 13                     |
| '1001' | 16                     |
| '1010' | 20                     |
| '1011' | 27                     |
| '1100' | 32 (default)           |
| '1101' | 40                     |
| '1110' | 53                     |
| '1111' | 80                     |

**Table 58. PWM Configuration** 

| Frequency | PWM Frequency   |
|-----------|-----------------|
| '0000'    | 10 Hz           |
| '0001'    | 15 Hz           |
| '0010'    | 23 Hz           |
| '0011'    | 30 Hz           |
| '0100'    | 38 Hz (default) |
| '0101'    | 47 Hz           |
| '0110'    | 62 Hz           |
| '0111'    | 94 Hz           |
| '1000'    |                 |
| '1001'    | 23.5 KHz        |
| '1010'    |                 |
| '1011'    | 26.8 KHz        |
| '1100'    | 20.0 KHZ        |
| '1101'    | 31.2 KHz        |
| '1110'    | 37.5 KHz        |
| '1111'    | 47 KHz          |

### 8.5.72 Zone2 Auto Speed Range and FANPWM2 Frequency

Location: 60h

Type: R/W or RO (Becomes read-only when LOCK bit in the Configuration register is set.)

| Bit   | 7     | 6 | 5 | 4 | 3    | 2 | 1 | 0 |  |
|-------|-------|---|---|---|------|---|---|---|--|
| Name  | RANGE |   |   |   | FREQ |   |   |   |  |
| Reset | 1     | 1 | 0 | 0 | 0    | 1 | 0 | 0 |  |

| Bit | Description                                                                                   |
|-----|-----------------------------------------------------------------------------------------------|
| 7-4 | Range. Same as Range in Zone1 Auto Speed Range and FANPWM2 Frequency register, but for Zone2. |
| 3-0 | FREQ. Sets FANPWM frequency selection according to Table 58 on page 185.                      |

### 8.5.73 Zone3 Auto Speed Range and FANPWM3 Frequency

Location: 61h

Type: R/W or RO (Becomes read-only when LOCK bit

in the Configuration register is set.)

| Bit   | 7     | 6 | 5 | 4 | 3    | 2 | 1 | 0 |  |
|-------|-------|---|---|---|------|---|---|---|--|
| Name  | RANGE |   |   |   | FREQ |   |   |   |  |
| Reset | 1     | 1 | 0 | 0 | 0    | 1 | 0 | 0 |  |

| Bit | Description                                                                                   |
|-----|-----------------------------------------------------------------------------------------------|
| 7-4 | Range. Same as Range in Zone1 Auto Speed Range and FANPWM2 Frequency register, but for Zone3. |
| 3-0 | FREQ. Sets FANPWM frequency selection according to Table 58 on page 185.                      |

## 8.5.74 Min/Off, Spike Smoothing 1

Location: 62h

Type: R/W or RO (Becomes read-only when LOCK bit in the Configuration register is set.)

| Bit   | 7       | 6       | 5       | 4        | 3        | 2 1        |  | 0 |
|-------|---------|---------|---------|----------|----------|------------|--|---|
| Name  | MIN_EN3 | MIN_EN2 | MIN_EN1 | Reserved | FILT1_EN | TEMP_FILT1 |  |   |
| Reset | 0       | 0       | 0       | 0        | 0        | 0 0        |  | 0 |

| Bit | Description                                                                                                                                                                                                                                                                                                                                   |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | MIN_EN3. Enables using Minimum PWM Duty Cycle 3 (see Section 8.5.81 on page 189) for FANPWM3 when the measured temperature falls below the Zone 'n' Temperature Limit register.  0: FANPWM duty cycle at 0% when the temperature is below limit (default)  1: FANPWM duty cycle at Minimum PWM Duty Cycle when the temperature is below limit |
| 6   | MIN_EN2. Enables using Minimum PWM Duty Cycle 2 (see Section 8.5.80 on page 189) for FANPWM2 when the measured temperature falls below the Zone 'n' Temperature Limit register.  0: FANPWM duty cycle at 0% when the temperature is below limit (default)  1: FANPWM duty cycle at Minimum PWM Duty Cycle when the temperature is below limit |
| 5   | MIN_EN1. Enables using Minimum PWM Duty Cycle 1 (see Section 8.5.79 on page 189) for FANPWM1 when the measured temperature falls below the Zone 'n' Temperature Limit register.  0: FANPWM duty cycle at 0% when the temperature is below limit (default)  1: FANPWM duty cycle at Minimum PWM Duty Cycle when the temperature is below limit |
| 4   | Reserved.                                                                                                                                                                                                                                                                                                                                     |
| 3   | FILT1_EN. Enable temperature filtering for Zone1.                                                                                                                                                                                                                                                                                             |
| 2-0 | <b>TEMP_FILT1.</b> Sets temperature low-pass filtering for temperature input to FANPWM1 Duty Cycle generator according to Table 59 on page 186. Filter rise time is from 0% to 95% of the input temperature change. This field may be changed only when the START bit in Configuration register is set to 0.                                  |

Table 59. Temperature Filtering Configuration

| TEMP_FILT | Rise Time [sec] |
|-----------|-----------------|
| '000'     | 24.4(default)   |
| '001'     | 13.8            |
| '010'     | 8.4             |
| '011'     | 6.4             |
| '100'     | 3.6             |
| '101'     | 1.4             |
| '110'     | 1.0             |
| '111'     | 0.62            |

## 8.5.75 Min/Off, Spike Smoothing 2

Location: 63h

| Bit   | 7        | 6          | 5 | 4 | 3        | 2 | 1          | 0 |
|-------|----------|------------|---|---|----------|---|------------|---|
| Name  | FILT2_EN | TEMP_FILT2 |   |   | FILT3_EN |   | TEMP_FILT3 |   |
| Reset | 0        | 0 0 0      |   | 0 | 0        | 0 | 0          | 0 |

| Bit | Description                                       |
|-----|---------------------------------------------------|
| 7   | FILT2_EN. Enable temperature filtering for Zone2. |

| Bit | Description                                                                                                                                                                                                                                                                                      |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6-4 | <b>TEMP_FILT2.</b> Sets temperature low-pass filtering for temperature input to FANPWM2 Duty Cycle generator according to Table 59. Filter rise time is from 0% to 95% of the input temperature change. This field may be changed only when the START bit in Configuration register is set to 0. |
| 3   | FILT3_EN. Enable temperature filtering for Zone3.                                                                                                                                                                                                                                                |
| 2-0 | <b>TEMP_FILT3.</b> Sets temperature low-pass filtering for temperature input to FANPWM3 Duty Cycle generator according to Table 59. Filter rise time is from 0% to 95% of the input temperature change. This field may be changed only when the START bit in Configuration register is set to 0. |

## 8.5.76 FANPWM1 Control Configuration

Location: 5Ch

Type: Varies per bit (The R/W bits become read-only when LOCK bit in the Configuration register is set.)

| Bit   | 7    | 6 | 5 | 4   | 3    | 2 | 1 | 0 |
|-------|------|---|---|-----|------|---|---|---|
| Name  | MODE |   |   | INV | SPIN |   |   |   |
| Reset | 0    | 1 | 1 | 0   | 0    | 0 | 1 | 0 |

| Bit | Туре | Description                                                                                                                                                                                                                                                                                                                                    |
|-----|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-5 |      | MODE. Sets fan operation mode and temperature zone association according to Table 60. In Auto Mode the FANPWM duty cycle is controlled by the temperature data supplied by the associated Zone or by the hottest of the associated Zones. In Manual Mode the FANPWM is controlled by the contents of the associated PWM Current Duty Register. |
| 4   | WO   | INV (FANPWM1 Output Invert). Sets polarity of FANPWM1 output signal. The value of INV is reflected by the respective (read-only) FANOUTn_INV bit in the HMCFG1 register (see Section 3.15.3 on page 79). INV bit is write-only; reading it returns an unpredictable value.                                                                     |
|     |      | 0: Normal signal - 100% duty cycle represents a high-level signal (default)                                                                                                                                                                                                                                                                    |
|     |      | 1: Inverted signal - 100% duty cycle represents a low-level signal                                                                                                                                                                                                                                                                             |
| 3-0 |      | <b>SPIN.</b> Sets maximum spin-up time according to Table 61. During spin-up, the FANPWM duty cycle is the value contained in the associated FANPWMn MAX Duty register.                                                                                                                                                                        |

**Table 60. Fan Operating Mode Configuration** 

| MODE  | Meaning                                     |
|-------|---------------------------------------------|
| '000' | FANPWM on Zone1 auto                        |
| '001' | FANPWM on Zone2 auto                        |
| '010' | FANPWM on Zone3 auto                        |
| '011' | FANPWM always on full (default)             |
| '100' | FANPWM disabled                             |
| '101' | FANPWM controlled by hottest of zones 2,3   |
| '110' | FANPWM controlled by hottest of zones 1,2,3 |
| '111' | FANPWM manually controlled                  |

Table 61. Spin-Up Configuration

| SPIN   | Spin-Up Time     |
|--------|------------------|
| '0000' | 0                |
| '0001' | 91 ms            |
| '0010' | 182 ms (default) |
| '0011' | 364 ms           |
| '0100' | 728 ms           |
| '0101' | 1.45 s           |
| '0110' | 2.91 s           |
| '0111' | 5.82 s           |
| '1000' | 11.65 s          |
| '1001' | 23.3 s           |
| Others | Reserved         |

## 8.5.77 FANPWM2 Control Configuration

Location: 5Dh

Type: Varies per bit (The R/W bits become read-only when LOCK bit in the Configuration register is set.)

| Bit   | 7    | 6 | 5 | 4   | 3    | 2 | 1 | 0 |
|-------|------|---|---|-----|------|---|---|---|
| Name  | MODE |   |   | INV | SPIN |   |   |   |
| Reset | 0    | 1 | 1 | 0   | 0    | 0 | 1 | 0 |

| Bit | Туре         | Description                                                                                          |
|-----|--------------|------------------------------------------------------------------------------------------------------|
| 7-5 | R/W or<br>RO | MODE. Same as MODE in FANPWM1 Control Configuration register, but for FANPWM2.                       |
| 4   |              | INV (FANPWM2 Output Invert). Same as INV in FANPWM1 Control Configuration register, but for FANPWM2. |
| 3-0 | R/W or<br>RO | SPIN. Same as SPIN in FANPWM1 Control Configuration register, but for FANPWM2.                       |

#### 8.5.78 FANPWM3 Control Configuration

Location: 5Eh

Type: Varies per bit (The R/W bits become read-only when LOCK bit in the Configuration register is set.)

| Bit   | 7    | 6 | 5 | 4   | 3    | 2 | 1 | 0 |
|-------|------|---|---|-----|------|---|---|---|
| Name  | MODE |   |   | INV | SPIN |   |   |   |
| Reset | 0    | 1 | 1 | 0   | 0    | 0 | 1 | 0 |

| Bit | Туре         | Description                                                                                          |
|-----|--------------|------------------------------------------------------------------------------------------------------|
| 7-5 | R/W or<br>RO | MODE. Same as MODE in FANPWM1 Control Configuration register, but for FANPWM3.                       |
| 4   |              | INV (FANPWM3 Output Invert). Same as INV in FANPWM1 Control Configuration register, but for FANPWM3. |
| 3-0 | R/W or<br>RO | SPIN. Same as SPIN in FANPWM1 Control Configuration register, but for FANPWM3.                       |

#### 8.5.79 FANPWM1 Minimum

Location: 64h

Type: R/W or RO (Becomes read-only when LOCK bit in the Configuration register is set.)

| Bit   | 7 | 6       | 5 | 4 | 3 | 2 | 1 | 0 |  |
|-------|---|---------|---|---|---|---|---|---|--|
| Name  |   | PWM_MIN |   |   |   |   |   |   |  |
| Reset | 1 | 0       | 0 | 0 | 0 | 0 | 0 | 0 |  |

PWM\_MIN. Holds the value of the minimum duty cycle of the FANPWM signal. This value is used to generate the FANPWM output in Automatic mode if the zone temperature is lower than the low limit set in the associated Zone Temperature Limit register and the associated MIN\_EN bit in the associated Min/Off, Spike Smoothing register is set to 1. The default is 80h=50% duty cycle.

#### 8.5.80 FANPWM2 Minimum

Location: 65h

Type: R/W or RO (Becomes read-only when LOCK bit in the Configuration register is set.)

| Bit   | 7 | 6       | 5 | 4 | 3 | 2 | 1 | 0 |  |
|-------|---|---------|---|---|---|---|---|---|--|
| Name  |   | PWM_MIN |   |   |   |   |   |   |  |
| Reset | 1 | 0       | 0 | 0 | 0 | 0 | 0 | 0 |  |

| Bit | Description                                                            |
|-----|------------------------------------------------------------------------|
| 7-0 | PWM_MIN. Same as PWM_MIN in FANPWM1 Minimum register, but for FANPWM2. |

#### 8.5.81 FANPWM3 Minimum

Location: 66h

Type: R/W or RO (Becomes read-only when LOCK bit in the Configuration register is set.)

| Bit   | 7 | 6       | 5 | 4 | 3 | 2 | 1 | 0 |  |
|-------|---|---------|---|---|---|---|---|---|--|
| Name  |   | PWM_MIN |   |   |   |   |   |   |  |
| Reset | 1 | 0       | 0 | 0 | 0 | 0 | 0 | 0 |  |

| Bit | Description                                                            |
|-----|------------------------------------------------------------------------|
| 7-0 | PWM_MIN. Same as PWM_MIN in FANPWM1 Minimum register, but for FANPWM3. |

#### 8.5.82 FANPWM1 Maximum Duty

FANPWM1 maximum duty cycle.

Location: 70h

| Bit   | 7 | 6       | 5 | 4 | 3 | 2 | 1 | 0 |  |
|-------|---|---------|---|---|---|---|---|---|--|
| Name  |   | MAX_PWM |   |   |   |   |   |   |  |
| Reset | 1 | 1       | 1 | 1 | 1 | 1 | 1 | 1 |  |

| Bit | Description                                                                                                                                                                                                                                                                                                                               |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | MAX_PWM. Holds the maximum allowed duty-cycle for the associated FANPWM signal. It affects all modes except manual mode (in manual mode, the maximum allowed duty-cycle is always 100%). A value of 01h represents 0.4% duty cycle, a value of FFh represents 100% duty cycle. The value 00h is reserved. The default is 100% duty-cycle. |
|     | <b>Note:</b> After START bit in the Configuration register is set, changes to this register take effect only when the FANPWM1 duty cycle is updated.                                                                                                                                                                                      |

#### 8.5.83 FANPWM2 Maximum Duty

FANPWM2 maximum duty cycle.

Location: 71h

Type: R/W or RO (Becomes read-only when LOCK bit in the Configuration register is set.)

| Bit   | 7 | 6       | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|---|---------|---|---|---|---|---|---|
| Name  |   | MAX_PWM |   |   |   |   |   |   |
| Reset | 1 | 1       | 1 | 1 | 1 | 1 | 1 | 1 |

| Bit | Description                                                                 |
|-----|-----------------------------------------------------------------------------|
| 7-0 | MAX_PWM. Same as MAX_PWM of FANPWM1 Maximum Duty register, but for FANPWM2. |

#### 8.5.84 FANPWM3 Maximum Duty

FANPWM3 maximum duty cycle.

Location: 72h

Type: R/W or RO (Becomes read-only when LOCK bit in the Configuration register is set.)

| Bit   | 7       | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|-------|---------|---|---|---|---|---|---|---|--|--|
| Name  | MAX_PWM |   |   |   |   |   |   |   |  |  |
| Reset | 1       | 1 | 1 | 1 | 1 | 1 | 1 | 1 |  |  |

| Bit | Description                                                                 |
|-----|-----------------------------------------------------------------------------|
| 7-0 | MAX_PWM. Same as MAX_PWM of FANPWM1 Maximum Duty register, but for FANPWM3. |

#### 8.5.85 Extended FANPWM Control 1

Location: 76h

| Bit   | 7        | 6      | 5        | 4         | 3 2      |   | 1 | 0 |
|-------|----------|--------|----------|-----------|----------|---|---|---|
| Name  | Reserved | FSTLMD | SPIN_END | SPIN_DUTY | STEP_LEN |   |   |   |
| Reset | 0        | 0      | 1        | 0         | 0        | 0 | 0 | 0 |

| Bit | Description                                                                                                                                                                                                                                                                                           |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved.                                                                                                                                                                                                                                                                                             |
|     | <b>FSTLMD (FAN_STALL Mode).</b> Selects the fan conditions causing the detection of a fan failure, which sets both the FANn_STALL status bit in the Status Register 2 (see Section 8.5.24 on page 165), and the FANn_STS bit in the HM Sensor Status Register 2 (see Section 8.4.9 on page 148) to 1. |
|     | Either a fan stalled condition or a low speed condition, whichever occurs first (default)     A fan stalled condition only                                                                                                                                                                            |

| Bit | Description                                                                                                                                                                                                                                                                             |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5   | SPIN_END (Spin-Up End Select). Selects the condition used by the HM to end the spin-up process. When the condition is met, the spin-up process ends and the FANPWM duty cycle is set to one of the following values:                                                                    |
|     | The value set in FANPWMn Current Duty register, in Manual Fan Control mode                                                                                                                                                                                                              |
|     | The value generated from the current normalized temperature by the automatic algorithm, in Automatic Fan Control mode (this value is updated in the FANPWMn Current Duty register)                                                                                                      |
|     | The value set in FANPWMn MAX Duty register, in Continuously On mode                                                                                                                                                                                                                     |
|     | The conditions are:                                                                                                                                                                                                                                                                     |
|     | 0: Whichever occurs first: either the spin-up time (set in SPIN field in the FANPWMn Control Configuration register) has ended or the current fan speed is equal to or higher than either the minimum value of all the associated Fan Tachometer 'n' Low Limit (LSB and MSB) registers. |
|     | 1: Spin-up time has ended (default).                                                                                                                                                                                                                                                    |
| 4   | <b>SPIN_DUTY.</b> Determines the value shown in the FANPWM1-3 Current Duty registers (see Section 8.5.17 on page 161 to Section 8.5.19) during spin-up.                                                                                                                                 |
|     | 0: FANPWMn Current Duty registers show 0 during spin-up (default)                                                                                                                                                                                                                       |
|     | 1: FANPWMn Current Duty registers show the target duty cycle during spin-up                                                                                                                                                                                                             |
| 3-0 | <b>STEP_LEN.</b> The step length used for soft speed-change of the FANPWM duty-cycle (the steps performed above the minimum duty cycle value).                                                                                                                                          |
|     | 00h: Reserved                                                                                                                                                                                                                                                                           |
|     | 01h - 0Fh: The duration of a "soft" step equals the STEP_LEN value, multiplied by 22.75 ms (default is 08h=182 ms)                                                                                                                                                                      |

#### 8.5.86 Extended FANPWM Control 2

Location: 77h

| Bit   | 7        | 6 | 5 | 4 | 3 | 2        | 1        | 0        |
|-------|----------|---|---|---|---|----------|----------|----------|
| Name  | Reserved |   |   |   |   | SPD_CHG3 | SPD_CHG2 | SPD_CHG1 |
| Reset | 0        | 0 | 0 | 0 | 0 | 0        | 0        | 0        |

| Bit | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-3 | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 2   | <ul> <li>SPD_CHG3. Sets the speed-change mode for FANPWM3 output for all fan control modes.</li> <li>O: Hard speed change - the speed change is done in one single and immediate step (default)</li> <li>1: Soft speed change - speed change is done in steps of 3.125% duty-cycle</li> <li>Note: Speed change between a duty-cycle of 0% and the minimum duty-cycle (which is defined in the FANPWM3 Minimum register) is done in one immediate step.</li> </ul> |
| 1   | SPD_CHG2. Same as SPD_CHG3 for FANPWM2.                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 0   | SPD_CHG1. Same as SPD_CHG3 for FANPWM1.                                                                                                                                                                                                                                                                                                                                                                                                                           |

## 9.0 Legacy Functional Blocks

This chapter briefly describes the following blocks, which provide legacy device functions:

- Floppy Disk Controller (FDC)
- Parallel Port (PP)
- Serial Port1 and 2 (SP1 and SP2)
- Keyboard and Mouse Controller (KBC)

For details on the general implementation of each legacy block, see the SuperI/O Legacy Functional Blocks Datasheet.

The register maps in this chapter use the following abbreviations for Type:

- R/W = Read/Write.
- R = Read from register (write to the same address is to a different register).
- W = Write (see above).
- RO = Read-only.
- WO = Write-only. Reading from the bit returns 0.
- R/W1C = Read/Write 1 to Clear. Writing 1 to a bit clears it to 0. Writing 0 has no effect.
- R/W1S = Read/Write 1 to Set. Writing 1 to a bit sets its value to 1. Writing 0 has no effect.

#### 9.1 FLOPPY DISK CONTROLLER (FDC)

#### 9.1.1 General Description

The generic FDC is a standard FDC with a digital data separator; it is software compatible with the  $\mu$ DP8473 and N82077. The PC8374L FDC supports 14 of the 17 standard FDC signals described in the generic Floppy Disk Controller (FDC) chapter, including:

- FDC supports FM and MFM modes. To select either mode, set bit 6 of the first command byte when writing to/reading from a diskette, where:
  - 0 = FM mode
  - 1 = MFM mode
- A logic 1 is returned during LPC I/O read cycles by all register bits, reflecting the state of floating (TRI-STATE) FDC pins.

Exceptions to standard FDC are:

- Automatic media sense using MSEN0 and MSEN1 signals is not supported.
- DRATE1 is not supported.
- DR1 is not supported.
- MTR1 is not supported.

Table 62 lists the FDC functional block registers. All registers are V<sub>DD3</sub> powered.

Table 62. FDC Register Map

| Offset <sup>1</sup> | Mnemonic | Register Name         | Туре |
|---------------------|----------|-----------------------|------|
| 00h                 | SRA      | Status A              | RO   |
| 01h                 | SRB      | Status B              | RO   |
| 02h                 | DOR      | Digital Output        | R/W  |
| 03h                 | TDR      | Tape Drive            | R/W  |
| 04h                 | MSR      | Main Status           | R    |
|                     | DSR      | Data Rate Select      | W    |
| 05h                 | FIFO     | Data (FIFO)           | R/W  |
| 06h                 |          | N/A                   | Х    |
| 07h                 | DIR      | Digital Input         | R    |
|                     | CCR      | Configuration Control | W    |

<sup>1.</sup> From the 8-byte aligned FDC base address.

### 9.1.2 FDC Bitmap Summary

The FDC supports two system operation modes: PC-AT mode and PS/2 mode. Unless specifically indicated otherwise, all fields in all registers are valid in both operation modes.

Table 63. FDC Bitmap Summary

| Re     | Register         |                   | Bits                                        |                             |                           |                           |           |                              |                       |  |  |
|--------|------------------|-------------------|---------------------------------------------|-----------------------------|---------------------------|---------------------------|-----------|------------------------------|-----------------------|--|--|
| Offset | Mnemonic         | 7                 | 6                                           | 5                           | 4                         | 3                         | 2         | 1                            | 0                     |  |  |
| 00h    | SRA <sup>1</sup> | IRQ<br>Pending    | Reserved                                    | Step                        | TRK0                      | Head<br>Select            | INDEX     | WP                           | Head<br>Direction     |  |  |
| 01h    | SRB <sup>1</sup> | Reserved          |                                             | Drive<br>Select 0<br>Status | WDATA                     | RDATA                     | WGATE     | MTR1                         | MTR0                  |  |  |
| 02h    | DOR              | Rese              | Reserved Motor Motor DMAEN Reset Controller |                             |                           |                           |           |                              | Select                |  |  |
|        | TDR              |                   | Reserved                                    |                             |                           |                           |           |                              | Tape Drive Select 1,0 |  |  |
| 03h    | TDR <sup>2</sup> |                   | Reserved (m                                 | ust be 1111                 | )                         | Logical Drive<br>Exchange |           | Tape Drive Select 1,0        |                       |  |  |
| 04h    | MSR              | RQM               | Data I/O<br>Direction                       | Non-DMA<br>Execution        | Command<br>in<br>Progress | Rese                      | erved     | Drive 1<br>Busy              | Drive 0<br>Busy       |  |  |
|        | DSR              | Software<br>Reset | Low Power                                   | Reserved                    | Precomp                   | ensation De               | ay Select | Data Transfer Rate<br>Select |                       |  |  |
| 05h    | FIFO             |                   |                                             |                             | Data                      | Bits                      |           |                              |                       |  |  |
|        | DIR <sup>3</sup> | DSKCHG            |                                             |                             |                           | Reserved                  |           |                              |                       |  |  |
| 07h    | DIR <sup>1</sup> | DSKCHG            | Reserved DRAT                               |                             |                           |                           |           | I,0 Status                   | High<br>Density       |  |  |
| 07h    | CCR              |                   |                                             | Rese                        | erved                     |                           |           | DRA                          | TE1,0                 |  |  |

- 1. Applicable only in PS/2 Mode.
- 2. Applicable only in Enhanced TDR Mode.
- 3. Applicable only in PC-AT Compatible Mode.

#### 9.2 PARALLEL PORT

#### 9.2.1 General Description

The Parallel Port supports all IEEE1284 standard communication modes:

- Compatibility (known also as Standard or SPP)
- Bi-directional (known also as PS/2)
- FIFO
- EPP (known also as Mode 4)
- ECP (with an optional Extended ECP mode)

Offset

402h 403h

404h

405h

#### 9.2.2 Parallel Port Register Map

The Parallel Port includes two groups of runtime registers, as follows:

- A group of 21 registers at first level offset, sharing 14 entries. Three of these registers (at offsets 403h, 404h and 405h) are used only in Extended ECP mode.
- A group of four registers, used only in Extended ECP mode, accessed by a second level offset.

EPP and second level offset registers are available only when the base address is 8-byte aligned.

Mnemonic

The desired mode is selected by the ECR runtime register (offset 402h). The selected mode determines which runtime registers and which address bits are used for the base address. See Tables 64 and 65 for a listing of all registers, their offset addresses and the associated modes. All registers are  $V_{DD3}$  powered.

| Oliset | winemonic wiode(s)               |                  | negistei Name                                                 | Type                  |
|--------|----------------------------------|------------------|---------------------------------------------------------------|-----------------------|
| 00h    | DATAR                            | 0,1              | Data                                                          | R/W                   |
|        | AFIFO                            | 3                | ECP FIFO (Address)                                            | W                     |
|        | DTR                              | 4                | Data (for EPP)                                                | R/W                   |
| 01h    | DSR                              | All, except 4    | Status                                                        | RO                    |
|        | STR                              | 4                | Status (for EPP)                                              | RO                    |
| 02h    | DCR                              | All, except 4    | Control                                                       | R/W                   |
|        | CTR                              | 4                | Control (for EPP)                                             | R/W                   |
| 03h    | ADDR                             | 4                | EPP Address                                                   | R/W                   |
| 04h    | DATA0                            | 4                | EPP Data Port 0                                               | R/W                   |
| 05h    | DATA1                            | 4                | EPP Data Port 1                                               | R/W                   |
| 06h    | DATA2                            | 4                | EPP Data Port 2                                               | R/W                   |
| 07h    | DATA3                            | 4                | EPP Data Port 3                                               | R/W                   |
| 400h   | CFIFO<br>DFIFO<br>TFIFO<br>CNFGA | 2<br>3<br>6<br>7 | PP Data FIFO<br>ECP Data FIFO<br>Test FIFO<br>Configuration A | W<br>R/W<br>R/W<br>RO |
| 401h   | CNFGB                            | 7                | Configuration B                                               | RO                    |
|        |                                  |                  |                                                               |                       |

Table 64. Parallel Port Registers at First Level Offset

Register Name

**Extended Control** 

Extended Index

Extended Data

Extended Auxiliary Status

R/W

R/W

R/W

R/W

Mode(s)

ΑII

0,1,2,3

0,1,2,3

0,1,2,3

**ECR** 

EIR<sup>1</sup>

EDR1

EAR<sup>1</sup>

These registers are extended to the standard IEEE1284 registers. They are only accessible when enabled by bit 4 of the Parallel Port Configuration register (see Section 3.9.3 on page 64).

Table 65. Parallel Port Registers at Second Level Offset

| Offset | Mnemonic  | Register Name      | Туре |
|--------|-----------|--------------------|------|
| 00h    | Control0  | Extended Control 0 | R/W  |
| 02h    | Control2  | Extended Control 1 | R/W  |
| 04h    | Control4  | Extended Control 4 | R/W  |
| 05h    | PP Confg0 | Configuration 0    | R/W  |

## 9.2.3 Parallel Port Bitmap Summary

The Parallel Port functional block bitmaps are grouped according to first and second level offsets.

Table 66. Parallel Port Bitmap Summary for First Level Offset

| Re     | egister  | Bits              |                                               |                      |                          |                       |                                      |                                   |                           |  |  |
|--------|----------|-------------------|-----------------------------------------------|----------------------|--------------------------|-----------------------|--------------------------------------|-----------------------------------|---------------------------|--|--|
| Offset | Mnemonic | 7                 | 6                                             | 5                    | 4                        | 3                     | 2                                    | 1                                 | 0                         |  |  |
| 0001-  | DATAR    |                   | Data Bits                                     |                      |                          |                       |                                      |                                   |                           |  |  |
| 000h   | AFIFO    |                   |                                               |                      | Addre                    | ess Bits              |                                      |                                   |                           |  |  |
| 001h   | DSR      | Printer<br>Status | ACK<br>Status                                 | PE Status            | SLCT<br>Status           | ERR<br>Status         | Reserved EPP Tir<br>Out Sta          |                                   |                           |  |  |
| 002h   | DCR      | Rese              | erved                                         | Direction<br>Control | Interrupt<br>Enable      | PP Input<br>Control   | Printer<br>Initialization<br>Control | Automatic<br>Line Feed<br>Control | Data<br>Strobe<br>Control |  |  |
| 003h   | ADDR     |                   | EPP Device or Register Selection Address Bits |                      |                          |                       |                                      |                                   |                           |  |  |
| 004h   | DATA0    |                   | EPP Device or R/W Data                        |                      |                          |                       |                                      |                                   |                           |  |  |
| 005h   | DATA1    |                   | EPP Device or R/W Data                        |                      |                          |                       |                                      |                                   |                           |  |  |
| 006h   | DATA2    |                   | EPP Device or R/W Data                        |                      |                          |                       |                                      |                                   |                           |  |  |
| 007h   | DATA3    |                   | EPP Device or R/W Data                        |                      |                          |                       |                                      |                                   |                           |  |  |
| 400h   | CFIFO    |                   |                                               |                      | Data                     | a Bits                |                                      |                                   |                           |  |  |
| 400h   | DFIFO    |                   |                                               |                      | Data                     | a Bits                |                                      |                                   |                           |  |  |
| 400h   | TFIFO    |                   |                                               |                      | Data                     | a Bits                |                                      |                                   |                           |  |  |
| 400h   | CNFGA    |                   | Res                                           | erved                |                          | Bit 7 of PP<br>Confg0 | Reserved                             |                                   |                           |  |  |
| 401h   | CNFGB    | Reserved          | Interrupt<br>Request<br>Value                 | Ir                   | nterrupt Sele            | ct                    | Reserved                             | DMA Cha                           | nnel Select               |  |  |
| 402h   | ECR      | EC                | P Mode Cor                                    | ntrol                | ECP<br>Interrupt<br>Mask | ECP DMA<br>Enable     | ECP<br>Interrupt<br>Service          | FIFO Full                         | FIFO<br>Empty             |  |  |
| 403h   | EIR      |                   | Reserved Second Level Offset                  |                      |                          |                       |                                      |                                   | ffset                     |  |  |
| 404h   | EDR      |                   |                                               |                      | Data                     | a Bits                |                                      |                                   |                           |  |  |
| 405h   | EAR      | FIFO Tag          |                                               |                      |                          | Reserved              |                                      |                                   |                           |  |  |

Table 67. Parallel Port Bitmap Summary for Second Level Offset

| Re                        | Register  |                   | Bits                         |                         |                                  |                                                            |        |             |                                      |  |
|---------------------------|-----------|-------------------|------------------------------|-------------------------|----------------------------------|------------------------------------------------------------|--------|-------------|--------------------------------------|--|
| Second<br>Level<br>Offset | Mnemonic  | 7                 | 6                            | 5                       | 4                                | 3 2 1 0                                                    |        |             | 0                                    |  |
| 00h                       | Control0  | Rese              | erved                        | DCR<br>Register<br>Live | Freeze Bit                       | l Reserved I                                               |        |             | EPP<br>Time-Out<br>Interrupt<br>Mask |  |
| 02h                       | Control2  | SPP Compatibility | Channel<br>Address<br>Enable | Reserved                | Revision<br>1.7 or 1.9<br>Select |                                                            | Rese   | rved        |                                      |  |
| 04h                       | Control4  | Reserved          | PP DMA                       | Request Ina             | ctive Time                       | Reserved                                                   | PP DMA | Request Act | ive Time                             |  |
| 05h                       | PP Confg0 | Bit 3 of<br>CNFGA | Demand<br>DMA<br>Enable      | ECP IF                  | RQ Channel                       | Number PE Internal Pull-Up or Pull-Down  PE Number  Number |        |             |                                      |  |

## 9.3 SERIAL PORT 1 (SP1)

#### 9.3.1 General Description

The Serial Port functional block supports serial data communication with a remote peripheral device or modem using a wired interface. The Serial Port can function in one of three modes:

- 16450-Compatible mode (Standard 16450)
- 16550-Compatible mode (Standard 16550)
- Extended mode

Extended mode provides advanced functionality for the UART.

The Serial Port provides receive and transmit channels that can operate concurrently in full-duplex mode. It performs all functions required to conduct parallel data interchange with the system and composite serial data exchange with the external data channel, including:

- Format conversion between the internal parallel data format and the external programmable composite serial format
- Serial data timing generation and recognition
- Parallel data interchange with the system using a choice of bidirectional data transfer mechanisms
- Status monitoring for all phases of communication activity
- Complete MODEM-control capability.

Existing 16550-based legacy software is completely and transparently supported. Module organization and specific fallback mechanisms switch the module to 16550-Compatible mode on reset or when initialized by 16550 software.

#### 9.3.2 Register Bank Overview

Four register banks, each containing eight registers, control Serial Port operation. All registers use the same 8-byte address space to indicate offsets 00h through 07h. The active bank must be selected by the software.

The register bank organization enables access to the banks as required for activation of all module modes, while maintaining transparent compatibility with 16450 or 16550 software.

The Bank Selection register (BSR) selects the active bank and is common to all banks as shown in Figure 38. Therefore, each bank defines seven new registers.

The default bank selection after system reset is 0.



Figure 38. Register Bank Architecture

## 9.3.3 SP1 Register Maps

Table 68. Bank 0 Register Map

| Offset | Mnemonic | Register Name                | Туре |
|--------|----------|------------------------------|------|
| 006    | RXD      | Receiver Data                | RO   |
| 00h    | TXD      | Transmitter Data             | W    |
| 01h    | IER      | Interrupt Enable             | R/W  |
| 006    | EIR      | Event Identification         | R    |
| 02h    | FCR      | FIFO Control                 | W    |
| 004    | LCR      | Link Control                 | W    |
| 03h    | BSR      | Bank Select                  | R/W  |
| 04h    | MCR      | Modem/Mode Control           | R/W  |
| 05h    | LSR      | Link Status                  | R/W  |
| 06h    | MSR      | Modem Status                 | R    |
| 07h    | SPR      | Scratch Pad                  | R/W  |
| 07h    | ASCR     | Auxiliary Status and Control | RO   |

Table 69. Bank 1 Register Map

| Offset  | Mnemonic | Register Name                             | Туре |
|---------|----------|-------------------------------------------|------|
| 00h     | LBGD(L)  | Legacy Baud Generator Divisor (Low Byte)  | R/W  |
| 01h     | LBGD(H)  | Legacy Baud Generator Divisor (High Byte) | R/W  |
| 02h     |          | Reserved                                  |      |
| 03h     | LCR/BSR  | Link Control/ Bank Select                 | R/W  |
| 04h-07h |          | Reserved                                  |      |

#### Table 70. Bank 2 Register Map

| Offset | Mnemonic | Register Name                      | Туре |
|--------|----------|------------------------------------|------|
| 00h    | BGD(L)   | Baud Generator Divisor (Low Byte)  | R/W  |
| 01h    | BGD(H)   | Baud Generator Divisor (High Byte) | R/W  |
| 02h    | EXCR1    | Extended Control 1                 | R/W  |
| 03h    | BSR      | Bank Select                        | R/W  |
| 04h    | EXCR2    | Extended Control 2                 | R/W  |
| 05h    |          | Reserved                           |      |
| 06h    | TXFLV    | TX_FIFO Level                      | RO   |
| 07h    | RXFLV    | RX_FIFO Level                      | RO   |

#### Table 71. Bank 3 Register Map

| Offset  | Mnemonic | Register Name                         | Туре |
|---------|----------|---------------------------------------|------|
| 00h     | MRID     | Module Identification and Revision ID | RO   |
| 01h     | SH_LCR   | Shadow of LCR                         | RO   |
| 02h     | SH_FCR   | Shadow of FIFO Control                | RO   |
| 03h     | BSR      | Bank Select                           | R/W  |
| 04h-07h |          | Reserved                              |      |

# 9.3.4 SP1 Bitmap Summary

Table 72. Bank 0 Bitmap

| Register |                   | Bits     |          |          |          |                |          |          |          |  |
|----------|-------------------|----------|----------|----------|----------|----------------|----------|----------|----------|--|
| Offset   | Mnemonic          | 7        | 6        | 5        | 4        | 3              | 2        | 1        | 0        |  |
| 00h      | RXD               |          |          |          | RXI      | 07-0           |          |          |          |  |
| 00h      | TXD               |          |          |          | TXE      | 07-0           |          |          |          |  |
| 01h      | IER <sup>1</sup>  |          | Rese     | erved    |          | MS_IE          | LS_IE    | TXLDL_IE | RXHDL_IE |  |
| Om       | IER <sup>2</sup>  | Rese     | erved    | TXEMP_IE | Reserved | MS_IE          | LS_IE    | TXLDL_IE | RXHDL_IE |  |
|          | EIR <sup>1</sup>  | FEN      | N1-0     | Rese     | erved    | RXFT           | IPF      | R1-0     | IPF      |  |
| 006      | EIR <sup>2</sup>  | Reserved |          | TXEMP_EV | Reserved | MS_EV          | LS_EV    | TXLDL_EV | RXHDL_EV |  |
| 02h      | FCR <sup>1</sup>  | RXFTH1-0 |          |          | Reserved |                | TXSR     | RXSR     | FIFO_EN  |  |
|          | FCR <sup>2</sup>  | RXF1     | ΓH1-0    | TXFTH1-0 |          | Reserved       | TXSR     | RXSR     | FIFO_EN  |  |
| 03h      | LCR               | BKSE     | SBRK     | STKP     | EPS      | PEN            | STB      | WL       | S1-0     |  |
| USII     | BSR               | BKSE     |          |          |          | BSR6-0         |          |          |          |  |
| 04h      | MCR <sup>1</sup>  |          | Reserved |          | LOOP     | ISEN/<br>DCDLP | RILP     | RTS      | DTR      |  |
|          | MCR <sup>2</sup>  |          | Rese     | erved    |          | TX_DFR         | Reserved | RTS      | DTR      |  |
| 05h      | LSR               | ER_INF   | TXEMP    | TXRDY    | BRK      | FE             | PE       | OE       | RXDA     |  |
| 06h      | MSR               | DCD      | RI       | DSR      | CTS      | DDCD           | TERI     | DDSR     | DCTS     |  |
| 07h      | SPR <sup>1</sup>  |          |          |          | Scratc   | h Data         |          |          |          |  |
| U/n      | ASCR <sup>2</sup> |          |          |          | Reserved |                |          |          | RXF_TOUT |  |

<sup>1.</sup> Non-Extended mode.

Table 73. Bank 1 Bitmap

| Register         |          | Bits |               |      |      |       |     |     |      |  |
|------------------|----------|------|---------------|------|------|-------|-----|-----|------|--|
| Offset           | Mnemonic | 7    | 6 5 4 3 2 1 0 |      |      |       |     |     |      |  |
| 00h              | LBGD(L)  |      |               |      | LBG  | D7-0  |     |     |      |  |
| 01h              | LBGD(H)  |      |               |      | LBGI | D15-8 |     |     |      |  |
| 02h              |          |      |               |      | Rese | erved |     |     |      |  |
| 006              | LCR      | BKSE | SBRK          | STKP | EPS  | PEN   | STB | WLS | S1-0 |  |
| 03h              | BSR      | BKSE | BSR6-0        |      |      |       |     |     |      |  |
| 04h-07h Reserved |          |      |               |      |      |       |     |     |      |  |

<sup>2.</sup> Extended mode.

Table 74. Bank 2 Bitmap

| R      | egister  |       | Bits            |             |       |                     |      |       |        |
|--------|----------|-------|-----------------|-------------|-------|---------------------|------|-------|--------|
| Offset | Mnemonic | 7     | 6               | 6 5 4 3 2 1 |       |                     |      |       | 0      |
| 00h    | BGD(L)   |       |                 |             | BGI   | D7-0                |      |       |        |
| 01h    | BGD(H)   |       |                 |             | BGD   | )15-8               |      |       |        |
| 02h    | EXCR1    | BTEST | Reserved        | ETDLBK      | LOOP  | LOOP Reserved EXT_S |      |       | EXT_SL |
| 03h    | BSR      | BKSE  |                 |             |       | BSR6-0              |      |       |        |
| 04h    | EXCR2    | LOCK  | Reserved        | PRE         | SL1-0 |                     | Rese | erved |        |
| 05h    |          |       |                 | Reserved    |       |                     |      |       |        |
| 06h    | TXFLV    |       | Reserved TFL4-0 |             |       |                     |      |       |        |
| 07h    | RXFLV    |       | Reserved RFL4-0 |             |       |                     | _    |       |        |

Table 75. Bank 3 Bitmap

| Re     | egister  | Bits |         |       |       |          |      |      |         |
|--------|----------|------|---------|-------|-------|----------|------|------|---------|
| Offset | Mnemonic | 7    | 7 6 5 4 |       |       |          | 2    | 1    | 0       |
| 00h    | MRID     |      | MIE     | 03-0  |       | RID3-0   |      |      |         |
| 01h    | SH_LCR   | BKSE | SBRK    | STKP  | EPS   | PEN      | STB  | WL   | S1-0    |
| 02h    | SH_FCR   | RXF  | ГН1-0   | TXF   | ГН1-0 | Reserved | TXSR | RXSR | FIFO_EN |
| 03h    | BSR      | BKSE | BSR6-0  |       |       |          |      |      |         |
| 04-07h |          |      | Res     | erved |       |          |      |      |         |

#### 9.4 SERIAL PORT 2 (SP2)

#### 9.4.1 General Description

This functional block provides advanced, versatile serial communications features with IR capabilities. It supports four modes of operation: UART, Sharp-IR, IrDA 1.0 SIR (hereafter SIR), and Consumer Electronic IR (also called TV Remote or Consumer remote control, hereafter CEIR). In UART mode, the Serial Port can function in 16450-Compatible mode, 16550-Compatible mode, or Extended mode. This chapter describes general implementation of the Enhanced Serial Port with Fast IR. For device specific implementation, see *Device Architecture and Configuration* in the datasheet of the relevant device.

Existing 16550-based legacy software is completely and transparently supported. Organization and specific fallback mechanisms switch the Serial Port to 16550-Compatible mode on reset, or when initialized by 16550 software.

The Serial Port has two DMA channels; the device can use either one or both of them. One channel is required for IR based applications, since IR communication works in half duplex fashion. Two channels would normally be needed to handle high-speed, full duplex, UART based applications.

#### 9.4.2 Register Bank Overview

Eight register banks, each containing eight registers, control Serial Port operation. All registers use the same 8-byte address space to indicate offsets 00h-07h. The active bank must be selected by the software.

The register bank organization enables access to the banks as required for activation of all module modes, while maintaining transparent compatibility with 16450 or 16550 software.

The Bank Selection register (BSR) selects the active bank and is common to all banks. See Figure 39. Therefore, each bank defines seven new registers.

The default bank selection after system reset is 0.



Figure 39. SP2 Register Bank Architecture

Table 76 shows the main functions of the registers in each bank. Banks 0-3 control both UART and IR modes of operation; banks 4-7 control and configure the IR modes only.

Table 76. Register Bank Summary

| Bank | <b>UART Mode</b> | IR Mode | Main Functions                                                  |
|------|------------------|---------|-----------------------------------------------------------------|
| 0    | ✓                | ✓       | Global Control and Status                                       |
| 1    | ✓                | ✓       | Legacy Bank                                                     |
| 2    | ✓                | ✓       | Alternative Baud Generator Divisor, Extended Control and Status |
| 3    | ✓                | ✓       | Module Revision ID and Shadow registers                         |
| 4    |                  | ✓       | IR mode setup                                                   |
| 5    |                  | ✓       | IR Control                                                      |
| 6    |                  | ✓       | IR Physical Layer Configuration                                 |
| 7    |                  | ✓       | CEIR and Optical Transceiver Configuration                      |

The register maps in this chapter use the following abbreviations for Type:

- R/W = Read/Write
- R = Read from a specific address returns the value of a specific register. Write to the same address is to a different register.
- W = Write
- RO = Read-Only
- R/W1C = Read/Write 1 to Clear. Writing 1 to a bit clears it to 0. Writing 0 has no effect.

# 9.4.3 SP2 Register Map

Table 77. Bank 0 Register Map

| Offset | Mnemonic | Register Name                | Туре           |
|--------|----------|------------------------------|----------------|
| 00h    | RXD      | Receiver Data                | RO             |
|        | TXD      | Transmitter Data             | W              |
| 01h    | IER      | Interrupt Enable             | R/W            |
| 02h    | EIR      | Event Identification         | R              |
|        | FCR      | FIFO Control                 | W              |
| 03h    | LCR      | Link Control                 | W              |
|        | BSR      | Bank Select                  | R/W            |
| 04h    | MCR      | Modem/Mode Control           | R/W            |
| 05h    | LSR      | Link Status                  | R/W            |
| 06h    | MSR      | Modem Status                 | R              |
| 07h    | SPR      | Scratch Pad                  | R/W            |
|        | ASCR     | Auxiliary Status and Control | Varies per bit |

Table 78. Bank 1 Register Map

| Offset    | Mnemonic | Register Name                             | Туре |
|-----------|----------|-------------------------------------------|------|
| 00h       | LBGD(L)  | Legacy Baud Generator Divisor (Low Byte)  | R/W  |
| 01h       | LBGD(H)  | Legacy Baud Generator Divisor (High Byte) | R/W  |
| 02h       |          | Reserved                                  |      |
| 03h       | LCR/BSR  | Link Control/Bank Select                  | R/W  |
| 04h - 07h |          | Reserved                                  |      |

Table 79. Bank 2 Register Map

| Offset | Mnemonic | Register Name                      | Туре |
|--------|----------|------------------------------------|------|
| 00h    | BGD(L)   | Baud Generator Divisor (Low Byte)  | R/W  |
| 01h    | BGD(H)   | Baud Generator Divisor (High Byte) | R/W  |
| 02h    | EXCR1    | Extended Control1                  | R/W  |
| 03h    | BSR      | Bank Select                        | R/W  |
| 04h    | EXCR2    | Extended Control 2                 | R/W  |
| 05h    |          | Reserved                           |      |
| 06h    | TXFLV    | TX_FIFO Level                      | RO   |
| 07h    | RXFLV    | RX_FIFO Level                      | RO   |

## Table 80. Bank 3 Register Map

| Offset | Mnemonic | Register Name                         | Туре |  |  |
|--------|----------|---------------------------------------|------|--|--|
| 00h    | MRID     | Module Identification and Revision ID | RO   |  |  |
| 01h    | SH_LCR   | Shadow of LCR                         | RO   |  |  |
| 02h    | SH_FCR   | Shadow of FIFO Control                | RO   |  |  |
| 03h    | BSR      | Bank Select                           | R/W  |  |  |
| 04h-0  | 7h       | Reserved                              |      |  |  |

#### Table 81. Bank 4 Register Map

| Offset | Mnemonic | Register Name | Туре |  |  |  |
|--------|----------|---------------|------|--|--|--|
| 0      | 0-01h    | Reserved      |      |  |  |  |
| 02h    | IRCR1    | IR Control 1  | R/W  |  |  |  |
| 03h    | BSR      | Bank Select   | R/W  |  |  |  |
| 0      | 4-07h    | Reserved      |      |  |  |  |

#### Table 82. Bank 5 Register Map

| Offset | Mnemonic | Register Name | Туре |  |  |  |
|--------|----------|---------------|------|--|--|--|
| 00     | h-02h    | Reserved      |      |  |  |  |
| 03h    | BSR      | Bank Select   | R/W  |  |  |  |
| 04h    | IRCR2    | IR Control 2  | R/W  |  |  |  |
| 05     | h-07h    | Reserved      |      |  |  |  |

#### Table 83. Bank 6 Register Map

| Offset | Mnemonic | Register Name           | Туре |  |  |  |
|--------|----------|-------------------------|------|--|--|--|
| 00h    | IRCR3    | IR Control 3            | R/W  |  |  |  |
| 01h    |          | Reserved                |      |  |  |  |
| 02h    | SIR_PW   | SIR Pulse Width Control | R/W  |  |  |  |
| 03h    | BSR      | Bank Select             | R/W  |  |  |  |
| 04-07h |          | Reserved                |      |  |  |  |

## Table 84. Bank 7 Register Map

| Offset | Mnemonic | Register Name                    | Туре |  |  |  |
|--------|----------|----------------------------------|------|--|--|--|
| 00h    | IRRXDC   | IR Receiver Demodulator Control  | R/W  |  |  |  |
| 01h    | IRTXMC   | IR Transmitter Modulator Control | R/W  |  |  |  |
| 02h    | RCCFG    | CEIR Configuration               | R/W  |  |  |  |
| 03h    | BSR      | Bank Select                      | R/W  |  |  |  |
| 04h    | IRCFG1   | IR Interface Configuration 1     | R/W  |  |  |  |
| 05h    | n-06h    | Reserved                         |      |  |  |  |
| 07h    | IRCFG4   | IR Interface Configuration 4     | R/W  |  |  |  |

# 9.4.4 SP2 Bitmap Summary

#### Table 85. Bank 0 Bitmap

| R      | egister                   |          |          |          | Bi       | ts                 |          |          |          |
|--------|---------------------------|----------|----------|----------|----------|--------------------|----------|----------|----------|
| Offset | Mnemonic                  | 7        | 6        | 5        | 4        | 3                  | 2        | 1        | 0        |
| 00h    | RXD                       |          |          |          | RXI      | 07-0               | 1        | I        |          |
| 00h    | TXD                       |          |          |          | TXE      | 07-0               |          |          |          |
| 01h    | IER <sup>1</sup>          |          | Res      | erved    |          | MS_IE              | LS_IE    | TXLDL_IE | RXHDL_IE |
|        | IER <sup>2</sup>          | Rese     | erved    | TXEMP_IE | DMA_IE   | MS_IE              | LS_IE    | TXLDL_IE | RXHDL_IE |
| 02h    | EIR <sup>1</sup>          | FEN      | N1-0     | Rese     | rved     | RXFT               | IPF      | R1-0     | IPF      |
|        | EIR <sup>2</sup> Reserved |          | TXEMP_EV | DMA_EV   | MS_EV    | LS_EV/<br>TXHLT_EV | TXLDL_EV | RXHDL_EV |          |
|        | FCR <sup>1</sup>          | RXF      | ГН1-0    |          | Reserved |                    | TXSR     | RXSR     | FIFO_EN  |
|        | FCR <sup>2</sup>          | RXF      | ГН1-0    | TXFT     | H1-0     | Reserved           | TXSR     | RXSR     | FIFO_EN  |
| 03h    | LCR                       | BKSE     | SBRK     | STKP     | EPS      | PEN                | STB      | WL       | S1-0     |
|        | BSR                       | BKSE     |          |          |          | BSR6-0             |          |          |          |
| 04h    | MCR <sup>1</sup>          |          | Reserved |          | LOOP     | ISEN/<br>DCDLP     | RILP     | RTS      | DTR      |
|        | MCR <sup>2</sup>          |          | MDSL2-0  |          | Reserved | TX_DFR             | DMA_EN   | RTS      | DTR      |
| 05h    | LSR                       | ER_INF   | TXEMP    | TXRDY    | BRK      | FE                 | PE       | OE       | RXDA     |
| 06h    | MSR                       | DCD      | RI       | DSR      | CTS      | DDCD               | TERI     | DDSR     | DCTS     |
| 07h    | SPR <sup>1</sup>          |          |          |          | Scratc   | h Data             |          |          |          |
|        | ASCR <sup>2</sup>         | Reserved | TXUR     | RXACT    | RXWDG    | Reserved           | S_EOT    | Reserved | RXF_TOUT |

- 1. Non-Extended mode.
- 2. Extended mode.

#### Table 86. Bank 1 Bitmap

| Register Bits |          |      |          |        |     |     |     |     |      |
|---------------|----------|------|----------|--------|-----|-----|-----|-----|------|
| Offset        | Mnemonic | 7    | 6        | 5      | 4   | 3   | 2   | 1   | 0    |
| 00h           | LBGD(L)  |      | LBGD7-0  |        |     |     |     |     |      |
| 01h           | LBGD(H)  |      | LBGD15-8 |        |     |     |     |     |      |
| 02h           |          |      | Reserved |        |     |     |     |     |      |
| 03h           | LCR      | BKSE | SBRK     | STKP   | EPS | PEN | STB | WLS | S1-0 |
|               | BSR      | BKSE |          | BSR6-0 |     |     |     |     |      |
| 0             | 04-07h   |      | Reserved |        |     |     |     |     |      |

#### Table 87. Bank 2 Bitmap

| R      | Register |       |          |          | В     | its    |        |       |        |
|--------|----------|-------|----------|----------|-------|--------|--------|-------|--------|
| Offset | Mnemonic | 7     | 6        | 5        | 4     | 3      | 2      | 1     | 0      |
| 00h    | BGD(L)   |       | BGD7-0   |          |       |        |        |       |        |
| 01h    | BGD(H)   |       |          | BGD15-8  |       |        |        |       |        |
| 02h    | EXCR1    | BTEST | Reserved | ETDLBK   | LOOP  | DMASWP | DMATH  | DMANF | EXT_SL |
| 03h    | BSR      | BKSE  |          |          |       | BSR6-0 |        |       |        |
| 04h    | EXCR2    | LOCK  | Reserved | PRE      | SL1-0 |        | Rese   | erved |        |
|        | 05h      |       |          |          | Rese  | erved  |        |       |        |
| 06h    | TXFLV    |       | Reserved | Reserved |       |        | TFL4-0 |       |        |
| 07h    | RXFLV    |       | Reserved |          |       |        | RFL4-0 |       |        |

## Table 88. Bank 3 Bitmap

| Re     | egister  | Bits |          |        |       |          |      |      |         |
|--------|----------|------|----------|--------|-------|----------|------|------|---------|
| Offset | Mnemonic | 7    | 6        | 5      | 4     | 3        | 2    | 1    | 0       |
| 00h    | MRID     |      | MIC      | 03-0   |       |          | RIE  | 03-0 |         |
| 01h    | SH_LCR   | BKSE | SBRK     | STKP   | EPS   | PEN      | STB  | WL   | S1-0    |
| 02h    | SH_FCR   | RXF1 | ГН1-0    | TXF1   | ГН1-0 | Reserved | TXSR | RXSR | FIFO_EN |
| 03h    | BSR      | BKSE |          | BSR6-0 |       |          |      |      |         |
| C      | )4-07h   |      | Reserved |        |       |          |      |      |         |

#### Table 89. Bank 4 Bitmap

| Re     | gister   | Bits |               |        |  |      |       |     |       |  |
|--------|----------|------|---------------|--------|--|------|-------|-----|-------|--|
| Offset | Mnemonic | 7    | 7 6 5 4 3 2 1 |        |  |      |       |     | 0     |  |
| 00     | h-01h    |      | Reserved      |        |  |      |       |     |       |  |
| 02h    | IRCR1    |      | Rese          | erved  |  | IR_S | SL1-0 | Res | erved |  |
| 03h    | BSR      | BKSE |               | BSR6-0 |  |      |       |     |       |  |
| 04     | h-07h    |      | Reserved      |        |  |      |       |     |       |  |

## Table 90. Bank 5 Bitmap

| R      | egister  | Bits |          |               |          |     |       |        |          |
|--------|----------|------|----------|---------------|----------|-----|-------|--------|----------|
| Offset | Mnemonic | 7    | 6        | 6 5 4 3 2 1 0 |          |     |       |        |          |
| 00-02h | Reserved |      |          |               |          |     |       |        |          |
| 03h    | BSR      | BKSE |          | BSR6-0        |          |     |       |        |          |
| 04h    | IRCR2    |      | Reserved |               | AUX_IRRX | Res | erved | IRMSSL | IR_FDPLX |
| 05-07h | Reserved |      |          |               |          |     |       |        |          |

#### Table 91. Bank 6 Bitmap

| Register |          | Bits     |                  |   |   |        |   |   |   |
|----------|----------|----------|------------------|---|---|--------|---|---|---|
| Offset   | Mnemonic | 7        | 6                | 5 | 4 | 3      | 2 | 1 | 0 |
| 00h      | IRCR3    | SHDM_DS  | SHDM_DS Reserved |   |   |        |   |   |   |
| 01h      |          |          | Reserved         |   |   |        |   |   |   |
| 02h      | SIR_PW   |          | Reserved         |   |   | SPW3-0 |   |   |   |
| 03h      | BSR      | BKSE     | BSR6-0           |   |   |        |   |   |   |
| 04-07h   |          | Reserved |                  |   |   |        |   |   |   |

#### Table 92. Bank 7 Bitmap

| Register |              | Bits    |          |          |         |           |       |                |   |
|----------|--------------|---------|----------|----------|---------|-----------|-------|----------------|---|
| Offset   | Mnemonic     | 7       | 6        | 5        | 4       | 3         | 2     | 1              | 0 |
| 00h      | IRRXDC       |         | DBW2-0   |          |         | DFR4-0    |       |                |   |
| 01h      | IRTXMC       |         | MCPW2-0  |          |         | MCFR4-0   |       |                |   |
| 02h      | RCCFG        | R_LEN   | T_OV     | RXHSC    | RCDM_DS | Reserved  | TXHSC | XHSC RC_MMD1-0 |   |
| 03h      | BSR          | BKSE    |          |          |         | BSR6-0    |       |                |   |
| 04h      | IRCFG1       | STRV_MS |          | SIRC2-0  |         | IRID3     |       | IRIC2-0        |   |
|          | 05h Reserved |         |          |          |         |           |       |                |   |
| 06h      |              |         | Reserved |          |         |           |       |                |   |
| 07h      | IRCFG4       | Rese    | erved    | IRSL0_DS | RXINV   | IRSL12_DS |       | Reserved       |   |

#### 9.5 SERIAL PORT 2 (SP2) WITH INFRARED

#### 9.5.1 General Description

This functional block (SP2) provides advanced, versatile serial communications features with IR capabilities. It supports four modes of operation: UART, Sharp-IR, IrDA 1.0 SIR (hereafter SIR) and Consumer Electronic IR (also called TV Remote or Consumer remote control, hereafter CEIR). In UART mode, the Serial Port can function in 16450-Compatible mode, 16550-Compatible mode, or Extended mode.

Existing 16550-based legacy software is completely and transparently supported. Organization and specific fallback mechanisms switch the Serial Port to 16550-Compatible mode on reset, or when initialized by 16550 software.

#### 9.5.2 UART Register Bank Overview

Eight register banks, each containing eight registers, control Serial Port operation. All registers use the same 8-byte address space to indicate offsets 00h through 07h. The active bank must be selected by the software.

The register bank organization enables access to the banks as required for activation of all module modes, while maintaining transparent compatibility with 16450 or 16550 software.

The Bank Selection register (BSR) selects the active bank and is common to all banks. See Figure 40. Therefore, each bank defines seven new registers.

The default bank selection after system reset is 0.



Figure 40. Register Bank Architecture

Table 93 shows the main functions of the registers in each bank. Banks 0-3 control both UART and IR modes of operation; banks 4-7 control and configure the IR modes only.

Table 93. Register Bank Summary

| Bank | <b>UART Mode</b> | IR Mode | Main Functions                                                  |
|------|------------------|---------|-----------------------------------------------------------------|
| 0    | ✓                | ✓       | Global Control and Status                                       |
| 1    | ✓                | ✓       | Legacy Bank                                                     |
| 2    | ✓                | ✓       | Alternative Baud Generator Divisor, Extended Control and Status |
| 3    | ✓                | ✓       | Module Revision ID and Shadow registers                         |
| 4    |                  | ✓       | IR mode setup                                                   |
| 5    |                  | ✓       | IR Control                                                      |
| 6    |                  | ✓       | IR Physical Layer Configuration                                 |
| 7    |                  | ✓       | CEIR and Optical Transceiver Configuration                      |

#### 9.5.3 SP2 Register Map

All registers are V<sub>DD3</sub> powered.

Table 94. Bank 0 Register Map

| Offset | Mnemonic | Register Name    | Туре |
|--------|----------|------------------|------|
| 00h    | RXD      | Receiver Data    | RO   |
|        | TXD      | Transmitter Data | W    |
| 01h    | IER      | Interrupt Enable | R/W  |

Table 94. Bank 0 Register Map

| Offset | Mnemonic | Register Name                | Туре           |
|--------|----------|------------------------------|----------------|
| 02h    | EIR      | Event Identification         | R              |
|        | FCR      | FIFO Control                 | W              |
| 03h    | LCR      | Link Control                 | W              |
|        | BSR      | Bank Select                  | R/W            |
| 04h    | MCR      | Modem/Mode Control           | R/W            |
| 05h    | LSR      | Link Status                  | R/W            |
| 06h    | MSR      | Modem Status                 | R              |
| 07h    | SPR      | Scratchpad                   | R/W            |
|        | ASCR     | Auxiliary Status and Control | Varies per bit |

Table 95. Bank Selection Encoding

| BSR Bits |   |   |   |   |   |   |   | Bank     | LOD         |
|----------|---|---|---|---|---|---|---|----------|-------------|
| 7        | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Selected | LCR         |
| 0        | х | х | х | х | х | х | х | 0        |             |
| 1        | 0 | х | х | Х | х | х | х | 1        | LCR         |
| 1        | 1 | х | х | х | х | 1 | х | 1        | Written     |
| 1        | 1 | х | х | Х | х | х | 1 | 1        |             |
| 1        | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 2        |             |
| 1        | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 3        |             |
| 1        | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 4        | LCR         |
| 1        | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 5        | Not Written |
| 1        | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 6        |             |
| 1        | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 7        |             |
| 1        | 1 | 1 | 1 | 1 | х | 0 | 0 | Reserved |             |
| 1        | 1 | 0 | х | Х | х | 0 | 0 | Reserved |             |

Table 96. Bank 1 Register Map

| Offset  | Mnemonic | Mnemonic Register Name                    |     |  |  |
|---------|----------|-------------------------------------------|-----|--|--|
| 00h     | LBGD(L)  | Legacy Baud Generator Divisor (Low Byte)  | R/W |  |  |
| 01h     | LBGD(H)  | Legacy Baud Generator Divisor (High Byte) | R/W |  |  |
| 02h     |          | Reserved                                  |     |  |  |
| 03h     | LCR/BSR  | Link Control/Bank Select                  | R/W |  |  |
| 04h - 0 | 7h       | Reserved                                  |     |  |  |

Table 97. Bank 2 Register Map

| Offset | Mnemonic | Register Name                      | Туре |
|--------|----------|------------------------------------|------|
| 00h    | BGD(L)   | Baud Generator Divisor (Low Byte)  | R/W  |
| 01h    | BGD(H)   | Baud Generator Divisor (High Byte) | R/W  |
| 02h    | EXCR1    | Extended Control1                  | R/W  |
| 03h    | BSR      | Bank Select                        | R/W  |
| 04h    | EXCR2    | Extended Control 2                 | R/W  |
| 05h    |          | Reserved                           |      |
| 06h    | TXFLV    | TX_FIFO Level                      | RO   |
| 07h    | RXFLV    | RX_FIFO Level                      | RO   |

#### Table 98. Bank 3 Register Map

| Offset | Mnemonic | Register Name                         | Туре |
|--------|----------|---------------------------------------|------|
| 00h    | MRID     | Module Identification and Revision ID | RO   |
| 01h    | SH_LCR   | Shadow of LCR                         | RO   |
| 02h    | SH_FCR   | Shadow of FIFO Control                | RO   |
| 03h    | BSR      | Bank Select                           | R/W  |
| 04-07h |          | Reserved                              |      |

#### Table 99. Bank 4 Register Map

| Offset | Mnemonic | Register Name | Туре |
|--------|----------|---------------|------|
| 00     | -01h     | Reserved      |      |
| 02h    | IRCR1    | IR Control 1  | R/W  |
| 03h    | BSR      | Bank Select   | R/W  |
| 04-07h |          | Reserved      |      |

#### Table 100. Bank 5 Register Map

| Offset  | Mnemonic | Register Name | Туре |
|---------|----------|---------------|------|
| 00h     | n-02h    | Reserved      |      |
| 03h     | BSR      | Bank Select   | R/W  |
| 04h     | IRCR2    | IR Control 2  | R/W  |
| 05h-07h |          | Reserved      |      |

## Table 101. Bank 6 Register Map

| Offset | Mnemonic | Register Name | Туре |
|--------|----------|---------------|------|
| 00h    | IRCR3    | IR Control 3  | R/W  |
| 01h    |          | Reserved      |      |

Table 101. Bank 6 Register Map

| Offset | Mnemonic | Register Name           | Туре |
|--------|----------|-------------------------|------|
| 02h    | SIR_PW   | SIR Pulse Width Control | R/W  |
| 03h    | BSR      | Bank Select             | R/W  |
| 04     | -07h     | Reserved                |      |

Table 102. Bank 7 Register Map

| Offset | Mnemonic | Register Name                    | Туре |
|--------|----------|----------------------------------|------|
| 00h    | IRRXDC   | IR Receiver Demodulator Control  | R/W  |
| 01h    | IRTXMC   | IR Transmitter Modulator Control | R/W  |
| 02h    | RCCFG    | CEIR Configuration               | R/W  |
| 03h    | BSR      | Bank Select                      | R/W  |
| 04h    | IRCFG1   | IR Interface Configuration 1     | R/W  |
| 051    | n-06h    | Reserved                         |      |
| 07h    | IRCFG4   | IR Interface Configuration 4     | R/W  |

### 9.6 KEYBOARD AND MOUSE CONTROLLER (KBC)

#### 9.6.1 General Description

The KBC is implemented physically as a single hardware module and houses two separate logical devices: a mouse controller (Logical Device 5) and a keyboard controller (Logical Device 6). The KBC is functionally equivalent to the industry standard 8042AH keyboard controller. The 8042AH datasheet can be used as a detailed technical reference for the KBC.

The hardware KBC module is integrated to provide the following pin functions: KBRST (P20), GA20 (P21), KBDAT, KBCLK, MDAT and MCLK. KBRST and GA20 are implemented as bi-directional open-drain pins with internal active pull-up. The key-board and mouse interfaces are implemented as bi-directional open-drain pins. Their internal connections are shown in Figure 41

Ports P10-P17 and P22-P27 of the KBC core are not available on dedicated pins; neither are T0 and T1. P10, P11, P22, P23, P26, P27, T0 and T1 are used to implement the keyboard and mouse interface.

The KBC executes a program fetched from an on-chip 2 Kbyte ROM. The code programmed in this ROM is user-customizable. The KBC has two interrupt request signals: one for the keyboard and one for the mouse. The interrupt requests are implemented using ports P24 and P25 of the KBC core. The interrupt requests are controlled exclusively by the KBC firmware, except for the IRQ type and number, which are set by configuration registers (see Section 3.2.3 on page 39).

The interrupt requests are implemented as bi-directional signals. When an I/O port is read, all unused bits return the value latched in the output registers of the ports.

For KBC firmware that implements interrupt-on-OBF schemes, the following is the recommended implementation:

- 1. Put the data in DBBOUT.
- 2. Set the appropriate port bit to issue an interrupt request.



Figure 41. Keyboard and Mouse Interfaces

## 9.6.2 KBC Register Map

All registers are  $V_{\text{DD3}}$  powered.

Table 103. KBC Register Map

| Offset | Mnemonic | Register Name     | Туре |
|--------|----------|-------------------|------|
| 00h    | DBBOUT   | Read KBC Data     | R    |
| 0011   | DBBIN    | Write KBC Data    | W    |
| 04h    | STATUS   | Read Status       | R    |
| 04h    | DBBIN    | Write KBC Command | W    |

## 9.6.3 KBC Bitmap Summary

Table 104. KBC Bitmap Summary

| Re     | egister  | Bits |                                     |             |             |             |       |     |     |  |
|--------|----------|------|-------------------------------------|-------------|-------------|-------------|-------|-----|-----|--|
| Offset | Mnemonic | 7    | 6                                   | 5           | 4           | 3           | 2     | 1   | 0   |  |
| 00h    | DBBOUT   |      |                                     | KBC         | Data Bits ( | For Read cy | cles) |     |     |  |
| 00h    | DBBIN    |      | KBC Data Bits (For Write cycles)    |             |             |             |       |     |     |  |
| 0.415  | STATUS   |      | General-Pu                          | rpose Flags |             | F1          | F0    | IBF | OBF |  |
| 04h    | DBBIN    |      | KBC Command Bits (For Write cycles) |             |             |             |       |     |     |  |

## 10.0 Device Characteristics

#### 10.1 GENERAL DC ELECTRICAL CHARACTERISTICS

### 10.1.1 Recommended Operating Conditions

| Symbol           | Parameter                     | Min | Тур | Max | Unit |
|------------------|-------------------------------|-----|-----|-----|------|
| V <sub>DD3</sub> | Main 3V Supply Voltage        | 3.0 | 3.3 | 3.6 | V    |
| V <sub>SB3</sub> | Standby 3V Supply Voltage     | 3.0 | 3.3 | 3.6 | V    |
| V <sub>BAT</sub> | Battery Backup Supply Voltage | 2.4 | 3.0 | 3.6 | V    |
| T <sub>A</sub>   | Operating Temperature         | 0   |     | +70 | °C   |

#### 10.1.2 Absolute Maximum Ratings

Absolute maximum ratings are values beyond which damage to the device may occur. Unless otherwise specified, all voltages are relative to ground (V<sub>SS</sub>).

| Symbol           | Parameter                         | Conditions                                                   | Min  | Max                    | Unit        |
|------------------|-----------------------------------|--------------------------------------------------------------|------|------------------------|-------------|
| V <sub>SUP</sub> | Supply Voltage <sup>1</sup>       |                                                              | -0.5 | +4.1                   | ٧           |
| V                | V Installation                    | All other pins                                               | -0.5 | 5.5                    | ٧           |
| V <sub>I</sub>   | Input Voltage                     | LAD3-0, LFRAME, SERIRQ                                       | -0.5 | V <sub>DD3</sub> + 0.5 | <           |
| W                | O. da. d Malka                    | All other pins                                               | -0.5 | 5.5                    | ٧           |
| V <sub>O</sub>   | Output Voltage                    | LAD3-0, LDRQ, SERIRQ                                         | -0.5 | V <sub>DD3</sub> + 0.5 | <b>&gt;</b> |
| T <sub>STG</sub> | Storage Temperature               |                                                              | -65  | +165                   | °C          |
| $P_{D}$          | Power Dissipation                 |                                                              |      | 1                      | W           |
| T <sub>L</sub>   | Lead Temperature Soldering (10 s) |                                                              |      | +260                   | °C          |
|                  | ESD Tolerance                     | $C_{ZAP} = 100 \text{ pF}$ $R_{ZAP} = 1.5 \text{ K}\Omega^2$ | 2000 |                        | ٧           |

#### 10.1.3 Capacitance

| Symbol           | Parameter                   | Conditions                                                        | Min <sup>2</sup> | Typ <sup>1</sup> | Max <sup>2</sup> | Unit |
|------------------|-----------------------------|-------------------------------------------------------------------|------------------|------------------|------------------|------|
| C <sub>IN</sub>  | Input Pin Capacitance       |                                                                   |                  | 4                | 5                | pF   |
| C <sub>INC</sub> | LPC Clock Input Capacitance | PCI_CLK                                                           | 5                | 8                | 12               | pF   |
| C <sub>PCI</sub> | LPC Pin Capacitance         | LAD3-0, <u>LFRAME</u> , <u>PCI_RESET</u> ,<br>SERIRQ, <u>LDRQ</u> |                  | 8                | 10               | pF   |
| C <sub>IO</sub>  | I/O Pin Capacitance         |                                                                   |                  | 8                | 10               | pF   |
| Co               | Output Pin Capacitance      |                                                                   |                  | 6                | 8                | pF   |

<sup>1.</sup>  $T_A = 25^{\circ}C$ ; f = 1 MHz.

<sup>1.</sup>  $V_{SUP}$  is  $V_{DD3}$ ,  $V_{SB3}$ . 2. Value based on test complying with RAI-5-048-RA human body model ESD testing.

<sup>2.</sup> Not tested. Guaranteed by characterization.

## 10.0 Device Characteristics (Continued)

#### 10.1.4 Power Consumption under Recommended Operating Conditions

| Symbol             | Parameter                                                                | Conditions <sup>1</sup>                          | Тур | Max <sup>2</sup> | Unit |
|--------------------|--------------------------------------------------------------------------|--------------------------------------------------|-----|------------------|------|
| I <sub>DD3</sub>   | V <sub>DD3</sub> Average Supply Current                                  | $V_{IL}$ = 0.5V, $V_{IH}$ = 2.4V, No Load        | 14  | 20               | mA   |
| I <sub>DD3LP</sub> | V <sub>DD3</sub> Quiescent Supply Current in Low Power Mode <sup>3</sup> | $V_{IL} = V_{SS}$ , $V_{IH} = V_{DD3}$ , No Load | 0.5 | 0.8              | mA   |
| I <sub>SB3</sub>   | V <sub>SB3</sub> Average Supply Current                                  | $V_{IL}$ = 0.5V, $V_{IH}$ = 2.4V, No Load        | 21  | 30               | mA   |
| I <sub>SB3LP</sub> | V <sub>SB3</sub> Quiescent Supply Current in Low Power Mode <sup>3</sup> | $V_{IL} = V_{SS}$ , $V_{IH} = V_{SB3}$ , No Load | 5   | TBD              | mA   |
| I <sub>BAT</sub>   | V <sub>BAT</sub> Battery Supply Current                                  | $V_{DD3}$ , $V_{SB3} = 0V$ , $V_{BAT} = 3V$      | 0.2 | 0.4              | μΑ   |

- 1. All parameters specified for  $0^{\circ}\text{C} \le T_{A} \le 70^{\circ}\text{C}$ ;  $V_{DD3}$  and  $V_{SB3} = 3.3V \pm 10\%$  unless otherwise specified.
- 2. Not tested. Guaranteed by characterization.
- 3. All the modules disabled; no LPC bus activity.

#### 10.1.5 Voltage Thresholds

| Symbol              | Parameter <sup>1</sup>                 | Min <sup>2</sup> | Тур | Max <sup>2</sup> | Unit |
|---------------------|----------------------------------------|------------------|-----|------------------|------|
| V <sub>DD3ON</sub>  | V <sub>DD3</sub> Detected as Power-on  | 2.3              | 2.6 | 2.9              | V    |
| V <sub>DD3OFF</sub> | V <sub>DD3</sub> Detected as Power-off | 2.1              | 2.5 | 2.8              | V    |
| V <sub>SB3ON</sub>  | V <sub>SB3</sub> Detected as Power-on  | 2.3              | 2.6 | 2.9              | V    |
| V <sub>SB3OFF</sub> | V <sub>SB3</sub> Detected as Power-off | 2.1              | 2.5 | 2.8              | V    |
| V <sub>BATLOW</sub> | V <sub>BAT</sub> Detected as "Low"     |                  |     | 2.3              | V    |

- 1. All parameters specified for  $0^{\circ}C \le T_A \le 70^{\circ}C$ .
- 2. Not tested. Guaranteed by characterization.

#### 10.2 DC CHARACTERISTICS OF PINS, BY I/O BUFFER TYPES

The following tables summarize the DC characteristics of all device pins described in Section 1.2 on page 15. The characteristics describe the general I/O buffer types defined in Table 1 on page 15. For exceptions, refer to Section 10.2.13 on page 217. The DC characteristics of the LPC interface meet the *PCI Local Bus Specification (Rev 2.2 December 18, 1998)* for 3.3V DC signaling.

#### 10.2.1 Input, TTL Compatible

#### Symbol: INT

| Symbol                       | Parameter             | Conditions               | Min               | Max              | Unit |
|------------------------------|-----------------------|--------------------------|-------------------|------------------|------|
| V <sub>IH</sub>              | Input High Voltage    |                          | 2.0               | 5.5 <sup>1</sup> | ٧    |
| V <sub>IL</sub>              | Input Low Voltage     |                          | -0.5 <sup>1</sup> | 0.8              | V    |
| I <sub>IL</sub> <sup>2</sup> | Input Leakage Current | $0 < V_{IN} < V_{SUP}^3$ |                   | ±1               | μΑ   |

- 1. Not tested. Guaranteed by design.
- 2. Input leakage current includes the output leakage of the bi-directional buffers with TRI-STATE outputs.
- 3.  $V_{SUP}$  is  $V_{DD3}$  or  $V_{SB3}$  according to the input power well.

## 10.0 Device Characteristics (Continued)

#### 10.2.2 Input, TTL Compatible, with Schmitt Trigger

Symbol: IN<sub>TS</sub>

| Symbol                       | Parameter             | Conditions                 | Min               | Max              | Unit |
|------------------------------|-----------------------|----------------------------|-------------------|------------------|------|
| V <sub>IH</sub>              | Input High Voltage    |                            | 2.0               | 5.5 <sup>1</sup> | V    |
| V <sub>IL</sub>              | Input Low Voltage     |                            | -0.5 <sup>1</sup> | 0.8              | V    |
| V <sub>HY</sub>              | Input Hysteresis      |                            | 250 <sup>2</sup>  |                  | mV   |
| I <sub>IL</sub> <sup>3</sup> | Input Leakage Current | $0 < V_{IN} < V_{SUP}^{4}$ |                   | ±1               | μΑ   |

- 1. Not tested. Guaranteed by design.
- 2. Not tested. Guaranteed by characterization.
- 3. Input leakage current includes the output leakage of the bi-directional buffers with TRI-STATE outputs.
- 4.  $V_{SUP}$  is  $V_{DD3}$  or  $V_{SB3}$  according to the input power well.

#### 10.2.3 Input, TTL Compatible, with 200 mV Schmitt Trigger

Symbol: IN<sub>TS2</sub>

| Symbol                       | Parameter             | Conditions                                          | Min               | Max              | Unit |
|------------------------------|-----------------------|-----------------------------------------------------|-------------------|------------------|------|
| V <sub>IH</sub>              | Input High Voltage    |                                                     | 2.0               | 5.5 <sup>1</sup> | V    |
| V <sub>IL</sub>              | Input Low Voltage     |                                                     | -0.5 <sup>1</sup> | 0.8              | V    |
| V <sub>HY</sub>              | Input Hysteresis      |                                                     | 200 <sup>2</sup>  |                  | mV   |
| I <sub>IL</sub> <sup>3</sup> | Input Leakage Current | 0 < V <sub>IN</sub> < V <sub>SUP</sub> <sup>4</sup> |                   | ±1               | μА   |

- 1. Not tested. Guaranteed by design.
- 2. Not tested. Guaranteed by characterization.
- 3. Input leakage current includes the output leakage of the bi-directional buffers with TRI-STATE outputs.
- 4.  $V_{SUP}$  is  $V_{DD3}$  or  $V_{SB3}$  according to the input power well.

#### 10.2.4 Input, TTL Compatible, with 400 mV Schmitt Trigger

Symbol: IN<sub>TS4</sub>

| Symbol                       | Parameter             | Conditions                                          | Min               | Max              | Unit |
|------------------------------|-----------------------|-----------------------------------------------------|-------------------|------------------|------|
| V <sub>IH</sub>              | Input High Voltage    |                                                     | 2.0               | 5.5 <sup>1</sup> | ٧    |
| V <sub>IL</sub>              | Input Low Voltage     |                                                     | -0.5 <sup>1</sup> | 0.8              | ٧    |
| V <sub>HY</sub>              | Input Hysteresis      |                                                     | 400 <sup>2</sup>  |                  | mV   |
| I <sub>IL</sub> <sup>3</sup> | Input Leakage Current | 0 < V <sub>IN</sub> < V <sub>SUP</sub> <sup>4</sup> |                   | ±1               | μΑ   |

- 1. Not tested. Guaranteed by design.
- 2. Not tested. Guaranteed by characterization.
- 3. Input leakage current includes the output leakage of the bi-directional buffers with TRI-STATE outputs.
- 4.  $V_{SUP}$  is  $V_{DD3}$  or  $V_{SB3}$  according to the input power well.

### 10.2.5 Input, PCI 3.3V Compatible

Symbol: IN<sub>PCI</sub>

| Symbol                       | Parameter             | Conditions             | Min                 | Max                 | Unit |
|------------------------------|-----------------------|------------------------|---------------------|---------------------|------|
| V <sub>IH</sub>              | Input High Voltage    |                        | 0.5 V <sub>DD</sub> | $V_{DD} + 0.5^{1}$  | V    |
| V <sub>IL</sub>              | Input Low Voltage     |                        | -0.5 <sup>1</sup>   | 0.3 V <sub>DD</sub> | V    |
| I <sub>IL</sub> <sup>2</sup> | Input Leakage Current | $0 < V_{IN} < V_{DD3}$ |                     | ±1                  | μΑ   |

<sup>1.</sup> Not tested. Guaranteed by design.

## 10.2.6 Input, SMBus Compatible

Symbol:  $IN_{SM}$ 

| Symbol                       | Parameter             | Conditions                            | Min               | Max              | Unit |
|------------------------------|-----------------------|---------------------------------------|-------------------|------------------|------|
| V <sub>IH</sub>              | Input High Voltage    |                                       | 1.4               | 5.5 <sup>1</sup> | V    |
| V <sub>IL</sub>              | Input Low Voltage     |                                       | -0.5 <sup>1</sup> | 0.8              | V    |
| I <sub>IL</sub> <sup>2</sup> | Input Leakage Current | 0 < V <sub>IN</sub> < V <sub>SB</sub> |                   | ±1               | μΑ   |

<sup>1.</sup> Not tested. Guaranteed by design.

## 10.2.7 Analog Input

Symbol: Al

| Symbol          | Parameter             | Conditions        | Min | Max              | Unit |
|-----------------|-----------------------|-------------------|-----|------------------|------|
| V <sub>IR</sub> | Input Voltage Range   |                   | 0   | 5.5 <sup>1</sup> | V    |
| I <sub>IL</sub> | Input Leakage Current | $V_{IN} = V_{IR}$ |     | 300              | μΑ   |

<sup>1.</sup> Not tested. Guaranteed by characterization.

### 10.2.8 Output, TTL/CMOS Compatible, Push-Pull Buffer

Symbol:  $O_{p/n}$ 

Output, TTL/CMOS Compatible, rail-to-rail push-pull buffer that is capable of sourcing p mA and sinking n mA

| Symbol          | Parameter           | Conditions               | Min                                 | Max | Unit |
|-----------------|---------------------|--------------------------|-------------------------------------|-----|------|
| V <sub>OH</sub> | Output High Voltage | $I_{OH} = -p \text{ mA}$ | 2.4                                 |     | V    |
|                 |                     | I <sub>OH</sub> = -50 μA | V <sub>SUP</sub> - 0.2 <sup>1</sup> |     | ٧    |
| V <sub>OL</sub> | Output Low Voltage  | $I_{OL} = n \text{ mA}$  |                                     | 0.4 | ٧    |
|                 |                     | I <sub>OL</sub> = 50 μA  |                                     | 0.2 | V    |

<sup>1.</sup>  $V_{SUP}$  is  $V_{DD3}$  or  $V_{SB3}$  according to the output power well.

<sup>2.</sup> Input leakage current includes the output leakage of the bi-directional buffers with TRI-STATE outputs.

<sup>2.</sup> Input leakage current includes the output leakage of the bidirectional buffers with TRI-STATE outputs.

### 10.2.9 Output, TTL/CMOS Compatible, Open-Drain Buffer

Symbol:  $OD_n$ 

Output, TTL/CMOS-compatible open-drain output buffer capable of sinking n mA. Output from these signals is open-drain and is never forced high.

| Symbol          | Parameter          | Conditions              | Min | Max | Unit |
|-----------------|--------------------|-------------------------|-----|-----|------|
| V <sub>OL</sub> | Output Low Voltage | $I_{OL} = n \text{ mA}$ |     | 0.4 | ٧    |
|                 |                    | I <sub>OL</sub> = 50 μA |     | 0.2 | V    |

# 10.2.10 Output, PCI 3.3V Compatible

Symbol: OPCI

| Symbol          | Parameter           | Conditions                 | Min                  | Max                  | Unit |
|-----------------|---------------------|----------------------------|----------------------|----------------------|------|
| V <sub>OH</sub> | Output High Voltage | I <sub>out</sub> = -500 μA | 0.9 V <sub>DD3</sub> |                      | ٧    |
| V <sub>OL</sub> | Output Low Voltage  | l <sub>out</sub> = 1500 μA |                      | 0.1 V <sub>DD3</sub> | V    |

### 10.2.11 Analog Output

Symbol: AO

| Symbol          | Parameter              | Conditions                                                               | Min                                    | Max              | Unit |
|-----------------|------------------------|--------------------------------------------------------------------------|----------------------------------------|------------------|------|
| V <sub>OR</sub> | Output Voltage Range   |                                                                          | 0                                      | 5.5 <sup>1</sup> | ٧    |
| V <sub>OD</sub> | Output Drive Voltage   | $I_{out} = -3.6 \text{ mA}$                                              | V <sub>SUP</sub> <sup>2</sup> – 150 mV |                  |      |
| l <sub>OL</sub> | Output Leakage Current | V <sub>OUT</sub> = V <sub>OR</sub> , V <sub>SUP</sub> < V <sub>OUT</sub> |                                        | 20               | μА   |

<sup>1.</sup> Not tested. Guaranteed by characterization.

# 10.2.12 Input/Output Switch, SMBus Compatible

Symbol:  $SW_{SM}$ 

| Symbol           | Parameter                       | Conditions                                | Min              | Max              | Unit |
|------------------|---------------------------------|-------------------------------------------|------------------|------------------|------|
| V <sub>DRP</sub> | Pin-to-Pin Voltage Drop         | $I_{SW} = \pm 3$ mA, Switch Closed        |                  | 150 <sup>1</sup> | mV   |
| V <sub>ISC</sub> | Input Voltage for Switch Closed | $I_{SW} = \pm 3 \text{ mA}$               | 1.5 <sup>1</sup> |                  | V    |
| V <sub>ISO</sub> | Input Voltage for Switch Open   | I <sub>SW</sub> = ±20 μA                  |                  | 2.25             | V    |
| I <sub>IL</sub>  | Input Leakage Current           | V <sub>ISO</sub> < V <sub>IN</sub> < 5.5V |                  | ±20 <sup>1</sup> | μА   |

<sup>1.</sup> Not tested. Guaranteed by characterization.

<sup>2.</sup>  $V_{SUP}$  is  $V_{DD3}$  or  $V_{SB3}$  according to the pin power well.

### 10.2.13 Exceptions

- 1. All pins are 5V tolerant except for the output pins with PCI (O<sub>PCI</sub>) buffer types.
- 2. All pins are back-drive protected except for the output pins with PCI (O<sub>PCI</sub>) buffer types.
- The following pins have an internal static pull-up resistor (when enabled) and therefore may have leakage current from V<sub>SUP</sub> (when V<sub>IN</sub> = 0): SWD, ACK, AFD\_DSTRB, ERR, INIT, PE, SLIN\_ASTRB, STB\_WRITE, KBRST, GA20, SIOPME, GPIOE00-07, GPIOE10-17, GPO11-13 PWRGD\_PS, CPU\_PRESENT, PRIMARY\_HD, SECONDARY\_HD, SCSI.
- 4. The following pins have an internal static pull-down resistor (when enabled) and therefore may have leakage current to V<sub>SS</sub> (when V<sub>IN</sub> = V<sub>SIIP</sub>): BUSY\_WAIT, PE and SLCT, GPIOE14, GPIOE00 (on pin 118), GPIOE07 (on pin 128).
- 5. The following strap pins have an internal static pull-up resistor enabled during Power-Up reset and therefore may have leakage current to V<sub>SUP</sub> (when V<sub>IN</sub> = 0): BADDR, TRIS, TEST, VsbStrap1, VddStrap1, VddStrap2.
- When V<sub>DD3</sub> = 0V, the following pins present a DC load to V<sub>SS</sub> of 30 KΩ minimum (not tested, guaranteed by design) for a pin voltage of 0V to 3.6V: CTS1, CTS2, DCD1, DCD2, DSR1, DSR2, DTR\_BOUT1, DTR\_BOUT2, RI1, RI2, RTS1, RTS2, SIN1, SIN2, SOUT1, SOUT2.
- 7. Output from SLCT, BUSY\_WAIT (and PE if bit 2 of PP Confg0 register is 0) is open-drain in all SPP modes except in SPP-Compatible mode when the setup mode is ECP-based FIFO and bit 4 of the Control2 parallel port register is 1. Otherwise, output from these signals is level 2. External 4.7 KΩ pull-up resistors should be used.
- 8. Output from ACK, ERR (and PE if bit 2 of PP Confg0 register is set to 1) is open-drain in all SPP modes except in SPP-Compatible mode when the setup mode is ECP-based FIFO and bit 4 of the Control2 parallel port register is set to 1. Otherwise, output from these signals is level 2. External 4.7 KΩ pull-up resistors should be used.
- Output from STB, AFD, INIT and SLIN is open-drain in all SPP modes, except in SPP-Compatible mode when the setup
  mode is ECP-based (FIFO). Otherwise, output from these signals is level 2. External 4.7 KΩ pull-up resistors should be
  used.
- 10.  $I_{OH}$  is valid for a GPIO pin only when it is not configured as open-drain.
- 11. In XOR Tree mode, the buffer type of the input pins participating in the XOR Tree is IN<sub>T</sub> (Input, TTL compatible), regardless of the buffer type of these pins in normal device operation mode (see Section 1.4 on page 21).

### 10.2.14 Terminology

**Back-Drive Protection.** A pin that is back-drive protected does not sink current into the supply when an input voltage higher than the supply, but below the pin's maximum input voltage, is applied to the pin. This is true even when the supply is inactive. Note that active pull-up resistors and active output buffers are typically not back-drive protected.

**5-Volt Tolerance.** An input signal that is 5V tolerant can operate with input voltage of up to 5V even though the supply to the device is only 3.3V. The actual maximum input voltage allowed to be supplied to the pin is indicated by the maximum high voltage allowed for the input buffer. Note that some pins have multiple buffers, not all of which are 5V tolerant. In such cases, there is a note that indicates at what conditions a 5V input may be applied to the pin; if there is no note, the low maximum voltage among the buffers is the maximum voltage allowed for the pin.

### 10.3 INTERNAL RESISTORS

### **DC Test Conditions**

## **Pull-Up Resistor Test Circuit**

# $V_{SUP}$ **Device** Under $\leq R_{PU}$ **Test** Pin

### **Pull-Down Resistor Test Circuit**



Figure 42. Internal Resistor Test Conditions,  $T_A = 0$ °C to 70°C,  $V_{SUP} = 3.3V$ 



Figure 43. Internal Pull-Down Resistor for Straps, T<sub>A</sub> = 0°C to 70°C, V<sub>SUP</sub> = 3.3V

Notes for Figures 42 and 43:

- 1.  $V_{SUP}$  is  $V_{DD3}$  or  $V_{SB3}$  according to the pin power well.
- 2. The equivalent resistance of the pull-up resistor is calculated by  $R_{PU} = (V_{SUP} V_{PIN}) / I_{PU}$ .
- 3. The equivalent resistance of the pull-down resistor is calculated by  $R_{PD} = V_{PIN} / I_{PD}$ .

## 10.3.1 Pull-Up Resistor

Symbol: PUnn

| Symbol          | Parameter                     | Conditions <sup>1</sup>    | Min <sup>2</sup> | Typical | Max <sup>2</sup> | Unit |
|-----------------|-------------------------------|----------------------------|------------------|---------|------------------|------|
| R <sub>PU</sub> | Pull-up equivalent resistance | $V_{PIN} = 0V$             | nn – 30%         | nn      | nn + 30%         | ΚΩ   |
|                 |                               | $V_{PIN} = 0.8 V_{SUP}^3$  |                  |         | nn – 38%         | ΚΩ   |
|                 |                               | $V_{PIN} = 0.17 V_{SUP}^3$ | nn – 35%         |         |                  | ΚΩ   |

- 1. TA =  $0^{\circ}$ C to  $70^{\circ}$ C,  $V_{SUP} = 3.3V$ . 2. Not tested. Guaranteed by characterization.
- 3. For strap pins only.

### 10.3.2 Pull-Down Resistor

Symbol: PD<sub>nn</sub>

| Symbol   | Parameter                       | Conditions <sup>1</sup> | Min <sup>2</sup> | Typical | Max <sup>2</sup> | Unit |
|----------|---------------------------------|-------------------------|------------------|---------|------------------|------|
| $R_{PD}$ | Pull-down equivalent resistance | $V_{PIN} = V_{SUP}$     | nn – 30%         | nn      | nn + 30%         | KΩ   |

<sup>1.</sup> TA =  $0^{\circ}$ C to  $70^{\circ}$ C,  $V_{SUP} = 3.3V$ . 2. Not tested. Guaranteed by characterization.

### 10.4 AC ELECTRICAL CHARACTERISTICS

### 10.4.1 AC Test Conditions

# **Load Circuit AC Testing Input, Output Waveform** $V_{SUP}$ (unless otherwise specified) **Test Points** 8.0 Device Output Input Under Test

Figure 44. AC Test Conditions,  $T_A = 0$ °C to 70°C,  $V_{SUP} = 3.3V \pm 10\%$ 

### Notes:

- 1.  $V_{SUP}$  is either  $V_{DD3}$  or  $V_{SB3}$ , according to the pin power well.
- 2.  $C_L = 50$  pF for all output pins except the following pin groups:
  - C<sub>1</sub> = 100 pF for Serial Port 1 and 2 pins (see Section 1.4.2 on page 21), Parallel Port pins (see Section 1.4.4 on page 22) and Floppy Disk Controller pins (see Section 1.4.5 on page 23).

  - $-C_L = 40 \text{ pF for } \overline{\text{IDE\_RSTDRV}} \text{ pin.}$  $-C_L = 400 \text{ pF for SMBus pins (see "SMBus Voltage Translation and Isolation Timing" on page 235).}$

These values include both jig and oscilloscope capacitance.

- for push-pull output pins.

  - $S_1 = V_{SUP}$  for high impedance to active low and active low to high-impedance transition measurements.  $S_1 = GND$  for high impedance to active high and active high to high-impedance transition measurements.  $R_L = 1.0 \ K\Omega$  for all the pins
- 4. For the FDC open-drain interface pins,  $S_1 = V_{DD3}$  and  $R_L = 150\Omega$ .

### 10.4.2 Reset Timing

### V<sub>SB</sub> Power-Up Reset

| Symbol            | Figure | Description                                                            | Reference Co                     | Reference Conditions               |                   |                                                                                |
|-------------------|--------|------------------------------------------------------------------------|----------------------------------|------------------------------------|-------------------|--------------------------------------------------------------------------------|
| t <sub>IRST</sub> | 45     | Internal Power-Up Reset                                                | V <sub>SB3</sub> power-up to     | Ended by<br>32 KHz<br>Clock Domain |                   | t <sub>32KW</sub> + t <sub>32KVAL</sub> <sup>2</sup> +<br>17 * t <sub>CP</sub> |
|                   | 46     | Time                                                                   | end of internal reset            | Ended by PCI_RESET                 |                   | t <sub>LRST</sub>                                                              |
| t <sub>LRST</sub> | 46     | PCI_RESET active time                                                  | V <sub>SB3</sub> power-up to end | of PCI_RESET                       | 10 ms             |                                                                                |
| t <sub>IPLV</sub> | 46     | Internal VsbStrap1 strap pull-<br>up resistor, valid time <sup>3</sup> | Before end of internal reset     |                                    | t <sub>IRST</sub> |                                                                                |
| t <sub>EPLV</sub> | 46     | External VsbStrap1 strap pull-down resistor, valid time                | Before end of internal reset     |                                    | t <sub>IRST</sub> |                                                                                |

- 1. Not tested. Guaranteed by design.
- 2.  $t_{32KW} + t_{32KVAL}$  from  $V_{SB3}$  power-up to 32 KHz domain toggling; see "Low-Frequency Clock Timing" on page 223.
- 3. Active only during V<sub>SB3</sub> Power-Up reset.

(Pull-Down)

# V<sub>SB3</sub> (Power) 32 KHz Domain (Internal) V<sub>SB</sub> Power-Up Reset (Internal) PCI\_RESET Internal VsbStrap1 Strap External VsbStrap1 Strap

Figure 45. Internal  $V_{SB}$  Power-Up Reset - Ended by 32 KHz Clock



Figure 46. Internal  $V_{SB}$  Power-Up Reset - Ended by  $\overline{PCI\_RESET}$ 

# **V<sub>DD</sub>** Power-Up Reset

| Symbol            | Figure | Description                                              | Reference Conditions                               | Min <sup>1</sup>  | Max <sup>1</sup>  |
|-------------------|--------|----------------------------------------------------------|----------------------------------------------------|-------------------|-------------------|
| t <sub>IRST</sub> | 47     | Internal Power-Up reset time                             | V <sub>DD3</sub> power-up to end of internal reset |                   | t <sub>LRST</sub> |
| t <sub>LRST</sub> | 47     | PCI_RESET active time                                    | V <sub>DD3</sub> power-up to end of PCI_RESET      | 10 ms             | 2.5 s             |
| t <sub>IPLV</sub> | 47     | Internal strap pull-up resistor, valid time <sup>2</sup> | Before end of internal reset                       | t <sub>IRST</sub> |                   |
| t <sub>EPLV</sub> | 47     | External strap pull-down resistor, valid time            | Before end of internal reset                       | t <sub>IRST</sub> |                   |

- 1. Not tested. Guaranteed by design.
- 2. Active only during  $V_{DD3}$  Power-Up reset.



Figure 47. Internal  $V_{DD}$  Power-Up Reset

### **Hardware Reset**

| Symbol            | Figure | Description           | Reference Conditions | Min    | Max |
|-------------------|--------|-----------------------|----------------------|--------|-----|
| t <sub>WRST</sub> | 48     | PCI_RESET pulse width |                      | 100 ns |     |



Figure 48. Hardware Reset

# 10.4.3 Clock Timing

### **High-Frequency Clock Timing**

|                 |        |                                                                    | Reference                                     |                         | CLOCKI14 |                         |       |
|-----------------|--------|--------------------------------------------------------------------|-----------------------------------------------|-------------------------|----------|-------------------------|-------|
| Symbol          | Figure | Clock Input Parameters                                             | Conditions                                    | Min                     | Тур      | Max                     | Units |
| t <sub>CH</sub> | 49     | Clock High Pulse Width <sup>1</sup>                                |                                               | 20                      |          |                         | ns    |
| t <sub>CL</sub> | 49     | Clock Low Pulse Width <sup>1</sup>                                 |                                               | 20                      |          |                         | ns    |
| t <sub>CP</sub> | 49     | Clock Period <sup>1</sup> (50%-50%)                                |                                               | 69.14                   | 69.84    | 70.54                   | ns    |
| F <sub>CK</sub> | -      | Clock Frequency                                                    |                                               | F <sub>CKTYP</sub> – 1% | 14.31818 | F <sub>CKTYP</sub> + 1% | MHz   |
| t <sub>CR</sub> | 49     | Clock Rise Time <sup>1</sup> (V <sub>IL</sub> to V <sub>IH</sub> ) |                                               |                         |          | 5 <sup>2</sup>          | ns    |
| t <sub>CF</sub> | 49     | Clock Fall Time <sup>1</sup> (V <sub>IH</sub> to V <sub>IL</sub> ) |                                               |                         |          | 5 <sup>2</sup>          | ns    |
| t <sub>CE</sub> | 50     | Clock Generator Enable                                             | RE PCI_RESET<br>to Clock Generator<br>enabled |                         |          | 80                      | μs    |

- 1. Not tested. Guaranteed by design.
- 2. Recommended value.

|                   |      |                                     | Reference                        | INT48M |       |     |       |
|-------------------|------|-------------------------------------|----------------------------------|--------|-------|-----|-------|
| Sym.              | Fig. | Internal Clock Parameter            | Conditions                       | Min    | Тур   | Max | Units |
| t <sub>CP</sub>   | 49   | Clock Period <sup>1</sup> (50%-50%) |                                  |        | 20.83 |     | ns    |
| F <sub>CK</sub>   | _    | Clock Frequency                     |                                  |        | 48    |     | MHz   |
| t <sub>48MD</sub> | 50   | Clock Wake-Up Time <sup>1</sup>     | After Clock<br>Generator enabled |        |       | 500 | μs    |

1. Not tested. Guaranteed by characterization.



Figure 49. High-Frequency Clock Waveform Timing



# **Low-Frequency Clock Timing**

| 0                   | <b>_</b> : | lata mad Ola ala Damana             | Defenses One division                           |                          | INT32K                          |                          | 1122  |
|---------------------|------------|-------------------------------------|-------------------------------------------------|--------------------------|---------------------------------|--------------------------|-------|
| Symbol              | Figure     | Internal Clock Parameters           | Reference Conditions                            | Min                      | Тур                             | Max                      | Units |
| t <sub>CP</sub>     | 51         | Clock Period <sup>1</sup> (50%-50%) | After V <sub>SB3</sub> power-up                 | 21.3623                  | 30.517578                       | 39.6728                  |       |
| TICEL I ST I        |            | 1                                   | After CLOCKI14 valid                            | 30.2124                  | 30.517578                       | 30.8227                  | μs    |
|                     |            | Clock Period <sup>1</sup> (50%-50%) | When V <sub>DD3</sub> does not exist            | 27.465820                | 30.517578                       | 33.569336                |       |
| F <sub>CK</sub>     |            | Clock Frequency                     | After V <sub>SB3</sub> power-up                 | F <sub>32TYP</sub> – 30% | 32.768<br>(F <sub>32TYP</sub> ) | F <sub>32TYP</sub> + 30% |       |
|                     | _          | Olask Farman                        | After CLOCKI14 valid                            | F <sub>32TYP</sub> – 1%  | 32.768<br>(F <sub>32TYP</sub> ) | F <sub>32TYP</sub> + 1%  | KHz   |
| F <sub>CKL</sub>    |            | Clock Frequency When vexist         | When V <sub>DD3</sub> does not exist            | F <sub>32TYP</sub> – 10% | 32.768<br>(F <sub>32TYP</sub> ) | F <sub>32TYP</sub> + 10% |       |
| t <sub>32KW</sub>   | 51         | Clock wake-up time <sup>1</sup>     | V <sub>SB3</sub> stable to clock start toggling |                          |                                 | 5                        | ms    |
| t <sub>32KVAL</sub> | 51         | Clock valid time <sup>1</sup>       | Clock start toggling to clock valid             |                          |                                 | 1                        | ms    |

<sup>1.</sup> Not tested. Guaranteed by characterization.



Figure 51. Internal 32 KHz (INT32K) and CLOCKO32 Timing

### 10.4.4 LPC Interface Timing

The AC characteristics of the LPC interface meet the PCI Local Bus Specification (Rev 2.2 December 18, 1998) for 3.3V DC signaling.

### PCI\_CLK and PCI\_RESET

| Symbol             | Parameter                          | Min | Max | Units |
|--------------------|------------------------------------|-----|-----|-------|
| t <sub>CYC</sub> 1 | PCI_CLK Cycle Time                 | 30  |     | ns    |
| t <sub>HIGH</sub>  | PCI_CLK High Time <sup>2</sup>     | 11  |     | ns    |
| t <sub>LOW</sub>   | PCI_CLK Low Time <sup>2</sup>      | 11  |     | ns    |
| _                  | PCI_CLK Slew Rate <sup>2,3</sup>   | 1   | 4   | V/ns  |
| _                  | PCI_RESET Slew Rate <sup>2,4</sup> | 50  |     | mV/ns |

- 1. The PCI may have any clock frequency between nominal DC and 33 MHz. Device operational parameters at frequencies under 16 MHz are guaranteed by design rather than by testing. The clock frequency may be changed at any time during the operation of the system as long as the clock edges remain "clean" (monotonic) and the minimum cycle high and low times are not violated. The clock may only be stopped in a low state.
- 2. Not tested. Guaranteed by characterization.
- 3. Rise and fall times are specified in terms of the edge rate measured in V/ns. This slew rate must be met across the minimum peak-to-peak portion of the clock wavering (0.2  $\star$  V<sub>DD3</sub> to 0.6  $\star$  V<sub>DD3</sub>) as shown below.
- 4. The minimum PCI\_RESET slew rate applies only to the rising (de-assertion) edge of the reset signal and ensures that system noise cannot make an otherwise monotonic signal appear to bounce in the switching range.



# **LPC Signals**

| Symbol           | Figure  | Description           | Reference Conditions | Min | Max | Unit |
|------------------|---------|-----------------------|----------------------|-----|-----|------|
| t <sub>VAL</sub> | Outputs | Output Valid Delay    | After RE of CLK      | 2   | 11  | ns   |
| t <sub>ON</sub>  | Outputs | Float to Active Delay | After RE of CLK      | 2   |     | ns   |
| t <sub>OFF</sub> | Outputs | Active to Float Delay | After RE of CLK      |     | 28  | ns   |
| t <sub>SU</sub>  | Inputs  | Input Setup Time      | Before RE of CLK     | 7   |     | ns   |
| t <sub>HL</sub>  | Inputs  | Input Hold Time       | After RE of CLK      | 0   |     | ns   |

# Outputs

 $V_{DD3} = 3.3V \pm 10\%$ 

PCI\_CLK

LAD3–LAD0, LDRQ, SERIRQ

LAD3-LAD0, SERIRQ



## Inputs

 $V_{DD3}=3.3V~\pm10\%$ 

PCI\_CLK

LAD3-LAD0, LFRAME SERIRQ



# 10.4.5 FDC Timing

# **FDC Write Data Timing**

| Symbol           | Parameter                                   | Min                                                         | Max | Unit |
|------------------|---------------------------------------------|-------------------------------------------------------------|-----|------|
| t <sub>HDH</sub> | HDSEL Hold from WGATE Inactive <sup>1</sup> | 100                                                         |     | μs   |
| t <sub>HDS</sub> | HDSEL Setup to WGATE Active <sup>1</sup>    | 100                                                         |     | μs   |
| t <sub>WDW</sub> | Write Data Pulse Width <sup>1</sup>         | See $t_{DRP}$ $t_{ICP}$ and $t_{WDW}$ values in table below |     |      |

<sup>1.</sup> Not tested. Guaranteed by design.



| Data Rate | t <sub>DRP</sub> | t <sub>ICP</sub>                  | t <sub>ICP</sub> Nominal | t <sub>WDW</sub>     | t <sub>WDW</sub> Minimum | Unit |
|-----------|------------------|-----------------------------------|--------------------------|----------------------|--------------------------|------|
| 1 Mbps    | 1000             | 6 x t <sub>CP</sub> <sup>1</sup>  | 125                      | 2 x t <sub>ICP</sub> | 250                      | ns   |
| 500 Kbps  | 2000             | 6 x t <sub>CP</sub> <sup>1</sup>  | 125                      | 2 x t <sub>ICP</sub> | 250                      | ns   |
| 300 Kbps  | 3333             | 10 x t <sub>CP</sub> <sup>1</sup> | 208                      | 2 x t <sub>ICP</sub> | 375                      | ns   |
| 250 Kbps  | 4000             | 12 x t <sub>CP</sub> <sup>1</sup> | 250                      | 2 x t <sub>ICP</sub> | 500                      | ns   |

<sup>1.</sup>  $t_{CP}$  is the clock period defined for CLOCKI in "Clock Timing" on page 222.

# **FDC Drive Control Timing**

| Symbol           | Parameter                                  | Min              | Max | Unit |
|------------------|--------------------------------------------|------------------|-----|------|
| t <sub>DST</sub> | DIR Setup to STEP Active <sup>1</sup>      | 6                |     | μs   |
| t <sub>IW</sub>  | Index Pulse Width                          | 100              |     | ns   |
| t <sub>STD</sub> | DIR Hold from STEP Inactive                | t <sub>STR</sub> |     | ms   |
| t <sub>STP</sub> | STEP Active (Low) Pulse Width <sup>1</sup> | 8                |     | μs   |
| t <sub>STR</sub> | STEP Rate Time <sup>1</sup>                | 0.5              |     | ms   |

<sup>1.</sup> Not tested. Guaranteed by design.



# **FDC Read Data Timing**

| Symb             | ol Parameter          | Min | Max | Unit |
|------------------|-----------------------|-----|-----|------|
| t <sub>RDW</sub> | Read Data Pulse Width | 50  |     | ns   |



# 10.4.6 Parallel Port Timing

### **Standard Parallel Port Timing**

| Symbol           | Parameter       | Conditions                                                                                   | Min | Max | Unit |
|------------------|-----------------|----------------------------------------------------------------------------------------------|-----|-----|------|
| t <sub>PDH</sub> | Port Data Hold  | SPP Mode 0 and Mode 1, ECP Mode 0 and Mode1: system dependent; ECP Mode 2: device dependent. | 750 |     | ns   |
| t <sub>PDS</sub> | Port Data Setup | SPP Mode 0 and Mode 1, ECP Mode 0 and Mode1: system dependent; ECP Mode 2: device dependent. | 750 |     | ns   |
| t <sub>SW</sub>  | Strobe Width    | SPP Mode 0 and Mode 1, ECP Mode 0 and Mode1: system dependent; ECP Mode 2: device dependent. | 750 |     | ns   |



# **Enhanced Parallel Port Timing**

| Symbol              | Parameter                                | Min | Max | EPP 1.7 <sup>1</sup> | EPP 1.9 <sup>1</sup> | Unit |
|---------------------|------------------------------------------|-----|-----|----------------------|----------------------|------|
| t <sub>WW19a</sub>  | WRITE Active from WAIT Low               |     | 45  |                      | ~                    | ns   |
| t <sub>WW19ia</sub> | WRITE Inactive from WAIT Low             |     | 45  |                      | ~                    | ns   |
| t <sub>WST19a</sub> | DSTRB or ASTRB Active from WAIT Low      |     | 65  |                      | ~                    | ns   |
| t <sub>WEST</sub>   | DSTRB or ASTRB Active after WRITE Active | 10  |     | ~                    | ~                    | ns   |
| t <sub>WPDH</sub>   | PD7-0 Hold after WRITE Inactive          | 0   |     | ~                    | ~                    | ns   |
| t <sub>WPDS</sub>   | PD7-0 Valid after WRITE Active           |     | 15  | ~                    | ~                    | ns   |
| t <sub>EPDW</sub>   | PD7-0 Valid Width                        | 80  |     | ~                    | ~                    | ns   |
| t <sub>EPDH</sub>   | PD7-0 Hold after DSTRB or ASTRB Inactive | 0   |     | ~                    | <b>V</b>             | ns   |

### 1. Also in ECP Mode 4.



# **Extended Capabilities Port (ECP) Timing**

### **Forward Mode**

| Symbol             | Parameter                                     | Min | Max | Unit |
|--------------------|-----------------------------------------------|-----|-----|------|
| t <sub>ECDSF</sub> | Data Setup before STB Active                  | 0   |     | ns   |
| t <sub>ECDHF</sub> | Data Hold after BUSY Inactive                 | 0   |     | ns   |
| t <sub>ECLHF</sub> | BUSY Active after STB Active                  | 75  |     | ns   |
| t <sub>ECHHF</sub> | STB Inactive after BUSY Active <sup>1</sup>   | 0   | 1   | s    |
| t <sub>ECHLF</sub> | BUSY Inactive after STB Inactive <sup>1</sup> | 0   | 35  | ms   |
| t <sub>ECLLF</sub> | STB Active after BUSY Inactive                | 0   |     | ns   |

1. Not tested. Guaranteed by design.

 $\frac{\text{PD7-0}}{\text{AFD}}$ 

 $\overline{\text{STB}}$ 

**BUSY** 



### **Reverse Mode**

| Symbol             | Parameter                                    | Min | Max | Unit |
|--------------------|----------------------------------------------|-----|-----|------|
| t <sub>ECDSR</sub> | Data Setup before ACK Active                 | 0   |     | ns   |
| t <sub>ECDHR</sub> | Data Hold after AFD Active                   | 0   |     | ns   |
| t <sub>ECLHR</sub> | AFD Inactive after ACK Active                | 75  |     | ns   |
| t <sub>ECHHR</sub> | ACK Inactive after AFD Inactive <sup>1</sup> | 0   | 35  | ms   |
| t <sub>ECHLR</sub> | AFD Active after ACK Inactive <sup>1</sup>   | 0   | 1   | s    |
| t <sub>ECLLR</sub> | ACK Active after AFD Active                  | 0   |     | ns   |

1. Not tested. Guaranteed by design.



# 10.4.7 Serial Ports 1 and 2 Timing

### **Serial Port Data Timing**

See Section 10.4.8 on page 231.

# **Modem Control Timing**

| Symbol           | Parameter                         | Min | Max | Unit |
|------------------|-----------------------------------|-----|-----|------|
| t_               | RI1,2 Low Time <sup>1,2</sup>     | 10  |     | ns   |
| t <sub>H</sub>   | RI1,2 High Time <sup>1,2</sup>    | 10  |     | ns   |
| t <sub>SIM</sub> | Delay to Set IRQ from Modem Input |     | 40  | ns   |

- 1. Not tested. Guaranteed by characterization.
- 2. The value also applies to  $\overline{RI1,2}$  wake-up detection in the SWC module.



### 10.4.8 Serial Port, Sharp-IR, SIR and Consumer Remote Control Timing

| Symbol           | Parameter                                                             | Conditions               | Min <sup>1</sup>                   | Max <sup>1</sup>                   | Unit |
|------------------|-----------------------------------------------------------------------|--------------------------|------------------------------------|------------------------------------|------|
| t <sub>BT</sub>  | Single Bit Time in Serial Port and Sharp-IR                           | Transmitter              | t <sub>BTN</sub> – 25 <sup>2</sup> | t <sub>BTN</sub> + 25              | ns   |
|                  |                                                                       | Receiver                 | t <sub>BTN</sub> - 2%              | t <sub>BTN</sub> + 2%              | ns   |
| t <sub>CMW</sub> | Modulation Signal Pulse Width in Sharp-IR and Consumer Remote Control | Transmitter              | t <sub>CWN</sub> - 25 <sup>3</sup> | t <sub>CWN</sub> + 25              | ns   |
|                  |                                                                       | Receiver                 | 500                                |                                    | ns   |
| t <sub>CMP</sub> | Modulation Signal Period in Sharp-IR and Consumer Remote Control      | Transmitter              | t <sub>CPN</sub> – 25 <sup>4</sup> | t <sub>CPN</sub> + 25              | ns   |
|                  | Concernor Francis Control                                             | Receiver                 | t <sub>MMIN</sub> 5                | t <sub>MMAX</sub> 5                | ns   |
| t <sub>SPW</sub> | SIR Signal Pulse Width                                                | Transmitter,<br>Variable | $(^3/_{16}) \times t_{BTN} - 15^2$ | $(^3/_{16}) \times t_{BTN} + 15^2$ | ns   |
|                  |                                                                       | Transmitter,<br>Fixed    | 1.48                               | 1.78                               | μs   |
|                  |                                                                       | Receiver                 | 1                                  |                                    | μs   |
| S <sub>DRT</sub> | SIR Data Rate Tolerance.                                              | Transmitter              |                                    | ± 0.87%                            |      |
|                  | % of Nominal Data Rate.                                               | Receiver                 |                                    | ± 2.0%                             |      |
| t <sub>SJT</sub> | SIR Leading Edge Jitter.                                              | Transmitter              |                                    | ± 2.5%                             |      |
|                  | % of Nominal Bit Duration.                                            | Receiver                 |                                    | ± 6.5%                             |      |

- 1. Not tested. Guaranteed by design.
- 2. t<sub>BTN</sub> is the nominal bit time in Serial Port, Sharp-IR, SIR and Consumer Remote Control modes. It is determined by the setting of the Baud Generator Divisor registers.
- 3. t<sub>CWN</sub> is the nominal pulse width of the modulation signal for Sharp-IR and Consumer Remote Control modes. It is determined by MCPW field (bits 7-5) of IRTXMC register and TXHSC bit (bit 2) of RCCFG register.
- 4. t<sub>CPN</sub> is the nominal period of the modulation signal for Sharp-IR and Consumer Remote Control modes. It is determined by MCFR field (bits 4-0) of IRTXMC register and the TXHSC bit (bit 2) of RCCFG register.
- 5. t<sub>MMIN</sub> and t<sub>MMAX</sub> define the time range within which the period of the incoming subcarrier signal has to fall in order for the signal to be accepted by the receiver. These time values are determined by the contents of the IRRXDC register and the setting of RXHSC bit (bit 5) of RCCFG register.



# 10.4.9 Glue Function Timing

# **Highest Active Main and Standby Supply Reference**

| Symbol          | Figure  | Description                                                                        | Reference Conditions                          | Min | Max  |
|-----------------|---------|------------------------------------------------------------------------------------|-----------------------------------------------|-----|------|
|                 |         | Main                                                                               |                                               |     |      |
| t <sub>PD</sub> | 52      | $V_{DD3}$ to REF5V Propagation Delay $V_{DD5} = 0$ ; $V_{DD3}$ slew rate > 10 V/ms |                                               |     | 1 ms |
|                 | Standby |                                                                                    |                                               |     |      |
| t <sub>PD</sub> | 52      | V <sub>SB3</sub> to REF5V_STBY Propagation Delay <sup>1</sup>                      | $V_{SB5} = 0$ ; $V_{SB3}$ slew rate > 10 V/ms |     | 1 ms |

<sup>1.</sup> Not tested. Guaranteed by design.



Figure 52. REF5V and REF5V\_STBY (AC Characteristics)

### **Resume Reset**

| Symbol           | Figure | Description                                                         | Reference Conditions                            | Min | Max | Units |
|------------------|--------|---------------------------------------------------------------------|-------------------------------------------------|-----|-----|-------|
| t <sub>RD</sub>  | 53     | Rising Supply Delay <sup>1</sup> (typ. 32 ms)                       | $V_{SB5} > V_{TRIP}$ and $V_{SB3} > V_{SB3ON}$  | 20  | 100 | ms    |
| t <sub>FD5</sub> | 53     | Falling V <sub>SB5</sub> Supply Delay <sup>1</sup>                  | $V_{SB5} < V_{TRIP}$ and $V_{SB3} > V_{SB3ON}$  |     | 100 | ns    |
| t <sub>GA</sub>  | 53     | V <sub>SB5</sub> and V <sub>SB3</sub> Glitch Allowance <sup>1</sup> | $V_{SB5} < V_{TRIP}$ or $V_{SB3} < V_{SB3OFF}$  |     | 100 | ns    |
| t <sub>FD3</sub> | 53     | Falling V <sub>SB3</sub> Supply Delay <sup>1</sup>                  | $V_{SB3} < V_{SB3OFF}$ and $V_{SB5} > V_{TRIP}$ |     | 100 | ns    |
| t <sub>R</sub>   | 53     | Rise Time <sup>2</sup>                                              | V <sub>SB3</sub> > V <sub>SB3ON</sub>           |     | 100 | ns    |
| t <sub>F</sub>   | 53     | Fall Time <sup>2</sup>                                              | V <sub>SB3</sub> > V <sub>SB3ON</sub>           |     | 100 | ns    |

- 1. Not tested. Guaranteed by characterization.
- 2. Not tested. Guaranteed by design.



Figure 53. RSMRST (AC Characteristics)

# **PCI Reset Buffering**

| Symbol           | Figure | Description            | Reference Conditions                                  | Min | Max | Units |
|------------------|--------|------------------------|-------------------------------------------------------|-----|-----|-------|
| t <sub>PDR</sub> | 54     | Rise Propagation Delay | From RE of PCI_RESET to RE of PCIRST_OUT, PCIRST_OUT2 |     | 30  | ns    |
| t <sub>R</sub>   | 54     | Rise Time              | PCIRST_OUT, PCIRST_OUT2                               |     | 50  | ns    |
| t <sub>PDF</sub> | 54     | Fall Propagation Delay | From FE of PCI_RESET to FE of IDE_RSTDRV              |     | 20  | ns    |
| t <sub>F</sub>   | 54     | Fall Time              | IDE_RSTDRV                                            |     | 15  | ns    |



Figure 54. Reset Outputs

### **Main Power Good**

| Symbol           | Figure | Description                     | Reference Conditions | Min | Max | Units |
|------------------|--------|---------------------------------|----------------------|-----|-----|-------|
| t <sub>PSD</sub> | ı      | Low-to-High Delay <sup>1</sup>  | After RE of PWRGD_PS | 100 | 120 | ms    |
| t <sub>S3D</sub> | -      | High-to-Low Delay <sup>1</sup>  | After FE of SLP_S3   |     | 20  | ns    |
| t <sub>R</sub>   | -      | PWRGD_3V Rise Time <sup>1</sup> | 0.8V to 2.0V         |     | 50  | ns    |
| t <sub>F</sub>   | -      | PWRGD_3V Fall Time <sup>1</sup> | 2.0V to 0.8V         |     | 50  | ns    |

<sup>1.</sup> Not tested. Guaranteed by design.

### **Power Distribution Control**

| Symbol          | Figure | Description                                   | Reference Conditions                 | Min | Max | Units |
|-----------------|--------|-----------------------------------------------|--------------------------------------|-----|-----|-------|
| t <sub>PB</sub> | _      | BKFD_CUT Propagation Delay <sup>1</sup>       | PWRGD_PS or SLP_S3 to BKFD_CUT       |     | 1   | μs    |
| t <sub>TB</sub> | _      | BKFD_CUT Transition Time <sup>1</sup>         | 0.8V to 2.0V                         |     | 50  | ns    |
| t <sub>PL</sub> | 55     | LATCHED_BF_CUT Propagation Delay <sup>1</sup> | BKFD_CUT or SLP_S5 to LATCHED_BF_CUT |     | 1   | μs    |
| t <sub>TL</sub> | 55     | LATCHED_BF_CUT Transition Time <sup>1</sup>   | 0.8V to 2.0V                         |     | 50  | ns    |

<sup>1.</sup> Not tested. Guaranteed by design.



Figure 55. BKFD\_CUT and LATCHED\_BF\_CUT (AC Characteristics)

### **Main Power Supply Control**

| Symbol          | Figure | Description                           | Reference Conditions                                                                                        | Min | Max | Units |
|-----------------|--------|---------------------------------------|-------------------------------------------------------------------------------------------------------------|-----|-----|-------|
| t <sub>PR</sub> | _      | Rise Propagation Delay <sup>1,2</sup> | (CPU_PRESENT = 1) or (SLP_S3 = 0) or (ETC event occurred) to RE of PS_ON                                    |     | 1   | μs    |
| t <sub>PF</sub> | Ι      | Fall Propagation Delay <sup>1</sup>   | From whichever occurs last: (CPU_PRESENT = 0), (SLP_S3 = 1), (No ETC event and RE on SLP_S3) to FE of PS_ON |     | 1   | μs    |
| t <sub>R</sub>  | 1      | Rise Time <sup>1,2</sup>              | 0.8V to 2.0V                                                                                                |     | 50  | ns    |
| t <sub>F</sub>  | _      | Fall Time <sup>1</sup>                | 2.0V to 0.8V                                                                                                | ·   | 50  | ns    |

- 1. Not tested. Guaranteed by design.
- 2. Test conditions:  $C_L = 50 \text{ pF}$  and 1 K $\Omega$  external resistor to  $V_{SB5}$ .

### **SMBus Voltage Translation and Isolation Timing**

| Symbol            | Figure | Description                                              | Type of Requirement <sup>1</sup> | Min | Max                 | Unit |
|-------------------|--------|----------------------------------------------------------|----------------------------------|-----|---------------------|------|
| t <sub>SMBR</sub> | _      | Rise Time (all signals)                                  | Input                            |     | 1000 <sup>2,3</sup> | ns   |
| t <sub>SMBF</sub> | _      | Fall Time (all signals)                                  | Input                            |     | 250 <sup>3</sup>    | ns   |
|                   |        |                                                          | Output                           |     | 300 <sup>2,4</sup>  | ns   |
| t <sub>SMBD</sub> | -      | Propagation Delay (each signal pair, in both directions) | Output                           |     | 500 <sup>2,4</sup>  | ns   |

- 1. An "Input" type is a value the PC8374L device expects from the system; an "Output" type is a value the PC8374L device provides to the system.
- 2. Test conditions: R<sub>L</sub> = 1 K $\Omega$  to V<sub>DD3</sub> = 2.25V or 3.3V, or R<sub>L</sub> = 1.5 K $\Omega$  to V<sub>DD5</sub> = 5V and C<sub>L</sub> = 400 pF to GND.
- 3. Not tested. Guaranteed by design.
- 4. Not tested. Guaranteed by characterization.

### 10.4.10 SWC Timing

# Wake-Up Inputs at V<sub>SB3</sub> Power Switching

| Symbol            | Figure | Description                                | Reference Conditions                                              | Min                                  | Max                     |
|-------------------|--------|--------------------------------------------|-------------------------------------------------------------------|--------------------------------------|-------------------------|
| t <sub>EWIV</sub> | 56     | External Wake-Up Inputs Valid <sup>1</sup> | At V <sub>SB3</sub> power on, after the 32 KHz Domain is toggling | 24576 * t <sub>CP</sub> <sup>2</sup> | 32768 * t <sub>CP</sub> |

- 1. Not tested. Guaranteed by characterization.
- 2. t<sub>CP</sub> is the cycle time of the 32 KHz clock domain (see "Low-Frequency Clock Timing" on page 223).



Figure 56. Inputs at V<sub>SB3</sub> Power Switching

### Wake-Up Inputs at V<sub>DD3</sub> Power Switching

| Symbo             | Figure | Description                                | Reference Conditions                         | Min                                  | Max                     |
|-------------------|--------|--------------------------------------------|----------------------------------------------|--------------------------------------|-------------------------|
| t <sub>EWIV</sub> | 57     | External Wake-Up Inputs Valid <sup>1</sup> | After V <sub>DD3</sub> power on <sup>2</sup> | 24576 * t <sub>CP</sub> <sup>3</sup> | 32768 * t <sub>CP</sub> |

- 1. Not tested. Guaranteed by characterization.
- 2. The 32 KHz clock domain is assumed to be toggling at  $\rm V_{\rm DD3}$  power stable.
- 3. t<sub>CP</sub> is the cycle time of the 32 KHz clock domain (see "Low-Frequency Clock Timing" on page 223).



Figure 57. Wake-Up Inputs at V<sub>DD3</sub> Power Switching

### 10.4.11 SMBus Timing

| Symbol              | Figure | Description                                                 | Type of Requirement <sup>1</sup> | Min               | Max               | Unit |
|---------------------|--------|-------------------------------------------------------------|----------------------------------|-------------------|-------------------|------|
| t <sub>SMBR</sub>   | 58     | Rise time (HMSCL and HMSDA)                                 | Input <sup>2</sup>               |                   | 1000 <sup>3</sup> | ns   |
| t <sub>SMBF</sub>   | 58     | Fall time (HMSCL and HMSDA)                                 | Input                            |                   | 300 <sup>3</sup>  | ns   |
|                     |        |                                                             | Output <sup>2</sup>              |                   | 250 <sup>4</sup>  | ns   |
| t <sub>SMBCKL</sub> | 58     | Clock low period (HMSCL)                                    | Input                            | 4.7               |                   | μs   |
| t <sub>SMBCKH</sub> | 58     | Clock high period (HMSCL)                                   | Input                            | 4                 |                   | μs   |
| t <sub>SMBCY</sub>  | 59     | Clock cycle (HMSCL)                                         | Input                            | 10                |                   | μs   |
| t <sub>SMBDS</sub>  | 59     | Data setup time (before clock rising edge)                  | Input                            | 250               |                   | ns   |
|                     |        |                                                             | Output <sup>2</sup>              | 250               |                   | ns   |
| t <sub>SMBDH</sub>  | 59     | Data hold time (after clock falling edge)                   | Input                            | 0                 |                   | ns   |
|                     |        |                                                             | Output <sup>2</sup>              | 300               |                   | ns   |
| t <sub>SMBPS</sub>  | 60     | Stop condition setup time (clock before data)               | Input                            | 4                 |                   | μs   |
| t <sub>SMBSH</sub>  | 60     | Start condition hold time (clock after data)                | Input                            | 4                 |                   | μs   |
| t <sub>SMBBUF</sub> | 60     | Bus free time between Stop and Start conditions (HMSDA)     | Input                            | 4.7               |                   | μs   |
| t <sub>SMBRS</sub>  | 61     | Restart condition setup time (clock before data)            | Input                            | 4.7               |                   | μs   |
| t <sub>SMBRH</sub>  | 61     | Restart condition hold time (clock after data)              | Input                            | 4                 |                   | μs   |
| t <sub>SMBLEX</sub> | -      | Cumulative clock low extend time from Start to Stop (HMSCL) | Output                           |                   | 25 <sup>3</sup>   | ms   |
| t <sub>SMBTO</sub>  | -      | Clock low time-out (HMSCL)                                  | Input                            | 25 <sup>3,5</sup> |                   | ms   |
|                     |        |                                                             | Output                           |                   | 35 <sup>3,6</sup> | ms   |

- 1. An "Input" type is a value the PC8374L expects from the system; an "Output" type is a value the PC8374L provides to the system.
- 2. Test conditions:  $R_L$  = 1 K $\Omega$  to  $V_{SB}$  = 3.3V,  $C_L$  = 400 pF to GND.
- 3. Not tested. Guaranteed by design.
- 4. Not tested. Guaranteed by characterization.
- 5. The PC8374L detects a time-out condition if HMSCL is held low for more than t<sub>SMBTO</sub>.
- 6. On detection of a time-out condition, the PC8374L resets the SMBus Interface no later than t<sub>SMBTO</sub>.



Figure 58. SMBus Signals (HMSCL and HMSDA) Rising Time and Falling Time



Figure 59. SMBus Data Bit Timing



Figure 60. SMBus Start and Stop Condition Timing



Figure 61. SMBus Restart Condition TIming

### 10.5 PACKAGE THERMAL INFORMATION

Thermal resistance (degrees C/W) Theta $_{JC}$  and Theta $_{JA}$  values for the PC8374L package are as follows:

Table 105. Theta  $(\Theta)$  J Values

| Package Type | Theta <sub>JA</sub> @0 lfpm | Theta <sub>JA</sub> @225 Ifpm | Theta <sub>JA</sub> @500 Ifpm | Theta <sub>JA</sub> @900 Ifpm | Theta <sub>JC</sub> |
|--------------|-----------------------------|-------------------------------|-------------------------------|-------------------------------|---------------------|
| 128-PQFP     | 41.5                        | 33.7                          | 30.1                          | 27.7                          | 16.8                |

**Note:** Airflow for Theta $_{JA}$  values is measured in linear feet per minute (Ifpm).

# **Physical Dimensions** All dimensions are in millimeters -17.23±0.25 TYP -- 14.0±0.1 - 23.23±0.25 TYP 102 (1.6) -50-160 TOP & BOTTOM 00 MIN R 0.13 MIN R 0.13-0.30 00-70 ≥ 0.08 0.22 ± 0.05 TYP 0.25-0.50 PIN # 1 0.25 SEATING PLANE IDENT GAGE PLANE SEE DETAIL A 0.40 MIN 2.70±0.02-0.88±0.10 DETAIL A TYP SCALE: 20X $(20.0 \pm 0.1)$ VLA128A (REV 8) 0.15 ± 0.01 TYP Plastic Quad Flatpack (PQFP), JEDEC

### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

Order Number PC8374L0xxx/VLA

**NS Package Number VLA128A** 

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.



National Semiconductor Europe

Fax: +49 (0) 180-530 85 86 Email: europe.support@nsc.com Deutsch Tel: +49 (0) 69 9508 6208

English Tel: +44 (0) 870 24 0 2171 Français Tel: +33 (0) 1 41 91 87 90 **National Semiconductor** Asia Pacific Customer Response Group Tel: 65-2544466

Fax: 65-2504466

Email: ap.support@nsc.com

**National Semiconductor** Japan Ltd.

Note: 'xxx' stands for the following Keyboard

Controller Microcodes: IBW - for AMI IBU - for Intel

ICK - for Phoenix

ICG - for Dell

Tel: 81-3-5639-7560 Fax: 81-3-5639-7507 Email: nsj.crc@jksmtp.nsc.com

www.national.com