## Signetics

## ALS <br> Products

Signetics reserves the right to make changes, without notice, in the products, Including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance Signetics assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. Applications that are described herein for any of these products are for illustrative purposes only Signetics makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification

## LIFE SUPPORT APPLICATIONS

Signetics Products are not designed for use in life support appliances, devices, or systems where malfunction of a Signetics Product can reasonably be expected to result in a personal injury Signetics customers using or selling Signetıcs' Products for use in such applications do so at their own risk and agree to fully indemnify Signetics for any damages resulting from such improper use or sale.

Signetics registers eligible circuits under the Semiconductor Chip Protection Act.

## ALS Products

Signetics would like to thank you for your interest in our ALS Product Family Advanced Low-Power Schottky (ALS) can provide a system designer with enhanced speed and power performance, improved system reliabılity, and pin-for-pin compattbility with existıng LSTTL.
Each data sheet contanned in this data manual is designed to stand alone and reflect the latest DC and AC specifications for a particular device. Each 74ALS product is specified over a $10 \% V_{c c}$ range, for both $A C$ and DC parameters.

This data manual includes:

- A Function Selection Guide
- A Circuit Characteristics Section
- A Users' Guide
- An application note covering Test Fixtures for High-Speed Logic
- A section on Surface Mounted ICs
- A section on Package Outlines

In addition to ALS, Signetics offers the broadest line of commercially avallable Logic Products, spanning a wide speed/power spectrum from ECL (100K/10K) to TTL (74, 74LS, 74S, 74F, 8 T and 8200) to CMOS (4000 Series, $74 \mathrm{HC} / \mathrm{HCT}, 74 \mathrm{AC} / \mathrm{ACT}$ ). Information on these product lines is also available from your nearest Signetics Sales Office, sales representative, or authorized distributor

## ALS Products

## DEFINITIONS

| Data Sheet <br> Identification | Product Status | Definition |
| :---: | :---: | :--- |
| Objective Specification | Formative or In Design | This data sheet contains the design target <br> or goal specifications for product develop- <br> ment. Specifications may change in any <br> manner without notice. |
| Preliminary Specification | Preproduction Product | This data sheet contains preliminary data <br> and supplementary data will be published <br> at a later date. Signetics reserves the <br> right to make changes at any time without <br> notice in order to improve design and sup- <br> ply the best possible product |
| Product Specification | Full Production | This data sheet contains Final Specifica- <br> tions. Signetics reserves the right to make <br> changes at any time without notice in or- <br> der to improve design and supply the best <br> possible product |

## Contents

## ALS Products

Preface ..... iii
Product Status ..... iv
Introduction ..... vii
Ordering Information ..... ix
Section 1 - Indices
Function Selection Guide ..... 1-3
Section 2 - Quality And Reliability
Quality and Reliability ..... 2-3
Section 3 - Circuit Characteristics
Circuit Characteristics ..... 3-3
Section 4 - ALS Users' Guide
Data Sheet Specifiation Guide ..... 4-3
Design Considerations ..... 4-11
Section 5 - 74ALS Series Data Sheets
74ALS00A Quad 2-Input NAND Gates ..... 5-3
74ALS02 Quad 2-Input NOR Gates ..... 5-6
74ALS04B Hex Inverters ..... 5-9
74ALS08 Quad 2-Input AND Gates ..... 5-12
74ALS10A Triple 3-Input NAND Gates ..... 5-15
74ALS11A Triple 3-Input AND Gates ..... 5-18
74ALS20A Dual 4-Input NAND Gates ..... 5-21
74ALS27 Triple 3-Input NOR Gates ..... 5-24
74ALS30A 8-Input NAND Gate ..... 5-27
74ALS32 Quad 2-Input OR Gates ..... 5-30
74ALS38A Quad Two-Input NAND Buffer (Open Collector) ..... 5-33
74ALS74A Dual D-Type Flip-Flops with Set and Reset ..... 5-36
74ALS86 Quad 2-Input Exclusive-Or Gates ..... 5-41
74ALS109A Dual JR Positive Edge-Triggered Flip-Flops with Set and Reset ..... 5-44
74ALS112A Dual JK Negative Edge-Triggered Flip-Flop ..... 5-49
74ALS138 1-of-8 Decoder/Demultiplexer ..... 5-54
74ALS139 Dual 1-of-4 Decoder/Demultiplexer ..... 5-58
74ALS151 8-Input Multiplexer ..... 5-62
74ALS153 Dual 4-Input Multiplexer ..... 5-66
74ALS157/ Quad 2-Input Data Selector/Multiplexer, NINV ..... 5-70
74ALS158 Quad 2-Input Data Selector/Multiplexer, INV ..... 5-70
74ALS161B/ 4-Bit Binary Counter, Asynchronous Reset ..... 5-74
74ALS163B 4-Bit Binary Counter, Synchronous Reset ..... 5-74
74ALS164 8-Bit Serial-In Parallel-Out Shift Register ..... 5-82
74ALS174 Hex D Flip-Flops ..... 5-87
74ALS175 Quad D Flip-Flops ..... 5-91
74ALS191 Up/Down Binary Counter with Reset and Ripple Clock ..... 5-95
74ALS193 Synchronous Presettable 4-Bit Binary Counter with Separate Up/Down Clocks ..... 5-101
74ALS240A/240A-1 Octal Inverter Buffer (3-State) ..... 5-107
74ALS241A/241A-1 Octal Buffer (3-State) ..... 5-111
74ALS244A/244A-1 Octal Buffer (3-State) ..... 5-115

## Contents

74ALS245A/245A-1 Octal Bus Transceivers (3-State) ..... 5-119
74ALS251 8-Input Multiplexer (3-State) ..... 5-123
74ALS253 Dual 4-Input Multiplexer (3-State) ..... 5-128
74ALS257/ Quad 2-Input Data Selector/Multiplexer, NINV (3-State) ..... 5-132
74ALS258 Quad 2-Input Data Selector/Multiplexer, INV (3-State) ..... 5-132
74ALS273 Octal D Flip-Flop ..... 5-137
74ALS373/ Octal Transparent Latch (3-State) ..... 5-142
74ALS374 Octal D Flip-Flop (3-State) ..... 5-142
74ALS377 Octal D Flip-Flop with Enable ..... 5-149
74ALS543/543-1/ Octal Registered Transceiver, NINV (3-State) ..... 5-154
74ALS544/544-1 Octal Registered Transceiver, INV (3-State) ..... 5-154
74ALS563A/ Octal Tansparent Latch, INV (3-State) ..... 5-161
74ALS564A Octal D Flip-Flop, INV (3-State) ..... 5-161
74ALS573B/ Octal Transparent Latch (3-State) ..... 5-168
74ALS574A Octal D Flip-Flop (3-State) ..... 5-168
74ALS620A/620A-1/ Octal Bus Transceiver, INV (3-State) ..... 5-175
74ALS623A/623A-1 Octal Bus Transceiver, NINV (3-State) ..... 5-175
74ALS645A/645A- Octal Bus Transceivers (3-State) ..... 5-181
74ALS646/646-1/ Octal Transceiver/Register, NINV (3-State) ..... 5-185
74ALS648/648-1 Octal Transceiver/Register, INV (3-State) ..... 5-185
74ALS651/651-1/ Octal Transceiver/Register, INV (3-State) ..... 5-192
74ALS652/652-1 Octal Transceiver/Register, NINV (3-State) ..... 5-192
Section 6 - Test Fixtures for High-Speed Logic
AN203 ..... 6-3
Section 7 - Surface Mounted ICs
Surface Mounted ICs ..... 7-3
Section 8 - Package Outlines
Package Outlines for Plastic Packages ..... 8-3Package Outlines for Hermetic CERDIPPlastic Small OutlineN Plastic Standard Dual-In-Line
Section 9 - Sales Offices
Sales Offices ..... 9-3

## ALS Products

## ADVANCED LOW-POWER SCHOTTKY PRODUCTS

## FEATURES

- 5 ns propagation delays
- $1.2 \mathrm{~mW} / \mathrm{gate}$ power dissipation
- Guaranteed AC performance over temperature and extended $\mathrm{V}_{\mathrm{cc}}$ Range: 5V $\pm 10 \%$
- High-impedance PNP base input structure for reduced bus loading in Low state
- Standard TTL functions and pinouts
- Replacement for LS types are $1 / 2$ the power and twice the speed.
- 2KV ESD Protection


## PRODUCT DESCRIPTION

Signetics has combined advanced oxideisolated fabrication techniques with standard TTL functions to create it's ALS product line. Low input loading allows the user to mix LS, FAST and HCMOS in the same system without the need for translators and restrictive fanout requirements.

ALS circuits are pin-for-pin replacements for LS types, but offer dissipation 2 to 3 times lower, and higher operating speeds. Existing systems can achieve much lower power and improved performance by replacing the LS types with the corresponding ALS devices.

The input structure provides better noise
immunity due to higher thresholds, while the oxide-isolation and new circuit techniques create devices that have less variation with temperature or supply voltage than existing TTL logic families. Signetics guarantees all AC parameters under realistic system conditions - across the supply voltage spread and the temperature range, and with heavy 50 p F output loads.

Clamping diodes have been added to both the inputs and outputs to prevent negative overshoots. High input breakdown voltages allow unused inputs to be tied directly to $\mathrm{V}_{\mathrm{cc}}$ without pull up resistors.

Multiple sources and a family of powerful circuits make Signetics ALS a wise TTL choice.


Figure 1. The Speed/Power Spectrum


Figure 2. Basic ALS Gate


Figure 3. Transfer Functions At Room Temperature


Figure 4. Propagation Delay VS Load Capacitance


OPO1940S

Figure 6. Fall Time VS Load Capacitance


Figure 5. Output LOW Characteristics


Figure 7. Output HIGH Characteristics

## ALS Products

## Ordering Information

Signetics commercial ALS products are generally available in both standard dual-in-line and surface mounted options. The ordering code specifies temperature range, device number, and package style as shown below. For commercial products, the standard temperature range is $0-70^{\circ} \mathrm{C}$. Available package options are shown on individual data sheets in the "Ordering Information Table". For surface mounted devices, the SO plastic dual-in-line package is supplied up to and including 28 pins. Above 28 pins, the plastic leaded chip carrier is utilized.

A wide variety of functions and package options is available for milltary products. Information on military products is available from the nearest Signetics sales office, sales representative, or authorized distributor. The Sıgnetics Military Products Data Manual contains specifications, Package, and Ordering Information for all military-grade products.

## ORDERING CODE EXAMPLES



| TEMPERATURE <br> RANGE | DEVICE <br> NUMBER | PACKAGE STYLE |
| :--- | :--- | :--- |
| Commercial Range <br> $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | 74ALSXXX | $\mathrm{N}=$ Plastic DIP <br> $\mathrm{D}=$Plastic SO DIP <br> (surface mounted) <br> A Plastic Leaded Chip Carrer <br> Mlitary Range <br> $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |

## Signetics

ALS Products

## Section 1

Function Selection
Guide

Function Selection Guide

## ALS Products

## GATES

| FUNCTION | DEVICE NUMBER | PINS |
| :---: | :---: | :---: |
| INVERTERS Hex Inverters | 74ALS04B | 14 |
| NAND <br> Quad 2-Input <br> Triple 3-Input <br> Dual 4-Input 8 -Input Quad 2-Input NAND, OC | 74ALS00A <br> 74ALS10A <br> 74ALS20A <br> 74ALS20A <br> 74ALS38A | $\begin{aligned} & 14 \\ & 14 \\ & 14 \\ & 14 \end{aligned}$ |
| NOR Quad 2-Input Triple 3-Input | 74ALS02 74ALS27 | $\begin{aligned} & 14 \\ & 14 \end{aligned}$ |
| AND Quad 2-Input Triple 3-Input | 74ALS08 <br> 74ALS11A | $\begin{aligned} & 14 \\ & 14 \end{aligned}$ |
| $\begin{aligned} & \text { OR } \\ & \text { Quad 2-Input } \end{aligned}$ | 74ALS32 | 14 |
| EXCLUSIVE-OR Quad 2-Input | 74ALS86 | 14 |

## FLIP-FLOP

| FUNCTION | DEVICE NUMBER | PINS | CLOCK EDGE | INV | NINV |
| :---: | :---: | :---: | :---: | :---: | :---: |
| D | 74ALS74A | 14 | $\Gamma$ | X | X |
| JK | 74ALS109A | 16 | $\Gamma$ | X | $x$ |
| JK | 74ALS112A | 16 | ㄴ | $x$ | $x$ |
| Quad D | 74ALS175 | 16 | 5 | X | X |
| Hex D | 74ALS174 | 16 | J |  | $x$ |
| Octal D | 74ALS273 | 20 | $\Gamma$ |  | $x$ |
| Octal D, with Enable | 74ALS377 | 20 | $\checkmark$ |  | $x$ |
| Octal D, 3-State | 74ALS374 | 20 | ת |  | $x$ |
| Octal D, 3-State | 74ALS564A | 20 | - | $x$ |  |
| Octal D, 3-State | 74ALS574A | 20 | r |  | X |

## Function Selection Guide

## LATCHES

| FUNCTION | DEVICE NUMBER | PINS | NINV | INV | 3-STATE |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Octal | 74ALS373 | 20 | X |  | X |
| 8-Bit Transparent | 74ALS563A | 20 |  | X | X |
| 8-Bit Transparent | 74ALS573B | 20 | X |  | X |

## MULTIPLEXERS/ENCODERS

| FUNCTION | DEVICE NUMBER | PINS | NINV | INV | 3-STATE |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Dual 4-Input | 74ALS153 | 16 | X |  |  |
| Dual 4-Input | 74ALS253 | 16 | X |  |  |
| Quad 2-Input | 74ALS157 | 14 | X |  |  |
| Quad 2-Input | 74ALS158 | 14 |  | X |  |
| Quad 2-Input | 74ALS257 | 16 | X | X |  |
| Quad 2-Input | 74ALS258 | 16 |  | X |  |
| 8-Input | 74ALS151 | 16 | X | X |  |
| 8-Input | 74ALS251 | 16 | X | X |  |

## DEMULTIPLEXERS/DECODERS

| FUNCTION | DEVICE NUMBER | PINS |
| :---: | :---: | :---: |
| Dual 1-of-4 | 74 ALS 139 | 16 |
| 1 -of-8 | 74 ALS 138 | 16 |

## BUFFERS

| FUNCTION | DEVICE NUMBER | PINS | NINV/INV | 3-STATE OPEN <br> COLLECTOR |
| :---: | :---: | :---: | :---: | :---: |
| Octal Buffer | 74ALS240A/240A-1 | 20 | INV | $3-S t a t e$ |
| Octal Buffer | 74ALS241A/241A-1 | 20 | NINV | $3-S t a t e$ |
| Octal Buffer | 74ALS244A/244A-1 | 20 | NINV | $3-S t a t e$ |

## SHIFT REGISTERS

| BITS | SERIAL <br> IN | PARALLEL <br> INL | SERIAL <br> OUT | PARALLEL <br> OUT | DEVICE NUMBER | CLOCK <br> EDGE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 8 | X |  |  | X | 74 ALS 164 | - |

## Function Selection Guide

## COUNTERS

| FUNCTION | DEVICE NUMBER | PINS | TYPE | PRESETTA- <br> BLE | PARALLEL <br> ENTRY | CLOCK <br> EDGE |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Synchronous | $74 A L S 161 B$ | 16 | BCD | X | S | - |
| Synchronous | $74 \mathrm{ALS163B}$ | 16 | BCD | X | S | - |
| Up/Down | 74 ALS 191 | 16 | BCD | X | A | - |
| Up/Down | $74 \mathrm{ALS193}$ | 16 | BCD | X | A | - |

## TRANSCEIVERS

| FUNCTION | DEVICE NUMBER | PINS | NINV/INV | 3-STATE OPEN <br> COLLECTOR |
| :--- | :--- | :--- | :--- | :---: |
| Octal Transceiver | 74ALS245A/245A-1 | 20 | NINV | 3-State |
| Octal Transceiver | $74 A L S 645 A / 645 A-1$ | 20 | NINV | 3-State |
| Octal Transceiver | $74 A L S 620 A / 620 A-1$ | 20 | INV | 3-State |
| Octal Transceiver | $74 A L S 623 A / 623-1$ | 20 | NINV | 3-State |
| Octal Latched Transceiver | $74 A L S 543 / 543-1$ | 24 | NINV | 3-State |
| Octal Latched Transceiver | $74 A L S 544 / 544-1$ | 24 | INV | 3-State |
| Octal Transceiver/Register | $74 A L S 646 / 646-1$ | 24 | NINV | 3-Sate |
| Octal Transceiver/Register | $74 A L S 648 / 648-1$ | 24 | INV | 3-State |
| Octal Transceiver/Register | $74 A L S 651 / 651-1$ | 24 | INV | 3-State |
| Octal Transceiver/Register | $74 A L S 652 / 652-1$ | 24 | NINV | 3-State |

Signetics

ALS Products

## Section 2 Quality And Reliability

# Signetics 

## Quality And Reliability

## ALS Products

## SIGNETICS' QUALITY PROGRAM

In 1979, Signetics recognized that quality was becoming a major competitive issue, not only in the semiconductor business, but also in other industries. Increases in the volume of products imported from the Far East (steel, automobiles, and consumer electronics) sent strong signals that new competitive forces were at work.

Signetics quickly began to investigate a variety of quality programs. The company realized that quality improvement would require a contribution from all employees. Management commitment and participation, however, was recognized as the primary prerequisite for this program to work successfully. Resources required for the resolution of defects were under management control.

In 1980, Signetics developed a program which focused on quality management. Rearranging previous quality control philosophies, Signetics developed a decentralized, distributed quality organization and simultaneously installed a quality improvement process based on the 14-Step improvement program advocated by Phil Crosby. The process was formally begun company-wide in 1981.
Since then, substantial progress has been made in every aspect of Signetics' operations. From incoming raw material conformance to improvements in administrative clerical errors -- every department and individual is involved and striving for Zero Defects. Zero Accept sampling plans and Zero Defects warranties are evidence of Signetics' ongoing commitment and progress in quality.

Today, Signetics' quality improvement process has had a far-reaching impact on all aspects of our business. Signetics provides its customers with products of refined electrical and mechanical quality. And through continual use and modification of the Crosby program, Signetics is providing itself with a well-defined method of managing ongoing improvement efforts.

## SIGNETICS' ZERO DEFECTS WARRANTY

In recent years, American industry has demanded increased product quality of its IC suppliers in order to meet growing international competitive pressure. As a result of this quality focus, it is becoming clear that what was once thought to be unattainable -- Zero Defects -- is, in fact, achievable.

Signetics offers a Zero Defects Warranty which states that it will take back an entire lot if a single defective part is found. This precedent setting warranty has effectively ended the IC industry's "war of the AQLs" (Acceptable Quality Levels). The ongoing efforts of IC suppliers to reduce PPM (Parts Per Million) defect levels is now a competitive customer service measure.

This intense commitment to quality provides an advantage to today's electronics OEM. That advantage can be summed up in four words: Reduced Cost of Ownership

As IC customers look beyond purchase price to the total cost of doing business with a vendor, it is apparent that a quality-conscious supplier, like Signetics, represents a viable cost reduction resource. Consistent high-quality circuits reduce requirements for expensive test equipment and personnel, and allow for smaller inventories, less rework, and fewer field failures

## SIGNETICS' STATISTICAL PROCESS CONTROL (SPC)

Although application of statistics in our process development and manufacturing activities goes back to the early 1970's, the corporate-wide emphasis on Statistical Process Control (SPC) did not come about until mid-1984.

Prior to 1984, 14 full-time statisticians were active in statistical training, problem solving, general consulting, and designing experiments. However, 1984 shifted the emphasis from a sporadic and uncoordinated effort to a corporate-wide coordinated and disciplined approach to SPC.

This shift in emphasis came about for two main reasons:
Customers' realization of importance and relevance of SPC to quality and reliability issues.
A natural evolution of our four year old quality process made introduction of SPC and other related programs an inevitable event. SPC was, therefore, introduced under the quality umbrella.

The objective of the SPC program is to introduce a systematic and scientific approach to business and manufacturing activities. This approach utilizes sound statistical theory. Managers are expected to be able to turn data into information, and make decisions solely based on data (not perceptions).

The most critical and challenging aspect of implementing SPC is establishment of a discipline within the operating areas so that decision making is fundamentally based on verifiable data, and actions are documented. The other is realization of the fact that statistical tools merely point out the problems and are not solutions by themselves. The burden of action on the process is still on the implementers' shoulders. In order to implement SPC effectively, three steps are continually followed:

Documenting and understanding the process, using process flow charts and component diagrams.
Establishing data collection systems, and using SPC tools to identify process problems and opportunities for improvement.

Acting on the process, and establishing guidelines to monitor and maintain process control.
Repeating steps 1-3 again.
These fundamentals are the basis of establishing Signetics' specifications and operating philosophy with respect to SPC. Signetics believes a solid foundation creates a permanent system and accelerates our quality improvement process.

## SIGNETICS QUALITY PERFORMANCE

Signetics Quality Improvement Program has influenced our entire production cycle -- from the purchase of raw materials to the shipment of finished product. The involvement of all areas of the company has resulted in impressive quality improvements. A traditional quality gauge is final product electrical and visual-mechanical defect levels as measured upon first submittal results at Signetics outgoing Quality Assurance gates (Figures I and II). Current product shipments routinely record below 20 PPM (Parts Per Million) electrical defect levels and 150 PPM visual-mechanical defect levels. Since Signetics utilizes zero accept sampling on all finished product inspection, any lot with one or more rejects is 100 percent re-tested.



The most meaningful measure of our product quality is how we measure up to our customers' expectations. Many customers routinely send us incoming inspection data on our products. One major mainframe manufacturer has reported zero defects in electrical, visual-mechanical, and hermeticity and has reported a 100 percent lot acceptance rate on Signetics' Standard Products products for over a year. Due to this type of performance, an increasing number of our customers are eliminating expensive incoming inspection testing and have begun implementation of Signetics' Ship-to-Stock program.

## SIGNETICS' SHIP-TO-STOCK PROGRAM

Ship-to-Stock is a formal program developed at the request of our customers to help them reduce their costs by eliminating incoming test and inspection. Through close work with these customers in our quality improvement program, they became confident that our defect rates were so low that the redundancy of incoming inspections and testing was not only expensive, but unnecessary. They also saw that added component handling increased the potential of causing defects.

Ship-to-Stock is a joint program between Signetics and a customer which formally certifies specific parts to go directly into the customer's assembly line or inventory. This program was developed at the request of several major manufacturers after they had worked with us and had a chance to experience the data exchange and joint corrective action occurring as part of our quality improvement program.

Manufacturers using large volumes of ICs, those who are evaluating Just-in-Time delivery programs, or those who want to reduce or avoid high-cost incoming inspection are strongly encouraged to participate in this worthwhile program. Contact your local Signetics' sales representative for further assistance and information on how to participate in this program.

## SUMMARY

The Signetics Quality Improvement Program has had a far-reaching impact on all aspects of our business. It has, of course, provided our customers with products of improved electrical and mechanical quality and has provided Signetics with a method of managing product reliability improvement to ensure that Signetics' products continue to perform as specified.

The corrective action teams that work to eliminate the cause of defects in Signetics' products are committed to producing highly reliable integrated circuits and, as demonstrated by our continually improved product reliability performance, we are well on the way to achieving our objective, ZERO DEFECTS.

## RELIABILITY ASSURANCE PROGRAMS

## FOCUS ON PRODUCT RELIABILITY

During the period from 1981 to 1984, continuing improvements in process and material quality had a significant impact on product reliability.

Since 1984, Signetics has intensified its efforts to markedly improve product reliability. Corporate Reliability Engineering, Division and Plant Reliability Units, Philips Research Labs-Sunnyvale, and Manufacturing Engineering work jointly on numerous improvement activities. These focused activities enhance the reliability of Signetics future products by providing improved methods for reliability assessment, increased understanding of failure physics, advanced analytical techniques, and aid in the development of materials and processes.

## RELIABILITY MEASUREMENT PROGRAMS

Signetics has developed comprehensive product and process qualification programs to assure that its customers are receiving highly reliable products for their critical applications. Additionally, ongoing reliability monitoring programs, SURE III and Product Monitor, sample standard production product on a regularly established basis (see Table I below).

|  | Table I <br> Reliability Assurance Prog |  |
| :---: | :---: | :---: |
| Reliability Function | Typical Stress | Frequency |
| New Process | High Temperature Operating Life | Each new wafer fab process |
| Qualification | Biased Temperature-Humidity, Static |  |
|  | High Temperature Storage Life |  |
|  | Pressure Pot |  |
|  | Temperature Cycle |  |
| New Product Qualification | High Temperature Operating Life | Each new product |
|  | Biased Temperature-Humidity, Static |  |
|  | High Temperature Storage Life |  |
|  | Pressure Pot |  |
|  | Temperature Cycle |  |
|  | Electrostatic Discharge Characterization |  |
| SURE III |  | Each fab process family, every four weeks |
|  | High Temperature Storage Life |  |
|  | Pressure Pot |  |
|  | Temperature Cycle |  |
|  | Thermal Shock |  |
| Product Monitor | Pressure Pot | Each package type and |
|  | Thermal Shock | technology family at each |
|  |  | assembly plant, every |

## DESCRIPTION OF STRESSES

SHTL -- Static High Temperature Life: SHTL stressing applies static DC bias to the device. This has specific merit in detecting ionic contamination problems which require continuous uninterrupted bias to drive contaminants to the silicon surface. The voltage bias must be maintained until the devices are cooled down to room temperature from the elevated life test temperature. DHTL stressing is not as effective in detecting such problems because the bias continuously changes, intermittently generating and healing the problem. For this reason, SHTL has typically been used as the accelerated life stress for Standard Products products.

HTSL -- High Temperature Storage Life: This stress exposes the parts to elevated temperatures $\left(150^{\circ} \mathrm{C}\right.$ $175^{\circ} \mathrm{C}$ ) with no applied bias. For plastic packages, $175^{\circ} \mathrm{C}$ is the high end of its safe temperature region without accelerating untypical failure mechanisms. This test is intended to accelerate mechanical package-related failure mechanisms such as Gold-Aluminum bond integrity and other process instabilities.

THBS -- Biased Temperature-Humidity, Static: This accelerated temperature and humidity bias stress is performed at $85^{\circ} \mathrm{C}$ and $85 \%$ relative humidity $\left(85^{\circ} \mathrm{C} / 85 \% \mathrm{RH}\right)$. In general, the worst case bias condition is the one which minimizes the device power dissipation and maximizes the applied voltage. Higher power dissipations tend to lower the humidity level at the chip surface and lessen the corrosion susceptibility.

TMCL - Temperature Cycling, Air-to-Air: The device is cycled between the specified upper and lower temperature without power in an air or nitrogen environment. Normal temperature extremes are $-65^{\circ} \mathrm{C}$ and $+150^{\circ} \mathrm{C}$ with a minimum 10 minute dwell and 5 minute transition per Mil-STD-883C, Method 1010.5, Condition C. This is a good test to measure the overall package to die mechanical compatibility, because the thermal expansion coefficients of the plastic are normally very much higher than those of the die and leadframe. However, for large die the stress may be too severe and induce failures that would not be expected in a real application.

PPOT -- Pressure Pot: This stress exposes the devices to saturated steam at elevated temperature and pressure. The standard condition is 20 PSIG which occurs at a temperature of $127^{\circ} \mathrm{C}$ and $100 \%$ RH. The stress is used to test the moisture resistance of plastic encapsulated devices. The plastic encapsulant is not a moisture barrier and will saturate with moisture within 72 hours. Since the chip is not powered up the chip temperature and relative humidity will be the same as the autoclave once equilibrium is reached. Because the steam environment has an unlimited supply of moisture and ample temperature to catalyze thermally activated events, it is effective at detecting corrosion problems, contamination induced leakage problems, and general glassivation stability and integrity. It is also a good test for both package integrity (cracks in the package), and for die cracks (the moisture swells the plastic enough to stress the die -- also the moisture causes leakage paths in the crack itself).

TMSK - Thermal Shock, Liquid-to-Liquid: Similar to TMCL, however, heating and cooling are done by immersing the units in hot and cold inert liquid. Temperature extremes are $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ with a minimum 5 minute dwell and less than 10 second transition per Mil-STD-883C, Method 1011.4, Condition C. Since heat transfer by conduction is generally much faster than by convection, the liquid-based thermal shock causes more rapid temperature changes in the part. Also, as the part is rapidly changing in temperature all its mass will not be in equilibrium and the temperature gradients across the part will produce additional mechanical stress. For chip-out under bond these factors combine to give an acceleration of 1.5 X over TMCL. For ball neck break (wire creep) failures, acceleration of 10X has been observed. To date, there is no reasonable explanation for why the relative accelerations in TMCL and TMSK are so variable and dependent on the failure mechanism.

## PRODUCT AND PROCESS QUALIFICATIONS

Qualification activity is centered around new products and processes and changes in products and processes. The goal is to assure that the products can meet the qualification requirements prior to general release, and on an ongoing basis to demonstrate conformance to those requirements. The nature and extent of reliability stressing required depends on the type of change and the amount of applicable reliability data available.

A full qualification may include Early Failure Rate (EFR), Intrinsic Failure Rate (IFR), and Environmental Endurance Stressing. Such stress plans are reserved for introductions or changes that involve new or untested material or processes and, as such should be subjected to the maximum reliability interrogation. This normally entails a full range of biased and unbiased temperature and humidity stresses along with thermomechanical stresses.

For changes that are of limited scope, the full range of qualification stressing may not be warranted. In these instances, the nature and extent of the change is examined and only those stresses which provide a valuable measure of the change, or those which will detect potential weaknesses, are performed.

## SIGNETICS' SELF-QUAL PROGRAM (SSOP)

Self-Qual is a joint program between Signetics and a customer which formally communicates Signetics' qualification activities for a new or changed product, process, or material. The Signetics Self-Qual process provides our customer's engineering groups an opportunity to participate in the development of the qualification plan. During the qualification process, customers may audit the project, and can receive interim updates of qualification progress. Upon completion, formal detailed engineering reports are provided.

The major impact to the customer comes from the reduced workload on the component engineering and qualification groups. These engineering resources generally divide their time between routine qualification activity and problem resolution on critical components. By eliminating the need to perform qualification for some of the basic vendor changes the customer component engineer can spend more of his time resolving the critical product issues. In addition, the total amount of stress hardware needed to perform qualification life tests and other environmental evaluations can be reduced, saving the customer facility costs and reducing operating expense.

Self-Qual is a no-risk proposition for the customer. Each Self-Qual proposal provides a detailed description of what we are changing and why. It includes a detailed plan of what we intend to do to establish the reliability of the products affected. If the customer wishes to have products added to the plan, or select some additional stresses, or prefers alternative stress conditions, Signetics will do everything possible to accommodate those requests. After that, if the customer is still uncomfortable with the recommended change, they are under no obligation to accept our data, and they may perform their own qualification program in addition to Signetics.

Customers who are interested in participating in this program should contact their local Signetics sales representative or Signetics' Corporate Reliability Engineering department directly.

## SURE III RELIABILITY MONITORING PROGRAM

In order to implement an improvement program, a standard measure of performance was needed. Signetics uses the results from the SURE III Reliability Monitoring Program as its basic ongoing measure of product reliability performance. This program samples all generic families of products manufactured by Signetics, and utilizes standardized stress methods and test procedures. This system is augmented by new product and process qualification activities and infant mortality monitoring programs.

Signetics adopted a measurement philosophy based on the premise of continual improvement toward our performance standard of zero defects.

We also increased our standard Pressure Pot stress conditions from 15 PSIG $/ 121^{\circ} \mathrm{C}$ to $20 \mathrm{PSIG} / 127^{\circ} \mathrm{C}$. This reduced stress duration from 168 hours to 72 hours, and increased high volume sampling, which increased sensitivity to low defect levels.

Our standard monitoring program, SURE III, includes the following stress conditions:


| Temperature Cycle: (TMCL) | Condition $=$ Air-to-Air $-65^{\circ} \mathrm{C}\left(+0^{\circ} \mathrm{C}-10^{\circ} \mathrm{C}\right)$ to $+150^{\circ} \mathrm{C}\left(+10^{\circ} \mathrm{C}-0^{\circ} \mathrm{C}\right)$, Dwell $=10$ minutes minimum each extreme, No bias, Duration $=1000$ Cycles (plastic); <br> Cycles (hermetic) |
| :---: | :---: |
| Pressure Pot: | $\text { Condition }=127^{\circ} \mathrm{C}\left(+2^{\circ} \mathrm{C}-2^{\circ} \mathrm{C}\right), 20 \text { PSIG }(+0.5-0.5 \mathrm{PSIG}),(\mathrm{PPOT})$ $100 \% \text { saturated steam, No bias, Duration }=72 \text { Hours }$ |
| $\frac{\text { Thermal Shock: }}{\text { (TMSK) }}$ | Condition $=$ Liquid-to-Liquid $-65^{\circ} \mathrm{C}\left(+0^{\circ} \mathrm{C}-10^{\circ} \mathrm{C}\right)$ to $150^{\circ} \mathrm{C}\left(+10^{\circ} \mathrm{C}-0^{\circ} \mathrm{C}\right)$, Dwell $=5$ minutes minimum each extreme, No bias |

NOTE:

* Vcc MAX is generally = Data Book Maximum Specified Vcc.


## PRODUCT MONITOR

In addition to the SURE III program, each Signetics assembly plant performs Pressure Pot ( $20 \mathrm{PSIG}, 127^{\circ} \mathrm{C}$, 72 Hours) and Thermal Shock ( $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}, 300 \mathrm{Cycles}$ ) reliability monitors on a weekly basis for each molded package type by pin count. The purpose of this program is to monitor the consistency of the assembly operations for such attributes as molding quality and die attach and wire bond integrity. These data are reported back to manufacturing operations and corporate and divisional reliability and quality assurance departments by electronic mail each week. The data from the weekly product monitor is summarized along with the SURE III program reliability data in this publication.

## RELIABILITY EVALUATIONS

In addition to the product performance monitors encompassed in the SURE III program, Signetics' Corporate and Division Reliability Engineering departments sustain a broad range of evaluation and qualification activities.

Included in the engineering process are:
Evaluation and qualification of new or changed materials, assembly/wafer-fab processes and equipment, product designs, facilities, and subcontractors.

Device or generic group failure rate studies.
Advanced environmental stress development.
Failure mechanism characterization and corrective action/prevention reporting.
The environmental stresses utilized in the engineering programs are similar to those utilized for the SURE III program, however, more highly-accelerated conditions and extended durations typify these engineering projects. Additional stress systems such as biased pressure pot, power-temperature cycling, and cycle-biased temperature-humidity, are often included in some evaluation programs.

## STRESS FACILITY QUALITY

Signetics quality improvement has reached all functional areas of the company, and the reliability stress laboratories are no exception. Corporate Reliability Laboratory (CRL) is one of the many areas where the benefits of the quality improvement process pays repeated dividends.

CRL utilizes stresses which accelerate failure rates hundreds to thousands of times, requiring precision and control to make reliability data meaningful. Stress loading schedules are maintained with absolute regularity and chambers are never off-line beyond scheduled loading plans. Board currents are recorded prior to and at each interval on biased stresses, and monitoring of in-oven currents is conducted daily.

Thermal modeling of both Thermal Shock and Temperature Cycling systems has been accomplished and all loads are carefully weighed to ensure that thermal ramps are consistent.

Pressure Pot and Biased Pressure Pot systems utilize microprocessor controllers, and are accurate to within 0.1 degree centigrade. Saturation is guaranteed via automatic timing circuits, and a host of fail-safe controls ensure that test groups are never damaged.

Electrostatic discharge (ESD) handling precautions are standard procedures in the laboratories, and the occurrences of devices lost, zapped, or overstressed have become almost non-existent.

The diagram on the following page depicts the current organization for Signetics' Reliability Group.

## SIGNEIICS' RELIABILITY ORGANIZATION



## RELIABILITY IMPROVEMENT PROGRAMS

Currently, Signetics is involved in a number of reliability improvement programs intended to enhance product reliability performance. A series of activities are currently addressing failure rate reduction in thermal cycling stresses, particularly on large die. Other reliability improvement programs involve the use of Silicon Nitride and other technologically advanced passivation systems to increase the high humidity resistance of sensitive products.

Reducing early life failures has become a major focus at Signetics. Numerous corrective action teams are in the process of establishing high volume monitors capable of accurately describing parts per million (PPM) level infant failure rates. From data produced via these monitors, improvement in wafer fabrication process and assembly process technologies are developed to minimize integrated circuit defect levels.

## RELIABILITY PUBLICATIONS

Data from all of these activities is made available to all Signetics customers in a variety of publications:

## PRODUCT RELIABILITY SUMMARIES and QUARTERLY UPDATES

Yearly, each Product Division's SURE III monitoring data is summarized and published in a Product Reliability Summary. Quarterly, an update is published for the data accumulated during interim periods.

## SSQP - SIGNETICS SELF-QUAL PROGRAM

In addition to the regular publications of reliability monitor results, a special program for the publication of qualification proposals and final engineering reports has been in place since January of 1984.

## SMD RELIABILITY

In support of Signetics' leadership in Surface Mount Device (SMD) technology, we have published indepth studies and evaluations on the reliability of numerous combinations of SMD packages and IC process technologies. These reports cover not only the basic product performance, but also evaluate products after exposure to the unique environments created by the various SMD soldering and cleaning processes.

## SPECIAL RELIABILITY REPORTS

In addition to our standard reports, special reliability evaluation results are available on a wide variety of Signetics' products and processes. Custom reports can be generated to meet specific customer needs and the most accurate failure rate estimates can be prepared for your specific system application and environment.

## DATA AVAILABILITY

The previously referenced documents are available to all Signetics customers. Many are available in your local Signetics sales office, or:

> Corporate Reliability Services Reliability Publications Group Department 9605, Mail Stop \#34
> Arques Avenue
> Box 3409
> Sunnyvale, CA $94088-3409$
where you can be placed on a standard mailing list for all documentation which meet your specific requirement(s).

## SIGNETICS' MANUFACTURING FACILITIES

Signetics, as part of a multinational corporation, utilizes manufacturing facilities for wafer fabrication, package assembly, and test in three states and three overseas countries as shown in Table XII. All wafer fabrication is performed in Signetics operated fabs which report to the Vice President of Die Manufacturing Operations (DMO) in Sunnyvale. Similarly, Signetics Assembly operations in Utah, Korea, and Thailand, report to the Vice President of Assembly Manufacturing Operations (AMO). Assembly subcontractors, Pebei and Anam, are scheduled and controlled through the AMO organization. Assembly subcontractors process all product to Signetics' specifications and materials. Signetics has on-site quality assurance personnel at each subcontractor to audit assembly processes and procedures.

All Signetics products are electrically tested in Signetics operated facilities. These facilities report to the manufacturing organization (DMO or AMO) operating the facility at which they are located.

Table V
Signetics' Product Manufacturing Facilities

|  |  |  |
| :---: | :--- | :--- |
| WAFER FABRICATION FACILITIES |  |  |
| Designation | Location | Process Families |
| Fab 01 | Sunnyvale, California | Bipolar Junction Isolated |
| Fab 09 | Orem, Utah | Bipolar Gold Doped |
| Fab 16 | Sunnyvale, California | Oxide Isolated |
| Fab 21 | Orem, Utah | Bipolar Schottky |
| Fab 22 | Albuquerque, New Mexic | ACMOS |


|  |  |  |
| :--- | :--- | :--- |
| ASSEMBLY FACILITIES |  |  |
| Designation | Location | Package |
| SigKor | Seoul, Korea | DIP, SO, and PLCC |
| SigThai | Bangkok, Thailand | DIP and CERDIP |
| Orem | Orem, Utah | Military "Jan" Hermetic |
| Pebei | Kaomsiung, Taiwan | SO |
| Anam | Seoul, Korea | SO and Metal Can |


| TEST FACILIES |  |  |
| :--- | :--- | :--- |
| Designation | Location | Package |
| TA03 | Sunnyvale, California | Wafer Sort, Final Test <br> and Quality Assurance |
| SigKor | Seoul, Korea | Final Test and Quality <br> Assurance |
| SigThai | Bangkok, Thailand | Final Test and Quality <br> Assurance <br> Sacto |
| Sacramento, California |  |  |
| Military Final Test and |  |  |
| Quality Assurance |  |  |

## TYPICAL IC MANUFACTURING FLOW

The manufacturing process for Integrated Circuits begins with wafer fabrication. The wafers are then electrically sorted, assembled, and tested prior to customer shipment. Quality assurance inspections are utilized throughout the manufacturing process. Table VI contains a typical manufacturing flow for Signetics' ICs.

## Table VI

## Typical I.C. Manufacturing Flow

For Bipolar Junction Isolated Product

| Wafer Fab: | Initial Oxidation <br> Buried Layer Diffusion <br> Epitaxial Layer <br> Isolation Diffusion <br> Base Diffusion <br> Emitter Diffusion <br> Contact Mask <br> Metallization \#1 <br> Dielectric Glass Layer <br> Metallization \#2 <br> Nitride Passivation |
| :---: | :---: |
| Wafer Sort: | Wafer Electrical Test Wafer Visual Acceptance |
| Assembly: | Saw Scribe and Break <br> Die Sort Visual Acceptance <br> Die Attach to Leadframe <br> Wire Bonding <br> Pre-Seal Visual Acceptance <br> Encapsulation <br> Topside Symbolization <br> Leadframe Trim and Form <br> Solder Coat <br> Mechanical/Visual Acceptance |
| Test: | Final Electrical Test <br> Burn-In (Optional) <br> Product Assurance Test |
| Shipping: | Pack-Out <br> Outgoing Quality Control Acceptance <br> Shipping |

## Package Construction

|  | PDIP | SO/PLCC | CERDIP |
| :---: | :---: | :---: | :---: |
| Lead Frame | Copper, 194 Alloy | Copper, 194 or PMC102 | Alloy-42 |
| Lead Finish | Tin/Lead Solder Dip or Tin/Lead | $\begin{aligned} & \text { Tin/Lead Solder Dip } \\ & (60 / 40) \\ & \text { Solder Plate }(80 / 20) \end{aligned}$ | Tin/Lead Solder Dip |
| Bond Area Finish | Silver Spot | Silver Spot | Silver Spot |
| Die Attach | Silver Filled Polyimide or Thermoplastic | Silver Filled Polyimide or Thermoplastic | Silver Filled Glass |
| Bond Wire | Gold, 1.0-1.3 mil. Diameter | Gold, 1.0-1.3 mil. Diameter | Aluminum, 1.0 mil. Diameter |
| Wire Bonding Die Leadframe | Thermosonic Ball Stitch | Thermosonic Ball Stitch | Ultrasonic Stitch Stitch |
| Package Material | Novolac Epoxy | Novolac Epoxy | Ceramic |

## Package Code Definitions

| Pin |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Count | PDIP | SO | PLCC | CERDIP |
| NE | DE | ---- | FE |  |
| NH | DH | ---- | FH |  |
| NJ | DJ | ---- | FJ |  |
| NK | ---- | ---- | FK |  |
| NL | DL | AL | FL |  |
| NM | ---- | ---- | FM |  |
| NN | DN | --- | FN |  |
| NQ | ---- | AQ | FQ |  |
| ---- | ---- | AA | ---- |  |

## Signetics

ALS Products

## Section 3 Circuit Characteristics

## ALS Products

## INPUT STRUCTURES

There are two types of input structures used in ALS circuits. diffusion diode and PNP vertical transistor. Each of these are discussed below

The diffusion diode input is used occasionally with ALS circuits The input diode is labeled as D1 in Figure 1. There can be more than one if NAND logic is to be performed. In the oxide-ısolated processes these are base-collector diffusions Each input pin also has a Schottky clamp diode D2 This diode is standard for most TTL circuits, and is included to limit negative input voltage excursions that are generally the result of inductive undershoot.


Figure 1. Diode Input

The static diode input function of voltage versus current is shown in Figure 2. If the pin voltage is negative, most of the relatively high negative current flows through the clamp Schottky D2. At OV the current flows from $V_{C C}$ through R1 and D1 to the pin. Switching from a logic Low level to a logic High level occurs when the input pin voltage rises high enough to force the current from the D1 path to the Q3-Q2-Q1 path This happens when the base voltage of transistor Q3 is at three base-emitter drops ( $3 \mathrm{~V}_{\mathrm{BE}}$ ), and the pin is at $2 \mathrm{~V}_{\mathrm{BE}}$, which is the standard ALS threshold switching voltage. At this voltage the input current is very small, just the leakage currents of dıodes D1, D3, and clamp dıode D2. The current remains at this small, positive value until breakdown voltage is reached.

Transistor Q3 and resistor R2 provide a current gain by increasing the amount of current available to Q2 and Q1 when the pin voltage is high. R3 bleeds current off the base of Q2 to pull it low when the pin voltage is low. D3 speeds up this process during the

High-to-Low pin transition. When the switching transients are over, D3 is reverse biased


AFO3251S
Figure 2. Static Diode Input Function of Voltage VS Current

The current of Figure 2 is scaled for the case where the pin is required to pull down a single $40 \mathrm{~K} \Omega$ resistor $\mathrm{R} 1(20 \mu \mathrm{~A}$ maximum in the High state and 02 mA maxımum in the Low state). For some parts, pin current can be higher, especially in the logic Low state. This increase will happen if the pin must sink the current from more than one R1 resistor, or if the value of R1 is less than $40 \mathrm{~K} \Omega$, which will be the case if the capacitance at the base of the transistor Q3 is too large for the required switching speed

The PNP vertical transistor has found wide acceptance in its various forms in low power Schottky logic because it provides a highimpedance input which is usually desirable It is now frequently the input of choice for new parts built with improved processes. The PNP transistor Q3 is fabricated with the P-type substrate as the grounded collector, the N type Epı as the base, and the P-type normal base diffusion as the emitter. The process must be tailored to provide a suitable current gain for this vertical structure and must have provision to remove the considerable substrate current without an appreciable rise in substrate voltage Referring to Figure 3, Q3 functions as an emitter follower for pin voltages low enough to provide an emitter-base forward bias. This occurs at an emitter voltage below the $3 V_{B E}$ value provided by the D3-Q2-Q1 stack, and gives the desired $2 \mathrm{~V}_{B E}$ pin threshold. At pin voltages above this value, Q3 turns off and the current through R1 is directed to Q2-Q1 through D3. The Schottky diode D2 speeds up the High to Low
transition if the pin voltage falls more rapidly than the base of Q2, otherwise, D2 is off. The PNP input characteristics are shown in Figure 4. If the input voltage is negative with respect to ground, a large clamp current flows through $D_{1}$ As the voltage rises, $D_{1}$ turns off and the input current falls to the base current of Q3; for the usual values of $R_{1}$, this is in the range of about $3 \mu \mathrm{~A}$. This decreases as the lead voltage rises. At threshold, Q3 turns off and the input current drops to a low value determıned by the leakage of $D_{1}, D_{2}$, and Q3. The current remains at this low value until the onset of breakdown Since all PNP inputs are protected with ESD structures, the breakdown current is set by this, and not the actual PNP device.


Figure 3. PNP Input


OP19981S
Figure 4. PNP Input Characteristics

## INPUT CONSIDERATIONS

## Static Input Current

A comparison of input current for various input voltage ranges for both types of inputs is shown in Figure 8.

## Circuit Characteristics

Diode inputs supply current to their drivers that may be as large as $200 \mu \mathrm{~A}$ at $\mathrm{V}_{\text {IN }}$ of 0.5 V for a single unit load input. Signetics ALS parts are designed to have input current less than $20 \mu \mathrm{~A}$ over the full switching range from OV to $\mathrm{V}_{\mathrm{Cc}}$. Typical PNP input current is less than $10 \mu \mathrm{~A}$ below threshold voltage and $1 \mu \mathrm{~A}$ above threshold.

## Input Capacitance

Input capacitance, measured using a smallsignal variation about a static DC operating point, is low for ALS inputs. When one includes the added capacitance of the elements common to each input, such as the pin, pad, bond wire, and clamp Schottky diode, the percentage difference for total static input capacitance for ether type of input is not very large.

## Dynamic Input Current

In many applications the total current an input pin draws during a switching transition is a more important consideration than its input capacitance. This dynamic input current is often larger than the value of static capacitance would predict because both types of input structures normally include some sort of speed-up mechanism, usually a 'kicker' Schottky diode, connected to an internal node of the circuit. The kickers deliver current, related in a non-linear way to input edgerates. High-dynamic input current does not always equate to fast circuit switching. The percentage differences for dynamic current tend to be larger than the respective differences for static capacitance.

## Switching Threshold Voltage

The ALS input switching threshold voltage is set quite high for TTL at two base-emitter junction forward-bias drops. ALS input structures have enough gain that the voltage range in which they switch from one state to the other, as shown by a static DC transfer function curve, is completed within about 100 mV of the $2 \mathrm{~V}_{\mathrm{BE}}$ threshold. For a typical part at room temperature, $V_{B E}$ is about 800 mV , and the switching threshold is nominally at 1.6 V ; the static transfer range uncertainty of about 100 mV gives a nominal threshold for solid Lows and Highs of about 1.55 V and 1.65 V respectively. The ALS threshold voltage was chosen higher than other TTL families to give a larger noise margin with respect to ground, and to be more nearly centered in the region where a ALS output driver stage switches with maximum edge rates, which occurs between about 0.6 V and 2.6 V .

Because the ALS threshold is set by the base-emitter junction voltage, it is dependent on junction temperature and current density. $V_{B E}$ increases by about 1.2 mV for each degree C drop in junction temperature; current density changes by about a decade for a

| INPUT VOLTAGE <br> RANGE Diode <br>  INPUT CURRENT <br> Below Ground Schottky Clamp <br> Ground to $\mathrm{V}_{\mathrm{T}}$ High (to $200 \mu \mathrm{~A}$ ) <br> $\mathrm{V}_{\mathrm{T}}$ to $\mathrm{V}_{\mathrm{CC}}$ Leakage <br> Above $\mathrm{V}_{\mathrm{CC}}$ Leakage L Low (to $20 \mu \mathrm{~A}$ ) |
| :---: | :---: | :---: |

Figure 5. Input Current for Input Voltage Ranges

60 mV change in $\mathrm{V}_{\mathrm{BE}}$. The total variation due to processing differences, temperature, and current density is about 150 mV per junction, or 300 mV total change in input threshold to give limits of 1.25 V Low and 1.95 V High. The ALS $\mathrm{V}_{\mathrm{IL}}$ and $\mathrm{V}_{\mathrm{IH}}$ limits are 0.8 V and 2.0 V respectively, a tight spec for $\mathrm{V}_{\mathrm{IH}}$.

## ELECTRO-STATIC DISCHARGE (ESD) CONSIDERATIONS

It is universally true that no bipolar integrated circuit process can provide devices with such high breakdown voltages that they are able to withstand any level of ESD without some structure punching through or breaking down. The necessary condition for survival when this occurs is that the energy dissipation in any volume of the chip must be kept low enough so that neither the silicon nor the interconnecting metal can melt. This can be accomplished in two ways: the breakdown voltage should be as low as practical, consistent with normal circuit operation, and the energy should be dissipated in as large a volume as is possible. Circuit components that are particularly sensitive to charge damage must be protected by structures that are less fragile. All Signetics ALS parts are designed with these requirements in mind, and although, as a rule of thumb, a sophisticated oxide isolated process used to fabricate these parts tends to be more ESD damageprone than a junction isolated process, ALS is as rugged as other TTL families in general. If ALS parts are handled with the same care afforded any other high-technology parts, they will not be damaged.
ESD sources usually fit into one of two categories: people or other objects that have accumulated static charge and touch the parts; or, they generate their own charge, as is the case when a circuit makes sliding contact with an insulator. In the first instance, static voltages tend to be high, over 10000 V , and discharge is usually limited by relatively high series resistance. In the second case, voltages are lower, around 200 V , but there is very little series resistance to limit discharge current. Both possibilities are simulated with discharge models that are used in the majority of the test setups, and parts are designed
in a way to improve survival for both ESD conditions.
Experience has shown that inputs of TTL circuits are much more likely to suffer ESD damage than outputs. Since negative voltages are discharged through clamp ground diodes with low chip dissipation, only voltages positive with respect to substrate ground are apt to produce input damage.
PNP and diode inputs have a positive voltage breakdown in the relatively high range of from 15 V to 25 V . Schottky dodes connected to an input pin usually break down before junction diodes, and if they are stressed beyond their limits the Schottky diodes usually sustan damage in the corners. A diffusion guard-ring around the diode increases the uniformity of the breakdown, and as a result maximizes the dissipation volume at breakdown and increases the ablity of the device to survive ESD. All Signetics ALS circuits have guardrings on Schottky diodes that connect to input or output pins.
Signetics ALS parts also have specific ESD structures included which protect up to 2000 V for the standard resistance limited case the human body model.

## FLOATING INPUTS

ALS inputs should not be allowed to float. All unused inputs, even those on unused gates, should be tied to a voltage source of relatively low impedance that will get them out of the logic picture and out of trouble. For a Low input this can be ground, or the output of a permanently low driver. For a High input this can be $\mathrm{V}_{\mathrm{CC}}$, protected by a series resistor if circuit damaging voltage spikes are possible in the system, or a permanently high driver.
Properly tied High or Low inputs will not pick up enough spurious noise to cause problems. If they are allowed to float, the results can be disastrous. Floating diode inputs usually pull to within a few mv of $3 V_{B E}$ above ground, a $\mathrm{V}_{\mathrm{BE}}$ above threshold. The input voltage will fall about 1 V per 0.1 mA of current that is capacitively coupled from an adjacent Lowgoing pin. Since pin-to-pin input capacitance is in the order of one pF for an IC in a PC environment, an adjacent pin falling at $1.0 \mathrm{~V} /$

## Circuit Characteristics



TC04161S
Figure 6. Output Stage Basic Components
ns couples in about 1.0 mA of current, enough to switch the input to a Low state for as long as the current lasts. The normal ALS circuit response will be to switch or oscillate. The problem is worse for high-impedance lowcapacitance PNP inputs than for Diode inputs. In this case the static voltage to which they float is determined in part by leakage, and is not predictable.

To reterate, ALS inputs must not be allowed to float. To do so is to invite serious system problems.

## OUTPUT CONSIDERATIONS

The purpose of the output stage is to supply current to a load to force it to a High state or to sink current from the load to force it to a Low state. The speed at which the load can be switched from one state to the other depends on how much supply current or sink current is available from the output driver. There must be an amount in excess of that which is required to maintain the static load voltage, and it is the excess current that is available to charge or discharge the load capacitance. Most ALS circuits are designed to fit into one of these categories, based on output drive capability, the normal output stage, the buffer driver which can supply


Figure 7. Basic Darlington Pull-Up
approximately twice as much current, and the high current drivers designed to drive lowimpedance termınations.

Both normal drivers and buffers may be 3State, which means that, in addition to Low and High states, they can be forced to a highimpedance OFF state as a third possible choice. This allows multiple components to be connected to a bus simultaneously, with only the single-selected device providing actual drive capability.

The basic components of an output stage are shown in Figure 6.

The pull-down driver components sink load currents to force a Low state at the output pin; the pull-up driver components supply current to force a High state. The control components turn on the selected driver and turn off the nonselected driver in response to the logic input signal. For 3 -State parts, the control components turn off both drivers if the 3 -State control signal is active. The output Schottky clamp is included to suppress inductive undershoots, and is a part of every ALS circuit. The load requires a static current to keep it in either a logic High or Low state. The drivers must also charge and discharge the load capacitance $C_{L}$, which is generally one of the major factors that influence switching speed.

Since, to a large extent, they function independently of each other, the pull-up driver, pull-down driver, and control blocks are discussed independently.

## PULL-UP DRIVERS

## Open-Collector

The simplest pull-up driver consists of no more than a fixed pull-up resistor tied to $V_{C C}$. For this case, the control stage interacts only with the pull-down driver. In the Low state, this must sink the current from both the pullup resistor and load. In the High state, the pull-up resistor must supply all of the load
current. Most often, the pull-up resistor is not physically part of the integrated circuit chip itself, but is added externally. In this case the only circuit element connected to the output pad (in addition to the ever-present Schottky clamp) is the collector of the pull-down driver transistor, hence the name "Open-Collector.' Parts with this output stage can be tied together for bus applications. If any of the connected pull-down stages is active, it will pull the bus Low; only if all of them are off can the external resistor pull the bus High. This action provides a ''wired' logical function that is free in the sense that no additional components are required to achieve it.

The Open-Collector output voltage depends on the load, the value of the pull-up resistor, and the voltage to which this is connected if the resistor value is low, the output will rise to nearly the full value of the pull-up source voltage; in particular, the Open-Collector output can rise to $\mathrm{V}_{\mathrm{CC}}$, a voltage higher than that obtainable with a standard Darlington totempole pull-up.

## Standard Darlington

Most ALS pull-up drivers use dual transistors, connected as shown in Figure 7, with the emitter of the first device $Q_{b}$ delivering current to the base of the driver $\mathrm{Q}_{\mathrm{a}}$. This configuration is called a Darlington circuit and provides a composite current gain nearly as large as the product of the current gains of $Q_{b}$ and $Q_{a}$.

The major advantage of the Darlington pullup, as compared to the Open-Collector, is that the pin is actively pulled high by the emitter-follower action of $Q_{a}$ which is capable of supplying large currents to quickly charge output capacitance. Despite the large output current that is available, the drive requirements of $Q_{b}$ are low, so that the voltage drop across $R_{c}$ is small, and the pad will pull up to a voltage nearly as high as $\mathrm{V}_{\mathrm{CC}}-2 \mathrm{~V}_{\mathrm{BE}}$.
For the case where the output pin voltage is High, the phase-splitter transistor $Q_{c}$ is off, and the base of $Q_{b}$ is pulled high by resistor $R_{c}$. The current which flows through $R_{c}$ is just sufficient to provide base drive to $\mathrm{Q}_{\mathrm{b}}$. The base voltage of $Q_{b}$ will be just slightly below $V_{C C}$, and the output pin voltage will be less than this by the sum of the $V_{B E}$ drops of $Q_{b}$ and $Q_{a}$, both of which are on. Most of the base current for $Q_{a}$ and the current through pull-down resistor $R_{b}$ is supplied from $V_{C C}$ through $R_{a}$ and $Q_{b}$. $Q_{b}$ has a Schottky clamp to prevent saturation when the current through $R_{a}$ is large. Resistor $R_{a}$ limits the amount of current flowing from $V_{C C}$ through $Q_{a}$ to a value small enough that $Q_{a}$ will not be damaged if the output pin is accidentally grounded for a short period of time. This short circuit output current is called los, and its value is approximately the maximum current


Figure 8. Basic 3-State Pull-Up
available to charge the output capacitance at the beginning of a Low-to-High transition. The minımum current available when the pin has reached the minımum guaranteed high voltage $\mathrm{V}_{\mathrm{OH}}$ is called output high current ( $\mathrm{l}_{\mathrm{OH}}$ ). The maxımum output voltage that the pull-up driver can achieve occurs at maximum $\mathrm{V}_{\mathrm{CC}}$, and at high temperatures with corresponding low values of transistor $\mathrm{V}_{\mathrm{BE}}$ and high current gain. Conversely, the mınımum high voltage occurs at low $\mathrm{V}_{\mathrm{CC}}$ and low temperatures.


Figure 9. Basic Pull-Down

In the Low state, the pull-down driver $Q_{d}$ is on and the pin voltage is the $Q_{d}$ saturation voltage $V_{S A T} Q_{c}$ is on and its collector resistor $R_{c}$ is pulled down to $V_{B E}+V_{S A T}$, the $V_{B E}$ of $Q_{d}, V_{S A T}$ of $Q_{c}$. $Q_{b}$ is also on, with its emitter at $V_{S A T}$, and the current through $R_{b}$ is low. The base-emitter voltage of $Q_{a}$ is nearly zero and $Q_{a}$ is off.
Assuming the pull-down is off, the Low-toHigh transition speed is governed by: 1) the rate at which $R_{c}$ can pull-up the base of $Q_{b}, 2$ ) the amount of pin current required to drive the load and charge the load capacitance; 3) the value of $R_{a}$; 4) the physical size and current
gain of $Q_{a}$; and 5) the amount of $Q_{a}$ base drive current that is lost through $\mathrm{R}_{\mathrm{b}}$ to ground
The pin can be driven above its maxımum high value by an external pull-up or by positive reflections from a transmission line When this happens, $Q_{a}$ and $Q_{b}$ do not have sufficient base-emitter drive to keep them on If the pin voltage rises significantly above $V_{C C}, Q_{a}$ will begin to leak current into $V_{C C}$

## 3-State

For all 3-State ALS parts, the leakage paths to a grounded $V_{C C}$ pin are blocked with Schottky diodes A typical 3-State pull-up is shown in Figure $11 \mathrm{~S}_{\mathrm{a}}$ is the series Schottky blocking diode. 3-State Schottkys $\mathrm{S}_{\mathrm{t} 1}$ and $\mathrm{S}_{\mathrm{t} 2}$ serve to simultaneously turn off the pull-up and pull-down drivers. The 3-State control is active when it is pulled low to within $V_{\text {SAT }}$ of ground In this state it sinks all the available drive current for $Q_{b}$ and $Q_{c}$, and pulls their bases down to ( $\mathrm{V}_{\text {SAT }}+\mathrm{V}_{\text {Schottky }}$ ), which is essentially one $V_{B E}$ The voltage drop across $R_{c}$ is large and 3-State power dissipation is typically high $Q_{a}$ and $Q_{b}$ are off for normal TTL voltage ranges of the output pin; a negative undershoot large enough to drive the pin about one $V_{B E}$ below ground will allow them to turn on and supply current from $\mathrm{V}_{\mathrm{CC}}$, this action aids the clamping Schottky diode in preventing the pin voltage from falling lower.

## PULL-DOWN DRIVERS

The basic pull-down driver is shown in Figure 9. $Q_{d}$ is the pull-down driver transistor, a big Schottky-clamped device capable of sinking large currents $C_{d}$ is the stray base-collector capacitance of $Q_{d}$, and its unavoidable presence has an important effect on the performance of the pull-down driver $Q_{c}$ is the Schottky-clamped phase splitter it functions as a current-limited, low-impedance driver for $Q_{d}$ when the logic input voltage $V_{I N}$ is high, and as an inverting driver for pull-up $Q_{b}$ by virtue of the current through $R_{c}$ when $V_{I N}$ is low and $Q_{C}$ is off. $Z_{d}$ is the pull-down impedance network which insures that $Q_{d}$ is off when $\mathrm{V}_{\mathrm{IN}}$ is low.
Switching to the logic Low state occurs when $V_{I N}$ Is larger than the $V_{B E}$ drops of $Q_{C}$ plus $Q_{d}$, both of which are initially on Part of the total emitter current available from $Q_{c}$ comes from $R_{C}$, which has a voltage drop of $V_{C C}-$ $V_{B E}-V_{S A T}$. The remainder of the $Q_{c}$ emitter current is supplied through its base Schottky clamp or by other components not shown in Figure 9 but discussed in the section on control components. A portion of the total $Q_{c}$ emitter current is lost in the pull-down network $Z_{d}$; the remainder is available as base current for pull-down driver $Q_{d}$ The amount of current $Q_{d}$ can sınk depends on its base drive, its current gain, and its collector volt-


Figure 10


Figure 11
age. This current is specified on a per-part basis in the data sheets. Several innovative circuit improvements that increase the drive current for $Q_{d}$ are shown in Figures 10a and 10b. Speed-up Schottky diodes $\mathrm{S}_{\mathrm{s} 1}$ and $\mathrm{S}_{\mathrm{s} 2}$ have been added to the standard pull-down circuit as shown in Figure 10a Both are reverse-biased and off in the High state, since $R_{c}$ pulls the collector of $Q_{c}$ nearly to $V_{C C}$ Both connect the collector of $Q_{c}$ to nodes that need to be dıscharged during a High-toLow transition $S_{s 1}$ to the base of $Q_{a}, S_{s 2}$ to

## Circuit Characteristics

the pin. They will conduct if these node voltages are higher than
$\mathrm{V}_{\mathrm{BE}}+\mathrm{V}_{\mathrm{SAT}}+\mathrm{V}_{\text {Schottky }}$, or approxımately $2 \mathrm{~V}_{B E}$, they are quite effective above $2 \mathrm{~V}_{B E}$ Figure 10b shows a dynamic kicker that gives an impulse of current which is especially useful in discharging high capacitive loads
The network of elements labeled $Z_{d}$ in Figure 9 is the pull-down impedance which insures that $Q_{d}$ is off when the value of $V_{I N}$ falls below $2 V_{B E}$. When the voltage at the base of $Q_{d}$ is being pulled high by $Q_{c}$ or low by $Z_{d}$, the output pin voltage responds by moving in the opposite direction. This produces a change in voltage across $C_{d}$, which is the sum of the base voltage change and the collector voltage change, so the amount of charge required by $\mathrm{C}_{\mathrm{d}}$ is magnified by a factor which is larger than unity.
This well-known Miller-effect causes the apparent value of $\mathrm{C}_{\mathrm{d}}$, as percerved by the drivers, to be a factor of about five times larger than the already large physical junction capacitance, all of which means that the drivers $Q_{c}$ and $Z_{d}$ need to supply or sink much more current during an output transition than is necessary to maintain static conditions When static conditions do exist internally in the circuit, noise voltage spikes on the output pin, $\mathrm{V}_{\mathrm{CC}}$, or ground can momentarly force the base of $Q_{d}$ in the direction to produce an output glitch, and the drivers must respond quickly to counter this coupled noise

A simple Zd element is a resister $\mathrm{R}_{\mathrm{z2}}$ and a series Schottky diode to ground. This is shown in Figure 11. The $Q_{d}$ base voltage cannot pull below a Schottky drop, so that switching speed is unimpared.

## CONTROL COMPONENTS

This section covers 3 -State control drivers, special 3-State problems, and $\mathrm{V}_{\mathrm{CC}}$ turn-on current and 3-State glitches during power-up.

## 3-State Control Drivers

The normal TTL 3-State scheme is shown in Figure 8. The 3-State control voltage in the OFF state is high enough that $\mathrm{S}_{\mathrm{t} 1}$ and $\mathrm{S}_{\mathrm{t} 2}$ are reverse-biased; in the active state the control voltage is low, usually $V_{\text {sat }}$, so that the $Q_{a}-Q_{b}$ base emitter stack is off, as is the $Q_{c}-Q_{d}$ stack. In the 3-State mode, $R_{c}$ is dissipating maximum power. Blocking Schottky diode $\mathrm{S}_{\mathrm{a}}$ prevents current from flowing backwards through $Q_{a}$ if the $V_{C C}$ pin is grounded; the output pin high voltage can be about 4.5 V before there is any significant 3 State leakage current.

There are several innovative improvements to the basic 3-State circuit, as shown in Figure 12 The addition of inverter $Q_{c 2}-R_{c 2}$ with a blocking Schottky $\mathrm{S}_{\mathrm{c} 2}$ allows the addition of feedback diodes $\mathrm{S}_{\mathrm{s} 1}$ and $\mathrm{S}_{\mathrm{s} 2}$ to increase $\mathrm{I}_{\mathrm{AV}}$; $\mathrm{S}_{\mathrm{c} 2}$ cannot be included in series with $\mathrm{R}_{\mathrm{c} 1}$ because its forward voltage drop would lower $\mathrm{V}_{\mathrm{OH}}$. 3-State power is not increased, sunce only one $\mathrm{R}_{\mathrm{c} 1}$ is pulled low. The current through $Q_{c 2}$ is avallable as added base drive to $Q_{d}$, so nothing is wasted. An additional transistor may be paralleled with $Q_{c 1}$ and $Q_{\mathrm{c} 2}$ to control an active pull-down version of impedance $Z_{d}$

## Icc Considerations

There is no formal family specification that limits the amount of $V_{C C}$ current an ALS circuit may draw during turn-on as $\mathrm{V}_{\mathrm{CC}}$ rises from zero to 4.5 V . However, an effort has been made to limit maximum turn-on I IC to $110 \%$ of $\mathrm{I}_{\mathrm{CCmax}}$. This precaution prevents an
undesirable system situation where the $\mathrm{V}_{\mathrm{CC}}$ power supply is large enough to drive the devices, but can't power them up. The major component of turn-on current is $\mathrm{V}_{\mathrm{CC}}$ to ground feed-through of output stages. Unless specific steps are taken to prevent it, the pullup Darington turns on if $\mathrm{V}_{\mathrm{CC}}$ is greater than $2 \mathrm{~V}_{\mathrm{BE}}$, and remains on until the on-chip voltage is high enough to set the phase splitter solidly in one or the other of its two states. The solution is to incorporate extra circuit components that will set the phase splitter at voltages nearly as low as $2 \mathrm{~V}_{B E}$, or turn off the top device with a separate 3-State type structure which activates at low $\mathrm{V}_{\mathrm{CC}}$ voltages and becomes inoperative when $\mathrm{V}_{\mathrm{CC}}$ is high

The amount of current that can be fed from an output pin back into a grounded $V_{C C}$ pin, or through the chip to ground for an open $V_{C C}$ pin, depends on the design Generally, 3State feedback current is specifically limited to low values which are leakage or breakdown related Other parts have medium current.
Most 3-State parts, especially selected buffer functions, have additional circuit elements to insure that as they power on they source or sink no appreciable output current, provided that the 3-State control pins are in the active state as $V_{C C}$ rises. This means that $V_{C C}$ can be turned on or off at will in the system to conserve power, and bus voltages will not be affected. Parts with this capability are identified in the specific data sheets.

## GROUND VOLTAGE AND OTHER NOISE PROBLEMS

## Ground Voltage As A Serious Problem

Excessive ground noise voltage in a system usually produces serious degradation of switching speed It may also produce unwanted glitches on outputs, or spurious clocks which cause flip-flops to lose data, or relaxation oscillations that completely disrupt a system. It is, without doubt, one of the major causes of logic systems fallure ... difficult to accommodate, and difficult to eliminate.

Well planned PC board layout is vital, and multilayer boards with ground and $\mathrm{V}_{\mathrm{CC}}$ planes are often desirable. Great care must be taken to insure adequate bypassing for $\mathrm{V}_{\mathrm{CC}}$. The problems are not trivial, but they can be solved satisfactorily.

## Sources Of Ground Noise

Ground lead inductance is the source of most ground nosse voltage, it causes a voltage drop proportional to the rate at which the current through it changes.

Inductance is a measure of the amount of energy stored in the magnetic field associat-


## Circuit Characteristics

ed with a current. Low values of inductance imply low energy, which means low voltage required to affect a change in current. As a general rule, inductance decreases as current is allowed to spread out in space, and current interactions decrease. The inductance of a thin wire far removed from the return current path is high; that of a large conductor coaxially encircled by the return path is low. Inductance tends to increase faster than linearly with conductor length, but only approximately logarithmically with decreasing cross-section dimensions. From a logic system viewpoint, ground planes are better than ground traces; wide lines are better than narrow lines; close spacing to planes is good; loops that allow magnetic flux linkages are bad, wire lengths of fractions of inches count, and sockets with long pins add significant inductance to a PC card.

Ground noise voltage is increased by feedthrough current spikes These occur when both top and bottom devices of the output totem-pole driver are on simultaneously, and heavy currents are allowed to flow directly from $V_{C C}$ to ground. They can be minimized in one of two ways: drive the devices such that one is turned off before the other can turn on, or more commonly, drive them together, but very fast, so the feed-through current can flow for only a short time.

Although most ground noise results from ground inductance, resistance also contributes. Static ground offsets unrelated to rates of current change occur, and add to the total ground voltage. Generally speaking, those measures which reduce ground inductance also reduce ground resistance.

## Estimating The Magnitude Of Ground Noise

The accurate modeling of ground noise-related problems in logic design is a complex procedure that requires numerical analysis to determıne system currents and voltages as a function of time. This can only be accomplished in a satısfactory manner if one has reasonable electrical models, especially for input stages and output drivers of the integrated circuits used in the system. Signetics is prepared to assist customers in solving the sometımes formidable problems associated with large system simulation.

The following discussion derives the minımum peak-value of ground noise that will occur as an integrated circuit discharges a capacitor through ground lead inductance. It points out the minımum problems that will exist. In the real world, the peak ground voltage will always be larger than the simple derivation predicts.
The load capacitor $C$ and its discharge path are shown in Figure 20. The capacitor has
been previously charged to a positive voltage, and is discharging through pull-down transistor $Q_{d}$ and lead ground inductance $L_{g}$. As the current changes, it develops a ground voltage $V_{g}$ across $L_{g}$ that is equal to the product of $L_{g}$ times the rate at which it changes.


The discharge current $I_{d}$ will vary with time; startıng from zero, it will increase to a maximum value, and then eventually return to zero. There are an infinite number of ways $I_{d}$ can vary, depending on how the transistor allows charge to flow at any instant in time, but each of the possible current-vs-tıme discharge curves must define the same area, equal in value to the total charge $Q$ that is removed from the capacitor as its voltage falls by an amount $V$.

The voltage drop $\mathrm{V}_{\mathrm{g}}$ across the inductor at any instant in time will be determined by the slope of the current-vs-tıme curve, that is, by the rate at which current is changing. The unique curve that has the required area and minimum slope is triangular, as shown in Figure 14. The ground voltage for this case is a square wave as shown in Figure 15. It will be positive while the current is increasing, and negative when the current is decreasing.
The equations of interest in estimating $\mathrm{V}_{\mathrm{g}}$ are:

$$
\begin{aligned}
& \text { Charge }=\mathrm{Q}=\mathrm{CV}=I_{\mathrm{MAX}} \frac{\mathrm{~T}}{2}=\text { triangle area } \\
& \text { Ground voltage }=V_{g}=(\text { triangle slope })(\mathrm{L}) \\
& \\
& =\frac{2 I_{\mathrm{MAX}} \mathrm{~L}}{\mathrm{~T}}
\end{aligned}
$$

Combinıng the two equations to eliminate $I_{\text {max }}$ gives:

$$
V_{\mathrm{g}}=\frac{4 \mathrm{CVL}}{\mathrm{~T}^{2}}
$$

This lower limit of peak ground voltage will always be exceeded in the real world, where ground voltages are usually spikes, not square waves. If a spike is large enough and long enough, the chip will erroneously recognize it as a valid input, and respond either by glitching, slowing down, clocking incorrectly, or oscillatıng.
An example using values typical for an ALS circuit in a 16-pin DIP illustrates the potential for trouble. If the circuit discharges one standard ALS load of 50 pF in 2 ns with a voltage
change of 3 V through a ground inductance of 10 nH , the minimum ground voltage will be:

$$
\begin{aligned}
V_{g} & =\frac{4 \times 50 \times 10^{-12} \times 3 \times 10 \times 10^{-9}}{\left(2 \times 10^{-9}\right)^{2}} \\
& =1.5 \mathrm{~V}
\end{aligned}
$$

This value is high, and suggests that if transition times are not to be serıously degraded, inductances must be kept as small as possible, and loads must be minımized.

## Effects Of Ground Noise On Input Stages

ALS input voltages are referenced to system ground as illustrated in Figure 16 which shows an equivalent input and output stage. The equivalent input circuit is represented by $\mathrm{R}_{\mathrm{IN}}$ and the four dıodes D1 through D4. These components establish an input switching threshold voltage of $2 \mathrm{~V}_{\mathrm{BE}}$ relative to chip ground. The on-chip voltage $V_{I N}$ must be different from this value by a margin large enough to guarantee a static Low or High with sufficient overdrive to insure switching speed. The on-chip voltage $V_{I N}$ that is actually available is the difference between the input pin voltage $V_{\text {PIN }}$ and the total ground voltage noise $\mathrm{V}_{\mathrm{g}} . \mathrm{V}_{\mathrm{g}}$ is the sum of the steady state voltage due to ground current flowing through $R_{g}$, and the inductive voltage drop across $L_{g}$. The inductive voltage is usually the larger of the two, and since it depends on current changes, it will have both positive and negative polarities for each switching cycle. This means that either Low or High input voltages which are too close to switching threshold will allow the noise margin to be exceeded, and if the ground voltage noise persists long enough, the input will switch erroneously. The result of this depends on the chip function. Combinatorial logic usually slows down or produces output glitches. Latches and flipflops may be clocked inadvertently, and stored data will be lost. Complex circuits that have multiple outputs may oscillate, partıcularly if one polarity of ground noise results in a rapid change of ground current that produces the opposite polarity ground noise.

Ground noise adds a dimension of difficulty in measuring input threshold voltage. ALS parts are guaranteed to have input thresholds between the limits 0.8 V and 2.0 V . A typical method of verifying this is to determine the voltage at which the input actually switches. This requires some care, since the true threshold voltage is masked by any noise voltage contributed by the test system or ground inductance. For accurate results, the input pin voltage should approach the switching threshold slowly and smoothly. At threshold the input will switch. Sensing this point is easy for those circuits where an output also switches, glitches, or oscillates. It is much harder to sense this point for those circuits

## Circuit Characteristics

where an input change produces no output change, for example, with flip-flops which change state only when clocked. The input switch point for these devices can be inferred by measuring the input current as a function of input voltage. Clocking the part may produce enough ground noise to distort the measurement, even if the output doesn't switch


Figure 14


Figure 15

## Effects Of Ground Noise On Output Stages

The most obvious effect that ground noise has on output stages is to directly change the voltage available to force discharge current through the pull-down device. If the only source of ground voltage is from the particular output of interest, the ground and output pin inductances will always slow down a High-to-Low transition. They produce a voltage in opposition to the output pin voltage at the beginning of the discharge when currents tend to be high and voltage changes rapidly. As discharge contınues, the available drive decreases, and currents increase less rapidly. Eventually the current begins to fall, and the ground voltage reverses polarity, which tends to limit the rate at which the current decreases If currents have been high, and the inductances are large, there may be substantial undershoot at the end of the switching cycle which can drive the output pin below ground.

If multiple outputs are switching simultaneously, the total ground noise needs to be considered to determine the result for a particular output. For this case, it can happen
that ground noise will, in fact, speed up an output; on the other hand, it may introduce delays that are much larger than those possible with single output switching. This behavior makes it difficult to predict, except on a case by case basis, what the actual effects of multiple output switching will be. Curves of delay vs multiple switching have been published, but these serve only as rough guides to indicate potential problems, and need to be backed up with actual analysis for any particular application.

In addition to the direct influence on discharge voltage, excessive ground noise can affect the operation of the control components, and alter both rise and fall tumes by driving pull-up or pull-down stages incorrectly. One example of this can be understood with reference to Figure 17 The scenario is that the output pin is Low, but on the verge of switching High, with $V_{I N}$ falling and $Q_{C}$ ready to turn off A problem occurs if, at the instant before the pull-up transistor $Q_{a}$ turns on to pull the output pin high, the voltage from output pin to chip ground falls. This can happen as a result of inductive undershoot driving the output pin down, or by a rise in ground voltage caused by currents completely unrelated to the output of interest. The low output-pin-to-chip-ground voltage pulls down the emitter of $Q_{c}$ through Schottky clamp diode $S_{d}$, and if $V_{I N}$ is not low enough to counteract this, $Q_{c}$ will not turn off The net result is that $R_{c}$ cannot rise, and the transition is delayed until the noise voltage from output to ground disappears

## $V_{c c}$ Noise As An Additional Problem

Inductance in the $V_{C C}$ lead produces noise in the on-chip $\mathrm{V}_{\mathrm{CC}}$ voltage that is entirely analo-
gous to ground voltage. The effects of $V_{C C}$ noise can be nearly as harmful as those produced by ground noise, the only significant difference being the fact that TTL input voltages are referenced to ground instead of $V_{C C}$.
The first symptom of excessive $V_{C C}$ inductive voltage drop is a change in the edge rate for a Low-to-High transition. This will decrease if the on-chip $V_{C C}$ falls, and increase if it rises. If the ground to $V_{C C}$ voltage falls below a mınımum value, internal circuit delays or glitches can occur, and functions with flipflops or other storage elements may lose data. As is the case with excessive ground noise, ALS circuits may break into relaxation oscillatıon.
Because $V_{C C}$ to ground voltage must remain above a minımum value to avoid logic errors and glitches, it is absolutely vital that $V_{C C}$ to ground bypassing is adequate. This requires low inductance $\mathrm{V}_{\mathrm{CC}}$ and ground PC traces, and low inductance bypass capacitors. ALS parts are guaranteed to function properly for low $\mathrm{V}_{\mathrm{CC}}$ of 4.5 V . This means that pin voltages must not fall below this value for any appreciable time. fractions of nanoseconds. $V_{C C}$ system voltage should be close to the maximum guaranteed value for safe system design

## Designing To Reduce The Effects Of Ground Noise

The typical 15 V mınımum value for ground noise, calculated in the preceeding example, points out the possibility of noise-related problems when only one standard 50 pF load is being driven by an output stage. Simultaneous switching of more than one such load obviously increases the risk of trouble, and raises the question of how an octal part can


LD04311S
Figure 16. Equivalent Input and Output Stage

## Circuit Characteristics

work at all. Fortunately, the real world, with careful PC layout, is not usually so grim.
The standard 50 pF load is a lot of capacitance, chosen so one can estimate the chip response for a single output switching under conditions that approach worst case. On a modern PC board a wire trace that has 50pF stray capacitance is several feet long and looks like a resistive delay line instead of a lumped capacitor.

Traces on a PC card must be short to behave like lumped capacitance for an output stage. For this case, a major contributor to driver current is the load presented by the input stages of the driven circuits, and the associated stray capacitance. As previously mentioned, the input current for ALS parts is related to edge rates, and is generally larger than the measured static value of input capacitance would predict. Because of this, the useful fan-out of ALS circuits may be more dependent on ground noise of drivers with heavy capacitive loads than on the amount of
current available to a static DC load, which is the guaranteed data sheet value.
Most of Sıgnetıcs' ALS parts are available in surface mount packages, and these have lower ground inductance than the standard DIP parts.
Inductance of output signal pins reduces the rate at which associated ground current can change, and this reduces ground noise voltage without a corresponding reduction of static output voltage. This inductance may be intentionally increased by adding trace length on the PC board; one needs to be careful, and anticipate the increase in output ringing during switchıng transitions.

In summary, there are many potential problems that one can anticipate in logic systems with fast edge rates. Some of these are dependent on the available components and their respective packages, and the system designer must be certain that the demands made of them are not more than they can
handle. A second major consideration is the system layout, especially from the standpoint of ground, $\mathrm{V}_{\mathrm{CC}}$, and signal lead inductance.


## Signetics

## ALS Products

Section 4
ALS Users' Guide

INDEX

## ALS Products

## INTRODUCTION

Signetics' ALS data sheets have been configured for quick usability.
They are self-contanned and should require minimum reference to other sections for amplifying information.

## TYPICAL PROPAGATION DELAY AND SUPPLY CURRENT

The typical propagation delays listed at the top of the data sheets are the average between $t_{\text {PLH }}$ and $\mathrm{t}_{\text {PHL }}$ for the most significant data path through the part.

In the case of clocked products, this is sometımes the maxımum frequency of operation. In any event, this number is under the operating conditions of $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

The typical $I_{C C}$ current shown in that same specification block is the average current (in the case of gates, this will be the average of the $I_{C C H}$ and $I_{C C L}$ currents) at $V_{C C}=5.0 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. It represents the total current through the package, not the current through the individual functions.

## LOGIC SYMBOLS

There are two types of logic symbols. The conventional one, ''Logic Symbol,'' explicitly shows the internal logic (except for complex logic). The other is "Logic Symbol (IEEE/ IEC)' ${ }^{\prime}$ as developed by the IEC and IEEE. The International Electrotechnical Commission (IEC) has developed a very powerful symbolic

## Data Sheet Specification Guide

language than can show the relationship of each input of a digital logic circuit to each output without explicitly showing the internal logıc. Internationally, Workıng Group 2 of IEC Technical Committee TC-3 is preparing a new document (Publication 817-12) that will consolidate the original work started in the mid1960's and published in 1972 (Publication 117-15), and the amendments and supplements that have followed. Similarly, for the U.S.A., IEEE Committee SCC 11 has revised the publication IEEE Std 91/ANSI Y32.141973.

The updated version IEEE Standard Graphic Symbols for Logic Functions ANSI/IEEE Std 91-1984 (Revision of ANSI/IEEE Std 91-1973 [ANSI Y32.14-1973]) can be ordered through:
IEEE Service Center
445 Hoes Lane
Piscataway, New Jersey 08854
Phone (201) 981-0060

## ABSOLUTE MAXIMUM RATINGS

The Absolute Maxımum Ratıngs table carries the maximum limits to which the part can be subjected without damaging it. There is no implication that the part will function at these extreme conditions. Thus, specifications such as the most negative voltage that may be applied to the outputs only guarantees that if less than -0.5 V is applied to the output pin, after that voltage is removed, the part will still be functional and its useful life will not have been shortened
input and output voltage specifications in this table reflect the device breakdown voltages in the positive direction ( +7.0 V ) and the effect of the clamping diodes in the negative direction $(-0.5 \mathrm{~V})$.

Absolute maximum ratings imply that any transient voltages, currents, and temperatures will not exceed the maximum ratıngs. Absolute maximum ratings are shown in Ta ble 1.

## RECOMMENDED OPERATING CONDITIONS

The Recommended Operatıng Conditions table has a dual purpose. It sets environmental conditions (operating free-air temperature), and it sets the conditions under which the limits set forth in the DC Electrical Characteristics table and AC Electrical Characterıstics table will be met. Another way of looking at this table is to think of it not as a set of limits guaranteed by Signetics, but as the conditions Signetics uses to test the parts and guarantee that they will then meet the limits set forth in the DC and AC Electrical Characteristics tables.

Some care must be used in interpreting the numbers in these tables. Signetics feels strongly that the specifications set forth in a data sheet should reflect as accurately as possible the operation of the part in an actual system. In particular, the input threshold values of $V_{I H}$ and $V_{I L}$ can be tested by the user with parametric test equipment ... If $\mathrm{V}_{\mathrm{IH}}$ and $V_{\text {IL }}$ are applied to the inputs, the outputs will be at the voltages guaranteed by DC Electrical Characteristics table. There is a tendency

Table 1. ABSOLUTE MAXIMUM RATINGS
(Operation beyond the limits set forth in this table may impair the useful life of the device. Unless otherwise noted these limits are over the operating free-air temperature range.)

| SYMBOL | PARAMETER |  | 74F | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply voltage |  | -0.5 to +7.0 | V |
| $\mathrm{V}_{\text {IN }}$ | Input voltage |  | -0.5 to +7.0 | V |
| In | Input current |  | -30 to +5 | mA |
| V OUT | Voltage applied to output in High output state |  | -0.5 to $+\mathrm{V}_{\mathrm{CC}}$ | V |
| lout | Current applied to output in Low output state | Standard outputs | 16 | mA |
|  |  | 3-State and buffer outputs | 48 | mA |
|  |  | -1 version outputs | 96 | mA |
| $\mathrm{T}_{\text {A }}$ | Operating free-air temperature range |  | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage temperature range |  | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |

## Data Sheet Specification Guide

on the part of some users to use $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\text {IL }}$ as conditions applied to the inputs to test the part for functionality in a 'truth-table exerciser' mode. This frequently causes problems because of the noise present at the test head of automated test equipment. Parametric tests, such as those used for the output levels under the $\mathrm{V}_{I H}$ and $\mathrm{V}_{\mathrm{IL}}$ conditions are done slowly, on the order of milliseconds, and any noise present at the inputs has settled out before the outputs are measured. But in functoonality testing, the outputs are examined much faster, before the noise on the inputs has settled out and the part has assumed its final and correct output state. Thus, $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ should never be used in testing the functionality of any ALS part type. For these types of tests, input voltages of +4.5 V and 00 V should be used for the High and Low states, respectively.

In no way does this imply that the devices are noise sensitive in the final system The use of 'hard' Highs and Lows during functional testing is done primarily to reduce the effects of the noise typically present at the test heads of automated test equipment especially when using cables that may at tımes reach several feet. The situation in a system on a PC board is less severe than in a noisy production environment. Typical recommended operating conditions are shown in Table 2.

## DC ELECTRICAL CHARACTERISTICS

This table reflects the DC limits used by Signetics during their testing operations conducted under the conditions set forth in the Recommended Operating Conditions table.
$\mathrm{V}_{\mathrm{OH}}$ and $\mathrm{V}_{\mathrm{OL}}$ values vary depending on the $V_{C C}$ values specified and the type of output structure; standard, 3-State, or buffer. Generally, as the output current and $V_{C C}$ variations increase, the guaranteed minımum $\mathrm{V}_{\mathrm{OH}}$ decreases and the maximum $V_{O L}$ increases. Signetics specifies and tests $\mathrm{V}_{\mathrm{OH}}$ and $\mathrm{V}_{\mathrm{OL}}$ for $10 \% V_{C C}$ swings.
$I_{1}$, the maximum input current at maxımum input voltage, is a measure of the input leakage current at a guaranteed mınımum input breakdown voltage. The test conditions for $I_{1}$ vary according to the type of input structure being tested. PNP and Diode inputs are tested with $V_{C C}=\mathrm{MAX}$ and 7.0 V at the input. When $I_{I}$ is being measured on transceiver I/O pins, both $V_{C C}$ and the input voltage are 5.5 V . The reduced input voltage is necessary because of the output structure connected to the input structure Output structures break down sooner than input structures and it is impossible to test the input without testing the output also.
$\|_{\mathbb{H}}$ for both Diode and PNP input structures is less than $20 \mu \mathrm{~A}$ typically. $\mathrm{I}_{\mathrm{IL}}$ is less than $100 \mu \mathrm{~A}$ for PNP inputs and less than $200 \mu \mathrm{~A}$ for Diode inputs. If multiple input structures are tied together in the design, then the input current values also multiply

For transceiver 1/O pins the outputs are in the High-impedance state when the inputs are tested Therefore, the small amount of extra leakage is combined with the $l_{I H}$ and $I_{I L}$ specifications.
$l_{\mathrm{OZH}}$ is tested with setup conditions that would put the output in the High state if it were not in the 3-State High-ımpedance condition. lozl is similar except the setup condition is for the Low state
$\mathrm{I}_{\mathrm{OH}}$ is tested only on Open-Collector outputs as a leakage test for the lower output transistor structure. $\mathrm{V}_{\mathrm{CC}}$ is less than $\mathrm{V}_{\mathrm{OH}}$ so that there is not a current path to or from $V_{C C}$ that would mask the leakage.

IO is approximately one half of the true shortcircuit output current value. It is measured at $1 / 2 \mathrm{~V}_{\mathrm{CC}}$ in a linear region of the low-state output current characteristics. This method of testing allows indirect measurement of the current available for capacitive load charging while avoidıng test problems of over-heating and potential circuit damage associated with IOS tests.

DC electrical characteristics are shown in Table 3.

## AC ELECTRICAL <br> CHARACTERISTICS

The AC Electrical Characteristics table (see Table 4) contaıns the guaranteed limits when tested under the conditions set forth in the AC Test Circuits and Waveforms section. In some cases, the test conditions are further defined by the AC setup requirements (see Table 5) - this is generally the case with counters and flip-flops where setup and hold tımes are involved.

All of the AC characteristics are guaranteed with 50 pF load capacitance. The reason for choosing 50 pF over 15 pF as load capacitance is that it allows more leeway in dealıng with stray capacitance, and also loads the device during rising or falling output transitions, which more closely resembles the loading to be expected in average applications, thus giving the designer more useful delay figures.

Table 2. RECOMMENDED OPERATING CONDITIONS

| SYMBOL | PARAMETER |  | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Nom | Max |  |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply voltage |  | 4.5 | 50 | 5.5 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | High-level input voltage |  | 2.0 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Low-level input voltage |  |  |  | 0.8 | V |
| 1 IK | Input clamp current |  |  |  | -18 | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage | Open-Collector |  |  | 5.5 | $\checkmark$ |
| IOH | High-level output current | Standard |  |  | -0.4 | mA |
|  |  | 3-State |  |  | -2.6 | mA |
|  |  | Buffers |  |  | -15 | mA |
| loL | Low-level output current | Standard |  |  | 8 | mA |
|  |  | 3-State and Buffers |  |  | 24 | mA |
|  |  | -1 versions |  |  | 48 | mA |
| $\mathrm{T}_{\mathrm{A}}$ | Operating free-ar temperature range |  | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

## Data Sheet Specification Guide

Although the 50 pF load capacitance will increase the propagation delay by an average of about 1 ns for ALS devices, it will increase several ns for standard Schottky devices.

The load resistor of $500 \Omega$ is conveniently specified as both a pull-up and pull-down load resistor.

ALS products are being released in the sur-face-mounted SO package as a commercial option.

Table 3. DC ELECTRICAL CHARACTERISTICS

| SYMBOL | PARAMETER ${ }^{1}$ |  | CONDITIONS ${ }^{2}$ | LIMITS ${ }^{2}$ |  |  | UNITS | $\mathrm{V}_{\mathrm{cc}}{ }^{4}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ ${ }^{3}$ | Max |  |  |
| $\mathrm{V}_{\mathrm{IK}}$ | Input clamp diode voltage |  |  | $\mathrm{I}_{\mathrm{N}}=-18 \mathrm{~mA}$ |  |  | -1.5 | V | MIN |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High voltage | Std. ${ }^{5}$ | $\mathrm{IOH}^{\text {a }}=-04 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{CC}}-2$ |  |  | V | $5 \mathrm{~V} \pm 10 \%$ |
|  |  | 3-State | $\mathrm{IOH}=-2.6 \mathrm{~mA}$ | 2.4 | 3.2 |  | V | MIN |
|  |  |  | $\mathrm{l}_{\mathrm{OH}}=-3 \mathrm{~mA}$ | 2.4 | 3.2 |  | V | MIN |
|  |  | Buffers | $\mathrm{I}_{\mathrm{OH}}=-15 \mathrm{~mA}$ | 2.0 |  |  | V | MIN |
| $\mathrm{V}_{\text {OL }}$ | Output Low voltage | Std. ${ }^{5}$ | $\mathrm{l}_{\mathrm{OL}}=4 \mathrm{~mA}$ |  | 0.25 | 04 | V | MIN |
|  |  |  | $\mathrm{l}_{\mathrm{LL}}=8 \mathrm{~mA}$ |  | 035 | 0.5 | V | MIN |
|  |  | 3-State and Buffers | $\mathrm{lOL}^{2}=12 \mathrm{~mA}$ |  | 0.25 | 04 | V | MIN |
|  |  |  | $\mathrm{IOL}=24 \mathrm{~mA}$ |  | 0.35 | 0.5 | V | MIN |
|  |  | -1 version | $\mathrm{l}_{\mathrm{OL}}=48 \mathrm{~mA}$ |  | 0.35 | 0.5 | V | 475 V |
| 1 | Input High current breakdown test | Diode inputs | $\mathrm{V}_{\mathrm{IN}}=7.0 \mathrm{~V}$ |  |  | 100 | $\mu \mathrm{A}$ | MAX |
|  |  | PNP inputs | $\mathrm{V}_{\text {IN }}=70 \mathrm{~V}$ |  |  | 100 | $\mu \mathrm{A}$ | MAX |
|  |  | Transceiver 1/O pins | $\mathrm{V}_{\mathrm{IN}}=5.5 \mathrm{~V}$ |  |  | 100 | $\mu \mathrm{A}$ | 5.5 V |
| $\mathrm{I}_{\mathrm{H}}$ | Input High current |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IH}}=2.7 \mathrm{~V} \\ & (20 \mu \mathrm{~A} \times \mathrm{n} \text { High U.L. }) \end{aligned}$ |  |  | n (20) | $\mu \mathrm{A}$ | MAX |
| IL | Input Low current | Diode inputs | $\begin{aligned} & V_{\mathrm{IL}}=0.4 \mathrm{~V} \\ & (-0.2 \mathrm{~mA} \times \mathrm{n} \text { Low U.L. }) \end{aligned}$ |  |  | $\mathrm{n}(-02)$ | mA | MAX |
|  |  | PNP inputs | $\begin{aligned} & \mathrm{V}_{\mathrm{IL}}=0.4 \mathrm{~V} \\ & (-100 \mu \mathrm{~A} \times \mathrm{n} \text { Low U.L. }) \end{aligned}$ |  |  | $\mathrm{n}(-100)$ | $\mu \mathrm{A}$ | MAX |
| $\mathrm{l}_{\text {OzH }}$ | 3-State OFF current High |  | $\mathrm{V}_{\text {OUT }}=2.7 \mathrm{~V}$ |  |  | 20 | $\mu \mathrm{A}$ | MAX |
| lozl | 3-State OFF current Low |  | $\mathrm{V}_{\text {OUT }}=0.4 \mathrm{~V}$ |  |  | -20 | $\mu \mathrm{A}$ | MAX |
| IOH | Open-Collector output leakage |  | $\mathrm{V}_{\mathrm{OH}}=55 \mathrm{~V}$ |  |  | 100 | $\mu \mathrm{A}$ | MIN |
| $10^{6}$ | Output current |  | $\mathrm{V}_{\text {OUT }}=2.25 \mathrm{~V}$ | -30 |  | -112 | mA | MAX |

## NOTES:

1 Unless otherwise noted, conditions and limits apply throughout the temperature range for which the particular device type is rated The ground pin is the reference level for all applied and resultant voltages
2 Unless otherwise stated on individual data sheets
3 Typical characteristics refer to $T_{A}=+25^{\circ} \mathrm{C}$ and $\mathrm{V}_{C C}=+50 \mathrm{~V}$
4 MIN and MAX refer to the values listed in the data sheet table of recommended operating conditions
5 Standard refers to the totem-pole pull-up circuitry commonly used for the particular family, as distinguished from buffers, line drivers or 3-State outputs
6 The output conditions have been chosen to produce current that closely approximates one half of the true short-circuit current, los

## Data Sheet Specification Guide

Table 4. AC ELECTRICAL CHARACTERISTICS

| SYMBOL | PARAMETER |  | TEST CONDITION |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{aligned} & T_{A}=0 \\ & V_{C C}= \end{aligned}$ | $\begin{aligned} & +70^{\circ} \mathrm{C} \\ & \pm 10 \% \end{aligned}$ |  |
|  |  |  | Min | Max |  |
| $t_{\text {PLH }}$ $\mathrm{t}_{\mathrm{PHL}}$ | Propagation delay $D_{n}$ to $Q_{n}$ | 74ALS373 |  | Waveform 2 | $\begin{aligned} & 2.0 \\ & 20 \end{aligned}$ | $\begin{aligned} & 120 \\ & 14.0 \end{aligned}$ | ns |
| $t_{\text {pLH }}$ <br> tpHL | Propagation delay $E$ to $Q_{n}$ |  |  | Waveform 1 | $\begin{aligned} & 3.0 \\ & 3.0 \end{aligned}$ | $\begin{aligned} & 14.0 \\ & 14.0 \end{aligned}$ | ns |
| $\begin{aligned} & \text { tpzH } \\ & \text { tpzL }^{2} \end{aligned}$ | Output Enable time to High or Low level |  | Waveform 4 Waveform 5 | $\begin{aligned} & 20 \\ & 30 \end{aligned}$ | $\begin{aligned} & 140 \\ & 14.0 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{pLz}} \end{aligned}$ | Output Disable time to High or Low level |  | Waveform 4 Waveform 5 | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & 10.0 \\ & 12.0 \end{aligned}$ | ns |
| $\mathrm{f}_{\text {MAX }}$ | Maximum clock frequency | 74ALS374 | Waveform 1 | 50 |  | MHz |
| $t_{\text {PLH }}$ <br> tpHL | Propagation delay CP to $Q_{n}$ |  | Waveform 1 | $\begin{aligned} & 3.0 \\ & 4.0 \end{aligned}$ | $\begin{aligned} & 120 \\ & 140 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \end{aligned}$ | Output enable tıme to High or Low level |  | Waveform 4 Waveform 5 | $\begin{aligned} & 3.0 \\ & 3.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 14.0 \\ & 14.0 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{p} H Z} \\ & \mathrm{t}_{\mathrm{PLLZ}} \end{aligned}$ | Output Disable time to High or Low level |  | Waveform 4 Waveform 5 | $\begin{aligned} & 20 \\ & 3.0 \end{aligned}$ | $\begin{aligned} & 10.0 \\ & 120 \end{aligned}$ | ns |

Table 5. AC SETUP REQUIREMENTS

| SYMBOL | PARAMETER |  | TEST CONDITION |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}= \\ & \mathrm{V}_{\mathrm{CC}} \end{aligned}$ | $\begin{aligned} & 70^{\circ} \mathrm{C} \\ & \pm 10 \% \end{aligned}$ |  |
|  |  |  | Min | Max |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{s}}(\mathrm{H}) \\ & \mathrm{t}_{\mathrm{s}}(\mathrm{~L}) \\ & \hline \end{aligned}$ | Setup time $D_{n}$ to $E$ | 74ALS373 |  | Waveform 3 | $\begin{aligned} & 6.0 \\ & 6.0 \end{aligned}$ |  | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{h}}(\mathrm{H}) \\ & \mathrm{t}_{\mathrm{n}}(\mathrm{~L}) \end{aligned}$ | Hold time $D_{n}$ to $E$ |  |  | Waveform 3 | $\begin{aligned} & 6.0 \\ & 6.0 \end{aligned}$ |  | ns |
| $\mathrm{t}_{\mathrm{w}}(\mathrm{H})$ | E Pulse width, High |  | Waveform 1 | 10.0 |  | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{s}}(\mathrm{H}) \\ & \mathrm{t}_{\mathrm{s}}(\mathrm{~L}) \end{aligned}$ | Setup time $D_{n}$ to CP | 74ALSF374 | Waveform 3 | $\begin{aligned} & 6.0 \\ & 6.0 \end{aligned}$ |  | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{h}}(\mathrm{H}) \\ & \mathrm{t}_{\mathrm{h}}(\mathrm{~L}) \end{aligned}$ | Hold time $D_{n}$ to CP |  | Waveform 3 | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ |  | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{w}}(\mathrm{H}) \\ & \mathrm{t}_{\mathrm{w}}(\mathrm{~L}) \end{aligned}$ | CP Pulse width, High or Low |  | Waveform 1 | $\begin{aligned} & 10.0 \\ & 10.0 \end{aligned}$ |  | ns |

## Data Sheet Specification Guide



Waveform 3. Propagation Delay Data to Q Outputs


WF06325S
Waveform 5. Data Setup and Hold Times


WF06151s
Waveform 2. Latch Enable to Output Delays and Latch Enable Pulse Width


Waveform 4. Data Setup and Hold Times


Waveform 6. 3-State Output Enable Time to High Level and Output Disable Time from High Level


Waveform 7. 3-State Output Enable Time to Low Level and Output Disable Time from Low Level

NOTE: For all waveforms, $V_{M}=13 \mathrm{~V}$
The shaded areas indicate when the input is permitted to change for predictable output performance

## Figure 1. AC Waveforms

## Data Sheet Specification Guide

## TEST CIRCUITS AND <br> WAVEFORMS

The $500 \Omega$ load resistor, $R_{L}$ to ground, as described in Figure 2, acts as a ballast to slightly load the totem-pole pull-up and limit the quiescent High state voltage to about +3.5 V . Otherwise, an output would rise quickly to about +3.5 V , but then contınue to rise very slowly up to about +4.4 V . On the subsequent High-to-Low transition, the observed $\mathrm{t}_{\text {PHL }}$ would vary slightly with duty cycle, depending on how long the output voltage was allowed to rise before switching to the Low state. Perhaps, more importantly, the $500 \Omega$ resistor to ground can be a high-frequency, passive probe for a sampling scope, which costs much less than the equivalent highimpedance probe. Alternatively, the $500 \Omega$ load to ground can simply be a $450 \Omega$ resistor feeding into a $50 \Omega$ coaxial cable leading to a sampling scope input connector, with the internal $50 \Omega$ termination of the scope completing the path to ground. Note that with this scheme there should be a matching cable from the device input pin to the other input of the sampling scope; this also serves as a $50 \Omega$ termination for the pulse generator that supplies the input signal.
Figure 3, Test Circuit for 3-State Outputs, shows a second $500 \Omega$ resistor from the device output to a switch. For most measurements this switch is open; it is closed for measuring a device with Open-Collector outputs and for measuring one set of the Enable/Disable parameters (Low-to-OFF and OFF-to-Low) of a 3-State output. With the switch closed, the pair of $500 \Omega$ resistors and the +7.0 V supply establish a quescent High level of +3.5 V , which correlates with the High level discussed in the preceding paragraph.
As shown in Figure 1, AC Waveforms, the disable times are measured at the point where the output voltage has risen or fallen by 0.3 V from the quiescent level (1.e., Low for tpLz or High for $\mathrm{t}_{\text {PHZ }}$ ).
Since the rising or falling waveform is RCcontrolled, the 0.3 V of change is more linear and is less susceptible to external influences.
More importantly, from the system designer's point of view, 0.3 V is adequate to ensure that a device output has turned OFF. It also gives system designers more realistic delay times to use in calculating minimum cycle times.


Figure 2. Test Circuit for Totem-Pole Outputs


Good, high-frequency wiring practices should be used in constructing test jigs. Leads on the load capacitor should be as short as possible to minimize ripples on the output waveform transitions and to minimize undershoot. Generous ground metal (preferably a ground plane) should be used for the same reasons. A $V_{C C}$ bypass capacitor should be provided at the test socket, also with minimum lead
lengths. Input signals should have rise and fall times of 2.0 ns , and signal swing of 0 V to $+3.5 \mathrm{~V}, 1.0 \mathrm{MHz}$ square wave is recommended for most propagation delay tests. The repettion rate must necessarily be increased for testing $\mathrm{f}_{\text {MAX }}$. Two pulse generators are usually required for testing such parameters as setup time, hold time, recovery time, etc.

## Data Sheet Specification Guide

## DC SYMBOLS AND DEFINITIONS

Voltages - All voltages are referenced to ground Negative-voltage limits are specified as absolute values ( $\mathrm{ie},-10 \mathrm{~V}$ is greater than -1.0 V ).
$V_{C C} \quad$ Supply voltage: The range of power supply voltage over which the device is guaranteed to operate within the specified limits
$V_{\text {IKMax }}$ Input clamp diode voltage: The most negative voltage at an input when the specified current is forced out of that input terminal. This parameter guarantees the integrity of the input diode intended to clamp negative ringing at the input terminal
$\mathrm{V}_{\mathrm{IH}} \quad$ Input High voltage: The range of input voltages recognized by the device as a logic High
$\mathrm{V}_{\text {IHMin }} \quad$ Minimum input High voltage: This value is the guaranteed input High threshold for the device. The minimum allowed input High in a logic system
$\mathrm{V}_{\mathrm{IL}} \quad$ Input Low voltage: The range of input voltages recognized by the device as a logic Low.
$\mathrm{V}_{\text {ILMax }}$ Maximum input Low voltage: This value is the guaranteed input Low threshold for the device The maximum allowed input Low in a logic system
$\mathrm{V}_{\mathrm{M}} \quad$ Measurement voltage: The reference voltage level on AC waveforms for determining AC performance. Usually specified as 13 V for the ALS family.
$V_{\text {OHMin }}$ Output High voltage: The minimum guaranteed High voltage at an output terminal for the specified output current $\mathrm{I}_{\mathrm{OH}}$ and at the minimum $\mathrm{V}_{\mathrm{CC}}$ value.
$V_{\text {OLMax }}$ Output Low voltage: The maximum guaranteed Low voltage at an output terminal sinking the specified load current lol.
$\mathrm{V}_{\mathrm{T}+} \quad$ Positive-going threshold voltage: The input voltage of a variable threshold device which causes operation according to specification as the input transition rises from below $\mathrm{V}_{\mathrm{T}_{-}}(\mathrm{Min})$ Negative-going threshold voltage: The input voltage of a variable threshold device which causes operation according to specification as the input transition falls from above $\mathrm{V}_{\mathrm{T}+}(\mathrm{Max})$.

Currents - Positive current is defined as conventional current flow into a device. Negative current is defined as conventional current flow out of a device All current limits are specified as absolute values

ICC Supply current: The current flowing into the $\mathrm{V}_{\mathrm{CC}}$ supply terminal of the circuit with specified input conditions and open outputs Input conditions are chosen to guarantee worst-case operation unless specified.

1
Input leakage current: The current flowing into an input when the maximum allowed voltage is applied to the input This parameter guarantees the minımum breakdown voltage for the input
$I_{\mathrm{IH}} \quad$ Input High current: The current flowing into an input when a specified High-level voltage is applied to that input.

IIL Input Low current: The current flowing out of an input when a specified Low-level voltage is applied to that input
lo Output current: The output current that is approximately one half of the true short-circuit output current (los).
$\mathrm{IOH} \quad$ Output High current: The leakage current flowing into a turned off Open-Collector output with a specified High output voltage applied. For devices with a pull-up circuit, the $\mathrm{I}_{\mathrm{OH}}$ is the current flowing out of an output which is in the High state.
lol Output Low current: The current flowing into an output which is the Low state.
los Output short-circuit current: The current flowing out of an output which is in the High state when that output is short circuit to ground.

IOZH Output off current High: The current flowing into a disabled 3-State output with a specified High output voltage applied.

Iozl Output off current Low: The current flowing out of a disabled 3 State output with a specified Low output voltage applied

## AC SYMBOLS AND DEFINITIONS

$f_{\text {MAX }}$ Maximum clock frequency: The maximum input frequency at a Clock input for predictable performance. Above this frequency the device may cease to function.
$t_{\text {PLH }} \quad$ Propagation delay time: The time between the specified reference points on the input and output waveforms with the output changing from the defined Low level to the defined High level.
$t_{\text {PHL }}$ Propagation delay time: The time between the specified reference points on the input and output waveforms with the output changing from the defined High level to the defined Low level
$t_{\text {PHZ }}$ Output disable time from High level of a 3-State output: The delay time between the specified reference points on the input and output voltage waveforms with the 3 -State output changing from the High level to a high-impedance "OFF" state.
$t_{\text {PLZ }}$ Output disable time from Low level of a 3-State output: The delay time between the specified reference points on the input and output voltage waveforms with the 3 -State output changing from the Low level to a high-impedance "OFF" state.
$t_{P Z H}$ Output enable time to a High level of a 3-State output: The delay time between the specified reference points on the input and output voltage waveforms with the 3 -State output changing from a high-impedance 'OFF' state to High level.
tpZL Output enable time to a Low level of a 3-State output: The delay time between the specified reference points on the input and output voltage waveforms with the 3 -State output changing from a high-Impedance 'OFF' state to Low level.

## Data Sheet Specification Guide

Hold time: The interval immediately following the active transition of the timing pulse (usually the Clock pulse) or following the transition of the control input to its latching level, during which interval the data to be recognized must be mantained at the input to ensure its continued recognition. A negative hold time indicates that the correct logic level may be released proor to the active transition of the timing pulse and still be recognized.
$\mathrm{t}_{\mathrm{s}} \quad$ Setup time: The interval immedıately preceding the active transition of the timing pulse (usually the Clock pulse) or preceding the tran-
sition of the control input to its latching level, during which interval the data to be recognized must be maintained at the input to ensure its recognition. A negative setup time indicates that the correct logic level may be initiated sometime after the active transition of the timing pulse and still be recognized.
$t_{w} \quad$ Pulse width: The tıme between the specified reference points on the leading and trailing edges of a pulse.
$t_{\text {REC }}$ Recovery time: The time between the reference point on the tralling edge of an asynchronous input control pulse and the reference
point on the activating edge of a synchronous (Clock) pulse input such that the device will respond to the synchronous input.
$t_{T}$ LH Transition time, Low-to-High: The time between two specified reference points on a waveform, normally $10 \%$ and $90 \%$ points, that is changing from Low to High.
$t_{T H L}$ Transition time, High-to-Low: The time between two specified reference points on a waveform, normally $90 \%$ and $10 \%$ points, that is changing from High to Low.
$t_{r}, t_{f} \quad$ Clock input rise and fall times: $10 \%$ to $90 \%$ value.

## ALS Products

## INTRODUCTION

The properties of ALS logic circuits dictate that care be taken in the design and layout of a system.

Some general design considerations are included in this section. This is not intended to be a thorough guideline for designing ALS systems, but a reference for some of the constraints and techniques to be considered when designing a high-speed system.

## HANDLING PRECAUTIONS

As described in the Circuit Characteristics section, ALS devices are susceptible to damage from electrostatic discharge (ESD).

- Signetics ALS devices are shipped in conducting foam or antl-static tubes and foil-lined boxes to minımıze ESD durıng shipment and unloadıng
- Before opening the shipment of ALS devices, make sure that the individual is grounded and all handling means (such as tools, fixtures, and benches) are grounded.
- After removal from the shipping material, the leads of the ALS devices should always be grounded. In other words, ALS devices should be placed leads-down on a grounded surface, since ungrounded leads will attract static charge.
- Do not insert or remove devices in sockets with power applied. Ensure that power supply transients, such as occur during power turn on-off, do not exceed absolute maximum ratings.
- After assembly on PC boards, ensure that ESD is minımized during handling, storage or maintenance.
- ALS inputs should never be left floating on a PC board. This precaution applies to any TTL family. As a temporary measure, a resistor with a resistance greater than $10 \mathrm{k} \Omega$ should be soldered on the open input. The resistor will limit accidental damage if the PC board is removed and brought into contact with static-generating materials.


## INPUT CLAMPING

ALS circuits are provided with clamp dıodes on the device inputs to minimize negative ringing effects. These diodes should not be used to clamp negative DC voltages or longduration, negative pulses.

## UNUSED INPUTS

Proper digital design rules dictate that all unused inputs on TTL devices be tied either High or Low. This is especially important with ALS logic.

Electrically-open inputs can degrade AC noise immunity as well as the switching speed of the device. Tying inputs to $\mathrm{V}_{\mathrm{CC}}$ or GND, directly or through a resistor, protects the device from in-circuit electrostatic damage.

ALS devices do not require an input resistor to tie the input High. Inputs can be connected directly to $V_{C C}$ as well as ground.
Possible ways of handling unused inputs are:

1. Unused active-High NAND or AND inputs to $V_{C C}$. The inputs should be maintained at a voltage greater than 2.7 V , but should not exceed the absolute maximum rating.
2. Connect unused active-High NOR or OR inputs to ground.
3. Tie unused active-High NAND or AND inputs to a used input of the same gate, provided that the High-level fanout of the driving circuit is not impaired.
4. Connect the unused active-High NAND or AND inputs to the output of an unused gate that is forced High.

## MIXING ALS WITH OTHER TTL FAMILIES

Mıxıng the slower TTL famılies such as 74 and 74LS with the higher speed families such as 74ALS is possible but must be done with caution. Each family of TTL devices has unique input and output characteristics optımized to achieve the desired speed or power features.

The speed/power characteristics of the ALS devices are achieved partially by the internal rise and fall times, as well as those at input and output nodes. These transitions can cause noise of various types in a system. Power and ground line noise are generated by the transitions of the current in the output load capacitance. Signal line noise can also be generated by the output transitions.
The noise generated by ALS devices can be minımized in systems designed with shorter signal lines, good ground planes, well-bypassed power distribution networks, layouts that minimıze adjacent signal lines that run parallel, and improved impedance matching in signal lines to reduce transmission linetype reflections.

## INPUT LOADING AND OUTPUT DRIVE COMPARISON

The logic levels of all TTL products are fully compatıble with each other. However, the input loading and output drive characteristics of each family are different and must be taken into consideration when mixing them in a system. Table 1 shows the relative drive capabilities of each family for commercial temperature and voltage ranges.

## INPUT-OUTPUT LOADING AND FAN-OUT TABLE

For convenience in system design, the inputoutput loadıng and fan-out characteristics of each circuit are specified in terms of unit loads and actual load value. One ALS Unit Load (U.L.) in the High state is defined as $20 \mu \mathrm{~A}$; thus both the input High leakage current, $I_{I H}$, and output High current-sourcing capability, $\mathrm{l}_{\mathrm{OH}}$, are normalized to $20 \mu \mathrm{~A}$.

Similarly, one ALS Unit Load (U.L.) in the Low state is defined as 0.1 mA and both the input Low current, $I_{I L}$, and the output Low currentsinking capability, lol, are normalized to 0.1 mA .

For added convenience, the actual load value in amperes is listed in the column adjacent to U.L.

## CLOCK PULSE REQUIREMENTS

All ALS Clock inputs are buffered to increase their tolerance of slow positive-clock edges and heavy ground noise. Nevertheless, the rise time on positive-edge-triggered devices should be less than the nominal clock-tooutput delay time measured between 0.8 V to 2.0V levels of the clock driver for added safety margin against heavy ground noise. Not only a fast rising, clean Clock pulse is required, but the path between the clock drive and clock input of the device should be wellshielded from electromagnetic noise.

ALS OUTPUTS TIED TOGETHER The only ALS outputs that are designed to be tied together are Open-Collector and 3-State outputs. Standard ALS outputs should not be thed together unless their logic levels will always be the same; etther all High or all Low. When connecting Open-Collector or 3-State outputs together, some general guidelines must be observed.

Design Considerations

Table 1. Loading Comparisons

| dRIVEN DEVICE FAMILY |  | 74F | 74F (NPN) | 74LS | 74 | 74S | 74ALS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Driving Device Family | Iol (Min) | IIL (Max) |  |  |  |  |  |
|  |  | 0.6 mA | $20 \mu \mathrm{~A}$ | 0.4 mA | 1.6 mA | 2.0 mA | 0.1 mA |
| 74F | 20 mA | Maximum Number of Loads Driven |  |  |  |  |  |
|  |  | 33 | 1,000 | 50 | 12.5 | 10 | 200 |
| 74F (NPN) ${ }^{\text { }}$ | 64 mA | 106 | 3,200 | 160 | 40 | 32 | 640 |
| 74LS | 8 mA | 13 | 400 | 20 | 5 | 4 | 80 |
| 74LS Buffer | 24 mA | 40 | 1,200 | 60 | 15 | 12 | 240 |
| 74 | 16 mA | 26 | 800 | 40 | 10 | 8 | 160 |
| 74 Buffer | 40 mA | 78 | 2,400 | 120 | 30 | 24 | 400 |
| 74S | 20 mA | 33 | 1,000 | 50 | 125 | 10 | 200 |
| 74S Buffer | 60 mA | 100 | 3,000 | 150 | 37.5 | 30 | 600 |
| 74ALS | 8 mA | 13 | 400 | 20 | 5 | 4 | 80 |
| 74ALS Buffer | 24 mA | 40 | 1,200 | 60 | 15 | 12 | 240 |
| 74ALS -1 version | 48 mA | 80 | 2,400 | 120 | 30 | 24 | 480 |

## Open-Collector Outputs

These devices must be used whenever two or more OR-tied outputs will be at opposite logic levels at the same time These devices must have a pull-up resistor (or resistors) added between the OR-tie connector and $\mathrm{V}_{\mathrm{CC}}$ to establish an active-High level. Only special high-voltage buffers can be tied to a higher voltage than $\mathrm{V}_{\mathrm{CC}}$. The minimum and maximum size of the pull-up resistor is determined as follows:

$$
\begin{aligned}
& R(M i n)=\frac{V_{C C}(M a x)-V_{O L}}{I_{O L}-N_{2}\left(I_{L L}\right)} \\
& R(M a x)=\frac{V_{C C}(M i n)-V_{O H}}{N_{1}\left(I_{O H}\right)+N_{2}\left(I_{H H}\right)}
\end{aligned}
$$

where: loL = Minımum lol guarantee or OR-tied elements.
$\mathrm{N}_{2}$ (IL) = Cumulative maxımum input Low current for all inputs tied to OR-tie connection.
$\mathrm{N}_{1}(\mathrm{l} \mathrm{OH})=$ Cumulative maxımum output High leakage current for all outputs tied to OR-tie connection.
$\mathrm{N}_{2}\left(\mathrm{I}_{\mathrm{H}}\right)=$ Cumulative maximum input High leakage current for all inputs tied to OR-tie connection.
If a resistor divider network is used to provide the High level, the R (Max) must be decreased enough to provide the required [( $\mathrm{V}_{\mathrm{OH}} / \mathrm{R}$ (pull-down)] current.

## 3-State Outputs

3-State outputs are designed to be tied together, but are not designed to be active
simultaneously. In order to minimize noise and protect the outputs from excessive power dissipation, only one 3-State output should be active at any time. This generally requires that the output enable signals be non-overlapping When TTL decoders are used to enable 3State outputs, the decoder should be disabled while the address is being changed. Since all TTL decoder outputs are subject to decoding spikes, non-overlapping signals cannot normally guarantee when the address is changing.

Since most 3-State output enable signals are active-Low, shift registers or edge-triggered storage registers provide good output enable buffers. Shift registers with one circulating Low bit, such as the 'ALS164 is ideal for sequential enable signals. The 'ALS174 or 'ALS273 can be used to buffer enable signals from TTL decoders or microcode (ROM) devices. Since the outputs of these registers will change from Low-to-High faster than from High-to-Low, the selection of one device at a time is assured.

## GND

Good system design starts with a well thought out ground layout. Try to use ground plane if possible. This will save headaches later on. If ground strip is used, try to reduce ground path in order to minimize ground inductance. This prevents crosstalk problems. Quite often, jumper wire is used for connecting to ground at the breadboarding stage, but a solid ground must be used even at the breadboarding stage.

## $V_{c c}$

Typical dynamic impedance of un-bypassed $V_{C C}$ runs from $50 \Omega$ to $100 \Omega$, depending on $\mathrm{V}_{\mathrm{CC}}$ and GND configuration. This is why a sudden current demand, due to an IC output switching, can cause momentary reduction in $\mathrm{V}_{\mathrm{CC}}$ unless a bypass (decoupling) capacitor is located near $\mathrm{V}_{\mathrm{CC}}$.
Not only is there a sudden current demand due to output switching transient, there is also a heavy current demand by the buffer driver. Assuming the buffer output sees a $50 \Omega$ dynamic load and the buffer Low-to-High transition is 2.5 V , the current demand is 50 mA per buffer. If it is an octal buffer, the current demand could be 0.4 mA per package in 3ns timel
The next step is to figure out the capacitance requirement for each bypass capacitor. Using the previously-mentioned octal buffer and assuming the $\mathrm{V}_{\mathrm{CC}}$ droop is 0.1 V , then C is:

$$
\begin{aligned}
\mathrm{C} & =\frac{0.4 \mathrm{~A} \times 3 \times 10^{-9} \mathrm{sec}}{0.1 \mathrm{~V}}=12 \times 10 \mathrm{~F}^{-9} \\
& =0.012 \mu \mathrm{~F}
\end{aligned}
$$

This formula is derived as follows:

$$
c Q=C V
$$

by differentiation:

$$
\frac{\Delta \mathrm{Q}}{\Delta \mathrm{t}}=\mathrm{C} \frac{\Delta \mathrm{~V}}{\Delta \mathrm{t}}
$$

Since $\frac{\Delta Q}{\Delta t}=1$
the equation becomes $\mathrm{I}=\mathrm{C} \frac{\Delta \mathrm{t}}{\Delta \mathrm{t}}$

## Design Considerations

hence, $C=\frac{I \Delta t}{\Delta V}$
Select the C bypass $\geqslant 0.02 \mu \mathrm{~F}$ and try to use a high-quality RF capacitor. Place one bypass capacitor for each buffer and one bypass capacitor every two other types of IC packages. Make sure that the leads are cut as short as possible.

In addition, place bypass capacitors on a board to take care of board-level current transients

## CROSS TALK

The best way to handle cross talk is to prevent it from occurring in the first place;
quick-fixes are troublesome and costly. To prevent cross-talk, maximıze spacing between signal lines and minımize spacing between signal lines and ground lines. Preferably, place ground lines between signal lines. For added precaution, add a ground trace alongside either the potential cross-talker or the cross-listener.

For backplane or wire-wrap, use twisted pair for sensitive functions such as clocks, asynchronous set or reset, or asynchronous parallel load. In flat cable, make every other conductor ground.

For multilayer P.C. boards, run signal lines in adjacent planes perpendicular to prevent
magnetic coupling, and limit capacitive coupling. Use power shield ( $\mathrm{V}_{\mathrm{CC}}$ or ground plane) in between signal planes.

Since any voltage change, noise or otherwise, arriving at the unterminated end of transmission lines double in amplitude, even a partially terminated line reduces the amplitude of the signal (noise or otherwise) appearing at the end of the line; therefore, using a terminating resistor whose value is equal to the line characteristics impedance will help reduce cross-talk

# Signetics 

## Section 5 74ALS Series Data Sheets

ALS Products

## INDEX

74ALS00A Quad 2-Input NAND Gates . . . . . . . . . . . . . . . . . 5-3
74ALS02 Quad 2-Input NOR Gates . . . . . . . . . . . . . . . . . . . 5-6
74ALS04B
Hex Inverters . . . . . . . . . . . . . . . . . . . . . . . . . . . 5-9
74ALS08
74ALS10A
Quad 2-Input AND Gates
5-12

74ALS11A
Triple 3-Input NAND Gates
5-15
Triple 3-input AND Gates . . . . . . . . . . . . . . . . . 5-18
74ALS20A Dual 4-Input NAND Gates . . . . . . . . . . . . . . . . 5-21
74ALS27 Triple 3-Input NOR Gates . . . . . . . . . . . . . . . . 5-24
74ALS30A
74ALS32
8-Input NAND Gate
5-27
74ALS38A
Quad 2-Input OR Gates
5-30
74ALS74A
74ALS86
74ALS109A
Quad Two-Input NAND Buffer (Open Collector) 5-33
Dual D-Type Flip-Flops with Set and Reset . . . 5-36
Quad 2-Input Exclusive-Or Gates
5-41

74ALS112A
Dual JK Positive Edge-Triggered Flip-Flops with Set and Reset

5-44
74ALSII2A Dual JK Negative Edge-Triggered Flip-Flop .. 5-49
74ALS138 1-of-8 Decoder/Demultiplexer . . . . . . . . . . . . . 5-54
74ALS139 Dual 1-of-4 Decoder/Demultiplexer . . . . . . . . . 5-58
74ALS151 8-Input Multiplexer . . . . . . . . . . . . . . . . . . . . . . . 5-62
74ALS153 Dual 4-Input Multiplexer . . . . . . . . . . . . . . . . . 5-66
74ALS157/ Quad 2-Input Data Selector/Multiplexer, NINV . 5-70
74ALS158 Quad 2-Input Data Selector/Multiplexer, INV . . 5-70
74ALS161B/ 4-Bit Binary Counter, Asynchronous Reset . . . 5-74
74ALS163B 4-Bit Binary Counter, Synchronous Reset . . . 5-74
74ALS164 8-Bit Serial-In Parallel-Out Shift Register . . . . 5-82
74ALS174 Hex D Flip-Flops . . . . . . . . . . . . . . . . . . . . . . . . 5-87
74ALS175 Quad D Flip-Flops . . . . . . . . . . . . . . . . . . . . . 5-91
74ALS191 Up/Down Binary Counter with Reset and Ripple Clock

5-95
74ALS193 $\begin{aligned} & \text { Synchronous Presettable 4-Bit Binary Counter } \\ & \text { with Separate Up/Down Clocks . . . . . . . . . . 5-101 }\end{aligned}$
74ALS240A/240A-1 Octal Inverter Buffer (3-State) . . . . . . . . . . . . 5-107
74ALS241A/241A-1 Octal Buffer (3-State) . . . . . . . . . . . . . . . . . . . . . 5-111
74ALS244A/244A-1 Octal Buffer (3-State) . . . . . . . . . . . . . . . . . . . 5-115
74ALS245A/245A-1 Octal Bus Transceivers (3-State) . . . . . . . . . . 5-119
74ALS251 8-Input Multiplexer (3-State) . . . . . . . . . . . . . 5-123
74ALS253 Dual 4-Input Multiplexer (3-State) . . . . . . . . . 5-128
74ALS257/ Quad 2-Input Data Selector/Multiplexer, NINV (3-State)

5-132
74ALS258 $\begin{aligned} & \text { Quad 2-Input Data Selector/Multiplexer, } \\ & \\ & \\ & \text { INV (3-State) . . . . . . . . . . . . . . . . . . . . . . . 5-132 }\end{aligned}$
74ALS273 Octal D Flip-Flop . . . . . . . . . . . . . . . . . . . . . . . 5-137
74ALS373/ Octal Transparent Latch (3-State) . . . . . . . . . 5-142
74ALS374 Octal D Flip-Flop (3-State) . . . . . . . . . . . . . . . 5-142

| 74ALS377 | Octal D Flip-Flop with Enable | 5-149 |
| :---: | :---: | :---: |
| 74ALS543/543-1/ | Octal Registered Transceiver, NINV (3-State) | 5-154 |
| 74ALS544/544-1 | Octal Registered Transceiver, INV (3-State) | 5-154 |
| 74ALS563A | Octal Tansparent Latch, INV (3-State) | 5-161 |
| 74ALS564A | Octal D Flip-Flop, INV (3-State) | 5-161 |
| 74ALS573B/ | Octal Transparent Latch (3-State) | 5-168 |
| 74ALS574A | Octal D Flip-Flop (3-State) | 5-168 |
| 74ALS620A/620A-1 | Octal Bus Transceiver, INV (3-State) | 5-175 |
| 74ALS623A/623A-1 | Octal Bus Transceiver, NINV (3-State) | 5-175 |
| 74ALS645A/645A-1 | Octal Bus Transceivers (3-State) | 5-181 |
| 74ALS646/646-1/ | Octal Transceiver/Register, NINV (3-State) | 5-185 |
| 74ALS648/648-1 | Octal Transceiver/Register, INV (3-State) | 5-185 |
| 74ALS651/651-1/ | Octal Transceiver/Register, INV (3-State) | 5-192 |
| 74ALS652/652-1 | Octal Transceiver/Register, NINV (3-State) | 5-192 |

## Signetics

74ALSOOA
Quad 2-Input NAND Gates
Product Specification

ALS Products

FUNCTION TABLE

| INPUTS |  | OUTPUT |
| :---: | :---: | :---: |
| A | B | $\overline{\mathbf{Y}}$ |
| H | H | L |
| L | X | H |
| X | L | H |

NOTES:
$H=$ High voltage level
$\mathrm{L}=$ Low voltage level
X = Don't care


LOGIC SYMBOL


LOGIC SYMBOL (IEEE/IEC)


ABSOLUTE MAXIMUM RATINGS (Operation beyond the limits set forth in this table may impair the useful life of the device. Unless otherwise noted these limits are over the operating free-air temperature range.)

| SYMBOL | PARAMETER | RATING | UNIT |
| :--- | :--- | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply voltage | -0.5 to +7.0 | V |
| $\mathrm{~V}_{\text {IN }}$ | Input voltage | -0.5 to +7.0 | V |
| $\mathrm{I}_{\text {IN }}$ | Input current | -30 to +5 | mA |
| $\mathrm{~V}_{\text {OUT }}$ | Voltage applied to output in High output state | -0.5 to $+\mathrm{V}_{\mathrm{CC}}$ | V |
| $\mathrm{I}_{\text {OUT }}$ | Current applied to output in Low output state | 16 | mA |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating free-air temperature range | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |

## RECOMMENDED OPERATING CONDITIONS

| SYMBOL | PARAMETER | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Nom | Max |  |
| $\mathrm{V}_{\mathrm{cc}}$ | Supply voltage | 4.5 | 5.0 | 5.5 | V |
| $\mathrm{V}_{\text {IH }}$ | High-level input voltage | 2.0 |  |  | V |
| $\mathrm{V}_{1}$ | Low-level input voltage |  |  | 0.8 | V |
| $\mathrm{I}_{\mathrm{IK}}$ | Input clamp current |  |  | -18 | mA |
| $\mathrm{I}_{\mathrm{OH}}$ | High-level output current |  |  | -0.4 | mA |
| ${ }_{\mathrm{OL}}$ | Low-level output current |  |  | 8 | mA |
| TA | Operating free-air temperature range | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

## DC ELECTRICAL CHARACTERISTICS (Over recommended operating free-air temperature range unless otherwise noted.)

| SYMBOL | PARAMETER |  | TEST CONDITIONS ${ }^{1}$ |  | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ ${ }^{2}$ | Max |  |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage |  |  |  | $\mathrm{V}_{\mathrm{CC}} \pm 10 \%, \mathrm{~V}_{\mathrm{IL}}=\mathrm{MAX}, \mathrm{V}_{\mathrm{IH}}=\mathrm{MIN}, \mathrm{I}_{\mathrm{OH}}=\mathrm{MAX}$ |  | $\mathrm{v}_{\mathrm{cc}}{ }^{-2}$ |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage |  | $\begin{aligned} & V_{\mathrm{CC}}=\mathrm{MIN}, \mathrm{~V}_{\mathrm{IL}}=\mathrm{MAX}, \\ & \mathrm{~V}_{\mathrm{IH}}=\mathrm{MIN} \end{aligned}$ | $\mathrm{I}_{\mathrm{OL}}=4 \mathrm{~mA}$ |  | 0.25 | 0.4 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{OL}}=8 \mathrm{~mA}$ |  | 0.35 | 0.5 | V |
| $\mathrm{V}_{\mathrm{IK}}$ | Input clamp voltage |  | $V_{C C}=\mathrm{MIN}, \mathrm{I}_{1}=\mathrm{I}_{\mathrm{IK}}$ |  |  |  | -1.5 | V |
| 1 | Input current at maximum input voltage |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \mathrm{V}_{1}=7.0 \mathrm{~V}$ |  |  |  | 0.1 | mA |
| $\mathrm{I}_{\mathrm{IH}}$ | High-level input current |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \mathrm{V}_{1}=27 \mathrm{~V}$ |  |  |  | 20 | $\mu \mathrm{A}$ |
| $I_{1 L}$ | Low-level input current |  | $\mathrm{V}_{\mathrm{cc}}=\mathrm{MAX}, \mathrm{V}_{1}=0.4 \mathrm{~V}$ |  |  |  | -0.1 | mA |
| 10 | Output current ${ }^{3}$ |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \mathrm{V}_{\mathrm{O}}=2.25 \mathrm{~V}$ |  | -30 |  | -112 | mA |
| ${ }^{\text {cc }}$ | Supply current (total) | $\mathrm{I}_{\mathrm{CCH}}$ | $V_{c c}=M A X$ | $\mathrm{V}_{1}=0 \mathrm{~V}$ |  | 05 | 0.85 | mA |
|  |  | $\mathrm{I}_{\mathrm{CCL}}$ |  | $\mathrm{V}_{1}=4.5 \mathrm{~V}$ |  | 1.5 | 3.0 | mA |

## NOTES:

1. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type.
2. All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
3. The output conditions have been chosen to produce current that closely approximates one half of the true short-circuit output current, IOS.

## AC ELECTRICAL CHARACTERISTICS

| SYMBOL | PARAMETER | TEST CONDITIONS | LIMITS |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} T_{A}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ \mathrm{~V}_{C C}=5 \mathrm{~V} \pm 10 \% \\ R_{L}=500 \Omega \\ C_{L}=50 \mathrm{pF} \end{gathered}$ |  |  |
|  |  |  | Min | Max |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation delay $n A$ or $n B$ to $n \bar{Y}$ | Waveform 1 | 20 2.0 | $\begin{array}{r} 11.0 \\ 8.0 \end{array}$ | ns |

## AC WAVEFORM



Waveform 1. Propagation Delay for Data to Output

$$
\text { NOTE: } \quad V_{M}=1.3 \mathrm{~V}
$$

## TEST CIRCUIT AND WAVEFORMS



## Signetics

FUNCTION TABLE

| INPUTS |  | OUTPUT |
| :---: | :---: | :---: |
| A | B | $\overline{\mathbf{Y}}$ |
| H | X | L |
| X | H | L |
| L | L | H |

## NOTES:

$\mathrm{H}=$ High voltage level
$L=$ Low voltage level
X = Don't care

## ALS Products

## 74ALSO2 <br> Quad 2-Input NOR Gates

Product Specification

| ORDERING INFORMATION |
| :--- |
| PACKAGES $\mathrm{v}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% ; \mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| 14 -Pin Plastic DIP |
| 14 -Pin Plastic SO |

INPUT AND OUTPUT LOADING AND FAN-OUT TABLE

| PINS | DESCRIPTION | 74ALS(U.L.) <br> HIGH/LOW | LOADVALUE <br> HIGH/LOW |
| :--- | :--- | :---: | :---: |
| $n A, n B$ | Data inputs | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| $n \bar{Y}$ | Data Output | $20 / 80$ | $04 \mathrm{~mA} / 8 \mathrm{~mA}$ |

NOTE:
One (1.0) ALS Unit Load is defined as: $20 \mu \mathrm{~A}$ in the High state and 0.1 mA in the Low state.

## PIN CONFIGURATION



LOGIC SYMBOL


LOGIC SYMBOL (IEEE/IEC)


ABSOLUTE MAXIMUM RATINGS $\begin{aligned} & \text { (Operation beyond the limits set forth in this table may impair the useful life of the device. } \\ & \text { Unless otherwise noted these limits are over the operating free-air temperature range) }\end{aligned}$ Unless otherwise noted these limits are over the operating free-air temperature range )

| SYMBOL | PARAMETER | RATING | UNIT |
| :--- | :--- | :---: | :---: |
| $V_{\text {CC }}$ | Supply voltage | -0.5 to +7.0 | V |
| $\mathrm{~V}_{\text {IN }}$ | Input voltage | -05 to +7.0 | V |
| $\mathrm{I}_{\text {IN }}$ | Input current | -30 to +5 | mA |
| $\mathrm{~V}_{\text {OUT }}$ | Voltage applied to output in High output state | -05 to $+\mathrm{V}_{\text {CC }}$ | V |
| $\mathrm{I}_{\text {OUT }}$ | Current applied to output in Low output state | 16 | mA |
| $\mathrm{~T}_{\text {A }}$ | Operating free-air temperature range | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |

RECOMMENDED OPERATING CONDITIONS

| SYMBOL | PARAMETER | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Nom | Max |  |
| $\mathrm{V}_{\mathrm{cc}}$ | Supply voltage | 4.5 | 5.0 | 55 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | High-level input voltage | 20 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Low-level input voltage |  |  | 0.8 | V |
| $\mathrm{I}_{\text {IK }}$ | Input clamp current |  |  | -18 | mA |
| $\mathrm{I}_{\mathrm{OH}}$ | High-level output current |  |  | -0.4 | mA |
| ${ }_{\mathrm{OL}}$ | Low-level output current |  |  | 8 | mA |
| $\mathrm{T}_{\text {A }}$ | Operating free-air temperature range | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

DC ELECTRICAL CHARACTERISTICS (Over recommended operating free-air temperature range unless otherwise noted.)

| SYMBOL | PARAMETER |  | TEST CONDITIONS ${ }^{1}$ |  | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ ${ }^{2}$ | Max |  |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage |  |  |  | $\mathrm{V}_{\mathrm{CC}} \pm 10 \%, \mathrm{~V}_{\mathrm{IL}}=\mathrm{MAX}, \mathrm{V}_{\mathrm{IH}}=\mathrm{MIN}, \mathrm{I}_{\mathrm{OH}}=\mathrm{MAX}$ |  | $\mathrm{V}_{\mathrm{CC}}{ }^{-2}$ |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \mathrm{V}_{\mathrm{IL}}=\mathrm{MAX}$, | $\mathrm{I}_{\mathrm{OL}}=4 \mathrm{~mA}$ |  | 0.25 | 0.4 | V |
|  |  |  | $V_{I H}=$ MIN | $\mathrm{I}_{\mathrm{OL}}=8 \mathrm{~mA}$ |  | 0.35 | 0.5 | V |
| $\mathrm{V}_{\text {IK }}$ | Input clamp voltage |  | $V_{C C}=M I N, I_{1}=I_{1 K}$ |  |  |  | -1.5 | V |
| 1 | Input current at maximum input voltage |  | $V_{C C}=M A X, V_{1}=7.0 \mathrm{~V}$ |  |  |  | 01 | mA |
| $\mathrm{I}_{\mathrm{IH}}$ | High-level input current |  | $V_{c c}=\mathrm{MAX}, \mathrm{V}_{1}=2.7 \mathrm{~V}$ |  |  |  | 20 | $\mu \mathrm{A}$ |
| $I_{\text {IL }}$ | Low-level input current |  | $V_{c c}=\mathrm{MAX}, \mathrm{V}_{1}=0.4 \mathrm{~V}$ |  |  |  | -0 1 | mA |
| 10 | Output current ${ }^{3}$ |  | $\mathrm{V}_{\mathrm{cc}}=\mathrm{MAX}, \mathrm{V}_{\mathrm{O}}=2.25 \mathrm{~V}$ |  | -30 |  | -112 | mA |
| ${ }^{\text {cc }}$ | Supply current (total) | ${ }^{\text {cCH }}$ | $V_{C C}=M A X$ | $\mathrm{V}_{1}=0 \mathrm{~V}$ |  | 0.86 | 2.2 | mA |
|  |  | ${ }^{\text {cCL }}$ |  | $\mathrm{V}_{1}=4.5 \mathrm{~V}$ |  | 2.16 | 40 | mA |

## NOTES:

1. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operatıng conditions for the applicable type.
2. All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{A}=25^{\circ} \mathrm{C}$.
3. The output conditions have been chosen to produce current that closely approximates one half of the true short-circuit output current, IOS-

## AC ELECTRICAL CHARACTERISTICS

| SYMBOL | PARAMETER | TEST CONDITIONS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% \\ R_{\mathrm{L}}=500 \Omega \\ C_{L}=50 \mathrm{pF} \end{gathered}$ |  |  |
|  |  |  | Min | Max |  |
| ${ }_{{ }_{\text {PHLL }}}^{\mathrm{t}_{\text {PLH }}}$ | Propagation delay $n A$ or $n B$ to $n \bar{Y}$ | Waveform 1 | 2.0 2.0 | 12.0 10.0 | ns |

AC WAVEFORM
$n A, n B$


Waveform 1. Propagation Delay for Data to Output

$$
\text { NOTE: } \quad V_{M}=1.3 \mathrm{~V}
$$

## TEST CIRCUIT AND WAVEFORMS



## Signetics

## ALS Products

## FUNCTION TABLE

| INPUT | OUTPUT |
| :---: | :---: |
| $\mathbf{A}$ | $\overline{\mathbf{Y}}$ |
| L | H |
| H | L |

## NOTES:

$H=$ High voltage level
$L$ = Low voltage level

## 74ALSO4B Hex Inverters

Product Specification

| TYPE | TYPICAL PROPAGATION <br> DELAY | TYPICAL SUPPLY CURRENT <br> (TOTAL) |
| :---: | :---: | :---: |
| 74 ALS 04 B | 3.5 ns | 2.0 mA |

ORDERING INFORMATION

| PACKAGES | COMMERCIALRANGE <br> $\mathbf{C C}$ <br> $=5 \mathrm{~V} \pm 10 \% ; \mathrm{T}_{\mathbf{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| :---: | :---: |
| 14-Pin Plastic DIP | $74 \mathrm{ALSO4BN}$ |
| 14-Pin Plastic SO | $74 \mathrm{ALSO4BD}$ |

INPUT AND OUTPUT LOADING AND FAN-OUT TABLE

| PINS | DESCRIPTION | 74ALS(U.L.) <br> HIGH/LOW | LOADVALUE <br> HIGH/LOW |
| :--- | :--- | :---: | :---: |
| $n A$ | Data input | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| $n \bar{Y}$ | Data Output | $20 / 80$ | $0.4 \mathrm{~mA} / 8 \mathrm{~mA}$ |

NOTE:
One (1.0) ALS Unit Load is defined as: $20 \mu \mathrm{~A}$ in the High state and 0.1 mA in the Low state.

PIN CONFIGURATION


November 4, 1986


LOGIC SYMBOL (IEEE/IEC)


ABSOLUTE MAXIMUM RATINGS (Operation beyond the limits set forth in this table may impair the useful life of the device. Unless otherwise noted these limits are over the operating free-air temperature range.)

| SYMBOL | PARAMETER | RATING | UNIT |
| :--- | :--- | :---: | :---: |
| $\mathrm{V}_{\text {CC }}$ | Supply voltage | -0.5 to +7.0 | V |
| $\mathrm{~V}_{\text {IN }}$ | Input voltage | -0.5 to +7.0 | V |
| $\mathrm{I}_{\mathbb{N}}$ | Input current | -30 to +5 | mA |
| $\mathrm{~V}_{\text {OUT }}$ | Voltage applied to output in High output state | -0.5 to $+\mathrm{V}_{\text {CC }}$ | V |
| $\mathrm{I}_{\text {OUT }}$ | Current applied to output in Low output state | 16 | mA |
| $\mathrm{~T}_{\text {A }}$ | Operating free-air temperature range | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |

RECOMMENDED OPERATING CONDITIONS

| SYMBOL | PARAMETER | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Nom | Max |  |
| $\mathrm{V}_{\mathrm{cc}}$ | Supply voltage | 4.5 | 5.0 | 5.5 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | High-level input voltage | 2.0 |  |  | V |
| $\mathrm{V}_{\mathrm{lL}}$ | Low-level input voltage |  |  | 0.8 | V |
| $\mathrm{I}_{\text {IK }}$ | Input clamp current |  |  | -18 | mA |
| $\mathrm{I}_{\mathrm{OH}}$ | High-level output current |  |  | -0.4 | mA |
| $\mathrm{I}_{\mathrm{OL}}$ | Low-level output current |  |  | 8 | mA |
| $\mathrm{T}_{\text {A }}$ | Operating free-air temperature range | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

DC ELECTRICAL CHARACTERISTICS (Over recommended operating free-air temperature range unless otherwise noted.)

| SYMBOL | PARAMETER |  | TEST CONDITIONS ${ }^{1}$ |  | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ ${ }^{2}$ | Max |  |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage |  |  |  | $\mathrm{V}_{\mathrm{CC}} \pm 10 \%, \mathrm{~V}_{\mathrm{IL}}=\mathrm{MAX}, \mathrm{V}_{\mathrm{IH}}=\mathrm{MIN}, \mathrm{I}_{\mathrm{OH}}=\mathrm{MAX}$ |  | $\mathrm{Vcc}^{-2}$ |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \mathrm{V}_{\mathrm{IL}}=\mathrm{MAX}$, | $\mathrm{I}_{\mathrm{OL}}=4 \mathrm{~mA}$ |  | 0.25 | 0.4 | V |
|  |  |  | $V_{I H}=M I N$ | $\mathrm{I}_{\mathrm{OL}}=8 \mathrm{~mA}$ |  | 0.35 | 0.5 | V |
| $\mathrm{V}_{\mathrm{IK}}$ | Input clamp voltage |  | $V_{C C}=M I N, I_{1}=I_{I K}$ |  |  |  | -1.2 | V |
| $1 /$ | Input current at maximum input voltage |  | $V_{C C}=M A X, V_{1}=7.0 \mathrm{~V}$ |  |  |  | 0.1 | mA |
| $\mathrm{I}_{\mathrm{IH}}$ | High-level input current |  | $V_{c C}=\mathrm{MAX}, \mathrm{V}_{1}=2.7 \mathrm{~V}$ |  |  |  | 20 | $\mu \mathrm{A}$ |
| $I_{1 L}$ | Low-level input current |  | $V_{C C}=M A X, V_{1}=0.4 \mathrm{~V}$ |  |  |  | -0.1 | mA |
| $\mathrm{I}_{0}$ | Output current ${ }^{3}$ |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \mathrm{V}_{\mathrm{O}}=2.25 \mathrm{~V}$ |  | -30 |  | -112 | mA |
| $\mathrm{I}_{\mathrm{cc}}$ | Supply current (total) | ICCH | $V_{C C}=M A X$ | $\mathrm{V}_{1}=0 \mathrm{~V}$ |  | 0.75 | 1.1 | mA |
|  |  | $\mathrm{I}_{\mathrm{CCL}}$ |  | $\mathrm{V}_{1}=4.5 \mathrm{~V}$ |  | 3.2 | 4.2 | mA |

## NOTES:

1. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type.
2. All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
3. The output conditions have been chosen to produce current that closely approximates one half of the true short-circuit output current, Ios.

## AC ELECTRICAL CHARACTERISTICS

| SYMBOL | PARAMETER | TEST CONDITIONS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} T_{A}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ \mathrm{~V}_{\text {cC }}=5 \mathrm{~V} \pm 10 \% \\ R_{L}=500 \Omega \\ C_{L}=50 \mathrm{pF} \end{gathered}$ |  |  |
|  |  |  | Min | Max |  |
| ${ }_{\substack{\text { P/PLH } \\ \mathrm{t}_{\text {PHL }}}}$ | Propagation delay $n A$ to $n Y$ | Waveform 1 | 2.0 2.0 | 11.0 8.0 | ns |

AC WAVEFORM


Waveform 1. Propagation Delay for Data to Output

$$
\text { NOTE: } \quad V_{M}=1.3 \mathrm{~V}
$$

## TEST CIRCUIT AND WAVEFORMS



Test Circuit for Totem-Pole Outputs
DEFINITIONS
$R_{L}=$ Load resistor; see AC CHARACTERISTICS for value.
$C_{L}=$ Load capacitance includes jig and probe capacitance; see AC CHARACTERISTICS for value.
$R_{T}=$ Termination resistance should be equal to $Z_{O U T}$ of pulse generators.

## Signetics

## 74ALS08 <br> Quad 2-Input AND Gates

Product Specification

## ALS Products

FUNCTION TABLE

| INPUTS |  | OUTPUT |
| :---: | :---: | :---: |
| A | B | Y |
| H | H | H |
| L | X | L |
| X | L | L |

## NOTES:

$\mathrm{H}=$ High voltage level
$\mathrm{L}=$ Low voltage level
X = Don't care

| TYPE | TYPICAL PROPAGATION <br> DELAY | TYPICAL SUPPLY CURRENT <br> (TOTAL) |
| :---: | :---: | :---: |
| 74 ALS 08 | 5.0 ns | 1.8 mA |

ORDERING INFORMATION

| PACKAGES | COMMERCIALRANGE <br> $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% ; \mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| :---: | :---: |
| 14-Pin Plastic DIP | $74 \mathrm{ALSO8N}$ |
| 14-Pin Plastic SO | $74 \mathrm{ALSO8D}$ |

INPUT AND OUTPUT LOADING AND FAN-OUT TABLE

| PINS | DESCRIPTION | 74ALS(U.L.) <br> HIGH/LOW | LOADVALUE <br> HIGH/LOW |
| :--- | :--- | :---: | :---: |
| $n A, n B$ | Data inputs | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| $n Y$ | Data Output | $20 / 80$ | $0.4 \mathrm{~mA} / 8 \mathrm{~mA}$ |

NOTE:
One (1.0) ALS Unit Load is defined as: $20 \mu \mathrm{~A}$ in the High state and 0.1 mA in the Low state.

PIN CONFIGURATION


LOGIC SYMBOL


LOGIC SYMBOL (IEEE/IEC)


ABSOLUTE MAXIMUM RATINGS
(Operation beyond the limits set forth in this table may impair the useful life of the device. Unless otherwise noted these limits are over the operating free-air temperature range.)

| SYMBOL | PARAMETER | RATING | UNIT |
| :--- | :--- | :---: | :---: |
| $\mathrm{V}_{\text {CC }}$ | Supply voltage | -0.5 to +7.0 | V |
| $\mathrm{~V}_{\text {IN }}$ | Input voltage | -0.5 to +7.0 | V |
| $\mathrm{I}_{\text {IN }}$ | Input current | -30 to +5 | mA |
| $\mathrm{~V}_{\text {OUT }}$ | Voltage applied to output in High output state | -05 to $+\mathrm{V}_{\text {CC }}$ | V |
| $\mathrm{I}_{\text {OUT }}$ | Current applied to output in Low output state | 16 | mA |
| $\mathrm{~T}_{\text {A }}$ | Operating free-air temperature range | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |

## RECOMMENDED OPERATING CONDITIONS

| SYMBOL | PARAMETER | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Nom | Max |  |
| $\mathrm{V}_{\mathrm{cc}}$ | Supply voltage | 4.5 | 5.0 | 5.5 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | High-level input voltage | 2.0 |  |  | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Low-level input voltage |  |  | 0.8 | V |
| $\mathrm{I}_{\text {IK }}$ | Input clamp current |  |  | -18 | mA |
| ${ }^{1} \mathrm{OH}$ | High-level output current |  |  | -0.4 | mA |
| $\mathrm{I}_{\mathrm{OL}}$ | Low-level output current |  |  | 8 | mA |
| $\mathrm{T}_{\text {A }}$ | Operating free-air temperature range | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

DC ELECTRICAL CHARACTERISTICS (Over recommended operating free-air temperature range unless otherwise noted.)

| SYMBOL | PARAMETER |  | TEST CONDITIONS ${ }^{1}$ |  | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ ${ }^{2}$ | Max |  |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage |  |  |  | $\mathrm{V}_{\mathrm{CC}} \pm 10 \%, \mathrm{~V}_{\mathrm{IL}}=\mathrm{MAX}, \mathrm{V}_{\mathrm{IH}}=\mathrm{MIN}, \mathrm{I}_{\mathrm{OH}}=\mathrm{MAX}$ |  | $\mathrm{V}_{\mathrm{cc}}{ }^{-2}$ |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage |  | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \mathrm{~V}_{\mathrm{IL}}=\mathrm{MAX}, \\ & \mathrm{~V}_{\mathrm{IH}}=\mathrm{MIN} \end{aligned}$ | $\mathrm{I}_{\mathrm{OL}}=4 \mathrm{~mA}$ |  | 0.25 | 04 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{OL}}=8 \mathrm{~mA}$ |  | 0.35 | 05 | V |
| $\mathrm{V}_{\text {IK }}$ | Input clamp voltage |  | $V_{C C}=M I N, I_{1}=I_{1 K}$ |  |  |  | -1.5 | V |
| 1 | Input current at maximum input voltage |  | $V_{c c}=M A X, V_{1}=7.0 \mathrm{~V}$ |  |  |  | 0.1 | mA |
| ${ }_{1 / H}$ | High-level input current |  | $\mathrm{V}_{\mathrm{cc}}=\mathrm{MAX}, \mathrm{V}_{1}=2.7 \mathrm{~V}$ |  |  |  | 20 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{1 /}$ | Low-level input current |  | $\mathrm{V}_{\mathrm{cc}}=\mathrm{MAX}, \mathrm{V}_{1}=0.4 \mathrm{~V}$ |  |  |  | -0.1 | mA |
| $I_{0}$ | Output current ${ }^{3}$ |  | $\mathrm{V}_{\text {cC }}=\mathrm{MAX}, \mathrm{V}_{\mathrm{O}}=2.25 \mathrm{~V}$ |  | -30 |  | -112 | mA |
| ${ }^{\text {cc }}$ | Supply current (total) | ${ }^{\text {cCH }}$ | $V_{C C}=M A X$ | $\mathrm{V}_{1}=4.5 \mathrm{~V}$ |  | 1.3 | 2.4 | mA |
|  |  | $\mathrm{I}_{\text {ccL }}$ |  | $\mathrm{V}_{1}=0 \mathrm{~V}$ |  | 2.2 | 4.0 | mA |

## NOTES:

1. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type.
2. All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
3. The output conditions have been chosen to produce current that closely approximates one half of the true short-circuit output current, IOS.

## AC ELECTRICAL CHARACTERISTICS

| SYMBOL | PARAMETER | TEST CONDITIONS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} \mathrm{T}_{A}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% \\ R_{L}=500 \Omega \\ C_{L}=50 \mathrm{pF} \end{gathered}$ |  |  |
|  |  |  | Min | Max |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation delay $n A$ or $n B$ to $n Y$ | Waveform 1 | $\begin{aligned} & 2.0 \\ & 3.0 \end{aligned}$ | $\begin{aligned} & 14.0 \\ & 100 \end{aligned}$ | ns |

AC WAVEFORM
$n A, n B$

nY

Waveform 1. Propagation Delay for Data to Output NOTE: $\quad V_{M}=1.3 \mathrm{~V}$

## TEST CIRCUIT AND WAVEFORMS



## Signetics

## 74ALS10A <br> Triple 3-Input NAND Gates

## Product Specification

## ALS Products

## FUNCTION TABLE

| INPUTS |  |  | OUTPUT |
| :---: | :---: | :---: | :---: |
| A | B | C | $\overline{\mathbf{Y}}$ |
| H | H | H | L |
| L | X | X | H |
| X | L | X | H |
| X | X | L | H |

NOTES:
$\mathrm{H}=$ High voltage level
$L=$ Low voltage level
X = Don't care

| TYPE | TYPICAL PROPAGATION <br> DELAY | TYPICAL SUPPLY CURRENT <br> (TOTAL) |
| :---: | :---: | :---: |
| $74 A L S 10 A$ | 4.0 ns | 1.0 mA |

ORDERING INFORMATION

| PACKAGES | COMMERCIALRANGE <br> $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% ; \mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| :---: | :---: |
| 14-Pin Plastic DIP | 74 ALS 10 AN |
| 14 -Pin Plastic SO | 74 ALS 10 AD |

INPUT AND OUTPUT LOADING AND FAN-OUT TABLE

| PINS | DESCRIPTION | 74ALS(U.L.) <br> HIGH/LOW | LOADVALUE <br> HIGH/LOW |
| :--- | :--- | :---: | :---: |
| $n \mathrm{nA}, \mathrm{nB}, \mathrm{nC}$ | Data inputs | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| $n \bar{Y}$ | Data Output | $20 / 80$ | $0.4 \mathrm{~mA} / 8 \mathrm{~mA}$ |

NOTE:
One (1.0) ALS Unit Load is defined as: $20 \mu \mathrm{~A}$ in the High state and 0.1 mA in the Low state.

PIN CONFIGURATION


LOGIC SYMBOL


LOGIC SYMBOL (IEEE/IEC)


ABSOLUTE MAXIMUM RATINGS (Operation beyond the limits set forth in this table may impair the useful life of the device. Unless otherwise noted these limits are over the operating free-air temperature range.)

| SYMBOL | PARAMETER | RATING | UNIT |
| :---: | :--- | :---: | :---: |
| $\mathrm{V}_{\text {CC }}$ | Supply voltage | -0.5 to +7.0 | V |
| $\mathrm{~V}_{\text {IN }}$ | Input voltage | -0.5 to +7.0 | V |
| $\mathrm{I}_{\text {IN }}$ | Input current | -30 to +5 | mA |
| $\mathrm{~V}_{\text {OUT }}$ | Voltage applied to output in High output state | -0.5 to $+\mathrm{V}_{\text {CC }}$ | V |
| $\mathrm{I}_{\text {OUT }}$ | Current applied to output in Low output state | 16 | mA |
| $\mathrm{~T}_{\text {A }}$ | Operating free-air temperature range | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |

## RECOMMENDED OPERATING CONDITIONS

| SYMBOL | PARAMETER | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Nom | Max |  |
| $\mathrm{V}_{\mathrm{Cc}}$ | Supply voltage | 4.5 | 5.0 | 5.5 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | High-level input voltage | 2.0 |  |  | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Low-level input voltage |  |  | 0.8 | V |
| $\mathrm{I}_{\text {IK }}$ | Input clamp current |  |  | -18 | mA |
| ${ }^{1} \mathrm{OH}$ | High-level output current |  |  | -0.4 | mA |
| $\mathrm{I}_{\mathrm{OL}}$ | Low-level output current |  |  | 8 | mA |
| $\mathrm{T}_{\mathrm{A}}$ | Operating free-air temperature range | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |


| SYMBOL | PARAMETER |  | TEST CONDITIONS ${ }^{1}$ |  | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ ${ }^{2}$ | Max |  |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage |  |  |  | $\mathrm{V}_{\mathrm{CC}} \pm 10 \%, \mathrm{~V}_{\mathrm{IL}}=\mathrm{MAX}, \mathrm{V}_{\mathrm{IH}}=\mathrm{MIN}, \mathrm{I}_{\mathrm{OH}}=\mathrm{MAX}$ |  | $\mathrm{V}_{\mathrm{cc}}{ }^{-2}$ |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage |  | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \mathrm{~V}_{\mathrm{IL}}=\mathrm{MAX}, \\ & \mathrm{~V}_{\mathrm{IH}}=\mathrm{MIN} \end{aligned}$ | $\mathrm{I}_{\mathrm{OL}}=4 \mathrm{~mA}$ |  | 0.25 | 0.4 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{OL}}=8 \mathrm{~mA}$ |  | 0.35 | 0.5 | V |
| $\mathrm{V}_{\text {IK }}$ | Input clamp voltage |  | $V_{C C}=M 1 N, I_{1}=I_{1 K}$ |  |  |  | -1.5 | V |
| $I_{1}$ | Input current at maximum input voltage |  | $V_{c c}=M A X, V_{1}=7.0 \mathrm{~V}$ |  |  |  | 0.1 | mA |
| $\mathrm{I}_{\mathrm{IH}}$ | High-level input current |  | $\mathrm{V}_{\mathrm{cc}}=\mathrm{MAX}, \mathrm{V}_{1}=2.7 \mathrm{~V}$ |  |  |  | 20 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{1}$ | Low-level input current |  | $V_{C C}=M A X, V_{1}=0.4 V$ |  |  |  | -0.1 | mA |
| 10 | Output current ${ }^{3}$ |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \mathrm{V}_{\mathrm{O}}=2.25 \mathrm{~V}$ |  | -30 |  | -112 | mA |
| $I_{\text {cc }}$ | Supply current (total) | $\mathrm{I}_{\mathrm{CCH}}$ | $V_{C C}=\mathrm{MAX}$ | $\mathrm{V}_{1}=0 \mathrm{~V}$ |  | 0.5 | 0.6 | mA |
|  |  | ${ }^{\text {cCL }}$ |  | $\mathrm{V}_{1}=4.5 \mathrm{~V}$ |  | 1.6 | 2.2 | mA |

## NOTES:

1. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type.
2. All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
3. The output conditions have been chosen to produce current that closely approximates one half of the true short-circuit output current, I $\mathrm{I}_{\mathrm{OS}}$.

AC ELECTRICAL CHARACTERISTICS

| SYMBOL | PARAMETER | TEST CONDITIONS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} T_{A}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% \\ R_{L}=500 \Omega \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  |  |
|  |  |  | Min | Max |  |
| ${ }_{\text {t }}^{\text {t }}$ | Propagation delay $\mathrm{nA}, \mathrm{nB}, \mathrm{nC}$ to n Y | Waveform 1 | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ | 11.0 10.0 | ns |

## AC WAVEFORM

Waveform 1. Propagation Delay for Data to Output

TEST CIRCUIT AND WAVEFORMS


Test Circuit for Totem-Pole Outputs

DEFINITIONS
$R_{L}=$ Load resistor; see AC CHARACTERISTICS for value.
$C_{L}=$ Load capacitance includes jig and probe capacitance; see AC CHARACTERISTICS for value.
$R_{T}=$ Termination resistance should be equal to $Z_{O U T}$ of pulse generators.


$$
V_{M}=1.3 \mathrm{~V}
$$

Input Pulse Definition

| FAMILY | INPUT PULSE REQUIREMENTS |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Amplitude | Rep. Rate | $\mathbf{t}_{\mathbf{W}}$ | $\mathbf{t}^{\mathbf{T L H}}$ | $\mathbf{t}_{\text {THL }}$ |
| 74 ALS | 3.5 V | 1 MHz | 500 ns | 2.0 ns | 2.0 ns |

## Signetics

## ALS Products

## FUNCTION TABLE

| INPUTS |  |  | OUTPUT |  |
| :---: | :---: | :---: | :---: | :---: |
| A | B | C | Y |  |
| H | H | H | H |  |
| L | X | X | L |  |
| X | L | X | L |  |
| X | X | L | L |  |

NOTES:
$H=$ High voltage level
$\mathrm{L}=$ Low voltage level
X = Don't care

## 74ALS11A <br> Triple 3-Input AND Gates

Product Specification

| TYPE | TYPICAL PROPAGATION <br> DELAY | TYPICAL SUPPLY CURRENT <br> (TOTAL) |
| :---: | :---: | :---: |
| 74 ALS 11 A | 5.5 ns | 1.3 mA |

ORDERING INFORMATION

| PACKAGES | COMMERCIALRANGE <br> CC <br> $=5 \mathrm{~V} \pm 10 \% ; \mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| :---: | :---: |
| 14-Pin Plastic DIP | $74 \mathrm{ALS11AN}$ |
| 14 -Pin Plastic SO | $74 \mathrm{ALS11AD}$ |

INPUT AND OUTPUT LOADING AND FAN-OUT TABLE

| PINS | DESCRIPTION | 74ALS(U.L.) <br> HIGH/LOW | LOADVALUE <br> HIGH/LOW |
| :--- | :--- | :---: | :---: |
| $n A, n B, n C$ | Data inputs | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| $n Y$ | Data Output | $20 / 80$ | $0.4 \mathrm{~mA} / 8 \mathrm{~mA}$ |

NOTE:
One (1.0) ALS Unit Load is defined as: $20 \mu \mathrm{~A}$ in the High state and 0.1 mA in the Low state

## PIN CONFIGURATION



LOGIC SYMBOL


LOGIC SYMBOL (IEEE/IEC)


853-0304-94562

## Triple 3-Input AND Gates

ABSOLUTE MAXIMUM RATINGS (Operation beyond the limits set forth in this table may impair the useful life of the device Unless otherwise noted these limits are over the operating free-air temperature range.)

| SYMBOL | PARAMETER | RATING | UNIT |
| :--- | :--- | :---: | :---: |
| $\mathrm{V}_{\text {CC }}$ | Supply voltage | -0.5 to +7.0 | V |
| $\mathrm{~V}_{\text {IN }}$ | Input voltage | -0.5 to +7.0 | V |
| $\mathrm{I}_{\text {IN }}$ | Input current | -30 to +5 | mA |
| $\mathrm{~V}_{\text {OUT }}$ | Voltage applied to output in High output state | -05 to $+\mathrm{V}_{\text {CC }}$ | V |
| $\mathrm{I}_{\text {OUT }}$ | Current applied to output in Low output state | 16 | mA |
| $\mathrm{~T}_{\text {A }}$ | Operating free-air temperature range | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |

## RECOMMENDED OPERATING CONDITIONS

| SYMBOL | PARAMETER | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Nom | Max |  |
| $\mathrm{V}_{\mathrm{cc}}$ | Supply voltage | 4.5 | 5.0 | 5.5 | V |
| $\mathrm{V}_{1 \mathrm{H}}$ | High-level input voltage | 2.0 |  |  | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Low-level input voltage |  |  | 0.8 | V |
| $\mathrm{I}_{\text {IK }}$ | Input clamp current |  |  | -18 | mA |
| ${ }^{1} \mathrm{OH}$ | High-level output current |  |  | -0.4 | mA |
| $\mathrm{IOL}^{\text {a }}$ | Low-level output current |  |  | 8 | mA |
| TA | Operating free-air temperature range | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

DC ELECTRICAL CHARACTERISTICS (Over recommended operating free-air temperature range unless otherwise noted.)

| SYMBOL | PARAMETER |  | TEST CONDITIONS ${ }^{1}$ |  | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ ${ }^{2}$ | Max |  |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage |  |  |  | $\mathrm{V}_{\mathrm{CC}} \pm 10 \%, \mathrm{~V}_{\mathrm{IL}}=\mathrm{MAX}, \mathrm{V}_{\mathrm{IH}}=\mathrm{MIN}, \mathrm{I}_{\mathrm{OH}}=\mathrm{MAX}$ |  | $\mathrm{V}_{\mathrm{cc}}{ }^{-2}$ |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage |  | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \mathrm{~V}_{\mathrm{IL}}=\mathrm{MAX}, \\ & \mathrm{~V}_{\mathrm{IH}}=\mathrm{MIN} \end{aligned}$ | $\mathrm{I}_{\mathrm{OL}}=4 \mathrm{~mA}$ |  | 0.25 | 0.4 | V |
|  |  |  |  | $\mathrm{l}_{\mathrm{OL}}=8 \mathrm{~mA}$ |  | 0.35 | 0.5 | V |
| $\mathrm{V}_{\mathrm{IK}}$ | Input clamp voltage |  | $V_{C C}=M I N, I_{1}=I_{1 K}$ |  |  |  | -1.5 | V |
| 1 | Input current at maximum input voltage |  | $V_{C C}=M A X, V_{1}=7.0 \mathrm{~V}$ |  |  |  | 01 | mA |
| $\mathrm{I}_{\mathrm{IH}}$ | High-level input current |  | $V_{C C}=$ MAX, $V_{1}=2.7 \mathrm{~V}$ |  |  |  | 20 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{1 L}$ | Low-level input current |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \mathrm{V}_{1}=0.4 \mathrm{~V}$ |  |  |  | -0.1 | mA |
| 10 | Output current ${ }^{3}$ |  | $V_{C C}=M A X, V_{O}=2.25 \mathrm{~V}$ |  | -30 |  | -112 | mA |
| ${ }^{\text {cc }}$ | Supply current (total) | ${ }^{\text {cCH }}$ | $V_{C C}=M A X$ | $\mathrm{V}_{1}=4.5 \mathrm{~V}$ |  | 1.0 | 1.8 | mA |
|  |  | $\mathrm{I}_{\text {clL }}$ |  | $\mathrm{V}_{1}=0 \mathrm{~V}$ |  | 2.0 | 30 | mA |

## NOTES:

1. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type.
2. All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
3. The output conditions have been chosen to produce current that closely approximates one half of the true short-circuit output current, $l_{\text {OS }}$.

## Triple 3-Input AND Gates

## AC ELECTRICAL CHARACTERISTICS

| SYMBOL | PARAMETER | TEST CONDITIONS | LIMITS |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} \mathrm{T}_{A}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ \mathrm{~V}_{C C}=5 \mathrm{~V} \pm 10 \% \\ R_{L}=500 \Omega \\ C_{L}=50 \mathrm{pF} \end{gathered}$ |  |  |
|  |  |  | Min | Max |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation delay $n A, n B, n C$ to $n Y$ | Waveform 1 | 2.0 2.0 | $\begin{aligned} & 13.0 \\ & 10.0 \end{aligned}$ | ns |

## AC WAVEFORM



Waveform 1. Propagation Delay for Data to Output

$$
\text { NOTE: } \quad V_{M}=1.3 \mathrm{~V}
$$

## TEST CIRCUIT AND WAVEFORMS



## Signetics

## ALS Products

FUNCTION TABLE

| INPUTS |  |  |  | OUTPUT |
| :---: | :---: | :---: | :---: | :---: |
| A | B | C | D | $\overline{\mathbf{Y}}$ |
| H | H | H | H | L |
| L | X | X | X | H |
| X | L | X | X | H |
| X | X | L | X | H |
| X | X | X | L | H |

NOTES:
$H=$ High voltage level
$L$ = Low voltage level
X = Don't care

## 74ALS20A <br> Dual 4-Input NAND Gates

Product Specification

| TYPE | TYPICAL PROPAGATION <br> DELAY | TYPICAL SUPPLY CURRENT <br> (TOTAL) |
| :---: | :---: | :---: |
| 74 ALS 20 A | 4.5 ns | 0.65 mA |

ORDERING INFORMATION

| PACKAGES | COMMERCIALRANGE <br> $\mathbf{v}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% ; \mathrm{T}_{\mathbf{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| :---: | :---: |
| 14-Pin Plastic DIP | 74ALS20AN |
| 14-Pin Plastic SO | 74ALS20AD |

INPUT AND OUTPUT LOADING AND FAN-OUT TABLE

| PINS | DESCRIPTION | 74ALS(U.L) <br> HIGH/LOW | LOADVALUE <br> HIGH/LOW |
| :--- | :--- | :---: | :---: |
| $n A, n B, n C, n D$ | Data inputs | $1.0 / 1.0$ | $20 \mu A / 0.1 \mathrm{~mA}$ |
| $n \bar{Y}$ | Data Output | $20 / 80$ | $0.4 \mathrm{~mA} / 8 \mathrm{~mA}$ |

NOTE:
One (1.0) ALS Unit Load is defined as: $20 \mu A$ in the High state and 0.1 mA in the Low state.

PIN CONFIGURATION


November 4, 1986

LOGIC SYMBOL


LOGIC SYMBOL (IEEE/IEC)


## Dual 4-Input NAND Gates

ABSOLUTE MAXIMUM RATINGS (Operation beyond the limits set forth in this table may impair the useful life of the device. Unless otherwise noted these limits are over the operating free-air temperature range.)

| SYMBOL | PARAMETER | RATING | UNIT |
| :---: | :--- | :---: | :---: |
| $\mathrm{V}_{\text {CC }}$ | Supply voltage | -0.5 to +7.0 | V |
| $\mathrm{~V}_{\text {IN }}$ | Input voltage | -0.5 to +7.0 | V |
| $\mathrm{I}_{\text {IN }}$ | Input current | -30 to +5 | mA |
| $\mathrm{~V}_{\text {OUT }}$ | Voltage applied to output in High output state | -0.5 to $+\mathrm{V}_{\text {CC }}$ | V |
| $\mathrm{I}_{\text {OUT }}$ | Current applied to output in Low output state | 16 | mA |
| $\mathrm{~T}_{\text {A }}$ | Operating free-air temperature range | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |

RECOMMENDED OPERATING CONDITIONS

| SYMBOL | PARAMETER | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Nom | Max |  |
| $\mathrm{V}_{\mathrm{cc}}$ | Supply voltage | 4.5 | 5.0 | 5.5 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | High-level input voltage | 2.0 |  |  | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Low-level input voltage |  |  | 0.8 | V |
| $\mathrm{I}_{\text {IK }}$ | Input clamp current |  |  | -18 | mA |
| ${ }^{1} \mathrm{OH}$ | High-level output current |  |  | -0.4 | mA |
| $\mathrm{I}_{\mathrm{OL}}$ | Low-level output current |  |  | 8 | mA |
| $\mathrm{T}_{\text {A }}$ | Operating free-air temperature range | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

DC ELECTRICAL CHARACTERISTICS (Over recommended operating free-air temperature range unless otherwise noted.)

| SYMBOL | PARAMETER |  | TEST CONDITIONS ${ }^{1}$ |  | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ ${ }^{2}$ | Max |  |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage |  |  |  | $\mathrm{V}_{\mathrm{CC}} \pm 10 \%, \mathrm{~V}_{\mathrm{IL}}=\mathrm{MAX}, \mathrm{V}_{\mathrm{IH}}=\mathrm{MIN}, \mathrm{I}_{\mathrm{OH}}=\mathrm{MAX}$ |  | $\mathrm{V}_{\mathrm{cc}}{ }^{-2}$ |  |  | V |
| $V_{O L}$ | Low-level output voltage |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \mathrm{V}_{\mathrm{IL}}=\mathrm{MAX}$, | $\mathrm{I}_{\mathrm{OL}}=4 \mathrm{~mA}$ |  | 0.25 | 0.4 | V |
|  |  |  | $\mathrm{V}_{\mathrm{IH}}=\mathrm{MIN}$ | $\mathrm{I}_{\mathrm{OL}}=8 \mathrm{~mA}$ |  | 035 | 0.5 | V |
| $\mathrm{V}_{\mathrm{IK}}$ | Input clamp voltage |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \mathrm{I}_{1}=\mathrm{I}_{1 \mathrm{~K}}$ |  |  |  | -1.5 | V |
| $I_{1}$ | Input current at maximum input voltage |  | $V_{C C}=\mathrm{MAX}, \mathrm{V}_{1}=7.0 \mathrm{~V}$ |  |  |  | 0.1 | mA |
| $\mathrm{I}_{\mathrm{IH}}$ | High-level input current |  | $\mathrm{V}_{\mathrm{cc}}=\mathrm{MAX}, \mathrm{V}_{1}=2.7 \mathrm{~V}$ |  |  |  | 20 | $\mu \mathrm{A}$ |
| $I_{1 L}$ | Low-level input current |  | $\mathrm{V}_{\mathrm{cc}}=\mathrm{MAX}, \mathrm{V}_{1}=0.4 \mathrm{~V}$ |  |  |  | -0.1 | mA |
| $l_{0}$ | Output current ${ }^{3}$ |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \mathrm{V}_{\mathrm{O}}=2.25 \mathrm{~V}$ |  | -30 |  | -112 | mA |
| ${ }^{\text {cc }}$ | Supply current (total) | $\mathrm{I}_{\mathrm{CCH}}$ | $V_{C C}=M A X$ | $\mathrm{V}_{1}=0 \mathrm{~V}$ |  | 0.3 | 04 | mA |
|  |  | $\mathrm{I}_{\mathrm{CCL}}$ |  | $\mathrm{V}_{1}=4.5 \mathrm{~V}$ |  | 1.0 | 1.5 | mA |

## NOTES:

1. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type.
2. All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{A}=25^{\circ} \mathrm{C}$.
3. The output conditions have been chosen to produce current that closely approximates one half of the true short-circuit output current, Ios.

## Dual 4-Input NAND Gates

## AC ELECTRICAL CHARACTERISTICS

| SYMBOL | PARAMETER | TEST CONDITIONS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} \mathrm{T}_{A}=0^{\circ} \mathrm{C} 10+70^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% \\ R_{\mathrm{L}}=500 \Omega \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  |  |
|  |  |  | Min | Max |  |
| ${ }_{\text {t }}^{\text {P/PL }}$ | Propagation delay $n A, n B, n C, n D$ to $n \bar{Y}$ | Waveform 1 | 2.0 3.0 | $\begin{aligned} & 11.0 \\ & 10.0 \end{aligned}$ | ns |

## AC WAVEFORM



Waveform 1. Propagation Delay for Data to Output

$$
\text { NOTE: } \quad V_{M}=1.3 \mathrm{~V}
$$

## TEST CIRCUIT AND WAVEFORMS



Test Circuit for Totem-Pole Outputs
DEFINITIONS
$R_{L}=$ Load resistor; see AC CHARACTERISTICS for value.
$C_{L}=$ Load capacitance includes jig and probe capacitance; see AC CHARACTERISTICS for value.
$R_{T}=$ Termination resistance should be equal to $Z_{O U T}$ of pulse generators.


$$
V_{M}=1.3 \mathrm{~V}
$$

Input Pulse Definition

| FAMILY | INPUT PULSE REQUIREMENTS |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Amplitude | Rep. Rate | $\mathbf{t}^{\mathbf{t}}$ | $\mathbf{t}^{\mathbf{T}} \mathbf{~}$ | $\mathbf{t}_{\text {THL }}$ |
| 74 ALS | 3.5 V | 1 MHz | 500 ns | 2.0 ns | 2.0 ns |

## Signetics

## ALS Products

FUNCTION TABLE

| INPUTS |  |  | OUTPUT |  |
| :---: | :---: | :---: | :---: | :---: |
| A | B | C | $\overline{\mathbf{Y}}$ |  |
| H | X | X | L |  |
| X | H | X | L |  |
| X | X | H | L |  |
| L | L | L | H |  |

## NOTES:

$H$ = High voltage level
L = Low voltage level
$\mathrm{X}=$ Don't care

| TYPE | TYPICAL PROPAGATION <br> DELAY | TYPICAL SUPPLY CURRENT <br> (TOTAL) |
| :---: | :---: | :---: |
| 74 ALS 27 | 4.0 ns | 1.5 mA |

ORDERING INFORMATION

| PACKAGES | COMMERCIALRANGE <br> $\mathbf{v}_{\mathbf{C C}}=5 \mathrm{~V} \pm 10 \% ; \mathrm{T}_{\mathbf{A}}=\mathbf{0}^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| :---: | :---: |
| 14-Pin Plastic DIP | 74 ALS 27 N |
| 14-Pin Plastic SO | 74 ALS 27 D |

INPUT AND OUTPUT LOADING AND FAN-OUT TABLE

| PINS | DESCRIPTION | 74ALS(U.L.) <br> HIGH/LOW | LOADVALUE <br> HIGH/LOW |
| :--- | :--- | :---: | :---: |
| $n A, n B, n C$ | Data inputs | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| $n \bar{Y}$ | Data Output | $20 / 80$ | $0.4 \mathrm{~mA} / 8 \mathrm{~mA}$ |

NOTE:
One (1.0) ALS Unit Load is defined as: $20 \mu \mathrm{~A}$ in the High state and 0.1 mA in the Low state.

## PIN CONFIGURATION



LOGIC SYMBOL


LOGIC SYMBOL (IEEE/IEC)


853-1162-87470

## Triple 3-Input NOR Gates

ABSOLUTE MAXIMUM RATINGS (Operation beyond the limits set forth in this table may impair the useful life of the device. Unless otherwise noted these limits are over the operating free-air temperature range.)

| SYMBOL | PARAMETER | RATING | UNIT |
| :--- | :--- | :---: | :---: |
| $V_{\text {CC }}$ | Supply voltage | -0.5 to +7.0 | V |
| $\mathrm{~V}_{\text {IN }}$ | Input voltage | -05 to +7.0 | V |
| $I_{\text {IN }}$ | Input current | -30 to +5 | mA |
| $\mathrm{~V}_{\text {OUT }}$ | Voltage applied to output in High output state | -0.5 to $+\mathrm{V}_{\text {CC }}$ | V |
| $\mathrm{I}_{\text {OUT }}$ | Current applied to output in Low output state | 16 | mA |
| $\mathrm{~T}_{\text {A }}$ | Operating free-air temperature range | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |

## RECOMMENDED OPERATING CONDITIONS

| SYMBOL | PARAMETER | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Nom | Max |  |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply voltage | 4.5 | 5.0 | 5.5 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | High-level input voltage | 2.0 |  |  | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Low-level input voltage |  |  | 0.8 | V |
| $\mathrm{I}_{1 \mathrm{~K}}$ | Input clamp current |  |  | -18 | mA |
| $\mathrm{I}_{\mathrm{OH}}$ | High-level output current |  |  | -0.4 | mA |
| ${ }^{\text {OL }}$ | Low-level output current |  |  | 8 | mA |
| $\mathrm{T}_{\text {A }}$ | Operating free-air temperature range | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

DC ELECTRICAL CHARACTERISTICS (Over recommended operating free-air temperature range unless otherwise noted.)

| SYMBOL | PARAMETER |  | TEST CONDITIONS ${ }^{1}$ |  | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ ${ }^{2}$ | Max |  |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage |  |  |  | $\mathrm{V}_{\mathrm{CC}} \pm 10 \%, \mathrm{~V}_{\mathrm{IL}}=\mathrm{MAX}, \mathrm{V}_{\mathrm{IH}}=\mathrm{MIN}, \mathrm{I}_{\mathrm{OH}}=\mathrm{MAX}$ |  | $\mathrm{V}_{\mathrm{cc}}{ }^{-2}$ |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \mathrm{V}_{\mathrm{IL}}=\mathrm{MAX}$, | $\mathrm{I}_{\mathrm{OL}}=4 \mathrm{~mA}$ |  | 0.25 | 0.4 | V |
|  |  |  | $\mathrm{V}_{1 H}=\mathrm{MIN}$ | $\mathrm{I}_{\mathrm{OL}}=8 \mathrm{~mA}$ |  | 0.35 | 0.5 | V |
| $\mathrm{V}_{\mathrm{IK}}$ | Input clamp voltage |  | $V_{C C}=M I N, I_{1}=I_{1 K}$ |  |  |  | -1.5 | V |
| 1 | Input current at maximum input voltage |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \mathrm{V}_{1}=7.0 \mathrm{~V}$ |  |  |  | 01 | mA |
| $\mathrm{I}_{\mathrm{H}}$ | High-level input current |  | $\mathrm{V}_{\mathrm{cc}}=\mathrm{MAX}, \mathrm{V}_{1}=2.7 \mathrm{~V}$ |  |  |  | 20 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{1 /}$ | Low-level input current |  | $\mathrm{V}_{\text {cc }}=\mathrm{MAX}, \mathrm{V}_{1}=0.4 \mathrm{~V}$ |  |  |  | -0.1 | mA |
| $\mathrm{I}_{0}$ | Output current ${ }^{3}$ |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \mathrm{V}_{\mathrm{O}}=2.25 \mathrm{~V}$ |  | -30 |  | -112 | mA |
| ${ }^{\text {cc }}$ | Supply current (total) | $\mathrm{I}_{\mathrm{CCH}}$ | $V_{C C}=M A X$ | $\mathrm{V}_{1}=0 \mathrm{~V}$ |  | 1.0 | 1.8 | mA |
|  |  | $\mathrm{I}_{\mathrm{CCL}}$ |  | $\mathrm{V}_{1}=4.5 \mathrm{~V}$ |  | 2.0 | 40 | mA |

## NOTES:

1. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type.
2. All typical values are at $V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
3. The output conditions have been chosen to produce current that closely approximates one half of the true short-circuit output current, $\mathrm{l}_{\mathrm{OS}}$.

AC ELECTRICAL CHARACTERISTICS

| SYMBOL | PARAMETER | TEST CONDITIONS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} T_{A}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% \\ R_{L}=500 \Omega \\ C_{L}=50 \mathrm{pF} \end{gathered}$ |  |  |
|  |  |  | Min | Max | ns |
|  | Propagation delay $\mathrm{nA}, \mathrm{nB}, \mathrm{nC}$ to nY | Waveform 1 | 2.0 2.0 | 15.0 9.0 |  |

## AC WAVEFORM



Waveform 1. Propagation Delay for Data to Output

$$
\text { NOTE: } \quad V_{M}=1.3 \mathrm{~V}
$$

## TEST CIRCUIT AND WAVEFORMS



## Signetics

## ALS Products

## 74ALS30A 8-Input NAND Gate

Preliminary Specification

FUNCTION TABLE

| INPUTS | OUTPUT |
| :---: | :---: |
| ABCDEFGH | $\overline{\mathbf{Y}}$ |
| H H H H H H H H | L |
| L X X X X X X X | H |
| X L X X X X X X | H |
| X X L X X X X X | H |
| $\mathrm{X} \times \mathrm{X}$ L $\mathrm{X} \times \mathrm{X} \times$ | H |
| $X \times X X L X X X$ | H |
| $X \times X X X L X X$ | H |
| X X X X X X L X | H |
| X $\times \times \times \times \times \times \mathrm{L}$ | H |

## NOTES:

$H$ = High voltage level
$L=$ Low voltage level
$X=$ Don't care

ORDERING INFORMATION

| PACKAGES | COMMERCIAL RANGE <br> $\mathbf{v}_{\mathbf{C C}}=5 \mathrm{~V} \pm 10 \% ; \mathrm{T}_{\mathbf{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathbf{C}$ |
| :---: | :---: |
| 14-Pin Plastic DIP | 74 ALS 30 AN |
| 14-Pin Plastic SO | $74 \mathrm{ALS30AD}$ |

INPUT AND OUTPUT LOADING AND FAN-OUT TABLE

| PINS | DESCRIPTION | 74ALS(U.L.) <br> HIGH/LOW | LOADVALUE <br> HIGH/LOW |
| :--- | :--- | :---: | :---: |
| A - H | Data inputs | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| $\bar{Y}$ | Data Output | $20 / 80$ | $0.4 \mathrm{~mA} / 8 \mathrm{~mA}$ |

NOTE:
One (1.0) ALS Unit Load is defined as: $20 \mu \mathrm{~A}$ in the High state and 0.1 mA in the Low state.

| TYPE | TYPICAL PROPAGATION <br> DELAY | TYPICAL SUPPLY CURRENT <br> (TOTAL) |
| :---: | :---: | :---: |
| 74 ALS 30 A | 7.0 ns | 0.5 mA |

PIN CONFIGURATION

March 1988


LOGIC SYMBOL


LOGIC SYMBOL (IEEE/IEC)


## 8-Input NAND Gate

| SYMBOL | PARAMETER | RATING | UNIT |
| :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{cc}}$ | Supply voltage | -0.5 to +7.0 | V |
| $\mathrm{V}_{\text {IN }}$ | Input voltage | -0.5 to +7.0 | V |
| $\mathrm{I}_{\mathbb{N}}$ | Input current | -30 to +5 | mA |
| $V_{\text {Out }}$ | Voltage applied to output in High output state | -0.5 to $+V_{\text {cc }}$ | V |
| l out | Current applied to output in Low output state | 16 | mA |
| $\mathrm{T}_{\mathrm{A}}$ | Operating free-air temperature range | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |

## RECOMMENDED OPERATING CONDITIONS

| SYMBOL | PARAMETER | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Nom | Max |  |
| $\mathrm{V}_{\mathrm{cc}}$ | Supply voltage | 4.5 | 5.0 | 5.5 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | High-level input voltage | 2.0 |  |  | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Low-level input voltage |  |  | 0.8 | V |
| $\mathrm{I}_{\text {IK }}$ | Input clamp current |  |  | -18 | mA |
| $\mathrm{I}_{\mathrm{OH}}$ | High-level output current |  |  | -0.4 | mA |
| ${ }^{\text {OL }}$ | Low-level output current |  |  | 8 | mA |
| TA | Operating free-air temperature range | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

## DC ELECTRICAL CHARACTERISTICS (Over recommended operating free-air temperature range unless otherwise noted.)

| SYMBOL | PARAMETER |  | TEST CONDITIONS ${ }^{1}$ |  | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ ${ }^{2}$ | Max |  |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage |  |  |  | $\mathrm{V}_{\mathrm{CC}} \pm 10 \%, \mathrm{~V}_{\mathrm{IL}}=\mathrm{MAX}, \mathrm{V}_{\mathrm{IH}}=\mathrm{MIN}, \mathrm{I}_{\mathrm{OH}}=\mathrm{MAX}$ |  | $\mathrm{V}_{\mathrm{cc}}{ }^{-2}$ |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage |  | $\begin{aligned} & V_{\mathrm{CC}}=\mathrm{MIN}, \mathrm{~V}_{\mathrm{IL}}=\mathrm{MAX}, \\ & \mathrm{~V}_{\mathrm{IH}}=\mathrm{MIN} \end{aligned}$ | $\mathrm{I}_{\mathrm{OL}}=4 \mathrm{~mA}$ |  | 0.25 | 0.4 | V |
|  |  |  | $\mathrm{I}_{\mathrm{OL}}=8 \mathrm{~mA}$ |  | 0.35 | 0.5 | V |  |
| $\mathrm{V}_{\mathrm{IK}}$ | Input clamp voltage |  |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \mathrm{I}_{1}=\mathrm{I}_{\mathrm{IK}}$ |  |  |  | -1.5 | V |
| $I_{1}$ | Input current at maximum input voltage |  | $V_{C C}=M A X, V_{1}=7.0 \mathrm{~V}$ |  |  |  | 0.1 | mA |
| $\mathrm{I}_{\mathrm{IH}}$ | High-level input current |  | $\mathrm{V}_{\mathrm{cc}}=\mathrm{MAX}, \mathrm{V}_{1}=2.7 \mathrm{~V}$ |  |  |  | 20 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{1 L}$ | Low-level input current |  | $V_{c C}=\mathrm{MAX}, \mathrm{V}_{1}=0.4 \mathrm{~V}$ |  |  |  | -0.1 | mA |
| $\mathrm{l}_{0}$ | Output current ${ }^{3}$ |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \mathrm{V}_{\mathrm{O}}=2.25 \mathrm{~V}$ |  | -30 |  | -112 | mA |
| ${ }^{\text {cc }}$ | Supply current (total) | ${ }^{\text {cch }}$ | $V_{C C}=M A X$ | $\mathrm{V}_{1}=0 \mathrm{~V}$ |  | 0.22 | 0.36 | mA |
|  |  | ${ }^{\text {ccel }}$ |  | $\mathrm{V}_{1}=4.5 \mathrm{~V}$ |  | 0.54 | 0.9 | mA |

## NOTES:

1. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type.
2. All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
3. The output conditions have been chosen to produce current that closely approximates one half of the true short-circuit output current, los-

## 8-Input NAND Gate

## AC ELECTRICAL CHARACTERISTICS

| SYMBOL | PARAMETER | TEST CONDITIONS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} T_{A}=0^{\circ} \mathrm{C} 10+70^{\circ} \mathrm{C} \\ V_{C C}=5 \mathrm{~V} \pm 10 \% \\ R_{L}=500 \Omega \\ C_{L}=50 \mathrm{pF} \end{gathered}$ |  |  |
|  |  |  | Min | Max |  |
|  | Propagation delay A,B,C,D,E,F,G,H to $\bar{Y}$ | Waveform 1 | 3.0 3.0 | $\begin{aligned} & \begin{array}{l} 10.0 \\ 12.0 \end{array} \end{aligned}$ | ns |

## AC WAVEFORM



Waveform 1. Propagation Delay for Data to Output

$$
\text { NOTE: } \quad V_{M}=1.3 \mathrm{~V}
$$

TEST CIRCUIT AND WAVEFORMS


## Signetics

## ALS Products

FUNCTION TABLE

| INPUTS |  | OUTPUT |
| :---: | :---: | :---: |
| A | B | Y |
| H | X | H |
| X | H | H |
| L | L | L |

NOTES:
$H$ = High voltage level
$L$ = Low voltage level
X = Don't care

| TYPE | TYPICAL PROPAGATION <br> DELAY | TYPICAL SUPPLY CURRENT <br> (TOTAL) |
| :---: | :---: | :---: |
| 74 ALS 32 | 5.0 ns | 2.3 mA |

ORDERING INFORMATION

| PACKAGES | COMMERCIALRANGE $V_{C C}=5 \mathrm{~V} \pm 10 \% ; \mathrm{T}_{A}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C}$ |
| :---: | :---: |
| 14-Pin Plastic DIP | 74ALS32N |
| 14-Pin Plastic SO | 74ALS32D |

INPUT AND OUTPUT LOADING AND FAN-OUT TABLE

| PINS | DESCRIPTION | 74ALS(U.L.) <br> HIGH/LOW | LOADVALUE <br> HIGH/LOW |
| :--- | :--- | :---: | :---: |
| $n A, n B$ | Data inputs | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| $n Y$ | Data Output | $20 / 80$ | $04 \mathrm{~mA} / 8 \mathrm{~mA}$ |

NOTE:
One (1.0) ALS Unit Load is defined as: $20 \mu \mathrm{~A}$ in the High state and 0.1 mA in the Low state.

PIN CONFIGURATION


LOGIC SYMBOL


LOGIC SYMBOL (IEEE/IEC)


| SYMBOL | PARAMETER | RATING | UNIT |
| :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{cc}}$ | Supply voltage | -0.5 to +7.0 | V |
| $\mathrm{V}_{\text {IN }}$ | Input voltage | -0.5 to +7.0 | V |
| $\mathrm{I}_{\mathbb{N}}$ | Input current | -30 to +5 | mA |
| $\mathrm{V}_{\text {OUT }}$ | Voltage applied to output in High output state | -0.5 to $+V_{C C}$ | $\checkmark$ |
| ${ }^{\text {O Out }}$ | Current applied to output in Low output state | 16 | mA |
| $\mathrm{T}_{\text {A }}$ | Operating free-arr temperature range | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |

## RECOMMENDED OPERATING CONDITIONS

| SYMBOL | PARAMETER | LIMITS |  |  | UNIT |
| :--- | :--- | :---: | :---: | :---: | :---: |
|  |  | Min | Nom | Max |  |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply voltage | 4.5 | 5.0 | 5.5 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | High-level input voltage | 2.0 |  |  | V |
| $\mathrm{~V}_{\mathrm{IL}}$ | Low-level input voltage |  |  | 0.8 | V |
| $\mathrm{I}_{\mathrm{IK}}$ | Input clamp current |  |  | -18 | mA |
| $\mathrm{I}_{\mathrm{OH}}$ | High-level output current |  |  | -0.4 | mA |
| $\mathrm{I}_{\mathrm{OL}}$ | Low-level output current |  |  | 8 | mA |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating free-air temperature range | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

DC ELECTRICAL CHARACTERISTICS (Over recommended operating free-air temperature range unless otherwise noted.)

| SYMBOL | PARAMETER |  | TEST CONDITIONS ${ }^{1}$ |  | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ ${ }^{2}$ | Max |  |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage |  |  |  | $\mathrm{V}_{\mathrm{CC}} \pm 10 \%, \mathrm{~V}_{\mathrm{IL}}=\mathrm{MAX}, \mathrm{V}_{\mathrm{IH}}=\mathrm{MIN}, \mathrm{I}_{\mathrm{OH}}=\mathrm{MAX}$ |  | $\mathrm{V}_{\mathrm{cc}}{ }^{-2}$ |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \mathrm{V}_{\mathrm{IL}}=\mathrm{MAX}$, | $\mathrm{I}_{\mathrm{OL}}=4 \mathrm{~mA}$ |  | 0.25 | 0.4 | V |
|  |  |  | $V_{I H}=$ MIN | $\mathrm{I}_{\mathrm{OL}}=8 \mathrm{~mA}$ |  | 0.35 | 05 | V |
| $\mathrm{V}_{\mathrm{IK}}$ | Input clamp voltage |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \mathrm{I}_{1}=\mathrm{I}_{\text {IK }}$ |  |  |  | -1.5 | V |
| 1 | Input current at maximum input voltage |  | $V_{c c}=M A X, V_{1}=7.0 \mathrm{~V}$ |  |  |  | 0.1 | mA |
| $\mathrm{I}_{\mathrm{IH}}$ | High-level input current |  | $\mathrm{V}_{\mathrm{cc}}=\mathrm{MAX}, \mathrm{V}_{1}=2.7 \mathrm{~V}$ |  |  |  | 20 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{11}$ | Low-level input current |  | $V_{C C}=M A X, V_{1}=0.4 \mathrm{~V}$ |  |  |  | -0.1 | mA |
| $\mathrm{I}_{0}$ | Output current ${ }^{3}$ |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \mathrm{V}_{\mathrm{O}}=2.25 \mathrm{~V}$ |  | -30 |  | -112 | mA |
| ${ }^{\text {cc }}$ | Supply current (total) | ${ }^{\text {cher }}$ | $V_{C C}=M A X$ | $\mathrm{V}_{1}=4.5 \mathrm{~V}$ |  | 1.6 | 4.0 | mA |
|  |  | $\mathrm{I}_{\mathrm{ccL}}$ |  | $\mathrm{V}_{1}=0 \mathrm{~V}$ |  | 2.8 | 4.9 | mA |

## NOTES:

1. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type.
2. All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
3. The output conditions have been chosen to produce current that closely approximates one half of the true short-circuit output current, Ios.

## AC ELECTRICAL CHARACTERISTICS

| SYMBOL | PARAMETER | TEST CONDITIONS | LIMITS |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} T_{A}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ \mathrm{~V}_{C C}=5 \mathrm{~V} \pm 10 \% \\ R_{L}=500 \Omega \\ C_{L}=50 \mathrm{pF} \end{gathered}$ |  | UNIT |
|  |  |  | Min | Max |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation delay $n A$ or $n B$ to $n Y$ | Waveform 1 | 2.0 30 | $\begin{aligned} & 14.0 \\ & 12.0 \end{aligned}$ | ns |

## AC WAVEFORM



Waveform 1. Propagation Delay for Data to Output

NOTE: $\quad V_{M}=1.3 \mathrm{~V}$

## TEST CIRCUIT AND WAVEFORMS



Test Circuit for Totem-Pole Outputs

DEFINITIONS
$R_{L}=$ Load resistor; see AC CHARACTERISTICS for value.
$C_{L}=$ Load capacitance includes jig and probe capacitance; see AC CHARACTERISTICS for value.
$R_{T}=$ Termination resistance should be equal to $Z_{O U T}$ of pulse generators.


Input Pulse Definition

| FAMILY | INPUT PULSE REQUIREMENTS |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Amplitude | Rep. Rate | $\mathbf{t}^{\mathbf{w}}$ | $\mathbf{t}_{\text {TLH }}$ | $\mathbf{t}^{\text {THL }}$ |
| 74 ALS | 3.5 V | 1 MHz | 500 ns | 2.0 ns | 2.0 ns |

## Signetics

## 74ALS38A

## Buffer

Quad Two-Input NAND Buffer (Open-Collector) Product Specification

## ALS Products

FUNCTION TABLE

| INPUTS |  | OUTPUT |
| :---: | :---: | :---: |
| A | B | $\overline{\mathbf{Y}}$ |
| L | L | H |
| L | $H$ | $H$ |
| H | L | H |
| H | $H$ | L |

$H=$ High voltage level
$L=$ Low voltage level
$X=$ Don't care

| TYPE | TYPICAL PROPAGATION <br> DELAY | TYPICAL SUPPLY CURRENT <br> (TOTAL) |
| :---: | :---: | :---: |
| 74 ALS 38 A | 7.0 ns | 3.5 mA |

ORDERING INFORMATION

| PACKAGES | COMMERCIALRANGE <br>  <br> CC <br> $5 \mathrm{~V} \pm 10 \% ; \mathrm{T}_{\mathbf{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| :---: | :---: |
| 14-Pin Plastic DIP | $74 \mathrm{ALS38AN}$ |
| 14-Pin Plastic SO | $74 \mathrm{ALS38AD}$ |

INPUT AND OUTPUT LOADING AND FAN-OUT TABLE

| PINS | DESCRIPTION | 74ALS(U.L.) <br> HIGH/LOW | LOADVALUE <br> HIGH/LOW |
| :--- | :--- | :---: | :---: |
| A, B | Inputs | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| $\bar{Y}$ | Outputs | $* O C / 1.0$ | $*{ }^{*} \mathrm{OC} / 24 \mathrm{~mA}$ |

NOTE:
One (1.0) ALS Unit Load is defined as: $20 \mu \mathrm{~A}$ in the High state and 0.1 mA in the Low state. *OC = Open Collector


February 5, 1988

LOGIC SYMBOL


LOGIC SYMBOL(IEEE/IEC)


## Buffer

ABSOLUTE MAXIMUM RATINGS (Operation beyond the limits set forth in this table may impair the useful life of the device. Unless otherwise noted these limits are over the operating free-air temperature range.)

| SYMBOL | PARAMETER | RATING | UNIT |
| :---: | :--- | :---: | :---: |
| $\mathrm{V}_{\text {CC }}$ | Supply voltage | -0.5 to +7.0 | V |
| $\mathrm{~V}_{\text {IN }}$ | Input voltage | -0.5 to +7.0 | V |
| $\mathrm{I}_{\text {IN }}$ | Input current | -30 to +5 | mA |
| $\mathrm{~V}_{\text {OUT }}$ | Voltage applied to output in High output state | -0.5 to $+\mathrm{V}_{\text {CC }}$ | V |
| $\mathrm{I}_{\text {OUT }}$ | Current applied to output in Low output state | 48 | mA |
| $\mathrm{~T}_{\text {A }}$ | Operating free-air temperature range | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |

RECOMMENDED OPERATING CONDITIONS

| SYMBOL | PARAMETER | Limits |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Nom | Max |  |
| $\mathrm{v}_{\text {cc }}$ | Supply voltage | 4.5 | 5.0 | 5.5 | v |
| $\mathrm{V}_{\mathrm{H}}$ | High-level input voltage | 2.0 |  |  | v |
| $\mathrm{V}_{\mathrm{LL}}$ | Low-level input voltage |  |  | 0.8 | V |
| ${ }_{1 K}$ | Input clamp current |  |  | -18 | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage |  |  | 5.5 | V |
| $\mathrm{I}_{\mathrm{OL}}$ | Low-level output current |  |  | 24 | mA |
| $\mathrm{T}_{\mathrm{A}}$ | Operating free-air temperature range | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

DC ELECTRICAL CHARACTERISTICS (Over recommended operating free-air temperature range unless otherwise noted.)

| SYMBOL | PARAMETER |  | TEST CONDITIONS ${ }^{1}$ |  | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ ${ }^{2}$ | Max |  |
| $\mathrm{O}_{\mathrm{OH}}$ | High-level output current |  |  |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \mathrm{V}_{\mathrm{IL}}=\mathrm{MAX}, \mathrm{V}_{\mathrm{IH}}=\mathrm{MIN}, \mathrm{V}_{\mathrm{OH}}=\mathrm{MAX}$ |  |  |  | 100 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \mathrm{V}_{\mathrm{IL}}=\mathrm{MAX}$ | $\mathrm{I}_{\mathrm{OL}}=12 \mathrm{~mA}$ |  | 0.25 | 0.4 | V |
|  |  |  | $V_{\text {IH }}=$ MIN | $\mathrm{IOL}=24 \mathrm{~mA}$ |  | 0.35 | 0.5 | V |
| $\mathrm{V}_{\mathrm{IK}}$ | Input clamp voltage |  | $V_{C C}=M I N, I_{1}=I_{1 K}$ |  |  |  | -1.5 | V |
| 1 | Input current at maximum input voltage |  | $V_{C C}=M A X, V_{1}=7.0 \mathrm{~V}$ |  |  |  | 100 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{H}}$ | High-level input current |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \mathrm{V}_{1}=2.7 \mathrm{~V}$ |  |  |  | 20 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{11}$ | Low-level input current |  | $V_{C C}=M A X, V_{1}=0.4 \mathrm{~V}$ |  |  |  | -0.1 | mA |
| ${ }^{\text {cc }}$ | Supply current (total) | $\mathrm{I}_{\mathrm{CCH}}$ | $V_{c c}=M A X$ | $\mathrm{V}_{\text {IN }}=\mathrm{GND}$ |  | 0.65 | 1.6 | mA |
|  |  | $\mathrm{I}_{\mathrm{cCL}}$ |  | $\mathrm{V}_{\text {IN }}=4.5 \mathrm{~V}$ |  | 6.5 | 9.0 | mA |

## NOTES:

1. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type.
2. All typical values are at $\mathrm{V}_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

## AC ELECTRICAL CHARACTERISTICS

| SYMBOL | PARAMETER | TEST CONDITIONS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} T_{A}=0^{\circ} \mathrm{C} 10+70^{\circ} \mathrm{C} \\ \mathrm{~V}_{\text {cC }}=5 \mathrm{~V} \pm 10 \% \\ R_{L}=500 \Omega \\ C_{L}=50 \mathrm{pF} \end{gathered}$ |  |  |
|  |  |  | Min | Max | ns |
|  | Propagation delay $\mathrm{A}, \mathrm{B}$ to $\overline{\mathrm{Y}}$ | Waveform 1 | 3.0 3.0 | $\begin{aligned} & 11 \\ & 11 \end{aligned}$ |  |

## AC WAVEFORM



Waveform 1. Propagation Delay for Data to Output

$$
\text { NOTE: } \quad V_{M}=1.3 \mathrm{~V}
$$

## TEST CIRCUIT AND WAVEFORMS



## Test Circuit for Open-Collector Outputs

DEFINITIONS
$R_{L}=$ Load resistor; see AC CHARACTERISTICS for value.
$C_{L}=$ Load capacitance includes jig and probe capacitance; see AC CHARACTERISTICS for value.
$R_{T}=$ Termination resistance should be equal to $Z_{O U T}$ of pulse generators.


Input Pulse Definition

| FAMILY | INPUT PULSE REQUIREMENTS |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Amplitude | Rep. Rate | $\mathbf{t}^{\mathbf{w}}$ | $\mathbf{t}^{\text {TLH }}$ | $\mathbf{t}_{\text {THL }}$ |
| 74 ALS | 3.5 V | 1 MHz | 500 ns | 2.0 ns | 2.0 ns |

## Signetics

## ALS Products

## DESCRIPTION

The 'ALS74A is a dual edge-triggered Dtype flip-flop featuring individual data, Set and Reset inputs, with true and complementary outputs. Set $\left(\bar{S}_{D}\right)$ and Reset ( $\bar{R}_{D}$ ) are synchronous active-Low inputs and operate independently of the Clock (CP) input. When $\bar{S}_{\mathrm{D}}$ and $\overline{\mathrm{R}}_{\mathrm{D}}$ are inactive (High), data at the $D$ input is transferred to the $Q$ and $\overline{\mathrm{Q}}$ outputs on the Low-to-High transition of the CP. Data must be stable one setup time prior to the Low-to-High clock transition for predictable operation. Clock triggering occurs at a voltage level and is not directly related to the transition time of the positive-going pulse. Following the hold time interval, data at the D input may be changed without affecting the levels at the outputs.

## 74ALS74A <br> FLIP-FLOP

74ALS74A Dual D-Type Flip-Flops with Set and Reset
Product Specification

| TYPE | TYPICAL $\mathbf{f}_{\text {max }}$ | TYPICAL SUPPLY CURRENT <br> (TOTAL) |
| :---: | :---: | :---: |
| $74 \mathrm{ALS74A}$ | 150 MHz | 3.0 mA |

## ORDERING INFORMATION

| PACKAGES | $\mathbf{v}_{\mathbf{C C}}=\mathbf{C O M M E R C I A L}$ RANGE |
| :---: | :---: |
| $10 \% ; \mathbf{T}_{\mathbf{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |  |
| 14-Pin Plastic DIP | N74ALS74AN |
| 14-Pin Plastic SO | N74ALS74AD |

INPUT AND OUTPUT LOADING AND FAN-OUT TABLE

| PINS | DESCRIPTION | $74 F(U . L)$. <br> HIGH/LOW | LOADVALUE <br> HIGH/LOW |
| :--- | :--- | :---: | :---: |
| $D_{0}, D_{1}$ | Data inputs | $1.0 / 2.0$ | $20 \mu \mathrm{~A} / 0.2 \mathrm{~mA}$ |
| $\mathrm{CP}_{0}, C P_{1}$ | Clock inputs (Acting rising edge) | $1.0 / 2.0$ | $20 \mu \mathrm{~A} / 0.2 \mathrm{~mA}$ |
| $\overline{\mathrm{~S}}_{\mathrm{D} 0}, \overline{\mathrm{~S}}_{\mathrm{DI}}$ | Set inputs (Active Low) | $2.0 / 4.0$ | $40 \mu \mathrm{~A} / 0.4 \mathrm{~mA}$ |
| $\overline{\mathrm{R}}_{\mathrm{DO}}, \overline{\mathrm{R}}_{\mathrm{DI}}$ | Reset inputs (Active Low) | $2.0 / 4.0$ | $40 \mu \mathrm{~A} / 0.4 \mathrm{~mA}$ |
| $\mathrm{Q}_{0}, \mathrm{Q}_{1}, \overline{\mathrm{Q}}_{0}, \overline{\mathrm{Q}}_{1}$ | Data outputs | $20 / 80$ | $0.4 \mathrm{~mA} / 8 \mathrm{~mA}$ |

NOTE:
One (1.0) ALS Unit Load is defined as: $20 \mu \mathrm{~A}$ in the High state and 0.1 mA in the Low state.

PIN CONFIGURATION


LOGIC SYMBOL


LOGIC SYMBOL(IEEE/IEC)


## FLIP-FLOP

## LOGIC DIAGRAM



FUNCTION TABLE

| INPUTS |  |  |  | OUTPUTS |  | OPERATING MODE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\bar{S}_{0}$ | $\overline{\mathbf{R}}_{\text {o }}$ | CP | D | Q | $\overline{\mathbf{Q}}$ |  |
| L | H | X | X | H | L | Asynchronous Set |
| H | L | X | X | L | H | Asynchronous Reset |
| L | L | X | X | $\mathrm{H}^{*}$ | $\mathrm{H}^{*}$ | Undetermined* |
| H | H | $\uparrow$ | h | H | L | Load "1" |
| H | H | $\uparrow$ | 1 | L | H | Load "0" |
| H | H | L | X | NC | NC | Hold |

$H=$ High voltage level
$h$-= High voltage level one setup time pror to Low-toHigh clock transition
$L=$ Low voltage level
I = Low voltage level one setup time prior to Low-to-High clock transition
NC=No change from the previous setup
X = Don't care
$\uparrow=$ Low-to-High clock transition

* $=$ Both outputs will be High while both $\bar{S}_{\mathrm{D}}$ and $\overline{\mathrm{R}}_{\mathrm{D}}$ are Low, but the output states are unpredictable if $\bar{S}_{\mathrm{v}}$ and $\overline{\mathrm{R}}_{\mathrm{v}}$ go High simultaneously.

ABSOLUTE MAXIMUM RATINGS (Operation beyond the limits set forth in this table may impair the useful life of the device. Unless otherwise noted these limits are over the operating free-air temperature range.)

| SYMBOL | PARAMETER | RATING | UNIT |
| :---: | :--- | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply voltage | -0.5 to +7.0 | V |
| $\mathrm{~V}_{\mathbf{I N}}$ | Input voltage | -0.5 to +7.0 | V |
| $\mathrm{I}_{\text {IN }}$ | Input current | -30 to +5 | mA |
| $\mathrm{~V}_{\text {OUT }}$ | Voltage applied to output in High output state | -0.5 to $+\mathrm{V}_{\mathrm{CC}}$ | V |
| $\mathrm{I}_{\text {OUT }}$ | Current applied to output in Low output state | 16 | mA |
| $\mathrm{~T}_{\text {A }}$ | Operating free-air temperature range | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |

## FLIP-FLOP

## RECOMMENDED OPERATING CONDITIONS

| SYMBOL | PARAMETER | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Nom | Max |  |
| $\mathrm{V}_{\mathrm{cc}}$ | Supply voltage | 4.5 | 5.0 | 5.5 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | High-level input voltage | 2.0 |  |  | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Low-level input voltage |  |  | 0.8 | V |
| $I_{\text {IK }}$ | Input clamp current |  |  | -18 | mA |
| $\mathrm{I}_{\mathrm{OH}}$ | High-level output current |  |  | -0.4 | mA |
| $\mathrm{I}_{\mathrm{OL}}$ | Low-level output current |  |  | 8 | mA |
| TA | Operating free-air temperature range | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

DC ELECTRICAL CHARACTERISTICS (Over recommended operating free-air temperature range unless otherwise noted.)

| SYMBOL | PARAMETER |  | TEST CONDITIONS ${ }^{1}$ |  | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ ${ }^{2}$ | Max |  |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage |  |  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}} \pm 10 \%, \\ & \mathrm{~V}_{\mathrm{IL}}=\mathrm{MAX}, \\ & \mathrm{~V}_{\mathrm{IH}}=\mathrm{MIN} \end{aligned}$ | $\mathrm{I}_{\mathrm{OH}}=\mathrm{MAX}$ | $\mathrm{V}_{\mathrm{cc}}{ }^{-2}$ |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage |  | $\begin{aligned} & V_{\mathrm{CC}}=\mathrm{MIN}, \\ & V_{\mathrm{IL}}=M A X, \\ & V_{\mathrm{IH}}=\mathrm{MIN} \end{aligned}$ | $\mathrm{I}_{\mathrm{OL}}=4 \mathrm{~mA}$ |  | 0.25 | 0.4 | V |
|  |  |  | $\mathrm{I}_{\mathrm{OL}}=8 \mathrm{~mA}$ |  | 0.35 | 0.5 | V |  |
| $\mathrm{V}_{\mathrm{IK}}$ | Input clamp voltage |  |  | $V_{C C}=$ MIN, $I_{1}=I_{I K}$ |  |  | -0.73 | -1.5 | V |
| 1 | Input current at maximum input voltage | $\mathrm{D}_{\mathrm{n}}, \mathrm{CP}$ | $V_{C C}=M A X, V_{1}=7.0 \mathrm{~V}$ |  |  |  | 0.1 | mA |
|  |  | $\bar{S}_{\mathrm{Dn}}, \overline{\mathrm{R}}_{\mathrm{on}}$ |  |  |  |  | 0.2 | mA |
| ${ }_{1} \mathrm{H}$ | High-level input current | $\mathrm{D}_{n}, C P_{n}$ | $V_{C C}=M A X, V_{1}=2.7 \mathrm{~V}$ |  |  |  | 20 | $\mu \mathrm{A}$ |
|  |  | $\bar{S}_{\mathrm{D} n}, \overline{\mathrm{R}}_{\mathrm{on}}$ |  |  | -120 |  | -40 | $\mu \mathrm{A}$ |
| IIL | Low-level input current | $\mathrm{D}_{n}, C P_{n}$ | $V_{C C}=M A X, V_{1}=0.4 \mathrm{~V}$ |  |  |  | -0.2 | mA |
|  |  | $\bar{S}_{n n}, \overline{\mathrm{R}}_{0 n}$ |  |  |  |  | -0.4 | mA |
| ${ }_{0}$ | Output current ${ }^{3}$ |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \mathrm{V}_{\mathrm{O}}=2.25 \mathrm{~V}$ |  | -30 |  | -112 | mA |
| ${ }_{\text {c }}^{\text {c }}$ | Supply current (total) ${ }^{4}$ |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}$ |  |  | 3.0 | 40 | mA |

## NOTES:

1. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type.
2. All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{A}=25^{\circ} \mathrm{C}$.
3.The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current, IOS-
3. Measure $I_{C C}$ with the $D_{n}, C P_{n}$, and $\bar{S}_{D n}$ grounded, then with $D_{n}, C P_{n}$, and $\bar{R}_{D n}$ grounded.

## AC ELECTRICAL CHARACTERISTICS

| SYMBOL | PARAMETER | TEST CONDITION | 74ALS74A |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} T_{A}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ V_{C C}=5 \mathrm{~V} \pm 10 \% \\ C_{L}=50 \mathrm{pF} \\ R_{L}=500 \Omega \end{gathered}$ |  |  |
|  |  |  | MIN | MAX |  |
| $f_{\text {max }}$ | Maximum clock frequency | Waveform 1 | 80 |  | MHz |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation delay <br> $\bar{S}_{D n}$ or $\bar{R}_{D n}$ to $Q_{n}$ or $\bar{Q}_{n}$ | Waveform 2, 3 | $\begin{aligned} & 1.0 \\ & 3.0 \end{aligned}$ | $\begin{gathered} 8.0 \\ 10.0 \end{gathered}$ | ns |
| ${ }^{\mathrm{t}_{\mathrm{PLH}}}$ | Propagation delay $C P$ to $Q_{n}$ or $\bar{Q}_{n}$ | Waveform 1 | $\begin{aligned} & 3.0 \\ & 3.0 \end{aligned}$ | $\begin{aligned} & 14.0 \\ & 14.0 \end{aligned}$ | ns |

## AC SETUP REQUIREMENTS

| SYMBOL | PARAMETER | TEST CONDITION | 74ALS74A |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} T_{A}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ \mathrm{v}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% \\ C_{L}=50 \mathrm{pF} \\ R_{L}=500 \Omega \end{gathered}$ |  |  |
|  |  |  | MIN | MAX |  |
| ( ${ }_{\text {t }}^{\text {c }}$ ( H$)$ | Setup time, High or Low $D_{n}$ to CP | Waveform 1 | $\begin{aligned} & 6.0 \\ & 6.0 \end{aligned}$ |  | ns |
| $t_{h}(\mathrm{H})$ $\mathrm{t}_{\mathrm{h}}(\mathrm{L})$ | Hold time, High or Low $D_{n}$ to CP | Waveform 1 | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ |  | ns |
|  | Clock pulse width, High or Low | Waveform 1 | $\begin{aligned} & 6.0 \\ & 6.0 \end{aligned}$ |  | ns |
| ${ }_{w}{ }^{(L)}$ | $\bar{S}_{\text {Dn }}$ or $\overline{\mathrm{R}}_{\mathrm{Dn}}$ pulse width, Low | Waveform 2, 3 | 6.0 |  | ns |
| ${ }^{\text {trec }}$ | $\begin{aligned} & \text { Recovery time } \\ & \overline{\mathrm{S}}_{\mathrm{Dn}} \text { or } \overline{\mathrm{R}}_{\mathrm{Dn}} \text { to } \mathrm{CP} \end{aligned}$ | Waveform 2, 3 | 6.0 |  | ns |

FLIP-FLOP

## AC WAVEFORMS



## TEST CIRCUIT AND WAVEFORMS



Test Circuit For Totem-Pole Outputs

## DEFINITIONS

$R_{L}=$ Load resistor; see AC CHARACTERISTICS for value.
$C_{L}=$ Load capacitance includes jig and probe capacitance; see AC CHARACTERISTICS for value.
$R_{T}=$ Termination resistance should be equal to $Z_{O U T}$ of pulse generators.


Input Pulse Definition

| FAMILY | INPUT PULSE REQUIREMENTS |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Amplitude | Rep. Rate | $\mathbf{t}^{\mathbf{W}}$ | $\mathbf{t}_{\text {TLH }}$ | $\mathbf{t}_{\text {THL }}$ |
| 74 ALS | 3.5 V | 1 MHz | 500 ns | 2.0 ns | 2.0 ns |

## Signetics

## ALS Products

## DESCRIPTION

These devices contain four independent 2input Exclusive-OR gates. A common application is a true/complement element. If one input is held Low, the signal on the other input will be reproduced in true form at the output. If one input is held High, the signal on the other input will be reproduced inverted at the output.

## FUNCTION TABLE

| INPUTS |  | OUTPUT |  |
| :---: | :---: | :---: | :---: |
| A | B | Y |  |
| L | L | L |  |
| L | H | H |  |
| H | L | H |  |
| H | H | L |  |

## NOTES:

$H=$ High voltage level
$L=$ Low voltage level

## 74ALS86

## Quad 2-Input Exclusive-OR Gates

## Product Specification

| TYPE | TYPICAL PROPAGATION <br> DELAY | TYPICAL SUPPLY CURRENT <br> (TOTAL) |
| :---: | :---: | :---: |
| 74 ALS 86 | 6.0 ns | 3.9 mA |

ORDERING INFORMATION

| PACKAGES | COMMERCIALRANGE <br> CC <br> $=5 \mathrm{~V} \pm 10 \% ; \mathrm{T}_{\mathbf{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| :---: | :---: |
| 14-Pin Plastic DIP | $74 \mathrm{ALS86N}$ |
| 14 -Pin Plastic SO | $74 \mathrm{ALS86D}$ |

INPUT AND OUTPUT LOADING AND FAN-OUT TABLE

| PINS | DESCRIPTION | 74ALS(U.L.) <br> HIGH/LOW | LOADVALUE <br> HIGH/LOW |
| :--- | :--- | :---: | :---: |
| $\mathrm{nA}, \mathrm{nB}$ | Data inputs | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| nY | Data Output | $20 / 80$ | $0.4 \mathrm{~mA} / 8 \mathrm{~mA}$ |

NOTE:
One (1.0) ALS Unit Load is defined as: $20 \mu \mathrm{~A}$ in the High state and 0.1 mA in the Low state.

PIN CONFIGURATION



LOGIC SYMBOL (IEEE/IEC)


ABSOLUTE MAXIMUM RATINGS (Operation beyond the limits set forth in this table may impair the useful life of the device. Unless otherwise noted these limits are over the operating free-air temperature range.)

| SYMBOL | PARAMETER | RATING | UNIT |
| :--- | :--- | :---: | :---: |
| $V_{\text {CC }}$ | Supply voltage | -0.5 to +7.0 | V |
| $\mathrm{~V}_{\text {IN }}$ | Input voltage | -0.5 to +7.0 | V |
| $\mathrm{I}_{\text {IN }}$ | Input current | -30 to +5 | mA |
| $\mathrm{~V}_{\text {OUT }}$ | Voltage applied to output in High output state | -0.5 to $+\mathrm{V}_{\text {CC }}$ | V |
| $\mathrm{I}_{\text {OUT }}$ | Current applied to output in Low output state | 16 | mA |
| $\mathrm{~T}_{\text {A }}$ | Operating free-air temperature range | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |

RECOMMENDED OPERATING CONDITIONS

| SYMBOL | PARAMETER | LIMITS |  |  | UNIT |
| :--- | :--- | :---: | :---: | :---: | :---: |
|  |  | Min | Nom | Max |  |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply voltage | 4.5 | 5.0 | 5.5 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | High-level input voltage | 2.0 |  |  | V |
| $\mathrm{~V}_{\mathrm{IL}}$ | Low-level input voltage |  |  | 0.8 | V |
| $\mathrm{I}_{\mathrm{IK}}$ | Input clamp current |  |  | -18 | mA |
| $\mathrm{I}_{\mathrm{OH}}$ | High-level output current |  |  | -0.4 | mA |
| $\mathrm{I}_{\mathrm{OL}}$ | Low-level output current |  |  | 8 | mA |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating free-air temperature range | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

DC ELECTRICAL CHARACTERISTICS (Over recommended operating free-air temperature range unless otherwise noted.)

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{1}$ |  | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Typ ${ }^{2}$ | Max |  |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage | $\mathrm{V}_{\mathrm{CC}} \pm 10 \%, \mathrm{~V}_{\mathrm{ll}}=\mathrm{MAX}$, | $\mathrm{I}_{\mathrm{OH}}=\mathrm{MAX}$ | $\mathrm{V}_{\mathrm{cc}}{ }^{-2}$ |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \mathrm{V}_{\mathrm{IL}}=\mathrm{MAX}$, | $\mathrm{I}_{\mathrm{OL}}=4 \mathrm{~mA}$ |  | 0.25 | 0.4 | V |
|  |  | $V_{1 H}=$ MIN | $\mathrm{I}_{\mathrm{OL}}=8 \mathrm{~mA}$ |  | 0.35 | 0.5 | V |
| $\mathrm{V}_{\mathrm{IK}}$ | Input clamp voltage | $V_{C C}=M I N, I_{1}=I_{1 K}$ |  |  |  | -1.5 | V |
| 1 | Input current at maximum input voltage | $V_{c c}=M A X, V_{1}=7.0 \mathrm{~V}$ |  |  |  | 0.1 | mA |
| $I_{H}$ | High-level input current | $\mathrm{V}_{\mathrm{cc}}=\mathrm{MAX}, \mathrm{V}_{1}=2.7 \mathrm{~V}$ |  |  |  | 20 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{1 L}$ | Low-level input current | $V_{c c}=M A X, V_{1}=0.4 V$ |  |  |  | -0.1 | mA |
| 10 | Output current ${ }^{3}$ | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \mathrm{V}_{\mathrm{O}}=2.25 \mathrm{~V}$ |  | -30 |  | -112 | mA |
| $\mathrm{I}_{\mathrm{cc}}$ | Supply current (total) | $\mathrm{V}_{\mathrm{cc}}=\mathrm{MAX}, \mathrm{V}_{1}=4.5 \mathrm{~V}$ |  |  | 3.9 | 5.9 | mA |

## NOTES:

1. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type.
2. All typical values are at $\mathrm{V}_{C C}=5 \mathrm{~V}, \mathrm{~T}_{A}=25^{\circ} \mathrm{C}$.
3. The output conditions have been chosen to produce current that closely approximates one half of the true short-circuit output current, Ios.

## Quad 2-Input Exclusive-OR Gates

## AC ELECTRICAL CHARACTERISTICS

| SYMBOL | PARAMETER | TEST CONDITIONS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} T_{A}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% \\ R_{L}=500 \Omega \\ C_{L}=50 \mathrm{pF} \end{gathered}$ |  |  |
|  |  |  | Min | Max |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation delay nA or nB to nY | Waveform 2 (other input Low) | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & 12.0 \\ & 12.0 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation delay nA or nB to nY | Waveform 1 (other input High) | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & 12.0 \\ & 12.0 \end{aligned}$ | ns |

## AC WAVEFORM

$\square$

## TEST CIRCUIT AND WAVEFORMS



## Signetics

## ALS Products

## DESCRIPTION

The 'ALS109A is a dual positive edge-triggered JK-type flip-flop featuring individual $J, \bar{K}$, Clock, Set and Reset inputs; also true and complementary outputs.
Set $\left(\bar{S}_{D}\right)$ and Reset ( $\left.\bar{R}_{D}\right)$ are asynchronous activeLow inputs and operate independently of the Clock (CP) input.
The $J$ and $\bar{K}$ are edge-triggered inputs which control the state changes of the flip-flops as described in the Mode Select Function Table. The J and $\overline{\mathrm{K}}$ inputs must be stable just one setup time prior to the Low-to-High transition of the clock for predictable operation. The JK design allows operation as a $D$ flip-flop by tying $J$ and $\bar{K}$ inputs together.
Although the clock input is level sensitive, the positive transition of the clock pulse between the 08 V and 2.0 V levels should be equal to or less than the clock to output delay time for reliable operation.

## 74ALS109A

FLIP-FLOP
74ALS109A Dual J-K Positive Edge-Triggered Flip-Flops With Set and Reset

## Product Specification

| TYPE | ${\text { TYPICAL } \mathrm{f}_{\text {MAX }}}^{\text {TYPICAL SUPPLY CURRENT }}$(TOTAL) |  |
| :---: | :---: | :---: |
| 74 ALS 109 A | 150 MHz | 3.0 mA |

ORDERING INFORMATION

| PACKAGES | COMMERCIAL <br> $\mathbf{C C}$ <br> $\mathbf{5 V} \pm 10 \% ; \mathrm{T}_{\mathbf{A}}=\mathbf{0}^{\circ} \mathrm{C}$ to $+\mathbf{7 0 ^ { \circ }} \mathbf{C}$ |
| :--- | :---: |
| 16-Pin Plastic DIP | $74 \mathrm{ALS109AN}$ |
| 16-Pin Plastic SO | 74ALS109AD |

INPUT AND OUTPUT LOADING AND FAN-OUT TABLE

| PINS | DESCRIPTION | 74F(U.L.) <br> HIGH/LOW | LOADVALUE <br> HIGH/LOW |
| :--- | :--- | :---: | :---: |
| $J_{0}, J_{1}$ | J inputs | $1.0 / 2.0$ | $20 \mu \mathrm{~A} / 0.2 \mathrm{~mA}$ |
| $\overline{\mathrm{~K}}_{0}, \overline{\mathrm{~K}}_{1}$ | K inputs | $1.0 / 2.0$ | $20 \mu \mathrm{~A} / 0.2 \mathrm{~mA}$ |
| $\mathrm{CP}_{0}, C P_{1}$ | Clock inputs (Acting rising edge) | $1.0 / 2.0$ | $20 \mu \mathrm{~A} / 0.2 \mathrm{~mA}$ |
| $\overline{\mathrm{~S}}_{\mathrm{D}}, \overline{\mathrm{S}}_{\mathrm{DI}}$ | Set inputs (Active Low) | $1.0 / 4.0$ | $20 \mu \mathrm{~A} / 0.4 \mathrm{~mA}$ |
| $\overline{\mathrm{R}}_{\mathrm{DO}}, \overline{\mathrm{R}}_{\mathrm{DI}}$ | Reset inputs (Active Low) | $1.0 / 4.0$ | $20 \mu \mathrm{~A} / 0.4 \mathrm{~mA}$ |
| $\mathrm{Q}_{0}, \mathrm{Q}_{1}, \overline{\mathrm{Q}}_{0}, \overline{\mathrm{Q}}_{1}$ | Data outputs | $20 / 80$ | $0.4 \mathrm{~mA} / 6 \mathrm{~mA}$ |

NOTE:
One (1.0) ALS Unit Load is defined as: $20 \mu \mathrm{~A}$ in the High state and 0.1 mA in the Low state

PIN CONFIGURATION


LOGIC SYMBOL


LOGIC SYMBOL(IEEE/IEC)


LOGIC DIAGRAM


FUNCTION TABLE

| INPUTS |  |  |  |  | OUTPUTS |  | OPERATING MODE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\bar{S}_{\text {D }}$ | $\overline{\mathbf{R}}_{\text {o }}$ | CP | J | $\overline{\mathbf{K}}$ | Q | $\overline{\mathbf{Q}}$ |  |
| L | H | X | $x$ | X | H | L | Asynchronous Set |
| H | L | X | X | X | L | H | Asynchronous Reset |
| L | L | X | x | X | $\mathrm{H}^{+}$ | $\mathrm{H}^{*}$ | Undetermined* |
| H | H | $\uparrow$ | h | 1 | $\bar{q}$ | q | Toggle |
| H | H | $\uparrow$ | 1 | 1 | L | H | Load "0" |
| H | H | $\uparrow$ | h | h | H | L | Load "1" |
| H | H | $\uparrow$ | L | h | 9 | q | Hold "no change" |
| H | H | L | X | X | q | $\bar{q}$ | Hold "no change" |

$H=$ High voltage level
$h$ - = High voltage level one setup time prior to Low-toHigh clock transition $\mathrm{L}=$ Low voltage level
I = Low voltage level one setup time prior to Low-to-High clock transition $N C=$ No change from the previous setup
X = Don't care
$\uparrow=$ Low-to-High clock transition

* = The output levels in this configuration are not guaranteed to meet the minimum levels for $\mathrm{V}_{\mathrm{OH}}$ if the Set and Reset are near $\mathrm{V}_{\mathrm{LL}}$ maximum. Furthermore, this configuration is nonstable; that is, it wilt not remain when either Set or Reset returns to its inactive (High) level.


## ABSOLUTE MAXIMUM RATINGS (Operation beyond the limits set forth in this table may impair the useful life of the device. Unless otherwise noted these limits are over the operating free-air temperature range.)

| SYMBOL | PARAMETER | RATING | UNIT |
| :--- | :--- | :---: | :---: |
| $\mathrm{V}_{\text {CC }}$ | Supply voltage | -0.5 to +7.0 | V |
| $\mathrm{~V}_{\text {IN }}$ | Input voltage | -0.5 to +7.0 | V |
| $\mathrm{I}_{\mathbf{N}}$ | Input current | -30 to +5 | mA |
| $\mathrm{~V}_{\text {OUT }}$ | Voltage applied to output in High output state | -0.5 to $+\mathrm{V}_{\mathrm{CC}}$ | V |
| $\mathrm{I}_{\text {OUT }}$ | Current applied to output in Low output state | 16 | mA |
| $\mathrm{~T}_{\text {A }}$ | Operating free-air temperature range | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |

## RECOMMENDED OPERATING CONDITIONS

| SYMBOL | PARAMETER | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Nom | Max |  |
| $\mathrm{V}_{\mathrm{cc}}$ | Supply voltage | 4.5 | 5.0 | 5.5 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | High-level input voltage | 2.0 |  |  | V |
| $\mathrm{V}_{\mathrm{LL}}$ | Low-level input voltage |  |  | 0.8 | V |
| $\mathrm{I}_{\mathrm{IK}}$ | Input clamp current |  |  | -18 | mA |
| $\mathrm{I}_{\mathrm{OH}}$ | High-level output current |  |  | -0.4 | mA |
| $\mathrm{I}_{\mathrm{OL}}$ | Low-level output current |  |  | 8 | mA |
| TA | Operating free-air temperature range | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

DC ELECTRICAL CHARACTERISTICS (Over recommended operating free-air temperature range unless otherwise noted.)

| SYMBOL | PARAMETER |  | TEST CONDITIONS ${ }^{1}$ |  | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ ${ }^{2}$ | Max |  |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage |  |  |  | $\begin{aligned} & V_{\mathrm{cC}} \pm 10 \%, \\ & \mathrm{~V}_{\mathrm{IL}}=\mathrm{MAX}, \\ & \mathrm{~V}_{\mathrm{IH}}=\mathrm{MIN} \end{aligned}$ | ${ }^{\mathrm{OH}}$ = MAX | $\mathrm{V}_{\mathrm{cc}}{ }^{-2}$ |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage |  | $\begin{aligned} & \mathrm{V}_{\mathrm{cC}}=\mathrm{MIN}, \\ & \mathrm{~V}_{\mathrm{IL}}=\mathrm{MAX}, \\ & \mathrm{~V}_{\mathrm{HH}}=\mathrm{MIN} \end{aligned}$ | $\mathrm{I}_{\mathrm{OL}}=4 \mathrm{~mA}$ |  | 0.25 | 04 | V |
|  |  |  | $\mathrm{I}_{\mathrm{OL}}=8 \mathrm{~mA}$ |  | 0.35 | 0.5 | V |  |
| $\mathrm{V}_{\mathrm{IK}}$ | Input clamp voltage |  |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \mathrm{I}_{1}=\mathrm{I}_{1 \mathrm{~K}}$ |  |  | -0.73 | -1.5 | V |
| 1 | Input current at maximum input voltage | $J, \bar{K}, C P_{n}$ | $V_{C C}=M A X, V_{1}=7.0 \mathrm{~V}$ |  |  |  | 0.1 | mA |
|  |  | $\bar{S}_{\mathrm{on}}, \overline{\mathrm{R}}_{\mathrm{Dn}}$ |  |  |  |  | 0.2 | mA |
| $\mathrm{I}_{\mathrm{H}}$ | High-level input current | $J, \bar{K}, C P_{n}$ | $V_{C C}=M A X, V_{1}=2.7 \mathrm{~V}$ |  |  |  | 20 | $\mu \mathrm{A}$ |
|  |  | $\bar{S}_{\text {d }}, \overline{\mathrm{R}}_{\mathrm{on}}$ |  |  | -120 |  | -40 | $\mu \mathrm{A}$ |
| IIL | Low-level input current | $\mathrm{J}, \overline{\mathrm{K}}, \mathrm{CP}_{n}$ | $V_{C C}=M A X, V_{1}=0.4 V$ |  |  |  | -02 | mA |
|  |  | $\bar{S}_{0 n}, \overline{\mathrm{R}}_{\mathrm{on}}$ |  |  |  |  | -0.4 | mA |
| ${ }_{0}$ | Output current ${ }^{3}$ |  | $V_{C C}=M A X, V_{O}=2.25 \mathrm{~V}$ |  | -30 |  | -112 | mA |
| ${ }^{\text {cc }}$ | Supply current (total) ${ }^{4}$ |  | $V_{C C}=\mathrm{MAX}$ |  |  | 3.0 | 4.0 | mA |

## NOTES:

1. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type.
2. All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

3 The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current, IOS• 4.Measure $I_{C C}$ with the clock input grounded and all outputs open, then with Q and $\overline{\mathrm{Q}}$ outputs High in turn.

## AC ELECTRICAL CHARACTERISTICS

| SYMBOL | PARAMETER | TEST CONDITION | 74ALS109A |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} \mathrm{T}_{A}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% \\ C_{L}=50 \mathrm{pF} \\ R_{L}=500 \Omega \end{gathered}$ |  |  |
|  |  |  | Min | Max |  |
| $\mathrm{f}_{\text {MAX }}$ | Maximum clock frequency | Waveform 1 | 80 |  | MHz |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation delay $\bar{S}_{D n} \text { or } \bar{R}_{D n} \text { to } Q_{n} \text { or } \bar{Q}_{n}$ | Waveform 2, 3 | $\begin{array}{r} 1.0 \\ 3.0 \\ \hline \end{array}$ | $\begin{gathered} 8.0 \\ 10.0 \\ \hline \end{gathered}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation delay $C P$ to $Q_{n}$ or $\bar{Q}_{n}$ | Waveform 1 | $\begin{aligned} & 3.0 \\ & 3.0 \end{aligned}$ | $\begin{aligned} & 14.0 \\ & 14.0 \end{aligned}$ | ns |

## AC SETUP REQUIREMENTS

| SYMBOL | PARAMETER | TEST CONDITION | 74ALS109A |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} T_{A}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% \\ C_{\mathrm{L}}=50 \mathrm{pF} \\ R_{L}=500 \Omega \end{gathered}$ |  |  |
|  |  |  | Min | Max |  |
| $\mathrm{t}_{s}(\mathrm{H})$ $\mathrm{t}_{\mathrm{s}}(\mathrm{L})$ | Setup time, High or Low $\mathrm{J}, \overline{\mathrm{K}}$ to CP | Waveform 1 | $\begin{aligned} & 6.0 \\ & 6.0 \end{aligned}$ |  | ns |
| $t_{\text {( }}(\mathrm{H})$ $\mathrm{t}_{\mathrm{h}}(\mathrm{L})$ | Hold time, High or Low $\mathrm{J}, \mathrm{K}$ to CP | Waveform 1 | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ |  | ns |
|  | Clock pulse width, High or Low | Waveform 1 | $\begin{aligned} & 6.0 \\ & 6.0 \end{aligned}$ |  | ns |
| ${ }^{t}{ }_{w}(\mathrm{H})$ | $\bar{S}_{\text {Dn }}$ or $\overline{\mathrm{R}}_{\mathrm{D} n}$ pulse width, Low | Waveform 2, 3 | 6.0 |  | ns |
| ${ }^{\text {t }} \mathrm{REC}$ | $\begin{aligned} & \text { Recovery time } \\ & \overline{\mathrm{S}}_{\mathrm{Dn}} \text { or } \overline{\mathrm{R}}_{\mathrm{Dn}} \text { to } \mathrm{CP} \end{aligned}$ | Waveform 2, 3 | 6.0 |  | ns |

## AC WAVEFORMS



NOTE: For all waveforms, $\mathrm{V}_{\mathrm{M}}=1.3 \mathrm{~V}$.
The shaded areas indicate when the input is permitted to change for predictable output performance.

## TEST CIRCUIT AND WAVEFORMS



Test Circuit For Totem-Pole Outputs

DEFINITIONS
$R_{L}=$ Load resistor; see AC CHARACTERISTICS for value.
$C_{L}=$ Load capacitance includes jig and probe capacitance; see AC CHARACTERISTICS for value.
$R_{T}=$ Termination resistance should be equal to $Z_{O U T}$ of pulse generators.

$V_{M}=1.3 \mathrm{~V}$
Input Pulse Definition

| FAMILY | INPUT PULSE REQUIREMENTS |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Amplitude | Rep. Rate | $\mathbf{t}^{\mathbf{t}}$ | $\mathbf{t}^{\text {TLH }}$ | $\mathbf{t}^{\text {THL }}$ |
| 74 ALS | 3.5 V | 1 MHz | 500 ns | 2.0 ns | 2.0 ns |

## Signetics

## 74ALS112A <br> Flip-Flop

## Dual J-K Negative Edge-triggered Flip-Flop Preliminary Specification

## ALS Products

## DESCRIPTION

The 74ALS112A, Dual Negative EdgeTriggered JK-Type Flip-Flop, features individual J, K, Clock ( $\overline{\mathrm{CP}}_{\mathrm{n}}$ ), Set $\left(\overline{\mathrm{S}}_{\mathrm{D}}\right)$ and Reset $\left(\bar{R}_{D}\right)$ inputs, true $\left(Q_{n}\right)$ and complementary $\left(\overline{Q_{n}}\right)$ outputs.
The $\bar{S}_{p}$ and $\bar{R}_{D}$ inputs, when Low, set or reset the outputs as shown in the Function Table regardless of the level at the other inputs.
A High level on the clock ( $\overline{C P}_{n}$ ) input enables the $J$ and $K$ inputs and data will be accepted. The logic levels at the J and K inputs may be allowed to change while the $\overline{\mathrm{CP}}_{\mathrm{n}}$ is High and the flip-flop will perform according to the FunctionTable as long as minimum setup and hold times are observed. Output changes are initiated by the High-to-Low transition of the $\overline{\mathrm{CP}}_{n}$.

| TYPE | TYPICALf $_{\text {MAX }}$ | TYPICAL SUPPLY CURRENT <br> (TOTAL) |
| :---: | :---: | :---: |
| $74 A L S 112 A$ | 50 MHz | 2.5 mA |

ORDERING INFORMATION

| PACKAGES | COMMERCIALRANGE <br> $\mathrm{V}_{\mathbf{C C}}=5 \mathrm{~V} \pm 10 \% ; \mathrm{T}_{\mathbf{A}}=\mathbf{0}^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| :---: | :---: |
| 16-Pin Plastic DIP | N74ALS112AN |
| 16-Pin Plastic SO | N74ALS112AD |

INPUT AND OUTPUT LOADING AND FAN-OUT TABLE

| PINS | DESCRIPTION | 74ALS(U.L.) <br> HIGH/LOW | LOADVALUE <br> HIGH/LOW |
| :---: | :--- | :---: | :--- |
| $J_{0}, J_{1}$ | J inputs | $1.0 / 2.0$ | $20 \mu \mathrm{~A} / 0.2 \mathrm{~mA}$ |
| $\mathrm{~K}_{0}, \mathrm{~K}_{1}$ | K inputs | $1.0 / 2.0$ | $20 \mu \mathrm{~A} / 0.2 \mathrm{~mA}$ |
| $\overline{\mathrm{~S}}_{\mathrm{D} 0}, \overline{\mathrm{~S}}_{\mathrm{D} 1}$ | Set inputs (Active Low) | $2.0 / 4.0$ | $40 \mu \mathrm{~A} / 0.4 \mathrm{~mA}$ |
| $\overline{\mathrm{R}}_{\mathrm{D} 0}, \overline{\mathrm{R}}_{\mathrm{D} 1}$ | Reset inputs (Active Low) | $2.0 / 4.0$ | $40 \mu \mathrm{~A} / 0.4 \mathrm{~mA}$ |
| $\overline{\mathrm{CP}}_{0}, \overline{\mathrm{CP}}_{1}$ | Clock Pulse input <br> (Active falling edge) | $1.0 / 2.0$ | $20 \mu \mathrm{~A} / 0.2 \mathrm{~mA}$ |
| $\mathrm{Q}_{0}, \overline{\mathrm{Q}}_{0} ; \mathrm{Q}_{1}, \overline{\mathrm{Q}}_{1}$ | Data outputs | $20 / 80$ | $0.4 \mathrm{~mA} / 8 \mathrm{~mA}$ |

NOTE:
One (1.0) ALS Unit Load is defined as: $20 \mu \mathrm{~A}$ in the High state and 0.6 mA in the Low state.

PIN CONFIGURATION


## LOGIC SYMBOL



LOGIC SYMBOL(IEEE/IEC)


## LOGIC DIAGRAM



FUNCTION TABLE

| INPUTS |  |  |  |  | OUTPUTS |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :--- |
| OPERATING MODE |  |  |  |  |  |  |  |
|  | $\overline{\mathbf{R}}_{\mathbf{D}}$ | $\overline{\text { CP }}$ | J | K | Q | $\overline{\mathbf{Q}}$ |  |
| L | H | X | X | X | H | L | Asynchronmous Set |
| H | L | X | X | X | L | H | Asynchronous Reset |
| L | L | X | X | X | H$^{*}$ | H $^{*}$ | Undetermined * |
| H | H | $\downarrow$ | h | h | $\overline{\text { G }}$ | q | Toggle |
| H | H | $\downarrow$ | I | h | L | H | Load "0"(Reset) |
| H | H | $\downarrow$ | h | I | H | L | Load "1" (Set) |
| H | H | $\downarrow$ | I | I | q | $\overline{\text { q }}$ | Hold "no change" |
| H | H | H | X | X | q | $\overline{\text { q }}$ | Hold "no change" |

$H=$ High voltage level
$h-=$ High voltage level one setup time prior to High-to-Low clock transition
L = Low voltage level
I = Low voltage level one setup time prior to High-to-Low clock transition
$q=$ Lower case letters indicate the state of the referenced output prior to the High-to-Low clock transition
$X=$ Don't care
$\downarrow=$ High-to-Low clock transition
Asynchronous inputs: Low input to $\bar{S}_{D}$ sets $Q$ to High level, Low input to $\bar{R}_{D}$ sets $Q$ to Low level Set and Reset are independent of clock
Simultaneous Low on both $\overline{\mathrm{S}}_{\mathrm{D}}$ and $\overline{\mathrm{R}}_{\mathrm{D}}$ makes both Q and $\overline{\mathrm{Q}} \mathrm{High}$
$*=$ Both outputs will be High while both $\overline{\mathrm{S}}_{\mathrm{D}}$ and $\overline{\mathrm{R}}_{\mathrm{D}}$ are Low, but the output states are unpredictable if $\overline{\mathrm{S}}_{\mathrm{D}}$ and $\overline{\mathrm{R}}_{\mathrm{D}}$ go High simultaneously.

ABSOLUTE MAXIMUM RATINGS (Operation beyond the limits set forth in this table may impair the useful life of the device Unless otherwise noted these limits are over the operating free-air temperature range.)

| SYMBOL | PARAMETER | RATING | UNIT |
| :--- | :--- | :---: | :---: |
| $V_{\text {CC }}$ | Supply voltage | -0.5 to +7.0 | V |
| $\mathrm{~V}_{\text {IN }}$ | Input voltage | -0.5 to +7.0 | V |
| $\mathrm{I}_{\text {IN }}$ | Input current | -30 to +5 | mA |
| $\mathrm{~V}_{\text {OUT }}$ | Voltage applied to output in High output state | -0.5 to $+\mathrm{V}_{\text {CC }}$ | V |
| $\mathrm{I}_{\text {OUT }}$ | Current applied to output in Low output state | 16 | mA |
| $\mathrm{~T}_{\text {A }}$ | Operating free-air temperature range | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |

RECOMMENDED OPERATING CONDITIONS

| SYMBOL | PARAMETER | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Nom | Max |  |
| $\mathrm{V}_{\mathrm{cc}}$ | Supply voltage | 4.5 | 5.0 | 5.5 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | High-level input voltage | 2.0 |  |  | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Low-level input voltage |  |  | 0.8 | V |
| $\mathrm{I}_{\mathrm{K}}$ | Input clamp current |  |  | -18 | mA |
| $\mathrm{I}_{\mathrm{OH}}$ | High-level output current |  |  | -0.4 | mA |
| ${ }_{\text {OL }}$ | Low-level output current |  |  | 8 | mA |
| $\mathrm{T}_{\mathrm{A}}$ | Operating free-air temperature range | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

DC ELECTRICAL CHARACTERISTICS (Over recommended operating free-air temperature range unless otherwise noted.)


## NOTES:

1. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type.
2. All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
3. The output conditions have been chosen to produce a current that closely approximates one half of the true short-ciruit output current, $\mathrm{l}_{\text {os }}$.

Flip-Flop

AC ELECTRICAL CHARACTERISTICS

| SYMBOL | PARAMETER | TEST CONDITION |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} T_{A}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% \\ C_{L}=50 \mathrm{pF} \\ R_{L}=500 \Omega \end{gathered}$ |  |  |
|  |  |  | Min | Max |  |
| ${ }^{\text {max }}$ | Maximum clock frequency | Waveform 1 | 30 |  | MHz |
| $\stackrel{1}{\mathrm{PLLH}}_{{ }_{\mathrm{t}}^{\mathrm{PHL}}}$ | $\begin{aligned} & \text { Propagation delay } \\ & C P_{n} \text { to } Q_{n} \text { or } \bar{Q}_{n} \end{aligned}$ | Waveform 1 | $\begin{aligned} & 3 \\ & 5 \end{aligned}$ | $\begin{aligned} & 15 \\ & 19 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & { }_{\mathrm{t}}^{\mathrm{PHLL}} \end{aligned}$ | Propagation delay $\bar{S}_{D n}, \bar{R}_{D}$ to $Q_{n}$ or $\bar{Q}_{n}$ | Waveform 2,3 | 3 4 | $\begin{aligned} & 15 \\ & 18 \end{aligned}$ | ns |

## AC SETUP REQUIREMENTS

| SYMBOL | PARAMETER | TEST CONDITION |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} T_{A}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% \\ C_{L}=50 \mathrm{pF} \\ R_{L}=500 \Omega \end{gathered}$ |  |  |
|  |  |  | Min | Max |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{s}}(\mathrm{H}) \\ & \mathrm{t}_{\mathrm{s}}(\mathrm{~L}) \end{aligned}$ | Setup time, High or Low $J_{n}, K_{n}$ to $\overline{C P}_{n}$ | Waveform 1 | $\begin{aligned} & 22 \\ & 22 \end{aligned}$ |  | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{h}}(\mathrm{H}) \\ & \mathrm{t}_{\mathrm{h}}(\mathrm{~L}) \\ & \hline \end{aligned}$ | Hold time High or Low $J_{n}, K_{n} \text { to } \overline{C P}_{n}$ | Waveform 1 | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ |  | ns |
| $\begin{aligned} & t_{w}(H) \\ & t_{w}(\mathrm{~L}) \end{aligned}$ | $\overline{C P}_{n}$ Pulse width, High or Low | Waveform 1 | $\begin{aligned} & 16.5 \\ & 16.5 \end{aligned}$ |  | ns |
| $t_{w}(\mathrm{~L})$ | $\bar{S}_{D}$ or $\bar{R}_{D}$ Pulse width, Low | Waveform 2,3 | 10 |  | ns |
| $\mathrm{t}_{\text {rec }}$ | Recovery time $\bar{S}_{D}$ or $\bar{R}_{D}$ to $\overline{C P}$ | Waveform 2,3 | 20 |  | ns |

## AC WAVEFORMS



## AC WAVEFORMS



## TEST CIRCUIT AND WAVEFORMS



Test Circuit For Totem-Pole Outputs
DEFINITIONS
$R_{L}=$ Load resistor; see AC CHARACTERISTICS for value.
$C_{L}=$ Load capacitance includes jig and probe capacitance; see AC CHARACTERISTICS for value.
$R_{T}=$ Termination resistance should be equal to $Z_{\text {OUT }}$ of pulse generators.


Input Puise Definition

| FAMILY | INPUT PULSE REQUIREMENTS |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Amplitude | Rep. Rate | $\mathbf{t}^{\mathbf{t}}$ | $\mathbf{t}^{\text {TLH }}$ | $\mathbf{t}^{\text {THL }}$ |
| 74 ALS | 3.5 V | 1 MHz | 500 ns | 2.0 ns | 2.0 ns |

## Signetics

## ALS Products

## FEATURES

- Demultiplexing capability
- Multiple input enable for easy expansion
- Ideal for memory chip select decoding


## DESCRIPTION

The 74ALS138 decoder accepts three binary weighted inputs ( $A_{0}, A_{1}, A_{2}$ ) and when enabled, provides eight mutually exclusive, active-Low outputs $\left(\bar{Q}_{0}-\bar{Q}_{7}\right)$. The device features three Enable inputs; two active-Low ( $\bar{E}_{0}, \bar{E}_{1}$ ) and one active High $\left(E_{2}\right)$. Every output will be High unless $\bar{E}_{0}$ and $\bar{E}_{1}$ are Low and $E_{2}$ is High. This multiple enable function allows easy parallel expansion of the device to a 1-of-32 ( 5 lines to 32 lines) decoder with just four 'ALS138s and one inverter. The device can be used as an eight output demultiplexer by using one of the active-Low Enable inputs as the Data input and the remaining Enable inputs as strobes. Enable inputs not used must be permanently tied to their appropriate active-High or active-Low state.

# Decoder/Demultiplexer 

## 1-Of-8 Decoder//Demultiplexer

Preliminary Specification

| TYPE | TYPICAL PROPAGATION <br> DELAY | TYPICAL SUPPLY CURRENT <br> (TOTAL) |
| :---: | :---: | :---: |
| 74ALS138 | 12 ns | 5 mA |

## ORDERING INFORMATION

| PACKAGES | COMMERCIALRANGE <br> $v_{C C}=5 \mathrm{~V} \pm 10 \% ; \mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| :---: | :---: |
| 16-Pin Plastic DIP | N74ALS 138 N |
| 16-Pin Plastic SO | N74ALS138D |

## INPUT AND OUTPUT LOADING AND FAN-OUT TABLE

| PINS | DESCRIPTION | 74ALS(U.L.) <br> HIGH/LOW | LOADVALUE <br> HIGH/LOW |
| :--- | :--- | :---: | :---: |
| $\mathrm{A}_{0}-\mathrm{A}_{2}$ | Address inputs | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| $\overline{\mathrm{E}}_{0}, \overline{\mathrm{E}}_{1}$ | Enable inputs (active Low) | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| $\mathrm{E}_{2}$ | Enable input (active Low) | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| $\overline{\mathrm{Q}}_{0}-\overline{\mathrm{Q}}_{7}$ | Data outputs (active Low) | $20 / 80$ | $0.4 \mathrm{~mA} / 8 \mathrm{~mA}$ |

## NOTE:

One (1.0) ALS Unit Load is defined as: $20 \mu \mathrm{~A}$ in the High state and 0.1 mA in the Low state.

LOGIC SYMBOL


LOGIC SYMBOL(IEEE/IEC)


$v_{C C}=\operatorname{Pin} 16$
GND $=$ Pin 8

DECODER FUNCTION TABLE

| INPUTS |  |  |  |  |  | OUTPUTS |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\bar{E}_{0}$ | $\bar{E}_{1}$ |  | $\mathrm{A}_{0}$ | $A_{1}$ | $\mathrm{A}_{2}$ | $\bar{Q}_{0}$ | ${ }_{1}$ | $\bar{Q}_{2}$ | $\bar{Q}_{3}$ | $\bar{Q}_{4}$ | $\overline{\mathbf{Q}}_{5}$ | $\overline{\mathbf{Q}}_{6}$ | $\bar{Q}_{7}$ |
| H | X | X | X | X | X | H | H | H | H | H | H | H | H |
| X | H | X | X | X | X | H | H | H | H | H | H | H | H |
| X | X | L | X | X | X | H | H | H | H | H | H | H | H |
| L | L | H | L | L | L | L | H | H | H | H | H | H | H |
| L | L | H | H | L | L | H | L | H | H | H | H | H | H |
| L | L | H | L | H | L | H | H | L | H | H | H | H | H |
| L | L | H | H | H | L | H | H | H | L | H | H | H | H |
| L | L | H | L | L | H | H | H | H | H | L | H | H | H |
| L | L | H | H | L | H | H | H | H | H | H | L | H | H |
| L | L | H | L | H | H | H | H | H | H | H | H | L | H |
| L | L | H | H | H | H | H | H | H | H | H | H | H | L |

[^0]
## Decoder/Demultiplexer

ABSOLUTE MAXIMUM RATINGS (Operation beyond the limits set forth in this table may impair the useful life of the device. Unless otherwise noted these limits are over the operating free-air temperature range.)

| SYMBOL | PARAMETER | RATING | UNIT |
| :---: | :--- | :---: | :---: |
| $\mathrm{V}_{\text {CC }}$ | Supply voltage | -0.5 to +7.0 | V |
| $\mathrm{~V}_{\mathbb{N}}$ | Input voltage | -0.5 to +7.0 | V |
| $\mathrm{I}_{\mathbb{N}}$ | Input current | -30 to +5 | mA |
| $\mathrm{~V}_{\text {OUT }}$ | Voltage applied to output in High output state | -0.5 to $+\mathrm{V}_{\text {CC }}$ | V |
| $\mathrm{I}_{\text {OUT }}$ | Current applied to output in Low output state | 16 | mA |
| $\mathrm{~T}_{\text {A }}$ | Operating free-air temperature range | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |

## RECOMMENDED OPERATING CONDITIONS

| SYMBOL | PARAMETER | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Nom | Max |  |
| $\mathrm{V}_{\mathrm{cc}}$ | Supply voltage | 4.5 | 5.0 | 5.5 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | High-level input voltage | 2.0 |  |  | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Low-level input voltage |  |  | 0.8 | V |
| $\mathrm{I}_{\text {IK }}$ | Input clamp current |  |  | -18 | mA |
| ${ }^{1} \mathrm{OH}$ | High-level output current |  |  | -0.4 | mA |
| $\mathrm{IOL}^{\text {a }}$ | Low-level output current |  |  | 8 | mA |
| $\mathrm{T}_{\mathrm{A}}$ | Operating free-air temperature range | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

DC ELECTRICAL CHARACTERISTICS (Over recommended operating free-air temperature range unless otherwise noted.)

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{1}$ |  | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Typ ${ }^{2}$ | Max |  |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage | $\mathrm{V}_{\mathrm{CC}}{ }^{ \pm 10 \%}$, $\mathrm{V}_{\mathrm{ll}}$ | MAX, $\mathrm{V}_{\mathrm{IH}}=\mathrm{MIN}, \mathrm{I}_{\mathrm{OH}}=-0.4 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{CC}}{ }^{-2}$ |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage | $\begin{aligned} & V_{C C}=M I N, \\ & V_{I L}=M A X \\ & V_{I H}=M I N \end{aligned}$ | $\mathrm{I}_{\mathrm{OL}}=4 \mathrm{~mA}$ |  | 0.25 | 0.4 | V |
|  |  |  | $\mathrm{I}_{\mathrm{OL}}=8 \mathrm{~mA}$ |  | 0.35 | 0.5 | V |
| $\mathrm{V}_{\mathrm{IK}}$ | Input clamp voltage | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \mathrm{I}_{1}=\mathrm{I}_{\text {IK }}$ |  |  | -0.73 | -1.5 | V |
| 1 | Input current at maximum input voltage | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \mathrm{V}_{1}=7.0 \mathrm{~V}$ |  |  |  | 0.1 | mA |
| $\mathrm{I}_{\mathrm{IH}}$ | High-level input current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \mathrm{V}_{1}=2.7 \mathrm{~V}$ |  |  |  | 20 | $\mu \mathrm{A}$ |
| IIL | Low-level input current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \mathrm{V}_{1}=0.4 \mathrm{~V}$ |  |  |  | -0.1 | mA |
| $1_{0}^{3}$ | Output current | $\mathrm{V}_{C C}=\mathrm{MAX}, \mathrm{V}_{\mathrm{O}}=2.25 \mathrm{~V}$ |  | -30 |  | -112 | mA |
| ${ }^{\text {cc }}$ | Supply current (total) | $v_{C C}=M A X$ |  |  | 5 | 10 | mA |

NOTES:

1. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type.
2. All typical values are at $\mathrm{V}_{C C}=5 \mathrm{~V}, \mathrm{~T}_{A}=25^{\circ} \mathrm{C}$.
3. The output conditions have been chosen to produce a current that closely approximates one half of the true short-ciruit output current, $l_{\text {os }}$.

## Decoder/Demultiplexer

## AC ELECTRICAL CHARACTERISTICS

| SYMBOL | PARAMETER | TEST CONDITION |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} T_{A}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ V_{C C}=5 \mathrm{~V} \pm 10 \% \\ C_{L}=50 \mathrm{pF} \\ R_{L}=500 \Omega \end{gathered}$ |  |  |
|  |  |  | Min | Max |  |
| $\begin{aligned} & { }^{\mathrm{t}_{\mathrm{PLH}}} \\ & { }_{\mathrm{t}}^{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation delay $A_{n}$ to $\bar{Q}_{n}$ | Waveform 1, 2 | 6 6 | $\begin{aligned} & 22 \\ & 18 \end{aligned}$ | ns |
| $t_{\text {PLH }}$ ${ }^{\mathrm{t}_{\mathrm{PHL}}}$ | Propagation delay $\bar{E}_{0}$ or $\bar{E}_{1}$ to $\bar{Q}_{n}$ | Waveform 2 | $\begin{aligned} & 4 \\ & 5 \end{aligned}$ | $\begin{aligned} & 17 \\ & 17 \end{aligned}$ | ns |
| $\begin{aligned} & { }^{t_{P L H}} \\ & t_{\mathrm{PH}} \end{aligned}$ | Propagation delay $E_{2}$ to $\bar{Q}_{n}$ | Waveform 1 | 4 | $\begin{aligned} & 17 \\ & 17 \end{aligned}$ | ns |

## AC WAVEFORMS



NOTE: For all waveforms, $\mathrm{V}_{\mathrm{M}}=1.3 \mathrm{~V}$

## TEST CIRCUIT AND WAVEFORMS



## Signetics

## ALS Products

## FEATURES

- Demultiplexing capability
- Two independent 1-of-4 decoders
- Multifunction capability


## DESCRIPTION

The 74ALS139 is a dual 1 -of-4 decoder/ demultiplexer. This device has two independent decoders, each accepting two binary weighted inputs ( $A_{0 n}, A_{1 n}$ ) and providing four mutually exclusive active-Low outputs $\left(\bar{Q}_{0 n}-\bar{Q}_{3 n}\right)$. Each decoder has an active-Low Enable ( $\bar{E}$ ). When $\bar{E}$ is High, every output is forced High. The Enable can be used as the Data input for a 1-of-4 demultiplexer application.

## FUNCTION TABLE

| INPUTS |  |  | OUTPUTS |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\bar{E}$ | $\mathbf{A}_{0}$ | $\mathbf{A}_{1}$ | $\overline{\mathbf{Q}}_{0}$ | $\overline{\mathbf{Q}}_{1}$ | $\overline{\mathbf{Q}}_{2}$ | $\overline{\mathbf{Q}}_{3}$ |
| H | X | X | H | H | H | H |
| L | L | L | L | H | H | H |
| L | H | L | H | L | H | H |
| L | L | H | H | H | L | H |
| L | H | H | H | H | H | L |

[^1]PIN CONFIGURATION


LOGIC SYMBOL


LOGIC SYMBOL(IEEE/IEC)


## LOGIC DIAGRAM



ABSOLUTE MAXIMUM RATINGS (Operation beyond the limits set forth in this table may impair the useful life of the device. Unless otherwise noted these limits are over the operating free-air temperature range.)

| SYMBOL | PARAMETER | RATING | UNIT |
| :--- | :--- | :---: | :---: |
| $\mathrm{V}_{\text {CC }}$ | Supply voitage | -0.5 to +7.0 | V |
| $\mathrm{~V}_{\text {IN }}$ | Input voltage | -0.5 to +7.0 | V |
| $\mathrm{I}_{\text {N }}$ | Input current | -30 to +5 | mA |
| $\mathrm{~V}_{\text {OUT }}$ | Voltage applied to output in High output state | -0.5 to $+\mathrm{V}_{\text {CC }}$ | V |
| $\mathrm{I}_{\text {OUT }}$ | Current applied to output in Low output state | 16 | mA |
| $\mathrm{~T}_{\text {A }}$ | Operating free-air temperature range | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |

## RECOMMENDED OPERATING CONDITIONS

| SYMBOL | PARAMETER | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Nom | Max |  |
| $\mathrm{V}_{\mathrm{cc}}$ | Supply voltage | 4.5 | 5.0 | 5.5 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | High-level input voltage | 2.0 |  |  | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Low-level input voltage |  |  | 0.8 | V |
| $\mathrm{I}_{\text {IK }}$ | Input clamp current |  |  | -18 | mA |
| $\mathrm{I}_{\mathrm{OH}}$ | High-level output current |  |  | -0.4 | mA |
| $\mathrm{I}_{\mathrm{OL}}$ | Low-level output current |  |  | 8 | mA |
| $\mathrm{T}_{\mathrm{A}}$ | Operating free-air temperature range | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

DC ELECTRICAL CHARACTERISTICS (Over recommended operating free-air temperature range unless otherwise noted.)

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{1}$ |  | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Typ ${ }^{2}$ | Max |  |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage | $\mathrm{V}_{\mathrm{CC}}{ }^{ \pm 10 \%}$, $\mathrm{V}_{\mathrm{l}}$ | MAX, $\mathrm{V}_{\mathrm{IH}}=\mathrm{MIN}, \mathrm{I}_{\mathrm{OH}}=-0.4 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{CC}}{ }^{-2}$ |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage | $\begin{aligned} & V_{\mathrm{CC}}=\mathrm{MIN}, \\ & \mathrm{~V}_{\mathrm{IL}}=\mathrm{MAX}, \\ & \mathrm{~V}_{\mathrm{IH}}=\mathrm{MIN} \end{aligned}$ | $\mathrm{I}_{\mathrm{OL}}=4 \mathrm{~mA}$ |  | 0.25 | 0.4 | V |
|  |  |  | ${ }^{\mathrm{OL}}=8 \mathrm{~mA}$ |  | 0.35 | 0.5 | V |
| $\mathrm{V}_{\mathrm{IK}}$ | Input clamp voltage | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \mathrm{I}_{1}=\mathrm{I}_{1 \mathrm{~K}}$ |  |  | -0.73 | -1.5 | V |
| 1 | Input current at maximum input voltage | $V_{c c}=\mathrm{MAX}, \mathrm{V}_{1}=7.0 \mathrm{~V}$ |  |  |  | 0.1 | mA |
| $\mathrm{I}_{\mathrm{H}}$ | High-level input current | $\mathrm{V}_{C C}=\mathrm{MAX}, \mathrm{V}_{1}=2.7 \mathrm{~V}$ |  |  |  | 20 | $\mu \mathrm{A}$ |
| IIL | Low-level input current | $V_{C C}=$ MAX, $V_{1}=0.4 \mathrm{~V}$ |  |  |  | -0.1 | mA |
| $10^{3}$ | Output current | $V_{C C}=\mathrm{MAX}, \mathrm{V}_{\mathrm{O}}=2.25 \mathrm{~V}$ |  | -30 |  | -112 | mA |
| ${ }^{\text {ccc }}$ | Supply current (total) | $V_{C C}=M A X$ |  |  | 8 | 13 | mA |

## NOTES:

1. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type.
2. All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
3. The output conditions have been chosen to produce a current that closely approximates one half of the true short-ciruit output current, $\mathrm{I}_{\mathrm{os}}$.

## AC ELECTRICAL CHARACTERISTICS

| SYMBOL | PARAMETER | TEST CONDITION |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} \mathrm{T}_{A}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% \\ C_{\mathrm{L}}=50 \mathrm{pF} \\ R_{\mathrm{L}}=500 \Omega \end{gathered}$ |  |  |
|  |  |  | Min | Max |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & { }^{\mathrm{t}_{\mathrm{PHL}}} \end{aligned}$ | Propagation delay $A_{n}$ to $\bar{Q}_{n}$ | Waveform 1, 2 | 3 3 | $\begin{aligned} & 14 \\ & 14 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation delay $\bar{E}_{n} \text { to } \bar{Q}_{n}$ | Waveform 2 | 3 | $\begin{aligned} & 14 \\ & 15 \end{aligned}$ | ns |

## AC WAVEFORMS



TEST CIRCUIT AND WAVEFORMS


## Signetics

## ALS Products

## FEATURES

- 8-to-1 multiplexing
- On chip decoding
- Multifunction capability
- Complementary outputs
- See 'ALS251 for 3-state version


## DESCRIPTION

The 74ALS151 is a logic implementation of a single pole 8-position switch with the switch position controlled by the state of three Select $\left(\mathrm{S}_{0}, \mathrm{~S}_{1}, \mathrm{~S}_{2}\right)$ inputs. True(Y) and complementary $(\bar{Y})$ outputs are both provided. The Enable $(\bar{E})$ is active Low. When $\bar{E}$ is High, the $Y$ output is Low and the $\bar{Y}$ output is High. regardless of all other inputs.

PIN CONFIGURATION


## LOGIC SYMBOL



LOGIC SYMBOL(IEEE/IEC)


## Multiplexer

## LOGIC DIAGRAM

$$
\begin{array}{lllllllll}
I_{0} & I_{1} & I_{2} & I_{3} & I_{4} & I_{5} & I_{6} & I_{7}
\end{array}
$$


$V_{C C}=\operatorname{Pin} 16$
GND $=$ Pin 8

FUNCTION TABLE

| INPUTS |  |  |  | OUTPUTS |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $S_{2}$ | $S_{1}$ | $S_{0}$ | $\bar{E}$ | $Y$ | $\bar{Y}$ |
| X | $X$ | $X$ | $H$ | $L$ | $H$ |
| $L$ | $L$ | $L$ | $L$ | $I_{0}$ | $\bar{I}_{0}$ |
| $L$ | $L$ | $H$ | $L$ | $I_{1}$ | $\bar{I}_{1}$ |
| $L$ | $H$ | $L$ | $L$ | $I_{2}$ | $\bar{I}_{2}$ |
| $L$ | $H$ | $H$ | $L$ | $I_{3}$ | $\bar{I}_{3}$ |
| $H$ | $L$ | $L$ | $L$ | $I_{4}$ | $\bar{I}_{4}$ |
| $H$ | $L$ | $H$ | $L$ | $I_{5}$ | $\bar{I}_{5}$ |
| $H$ | $H$ | $L$ | $L$ | $I_{6}$ | $\bar{I}_{6}$ |
| $H$ | $H$ | $H$ | $L$ | $I_{7}$ | $\bar{I}_{7}$ |

[^2]ABSOLUTE MAXIMUM RATINGS (Operation beyond the limits set forth in this table may impair the useful life of the device. Unless otherwise noted these limits are over the operating free-air temperature range.)

| SYMBOL | PARAMETER | RATING | UNIT |
| :---: | :--- | :---: | :---: |
| $\mathrm{V}_{\text {CC }}$ | Supply voltage | -0.5 to +7.0 | V |
| $\mathrm{~V}_{\text {IN }}$ | Input voltage | -0.5 to +7.0 | V |
| $\mathrm{I}_{\text {IN }}$ | Input current | -30 to +5 | mA |
| $\mathrm{~V}_{\text {OUT }}$ | Voltage applied to output in High output state | -0.5 to $+\mathrm{V}_{\mathrm{CC}}$ | V |
| $\mathrm{I}_{\text {OUT }}$ | Current applied to output in Low output state | 48 | mA |
| $\mathrm{~T}_{\text {A }}$ | Operating free-air temperature range | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |

## RECOMMENDED OPERATING CONDITIONS

| SYMBOL | PARAMETER | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Nom | Max |  |
| $\mathrm{V}_{\mathrm{cc}}$ | Supply voltage | 4.5 | 5.0 | 5.5 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | High-level input voltage | 2.0 |  |  | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Low-level input voltage |  |  | 0.8 | V |
| $\mathrm{I}_{\mathrm{IK}}$ | Input clamp current |  |  | -18 | mA |
| $\mathrm{I}_{\mathrm{OH}}$ | High-level output current |  |  | -2.6 | mA |
| ${ }_{\mathrm{OL}}$ | Low-level output current |  |  | 24 | mA |
| $\mathrm{T}_{\mathrm{A}}$ | Operating free-air temperature range | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

DC ELECTRICAL CHARACTERISTICS (Over recommended operating free-air temperature range unless otherwise noted.)

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{1}$ |  |  | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | Min | Typ ${ }^{2}$ | Max |  |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage | $\mathrm{V}_{\mathrm{Cc}} \pm 10 \%$ | $\begin{aligned} & V_{\mathrm{IL}}=M A X, \\ & V_{I H}=M I N \end{aligned}$ | $\mathrm{I}_{\mathrm{OH}}=-0.4 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{cc}}{ }^{-2}$ |  |  | V |
|  |  | $V_{C C}=\mathrm{MIN}$ |  | $\mathrm{I}_{\mathrm{OH}}=-2.6 \mathrm{~mA}$ | 2.4 |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage | $\begin{aligned} & V_{\mathrm{CC}}=\mathrm{MIN}, \\ & \mathrm{~V}_{\mathrm{IL}}=\mathrm{MAX}, \\ & \mathrm{~V}_{\mathrm{IH}}=\mathrm{MIN} \end{aligned}$ | $\mathrm{I}_{\mathrm{OL}}=12 \mathrm{~mA}$ |  |  | 0.25 | 0.4 | V |
|  |  |  | $\mathrm{I}_{\mathrm{OL}}=24 \mathrm{~mA}$ |  |  | 0.35 | 0.5 | V |
| $\mathrm{V}_{\text {IK }}$ | Input clamp voltage | $\mathrm{V}_{\text {CC }}=\mathrm{MIN}, \mathrm{I}_{1}=I_{\text {IK }}$ |  |  |  |  | -1.5 | V |
| 1 | Input clamp current at maximum input voltage | $V_{C C}=M A X, V_{1}=7.0 \mathrm{~V}$ |  |  |  |  | 0.1 | mA |
| $\mathrm{I}_{\mathrm{HH}}$ | High-level input current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \mathrm{V}_{1}=2.7 \mathrm{~V}$ |  |  |  |  | 20 | $\mu \mathrm{A}$ |
| IIL | Low-level input current | $V_{C C}=M A X, V_{1}=0.4 \mathrm{~V}$ |  |  |  |  | -0.1 | mA |
| $10^{3}$ | Output current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \mathrm{V}_{\mathrm{O}}=2.25 \mathrm{~V}$ |  |  | -30 |  | -112 | mA |
| ${ }^{\text {c }} \mathrm{C}$ | Supply current (total) | $V_{C C}=M A X$ |  |  |  | 7.5 | 12 | mA |

## NOTES:

1. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type.
2. All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
3. The output conditions have been chosen to produce a current that closely approximates one half of the true short-ciruit output current, $l_{o s}$.

## AC ELECTRICAL CHARACTERISTICS

| SYMBOL | PARAMETER | TEST CONDITION |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} T_{A}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ V_{C C}=5 \mathrm{~V} \pm 10 \% \\ C_{L}=50 \mathrm{pF} \\ R_{L}=500 \Omega \end{gathered}$ |  |  |
|  |  |  | Min | Max |  |
| $\begin{array}{\|l\|} \hline t_{\mathrm{PLH}} \\ t_{\mathrm{PHL}} \end{array}$ | Propagation delay $I_{n}$ to $Y$ | Waveform 1 | $\begin{aligned} & 3 \\ & 5 \end{aligned}$ | $\begin{aligned} & 10 \\ & 15 \end{aligned}$ | ns |
| $\begin{array}{\|l\|} \hline \mathrm{t}_{\mathrm{PLH}} \\ \mathrm{t}_{\mathrm{PHL}} \\ \hline \end{array}$ | Propagation delay $I_{n}$ to $\bar{Y}$ | Waveform 2 | $3$ | $\begin{aligned} & 15 \\ & 15 \end{aligned}$ | ns |
| $\begin{aligned} & t_{\mathrm{PLH}} \\ & t_{\mathrm{PHL}} \end{aligned}$ | Propagation delay $S_{n}$ to $Y$ | Waveform 1,2 | $\begin{aligned} & 4 \\ & 8 \end{aligned}$ | $\begin{aligned} & 18 \\ & 24 \end{aligned}$ | ns |
| $\begin{aligned} & t_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation delay $S_{n}$ to $\bar{Y}$ | Waveform 1,2 | $\begin{aligned} & 7 \\ & 7 \end{aligned}$ | $\begin{aligned} & 23 \\ & 23 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation delay $\bar{E}$ to $Y$ | Waveform 1 | $\begin{aligned} & 4 \\ & 4 \end{aligned}$ | $\begin{aligned} & 18 \\ & 19 \end{aligned}$ | ns |
| $\begin{array}{\|l\|} \hline \mathrm{t}_{\mathrm{PLH}} \\ \mathrm{t}_{\mathrm{PHL}} \end{array}$ | Propagation delay $\overline{\mathrm{E}}$ to $\overline{\mathrm{Y}}$ | Waveform 1 | $\begin{aligned} & 5 \\ & 5 \end{aligned}$ | $\begin{aligned} & \hline 19 \\ & 23 \end{aligned}$ | ns |

AC WAVEFORMS
Waveform 1. For Inverting Outputs

## TEST CIRCUIT AND WAVEFORMS



## Signetics

## ALS Products

## FEATURES

- Non-inverting outputs
- Common select inputs
- Separate enable for each section
- See "ALS253 for 3-State version


## 74ALS153

## Multiplexer

## Dual 4-Input Multiplexer

Preliminary Specification

| TYPE | TYPICAL PROPAGATION <br> DELAY | TYPICAL SUPPLY CURRENT <br> (TOTAL) |
| :---: | :---: | :---: |
| 74 ALS 153 | 7 ns | 7.5 mA |

## DESCRIPTION

The 74ALS153 has two identical 4-input multiplexers with 3 -state outputs which select two bits from four sources by using common select inputs ( $\mathrm{S}_{0}, \mathrm{~S}_{1}$ ). The two 4input multiplexer circuits have individual active-Low Enables ( $\bar{E}_{\mathrm{a}}, \bar{E}_{\mathrm{b}}$ ) which can be used to strobe the outputs independently. Outputs ( $Y_{a}, Y_{b}$ ) are forced Low when the corresponding enable is High.

The 74ALS153 is the logic implementation of a 2-pole,4-position switch, where the position of the switch is determined by the logic levels supplied to the common select inputs.

ORDERING INFORMATION

| PACKAGES | COMMERCIALRANGE <br> $\mathbf{C C O}=5 \mathrm{~V} \pm 10 \% ; \mathrm{T}_{\mathbf{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| :---: | :---: |
| 16-Pin Plastic DIP | N74ALS153N |
| 16-Pin Plastic SO | N74ALS153D |

INPUT AND OUTPUT LOADING AND FAN-OUT TABLE

| PINS | DESCRIPTION | 74ALS(U.L.) <br> HIGH/LOW | LOADVALUE <br> HIGH/LOW |
| :--- | :--- | :---: | :---: |
| $\mathrm{I}_{0 \mathrm{a}} \mathrm{I}_{3 \mathrm{a}}$ | Port A data inputs | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| $\mathrm{I}_{0 \mathrm{~b}}-\mathrm{I}_{3 \mathrm{~b}}$ | Port B data inputs | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| $\mathrm{~S}_{0}-\mathrm{S}_{2}$ | Common Select inputs | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| $\bar{E}_{\mathrm{a}}$ | Port A Enable input (active Low) | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| $\bar{E}_{\mathrm{b}}$ | Port B Enable input (active Low) | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| $\mathrm{Y}_{\mathrm{a}}, \mathrm{Y}_{\mathrm{b}}$ | Outputs | $130 / 240$ | $2.6 \mathrm{~mA} / 24 \mathrm{~mA}$ |

NOTE:
One (1.0) ALS Unit Load is defined as: $20 \mu \mathrm{~A}$ in the High state and 0.1 mA in the Low state.

## PIN CONFIGURATION



## LOGIC SYMBOL



LOGIC SYMBOL(IEEE/IEC)


## Multiplexer

## LOGIC DIAGRAM



FUNCTION TABLE

| INPUTS |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{S}_{\mathbf{0}}$ | $\mathrm{S}_{\mathbf{1}}$ | $\mathrm{I}_{\mathbf{0}}$ | $\mathrm{I}_{\mathbf{1}}$ | $\mathrm{I}_{\mathbf{2}}$ | $\mathrm{I}_{\mathbf{3}}$ | $\overline{\mathbf{E}}$ | OUTPUT |
| X | X | X | X | X | X | H | L |
| L | L | L | X | X | X | L | L |
| L | L | H | X | X | X | L | H |
| H | L | X | L | X | X | L | L |
| H | L | X | H | X | X | L | H |
| L | H | X | X | L | X | L | L |
| L | H | X | X | H | X | L | H |
| H | H | X | X | X | L | L | L |
| H | X | X | X | H | L | H |  |

[^3]ABSOLUTE MAXIMUM RATINGS (Operation beyond the limits set forth in this table may impair the useful life of the device. Unless otherwise noted these limits are over the operating free-air temperature range.)

| SYMBOL | PARAMETER | RATING | UNIT |
| :--- | :--- | :---: | :---: |
| $\mathrm{V}_{\text {CC }}$ | Supply voltage | -0.5 to +7.0 | V |
| $\mathrm{~V}_{\text {IN }}$ | Input voltage | -0.5 to +7.0 | V |
| $\mathrm{I}_{\text {IN }}$ | Input current | -30 to +5 | mA |
| $\mathrm{~V}_{\text {OUT }}$ | Voltage applied to output in High output state | -0.5 to $+\mathrm{V}_{\text {CC }}$ | V |
| $\mathrm{I}_{\text {OUT }}$ | Current applied to output in Low output state | 48 | mA |
| $\mathrm{~T}_{\text {A }}$ | Operating free-air temperature range | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |

## RECOMMENDED OPERATING CONDITIONS

| SYMBOL | PARAMETER | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Nom | Max |  |
| $\mathrm{V}_{\mathrm{cc}}$ | Supply voltage | 4.5 | 5.0 | 5.5 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | High-level input voltage | 2.0 |  |  | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Low-level input voltage |  |  | 0.8 | V |
| $\mathrm{I}_{\mathrm{K}}$ | Input clamp current |  |  | -18 | mA |
| $\mathrm{I}_{\mathrm{OH}}$ | High-level output current |  |  | -2.6 | mA |
| $\mathrm{I}_{\mathrm{OL}}$ | Low-level output current |  |  | 24 | mA |
| $\mathrm{T}_{\text {A }}$ | Operating free-air temperature range | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

DC ELECTRICAL CHARACTERISTICS (Over recommended operating free-air temperature range unless otherwise noted.)

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{1}$ |  |  | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | Min | Typ ${ }^{2}$ | Max |  |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage | $\mathrm{V}_{\mathrm{CC}}{ }^{ \pm 10 \%}$ | $\begin{aligned} & V_{\mathrm{IL}}=\mathrm{MAX}, \\ & \mathrm{~V}_{\mathrm{IH}}=\mathrm{MIN} \end{aligned}$ | $\mathrm{I}_{\mathrm{OH}}=-0.4 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{cc}}-2$ |  |  | V |
|  |  | $V_{C C}=\mathrm{MIN}$ |  | $\mathrm{I}_{\mathrm{OH}}=-2.6 \mathrm{~mA}$ | 2.4 |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage | $\begin{aligned} & V_{\mathrm{CC}}=\mathrm{MIN}, \\ & \mathrm{~V}_{\mathrm{IL}}=\mathrm{MAX}, \\ & \mathrm{~V}_{\mathrm{HH}}=\mathrm{MIN} \end{aligned}$ | $\mathrm{l}_{\mathrm{OL}}=12 \mathrm{~mA}$ |  |  | 0.25 | 0.4 | V |
|  |  |  | ${ }^{\prime} \mathrm{OL}=24 \mathrm{~mA}$ |  |  | 0.35 | 0.5 | V |
| $\mathrm{V}_{\mathrm{IK}}$ | Input clamp voltage | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \mathrm{I}_{1}=I_{\text {IK }}$ |  |  |  | -0.73 | -1.5 | V |
| 1 | Input clamp current at maximum input voltage | $V_{C C}=\mathrm{MAX}, \mathrm{V}_{1}=7.0 \mathrm{~V}$ |  |  |  |  | 0.1 | mA |
| $\mathrm{I}_{\mathrm{HH}}$ | High-level input current | $V_{C C}=$ MAX, $V_{1}=2.7 \mathrm{~V}$ |  |  |  |  | 20 | $\mu \mathrm{A}$ |
| IIL | Low-level input current | $V_{C C}=M A X, V_{1}=0.4 \mathrm{~V}$ |  |  |  |  | -0.1 | mA |
| $1_{0}^{3}$ | Output current | $\mathrm{V}_{C C}=\mathrm{MAX}, \mathrm{V}_{\mathrm{O}}=2.25 \mathrm{~V}$ |  |  | -30 |  | -112 | mA |
| ${ }^{\text {ccc }}$ | Supply current (total) | $v_{c c}=\operatorname{MAX}$ |  |  |  | 7.5 | 14 | mA |

## NOTES:

1. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type.
2. All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{A}=25^{\circ} \mathrm{C}$.
3. The output conditions have been chosen to produce a current that closely approximates one half of the true short-cirult output current, $l_{o s}$.

## Multiplexer

AC ELECTRICAL CHARACTERISTICS

| SYMBOL | PARAMETER | TEST CONDITION |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} \mathrm{T}_{A}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ \mathrm{R}_{\mathrm{L}}=500 \Omega \end{gathered}$ |  |  |
|  |  |  | Min | Max |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation delay $I_{n}$ to $Y_{n}$ | Waveform 1 | 3 4 | $\begin{aligned} & 10 \\ & 15 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation delay $S_{n}$ to $Y$ | Waveform 2 | 5 | $\begin{aligned} & 21 \\ & 21 \end{aligned}$ | ns |
| $\begin{aligned} & t_{\text {PLH }} \\ & t_{\text {PHL }} \end{aligned}$ | Propagation delay $\bar{E}_{n}$ to $Y$ | Waveform 2 | 5 | $\begin{aligned} & 18 \\ & 18 \end{aligned}$ | ns |

## AC WAVEFORMS



Waveform 1. Propagation Delay Data to Output


Waveform 2. Propagation Delay Select or Enable to Output

NOTE: For all waveforms, $\mathrm{V}_{\mathrm{M}}=1.3 \mathrm{~V}$.

## TEST CIRCUIT AND WAVEFORMS



Test Circuit For Totem-Pole Outputs
DEFINITIONS
$R_{L}=$ Load resistor; see AC CHARACTERISTICS for value.
$C_{L}=$ Load capacitance includes jig and probe capacitance; see AC CHARACTERISTICS for value.
$R_{T}=$ Termination resistance should be equal to $Z_{\text {OUT }}$ of pulse generators.


Input Pulse Definition

| FAMILY | INPUT PULSE REQUIREMENTS |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Amplitude | Rep. Rate | $\mathbf{t}^{\mathbf{W}}$ | $\mathbf{t}^{\text {TLH }}$ | $\mathbf{t}^{\text {THL }}$ |
| 74 ALS | 3.5 V | 1 MHz | 500 ns | 2.0 ns | 2.0 ns |

# Signetics 

## ALS Products

## DESCRIPTION

The 74ALS157 is a Quad 2-input multiplexer which selects 4 bits of data from one of two sources under the control of a common Select input (S). The Enable input $(\bar{E})$ is active when Low. When $\bar{E}$ is High, all of the outputs $\left(Y_{n}\right)$ are forced Low regardless of all other input conditions.

Moving data from two registers to a common output bus is a typical use of the 74ALS157. The state of the Select input determines the particular register from which the data comes.

The device is the logic implementation of a 4-pole, 2-position switch where the position of the switch is determined by the logic levels supplied to the Select input. The 74ALS158 is similar but has inverting outputs $\left(\bar{Y}_{n}\right)$.

## 74ALS157, 74ALS158

## Data Selectors/Multiplexers

## 74ALS157 Quad 2-Input DataSelect/Multiplexer, NonInverting 74ALS158 Quad 2-Input Data Selector/Multiplexer, Inverting <br> Product Specification

| TYPE | TYPICALPROPAGATION <br> DELAY | TYPICAL SUPPLY CURRENT <br> (TOTAL) |
| :---: | :---: | :---: |
| 74 ALS 157 | 6.0 ns | 6 mA |
| 74 ALS 158 | 6.0 ns | 6 mA |

## ORDERING INFORMATION

| PACKAGES | COMMERCIALRANGE <br> $\mathrm{V}_{\mathbf{C C}}=5 \mathrm{~V} \pm 10 \% ; \mathrm{T}_{\mathbf{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| :---: | :---: |
| 16 -pin Plastic DIP | N74ALS157N, N74ALS158N |
| 16 -pin Plastic SO | N74ALS157D, N74ALS158D |

INPUT AND OUTPUT LOADING AND FAN-OUT TABLE

| PINS | DESCRIPTION | 74F(U.L.) <br> HIGH/LOW | LOADVALUE <br> HIGH/LOW |
| :--- | :--- | :---: | :---: |
| $\mathrm{I}_{\mathrm{nA}}, \mathrm{I}_{\mathrm{nB}}, \mathrm{I}_{\mathrm{n} C}$ | Data inputs | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| S | Select input | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| $\overline{\mathrm{E}}$ | Enable input | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| $\mathrm{Y}_{A}-\mathrm{Y}_{\mathrm{D}}, \bar{Y}_{A}-\bar{Y}_{\mathrm{D}}$ | Data outputs | $20 / 240$ | $0.4 \mathrm{~mA} / 24 \mathrm{~mA}$ |

NOTE:
One (1.0) ALS Unit Load is defined as: $20 \mu \mathrm{~A}$ in the High state and 0.1 mA in the Low state.

PIN CONFIGURATION


LOGIC SYMBOL


LOGIC SYMBOL(IEEE/IEC)



LOGIC SYMBOL


LOGIC SYMBOL(IEEE/IEC)


LOGIC DIAGRAM, 74ALS157
LOGIC DIAGRAM, 74ALS158


[^4]FUNCTION TABLE

| INPUTS |  |  |  | OUTPUT |
| :---: | :---: | :---: | :---: | :---: |
| $\bar{E}$ | $\mathbf{S}$ | $\mathrm{I}_{\mathbf{n}}$ | $\mathrm{I}_{\mathbf{n}}$ | $\mathbf{Y}_{\mathbf{n}}$ |
| $H$ | $X$ | $X$ | $X$ | $L$ |
| $L$ | $L$ | $L$ | $X$ | $L$ |
| $L$ | $L$ | $H$ | $X$ | $H$ |
| $L$ | $H$ | $X$ | $L$ | $L$ |
| $L$ | $H$ | $X$ | $H$ | $H$ |



FUNCTION TABLE

| INPUTS |  |  |  | OUTPUT |
| :---: | :---: | :---: | :---: | :---: |
| $E$ | S | $I_{\text {on }}$ | $I_{\mathbf{1 n}}$ | $\bar{Y}_{\mathbf{n}}$ |
| $H$ | $X$ | $X$ | $X$ | $H$ |
| $L$ | $L$ | $L$ | $X$ | $H$ |
| $L$ | $L$ | $H$ | $X$ | $L$ |
| $L$ | $H$ | $X$ | $L$ | $H$ |
| $L$ | $H$ | $X$ | $H$ | $L$ |

[^5]ABSOLUTE MAXIMUM RATINGS (Operation beyond the limits set forth in this table may impair the useful life of the device. Unless otherwise noted these limits are over the operating free-air temperature range.)

| SYMBOL | PARAMETER | RATING | UNIT |
| :--- | :--- | :---: | :---: |
| $\mathrm{V}_{\text {CC }}$ | Supply voltage | -0.5 to +7.0 | V |
| $\mathrm{~V}_{\text {IN }}$ | Input voltage | -0.5 to +7.0 | V |
| $\mathrm{I}_{\text {IN }}$ | Input current | -30 to +5 | mA |
| $\mathrm{~V}_{\text {OUT }}$ | Voltage applied to output in High output state | -0.5 to $+\mathrm{V}_{\mathrm{CC}}$ | V |
| $\mathrm{I}_{\text {OUT }}$ | Current applied to output in Low output state | 16 | mA |
| $\mathrm{~T}_{\text {A }}$ | Operating free-air temperature range | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |

## RECOMMENDED OPERATING CONDITIONS

| SYMBOL | PARAMETER | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Nom | Max |  |
| $v_{c c}$ | Supply voltage | 4.5 | 5.0 | 5.5 | v |
| $\mathrm{V}_{\mathrm{IH}}$ | High-level input voltage | 2.0 |  |  | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Low-level input voltage |  |  | 0.8 | V |
| $\mathrm{I}_{\text {IK }}$ | Input clamp current |  |  | -18 | mA |
| $\mathrm{I}_{\mathrm{OH}}$ | High-level output current |  |  | -0.4 | mA |
| $\mathrm{I}_{\mathrm{OL}}$ | Low-level output current |  |  | 8 | mA |
| $\mathrm{T}_{\mathrm{A}}$ | Operating free-air temperature range | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

DC ELECTRICAL CHARACTERISTICS (Over recommended operating free-air temperature range unless otherwise noted.)

| SYMBOL | PARAMETER |  | TEST CONDITIONS ${ }^{1}$ |  | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ ${ }^{2}$ | Max |  |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage |  |  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}} \pm 10 \%, \\ & \mathrm{~V}_{\mathrm{IL}}=\mathrm{MAX}, \\ & \mathrm{~V}_{\mathrm{IH}}=\mathrm{MIN} \end{aligned}$ | $\mathrm{I}_{\mathrm{OH}}=\mathrm{MAX}$ | $\mathrm{V}_{\mathrm{cc}}{ }^{-2}$ |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage |  | $\begin{aligned} & V_{\mathrm{CC}}=M I N, \\ & V_{\mathrm{IL}}=M A X, \\ & V_{I H}=M I N \end{aligned}$ | $\mathrm{I}_{\mathrm{OL}}=4 \mathrm{~mA}$ |  | 0.25 | 0.4 | V |
|  |  |  | $\mathrm{I}_{\mathrm{OL}}=8 \mathrm{~mA}$ |  | 0.35 | 0.5 | V |  |
| $\mathrm{V}_{\mathrm{IK}}$ | Input clamp voltage |  |  | $\mathrm{V}_{C C}=\mathrm{MIN}, \mathrm{I}_{1}=I_{1 K}$ |  |  | -0.73 | -1.2 | V |
| 1 | Input current at maximum input voltage |  | $V_{C C}=M A X, V_{1}=7.0 \mathrm{~V}$ |  |  |  | 0.1 | mA |
| $\mathrm{I}_{\mathrm{IH}}$ | High-level input current |  | $V_{C C}=M A X, V_{1}=2.7 \mathrm{~V}$ |  |  |  | 20 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{1 /}$ | Low-level input current |  | $\mathrm{V}_{C C}=\mathrm{MAX}, \mathrm{V}_{1}=0.4 \mathrm{~V}$ |  |  |  | -0.1 | mA |
| $10^{3}$ | Output current |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \mathrm{V}_{\mathrm{O}}=2.25 \mathrm{~V}$ |  | -30 |  | -112 | mA |
| ${ }^{\text {cc }}$ | Supply current (total) | 74ALS157 | $V_{C C}=M A X$ |  |  | 6 | 11 | mA |
|  |  | 74ALS158 |  |  |  | 6 | 10 | mA |

## NOTES:

1. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type.
2. All typical values are at $V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{A}=25^{\circ} \mathrm{C}$.
3. The output conditions have been chosen to produce a current that closely approximates one half of the true short-ciruit output current, IOS.

## AC ELECTRICAL CHARACTERISTICS

| SYMBOL | PARAMETER |  | TEST CONDITION |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | $\begin{gathered} T_{A}=0^{\circ} \mathrm{C} t 0+70^{\circ} \mathrm{C} \\ \mathrm{~V}_{C C}=5 \mathrm{~V} \pm 10 \% \\ C_{L}=50 \mathrm{pF} \\ R_{L}=500 \Omega \end{gathered}$ |  |  |
|  |  |  |  | Min | Max |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & { }_{\mathrm{t}}^{\mathrm{PHHL}} \end{aligned}$ | Propagation delay $\mathrm{I}_{\text {on }} \text { or } \mathrm{I}_{1 n} \text { to } \mathrm{Y}_{n}$ | 74ALS157 | Waveform 1 | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & 9.0 \\ & 9.0 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation delay $S$ to $Y_{n}$ |  | Waveform 1, 3 | $\begin{aligned} & 4.0 \\ & 4.0 \end{aligned}$ | $\begin{aligned} & 12 \\ & 12 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & { }^{\mathrm{t}_{\mathrm{PH}}} \end{aligned}$ | Propagation delay $\bar{E}$ to $Y_{n}$ |  | Waveform 3 | $\begin{aligned} & 4.0 \\ & 7.0 \end{aligned}$ | $\begin{aligned} & 11 \\ & 14 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & { }_{\mathrm{t}}^{\mathrm{PHL}} \end{aligned}$ | Propagation delay $I_{\text {on }} \text { or } I_{1 n} \text { to } \bar{Y}_{n}$ | 74ALS158 | Waveform 2 | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & 8.0 \\ & 8.0 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation delay $s$ to $\bar{Y}_{n}$ |  | Waveform 2, 4 | $\begin{aligned} & 4.0 \\ & 4.0 \end{aligned}$ | $\begin{aligned} & 12 \\ & 12 \end{aligned}$ | ns |
| $\begin{aligned} & { }^{{ }^{\mathrm{t}_{\mathrm{PLH}}}} \end{aligned}$ | Propagation delay $\bar{E}$ to $\bar{Y}_{n}$ |  | Waveform 4 | $\begin{aligned} & 4.0 \\ & 4.0 \end{aligned}$ | $\begin{aligned} & 14 \\ & 14 \end{aligned}$ | ns |

AC WAVEFORMS


TEST CIRCUIT AND WAVEFORMS


## Signetics

## ALS Products

## FEATURES

- Synchronous counting and loading
- Two count enable inputs for n-bit cascading
- Positive edge-triggered clock
- Asynchronous Reset ('ALS161B)
- Synchronous Reset ('ALS163B)
- High speed synchronous expansion
- Typical count rate of 140 MHz DESCRIPTION

Synchronous presettable 4-bit binary counters ('ALS161B, 'ALS163B) feature an internal carry look-ahead and can be used for highspeed counting. Synchronous operation is provided by having all flip-flops clocked simultaneously on the positive-going edge of the clock. The clock input is buffered.

The outputs of the counters may be preset to High or Low level. A Low level at the Parallel Enable ( $\overline{\mathrm{PE}})$ input disables the counting action and causes the data at the $D_{0}-D_{3}$ inputs to be loaded into the counter on the positive-going edge of the clock (provided that the setup and hold requirements for $\overline{P E}$ are met). Preset takes place regardless of the levels at Count Enable (CEP, CET) inputs.

A Low level at the Master Reset ( $\overline{\mathrm{MR}}$ ) input sets all the four outputs of the flip-flops ( $Q_{0}-Q_{3}$ ) in 'ALS161B to Low levels, regardless of the levels at CP, $\overline{P E}, C E T$ and CEP inputs (thus providing an asynchronous clear function). For the 'ALS163B the clear function is synchronous. A Low level at the Synchronous Reset ( $\overline{\mathrm{SR}}$ ) input sets all four outputs of the flip-flops $\left(Q_{0}-Q_{3}\right)$ to Low levels after the next positivegoing transition on the clock (CP) input (provided that the setup and hold time require-

## PIN CONFIGURATION



## 74ALS161B,74ALS163B Counters

## 4-Bit BInary Counters <br> Product Specification

| TYPE | ${\text { TYPICAL } \mathbf{f}_{\text {MAX }}}^{\text {TYPICAL SUPPLY CURRENT }}$ |
| :---: | :---: | :---: |
| (TOTAL) |  |$|$| $74 \mathrm{ALS161B}$ | 140 MHz | 10 mA |
| :---: | :---: | :---: |
| 74 ALS 163 B | 140 MHz |  |

## ORDERING INFORMATION

| PACKAGES | COMMERCIALRANGE $V_{C C}=5 \mathrm{~V} \pm 10 \% ; T_{A}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C}$ |
| :---: | :---: |
| 16-Pin Plastic Dip | 74ALS161BN, 74ALS163BN |
| 16-Pin Plastic SO | 74ALS161BD, 74ALS163BD |

INPUT AND OUTPUT LOADING AND FAN-OUT TABLE

| PINS | DESCRIPTION | 74ALS(U.L.) <br> HIGH/LOW | LOADVALUE <br> HIGH/LOW |
| :---: | :--- | :---: | :---: |
| $\mathrm{D}_{0}-\mathrm{D}_{3}$ | Data inputs | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| CEP | Count Enable Parallel input | $1.0 / 1.0$ | $20 \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| CET | Count Enable Trickle input | $1.0 / 1.0$ | $20 \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| CP | Clock input (active rising edge) | $1.0 / 1.0$ | $20 \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| $\overline{\mathrm{PE}}$ | Parallel Enable input (active Low) | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| $\overline{\mathrm{MR}}$ | Asynchronous Master Reset input (active <br> Low) for 'ALS 161 B | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| $\overline{\mathrm{SR}}$ | Synchronous Reset input (active Low) for <br> 'ALS163B | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| TC | Terminal count output | $20 / 80$ | $0.4 \mathrm{~mA} / 8 \mathrm{~mA}$ |
| $\mathrm{Q}_{0}-\mathrm{Q}_{3}$ | Flip-flop outputs | $20 / 80$ | $0.4 \mathrm{~mA} / 8 \mathrm{~mA}$ |

NOTE:
One (1.0) ALS Unit Load is defined as: $20 \mu \mathrm{~A}$ in the High state and 0.1 mA in the Low state.
ments for $\overline{\mathrm{SR}}$ are met). This action occurs regardless of the levels at PE, CET, and CEP inputs. The synchronous reset feature enables the designer to modify the maximum

## LOGIC SYMBOL


count with only one external NAND gate (see Figure A). The carry look-ahead simplifies serial cascading of the counters. Both Count Enable (CEP and CET) inputs must be High to

## LOGIC SYMBOL(IEEE/IEC)



count. The CET input is fed forward to enable the TC output. The TC output thus enabled will produce a High output pulse of a duration approximately equal to the High level output of

## LOGIC SYMBOL


$Q_{0}$. This pulse can be used to enable the next cascaded stage (see Figure B). The TC output is subjected to decoding spikes due to internal race conditions. Therefore, it is not recom-

LOGIC SYMBOL(IEEE/IEC)

for use as clock or asynchrono

## APPLICATIONS



Fig. A maximum count modifying scheme


Fig. B Synchronous multistage counting scheme

MODE SELECT-FUNCTION TABLE for 'ALS161B

| INPUTS |  |  |  |  |  | OUTPUTS |  | OPERATING MODE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{M R}$ | CP | CEP | CET | $\overline{\text { PE }}$ | $\mathrm{D}_{\mathrm{n}}$ | $Q_{n}$ | TC |  |
| L | X | X | X | X | X | L | L | Reset (clear) |
| $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \uparrow \\ & \uparrow \end{aligned}$ | $x$ | $\begin{aligned} & x \\ & x \end{aligned}$ | $1$ | $\begin{aligned} & 1 \\ & h \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{H} \end{aligned}$ | L <br> (a) | Parallel load |
| H | $\uparrow$ | h | h | h | X | count | (a) | Count |
| H $H$ | $\begin{aligned} & x \\ & x \end{aligned}$ | $1$ | $x$ | h | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \end{aligned}$ | $\begin{aligned} & q_{n} \\ & q_{n} \end{aligned}$ | (a) <br> L | Hold (do nothing) |

MODE SELECT-FUNCTION TABLE for 'ALS163B

| INPUTS |  |  |  |  |  | OUTPUTS |  | OPERATING MODE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{\mathbf{S R}}$ | CP | CEP | CET | $\overline{P E}$ | $\mathrm{D}_{\mathrm{n}}$ | $Q_{n}$ | TC |  |
| 1 | $\uparrow$ | X | X | X | X | L | L | Reset (clear) |
| $h$ | $\uparrow$ | $\begin{aligned} & x \\ & x \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \\ & \hline \end{aligned}$ | $1$ | $1$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{H} \\ & \hline \end{aligned}$ | L <br> (a) | Parallel load |
| h | $\uparrow$ | h | h | h | X | count | (a) | Count |
| h | x | $\begin{aligned} & \mathrm{I} \\ & \mathrm{x} \end{aligned}$ | x | h <br> h | $x$ | $q_{n}$ | (a) <br> L | Hold (do nothing) |

$H=$ High voltage level
$h=$ High voltage level one setup prior to the Low-to-High clock transition
L = Low voltage level
$1=$ Low voltage level one setup prior to the Low-to-High clock transition
$q_{n}=$ Lower case letters indicate the state of the referenced output prior to the Low-to-High clock transition
$x^{n}=$ Don't care
$\uparrow=$ Low-to-High clock transition
$(a)=$ The TC output is High when CET is High and the counter is at Terminal Count (HHHH)

## STATE DIAGRAM

Logic equations: Count Enable=CEP•CET•位E
$T C=Q_{0} \cdot Q_{1} \cdot Q_{2} \cdot Q_{3} \cdot C E T$

$$
T C=Q_{0} \cdot Q_{1} \cdot Q_{2} \cdot Q_{3} \cdot C E T
$$



Counters

LOGIC DIAGRAM for 'ALS161B

$V_{c C}=$ pin16
GND $=\operatorname{pin} 8$

LOGIC DIAGRAM for 'ALS163B


## Counters

ABSOLUTE MAXIMUM RATINGS (Operation beyond the limits set forth in this table may impair the useful life of the device. Unless otherwise noted these limits are over the operating free-air temperature range.)

| SYMBOL | PARAMETER | RATING | UNIT |
| :--- | :--- | :---: | :---: |
| $\mathrm{V}_{\text {CC }}$ | Supply voltage | -0.5 to +7.0 | V |
| $\mathrm{~V}_{\text {IN }}$ | Input voltage | -0.5 to +7.0 | V |
| $\mathrm{I}_{\text {IN }}$ | Input current | -30 to +5 | mA |
| $\mathrm{~V}_{\text {OUT }}$ | Voltage applied to output in High output state | -0.5 to $+\mathrm{V}_{\mathrm{CC}}$ | V |
| $\mathrm{I}_{\text {OUT }}$ | Current applied to output in Low output state | 16 | mA |
| $\mathrm{~T}_{\text {A }}$ | Operating free-air temperature range | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |

RECOMMENDED OPERATING CONDITIONS

| SYMBOL | PARAMETER | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Nom | Max |  |
| $\mathrm{V}_{\mathrm{cc}}$ | Supply voltage | 4.5 | 5.0 | 5.5 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | High-level input voltage | 2.0 |  |  | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Low-level input voltage |  |  | 0.8 | V |
| $\mathrm{I}_{\text {IK }}$ | Input clamp current |  |  | -18 | mA |
| $\mathrm{I}_{\mathrm{OH}}$ | High-level output current |  |  | -0.4 | mA |
| ${ }^{\text {OL }}$ | Low-level output current |  |  | 8 | mA |
| $\mathrm{T}_{\text {A }}$ | Operating free-air temperature range | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

DC ELECTRICAL CHARACTERISTICS (Over recommended operating free-air temperature range unless otherwise noted.)


NOTES:

1. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type.
2. All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
3. The output conditions have been chosen to produce a current that closely approximates one half of the true short-ciruit output current, IOS-

## AC ELECTRICAL CHARACTERISTICS

| SYMBOL | PARAMETER |  | TEST CONDITION |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} T_{A}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% \\ C_{L}=50 \mathrm{pF} \\ R_{L}=500 \Omega \end{gathered}$ |  |
|  |  |  | Min | Max |  |
| $\mathrm{f}_{\text {MAX }}$ | Maximum clock frequency |  |  | Waveform 1 | 100 |  | MHz |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & { }^{\mathrm{t}_{\mathrm{PHH}}} \\ & \hline \end{aligned}$ | Propagation delay $C P$ to $Q_{n}$ |  |  | Waveform 1 | 4 6 | $\begin{aligned} & 13 \\ & 16 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation delay CP to TC |  | Waveform 1 | $\begin{aligned} & \hline 6 \\ & 8 \end{aligned}$ | $\begin{aligned} & 16 \\ & 16 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation delay CET to TC |  | Waveform 2 | $\begin{aligned} & 3 \\ & 3 \end{aligned}$ | $\begin{aligned} & 10 \\ & 10 \end{aligned}$ | ns |
| ${ }^{\text {t }}$ PHL | Propagation delay $\overline{M R} \text { to } Q_{n}$ | '161B | Waveform 3 | 8 | 15 | ns |
| ${ }^{\text {t }}$ PHL | Propagation delay $\overline{\mathrm{MR}}$ to TC | '161B | Waveform 3 | 11 | 19 | ns |

## AC SETUP REQUIREMENTS

| SYMBOL | PARAMETER | TEST CONDITION |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ \mathrm{R}_{\mathrm{L}}=500 \Omega \end{gathered}$ |  |  |
|  |  |  | Min | Max |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{s}}(\mathrm{H}) \\ & \mathrm{t}_{\mathrm{s}}(\mathrm{~L}) \end{aligned}$ | Setup tume, High or Low $D_{n}$ to CP | Waveform 6 | $\begin{aligned} & 8 \\ & 8 \end{aligned}$ |  | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{h}}(\mathrm{H}) \\ & \mathrm{t}_{\mathrm{h}}(\mathrm{~L}) \end{aligned}$ | Hold time, High or Low $D_{n}$ to CP | Waveform 6 | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ |  | ns |
| ts ${ }_{\text {t }}(\mathrm{H})$ | Setup time, High or Low $\overline{P E}$ or $\overline{S R}$ to $C P$ | Waveform 5 or 6 | $\begin{aligned} & 10 \\ & 10 \end{aligned}$ |  | ns |
| $\mathrm{t}_{\text {( }}(\mathrm{H})$ | Hold time, High or Low $\overline{\mathrm{PE}}$ or $\overline{\mathrm{SR}}$ to CP | Waveform 5 or 6 | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ |  | ns |
| ${ }_{\text {t }}^{\text {t }}$ ( ${ }_{\text {s }}(\mathrm{L})$ | Setup time, High or Low CET or CEP to CP | Waveform 4 | $\begin{aligned} & 10 \\ & 10 \end{aligned}$ |  | ns |
| $\mathrm{t}_{\text {h }}(\mathrm{H})$ $\mathrm{t}_{\mathrm{h}}(\mathrm{L})$ | Hold time, High or Low CET or CEP to CP | Waveform 4 | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ |  | ns |
| $\begin{aligned} & t_{w}(\mathrm{H}) \\ & t_{w}(\mathrm{~L}) \end{aligned}$ | CP pulse width (Load) High or Low | Waveform 1 | $\begin{aligned} & 5 \\ & 5 \\ & \hline \end{aligned}$ |  | ns |
| $\begin{aligned} & t_{w}{ }^{(H)} \\ & t_{w}(\mathrm{~L}) \end{aligned}$ | CP pulse width (Count) High or Low | Waveform 1 | $\begin{aligned} & 5 \\ & 5 \end{aligned}$ |  | ns |
| ${ }_{\text {w }}{ }^{L}$ ) | $\overline{\mathrm{MR}}$ or $\overline{\mathrm{SR}}$ pulse width, Low | Waveform 3 | 5 |  | ns |
| ${ }^{\text {treC }}$ | Recovery time, $\overline{\mathrm{MR}}$ or $\overline{\mathrm{SR}}$ to CP | Waveform 3 | 10 |  | ns |

## AC WAVEFORMS



## TEST CIRCUIT AND WAVEFORMS



Test Circuit For Totem-Pole Outputs
DEFINITIONS
$R_{L}=$ Load resistor; see AC CHARACTERISTICS for value.
$C_{L}=$ Load capacitance includes jig and probe capacitance; see AC CHARACTERISTICS for value.
$R_{T}=$ Termination resistance should be equal to $Z_{O U T}$ of pulse generators.


Input Pulse Definition

| FAMILY | INPUT PULSE REQUIREMENTS |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Amplitude | Rep. Rate | $\mathbf{t}^{\mathbf{W}}$ | $\mathbf{t}_{\text {TLH }}$ | $\mathbf{t}_{\text {THL }}$ |
| 74 ALS | 3.5 V | 1 MHz | 500 ns | 2.0 ns | 2.0 ns |

## Signetics

ALS Products

## FEATURES

- Gated serial data inputs
- Typical shift frequency of 60 MHz
- Asynchronous Master Reset
- Buffered Clock and Data Inputs
- Fully synchronous data transfer


## DESCRIPTION

The 74ALS164 is an 8-bit edge-triggered shift register with serial data entry and an output from each of the eight stages. Data is entered serially through one of two inputs ( $\mathrm{D}_{\text {sa }}, \mathrm{D}_{\text {sb }}$ ); either input can be used as an active-High enable for data entry through the other input. Both inputs must be connected together or an unused input must be tied High.

Data shifts one place to the right on each Low-to-High transition of the Clock (CP) input, and enters into $Q_{0}$ the logical AND of the two Data inputs ( $\mathrm{D}_{\mathrm{sa}}, \mathrm{D}_{\mathrm{sb}}$ ) that existed one setup time before the rising clock edge. A Low level on the Master Reset ( $\overline{\mathrm{MR}}$ ) input overrides all other inputs and clears the register asynchronously, forcing all outputs Low.

## 74ALS164

## Shift Register

## 8-Bit Serial-In Parallel-Out Shift Register <br> Preliminary Specification

| TYPE | ${\text { TYPICAL } \text { f }_{\text {MAX }}}^{\text {TYPICAL SUPPLY CURRENT }}$ |
| :---: | :---: | :---: |
| (TOTAL) |  |

ORDERING INFORMATION

| PACKAGES | COMMERCIALRANGE <br> $\mathrm{v}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% ; \mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| :---: | :---: |
| 14-Pin Plastic DIP | 74 ALS 164 N |
| 14-Pin Plastic SO | $74 \mathrm{ALS164D}$ |

INPUT AND OUTPUT LOADING AND FAN-OUT TABLE

| PINS | DESCRIPTION | 74ALS(U.L.) <br> HIGH/LOW | LOADVALUE <br> HIGH/LOW |
| :--- | :--- | :---: | :---: |
| $\mathrm{D}_{\text {sa }}, \mathrm{D}_{\text {sb }}$ | Data inputs | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| CP | Clock Pulse input (active rising edge) | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| $\overline{M R}$ | Master Reset input (active-Low) | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| $\mathrm{Q}_{0}-\mathrm{Q}_{7}$ | Outputs | $20 / 80$ | $0.4 \mathrm{~mA} / 8 \mathrm{~mA}$ |

NOTE:
One (1.0) ALS Unit Load is defined as: $20 \mu \mathrm{~A}$ in the High state and 0.1 mA in the Low state.

LOGIC SYMBOL


LOGIC SYMBOL(IEEE/IEC)


## Shift Register

## LOGIC DIAGRAM



FUNCTION TABLE

| INPUTS |  |  |  | OUTPUTS |  |  | OPERATING MODE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{M R}$ | CP | $\mathrm{D}_{\mathbf{s a}}$ | $\mathrm{D}_{\text {sb }}$ | $Q_{0}$ |  | $\mathrm{Q}_{7}$ |  |
| L | X | X | X | L | L | L | Reset (clear) |
| H | $\uparrow$ | 1 | 1 | L | $q_{0}$ | $\mathrm{q}_{6}$ | Shift |
| H | $\uparrow$ | 1 | h | L | $q_{0}$ | $\mathrm{q}_{6}$ |  |
| H | $\uparrow$ | h | 1 | L | 9 | $\mathrm{q}_{6}$ |  |
| H | $\uparrow$ | h | h | H | 9 | $\mathrm{q}_{6}$ |  |

$H=$ High voltage level
$h=$ High voltage level one set-up tıme prior to the Low-to-High clock transition
L = Low voltage level
I = Low voltage level one set-up tume prior to the Low-to-High clock transition
$q_{n}=$ Lower case letters indıcate the state of the referenced input (or output) on setup time prior to the Low-to-High clock transition
$X=$ Don't care
$\uparrow=$ Low-to-High clock transition

## APPLICATION



NOTES:
The 'ALS164 can be cascaded to form synchronous shift registers of any length. Here, two devices are combined to form a 16 -bit shift register.

ABSOLUTE MAXIMUM RATINGS (Operation beyond the limits set forth in this table may impair the useful life of the device. Unless otherwise noted these limits are over the operating free-air temperature range.)

| SYMBOL | PARAMETER | RATING | UNIT |
| :--- | :--- | :---: | :---: |
| $\mathrm{V}_{\text {CC }}$ | Supply voltage | -0.5 to +7.0 | V |
| $\mathrm{~V}_{\text {IN }}$ | Input voltage | -0.5 to +7.0 | V |
| $\mathrm{I}_{\text {IN }}$ | Input current | -30 to +5 | mA |
| $\mathrm{~V}_{\text {OUT }}$ | Voltage applied to output in High output state | -0.5 to $+\mathrm{V}_{\text {CC }}$ | V |
| $\mathrm{I}_{\text {OUT }}$ | Current applied to output in Low output state | 16 | mA |
| $\mathrm{~T}_{\text {A }}$ | Operating free-air temperature range | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |

RECOMMENDED OPERATING CONDITIONS

| SYMBOL | PARAMETER | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Nom | Max |  |
| $V_{\text {cc }}$ | Supply voltage | 4.5 | 5.0 | 5.5 | V |
| $\mathrm{V}_{1 \mathrm{H}}$ | High-level input voltage | 2.0 |  |  | V |
| $\mathrm{V}_{\mathrm{iL}}$ | Low-level input voltage |  |  | 0.8 | V |
| $\mathrm{I}_{\text {K }}$ | Input clamp current |  |  | -18 | mA |
| $\mathrm{I}_{\mathrm{OH}}$ | High-level output current |  |  | -0.4 | mA |
| ${ }_{\mathrm{OL}}$ | Low-level output current |  |  | 8 | mA |
| $\mathrm{T}_{\mathrm{A}}$ | Operating free-air temperature range | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

DC ELECTRICAL CHARACTERISTICS (Over recommended operating free-air temperature range unless otherwise noted.)

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{1}$ |  | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Typ ${ }^{2}$ | Max |  |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage | $\mathrm{V}_{\mathrm{cc}} \pm 10 \%, \mathrm{~V}_{\mathrm{IL}}=\mathrm{MAX}, \mathrm{V}_{\mathrm{IH}}$ | $\mathrm{I}_{\mathrm{OH}}=\mathrm{MAX}$ | $\mathrm{V}_{\mathrm{cc}}{ }^{-2}$ |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \mathrm{V}_{\mathrm{IL}}=\mathrm{MAX}$ | $\mathrm{I}_{\mathrm{OL}}=4 \mathrm{~mA}$ |  | 0.25 | 0.4 | V |
|  |  | $\mathrm{V}_{\mathrm{IH}}=\mathrm{MIN}$ | $\mathrm{I}_{\mathrm{LL}}=8 \mathrm{~mA}$ |  | 0.35 | 0.5 | V |
| $\mathrm{V}_{\mathrm{IK}}$ | Input clamp voltage | $V_{C C}=M I N, I_{1}=I_{I K}$ |  |  |  | -1.5 | V |
| 1 | Input current at maximum input voltage | $V_{c c}=M A X, V_{1}=7.0 \mathrm{~V}$ |  |  |  | 100 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{IH}}$ | High-level input current | $V_{C C}=M A X, V_{1}=2.7 \mathrm{~V}$ |  |  |  | 20 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{1 L}$ | Low-level input current | $V_{c C}=\mathrm{MAX}, \mathrm{V}_{1}=0.4 \mathrm{~V}$ |  |  |  | -0.1 | mA |
| $10^{3}$ | Output current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \mathrm{V}_{\mathrm{O}}=2.25 \mathrm{~V}$ |  | -30 |  | -112 | mA |
| $\mathrm{I}_{\mathrm{cc}}$ | Supply current (total) | $V_{c c}=M A X$ |  |  | 10 |  | mA |

## NOTES:

1. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type.
2. All typical values are at $V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{A}=25^{\circ} \mathrm{C}$.
3. The output condtions have been chosen to produce a current that closely approximates one half of the true short-cirut output current, los.

## Shift Register

## AC ELECTRICAL CHARACTERISTICS

| SYMBOL | PARAMETER | TEST CONDITION | LImits |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} T_{A}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ V_{C C}=5 \mathrm{~V} \pm 10 \% \\ C_{L}=50 \mathrm{pF} \\ R_{L}=500 \Omega \end{gathered}$ |  |  |
|  |  |  | Min | Max |  |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Clock frequency | Waveform 1 | 45 |  | MHz |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation delay $C P$ to $Q_{n}$ | Waveform 1 | $\begin{aligned} & 3.0 \\ & 4.0 \end{aligned}$ | $\begin{aligned} & 12.0 \\ & 12.0 \end{aligned}$ | ns |
| $\mathrm{t}_{\mathrm{PHL}}$ | Propagation delay $\overline{M R}$ to $Q_{n}$ | Waveform 2 | 2.0 | 10.0 | ns |

## AC SETUP REQUIREMENTS

| SYMBOL | PARAMETER | TEST CONDITION |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} T_{A}=0^{\circ} \mathrm{C} t 0+70^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% \\ C_{L}=50 \mathrm{pF} \\ R_{L}=500 \Omega \end{gathered}$ |  |  |
|  |  |  | Min | Max |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{s}}(\mathrm{H}) \\ & \mathrm{t}_{\mathrm{s}}(\mathrm{~L}) \end{aligned}$ | Set-up time $D_{n}$ to CP | Waveform 3 Waveform 3 | $\begin{aligned} & 10.0 \\ & 10.0 \end{aligned}$ |  | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{n}}(\mathrm{H}) \\ & \mathrm{t}_{\mathrm{h}}(\mathrm{~L}) \end{aligned}$ | Hold time $D_{n} \text { to } C P$ | Waveform 3 Waveform 3 | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ |  | ns |
|  | CP Pulse width, High or Low | Waveform 1 Waveform 1 | $\begin{aligned} & 10.0 \\ & 10.0 \\ & \hline \end{aligned}$ |  | ns |
| $t_{w}(\mathrm{~L})$ | $\overline{\mathrm{MR}}$ Pulse width, Low | Waveform 2 | 10.0 |  | ns |
| $\mathrm{t}_{\text {REC }}$ | Recovery time, $\overline{M R}$ to $C P$ | Waveform 2 | 6.0 |  | ns |

AC WAVEFORM


Waveform 3. Data Setup And Hold Times
NOTE: For all waveforms, $\mathrm{V}_{\mathrm{M}}=1.3 \mathrm{~V}$.
The shaded areas indicate when the input is permitted to change for predictable output periormance.

## TEST CIRCUIT AND WAVEFORMS



## Signetics

ALS Products

## 74ALS174

## Flip-Flop

## Hex D Flip-Flops

## Preliminary Specification

## FEATURES

- Six edge-triggered D-type flipflops
- Buffered common Clock
- Buffered, asynchronous Master Reset


## DESCRIPTION

The 74ALS174 has six edge-triggered Dtype flip-flops with individual D inputs and Q outputs. The common buffered Clock (CP) and Master Reset ( $\overline{\mathrm{MR}}$ ) inputs load and reset (clear) all flip-flops simultaneously.

The register is fully edge-triggered. The state of each D input, one setup time before the Low-to-High clock transition is transferred to the corresponding flip-flop's Q output.

All Q outputs will be forced Low independent of Clock or Data inputs by a Low voltage level on the $\overline{M R}$ input. The device is useful for applications where true outputs only are required, and the Clock and Master Reset are common to all storage elements.

## ORDERING INFORMATION

NOTE:

| TYPE | ${\text { TYPICAL } \mathbf{f}_{\text {MAX }}}$ | TYPICAL SUPPLY CURRENT <br> (TOTAL) |
| :---: | :---: | :---: |
| 74 ALS 174 | 60 MHz | 11 mA |


| PACKAGES | COMMERCIALRANGE <br> $\mathbf{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% ; \mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| :---: | :---: |
| 16 -Pin Plastic DIP | 74 ALS 174 N |
| 16 -Pin Plastic SO | 74 ALS 174 D |

INPUT AND OUTPUT LOADING AND FAN-OUT TABLE

| PINS | DESCRIPTION | 74ALS(U.L.) <br> HIGH/LOW | LOADVALUE <br> HIGH/LOW |
| :--- | :--- | :---: | :---: |
| $\mathrm{D}_{0}-\mathrm{D}_{5}$ | Data inputs | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| CP | Clock Pulse input (active rising edge) | $1.0 / 1.0$ | $20 \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| $\overline{M R}$ | Master Reset input(active-Low) | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| $Q_{0}-Q_{5}$ | Outputs | $20 / 80$ | $0.4 \mathrm{~mA} / 8 \mathrm{~mA}$ |

One (1.0) ALS Unit Load is defined as: $20 \mu \mathrm{~A}$ in the High state and 0.1 mA in the Low state.

PIN CONFIGURATION


LOGIC SYMBOL


LOGIC SYMBOL(IEEE/IEC)


## Flip-Flop

## LOGIC DIAGRAM



## FUNCTION TABLE

| I NPUTS |  |  | OUTPUTS | OPERATING MODE |
| :---: | :---: | :---: | :---: | :---: |
| $\overline{\text { MR }}$ | CP | D | $\mathbf{Q}_{\boldsymbol{n}}$ |  |
| L | X | X | L | Reset (clear) |
| H | $\uparrow$ | h | H | Load "1" |
| $H$ | $\uparrow$ | I | L | Load "0" |

$H$ = High voltage level
$\mathrm{L}=$ Low voltage level
$\mathrm{X}=$ Don't care
$\uparrow=$ Low-to-High Clock transition
$h=$ High voltage level one set-up time prior to the Low-to-High Clock transition.
$I=$ Low voltage level one set-up time prior to the Low-to-High Clock transition.
ABSOLUTE MAXIMUM RATINGS (Operation beyond the limits set forth in this table may impair the useful life of the device. Unless otherwise noted these limits are over the operating free-air temperature range.)

| SYMBOL | PARAMETER | RATING | UNIT |
| :--- | :--- | :---: | :---: |
| $V_{\text {CC }}$ | Supply voltage | -0.5 to +7.0 | V |
| $\mathrm{~V}_{\text {IN }}$ | Input voltage | -0.5 to +7.0 | V |
| $\mathrm{I}_{\text {IN }}$ | Input current | -30 to +5 | mA |
| $\mathrm{~V}_{\text {OUT }}$ | Voltage applied to output in High output state | -0.5 to $+\mathrm{V}_{\mathrm{CC}}$ | V |
| $\mathrm{I}_{\text {OUT }}$ | Current applied to output in Low output state | 16 | mA |
| $\mathrm{~T}_{\text {A }}$ | Operating free-air temperature range | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |

## RECOMMENDED OPERATING CONDITIONS

| SYMBOL | PARAMETER | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Nom | Max |  |
| $\mathrm{V}_{\mathrm{cc}}$ | Supply voltage | 4.5 | 5.0 | 5.5 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | High-level input voltage | 2.0 |  |  | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Low-level input voltage |  |  | 0.8 | V |
| $\mathrm{I}_{\text {IK }}$ | Input clamp current |  |  | -18 | mA |
| ${ }^{\mathrm{OH}}$ | High-level output current |  |  | -0.4 | mA |
| $\mathrm{I}_{\mathrm{OL}}$ | Low-level output current |  |  | 8 | mA |
| $\mathrm{T}_{\mathrm{A}}$ | Operating free-air temperature range | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

## Flip-Flop

DC ELECTRICAL CHARACTERISTICS (Over recommended operating free-air temperature range unless otherwise noted.)

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{1}$ |  | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Typ ${ }^{2}$ | Max |  |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level outputvoltage | $\mathrm{V}_{\mathrm{cc}} \pm 10 \%, \mathrm{~V}_{\mathrm{l}}=\mathrm{MAX}, \mathrm{V}_{\mathrm{it}}$ | ${ }_{H}=$ MAX | $\mathrm{V}_{\mathrm{cc}} \mathrm{C}^{-2}$ |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \mathrm{V}_{\mathrm{IL}}=\mathrm{MAX}$ | $\mathrm{I}_{\mathrm{OL}}=4 \mathrm{~mA}$ |  | 0.25 | 0.4 | V |
|  |  | $\mathrm{V}_{\mathrm{IH}}=\mathrm{MIN}$ | $\mathrm{I}_{\mathrm{OL}}=8 \mathrm{~mA}$ |  | 0.35 | 0.5 | V |
| $\mathrm{V}_{\mathrm{IK}}$ | Input clamp voltage | $V_{C C}=M I N, I_{1}=I_{1 K}$ |  |  |  | -1.5 | V |
| 1 | Input current at maximum input voltage | $V_{C C}=M A X, V_{1}=7.0 \mathrm{~V}$ |  |  |  | 100 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {IH }}$ | High-level input current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \mathrm{V}_{1}=2.7 \mathrm{~V}$ |  |  |  | 20 | $\mu \mathrm{A}$ |
| 111 | Low-level input current | $V_{c c}=$ MAX, $V_{1}=0.4 \mathrm{~V}$ |  |  |  | -0.1 | mA |
| $10^{3}$ | Output current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \mathrm{V}_{\mathrm{O}}=2.25 \mathrm{~V}$ |  | -30 |  | -112 | mA |
| ${ }^{\text {cc }}$ | Supply current (total) | $\mathrm{V}_{\mathrm{cc}}=\mathrm{MAX}$ |  |  | 11 | 19 | mA |

NOTES:

1. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type.
2. All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
3. The output conditions have been chosen to produce a current that closely approximates one half of the true short-ciruit output current, $l_{o s}$.

## AC ELECTRICAL CHARACTERISTICS

| SYMBOL | PARAMETER | TEST CONDITION | LIMITS |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} T_{A}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ V_{C C}=5 \mathrm{~V} \pm 10 \% \\ C_{L}=50 \mathrm{pF} \\ R_{L}=500 \Omega \end{gathered}$ |  |  |
|  |  |  | Min | Max |  |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Clock frequency | Waveform 1 | 50 |  | MHz |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation delay CP to $\mathrm{Q}_{n}$ | Waveform 1 | $\begin{aligned} & 3.0 \\ & 5.0 \end{aligned}$ | $\begin{aligned} & 15.0 \\ & 17.0 \end{aligned}$ | ns |
| ${ }_{\text {P }}$ | Propagation delay $\overline{M R}$ to $Q_{n}$ | Waveform 2 | 8.0 | 23.0 | ns |

## AC SETUP REQUIREMENTS

| SYMBOL | PARAMETER | TEST CONDITION |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} \mathrm{T}_{A_{A}}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ R_{\mathrm{L}}=500 \Omega \end{gathered}$ |  |  |
|  |  |  | Min | Max |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{s}}(\mathrm{H}) \\ & \mathrm{t}_{\mathrm{s}}(\mathrm{~L}) \end{aligned}$ | Set-up time $D_{n}$ to CP | Waveform 3 Waveform 3 | $\begin{aligned} & 10.0 \\ & 10.0 \end{aligned}$ |  | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{h}}(\mathrm{H}) \\ & \mathrm{t}_{\mathrm{h}}(\mathrm{~L}) \end{aligned}$ | Hold time $D_{n}$ to CP | Waveform 3 Waveform 3 | $\begin{aligned} & 0 \\ & 0 \\ & \hline \end{aligned}$ |  | ns |
| $\begin{aligned} & \mathrm{w}_{\mathrm{w}}^{\mathrm{w}}(\mathrm{H}) \\ & \mathrm{w}^{(\mathrm{L})} \end{aligned}$ | CP Pulse width, High or Low | Waveform 1 Waveform 1 | $\begin{aligned} & 10.0 \\ & 10.0 \end{aligned}$ |  | ns |
| $t_{\text {w }}($ L $)$ | $\overline{\mathrm{MR}}$ Pulse width, Low | Waveform 2 | 10.0 |  | ns |
| $\mathrm{t}_{\text {rec }}$ | Recovery time, $\overline{\mathrm{MR}}$ to CP | Waveform 2 | 6.0 |  | ns |

## AC WAVEFORM



Waveform 1. Propagation Delay, Clock Input To Output, Clock Pulse Width, and Maximum Clock Frequency


Waveform 2. Master Reset Pulse Width, Master Reset to Output Delay and Master Reset to Clock Recovery Time


Waveform 3. Data Setup And Hold Times

NOTE: For all waveforms, $\mathrm{V}_{\mathrm{M}}=1.3 \mathrm{~V}$.
The shaded areas indicate when the input is permitted to change for predictable output performance.

## TEST CIRCUIT AND WAVEFORMS



Test Circuit for Totem-Pole Outputs
DEFINITIONS
$R_{L}=$ Load resistor; see AC CHARACTERISTICS for value.
$C_{L}=$ Load capacitance includes jig and probe capacitance; see AC CHARACTERISTICS for value.
$R_{T}=$ Termination resistance should be equal to $Z_{O U T}$ of pulse generators.


Input Pulse Definition

| FAMILY | INPUT PULSE REQUIREMENTS |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Amplitude | Rep. Rate | $\mathbf{t}^{\mathbf{w}}$ | $\mathbf{t}_{\text {TLH }}$ | $\mathbf{t}_{\text {THL }}$ |
| 74 ALS | 3.5 V | 1 MHz | 500 ns | 2.0 ns | 2.0 ns |

## Signetics

74ALSI75

## Flip-Flop

Quad D Flip-Flops
Preliminary Specification

## ALS Products

FEATURES

- Four edge-triggered D flip- flops
- Buffered common Clock
- Buffered, asynchronous Master Reset
-True and complementary outputs


## DESCRIPTION

The 74ALS175 is a quad, edge-triggered D-type flip-flops with individual D inputs and both Q and $\overline{\mathrm{Q}}$ outputs. The common buffered Clock (CP) and Master Reset $(\overline{\mathrm{MR}})$ inputs load and reset (clear) all flipflops simultaneously.

The register is fully edge-triggered. The state of each Dinput, one setuptime before the Low-to-High clock transition is transferred to the corresponding flip-flop's Q output.

All Q outputs will be forced Low independent of Clock or Data inputs by a Low voltage level on the $\overline{M R}$ input. The device is useful for applications where both trueand complement outputs are required, and the Clock and Master Reset are common to all storage elements.

| TYPE | TYPICAL $\mathrm{f}_{\text {MAX }}$ | TYPICAL SUPPLY CURRENT <br> (TOTAL) |
| :---: | :---: | :---: |
| 74 ALS 175 | 60 MHz | 11 mA |

## ORDERING INFORMATION

| PACKAGES | COMMERCIALRANGE <br>  <br> CO <br> $=5 \mathrm{~V} \pm 10 \% ; \mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| :---: | :---: |
| 16 -Pin Plastic DIP | 74 ALS 175 N |
| 16-PIn Plastic SO | 74 ALS 175 D |

INPUT AND OUTPUT LOADING AND FAN-OUT TABLE

| PINS | DESCRIPTION | 74ALS(U.L.) <br> HIGH/LOW | LOADVALUE <br> HIGH/LOW |
| :--- | :--- | :---: | :---: |
| $\mathrm{D}_{0}-\mathrm{D}_{3}$ | Data inputs | $10 / 10$ | $20 \mu \mathrm{~A} / 01 \mathrm{~mA}$ |
| CP | Clock Pulse input <br> (active rising edge) | $10 / 10$ | $20 \mathrm{~A} / 01 \mathrm{~mA}$ |
| $\overline{\mathrm{MR}}$ | Master Reset input <br> (active-Low) | $10 / 1.0$ | $20 \mu \mathrm{~A} / 01 \mathrm{~mA}$ |
| $\mathrm{Q}_{0}-\mathrm{Q}_{3}$ | True outputs | $20 / 80$ | $04 \mathrm{~mA} / 8 \mathrm{~mA}$ |
| $\overline{\mathrm{Q}}_{0}-\bar{Q}_{3}$ | Complementary outputs | $20 / 80$ | $04 \mathrm{~mA} / 8 \mathrm{~mA}$ |

NOTE:
One (1.0) ALS Unit Load is defined as $20 \mu \mathrm{~A}$ in the High state and 01 mA in the Low state

## PIN CONFIGURATION



LOGIC SYMBOL


LOGIC SYMBOL(IEEE/IEC)


Flip-Flop

LOGIC DIAGRAM


## FUNCTION TABLE

| OPERATING MODE | INPUTS |  |  | OUTPUTS |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\overline{M R}$ | $\mathbf{C P}$ | $\mathbf{D}_{\mathbf{n}}$ | $\mathbf{Q}_{\boldsymbol{n}}$ | $\overline{\mathbf{Q}}_{\mathbf{n}}$ |
| Reset (clear) | L | X | X | L | H |
| Load "1" | H | $\uparrow$ | h | H | L |
| Load "0" | H | $\uparrow$ | I | L | H |

$H=$ High voltage level
$\mathrm{L}=$ Low voltage level
$\mathrm{X}=$ Don't care
$\uparrow=$ Low-to-High Clock transition
$h=$ High voltage level one set-up time prior to the Low-to-High Clock transition.
I = Low voltage level one set-up time prior to the Low-to-High Clock transition.
ABSOLUTE MAXIMUM RATINGS (Operation beyond the limits set forth in this table may impair the useful life of the device Unless otherwise noted these limits are over the operating free-air temperature range.)

| SYMBOL | PARAMETER | RATING | UNIT |
| :--- | :--- | :---: | :---: |
| $\mathrm{V}_{\text {CC }}$ | Supply voltage | -0.5 to +7.0 | V |
| $\mathrm{~V}_{\text {IN }}$ | Input voltage | -0.5 to +7.0 | V |
| $\mathrm{I}_{\text {IN }}$ | Input current | -30 to +5 | mA |
| $\mathrm{~V}_{\text {OUT }}$ | Voltage applied to output in High output state | -0.5 to $+\mathrm{V}_{\text {CC }}$ | V |
| $\mathrm{I}_{\text {OUT }}$ | Current applied to output in Low output state | 16 | mA |
| $\mathrm{~T}_{\text {A }}$ | Operating free-air temperature range | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |

RECOMMENDED OPERATING CONDITIONS

| SYMBOL | PARAMETER | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Nom | Max |  |
| $\mathrm{V}_{\mathrm{cc}}$ | Supply voltage | 45 | 5.0 | 55 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | High-level input voltage | 2.0 |  |  | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Low-level input voltage |  |  | 0.8 | V |
| $\mathrm{I}_{\mathrm{IK}}$ | Input clamp current |  |  | -18 | mA |
| ${ }^{1} \mathrm{OH}$ | High-level output current |  |  | -0.4 | mA |
| $\mathrm{I}_{\mathrm{OL}}$ | Low-level output current |  |  | 8 | mA |
| $\mathrm{T}_{\text {A }}$ | Operating free-arr temperature range | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

DC ELECTRICAL CHARACTERISTICS (Over recommended operating free-air temperature range unless otherwise noted.)

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{1}$ |  | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Typ ${ }^{2}$ | Max |  |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage | $\mathrm{V}_{\mathrm{CC}}{ }^{ \pm 10 \%}, \mathrm{~V}_{\mathrm{IL}}=\mathrm{MAX}, \mathrm{V}_{\mathrm{IH}}=\mathrm{MIN}, \mathrm{I}_{\mathrm{OH}}=\mathrm{MAX}$ |  | $\mathrm{V}_{\mathrm{cc}} \mathrm{C}^{-2}$ |  |  | v |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \mathrm{V}_{\mathrm{IL}}=\mathrm{MAX}$ | $\mathrm{I}_{\mathrm{OL}}=4 \mathrm{~mA}$ |  | 0.25 | 04 | V |
|  |  | $\mathrm{V}_{1 H}=\mathrm{MIN}$ | $\mathrm{I}_{\mathrm{OL}}=8 \mathrm{~mA}$ |  | 0.35 | 0.5 | V |
| $\mathrm{V}_{\mathrm{IK}}$ | Input clamp voltage | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \mathrm{I}_{1}=\mathrm{I}_{\mathrm{IK}}$ |  |  |  | -1.5 | V |
| 1 | Input current at maximum input voltage | $V_{c c}=\mathrm{MAX}, \mathrm{V}_{1}=7.0 \mathrm{~V}$ |  |  |  | 100 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {IH }}$ | High-level input current | $V_{C C}=M A X, V_{1}=27 \mathrm{~V}$ |  |  |  | 20 | $\mu \mathrm{A}$ |
| $1 / 1$ | Low-level input current | $V_{c c}=\mathrm{MAX}, \mathrm{V}_{1}=0.4 \mathrm{~V}$ |  |  |  | -0.1 | mA |
| $1_{0}^{3}$ | Output current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \mathrm{V}_{\mathrm{O}}=2.25 \mathrm{~V}$ |  | -30 |  | -112 | mA |
| $\mathrm{I}_{\mathrm{cc}}$ | Supply current (total) | $V_{C C}=M A X$ |  |  | 9 | 14 | mA |

## NOTES:

1. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type.

2 All typical values are at $V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
3 The output conditions have been chosen to produce a current that closely approximates one half of the true short-ciruit output current, I OS•

## AC ELECTRICAL CHARACTERISTICS

| SYMBOL | PARAMETER | TEST CONDITION |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} T_{A}=0^{\circ} \mathrm{C} t 0+70^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% \\ C_{L}=50 \mathrm{pF} \\ R_{L}=500 \Omega \end{gathered}$ |  |  |
|  |  |  | Min | Max |  |
| ${ }_{\text {max }}$ | Maximum Clock frequency | Waveform 1 | 50 |  | MHz |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHLL}} \\ & \hline \end{aligned}$ | Propagation delay $C P$ to $Q_{n}$ or $\bar{Q}_{n}$ | Waveform 1 | $\begin{aligned} & 3.0 \\ & 5.0 \end{aligned}$ | $\begin{aligned} & 15.0 \\ & 170 \end{aligned}$ | ns |
| $\mathrm{t}_{\mathrm{PLH}}$ | Propagation delay $\overline{M R}$ to $Q_{n}$ | Waveform 2 | 5.0 | 180 | ns |
| $\mathrm{t}_{\mathrm{PHL}}$ | Propagation delay $\overline{M R}$ to $\bar{Q}_{n}$ | Waveform 2 | 80 | 23.0 | ns |

## AC SETUP REQUIREMENTS

| SYMBOL | PARAMETER | TEST CONDITION | LIMITS |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} T_{A}=0^{\circ} \mathrm{C} 10+70^{\circ} \mathrm{C} \\ \mathrm{v}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ R_{L}=500 \Omega \end{gathered}$ |  |  |
|  |  |  | Min | Max |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{s}}(\mathrm{H}) \\ & \mathrm{t}_{\mathrm{s}}(\mathrm{~L}) \end{aligned}$ | Set-up time $D_{n}$ to CP | Waveform 3 Waveform 3 | $\begin{aligned} & 10.0 \\ & 10.0 \end{aligned}$ |  | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{h}}(\mathrm{H}) \\ & \mathrm{t}_{\mathrm{h}}(\mathrm{~L}) \end{aligned}$ | Hold time $D_{n}$ to CP | Waveform 3 Waveform 3 | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ |  | ns |
| $\begin{gathered} t_{w}^{w}(\mathrm{H}) \\ \mathbf{w}_{\mathbf{w}}^{(L)} \\ \hline \end{gathered}$ | CP Pulse width, High or Low | Waveform 1 Waveform 1 | $\begin{aligned} & 100 \\ & 10.0 \end{aligned}$ |  | ns |
| $t_{\text {w }}\left(\right.$ L ${ }^{\text {l }}$ | $\overline{\mathrm{MR}}$ Pulse width, Low | Waveform 2 | 10.0 |  | ns |
| $\mathrm{t}_{\text {rec }}$ | Recovery time, $\overline{\mathrm{MR}}$ to CP | Waveform 2 | 6.0 |  | ns |

## Flip-Flop

AC WAVEFORM



Waveform 2. Master reset to output delay, reset pulse width, and master reset to clock recovery time


Waveform 3. Data setup time and hold times

## TEST CIRCUIT AND WAVEFORMS



## Test Circuit for Totem-Pole Outputs

DEFINITIONS
$R_{L}=$ Load resistor; see AC CHARACTERISTICS for value.
$C_{L}=$ Load capacitance includes jig and probe capacitance; see AC CHARACTERISTICS for value.
$R_{T}=$ Termination resistance should be equal to $Z_{O U T}$ of pulse generators.


Input Pulse Definition

| FAMILY | INPUT PULSE REQUIREMENTS |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Amplitude | Rep. Rate | $\mathbf{t}^{\mathbf{w}}$ | $\mathbf{t}^{\text {TLH }}$ | $\mathbf{t}^{\text {THL }}$ |
| 74 ALS | 3.5 V | 1 MHz | 500 ns | 2.0 ns | 2.0 ns |

## Signetics

## ALS Products

## FEATURES

- Synchronous, reversible counting
- Asynchronous parallel load capability
- Cascadable without external logic
- Single up/down control input


## DESCRIPTION

The 74ALS191 is a presettable 4-bit Binary up/down Counter. It contains four edge-triggered master/slave flip-flops with internal gating and steering logic to provide asynchronous preset and synchronous count up and count down operations. Asynchronous parallel load capability permits the counter to preset to any desired number. Information present on the parallel data inputs $\left(D_{0}-D_{3}\right)$ is loaded into the counter and appears on the outputs when the parallel load ( $\overline{\mathrm{PL}}$ ) input is Low.This operation overrides the counting function. Counting is inhibited by a High level on the count enable ( $\overline{C E}$ ) input. When $\overline{C E}$ is Low, internal state changes are initiated. Overflow/ underflow indications are provided by two types of outputs, the Terminal Count (TC) and Ripple Clock ( $\overline{\mathrm{RC}}$ ).

The TC output is normally Low and goes High when the count reaches zero in the countdown mode or "15" in the count up mode. The TC output will remain High until a state change occurs, either by counting or presetting, or

## 74ALS191 <br> Counter

## Up/Down Binary Counter With Reset and Ripple Clock Preliminary Specification

| TYPE | ${\text { TYPICAL } \mathrm{f}_{\text {MAX }}}^{\text {TYPICAL SUPPLY CURRENT }}$ |
| :---: | :---: | :---: |
| (TOTAL) |  |

## ORDERING INFORMATION

| PACKAGES | COMMERCIALRANGE <br> $\mathbf{C C}$ <br> $=5 \mathrm{~V} \pm 10 \% ; \mathrm{T}_{\mathbf{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| :---: | :---: |
| 16-Pin Plastic Dip | 74 ALS 191 N |
| 16-Pin Plastic SO | 74ALS191D |

INPUT AND OUTPUT LOADING AND FAN-OUT TABLE

| PINS | DESCRIPTION | 74ALS(U.L.) <br> HIGH/LOW | LOADVALUE <br> HIGH/LOW |
| :---: | :--- | :---: | :---: |
| $\mathrm{D}_{0}-\mathrm{D}_{3}$ | Data inputs | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| $\overline{\mathrm{CE}}$ | Count enable input (active Low) | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| CP | Clock input (active rising edge) | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| $\overline{\mathrm{PL}}$ | Asynchronous parallel load control input <br> (active Low) | $1.0 / 1.0$ | $20 \mu \mathrm{~A} 0.1 \mathrm{~mA}$ |
| $\bar{U} / \mathrm{D}$ | Up/Down count control input | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| $\mathrm{Q}_{0}-\mathrm{Q}_{3}$ | Flip-flop outputs | $20 / 80$ | $0.4 \mathrm{~mA} / 8 \mathrm{~mA}$ |
| $\overline{\mathrm{RC}}$ | Ripple clock output (active Low) | $20 / 80$ | $0.4 \mathrm{~mA} / 8 \mathrm{~mA}$ |
| TC | Terminal count output | $20 / 80$ | $0.4 \mathrm{~mA} / 8 \mathrm{~mA}$ |

NOTE:
One (1.0) ALS Unit Load is defined as: $20 \mu \mathrm{~A}$ in the High state and 0.1 mA in the Low state.
until $\bar{U} / D$ is changed. TC output should not be used as a clock signal because it is subject todecoding spikes. The TC signal is used internally to enable the $\overline{R C}$ output,. When TC is

High and $\overline{C E}$ is Low, the $\overline{R C}$ follows the clock pulse. The $\overline{R C}$ output essentially duplicates the Low clock pulse width, although delayed in time by two gate delays.

PIN CONFIGURATION


## LOGIC SYMBOL



## LOGIC SYMBOL(IEEE/IEC)



LOGIC DIAGRAM


MODE SELECTION FUNCTION TABLE

| INPUTS |  |  |  |  | OUTPUT | OPERATING MODE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{\text { PL }}$ | $\bar{U} / \mathrm{D}$ | $\overline{\text { CE }}$ | CP | $\mathrm{D}_{\mathrm{n}}$ | $Q_{n}$ |  |
| $\begin{aligned} & L \\ & L \end{aligned}$ | $\begin{array}{r} \mathrm{X} \\ \mathrm{X} \\ \hline \end{array}$ | $\begin{aligned} & x \\ & x \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{H} \end{aligned}$ | Parallel load |
| H | L | 1 | $\uparrow$ | X | Count up | Count up |
| H | H | 1 | $\uparrow$ | X | Count down | Count down |
| H | X | H | X | X | No change | Hold (do nothing) |

TC and $\overline{\mathrm{RC}}$ FUNCTION TABLE

| INPUTS |  |  | TERMINAL COUNT STATE |  |  |  | OUTPUTS |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\bar{U} / \mathrm{D}$ | $\overline{C E}$ | CP | $Q_{0}$ | $Q_{1}$ | $Q_{2}$ | $\mathrm{Q}_{3}$ | TC | $\overline{\mathrm{RC}}$ |
| H | H | X | H | H | H | H | L | H |
| L | H | X | H | H | H | H | H | H |
| L | L | リ | H | H | H | H | $\downarrow$ | บ |
| L | H | X | L | L | L | L | L | H |
| H | H | X | L | L | L | L | H | H |
| H | L | บ | L | L | L | L | $\downarrow$ | U |

[^6]
## APPLICATIONS



The 'ALS191 simplifies the design of multistage counters, as indicated in Figures 1a and 1b. In Figure 1a, each $\overline{R C}$ output is used as the clock input for the next higher stage. When the clock input source has limited drive capability this configuration is particulary advantageous, since the clock source drives only the first stage. It is only necessary to inhibit the first stage to prevent counting in all stages, since a High signal on $\overline{\mathrm{CE}}$ inhibits the $\overline{\mathrm{RC}}$ output pulse as indicated in the Mode Select Table. The timing skew between state changes in the first stage and the last stages is represented by the
cumulative delay of the clock as it ripplesthrough the preceding stages. This is a disadvantage of the configuration in some applications.
Figure 1 b shows a method of causing state changes to occur simultaneously in all stages. The $\overline{\mathrm{RC}}$ output signals propagate in ripple fashion and all clock inputs are driven in parallel. The Low state duration of the clock in this configuration must be long enough to allow the negative going edge of the $\overline{R C}$ signal to ripple through to the last stage before the clock goes High. Since the $\overline{R C}$ output of any package
goes High shortly after its clock input goes High, there is no restriction on the High state duration of the clock.
In the Figure 1c, the configuration shown avoids ripple delays and their associated restrictions. The combined TC signals from all the preceding stages forms the $\overline{\mathrm{CE}}$ input signal for given stage. An enable signal signal must also be included in each carry gate in order to inhibit counting. Since the TC output of a given stage is not affected by its own $\overline{\mathrm{CE}}$, the simple scheme of Figure 1a and 1b does not apply.

ABSOLUTE MAXIMUM RATINGS (Operation beyond the limits set forth in this table may impair the useful life of the device. Unless otherwise noted these limits are over the operating free-air temperature range.)

| SYMBOL | PARAMETER | RATING | UNIT |
| :--- | :--- | :---: | :---: |
| $\mathrm{V}_{\text {CC }}$ | Supply voltage | -0.5 to +7.0 | V |
| $\mathrm{~V}_{\text {IN }}$ | Input voltage | -0.5 to +7.0 | V |
| $\mathrm{I}_{\text {IN }}$ | Input current | -30 to +5 | mA |
| $\mathrm{~V}_{\text {OUT }}$ | Voltage applied to output in High output state | -0.5 to $+\mathrm{V}_{\text {CC }}$ | V |
| $\mathrm{I}_{\text {OUT }}$ | Current applied to output in Low output state | 16 | mA |
| $\mathrm{~T}_{\text {A }}$ | Operating free-air temperature range | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage temperature | -65 to +150 | ${ }^{\circ}{ }^{\circ} \mathrm{C}$ |

## RECOMMENDED OPERATING CONDITIONS

| SYMBOL | PARAMETER | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Nom | Max |  |
| $\mathrm{v}_{\mathrm{cc}}$ | Supply voltage | 4.5 | 5.0 | 5.5 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | High-level input voltage | 2.0 |  |  | V |
| $\mathrm{V}_{\mathrm{iL}}$ | Low-level input voltage |  |  | 0.8 | V |
| $\mathrm{I}_{\text {K }}$ | Input clamp current |  |  | -18 | mA |
| ${ }^{1} \mathrm{OH}$ | High-level output current |  |  | -0.4 | mA |
| $\mathrm{I}_{\mathrm{OL}}$ | Low-level output current |  |  | 8 | mA |
| $\mathrm{T}_{\text {A }}$ | Operating free-air temperature range | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

DC ELECTRICAL CHARACTERISTICS (Over recommended operating free-air temperature range unless otherwise noted.)

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{1}$ |  | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Typ ${ }^{2}$ | Max |  |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage | $\mathrm{V}_{\mathrm{Cc}} \pm 10 \%, \mathrm{~V}_{\mathrm{L}}$ | MAX, $\mathrm{V}_{1 \mathrm{H}}=\mathrm{MIN}, \mathrm{I}_{\mathrm{OH}}=-0.4 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{cc}}{ }^{-2}$ |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage | $\begin{aligned} & V_{\mathrm{CC}}=\mathrm{MIN}, \\ & \mathrm{~V}_{\mathrm{IL}}=\mathrm{MAX}, \\ & \mathrm{~V}_{\mathrm{IH}}=\mathrm{MIN} \end{aligned}$ | $\mathrm{I}_{\mathrm{OL}}=4 \mathrm{~mA}$ |  | 0.25 | 0.4 | V |
|  |  |  | $\mathrm{I}_{\mathrm{OL}}=8 \mathrm{~mA}$ |  | 0.35 | 0.5 | V |
| $\mathrm{V}_{\mathrm{IK}}$ | Input clamp voltage | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \mathrm{I}_{1}=I_{\text {IK }}$ |  |  | -0.73 | -1.5 | V |
| 1 | Input current at maximum input voltage | $V_{C C}=\mathrm{MAX}, \mathrm{V}_{1}=7.0 \mathrm{~V}$ |  |  |  | 0.1 | mA |
| $\mathrm{I}_{\mathrm{H}}$ | High-level input current | $\mathrm{V}_{C C}=\mathrm{MAX}, \mathrm{V}_{1}=2.7 \mathrm{~V}$ |  |  |  | 20 | $\mu \mathrm{A}$ |
| IIL | Low-level input current | $V_{C C}=M A X, V_{1}=0.4 \mathrm{~V}$ |  |  |  | -0.1 | mA |
| $1_{0}^{3}$ | Output current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \mathrm{V}_{\mathrm{O}}=2.25 \mathrm{~V}$ |  | -30 |  | -112 | mA |
| ${ }^{\text {cce }}$ | Supply current (total) | $V_{C C}=M A X$ |  |  | 12 | 22 | mA |

## NOTES:

1. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type.
2. All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
3. The output conditions have been chosen to produce a current that closely approximates one half of the true short-ciruit output current, $l_{\text {los }}$.

## Counter

## AC ELECTRICAL CHARACTERISTICS

| SYMBOL | PARAMETER | TEST CONDITION |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} T_{A}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ \mathrm{~V}_{C C}=5 \mathrm{~V} \pm 10 \% \\ C_{L}=50 \mathrm{pF} \\ R_{L}=500 \Omega \end{gathered}$ |  |  |
|  |  |  | Min | Max |  |
| $f_{\text {max }}$ | Maximum clock frequency | Waveform 1 | 30 |  | MHz |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation delay $C P$ to $Q_{n}$ | Waveform 1 | 3 3 | $\begin{aligned} & 18 \\ & 18 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHHL}} \end{aligned}$ | Propagation delay CP to TC | Waveform 1 | $\begin{aligned} & 8 \\ & 8 \end{aligned}$ | $\begin{aligned} & 31 \\ & 31 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation delay CP to RC | Waveform 2 | $\begin{aligned} & 5 \\ & 5 \end{aligned}$ | $\begin{aligned} & 20 \\ & 20 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PH}} \end{aligned}$ | Propagation delay $\overline{C E}$ to $\overline{R C}$ | Waveform 2 | $\begin{aligned} & 4 \\ & 4 \end{aligned}$ | $\begin{aligned} & 18 \\ & 18 \end{aligned}$ | ns |
| $\begin{aligned} & { }^{\mathrm{t}_{\mathrm{PLH}}} \\ & { }^{\mathrm{t}} \mathrm{PHL} \\ & \hline \end{aligned}$ | Propagation delay $\bar{U} / D$ to $\overline{R C}$ | Waveform 2 | $\begin{aligned} & 15 \\ & 10 \end{aligned}$ | $\begin{aligned} & 37 \\ & 28 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & { }_{\mathrm{t}}^{\mathrm{PHLL}} \end{aligned}$ | Propagation delay U/D to TC | Waveform 4 | $\begin{aligned} & 8 \\ & 8 \end{aligned}$ | $\begin{aligned} & 25 \\ & 25 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHLL}} \end{aligned}$ | Propagation delay $D_{n}$ to Any Output | Waveform 3 | $\begin{aligned} & 4 \\ & 4 \end{aligned}$ | $\begin{aligned} & 21 \\ & 21 \end{aligned}$ | ns |
| $\begin{aligned} & \hline \mathrm{t}_{\mathrm{PLH}} \\ & { }_{\mathrm{t}}^{\mathrm{PHL}} \end{aligned}$ | Propagation delay PL to Any Output | Waveform 5 | $\begin{aligned} & 8 \\ & 8 \end{aligned}$ | $\begin{aligned} & 30 \\ & 30 \end{aligned}$ | ns |

## AC SETUP REQUIREMENTS

| SYMBOL | PARAMETER | TEST CONDITION |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} T_{A}=0^{\circ} \mathrm{C} t 0+70^{\circ} \mathrm{C} \\ \mathrm{~V}_{C C}=5 \mathrm{~V} \pm 10 \% \\ C_{L}=50 \mathrm{pF} \\ R_{L}=500 \Omega \end{gathered}$ |  |  |
|  |  |  | Min | Max |  |
| $\mathrm{t}_{s}(\mathrm{H})$ $\mathrm{t}_{s}(\mathrm{~L})$ | Setup time, High or Low $D_{n}$ to $\overline{P L}$ | Waveform 6 | $\begin{aligned} & 20 \\ & 20 \end{aligned}$ |  | ns |
| $t_{h}(H)$ $t_{h}(\mathrm{~L})$ | Hold time, High or Low $D_{n}$ to $\overline{P L}$ | Waveform 6 | 5 5 |  | ns |
| $\mathrm{t}_{\mathrm{s}}(\mathrm{L})$ | Setup time, Low CE to CP | Waveform 6 | 20 |  | ns |
| $t_{h}(\mathrm{~L})$ | Hold time, Low $\overline{\mathrm{CE}}$ to CP | Waveform 6 | 0 |  | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{s}}(\mathrm{H}) \\ & \mathrm{t}_{\mathrm{s}}(\mathrm{~L}) \end{aligned}$ | Setup time, High or Low U/D to CP | Waveform 6 | $\begin{aligned} & 20 \\ & 20 \end{aligned}$ |  | ns |
| $t_{h}(\mathrm{H})$ $t_{h}(\mathrm{~L})$ | Hold time, High or Low $\bar{U} / D$ to $C P$ | Waveform 6 | 0 |  | ns |
|  | CP Pulse width, High or Low | Waveform 1 | $\begin{aligned} & 16.5 \\ & 16.5 \end{aligned}$ |  | ns |
| $t_{w}(\mathrm{~L})$ | $\overline{\mathrm{PL}}$ Pulse width, Low | Waveform 5 | 20 |  | ns |
| $t_{\text {REC }}$ | Recovery time PL to CP | Waveform 5 | 20 |  | ns |

## Counter

## AC WAVEFORMS

$\overline{C E}, C P$
$\bar{U} / D$

$\overline{\mathrm{RC}}, \mathrm{TC}$ $Q_{n}$

$\overline{\mathrm{RC}}$

Waveform 1. Propagation Delay, Clock Input To
Output, Clock Pulse Width, and Maximum Clock Frequency

Waveform 2. Propagation Delay, Clock, Clock Enable or Up/Down to Ripple Clock Output

$\bar{U} / D, D_{n}$


Waveform 3. Propagation Delay, Non-Inverting Path
Waveform 4. Propagation Delay, InvertIng Path


Waveform 5. Parallel Load Pulse Width, Parallel Load to Output Delay and Parallel Load to Clock Recovery Time


Waveform 6. Data Setup And Hold Times

NOTE: For all waveforms, $\mathrm{V}_{\mathrm{M}}=1.3 \mathrm{~V}$.
The shaded areas indicate when the input is permitted to change for predictable output performance.

TEST CIRCUIT AND WAVEFORMS


## Signetics

## ALS Products

## FEATURES

- Synchronous, reversible counting
- Asynchronous parallel load capability
- Cascadable without external logic
- Asynchronous reset (clear)


## DESCRIPTION

The 74ALS193 is a presettable 4-bit Binary up/down Counter. Seperate up/down clocks, $C P_{U}$ and $C P_{D}$ respectively, simplify operation. The outputs change state synchronously with the Low-to-High transition of either Clock input. If the $C P_{Y}$ clock is pulsed while $C P_{D}$ is held High, the device will count up...if $C P_{D} D_{D}^{\text {is pulsed }}$ while $C P_{U}$ is held High, the device will count down. The device can be cleared at any time by the asynchronous reset pin --it may also be loaded in parallel by activating the asynchronous parallel load pin. Inside the device are four master/slave JK flip-flops with the necessary steering logic to provide asynchronous reset, preset load, and synchronous count up and count down functions. One clock must be held High while counting with the other to avoid either counting by two's or not at all, depending on the state of the first JK flip-flop which cannot toggle as long as either clock input is Low. Applications requiring reversible operation must make the reversing decision while the activating clock is High to avoid erroneous counts. The Terminal Count outputs ( $\overline{\mathrm{TC}}_{U}$ and $\overline{\mathrm{TC}}_{\mathrm{D}}$ ) are normally High. When the circuit has reached the maximum count of 15, the next High-to-Low transistion of $C P_{U}$ will cause $\overline{T C}_{U}$

## PIN CONFIGURATION



## 74ALS193 Counter

## Synchronous Presettable 4-Bit Binary Counter With Seperate Up and Down Clocks <br> Preliminary Specification

| TYPE | ${\text { TYPICAL } f_{\text {MAX }}}^{\text {TYPICAL SUPPLY CURRENT }}$ |
| :---: | :---: | :---: |
| (TOTAL) |  |

ORDERING INFORMATION

| PACKAGES | COMMERCIALRANGE <br> $\mathrm{v}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% ; \mathrm{T}_{\mathbf{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| :---: | :---: |
| 16 -Pin Plastic Dip | N74ALS193N |
| 16 -Pin Plastic SO | N74ALS193D |

INPUT AND OUTPUT LOADING AND FAN-OUT TABLE

| PINS | DESCRIPTION | 74ALS(U.L.) <br> HIGH/LOW | LOADVALUE <br> HIGH/LOW |
| :---: | :--- | :---: | :---: |
| $\mathrm{D}_{0}-\mathrm{D}_{3}$ | Data inputs | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| $\mathrm{CP}_{U}$ | Count up clock (active rising edge) | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| $\mathrm{CP}_{\mathrm{D}}$ | Count down clock (active rising edge) | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| $\overline{\mathrm{PL}}$ | Asynchronous parallel load control input <br> (active Low) | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| MR | Asynchronous master reset input | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| $\mathrm{Q}_{0}-\mathrm{Q}_{3}$ | Flip-flop outputs | $20 / 80$ | $0.4 \mathrm{~mA} / 8 \mathrm{~mA}$ |
| $\overline{\mathrm{TC}}_{\mathrm{U}}$ | Terminal count up output (active Low) | $20 / 80$ | $0.4 \mathrm{~mA} / 8 \mathrm{~mA}$ |
| $\overline{\mathrm{TC}}_{\mathrm{D}}$ | Terminal count down output (active Low) | $20 / 80$ | $0.4 \mathrm{~mA} / 8 \mathrm{~mA}$ |

NOTE:
One (1.0) ALS Unit Load is defined as: $20 \mu \mathrm{~A}$ in the High state and 0.1 mA in the Low state.
to go Low. $\overline{T C}_{U}$ will stay Low until $\mathrm{CP}_{U}$ goes High again. Likewise, the $\overline{T C}_{D}$ output will go Low when the circuit is in the zero state and the $C P_{D}$ goes Low. The TC outputs can be used as a clock signal to the next higher order circuit in a multistage counter, but will be delayed by two-gate delays from the original CP signal. When the asynchronous Parallel Load (PL) or

LOGIC SYMBOL


Master Reset (MR) is active it will override the clock inputs, unless the clock is already Low. In that case, the next Low-to-High transition of that clock will be interpreted as a legitimate signal and will be counted.

LOGIC SYMBOL(IEEE/IEC)


Counter

## LOGIC DIAGRAM



## MODE SELECTION TABLE

| INPUTS |  |  |  |  |  |  |  | OUTPUTS |  |  |  |  |  | OPERATING MODE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| MR | $\overline{\text { PL }}$ | $\mathrm{CP}_{\mathbf{U}}$ | $\mathrm{CP}_{\mathrm{D}}$ | D0 | D1 | D2 | D3 | Q0 | Q1 | Q2 | Q3 | $\overline{\mathrm{TC}}_{U}$ | $\overline{\mathrm{TC}}_{\mathrm{D}}$ |  |
| H | X | X | L | X | X | X | X | L | L | L | L | H | L | Reset (clear) |
| H | X | X | H | X | X | X | X | L | L | L | L | H | H |  |
| L | L | H | L | L | L | L | L | L | L | L | L | H | L |  |
| L | L | X | H | L | L | L | L | L | L | L | L | H | H | Parallel load |
| L | L | L | H | H | H | H | H | H | H | H | H | L | H |  |
| L | L | H | X | H | H | H | H | H | H | H | H | H | H |  |
| L | H | $\uparrow$ | H | X | X | X | X |  | Coun |  |  | $\mathrm{H}^{1}$ | H | Count up |
| L | H | H | $\uparrow$ | X | X | X | X |  | Coun | down |  | H | $\mathrm{H}^{2}$ | Count down |

$H=$ High voltage level
$h=$ High voltage level one set-up time prior to the Low-to-High clock transition
$\mathrm{L}=$ Low voltage level
I = Low voltage level one set-up time prior to the Low-to-High clock transition
$X=$ Don't care
$\uparrow=$ Low-to-High clock transition

## NOTES:

1. $\overline{\mathrm{TC}}_{U}=\mathrm{CP}_{\mathrm{U}}$ at terminal count up (HHHH).
2. $\overline{T C}_{D}=C P_{D}$ at terminal count down (LLLL).

FUNCTIONAL WAVEFORMS (Typical reset, load, and count sequences)


| ABSOLUTE MAXIMUM RATINGS |  | (Operation beyond the limits set forth in this table may impair the useful life of the device. Unless otherwise noted these limits are over the operating free-air temperature range.) |  |
| :---: | :---: | :---: | :---: |
| SYMBOL | PARAMETER | RATING | UNIT |
| $\mathrm{V}_{\mathrm{cc}}$ | Supply voltage | -0.5 to +7.0 | V |
| $\mathrm{V}_{\text {IN }}$ | Input voltage | -0.5 to +7.0 | V |
| $\mathrm{I}_{\mathbb{N}}$ | Input current | -30 to +5 | mA |
| $V_{\text {OUT }}$ | Voltage applied to output in High output state | -0.5 to $+V_{\text {CC }}$ | V |
| $\mathrm{I}_{\text {OUt }}$ | Current applied to output in Low output state | 16 | mA |
| $\mathrm{T}_{\mathrm{A}}$ | Operating free-air temperature range | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |

## RECOMMENDED OPERATING CONDITIONS

| SYMBOL | PARAMETER | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Nom | Max |  |
| $\mathrm{V}_{\mathrm{cc}}$ | Supply voltage | 4.5 | 5.0 | 5.5 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | High-level input voltage | 2.0 |  |  | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Low-level input voltage |  |  | 0.8 | V |
| $\mathrm{I}_{\text {IK }}$ | Input clamp current |  |  | -18 | mA |
| $\mathrm{I}_{\mathrm{OH}}$ | High-level output current |  |  | -0.4 | mA |
| $\mathrm{I}_{\mathrm{OL}}$ | Low-level output current |  |  | 8 | mA |
| $\mathrm{T}_{\mathrm{A}}$ | Operating free-air temperature range | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

DC ELECTRICAL CHARACTERISTICS
(Over recommended operating free-air temperature range unless otherwise noted.)

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{1}$ |  | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Typ ${ }^{2}$ | Max |  |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage | $\mathrm{V}_{\mathrm{CC}}{ }^{ \pm 10 \%}$, $\mathrm{V}_{\mathrm{LL}}$ | MAX, $\mathrm{V}_{1 \mathrm{H}}=\mathrm{MIN}, \mathrm{I}_{\mathrm{OH}}=-0.4 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{cc}}{ }^{-2}$ |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \\ & \mathrm{~V}_{\mathrm{IL}}=\mathrm{MAX}, \\ & \mathrm{~V}_{\mathrm{IH}}=\mathrm{MIN} \end{aligned}$ | $\mathrm{I}_{\mathrm{OL}}=4 \mathrm{~mA}$ |  | 0.25 | 0.4 | V |
|  |  |  | $\mathrm{I}_{\mathrm{OL}}=8 \mathrm{~mA}$ |  | 0.35 | 0.5 | V |
| $\mathrm{V}_{\mathrm{IK}}$ | Input clamp voltage | $V_{C C}=M I N, I_{1}=I_{I K}$ |  |  | -0.73 | -1.5 | V |
| 1 | Input current at maximum input voltage | $V_{C C}=M A X, V_{1}=7.0 \mathrm{~V}$ |  |  |  | 0.1 | mA |
| $\mathrm{I}_{\mathbf{H}}$ | High-level input current | $\mathrm{V}_{C C}=\mathrm{MAX}, \mathrm{V}_{1}=2.7 \mathrm{~V}$ |  |  |  | 20 | $\mu \mathrm{A}$ |
| If | Low-level input current | $V_{C C}=\mathrm{MAX}, \mathrm{V}_{1}=0.4 \mathrm{~V}$ |  |  |  | -0.1 | mA |
| $10^{3}$ | Output current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \mathrm{V}_{\mathrm{O}}=2.25 \mathrm{~V}$ |  | -30 |  | -112 | mA |
| ${ }^{\text {c }} \mathrm{C}$ | Supply current (total) | $V_{C C}=M A X$ |  |  | 12 | 22 | mA |

## NOTES:

1. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type.
2. All typical values are at $\mathrm{V}_{C C}=5 \mathrm{~V}, \mathrm{~T}_{A}=25^{\circ} \mathrm{C}$.
3. The output conditions have been chosen to produce a current that closely approximates one half of the true short-ciruit output current, $l_{\text {os }}$.

## AC ELECTRICAL CHARACTERISTICS

| SYMBOL | PARAMETER | TEST CONDITION |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} T_{A}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ \mathrm{~V}_{C C}=5 \mathrm{~V} \pm 10 \% \\ C_{L}=50 \mathrm{pF} \\ R_{L}=500 \Omega \end{gathered}$ |  |  |
|  |  |  | Min | Max |  |
| $f_{\text {MAX }}$ | Maximum clock frequency | Waveform 1 | 30 |  | MHz |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation delay $C P_{U}$ or $C P_{D}$ to $Q_{n}$ | Waveform 1 | 4 | $\begin{aligned} & 19 \\ & 17 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation delay $C P_{U}$ to $\overline{T C}_{U}$ or $C P_{D}$ to $\overline{T C}_{D}$ | Waveform 2 | $\begin{aligned} & 4 \\ & 5 \end{aligned}$ | $\begin{aligned} & 16 \\ & 18 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation delay $\overline{P L}$ to $Q_{n}$ | Waveform 4 | $\begin{aligned} & 8 \\ & 8 \end{aligned}$ | $\begin{aligned} & 30 \\ & 28 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation delay $\overline{\mathrm{PL}}$ to $\mathrm{TC}_{U}$ or $\overline{T C}_{D}$ | Waveform 4 | $\begin{aligned} & \hline 8 \\ & 8 \end{aligned}$ | $\begin{aligned} & 30 \\ & 28 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation delay $D_{n} \text { to } Q_{n}$ | Waveform 3 | $\begin{aligned} & 8 \\ & 8 \end{aligned}$ | $\begin{aligned} & 30 \\ & 28 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & { }^{\mathrm{t}_{\mathrm{PHL}}} \\ & \hline \end{aligned}$ | Propagation delay $\mathrm{D}_{\mathrm{n}}$ to $\mathrm{TC}_{U}$ or $\overline{\mathrm{TC}}_{\mathrm{D}}$ | Waveform 3 | $\begin{aligned} & 8 \\ & 8 \end{aligned}$ | $\begin{aligned} & 30 \\ & 28 \end{aligned}$ | ns |
| ${ }^{\text {tPHL }}$ | Propagation delay MR to $Q_{n}$ | Waveform 4 | $\begin{aligned} & 5 \\ & 5 \end{aligned}$ | $\begin{aligned} & 17 \\ & 17 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation delay MR to $\mathrm{TC}_{U}$ or $\mathrm{TC}_{D}$ | Waveform 4 | $\begin{aligned} & 8 \\ & 8 \end{aligned}$ | $\begin{aligned} & 30 \\ & 28 \end{aligned}$ | ns |

## AC SETUP REQUIREMENTS

| SYMBOL | PARAMETER | TEST CONDITION |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{array}{c\|} \hline T_{A}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% \\ C_{L}=50 \mathrm{pF} \\ R_{L}=500 \Omega \end{array}$ |  |  |
|  |  |  | Min | Max |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{s}}(\mathrm{H}) \\ & \mathrm{t}_{\mathrm{s}}(\mathrm{~L}) \end{aligned}$ | Setup time, High or Low $D_{n}$ to PL | Waveform 6 | $\begin{aligned} & 20 \\ & 20 \end{aligned}$ |  | ns |
| $t_{h}(\mathrm{H})$ $t_{h}(\mathrm{~L})$ | Hold time, High or Low $D_{n}$ to $\overline{P L}$ | Waveform 6 | 5 5 |  | ns |
| $\begin{aligned} & t_{w}(\mathrm{H}) \\ & t_{w}(\mathrm{~L}) \end{aligned}$ | $\mathrm{CP}_{\mathrm{U}}$ or $\mathrm{CP} \mathrm{D}_{\mathrm{D}}$ Pulse width, High or Low | Waveform 1 | $\begin{aligned} & 16.5 \\ & 16.5 \end{aligned}$ |  | ns |
| $t_{w}(L)$ | $C P_{U}$ or $C P_{D}$ Pulse width Low (change of direction) | Waveform 1 | 20 |  | ns |
| $t_{w}(\mathrm{~L})$ | $\overline{\text { PL Pulse width, }}$ Low | Waveform 5 | 20 |  | ns |
| $t_{w}(\mathrm{H})$ | MR Pulse width, High | Waveform 4 | 10 |  | ns |
| $t_{\text {REC }}$ | Recovery time FL to $C P_{U}$ or $C P_{D}$ | Waveform 5 | 20 |  | ns |
| $t_{\text {REC }}$ | Recovery time MR to $\mathrm{CP}_{\mathrm{U}}$ or $\mathrm{CP}_{\mathrm{D}}$ | Waveform 4 | 20 |  | ns |

## AC WAVEFORMS



## TEST CIRCUIT AND WAVEFORMS



## Test Circuit For Totem-Pole Outputs

DEFINITIONS
$R_{L}=$ Load resistor; see AC CHARACTERISTICS for value.
$C_{L}=$ Load capacitance includes jig and probe capacitance; see AC CHARACTERISTICS for value.
$\mathrm{R}_{\mathrm{T}}=$ Termination resistance should be equal to $\mathrm{Z}_{\mathrm{OUT}}$ of pulse generators.


Input Pulse Definition

| FAMILY | INPUT PULSE REQUIREMENTS |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Amplitude | Rep. Rate | $\mathbf{t}^{\mathbf{W}}$ | $\mathbf{t}^{\text {TLH }}$ | $\mathbf{t}^{\text {THL }}$ |
| 74 ALS | 3.5 V | 1 MHz | 500 ns | 2.0 ns | 2.0 ns |

## Signetics

## ALS Products

## FEATURES

- Octal bus interface
- 3-State buffer outputs sink 24mA and source 15 mA
- The -1 version sinks $48 \mathrm{~mA} \mathbf{I}_{\mathrm{OL}}$ within the $\pm 5 \% V_{c c}$ range


## DESCRIPTION

The 74ALS240A is an octal buffer that is ideal for driving bus lines or buffer memory address registers. The outputs are all capable of sinking 24 mA and sourcing up to 15 mA , producing very good capacitive drive characteristics. The device features two Output Enables, $\overline{\mathrm{OE}}_{\mathrm{a}}$ and $\overline{\mathrm{OE}}_{\mathrm{b}}$, each controlling four of the 3 -state outputs. The 74ALS240A-1 sinks 48 mA if the $\mathrm{V}_{\mathrm{CC}}$ is limited to $5.0 \mathrm{~V} \pm 0.25 \mathrm{~V}$.

## 74ALS240A, 74ALS240A-1

## Buffer

Octal Inverter Buffer (3-State)
Product Specification

| TYPE | TYPICAL PROPAGATION <br> DELAY | TYPICAL SUPPLY CURRENT <br> (TOTAL) |
| :---: | :---: | :---: |
| $74 A L S 240 \mathrm{~A}$ | 4.5 ns | 15 mA |
| $74 \mathrm{ALS} 240 \mathrm{~A}-1$ | 4.5 ns | 15 mA |

ORDERING INFORMATION

| PACKAGES | COMMERCIALRANGE <br> $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% ; \mathrm{T}_{A}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| :---: | :---: |
| 20-Pin Plastic DIP | $74 \mathrm{ALS} 240 \mathrm{AN}, 74 \mathrm{ALS} 240 \mathrm{~A}-1 \mathrm{~N}$ |
| 20 -Pin Plastic SOL | $74 \mathrm{ALS} 240 \mathrm{AD}, 74 \mathrm{ALS} 240 \mathrm{~A}-1 \mathrm{D}$ |

INPUT AND OUTPUT LOADING AND FAN-OUT TABLE

| PINS | DESCRIPTION | 74F(U.L.) <br> HIGH/LOW | LOADVALUE <br> HIGH/LOW |
| :--- | :--- | :---: | :---: |
| $\mathrm{I}_{\mathrm{a},} \mathrm{I}_{\mathrm{bn}}$ | Data inputs | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| $\overline{\mathrm{OE}}_{\mathrm{a}} \overline{\mathrm{OE}}_{\mathrm{b}}$ | Output enable inputs (active Low) | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| $\overline{\mathrm{Y}}_{\mathrm{an}}, \overline{\mathrm{Y}}_{\mathrm{bn}}$ | Data outputs | $750 / 240$ | $15 \mathrm{~mA} / 24 \mathrm{~mA}$ |
| $\overline{\mathrm{Y}}_{\mathrm{an}}, \overline{\mathrm{Y}}_{\mathrm{bn}}$ | Data outputs (-1 version) | $750 / 480$ | $15 \mathrm{~mA} / 48 \mathrm{~mA}$ |

NOTE:
One (1.0) ALS Unit Load is defined as: $20 \mu \mathrm{~A}$ in the High state and 0.1 mA in the Low state.

PIN CONFIGURATION


LOGIC SYMBOL


LOGIC SYMBOL (IEEE/IEC)


853-1244-94547

## LOGIC DIAGRAM



FUNCTION TABLE

| INPUTS |  |  |  | OUTPUTS |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{\mathrm{OE}}_{\mathrm{a}}$ | $\mathrm{I}_{\mathrm{a}}$ | $\overline{\mathrm{OE}}_{\mathrm{b}}$ | $\mathrm{I}_{\mathrm{b}}$ | $\bar{Y}_{a}$ | $\bar{Y}_{b}$ |
| $L$ | $L$ | $L$ | $L$ | $H$ | $H$ |
| $L$ | $H$ | $L$ | $H$ | $L$ | $L$ |
| $H$ | $X$ | $H$ | $X$ | $Z$ | $Z$ |

$H=$ High voltage level
L = Low voltage level
$X=$ Don't care
$Z=$ High impedance "off" state

ABSOLUTE MAXIMUM RATINGS (Operation beyond the limits set forth in this table may impair the useful life of the device. Unless otherwise noted these limits are over the operating free-air temperature range.)

| SYMBOL | PARAMETER | RATING | UNIT |
| :--- | :--- | :---: | :---: |
| $\mathrm{V}_{\text {CC }}$ | Supply voltage | -0.5 to +7.0 | V |
| $\mathrm{~V}_{\text {IN }}$ | Input voltage | -0.5 to +7.0 | V |
| $\mathrm{I}_{\text {IN }}$ | Input current | -30 to +5 | mA |
| $\mathrm{~V}_{\text {OUT }}$ | Voltage applied to output in High output state | -0.5 to $+\mathrm{V}_{\text {CC }}$ | V |
| $\mathrm{I}_{\text {OUT }}$ | Current applied to output in Low output state | All versions | 48 |
| $\mathrm{I}_{\text {OUT }}$ | Current applied to output in Low output state | -1 version only | 96 |
| $\mathrm{~T}_{\text {A }}$ | Operating free-air temperature range | 0 to +70 | mA |
| $\mathrm{~T}_{\text {STG }}$ | Storage temperature | -65 to +150 | mA |

## RECOMMENDED OPERATING CONDITIONS

| SYMBOL | PARAMETER |  | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Nom | Max |  |
| $\mathrm{V}_{\mathrm{cc}}$ | Supply voltage |  | 4.5 | 5.0 | 5.5 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | High-level input voltage |  | 2.0 |  |  | V |
| $\mathrm{V}_{\mathrm{iL}}$ | Low-level input voltage |  |  |  | 0.8 | V |
| $\mathrm{I}_{\mathrm{K}}$ | Input clamp current |  |  |  | -18 | mA |
| ${ }^{\text {OH }}$ | High-level output current |  |  |  | -15 | mA |
| $\mathrm{I}_{\mathrm{OL}}$ | Low-level output current | All versions |  |  | 24 | mA |
| $\mathrm{I}_{\mathrm{OL}}$ | Low-level output current | -1 version only |  |  | $48^{1}$ | mA |
| $\mathrm{T}_{\text {A }}$ | Operating free-air temperature range |  | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

## NOTE:

1. The 48 mA limit applies only under the condition of $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \%$.

## Buffer

DC ELECTRICAL CHARACTERISTICS (Over recommended operating free-air temperature range unless otherwise noted.)

| SYMBOL | PARAMETER |  | TEST CONDITIONS ${ }^{1}$ |  |  | LMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ ${ }^{2}$ | Max |  |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage |  |  |  |  | $v_{c c} \pm 10 \%$ | $\begin{aligned} & V_{\mathrm{IL}}=\mathrm{MAX} \\ & \mathrm{~V}_{\mathrm{IH}}=\mathrm{MIN} \end{aligned}$ | $\mathrm{I}_{\mathrm{OH}}=-0.4 \mathrm{~mA}$ | $v_{C C}{ }^{-2}$ |  |  | V |
|  |  |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}$ | $\mathrm{I}_{\mathrm{OH}}=-3 \mathrm{~mA}$ | 2.4 | 3.2 |  |  | V |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-15 \mathrm{~mA}$ | 2.0 |  |  |  | V |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage | All versions |  | $V_{C C}=M I N$ | $\begin{aligned} & V_{\mathrm{IL}}=\mathrm{MAX} \\ & \mathrm{~V}_{\mathrm{IH}}=\mathrm{MIN} \end{aligned}$ | $\mathrm{I}_{\mathrm{OL}}=12 \mathrm{~mA}$ |  | 0.25 | 0.4 | V |
|  |  |  | $\mathrm{I}_{\mathrm{OL}}=24 \mathrm{~mA}$ |  |  |  | 0.35 | 0.5 | V |
|  |  | -1 version | $\mathrm{V}_{\mathrm{CC}}=4.75 \mathrm{~V}$ | $\mathrm{I}_{\mathrm{OL}}=48 \mathrm{~mA}$ |  |  | 0.35 | 0.5 | V |
| $\mathrm{V}_{\mathrm{IK}}$ | Input clamp voltage |  | $V_{C C}=\mathrm{MIN}, \mathrm{I}_{1}=\mathrm{I}_{\mathrm{IK}}$ |  |  |  | -0.73 | -1.5 | V |
| 1 | Input current at maximum input voltage |  | $V_{C C}=M A X, V_{1}=7.0 \mathrm{~V}$ |  |  |  |  | 0.1 | mA |
| $\mathrm{I}_{\mathrm{H}}$ | High-level input current |  | $V_{C C}=M A X, V_{1}=2.7 \mathrm{~V}$ |  |  |  |  | 20 | $\mu \mathrm{A}$ |
| IIL | Low-level input current |  | $V_{C C}=M A X, V_{1}=0.4 \mathrm{~V}$ |  |  |  |  | -0.1 | mA |
| ${ }^{\prime} \mathrm{OZH}$ | Off-state output current High-level voltage applied |  | $V_{C C}=\mathrm{MAX}, \mathrm{V}_{\mathrm{O}}=2.7 \mathrm{~V}$ |  |  |  |  | 20 | $\mu \mathrm{A}$ |
| ${ }^{\text {I OzL }}$ | Off-state output current Low-level voltage applied |  | $V_{C C}=M A X, V_{O}=0.4 V$ |  |  |  |  | -20 | $\mu \mathrm{A}$ |
| ${ }^{\prime}$ | Short-circuit output current ${ }^{3}$ |  | $v_{C C}=M A X, V$ | 2.25 V |  | -30 |  | -112 | mA |
| ${ }^{1} \mathrm{cc}$ | Supply current (total) | $\mathrm{I}_{\mathrm{CCH}}$ | $V_{C C}=M A X$ |  |  |  | 2.5 | 11 | mA |
|  |  | ${ }^{\text {I CCL }}$ |  |  |  |  | 19.5 | 23 | mA |
|  |  | ${ }^{\text {'ccz }}$ |  |  |  |  | 23 | 30 | mA |

NOTES:

1. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type.
2. All typical values are at $V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
3. The output conditions have been chosen to produce current that closely approximates one half of the true short-circuit output current, Ios.

## Buffer

## AC ELECTRICAL CHARACTERISTICS

| SYMBOL | PARAMETER | TEST CONDITION |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} T_{A}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ \mathrm{~V}_{C C}=5 \mathrm{~V} \pm 10 \% \\ C_{L}=50 \mathrm{pF} \\ R_{L}=500 \Omega \end{gathered}$ |  |  |
|  |  |  | Min | Max |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation delay $I_{n}$ to $\bar{Y}_{n}$ | Waveform 1 | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & 9.0 \\ & 9.0 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \end{aligned}$ | Output Enable time to High or Low level | Waveform 2 Waveform 3 | $\begin{aligned} & 2.0 \\ & 3.0 \end{aligned}$ | $\begin{aligned} & 10.0 \\ & 12.0 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \end{aligned}$ | Output Disable time to High or Low level | Waveform 2 Waveform 3 | $\begin{aligned} & 2.0 \\ & 3.0 \end{aligned}$ | $\begin{aligned} & 10.0 \\ & 12.0 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |

## AC WAVEFORMS




Waveform 2. 3-State Output Enable Time To High Level And Output Disable Time From High Level


Waveform 3. 3-State Output Enable Time To Low Level And Output Disable Time From Low Level

NOTE: For all waveforms, $\mathrm{V}_{\mathrm{M}}=1.3 \mathrm{~V}$.

## TEST CIRCUIT AND WAVEFORMS



Test Circuit For 3-State Outputs
SWITCH POSITION

| TEST | SWITCH |
| :---: | :---: |
| ${ }^{t_{\text {PLZ }}}$ | closed <br> ${ }^{t_{\text {PZL }}}$ <br> All other |

DEFINITIONS
$R_{L}=$ Load resistor; see AC CHARACTERISTICS for value.
$C_{L}=$ Load capacitance includes jig and probe capacitance; see AC CHARACTERISTICS for value.
$R_{T}=$ Termination resistance should be equal to $Z_{O U T}$ of pulse generators.

## Signetics

## ALS Products

## FEATURES

- Octal bus interface
- 3-State buffer outputs sink 24 mA and source 15 mA
- The -1 version sinks $48 \mathrm{~mA} \mathrm{I}_{\mathrm{OL}}$ within the $\pm 5 \% V_{c c}$ range


## DESCRIPTION

The 74ALS241A is an octal buffer that is ideal for driving bus lines or buffer memory address registers. The outputs are all capable of sinking 24 mA and sourcing up to 15 mA , producing very good capacitive drive characteristics. The device features two Output Enables, $\overline{O E}_{\mathrm{a}}$ and $\mathrm{OE}_{\mathrm{b}}$, each controlling four of the 3 -state outputs. The 74ALS241A-1 sinks 48 mA if the $\mathrm{CC}_{\mathrm{C}}$ is limited to $5.0 \mathrm{~V} \pm 0.25 \mathrm{~V}$.

## PIN CONFIGURATION



## LOGIC SYMBOL



LOGIC SYMBOL (IEEE/IEC)


## LOGIC DIAGRAM



FUNCTION TABLE

| INPUTS |  |  |  | OUTPUTS |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{\mathrm{OE}}_{\mathbf{a}}$ | $\mathrm{I}_{\mathrm{a}}$ | OE $\mathrm{E}_{\mathrm{b}}$ | $I_{b}$ | $\mathrm{Y}_{\mathrm{a}}$ | $Y_{\text {b }}$ |
| L | L | H | L | L | L |
| L | H | H | H | H | H |
| H | X | L | X | Z | Z |

$H=$ High voltage level
L = Low voltage level
$X=$ Don't care
$Z=$ High impedance "off" state

ABSOLUTE MAXIMUM RATINGS (Operation beyond the limits set forth in this table may impair the useful life of the device. Unless otherwise noted these limits are over the operating free-air temperature range.)

| SYMBOL | PARAMETER | RATING | UNIT |
| :---: | :--- | :---: | :---: |
| $\mathrm{V}_{\text {CC }}$ | Supply voltage | -0.5 to +7.0 | V |
| $\mathrm{~V}_{\text {IN }}$ | Input voltage | -0.5 to +7.0 | V |
| $\mathrm{I}_{\text {IN }}$ | Input current | -30 to +5 | mA |
| $\mathrm{~V}_{\text {OUT }}$ | Voltage applied to output in High output state | -0.5 to $+\mathrm{V}_{\text {CC }}$ | V |
| $\mathrm{I}_{\text {OUT }}$ | Current applied to output in Low output state | All versions | 48 |
| $\mathrm{I}_{\text {OUT }}$ | Current applied to output in Low output state | -1 version only | 96 |
| $\mathrm{~T}_{\text {A }}$ | Operating free-air temperature range | 0 to +70 | mA |
| $\mathrm{~T}_{\text {STG }}$ | Storage temperature | -65 to +150 | mA |

## RECOMMENDED OPERATING CONDITIONS

| SYMBOL | PARAMETER |  | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Nom | Max |  |
| $\mathrm{V}_{\mathrm{cc}}$ | Supply voltage |  | 4.5 | 5.0 | 5.5 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | High-level input voltage |  | 2.0 |  |  | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Low-level input voltage |  |  |  | 0.8 | V |
| $\mathrm{I}_{\mathrm{IK}}$ | Input clamp current |  |  |  | -18 | mA |
| $\mathrm{I}_{\mathrm{OH}}$ | High-level output current |  |  |  | -15 | mA |
| $\mathrm{IOL}^{\text {a }}$ | Low-level output current | All versions |  |  | 24 | mA |
| ${ }_{\mathrm{OL}}$ | Low-level output current | -1 version only |  |  | $48^{1}$ | mA |
| $\mathrm{T}_{\mathrm{A}}$ | Operating free-air temperature range |  | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

## NOTES:

1. The 48 mA limit applies only under the condition of $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \%$.

DC ELECTRICAL CHARACTERISTICS (Over recommended operating free-air temperature range unless otherwise noted.)

| SYMBOL | PARAMETER |  | TEST CONDITIONS ${ }^{1}$ |  |  | UMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ ${ }^{2}$ | Max |  |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage |  |  |  |  | $V_{c c} \pm 10 \%$ | $\begin{aligned} & V_{\mathrm{IL}}=\mathrm{MAX} \\ & V_{\mathrm{IH}}=\mathrm{MIN} \end{aligned}$ | $\mathrm{I}_{\mathrm{OH}}=-0.4 \mathrm{~mA}$ | $v_{C C}{ }^{-2}$ |  |  | v |
|  |  |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}$ | $\mathrm{I}_{\mathrm{OH}}=-3 \mathrm{~mA}$ | 2.4 | 3.2 |  |  | V |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-15 \mathrm{~mA}$ | 2.0 |  |  |  | V |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage | All versions |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}$ | $\begin{aligned} & V_{\mathrm{IL}}=\mathrm{MAX} \\ & \mathrm{~V}_{\mathrm{IH}}=\mathrm{MIN} \end{aligned}$ | $\mathrm{I}_{\mathrm{OL}}=12 \mathrm{~mA}$ |  | 0.25 | 0.4 | V |
|  |  |  | $\mathrm{I}_{\mathrm{OL}}=24 \mathrm{~mA}$ |  |  |  | 0.35 | 05 | V |
|  |  | -1 version | $\mathrm{V}_{C C}=4.75 \mathrm{~V}$ | $\mathrm{I}_{\mathrm{OL}}=48 \mathrm{~mA}$ |  |  | 0.35 | 0.5 | V |
| $\mathrm{V}_{\mathrm{IK}}$ | Input clamp voltage |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \mathrm{I}_{1}=\mathrm{I}_{\mathrm{IK}}$ |  |  |  | -0.73 | -1.5 | V |
| 1 | Input current at maximum input voltage |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \mathrm{V}_{1}=7.0 \mathrm{~V}$ |  |  |  |  | 0.1 | mA |
| ${ }_{1 / H}$ | High-level input current |  | $V_{c C}=M A X, V_{1}=2.7 V$ |  |  |  |  | 20 | $\mu \mathrm{A}$ |
| IIL | Low-level input current |  | $V_{C C}=M A X, V_{1}=0.4 V$ |  |  |  |  | -0.1 | mA |
| ${ }^{\prime} \mathrm{OZH}$ | Off-state current High level voltage applied |  | $V_{C C}=M A X, V_{O}=2.7 \mathrm{~V}$ |  |  |  |  | 20 | $\mu \mathrm{A}$ |
| ${ }^{\prime} \mathrm{OZL}$ | Off-state current Low-level voltage applied |  | $V_{C C}=M A X, V_{O}=0.4 V$ |  |  |  |  | -20 | $\mu \mathrm{A}$ |
| ${ }^{\prime}$ | Short-circuit output current ${ }^{3}$ |  | $V_{c c}=M A X, V_{O}=2.25 \mathrm{~V}$ |  |  | -30 |  | -112 | mA |
| ${ }^{\text {ccc }}$ | Supply current (total) | ${ }^{\text {ICCH }}$ | $V_{C C}=M A X$ |  |  |  | 7 | 15 | mA |
|  |  | ${ }^{\text {c CCL }}$ |  |  |  |  | 21 | 26 | mA |
|  |  | ${ }^{\text {c CCZ }}$ |  |  |  |  | 25 | 30 | mA |

NOTES:

1. For conditions shown as MIN or MAX, use the approprate value specified under recommended operating conditions for the applicable type.
2. All typical values are at $\mathrm{V}_{C C}=5 \mathrm{~V}, \mathrm{~T}_{A}=25^{\circ} \mathrm{C}$.
3. The output conditions have been chosen to produce current that closely approximates one half of the true short-crcuit output current, los-

## AC ELECTRICAL CHARACTERISTICS

| SYMBOL | PARAMETER | TEST CONDITION |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} T_{A}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ \mathrm{~V}_{C C}=5 \mathrm{~V} \pm 10 \% \\ C_{L}=50 \mathrm{pF} \\ R_{L}=500 \Omega \end{gathered}$ |  |  |
|  |  |  | Min | Max |  |
| $\begin{array}{\|l\|} \hline \mathrm{t}_{\mathrm{PLH}} \\ \mathrm{t}_{\mathrm{PHL}} \end{array}$ | Propagation delay $I_{n}$ to $Y_{n}$ | Waveform 1 | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 10.0 \\ & 10.0 \end{aligned}$ | $\begin{aligned} & \hline \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\mathrm{PZH}} \mathrm{t}_{\mathrm{PZL}}$ | Output Enable time to High or Low level | Waveform 2 Waveform 3 | $\begin{aligned} & 1.0 \\ & 2.5 \end{aligned}$ | $\begin{aligned} & 10.0 \\ & 12.0 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \end{aligned}$ | Output Disable time to High or Low level | Waveform 2 Waveform 3 | 1.0 2.5 | $\begin{aligned} & 10.0 \\ & 12.0 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |

## AC WAVEFORMS



## TEST CIRCUIT AND WAVEFORMS



Test Circuit For 3-State Outputs
SWITCH POSITION

| TEST | SWITCH |
| :---: | :---: |
| $\mathrm{t}_{\text {PLZ }}$ | closed <br> tlosed <br> $\mathrm{t}_{\text {PZL }}$ <br> All other |
| closen <br> open |  |

DEFINITIONS
$R_{L}=$ Load resistor; see AC CHARACTERISTICS for value.
$C_{L}=$ Load capacitance includes jig and probe capacitance; see AC CHARACTERISTICS for value.
$R_{T}=$ Termination resistance should be equal to $Z_{O U T}$ of pulse generators.


| FAMILY | INPUT PULSE REQUIREMENTS |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Amplitude | Rep. Rate | ${ }^{\mathbf{t}} \mathrm{W}$ | ${ }^{\mathbf{t}}$ TLH | ${ }^{\mathbf{t}} \mathrm{THL}$ |
| 74 ALS | 3.5 V | 1 MHz | 500 ns | 2.0 ns | 2.0 ns |

## Signetics

## ALS Products

## FEATURES

- Octal bus interface
- 3-State buffer outputs sink 24mA and source 15 mA
- The -1 version sinks $48 \mathrm{~mA} \mathrm{I}_{\mathrm{OL}}$ within the $\pm 5 \% \mathrm{~V}_{\mathrm{cc}}{ }^{\text {range }}$


## DESCRIPTION

The 74ALS244A is an octal buffer that is ideal for driving bus lines or buffer memory address registers. The outputs are all capable of sinking 24 mA and sourcing up to 15 mA , producing very good capacitive drive characteristics. The device features two Output Enables, $\overline{\mathrm{OE}}_{\mathrm{a}}$ and $\overline{\mathrm{OE}}_{\mathrm{b}}$, each controlling four of the 3 -state outputs. The 74ALS244A-1 sinks 48 mA if theV CC is limited to $5.0 \mathrm{~V} \pm 0.25 \mathrm{~V}$.

## PIN CONFIGURATION



LOGIC SYMBOL


LOGIC SYMBOL (IEEE/IEC)


## LOGIC DIAGRAM



FUNCTION TABLE

| INPUTS $^{\prime \prime}$ |  |  |  | OUTPUTS |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{O E}_{a}$ | $I_{a}$ | $\overline{O E}_{b}$ | $I_{b}$ | $Y_{a}$ | $Y_{b}$ |
| $L$ | $L$ | $L$ | $L$ | $L$ | $L$ |
| $L$ | $H$ | $L$ | $H$ | $H$ | $H$ |
| $H$ | $X$ | $H$ | $X$ | $Z$ | $Z$ |

$H=H i g h$ voltage level
L = Low voltage level
$X=$ Don't care
$Z=$ High impedance "off" state

ABSOLUTE MAXIMUM RATINGS (Operation beyond the limits set forth in this table may impair the useful life of the device. Unless otherwise noted these limits are over the operating free-air temperature range.)

| SYMBOL | PARAMETER | RATING | UNIT |
| :--- | :--- | :---: | :---: |
| $V_{\text {CC }}$ | Supply voltage | -0.5 to +7.0 | V |
| $\mathrm{~V}_{\text {IN }}$ | Input voltage | -0.5 to +7.0 | V |
| $\mathrm{I}_{\text {IN }}$ | Input current | -30 to +5 | mA |
| $\mathrm{~V}_{\text {OUT }}$ | Voltage applied to output in High output state | -0.5 to $+\mathrm{V}_{\mathrm{CC}}$ | V |
| $\mathrm{I}_{\text {OUT }}$ | Current applied to output in Low output state | All versions | 48 |
| $\mathrm{I}_{\text {OUT }}$ | Current applied to output in Low output state | -1 version only | 96 |
| $\mathrm{~T}_{\text {A }}$ | Operating free-air temperature range | mA |  |
| $\mathrm{T}_{\text {STG }}$ | Storage temperature | -65 to +150 | mA |

RECOMMENDED OPERATING CONDITIONS

| SYMBOL | PARAMETER |  | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Nom | Max |  |
| $\mathrm{V}_{\mathrm{cc}}$ | Supply voltage |  | 4.5 | 5.0 | 5.5 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | High-level input voltage |  | 2.0 |  |  | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Low-level input voltage |  |  |  | 0.8 | V |
| $\mathrm{I}_{\text {IK }}$ | Input clamp current |  |  |  | -18 | mA |
| $\mathrm{I}_{\mathrm{OH}}$ | High-level output current |  |  |  | -15 | mA |
| ${ }_{\mathrm{OL}}$ | Low-level output current | All versions |  |  | 24 | mA |
| $\mathrm{IOL}^{\text {a }}$ | Low-level output current | -1 version only |  |  | $48{ }^{\prime}$ | mA |
| $\mathrm{T}_{\mathrm{A}}$ | Operating free-air temperature range |  | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

NOTES:

1. The 48 mA limit applies only under the condition of $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \%$.

DC ELECTRICAL CHARACTERISTICS (Over recommended operating free-air temperature range unless otherwise noted.)

| SYMBOL | PARAMETER |  | TEST CONDITIONS ${ }^{1}$ |  |  | UMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ ${ }^{2}$ | Max |  |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage |  |  |  |  | $\mathrm{V}_{\mathrm{CC}} \pm 10 \%$ | $\begin{aligned} & V_{\mathrm{IL}}=\mathrm{MAX} \\ & \mathrm{~V}_{\mathrm{IH}}=\mathrm{MIN} \end{aligned}$ | $\mathrm{I}_{\mathrm{OH}}=-0.4 \mathrm{~mA}$ | $\mathrm{V}_{C C}{ }^{-2}$ |  |  | V |
|  |  |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}$ | $\mathrm{I}_{\mathrm{OH}}=-3 \mathrm{~mA}$ | 2.4 | 3.2 |  |  | V |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-15 \mathrm{~mA}$ | 2.0 |  |  |  | V |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage | All versions |  |  | $\begin{aligned} & V_{\mathrm{IL}}=\mathrm{MAX} \\ & \mathrm{~V}_{\mathrm{IH}}=\mathrm{MIN} \end{aligned}$ | $\mathrm{I}_{\mathrm{OL}}=12 \mathrm{~mA}$ |  | 0.25 | 0.4 | V |
|  |  |  | $V_{C C}=M N$ | $\mathrm{I}_{\mathrm{OL}}=24 \mathrm{~mA}$ |  |  | 0.35 | 0.5 | V |
|  |  | -1 version | $\mathrm{V}_{C C}=4.75 \mathrm{~V}$ | $\mathrm{I}_{\mathrm{OL}}=48 \mathrm{~mA}$ |  |  | 0.35 | 0.5 | V |
| $\mathrm{V}_{\mathrm{IK}}$ | Input clamp voltage |  | $V_{C C}=M I N, I_{1}=I_{I K}$ |  |  |  | -0.73 | -1.5 | V |
| 1 | Input current at maximum input voltage |  | $V_{C C}=M A X, V_{1}=7.0 \mathrm{~V}$ |  |  |  |  | 0.1 | mA |
| $\mathrm{I}_{\mathrm{IH}}$ | High-level input current |  | $V_{C C}=M A X, V_{1}=2.7 \mathrm{~V}$ |  |  |  |  | 20 | $\mu \mathrm{A}$ |
| IIL | Low-level input current |  | $V_{C C}=M A X, V_{1}=0.4 \mathrm{~V}$ |  |  |  |  | -0.1 | mA |
| ${ }^{1} \mathrm{OZH}$ | Off state output current High-level voltage applied |  | $V_{C C}=M A X, V_{1}=2.7 V$ |  |  |  |  | 20 | $\mu \mathrm{A}$ |
| 'ozl | Off-state output current Low-level voltage applied |  | $V_{C C}=M A X, V_{1}=0.4 V$ |  |  |  |  | -20 | $\mu \mathrm{A}$ |
| 'o | Short circuit current ${ }^{3}$ |  | $V_{C C}=M A X, V_{O}=2.25 \mathrm{~V}$ |  |  | -30 |  | -112 | mA |
| ${ }^{\text {ccc }}$ | Supply current (total) | ${ }^{\mathrm{I} C \mathrm{CH}}$ | $V_{C C}=M A X$ |  |  |  | 6.5 | 15 | mA |
|  |  | ${ }^{\mathrm{CCCL}}$ |  |  |  |  | 19.5 | 24 | mA |
|  |  | ${ }^{\text {c Ccz }}$ |  |  |  |  | 25 | 30 | mA |

## NOTES:

1. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type.
2. All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
3. The output conditions have been chosen to produce current that closely approxımates one half of the true short-circult output current, IOS-

## AC ELECTRICAL CHARACTERISTICS

| SYMBOL | PARAMETER | TEST CONDITION |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} T_{A}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ \mathrm{~V}_{C C}=5 \mathrm{~V} \pm 10 \% \\ C_{L}=50 \mathrm{pF} \\ R_{L}=500 \Omega \end{gathered}$ |  |  |
|  |  |  | Min | Max |  |
| $\begin{aligned} & t_{\text {PLH }} \\ & t_{\text {PHL }} \end{aligned}$ | Propagation delay $I_{n}$ to $Y_{n}$ | Waveform 1 | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 10.0 \\ & 10.0 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\begin{aligned} & \mathrm{t}_{\mathrm{pZH}} \\ & \mathrm{t}_{\mathrm{pZL}} \end{aligned}$ | Output Enable time to High or Low level | Waveform 2 Waveform 3 | $\begin{aligned} & 1.0 \\ & 2.5 \end{aligned}$ | $\begin{aligned} & 10.0 \\ & 12.0 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLLZ}} \end{aligned}$ | Output Disable time to High or Low level | Waveform 2 Waveform 3 | $\begin{aligned} & 2.5 \\ & 2.5 \end{aligned}$ | $\begin{aligned} & 10.0 \\ & 12.0 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |

AC WAVEFORMS


## TEST CIRCUIT AND WAVEFORMS



Test Circuit For 3-State Outputs
SWITCH POSITION

| TEST | SWITCH |
| :---: | :---: |
| $\mathrm{t}_{\text {PLZ }}$ | closed <br> t <br> $\mathrm{t}_{\text {PIL }}$ <br> All other |

DEFINITIONS
$R_{L}=$ Load resistor; see AC CHARACTERISTICS for value.
$C_{L}=$ Load capacitance includes jig and probe capacitance; see AC CHARACTERISTICS for value.
$R_{T}=$ Termination resistance should be equal to $Z_{O U T}$ of pulse generators.

| FAMILY | INPUT PULSE REQUIREMENTS |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Amplitude | Rep. Rate | $\mathbf{t}^{\mathbf{W}}$ | $\mathbf{t}^{\mathbf{T L H}}$ | $\mathbf{t}^{\mathbf{T H L}}$ |
| 74 ALS | 3.5 V | 1 MHz | 500 ns | 2.0 ns | 2.0 ns |

## Signetics

## ALS Products

FEATURES

- Octal bidirectional bus interface
- 3-state buffer outputs sink 24 mA and source 15 mA .
- Outputs are placed in high impedance state during power-off conditions
- The -1 version sinks $48 \mathrm{~mA} \mathrm{I}_{\mathrm{OL}}$ within the $\pm 5 \% V_{c c}{ }^{\text {range }}$


## DESCRIPTION

The 74ALS245A is an octal transceiver featuring non-inverting 3 -state bus compatible outputs in both transmit and receive directions. The device features an Output Enable ( $\overline{\mathrm{OE}}$ ) input for easy cascading and Transmit/Receive(T/R) input for direction control. The 74ALS245A-1 is the same as the 74ALS245A except that the $B$ port sinks 48 mA within the $\pm 5 \% \mathrm{~V}_{\mathrm{CC}}$ range.

## 74ALS245A, 74ALS245A-1 <br> Transceivers

## Octal Transceivers ( 3-State )

Product Specification

| TYPE | TYPICAL PROPAGATION <br> DELAY | TYPICAL SUPPLY CURRENT <br> (TOTAL) |
| :---: | :---: | :---: |
| 74ALS245A | 7.0 n | 34 mA |
| $74 \mathrm{ALS245A-1}$ |  |  |

ORDERING INFORMATION

| PACKAGES | COMMERCIALRANGE <br> $\mathrm{V}_{\text {CC }}=5 \mathrm{~V} \pm 10 \% ; \mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| :---: | :---: |
| 20 -Pin Plastic DIP | 74ALS245AN, 7AL245A-1N |
| 20-Pin Plastic SOL | 74ALS245AD, 7AL245A-1D |

INPUT AND OUTPUT LOADING AND FAN-OUT TABLE

| PINS | DESCRIPTION | 74ALS(U.L.) <br> HIGH/LOW | LOADVALUE <br> HIGH/LOW |
| :---: | :--- | :---: | :---: |
| $\mathrm{A}_{0}-\mathrm{A}_{7} \mathrm{~B}_{0}-\mathrm{B}_{7}$ | Data inputs | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| $\overline{\mathrm{OE}}$ | Output enable input (active Low) | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| $\mathrm{~T} / \overline{\mathrm{R}}$ | Transmit/Receive input | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| $\mathrm{~A}_{0}-\mathrm{A}_{7}$ | A port outputs | $750 / 240$ | $15 \mathrm{~mA} / 24 \mathrm{~mA}$ |
| $\mathrm{~B}_{0}-\mathrm{B}_{7}$ | B Port outputs | $750 / 240$ | $15 \mathrm{~mA} / 24 \mathrm{~mA}$ |
| $\mathrm{~B}_{0}-\mathrm{B}_{7}$ | B Port outputs (-1 version) | $750 / 480$ | $15 \mathrm{~mA} / 48 \mathrm{~mA}$ |

NOTE:
One (1.0) ALS Unit Load is defined as: $20 \mu \mathrm{~A}$ in the High state and 0.1 mA in the Low state.

## PIN CONFIGURATION



LOGIC SYMBOL



## Transceivers

## FUNCTION TABLE

| INTPUTS |  | OUTPUTS | $\mathrm{H}=$ High voltage level <br> L=Low voltage level <br> $X=$ Don't care <br> $\mathrm{Z}=$ High impedance "off " state |
| :---: | :---: | :---: | :---: |
| $\overline{\mathrm{OE}}$ | T//̄ |  |  |
| L | L | Bus B data to Bus A |  |
| L | H | Bus A data to Bus B |  |
| H | X | Z |  |

## LOGIC DIAGRAM

(

ABSOLUTE MAXIMUM RATINGS (Operation beyond the limits set forth in this table may impair the useful life of the device. Unless otherwise noted these limits are over the operating free-air temperature range.)

| SYMBOL | PARAMETER |  | RATING | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{cc}}$ | Supply voltage |  | -0.5 to +7.0 | V |
| $\mathrm{V}_{\text {IN }}$ | Input voltage |  | -0.5 to +7.0 | V |
| $\mathrm{I}_{\mathbb{N}}$ | Input current |  | -30 to +5 | mA |
| $V_{\text {OUT }}$ | Voltage applied to output in High output state |  | -0.5 to +5.5 | V |
| I OUT | Current applied to output in Low output state | All versions | 48 | mA |
|  |  | -1 version only | 96 | mA |
| $\mathrm{T}_{\text {A }}$ | Operating free-air temperature range |  | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $T_{\text {STG }}$ | Storage temperature |  | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |

RECOMMENDED OPERATING CONDITIONS

| SYMBOL | PARAMETER |  | LMMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Nom | Max |  |
| $\mathrm{V}_{\mathrm{cc}}$ | Supply voltage |  | 4.5 | 5.0 | 5.5 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | High-level input voltage |  | 2.0 |  |  | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Low-level input voltage |  |  |  | 0.8 | V |
| $\mathrm{I}_{\text {IK }}$ | Input clamp current |  |  |  | -18 | mA |
| $\mathrm{I}_{\mathrm{OH}}$ | High-level output current |  |  |  | -15 | mA |
| ${ }^{1} \mathrm{OL}$ | Low-level output current | All versions |  |  | 24 | mA |
|  |  | -1 version only |  |  | $48^{1}$ | mA |
| TA | Operating free-air temperature range |  | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

NOTE: 1 . The 48 mA limit applies only under the condition of $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \%$.

DC ELECTRICAL CHARACTERISTICS (Over recommended operating free-air temperature range unless othenwise noted.)

| SYMBOL | PARAMETER |  | TEST CONDITIONS ${ }^{1}$ |  |  | LMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ ${ }^{2}$ | Max |  |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage |  |  |  |  | $V_{C C} \pm 10 \%$ | $\begin{aligned} & V_{I L}=M A X \\ & V_{I H}=M I N \end{aligned}$ | $\mathrm{I}_{\mathrm{OH}}=-0.4 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{CC}}{ }^{-2}$ |  |  | V |
|  |  |  | $V_{C C}=\mathrm{MIN}$ | $\mathrm{I}_{\mathrm{OH}}=-3 \mathrm{~mA}$ | 2.4 | 3.2 |  |  | V |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-15 \mathrm{~mA}$ | 2.0 |  |  |  | V |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage | All versions |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}$ | $\begin{aligned} & V_{\mathrm{IL}}=\mathrm{MAX} \\ & \mathrm{~V}_{\mathrm{IH}}=\mathrm{MIN} \end{aligned}$ | $\mathrm{I}_{\mathrm{OL}}=12 \mathrm{~mA}$ |  | 0.25 | 0.4 | V |
|  |  |  | $\mathrm{I}_{\mathrm{OL}}=24 \mathrm{~mA}$ |  |  |  | 0.35 | 0.5 | V |
|  |  | -1 version | $\mathrm{V}_{\text {CC }}=4.75 \mathrm{~V}$ | $\mathrm{I}_{\mathrm{OL}}=48 \mathrm{~mA}$ |  |  | 0.35 | 0.5 | V |
| $\mathrm{V}_{\mathrm{IK}}$ | Input clamp voltage |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \mathrm{I}_{1}=I_{1 K}$ |  |  |  | -0.73 | -1.5 | V |
| 1 | Input current at maximum input voltage - $\overline{O E}$ or $T / \bar{R}$ |  | $V_{C C}=M A X, V_{1}=7.0 \mathrm{~V}$ |  |  |  |  | 0.1 | mA |
| 1 | Input current at maximum input voltage - A or B ports |  | $V_{C C}=M A X, V_{1}=5.5 \mathrm{~V}$ |  |  |  |  | 0.1 | mA |
| $\mathrm{I}_{1 \mathrm{H}}$ | High-level input current ${ }^{3}$ |  | $V_{C C}=M A X, V_{1}=2.7 \mathrm{~V}$ |  |  |  |  | 20 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{IL}}$ | Low-level input current ${ }^{3}$ |  | $V_{C C}=M A X, V_{1}=0.4 V$ |  |  |  |  | -0.1 | mA |
| ${ }^{\prime}$ | Short-circuit output current ${ }^{4}$ |  | $V_{C C}=M A X, V_{O}=2.25 \mathrm{~V}$ |  |  | -30 |  | -112 | mA |
| ${ }^{\prime} \mathrm{cc}$ | Supply current (total) | ${ }^{\text {CCH }}$ | $V_{C C}=M A X$ |  |  |  | 28 | 45 | mA |
|  |  | ${ }^{\text {I CCL }}$ |  |  |  |  | 40 | 55 | mA |
|  |  | ${ }^{\text {c Ccz }}$ |  |  |  |  | 44 | 58 | mA |

NOTES:

1. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type.
2. All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{A}=25^{\circ} \mathrm{C}$.
3. For I/O ports, the parameters $I_{I H}$ and $I_{I I}$ include the off-state current.
4. The output conditions have been chosen to produce current that closely approximates one half of the true short-circuit output current, I I

## AC ELECTRICAL CHARACTERISTICS

| SYMBOL | PARAMETER | TEST CONDITION |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} T_{A}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ V_{C C}=5 \mathrm{~V} \pm 10 \% \\ C_{L}=50 \mathrm{pF} \\ R_{L}=500 \Omega \end{gathered}$ |  |  |
|  |  |  | Min | Max |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & { }^{\mathrm{t}_{\mathrm{PHL}}} \\ & \hline \end{aligned}$ | Propagation delay $A_{n}$ to $B_{n}, B_{n}$ to $A_{n}$ | Waveform 1 | $\begin{aligned} & 2 \\ & 2 \end{aligned}$ | $\begin{aligned} & 10 \\ & 10 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \end{aligned}$ | Output Enable time to High or Low level | Waveform 2 Waveform 3 | $\begin{aligned} & 3 \\ & 3 \end{aligned}$ | $\begin{aligned} & 20 \\ & 20 \end{aligned}$ | ns |
| ${ }^{\mathrm{t}_{\mathrm{PLZZ}}}$ | Output Disable time to High or Low level | Waveform 2 <br> Waveform 3 | $\begin{aligned} & 2 \\ & 4 \end{aligned}$ | $\begin{aligned} & 10 \\ & 15 \end{aligned}$ | ns |

## AC WAVEFORMS



$$
\text { NOTE: For all waveforms, } \mathrm{V}_{\mathrm{M}}=1.3 \mathrm{~V} \text {. }
$$

## TEST CIRCUIT AND WAVEFORMS


$R_{L}=$ Load resistor; see AC CHARACTERISTICS for value.
$C_{L}=$ Load capacitance includes jig and probe capacitance; see AC CHARACTERISTICS for value.
$R_{T}=$ Termination resistance should be equal to $Z_{O U T}$ of pulse generators.


## Signetics

## ALS Products

## FEATURES

- 8-to-1 multiplexing
- On chip decoding
- Multifunction capability
- Inverting and Non-Inverting outputs
- Both outputs are 3-state for further multiplexer expansion


## DESCRIPTION

The 74ALS251 is a logic implementation of a single 8 -position switch with the switch position controlled by the state of three Select ( $\mathrm{S}_{0}, \mathrm{~S}_{1}, \mathrm{~S}_{2}$ ) inputs. True $(\mathrm{Y})$ and complementary $(\bar{Y})$ outputs are both provided. The output Enable ( $\overline{\mathrm{OE}}$ ) is active Low. When $\overline{O E}$ is High, both outputs are in high impedance state, allowing multiple output connections to a common bus without driving nor loading the bus significantly. When the outputs of more than one device are tied together, the user must ensure that there is no overlap in the active Low portion of the output enable voltages in order to avoid high currents that could exceed the maximum current rating.

## 74ALS251

## Multiplexer

74ALS251 8-input Multiplexer (3-State)
Preliminary Specification

| TYPE | TYPICAL PROPAGATION <br> DELAY | TYPICAL SUPPLY CURRENT <br> (TOTAL) |
| :---: | :---: | :---: |
| 74 ALS 251 | 12 ns | 7.5 mA |

## ORDERING INFORMATION

| PACKAGES | COMMERCIALRANGE <br> $\mathbf{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm \mathbf{1 0 \%} ; \mathrm{T}_{\mathbf{A}}=\mathbf{0}^{\circ} \mathrm{C}$ to $+\mathbf{7 0}{ }^{\circ} \mathrm{C}$ |
| :---: | :---: |
| 16-Pin Plastic DIP | N74ALS251N |
| 16-Pin Plastic SO | N74ALS251D |

INPUT AND OUTPUT LOADING AND FAN-OUT TABLE

| PINS | DESCRIPTION | 74ALS(U.L.) <br> HIGH/LOW | LOADVALUE <br> HIGH/LOW |
| :--- | :--- | :---: | :---: |
| $\mathrm{I}_{0}-\mathrm{I}_{7}$ | Data inputs | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| $\mathrm{~S}_{0}-\mathrm{S}_{2}$ | Select inputs | $10 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| $\overline{\mathrm{OE}}$ | Output enable input (active Low) | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| $\mathrm{Y}, \overline{\mathrm{Y}}$ | Data outputs | $130 / 240$ | $2.6 \mathrm{~mA} / 24 \mathrm{~mA}$ |

NOTE:
One (1.0) ALS Unit Load is defined as: $20 \mu \mathrm{~A}$ in the High state and 0.6 mA in the Low state.

PIN CONFIGURATION


August 1988

LOGIC SYMBOL


LOGIC SYMBOL(IEEE/IEC)


5-123

## LOGIC DIAGRAM


$G N D=\operatorname{Pin} 8$

## FUNCTION TABLE

| INPUTS |  |  |  | OUTPUTS |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{S}_{2}$ | $\mathrm{S}_{1}$ | $\mathrm{S}_{0}$ | $\overline{\mathrm{OE}}$ | Y | $\overline{\mathbf{Y}}$ |
| X | X | X | H | Z | Z |
| L | L | L | L | $\mathrm{I}_{0}$ | $i_{0}$ |
| L | L | H | L | $\mathrm{I}_{1}$ | $i_{1}$ |
| L | H | L | L | $\mathrm{I}_{2}$ | $i_{2}$ |
| L | H | H | $L$ | $\mathrm{I}_{3}$ | $i_{3}$ |
| H | L | L | L | $\mathrm{I}_{4}$ | $\mathrm{I}_{4}$ |
| H | L | H | L | $\mathrm{I}_{5}$ | $\mathrm{I}_{5}$ |
| H | H | L | L | $I_{6}$ | $i_{6}$ |
| H | H | H | L | $\mathrm{I}_{7}$ | $\bar{i}_{7}$ |

[^7]| ABSOLUTE MAXIMUM RATINGS |  | (Operation beyond the limits set forth in this table may impair the useful life of the device. Unless otherwise noted these limits are over the operating free-air temperature range.) |  |
| :---: | :---: | :---: | :---: |
| SYMBOL | PARAMETER | RATING | UNIT |
| $\mathrm{V}_{\mathrm{cc}}$ | Supply voltage | -0.5 to +7.0 | V |
| $\mathrm{V}_{\text {in }}$ | Input voltage | -0.5 to +7.0 | V |
| $\mathrm{I}_{\text {IN }}$ | Input current | -30 to +5 | mA |
| $\mathrm{V}_{\text {OUT }}$ | Voltage applied to output in High output state | -0.5 to $+\mathrm{V}_{\mathrm{CC}}$ | $\checkmark$ |
| I out | Current applied to output in Low output state | 48 | mA |
| $\mathrm{T}_{\text {A }}$ | Operating free-air temperature range | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |

RECOMMENDED OPERATING CONDITIONS

| SYMBOL | PARAMETER | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Nom | Max |  |
| $\mathrm{V}_{\mathrm{cc}}$ | Supply voltage | 4.5 | 5.0 | 5.5 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | High-level input voltage | 2.0 |  |  | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Low-level input voltage |  |  | 0.8 | V |
| $\mathrm{I}_{\text {IK }}$ | Input clamp current |  |  | -18 | mA |
| $\mathrm{I}_{\mathrm{OH}}$ | High-level output current |  |  | -2.6 | mA |
| $\mathrm{I}_{\mathrm{OL}}$ | Low-level output current |  |  | 24 | mA |
| $\mathrm{T}_{\mathrm{A}}$ | Operating free-air temperature range | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

DC ELECTRICAL CHARACTERISTICS (Over recommended operating free-air temperature range unless otherwise noted.)

| SYMBOL | PARAMETER |  | TEST CONDITIONS ${ }^{1}$ |  |  | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ ${ }^{2}$ | Max |  |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage |  |  |  |  | $\mathrm{V}_{\mathrm{Cc}} \pm 10 \%$ | $\begin{aligned} & V_{\mathbb{I L}}=M A X, \\ & V_{\mathbb{I H}}=M I N \end{aligned}$ | $\mathrm{I}_{\mathrm{OH}}=-0.4 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{cc}}{ }^{-2}$ |  |  | V |
|  |  |  | $\mathrm{V}_{\text {cC }}=\mathrm{MIN}$ | $\mathrm{I}_{\mathrm{OH}}=-2.6 \mathrm{~mA}$ | 2.4 |  |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage |  | $\begin{aligned} & V_{\mathrm{CC}}=\mathrm{MIN}, \\ & \mathrm{~V}_{\mathrm{IL}}=\mathrm{MAX}, \\ & \mathrm{~V}_{\mathrm{IH}}=\mathrm{MIN} \end{aligned}$ | $\mathrm{I}_{\mathrm{OL}}=12 \mathrm{~mA}$ |  |  | 0.25 | 0.4 | V |
|  |  |  | $\mathrm{I}_{\mathrm{OL}}=24 \mathrm{~mA}$ |  | 0.35 | 0.5 | V |  |
| $\mathrm{V}_{\mathrm{IK}}$ | Input clamp voltage |  |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \mathrm{I}_{1}=\mathrm{I}_{1 \mathrm{~K}}$ |  |  |  | -0.73 | -1.5 | V |
| 1 | Input clamp current at maximum input voltage |  | $V_{C C}=M A X, V_{1}=7.0 \mathrm{~V}$ |  |  |  |  | 0.1 | mA |
| ${ }_{1}{ }^{\text {H }}$ | High-level input current |  | $V_{C C}=M A X, V_{1}=2.7 \mathrm{~V}$ |  |  |  |  | 20 | $\mu \mathrm{A}$ |
| ${ }^{\text {IL }}$ | Low-level input current |  | $\mathrm{V}_{\text {cc }}=\mathrm{MAX}, \mathrm{V}_{1}=0.4 \mathrm{~V}$ |  |  |  |  | -0.1 | mA |
| $0^{3}$ | Output current |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \mathrm{V}_{\mathrm{O}}=2.25 \mathrm{~V}$ |  |  | -30 |  | -112 | mA |
| ${ }^{\text {ccc }}$ | Supply current (total) |  | $V_{C C}=$ MAX |  |  |  | 7 | 10 | mA |
|  |  | ${ }^{1} \mathrm{ccz}$ |  |  |  |  | 9.4 | 14 | mA |

## NOTES:

1. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type.
2. All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
3. The output conditions have been chosen to produce a current that closely approximates one half of the true short-ciruit output current, $l_{\text {os }}$.

Multiplexer

AC ELECTRICAL CHARACTERISTICS

| SYMBOL | PARAMETER | TEST CONDITION |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} \mathrm{T}_{A}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% \\ C_{L}=50 \mathrm{pF} \\ R_{L}=500 \Omega \end{gathered}$ |  |  |
|  |  |  | Min | Max |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation delay $I_{n}$ to $Y$ | Waveform 2 | $\begin{aligned} & 2 \\ & 3 \end{aligned}$ | $\begin{aligned} & 10 \\ & 15 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation delay $I_{n}$ to $\bar{Y}$ | Waveform 1 | $\begin{aligned} & 3 \\ & 3 \end{aligned}$ | $\begin{aligned} & 15 \\ & 15 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation delay $S_{n}$ to $Y$ | Waveform 1,2 | $\begin{aligned} & 5 \\ & 8 \end{aligned}$ | $\begin{aligned} & 18 \\ & 24 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation delay $S_{n}$ to $\bar{Y}$ | Waveform 1,2 | $\begin{aligned} & 8 \\ & 7 \end{aligned}$ | $\begin{aligned} & 24 \\ & 23 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZZ}} \end{aligned}$ | Output Enable time $\overline{O E}$ to $Y$ | Waveform 3 Waveform 4 | $\begin{aligned} & 3 \\ & 3 \end{aligned}$ | $\begin{aligned} & 15 \\ & 15 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \end{aligned}$ | Output Disable time $\overline{O E}$ to $Y$ | Waveform 3 Waveform 4 | $\begin{aligned} & 3 \\ & 3 \end{aligned}$ | $\begin{aligned} & 15 \\ & 15 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{pZL}} \end{aligned}$ | Output Enable time $\overline{\mathrm{OE}}$ to $\overline{\mathrm{Y}}$ | Waveform 3 Waveform 4 | $\begin{aligned} & 2 \\ & 1 \end{aligned}$ | $\begin{aligned} & 10 \\ & 10 \end{aligned}$ | $\begin{aligned} & \hline \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \end{aligned}$ | Output Disable time $\overline{O E}$ to $\bar{Y}$ | Waveform 3 Waveform 4 | $\begin{aligned} & 2 \\ & 1 \end{aligned}$ | $\begin{aligned} & \hline 10 \\ & 10 \end{aligned}$ | $\begin{aligned} & \hline \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |

## AC WAVEFORMS



Waveform 1. For Inverting Outputs


Waveform 3. 3-State Output Enable Time To High Level And Output Disable Time From High Level



Waveform 2. For Non-Inverting Outputs


Waveform 4. 3-State Output Enable Time To Low Level And Output Disable Time From Low Level

Multiplexer

## TEST CIRCUIT AND WAVEFORMS



Test Circuit For 3-State Outputs

| SWITCH POSITION |
| :--- |
| TEST SWITCH <br> $\mathrm{t}_{\text {PLZ }}$ closed <br> $\mathrm{t}_{\text {PZL }}$ <br> All other <br> closed  <br> open  |

DEFINITIONS
$R_{L}=$ Load resistor; see AC CHARACTERISTICS for value.
$C_{L}=$ Load capacitance includes jig and probe capacitance; see AC CHARACTERISTICS for value.
$R_{T}=$ Termination resistance should be equal to $Z_{O U T}$ of pulse generators


| FAMILY | INPUT PULSE REQUIREMENTS |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Amplitude | Rep. Rate | $\mathbf{t}^{\mathbf{w}}$ | $\mathbf{t}^{\mathbf{T L H}}$ | $\mathbf{t}_{\text {THL }}$ |  |
| 74 ALS | 35 V | 1 MHz | 500 ns | 2.0 ns | 2.0 ns |  |

## Signetics

## ALS Products

## FEATURES

- 3-state outputs for bus interface and multiplex expansion
- Common select inputs
- Separate Output Enable inputs


## 74ALS253

## Multiplexer

Dual 4-Input Multiplexer (3-State)
Preliminary Specification

| TYPE | TYPICAL PROPAGATION <br> DELAY | TYPICAL SUPPLY CURRENT <br> (TOTAL) |
| :---: | :---: | :---: |
| 74 ALS 253 | 7 ns | 7 mA |

## DESCRIPTION

The 74ALS253 has two identical 4-input multiplexers with 3-state outputs which select two bits from four sources by using common select inputs ( $\mathrm{S}_{0}, \mathrm{~S}_{4}$ ). When the individual Output Enable ( $\overline{\mathrm{OE}}_{a}, \overline{\mathrm{OE}}_{\mathrm{p}}$ ) inputs of the 4 -input multiplexers are High, the outputs are forced to a high impedance ( $Z$ ) state.

The 74ALS253 is the logic implementation of a 2-pole,4-position switch being determined by the logic levels supplied to the common select inputs.

To avoid exceeding the maximum current ratings when the outputs of the 3 -state devices are tied together, all but one device must be in the high-impedance state. Therefore, only one Output Enable must be active at a time.

PIN CONFIGURATION


## ORDERING INFORMATION

| PACKAGES | COMMERCIALRANGE <br> $\mathbf{v}_{\mathbf{c C}}=5 \mathrm{~V} \pm 10 \% ; \mathrm{T}_{\mathbf{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| :---: | :---: |
| 16-Pın Plastic DIP | N74ALS253N |
| 16-Pin Plastic SO | N74ALS253D |

INPUT AND OUTPUT LOADING AND FAN-OUT TABLE

| PINS | DESCRIPTION | 74ALS(U.L.) <br> HIGH/LOW | LOADVALUE <br> HIGH/LOW |
| :--- | :--- | :---: | :---: |
| $\mathrm{I}_{\mathrm{Oa}}-\mathrm{I}_{3 \mathrm{a}}$ | Port A data inputs | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| $\mathrm{I}_{0 \mathrm{~b}}-\mathrm{I}_{3 \mathrm{~b}}$ | Port B data inputs | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| $\mathrm{~S}_{0}-\mathrm{S}_{2}$ | Common Select inputs | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| $\overline{\mathrm{OE}}_{\mathrm{a}}$ | Port A output enable input (active Low) | $10 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| $\overline{\mathrm{OE}}_{\mathrm{b}}$ | Port b output enable input (active Low) | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| $\mathrm{Y}_{\mathrm{a}}, \mathrm{Y}_{\mathrm{b}}$ | 3-state outputs | $130 / 240$ | $2.6 \mathrm{~mA} / 24 \mathrm{~mA}$ |

## NOTE:

One (1.0) ALS Unit Load is defined as: $20 \mu \mathrm{~A}$ in the High state and 0.1 mA in the Low state.

LOGIC SYMBOL


LOGIC SYMBOL(IEEE/IEC)


Multiplexer

LOGIC DIAGRAM


FUNCTION TABLE

| INPUTS |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| S $_{0}$ | S $_{\mathbf{1}}$ | $\mathrm{I}_{\mathbf{0}}$ | $\mathrm{I}_{\mathbf{1}}$ | $\mathrm{I}_{\mathbf{2}}$ | $\mathrm{I}_{\mathbf{3}}$ | $\overline{\mathrm{OE}}$ | OUTPUT |
| X | X | X | X | X | X | H | Z |
| L | L | L | X | X | X | L | L |
| L | L | H | X | X | X | L | H |
| H | L | X | L | X | X | L | L |
| H | L | X | H | X | X | L | H |
| L | H | X | X | L | X | L | L |
| L | H | X | X | H | X | L | H |
| H | H | X | X | X | L | L | L |

[^8]
## ABSOLUTE MAXIMUM RATINGS (Operation beyond the limits set forth in this table may impair the useful life of the device. Unless otherwise noted these limits are over the operating free-air temperature range.)

| SYMBOL | PARAMETER | RATING | UNIT |
| :--- | :--- | :---: | :---: |
| $\mathrm{V}_{\text {CC }}$ | Supply voltage | -0.5 to +7.0 | V |
| $\mathrm{~V}_{\text {IN }}$ | Input voltage | -0.5 to +7.0 | V |
| $\mathrm{I}_{\mathbb{I N}}$ | Input current | -30 to +5 | mA |
| $\mathrm{~V}_{\text {OUT }}$ | Voltage applied to output in High output state | -0.5 to $+\mathrm{V}_{\text {CC }}$ | V |
| $\mathrm{I}_{\text {OUT }}$ | Current applied to output in Low output state | 48 | mA |
| $\mathrm{~T}_{\text {A }}$ | Operating free-air temperature range | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |

## RECOMMENDED OPERATING CONDITIONS

| SYMBOL | PARAMETER | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Nom | Max |  |
| $\mathrm{V}_{\mathrm{cc}}$ | Supply voltage | 4.5 | 5.0 | 5.5 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | High-level input voltage | 2.0 |  |  | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Low-level input voltage |  |  | 0.8 | V |
| $\mathrm{I}_{\text {IK }}$ | Input clamp current |  |  | -18 | mA |
| ${ }^{\mathrm{OH}}$ | High-level output current |  |  | -2.6 | mA |
| $\mathrm{I}_{\mathrm{OL}}$ | Low-level output current |  |  | 24 | mA |
| $\mathrm{T}_{\text {A }}$ | Operating free-air temperature range | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

DC ELECTRICAL CHARACTERISTICS (Over recommended operating free-air temperature range unless otherwise noted.)

| SYMBOL | PARAMETER |  | TEST CONDITIONS ${ }^{1}$ |  |  | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ ${ }^{2}$ | Max |  |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage |  |  |  |  | $\mathrm{V}_{C C^{ \pm 10 \%}}$ | $\begin{aligned} & V_{\mathrm{IL}}=\mathrm{MAX} \\ & \mathrm{~V}_{\mathrm{IH}}=\mathrm{MIN} \end{aligned}$ | $\mathrm{I}_{\mathrm{OH}}=-0.4 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{cc}}{ }^{-2}$ |  |  | V |
|  |  |  | $V_{C C}=\mathrm{MIN}$ | $\mathrm{I}_{\mathrm{OH}}=-2.6 \mathrm{~mA}$ | 2.4 |  |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage |  | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \\ & \mathrm{~V}_{\mathrm{IL}}=\mathrm{MAX}, \\ & \mathrm{~V}_{\mathrm{IH}}=\mathrm{MIN} \end{aligned}$ | $\mathrm{l}_{\mathrm{OL}}=12 \mathrm{~mA}$ |  |  | 025 | 0.4 | V |
|  |  |  | $\mathrm{I}_{\mathrm{OL}}=24 \mathrm{~mA}$ |  | 0.35 | 0.5 | V |  |
| $\mathrm{V}_{\mathrm{IK}}$ | Input clamp voltage |  |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \mathrm{I}_{1}=\mathrm{I}_{1 \mathrm{~K}}$ |  |  |  | -0.73 | -1.5 | V |
| 1 | Input clamp current at maximum input voltage |  | $V_{C C}=\mathrm{MAX}, \mathrm{V}_{1}=7.0 \mathrm{~V}$ |  |  |  |  | 0.1 | mA |
| $\mathrm{I}_{\mathrm{H}}$ | High-level input current |  | $V_{C C}=M A X, V_{1}=2.7 \mathrm{~V}$ |  |  |  |  | 20 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {IL }}$ | Low-level input current |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \mathrm{V}_{1}=0.4 \mathrm{~V}$ |  |  |  |  | -0.1 | mA |
| $1_{0}^{3}$ | Output current |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \mathrm{V}_{\mathrm{O}}=2.25 \mathrm{~V}$ |  |  | -30 |  | -112 | mA |
| ${ }^{\text {c Cc }}$ | Supply current (total) | $\mathrm{I}_{\mathrm{cc}}$ | $V_{C C}=M A X$ |  |  |  | 6.5 | 12 | mA |
|  |  | $T_{\mathrm{ccz}}$ |  |  |  |  | 7.5 | 14 | mA |

## NOTES:

1. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type.
2. All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
3. The output conditions have been chosen to produce a current that closely approximates one half of the true short-ciruit output current, $l_{\infty s}$.

Multiplexer
AC ELECTRICAL CHARACTERISTICS

| SYMBOL | PARAMETER | TEST CONDITION |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} T_{A}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% \\ C_{L}=50 \mathrm{pF} \\ R_{L}=500 \Omega \end{gathered}$ |  |  |
|  |  |  | Min | Max |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation delay $I_{n} \text { to } Y_{n}$ | Waveform 1 | $\begin{aligned} & 2 \\ & 3 \end{aligned}$ | $\begin{aligned} & 10 \\ & 14 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation delay $\mathrm{S}_{\mathrm{n}}$ to Y | Waveform 1 | 5 | $\begin{aligned} & 21 \\ & 21 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \end{aligned}$ | Output Enable time High or Low level | Waveform 2 Waveform 3 | $\begin{aligned} & 3 \\ & 4 \end{aligned}$ | $\begin{aligned} & 14 \\ & 16 \end{aligned}$ | ns |
| $\begin{array}{\|l\|l} \mathrm{t}_{\mathrm{PHZ}} \\ \mathrm{t}_{\mathrm{PLZ}} \end{array}$ | Output Disable time High or Low level | Waveform 2 Waveform 3 | 2 | $\begin{aligned} & 10 \\ & 14 \end{aligned}$ | ns |

## AC WAVEFORMS



Waveform 1. Propagation Delay, Data and Select to Output


Waveform 2. 3-State Output Enable Time To High Level And Output Disable Time From High Level


Waveform 3. 3-State Output Enable Time To Low Level And Output Disable Time From Low Level

NOTE: For all waveforms, $\mathrm{V}_{\mathrm{M}}=1.3 \mathrm{~V}$.

## TEST CIRCUIT AND WAVEFORMS



Test Circuit For 3-State Outputs

## SWITCH POSITION

| TEST | SWITCH |
| :--- | :--- |
| $\mathrm{t}_{\text {PLZ }}$ | closed <br> $\mathrm{t}_{\text {PZL }}$ <br> cllosed <br> All other |
| open |  |

DEFINITIONS
$R_{L}=$ Load resistor; see AC CHARACTERISTICS for value.
$C_{L}=$ Load capacitance includes jig and probe capacitance; see AC CHARACTERISTICS for value.
$R_{T}=$ Termination resistance should be equal to $Z_{O U T}$ of pulse generators.


Input Pulse Definition

| FAMILY | INPUT PULSE REQUIREMENTS |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Amplitude | Rep. Rate | $\mathbf{t}^{\mathbf{t}}$ | $\mathbf{t}^{\mathbf{T}} \mathbf{T H}$ | ${ }^{\mathbf{t}}$ THL |
| 74 ALS | 3.5 V | 1 MHz | 500 ns | 2.0 ns | 2.0 ns |

## Signetics

## ALS Products

## DESCRIPTION

The 74ALS257 is a Quad 2-input multiplexer which selects 4 bits of data from one of two sources under the control of a common Select input (S). The Output Enable input ( $\overline{O E}$ ) is active when Low. When $\overline{\mathrm{OE}}$ is High, all of the outputs $\left(\mathrm{Y}_{n}\right)$ are forced to a high impedance state (3state) regardless of all other input conditions.

Moving data from two registers to a common output bus is a typical use of the 74ALS257. The state of the Select input determines the particular register from which the data comes.

The device is the logic implementation of a 4-pole, 2-position switch where the position of the switch is determined by the logic levels supplied to the Select input. The 74ALS258 is similar but has inverting outputs $\left(\bar{Y}_{n}\right)$.

## 74ALS257,74ALS258 Data Selectors/Multiplexers

## 74ALS257 Quad 2-Input Data Selector/Multiplexer, Non-Inverting (3-state) <br> 74ALS258 Quad 2-Input Data Selector/Multiplexer, Inverting (3-state) <br> Product Specification

| TYPE | TYPICALPROPAGATION <br> DELAY | TYPICAL SUPPLY CURRENT <br> (TOTAL) |
| :---: | :---: | :---: |
| $74 A L S 257$ | 7.0 ns | 7 mA |
| $74 \mathrm{ALS258}$ | 7.0 ns | 7 mA |

ORDERING INFORMATION

| PACKAGES | COMMERCIALRANGE <br> $\mathbf{v}_{\mathbf{C C}}=5 \mathrm{~V} \pm 10 \% ; \mathrm{T}_{\mathbf{A}}=\mathbf{0}^{\circ} \mathrm{C}$ to $+\mathbf{7 0}{ }^{\circ} \mathbf{C}$ |
| :---: | :---: |
| 20 -pin Plastic DIP | $74 \mathrm{ALS257N}, 74 \mathrm{ALS} 258 \mathrm{~N}$ |
| 20 -pin Plastic SO | $74 \mathrm{ALS} 257 \mathrm{D}, 74 \mathrm{ALS} 258 \mathrm{D}$ |

INPUT AND OUTPUT LOADING AND FAN-OUT TABLE

| PINS | DESCRIPTION | 74F(U.L. <br> HIGH/LOW | LOADVALUE <br> HIGH/LOW |
| :--- | :--- | :---: | :---: |
| $\mathrm{I}_{n A}, I_{n B}, I_{n C}, I_{n D}$ | Data inputs | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| $S$ | Select input | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| $\overline{\mathrm{OE}}$ | Output Enable input | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| $\mathrm{Y}_{A}-Y_{D}, \bar{Y}_{A}-\bar{Y}_{D}$ | Data outputs | $20 / 240$ | $0.4 \mathrm{~mA} / 24 \mathrm{~mA}$ |

NOTE:
One (10) ALS Unit Load is defined as: $20 \mu \mathrm{~A}$ in the High state and 0.1 mA in the Low state.

PIN CONFIGURATION

| 74ALS257 |  |
| :---: | :---: |
|  | $16 \mathrm{v}_{\mathrm{cc}}$ 15 סE 14 bo 13 $1_{10}$ $12 \gamma_{D}$ (11) ${ }^{\circ} \mathrm{c}$ $10 r_{1}$ $9 Y_{C}$ |

LOGIC SYMBOL
LOGIC SYMBOL (IEEE/IEC)




LOGIC SYMBOL (IEEE/IEC)


LOGIC DIAGRAM, 74ALS257


FUNCTION TABLE

| INPUTS |  |  |  | OUTPUT |
| :---: | :---: | :---: | :---: | :---: |
| $\overline{O E}$ | $\mathbf{s}$ | $\mathbf{I}_{\mathbf{n}}$ | $\mathbf{I}_{\mathbf{1 n}}$ | $\mathbf{Y}_{\mathbf{n}}$ |
| $H$ | $X$ | $X$ | $X$ | $Z$ |
| $L$ | $L$ | $L$ | $X$ | $L$ |
| $L$ | $L$ | $H$ | $X$ | $H$ |
| $L$ | $H$ | $X$ | $L$ | $L$ |
| $L$ | $H$ | $X$ | $H$ | $H$ |

$H=$ High voltage level
L = Low voltage level
X = Don't care

LOGIC DIAGRAM, 74ALS258


FUNCTION TABLE

| INPUTS |  |  |  | OUTPUT |
| :---: | :---: | :---: | :---: | :---: |
| $\overline{\mathbf{O E}}$ | $\mathbf{S}$ | $\mathrm{I}_{\mathbf{O n}}$ | $\mathrm{I}_{\mathbf{1 n}}$ | $\bar{Y}_{\mathbf{n}}$ |
| $H$ | $X$ | $X$ | $X$ | $Z$ |
| $L$ | $L$ | $L$ | $X$ | $H$ |
| $L$ | $L$ | $H$ | $X$ | $L$ |
| $L$ | $H$ | $X$ | $L$ | $H$ |
| $L$ | $H$ | $X$ | $H$ | $L$ |

H = High voltage level
$L=$ Low voltage level
X = Don't care

ABSOLUTE MAXIMUM RATINGS (Operation beyond the limits set forth in this table may impair the useful life of the device. Unless otherwise noted these limits are over the operating free-air temperature range.)

| SYMBOL | PARAMETER | RATING | UNIT |
| :---: | :--- | :---: | :---: |
| $\mathrm{V}_{\text {CC }}$ | Supply voltage | -0.5 to +7.0 | V |
| $\mathrm{~V}_{\mathbb{I}}$ | Input voltage | -0.5 to +7.0 | V |
| $\mathrm{I}_{\mathbb{N}}$ | Input current | -30 to +5 | mA |
| $\mathrm{~V}_{\text {OUT }}$ | Voltage applied to output in High output state | -0.5 to $+\mathrm{V}_{\mathrm{CC}}$ | V |
| $\mathrm{I}_{\text {OUT }}$ | Current applied to output in Low output state | 48 | mA |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating free-air temperature range | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |

RECOMMENDED OPERATING CONDITIONS

| SYMBOL | PARAMETER | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Nom | Max |  |
| $\mathrm{v}_{\mathrm{cc}}$ | Supply voltage | 4.5 | 5.0 | 5.5 | V |
| $\mathrm{V}_{1 \mathrm{H}}$ | High-level input voltage | 2.0 |  |  | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Low-level input voltage |  |  | 0.8 | V |
| $\mathrm{I}_{\text {IK }}$ | Input clamp current |  |  | -18 | mA |
| $\mathrm{I}_{\mathrm{OH}}$ | High-level output current |  |  | -2.6 | mA |
| ${ }^{\text {OL }}$ | Low-level output current |  |  | 24 | mA |
| TA | Operating free-air temperature range | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

DC ELECTRICAL CHARACTERISTICS (Over recommended operating free-air temperature range unless otherwise noted.)

| SYMBOL | PARAMETER |  |  | TEST CONDITIONS ${ }^{1}$ |  | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Typ ${ }^{2}$ | Max |  |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage |  |  |  |  | $\begin{aligned} & V_{C C} \pm 10 \%, \\ & V_{\mathrm{IL}}=\mathrm{MAX}, \\ & \mathrm{~V}_{\mathrm{IH}}=\text { MIN } \end{aligned}$ | $\mathrm{I}_{\mathrm{OH}}=-0.4 \mathrm{~mA}$ | $\mathrm{v}_{\mathrm{cc}}{ }^{-2}$ |  |  | v |
|  |  |  |  | $\mathrm{I}_{\mathrm{OH}}=\mathrm{MAX}$ | 2.4 |  | 3.2 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage |  |  | $\begin{aligned} & V_{\mathrm{CC}}=\mathrm{MIN}, \\ & \mathrm{~V}_{\mathrm{IL}}=\mathrm{MAX}, \\ & \mathrm{~V}_{\mathrm{IH}}=\mathrm{MIN} \end{aligned}$ | $\mathrm{I}_{\mathrm{OL}}=12 \mathrm{~mA}$ |  | 0.25 | 04 | V |
|  |  |  |  |  | $\mathrm{I}_{\mathrm{OL}}=24 \mathrm{~mA}$ |  | 0.35 | 0.5 | V |
| $\mathrm{V}_{\mathrm{IK}}$ | Input clamp voltage |  |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \mathrm{I}_{\mathrm{I}}=\mathrm{I}_{\text {IK }}$ |  |  |  | -1.5 | V |
| 1 | Input current at maximum input voltage |  |  | $V_{C C}=M A X, V_{1}=7.0 \mathrm{~V}$ |  |  |  | 01 | mA |
| $\mathrm{I}_{\mathrm{IH}}$ | High-level input current |  |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \mathrm{V}_{1}=2.7 \mathrm{~V}$ |  |  |  | 20 | $\mu \mathrm{A}$ |
| IIL | Low-level input current |  |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \mathrm{V}_{1}=0.4 \mathrm{~V}$ |  |  |  | -0.1 | mA |
| ${ }^{\prime} \mathrm{OZH}$ | Off-state output current, High-level voltage applied |  |  | $V_{C C}=M A X, V_{O}=2.7 \mathrm{~V}$ |  |  |  | 20 | $\mu \mathrm{A}$ |
| ${ }^{\text {O OLL }}$ | Off-state output current, Low-level voltage applied |  |  | $V_{C C}=M A X, V_{O}=0.4 \mathrm{~V}$ |  |  |  | -20 | $\mu \mathrm{A}$ |
| $10^{3}$ | Output current |  |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \mathrm{V}_{\mathrm{O}}=2.25 \mathrm{~V}$ |  | -30 |  | -112 | mA |
| ${ }^{\text {cc }}$ | Supply current (total) | 74ALS257 | $\mathrm{I}_{\mathrm{CCH}}$ | $V_{C C}=M A X$ |  |  | 3 | 6 | mA |
|  |  |  | ${ }^{\text {CCLL }}$ |  |  |  | 8 | 12 | mA |
|  |  |  | ${ }^{\text {c ccz }}$ |  |  |  | 9 | 14 | mA |
|  |  | 74ALS258 | ${ }^{\text {CCH }}$ | $V_{C C}=M A X$ |  |  | 2.5 | 4 | mA |
|  |  |  | ${ }^{1} \mathrm{CCL}$ |  |  |  | 7 | 11 | mA |
|  |  |  | ${ }^{\text {ccez }}$ |  |  |  | 9 | 13 | mA |

NOTES:

1. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operatıng conditions for the applicable type.
2. All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
3. The output conditions have been chosen to produce a current that closely approxımates one half of the true short-ciruit output current, $l_{\text {os }}$.

## AC ELECTRICAL CHARACTERISTICS for 74ALS257

| SYMBOL | PARAMETER | TEST CONDITION |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} \mathrm{T}_{A}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ R_{\mathrm{L}}=500 \Omega \end{gathered}$ |  |  |
|  |  |  | Min | Max |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { Propagation delay } \\ & I_{o n} \text { or } I_{1 n} \text { to } Y_{n} \\ & \hline \end{aligned}$ | Waveform 1 | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & 9.0 \\ & 9.0 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation delay $S$ to $Y$ | Waveform 1, 2 | $\begin{aligned} & 4.0 \\ & 4.0 \end{aligned}$ | $\begin{aligned} & 12.0 \\ & 12.0 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \end{aligned}$ | Output Enable time $\overline{O E}$ to $Y_{n}$ | Waveform 3 | $\begin{aligned} & 3.0 \\ & 4.0 \end{aligned}$ | $\begin{aligned} & 11.0 \\ & 12.0 \end{aligned}$ | ns |
| ${ }^{\text {t }}{ }_{\text {PHZ }}$ | Output Disable time $\overline{O E}$ to $Y_{n}$ | Waveform 4 | $\begin{aligned} & 2.0 \\ & 5.0 \end{aligned}$ | $\begin{gathered} 9.0 \\ 12.0 \end{gathered}$ | ns |

## AC ELECTRICAL CHARACTERISTICS for 74ALS258

| SYMBOL | PARAMETER | TEST CONDITION | LIMITS |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} \mathrm{T}_{A}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% \\ C_{\mathrm{L}}=50 \mathrm{pF} \\ R_{\mathrm{L}}=500 \Omega \end{gathered}$ |  |  |
|  |  |  | Min | Max |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation delay $\mathrm{I}_{\text {On }} \text { or } \mathrm{I}_{1 n} \text { to } \bar{Y}_{n}$ | Waveform 2 | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & 8.0 \\ & 8.0 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation delay $S$ to $\bar{Y}$ | Waveform 1, 2 | $\begin{aligned} & 4.0 \\ & 4.0 \end{aligned}$ | $\begin{aligned} & 12.0 \\ & 12.0 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZZ}} \end{aligned}$ | Output Enable time $\overline{O E}$ to $\bar{Y}_{n}$ | Waveform 3 | $\begin{aligned} & 3.0 \\ & 4.0 \end{aligned}$ | $\begin{aligned} & 11.0 \\ & 12.0 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & { }_{\mathrm{t}}^{\mathrm{PLLZ}} \end{aligned}$ | Output Disable time $\overline{O E}$ to $\bar{Y}_{n}$ | Waveform 4 | $\begin{aligned} & 2.0 \\ & 5.0 \end{aligned}$ | $\begin{gathered} 9.0 \\ 12.0 \end{gathered}$ | ns |

## AC WAVEFORMS

(

## TEST CIRCUIT AND WAVEFORMS



DEFINITIONS
$R_{L}=$ Load resistor; see AC CHARACTERISTICS for value.
$C_{L}=$ Load capacitance includes jig and probe capacitance; see AC CHARACTERISTICS for value.
$R_{T}=$ Termination resistance should be equal to $Z_{O U T}$ of pulse generators.


| FAMILY | INPUT PULSE REQUIREMENTS |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Amplitude | Rep. Rate | $\mathbf{t}^{\mathbf{w}}$ | $\mathbf{t}^{\mathbf{T L H}}$ | $\mathbf{t}^{\mathbf{T H L}}$ |
| 74 ALS | 3.5 V | 1 MHz | 500 ns | 2.0 ns | 2.0 ns |

## Signetics

## ALS Products

## FEATURES

- Eight edge-triggered D-type flipflops
- Buffered common clock
- Buffered asynchronous Master Reset
- See 'ALS377 for clock enable version
- See 'ALS373 for transparent latch version
- See 'ALS374 for 3-state version


## DESCRIPTION

The 74ALS273 has eight edge-triggered D-type flip-flops with individual D inputs and $Q$ outputs. The common buffered Clock (CP) and Master Reset (MR) inputs load and reset (clear) all flip-flops simultaneously.

The register is fully edge-triggered. The state of each $D$ input, one setup time before the Low-to-High clock transition, is transferred to the corresponding flipflop's Q output.

All outputs will be forced Low independently of Clock or Data inputs by a Low voltage level on the $\overline{M R}$ input. The device is

## 74ALS273

Flip-Flop

Octal D Flip-Flop<br>Preliminary Specification

| TYPE | TYPICAL fMAX | TYPICAL SUPPLY CURRENT <br> (TOTAL) |
| :---: | :---: | :---: |
| 74 ALS 273 | 50 MHz | 15 mA |

ORDERING INFORMATION

| PACKAGES | COMMERCIAL RANGE <br> CC <br> $5 \mathrm{~V} \pm 10 \% ; \mathrm{T}_{\mathrm{A}}=\mathbf{0}^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| :---: | :---: |
| 20 -Pin Plastic DIP | N74ALS273N |
| 20 -Pin Plastic SOL | N74ALS273D |

INPUT AND OUTPUT LOADING AND FAN-OUT TABLE

| PINS | DESCRIPTION | 74ALS(U.L.) <br> HIGH/LOW | LOADVALUE <br> HIGH/LOW |
| :--- | :--- | :---: | :---: |
| $\mathrm{D}_{0}-\mathrm{D}_{7}$ | Data inputs | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| $\overline{\mathrm{MR}}$ | Master Reset input (active Low) | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| CP | Clock Pulse input (active rising edge) | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| $\mathrm{Q}_{0}-\mathrm{Q}_{7}$ | 3-State outputs | $130 / 240$ | $2.6 \mathrm{~mA} / 24 \mathrm{~mA}$ |

NOTE:
One (1.0) ALS Unit Load is defined as: $20 \mu \mathrm{~A}$ in the High state and 0.1 mA in the Low state.
useful for applications where the true
output only is required and the CP and $\overline{\mathrm{MR}}$ are common to all flip-flops.

LOGIC SYMBOL


LOGIC SYMBOL(IEEE/IEC)


Flip-Flop

## LOGIC DIAGRAM



FUNCTION TABLE

| INPUTS |  |  | OUTPUTS | OPERATING MODE |
| :---: | :---: | :---: | :---: | :--- |
| $\overline{M R}$ | CP | $\mathrm{D}_{\mathrm{n}}$ | $\mathbf{Q}_{\mathbf{0}}-\mathbf{Q}_{\mathbf{7}}$ |  |
| L | X | X | L | Reset (clear) |
| $H$ | $\uparrow$ | h | H | Load "1" |
| $H$ | $\uparrow$ | I | L | Load "0" |

[^9]ABSOLUTE MAXIMUM RATINGS $\begin{aligned} & \text { (Operation beyond the limits set forth in this table may impair the useful life of the device. } \\ & \text { Unless otherwise noted these limits are over the operating free-air temperature range ) }\end{aligned}$

| SYMBOL | PARAMETER | RATING | UNIT |
| :--- | :--- | :---: | :---: |
| $V_{\text {CC }}$ | Supply voltage | -05 to +7.0 | V |
| $\mathrm{~V}_{\text {IN }}$ | Input voltage | -0.5 to +7.0 | V |
| $\mathrm{I}_{\text {IN }}$ | Input current | -30 to +5 | mA |
| $\mathrm{~V}_{\text {OUT }}$ | Voltage applied to output in High output state | -0.5 to $+\mathrm{V}_{\mathrm{CC}}$ | V |
| $\mathrm{I}_{\text {OUT }}$ | Current applied to output in Low output state | 48 | mA |
| $\mathrm{~T}_{\text {A }}$ | Operating free-air temperature range | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |

## Flip-Flop

## RECOMMENDED OPERATION CONDITIONS

| SYMBOL | PARAMETER | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Nom | Max |  |
| $\mathrm{V}_{\mathrm{cc}}$ | Supply voltage | 4.5 | 5.0 | 5.5 | V |
| $\mathrm{V}_{1 \mathrm{H}}$ | High-level input voltage | 2.0 |  |  | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Low-level input voltage |  |  | 0.8 | V |
| $\mathrm{I}_{\text {IK }}$ | Input clamp current |  |  | -18 | mA |
| ${ }^{1} \mathrm{OH}$ | High-level output current |  |  | -2.6 | mA |
| $\mathrm{I}_{\mathrm{OL}}$ | Low-level output current |  |  | 24 | mA |
| TA | Operating free-air temperature range | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

DC ELECTRICAL CHARACTERISTICS (Over recommended operating free-air temperature range unless otherwise noted.)

| SYMBOL | PARAMETER |  | TEST CONDITIONS ${ }^{1}$ |  |  | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ ${ }^{2}$ | Max |  |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage |  |  |  |  | $\mathrm{V}_{\mathrm{CC}} \pm 10 \%$ | $\begin{aligned} & V_{\mathrm{IL}}=\mathrm{MAX}, \\ & V_{\mathrm{IH}}=\mathrm{MIN} \end{aligned}$ | $\mathrm{I}_{\mathrm{OH}}=-0.4 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{cc}}{ }^{-2}$ |  |  | V |
|  |  |  | $V_{C C}=\mathrm{MIN}$ | ${ }^{\mathrm{OH}}{ }^{\prime}=-2.6 \mathrm{~mA}$ | 2.4 |  |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage |  | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \\ & \mathrm{~V}_{\mathrm{HL}}=\mathrm{MAX}, \\ & \mathrm{~V}_{\mathrm{HH}}=\mathrm{MIN} \end{aligned}$ | $\mathrm{I}_{\mathrm{OL}}=12 \mathrm{~mA}$ |  |  | 0.25 | 0.4 | V |
|  |  |  | $\mathrm{I}_{\mathrm{OL}}=24 \mathrm{~mA}$ |  | 0.35 | 0.5 | V |  |
| $\mathrm{V}_{\mathrm{IK}}$ | Input clamp voltage |  |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \mathrm{I}_{1}=\mathrm{I}_{\text {IK }}$ |  |  |  | -0.73 | -1.5 | V |
| 1 | Input clamp current at maximum input voltage |  | $\mathrm{V}_{\mathrm{cc}}=\mathrm{MAX}, \mathrm{V}_{1}=7.0 \mathrm{~V}$ |  |  |  |  | 0.1 | mA |
| $\mathrm{I}_{1 H}$ | High-level input current |  | $V_{C C}=M A X, V_{1}=27 \mathrm{~V}$ |  |  |  |  | 20 | $\mu \mathrm{A}$ |
| IIL | Low-level input current |  | $V_{C C}=\mathrm{MAX}, \mathrm{V}_{1}=0.4 \mathrm{~V}$ |  |  |  |  | -0 1 | mA |
| $1_{0}^{3}$ | Output current |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \mathrm{V}_{\mathrm{O}}=2.25 \mathrm{~V}$ |  |  | -30 |  | -112 | mA |
| ${ }^{\text {c Cc }}$ | Supply current (total) | ${ }^{\text {cch }}$ | $\mathrm{V}_{\mathrm{Cc}}=\mathrm{MAX}$ |  |  |  | 11 | 20 | mA |
|  |  | ${ }^{\mathrm{CCL}}$ |  |  |  |  | 19 | 29 | mA |

## NOTES:

1. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type.
2. All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

3 The output conditions have been chosen to produce a current that closely approximates one half of the true short-ciruit output current, $l_{o s}$.

## AC ELECTRICAL CHARACTERISTICS

| SYMBOL | PARAMETER | TEST CONDITION |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} T_{A}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ R_{L}=500 \Omega \end{gathered}$ |  |  |
|  |  |  | Min | Max |  |
| $f_{\text {max }}$ | Maximum clock frequency | Waveform 1 | 35 |  | MHz |
| ${ }_{\mathrm{t}_{\mathrm{PLHL}}}$ | Propagation delay $C P_{n}$ to $Q_{n}$ | Waveform 1 | $\begin{aligned} & 2 \\ & 3 \end{aligned}$ | $\begin{aligned} & 12 \\ & 15 \end{aligned}$ | ns |
| ${ }^{\text {PHL }}$ | Propagation delay $\overline{M R}$ to $Q_{n}$ | Waveform 2 | 4 | 18 | ns |

AC SETUP REQUIREMENTS

| SYMBOL | PARAMETER | TEST CONDITION |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} \mathrm{T}_{A}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ \mathrm{~V}_{C C}=5 \mathrm{~V} \pm 10 \% \\ C_{L}=50 \mathrm{pF} \\ R_{L}=500 \Omega \end{gathered}$ |  |  |
|  |  |  | Min | Max |  |
| $\mathrm{t}_{\mathrm{s}}(\mathrm{H})$ $\mathrm{t}_{\mathrm{s}}(\mathrm{L})$ | Setup time, High or Low $D_{n} \text { to } C P$ | Waveform 3 | $\begin{aligned} & 10 \\ & 10 \\ & \hline \end{aligned}$ |  | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{h}}(\mathrm{H}) \\ & \mathrm{t}_{\mathrm{h}}(\mathrm{~L}) \\ & \hline \end{aligned}$ | Hold time, High or Low $D_{n}$ to $C P$ | Waveform 3 | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ |  | ns |
|  | CP Pulse width, High or Low | Waveform 1 | $\begin{aligned} & 14 \\ & 14 \end{aligned}$ |  | ns |
| ${ }^{\text {t }}$ (L) | Master Reset Pulse width, Low | Waveform 2 | 10 |  | ns |
| $t_{\text {rec }}$ | Recovery time MR to CP | Waveform 2 | 15 |  | ns |

## Flip-Flop

## AC WAVEFORMS



Waveform 1. Propagation Delay, Clock Input To Output, Clock Pulse Width, and Maximum Clock Frequency


Waveform 2. Master Reset Pulse Width, Master Reset to Output Delay and Master Reset to Clock Recovery Time


## Waveform 3. Data Setup And Hold Times

NOTE: For all waveforms, $\mathrm{V}_{\mathrm{M}}=1.3 \mathrm{~V}$.
The shaded areas indicate when the input is permitted to change for predictable output performance.

## TEST CIRCUIT AND WAVEFORMS



## Signetics

## ALS Products

## FEATURES

- 8-bit transparent latch-'ALS373
- 8-bit positive edge triggered regis-ter-'ALS374
- 3-State Output buffers
- Common 3-state Output Enable
- Independent register and 3-state buffer operation


## DESCRIPTION

The 74ALS373 is an octal transparent latch coupled to eight 3-State output buffers. The two sections of the device are controlled independently by Enable ( E ) and Output Enable ( $\overline{\mathrm{OE}}$ ) control gates.

The data on the $D$ inputs is transferred to the latch outputs when the Enable (E) input is High. The latch remains transparent to the data input while $E$ is High and stores the data that is present one set-up time before the High-to-Low enable transition.

The 3-State output buffers are designed to drive heavily loaded 3-State buses, MOS memories, or MOS microprocessors. The active Low Output Enable ( $\overline{\mathrm{OE}}$ ) controls all eight 3-State buffers independent of the latch operation. When $\overline{O E}$ is Low, the latched or transparent data appears at the outputs. When $\overline{\mathrm{OE}}$ is High, the outputs are

## 74ALS373, 74ALS374

 Latch/Flip-Flop
## 74ALS373 Octal Transparent Latch (3-State) 74ALS374 Octal D Flip-Flop (3-State) Product Specification

| TYPE | TYPICAL PROPAGATION <br> DELAY | TYPICAL SUPPLY CURRENT <br> (TOTAL) |
| :---: | :---: | :---: |
| $74 \mathrm{ALS373}$ | 6.0 ns | 14 mA |
| 74 ALS 374 | 6.0 ns | 17 mA |

ORDERING INFORMATION

| PACKAGES | COMMERCIALRANGE <br> $\mathbf{v}_{\mathbf{C C}}=5 \mathrm{~V} \pm 10 \% ; \mathrm{T}_{\mathbf{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| :---: | :---: |
| 20-Pin Plastic DIP | $74 \mathrm{ALS373N}, 74 \mathrm{ALS374N}$ |
| 20-Pin Plastic SOL | $74 \mathrm{ALS373D}, 74 \mathrm{ALS374D}$ |

INPUT AND OUTPUT LOADING AND FAN-OUT TABLE

| PINS | DESCRIPTION | 74F(U.L.) <br> HIGH/LOW | LOADVALUE <br> HIGH/LOW |
| :--- | :--- | :---: | :---: |
| $\mathrm{D}_{0}-\mathrm{D}_{7}$ | Data inputs | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| E ('ALS373) | Latch enable input <br> (active High) | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| $\overline{\mathrm{OE}}$ | Output enable input <br> (active Low) | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| CP ('ALS374) | Clock Pulse input <br> (Active rising edge) | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| $\mathrm{Q}_{0}-\mathrm{Q}_{7}$ | 3-State outputs | $130 / 240$ | $2.6 \mathrm{~mA} / 24 \mathrm{~mA}$ |

NOTE:
One (10) ALS Unit Load is defined as: $20 \mu \mathrm{~A}$ in the High state and 0.1 mA in the Low state.

LOGIC SYMBOL


LOGIC SYMBOL(IEEE/IEC)


PIN CONFIGURATION

in high impedance "off" state, which means they will neither drive nor load the bus.

The 'ALS374 is an 8-bit, edge triggered register coupled to eight 3-State output buffers. The two sections of the device are controlled independently by the clock (CP) and Output Enable (OE) control gates.

LOGIC SYMBOL


The register is fully edge triggered. The state of each D input, one set-up time before the Low-to-High clock transition is transferred to the corresponding flipflop's Q output.

The 3-State output buffers are designed to drive heavily loaded 3-State buses, MOS memories, or MOS microproces-

LOGIC SYMBOL(IEEE/IEC)

sors. The active Low Output Enable ( $\overline{\mathrm{OE}})$ controls all eight 3 -State buffers independent of the latch operation. When $\overline{\mathrm{OE}}$ is Low, the latched or transparent data appears at the outputs. When $\overline{\mathrm{OE}}$ is High, the outputs are in high impedance "off" state, which means they will neither drive nor load the bus.

LOGIC DIAGRAM, 74ALS373


## LOGIC DIAGRAM, 74ALS374



FUNCTION TABLE, 74ALS373

| INPUTS |  |  | INTERNAL REGISTER | OUTPUTS | OPERATING MODE |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{O E}$ | E | $\mathrm{D}_{\mathrm{n}}$ |  | $Q_{0}-Q_{7}$ |  |
| $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{H} \end{aligned}$ | Enable and read register |
| $\mathrm{L}$ | $\downarrow$ | $\begin{aligned} & \mathrm{I} \\ & \mathrm{~h} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & L \\ & H \end{aligned}$ | Latch and read register |
| L | L | X | NC | NC | Hold |
| $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{D}_{\mathrm{n}} \end{aligned}$ | $\begin{aligned} & \mathrm{NC} \\ & \mathrm{D}_{\mathrm{n}} \end{aligned}$ | $\begin{aligned} & z \\ & z \end{aligned}$ | Disable outputs |

$\mathrm{H}=$ High voltage level
$h=$ High voltage level one set-up time prior to the High-to-Low E transition
$\mathrm{L}=$ Low voltage level
1 = Low voltage level one set-up time prior to the High-to-Low E transition
NC = No change
$X=$ Don't care
$Z=$ High impedance "off" state
$\downarrow=$ High-to-Low E transition
FUNCTION TABLE, 74ALS374

| INPUTS |  |  | INTERNAL REGISTER | OUTPUTS | OPERATING MODE |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{\mathrm{OE}}$ | CP | $\mathrm{D}_{\mathrm{n}}$ |  | $Q_{0}-Q_{7}$ |  |
| L | $\uparrow$ | $\begin{aligned} & \mathrm{I} \\ & \mathrm{~h} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{H} \end{aligned}$ | Load and read register |
| L | $\ddagger$ | X | NC | NC | Hold |
| $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \hline \uparrow \\ & \uparrow \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{D}_{\mathrm{n}} \end{aligned}$ | $\begin{aligned} & N C \\ & D_{n} \end{aligned}$ | $\begin{aligned} & z \\ & Z \end{aligned}$ | Disable outputs |

$H=H i g h$ voltage level
$h=$ High voltage level one set-up time prior to the Low-to-High clock transition
L = Low voltage level
I = Low voltage level one set-up time prior to the Low-to-High clock transition
NC = No change
$X=$ Don't care
$Z=$ High impedance "off" state
$\uparrow=$ Low-to-High clock transition
$\uparrow=$ Not a Low-to-High clock transition

ABSOLUTE MAXIMUM RATINGS (Operation beyond the limits set forth in this table may impair the useful life of the device. Unless otherwise noted these limits are over the operating free-air temperature range.)

| SYMBOL | PARAMETER | RATING | UNIT |
| :--- | :--- | :---: | :---: |
| $\mathrm{V}_{\text {CC }}$ | Supply voltage | -0.5 to +7.0 | V |
| $\mathrm{~V}_{\text {IN }}$ | Input voltage | -0.5 to +7.0 | V |
| $\mathrm{I}_{\text {IN }}$ | Input current | -30 to +5 | mA |
| $\mathrm{~V}_{\text {OUT }}$ | Voltage applied to output in High output state | -0.5 to $+\mathrm{V}_{\text {CC }}$ | V |
| $\mathrm{I}_{\text {OUT }}$ | Current applied to output in Low output state | 48 | mA |
| $\mathrm{~T}_{\text {A }}$ | Operating free-air temperature range | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |

RECOMMENDED OPERATING CONDITIONS

| SYMBOL | PARAMETER | LIMITS |  |  | UNIT |
| :--- | :--- | :---: | :---: | :---: | :---: |
|  |  | Min | Nom | Max |  |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply voltage | 4.5 | 5.0 | 5.5 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | High-level input voltage | 2.0 |  |  | V |
| $\mathrm{~V}_{\mathrm{IL}}$ | Low-level input voltage |  |  | 0.8 | V |
| $\mathrm{I}_{\mathrm{IK}}$ | Input clamp current |  |  | -18 | mA |
| $\mathrm{I}_{\mathrm{OH}}$ | High-level output current |  |  | -2.6 | mA |
| $\mathrm{I}_{\mathrm{OL}}$ | Low-level output current |  |  | 24 | mA |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating free-air temperature range | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

DC ELECTRICAL CHARACTERISTICS (Over recommended operating free-air temperature range unless otherwise noted.)

| SYMBOL | PARAMETER |  |  | TEST CONDITIONS ${ }^{1}$ |  | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Typ ${ }^{2}$ | Max |  |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage |  |  |  |  | $\mathrm{V}_{\mathrm{CC}} \pm 10 \%, \mathrm{~V}_{\mathrm{IL}}=\mathrm{MAX}, \mathrm{V}_{\mathrm{IH}}=\mathrm{MIN}$ | $\mathrm{I}_{\mathrm{OH}}=-0.4 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{cc}}{ }^{-2}$ |  |  | V |
|  |  |  |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \mathrm{V}_{\mathrm{IL}}=\mathrm{MAX}, \mathrm{V}_{\mathrm{IH}}=\mathrm{MIN}$ | $\mathrm{I}_{\mathrm{OH}}=\mathrm{MAX}$ | 2.4 | 3.2 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage |  |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \mathrm{V}_{\mathrm{LL}}=\mathrm{MAX}$ | $\mathrm{I}_{\mathrm{OL}}=12 \mathrm{~mA}$ |  | 0.25 | 0.4 | V |
|  |  |  |  | $\mathrm{V}_{\mathrm{IH}}=$ MIN | $\mathrm{I}_{\mathrm{OL}}=24 \mathrm{~mA}$ |  | 0.35 | 0.5 | V |
| $\mathrm{V}_{\mathrm{IK}}$ | Input clamp voltage |  |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \mathrm{I}_{\mathrm{I}}=\mathrm{I}_{\mathrm{IK}}$ |  |  | -0.73 | -1.5 | V |
| $I_{1}$ | Input current at maximum input voltage |  |  | $V_{\text {cc }}=\mathrm{MAX}, \mathrm{V}_{1}=7.0 \mathrm{~V}$ |  |  |  | 100 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {IH }}$ | High-level input current |  |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \mathrm{V}_{1}=2.7 \mathrm{~V}$ |  |  |  | 20 | $\mu \mathrm{A}$ |
| $I_{1 L}$ | Low-level input current |  | 74ALS373 | $V_{c C}=\mathrm{MAX}, \mathrm{V}_{1}=0.4 \mathrm{~V}$ |  |  |  | -0.1 | mA |
|  |  |  | 74ALS374 |  |  |  |  | -0.2 | mA |
| $\mathrm{I}_{\mathrm{OZH}}$ | Off-state output current, High-level voltage applied |  |  | $V_{c c}=M A X, V_{0}=2.7 \mathrm{~V}$ |  |  |  | 20 | $\mu \mathrm{A}$ |
| ${ }^{\text {ozl }}$ | Off-state output current, Low-level voltage applied |  |  | $\mathrm{V}_{\mathrm{cc}}=\mathrm{MAX}, \mathrm{V}_{\mathrm{O}}=0.4 \mathrm{~V}$ |  |  |  | -20 | $\mu \mathrm{A}$ |
| Io | Output current ${ }^{3}$ |  |  | $\mathrm{V}_{\mathrm{cc}}=\mathrm{MAX}, \mathrm{V}_{\mathrm{O}}=2.25 \mathrm{~V}$ |  | -30 |  | -112 | mA |
| ${ }^{\text {cc }}$ | Supply current (total) | ${ }^{1} \mathrm{CCH}$ | 74ALS373 | $V_{c c}=\mathrm{MAX}$ |  |  | 7 | 16 | mA |
|  |  | ${ }^{1} \mathrm{CCL}$ |  |  |  |  | 14 | 25 | mA |
|  |  | ${ }^{1} \mathrm{CCZ}$ |  |  |  |  | 17 | 27 | mA |
|  |  | ${ }^{\text {CCH }}$ | 74ALS374 | $V_{c c}=M A X$ |  |  | 11 | 19 | mA |
|  |  | ${ }^{1} \mathrm{CCL}$ |  |  |  |  | 19 | 28 | mA |
|  |  | ${ }^{\text {I ccz }}$ |  |  |  |  | 20 | 31 | mA |

NOTES:

1. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type.
2. All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{A}=25^{\circ} \mathrm{C}$.
3. The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit current, Ios

## AC ELECTRICAL CHARACTERISTICS

| SYMBOL | PARAMETER |  | TEST CONDITION | LIMITS |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=0^{\circ} \\ \mathrm{V}_{\mathrm{CC}}= \\ C_{\mathrm{C}}= \\ \mathbf{R}_{\mathrm{L}} \end{gathered}$ | $\begin{aligned} & +70^{\circ} \mathrm{C} \\ & 10 \% \\ & \mathrm{~F} \\ & \Omega \end{aligned}$ |  |
|  |  |  | Min | Max |  |
| $t_{\mathrm{PLH}} \mathrm{t}_{\mathrm{PH}}$ | Propagation delay $D_{n}$ to $Q_{n}$ | 74ALS373 |  | Waveform 2 | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & 12.0 \\ & 14.0 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PH}} \end{aligned}$ | Propagation delay $E$ to $Q_{n}$ |  |  | Waveform 1 | $\begin{aligned} & 3.0 \\ & 3.0 \end{aligned}$ | $\begin{aligned} & 14.0 \\ & 14.0 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \end{aligned}$ | Output Enable time to High or Low level |  | Waveform 4 Waveform 5 | $\begin{aligned} & 2.0 \\ & 3.0 \end{aligned}$ | $\begin{aligned} & 14.0 \\ & 14.0 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \end{aligned}$ | Output Disable time to High or Low level |  | Waveform 4 Waveform 5 | $\begin{aligned} & \hline 2.0 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & 10.0 \\ & 12.0 \end{aligned}$ | ns |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Clock frequency | 74ALS374 | Waveform 1 | 50 |  | MHz |
| $\begin{aligned} & \mathrm{t}_{\mathrm{pLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation delay $C P$ to $Q_{n}$ |  | Waveform 1 | $\begin{aligned} & 3.0 \\ & 4.0 \end{aligned}$ | $\begin{aligned} & 12.0 \\ & 14.0 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \end{aligned}$ | Output Enable time to High or Low level |  | Waveform 4 Waveform 5 | $\begin{aligned} & 3.0 \\ & 3.0 \end{aligned}$ | $\begin{aligned} & 14.0 \\ & 14.0 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \end{aligned}$ | Output Disable time to High or Low level |  | Waveform 4 Waveform 5 | $\begin{aligned} & \hline 2.0 \\ & 3.0 \end{aligned}$ | $\begin{aligned} & 10.0 \\ & 12.0 \end{aligned}$ | ns |

AC SETUP REQUIREMENTS

| SYMBOL | PARAMETER |  | TEST CONDITION | LIMITS |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} \mathrm{T}_{A}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ \mathrm{v}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% \\ C_{L}=50 \mathrm{pF} \\ R_{L}=500 \Omega \end{gathered}$ |  |
|  |  |  | Min | Max |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{t}}(\mathrm{H}) \\ & \mathrm{t}_{\mathrm{s}}(\mathrm{~L}) \end{aligned}$ | Set-up time $D_{n}$ to $E$ | 74ALS373 |  | Waveform 3 | $\begin{aligned} & 6.0 \\ & 6.0 \end{aligned}$ |  | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{h}}(\mathrm{H}) \\ & \mathrm{t}_{\mathrm{h}}(\mathrm{~L}) \\ & \hline \end{aligned}$ | Hold time $D_{n}$ to $E$ |  |  | Waveform 3 | $\begin{aligned} & 6.0 \\ & 6.0 \end{aligned}$ |  | ns |
| $t_{w}(\mathrm{H})$ | E Pulse width, High |  | Waveform 1 | 10.0 |  | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{s}}(\mathrm{H}) \\ & \mathrm{t}_{\mathrm{s}}(\mathrm{~L}) \end{aligned}$ | $\begin{aligned} & \text { Set-up time } \\ & D_{n} \text { to } C P \end{aligned}$ | 74ALS374 | Waveform 3 | $\begin{aligned} & \hline 6.0 \\ & 6.0 \end{aligned}$ |  | ns |
| $\begin{aligned} & t_{h}(H) \\ & t_{h}(L) \end{aligned}$ | Hold time $D_{n}$ to CP |  | Waveform 3 | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ |  | ns |
| $\begin{aligned} & t_{w}(\mathrm{H}) \\ & t_{w}(\mathrm{~L}) \end{aligned}$ | CP Pulse width, High or Low |  | Waveform 1 | $\begin{aligned} & 10.0 \\ & 10.0 \\ & \hline \end{aligned}$ |  | ns |

AC WAVEFORMS


Waveform 1. Propagation Delay, Clock And Enable Inputs To Output, Enable and Clock Pulse Widths, and Maximum Clock Frequency


Waveform 2. Propagation Delay For Data To Outputs


Waveform 3. Data Setup And Hold Times


Waveform 4. 3-State Output Enable Time To High Level And Output Disable Time From High Level


Waveform 5. 3-State Output Enable Time To Low Level And Output Disable Time From Low Level

NOTE: For all waveforms, $\mathrm{V}_{\mathrm{M}}=1.3 \mathrm{~V}$.
The shaded areas indicate when the input is permitted to change for predictable output performance.

TEST CIRCUIT AND WAVEFORMS


Test Circuit For 3-State Outputs
SWITCH POSITION

| TEST | SWITCH |
| :---: | :--- |
| $\mathrm{t}_{\text {PLZ }}$ | closed <br> $\mathrm{t}_{\text {PZL }}$ <br> All other |
| closed <br> open |  |

DEFINITIONS
$R_{L}=$ Load resistor; see AC CHARACTERISTICS for value.
$C_{L}=$ Load capacitance includes jig and probe capacitance; see AC CHARACTERISTICS for value.
$R_{T}=$ Termination resistance should be equal to $Z_{O U T}$ of pulse generators.

| FAMILY | INPUT PULSE REQUIREMENTS |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Amplitude | Rep. Rate | $\mathbf{t}^{\mathbf{W}}$ | $\mathbf{t}_{\text {TLH }}$ | $\mathbf{t}_{\text {THL }}$ |
| 74 ALS | 3.5 V | 1 MHz | 500 ns | 2.0 ns | 2.0 ns |

## Signetics

## 74ALS377 <br> Flip-Flop

Octal D Flip-Flop With Enable
Preliminary Specificatlon

## FEATURES

- Ideal for addressable register applications
- Enable for address and data synchronization applications
- Eight edge-triggered D-type flipflops
- Buffered common clock
- See 'ALS273 for Master Reset version
- See 'ALS373 for transparent latch version
- See 'ALS374 for 3-State version


## DESCRIPTION

The 74ALS377 has eight edge-triggered Dtype flip-flops with individual D inputs and Q outputs. The common buffered Clock (CP) input loads all flip-flops simultaneously when the Enable ( $\overline{\mathrm{E}}$ ) input is Low.

The register is fully edge-triggered. The state of each D input, one setup time before the Low-to-High clock transition, is transferred to the corresponding flip-flop's $Q$ output. The $\overline{\mathrm{E}}$ input must be stable one setup time prior to the Low-to-High clock transition for predictable operation.

## ORDERING INFORMATION

NOTE:

| TYPE | TYPICAL $\mathrm{f}_{\text {MAX }}$ | TYPICAL SUPPLY CURRENT <br> (TOTAL) |
| :---: | :---: | :---: |
| 74 ALS 377 | 50 MHz | 15 mA |


| PACKAGES | COMMERCIALRANGE <br> $\mathbf{C C O}^{=5 \mathrm{~V} \pm 10 \% ; T_{A}}=\mathbf{0}^{\circ} \mathrm{C}$ to $+\mathbf{7 0} 0^{\circ} \mathrm{C}$ |
| :---: | :---: |
| 20 -Pin Plastic DIP | N74ALS377N |
| 20 -Pin Plastic SOL | N74ALS377D |

INPUT AND OUTPUT LOADING AND FAN-OUT TABLE

| PINS | DESCRIPTION | 74ALS(U.L.) <br> HIGH/LOW | LOADVALUE <br> HIGH/LOW |
| :--- | :--- | :---: | :---: |
| $\mathrm{D}_{0}-\mathrm{D}_{7}$ | Data inputs | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| CP | Clock Pulse input (active rising edge) | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| E | Enable input (active-Low) | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| $\mathrm{Q}_{0}-\mathrm{Q}_{7}$ | Data outputs | $130 / 240$ | $2.6 \mathrm{~mA} / 24 \mathrm{~mA}$ |

One (1.0) ALS Unit Load is defined as: $20 \mu \mathrm{~A}$ in the High state and 0.1 mA in the Low state.

LOGIC SYMBOL


LOGIC SYMBOL(IEEE/IEC)


## LOGIC DIAGRAM



## FUNCTION TABLE

| INPUTS |  |  | OUTPUTS | OPERATING MODE |
| :---: | :---: | :---: | :---: | :--- |
| $\overline{\mathrm{E}}$ | CP | $\mathbf{D}_{\mathbf{n}}$ | $\mathbf{Q}_{\mathbf{n}}$ |  |
| I | $\uparrow$ | h | H | Load "1" |
| I | $\uparrow$ | I | L | Load "0" |
| h | $\uparrow$ | X | no change | Hold (do nothing) |
| H | X | X | no change |  |

$H=$ High voltage level
$h=$ High voltage level one set-up time prior to the Low-to-High clock transition
L = Low voltage level
I = Low voltage level one set-up time prior to the Low-to-High clock transition
$X=$ Don't care
$\uparrow=$ Low-to-High clock transition

ABSOLUTE MAXIMUM RATINGS (Operation beyond the limits set forth in this table may impair the useful life of the device. Unless otherwise noted these limits are over the operating free-air temperature range.)

| SYMBOL | PARAMETER | RATING | UNIT |
| :--- | :--- | :---: | :---: |
| $\mathrm{V}_{\text {CC }}$ | Supply voltage | -0.5 to +7.0 | V |
| $\mathrm{~V}_{\text {IN }}$ | Input voltage | -0.5 to +7.0 | V |
| $\mathrm{I}_{\text {IN }}$ | Input current | -30 to +5 | mA |
| $\mathrm{~V}_{\text {OUT }}$ | Voltage applied to output in High output state | -0.5 to $+\mathrm{V}_{\text {CC }}$ | V |
| $\mathrm{I}_{\text {OUT }}$ | Current applied to output in Low output state | 48 | mA |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating free-air temperature range | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |

## RECOMMENDED OPERATION CONDITIONS

| SYMBOL | PARAMETER | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Nom | Max |  |
| $\mathrm{V}_{\mathrm{cc}}$ | Supply voltage | 4.5 | 5.0 | 5.5 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | High-level input voltage | 2.0 |  |  | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Low-level input voltage |  |  | 0.8 | V |
| $\mathrm{I}_{\mathrm{IK}}$ | Input clamp current |  |  | -18 | mA |
| $\mathrm{I}_{\mathrm{OH}}$ | High-level output current |  |  | -2.6 | mA |
| $\mathrm{I}_{\mathrm{OL}}$ | Low-level output current |  |  | 24 | mA |
| $\mathrm{T}_{\text {A }}$ | Operating free-air temperature range | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

DC ELECTRICAL CHARACTERISTICS (Over recommended operating free-air temperature range unless otherwise noted.)

| SYMBOL | PARAMETER |  | TEST CONDITIONS ${ }^{1}$ |  |  | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ ${ }^{2}$ | Max |  |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage |  |  |  |  | $\mathrm{V}_{\mathrm{cc}}{ }^{ \pm 10 \%}$ | $\begin{aligned} & V_{\mathrm{IL}}=\mathrm{MAX}, \\ & V_{\mathrm{IH}}=\text { MIN } \end{aligned}$ | $\mathrm{I}_{\mathrm{OH}}=-0.4 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{cc}}-2$ |  |  | V |
|  |  |  | $V_{c C}=\mathrm{MIN}$ | $\mathrm{I}_{\mathrm{OH}}=-2.6 \mathrm{~mA}$ | 2.4 |  |  |  | V |
| $\mathrm{v}_{\mathrm{OL}}$ | Low-level output voltage |  | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \\ & \mathrm{~V}_{\mathrm{IL}}=\mathrm{MAX}, \\ & \mathrm{~V}_{\mathrm{IH}}=\mathrm{MIN} \end{aligned}$ | $\mathrm{l}_{\mathrm{OL}}=12 \mathrm{~mA}$ |  |  | 0.25 | 0.4 | V |
|  |  |  | $\mathrm{I}_{\mathrm{OL}}=24 \mathrm{~mA}$ |  | 0.35 | 0.5 | V |  |
| $\mathrm{V}_{\mathrm{IK}}$ | Input clamp voltage |  |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \mathrm{I}_{\mathrm{I}}=\mathrm{I}_{\mathrm{IK}}$ |  |  |  |  | -1.5 | V |
| 1 | Input current at maximum input voltage |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \mathrm{V}_{1}=7.0 \mathrm{~V}$ |  |  |  |  | 0.1 | mA |
| $\mathrm{I}_{\mathrm{IH}}$ | High-level input current |  | $V_{C C}=M A X, V_{1}=2.7 \mathrm{~V}$ |  |  |  |  | 20 | $\mu \mathrm{A}$ |
| IIL | Low-level input current |  | $V_{C C}=M A X, V_{1}=0.4 \mathrm{~V}$ |  |  |  |  | -0.1 | mA |
| $1_{0}^{3}$ | Output current |  | $V_{C C}=M A X, V_{O}=2.25 \mathrm{~V}$ |  |  | -30 |  | -112 | mA |
| $\mathrm{I}_{\mathrm{cc}}$ | Supply current (total) | ${ }^{\mathrm{CCH}}$ | $V_{C C}=M A X$ |  |  |  | 11 | 20 | mA |
|  |  | $\mathrm{I}_{\mathrm{CCL}}$ |  |  |  |  | 19 | 29 | mA |

## NOTES:

1. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type.
2. All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
3. The output conditions have been chosen to produce a current that closely approximates one half of the true short-ciruit output current, $l_{o s}$.

## Flip-Flop

## AC ELECTRICAL CHARACTERISTICS

| SYMBOL | PARAMETER | TEST CONDITION |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} T_{A}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% \\ C_{L}=50 \mathrm{pF} \\ R_{L}=500 \Omega \end{gathered}$ |  |  |
|  |  |  | Min | Max |  |
| $f_{\text {MAX }}$ | Maximum clock frequency | Waveform 1 | 35 |  | MHz |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & { }_{\mathrm{t}}^{\mathrm{PHL}} \end{aligned}$ | Propagation delay $C P_{n}$ to $Q_{n}$ | Waveform 1 | 2 | $\begin{aligned} & 12 \\ & 15 \end{aligned}$ | ns |

AC SETUP REQUIREMENTS

| SYMBOL | PARAMETER | TEST CONDITION |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ R_{\mathrm{L}}=500 \Omega \end{gathered}$ |  |  |
|  |  |  | Min | Max |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{s}}(\mathrm{H}) \\ & \mathrm{t}_{\mathrm{s}}(\mathrm{~L}) \end{aligned}$ | Setup time, High or Low $D_{n}$ to CP | Waveform 2 | $\begin{aligned} & 10 \\ & 10 \end{aligned}$ |  | ns |
| $\mathrm{t}_{\mathrm{h}}(\mathrm{H})$ $\mathrm{t}_{\mathrm{h}}(\mathrm{L})$ | Hold time, High or Low $D_{n}$ to CP | Waveform 2 | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ |  | ns |
|  | Setup time, High or Low E to CP | Waveform 2 | $\begin{aligned} & 15 \\ & 15 \end{aligned}$ |  | ns |
| $\mathrm{t}_{\mathrm{h}}(\mathrm{H})$ $\mathrm{t}_{\mathrm{h}}(\mathrm{L})$ | Hold time, High or Low $\bar{E}$ to CP | Waveform 2 | 0 |  | ns |
|  | CP Pulse width, High or Low | Waveform 1 | $\begin{aligned} & 14 \\ & 14 \end{aligned}$ |  | ns |

## AC WAVEFORMS

(L) CP Clock Pulse Width, and Maximum Clock Frequency


NOTE: For all waveforms, $\mathrm{V}_{\mathrm{M}}=1.3 \mathrm{~V}$.
The shaded areas indicate when the input is permitted to change for predictable output performance.

Flip-Flop

## TEST CIRCUIT AND WAVEFORMS



## Signetics

## ALS Products

## FEATURES

- Combines '245 and '373 type functions in one chip
- 8-bit octal transceiver with D-type latch
- Back-to-back registers for storage
- Separate controls for data flow in each direction
- The -1 versions sink $48 \mathrm{~mA} \mathrm{I}_{\mathrm{OL}}$ within the $\pm 5 \% \mathrm{~V}_{c c}$ range
- 300 mil wide 24 -pin Slim DIP package
- 3-state outputs for bus-orientated applications
DESCRIPTION
The 74ALS543/74ALS543-1 and 74ALS544/74ALS544-1 Octal Registered Transceivers contain two sets of D-type latches for temporary storage of data flowing in either direction. Separate Latch Enable ( $\overline{\mathrm{LEAB}}, \overline{\mathrm{LEBA}})$ and Output Enable ( $\overline{\mathrm{OEAB}}, \overline{\mathrm{OEBA}})$ inputs are provided for each register to permit independent control of inputting and outputting in either direction of data flow. While the 'ALS543/ 'ALS543-1 has non-inverting data path, the 'ALS544/'ALS544-1 inverts data in both directions. The 'ALS543-1 and 'ALS544-1 will sink 48 mA if the $\mathrm{V}_{\mathrm{Cc}}$ is limited to $5.0 \mathrm{~V} \pm 0.25 \mathrm{~V}$.


## PIN CONFIGURATION



74ALS543, 74ALS543-1, 74ALS544, 74ALS544-1 Transceivers
74ALS543/'ALS543-1 Octal Registered Transceiver, Non-Inverting (3-State) 74ALS544/ALS544-1 Octal Registered Transceiver, Inverting (3-State) Preliminary Specification

| TYPE | TYPICAL PROPAGATION <br> DELAY | TYPICAL SUPPLY CURRENT <br> (TOTAL) |
| :---: | :---: | :---: |
| 74ALS543/74ALS543-1 | 8.0 ns | 40 mA |
| $74 \mathrm{ALS544/74ALS544-1}$ | 8.5 ns | 45 mA |

ORDERING INFORMATION

| PACKAGES | COMMERCIALRANGE <br> $\mathbf{V}_{\mathbf{C C}}=5 \mathrm{~V} \pm 10 \% ; \mathrm{T}_{\mathbf{A}}=\mathbf{0}^{\circ} \mathrm{C}$ to +70${ }^{\circ} \mathrm{C}$ |
| :---: | :---: |
| 24-Pin Plastic Slim DIP (300mil) | 74ALS543N, 74ALS543N-1, 74ALS544N, 74ALS544-1N |
| 24-Pin Plastic SOL | 74ALS543D, 74ALS543D-1, 74ALS544D, 74ALS544-1D |

## INPUT AND OUTPUT LOADING AND FAN-OUT TABLE

| TYPE | PINS | DESCRIPTION | 74ALS(U.L.) HIGH/LOW | LOADVALUE HIGH/LOW |
| :---: | :---: | :---: | :---: | :---: |
| $\begin{array}{\|c} \hline 543 / \\ ' 543-1 \\ ' 544 / \\ ' 544-1 \end{array}$ | $\mathrm{A}_{0}-\mathrm{A}_{7}$ | Port A inputs | 1.0/1.0 | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
|  | $\mathrm{B}_{0}-\mathrm{B}_{7}$ | Port $B$ inputs | 1.0/1.0 | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
|  | $\overline{\text { OEAB }}$ | A-to-B Output Enable input (Active Low) | 1.0/1.0 | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
|  | $\overline{\text { OEBA }}$ | B-to-A Output Enable input (Active Low) | 1.0/1.0 | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
|  | EAB | A-to-B Enable input (Active Low) | 1.0/1.0 | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
|  | $\overline{E B A}$ | B-to-A Enable input (Active Low) | 1.0/1.0 | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
|  | $\overline{\text { LEAB }}$ | A-to-B Latch Enable input (Active Low) | 1.0/1.0 | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
|  | $\overline{\text { LEBA }}$ | B-to-A Latch Enable input (Active Low) | 1.0/1.0 | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| $\begin{gathered} 543 / \\ \hline \end{gathered}$ | $A_{n}, B_{n}$ | Outputs ( All versions) | 750/240 | $15 \mathrm{~mA} / 24 \mathrm{~mA}$ |
|  |  | Outputs (-1 version) | 750/480 | $15 \mathrm{~mA} / 48 \mathrm{~mA}$ |
| $\begin{gathered} 544 / \\ \hline \end{gathered}$ | $\bar{A}_{n}, \bar{B}_{n}$ | Outputs ( All versions) | 750/240 | $15 \mathrm{~mA} / 24 \mathrm{~mA}$ |
|  |  | Outputs (-1 version) | 750/480 | $15 \mathrm{~mA} / 48 \mathrm{~mA}$ |

NOTE:
One (1.0) ALS Unit Load is defined as: $20 \mu \mathrm{~A}$ in the High state and 0.1 mA in the Low state.

LOGIC SYMBOL


LOGIC SYMBOL(IEEE/IEC)


## PIN CONFIGURATION



## LOGIC SYMBOL



## LOGIC SYMBOL(IEEE/IEC)


data from $\mathrm{B}_{0}-\mathrm{B}_{7}$, as indicated in the Function Table. With EAB Low, a Low signal on the $A$ -to-B Latch Enable ( $\overline{\mathrm{LEAB}}$ ) input makes the $A$ -to-B latches transparent; a subsequent Low-to High transition of the LEAB signal puts the $A$ latches in the storage mode and their outputs
no longer change with the $A$ inputs. With $E A B$ and $\overline{O E A B}$ both Low, the 3 -state $B$ output buffers are active and display the data present at the outputs of the A latches.
Control of data flow from $B$ to $A$ is similar, but using the $\overline{E B A}, \overline{L E B A}$, and $\overline{O E B A}$ inputs.

FUNCTION TABLE for 'ALS543/'ALS543-1 and 'ALS544/'ALS544-1

| INPUTS |  |  |  | OUTPUTS |  | STATUS |
| :---: | :---: | :---: | :---: | :---: | :---: | :--- |
| OEXX | EXX | LEXX | DATA | '543/543-1 | '544/544-1 |  |
| H | X | X | X | Z | Z | Disabled |
| X | H | X | X | Z | Z | Disabled |
| L | $\uparrow$ | L | h | Z | Z | Disabled + Latch |
| L | $\uparrow$ | L | I | Z | Z |  |
| L | L | $\uparrow$ | h | H | L | Latch + Display |
| L | L | $\uparrow$ | I | L | H |  |
| L | L | L | H | H | L | Trasparent |
| L | L | L | L | L | H |  |
| L | L | H | X | NC | NC | Hold |

[^10]
## Bus Transceivers

## 74ALS543, 74ALS543-1, 74ALS544, 74ALS544-1

LOGIC DIAGRAM


ABSOLUTE MAXIMUM RATINGS (Operation beyond the limits set forth in this table may impair the useful life of the device. Unless otherwise noted these limits are over the operating free-air temperature range.)

| SYMBOL | PARAMETER | RATING | UNIT |
| :--- | :--- | :---: | :---: |
| $V_{\text {CC }}$ | Supply voltage | -0.5 to +7.0 | V |
| $\mathrm{~V}_{\text {IN }}$ | Input voltage | -0.5 to +7.0 | V |
| $\mathrm{I}_{\text {IN }}$ | Input current | -30 to +5 | mA |
| $\mathrm{~V}_{\text {OUT }}$ | Voltage applied to output in High output state | -0.5 to +5.5 | V |
| $\mathrm{I}_{\text {OUT }}$ | Current applied to output in Low output state | All versions | 48 |
|  |  | -1 versions | 96 |
| $T_{A}$ | Operating free-air temperature range | 0 to +70 | mA |
| $\mathrm{~T}_{\text {STG }}$ | Storage temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |

## RECOMMENDED OPERATING CONDITIONS

| SYMBOL | PARAMETER |  | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Nom | Max |  |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply voltage |  | 4.5 | 5.0 | 5.5 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | High-level input voltage |  | 2.0 |  |  | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Low-level input voltage |  |  |  | 0.8 | V |
| $\mathrm{I}_{\text {IK }}$ | Input clamp current |  |  |  | -18 | mA |
| $\mathrm{I}_{\mathrm{OH}}$ | High-level output current |  |  |  | -15 | mA |
| ${ }^{1} \mathrm{OL}$ | Low-level output current | All versions |  |  | 24 | mA |
|  |  | -1 versions |  |  | $48^{1}$ | mA |
| $\mathrm{T}_{\mathrm{A}}$ | Operating free-air temperature range |  | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

NOTE 1. The 48 mA limit applies only under the condition of $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \%$.

## Bus Transceivers

DC ELECTRICAL CHARACTERISTICS (Over recommended operating free-air temperature range unless otherwise noted.)

| SYMBOL | PARAMETER |  |  |  | TEST CONDITIONS ${ }^{1}$ |  |  | UMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | Min | Typ ${ }^{2}$ | Max |  |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage |  |  |  |  |  |  | $V_{C C}^{ \pm 10 \%}$ | $\begin{aligned} & V_{\mathrm{IL}}=\mathrm{MAX} \\ & \mathrm{~V}_{\mathrm{IH}}=\mathrm{MIN} \end{aligned}$ | $\mathrm{I}_{\mathrm{OH}}=-0.4 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{CC}}{ }^{-2}$ |  |  | V |
|  |  |  |  |  | $\mathrm{V}_{C C}=\mathrm{MIN}$ | $\mathrm{I}_{\mathrm{OH}}=-3 \mathrm{~mA}$ | 2.4 | 3.2 |  |  | V |
|  |  |  |  |  | $\mathrm{I}_{\mathrm{OH}}=-15 \mathrm{~mA}$ | 2.0 |  |  |  | V |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage |  | All versions |  |  | $V_{C C}=\mathrm{MIN}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{IL}}=\mathrm{MAX} \\ & \mathrm{~V}_{\mathrm{IH}}=\mathrm{MIN} \end{aligned}$ | $\mathrm{I}_{\mathrm{OL}}=12 \mathrm{~mA}$ |  | 0.25 | 0.4 | V |
|  |  |  | $\mathrm{I}_{\mathrm{OL}}=24 \mathrm{~mA}$ |  | 0.35 |  |  | 0.5 | V |  |
|  |  |  |  | ersions | $\mathrm{V}_{\mathrm{CC}}=4.75 \mathrm{~V}$ | $\mathrm{I}_{\mathrm{OL}}=48 \mathrm{~mA}$ |  |  | 0.35 | 0.5 | V |
| $\mathrm{V}_{\mathrm{IK}}$ | Input clamp voltage |  |  |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \mathrm{I}_{1}=I_{\text {IK }}$ |  |  |  | -0.73 | -1.2 | V |
| 1 | Input current at maximum input voltage |  |  |  | Control inputs |  | $V_{C C}=M A X, V_{1}=7.0 \mathrm{~V}$ |  |  |  |  | 0.1 | mA |
|  |  |  | A or B ports |  | $V_{C C}=\mathrm{MAX}, \mathrm{V}_{1}=5.5 \mathrm{~V}$ |  |  |  |  | 0.1 | mA |
| $\mathrm{I}_{\mathrm{H}}$ | High-level input current ${ }^{3}$ |  |  |  | $V_{C C}=M A X, V_{1}=2.7 \mathrm{~V}$ |  |  |  |  | 20 | $\mu \mathrm{A}$ |
| IIL | Low-level input current ${ }^{3}$ |  |  |  | $V_{C C}=M A X, V_{1}=0.4 \mathrm{~V}$ |  |  |  |  | -0.2 | mA |
| ${ }^{\prime}$ | Short-circuit output current ${ }^{4}$ |  |  |  | $V_{C C}=M A X, V^{\prime}$ | 2.25 V |  | -30 |  | -112 | mA |
| ${ }^{\prime} \mathrm{cc}$ | Supply current (total) | $\begin{array}{\|l\|} \hline \text { 'ALS543/ } \\ \text { 'ALS543-1 } \end{array}$ |  | ${ }^{\mathrm{CCH}}$ | $V_{C C}=M A X$ |  |  |  | 47 | 76 | mA |
|  |  |  |  | ${ }^{\text {c }} \mathrm{CL}$ |  |  |  |  | 55 | 88 | mA |
|  |  |  |  | ${ }^{\text {ccz }}$ |  |  |  |  | 55 | 88 | mA |
|  |  | 'ALS544/ <br> 'ALS544-1 |  | ${ }^{\mathrm{I} C H}$ |  |  |  |  | 47 | 76 | mA |
|  |  |  |  | ${ }^{\text {CCL }}$ |  |  |  |  | 57 | 88 | mA |
|  |  |  |  | ${ }^{\text {c ccz }}$ |  |  |  |  | 57 | 88 | mA |

NOTES:

1. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type.
2. All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{A}=25^{\circ} \mathrm{C}$.
3. For $I / O$ ports, the parameters $I_{I H}$ and $I_{I L}$ include the off-state current.
4. The output conditions have been chosen to produce current that closely approximates one half of the true short-circuit output current, I IS

## Bus Transceivers

## AC ELECTRICAL CHARACTERISTICS for 'ALS543/'ALS543-1

| SYMBOL | PARAMETER | TEST CONDITION |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ \mathrm{R}_{\mathrm{L}}=500 \Omega \end{gathered}$ |  |  |
|  |  |  | Min | Max |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation delay $A_{n}$ to $B_{n}$ | Waveform 2 | $\begin{aligned} & 3 \\ & 3 \end{aligned}$ | $\begin{aligned} & 15 \\ & 15 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation delay $B_{n} \text { to } A_{n}$ | Waveform 2 | 3 3 | $\begin{aligned} & 12 \\ & 12 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | $\begin{aligned} & \text { Propagation delay } \\ & \text { LEBA to } A_{n} \end{aligned}$ | Waveform 1, 2 | 4 | $\begin{aligned} & 11 \\ & 11 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | $\begin{aligned} & \text { Propagation delay } \\ & \text { LEAB to } B_{n} \end{aligned}$ | Waveform 1, 2 | 4 | $\begin{aligned} & 11 \\ & 11 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZZ}} \\ & \hline \end{aligned}$ | Output Enable time <br> $\overline{O E B A}$ or $\overline{O E A B}$ to $A_{n}$ or $B_{n}$ | Waveform 4 Waveform 5 | $\begin{aligned} & 2 \\ & 2 \end{aligned}$ | $\begin{aligned} & 15 \\ & 15 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \end{aligned}$ | Output Disable time $\overline{O E B A}$ or $\overline{O E A B}$ to $A_{n}$ or $B_{n}$ | Waveform 4 Waveform 5 | $\begin{aligned} & 2 \\ & 2 \\ & 2 \end{aligned}$ | $\begin{aligned} & 15 \\ & 15 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & { }_{\mathrm{t}}^{\mathrm{t} \mathrm{PZL}} \end{aligned}$ | Output Enable time $\overline{E B A}$ or EAB to $A_{n}$ or $B_{n}$ | Waveform 4 Waveform 5 | $\begin{aligned} & 2 \\ & 2 \end{aligned}$ | $\begin{aligned} & 15 \\ & 15 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLLZ}} \\ & \hline \end{aligned}$ | Output Disable time $\overline{E B A}$ or $\overline{E A B}$ to $A_{n}$ or $B_{n}$ | Waveform 4 Waveform 5 | $\begin{aligned} & 2 \\ & 2 \end{aligned}$ | $\begin{aligned} & 15 \\ & 15 \end{aligned}$ | ns |

AC SETUP REQUIREMENTS for 'ALS543/'ALS543-1

| SYMBOL | PARAMETER | TEST CONDITION |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} T_{A}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% \% \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ \mathrm{R}_{\mathrm{L}}=500 \Omega \end{gathered}$ |  |  |
|  |  |  | Min | Max |  |
| $\mathrm{t}_{\text {d }}(\mathrm{H})$ $\mathrm{t}_{s}(\mathrm{~L})$ | Setup time, High or Low $A_{n}$ or $B_{n}$ to $\overline{L E A B}, \overline{L E B A}, \overline{E A B}$, or $\overline{E B A}$ | Waveform 3 | $\begin{aligned} & 10 \\ & 10 \end{aligned}$ |  | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{h}}(\mathrm{H}) \\ & \mathrm{t}_{\mathrm{h}}(\mathrm{~L}) \\ & \hline \end{aligned}$ | Hold time, High or Low $A_{n}$ or $B_{n}$ to $\overline{L E A B}, \overline{L E B A}, \overline{E A B}$, or $\overline{E B A}$ | Waveform 3 | 0 0 |  | ns |
| $t_{w}(\mathrm{~L})$ | Latch enable Pulse width, Low | Waveform 3 | 10 |  | ns |

## Bus Transceivers

AC ELECTRICAL CHARACTERISTICS for 'ALS544/'ALS544-1

| SYMBOL | PARAMETER | TEST CONDITION |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} T_{A}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ \mathrm{~V}_{C C}=5 \mathrm{~V} \pm 10 \% \\ C_{L}=50 \mathrm{pF} \\ R_{L}=500 \Omega \end{gathered}$ |  |  |
|  |  |  | Min | Max |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation delay $A_{n}$ to $B_{n}$ | Waveform 1 | $\begin{aligned} & \hline 3 \\ & 3 \end{aligned}$ | $\begin{aligned} & \hline 15 \\ & 15 \end{aligned}$ | ns |
| $\begin{gathered} \mathrm{t}_{\mathrm{PLH}} \\ \mathrm{t}_{\mathrm{PHL}} \end{gathered}$ | Propagation delay $B_{n} \text { to } A_{n}$ | Waveform 1 | $\begin{aligned} & \hline 3 \\ & 3 \end{aligned}$ | $\begin{aligned} & 12 \\ & 12 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | $\begin{aligned} & \text { Propagation delay } \\ & \text { LEBA }^{\text {to }} \\ & n \end{aligned}$ | Waveform 1, 2 | $\begin{aligned} & 4 \\ & 4 \end{aligned}$ | $\begin{aligned} & 11 \\ & 11 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | $\begin{aligned} & \text { Propagation delay } \\ & L E A B \text { to } \bar{B}_{n} \end{aligned}$ | Waveform 1, 2 | $\begin{aligned} & 4 \\ & 4 \end{aligned}$ | $\begin{aligned} & 11 \\ & 11 \end{aligned}$ | ns |
| $\mathrm{t}_{\mathrm{PZH}} \mathrm{t}_{\mathrm{PZL}}$ | Output Enable time $\overline{\text { OEBA }}$ or $\overline{\text { OEAB }}$ to $\bar{A}_{n}$ or $\bar{B}_{n}$ | Waveform 4 Waveform 5 | $\begin{aligned} & 2 \\ & 2 \end{aligned}$ | $\begin{aligned} & 15 \\ & 15 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \\ & \hline \end{aligned}$ | Output Disable time $\overline{O E B A}$ or $\overline{O E A B}$ to $\bar{A}_{n}$ or $\bar{B}_{n}$ | Waveform 4 Waveform 5 | $\begin{aligned} & 2 \\ & 2 \end{aligned}$ | $\begin{aligned} & 15 \\ & 15 \end{aligned}$ | ns |
| ${ }^{\mathrm{t}_{\mathrm{PZZH}}}$ | Output Enable time $\overline{E B A}$ or $\overline{E A B}$ to $\bar{A}_{n}$ or $\bar{B}_{n}$ | Waveform 4 Waveform 5 | $\begin{aligned} & 2 \\ & 2 \end{aligned}$ | $\begin{aligned} & 15 \\ & 15 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \end{aligned}$ | Output Disable time $\overline{E B A}$ or $\overline{E A B}$ to $\bar{A}_{n}$ or $\bar{B}_{n}$ | Waveform 4 Waveform 5 | $\begin{aligned} & 2 \\ & 2 \end{aligned}$ | $\begin{aligned} & 15 \\ & 15 \end{aligned}$ | ns |

AC SETUP REQUIREMENTS for 'ALS544/'ALS544-1

| SYMBOL | PARAMETER | TEST CONDITION |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} T_{A}=0^{\circ} \mathrm{C} 10+70^{\circ} \mathrm{C} \\ V_{C C}=5 \mathrm{~V} \pm 10 \% \\ C_{L}=50 \mathrm{pF} \\ R_{L}=500 \Omega \end{gathered}$ |  |  |
|  |  |  | Min | Max |  |
| $\mathrm{t}_{\text {c }}(\mathrm{H})$ $\mathrm{t}_{s}(\mathrm{~L})$ | Setup time High or Low $A_{n}$ or $B_{n}$ to $\overline{L E A B}, \overline{L E B A}, \overline{E A B}$, or EBA | Waveform 3 | 10 10 |  | ns |
| $t_{h}(\mathrm{H})$ $\mathrm{t}_{\mathrm{h}}(\mathrm{L})$ | Hold time, High or Low $A_{n}$ or $B_{n}$ to $\overline{L E A B}, \overline{L E B A}, \overline{E A B}$, or $\overline{E B A}$ | Waveform 3 | 0 |  | ns |
| $t_{w}(\mathrm{~L})$ | Latch enable Pulse width, Low | Waveform 3 | 10 |  | ns |

## AC WAVEFORMS



## TEST CIRCUIT AND WAVEFORMS



Test Circuit For 3-State Outputs

## SWITCH POSITION

| TEST | SWITCH |
| :---: | :--- |
| $\mathrm{t}_{\text {PLZ }}$ | closed <br> $t_{\text {PZL }}$ <br> closed <br> All other |

## DEFINITIONS

$R_{L}=$ Load resistor; see AC CHARACTERISTICS for value.
$\mathrm{C}_{\mathrm{L}}=$ Load capacitance includes jig and probe capacitance; see AC CHARACTERISTICS for value.
$R_{T}=$ Termination resistance should be equal to $Z_{O U T}$ of pulse generators.


| FAMILY | INPUT PULSE REQUIREMENTS |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Amplitude | Rep. Rate | $\mathbf{t}^{\mathbf{W}}$ | $\mathbf{t}^{\mathbf{T L H}}$ | $\mathbf{t}_{\text {THL }}$ |
| 74 ALS | 3.5 V | 1 MHz | 500 ns | 2.0 ns | 2.0 ns |

## Signetics

## ALS Products

## FEATURES

- 74ALS563A is broadside pinout and inverting version of 74ALS373
- 74ALS564A is broadside pinout and inverting version of 74ALS374
- Inputs and Outputs on opposite side of package allow easy interface to Microprocessors
- Useful as an Input or Output port for Microprocessors
- 3-State Outputs for Bus interfacing
- Common Output Enable
- 74ALS573B and 74ALS574A are non-inverting versions of 74ALS563A and 74ALS564A respectively


## DESCRIPTION

The 74ALS563A is an octal transparent latch coupled to eight 3-State output buffers. The two sections of the device are controlled independently by Enable (E) and Output Enable ( $\overline{\mathrm{OE} \text { ) control gates. }}$ The 74ALS563A is a complementary version of the 74ALS373 and has a broadside pinout configuration to facilitate PC board layout and allow easy interface with microprocessors.

## 74ALS563A, 74ALS564A <br> Latch/Flip-Flops

## 74ALS563A Octal Transparent Latch, Inverting (3-State) 74ALS564A Octal D Flip-Flop, Inverting (3-State)

## Product Specification

| TYPE | TYPICAL PROPAGATION <br> DELAY | TYPICAL SUPPLY CURRENT <br> (TOTAL) |
| :---: | :---: | :---: |
| $74 A L S 563 \mathrm{~A}$ | 6.0 ns | 12 mA |
| $74 \mathrm{ALS564A}$ | 6.0 ns | 15 mA |

## ORDERING INFORMATION

| PACKAGES | COMMERCIALRANGE $V_{C C}=5 \mathrm{~V} \pm 10 \% ; T_{A}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C}$ |
| :---: | :---: |
| 20-Pin Plastic DIP | 74ALS563AN, 74ALS564AN |
| 20-Pin Plastic SOL | 74ALS563AD, 74ALS564AD |

INPUT AND OUTPUT LOADING AND FAN-OUT TABLE

| PINS | DESCRIPTION | 74ALS(U.L.) <br> HIGH/LOW | LOADVALUE <br> HIGH/LOW |
| :--- | :--- | :---: | :---: |
| $\mathrm{D}_{0}-\mathrm{D}_{7}$ | Data inputs | $1.0 / 2.0$ | $20 \mu \mathrm{~A} / 0.2 \mathrm{~mA}$ |
| E ('ALS563A) | Latch enable input | $1.0 / 1.0$ | $20 \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| $\overline{\mathrm{OE}}$ | Output enable input <br> (active Low) | $1.0 / 1.0$ | $20 \mu \mathrm{~A} 0.1 \mathrm{~mA}$ |
| CP ('ALS564A) | Clock Pulse input <br> (Active rising edge) | $1.0 / 2.0$ | $20 \mathrm{~A} / 0.2 \mathrm{~mA}$ |
| $\overline{\mathrm{Q}}_{0}-\overline{\mathrm{Q}}_{7}$ | Data outputs | $130 / 240$ | $2.6 \mathrm{~mA} / 24 \mathrm{~mA}$ |

NOTE:
One (1.0) ALS Unit Load is defined as: $20 \mu \mathrm{~A}$ in the High state and 0.1 mA in the Low state.

LOGIC SYMBOL


5-161

LOGIC SYMBOL(IEEE/IEC)


853-1306-92257

## PIN CONFIGURATION



## Latch/Flip-Flops

PIN CONFIGURATION


The data on the $D$ inputs is inverted and transferred to the latch outputs when the Enable ( E ) input is High. The latch remains transparent to the data input while $E$ is High and stores the inverted data that is present one set-up time before the High-to-Low enable transition.

The 74ALS564A is a complementary version of the 74ALS374 and has a broadside pinout configuration to facili-

## LOGIC SYMBOL



LOGIC SYMBOL(IEEE/IEC)

sponding flip-flop's Q output.
The active Low Output Enable (OE) controls all eight 3 -State buffers. When $\overline{\mathrm{OE}}$ is Low, the stored or transparent data appears at the outputs. When $\overline{\mathrm{OE}}$ is High, the outputs are in high impedance "off" state, which means they will neither drive nor load the bus.

LOGIC DIAGRAM, 74ALS563A


LOGIC DIAGRAM, 74ALS564A


FUNCTION TABLE, 74ALS563A

| INPUTS |  |  | INTERNAL REGISTER | OUTPUTS | OPERATING MODE |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{\mathrm{OE}}$ | E | $\mathrm{D}_{\mathrm{n}}$ |  | $Q_{0}-Q_{7}$ |  |
| $\begin{aligned} & L \\ & L \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{H} \end{aligned}$ | $\begin{gathered} \mathrm{H} \\ \mathrm{~L} \end{gathered}$ | Enable and read register |
| $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \end{aligned}$ | $\downarrow$ | $\begin{aligned} & \mathrm{I} \\ & \mathrm{~h} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{H} \end{aligned}$ | $\begin{gathered} \mathrm{H} \\ \mathrm{~L} \end{gathered}$ | Latch and read register |
| L | L | X | NC | NC | Hold |
| $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{D}_{\mathrm{n}} \end{aligned}$ | $\begin{aligned} & \mathrm{NC} \\ & \mathrm{D}_{\mathrm{n}} \end{aligned}$ | $\begin{aligned} & \mathrm{Z} \\ & \mathrm{Z} \end{aligned}$ | Disable outputs |

[^11]FUNCTION TABLE, 74ALS564A

| INPUTS |  |  | INTERNAL REGISTER | OUTPUTS | OPERATING MODE |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{O E}$ | CP | $\mathrm{D}_{\mathrm{n}}$ |  | $Q_{0}-Q_{7}$ |  |
| $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \end{aligned}$ | $\begin{aligned} & \uparrow \\ & \uparrow \end{aligned}$ | $\begin{aligned} & \mathrm{l} \\ & \mathrm{~h} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{H} \end{aligned}$ | $\begin{gathered} \mathrm{H} \\ \mathrm{~L} \end{gathered}$ | Load and read register |
| L | f | X | NC | NC | Hold |
| $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \uparrow \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & D_{n} \\ & X \end{aligned}$ | $D_{n}$ | $\begin{aligned} & z \\ & z \end{aligned}$ | Disable outputs |

[^12]ABSOLUTE MAXIMUM RATINGS (Operation beyond the limits set forth in this table may impair the useful life of the device. Unless otherwise noted these limits are over the operating free-air temperature range.)

| SYMBOL | PARAMETER | RATING | UNIT |
| :--- | :--- | :---: | :---: |
| $\mathrm{V}_{\text {CC }}$ | Supply voltage | -0.5 to +7.0 | V |
| $\mathrm{~V}_{\text {IN }}$ | Input voltage | -0.5 to +7.0 | V |
| $\mathrm{I}_{\text {IN }}$ | Input current | -30 to +5 | mA |
| $\mathrm{~V}_{\text {OUT }}$ | Voltage applied to output in High output state | -0.5 to $+\mathrm{V}_{\text {CC }}$ | V |
| $\mathrm{I}_{\text {OUT }}$ | Current applied to output in Low output state | 48 | mA |
| $\mathrm{~T}_{\text {A }}$ | Operating free-air temperature range | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |

## RECOMMENDED OPERATING CONDITIONS

| SYMBOL | PARAMETER | LMMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Nom | Max |  |
| $\mathrm{V}_{\mathrm{cc}}$ | Supply voltage | 4.5 | 5.0 | 5.5 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | High-level input voltage | 2.0 |  |  | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Low-level input voltage |  |  | 0.8 | V |
| $\mathrm{I}_{\text {IK }}$ | Input clamp current |  |  | -18 | mA |
| ${ }^{\mathrm{OH}}$ | High-level output current |  |  | -2.6 | mA |
| ${ }^{\mathrm{OL}}$ | Low-level output current |  |  | 24 | mA |
| $\mathrm{T}_{\text {A }}$ | Operating free-air temperature range | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

## Latch/Flip-Flops

| SYMBOL | PARAMETER |  |  | TEST CONDITIONS ${ }^{1}$ |  | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Typ ${ }^{2}$ | Max |  |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage |  |  |  |  | $\mathrm{V}_{\mathrm{CC}} \pm 10 \%, \mathrm{~V}_{\mathrm{iL}}=\mathrm{MAX}, \mathrm{V}_{\mathrm{iH}}=\mathrm{MIN}$ | $\mathrm{I}_{\mathrm{OH}}=-0.4 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{cc}} \mathrm{C}^{-2}$ |  |  | V |
|  |  |  |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \mathrm{V}_{\mathrm{IL}}=\mathrm{MAX}, \mathrm{V}_{\text {IH }}=\mathrm{MIN}$ | $\mathrm{I}_{\mathrm{OH}}=\mathrm{MAX}$ | 2.4 | 3.2 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage |  |  | $\mathrm{V}_{\text {cC }}=\mathrm{MIN}, \mathrm{V}_{\mathrm{IL}}=\mathrm{MAX}$ | $\mathrm{I}_{\mathrm{OL}}=12 \mathrm{~mA}$ |  | 0.25 | 0.4 | V |
|  |  |  |  | $\mathrm{V}_{\text {IH }}=\mathrm{MIN}$ | $\mathrm{I}_{\mathrm{OL}}=24 \mathrm{~mA}$ |  | 0.35 | 0.5 | V |
| $\mathrm{V}_{\mathrm{IK}}$ | Input clamp voltage |  |  | $V_{C C}=M I N, I_{1}=I_{1 K}$ |  |  | -0.73 | -1.2 | V |
| 1 | Input current at maximum input voltage |  |  | $V_{c c}=M A X, V_{1}=7.0 \mathrm{~V}$ |  |  |  | 100 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{IH}}$ | High-level input current |  |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \mathrm{V}_{1}=2.7 \mathrm{~V}$ |  |  |  | 20 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {IL }}$ | Low-level input current |  | 74ALS563A | $V_{c c}=\mathrm{MAX}, \mathrm{V}_{1}=0.4 \mathrm{~V}$ |  |  |  | -0.1 | mA |
|  |  |  | 74ALS564A |  |  |  |  | -0.2 | mA |
| ${ }^{\text {OZH }}$ | Off-state output current, High-level voltage applied |  |  | $V_{c c}=M A X, V_{0}=2.7 \mathrm{~V}$ |  |  |  | 20 | $\mu \mathrm{A}$ |
| ${ }^{\text {ozl }}$ | Off-state output current, Low-level voltage applied |  |  | $V_{C C}=M A X, V_{0}=0.4 V$ |  |  |  | -20 | $\mu \mathrm{A}$ |
| '0 | Output current ${ }^{3}$ |  |  | $\mathrm{V}_{C C}=\mathrm{MAX}, \mathrm{V}_{0}=2.25 \mathrm{~V}$ |  | -30 |  | -112 | mA |
| ${ }^{\text {cc }}$ | Supply current (total) | ${ }^{1} \mathrm{CCH}$ | 74ALS563A | $V_{c c}=M A X$ |  |  | 7 | 12 | mA |
|  |  | ${ }^{\text {c CCL }}$ |  |  |  |  | 13 | 21 | mA |
|  |  | ${ }^{\text {I CCZ }}$ |  |  |  |  | 15 | 24 | mA |
|  |  | ${ }^{1} \mathrm{CCH}$ | 74ALS564A | $V_{c c}=M A X$ |  |  | 11 | 18 | mA |
|  |  | ${ }^{\prime} \mathrm{CCL}$ |  |  |  |  | 17 | 27 | mA |
|  |  | ${ }^{\text {I ccz }}$ |  |  |  |  | 18 | 28 | mA |

NOTES:

1. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type.
2. All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
3. The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit current, Ios

## AC ELECTRICAL CHARACTERISTICS

| SYMBOL | PARAMETER |  | TEST CONDITION | LIMITS |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} \mathrm{T}_{A}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ \mathrm{~V}_{C C}=5 \mathrm{~V} \pm 10 \% \\ C_{\mathrm{L}}=50 \mathrm{pF} \\ R_{L}=500 \Omega \end{gathered}$ |  |
|  |  |  | Min | Max |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PH}} \end{aligned}$ | Propagation delay $D_{n}$ to $\bar{Q}_{n}$ | 74ALS563A |  | Waveform 2 | $\begin{aligned} & 2.0 \\ & 3.0 \end{aligned}$ | $\begin{aligned} & 10.0 \\ & 10.0 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PH}} \end{aligned}$ | Propagation delay $E$ to $\bar{Q}_{n}$ |  |  | Waveform 1 | $\begin{aligned} & 4.0 \\ & 4.0 \end{aligned}$ | $\begin{aligned} & 13.0 \\ & 13.0 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{pZH}} \\ & \mathrm{t}_{\mathrm{pZL}} \end{aligned}$ | Output Enable time to High or Low level |  | Waveform 4 Waveform 5 | $\begin{aligned} & 1.0 \\ & 3.0 \end{aligned}$ | $\begin{array}{r} 9.0 \\ 11.0 \end{array}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \\ & \hline \end{aligned}$ | Output Disable time to High or Low level |  | Waveform 4 Waveform 5 | $\begin{aligned} & 1.0 \\ & 2.0 \end{aligned}$ | $\begin{array}{r} 9.0 \\ 11.0 \end{array}$ | ns |
| $\mathrm{f}_{\text {max }}$ | Maximum Clock frequency | 74ALS564A | Waveform 1 | 50 |  | MHz |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation delay $C P$ to $Q_{n}$ |  | Waveform 1 | $\begin{aligned} & 3.0 \\ & 4.0 \end{aligned}$ | $\begin{aligned} & 12.0 \\ & 12.0 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \end{aligned}$ | Output Enable time to High or Low level |  | Waveform 4 Waveform 5 | $\begin{aligned} & 1.0 \\ & 3.0 \end{aligned}$ | $\begin{array}{r} 9.0 \\ 11.0 \end{array}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \end{aligned}$ | Output Disable time to High or Low level |  | Waveform 4 Waveform 5 | $\begin{aligned} & 1.0 \\ & 2.0 \end{aligned}$ | $\begin{array}{r} 9.0 \\ 11.0 \end{array}$ | ns |

AC SETUP REQUIREMENTS

| SYMBOL | PARAMETER |  | TEST CONDITION |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{array}{r} T_{A}= \\ V_{C C} \\ \mathbf{C}_{\mathbf{C}} \\ R_{1} \end{array}$ | $\begin{aligned} & +70^{\circ} \mathrm{C} \\ & 10 \% \\ & \mathrm{~F} \\ & \Omega \end{aligned}$ |  |
|  |  |  | Min | Max |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{s}}(\mathrm{H}) \\ & \mathrm{t}_{\mathrm{s}}(\mathrm{~L}) \end{aligned}$ | Set-up time $D_{n}$ to $E$ | 74ALS563A |  | Waveform 3 Waveform 3 | $\begin{aligned} & 6.0 \\ & 6.0 \end{aligned}$ |  | ns |
| $\begin{array}{\|l} \hline t_{h}(H) \\ t_{h}(L) \\ \hline \end{array}$ | Hold time $D_{n} \text { to } E$ |  |  | Waveform 3 Waveform 3 | $\begin{aligned} & 6.0 \\ & 6.0 \end{aligned}$ |  | ns |
| $t_{w}(\mathrm{H})$ | E Pulse width, High |  | Waveform 1 | 10.0 |  | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{s}}(\mathrm{H}) \\ & \mathrm{t}_{\mathrm{s}}(\mathrm{~L}) \end{aligned}$ | Set-up time $D_{n}$ to $C P$ | 74ALS564A | Waveform 3 Waveform 3 | $\begin{aligned} & 6.0 \\ & 6.0 \end{aligned}$ |  | ns |
| $\begin{aligned} & t_{h}(H) \\ & t_{h}(L) \end{aligned}$ | Hold time $D_{n}$ to $C P$ |  | Waveform 3 Waveform 3 | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ |  | ns |
| $\begin{aligned} & t_{w}(\mathrm{H}) \\ & t_{w}(\mathrm{~L}) \end{aligned}$ | CP Pulse width, High or Low |  | Waveform 1 <br> Waveform 1 | $\begin{array}{r} 7.0 \\ 11.0 \end{array}$ |  | ns |

## AC WAVEFORMS



NOTE: For all waveforms, $\mathrm{V}_{\mathrm{M}}=1.3 \mathrm{~V}$.
The shaded areas indicate when the input is permitted to change for predictable output performance.

## TEST CIRCUIT AND WAVEFORMS



## Signetics

## ALS Products

## 74ALS573B, 74ALS574A Latch/Flip-Flops

## 74ALS573B Octal Transparent Latch (3-State) 74ALS574A Octal D Flip-Flop (3-State) Product Specification

## FEATURES

- 74ALS573B is broadside pinout version of 74ALS373
- 74ALS574A is broadside pinout version of 74ALS374
- Inputs and Outputs on opposite side of package allow easy interface to Microprocessors
- Useful as an Input or Output port for Microprocessors
- 3-State Outputs for Bus interfacing
- Common Output Enable
- 74ALS563A and 74ALS564A are inverting version of 74ALS573B and 74ALS574A respectively


## DESCRIPTION

The 74ALS573B is an octal transparent latch coupled to eight 3-State output buffers. The two sections of the device are controlled independently by Enable (E) and Output Enable ( $\overline{O E}$ ) control gates. The 74ALS573B is functionally identical to the 74ALS373 but has a broadside pinout configuration to facilitate PC board layout and allow easy interface with microprocessors.

| TYPE | TYPICAL PROPAGATION <br> DELAY | TYPICAL SUPPLY CURRENT <br> (TOTAL) |
| :---: | :---: | :---: |
| $74 A L S 573 B$ | 5.0 ns | 12 mA |
| $74 \mathrm{ALS574A}$ | 6.0 ns | 15 mA |

ORDERING INFORMATION

| PACKAGES | COMMERCIALRANGE <br> $\mathbf{V C C}=5 \mathrm{~V} \pm 10 \% ; \mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| :---: | :---: |
| 20 -Pin Plastic DIP | $74 \mathrm{ALS573BN}, 74 \mathrm{ALS574AN}$ |
| 20 -Pin Plastic SOL | $74 \mathrm{ALS573BD}, 74 \mathrm{ALS574AD}$ |

INPUT AND OUTPUT LOADING AND FAN-OUT TABLE

| PINS | DESCRIPTION | 74ALS(U.L.) <br> HIGH/LOW | LOADVALUE <br> HIGH/LOW |
| :--- | :--- | :---: | :---: |
| $\mathrm{D}_{0}-\mathrm{D}_{7}$ | Data inputs | $1.0 / 2.0$ | $20 \mu \mathrm{~A} / 0.2 \mathrm{~mA}$ |
| E ('ALS573B) | Latch enable input | $1.0 / 1.0$ | $20 \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| $\overline{\mathrm{OE}}$ | Output enable input <br> (active Low) | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| CP ('ALS574A) | Clock Pulse input <br> (Active rising edge) | $1.0 / 2.0$ | $20 \mathrm{~A} / 0.2 \mathrm{~mA}$ |
| $\mathrm{Q}_{0}-\mathrm{Q}_{7}$ | Data outputs | $130 / 240$ | $2.6 \mathrm{~mA} / 24 \mathrm{~mA}$ |

NOTE:
One (1.0) ALS Unit Load is defined as: $20 \mu \mathrm{~A}$ in the High state and 0.1 mA in the Low state.

PIN CONFIGURATION


## LOGIC SYMBOL



LOGIC SYMBOL(IEEE/IEC)


PIN CONFIGURATION


The data on the D inputs is transferred to the latch outputs when the Enable ( E ) input is High. The latch remains transparent to the data input while $E$ is High and stores the data that is present one set-up time before the High-to-Low enable transition.

The 74ALS574A is functionally identical to the 74ALS374 but has a broadside pinout configuration to facilitate PC board

## LOGIC SYMBOL



LOGIC SYMBOL(IEEE/IEC)

flop's Q output.
The active Low Output Enable ( $\overline{\mathrm{OE} \text { ) }}$ controls all eight 3-State buffers. When $\overline{\mathrm{OE}}$ is Low, the stored or transparent data appears at the outputs. When $\overline{\mathrm{OE}}$ is High, the outputs are in high impedance "off" state, which means they will neither drive nor load the bus.

LOGIC DIAGRAM, 74ALS573B


LOGIC DIAGRAM, 74ALS574A


GND $=\operatorname{Pin} 10$
FUNCTION TABLE, 74ALS573B

| INPUTS |  |  | INTERNAL REGISTER | OUTPUTS | OPERATING MODE |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{O E}$ | E | $\mathrm{D}_{\mathrm{n}}$ |  | $Q_{0}-Q_{7}$ |  |
| L | H H | $\begin{aligned} & \mathrm{L} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{H} \end{aligned}$ | Enable and read register |
| L | $\downarrow$ | I | $\begin{aligned} & \mathrm{L} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & L \\ & H \end{aligned}$ | Latch and read register |
| L | L | X | NC | NC | Hold |
| $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{D}_{\mathrm{n}} \end{aligned}$ | $\begin{aligned} & \mathrm{NC} \\ & \mathrm{D}_{\mathrm{n}} \end{aligned}$ | $\begin{aligned} & z \\ & z \end{aligned}$ | Disable outputs |

$H=$ High voltage level
$h=$ High voltage level one set-up time prior to the High-to-Low E transition
$\mathrm{L}=$ Low voltage level
I = Low voltage level one set-up time prior to the High-to-Low E transition
NC = No change
$X=$ Don't care
$Z=$ High impedance "off" state
$\downarrow=$ High-to-Low E transition
FUNCTION TABLE, 74ALS574A

| INPUTS |  |  | INTERNAL REGISTER | OUTPUTS | OPERATING MODE |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{\mathrm{OE}}$ | CP | $\mathrm{D}_{\mathrm{n}}$ |  | $Q_{0}-Q_{7}$ |  |
| L | $\uparrow$ | I | $\begin{aligned} & L \\ & H \end{aligned}$ | $\begin{aligned} & L \\ & H \end{aligned}$ | Load and read register |
| L | $f$ | X | NC | NC | Hold |
| H H | $\begin{aligned} & \hline \uparrow \\ & \mathrm{x} \end{aligned}$ | D $\times$ | D $\times$ $\times$ | $\begin{aligned} & z \\ & z \end{aligned}$ | Disable outputs |

[^13]ABSOLUTE MAXIMUM RATINGS (Operation beyond the limits set forth in this table may impair the useful life of the device. Unless otherwise noted these limits are over the operating free-air temperature range.)

| SYMBOL | PARAMETER | RATING | UNIT |
| :---: | :--- | :---: | :---: |
| $V_{\text {CC }}$ | Supply voltage | -0.5 to +7.0 | V |
| $\mathrm{~V}_{\text {IN }}$ | Input voltage | -0.5 to +7.0 | V |
| $\mathrm{I}_{\text {IN }}$ | Input current | -30 to +5 | mA |
| $\mathrm{~V}_{\text {OUT }}$ | Voltage applied to output in High output state | -0.5 to $+\mathrm{V}_{\mathrm{CC}}$ | V |
| $\mathrm{I}_{\text {OUT }}$ | Current applied to output in Low output state | 48 | mA |
| $\mathrm{~T}_{\text {A }}$ | Operating free-air temperature range | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |

## RECOMMENDED OPERATING CONDITIONS

| SYMBOL | PARAMETER | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Nom | Max |  |
| $\mathrm{V}_{\mathrm{cc}}$ | Supply voltage | 4.5 | 5.0 | 5.5 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | High-level input voltage | 2.0 |  |  | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Low-level input voltage |  |  | 0.8 | V |
| $\mathrm{I}_{\text {IK }}$ | Input clamp current |  |  | -18 | mA |
| $\mathrm{I}_{\mathrm{OH}}$ | High-level output current |  |  | -2.6 | mA |
| $\mathrm{I}_{\mathrm{OL}}$ | Low-level output current |  |  | 24 | mA |
| $\mathrm{T}_{\text {A }}$ | Operating free-air temperature range | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

DC ELECTRICAL CHARACTERISTICS (Over recommended operating free-air temperature range unless otherwise noted.)

| SYMBOL | PARAMETER |  |  | TEST CONDITIONS ${ }^{1}$ |  | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Typ ${ }^{2}$ | Max |  |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage |  |  |  |  | $\mathrm{V}_{\mathrm{CC}}{ }^{ \pm} 10 \%, \mathrm{~V}_{\mathrm{IL}}=\mathrm{MAX}, \mathrm{V}_{\mathrm{IH}}=\mathrm{MIN}$ | $\mathrm{I}_{\mathrm{OH}}=-0.4 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{cc}}{ }^{-2}$ |  |  | V |
|  |  |  |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \mathrm{V}_{\mathrm{IL}}=\mathrm{MAX}, \mathrm{V}_{\mathrm{IH}}=\mathrm{MIN}$ | $\mathrm{I}_{\mathrm{OH}}=\mathrm{MAX}$ | 2.4 | 3.2 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage |  |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \mathrm{V}_{\mathrm{IL}}=\mathrm{MAX}$ | $\mathrm{I}_{\mathrm{OL}}=12 \mathrm{~mA}$ |  | 0.25 | 0.4 | V |
|  |  |  |  | $\mathrm{V}_{\mathbb{I H}}=\mathrm{MIN}$ | $\mathrm{I}_{\mathrm{OL}}=24 \mathrm{~mA}$ |  | 0.35 | 0.5 | V |
| $\mathrm{V}_{\mathrm{IK}}$ | Input clamp voltage |  |  | $V_{C C}=M 1 N, I_{1}=I_{1 K}$ |  |  | -0.73 | -1.2 | V |
| 1 | Input current at maximum input voltage |  |  | $V_{c c}=\mathrm{MAX}, \mathrm{V}_{1}=7.0 \mathrm{~V}$ |  |  |  | 100 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{H}}$ | High-level input current |  |  | $V_{C C}=M A X, V_{1}=2.7 \mathrm{~V}$ |  |  |  | 20 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{1 L}$ | Low-level input current |  | 74ALS573B | $\mathrm{V}_{\mathrm{cc}}=\mathrm{MAX}, \mathrm{V}_{1}=0.4 \mathrm{~V}$ |  |  |  | -0.1 | mA |
|  |  |  | 74ALS574A |  |  |  |  | -0.2 | mA |
| ${ }^{\text {OZH }}$ | Off-state output current, High-level voltage applied |  |  | $V_{C C}=M A X, V_{O}=2.7 \mathrm{~V}$ |  |  |  | 20 | $\mu \mathrm{A}$ |
| ${ }^{\text {ozl }}$ | Off-state output current, Low-level voltage applied |  |  | $V_{c c}=\mathrm{MAX}, \mathrm{V}_{\mathrm{O}}=0.4 \mathrm{~V}$ |  |  |  | -20 | $\mu \mathrm{A}$ |
| ${ }^{\prime}$ | Output current ${ }^{3}$ |  |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \mathrm{V}_{\mathrm{O}}=2.25 \mathrm{~V}$ |  | -30 |  | -112 | mA |
| ${ }^{\text {ccc }}$ | Supply current (total) | ${ }^{1} \mathrm{CCH}$ | 74ALS573B | $V_{c c}=\operatorname{MAX}$ |  |  | 7 | 12 | mA |
|  |  | ${ }^{1} \mathrm{CCL}$ |  |  |  |  | 13 | 21 | mA |
|  |  | ${ }^{\text {I ccz }}$ |  |  |  |  | 15 | 24 | mA |
|  |  | ${ }^{1} \mathrm{CCH}$ | 74ALS574A | $V_{c c}=M A X$ |  |  | 10 | 16 | mA |
|  |  | ${ }^{\text {c CCL }}$ |  |  |  |  | 17 | 27 | mA |
|  |  | ${ }^{\text {cccz }}$ |  |  |  |  | 18 | 28 | mA |

## NOTES:

1. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type.
2. All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
3. The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit current, Ios

AC ELECTRICAL CHARACTERISTICS

| SYMBOL | PARAMETER |  | TEST CONDITION | LIMITS |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} T_{A}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ V_{C C}=5 \mathrm{~V} \pm 10 \% \\ C_{L}=50 \mathrm{pF} \\ R_{L}=500 \Omega \end{gathered}$ |  |
|  |  |  | Min | Max |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation delay $D_{n}$ to $Q_{n}$ | 74ALS573B |  | Waveform 2 | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & 10.0 \\ & 10.0 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PH}} \end{aligned}$ | Propagation delay $E$ to $Q_{n}$ |  |  | Waveform 1 | $\begin{aligned} & 4.0 \\ & 4.0 \end{aligned}$ | $\begin{aligned} & 12.0 \\ & 12.0 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{pZH}} \\ & \mathrm{t}_{\mathrm{pZL}} \end{aligned}$ | Output Enable time to High or Low level |  | Waveform 4 Waveform 5 | $\begin{aligned} & 2.0 \\ & 4.0 \end{aligned}$ | $\begin{array}{r} 9.0 \\ 11.0 \end{array}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{P} P \mathrm{LZZ}} \end{aligned}$ | Output Disable time to High or Low level |  | Waveform 4 Waveform 5 | $\begin{aligned} & 1.0 \\ & 2.0 \end{aligned}$ | $\begin{array}{r} 9.0 \\ 11.0 \end{array}$ | ns |
| $\mathrm{f}_{\text {max }}$ | Maximum Clock frequency | 74ALS574A | Waveform 1 | 45 |  | MHz |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PH}} \end{aligned}$ | Propagation delay CP to $Q_{n}$ |  | Waveform 1 | $\begin{aligned} & 3.0 \\ & 4.0 \end{aligned}$ | $\begin{aligned} & 12.0 \\ & 12.0 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \end{aligned}$ | Output Enable time to High or Low level |  | Waveform 4 Waveform 5 | $\begin{aligned} & 2.0 \\ & 4.0 \end{aligned}$ | $\begin{array}{r} 9.0 \\ 11.0 \end{array}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZZ}} \end{aligned}$ | Output Disable time to High or Low level |  | Waveform 4 Waveform 5 | $\begin{aligned} & 1.0 \\ & 2.0 \end{aligned}$ | $\begin{array}{r} 9.0 \\ 11.0 \end{array}$ | ns |

AC SETUP REQUIREMENTS

| SYMBOL | PARAMETER |  | TEST CONDITION |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{array}{r} T_{A}=0 \\ V_{C C} \\ C_{L} \\ R_{L} \end{array}$ | $\begin{aligned} & +70^{\circ} \mathrm{C} \\ & 10 \% \\ & \mathrm{~F} \\ & \Omega \end{aligned}$ |  |
|  |  |  | Min | Max |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{s}}(\mathrm{H}) \\ & \mathrm{t}_{\mathrm{s}}(\mathrm{~L}) \end{aligned}$ | Set-up time $D_{n}$ to $E$ | 74ALS573B |  | Waveform 3 Waveform 3 | $\begin{aligned} & 6.0 \\ & 6.0 \end{aligned}$ |  | ns |
| $\begin{aligned} & \hline t_{h}(H) \\ & t_{h}(L) \end{aligned}$ | Hold time $D_{n}$ to $E$ |  |  | Waveform 3 Waveform 3 | $\begin{aligned} & 6.0 \\ & 6.0 \end{aligned}$ |  | ns |
| ${ }_{\text {t }}{ }^{\text {( }} \mathrm{H}$ ) | E Pulse width, High |  | Waveform 1 | 10.0 |  | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{t}}(\mathrm{H}) \\ & \mathrm{t}_{\mathrm{s}}(\mathrm{~L}) \end{aligned}$ | Set-up time $D_{n}$ to $C P$ | 74ALS574A | Waveform 3 Waveform 3 | $\begin{aligned} & 6.0 \\ & 6.0 \end{aligned}$ |  | ns |
| $\begin{aligned} & t_{h}(H) \\ & t_{h}(L) \end{aligned}$ | Hold time $D_{n}$ to $C P$ |  | Waveform 3 Waveform 3 | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ |  | ns |
| $\begin{aligned} & t_{w}(H) \\ & t_{w}(\mathrm{H}) \\ & \hline \end{aligned}$ | CP Pulse width, High or Low |  | Waveform 1 <br> Waveform 1 | $\begin{array}{r} 8.0 \\ 12.0 \end{array}$ |  | ns |

## AC WAVEFORMS




Waveform 4. 3-State Output Enable Time To High
Waveform 4. 3-State Output Enable Time To High
Level And Output Disable Time From High Level


Waveform 5. 3-State Output Enable Time To Low
Level And Output Disable Time From Low Level

NOTE: For all waveforms, $\mathrm{V}_{\mathrm{M}}=1.3 \mathrm{~V}$.
The shaded areas indicate when the input is permitted to change for predictable output performance.

## TEST CIRCUIT AND WAVEFORMS



| TEST | SWITCH |
| :---: | :--- |
| $\mathrm{t}_{\text {PLZ }}$ | closed <br> closed <br> $\mathrm{t}_{\text {PZL }}$ <br> All other |
| open |  |

DEFINITIONS
$R_{L}=$ Load resistor; see AC CHARACTERISTICS for value.
$C_{L}=$ Load capacitance includes jig and probe capacitance; see AC CHARACTERISTICS for value.
$R_{T}=$ Termination resistance should be equal to $Z_{O U T}$ of pulse generators.


| FAMILY | INPUT PULSE REQUIREMENTS |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Amplitude | Rep. Rate | $\mathbf{t}^{\mathbf{W}}$ | $\mathbf{t}^{\text {TLH }}$ | $\mathbf{t}^{\text {THL }}$ |
| 74 ALS | 3.5 V | 1 MHz | 500 ns | 2.0 ns | 2.0 ns |

## Signetics

## ALS Products

## FEATURES

- Octal bidirectional bus interface
- 3-state buffer outputs sink 24 mA and source 15 mA
- The -1 version sinks $48 \mathrm{~mA} \mathrm{I}_{\mathrm{OL}}$ within the $\pm 5 \% V_{c c}{ }^{\text {range }}$


## DESCRIPTION

The 74ALS620A and 74ALS623A are octal bus transceivers featuring 3-state bus-compatible outputs in both send and receive directions. The 74ALS620A is an inverting version of the 74ALS623A. The outputs are capable of sinking 24 mA and sourcing up to 15 mA , providing very good capacitive drive characteristics. The outputs for the 74ALS620A-1 and 74ALS623A-1 are capable of sinking up to 48 mA when within the $\pm 5 \% \mathrm{~V}_{\mathrm{Cc}}$ range. These octal bus transceivers are designed for asynchronous two-way communication between data busses. The control function implementation allows for maximum flexibilty in timing. These devices allow data transmission from the $A$ bus to the $B$ bus or from $B$ bus to $A$ bus, depending upon the logic levels at the Enable inputs ( $\overline{O E B A}$ and OEAB). The Enable inputs can be used to disable the device so that the busses are effectively isolated. The dual-enable configuration gives the 'ALS620A and 'ALS623A the capability to store data by the simultane-

PIN CONFIGURATION


74ALS620A, 74ALS620A-1 74ALS623A, 74ALS623A-1

## Transceivers

## 74ALS620A/620A-1 Octal Bus Transceiver, Inverting (3-State) 74ALS623A/623A-1 Octal Bus Transceiver, Non-Inverting (3-State) Product Specification

| TYPE | TYPICAL PROPAGATION <br> DELAY | TYPICAL SUPPLY CURRENT <br> (TOTAL) |
| :---: | :---: | :---: |
| $74 A L S 620 \mathrm{~A} / 620 \mathrm{~A}-1$ | 4 ns | 33 mA |
| $74 \mathrm{ALS623A} / 623 \mathrm{~A}-1$ | 4 ns | 38 mA |

## ORDERING INFORMATION

| PACKAGES | COMMERCIALRANGE <br> $V_{C C}=5 \mathrm{~V} \pm 10 \% ; \mathrm{T}_{A}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| :---: | :---: |
| 20-Pin Plastic DIP | 74ALS620AN, 7AL620A-1N, 74ALS623AN, 7AL623A-1N |
| 20-Pin Plastic SOL | 74ALS623AD, 7AL623A-1D, 74ALS623AD, 7AL623A-1D |

INPUT AND OUTPUT LOADING AND FAN-OUT TABLE

| PINS | DESCRIPTION | 74ALS(U.L.) <br> HIGH/LOW | LOADVALUE <br> HIGH/LOW |
| :--- | :--- | :---: | :---: |
| $\mathrm{A}_{0}-\mathrm{A}_{7}, \mathrm{~B}_{0}-\mathrm{B}_{7}$ | Data inputs | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 20 \mu \mathrm{~A}$ |
| $\overline{\mathrm{OEBA}, ~ O E A B}$ | Output enable inputs | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 20 \mu \mathrm{~A}$ |
| $\mathrm{~A}_{\mathrm{n}}, \mathrm{B}_{\mathrm{n}}$ | Data outputs | $750 / 240$ | $15 \mathrm{~mA} / 24 \mathrm{~mA}$ |
| $\mathrm{~A}_{\mathrm{n}}, \mathrm{B}_{\mathrm{n}}$ | Data outputs (-1 version) | $750 / 480$ | $15 \mathrm{~mA} / 48 \mathrm{~mA}$ |

NOTE:
One (1.0) ALS Unit Load is defined as: $20 \mu \mathrm{~A}$ in the High state and 0.1 mA in the Low state.
ous enabling of $\overline{O E B A}$ and OEAB. Each output reinforces its input in this transceiver configuration. Thus, when both control inputs are enabled and all other data sources to the two sets of the bus

## LOGIC SYMBOL



LOGIC SYMBOL(IEEE/IEC)



LOGIC SYMBOL


LOGIC SYMBOL(IEEE/IEC)


FUNCTION TABLE

| INPUTS |  | OPERATING MODES |  |
| :---: | :---: | :---: | :---: |
| $\overline{\text { OEBA }}$ | OEAB | 74ALS620A | 74ALS623A |
| L | L | $\bar{B}$ data to $A$ bus | B data to $A$ bus |
| $H$ | $H$ | $\bar{A}$ data to B bus | A data to B bus |
| $H$ | L | Z | Z |
| L | H | $\bar{B}$ data to $A$ bus | B data to $A$ bus |
| $\bar{A}$ data to $B$ bus | A data to $B$ bus |  |  |

[^14]

ABSOLUTE MAXIMUM RATINGS (Operation beyond the limits set forth in this table may impair the useful life of the device. Unless otherwise noted these limits are over the operating free-air temperature range.)

| SYMBOL | PARAMETER | RATING | UNIT |
| :--- | :--- | :---: | :---: |
| $V_{\text {CC }}$ | Supply voltage | -0.5 to +7.0 | V |
| $\mathrm{~V}_{\text {IN }}$ | Input voltage | -0.5 to +7.0 | V |
| $\mathrm{I}_{\text {IN }}$ | Input current | -30 to +5 | mA |
| $\mathrm{~V}_{\text {OUT }}$ | Voltage applied to output in High output state | -0.5 to $+\mathrm{V}_{\mathrm{CC}}$ | V |
| $\mathrm{I}_{\text {OUT }}$ | Current applied to output in Low output state | All versions | 48 |
|  | Operating free-air temperature range | -1 version only | 96 |
| $\mathrm{~T}_{\text {STG }}$ | Storage temperature | 0 to +70 | mA |

## RECOMMENDED OPERATING CONDITIONS

| SYMBOL | PARAMETER |  | LMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Nom | Max |  |
| $\mathrm{V}_{\mathrm{cc}}$ | Supply voltage |  | 4.5 | 5.0 | 5.5 | V |
| $\mathrm{V}_{\mathrm{H}}$ | High-level input voltage |  | 2.0 |  |  | V |
| $\mathrm{V}_{\mathrm{LL}}$ | Low-level input voltage |  |  |  | 0.8 | V |
| $\mathrm{I}_{\mathrm{IK}}$ | Input clamp current |  |  |  | -18 | mA |
| ${ }^{\mathrm{OH}}$ | High-level output current |  |  |  | -15 | mA |
| ${ }^{\prime} \mathrm{OL}$ | Low-level output current | All versions |  |  | 24 | mA |
|  |  | -1 version only |  |  | $48^{1}$ | mA |
| $\mathrm{T}_{\mathrm{A}}$ | Operating free-air temperature range |  | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

NOTE: 1. The 48 mA limit applies only under the condition of $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \%$.

## Transceivers

DC ELECTRICAL CHARACTERISTICS (Over recommended operating free-air temperature range unless otherwise noted.)

| SYMBOL | PARAMETER |  |  | TEST CONDITIONS ${ }^{1}$ |  |  | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Typ ${ }^{2}$ | Max |  |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage |  |  |  |  |  | $V_{c c} \pm 10 \%$ | $\begin{aligned} & V_{\mathrm{IL}}=\mathrm{MAX} \\ & V_{\mathrm{IH}}=\mathrm{MIN} \end{aligned}$ | $\mathrm{I}_{\mathrm{OH}}=-0.4 \mathrm{~mA}$ | $v_{c c}{ }^{-2}$ |  |  | V |
|  |  |  |  | $V_{C C}=M I N$ | $\mathrm{I}_{\mathrm{OH}}=-3 \mathrm{~mA}$ | 2.4 | 3.2 |  |  | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{OH}}=-15 \mathrm{~mA}$ | 2.0 |  |  |  | V |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-leve |  | All versions |  | $V_{C C}=\mathrm{MIN}$ | $\begin{aligned} & V_{\mathrm{IL}}=\mathrm{MAX} \\ & V_{\mathrm{IH}}=\mathrm{MIN} \end{aligned}$ | $\mathrm{I}_{\mathrm{OL}}=12 \mathrm{~mA}$ |  | 0.25 | 0.4 | V |
|  |  | put voltage ver |  | $\mathrm{I}_{\mathrm{OL}}=24 \mathrm{~mA}$ |  |  |  | 0.35 | 0.5 | V |
|  |  |  | version | $\mathrm{V}_{\mathrm{CC}}=4.75 \mathrm{~V}$ | $\mathrm{I}_{\mathrm{OL}}=48 \mathrm{~mA}$ |  |  | 0.35 | 0.5 | V |
| $\mathrm{V}_{\mathrm{IK}}$ | Input clamp voltage |  |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \mathrm{I}_{1}=\mathrm{I}_{\mathrm{IK}}$ |  |  |  | -0.73 | -1.5 | V |
| 1 | Input current at maximum input voltage |  |  | $\mathrm{V}_{C C}=\mathrm{MAX}, \mathrm{V}_{1}=7.0 \mathrm{~V}$ |  |  |  |  | 0.1 | mA |
|  |  |  |  | $V_{C C}=M A X, V_{1}=5.5 \mathrm{~V}$ |  |  |  |  | 0.1 | mA |
| ${ }^{1 H}$ | High-level input current ${ }^{3}$ |  |  | $V_{C C}=M A X, V_{1}=2.7 \mathrm{~V}$ |  |  |  |  | 20 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{1 /}$ | Low-level input current ${ }^{3}$ |  |  | $V_{C C}=\mathrm{MAX}, \mathrm{V}_{1}=0.4 \mathrm{~V}$ |  |  |  |  | -0.1 | mA |
| 10 | Short-circuit output current ${ }^{4}$ |  |  | $V_{C C}=M A X, V_{O}=2.25 \mathrm{~V}$ |  |  | -30 |  | -112 | mA |
| ${ }^{\text {ccc }}$ | Supply current (total) | 74ALS620A 74ALS620A-1 | ${ }^{\text {cCH }}$ | $V_{C C}=M A X$ |  |  |  | 24 | 34 | mA |
|  |  |  | ${ }^{\mathrm{CCL}}$ |  |  |  |  | 42 | 49 | mA |
|  |  |  | ${ }^{\text {ccez }}$ |  |  |  |  | 45 | 52 | mA |
|  |  | 74ALS623A <br> 74ALS623A-1 | ${ }^{\mathrm{CCH}}$ | $V_{C C}=M A X$ |  |  |  | 29 | 43 | mA |
|  |  |  | ${ }^{\text {ccL }}$ |  |  |  |  | 41 | 50 | mA |
|  |  |  | ${ }^{\text {cccz }}$ |  |  |  |  | 46 | 55 | mA |

NOTES:

1. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type.
2. All typical values are at $\mathrm{V}_{C C}=5 \mathrm{~V}, \mathrm{~T}_{A}=25^{\circ} \mathrm{C}$.
3. For $I / O$ ports, the parameters $I_{I H}$ and $I_{I L}$ include the off-state current.
4. The output conditions have been chosen to produce current that closely approximates one half of the true short-circuit output current, IOS:

## Transceivers

AC ELECTRICAL CHARACTERISTICS

| SYMBOL | PARAMETER |  | TEST CONDITION |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | $\begin{array}{r} T_{A}=0 \\ V_{C C}= \\ C_{C} \\ R_{L} \end{array}$ | $\begin{aligned} & 0+70^{\circ} \mathrm{C} \\ & \pm 10 \% \\ & 0 \mathrm{pF} \\ & 00 \Omega \end{aligned}$ |  |
|  |  |  |  | Min | Max |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & { }_{\mathrm{t}}^{\mathrm{PHL}} \end{aligned}$ | Propagation delay $A_{n} \text { to } B_{n}, B_{n} \text { to } A_{n}$ | 74ALS620A 74ALS620A-1 | Waveform 1 | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & 10.0 \\ & 10.0 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \\ & \hline \end{aligned}$ | Output Enable time $\overline{\text { OEBA }}$ to $A_{n}$ |  | Waveform 3 Waveform 4 | $\begin{aligned} & 2.0 \\ & 3.0 \end{aligned}$ | $\begin{aligned} & 17.0 \\ & 25.0 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLLZ}} \end{aligned}$ | Output Disable time $\overline{O E B A}$ to $A_{n}$ |  | Waveform 3 Waveform 4 | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & 12.0 \\ & 18.0 \end{aligned}$ | ns |
| $\begin{aligned} & { }^{\mathrm{t}_{\mathrm{PZH}}} \\ & { }_{\mathrm{t}}^{\mathrm{PZZL}} \end{aligned}$ | Output Enable time OEAB to $B_{n}$ |  | Waveform 3 Waveform 4 | $\begin{aligned} & 2.0 \\ & 3,0 \end{aligned}$ | $\begin{aligned} & 18.0 \\ & 25.0 \end{aligned}$ | ns |
| $\begin{aligned} & { }^{\mathrm{t}_{\mathrm{PHZ}}} \\ & { }^{\mathrm{t}} \mathrm{PLLZ} \\ & \hline \end{aligned}$ | Output Disable time OEAB to $B_{n}$ |  | Waveform 3 Waveform 4 | $\begin{aligned} & 2.0 \\ & 3.0 \end{aligned}$ | $\begin{aligned} & 12.0 \\ & 18.0 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHHL}} \end{aligned}$ | Propagation delay $A_{n}$ to $B_{n}, B_{n}$ to $A_{n}$ | 74ALS623A <br> 74ALS623A-1 | Waveform 1 | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & 13.0 \\ & 11.0 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \end{aligned}$ | Output Enable time OEBA to $A_{n}$ |  | Waveform 3 Waveform 4 | $\begin{aligned} & 2.0 \\ & 3.0 \end{aligned}$ | $\begin{aligned} & 22.0 \\ & 22.0 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & { }^{\mathrm{t}_{\mathrm{PLLZ}}} \end{aligned}$ | Output Disable time OEBA to $A_{n}$ |  | Waveform 3 Waveform 4 | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & 16.0 \\ & 19.0 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & { }_{\mathrm{t}}^{\mathrm{t} P \mathrm{LL}} \end{aligned}$ | Output Enable time OEAB to $B_{n}$ |  | Waveform 3 Waveform 4 | $\begin{aligned} & 2.0 \\ & 3.0 \end{aligned}$ | $\begin{aligned} & 22.0 \\ & 22.0 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \end{aligned}$ | Output Disable time OEAB to $B_{n}$ |  | Waveform 3 Waveform 4 | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & 16.0 \\ & 19.0 \end{aligned}$ | ns |

## AC WAVEFORMS



Waveform 1. For Inverting Outputs


Waveform 3. 3-State Output Enable Time To High Level And Output Disable Time From High Level


Waveform 2. For Non-Inverting Outputs


Waveform 4. 3-State Output Enable Time To Low Level And Output Disable Time From Low Level NOTE: For all waveforms, $\mathrm{V}_{\mathrm{M}}=1.3 \mathrm{~V}$.

TEST CIRCUIT AND WAVEFORMS


## Signetics

## ALS Products

## FEATURES

- Octal bidirectional bus interface
- 3-state buffer outputs sink 24 mA and source 15 mA .
- Outputs are placed in high impedance state during power-off conditions
- The -1 version sinks $48 \mathrm{~mA} \mathrm{I}_{\mathrm{OL}}$ within the $\pm 5 \% V_{C C}$ range


## DESCRIPTION

The 74ALS645A is an octal transceiver featuring non-inverting 3 -state bus compatible outputs in both transmit and receive directions. The device features an Output Enable ( $\overline{\mathrm{OE}}$ ) input for easy cascading and Transmit/Receive(T/R) input for direction control. The 74ALS645A-1 is the same as the 74ALS645A except that the $B$ port sinks 48 mA within the $\pm 5 \% \mathrm{~V}_{\mathrm{CC}}$ range.

## 74ALS645A, 74ALS645A-1 <br> Transceivers

Octal Transceivers ( 3-State)
Product Specification

| TYPE | TYPICAL PROPAGATION <br> DELAY | TYPICAL SUPPLY CURRENT <br> (TOTAL) |
| :---: | :---: | :---: |
| 74ALS645A <br> $74 A L S 645 A-1$ | 7.0 ns | 34 mA |

ORDERING INFORMATION

| PACKAGES | COMMERCIALRANGE <br> $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% ; \mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| :---: | :---: |
| 20-Pin Plastic DIP | N74ALS645AN, N7AL645A-1N |
| 20-Pin Plastic SOL | N74ALS645AD, N7AL645A-1D |

INPUT AND OUTPUT LOADING AND FAN-OUT TABLE

| PINS | DESCRIPTION | 74ALS(U.L.) <br> HIGH/LOW | LOADVALUE <br> HIGH/LOW |
| :---: | :--- | :---: | :---: |
| $\mathrm{A}_{0}-\mathrm{A}_{7}, \mathrm{~B}_{0}-\mathrm{B}_{7}$ | Data inputs | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| $\overline{\mathrm{OE}}$ | Output enable input (active Low) | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| $\mathrm{~T} / \overline{\mathrm{R}}$ | Transmit/Receive input | $1.0 / 1.0$ | $20 \mu \mathrm{~A} / 0.1 \mathrm{~mA}$ |
| $\mathrm{~A}_{0}-\mathrm{A}_{7}$ | A port outputs | $750 / 240$ | $15 \mathrm{~mA} / 24 \mathrm{~mA}$ |
| $\mathrm{~B}_{0}-\mathrm{B}_{7}$ | B Port outputs | $750 / 240$ | $15 \mathrm{~mA} / 24 \mathrm{~mA}$ |
| $\mathrm{~B}_{0}-\mathrm{B}_{7}$ | B Port outputs (-1 version) | $750 / 480$ | $15 \mathrm{~mA} / 48 \mathrm{~mA}$ |

NOTE:
One (1.0) ALS Unit Load is defined as: $20 \mu \mathrm{~A}$ in the High state and 0.1 mA in the Low state.

## LOGIC SYMBOL

LOGIC SYMBOL(IEEE/IEC)


PIN CONFIGURATION



5

Transceivers

## FUNCTION TABLE

| INPUTS |  | OUTPUTS |
| :---: | :---: | :---: |
| $\overline{\text { OE }}$ | T/石 |  |
| L | L | Bus B data to Bus A |
| L | $H$ | Bus A data to Bus B |
| $H$ | $X$ | $Z$ |

$H=$ High voltage level
L=Low voltage level
$\mathrm{X}=$ Don't care
$\mathrm{Z}=$ High impedance "off " state

## LOGIC DIAGRAM



ABSOLUTE MAXIMUM RATINGS (Operation beyond the limits set forth in this table may impair the useful life of the device Unless otherwise noted these limits are over the operating free-air temperature range )

| SYMBOL | PARAMETER | RATING | UNIT |
| :---: | :--- | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply voltage | -05 to +70 | V |
| $\mathrm{~V}_{\text {IN }}$ | Input voltage | -0.5 to +70 | V |
| $\mathrm{I}_{\text {IN }}$ | Input current | -30 to +5 | mA |
| $\mathrm{~V}_{\text {OUT }}$ | Voltage applied to output in High output state | -0.5 to +55 | V |
| $\mathrm{I}_{\text {OUT }}$ | Current applied to output in Low output state | All versions | 48 |
|  | Operating free-air temperature range | -1 version only | 96 |
| $\mathrm{~T}_{\text {STG }}$ | Storage temperature | 0 to +70 | mA |

## RECOMMENDED OPERATING CONDITIONS

| SYMBOL | PARAMETER |  | UMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Nom | Max |  |
| $\mathrm{V}_{\mathrm{cc}}$ | Supply voltage |  | 4.5 | 50 | 5.5 | V |
| $\mathrm{V}_{\mathrm{H}}$ | High-level input voltage |  | 20 |  |  | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Low-level input voltage |  |  |  | 0.8 | V |
| $\mathrm{I}_{\text {IK }}$ | Input clamp current |  |  |  | -18 | mA |
| ${ }^{1} \mathrm{OH}$ | High-level output current |  |  |  | -15 | mA |
| ${ }^{\text {OL }}$ | Low-level output current | All versions |  |  | 24 | mA |
|  |  | -1 version only |  |  | $48^{1}$ | mA |
| $\mathrm{T}_{\text {A }}$ | Operating free-air temperature range |  | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

NOTE: 1 The 48 mA limit apples only under the condition of $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \%$.

DC ELECTRICAL CHARACTERISTICS (Over recommended operating free-air temperature range unless otherwise noted.)


## NOTES:

1. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operatung conditions for the applicable type.
2. All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
3. For V/O ports, the parameters $I_{I H}$ and $I_{I L}$ include the off-state current.
4. The output conditions have been chosen to produce current that closely approximates one half of the true short-circuit output current, IOS.

## Transceivers

## AC ELECTRICAL CHARACTERISTICS

| SYMBOL | PARAMETER | TEST CONDITION |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} \mathrm{T}_{A}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ \mathrm{~V}_{C C}=5 \mathrm{~V} \pm 10 \% \\ C_{L}=50 \mathrm{pF} \\ R_{L}=500 \Omega \end{gathered}$ |  |  |
|  |  |  | Min | Max |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & { }^{\mathrm{t}} \mathrm{PHL} \end{aligned}$ | Propagation delay $A_{n} \text { to } B_{n}, B_{n} \text { to } A_{n}$ | Waveform 1 | $\begin{aligned} & 2 \\ & 2 \end{aligned}$ | $\begin{aligned} & 10 \\ & 10 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZZL}} \end{aligned}$ | Output Enable time to High or Low level | Waveform 2 Waveform 3 | $\begin{aligned} & 3 \\ & 3 \end{aligned}$ | $\begin{aligned} & 20 \\ & 20 \end{aligned}$ | ns |
| ${ }_{\mathrm{t}_{\mathrm{PLZ}}}^{\mathrm{t}_{\mathrm{PLZ}}}$ | Output Disable time to High or Low level | Waveform 2 Waveform 3 | 2 4 | $\begin{aligned} & 10 \\ & 15 \end{aligned}$ | ns |

## AC WAVEFORMS



## TEST CIRCUIT AND WAVEFORMS


$R_{L}=$ Load resistor; see AC CHARACTERISTICS for value.
$C_{L}=$ Load capacitance includes jig and probe capacitance; see AC CHARACTERISTICS for value.
$R_{T}=$ Termination resistance should be equal to $Z_{O U T}$ of pulse generators.

$V_{M}=1.3 \mathrm{~V}$
Input Pulse Definition

| FAMILY | INPUT PULSE REQUIREMENTS |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Amplitude | Rep. Rate | ${ }^{\mathbf{t}} \mathrm{W}$ | ${ }^{\mathbf{t}}$ TLH | $\mathrm{t}^{\text {THL }}$ |
| 74 ALS | 3.5 V | 1 MHz | 500 ns | 2.0 ns | 2.0 ns |

## Signetics

## ALS Products

## 74ALS646, 74ALS646-1 74ALS648, 74ALS648-1 Transceivers/Registers <br> 'ALS646/646-1 Octal Transceiver/Register, Non-Inverting (3-state) 'ALS648/648-1 Octal Transceiver/Register, Inverting (3-state) Preliminary Specification

| TYPE | TYPICAL $\mathrm{f}_{\text {MAX }}$ | TYPICALSUPPLY CURRENT (TOTAL) |
| :---: | :---: | :---: |
| 74ALS646/646-1 | 50 MHz | 50 mA |
| 74ALS648/648-1 | 50 MHz | 54 mA |

ORDERING INFORMATION

| COMMERCIALRANGE <br> PACKAGES <br> $V_{C C}=5 \mathrm{~V} \pm 10 \% ; T_{A}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |  |
| :--- | :---: |
| 24-Pın Plastic Dip (300 mil) | 74ALS646N, 74ALS646-1N, 74ALS648N, 74ALS648-1N |
| 24-Pın Plastıc SOL | 74ALS646D, 74ALS646-1D, 74ALS648D, 74ALS648-1D |

INPUT AND OUTPUT LOADING AND FAN-OUT TABLE

| PINS | DESCRIPTION | $74 A L S(U . L)$. <br> HIGH/LOW | LOADVALUE <br> HIGH/LOW |
| :---: | :--- | :---: | :---: |
| $\mathrm{A}_{0}-\mathrm{A}_{7}$ | A inputs | $1.0 / 2.0$ | $20 \mu \mathrm{~A} / 02 \mathrm{~mA}$ |
| $\mathrm{~B}_{0}-\mathrm{B}_{7}$ | B inputs | $1.0 / 2.0$ | $20 \mu \mathrm{~A} / 0.2 \mathrm{~mA}$ |
| CPAB | A-to-B clock input | $1.0 / 2.0$ | $20 \mu \mathrm{~A} / 02 \mathrm{~mA}$ |
| CPBA | B-to-A clock input | $1.0 / 2.0$ | $20 \mu \mathrm{~A} / 0.2 \mathrm{~mA}$ |
| SAB | A-to-B select input | $1.0 / 20$ | $20 \mu \mathrm{~A} / 0.2 \mathrm{~mA}$ |
| SBA | B-to-A select input | $1.0 / 2.0$ | $20 \mu \mathrm{~A} / 0.2 \mathrm{~mA}$ |
| $\mathrm{DIR}^{\text {OE }}$ | Data flow directıonal control input | $1.0 / 2.0$ | $20 \mu \mathrm{~A} / 02 \mathrm{~mA}$ |
| $\mathrm{~A}_{\mathrm{n}}, \mathrm{B}_{\mathrm{n}}$ | Output enable input | $1.0 / 2.0$ | $20 \mu \mathrm{~A} / 0.2 \mathrm{~mA}$ |
| $\mathrm{~A}_{\mathrm{n}}, \mathrm{B}_{\mathrm{n}}$ | Outputs | $750 / 240$ | $15 \mathrm{~mA} / 24 \mathrm{~mA}$ |
| OUtputs (-1 version) | $750 / 480$ | $15 \mathrm{~mA} / 48 \mathrm{~mA}$ |  |

LOGIC SYMBOL


LOGIC SYMBOL(IEEE/IEC)
'ALS646/ALS646-1


PIN CONFIGURATION


The following examples demonstrate the four fundamental bus-management functions that can be performed with the

LOGIC SYMBOL(IEEE/IEC)
'ALS646/'ALS646-1 and 'ALS648/'ALS648-1. The select pins determine whether data is stored receive data when the $\overline{O E}$ pin is Low. or transferred through the device in real time.


The DIR determines which bus will


## FUNCTION TABLE

| INPUTS |  |  |  | DATA I/O |  | OPERATING MODE |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{O E}$ | DIR | CPAB CPBA | SAB SBA | An | Bn | 'ALS646/'ALS646-1 | 'ALS648/'ALS648-1 |
| $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & x \\ & x \end{aligned}$ | $\begin{array}{ll}  & \uparrow \\ X & \uparrow \end{array}$ | $\begin{array}{ll} x & x \\ x & x \end{array}$ | Input <br> Unspec* | Unspec* Input | Store A, B unspecified Store B, A unspecified | Store A, B unspecified Store B, A unspecified |
| $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & x \\ & x \end{aligned}$ | $\begin{array}{cc} \uparrow & \uparrow \\ H \text { or } L H \end{array}$ | $\begin{array}{ll} x & x \\ x & x \end{array}$ | Input | Input | Store A and B data Isolation, hold storage | Store A and B data Isolation, hold storage |
| L | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \end{aligned}$ | $\begin{array}{cc} X & X \\ X & H \text { or } L \end{array}$ | $\begin{array}{ll} \mathrm{X} & \mathrm{~L} \\ \mathrm{X} & \mathrm{H} \end{array}$ | Output | Input | Real time $B$ data to $A$ bus Stored $B$ data to $A$ bus | Real tıme $\bar{B}$ data to $A$ bus Stored $\bar{B}$ data to $A$ bus |
| L | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{array}{cc} X & X \\ H \text { or } L & X \end{array}$ | $\begin{array}{ll} L & X \\ H & X \end{array}$ | Input | Output | Real time $A$ data to $B$ bus Store- $A$ data to $B$ bus | Real time $\bar{A}$ data to $B$ bus Stored $\bar{A}$ data to $B$ bus |

$H=$ High voltage level
L= Low voltage level
$*=$ The data output functions may be enabled or disabled by various signals at the $\overline{\mathrm{OE}}$ and DIR inputs. Data input functions are always enabled, I e., data at the bus pins will be stored on every Low-to-High transition of the clock.
$\uparrow=$ Low-to-High clock transition
$\mathrm{X}=$ Don't care

## LOGIC DIAGRAM



ABSOLUTE MAXIMUM RATINGS (Operation beyond the limits set forth in this table may impair the useful life of the device. Unless otherwise noted these limits are over the operating free-air temperature range )

| SYMBOL | PARAMETER | RATING | UNIT |
| :---: | :--- | :---: | :---: |
| $\mathrm{V}_{\text {CC }}$ | Supply voltage | -0.5 to +7.0 | V |
| $\mathrm{~V}_{\text {IN }}$ | Input voltage | -0.5 to +7.0 | V |
| $\mathrm{I}_{\mathrm{N}}$ | Input current | -30 to +5 | mA |
| $\mathrm{~V}_{\text {OUT }}$ | Voltage applied to output in High output state | -0.5 to $+\mathrm{V}_{\text {CC }}$ | V |
| $\mathrm{I}_{\text {OUT }}$ | Current applied to output in Low output state (All versions) | 48 | mA |
| $\mathrm{I}_{\text {OUT }}$ | Current applied to output in Low output state ( -1 version) | 96 | mA |
| $\mathrm{~T}_{\text {A }}$ | Operating free-air temperature range | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |

Transceivers/Registers

RECOMMENDED OPERATING CONDITIONS

| SYMBOL | PARAMETER |  | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Nom | Max |  |
| $\mathrm{V}_{\mathrm{cc}}$ | Supply voltage |  | 4.5 | 5.0 | 5.5 | V |
| $\mathrm{V}_{\mathrm{H}}$ | High-level input voltage |  | 2.0 |  |  | V |
| $\mathrm{V}_{1 \mathrm{~L}}$ | Low-level input voltage |  |  |  | 0.8 | V |
| $\mathrm{I}_{\text {IK }}$ | Input clamp current |  |  |  | -18 | mA |
| $\mathrm{I}_{\mathrm{OH}}$ | High-level output current |  |  |  | -15 | mA |
| ${ }^{1} \mathrm{OL}$ | Low-level output current | All versions |  |  | 24 | mA |
|  |  | -1 version |  |  | $48^{1}$ | mA |
| $\mathrm{T}_{\mathrm{A}}$ | Operating free-air temperature range |  | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

1. The 48 mA limit applies only under the condition of $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \%$.

DC ELECTRICAL CHARACTERISTICS (Over recommended operating free-air temperature range unless otherwise noted.)

| SYMBOL | PARAMETER |  |  | TEST CONDITIONS ${ }^{1}$ |  |  | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Typ ${ }^{2}$ | Max |  |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage |  |  |  |  |  | $V_{c c} \pm 10 \%$ | $\begin{aligned} & V_{\mathrm{IL}}=\mathrm{MAX} \\ & \mathrm{~V}_{\mathrm{IH}}=\mathrm{MIN} \end{aligned}$ | $\mathrm{I}_{\mathrm{OH}}=-0.4 \mathrm{~mA}$ | $\mathrm{V}_{\text {cc }}{ }^{-2}$ |  |  | V |
|  |  |  |  | $V_{C C}=\mathrm{MIN}$ | $\mathrm{I}_{\mathrm{OH}}=-3 \mathrm{~mA}$ | 2.4 | 3.2 |  |  | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{OH}}=-15 \mathrm{~mA}$ | 2.0 |  |  |  | V |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output |  | All versions |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{IL}}=\mathrm{MAX} \\ & \mathrm{~V}_{\mathrm{IH}}=\mathrm{MIN} \end{aligned}$ | $\mathrm{I}_{\mathrm{OL}}=12 \mathrm{~mA}$ |  | 0.25 | 0.4 | V |
|  |  | voltage ver |  | $\mathrm{I}^{\mathrm{OL}}=24 \mathrm{~mA}$ |  |  |  | 035 | 0.5 | V |
|  |  |  | version | $\mathrm{V}_{C C}=4.75 \mathrm{~V}$ | $\mathrm{I}_{\mathrm{OL}}=48 \mathrm{~mA}$ |  |  | 035 | 0.5 | V |
| $\mathrm{V}_{\text {IK }}$ | Input clamp voltage |  |  | $\mathrm{V}_{C C}=\mathrm{MIN}, \mathrm{I}_{1}=\mathrm{I}_{1 \mathrm{~K}}$ |  |  |  | -0.73 | -1.2 | V |
| 1 | Input current at maximum input voltage |  | Control inputs | $V_{C C}=M A X, V_{1}=7.0 \mathrm{~V}$ |  |  |  |  | 0.1 | mA |
|  |  |  | A or B ports | $V_{C C}=M A X, V_{1}=5.5 \mathrm{~V}$ |  |  |  |  | 0.1 | mA |
| $I_{\text {IH }}$ | High-level input current ${ }^{3}$ |  |  | $V_{C C}=M A X, V_{1}=2.7 \mathrm{~V}$ |  |  |  |  | 20 | $\mu \mathrm{A}$ |
| IIL. | Low-level input current ${ }^{3}$ |  |  | $V_{C C}=M A X, V_{1}=04 \mathrm{~V}$ |  |  |  |  | -0.2 | mA |
| ${ }^{1}$ | Short-circuit output current ${ }^{4}$ |  |  | $\mathrm{V}_{\mathrm{cc}}=\mathrm{MAX}, \mathrm{V}$ | .25V |  | -30 |  | -112 | mA |
| ${ }^{\text {ccc }}$ | Supply current (total) | 'ALS646 <br> 'ALS646-1 | ${ }^{\text {CCH }}$ | $V_{C C}=M A X$ |  |  |  | 47 | 76 | mA |
|  |  |  | ${ }^{\text {cCL }}$ |  |  |  |  | 55 | 88 | mA |
|  |  |  | ${ }^{\text {cccz }}$ |  |  |  |  | 55 | 88 | mA |
|  |  | 'ALS648 <br> 'ALS648-1 | ${ }^{\text {CCH }}$ |  |  |  |  | 47 | 76 | mA |
|  |  |  | ${ }^{\text {I CCL }}$ |  |  |  |  | 57 | 88 | mA |
|  |  |  | ${ }^{\text {I ccz }}$ |  |  |  |  | 57 | 88 | mA |

## NOTES:

1. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type.
2. All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{A}=25^{\circ} \mathrm{C}$.

3 For $I / O$ ports, the parameters $I_{I H}$ and $\mathrm{I}_{\mathrm{IL}}$ include the off-state current.
4. The output conditions have been chosen to produce current that closely approximates one half of the true short-circuit output current, Ios•

Transceivers/Registers

## AC ELECTRICAL CHARACTERISTICS for 'ALS646/'ALS646-1

| SYMBOL | PARAMETER | TEST CONDITION |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} \mathrm{T}_{A}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% \\ C_{L}=50 \mathrm{pF} \\ R_{L}=500 \Omega \end{gathered}$ |  |  |
|  |  |  | Min | Max |  |
| $f_{\text {max }}$ | Maximum clock frequency | Waveform 1 | 40 |  | MHz |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation delay CPBA or CPAB to $B_{n}$ or $A_{n}$ | Waveform 1 | $\begin{gathered} 10 \\ 5 \end{gathered}$ | $\begin{aligned} & 30 \\ & 17 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation delay $A_{n}$ to $B_{n}$ or $B_{n}$ to $A_{n}$ | Waveform 2, 3 | $\begin{aligned} & 5 \\ & 3 \end{aligned}$ | $\begin{aligned} & 20 \\ & 12 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation delay SBA to $A_{n}$ or SAB to $B_{n}$ (A or B Low) | Waveform 2, 3 | $\begin{gathered} 15 \\ 5 \end{gathered}$ | $\begin{aligned} & 35 \\ & 20 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLL}} \\ & { }_{\mathrm{t}}^{\mathrm{PHHL}} \end{aligned}$ | Propagation delay SBA to $A_{n}$ or SAB to $B_{n}$ (A or B High) | Waveform 2, 3 | $\begin{aligned} & 8 \\ & 5 \end{aligned}$ | $\begin{aligned} & 25 \\ & 20 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZZ}} \end{aligned}$ | Output Enable time <br> $\overline{O E}$ to $A_{n}$ or $B_{n}$ | Waveform 5 Waveform 6 | $\begin{aligned} & 3 \\ & 5 \end{aligned}$ | $\begin{aligned} & 17 \\ & 20 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \\ & \hline \end{aligned}$ | Output Disable time $\overline{O E}$ to $A_{n}$ or $B_{n}$ | Waveform 5 Waveform 6 | $\begin{aligned} & 1 \\ & 2 \end{aligned}$ | $\begin{aligned} & 10 \\ & 16 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZ}} \end{aligned}$ | Output Enable time DIR to $A_{n}$ or $B_{n}$ | Waveform 5 Waveform 6 | $\begin{gathered} 10 \\ 5 \end{gathered}$ | $\begin{aligned} & 30 \\ & 25 \end{aligned}$ | ns |
| ${ }^{\mathrm{t}_{\mathrm{PLHZ}}}$ | Output Disable time DIR to $A_{n}$ or $B_{n}$ | Waveform 5 Waveform 6 | $\begin{aligned} & 1 \\ & 2 \end{aligned}$ | $\begin{aligned} & 10 \\ & 16 \end{aligned}$ | ns |

## AC ELECTRICAL CHARACTERISTICS for 'ALS648/'ALS648-1

| SYMBOL | PARAMETER | TEST CONDITION |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ R_{\mathrm{L}}=500 \Omega \end{gathered}$ |  |  |
|  |  |  | Min | Max |  |
| $f_{\text {max }}$ | Maximum clock frequency | Waveform 1 | 40 |  | MHz |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & { }_{\mathrm{t}}^{\mathrm{PHHL}} \end{aligned}$ | Propagation delay CPBA or CPAB to $B_{n}$ or $A_{n}$ | Waveform 1 | 8 | $\begin{aligned} & 30 \\ & 20 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation delay $A_{n}$ to $B_{n}$ or $B_{n}$ to $A_{n}$ | Waveform 2, 3 | 3 | $\begin{aligned} & 17 \\ & 10 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation delay SBA to $A_{n}$ or SAB to $B_{n}$ (A or B Low) | Waveform 2, 3 | $\begin{aligned} & 5 \\ & 4 \end{aligned}$ | $\begin{aligned} & 39 \\ & 22 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation delay <br> SBA to $A_{n}$ or SAB to $B_{n}$ (A or B High) | Waveform 2, 3 | 6 | $\begin{aligned} & 25 \\ & 21 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \\ & \hline \end{aligned}$ | Output Enable time $\overline{O E}$ to $A_{n}$ or $B_{n}$ | Waveform 5 Waveform 6 | 4 | $\begin{aligned} & 22 \\ & 22 \end{aligned}$ | ns |
| $\begin{aligned} & \hline \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \end{aligned}$ | Output Disable time $\overline{O E}$ to $A_{n}$ or $B_{n}$ | Waveform 5 Waveform 6 | $\begin{aligned} & 1 \\ & 2 \end{aligned}$ | $\begin{aligned} & 10 \\ & 15 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \end{aligned}$ | Output Enable time DIR to $A_{n}$ or $B_{n}$ | Waveform 5 Waveform 6 | 4 3 | $\begin{aligned} & 27 \\ & 19 \end{aligned}$ | ns |
| ${ }_{\mathrm{t}_{\mathrm{PLZ}}}^{\mathrm{t}_{\mathrm{PHZ}}}$ | Output Disable time DIR to $A_{n}$ or $B_{n}$ | Waveform 5 Waveform 6 | 1 | $\begin{aligned} & 14 \\ & 15 \end{aligned}$ | ns |

## AC SETUP REQUIREMENTS

| SYMBOL | PARAMETER | TEST CONDITION |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} \mathrm{T}_{A}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ R_{L}=500 \Omega \end{gathered}$ |  |  |
|  |  |  | Min | Max |  |
| ${ }_{\text {t }}^{\mathrm{t}_{s}(\mathrm{H})}$ | Setup time, High or Low $A_{n}$ or $B_{n}$ to CPAB or CPBA | Waveform 4 | $\begin{aligned} & 10 \\ & 10 \end{aligned}$ |  | ns |
| $t_{h}(\mathrm{H})$ $\mathrm{t}_{\mathrm{h}}(\mathrm{L})$ | Hold time, High or Low $A_{n}$ or $B_{n}$ to CPAB or CPBA | Waveform 4 | 0 |  | ns |
|  | Pulse width, High or Low CPAB or CPBA | Waveform 1 | $\begin{aligned} & 12.5 \\ & 12.5 \end{aligned}$ |  | ns |

## AC WAVEFORMS



Waveform 1. Propagation Delay, Clock Input To Output, Clock Pulse Width, and Maximum Clock Frequency


Waveform 3. Propagation Delay, An or Bn to Bn or An and SBA or SAB to An or Bn

Waveform 4. Data Setup And Hold Times


Waveform 5. 3-State Output Enable Time To High Level And Output Disable Time From High Level


Waveform 2. Propagation Delay, An or Bn to Bn or An and SBA or SAB to An or Bn


NOTE: For all waveforms, $V_{M}=1.3 \mathrm{~V}$.
The shaded areas indicate when the input is permitted to change for predictable output performance.

TEST CIRCUIT AND WAVEFORMS


Test Circuit For 3-State and Open Collector Outputs

## SWITCH POSITION

| TEST | SWITCH |
| :---: | :--- |
| $\mathrm{t}_{\mathrm{PLZ},} \mathrm{t}_{\mathrm{PZL}}$ | closed |
| Open Collector | closed |
| All other | open |

DEFINITIONS
$R_{L}=$ Load resistor; see AC CHARACTERISTICS for value.
$C_{L}=$ Load capacitance includes jig and probe capacitance; see AC CHARACTERISTICS for value.
$R_{T}=$ Termination resistance should be equal to $Z_{O U T}$ of pulse generators.

## Signetics

## ALS Products

## FEATURES

- Independent registers for A and B buses
- Multiplexed real-time and stored data
- Choice of non-inverting and inverting data paths
- 3-state outputs
- The -1 version sinks $48 \mathrm{~mA} \mathrm{I}_{\mathrm{OL}}$ within the $\pm 5 \% V_{c c}$ range


## DESCRIPTION

The 74ALS651 and 74ALS652 Transceivers/ Registers consist of bus transceiver circuits with 3 -state outputs, D-type flipflops, and control circuitry arranged for multiplexed transmission of data directly from the input bus or the internal registers. Data on the A or B bus will clocked into the registers as the appropriate clock pin goes High. Output Enable (OEAB, $\overline{O E B A}$ ) and Select (SAB, SBA) pins are provided for bus management. The 74ALS651-1 and 74ALS652-1 will sink 48 mA if the $\mathrm{V}_{C C}$ is limited to $5.0 \mathrm{~V} \pm 0.25 \mathrm{~V}$.

## PIN CONFIGURATION



## 74ALS651,74ALS651-1 74ALS652, 74ALS652-1 Transceivers/Registers

74ALS651/651-1 Octal Transceiver/Register, Inverting (3-state) 74ALS652/652-1 Octal Transceiver/Register, Non-Inverting (3-state) Preliminary Specification

| TYPE | TYPICAL $\mathbf{f}_{\text {MAX }}$ | TYPICAL SUPPLY CURRENT <br> (TOTAL) |
| :---: | :---: | :---: |
| $74 \mathrm{ALS} 651 / 651-1$ | 50 MHz | 48 mA |
| $74 \mathrm{ALS} 652 / 652-1$ | 50 MHz | 50 mA |

ORDERING INFORMATION

| PACKAGES | COMMERCIALRANGE <br> $V_{C C}=5 \mathrm{~V} \pm 10 \% ; \mathbf{T}_{\mathbf{A}}=\mathbf{0}^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| :---: | :---: |
| 24-Pin Plastıc Dip | $74 \mathrm{ALS651N,74ALS651-1N,74ALS652N,74ALS652-1N}$ |
| 24-Pin Plastic SOL | 74ALS651D,74ALS651-1D,74ALS652D,74ALS652-1D |

INPUT AND OUTPUT LOADING AND FAN-OUT TABLE

| PINS | DESCRIPTION | 74ALS(U.L.) <br> HIGH/LOW | LOADVALUE <br> HIGH/LOW |
| :---: | :--- | :---: | :---: |
| $\mathrm{A}_{0}-\mathrm{A}_{7}$ | A inputs | $1.0 / 2.0$ | $20 \mu \mathrm{~A} / 0.2 \mathrm{~mA}$ |
| $\mathrm{~B}_{0}-\mathrm{B}_{7}$ | B inputs | $1.0 / 2.0$ | $20 \mu \mathrm{~A} / 0.2 \mathrm{~mA}$ |
| CPAB | A-to-B clock input | $1.0 / 2.0$ | $20 \mu \mathrm{~A} / 0.2 \mathrm{~mA}$ |
| CPBA | B-to-A clock input | $1.0 / 2.0$ | $20 \mu \mathrm{~A} / 0.2 \mathrm{~mA}$ |
| SAB | A-to-B select input | $1.0 / 2.0$ | $20 \mu \mathrm{~A} / 0.2 \mathrm{~mA}$ |
| SBA | B-to-A select input | $1.0 / 2.0$ | $20 \mu \mathrm{~A} / 0.2 \mathrm{~mA}$ |
| OEAB | A-to-B output enable input | $1.0 / 2.0$ | $20 \mu \mathrm{~A} / 02 \mathrm{~mA}$ |
| $\overline{\text { OEBA }}$ | B-to-A output enable input | $1.0 / 2.0$ | $20 \mu \mathrm{~A} / 0.2 \mathrm{~mA}$ |
| $\mathrm{~A}_{\mathrm{n}}, \mathrm{B}_{\mathrm{n}}$ | Outputs | $750 / 240$ | $15 \mathrm{~mA} / 24 \mathrm{~mA}$ |
| $\mathrm{~A}_{\mathrm{n}}, \mathrm{B}_{\mathrm{n}}$ | Outputs (-1 version) | $750 / 480$ | $15 \mathrm{~mA} / 48 \mathrm{~mA}$ |

NOTE:
One (1.0) ALS Unit Load is defined as. $20 \mu \mathrm{~A}$ in the High state and 0.1 mA in the Low state.

## LOGIC SYMBOL



LOGIC SYMBOL(IEEE/IEC)



PIN CONFIGURATION


LOGIC SYMBOL


The following examples demonstrate the four fundamental bus-management functions that can be performed with the 'ALS651/'ALS651-1
and 'ALS652/'ALS652-1.
The select pins determine whether data is stored or transferred through the device in

real time.
The output enable pins determine the direction of the data flow
(

## FUNCTION TABLE

| INPUTS |  |  | DATA I/O |  | OPERATING MODE |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OEAB $\overline{O E B A}$ | CPAB CPBA | SAB SBA | An | Bn | 'ALS651/'ALS651-1 | 'ALS652/'ALS652-1 |
| $\begin{array}{ll} \mathrm{L} & H \\ L & H \end{array}$ | $\underset{\uparrow}{\mathrm{H}} \text { or L H or L }$ | $\begin{array}{ll} \mathrm{X} & \mathrm{X} \\ \mathrm{X} & \mathrm{X} \end{array}$ | Input | Input | Isolation Store A and B data | Isolation Store $A$ and $B$ data |
| $\begin{array}{ll} \mathrm{X} & \mathrm{H} \\ \mathrm{H} & \mathrm{H} \end{array}$ | $\begin{array}{cc} \uparrow & H \text { or } L \\ \uparrow & \uparrow \\ \hline \end{array}$ | $\begin{array}{ll} x \\ * & x \\ x \end{array}$ | Input | Unspecified output * | Store A, Hold B Store A in both registers | Store A, Hold B Store A in both registers |
| $\begin{array}{ll} \mathrm{L} & \mathrm{X} \\ \mathrm{~L} & \mathrm{~L} \end{array}$ | $\begin{array}{cc} \hline \text { Hor } L & \uparrow \\ \uparrow & \uparrow \end{array}$ | $\begin{array}{ll} x & x \\ x & * * \end{array}$ | Unspecified output * | Input | Hold A, Store B Store B in both registers | Hold A, Store B Store B in both registers |
| $\begin{array}{ll} L & L \\ L & L \end{array}$ | $\begin{array}{cc} \hline X & X \\ X & H \text { or } L \\ \hline \end{array}$ | $\begin{array}{ll} X & L \\ X & H \end{array}$ | Output | Input | Real tıme $\bar{B}$ data to $A$ bus Stored $\bar{B}$ data to $A$ bus | Real time $B$ data to $A$ bus Stored $B$ data to $A$ bus |
| $\begin{array}{ll} \mathrm{H} & \mathrm{H} \\ \mathrm{H} & \mathrm{H} \end{array}$ | $\begin{array}{cc} X & X \\ \text { Hor L } & X \end{array}$ | $\begin{array}{ll} L & X \\ H & X \end{array}$ | Input | Output | Real time $\bar{A}$ data to $B$ bus Stored $\bar{A}$ data to $B$ bus | Real time $A$ data to $B$ bus Store ${ }^{-} A$ data to $B$ bus |
| H L | H or LH or L | H H | Output | Output | Stored $\overline{\mathrm{A}}$ data to B bus Stored $\bar{B}$ data to $A$ bus | Stored $A$ data to $B$ bus Stored B data to A bus |

$H=$ High voltage level
$\mathrm{L}=$ Low voltage level

* $=$ The data output function may be enabled or disabled by various signals at the $\overline{O E B A}$ and OEAB inputs. Data input functions are always enabled, $i$ e., data at the bus pins will be stored on every Low-to-High transition of the clock.
$\uparrow=$ Low-to-High clock transition
X $=$ Don't care
** If Select control $=\mathrm{L}$, then clocks can occur simultaneously If Select control $=\mathrm{H}$, the clocks must be staggered in order to load both registers.


## LOGIC DIAGRAM



ABSOLUTE MAXIMUM RATINGS
(Operation beyond the limits set forth in this table may impair the useful life of the device. Unless otherwise noted these limits are over the operating free-air temperature range.)

| SYMBOL | PARAMETER | RATING | UNIT |
| :---: | :--- | :---: | :---: |
| $V_{\text {CC }}$ | Supply voltage | -0.5 to +7.0 | V |
| $\mathrm{~V}_{\text {IN }}$ | Input voltage | -0.5 to +7.0 | V |
| $\mathrm{I}_{\text {IN }}$ | Input current | -30 to +5 | mA |
| $\mathrm{~V}_{\text {OUT }}$ | Voltage applied to output in High output state | -05 to $+\mathrm{V}_{\text {CC }}$ | V |
| $\mathrm{I}_{\text {OUT }}$ | Current applied to output in Low output state (All versions) | 48 | mA |
| $\mathrm{I}_{\text {OUT }}$ | Current applied to output in Low output state ( -1 version) | 96 | mA |
| $\mathrm{~T}_{\text {A }}$ | Operating free-air temperature range | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |

Transceivers/Registers
74ALS651, 74ALS651-1, 74ALS652, 74ALS652-1

## RECOMMENDED OPERATING CONDITIONS

| SYMBOL | PARAMETER |  | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Nom | Max |  |
| $\mathrm{V}_{\mathrm{cc}}$ | Supply voltage |  | 4.5 | 5.0 | 55 | V |
| $\mathrm{V}_{\mathrm{iH}}$ | High-level input voltage |  | 20 |  |  | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Low-level input voltage |  |  |  | 0.8 | V |
| $\mathrm{I}_{\mathrm{IK}}$ | Input clamp current |  |  |  | -18 | mA |
| $\mathrm{I}_{\mathrm{OH}}$ | High-level output current |  |  |  | -15 | mA |
| ${ }^{\prime} \mathrm{OL}$ | Low-level output current | All versions |  |  | 24 | mA |
|  |  | -1 version |  |  | $48^{1}$ | mA |
| $\mathrm{T}_{\mathrm{A}}$ | Operating free-air temperature range |  | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

1. The 48 mA limit applies only under the condition of $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \%$.

DC ELECTRICAL CHARACTERISTICS (Over recommended operating free-air temperature range unless otherwise noted)

| SYMBOL | PARAMETER |  |  |  | TEST CONDITIONS ${ }^{1}$ |  |  | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | Min | Typ ${ }^{2}$ | Max |  |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage |  |  |  |  |  |  | $V_{C C} \pm 10 \%$ | $\begin{aligned} & V_{\mathrm{IL}}=\mathrm{MAX} \\ & \mathrm{~V}_{\mathrm{IH}}=\mathrm{MIN} \end{aligned}$ | $\mathrm{I}_{\mathrm{OH}}=-0.4 \mathrm{~mA}$ | $\mathrm{V}_{C C}-2$ |  |  | V |
|  |  |  |  |  | $V_{C C}=\mathrm{MIN}$ | $\mathrm{I}_{\mathrm{OH}}=-3 \mathrm{~mA}$ | 2.4 | 3.2 |  |  | V |
|  |  |  |  |  | $\mathrm{I}_{\mathrm{OH}}=-15 \mathrm{~mA}$ | 20 |  |  |  | V |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-leve |  | All versions |  |  | $V_{C C}=\mathrm{MIN}$ | $\begin{aligned} & V_{\mathrm{IL}}=\mathrm{MAX} \\ & \mathrm{~V}_{\mathrm{IH}}=\mathrm{MIN} \end{aligned}$ | $\mathrm{I}_{\mathrm{OL}}=12 \mathrm{~mA}$ |  | 025 | 0.4 | V |
|  |  | voltage |  |  | $\mathrm{I}_{\mathrm{OL}}=24 \mathrm{~mA}$ |  |  |  | 035 | 0.5 | V |
|  |  |  |  | version | $\mathrm{V}_{C C}=4.75 \mathrm{~V}$ | $\mathrm{I}_{\mathrm{OL}}=48 \mathrm{~mA}$ |  |  | 0.35 | 0.5 | V |
| $\mathrm{V}_{\mathrm{IK}}$ | Input clamp voltage |  |  |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \mathrm{I}_{1}=I_{1 K}$ |  |  |  | -0.73 | -12 | V |
| 1 | Input current at maximum input voltage |  | Control inputs |  | $V_{C C}=M A X, V_{1}=7.0 \mathrm{~V}$ |  |  |  |  | 0.1 | mA |
|  |  |  | A or B ports |  | $V_{C C}=M A X, V_{1}=5.5 \mathrm{~V}$ |  |  |  |  | 0.1 | mA |
| ${ }_{1}{ }_{H}$ | High-level input current ${ }^{3}$ |  |  |  | $V_{C C}=M A X, V_{1}=27 \mathrm{~V}$ |  |  |  |  | 20 | $\mu \mathrm{A}$ |
| IIL | Low-level input current ${ }^{3}$ |  |  |  | $V_{C C}=M A X, V_{1}=0.4 \mathrm{~V}$ |  |  |  |  | -0.2 | mA |
| ${ }^{1}$ | Short-circuit output current ${ }^{4}$ |  |  |  | $V_{C C}=M A X, V^{\prime}$ | 2.25 V |  | -30 |  | -112 | mA |
| ${ }^{\text {ccc }}$ | Supply current (total) | 'ALS651 <br> 'ALS651-1 |  | ${ }^{\mathrm{CCH}}$ | $V_{C C}=M A X$ |  |  |  | 42 | 68 | mA |
|  |  |  |  | ${ }^{\text {c CCL }}$ |  |  |  |  | 52 | 82 | mA |
|  |  |  |  | ${ }^{\text {I CCZ }}$ |  |  |  |  | 52 | 82 | mA |
|  |  | 'ALS652 <br> 'ALS652-1 |  | ${ }^{\text {CCH }}$ |  |  |  |  | 47 | 76 | mA |
|  |  |  |  | ${ }^{1} \mathrm{CCL}$ |  |  |  |  | 55 | 88 | mA |
|  |  |  |  | ${ }^{\text {c }} \mathrm{Ccz}$ |  |  |  |  | 55 | 88 | mA |

## NOTES:

1. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type.
2. All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$
3. For $I / O$ ports, the parameters $I_{I H}$ and $I_{I L}$ include the off-state current.
4. The output conditions have been chosen to produce current that closely approximates one half of the true short-circuit output current, IOS.

Transceivers/Registers

## AC ELECTRICAL CHARACTERISTICS for 'ALS651/'ALS651-1

| SYMBOL | PARAMETER | TEST CONDITION | LIMITS$\begin{gathered} \mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ \mathrm{R}_{\mathrm{L}}=500 \Omega \end{gathered}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ \mathrm{R}_{\mathrm{L}}=500 \Omega \end{gathered}$ |  |  |
|  |  |  | Min | Max |  |
| $\mathrm{f}_{\text {MAX }}$ | Maximum clock frequency | Waveform 1 | 40 |  | MHz |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHHL}} \end{aligned}$ | Propagation delay CPBA or CPAB to $B_{n}$ or $A_{n}$ | Waveform 1 | 10 5 | $\begin{aligned} & 32 \\ & 17 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation delay $A_{n}$ to $B_{n}$ or $B_{n}$ to $A_{n}$ | Waveform 3, 4 | 4 2 | $\begin{aligned} & 18 \\ & 10 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation delay SBA to $A_{n}$ or SAB to $B_{n}$ ( $A$ or B Low) | Waveform 3, 4 | 13 7 | $\begin{aligned} & 38 \\ & 21 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation delay <br> SBA to $A_{n}$ or SAB to $B_{n}$ (A or B High) | Waveform 3, 4 | 8 7 | $\begin{aligned} & 25 \\ & 21 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \end{aligned}$ | Output Enable time $\overline{O E B A}$ to $A_{n}$ | Waveform 8 Waveform 9 | $\begin{aligned} & 5 \\ & 5 \end{aligned}$ | $\begin{aligned} & 20 \\ & 18 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \end{aligned}$ | Output Disable time $\text { OEBA to } A_{n}$ | Waveform 8 Waveform 9 | 2 3 | $\begin{gathered} 9 \\ 12 \end{gathered}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZZ}} \end{aligned}$ | Output Enable time OEAB to $B_{n}$ | Waveform 8 Waveform 9 | 7 7 | $\begin{aligned} & 22 \\ & 21 \end{aligned}$ | ns |
| ${ }^{\mathrm{t}_{\mathrm{PHZ}}}{ }_{\mathrm{t}}^{\mathrm{t} L \mathrm{LLZ}}$ | Output Disable time OEAB to $B_{n}$ | Waveform 8 Waveform 9 | 2 | $\begin{aligned} & 12 \\ & 14 \end{aligned}$ | ns |

## AC ELECTRICAL CHARACTERISTICS for 'ALS652/'ALS652-1

| SYMBOL | PARAMETER | TEST CONDITION | LIMITS$\begin{gathered} \mathrm{T}_{A}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ R_{\mathrm{L}}=500 \Omega \end{gathered}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} \mathrm{T}_{A}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ \mathrm{~V}_{C C}=5 \mathrm{~V} \pm 10 \% \\ C_{L}=50 \mathrm{pF} \\ R_{L}=500 \Omega \end{gathered}$ |  |  |
|  |  |  | Min | Max |  |
| $f_{\text {max }}$ | Maximum clock frequency | Waveform 1 | 40 |  | MHz |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation delay CPBA or CPAB to $B_{n}$ or $A_{n}$ | Waveform 1 | $\begin{gathered} 10 \\ 5 \end{gathered}$ | $\begin{aligned} & 30 \\ & 17 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation delay $A_{n} \text { to } B_{n} \text { or } B_{n} \text { to } A_{n}$ | Waveform 3, 4 | $\begin{aligned} & 5 \\ & 3 \end{aligned}$ | $\begin{aligned} & 18 \\ & 12 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation delay SBA to $A_{n}$ or SAB to $B_{n}$ (A or B Low) | Waveform 3, 4 | $\begin{gathered} 15 \\ 6 \end{gathered}$ | $\begin{aligned} & 35 \\ & 20 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & { }^{\mathrm{t}_{\mathrm{PHL}}} \\ & \hline \end{aligned}$ | Propagation delay SBA to $A_{n}$ or SAB to $B_{n}$ (A or B High) | Waveform 3, 4 | $\begin{aligned} & 8 \\ & 5 \end{aligned}$ | $\begin{aligned} & 25 \\ & 20 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \end{aligned}$ | Output Enable time $\overline{O E B A}$ to $A_{n}$ | Waveform 8 Waveform 9 | $\begin{aligned} & \hline 3 \\ & 5 \end{aligned}$ | $\begin{aligned} & 17 \\ & 18 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \end{aligned}$ | $\begin{aligned} & \text { Output Disable time } \\ & \text { OEBA to } A_{n} \end{aligned}$ | Waveform 8 Waveform 9 | $\begin{aligned} & 1 \\ & 2 \end{aligned}$ | $\begin{aligned} & 10 \\ & 16 \end{aligned}$ | ns |
| $\begin{aligned} & \hline \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \\ & \hline \end{aligned}$ | Output Enable time OEAB to $B_{n}$ | Waveform 8 Waveform 9 | $\begin{aligned} & 8 \\ & 6 \end{aligned}$ | $\begin{aligned} & 22 \\ & 18 \end{aligned}$ | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \end{aligned}$ | Output Disable time OEAB to $\mathrm{B}_{\mathrm{n}}$ | Waveform 8 Waveform 9 | $\begin{aligned} & \hline 1 \\ & 2 \end{aligned}$ | $\begin{aligned} & 10 \\ & 16 \end{aligned}$ | ns |

## AC SETUP REQUIREMENTS

| SYMBOL | PARAMETER | TEST CONDITION |  | TS | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ \mathrm{R}_{\mathrm{L}}=500 \Omega \end{gathered}$ |  |  |
|  |  |  | Min | Max |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{t}^{( }(\mathrm{H})} \\ & \mathrm{t}_{\mathrm{s}}(\mathrm{~L}) \\ & \hline \end{aligned}$ | Setup time, High or Low $A_{n}$ or $B_{n}$ to CPAB or CPBA | Waveform 5 | $\begin{aligned} & 10 \\ & 10 \end{aligned}$ |  | ns |
| $\mathrm{t}_{\mathrm{h}}(\mathrm{H})$ $\mathrm{t}_{\mathrm{h}}(\mathrm{L})$ | Hold time, High or Low $A_{n}$ or $B_{n}$ to CPAB or CPBA | Waveform 5 | 0 |  | ns |
|  | Setup time, High or Low ${ }^{1}$ $\overline{O E B A}$ to $O E A B$ or OEAB to $\overline{O E B A}$ | Waveform 6, 7 | $\begin{aligned} & 10 \\ & 10 \end{aligned}$ |  | ns |
| $t_{n}(H)$ $t_{h}(\mathrm{~L})$ | Hold time, High or Low $\overline{O E B A}$ to $O E A B$ or OEAB to $\overline{O E B A}$ | Waveform 6, 7 | 0 |  | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{w}}^{(\mathrm{H})} \\ & \mathrm{t}_{\mathrm{w}}^{(\mathrm{L})} \\ & \hline \end{aligned}$ | Pulse width, High or Low CPAB or CPBA | Waveform 1 | $\begin{aligned} & 12.5 \\ & 125 \end{aligned}$ |  | ns |

Note : 1. Setup time is to protect against current surge caused by enabling 16 outputs ( 24 mA per output) simultaneously.

## AC WAVEFORMS



NOTE: For all waveforms, $\mathrm{V}_{\mathrm{M}}=1.3 \mathrm{~V}$.
The shaded areas indıcate when the input is permitted to change for predictable output performance.

## TEST CIRCUIT AND WAVEFORMS



Test Circuit For 3-State and Open Collector Outputs

## SWITCH POSITION

| TEST | SWITCH |
| :---: | :--- |
| $\mathrm{t}_{\text {PLZ }} \mathrm{t}_{\text {PZL }}$ <br> Open Collector <br> All other | closed <br> closed <br> open |

DEFINITIONS
$R_{L}=$ Load resistor; see AC CHARACTERISTICS for value.
$C_{L}=$ Load capacitance includes jig and probe capacitance; see AC CHARACTERISTICS for value.
$R_{T}=$ Termination resistance should be equal to $Z_{O U T}$ of pulse generators.

$V_{M}=1.3 \mathrm{~V}$
Input Pulse Definition

| FAMILY | INPUT PULSE REQUIREMENTS |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Amplitude | Rep. Rate | $\mathbf{t}^{\mathbf{W}}$ | $\mathbf{t}^{\mathbf{T}} \mathbf{~}$ | $\mathbf{t}_{\text {THL }}$ |
| 74 ALS | 3.5 V | 1 MHz | 500 ns | 2.0 ns | 2.0 ns |

## Signetics

ALS Products

## Section 6 ALS Application Note

INDEX

## Signetics

## ALS Products

## INTRODUCTION

The Signetics Standard Products Division (SPD) operates a Characterization Laboratory in Orem, Utah. This Lab maintains the capability of testing the 11 logic product families the Division supports. These include: AuTTL74XXX, Schottky-74SXXX, Low-Power Schottky-74LSXXX, FAST-74FXXX, ALS74ALSXXX, High-Speed CMOS-74HCXXX, High-Speed CMOS/TTL-74HCTXXX, Advanced CMOS/TTL (ACL)-74ACT11XXX, Advanced CMOS (ACL)-74AC11XXX, and both 10 K and 100 K ECL.

Due to the great diversity of product families and the different testing requirements and complexity of the product types of each family, Signetics SPD Characterization has designed and bult a bench test AC fixture that is specifically designed to address to only the High-speed logic families. It has the advantages of being very versatile, has high bandwidth capability ( $\geqslant 750 \mathrm{MHz}$ ), is $50 \Omega$ system compatible, and is manually programmable for the input static voltages. This provides the ability to have one fixture that addresses many product types across famılies. The extent of this versatility is explaned in the following Application Note. The familles that this fixture is intended to support are: FAST, ALS, ACL, 10K ECL, and 100K ECL (Note: This fixture is compatible with any $500 \Omega$ pulldown load.)

## THEORY OF OPERATION

There are several key points in testing the faster edge-rate logic families. They are.

- Very good bypassing and decoupling (they are different).
- Large ground and $\mathrm{V}_{\mathrm{CC}}$ planes
- Low-impedance signal lines (i.e., $50 \Omega$ )
- Signal lines that are uniform in impedance over frequency
- Signal lines must have high bandwidth ( $>500 \mathrm{MHz}$ )
- Low-Inductance paths for the DUT leads, including $V_{C C}$ and GND
- Output AC load close to the DUT

AN203

## Test Fixtures for High-Speed Logic

Application Note



Figure 1. Ferrite Core Placement

- Measurement point close to the DUT
- Avoidance of ground loops (especially on inputs at DC levels)
Additional tems of concern to the test englneer and the manager are.
- Versatility and/or ease of use (there are trade-offs)
- Cost
- The number of fixtures needed to support products

Each of these concerns have merit and must be understood by the user of these logic families if valid and correlatable results are to be found.

## $V_{\text {cc }}$ and GND

The secret in $V_{C C}$ and GND use in fixturing is to do the things that reduce the noise that can. 1) get to your part, and 2) come from your part. This is done by reducing the noise of the $V_{C C}$ as it arrives to the fixture, by judicious application of frequency dependant bypassing at the DUT $V_{C C}$ pin to GND and reducing inductance from the $\mathrm{V}_{\mathrm{CC}}$ and GND pins of the DUT to the point where good contact of the bypassing and $\mathrm{V}_{\mathrm{CC}}$ and GND planes occur. All of these are techniques used in good RF and microwave board design. By reducing parasitic inductances and
cleaning up any sources of noise, good signal integrity is better maintained.

These points are evident in the fixture Signetics has designed. Part of the noise reduction of the power supply as it arrives is done by bypassing the power supply at its terminals. The power is then brought to the fixture via banana cables, (as short as possible), to jacks on the chassis of the fixture. An 18 gauge wire, attached to the jack, is wrapped through a $3 / 4$ inch ferrite core 8 to 12 times for decoupling of any spikes. (Details of the cores used are included in the parts list.) This acts as a Low-pass filter. The wire is then soldered to the bottom of the PC board onto the large $\mathrm{V}_{\mathrm{CC}}$ plane that narrows to the $V_{C C}$ bus running between the pins of the DUT. See Figures 1 and 2 for detail.

Triangle-shaped, the $\mathrm{V}_{\mathrm{CC}}$ plane provides a Low inductive path for the $\mathrm{V}_{\mathrm{CC}}$ to the DUT pin. See Figure 2 for the board layouts. The $V_{C C}$ bus from this plane travels down between the DUT pins to that connection. This is so connection to the $\mathrm{V}_{\mathrm{CC}}$ bus is easy and very short. The DUT may have $\mathrm{V}_{\mathrm{CC}}$ located on any pin with this configuration. The pin is connected to the $\mathrm{V}_{\mathrm{CC}}$ bus by soldering small copper braid or similar Low-inductance wire capable of carrying the current for the device, see Figure 3.


Figure 2a. Board Layout - Top Side

Test Fixtures for High-Speed Logic


Figure 2b. Board Layout - Bottom Side

On the opposite side of the top layer of the board is a triangle-shaped ground plane. Ground planes are also located on the bottom layer of the board in the same places as the $\mathrm{V}_{\mathrm{CC}}$ and ground planes of the top layer. Since this fixture is laid out for $50 \Omega$ stripline, layers 2 and 3 are almost total ground plane, with holes in them for feed-throughs and components Also found between the signal lines, on the top and bottom layers, are ground plane "fingers' that are connected to all 4 layers by plated-through holes. This provides good separation of the signal lines resulting in lower crosstalk.

The bottom layer ground plane consists of two triangle-shaped planes connected by a bus strip that runs between the DUT pins. This was done for 3 reasons. First, this allows connection of any ground pin of the DUT to the ground, regardless of location; like the $\mathrm{V}_{\mathrm{CC}}$ connection on the top layer. Second, it allows the connection of the bypass capacitors from the $\mathrm{V}_{\mathrm{CC}}$ pin to the ground with the shortest possible lead length. Characterization uses typically 2 or 3 ceramic chip capacitors and 1 or 2 dipped tantalum capacitors $(35 \mathrm{~V})$ to bypass the $\mathrm{V}_{\mathrm{CC}} \mathrm{pin}$. It is important to keep the dipped tantalum capacitor's leads as short as possible to reduce series inductance. The recommended values of capacitors are: $100 \mathrm{pf}, .01 \mu \mathrm{f}, 1 \mu \mathrm{f}$. and $10 \mu \mathrm{f}$. We have found at times, the need to adjust these values depending upon the product type and its performance. Some noise sensitive circuits need more bypassing in the lower and extreme higher values of capacitance. And third, the connection of the two planes elimınates possible ground loops and the feedthroughs create a ground mesh and give an excellent ground plane for the circuit. Figure 3 illustrates the bypass connections.

## BYPASS AND DECOUPLING

It is important to understand the difference between decoupling, as with the ferrite core,
and bypassing, as with capacitors Decoupling occurs as or high-frequency signals are removed by saturation of the ferrite core. This prevents "noise" that may be on the $\mathrm{V}_{\mathrm{CC}}$ power supply from getting on the $\mathrm{V}_{\mathrm{CC}}$ plane. The action of the bypassing capacitors is to: 1) '"pass' any non-DC signals that occur on the $\mathrm{V}_{\mathrm{CC}}$ (due to the part's operation) to ground, and 2) be able to provide the "instantaneous' current demands of the part as it switches
The various values of capacitors are intended to provide a Low-impedance path at all operating frequencies. Since real-world capacitors have resonance points at a given frequency, depending upon their value and type of capacitor (and actually turn inductive above the resonance point), using different values that have different resonance points allows an across-frequency Low-Impedance path for $V_{C C}$ noise.
An important point in the use of bypass capacitors is the minimization of lead length. Lead length represents inductance; inductance in series with the capacitance. If it is too much, it can cause resonance and oscillation problems with the part and/or power supplies and nullify the benefit of the capacitors. It also plays a major part in inhibiting the effect of the 'instantaneous' current response needed by the part from the bypass capacitors. It actually can cause the ground of the device to track the change in current to the degree of the lead inductance. The lower the inductance, the lower the 'ground bounce" effect. Hence, short or no lead lengths on capacitors are needed to help prevent the effects of ground bounce

## SIGNAL LINES

A signal line is defined as a line that carries the input stimulus, either DC or AC, or output response, to or from the device. Since these


Figure 3. Decoupling Connections
signals are measured and determine the data which characterizes the part, it is critical that they are of the highest integrity and represent, as far as physically possible, the action of the part; not the nuances of the fixture. To achieve this, the line must not be able to change the signal over the measureable frequencles of the device, nor affect the delay of the part.

The fixture as designed, has $50 \Omega$ sıgnal lines determined by a stripline layout method. The $50 \Omega$ value was selected for several reasons: 1) the $50 \Omega$ value matches impedance with the pulse generators that are used as input stimulus. 2) The output loads specified for this fixture are either a $500 \Omega$ pulldown or a $50 \Omega$ pulldown (ECL), in parallel with a capacitive load This allows the $50 \Omega$ signal line to be terminated into this load for ether a 10:1 or a 1.1 match. 3) A Low-impedance line will have better characteristics with regards to crosstalk and resisting external noise.
There are two types of sıgnal lines on this fixture input and output; both of which are $50 \Omega$ transmission lines. The input line is on the top side of the board and is always terminated in $50 \Omega$. It is connected to the DUT via a . $3^{\prime \prime}$ jumper, Jumper \#1 for input. When this jumper is installed, the DUT pin is available only as an input. To allow this line to be used as an output, a $.1^{\prime \prime}$ jumper, Jumper \#1 for output, is used instead of the $.3^{\prime \prime}$ jumper. This connects the DUT pin to the AC load when the DUP pin is an output. See Figure 5
The output signal line can be dedicated two different ways. The first method, used for ECL, is to leave shorted the $50 \Omega$ trace and have it run directly into the SMB connector into the $50 \Omega$ sampling system. The second method is to cut the trace at the DUT pin and solder the $450 \Omega$ chip resistor, R1, across the cut. This, combined with the $50 \Omega$ scope, then appears to the part as either a $500 \Omega$ probe for the input signal or the $500 \Omega$ output AC load for the output signal.

The signal lines are equal length and therefore do not introduce any extraneous delay from pin to pin. We also characterized the impedance of the lines over frequency to ensure minımal distortion over the frequency range and any effective change in propagation delay caused by the relationship of inductance and group delay. Figure 4 illustrates the frequency response of the signal lines in impedance.

This is considered to be high bandwith and encompasses the frequency range exhibited by ALS, ACL, ELC, and FAST logic families.


Figure 4. Signal Line Frequency Response


TC03670
Figure 5. Signetics PCB Fixture Schemetic

## LOADING

The explanation of the two types of AC loads that may be used will be covered in two parts First the ALS, ACL, and FAST implementation will be discussed, then the ECL implementation.

ALS. ACL, and FAST Implementation
The FAST, ALS, and ACL product families AC load is specified as a 50 pF capacitor and a $500 \Omega$ resistor in parallel. This load has the advantage of being adaptable to both a Highimpedance (A.T.E) or a Low-Impedance (bench) measurement environment. The Signetics fixture uses a Low-impedance environment primarily for two reasons. The first reason is that experience of the last 5 years has told us that High-impedance probes represent a reliability concern and can introduce
hard to detect errors into the waveform. The second reason being that most suppliers of these technologies provide data based upon the Low-impedance approach and most large users of these products do so as well. This also allows the fixture to be used for ECL testing since that product uses a totally $50 \Omega$ environment Figure 5 illustrates how this test fixture implements the $50 \mathrm{pF} / 500 \Omega$ load schematically.
The fixture was laid out to present the load as close as possible to the device, and yet allow for flexibility in deciding if a certan pin is an output or an input. This distance is critical due to its inductive effect upon ground bounce phenomena. It is acknowledged here that a fixture dedicated to a single device type without jumpers, and therefore placing the
load virtually on the pin of the device, would show the ground bounce phenomena for simultaneous switching to be less than that of this fixture. However, this fixture can be so dedicated by not using the pads as provided, but rather by using the ground bus, like the bypass capacitors used The flexibility of this fixture substantially reduces the cost of fixturing for these families. Studies on simultaneous switching with this fixture have shown dramatically favorable results to previous fixtures. Those studies continue. For work other than that of simultaneous switching, there will be no appreciable difference with a dedicated fixture.

As illustrated in Figure 5, the load is shared with the $50 \Omega$ input of the measurement system; a $50 \Omega$ sampling oscilloscope. The $450 \Omega$ resistor: R1, is soldered to the socket pin of the device and is in series with the $50 \Omega$ input of the scope. Figure 6 illustrates this on the board layout of one input/output pin. This allows virtually a probe tip on the device pin. The load capacitor: C 1 , is a 33 pF ceramic chip capacitor. This is added to the measured value of 17 pF of board capacitance, achieving the 50 pF value specified for the load. The distance from the pin to the capacitor is .5 inches and is adequate for the testing of these product families.

For testing 3 -State parameters, the $500 \Omega$ resistor. R2, is connected to it's pullup supply. $V_{t}$ via a $.3^{\prime \prime}$ jumper: Jumper \#2. The $V_{t}$ supply is bussed to each pın and may or may not be connected with that jumper. See Figures 5 and 6 .

## ECL Implementation

When testing ECL product, the $450 \Omega$ resistor: R1, is not used, Rather, this point is left shorted together in the construction process. Also for ECL, the load chip capacitor: C1, the tri-state pull-up resistor: R2, the $50 \Omega$ terminator: R3, and the "output only" jumper Jumper \#1, are not used. The input signal travels down the input path, is jumpered using the "Input only" (Jumper \#1), goes to the device, travels out the output path (left shorted, no R1), and proceeds to the scope. When the signal is an output, the 'input only" jumper: Jumper \#1, is removed and a $50 \Omega$ terminator is connected to the SMB connector as the load or the $50 \Omega$ input of the scope. See Figure 7.

## Test Fixtures for High-Speed Logic



Figure 6. Signetics Fixture - Board


Figure 7. ECL Configuration

## INPUT STIMULUS AND MEASUREMENT

When the input is not used for a signal input, the line may be switched to one of three voltage sources. $V_{s} 1$ through $V_{s} 3$, by the use of a DIP switch on each pin. It may also be left open and then the $50 \Omega$ pulldown resistor. R1, pulls the line to ground and can be used as a hard low level See Figure 5. These voltage levels are brought in from external supplies through banana connectors like $\mathrm{V}_{\mathrm{CC}}$. This scheme eliminates excessive cabling to each input to provide the static input levels and thereby reduces parasitic inductances and cross-talk Each of the 3 busses and the $V_{t}$ bus all have places for bypass capacitors in the event of noise on the static levels. Figure 8 illustrates the DIP switch and SMB connectors and how they control the input stimulus and output measurement.

As stated previously, the measurements are made with $50 \Omega$ sampling systems. The connections to these systems are made via SMB connectors This was chosen since it is compatible with SMC, it is push-on, it is small for easy configuration, and it is capable of high bandwidth operation Figure 8 illustrates where the connections are made, where the pulse generators connect to the input and an SMB connector. Since the $450 \Omega$ resistor: R1, is soldered directly to the pin of the device, the actual probe tip is at that point See Figure 6 This has the advantage of eliminating any distance from the device to the probe tip, thus guaranteeng accurate results.

## VERSATILITY AND COST

At some point, there is a choice between the most technically attractive options and the cost of options. This fixture has been primarily designed to optimize the cost effectiveness of test fixturing yet yielding a technically sound tool. To do this, a compromise has been made between the ease of use and the versatility.

In the construction of the fixture, a choice is made as to where the $\mathrm{V}_{\mathrm{CC}}$ and GND pins are to be located This then dedicates this particular fixture to part types with this $\mathrm{V}_{\mathrm{CC}}$ and GND configurations This is alos done with a
dedicated fixture However, on a dedicated fixture, the pins are individually constructed to be ether an input or an output, and in so doing, the fixture is usable for 1-to- 4 devices. The Signetics fixture, once dedicated to a particular $V_{C C}$ and GND configuration, is built up to have both input and output components on all signal pins. The selection of which pin is an output or an input is made by inserting the approprıate jumper, See Figures 5 and 6 The same applies in doing tri-state testing The tradeoff here is that it would probably take less time to setup the dedicated fixture than the Signetics fixture. To help compensate for that tradeoff, we have the three Vs supplies that may be switched into any pin to provide input static levels and eliminate the need to bus input High or Low levels by external cabling. For the user that means the only connections being made to the fixture are-

- the $V_{C C}$ (banana jack)
- the GND (banana jack): this is the common ground of all input supplies
- the $V_{S} 1, V_{S} 2$, and $V_{S} 3$ supplies (banana jack): these may be any voltage and are switchable. Signetics connects programmable supplies to these connectors.
- the $V_{t}$ supply (banana jack): this is the 3-State pullup voltage and is permanently connected to the bus to each pin. It is selectable by Jumper \#2, see Figures 5 and 6. For FAST and ALS products this is 7 V . For ACL products this is $V_{C C} \times 2$ and it is not used for ECL applications.
- Input Stımulus (inside SMB connector. this is found on every input/output pin. More than one pin may be used in this manner. CAUTION: When using this connector as an input stimulus, make sure $\mathrm{V}_{\mathrm{S}-1}, \mathrm{~V}_{\mathrm{S}-2}, \mathrm{~V}_{\mathrm{S}-3}$ are disconnected. This will short the power supplies to the generator if they are not dısconnected.
- Output Measurement or Scope Connection (outside SMB connector: this is also found on every input/output pin.

More than one pin may be used in this manner. Remember, if this pin is not connected to a scope and is an output, a $50 \Omega$ resistor must be connected here to ground to complete the $50 \Omega$ resistive load. Signetics has constructed $50 \Omega$ load by soldering a high-quality (Highfrequency) $50 \Omega$ resistor inside a female SMB cable connector. See Figure 9.

CAUTION: $V_{S-1}, V_{S-2}$, and $V_{S-3}$ are all on the same DIP switch Since they connect to the same bus per pin, ONLY ONE SUPPLY MAY BE CONNECTED AT ONE TIME, Otherwise, this will result in a short between power supplies connected
With these 6 connections, the fixture is capable of testing the product lines as mentioned.

The cost of this fixture ranges from 550 per fixture, dedicated to a 20-pin device in quantities of $1-10$, to as low as 385 per fixture of the same type in quantities over 100. This is not substantially higher than the cost of a dedicated fixture; which is estimated at 200 500. The factor to consider would be the quantity of fixtures for the number of products to be tested. To have a dedicated fixture for every 2-3 product types versus a "universal' test fixture for $20-30$ product types is worth considering from a cost standpoint.
Included in Appendix 1 is the parts list for this fixture and the supplies used by Signetics. This in no way constitutes Signetics endorsements of these suppliers and the customer may select their own supplier if they so desire. This fixture is offerd to the public to duplicate and use within their own environments. Signetics will not provide any materials but will allow the manufacturers of the board and materials to build and/or supply for any requesting party Pricing and availability are left to the vendors and Signetics has no control over those issues. The intent is to provide something for users of high-speed logic that has been proven and tested in a true high-speed use, and provide a characterization of these products prior to their introduction to the market place.

## Test Fixtures for High-Speed Logic



Figure 8. DIP Switch Connections for $\mathbf{V}_{\mathbf{S - 1}}, \mathbf{V}_{\mathbf{S - 2}}, \mathbf{V}_{\mathbf{S - 3}}$, and $\mathbf{V}_{\mathbf{T}}$ and the SMB Connectors for Input Signals and Output Measurement


Figure 9. $50 \Omega$ Load Resistors Using Output Pin SMB Cable Connectors

## Test Fixtures for High-Speed Logic

## 5. APPENDIX I - Component and Vendor List

The following prices are quoted for a 30 piece build of a 24 pin test fixture and are not binding in any way.

1. Printed circuit mother board.

| SO and SOL | -\#SD8512.28 |
| :--- | :--- |
| DIP | -\# SD8512.31 |
| Requirement: | 1 per part configuration <br> Supplier. |
|  | Prototype and Production Circuits <br> 8040 S. 1444 W. |
|  | West Jordan, UT 84084 <br> (801) 566-5431 |

2. SO and SOL sockets.

| \#_PINS | PART_\# |
| :--- | :--- |
| 14 | $001-014$ |
| 16 | $001-016$ |
| $16 L^{2}$ | $001-116$ |
| 20 | $001-120$ |
| 24 | $001-124$ |
| 28 | $001-128$ |

SOIC through hole socket
Requirement: 1 per board
Supplier: Surface Mount Devices, Inc.
PO Box 16818
Stamford, CT 06903
(203) 322-8290
3. L\$G-1AG14-1 Socket Termınal Pins.

For DIP boards - number of pins equal to the part pin count times by (7) seven. $24 \times 7=160 \times .20=$
For SO and SOL boards - number of pins equal to the part pins count times by (5) five. $24 \times 5=120 \times .20=$

4 Shortıng Blocks (Jumpers).
3 inch $\begin{aligned} & 8136-475 \mathrm{G} 1 \\ & \text { cost per part } \times 24=\end{aligned}$
.1 inch 8136-651P2
Requirement: 1 per pın

Requirement: 1 per pin cost per part $\times 24=$

Supplier: Augat
5. Chip Resistors.
$50 \Omega 1 \%$ CRCW 1210
Requirement: 1 per pın cost per part $\times 24=$
$450 \Omega 1 \%$ CRCW 1206
Requirement: 1 per pin cost per part $\times 24=$
$500 \Omega 1 \%$ CRCW 1206
$\quad$ cost per part $\times 24=$
Requirement: 1 per pin

Supplier: Dale Electronıcs, Inc. 2300 Riverside Blvd. Norfolk, Nebraska 68701 (402) 371-0080

## Test Fixtures for High-Speed Logic

6. Chip Capacitors.

Ceramic Part_\#
33pf 500R15N330JP
cost per part $\times 24=$
15pf 500R15N150JP4
cost per part $\times 1=$
$.015 \mu \mathrm{f} \quad 500 \$ 41 \mathrm{~W} 103 \mathrm{KP} 4$
cost per part $\times 1=$
$.1 \mu \mathrm{f} \quad 500 \$ 41 \mathrm{~W} 104 \mathrm{KP} 4$
1 per board
cost per part $\times 1=$
Requirement
1 per bin
1 per board
1 per board

Supplier: Johanson Dielectrics
7. Dipped Tantalum.

Ceramıc
$10 \mu \mathrm{f}$ 106k025NLF
Requirement
1 per board

1 per board
cost per part $\times 1=$

Supplier: Mallory
8. Ferrite Core.

T80-1
Requirement: 1 per board cost per part $\times 1=$

Supplier: Amidon Associates 12033 Otsego Street North Hollywood, CA 91607 (818) 760-4429
9. Mounting Screw.
$4-40 \times 1 / 4$ Phillips pan head machine screw Requirement: 16 per board. cost per part $\times 16=$

Supplier: Bonneville Industry Supply Co. 45 So. 1500 W.
Orem, Utah
(801) 225-7770
10. Bannana Plug Jack.

| H.H._Smith_Type | Order_\# | Requirement |  |
| :--- | :--- | :--- | :--- |
| White | $1509-101$ | $28 F 1178$ | 6/board-color your choice |
| Red | $1509-102$ | $35 F 870$ | 6/board-color your choice |
| Black | $1509-103$ | $35 F 869$ | 6/board-color your choice |
| Green | $1509-104$ | $28 F 1179$ | 6/board-color your choice |
| Blue | $1509-105$ | $28 F 1180$ | 6/board-color your choice |
| Yellow | $1509-107$ | $28 F 1182$ | 6/board-color your choice |

Supplier: Newark Electronics
11. Switch.

76P\$B04 4-bit side actuated piano-dip Requirement: 1 per pin cost per part $\times 24=$

Supplier: Grayhill Co.
12. Connectors - Snap-on SMB.

51-051-0000-220 - Straight jack receptacle
Requirement: 2 per pin
cost per part $\times 48=$
Supplier: Sealectro

## Test Fixtures for High-Speed Logic

13. Mounting frame.

Signetic's number CB-1.0 Requirement: 1 per test fixture
Supplier: Electronic Chassis Corp. 468 North 1200 West Lindon, Utah 84062 (801) 785-9113
14. Hookup wire.

No. 18/20 gauge Teflon coated - about 24 inches per test fixture.
The following components may be needed in use of the test fixtures but are not part of the test fixtures.

| $61-001-0000-89$ | $50 \Omega$ terminator plug | As required or hand bull with |
| :--- | :--- | :--- |
| $51-007-0000$ | Straight Cable Clamp Type | $50 \Omega$ resistor and $51-007-0000$ |
| $51-083-0000-222$ | 'T'' adaptor J-J-J | As required |
| $51-085-0000$ | 'T' adaptor J-P-J | As required |
| $51-072-0000$ | Adaptor J-J | As required |
| $51-073-0000$ | Adaptor P-P | As required |
| $51-001-0020$ | Shorting plug | As required |
| $61-002-0000-89$ | $50 \Omega$ terminator jack | As required |
| Supplier: | Sealectro Corp | As required |
|  | (415) $965-1212$ |  |

## Test Fixtures for High-Speed Logic

6. APPENDIX II-Construction Hints

A suggested order of assembly is as follows:

1. Cut traces for $450 \Omega$ resistor. (Not needed for ECL)
2. Install SMB Connectors. Elevate base from board $.05^{\prime \prime}$.
3. Install DIP Switches Note. Numbers on switches may not correlate to Vs supply numbers.
4. Install Augat socket pin.

5 Install load/termination resistors and capacitors.
6. Strap $\mathrm{V}_{\mathrm{CC}}$ and GND pins to appropriate bus strips.
7. Install bypass capacitors.
8. Clean flux off of board and components.
9. Check for lead to frame shorts on PLCC board (Not discussed in App Note.)
10. Install banana jacks on frame.

11 Attach board to frame with $1 / 4$ Phillips pan head machine screws.
12. Wrap wire 8-12 times around ferrite core. Leave enough wire to connect to frame and board. See Figure 1.
13. Connect $V_{C C}$, GND, and voltage supplies from banana jacks to board.
14. Remove all remaınıng flux. Keep 'flux-off" from banana jacks.

Hints on construction:
-A $05^{\prime \prime}$ shim that fits under the SMB connector base helps elevate it during construction.

- Mount the SMB connector with flat side out rather that point side out. See Figure 8.
- Solder Augat socket pins in with a part inserted to hold the pins steady.
- 'Piano DIP" switches have the numbers reversed from the Board notation. Taping a new number on the board designations will help match the switches.
- Hint for solder chip components apply a small amount of solder on one side of the pads on the board.
- Keep DIP switches and SMB connectors spaced as far away from each other as the holes will permit, ie., push the SMBs in and the DIP switches out.


## Signetics

ALS Products

## Signetics

## ALS Products

## INTRODUCTION

Economic survival is driving the electronics industry to use cheaper, faster, more reliable and more dense systems and components Assembly technologies, such as SMD (Surface Mounted Device) technology, developed and used in hybrids and for military electronics for over two decades, is being adapted to commercial electronics as part of this evolution. With SMD technology, components are soldered directly to a metalized footprint on the surface of the board or substrate rather than being inserted through holes drilled in the board and then soldered Because of this evolution, package styles specially designed to facilitate surface mounting are now in high demand
The reasons for the change to SMD technology vary from one customer to another; but the primary motivator is higher profits through lower manufacturing and material costs, an improved product, or both.

## Improved Electrical

## Performance

Because SMD packages are much smaller than their DIP counterparts, they have much less capacitance and inductance, and provide improved AC performance, especially in highspeed environments. They help to mınımize problems associated with ground bounce and multiple output switching found with standard DIP packages. The SO package is especially suitable for high-speed families such as FAST and High-Speed CMOS where package inductance can induce or compound problems not normally found in slower technologies.

## Ease Of Automation

SMD pick-and-place machınes offer higher yields, faster cycle rates ( $3-10 x$ faster), and much higher throughput volumes than automatıc insertion machınes for DIP packages.

## Greatly Increased Densities

Greatly increased densities can be achieved through surface mountıng. The packages themselves are much smaller (as much as $70 \%$ ) and can be placed much closer together. Furthermore, both sides of the board can be used with SMDs

## Reduced Board Costs

The number of layers, total size of the board, and the number of plated through holes can be reduced, thus lowering the total cost of the board (many companies claım savings of 30 to $50 \%$ ).

## Surface Mounted ICs

## Easier Board Rework

In those instances where rework is necessary, it is much faster and cheaper with SMDs.

## Improved Reliability

Not only are the components proving to be at least as reliable as their DIP counterparts, surface mounted assemblies show fewer failures in stress tests than equivalent through hole assemblies.

## Lower Shipping, Storage And Handling Costs

SMD components are up to $70 \%$ smaller and weigh up to $90 \%$ less than DIPs (up to $95 \%$ savings in storage area for Tape \& Reel SMD components vs DIPs and up to $90 \%$ savings in component weight). Surface mount assemblies offer additional savings in both weight and space, both of which can be linked to increased profits.

SMD packages for integrated circuits fall into two categories: Swiss Outline, also known as Small Outline (SO), and the Plastic Leaded Chip Carrier (PLCC).

## SO PACKAGE

The SO package was developed by N.V. Philips Corp, origınally for the Swiss watch industry. In the mid 1970s Signetics introduced linear ICs in SO packages to the US market (hybrid and telecommunications) As demand grew, other technologies such as FAST, Low Power Schottky, Schottky, TTL, CMOS, High-Speed CMOS (HC and HCT),

ECL, ROMs, RAMs, PROMs, were made available in SO packages.

The SO is a dual-ın-line plastic package with leads spaced $0.050^{\prime \prime}$ apart and bent down and out in a Gull-Wing format. It comes in two widths: $0.150^{\prime \prime} \mathrm{SO}$, and $0.300^{\prime \prime} \mathrm{SOL}$ (SOLarge) depending on the pin count.

As ICs became more complex and the number of pins grew, the standard dual-in-line packages grew longer and wider, presenting new electrical and mechanıcal problems Some of these were resolved with the introduction of the ceramic leadless chip carrier (LCC). These were square, ceramıc packages without leads which can be socketed or soldered directly to a substrate if the thermal coefficient of expansion of the chip carrier and the substrate are to be matched.

In 1980, the Plastic Leaded Chip Carrier (PLCC) was introduced as a cheaper alternative to the LCC However, this was at the same tıme that SMD was winnıng acceptance in commercial electronıcs and the PLCC was seen as an ideal SMD package for the higher pin count devices (those with more than 28 leads). The PLCC is a square, plastic package with leads on four sides, spaced down and under in a J-Bend configuration. It is available in the higher pin counts. 20, 28, 44, $52,68,84$ with even higher pin counts under development

The smallest square PLCC is the 20-pin package There are many reasons for this; the primary one is that below 20 pins, the package would be as thick as it is square,

Table 1

| PIN COUNT | SO | SOL | PLCC |
| :---: | :---: | :---: | :---: |
| 8 | x |  |  |
| 14 | x |  |  |
| 16 | x | x |  |
| 18 |  | x | x (rectangular) |
| 20 |  | x | x |
| 24 |  | x | x |
| 28 |  | x |  |
| 44 |  | x |  |
| 52 |  |  |  |
| 68 |  |  |  |
| 84 |  |  |  |

Surface Mounted ICs

Table 2. Maximum thermal Resistance ( $\theta_{\mathrm{JA}}$ ) Values For SMD Packages ( ${ }^{\circ} \mathrm{CC} / \mathrm{W}$ )

| PINS | SO | SOL | PLCC |
| :---: | :---: | :---: | :---: |
| 8 | 160 |  |  |
| 14 | 115 |  |  |
| 16 | 110 | 90 |  |
| 20 |  | 85 | 70 |
| 24 |  | 75 |  |
| 28 |  | 70 | 60 |
| 44 |  |  | 42 |
| 52 |  |  | 39 |
| 68 |  |  | 42 |
| 84 |  |  | 32 |

resulting in a cube-like package which would be very difficult to handle in an automated environment.

Logic and linear devices are avalable in SO while the more complex parts such as microprocessors, microcontrollers, complex peripherals, large memory devices, and other higher pin count integrated circuits will be found in the PLCC

## ASSEMBLY

The assembly of these SMD packages is virtually the same as for the older DIP packages using the same materials and most of the same equipment and assembly technologies
The only differences in the process are the smaller lead frames, different lead bends (gull-wing for SO and J-Bend for the PLCC), and closer spacing resulting in a much smaller package for the same basic die.

## RELIABILITY

Reliability studies of SMD components, conducted not only by Signetics and Philips, but by many of our competitors and customers, have revealed that these packages are at least as reliable as the standard plastic DIP packages that have been used over the past 20 years. In several cases, test results of the SMD packages have been better than their DIP counterparts.

## THERMAL CHARACTERISTICS

Thermal characteristics of ICs have always been a major consideration to producers and users of electronics products because an increase in junction temperature ( $\mathrm{T}_{\mathrm{I}}$ ) can have an adverse effect on the long term operating life of an IC The advantages realized by
miniaturization have trade-of in terms of increased junction temperatures. Some of the variables affecting $T_{j}$ are controlled by the producer of the IC, while others are controlled by the user and the environment in which the device is used.

With the increased use of SMD, thermal management remains a valid concern because not only are the packages much smaller, but the thermal energy is concentrated much more densely on the PCB. For these reasons users of SMD must be ore aware of all the variables affecting $T_{j}$.

## POWER DISSIPATION

Power dissipation ( $\mathrm{P}_{\mathrm{D}}$ ) varies from one device to another depending on technology and complexity. It can be obtained by multiplying $\mathrm{V}_{\mathrm{CCmax}}$ by the $\mathrm{I}_{\mathrm{CC}}$ Characterized at the maximum ambient temperature expected (in the case of TTL, $70^{\circ} \mathrm{CC}$ )

- Junction temperature $\left(T_{j}\right)$ is the temperature of a powered IC measured at the substrate diode When the device is powered, the heat generated causes the $T_{J}$ to rise above the ambient temperature $\left(\mathrm{T}_{A}\right)$.
- All standard TTL, Schottky, Low Power Schottky, and FAST being bult by Signetics use copper leadframes.
- The ability of the package to conduct heat from the chip to the environment is expressed in terms of thermal resistance, normally called Theta JA $\left(\theta_{\mathrm{JA}}\right) \theta_{\mathrm{JA}}$ is the total resistance from the junction to ambient and is often separated into two components. $\theta_{\mathrm{JC}}$ (junction to case) and $\theta_{\mathrm{CA}}$ (case to ambient). $\theta_{J A}=\theta_{J C}+\theta_{C A} \theta_{J A}$ values for SMD packages are listed in Table 2.
- All measurements are in still arr.
- $\mathrm{T}_{\mathrm{A} \text { max }}$ is $+70^{\circ} \mathrm{C}$
- I ICC characterized at nominal $V_{C C}$ and $+70^{\circ} \mathrm{CC}$ ambient.
- Calculate power ( P ) by multiplying $\mathrm{V}_{\mathrm{CC}}$ nominal $\times \mathrm{I}_{\mathrm{CC}}$ at $+70^{\circ} \mathrm{CC}$.
$P=I_{E}$
- Calculate rise in ( $T_{\mathrm{J}}$ ) by multiplying Power by $\theta_{\text {JA }}$.
$\mathrm{T}_{\mathrm{J}}=\mathrm{P} \times \theta_{\mathrm{JA}}$
- Add $T_{J}+T_{A}$ max. If result is greater than $120^{\circ} \mathrm{CC}$, then thermal mounting or some other way to reduce the $T_{J}$ must be used.


## Factors Affecting Thermal Resistance

In addition to possible loading and duty cycle factors in some technologies, there are several factors with affect $\theta_{\text {JA }}$ of any IC package. Effective thermal management demands a sound understanding of all these variables.

Package variables include the leadframe design, leadframe material, the plastic used to encapsulate the device, and to a lesser extent, other variables such as the die size and die attach methods. While the thermal conductivity of the wire can be calculated, it is too insignificant to be considered as a factor.

Other factors that have a significant ımpact of the $\theta_{\mathrm{JA}}$ include the substrate upon which the package is mounted, the density of the layout, the gap between the package and substrate, the number and length of traces on the surfaces of the board, the use of thermally conductive epoxies, and any external cooling methods.

## STANDARDIZATION

The SO package is an industry standard format. In June 1985, the JEDEC (Joint Electronics Engineering Council) of the EIA (Electronics Industries Association) issued a Solid State Product Outlines Standard for each of the SO formats: MS-012 AA-AC for the $0.150^{\prime \prime}$ body width SO and Ms-013 AA-AE for the $0.300^{\prime \prime}$ body width SOL In addition to the JEDEC Standard, de facto standardization has been achieved in the industry in that most of the major US and European IC manufacturers (more than 15 companies currently) use this standard.
The PLCC is also a standardized format, with a JEDEC REgistered Outline \#MO-047 AAAH. It also is multiple sourced with over 10 US IC manufacturers using this standard.

Points worth noting: ALL SO AND SOL PACKAGES HAVE 0.050" LEAD SPACING A GULL-WING LEAD BEND, WHILE ALL PLCC PACKAGES HAVE THE SAME LEAD SPACING AND A J-BEND LEAD BEND.

## TAPE AND REEL

One revolutionary phenomenon in SMD is the development of Tape and Reel for the IC packages Philips and several other companies making automatic placement equipment recognized the need for a feed system which allows for positive indexing large volumes of components at high-speed in order to get maximum efficiency out of the new pick-andplace machines Tubes are limited to a relatively small number of parts (dictated by tube length) and depend on gravity to feed components to the placement head. After several proposed tape formats, Philips, Signetics, many of the component and placement equipment manufacturers, and board manufacturers convened under the auspices of EIA (Electronic Industries Association) and agreed on an industry standard specification for Tape and Reel for both SO and PLCC packages. The proposed EIA specification RS 481A is being used by Signetics and

## Surface Mounted ICs



Figure 1. Manufacturers' Recommended Footprint


Figure 2. Footprint Design for The PLCC-IC

## Surface Mounted ICs

Philips, both of whom have shipped components on Tape and Reel since late 1984

## SUCCESS IN SURFACE MOUNTING BEGINS WITH THE DESIGNER

In addition to the different package configurations, surface mounting is done on a much smaller scale. Instead of the plated through holes, metalized footprints must be etched onto the substrate surface

The designer will be using a ore refined set of rules for layout of the surface mount PC board Because the components can be spaced closer together with small contact spacing, a narrower conductor trace width is necessary. A common signal conductor can be $0010^{\prime \prime}$ to $0.012^{\prime \prime}$ wide and $0.015^{\prime \prime}$ through $0030^{\prime \prime}$ is adequate for power and ground bussing. The suggested footprint contact area has a generous tolerance For the SO I.C., a rectangular pattern is used on $0050^{\prime \prime}$ spacing The length of the pad is $0050^{\prime \prime}$ to $0060^{\prime \prime}$ and the width can vary from $0020^{\prime \prime}$ to $0035^{\prime \prime}$. The $0.025^{\prime \prime} \times 0.050^{\prime \prime}$ footprınt pattern will work well using the grid placement system favored by most designers. The $0012^{\prime \prime}$ conductor width spaced at $0.025^{\prime \prime}$ provides a reasonable $0.013^{\prime \prime}$ air gap between traces. However, if conductor pads, it will be necessary to neck down the trace width to $0.008^{\prime \prime}$ and still retain an equal airgap at each side. Because neck down traces require additional tıme in both hand taping or CAS/photo plot generation of artmasters, some compromises may be justified By reducing the contact pad size to. $0.020^{\prime \prime} \times 0.050^{\prime \prime}$, it is possible to route a consistent $0.010^{\prime \prime}$ conductor trace width and still maintain the desired clearances However, some PC board shops may not maintain the consistent quality necessary when using this fine line approach over the entire board. It is important to discuss limitation and premium cost penalties with your
supplier before full commitment to the $0010^{\prime \prime}$, and smaller, trace widths.
Another very important consideration to be taken into account is the thermal concentration caused by miniaturization The same die is being used in the SMD as in the DIP, thus the power dissipated is the same; however, the smaller packages are being placed much closer together, concentrating the thermal energy. The trde-offs between the increase in density and the concentration of thermal energy must be evaluated by the board manufacturer.

These factors may influence the chorce of PCB material, the number of layers, and the thickness of the PCB board. New methods to transfer heat from the package to the board and then away from the board should be considered by the designer.

Other factors to be considered are the placement system, soldering method, post-assembling cleaning, inspection, test, and the availability of parts in SMD packages.
One of the first steps is to list all the devices needed and to determine which ones are available in SMD format. With the growth of popularity of SMD, the number of different functions offered by Signetics contınues to grow rapidly in addition to the SIGNETICS SMD POCKET GUIDE, there are several cross-reference lists available from design and assembly services. However, with the explosive growth of this market NONE OF THESE LISTS ARE NECESSARILY CURRENT. Please check with your local sales office because the parts availability lists are growing almost daily.
When choosing the type of footprints to use, it is very important that the designer considers the soldering method being used.
Basically there are two types of soldering in use today: flow soldering (wave, drag, or hot solder dıp) an reflow soldering (vapor phase,
infrared, thermal conduction through the PCB, and hot air).
The SO package can be soldered using a flow soldering method. The devices must be attached to the PCB by means of an adhesive because the device side of the board will be facing down as it goes through the solder wave. The orientation of the part as it goes through the solder wave can play an important role in the elımınation of bridges Experıments should be conducted by the user to determine the best footprints for use in a partıcular solderıng system Some users feel that the narrow footprints help to reduce solder bridges. Others have been experimenting with rounded footprints to reduce bridging durıng wave solderıng and claım to have had very good results.

Reflow soldering has been done for many years in the hybrid industry A solder paste or solder cream is applied to the footprint prior to placement of the component. These pastes an creams contain tiny spheres of solder suspended in a carrier which contains the flux. As the substrate temperature is raised, the flux, solvents, and carriers are driven off and the solder liquifies. Various melting point pastes and creams are avallable. As the liquid solder migrates to the metallized footprints, the surface tension is enough to move the leaded components For SO packages, this can be an advatage because it acts as a self-positioning mechanism. However, it can be a problem for the smaller passive components if the solder paste isn't printed on evenly. If there is an uneven amount of solder paste on one end of one of these smaller devices, the surface tension can pull stronger on one side causing a 'tombstoning" effect, i.e, one end of the device is lifted straight up.
Many variations of footpring patterns are possible The formula shown in Figure 1 is applicable for both reflow and wave solder processes. Many configurations are possible

so-ı.c.


DF00500S
Figure 3. Planning - Layout And Component Placement

## Surface Mounted ICs



Figure 4


Figure 5

## Surface Mounted ICs

and should be tried on an experımental basis before commitment to a large production run Both tıme and development costs can be conserved by utilizing design and process consultants specializing in surface mount technology.
Figures 1 and 2 show some typical footprints used in reflow soldering. Note that the width of the footprint for the SO package varies from $0.025^{\prime \prime}$ to $0.035^{\prime \prime}$ Most users tend towards the narrow footprint. Further, the length to these prints should be kept as short as possible to prevent the part from swimmıng or slidıng back and forth on the footprint while still allowing a good meniscus
Another factor worth noting is that the footprint for PLCC should not extend too far under the package as this could promote solder bridges under the package where they can not be seen during inspection. The footprint for the PLCC should extend out further from the package than the lead itself to allow a good meniscus that will result in a strong, inspectable bond.

Careful placement of related components will allow a more effective use of a much smaller surface area. The interconnections that can be made on the substrate surface result in the elimination of feedthrough holes Reduction of these holes and their associated pad areas further increase the density of the layout, and reduce total board cost as well. As indicated, the SO package has the same pinout on two parallel rows as found on the older DIP packages being replaced. Arranging related ICs in blocks or functional clusters with their associated discreet components can also help to maximize the use of the available surface area.

For several reasons, many users have expressed their preference for SO format through 28 pins. The SO is much smaller and lighter than the PLCC. The SOI, although a bit longer than the PLCC, still occupies about the same board space.
Further, when using several packages and connecting them together, a given number of SO and SOL packages would take much less space than the same number of PLCCs, simply because of the interconnect geography. (See Figure 3).
Besides being smaller, the SO format is dual-in-line and has the same pinouts as those of a standard DIP (PLCC pinouts vary between devices as well as between manufacturers).

The SO format is easier to handle and is much easier to visually inspect.

For devices over 28 pins, the PLCC is the package of choice, largely because it can hold a much larger die than the $0.300^{\prime \prime}$ wide SO packages.
In the early days of PCB technology when plated through holes were not possible, designers were forced to carefully plan component arrangements and connections. Using experience and ingenuity, they were able to elımınate crossovers while reducing the need for unwanted jumpers. With the advent of plated through holes and multilayer boards, the restriction to single sided boards was elıminated. Using the single sided concept the techniques used to interconnect the SMDs are as important as the footprint patterns. As noted before, the contact pads on $0.050^{\prime \prime}$ centers, range between $0.025^{\prime \prime}$ and $0.035^{\prime \prime}$ in width. Prior to choosing to add a feedthrough hole on the pad itself, two factors should be considered: 1) The hole diameter selected must allow for a reasonable location tolerance. A $0.010^{\prime \prime}$ to $0.015^{\prime \prime}$ diameter plated through hole in $0.062^{\prime \prime}$ thick FR4 material may increase the cost of your PCB. 2) Unless the feedthrough hole on the footprint area is either plugged or masked, in a reflow soldering situation, the solder will tend to migrate away from the IC contact resulting in a poor solder joint.

It is more desirable to add a separate pad for via or feedthrough requirements. To further provide for routing conductor traces while insuring an acceptable air gap, you may choose to use a $0.035^{\prime \prime}$ to $0.037^{\prime \prime}$ square pad for these feedthrough holes. The square configuration will furnish more than enough metal in the diagonal corners to compensate for the reduced annular cross section at the sides of the square. The $0.035^{\prime \prime}-0.037^{\prime \prime}$ square feedthrough pad can be spaced at $0.050^{\prime \prime}$ when necessary or on the more traditional $0.100^{\prime \prime}$ pad. With this spacing it is possible to route two $0.012^{\prime \prime}$ wide conductor traces between pads, somethıng only possible before with costly multilayer designs using leaded through hole technology.

The feedthrough pad is then connected to the component contact area with a narrow trace. This narrow trace reduces migration of the solder paste during the reflow process. To further reduce migration of the liquid solder, application of solder mask coating over surface areas not requireing solder is recom-
mended. This coating is applied with a wet screen process or photographically as a dry film and will act as a dam to contain solder to the contract area (See Figures 4 and 5).

When using reflow soldering, the trace width should be about half the width of the footprint pattern. As noted before the signal carrying conductors are generally $0.012^{\prime \prime}$ to $0.015^{\prime \prime}$ wide. Supply voltages are carried on wider traces. When runnıng traces between the device leads, it will be necessary to reduce the width to about $0.008^{\prime \prime}$ which provides an $0.008^{\prime \prime}$ gap between the trace and the edge of the pads when using $0.025^{\prime \prime}$ pads.
Because the SMDs are so much smaller than therr leaded counterparts, the scale of the layout should be considered On larger boards with a mix of SMDs and leaded devices, a $2: 1$ scale may be adequate. More complex layouts can be designed at 4:1 scale with excellent results. The larger scale will make it possible to increase density while assuring accuracy. If designing with a CAD system, accuracy and density can both be increased by increasing the grid resolution. Routing conductor traces will require careful planning, it is customary to use a $90^{\circ}$ or $45^{\circ}$ angle (Figure 6) when traces must divert from a continuous line.

Offset stepping several $0.012^{\prime \prime}$ wide conductor traces on $0.025^{\prime \prime}$ spacing will require necking down at the point of direction change to maintain the desired air gap. The start and stop points of photoplotter aperture runs must be carefully executed to reduce the chance of overlay and shorting. If outside services are used for digitizing or photoploting, discuss your requirements for accuracy before proceeding. Some compromises may have to be made to insure quality and control costs. Preparing artmasters on mylar using precision tape products and pre-prınted footprınt patterns may afford more flexibility during your entry into SMD technology. Changes can be mad easily, and economical photo reduction processes will provide high quality working film. The technıque used to prepare working film is a choice generally influenced by inhouse capability or services available in a region.
Dramatic changes are taking place throughout this industry. Surface mount technology is key to an efficient transition into mınıaturization and automation of electronic production.


Figure 6

## Signetics

## ALS Products

## INDEX

Package Outlines for Plastic Packages
Package Outlines for Hermetic CERDIP

## Package Outlines

## ALS Products

## PACKAGE OUTLINES FOR PLASTIC PACKAGES

The following information applies to all plastic packages unless otherwise specified on individual package outline drawings.

1. Dimensions are shown in Metric units (Millimeters) and English units (Inches).
2. Lead material Copper Alloy, solder ( $63 \% \mathrm{Sn} / 37 \% \mathrm{~Pb}$ ) dipped.
3. Body material: Plastic (Epoxy)
4. Thermal resistance values are determined by temperature sensitive parameter (TSP) method. This method uses the forward voltage drop of a calibrated di-
ode to measure the change in junction temperature due to a known power application. The substrate diode of a Bipolar technology device is generally the diode used in these tests Die size and test environment have significant effects on thermal resistance values

| PLASTIC PACKAGES OUTLINES |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Package Type | Number of Leads | Package Feature | Package Ordering Code | Package Outline Code | Thermal Resistance $\theta_{\mathrm{JA}} / \theta_{\mathrm{JC}}$ ( ${ }^{\circ} \mathrm{C} / \mathrm{W}$ ) | Die Size (square mils) | Test Conditions |  |
|  |  |  |  |  |  |  | Test Ambient | Test Fixture |
| SO ${ }^{1}$ <br> (Copper Leadframe) | $\begin{aligned} & \text { 14-pın } \\ & \text { (SO-14) } \end{aligned}$ | 3.9 mm <br> (0 15") <br> Body <br> width | D | DH1 | 124/37 | 2,500 | Still air at room temperature | Device soldered to Philips glass epoxy test board |
|  | $\begin{aligned} & 16-\mathrm{pın} \\ & \text { (SOL-16) } \end{aligned}$ |  | D | DJ1 | 113/36 |  |  | ( $1.12^{\prime \prime} \times 0.75^{\prime \prime} \times 0.059$ ") <br> with 0.008-0.009" <br> stand-off. Accuracy: $\pm 15 \%$ |
|  | $\begin{aligned} & \text { 20-pın } \\ & \text { (SOL-20) } \end{aligned}$ | 75 mm <br> (0.30") <br> Body <br> width | D | DL2 | 90/28 | 5,000 |  | Device soldered to Philips glass epoxy test board |
|  | $\begin{aligned} & 24-\mathrm{pin} \\ & \text { (SOL-24) } \end{aligned}$ |  | D | DN2 | 76/26 |  |  | $\left(1.58^{\prime \prime} \times 0.75^{\prime \prime} \times 0.059^{\prime \prime}\right)$ <br> with 0.008-0.009" <br> stand-off. Accuracy: $\pm 15 \%$ |
| DIP ${ }^{2}$ <br> (Copper Leadframe) | $\begin{aligned} & \hline 14-\mathrm{pin} \\ & \text { (DIP-14) } \end{aligned}$ | $0.300^{\prime \prime}$ <br> Lead <br> row centers | N | NH1 | 89/44 | 2,500 | Still air at room temperature | Device in Textool ZIF |
|  | $\begin{aligned} & \text { 16-pın } \\ & \text { (DIP-16) } \end{aligned}$ |  | N | NJ1 | 86/43 |  |  | stand-off. Accuracy: $\pm 15 \%$ |
|  | $\begin{aligned} & 20-\mathrm{pIn} \\ & \text { (DIP-20) } \end{aligned}$ |  | N | NL1 | 74/32 | 5,000 |  | Device in Textool ZIF |
|  | $\begin{aligned} & \text { 24-pIn } \\ & \text { SLIM DIP } \\ & \text { (DIP-24) } \end{aligned}$ |  | N | NN1 | 65/36 |  |  | socket with $0.040^{\prime \prime}$, stand-off. Accuracy: $\pm 15 \%$ |

## NOTES:

1 SO = Small Outline
DIP $=$ Dual-In-Line Package

## Package Outlines

## 14-PIN PLASTIC SO



NOTES:

1. Packaging dimensions conform to JEDEC specfication MS-012-AB for standard small outline (SO) package, 14 leads, 3.75 mm ( $150^{\prime}$ ) body width (issue A, June 1985)
2. Controlling dimensions are in mm . Inch dimensions in parentheses.
3 Dimensions and tolerancing per ANSI Y14.5M- 1982.
3. "T", "D" and " $E$ " are reference datums on the molded body and do not include mold flash or protrusions Mold flash or protrusions shall not exceed .15 mm ( $006^{\prime \prime}$ ) on any side.
4. Pin numbers start with pin \#1 and continue counterclockwise to pin \#14 when viewed from top.
5. Signetics ordering code for a product packaged in a plastic small outhne (SO) package is the suffix D after the product number.

## 16-PIN PLASTIC SO



## NOTES:

1. Packaging dimensions conform to JEDEC specification MS-012-AB for standard small outline (SO) package, 14 leads, $3.75 \mathrm{~mm}\left(.150^{\prime \prime}\right)$ body width (issue A, June 1985)
2. Controling dimensions are in mm Inch dimensions in parentheses.
3. Dimensions and tolerancing per ANSI Y14.5M-1982.
4. "T", "D" and "E" are reference datums on the molded body and do not include mold flash or protrusions. Mold flash or protrusions shall not exceed $.15 \mathrm{~mm}\left(.006^{\prime \prime}\right)$ on any side
. Pin numbers start with pin \#1 and continue counterclock wise to pin \#14 when viewed from top
5. Signetics ordering code for a product packaged in a plastic small outhne (SO) package is the suffix D after the product number

## Package Outlines

20-PIN PLASTIC SOL


24-PIN PLASTIC SOL


## Package Outlines

## 14-PIN PLASTIC DIP



## 16-PIN PLASTIC DIP



## Package Outlines

## 20-PIN PLASTIC PDIP



## 24-PIN PLASTIC PDIP



# Signetics 

## Sales Offices, Representatives \& Distributors

## ALS Products

## SIGNETICS

## HEADQUARTERS

811 East Arques Avenue
P.O. Box 3409

Sunnyvale, CA 94088-3409
Phone: (408) 991-2000

## ALABAMA

Huntsville
Phone: (205) 830-4001

## ARIZONA

Phoenix
Phone: (602) 968-5777

## CALIFORNIA

Calabasas
Phone: (818) 880-6304
Irvine
Phone: (714) 833-8980 (213) 588-3281

Los Angeles Phone: (213) 670-1101
San Diego
Phone: (619) 560-0242
Sunnyvale
Phone: (408) 991-3737
COLORADO
Aurora
Phone: (303) 751-5011
FLORIDA
Ft. Lauderdale Phone: (305) 486-6300
GEORGIA
Atlanta Phone: (404) 594-1392
ILLINOIS
Itasca
Phone: (312) 250-0050
INDIANA
Kokomo
Phone: (317) 459-5355
KANSAS
Overland Park
Phone: (913) 469-4005
MASSACHUSETTS
Westford
Phone: (508) 692-6211
MICHIGAN
Farmington Hills
Phone: (313) 553-6070

## MINNESOTA

Edina
Phone: (612) 835-7455

NEW JERSEY
Parsippany
Phone: (201) 334-4405
NEW YORK
Hauppauge
Phone: (516) 348-7877
Wappingers Falls
Phone: ( 914) 297-4074
NORTH CAROLINA
Raleigh
Phone: (919) 781-1900
OHIO
Columbus
Phone: (614) 888-7143
Dayton
Phone: (513) 294-7340
OREGON
Beaverton
Phone: (503) 627-0110
PENNSYLVANIA
Plymouth Meeting
Phone: (215) 825-4404
TENNESSEE
Greeneville
Phone: (615) 639-0251
TEXAS
Austin
Phone (512) 339-9944
Houston
Phone: ( 713) 668-1989
Richardson
Phone: (214) 644-3500
CANADA
SIGNETICS CANADA, LTD.
Etobicoke, Ontario Phone: ( 416) 626-6676
Nepean, Ontario
Signetics Canada, Ltd
Phone: (613) 225-5467

## REPRESENTATIVES

## ARIZONA

Scottsdale
Thom Luke Sales, Inc.
Phone: (602) 941-1901
CALIFORNIA
Orangevale
Webster Associates
Phone: (916) 989-0843
CONNECTICUT
Fairfield
NRG, Limited
Phone: (203) 384-1112

FLORIDA
Clearwater
Sigma Technical Assoc
Phone: (813) 791-0271
Ft. Lauderdale
Sigma Technical Assoc
Phone: (305) 731-5995
ILLINOIS
Hoffman Estates
Micro-Tex, Inc
Phone' (312) 382-3001
INDIANA
Indianapolis
Mohrfield Marketing, Inc.
Phone: (317) 546-6969

## IOWA

Cedar Rapids
J.R. Sales

Phone: (319) 393-2232
MARYLAND
Columbia
Third Wave Solutions, Inc.
Phone: (301) 290-5990
MASSACHUSETTS
Needham Heights
Kanan Associates
Phone: (617) 449-7400
MICHIGAN
Bloomfield Hills
Enco Marketing
Phone: (313) 338-8600
MINNESOTA
Eden Prairie
High Technology Sales
Phone: (612) 944-7274
MISSOURI
Bridgeton
Centech, Inc
Phone: (314) 291-4230
Raytown
Centech, Inc.
Phone: (816) 358-8100
NEW HAMPSHIRE
Hookset
Kanan Associates
Phone: (603) 645-0209
NEW JERSEY
East Hanover Emtec Sales, Inc. Phone: (201) 428-0600
NEW MEXICO
Albuquerque
F.P. Sales

Phone: (505) 345-5553

## NEW YORK

Ithaca
Bob Dean, Inc.
Phone: (607) 257-1111
OHIO
Centerville
Bear Marketing, Inc.
Phone: (513) 436-2061
Richfield
Bear Marketing, Inc
Phone (216) 659-3131

## OKLAHOMA

Tulsa
Jerry Robison
and Associates
Phone: (918) 665-3562

## OREGON

Beaverton
Western Technical Sales
Phone: (503) 644-8860
PENNSYLVANIA
Pittsburgh
Bear Marketing, Inc.
Phone: (412) 531-2002
Willow Grove
Delta Technical
Sales, Inc
Phone: (215) 657-7250
UTAH
Salt Lake City
Electrodyne
Phone. (801) 264-8050

## WASHINGTON

Bellevue
Western Technical Sales
Phone (206) 641-3900

## Spokane

Western Technical Sales
Phone: (509) 922-7600

## WISCONSIN

Waukesha
Micro-Tex, Inc.
Phone (414) 542-5352
CANADA
Burnaby, B.C.
Tech-Trek, Ltd.
Phone: (604) 439-1373
Mississauga, Ontario
Tech-Trek, Ltd.
Phone: (416) 238-0366
Nepean, Ontario
Tech-Trek, Ltd.
Phone: (613) 225-5161
Ville St. Laurent, Quebec
Tech-Trek, Ltd.
Phone: (514) 337-7540

## Sales Offices, Representatives \& Distributors

## DISTRIBUTORS

Contact one of our local distributors:
Anthem Electronics
Avnet Electronics
Aztech Electronics
Hamilton/Avnet Electronics
Marshall Industries
Schweber Electronics
Wyle/LEMG
Zentronics, Ltd.

## FOR SIGNETICS

PRODUCTS
WORLDWIDE:
ARGENTINA
Philips Argentina S.A.
Buenos Aires
Phone:54-1-541-7141

## AUSTRALIA

Philips Electronic
Components \& Mat'l Lid.
Artarmon, N.S.W.
Phone:61-2-439-3322

## AUSTRIA

Osterrichische Philips
Wien
Phone: 43-222-60-101

$$
-820
$$

BELGIUM
S.A. MBLE Components

Brussels
Phone: 32-2-525-61-11
BRAZIL
Philips Do Brasil, Ltda.
Sao Paulo
Phone:55-11-211-2600

## CHILE

Philips Chilena S.A.
Santiago
Phone: 56-02-077-3816
CHINA,
PEOPLES REPUBLIC OF
Philips Hong Kong, Ltd.
Kwai Chung, Kowloon
Phone:852-0-245-121

## COLUMBIA

Iprelenso, Lida.
Bogota
Phone:57-1-2497624

DENMARK
Philips Components A/S
Copenhagen S
Phone: 45-1-54-11-33

## FINLAND

Oy Philips Ab
Espoo
Phone: 358-0-502-61
FRANCE
R.T.C. Compelec

Issy-les-Moulineaux
Cedex
Phone:33-1-40-93-80-00
GERMANY
Valvo
Hamburg
Phone:49-40-3-296-0
GREECE
Philips S.A. Hellenique
Athens
Phone: 30-1-4894-339
HONG KONG
Philips Hong Kong, Ltd.
Kwai Chung, Kowloon
Phone:852-0-245-121
INDIA
Peico Electronics
\& Elect. Lid.
Bombay
Phone:91-22-493-0311

## INDONESIA

P.T. Philips-Ralin

Electronics
Jakarta Selatan
Phone:62-21-512-572

## IRELAND

Philips Electrical Lid.
Dublin
Phone: 353-1-69-33-55

## ISRAEL

Rapac Electronics, Ltd.
Tel Aviv
Phone: 972-3-477115
ITALY
Philips S.p.A.
Milano
Phone: 38-2-67-52-1
JAPAN
Philips Components Japan
Osaka-Shi
Phone:81-6-304-6071

Philips Components Japan
Tokyo
Phone: 81-3-230-1521/9

## KOREA

Philips Industries, Ltd.
Seoul
Phone: 82-2-794-5011
/2/3/4/5

## MALAYSIA

Philips Malaysia SDN
Bernhad
Pulau Penang
Phone: 60-4-870-055
MEXICO
Panamtek
Guadalajara, Jal
Phone:52-36-30-30-29
Mexico, D.F.
Phone:52-5-586-84-43

## NETHERLANDS

Philips Nederland
Eindhoven
Phone: 31-40-444-755
NEW ZEALAND
Philips New Zealand Ltd.
Auckland
Phone: 64-9-605-914
NORWAY
Norsk A/S Philips
Oslo
Phone: 47-2-68-02-00
PERU
Cadesa
San Isidro
Phone: 51-14-707-080
PHILIPPINES
Philips Industrial Dev., Inc.
Makati Metro Manila
Phone:63-2-810-01-61
PORTUGAL
Philips Portuguesa SA
Lisbon
Phone:351-1-68-31-21

## SINGAPORE

Philips Project Dev.
Pte., Ltd.
Singapore
Phone: 65-350-2000

## SOUTH AFRICA

SA Philips (PTY), Ltd.
Randburg
Phone: 27-11-889-3911

## SPAIN

Copresa S.A.
Barcelona
Phone: 34-3-301-63-12

## SWEDEN

Philips Components A.B.
Stockholm
Phone:46-8-782-10-00

## SWITZERLAND

Philips Components A.G. Zuerich
Phone: 41-1-488-2211

## TAIWAN

Philips Taiwan, Ltd. Taipei
Phone:886-2-712-0500
THAILAND
Philips Electrical Co.
of Thailand Ltd.
Bangkok
Phone:66-2-223-6330/9
TURKEY
Turk Philips
Ticaret A.S.
Istanbul
Phone:90-1-179-27-70
UNITED KINGDOM
Philips Components
London
Phone:44-1-580-6633
UNITED STATES
Signetics International
Corp.
Sunnyvale, California
Phone: (408) 991-2000
URUGUAY
Luzilectron S.A.
Montevideo
Phone:598-91-56-41/

## 42/43/44

VENEZUELA
Magnetica S.A.
Caracas
Phone:58-2-241-7509

## Signetics

a division of North American Philips Corporation
Signetics Company 811 E. Arques Avenue P.O. Box 3409

Sunnyvale, California 94088-3409
Telephone 408/991-2000


[^0]:    $H=H i g h$ voltage level
    $L=$ Low voltage level
    $X=$ Don't care

[^1]:    H = High voltage level
    $L=$ Low voltage level
    X = Don't care

[^2]:    $H=$ High voltage level
    $L=$ Low voltage level
    $X=$ Don't care

[^3]:    $H=$ High voltage level
    $L=$ Low voltage level
    $X=$ Don't care

[^4]:    $\mathrm{H}=$ High voltage level
    $L=$ Low voltage level
    $X=$ Don't care

[^5]:    $H$ = High voltage level
    $\mathrm{L}=$ Low voltage level
    X = Don't care

[^6]:    $H=$ High voltage level
    $h=$ High voltage level one set-up time prior to the Low-to-High clock transition
    L = Low voltage level
    = Low voltage level one set-up time prior to the Low-to-High clock transition
    $X=$ Don't care
    $\uparrow=$ Low-to-High clock transition
    $\Psi=$ Low pulse
    High-lo-Low clock transition

[^7]:    $H=$ High voltage level
    $\mathrm{L}=$ Low voltage level
    $X=$ Don't care
    $Z=$ High impedance "off" state

[^8]:    $H=$ High voltage level
    $\mathrm{L}=$ Low voltage level
    X = Don't care
    $Z=$ High impedance "off" state

[^9]:    $\mathrm{H}=$ High voltage level
    $h=$ High voltage level one set-up time prior to the Low-to-High clock transition
    $\mathrm{L}=$ Low voltage level
    I = Low voltage level one set-up time prior to the Low-to-High clock transition
    $X=$ Don't care
    $\uparrow=$ Low-to-High clock transition

[^10]:    $H=$ High voltage level
    $\mathrm{L}=$ Low voltage level
    $h=$ High state must be present one setup time before the Low-to-High transition of $\overline{\overline{L E X X}}$ or $\overline{E X X}$ ( $X X=A B$ or $B A$ )
    $I=$ Low state must be present one setup time before the Low-to -High transition of $\overline{L E X X}$ or $\overline{E X X}(X X=A B$ or $B A)$
    $\uparrow=$ Low-to-High transition of $\overline{L E X X}$ or $\overline{E X X}(X X=A B$ or $B A)$
    $\mathrm{X}=$ Don't care
    $\mathrm{NC}=$ No change
    $\mathrm{Z}=$ High impedance "off" state

[^11]:    $H=$ High voltage level
    $h=$ High voltage level one set-up time prior to the High-to-Low E transition
    $L=$ Low voltage level
    I = Low voltage level one set-up time prior to the High-to-Low E transition
    NC = No change
    X = Don't care
    $Z=$ High impedance "off" state
    $\downarrow=$ High-to-Low E transition

[^12]:    $H=$ High voltage level
    $\mathrm{h}=$ High voltage level one set-up tıme prior to the Low-to-High clock transition
    L = Low voltage level
    $1=$ Low voltage level one set-up time prior to the Low-to-High clock transition
    $\mathrm{NC}=$ No change
    $X=$ Don't care
    $Z=$ High impedance "off" state
    $\uparrow=$ Low-to-High clock transition
    $\uparrow=$ Not a Low-to-High clock transition

[^13]:    $\mathrm{H}=$ High voltage level
    $h=$ High voltage level one set-up time prior to the Low-to-High clock transition
    $\mathrm{L}=$ Low voltage level
    I = Low voltage level one set-up time prior to the Low-to-High clock transition
    NC = No change
    $X=$ Don't care
    $Z=$ High impedance "off" state
    $\uparrow=$ Low-to-High clock transition
    $F=$ Not a Low-to-High clock transition

[^14]:    $\mathrm{H}=$ High voltage level
    $L=$ Low voltage level
    $X=$ Don't care
    $Z=$ High impedance "off" state

