## 


UTILOGIC II/EGO TTL/DTL

## TABLE OF CONTENTS

## SECTION

1

2

## INTRODUCTION

UTILOGIC II is an improved version of Signetics original UTILOGIC family which was introduced in 1964. New devices and features in UTILOGIC II include dual in-line plug-in package, two J-K binaries, a dual D binary, a complete complement of OR, NOR, AND, and NAND gates, as well as buffer line drivers, a one shot, and a zero crossing detector.

The proven performance of the earlier UTILOGIC family, including greater than 1 volt noise margins and high capacitive drive capability has been retained. The simplicity of the Signetics silicone package provides inherently low cost in both manufacturing and subsequent handling by the user. The reliability of the Signetics silicone package has been proved by over five years of exhaustive testing. A copy of the Signetics package reliability report is available on request.

The SP600A family of compatible DTL elements is a new addition to this handbook. It affords the designer a choice of pull-up resistor values for the NAND gates as well as additional logic functions.

UTILOGIC II and SP600 elements are available in the popular $0^{\circ} \mathrm{C}$ to $75^{\circ} \mathrm{C}$ range and are designed to operate on a $V_{c c}=5 \mathrm{~V} \pm 10 \%$ power supply.

The suffix A signifies the 14-pin dual in-line package; the suffix $B$ signifies the 16 -pin dual in-line package.

The UTILOGIC II family consists of the following elements:

## NOR Gates

| 314A | Single 7-Input NOR Gate |
| :--- | :--- |
| 317A | Dual 4-Input Expandable NOR Gate |
| 370A | Triple 3-Input NOR Gate |
| 380A | Quad 2-Input NOR Gate |
| 381A | Quad 2-Input NOR Gate (Open-Collector) |

OR Gates

| 333A | Dual 3-Input Expandable OR Gate |
| :--- | :--- |
| 334A | Dual 4-Input Expandable OR Gate |
| 374A | Triple 3-Input OR Gate |
| 375A | Triple 2-Input Expandable OR Gate |
| 384A | Quad 2-Input OR Gate |

Dual 3-Input Expandable OR Gate
Dual 4-Input Expandable OR Gate
Triple 3-Input OR Gate
Quad 2-Input OR Gate

AND Gates

| 302A | Quad 2-Input AND Gate |
| :--- | :--- |
| 304A | Dual 4-Input AND Gate (Expandable) |
| 305A | Single 6-Input AND Gate |
| 306A | Dual 3-Input AND Gate |

NAND Gates

| 337A | Dual 4-Input Expandable NAND Gate |
| :--- | :--- |
| 377A | Triple 3-Input NAND Gate |
| 387A | Quad 2-Input NAND Gate |
| 391A | Hex Inverter (Open Collector) |

## Gate Expanders

| 300 A | Dual 3-Input Expander for OR and NOR <br> Gates <br> 301A |
| :---: | :--- |
| Quad 2-Input Diode Expander for NAND <br> Gates |  |

Buffer Drivers
\(\left.$$
\begin{array}{l}\begin{array}{|l|l|}\hline \text { 352A } & \begin{array}{l}\text { Dual 3-Input Expandable NAND } \\
\text { Buffer Driver (Open Collector) } \\
\text { 356A } \\
\text { Dual 4-Input Expandable NAND } \\
\text { Buffer Driver }\end{array} \\
\text { 357A }\end{array} \\
\begin{array}{l}\text { Quad 2-Input NAND Power Driver } \\
\text { Quad 2-Input NAND Power Driver } \\
\text { (Open-Collector) }\end{array} \\
\hline \text { 321A }\end{array}
$$ \begin{array}{l}Dual J-K Binary <br>
322A <br>
3nal J-K Binary <br>

Dual D Binary\end{array}\right]\)

Pulse Shapers

| 362A | Monostable Multivibrator |
| :--- | :--- |
| 363A | Dual Zero Crossing Detector |

## Shift Register

## 3271B $\quad$ 4-Bit Shift Register

## Counters

```
3280A BCD Decade Counter
3281A 4-Bit Binary Counter
```

The SP600 family consists of the following elements:

## NAND Gates

| 616A | Dual 4-Input Expandable NAND Gate |
| :--- | :--- |
| 670A | Triple 3-Input NAND Gate |
| 680A | Quad 2-Input NAND Gate |

## Line Driver

| $659 A$ | Dual 4-Input Buffer/Driver |
| :--- | :--- |

## J-K Binary

620A Single J-K Binary

## RS/T Binary

| 629 A | Single RS/T Binary |
| :--- | :--- |

## Inverter

$\square$

## Expander

631A | Gate Expander

## LOADING DEFINITIONS

UTILOGIC II and SP600 loads are classified as "sink loads," or current out of the load inputs, and as "source loads," or current into the load inputs. The standard sink load is the input of a UTILOGIC II AND gate. The standard source load is the input of a UTILOGIC II NOR gate. See the loading chart or specification sheets for specific values.

## NOISE MARGINS

Signetics specifies noise immunity on UTILOGIC II and SP600 gates in terms of DC margins determined under worst case conditions for both the " 0 " and " 1 " levels. The margin for a " 1 " input applies to negative-going noise on the high level or on the power supply line. The margin for a " 0 " input applies to positive-going noise on the low logic level or the ground line. The DC margin is defined as the difference between the worst case output level and the worst case input threshold.

For the 305/306 AND gates, maximum offset voltages, which are more appropriate to nonsaturating gates, are specified. These offset voltages ensure maintenance of high DC margins in cascaded logic configurations.

## PACKAGE TYPES



Notes:

1. Lead Material: Alloy 42 or equivalent
2. Body Material: Silicone molded
(3.) Tolerances non-cumulative
(4.) Signetics symbol denotes Lead No. 1
(5.) Lead spacing shall be measured with in this zone
3. Body dimensions do not include molding flash
4. Thermal resistance: $\theta \mathrm{J}_{\mathrm{A}}=.16^{\circ} \mathrm{C} / \mathrm{mW}, \theta \mathrm{J}_{\mathrm{C}}=.08^{\circ} \mathrm{C} / \mathrm{mW}$

B PACKAGE


NOTES:

1. Lead Material: Alloy 42 or equivalent
2. Body Material: Silicone molded
(3.) Tolerances non-cumulative
(4.) Signetics symbol denotes Lead No. 1
(5.) Lead spacing shall be measured within this zone
3. Body dimensions do not include molding flash
4. Thermal resistance: $\theta J_{A}=.16^{\circ} \mathrm{C} / \mathrm{mw}, \theta J_{C}=.08^{\circ} \mathrm{C} / \mathrm{mW}$

## ELECTRICAL CHARACTERISTICS

This section contains specific test limits and test condition information for use in device evaluation and incoming inspection on D.C. and A.C. parameters.

Also included in this section are pin layouts, package information, circuit diagrams and many typical curves describing the product operating characteristics.

| Voltage Applied (All Terminals) | $\pm 5.5 \mathrm{~V}$ |
| :--- | ---: |
| Current Rating $\quad$ (All Input Terminals) | $\pm 10 \mathrm{~mA}$ |
|  | (All Other Terminals) |
| Temperature Range | $\pm 50 \mathrm{~mA}$ |
| Operating | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ |
| Storage | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |

## NOTES:

1. Pins not specifically referenced are left electrically open.
2. All voltage measurements are referenced to the ground pin.
3. Positive current flow is defined as current INTO the terminal indicated.
4. Precautionary measures should be taken to ensure current limiting per the maximum ratings, should the isolation diodes become forward biased.
5. Positive logic definition: "UP" level = "1"; "DOWN" level = '" 0 ".
6. This characteristic guaranteed by output voltage measurements.
7. Manufacturer reserves the right to make design and process improvements.
8. Capacitance $C$ includes probe and test jig.
9. For this test, the signal input (pin 2 or 13 ) is tied to -6 V through $10 \mathrm{k} \Omega$ resistor.
10. Pin 14 must be tied to most negative voltage used.
11. Standard Source Load is $180 \mu \mathrm{~A}$ and Standard Sink Load is $\mathbf{- 2 . 5 m A}$

PIN CONFIGURATION


## ELECTRICAL CHARACTERISTICS (Notes 1, 2, 3, 5 and 7)

Standard Conditions: $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=$ Operating Temp. Range (Unless Noted)

| CHARACTERISTIC | TEST CONDITIONS | MIN. | TYP | MAX. | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { Noise Immunity } \\ & \text { for "1" } \\ & \text { for " } 0 \text { " } \end{aligned}$ | See Note 6 | $\begin{array}{r} 1100 \\ 600 \end{array}$ | $\begin{aligned} & 1700 \\ & 1000 \end{aligned}$ |  | $\begin{aligned} & m V \\ & m V \end{aligned}$ |
| Output Voltage "1" Level " 0 " Level | $\begin{aligned} & I_{\text {out }}=-2 \mathrm{~mA}, V_{\text {in }}=1.2 \mathrm{~V} \\ & \mathrm{I}_{\text {out }}=12.5 \mathrm{~mA}, V_{\text {in }}=2.7 \mathrm{~V} \\ & \mathrm{I}_{\text {out }}=7.5 \mathrm{~mA}, V_{\text {in }}=2.7 \mathrm{~V} \end{aligned}$ | 3.8 |  | $\begin{aligned} & 0.6 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathbf{V} \\ & \mathrm{~V} \end{aligned}$ |
| Input Current input high | $V_{\text {in }}=2.7 \mathrm{~V}$ |  |  | 180 | $\mu \mathrm{A}$ |
| Power Supply Current output high output low | $\begin{aligned} & V_{\text {in }}=0 \mathrm{~V}, T_{A}=25^{\circ} \mathrm{C} \\ & V_{\text {in }}=4.0 \mathrm{~V}, T_{A}=25^{\circ} \mathrm{C} \end{aligned}$ |  | 13.4 | $\begin{array}{r} 0.3 \\ 18.1 \end{array}$ | mA/gate mA/gate |
| Turn on Delay | See Test Figure 1, $\mathrm{T}_{A}=25^{\circ} \mathrm{C}$ |  | 25 | 60 |  |
| Turn off Delay | See Test Figure $1, \mathrm{~T}_{A}=25^{\circ} \mathrm{C}$ |  | 50 | 80 | ns |
| Fan-Out <br> -To sink loads ( $2.5 \mathrm{~mA} / \mathrm{load}$ ) <br> -To source loads ( $180 \mu \mathrm{~A} /$ load) |  |  |  | 5 11 |  |
| Expander Voltage (317 only) | $V_{\text {in }}=2.7 \mathrm{~V}$ | 1.85 |  |  | V |

Typical Values are for $\mathbf{T}_{A}=25^{\circ}$ C. See Page 3 for Notes.

1. Page 5- Schematic diagram should show output (OUT) at collector of lower transistor rather than upper.
2. Page 5- Switching Time versus Fan-Out curve should read: SWITCHING TIME (RELATIVE VALUE) rather than SWITCHING TIME (nsec.)
3. Page 11 - Pin configuration for SP302 should be as shown below.

4. Page 30 - Typical Turn on and Turn off Delays for the SP321 and SP322 should be 25 ns rather than 50ns.
5. Page 31 - Both Truth Tables shown are for $321 / 322$.
6. Page 41 - Logic Diagrams for SP3280A and SP3281A should be as shown below.

7. Page 41 - Add following note to Figure 1.

Note: $T_{\text {on }}$ and $T_{\text {off }}$ are measured from the clock input of each binary to the $\mathbf{Q}$ output of that binary.
8. Page 45 - Circuit schematic for the SP363 should show Zener diode from pin 14 to pin 1 . The zener diode lowers -12 V to -6 V in the event that a -6 V supply is not available.


The following curves are normalized, when applicable, to the standard data sheet conditions.


The following curves are normalized, when applicable, to the standard data sheet conditions.






NOR GATE
SP381A Quad 2-Input with Open Collector

## PIN CONFIGURATION



ELECTRICAL CHARACTERISTICS (Notes 1, 2, 3,5 and 7)
Standard Conditions: $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=$ Operating Temp. Range (Unless Noted)

| CHARACTERISTIC | TEST CONDITIONS | MIN. | TYP | MAX. | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Output Leakage Current "1" Level | $\mathrm{V}_{\text {out }}=5.0 \mathrm{~V}, \mathrm{~V}_{\text {in }}=0.9 \mathrm{~V}$ |  |  | 100 | $\mu \mathrm{A}$ |
| Output Voltage " 0 " Level | $\begin{aligned} & \mathrm{I}_{\text {out }}=12.5 \mathrm{~mA}, \mathrm{~V}_{\text {in }}=2.7 \mathrm{~V} \\ & \mathrm{I}_{\text {out }}=7.5 \mathrm{~mA}, \mathrm{~V}_{\text {in }}=2.7 \mathrm{~V} \end{aligned}$ |  |  | $\begin{aligned} & 0.6 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| Input Current Input high | $V_{i n}=2.7 \mathrm{~V}$ |  |  | 180 | $\mu \mathrm{A}$ |
| Power Supply Current Output high Output low | $\begin{aligned} & V_{\text {in }}=0 \mathrm{~V}, \mathrm{~T}_{A}=25^{\circ} \mathrm{C} \\ & V_{\text {in }}=4.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \end{aligned}$ |  | 13.4 | $\begin{array}{r} 0.3 \\ 18.1 \end{array}$ | mA/gate $\mathrm{mA} /$ gate |
| Turn on Delay | See Test Figure 1, $\mathrm{TA}_{A}=25^{\circ} \mathrm{C}$ |  | 25 | 60 |  |
| Fan-Out -To sink loads ( $2.5 \mathrm{~mA} /$ load) |  |  |  | 5 |  |

Typical Values are for $\mathrm{T}_{A}=25^{\circ} \mathrm{C}$. See Page 3 for Notes.

## SCHEMATIC DIAGRAM



TEST CIRCUIT AND WAVEFORM


Dual 3-Input Expandable
Dual 4-Input Expandable
Triple 3-Input
Triple 2-Input
Quad 2-Input

PIN CONFIGURATIONS


## ELECTRICAL CHARACTERISTICS (Notes 1, 2, 3,5 and 7)

Standard Conditions: $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=$ Operating Temp. Range (Unless Noted)

| CHARACTERISTIC | TEST CONDITIONS | MIN. | TYP | MAX. | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Noise Immunity for " 1 " for " 0 " | See Note 6 See Note 6 | $\begin{array}{r} 1100 \\ 600 \end{array}$ | $\begin{aligned} & 1700 \\ & 1000 \end{aligned}$ |  |  |
| Output Voltage "1" Level " 0 ' Level | $\begin{aligned} & I_{\text {out }}=-2 \mathrm{~mA}, V_{\text {in }}=2.7 \mathrm{~V} \\ & I_{\text {out }}=12.5 \mathrm{~mA}, V_{\text {in }}=1.2 \mathrm{~V} \\ & I_{\text {out }}=7.5 \mathrm{~mA}, V_{\text {in }}=1.2 \mathrm{~V} \end{aligned}$ | 3.8 |  | $\begin{aligned} & 0.6 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
| Input Current input high | $V_{\text {in }}=2.7 \mathrm{~V}$ |  |  | 180 | $\mu \mathrm{A}$ |
| Power Supply Current output high output low | $V_{\text {in }}=4.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ $\mathrm{V}_{\text {in }}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{aligned} & 11.0 \\ & 11.2 \end{aligned}$ | 14.7 15.2 | mA/gate $\mathrm{mA} /$ gate |
| Turn on Delay | See Test Figure 1, $\mathrm{T}_{A}=25^{\circ} \mathrm{C}$ |  | 50 | 80 |  |
| Turn off Delay | See Test Figure $1, \mathrm{~T}_{A}=25^{\circ} \mathrm{C}$ |  | 40 | 70 | ns |
| Fan-out <br> -To sink loads ( $2.5 \mathrm{~mA} /$ load) <br> -To source loads ( $180 \mu \mathrm{~A} /$ load) |  |  |  | 5 11 |  |
| Expander Voltage (333/334/335 only) | $V_{\text {in }}=2.7 \mathrm{~V}$ | 1.85 |  |  | V |

[^0]

The following curves are normalized, when applicable, to the standard data sheet conditions.


##  <br> 0252




D252

AND GATES
SP302A Quad 2-Input SP304A Dual 4-Input Expandable

PIN CONFIGURATION
(QUAD 2-INPUT

ELECTRICAL CHARACTERISTICS (Notes 1, 2, 3,5 and 7)
Standard Conditions: $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=$ Operating Temp. Range (Unless Noted)

| CHARACTERISTIC | TEST CONDITIONS | MIN. | TYP. | MAX. | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Noise Immunity <br> "1" Level <br> " 0 " Level | See Note 6 <br> See Note 6 | $\begin{array}{r} 1400 \\ 300 \end{array}$ | $\begin{array}{r} 1800 \\ 800 \end{array}$ |  | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{mV} \end{aligned}$ |
| Output Voltage "1" Level " 0 " Level | $\begin{aligned} & \mathrm{I}_{\text {out }}=-3 \mathrm{~mA}, \mathrm{~V}_{\text {in }}=2.1 \mathrm{~V} \\ & \mathrm{I}_{\text {out }}=30 \mathrm{~mA}, V_{\text {in }}=0.9 \mathrm{~V} \\ & \mathrm{I}_{\text {out }}=17.5 \mathrm{~mA}, \mathrm{~V}_{\text {in }}=0.9 \mathrm{~V} \end{aligned}$ | 3.5 |  | $\begin{aligned} & 0.6 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| Input Current "1" Level " 0 " Level | $\begin{aligned} & V_{\text {in }}=5.0 \mathrm{~V} \\ & V_{\text {in }}=0.6 \mathrm{~V} \end{aligned}$ |  | 10 | $\begin{aligned} & 25 \\ & -2.5 \end{aligned}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mathrm{~mA} \end{aligned}$ |
| Power Supply Current Output high | $\begin{aligned} & V_{\text {in }}=4.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ & V_{\text {in }}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \end{aligned}$ |  |  | $\begin{array}{r} 9.2 \\ 12.4 \end{array}$ | $\mathrm{mA} /$ gate mA/gate |
| Output low | See Test Figure 1, $\mathrm{T}_{A}=25^{\circ} \mathrm{C}$ |  | 15 | 50 | ns |
| Turn on Delay <br> Turn off Delay | See Test Figure $1, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 15 | $50$ |  |
| Fan-Out <br> -To sink loads ( $2.5 \mathrm{~mA} / \mathrm{load}$ ) <br> -To source loads ( $180 \mu \mathrm{~A} / \mathrm{load}$ ) |  |  |  | $12$ $16$ |  |



Component Values are Typical
1/2 of circuit shown SP304A

## TEST CIRCUIT



## SCHEMATIC DIAGRAM



Component Values are Typical
1/4 of circuit is shown SP302A

## TEST CIRCUIT



WAVEFORM


## PIN CONFIGURATION

SINGLE 6-INPUT

## ELECTRICAL CHARACTERISTICS (Notes 1, 2, 3,5 and 7)

Standard Conditions: $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=$ Operating Temperature Range (Unless Noted)

| CHARACTERISTIC | TEST CONDITIONS | MIN. | TYP. | MAX. | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Offset Voltage "1" Level " 0 " Level | $\begin{aligned} \mathrm{l}_{\text {out }}= & -1.8 \mathrm{~mA}, V_{\text {in }}=3.8 \mathrm{~V} \\ & \text { measure } V_{\text {in }}-V_{\text {out }} \\ \mathrm{l}_{\text {out }}= & 0, V_{\text {in }}=0.6 \mathrm{~V} \\ & \text { measure } V_{\text {in }}-V_{\text {out }} \end{aligned}$ |  |  | $\begin{array}{r} 0.15 \\ -0.3 \end{array}$ | V <br> V |
| Input Current input high input low | $\begin{aligned} & V_{\text {in }}=5.0 \mathrm{~V} \\ & V_{\text {in }}=0.6 \mathrm{~V} \end{aligned}$ |  | 10 | $\begin{array}{r} 40.0 \\ -2.5 \end{array}$ | $\mu \mathrm{A}$ mA |
| Power Supply Current output high output low | $\begin{aligned} & V_{\text {in }}=4.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ & \mathrm{~V}_{\text {in }}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \end{aligned}$ |  |  | $\begin{aligned} & 0.9 \\ & 2.9 \end{aligned}$ | mA/gate mA/gate |
| Turn on Delay <br> Turn off Delay | See Test Figure $1, T_{A}=25^{\circ} \mathrm{C}$ <br> See Test Figure 1, $\mathrm{T}_{\mathrm{A}}=\mathbf{2 5}{ }^{\circ} \mathrm{C}$ |  | $\begin{aligned} & 15 \\ & 32 \end{aligned}$ | $\begin{aligned} & 50 \\ & 60 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| Fan-out <br> -To sink loads ( $2.5 \mathrm{~mA} /$ load) <br> -To source loads ( $180 \mu \mathrm{~A} /$ load) |  |  |  | 0 10 |  |

[^1]
## SCHEMATIC DIAGRAM



Component Values are Typical

## TEST CIRCUIT AND WAVEFORM



The following curves are normalized, when applicable, to the standard data sheet conditions.



0252




n252




## PIN CONFIGURATIONS



ELECTRICAL CHARACTERISTICS (Notes 1, 2, 3, 5 and 7)
Standard Conditions: $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=$ Operating Temperature Range (Unless Noted)

| CHARACTERISTIC | TEST CONDITIONS | MIN. | TYP. | MAX. | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Noise Immunity for " 1 " for " 0 " | See Note 6 See Note 6 | $\begin{aligned} & 800 \\ & 300 \end{aligned}$ | $\begin{array}{r} 1200 \\ 600 \end{array}$ |  | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{mV} \end{aligned}$ |
| Output Voltage "1" Level "0" Level | $\begin{aligned} & I_{\text {out }}=-1.08 \mathrm{~mA}, V_{\text {in }}=0.9 \mathrm{~V} \\ & I_{\text {out }}=30 \mathrm{~mA}, \mathrm{~V}_{\text {in }}=2.7 \mathrm{~V} \\ & \mathrm{I}_{\text {out }}=12.5 \mathrm{~mA}, \mathrm{~V}_{\text {in }}=2.1 \mathrm{~V} \end{aligned}$ | 3.5 |  | 0.6 0.4 | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| Input Current input high input low input low (expander) | $\begin{aligned} & V_{\text {in }}=5.0 \mathrm{~V} \\ & V_{\text {in }}=0.6 \mathrm{~V} \\ & v_{\text {in }}=1.1 \mathrm{~V} \end{aligned}$ |  | 10 | $\begin{array}{r} 25 \\ -2.5 \\ -2.5 \end{array}$ | $\mu \mathrm{A}$ <br> mA <br> mA |
| Power Supply Current output high output low | $\begin{aligned} & V_{\text {in }}=0 \mathrm{~V}, T_{A}=25^{\circ} \mathrm{C} \\ & V_{\text {in }}=4.0 \mathrm{~V}, T_{A}=25^{\circ} \mathrm{C} \end{aligned}$ |  |  | $\begin{array}{r} 2.8 \\ 12.8 \end{array}$ | mA/gate mA/gate |
| Turn on Delay Turn off Delay | See Test Figure $1, \mathrm{~T}_{A}=25^{\circ} \mathrm{C}$ <br> See Test Figure 1, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{aligned} & 22 \\ & 22 \end{aligned}$ | 50 50 | ns ns |
| Fan-out <br> -To sink loads ( $2.5 \mathrm{~mA} / \mathrm{load}$ ) <br> -To source loads ( $180 \mu \mathrm{~A} / \mathrm{load}$ ) |  |  |  | 12 6 |  |

[^2]

The following curves are normalized, when applicable, to the standard data sheet conditions.



HEX INVERTER
SP391A Hex Inverter With
Open Collector

## PIN CONFIGURATION



## ELECTRICAL CHARACTERISTICS (Notes 1, 2, 3, 5 and 7)

Standard Conditions: $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=$ Operating Temp. Range (Unless Noted)

| CHARACTERISTIC | TEST CONDITIONS | MIN. | TYP. | MAX. | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Output Leakage Current "1" Level | $\mathrm{V}_{\text {out }}=5.0 \mathrm{~V}, \mathrm{~V}_{\text {in }}=1.2 \mathrm{~V}$ |  |  | 100 | $\mu \mathrm{A}$ |
| Output Voltage " 0 " Level | $\begin{aligned} & \mathrm{I}_{\text {out }}=45 \mathrm{~mA}, \mathrm{~V}_{\text {in }}=2.7 \mathrm{~V} \\ & \mathrm{I}_{\text {out }}=27 \mathrm{~mA}, \mathrm{~V}_{\text {in }}=2.7 \mathrm{~V} \end{aligned}$ |  |  | $\begin{aligned} & 0.6 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| Input Current "1" Level | $V_{\text {in }}=2.7 \mathrm{~V}$ |  |  | 180 | $\mu \mathrm{A}$ |
| Power Supply Current Output high Output low | $\begin{aligned} & V_{\text {in }}=0 \mathrm{~V}, T_{A}=25^{\circ} \mathrm{C} \\ & V_{\text {in }}=4.0 \mathrm{~V}, T_{A}=25^{\circ} \mathrm{C} \end{aligned}$ |  |  | $\begin{array}{r} 2 \\ 10 \end{array}$ | mA/gate mA/gate |
| Turn on Delay | See Test Figure 1, $\mathrm{T}_{A}=25^{\circ} \mathrm{C}$ |  | 25 | 50 |  |
| Fan-Out -To sink loads ( $2.5 \mathrm{~mA} / \mathrm{load}$ ) |  |  |  | 18 |  |

Typical Values are for $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. See Page 3 for Notes.

## SCHEMATIC DIAGRAM

1/6 of circuit is shown

## TEST CIRCUIT AND WAVEFORM



NAND GATES
SP616A Dual 3-Input Expandable SP670A Triple 3-Input SP680A Quad 2-Input SP690A Hex Inverter

## PIN CONFIGURATION

(INAL

ELECTRICAL CHARACTERISTICS (Notes 1, 2, 3,5 and 7)
Standard Conditions: $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=$ Operating Temp. Range (Unless Noted)

| CHARACTERISTIC | TEST CONDITIONS | MIN. | TYP. | MAX. | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { Noise Immunity } \\ & \text { for "1"" } \\ & \text { for "0" } \end{aligned}$ | See Note 6 See Note 6 | $\begin{aligned} & 800 \\ & 300 \end{aligned}$ | $\begin{array}{r} 1200 \\ 600 \end{array}$ |  | $\begin{aligned} & m V \\ & m V \end{aligned}$ |
| Output Voltage "1" Level " 0 " Level | $\begin{aligned} & V_{\text {in }}=0.9 \mathrm{~V}, I_{\text {out }}=260 \mu \mathrm{~A} \\ & V_{\text {in }}=2.7 \mathrm{~V}, I_{\text {out }}=20 \mathrm{~mA} \\ & V_{\text {in }}=2.1 \mathrm{~V}, I_{\text {out }}=12.5 \mathrm{~mA} \end{aligned}$ | 3.5 |  | $\begin{aligned} & 0.6 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| Input Current input high input low input low (expander) | $\begin{aligned} & v_{\text {in }}=5.0 \mathrm{~V} \\ & v_{\text {in }}=0.6 \mathrm{~V} \\ & v_{\text {in }}=1.1 \mathrm{~V} \end{aligned}$ |  |  | $\begin{array}{r} 25 \\ -2.5 \\ -2.5 \end{array}$ | $\mu \mathrm{A}$ <br> mA <br> mA |
| Power Supply Current output high output low | $\begin{aligned} & V_{\text {in }}=0 \mathrm{~V}, T_{A}=25^{\circ} \mathrm{C} \\ & V_{\text {in }}=4.0 \mathrm{~V}, T_{A}=25^{\circ} \mathrm{C} \end{aligned}$ |  |  | $\begin{aligned} & 2.8 \\ & 9.0 \end{aligned}$ | mA/gate <br> mA/gate |
| Turn on Delay | See Test Figure 1, $\mathrm{T}_{A}=25^{\circ} \mathrm{C}$ |  | 25 | 65 |  |
| Turn off Delay | See Test Figure $1, \mathrm{~T}_{A}=25^{\circ} \mathrm{C}$ |  | 40 | 70 | ns |
| Fan-out <br> -To sink loads ( $2.5 \mathrm{~mA} / \mathrm{load}$ ) <br> -To source loads ( $180 \mu \mathrm{~A} /$ load) |  |  |  | 8 1 |  |

Typical Values are for $T_{A}=25^{\circ} \mathrm{C}$. See Page 3 for Notes.


PIN CONFIGURATION


## 300 GATE EXPANDER

## ELECTRICAL CHARACTERISTICS (Notes 1, 2, 3,5 and 7)

Standard Conditions: $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=$ Operating Temp. Range (Unless Noted)

| CHARACTERISTIC | TEST CONDITIONS | MIN. | TYP. | MAX. | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Expansion Output Voltage | $\begin{array}{r} \mathrm{V}_{\text {in }}=2.7 \mathrm{~V}, \mathrm{I}_{\text {out }}=-3.0 \mathrm{~mA} \\ (620 \Omega \text { to Gnd.) } \end{array}$ | 1.85 |  |  | V |
| Fan-in Expansion of 317 | See Text (Page 49) Under NOR Gates |  |  | 33 |  |

## 301, 631 GATE EXPANDER

## ELECTRICAL CHARACTERISTICS (Notes 1, 2, 3,5 and 7)

Standard Conditions: $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=$ Operating Temp. Range (Unless Noted)

| CHARACTERISTIC | TEST CONDITIONS | MIN. | TYP. | MAX. | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| "1" Input Current | $\mathrm{V}_{\text {in }}=5.0 \mathrm{~V}$ |  |  | 10 | $\mu \mathrm{A}$ |
| Diode Forward Voltage | 1 Forward $=2.5 \mathrm{~mA}$ |  |  | 0.9 | V |

Typical Values are for $T_{A}=25^{\circ} \mathrm{C}$. See Page 3 for Notes.

## SCHEMATIC DIAGRAM



SCHEMATIC DIAGRAM


## NAND BUFFER DRIVER

SP352 A Dual 3-Input Expandable
(Open Collector)

## PIN CONFIGURATION



0252

## ELECTRICAL CHARACTERISTICS (Notes 1, 2, 3, 5 and 7)

Standard Conditions: $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=$ Operating Temp. Range (Unless Noted)

| CHARACTERISTIC | TEST CONDITIONS | MIN. | TYP. | MAX. | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Noise Immunity for" 1 " <br> for " 0 " | See Note 6 See Note 6 | $\begin{aligned} & \text { N.A. } \\ & 300 \end{aligned}$ | $\begin{aligned} & \text { N.A. } \\ & 600 \end{aligned}$ |  | mV |
| Output <br> "1" Level Leakage <br> " 0 "' Level Voltage | $\begin{aligned} & \mathrm{V}_{\text {in }}=0.9 \mathrm{~V}, \mathrm{~V}_{\text {out }}=5.0 \mathrm{~V} \\ & \mathrm{I}_{\text {out }}=45 \mathrm{~mA}, \mathrm{~V}_{\text {in }}=2.7 \mathrm{~V} \\ & \mathrm{I}_{\text {out }}=27 \mathrm{~mA}, \mathrm{~V}_{\text {in }}=2.1 \mathrm{~V} \end{aligned}$ |  | 40 | $\begin{array}{r} 100 \\ 0.6 \\ 0.4 \end{array}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| Input Current input high input low input low (expander) | $\begin{aligned} & V_{\text {in }}=5.0 \mathrm{~V} \\ & V_{\text {in }}=0.6 \mathrm{~V} \\ & V_{\text {in }}=1.1 \mathrm{~V} \end{aligned}$ |  | 5 | $\begin{array}{r} 25 \\ -2.5 \\ -2.5 \end{array}$ | $\mu \mathrm{A}$ <br> mA <br> mA |
| Power Supply Current output high output low | $\begin{aligned} & V_{\text {in }}=0 \mathrm{~V}, T_{A}=25^{\circ} \mathrm{C} \\ & V_{\text {in }}=4.0 \mathrm{~V}, T_{A}=25^{\circ} \mathrm{C} \end{aligned}$ |  |  | $\begin{array}{r} 2.8 \\ 16.7 \end{array}$ | mA/gate $\mathrm{mA} /$ gate |
| Turn on Delay | See Test Figure 1, Output to $R_{0}$ connected $T_{A}=25^{\circ} \mathrm{C}$ |  |  | 60 | ns |
| Turn off Delay | See Test Figure 1, Output to $R_{0}$ connected $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  | 90 | ns |
| Fan-out <br> -To sink loads ( $2.5 \mathrm{~mA} / \mathrm{load}$ ) <br> -To source loads ( $180 \mu \mathrm{~A} /$ load) |  |  |  | 18 N.A. |  |

Typical Values are for $\mathrm{T}_{A}=25^{\circ} \mathrm{C}$. See Page 3 for Notes.

## SCHEMATIC DIAGRAM




NAND BUFFER DRIVERS
SP356A Dual 4-Input Expandable
SP659A Dual 4-Input Expandable
PIN CONFIGURATION


SP356A/659A

## ELECTRICAL CHARACTERISTICS (Notes 1, 2, 3,5 and 7)

Standard Conditions: $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=$ Operating Temperature Range (Unless Noted)

| CHARACTERISTIC | TEST CONDITIONS | MIN. | TYP. | MAX. | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { Noise Immunity } \\ & \text { for " } 1 \text { "" } \\ & \text { for " } 0 \text { " } \end{aligned}$ | See Note 6 See Note 6 | $\begin{aligned} & 800 \\ & 300 \end{aligned}$ | $\begin{array}{r} 1500 \\ 800 \end{array}$ |  | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{mV} \end{aligned}$ |
| Output Voltage "1" Level " 0 " Level | $\begin{aligned} & \mathrm{I}_{\text {out }}=-2 \mathrm{~mA}, V_{\text {in }}=0.9 \mathrm{~V} \\ & \mathrm{I}_{\text {out }}=45 \mathrm{~mA}, V_{\text {in }}=2.7 \mathrm{~V} \\ & \mathrm{I}_{\text {out }}=27 \mathrm{~mA}, V_{\text {in }}=2.1 \mathrm{~V} \end{aligned}$ | 3.5 |  | $\begin{aligned} & 0.6 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| Input Current <br> input high <br> input low <br> input low (expander) | $\begin{aligned} & V_{i n}=5.0 \mathrm{~V} \\ & V_{i n}=0.6 \mathrm{~V} \\ & V_{\text {in }}=1.1 \mathrm{~V} \end{aligned}$ |  | 5 | $\begin{gathered} 25 \\ -2.5 \\ -2.5 \end{gathered}$ | $\mu \mathrm{A}$ <br> mA <br> mA |
| Power Supply Current output high output low | $\begin{aligned} & V_{\text {in }}=0 \mathrm{~V}, \mathrm{~T}_{A}=25^{\circ} \mathrm{C} \\ & V_{\text {in }}=4.0 \mathrm{~V}, T_{A}=25^{\circ} \mathrm{C} \end{aligned}$ |  |  | $\begin{array}{r} 2.8 \\ 22.5 \end{array}$ | mA/gate mA/gate |
| Turn on Delay | See Test Figure 1, $\mathrm{T}_{A}=25^{\circ} \mathrm{C}$ |  |  | 60 | ns |
| Turn off Delay | See Test Figure 1, $\mathrm{T}_{A}=25^{\circ} \mathrm{C}$ |  |  | 90 | ns |
| Fan-out <br> -To sink loads ( 2.5 mA /load) <br> -To source loads ( $180 \mu \mathrm{~A} /$ load) |  |  |  | 18 11 |  |

[^3]SCHEMATIC DIAGRAM


TEST CIRCUIT AND WAVEFORM


The following curves are normalized, when applicable, to the standard data sheet conditions.


NAND POWER DRIVERS
SP357 Quad 2-Input
SP358 Quad 2-Input
PIN CONFIGURATION
*Open Collector Outputs on SP358A

## ELECTRICAL CHARACTERISTICS (Notes 1, 2, 3, 5, 7 and 9)

Standard Conditions: $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=$ Operating Temperature Range (Unless Noted)

| CHARACTERISTIC | TEST CONDITIONS | MIN. | TYP. | MAX. | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { Noise Immunity } \\ & \text { for "'1" [357] } \\ & \text { for " } 0 \text { " } \end{aligned}$ | See Note 6 <br> See Note 6 | $\begin{aligned} & 800 \\ & 300 \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{mV} \end{aligned}$ |
| ```Output "1" Level Leakage [358] "1" Level Voltage [357] "0" Level Voltage``` | $\begin{aligned} & V_{\text {in }}=.9 \mathrm{~V}, V_{\text {out }}=5.0 \mathrm{~V} \\ & V_{\text {in }}=.9 \mathrm{~V}, \mathrm{I}_{\text {out }}=-2.0 \mathrm{~mA} \\ & V_{\text {in }}=2.1 \mathrm{~V}, \mathrm{I}_{\text {out }}=70 \mathrm{~mA} \\ & V_{\text {in }}=2.7 \mathrm{~V}, \mathrm{I}_{\text {out }}=100 \mathrm{~mA} \end{aligned}$ | 3.5 |  | $\begin{aligned} & 100 \mu \mathrm{~A} \\ & .4 \\ & .6 \end{aligned}$ | $\begin{aligned} & \mathbf{V} \\ & \mathbf{V} \\ & \mathbf{V} \end{aligned}$ |
| Input Current Input high Input low | $\begin{aligned} & V_{\text {in }}=5.0 \mathrm{~V} \\ & V_{\text {in }}=.6 \mathrm{~V} \end{aligned}$ |  |  | $\begin{array}{r} -25 \\ -2.5 \end{array}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mathrm{~mA} \end{aligned}$ |
| Power Supply Current Output High Output Low | $\begin{aligned} & V_{\text {in }}=0 \mathrm{~V}, \mathrm{~T}_{A}=25^{\circ} \mathrm{C} \\ & V_{\text {in }}=4.0 \mathrm{~V}, \mathrm{~T}_{A}=25^{\circ} \mathrm{C} \end{aligned}$ |  |  | $\begin{array}{r} 3.5 \\ 18.5 \end{array}$ | mA/gate mA/gate |
| Turn-on Delay | See Test Figure 1, $\mathrm{T}_{A}=25^{\circ} \mathrm{C}$ |  |  | 50 | ns |
| Turn-off Delay [357] | See Test Figure 1, $\mathrm{T}_{A}=25^{\circ} \mathrm{C}$ |  |  | 50 | ns |
| Fan-out <br> -To source load ( $180 \mu \mathrm{~A} /$ load) <br> -To sink load (2.5mA/Load) |  |  |  | 11 40 |  |

Typical Values are for $\mathrm{T}_{A}=25^{\circ} \mathrm{C}$. See Page 3 for Notes.

## SCHEMATIC DIAGRAM



## TEST CIRCUIT AND WAVEFORM



D252

Figure 1

## PIN CONFIGURATION

DUAL J-K BINARY

ELECTRICAL CHARACTERISTICS (Notes 1, 2, 3,5 and 7)
Standard Conditions: $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=$ Operating Temperature Range (Unless Noted)

| CHARACTERISTIC | TEST CONDITIONS | MIN. | TYP. | MAX. | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Output Voltage "1" Level "0" Level | $\begin{aligned} & \mathrm{I}_{\text {out }}=-1.65 \mathrm{~mA} \\ & \mathrm{I}_{\text {out }}=12.5 \mathrm{~mA} \\ & \mathrm{I}_{\text {out }}=7.5 \mathrm{~mA} \end{aligned}$ | 3.5 |  | $\begin{aligned} & 0.6 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & V \\ & V \\ & v \end{aligned}$ |
| Input Current input high |  |  |  |  |  |
| [ C and $\overline{\mathrm{R}_{\mathrm{D}}}$ | $V_{\text {in }}=5.0$ |  | 20 | 100 | $\mu \mathrm{A}$ |
| (321) $-\overline{S_{D}}$ | $V_{\text {in }}=5.0$ |  | 10 | 50 | $\mu \mathrm{A}$ |
| $J J$ and $K$ | $V_{\text {in }}=5.0$ |  | 5 | 25 | $\mu \mathrm{A}$ |
| (322) $-\left[\mathrm{C}, \overline{R_{D}}\right.$ and $\overline{S_{D}}$ | $V_{\text {in }}=5.0$ |  | 10 | 50 | $\mu \mathrm{A}$ |
| $J$ and $K$ input low | $V_{\text {in }}=5.0$ |  | 5 | 25 | $\mu \mathrm{A}$ |
| C and $\overline{R_{D}}$ | $V_{\text {in }}=0.6$ |  |  | -6.2 | mA |
| (321) $-\overline{S_{D}}$ | $V_{\text {in }}=0.6$ |  |  | -3.1 | mA |
| $J$ and $K$ | $V_{\text {in }}=0.6$ |  |  | -1.6 | mA |
| (322) - $-C, \overline{R_{D}}$ and $\overline{S_{D}}$ | $v_{\text {in }}=0.6$ |  |  | -3.1 | mA |
| (322) J and K | $V_{\text {in }}=0.6$ |  |  | -1.6 | mA |
| Power Supply Current | $\mathrm{V}_{\text {in }}=4.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  | 28.2 | mA/binary |
| Turn on Delay Clocked Mode |  |  |  |  |  |
| Clocked Mode Direct Mode | See Test Figure 1, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ <br> See Test Figure 2, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{aligned} & 50 \\ & 50 \end{aligned}$ | $\begin{aligned} & 50 \\ & 50 \end{aligned}$ | ns |
|  |  |  |  |  |  |
| Clocked Mode | See Test Figure 1, $\mathrm{T}_{A}=25^{\circ} \mathrm{C}$ |  | 50 | 50 | ns |
| Direct Mode | See Test Figure 2, $\mathrm{T}_{A}=25^{\circ} \mathrm{C}$ |  | 50 | 50 | ns |
| Fan-out |  |  |  |  |  |
| ( $2.5 \mathrm{~mA} /$ gate) |  |  |  | 5 |  |
| -To source loads |  |  |  | 9 |  |

Typical Values are for $\mathrm{T}_{A}=\mathbf{2 5}^{\circ} \mathrm{C}$. See Page 3 for Notes.


LOGIC DIAGRAM


TRUTH TABLES

| $J$ | $K$ | $Q_{n+1}$ |
| :---: | :---: | :---: |
| 0 | 0 | $Q_{n}$ |
| 1 | 0 | 1 |
| 0 | 1 | 0 |
| 1 | 1 | $\bar{o}_{n .}$ |


| $\overline{\mathrm{S}_{\mathrm{D}}}$ | $\overline{\mathrm{R}_{\mathrm{D}}}$ | 0 |
| :---: | :---: | :---: |
| 0 | 0 | $*$ |
| 1 | 0 | 0 |
| 0 | 1 | 1 |
| 1 | 1 | No change |

*Both $Q$ and $\overline{\mathrm{Q}}$ in " "1" State.

TEST CIRCUIT AND WAVEFORMS


Figure 1
TEST CIRCUIT AND WAVEFORMS


```
MASTER-SLAVE BINARY

PIN CONFIGURATION


\section*{SP620A}

ELECTRICAL CHARACTERISTICS (Notes 1, 2, 3,5 and 7)
Standard Conditions: \(\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=\) Operating Temperature Range (Unless Noted)


Typical Values are for \(\mathrm{T}_{A}=25^{\circ} \mathrm{C}\). See Page 3 for Notes.

\section*{SCHEMATIC DIAGRAM}


\section*{TRUTH TABLES}
\begin{tabular}{|c|c|c|c|c|c|}
\hline J & K & Q & \(S_{D}\) & \(R_{D}\) & Q \\
\hline 0 & 0 & 0 & 0 & 0 & Q \\
\hline 0 & 1 & 0 & 0 & 1 & 0 \\
\hline 1 & 0 & 1 & 1 & 0 & 1 \\
\hline 1 & 1 & \(\overline{\mathbf{0}}\) & 1 & 1 & No Change \\
\hline \multicolumn{3}{|r|}{Synchronous inputs at clock time} & & & \\
\hline \multicolumn{6}{|c|}{620A} \\
\hline
\end{tabular}

TEST CIRCUIT AND WAVEFORM


Figure 1

LOGIC DIAGRAM


TEST CIRCUIT AND WAVEFORM


\section*{PIN CONFIGURATION}


SP328A

\section*{ELECTRICAL CHARACTERISTICS (Notes 1, 2, 3,5 and 7)}

Standard Conditions: \(\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=\) Operating Temperature Range (Unless Noted)
\begin{tabular}{|c|c|c|c|c|c|}
\hline CHARACTERISTIC & TEST CONDITIONS & MIN. & TYP. & MAX. & UNITS \\
\hline \begin{tabular}{l}
Output Voltage "1" Level \\
" 0 " Level
\end{tabular} & \[
\begin{aligned}
\mathrm{I}_{\text {out }} & =-1.08 \mathrm{~mA} \\
\mathrm{I}_{\text {out }} & =17.5 \mathrm{~mA} \\
\mathrm{I}_{\text {out }} & =7.5 \mathrm{~mA}
\end{aligned}
\] & 3.5 & & \[
\begin{aligned}
& 0.6 \\
& 0.4
\end{aligned}
\] & \[
\begin{aligned}
& \mathrm{V} \\
& \mathrm{~V} \\
& \mathrm{~V}
\end{aligned}
\] \\
\hline \multicolumn{6}{|l|}{Input Current input high} \\
\hline clock & \(V_{\text {in }}=5.0 \mathrm{~V}\) & & 20 & 50 & \(\mu \mathrm{A}\) \\
\hline data & \(\mathrm{V}_{\text {in }}=5.0 \mathrm{~V}\) & & 10 & 25 & \(\mu \mathrm{A}\) \\
\hline \(\overline{\text { SD }}\) & \(V_{\text {in }}=5.0 \mathrm{~V}\) & & 20 & 50 & \(\mu \mathrm{A}\) \\
\hline \(\overline{R_{D}}\) & \(\mathrm{V}_{\text {in }}=5.0 \mathrm{~V}\) & & 30 & 75 & \(\mu \mathrm{A}\) \\
\hline input low clock & \[
V_{\text {in }}=0.6 \mathrm{~V}
\] & & & & \\
\hline \begin{tabular}{l}
clock \\
data
\end{tabular} & \[
\begin{aligned}
& V_{i n}=0.6 \mathrm{~V} \\
& V_{\text {in }}=0.6 \mathrm{~V}
\end{aligned}
\] & & & \[
\begin{aligned}
& -3.2 \\
& -1.6
\end{aligned}
\] & \[
\begin{aligned}
& \mathrm{mA} \\
& \mathrm{~mA}
\end{aligned}
\] \\
\hline \(\overline{S_{D}}\) & \(V_{\text {in }}=0.6 \mathrm{~V}\) & & & -3.2 & mA \\
\hline \(\overline{R_{D}}\) & \(V_{\text {in }}=0.6 \mathrm{~V}\) & & & -4.8 & mA \\
\hline Power Supply Current & \(\mathrm{V}_{\text {in }}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\) & & \[
14
\] & \[
19
\] & mA/binary \\
\hline Turn on Delay & See Test Figure 1, \(\mathrm{T}_{A}=25^{\circ} \mathrm{C}\) & & 25 & 75 & ns \\
\hline Turn off Delay & See Test Figure 1, \(\mathrm{T}_{A}=25^{\circ} \mathrm{C}\) & & 30 & 75 & ns \\
\hline Input Pulse Width for clock, \(\overline{S D}\) and data & & 40 & & & ns \\
\hline Fan-out & & & & & \\
\hline -To sink loads ( \(2.5 \mathrm{~mA} / \mathrm{load}\) ) & & & & 7 & \\
\hline -To source loads ( \(180 \mu \mathrm{~A} / \mathrm{load}\) ) & & & & 6 & \\
\hline
\end{tabular}

\footnotetext{
Typical Values are for \(\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\). See Page 3 for Notes.
}

\section*{SCHEMATIC DIAGRAM}


LOGIC DIAGRAM


\section*{TRUTH TABLES}


TEST CIRCUIT AND WAVEFORM


Clock Pulse:
Amplitude \(=4.0 \mathrm{~V}, \mathrm{P} . \mathrm{W} .=\)
\(200 \mathrm{~ns}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=5 \mathrm{~ns}, \mathrm{f}=2 \mathrm{MHz}\).
D Input:
Amplitude \(=4.0 \mathrm{~V}\), P.W. \(=500 \mathrm{~ns}\),
\(t_{r}=t_{f}=5 \mathrm{~ns}, f=1 \mathrm{MHz}\).

Figure 1

\section*{PIN CONFIGURATION}


SP629A

\section*{ELECTRICAL CHARACTERISTICS (Notes 1, 2, 3,5 and 7)}

Standard Conditions: \(\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=\) Operating Temperature Range (Unless Noted)


Typical Values are for \(\mathrm{T}_{A}=25^{\circ} \mathrm{C}\). See Page 3 for Notes.


TEST CIRCUIT AND WAVEFORM


\section*{TEST CIRCUIT AND WAVEFORM}


Max. clock fall time \(=75 \mathrm{~ns}\)
Figure 2

\section*{PIN CONFIGURATION}


SP3271B

\section*{ELECTRICAL CHARACTERISTICS (Notes 1, 2, 3, 5, 7 and 9)}

Standard Conditions: \(\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=\) Operating Temperature Range (Unless Noted)
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|c|}
\hline \multirow{2}{*}{CHARACTERISTICS} & \multicolumn{5}{|c|}{TEST CONDITIONS INPUTS} & \multirow{2}{*}{OUTPUTS} & \multicolumn{3}{|c|}{LIMITS} & \multirow{2}{*}{UNITS} \\
\hline & Load & Shift & Data Inputs & Clock & Reset & & Min. & Typ. & Max. & \\
\hline Output Voltage "1" Level " 0 " Level & 2.1 V
2.1 V
2.7 V & 0.9 V
0.9 V
0.9 V & \[
\begin{aligned}
& 2.1 \mathrm{~V} \\
& 0.9 \mathrm{~V} \\
& 0.9 \mathrm{~V}
\end{aligned}
\] & \begin{tabular}{l}
Pulse \\
Pulse \\
Pulse
\end{tabular} & \[
\begin{aligned}
& 2.1 \mathrm{~V} \\
& 2.1 \mathrm{~V} \\
& 2.7 \mathrm{~V}
\end{aligned}
\] & \[
\begin{aligned}
& -1.08 \mathrm{~mA} \\
& 15 \mathrm{~mA} \\
& 25 \mathrm{~mA}
\end{aligned}
\] & 3.5 & & 0.4
0.6 & \[
\begin{aligned}
& \mathbf{v} \\
& \mathbf{v} \\
& \mathbf{v}
\end{aligned}
\] \\
\hline Input Current ' 0 ' Level & & & & & & & & & & \\
\hline load & 0.6V & & & & & & -0.1 & & -1.2 & mA \\
\hline shift & & 0.6 V & & & & & -0.1 & & -1.2 & mA \\
\hline data input & & & 0.6V & & & & -0.1 & & -1.2 & mA \\
\hline clock & & & & 0.6 V & & & -0.1 & & -1.2 & mA \\
\hline reset & & & & & 0.6V & & -0.1 & & -1.2 & mA \\
\hline "1" Level & & & & & & & & & & \\
\hline load & 5.0V & & & & & & & & 25 & \(\mu \mathrm{A}\). \\
\hline shift & & 5.0 V & & & & & & & 25 & \(\mu \mathrm{A}\) \\
\hline data input & & & 5.0 V & & & & & & 25 & \(\mu \mathrm{A}\) \\
\hline clock & & & & 5.0 V & & & & & 25 & \(\mu \mathrm{A}\) \\
\hline reset & & & & & 5.0 V & & & & 25 & \(\mu \mathrm{A}\) \\
\hline Power Supply Current All Bits " 0 " & OV & OV & OV & OV & OV & & & & 90 & mA \\
\hline Turn-on Delay All Binaries & \multicolumn{5}{|l|}{See Test Figure 1, \(\mathrm{TA}_{\text {A }}=25^{\circ} \mathrm{C}\)} & & & & 60 & ns \\
\hline Turn-off Delay All Binaries & \multicolumn{5}{|l|}{See Test Figure 1, \(\mathrm{T}_{A}=25^{\circ} \mathrm{C}\)} & & & & 60 & ns \\
\hline Clock "1" Interval & \multicolumn{5}{|l|}{See Test Figure 1, \(\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\)} & & 30 & & & ns \\
\hline Transfer Rate (Shift and Parallel Entry) & \multicolumn{5}{|l|}{\multirow[t]{3}{*}{See Test Figure \(1, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\)}} & & 10 & & & MHz \\
\hline Shift or Load Set-up Time & & & & & & & & 30 & & ns \\
\hline Data Set-up Time & & & & & & & & 30 & & ns \\
\hline
\end{tabular}

\footnotetext{
Typical Values are for \(\mathrm{T}_{A}=25^{\circ} \mathrm{C}\). See Page 3 for Notes.
}

\section*{SCHEMATIC DIAGRAM}


\section*{TRUTH TABLE}
\begin{tabular}{|l|c|c|}
\hline CONTROL STATE & LOAD & SHIFT \\
\hline HOLD & 0 & 0 \\
PARALLEL ENTRY & 1 & 0 \\
SHIFT RIGHT & 0 & 1 \\
SHIFT RIGHT & 1 & 1 \\
\hline
\end{tabular}

\section*{TEST CIRCUIT AND WAVEFORMS}


\section*{COUNTER/STORAGE ELEMENTS \\ SP3280A BCD Decade \\ SP3281A 4-Bit Binary}

PIN CONFIGURATION


\section*{ELECTRICAL CHARACTERISTICS (Notes 1, 2, 3,5 and 7)}

Standard Conditions: \(\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=\) Operating Temperature Range (Unless Noted)
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|c|}
\hline \multirow[b]{3}{*}{CHARACTERISTIC} & \multicolumn{5}{|c|}{TEST CONDITIONS} & \multicolumn{5}{|c|}{LIMITS} \\
\hline & \multicolumn{5}{|c|}{Inputs} & \multirow[b]{2}{*}{Outputs} & \multirow[b]{2}{*}{Min} & \multirow[b]{2}{*}{Typ} & \multirow[b]{2}{*}{Max} & \multirow[b]{2}{*}{Units} \\
\hline & Data Strobe & Data Inputs & Reset & Clock 1 & Clock 2 & & & & & \\
\hline "1" Output Voltage & 0.9 V & 2.1 V & 2.1 V & & Output A & -1.08mA & 3.5 & & & V \\
\hline '0'0 Output Voltage & 0.9 V & 0.9 V & 2.1 V & & Output A & 7.5 mA & & & 0.4 & V \\
\hline & 0.9 V & 0.9 V & 2.1 V & & Output A & 12.5 mA & & & 0.6 & V \\
\hline \multirow[t]{7}{*}{\begin{tabular}{l}
" 0 " Input Current \\
Data Inputs \\
Clock 1 \\
Clock 2 (BCD) \\
Clock 2 (Binary) \\
\(\frac{\text { Reset }}{\text { Strobe }}\)
\end{tabular}} & & & & & & & & & & \\
\hline & & 0.6 V & & & & & & & -1.2 & mA \\
\hline & & & & 0.6 V & & & & & -3.2 & mA \\
\hline & & & & & 0.6V & & & & -3.2 & mA \\
\hline & & & & & 0.6 V & & & & -1.6 & mA \\
\hline & & & 0.6 V & & & & & & -3.2 & mA \\
\hline & 0.6 V & & & & & & & & -3.2 & mA \\
\hline \multirow[t]{7}{*}{" 1 " \({ }^{\text {Input Current }}\)
Data Inputs
Reset
Clock 1
Clock 2 (BCD Counter)
Clock 2 (Binary Counter)
Strobe} & & & & & & & & & & \\
\hline & & 5.0 V & & & & & & & 25 & \(\mu \mathrm{A}\) \\
\hline & & & 5.0 V & & & & & & 50 & \(\mu \mathrm{A}\) \\
\hline & & & & 5.0 V & & & & & 50 & \(\mu \mathrm{A}\) \\
\hline & & & & & 5.0 V & & & & 100 & \(\mu \mathrm{A}\) \\
\hline & & & & & 5.0 V & & & & 50 & \(\mu \mathrm{A}\) \\
\hline & 5.0 V & & & & & & & & 25 & \(\mu \mathrm{A}\) \\
\hline Power Supply Current & OV & OV & OV & OV & OV & & & & 52 & mA \\
\hline Clock Mode Ton Delay (any bit) & \multicolumn{5}{|l|}{See Test Figure 1, \(\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\)} & & & & 50 & ns \\
\hline Clock Mode Toff Delay (any bit) & \multicolumn{5}{|l|}{See Test Figure 1, \(\mathrm{T}_{A}=25^{\circ} \mathrm{C}\)} & & & & 50 & ns \\
\hline DATA/STROBE Ton Delay (any bit) & \multicolumn{5}{|l|}{See Test Figure 2, \(\mathrm{TA}_{\text {A }}=25^{\circ} \mathrm{C}\)} & & & & 50 & ns \\
\hline DATA/STROBE Toff Delay (any bit) & \multicolumn{5}{|l|}{See Test Figure 2, \(\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\)} & & & & 50 & ns \\
\hline Toggle Rate & \multicolumn{5}{|l|}{See Test Figure 3, \(\mathrm{T}_{A}=25^{\circ} \mathrm{C}\)} & & 15 & 25 & & MHz \\
\hline STROBE Hold Time & & 2.7 V & 2.7 V & 2.7V & Output A & & & 20 & 50 & ns \\
\hline RESET Hold Time & & 2.7 V & 2.7 V & 2.7V & Output A & & & 20 & 50 & ns \\
\hline
\end{tabular}

Typical Values are for \(\mathrm{T}_{A}=25^{\circ} \mathrm{C}\). See Page 3 for Notes.


TEST CIRCUIT AND WAVEFORM(Clock Mode \(T_{\text {on }} / T_{\text {off }}\) Delay)


INPUT PULSE:
P.A. \(=4.0 \mathrm{~V}\)
P.W. \(=100 \mathrm{~ns}\)
\(\mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=10 \mathrm{~ns}\)
PRR \(=5 \mathrm{MHz}\)


Figure 1

\section*{TEST CIRCUIT AND WAVEFORM(Data/Strobe \(\mathrm{T}_{\text {on }} / \mathrm{T}_{\text {off }}\) Delay)}

INPUT PULSE
STROBE
P.A. \(=4.0 \mathrm{~V}\)
P.W. \(=50 \mathrm{~ns}\)
\(\mathrm{t}_{\mathbf{r}}=\mathrm{t}_{\mathbf{f}}=10 \mathrm{~ns}\)
DATA
P.A. \(=4.0 \mathrm{~V}\)
\(\mathrm{t}_{\mathbf{r}}=\mathrm{t}_{\mathbf{f}}=10 \mathrm{~ns}\)

0252


Figure 2

\section*{TEST CIRCUIT AND WAVEFORM(Toggle Rate)}


\section*{PIN CONFIGURATION}


ELECTRICAL CHARACTERISTICS (Notes 1, 2, 3,5 and 7)
Standard Conditions: \(\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=\) Operating Temperature Range (Unless Noted)
\begin{tabular}{|c|c|c|c|c|c|}
\hline CHARACTERISTIC & TEST CONDITIONS & MIN. & TYP. & MAX. & UNITS \\
\hline \[
\begin{aligned}
& \text { Noise Immunity } \\
& \text { for " " } 0 \text { " } \\
& \text { for " } 1 \text { " }
\end{aligned}
\] & \begin{tabular}{l}
See Note 6 \\
See Note 6
\end{tabular} & \[
\begin{aligned}
& 800 \\
& 800
\end{aligned}
\] & \[
\begin{aligned}
& 1000 \\
& 1200
\end{aligned}
\] & & \[
\begin{aligned}
& m V \\
& m V
\end{aligned}
\] \\
\hline \begin{tabular}{l}
Output Voltage "1" Level \\
" 0 " Level
\end{tabular} & \[
\begin{aligned}
& \mathrm{I}_{\text {out }}=360 \mu \mathrm{~A}(\mathrm{Y} \text { and } \bar{Y}) \\
& \mathrm{I}_{\text {out }}=12.5 \mathrm{~mA}(\mathrm{Y} \text { and } \bar{Y}) \\
& \mathrm{I}_{\text {out }}=7.5 \mathrm{~mA}(\mathrm{Y} \text { and } \bar{Y})
\end{aligned}
\] & 3.5 & \[
\begin{aligned}
& 0.4 \\
& 0.3
\end{aligned}
\] & \[
\begin{aligned}
& 0.6 \\
& 0.4
\end{aligned}
\] & \[
\begin{aligned}
& V \\
& v \\
& v
\end{aligned}
\] \\
\hline Trigger Input Current input high input low & \[
\begin{aligned}
& V_{\text {in }}=5.0 \mathrm{~V} \\
& V_{\text {in }}=0 \mathrm{~V}
\end{aligned}
\] & & 100 & 10 & \begin{tabular}{l}
\(\mu \mathrm{A}\) \\
\(\mu \mathrm{A}\)
\end{tabular} \\
\hline Turn off Delay (Y) & See Test Figure 1, \(\mathrm{I}_{\text {out }}=\) \(360 \mu \mathrm{~A} \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\) & & 45 & 75 & ns \\
\hline Turn or Delay ( \(\overline{\mathrm{Y}})\) & \[
\begin{gathered}
\text { See Test Figure } 1, I_{\text {out }}= \\
12.5 \mathrm{~mA} \mathrm{~T} \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}
\end{gathered}
\] & & 35 & 55 & ns \\
\hline Power Supply Current
\[
Y_{\text {out }}=1
\] & \[
\mathrm{R}_{\mathrm{X}} \text { to } 5.0 \mathrm{~V}, \mathrm{R}_{\mathrm{T}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}
\] & & & 19.0 & mA \\
\hline \begin{tabular}{l}
Fan-out \\
-To sink loads ( \(2.5 \mathrm{~mA} / \mathrm{load}\) ) \\
-To source loads ( \(180 \mu \mathrm{~A} /\) load)
\end{tabular} & & & & 5
2 & \\
\hline
\end{tabular}

Typical Values are for \(T_{A}=25\) C. See Page 3 for Notes.

\section*{SCHEMATIC DIAGRAM}


\section*{TEST CIRCUIT AND WAVEFORM}


Figure 1

Use the following equations to obtain a desired pulse width:
A. with internal resistor \(R_{x}\) connected to \(V_{c c}\) :
\[
P W \approx(0.85)\left(C_{x}+C_{i n t}\right)\left(10^{-3} \mathrm{sec} / \mu F\right)
\]
B. with external resistor \(R_{x}^{\prime}(>1 k \Omega)\) paralleled with internal resistor \(R_{x}\) connected to \(V_{c c}\) :
\(P W \approx \frac{(0.85)\left(C_{x}+C_{i n t}\right)\left(R_{x}^{\prime}\right) m s e c / \mu F}{1.5 k+R_{x}^{\prime}}\)
C. with external resistor \(R_{x}^{\prime}\left(0.5 \mathrm{k} \Omega<R_{x}^{\prime}<4.7 \mathrm{k} \Omega\right)\) connected between \(R_{T}\) and \(V_{c c^{\prime}}\) internal resistor \(R_{x}\) not connected:
\[
P W \approx \frac{(0.85)\left(C_{x}+C_{i n t}\right)\left(R_{x}^{\prime}\right) \mathrm{msec} / \mu F}{1.5 k}
\]
where:

PW = pulse width. Pulse width tolerance using the internal resistor \(R_{x}\) is about \(\pm 25 \%\) (unit to unit variations). Using external timing resistor \(R_{x}^{\prime}, a\) tolerance of less than \(\pm 10 \%\) may be obtained.
\(C_{i n t}=\) internal capacitance, typically 30 pF .
\(C_{X}=\) external capacitance in microfarads, connected between \(C_{T}\) and \(R_{T}\). The positive ( + ) side of \(C_{X}\) must be tied to \(\mathrm{C}_{\mathrm{T}}\).
\(R_{X}^{\prime}=\) external resistor connected between \(R_{T}\) and \(\mathrm{V}_{\mathrm{cc}}\).



PIN CONFIGURATION


\section*{SP363A}

\section*{ELECTRICAL CHARACTERISTICS (Notes 1, 2, 3, 5, 7 and 10)}

Standard Conditions: \(\mathrm{V}_{\mathrm{CC}_{1}}=\mathrm{V}_{\mathrm{CC}_{2}}=5.0 \mathrm{~V}, \mathrm{~V}_{1}=\mathrm{V}_{14}=-6 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=\) Operating Temperature Range (Unless Noted)
\begin{tabular}{|c|c|c|c|c|c|}
\hline CHARACTERISTIC & TEST CONDITIONS & MIN. & TYP. & MAX . & UNITS \\
\hline Output Voltage "1" Level & \[
\begin{aligned}
V \text { signal } & =-30 \mathrm{mV} \\
\mathrm{I}_{\text {out }} & =-400 \mu \mathrm{~A}
\end{aligned}
\] & 3.5 & & & V \\
\hline " 0 ' Level & \[
\begin{aligned}
V \text { signal } & =+30 \mathrm{mV}, \\
\mathrm{I}_{\text {out }} & =12.5 \mathrm{~mA}
\end{aligned}
\] & & & . 6 & V \\
\hline & \(V_{\text {signal }}=+30 \mathrm{mV}, I_{\text {out }}=7.5 \mathrm{~mA}\) & & & . 4 & V \\
\hline Input Current Input High - Strobe & \[
\begin{gathered}
V \text { signal }=\text { Note } 9, V \text { strobe }=5.0 \mathrm{~V} \\
V_{7}=V_{3}=V_{12}
\end{gathered}
\] & & & 25 & \(\mu \mathrm{A}\) \\
\hline Signal & \(V\) signal \(=100 \mathrm{mV}\) & & & 100 & \(\mu \mathrm{A}\) \\
\hline Input Low - Strobe & \[
\begin{aligned}
& V \text { signal }=V_{C C} \text { through } 10 \mathrm{~K} \Omega \text { resistor, } \\
& V \text { strobe }=0.6 \mathrm{~V}
\end{aligned}
\] & & & -1.0 & mA \\
\hline Input Voltage-Timing R & \(V_{7}=V_{2}=V_{13}, I_{3}=1 \mathrm{~mA}, I_{12}=1 \mathrm{~mA}\), & & & 1 & V \\
\hline Uncertainty Region-Signal & & & & \(\pm 30\) & \(m V\) \\
\hline Icc/Detector & \(\mathrm{V}_{7}=\mathrm{V}_{3}=\mathrm{V}_{12}\), Note \(9, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\) & & & 6.5 & mA \\
\hline Turn on Delay Detector & See Test Figure 1, \(\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\) & & & 85 & ns \\
\hline Strobe to Output & See Test Figure 2, \(V\) signal \(=V_{C C}\) through \(10 \mathrm{~K} \Omega\) resistor, \(\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\) & & & 50 & ns \\
\hline Turn off Delay Detector & See Test Figure 1, \(\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\) & & & 65 & ns \\
\hline Strobe to Output & See Test Figure 2, \(V\) signal \(=V_{C C}\) through \(10 \mathrm{~K} \Omega\) resistor, \(\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\) & & & 50 & ns \\
\hline Fan-out & & & & & \\
\hline ( \(2.5 \mathrm{~mA} /\) load) & & & & 5 & \\
\hline To Source Loads ( \(180 \mu \mathrm{~A} /\) load) & & & & 2 & \\
\hline
\end{tabular}

\footnotetext{
Typical Values are for \(\mathrm{T}_{A}=25^{\circ} \mathrm{C}\). See Page 3 for Notes.
}

\section*{SCHEMATIC DIAGRAM}


\section*{TEST CIRCUIT AND WAVEFORM}


Figure 1

\section*{TEST CIRCUIT AND WAVEFORM}


Figure 2

Applications Information Section

\section*{HOW TO DESIGN WITH UTILOGIC II}

Information in this section gives examples of efficient system design with UTILOGIC II integrated circuits. The use of the characterization curves presented earlier for each UTILOGIC II circuit will be demonstrated here.

Interfacing is discussed, including the interconnecting of UTILOGIC II and other circuit types. Typical interfacing techniques are illustrated.
Some of the features of UTILOGIC.II that make the family especially interesting to the systems engineer are:
1. High noise immunity, a major design consideration where application may be in high ambient noise environments that are encountered in industrial control equipment, computer peripherals, etc.
2. Low output impedance, essential for good noise immunity, also provides high DC fan-out capabilities. Switching times are relatively unaffected by the increased load capacitance associated with high fan-outs or long inter-connecting lines.
3. Single power supply to provide economy in power supply costs. Tolerance to voltage variations \(( \pm 10\) percent) permit the use of simply regulated supplies for further economy.
4. Availability of OR, AND, NOR and NAND logic functions permits straightforward design approaches which means shorter design times and lower package count.
5. Direct interface of UTILOGIC II to TTL MSI devices ensures that the latest complex functional arrays are available to the designer along with the economy, reliability and simplicity of the UTILOGIC II logic elements.

All members of the UTILOGIC II family have built-in protection against damage produced by momentary short circuit conditions, valuable during debugging or troubleshooting procedures. Any input or output connection of any UTILOGIC II element may be connected to the input, output, supply voltage, or ground connection of any other UTILOGIC II element momentarily, without producing damage to either circuit. It is not recommended that UTILOGIC II elements be connected so that they produce conditions designated as abnormal for periods of time that can be measured in seconds. If the devices are required to operate for extended periods of time under other than recommended conditions, precautions should be taken to limit the current to safe values within the device's dissipation capabilities.

\section*{GENERAL DESIGN CONSIDERATIONS}

The normal good design practices that are commonly used in layout of networks of any digital circuit family should also be applied to UTILOGIC II networks. Although all of the UTILOGIC II elements have excellent noise margins, any circuit, discrete or integrated, will produce erroneous results if the noise levels become high enough. As in any system, ground, DC distribution, and noise problems should be considered from the very beginning of the design.

A major consideration with integrated circuits is the higher packaging density, as compared to discrete devices. For example, a printed circuit board that held 3 or 4 discrete flip-flops can now hold 30 to 40 integrated flip-flops; the design of the DC and ground distribution systems must allow for the corresponding current increases. DC and ground lines should be kept as short as possible and of adequate cross-section, and the use of tantalum or other high-frequency type by-pass capacitors is recommended.

The effect of the high circuit density on system cooling requirements and the increased possibility of localized hot spots must also be considered.
Signal leads should be kept as short as possible to minimize cross-talk, noise pick-up, and propagation time down the wire.

Generally, it becomes important to terminate signal lines when the signal propagation time down the wire becomes appreciable as compared to the signal transition times. Since UTILOGIC II rise and fall times are on the order of 10 ns , lead lengths of 2 to 3 feet should not require any special termination. The simple termination network shown in Figure 1 has been found effective at any UTILOGIC II input with lines up to 12 feet in length, and with coaxial cable as well as open wire.

When using a clock distribution system which has several branches, all flip-flops should be driven from the same relative position on the branches. In addition, the clock drivers should be as close as possible to the flip-flops that they will trigger so that the driving lines are short and uniform in length.

\section*{TERMINATION NETWORK}


Figure 1

\section*{UTILOGIC II CIRCUITS}

UTILOGIC II inputs are classified as sink loads and source loads by the direction of current flow required to activate the input. The input of the OR and NOR gates are called source loads because they must be driven by a source of current, e.g., the output of a UTILOGIC II element in the " 1 " state or a connection to the positive supply. The inputs of the AND gates, NAND gates and the Binary are called sink loads because they must be driven from a current sink: for example, the output of a UTILOGIC II element in the " 0 " state or a connection to ground.

In this publication, and all other UTILOGIC II literature, the convention of positive logic, i.e., the positive level is " 1 ", has been assumed. If the negative logic notation is assumed (most negative level is " 1 "), the AND, OR, NAND and NOR gates become OR, AND, NOR and NAND respectively.
The characteristic curves presented in the various sections are designed to allow the system designer to predict system performance characteristics for various operating conditions. In general, characteristics are normalized to the conditions of the specification sheets. The use of the normalized characteristic is a definite design aid in that it is usually the change in the characteristic as a result of a change in the parameter that is of interest.
As long as the effects, e.g.,
\[
\frac{\partial V_{\text {sat }}}{\partial T_{\text {emp }}}
\]
are small, the total effect may be predicted by taking the product of the individual effects.
Throughout the discussion that follows, \(\mathrm{V}_{\mathbf{c c}}\) is assumed to be 5.0 V unless otherwise specified.

\section*{UTILOGIC II NOR Gates and Expander}

The UTILOGIC II NOR gates (314, 370, and 380), Expandable NOR gate (317) and Expander (300), are all derived from the same basic circuit to ensure full compatibility of the Expandable Gates and Expander, and to give all the circuits identical electrical characteristics. However, the 300 and 317 will have longer turn-off delay times ( \(T_{2}\) ) because of the additional capacitive loading on the expansion input. Turn-on delays ( \(T_{1}\) ) are not sensitive to this capacitance because the source impedance is low during turn-on.
The 300 Expander circuit is characterized in terms of its operation in conjunction with the 317 Expandable NOR and 333 Expandable OR. The ways in which 300 and 317
(as well as 300 and 333) compatibility is guaranteed are of interest. The expansion forward voltage for the 300 and the expansion input voltage of the 317 are measured under the same conditions, and the same limits are guaranteed. In addition, the 300 input leakage current and the 317 " 0 " input current specifications guarantee reverse current compatibility. These specifications assure the user that the 300 and 317 or the 300 and 333 combination will have the same DC characteristics as when the 317 or 333 is used alone. AC characteristics are shown later (with the 317 and 333 curves) as a function of the capacitance on the expansion input.

\section*{CIRCUIT DESCRIPTION}

The UTILOGIC II NOR gate (page 4) may be considered as a derivation of the DTL NOR gate. The input diodes of the DTL NOR were replaced with transistors to decrease the input current to allow larger source fan-out capabilities from the NOR and other circuits in the family. The NOR employs a totem-pole output to obtain low output impedance in both the " 1 " and " 0 " states. The switching thresholds are determined by the ratio of the coupling resistance to the pull-down resistance at the base of each switching transistor. The series resistor at the output provides current-limiting should the output become accidentally shorted to ground. The Expandable NOR is implemented by connecting the common emitters of the input transistors to an expansion input. The Expander (page 23) is a dual array of input transistors; thus, the effect of connecting the Expander output to an expansion input is the same as connecting more input transistors in parallel.

\section*{Input Characteristics}

The Standard UTILOGIC II Source Load is the NOR input. The Standard Source Load may be simulated by a \(15 \mathrm{k} \Omega\) resistor and 2 series silicon diodes to ground. An unused NOR input should be tied to ground through a resistance of \(60 \mathrm{k} \Omega\) (or less) or connected in common with a used input on the same circuit. The capacitance of an open input may become charged during prolonged " 1 " levels at a driven input. When the driven input goes from " 1 " to " 0 ", the charged capacitance discharges into the input and gives the effect of a slow circuit. Two or more common inputs represent the same DC load as a single input since the " 1 " input current is determined by the voltage across the coupling resistors and the gain of the input transistors. Neither of these values changes appreciably when inputs are connected in common. The additional capacitance of a commoned input has no measurable effect on switching times. Input voltages should not exceed the supply voltage unless precautions are taken to limit the resulting current to 30 mA in the input transistor collector-base junction.

\section*{Output Characteristics}

A UTILOGIC II NOR gate has a fan-out of 5 sink loads and 11 source loads. All 16 loads may be connected simultaneously because they do not interact. Because the NOR gates employ transistors for both pull-up and pull-down, their outputs cannot be connected with the output of any other independent circuit (collector-logic). Such operation of an active pull-up device with another device may result in ambiguous output voltages and/or excessively high currents if one device should attempt to reach a " 1 " level while the other is attempting to reach a level " 0 ". However, two NORs may be connected with common inputs and common outputs. In this case, fan-out is doubled and the input loading is two Standard Source Loads.

\section*{UTILOGIC II OR Gates}

The UTILOGIC II OR gates are compatible on a pin for pin basis with their UTILOGIC II NOR gate counterparts. This simplifies system design, circuit board layout and checkout.
Comparison of the schematics of the UTILOGIC II OR gate (page 8 through 10) and the UTILOGIC II NOR gate (page 4) shows that both types of gates have essentially identical input and output structures; however, the OR gate uses one more transistor to obtain the additional inversion required to produce an OR gate from the basic UTILOGIC II NOR configuration.

\section*{UTILOGIC II AND Gates}

The UTILOGIC II AND gates 305 and 306 are fabricated from the same basic chip, and therefore have identical electrical characteristics. The internal connection pattern is varied to produce a single 6 -input AND gate in the 305 , and the dual 3-input AND gates in the 306.

\section*{CIRCUIT DESCRIPTION}

Schematic diagrams of the UTILOGIC II AND gates are shown on page 13. The multiple-emitter input structure provides the same function as a Diode AND gate. The output-emitter follower provides the current gain necessary for high fan-out, and also reduces the offset voltage associated with Diode AND gates. The emitter follower provides a low output impedance to effect fast response on " 0 " to " 1 " transistions and the current gain necessary for source current fan-out. The input transistor and connecting diode provide a low impedance circuit to maintain good response on " 1 " to " 0 " transitions.

\section*{Input Characteristics}

The input of the AND is defined as a standard UTILOGIC II sink load. The standard sink load may be simulated by 2 \(\mathrm{k} \Omega\) resistor with a series silicon diode to the supply voltage. The input impedance of UTILOGIC II AND gates is low enough so that unused inputs may be left open without degrading circuit performance (open inputs are logical " 1 ") however; it is recommended that unused inputs be connected to the used inputs of the circuit. Connecting the unused inputs to used inputs of the same circuit will not increase the circuit loading. The effect of the added capacitance will be negligible.

Output Characteristics
The fan-out of the UTILOGIC II AND gate is 10 to standard UTILOGIC II source loads. The AND gate does not have output current sinking capability; therefore, it cannot drive sink loads. The AND gate can drive any of the UTILOGIC II source loads. The AND gate outputs should not be paralleled with the outputs of any other circuits as in collector logic configurations. However, outputs of AND gates may be connected to increase fan-out if the inputs of the two circuits are in common.

\section*{UTILOGIC II NAND Gates and Expander}

The UTILOGIC II NAND gates (337, 377 and 387) and diode expander (301) are DTL gates. This is due to the fact that the basic UTILOGIC input structure does not lend itself to implementing the NAND function. The NAND gates are compatible with all other elements in the UTILOGIC II line. In addition, the NAND gates provide a guaranteed interface with Signetics TTL logic elements.
The 301 expander is specified under the same conditions as the gate inputs, thus ensuring that an expanded 337 will have the same input characteristics as the other NAND gates. The 301 may also be used as an expander for the 356 driver element.

\section*{CIRCUIT DESCRIPTION}

The UTILOGIC II NAND gates (page 17) are modifications of the proven Signetics 600 series circuits. The major change is that the usual \(4 \mathrm{k} \Omega\) output resistor has been replaced with a \(1 \mathrm{k} \Omega\) resistor. The use of a passive pull-up permits outputs to be connected in parallel to perform collector logic. Input and output levels are fully compatible with the other UTILOGIC elements and provide a minimum of 800 mV of noise margin in both the " 0 " and " 1 " states.

\section*{Input Characteristics}

The input structure of the NAND gates makes them sink loads. The NAND inputs, like the UTILOGIC II AND inputs, require that the driving gate to be able to sink 2.5 mA for each such load driven. The UTILOGIC OR and NOR gates can therefore drive up to 5 NAND gate inputs. As with the AND gates, the input load of the NAND gates may be simulated by a \(2 \mathrm{k} \Omega\) resistor in series with a silicon diode to the supply voltage.
Unused inputs may be left open, however, a more conservative design practice suggests connecting the unused inputs to a driven input. In cases where the source load on the driving gate will not permit connecting the unused inputs to a driven input, the unused inputs may be returned to \(\mathrm{V}_{\text {cc }}\).
The UTILOGIC II NAND gates have two sets of input and output specifications to enable the NAND gates to be used with both UTILOGIC elements and Signetics TTL logic elements. The " 1 " level input threshold is specified at 2.7 volts for use with UTILOGIC driving elements and 2.1 volts for use with TTL driving elements. This is accomplished by reducing the fan-out at the lower input voltage. The " 0 " level input current in both cases is within the 2.5 mA maximum.

\section*{Output Characteristics}

A UTILOGIC II NAND gate has a fan-out of 12 loads and 6 source loads. All 18 loads may be connected simultaneously. The passive \(1 \mathrm{k} \boldsymbol{\Omega}\) pull-up resistor used in the NAND output structure permits collector logic to be performed by connecting the outputs of up to 5 NAND gates in parallel. The resulting "wired AND" gate can drive one sink load and 6 source loads.

In cases where additional fan-out may be required, NAND gates may be connected in parallel. The fan-out can be doubled by connecting two gates in parallel; however, the input loading is also doubled.

The UTILOGIC II NAND gates can be used to drive Signetics TTL logic elements and complex arrays. When used in conjunction with TTL circuits, the NAND gate sink fan-out is reduced to 12.5 mA at a " 0 " output voltage of 0.4 volts. In most cases, this will result in a fan-out of 7 to Signetics DCL sink type loads. Refer to the Signetics DCL Handbook for further information on DCL input requirements.
The 600 Series NAND gates, as stated previously, are the same as the UTILOGIC NANDS except for the pull-up resistor which is \(4 \mathrm{k} \Omega\) instead of the \(1 \mathrm{k} \Omega\) used in UTILOGIC. Therefore the comments for UTILOGIC NAND* are applicable to 600 series NANDS with this one difference.

Series 600 Inverter

The 690 Inverter has been designed using the same circuit as the 600 NAND gates and provides six inverters in each package.

The circuit description, input and output characteristics are therefore the same as those for the SP600 NAND gates.

\section*{UTILOGIC II Buffer Driver}

The UTILOGIC II 356 Buffer Driver is shown on page 26. It is intended for driving the clock and RESET lines of the 321 and \(322 \mathrm{~J}-\mathrm{K}\) binaries. The " 1 " level output impedance of the driver is approximately 150 ohms for output voltages less than one diode drop below \(\mathrm{V}_{\mathrm{cc}}\). It should also be noted that the use of active outputs for both the " 1 " and " 0 " states means that the output of these drivers cannot be connected in parallel with any other element. However, for those cases where high fan-out is required, but absolutely no clock skew can be allowed, two line drivers may be tied in parallel if the inputs also are made common.

The 352 is an open collector variation of the 356 . The open collector allows collector logic to be performed in conjunction with the driving capabilities for clock and reset lines.

\section*{UTILOGIC II J-K Binaries.}

The UTILOGIC II 321 and 322 are dual J-K general purpose binaries with both synchronous and asynchronous inputs. They employ DC level triggering with clocking effected on the negative-going edge of the clock pulse waveform.

\section*{CIRCUIT OPERATION}

The 321 and 322 have the following output sequence:
1. With clock pulse low, the logical inputs are disabled and the slave is connected to the master.
2. At the rise of the clock pulse the slave is disconnected from the master and the logical inputs are enabled. Data now enters the master, setting it to the state determined by the logical inputs. The information present at the J and K lines prior to or coincident with the rise of the clock, sets the master FF when the clock reaches a logical " 1 " level. For reliable operation the original J and K inputs must remain stable during the entire clock " 1 " interval.
3. At the fall of the clock pulse the logical inputs are disabled to prevent entry of further information and the slave is connected to the master. The slave now takes the state of the master and state of the slave appears at the outputs. The J and K inputs of the 321 and 322 are non-inverting, that is, the flip-flop will be set at " 1 " when the \(J\) input is high and the \(K\) input is low. The asynchronous inputs are inverting, that is, actuated by logical " 0 ". The effect of the asynchronous inputs is independent of the state of the clock line.

\section*{J-K BINARY ELEMENT - 620A}

The 620A is a DC-triggered, master-slave, J-K flip-flop intended for use in systems with a clock rate to 2 MHz . The circuit may be set or reset asynchronously with the \(S_{D}\) and \(R_{D}\) inputs, or switched synchronously by using the \(J\) and \(K\) inputs together with a clock. When it is switched asynchronously, the 620A behaves as an RS flip-flop. When it is switched synchronously, the circuit acts as a J-K flip-flop. The master and the slave flip-flops are connected by means of two AND gates. When switched synchronously, the rising clock pulse cuts the slave off from the master.

\section*{LOGIC DIAGRAM AND TRUTH TABLES}


As the clock rises still higher, it allows the logic at the J and \(K\) inputs to be set into the master. Then, when the clock returns to its low level, the state of the master is transferred to the slave which, in turn, sets the output levels. The thresholds of the transfer gate and master flip-flop gates are separated by sufficient voltage to guarantee that input and transfer cannot occur simultaneously. This guarantees racefree operation. When the 620A is switched asynchronously, the master and the slave are coupled together and the outputs are set immediately. Setting should be performed with the clock line low. However, in applications such as ripple counting, in which state of the clock line cannot be predicted, setting can be accomplished by lowering the J input while raising \(S_{D}\) or lowering the \(K\) input while raising \(R_{D}\). The \(J\) and \(K\) inputs should be stable during clock time. If the \(S_{D} R_{D}\) inputs are not used, they should be tied down. Other unused inputs should be tied to \(\mathrm{V}_{\mathrm{cc}}\).
The synchronous inputs strictly follow the definition of a J-K flip-flop. The case of \(S_{D} R_{D}\) both being up will have no immediate effect on the outputs. The input which falls last will control the final state of the flip-flop. Delay through the flip-flop is typically 65 ns . The push-pull output gates minimize switching time degradation under high capacitance loads. The recommended clock pulse width is 200 ns .

\section*{D TYPE BINARY 328}

The 328 responds to the positive-going edge of the clock pulse. The logic inputs are locked out once the clock is high, thus preventing more than one transition of the binary per clock pulse.

\section*{LOGIC DIAGRAM}


\section*{TRUTH TABLES}
\begin{tabular}{|c}
\begin{tabular}{|c|c|c|}
\hline\(D\) & \(Q_{n+1}\) & \(\bar{O}_{n+1}\) \\
\hline 1 & 1 & 0 \\
0 & 0 & 1 \\
\hline
\end{tabular} \\
\(\qquad\)\begin{tabular}{|l|c|c|}
\hline Preset & Clear \(^{\prime}\) & 0 \\
\(\left(S_{D}\right)\) & \(\left(R_{D}\right)\) & \\
\hline 1 & 1 & 0 \\
1 & 0 & 0 \\
0 & 1 & 1 \\
0 & 0 & + \\
\hline
\end{tabular} \\
+Both outputs in 1 state \\
\(n\) is time prior to clock \\
\(n+1\) is time following clock \\
\hline
\end{tabular}

\section*{RS/T BINARY ELEMENT - 629A}

The 629A RS/T Binary element employs capacitively coupled clock lines for high-speed race free operation. It is intended for use in systems with clock rates to 5 MHz or in counters and shift registers to 10 MHz . Output lines are fully buffered to allow collector logic and for complete assurance that noise on driven lines will not introduce erroneous states in the flip-flop.

\section*{TRUTH TABLES}
\begin{tabular}{|c|c|c|}
\hline\(S_{C}\) & \(R_{C}\) & \(Q\) \\
\hline 0 & 0 & \(?\) \\
0 & 1 & 1 \\
1 & 0 & 0 \\
1 & 1 & No Change \\
\hline
\end{tabular}
\begin{tabular}{|c|c|c|}
\hline\(S_{D}\) & \(R_{D}\) & \(Q\) \\
\hline 0 & 0 & \(*\) \\
0 & 1 & 1 \\
1 & 0 & 0 \\
1 & 1 & No Change \\
\hline
\end{tabular}

DIRECT SET/RESET

This device has input provision for both clocked ( \(\mathrm{S}_{\mathrm{C}} / \mathrm{R}_{\mathrm{C}}\) ) and direct ( \(S_{D} / R_{D}\) ) operation and features split clock capabilities. Both the clocked and direct inputs are energized by " 0 " logic levels; that is, they are inverting. The inverting inputs allow implementation of AND or AND-OR control logic with one NAND level (NAND-INVERT = AND). The inverting inputs do not contribute to internal set-up time.

\section*{SCHEMATIC DIAGRAM}


Logic levels to the \(S_{C} / R_{C}\) inputs should be stable at the rise of the clock pulse and should remain stable while the clock input is high. Refer to Signetics Application Note AN108 for further usage information.
The fan-out rating for the 600A family elements to the 629A clock line is derived under conditions that assure compliance with the required amplitude and fall time when operated within the power supply, temperature and fan-out ratings for the product line. All unused inputs should be tied to \(\mathrm{V}_{\mathrm{cc}}\).

\section*{362 Multivibrator}

The 362 is a one-shot multivibrator with complementary outputs and optional 500 -ohm load resistors. The output pulse width can be conveniently adjusted to conform to most one-shot application requirements. The 362 provides high output duty cycle ( \(75 \%\) ) and complete isolation of the timing stage and the output stage, resulting in good fall time even with wide pulse width. The input pulse width should be at least 50 nanoseconds wide, with a fall time of less than 75 nanoseconds, or 1 volt per 25 ns.

The 362 provides complementary outputs with passive \(3 k\) ohm pull-up resistors. An optional 500 ohm pull-up resistor is provided at each output, to be used when driving heavy capacitance loads where rise times must be maintained.
The 362 design employs a 30 pF timing capacitor and an optional 1.5 k ohm timing resistor. The output pulse width may be varied by appropriate connection of external \(R\) and \(C\) at the \(C_{t}, R_{t}, R_{y}\) and \(R_{\bar{y}}\) terminals.

\section*{363 DUAL ZERO CROSSING DETECTOR}

The 363 Dual Zero Crossing Detector is a circuit incorporating a differential input and logic gate output. The input amplifier is referenced to zero volts and employs temperature compensation to ensure stable thresholds.

\section*{INTERFACING CONSIDERATIONS}

\section*{GENERAL CONSIDERATIONS}

The need to interface UTILOGIC II integrated circuits with discrete component circuitry or with integrated circuits of another family may arise when a UTILOGIC II system or subsystem is added to or must operate with existing hardware. General rules when interfacing are:
1. Inputs to UTILOGIC II source loads must be capable of supplying \(180 \mu \mathrm{~A}\) input current at the " 1 " input threshold voltage of at least 2.7 volts.
2. Inputs to sink loads must be capable of sinking 2.5 mA at the " 0 " voltage \((0.6 \mathrm{~V})\).
3. A UTILOGIC II output will supply 2 mA at 3.8 volts for NOR and OR gates; it will supply 1.6 mA at 3.8 volts for binaries; and 1.8 mA at 3.8 volts for ANDs.
4. The approximate equivalent circuit for any UTILOGIC II output at " 1 " is 100 ohms to 4.0 volts. A NOR, OR and binary output will sink 12.5 mA at 0.6 volts or less.
5. The rise and fall times of signals entering a UTILOGIC system should be kept to less than \(1 \mu \mathrm{sec}\) to ensure stable operation and avoid oscillation of the gate driving transition of the threshold.

\section*{UTILOGIC II AND DTL}

A UTILOGIC II-to-Signetics 100 series DTL (DTL in general) interface requires, at most, modification of load definitions. The input resistor of the DTL NAND gate and the UTILOGIC II AND are approximately the same value so that the DTL load is equal to a UTILOGIC II sink load. The " 1 " and " 0 " levels at UTILOGIC il outputs are fully compatible with DTL input requirements and vice versa.
SP600 series DTL elements that have passive pull-up outputs generally have fan-outs of 2 to UTILOGIC II source loads. Higher source load fan-out can be obtained by providing \(8 \mathrm{k} \Omega\) of pull-up resistance for each additional source fan-out required. A UTILOGIC II AND gate may be used as buffer for DTL to UTILOGIC II.
Mixed UTILOGIC II - DTL systems should operate with a 5.0 volt power supply; the rules above assume a common power supply.

\section*{UTILOGIC II AND RTL}

The Resistor-Transistor (grounded-emitter transistor amplifier) logic stage, Figure 2, is often employed as a level translator or general purpose buffer stage since all that is required generally is one transistor and one or two resistors. At these interfaces, the output of a UTILOGIC II element may be treated as a voltage source of 4.0 V (less than 100 ohms source impedance). For a typical input current requirement of \(0.5 \mathrm{~mA}, \mathrm{R}_{\mathrm{IN}}\) in Figure 21 will be \(5 \mathrm{k} \Omega\).

\section*{UTILOGIC II AND TTL}

The UTILOGIC II NAND gates are designed to interface directly with Signetics TTL integrated circuits. The inputs of the TTL devices in the Signetics DCL family are sink loads of 1.6 mA each. This provides a fan-out of 7 from the NAND gates to DCL sink loads. The output characteristics of the DCL series are a " 1 " output voltage of 2.8 volts and a " 0 " output level of 0.4 volts while sinking 16 mA . This gives a fan-out of 6 to NAND inputs.
TTL devices will drive UTILOGIC source load inputs (OR and NOR gates) if a resistor is connected between the TTL output and \(\mathrm{V}_{\mathrm{cc}}\). The resistor value should be chosen such that it maintains a " 1 " level output voltage greater than 2.7 volts while supplying sufficient " 1 " level current to drive the gates. In addition the resistor must be large enough such that it does not require excessive " 0 " level current sinking capability for the TTL output structure. A reference chart has been included (figure 12 pages 58,59,60) for ease of resistor selection.

\section*{UTILOGIC II TO RTL INTERFACE}

When intermixing UTILOGIC II and the higher speed TTL circuits in the same system, care should be taken to provide adequate local power supply bypassing. In addition, greater care should be taken in circuit board layout to minimize the unwanted coupling of the rise and fall time pulses associated with the TTL switching speeds. The recommended practice for use of TTL devices is to decouple the power supply with a good R-f capacitor for every 5 gate packages on a board at the rate of .01 \(\mu \mathrm{f} / \mathrm{package}\). These capacitors should be located in close proximity to the gates they are to decouple.

\section*{MISCELLANEOUS INTERFACES}

For applications where input " 1 " levels are higher than UTILOGIC II " 1 " levels (" 0 " voltages about equal), several interfacing possibilities exist. A UTILOGIC II AND gate may be used as a buffer by using a series diode (d) to improve the input breakdown voltage (see Figure 3). The external resistor, ( \(R\) ), may be used to improve the " 0 " offset voltage, thereby compensating for the voltage rise across the diode (each \(20 \mathrm{k} \Omega\) load reduces fan-out by 1 ). High conductance diodes are recommended to keep the input voltage as low as possible.

Interfacing high " 1 " voltage outputs to UTILOGIC II source load inputs may be accomplished by techniques such as those in the following four examples. In Figure 4, the forward voltage of one or more diodes is the voltage dropping medium. In Figure 5, a zener diode is used when voltage drops of 5 volts or more must be obtained. The resistor, \(\mathbf{R}\), may be used to increase the zener current to improve its regulation. Using a zener as shown in Figure 5, may be especially desirable if the " 1 " level of the driving source has large variations. In Figure 6, a simple resistive voltage divider provides the necessary voltage reduction, and may be used when minor modifications to the logic levels are required and when high speeds are not necessary.

When the " 1 " level output of another logic circuit will not reach the required UTILOGIC II input level 2.7 volts, the 317 or 333 Expandable gates will often provide an acceptable buffer, shown in Figure 7. Because the voltage required to switch an Expandable Gate is a "diode drop" lower at the Expansion Input than at the regular inputs, " 1 " levels of 2.0 volts and " 0 " levels of 0.8 volts are sufficient. Maximum " 1 " input current is 3 mA . This Expansion Input interface scheme also may be used at interfaces with Diode Logic, shown in Figure 8.


D252

Figure 2

HIGH LEVEL TO AND INTERFACE


Figure 3

\section*{5 VOLT TO SOURCE INPUT INTERFACE}


Figure 4


LOW LEVEL TO UTILOGIC II INTERFACE


RESISTIVE INTERFACE


DIODE LOGIC TO UTILOGIC II INTERFACE


10 VOLT TO SOURCE INPUT INTERFACE


Figure 9

\section*{TYPICAL APPLICATIONS OF UTILOGIC II}

The examples in Figure 13 through 16 illustrate the versatility of the UTILOGIC II AND, OR, NAND and NOR gates and binaries in the implementation of some basic logic configurations.


D252
\(f=A B C\)

Figure 13

\(\mathrm{f}=\mathrm{AB}+\mathrm{CD}\)

\section*{Exclusive-OR}

The Exclusive-OR ( \(\mathrm{X} \oplus \mathrm{Y}\) ) function, shown in Figure 17 is equivalent to the statement, "f equals \(X\) or \(Y\), but not both, or \(X\) is not equal to \(Y\)." The Digital Comparator output, Figure 18, is the complement of the Exclusive-OR output and is used to implement the function, X equals Y .

EXCLUSIVE-OR


DIGITAL COMPARATOR


\section*{Collector Logic}

Collector logic or "wired AND" is made possible by the use of the UTILOGIC II NAND gates. In this configuration, the outputs of two or more gates are wired together to simulate a new logic function. Thus, as illustrated in Figure 19 the function \(f=\overline{A B+C D}\) is generated using only two gates.

\section*{COLLECTOR LOGIC}


PULSE WIDTH DISCRIMINATOR


\section*{PULSE STRETCHER}


Output Pulse Width \(\cong 0.5(5 \mathrm{~K}) \mathrm{C}_{T}\) (if input pulse \(>40\) nsec and \(C_{T}{ }^{\top}=200 \mathrm{pF}\)
Figure 21

\section*{SCHMITT TRIGGER}


Figure 22

\section*{SCHMITT TRIGGER}


\section*{SCHMITT TRIGGER}


The Schmitt triggers of figure \(A\) and \(B\) have a variable hysteresis voltage which is approximately equal to
\[
V_{\text {hyst }} \cong-3.7 \frac{R_{2}}{R_{1}} \text { Volts, } R_{1} \leqslant R_{2}
\]

ONE-SHOT

\[
T \cong 1.1 R_{T} C_{T}, R_{1} C_{1}<R_{T} C_{T}
\]

Figure 25

The one-shot of figure 25 operates in the following manner: The input pulse is differentiated by the R, C, network for a positive going input transition. This causes the input to the gate to appear as a logical " 1 " causing the output to rise. This is fed back to the other input thereby locking the output to a " 1 " until the voltage at the input discharges through \(\mathrm{R}_{\boldsymbol{T}} \mathrm{C}_{\boldsymbol{T}}\) to the threshold region. At this point the positive feedback restores the output to a logical " 0 ".

The output pulse will have two modes:
Mode 1 - if: input p.w. <output p.w. then output p.w. = T
Mode 2 - if: input p.w. > output p.w. then output p.w. = input p.w.

This circuit is useful to overcome the contact bounce associated with mechanical to electrical interface and for signal conditioning for short pulse inputs. The same circuit can be built using two NOR gates as shown in figure 26.

\section*{ONE SHOT WITH A SCHMITT TRIGGER INPUT,} RETRIGGERABLE POSITIVE EDGE TRIGGER


Figure 26

Circuit operation: When the input rises to a logical "1" level the output of gate 1 assumes a " 1 " level. This charges \(\mathrm{C}_{\mathrm{T}}\) through the diode thereby presenting the input of gate 2 with a " 1 ". The output of gate 2 therefore assumes a " 1 " level. This condition holds until the input falls to the input threshold level. At this point, and until the input pulse falls to one diode drop below threshold, the \(10 \mathrm{k} \Omega\) resistor feeds current into the input holding a " 1 " level output.
When the input falls to a diode drop below threshold the current through the \(10 \mathrm{k} \Omega\) resistor is "bled" away from the input and the output of gate 1 falls to a logical " 0 ". \(\mathrm{C}_{\mathrm{T}}\) then discharges through the effective parallel resistance until the voltage at gate 2 input reaches threshold. At this time the output falls to a logical zero. \(\mathrm{C}_{\boldsymbol{T}}\) may be recharged at any point in the cycle by another pulse at the input.

\section*{RE-TRIGGERABLE ONE-SHOT WITH} NEGATIVE EDGE TRIGGERING


Figure 27
ONE-SHOT WITH COMPLEMENTARY OUTPUTS


NOISE DISCRIMINATOR ONE-SHOT


Figure 29

Circuit Operation: This one-shot discriminates between noise lasting less than time \(\Delta T_{1}\) and an input signal having a greater than \(\Delta T_{1}\) duration. An input greater than \(\Delta T_{1}\) produces an output pulse of \(\Delta T_{2}\). The output of gate 3 is fed back into the input of gate 1 which guarantees an output pulse of \(\Delta T_{2}\) if the input goes to " 0 " during the output " 1 " cycle. The diodes are used to minimize recovery time.

\section*{LATCH AND TRUTH TABLE}


D252
Figure 30

\section*{LATCH AND TRUTH TABLE}

\begin{tabular}{|c|c|c|c|}
\hline\(R\) & \(S\) & \(Q\) & \(\overline{\mathrm{Q}}\) \\
\hline 0 & 0 & 1 & 1 \\
0 & 1 & 1 & 0 \\
1 & 0 & 0 & 1 \\
1 & 1 & No & Change \\
\hline
\end{tabular}

Figure 31

\section*{SINGLE FLIP-FLOP AND TRUTH TABLE}


\section*{ARITHMETIC FUNCTIONS}

This subsection describes four basic arithmetic functions (Half-Adder, Full-Adder, Parallel Binary Adder and Full Subtractor) and illustrates their implementation with UTILOGIC II circuits.

\section*{HALF-ADDER}

The Half-Adder (Figure 33) is a functional circuit for obtaining the binary sum of X plus Y . The circuit has two outputs, Sum and Carry (S and C). The Sum output is the same as the output of the Exclusive-OR circuit; the \(C\) output indicates a binary carry. A Half-Adder may be used at the lowest order position of a Parallel Adder (all bits added simultaneously) since there is no carry input to this position. Two Half-Adders may be combined to obtain a Full-Adder.

\section*{HALF ADDER}


Figure 33

\section*{FULL-ADDER}

A Full-Adder (Figure 34) is a circuit for obtaining the binary sum of three binary digits, \(X, Y\), and \(C\) (carry). The circuit has two outputs: \(S\) to indicate the sum of the three inputs and \(\overline{\mathrm{C}}\) to indicate the value of the resulting carry.
FULL ADDER AND TRUTH TABLE


Figure 34

\section*{PARALLEL BINARY ADDER}

The carry propagation delay is minimized by alternating between Carry and \(\overline{\text { Carry }}\) in the carry propagation delay path as shown in Figure 35. It is necessary to alternate the polarity of inputs \(A\) and \(B\) from stage to stage to do this. Alternating the Q and \(\overline{\mathrm{Q}}\) of the 328 flip-flop eliminates the need for inverting Sum outputs. The use of collector logic minimizes the number of gates required to perform the function.

\section*{PARALLEL BINARY ADDER}


Figure 35
TRUTH TABLE

\section*{FULL-SUBTRACTOR}

The circuitry to obtain the binary Difference, ( \(D\) equals \(X\) minus \(Y\) minus Borrow), and \(B^{\prime}\) (new Borrow), is identical to the above Full-Adder, except that a false input and a change of output notation are required. The UTILOGIC'II Full-Subtractor implementation is shown in Figure 36.

FULL SUBTRACTOR


\section*{\(\square\)}
\begin{tabular}{|c|c|c|c|c|}
\hline\(X\) & \(Y\) & \(B\) & \(D\) & \(B^{\prime}\) \\
\hline 0 & 0 & 0 & 0 & 0 \\
1 & 0 & 0 & 1 & 0 \\
0 & 1 & 0 & 1 & 1 \\
1 & 1 & 0 & 0 & 0 \\
0 & 0 & 1 & 1 & 1 \\
1 & 0 & 1 & 0 & 0 \\
0 & 1 & 1 & 0 & 1 \\
1 & 1 & 1 & 1 & 1 \\
\hline
\end{tabular}
\(D=B(X Y+\bar{X} \bar{Y})+\bar{B}(X \bar{Y}+\bar{X} Y)\)
\(\bar{B}=\bar{X} Y+B(X Y+\bar{X} \bar{Y})\)

\section*{COUNTING FUNCTIONS}

Since many computing functions, such as indexing and program control, are essentially counting functions, a large variety of counters is used in computing equipment. Some of the more common counter types discussed in this section showing the flexibility of the UTILOGIC II family are: asynchronous ripple counters, useful for frequency division; simple synchronous counters for high-speed logic operations; reversible counters for specialized control; and feedback shift registers which are especially suited for commutation and very high-speed counting.

\section*{EXPANDABLE PARALLEL COMPARATOR}

The comparator shown minimizes both package count and ripple through. The appropriate output \((<,=,>)\) will be a logical " 1 ", and the other two outputs will be a logical " 0 " upon completion of the comparison.

\section*{EXPANDABLE PARALLEL COMPARATOR}

\begin{tabular}{|c|c|c|c|}
\hline CONDITION & \(X\) & \(Y\) & \(Z\) \\
\hline \(\mathrm{~A}=\mathrm{B}\) & 0 & 0 & 1 \\
\(\mathrm{~A}<\mathrm{B}\) & 0 & 1 & 0 \\
\(\mathrm{~A}>\mathrm{B}\) & 1 & 0 & 0 \\
\hline
\end{tabular}

Figure 37

\section*{BINARY RIPPLE COUNTERS}

In ripple counters, the flip-flop normally operates in the simple toggle mode (change with each clock pulse) with the output of each element driving the clock input of the following stage. Ripple counters operating in this manner are able to operate at higher input frequencies than most other types of counters, require no gating and few interconnections, and present only one clock input to the input line. The asynchronous Set/Reset characteristics of the 321 and 322 binaries allow the binary sequence of the simple ripple counter to be modified to arbitrary sequence lengths, many of which can be obtained without gating. A limitation of all ripple counters is that a change of state may be required to ripple through the entire length of the counter. The propagation time of this change may determine the maximum operating frequency of the modified types and will be determined when any decoding networks may be sampled. A simple Binary Ripple Counter that counts up is shown in Figure 37. Since each stage changes state (complements) on each " 1 " to " 0 " transition of the previous stage, the counter is implemented by connecting the clock input of each stage to the " O " output of the previous stage.
Presetting to " 0 " is illustrated in the first two stages in Figure 39, presetting to " 1 " is shown in the third stage. Figure 40 shows a ripple counter implemented with the 321 binary.
BINARY RIPPLE COUNTER


D252

ALL GATES \(1 / 4387\) EACH

\section*{BINARY RIPPLE COUNTER - 322 BINARY IMPLEMENTATION}
\begin{tabular}{|l|l|l|}
\hline\(A\) & \(B\) & \(C\) \\
\hline 0 & 0 & 0 \\
1 & 0 & 0 \\
0 & 1 & 0 \\
1 & 1 & 0 \\
0 & 0 & 1 \\
1 & 0 & 1 \\
0 & 1 & 1 \\
1 & 1 & 1 \\
0 & 0 & 0 \\
\hline
\end{tabular}


NOTE: Tie all unused \(J\) and \(K\) inputs to \(V_{\text {cc }}\).
Figure 39
BINARY RIPPLE COUNTĖR - 321 BINARY IMPLEMENTATION


D252

Figure 40

\section*{MODIFIED RIPPLE COUNTERS}

Many popular counters are modifications of the basic Binary Ripple Counter previously described. The decimal counter modifications, shown in Figure 42 illustrate the versatility obtained by combining the ripple counting. technique with logical feedback. In Figure 42 the carry provides resynchronization to the clock pulse. This technique may be applied to other similar ripple counters. It provides most of the speed advantages of ripple propagation while allowing synchronous operation between decades.

\section*{SYNCHRONOUS COUNTERS}

Synchronous counters are used in applications where all flip-flop outputs must change simultaneously, as in most high-speed logic systems and in counters that must be
decoded during counting. Synchronous counters may be used to stop an event on a specific count or may be used for timing events as a function of specific intervals in a clock pulse sequence.

\section*{Asynchronous Divide-By-16 Up Counter}

This counter (shown in Figure 41) makes use of the 328 Binary which is leading edge triggered. The clock must therefore be driven by the \(\overline{\mathrm{Q}}\) output of the previous stage to perform the up count. If a down count is required, the clock must be driven by the \(\mathbf{Q}\) output of the previous stage. This applies to all leading edge triggered systems.
Also, these counters are useful for special computer applications that involve reversing, special codes, and start/stop operations. Some limitations of a synchronous counter as compared to a ripple counter are:
1. Higher flip-flop fan-outs and gate fan-ins are required.
2. The clock line represents a relatively high load.

\section*{BINARY COUNTER AND TRUTH TABLES}

\begin{tabular}{|c|c|c|c|}
\hline\(A\) & \(B\) & \(C\) & \(D\) \\
\hline 0 & 0 & 0 & 0 \\
1 & 0 & 0 & 0 \\
0 & 1 & 0 & 0 \\
1 & 1 & 0 & 0 \\
0 & 0 & 1 & 0 \\
1 & 0 & 1 & 0 \\
0 & 1 & 1 & 0 \\
1 & 1 & 1 & 0 \\
0 & 0 & 0 & 1 \\
1 & 0 & 0 & 1 \\
0 & 1 & 0 & 1 \\
1 & 1 & 0 & 1 \\
0 & 0 & 1 & 1 \\
1 & 0 & 1 & 1 \\
0 & 1 & 1 & 1 \\
1 & 1 & 1 & 1 \\
\hline 0 & 0 & 0 & 0 \\
\hline
\end{tabular}

Figure 41

\section*{BINARY COUNTER}

The large fan-in capability of UTILOGIC II NOR gates allows a simple Synchronous Binary Counter to be implemented easily, as shown by the ten sample stages in Figure 43. The large fan-out capability of the \(321 / 322\) binaries allows this counter to be extended to 14 stages \((16,384\) states) without buffering. The alternate implementation shown reduces:
1. The fan-out requirements of the \(321 / 322\) binaries.
2. The fan-in requirements of the NOR gates.
3. The number of circuit elements when gate fan-in requirements exceed 7.

However, the operating speed is lowered because of the introduction of additional propagation delays. The counter sequence is the same for both implementations.

\section*{MODULAR BINARY COUNTER}

This type of counter, as shown in Figure 44, requires lower fan-out and fan-in than required in the previous example but at the expense of propagation delay. The maximum signal delay is through \(\mathrm{N}-2\) gates for a counter of N stages. Stages may be added in a modular fashion because the logic is repetitive for each stage.

\section*{8-4-2-1 DECADE COUNTER WITH DECIMAL DECODING}

Feedback and the J-K characteristics of the UTILOGIC II 321/322 are employed to produce the 8-4-2-1 decade counter shown in Figure 45. UTILOGIC II AND gates may be substituted for the NOR gates illustrated in the decoding matrix when sink fan-out from the decoding gates is not required and decreased propagation delays are desired.

\section*{4-2-2-1 DECADE COUNTER}

The count sequence of the counter shown in Figure 46 is not as popular as the previously shown 8-4-2-1 sequence but is frequently used since its decimal decoding matrix requires only 3 -input gates.

\section*{REVERSIBLE BINARY COUNTER}

The counter shown in Figure 47 will count every input pulse. The counter will count up when the UP input is low; it will count down when the DOWN input line is low.

\section*{reversible decade counter}

The counter shown in Figure 48 uses feedback to produce an 8-4-2-1 decade sequence. The counter will count only when the appropriate command is present.


Figure 42
SYNCHRONOUS BINARY COUNTER


Figure 43


Figure 44

\section*{BCD COUNTER WITH DECIMAL DECODING}



Figure 45

\section*{4-2-2-1 DECADE COUNTER}


REVERSIBLE BINARY COUNTER


Figure 47
0252
reversible decade counter


Figure 48

\section*{SIMPLE RING COUNTER}

A very simple Ring Counter with sequence of 6 ( N equals 3) that requires no gating is shown in Figure 49. Presetting is required to ensure that the proper sequence is entered.
SIMPLE RING COUNTER AND TRUTH TABLE


\section*{DECIMAL RING COUNTER WITH DECODING AND SELF-SEQUENCING}

The counter in Figure 50 is essentially the above counter except that N equals 5 , and a gate has been added to provide self-sequencing. Readout gating is shown to illustrate its simplicity. UTILOGIC II AND gates may be substituted for the NOR decoding gates when sink fan-out from the decoding gates is not required, and decreased propagation times are desired.

\section*{JOHNSON COUNTER}

The Johnson Counter (Feedback Shift Register) has a sequence length, \(2^{\mathrm{N}}-1\), for most small N ( N equals the number of stages). However, for some \(N\), the sequence lengths may be different. For example, when \(N\) equals 5 , one initial state ( 00000 ) gives 21 states; another (11000) gives 7; a third initial state ( 00100 ) gives 3 states. The Johnson Counter can be designed to produce sequence lengths not easily obtainable with other high-speed counter designs; however, this type of counter is hard to decode and debug since there is no common pattern to the sequence. The Johnson Counter shown in Figure 51 has a sequence length of 15 (initial state " 0000 ") as shown in the Truth Table.

\section*{DECIMAL RING COUNTER}
\(v_{c c}\)


Figure 50

JOHNSON COUNTER AND TRUTH TABLE


Figure 51

\section*{Shift Registers}

A Shift Register is a circuit for storing and shifting a number of binary or decimal digits. Shift Registers frequently are used in arithmetic operations to accomplish multiplication or division; they also are used to present information in serial form for use in displays, adders, magnetic tapes, and magnetic drums. The Shift Register, shown in Figure 52, shifts its contents one position to the right upon each occurrence of the clock pulse. The input lines allow entry of new information to the first stage; the clear line will reset all of the stages to " 0 ". A configuration is shown in Figure 53 in which information stored at \(X_{1}\), \(X_{2} \ldots X_{N}\) (another shift register) is entered in parallel to register \(Y\left(Y_{1}, Y_{2} \ldots Y_{N}\right)\) upon the command ENTER. Upon each command to SHIFT, the information stored in register \(Y\) is shifted one stage to the right. Although the parallel entry utilizes the asynchronous inputs, the entire operation is under the direct control of the clock pulse so that the operation is synchronous.

\section*{Feedback Shift Registers}

Feedback Shift Registers or Ring Counters, like the ripplecarry counters, are capable of operating at the maximum frequency of the flip-flops; they have the additional feature of being able to shift as well as count. This characteristic is very valuable when the information in the counter is to be presented as a serial word to a display or memory device. When connected as a Ring Counter, a Feedback Shift Register will have a sequence length of 2 N ; other connections may give sequence lengths to the maximum of \(2^{\mathrm{N}}\). 1 .

\section*{SERIAL ENTRY SHIFT REGISTER}


0252

Figure 52

PARALLEL ENTRY SHIFT REGISTER


Figure 53

\section*{SERIAL-IN, PARALLEL-OUT}

In Figure 54, shift registers are implemented with RS/T, J-K, or D binaries


\section*{LEFT-RIGHT SHIFT REGISTER}

The left-right shift register will shift either one bit to the left, or one bit to the right for each clock pulse. The register will shift to the left if the L-R line is logical " 0 ", and to the right if the L-R line is logical " 1 ". Data will transfer on the leading edge of the clock.

\section*{ASYNCHRONOUS CONTROL CONFIGURATIONS}

In the following asynchronous examples, the timing of the operations is controlled by internally generated signals instead of by an external clock source as in synchronous operations. The logic required to generate the timing signals may require a great deal of hardware, but the operation may be considerably faster than in an equivalent synchronous operation where the clock period must allow for the maximum circuit delays.

\section*{SIMPLE ASYNCHRONOUS ADD SEQUENCE}

The simple system shown in Figure 56 illustrates typical asynchronous techniques. In this figure, the Asynchronous Sequencer is cleared and started by the START ADD signal. The Asynchronous Sequencer immediately enables the Transfer operation, which proceeds to completion and signals the Sequencer that it is completed. The Sequencer then enables each succeeding operation in sequence, but

\section*{LEFT-RIGHT SHIFT REGISTER}


\section*{ASYNCHRONOUS SYSTEM}


Figure 56

\section*{ASYNCHRONOUS TRANSFER}


\section*{OSCILLATORS AND MULTIVIBRATORS}

A simple three stage oscillator using UTILOGIC NOR gates is shown in Figure 58 along with a graph of oscillation frequency versus capacitance.

SIMPLE OSCILLATOR


\section*{ASYNCHRONOUS SEOUENCER}


Figure 59

VOLTAGE CONTROLLED OSCILLATORS (Figure 60) Combining the Schmitt Trigger of Figure 24 with additional NOR logic produces the V.C.O. of Circuit A. There are three modes of operation:

Mode 1 V in open or \(\mathrm{R}_{\mathrm{C}}=\infty\), fo \(=1.2 \mathrm{RC}, \mathrm{R} \leqslant 10 \mathrm{k} \Omega\) C must be non-polarized

Mode \(2 \mathrm{~V}_{\text {in }}\) connected to a voltage supply and \(\mathrm{R}_{\mathrm{C}} \leqslant\) 10 k . As \(V_{\text {in }}\) decreases from the threshold region of Gate 1 towards a negative voltage \(f_{o}\) increases; a 12:1 range of \(f_{o}\) can be achieved,
Mode \(3 \mathrm{~V}_{\text {in }}\) open or \(\mathrm{R}_{\mathrm{C}}=\infty, f_{\mathrm{o}}\) may be varied over a 1000:1 range by varying \(R_{x}\). A variable resistor or a voltage controlled resistor (MOS FET) may be used for this application.
This circuit operates best for a \(\mathrm{V}_{\text {in }}<0 \mathrm{~V}\). The diode across \(R_{x}\) produces a positive going pulse at \(f_{o}\). This \(V\). C. O. can be made with one 380 package. It is self-starting and has an \(f_{0} \max \cong 5 \mathrm{MHz}\).


CRYSTAL CONTROLLED OSCILLATOR


Crystal \(f_{0}=100 \mathrm{kHz}\) to 2 MHz
\(R_{W}\) controls the amount of positive feedback permitting both sinusoidal and square-wave operation.

RC OSCILLATOR - WITH SYNCHRONIZING INPUTS


Performance data:
\({ }_{f} \cong=\frac{1}{2 r} ; T=R C\)
\({ }^{f} 0 \mathrm{MAX} \cong 5 \mathrm{MHz}\)
\(\varnothing 1\) and \(\emptyset 2\) must be \(180^{\circ}\) out-of-phase
at a frequency greater than \(f_{0}\) and have
a pulse width of less than \(1 \mu\) sec.

Figure 62

SELF - STARTING MULTIVIBRATOR

Figure 64 shows a self-starting VCO using a single Utilogic Quad 2-Input NOR package.


Performance data:
\(f \cong \frac{1}{0}, T=R C\) at \(V_{I N}=5 V \pm 5 \%\)
If: \(V_{I N}=+2.5 \mathrm{~V}\) to \(+25 \mathrm{~V} ; \mathrm{R} \leq 10 \mathrm{~K} \Omega\)
Then: \(f_{0}^{\prime}=1 f_{0}\) to \(100 f_{0}\) or 100:1 range
( \(f_{0}^{\prime}=\) VCO frequency)
\(f_{0 M a x} \cong 5 \mathrm{MHz}\)
Figure 63


Figure 64
LINEAR AMPLIFIER


\section*{OPEN LOOP GAIN VS OUTPUT VOLTAGE SWING}

The gain of the amplifier is \(G \cong \frac{A_{0} R_{f}}{\left(A_{0}+1\right) R_{I N}+R_{f}}\)
The open-loop gain is shown below as a function of output voltage swing:


The open-loop-3dB cut-off frequency is approximately 5 MHz
Figure 66

\section*{TRANSMISSION LINE DRIVER AND RECEIVER}


0252

There are four basic sections of this system:
Section 1 The Driver is a D-type latch producing complemented outputs using 380 NOR Gates.
Section 2 A shielded twisted - pair n-feet in length.
Section 3 The 150 ohm Line Termination - Delta configuration. The 1.7 K resistor in parallel with 300 pF and in series with 300 ohms between the inputs of the receiver provide an AC line termination as well as a DC load ( 2 K ohms).

Section 4 The receiver is a 380 NOR Gate Latch.
This technique has been used to transmit and receive data up to 1500 feet on multiple conductor telephone cable.

\section*{Section Digital Sure Program}

The Signetics SURE*/883 Program consists of a combination of 100 percent and statistical sample tests designed to assure specified performance, continuing uniformity, and long term reliability of Signetics products. These tests are made regularly at no extra cost to the user and are performed in addition to the \(\mathbf{4 0}\) quality assurance inspections and tests to which every circuit is subjected before final seal. The tests, tabulated below for the specifier's convenience, are performed in accordance with the following conditions, sequence, and schedules on equipment calibrated to meet all requirements of MIL-Q-9858A and MIL-C-45662A.

Every circuit of every lot is processed to the environmental screens shown in Table 1. These screens are performed in production and include \(100 \%\) final production electrical tests. Any unit failing either the environmental screens or the final production electrical tests is rejected and removed from the lot.

After completion of Table I tests, each manufacturing lot is sampled and tested by Quality Assurance for conformance to the requirements of Table II. The unsampled portion of the lot is held pending acceptance of the lot sample. Detailed electrical test limits and condixions applicable to each subgroup are shown in the Electrical Characteristics table of the individual part type data sheets.

Tables IIIA, IIIB, and IIIC provide a complete process qualification and verification program in accordance with the conditions of MIL-STD-883, Group A, B and C tests. These tests are performed once in every 90 day manufacturing period, on representative devices from each standard production die process family and on each production package family. The representative circuits and packages selected are changed routinely, and the tests performed monitor and qualify all structurally similar devices produced by the same process and production during that period. A summary of these test results is available on request at the time of order placement.
* Systematic Uniformity and Reliability Evaluation

Table II - Signetics Acceptance Tests (See Notes 2 and 3)
\begin{tabular}{|c|c|c|c|c|}
\hline SIGNETICS SUBGROUP & TEST & CONDITIONS & AQL & MIL-STD-105 INSPECTION LEVEL \\
\hline A-1 & Visual and Mechanical Inspection & MIL-STD-883 Method 2009 & 1.0\% & III \\
\hline A-2 & DC Parameters & \(\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\) & 1.0\% & III \\
\hline A-3 & DC Parameters & \(\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\) & 1.0\% & III \\
\hline A-4 & DC Parameters & \(\mathrm{T}_{\mathrm{A}}=+125^{\circ} \mathrm{C}\) & 1.0\% & III \\
\hline A-5 & DC Parameters & \(\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}\) & 1.0\% & III \\
\hline A-6 & AC Parameters & \(\mathrm{T}_{A}=+25^{\circ} \mathrm{C}\) & 1.0\% & III \\
\hline
\end{tabular}

TABLE IIIA. MIL-STD-883 GROUP A ELECTRICAL TESTS
\begin{tabular}{|c|c|l|}
\hline \begin{tabular}{l} 
MIL-STD-883 \\
GROUP A \\
SUBGROUP
\end{tabular} & \begin{tabular}{c} 
SIGNETICS \\
SUBGROUP
\end{tabular} & TEST DESCRIPTION \\
\hline A1 & A-2, A-3 & Static tests at \(25^{\circ}\) C \\
\hline A2 & A-4 & \begin{tabular}{l} 
Static tests at maximum \\
rated operating temperature.
\end{tabular} \\
\hline A3 & A-5 & \begin{tabular}{l} 
Static tests at minimum \\
rated operating temperature.
\end{tabular} \\
\hline A4 & A-6 & Dynamic tests at \(25^{\circ}\) C.
\end{tabular}

TABLE IIIB. MIL-STD-883 GROUPS B AND C ENVIRONMENTAL TESTS
\begin{tabular}{|c|c|c|c|c|}
\hline MIL-STD-883 GROUP B \& C SUBGROUP & TEST DESCRIPTION & MIL.STD-883 METHOD & CONDITIONS & LTPD \\
\hline \(\mathrm{B}_{1}\) & Physical Dimensions & 2008 & Test Condition A & 15 \\
\hline \(\mathrm{B}_{2}\) & Marking Permanency Visual and Mechanical Bond Strength & \[
\begin{aligned}
& 2008 \\
& 2008 \\
& 2011
\end{aligned}
\] & \begin{tabular}{l}
Test Condition B, Para. 3,2,1 \\
Test Condition B \\
Test Condition D
\end{tabular} & 4 devices/no failure 1 device/no failure 15 \\
\hline \(\mathrm{B}_{3}\) & Solderability & 2003 & Solder Temperature \(260^{\circ} \mathrm{C} \pm 10^{\circ} \mathrm{C}\) & 15 \\
\hline \(\mathrm{B}_{4}\) & \begin{tabular}{l}
Lead Fatigue Hermeticity \\
a. Fine \\
b. Gross
\end{tabular} & \[
\begin{aligned}
& 2004 \\
& 1014
\end{aligned}
\] & \begin{tabular}{l}
Test Condition \(\mathrm{B}_{2}\) \\
See Note 4 \\
Test Condition A or B Test Cóndition C
\end{tabular} & 15 \\
\hline C1 & \begin{tabular}{l}
Pre-Test Electrical \\
Parameters \\
Thermal Shock \\
Temperature Cycle \\
Moisture Resistance \\
End Point Electrical \\
Parameters \\
FAILURE CRITERIA
\end{tabular} & \[
\begin{aligned}
& 1011 \\
& 1010 \\
& 1004
\end{aligned}
\] & \begin{tabular}{l}
Signetics Subgroup A-3 \\
15 Cycles. Test Condition C,
\[
+150^{\circ} \mathrm{C} \text { to }-65^{\circ} \mathrm{C}
\] \\
10 Cycles. Test Condition C.
\[
150^{\circ} \mathrm{C} \text { to }-65^{\circ} \mathrm{C}
\] \\
Omit initial conditioning. \\
Signetics Subgroup A-3 Refer to Table IV.
\end{tabular} & 15 \\
\hline \(\mathrm{C}_{2}\) & \begin{tabular}{l}
Pre-Test Electrical. \\
Parameters \\
Mechanical Shock \\
Vibration Variable \\
Frequency \\
Constant Acceleration \\
End Point Electrical \\
Parameters \\
FAILURE CRITERIA
\end{tabular} & \[
\begin{aligned}
& 2002 \\
& 2007 \\
& 2001
\end{aligned}
\] & \begin{tabular}{l}
Signetics Subgroup A-3 \\
Test Condition B \\
Test Condition A \\
Test Condition E \\
Signetics Subgroup A-3 Refer to Table IV.
\end{tabular} & 15 \\
\hline C3 & Salt Atmosphere & 1009 & Test Condition A. Omit initial conditioning. & 15 \\
\hline C4 & \begin{tabular}{l}
Pre-Test Electrical \\
Parameters \\
High Temperature \\
Storage \\
End Point Electrical \\
Parameters \\
FAILURE CRITERIA
\end{tabular} & 1008 & \begin{tabular}{l}
Signetics Subgroup A-3
\[
T_{A}=+150^{\circ} \mathrm{C}, \mathrm{t}=1000 \text { hours }
\] \\
Signetics Subgroup A-3 Refer to Table IV.
\end{tabular} & \(\lambda=15\) \\
\hline
\end{tabular}

TABLE IIIC. MIL-STD-883 GROUPS B AND C HIGH TEMPERATURE OPERATING LIFE TESTS
\begin{tabular}{|c|c|c|c|c|}
\hline MIL-STD-883 GROUP B \& C SUBGROUP & TEST DESCRIPTION & \[
\begin{aligned}
& \text { MIL-STD-883 } \\
& \text { METHOD }
\end{aligned}
\] & CONDITIONS & LTPD \\
\hline & Pre-Test and Design Verification Electrical Parameters & & Table IIIA as applicable, data sheet groups A \& C. & \\
\hline C6 & \begin{tabular}{l}
High Temperature Steady \\
State Reverse Bias \\
End Point Electrical \\
Parameters \\
FAILURE CRITERIA
\end{tabular} & 1015 & \begin{tabular}{l}
Test Condition A. \(\mathrm{T}_{\mathrm{A}}=150^{\circ} \mathrm{C}\) \(t=72\) hours. \\
Signetics Subgroup A-3 \\
Refer to Table IV
\end{tabular} & \(\lambda=10\) \\
\hline \(\mathrm{B}_{5} \mathrm{C}_{4}\) & \begin{tabular}{l}
High Temperature Operating Life \\
End Point Electrical Parameters FAILURE CRITERIA
\end{tabular} & 1005 & \begin{tabular}{l}
Test Condition D or E as applicable. \(T_{A}=+125^{\circ} \mathrm{C}\) or \(+85^{\circ} \mathrm{C}\), per Part Data Sheet. \(t=1000\) hours. \\
Signetics Subgroup A-3 Refer to Table IV.
\end{tabular} & \(\lambda=10\) \\
\hline
\end{tabular}

\footnotetext{
Signetics performs a truth table test.
}

Table IV - Signetics Failure Criteria
\begin{tabular}{|c|c|c|c|c|c|}
\hline TEST & "1" Input Current & "1" Output Voltage & "0" Input Current & "0" Output Voltage & Expansion Node Current \\
\hline LIMITS & \begin{tabular}{l}
Data Sheet Limits and: \\
10X Initial Value for DTL \\
5X Initial Value for TTL
\end{tabular} & Data Sheet Limits and: \(\mathbf{\pm 2 0 \%}\) Initial Value & Data Sheet Limits \(\mathbf{\pm 2 0 \%}\) Initial Value & Data Sheet Limits and: \(\pm 0.1 \mathrm{~V}\) & Data Sheet Limits and: \(\mathbf{\pm} \mathbf{2 0 \%}\) Initial Value \\
\hline
\end{tabular}

\section*{Optional High Reliability Screening}

To maximize reliability in critical application, the Optional High Reliability Screening of Table V provides for three levels of 100\% screening per MIL-STD-883, Method 5004 at extra cost. This series eliminates the necessity for special specification, minimizes cost and provides the shortest possible delivery time. This series is applied after the normal Group A acceptance test. Circuits subjected to this Preconditioning Series are clearly distinguishable from standard products in the following ways:
1. Individual serial number on each circuit (Class \(A\) only).
2. The first letters of a part number are either RA, RB, or RC.
```

RA = Class A
RB = Class B
RC=Class C
i.e., RA8880J = 100% screening of Table V, Class A.

```
3. Individual device variables parametric test data is supplied with each shipment (Class A only).

Consult your local representative for price information. Device types should be specified with the appropriate letter prefixes.

\section*{Notes:}
1. Not applicable to solid molded packaged devices.
2. All test equipment calibrated to meet requirements of MIL-Q-9858A and MIL-C-45662A.
3. Detailed tests, conditions, and limits applicable to each subgroup are given in the Signetics data sheet ELECTRICAL CHARACTERISTICS table. See Table lliA for the corresponding Group A tests of MIL-STD-883.
4. The Hermeticity tests are not employed for solid molded packages.
5. Class \(B\) and Class \(C\) may be subjected to thermal shock as an alternate.
6. The test sequence of fine and gross leak may be reversed when fluorocarbons are utilized for gross leak.
7. The individual MIL-STD-883 Test Methods are, in many cases designed to "stand alone" as a sole screen or sole Group B environmental sampling test. But since 5004 specifies a screening series or flow, some of the measurements, etc., specified in an individual Test Method are not intended to be applicable in the screening series.

TABLE V - MIL-STD-883 METHOD 5004, HIGH RELIABILITY SCREENING
\begin{tabular}{|c|c|c|c|c|c|}
\hline TEST & MIL-STD-883 METHOD & CLASS A & CLASS B & CLASS C & CLARIFICATIONS (Seo Note 7 ) \\
\hline Internal Visual (preseal) & 2010.1 & Cond. A & Cond. B & Cond. B & Test Condition A, Paragraph 3.1.1.7, a, delete the words "and parameter". \\
\hline Stabilization Bake & 1008 (24 hours) & Cond. C & Cond. C & Cond. C & Condition \(\mathbf{C}\left(150^{\circ} \mathrm{C}\right)\) max. for au/al metallization system. Cond. D \(\left(200^{\circ} \mathrm{C}\right)\) max. for at/al metallization system. No electrical measurements at this point. \\
\hline Thermal Shock & 1011 & Cond C & Not required. NOTE 5 & Not required. NOTE 5 & Cond. C \(\left(150^{\circ} \mathrm{C}\right)\) max. for au/al metallization system. Cond. D \(\left(200^{\circ} \mathrm{C}\right)\) max. for al/al. metallization system. No electrical measurements, no external visual inspection at this point. \\
\hline Temperature Cycling & 1010 & Cond. C & Cond. C NOTE 5 & Cond. C NOTE 5 & \(\left(150^{\circ} \mathrm{C}\right)\) max. for au/al metallization system. Cond. D \(\left(200^{\circ} \mathrm{C}\right)\) max. for al/al matellization system. No electrical measurements, no external visuat inspection, no hermeticity tests at this point. \\
\hline Mechanical Shock & 2002, Y 1 piane only & Cond. B & Not Required & Not Required & No electrical measurements at this point. \\
\hline Centrifuge & 2001 & \begin{tabular}{l}
Cond. E \\
Y2 then \(Y 1\) plane
\end{tabular} & Cond. E \(Y 1\) plane & Cond. E Y 1 plane & \\
\hline \begin{tabular}{l}
Hermeticity \\
A. Fine Leak \\
B. Gross Leak
\end{tabular} & \begin{tabular}{l}
1014, Note 6 \\
(Hermetic devices only)
\end{tabular} & Cond. A or B Cond. C & \begin{tabular}{l}
Cond. A or B \\
Cond. C
\end{tabular} & \begin{tabular}{l}
Cond. A or B \\
Cond. \(\mathbf{C}\)
\end{tabular} & \\
\hline Critical Electrical Parameters & Signetics Subgroup A-3 & Read and Record & Not Required & Not Required & \\
\hline Burn-In Test & 1015. \(\mathrm{T}_{\mathrm{A}}=+125^{\circ} \mathrm{C}\) & 240 hours Cond. D or \(E\) (as applicable) & 168 hours Cond. D or \(E\) (as applicable) & Not Required & \\
\hline Critical Electrical Parameters & Signetics Subgroup A-3 & Read and Record & Not Required & Not Required & \\
\hline Signetics FAILURE CRITERIA & & Table IV & Not Required & Not Required & \\
\hline Reverse Bias Burn-In & \[
\begin{aligned}
& \text { 1015, } T_{A}=+150^{\circ} \mathrm{C} \\
& t=72 \text { hours }
\end{aligned}
\] & Cond. A or C & Not Required & Not Required & Required only when specified in the applicable procurement document. Signetics stendard burn-in (abovel includes reverse bies of unused junctions. \\
\hline Final Electrical Test & Perform go-no-go measurements of Signetics Subgroup A Parameters & Signetics Subgroups A.2, A.4, A.5, A.6, Functional tests, truth table when applicable & Signetics Subgroups A-2,A-3, A.6, Functional tests, truth table when applicable & Signetics Subgroups A.2, A.3 Functional tests, truth table when applicable & \\
\hline Radiographic Inspoction & 2012 & Yes & Not Required & Not Required & \\
\hline External Visual & 2009 & Yes & Yes & Yes & \\
\hline
\end{tabular}

```


[^0]:    Typical Values are for $\mathrm{T}_{A}=25^{\circ} \mathrm{C}$. See Page 3 for Notes

[^1]:    Typical Values are for $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. See Page 3 for Notes.

[^2]:    Typical Values are for $\mathrm{T}_{\mathrm{A}}=\mathbf{2 5}^{\circ} \mathrm{C}$. See Page 3 for Notes.

[^3]:    Typical Values are for $\mathrm{T}_{A}=25^{\circ} \mathrm{C}$. See Page 3 for Notes.

