## Linear Integrated Circuits 1989

$\stackrel{8}{8}$

## Table of Contents

Section 1 - Cross References
General Cross References ..... 1-2
Precision Operational Amplifier Cross Reference ..... 1-4
General Purpose Operational
Amplifier Cross Reference ..... 1-7
Data Conversion Cross Reference ..... 1-8
Special Function Cross Reference ..... 1-9
Voltage Regulator and Voltage
Reference Cross Reference ..... 1-9
Section 2 - Product Selection Guide Precision Operational Amplifiers ..... 2-1
Input Offset Voltage Selection
Table by Package Type ..... 2-1
Audio and General Purpose
Operational Amplifiers ..... 2-4
Single Operational Amplifiers ..... 2-4
Dual Operational Amplifiers ..... 2-4
Quad Operational Amplifiers ..... 2-5
Comparators ..... 2-5
Voltage References ..... 2-6
Other Standard Linear Products ..... 2-6
Section 3 - Quality \& Reliability
Reliability Concepts ..... 3-1
Reliability Program ..... 3-2
Lab Facilities ..... 3-10
Plastic Package Device Monitor ..... 3-10
Major Programs ..... 3-11
Internal Audit Program ..... 3-11
Process Monitors ..... 3-11
Product Improvement Program ..... 3-11
Reliability Monitor ..... 3-12
Military Programs ..... 3-12
JAN-MIL-M-38510 ..... 3-12
883 Compliant ..... 3-12
Lead Finish ..... 3-12
Section 4 - Operational Amplifiers Definitions ..... 4-1
Precision Operational Amplifiers
4-4
4-4
RC4077
RC4077 ..... 4-119
RC4207 ..... 4-13
RC4227 ..... 4-21
RC4277 ..... 4-29
LM108A/LH2108A ..... 4-35
LT-1001 ..... 4-40
LT-1012 ..... 4-49
OP-07 ..... 4-57
OP-27 ..... 4-68
OP-37 ..... 4-83
OP-47 ..... 4-97
OP-77 ..... 4-110
Audio and General Purpose Operational Amplifiers RC741 ..... 4-132
RC747 ..... 4-140
RC3403A ..... 4-152
RC4136 ..... 4-163
RC4156/RC4157 ..... 4-181
RC4558 ..... 4-193
RC4559 ..... 4-203
RC4741 ..... 4-213
RC5532/5532A ..... 4-220
RC5534/5534A ..... 4-227
LF155/156/157 ..... 4-234
LM101A/LH2101A ..... 4-241
LM124/324 ..... 4-249
LM148/348 ..... 4-256
LM2900/3900 ..... 4-268
Section 5 - Comparators
Definitions ..... 5-1
RC4805 ..... 5-3
LM111/LH2111 ..... 5-16
LM139/139A, 339/339A ..... 5-23
LP165/365 ..... 5-35
Section 6 - Digital-to-Analog Converters Definitions ..... 6-1
DAC-08 ..... 6-3
DAC-10 ..... 6-18
DAC-4881 ..... 6-36
DAC-4888 ..... 6-51
DAC-6012 ..... 6-68
DAC-8565 ..... 6-87
Section 7 - Voltage-to-FrequencyConverters
Definitions ..... 7-1
RC4151, 4152 ..... 7-2
RC4153 ..... 7-13
Section 8 - Voltage References
Definitions ..... 8-1
REF-01 ..... 8-2
REF-02 ..... 8-9
Section 9 - Voltage Regulators RC4190 ..... 9-2
RC4191/4192/4193 ..... 9-22
RC4292 ..... 9-32
RC4391 ..... 9-49
RC4194 ..... 9-64
RC4195 ..... 9-77
Section 10 - Ground Fault Interrupters LM1851 ..... 10-2
RV4143, 4144 ..... 10-11
RV4145 ..... 10-16
Section 11 - Special Functions
RM3182 ..... 11-2
RC4200 ..... 11-9
RC4444 ..... 11-31
RC4447 ..... 11-43
XR-2207 ..... 11-56
XR-2211 ..... 11-64
Section 12 - Ordering Information and Packages
Raytheon Series ..... 12-1
LT-Series \& DAC-Series ..... 12-2
LM Series ..... 12-2
XR Series ..... 12-3
Branding Codes ..... 12-3
Package Codes ..... 12-3
Approved Assembly Plants \& Brand Codes ..... 12-4
Packaging Information ..... 12-5
8-Lead Plastic DIP ..... 12-5
8-Lead Ceramic DIP ..... 12-5
8-Lead TO-99 Metal Can ..... 12-6
8-Lead Plastic Small Outline DIP ..... 12-6
9-Lead TO-66 Metal Can ..... 12-7
10-Lead TO-100 Metal Can ..... 12-7
14-Lead Plastic DIP ..... 12-8
14-Lead Ceramic DIP ..... 12-8
14-Lead Plastic Small Outline DIP ..... 12-9
16-Lead Plastic DIP ..... 12-9
16-Lead Ceramic DIP ..... 12-10
16-Lead Ceramic Sidebraze DIP ..... 12-10
18-Lead Ceramic DIP ..... 12-11
20-Lead Plastic DIP ..... 12-11
20-Lead Ceramic DIP ..... 12-12
20-Lead Ceramic Sidebraze DIP ..... 12-12
20-Pad Leadless Chip Carrier ..... 12-13
24-Lead Plastic DIP (0.6" Wide) ..... 12-13
24-Lead Ceramic DIP (0.6" Wide) ..... 12-14
24-Lead Ceramic DIP (0.3" Wide) ..... 12-14
24-Lead Ceramic Sidebraze DIP (0.3" Wide) ..... 12-15
28-Lead Ceramic Sidebraze DIP ..... 12-15
28-Pad Ceramic Leadless Chip Carrier ..... 12-16

## Alphanumeric Index

## Title

Section
DAC-08, 8-Bit High Speed Multiplying D/A Converter ..... 6
DAC-10, 10-Bit High Speed Multiplying D/A Converter ..... 6
DAC-4881, High Performance Microprocessor Compatible Complete 12-Bit D/A Converter ..... 6
DAC-4888, 8-Bit D/A Converter With Microprocessor Interface Latches ..... 6
DAC-6012, 12-Bit High Speed Multiplying D/A Converter ..... 6
DAC-8565, Complete High Speed 12-Bit Monolithic D/A Converter ..... 6
LF155/156/157, JFET-Input Operational Amplifiers ..... 4
LM101A/LH2101A, General Purpose Operational Amplifier ..... 4
LM108A/LH2108A, Precision Operational Amplifiers ..... 4
LM111/LH2111, Voltage Comparators ..... 5
LM124/324, Single-Supply Quad Operational Amplifiers ..... 4
LM139/139A, 339/339A, Single-Supply Quad Comparators ..... 5
LM148/348, Low Power Quad 741 Operational Amplifier ..... 4
LM1851, Ground Fault Interrupter ..... 10
LM2900/3900, Current Mode Single Supply Quad Operational Amplifier ..... 4
LP165/365, Micropower Programmable Quad Comparator ..... 5
LT-1001 Series, Precision Operational Amplifiers ..... 4
LT-1012, Low-Power Precision Operational Amplifiers ..... 4
OP-07 Series, Instrumentation Grade Operational Amplifier ..... 4
OP-27, Low Noise Operational Amplifier ..... 4
OP-37, Low Noise Operational Amplifier ..... 4
OP-47, Low Noise, High Slew Rate Operational Amplifier ..... 4
OP-77 Series, Precision Operational Amplifiers ..... 4
RC741, General Purpose Operational Amplifier ..... 4
RC747, General Purpose Operational Amplifier ..... 4
RC3403A, Ground Sensing Quad Operational Amplifier ..... 4
RC4077 Series, Precision Operational Amplifiers ..... 4
RC4097 Series, Low-Power, High Precision Operational Amplifiers ..... 4
RC4136, General Performance Quad 741 Operational Amplifier ..... 4
RC4151, 4152, Voltage-to-Frequency Converters ..... 7
RC4153, Voltage-to-Frequency Converter ..... 7
RC4156/RC4157, High Performance Quad Operational Amplifier ..... 4
RC4190, Micropower Switching Regulators ..... 9
RC4191/4192/4193, Micropower Switching Regulators ..... 9
RC4194, Dua! Tracking Voltage Regulators ..... 9
RC4195, Fixed $\pm 15 \mathrm{~V}$ Dual Tracking Voltage Regulator ..... 9
RC4200, Analog Multiplier ..... 11
RC4207, Precision Monolithic Dual Operational Amplifier ..... 4
RC4227, Precision Monolithic Dual Operational Amplifier ..... 4
RC4277, Dual Precision Operational Amplifiers ..... 4
RC4292, Negative Switch Mode Power Supply Controller ..... 9
RC4391, Inverting and Step-Down Switching Regulator ..... 9
RC4444, $4 \times 4 \times 2$ Balanced Switching Crosspoint Array ..... 11
RC4447, Quad PIN Diode Switch Driver ..... 11
RC4558, High-Gain Dual Operational Amplifier ..... 4
RC4559, High-Gain Dual Operational Amplifier ..... 4
RC4741, General Purpose Operational Amplifier ..... 4
RC4805, Precision High Speed Latching Comparator ..... 5
RC5532/5532A, High Performance Dual Low Noise Operational Amplifier ..... 4
RC5534/5534A, High Performance Low Noise Operational Amplifier ..... 4
REF-01, +10V Precision Voltage References ..... 8
REF-02, +5 V Precision Voltage References ..... 8
RM3182, ARINC 429 Differential Line Driver ..... 11
RV4143, 4144, Ground Fault Interrupters ..... 10
RV4145, Low Power Ground Fault Interrupter ..... 10
XR-2207, Voltage-Controlled Oscillator ..... 11
XR-2211, FSK Demodulator/Tone Decoder ..... 11

## Section 1

## Cross References

General Cross References

| INDUSTRY TYPE | RAYTHEON DIRECT <br> REPLACEMENT | RAYTHEON FUNCTIONAL REPLACEMENT | INDUSTRY TYPE | RAYTHEON DIRECT <br> REPLACEMENT | RAYTHEON FUNCTIONAL REPLACEMEN |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ADVFC32 <br> ADOP07 <br> ADOP27 <br> ADOP37 <br> ADREF01 | $\begin{aligned} & \text { OP-07 } \\ & \text { OP-27 } \\ & \text { OP-37 } \\ & \text { REF-01 } \end{aligned}$ | RC4153 | $\begin{aligned} & \text { ICL7660 } \\ & \text { ICL7680 } \\ & \text { ICL8013 } \\ & \text { LF155 } \\ & \text { LF156 } \end{aligned}$ | $\begin{aligned} & \text { LF155 } \\ & \text { LF156 } \end{aligned}$ | $\begin{aligned} & \text { RC4391 } \\ & \text { RC4190 } \\ & \text { RC4200 } \end{aligned}$ |
| ADREF02 <br> AD101 <br> AD558 <br> AD565 <br> AD581 | REF-02 LM101 DAC-8565 | DAC-4888 <br> REF-01 | LF157 <br> LH2101 <br> LH2108 <br> LH2111 <br> LM101 | LF157 <br> LH2101 <br> LH2108 <br> LH2111 <br> LM101 |  |
| $\begin{aligned} & \text { AD586 } \\ & \text { AD647 } \\ & \text { AD654 } \\ & \text { AD707 } \\ & \text { AD708 } \end{aligned}$ |  | REF-02 <br> RC4207 <br> RC4152 <br> RC4077 <br> RC4277 | LM111 <br> LM108 <br> LM124 <br> LM148 <br> LM324 | LM111 <br> LM108 <br> LM124 <br> LM148 <br> LM324 |  |
| AD741 <br> AD767 <br> AM686 <br> AM6012 <br> CA124 | RC741 <br> DAC-6012 <br> LM124 | $\begin{aligned} & \text { DAC-4881 } \\ & \text { RC4805 } \end{aligned}$ | LM331 <br> LM348 <br> LM368-5.0 <br> LM368-10 <br> LM369 | LM348 | $\begin{aligned} & \text { RC4152 } \\ & \text { REF-02 } \\ & \text { REF-01 } \\ & \text { REF-01 } \end{aligned}$ |
| CA324 <br> CA139 <br> CA339 <br> CA741 <br> CS3842 | $\begin{aligned} & \text { LM324 } \\ & \text { LM139 } \\ & \text { LM339 } \\ & \text { RC741 } \end{aligned}$ | RC4190 | LM607 <br> LM741 <br> LM833 <br> LM1458 <br> LM1851 | RC741 RC5532 LM1851 | RC4077 RC4558 |
| CMP-04 <br> CMP-05 <br> DAC-08 <br> DAC-10 <br> DAC-80 | $\begin{aligned} & \text { DAC-08 } \\ & \text { DAC-10 } \end{aligned}$ | LM139 RC4805 <br> DAC-4881 | LM1851 <br> LM2900 <br> LM2901 <br> LM2902 <br> LM3900 | LM2900 LM3900 |  |
| $\begin{aligned} & \text { DAC-100 } \\ & \text { DAC-312 } \\ & \text { DAC080 } \\ & \text { DAC0801 } \\ & \text { DAC0830 } \end{aligned}$ | $\begin{aligned} & \text { DAC-6012 } \\ & \text { DAC-08 } \\ & \text { DAC-08 } \end{aligned}$ | $\begin{aligned} & \text { DAC-10 } \\ & \text { DAC-4888 } \end{aligned}$ | LP165 <br> LP365 <br> LT-1001 <br> LT-1012 <br> LT-1012 |  | RC4097 |
| DAC-888 <br> DAC1208 <br> DAC1218 <br> DAC1219 <br> DAC1230 |  | DAC-4888 <br> DAC-4881 <br> DAC-6012 <br> DAC-6012 <br> DAC-4881 | LT-1019 <br> LT-1019 <br> LT-1024 <br> LT-1054 |  | $\begin{aligned} & \text { REF-01 } \\ & \text { REF-02 } \\ & \text { RC4207 } \\ & \text { OP-37 } \\ & \text { RC4391 } \end{aligned}$ |
| DAC8222 <br> HA-OP27 <br> HA-OP27 <br> HA-OP37 <br> HA-3182 | $\begin{aligned} & \text { OP-07 } \\ & \text { OP-27 } \\ & \text { OP-37 } \\ & \text { RC3182 } \end{aligned}$ | DAC-4881 | LT-1070 <br> LT-1084 MAX400 MAX630 MAX630 | RC4193 | RC4190 RC4292 RC4077 <br> RC4190 |
| HA-4741 <br> HA-5147 <br> HSOP07 <br> HSOP27 HSOP37 <br> HSOP37 | $\begin{aligned} & \text { RC4741 } \\ & \text { OP-07 } \\ & \text { OP-27 } \\ & \text { OP-37 } \end{aligned}$ | OP-47 | MAX634 <br> MC1747 <br> MC3403 <br> MC4558 | $\begin{aligned} & \text { RC4391 } \\ & \text { RC741 } \\ & \text { RC747 } \\ & \text { RC3403 } \\ & \text { RC4558 } \end{aligned}$ |  |
| 1-2 |  | He |  |  |  |

General Cross References (Continued)

| $\begin{aligned} & \text { INDUSTRY } \\ & \text { TYPE } \end{aligned}$ | RAYTHEON DIRECT REPLACEMENT | RAYTHEON FUNCTIONAL REPLACEMENT | INDUSTRY TYPE | RAYTHEON DIRECT REPLACEMENT | RAYTHEON FUNCTIONAL REPLACEMEN |
| :---: | :---: | :---: | :---: | :---: | :---: |
| MC4741 | RC4741 |  | SG741 | RC741 |  |
| MPREF01 | REF-01 |  | SII-9100 |  | RC4292 |
| MPREF02 | REF-02 |  | SSM-2134 |  | RC5534 |
| MPOP07 | OP-07 |  | TA7504 | RC741 |  |
| MPOP27 | OP-27 |  | TA75339 | LM339 |  |
| MPOP37 | OP-37 |  | TL494 |  | RC4190 |
| MP108 | LM108 |  | TL496 |  | RC4190 |
| MP155 | LM155 |  | TL497 |  | RC4190 |
| MP156 | LM156 |  | TL510 |  | RC4805 |
| MP157 | LM157 |  | TSC9400 |  | RC4151 |
| NE5532 | RC5532 |  | TSC9401 |  | RC4151 |
| NE5534 | RC5534 |  | TSC9402 |  | RC4151 |
| OPA156 |  | LM156 | UC1842 |  | RC4292 |
| OPA27 |  | OP-27 | VFC-32 |  | RC4153 |
| OPA37 |  | OP-37 | XR-2207 | XR-2207 |  |
| OP-02 |  | RC741 RC747 | XR-2208 |  | RC4200 |
| OP-04 | OP-07 | RC747 | XR-2211 | XR-2211 RC3403 |  |
| OP-14 |  | RC4558 | XR-4136 | RC4136 |  |
| OP-16 |  | LF156 | XR-4194 | RC4194 |  |
| OP-27 | OP-27 |  | XR-4195 | RC4195 |  |
| OP-37 | OP-37 |  | XR-5532 | RC5532 |  |
| OP-77 | OP-77 |  | XR-5534 | RC5534 |  |
| OP-97 |  | RC4097 | $\mu \mathrm{Al} 101$ | LM101 |  |
| OP-200 |  | RC4207, RC4277 | $\mu \mathrm{A} 108$ | LM108 |  |
|  |  |  | $\mu \mathrm{A} 111$ | LM111 |  |
| OP-227 OP-270 |  | RC4227 RC4227 | $\mu \mathrm{A} 124$ $\mu \mathrm{~A} 139$ | LM124 LM139 |  |
| PM-108 | LM108 | R 4227 | - A148 | LM148 |  |
| PM-139 | LM139 |  | $\mu \mathrm{A} 224$ | LM324 |  |
|  |  |  | $\mu \mathrm{A} 339$ | LM339 |  |
| PM-148 | LM148 |  |  |  |  |
| PM-155 | LM155 |  |  | LM348 |  |
| PM-156 | LM156 |  | $\mu$ A741 | RC741 |  |
| PM-157 PM-339 | LM157 |  |  | RC747 |  |
| PM-339 | LM339 |  |  |  |  |
| PM-348 | LM348 |  |  |  |  |
| PM-741 | RC741 |  |  |  |  |
| PM-747 | RC747 |  |  |  |  |
| RC4136 | RC4136 |  |  |  |  |
| RC4151 | RC4151 |  |  |  |  |
| RC4152 | RC4152 |  |  |  |  |
| RC4558 | RC4558 |  |  |  |  |
| RC4559 | RC4559 |  |  |  |  |
| REF-01 | REF-01 |  |  |  |  |
| REF-02 | REF-02 |  |  |  |  |
| REF-05 |  | REF-02 |  |  |  |
| REF-10 |  | REF-01 |  |  |  |
| SE5534 |  | RC5534 |  |  |  |
| SG101 | LM101 |  |  |  |  |
| SG124 | LM124 |  |  |  |  |

Precision Operational Amplifier Cross Reference

| ANALOG DEV. | RAYTHEON | PACKAGE | ANALOG DEV. | RAYTHEON | PACKAGE |
| :---: | :---: | :---: | :---: | :---: | :---: |
| AD OP-07AH | *OP-07AT | TO-99 | AD OP-37AH/883 | OP-37AT/883B | TO-99 |
| AD OP-07AH/883 | *OP-07AT/883B | TO-99 | AD OP-37AQ | OP-37AD | CERAMIC |
| AD OP-07CN | *OP-07CN | PLASTIC | AD OP-37AQ/883 | OP-37AD/883B | CERAMIC |
| AD OP-07CR | *OP-07CM | SO-8 | AD OP-37BH | OP-37BT | TO-99 |
| AD OP-07Q/883 | *OP-07D/883B | CERAMIC | AD OP-37BH/883 | OP-37BT/883B | TO-99 |
| AD OP-07DN | *OP-07DN | PLASTIC | AD OP-37BQ | OP-37BD | CERAMIC |
| AD OP-07EN | *OP-07EN | PLASTIC | AD OP-37BQ/883 | OP-37BD/883B | CERAMIC |
| AD OP-07H | *OP-07T | TO-99 | AD OP-37CH | OP-37CT | TO-99 |
| AD OP-07H/883 | *OP-07T/883B | TO-99 | AD OP-37CH/883 | OP-37CT/883B | TO-99 |
| AD OP-07Q | *OP-07D | CERAMIC | AD OP-37CQ | OP-37CD | CERAMIC |
| AD OP-07AQ | *OP-07AD | CERAMIC | AD OP-37CQ/883 | OP-37CD/883B | CERAMIC |
| AD OP-07AQ/883B | *OP-07AD/883B | CERAMIC | $\begin{aligned} & \text { AD OP-37EN } \\ & \text { AD OP-37FN } \end{aligned}$ | $\begin{aligned} & \text { OP-37EN } \\ & \text { OP-37FN } \end{aligned}$ | PLASTIC PLASTIC |
| AD OP-27AH | OP-27AT | TO-99 | AD OP-37GN | OP-37GN | PLASTIC |
| AD OP-27AH/883 | OP-27AT/883B | TO-99 |  |  |  |
| AD OP-27AQ | OP-27AD | CERAMIC | AD707AQ | *RC4077FD | CERAMIC |
| AD OP-27AQ/883 | OP-27AD/883B | CERAMIC | AD707CH | *RM4077AT | TO-99 |
| AD OP-27BH | OP-27BT | TO-99 | AD707CH/883 | *RM4077AT/883B | TO-99 |
| AD OP-27BH/883 | OP-27BT/883B | TO-99 | AD707CQ | *RM4077AD | CERAMIC |
| AD OP-27BQ | OP-27BD | CERAMIC | AD707CQ/883 | *RM4077AD/883B | CERAMIC |
| AD OP-27BQ/883 | OP-27BD/883B | CERAMIC | AD707JN | *RC4077FN | PLASTIC |
| AD OP-27CH | OP-27CT | TO-99 | AD707JR | *RC4077FM | SO-8 |
| AD OP-27CH/883 | OP-27CT/883B | TO-99 | AD707KN | *RC4077EN | PLASTIC |
| AD OP-27CQ | OP-27CD | CERAMIC | AD707KR | *RC4077EM | SO-8 |
| AD OP-27CQ/883 | OP-27CD/883B | CERAMIC | AD707SH | *RC4077AT | TO-99 |
| AD OP-27EN | OP-27EN | PLASTIC | AD707SH/883B | *RC4077AT/883B | TO-99 |
| AD OP-27FN | OP-27FN | PLASTIC | AD707SQ | *RC4077AD | CERAMIC |
| AD OP-27GN | OP-27GN | PLASTIC | $\begin{aligned} & \text { AD707SQ/883 } \\ & \text { AD707TH } \end{aligned}$ | *RC4077AD/883B *RC4077AT | CERAMIC TO-99 |
| AD OP-37AE | OP-37AL | LCC | AD707TH/883B | *RC4077AT/883B | T0-99 |
| AD OP-37AE/883 | OP-37AL/883B | LCC | AD707TQ | *RC4077AD | CERAMIC |
| AD OP-37AH | OP-37AT | TO-99 | AD707TQ/883 | *RC4077AD/883B | CERAMIC |
| BURR BROWN | RAYTHEON | PACKAGE | BURR BROWN | RAYTHEON | PACKAGE |
| OPA27AJ/883 | *OP-27AT/883B | TO-99 | OPA37AJ | *OP-37AT | TO-99 |
| OPA27BJ/883 | *OP-27BT/883B | TO-99 | OPA37AJ/883 | *OP-37AT/883B | TO-99 |
| OPA27CJ | *OP-27CT/883B | TO-99 | OPA37AZ | *OP-37AD | CERAMIC |
| OPA27AJ | *OP-27AT | TO-99 | OPA37AZ/883 | *OP-37AD/883B | CERAMIC |
| OPA27AZ | *OP-27AD | CERAMIC | OPA37BJ | *OP-37BT | TO-99 |
| OPA27BJ | *OP-27BT | TO-99 | OPA37BJ/883 | *OP-37BT/883B | TO-99 |
| OPA27BZ | *OP-27BD | CERAMIC | OPA37BZ | *OP-37BD | CERAMIC |
| OPA27CJ | *OP-27CT | TO-99 | OPA37BZ/883 | *OP37-BD/883B | CERAMIC |
| OPA27CZ | *OP-27CD | CERAMIC | OPA37CJ | *OP-37CT | TO-99 |
| OPA27EP | *OP-27EN | PLASTIC | OPA37CJ/883 | *OP-37CT/883B | TO-99 |
| OPA27FP | *OP-27FN | PLASTIC | OPA37CJ/883 | *OP-37CD/883B | CERAMIC |
| OPA27GP | *OP-27GN | PLASTIC | OPA37CZ | *OP-37CD | CERAMIC |
| OPA27GU | *OP-27GM | SO-8 | OPA37EP | *OP-37EN | PLASTIC |
| OPA27GZ | *OP-27GD | CERAMIC | OPA37FP | *OP-37FN | PLASTIC |
| OPA27AZ/883 | *OP-27AD/883B | CERAMIC | OPA37GP | *OP-37GN | PLASTIC |
| OPA27BZ/883 | *OP-27BD/883B | CERAMIC | OPA37GU | *OP-27GM | SO-8 |
| OPA27CZ/883 | *OP-27CD/883B | CERAMIC |  |  |  |

[^0]Precision Operational Amplifier Cross Reference (Continued)

| LTC | RAYTHEON | PACKAGE | LTC | RAYTHEON | PACKAGE |
| :---: | :---: | :---: | :---: | :---: | :---: |
| OP-07AH | OP-07AT | TO-99 | LM108AH | LM108AT | TO-99 |
| OP-07AH/883B | OP-07AT/883B | TO-99 | LM108AH/883B | LM108AT/883B | TO-99 |
| OP-07AJ8 | OP-07AD | CERAMIC | LM108AJ8/883B | LM108AD/883B | CERAMIC |
| OP-07AJ8/883B | OP-07AD/883B | CERAMIC | LM108H | LM108T | TO-99 |
| OP-07CN8 | OP-07CN | PLASTIC | LM108H/883B | LM108T/883B | TO-99 |
| OP-07CS8 | OP-07CM | SO-8 | LM108J8/883B | LM108D/883B | CERAMIC |
| OP-07EN8 | OP-07EN | PLASTIC |  |  |  |
| OP-07H | OP-07T | TO-99 | LT1001ACH | LT-1001ACT | TO-99 |
| OP-07H/883B | OP-07T/883B | TO-99 | LT1001ACN8 | LT-1001ACN | PLASTIC |
| OP-07J8 | OP-07D | CERAMIC | LT1001AMH/883B | LT-1001AMT/883B | TO-99 |
| OP-07J8/883B | OP-07D/883B | CERAMIC | LT1001AMJ8 <br> LT1001AMJ8/883 | LT-1001AMD <br> LT-1001AMD/883B | CERAMIC CERAMIC |
| OP-27AH | OP-27AT | TO-99 | LT1001CH | LT-1001CT | TO-99 |
| OP-27AH/883B | OP-27AT/883B | TO-99 | LT1001CN8 | LT-1001CN | PLASTIC |
| OP-27AJ8 | OP-27AD | CERAMIC | LT1001CS8 | LT-1001CM | SO-8 |
| OP-27AJ8/883B | OP-27AD/883B | CERAMIC | LT1001MH | LT-1001MT | TO-99 |
| OP-27CH | OP-27CT | TO-99 | LT1001MH/883B | LT-1001MT/883B | TO-99 |
| OP-27CH/883B | OP-27CT/883B | TO-99 | LT1001MJ8 | LT-1001MD | CERAMIC |
| $\begin{aligned} & \text { OP-27CJ88 } \\ & \text { OP-27CJ8/883B } \end{aligned}$ | $\begin{aligned} & \text { OP-27CD } \\ & \text { OP-27CD/883B } \end{aligned}$ | CERAMIC CERAMIC | LT1001MJ8/883B | LT-1001MD/883B | CERAMIC |
| OP-27EN8 | OP-27EN | PLASTIC | OP-227EN | *RC4227FN | PLASTIC |
| OP-27GN8 | OP-27GN | PLASTIC | $\begin{aligned} & \text { OP-227GN } \\ & \text { OP-227AJ } \end{aligned}$ | *RC4227GN <br> *RM4227BD | PLASTIC CERAMIC |
| OP-37AH | OP-37AT | TO-99 | OP-227AJ/883B | *RM4227BD/883B | CERAMIC |
| OP-37AH/883B | OP-37AT/883B | TO-99 |  |  |  |
| O.-37AJ8 | OP-37AD | CERAMIC |  |  |  |
| OP-37AJ8/883B | OP-37AD/883B | CERAMIC |  |  |  |
| OP-37CH | OP-37CT | TO-99 |  |  |  |
| OP-37CH/883B | OP-37CT/883B | TO-99 |  |  |  |
| OP-37CJ8 | OP-37CD | CERAMIC |  |  |  |
| OP-37CJ8/883B | OP-37CD/883B | CERAMIC |  |  |  |
| OP-37EN8 | OP-37EN | PLASTIC |  |  |  |
| OP-37GN8 | OP-37GN | PLASTIC |  |  |  |

*Denotes functionally equivaient types.
NOTE: LTC OP-227 contains two die in a 14-pin package.
Raytheon's 4227 is a monolithic IC in an 8-pin package.

Precision Operational Amplifier Cross Reference (Continued)

| PMI | RAYTHEON | PACKAGE | PMI | RAYTHEON | PACKAGE |
| :---: | :---: | :---: | :---: | :---: | :---: |
| OP07AJ | OP-07AT | TO-99 | OP77AJ | OP-77AT | TO-99 |
| OP07AJ/883 | OP-07AT/883B | TO-99 | OP77AJ/883 | OP-77AT/883B | TO-99 |
| OP07AZ | OP-07AD | CERAMIC | OP77AZ | OP-77AD | CERAMIC |
| OP07AZ/883 | OP-07AD/883B | CERAMIC | OP77AZ/883 | OP-77AD/883B | CERAMIC |
| OP07CP | OP-07CN | PLASTIC | OP77BJ | OP-77BT | TO-99 |
| OP07CS | OP-07CM | SO-8 | OP77BJ/883 | OP-77BT/883B | TO-99 |
| OP07DP | OP-07DN | PLASTIC | OP77BRC/883 | OP-77BL/883B | LCC |
| OP07DS | OP-07DM | SO-8 | OP77BZ | OP-77BD | CERAMIC |
| OP07EP | OP-07EN | PLASTIC | OP77BZ/883 | OP-77BD/883B | CERAMIC |
| OP07J | OP-07T | TO-99 | OP77EP | OP-77EN | PLASTIC |
| OP07J/883 | OP-07T/883B | TO-99 | OP77FP | OP-77FN | PLASTIC |
| OP07RC/883 | OP-07L/883B | LCC | OP77FS | OP-77FM | SO-8 |
| OP07Z | OP-07D | CERAMIC | OP77GP | OP-77GN | PLASTIC |
| OP07Z/883 | OP-07D/883B | CERAMIC | OP77GS | OP-77GM | SO-8 |
| OP27AJ | OP-27AT | TO-99 | PM108AZ | LM108AD | CERAMIC |
| OP27AJ/883 | OP-27AT/883B | TO-99 | PM108AZ/883 | LM108AD/883B | CERAMIC |
| OP27AZ | OP-27AD | CERAMIC | PM108AJ | LM108AT | TO-99 |
| OP27AZ/883 | OP-27AD/883B | CERAMIC | PM108AJ/883 | LM108AT/883B | TO-99 |
| OP27BJ | OP-27BT | TO-99 | PM108ARC | LM108AL | LCC |
| OP27BJ/883 | OP-27BT/883B | TO-99 | PM108ARC/883 | LM108AL/883B | LCC |
| OP27BRC/883 | OP-27BL/883B | LCC | PM108DZ | LM108D | CERAMIC |
| OP27BZ | OP-27BD | CERAMIC | PM108DZ/883 | LM108D/883B | CERAMIC |
| OP27BZ/883 | OP-27BD/883B | CERAMIC | PM108J | LM108T | TO-99 |
| OP27CJ | OP-27CT | TO-99 | PM108J/883 | LM108T/883B | TO-99 |
| OP27CJ/883 | OP-27CT/883B | TO-99 |  |  |  |
| OP27CZ | OP-27CD | CERAMIC | PM2108AQ | LH2108AD | CERAMIC |
| OP27CZ/883 | OP-27CD/883B | CERAMIC | PM2108AQ/883 | LH2108AD/883B | CERAMIC |
| OP27EP | OP-27EN | PLASTIC | PM2108Q | LH2108D | CERAMIC |
| OP27FP | OP-27FN | PLASTIC | PM2108Q/883 | LH2108D/883B | CERAMIC |
| OP27FS | OP-27FM | SO-8 |  |  |  |
| OP27GS | OP-27GM | SO-8 | OP207AY/883 | *RM4207BD/883B | CERAMIC |
| OP27GP | OP-27GN | PLASTIC | OP207AY | *RM4207BD | CERAMIC |
| OP37AJ | OP-37AT | TO-99 | OP227AY | *RM4227BD | CERAMIC |
| OP37AN/883 | OP-37AT/883B | TO-99 | OP227AY/883 | *RM4227BD/883B | CERAMIC |
| OP37AZ | OP-37AD | CERAMIC | OP227BY/883 | *RM4227BD/883B | CERAMIC |
| OP37AZ/883 | OP-37AD/883B | CERAMIC | OP227GY | *RC4227GN | PLASTIC |
| OP37BJ | OP-37BT | TO-99 |  |  |  |
| OP37BJ/883 | OP-37BT/883B | TO-99 |  |  |  |
| OP37BRC/883 | OP-37BL/883B | LCC |  |  |  |
| OP37BZ | OP-37BD | CERAMIC |  |  |  |
| OP37BZ/883 | OP-37BD/883B | CERAMIC |  |  |  |
| OP37CJ | OP-37CT | TO-99 |  |  |  |
| OP37CJ/883 | OP-37CT/883B | TO-99 |  |  |  |
| OP37CZ | OP-37CD | CERAMIC |  |  |  |
| OP37CZ/883 | OP-37CD/883B | CERAMIC | * Denotes functionally equivalent types. <br> NOTE: PMI"s OP207/227 contains two die in a 14 -pin package Raytheon's $4207 / 4227$ is a monolithic IC in an 8 -pin package. |  |  |
| OP37EP | OP-37EN | PLASTIC |  |  |  |
| OP37FP | OP-37FN | PLASTIC |  |  |  |

General Purpose Operational Amplifier Cross Reference

| Raytheon | PMI | FSC | AMD | Motorola | National | RCA | Signetics | T.I. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LH2101A <br> LH2111 <br> LM101A <br> LM111 <br> LM124 |  | $\mu \mathrm{A} 101 \mathrm{~A}$ <br> $\mu \mathrm{A} 111$ <br> $\mu \mathrm{A} 124$ | LH2101A <br> LH2111 <br> LM101A <br> LM111 <br> LM124 | LM101A <br> LM111 <br> LM124 | LH2101A <br> LH2111 <br> LM101A <br> LM111 <br> LM124 | CA101A CA111 CA124 | LH2101A <br> LM101A <br> LM111 <br> LM124 | LM124 |
| LM139 <br> LM148 <br> LM301A <br> LM324 <br> LM339 | PM139 PM148 <br> PM339 | ~A139 <br> $\mu \mathrm{A} 148$ <br> $\mu \mathrm{A} 301 \mathrm{~A}$ <br> $\mu \mathrm{A} 324$ <br> $\mu \mathrm{A} 339$ | LM139 <br> LM148 <br> LM301A <br> LM324 <br> LM339 | LM139 <br> LM301A <br> LM324 <br> LM339 | LM139 <br> LM148 <br> LM301A <br> LM324 <br> LM339 | CA139 <br> CA301A <br> CA324 <br> CA339 | LM139 <br> LM148 <br> LM301A <br> LM324 <br> LM339 | LM139 <br> LM301A <br> LM324 <br> LM339 |
| LM348 <br> LM2900 <br> LM3900 <br> RC3403A <br> RC4136 | OP-09 | 山A348 <br> $\mu \mathrm{A} 2900$ <br> $\mu \mathrm{A} 3900$ <br> $\mu$ А3403 <br> $\mu \mathrm{A} 4136$ | LM348 | MC3403 | LM348 <br> LM2900 <br> LM3900 |  | LM348 | $\begin{aligned} & \text { LM348 } \\ & \text { LM3900 } \\ & \text { MC3403 } \\ & \text { RC4136 } \end{aligned}$ |
| RC4156 RC4157 <br> RC4558 RC4559 |  | $\mu \mathrm{A} 148^{*}$ <br> $\mu \mathrm{A} 148$ / <br> 348* <br> $\mu \mathrm{A} 4558$ <br> $\mu \mathrm{A} 4558^{*}$ |  | MC.4741 <br> MC4741* <br> MC4558 <br> MC4558* | $\begin{aligned} & \text { LM348* } \\ & \text { LM348* } \end{aligned}$ |  |  | LM $348^{*}$ LM348* <br> RC4558 RC4559 |
| RC4741N <br> RM4741D <br> RC5532 <br> RC5532A <br> RC5534 |  |  |  | $\begin{aligned} & \text { MC3-4741-5 } \\ & \text { MC1-4741-2 } \end{aligned}$ |  |  | NE5532 <br> NE5532A <br> NE5534 | NE5532 NE5532A NE5534 |
| $\begin{aligned} & \text { RC5534A } \\ & \text { RC741 } \\ & \text { RC747 } \\ & \text { RC747S } \end{aligned}$ | $\begin{aligned} & \mathrm{OP}-02 \\ & \mathrm{OP}-04 \\ & \mathrm{OP}-04 \end{aligned}$ | $\mu \mathrm{A} 741$ $\mu A 747$ $\mu \mathrm{A} 747$ |  | $\begin{aligned} & \text { MC1741 } \\ & \text { MC1747 } \end{aligned}$ | $\begin{array}{\|l\|l} \text { LM741 } \\ \text { LM747 } \\ \text { LM747 } \end{array}$ | $\begin{aligned} & \text { CA741 } \\ & \text { CA747 } \end{aligned}$ | $\begin{aligned} & \text { NE5534A } \\ & \text { CA741 } \\ & \text { CA747 } \end{aligned}$ | NE5534A |

[^1]Data Conversion Cross Reference

| Raythen | PMII | AMD | Motorola | NSC | Devices | Analog Power | Micro- <br> Datel |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DAC-08AD | DAC-08AQ | AMDAC-08AQ | MC1408L8 | DAC-08AQ | $\begin{aligned} & \text { AD-1508- } \\ & \text { 9D } \end{aligned}$ | MP-7523* | DAC-IC8BC* |
| DAC-08D | DAC-08Q | AMDAC-08Q |  | DAC-08Q | $\begin{aligned} & \text { AD-1508- } \\ & 9 D \end{aligned}$ | MP-7523* | DAC-IC8BC* |
| DAC-08ED | DAC-08EQ | AMDAC-08EQ |  | DAC-08EQ | $\begin{aligned} & \text { AD-1408- } \\ & \text { 8D } \end{aligned}$ | MP-7523* | DAC-IC8UP* |
| DAC-08EN | DAC-08EP | AMDAC-08EN |  | DAC-08EP |  |  | DAC-IC8UP* |
| DAC-08CN | DAC-08CP | AMDAC-08CN | MC1408P6 | DAC-08CP |  |  | DAC-IC8UP* |
| DAC-10BD | DAC-10BX |  |  | $\begin{aligned} & \text { DAC-1020 } \\ & \text { LD* } \end{aligned}$ | $\begin{gathered} \text { AD7520/ } \\ 30 / 33^{*} \end{gathered}$ | $\begin{gathered} \text { MP-7520/ } \\ 30 / 33^{*} \end{gathered}$ | DAC- HF10BMM ${ }^{*}$ |
| DAC-10CD | DAC-10CX |  |  | $\begin{aligned} & \text { DAC-1021/ } \\ & \text { 22LD8* } \end{aligned}$ | $\begin{gathered} \text { AD7520/ } \\ 30 / 33^{*} \end{gathered}$ | $\begin{gathered} \text { MP-7520/ } \\ 30 / 33^{*} \end{gathered}$ | DAC- HF10BMM ${ }^{*}$ |
| DAC-10FD | DAC-10FX |  |  | $\begin{aligned} & \text { DAC-1020 } \\ & \text { LCN* }^{*} \end{aligned}$ | $\begin{gathered} \text { AD7520/ } \\ 30 / 33^{*} \end{gathered}$ | $\begin{gathered} \text { MP-7520 } \\ 30 / 33^{*} \end{gathered}$ | DAC-HF10BMC* |
| DAC-10GD | DAC-10GX |  |  | $\begin{aligned} & \text { DAC-1021/ } \\ & \text { 22LCN* } \end{aligned}$ | $\begin{gathered} \text { AD7520/ } \\ 30 / 33^{*} \end{gathered}$ | $\begin{aligned} & \text { MP-7520/ } \\ & 30 / 33^{*} \end{aligned}$ | DAC-HF10BMC* |
| DAC- 6012AMD |  | AM6012ADM |  | $\begin{aligned} & \text { DAC-1220 } \\ & \text { LD* } \end{aligned}$ | AD6012ADM | $\begin{aligned} & \text { MP-7531/ } \\ & 41^{*} \end{aligned}$ | DAC-HF12BMM* |
| DAC-6012MD | DAC-312 BR* | AM6012DM |  | $\begin{aligned} & \text { DAC-1221/ } \\ & \text { 22LD** } \end{aligned}$ | AD6012DM | $\begin{aligned} & \text { MP-7531/ } \\ & 41^{*} \end{aligned}$ | DAC- HF12BMM* |
| DAC-6012ACN |  | AM6012ADC |  | $\begin{aligned} & \text { DAC-1220 } \\ & \text { LCN** } \end{aligned}$ | AD6012ADC | $\begin{aligned} & \text { MP-7531/ } \\ & 41^{*} \end{aligned}$ | DAC- HF12BMC* |
| DAC-6012CN | DAC-312FR* | AM6012DC |  | $\begin{aligned} & \text { DAC-1221/ } \\ & \text { 22LCN* } \end{aligned}$ | AD6012DC | $\begin{aligned} & \text { MP-7531/ } \\ & 41^{*} \end{aligned}$ | DAC- HF12BMC* |
| DAC-8565DS* |  |  |  | MC3412L | $\begin{aligned} & \text { DAC-1208 } \\ & \text { AD-I* } \end{aligned}$ | AD565JD/ BIN |  |
| DAC-8565JS* |  |  |  | MC3412L | $\begin{gathered} \text { DAC-1280 } \\ \text { HCD-I* } \end{gathered}$ | AD565JD/ BIN |  |
| DAC-8565SS* |  |  |  |  | $\begin{gathered} \text { DAC-1280 } \\ \text { HCD-I* } \end{gathered}$ | $\begin{aligned} & \text { AD565SD/ } \\ & \text { BIN } \end{aligned}$ |  |

*Functional Equivalent

## Special Functions Cross Reference

| Raytheon | Teledyne | Analog Devices | EXAR | Motorola | Datel | Burr Brown |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RC4151 | 4780* | AD451* | XR4151 |  | VFQ-1C* | VFC-32KF* |
| RC4152 | 4781* | AD452* | XR4151* |  | VFQ-2C* | VFC-42BP* |
| RC4153 | 4782* | AD537* |  |  | VFQ-3C* | VFC-52BP* |
| RC4200/A |  | AD539* |  | MC1494* |  |  |
|  |  |  |  |  |  | 4205K* |
| XR2207 |  |  | XR2207 |  |  |  |
| XR2211 |  |  | XR2211 |  |  |  |
| RC4444 |  |  |  | MC3416 |  |  |

*Functional Equivalent

Voltage Regulator and Voltage Reference Cross Reference

| Raytheon | EXAR | Maxim | T.I. | Analog Devices | Motorola | NSC |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| REF-01 <br> REF-01A <br> REF-01C <br> REF-01D <br> REF-01E <br> REF-01H | REF-01 <br> REF-01A <br> REF-01C <br> REF-01D <br> REF-01E <br> REF-01H |  | MP-5501 <br> MP-5501A <br> MP-5501C <br> MP-5501D <br> MP-5501E <br> MP-5501H | AD581* <br> AD581* <br> AD581* <br> AD581* <br> AD581* <br> AD581* | MC1504AU10* <br> MC1404U10* MC1404U10* <br> MC1404AU10* | $\begin{aligned} & \text { LHOO70-0* } \\ & \text { LH0070-1* } \\ & \text { LH0070-2* } \end{aligned}$ |
| REF-02 <br> REF-02A <br> REF-02C <br> REF-02D <br> REF-02E <br> REF-02H | REF-02 <br> REF-02A <br> REF-02C <br> REF-02D <br> REF-02E <br> REF-02H |  | MP-5502 <br> MP-5502A <br> MP-5502C <br> MP-5502D <br> MP-5502E <br> MP-5502H |  | MC1504AU5* <br> MC1404U5* MC1404U5* <br> MC1404AU5* | LM136-5.0* LM136A-5.0* LM336-5.0* LM336-5.0* LM336A-5.0* |
| $\begin{aligned} & \text { RC4190 } \\ & \text { RC4193 } \\ & \text { RC4391 } \\ & \text { RC4194 } \\ & \text { RC4195 } \end{aligned}$ | XR4194CN <br> XR4195CP | $\begin{aligned} & \text { MAX630* } \\ & \text { MAX630* } \\ & \text { MAX634* } \end{aligned}$ |  |  | $\begin{aligned} & \text { MC1468/ } \\ & \text { MC1568* } \end{aligned}$ | LM325/326* |

[^2]
# Section 2 <br> <br> Product Selection Guide 

 <br> <br> Product Selection Guide}

## Precision Operational Amplifiers

Input Offset Voltage Selection Table by Package Type $\left(+25^{\circ} \mathrm{C}\right.$ limits, in microvolts )

| Part <br> Type | Plastic <br> Dip (N) | SOIC (M) | Ceramic <br> Dip (D) | Leadless <br> Chip <br> Carrier (L) | Metal <br> Can <br> TO-99 (T) |
| :--- | :---: | :---: | :---: | :---: | :---: |
| RC4077 | $\pm 10$ | $\pm 25$ | $\pm 10$ | $\pm 10$ | $\pm 10$ |
| RC4097 | $\pm 15$ | $\pm 25$ | $\pm 15$ |  | $\pm 15$ |
| RC4207* | $\pm 75$ |  | $\pm 75$ |  | $\pm 75$ |
| RC4227* | $\pm 75$ |  | $\pm 30$ |  | $\pm 25$ |
| RC4277* | $\pm 30$ |  | $\pm 25$ | $\pm 25$ | $\pm 25$ |
| OP-07 | $\pm 75$ | $\pm 75$ | $\pm 25$ | $\pm 25$ | $\pm 25$ |
| OP-27 | $\pm 25$ | $\pm 25$ | $\pm 25$ | $\pm 25$ | $\pm 25$ |
| OP-37 | $\pm 25$ | $\pm 25$ | $\pm 25$ | $\pm 25$ | $\pm 25$ |
| OP-47 | $\pm 25$ | $\pm 25$ | $\pm 25$ | $\pm 25$ | $\pm 15$ |
| OP-77 | $\pm 25$ | $\pm 60$ | $\pm 25$ | $\pm 50$ |  |
| LT1001 | $\pm 25$ | $\pm 25$ | $\pm 15$ |  | $\pm 50$ |
| LT-1012 | $\pm 50$ |  |  | $\pm 500$ | $\pm 500$ |
| LM108 |  |  |  | $\pm 500$ |  |
| LH2108* |  |  |  | $\pm 50$ |  |

[^3]
## Precision Operational Amplifiers

| Type | Description | Electrical Characteristics (min/max except *) |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & V_{\text {os }} \\ & (\mu V) \end{aligned}$ | $\begin{aligned} & \mathrm{TCV} \\ & \left(\mu \mathrm{~V} /{ }^{\circ} \mathrm{C}\right) \end{aligned}$ | $\begin{aligned} & I_{0} \\ & (n A) \end{aligned}$ | $\text { ( } \mathrm{I} A$ | CMRR (dB) | $\begin{aligned} & \text { Gain } \\ & (V / \mu V) \end{aligned}$ | $\begin{aligned} & \mathrm{I}_{\mathrm{s}} \mathrm{~A} \\ & \mathrm{~m}^{2} \end{aligned}$ |
| RC4077A RC4077E RC4077F RM4077A | Ultra Low $\mathrm{V}_{\text {os }}$ | $\begin{aligned} & 10 \\ & 25 \\ & 60 \\ & 10 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.3 \\ & 0.6 \\ & 0.3 \end{aligned}$ | $\begin{aligned} & 1.5 \\ & 1.5 \\ & 2.8 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & \pm 2.0 \\ & \pm 2.0 \\ & \pm 2.8 \\ & \pm 1.5 \end{aligned}$ | $\begin{aligned} & 120 \\ & 120 \\ & 116 \\ & 120 \end{aligned}$ | $\begin{aligned} & \hline 5 \\ & 5 \\ & 2 \\ & 5 \end{aligned}$ | $\begin{aligned} & 1.67 \\ & 1.67 \\ & 1.67 \\ & 1.67 \end{aligned}$ |
| $\begin{aligned} & \text { RC4097A } \\ & \text { RC4097E } \\ & \text { RC4097F } \\ & \text { RV4097E } \\ & \text { RV4097F } \\ & \text { RM4097A } \end{aligned}$ | Low I , Low Power | $\begin{aligned} & 15 \\ & 25 \\ & 60 \\ & 25 \\ & 60 \\ & 15 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.6 \\ & 1.2 \\ & 0.6 \\ & 1.2 \\ & 0.3 \\ & \hline \end{aligned}$ | 0.1 0.1 0.15 0.1 0.15 0.1 | $\begin{aligned} & \pm 0.1 \\ & \pm 0.1 \\ & \pm 0.15 \\ & \pm 0.1 \\ & \pm 0.15 \\ & \pm 0.1 \end{aligned}$ | $\begin{aligned} & 120 \\ & 120 \\ & 110 \\ & 120 \\ & 110 \\ & 120 \\ & \hline \end{aligned}$ | $\begin{aligned} & 1.0 \\ & 1.0 \\ & 0.6 \\ & 1.0 \\ & 0.6 \\ & 1.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.6 \\ & 0.6 \\ & 0.6 \\ & 0.6 \\ & 0.6 \\ & 0.6 \\ & \hline \end{aligned}$ |
| $\begin{aligned} & \text { RC4207F } \\ & \text { RC4207G } \\ & \text { RM4207B } \end{aligned}$ | Dual Low Noise | $\begin{gathered} 75 \\ 150 \\ 75 \\ \hline \end{gathered}$ | $\begin{aligned} & 1.3 \\ & 0.7^{*} \\ & 1.3 \\ & \hline \end{aligned}$ | $\begin{array}{r} 5 \\ 10 \\ 5 \end{array}$ | $\begin{array}{r}  \pm 5 \\ \pm 10 \\ \pm 5 \\ \hline \end{array}$ | $\begin{array}{r} 100 \\ 94 \\ 100 \\ \hline \end{array}$ | $\begin{gathered} 0.4 \\ 0.25 \\ 0.4 \\ \hline \end{gathered}$ | $\begin{aligned} & 6.67 \\ & 8.0 \\ & 6.67 \\ & \hline \end{aligned}$ |
| $\begin{aligned} & \hline \text { RC4227F } \\ & \text { RC4227G } \\ & \text { RM4227B } \end{aligned}$ | Dual Low Noise | $\begin{gathered} 75 \\ 150 \\ 75 \\ \hline \end{gathered}$ | $\begin{aligned} & 1.3 \\ & 0.4^{*} \\ & 1.3 \end{aligned}$ | $\begin{aligned} & 10 \\ & 15 \\ & 10 \end{aligned}$ | $\begin{aligned} & \pm 15 \\ & \pm 25 \\ & \pm 15 \end{aligned}$ | $\begin{aligned} & 104 \\ & 100 \\ & 104 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.5 \\ & 0.4 \\ & 0.5 \end{aligned}$ | $\begin{aligned} & 6.67 \\ & 8.0 \\ & 6.67 \\ & \hline \end{aligned}$ |
| RC4277E RC4277F RV4277E RV4277F RM427A | Dual Low $\mathrm{V}_{\text {os }}$ | $\begin{aligned} & 30 \\ & 75 \\ & 30 \\ & 75 \\ & 30 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 1.0 \\ & 0.3 \\ & 1.0 \\ & 0.3 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 5.0 \\ & 3.0 \\ & 5.0 \\ & 3.0 \end{aligned}$ | $\begin{aligned} & \pm 3.0 \\ & \pm 5.0 \\ & \pm 3.0 \\ & \pm 5.0 \\ & \pm 3.0 \end{aligned}$ | $\begin{aligned} & 120 \\ & 110 \\ & 120 \\ & 110 \\ & 120 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5.0 \\ & 2.5 \\ & 5.0 \\ & 2.5 \\ & 5.0 \end{aligned}$ | $\begin{aligned} & 5.5 \\ & 5.5 \\ & 5.5 \\ & 5.5 \\ & 5.5 \end{aligned}$ |
| LH2108A <br> LH2108 <br> L.M108A <br> LM108 | Low Noise | $\begin{gathered} 500 \\ 2000 \\ 500 \\ 2000 \\ \hline \end{gathered}$ | $\begin{aligned} & 5.0 \\ & 15 \\ & 5.0 \\ & 15 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \\ & 0.2 \\ & 0.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & \pm 2.0 \\ & \pm 2.0 \\ & \pm 2.0 \\ & \pm 2.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 96 \\ & 85 \\ & 96 \\ & 85 \\ & \hline \end{aligned}$ | $\begin{gathered} .04 \\ .025 \\ .04 \\ .025 \\ \hline \end{gathered}$ | $\begin{aligned} & \hline 0.4 \\ & 0.4 \\ & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ |
| LT1001AM <br> LT1001AC <br> LT1001C <br> LT1001M | Ultra Low $\mathrm{V}_{\text {os }}$ | $\begin{aligned} & 15 \\ & 25 \\ & 60 \\ & 60 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.6 \\ & 0.6 \\ & 1.0 \\ & 1.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 2.0 \\ & 3.8 \\ & 3.8 \\ & \hline \end{aligned}$ | $\begin{aligned} & \pm 2.0 \\ & \pm 2.0 \\ & \pm 4.0 \\ & \pm 4.0 \end{aligned}$ | $\begin{aligned} & 114 \\ & 114 \\ & 110 \\ & 110 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.45 \\ & 0.45 \\ & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 2.5 \\ & 2.67 \\ & 2.67 \\ & \hline \end{aligned}$ |
| $\begin{aligned} & \text { LT1012C } \\ & \text { LT1012M } \end{aligned}$ | Low I, Low Power | $\begin{aligned} & 50 \\ & 35 \\ & \hline \end{aligned}$ | $\begin{aligned} & 1.5 \\ & 1.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.15 \\ & 0.1 \\ & \hline \end{aligned}$ | $\begin{aligned} & \pm 0.15 \\ & \pm 0.1 \\ & \hline \end{aligned}$ | $\begin{array}{r} 110 \\ 114 \\ \hline \end{array}$ | $\begin{aligned} & 0.2 \\ & 0.3 \end{aligned}$ | $\begin{aligned} & 0.6 \\ & 0.6 \\ & \hline \end{aligned}$ |
| $\begin{aligned} & \hline \text { OP-07A } \\ & \text { OP-07 } \\ & \text { OP-07E } \\ & \text { OP-07C } \\ & \text { OP-07D } \\ & \hline \end{aligned}$ | Low $\mathrm{V}_{\text {os }}$ | $\begin{gathered} 25 \\ 75 \\ 75 \\ 150 \\ 150 \\ \hline \end{gathered}$ | $\begin{aligned} & 0.6 \\ & 1.3 \\ & 1.3 \\ & 1.8 \\ & 2.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 2.8 \\ & 3.8 \\ & 6.0 \\ & 6.0 \\ & \hline \end{aligned}$ | $\begin{array}{r}  \pm 2.0 \\ \pm 3.0 \\ \pm 4.0 \\ \pm 7.0 \\ \pm 12 \\ \hline \end{array}$ | $\begin{gathered} \hline 110 \\ 110 \\ 106 \\ 100 \\ 94 \\ \hline \end{gathered}$ | $\begin{aligned} & 0.3 \\ & 0.2 \\ & 0.2 \\ & 0.12 \\ & 0.12 \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.0 \\ & 4.0 \\ & 4.0 \\ & 5.0 \\ & 5.0 \\ & \hline \end{aligned}$ |
| $\begin{aligned} & \hline \text { OP-27A } \\ & \text { OP-27B } \\ & \text { OP-27C } \\ & \text { OP-27E } \\ & \text { OP-27F } \\ & \text { OP-27G } \\ & \hline \end{aligned}$ | Ultra-Low Noise | $\begin{gathered} \hline 25 \\ 60 \\ 100 \\ 25 \\ 60 \\ 100 \\ \hline \end{gathered}$ | $\begin{aligned} & 0.6 \\ & 1.3 \\ & 1.8 \\ & 0.6 \\ & 1.3 \\ & 1.8 \end{aligned}$ | $\begin{aligned} & 35 \\ & 50 \\ & 75 \\ & 35 \\ & 50 \\ & 75 \end{aligned}$ | $\begin{aligned} & \pm 40 \\ & \pm 55 \\ & \pm 80 \\ & \pm 40 \\ & \pm 55 \\ & \pm 80 \end{aligned}$ | $\begin{aligned} & 114 \\ & 106 \\ & 100 \\ & 114 \\ & 106 \\ & 100 \\ & \hline \end{aligned}$ | $\begin{aligned} & 1.0 \\ & 1.0 \\ & 0.7 \\ & 1.0 \\ & 1.0 \\ & 0.7 \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.67 \\ & 4.67 \\ & 5.67 \\ & 4.67 \\ & 4.67 \\ & 5.67 \\ & \hline \end{aligned}$ |
| $\begin{aligned} & \hline \text { OP-37A } \\ & \text { OP-37B } \\ & \text { OP-37C } \\ & \text { OP-37E } \\ & \text { OP-37F } \\ & \text { OP-37G } \\ & \hline \end{aligned}$ | Decompensated (AC Stable With $A V_{c L} \geq 5$ ) | 25 <br> 60 <br> 100 <br> 25 <br> 60 <br> 100 | $\begin{aligned} & \hline 0.6 \\ & 1.3 \\ & 1.8 \\ & 0.6 \\ & 1.3 \\ & 1.8 \\ & \hline \end{aligned}$ | $\begin{aligned} & 35 \\ & 50 \\ & 75 \\ & 35 \\ & 50 \\ & 75 \\ & \hline \end{aligned}$ | $\begin{aligned} & \pm 40 \\ & \pm 55 \\ & \pm 80 \\ & \pm 40 \\ & \pm 55 \\ & \pm 80 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 114 \\ & 106 \\ & 100 \\ & 114 \\ & 106 \\ & 100 \\ & \hline \end{aligned}$ | $\begin{aligned} & 1.0 \\ & 1.0 \\ & 0.7 \\ & 1.0 \\ & 1.0 \\ & 0.7 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 4.67 \\ & 4.67 \\ & 5.67 \\ & 4.67 \\ & 4.67 \\ & 5.67 \\ & \hline \end{aligned}$ |
| $\begin{aligned} & \text { OP-47A } \\ & \text { OP-47B } \\ & \text { OP-47C } \\ & \text { OP-47E } \\ & \text { OP-47F } \\ & \text { OP-47G } \end{aligned}$ | Decompensated (AC Stable With $\mathrm{AV}_{\mathrm{cL}} \geq 400$ ) | $\begin{gathered} 25 \\ 60 \\ 100 \\ 25 \\ 60 \\ 100 \end{gathered}$ | $\begin{aligned} & 0.6 \\ & 1.3 \\ & 1.8 \\ & 0.6 \\ & 1.3 \\ & 1.8 \end{aligned}$ | $\begin{aligned} & 35 \\ & 50 \\ & 75 \\ & 35 \\ & 50 \\ & 75 \end{aligned}$ | $\begin{aligned} & \pm 40 \\ & \pm 55 \\ & \pm 80 \\ & \pm 40 \\ & \pm 55 \\ & \pm 80 \end{aligned}$ | $\begin{aligned} & 114 \\ & 106 \\ & 100 \\ & 114 \\ & 106 \\ & 100 \end{aligned}$ | $\begin{aligned} & 1.0 \\ & 1.0 \\ & 0.7 \\ & 1.0 \\ & 1.0 \\ & 0.7 \end{aligned}$ | $\begin{aligned} & 4.67 \\ & 4.67 \\ & 5.67 \\ & 4.67 \\ & 4.67 \\ & 5.67 \end{aligned}$ |
| $\begin{aligned} & \text { OP-77A } \\ & \text { OP-77B } \\ & \text { OP-77E } \\ & \text { OP-77F } \\ & \text { OP-77G } \end{aligned}$ | Low Vos | 25 60 25 60 100 | $\begin{aligned} & 0.3 \\ & 0.6 \\ & 0.3 \\ & 0.6 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 1.5 \\ & 2.8 \\ & 1.5 \\ & 2.8 \\ & 2.8 \end{aligned}$ | $\begin{aligned} & \pm 2.0 \\ & \pm 2.8 \\ & \pm 2.0 \\ & \pm 2.8 \\ & \pm 2.8 \end{aligned}$ | $\begin{aligned} & 120 \\ & 116 \\ & 120 \\ & 116 \\ & 116 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5.0 \\ & 2.0 \\ & 5.0 \\ & 2.0 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 2.0 \\ & 2.0 \\ & 2.0 \\ & 2.0 \end{aligned}$ |


| Slew (V/ $\mu \mathrm{S}$ ) | $\begin{aligned} & \text { GBW* } \\ & (\mathrm{mHz}) \end{aligned}$ | $\begin{gathered} \text { Noise** } \\ (\mathrm{nV} / \sqrt{ } \mathrm{Hz}) \end{gathered}$ | Packages |  |  |  |  | Temperature Range |  |  | $\begin{gathered} \text { Mil-Std } \\ \text { 883/B } \\ \text { Availability } \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} \text { M } \\ \text { solc } \end{gathered}$ | $\stackrel{\mathrm{D}}{\mathrm{CDIP}}$ | $\begin{gathered} \mathbf{N} \\ \mathbf{P D I P} \end{gathered}$ | $\begin{gathered} \mathrm{T} \\ \text { TO-99 } \end{gathered}$ | $\mathrm{LC}$ | $\begin{aligned} & -55^{\circ} \text { to } \\ & +125^{\circ} \end{aligned}$ | $\begin{aligned} & -25^{\circ} \text { to } \\ & +85^{\circ} \end{aligned}$ | $\begin{array}{r} 0^{\circ}+0 \\ +70^{\circ} \end{array}$ |  |
| $\begin{aligned} & 0.3 \\ & 0.3 \\ & 0.3 \\ & 0.3 \end{aligned}$ | $\begin{aligned} & 0.8 \\ & 0.8 \\ & 0.8 \\ & 0.8 \end{aligned}$ | $\begin{aligned} & 18 \\ & 18 \\ & 20 \\ & 18 \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & x \\ & x \\ & x \\ & x \end{aligned}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \\ & \mathrm{x} \end{aligned}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \\ & \mathrm{X} \end{aligned}$ | X | X | $\begin{aligned} & \hline x \\ & \mathbf{x} \\ & \bar{x} \end{aligned}$ | $\underset{\mathrm{X}}{\mathrm{X}}$ | X |
| $\begin{aligned} & 0.3 \\ & 0.3 \\ & 0.3 \\ & 0.3 \\ & 0.3 \\ & 0.3 \end{aligned}$ | $\begin{aligned} & 0.8 \\ & 0.8 \\ & 0.8 \\ & 0.8 \\ & 0.8 \\ & 0.8 \end{aligned}$ | $\begin{aligned} & 30 \\ & 30 \\ & 30 \\ & 30 \\ & 30 \\ & 30 \\ & \hline \end{aligned}$ | X X | $\begin{aligned} & x \\ & \mathbf{x} \\ & \mathbf{x} \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \\ & \mathrm{x} \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \hline \end{aligned}$ |  | X | $\stackrel{x}{\mathrm{x}}$ | X X X | X |
| $\begin{aligned} & 0.3 \\ & 0.3 \\ & 0.3 \\ & \hline \end{aligned}$ | $\begin{array}{r} 1.5 \\ 1.5 \\ 1.5 \\ \hline \end{array}$ | $\begin{aligned} & 10.3^{\star} \\ & 10.3^{\star} \\ & 10.3^{\star} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & x \\ & x \\ & x \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \end{aligned}$ |  |  | X |  | X $\times$ | X |
| $\begin{aligned} & 2.7 \\ & 2.7 \\ & 2.7 \end{aligned}$ | $\begin{aligned} & 8.0 \\ & 8.0 \\ & 8.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 3.8^{*} \\ & 3.8^{*} \\ & 3.8^{*} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \mathrm{x} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \hline \end{aligned}$ | $\begin{aligned} & x \\ & x \end{aligned}$ |  |  | X |  | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | X |
| $\begin{aligned} & 0.3 \\ & 0.3 \\ & 0.3 \\ & 0.3 \\ & 0.3 \end{aligned}$ | $\begin{array}{r} 1.5 \\ 1.5 \\ 1.5 \\ 1.5 \\ 1.5 \\ \hline \end{array}$ | $\begin{aligned} & 10.3^{*} \\ & 103^{\star} \\ & 10.3^{\star} \\ & 10.3^{*} \\ & 10.3^{*} \end{aligned}$ |  | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \\ & \mathrm{x} \end{aligned}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \end{aligned}$ |  |  | X | $\stackrel{x}{x}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | X |
| $\begin{aligned} & 0.3 \\ & 0.3 \\ & 0.3 \\ & 0.3 \end{aligned}$ | $\begin{aligned} & 1.0 \\ & 1.0 \\ & 1.0 \\ & 1.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 30 \\ & 30 \\ & 30 \\ & 30 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ |  | $\begin{aligned} & X \\ & X \\ & \hline \end{aligned}$ | $\begin{aligned} & X \\ & X \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline x \\ & x \\ & x \\ & x \\ & \hline \end{aligned}$ |  |  | $\begin{aligned} & \hline x \\ & x \\ & x \\ & x \\ & \hline \end{aligned}$ |
| $\begin{aligned} & 0.3 \\ & 0.3 \\ & 0.3 \\ & 0.3 \end{aligned}$ | $\begin{aligned} & 0.8 \\ & 0.8 \\ & 0.8 \\ & 0.8 \\ & \hline \end{aligned}$ | $\begin{aligned} & 18 \\ & 18 \\ & 18 \\ & 18 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \\ & \mathrm{x} \\ & \mathrm{x} \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & x \\ & x \\ & x \\ & x \\ & X \\ & \hline \end{aligned}$ | X | X |  |  | X |
| $\begin{aligned} & 0.3 \\ & 0.3 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.8 \\ & 0.8 \end{aligned}$ | $\begin{aligned} & 30 \\ & 30 \\ & \hline \end{aligned}$ |  |  | X | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \\ & \hline \end{aligned}$ |  | X |  | X | X |
| 0.3 0.3 0.3 0.3 0.3 | $\begin{aligned} & 0.5 \\ & 0.5 \\ & 0.5 \\ & 0.5 \\ & 0.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 18 \\ & 18 \\ & 18 \\ & 20 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \\ & \mathrm{x} \\ & \mathrm{x} \\ & \mathrm{x} \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline x \\ & x \\ & x \\ & x \\ & x \\ & x \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \end{aligned}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \end{aligned}$ |  | X <br> X <br> X | $\begin{aligned} & \mathrm{x} \\ & \mathrm{X} \end{aligned}$ |
| 2.8 2.8 2.8 2.8 2.8 2.8 | $\begin{aligned} & 8.0 \\ & 8.0 \\ & 8.0 \\ & 8.0 \\ & 8.0 \\ & 8.0 \end{aligned}$ | $\begin{aligned} & 5.5 \\ & 5.5 \\ & 8.0 \\ & 5.5 \\ & 5.5 \\ & 8.0 \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{x} \\ & \mathrm{X} \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \\ & \mathrm{x} \\ & \mathrm{x} \\ & \mathrm{x} \\ & \mathrm{x} \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \\ & \mathrm{x} \end{aligned}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \\ & \mathrm{x} \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathbf{x} \\ & \mathrm{X} \\ & \hline \end{aligned}$ | X X X | X $\mathbf{X}$ X |
| $\begin{aligned} & 17 \\ & 17 \\ & 17 \\ & 17 \\ & 17 \\ & 17 \\ & \hline \end{aligned}$ | $\begin{aligned} & 63 \\ & 63 \\ & 63 \\ & 63 \\ & 63 \\ & 63 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5.5 \\ & 5.5 \\ & 8.0 \\ & 5.5 \\ & 5.5 \\ & 8.0 \end{aligned}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \\ & \mathrm{x} \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline x \\ & x \\ & x \\ & x \\ & x \\ & x \\ & x \\ & \hline \end{aligned}$ | $\begin{aligned} & x \\ & x \\ & x \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \hline \end{aligned}$ |  | X X X |
| $\begin{aligned} & 50 \\ & 50 \\ & 50 \\ & 50 \\ & 50 \\ & 50 \\ & \hline \end{aligned}$ | $\begin{aligned} & 70 \\ & 70 \\ & 70 \\ & 70 \\ & 70 \\ & 70 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5.5 \\ & 5.5 \\ & 8.0 \\ & 5.5 \\ & 5.5 \\ & 8.0 \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline x \\ & x \\ & x \\ & x \\ & x \\ & x \\ & x \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | $X$ $X$ $X$ $X$ |
| $\begin{aligned} & 0.3 \\ & 0.3 \\ & 0.3 \\ & 0.3 \\ & 0.3 \end{aligned}$ | $\begin{aligned} & 0.6 \\ & 0.6 \\ & 0.6 \\ & 0.6 \\ & 0.6 \end{aligned}$ | $\begin{aligned} & 18 \\ & 18 \\ & 18 \\ & 20 \\ & 20 \end{aligned}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{X} \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \\ & \mathrm{x} \\ & \mathrm{x} \end{aligned}$ | $\begin{aligned} & x \\ & \mathbf{x} \\ & \text { x } \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \\ & \mathrm{x} \\ & \mathrm{x} \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \end{aligned}$ | X | $\begin{aligned} & \hline X \\ & X \end{aligned}$ |

** 10 Hz

## Audio and General Purpose Operational Amplifiers

Single Operational Amplifiers

| Type | Description | Maximum Input Specifications @ 25․․ |  |  | Typ ${ }^{1}$ Unity Gain BW (MHz) | Typ. Slew Rate (V/ $\mu \mathrm{S}$ ) | Temp ${ }^{2}$Range | Available Packages |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Offset Voltage (mV) | OffsetCurrent(nA) | Bias <br> Current <br> (nA) |  |  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  | D | $L$ | M | N | T |
| LM101A LM301A | General Purpose with Improved Input Characteristics | $\begin{aligned} & 2.0 \\ & 7.5 \end{aligned}$ | $\begin{aligned} & 10 \\ & 50 \end{aligned}$ | $\begin{gathered} 75 \\ 250 \end{gathered}$ | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ | $\begin{aligned} & 0.5 \\ & 0.5 \end{aligned}$ | $\begin{aligned} & M \\ & C \end{aligned}$ | X |  |  | X | X |
| RC741 | General Purpose, Internal Comp | 6.0 | 200 | 500 | 1.0 | 0.5 | C | X |  |  | X | X |
| RC5534 | High Performance, Low Noise | 4.0 | 300 | 1500 | 10 | 13 | C |  |  |  | X |  |
| RM5534 |  | 2.0 | 200 | 800 | 10 | 13 | M | X |  |  |  | X |
| RC5534A ${ }^{3}$ |  | 4.0 | 300 | 1500 | 10 | 13 | C |  |  |  | X |  |
| RM5534A ${ }^{3}$ |  | 2.0 | 200 | 800 | 10 | 13 | M | X |  |  |  | X |
| LF156 | JFET Input |  |  |  |  |  | M | $x$ | X |  |  | X |

Notes:

1. Gain bandwidth product for 5534/A series and closed loop bandwidth for OP series.
2. Operating Temperature Range: $\mathrm{M}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C} ; \mathrm{C}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$.
3. RM/RC5534A guarantees maximum input noise specification.

Dual Operational Amplifiers

| Type | Description | Maximum Input Specifications @ 25․ |  |  | Typ ${ }^{1}$ Unity Gain BW (MHz) | Typ. Slew Rate (V/ $\mu \mathrm{S}$ ) | Temp ${ }^{2}$Range | Available Packages |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Offset Voltage (mV) |  |  |  |  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  | D | L | M | N | T |
| LH2101A | High Performance | 2 | 10 | 75 |  | 10 |  | X |  |  |  |  |
| $\begin{aligned} & \text { RC747 } \\ & \text { RM747 } \end{aligned}$ | Dual 741 | $\begin{aligned} & 6 \\ & 5 \end{aligned}$ | $\begin{aligned} & 200 \\ & 200 \\ & \hline \end{aligned}$ | $\begin{array}{r} 500 \\ 500 \\ \hline \end{array}$ | $\begin{aligned} & 1 \\ & 1 \end{aligned}$ | $\begin{aligned} & 0.5 \\ & 0.5 \end{aligned}$ | $\begin{aligned} & \mathrm{C} \\ & \mathrm{M} \end{aligned}$ | X |  |  | X | X |
| $\begin{aligned} & \text { RC4558 } \\ & \text { RM4558 } \end{aligned}$ | Wideband 741 | $\begin{aligned} & 6 \\ & 5 \end{aligned}$ | $\begin{aligned} & 200 \\ & 200 \end{aligned}$ | $\begin{aligned} & 500 \\ & 500 \end{aligned}$ | $\begin{aligned} & 3 \\ & 3 \end{aligned}$ | $\begin{aligned} & 1 \\ & 1 \end{aligned}$ | $\begin{aligned} & \mathrm{C} \\ & \mathrm{M} \end{aligned}$ | X |  | X | X | X |
| $\begin{aligned} & \text { RC4559 } \\ & \text { RM4559 } \end{aligned}$ | High Performance | $\begin{aligned} & 6 \\ & 5 \end{aligned}$ | $\begin{aligned} & 100 \\ & 100 \\ & \hline \end{aligned}$ | $\begin{aligned} & 250 \\ & 250 \end{aligned}$ | $\begin{aligned} & 4(3) \\ & 4(3) \end{aligned}$ | $\begin{aligned} & 2(1,5) \\ & 2(1,5) \end{aligned}$ | $\begin{aligned} & \mathrm{C} \\ & \mathrm{M} \end{aligned}$ | X |  | X | X | X |
| RC5532 <br> RM5532 <br> RC5532A ${ }^{3}$ <br> RM5532A ${ }^{3}$ | High Performance, Low Noise | 4 2 4 2 | $\begin{aligned} & 150 \\ & 100 \\ & 150 \\ & 100 \end{aligned}$ | $\begin{aligned} & 800 \\ & 400 \\ & 800 \\ & 400 \end{aligned}$ | $\begin{aligned} & 10 \\ & 10 \\ & 10 \\ & 10 \end{aligned}$ | 8 8 8 8 | $\begin{aligned} & \mathrm{C} \\ & \mathrm{M} \\ & \mathrm{C} \\ & \mathrm{M} \end{aligned}$ | $\begin{aligned} & x \\ & x \end{aligned}$ |  |  | X $X$ | X |

Notes:

1. Gain bandwidth product for 5532A series.
2. Operating Temperature Range: $\mathrm{M}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C} ; \mathrm{C}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$.
3. RM/RC5532A guarantees maximum input noise specification.
( ) Denotes guaranteed specifications.
Package Codes:
D = Ceramic DIP
L = Leadless Chip Carrier
M = Plastic SOIC
$N=$ Plastic DIP
T = Metal Can (TO-99)

## Audio and General Purpose Operational Amplifiers Quad Operational Amplifiers

| Type | Description | Maximum Input Specifications @ $25^{\circ} \mathrm{C}$ |  |  | Typ Unity Gain BW (MHz) | Typ. <br> Slew <br> Rate (V/ $\mu \mathrm{S}$ ) | Temp ${ }^{1}$ Range | Avallable Packages |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Offset Voltage (mV) | Offset Current (nA) |  |  |  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  | D | L | M | N | T |
| $\begin{aligned} & \text { RM4741 } \\ & \text { RC4741 } \end{aligned}$ | 741 General Purpose | $\begin{aligned} & 3 \\ & 5 \end{aligned}$ | $\begin{aligned} & 30 \\ & 50 \end{aligned}$ | $\begin{aligned} & 200 \\ & 300 \end{aligned}$ | $\begin{aligned} & 3.5 \\ & 3.5 \end{aligned}$ | $\begin{aligned} & 1.6 \\ & 1.6 \end{aligned}$ | $\begin{aligned} & M \\ & C \end{aligned}$ | X |  |  | X |  |
| LM124 | Single Supply | 5 | 30 | 150 | 1 | - | M | X |  |  |  |  |
| LM148 | Low Power 741 | 5 | 25 | 100 | 1 | 0.5 | M | X |  |  |  |  |
| LM324 | Single Supply | 7 | 50 | 250 | 1 | - | C |  |  |  | X |  |
| LM348 | Low Power 741 | 6 | 50 | 200 | 1 | 0.5 | C |  |  |  | X |  |
| LM3900 | Current Mode, Single Supply | - | - | 200 | 2.5 | +.5/-20 | C |  |  |  | X |  |
| RC3403A | Ground Sensing | 6 | 50 | 500 | 1 | 1.2 | C |  |  |  | X |  |
| RC4136 <br> RM4136 | 741 General Purpose | $\begin{aligned} & 6 \\ & 4 \end{aligned}$ | $\begin{array}{r} 200 \\ 150 \\ \hline \end{array}$ | $\begin{aligned} & 500 \\ & 400 \\ & \hline \end{aligned}$ | $\begin{aligned} & 3 \\ & 3 \end{aligned}$ | $\begin{gathered} 1 \\ 1.5 \end{gathered}$ | $\begin{aligned} & \mathrm{C} \\ & \mathrm{M} \end{aligned}$ | X |  | X | X |  |
| RC4156 | High Performance | 5 | 50 | 300 | $\begin{gathered} 3.5 \\ (2.8) \\ \hline \end{gathered}$ | $\begin{gathered} 1.6 \\ (1.3) \\ \hline \end{gathered}$ | C |  |  | X | X |  |
| RM4156 |  | 3 | 30 | 200 | $\begin{array}{r} 3.5 \\ (2.8) \\ \hline \end{array}$ | $\begin{array}{r} 1.6 \\ (1.3) \\ \hline \end{array}$ | M | X |  |  |  |  |
| $\begin{aligned} & \text { RC4157 } \\ & \text { RM4157 } \end{aligned}$ | High Speed, Decompensated | $\begin{array}{r} 5 \\ 3 \\ \hline \end{array}$ | $\begin{aligned} & 50 \\ & 30 \\ & \hline \end{aligned}$ | $\begin{aligned} & 300 \\ & 200 \end{aligned}$ | $\begin{aligned} & 19(15) \\ & 19(15) \end{aligned}$ | $\begin{aligned} & 8(6.5) \\ & 8(6.5) \end{aligned}$ | $\begin{aligned} & \mathrm{C} \\ & \mathrm{M} \end{aligned}$ | X |  |  | X |  |

Notes:

1. Operating Temperature Range: $\mathrm{M}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C} ; \mathrm{C}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$.
( ) Denotes guaranteed specification.

Comparators


## Voltage References

| Device | Nominal Voltage Out | Typical Tempco (ppm/ ${ }^{\circ} \mathrm{C}$ ) | Temp. Range | Typical $\Delta V_{\text {out }}$ Over Temp. (\%) | Typical Line Reg. (\%/Volt) | Typical Load Reg. <br> (\%/mA) | Typical Load Current (mA) | Input Voltage Range (Voltage) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| REF-01A | 10.00 | 3.0 | Mil | . 06 | . 006 | . 005 | 15 | 12 to 40 |
| REF-01 | 10.00 | 10.0 | Mil | . 18 | . 006 | . 006 | 15 | 12 to 40 |
| REF-01C | 10.00 | 20.0 | Comm | . 14 | . 009 | . 006 | 15 | 12 to 40 |
| REF-01D | 10.00 | 70.0 | Comm | . 49 | . 012 | . 009 | 15 | 12 to 40 |
| REF-01E | 10.00 | 3.0 | Comm | . 02 | . 006 | . 005 | 15 | 12 to 40 |
| REF-01H | 10.00 | 10.0 | Comm | . 07 | . 006 | . 006 | 15 | 12 to 40 |
| REF-02A | 5.00 | 3.0 | Mil | . 06 | . 006 | . 005 | 15 | 7 to 40 |
| REF-02 | 5.00 | 10.0 | Mil | . 18 | . 006 | . 006 | 15 | 7 to 40 |
| REF-02C | 5.00 | 20.0 | Comm | . 14 | . 009 | . 006 | 15 | 7 to 40 |
| REF-02D | 5.00 | 70.0 | Comm | . 49 | . 012 | . 009 | 15 | 7 to 40 |
| REF-02E | 5.00 | 3.0 | Comm | . 02 | . 006 | . 005 | 15 | 7 to 40 |
| REF-02H | 5.00 | 10.0 | Comm | . 07 | . 006 | . 006 | 15 | 7 to 40 |

## Other Standard Linear Products

D/A Converters
DAC-08, 8-Bit Current Output DAC-10, 10-Bit Current Output DAC-4881, 12-Bit Complete DAC-4888, 8-Bit Complete DAC-8565, 12-Bit with Reference

V/F Converters
RC4151, Basic 100 kHz
RC4152, Low-Drift 100 kHz
RC4153, Precision 250 kHz
Voltage Regulators
RC4190, Low Power Switcher RC4191/92/93, Low Power Switcher RC4194, Dual Tracking Linear RC4195, Dual Tracking Linear RC4292, Negative Input RC4391, Inverting Switcher

Ground Fault Interrupters
LM1851, Industry Alternate Source
RC4143/4144, Standard GFI
RC4145, Low Power GFI

## Special Functions

RC4200, Analog Multiplier
RC4444, Cross-Point Array
RC4447, Pin-Diode Driver
RM3182, ARINC Bus Driver
XR-2207, Voltage-Controlled Oscillator
XR-2211, FSK Demodulator

## Section 3

## Quality \& Reliability

Quality is the measure of a device's conformance to its specifications, and reliability is the measure of the device's performance over time. The approach to maintaining and improving them must be systematic, because every phase of the manufacturing process has an impact on the final product.

## Reliability Concepts

Reliability is a measure of the life expectancy of a device, or to state it another way, the length of trouble-free performance that it can offer. There are various parameters of reliability, and these can be summarized by the curve shown in Figure 1.


Figure 1. Fallure vs. Time

As a device is manufactured, there are numerous random potential failure mechanisms built in. These potential failure mechanisms usually exhibit themselves under a relatively moderate stress level, and hence occur early in the life span of the device. This period is termed Infant Mortality. The period of early failures can be reduced through good manufacturing control and screening methods. The screening techniques detailed are typical of the types of stress tests to which a product lot is subjected in order to detect the failure modes and to eliminate the suspect devices from the production lot. The tests described in Tables 1, 2, 3, and 4 are designed to screen out infant mortality defects which normally arise from manufacturing processes.

The period of Random Failure represents the time when an occasional random failure mechanism can cause a device to fail. This period usually represents a long time with a very low device failure rate and is the major time frame of customer interest. The Wearout Failure period is the final period where the device literally wears out due to physical phenomenon that existed at the time of manufacture.

The infant mortality and random failures periods can be described through a series of mathematical equations and probability calculations. The probability of having a failure at a specific point in time can be expressed by the equation:

$$
P_{0}=e^{-x t}
$$

where:

$$
\begin{aligned}
& x=\text { the failure rate (failures per unit time) } \\
& t=\text { time }
\end{aligned}
$$

During the infant mortality period, " $x$ " is changing rapidly and does not become stable under the random failure period. The failure rate " $x$ " is usually expressed in \% failures per 1000 hours and is sometimes expressed as a mean time between failures (MTBF) through the expression:

$$
\text { MTBF }=\frac{1}{\text { Failure Rate }}
$$

Since the data for the failure rate calculations is derived from a sample of devices from a production lot, a confidence level number is usually stated for the failure rate. A $60 \%$ confidence level (CL) has become a common number. The confidence level is demonstrated by the distribution curve shown in Figure 2.


Figure 2. Frequency vs. Failure Rate

The failure rate " $x$ " is calculated by using a Chi square $\left(\chi^{2}\right)$ distribution through the equation:

$$
\chi=\frac{\chi^{2}(x \cdot 2 r+2)}{2 n t}
$$

where:
$x=100-\%$ CL/ 100
$r=$ number of rejects
$\mathrm{n}=$ total number of devices
$t=$ time
The number of failures over a period of time ( x ) is critical in determining an accurate failure rate number. If only device failures at room or operating temperatures were counted, it would take a large number of failures over a long period of time to gather sufficient data. Therefore, acceierated test methods using elevated temperatures are used. Temperature will accelerate the failures in a device and the increase can be expressed in a form of the Arrhenius equation which states that the reaction rate increases exponentially with temperature.

$$
R=R_{O} e \frac{-E}{k T}
$$

where:
$R=$ reaction rate as a function of time and temperature
$\mathrm{R}_{0}=$ constant related to temperature
T $=$ Kelvin temperature
$E=$ activation energy (electron volts)
When this equation is plotted, as shown in Figures 3 and 4, it can be used to determine the failure rate at temperatures other than the test temperature of the device.

## Reliability Program

The quality and reliability activity at Raytheon is a thorough and continuous activity. It starts with the initial design concepts and carries through to the finished product .

Reliability Engineering, working with the Design or Product Engineer, monitors the new device design or process through all stages of development and remains the full and final authority over the qualification status of all products. A facility will never ship a product to the customer


Figure 3. Normalized Time-Temperature Regressions for Various Activation Energy Values (1000/K)


Figure 4. Failure Rate (1000/K)
until it has been fully documented, released to manufacturing and formally approved by the Reliability Department.

Raytheon has established several RA Qualification plans which are used to approve a new device, process or manufacturing facility. Two of these plans are shown in Tables 5 and 6 for hermetic package devices and plastic package devices.

The Reliability Department continually monitors all product lines through product sampling, the Plastic Process Monitor and the QCI testing of JAN and other Hi-Rel products to evaluate failure modes and failure rates. The results from these tests are reviewed with Product and Production Engineering and any necessary corrective actions are taken.

## Table I. Group A Electrical Tests for Class B Devices. ${ }^{(1)}$


(1) The specific parameters to be included for tests in each subgroup shall be as specified in the applicable acquisition document. Where no parameters have been identified in a particular subgroup or test within a subgroup, no group $A$ testing is required for that subgroup or test to satisfy group $A$ requirements.
(2) The applicable tests required for group A testing (see 1/) may be conducted individually or combined into sets of tests, subgroups (as defined in Table I.), or sets of subgroups.
(3) The sample plan (quantity and accept number) for each test shall be 116/0.
(4) If any device in the sample fails any parameter in the test, subgroup, or set of tests/subgroups being sampled, each and every additional device in the (sub)lot represented by the sample shall be tested on the same test set-up for all parameters in that test, subgroup, or set of tests/subgroups for which the sample was selected, and all failed devices shall be removed from the (sub)lot for final acceptance of that test, subgroup, or set of tests/subgroups, as applicable.

Table 2 Group B Tests for Class $B^{(1)(2)}$

| Test | Mil-Std-883 |  | Quantity/ (Accept No.) or LTPD |
| :---: | :---: | :---: | :---: |
|  | Method | Condition |  |
| Subgroup $2^{(3)}$ <br> a. Resistance to solvents | 2015 |  | 4(0) |
| Subgroup 3 <br> a. Solderability ${ }^{(4)}$ | $\begin{gathered} 2022 \\ \text { or } \\ 2003 \end{gathered}$ | Soldering temperature of $245 \pm 5^{\circ} \mathrm{C}$ | 10 |
| Subgroup 4 <br> a. Internal visual and mechanical | 2014 |  | $\begin{gathered} 1 \text { device } \\ \text { (no failures) } \end{gathered}$ |
| Subgroup 5 <br> a. Bond strength ${ }^{(5)}$ <br> 1. Thermocompression <br> 2. Ulitrasonic or wedge <br> 3. Flip-chip <br> 4. Beam Lead | 2011 | 1. Test condition $C$ or $D$ <br> 2. Test condition $C$ or $D$ <br> 3. Test condition $F$ <br> 4. Test condition H |  |

(1) Post burn-in electrical reject devices from the same inspection lot may be used for all subgroups when end-point measurements are not required.
(2) Subgroups 1, 6, 7, and 8 have been deleted from this table. For convenience, the remaining subgroups will not be renumbered.
(3) Resistance to solvents testing required only on devices using inks or paints as the marking or contrast medium.
(4) All devices submitted for solderability test shall be in the lead finish that will be on the shipped product and which has been through the temperature/time exposure of burn-in except for devices which have been hot solder dipped or undergone tin fusing after burn-in. The LTPD for solderability test applies to the number of leads inspected except in no case shall less than 3 devices be used to provide the number of leads required.
(5) Unless otherwise specified, the LTPD sample size for condition C or D is the number of bond pulls selected from a minimum $n$ umber of 4 devices, and for condition F or H is the number of dice (not bonds) (see Method 2011).

Table 3. Group C (Die-Related Tests - For Class B only)

| Test |  | Mil-Std-883 | Quantity/ <br> (Accept No.) <br> or LTPD |
| :---: | :---: | :--- | :---: |
|  | Method | Condition | 5 |
| Subgroup 1 <br> a. Steady-state life test <br> b. End-point electrical <br> parameters | 1005 | Test condition to be specified <br> (1,000 hours at $\left.125^{\circ} \mathrm{C}\right)$ <br> As specified in the applicable device <br> specification |  |

Table 4. Group D (Package Related Tests)

| Test | Mil-Std-883 |  | $\begin{aligned} & \text { Quantity/ } \\ & \text { (Accept No.) } \\ & \text { or LTPD } \end{aligned}$ |
| :---: | :---: | :---: | :---: |
|  | Method | Condition |  |
| Subgroup $1^{(1)}$ <br> a. Physical dimensions | 2016 |  | 15 |
| Subgroup $2{ }^{(1)}$ <br> a. Lead integrity ${ }^{(2)}$ <br> b. Seal ${ }^{(3)}$ <br> 1. Fine <br> 2. Gross | $\begin{aligned} & 2004 \\ & 1014 \end{aligned}$ | Test condition $\mathrm{B}_{2}$ (lead fatigue) As applicable | 15 |
| Subgroup $3^{(4)}$ <br> a. Thermal shock <br> b. Temperature cycling <br> c. Moisture resistance ${ }^{(5)}$ <br> (5) <br> d. Seal <br> 1. Fine <br> 2. Gross <br> e. Visual examination <br> f. End-point electrical parameters ${ }^{(6)}$ | $\begin{aligned} & 1011 \\ & 1010 \\ & 1004 \\ & 1014 \end{aligned}$ | Test condition B as a minimum, 15 cycles minimum Test condition C, 100 cycles minimum <br> As applicable <br> In accordance with visual criteria of Method 1004 and 1010 As specified in the applicable device specification | 15 |
| Subgroup $4{ }^{(4)}$ <br> a. Mechanical shock <br> b. Vibration, variable frequency <br> c. Constant acceleration <br> d. Seal <br> 1. Fine <br> 2. Gross <br> e. Visual examination <br> f. End-point electrical parameters | $\begin{aligned} & 2002 \\ & 2007 \\ & 2001 \\ & 1014 \\ & \text { (note 7) } \end{aligned}$ | Test condition B minimum Test condition A minimum <br> Test condition E minimum (see 3), $Y_{1}$ orientation only As applicable <br> As specified in the applicable device specification | 15 |
| Subgroup $5^{(1)}$ <br> a. Salt atmosphere <br> b. Seal <br> 1. Fine <br> 2. Gross <br> c. Visual examination | $\begin{aligned} & 1009 \\ & 1014 \end{aligned}$ | Test condition A minimum As applicable <br> In accordance with visual criteria of Method 1009 | 15 |

Table 4. Group D (Package Related Tests) (Continued)

| Test | Mil-Std-883 |  | Quantity/ <br> (Accept No.) <br> or LTPD |
| :--- | :---: | :---: | :---: |
|  | Method | Condition | 3(0) or 5(1) <br> (note 8) |
| Subgroup 6 <br> (1) <br> a. Internal water-vapor <br> content | 1018 | 5,000 ppm maximum water content <br> at $100^{\circ} \mathrm{C}$ | 15 <br> Subgroup 7 <br> (1) <br> a. Adhesion of lead <br> finish <br> $(9,910)$ |
| Subgroup 8 <br> a. Lid torque |  |  |  |
| ${ }^{(1)}$ | 2025 |  | $5(0)$ |

(1) Electrical reject devices from that same inspection lot may be used for samples.
(2) For leadless chip carrier packaged only, use test condition D. For leaded chip carrier packages, use condition B1. For pin grid array and other rigid leads use Method 2038.
(3) Seal test (subgroup 2b) need be performed only on packages having leads exiting through a glass seal.
(4) Devices used in subgroup 3, "Thermal and Moisture Resistance" may be used in subgroup 4, "Mechanical".
(5) Lead bend stress initial conditioning is not required for leadless chip carrier packages.
(6) End-point electrical parameters are performed after moisture resistance and prior to seal test.
(7) Visual examination shall be in accordance with Method 1010 or 1011.
(8) Test three devices; if one fails, test two additional devices with no failures. At the manufacturers option, if the initial test sample (i.e., 3 or 5 devices) fails a second complete sample may be tested at an alternate laboratory that has been issued suitability by the qualifying activity. If this sample passes the lot shall be accepted provided the devices and data from both submissions is submitted to the qualifying activity along with 5 additional devices from the same lot.
(9) The adhesion of lead finish test shall not apply fo leadless chip carrier packages.
(10) LTPD based on number of leads.

Table 5. Qual Plan for Hermetic Packages Devices ${ }^{(1)(2)(3)}$

| Test | Conditions Per Mil-Std-883 | Quantity | Accept No. |
| :---: | :---: | :---: | :---: |
| Group B <br> Subgroup 3 Solderability Subgroup 4 Internal Visual Subgroup 5 Bond Strength Subgroup 7 F\&G Leak | $245 \pm 5^{\circ} \mathrm{C}$ <br> Condition C and record bond pull strength | 15 <br> 1 <br> 15 <br> 77 | $0$ |
| Group C <br> Subgroup 1 Operational Life (168, 250, 500, 1000, 2000) Electrical Test ( $25^{\circ} \mathrm{C} \mathrm{dc}$ ) (2 date codes, 77 samples each) <br> Subgroup 2 <br> Temperature Cycle Constant Acceleration Moisture Resistance F\&G Leak Visual Electrical Test $25^{\circ} \mathrm{C}$ | 168-hour point will be used to screen out the infant mortality failure. The sample size after the 168 -hour point will be 77 . <br> Condition B, 15 cycles <br> Condition C, 100 cycles <br> 10 Day | $77$ $25$ | 1 <br> 1 |
| Group D <br> Subgroup 2 <br> Lead Integrity <br> F\&G Leak <br> Lid Torque <br> Subgroup 4 <br> Mechanical Shock <br> Vibration <br> Constant Acceleration <br> F\&G Leak <br> Visual Examination <br> Electrical Test $25^{\circ} \mathrm{C}$ | Condition $\mathrm{B}_{2}$ <br> Condition B <br> Condition A <br> Condition B Min. | $25$ <br> 25 | 1 1 |

(1) The above group B, C, D are run completely, if the product (package and die) has no history.
(2) If the package is pre-qualified, then only Group C, Subgroups 1 and 2, and Group D, Subgroup 4 are conducted.
(3) If the product is not JAN or 883 compliant, then 168 -hour pre-burn in is not performed to screen out infant mortality prior to Group $C$ test.

Table 6. Qualification Plan for Plastic Package Devices

\begin{tabular}{|c|c|c|c|c|}
\hline Test \& Test Conditions \& Purpose of Test \& Sample Size \& Accept No. \\
\hline Operating Life \& \begin{tabular}{l}
Temperature \(125^{\circ} \mathrm{C}\) \\
Time 2000 hrs. \\
Electrical Test at 168 hrs ., 500 hrs., 1000 hrs., 2000 hrs. \\
Bias - per spec requirements \\
NOTE: Samples from this test
\end{tabular} \& \begin{tabular}{l}
Accelerated Life \\
ill continue for 2000 and 3000
\end{tabular} \& \begin{tabular}{l}
100 \\
s. eva
\end{tabular} \& 1 \\
\hline \begin{tabular}{l}
Steam \\
Pressure
\end{tabular} \& \begin{tabular}{l}
Pressure 15 lbs . \\
Temperature \(120^{\circ} \mathrm{C}\) \\
Time 96 hrs. \\
Electrical Test at 48 hrs ., (no metal deterioration), 96 hrs., 144 hrs., 250 hrs., 500 hrs . \\
NOTE: Bake and retest electric
\end{tabular} \& \begin{tabular}{l}
Package integrity and moisture resistance \\
rejects for engineering evalu
\end{tabular} \& \begin{tabular}{l}
55 \\
tion an
\end{tabular} \& 1

ta. <br>

\hline $85^{\circ} \mathrm{C} / 85 \% \mathrm{RH}$ \& | Temperature $85^{\circ} \mathrm{C}$ Humidity 85\% Time 250 hrs. (no metal deterioration) Electrical Test at 160 hrs ., 250 hrs., 500 hrs., 1000 hrs., 2000 hrs. |
| :--- |
| NOTE: Bake and retest electric | \& | Accelerated life corrosion resistance |
| :--- |
| rejects for engineering evalu | \& | 100 |
| :--- |
| tion and | \& 1

ta. <br>

\hline Storage Life \& | Temperature $150^{\circ} \mathrm{C}$ |
| :--- |
| Time 144 hrs. |
| Bias - None |
| Electrical Test at 144 hrs., 500 hrs . | \& Determine the effect of high temperature storage \& 32 \& 0 <br>

\hline Temperature Cycle \& Temperature $-55^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ No. Cycles 100 Electrical Test $25^{\circ} \mathrm{C}, 70^{\circ} \mathrm{C}$ \& Determine the resistance to high and low temperatures \& 32 \& 0 <br>

\hline Moisture (10 Day) \& | Temperature $-10^{\circ} \mathrm{C}$ to $+65^{\circ} \mathrm{C}$ Humidify 90\% RH |
| :--- |
| Time 240 hrs. |
| Electrical Test at 240 hrs . Visual Inspection of Leads | \& Package integrity to moisture, lead corrosion, etc. \& 32 \& 0 <br>

\hline Solderability \& Per 883, Method 2003 \& To determine the solderability of the lead finish \& 15 \& 0 <br>
\hline Lead Fatigue \& Per 883, Method 2004 Condition B \& To determine the physical resistance to lead bending fatigue \& 15 \& 0 <br>
\hline External Visua \& 10-30X Magnification \& To evaluate pnysical construction and processing results to package and lead frame \& 15 \& 0 <br>
\hline
\end{tabular}

[^4]
## Lab Facilities

Raytheon maintains a fully equipped laboratory to conduct its reliability, failure analysis, and environmental testing. The typical types of tests that are performed by this facility include:

- QCI Groups A, B, C and D environment re quirements
- Destructive Physical Aanalysis
- SEM Analysis
- Microprobe Analysis
- X-ray Dispersion Analysis
- Biased 85/85 and Steam Pressure Pot (PCT)
- Highly Accelerated Stress Testing (HAST)
- Reliability Analysis
- Electrical DC and Functional Testing


## Plastic Package Device Monitor

Raytheon is a major supplier of standard and ASIC products in plastic packages. The linear devices are available in a variety of plastic packages such as DIPs, SOICs, and LCCs. Significant investments have been made in both the technology and manufacture of highreliability, low-stress plastic encapsulated packages.

In addition to quality control check point inspection at every assembly step, reliability process monitoring (see Table 7) is performed.

The autoclave (steam pressure) test determines the package's moisture resistance in the shortest possible time, allowing immediate corrective action where necessary, thus ensuring the long-term reliability of the products.

All products are100\% electrically tested and visually screened followed by sample testing for electrical, visual and mechanical defects to determine the outgoing PPM defect rate. With a quality goal of 200 ppm or less, Raytheon's devices have failure rates well below the industry standards.

## Table 7. Typical Plastic Process Monitor Tests

| Test | Purpose of Test |
| :---: | :---: |
| Autoclave (steam pressure) | To evaluate the resistance of moisture penetration of the package and the effects of moisture on the chip under accelerated conditions of 15 pounds of steam pressure at $120^{\circ} \mathrm{C}$. |
| Biased 85 ${ }^{\circ}$ C/85\% RH | To evaluate the operational life and resistance to moisture penetration of the chip and the plastic package under the accelerated conditions of $85^{\circ} \mathrm{C}$ and $85 \%$ relative humidity. |
| Operating Life | To evaluate the operational field life of the device under accelerated conditions of $125^{\circ} \mathrm{C}$. |
| Resistance to Solvents | To determine that the brand markings will not become illegible on the package parts when subjected to the solvents and test per Mil-Std-883C, Method 2015. |
| Solderability | Per Method 2004 of Mil-Std-883. |
| External Visual | To determine the physical construction and processing results to the package and lead frame at 30X magnification. |
| Lead Fatigue | To determine the physical resistance to lead bending fatigue per Condition B, Method 2004, of Mil-Std-883. |
| Thermal Shock | To determine that the device can survive exposure to rapid changes in temperature from $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ per Condition B of Method 1011 of Mil-Std-883. |



Figure 5. Linear Plastic Flow Chart

## Major Programs

Raytheon is involved in major programs which require and support a high level of quality and reliability expertise in the design, manufacture and control of our products.

The commercial programs address such market segments as computers and automotive.

These markets are a driving force within Raytheon's commercial product quality and reliability controls.

The most significant military program is JAN 38510 which requires a Defense Electronics Supply Center (DESC) certification of our fabrication and manufacturing lines. The JAN military specifications and Mill--45208 form the foundation of our QA system, thereby benefitting all products - JAN, 883 compliant,Source Control Drawings (SCD), and commercial.

Additional key military oriented programs include Raytheon's 883 compliant, DESC Standard Military Drawings (SMD) and SCDs.

An extensive statistical process control program has been initiated which includes wafer fabrication processing, quality assurance monitors, assembly monitors, environmental screening and electrical testing.

## Internal Audit Program

Raytheon has an internal audit program which requires the auditing of all product processing and control systems. This audit verifies conformance to manufacturing and quality procedures identifying areas needing improvement and enhancement.

## Process Monitors

Extensive process monitors in fab, assembly and electrical test are a critical part of Raytheon's quality program.

## Product Improvement Program (PPM)

The product improvement committee oversees and documents status of the Product Improvement Program.

Raytheon's acceptance goal is zero defects. In order to meet this goal, the product improve-
ment program evaluates visual, mechanical and electrical properties, and takes the necessary corrective action to reduce the defect density of the outgoing product.

## Reliability Monitor

The Reliability Monitor Program monitors, on a continuing basis, the reliability of all IC products in hermetic and plastic packages. (For plastic package reliability monitor refer to Table 7.) This program requires that periodically several different part types from each microcircuit technology group as detailed in Appendix E of Mil-M-38510 be evaluated to the Mil-Std-883 Test Method 5005 Groups A, B, C and D test requirements. The data generated from this program provides a basic library of reliability information on many product types and can be used to provide Quality Conformance Inspection (QCI) data to meet a customers specific group test data requirements.

## Military Programs

## JAN-MIL-M-38510

Raytheon's foremost commitment is to the JAN MIL-M-38510 program which is administered by the Defense Electronics Supply Center (DESC) and the Defense Logistics Agency (DLA) of the Department of Defense. We maintain DESC certified wafer fabrication, assembly and test facilities which allow us to provide an extensive number of JAN QPL device types.

The JAN 38510 program is designed to provide a consistently high reliability hermetic product manufactured to a standard process flow and quality/reliability program as defined in Mil-M38510, Mil-Std-976 and Mil-Std-883 and the resulting baselines.

A JAN device is identified and branded with a unique part number as shown in Figure 7 and Table 8. The device is also branded with our manufacturers designating symbol (CRP or

RP), logo (RAY or R), the sealing cycle date code, country of origin, a two-digit fab quarter code (indicating year and quarter in which die fabrication was completed) and the applicable electrostatic discharge sensitivity identifier.

A current listing of Raytheon's JAN 38510 QPL devices may be obtained by contacting the nearest Raytheon Field Sales Office.

## 883 Compliant

The 883 compliant program offers hermetic products assembled and tested to the requirements of paragraph 1.2.1 of Mil-Std-883 for class B devices. With Raytheon as the qualifying activity and off-shore assembly permissible these devices are as close as one can get to JAN 38510 reliability using a standard process flow (see Figure 6).

Raytheon's 883 compliant program is complemented by our active participation in DESC's Standard Military Drawing (SMD) program.

A current listing of our 883 compliant devices which includes those DESC SMDs for which Raytheon is an approved source of supply may be obtained by contacting the nearest Raytheon Field Sale Office.

## Lead Finish

Raytheon offers three lead finishes - solder dipped, gold and matte tin plate (non-JAN only). The preferred and recommended lead finish is solder which is tin plated prior to dipping. The gold finish is applied over nickel plate.

Raytheon is offering a solder lead finish that will meet the solderability requirements of MIL-M38510, WS6536E and DOD-STD-2000. Our customers must state in either their purchase order or SCD which solderability specification is applicable.


Figure 6. Screening for JAN and 883 Compliant Devices


Figure 7. Mil-M-38510 Part Marking

Table 8. JAN Package Codes

| 38510 <br> Outline <br> Letter/ <br> Number | 38510 <br> Type <br> Designation |  |
| :---: | :---: | :--- |
| A | F-1 | Description |
| B | F-3 | 14-lead, $1 / 4 \times 1 / 4$ Cerpak |
| C | D-1 | 14-lead, $3 / 16 \times 1 / 4$ Cerpak |
| D $^{*}$ | F-2 | 14-lead, $1 / 4 \times 3 / 4 \times 3 / 8$ Cerdip |
| E | D-2 | 16-lead, $1 / 4 \times 7 / 8$ Cerdip |
| F | F-5 | 16-lead, $1 / 4 \times 7 / 8$ Cerpak |
| G | A-1 | 8-lead, TO-99 can |
| H | F-4 | 10-lead, $1 / 4 \times 1 / 4$ Cerpak |
| I | A-2 | 10-lead, TO-100 can |
| J | D-3 | 24-lead, $1 / 2 \times 1-1 / 4$ Cerdip |
| K | F-6 | 24-lead, $3 / 8 \times 5 / 8$ Flatpak |
| L | D-9 | 24-lead, $1 / 4 \times 1-1 / 4$ Cerdip |
| M $^{*}$ | A-3 | 12-lead, TO-101 can |
| P | D-4 | 8-lead, $1 / 4 \times 3 / 8$ Cerdip |
| Q | D-5 | 40-lead, $2 \times 5 / 8$ DIP |
| R | D-8 | 20-lead, $1 / 4 \times 1-1 / 16$ Sidebraze DIP |
| S | F-9 | 20-lead, $1 / 4 \times 1 / 2$ Cerpak |
| V | D-6 | 18-lead, $1 / 4 \times 5 / 16$ Cerdip |
| W $^{*}$ | D-7 | 22-lead, $3 / 8 \times 5 / 16$ DIP |
| 2 | C-2 | 20-terminal, $3 / 8 \times 3 / 8$ Chip carrier |
| 3 | C-4 | 28-terminal, $1 / 2 \times 1 / 2$ Chip carrier |

*Consult your nearest Field Sales Office

# Section 4 <br> Operational Amplifiers 

## DEFINITIONS

## Average Input Bias Current Dritt ( $\mathrm{TC}_{1 \mathrm{~B}}$ )

The ratio of change in input bias current to a change in ambient temperature, expressed in nanoamps per degree $C\left(n A{ }^{\circ} C\right)$.

$$
T C_{I B}=\frac{I_{B} @ T_{(1)}-I_{B} @ T_{(2)}}{T_{(1)}-T_{(2)}}
$$

Where $T_{(1)}$ and $T_{(2)}$ are the upper and lower limits of the specified temperature range.

## Average Input Offset Current Drift ( $\mathrm{TC}_{10 \mathrm{OS}}$ )

The ratio of change in input offset current to a change in ambient temperature, expressed in nanoamps per degree $C\left(n A /{ }^{\circ} \mathrm{C}\right)$.

$$
T C_{\text {IOS }}=\frac{\operatorname{los} @ T_{(1)}-\operatorname{los} @ T_{(2)}}{T_{(1)}-T_{(2)}}
$$

Where $T_{(1)}$ and $T_{(2)}$ are the upper and lower limits of the specified temperature range.

## Average Input Offset Voltage Drift (TC vos)

The ratio of change in input offset voltage to a change in ambient temperature, expressed in microvolts per degree $\mathrm{C}\left(\mu \mathrm{V} /{ }^{\circ} \mathrm{C}\right)$.

$$
T C_{\mathrm{VOS}}=\frac{V_{O S} @ T_{(1)}-V_{O S} @ T_{(2)}}{T_{(1)}-T_{(2)}}
$$

Where $T_{(1)}$ and $T_{(2)}$ are the upper and lower limits of the specified temperature range.

## Channel Separation

The ratio of output voltage of an amplifier to the output voltage of an adjacent amplifier whose gain is 100, and whose inputs are grounded, expressed in decibels (dB). Channel separation is measured at the outputs of adjacent amplifiers:

$$
\text { Channel Separation }=20 \mathrm{LOG}_{10}\left(\frac{100 \mathrm{~V}_{\mathrm{O}(1)}}{\mathrm{V}_{\mathrm{O}(2)}}\right)
$$

Where $\mathrm{V}_{\mathrm{O}(1)}$ and $\mathrm{V}_{\mathrm{O}(2)}$ are the independent and dependent amplifier output voltages.

## Common Mode Rejection Ratio (CMRR)

The ratio of change of input common mode voltage (both inputs swing together over a specified voltage range) to a change in input offset voltage, expressed in decibels (dB).
$C M R R=20 \operatorname{LOG}_{10}\left(\frac{V_{\operatorname{IN}(1)}-V_{\operatorname{iN}(2)}}{\left.V_{\mathrm{OS}} @ \mathrm{~V}_{\operatorname{IN}(1)}-\mathrm{V}_{\mathrm{OS}} @ \mathrm{~V}_{\operatorname{IN}(2)}\right)}\right)$
Where $\mathrm{V}_{\operatorname{IN}(1)}$ and $\mathrm{V}_{\operatorname{IN}(2)}$ are the upper and lower limits of the input common mode voltage range.

## Distortion (THD)

The large signal harmonic distortion between input and output under closed loop conditions, expressed in percent at a specified frequency.

## Gain Bandwidth Product (GBW)

The frequency at which the open loop gain equals unity, expressed in Hertz (Hz).

## DEFINITIONS (Continued)

## Input Bias Current ( $\mathrm{I}_{\mathrm{B}}$ )

The average of the two input currents with the output voltage at the center of its swing with no load, expressed in nanoamps (nA).

## Input Noise Current

The peak-to-peak noise current within a specified frequency band, expressed in nanoamps or picoamps ( $n A$ or $p A$ ).

## Input Noise Current Density ( $\mathrm{I}_{\mathbf{N}}$ )

The rms noise current in a 1 Hertz band centered on a specified frequency, expressed in picoamps per root Hertz ( $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ ).

## Input Noise Voltage

The peak-to-peak noise voltage within a specified frequency band, expressed in nanovolts or microvolts ( nV or $\mu \mathrm{V}$ ).

## Input Noise Voltage Density ( $e_{n}$ )

The rms noise voltage in a 1 Hertz band centered on a specified frequency, expressed in nanovolts per root Hertz ( $\mathrm{nV} / \sqrt{\mathrm{Hz} \text { ). }}$

## Input Offset Current (los)

The difference between the two input currents with the output voltage at the center of its swing with no load, expressed in nanoamps (nA).

## Input Offset Voltage (VOS)

The voltage that must be applied between the two inputs to obtain an output voltage in the center of the output swing range, expressed in millivolts or microvolts ( mV or $\mu \mathrm{V}$ ).

## Input Resistance (Common Mode)

The ratio of input voltage change to the resulting change in input bias current, expressed in megaohms or gigaohms ( $\mathrm{M} \Omega$ or $G \Omega$ ).

$$
\text { Common mode } R_{I N}=\frac{V_{(1)}-V_{(2)}}{I_{B} @ V_{(1)}-I_{B} @ V_{(2)}}
$$

Where $V_{(1)}$ and $V_{(2)}$ are the upper and lower limits of the input voltage range.

## Input Resistance (Differential Mode)

The ratio of small signal change in input offset voltage to a change in input current at either input terminal with the other grounded, expressed in megaohms ( $\mathrm{M} \Omega$ ).

## Input Voltage Range

The range of voltages at the inputs over which the amplifier operates within its common mode rejection ratio specification, expressed in volts (V).

## Large Signal Voltage Gain ( $A_{V}$ )

The ratio of a specified output voltage change to the change in input offset voltage required to effect the change under open loop conditions, expressed in volts per millivolt ( $\mathrm{V} / \mathrm{mV}$ ).

$$
A_{V}=\frac{V_{O(1)}-V_{O(2)}}{V_{O S(1)}-V_{O S(2)}}
$$

Where $\mathrm{V}_{\mathrm{O}(1)}$ and $\mathrm{V}_{\mathrm{O}(2)}$ are the specified upper and lower voltage limits for the change at the output.

## Long Term Input Offset Voltage Stability

The averaged trend line of $\mathrm{V}_{\mathrm{OS}}$ vs. time over extended periods after the first 30 days of operation, expressed in microvolts per month ( $\mu \mathrm{V} / \mathrm{Mo}$ ).

## Offset Adjustment Range

The change in $V_{\text {OS }}$ that can be produced using the specified external offset adjustment circuit, expressed in millivolts ( mV ).

## Open Loop Output Resistance ( $\mathbf{R}_{\mathbf{O}}$ )

The resistance seen looking into the output with the output at the center of its swing, under small signal conditions, expressed in ohms ( $\Omega$ ).

## Output Sink Current

The current flowing into the output for a specified set of input and output conditions, measured in milliamps (mA).

## DEFINITIONS (Continued)

## Output Source Current

The current flowing out of the output for a specified set of input and output conditions, measured in milliamps (mA).

## Output Voltage Swing

The peak output change, referred to ground, that can be obtained for a specified load resistance, expressed in volts (V).

## Overshoot

The positive or negative going excursion that exceeds the final settled condition at the output of a closed loop unity gain amplifier, expressed as a percentage of the output step.

## Phase Margin

The difference between the amplifier phase shift and $180^{\circ}$ at the frequency where the open loop gain equals unity, expressed in degrees.

$$
\text { Phase margin }=180^{\circ}-\phi
$$

Where $\phi$ equals the input-output phase shift at $A_{V}=1$.

## Power Bandwidth

The maximum frequency at which a specified peak voltage sine wave may be obtained, measured in Hertz (Hz).

## Power Consumption

The DC power required to operate the amplifier with the output at the center of its swing and zero load current, expressed in milliwatts ( mW ).

## Power Supply Rejection Ratio (PSRR)

The ratio of change of supply voltage to a change in input offset voltage, expressed in decibels (dB).

$$
\mathrm{PSRR}=20 \mathrm{LOG}_{10}\left(\frac{\mathrm{~V}_{\mathrm{S}(1)}-\mathrm{V}_{\mathrm{S}(2)}}{\mathrm{V}_{\mathrm{OS} @} \mathrm{~V}_{\mathrm{S}(1)}-\mathrm{V}_{\mathrm{OS}} @ \mathrm{~V}_{\mathrm{S}(2)}}\right)
$$

Where $\mathrm{V}_{\mathrm{S}(1)}$ and $\mathrm{V}_{\mathrm{S}(2)}$ are the upper and lower limits of the specified change of supply voltage.

## Rise Time

The time required for an output voltage step to change from $10 \%$ to $90 \%$ of its final value, expressed in nanoseconds (nS).

## Short Circuit Current

The maximum output current available from the amplifier with the output shorted to ground, expressed in milliamps (mA).

## Slew Rate

The average rate of change of output voltage under large signal overdriven conditions, expressed in volts per microsecond $(\mathrm{V} / \mu \mathrm{S})$.

## Supply Current (IS)

The current required from the power supply to operate the amplifier under quiescent no load conditions, expressed in milliamps (mA).

## Supply Voltage ( $\mathbf{V}_{\mathbf{S}}$ )

The range of power supply voltages over which the amplifier will operate, expressed in volts (V).

## Unity Gain Bandwidth

The frequency at which the small signal voltage gain is 3 dB below unity when operated as a closed loop unity gain follower, expressed in Hertz (Hz).

## RC4077 Series Precision Operational Amplifiers

## Features

国 Ultra-low $\mathrm{V}_{\text {os }}-10 \mu \mathrm{~V}$ max
Ultra low $\mathrm{V}_{\text {os }}$ drift $-0.1 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ max (B grade only)
Outstanding gain linearity
High gain - $5000 \mathrm{~V} / \mathrm{mV}$ min
[ High CMRR - 120 dB min

- High PSRR - 110 dB min
. Low noise - $0.3 \mu \mathrm{~V}_{\mathrm{p}-\mathrm{p}}$ ( 0.1 to 10 Hz )
- Low input bias current - 2.0 nA max
- Low power consumption - 50 mW max

■ Replaces OP-07, OP-77, 725, 108, 741 types

## Description

The RC4077 is an advanced, ultra-high performance precision bipolar operational amplifier.

Its high precision performance results from two innovative and unconventional manufacturing steps, plus careful circuit layout and design. Thin-film resistor technology and a novel method of digital offset nulling are the key steps. A low $\pm 10 \mu \mathrm{~V}$ offset voltage is delivered via a patented, proprietary $\mathrm{V}_{\text {os }}$ nulling adjustment. Devices retain this low offset through the stability and accuracy of $\mathrm{Si}-\mathrm{Cr}$ thin-film resistors.For applications needing the lowest input offset voltage drift with temperature (TC $\mathrm{V}_{\text {os }}$ ), the " B " grade has a worst-case specification of just $0.1 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$.

Designed to upgrade OP-07 and other low- $\mathrm{I}_{\mathrm{B}}$ bipolar precision types, the RC4077 has a wellbalanced, mutually supporting set of input specifications. Low $V_{\text {os }}$, low $I_{B}$, and high openloop gain combine to raise the performance level of many instrumentation, low-level signal conditioning, and data conversion applications. PSRR, CMRR, drift, and noise levels also support high precision operation.

The RC4077 is available in LCC, SO-8 (small outline), TO-99 can, plastic mini-DIP and ceramic mini-DIP packages, and can be ordered with Mil-Std-883 Level B processing.

## Connection Information



Ordering Information

| Part Number | Package | Operating <br> Temperature <br> Range |
| :--- | :---: | :---: |
| RC4077AN | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RC4077EN | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RC4077FN | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RC4077EM | M | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RC4077FM | M | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RV4077ET | T | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| RV4077FT | T | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| RV4077ED | D | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| RV4077FD | D | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| RM4077AT | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM4077AT/883B | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM4077AD | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM4077AD/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM4077AL/883B | L | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM4077BT | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM4077BT/883B | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM4077BD | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM4077BD/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM4077BL/883B | L | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

Notes:
/883B suffix denotes Mil-Std-883, Level B processing
$\mathrm{N}=8$-lead plastic DIP
D $=8$ lead ceramic DIP
$\mathrm{T}=8$-lead metal can (TO-99)
$L=20$-pad leadless chip carrier
M = 8-lead plastic SOIC
Contact a Raytheon sales office or representative for ordering information on special package/temperature range combinations.
Absolute Maximum Ratings
Supply Voltage ..... $\pm 22 \mathrm{~V}$
Input Voltage* ..... $\pm 22 \mathrm{~V}$
Differential Input Voltage ..... 30 V
Internal Power Dissipation** ..... 500 mW
Output Short Circuit Duration Indefinite
Storage TemperatureRange$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Operating Temperature Range RM4077A

$$
-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C}
$$

$$
\text { RV4077A, E,F (Hermetic) ........ }-25^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C}
$$RC4077A,E,F (Plastic)$.0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$

Lead Soldering Temperature(SO-8, 10 sec )$+260^{\circ} \mathrm{C}$
(DIP, LCC, TO-99; 60 sec ) ..... $+300^{\circ} \mathrm{C}$
*For supply voltages less than $\pm 22 \mathrm{~V}$, the absolute maximum input voltage is equal to the supply voltage. **Observe package thermal characteristics.

## Mask Pattern



Die Size: $75 \times 78$ mils

## Thermal Characteristics

|  | 20-Pad <br> LCC | 8 -Lead <br> Ceramic <br> DIP | 8-Lead <br> TO-99 <br> Metal Can | 8-Lead <br> Small <br> Outline | 8-Lead <br> Plastic <br> DIP |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Max. Junction Temp. | $175^{\circ} \mathrm{C}$ | $175^{\circ} \mathrm{C}$ | $175^{\circ} \mathrm{C}$ | $125^{\circ} \mathrm{C}$ | $125^{\circ} \mathrm{C}$ |
| Max. $\mathrm{P}_{\mathrm{D}} \mathrm{T}_{\mathrm{A}}<50^{\circ} \mathrm{C}$ | 925 mW | 833 mW | 658 mW | 300 mW | 468 mW |
| Therm. Res $\theta_{\mathrm{JC}}$ | $37^{\circ} \mathrm{C} / \mathrm{W}$ | $45^{\circ} \mathrm{C} / \mathrm{W}$ | $50^{\circ} \mathrm{C} / \mathrm{W}$ | - | - |
| Therm. Res. $\theta_{\mathrm{JA}}$ | $105^{\circ} \mathrm{C} / \mathrm{W}$ | $150^{\circ} \mathrm{C} / \mathrm{W}$ | $190^{\circ} \mathrm{C} / \mathrm{W}$ | $240^{\circ} \mathrm{C} / \mathrm{W}$ | $160^{\circ} \mathrm{C} / \mathrm{W}$ |
| For $\mathrm{T}_{\mathrm{A}}>50^{\circ} \mathrm{C}$ Derate at | $7.0 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $8.33 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $5.26 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $4.17 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $6.25 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |

Electrical Characteristics ( $\mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise noted)

| Parameters | Test Conditions | 4077A/B/E |  |  | 4077F |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltage ${ }^{3}$ | RC/RM4077A RM4077B RC4077E |  | $\begin{aligned} & 4.0 \\ & 7.0 \\ & 15 \\ & \hline \end{aligned}$ | $\begin{aligned} & 10 \\ & 15 \\ & 25 \end{aligned}$ |  | 20 | 60 | $\mu \mathrm{V}$ |
| Long Term $\mathrm{V}_{\text {os }}$ Stability ${ }^{1}$ |  |  | 0.2 |  |  | 0.4 |  | $\mu \mathrm{V} / \mathrm{Mo}$ |
| Input Offset Current |  |  | 0.1 | 1.5 |  | 0.1 | 2.8 | nA |
| Input Bias Current |  |  | $\pm 0.3$ | $\pm 2.0$ |  | $\pm 1.0$ | $\pm 2.8$ | nA |
| Input Noise Voltage ${ }^{5}$ | 0.1 Hz to 10 Hz |  | 0.35 | 0.6 |  | 0.35 | 0.65 | $\mu V_{p-p}$ |
| Input Noise Voltage Density ${ }^{5}$ | $\mathrm{F}_{\mathrm{o}}=10 \mathrm{~Hz}$ |  | 10.3 | 18 |  | 10.3 | 20 | $\frac{n V}{\sqrt{H z}}$ |
|  | $F_{0}=100 \mathrm{~Hz}$ |  | 10 | 13 |  | 10 | 13.5 |  |
|  | $\mathrm{F}_{\mathrm{o}}=1000 \mathrm{~Hz}$ |  | 9.6 | 11 |  | 9.6 | 11.5 |  |
| Input Noise Current ${ }^{5}$ | 0.1 Hz to 10 Hz |  | 14 | 30 |  | 14 | 35 | $p A_{p-p}$ |
| Input Noise Current Density ${ }^{5}$ | $\mathrm{F}_{\mathrm{o}}=10 \mathrm{~Hz}$ |  | 0.32 | 0.8 |  | 0.32 | 0.9 | pA |
|  | $\mathrm{F}_{\mathrm{o}}=100 \mathrm{~Hz}$ |  | 0.14 | 0.23 |  | 0.14 | 0.27 |  |
|  | $\mathrm{F}_{\mathrm{o}}=1000 \mathrm{~Hz}$ |  | 0.12 | 0.17 |  | 0.12 | 0.18 | $\sqrt{\text { Hz }}$ |
| Input Resistance (Diff Mode) ${ }^{2}$ |  | $30 \quad 80$ |  |  | 20 | 60 |  | $\mathrm{M} \Omega$ |
| Input Resistance (Com. Mode) |  | 200 |  |  | 200 |  |  | G $\Omega$ |
| Input Voltage Range ${ }^{4}$ |  | $\pm 13$ | $\pm 14$ |  | $\pm 13$ | $\pm 14$ |  | V |
| Common Mode Rejection Ratio | $\mathrm{V}_{\mathrm{CM}}= \pm 11 \mathrm{~V}$ | 120 | 140 |  | 116 | 130 |  | dB |
| Power Supply Rejection Ratio | $\mathrm{V}_{\mathrm{s}}= \pm 3.0 \mathrm{~V}$ to $\pm 8.0 \mathrm{~V}$ | 110 | 125 |  | 110 | 125 |  | dB |
| Large Signal Voltage Gain | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega, \mathrm{V}_{\mathrm{O}}= \pm 10 \mathrm{~V}$ | 5000 | 12,000 |  | 2000 | 8000 |  | V/mV |
| Output Voltage Swing | $\mathrm{R}_{\mathrm{L}} \geq 10 \mathrm{k} \Omega$ | $\pm 13$ | $\pm 13.5$ |  | $\pm 13$ | $\pm 13.5$ |  | V |
|  | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega$ | $\pm 12.5$ | $\pm 13$ |  | $\pm 12.5$ | $\pm 13$ |  |  |
|  | $\mathrm{R}_{\mathrm{L}} \geq 1 \mathrm{k} \Omega$ | $\pm 12$ | $\pm 12.5$ |  | $\pm 12$ | $\pm 12.5$ |  |  |
| Slew Rate | $R_{L} \geq 2 \mathrm{k} \Omega$ | 0.1 | 0.3 |  | 0.1 | 0.3 |  | $\mathrm{V} / \mu \mathrm{S}$ |
| Closed Loop Bandwidth ${ }^{2}$ | $A_{V C L}=+1.0$ | 0.4 | 0.8 |  | 0.4 | 0.8 |  | MHz |
| Open Loop Output Resistance | $\mathrm{V}_{0}=0, I_{0}=0$ |  | 60 |  |  | 60 |  | $\Omega$ |
| Power Consumption | $\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=\infty$ |  | 35 | 50 |  | 35 | 50 | mW |
|  | $\mathrm{V}_{\mathrm{s}}= \pm 3.0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=\infty$ |  | 3.5 | 4.5 |  | 3.5 | 4.5 | mW |

## Notes:

1. Long Term Input Offset Voltage Stability refers to the averaged trend line of $V_{o s}$ vs. Time over extended periods after the first 30 days of operation. Excluding the initial hour of operation, changes in $\mathrm{V}_{\mathrm{os}}$ during the first 30 operating days are typically $2.5 \mu \mathrm{~V}$.
2. Guaranteed by design.
3. Input Offset Voltage measurements are periormed by automated test equipment approximately 0.5 seconds after application of power. The RC/RM4077A/RM4077B grades are tested fully warmed up.
4. The input protection diodes do not allow the device to be removed or inserted into the circuit without first removing power.
5. Sample tested.

Electrical Characteristics $\left(\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V},-25^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}\right.$ for hermetic packages, $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$ for plastic packages unless otherwise noted)


Notes:

1. $100 \%$ tested for Grade $A / E$, sample tested for Grade $F$.
2. Sample tested.

Electrical Characteristics ( $\mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V},-5^{\circ} \mathrm{C} \leq \mathrm{T}_{\Lambda} \leq+125^{\circ} \mathrm{C}$ unless otherwise noted)

| Parameters | Test Conditions | RM4077AB |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Tур | Max |  |
| Input Offset Voltage | RM4077A RM4077B |  | $\begin{aligned} & 20 \\ & 10 \end{aligned}$ | $\begin{aligned} & 40 \\ & 25 \end{aligned}$ | $\mu \mathrm{V}$ |
| Average Input Offset Voltage Drift ${ }^{1}$ | RM4077A <br> RM4077B |  | $\begin{aligned} & 0.1 \\ & 0.05 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.1 \end{aligned}$ | $\mu \mathrm{V} / \mathrm{C}$ |
| Input Offset Current |  |  | 0.8 | 2.2 | nA |
| Average Input Offset Current Drift ${ }^{2}$ |  |  | $\pm 0.5$ | $\pm 25$ | PA'C |
| Input Bias Current |  |  | $\pm 2.4$ | $\pm 4.0$ | nA |
| Average Input Bias Current Drift ${ }^{2}$ |  |  | $\pm 0.8$ | $\pm 25$ | pA/C |
| Input Voltage Range |  | $\pm 13$ | $\pm 13.5$ |  | V |
| Common Mode Rejection Ratio | $\mathrm{V}_{\mathrm{CM}}= \pm 10 \mathrm{~V}$ | 120 | 130 |  | dB |
| Power Supply Rejection Ratio | $\mathrm{V}_{\mathrm{s}}= \pm 4.0 \mathrm{~V}$ to $\pm 16.5 \mathrm{~V}$ | 110 | 115 |  | dB |
| Large Signal Voltage Gain | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega, \mathrm{V}_{0}= \pm 10 \mathrm{~V}$ | 2000 | 6000 |  | $\mathrm{V} / \mathrm{mV}$ |
| Maximum Output Voltage Swing | $R_{L} \geq 2 \mathrm{k} \Omega$ | $\pm 12$ | $\pm 13$ |  | V |
| Power Consumption | $\mathrm{R}_{\mathrm{L}}=\infty$ |  | 40 | 60 | mW |

Notes:

1. $100 \%$ tested for Grade A/E/B, sample tested for Grade F.
2. Sample tested.

## Offset Voltage Adjustment

The input offset voltage of the RC4077, and its drift with temperature, are permanently trimmed at wafer test to a low level. However, if further adjustment of $V_{o s}$ is necessary, nulling with a 10 K or 20 K potentiometer will not degrade drift with temperature. Trimming to a value other than zero creates a drift of $\left(\mathrm{V}_{o s} / 300\right) \mu \mathrm{V} /{ }^{\circ} \mathrm{C}$, e.g., if $\mathrm{V}_{\text {os }}$ is adjusted to $300 \mu \mathrm{~V}$, the change in drift will be $1 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$. The adjustment range with a 10 K or 20 K potentiometer is approximately 4.0 mV . If less adjustment range is needed, the sensitivity and resolution of the nulling can be improved by using a smaller pot in conjunction with fixed resistors. The example on the next page has an approximate null range of $\pm 100 \mu \mathrm{~V}$.

Unless proper care is exercised, thermocouple effects caused by temperature gradients across dissimilar metals at the contacts to the input terminals, can exceed the inherent drift of the amplifier. Air currents over device leads should be minimized, package leads should be short, and the two input leads should be as close together as possible and maintained at the same temperature.

RC4077 series units may be inserted directly into OP-07, OP-05, 725, 108A or 101A sockets with or without removal of external frequency compensation or nulling components. The RC4077 can also be used in 741 applications provided that the nulling circuitry is removed.

The voltage follower is an ideal example illustrating the overall excellence of the RC4077. The contributing error terms are due to offset voltage, input bias current, voltage gain, com-mon-mode and power-supply rejections. Worstcase summation of guaranteed specifications is tabulated below.


65-03820
Large Signal Voltage Follower With
0.00063\% Worst-Case Accuracy Error

## Output Accuracy

| Error | RM4077A <br> $\mathbf{2 5} \mathbf{C}$ Max <br> $(\mu \mathrm{V})$ | RV4077F <br> $\mathbf{2 5}{ }^{\circ} \mathrm{C} \mathrm{Max}$ <br> $(\mu \mathrm{V})$ | RM4077A <br> -55 to $+\mathbf{1 2 5}{ }^{\circ} \mathrm{C}$ Max <br> $(\mu \mathrm{V})$ | RV4077F <br> $\mathbf{- 2 5}$ to $+85^{\circ} \mathrm{C}$ <br> $(\mu \mathrm{V})$ |
| :--- | :---: | :---: | :---: | :---: |
| Offset Voltage | 10 | 60 | 40 | 100 |
| Bias Current | 15 | 28 | 40 | 60 |
| CMRR | 20 | 32 | 20 | 60 |
| PSRR | 18 | 18 | 18 | 30 |
| Voltage Gain | 7 | 8 | 8 | 20 |
| Worst Case Sum | 70 | 146 | 126 | 270 |
| Percent of Full Scale | $.00035 \%$ | $.00073 \%$ | $.00063 \%$ | $.0013 \%$ |
| $(=20 \mathrm{~V})$ |  |  |  |  |



RC4077 Open-Loop Gain Linearity


* Resistors must have low thermoelectric potential

65-03821
Test CIrcult for Offset Voltage and Its Drift With Temperature


Typical Precision Op Amp Gain Linearity


Improved Sensitivity Adjustment

0.1 Hz to 10 Hz Noise Test Circuit (peak-to-peak noise measured in 10 -sec Intervals)


## RC4207 Precision Monolithic Dual Operational Amplifier

## Features

- Low noise 0.1 Hz to $10 \mathrm{~Hz}-0.35 \mu \mathrm{~V}_{\mathrm{p}-\mathrm{p}}$
- Ultra-low $\mathrm{V}_{\mathrm{OS}}-75 \mu \mathrm{~V}$ max
- Ultra-low $\mathrm{V}_{\text {OS }}$ drift - $1.3 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ max
- Long term stability $-0.2 \mu \mathrm{~V} / \mathrm{Mo}$
- Dual precision in 8-pin format
- Fits 4558,1558 sockets
- Industry standard pinout
- Low input and offset current $- \pm 5 \mathrm{nA}$ max
- High gain $-400 \mathrm{~V} / \mathrm{mV}$ min


## Description

Designed for low level signal conditioning and instrumentation applications, the 4207 is a precision dual amplifier combining excellent dc input specifications with low input noise characteristics. Ultra low offset voltage, low drift, high CMRR, and low input bias currents serve to reduce input related errors to less than $0.01 \%$ in a typical high gain instrumentation amplifier system ( $\mathrm{Av}=1000$ ). The 4207 contains two separate amplifiers with a high degree of isolation between them; each is complete, requiring no external compensation capacitors or offset nulling potentiometers. The
inherent $\mathrm{V}_{\mathrm{OS}}$ is typically less than $150 \mu \mathrm{~V}$, resulting in superior temperature drift, and this low initial offset is further reduced by "Zener-zap" nulling when the wafers are tested.

Advanced thin film and nitride dielectric processing allows the 4207 to achieve its high performance and small size (the 4207 is offered in 8 -lead DIPs). The 4207 fits the industry standard 8 -lead op amp pin-out.

## Connection Information



## Ordering Information

| Part Number | Package | Operating <br> Temperature <br> Range |
| :---: | :---: | :---: |
| RC4207FN | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RC4207GN | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RV4207FD | D | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| RV4207GD | D | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| RM4207BD | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM4207BD/883B* | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

*Mil-Std-883, Level B processing
D = 8-lead ceramic DIP
$\mathrm{N}=8$-lead plastic DIP
Contact your sales representative for other package/ temperature range combinations.Absolute Maximum RatingsSupply Voltage$\pm 18 \mathrm{~V}$
Input Voltage* ..... $\pm 18 \mathrm{~V}$
Differential Input Voltage ..... 30V
Internal Power Dissipation** ..... 500 mW
Output Short Circuit Duration Indefinite
Storage Temperature
Range

$\qquad$
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Operating Temperature Range RM4207B $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
RC4207F/G ..... $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
RV4207F/G ..... $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Lead Soldering Temperature ( 60 Sec ) ..... $+300^{\circ} \mathrm{C}$

## Thermal Characteristics

|  | 8 -Lead <br> Ceramic <br> DIP | 8-Lead <br> Plastic <br> DIP |
| :--- | :---: | :---: |
| Max. Junction Temp. | $175^{\circ} \mathrm{C}$ | $125^{\circ} \mathrm{C}$ |
| Max. $\mathrm{P}_{\mathrm{D}} \mathrm{T}_{\mathrm{A}}<50^{\circ} \mathrm{C}$ | 833 mW | 468 mW |
| Therm. Res. $\theta_{\mathrm{JC}}$ | $45^{\circ} \mathrm{C} / \mathrm{W}$ | - |

## Mask Pattern



Die Size: $115 \times 90$ mils
Min. Pad Dimensions: $4 \times 4$ mils
*For supply voltages less than $\pm 18 \mathrm{~V}$, the absolute maximum input voltage is equal to the supply voltage.
**Observe package thermal characteristics.

Electrical Characteristics ( $\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V},-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ unless otherwise noted)

| Parameters | 4207 B |  |  |  |  |
| :--- | :--- | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Units |
|  |  |  | 50 | 200 | $\mu \mathrm{~V}$ |
| Average Input Offset Voltage Drift ${ }^{2}$ |  |  | 0.3 | 1.3 | $\mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ |
| Input Offset Current |  |  | $\pm 6.0$ | $\pm 15$ | nA |
| Average Input Offset Current Drift |  |  | 8.0 |  | $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ |
| Input Bias Current |  |  | $\pm 6.0$ | $\pm 15$ | nA |
| Average Input Bias Current Drift |  |  | 13 |  | $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ |
| Input Voltage Range |  | $\pm 10$ | $\pm 13.5$ |  | V |
| Common Mode Rejection Ratio | $\mathrm{V}_{\mathrm{CM}}= \pm 10 \mathrm{~V}$ | 94 | 120 |  | dB |
| Power Supply Rejection Ratio | $\mathrm{V}_{\mathrm{S}}= \pm 4.0 \mathrm{~V}$ to $\pm 16.5 \mathrm{~V}$ | 94 | 115 |  | dB |
| Large Signal Voltage Gain | $\mathrm{R}_{\mathrm{L}}>2.0 \mathrm{k} \Omega, \mathrm{V}_{0}= \pm 10 \mathrm{~V}$ | 200 | 400 |  | $\mathrm{~V} / \mathrm{mV}$ |
| Maximum Output Voltage Swing | $\mathrm{R}_{\mathrm{L}}>2.0 \mathrm{k} \Omega$ |  | $\pm 11$ | $\pm 12.6$ |  |
| Power Consumption | $\mathrm{R}_{\mathrm{L}}=\infty$ |  | 150 | 240 | mW |

Notes: 1. Input offset voltage measurements are performed by automated test equipment approximately 0.5 seconds after application of power.
2. This parameter is tested on a sample basis only.

Electrical Characteristics $\left(\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V},-25^{\circ} \mathrm{C}\right.$ to $+85^{\circ} \mathrm{C}$ for hermetic packages, $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$ for plastic packages unless otherwise noted)

| Parameters | Test Conditions | 4207F |  |  | 4207G |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltage |  |  | 45 | 150 |  | 85 | 250 | $\mu \mathrm{V}$ |
| Average Input Offset Voltage Drift ${ }^{2}$ |  |  | 0.3 | 1.3 |  | 0.7 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Input Offset Current |  |  | $\pm 2.0$ | $\pm 10$ |  | $\pm 1.6$ | $\pm 15$ | nA |
| Average Input Offset Current Drift |  |  | 8.0 |  |  | 12 |  | $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ |
| Input Bias Current |  |  | $\pm 2.0$ | $\pm 10$ |  | $\pm 3.0$ | $\pm 15$ | nA |
| Average Input Bias Current Drift |  |  | 13 |  |  | 18 |  | $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ |
| Input Voltage Range |  | $\pm 10$ | $\pm 13.5$ |  | $\pm 10$ | $\pm 13.5$ |  | V |
| Common Mode Rejection Ratio | $V_{C M}= \pm 10 \mathrm{~V}$ | 94 | 120 |  | 92 | 106 |  | dB |
| Power Supply Rejection Ratio | $V_{S}= \pm 4.0 \mathrm{~V}$ to $\pm 16.5 \mathrm{~V}$ | 94 | 115 |  | 92 | 100 |  | dB |
| Large Signal Voltage Gain | $\mathrm{R}_{\mathrm{L}}>2.0 \mathrm{k} \Omega, \mathrm{V}_{0}= \pm 10 \mathrm{~V}$ | 200 | 450 |  | 75 | 400 |  | $\mathrm{V} / \mathrm{mV}$ |
| Maximum Output Voltage Swing | $\mathrm{R}_{\mathrm{L}}>2.0 \mathrm{k} \Omega$ | $\pm 11$ | $\pm 12.6$ |  | $\pm 11$ | $\pm 12.6$ |  | V |
| Power Consumption | $\mathrm{R}_{\mathrm{L}}=\infty$ |  | 150 | 240 |  | 150 | 240 | mW |

Electrical Characteristics $\left(\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}\right.$ and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise noted)

| Parameters | Test Conditions | $4207 \mathrm{~B} / \mathrm{F}$ |  |  | 4207 G |  |  |  |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max | Min | Typ | Max |

Notes: 1. Long Term Input Offset Voltage Stability refers to the averaged trend line of $\mathrm{V}_{\mathrm{OS}}$ vs. Time over extended periods after the first 30 days of operation. Excluding the initial hour of operation, changes in $V_{O S}$ during the first 30 operating days are typically $2.5 \mu \mathrm{~V}$.
2. Guaranteed by design.
3. Input Offset Voltage measurements are performed by automated test equipment approximately 0.5 seconds after application of power.
4. The input protection diodes do not allow the device to be removed or inserted into the circuit without first removing power.

## Typical Performance Characteristics



Input Bias Current vs. Differential Input Voltage


Input Offset Current vs. Temperature


Input Bias Current vs. Temperature



## Typical Performance Characteristics (Continued)




Maximum Undistorted Output vs. Frequency




Output Voltage vs. Load Resistance


## Typical Performance Characteristics (Continued)




## Typical Applications

Adjustment-Free Precision Summing Amplifier


High Stability Thermocouple Amplifier


Precision Absolute Value Circuit



## RC4227 Precision Monolithic Dual Operational Amplifier

## Features

- Very low noise

Spectral noise density - $3.0 \mathrm{nV} / \mathrm{JHz}$
$1 / f$ noise corner frequency -2.7 Hz

- Very low $\mathrm{V}_{\text {os }}$ drift
$0.2 \mu \mathrm{~V} / \mathrm{Mo} ; 0.2 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$
■ High gain - $500 \mathrm{~V} / \mathrm{mV}$
- High output drive capability - $\pm 10 \mathrm{~V}$ into 1 K load
■ High slew rate - $2.7 \mathrm{~V} / \mu \mathrm{S}$ typ
- Wide gain bandwidth product - 8 MHz typ
- High common mode rejection ratio - 104 dB
- Low input offset voltage - $75 \mu \mathrm{~V}$
- Low frequency noise $-0.08 \mu \mathrm{~V}_{\mathrm{p}-\mathrm{p}} 0.1 \mathrm{~Hz}$ to 10 Hz typ
- Low input offset current - 2.5 nA typ
- Standard dual 8-lead pinout


## Description

The 4227, a dual version of the OP-27, is designed for instrumentation grade signal conditioning where low noise (both spectral density and burst), wide bandwidth, and high slew rate are required along with low input offset voltage, low input offset temperature coefficient, and low input bias currents. These
features are all available in a device which is internally compensated for excellent phase margin $\left(70^{\circ}\right)$ in a unity gain configuration. Digital nulling techniques performed at wafer sort make it feasible to guarantee temperature stable input offset voltages as low as $75 \mu \mathrm{~V}$ max. Input bias current cancellation techniques are used to obtain $\pm 55 \mathrm{nA}$ max. input bias currents.
In addition to providing superior performance for audio frequency range applications, the 4227 design uniquely addresses the needs of the instrumentation designer. Power supply rejection and common mode rejection are both in excess of 120 dB . A phase margin of $70^{\circ}$ at unity gain guards against peaking (and ringing) in low gain feedback circuits. Stable operation can be obtained with capacitive loads up to 2000 pF. ${ }^{1}$ The drift performance is, in fact, so good that the system designer must be cautioned that stray thermoelectric voltages generated by dissimilar metals at the contacts to the input terminals are enough to degrade its performance. For this reason it is also important to keep both input terminals at the same relative temperature.
The performance of the 4227 is achieved through the usage of precision amplkifier design techniques coupled with a process that combines nitride transistors and capacitors with precision thin-film resistors. The die size savings of nitride capacitors and thin film resistors allow the 4227 to be offered in an 8pin minidip package and fit the industry standard dual op amp pinout.

[^5]Connection Information


## Ordering Information

| Part Number | Package | Operating <br> Temperature <br> Range |
| :---: | :---: | :---: |
| RC4227FN | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RC4227GN | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RV4227FD | D | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| RV4227GD | D | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| RM4227BD <br> RM4227BD/883B* | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

[^6]Absolute Maximum RatingsSupply Voltage$\pm 18 \mathrm{~V}$
Input Voltage* ..... $\pm 18 \mathrm{~V}$
Differential Input Voltage ..... 0.7V
Internal Power Dissipation** ..... 658 mW
Output Short Circuit Duration Indefinite
Storage Temperature
Range
$\qquad$ $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Operating Temperature RangeRM4227B$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
RV4227F/G ..... $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
RC4227F/G $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Lead Soldering Temperature ( 60 sec ) ..... $+300^{\circ} \mathrm{C}$
*For supply voltages less than $\pm 18 \mathrm{~V}$, the absolute maximum input voltage is equal to the supply voltage.
**Observe package thermal characteristics.

## Thermal Characteristics

|  | 8-Lead <br> Ceramic DIP | 8-Lead <br> Plastic DIP |
| :--- | :---: | :---: |
| Max. Junction Temp. | $175^{\circ} \mathrm{C}$ | $125^{\circ} \mathrm{C}$ |
| Max. $\mathrm{P}_{\mathrm{D}} \mathrm{T}_{\mathrm{A}}<50^{\circ} \mathrm{C}$ | 833 mW | 468 mW |
| Therm. Res. $\theta_{\mathrm{JC}}$ | $45^{\circ} \mathrm{C} / \mathrm{W}$ | - |

## Mask Pattern



Electrical Characteristics $\left(\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}\right.$ and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise noted)

| Parameters | Test Conditions | 4227B/F |  |  | 4227G |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltage ${ }^{3}$ |  |  | 20 | 75 |  | 30 | 150 | $\mu \mathrm{V}$ |
| Long Term Input Offset Voltage Stability' |  |  | 0.3 |  |  | 0.4 |  | $\mu \mathrm{V} / \mathrm{Mo}$ |
| Input Offset Current |  |  | $\pm 2.5$ | $\pm 10$ |  | $\pm 5$ | $\pm 15$ | nA |
| Input Bias Current |  |  | $\pm 5$ | $\pm 15$ |  | $\pm 7.5$ | $\pm 25$ | nA |
| Input Noise Voltage | 0.1 Hz to 10 Hz |  | 0.08 |  |  | 0.08 |  | $\mu V_{\text {p-p }}$ |
| Input Noise Voltage Density | $\mathrm{f}_{0}=10 \mathrm{~Hz}$ |  | 3.8 |  |  | 3.8 |  | nV |
|  | $\mathrm{f}_{0}=30 \mathrm{~Hz}$ |  | 3.3 |  |  | 3.3 |  |  |
|  | $\mathrm{f}_{0}=1000 \mathrm{~Hz}$ |  | 3.2 |  |  | 3.2 |  | $\sqrt{\mathrm{Hz}}$ |
| Input Noise Current Density | $\mathrm{f}_{0}=10 \mathrm{~Hz}$ |  | 1.7 |  |  | 1.7 |  | pA |
|  | $\mathrm{f}_{0}=30 \mathrm{~Hz}$ |  | 1.0 |  |  | 1.0 |  |  |
|  | $\mathrm{f}_{0}=1000 \mathrm{~Hz}$ |  | 0.4 |  |  | 0.4 |  | $\sqrt{\mathrm{Hz}}$ |
| Input Resistance (Diff. Mode) |  |  | 5.0 |  |  | 4.0 |  | M $\Omega$ |
| Input Resistance (Com. Mode) |  |  | 2.5 |  |  | 2.0 |  | G $\Omega$ |
| Input Voltage Range ${ }^{2}$ |  | $\pm 11$ | $\pm 12.3$ |  | $\pm 11$ | $\pm 12.3$ |  | V |
| Common Mode Rejection Ratio | $\mathrm{V}_{\mathrm{CM}}= \pm 11 \mathrm{~V}$ | 104 | 123 |  | 100 | 120 |  | dB |
| Power Supply Rejection Ratio | $\mathrm{V}_{S}= \pm 4.0 \mathrm{~V}$ to $\pm 16.5 \mathrm{~V}$ | 104 | 120 |  | 100 | 118 |  | dB |
| Large Signal Voltage Gain | $\mathrm{R}_{\mathrm{L}} \geq 2.0 \mathrm{k} \Omega, \mathrm{V}_{0}= \pm 10 \mathrm{~V}$ | 500 | 1000 |  | 400 | 800 |  | $\mathrm{V} / \mathrm{mV}$ |
|  | $\mathrm{R}_{\mathrm{L}} \geq 1.0 \mathrm{k} \Omega, \mathrm{V}_{0}= \pm 10 \mathrm{~V}$ | 400 | 800 |  | 300 | 600 |  |  |
|  | $\begin{aligned} & V_{0}= \pm 1.0 \mathrm{~V}, V_{S}= \pm 4.0 \mathrm{~V} \\ & R_{L} \geq 1.0 \mathrm{k} \Omega \end{aligned}$ | 250 | 500 |  | 200 | 400 |  |  |
| Output Voltage Swing | $\mathrm{R}_{\mathrm{L}} \geq 2.0 \mathrm{k} \Omega$ | $\pm 12$ | $\pm 13.8$ |  | $\pm 12$ | $\pm 13.8$ |  | V |
|  | $R_{L} \geq 1 \mathrm{k} \Omega$ | $\pm 11$ | $\pm 12$ |  | $\pm 11$ | $\pm 12$ |  |  |
| Slew Rate | $\mathrm{R}_{\mathrm{L}} \geq 2.0 \mathrm{k} \Omega$ | 1.5 | 2.7 |  | 1.5 | 2.7 |  | $\mathrm{V} / \mu \mathrm{S}$ |
| Gain Bandwidth Product |  | 5.0 | 8.0 |  | 5.0 | 8.0 |  | MHz |
| Open Loop Output Resistance | $V_{0}=0, I_{0}=0$ |  | 70 |  |  | 70 |  | $\Omega$ |
| Power Consumption | $\mathrm{R}_{\mathrm{L}}=\infty$ |  | 160 | 200 |  | 180 | 240 | mW |
| Crosstalk |  | 126 | 155 |  | 126 | 155 |  | dB |

Notes: 1. Long Term Input Offset Voltage Stability refers to the average trend line of $\mathrm{V}_{\mathrm{OS}}$ vs. Time over extended periods after the first 30 days of operation. Excluding the initial hour of operation, changes in $\mathrm{V}_{\mathrm{OS}}$ during the first 30 operating days are typically $2.5 \mu \mathrm{~V}$.
2. Guaranteed by design.
3. Input Offset Voltage measurements are performed by automated test equipment approximately .5 seconds after application of power.
Caution: The input protection diodes do not allow the device to be removed or inserted into the circuit without first removing power.

Electrical Characteristics ( $\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V},-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ unless otherwise noted)

| Parameters | 4227B |  |  |  |  |
| :--- | :--- | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Units |
|  |  |  | 50 | 200 | $\mu \mathrm{~V}$ |
| Average Input Offset Voltage Drift ${ }^{2}$ |  |  | 0.3 | 1.3 | $\mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ |
| Input Offset Current |  |  | $\pm 10$ | $\pm 35$ | nA |
| Input Bias Current |  |  | $\pm 15$ | $\pm 45$ | nA |
| Input Voltage Range |  | $\pm 10$ | $\pm 11.5$ |  | V |
| Common Mode Rejection Ratio | $\mathrm{V}_{\mathrm{CM}}= \pm 10 \mathrm{~V}$ | 100 | 119 |  | dB |
| Power Supply Rejection Ratio | $\mathrm{V}_{\mathrm{S}}= \pm 4 \mathrm{~V}$ to $\pm 16.5 \mathrm{~V}$ | 100 | 114 |  | dB |
| Large Signal Voltage Gain | $\mathrm{R}_{\mathrm{L}}>2.0 \mathrm{k} \Omega, \mathrm{V}_{0}= \pm 10 \mathrm{~V}$ | 350 | 650 |  | $\mathrm{~V} / \mathrm{mV}$ |
| Output Voltage Swing | $\mathrm{R}_{\mathrm{L}}>2.0 \mathrm{k} \Omega$ | $\pm 11$ | $\pm 13.2$ |  | V |
| Power Consumption | $\mathrm{R}_{\mathrm{L}}=\infty$ |  | 200 | 280 | mW |

Notes: 1. Input offset voltage measurements are performed by automated test equipment approximately 0.5 seconds after application of power.
2. This parameter is tested on a sample basis only.

Electrical Characteristics ( $\mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V},-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ for hermetic packages, $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$ for plastic packages unless otherwise noted)

| Parameters | Test Conditions | 4227F |  |  | 42276 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltage |  |  | 40 | 150 |  | 85 | 250 | $\mu \mathrm{V}$ |
| Average Input Offset Voltage Drift ${ }^{2}$ |  |  | 0.3 | 1.3 |  | 0.4 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Input Offset Current |  |  | $\pm 8$ | $\pm 15$ |  | $\pm 10$ | $\pm 35$ | nA |
| Input Bias Current |  |  | $\pm 10$ | $\pm 30$ |  | $\pm 15$ | $\pm 45$ | nA |
| Input Voltage Range |  | $\pm 10$ | $\pm 11.8$ |  | $\pm 10$ | $\pm 11.8$ |  | V |
| Common Mode Rejection Ratio | $V_{C M}= \pm 10 \mathrm{~V}$ | 100 | 121 |  | 92 | 118 |  | dB |
| Power Supply Rejection Ratio | $V_{S}= \pm 4 \mathrm{~V}$ to $\pm 16.5 \mathrm{~V}$ | 100 | 116 |  | 92 | 114 |  | dB |
| Large Signal Voltage Gain | $\mathrm{R}_{\mathrm{L}}>2.0 \mathrm{k} \Omega, \mathrm{V}_{0}= \pm 10 \mathrm{~V}$ | 350 | 700 |  | 250 | 500 |  | $\mathrm{V} / \mathrm{mV}$ |
| Output Voltage Swing | $\mathrm{R}_{\mathrm{L}}>2.0 \mathrm{k} \Omega$ | $\pm 11$ | $\pm 13.5$ |  | $\pm 11$ | $\pm 13.5$ |  | V |
| Power Consumption | $\mathrm{R}_{\mathrm{L}}=\infty$ |  | 180 | 240 |  | 200 | 280 | mW |

## Typical Performance Characteristics

### 0.1 Hz to 10 Hz Noise Test Circuit ( $1 / 2$ Shown)




Gain, Phase Shift vs. Frequency


Open Loop Gain vs. Frequency


Slew Rate, Gain Bandwidth Product, Phase Margin vs. Temperature


## Typical Performance Characteristics (Continued)



Short Circuit Current vs. Time


Time From Output Shorted to Ground (Minutes)

Maximum Undistorted Output vs. Frequency




Common Mode Input Range vs. Supply Voltage


## Typical Performance Characteristics (Continued)




Current Noise vs. Frequency


## RC4277 Dual Precision Operational Amplifiers

## Features

- High dc precision
- Very low $\mathrm{V}_{\mathrm{os}}-30 \mu \mathrm{~V}$ max
$\square$ Very low $\mathrm{V}_{\text {os }}$ drift - $0.3 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ max
- High open-loop gain - 5 M min
- High CMRR - 120 dB min
- High PSRR - 110 db min

■ Low noise - $0.35 \mu \mathrm{~V}_{\text {p-p }}$ ( 0.1 to 10 Hz )
Low bias current - 4.0 nA max
Low power consumption - 120 mW max

## Description

The RC4277 provides the highest precision available in a dual bipolar operational amplifier. A monolithic dual version of the RC4077, the RC4277 is designed to replace OP-207, LT1002, OP-07 and OP-77 type amplifiers in applications requiring high PC board layout density. The RC4277 has a well-balanced, mutually supporting set of input specifications. Low $\mathrm{V}_{\text {os }}$, low $\mathrm{I}_{\mathrm{B}}$, high open-loop gain, and excellent matching characteristics combine to raise the performance level of many instrumentation, low-level signal conditioning, and data conversion applications. PSRR, CMRR, $\mathrm{V}_{\text {os }}$
drift, and noise levels also support high precision operation.

The high performance of the RC4277 results from two innovative and unconventional manufacturing steps, plus careful circuit layout and design. The key steps are SiCr thin-film resistor deposition and post-package trimming of the input offset voltage characteristic. The low $\pm 30 \mu \mathrm{~V}$ max $\mathrm{V}_{\text {os }}$ specification is maintained in high-volume production by way of the postpackage trim procedure, where internal resistors are trimmed through the device input leads at the final test operation. Devices retain this low offset through the stability and accuracy of the trimmed thin-film resistors.

The RC4277 is available in 8 -lead plastic and ceramic DIPs, and can be ordered with Mil-Std-883 Level B processing.

Connection Information


## Ordering Information

| Part Number | Package | Operating <br> Temperature <br> Range |
| :--- | :---: | :---: |
| RC4277EN | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RC4277FN | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RV4277ED | D | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| RV4277FD | D | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| RM4277AD | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM4277AD/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

Notes:
/883B suffix denotes Mil-Std-883, Level B processing
$\mathrm{N}=8$-lead plastic DIP
D = 8 lead ceramic DIP
Contact a Raytheon sales office or representative for ordering information on special package/temperature range combinations.
Absolute Maximum Ratings
Supply Voltage ..... $\pm 18 \mathrm{~V}$
Input Voltage* ..... $\pm 18 \mathrm{~V}$
Differential Input Voltage ..... 30 V
Internal Power Dissipation** ..... 500 mW
Output Short Circuit Duration Indefinite
Storage Temperature
Range ..... $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Operating Temperature Range
RM4277 ..... $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
RV4277 ..... $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
RC4277 ..... $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Lead Soldering Temperature ( 60 sec )

$\qquad$ ..... $+300^{\circ} \mathrm{C}$
*For supply voltages less than $\pm 18 \mathrm{~V}$, the absolute maximum input voltage is equal to the supply voltage.
*"Observe maximum power dissipation vs. ambient temperature in the table of Thermal Characteristics.

## Thermal Characteristics

|  | 8 -Lead <br> Ceramic <br> DIP | 8 -Lead <br> Plastic <br> DIP |
| :--- | :---: | :---: |
| Max. Junction Temp. | $+175^{\circ} \mathrm{C}$ | $+125^{\circ} \mathrm{C}$ |
| Max. $\mathrm{P}_{\mathrm{D}} \mathrm{T}_{\mathrm{A}}<50^{\circ} \mathrm{C}$ | 833 mW | 468 mW |
| Therm. Res $\theta_{\mathrm{Jc}}$ | $45^{\circ} \mathrm{C} / \mathrm{W}$ | - |
| Therm. Res. $\theta_{\mathrm{JA}}$ | $150^{\circ} \mathrm{C} / \mathrm{W}$ | $160^{\circ} \mathrm{C} / \mathrm{W}$ |
| For $\mathrm{T}_{\mathrm{A}}>50^{\circ} \mathrm{C}$ Derate at | $8.33 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $6.25 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |

## Mask Pattern



Electrical Characteristics $\left(V_{s}= \pm 15 \mathrm{~V}\right.$ and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise noted)

| Parameters | Test Conditions | RC4277A/E |  |  | RC4277F |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltage ${ }^{3}$ |  |  | 12 | 30 |  | 30 | 75 | $\mu \mathrm{V}$ |
| Long Term $\mathrm{V}_{\text {os }}$ Stability ${ }^{1}$ |  |  | 0.3 |  |  | 0.3 |  | $\mu \mathrm{V} / \mathrm{Mo}$ |
| Input Offset Current |  |  | 0.5 | 3.0 |  | 0.5 | 5.0 | nA |
| Input Bias Current |  |  | $\pm 0.5$ | $\pm 3.0$ |  | $\pm 0.5$ | $\pm 5.0$ | nA |
| Input Noise Voltage | 0.1 Hz to 10 Hz |  | 0.35 |  |  | 0.35 |  | $\mu \mathrm{V}_{p-p}$ |
| Input Noise Voltage Density | $\mathrm{F}_{\mathrm{o}}=10 \mathrm{~Hz}$ |  | 10.3 |  |  | 10.3 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
|  | $\mathrm{F}_{\mathrm{o}}=100 \mathrm{~Hz}$ |  | 10 |  |  | 10 |  |  |
|  | $\mathrm{F}_{\mathrm{o}}=1000 \mathrm{~Hz}$ |  | 9.6 |  |  | 9.6 |  |  |
| Input Noise Current | 0.1 Hz to 10 Hz |  | 14 |  |  | 14 |  | $p A_{p-p}$ |
| Input Noise Current Density | $\mathrm{F}_{\mathrm{o}}=10 \mathrm{~Hz}$ |  | 0.32 |  |  | 0.32 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
|  | $\mathrm{F}_{\mathrm{o}}=100 \mathrm{~Hz}$ |  | 0.14 |  |  | 0.14 |  |  |
|  | $\mathrm{F}_{\mathrm{O}}=1000 \mathrm{~Hz}$ |  | 0.12 |  |  | 0.12 |  |  |
| Input Voltage Range ${ }^{4}$ |  | $\pm 11$ | $\pm 14$ |  | $\pm 11$ | $\pm 14$ |  | V |
| Common Mode Rejection Ratio | $\mathrm{V}_{\mathrm{CM}}= \pm 11 \mathrm{~V}$ | 120 | 132 |  | 110 | 126 |  | dB |
| Power Supply Rejection Ratio | $\mathrm{V}_{\mathrm{s}}= \pm 4 \mathrm{~V}$ to $\pm 16.5 \mathrm{~V}$ | 120 | 132 |  | 110 | 126 |  | dB |
| Large Signal Voltage Gain | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega, \mathrm{V}_{\mathrm{O}}= \pm 10 \mathrm{~V}$ | 5000 | 7000 |  | 2500 | 5000 |  | V/mV |
| Output Voltage Swing | $\mathrm{R}_{\mathrm{L}} \geq 10 \mathrm{k} \Omega$ | $\pm 12.5$ | $\pm 13$ |  | $\pm 12.5$ | $\pm 13$ |  | V |
|  | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega$ | $\pm 12$ | $\pm 12.8$ |  | $\pm 12$ | $\pm 12.8$ |  |  |
|  | $\mathrm{R}_{\mathrm{L}} \geq 1 \mathrm{k} \Omega$ | $\pm 11$ | $\pm 12$ |  | $\pm 11$ | $\pm 12$ |  |  |
| Slewing Rate | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega$ | 0.1 | 0.3 |  | 0.1 | 0.3 |  | V/ $/ \mathrm{S}$ |
| Closed Loop Bandwidth | $\mathrm{A}_{\text {vCL }}=+1.0$ |  | 1.5 |  |  | 1.5 |  | MHz |
| Open Loop Output Resistance | $\mathrm{V}_{0}=0, \mathrm{I}_{0}=0$ |  | 60 |  |  | 60 |  | $\Omega$ |
| Power Consumption | $\mathrm{V}_{\mathrm{S}}=15 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=\infty$ |  | 140 | 165 |  | 140 | 165 | mW |
| Crosstalk |  | 126 | 155 |  | 126 | 155 |  | dB |

## Notes:

1. Long Term Input Offset Voltage Stability refers to the averaged trend line of $V_{o s}$ vs. Time over extended periods after the first 30 days of operation. Excluding the initial hour of operation, changes in $V_{o s}^{\text {os }}$ during the first 30 operating days are typically $2.5 \mu$.
2. Guaranteed by design.
3. Input Offset Voltage measurements are performed by automated test equipment approximately 0.5 seconds after applica tion of power.
4. The input protection diodes do not allow the device to be removed or inserted into the circuit without first removing power.

Electrical Characteristics $\left(\mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V},-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}\right.$ unless otherwise noted)

| Parameters | Test Conditions | 4277A |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |
| Input Offset Voltage ${ }^{1}$ |  |  | 25 | 60 | $\mu \mathrm{V}$ |
| Average Input Offset Voltage Drift ${ }^{2}$ |  |  | 0.1 | 0.3 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Input Offset Current |  |  | 1.5 | 5.0 | nA |
| Average Input Offset Current Drift |  |  | 5.0 | 20 | $\mathrm{pA}{ }^{\circ} \mathrm{C}$ |
| Input Bias Current |  |  | $\pm 1.5$ | $\pm 5.0$ | nA |
| Average Input Bias Current Drift |  |  | 5.0 | 20 | $\mathrm{pA}{ }^{\circ} \mathrm{C}$ |
| Input Voltage range |  | $\pm 10$ | $\pm 13.5$ |  | V |
| Common Mode Rejection Ratio | $\mathrm{V}_{\mathrm{CM}}= \pm 10 \mathrm{~V}$ | 120 | 128 |  | dB |
| Power Supply Rejection Ratio | $\mathrm{V}_{\mathrm{S}}= \pm 4 \mathrm{~V}$ to $\pm 16.5 \mathrm{~V}$ | 120 | 128 |  | dB |
| Large Signal Voltage Gain | $\mathrm{R}_{\mathrm{L}}>2 \mathrm{k} \Omega, \mathrm{V}_{\mathrm{O}}= \pm 10 \mathrm{~V}$ | 3000 | 5000 |  | V/mV |
| Maximum Output Voltage Swing | $\mathrm{R}_{\mathrm{L}}>2 \mathrm{k} \Omega$ | $\pm 11$ | $\pm 12.6$ |  | V |
| Power Consumption | $\mathrm{R}_{\mathrm{L}}=\infty$ |  | 150 | 200 | mW |

Notes:

1. Input offset voltage measurements are performed by automated test equipment approximately 0.5 seconds after applica tion of power.
2. This parameter is tested on a sample basis only.

Electrical Characteristics $\left(\mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V},-25^{\circ} \mathrm{C}\right.$ to $+85^{\circ} \mathrm{C}$ for hermetic packages, $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq$ $+70^{\circ} \mathrm{C}$ for plastic packages unless otherwise noted)

| Parameters | Test Conditions | 4277E |  |  | 4277F |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltage | $\begin{aligned} & 0^{\circ} \mathrm{C} \leq T_{A} \leq+70^{\circ} \mathrm{C} \\ & -25^{\circ} \mathrm{C} \leq T_{A} \leq+85^{\circ} \mathrm{C} \end{aligned}$ |  | $\begin{aligned} & 20 \\ & 20 \end{aligned}$ | $\begin{aligned} & 44 \\ & 48 \end{aligned}$ |  | $\begin{aligned} & 50 \\ & 50 \end{aligned}$ | $\begin{aligned} & 120 \\ & 135 \end{aligned}$ | $\begin{aligned} & \mu V \\ & \mu V \end{aligned}$ |
| Average Input Offset Voltage Drift ${ }^{2}$ |  |  | 0.1 | 0.3 |  | 0.3 | 1.0 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Input Offset Current |  |  | 1.5 | 5.0 |  | 1.5 | 5.0 | nA |
| Input Bias Current |  |  | $\pm 1.5$ | $\pm 5.0$ |  | $\pm 1.5$ | $\pm 5.0$ | nA |
| Input Voltage Range |  | $\pm 10$ | $\pm 13.5$ |  | $\pm 10$ | $\pm 13.5$ |  | V |
| Common Mode Rejection Ratio | $\mathrm{V}_{\mathrm{CM}}= \pm 10 \mathrm{~V}$ | 120 |  |  | 110 | 124 |  | dB |
| Power Supply Rejection Ratio | $\mathrm{V}_{\mathrm{s}}= \pm 4 \mathrm{~V}$ to $\pm 16.5 \mathrm{~V}$ | 120 |  |  | 110 | 124 |  | dB |
| Large Signal Voltage Gain | $\mathrm{R}_{\mathrm{L}}>2 \mathrm{k} \Omega, \mathrm{V}_{\mathrm{O}}= \pm 10 \mathrm{~V}$ | 3000 | 5000 |  | 1500 | 4000 |  | V/mV |
| Maximum Output Voltage Swing | $\mathrm{R}_{\mathrm{L}}>2 \mathrm{k} \Omega$ | $\pm 11$ | $\pm 12.6$ |  | $\pm 11$ | $\pm 12.6$ |  | V |
| Power Consumption | $\mathrm{R}_{\mathrm{L}}=\infty$ |  | 150 | 200 |  | 150 | 200 | mW |

## Typical Applications



High Stability Thermocouple Amplifier
Adjustment-Free Precision Summary Amplifier


65-4334

Precision Absolute Value Circuit


Schematic Diagram

## LM108A/LH2108A Precision Operational Amplifiers

## Features

- Low input bias current - 2nA
- Low input offset current - 200pA

■ Low input offset voltage - $500 \mu \mathrm{~V}$

- Low input offset drift - $5 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$
- Wide supply range $- \pm 3 \mathrm{~V}$ to $\pm 20 \mathrm{~V}$
- Low supply current - 0.6 mA


## Connection Information (Top Views)



High PSRR — 96dB

- High CMRR - 96dB
- Mil-Std-883B available


## Description

These operational amplifiers feature low input bias current combined with the advantages of bipolar transistor construction; input offset voltages and currents are kept low over a wide range of temperature and supply voltage.
Raytheon's superbeta bipolar manufacturing process includes extra treatment at epitaxial growth to ensure low input voltage noise.
The LH2108 consists of two LM108 ICs in one 16 -lead DIP. The " $A$ " versions meet tighter electrical specifications than the plain versions. All types are available with 883B military screening.

| Pin | Function |
| :---: | :--- |
| 1 | Comp |
| 2 | -Input |
| 3 | + lnput |
| 4 | $-V_{s}$ |
| 5 | NC |
| 6 | Output |
| 7 | $+V_{s}$ |
| 8 | Comp |


| Pin | Function | Pin | Function |
| :---: | :---: | :---: | :---: |
| 1 | $+V_{s}(A)$ | 9 | $+\mathrm{V}_{\mathrm{s}}(\mathrm{B})$ |
| 2 | Comp (A) | 10 | Comp (B) |
| 3 | Comp (A) | 11 | Comp (B) |
| 4 | -Input (A) | 12 | -Input (B) |
| 5 | + Input (A) | 13 | + $\operatorname{lnput}(\mathrm{B})$ |
| 6 | - $\mathrm{V}_{\text {s }}$ | 14 | NC |
| 7 | NC | 15 | NC |
| 8 | Output (B) | 16 | Output (A) |


| Pin | Function | Pin | Function Pin | Function |  |
| :---: | :--- | :---: | :--- | :--- | :--- |
| 1 | Comp | 1 | NC | 11 | NC |
| 2 | -Input | 2 | Comp | 12 | NC |
| 3 | +lnput | 3 | NC | 13 | NC |
| 4 | $-V_{s}$ | 4 | NC | 14 | NC |
| 5 | NC | 5 | -Input | 15 | Output |
| 6 | Output | 6 | NC | 16 | NC |
| 7 | $+V_{s}$ | 7 | +lnput | 17 | $+V_{s}$ |
| 8 | Comp | 8 | NC | 18 | NC |
|  |  | 9 | NC | 19 | NC |
|  |  | 10 | $-V_{s}$ | 20 | Comp |

## Ordering Information

| Part Number | Package | Operating <br> Temperature <br> Range |
| :--- | :---: | :---: |
| LM108L | L | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| LM108AL | L | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| LM108D | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| LM108AD | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| LM108T | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| LM108AT | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| LH2108D | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| LH2108AD/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

Notes:
/883B suffix denotes Mil-Std-883, Level B processing
D = 16 lead ceramic DIP (LH2108)
D $=8$-lead ceramic DIP (LM108)
T $=8$-lead metal can TO-99
$\mathrm{L}=20$-pad leadless chip carrier
Contact a Raytheon sales office or representative for ordering information on special package/temperature range combinations.

## Absolute Maximum Ratings

Supply Voltage ..... $\pm 20 \mathrm{~V}$
Differential Input Current* ..... $\pm 10 \mathrm{~mA}$
Input Voltage** ..... $\pm 15 \mathrm{~V}$
Output Short Circuit Continuous
Operating TemperatureRange
$\qquad$ $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Storage TemperatureRange
$\qquad$ $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Lead Soldering Temperature( 60 sec )
$\qquad$ $+300^{\circ} \mathrm{C}$
*The inputs are shunted with back-to-back diodes for overvoltage protection. Therefore, if a differential input voltage in excess of 1 V is applied between the inputs, excessive current will flow, unless some limiting resistance is provided.
**For supply voltages less than $\pm 15 \mathrm{~V}$, the absolute maximum input voltage is equal to the supply voltage.

## Mask Pattern



## Thermal Characteristics

|  | 8-Lead <br> TO-99 <br> Metal Can | 8-Lead <br> Ceramic <br> DIP | 16-Lead <br> Ceramic <br> DIP | 20-Lead <br> LCC |
| :--- | :---: | :---: | :---: | :---: |
| Max. Junction Temp. | $175^{\circ} \mathrm{C}$ | $175^{\circ} \mathrm{C}$ | $175^{\circ} \mathrm{C}$ | $175^{\circ} \mathrm{C}$ |
| Max. $\mathrm{P}_{\mathrm{D}} \mathrm{T}_{\mathrm{A}}<50^{\circ} \mathrm{C}$ | 658 mW | 833 mW | 1042 mW | 925 mW |
| Therm. Res $\theta_{\mathrm{JC}}$ | $50^{\circ} \mathrm{C} / \mathrm{W}$ | $45^{\circ} \mathrm{C} / \mathrm{W}$ | $60^{\circ} \mathrm{C} / \mathrm{W}$ | $37^{\circ} \mathrm{C} / \mathrm{W}$ |
| Therm. Res. $\theta_{\mathrm{JA}}$ | $190^{\circ} \mathrm{C} / \mathrm{W}$ | $150^{\circ} \mathrm{C} / \mathrm{W}$ | $120^{\circ} \mathrm{C} / \mathrm{W}$ | $105^{\circ} \mathrm{C} / \mathrm{W}$ |
| For $\mathrm{T}_{\mathrm{A}}>50^{\circ} \mathrm{C}$ Derate at | $5.26 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $8.33 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $8.38 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $7.0 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |

Electrical Characteristics $\left( \pm 5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{S}} \leq \pm 20 \mathrm{~V}\right.$ and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise noted

| Parameters | Test Conditions | LM108A/LH2108A |  |  | LM108/LH2108 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Tp | Max |  |
| Input Offset Voltage |  |  | 0.3 | 0.5 |  | 0.7 | 2.0 | mV |
| Input Offset Current |  |  | 0.05 | 0.2 |  | 0.05 | 0.2 | nA |
| Input Bias Current |  |  | 0.8 | 2.0 |  | 0.8 | 2.0 | nA |
| Input Resistance ${ }^{1}$ |  | 30 | 70 |  | 30 | 70 |  | $\mathrm{M} \Omega$ |
| Large Signal Voltage Gain | $\begin{aligned} & V_{S}= \pm 15 \mathrm{~V} \\ & V_{\text {OUT }}= \pm 10 \mathrm{~V} \\ & R_{L} \geq 10 \mathrm{k} \Omega \end{aligned}$ | 80 | 300 |  | 50 | 300 |  | $\mathrm{V} / \mathrm{mV}$ |
| Supply Current | Each Amplifier |  | 0.3 | 0.6 |  | 0.3 | 0.6 | mA |

Electrical Characteristics ( $\pm 5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{s}} \leq \pm 20 \mathrm{~V} ;-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ unless otherwise noted)

| Parameters | Test Conditions | LM108A/LH2108A |  |  | LM108/LH2108 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltage |  |  | 0.4 | 1.0 |  | 1.0 | 3.0 | mV |
| Average Input Offset Voltage Drift ${ }^{2}$ |  |  | 1.0 | 5.0 |  | 3.0 | 1.5 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Input Offset Current |  |  | 0.1 | 0.4 |  | 0.1 | 0.4 | nA |
| Average Input Offset Current Drift ${ }^{2}$ |  |  | 0.5 | 2.5 |  | 0.5 | 2.5 | $\mathrm{pA}{ }^{\circ} \mathrm{C}$ |
| Input Bias Current |  |  | 1.0 | 3.0 |  | 1.0 | 3.0 | nA |
| Large Signal Voltage Gain | $\begin{aligned} & V_{\mathrm{s}}= \pm 15 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{O}}= \pm 10 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}} \geq 10 \mathrm{k} \Omega \end{aligned}$ | 40 | 200 |  | 25 | 200 |  | $\mathrm{V} / \mathrm{mV}$ |
| Output Voltage Swing | $\begin{aligned} & R_{\mathrm{L}} \geq 10 \mathrm{k} \Omega \\ & \mathrm{~V}_{\mathrm{s}}= \pm 20 \mathrm{~V} \end{aligned}$ | $\pm 16$ | $\pm 18$ |  | $\pm 16$ | $\pm 18$ |  | V |
| Input Voltage Range | $\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}$ | $\pm 13.5$ |  |  | $\pm 13.5$ |  |  | V |
| Common Mode Rejection Ratio | $\begin{aligned} & V_{C M}= \pm 13.5 \\ & V_{S}= \pm 15 \mathrm{~V} \end{aligned}$ | 96 | 110 |  | 85 | 100 |  | dB |
| Power Supply Rejection Ratio | $\mathrm{V}_{\mathrm{s}}= \pm 5 \mathrm{~V}$ to $\pm 20 \mathrm{~V}$ | 96 | 110 |  | 80 | 96 |  | dB |
| Supply Current | Each Amplifier |  |  | 0.6 |  |  | 0.6 | mA |

Notes: 1. Guaranteed by input bias current specification.
2. Sample tested

## Typical Applications

The LM108 series has very low input offset and bias currents; the user is cautioned that printed circuit board leakages can produce significant errors, especially at high board temperatures. Careful attention to board layout and cleaning


65-02652A

## Offset Adjustment for Differential Amplifiers



65-02654A

Offset Adjustment for Inverting Amplifiers

procedure is required to achieve the LM108A's rated performance. It is suggested that board leakage be minimized by encircling the input pins with a guard ring maintained at a potential close to that of the inputs. The guard ring should be driven by a low impedance source such as an amplifier's output or ground.

## Standard Compensation Circuit



Alternate* Frequency Compensation

*Improves rejection of power supply noise by a factor of 10 **Bandwidth and slew rate are proportional to $1 / \mathrm{C}_{\mathrm{s}}$.

Feedforward Compensation



## LT－1001 Series Precision Operational Amplifiers

## Features

－Ultra－low $\mathrm{V}_{\text {os }}-15 \mu \mathrm{~V}$ max
Ultra－low $\mathrm{V}_{\mathrm{os}}$ drift－ $0.6 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ max
盏 Low input bias current－ 2 nA max
High CMRR－ 114 dB min
High PSRR－ 110 dB min
回 Low noise－ $0.3 \mu \mathrm{~V}_{\text {p－p }}(0.1$ to 10 Hz ）
Low power dissipation－ 75 mW max
娄 High gain linearity
LCC，SO－8，DIP and can packages

## Description

Designed for low level signal conditioning， instrumentation，and data conversion applica－ tions，the LT－1001 is a precision amplifier combining excellent dc input specifications with low input voltage noise．Advanced circuit de－ sign，wafer processing，and test methods all contribute to these well－balanced，mutually supporting input characteristics．
The circuit design uses special low－noise transistor geometries and careful thermal layout to achieve exceptionally low noise and linear
gain characteristics．A patented，proprietary test method which includes digital $\mathrm{V}_{\text {os }}$ nulling after packaging as well as at wafer test tight－ ens the distribution of this parameter such that the highest grade，the LT－1001AM，is specified at $\pm 15 \mu \mathrm{~V}$ maximum．This low $\mathrm{V}_{\text {os }}$ ，along with extra－low power dissipation（which reduces warm－up drift），set the LT－1001 apart from similar precision op amp types．

## Ordering Information

| Part Number | Package | Operating <br> Temperature <br> Range |
| :--- | :---: | :---: |
| LT－1001ACN | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| LT－1001CN | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| $\mathrm{LT}-1001 \mathrm{ACM}$ | M | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| $\mathrm{LT}-1001 \mathrm{CM}$ | M | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| $\mathrm{LT}-1001 \mathrm{MT}$ | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| LT－1001AMT／883B | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| LT－1001MD | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| LT－1001AMD／883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| LT－1001ML | L | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| LT－1001AML／883B | L | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

## Notes：

／883B suffix denotes Mil－Std－883，Level B processing $\mathrm{N}=8$－lead plastic DIP
D $=8$ lead ceramic DIP
$\mathrm{T}=8$－lead metal can（TO－99）
$L=20$－pad leadless chip carrier
$M=8$－lead plastic SOIC
Contact a Raytheon sales office or representative for ordering information on special package／temperature range combinations．

Connection Information


Absolute Maximum Ratings
Supply Voltage $\pm 22 \mathrm{~V}$
Input Voltage* ..... $\pm 22 \mathrm{~V}$
Differential Input Voltage ..... 30 V
Internal Power Dissipation** ..... 500 mW
Output Short Circuit Duration
Indefinite
Storage TemperatureRange
$\qquad$ $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Operating Temperature Range
M Suffix $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
C Suffix $\qquad$ $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Lead Soldering Temperature (SO-8; 10 sec ) $+260^{\circ} \mathrm{C}$
Lead Soldering Temperature (DIP, LCC, TO-99; 60 sec ) $+300^{\circ} \mathrm{C}$
*For supply voltages less than $\pm 22 \mathrm{~V}$, the absolute maximum input voltage is equal to the supply voltage. **Observe package thermal characteristics.

## Mask Pattern



Die Size: $75 \times 78$ mils
Min. Pad Dimensions: $\mathbf{4 \times 4} \mathbf{~ m i l s}$

## Thermal Characteristics

|  | $\begin{gathered} \text { 20-Pad } \\ \text { LCC } \end{gathered}$ | 8-Lead Ceramic DIP | $\begin{gathered} \text { 8-Lead } \\ \text { TO-99 } \\ \text { Metal Can } \end{gathered}$ | $\begin{aligned} & \text { 8-Lead } \\ & \text { Small } \\ & \text { Outline } \end{aligned}$ | 8-Lead Plastic DIP |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Max. Junction Temp. | $175{ }^{\circ} \mathrm{C}$ | $175{ }^{\circ} \mathrm{C}$ | $175^{\circ} \mathrm{C}$ | $125^{\circ} \mathrm{C}$ | $125^{\circ} \mathrm{C}$ |
| Max. $\mathrm{P}_{\mathrm{D}} \mathrm{T}_{\mathrm{A}}<50^{\circ} \mathrm{C}$ | 925 mW | 833 mW | 658 mW | 300 mW | 468 mW |
| Therm. Res $\theta_{\mathrm{Jc}}$ | $37^{\circ} \mathrm{C} / \mathrm{W}$ | $45^{\circ} \mathrm{C} / \mathrm{W}$ | $50^{\circ} \mathrm{C} / \mathrm{W}$ | - | - |
| Therm. Res. $\theta_{\text {JA }}$ | $105^{\circ} \mathrm{CW}$ | $150^{\circ} \mathrm{C} / \mathrm{W}$ | $190^{\circ} \mathrm{C} / \mathrm{W}$ | $240^{\circ} \mathrm{C} / \mathrm{W}$ | $160^{\circ} \mathrm{C} / \mathrm{W}$ |
| For $\mathrm{T}_{\mathrm{A}}>50^{\circ} \mathrm{C}$ Derate at | $7.0 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $8.33 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $5.26 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $4.17 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $6.25 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |

Electrical Characteristics $\left(\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}\right.$ and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise noted)

| Parameters | Test Conditions | LT-1001A |  |  | LT-1001M/C |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltage ${ }^{1}$ | LT-1001AM/883B |  | 7.0 | 15 |  | 18 | 60 | $\mu \mathrm{V}$ |
|  | LT-1001AC |  | 10 | 25 |  |  |  |  |
| Long Term Input Offset Voltage Stability ${ }^{34}$ |  |  | 0.2 | 1.0 |  | 0.2 | 1.5 | $\mu \mathrm{V} / \mathrm{Mo}$ |
| Input Offset Current |  |  | 0.3 | 2.0 |  | 0.4 | 3.8 | nA |
| Input Bias Current |  |  | $\pm 0.5$ | $\pm 2.0$ |  | $\pm 1.0$ | $\pm 4.0$ | nA |
| Input Noise Voltage ${ }^{2}$ | 0.1 Hz to 10 Hz |  | 0.35 | 0.6 |  | 0.35 | 0.6 | $\mu \mathrm{V}_{\mathrm{p}-\mathrm{p}}$ |
| Input Noise Voltage Density ${ }^{5} 5$ | $\mathrm{f}_{\mathrm{O}}=10 \mathrm{~Hz}$ |  | 10.3 | 18 |  | 10.3 | 18 | nV |
|  | $\mathrm{f}_{\mathrm{O}}=100 \mathrm{~Hz}$ |  | 10 | 13 |  | 10 | 13 |  |
|  | $\mathrm{f}_{\mathrm{O}}=1000 \mathrm{~Hz}$ |  | 9.6 | 11 |  | 9.6 | 11 | $\sqrt{\mathrm{Hz}}$ |
| Input Noise Current ${ }^{2}$ | 0.1 Hz to 10 Hz |  | 14 | 30 |  | 14 | 30 | $p A_{p-p}$ |
| Input Noise Current Density ${ }^{5}$ | $\mathrm{f}_{\mathrm{O}}=10 \mathrm{~Hz}$ |  | 0.32 | 0.8 |  | 0.32 | 0.8 | pA |
|  | $\mathrm{fo}_{0}=100 \mathrm{~Hz}$ |  | 0.14 | 0.23 |  | 0.14 | 0.23 |  |
|  | $\mathrm{f}_{\mathrm{O}}=1000 \mathrm{~Hz}$ |  | 0.12 | 0.17 |  | 0.12 | 0.17 | $\sqrt{\mathrm{Hz}}$ |
| Input Resistance (Diff. Mode) ${ }^{3}$ |  | 30 | 100 |  | 15 | 80 |  | $\mathrm{M} \Omega$ |
| Input Resistance (Com. Mode) |  |  | 200 |  |  | 200 |  | $\mathrm{G} \Omega$ |
| Input Voltage Range |  | $\pm 13$ | $\pm 14$ |  | $\pm 13$ | $\pm 14$ |  | V |
| Common Mode Rejection Ratio | $\mathrm{V}_{\mathrm{CM}}= \pm 13 \mathrm{~V}$ | 114 | 126 |  | 110 | 126 |  | dB |
| Power Supply Rejection Ratio | $\mathrm{V}_{\mathrm{S}}= \pm 3 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ | 110 | 123 |  | 106 | 123 |  | dB |
| Large Signal Voltage Gain | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega, \mathrm{V}_{\mathrm{O}}= \pm 12 \mathrm{~V}$ | 450 | 2000 |  | 400 | 2000 |  | $\mathrm{V} / \mathrm{mV}$ |
|  | $R_{L} \geq 1 \mathrm{k} \Omega, \mathrm{V}_{\mathrm{O}}= \pm 10 \mathrm{~V}$ | 300 | 1000 |  | 250 | 1000 |  |  |
| Output Voltage Swing | $R_{L} \geq 2 \mathrm{k} \Omega$ | $\pm 13$ | $\pm 14$ |  | $\pm 13$ | $\pm 14$ |  | V |
|  | $\mathrm{R}_{\mathrm{L}} \geq 1 \mathrm{k} \Omega$ | $\pm 12$ | $\pm 13.5$ |  | $\pm 12$ | $\pm 13.5$ |  |  |
| Slew Rate | $R_{L} \geq 2 \mathrm{k} \Omega$ | 0.1 | 0.3 |  | 0.1 | 0.3 |  | $\mathrm{V} / \mu \mathrm{S}$ |
| Unity Gain Bandwidth | $\mathrm{A}_{\mathrm{VCL}}=+1.0$ | 0.4 | 0.8 |  | 0.4 | 0.8 |  | MHz |
| Open Loop Output Resistance | $\mathrm{V}_{\mathrm{O}}=0, \mathrm{l}_{\mathrm{O}}=0$ |  | 60 |  |  | 60 |  | $\Omega$ |
| Power Consumption | $\mathrm{V}_{S}= \pm 15 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=\infty$ |  | 50 | 75 |  | 50 | 80 | mW |
|  | $V_{S}= \pm 3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=\infty$ |  | 4.0 | 6.0 |  | 4.0 | 8.0 |  |
| Offset Adjustment Range | $\mathrm{R}_{\mathrm{P}}=20 \mathrm{k} \Omega$ |  | $\pm 4.0$ |  |  | $\pm 4.0$ |  | mV |

## Notes:

1. Input Offset Voltage measurements are performed by automated test equipment approximately 0.5 seconds after application of power. LT1001AM/883B and LT-1001AC grades in hermetic packages are measured after the device is fully warmed up.
2. This parameter is tested on a sample basis only.
3. This parameter is guaranteed by design.
4. Long Term Input Offset Voltage Stability refers to the average trend line of $\mathrm{V}_{\mathrm{s}}$ vs. Time over extended periods after the first 30 days of operation. Excluding the initial hour of operation, changes in $\mathrm{V}_{\mathrm{os}}$ during the first 30 operating days are typically $2.5 \mu \mathrm{~V}$.
5. 10 Hz input noise voltage density is sample tested on every lot. Devices $100 \%$ tested at 10 Hz are available on request.

Electrical Characteristics $\left(V_{S}= \pm 15 \mathrm{~V}\right.$ and $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ uniess otherwise noted)

| Parameters | Test Conditions | LT-1001AM/883B |  |  | LT-1001M |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltage ${ }^{1}$ |  |  | 25 | 60 |  | 45 | 160 | $\mu \mathrm{V}$ |
| Average Input Offset Voltage Drift Without External Trim ${ }^{2}$ |  |  | 0.2 | 0.6 |  | 0.3 | 1.0 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| With External Trim ${ }^{3}$ | $R_{P}=20 \mathrm{k} \Omega$ |  | 0.2 | 0.6 |  | 0.3 | 1.0 |  |
| Input Offset Current |  |  | 0.8 | 4.0 |  | 1.2 | 7.6 | nA |
| Average Input Offset Current Drift ${ }^{2}$ |  |  | 5.0 | 25 |  | 8.0 | 50 | $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ |
| Input Bias Current |  |  | $\pm 1.0$ | $\pm 4.0$ |  | $\pm 1.5$ | $\pm 8.0$ | nA |
| Average Input Bias Current Drift ${ }^{2}$ |  |  | 8.0 | 25 |  | 13 | 50 | $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ |
| Input Voltage Range |  | $\pm 13$ | $\pm 13.5$ |  | $\pm 13$ | $\pm 13.5$ |  | V |
| Common Mode Rejection Ratio | $V_{C M}= \pm 13 \mathrm{~V}$ | 110 | 123 |  | 106 | 123 |  | dB |
| Power Supply Rejection Ratio | $\mathrm{V}_{\mathrm{S}}= \pm 3.0 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ | 104 | 117 |  | 100 | 117 |  | dB |
| Large Signal Voltage Gain | $\begin{aligned} & \mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega \\ & \mathrm{~V}_{\mathrm{O}}= \pm 10 \mathrm{~V} \end{aligned}$ | 300 | 600 |  | 200 | 600 |  | $\mathrm{V} / \mathrm{mV}$ |
| Output Voltage Swing | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega$ | $\pm 12.5$ | $\pm 13$ |  | $\pm 12$ | $\pm 13$ |  | V |
| Power Consumption | $\mathrm{R}_{\mathrm{L}}=\infty$ |  | 60 | 90 |  | 60 | 100 | mW |

See notes on page 3.

Electrical Characteristics ( $\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}$ and $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$ unless otherwise noted)

| Parameters | Test Conditions | LT-1001AC |  |  | LT-1001C |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltage ${ }^{1}$ |  |  | 20 | 60 |  | 30 | 110 | $\mu \mathrm{V}$ |
| Average Input Offset Voltage Drift Without External Trim ${ }^{2}$ |  |  | 0.2 | 0.6 |  | 0.3 | 1.0 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| With External Trim ${ }^{3}$ | $R_{P}=20 \mathrm{k} \Omega$ |  | 0.2 | 0.6 |  | 0.3 | 1.0 |  |
| Input Offset Current |  |  | 0.5 | 3.5 |  | 1.6 | 8.0 | nA |
| Average Input Offset Current Drift ${ }^{2}$ |  |  | 8.0 | 35 |  | 12 | 50 | $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ |
| Input Bias Current |  |  | $\pm 0.7$ | $\pm 3.5$ |  | $\pm 1.0$ | $\pm 5.5$ | nA |
| Average Input Bias Current Drift ${ }^{2}$ |  |  | 13 | 35 |  | 18 | 50 | $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ |
| Input Voltage Range |  | $\pm 13$ | $\pm 13.5$ |  | $\pm 13$ | $\pm 13.5$ |  | V |
| Common Mode Rejection Ratio | $V_{C M}= \pm 13 \mathrm{~V}$ | 110 | 123 |  | 106 | 120 |  | dB |
| Power Supply Rejection Ratio | $\mathrm{V}_{\mathrm{S}}= \pm 3.0 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ | 106 | 120 |  | 103 | 120 |  | dB |
| Large Signal Voltage Gain | $\begin{aligned} & \mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega \\ & \mathrm{~V}_{\mathrm{O}}= \pm 10 \mathrm{~V} \end{aligned}$ | 300 | 600 |  | 250 | 600 |  | $\mathrm{V} / \mathrm{mV}$ |
| Output Voltage Swing | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega$ | $\pm 12.5$ | $\pm 13.5$ |  | $\pm 12.5$ | $\pm 13.5$ |  | V |
| Power Consumption | $\mathrm{R}_{\mathrm{L}}=\infty$ |  | 60 | 85 |  | 60 | 90 | mW |

[^7]
## Applications Information

The LT-1001 series units may be inserted directly into OP-07, OP-05, 725, 108A or 101A sockets with or without removal of external frequency compensation or nulling components. The LT-1001 can also be used in 741 applications provided that the nulling circuitry is removed.

Unless proper care is exercised, thermocouple effects caused by temperature gradients across
dissimilar metals at the contacts to the input terminals, can exceed the inherent drift of the amplifier. Air currents over device leads should be minimized, package leads should be short, and the two input leads should be as close together as possible and maintained at the same temperature.

Input bias currents may flow either into or out of the input terminals, depending on the value of los.

## Typical Applications


*Resistors must have low thermoelectric potential.
65-03787A
Test Circuit for Offset Voltage and Its Drift With Temperature


## Linearized Platinum Resistance Thermometer With $\pm 0.025^{\circ} \mathrm{C}$ Accuracy Over 0 to $100^{\circ} \mathrm{C}$

## Offset Voltage Adjustment

The input offset voltage of the LT-1001, and its drift with temperature, are permanently trimmed at wafer test to a low level. However, if further adjustment of $\mathrm{V}_{\mathrm{OS}}$ is necessary, nulling with a 10 k or 20 k potentiometer will not degrade drift with temperature. Trimming to a value other than zero creates a drift of $\left(\mathrm{V}_{\mathrm{OS}} / 300\right) \mu \mathrm{V} /{ }^{\circ} \mathrm{C}$,
e.g., if $\mathrm{V}_{\mathrm{OS}}$ is adjusted to $300 \mu \mathrm{~V}$, the change in drift will be $1 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$. The adjustment range with a 10 k or 20 k pot is approximately 4.0 mV . If less adjustment range is needed, the sensitivity and resolution of the nulling can be improved by using a smaller pot in conjunction with fixed resistors. The example below has an approximate null range of $\pm 100 \mu \mathrm{~V}$.


65-03789A

Improved Sensitivity Adjustment

(1) Peak-to-peak noise is measured in a 10 -second interval
(2) The device under test should be warmed up for 3 minutes and shielded from air currents.
0.1 Hz to 10 Hz Noise Test Circuit

## Typical Applications (Continued)



DC Stabilized - 1000 V/ $\mu$ S Op Amp


Microvolt Comparator With TTL Output
Photodiode Amplifier

Typical Applications (Continued)


Precision Current Source


Precision Current Sink


## LT-1012 Low-Power Precision Operational Amplifiers

## Features

- Low input bias current $+25^{\circ} \mathrm{C}, 100 \mathrm{pA}$ max $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}, 600 \mathrm{pA}$ max
- Low input offset voltage - $35 \mu \mathrm{~V}$ max
- Low $\mathrm{V}_{\text {OS }}$ drift - $1.5 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ max
- Low supply current - $600 \mu \mathrm{~A}$ max
- High gain - $300 \mathrm{~V} / \mathrm{mV} \mathrm{min}$
- High CMRR - 114 dB min
- High PSRR - 114 dB min

■ Low noise - $0.5 \mu \mathrm{~V}_{\mathrm{p}-\mathrm{p}}$ ( 0.1 to 10 Hz )

## Description

The LT-1012 is an instrumentation-type operational amplifier that combines the low input bias currents of a FET-type op amp with the low noise and low input offset voltage drift of a precision bipolar op amp. For a similar device with yet tighter specifications, refer to the

RC4097 Data Sheet. The LT-1012 can improve the performance of a wide range of precision operational amplifier applications, including reference circuits, thermocouple amplifiers, charge integrators, sample-and-hold circuits, data conversion circuits, log amplifiers, and differential instrumentation amplifiers.

The superior performance of the LT-1012 is a result of advanced design and processing techniques, including post-package trimming of the input offset voltage, and superbeta processing of the input transistors. Picoampere input bias currents are maintained over the full military temperature range through the use of bias current cancellation techniques in the design of the input stage. The entire spectrum of input parameters, such as CMRR and PSRR, are specified very tightly so as to support the low $\mathrm{I}_{\mathrm{B}}$ and low $\mathrm{V}_{\mathrm{OS}}$ in maintaining overall system accuracy.

The LT-1012 is a direct replacement for indus-try-standard LT-1012 types except for lacking the over-compensation function at pin 5 (the LT-1012 is internally compensated for unitygain stability).

The LT-1012 is available in plastic DIPs or TO99 metal cans. The devices are specified over both commercial and military temperature ranges, and can be ordered with Mil-Std-883 processing.

## Ordering Information

| Part Number | Package | Operating <br> Temperature <br> Range |
| :--- | :---: | :---: |
| LT-1012CT <br> LT-1012CN | T | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| LT-1012MT <br> LT-1012MT/883B | T | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |

Notes:
/883B suffix denotes Mil-Std-883, Level B processing $\mathrm{N}=8$-lead plastic DIP
T = 8-lead metal can (TO-99)
Contact a Raytheon sales office or representative for ordering information on special package/temperature range combinations.

## Absolute Maximum Ratings <br> Supply Voltage $\pm 22 \mathrm{~V}$

Input Voltage* .......................................................................22V
Differential Input Voltage ............................ $\mathbf{\pm} \mathbf{7} \mathrm{V}$
Internal Power Dissipation** ................. 500 mW
Output Short Circuit Duration ..............Indefinite
Storage Temperature
Range $\qquad$ $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Operating Temperature Range
M Suffix $\qquad$ $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
C Suffix $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Lead Soldering Temperature ( 60 sec ) $\qquad$ $+300^{\circ} \mathrm{C}$
*For supply voltages less than $\pm 22 \mathrm{~V}$, the absolute maximum input voltage is equal to the supply voltage.
**Observe package thermal characteristics.
Thermal Characteristics

|  | 8-Lead <br> TO-99 <br> Metal Can | 8-Lead <br> Plastic <br> DIP |
| :--- | :---: | :---: |
| Max. Junction Temp. | $+175^{\circ} \mathrm{C}$ | $+125^{\circ} \mathrm{C}$ |
| Max. $\mathrm{P}_{\mathrm{D}} \mathrm{T}_{\mathrm{A}}<50^{\circ} \mathrm{C}$ | 658 mW | 468 mW |
| Therm. Res $\theta_{\mathrm{JC}}$ | $507^{\circ} \mathrm{C} / \mathrm{W}$ | - |
| Therm. Res. $\theta_{\mathrm{JA}}$ | $190^{\circ} \mathrm{C} / \mathrm{W}$ | $160^{\circ} \mathrm{C} / \mathrm{W}$ |
| For $\mathrm{T}_{\mathrm{A}}<50^{\circ} \mathrm{C}$ Derate at | $5.26 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $6.25 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |

## Connection Information



## Mask Pattern



Die Size: $\mathbf{7 5 \times 7 8} \mathbf{~ m i l s}$
65-4238
Min. Pad Dimensions: $4 \times 4$ mils

Electrical Characteristics $\left(\mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V}\right.$ and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted)


Notes:

1. Input Offset Voltage measurements are performed by automated test equipment approximately 0.5 seconds after application of power. LT-1012M grade is measured after the device is fully warmed up.
2. These specifications apply for $\pm 2.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{s}} \leq \pm 20 \mathrm{~V}$ and $-13 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq+13 \mathrm{~V}$ (at $\mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V}$ ).
3. This parameter is tested on a sample basis only.
4. This parameter is guaranteed by design.
5. Long Term Input Offset Voltage Stability refers to the average trend line of $V_{o s}$ vs. Time over extended periods after the first 30 days of operation. Excluding the initial hour of operation, changes in $\mathrm{V}_{\text {os }}$ during the first 30 operating days are typically $2.5 \mu \mathrm{~V}$.
6. 10 Hz input noise voltage density is sample tested on every lot. Devices $100 \%$ tested at 10 Hz are available on request.

Electrical Characteristics ( $\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, 0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$ for $\mathrm{LT}-1012 \mathrm{C}$ and $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq$ $+125^{\circ} \mathrm{C}$ for LT-1012M unless otherwise noted)


## Notes:

1. Input offset voltage measurements are performed by automatic test equipment approximately 0.5 seconds after the appli cation of power. The LT-1012M grade is tested fully warmed up.
2. These specifications apply for $\pm 3 \mathrm{~V} \leq \mathrm{V}_{\mathrm{s}} \leq \pm 20 \mathrm{~V}$ and $-13 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq 13 \mathrm{~V}$ (at $\mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V}$ ).
3. This parameter is tested on a sample basis only.

## Applications Information

The LT-1012 units may be inserted directly into OP-07, OP-05, 725, 108A or 101A sockets with or without removal of external frequency compensation or nulling components. The LT-1012 can also be used in 741 applications provided that the nulling circuitry is removed.
Unless proper care is exercised, thermocouple effects caused by temperature gradients across dissimilar metals at the contacts to the input terminals, can exceed the inherent drift of the amplifier. Air currents over device leads should be minimized, package leads should be short, and the two input leads should be as close together as possible and maintained at the same temperature.
Input bias currents may flow either into or out of the input terminals, depending on the value of $\mathrm{I}_{\mathrm{os}}$. In high-source impedance applications, the pc board layout includes guard rings and must

Unity-Gain Follower

be well cleaned of solder flux. Teflon sockets may aid in keeping leakage currents low.


* Resistors must have low thermoelectric potential.

65-3787

## Test CIrcult for Offset Voltage and Its Drift With Temperature

Non-Inverting Ampliler


> TO-99 Bottom View


Bottom View



1. Peak-to-peak noise is measued in a 10-second interval.
2. The device under test should be warmed up for 3 minutes and shielded from air currents.

### 0.1 Hz to 10 Hz Noise Test Circuit

## Typical Applications



* Tel. labs, type Q81
** 1\% Film resistor
Q1 $=$ 2N2979

Low bias current and offset voltage of the LT-1012 allow 4.5 decades of voltage input logging.

## Typical Applications (Continued)



Fast Precision Inverters


## OP-07 Series Instrumentation Grade Operational Amplifier

## Features

Low noise 0.1 Hz to $10 \mathrm{~Hz}-0.35 \mu \mathrm{~V}_{\mathrm{p}-\mathrm{p}}$

- Ultra-low $\mathrm{V}_{\text {os }}-10 \mu \mathrm{~V}$
- Ultra-low $\mathrm{V}_{\text {os }}$ drift - $0.2 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$
- Fits 725, 108A, 741, and AD510 sockets
- Long term stability - $0.2 \mu \mathrm{~V} /$ Month
- Low input bias current - $\pm 1 \mathrm{nA}$
- High CMRR - 126 dB

Wide input voltage range - $\pm 14 \mathrm{~V}$

- Wide supply voltage range $- \pm 3 \mathrm{~V}$ to $\pm 22 \mathrm{~V}$


## Description

The OP-07 amplifier series is designed for precision low level signal conditioning where ultra low $\mathrm{V}_{\text {os }}$ and $T C V_{\text {os }}$ are required along with very low bias currents. Internal compensation eliminates the need for external components. Novel circuit design and tight process controls are used to obtain very low values of $\mathrm{V}_{\mathrm{os}} . \mathrm{V}_{\text {os }}$ is further reduced by a computer controlled digital nulling techniques at test. Low frequency noise is minimized. Internal biasing techniques reduce external bias and offset currents to values in the order of $\pm 1 \mathrm{nA}$ over the military temperature range. OP-07s are direct replacements for the 108A, 714, 725 and 5507. They can replace chopper stabilized amplifiers in many applications.

## Connection Information



Ordering Information

| Part Number | Package | Operating <br> Temperature <br> Range |
| :--- | :---: | :---: |
| OP-07CT | T | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| OP-07DT | T | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| OP-07ET | T | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| OP-07CD | D | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| OP-07DD | D | $0^{\circ} \mathrm{C}$ t $+70^{\circ} \mathrm{C}$ |
| OP-07ED | D | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| OP-07CN | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| OP-07DN | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| OP-07EN | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| OP-07CM | M | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| OP-07DM | M | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| OP-07EM | M | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| OP-07T | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| OP-07T/883B | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| OP-07AT | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| OP-07AT/883B | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| OP-07D | D | $-55^{\circ} \mathrm{C}$ to $+125{ }^{\circ} \mathrm{C}$ |
| OP-07D/883B | D | $-55^{\circ} \mathrm{C}$ to $+15^{\circ} \mathrm{C}$ |
| OP-07AD | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| OP-07AD/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| OP-07L | L | $-55^{\circ} \mathrm{C}$ to $+125{ }^{\circ} \mathrm{C}$ |
| OP-07L/883B | L | $-55^{\circ} \mathrm{C}$ to $+15^{\circ} \mathrm{C}$ |
| OP-07AL | L | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| OP-07AL/883B | L | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

Notes:
/883B suffix denotes Mil-Std-883, Level B processing
$\mathrm{N}=8$-lead plastic DIP
D $=8$ lead ceramic DIP
T $=8$-lead metal can (TO-99)
$\mathrm{L}=20$-pad leadless chip carrier
M = 8-lead plastic SOIC
Contact a Raytheon sales office or representative for ordering information on special package/temperature range combinations.

## Absolute Maximum Ratings

Supply Voltage $\pm 22 \mathrm{~V}$
Input Voltage* ..... $\pm 22 \mathrm{~V}$
Differential Input Voltage. ..... 30V
Internal Power Dissipation** ..... 500 mW
Output Short Circuit Duration
Indefinite
Storage Temperature
Range$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Operating Temperature RangeOP-07A$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
OP-07E/C/D ..... $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Lead Soldering Temperature(SO-8; 10 sec )$+260^{\circ} \mathrm{C}$
(DIP, LCC, TO-99; 60 sec ) ..... $+300^{\circ} \mathrm{C}$
*For supply voltages less than $\pm 22 \mathrm{~V}$, the absolute maximum input voltage is equal to the supply voltage. **Observe package thermal characteristics.

## Mask Pattern



## Thermal Characteristics

|  | 20-Pad <br> LCC | 8-Lead <br> Ceramic <br> DIP | 8-Lead <br> TO-99 <br> Metal Can | 8-Lead <br> Small <br> Outline | 8-Lead <br> Plastic <br> DIP |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Max. Junction Temp. | $175^{\circ} \mathrm{C}$ | $175^{\circ} \mathrm{C}$ | $175^{\circ} \mathrm{C}$ | $125^{\circ} \mathrm{C}$ | $125^{\circ} \mathrm{C}$ |
| Max. $\mathrm{P}_{\mathrm{D}} \mathrm{T}_{\mathrm{A}}<50^{\circ} \mathrm{C}$ | 925 mW | 833 mW | 658 mW | 300 mW | 468 mW |
| Therm. Res $\theta_{\mathrm{JC}}$ | $37^{\circ} \mathrm{C} / \mathrm{W}$ | $45^{\circ} \mathrm{C} / \mathrm{W}$ | $50^{\circ} \mathrm{C} / \mathrm{W}$ | - | - |
| Therm. Res. $\theta_{\mathrm{JA}}$ | $105^{\circ} \mathrm{C} / \mathrm{W}$ | $150^{\circ} \mathrm{C} / \mathrm{W}$ | $190^{\circ} \mathrm{C} / \mathrm{W}$ | $240^{\circ} \mathrm{C} / \mathrm{W}$ | $160^{\circ} \mathrm{C} / \mathrm{W}$ |
| For $\mathrm{T}_{\mathrm{A}}>50^{\circ} \mathrm{C}$ Derate at | $7.0 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $8.33 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $5.26 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $4.17 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $6.25 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |

Electrical Characteristics $\left(\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}\right.$ and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise noted)

| Parameters | Test Conditions | OP-07A |  |  | OP-07 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltage ${ }^{1}$ |  |  | 10 | 25 |  | 30 | 75 | $\mu \mathrm{V}$ |
| Long Term Input Offset Voltage Stability ${ }^{3}{ }^{4}$ |  |  | 0.2 | 1.0 |  | 0.2 | 1.0 | $\mu \mathrm{V} / \mathrm{Mo}$ |
| Input Offset Current |  |  | 0.3 | 2.0 |  | 0.4 | 2.8 | nA |
| Input Bias Current |  |  | $\pm 0.7$ | $\pm 2.0$ |  | $\pm 1.0$ | $\pm 3.0$ | nA |
| Input Noise Voltage ${ }^{2}$ | 0.1 Hz to 10 Hz |  | 0.35 | 0.6 |  | 0.35 | 0.6 | $\mu V_{p-p}$ |
| Input Noise Voltage Density ${ }^{2}$ | $\mathrm{f}_{0}=10 \mathrm{~Hz}$ |  | 10.3 | 18 |  | 10.3 | 18 | $\frac{\mathrm{nV}}{\sqrt{\mathrm{~Hz}}}$ |
|  | $\mathrm{f}_{0}=100 \mathrm{~Hz}$ |  | 10 | 13 |  | 10 | 13 |  |
|  | $\mathrm{f}_{0}=1000 \mathrm{~Hz}$ |  | 9.6 | 11 |  | 9.6 | 11 |  |
| Input Noise Current ${ }^{2}$ | 0.1 Hz to 10 Hz |  | 14 | 30 |  | 14 | 30 | $p A_{p-p}$ |
| Input Noise Current Density ${ }^{2}$ | $\mathrm{f}_{0}=10 \mathrm{~Hz}$ |  | 0.32 | 0.80 |  | 0.32 | 0.80 | $\frac{\mathrm{pA}}{\sqrt{\mathrm{~Hz}}}$ |
|  | $\mathrm{f}_{0}=100 \mathrm{~Hz}$ |  | 0.14 | 0.23 |  | 0.14 | 0.23 |  |
|  | $\mathrm{f}_{0}=1000 \mathrm{~Hz}$ |  | 0.12 | 0.17 |  | 0.12 | 0.17 |  |
| Input Resistance (Diff. Mode) ${ }^{3}$ |  | 30 | 80 |  | 20 | 60 |  | $\mathrm{M} \Omega$ |
| Input Resistance (Com. Mode) |  |  | 200 |  |  | 200 |  | $\mathrm{G} \Omega$ |
| Input Voltage Range |  | $\pm 13$ | $\pm 14$ |  | $\pm 13$ | $\pm 14$ |  | V |
| Common Mode Rejection Ratio | $\mathrm{V}_{\text {CM }}= \pm 13 \mathrm{~V}$ | 110 | 126 |  | 110 | 126 |  | dB |
| Power Supply Rejection Ratio | $\mathrm{V}_{\mathrm{S}}= \pm 3 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ | 100 | 110 |  | 100 | 110 |  | dB |
| Large Signal Voltage Gain | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega, \mathrm{V}_{0}= \pm 10 \mathrm{~V}$ | 300 | 500 |  | 200 | 500 |  | $\mathrm{V} / \mathrm{mV}$ |
| Large Signal Voltage Gain ${ }^{3}$ | $\begin{aligned} & \mathrm{R}_{\mathrm{L}} \geq 500 \mathrm{k} \Omega, \\ & \mathrm{~V}_{0}= \pm 0.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}}= \pm 3 \mathrm{~V} \end{aligned}$ | 150 | 500 |  | 150 | 500 |  |  |
| Output Voltage Swing | $\mathrm{R}_{\mathrm{L}} \geq 10 \mathrm{k} \Omega$ | $\pm 12.5$ | $\pm 13$ |  | $\pm 12.5$ | $\pm 13$ |  | V |
|  | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega$ | $\pm 12$ | $\pm 12.8$ |  | $\pm 12$ | $\pm 12.8$ |  |  |
|  | $\mathrm{R}_{\mathrm{L}} \geq 1 \mathrm{k} \Omega$ | $\pm 10.5$ | $\pm 12$ |  | $\pm 10.5$ | $\pm 12$ |  |  |
| Slew Rate | $R_{L} \geq 2 \mathrm{k} \Omega$ | 0.1 | 0.3 |  | 0.1 | 0.3 |  | $\mathrm{V} / \mu \mathrm{S}$ |
| Unity Gain Bandwidth | $A_{\text {VCL }}=+1.0$ |  | 0.8 |  |  | 0.8 |  | MHz |
| Open Loop Output Resistance | $\mathrm{V}_{0}=0, \mathrm{l}_{0}=0$ |  | 60 |  |  | 60 |  | $\Omega$ |
| Power Consumption | $\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}$ |  | 75 | 120 |  | 75 | 120 | mW |
|  | $\mathrm{V}_{\mathrm{S}}= \pm 3 \mathrm{~V}$ |  | 4.0 | 6.0 |  | 4.0 | 6.0 |  |
| Offset Adjustment Range | $\mathrm{R}_{\mathrm{P}}=20 \mathrm{k} \Omega$ |  | $\pm 4.0$ |  |  | $\pm 4.0$ |  | mV |

## Notes:

1. Input Offset Voltage measurements are performed by automated test equipment approximately 0.5 seconds after application of power. OP-07A is tested fully warmed up.
2. This parameter is tested on a sample basis only.
3. Guaranteed but not tested.
4. Long Term Input Offset Voltage Stability refers to the average trend line of $V_{o s}$ vs. Time over extended periods after the first 30 days of operation. Excluding the initial hour of operation, changes in $\mathrm{V}_{\mathrm{os}}$ during the first 30 operating days are typically $2.5 \mu \mathrm{~V}$.

Electrical Characteristics (Continued)

| Parameters | Test Conditions | OP-07E |  |  | OP-07C |  |  | OP-07D |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltage ${ }^{1}$ |  |  | 30 | 75 |  | 60 | 150 |  | 60 | 150 | $\mu \mathrm{V}$ |
| Long Term Input Offset Voltage Stability ${ }^{3}{ }^{4}$ |  |  | 0.3 | 1.5 |  | 0.4 | 2.0 |  | 0.5 | 3.0 | ${ }_{\mu \mathrm{V} / \mathrm{Mo}}$ |
| Input Offset Current |  |  | 0.5 | 3.8 |  | 0.8 | 6.0 |  | 0.8 | 6.0 | nA |
| Input Bias Current |  |  | $\pm 1.2$ | $\pm 4.0$ |  | $\pm 1.8$ | $\pm 7.0$ |  | $\pm 2.0$ | $\pm 12$ | nA |
| Input Noise Voltage ${ }^{2}$ | 0.1 Hz to 10Hz |  | 0.35 | 0.6 |  | 0.38 | 0.65 |  | 0.38 | 0.65 | $\mu \mathrm{V}$-p |
| Input Noise Voltage Density2 | $\mathrm{f}_{0}=10 \mathrm{~Hz}$ |  | 10.3 | 18 |  | 10.5 | 20 |  | 10.5 | 20 | nV |
|  | $\mathrm{f}_{0}=100 \mathrm{~Hz}$ |  | 10 | 13 |  | 10.2 | 13.5 |  | 10.2 | 13.5 | $\frac{\sqrt{\mathrm{Hz}}}{}$ |
|  | $\mathrm{f}_{0}=1000 \mathrm{~Hz}$ |  | 9.6 | 11 |  | 9.8 | 11.5 |  | 9.8 | 11.5 |  |
| input Noise Current² | 0.1 Hz to 10 Hz |  | 14 | 30 |  | 15 | 35 |  | 15 | 35 | $\mathrm{pA}_{\mathrm{p}-\mathrm{p}}$ |
| Input Noise Current Density2 | $\mathrm{f}_{0}=10 \mathrm{~Hz}$ |  | 0.32 | 0.8 |  | 0.35 | 0.9 |  | 0.35 | 0.9 | $\frac{\mathrm{pA}}{\sqrt{\mathrm{~Hz}}}$ |
|  | $\mathrm{f}_{0}=100 \mathrm{~Hz}$ |  | 0.14 | 0.23 |  | 0.15 | 0.27 |  | 0.15 | 0.27 |  |
|  | $\mathrm{f}_{0}=1000 \mathrm{~Hz}$ |  | 0.12 | 0.17 |  | 0.13 | 0.18 |  | 0.13 | 0.18 |  |
| Input Resistance (Diff. Mode) ${ }^{3}$ |  | 15 | 50 |  | 8.0 | 33 |  | 7.0 | 31 |  | M $\Omega$ |
| Input Resistance (Com. Mode) |  |  | 160 |  |  | 120 |  |  | 120 |  | G $\Omega$ |
| Input Voltage Range |  | $\pm 13$ | $\pm 14$ |  | $\pm 13$ | $\pm 14$ |  | $\pm 13$ | $\pm 14$ |  | V |
| Common Mode Rejection Ratio | $V_{C M}= \pm 13 \mathrm{~V}$ | 106 | 123 |  | 100 | 120 |  | 94 | 110 |  | dB |
| Power Supply Rejection Ratio | $\mathrm{V}_{\mathrm{S}}= \pm 3.0 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ | 94 | 107 |  | 90 | 104 |  | 90 | 104 |  | dB |
| Large Signal Voltage Gain | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega, \mathrm{V}_{0}= \pm 10 \mathrm{~V}$ | 200 | 500 |  | 120 | 400 |  | 120 | 400 |  | $\mathrm{V} / \mathrm{mV}$ |
| Large Signal Voltage Gain ${ }^{3}$ | $\begin{aligned} & \mathrm{R}_{\mathrm{L}} \geq 500 \Omega, \\ & \mathrm{~V}_{0}= \pm 0.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}}= \pm 3.0 \mathrm{~V} \end{aligned}$ | 150 | 500 |  | 100 | 400 |  |  | 400 |  |  |
| Output Voltage Swing | $\mathrm{R}_{\mathrm{L}} \geq 10 \mathrm{k} \Omega$ | $\pm 12.5$ | $\pm 13$ |  | $\pm 12$ | $\pm 13$ |  | $\pm 12$ | $\pm 13$ |  | V |
|  | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega$ | $\pm 12$ | $\pm 12.8$ |  | $\pm 11.5$ | $\pm 12.8$ |  | $\pm 11.5$ | $\pm 12.8$ |  |  |
|  | $\mathrm{R}_{\mathrm{L}} \geq 1 \mathrm{k} \Omega$ | $\pm 10.5$ | $\pm 12$ |  |  | $\pm 12$ |  |  |  |  |  |
| Slew Rate | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega$ | 0.1 | 0.3 |  | 0.1 | 0.3 |  | 0.1 | 0.3 |  | $\mathrm{V} / \mu \mathrm{S}$ |
| Unity Gain Bandwidth | $A_{\text {VCL }}=+1.0$ |  | 0.8 |  |  | 0.8 |  |  | 0.8 |  | MHz |
| Open Loop Output Resistance | $\mathrm{V}_{0}=0, \mathrm{l}_{0}=0$ |  | 60 |  |  | 60 |  |  | 60 |  | $\Omega$ |
| Power Consumption | $\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}$ |  | 75 | 120 |  | 80 | 150 |  | 80 | 150 | mW |
|  | $\mathrm{V}_{\mathrm{S}}= \pm 3.0 \mathrm{~V}$ |  | 4.0 | 6.0 |  | 4.0 | 8.0 |  | 4.0 | 8.0 |  |
| Offset Adjustment Range | $\mathrm{R}_{\mathrm{p}}=20 \mathrm{k} \Omega$ |  | $\pm 4.0$ |  |  | $\pm 4.0$ |  |  | $\pm 4.0$ |  | mV |

[^8]Electrical Characteristics (Continued)
( $V_{S}= \pm 15 \mathrm{~V}$ and $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ unless otherwise noted)

| Parameters | Test Conditions | OP-07A |  |  | OP-07 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltage ${ }^{1}$ |  |  | 25 | 60 |  | 60 | 200 | $\mu \mathrm{V}$ |
| Average Input Offset Voltage Drift Without External Trim² |  |  | 0.2 | 0.6 |  | 0.3 | 1.3 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| With External Trim ${ }^{3}$ | $\mathrm{R}_{\mathrm{p}}=20 \mathrm{k} \Omega$ |  | 0.2 | 0.6 |  | 0.3 | 1.3 |  |
| Input Offset Current |  |  | 0.8 | 4.0 |  | 1.2 | 5.6 | nA |
| Average Input Offset Current Drift ${ }^{2}$ |  |  | 5.0 | 25 |  | 8.0 | 50 | $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ |
| Input Bias Current |  |  | $\pm 1.0$ | $\pm 4.0$ |  | $\pm 2.0$ | $\pm 6.0$ | nA |
| Average Input Bias Current Drift ${ }^{2}$ |  |  | 8.0 | 25 |  | 13 | 50 | $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ |
| Input Voltage Range |  | $\pm 13$ | $\pm 13.5$ |  | $\pm 13$ | $\pm 13.5$ |  | V |
| Common Mode Rejection Ratio | $V_{C M}= \pm 13 \mathrm{~V}$ | 106 | 123 |  | 106 | 123 |  | dB |
| Power Supply Rejection Ratio | $\mathrm{V}_{\text {S }}= \pm 3.0 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ | 94 | 106 |  | 94 | 106 |  | dB |
| Large Signal Voltage Gain | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega, \mathrm{V}_{0}= \pm 10 \mathrm{~V}$ | 200 | 400 |  | 150 | 400 |  | $\mathrm{V} / \mathrm{mV}$ |
| Output Voltage Swing | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega$ | $\pm 12$ | $\pm 12.6$ |  | $\pm 12$ | $\pm 12.6$ |  | V |

Notes: 1. Input Offset Voitage measurements are performed by automated test equipment approximately 0.5 seconds after application of power.
2. This parameter is tested on a sample basis only.
3. Guaranteed but not tested.

Electrical Characteristics (Continued)
( $\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}$ and $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$ unless otherwise noted)

| Parameters | Test Conditions | OP-07E |  |  | OP-07C |  |  | OP-07D |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltage ${ }^{1}$ |  |  | 45 | 130 |  | 85 | 250 |  | 85 | 250 | $\mu \mathrm{V}$ |
| Average Input Offset Voltage Drift Without External Trim ${ }^{2}$ |  |  | 0.3 | 1.3 |  | 0.5 | 1.8 |  | 0.7 | 2.5 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| With External Trim ${ }^{3}$ | $\mathrm{R}_{\mathrm{P}}=20 \mathrm{k} \Omega$ |  | 0.3 | 1.3 |  | 0.4 | 1.6 |  | 0.7 | 2.5 |  |
| Input Offset Current |  |  | 0.9 | 5.3 |  | 1.6 | 8.0 |  | 1.6 | 8.0 | nA |
| Average Input Offset Current Drift ${ }^{2}$ |  |  | 8.0 | 35 |  | 12 | 50 |  | 12 | 50 | $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ |
| Input Bias Current |  |  | $\pm 1.5$ | $\pm 5.5$ |  | $\pm 2.2$ | $\pm 9.0$ |  | $\pm 3.0$ | $\pm 14$ | nA |
| Average Input Bias Current Drift ${ }^{2}$ |  |  | 13 | 35 |  | 18 | 50 |  | 18 | 50 | $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ |
| Input Voltage Range |  | $\pm 13$ | $\pm 13.5$ |  | $\pm 13$ | $\pm 13.5$ |  | $\pm 13$ | $\pm 13.5$ |  | V |
| Common Mode Rejection Ratio | $V_{\text {CM }}= \pm 13 \mathrm{~V}$ | 103 | 123 |  | 97 | 120 |  | 94 | 106 |  | dB |
| Power Supply Rejection Ratio | $\mathrm{V}_{\mathrm{S}}= \pm 3.0 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ | 90 | 104 |  | 86 | 100 |  | 86 | 100 |  | dB |
| Large Signal Voltage Gain | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega, \mathrm{V}_{0}= \pm 10 \mathrm{~V}$ | 180 | 450 |  | 100 | 400 |  | 100 | 400 |  | $\mathrm{V} / \mathrm{mV}$ |
| Output Voltage Swing | $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ | $\pm 12$ | $\pm 12.6$ |  | $\pm 11$ | $\pm 12.6$ |  | $\pm 11$ | $\pm 12.6$ |  | V |

Notes: 1. Input Offset Voltage measurements are performed by automated test equipment approximately 0.5 seconds after application of power.
2. This parameter is tested on a sample basis only.
3. Guaranteed but not tested.

## Digital Nulling Technique

The digital nulling technique involves the zener diode nulling network of Figure 1. The zener diodes have relatively high breakdown voltages and never operate in the zener mode. The purpose of the zeners is to short out resistors R1, 2R1, 4R1, or 8R1 by forcing a high reverse current through the diode to metalize the junction. The input offset voltage can be adjusted by varying the collector resistor ratio. If the difference in the two collector resistors ( $\mathrm{R}_{\mathrm{C}}$ ) is a small increment $\Delta R_{C}, V_{\text {OS }}$ can be written as:

$$
V_{O S}=V_{T} \ln \frac{R_{C}+\Delta R_{C}}{R_{C}}=V_{T} \ln 1+\frac{\Delta R_{C}}{R_{C}}
$$

for $\Delta R_{C} / R_{C} \ll 1.0 \ln \left(1+\Delta R_{C} / R_{C}\right) \approx \Delta R_{C} / R_{C}$, thus:


For Figure $1 R 2+R 3 \geqslant 8 R 1$, thus

$$
V_{O S} \approx-V_{T} \frac{R_{1}}{8 R 1+R 2+R 3}\left(7-B_{3} B_{2} B_{1}\right) \quad\left(B_{0}=1\right)
$$

or:

$$
\mathrm{V}_{\mathrm{OS}} \approx \mathrm{~V}_{\mathrm{T}} \frac{\mathrm{R} 1}{\mathrm{R} 2+\mathrm{R} 3} \quad\left(1+\mathrm{B}_{3} \mathrm{~B}_{2} \mathrm{~B}_{1}\right) \quad\left(\mathrm{B}_{0}=0\right)
$$

where $B_{3} B_{2} B_{1}$ is a binary number which corresponds to the state of zener diodes $\mathrm{Z} 1, \mathrm{Z2}$ and Z3 as per Figure 1.
$\Delta V_{\mathrm{OS}}\left(25^{\circ} \mathrm{C}\right) \approx \frac{-2.6 \mathrm{mV}\left(7-\mathrm{B}_{3} \mathrm{~B}_{2} \mathrm{~B}_{1}\right) \mathrm{R} 1}{8 \mathrm{R} 1+\mathrm{R} 2+\mathrm{R} 3}\left(\mathrm{~B}_{0}=1.0\right)$
$B_{n}=1.0$ for $Z_{n}$ unshorted.
$B_{n}=0$ for $Z_{n}$ shorted.
$B_{1} B_{2} B_{3}=$ Binary number with values from 0 to 7 .
$\Delta \mathrm{V}_{\mathrm{OS}}\left(25^{\circ} \mathrm{C}\right) \approx \frac{2.6 \mathrm{mV}\left(1+\mathrm{B}_{3} \mathrm{~B}_{2} \mathrm{~B}_{1}\right) \mathrm{R} 1}{\mathrm{R} 2+\mathrm{R} 3} \quad\left(\mathrm{~B}_{0}=0\right)$

Figure 1. Digital Nulling Network

## Typical Performance Characteristics



Input Bias Current vs. Differential Input Voltage


Input Offset Current vs. Temperature


Trimmed Offset Voltage vs. Temperature


Input Bias Current vs. Temperature


CMRR vs. Frequency


Typical Performance Characteristics (Continued)



Maximum Undistorted Output vs. Frequency



Closed Loop Response for Various Gain Configurations


Output Voltage vs. Load Resistance


## Typical Performance Characteristics (Continued)



## Typical Applications

High Speed, Low Vos Composite Amplifier*


Adjustment-Free Precision Summing Amplifier*


High Stability Thermocouple Amplifier*


Precision Absolute Value Circuit*

*Pin outs shown for metal can packages

## Schematic Diagram


*R2A and R2B are electronically adjusted during factory test for minimum $\mathrm{V}_{\text {OS }}$.
65-003628

## OP－27 Low Noise Operational Amplifier

## Features

畨 Very low noise
Spectral noise density－ $3.0 \mathrm{nV} / \mathrm{Hz}$
$1 / f$ noise corner frequency -2.7 Hz
圈 Very low $\mathrm{V}_{\mathrm{os}}$ drift
$0.2 \mu \mathrm{~V} / \mathrm{Mo}$
$0.2 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$
国 High gain－ $1.8 \times 106 \mathrm{~V} / \mathrm{V}$
罩 High output drive capability－$\pm 12 \mathrm{~V}$ into 600 load
춫 High slew rate－2．8 V／$\mu \mathrm{S}$
Wide gain bandwidth product－ 8 MHz
．Good common mode rejection ratio－ 126 dB
霓 Low input offset voltage－ $10 \mu \mathrm{~V}$
罟 Minimum low frequency noise－ $0.08 \mu \mathrm{~V}_{\mathrm{p}-\mathrm{p}}$ 0.1 Hz to 10 Hz
－Low input bias and offset currents－ 10 nA

## Description

The OP－27 is designed for instrumentation grade signal conditioning where low noise（both spectral density and burst），wide bandwidth， and high slew rate are required along with low input offset voltage，low input offset temperature
coefficient，and low input bias currents．These features are all available in a device which is internally compensated for excellent phase margin（ $70^{\circ}$ ）in a unity gain configuration．

Digital nulling techniques performed at wafer sort make it feasible to guarantee temperature stable input offset voltages as low as $25 \mu \mathrm{~V}$ ． Input bias current cancellation techniques are used to obtain 10 nA input bias currents．

The OP－27 design uniquely addresses the needs of the instrumentation designer．Power supply rejection and common mode rejection are both in excess of 120 dB ．A phase margin of $70^{\circ}$ at unity gain guards against peaking （and ringing）in low gain feedback circuits． Stable operation can be obtained with capaci－ tive loads up to $2000 \mathrm{pF}^{*}$ ．Input offset voltage can be externally trimmed without affecting input offset voltage drift with temperature or time．The drift performance is，in fact，so good that the system designer must be cautioned that stray thermoelectric voltages generated by dissimilar metal at the contacts to the input terminals are enough to degrade its perform－ ance．For this reason it is also important to keep both input terminals at the same relative temperature．

The OP－27 is available in LCC，SO－8（small－ outline），TO－99 can，plastic mini－DIP and ceramic mini－DIP packages，and can be or－ dered with Mil－Std－883 Level B processing．
＊By decoupling the load capacitance with a series resistor of 50 or more，load capacitances larger than 2000 pF can be accommodated．

Connection Information


## Ordering Information

| Part Number | Package | Operating <br> Temperature <br> Range |
| :--- | :---: | :--- |
| OP-27EN | N | $0^{\circ}{ }^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| OP-27FN | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| OP-27GN | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| OP-27EM | M | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| OP-27FM | M | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| OP-27GM | M | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| OP-27ED | D | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| OP-27FD | D | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| OP-27GD | D | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| OP-27ET | T | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| OP-27FT | T | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| OP-27GT | T | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| OP-27AD | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| OP-27AD/883 | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| OP-27BD | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| OP-27BD/883 | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| OP-27CD | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| OP-27CD/883 | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| OP-27AT | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| OP-27AT/883 | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| OP-27BT | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| OP-27BT/883 | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| OP-27CT | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| OP-27CT/883 | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| OP-27AL/883 | L | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| OP-27BL/883 | L | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

Notes:
/883B suffix denotes Mil-Std-883, Level B processing
$\mathrm{N}=8$-lead plastic DIP
D $=8$ lead ceramic DIP
$\mathrm{T}=8$-lead metal can (TO-99)
$\mathrm{L}=20$-pad leadless chip carrier
M = 8-lead plastic SOIC
Contact a Raytheon sales office or representative for ordering information on special package/temperature range combinations.

## Absolute Maximum Ratings

Supply Voltage ........................................... $\pm 22 \mathrm{~V}$
Input Voltage* ............................................土22V
Differential Input Voltage ............................0.7V
Internal Power Dissipation** ................. 658 mW
Output Short Circuit Duration ..............Indefinite Storage Temperature
Range $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Operating Temperature Range OP-27A/B/C $\qquad$ $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ OP-27E/F/G (Hermetic) ............- $25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ OP-27E/F/G (Plastic)................... $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Lead Soldering Temperature
(SO-8, 10 sec ) $+260^{\circ} \mathrm{C}$
(DIP, LCC, TO-99; 60 sec ) $+300^{\circ} \mathrm{C}$
*For supply voltages less than $\pm 22 \mathrm{~V}$, the absolute maximum input voltage is equal to the supply voltage.
**Observe package thermal characteristics.

## Mask Pattern



65-01540A
Die Size: $75 \times 80$ mils
Min. Pad Dimensions: $4 \times 4$ mils

## Thermal Characteristics

|  | 8-Lead <br> Small <br> Outline | 8-Lead <br> Ceramic <br> DIP | 8-Lead <br> TO-99 <br> Metal Can | 20-Pad <br> LCC | 8-Lead <br> Plastic <br> DIP |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Max. Junction Temp. | $125^{\circ} \mathrm{C}$ | $175^{\circ} \mathrm{C}$ | $175^{\circ} \mathrm{C}$ | $175^{\circ} \mathrm{C}$ | $125^{\circ} \mathrm{C}$ |
| Max. $\mathrm{P}_{\mathrm{D}} \mathrm{T}_{\mathrm{A}}<50^{\circ} \mathrm{C}$ | 300 mW | 833 mW | 658 mW | 925 mW | 468 mW |
| Therm. Res $\theta_{\mathrm{Jc}}$ | - | $45^{\circ} \mathrm{C} / \mathrm{W}$ | $50^{\circ} \mathrm{C} / \mathrm{W}$ | $37^{\circ} \mathrm{C} / \mathrm{W}$ | - |
| Therm. Res. $\theta_{\mathrm{JA}}$ | $240^{\circ} \mathrm{C} / \mathrm{W}$ | $150^{\circ} \mathrm{C} / \mathrm{W}$ | $190^{\circ} \mathrm{C} / \mathrm{W}$ | $105^{\circ} \mathrm{C} / \mathrm{W}$ | $160^{\circ} \mathrm{C} / \mathrm{W}$ |
| For $\mathrm{T}_{\mathrm{A}}>50^{\circ} \mathrm{C}$ Derate at | $4.17 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $8.33 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $5.26 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $7.0 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $6.25 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |

Electrical Characteristics $\left(\mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V}\right.$ and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise noted)

| Parameters | Test Conditions | OP-27A/E |  |  | OP-27B/F |  |  | OP-27C/G |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltage ${ }^{5}$ |  |  | 10 | 25 |  | 20 | 60 |  | 30 | 100 | $\mu \mathrm{V}$ |
| Long Term Input Offset Voltage Stability ${ }^{14}$ |  |  | 0.2 | 1.0 |  | 0.3 | 1.5 |  | 0.4 | 2.0 | $\mu \mathrm{V} / \mathrm{Mo}$ |
| Input Offset Current |  |  | 7.0 | 35 |  | 9.0 | 50 |  | 12 | 75 | nA |
| Input Bias Current |  |  | $\pm 10$ | $\pm 40$ |  | $\pm 12$ | $\pm 55$ |  | $\pm 15$ | $\pm 80$ | nA |
| Input Noise Voltage ${ }^{2}$ | 0.1 Hz to 10 Hz |  | 0.08 | 0.18 |  | 0.08 | 0.18 |  | 0.09 | 0.25 | $\mu V_{p-p}$ |
| Input Noise Voltage Density ${ }^{2}$ | $\mathrm{F}_{\mathrm{o}}=10 \mathrm{~Hz}$ |  | 3.5 | 5.5 |  | 3.5 | 5.5 |  | 3.8 | 8.0 | $\frac{\mathrm{nV}}{\mathrm{~Hz}}$ |
|  | $\mathrm{F}_{\mathrm{o}}=30 \mathrm{~Hz}$ |  | 3.1 | 4.5 |  | 3.1 | 4.5 |  | 3.3 | 5.6 |  |
|  | $\mathrm{F}_{\mathrm{o}}=1000 \mathrm{~Hz}$ |  | 3.0 | 3.8 |  | 3.0 | 3.8 |  | 3.2 | 4.5 |  |
| Input Noise Current Density ${ }^{2}$ | $\mathrm{F}_{\mathrm{o}}=10 \mathrm{~Hz}$ |  | 1.7 | 4.0 |  | 1.7 | 4.0 |  | 1.7 |  | $\frac{\mathrm{pA}}{\mathrm{~Hz}}$ |
|  | $\mathrm{F}_{\mathrm{o}}=30 \mathrm{~Hz}$ |  | 1.0 | 2.3 |  | 1.0 | 2.3 |  | 1.0 |  |  |
|  | $\mathrm{F}_{\mathrm{o}}=1000 \mathrm{~Hz}$ |  | 0.4 | 0.6 |  | 0.4 | 0.6 |  | 0.4 | 0.6 |  |
| Input Resistance (Diff. Mode) ${ }^{4}$ |  | 1.5 | 6.0 |  | 1.2 | 5.0 |  | 0.8 | 4.0 |  | M |
| Input Resistance (Com. Mode) |  |  | 3.0 |  |  | 2.5 |  |  | 2.0 |  | G |
| Input Voltage Range ${ }^{3}$ |  | $\pm 11$ | $\pm 12.3$ |  | $\pm 11$ | $\pm 12.3$ |  | $\pm 11$ | $\pm 12.3$ |  | V |
| Common Mode Rejection Ratio | $\mathrm{V}_{\mathrm{CM}}= \pm 11 \mathrm{~V}$ | 114 | 126 |  | 106 | 123 |  | 100 | 120 |  | dB |
| Power Supply Rejection Ratio | $\mathrm{V}_{\mathrm{s}} \pm 4 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ | 100 | 120 |  | 120 | 120 |  | 94 | 118 |  | dB |
| Large Signal Voltage Gain | $R_{L} \geq 2 \mathrm{k}, \mathrm{V}_{0}= \pm 10 \mathrm{~V}$ | 1000 | 1800 |  | 1000 | 1800 |  | 700 | 1500 |  | V/mV |
|  | $\mathrm{R}_{\mathrm{L}} \geq 1 \mathrm{k} \Omega, \mathrm{V}_{\mathrm{o}}= \pm 10 \mathrm{~V}$ | 800 | 1500 |  | 800 | 1500 |  |  | 1500 |  |  |
|  | $\mathrm{V}_{0}= \pm 1 \mathrm{~V}, \mathrm{~V}_{\mathrm{s}}= \pm 4 \mathrm{~V}^{4}$ | 250 | 700 |  | 250 | 700 |  | 200 | 500 |  |  |
| Output Voltage Swing | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k}$, | $\pm 12 \pm 13.8$ |  |  | $\pm 12 \pm 13.8$ |  |  | $\pm 11.5 \pm 13.5$ |  |  | V |
|  | $\mathrm{R}_{\mathrm{L}} \geq 600$, | $\pm 11 \quad \pm 12$ |  |  | $\pm 11 \pm 12$ |  |  | $\pm 11 \quad \pm 12$ |  |  |  |
| Slew Rate ${ }^{4}$ | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k}$, | 1.72 .8 |  |  | 1.72 .8 |  |  | 1.72 .8 |  |  | $\mathrm{V} / \mathrm{\mu S}$ |
| Gain Bandwidth Product ${ }^{4}$ |  | 5.088 |  |  | 5.0 | 5.08 .0 |  | 5.0 | 8.0 |  | MHz |
| Open Loop Output Resistance | $V_{0}=0, I_{0}=0$ | 70 |  |  | 70 |  |  | 70 |  |  | $\Omega$ |
| Power Consumption |  |  | 90 | 140 |  | 90 | 140 |  | 100 | 170 | mW |
| Offset Adjustment Range | $\mathrm{R}_{\mathrm{p}}=10 \mathrm{k}$ |  | $\pm 4.0$ |  |  | $\pm 4.0$ |  |  | $\pm 4.0$ |  | mV |

## Notes:

1. Long Term Input Offset Voltage Supply refers to the average trend line of $\mathrm{V}_{\text {os }}$ vs. Time over extended periods after the first 30 days of operation. Excluding the initial hour of operation, changes in $\mathrm{V}_{\text {os }}$ during the first 30 operating days are typically $2.5 \mu \mathrm{~V}$.
2. This parameter is tested on a sample basis only.
3. Caution: The Common Mode Input Range is a function of supply voltage. See Typical Performance Curves. Also, the input protection diodes do not allow the device to be removed or inserted into the circuit without first removing power.
4. Parameter is guaranteed but not tested.
5. Input Offset Voltage measurements are performed by automated test equipment approximately 0.5 seconds after application of power.

Electrical Characteristics ( $\mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V},-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ unless otherwise noted)

| Parameters | Test Conditions | OP-27A |  | OP-27B |  |  | OP-27C |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min Typ | Max | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltage ${ }^{1}$ |  | 30 | 60 |  | 50 | 200 |  | 70 | 300 | $\mu \mathrm{V}$ |
| Average Input Offset Voltage Drift ${ }^{2}$ |  | 0.2 | 0.6 |  | 0.3 | 1.3 |  | 0.4 | 1.8 | $\mu \mathrm{V} / \mathrm{C}$ |
| Input Offiset Current |  | 15 | 50 |  | 22 | 85 |  | 30 | 135 | $n A$ |
| Input Bias Current |  | $\pm 20$ | $\pm 60$ |  | $\pm 28$ | $\pm 95$ |  | $\pm 35$ | $\pm 150$ | nA |
| Input Voltage Range |  | $\pm 10.3 \pm 11.5$ |  | $\pm 10.3$ | $\pm 11.5$ |  | $\pm 10.2$ | $\pm 11.5$ |  | V |
| Common Mode Rejection Ratio | $\mathrm{V}_{\mathrm{cm}}= \pm 10 \mathrm{~V}$ | 108122 |  | 100 | 119 |  | 94 | 116 |  | dB |
| Power Supply Rejection Ratio | $\mathrm{V}_{\mathrm{s}} \pm 4.5 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ | 96116 |  | 94 | 114 |  | 86 | 110 |  | dB |
| Large Signal Voltage Gain | $R_{L} \geq 2 \mathrm{k}, \mathrm{V}_{0}= \pm 10 \mathrm{~V}$ | 6001200 |  | 500 | 1000 |  | 300 | 800 |  | $\mathrm{V} / \mathrm{mV}$ |
| Output Voltage Swing | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k}$ | $\pm 11.5 \pm 13.5$ |  | $\pm 11$ | $\pm 13.2$ |  | $\pm 10.5$ | $\pm 13$ |  | V |

Electrical Characteristics $\left(\mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V},-25^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}\right.$ for hermetic package types, $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$ for plastic packages unless otherwise noted)

| Parameters | Test Conditions | OP-27E |  |  | OP-27F |  |  | OP-27G |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltage ${ }^{1}$ |  |  | 20 | 50 |  | 40 | 140 |  | 55 | 220 | $\mu \mathrm{V}$ |
| Average Input Offset Voltage Drift ${ }^{2}$ |  |  | 0.2 | 0.6 |  | 0.3 | 1.3 |  | 0.4 | 1.8 | $\mu \mathrm{V} / \mathrm{C}$ |
| Input Offset Current |  |  | 10 | 50 |  | 14 | 85 |  | 20 | 135 | nA |
| Input Bias Current |  |  | $\pm 10$ | $\pm 40$ |  | $\pm 12$ | $\pm 55$ |  | $\pm 25$ | $\pm 150$ | nA |
| Input Voltage Range |  | $\pm 10.5$ | $\pm 11.8$ |  | $\pm 10.5$ | $\pm 11.8$ |  | $\pm 10.5$ | $\pm 11.8$ |  | V |
| Common Mode Rejection Ratio | $\mathrm{V}_{\mathrm{cm}}= \pm 10 \mathrm{~V}$ | 110 | 124 |  | 102 | 121 |  | 96 | 118 |  | dB |
| Power Supply Rejection Ratio | $\mathrm{V}_{\mathrm{s}} \pm 4.5 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ | 97 | 118 |  | 96 | 116 |  | 90 | 114 |  | dB |
| Large Signal Voltage Gain | $\mathrm{R}_{1} \geq 2 \mathrm{k}, \mathrm{V}_{0}= \pm 10 \mathrm{~V}$ | 750 | 1500 |  | 700 | 1300 |  | 450 | 1000 |  | V/mV |
| Output Voltage Swing | $\mathrm{R}_{\mathrm{L}} \mathrm{Z}^{2} \mathrm{k}$ | $\pm 11.7$ | $\pm 13.6$ |  | $\pm 11.4$ | $\pm 13.5$ |  | $\pm 11$ | $\pm 13.3$ |  | V |

## Notes:

1. Input Offset Voltage measurements are periformed by automated test equipment approximately 0.5 seconds after application of power.
2. $T_{c} \mathrm{~V}_{\text {os }}$ performance is guaranteed unnulled or when nulled with $\mathrm{R}_{\mathrm{p}}=8.0 \mathrm{k}$ to 20 k .

## Typical Performance Characteristics



## Typical Performance Characteristics (Continued)



Short Circuit Current vs. Time


Maximum Undistorted Output vs. Frequency




Common Mode Input Range vs. Supply Voltage


## Typical Performance Characteristics (Continued)








## Typical Performance Characteristics (Continued)



Input Offset Current vs. Temperature


Input Bias Current vs. Temperature


Open Loop Voltage Gain vs. Load Resistance


CMRR vs. Frequency


## Typical Performance Characteristics (Continued)



## Offset Nulling Circuit



65-00029A

OP-27 0.1Hz to $\mathbf{1 0 H z}$ Peak-to-Peak Noise Vertical Scale 50nV/Division Recorder Speed 16 Divisions/Min


Burn-In Circuit


65-0.0028A

Large Signal Transient Response


When $R_{f} \leq 100 \Omega$ and the input is driven with a fast, large signal pulse ( $\geq 1.0 \mathrm{~V}$ ), the output waveform will look as shown.

## Typical Applications

## RIAA Phono Preamplifier (Figure 1)

The new moving coil magnetic phono cartridges have sensitivities that are an order of magnitude lower than the sensitivity of a typical moving magnet cartridge ( 0.1 mV per CM/S versus 1.0 mV per CM/S). This places a greater burden on the preamplifier to achieve more gain and less noise. The OP-27 is ideally suited for this task. The object in designing an RIAA phono preamp is to achieve the RIAA gain-frequency response curve while contributing as little noise as possible to avoid masking the very small signal generated by the cartridge. The circuit shown is adjusted to match a 40 dB RIAA curve as shown in Figure 2. Note that by convention the RIAA gain is specified at 1 kHz . With the "break points" of the curves specified at 50,500 and 2.1 kHz respectively the entire curve is fixed by the specified gain at 1 kHz .

The circuit is designed to operate with a $3 /$ $4000 \Omega$ step-up transformer to present the optimum source impedance to the amplifier for best noise figure. The optimum source impedance is obtained as the ratio of the spectral noise
voltage en to the spectral noise current $i_{n}$ (when $e_{n}$ has dimensions of $n V / \mathrm{Hz}$ and $\mathrm{i}_{n}$ has dimensions of $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ and the ratio has dimensions of $k \Omega$ ). The circuit is designed to be tested and adjusted independent of the transformer, for this purpose introduce a very low level signal 1 mV at test point TP-1. The first stage is a wideband stage which provides a small amount of gain ( $1+$ R4/R5) approximately equal to 10 dB . Low value feedback resistors must be used to prevent additional noise due to the spectral current noise or excessive Johnson noise. The gain of the first stage reduces the noise contribuition of the second stage. The RIAA transfer curve poles and zeros are due entirely to the feedback network of the second stage.

The poles and zeros of the RIAA feedback network are sufficiently separated in frequency that they may be estimated with the following equations:

$$
\begin{aligned}
\mathrm{f}_{1}(50 \mathrm{~Hz}) & \approx \frac{1}{2 \pi \mathrm{R} 7 \mathrm{C} 3} \\
\mathrm{f}_{2}(500 \mathrm{~Hz}) & \approx \frac{1}{2 \pi \mathrm{R} 8 \mathrm{C} 3} \\
\mathrm{f}_{3}(2100 \mathrm{~Hz}) & \approx \frac{1}{2 \pi \mathrm{R} 8 \mathrm{C} 2}
\end{aligned}
$$



To test, disconnect transformer and inject signal at TP-1.
Figure 1. RIAA Phono Preamplifier

$\mathrm{f}_{0}=$ Low end rolloff frequency (user selected)
$\mathrm{f}_{1}=50 \mathrm{~Hz}$
$\mathrm{f}_{2}=500 \mathrm{~Hz}$
65-00032 A
$\mathrm{f}_{3}=2.1 \mathrm{kHz}$
Figure 2. RIAA Phone Playback Equalization Curve

These equations are only approximations. Final tuning is performed with the adjustable capacitors and potentiometers. The following sequence can be used to adjust for the RIAA response after injecting a low level signal into TP-1 (transformer disconnected).

1. At 100 Hz adjust C 3 A for an output level 6 dB lower than the low frequency output.
2. At 1000 Hz adjust R8A for an output level 20 dB lower than the low frequency output.
3. At 21 kHz adjust C 4 A for an output 40 dB less than the low frequency output.

## Low Impedance Microphone Preamp (Figure 3)

In this preamp the transformer converts the low microphone impedance up to a value that is close to the optimum source impedance required by the OP-27 for best noise performance. The optimum source impedance can be calculated as the ratio of en/in which for the OP-27 is approximately $7000 \Omega$. Fortunately
the noise performance does not degrade appreciably until the source impedance is four or five times this optimum value and the source impedance at the output of this transformer, approximately $15 \mathrm{k} \Omega$, still provides near optimum noise performance. (A high quality audio transformer with a step-up ratio of 6.7 to one is not available.) The voltage gain of the amplifier, not including the transformer step-up, is unity up to about 1.5 Hz . It may be desirable to reduce the size of this capacitor to minimize burst noise even though the OP-27 has a $1 / \mathrm{f}$ noise corner below 3 Hz . C2 rolls off the high frequency response at 90 kHz giving a noise power bandwidth of 140 kHz .

## Instrumentation

The OP-27 is particularly adaptable to instrumentation applications. When wired into a single op amp difference amplifier configuration, the OP-27 exhibits outstanding common mode rejection ratio. The spot voltage noise is so low that it is dominated almost entirely by the resistor Johnson noise.

The three op amp instrumentation amplifier of Figure 8 avoids the low input impedance characteristics of difference amplifiers at the expense of two more operational amplifiers and a slight degradation in noise performance. The noise increases because two amplifiers are contributing to the input voltage spectral noise instead of one. Thus the noise contribution, exclusive of resistor Johnson noise, increases by slightly more than the $\sqrt{2}$. The spectral noise voltage increases from approximately $3 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ to approximately $4.9 \mathrm{nV} / \sqrt{\mathrm{Hz}}$, with the third amplifier contributing about $10 \%$ of the noise. The gain of the input amplifier is set at 25 and the second stage at 40 for an overall gain of 1000. R7 is trimmed to optimize the common mode rejection ratio (CMRR) with frequency. With balanced source resistors a CMRR of 100 dB is achieved. With a $1 \mathrm{k} \Omega$ source impedance imbalance CMRR is degraded to 80 dB at 5 kHz due to the finite ( $3 \mathrm{G} \Omega$ ) input impedance.


Figure 3. Low Impedance Microphone Preamplifier


Figure 4. A Single Op Amp IC Difference Amplifier Using an OP-27. The Difference Amplifier is Connected for a Gain of 1000.


Voltage noise vs. source resistance for the difference amplifier. Noise performance shown is for $V_{S}= \pm 15 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, and $\mathrm{R}_{\mathrm{S}}=\mathrm{R} 1+\mathrm{R} 2$.

Figure 5. Total Noise vs. Source Resistance


Figure 6. Common Mode Rejection Ratio Test Circuit


Figure 7. Common Mode Rejection Ratio vs. Frequency for the Circuit of Figure 4


Trim R2 for $\mathrm{A}_{\mathrm{VCL}}=1000$
65-00038A

Trim R10 for DC CMRR
Trim R7 for Minimum $\mathrm{V}_{\mathrm{OUT}}$ at $\mathrm{V}_{\mathrm{CM}}=20 \mathrm{~V}_{\mathrm{p}-\mathrm{p}} 10 \mathrm{kHz}$

Figure 8. Three Op Amp IC Instrumentation Amplifier


## OP-37 Low Noise Operational Amplifier

## Features

- Very low noise

Spectral noise density - $3.0 \mathrm{nV} / \sqrt{\mathrm{Hz}}$
$1 / f$ noise corner frequency -2.7 Hz

- Very low $\mathrm{V}_{\text {os }}$ drift
$0.2 \mu \mathrm{~V} / \mathrm{Month}$
$0.2 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$
- High gain - 1.8 Million
- High output drive capability $- \pm 12 \mathrm{~V}$ into $600 \Omega$ load
- High slew rate - $17 \mathrm{~V} / \mu \mathrm{S}$
- High gain bandwidth product - 63 MHz
- Good common mode rejection ratio 126 dB

■ Low input offset voltage - $10 \mu \mathrm{~V}$
$\square$ Minimum low frequency noise $-0.08 \mu \mathrm{~V}_{\mathrm{p}-\mathrm{p}}$ ( 0.1 Hz to 10 Hz )

- Low input bias and offset currents - 10 nA
- Compensated for ac stability with $\mathrm{A}_{\mathrm{vcL}} \geq 5$


## Description

The OP-37 is designed for instrumentation grade signal conditioning where low noise (both spectral density and burst), wide bandwidth, and high slew rate are required along with low input offset voltage, low input offset temperature coefficient, and low input bias currents.. The OP-37 is a decompensated version of the OP-27 and is ac stable in gain configurations equal to five and higher.

Digital nulling techniques performed at wafer sort make it feasible to guarantee temperature stable input offset voltages as low as $25 \mu \mathrm{~V}$. Input bias current cancellation techniques are used to obtain 10 nA input bias currents.

The OP-37 design uniquely addresses the needs of the instrumentation designer. Power supply rejection and common mode rejection are both in excess of 120 dB . Input offset voltage can be externally trimmed without affecting input offset voltatge drift with temperature or time. The drift performance is, in fact, so good that the system designer must be cautioned that stray thermoelectric voltages generated by dissimilar metals at the contacts to the input terminals are enough to degrade its performance. For this reason it is also important to keep both input terminals at the same relative temperature.

The OP-37 is available in LCC, SO-8 (smalloutline), TO-99 can, plastic mini-DIP and ceramic mini-DIP packages, and can be ordered with Mil-Std-883 Level B processing.

## Connection Information



## Ordering Information

| Part Number | Package | Operating <br> Temperature <br> Range |
| :--- | :---: | :---: |
| OP-37EN | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| OP-37FN | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| OP-37GN | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| OP-37EM | M | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| OP-37FM | M | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| OP-37GM | M | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| OP-37ED | D | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| OP-37FD | D | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| OP-37GD | D | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| OP-37ET | T | $-5^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| OP-37FT | T | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| OP-37GT | T | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| OP-37AD | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| OP-37AD/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| OP-37BD | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| OP-37BD/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| OP-37CD | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| OP-37CD/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| OP-37AT | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| OP-37AT/883B | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| OP-37BT | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| OP-37BT/883B | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| OP-37CT | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| OP-37CT/883B | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| OP-37AL/883B | L | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| OP-37BL/883B | L | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

Notes:
1883B suffix denotes Mil-Std-883, Level B processing
$\mathrm{N}=8$-lead plastic DIP
D $=8$ lead ceramic DIP
T = 8-lead metal can (TO-99)
$L=20$-pad leadless chip carrier
$M=8$-lead plastic SOIC
Contact a Raytheon sales office or representative for ordering information on special package/temperature range combinations.

## Absolute Maximum Ratings

Supply Voltage ..... $\pm 22 \mathrm{~V}$
Input Voltage* ..... $\pm 22 \mathrm{~V}$
Differential Input Voltage ..... 0.7 V
Internal Power Dissipation** ..... 658 mW
Output Short Circuit Duration Indefinite
Storage TemperatureRange$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Operating Temperature Range OP-37A/B/C $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
OP-37E/F/G (Hermetic) ..... $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
OP-37E/F/G (Plastic)

$\qquad$
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$

Lead Soldering Temperature(SO-8, 10 sec )$+260^{\circ} \mathrm{C}$
(DIP, LCC, TO-99; 60 sec ) ..... $+300^{\circ} \mathrm{C}$
*For supply voltages less than $\pm 22 \mathrm{~V}$, the absolute maximum input voltage is equal to the supply voltage.
**Observe package thermal characteristics.

## Mask Pattern



Die Size: $75 \times 80$ mils Min. Pad Dimensions: $4 \times 4$ mils

## Thermal Characteristics

|  | 8-Lead <br> Small <br> Outline | 8-Lead <br> Ceramic <br> DIP | TO-99 <br> 8-Lead <br> Metal Can | 20-Pad <br> LCC | 8-Lead <br> Plastic <br> DIP |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Max. Junction Temp. | $125^{\circ} \mathrm{C}$ | $175^{\circ} \mathrm{C}$ | $175^{\circ} \mathrm{C}$ | $175^{\circ} \mathrm{C}$ | $125^{\circ} \mathrm{C}$ |
| Max. $\mathrm{P}_{\mathrm{D}} \mathrm{T}_{\mathrm{A}}<50^{\circ} \mathrm{C}$ | 300 mW | 833 mW | 658 mW | 925 mW | 468 mW |
| Therm. Res $\theta_{\mathrm{JC}}$ | - | $45^{\circ} \mathrm{C} / \mathrm{W}$ | $50^{\circ} \mathrm{C} / \mathrm{W}$ | $37^{\circ} \mathrm{C} / \mathrm{W}$ | - |
| Therm. Res. $\theta_{\mathrm{JA}}$ | $240^{\circ} \mathrm{C} / \mathrm{W}$ | $150^{\circ} \mathrm{C} / \mathrm{W}$ | $190^{\circ} \mathrm{C} / \mathrm{W}$ | $105^{\circ} \mathrm{C} / \mathrm{W}$ | $160^{\circ} \mathrm{C} / \mathrm{W}$ |
| For $\mathrm{T}_{\mathrm{A}}>50^{\circ} \mathrm{C}$ Derate at | $4.17 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $8.33 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $5.26 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $7.0 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $6.25 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |

Electrical Characteristics $\left(V_{S}= \pm 15 \mathrm{~V}\right.$ and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise noted)

| Parameters | Test Conditions | OP-37AE |  |  | OP-37B/F |  |  | OP-37C/G |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltage ${ }^{5}$ |  |  | 10 | 25 |  | 20 | 60 |  | 30 | 100 | $\mu \mathrm{V}$ |
| Long Term Input Offset Voltage Stability ${ }^{12}$ |  |  | 0.2 | 1.0 |  | 0.3 | 1.5 |  | 0.4 | 2.0 | $\mu \mathrm{V} / \mathrm{Mo}$ |
| Input Offset Current |  |  | 7.0 | 35 |  | 9.0 | 50 |  | 12 | 75 | nA |
| Input Bias Current |  |  | $\pm 10$ | $\pm 40$ |  | $\pm 12$ | $\pm 55$ |  | $\pm 15$ | $\pm 80$ | nA |
| Input Noise Voltage ${ }^{2}$ | 0.1 Hz to 10 Hz |  | 0.08 | 0.18 |  | 0.08 | 0.18 |  | 0.09 | 0.25 | $\mu V_{p-p}$ |
| Input Noise Voltage Density ${ }^{2}$ | $F_{0}=10 \mathrm{~Hz}$ |  | 3.5 | 5.5 |  | 3.5 | 5.5 |  | 3.8 | 8.0 | $\frac{n V}{\sqrt{H z}}$ |
|  | $\mathrm{F}_{0}=30 \mathrm{~Hz}$ |  | 3.1 | 4.5 |  | 3.1 | 4.5 |  | 3.3 | 5.6 |  |
|  | $F_{0}=1000 \mathrm{~Hz}$ |  | 3.0 | 3.8 |  | 3.0 | 3.8 |  | 3.2 | 4.5 |  |
| Input Noise Current Density ${ }^{2}$ | $F_{0}=10 \mathrm{~Hz}$ |  | 1.7 | 4.0 |  | 1.7 | 4.0 |  | 1.7 |  | $\frac{\mathrm{pA}}{\sqrt{\mathrm{~Hz}}}$ |
|  | $\mathrm{F}_{\mathrm{O}}=30 \mathrm{~Hz}$ |  | 1.0 | 2.3 |  | 1.0 | 2.3 |  | 1.0 |  |  |
|  | $\mathrm{F}_{\mathrm{o}}=1000 \mathrm{~Hz}$ |  | 0.4 | 0.6 |  | 0.4 | 0.6 |  | 0.4 | 0.6 |  |
| Input Resistance (Diff. Mode) ${ }^{4}$ |  | 1.5 | 6.0 |  | 1.2 | 5.0 |  | 0.8 | 4.0 |  | $\mathrm{M} \Omega$ |
| Input Resistance (Com. Mode) |  |  | 3.0 |  |  | 2.5 |  |  | 2.0 |  | G $\Omega$ |
| Input Voltage Range ${ }^{3}$ |  | $\pm 11$ | $\pm 12.3$ |  | $\pm 11$ | $\pm 12.3$ |  | $\pm 11$ | $\pm 12.3$ |  | V |
| Common Mode Rejection Ratio | $V_{C M}= \pm 11 \mathrm{~V}$ | 114 | 126 |  | 106 | 123 |  | 100 | 120 |  | dB |
| Power Supply Rejection Ratio | $\mathrm{V}_{\mathrm{s}} \pm 4 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ | 100 | 120 |  | 100 | 120 |  | 94 | 118 |  | dB |
| Large Signal Voltage Gain | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega, \mathrm{V}_{0}= \pm 10 \mathrm{~V}$ | 1000 | 1800 |  | 1000 | 1800 |  | 700 | 1500 |  | $\mathrm{V} / \mathrm{mV}$ |
|  | $\mathrm{R}_{\mathrm{L}} \geq 1 \mathrm{k} \Omega, \mathrm{V}_{0}= \pm 10 \mathrm{~V}$ | 800 | 1500 |  | 800 | 1500 |  |  | 1500 |  |  |
|  | $\mathrm{V}_{0}= \pm 1 \mathrm{~V}, \mathrm{~V}_{\mathrm{s}}= \pm 4 \mathrm{~V}^{4}$ | 250 | 700 |  | 250 | 700 |  | 200 | 500 |  |  |
| Output Voltage Swing | $R_{L} \geq 2 \mathrm{k} \Omega$ | $\pm 12$ | $\pm 13.8$ |  | $\pm 12$ | $\pm 13.8$ |  | $\pm 11.5$ | $\pm 13.5$ |  | V |
|  | $R_{L} \geq 600 \Omega$ | $\pm 11$ | $\pm 12$ |  | $\pm 11$ | $\pm 12$ |  | $\pm 11$ | $\pm 12$ |  |  |
| Slew Rate ${ }^{4}$ | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega$ | 11 | 17 |  | 11 | 17 |  | 11 | 17 |  | $\mathrm{V} / \mathrm{LS}$ |
| Gain Bandwidth Product ${ }^{4}$ | $\mathrm{F}_{0}=10 \mathrm{kHz}$ | 45 | 63 |  | 45 | 63 |  | 45 | 63 |  | MHz |
|  | $\mathrm{F}_{\mathrm{o}}=1 \mathrm{MHz}$ |  | 40 |  |  | 40 |  |  | 40 |  | MHz |
| Open Loop Output Resistance | $V_{0}=0, I_{0}=0$ |  | 70 |  |  | 70 |  |  | 70 |  | $\Omega$ |
| Power Consumption |  |  | 90 | 140 |  | 90 | 140 |  | 100 | 170 | mW |
| Offset Adjustment Range | $R_{p}=10 \mathrm{k} \Omega$ | $\pm 4.0$ |  |  | $\pm 4.0$ |  |  | $\pm 4.0$ |  |  | mV |

## Notes:

1. Long Term Input Offset Voltage Supply refers to the average trend line of $V_{o s}$ vs. Time over extended periods after the first 30 days of operation. Excluding the initial hour of operation, changes in $V_{\text {os }}$ during the first 30 operating days are typically $2.5 \mu \mathrm{~V}$.
2. This parameter is tested on a sample basis only.
3. Caution: The Common Mode Input Range is a function of supply voltage. See Typical Performance Curves. Also, the input protection diodes do not allow the device to be removed or inserted into the circuit without first removing power.
4. Parameter is guaranteed but not tested.
5. Input Offset Voltage measurements are performed by automated test equipment approximately 0.5 seconds after application of power.

Electrical Characteristics $\left(V_{s}= \pm 15 \mathrm{~V},-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}\right.$ unless otherwise noted)

| Parameters | Test Conditions | OP-37A |  |  | OP-37B |  |  | OP-37C |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltage ${ }^{1}$ |  |  | 30 | 60 |  | 50 | 200 |  | 70 | 300 | $\mu \mathrm{V}$ |
| Average Input Offset Voltage Drift ${ }^{2}$ |  |  | 0.2 | 0.6 |  | 0.3 | 1.3 |  | 0.4 | 1.8 | $\mu \mathrm{V} / \mathrm{C}$ |
| Input Offset Current |  |  | 15 | 50 |  | 22 | 85 |  | 30 | 135 | nA |
| Input Bias Current |  |  | $\pm 20$ | $\pm 60$ |  | $\pm 28$ | $\pm 95$ |  | $\pm 35$ | $\pm 150$ | nA |
| Input Voltage Range |  | $\pm 10.3$ | $\pm 11.5$ |  | $\pm 10.3$ | $\pm 11.5$ |  | $\pm 10.2$ | $\pm 11.5$ |  | V |
| Common Mode Rejection Ratio | $V_{C M}= \pm 10 \mathrm{~V}$ | 108 | 122 |  | 100 | 119 |  |  | 116 |  | dB |
| Power Supply Rejection Ratio | $\mathrm{V}_{\mathrm{s}} \pm 4.5 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ |  | 116 |  |  | 114 |  |  | 110 |  | dB |
| Large Signal Voltage Gain | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega, \mathrm{V}_{\mathrm{O}}= \pm 10 \mathrm{~V}$ | 600 | 1200 |  | 500 | 1000 |  | 300 | 800 |  | $\mathrm{V} / \mathrm{mV}$ |
| Output Voltage Swing | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega$ | $\pm 11.5$ | $\pm 13.5$. |  | $\pm 11$ | $\pm 13.2$ |  | $\pm 10.5$ | $\pm 13$ |  | V |

Electrical Characteristics $\left(V_{S}= \pm 15 \mathrm{~V},-25^{\circ} \mathrm{C} \leq T_{A} \leq+85^{\circ} \mathrm{C}\right.$ for hermetic package types, $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$ for plastic package types unless otherwise noted)

| Parameters | Test Conditions | OP-37E |  |  | OP-37F |  |  | OP-37G |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltage ${ }^{1}$ |  |  | 20 | 50 |  | 40 | 140 |  | 55 | 220 | $\mu \mathrm{V}$ |
| Average Input Offset Voltage Drift ${ }^{2}$ |  |  | 0.2 | 0.6 |  | 0.3 | 1.3 |  | 0.4 | 1.8 | $\mu \mathrm{V} / \mathrm{C}$ |
| Input Offset Current |  |  | 10 | 50 |  | 14 | 85 |  | 20 | 135 | nA |
| Input Bias Current |  |  | $\pm 14$ | $\pm 60$ |  | $\pm 18$ | $\pm 95$ |  | $\pm 25$ | $\pm 150$ | nA |
| Input Voltage Range |  | $\pm 10.5$ | $\pm 11.8$ |  | $\pm 10.5$ | $\pm 11.8$ |  | $\pm 10.5$ | $\pm 11.8$ |  | V |
| Common Mode Rejection Ratio | $V_{C M}= \pm 10 \mathrm{~V}$ | 110 | 124 |  | 102 | 121 |  | 96 | 118 |  | dB |
| Power Supply Rejection Ratio | $\mathrm{V}_{\mathrm{s}} \pm 4.5 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ | 97 | 118 |  |  | 116 |  | 90 | 114 |  | dB |
| Large Signal Voltage Gain | $R_{L} \geq 2 \mathrm{k} \Omega, \mathrm{V}_{0}= \pm 10 \mathrm{~V}$ | 750 | 1500 |  | 700 | 1300 |  | 450 | 1000 |  | V/mV |
| Output Voltage Swing | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega$ | $\pm 11.7$ | $\pm 13.6$ |  | $\pm 11.4$ | $\pm 13.5$ |  | $\pm 11$ | $\pm 13.3$ |  | V |

## Notes:

1. Input Offset Voltage measurements are performed by automated test equipment approximately 0.5 seconds after application of power.
2. $T_{c} V_{\text {os }}$ performance is guaranteed unnulled or when nulled with $R_{p}=8.0 \mathrm{k} \Omega$ to $20 \mathrm{k} \Omega$.

## Typical Performance Characteristics

### 0.1 Hz to 10 Hz Noise Test Circuit


0.1 Hz to 10 Hz Peak-to-Peak Noise Tester Frequency Response


Gain, Phase Shift vs. Frequency


Open Loop Gain vs. Frequency


Supply Current vs. Supply Voltage


## Typical Performance Characteristics (Continued)

Maximum Output Swing vs.
Resistlve Load


Open Loop Voltage Gain vs. Supply Voltage


Common Mode Input Range vs. Supply Voltage


Short Circuit Current vs. Time


Maximum Undistorted Output vs. Frequency

vs. Frequency


## Typical Performance Characteristics (Continued)



Voltage Noise vs. Supply Voltage


Offset Voltage Drift of
Representative Units


Current Noise vs. Frequency


Voltage Noise vs. Temperature


## Warm-Up Drift



## Typical Performance Characteristics (Continued)

Input Blas Current vs. Temperature


Open Loop Voltage Gain
vs. Load Resistance


CMRR vs. Frequency


Input Offset Current vs. Temperature


PSRR vs. Frequency


OP-37 0.1 Hz to 10 Hz Peak-to-Peak Noise Vertical Scale 50 nV/Division Recorder Speed 8 Divisions/Minute


## Typical Performance Characteristics (Continued)

## Slew Rate vs. Supply Voltage



Slew Rate vs. Load


Total Noise vs. Source Resistance


Burn-In Circuit


Offset Nulling Circuit


## Typical Applications

## Low Impedance Microphone Preamp (Figure 1)

In this preamp the transformer converts the low microphone impedance up to a value that is close to the optimum source impedance required by the OP-37 for best noise performance. The optimum source impedance can be calculated as the ratio of en/in which for the OP-37 is approximately $7000 \Omega$. Fortunately the noise performance does not degrade appreciably until the source impedance is four or five times this optimum value. The source impedance at the output of this transformer of $15 \mathrm{k} \Omega$ still provides near optimum noise performance. (A high quality audio transformer ' th a step-up ratio of 6.7 to one is not available.) C1 rolls off the high frequency response at 90 kHz giving a noise power bandwidth of 140 kHz .

## Instrumentation

The OP-37 is particularly adaptable to instrumentation applications. When wired into a single op amp difference amplifier configuration, the OP-37 exhibits outstanding common mode rejection ratio. The spot voltage noise is so low that it is dominated almost entirely by the resistor Johnson noise.

The three op amp instrumentation amplifier of Figure 4 avoids the low in put impedance characteristics of difference amplifiers at the expense of two more operational amplifiers and a slight degradation in noise performance. The
noise increases because two amplifiers are contributing to the input voltage spectral noise instead of one. Thus, the noise contribution, exclusive of resistor Johnson noise, increases by slightly more than the $\sqrt{2}$. The spectral noise voltage increases from approximately $3 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ to approximately $4.9 \mathrm{nV} / \sqrt{\mathrm{Hz}}$, with the third amplifier contributing about $10 \%$ of the noise. The gain of the input amplifier is set at 25 and the second stage at 40 for an overall gain of 1000. R7 is trimmed to optimize the common mode rejection ratio (CMRR) with frequency. With balanced source resistors a CMRR of 100 dB is achieved. With a $1 \mathrm{k} \Omega$ source impedance imbalance CMRR is degraded to 80 dB at 5 kHz due to the finite ( $3 \mathrm{G} \Omega$ ) input impedance.

## DAC Current to Voltage Converter

Many high speed voltage output D/A conversion applications require a high speed op amp to convert a standard current output DAC (such as a DAC-08 or DAC-10) to voltage output. The OP-37 is ideal for this because it has the speed and settling time for fast data conversion, but still has excellent dc specifications to ensure high accuracy.

The $360 \Omega$ resistor is required to increase the effective gain of the OP-37 to meet the minimum gain requirement for stability. The high speed of the OP-37 allows a conversion time of $1 \mu \mathrm{~S}$ to $1 / 2$ LSB in this circuit. In addition, the low $V_{\text {os }}$ and $\mathrm{V}_{\text {os }}$ drift of the OP-37 complements the high accuracy of the DAC-10, and the high output drive capability allows connection to demanding loads.


Figure 1. Low Impedance Microphone Preamplifier


Figure 2. A Single Op Amp IC Difference Amplifier Using an OP-37. The Difference Amplifier is Connected for a Gain of 1000.


Figure 3. Common Mode Rejection Ratio Test Circuit


65-0355
Figure 4. Three Op Amp IC Instrumentation Amplifier


Figure 5. D/A Converter Application


## OP-47 Low Noise, High Slew Rate Operational Amplifier

## Features

- Very low noise

Spectral noise density $-3.0 \mathrm{nV} / \sqrt{\mathrm{Hz}}$
$1 / \mathrm{f}$ noise corner frequency -2.7 Hz

- Very low $\mathrm{V}_{\mathrm{os}}$ drift
$0.2 \mu \mathrm{~V} /$ Month
$0.2 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$
- High gain - 1.8 million
- High output drive capability $- \pm 12 \mathrm{~V}$ into $600 \Omega$ load
- High slew rate - $50 \mathrm{~V} / \mu \mathrm{S}$
- High gain bandwidth product - 63 MHz
- Good common mode rejection ratio -126 dB

Low input offset voltage - $10 \mu \mathrm{~V}$

- Minimum low frequency noise $-.08 \mu \vee p-p$

$$
(0.1 \mathrm{~Hz} \text { to } 10 \mathrm{~Hz})
$$

- Low input bias and offset currents -10 nA
- Compensated for ac stability with AVCL $\geq 400$


## Description

The OP-47 is designed for instrumentation grade signal conditioning where low noise (both spectral density and burst), wide bandwidth, and high slew rate are required along with low input offset voltage, low input offset temperature coefficient, and low input bias currents. The OP-47 is a decompensated version of the OP-27 and is ac stable in closed-loop gain configurations greater than or equal to 400.

Digital nulling techniques performed at wafer sort make it feasible to guarantee temperature stable input offset voltages as low as $25 \mu \mathrm{~V}$. Input bias current cancellation techniques are used to obtain 10 nA input bias currents.

The OP-47 design uniquely addresses the needs of the instrumentation designer. Power supply rejection and common mode rejection are both in excess of 120 dB . Input offset voltage can be externally trimmed without affecting input offset voltage drift with temperature or time. The drift performance is, in fact, so good that the system designer must be cautioned that stray thermoelectric voltages generated by dissimilar metals at the contacts to the input terminals are enough to degrade its performance. For this reason it is also important to keep both input terminals at the same relative temperature.

The OP-47 is available in LCC, SO-8 (smalloutline), TO-99 can, plastic mini-DIP and ceramic mini-DIP packages, and can be ordered with Mil-Std-883 Level B processing.

## Connection Information



## Ordering Information

| Part Number | Package | Operating <br> Temperature <br> Range |
| :--- | :---: | :---: |
| OP-47EN | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| OP-47FN | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| OP-47GN | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| OP-47EM | M | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| OP-47FM | M | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| OP-47GM | M | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| OP-47ED | D | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| OP-47FD | D | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| OP-47GD | D | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| OP-47ET | T | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| OP-47FT | T | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| OP-47GT | T | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| OP-47AD | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| OP-47AD/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| OP-47BD | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| OP-47BD/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| OP-47CD | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| OP-47CD/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| OP-47AT | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| OP-47AT/883B | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| OP-47BT | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| OP-47BT/883B | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| OP-47CT | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| OP-47CT/883B | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| OP-47AL/883B | L | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| OP-47BL/883B | L | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

## Notes:

/883B suffix denotes Mil-Std-883, Level B processing
$\mathrm{N}=8$-lead plastic DIP
D $=8$ lead ceramic DIP
T $=8$-lead metal can (TO-99)
$L=20$-pad leadless chip carrier
M = 8-lead plastic SOIC
Contact a Raytheon sales office or representative for ordering information on special package/temperature range combinations.

## Absolute Maximum Ratings

Supply Voltage ........................................... 122 V
Input Voltage* ............................................土22V
Differential Input Voltage ............................0.7V
Internal Power Dissipation** ................. 658 mW
Output Short Circuit Duration ..............Indefinite
Storage Temperature
Range $\qquad$ $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

*For supply voltages less than $\pm 22 \mathrm{~V}$, the absolute maximum input voltage is equal to the supply voltage.
**Observe package thermal characteristics.

## Mask Pattern



Die Size: $75 \times 80$ mils
65-01681A Min Pad Dimensions: $4 \times 4$ mils

## Thermal Characteristics

|  | 8-Lead <br> Small <br> Outline | 8-Lead <br> Ceramic <br> DIP | TO-99 <br> 8-Lead <br> Metal Can | 20-Pad <br> LCC | 8-Lead <br> Plastic <br> DIP |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Max. Junction Temp. | $125^{\circ} \mathrm{C}$ | $175^{\circ} \mathrm{C}$ | $175^{\circ} \mathrm{C}$ | $175^{\circ} \mathrm{C}$ | $125^{\circ} \mathrm{C}$ |
| Max. $\mathrm{P}_{\mathrm{D}} \mathrm{T}_{\mathrm{A}}<50^{\circ} \mathrm{C}$ | 300 mW | 833 mW | 658 mW | 925 mW | 468 mW |
| Therm. Res $\theta_{\mathrm{JC}}$ | - | $45^{\circ} \mathrm{C} / \mathrm{W}$ | $50^{\circ} \mathrm{C} / \mathrm{W}$ | $37^{\circ} \mathrm{C} / \mathrm{W}$ | - |
| Therm. Res. $\theta_{\mathrm{JA}}$ | $240^{\circ} \mathrm{C} / \mathrm{W}$ | $150^{\circ} \mathrm{C} / \mathrm{W}$ | $190^{\circ} \mathrm{C} / \mathrm{W}$ | $105^{\circ} \mathrm{C} / \mathrm{W}$ | $160^{\circ} \mathrm{C} \mathrm{W}$ |
| For $\mathrm{T}_{\mathrm{A}}>50^{\circ} \mathrm{C}$ Derate at | $4.17 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $8.33 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $5.26 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $7.0 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $6.25 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |

Electrical Characteristics $\left(\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}\right.$ and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise noted)

| Parameters | Test Conditions | OP-47AE |  |  | OP-47B/F |  |  | OP-47C/G |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltage ${ }^{5}$ |  |  | 10 | 25 |  | 20 | 60 |  | 30 | 100 | $\mu \mathrm{V}$ |
| Long Term Input Offset Voltage Stability ${ }^{14}$ |  |  | 0.2 | 1.0 |  | 0.3 | 1.5 |  | 0.4 | 2.0 | $\mu \mathrm{V} / \mathrm{Mo}$ |
| Input Offset Current |  |  | 7.0 | 35 |  | 9.0 | 50 |  | 12 | 75 | nA |
| Input Bias Current |  |  | $\pm 10$ | $\pm 40$ |  | $\pm 12$ | $\pm 55$ |  | $\pm 15$ | $\pm 80$ | nA |
| Input Noise Voltage ${ }^{2}$ | 0.1 Hz to 10 Hz |  | 0.08 | 0.18 |  | 0.08 | 0.18 |  | 0.09 | 0.25 | $\mu V_{p-p}$ |
| Input Noise Voltage Density ${ }^{2}$ | $F_{0}=10 \mathrm{~Hz}$ |  | 3.5 | 5.5 |  | 3.5 | 5.5 |  | 3.8 | 8.0 | $\frac{\mathrm{nV}}{\sqrt{H z}}$ |
|  | $\mathrm{F}_{0}=30 \mathrm{~Hz}$ |  | 3.1 | 4.5 |  | 3.1 | 4.5 |  | 3.3 | 5.6 |  |
|  | $\mathrm{F}_{\mathrm{o}}=1000 \mathrm{~Hz}$ |  | 3.0 | 3.8 |  | 3.0 | 3.8 |  | 3.2 | 4.5 |  |
| Input Noise Current Density ${ }^{2}$ | $\mathrm{F}_{0}=10 \mathrm{~Hz}$ |  | 1.7 | 4.0 |  | 1.7 | 4.0 |  | 1.7 |  | $\frac{\mathrm{pA}}{\sqrt{\mathrm{~Hz}}}$ |
|  | $F_{0}=30 \mathrm{~Hz}$ |  | 1.0 | 2.3 |  | 1.0 | 2.3 |  | 1.0 |  |  |
|  | $\mathrm{F}_{\mathrm{O}}=1000 \mathrm{~Hz}$ |  | 0.4 | 0.6 |  | 0.4 | 0.6 |  | 0.4 | 0.6 |  |
| Input Resistance (Diff. Mode) ${ }^{4}$ |  | 1.5 | 6.0 |  | 1.2 | 5.0 |  | 0.8 | 4.0 |  | $\mathrm{M} \Omega$ |
| Input Resistance (Com. Mode) |  |  | 3.0 |  |  | 2.5 |  |  | 2.0 |  | G $\Omega$ |
| Input Voltage Range ${ }^{3}$ |  | $\pm 11$ | $\pm 12.3$ |  | $\pm 11$ | $\pm 12.3$ |  | $\pm 11$ | $\pm 12.3$ |  | V |
| Common Mode Rejection Ratio | $\mathrm{V}_{\mathrm{CM}}= \pm 11 \mathrm{~V}$ | 114 | 126 |  | 106 | 123 |  | 100 | 120 |  | dB |
| Power Supply Rejection Ratio | $\mathrm{V}_{\mathrm{s}} \pm 4 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ | 100 | 120 |  | 100 | 120 |  | 94 | 118 |  | dB |
| Large Signal Voltage Gain | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega, \mathrm{V}_{0}= \pm 10 \mathrm{~V}$ | 1000 | 1800 |  | 1000 | 1800 |  | 700 | 1500 |  | $\mathrm{V} / \mathrm{mV}$ |
|  | $\mathrm{R}_{\mathrm{L}} \geq 1 \mathrm{k} \Omega, \mathrm{V}_{0}= \pm 10 \mathrm{~V}$ | 800 | 1500 |  | 800 | 1500 |  |  | 1500 |  |  |
|  | $\mathrm{V}_{\mathrm{O}}= \pm 1 \mathrm{~V}, \mathrm{~V}_{\mathrm{s}}= \pm 4 \mathrm{~V}^{4}$ | 250 | 700 |  | 250 | 700 |  | 200 | 500 |  |  |
| Output Voltage Swing | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega$ | $\pm 12 \pm 13.8$ |  |  | $\pm 12 \quad \pm 13.8$ |  |  | $\pm 11.5 \pm 13.5$ |  |  | V |
|  | $R_{L} \geq 600 \Omega$ | $\pm 11 \quad \pm 12$ |  |  | $\pm 11 \pm 12$ |  |  | $\pm 11 \quad \pm 12$ |  |  |  |
| Slew Rate ${ }^{4}$ | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega$ | $35 \quad 50$ |  |  | $35 \quad 50$ |  |  | $35 \quad 50$ |  |  | $\mathrm{V} / \mu \mathrm{S}$ |
| Gain Bandwidth Product ${ }^{4}$ | $\begin{aligned} & F_{0}=10 \mathrm{kHz} \\ & F_{0}=1 \mathrm{MHz} \end{aligned}$ | 45 | $\begin{aligned} & 70 \\ & 45 \end{aligned}$ |  | 45 | $\begin{aligned} & 70 \\ & 45 \end{aligned}$ |  | 45 | $\begin{aligned} & 70 \\ & 45 \end{aligned}$ |  | MHz |
| Open Loop Output Resistance | $\mathrm{V}_{0}=0, I_{0}=0$ | 70 |  |  | 70 |  |  | 70 |  |  | $\Omega$ |
| Power Consumption |  |  | 90 | 140 |  | 90 | 140 |  | 100 | 170 | mW |
| Offset Adjustment Range | $\mathrm{R}_{\mathrm{p}}=10 \mathrm{k} \Omega$ |  | $\pm 4.0$ |  |  | $\pm 4.0$ |  |  | $\pm 4.0$ |  | mV |

## Notes:

1. Long Term Input Offset Voltage Supply refers to the average trend line of $\mathrm{V}_{\text {os }}$ vs. Time over extended periods after the first 30 days of operation. Excluding the initial hour of operation, changes in $\mathrm{V}_{\text {os }}$ during the first 30 operating days are typically $2.5 \mu \mathrm{~V}$.
2. This parameter is tested on a sample basis only.
3. Caution: The Common Mode Input Range is a function of suppiy voltage. See Typical Performance Curves. Also, the input protection
diodes do not allow the device to be removed or inserted into the circuit without first removing power.
4. Parameter is guaranteed but not tested.
5. Input Offset Voltage measurements are performed by automated test equipment approximately 0.5 seconds after application of power.

Electrical Characteristics ( $\mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V},-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ unless otherwise noted)

| Parameters | Test Conditions | OP-47A |  |  | OP-47B |  |  | OP-47C |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltage ${ }^{1}$ |  |  | 30 | 60 |  | 50 | 200 |  | 70 | 300 | $\mu \mathrm{V}$ |
| Average Input Offset Voltage Drift ${ }^{2}$ |  |  | 0.2 | 0.6 |  | 0.3 | 1.3 |  | 0.4 | 1.8 | $\mu \mathrm{V} / \mathrm{C}$ |
| Input Offset Current |  |  | 15 | 50 |  | 22 | 85 |  | 30 | 135 | nA |
| Input Bias Current |  |  | $\pm 20$ | $\pm 60$ |  | $\pm 28$ | $\pm 95$ |  | $\pm 35$ | $\pm 150$ | nA |
| Input Voltage Range |  | $\pm 10.3$ | $\pm 11.5$ |  | $\pm 10.3$ | $\pm 11.5$ |  | $\pm 10.2$ | $\pm 11.5$ |  | V |
| Common Mode Rejection Ratio | $V_{C M}= \pm 10 \mathrm{~V}$ | 108 | 122 |  | 100 | 119 |  | 94 | 116 |  | dB |
| Power Supply Rejection Ratio | $\mathrm{V}_{\mathrm{s}} \pm 4.5 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ |  | 116 |  | 94 | 114 |  | 86 | 110 |  | dB |
| Large Signal Voltage Gain | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega, \mathrm{V}_{\mathrm{O}}= \pm 10 \mathrm{~V}$ | 600 | 1200 |  | 500 | 1000 |  | 300 | 800 |  | $\mathrm{V} / \mathrm{mV}$ |
| Output Voltage Swing | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega$ | $\pm 11.5$ | $\pm 13.5$ |  | $\pm 11$ | $\pm 13.2$ |  | $\pm 10.5$ | $\pm 13$ |  | V |

Electrical Characteristics $\left(V_{s}= \pm 15 \mathrm{~V},-25^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}\right.$ for hermetic package types, $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$ for plastic package types unless otherwise noted)

| Parameters | Test Conditions | OP-47E |  | OP-47F |  |  | OP-47G |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min Typ | Max | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltage ${ }^{1}$ |  | 20 | 50 |  | 40 | 140 |  | 55 | 220 | $\mu \mathrm{V}$ |
| Average Input Offset Voltage Drift ${ }^{2}$ |  | 0.2 | 0.6 |  | 0.3 | 1.3 |  | 0.4 | 1.8 | $\mu \mathrm{V} / \mathrm{C}$ |
| Input Offset Current |  | 10 | 50 |  | 14 | 85 |  | 20 | 135 | nA |
| Input Bias Current |  | $\pm 14$ | $\pm 60$ |  | $\pm 18$ | $\pm 95$ |  | $\pm 25$ | $\pm 150$ | nA |
| Input Voltage Range |  | $\pm 10.5 \pm 11.8$ |  | $\pm 10.5$ | $\pm 11.8$ |  | $\pm 10.5$ | $\pm 11.8$ |  | V |
| Common Mode Rejection Ratio | $V_{C M}= \pm 10 \mathrm{~V}$ | 110124 |  | 102 | 121 |  |  | 118 |  | dB |
| Power Supply Rejection Ratio | $\mathrm{V}_{\mathrm{s}}= \pm 4.5 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ | $97 \quad 118$ |  |  | 116 |  |  | 114 |  | dB |
| Large Signal Voltage Gain | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega, \mathrm{V}_{0}= \pm 10 \mathrm{~V}$ | 7501500 |  | 700 | 1300 |  | 450 | 1000 |  | V/mV |
| Output Voltage Swing | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega$ | $\pm 11.7 \pm 13.6$ |  | $\pm 11.4$ | $\pm 13.5$ |  | $\pm 11$ | $\pm 13.3$ |  | V |

## Notes:

1. Input Offset Voltage measurements are performed by automated test equipment approximately 0.5 seconds after application of power.
2. $T_{c} \mathrm{~V}_{\text {os }}$ performance is guaranteed unnulled or when nulled with $\mathrm{R}_{\mathrm{p}}=8.0 \mathrm{k} \Omega$ to $20 \mathrm{k} \Omega$.

## Typical Performance Characteristics




Gain and Phase Shift vs. Frequency



Supply Current vs. Supply Voltage


## Typical Performance Characteristics (Continued)

Maximum Output Swing vs. Resistive Load



Open Loop Voltage Gain vs. Supply Voltage


Common Mode Input Range
vs. Supply Voltage


Short Circuit Current vs. Time


Maximum Undistorted Output vs. Frequency


OP-47 Voltage Noise vs. Frequency


## Typical Performance Characteristics (Continued)



Voltage Noise vs. Supply Voltage


Warm-Up Drift



Voltage Noise vs. Temperature


Input Bias Current vs. Temperature


## Typical Performance Characteristics (Continued)



PSRR vs. Frequency


## OP-47 0.1Hz to 10 Hz Peak-to-Peak Noise

 Vertical Scale 50nV/Division Recorder Speed 8 Divisions/Min

Open Loop Voltage Gain vs. Load Resistance


CMRR vs. Frequency


Supply Voltage vs. Slew Rate


Typical Performance Characteristics (Continued)

Load Resistance vs. Slew Rate


Burn-In Circuit


Total Noise vs. Source Resistance


Offset Nulling Circult


## Typical Applications

## Low Impedance Microphone Preamp (Figure 1)

In this preamp the transformer converts the low microphone impedance up to a value that is close to the optimum source impedance required by the OP-47 for best noise performance. The optimum source impedance can be calculated as the ratio of $e_{n} i_{n}$ which for the OP-47 is approximately $7000 \Omega$. Fortunately the noise performance does not degrade appreciably until the source impedance is four or five times this optimum value.The source impedance at the output of this transformer, of $15 \mathrm{k} \Omega$, still provides near optimum noise performance. (A high quality audio transformer with a step-up ratio of 6.7 to one is not available.). C1 rolls off the high frequency response at 90 kHz giving a noise power bandwidth of 140 kHz .

## Instrumentation

The OP-47 is particularly adaptable to instrumentation applications. When wired into a
single op amp difference amplifier configuration, the OP-47 exhibits outstanding common mode rejection ratio. The spot voltage noise is so low that it is dominated almost entirely by the resistor Johnson noise.

The three op amp instrumentation amplifier of Figure 2. avoids the low input impedance characteristics of difference amplifiers .The noise increases because two amplifiers are contributing to the input voltage spectral noise. The noise contribution, exclusive of resistor Johnson noise, increases by slightly more than the $\sqrt{2}$. The spectral noise voltage increases from approximately $3 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ to approximately $4.9 \mathrm{nV} / \sqrt{\mathrm{Hz}}$, with the third amplifier contributing about $10 \%$ of the noise. The gain of the input amplifier is set at 25 and the second stage at 400 for an overall gain of 1000. R7 is trimmed to optimize the common mode rejection ratio (CMRR) with frequency. With balanced source resistors a CMRR of 100 dB is achieved. With a $1 \mathrm{k} \Omega$ source impedance imbalance CMRR is degraded to 80 dB at 5 kHz due to the finite ( $3 \mathrm{G} \Omega$ ) input impedance.


Figure 1. Low Impedance Microphone Preamplifier


65-1696
FIgure 2. Three Op Amp IC Instrumentation Amplifier


## OP-77 Series Precision Operational Amplifiers

## Features

- Ultra high gain - $5000 \mathrm{~V} / \mathrm{mV}$ min
(1) Outstanding gain linearity
- Ultra low $\mathrm{V}_{\text {os }}$ drift $-0.3 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ max
- Low $V_{\text {os }}-25 \mu \mathrm{~V}$ max
- Low noise $-0.3 \mu \mathrm{~V}_{\text {p-p }}$ ( 0.1 to 10 Hz )
- Low power consumption - 35 mW
- Low input offset current - 1.5 nA max
- High CMRR - 120 dB min
. High PSRR - 110 dB min
目 Replaces OP-07, 108, 725, 741 types
- Wide range of package types


## Description

Designed to upgrade OP-07 and other similar precision op amps, the OP-77 offers ultra high performance in applications requiring high gain, superior gain-linearity, and extremely low TCV ${ }_{\text {os }}$. The OP-77's outstanding gain-linearity, which eliminates incorrectable system nonlinearities common in previous precision op amps, is achieved by an exceptional open-loop gain of more than 10 million maintained over $\pm 10 \mathrm{~V}$ output range. The excellent $\mathrm{TCV}_{\text {os }}$ of $0.3 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ maximum, plus an extremely low power consumption of 35 mW (which reduces warm-up drift ) significantly increases system accuracy over temperature. These characteristics, along with low $\mathrm{V}_{\text {os }}$, low $\mathrm{I}_{\text {os }}$, high CMRR, high PSRR, and low input noise levels, combine to raise the performance level of many high-resolution instrumentation and data conversion systems.

Advanced circuit design and wafer processing are Raytheon's added advantages in quality and reliability. A patented, proprietary $\mathrm{V}_{\text {os }}$ trimming method after packaging significantly enhances yield and availability of top grade (A/E) devices.

## Ordering Information

| Part Number | Package | Operating <br> Temperature <br> Range |
| :--- | :---: | :---: |
| OP-77EN | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| OP-777N | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| OP-77GN | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| OP-77FM | M | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| OP-77GM | M | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| OP-77ET | T | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| OP-77FT | T | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| OP-77ED | D | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| OP-77FD | D | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| OP-77AT | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| OP-77AT/883B* | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| OP-77BT | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| OP-77BT/883B* | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| OP-77AD | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| OP-77AD/883B* | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| OP-77BD | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| OP-77BD/883B* | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| OP-77AL/883B | L | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| OP-77BL/883B | L | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

## Notes:

/883B suffix denotes Mil-Std-883, Level B processing
$N=8$-lead plastic DIP
D = 8 lead ceramic DIP
$\mathrm{T}=8$-lead metal can (TO-99)
$\mathrm{L}=20$-pad leadless chip carrier
M $=8$-lead plastic SOIC
Contact a Raytheon sales office or representative for ordering information on special package/temperature range combinations.

Connection Information

Absolute Maximum Ratings
Supply Voltage ..... $\pm 22 \mathrm{~V}$
Input Voltage* ..... $\pm 22 \mathrm{~V}$
Differential Input Voltage ..... 30 V
Internal Power Dissipation** ..... 500 mW
Output Short Circuit Duration

$\qquad$
Indefinite
Storage TemperatureRange
$\qquad$ $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Operating Temperature Range OP77A,B ..... $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
OP77E,F,G (Hermetic) ..... $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
OP77E,F,G (Plastic)
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Lead Soldering Temperature
TO-99, DIP, LCC (60 sec) ..... $+300^{\circ} \mathrm{C}$
SO-8 (10 sec) ..... $+260^{\circ} \mathrm{C}$ ..... $+260^{\circ} \mathrm{C}$
*For supply voltages less than $\pm 22 \mathrm{~V}$, the absolute maximum input voltage is equal to the supply voltage. **Observe package thermal characteristics.

## Mask Pattern



Die Size: $75 \times 78$ mils

Thermal Characteristics

|  | 20-Pad <br> LCC | 8-Lead <br> Ceramic DIP | $8-$-Lead <br> TO-99 <br> Metal Can | 8-Lead <br> Plastic <br> SO | 8-Lead <br> Plastic DIP |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Max. Junction Temp. | $175^{\circ} \mathrm{C}$ | $175^{\circ} \mathrm{C}$ | $175^{\circ} \mathrm{C}$ | $125^{\circ} \mathrm{C}$ | $125^{\circ} \mathrm{C}$ |
| Max. $\mathrm{P}_{\mathrm{D}} \mathrm{T}_{\mathrm{A}}<50^{\circ} \mathrm{C}$ | 925 mW | 833 mW | 658 mW | 300 mW | 468 mW |
| Therm. Res $\theta_{\mathrm{JC}}$ | $37^{\circ} \mathrm{C} / \mathrm{W}$ | $45^{\circ} \mathrm{C} / \mathrm{W}$ | $50^{\circ} \mathrm{C} / \mathrm{W}$ | - | - |
| Therm. Res. $\theta_{\mathrm{JA}}$ | $105^{\circ} \mathrm{C} / \mathrm{W}$ | $150^{\circ} \mathrm{C} / \mathrm{W}$ | $190^{\circ} \mathrm{C} / \mathrm{W}$ | $240^{\circ} \mathrm{C} / \mathrm{W}$ | $160^{\circ} \mathrm{C} / \mathrm{W}$ |
| For $\mathrm{T}_{\mathrm{A}}>50^{\circ} \mathrm{C}$ Derate at | $7.0 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $8.33 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $5.26 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $4.17 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $6.25 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |

Electrical Characteristics $\left(V_{S}= \pm 15 \mathrm{~V}\right.$ and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise noted)

| Parameters | Test Conditions | OP-77A |  |  | OP-77B |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltages |  |  | $\pm 10$ | $\pm 25$ |  | $\pm 20$ | $\pm 60$ | $\mu \mathrm{V}$ |
| Long Term $\mathrm{V}_{\text {os }}$ Stability ${ }^{\prime}$ |  |  | 0.2 |  |  | 0.2 |  | $\mu \mathrm{V} / \mathrm{Mo}$ |
| Input Offset Current |  |  | $\pm 0.3$ | $\pm 1.5$ |  | $\pm 0.3$ | $\pm 2.8$ | nA |
| Input Bias Current |  |  | $\pm 1.2$ | $\pm 2.0$ |  | $\pm 1.2$ | $\pm 2.8$ | nA |
| Input Noise Voltages | 0.1 Hz to 10 Hz |  | 0.35 | 0.6 |  | 0.35 | 0.65 | $\mu V_{p-p}$ |
| Input Noise Voltage Densitys | $\mathrm{F}_{0}=10 \mathrm{~Hz}$ |  | 10.3 | 18 |  | 10.3 | 18 | $\frac{\mathrm{nV}}{\sqrt{\mathrm{~Hz}}}$ |
|  | $\mathrm{F}_{\mathrm{o}}=100 \mathrm{~Hz}$ |  | 10 | 13 |  | 10 | 13 |  |
|  | $\mathrm{F}_{0}=1000 \mathrm{~Hz}$ |  | 9.6 | 11 |  | 9.6 | 11 |  |
| Input Noise Currents | 0.1 Hz to 10 Hz |  | 14 | 30 |  | 14 | 35 | $p A_{p-p}$ |
| Input Noise Current Density ${ }^{5}$ | $\mathrm{F}_{\mathrm{O}}=10 \mathrm{~Hz}$ |  | 0.32 | 0.8 |  | 0.32 | 0.8 | $\frac{\mathrm{pA}}{\sqrt{\mathrm{~Hz}}}$ |
|  | $\mathrm{F}_{\mathrm{o}}=100 \mathrm{~Hz}$ |  | 0.14 | 0.23 |  | 0.14 | 0.23 |  |
|  | $\mathrm{F}_{\mathrm{o}}=1000 \mathrm{~Hz}$ |  | 0.12 | 0.17 |  | 0.12 | 0.17 |  |
| Input Resistance (Diff. Mode) ${ }^{2}$ |  | 26 | 45 |  | 18.5 | 45 |  | $\mathrm{M} \Omega$ |
| Input Resistance (Com. Mode) |  |  | 200 |  |  | 200 |  | $G \Omega$ |
| Input Voltage Range ${ }^{4}$ |  | $\pm 13$ | $\pm 14$ |  | $\pm 13$ | $\pm 14$ |  | V |
| Common Mode Rejection Ratio | $V_{C M}= \pm 11 \mathrm{~V}$ | 120 | 140 |  | 116 | 140 |  | dB |
| Power Supply Rejection Ratio | $\mathrm{V}_{\mathrm{s}}= \pm 3 \mathrm{~V}$ to $\pm 8 \mathrm{~V}$ | 110 | 120 |  | 110 | 120 |  | dB |
| Large Signal Voltage Gain | $\begin{aligned} & \mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega, \\ & \mathrm{~V}_{\mathrm{O}}= \pm 10 \mathrm{~V} \end{aligned}$ | 5000 | 12000 |  | 2000 | 8000 |  | $\mathrm{V} / \mathrm{mV}$ |
| Output Voltage Swing | $\mathrm{R}_{\mathrm{L}} \geq 10 \mathrm{k} \Omega$, | $\pm 13$ | $\pm 13.5$ |  | $\pm 13$ | $\pm 13.5$ |  | V |
|  | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega$, | $\pm 12.5$ | $\pm 13$ |  | $\pm 12.5$ | $\pm 13$ |  |  |
|  | $\mathrm{R}_{\mathrm{L}} \geq 1 \mathrm{k} \Omega$, | $\pm 12$ | $\pm 12.5$ |  | $\pm 12$ | $\pm 12.5$ |  |  |
| Slew Rate ${ }^{2}$ | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega$, | 0.1 | 0.2 |  | 0.1 | 0.2 |  | $\mathrm{V} / \mu \mathrm{S}$ |
| Closed Loop Bandwidth ${ }^{2}$ | $\mathrm{A}_{\mathrm{VCL}}=+1.0$ | 0.4 | 0.6 |  | 0.4 | 0.6 |  | MHz |
| Open Loop Output Resistance | $\mathrm{V}_{0}=0, \mathrm{I}_{0}=0$ |  | 60 |  |  | 60 |  | $\Omega$ |
| Power Consumption | $\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=\infty$ |  | 35 | 60 |  | 35 | 60 | mW |
|  | $\mathrm{V}_{\mathrm{S}}= \pm 3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=\infty$ |  | 2.0 | 4.5 |  | 2.0 | 4.5 |  |
| Offset Adjustment Range | $\mathrm{R}_{\mathrm{p}}=20 \mathrm{k} \Omega$ |  | $\pm 3.5$ |  |  | $\pm 3.5$ |  | mV |

## Notes:

1. Long Term Input Offset Voltage Stability refers to the averaged trend line of $\mathrm{V}_{\mathrm{os}}$ vs. Time over extended periods after the first 30 days of operation. Excluding the initial hour of operation, changes in $\mathrm{V}_{\mathrm{os}}$ during the first 30 operating days are typically $2.5 \mu \mathrm{~V}$.
2. Guaranteed by design.
3. Input Offset Voltage measurements are performed by automated test equipment approximately 0.5 seconds after application of power. The OP-77A/E grades in T, D, and L packages are tested fully warmed up.
4. The input protection diodes do not allow the device to be removed or inserted into the circuit without first removing power.
5. Sample tested.

Electrical Characteristics $\left(\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}\right.$ and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise noted)

| Parameters | Test Conditions | OP-77E |  |  | OP-77F |  |  | OP-77G |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltages |  |  | $\pm 10$ | $\pm 25$ |  | $\pm 20$ | $\pm 60$ |  | $\pm 50$ | $\pm 100$ | $\mu \mathrm{V}$ |
| Long Term Input Offset Voltage Stability' |  |  | 0.3 |  |  | 0.4 |  |  | 0.4 |  | $\mu \mathrm{V} / \mathrm{Mo}$ |
| Input Offset Current |  |  | $\pm 0.3$ | $\pm 1.5$ |  | $\pm 0.3$ | $\pm 2.8$ |  | $\pm 0.3$ | $\pm 2.8$ | nA |
| Input Bias Current |  |  | $\pm 1.2$ | $\pm 2.0$ |  | $\pm 1.2$ | $\pm 2.8$ |  | $\pm 1.2$ | $\pm 2.8$ | nA |
| Input Noise Voltages | 0.1 Hz to 10 Hz |  | 0.35 | 0.6 |  | 0.38 | 0.65 |  | 0.38 | 0.65 | $\mu \mathrm{V}_{\mathrm{p}-\mathrm{p}}$ |
| Input Noise Voltage <br> Densitys | $\mathrm{F}_{\mathrm{o}}=10 \mathrm{~Hz}$ |  | 10.3 | 18 |  | 10.5 | 20 |  | 10.5 | 20 | $\frac{\mathrm{nV}}{\sqrt{\mathrm{~Hz}}}$ |
|  | $\mathrm{F}_{\mathrm{o}}=100 \mathrm{~Hz}$ |  | 10 | 13 |  | 10.2 | 13.5 |  | 10.2 | 13.5 |  |
|  | $\mathrm{F}_{0}=1000 \mathrm{~Hz}$ |  | 9.6 | 11 |  | 9.8 | 11.5 |  | 9.8 | 11.5 |  |
| Input Noise Current ${ }^{\text {s }}$ | 0.1 Hz to 10 Hz |  | 14 | 30 |  | 15 | 35 |  | 15 | 35 | $\mathrm{pA} \mathrm{p}_{\mathrm{p}-\mathrm{p}}$ |
| Input Noise Current <br> Densitys | $\mathrm{F}_{\mathrm{O}}=10 \mathrm{~Hz}$ |  | 0.32 | 0.8 |  | 0.35 | 0.9 |  | 0.35 | 0.9 | $\frac{\mathrm{PA}}{\sqrt{\mathrm{Hz}}}$ |
|  | $\mathrm{F}_{\mathrm{o}}=100 \mathrm{~Hz}$ |  | 0.14 | 0.23 |  | 0.15 | 0.27 |  | 0.15 | 0.27 |  |
|  | $\mathrm{F}_{0}=1000 \mathrm{~Hz}$ |  | 0.12 | 0.17 |  | 0.13 | 0.18 |  | 0.13 | 0.18 |  |
| Input Resistance (Diff. Mode) ${ }^{2}$ |  |  | 45 |  | 18.5 | 45 |  | 18.5 | 45 |  | M $\Omega$ |
| Input Resistance (Com. Mode) |  |  | 200 |  |  | 200 |  |  | 200 |  | G $\Omega$ |
| Input Voltage Range* |  | $\pm 13$ | $\pm 14$ |  | $\pm 13$ | $\pm 14$ |  | $\pm 13$ | $\pm 14$ |  | V |
| Common Mode Rejection Ratio | $\mathrm{V}_{\mathrm{cm}}= \pm 13 \mathrm{~V}$ |  | 140 |  | 116 | 140 |  | 116 | 140 |  | dB |
| Power Supply Rejection Ratio | $\mathrm{V}_{\mathrm{s}}= \pm 3 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ | 110 | 123 |  | 110 | 123 |  | 110 | 123 |  | dB |
| Large Signal Voltage Gain | $\begin{aligned} & \mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega, \\ & \mathrm{~V}_{\mathrm{O}}= \pm 10 \mathrm{~V} \end{aligned}$ | 5000 | 12000 |  | 2000 | 6000 |  | 2000 | 6000 |  | V/mV |
| Output Voltage Swing | $\mathrm{R}_{\mathrm{L}} \geq 10 \mathrm{k} \Omega$ | $\pm 13$ | $\pm 13.5$ |  | $\pm 13$ | $\pm 13.5$ |  | $\pm 13$ | $\pm 13.5$ |  | V |
|  | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega$ | $\pm 12.5$ | $\pm 13$ |  | $\pm 12.5$ |  |  | $\pm 12.5$ | $\pm 13$ |  |  |
|  | $\mathrm{R}_{\mathrm{L}} \geq 1 \mathrm{k} \Omega$ | $\pm 12$ | $\pm 12.5$ |  | $\pm 12$ | $\pm 12.5$ |  | $\pm 12$ | $\pm 12.5$ |  |  |
| Slew Rate ${ }^{\text {a }}$ | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega$ | 0.1 | 0.2 |  | 0.1 | 0.2 |  | 0.1 | 0.2 |  | $\mathrm{V} / \mathrm{SS}$ |
| Closed-Loop Bandwidth ${ }^{2}$ | $\mathrm{A}_{\text {vcL }}=+1.0$ | 0.4 | 0.6 |  | 0.4 | 0.6 |  | 0.4 | 0.6 |  | MHz |
| Open Loop Output Resistance | $\mathrm{V}_{0}=0, \mathrm{I}_{0}=0$ |  | 60 |  |  | 60 |  |  | 60 |  | $\Omega$ |
| Power Consumption | $\mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=\infty$ |  | 35 | 60 |  | 35 | 60 |  | 35 | 60 | mW |
|  | $\mathrm{V}_{\mathrm{s}}= \pm 3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=\infty$ |  | 2.0 | 4.5 |  | 2.0 | 4.5 |  | 2.0 | 4.5 |  |
| Offset Adjustment Range | $\mathrm{R}_{\mathrm{p}}=20 \mathrm{k} \Omega$ | $\pm 3.5$ |  |  | $\pm 3.5$ |  |  | $\pm 3.5$ |  |  | mV |

## Notes:

1. Long Term Input Offset Voltage Stability refers to the averaged trend line of $\mathrm{V}_{\text {os }}$ vs. Time over extended periods after the first 30 days of operation. Excluding the initial hour of operation, changes in $\mathrm{V}_{\text {os }}^{\text {os }}$ during the first 30 operating days are typically $2.5 \mu \mathrm{~V}$.
2. Guaranteed by design.
3. Input Offset Voltage measurements are performed by automated test equipment approximately 0.5 seconds after application of power. The OP-77AE grades on T, D, and L packages are tested fully warmed up.
4. The input protection diodes do not allow the device to be removed or inserted into the circuit without first removing power.
5. Sample tested.

Electrical Characteristics $\left(\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V},-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}\right.$ unless otherwise noted)

| Parameters | Test Conditions | OP-77A |  |  | OP-77B |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltage |  |  | $\pm 25$ | $\pm 60$ |  | $\pm 45$ | $\pm 120$ | $\mu \mathrm{V}$ |
| Average Input Offset Voltage Drift ${ }^{1}$ |  |  | 0.1 | 0.3 |  | 0.2 | 0.6 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Input Offset Current |  |  | $\pm 0.8$ | $\pm 2.2$ |  | $\pm 1.0$ | $\pm 4.5$ | nA |
| Average Input Offset Current Drift ${ }^{2}$ |  |  | $\pm 5.0$ | $\pm 25$ |  | $\pm 5.0$ | $\pm 50$ | $\mathrm{pA} \mathrm{C}^{\circ}$ |
| Input Bias Current |  |  | $\pm 2.4$ | $\pm 4.0$ |  | $\pm 2.4$ | $\pm 6.0$ | nA |
| Average Input Bias Current Drift ${ }^{2}$ |  |  | $\pm 8.0$ | $\pm 25$ |  | $\pm 15$ | $\pm 35$ | $\mathrm{pA} \cdot{ }^{\circ} \mathrm{C}$ |
| Input Voltage Range |  | $\pm 13$ | $\pm 13.5$ |  | $\pm 13$ | $\pm 13.5$ |  | V |
| Common Mode Rejection Ratio | $\mathrm{V}_{\mathrm{CM}}= \pm 10 \mathrm{~V}$ | 120 | 140 |  | 110 | 140 |  | dB |
| Power Supply Rejection Ratio | $\mathrm{V}_{\mathrm{s}}= \pm 3 \mathrm{~V}$ to $\pm 8 \mathrm{~V}$ | 110 | 120 |  | 106 | 120 |  | dB |
| Large Signal Voltage Gain | $\begin{aligned} & \mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega \\ & \mathrm{~V}_{\mathrm{O}}= \pm 10 \mathrm{~V} \end{aligned}$ | 2000 | 6000 |  | 1000 | 4000 |  | $\mathrm{V} / \mathrm{mV}$ |
| Maximum Output Voltage Swing | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega$, | $\pm 12$ | $\pm 13$ |  | $\pm 12$ | $\pm 13$ |  | V |
| Power Consumption | $\mathrm{R}_{\mathrm{L}}=\infty$ |  | 40 | 75 |  | 40 | 75 | mW |

## Electrical Characteristics

$\left(V_{s}= \pm 15 \mathrm{~V} ;-25^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}\right.$ for $\mathrm{T}, \mathrm{D}$, and L packages; $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$ for N and M packages unless otherwise noted)

| Parameters | Test Conditions | OP-77E |  |  | OP-77F |  |  | OP-77G |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltage |  |  | $\pm 10$ | $\pm 45$ |  | $\pm 20$ | $\pm 100$ |  | $\pm 80$ | $\pm 100$ | $\mu \mathrm{V}$ |
| Average Input Offset Voltage Drift |  |  | 0.1 | 0.3 |  | 0.2 | 0.6 |  | 0.3 | 1.2 | $\mu \mathrm{V} / \mathrm{C}$ |
| Input Offset Current |  |  | $\pm 0.5$ | $\pm 2.2$ |  | $\pm 0.5$ | $\pm 4.5$ |  | $\pm 0.5$ | $\pm 4.5$ | nA |
| Average Input Offset Current Drift ${ }^{2}$ |  |  | $\pm 1.5$ | $\pm 40$ |  | $\pm 1.5$ | $\pm 85$ |  | $\pm 1.5$ | $\pm 85$ | $\mathrm{pA} \cdot \mathrm{C}$ |
| Input Bias Current |  |  | $\pm 2.4$ | $\pm 4.0$ |  | $\pm 2.4$ | $\pm 6.0$ |  | $\pm 2.4$ | $\pm 6.0$ | nA |
| Average Input Bias Current Drift ${ }^{2}$ |  |  | $\pm 8$ | $\pm 40$ |  | $\pm 15$ | $\pm 60$ |  | $\pm 15$ | $\pm 60$ | $\mathrm{pA}{ }^{\circ} \mathrm{C}$ |
| Input Voltage Range |  | $\pm 13$ | $\pm 13.5$ |  | $\pm 13$ | $\pm 13.5$ |  | $\pm 13$ | $\pm 13.5$ |  | V |
| Common Mode Rejection Ratio | $V_{C M}= \pm 13 \mathrm{~V}$ | 120 | 140 |  | 110 | 140 |  | 110 | 140 |  | dB |
| Power Supply Rejection Ratio | $V_{s}= \pm 3 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ | 110 | 120 |  | 106 | 120 |  | 106 | 120 |  | dB |
| Large Signal Voitage Gain | $\begin{aligned} & \mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega \\ & \mathrm{~V}_{0}= \pm 10 \mathrm{~V} \end{aligned}$ | 2000 | 6000 |  | 1000 | 4000 |  | 1000 | 4000 |  | $\mathrm{V} / \mathrm{mV}$ |
| Output Voltage Swing | $R_{L} \geq 2 \mathrm{k} \Omega$ | $\pm 12$ | $\pm 13$ |  | $\pm 12$ | $\pm 13$ |  | $\pm 12$ | $\pm 13$ |  | V |
| Power Consumption | $\mathrm{R}_{\mathrm{L}}=\infty$ |  | 40 | 75 |  | 40 | 75 |  | 40 | 75 | mW |

## Notes:

1. $100 \%$ tested for Grade A on T, and L packages.
2. Sample tested.


OP-77 Improved Open-Loop Gain Linearity


Test Circuit for Offset Voltage and Its Drift With Temperature


Typical Precision Op Amp Gain Linearity


Improved Sensitivity $\mathbf{V}_{\text {os }}$ Adjustment

0.1 Hz to 10 Hz Nolse Test Circuit (peak to peak noise measured in $\mathbf{1 0 ~ s e c}$ interval)

## Typical Applications



The high gain and low $\operatorname{TCV}_{\text {os }}$ assure accurate operation with inputs from microvolts to volts. In this circuit, the signal always appears as a common-mode signal to the op amps. The OP-77E CMRR of $1 \mu \mathrm{VN}$ assures errors of less than 2 ppm .

Precision Absolute Value Amplifier


This simple bootstrapped voltage reference provides a precise 10 V virtually independent of changes in power supply voltage, ambient temperature and output loading. Correct zener operating current of exactly 2 mA is maintained by R1, a selected $5 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ resistor, connected to the regulated output. Accuracy is primarily determined by three factors: the $5 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ temperature coefficient of $\mathrm{D} 1,1 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ ratio tracking of R2 and R3, and operational amplifier $\mathrm{V}_{\text {os }}$ errors.
$\mathrm{V}_{\text {os }}$ errors, amplified by $1.6\left(\mathrm{~A}_{\mathrm{vcL}}\right)$, appear at the output and can be significant with most monolithic amplifiers. For example: an ordinary amplifier with TCV $_{\text {os }}$ of $5 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ contributes $0.8 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ of output error while the OP-77, with $\mathrm{TCV}_{\text {os }}$ of $0.3 \mu \mathrm{~V} / \mathrm{C}$, contributes but $0.05 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ of output error, thus effectively eliminating TCV ${ }_{\text {os }}$ as an error consideration.


High Stability Voltage Reference
Precision Current Sinks
4-118


## RC4097 Series Low-Power, High Precision Operational Amplifiers

Features<br>Low input offset voltage - $15 \mu \mathrm{~V}$ max<br>Low $\mathrm{V}_{\text {OS }}$ drift - $0.3 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ max<br>- Low input bias current $+25^{\circ} \mathrm{C}, 100$ pA max $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}, 600 \mathrm{pA}$ max<br>High gain - $1000 \mathrm{~V} / \mathrm{mV}$ min<br>High CMRR - 120 dB min<br>High PSRR 114 dB min<br>- Low supply current - $600 \mu \mathrm{~A}$ max<br>- Low noise - $0.5 \mu \mathrm{~V}_{\mathrm{p}-\mathrm{p}}$ ( 0.1 to 10 Hz )<br>- Replaces OP-97, LT1012

## Description

The RC4097 is a micropower device that can be used to improve the performance of a wide range of precision operational amplifier applications. Essentially, a low-power idling current, low $I_{B}$ version of the popular OP-07 industry type, the RC4097 can replace FET-input op amps in circuits requiring low input bias currents while realizing significant improvements in voltage noise, $\mathrm{V}_{\mathrm{Os}}$, and $\mathrm{V}_{\mathrm{OS}}$ drift. The other input specifications, such as CMRR and PSRR, support the high level of precision performance, allowing upgrading of many instrumentation, low-level signal conditioning, sample-and-hold, and data conversion applications.

The superb performance of the RC4097 is a result of advanced design and processing techniques, including post-package trimming of the input offset voltage, and superbeta processing of the input transistors. Picoampere input bias currents are maintained over the full military temperature range through the use of bias cancellation techniques in the design of the input stage. The RC4097 offers lower $\mathrm{V}_{\text {os }}$ drift, lower $\mathrm{V}_{\mathrm{OS}}$, higher open-loop gain, and better CMRR than industry-standard OP-97 or LT1012 types.

The RC4097 is available in 8-lead plastic or ceramic DIPs, TO-99 metal cans, and plastic small outline packages. Military, industrial, and commercial temperature ranges can be selected, and Mil-Std-883B processing is available.

## Connection Information



## Ordering Information

| Part Number | Package | Operating <br> Temperature <br> Range |
| :--- | :---: | :---: |
| RC4097AN | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RC4097EN | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RC4097FN | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RC4097EM | M | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RC4097FM | M | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RV4097ET | T | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| RV4097FT | T | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| RV4097ED | D | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| RV4097FD | D | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| RM4097AT | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM4097AT/883B | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM4097AD | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM4097AD/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

Notes:
/883B suffix denotes Mil-Std-883, Level B processing $\mathrm{N}=8$-lead plastic DIP
D $=8$-lead ceramic DIP
$\mathrm{T}=8$-lead metal can (TO-99)
M $=8$-lead plastic SOIC
Contact a Raytheon sales office or representative for ordering information on special package/temperature range combinations.

## Absolute Maximum Ratings

Supply Voltage ........................................... $\pm 22 \mathrm{~V}$
Input Voltage* ............................................ 22 V
Differential Input Voltage .............................30V
Internal Power Dissipation** ................. 500 mW
Output Short Circuit Duration ..............Indefinite
Storage Temperature
Range $\qquad$ $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Operating Temperature Range
RM4097A.............................. $55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
RV4097E, F (Hermetic) ......... $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
RC4097A,E,F (Plastic) .......... $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Lead Soldering Temperature
(SO-8, 10 sec ).................................... $+260^{\circ} \mathrm{C}$
(DIP, TO-99; 60 sec ) ...................... $300^{\circ} \mathrm{C}$
*For supply voltages less than $\pm 22 \mathrm{~V}$, the absolute maximum input voltage is equal to the supply voltage.
**Observe package thermal characteristics.

## Mask Pattern



65-4238
Die Size: $75 \times 78$ mils Min Pad Dimensions: $4 \times 4$ mils

## Thermal Characteristics

|  | 8-Lead <br> Ceramic <br> DIP | 8-Lead <br> TO-99 <br> Metal Can | 8-Lead <br> Small <br> Outline | 8-Lead <br> Plastic <br> DIP |
| :--- | :---: | :---: | :---: | :---: |
| Max. Junction Temp. | $175^{\circ} \mathrm{C}$ | $175^{\circ} \mathrm{C}$ | $125^{\circ} \mathrm{C}$ | $125^{\circ} \mathrm{C}$ |
| Max. $\mathrm{P}_{\mathrm{D}} \mathrm{T}_{\mathrm{A}}<50^{\circ} \mathrm{C}$ | 833 mW | 658 mW | 300 mW | 468 mW |
| Therm. Res $\theta_{\mathrm{JC}}$ | $45^{\circ} \mathrm{C} / \mathrm{W}$ | $50^{\circ} \mathrm{C} / \mathrm{W}$ | - | - |
| Therm. Res. $\theta_{\mathrm{JA}}$ | $150^{\circ} \mathrm{C} / \mathrm{W}$ | $190^{\circ} \mathrm{C} / \mathrm{W}$ | $240^{\circ} \mathrm{C} / \mathrm{W}$ | $160^{\circ} \mathrm{C} / \mathrm{W}$ |
| For $\mathrm{T}_{\mathrm{A}}>50^{\circ} \mathrm{C}$ Derate at | $8.33 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $5.26 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $4.17 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $6.25 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |

Electrical Characteristics $\left(V_{S}= \pm 15 \mathrm{~V}\right.$ and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise noted)

| Parameters | Test Conditions | 4097A/E |  |  | 4097F |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Input Offiset Voltage ${ }^{3}$ | RC/RM4097A <br> RC4097E |  | $\begin{aligned} & \pm 7.0 \\ & \pm 15 \end{aligned}$ | $\begin{aligned} & \pm 15 \\ & \pm 25 \end{aligned}$ |  | $\pm 20$ | $\pm 60$ | $\mu \mathrm{V}$ |
| Long Term $\mathrm{V}_{\text {os }}$ Stability ${ }^{1}$ |  |  | 0.2 |  |  | 0.4 |  | $\mu \mathrm{V}$ Mo |
| Input Offset Current |  |  | 30 | 100 |  | 30 | 150 | PA |
| Input Bias Current |  |  | $\pm 30$ | $\pm 100$ |  | $\pm 30$ | $\pm 150$ | PA |
| Input Noise Voltage ${ }^{5}$ | 0.1 Hz to 10 Hz |  | 0.5 |  |  | 0.5 |  | $\mu V_{p-p}$ |
| Input Noise Voltage Density ${ }^{5}$ | $\mathrm{F}_{0}=10 \mathrm{~Hz}$ |  | 17 | 30 |  | 17 | 30 |  |
|  | $\mathrm{F}_{0}=1000 \mathrm{~Hz}$ |  | 14 | 22 |  | 14 | 22 | $\sqrt{\mathrm{Hz}}$ |
| Input Noise Current Density ${ }^{5}$ | $\mathrm{F}_{0}=10 \mathrm{~Hz}$ |  | 20 |  |  | 20 |  | $\mathrm{fA} \sqrt{\mathrm{Hz}}$ |
| Input Resistance (Diff Mode) ${ }^{2}$ |  | 30 |  |  | 30 |  |  | M $\Omega$ |
| Input Voltage Range ${ }^{4}$ |  | $\pm 13$ | $\pm 14$ |  | $\pm 13$ | $\pm 14$ |  | V |
| Common Mode Rejection Ratio | $\mathrm{V}_{\mathrm{CM}}= \pm 13 \mathrm{~V}$ | 120 | 140 |  | 110 | 130 |  | dB |
| Power Supply Rejection Ratio | $\mathrm{V}_{\mathrm{s}}= \pm 2.5 \mathrm{~V}$ to $\pm 20 \mathrm{~V}$ | 114 | 128 |  | 110 | 128 |  | dB |
| Large Signal Voltage Gain | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega, \mathrm{V}_{\mathrm{O}}= \pm 10 \mathrm{~V}$ | 1000 | 2500 |  | 600 | 2500 |  | V/mV |
| Output Voltage Swing | $\mathrm{R}_{\mathrm{L}} \geq 10 \mathrm{k} \Omega$ | $\pm 13$ | $\pm 13.5$ |  | $\pm 13$ | $\pm 13.5$ |  | V |
| Slew Rate |  | 0.1 | 0.3 |  | 0.1 | 0.3 |  | V/4S |
| Closed Loop Bandwidth ${ }^{2}$ | $\mathrm{A}_{\mathrm{VCL}}=+1.0$ | 0.4 | 0.8 |  | 0.4 | 0.8 |  | MHz |
| Power Consumption | $\mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=\infty$ |  | 12 | 18 |  | 12 | 18 | mW |
| Supply Voltage Range | Operating | $\pm 2.5$ |  | $\pm 20$ | $\pm 2.5$ |  | $\pm 20$ | V |

Notes:

1. Long Term Input Offset Voitage Stability refers to the averaged trend line of $\mathrm{V}_{\mathrm{os}}$ vs. Time over extended periods after the first 30 days of operation. Excluding the initial hour of operation, changes in $\mathrm{V}_{\mathrm{os}}$ during the first 30 operating days are typically $2.5 \mu \mathrm{~V}$.
2. Guaranteed by design.
3. Input Offset Voltage measurements are performed by automated test equipment approximately 0.5 seconds after application of power. The RC/RM4097A grades are tested fully warmed up.
4. The input protection diodes do not allow the device to be removed or inserted into the circuit without first removing power.
5. Sample tested.

Electrical Characteristics $\left(\mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V}, 0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right.$ unless otherwise noted)

| Parameters | Test Conditions | 4097A/E |  |  | 4097F |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltage | $\begin{aligned} & \text { RC4097A } \\ & \text { RC4097E/F } \end{aligned}$ |  | $\begin{aligned} & 10 \\ & 20 \end{aligned}$ | $\begin{aligned} & 30 \\ & 55 \end{aligned}$ |  | 35 | 115 | $\mu \mathrm{V}$ |
| Average Input Offset Voltage Drift' | $\begin{aligned} & \text { RC4097A } \\ & \text { RC4097E/F } \end{aligned}$ |  | $\begin{aligned} & 0.1 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.6 \end{aligned}$ |  | $\begin{aligned} & \hline 04 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & 1.2 \\ & 1.2 \end{aligned}$ | $\mu \mathrm{V} / \mathrm{C}$ |
| Input Offset Current |  |  | 60 | 250 |  | 80 | 500 | pA |
| Average Input Offset Current Drift ${ }^{2}$ |  |  | 0.6 | 7.8 |  | 1.1 | 15 | $\mathrm{pA} C$ |
| Input Bias Current |  |  | $\pm 60$ | $\pm 250$ |  | $\pm 80$ | $\pm 500$ | pA |
| Average Input Bias Current Dritt ${ }^{2}$ |  |  | 0.6 | 7.8 |  | 2.8 | 15 | $\mathrm{pA} / \mathrm{C}$ |
| Input Voltage Range |  | $\pm 13$ | $\pm 13.5$ |  | $\pm 13$ | $\pm 13.5$ |  | V |
| Common Mode Rejection Ratio | $\mathrm{V}_{\mathrm{CM}}= \pm 10 \mathrm{~V}$ | 114 | 128 |  | 108 | 126 |  | dB |
| Power Supply Rejection Ratio | $\mathrm{V}_{\mathrm{s}}= \pm 3.0 \mathrm{~V}$ to $\pm 20 \mathrm{~V}$ | 108 | 126 |  | 108 | 126 |  | dB |
| Large Signal Voltage Gain | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega, \mathrm{V}_{\mathrm{o}}= \pm 10 \mathrm{~V}$ | 600 | 1500 |  | 400 | 1200 |  | $\mathrm{V} / \mathrm{mV}$ |
| Maximum Output Voltage Swing | $\mathrm{R}_{\mathrm{L}} \geq 10 \mathrm{k} \Omega$ | $\pm 12$ | $\pm 13$ |  | $\pm 12$ | $\pm 13$ |  | V |
| Power Consumption | $\mathrm{R}_{\mathrm{L}}=\infty$ |  | 14 | 24 |  | 14 | 24 | mW |
| Supply Voltage Range | Operating | $\pm 3$ |  | $\pm 20$ | $\pm 3$ |  | $\pm 20$ | V |

Notes:

1. $100 \%$ tested for A Grade .
2. Sample tested.

4-123

Electrical Characteristics $\left(V_{s}= \pm 15 \mathrm{~V},-25^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}\right.$ unless otherwise noted)

| Parameters | Test Conditions | 4097E |  |  | 4097F |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltage |  |  | 25 | 60 |  | 40 | 130 | $\mu \mathrm{V}$ |
| Average Input Offset Voltage Drift ${ }^{1}$ |  |  | 0.2 | 0.6 |  | 0.4 | 1.2 | $\mu \mathrm{V} / \mathrm{C}$ |
| Input Offset Current |  |  | 100 | 600 |  | 200 | 750 | pA |
| Average Input Offset Current Drift ${ }^{2}$ |  |  | 1.1 | 11.7 |  | 2.8 | 15 | $p A \cdot C$ |
| Input Bias Current |  |  | $\pm 100$ | $\pm 600$ |  | $\pm 200$ | $\pm 750$ | pA |
| Average Input Bias Current Drift ${ }^{2}$ |  |  | 1.1 | 11.7 |  | 2.8 | 15 | pArc |
| Input Voltage Range |  | $\pm 13$ | $\pm 13.5$ |  | $\pm 13$ | $\pm 13.5$ |  | V |
| Common Mode Rejection Ratio | $\mathrm{V}_{\mathrm{CM}}= \pm 10 \mathrm{~V}$ | 114 | 128 |  | 108 | 126 |  | dB |
| Power Supply Rejection Ratio | $\mathrm{V}_{\mathrm{s}}= \pm 3.0 \mathrm{~V}$ to $\pm 20 \mathrm{~V}$ | 108 | 126 |  | 108 | 126 |  | dB |
| Large Signal Voltage Gain | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega, \mathrm{V}_{0}= \pm 10 \mathrm{~V}$ | 600 | 1500 |  | 400 | 1200 |  | $\mathrm{V} / \mathrm{mV}$ |
| Maximum Output Voltage Swing | $R_{L} \geq 10 \mathrm{k} \Omega$ | $\pm 12$ | $\pm 13$ |  | $\pm 12$ | $\pm 13$ |  | V |
| Power Consumption | $\mathrm{R}_{\mathrm{L}}=\infty$ |  | 14 | 24 |  | 14 | 24 | mW |
| Supply Voltage Range | Operating | $\pm 3$ |  | $\pm 20$ | $\pm 3$ |  | $\pm 20$ | V |

Notes:

1. $100 \%$ tested for A Grade.
2. Sample tested.

Electrical Characteristics $\left(V_{S}= \pm 15 \mathrm{~V},-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}\right.$ unless otherwise noted)

| Parameters | Test Conditions | RM4097A |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |
| Input Offset Voltage |  |  | 20 | 45 | $\mu \mathrm{V}$ |
| Average Input Offset Voltage Drift ${ }^{1}$ |  |  | 0.1 | 0.3 | $\mu \mathrm{V} / \mathrm{C}$ |
| Input Offset Current |  |  | 100 | 600 | pA |
| Average Input Offset Current Drift ${ }^{2}$ |  |  | 0.7 | 7.0 | pArc |
| Input Bias Current |  |  | $\pm 100$ | $\pm 600$ | pA |
| Average Input Bias Current Drift ${ }^{2}$ |  |  | 0.7 | 7.0 | pArc |
| Input Voltage Range |  | $\pm 13$ | $\pm 13.5$ |  | V |
| Common Mode Rejection Ratio | $\mathrm{V}_{\mathrm{CM}}= \pm 10 \mathrm{~V}$ | 114 | 130 |  | dB |
| Power Supply Rejection Ratio | $\mathrm{V}_{\mathrm{s}}= \pm 4.0 \mathrm{~V}$ to $\pm 20 \mathrm{~V}$ | 108 | 126 |  | dB |
| Large Signal Voltage Gain | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega, \mathrm{V}_{\mathrm{O}}= \pm 10 \mathrm{~V}$ | 600 | 1200 |  | $\mathrm{V} / \mathrm{mV}$ |
| Maximum Output Voltage Swing | $R_{L} \geq 10 \mathrm{k} \Omega$ | $\pm 13$ | $\pm 13.5$ |  | V |
| Power Consumption | $\mathrm{R}_{\mathrm{L}}=\infty$ |  | 15 | 24 | mW |
| Supply Voltage Range |  | $\pm 3.0$ |  | $\pm 20$ | V |

Notes:

1. $100 \%$ tested for A Grade.
2. Sample tested.

## Offset Voltage Adjustment

The input offset voltage of the RC4097, and its drift with temperature, are permanently trimmed at wafer test to a low level. However, if further adjustment of $\mathrm{V}_{\text {os }}$ is necessary, nulling with a 10 K or 20 K potentiometer will not degrade drift with temperature. Trimming to a value other than zero creates a drift of $\left(\mathrm{V}_{\mathrm{os}} / 300\right) \mu \mathrm{V} /{ }^{\circ} \mathrm{C}$, e.g., if $\mathrm{V}_{\text {os }}$ is adjusted to $300 \mu \mathrm{~V}$, the change in drift will be $1 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$. The adjustment range with a 10 K or 20 K potentiometer is approximately 4.0 mV . If less adjustment range is needed, the sensitivity and resolution of the nulling can be improved by using a smaller pot in conjunction with fixed resistors. The example on page 9 has an approximate null range of $\pm 100 \mu \mathrm{~V}$.

Unless proper care is exercised, thermocouple effects caused by temperature gradients across dissimilar metals at the contacts to the input terminals, can exceed the inherent drift of the amplifier. Air currents over device leads should be minimized, package leads should be short, and the two input leads should be as close together as possible and maintained at the same temperature.

RC4097 series units may be inserted directly into OP-07, OP-05, 725, 108A or 101A sockets with or without removal of external frequency compensation or nulling components. The RC4097 can also be used in 741 applications provided that the nulling circuitry is removed.

The voltage follower is an ideal example illustrating the overall excellence of the RC4097. The contributing error terms are due to offset voltage, input bias current, voltage gain, com-mon-mode and power-supply rejections. Worstcase summation of guaranteed specifications is tabulated below.


65-03820
Large Signal Voltage Follower With 0.00065\% Worst-Case Accuracy Error

## Output Accuracy

| Error | RM4097A <br> $\mathbf{2 5}{ }^{\circ} \mathrm{C}$ Max <br> $(\mu \mathrm{V})$ | RM4097A <br> -55 to $+125^{\circ} \mathrm{C}$ Max <br> $(\mu \mathrm{V})$ | RC4097A <br> $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ Max <br> $(\mu \mathrm{V})$ |
| :--- | :---: | :---: | :---: |
| Offset Voltage | 15 | 45 | 30 |
| Bias Current | 1.0 | 6 | 2.5 |
| CMRR | 20 | 40 | 40 |
| PSRR | 12 | 24 | 24 |
| Voltage Gain | 20 | 33 | 33 |
| Worst Case Sum | 68 | 148 | 129.5 |
| Percent of Full Scale | $.00034 \%$ | $.00074 \%$ | $.00065 \%$ |
| $\quad(=20 \mathrm{~V})$ |  |  |  |



* Resistors must have low thermoelectric potential

Test Circuit for Offset Voltage and Its Drift With Temperature


Improved Sensitivity $V_{o s}$ Adjustment

0.1 Hz to 10 Hz Noise Test Circuit (peak-to-peak noise measured in 10-sec intervals)

## Typical Applications

$$
\text { Unity-Gain Follower } \quad \text { Non-Inverting Amplifier }
$$



TO-99
Bottom View


Guard Ring Layout and Connections


Wide Dynamic Range Multiplying DAC

Typical Applications (Continued)


Resistor Multiplier


Long-Life Standard Cell Amplifier


Composite High-Speed, Precision Amplifier

## Typical Applications (Continued)



Input Amplifier for 4-1/2 Digit Voltmeter


Precision Current Monitor

## RC741 General <br> Purpose <br> Operational Amplifier

## Features

- Supply voltages

RC/RV741- 18 V
RM741 - $\pm 22 \mathrm{~V}$

- Offset voltage null capability
- Short-circuit protection
- No frequency compensation required
- No latch-up
- Large common-mode and differential voltage ranges
- Low power consumption


## Description

The RC741 integrated circuit is a high-performance, high-gain, internally compensated monolithic operational amplifier fabricated on a single silicon chip using an advanced epitaxial process.
High common-mode voltage range and absence of latch-up tendencies make the RC741 ideal for use as a voltage follower. High gain and wide ranges of operating voltages provide superior performance in integrator, summing amplifier and general feedback applications.

The RC741 is pin compatible with the RM709, LM101A and the LM107. The military version, RM741 operates over a temperature range from $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. The commercial version, RC741, operates from $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$. The industrial version, RV741, operates from $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.

Connection Information


## Ordering Information

| Part Number | Package | Operating <br> Temperature <br> Range |
| :--- | :---: | :---: |
| RC741N | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RV741D | D | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| RV741T | T | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| RV741N | N | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| RM741D | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM741D/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM741T | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM741T/883B | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

Notes:
/883B suffix denotes Mil-Std-883, Level B processing $\mathrm{N}=8$-lead plastic DIP
D = 8 lead ceramic DIP
T $=8$-lead metal can TO-99
Contact a Raytheon sales office or representative for ordering information on special package/temperature range combinations.
Absolute Maximum Ratings
Supply Voltage
RC/RV741 ..... $\pm 18 \mathrm{~V}$
RM741 ..... $\pm 22 \mathrm{~V}$
Differential Input Voltage ..... 30 V
Input Voltage* ..... $\pm 15 \mathrm{~V}$
Output Short Circuit Duration** Indefinite
Storage Temperature Range

$\qquad$
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Operating Temperature RangeRM741$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
RV741 $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
RC741 $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Lead Soldering Temperature( 60 sec )
$\qquad$ $+300^{\circ} \mathrm{C}$
*For supply voltages less than $\pm 15 \mathrm{~V}$, the absolute maximum input voltage is equal to the supply voltage.
** Short circuit may be to ground or either supply. Rating applies to $+125^{\circ} \mathrm{C}$ case temperature or $+75^{\circ} \mathrm{C}$ ambient temperature for RM741.

## Mask Pattern



Die Size: $55 \times 55$ mils
Min. Pad Dimensions: $4 \times 4$ mils

## Thermal Characteristics

|  | 8-Lead <br> Plastic <br> DIP | 8-Lead <br> Ceramic <br> DIP | 8-Lead <br> TO-99 <br> Metal Can |
| :--- | :---: | :---: | :---: |
| Max. Junction Temp. | $125^{\circ} \mathrm{C}$ | $175^{\circ} \mathrm{C}$ | $175^{\circ} \mathrm{C}$ |
| Max. $\mathrm{P}_{\mathrm{D}} \mathrm{T}_{\mathrm{A}}<50^{\circ} \mathrm{C}$ | 468 mW | 833 mW | 658 mW |
| Therm. Res $\theta_{\mathrm{JC}}$ | - | $45^{\circ} \mathrm{C} / \mathrm{W}$ | $50^{\circ} \mathrm{C} / \mathrm{W}$ |
| Therm. Res. $\theta_{\mathrm{JA}}$ | $\cdot$ | $160^{\circ} \mathrm{C} / \mathrm{W}$ | $150^{\circ} \mathrm{C} / \mathrm{W}$ |
| For $\mathrm{T}_{\mathrm{A}}>50^{\circ} \mathrm{C}$ Derate at | $6.25 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $8.33 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $5.26 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |

Electrical Characteristics $\left(V_{S}= \pm 15 \mathrm{~V}\right.$ and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise noted)

| Parameters | Test Conditions | RM741 |  |  | RC/RV741 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltage ${ }^{1}$ | $\mathrm{R}_{\mathrm{S}} \leq 10 \mathrm{k} \Omega$ |  | 1.0 | 5.0 |  | 2.0 | 6.0 | mV |
| Input Offset Current |  |  | 20 | 200 |  | 20 | 200 | nA |
| Input Bias Current |  |  | 80 | 500 |  | 80 | 500 | nA |
| Input Resistance (Differential Mode) |  | 0.3 | 2.0 |  | 0.3 | 2.0 |  | $\mathrm{M} \Omega$ |
| Large Signal Voltage Gain | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega, \mathrm{V}_{\text {OUT }}= \pm 10 \mathrm{~V}$ | 50 | 200 |  | 20 | 200 |  | $\mathrm{V} / \mathrm{mV}$ |
| Output Voltage Swing | $\mathrm{R}_{\mathrm{L}} \geq 10 \mathrm{k} \Omega$ | $\pm 12$ | $\pm 14$ |  | $\pm 12$ | $\pm 14$ |  | V |
|  | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega$ | $\pm 10$ | $\pm 13$ |  | $\pm 10$ | $\pm 13$ |  | V |
| Input Voltage Range |  | $\pm 12$ | $\pm 13$ |  | $\pm 12$ | $\pm 13$ |  | V |
| Common Mode Rejection Ratio | $\mathrm{R}_{\mathrm{S}} \leq 10 \mathrm{k} \Omega$ | 70 | 90 |  | 70 | 90 |  | dB |
| Power Supply Rejection Ratio | $\mathrm{R}_{\mathrm{S}} \leq 10 \mathrm{k} \Omega$ | 76 | 90 |  | 76 | 30 |  | dB |
| Power Consumption |  |  | 50 | 85 |  | 50 | 85 | mW |
| Transient Response Rise Time | $\mathrm{V}_{\mathrm{IN}}=20 \mathrm{mV}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ |  | 0.3 |  |  | 0.3 |  | $\mu \mathrm{S}$ |
| Overshoot | $\mathrm{C}_{\mathrm{L}} \leq 100 \mathrm{pF}$ |  | 5.0 |  |  | 5.0 |  | \% |
| Slew Rate | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega$ |  | 0.5 |  |  | 0.5 |  | $\mathrm{V} / \mu \mathrm{S}$ |

Note: 1. Offset voltage is nulled by connecting a $10 \mathrm{k} \Omega$ potentiometer across the balance pins and connecting the wiper pin to $-\mathrm{V}_{\mathrm{S}}$.

## Electrical Characteristics

$\left(-55^{\circ} \mathrm{C} \leq T_{A} \leq+125^{\circ} \mathrm{C}\right.$ for RM741; $0^{\circ} \mathrm{C} \leq T_{A} \leq+70^{\circ} \mathrm{C}$ for RC741; $-25^{\circ} \mathrm{C} \leq T_{A} \leq+85^{\circ} \mathrm{C}$ for RV741)

| Parameters | Test Conditions | RM741 |  |  | RC/RV741 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltage | $\mathrm{R}_{\mathrm{L}} \geq 10 \mathrm{k} \Omega$ |  |  | 6.0 |  |  | 7.5 | mV |
| Input Offset Current |  |  |  | 200 |  |  | 300 | nA |
| Input Bias Current |  |  |  | 1500 |  |  | 800 | nA |
| Large Signal Voltage Gain | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega, \mathrm{V}_{\text {OUT }}= \pm 10 \mathrm{~V}$ | 25 |  |  | 15 |  |  | V/mV |
| Output Voltage Swing | $\mathrm{R}_{\mathrm{L}} \geq 10 \mathrm{k} \Omega$ | $\pm 12$ |  |  | $\pm 12$ |  |  | V |
|  | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega$ | $\pm 10$ |  |  | $\pm 10$ |  |  | V |
| Common Mode Rejection Ratio | $\mathrm{R}_{\mathrm{S}} \leq 10 \mathrm{k} \Omega$ | 70 |  |  | 70 |  |  | dB |
| Supply Voltage Rejection Ratio | $\mathrm{R}_{\mathrm{S}} \leq 10 \mathrm{k} \Omega$ | 76 |  |  |  | 94 |  | dB |
| Supply Current | $+125^{\circ} \mathrm{C}$ |  |  | 2.5 |  |  |  | mA |
|  | $-55^{\circ} \mathrm{C}$ |  |  | 3.3 |  |  |  |  |
| Power Consumption | $+125^{\circ} \mathrm{C}$ |  |  | 75 |  |  |  | mW |
|  | $-55^{\circ} \mathrm{C}$ |  |  | 100 |  |  |  |  |

## Typical Performance Characteristics

## Voltage Offset Null Circuit



Transient Response Test Circuit


## Power Consumption as a Function of Supply Voltage



Open Loop Phase Response as a Function of Frequency


## Open Loop Voltage Gain as a

 Function of Frequency

Input Offset Current as a Function of Supply Voltage


## Typical Performance Characteristics (Continued)

Input Resistance and Input Capacitance
as a Function of Frequency


Output Voltage Swing as a Function of Load Resistance


Input Noise Voltage as a Function of Frequency


Output Resistance as a Function of Frequency


Output Voltage Swing as a Function of Frequency


Input Noise Current as a Function of Frequency


## Typical Performance Characteristics (Continued)



Input Offset Current as a Function of Ambient Temperature


Frequency Characteristics as a Function of Ambient Temperature


Output Short Circuit Current as a Function of Ambient Temperature


Power Consumption as a Function of Ambient Temperature


Open Loop Voltage Gain as a Function of Supply Voltage


## Typical Performance Characteristics (Continued)

Output Voltage Swing as a Function of Supply Voltage


Input Common Mode Voltage Range as a Function of Supply Voltage


## Schematic Diagram



## RC747 <br> General <br> Purpose <br> Operational Amplifier

## Features

- Short circuit protection
- No frequency compensation required
- No latch-up
- Large common mode and differential voltage ranges
- Low power consumption
- Parameter tracking over temperature range
- Gain and phase match between amplifiers


## Description

The RC/RM747 integrated circuits are high gain, operational amplifiers internally compensated and constructed on a single silicon chip using an advanced epitaxial process.
The military version, RM747, operates over a temperature range from $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. The commercial version, RC747, operates from $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$.

Combining the features of the 741 with the close parameter matching and tracking of a dual device on a monolithic chip results in unique performance characteristics. Excellent channel separation allows the use of the dual device in all single 741 operational amplifier applications providing high packaging density. It is especially well suited for applications in differential-in, differential-out as well as in potentiometric amplifiers and where gain and phase matched channels are mandatory.

## Ordering Information

| Part Number | Package | Operating <br> Temperature <br> Range |
| :--- | :---: | :---: |
| RC747N | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RC747T | T | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RM747D | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM747D/883B* | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM747T | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM747T/883B ${ }^{*}$ | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

## Notes:

*/883B suffix denotes Mil-Std-883, Level B processing
$\mathrm{N}=14$-lead plastic DIP
$D=14$-lead ceramic DIP
$\mathrm{T}=$ 10-lead metal can TO-99
Contact a Raytheon sales office or representative for ordering information on special package/temperature range combinations.

Connection Information


## Absolute Maximum Ratings

Supply Voltage
RM747 $+22 \mathrm{~V}$
RC747 ..................................................土18V
Differential Input Voltage ..............................30V
Input Voltage*............................................. $\pm 15 \mathrm{~V}$
Output Short-Circuit Duration** ..........Indefinite
Storage Temperature
Range $\qquad$ $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Operating Temperature Range
RM747
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
RC747 $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Lead Soldering Temperature
( 60 sec )
$+300^{\circ} \mathrm{C}$
*For supply voltages less than $\pm 15 \mathrm{~V}$, the absolute maximum input voltage is equal to the supply voltage.
**Short-circuit may be to ground or either supply. Rating applies to $+125^{\circ} \mathrm{C}$ case temperature or $+75^{\circ} \mathrm{C}$ ambient temperature for RC747.

## Mask Pattern



Die Size: $62 \times 72$ mils
Min. Pad Dimensions: $4 \times 4$ mils

## Thermal Characteristics

|  | 14-Lead Plastic DIP | 14-Lead Ceramic DIP | 10-Lead TO-100 Metal Can |
| :--- | :---: | :---: | :---: |
| Max. Junction Temp. | $125^{\circ} \mathrm{C}$ | $175^{\circ} \mathrm{C}$ | $175^{\circ} \mathrm{C}$ |
| Max. $\mathrm{P}_{\mathrm{D}} \mathrm{T}_{\mathrm{A}}<50^{\circ} \mathrm{C}$ | 468 mW | 1042 mW | 658 mW |
| Therm. Res $\theta_{\mathrm{JC}}$ | - | $60^{\circ} \mathrm{C} / \mathrm{W}$ | $50^{\circ} \mathrm{C} / \mathrm{W}$ |
| Therm. Res. $\theta_{\mathrm{JA}}$ | $160^{\circ} \mathrm{C} / \mathrm{W}$ | $120^{\circ} \mathrm{C} / \mathrm{W}$ | $190^{\circ} \mathrm{C} / \mathrm{W}$ |
| ${\text { For } T_{\mathrm{A}}>50^{\circ} \mathrm{C} \text { Derate at }} \quad 6.25 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $8.33 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $5.26 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |  |

Electrical Characteristics ( $\mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise noted)

| Parameters | Test Conditions | RM747 |  |  | RC747 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input Offset Voitage | $\mathrm{R}_{\mathrm{s}} \leq 10 \mathrm{k} \Omega$ |  | 1.0 | 5.0 |  | 2.0 | 6.0 | mV |
| Input Offset Current |  |  | 20 | 200 |  | 20 | 200 | nA |
| Input Bias Current |  |  | 80 | 500 |  | 80 | 500 | $n A$ |
| Input Resistance (Diff. Mode) |  | 0.3 | 2.0 |  | 0.3 | 2.0 |  | $\mathrm{M} \Omega$ |
| Large Signal Voltage Gain | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega, \mathrm{V}_{\text {out }}= \pm 10 \mathrm{~V}$ | 50 | 200 |  | 50 | 200 |  | $\mathrm{V} / \mathrm{mV}$ |
| Output Voltage Swing | $\mathrm{R}_{\mathrm{L}} \geq 10 \mathrm{k} \Omega$ | $\pm 12$ | $\pm 14$ |  | $\pm 12$ | $\pm 14$ |  | V |
|  | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega$ | $\pm 10$ | $\pm 13$ |  | $\pm 10$ | $\pm 13$ |  | V |
| Input Voltage Range |  | $\pm 12$ | $\pm 13$ |  | $\pm 12$ | $\pm 13$ |  | V |
| Common Mode Rejection Ratio | $\mathrm{R}_{\mathrm{s}} \leq 10 \mathrm{k} \Omega$ | 80 | 90 |  | 70 | 90 |  | dB |
| Power Supply Rejection Ratio | $\mathrm{R}_{\mathrm{s}} \leq 10 \mathrm{k} \Omega$ | 76 | 90 |  | 76 | 90 |  | dB |
| Power Consumption |  |  | 100 | 170 |  | 100 | 170 | mW |
| Transient Response Rise Time | $V_{\text {IN }}=20 \mathrm{mV}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ |  | 0.3 |  |  | 0.3 |  | $\mu \mathrm{S}$ |
| Overshoot | $\mathrm{C}_{\mathrm{L}} \leq 100 \mathrm{pF}$ |  | 5.0 |  |  | 5.0 |  | \% |
| Slew Rate | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega$ |  | 0.5 |  |  | 0.5 |  | $\mathrm{V} / \mu \mathrm{S}$ |
| Channel Separation | $\mathrm{f}=1 \mathrm{kHz}$ |  | 98 |  |  | 98 |  | dB |

Electrical Characteristics $\left(-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}\right.$ for $\mathrm{RM} 747 ; 0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$ for RC 747 )

| Parameters | Test Conditions | Min | $\begin{array}{cl} \text { RM747 } \\ \text { Typ } & \text { Max } \\ \hline \end{array}$ | Min | $\begin{gathered} \text { RC747 } \\ \text { Typ } \quad \text { Max } \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input Offset Voltage | $\mathrm{R}_{\mathrm{s}} \leq 10 \mathrm{k} \Omega$ |  | 6.0 |  | 7.5 | mV |
| Input Offset Current | $\begin{aligned} & T_{A}=+125^{\circ} \mathrm{C}, \\ & \mathrm{~T}_{A}=+70^{\circ} \mathrm{C} \end{aligned}$ |  | 200 |  | 300 | nA |
|  | $\begin{aligned} & T_{A}=-55^{\circ} \mathrm{C} \\ & T_{A}=0^{\circ} \mathrm{C} \end{aligned}$ |  | 500 |  | 300 | nA |
| Input Bias Current | $\begin{aligned} & T_{A}=+125^{\circ} \mathrm{C}, \\ & T_{A}=+70^{\circ} \mathrm{C} \end{aligned}$ |  | 500 |  | 800 | nA |
|  | $\begin{aligned} & T_{A}=-55^{\circ} \mathrm{C}, \\ & T_{A}=0^{\circ} \mathrm{C} \end{aligned}$ |  | 1500 |  | 800 | nA |
| Large Signal Voltage Gain | $\begin{aligned} & R_{L} \geq 2 \mathrm{k} \Omega, \\ & \mathrm{~V}_{\text {OUT }}= \pm 10 \mathrm{~V} \end{aligned}$ | 25 |  | 25 |  | $\mathrm{V} / \mathrm{mV}$ |
| Output Voltage Swing | $\mathrm{R}_{\mathrm{L}} \geq 10 \mathrm{~K}$ | $\pm 12$ |  | $\pm 10$ |  | V |
|  | $R_{L} \geq 2 \mathrm{k} \Omega$ | $\pm 10$ |  |  |  | V |
| Common Mode Rejection Ratio | $\mathrm{R}_{\mathrm{s}} \leq 10 \mathrm{k} \Omega$ | 70 |  | 70 |  | dB |
| Power Supply Rejection Ratio | $\mathrm{R}_{\mathrm{s}}=\leq 10 \mathrm{k} \Omega$ | 76 | 150 | 76 | 150 | dB |
| Power Consumption | $\mathrm{T}_{A}=+125^{\circ} \mathrm{C}$ |  | 150 |  | 150 | mW |
|  | $\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ |  | 200 |  | 200 | mW |
| Input Voltage Range |  | $\pm 12$ |  | $\pm 12$ |  | V |

## Typical Performance Characteristics

## Frequency Characteristics as a Function of Ambient Temperature



## Voltage Offset Null Circuit



65-00899A

## Typical Performance Characteristics (Continued)



Input Common Mode Voltage Range as a Function of Supply Voltage


Input Bias Current as a Function of Ambient Temperature


Output Voltage Swing as a Function
of Supply Voltage


Power Consumption as a Function of Supply Voltage


Input Resistance as a Function of Ambient Temperature


Typical Performance Characteristics (Continued)


Power Consumption as a Function of Ambient Temperature


Output Short Circuit Current as a Function of Ambient Temperature


Input Offset Current as a Function of Amblent Temperature


Output Voltage Swing as a Function of Load Resistance


Absolute Maximum Power Dissipation as a Function of Ambient Temperature


## Typical Performance Characteristics (Continued)

Input Noise Voltage as a Function of Frequency


Broadband Noise for Various Bandwidths


Frequency Characteristics as a Function of Ambient Temperature


Input Noise Current as a Function of Frequency


Open Loop Voltage Gain as a Function of Frequency


Output Voltage Swing as a Function of Frequency


## Typical Performance Characteristics (Continued)



Common Mode Rejection Ratio as a Function of Frequency


## Transient Response Test Circuit



Output Resistance as a Function of Frequency



Voltage Follower Large Signal Pulse Response


## Typical Applications



Quadrature Oscillator


Analog Multiplier

## Typical Applications (Continued)



Compressor/Expander Amplifiers


Tracking Positive and Negative Voltage References

## Typical Applications (Continued)



Notch Filter Using the 747 as a Gyrator

$\mathrm{RiN}_{\mathrm{IN}}=400 \mathrm{M} \Omega$
$\mathrm{C}_{\mathrm{IN}}=1 \mathrm{pF}$
ROUT $\ll 1 \Omega$
$B W=1 \mathrm{MHz}$
Unity Gain Voltage Follower


| Gain | R1 | R2 | B.W. | $R_{I W}$ |
| :---: | :---: | :---: | :---: | :---: |
| 1 | $10 \mathrm{k} \Omega$ | $10 \mathrm{k} \Omega$ | 1 MHz | $10 \mathrm{k} \Omega$ |
| 10 | $1 \mathrm{k} \Omega$ | $10 \mathrm{k} \Omega$ | 100 kHz | $1 \mathrm{k} \Omega$ |
| 100 | $1 \mathrm{k} \Omega$ | $100 \mathrm{k} \Omega$ | 10 kHz | $1 \mathrm{k} \Omega$ |
| 1000 | $100 \Omega$ | $100 \mathrm{k} \Omega$ | 1 kHz | $100 \Omega$ |

Inverting Amplifier


| Gain | R1 | R2 | B.W. | $\mathbf{R}_{1 \mathbf{N}}$ |
| :---: | :---: | :---: | :---: | :---: |
| 10 | $1 \mathrm{k} \Omega$ | $9 \mathrm{k} \Omega$ | 100 kHz | $400 \mathrm{M} \Omega$ |
| 100 | $100 \Omega$ | $9.9 \mathrm{k} \Omega$ | 10 kHz | $280 \mathrm{M} \Omega$ |
| 1000 | $100 \Omega$ | $99.9 \mathrm{k} \Omega$ | 1 kHz | $80 \mathrm{M} \Omega$ |

## Non-Inverting Amplifier



Weighted Averaging Amplifier

Schematic Diagram (1/2 Shown)


## RC3403A Ground Sensing Quad Operational Amplifier

## Features

- Class AB output stage - no crossover distortion
Output voltage swings to ground in single supply operation
High slew rate - $1.2 \mathrm{~V} / \mu \mathrm{S}$
Single or split supply operation
Wide supply operation - +2.5V to +36 V or $\pm 1.25 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$
Pin compatible with LM324 and MC3403
Low power consumption - $0.8 \mathrm{~mA} / a m p l i f i e r$ Common mode range includes ground


## Description

The RC3403A is a high performance ground sensing quad operational amplifiers featuring improved dc specifications equal to or better than the standard 741 type general purpose op amp. The ground sensing differential input stage of this op amp provides increased slew rate compared to 741 types.

## Connection Information



## Ordering Information

| Part Number | Package | Operating <br> Temperature <br> Range |
| :---: | :---: | :---: |
| RC3403AN | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |

Notes:
$N=14$-lead plastic DIP
Contact a Raytheon sales office or representative for ordering information on special package/temperature range combinations.

## Absolute Maximum Ratings

Supply Voltage ............................. +36 V or $\pm 18 \mathrm{~V}$ Input Voltage .................................. 0.3 to +36 V
Differential Input Voltage.............................. 36 V
Storage Temperature
Range $\qquad$ $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Operating Temperature
Range $\qquad$ $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Lead Soldering Temperature
(60 sec) $\qquad$ $+300^{\circ} \mathrm{C}$

## Mask Pattern



Die Size: $\mathbf{8 1 \times 8 5}$ mils
Min. Pad Dimensions: $4 \times 4$ mils

## Thermal Characteristics

|  | $14-L e a d$ <br> Plastic DIP |
| :--- | :---: |
| Max. Junction Temp. | $125^{\circ} \mathrm{C}$ |
| Max. $\mathrm{P}_{\mathrm{D}} \mathrm{T}_{\mathrm{A}}<50^{\circ} \mathrm{C}$ | 468 mW |
| Therm. Res $\theta_{\mathrm{JC}}$ | - |
| Therm. Res. $\theta_{\mathrm{JA}}$ | $160^{\circ} \mathrm{C} / \mathrm{W}$ |
| For $\mathrm{T}_{\mathrm{A}}>50^{\circ} \mathrm{C}$ Derate at | $6.25 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |

Low Voltage Electrical Characteristics $\left(+V_{S}=+5 \mathrm{~V},-\mathrm{V}_{\mathrm{S}}=\mathrm{GND}\right.$, and $\left.\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\right)$

| Parameters | Test Conditions | RC3403A |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |
| Input Offset Voltage |  |  | 2.0 | 10 | mV |
| Input Bias Current |  |  | -150 | -500 | nA |
| Input Offset Current |  |  | 30 | 50 | nA |
| Supply Current | $\mathrm{R}_{\mathrm{L}}=\infty$ All Amplifiers |  | 2.5 | 5.0 | mA |
| Large Signal Voltage Gain | $R_{L} \geq 2 \mathrm{k} \Omega$ | 20 | 200 |  | V/mV |
| Output Voltage Swing ${ }^{1}$ | $\mathrm{R}_{\mathrm{L}} \geq 10 \mathrm{k} \Omega$ | 3.5 |  |  | $V_{p-p}$ |
| Channel Separation | $\begin{aligned} & 1 \mathrm{kHz} \leq \mathrm{F} \leq 200 \mathrm{kHz} \\ & \text { (Input Referred) } \end{aligned}$ |  | 120 |  | dB |
| Power Supply Rejection Ratio |  | 76 |  |  | dB |

Note: 1. Output will swing to ground.

Electrical Characteristics $\left(+V_{S}= \pm 15 \mathrm{~V}\right.$ over the specified operating temperature range)

| Parameters |  | RC3403A |  |  |  |
| :--- | :--- | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Max | Units |
| Input Offset Voltage |  |  |  | 10 | mV |
| Input Bias Current |  |  |  | -800 | nA |
| Input Offset Current |  |  |  | 200 | nA |
| Large Signal Voltage Gain | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega$ | 15 |  |  | $\mathrm{~V} / \mathrm{mV}$ |
| Output Voltage Swing | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega$ | $\pm 10$ |  |  | V |

Electrical Characteristics $\left(+\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\right)$

| Parameters | Test Conditions | RC3403A |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |
| Input Offset Voltage |  |  | 2.0 | 6.0* | mV |
| Input Bias Current |  |  | -150 | -500 | nA |
| Input Offset Current |  | $\pm 30$ | $\pm 50$ | nA |  |
| Input Voltage Range |  | 0 |  | $+\mathrm{V}_{\mathrm{S}}-2$ | V |
| Supply Current | $\mathrm{R}_{\mathrm{L}}=\infty$ On All Op Amps |  | 3.0 | 5.0* | m.A |
| Large Signal Voltage Gain | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega$ | 25* | 100 |  | $\mathrm{V} / \mathrm{mV}$ |
| Output Voltage Swing | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega$ | $\pm 13$ | $\pm 14$ |  | V |
| Common Mode Rejection Ratio | DC | 70 | 90 |  | dB |
| Channel Separation | $\pm 1 \mathrm{kHz}$ to 20kHz |  | 120 |  | dB |
| Output Source Current | $\mathrm{V}_{1 \mathrm{I}_{+}}=1 \mathrm{~V}, \mathrm{~V}_{1 \mathrm{IN}_{-}}=0 \mathrm{~V}$ | 20 | 40 |  | mA |
| Output Sink Current |  | 10 | 20 |  | mA |
| Unity Gain Bandwidth |  |  | 1.0 |  | MHz |
| Slew Rate | $A_{V}=1,-10 \leq V_{1}<+10$ |  | 1.2* |  | $\mathrm{V} / \mu \mathrm{S}$ |
| Distortion (Crossover) | $\mathrm{f}=20 \mathrm{kHz}, \mathrm{V}_{0}=10 \mathrm{~V}_{\mathrm{p}-\mathrm{p}}$ |  | 1.0 |  | \% |
| Power Bandwidth | $\mathrm{V}_{0}=10 \mathrm{~V}_{\mathrm{p} \text {-p }}$ |  | 40 |  | kHz |
| Power Supply Rejection Ratio |  | 80 | 94 |  | dB |

[^9]Electrical Characteristics Comparison RC3403A, MC3403, LM324

| Max Ratings | RC3403A |  |  | MC3403 |  |  | LM324 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage | +36 or $\pm 18$ |  |  | +36 or $\pm 18$ |  |  | +32 or $\pm 16$ |  |  | V |
| Differential Input Voltage | 36 |  |  | 36 |  |  | 32 |  |  | V |
| Input Voltage | 36 |  |  | 36 |  |  | 32 |  |  | V |
| Electrical Characteristics | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max | Units |
| Test Conditions |  | $\pm 15$ |  |  | $\pm 15$ |  |  | +5.0 |  | V |
| Input Offset Voltage |  | 2.0 | 6.0 |  | 2.0 | 8.0 |  | 2.0 | 7.0 | mV |
| Input Offset Current |  | $\pm 30$ | $\pm 50$ |  | $\pm 30$ | $\pm 50$ |  | $\pm 5.0$ | $\pm 50$ | nA |
| Input Bias Current |  | 150 | 500 |  | 200 | 500 |  | 45 | 500 | nA |
| Input Voltage Range | 0 |  | $\begin{gathered} +V_{S} \\ -2 \end{gathered}$ |  |  |  | 0 |  | $+V_{S}$ -1.5 | V |
| Supply Current |  | 3.0 | 5.0 |  | 2.8 | 7.0 |  | 0.8 | 2.0 | mA |
| Large Signal Voltage Gain | 25 | 100 |  | 20 | 200 |  |  | 100 |  | V/mV |
| Output Voltage Swing | $\pm 13$ | $\pm 14$ |  | $\pm 1.0$ | $\pm 13$ |  |  |  | $\begin{gathered} +V_{S} \\ -1.5 \end{gathered}$ | V |
| Common Mode Rejection Ratio | 70 | 90 |  | 70 | 90 |  |  | 85 |  | dB |
| Power Supply Rejection Ratio | 80 | 94 |  | 76 | 90 |  |  | 100 |  | dB |
| Unity Gain Bandwidth |  | 1.0 |  |  | 1.0 |  |  | 1.0 |  | MHz |
| Slew Rate |  | 1.2 |  |  | 0.6 |  |  | 0.4 |  | $\mathrm{V} / \mu \mathrm{S}$ |
| Output Sink Current | 10 | 20 |  |  |  |  |  | 20 |  | mA |
| Output Source Current | 20 | 40 |  |  |  |  | 20 | 40 |  | mA |
| Channel Separation |  | 120 |  |  | 120 |  |  | 120 |  | dB |
| Distortion (Crossover) |  | 1.0 |  |  | 1.0 |  |  |  |  | \% |

## Typical Performance Characteristics

Large Signal Open Loop Voltage
Gain as a Function of Frequency


Output Voltage as a Function of Frequency


Input Bias Current as a Function of Temperature


## Sinewave Response



Output Swing as a Function of Supply Voltage


Input Bias Current as a Function of Supply Voltage


## Typical Applications



Precision Voltage-to-Frequency Converter With Isolated Output


Pulse Generator

## Typical Applications (Continued)

$$
f=\frac{R 1+R 2}{4 C R_{f} R 1} \text { if } R 3=\frac{R 2 R 1}{R 2+R 1}
$$

65-00644A

Function Generator


65-00646A

Ground Referencing a Differential Input Signal


65-00645A
Voltage Reference


65-00647A

Voltage Controlled Oscillator

## Typical Applications (Continued)



AC Coupled Non-Inverting Amplifier



AC Coupled Inverting Amplifier

| fo $\Delta$ Center Frequency | Design Example: |
| :---: | :---: |
| BW $د$ Bandwidth | given: $\mathrm{Q}=5$, fo $=1 \mathrm{kHz}$ |
| R in $\mathrm{k} \Omega$ | Let R1 $=$ R2 $=10 \mathrm{k} \Omega$ |
| C in $\mu \mathrm{F}$ | then R3 $=9(5)^{2}-10$ |
|  | $\mathrm{R} 3=215 \mathrm{k} \Omega$ |
| $Q=\frac{0}{B W}<10$ | $\mathrm{C}=\frac{5}{3}=1.6 \mathrm{nF}$ |
| $\mathrm{C} 1=\mathrm{C} 2=\frac{\mathrm{Q}}{3}$ |  |
| $\left.\begin{array}{l}R 1=R 2=1 \\ R 3=9 Q^{2}-1\end{array}\right\}$ Use scal | ssions. |
| If source impedance is with voltage follower | be preceeded rameters. |

## Multiple Feedback Bandpass Filter



65-00653A

Comparator With Hysteresis

## Typical Applications (Continued)



High Impedance Differential Amplifier


Bi-Quad Filter

## Schematic Diagram (1/4 Shown)



## RC4136 General Performance Quad 741 Operational Amplifier

## Features

- Unity gain bandwidth - 3 MHz
- Short circuit protection
- No frequency compensation required
- No latch-up
- Large common mode and differential voltage ranges
- Low power consumption
- Parameter tracking over temperature range
- Gain and phase match between amplifiers


## Description

The 4136 is made up of four 741 type independent high gain operational amplifiers internally compensated and constructed on a single silicon chip using the planar epitaxial process.

This amplifier meets or exceeds all specifications for 741 type amplifiers. Excellent channel separation allows the use of the 4136 quad amplifier in all 741 operational amplifier applications providing the highest possible packaging density.

The specially designed low noise input transistors allow the 4136 to be used in low noise signal processing applications such as audio preamplifiers and signal conditioners.

## Ordering Information

| Part Number | Package | Operating <br> Temperature <br> Range |
| :--- | :---: | :---: |
| RC4136N | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RC4136M | M | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RV4136N | N | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| RV4136D | D | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| RM4136D | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM4136D/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

Notes:
*/883B suffix denotes Mil-Std-883, Level B processing $N=14$-lead plastic DIP
D = 14-lead ceramic DIP
$M=14$-lead plastic SOIC
Contact a Raytheon sales office or representative for ordering information on special package/temperature range combinations.

## Connection Information



## Absolute Maximum Ratings

Supply Voltage

> RM4136 ................................................士22V

RC4136, RV4136 ................................ 18 V
Input Voltage* $\pm 30 \mathrm{~V}$
Differential Input Voltage .............................30V
Output Short Circuit Duration** ..........Indefinite Storage Temperature

Range $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Operating Temperature Range
RM4136 $\qquad$ $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
RV4136 ............................... $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
RC4136 ................................. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Lead Soldering Temperature
(DIP, 60 sec ) $\qquad$ $+300^{\circ} \mathrm{C}$ (SO-14, 10 sec )............................... $+260^{\circ} \mathrm{C}$
*For supply voltages less than $\pm 15 \mathrm{~V}$, the absolute maximum input voltage is equal to the supply voltage. **Short circuit may be to ground, typically 45 mA .

## Thermal Characteristics

|  | 14 -Lead <br> Small <br> Outline | 14-Lead <br> Plastic <br> DIP | 14-Lead <br> Ceramic <br> DIP |
| :--- | :---: | :---: | :---: |
| Max. Junction Temp. | $125^{\circ} \mathrm{C}$ | $125^{\circ} \mathrm{C}$ | $175^{\circ} \mathrm{C}$ |
| Max. $\mathrm{P}_{\mathrm{D}} \mathrm{T}_{\mathrm{A}}<50^{\circ} \mathrm{C}$ | 300 mW | 468 mW | 1042 mW |
| Therm. Res $\theta_{\mathrm{JC}}$ | - | - | $50^{\circ} \mathrm{C} / \mathrm{W}$ |
| Therm. Res. $\theta_{\mathrm{JA}}$ | $200^{\circ} \mathrm{C} / \mathrm{W}$ | $160^{\circ} \mathrm{C} / \mathrm{W}$ | $120^{\circ} \mathrm{C} / \mathrm{W}$ |
| For $\mathrm{T}_{\mathrm{A}}>50^{\circ} \mathrm{C}$ Derate <br> at | 5.0 mW <br> per${ }^{\circ} \mathrm{C}$ | 6.25 mW <br> per ${ }^{\circ} \mathrm{C}$ | $8.33 \mathrm{~mW} /$ <br> per |

## Mask Pattern



Electrical Characteristics $\left(\mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V}\right.$ and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted)

| Parameters | Test Conditions | RM4136 |  |  | RC/RV4136 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltage | $\mathrm{R}_{\mathrm{S}} \leq 10 \mathrm{k} \Omega$ |  | 0.5 | 5.0 |  | 0.5 | 6.0 | mV |
| Input Offset Current |  |  | 5.0 | 200 |  | 5.0 | 200 | nA |
| Input Bias Current |  |  | 40 | 500 |  | 40 | 500 | nA |
| Input Resistance |  | 0.3 | 5.0 |  | 0.3 | 5.0 |  | $\mathrm{M} \Omega$ |
| Large Signal Voltage Gain | $R_{L} \geq 2 \mathrm{k} \Omega, \mathrm{V}_{\text {OUT }}= \pm 10 \mathrm{~V}$ | 50 | 300 |  | 20 | 300 |  | $\mathrm{V} / \mathrm{mV}$ |
| Output Voltage Swing | $\mathrm{R}_{\mathrm{L}} \geq 10 \mathrm{k} \Omega$ | $\pm 12$ | $\pm 14$ |  | $\pm 12$ | $\pm 14$ |  | V |
|  | $R_{L} \geq 2 k \Omega$ | $\pm 10$ | $\pm 13$ |  | $\pm 10$ | $\pm 13$ |  |  |
| Input Voltage Range |  | $\pm 12$ | $\pm 14$ |  | $\pm 12$ | $\pm 14$ |  | V |
| Common Mode Rejection Ratio | $\mathrm{R}_{\mathrm{S}} \leq 10 \mathrm{k} \Omega$ | 70 | 100 |  | 70 | 100 |  | dB |
| Power Supply Rejection Ratio | $\mathrm{R}_{\mathrm{S}} \leq 10 \mathrm{k} \Omega$ | 76 | 100 |  | 76 | 100 |  | dB |
| Power Consumption | $\mathrm{R}_{L}=\infty$, All Outputs |  | 210 | 340 |  | 210 | 340 | mW |
| Transient Response Rise Time | $\begin{aligned} & V_{I N}=20 \mathrm{mV}, R_{L}=2 \mathrm{k} \Omega \\ & C_{L} \leq 100 \mathrm{pF} \end{aligned}$ |  | 0.13 |  |  | 0.13 |  | $\mu \mathrm{S}$ |
| Overshoot |  |  | 5.0 |  |  | 5.0 |  | \% |
| Unity Gain Bandwidth |  |  | 3.0 |  |  | 3.0 |  | MHz |
| Slew Rate | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega$ |  | 1.5 |  |  | 1.0 |  | $\mathrm{V} / \mu \mathrm{S}$ |
| Channel Separation | $f=1.0 \mathrm{kHz}, \mathrm{R}_{S}=1 \mathrm{k} \Omega$ |  | 90 |  |  | 90 |  | dB |

The following specifications apply for $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ for RM4136; $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$ for RC4136; $-25^{\circ} \mathrm{C} \leq$ $\mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$ for RV4136, $\mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V}$

| Input Offset Voltage | $\mathrm{R}_{\mathrm{S}} \leq 10 \mathrm{k} \Omega$ |  |  | 6.0 |  |  | 7.5 | mV |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :---: | :---: |
| Input Offset Current <br> RM/RC4136 |  |  |  | 500 |  |  | 300 |  |
| RV4136 |  |  |  |  |  |  |  |  |$\quad \mathrm{nA}$.

Electrical Characteristics Comparison $\left(\mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V}\right.$ and $\mathrm{T}_{\mathrm{A}}+25^{\circ} \mathrm{C}$ unless otherwise noted)
$\left.\begin{array}{|l|c|c|c|c|}\hline \text { Parameter } & \text { RC4136 (Typ) } & \text { RC741 (Typ) } & \text { LM324 (Typ) } & \text { Units } \\ \hline \text { Input Offset Voltage } & 0.5 & 2.0 & 2.0 & \mathrm{mV} \\ \hline \text { Input Offset Current } & 5.0 & 10 & 5.0 & \mathrm{nA} \\ \hline \text { Input Bias Current } & 40 & 80 & 55 & \mathrm{nA} \\ \hline \text { Input Resistance } & 5.0 & 2.0 & & \mathrm{M} \Omega \\ \hline \text { Large Signal Voltage Gain }\left(\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega \text { ) }\right. & 300 & 200 & 100 & \mathrm{~V} / \mathrm{mV} \\ \hline \text { Output Voltage Swing ( } \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega \text { ) } & \pm 13 \mathrm{~V} & \pm 13 \mathrm{~V} & \begin{array}{c}1+\mathrm{V}_{\mathrm{S}}-1.2 \mathrm{~V} \text { ) } \\ \text { to }-V_{\mathrm{S}}\end{array} & \mathrm{V} \\ \hline \text { Input Voltage Range } & \pm 14 \mathrm{~V} & \pm 13 \mathrm{~V} & 1+\mathrm{V}_{\mathrm{S}}-1.5 \mathrm{~V} \text { ) } & \mathrm{V}-\mathrm{V}_{\mathrm{S}}\end{array}\right]$

## Typical Performance Characteristics

Input Bias Current as a Function of Ambient Temperature


Common Mode Range as a Function of Supply Voltage


Open Loop Gain as a Function of Temperature


Input Offset Current as a Function of Amblent Temperature


Typical Output Voltage as a Function of Supply Voltage


Power Consumption as a Function of Ambient Temperature


Typical Performance Characteristics (Continued)

Open Loop Voltage Gain as a Function of Frequency


Input Noise Voltage as a
Function of Frequency


Output Voltage Swing as a Function of Load Resistance


Output Voltage Swing as a Function of Frequency


Quiescent Current as a Function of Supply Voltage


## Typical Performance Characteristics (Continued)



Transient Response


Distortion vs. Frequency


Total Harmonic Distortion vs. Output Voltage


## 4136 Versus 741

Although the 324 is an excellent device for single-supply applications where ground sensing is important, it is a poor substitute for four 741 s in split supply circuits.

The simplified input circuit of the 4136 exhibits much lower noise than that of the 324 and exhibits no crossover distortion as compared with the 324 (see illustration). The 324 shows serious crossover distortion and pulse delay in attempting to handle a large signal input pulse.

## Comparative Crossover Distortion



Output Voltage Swing as a Function of Frequency


Open Loop Voltage Gain as a Function of Frequency



Unit Cost Comparisons


## Typical Applications

## Stereo Tone Control



400 Hz Lowpass Butterworth Active Filter


Typical Applications (Continued)
RIAA Preamplifier


Low Frequency Sine Wave Generator With Quadrature Output


Triangular-Wave Generator


## Typical Applications (Continued)

## Lamp Driver



Voltage Follower


65-00519A

65-00527A

DC Coupled 1 kHz Lowpass Active Filter


Power Amplifier


65-00523A

Comparator With Hysteresis


65-00522A

Squarewave Oscillator


## Typical Applications (Continued)



65-00526A

AC Coupled Non-Inverting Amplifier


AC Coupled Inverting Amplifier

65-00524A


Voltage Controlled Oscillator (VCO)


65-00528A

## Typical Applications (Continued)

Full-Wave Rectifier and Averaging Filter


Notch Filter Using the 4136 as a Gyrator


Notch Frequency as a Function of C1


## Typical Applications (Continued)

Multiple Aperture Window Discriminator


Differential Input Instrumentation Amplifier With High Common Mode Rejection


## Typical Applications (Continued)

Analog Multiplier/Divider

*Matched Transistors
65-00534A

## Typical Applications (Continued)

## Spot Noise Measurement Test Circuit



## Schematic Diagram



## RC4156/RC4157 High Performance Quad Operational Amplifier

## Features

E Unity gain bandwidth -
2.8 MHz minimum (4156); 15 MHz minimum (4157)

- High slew rate -
$1.3 \mathrm{~V} / \mu \mathrm{S}$ minimum (4156); $6.5 \mathrm{~V} / \mu \mathrm{S}$ (4157)
- Low noise voltage -
$1.4 \mu \mathrm{~V}$ typical; $2.0 \mu \mathrm{~V}_{\text {RMs }}$ guaranteed
- Indefinite short circuit protection
- No crossover distortion


## Description

The 4156 and 4157 are monolithic integrated circuits, consisting of four independent high performance operational amplifiers constructed with an advanced epitaxial process.

These amplifiers feature guaranteed ac performance which far exceeds that of the 741 type amplifiers. Also featured are excellent input characteristics and guaranteed low noise, making this device the optimum choice for audio, active filter and instrumentation applications. The 4157 is a decompensated version of the 4156 and is ac stable in gain configurations of -5 or greater.

## Ordering Information

| Part Number | Package | Operating <br> Temperature <br> Range |
| :--- | :---: | :---: |
| RC4156N | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RC 4156 M | M | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RC4157N | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RM4156D | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM4156D/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM4157D | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM4157D/883B* | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

Notes:
*/883B suffix denotes Mil-Std-883, Level B processing
$\mathrm{N}=14$-lead plastic DIP
D = 14-lead ceramic DIP
M = 14-lead plastic SOIC
Contact a Raytheon sales office or representative for ordering information on special package/temperature range combinations.

## Connection Information


Absolute Maximum RatingsSupply Voltage$\pm 20 \mathrm{~V}$
Differential Input Voltage ..... 30 V
Input Voltage* ..... $\pm 15 \mathrm{~V}$
Output Short Circuit Duration **

$\qquad$
Indefinite
Storage TemperatureRange$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Operating Temperature RangeRM4156/4157$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
RC4156/4157 $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Lead Soldering Temperature
(DIP; 60 sec )$+300^{\circ} \mathrm{C}$
(SO-14; 10 sec ) ..... $+260^{\circ} \mathrm{C}$
*For supply voltages less than $\pm 15 \mathrm{~V}$, the absolute maximum input voltage is equal to the supply voltage.
**Short circuit to ground on one amplifier only.

## Mask Pattern



## Thermal Characteristics

|  | $14-$ Lead <br> Plastic SO-14 | 14 Lead <br> Plastic DIP | 14 Lead <br> Ceramic DIP |
| :--- | :---: | :---: | :---: |
| Max. Junction Temp. | $125^{\circ} \mathrm{C}$ | $125^{\circ} \mathrm{C}$ | $175^{\circ} \mathrm{C}$ |
| Max. $\mathrm{P}_{\mathrm{D}} \mathrm{T}_{\mathrm{A}}<50^{\circ} \mathrm{C}$ | 300 mW | 468 mW | 1042 mW |
| Therm. Res $\theta_{\mathrm{JC}}$ | - | - | $60^{\circ} \mathrm{C} / \mathrm{W}$ |
| Therm. Res. $\theta_{\mathrm{JA}}$ | $200^{\circ} \mathrm{C} / \mathrm{W}$ | $160^{\circ} \mathrm{C} / \mathrm{W}$ | $120^{\circ} \mathrm{C} / \mathrm{W}$ |
| For $\mathrm{T}_{\mathrm{A}}>50^{\circ} \mathrm{C}$ Derate at | $5.0 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $6.25 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $8.38 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |

## Electrical Characteristics

$\left(-55^{\circ} \mathrm{C} \leq T_{A} \leq+125^{\circ} \mathrm{C}\right.$ for RM4156, $0^{\circ} \mathrm{C} \leq T_{A} \leq+70^{\circ} \mathrm{C}$ for RC4156, $\left.\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}\right)$

| Parameters | Test Conditions | RM4156/4157 |  |  | RC4156/4157 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltage | $\mathrm{R}_{\mathrm{s}} \leq 10 \mathrm{k} \Omega$ |  |  | 5.0 |  |  | 6.5 | mV |
| Input Offset Current |  |  |  | 75 |  |  | 100 | nA |
| Input Bias Current |  |  |  | 320 |  |  | 400 | nA |
| Large Signal Voltage Gain | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega, \mathrm{V}_{\text {OUT }} \pm 10 \mathrm{~V}$ | 25 |  |  | 15 |  |  | $\mathrm{V} / \mathrm{mV}$ |
| Output Voltage Swing | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega$ | $\pm 10$ |  |  | $\pm 10$ |  |  | V |
| Supply Current |  |  | 10 |  |  | 10 |  | mA |
| Average Input Offset Voltage Drift |  |  | 5.0 |  |  | 5.0 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |

Electrical Characteristics $\left(\mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V}\right.$ and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise noted)

| Parameters | Test Conditions | RM4156/4157 |  |  | RC4156/4157 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltage | $\mathrm{R}_{\mathrm{s}} \leq 10 \mathrm{k} \Omega$ |  | 0.5 | 3.0 |  | 1.0 | 5.0 | mV |
| Input Offset Current |  |  | 15 | 30 |  | 30 | 50 | $n \mathrm{~A}$ |
| Input Bias Current |  |  | 60 | 200 |  | 60 | 300 | nA |
| Input Resistance |  |  | 0.5 |  |  | 0.5 |  | M $\Omega$ |
| Large Signal Voltage Gain | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega, \mathrm{V}_{\text {OUT }} \pm 10 \mathrm{~V}$ | 50 | 100 |  | 25 | 100 |  | $\mathrm{V} / \mathrm{mV}$ |
| Output Voltage Swing | $\begin{aligned} & R_{L} \geq 10 \mathrm{k} \Omega \\ & R_{L} \geq 2 \mathrm{k} \Omega \end{aligned}$ | $\begin{aligned} & \pm 12 \\ & \pm 10 \end{aligned}$ | $\begin{aligned} & \pm 14 \\ & \pm 13 \end{aligned}$ |  | $\begin{aligned} & \pm 12 \\ & \pm 10 \end{aligned}$ | $\begin{aligned} & \pm 14 \\ & \pm 13 \end{aligned}$ |  | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| Input Voltage Range |  | $\pm 12$ | $\pm 14$ |  | $\pm 12$ | $\pm 14$ |  | V |
| Output Resistance |  |  | 230 |  |  | 230 |  | $\Omega$ |
| Short Circuit Current |  |  | 25 |  |  | 25 |  | mA |
| Common Mode Rejection Ratio | $\mathrm{R}_{\mathrm{s}} \leq 10 \mathrm{k} \Omega$ | 80 |  |  | 80 |  |  | dB |
| Power Supply Rejection Ratio | $\mathrm{R}_{\mathrm{s}} \leq 10 \mathrm{k} \Omega$ | 80 |  |  | 80 |  |  | dB |
| Supply Current (All Amplifiers) | $\mathrm{R}_{\mathrm{L}}=\infty$ |  | 4.5 | 5.0 |  | 5.0 | 7.0 | mA |
| Transient Response (4156) <br> Rise Time |  |  | 60 |  |  | 60 |  | nS |
| Overshoot |  |  | 25 |  |  | 25 |  | \% |
| Slew Rate |  | 1.3 | 1.6 |  | 1.3 | 1.6 |  | $\mathrm{V} / \mu \mathrm{S}$ |
| Unity Gain Bandwidth (4156) |  | 2.8 | 3.5 |  | 2.8 | 3.5 |  | MHz |
| Phase Margin (4156) | $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 50 |  |  | 50 |  | \% |
| Transient Response (4157) <br> Rise Time | $A_{v}=-5$ | 50 |  |  | 50 |  |  | nS |
| Overshoot |  | 25 |  |  | 25 |  |  | \% |
| Slew Rate |  | 6.5 | 8.0 |  | 6.5 | 8.0 |  | $\mathrm{V} / \mu \mathrm{S}$ |
| Unity Gain Bandwidth (4157) | $A_{V}=-5$ | 15 | 19 |  | 15 | 19 |  | MHz |
| Phase Margin (4157) | $\begin{aligned} & A_{V}=-5, R_{L}=2 \mathrm{k} \Omega \\ & C_{L}=50 \mathrm{pF} \end{aligned}$ | 50 |  |  | 50 |  |  | \% |
| Power Bandwidth | $\mathrm{V}_{\mathrm{o}}=20 \mathrm{~V}_{\mathrm{p}-\mathrm{P}}$ | 20 | 25 |  | 20 | 25 |  | kHz |
| Input Noise Voltage | $f=20 \mathrm{~Hz}$ to 20 kHz |  | 1.4 | 2.0 |  | 1.4 | 2.0 | $\mu \mathrm{V}_{\text {RMS }}$ |
| Input Noise Current | $f=20 \mathrm{~Hz}$ to 20 kHz |  | 15 |  |  | 15 |  | pA Rms |
| Channel Separation |  |  | 108 |  |  | 108 |  | dB |

## Typical Performance Characteristics



Channel Separation vs. Frequency


Transient Response vs. Temperature



Input Noise vs. Frequency


## Typical Performance Characteristics (Continued)

Normalized AC Parameters vs. Temperature


Output Voltage Swing vs. Frequency


Slew Rate vs. Supply Voltage


Output Voltage Swing vs. Load Resistance


Small Signal Bandwidth and Phase Margin
vs. Load Capacitance


## Typical Performance Characteristics (Continued)

Input Current vs. Temperature


## Applications

The 4156 and 4157 quad operational amplifiers can be used in almost any 741 application and will provide superior performance. The higher unity gain bandwidth and slew rate make it ideal for applications requiring good frequency response, such as active filter circuits, oscillators and audio amplifiers.

The following applications have been selected to illustrate the advantages of using the Raytheon 4156 and 4157 quad operational amplifiers.

## Triangle and Square Wave Generator

The circuit of Figure 1 uses a positive feedback loop closed around a combined comparator and integrator. When power is applied the output of the comparator will switch to one of two states, to the maximum positive or maximum negative voltage. This applies a peak input signal to the integrator, and the integrator output will ramp either down or up, opposite of the input signal. When the integrator output (which is connected to the comparator input) reaches a threshold set by R1 and R2, the

Common Mode Rejection Ratio vs. Temperature

comparator will switch to the opposite polarity. This cycle will repeat endlessly, the integrator charging positive then negative, and the comparator switching in a square wave fashion.

Amplitude of $\mathrm{V}_{2}$ is adjusted by varying R1. For best operation, it is recommended that R1 and $V_{R}$ be set to obtain a triangle wave at $\mathrm{V}_{2}$ with $\pm 12 \mathrm{~V}$ amplitude. This will then allow A3 and A 4 to be used for independent adjustment of output-offset and amplitude over a wide range.

The triangle wave frequency is set by $\mathrm{C} 0, \mathrm{R} 0$, and the maximum output voltages of the comparator. A more symmetrical waveform can be generated by adding a back-to-back zener diode pair as shown in Figure 2.

An asymmetric triangle wave is needed in some applications. Adding diodes as shown by the dashed lines is a way to vary the positive and negative slopes independently.

Frequency range can be very wide and the circuit will function very well up to about 10 kHz . Transition time for the squave wave at $\mathrm{V}_{1}$ is less than $21 \mu \mathrm{~S}$ when using the 4156.


Figure 1. Triangle and Square Wave Generator


Figure 2. Triangle Generator - Symmetrical Output Option

## Active Filters

The introduction of low-cost quad op amps has had a strong impact on active filter design. The complex multiple-feedback, single op amp filter circuits have been rendered obsolete for most applications. State-variable active-filter circuits using three to four op amps per section offer many advantages over the single op amp circuits. They are relatively insensitive to the passive-component tolerances and variations. The Q, gain, and natural frequency can be independently adjusted. Hybrid construction is very practical because resistor and capacitor values are relatively low and the filter parameters are determined by resistance ratios rather
than by single resistors. A generalized circuit diagram of the 2-pole state-variable active filter is shown in Figure 3. The particular input connections and component-values can be calculated for specific applications. An important feature of the state-variable filter is that it can be inverting or non-inverting and can simultaneously provide three outputs: lowpass, bandpass, and highpass. A notch filter can be realized by adding one summing op amp.

The Raytheon 4156 was designed and characterized for use in active filter circuits. Frequency response is fully specified with minimum values for unity-gain bandwidth, slew-rate, and fullpower response. Maximum noise is specified.

*Input connections are chosen for inverting or non-inverting response. Values of R3, R7, R8 determine gain and Q .
**Values of R1 and R2 determine natural frequency.
Figure 3. Generalized State-Variable Configuration for Active Filter

Output swing is excellent with no distortion or clipping. The Raytheon 4156 provides full, undistorted response up to 20 kHz and is ideal for use in high-performance audio and telecommunication equipment.

In the state-variable filter circuit, one amplifier performs a summing function and the other two act as integrators. The choice of passive component values is arbitrary, but must be consistent with the amplifier operating range and input signal characteristics. The values shown for C1, C2, R4, R5 and R6 are arbitrary. Pre-selecting their values will simplify the filter tuning procedures, but other values can be used if necessary.

The generalized transfer function for the statevariable active filter is:

$$
T(s)=\frac{a_{2} s^{2}+a_{1} s+a_{0}}{s^{2}+b_{1} s+b_{0}}
$$

Filter response is conventionally described in terms of a natural frequency $\omega_{0}$ in radians $/ \mathrm{sec}$, and $Q$, the quality of the complex pole pair. The filter parameters $\omega_{0}$ and $Q$ relate to the coefficients in $\mathrm{T}(\mathrm{s})$ as:

$$
\omega_{0}=\sqrt{b_{0}} \text { and } Q=\frac{\omega_{0}}{b_{0}}
$$

The input configuration determines the polarity (inverting or non-inverting), and the output selection determines the type of filter response (lowpass, bandpass, or highpass).

Notch and all-pass configurations can be implemented by adding another summing amplifier.

Bandpass filters are of particular importance in audio and telecommunication equipment. A design approach to bandpass filters will be shown as an example of the state-variable configuration.

## Design Example - Bandpass Filter

In this example, the input signal is applied through R3 to the inverting input of the summing amplifier and the output is taken from the first integrator $\left(\mathrm{V}_{\mathrm{BP}}\right)$. The summing amplifier will maintain equal voltage at the inverting and noninverting inputs (see equation on next page).


Figure 4. Bandpass Active Filter

$$
\frac{\frac{R 3 R 5}{R 3+R 5}}{R 4+\frac{R 3 R 5}{R 3+R 5}} V_{H P}(s)+\frac{\frac{R 3 R 4}{R 3+R 4}}{R 5+\frac{R 3 R 4}{R 3+R 4}} V_{L P}(s)+\frac{\frac{R 4 R 5}{R 4+R 5}}{R 3+\frac{R 4 R 5}{R 4+R 5}} V_{I N}(s)=\frac{R 7}{R 6+R 7} V_{B P}(s)
$$

These equations can be combined to obtain the transfer function:

$$
\begin{aligned}
& V_{B P}(s)=-\frac{1}{R 1 C 1 S} V_{H P}(s) \text { and } V_{L P}(s)=-\frac{1}{R 2 C 2 S} V_{B P}(s) \\
& \frac{V_{B P}(s)}{V_{\text {IN }}(s)}=\frac{\frac{R 4}{R 3} \frac{1}{R 1 C 1} s}{s^{2}+\frac{R 7}{R 6+R 7}\left(1+\frac{R 4}{R 5}+\frac{R 4}{R 3}\right)\left(\frac{1}{R 1 C 1}\right) s+\frac{R 4}{R 5} \frac{1}{R 1 C 1 R 2 C 2}}
\end{aligned}
$$

Defining 1/R1C1 as $\omega_{1}, 1 / \mathrm{R} 2 \mathrm{C} 2$ as $\omega_{2}$, and substituting in the assigned values for R4, R5, and R6, then the transfer function simplifies to:

$$
\frac{V_{B P}(s)}{V_{I N}(s)}=\frac{\frac{104}{R 3} \omega_{1} s}{s^{2}+\left[\frac{1.1+\frac{104}{R 3}}{1+\frac{105}{R 7}}\right] \omega_{1} s+\frac{0.1}{\omega_{1} \omega_{2}}}
$$

This is now in a convenient form to look at the center-frequency $\omega_{0}$ and filter $Q$.
$\omega_{0}=\sqrt{0.1 \omega_{1} \omega_{2}}$
$=10^{-9} \sqrt{0.1 R 1 R 2}$ and $Q=\left[\frac{1+\frac{105}{R 7}}{1.1+\frac{10^{4}}{R 3}}\right] \omega_{0}$

The frequency response for various values of Q are shown in Figure 5.


Figure 5. Bandpass Transfer Characteristics Normalized for Unity Gain and Frequency

These equations suggest a tuning sequence where $\omega$ is first trimmed via R1 or R2, then Q is trimmed by varying R7 and/or R3. An important advantage of the state-variable bandpass filter is that $Q$ can be varied without affecting center frequency $\omega_{0}$.

This analysis has assumed ideal op amps operating within their linear range, which is a valid design approach for a reasonable range of $\omega_{0}$ and Q. At extremes of $\omega_{0}$ and at high values of $Q$, the op amp parameters become significant. A rigorous analysis is very complex, but some factors are particularly important in designing active filters.

1. The passive component values should be chosen such that all op amps are operating within their linear region for the anticipated range of input signals. Slew rate, output current rating, and common-mode input range must be considered. For the integrators, the current through the feedback capacitor ( $I=C \mathrm{dV} / \mathrm{dt}$ ) should be included in the output current computations.
2. From the equation for $Q$, it should seem that infinite Q could be obtained by making R7 zero. But as R7 is made small, the Q becomes limited by the op amp gain at the frequency of interest. The effective closedloop gain is being increased directly as R7 is made smaller, and the ratio of open-loop gain to closed-loop gain is becoming less. The gain and phase error of the filter at high $Q$ is very dependent on the op amp open-loop gain at $\omega_{0}$.
3. The attenuation at extremes of frequency is limited by the op amp gain and unity-gain bandwidth. For integrators, the finite openloop op amp gain limits the accuracy at the low-end. The open-loop roll-off of gain limits the filter attenuation at high frequency.

The Raytheon 4156 quad operational amplifier has much better frequency response than a conventional 741 circuit and is ideal for active filter use. Natural frequencies of up to 10 kHz are readily achieved and up to 20 kHz is practical for some configurations. $Q$ can range up to 50 with very good accuracy and up to 500 with reasonable response. The extra gain of the 4156 at high frequencies gives the Raytheon quad op amp an extra margin of performance in active-filter circuits.

## Schematic Diagram (1/4 Shown)



## RC4558 High-Gain Dual Operational Amplifier

## Features

- 2.5 MHz unity gain bandwidth guaranteed
- Supply voltage $\pm 22 \mathrm{~V}$ for RM4558 and $\pm 15 \mathrm{~V}$ for RC4558
- Short-circuit protection
- No frequency compensation required
- No latch-up
- Large common-mode and differential voltage ranges
- Low power consumption
- Parameter tracking over temperature range
- Gain and phase match between amplifiers


## Description

The 4558 integrated circuit is a dual high-gain operational amplifier internally compensated and constructed on a single silicon IC using an advanced epitaxial process.

Combining the features of the 741 with the close parameter matching and tracking of a
dual device on a monolithic chip results in unique performance characteristics. Excellent channel separation allows the use of the dual device in single 741 operational amplifier applications providing density. It is especially well suited for applications in differential-in, differential-out as well as in potentiometric amplifiers and where gain and phase matched channels are mandatory.

## Ordering Information

| Part Number | Package | Operating <br> Temperature <br> Range |
| :--- | :---: | :---: |
| RC4558M | M | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RC4558N | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RV4558D | D | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| RV4558N | N | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| RM4558D | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM4558D/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM4558T | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM4558T/883B | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

Notes:
/883B suffix denotes Mil-Std-883, Level B processing
$N=8$-lead plastic DIP
D $=8$-lead ceramic DIP
T = 8-lead metal can (TO-99)
$\mathrm{M}=8$-lead plastic SOIC
Contact a Raytheon sales office or representative for ordering information on special package/temperature range combinations.

## Connection Information



## Absolute Maximum Ratings

Supply Voltage
RM4558 $\pm 22 \mathrm{~V}$
RC4558 ..... $\pm 18 \mathrm{~V}$
Input Voltage* ..... $\pm 15 \mathrm{~V}$
Differential Input Voltage ..... 30 V
Output Short Circuit Duration*
IndefiniteOperating Temperature RangeRM4558
$\qquad$ $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
RV4558 ..... $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
RC4558
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Lead Soldering Temperature(SO-8; 10 sec )$+260^{\circ} \mathrm{C}$
Lead Soldering Temperature(DIP, TO-99; 60 sec )
$\qquad$ $+300^{\circ} \mathrm{C}$
*For supply voltages less than -15 V , the absolute maximum input voltage is equal to the supply voltage.
**Short circuit may be to ground on one amp only. Rating applies to $+75^{\circ} \mathrm{C}$ ambient temperature.

## Mask Pattern



Die Size: $52 \times 61$ mils
Min. Pad Dimensions: $4 \times 4$ mils

## Thermal Characteristics

|  | 8-Lead <br> Small Outline <br> Plastic SO-8 | 8-Lead <br> Plastic <br> DIP | 8-Lead <br> Ceramic <br> DIP | 8-Lead <br> TO-99 <br> Metal Can |
| :--- | :---: | :---: | :---: | :---: |
| Max. Junction Temp. | $+125^{\circ} \mathrm{C}$ | $+125^{\circ} \mathrm{C}$ | $+175^{\circ} \mathrm{C}$ | $+175^{\circ} \mathrm{C}$ |
| Max. $\mathrm{P}_{\mathrm{D}} \mathrm{T}_{\mathrm{A}}<50^{\circ} \mathrm{C}$ | 300 mW | 468 mW | 833 mW | 658 mW |
| Therm. Res $\theta_{\mathrm{Jc}}$ | - | - | $45^{\circ} \mathrm{C} / \mathrm{W}$ | $50^{\circ} \mathrm{C} / \mathrm{W}$ |
| Therm. Res. $\theta_{\mathrm{JA}}$ | $240^{\circ} \mathrm{C} / \mathrm{W}$ | $160^{\circ} \mathrm{C} / \mathrm{W}$ | $150^{\circ} \mathrm{C} / \mathrm{W}$ | $190^{\circ} \mathrm{C} / \mathrm{W}$ |
| For $\mathrm{T}_{\mathrm{A}}>50^{\circ} \mathrm{C}$ Derate at | $4.1 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $6.25 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $8.33 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $5.26 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |

## Matching Characterisitics

( $\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise specified)

| Parameter | Conditions | RC4558 <br> Typ | Units |
| :--- | :--- | :---: | :---: |
| Voltage Gain | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega$ | $\pm 1.0$ | dB |
| Input Bias Current | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega$ | $\pm 15$ | nA |
| Input Offset Current | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega$ | $\pm 7.5$ | nA |

Electrical Characteristics $\left(V_{S}= \pm 15 \mathrm{~V}\right.$ and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise specified)

| Parameters | Test Conditions | RM4558 |  |  | RV/RC4558 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltage | $\mathrm{R}_{\mathrm{S}} \leq 10 \mathrm{k} \Omega$ |  | 1.0 | 5.0 |  | 2.0 | 6.0 | mV |
| Input Offset Current |  |  | 5.0 | 200 |  | 5.0 | 200 | nA |
| Input Bias Current |  |  | 40 | 500 |  | 40 | 500 | nA |
| Input Resistance |  | 0.3 | 1.0 |  | 0.3 | 1.0 |  | $\mathrm{M} \Omega$ |
| Large Signal Voltage Gain | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega, \mathrm{V}_{\text {OUT }}= \pm 10 \mathrm{~V}$ | 50 | 300 |  | 20 | 300 |  | V/mV |
| Output Voltage Swing | $\mathrm{R}_{\mathrm{L}} \geq 10 \mathrm{k} \Omega$ | $\pm 12$ | $\pm 14$ |  | $\pm 12$ | $\pm 14$ |  | V |
|  | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega$ | $\pm 10$ | $\pm 13$ |  | $\pm 10$ | $\pm 13$ |  | V |
| Input Voltage Range |  | $\pm 12$ | $\pm 13$ |  | $\pm 12$ | $\pm 13$ |  | V |
| Common Mode Rejection Ratio | $\mathrm{R}_{\mathrm{S}} \leq 10 \mathrm{k} \Omega$ | 70 | 100 |  | 70 | 100 |  | dB |
| Power Supply Rejection Ratio | $\mathrm{R}_{\mathrm{S}} \leq 10 \mathrm{k} \Omega$ | 76 | 100 |  | 76 | 100 |  | dB |
| Power Consumption | $\mathrm{R}_{\mathrm{L}}=\infty$ |  | 100 | 170 |  | 100 | 170 | mW |
| Transient Response Rise Time Overshoot | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}=20 \mathrm{mV}} \\ & \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega \end{aligned}$ |  | 0.3 |  |  | 0.3 |  | $\mu \mathrm{S}$ |
|  | $\mathrm{C}_{\mathrm{L}} \leq 100 \mathrm{pF}$ |  | 35 |  |  | 35 |  | \% |
| Slew Rate | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega$ |  | 0.8 |  |  | 0.8 |  | $\mathrm{V} / \mu \mathrm{S}$ |
| Channel Separation | $f=10 \mathrm{kHz}, \mathrm{R}_{\mathrm{S}}=1 \mathrm{k} \Omega$ |  | 90 |  |  | 90 |  | dB |
| Unity Gain Bandwidth (Gain = 1) |  | 2.5 | 3.0 |  | 2.0 | 3.0 |  | MHz |


| The following specifications apply for $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ for RM4558; $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$ for RC4558; $-25^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$ for RV4558 |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input Offset Voltage | $\mathrm{R}_{\mathrm{S}} \leq 10 \mathrm{k} \Omega$ |  |  | 6.0 |  |  | 7.5 | mV |
| Input Offset Current RC4558 RV4558 |  |  |  | $\begin{aligned} & 500 \\ & 500 \end{aligned}$ |  |  | $\begin{aligned} & 300 \\ & 500 \end{aligned}$ | $\begin{aligned} & \mathrm{nA} \\ & \mathrm{nA} \end{aligned}$ |
| Input Bias Current RC4558 RV4558 |  |  |  | $\begin{aligned} & 1500 \\ & 1500 \end{aligned}$ |  |  | $\begin{aligned} & 800 \\ & 1500 \end{aligned}$ | $\begin{aligned} & \mathrm{nA} \\ & \mathrm{nA} \end{aligned}$ |
| Large Signal Voltage Gain | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega, \mathrm{V}_{\text {OUT }}= \pm 10 \mathrm{~V}$ | 25 |  |  | 15 |  |  | $\mathrm{V} / \mathrm{mV}$ |
| Output Voltage Swing | $R_{L} \geq 2 k \Omega$ | $\pm 10$ |  |  | $\pm 10$ |  |  | V |
| Power Consumption | $\mathrm{R}_{\mathrm{L}}=\infty$ |  | 120 | 200 |  | 120 | 200 | mW |

## Typical Performance Characteristics

Input Bias Current as a Function of Ambient Temperature


## Common Mode Range as a Function of Supply Voltage



## Open Loop Gain as a Function of Temperature



Input Offset Current as a Function of Ambient Temperature


## Open Loop Voltage Gain as a

 Function of Frequency

Power Consumption as a Function of Ambient Temperature


## Typical Performance Characteristics (Continued)



## Output Voltage Swing as a Function of Frequency



Output Voltage Swing as a Function of Load Resistance


## Quiescent Current as a Function of Supply Voltage



Voltage Follower Large Signal Pulse Response


## Typical Performance Characteristics (Continued)




## Typical Applications

Voltage Follower


65-00228A
Power Amplifier


Lamp Driver


Comparator With Hysteresis


65-00231A

Squarewave Oscillator


Typical Applications (Continued)

DC Coupled 1kHz Low-Pass Active Filter


AC Coupled Non-Inverting Amplifier


AC Coupled Inverting Amplifier


65-00235A


Schematic Diagram (1/2 Shown)


## RC4559 High-Gain Dual Operational Amplifier

## Features

- Unity gain bandwidth - 4.0 MHz typical, 3.0 MHz guaranteed
- Slew rate - $2.0 \mathrm{~V} / \mu \mathrm{S}$ typical, $1.5 \mathrm{~V} / \mathrm{\mu S}$ guaranteed
- Low noise voltage - $1.4 \mu \mathrm{~V}_{\mathrm{RMS}}$ typical, $2.0 \mu \mathrm{~V}_{\text {RMS }}$ guaranteed
- Supply voltage - $\pm 22 \mathrm{~V}$ for RM4559 and $\pm 18 \mathrm{~V}$ for RC4559
- No frequency compensation required
- No latch up
- Large common mode and differential voltage ranges
- Low power consumption
- Parametric tracking over temperature range
- Gain and phase match between amplifiers


## Description

The 4559 integrated circuit is a high performance dual operational amplifier internally compensated and constructed on a single silicon chip using an advanced epitaxial process.

These amplifiers feature guaranteed ac performance which far exceeds that of the 741-type amplifiers. The specially designed low-noise input transistors allow the 4559 to be used in low-noise signal processing applications such as audio preamplifiers and signal conditioners.

The 4559 also has more output drive capability than 741-type amplifiers and can be used to drive a $600 \Omega$ load.

## Ordering Information

| Part Number | Package | Operating <br> Temperature <br> Range |
| :--- | :---: | :---: |
| RC4559M | M | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RC4559N | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RV4559D | D | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| RV4559N | N | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| RM4559D | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM4559D/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM4559T | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM4559T/883B | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

## Notes:

/883B suffix denotes Mil-Std-883, Level B processing
$\mathrm{N}=8$-lead plastic DIP
D $=8$ lead ceramic DIP
$\mathrm{T}=8$-lead metal can (TO-99)
M = 8-lead plastic SOIC
Contact a Raytheon sales office or representative for ordering information on special package/temperature range combinations.

## Connection Information

8-Lead Metal Can TO-99
(Top View)


## 8-Lead Dual In-Line Package

(Top View)


| Pin | Function |
| :---: | :---: |
| 1 | Output (A) |
| 2 | -Input (A) |
| 3 | +Input (A) |
| 4 | - $\mathrm{V}_{\text {s }}$ |
| 5 | +Input (B) |
| 6 | -Input (B) |
| 7 | Output (B) |
| 8 | $+\mathrm{V}_{\text {s }}$ |

## Absolute Maximum Ratings

Supply Voltage
RM4559................................................土22V
RC/RV4559 ......................................... $\pm 18 \mathrm{~V}$
Input Voltage* ............................................. $\pm 15 \mathrm{~V}$
Differential Input Voltage ..............................30V
Output Short Circuit Duration* ............Indefinite
Operating Temperature Range
RM4559
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
RV4559 ................................-25 ${ }^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
RC4559 .................................. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Lead Soldering Temperature
(SO-8; 10 sec ) $\qquad$ $+260^{\circ} \mathrm{C}$
Lead Soldering Temperature
(DIP, TO-99; 60 sec ) $\qquad$ $+300^{\circ} \mathrm{C}$
*For supply voltages less than -15 V , the absolute maximum input voltage is equal to the supply voltage.
**Short circuit may be to ground on one amp only. Rating applies to $+75^{\circ} \mathrm{C}$ ambient temperature.

## Mask Pattern



Die Size: $52 \times 61$ mils Min. Pad Dimensions: $\mathbf{4 \times 4}$ mils

## Thermal Characteristics

|  | 8-Lead <br> Small Outline <br> Plastic SO-8 | 8-Lead <br> Plastic <br> DIP | 8-Lead <br> Ceramic <br> DIP | 8-Lead <br> TO-99 <br> Metal Can |
| :--- | :---: | :---: | :---: | :---: |
| Max. Junction Temp. | $125^{\circ} \mathrm{C}$ | $125^{\circ} \mathrm{C}$ | $175^{\circ} \mathrm{C}$ | $175^{\circ} \mathrm{C}$ |
| Max. $\mathrm{P}_{\mathrm{D}} \mathrm{T}_{\mathrm{A}}<50^{\circ} \mathrm{C}$ | 300 mW | 468 mW | 833 mW | 658 mW |
| Therm. Res $\theta_{\mathrm{Jc}}$ | - | - | $45^{\circ} \mathrm{C} / \mathrm{W}$ | $50^{\circ} \mathrm{C} / \mathrm{W}$ |
| Therm. Res. $\theta_{\mathrm{JA}}$ | $240^{\circ} \mathrm{C} / \mathrm{W}$ | $160^{\circ} \mathrm{C} / \mathrm{W}$ | $150^{\circ} \mathrm{C} / \mathrm{W}$ | $190^{\circ} \mathrm{C} / \mathrm{W}$ |
| ${\text { For } \mathrm{T}_{\mathrm{A}}>50^{\circ} \mathrm{C} \text { Derate at }}^{4.1 \mathrm{~mW} /{ }^{\circ} \mathrm{C}}$ | $6.25 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $8.33 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $5.26 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |  |

## Matching Characteristics

( $\mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise specified)

| Parameter | Conditions | RC4559 <br> Typ | Units |
| :--- | :--- | :---: | :---: |
| Voltage Gain | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega$ | $\pm 1.0$ | dB |
| Input Bias Current |  | $\pm 15$ | nA |
| Input Offset Current |  | $\pm 7.5$ | nA |

Electrical Characteristics $\left(\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}\right.$ and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise specified)

| Parameters | Test Conditions | RM4559 |  |  | RV/RC4559 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltage | $\mathrm{R}_{\mathrm{S}} \leq 10 \mathrm{k} \Omega$ |  | 1.0 | 5.0 |  | 2.0 | 6.0 | mV |
| Input Offest Current |  |  | 5.0 | 100 |  | 5.0 | 100 | nA |
| Input Bias Current |  |  | 40 | 250 |  | 40 | 250 | nA |
| Input Resistance (Differential Mode)' |  | 0.3 | 1.0 |  | 0.3 | 1.0 |  | $\mathrm{M} \Omega$ |
| Large Signal Voltage Gain | $\begin{aligned} & \mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega \\ & \mathrm{~V}_{\text {OUT }}= \pm 10 \mathrm{~V} \end{aligned}$ | 50 | 300 |  | 20 | 300 |  | V/mV |
| Output Voltage Swing | $\mathrm{R}_{\mathrm{L}} \geq 10 \mathrm{k} \Omega$ | $\pm 12$ | $\pm 14$ |  | $\pm 12$ | $\pm 14$ |  | V |
|  | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega$ | $\pm 10$ | $\pm 13$ |  | $\pm 10$ | $\pm 13$ |  | V |
|  | $\mathrm{R}_{\mathrm{L}} \geq 600 \Omega$ | $\pm 9.5$ | $\pm 10$ |  | $\pm 9.5$ | $\pm 10$ |  | V |
| Input Voltage Range |  | $\pm 12$ | $\pm 13$ |  | $\pm 12$ | $\pm 13$ |  | V |
| Common Mode Rejection Ratio | $\mathrm{R}_{\mathrm{S}} \leq 10 \mathrm{k} \Omega$ | 80 | 100 |  | 80 | 100 |  | dB |
| Power Supply Rejection Ratio | $\mathrm{R}_{\mathrm{S}} \leq 10 \mathrm{k} \Omega$ | 82 | 100 |  | 82 | 100 |  | dB |
| Supply Current | $\mathrm{R}_{\mathrm{L}}=\infty$ |  | 3.3 | 5.6 |  | 3.3 | 5.6 | mA |
| Transient Response Rise Time | $\begin{aligned} & \mathrm{V}_{\mathbb{I N}}=20 \mathrm{mV} \\ & \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega \end{aligned}$ |  | 80 |  |  | 80 |  | nS |
| Overshoot | $\mathrm{C}_{\mathrm{L}} \leq 100 \mathrm{pF}$ |  | 35 |  |  | 35 |  | \% |
| Slew Rate |  | 1.5 | 2.0 |  | 1.5 | 2.0 |  | $\mathrm{V} / \mu \mathrm{S}$ |
| Unity Gain Bandwidth |  | 3.0 | 4.0 |  | 3.0 | 4.0 |  | MHz |
| Power Bandwidth | $\mathrm{V}_{0}=20 \mathrm{~V}_{\mathrm{p} \text {-p }}$ | 24 | 32 |  | 24 | 32 |  | kHz |
| Input Noise Voltage | $f=20 \mathrm{~Hz}$ to 20 kHz |  | 1.4 | 2.0 |  | 1.4 | 2.0 | $\mu \mathrm{V}_{\text {RMS }}$ |
| Input Noise Current | $f=20 \mathrm{~Hz}$ to 20 kHz |  | 25 |  |  | 25 |  | pA RMS |
| Channel Separation | $\begin{aligned} & \text { Gain }=100, f=10 \mathrm{kHz} \\ & R_{S}=1 \mathrm{k} \Omega \end{aligned}$ |  | 90 |  |  | 90 |  | dB |
| The following specifications apply for $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ for RM4559; $\mathbf{0}^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$ for RC4559; $-25^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+\mathbf{8 5} 5^{\circ} \mathrm{C}$ for RV4559 |  |  |  |  |  |  |  |  |
| Input Offset Voltage | $\mathrm{R}_{\mathrm{S}} \leq 10 \mathrm{k} \Omega$ |  |  | 6.0 |  |  | 7.5 | mV |
| Input Offset Current |  |  |  | 300 |  |  | 200 | nA |
| Input Bias Current |  |  |  | 500 |  |  | 500 | nA |
| Large Signal Voltage Gain | $\begin{aligned} & \mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega \\ & \mathrm{~V}_{\text {OUT }}= \pm 10 \mathrm{~V} \end{aligned}$ | 25 |  |  | 15 |  |  | $\mathrm{V} / \mathrm{mV}$ |
| Output Voltage Swing | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega$ | $\pm 10$ |  |  | $\pm 10$ |  |  | V |
| Supply Current | $\mathrm{R}_{\mathrm{L}}=\infty$ |  | 4.0 | 6.6 |  | 4.0 | 6.6 | mA |

## Typical Performance Characteristics

Input Bias Current as a Function of Ambient Temperature


Common Mode Range as a Function of Supply Voltage


Open Loop Gain as a Function of Temperature


Input Offset Current as a Function of Ambient Temperature


Open Loop Voltage Gain as a Function of Frequency


Power Consumption as a Function of Ambient Temperature


## Typical Performance Characteristics (Continued)



## Typical Performance Characteristics (Continued)

Input Noise Current as a Function of Frequency


Channel Separation


Output Voltage Swing vs. Frequency


Input Noise Voltage as a Function of Frequency


Total Harmonic Distortion vs. Output Voltage


Distortion vs. Frequency


## Typical Applications

400 Hz Lowpass Butterworth Active Filter


Stereo Tone Control


## Typical Applications (Continued)



Low Frequency Sine Wave Generator With Quadrature Output


## Schematic Diagram



## RC4741 General Purpose Operational Amplifier

## Features

- Unity gain bandwidth - 3.5 MHz (typ)
- High slew rate - $1.6 \mathrm{~V} / \mu \mathrm{S}$ (typ)
- Low noise voltage - $9 \mathrm{nV} / \mathrm{JHz}$ (typ)
- Input offset voltage - 0.5 mV (typ)
- Input bias current - 60 nA (typ)
- Indefinite short circuit protection
- No crossover distortion
- Internal compensation
- Wide power supply range $- \pm 2 \mathrm{~V}$ to $\pm 20 \mathrm{~V}$


## Applications

- Universal active filters
- Audio amplifiers
- Battery powered equipment
- D3 communications filters


## Description

The RC4741 is a monolithic integrated circuit, consisting of four independent operational amplifiers constructed with the planar epitaxial process.

These amplifiers feature ac and dc performance which exceed that of the 741 type amplifiers. Its superior bandwidth, slew rate and
noise characteristics make it an excellent choice for active filter or audio amplifier applications.

A wide range of supply voltages ( $\pm 2 \mathrm{~V}$ to $\pm 20 \mathrm{~V}$ ) can be used to power the RC4741, making it compatible with almost any system including battery powered equipment.

## Connection Information



## Ordering Information

| Part Number | Package | Operating <br> Temperature <br> Range |
| :--- | :---: | :---: |
| RC4741M | M | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RC4741N | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RM4741D | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM4741D/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

Notes:
/883B suffix denotes Mil-Std-883, Level B processing
$\mathrm{N}=14$-lead plastic DIP
$D=14$-lead ceramic DIP
$M=14-l e a d$ small outline
Contact a Raytheon sales office or representative for ordering information on special package/temperature range combinations.
Absolute Maximum RatingsSupply Voltage$\pm 20 \mathrm{~V}$
Differential Input Voltage ..... 30V
Input Voltage* ..... $\pm 15 \mathrm{~V}$
Output Short CircuitDuration**
$\qquad$ Indefinite
Storage TemperatureRange
$\qquad$ $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ Operating Temperature Range
RM4741

$$
-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C}
$$

RC4741 ..... $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Lead Soldering Temperature
(DIP, 60 sec ) ..... $+300^{\circ} \mathrm{C}$
(SO-14, 10 sec ) ..... $+260^{\circ} \mathrm{C}$
*For supply voltages less than $\pm 15 \mathrm{~V}$, the absolute maximum input voltage is equal to the supply voltage. **Shori circuit to ground on one amplifier only.

Mask Pattern


## Thermal Characteristics

|  | 14-Lead <br> Small Outline <br> SOIC | 14-Lead <br> Plastic <br> DIP | 14-Lead <br> Ceramic <br> DIP |
| :--- | :---: | :---: | :---: |
| Max. Junction Temp. | $125^{\circ} \mathrm{C}$ | $125^{\circ} \mathrm{C}$ | $175^{\circ} \mathrm{C}$ |
| Max. $\mathrm{P}_{\mathrm{D}} \mathrm{T}_{\mathrm{A}}<50^{\circ} \mathrm{C}$ | 300 mW | 468 mW | 1042 mW |
| Therm. Res $\theta_{\mathrm{JC}}$ | - | - | $60^{\circ} \mathrm{C} / \mathrm{W}$ |
| Therm. Res. $\theta_{\mathrm{JA}}$ | $200^{\circ} \mathrm{C} / \mathrm{W}$ | $160^{\circ} \mathrm{C} / \mathrm{W}$ | $120^{\circ} \mathrm{C} / \mathrm{W}$ |
| For $\mathrm{T}_{\mathrm{A}}>50^{\circ} \mathrm{C}$ Derate at | $5.0 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $6.25 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $8.38 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |

Electrical Characteristics $\left(\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}\right.$ and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise specified)

| Parameters | Test Conditions | RM4741 |  |  | RC4741 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltage | $\mathrm{R}_{\mathrm{S}} \leq 10 \mathrm{k} \Omega$ |  | 0.5 | 3.0 |  | 1.0 | 5.0 | mV |
| Input Offset Current |  |  | 15 | 30 |  | 30 | 50 | nA |
| Input Bias Current |  |  | 60 | 200 |  | 60 | 300 | nA |
| Input Resistance |  |  | 0.5 |  |  | 0.5 |  | $\mathrm{M} \Omega$ |
| Large Signal Voltage Gain | $\begin{aligned} & \mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega \\ & \mathrm{~V}_{\text {OUT }} \pm 10 \mathrm{~V} \end{aligned}$ | 50 | 100 |  | 25 | 50 |  | V/mV |
| Input Voltage Range |  | $\pm 12$ |  |  | $\pm 12$ |  |  | V |
| Output Resistance |  |  | 300 |  |  | 300 |  | $\Omega$ |
| Output Current | $\mathrm{V}_{\text {OUT }} \pm 10 \mathrm{~V}$ | $\pm 5$ | $\pm 15$ |  | $\pm 5$ | $\pm 15$ |  | mA |
| Common Mode Rejection Ratio | $\begin{aligned} & \mathrm{R}_{\mathrm{S}} \leq 10 \mathrm{k} \Omega \\ & \Delta \mathrm{~V}= \pm 5 \mathrm{~V} \end{aligned}$ | 80 |  |  | 80 |  |  | dB |
| Supply Current (All Amplifiers) |  |  | 4.5 | 5.0 |  | 5.0 | 7.0 | mA |
| Transient Response Rise Time |  |  | 75 |  |  | 75 |  | nS |
| Overshoot |  |  | 25 |  |  | 25 |  | \% |
| Slew Rate |  |  | 1.6 |  |  | 1.6 |  | $\mathrm{V} / \mu \mathrm{S}$ |
| Unity Gain Bandwidth |  |  | 3.5 |  |  | 3.5 |  | MHz |
| Power Bandwidth | $\begin{aligned} & V_{0}=20 \mathrm{Vp}-\mathrm{p} \\ & \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \end{aligned}$ |  | 25 |  |  | 25 |  | kHz |
| Input Noise Voltage Density | $\mathrm{f}=1 \mathrm{kHz}$ |  | 9.0 |  |  | 9.0 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| Channel Separation |  |  | 108 |  |  | 108 |  | dB |

## Electrical Characteristics

(VS $= \pm 15 \mathrm{~V}$ and $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ for RM4741, $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$ for RC4741)

| Parameters |  | RM4741 |  |  | RC4741 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Test Conditions | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltage | $\mathrm{R}_{\mathrm{S}} \leq 10 \mathrm{k} \Omega$ |  | 4.0 | 5.0 |  | 5.0 | 6.5 | mV |
| Input Offset Current |  |  |  | 75 |  |  | 100 | nA |
| Input Bias Current |  |  |  | 325 |  |  | 400 | nA |
| Large Signal Voltage Gain | $\begin{aligned} & \mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega \\ & \mathrm{~V}_{\text {OUT }} \pm 10 \mathrm{~V} \end{aligned}$ | 25 |  |  | 15 |  |  | V/mV |
| Output Voltage Swing | $\mathrm{R}_{\mathrm{L}} \geq 10 \mathrm{k} \Omega$ | $\pm 12$ | $\pm 13.7$ |  | $\pm 12$ | $\pm 13.7$ |  | V |
|  | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega$ | $\pm 10$ | $\pm 12.5$ |  | $\pm 10$ | $\pm 12.5$ |  | V |
| Supply Current (All Amplifiers) |  |  | 10 |  |  | 10 |  | mA |
| Average Input Offset Voltage Drift |  |  | 5.0 |  |  | 5.0 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Common Mode Rejection Ratio | $\begin{aligned} & \mathrm{R}_{\mathrm{S}} \leq 10 \mathrm{k} \Omega \\ & \Delta V \pm 5.0 \mathrm{~V} \end{aligned}$ | 74 |  |  | 74 |  |  | dB |
| Power Supply Rejection Ratio | $\begin{aligned} & \mathrm{R}_{\mathrm{S}} \leq 10 \mathrm{k} \Omega \\ & \Delta \mathrm{~V} \pm 5.0 \mathrm{~V} \end{aligned}$ | 80 |  |  | 80 |  |  | dB |

## Typical Performance Characteristics

Open Loop Frequency Response


Power Supply Rejection Ratio vs. Temperature


## Typical Performance Characteristics (Continued)



Typical Performance Characteristics (Continued)


Input Currents vs. Temperature


Output Voltage Swing vs. Frequency


Common Mode Rejection Ratio vs. Temperature


Maximum Output Voltage Swing vs. Load Resistance


Schematic Diagram (1/4 Shown)


65-00776B

## RC5532/5532A High Performance Dual Low Noise Operational Amplifier

## Features

Small signal bandwidth - 10 MHz
Output drive capability - $600 \Omega, 10 \mathrm{~V}_{\text {RMS }}$

- Input noise voltage - $5 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$
. DC voltage gain - 50,000
AC voltage gain - 2200 at 10 kHz
四 Power bandwidth - 140 kHz
Slew rate - $8 \mathrm{~V} / \mu \mathrm{S}$
Large supply voltage range $- \pm 3 \mathrm{~V}$ to $\pm 20 \mathrm{~V}$


## Description

The 5532 is a high performance, dual low noise operational amplifier. Compared to the standard dual operational amplifiers, such as the 1458, it shows better noise performance, improved output drive capability, and considerably higher small-signal and power bandwidths.

This makes the device especially suitable for application in high quality and professional audio equipment, instrumentation, and control circuits, and telephone channel amplifiers. The op amp is internally compensated for gains equal to one. If very low noise is of prime importance, it is recommended that the 5532A version be used which has guaranteed noise specifications.

## Ordering Information

| Part Number | Package | Operating <br> Temperature <br> Range |
| :--- | :---: | :---: |
| RC5532N | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RC5532AN | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RM5532D | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM5532D/883B* | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM5532AD | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM5532AD/883B* | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM5532T | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM5532T/883B* | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM5532AT | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM5532AT/883B* | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

Notes:
*/883B suffix denotes Mil-Std-883, Level B processing $N=8$-lead plastic DIP
D $=8$ lead ceramic DIP
T $=8$-lead metal can TO-99
Contact a Raytheon sales office or representative for ordering information on special package/temperature range combinations.

## Connection Information



## Mask Pattern



Die Size: $78 \times 104$ mils
Min. Pad Dimensions: $4 \times 4$ mils

Absolute Maximum Ratings
Supply Voltage $\pm 22 \mathrm{~V}$ Input Voltage $\pm$ V Supply Differential Input Voltage.............................0.5V Operating Temperature Range RM5532 .................................................................. $+125^{\circ} \mathrm{C}$
RC5532 $+70^{\circ} \mathrm{C}$
Storage Temperature Range $\qquad$ $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ Lead Soldering Temperature (10 Sec)
$+300^{\circ} \mathrm{C}$

Thermal Characteristics

|  | 8-Lead <br> Plastic DIP | 8-Lead <br> Ceramic DIP | 8-Lead <br> TO-99 Metal Can |
| :--- | :---: | :---: | :---: |
| Max. Junction Temp. | $125^{\circ} \mathrm{C}$ | $175^{\circ} \mathrm{C}$ | $175^{\circ} \mathrm{C}$ |
| Max. $\mathrm{P}_{\mathrm{D}} \mathrm{T}_{\mathrm{A}}<50^{\circ} \mathrm{C}$ | 468 mW | 833 mW | 658 mW |
| Therm. Res $\theta_{\mathrm{Jc}}$ | - | $45^{\circ} \mathrm{C} / \mathrm{W}$ | $50^{\circ} \mathrm{C} / \mathrm{W}$ |
| Therm. Res. $\theta_{\mathrm{JA}}$ | $160^{\circ} \mathrm{C} / \mathrm{W}$ | $150^{\circ} \mathrm{C} / \mathrm{W}$ | $190^{\circ} \mathrm{C} / \mathrm{W}$ |
| For $\mathrm{T}_{\mathrm{A}}>50^{\circ} \mathrm{C}$ Derate at | $6.25 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $8.33 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $5.26 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |

DC Electrical Characteristics $\left(\mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V}\right.$ and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise noted)

| Parameters | Test Conditions | RM5532/5532A |  |  | RC5532/5532A |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltage |  |  | 0.5 | 2.0 |  | 0.5 | 4.0 | mV |
|  | Over Temperature |  |  | 3.0 |  |  | 5.0 | mV |
| Input Offset Current |  |  |  | 100 |  | 10 | 150 | nA |
|  | Over Temperature |  |  | 200 |  |  | 200 | nA |
| Input Bias Current |  |  | 200 | 400 |  | 200 | 800 | nA |
|  | Over Temperature |  |  | 700 |  |  | 1000 | nA |
| Supply Current |  |  | 6.0 | 11 |  | 6.0 | 16 | mA |
|  | Over Temperature |  |  | 13 |  |  | 22 | mA |
| Input Voltage Range |  | $\pm 12$ | $\pm 13$ |  | $\pm 12$ | $\pm 13$ |  | V |
| Common Mode Rejection Ratio |  | 80 | 100 |  | 70 | 100 |  | dB |
| Power Supply Rejection Ratio |  | 86 | 100 |  | 80 | 100 |  | dB |
| Large Signal Voltage Gain | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega, \mathrm{V}_{\mathrm{O}}= \pm 10 \mathrm{~V}$ | 50 |  |  | 25 | 100 |  | $\mathrm{V} / \mathrm{mV}$ |
|  | Over Temperature | 25 |  |  | 15 | 50 |  | $\mathrm{V} / \mathrm{mV}$ |
|  | $\mathrm{R}_{\mathrm{L}} \geq 600 \Omega, \mathrm{~V}_{\mathrm{O}}= \pm 10 \mathrm{~V}$ | 40 |  |  | 15 | 50 |  | V/mV |
|  | Over Temperature | 20 |  |  | 10 |  |  | $\mathrm{V} / \mathrm{mV}$ |
| Output Voltage Swing | $R_{L} \geq 600 \Omega$ | $\pm 12$ | $\pm 13$ |  | $\pm 12$ | $\pm 13$ |  | V |
|  | $\mathrm{R}_{\mathrm{L}}=600 \Omega, \mathrm{~V}_{\mathrm{S}}= \pm 18 \mathrm{~V}$ | $\pm 15$ | $\pm 16$ |  | $\pm 15$ | $\pm 16$ |  | V |
|  | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega$ | $\pm 12$ | $\pm 13$ |  |  |  |  | V |
| Input Resistance (Diff. Mode) |  |  | 300 |  |  | 300 |  | $\mathrm{k} \Omega$ |
| Short Circuit Current |  |  | 38 |  |  | 38 |  | mA |

Notes: 1. Diodes protect the inputs agains over-voltage. Therefore, unless current-limiting resistors are used, large currents will flow if the differential input voltage exceeds 0.6 V . Maximum current should be limited to $\pm 10 \mathrm{~mA}$.
2. For RC5532/RC5532A: $T_{\text {MIN }}=0^{\circ} \mathrm{C}, \mathrm{T}_{\text {MAX }}=+70^{\circ} \mathrm{C}$
3. For RM5532/RM5532A: $T_{\text {MIN }}=-55^{\circ} \mathrm{C}, \mathrm{T}_{\text {MAX }}=+125^{\circ} \mathrm{C}$

Electrical Characteristics $\left(\mathrm{V}_{\mathrm{S}}=+15 \mathrm{~V}\right.$ and $\left.\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\right)$

| Parameters | Test Conditions | RC/RM5532 |  |  | RC/RM5532A |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Input Noise Voltage Density | $\begin{aligned} & \mathrm{f}_{\mathrm{o}}=30 \mathrm{~Hz} \\ & \mathrm{f}_{\mathrm{o}}=1 \mathrm{kHz} \end{aligned}$ |  | $\begin{aligned} & 8.0 \\ & 5.0 \end{aligned}$ |  |  | $\begin{aligned} & 8.0 \\ & 5.0 \end{aligned}$ | $\begin{aligned} & 12 \\ & 6.0 \end{aligned}$ | $\mathrm{nV} / \mathrm{Hz}$ |
| Input Noise Current Density | $\begin{aligned} & \mathrm{f}_{\mathrm{o}}=30 \mathrm{~Hz} \\ & \mathrm{f}_{\mathrm{o}}=1 \mathrm{kHz} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 2.7 \\ & 0.7 \end{aligned}$ |  |  | $\begin{aligned} & 2.7 \\ & 0.7 \end{aligned}$ |  | $\mathrm{pA} / \mathrm{NHz}$ |
| Channel Separation | $\mathrm{f}=1 \mathrm{kHz}, \mathrm{R}_{\mathrm{s}}=5 \mathrm{k} \Omega$ |  | 110 |  |  | 110 |  | dB |

## AC Electrical Characteristics $\left(\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}\right.$ and $\left.\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\right)$

| Parameters | Test Conditions | RC/RM5532/5532A |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |
| Output Resistance | $A_{V}=30 \mathrm{~dB}$ Closed Loop, $\mathrm{f}=10 \mathrm{kHz}, \mathrm{R}_{\mathrm{L}}=600 \Omega$ |  | 0.3 |  | $\Omega$ |
| Overshoot | $\begin{aligned} & \text { Unity Gain, } V_{I N}=100 \mathrm{mV}_{P-P} \\ & C_{L}=100 \mathrm{pF}, R_{L}=600 \Omega \end{aligned}$ |  | 10 |  | \% |
| Gain | $f=10 \mathrm{kHz}$ |  | 2.2 |  | V/mV |
| Gain Bandwidth Product | $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=600 \Omega$ |  | 10 |  | MHz |
| Slew Rate |  |  | 8.0 |  | V/4S |
| Power Bandwidth | $\mathrm{V}_{\text {OUT }}= \pm 10 \mathrm{~V}$ |  | 140 |  | kHz |
|  | $\mathrm{V}_{\text {OUT }}= \pm 14 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=600 \Omega, \mathrm{~V}_{\text {cc }}= \pm 18 \mathrm{~V}$ |  | 100 |  | kHz |

## Test Circuits

Closed Loop Frequency Response


## Voltage Follower



## Typical Performance Characteristics



## Typical Performance Characteristics (Continued)



Schematic Diagram (1/2 Shown for 5532)


## RC5534/5534A High Performance Low Noise Operational Amplifier

## Features

- Small signal bandwidth - 10 MHz
- Output drive capability - $600 \Omega, 10 \mathrm{~V}_{\mathrm{RMS}}$ at $\mathrm{V}_{\mathrm{s}}= \pm 18 \mathrm{~V}$
- Input noise voltage $-4 \mathrm{nV} / \mathrm{JHz}$
- DC voltage gain - 100,000
- AC voltage gain - 6000 at 10 kHz
- Power bandwidth - 200 kHz
- Slew rate - $13 \mathrm{~V} / \mu \mathrm{S}$
- Large supply voltage range $- \pm 3 \mathrm{~V}$ to $\pm 20 \mathrm{~V}$


## Description

The 5534 is a high performance, low noise operational amplifier. Ths amplifier features popular pin-out, superior noise performance, and high output drive capability.

This amplifier also features guaranteed noise performance with substantially higher gainbandwidth product, power bandwidth, and slew rate which far exceeds that of the 741 type
amplifiers. The 5534 is internally compensated for a gain of three or higher and may be externally compensated for optimizing specific performance requirements of various applications such as unity-gain voltage followers, drivers for capacitive loads or fast settling.

The specially designed low noise input transistors allow the 5534 to be used in very low noise signal processing applications such as audio preamplifiers and servo error amplifiers

## Ordering Information

| Part Number | Package | Operating <br> Temperature <br> Range |
| :--- | :---: | :---: |
| RC5534N | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RC5534AN | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RM5534D | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM5534D/883B* | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM5534AD | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM5534AD/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM5534T | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM5534T/883B* | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM5534AT | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM5534AT/883B** | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

Notes:
*/883B suffix denotes Mil-Std-883, Level B processing
$\mathrm{N}=8$-lead plastic DIP
D $=8$ lead ceramic DIP
T $=8$-lead metal can TO-99
Contact a Raytheon sales office or representative for ordering information on special package/temperature range combinations.

## Connection Information

| 8-Lead TO-99 Package <br> (Top View) |
| :---: |
| 8-Lead Dual In-Line Package <br> (Top View) |

## Mask Pattern



Absolute Maximum Ratings
Supply Voltage ...........................................t22V
Differential Input Voltage ............................0.5V
Input Voltage .$\pm \mathrm{V}$ Supply
Storage Temperature Range $\qquad$ $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Operating Temperature Range
RM5534/A $\qquad$ $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
RC5534/A $\qquad$ $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Lead Soldering Temperature ( 60 sec ) $+300^{\circ} \mathrm{C}$
Output Short Circuit Duration* .............. $+300^{\circ} \mathrm{C}$
*Short circuit may be to ground only. Rating applies to $+125^{\circ} \mathrm{C}$ case temperature or $-175^{\circ} \mathrm{C}$ ambient temperature.

Die Size: $83 \times 51$ mils
Min. Pad Dimensions: $4 \times 4$ mils

## Thermal Characteristics

|  | 8-Lead <br> Plastic DIP | 8-Lead <br> Ceramic DIP | 8-Lead <br> TO-99 Metal Can |
| :--- | :---: | :---: | :---: |
| Max. Junction Temp. | $+125^{\circ} \mathrm{C}$ | $+175^{\circ} \mathrm{C}$ | $+175^{\circ} \mathrm{C}$ |
| Max. $\mathrm{P}_{\mathrm{D}} \mathrm{T}_{\mathrm{A}}<50^{\circ} \mathrm{C}$ | 468 mW | 833 mW | 658 mW |
| Therm. Res $\theta_{\mathrm{Jc}}$ | - | $45^{\circ} \mathrm{C} / \mathrm{W}$ | $50^{\circ} \mathrm{C} / \mathrm{W}$ |
| Therm. Res. $\theta_{\mathrm{JA}}$ | $160^{\circ} \mathrm{C} / \mathrm{W}$ | $150^{\circ} \mathrm{C} / \mathrm{W}$ | $190^{\circ} \mathrm{C} / \mathrm{W}$ |
| For $\mathrm{T}_{\mathrm{A}}>50^{\circ} \mathrm{C}$ Derate at | $6.25 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $8.33 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $5.26 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |

Electrical Characteristics $\left(\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}\right.$ and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise noted)

| Parameters | Test Conditions | RM5534/A |  |  | RC5534/A |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltage | $\mathrm{R}_{\mathrm{s}} \leq 1 \mathrm{k} \Omega$ |  | 0.5 | 2.0 |  | 0.5 | 4.0 | mV |
| Input Offset Current |  |  | 10 | 200 |  | 20 | 300 | nA |
| Input Bias Current |  |  | 400 | 800 |  | 500 | 1500 | nA |
| Input Resistance (Diff.Mode) |  | 100 |  |  | 100 |  |  | $\mathrm{k} \Omega$ |
| Large Signal Voltage Gain | $\mathrm{R}_{\mathrm{L}} \geq 600 \Omega, \mathrm{~V}_{\text {OUT }}= \pm 10 \mathrm{~V}$ | 50 | 100 |  | 25 | 100 |  | $\mathrm{V} / \mathrm{mV}$ |
| Output Voltage Swing | $R_{L} \geq 600 \Omega$ | $\pm 12$ | $\pm 13$ |  | $\pm 12$ | $\pm 13$ |  | V |
| Input Voltage Range |  | $\pm 12$ | $\pm 13$ |  | $\pm 12$ | $\pm 13$ |  | V |
| Common Mode Rejection Ratio | $R_{s} \leq 1 \mathrm{k} \Omega$ | 80 | 100 |  | 70 | 100 |  | dB |
| Power Supply Rejection Ratio | $\mathrm{R}_{\mathrm{s}} \leq 1 \mathrm{k} \Omega$ | 86 | 100 |  | 86 | 100 |  | dB |
| Supply Current | $\mathrm{R}_{\mathrm{L}}=\infty$ |  | 4.06 .5 |  |  | 4.0 | 8.0 | mA |
| Transient Response Rise Time | $\begin{aligned} & V_{\text {IN }}=50 \mathrm{mV}, R_{L}=600 \Omega \\ & C_{L}=100 \mathrm{pF}, C_{c}=22 \mathrm{pF} \end{aligned}$ |  | 35 |  |  | 35 |  | nS |
| Overshoot |  |  | 17 |  |  | 17 |  | \% |
| Slew Rate | $\mathrm{C}_{\mathrm{c}}=0$ |  | 13 |  |  | 13 |  | $\mathrm{V} / \mu \mathrm{S}$ |
| Gain Bandwidth Product | $\mathrm{C}_{\mathrm{c}}=22 \mathrm{pF}, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ |  | 10 |  |  | 10 |  | MHz |
| Power Bandwidth | $\mathrm{V}_{0}=20 \mathrm{~V}_{\text {p.p }}, \mathrm{Cc}=0$ |  | 200 |  |  | 200 |  | kHz |
| Input Noise Voltage | $\mathrm{f}=20 \mathrm{~Hz}$ to 20 kHz |  | 1.0 |  |  | 1.0 |  | $\mu \mathrm{V}_{\text {RMS }}$ |
| Input Noise Current | $\mathrm{f}=20 \mathrm{~Hz}$ to 20 kHz |  | 25 |  |  | 25 |  | PA $\mathrm{RMS}^{\text {R }}$ |
| Supply Current | $\mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=\infty$ |  | 9.0 |  |  | 14 |  | mA |
| Channel Separation | $f=1 \mathrm{kHz}, \mathrm{R}_{\mathrm{s}}=5 \mathrm{k} \Omega$ |  | 110 |  |  | 110 |  | dB |
|  |  |  | 5534A |  |  | 5534 |  |  |
| Input Noise Voltage Density | $\mathrm{f}_{0}=30 \mathrm{~Hz}$ |  | 5.5 | 7.0 |  | 7.0 |  | $\frac{n V}{}$ |
|  | $\mathrm{f}_{\mathrm{o}}=1 \mathrm{kHz}$ |  | 3.5 | 4.5 |  | 4.0 |  | $\begin{aligned} & \overline{\sqrt{H z}} \\ & \frac{\mathrm{pA}}{\sqrt{\mathrm{~Hz}}} \end{aligned}$ |
| Input Noise Current Density | $\mathrm{f}_{\mathrm{o}}=30 \mathrm{~Hz}$ |  | 1.5 |  |  | 2.5 |  |  |
|  | $\mathrm{f}_{\mathrm{o}}=1 \mathrm{kHz}$ |  | 0.4 |  |  | 0.6 |  |  |
| Broadband Noise Figure | $\begin{aligned} & f=10 \mathrm{~Hz}-20 \mathrm{kHz}, \\ & R_{\mathrm{s}}=5 \mathrm{k} \Omega \end{aligned}$ |  | 0.9 |  |  |  |  | dB |
| The following specifications apply for $-55^{\circ} \mathrm{C} \leq T_{A} \leq+125^{\circ} \mathrm{C}$ for RM ; $0^{\circ} \mathrm{C} \leq+70^{\circ} \mathrm{C}$ for $\mathrm{RC}, \mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V}$ |  |  |  |  |  |  |  |  |
|  |  | RM5534/A |  |  | RC5534/A |  |  |  |
| Input Offset Voltage | $\mathrm{R}_{\mathrm{s}} \leq 1 \mathrm{k} \Omega$ |  | 3.0 |  |  | 5.0 |  | mV |
| Input Offset Current |  |  | 500 |  |  | 400 |  | nA |
| Input Bias Current |  |  | 1500 |  |  | 2000 |  | nA |
| Large Signal Voltage Gain | $\mathrm{R}_{\mathrm{L}} \geq 600 \Omega, \mathrm{~V}_{\text {OUT }}= \pm 10 \mathrm{~V}$ | 25 |  |  | 15 |  |  | $\mathrm{V} / \mathrm{mV}$ |
| Output Voltage Swing | $R_{L} \geq 600 \Omega$ | $\pm 10$ |  |  | $\pm 10$ |  |  | V |

## Typical Performance Characteristics



Common Mode Range as a Function of Supply Voltage


Open Loop Gain vs. Temperature


Slew Rate vs. Compensation Capacitor



## Typical Performance Characteristics (Continued)



## Typical Performance Characteristics (Continued)



Closed Loop Frequency Response


Total Harmonic Distortion
vs. Output Voltage


Input Noise Current as a Function of Frequency


Test Circuit


65-01772A

## Offset Voltage Adjust Circuit



## Schematic Diagram



## LF155/156/157 JFET-Input Operational Amplifiers

## Features

## All Devices

- Low input offset voltage - 0.3 mV
- High common mode rejection ratio 100 dB
- Low input bias current - 30 pA
- Low input noise current $-0.01 \mathrm{pA} / \sqrt{\mathrm{Hz}}$
- Low input offset voltage drift - $3.0 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$

LF155 Only

- Low supply current - 2.5 mA

LF156 Only
. High slew rate - $13 \mathrm{~V} / \mu \mathrm{S}$
Wide gain bandwidth - 8 MHz

- Fast settling time to $0.01 \%-4 \mu \mathrm{~S}$

LF 157 Only

- High slew rate - $60 \mathrm{~V} / \mu \mathrm{S}$
- Wide bandwidth decompensated ( $\mathrm{A}_{\mathrm{vCL}}=$ 5 min ) - 28 MHz
■ Fast settling time $-4 \mu \mathrm{~S}$


## Description

The LF156 series of JFET-input operational amplifiers feature low input bias currents and high slew rate. They are direct replacements for the industry standard LF155/156/157 types (except that pin 8 is used for internal postpackage $\mathrm{V}_{\text {Os }}$ trimming, so pin 8 cannot be used for PC board trace routing). Only military temperature range devices are available.

The LF155 is a general-purpose device having lower internal power dissipation than the other two versions, and a slew rate of $5 \mathrm{~V} / \mu \mathrm{S}$.

The LF156 has higher internal stage currents than the LF155, giving it a slew rate of $12 \mathrm{~V} / \mu \mathrm{S}$. The LF156, like the LF155, is compensated for ac stability in unity-gain applications.
The LF157 decompensated version is the fastest member of the series, with a $45 \mathrm{~V} / \mu \mathrm{S}$ slew rate. The LF157 requires a minimum closed-loop gain configuration of +5 for ac stability.

Two accuracy grades are offered for each version; the " $A$ " versions have tighter $V_{O S}, I_{B}$, and $\mathrm{I}_{\mathrm{os}}$ specifications. All types are offered in hermetic DIP, TO-99 can, and LCC packages, and can be ordered with Mil-Std-883, Level B processing.

## Connection Information



| Pin | Function |
| :---: | :--- |
| 1 | Bal |
| 2 | $-\ln$ |
| 3 | $+\ln$ |
| 4 | $-\mathrm{V}_{\mathrm{s}}$ |
| 5 | Bal |
| 6 | $\mathrm{Out}^{2}$ |
| 7 | $+\mathrm{V}_{\mathrm{s}}$ |
| 8 | Int. Trim* $^{*}$ |



| Pin | Function | Pin | Function |
| :---: | :--- | :---: | :--- |
| 1 | NC | 11 | NC |
| 2 | Bal | 12 | Bal |
| 3 | NC | 13 | NC |
| 4 | NC | 14 | NC |
| 5 | $-\ln$ | 15 | Out |
| 6 | NC | 16 | NC |
| 7 | + ln | 17 | + V $_{\text {s }}$ |
| 8 | NC | 18 | NC |
| 9 | NC | 19 | NC |
| 10 | $-V_{\text {S }}$ | 20 | Int. Trim* |

*This pin has no user function, but is connected to an internal trim network.

## Ordering Information

| Part Number | Package | Operating <br> Temperature <br> Range |
| :--- | :---: | :---: |
| LF155AD | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| LF156AD | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| LF157AD | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| LF155D | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| LF156D | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| LF157D | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| LF155AT | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| LF156AT | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| LF157AT | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| LF155AL | L | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| LF156AL | L | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| LF157AL | L | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

Notes:
Add /883B suffix to basic part number to specify Mil-Std883, Level B processing.
$L=20$-pad leadless chip carrier
D $=8$ lead ceramic DIP
$\mathrm{T}=8$-lead metal can (TO-99)
Contact a Raytheon sales office or representative for ordering information on special package/temperature range combinations.
Absolute Maximum Ratings
Supply Voltage $\pm 22 \mathrm{~V}$
Differential Input Voltage Range ..... $\pm 40 \mathrm{~V}$
Input Voltage Range* ..... $\pm 20 \mathrm{~V}$
Output Short Circuit Continuous
Operating TemperatureRange
$\qquad$ $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Storage Temperature Range ..... $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Lead Soldering Temperature ( 60 sec ) ..... $+300^{\circ} \mathrm{C}$
*For supply voltages less than $\pm 20 \mathrm{~V}$, the absolute maximum input voltage is equal to the supply voltage.

Mask Pattern


## Thermal Characteristics

|  | 8-Lead <br> TO-99 <br> Metal Can | 8-Lead <br> Ceramic <br> DIP | 20-Lead <br> LCC <br> Package |
| :--- | :---: | :---: | :---: |
| Max. Junction Temp. | $175^{\circ} \mathrm{C}$ | $175^{\circ} \mathrm{C}$ | $175^{\circ} \mathrm{C}$ |
| Max. $\mathrm{P}_{\mathrm{D}} \mathrm{T}_{\mathrm{A}}<50^{\circ} \mathrm{C}$ | 658 mW | 833 mW | 925 mW |
| Therm. Res $\theta_{\mathrm{Jc}}$ | $50^{\circ} \mathrm{C} / \mathrm{W}$ | $45^{\circ} \mathrm{C} / \mathrm{W}$ | $37^{\circ} \mathrm{C} / \mathrm{W}$ |
| Therm. Res. $\theta_{\mathrm{JA}}$ | $190^{\circ} \mathrm{C} / \mathrm{W}$ | $150^{\circ} \mathrm{C} / \mathrm{W}$ | $105^{\circ} \mathrm{C} / \mathrm{W}$ |
| ${\text { For } \mathrm{T}_{\mathrm{A}}>50^{\circ} \mathrm{C} \text { Derate at }}^{5.26 \mathrm{~mW} /{ }^{\circ} \mathrm{C}}$ | $8.33 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $7.0 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |  |

Electrical Characteristics ( $\pm 15 \mathrm{~V} \leq \mathrm{V}_{\mathrm{S}} \leq \pm 20 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted)

| Parameters | Test Conditions | LF155A/ 156A/157A | LF155/ $156 / 157$ | Units |
| :---: | :---: | :---: | :---: | :---: |
|  |  | Min Typ Max | Min Typ Max |  |
| Input Offset Voltage | $\mathrm{R}_{\mathrm{s}}=50 \Omega, \mathrm{~V}_{\mathrm{cm}}=0 \mathrm{~V}$ | $0.3 \quad 2.0$ | 0.45 .0 | mV |
| $\mathrm{V}_{\text {os }}$ Adjustment Range |  | 8.0 | 8.0 | mV |
| Input Offset Current | $\mathrm{V}_{C M}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{J}}=+25^{\circ} \mathrm{C}$ | $3 \quad 10$ | 620 | pA |
| Input Bias Current | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{J}}=+25^{\circ} \mathrm{C}$ | 3050 | 30100 | pA |
| Input Resistance |  | $10^{12}$ | $10^{12}$ | $\Omega$ |
| Large-Signal Voltage Gain | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega, \\ & \mathrm{~V}_{\mathrm{O}}= \pm 10 \mathrm{~V} \end{aligned}$ | 50200 | 50200 | $\mathrm{V} / \mathrm{mV}$ |
| Output Voltage Swing | $\begin{aligned} & R_{\mathrm{L}}=10 \mathrm{k} \Omega, \mathrm{~V}_{\mathrm{S}}= \pm 15 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega, \mathrm{~V}_{\mathrm{S}}= \pm 15 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \pm 12 \pm 13.5 \\ & \pm 10 \pm 13.2 \end{aligned}$ | $\begin{aligned} & \pm 12 \pm 13.5 \\ & \pm 10 \pm 13.2 \end{aligned}$ | $\begin{aligned} & \hline \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| Supply Current | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V} \\ & \mathrm{LF} 155 \end{aligned}$ <br> LF156/157 | $\begin{array}{ll} 3.0 & 4.0 \\ 4.0 & 7.0 \end{array}$ | $\begin{array}{ll} 3.0 & 4.0 \\ 4.0 & 7.0 \end{array}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| Slew Rate | $\begin{aligned} & A_{\mathrm{vcL}}=+1, \mathrm{~V}_{\mathrm{s}}= \pm 15 \mathrm{~V}, \text { LF155 } \\ & A_{\mathrm{vcL}}=+1, \mathrm{~V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \text { LF156 } \\ & \mathrm{A}_{\mathrm{vcL}}=+5, \mathrm{~V}_{\mathrm{s}}= \pm 15 \mathrm{~V}, \mathrm{LF} 157 \end{aligned}$ | 3.06 .0 $10 \quad 13$ $40 \quad 60$ |  | $\begin{aligned} & \mathrm{V} / \mu \mathrm{S} \\ & \mathrm{~V} / \mu \mathrm{S} \\ & \mathrm{~V} / \mu \mathrm{S} \end{aligned}$ |
| Gain Bandwidth Product | $\begin{aligned} & A_{\text {vcL }}=+1, V_{s}= \pm 15 \mathrm{~V}, \text { LF155 } \\ & A_{v c l}=+1, V_{s}= \pm 15 \mathrm{~V}, \text { LF156 } \\ & A_{v C L}=+5, V_{s}= \pm 15 \mathrm{~V}, \text { LF157 } \end{aligned}$ | $\begin{aligned} & 6.0 \\ & 8.0 \\ & 30 \end{aligned}$ | $\begin{aligned} & 5.7 \\ & 7.6 \\ & 28 \end{aligned}$ | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{MHz} \\ & \mathrm{MHz} \end{aligned}$ |
| Settling Time | $\begin{aligned} & \text { To 0.01\%, LF155 } \\ & \text { To 0.01\%, LF156 } \\ & \text { To } 0.01 \% \text {, LF157 } \end{aligned}$ | $\begin{aligned} & 4.5 \\ & 3.8 \\ & 3.8 \end{aligned}$ | $\begin{aligned} & 4.5 \\ & 3.8 \\ & 3.8 \end{aligned}$ | $\begin{aligned} & \mu \mathrm{S} \\ & \mu \mathrm{~S} \\ & \mu \mathrm{~S} \end{aligned}$ |
| Input Voltage Range | $\mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V}$ | $\begin{array}{r}  \pm 10.5+15.1 \\ -12.0 \end{array}$ | $\begin{array}{r}  \pm 10.5+15.1 \\ -12.0 \end{array}$ | $\checkmark$ |
| Common Mode Rejection Ratio | $\mathrm{V}_{\mathrm{CM}}= \pm 10.5$ | 85100 | $85 \quad 100$ | dB |
| Power Supply Rejection Ratio | $\mathrm{V}_{\mathrm{S}}= \pm 10 \mathrm{~V}$ to $\pm 20 \mathrm{~V}$ | 85100 | 85100 | dB |
| Input Noise Voltage Density | $\begin{aligned} & \mathrm{R}_{\mathrm{S}}=100 \Omega, \mathrm{~V}_{\mathrm{S}}= \pm 15 \mathrm{~V} \\ & \mathrm{~F}_{\mathrm{o}}=100 \mathrm{~Hz}, \mathrm{LF} 155 \\ & \mathrm{~F}_{\mathrm{O}}=1000 \mathrm{~Hz} \end{aligned}$ | $\begin{aligned} & 25 \\ & 20 \end{aligned}$ | $\begin{aligned} & 25 \\ & 20 \end{aligned}$ | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ <br> $n \mathrm{~V} / \sqrt{\mathrm{Hz}}$ |
|  | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V} \\ & \mathrm{~F}_{\mathrm{O}}=100 \mathrm{~Hz}, \text { LF } 156 / 157 \\ & \mathrm{~F}_{\mathrm{O}}=1000 \mathrm{~Hz} \end{aligned}$ | $\begin{aligned} & 15 \\ & 12 \\ & \hline \end{aligned}$ | $\begin{aligned} & 15 \\ & 12 \\ & \hline \end{aligned}$ | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ <br> $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| Input Noise Current Density | $\begin{aligned} & \mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V} \\ & \mathrm{~F}_{\mathrm{O}}=100 \mathrm{~Hz} \\ & \mathrm{~F}_{\mathrm{O}}=1000 \mathrm{~Hz} \end{aligned}$ | $\begin{aligned} & 0.01 \\ & 0.01 \end{aligned}$ | $\begin{aligned} & 0.01 \\ & 0.01 \end{aligned}$ | $\mathrm{pA} \sqrt{\mathrm{Hz}}$ $\mathrm{pA} \sqrt{\mathrm{Hz}}$ |
| Input Capacitance |  | 3 | 3 | pF |

Electrical Characteristics $\left( \pm 15 \mathrm{~V} \leq \mathrm{V}_{\mathrm{S}} \leq \pm 20 \mathrm{~V},-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}\right.$, unless otherwise noted)




Note: For potentiometers with a temperature coeficient < $100 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$, the added TCV ${ }_{\text {OS }}$ with nulling is $\approx 0.5 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C} / \mathrm{mV}$ of adjustment

Input Offset Voltage Nulling

## Applications Information

## Input Voltage Considerations

The LF155/156/157 JFET input stages can accommodate large input differential voltages without external clamping as long as neither input exceeds the negative power supply. An input voltage which is more negative than $-\mathrm{V}_{\mathrm{s}}$ can result in a destroyed unit.

If both inputs exceed the negative common mode voltage limit, the amplifier will be forced to a high positive output. If only one input exceeds the negative common mode voltage limit, a phase reversal takes place forcing the output to the corresponding high or low state. In either of the above conditions, normal operation will return when both inputs are returned to within the specified common mode voltage range.

Exceeding the positive common mode limit on a single input will not change the phase of the output. However, if both inputs exceed the limit, the output of the amplifier will be forced to a high state.


Burn-In Circuit

## Dynamic Operation Considerations

As with most amplifiers, care should be taken with lead dress, component placement, and supply decoupling in order to ensure stability. For example, resistors from the output to an input should be placed with the body close to the input. This minimizes "pick-up" and increases the frequency of the feedback pole by minimizing the capacitance from input to ground.

A feedback pole is created when the feedback around any amplifier is resistive. The parallel resistance and capacitance from the input of the device to ac ground sets the frequency of the pole. In many instances, the frequency of this pole is much greater than the expected 3 dB frequency of the closed-loop gain. Consequently, the pole has negligible effect on stability margin. However, if the feedback pole is less than approximately six times the expected 3 dB frequency, a lead capacitor should be placed from the output to the inverting input of the op amp. The capacitor value should be such that the RC time constant of the capacitor and feedback resistor is greater than, or equal to, the original feedback-pole time constant.


## LM101A/ LH2101A General Purpose Operational Amplifier

## Features

- Offset voltage 3.0 mV maximum over temperature
- Input current 100 nA maximum over temperature
- Offset current 20 nA maximum over temperature
- Offsets guaranteed over entire common mode range and supply voltage range
. Frequency compensated 30 pF
- Supply voltage $\pm 5.0 \mathrm{~V}$ to $\pm 20 \mathrm{~V}$


## Description

The LM101A/LH2101A is a general purpose high performance operational amplifiers fabricated monolithically on a silicon chip by an advanced epitaxial process. The LH2101A
consists of two LM101A ICs in one 16 -lead DIP. The units may be fully compensated with the addition of a 30 pF capacitor stabilizing the circuit for all feedback configurations including capacitive loads.

The device may be operated as a comparator with a differential input as high as $\pm 30 \mathrm{~V}$. Used as a comparator the output can be clamped at any desired level to make it compatible with logic circuits.
The LM101A and LH2101A operate over the full military temperature range from $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$.

## Ordering Information

| Part Number | Package | Operating <br> Temperature <br> Range |
| :--- | :---: | :---: |
| LM101AD | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| LM101AD/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| LM101AT | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| LM101AT/883B | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| LH2101D | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| LH2101D/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

Notes:
/883B suffix denotes Mil-Std-883, Level B processing
D $=8$-lead ceramic DIP (LM101 types)
D = 16-lead ceramic DIP (LH2101 types)
T $=8$-lead metal can TO-99
Contact a Raytheon sales office or representative for ordering information on special package/temperature range combinations.

## Connection Information

Absolute Maximum RatingsSupply Voltage$\pm 22 \mathrm{~V}$
Differential Input Voltage ..... 30V
Input Voltage* ..... $\pm 15 \mathrm{~V}$
Output Short-Circuit Duration** ..... Indefinite
Storage TemperatureRange$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$Operating Temperature RangeLM101A, LH2101A
$\qquad$ $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ Lead Soldering Temperature( 60 sec )$+300^{\circ} \mathrm{C}$
*For supply voltages less than $\pm 15 \mathrm{~V}$, the absolute maximum input voltage is equal to the supply voltage.

## Mask Pattern



Pin numbers are for 8 -lead devices
Die Size: $55 \times 55$ mils Min. Pad Dimensions: $4 \times 4$ mils

Thermal Characteristics

|  | 8-Lead Ceramic DIP | $\begin{gathered} \hline \text { 8-Lead } \\ \text { TO-99 } \\ \text { Metal Can } \\ \hline \end{gathered}$ | 16-Lead Ceramic DIP |
| :---: | :---: | :---: | :---: |
| Max. Junction Temp. | $+175^{\circ} \mathrm{C}$ | $+175^{\circ} \mathrm{C}$ | $+175^{\circ} \mathrm{C}$ |
| Max. $\mathrm{P}_{\mathrm{D}} \mathrm{T}_{\mathrm{A}}<50^{\circ} \mathrm{C}$ | 833 mW | 658 mW | 1042 mW |
| Therm. Res $\theta_{\mathrm{Jc}}$ | $45^{\circ} \mathrm{C} / \mathrm{W}$ | $50^{\circ} \mathrm{C} / \mathrm{W}$ | $60^{\circ} \mathrm{C} / \mathrm{W}$ |
| Therm. Res. $\theta_{\mathrm{JA}}$ | $150^{\circ} \mathrm{C} / \mathrm{W}$ | $190^{\circ} \mathrm{C} / \mathrm{W}$ | $120^{\circ} \mathrm{C} / \mathrm{W}$ |
| For $T_{A}>50^{\circ} \mathrm{C}$ Derate at | $8.33 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $5.26 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $8.33 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |

## Electrical Characteristics

( $\mathrm{C}=30 \mathrm{pF} ; \pm 5.0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{s}} \leq \pm 20 \mathrm{~V} ;-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ unless otherwise specified)

| Parameters | Test Conditions | LM101A/LH2101A |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |
| Input Offset Voltage | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{R}_{\mathrm{S}} \leq 50 \mathrm{k} \Omega$ |  | 0.7 | 2.0 | mV |
| Input Offset Current | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  | 1.5 | 10 | nA |
| Input Bias Current | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  | 30 | 75 | nA |
| Input Resistance | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | 1.5 | 4.0 |  | $\mathrm{M} \Omega$ |
| Supply Current | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ (Note 2) |  | 1.8 | 3.0 | mA |
| Large Signal Voltage Gain | $\begin{aligned} & T_{A}=+25^{\circ} \mathrm{C}, \mathrm{~V}_{\mathrm{S}}= \pm 15 \mathrm{~V} \\ & \mathrm{~V}_{\text {OUT }}= \pm 10 \mathrm{~V}, \mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega \end{aligned}$ | 50 | 160 |  | $\mathrm{V} / \mathrm{mV}$ |
| Input Offset Voltage | $\mathrm{R}_{\mathrm{s}} \leq 50 \mathrm{k} \Omega$ |  |  | 3.0 | mV |
| Average Input Offset Voltage Drift |  |  | 3.0 | 15 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Input Offset Current |  |  |  | 20 | nA |
| Average Input Offset Current Drift | $+25^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ |  | 0.01 | 0.1 | $n A^{\prime}{ }^{\circ} \mathrm{C}$ |
|  | $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+25^{\circ} \mathrm{C}$ |  | 0.02 | 0.2 |  |
| Input Bias Current |  |  |  | 100 | nA |
| Supply Current | $\mathrm{T}_{\mathrm{A}}=+125^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 20 \mathrm{~V}$ |  | 1.2 | 2.5 | mA |
| Large SignalVoltage Gain | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V} \\ & \mathrm{~V}_{\text {OUT }}= \pm 10 \mathrm{~V}, \mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega \end{aligned}$ | 25 |  |  | $\mathrm{V} / \mathrm{mV}$ |
| Output Voltage Swing | $\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ | $\pm 12$ | $\pm 14$ |  | V |
|  | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega$ | $\pm 10$ | $\pm 13$ |  |  |
| Input Voltage Range | $\mathrm{V}_{\mathrm{s}}= \pm 20 \mathrm{~V}$ | $\pm 15$ |  |  | V |
| Common Mode Rejection Ratio | $\mathrm{R}_{\mathrm{s}} \leq 50 \mathrm{k} \Omega$ | 80 | 96 |  | dB |
| Power Supply Rejection Ratio | $\mathrm{R}_{\mathrm{s}} \leq 50 \mathrm{k} \Omega$ | 80 | 96 |  | dB |

## Typical Performance Characteristics

Supply Current


Input Bias Current


Input Current


## Voltage Gain



## Current Limiting



Maximum Power Dissipation


Typical Performance Characteristics (Continued)


Voltage Follower Pulse Response


## Typical Applications

## Inverting Amplifier With Balancing Circuit


$\dagger$ May be zero or equal to parallel combination of R1 and R2 for minimum offset.

$$
65-00602 \mathrm{~A}
$$

## Low Drift Sample and Hold



Voltage Comparator for Driving DTL or TTL Integrated Circuits


## Voltage Comparator for Driving RTL Logic

 or High Current Driver

## Schematic Diagram



## LM124/324 Single-Supply Quad Operational Amplifiers

## Features

- Large dc voltage gain - 100 dB
- Compatible with all forms of logic
- Temperature compensated
- Wide bandwidth at unity gain frequency 1 MHz
- Large output voltage swing - OV to $+\mathrm{V}_{\mathrm{s}}$ -1.5V
- Input common mode voltage range includes ground


## Description

Each of the devices in this series consists of four independent high-gain operational amplifiers that are designed for single-supply operation. Operation from split power supplies is also possible and the low power supply drain is independent of the magnitude of the power supply voltage.
Used with a dual supply, the circuit will operate over a wide range of supply voltages. However, a large amount of crossover distortion may occur with loads to ground. An external
current-sinking resistor to $-\mathrm{V}_{\mathrm{s}}$ will reduce crossover distortion. There is no crossover distortion problem in single-supply operation if the load is direct-coupled to ground.

## Connection Information



## Ordering Information

| Part Number | Package | Operating <br> Temperature <br> Range |
| :--- | :---: | :---: |
| LM324M | M | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| LM324N | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| LM124D | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| LM124D/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

Notes:
*/883B suffix denotes Mil-Std-883, Level B processing $N=14$-lead plastic DIP
$D=14$-lead ceramic DIP
$M=14$-lead plastic SOIC
Contact a Raytheon sales office or representative for ordering information on special package/temperature range combinations.

## Absolute Maximum Ratings

Supply Voltage, $+\mathrm{V}_{\mathrm{s}}$ +32 V or $\pm 16 \mathrm{~V}$
Differential Input Voltage .32V
Input Voltage $\qquad$ $-0.3 V$ to +32 V
Output Short Circuit to Ground ${ }^{(1)}$
(One Amplifier) $+\mathrm{V}_{\mathrm{s}} \leq 15 \mathrm{~V}$ and
$T_{A}=+25^{\circ} \mathrm{C}$ $\qquad$ Continuous
Input Current ( $\left.\mathrm{V}_{\text {IN }}<-0.3 \mathrm{~V}\right)^{(2)}$ 50 mA
Operating Temperature Range LM124 $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ LM324
$\qquad$ $.0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$

## Mask Pattern



Die Size: $78 \times 80$ mils
Min. Pad Dimensions: $4 \times 4$ mils

See Notes on next page.

## Thermal Characteristics

|  | 14-Lead <br> Small Outline <br> SOIC | 14-Lead <br> Plastic <br> DIP | 14-Lead <br> Ceramic <br> DIP |
| :--- | :---: | :---: | :---: |
| Max. Junction Temp. | $125^{\circ} \mathrm{C}$ | $125^{\circ} \mathrm{C}$ | $175^{\circ} \mathrm{C}$ |
| Max. $\mathrm{P}_{\mathrm{D}} \mathrm{T}_{\mathrm{A}}<50^{\circ} \mathrm{C}$ | 300 mW | 468 mW | 1042 mW |
| Therm. Res $\theta_{\mathrm{JC}}$ | - | - | $60^{\circ} \mathrm{C} / \mathrm{W}$ |
| Therm. Res. $\theta_{\mathrm{JA}}$ | $200^{\circ} \mathrm{C} / \mathrm{W}$ | $160^{\circ} \mathrm{C} / \mathrm{W}$ | $120^{\circ} \mathrm{C} / \mathrm{W}$ |
| For $\mathrm{T}_{\mathrm{A}}>50^{\circ} \mathrm{C}$ Derate at | $5.0 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $6.25 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $8.38 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |

Electrical Characteristics $\left(+\mathrm{V}_{\mathrm{s}}=+5.0 \mathrm{~V}^{(3)}\right)$

| Parameters | Test Conditions | LM124 |  |  | LM324 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltage ${ }^{4}$ | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  | $\pm 2.0$ | $\pm 5.0$ |  | $\pm 2.0$ | $\pm 7.0$ | mV |
| Input Bias Current ${ }^{5}$ | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  | 45 | 150 |  | 45 | 250 | nA |
| Input Offset Current | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  | $\pm 3.0$ | $\pm 30$ |  | $\pm 5.0$ | $\pm 50$ | nA |
| Input Voltage Range ${ }^{6}$ | $+\mathrm{V}_{\mathrm{S}}=+30 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | 0 | $\begin{aligned} & +V_{S} \\ & -1.5 \end{aligned}$ | 0 |  | $\begin{aligned} & +V_{s} \\ & -1.5 \end{aligned}$ |  | V |
| Supply Current | $\mathrm{R}_{\mathrm{L}}=\infty,+\mathrm{V}_{\mathrm{S}}=30 \mathrm{~V}$ |  | 1.5 | 3.0 |  | 1.5 | 3.0 | mA |
|  | $\mathrm{R}_{\mathrm{L}}=\infty$ on all op amps |  | 0.7 | 1.2 |  | 0.7 | 1.2 | mA |
| Large Signal Voltage Gain | $+V_{s}=15 \mathrm{~V}$ <br> (for large $\mathrm{V}_{\mathrm{o}}$ swing) $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | 50 | 100 |  | 25 | 100 |  | $\mathrm{V} / \mathrm{mV}$ |
| Output Voltage Swing | $R_{L}=2 \mathrm{k} \Omega, \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | 0 |  | $\begin{aligned} & +V_{S} \\ & -1.5 \end{aligned}$ | 0 |  | $\begin{aligned} & +V_{\mathrm{s}} \\ & -1.5 \end{aligned}$ | V |
| Common Mode Rejection Ratio | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | 70 | 85 |  | 65 | 70 |  | dB |
| Power Supply Rejection Ratio | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | 65 | 100 |  | 65 | 100 |  | dB |
| Channel Separation ${ }^{7}$ | $\begin{aligned} & f=1 \mathrm{kHz} \text { to } 20 \mathrm{kHz} \\ & T_{\mathrm{A}}=+25^{\circ} \mathrm{C} \\ & \text { (input referred) } \end{aligned}$ |  | -120 |  |  | -120 |  | dB |
| Output Current Source | $\begin{aligned} & V_{I N+}=1 \mathrm{~V}, \mathrm{~V}_{I \mathrm{~N}-}=0 \mathrm{~V}, \\ & +\mathrm{V}_{\mathrm{S}}=15 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \end{aligned}$ | 20 | 40 |  | 20 | 40 |  | mA |
| Sink | $\begin{aligned} & V_{I N-}=1 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}_{+}}=0 \mathrm{~V}, \\ & +\mathrm{V}_{\mathrm{S}}=15 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \end{aligned}$ | 10 | 20 |  | 10 | 20 |  | mA |
|  | $\begin{aligned} & V_{I N-}=1 \mathrm{~V}, \mathrm{~V}_{1 \mathrm{~N}_{+}}=0 \mathrm{~V} \\ & T_{A}=+25^{\circ} \mathrm{C}, \mathrm{~V}_{\mathrm{O}}=200 \mathrm{mV} \end{aligned}$ | 12 | 50 |  | 12 | 50 |  | $\mu \mathrm{A}$ |

## Notes:

1. Short circuits from the output to $+V_{s}$ can cause excessive heating and eventual destruction. The maximum output current is approximately 40 mA independent of the magnitude of $+\mathrm{V}_{\mathrm{s}}$. At values of supply voltage in excess of $+\mathrm{V}_{\mathrm{s}}$, continuous short circuits can exceed the power dissipation ratings and cause eventual destruction. Destructive dissipation can result from simultaneous shorts on all amplifiers.
2. This input current will only exist when the voltage at any of the input leads is driven negative. It is due to the collector-base junction of the input PNP transistors becoming forward biased and thereby acting as input diode clamps. In addition to this diode action, there is also lateral NPN parasitic transistor action on the IC chip. This transistor action can cause the output voltages of the op amps to go to the $+V_{s}$ voltage level (or to ground for a large overdrive) for the time duration that an input is driven negative. This is not destructive and normal output states will re-establish when the input voltage again returns to a value greater than -0.3 V .
3. These specifications apply for $+\mathrm{V}_{\mathrm{S}}=+5 \mathrm{~V}$ and $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$, unless otherwise stated. Specifications are limited to $-25^{\circ} \mathrm{C} \leq \mathrm{T}_{A} \leq+85^{\circ} \mathrm{C}$; the LM324 temperature specifications are limited to $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$.
4. $\mathrm{V}_{0} \cong 1.4 \mathrm{~V}, \mathrm{R}_{\mathrm{s}}=0 \Omega$ with $+\mathrm{V}_{\mathrm{s}}$ from 5 V to 30 V ; and over the full common mode range ( 0 V to $+\mathrm{V}_{\mathrm{s}}-1.5 \mathrm{~V}$ ).
5. The direction of the input current is out of the IC due to the PNP input stage. This current is essentially constant, independent of the state of the output so no loading change exists on the input lines.
6. The input common mode voltage or either input signal voltage should not be allowed to go negative by more than 0.3 V . The upper end of the common mode voltage range is $+V_{S}-1.5 \mathrm{~V}$, but either or both inputs can go to +32 V without damage.
7. Due to proximity of external components, ensure that coupling is not originating via stray capacitance between these external parts. This typically can be detected as this type of capacitive increases at higher frequencies.

Electrical Characteristics $\left(+\mathrm{V}_{\mathrm{s}}=+5.0 \mathrm{~V}^{(3)}\right)$

| Parameters | Test Conditions | LM124 |  |  | LM324 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Short Circuit Current ${ }^{1}$ | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  | 40 | 60 |  | 40 | 60 | mA |
| Input Offset Voltage ${ }^{4}$ |  |  |  | $\pm 7.0$ |  |  | $\pm 9.0$ | mV |
| Input Offset Voltage Drift | $\mathrm{R}_{\mathrm{s}}=0 \Omega$ |  | 7.0 |  |  | 7.0 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Input Offset Current |  |  |  | $\pm 100$ |  |  | $\pm 150$ | nA |
| Input Offset Current Drift |  |  | 10 |  |  | 10 |  | $\mathrm{PA}{ }^{\circ} \mathrm{C}$ |
| Input Bias Current |  |  | 40 | 300 |  | 40 | 500 | nA |
| Input Voltage Range ${ }^{6}$ | $+\mathrm{V}_{\text {s }}=+30 \mathrm{~V}$ | 0 |  | $\begin{aligned} & +V_{s} \\ & 2.0 \end{aligned}$ | 0 |  | $\begin{aligned} & +V_{s} \\ & -2.0 \end{aligned}$ | V |
| Large Signal Voltage Gain | $\begin{aligned} & +\mathrm{V}_{\mathrm{s}}=+15 \mathrm{~V} \\ & \text { (For Large } \mathrm{V}_{\mathrm{o}} \text { Swing) } \\ & \mathrm{R}_{\mathrm{L}} \geq 2.0 \mathrm{k} \Omega \end{aligned}$ | 25 |  |  | 15 |  |  | V/mV |
| Output Voltage Swing $\mathrm{V}_{\mathrm{OH}}$ | $+\mathrm{V}_{\text {S }}=+30 \mathrm{~V}, \mathrm{R}_{\mathrm{L}} \Omega$ | 26 |  |  | 26 |  |  | V |
| $\mathrm{V}_{\mathrm{OH}}$ | $\mathrm{R}_{\mathrm{L}} \geq 10 \mathrm{k} \Omega$ | 27 | 28 |  | 27 | 28 |  | V |
| $\mathrm{V}_{\mathrm{oL}}$ | $+\mathrm{V}_{\mathrm{s}}=+5.0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ |  | 5.0 | 20 |  | 5.0 | 20 | mV |
| Output Current Source | $\begin{aligned} & \mathrm{V}_{1 \mathrm{~N}_{+}}=+1.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}-}=0 \mathrm{~V}, \\ & +\mathrm{V}_{\mathrm{S}}=+15 \mathrm{~V} \end{aligned}$ | 10 | 20 |  | 10 | 20 |  | mA |
| Sink | $\begin{aligned} & V_{1 N}=+1.0 \mathrm{~V}, V_{I_{N+}}=0 \mathrm{~V}, \\ & +V_{S}=+15 \mathrm{~V} \end{aligned}$ | 5.0 | 8.0 |  | 5.0 | 8.0 |  | mA |
| Differential Input Voltage ${ }^{6}$ |  |  |  | $+V_{\text {s }}$ |  |  | $+\mathrm{V}_{\text {s }}$ | V |

## Notes:

1. Short circuits from the output to $+V_{s}$ can cause excessive heating and eventual destruction. The maximum output current is approximately 40 mA independent of the magnitude of $+\mathrm{V}_{\mathrm{s}}$. At values of supply voltage in excess of $+\mathrm{V}_{\mathrm{s}}$, continuous short circuits can exceed the power dissipation ratings and cause eventual destruction. Destructive dissipation can result from simultaneous shorts on all amplifiers.
2. This input current will only exist when the voltage at any of the input leads is driven negative. It is due to the collector-base junction of the input PNP transistors becoming forward biased and thereby acting as input diode clamps. In addition to this diode action, there is also lateral NPN parasitic transistor action on the IC chip. This transistor action can cause the output voltages of the op amps to go to the $+V_{s}$ voltage level (or to ground for a large overdrive) for the time duration that an input is driven negative. This is not destructive and normal output states will re-establish when the input voltage again returns to a value greater than -0.3 V .
3. These specifications apply for $+V_{S}=+5 \mathrm{~V}$ and $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$, unless otherwise stated. The LM324 temperature specifications are limited to $0^{\circ} \mathrm{C} \leq T_{A} \leq+70^{\circ} \mathrm{C}$.
4. $\mathrm{V}_{\mathrm{O}}=1.4 \mathrm{~V}, \mathrm{R}_{\mathrm{s}}=0 \Omega$ with $+\mathrm{V}_{\mathrm{s}}$ from 5 V to 30 V ; and over the full common mode range ( 0 V to $+\mathrm{V}_{\mathrm{s}}-1.5 \mathrm{~V}$ ).
5. The direction of the input current is out of the IC due to the PNP input stage. This current is essentially constant, independent of the state of the output so no loading change exists on the input lines.
6. The input common mode voltage or either input signal voltage should not be allowed to go negative by more than 0.3 V . The upper end of the common mode voltage range is $+\mathrm{V}_{\mathrm{s}}-1.5 \mathrm{~V}$, but either or both inputs can go to +32 V without damage.
7. Due to proximity of external components, ensure that coupling is not originating via stray capacitance between these external parts. This typically can be detected as this type of capacitive increases at higher frequencies.

## Typical Performance Characteristics

Voltage Follower Pulse Response (Small Signal)


Output Characteristics Current Sourcing


Large Signal Frequency Response


Output Characteristics Current Sinking


Current Limiting


## Typical Performance Characteristics (Continued)



Supply Current


## Open Loop Frequency Response



Input Current


Voltage Gain


Voltage Follower Pulse Response


## Schematic Diagram



## LM148/348 Low Power Quad 741 Operational Amplifier

## Features

- 741 op amp operating characteristics
$\square$ Low supply current drain - $0.6 \mathrm{~mA} /$ amplifier
- Class AB output stage - no crossover distortion
- Pin compatible with the LM124
- Low input offset voltage - 1.0 mV
- Low input offset current - 4.0 nA
- Low input bias current - 30 nA
- Gain bandwidth product - LM148 (unity gain) 1.0 MHz
- High degree of isolation between amplifiers $-120 \mathrm{~dB}$
Overload protection for inputs and outputs


## Description

The LM148 series is a true quad 741. It consists of four independent high-gain, internally compensated, low-power operational amplifiers which have been designed to provide functional characteristics identical to those of the familiar 741 operational amplifier. In addition, the total supply current for all four amplifiers is comparable to the supply current of a single 741 type op amp. Other features include input offset currents and input bias currents which are much
less than those of a standard 741. Also, excellent isolation between amplifiers has been achieved by independently biasing each amplifier and using layout techniques which minimize thermal coupling.
The LM148 can be used anywhere multiple 741 or 1558 type amplifiers are being used and in applications where amplifier matching or high packing density is required.

## Connection Information

(Top View)

## Ordering Information

| Part Number | Package | Operating <br> Temperature <br> Range |
| :--- | :---: | :---: |
| LM348N | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| LM148D | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| LM148D/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

Notes:
/883B suffix denotes Mil-Std-883, Level B processing $\mathrm{N}=14$-lead plastic DIP $D=14-l e a d$ ceramic DIP
Contact a Raytheon sales office or representative for ordering information on special package/temperature range combinations.
Absolute Maximum Ratings
Supply Voltage
LM148 ..... $\pm 22 \mathrm{~V}$
LM348 ..... $\pm 18 \mathrm{~V}$
Differential Input Voltage
LM148 ..... 22V
LM348 ..... 36 V
Input Voltage
LM148 ..... $\pm 22 \mathrm{~V}$
LM348 ..... $\pm 18 \mathrm{~V}$
Output Short Circuit Duration* ..... Indefinite
Storage Temperature
Range$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Operating Temperature RangeLM148
$\qquad$$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
LM348

$\qquad$
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Lead Soldering Temperature( 60 sec )$+300^{\circ} \mathrm{C}$
*For supply voltages less than $\pm 15 \mathrm{~V}$, the absolute maximum input voltage is equal to the supply voltage. Short circuit to ground on one amplifier only.

Mask Pattern


## Thermal Characteristics

|  | 14-Lead <br> PlasticC <br> DIP | 14-Lead <br> Ceramic <br> DIP |
| :--- | :---: | :---: |
| Max. Junction Temp. | $+125^{\circ} \mathrm{C}$ | $+175^{\circ} \mathrm{C}$ |
| Max. $\mathrm{P}_{\mathrm{D}} \mathrm{T}_{\mathrm{A}}<50^{\circ} \mathrm{C}$ | 468 mW | 1042 mW |
| Therm. Res $\theta_{\mathrm{Jc}}$ | - | $60^{\circ} \mathrm{C} / \mathrm{W}$ |
| Therm. Res. $\theta_{\mathrm{JA}}$ | $160^{\circ} \mathrm{C} / \mathrm{W}$ | $120^{\circ} \mathrm{C} / \mathrm{W}$ |
| For $\mathrm{T}_{\mathrm{A}}>50^{\circ} \mathrm{C}$ <br> Derate at | 6.25 mW <br> per ${ }^{\circ} \mathrm{C}$ | 8.38 mW <br> per ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics $\left(\mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V}\right.$ and over the absolute maximum operating temperature range ( $T_{L} \leq T_{A} \leq T_{H}$ ) unless otherwise specified)

| Parameters | Test Conditions | LM148 |  |  | LM348 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Input Offiset Voltage | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{R}_{\mathrm{s}} \leq 10 \mathrm{k} \Omega$ |  | 1.0 | 5.0 |  | 1.0 | 6.0 | mV |
| Input Offset Current | $\mathrm{T}_{A}=+25^{\circ} \mathrm{C}$ |  | 4.0 | 25 |  | 4.0 | 50 | nA |
| Input Bias Current | $\mathrm{T}_{A}=+25^{\circ} \mathrm{C}$ |  | 30 | 100 |  | 30 | 200 | nA |
| Input Resistance (Differential Mode) | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | 0.8 | 2.5 |  | 0.8 | 2.5 |  | M $\Omega$ |
| Supply Current All Amplifiers | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}$ |  | 2.4 | 3.6 |  | 2.4 | 4.5 | mA |
| Large Signal Voltage Gain | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{~V}_{\mathrm{S}}= \pm 15 \mathrm{~V} \\ & \mathrm{~V}_{\text {OUT }}= \pm 10 \mathrm{~V}, \mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega \end{aligned}$ | 50 | 160 |  | 25 | 160 |  | V/mV |
| Channel Separation | $\begin{aligned} & T_{A}=+25^{\circ} \mathrm{C}, \\ & f=1 \mathrm{~Hz} \text { to } 20 \mathrm{kHz} \end{aligned}$ |  | 120 |  |  | 120 |  | dB |
| Unity Gain Bandwidth | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  | 1.0 |  |  | 1.0 |  | MHz |
| Phase Margin | $\mathrm{T}_{A}=+25^{\circ} \mathrm{C}$ |  | 60 |  |  | 60 |  | Degrees |
| Slew Rate | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  | 0.5 |  |  | 0.5 |  | $\mathrm{V} / \mathrm{LS}$ |
| Short Circuit Current | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  | 25 |  |  | 25 |  | mA |
| Input Offset Voltage | $\mathrm{R}_{\mathrm{s}} \leq 10 \mathrm{k} \Omega$ |  |  | 6.0 |  |  | 7.5 | mV |
| Input Offset Current |  |  |  | 75 |  |  | 100 | nA |
| Input Bias Current |  |  |  | 325 |  |  | 400 | nA |
| Large Signal Voltage Gain | $\begin{aligned} & \mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V}, \mathrm{~V}_{\text {out }}= \pm 10 \mathrm{~V}, \\ & \mathrm{R}_{\mathrm{L}}>2 \mathrm{k} \Omega \end{aligned}$ | 25 |  |  | 15 |  |  | $\mathrm{V} / \mathrm{mV}$ |
| Output Voltage Swing | $\mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ | $\pm 12$ | $\pm 13$ |  | $\pm 12$ | $\pm 13$ |  | V |
|  | $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ | $\pm 10$ | $\pm 12$ |  | $\pm 10$ | $\pm 12$ |  | V |
| Input Voltage Range | $\mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V}$ | $\pm 12$ |  |  | $\pm 12$ |  |  | V |
| Common Mode Rejection Ratio | $\mathrm{R}_{\mathrm{s}} \leq 10 \mathrm{k} \Omega$ | 70 | 90 |  | 70 | 90 |  | dB |
| Power Supply Rejection Ratio | $\mathrm{R}_{\mathrm{s}} \leq 10 \mathrm{k} \Omega$ | 77 | 96 |  | 77 | 96 |  | dB |

## Typical Performance Characteristics

Supply Current vs. Supply Voltage


Voltage Swing vs. Supply Voltage


Negative Current Limit


## Input Bias Current vs. Temperature




Output Impedance vs. Frequency


## Typical Performance Characteristics (Continued)

Common Mode Rejection Ratio vs. Frequency


Phase Margin vs. Frequency



Test Circuit


Large Signal Pulse Response


## Typical Performance Characteristics (Continued)

Undistorted Output Voltage Swing vs. Frequency


Slew Rate vs. Temperature


Inverting Large Signal Pulse Response


Gain Bandwidth vs. Temperature


Negative Common Mode Input Voltage Limit


Input Noise Voltage and Noise Current


## Typical Performance Characteristics (Continued)



## Typical Simulation



Figure 1. LM148 Macromodel for Computer Simulation

## Typical Applications

The 148 series are low power quad operational amplifiers that exhibit performance comparable to the popular 741. Substitution can therefore be made with no change in circuit behavior.

The input characteristics of these devices allow differential voltages which exceed the supplies. Output phase will be correct as long as one of the inputs are within the operating common mode range. If both exceed the negative limit, the output will latch positive. Current limiting resistors should be used on the inputs in case voltages become excessive.
When capacitive loading becomes much greater than 100 pF , a resistor should be placed between
the output and feedback connection in order to reduce phase shift.

The 148 series is short circuit protected to either ground or the supplies continuously when only one of the four amplifiers are shorted. If multiple shorts occur simultaneously, the unit can be destroyed due to excessive power dissipation.

To assure stability and to minimize pickup, feedback resistors should be placed close to the input to maximize the feedback pole frequency (a function of input to ground capacitance). A good rule of thumb is that the feedback pole frequency should be 6 times the operating -3.0dB frequency. If less, a lead capacitor should be placed between the output and input.

## Typical Applications


$f_{\text {MAX }}=5.0 \mathrm{kHz}, \mathrm{THD} \leq 0.03 \%$
$\mathrm{R} 1=100 \mathrm{~K}$ pot., $\mathrm{C} 1=0.0047 \mu \mathrm{~F}, \mathrm{C} 2=0.01 \mu \mathrm{~F}, \mathrm{C} 3=0.1 \mu \mathrm{~F}, \mathrm{R} 2=\mathrm{R} 6=\mathrm{R} 7=1 \mathrm{M}, \mathrm{R} 3=5.1 \mathrm{~K}, \mathrm{R} 4=12 \mathrm{~s} 2$,
$R 5=240 \Omega, Q 1=$ NS5102, $D 1=1 \mathrm{~N} 914, D 2=3.6 \mathrm{~V}$ avalanche diode (ex. LM103), $V_{S}= \pm 15 \mathrm{~V}$ A simpler version with some distortion degradation at high frequencies can be made by using A1 as a simple inverting amplifier, and by putting back to back zeners in the feedback loop of A3.

Figure 2. One Decade Low Distortion Sinewave Generator

## Typical Applications (Continued)



$$
\begin{aligned}
& V_{\text {OUT }}=2\left(\frac{2 R}{R 1}+1\right),-V_{S}-3 V \leq V_{I N C M} \leq+V_{S}-3 V \\
& V_{S}= \pm 15 V \\
& R=R 2, \text { trim } R 2 \text { to boost CMRR }
\end{aligned}
$$

Figure 3. Low Cost Instrumentation Amplifier


Figure 4. Low Voltage Peak Detector With Bias Current Compensation

## Typical Applications (Continued)

Tune 0 through R0
For predictable results: fo $Q \leq 4 \times 104$ Use Band Pass output to tune for $Q$

$$
\begin{aligned}
& \frac{V_{(s)}}{V_{I N(s)}}=\frac{N_{(s)}}{D_{(s)}} \cdot D_{(s)}=S 2+\frac{S_{\omega_{0}}}{Q}+\omega_{0}{ }^{2} \\
& N_{H P(s)}=S^{2} H_{0 H P}, N_{B P(s)}=\frac{-S_{\omega_{0}} H_{0 B P}}{Q} N_{L P}=\omega_{0}{ }^{2} H_{0 L P} \\
& f_{0}=\frac{1}{2 \pi} \sqrt{\frac{R 6}{R 5}} \sqrt{\frac{1}{t 1 t 2}}, t_{i}=R_{i} C_{i}, Q=\left(\frac{1+R 4|R 3+R 4| R 0}{1+R 6 \mid R 5}\right)\left(\frac{R 6}{R 5} \frac{t_{1}}{t 2}\right)^{1 / 2} \\
& f_{\text {NOTCH }}=\frac{1}{2 \pi}\left(\frac{R_{H}}{R_{L} t_{1} t_{2}}\right)^{1 / 2} \cdot H_{O H P}=\frac{1+R 6 \mid R 5}{1+R 3|R 0+R 3| R 4} \cdot H_{0 B P}=\frac{1+R 4|R 3+R 4| R 0}{1+R 3|R 0+R 3| R 4} \\
& H_{0 L P}=\frac{1+R 5 \mid R 6}{1+R 3|R 0+R 3| R 4}
\end{aligned}
$$

Figure 5. Universal State-Space Filter


Use general equations, and tune each section separately
$Q_{1 \text { st Section }}=0.541, Q_{2 \text { nd }}$ Section $=1.306$
The response should have 0dB peaking
Figure 6. 1 kHz 4-Pole Butterworth Filter

## Typical Applications (Continued)


$E x: f_{N O T C H}=3 \mathrm{kHz}, Q=5, R 1=270 \mathrm{~K}, \mathrm{R} 2=\mathrm{R} 3=20 \mathrm{~K}, \mathrm{R} 4=27 \mathrm{~K}, \mathrm{R} 5=20 \mathrm{~K}, \mathrm{R} 6=\mathrm{R} 8=10 \mathrm{~K}, \mathrm{R} 7=100 \mathrm{~K}$. $\mathrm{C} 1=\mathrm{C} 2=0.001 \mu \mathrm{~F}$
Better noise performance than the state-space approach

Figure 7. 3 Amplifier Bi-Quad Notch Filter


Figure 8. 4th Order 1 kHz Elliptic Filter (4 Poles, 4 Zeros)

Schematic Diagram (1/4 Shown)


## LM2900/3900 Current Mode Single Supply Quad Operational Amplifier

## Features

Wide single supply voltage range - 4.0V to 36 V

- Supply current drain independent of supply voltage
四 Low input biasing current - 30 nA
. High open-loop gain - 70 dB
Wide bandwidth - 2.5 MHz (unity gain)
Larger gain-bandwidth product in noninverting mode ( $A_{v}=100$ at $f=1.0 \mathrm{MHz}$ )
- Large output voltage swing ( $\mathrm{V}_{\mathrm{s}}-1.0$ ) $\mathrm{V}_{\mathrm{P}-\mathrm{P}}$
- Internally frequency compensated for unity gain
回 Output short-circuit protection


## Description

The LM2900 and LM3900 consist of four independent, dual input, internally compensated amplifiers designed specifically to operate off a single power supply voltage and to provide a large output voltage swing. These amplifiers make use of a current mirror to
achieve the non-inverting input function. Application areas include: AC amplifiers, RC active filters, low frequency triangle, squarewave and pulse waveform generation circuits, tachometers and low speed, high voltage digital logic gates.

## Connection Information

14-Lead Dual In-Line Package
(Top View)


| Pin | Function |
| :---: | :--- |
| 1 | + Input (A) |
| 2 | +Input (B) |
| 3 | -Input (B) |
| 4 | Output (B) |
| 5 | Output (A) |
| 6 | -Input (A) |
| 7 | Ground |


| Pin | Function |
| :---: | :--- |
| 8 | -Input (C) |
| 9 | Output (C) |
| 10 | Output (D) |
| 11 | -Input (D) |
| 12 | +Input (D) |
| 13 | + Input (C) |
| 14 | $+\mathrm{V}_{\mathrm{s}}$ |

## Ordering Information

| Part Number | Package | Operating <br> Temperature <br> Range |
| :--- | :---: | :---: |
| LM3900N | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| LM2900N | N | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |

Notes:
N = 14-lead plastic DIP
Contact a Raytheon sales office or representative for ordering information on special package/temperature range combinations.

## Absolute Maximum Ratings

Supply Voltage
LM2900 ................................................. +36 V
LM3900 .................................................+32V
Supply Voltage ........................................... $\pm 18 \mathrm{~V}$
Input Currents, $\mathrm{I}_{\mathrm{IN}_{+}}$or $\mathrm{I}_{\mathrm{IN} . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ~}^{20 \mathrm{~mA}}$ Output Short Circuit Duration...........Continuous

One Amplifier, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$
Storage Temperature
Range
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Operating Temperature Range
LM2900 ......................................................... C to $+85^{\circ} \mathrm{C}$
LM3900 ..............
Lead Soldering Temperature
$\left(60\right.$ Sec).............................................. $300^{\circ} \mathrm{C}$

## Mask Pattern



## Thermal Characteristics

|  | 14-Lead Plastic <br> DIP |
| :--- | :---: |
| Max. Junc. Temp. | $+125^{\circ} \mathrm{C}$ |
| Max. $\mathrm{P}_{\mathrm{D}} \mathrm{T}_{\mathrm{A}}<50^{\circ} \mathrm{C}$ | 468 mW |
| Therm. Res. $\theta_{\mathrm{JC}}$ | - |
| Therm. Res. $\theta_{\mathrm{JA}}$ | $160^{\circ} \mathrm{C} / \mathrm{W}$ |
| For $\mathrm{T}_{\mathrm{A}}>50^{\circ} \mathrm{C}$ Derate at | $6.25 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |

Electrical Characteristics $\left(\mathrm{V}_{\mathrm{S}}=+15 \mathrm{~V}\right.$ and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise noted)

| Parameter | Test Conditions | LM2900/3900 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |
| Large Signal Voltage Gain | $\mathrm{f}=100 \mathrm{~Hz}$ | 1200 | 2800 |  | V/V |
| Input Resistance (Differential Mode) | Inverting Input |  | 1.0 |  | M $\Omega$ |
| Output Resistance |  |  | 8.0 |  | k $\Omega$ |
| Unity Gain Bandwidth ${ }^{1}$ | Inverting Input |  | 2.5 |  | MHz |
| Input Bias Current | Inverting Input |  | 30 | 200 | nA |
| Slew Rate | Positive Output Swing |  | 0.5 |  | $\mathrm{V} / \mu \mathrm{S}$ |
|  | Negative Output Swing |  | 20 |  |  |
| Supply Current | $\mathrm{R}_{\mathrm{L}}=\infty$ On All Amplifiers |  | 6.2 | 10 | mA |
| Output Voltage Swing $V_{\text {out }}$ High | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \\ & \mathrm{l}_{\mathrm{N}-}=0, \mathrm{l}_{\mathrm{IN}_{+}=0}=0 \end{aligned}$ | 13.5 | 14.2 |  | V |
| $\mathrm{V}_{\text {OUT }}$ Low | $\mathrm{l}_{\mathrm{IN}-}=10 \mu \mathrm{~A}, \mathrm{l}_{\mathrm{IN}_{+}=0}$ |  | 0.09 | 0.2 | V |
| Output Current | Source | 6.0 | 18 |  | mA |
|  | Sink ${ }^{2}$ | 0.5 | 1.3 |  |  |
| Power Supply Rejection Ratio | $f=100 \mathrm{~Hz}$ |  | 70 |  | dB |
| Mirror Gain ${ }^{3}$ | $\mathrm{I}_{1 \mathrm{~N}+}=200 \mu \mathrm{~A}$ | 0.90 | 1.0 | 1.1 | $\mu \mathrm{A} / \mu \mathrm{A}$ |
| Mirror Current ${ }^{4}$ |  |  | 10 | 500 | $\mu \mathrm{A}$ |
| Negative Input Current ${ }^{5}$ |  |  | 1.0 |  | mA |

Notes: 1. When used as a "non-inverting amplifier", the gain-bandwidth product is not limited to 2.5 MHz . The isolation provided by the "current mirror" allows a constant unity voltage gain feedback for the main inverting amplifier. This means that large values of gain can be achieved at high frequencies and the dominant limit is due to the slew rate of the amplifier. For example: a voltage gain of 100 is easily obtained at 1 MHz and an output voltage swing of $160 \mathrm{mV}_{\mathrm{p}-\mathrm{p}}$ can be achieved prior to slew rate limiting. This operational mode is useful for signal frequencies in the 50 kHz to 1 MHz range as would be encountered in IF or carrier frequency applications.
2. The output current sink capability can be increased for large signal conditions by overdriving the inverting input.
3. This spec indicates the current gain of the current mirror which is used as the non-inverting input.
4. Input $\mathrm{V}_{\mathrm{BE}}$ match between the non-inverting and the inverting inputs occurs for a mirror-current (non-inverting input current) of approximately $10 \mu \mathrm{~A}$. This is therefore a typical design center for many of the application circuits.
5. Clamp transistors are included on the IC to prevent the input voltages from swinging below ground more than approximately -0.3 V . The negative input currents which may result from large signal overdrive with capacitance input coupling need to be externally limited to values of approximately 1.0 mA . Negative input currents in excess of 4.0 mA will cause the output voltage to drop to a low voltage. This maximum current applies to any one of the input terminals. If more than one of the input terminals are simultaneously driven, negative smaller maximum currents are allowed. Common mode current biasing can be used to prevent negative input voltages; for example, see, the "Differentiator Circuit" in the applications section.

## Typical Performance Characteristics



Voltage Gain vs. Temperature


Supply Current


Voltage Gain vs. Supply Voltage


Input Current vs. Temperature


## Large Signal Frequency Response



## Typical Performance Characteristics (Continued)



Output Source Current


Supply Rejection vs. Frequency


Output Class A Bias Current


Mirror Gain vs. Temperature


Test Circuit for Supply Rejection


## Typical Performance Characteristics (Continued)



## 3900 Typical Applications $\left(\mathrm{V}_{\mathrm{s}}=+15 \mathrm{~V}\right)$



Triangle/Square Generator


## 3900 Typical Applications (Continued)

Free-Running Staircase Generator/Pulse Counter


Supplying $\mathrm{I}_{\mathrm{IN}}$ With Auxiliary Amplifier (to Allow High Z Feedback Networks)

Bandpass Active Filter


## 3900 Typical Applications (Continued)

Ground Referencing a Differential Input Signal


Non-Inverting Amplifier


Split Supply ( $+\mathbf{V}_{\mathbf{S}}=+\mathbf{1 5 V}$ and $-\mathbf{V}_{\mathbf{S}}=\mathbf{- 1 5 V}$ )


## Schematic Diagram



# Section 5 <br> <br> Comparators 

 <br> <br> Comparators}

## DEFINITIONS

## Average Input Offset Voltage Drift (TC vos)

The ratio of change in input offset voltage to a change in ambient temperature, expressed in microvolts per degree $\mathrm{C}\left(\mu \mathrm{V} /{ }^{\circ} \mathrm{C}\right)$.

$$
T_{V O S}=\frac{V_{O S} @ T_{(1)}-V_{O S} @ T_{(2)}}{T_{(1)}-T_{(2)}}
$$

Where $T_{(1)}$ and $T_{(2)}$ are the upper and lower limits of the specified temperature range.

## Common Mode Rejection Ratio (CMRR)

The ratio of change of input common mode voltage (both inputs swing together over a specified voltage range) to a change in input offset voltage, expressed in decibels (dB).

$$
\mathrm{CMRR}=20 \mathrm{LOG}_{10}\left(\frac{\mathrm{~V}_{\operatorname{IN}(1)}-\mathrm{V}_{\operatorname{IN}(2)}}{\mathrm{V}_{\mathrm{OS}} @ \mathrm{~V}_{\operatorname{IN}(1)}-\mathrm{V}_{\mathrm{OS}} @ \mathrm{~V}_{\operatorname{IN}(2)}}\right)
$$

Where $\mathrm{V}_{\mathrm{IN}(1)}$ and $\mathrm{V}_{\mathrm{IN}(2)}$ are the upper and lower limits of the input common mode voltage range.

## Input Bias Current ( $\mathrm{I}_{\mathrm{B}}$ )

The average of the two input currents with the output voltage at the center of its swing with no load, expressed in nanoamps (nA).

## Input Offset Current (los)

The difference between the two input currents with the output voltage at the center of its swing with no load, expressed in nanoamps ( $n A$ ).

## Input Offset Voltage (VOS)

The voltage that must be applied between the two inputs to obtain an output voltage in the center of the output swing range, expressed in millivolts or microvolts ( mV or $\mu \mathrm{V}$ ).

## Input Voltage Range

The range of voltages at the inputs over which the comparator operates within its common mode rejection ratio specification, expressed in volts (V).

## Large Signal Voltage Gain ( $A_{V}$ )

The ratio of a specified output voltage change to the change in input offset voltage required to effect the change under open loop conditions, expressed in volts per millivolt ( $\mathrm{V} / \mathrm{mV}$ ).

$$
A_{V}=\frac{V_{O(1)}-V_{O(2)}}{V_{O S(1)}-V_{O S(2)}}
$$

Where $V_{O(1)}$ and $V_{O(2)}$ are the specified upper and lower voltage limits for the change at the output.

## Output Leakage Current

For open collector output types; the collector to emitter leakage current of the output transistor with the output in an off condition and a specified voltage applied, expressed in microamps ( $\mu \mathrm{A}$ ).

## DEFINITIONS (Continued)

## Output Sink Current

The current flowing into the output for a specified set of input and output conditions, measured in milliamps (mA).

## Output Source Current

The current flowing out of the output for a specified set of input and output conditions, measured in milliamps (mA).

## Output Voltage Swing

The peak output change, referred to ground, that can be obtained for a specified load resistance, expressed in volts (V).

## Power Consumption

The DC power required to operate the comparator with the output at the center of its swing and zero load current, expressed in milliwatts (mW).

## Power Supply Rejection Ratio (PSRR)

The ratio of change of supply voltage to a change in input offset voltage, expressed in decibels (dB).

$$
P S R R=20 L O G_{10}\left(\frac{V_{S(1)}-V_{S(2)}}{V_{O S} @ V_{S(1)}-V_{O S} @ V_{S(2)}}\right)
$$

Where $\mathrm{V}_{\mathrm{S}(10}$ and $\mathrm{V}_{\mathrm{S}(2)}$ are the upper and lower limits of the specified change of supply voltage.

## Propagation Delay

The time delay between a step input to a resulting change at the output, from the $50 \%$ point of the input step to the $50 \%$ point of the output swing, measured in nanoseconds (nS).

## Saturation Voltage (VSAT)

Voltage at the output when sinking a specified amount of current into the output, expressed in volts (V).

## Supply Current (IS)

The current required from the power supply to operate the comparator under quiescent no load conditions, expressed in milliamps (mA).

## Supply Voltage ( $\mathbf{V}_{\mathbf{S}}$ )

The range of power supply voltages over which the comparator will operate, expressed in volts (V).

## RC4805

## Precision High Speed Latching Comparator

## Features

- 22 nS propagation delay

■ Low offset voltage - $100 \mu \mathrm{~A}$

- Low offset current - 15 nA
- TTL compatible latch
- TTL output


## Description

The RC4805 is an ideal comparator for high speed, high precision applications. The input errors are factory trimmed to less than 1/10 LSB of a 12-bit, 10 V system. The latch function allows the system designer additional flexibility. When the latch input is a TTL low, the comparator functions normally. When the input is raised to a TTL high, the comparator output is latched in its current state.

The RC4805 is ideal for ultra precise, very fast system designs. Typical applications include successive approximation A/D converters of 12 or more bits, zero crossing detectors, high speed sampling, or window detectors.

The RC4805 high speed comparator is functionally equivalent to the popular comparators HA-4950, AM686, SE527, CMP-05 and $\mu$ A760. Propagation delay is 35 nS with a 1/2 LSB overdrive in a 12-bit, 10 V system.

The RC4805 specifications and design have been upgraded since the last printing of this data sheet.

Connection Information

Absolute Maximum Ratings
Supply Voltage $+5.5 \mathrm{~V} /-16.5 \mathrm{~V}$
Differential Input Voltage ..................................3V
Internal Power Dissipation .............................. 500 mW
Input Voltage $\pm 4 \mathrm{~V}$
Storage Temperature
Range $\qquad$ $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Operating Temperature Range
RM4805 $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
RC4805 ...................................... $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Lead Soldering Temperature
(60 sec)
$+300^{\circ} \mathrm{C}$
*See table of Thermal Characteristics for maximum ambient temperature derating factor.

## Ordering Information

| Part Number | Package | Operating <br> Temperature <br> Range |
| :--- | :---: | :---: |
| RC4805EN | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RC4805N | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RM4805D | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM4805D/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM4805AD | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM4805AD/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM4805T | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM4805T/883B | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM4805AT | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM4805AT/883B | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

## Notes:

/883B suffix denotes Mil-Std-883, Level B processing
$\mathrm{N}=8$-lead plastic DIP
D = 8 lead ceramic DIP
T = 8-lead metal can (TO-99)
Contact a Raytheon sales office or representative for ordering information on special package/temperature range combinations.

## Thermal Characteristics

|  | 8-Lead Ceramic DIP | $\begin{array}{\|c\|} \hline \text { 8- Leadd } \\ \text { TO-99 } \\ \text { Metal Can } \end{array}$ | 8-Lead Plastic DIP |
| :---: | :---: | :---: | :---: |
| Max. Junction Temp. | $175^{\circ} \mathrm{C}$ | $175{ }^{\circ} \mathrm{C}$ | $125^{\circ} \mathrm{C}$ |
| Max. $\mathrm{P}_{\mathrm{D}} \mathrm{T}_{\mathrm{A}}<50^{\circ} \mathrm{C}$ | 833 mW | 658 mW | 468mW |
| Therm. Res $\boldsymbol{\theta}_{\mathrm{Jc}}$ | $45^{\circ} \mathrm{C} / \mathrm{W}$ | $50^{\circ} \mathrm{C} / \mathrm{W}$ |  |
| Therm. Res. $\theta_{\text {JA }}$ | $150^{\circ} \mathrm{C} / \mathrm{W}$ | $190^{\circ} \mathrm{CW}$ | $160^{\circ} \mathrm{C} / \mathrm{W}$ |
| For $\mathrm{T}_{A}>50^{\circ} \mathrm{C}$ Derate at | $\begin{gathered} 8.33 \mathrm{~mW} \\ \text { per }{ }^{\circ} \mathrm{C} \end{gathered}$ | $\begin{aligned} & 5.26 \mathrm{~mW} \\ & \text { per }{ }^{\circ} \mathrm{C} \end{aligned}$ | $\begin{gathered} 6.25 \mathrm{~mW} \\ \text { per }{ }^{\circ} \mathrm{C} \end{gathered}$ |

## Mask Pattern



Die Size: $51 \times 67$ mils Min. Pad Dimensions: $4 \times 4$ mils

Electrical Characteristics $\left(\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\right.$, Latch Enable $=0 \mathrm{~V}$ unless otherwise noted)

| Parameters | Test Conditions | RC4805E/ RM4805A |  |  | RC4805 RM4805 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltage | $\mathrm{R}_{\mathrm{s}} \leq 50 \Omega$ |  | 100 | 250 |  | 250 | 600 | $\mu \mathrm{V}$ |
| Input Offset Current |  |  | 10 | 80 |  | 25 | 150 | nA |
| Input Bias Current |  |  | 0.7 | 1.2 |  | 0.9 | 1.8 | $\mu \mathrm{A}$ |
| Large Signal Voltage Gain |  | 15 | 50 |  | 10 | 40 |  | $\mathrm{V} / \mathrm{mV}$ |
| Output Voltage Swing | $\mathrm{V}_{\text {IN }}>10 \mathrm{mV}, \mathrm{I}_{\mathrm{O}}=200 \mu \mathrm{~A}$ | 2.4 | 2.7 |  | 2.4 | 2.7 |  | V |
|  | $\begin{aligned} & \mathrm{V}_{\text {IN }}<-10 \mathrm{mV}, \\ & \mathrm{I}_{\text {SINK }}=8 \mathrm{~mA} \\ & \hline \end{aligned}$ |  | 0.3 | 0.4 |  | 0.3 | 0.4 | V |
| Input Voltage Range |  | $\pm 2.2$ | $\pm 2.7$ |  | $\pm 2.0$ | $\pm 2.7$ |  | V |
| Common Mode Rejection Ratio | $\mathrm{R}_{\mathrm{s}} \leq 50 \Omega, \mathrm{~V}_{\mathrm{CM}}=\mathrm{Min}$ Input Voltage Range | 86 |  |  | 84 |  |  | dB |
| Power Supply Rejection Ratio | $\begin{aligned} & \mathrm{R}_{\mathrm{s}} \leq 50 \Omega,+\mathrm{V}_{\mathrm{s}}=+5 \mathrm{~V}, \\ & -5.25 \mathrm{~V} \leq-\mathrm{V}_{\mathrm{s}} \leq-4.75 \mathrm{~V} \\ & \text { and }-\mathrm{V}_{\mathrm{s}}=-5 \mathrm{~V}, \\ & +4.75 \mathrm{~V} \leq+\mathrm{V}_{\mathrm{s}} \leq+5.25 \mathrm{~V} \end{aligned}$ | 86 |  |  | 84 |  |  | dB |
|  | $\begin{aligned} & \mathrm{R}_{\mathrm{S}} \leq 50 \Omega \\ & +\mathrm{V}_{\mathrm{S}}=+5 \mathrm{~V}, \\ & -5 \mathrm{~V} \leq-\mathrm{V}_{\mathrm{S}} \leq-15 \mathrm{~V} \\ & \hline \end{aligned}$ | 86 |  |  | 84 |  |  | dB |
| Supply Current (Positive) | $\mathrm{V}_{0} \leq 0.4 \mathrm{~V}$ |  | 11 | 16 |  | 13 | 18 | mA |
| Supply Current (Negative) | $V_{0} \leq 0.4 \mathrm{~V}$ |  | 12 | 16 |  | 13 | 18 | mA |
| Power Consumption | $\mathrm{V}_{0} \leq 0.4 \mathrm{~V}$ |  | 115 | 160 |  | 130 | 180 | mW |
| Propagation Delay* | 100 mV Step, $\mathrm{V}_{\text {OD }}=5 \mathrm{mV}$ |  | 22 | 35 |  | 22 | 35 | nS |
|  | 100 mV Step, $\mathrm{V}_{\text {oD }}=1.2 \mathrm{mV}$ |  | 35 |  |  | 35 |  | nS |
| Latch Enable Time | $\mathrm{V}_{\text {OD }}=5 \mathrm{mV}$ | 16 |  |  | 16 |  |  | nS |
| Disable Time | $\mathrm{V}_{\text {OD }}=5 \mathrm{mV}$ | 22 |  |  | 22 |  |  | nS |
| Latch High Voltage |  | 2.0 |  |  | 2.0 |  |  | V |
| Low Vottage |  |  |  | 0.8 |  |  | 0.8 | V |
| Latch High Current | $\mathrm{V}_{\mathrm{LH}}=3.0 \mathrm{~V}$ |  |  | 40 |  |  | 75 | $\mu \mathrm{A}$ |
| Low Current | $\mathrm{V}_{\mathrm{LL}}=0.8 \mathrm{~V}$ |  |  | 10 |  |  | 20 | $\mu \mathrm{A}$ |

[^10]
## Electrical Characteristics

$\left(\mathrm{V}_{\mathrm{s}}= \pm 5 \mathrm{~V}, \mathrm{RM}=-55^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+125^{\circ} \mathrm{C} ; \mathrm{RC}=0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right.$, Latch Enable $=0 \mathrm{~V}$ unless otherwise noted)

| Parameters | Test Conditions | $\begin{aligned} & \text { RC4805E/ } \\ & \text { RM4805A } \\ & \hline \end{aligned}$ |  |  | RC4805 RM4805 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltage | $\mathrm{R}_{\mathrm{s}} \leq 50 \Omega$ |  | 0.25 | 0.80 |  | 0.50 | 1.5 | mV |
| Average Input Offset Voltage Drift | (Note 1) |  | 1.5 | 5.0 |  | 2.5 | 7.5 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Input Offset Current |  |  |  | 200 |  |  | 400 | nA |
| Input Bias Current |  |  |  | 2.5 |  |  | 3.8 | $\mu \mathrm{A}$ |
| Large Signal Voltage Gain |  |  | 15 |  |  | 10 |  | $\mathrm{V} / \mathrm{mV}$ |
| Output Voltage Swing | $\mathrm{V}_{\text {IN }}>10 \mathrm{mV}, \mathrm{I}_{0}=200 \mu \mathrm{~A}$ | 2.2 | 2.5 |  | 2.2 |  |  | V |
|  | $\begin{array}{\|l} \mathrm{V}_{\text {IN }}<-10 \mathrm{mV}, \\ \mathrm{I}_{\text {SINK }}=6.4 \mathrm{~mA} \\ \hline \end{array}$ |  | 0.3 | 0.45 |  | 0.3 | 0.45 | V |
| Input Voltage Range |  | $\pm 2.0$ |  |  | $\pm 2.0$ |  |  | V |
| Common Mode Rejection Ratio | $\mathrm{R}_{\mathrm{s}} \leq 50 \Omega, \mathrm{~V}_{\mathrm{cM}}= \pm 2 \mathrm{~V}$ Input Voltage Range | 85 |  |  | 80 |  |  | dB |
| Power Supply Rejection Ratio | $\begin{aligned} & \mathrm{R}_{\mathrm{s}} \leq 50 \Omega,+\mathrm{V}_{\mathrm{s}}=+5 \mathrm{~V}, \\ & -5.25 \mathrm{~V} \leq-\mathrm{V}_{\mathrm{s}} \leq-4.75 \mathrm{~V} \\ & \text { and }-\mathrm{V}_{\mathrm{s}}=-5 \mathrm{~V}, \\ & +4.75 \mathrm{~V} \leq+\mathrm{V}_{\mathrm{s}} \leq+5.25 \mathrm{~V} \end{aligned}$ | 75 |  |  | 72 |  |  | dB |
| Supply Current (Positive) | $\mathrm{V}_{0} \leq 0.4 \mathrm{~V}$ |  | 13 | 18 |  | 15 | 20 | mA |
| Supply Current (Negative) | $\mathrm{V}_{0} \leq 0.4 \mathrm{~V}$ |  | 15 | 20 |  | 15 | 20 | mA |
| Power Consumption | $\mathrm{V}_{0} \leq 0.4 \mathrm{~V}$ |  | 140 | 190 |  | 150 | 200 | mW |
| Propagation Delay ${ }^{1}$ | 100 mV Step, $\mathrm{V}_{\text {oD }}=5 \mathrm{mV}$ |  | 30 | 50 |  | 35 | 55 | nS |
|  | 100 mV Step, $\mathrm{V}_{\mathrm{DD}}=1.2 \mathrm{mV}$ |  | 50 |  |  | 50 |  | nS |

## Notes:

1. Guaranteed but not tested.

## Typical Performance Characteristics



Response Photography Test Setup


## Typical Performance Characteristics (Continued)



Gain vs. Frequency


Input Bias Current vs. Temperature


Propagation Delay vs. Temperature


## Applications Information

Optimal performance of the 4805 in high speed applications circuits requires that careful layout and circuit design techniques are used. The use of good power supply bypass capacitors, minimum lead lengths, and a good ground plane are essential.

## Bypass Capacitors

Tantalum electrolytics connected close to the power suppiy leads are usually sufficient; sometimes a smaller ceramic capacitor in parallel with the tantalum may improve high frequency response even further. Typical values would be $10 \mu \mathrm{~F}$ in parallel with $0.01 \mu \mathrm{~F}$.

## Minimize Lead Lengths

Short input leads are essential to eliminate stray capacitance that might otherwise induce oscillations. Avoid the use of sockets; solder the IC directly to the PC board. When laying out a PC board, position the signal source as close to the comparator inputs as is physically possible. Avoid stray capacitance from the inputs to ground, and route the output away from the inputs. Best response times will occur when the source impedance driving the inputs is kept low ( $<1 \mathrm{k} \Omega$ ). Avoid driving heavy capacitive loads with the output (example: coaxial cable, which has a parasitic capacitance of 50 pF per foot).

## Ground Plane

A ground plane reduces the parasitic inductance of PC traces. Current flow through the PC trace is mirrored by a return current flow that passes through the ground plane adjacent to the PC trace. This sets up a magnetic field that cancels the magnetic field in the PC trace, thus reducing parasitic inductance.
Use the component side of the board for the ground plane. Cover that side as completely as is practical, especially under traces carrying high frequency signals. Mount HF components close to the board.

## Latch Enable

The effective gain at low levels of input overdrive can be increased by applying a carefully timed positive going step to the latch enable input. This technique is especially useful in successive approximation A/D converters, where the exact time of comparison is well defined. After the SAR changes the DAC output, a delayed pulse applied to pin 6 will increase the effective gain from about $5 \mathrm{~V} / \mathrm{mV}$ to $20 \mathrm{~V} / \mathrm{mV}$, and therefore speeds up the response time for low levels input signals. In a 12 -bit $\pm 10 \mathrm{~V}$ A/D system, the propagation delay for 1 LSB will decrease about $30 \%$. Figure 1 shows the waveforms for this technique, and Figure 2 shows a one-shot time delay circuit using a TTL IC that can be used to create the pulse.


Figure 1. Gain Boost Waveforms


Figure 2. Delayed Puise Circuit

## Typical Applications



Figure 3. Successive Approximation 8, 10, or 12-bit Resolution

## Typical Applications (Continued)



65-01177A
*Delay should equal the settling time specification minus 30 nS minus appropriate guard band

Figure 4. Op Amp Settling Time Tester


The settling time tester uses the precision latching window comparator to automate op amp settling time testing. If the DUT is not settled by the end of the time delay, the A output is latched low.

| $V_{I N}\left[V_{X}>V_{Y}\right]^{*}$ | $A$ | $B$ | $C$ |
| :--- | :---: | :---: | :--- |
| $V_{I N}>V_{X}$ | 1 | 0 | 0 |
| $V_{X}>V_{I N}>V_{Y}$ | 0 | 1 | 0 |
| $V_{Y}>V_{I N}$ | 0 | 0 | 1 |

Figure 5. Precision Latching Window Comparator (Detail)

## Fast Latching ECL to TTL Line Translator, Up to 50 MHz

The high speed differential input and the latched TTL output makes the RC4805 ideally suited for use as an ECL to TTL translator. Existing logic supplies of -5.2 V and +5.0 V are compatible with the RC4805 power supply requirements. With a TTL compatible latch input the RC4805 can be latched from the TTL subsystem or from the ECL subsystem, by using another RC4805 on the latch signal.
In ECL systems the termination resistors and pull-down resistors can be combined in a network as shown in Figure 6, a typical ECL to TTL translator. The configuration shown in Figure 8 has a common mode range of $\pm 2.0 \mathrm{~V}$. But either input can swing as low as -5.0 V below the input, providing one input stays in the $\pm 2.0 \mathrm{~V}$ common mode range. By using a -15 V supply on the RC4805 the common mode range is extended to $-8.0 \mathrm{~V},+2.0 \mathrm{~V}$ as shown in Figure 7. The only caution is that the differential mode voltage must not exceed +5.0 V .

Not all ECL families have the same logic levels, the same logic level $\mathrm{V}_{\mathrm{S}}$ supply voltage, or the
same temperature characteristics. By using the same logic type as a reference, a single-end ECL to TTL translator can be made to track changes in logic levels. A typical circuit is shown in Figure 8.

In system design one subsystem may in one configuration be driven with ECL line drivers, but in another configuration the same subsystem may be driven from a TTL gate.

High gain, low input bias current and $\pm 2.0 \mathrm{~V}$ common mode range on the RC4805 allow the easy design of an adaptive ECL-TTL to TTL translator. The ECL interface is the same as shown in Figure 6. By adding pull-up resistors and a bypassed level shifting resistor to the TTL outputs (see Figure 9), the same subsystem line receiver can interface with ECL or TTL with no hardware change in the receiver.

In summary, the RC4805 is a very flexible system element that allows the system designer to interface ECL to TTL in a number of easy to use configurations. The RC4805 can also be used in an adaptive ECL-TTL to TTL interface.

## Typical Examples



Figure 6. Typical ECL to TTL Translator

## Typical Examples (Continued)



Notes:

1. Common mode range of 4805 is -8.0 V to +2.0 V .
2. The 4805 can stand $-3.0 \mathrm{~V},+5.0 \mathrm{~V}$ of GND noise from the ECL GND to the TTL GND.

Figure 7. ECL to TTL Translator With Extended Common Mode Range


Figure 8. Single-Ended ECL to TTL Translator With Tracking ECL Reference

## Typical Examples (Continued)



Figure 9. Adaptive ECL-TTL to TTL Translator


## LM111/LH2111 Voltage Comparators

## Features

- Low input offset current - 10 nA max
- Low input bias current - 100 nA max.

Operates from a single +5 V supply

- Response time - 200 nS


## Description

These low-input current voltage comparators are designed to operate over a wide range of supply voltages, including $\pm 15 \mathrm{~V}$ and single +5 V supplies. Their outputs are compatible with DTL, RTL, TTL, and MOS devices, and can be connected in "wire-OR" configuration. The LH2111 consists of two LM111 ICs packaged in one 16 -lead DIP. Both the LM111 and LH2111 are available with Mil-Std-883B screening.

## Connection Information



## Ordering Information

| Part Number | Package | Operating <br> Temperature <br> Range |
| :--- | :---: | :---: |
| LM111T | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| LM111T/883B | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| LM11DD | D | $-55^{\circ} \mathrm{C}$ to $+15^{\circ} \mathrm{C}$ |
| LM111D/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| LH2111D | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| LH2111D/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

Notes:
/883B suffix denotes Mil-Std-883, Level B processing
D $=8$ - lead ceramic DIP (LM111)
D = 16-lead ceramic DIP (LH2111)
T = 8-lead metal can (TO-99)
Contact a Raytheon sales office or representative for ordering information on special package/temperature range combinations.

## Mask Pattern


Absolute Maximum Ratings
Supply Voltage36 V
Output to $-\mathrm{V}_{\mathrm{s}}$ ..... 50V
Ground to $-\mathrm{V}_{\mathrm{s}}$ ..... 30 V
Differential Input Voltage ..... 30 V
Input Voltage* ..... $\pm 15 \mathrm{~V}$
Power Dissipation** ..... 500 mW
Output Short Circuit Duration ..... 10 Sec
Storage Temperature Range ..... $65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Operating TemperatureRange
$\qquad$ $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Voltage at Strobe Pin ..... $+V_{s}-5 V$
Lead Soldering Temperature( 60 sec )$+300^{\circ} \mathrm{C}$
*For supply voltages other than $\pm 15 \mathrm{~V}$, the maximum input is equal to the supply voltage.
**Observe package thermal characteristics.

## Thermal Characteristics

|  | 8-Lead <br> TO-99 <br> Metal Can | 8-Lead <br> Ceramic <br> DIP | 16-Lead <br> Ceramic <br> DIP |
| :--- | :---: | :---: | :---: |
| Max. Junction Temp. | $175^{\circ} \mathrm{C}$ | $175^{\circ} \mathrm{C}$ | $175^{\circ} \mathrm{C}$ |
| Max. $\mathrm{P}_{\mathrm{D}} \mathrm{T}_{\mathrm{A}}<50^{\circ} \mathrm{C}$ | 658 mW | 833 mW | 1042 mW |
| Therm. Res $\theta_{\mathrm{JC}}$ | $50^{\circ} \mathrm{C} / \mathrm{W}$ | $45^{\circ} \mathrm{C} / \mathrm{W}$ | $60^{\circ} \mathrm{C} / \mathrm{W}$ |
| Therm. Res. $\theta_{\mathrm{JA}}$ | $190^{\circ} \mathrm{C} / \mathrm{W}$ | $150^{\circ} \mathrm{C} / \mathrm{W}$ | $120^{\circ} \mathrm{C} / \mathrm{W}$ |
| For $\mathrm{T}_{\mathrm{A}}>50^{\circ} \mathrm{C}$ Derate at | $5.26 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $8.33 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $8.38 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |

Electrical Characteristics ( $\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}^{1}$ and $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ unless otherwise noted)

| Parameters | Test Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Input Offset Voltage ${ }^{2}$ | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{R}_{\mathrm{S}} \leq 50 \mathrm{k} \Omega$ |  | 0.7 | 3.0 | mV |
| Input Offset Current ${ }^{2}$ | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  | 4.0 | 10 | nA |
| Input Bias Current | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  | 60 | 100 | nA |
| Large Signal Voltage Gain | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | 40 | 200 |  | V/mV |
| Response Time | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, 100 \mathrm{mV} \text { step, }$ <br> 5 mV overdrive |  | 200 |  | nS |
| Output Voltage Low ( $\mathrm{V}_{\mathrm{OL}}$ ) | $\mathrm{V}_{\text {IN }} \leq 5 \mathrm{mV}, \mathrm{I}_{\mathrm{L}}=50 \mathrm{~mA}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  | 0.75 | 1.5 | v |
| Strobe on Current | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  | 3.0 |  | mA |
| Output Leakage Current | $\begin{aligned} & V_{\text {IN }} \geq 5 \mathrm{mV}, \mathrm{~V}_{\text {OUT }}=35 \mathrm{~V}, \\ & T_{A}=+25^{\circ} \mathrm{C}, \mathrm{I}_{\text {STROBE }}=3 \mathrm{~mA} \end{aligned}$ |  | 0.2 | 10 | nA |
| Input Offset Voltage ${ }^{2}$ | $\mathrm{R}_{\mathrm{s}} \leq 50 \mathrm{k} \Omega$ |  | 1.5 | 4.0 | mV |
| Input Offset Current ${ }^{2}$ |  |  | 5.0 | 20 | nA |
| Input Bias Current |  |  | 100 | 150 | nA |
| Input Voltage Range | Pin 7 pull up may go to +5 V | -14.5 |  | 13.0 | V |
| Output Voltage Low (V $\mathrm{OL}^{\text {) }}$ | $\begin{aligned} & +\mathrm{V}_{\mathrm{s}}=4.5 \mathrm{~V},-\mathrm{V}_{\mathrm{s}}=0 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{IN}} \leq-6 \mathrm{mV}, \mathrm{I}_{\text {OUT }}=8.0 \mathrm{~mA} \end{aligned}$ |  | 0.23 | 0.4 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| Output Leakage Current | $\mathrm{V}_{\text {IN }} \geq 5 \mathrm{mV}, \mathrm{V}_{\text {OUT }}=35 \mathrm{~V}$ |  | 100 | 500 | nA |
| Positive Supply Current | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, each amplifier |  | 5.1 | 6.0 | mA |
| Negative Supply Current | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, each amplifier |  | 4.1 | 5.0 | mA |

## Notes:

1. $\mathrm{V}_{\mathrm{OS}}, \mathrm{I}_{\mathrm{OS}}$, and $\mathrm{I}_{\mathrm{B}}$ specifications apply for $\mathrm{V}_{\mathrm{S}}=+5 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}$.
2. $\mathrm{V}_{\mathrm{OS}}$ and $\mathrm{I}_{\mathrm{OS}}$ are maximum values required to drive the output to within 1 V of either supply with a 1 mA load.
3. Do not short circuit the strobe pin to ground - drive it instead with a 3 to 5 mA current.
4. If the strobe and balance pins are unused, short them together for maximum ac stability.

## Typical Performance Characteristics



Offset Error


Common Mode Limits


Input Offset Current


Input Characteristics


Transfer Function


Typical Performance Characteristics (Continued)


Response Time for Various Input Overdrives


Output Saturation Voltage


Response Time for Various Input Overdrives


Response Time for Various Input Overdrives


Output Limiting Characteristics


Typical Performance Characteristics (Continued)


## Leakage Currents



## Schematic Diagram



## LM139/139A, 339/339A, Single-Supply Quad Comparators

## Features

Input common mode voltage range includes ground

Wide single supply voltage range - 2 V to 36 V
■ Output compatible with TTL, DTL, ECL, MOS and CMOS logic systems
■ Very low supply current drain ( 0.8 mA ) independent of supply voltage

## Description

These devices offer higher frequency operation and faster switching than can be had from internally compensated quad op amps. Intended for single-supply applications, the Darlington PNP input stage allows them to compare voltages that include ground. The two-stage common-emitter output circuit provides gain and output sink capacity of 3.2 mA at an output level of 400 mV . The output collector is left open, permitting the designer to drive devices in the range of 2 V to 36V.

They are intended for applications not needing response time less than $1 \mu \mathrm{~S}$, but demanding excellent op amp input parameters of offset voltage, current, and bias current, to ensure accurate comparison with a reference voltage.

Connection Information

14-Lead Dual In-Line Package (Top View)


| Pin | Function |
| :---: | :--- |
| 1 | Output B |
| 2 | Output $A$ |
| 3 | +V $_{s}$ |
| 4 | -Input A |
| 5 | +Input A |
| 6 | -Input B |
| 7 | +Input B |

Absolute Maximum Ratings
Supply Voltage, $+\mathrm{V}_{\mathrm{s}}$ ..... +36 V or $\pm 18 \mathrm{~V}$
Differential Input Voltage ..... 36V
Input Voltage Range ..... 0.3 to $+36 \mathrm{~V}^{(2)}$
Output Short Circuit to Ground ${ }^{(1)}$ Continuous ..... 50 mA
Input Current ( $\left.\mathrm{V}_{\mathrm{IN}}<-0.3 \mathrm{~V}\right)^{(2)}$
Operating Temperature Range LM139

$\qquad$ ..... $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
LM339

$\qquad$
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
StorageTemperatureRange$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Lead Soldering Temperature(SO-14; 10 sec).................................... $+260^{\circ} \mathrm{C}$Lead Soldering Temperature(DIP; 60 sec )$+300^{\circ} \mathrm{C}$
See Notes on page 5-27

## Ordering Information

| Part Number | Package | Operating <br> Temperature <br> Range |
| :--- | :---: | :---: |
| LM339M | M | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| LM339N | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| LM339AM | M | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| LM339AN | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| LM139D | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| LM139D/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| LM139AD | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| LM139AD/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

[^11]
## Thermal Characteristics

|  | 14-lead <br> Plastic <br> SO | 14 -Lead <br> Plastic <br> DIP | 14 -Lead <br> Ceramic <br> DIP |
| :--- | :---: | :---: | :---: |
| Max. Junction Temp. | $125^{\circ} \mathrm{C}$ | $125^{\circ} \mathrm{C}$ | $175^{\circ} \mathrm{C}$ |
| Max. $\mathrm{P}_{\mathrm{D}} \mathrm{T}_{\mathrm{A}}<50^{\circ} \mathrm{C}$ | 300 mW | 468 mW | 1042 mW |
| Therm. Res $\theta_{\mathrm{JC}}$ | - | - | $60^{\circ} \mathrm{CW}$ |
| Therm. Res. $\theta_{\mathrm{JA}}$ | $200^{\circ} \mathrm{CW}$ | $160^{\circ} \mathrm{CW}$ | $120^{\circ} \mathrm{CW}$ |
| For $\mathrm{T}_{\mathrm{A}}>50^{\circ} \mathrm{C}$ Derate <br> at | 5.0 mW <br> per ${ }^{\circ} \mathrm{C}$ | 6.25 mW <br> per ${ }^{\circ} \mathrm{C}$ | 8.38 mW <br> per ${ }^{\circ} \mathrm{C}$ |

## Mask Pattern



Die Size: $59 \times 77$ mils
Min. Pad Dimensions: $4 \times 4$ mils

Electrical Characteristics $\left(+\mathrm{V}_{\mathrm{s}}=+5 \mathrm{~V}^{(3)}\right)$

| Parameters | Test Conditions | LM139A |  |  | LM339A |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltage | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ (8) |  | $\pm 1.0$ | $\pm 2.0$ |  | $\pm 1.0$ | $\pm 2.0$ | mV |
| Input Bias Current | Output in Linear Range $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}(4), \mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$ |  | 25 | 100 |  | 25 | 250 | nA |
| Input Offset Current | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$ |  | $\pm 3.0$ | $\pm 25$ |  | $\pm 5.0$ | $\pm 50$ | nA |
| Input Voltage Range | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}{ }^{(5)}, \mathrm{V}_{\mathrm{S}}=30 \mathrm{~V}$ | 0 |  | $\begin{gathered} \hline+\mathrm{V}_{\mathrm{S}} \end{gathered}$ | 0 |  | $\begin{aligned} & +V_{5} \\ & -1.5 \end{aligned}$ | V |
| Supply Current | $\begin{aligned} & R_{L}=\infty \text { on all comparators, } \\ & T_{A}=+25^{\circ} \mathrm{C} \end{aligned}$ |  | 0.8 | 2.5 |  | 0.8 | 2.5 | mA |
| Large Signal Voltage Gain | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=\infty,+\mathrm{V}_{\mathrm{s}}=30 \mathrm{~V}, \\ & \mathrm{R}_{\mathrm{L}} \geq 15 \mathrm{k} \Omega,+\mathrm{V}_{\mathrm{S}}=+5 \mathrm{~V} \\ & \text { (to support large } \mathrm{V}_{\mathrm{o}} \text { swing), } \\ & \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \\ & \hline \end{aligned}$ | 50 | 200 |  | 50 | 200 |  | V/mV |
| Large Signal Response Time | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\text { TTL Logic Swing, } \\ & \mathrm{V}_{\mathrm{REF}}=1.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{RL}}=5 \mathrm{~V}, \\ & \mathrm{R}_{\mathrm{L}}=5.1 \mathrm{k}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \end{aligned}$ |  | 300 |  |  | 300 |  | nS |
| Response Time | $\begin{aligned} & \mathrm{V}_{\mathrm{RL}}=5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=5.1 \mathrm{k} \Omega, \\ & \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}(6) \end{aligned}$ |  | 1.3 |  |  | 1.3 |  | $\mu \mathrm{S}$ |
| Output Sink Current |  | 6.0 | 16 |  | 6.0 | 16 |  | mA |
| Saturation Voltage | $\begin{aligned} & V_{I N} \geq 1 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}_{+}}=0, \\ & \mathrm{I}_{\mathrm{SINK}} \leq 4 \mathrm{~mA}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \end{aligned}$ |  | 250 | 400 |  | 250 | 400 | mV |
| Output Leakage Current | $\begin{aligned} & \mathrm{V}_{\mathrm{NN}_{+}} \geq 1 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}=0} \\ & \mathrm{~V}_{\mathrm{O}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \end{aligned}$ |  | 0.1 |  |  | 0.2 |  | $\mu \mathrm{A}$ |
| Input Offset Voltage | Note 8 |  |  | $\pm 4.0$ |  |  | $\pm 4.0$ | mV |
| Input Offset Current | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$ |  |  | $\pm 100$ |  |  | $\pm 150$ | nA |
| Input Bias Current | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$ |  |  | 300 |  |  | 400 | nA |
| Input Voltage Range | $+\mathrm{V}_{\mathrm{s}}=30 \mathrm{~V}$ | 0 |  | $\begin{aligned} & +\mathrm{V}_{\mathrm{s}} \\ & -2.0 \end{aligned}$ | 0 |  | $\begin{aligned} & +\mathrm{V}_{\mathrm{s}} \\ & -2.0 \end{aligned}$ | V |
| Saturation Voltage | $\begin{aligned} & \mathrm{V}_{I \mathbb{N}_{2}} \geq 1 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}_{+}}=0, \\ & \mathrm{I}_{\mathrm{SINK}} \leq 4 \mathrm{~mA} \end{aligned}$ |  |  | 700 |  |  | 700 | mV |
| Output Leakage Current | $\begin{aligned} & V_{\mathbb{N}_{+}} \geq 1 \mathrm{~V}, \mathrm{~V}_{\mathbb{N N}}=0, \\ & \mathrm{~V}_{0}=30 \mathrm{~V} \end{aligned}$ |  |  | 1.0 |  |  | 1.0 | $\mu \mathrm{A}$ |
| Differential Input Voltage ${ }^{(10)}$ | Keep all $\mathrm{V}_{\text {IN }} \mathrm{s} \geq 0 \mathrm{~V}$ (or $-V_{\mathrm{s}}$, if used) ${ }^{(7)}$ |  |  | 36 |  |  | 36 | V |

[^12]Electrical Characteristics $\left(+\mathrm{V}_{\mathrm{s}}=+5 \mathrm{~V}^{(3)}\right)$

| Parameters | Test Conditions | LM139 |  |  | LM339 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltage | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}^{(8)}$ |  | $\pm 2.0$ | $\pm 5.0$ |  | $\pm 2.0$ | $\pm 5.0$ | mV |
| Input Bias Current | Output in Linear Range $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}(4), \mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$ |  | 25 | 100 |  | 25 | 250 | nA |
| Input Offset Current | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$ |  | $\pm 3.0$ | $\pm 25$ |  | $\pm 5.0$ | $\pm 50$ | nA |
| Input Voltage Range | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}{ }^{(5)},+\mathrm{V}_{S}=30 \mathrm{~V}$ | 0 |  | $\begin{gathered} \hline+\mathrm{V}_{\mathrm{S}} \\ -1.5 \end{gathered}$ | 0 |  | $\underset{-1.5}{+V_{S}}$ | V |
| Supply Current | $\mathrm{R}_{\mathrm{L}}=\infty$ on all comparators, $T_{A}=+25^{\circ} \mathrm{C}$ |  | 0.8 | 2.5 |  | 0.8 | 2.5 | mA |
| Large Signal Voltage Gain | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=\infty,+\mathrm{V}_{\mathrm{s}}=30 \mathrm{~V}, \\ & \mathrm{R}_{\mathrm{L}} \geq 15 \mathrm{k} \Omega,+\mathrm{V}_{\mathrm{S}}=+5 \mathrm{~V} \\ & \text { (to support large } \mathrm{V}_{\mathrm{o}} \text { swing), } \\ & \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \end{aligned}$ | 50 | 200 |  |  | 200 |  | V/mV |
| Large Signal Response Time | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\text { TTL Logic Swing, } \\ & \mathrm{V}_{\mathrm{REF}}=1.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{R}}=5 \mathrm{~V}, \\ & \mathrm{R}_{\mathrm{L}}=5.1 \mathrm{k} \Omega, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \end{aligned}$ |  | 300 |  |  | 300 |  | nS |
| Response Time | $\begin{aligned} & \mathrm{V}_{\mathrm{RL}}=5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=5.1 \mathrm{k} \Omega, \\ & \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}(6) \end{aligned}$ |  | 1.3 |  |  | 1.3 |  | $\mu \mathrm{S}$ |
| Output Sink Current | $\begin{aligned} & V_{\mathbb{I N N}} \geq 1 \mathrm{~V}, \mathrm{~V}_{\mathbb{I N}+=0,} \\ & \mathrm{~V}_{0} \leq 1.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \end{aligned}$ | 6.0 | 16 |  | 6.0 | 16 |  | mA |
| Output Voltage $\mathrm{V}_{\mathrm{OL}}$ | $\begin{aligned} & \mathrm{V}_{1 \mathbb{N}} \geq 1 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}_{+}}=0, \\ & \mathrm{I}_{\mathrm{SINK}} \leq 4 \mathrm{~mA}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \end{aligned}$ |  | 250 | 400 |  | 250 | 400 | mV |
| Output Leakage Current | $\begin{aligned} & \mathrm{V}_{\mathrm{INN}_{+} \geq 1 \mathrm{~V}, \mathrm{~V}_{\text {IN. }}=0,} \\ & \mathrm{~V}_{\mathrm{O}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \end{aligned}$ |  | 0.1 |  |  | 0.1 |  | $\mu \mathrm{A}$ |
| Input Offset Voltage | Note 8 |  |  | $\pm 9.0$ |  |  | $\pm 9.0$ | mV |
| Input Offset Current |  |  |  | $\pm 100$ |  |  | $\pm 150$ | nA |
| Input Bias Current | $\mathrm{V}_{\mathrm{cm}}=0 \mathrm{~V}$ |  |  | 300 |  |  | 400 | nA |
| Input Voltage Range | $\mathrm{V}_{\mathrm{cm}}=30 \mathrm{~V}$ | 0 |  | $\begin{aligned} & +V_{s} \\ & -2.0 \end{aligned}$ | 0 |  | $\begin{aligned} & +V_{s} \\ & -2.0 \end{aligned}$ | V |
| Output Voltage $\mathrm{V}_{\mathrm{oL}}$ | $\begin{aligned} & \mathrm{V}_{\mathbb{N} \geq 1 \mathrm{~V}, \mathrm{~V}_{\mathbb{N}_{+}}=0,} \\ & \mathrm{I}_{\mathrm{SINK}} \leq 4 \mathrm{~mA} \end{aligned}$ |  |  | 700 |  |  | 700 | mV |
| Output Leakage Current | $\begin{aligned} & \mathrm{V}_{\mathbb{N}} \geq 1 \mathrm{~V}, \mathrm{~V}_{\mathbb{I N}-}=0, \\ & \mathrm{~V}_{0}=30 \mathrm{~V} \end{aligned}$ |  |  | 1.0 |  |  | 1.0 | $\mu \mathrm{A}$ |
| Differential Input Voltage ${ }^{(10)}$ | Keep all $\mathrm{V}_{\text {IN }} \mathrm{s} \geq 0 \mathrm{~V}$ (or $-V_{s}$, if used) ${ }^{(r)}$ |  |  | 36 |  |  | 36 | V |

See Notes on page 5-27

## Electrical Characteristics (Continued)

Notes:

1. Short circuits from the output to $+\mathrm{V}_{\mathrm{s}}$ can cause excessive heating and eventual destruction. The maximum output current is approximately 20 mA independent of the magnitude of $+\mathrm{V}_{\mathrm{s}}$.
2. This input current will only exist when the voltage at any of the input leads is driven negative. It is due to the collector base junction of the input PNP transistors becoming forward biased and thereby acting as input diode clamps. In addition to this diode action, there is also lateral NPN parasitic transistor action on the IC chip. This transistor action can cause the output voltage of the comparators to go to the $+\mathrm{V}_{\mathrm{s}}$ voltage level (or to ground for a large overdrive) for the time duration that an input is driven negative. This is not destructive and normal output sates will re-establish when the input voltage, which was negative, again returns to a value greater than -0.3 V .
3. These specifications apply for $+\mathrm{V}_{\mathrm{s}}=5 \mathrm{~V}$ and $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$, unless otherwise stated. The LM339 temperature specifications are limited to $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$.
4. The direction of the input current is out of the IC due to the PNP input state. This current is essentially constant, independent of the state of the output so no loading change exists on the reference or input lines.
5. The input common mode voltage or either input signal voltage should not be allowed to go negative by more than 0.3 V . The upper end of the common mode voltage range is $+\mathrm{V}_{\mathrm{s}}-1.5 \mathrm{~V}$, but either or both inputs can go to +30 V without damage.
6. The response time specified is for a 100 mV input step with 5 mV overdrive. For larger overdrive signals 300 nS can be obtained. See Typical Performance Characteristics section.
7. Positive excursions of input voltage may exceed the power supply level. As long as the other voltage remains within the common mode range, the comparator will provide a proper output state. the low input voltage state must not be less than -0.3 V (or 0.3 V below the magnitude of the negative power supply, if used).
8. At output switch point, $\mathrm{V}_{\mathrm{O}}=1.4 \mathrm{~V}, \mathrm{RS}=0 \Omega$ with $+\mathrm{V}_{\mathrm{s}}$ from 5 V to 30 V ; and over the full input common mode range ( $\mathrm{V}_{\mathrm{o}}$ to $+\mathrm{V}_{\mathrm{s}}-1.5 \mathrm{~V}$ ).
9. For input signals that exceed $+\mathrm{V}_{\mathrm{s}}$, only the overdriven comparator is affected. With a 5 V supply, $\mathrm{V}_{\mathrm{IN}}$ should be limited to 25 V max, and a limiting resistor should be used on all inputs that might exceed the positive supply.
10. Guaranteed by design.

## Typical Performance Characteristics



Input Current


## Output Saturation Voltage



Response Time for Various Input Overdrives Negative Transition


## Typical Performance Characteristics (Continued)

Response Time for Various Input Overdrive Positive Transition



## Typical Applications - Single Supply $\left(+\mathrm{V}_{\mathrm{S}}=+15 \mathrm{~V}\right)$

Driving TTL
Driving CMOS
Comparator With Hysteresis




ORing the Output


Limit Comparator


One-Shot Multivibrator With Input Lock Out


## Typical Applications - Single Supply (Continued)

## Zero Crossing Detector (Single Power Supply)

## Low Frequency Op Amp



TTL to MOS Logic Converter


Pulse Generator


## Typical Applications - Single Supply $\left(+V_{s}=+15 \mathrm{~V}\right.$ and $\left.-\mathrm{V}_{\mathrm{s}}=-15 \mathrm{~V}\right)$

## Zero Crossing Detector



Comparator With a Negative Reference


Schematic Diagram (1/4 Shown)


## LP165/365 Micropower Programmable Quad Comparator

## Features

- Single programming resistor tailors power, input currents, speed, and output current characteristics
- Uncommitted emitters allow logic interface flexibility
- Wide supply voltage range or dual supplies ( 4 V to 36 V , or $\pm 2 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ )
- Input common mode range includes ground in single supply applications
- Low power consumption ( $10 \mu \mathrm{~W}$ per comparator at $\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}$, $\mathrm{I}_{\mathrm{SET}}=0.5 \mu \mathrm{~A}$ )


## Description

The LP165/365 consists of four independent voltage comparators constructed monolithically using a bipolar transistor fabrication process. These comparators are functionally similar to the 139 series of comparators, but feature programmability and an uncommitted output emitter connection. Programmability gives the user ability to adjust supply current drain and so control power dissipation. At higher values of programming (ISET) current the supply current will increase, response time and output drive capability will improve, and input bias currents will increase. At lower values of $I_{\text {SET }}$ supply current and power dissipation will decrease, the response time slows, and input bias currents improve. The uncommitted output emitter connection allows flexibility to interface with various logic families, such as TTL, DTL, CMOS, NMOS, and PMOS.

These comparators can be operated from a single or split power supply; the inputs have a common mode range that includes the negative supply voltage (ground in single supply applications).
Applications include battery-powered circuits, threshold detectors, zero crossing detectors, multivibrators, VCOs, and digital interface circuits.

## Connection Information



## Absolute Maximum Ratings

Supply Voltage 36 V or $\pm 18 \mathrm{~V}$
Differential Input Voltage 36 V
Input Voltage $\qquad$ -0.3 V to +36 V (single supply) ${ }^{*}$
Output Short Circuit
Duration to $\mathrm{V}_{\mathrm{E}}$.. $\qquad$ Indefinite*
Storage Temperature
Range $\qquad$ $65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Operating Temperature Range
LP165 $\qquad$ $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
LP365/LP365A $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$

## Lead Soldering Temperature

( 60 sec ) $\qquad$ $+300^{\circ} \mathrm{C}$
*The input voltage is not allowed to go 0.3 V above $+\mathrm{V}_{\mathrm{s}}$ or -0.3 V below $-\mathrm{V}_{\mathrm{s}}$ as this will turn on a parasitic transistor causing large currents to flow through the device. **Short circuits from the output to $+\mathrm{V}_{\mathrm{s}}$ may cause excessive heating and eventual destruction. The current in the output leads and the $\mathrm{V}_{\mathrm{E}}$ lead should not be allowed to exceed 30 mA . The output should not be shorted to $-\mathrm{V}_{\mathrm{s}}$ if $\mathrm{V}_{E}$ $\geq\left(-V_{s}\right)+7 V$.

## Ordering Information

| Part Number | Package | Operating <br> Temperature <br> Range |
| :--- | :---: | :---: |
| LP365N | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| LP365AN | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| LP165D | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| LP165D/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

## Thermal Characteristics

|  | 16 Lead <br> Plastic DIP | 16 Lead <br> CeramicDIP |
| :--- | :---: | :---: |
| Max. Junction Temp. | $+125^{\circ} \mathrm{C}$ | $+175^{\circ} \mathrm{C}$ |
| Max. $\mathrm{P}_{\mathrm{D}} \mathrm{T}_{\mathrm{A}}<50^{\circ} \mathrm{C}$ | 555 mW | 1042 mW |
| Therm. Res $\theta_{\mathrm{Jc}}$ | - | $60^{\circ} \mathrm{C} / \mathrm{W}$ |
| Therm. Res. $\theta_{\mathrm{JA}}$ | $135^{\circ} \mathrm{C} / \mathrm{W}$ | $120^{\circ} \mathrm{C} / \mathrm{W}$ |
| For $\mathrm{T}_{\mathrm{A}}>50^{\circ} \mathrm{C}$ Derate at | $7.41 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $8.33 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |

## Mask Pattern



Die Size: $60 \times 86$ mills

65-02218A

Min. Pad Dimensions: $4 \times 4$ mils

Notes:
/883B suffix denotes Mil-Std-883, Level B processing
$\mathrm{N}=16$-lead plastic DIP
D = 16-lead ceramic DIP
Contact a Raytheon sales office or representative for ordering information on special package/temperature range combinations.

Electrical Characteristics $\left(\mathrm{V}_{\mathrm{s}}=+5 \mathrm{~V}, \mathrm{I}_{\text {sET }}=10 \mu \mathrm{~A}\right.$, and $\left.\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\right)$

| Parameters | Test Conditions | LP165/LP365A |  |  | LP365 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltage | $\mathrm{V}_{\text {CM }}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{S}}=100 \Omega$ |  | 1 | 3 |  | 2 | 6 | mV |
| Input Offset Current | $\mathrm{V}_{\text {CM }}=0 \mathrm{~V}$ |  | 2 | 20 |  | 4 | 25 | nA |
| Input Bias Current | $V_{\text {CM }}=0 \mathrm{~V}$ |  | 10 | 50 |  | 15 | 75 | nA |
| Large Signal Voltage Gain | $\mathrm{V}_{0}=1$ to $4 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=100 \mathrm{k} \Omega$ | 50 | 500 |  | 25 | 500 |  | V/mV |
| Input Voltage Range |  | 0 |  | 3 | 0 |  | 3 | V |
| Common Mode Rejection Ratio | $0 \leq V_{\text {CM }} \leq 3 V$ | 75 | 85 |  | 75 | 85 |  | dB |
| Power Supply Rejection Ratio | $\pm 2.5 \leq \mathrm{V}_{\mathrm{S}} \leq+3.5 \mathrm{~V}$ | 65 | 75 |  | 65 | 75 |  | dB |
| Supply Current | Output High, Open Load |  | 230 | 250 |  | 230 | 275 | $\mu \mathrm{A}$ |
| Output Voltage High | $\mathrm{V}_{\mathrm{C}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{E}}=0, \mathrm{R}_{\mathrm{L}}=100 \mathrm{k} \Omega$ | 4.9 |  |  | 4.9 |  |  | V |
| Output Voltage Low | $\mathrm{V}_{\mathrm{E}}=0, \mathrm{I}_{\text {SINK }}=0.8 \mathrm{~mA}$ | 0.4 |  |  | 0.4 |  |  | V |
| Output Leakage Current | $\mathrm{V}_{\mathrm{C}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{E}}=0 \mathrm{~V}$ |  | 2 | 50 |  | 2 | 100 | nA |
| Output Sink Current | $\mathrm{V}_{\mathrm{E}}=0 \mathrm{~V}, \mathrm{~V}_{0}=0.4 \mathrm{~V}$ | 1.2 | 2.4 |  | 0.8 | 2 |  | mA |
| Response Time | $\begin{aligned} & V_{C C}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{E}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=5 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}, 100 \mathrm{mV} \text { Step With } \\ & 5 \mathrm{mV} \text { Overdrive } \end{aligned}$ |  | 4 |  |  | 4 |  | $\mu \mathrm{S}$ |

Electrical Characteristics $\left(-55^{\circ} \mathrm{C} \leq T_{A} \leq+125^{\circ} \mathrm{C}\right.$ for the $\mathrm{LP} 165 ; 0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$ for the LP365/365A; $\mathrm{V}_{\mathrm{s}}=+5 \mathrm{~V}$, $\mathrm{I}_{\text {SET }}=10 \mu \mathrm{~A}$ over operating temperature range)

| Parameters | Test Conditions | LP165/LP365A |  |  | LP365 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltage | $\mathrm{V}_{\text {CM }}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{S}}=100 \Omega$ |  | 1 | 6 |  | 3 | 9 | mV |
| Input Offset Current | $\mathrm{V}_{\text {CM }}=0 \mathrm{~V}$ |  | 2 | 50 |  | 4 | 75 | nA |
| Input Bias Current | $\mathrm{V}_{\text {CM }}=0 \mathrm{~V}$ |  | 10 | 125 |  | 15 | 200 | nA |
| Large Signal Voltage Gain | $\mathrm{V}_{0}=1$ to $4 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=100 \mathrm{k} \Omega$ | 50 | 500 |  | 25 | 500 |  | V/mV |
| Input Voltage Range |  | 0 |  | 3 | 0 |  | 3 | V |
| Common Mode Rejection Ratio | $0 \leq V_{\text {CM }} \leq 3 V$ | 70 | 85 |  | 70 | 80 |  | dB |
| Power Supply Rejection Ratio | $\pm 2.5 \leq \mathrm{V}_{\mathrm{S}} \leq+3.5 \mathrm{~V}$ | 65 | 75 |  | 65 | 70 |  | dB |
| Supply Current | Output High, Open Load |  | 230 | 300 |  | 230 | 300 | $\mu \mathrm{A}$ |
| Output Voltage High | $\mathrm{V}_{\mathrm{C}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{E}}=0, \mathrm{R}_{\mathrm{L}}=100 \mathrm{k} \Omega$ |  | 4.9 | 4.5 |  | 4.9 | 4.5 | V |
| Output Voltage Low | $\mathrm{V}_{\mathrm{E}}=0$, ISIINK $=0.4 \mathrm{~mA}$ |  | 0.2 | 0.4 |  | 0.2 | 0.4 | V |
| Output Leakage Current | $\mathrm{V}_{\mathrm{C}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{E}}=0 \mathrm{~V}$ |  | 30 | 5000 |  | 30 | 5000 | nA |
| Output Sink Current | $\mathrm{V}_{\mathrm{E}}=0 \mathrm{~V}, \mathrm{~V}_{0}=0.4 \mathrm{~V}$ | 0.6 | 2.4 |  | 0.4 | 2 |  | mA |

Electrical Characteristics $\left(\mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V}, \mathrm{I}_{\mathrm{SET}}=100 \mu \mathrm{~A}\right.$, and $\left.\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\right)$

| Parameters | Test Conditions | LP165/LP365A |  |  | LP365 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltage | $V_{C M}=0 V, R_{S}=100 \Omega$ |  | 1 | 3 |  | 2 | 6 | mV |
| Input Offset Current | $V_{C M}=0 \mathrm{~V}$ |  | 5 | 50 |  | 10 | 90 | nA |
| Input Bias Current | $\mathrm{V}_{\text {CM }}=0 \mathrm{~V}$ |  | 60 | 200 |  | 80 | 300 | nA |
| Large Signal Voltage Gain | $\mathrm{V}_{0}=1$ to $4 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=15 \mathrm{k} \Omega$ | 100 | 500 |  | 100 | 500 |  | $\mathrm{V} / \mathrm{mV}$ |
| Input Voltage Range |  | -15 |  | +13 | -15 |  | +13 | V |
| Common Mode Rejection Ratio | $-15 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq+13 \mathrm{~V}$ | 75 | 85 |  | 75 | 85 |  | dB |
| Power Supply Rejection Ratio | $\pm 10 \mathrm{~V} \leq \mathrm{V}_{S} \leq \pm 15 \mathrm{~V}$ | 70 | 85 |  | 70 | 85 |  | dB |
| Supply Current | $\mathrm{R}_{\mathrm{L}}=\infty$, Output High |  | 2.8 | 3.0 |  | 2.8 | 3.5 | mA |
| Output Voltage High | $\mathrm{V}_{\mathrm{C}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{E}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=100 \mathrm{k} \Omega$ | 4.9 | 4.95 |  | 4.9 | 4.95 |  | V |
| Output Voltage Low | $V_{E}=0$ |  | 0.2 | 0.4 |  | 0.2 | 0.4 | V |
| Output Leakage Current | $\mathrm{V}_{\mathrm{C}}=15 \mathrm{~V}, \mathrm{~V}_{\mathrm{E}}=-15 \mathrm{~V}$ |  | 5 | 50 |  | 5 | 50 | nA |
| Output Sink Current | $\mathrm{V}_{\mathrm{E}}=0 \mathrm{~V}, \mathrm{~V}_{0}=0.4 \mathrm{~V}$ | 8 | 10 |  | 6 | 7.5 |  | mA |
| Response Time | $\begin{aligned} & V_{C C}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{E}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=5 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}, 100 \mathrm{mV} \text { Step With } \\ & 5 \mathrm{mV} \text { Overdrive } \end{aligned}$ |  | 1 |  |  | 1 |  | $\mu \mathrm{S}$ |

Electrical Characteristics $\left(-55^{\circ} \mathrm{C} \leq T_{A} \leq+125^{\circ} \mathrm{C}\right.$ for the $\mathrm{LP} 165 ; 0^{\circ} \mathrm{C} \leq T_{A} \leq+70^{\circ} \mathrm{C}$ for the LP365/365A; $V_{s}= \pm 15 \mathrm{~V}, \mathrm{I}_{\text {SET }}=100 \mu \mathrm{~A}$ )

| Parameters | Test Conditions | LP165/LP365A |  |  | LP365 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Input Offset Voltage | $V_{C M}=0 V, R_{S}=100 \Omega$ |  | 1 | 6 |  | 3 | 9 | mV |
| Input Offset Current | $V_{C M}=0 \mathrm{~V}$ |  | 5 | 100 |  | 10 | 200 | nA |
| Input Bias Current | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$ |  | 60 | 500 |  | 60 | 500 | nA |
| Large Signal Voltage Gain | $\mathrm{V}_{0}=1$ to $4 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=15 \mathrm{k} \Omega$ | 100 | 500 |  | 100 | 500 |  | $\mathrm{V} / \mathrm{mV}$ |
| Input Voltage Range |  | -15 |  | +13 | -15 |  | +13 | V |
| Common Mode Rejection Ratio | $-15 \leq \mathrm{V}_{\mathrm{CM}} \leq+13 \mathrm{~V}$ | 70 | 85 |  | 70 | 85 |  | dB |
| Power Supply Rejection Ratio | $\pm 10 \mathrm{~V} \leq \mathrm{V}_{S} \leq+15 \mathrm{~V}$ | 70 | 80 |  | 70 | 75 |  | dB |
| Supply Current | $\mathrm{R}_{\mathrm{L}}=\infty$, Output High |  | 2.8 | 3.3 |  | 2.8 | 3.7 | mA |
| Output Voltage, High | $\mathrm{V}_{\mathrm{C}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{E}}=0, \mathrm{R}_{\mathrm{L}}=100 \mathrm{k} \Omega$ | 4.5 | 4.95 |  | 4.5 | 4.95 |  | V |
| Output Voltage Low | $\mathrm{V}_{\mathrm{E}}=0$ |  | 0.2 | 0.4 |  | 0.2 | 0.4 | V |
| Output Leakage Current | $\mathrm{V}_{\mathrm{C}}=15 \mathrm{~V}, \mathrm{~V}_{\mathrm{E}}=-15 \mathrm{~V}$ |  | 30 | 5000 |  | 30 | 5000 | nA |
| Output Sink Current | $\mathrm{V}_{\mathrm{E}}=0 \mathrm{~V}, \mathrm{~V}_{0}=0.4 \mathrm{~V}$ | 5.5 | 7 |  | 4 | 5 |  | mA |

## Typical Performance Characteristics



Supply Current vs. Temperature



Supply Current vs. Supply Voltage


Voltage Gain vs. ISET


## Typical Performance Characteristics (Continued)




Response Time Negative Transition


LP165/365 Response Time Positive Transition
$\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \pm 5 \mathrm{~V}, 5 \mathrm{mV}$ Overdrive


Response Time Positive Transition


## Typical Applications



Split Supply With Logic Output


It is a good practice to add a few millivolts of positive feedback to prevent oscillation when the input voltage is near the threshold.

Ordinary Hysteresis

$D_{1}=$ Small signal Schottky or low $V_{D}$ equivalent
Opposite Polarity Magnitude Comparator (Single Supply)


TTL Supply - TTL Output


65-02195A
Positive feedback from the emitter can also prevent oscillations when $\mathrm{V}_{\mathbb{N}}$ is near the threshold. Can only be used with one section of four.
Hysteresis From Emitter


Zero Crossing Detector (Single Supply)

Typical Applications (Continued)


If you choose $V_{E}=25 \mathrm{mV}, 75 \mathrm{mV}$, or 125 mV , then
$V_{\text {OUT }}$ will fall if $1 / 3,2 / 3$ or all of the other three outputs are low.


Comparators B, C, and D do not respond until activated by the signal applied to comparator $A$.

## Typical Applications (Continued)



Chip Disable (TTL)


Crystal Controlled Oscillator (Single Supply)


65-02201A

## Chip Disable (Transistor)



Squarewave Oscillator

## Typical Applications (Continued)



## Wired-OR Outputs



One Shot Multivibrator


3 Input AND Gate

## Simplified Schematic Diagram



Current sources are programmed by $I_{\text {SET }}$ $V_{E}$ is common to all 4 comparators

## Section 6 <br> Digital-to-Analog Converters

## DEFINITIONS

## Differential Nonlinearity (DNL)

The incremental error from an ideal 1 LSB analog output change when the input is changed 1 LSB; guaranteed monotonicity requires the differential nonlinearity error to be less than 1 LSB. Differential nonlinearity is expressed as a percentage of the full scale output.

## Full Scale Current (IFS)

The maximum current that can be obtained from the output, for a specified reference current, measured in milliamps (mA). A typical binary D/A produces its full scale output with all ones applied at the input.

## Full Scale Symmetry

The difference between the full scale output values of the two outputs of a complementary output D/A, expressed in microamps ( $\mu \mathrm{A}$ ).

## Gain Temperature Coefficient

The variation of full scale current measured over a specified temperature range, expressed in parts per million per degree $\mathrm{C}\left(\mathrm{ppm} /{ }^{\circ} \mathrm{C}\right)$.

$$
\text { Gain TC }=\left(\frac{I_{F S} @ T_{(1)}-I_{F S} @ T_{(2)}}{T_{(1)}-T_{(2)}}\right)\left(\frac{10^{6}}{I_{F S}}\right)
$$

Where $T_{(1)}$ and $T_{(2)}$ are the upper and lower limits of the specified temperature range.

## Least Significant Bit (LSB)

The digital input line which has the smallest effect on the analog output. LSB can also refer to the measure of the analog output change when the input code is incremented; in that case, the ideal value of 1 LSB is calculated as:
$1 \mathrm{LSB}=\left(\frac{1}{2 \mathrm{~N}}\right)$ (Full Scale Range) in V or mA
where N is the resolution of the converter.

## Logic Input Current

The input current into the logic switch at a specified applied voltage, expressed in microamps ( $\mu \mathrm{A}$ ).

## Logic Input Levels

The range of voltages within which the logic trip level is guaranteed to be expressed in volts (V).

## Monotonicity

For any one LSB increase in input code the D/A output either increases or remains constant.

## Nonlinearity

The difference between the actual analog output and an imaginary straight line drawn between the measured zero scale and full scale readings, for any code combination. Nonlinearity is expressed as a percentage of the full scale output.

## DEFINITIONS (Continued)

## Output Capacitance

The value of the internal parasitic capacitances, modeled as a single capacitor from the output to ground, expressed in picofarads (pF).

## Output Voltage Compliance

The range of voltages over which the output can be driven while maintaining nonlinearity specifications, measured in volts (V).

## Power Consumption

The DC power required to operate the D/A converter with a specified reference current, expressed in milliwatts ( mW ).

## Power Supply Sensitivity

The ratio of change in the full scale output to a change in supply voltage, measured in percent of full scale per percent change in supply voltage (\% $\%$ FS/ $\% \Delta \mathrm{~V}$ ).

## Propagation Delay

The time delay between a step input to all inputs and a change in the output, from the $50 \%$ point of TTL input swing to the $50 \%$ point of the final output value. Propagation delay is expressed in nanoseconds ( nS ).

## Reference Bias Current

The input current to the reference amplifier which subtracts from the reference current, expressed in microamps ( $\mu \mathrm{A}$ ).

## Reference Current Range

The range of currents into the reference terminal over which the D/A converter is guaranteed to meet the resolution specification, measured in milliamps (mA).

## Reference Input Slew Rate

The average rate of change of the output current for a step change at the reference input, expressed in milliamps per microsecond ( $\mathrm{mA} / \mu \mathrm{S}$ ).

## Resolution

The number of inputs or bits. The number of discrete steps or states at the output is equal to 2 N , where N is the resolution of the converter.

## Settling Time

The time delay between a $50 \%$ of TTL level change at all logic inputs to the point where the output settles within a specified error band of its final value, for either full scale to zero scale or zero scale to full scale changes. Settling time is measured in nanoseconds or microseconds ( nS or $\mu \mathrm{S}$ ).

## Supply Current

The current required from the power supply to operate the D/A converter under specified supply voltage and reference current conditions, expressed in milliamps (mA).

## Supply Voltage

The range of power supply voltages over which the D/A converter is guaranteed to meet the resolution specification, expressed in volts (V).

## Zero Scale Current

The leakage current flowing into the D/A converter output with all logic inputs off and the output at a specified voltage, expressed in microamps ( $\mu \mathrm{A}$ ).

## DAC-08 8-Bit High Speed Multiplying D/A Converter

## Features

- Fast settling output current - 85 nS
- Full scale current prematched to $\pm 1.0$ LSB
- Direct interface to TTL, CMOS, ECL, HTL, PMOS
- Nonlinearity to $\pm 0.1 \%$ max. over temperature range
- High output impedance and compliance --10 V to +18 V
- Differential current outputs
- Wide range multiplying capability -1.0 MHz bandwidth
- Low FS current drift $- \pm 10 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$
- Wide power supply range $- \pm 4.5 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$
- Low power consumption - 33 mW @ $\pm 5.0 \mathrm{~V}$
- Low cost


## Description

The DAC-08 series of 8-bit monolithic multiplying Digital-to-Analog Converters provide very high speed performance coupled with low cost and outstanding applications flexibility.

Advanced circuit design achieves 85 nS settling times with very low "glitch" and at low power consumption. Monotonic multiplying performance is attained over a wide 40 to 1 reference
current range. Matching to within 1 LSB between reference and full scale currents eliminates the need for full scale trimming in most applications.
Direct interface to all popular logic families with full noise immunity is provided by the high swing, adjustable threshold logic inputs.

High voltage compliance dual complementary current outputs are provided, increasing versatility and enabling differential operation to effectively double the peak-to-peak output swing. In many applications, the outputs can be directly converted to voltage without the need for an external op amp.
All DAC-08 series models guarantee full 8-bit monotonicity, and nonlinearities as tight as $\pm 0.1 \%$ over the entire operating temperature range are available. Device performance is essentially unchanged over the $\pm 4.5 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ power supply range, with 33 mW power consumption attainable at $\pm 5.0 \mathrm{~V}$ supplies.
The compact size and low power consumption make the DAC-08 attractive for portable and military/aerospace applications; devices processed to MIL-STD-883, Level B are available.
DAC-08 applications include 8-bit, $1.0 \mu \mathrm{SA} / \mathrm{D}$ converters, servo-motor and pen drivers, waveform generators, audio encoders and attenuators, analog meter drivers, programmable power supplies, CRT display drivers, high speed modems and other applications where low cost, high speed and complete input/output versatility are required.

## Connection Information



## Mask Pattern



## Functional Block Diagram



## Ordering Information

| Part Number | Pack- <br> age | Operating <br> Temperature <br> Range | Non- <br> linearity |
| :--- | :---: | :---: | :---: |
| DAC-08HN | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $\pm 0.1 \%$ |
| DAC-08EN | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $\pm 0.19 \%$ |
| DAC-08CN | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $\pm 0.39 \%$ |
| DAC-08AD | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\pm 0.1 \%$ |
| DAC-08D | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\pm 0.19 \%$ |
| DAC-08D/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\pm 0.19 \%$ |
| DAC-08AD/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\pm 0.1 \%$ |

## Notes:

/883B suffix denotes Mil-Std-883, Level B processing $\mathrm{N}=16$-lead plastic DIP
D = 16-lead ceramic DIP
Contact a Raytheon sales office or representative for ordering information on special package/temperature range combinations.

## Thermal Characteristics

|  | 16 -Lead <br> Ceramic <br> DIP | 16-Lead <br> Plastic <br> DIP |
| :--- | :---: | :---: |
| Max. Junction Temp. | $+175^{\circ} \mathrm{C}$ | $+125^{\circ} \mathrm{C}$ |
| Max. $\mathrm{P}_{\mathrm{D}} \mathrm{T}_{\mathrm{A}}<50^{\circ} \mathrm{C}$ | 1042 mW | 555 mW |
| Therm. Res $\theta_{\mathrm{Jc}}$ | $60^{\circ} \mathrm{C} / \mathrm{W}$ | - |
| Therm. Res. $\theta_{\mathrm{JA}}$ | $120^{\circ} \mathrm{C} / \mathrm{W}$ | $135^{\circ} \mathrm{C} / \mathrm{W}$ |
| For $\mathrm{T}_{\mathrm{A}}>50^{\circ} \mathrm{C}$ <br> Derate at | 8.38 mW <br> per ${ }^{\circ} \mathrm{C}$ | 7.41 mW <br> per ${ }^{\circ} \mathrm{C}$ |

Absolute Maximum Ratings
( $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise noted)
Supply Voltage (between $+V_{s}$ and $-V_{s} \ldots \ldots$.
Logic Inputs ............................ $-\mathrm{V}_{\mathrm{s}}$ to $-\mathrm{V}_{\mathrm{s}}$ plus 36 V

Analog Current Outputs ..... 4 mA
Reference Inputs ( $\mathrm{V}_{14}$ to $\mathrm{V}_{15}$ ) ..... $-V_{s}$ to $+V_{s}$
Reference Input Differential
Voltage ( $\mathrm{V}_{14}$ to $\mathrm{V}_{15}$ ) ..... $\pm 18 \mathrm{~V}$
Reference Input Current ( $\mathrm{I}_{14}$ ) ..... 5.0 mA
Operating Temperature Range
DAC-08AD, D ..... $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
DAC-08HN, EN, CN ..... $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Storage TemperatureRange$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Lead Soldering Temperature( 60 Sec )$+300^{\circ} \mathrm{C}$

Electrical Characteristics $\left(V_{S}= \pm 15 \mathrm{~V}, I_{\text {REF }}=2.0 \mathrm{~mA}, \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}\right.$ to $+125^{\circ} \mathrm{C}$ for DAC-08 and DAC-08A; $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ for DAC-08C, DAC-08E and DAC-08H unless other specified. Output characteristics refer to both lout and lout.)

| Parameters | Test Conditions | DAC-08A/-08H |  |  | DAC-08 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Resolution |  | 8 | 8 | 8 | 8 | 8 | 8 | Bits |
| Monotonicity |  | 8 | 8 | 8 | 8 | 8 | 8 | Bits |
| Nonlinearity | Full Temperature Range |  |  | $\pm 0.1$ |  |  | $\pm 0.19$ | \%FS |
| Settling Time | To $+1 / 2$ LSB, All Bits Switched ON or OFF $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ (See Note) |  | 85 | 135 |  | 85 | 150 | nS |
| Propagation Delay Each Bit | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ <br> (See Note) |  | 35 | 60 |  | 35 | 60 | nS |
| All Bits Switched |  |  | 35 | 60 |  | 35 | 60 | nS |
| Full Scale Tempco |  |  | $\pm 10$ | $\pm 50$ |  | $\pm 10$ | $\pm 80$ | ppm $/{ }^{\circ} \mathrm{C}$ |
| Output Voltage Compliance | Full Scale Current Change < $1 / 2 L$ LS ROUT $>20 \mathrm{M} \Omega$ Typical | -10 |  | +18 | -10 |  | +18 | V |
| Full Scale Current | $\begin{aligned} & \mathrm{V}_{\text {REF }}=10.000 \mathrm{~V} \\ & \mathrm{R}_{14}, \mathrm{R}_{15}=5.000 \mathrm{k} \Omega \\ & \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \\ & \hline \end{aligned}$ | 1.984 | 1.992 | 2.000 | 1.94 | 1.99 | 2.04 | mA |
| Full Scale Summetry | $\mathrm{I}_{\text {FS4 }} \mathrm{I}^{\text {FSS }}$ |  | $\pm 0.5$ | $\pm 4.0$ |  | $\pm 1.0$ | $\pm 8.0$ | $\mu \mathrm{A}$ |
| Zero Scale Current |  |  | 0.1 | 1.0 |  | 0.2 | 2.0 | $\mu \mathrm{A}$ |
| Output Current Range | $\begin{aligned} & V_{\text {REF }}=+15 V \\ & -V_{S}=-10 \mathrm{~V} \end{aligned}$ | 2.1 |  |  | 2.1 |  |  | mA |
| $\mathrm{R}_{14}, \mathrm{R}_{15}=5.000 \mathrm{k} \Omega$ | $\begin{aligned} & V_{\text {REF }}=+25 \mathrm{~V}, \\ & -V_{S}=-12 \mathrm{~V} \end{aligned}$ | 4.2 |  |  | 4.2 |  |  | mA |
| Logic Input Levels Logic "0" | $\mathrm{V}_{\mathrm{LC}}=0 \mathrm{~V}$ |  |  | 0.8 |  |  | 0.8 | V |
| Logic "1" |  | 2.0 |  |  | 2.0 |  |  | V |
| Logic Input Current Logic "0" | $\begin{aligned} & V_{L C}=0 V \\ & V_{I N}=-10 \mathrm{~V} \text { to }+0.8 \mathrm{~V} \\ & V_{I N}=2.0 \mathrm{~V} \text { to } 18 \mathrm{~V} \end{aligned}$ |  | -2.0 | -10 |  | -2.0 | -10 | $\mu \mathrm{A}$ |
| Logic "1" |  |  | 0.002 | 10 |  | 0.002 | 10 | $\mu \mathrm{A}$ |
| Logic Input Swing | $-\mathrm{V}_{S}=-15 \mathrm{~V}$ | -10 |  | +18 | -10 |  | +18 | V |
| Logic Threshold Range (See Note) | $\mathrm{V}_{S}= \pm 15 \mathrm{~V}$ | -10 |  | +13.5 | -10 |  | +13.5 | V |
| Reference Bias Current |  |  | -1.0 | -3.0 |  | -1.0 | -3.0 | $\mu \mathrm{A}$ |
| Reference Input Slew Rate (See Note) |  | 4.0 | 8.0 |  | 4.0 | 8.0 |  | $\mathrm{mA} / \mu \mathrm{S}$ |

Note: Guaranteed by Design

## Electrical Characteristics (Continued)

| Parameters | Test Conditions | DAC-08A/-08H |  |  | DAC-08 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Power Supply Sensitivity Positive | $\begin{aligned} & +V_{S}=4.5 \mathrm{~V} \text { to } 18 \mathrm{~V} \\ & -V_{S}=-4.5 \mathrm{~V} \text { to }-18 \mathrm{~V} \\ & \mathrm{I}_{\text {REF }}=1.0 \mathrm{~mA} \end{aligned}$ |  | $\pm 0.0003$ | $\pm 0.01$ |  | $\pm 0.0003$ | $\pm 0.01$ | $\frac{\% \Delta \mathrm{FS} /}{\% \Delta \mathrm{~V}}$ |
| Negative |  |  | $\pm 0.002$ | $\pm 0.01$ |  | $\pm 0.002$ | $\pm 0.01$ | \% $1 \%$ |
| Power Supply Current Positive | $\begin{aligned} & V_{S}= \pm 5.0 \mathrm{~V} \\ & I_{\text {REF }}=1.0 \mathrm{~mA} \end{aligned}$ |  | 2.3 | 3.8 |  | 2.3 | 3.8 | mA |
| Negative |  |  | -4.3 | -5.8 |  | -4.3 | -5.8 | mA |
| Positive | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=+5.0 \mathrm{~V},-15 \mathrm{~V}, \\ & \mathrm{I}_{\text {REF }}=2.0 \mathrm{~mA} \end{aligned}$ |  | 2.4 | 3.8 |  | 2.4 | 3.8 | mA |
| Negative |  |  | -6.4 | -7.8 |  | -6.4 | -7.8 | mA |
| Positive | $\begin{aligned} & V_{S}= \pm 15 \mathrm{~V} \\ & \mathrm{l}_{\text {REF }}=2.0 \mathrm{~mA} \end{aligned}$ |  | 2.5 | 3.8 |  | 2.5 | 3.8 | mA |
| Negative |  |  | -6.5 | -7.8 |  | -6.5 | -7.8 | mA |
| Power Consumption | $\begin{aligned} & V_{S}= \pm 5.0 \mathrm{~V}, \\ & I_{\text {REF }}=1.0 \mathrm{~mA} \end{aligned}$ |  | 33 | 48 |  | 33 | 48 | mW |
|  | $\begin{aligned} & V_{S}=+5.0 \mathrm{~V},-15 \mathrm{~V}, \\ & I_{\text {REF }}=2.0 \mathrm{~mA} \end{aligned}$ |  | 108 | 136 |  | 108 | 136 | mW |
|  | $\begin{aligned} & V_{S}= \pm 15 \mathrm{~V}, \\ & I_{\text {REF }}=2.0 \mathrm{~mA} \end{aligned}$ |  | 135 | 174 |  | 135 | 174 | mW |


| Parameters | Test Conditions | DAC-08E |  |  | DAC-08C |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Resolution |  | 8 | 8 | 8 | 8 | 8 | 8 | Bits |
| Monotonicity |  | 8 | 8 | 8 | 8 | 8 | 8 | Bits |
| Nonlinearity | Full Temperature Range |  |  | +0.19 |  |  | +0.39 | \%FS |
| Settling Time | To +1/2LSB, All Bits Switched ON or OFF $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ (See Note) |  | 85 | 150 |  | 85 | 150 | nS |
| Propagation Delay Each Bit | $T_{A}=+25^{\circ} \mathrm{C}$ <br> (See Note) |  | 35 | 60 |  | 35 | 60 | nS |
| All Bits Switched |  |  | 35 | 60 |  | 35 | 60 | nS |
| Full Scale Tempco |  |  | $\pm 10$ | $\pm 50$ |  | $\pm 10$ | $\pm 80$ | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| Output Voltage Compliance | Full Scale Current Change $<1 / 2 L S B$ $R_{\text {OUT }}>20 \mathrm{M} \Omega$ Typical | -10 |  | +18 | -10 |  | +18 | V |
| Full Scale Current | $\begin{aligned} & V_{\text {REF }}=10.000 \mathrm{~V} \\ & R_{14}, \mathrm{R}_{15}=5.000 \mathrm{k} \Omega \\ & T_{A}=+25^{\circ} \mathrm{C} \end{aligned}$ | 1.94 | 1.99 | 2.04 | 1.94 | 1.99 | 2.04 | mA |
| Full Scale Summetry | $\mathrm{I}_{\text {FS4 }}$ - FS 2 |  | $\pm 1.0$ | $\pm 8.0$ |  | $\pm 2.0$ | $\pm 16.0$ | $\mu \mathrm{A}$ |

Electrical Characteristics (Continued)

| Parameters | Test Conditions | DAC-08E |  |  | DAC-08C |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Zero Scale Current |  |  | 0.2 | 2.0 |  | 0.2 | 4.0 | $\mu \mathrm{A}$ |
| Output Current Range | $\begin{aligned} & V_{\text {REF }}=+15 \mathrm{~V}, \\ & -V_{S}=-10 \mathrm{~V} \end{aligned}$ | 2.1 |  |  | 2.1 |  |  | mA |
| $\mathrm{R}_{14}, \mathrm{R}_{15}=5.000 \mathrm{k} \Omega$ | $\begin{aligned} & V_{\text {REF }}=+25 \mathrm{~V}, \\ & -V_{S}=-12 V \end{aligned}$ | 4.2 |  |  | 4.2 |  |  | mA |
| Logic Input Levels Logic "0" | $\mathrm{V}_{\mathrm{LC}}=0 \mathrm{~V}$ |  |  | 0.8 |  |  | 0.8 | V |
| Logic "1" |  | 2.0 |  |  | 2.0 |  |  | V |
| Logic Input Current Logic "0" | $\begin{aligned} & V_{L C}=0 V \\ & V_{I N}=-10 V \text { to }+0.8 \mathrm{~V} \\ & V_{I N}=2.0 \mathrm{~V} \text { to } 18 \mathrm{~V} \end{aligned}$ |  | -2.0 | -10 |  | -2.0 | -10 | $\mu \mathrm{A}$ |
| Logic "1" |  |  | 0.002 | 10 |  | 0.002 | 10 | $\mu \mathrm{A}$ |
| Logic Input Swing | $-\mathrm{V}_{S}=-15 \mathrm{~V}$ | -10 |  | +18 | -10 |  | +18 | V |
| Logic Threshold Range (See Note) | $\mathrm{V}_{S}= \pm 15 \mathrm{~V}$ | -10 |  | +13.5 | -10 |  | +13.5 | V |
| Reference Bias Current |  |  | -1.0 | -3.0 |  | -1.0 | -3.0 | $\mu \mathrm{A}$ |
| Reference Input Slew Rate (See Note) |  | 4.0 | 8.0 |  | 4.0 | 8.0 |  | $\mathrm{mA} / \mu \mathrm{S}$ |
| Power Supply Sensitivity Positive | $\begin{aligned} & +V_{S}=4.5 \mathrm{~V} \text { to } 18 \mathrm{~V} \\ & -V_{S}=-4.5 \mathrm{~V} \text { to }-18 \mathrm{~V} \\ & \mathrm{I}_{\text {REF }}=1.0 \mathrm{~mA} \end{aligned}$ |  | $\pm 0.0003$ | $\pm 0.01$ |  | $\pm 0.0003$ | $\pm 0.01$ | \% $\Delta$ FS/ |
| Negative |  |  | $\pm 0.002$ | $\pm 0.01$ |  | $\pm 0.002$ | $\pm 0.01$ | \% $\Delta \mathrm{V}$ |
| Power Supply Current Positive | $\begin{aligned} & V_{S}= \pm 5.0 \mathrm{~V} \\ & I_{\mathrm{REF}}=1.0 \mathrm{~mA} \end{aligned}$ |  | 2.3 | 3.8 |  | 2.3 | 3.8 | mA |
| Negative |  |  | -4.3 | -5.8 |  | -4.3 | -5.8 | mA |
| Positive | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=+5.0 \mathrm{~V},-15 \mathrm{~V}, \\ & \mathrm{I}_{\text {REF }}=2.0 \mathrm{~mA} \end{aligned}$ |  | 2.4 | 3.8 |  | 2.4 | 3.8 | mA |
| Negative |  |  | -6.4 | -7.8 |  | -6.4 | -7.8 | mA |
| Positive | $\begin{aligned} & V_{S}= \pm 15 \mathrm{~V}, \\ & I_{\text {REF }}=2.0 \mathrm{~mA} \end{aligned}$ |  | 2.5 | 3.8 |  | 2.5 | 3.8 | mA |
| Negative |  |  | -6.5 | -7.8 |  | -6.5 | -7.8 | mA |
| Power Consumption | $\begin{aligned} & V_{S}= \pm 5.0 \mathrm{~V}, \\ & I_{\text {REF }}=1.0 \mathrm{~mA} \end{aligned}$ |  | 33 | 48 |  | 33 | 48 | mW |
|  | $\begin{aligned} & V_{S}=+5.0 \mathrm{~V},-15 \mathrm{~V}, \\ & I_{\text {REF }}=2.0 \mathrm{~mA} \end{aligned}$ |  | 103 | 136 |  | 103 | 136 | mW |
|  | $\begin{aligned} & \mathrm{V}_{S}= \pm 15 \mathrm{~V}, \\ & \mathrm{I}_{\mathrm{REF}}=2.0 \mathrm{~mA} \end{aligned}$ |  | 135 | 174 |  | 135 | 174 | mW |

Note: Guaranteed by design

## Typical Performance Characteristics

Full Scale Current vs. Reference Current


True and Complementary Output Operation


65-00179A

Full Scale Settling Time


Fast Pulsed Reference Operation


200nS/Division
$\mathrm{R}_{\mathrm{EQ}}($ Input $) \approx 200 \Omega$
$R_{L}=100 \Omega$
$C_{C}=0$
$R_{\text {IN }}=5.0 \mathrm{~K}$
$+V_{\text {IN }}=10 \mathrm{~V}$

LSB Switching


## Typical Performance Characteristics (Continued)

Reference Input Frequency Response


## Applications Information

## Reference Amplifier Setup

The DAC-08 is a multiplying D/A converter in which the output current is the product of a digital number and the input reference current. The reference current may be fixed or may vary from nearly zero to +4.0 mA . The full scale output current is a linear function of the reference current and is given by:

$$
I_{F S}=\frac{255}{256} \times I_{\text {REF }} \text { where } I_{\text {REF }}=I_{14}
$$

In positive reference applications, an external positive reference voltage forces current through $\mathrm{R}_{14}$ into the $\mathrm{V}_{\mathrm{REF}(+)}$ terminal (pin 14) of the reference amplifier. Alternatively, a negative reference may be applied to $\mathrm{V}_{\mathrm{REF}(-)}$ at pin 15; reference current flows from ground through $\mathrm{R}_{14}$ into $\mathrm{V}_{\mathrm{REF}(+)}$ as in the positive reference case. This negative reference connection has the advantage of a very high impedance presented at pin 15 . The voltage at pin 14 is equal to and tracks the voltage at pin 15 due to the high gain of the internal reference amplifier. $R_{15}$ (nominally equal to $R_{14}$ ) is used to cancel bias current errors; $\mathrm{R}_{15}$ may be eliminated with only a minor increase in error.

Bipolar references may be accommodated by offsetting $\mathrm{V}_{\text {REF }}$ or pin 15 . The negative common

mode range of the reference amplifier is given by: $\mathrm{V}_{\mathrm{CM}}=-\mathrm{V}_{\mathrm{S}}$ plus ( $I_{\mathrm{REF}} \times 1 \mathrm{k} \Omega$ ) plus 2.5 V . The positive common mode range is $+V_{S}$ less 1.5 V .
When a DC reference is used, a reference bypass capacitor is recommended. A 5.0 V TTL logic supply is not recommended as a reference. If a regulated power supply is used as a reference, $\mathrm{R}_{14}$ should be split into two resistors with the junction bypassed to ground with a $0.1 \mu \mathrm{~F}$ capacitor.

For most applications the tight relationship between $I_{\text {REF }}$ and $I_{F S}$ will eliminate the need for trimming $\mathrm{I}_{\text {REF }}$. If required, full scale trimming may be accomplished by adjusting the value of $R_{14}$, or by using a potentiometer for $\mathrm{R}_{14}$. An improved method of full scale trimming which eliminates potentiometer T.C. effects is shown in the recommended full scale adjustment circuit.
Using lower values of reference current reduces negative power supply current and increases reference amplifier negative common mode range. The recommended range for operation with a DC reference current is +0.2 mA to +4.0 mA .
The reference amplifier must be compensated by using a capacitor from pin 16 to $-\mathrm{V}_{\mathrm{s}}$. For fixed reference operation, a $0.01 \mu \mathrm{~F}$ capacitor is recommended. For variable reference applications, see section entitled "Reference Amplifier Compensation for Multiplying Applications."

## Multiplying Operation

The DAC-08 provides excellent multiplying performance with an extremely linear relationship between $I_{F S}$ and $I_{\text {REF }}$ over a range of 4.0 mA to $4.0 \mu \mathrm{~A}$. Monotonic operation is maintained over a typical range of $I_{\text {REF }}$ from $100 \mu \mathrm{~A}$ to 4.0 mA .

## Reference Amplifier Compensation for Multiplying Applications

AC reference applications will require the reference amplifier to be compensated using a capacitor from pin 16 to $-\mathrm{V}_{\mathrm{S}}$. The value of this capacitor depends on the impedance presented to pin 14; for $R_{14}$ values of $1.0,2.5$, and $5.0 \mathrm{k} \Omega$, minimum values of $C_{C}$ are 15,37 , and 75 pF . Larger values of $\mathrm{R}_{14}$ require proportionately increased values of $\mathrm{C}_{\mathrm{C}}$ for proper phase margin.
For fastest response to a pulse, low values of $R_{14}$ enabling small $\mathrm{C}_{C}$ values should be used. If pin 14 is driven by a high impedance such as a transistor current source, none of the above values will suffice and the amplifier must be heavily compensated which will decrease overall bandwidth and slew rate. For $\mathrm{R}_{14}=1.0 \mathrm{k} \Omega$ and $\mathrm{C}_{\mathrm{C}}=15 \mathrm{pF}$, the reference amplifier slews at $4.0 \mathrm{~mA} / \mu \mathrm{S}$ enabling a transition from $I_{\text {REF }}=0$ to $I_{\text {REF }}=2.0 \mathrm{~mA}$ in 500 nS .
Operation with pulse inputs to the reference amplifier may be accommodated by an alternate compensation scheme. This technique provides lowest full scale transition times. An internal clamp allows quick recovery of the reference amplifier from a cutoff ( $I_{\text {REF }}=0$ ) condition. Full scale transition ( 0 to 2.0 mA ) occurs in 120 nS when the equivalent impedance at pin 14 is $200 \Omega$ and $\mathrm{C}_{\mathrm{C}}=0$. This yields a reference slew rate of $16 \mathrm{~mA} / \mu \mathrm{S}$ which is relatively independent of $\mathrm{R}_{\mathrm{IN}}$ and $V_{I N}$ values.

## Logic Inputs

The DAC-08 design incorporates a unique logic input circuit which enbles direct interface to all popular logic families and provides maximum noise immunity. This feature is made possible by the large input swing capability, $2.0 \mu \mathrm{~A}$ logic input current and completely adjustable logic threshold voltage. For $-\mathrm{V}_{\mathrm{S}}=-15 \mathrm{~V}$, the logic inputs may swing between -10 V and +18 V . This enables direct interface with +5 V CMOS logic, even when the

DAC-08 is powered from a +5 V supply. Minimum input logic swing and minimum logic threshold voltage are given by: $-\mathrm{V}_{\mathrm{S}}$ plus (IREF $\times 1.0 \mathrm{k} \Omega$ ) plus 2.5 V . The logic threshold may be adjusted over a wide range by placing an appropriate voltage at the logic threshold control pin (pin 1, $\mathrm{V}_{\mathrm{LC}}$ ). The appropriate graph shows the relationship between $\mathrm{V}_{\mathrm{LC}}$ and $\mathrm{V}_{\mathrm{TH}}$ over the temperature range, with $\mathrm{V}_{\mathrm{TH}}$ nominally 1.4 V above $\mathrm{V}_{\text {LC }}$. For TTL and DTL interface, simply ground pin 1 . When interfacing $E C L$ an $I_{\text {REF }}=1.0 \mathrm{~mA}$ is recommended. For general setup of the logic control circuit, it should be noted that pin 1 will source $100 \mu$ A typical; external circuitry should be designed to accommodate this current.

Fastest settling times are obtained when pin 1 sees a low impedance. If pin 1 is connected to a $1.0 \mathrm{k} \Omega$ divider, for example, it should be bypassed to ground by a $0.01 \mu \mathrm{~F}$ capacitor.

## Analog Output Currents

Both true and complemented output sink currents are provided where $\mathrm{I}_{\mathrm{O}}+\bar{I}_{\mathrm{O}}=\mathrm{I}_{\mathrm{FS}}$. Current appears at the "true" output when a " 1 " is applied to each logic input. As the binary count increases, the sink current at pin 4 increases proportionally, in the fashion of a "positive logic" D/A converter. When a " 0 " is applied to any input bit, that current is turned off at pin 4 and turned on at pin 2. A decreasing logic count increases $\bar{\Gamma}_{\mathrm{O}}$ as in a negative or inverted logic D/A converter. Both outputs may be used simultaneously. If one of the outputs is not required it must still be connected to ground or to a point capable of sourcing $\mathrm{I}_{\mathrm{FS}}$; do not leave an unused output pin open.

Both outputs have an extremely wide voltage compliance enabling fast direct current-to-voltage conversion through a resistor tied to ground or other voltage source. Positive compliance is 36 V above $-\mathrm{V}_{\mathrm{S}}$ and is independent of the positive supply. Negative compliance is given by $-\mathrm{V}_{\mathrm{S}}$ plus ( $\mathrm{I}_{\text {REF }} \times 1.0 \mathrm{k} \Omega$ ) plus 2.5 V .
The dual outputs enable double the usual peak-to-peak load swing when driving loads in quasidifferential fashion. This feature is especially useful in cable driving, CRT deflection, and other balanced applications such as driving centertapping coils and transformers.

## Power Supplies

The DAC-08 operates over a wide range of power supply voltages from a total supply of 9 V to 36 V . When operating at supplies of $\pm 5.0 \mathrm{~V}$ or less, $\mathrm{I}_{\text {REF }} \leq$ 1.0 mA is recommended. Low reference current operation decreases power consumption and increases negative compliance, reference amplifier negative common mode range, negative logic input range, and negative logic threshold range; consult the various figures for guidance. For example, operation at -4.5 V with $\mathrm{I}_{\text {REF }}=2 \mathrm{~mA}$ is not recommended because negative output compliance would be reduced to near zero. Operation from lower supplies is possible. However, at least 8 V total must be applied to insure turn-on of the internal bias network.

Symmetrical supplies are not required, as the DAC-08 is quite insensitive to variations in supply voltage. Battery operation is feasible as no ground connection is required. However, an artificial ground may be used to insure logic swings, etc. remain between acceptable limits.

Power consumption may be calculated as follows: $\mathrm{P}_{\mathrm{d}}=(\mathrm{I}+)\left(+\mathrm{V}_{\mathrm{S}}\right)+(\mathrm{I}-)\left(-\mathrm{V}_{\mathrm{S}}\right)+\left(2 \mathrm{I}_{\mathrm{REF}}\right)\left(-\mathrm{V}_{\mathrm{S}}\right) . \mathrm{A}$ useful feature of the DAC-08 design is that supply current is constant and independent of input logic states; this is useful in cryptographic applications and further serves to reduce the size of the power bypass capacitors.

## Temperature Performance

The nonlinearity and monotonicity specifications of the DAC-08 are guaranteed to apply over the entire rated operating temperature range. Full scale output current drift is typically $\pm 10 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$, with zero scale output current and drift essentially negligible compared to $1 / 2$ LSB.
The temperature coefficient of the reference resistor $\mathrm{R}_{14}$ should match and track that of the output resistor for minimum overall full scale drift. Settling times of the DAC-08 decrease approximately $10 \%$ at $-55^{\circ} \mathrm{C}$; at $+125^{\circ} \mathrm{C}$ an increase of about $15 \%$ is typical.

## Typical Applications


$I_{F S}=\frac{+V_{\text {REF }}}{R_{\text {REF }}} \times \frac{255}{256}$
$I_{0}+\Gamma_{0}=I_{F S}$ For All Logic States
65-00186A

Figure 1. Basic Positive Reference Operation

## Typical Applications (Continued)


$+V_{\text {REF }}$ Must be Above Peak Positive Swing of $V_{\mathbb{I N}}$

Figure 2. Accommodating Bipolar References

$\mathrm{I}_{\mathrm{FS}} \approx \frac{-\mathrm{V}_{\text {REF }}}{R_{\text {REF }}}$

Note: RREF sets $I_{\text {FS }}$ : 15 is for bias current cancellation.


Figure 3. Recommended Full Scale Adjustment Circuit


| Scale | B1 82 83 84 85 86877 B8 |  |  |  |  |  |  | 10 mA | $\overline{10 \mathrm{~mA}}$ | $E_{0}$ | $\overline{E_{0}}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Full Scalt |  | 1 | 11 | 1 | 1 |  | 1 | 1.992 | 0.000 | -9.960 | -0.000 |
| Half Scale +LSB | 10 | 0 | 0 | 0 | 0 | 0 | 1 | 1.008 | 0.984 | -5.040 | -4.920 |
| Halt Scale | 1 | 00 | 0 | 0 | 0 |  | 0 | 1.000 | 0.992 | -5.000 | -4.960 |
| Half Scale-LSB | 0 | 11 | 11 | 1 | 1 |  | 1 | 0.992 | 1.000 | -4.960 | -5.000 |
| Zero Scale + LSB | 00 | 00 | 0 | 0 | 0 |  | 1 | 0.008 | 1984 | -0.040 | -9.920 |
| Zero Scale | 0 | 00 | 0 | 0 | 0 |  | 0 | 0.000 | 1.992 | 0.000 | -9.960 |

65-00190A

Figure 4. Basic Negative Reference Operation

## Typical Applications (Continued)



| Scale | B1 82 83 8485 8687 B8 |  |  |  |  |  |  | $E_{0}$ | $\overline{E_{0}}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Pos Full Scale | 1 | 1 | 1 | 1 | 1 | 1 | 1 | $-9.920$ | +10.000 |
| Pos Full Scale -LSB | 1 | 1 | 1 | 1 | 1 |  | 0 | $-9.840$ | +9.920 |
| Zero Scale +LSB | 1 | 0 | 0 | 0 |  | 0 | 1 | -0.080 | $+0.160$ |
| Zero Scale | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0.000 | +0.080 |
| Zero Scale -LSB | 0 | 1 | 1 |  |  |  | 1 | +0.080 | 0.000 |
| Neg Full Scale + LSB | 0 | 0 | 0 | 0 | 0 | 0 | 1 | +9.920 | $-9.840$ |
| Neg Full Scale | 0 | 0 | 0 | 0 | 0 | 0 | 0 | +10.000 | $-9.920$ |

65-00191A

Figure 6. Basic Bipolar Output Operation


Figure 7. Offset Binary Operation


For complementary output (operation as a negative logic DAC), connect inverting input of $0 p-A m p$ to $I_{0}(p i n 2)$; connect $I_{0}($ pin 4$)$ to ground.

Figure 8. Positive Low Impedance Output Operation

Typical Applications (Continued)


For complementary output (operation as a negative logic DAC), connect non-inverting input of $0 p-A m p$ to $I_{0}$ (pin 2); connect $I_{0}$ (pin 4) to ground.

Figure 9. Negative Low Impedance Output Operation


Figure 10. Interfacing With Various Logic Families

## Settling Time

The DAC-08 is capable of extremely fast settling times, typically 85 nS at $\mathrm{I}_{\text {REF }}=2.0 \mathrm{~mA}$. Judicious circuit design and careful board layout must be employed to obtain full performance potential during testing and application. The logic switch design enables propagation delays of only 35 nS for each of the 8 bits. Settling time to within $1 / 2$ LSB of the LSB is therefore 35 nS , with each progressively larger bit taking successively longer. The MSB settles in $85 n \mathrm{n}$, thus determining the overall settling time of 85 nS . Settling to 6 -bit accuracy requires about 65 to 70 nS . The output capacitance of the DAC-08 including the package is approximately 15 pF ; therefore the output RC time constant dominates settling time if $\mathrm{R}_{\mathrm{L}}>$ $500 \Omega$.

Settling time and propagation delay are relatively insensitive to logic input amplitude and rise and fall times, due to the high gain of the logic switches. Settling time also remains essentially constant for $I_{\text {REF }}$ values down to 1.0 mA , with gradual increases for lower $I_{\text {REF }}$ values. The principal advantage of higher I IREF values lies in the ability to attain a given output level with lower load resistors, thus reducing the output RC time constant.

Measurement of settling time requires the ability to accurately resolve $\pm 4.0 \mu \mathrm{~A}$, therefore a $1.0 \mathrm{k} \Omega$ load is needed to provided adequate drive for most oscilloscopes. The settling time fixture uses a cascode design to permit driving a $1.0 \mathrm{k} \Omega$ load with less than 5.0 pF of parasitic capacitance at the measurement node. At I REF values of less than 1.0 mA , excessive RC damping of the output is difficult to prevent while maintaining adequate sensitivity. However, the major carry from 01111111 to 10000000 provides an accurate indicator of settling time. This code change does not require the normal 6.2 time constants to settle to within $\pm 0.2 \%$ of the final value, and thus settling times may be observed at lower values of $I_{\text {REF }}$.

DAC-08 switching transients or "glitches" are very low and may be further reduced by small capacitive loads at the output at a minor sacrifice in settling time.
Fastest operation can be obtained by using short leads, minimizing output capacitance and load resistor values, and by adequate bypassing at the supply, reference and V LC terminals. Supplies do not require large electrolytic bypass capacitors as the supply current drain is independent of input logic state; $0.1 \mu \mathrm{~F}$ capacitors at the supply pins provide full transient protection.

## Typical Applications (Continued)



Figure 11. Settling Time Test Fixture

## DAC-10 10-Bit High Speed Multiplying D/A Converter

## Features

- Nonlinearity to 0.05\% max over temperature range
- Low full scale drift - $10 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$

■ Wide range multiplying capability -1.0 MHz bandwidth

- Wide power supply range $-+5.0 \mathrm{~V} /-7.5 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$
- Two quadrant multiplying
- High output compliance
- High speed - 85nS


## Applications

- A/D converters
- Servo controls
- Waveform generators
- Programmable power supplies
- High Speed Modems


## Description

The DAC-10 is a high speed, 10 -bit, monolithic, multiplying Digital-to-Analog Converter. Settling times of 85 nS are achieved with low power consumption and minimal output glitches. Full scale (10-bit) accuracy is achieved. The DAC-10 can be operated from almost any logic level input due to its adjustable (VLC) threshold. Monotonicity is guaranteed to 10 bits and nonlinearities of $\pm 0.05 \%$ are guaranteed over the full operating temperature range. Power consumption can be reduced to 85 mW by lowering supply voltages to +5.0 V to -7.5 V . Operation at supply voltages up to $\pm 18 \mathrm{~V}$ does not appreciably affect device performance. Zener-Zap trimming is performed at wafer probe to optimize the converter's accuracy.

Connection Information


## Absolute Maximum Ratings

Operating Temperature Range
DAC-10BD, CD ............ $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ DAC-10FD, GD ............... $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Storage Temperature
Range ..................... $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Lead Soldering
Temperature ( 60 Sec ) .............. $+300^{\circ} \mathrm{C}$
Supply Voltage ( $+\mathrm{V}_{\mathrm{S}}$ to $-\mathrm{V}_{\mathrm{S}}$ ) ............. +36 V
Logic Inputs .............. $-V_{S}$ to $-V_{S}$ plus 36 V
$V_{\text {LC }} . . . . . . . . . . . . . . . . . . . . . . . . . . . V_{S}$ to $+V_{S}$
Analog Current Outputs ........... $-\mathrm{V}_{\mathrm{S}}$ to $+\mathrm{V}_{\mathrm{S}}$
Reference Inputs ( $\mathrm{V}_{16}$ to $\mathrm{V}_{17}$ ) ....... $-\mathrm{V}_{\mathrm{S}}$ to $+\mathrm{V}_{\mathrm{S}}$
Reference Input Differential
Voltage ( $\mathrm{V}_{16}$ to $\mathrm{V}_{17}$ ) $\pm 18 \mathrm{~V}$
Reference Input Current ( $\mathrm{I}_{16}$ ) . .......... 2.5 mA

## Ordering Information

| Part Number | Pack- <br> age | Operating <br> Temperature <br> Range | Non- <br> linearity |
| :--- | :---: | :---: | :---: |
| DAC-10FD | D | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $\pm 0.05 \%$ |
| DAC-10GD | D | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $\pm 0.01 \%$ |
| DAC-10BD | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\pm 0.05 \%$ |
| DAC-08BD/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\pm 0.05 \%$ |
| DAC-08CD | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\pm 0.05 \%$ |
| DAC-08CD/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\pm 0.05 \%$ |

Notes:
/883B suffix denotes Mil-Std-883, Level B processing D =18-lead ceramic DIP
Contact a Raytheon sales office or representative for ordering information on special package/temperature range combinations.

## Thermal Characteristics

|  | $18-L e a d$ <br> Ceramic DIP |
| :--- | :---: |
| Max. Junction Temp. | $175^{\circ} \mathrm{C}$ |
| Max. $\mathrm{P}_{\mathrm{D}} \mathrm{T}_{\mathrm{A}}<50^{\circ} \mathrm{C}$ | 1042 mW |
| Therm. Res $\theta_{\mathrm{Jc}}$ | $60^{\circ} \mathrm{C} / \mathrm{W}$ |
| Therm. Res. $\theta \mathrm{JA}$ | $120^{\circ} \mathrm{C} / \mathrm{W}$ |
| For $\mathrm{T}_{\mathrm{A}}>50^{\circ} \mathrm{C}$ Derate at | $8.38 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |

## Mask Pattern



Electrical Characteristics $\left(V_{S}= \pm 15 \mathrm{~V} ; \mathrm{I}_{\text {REF }}=2.0 \mathrm{~mA},-55^{\circ} \mathrm{C} \leq T_{A} \leq+125^{\circ} \mathrm{C}\right.$ for DAC-10B, DAC-10C, $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$ for DAC-10F, DAC-10G. Output characteristics apply to both $\mathrm{I}_{\mathrm{O}}$ and $\mathrm{I}_{\mathrm{O}}$ unless otherwise specified.)

| Parameters | Test Conditions | DAC-10B/F |  |  | DAC-10C/G |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Monotonicity |  | 10 |  |  | 10 |  |  | Bits |
| Nonlinearity |  |  | . 029 | . 049 |  | . 058 | . 098 | \% FS |
| Differential Nonlinearity |  |  | . 029 | . 098 |  | . 068 |  | \% FS |
| Output Voltage Compliance | Full Scale Current Change < 1 LSB |  | $\begin{aligned} & -5.5 \\ & +10 \end{aligned}$ |  |  | $\begin{aligned} & -5.5 \\ & +10 \end{aligned}$ |  | V |
| Gain Temperature Coefficient | See Note |  | $\pm 10$ | $\pm 25$ |  | $\pm 10$ | $\pm 50$ | ppm $/{ }^{\circ} \mathrm{C}$ |
| Full Scale Current | $\begin{aligned} & V_{\text {REF }}=10.000 \mathrm{~V} \\ & R_{16}=R_{17}=5.000 \mathrm{k} \Omega \end{aligned}$ | 3.968 | 3.996 | 4.024 | 3.936 | 3.996 | 4.056 | mA |
| Full Scale Symmetry | $\mathrm{I}_{\text {FS }}-\overline{\mathrm{F}}$ FS |  | 0.1 | 4.0 |  | 1.0 | 4.0 | $\mu \mathrm{A}$ |
| Zero Scale Current |  |  | 0.01 | 0.5 |  | 0.01 | 0.5 | $\mu \mathrm{A}$ |
| Reference Input Slew Rate | $\mathrm{R}_{\mathrm{EQ}}=200 \Omega, C_{C}=0$ |  | 6.0 |  |  | 6.0 |  | $\mathrm{mA} / \mu \mathrm{S}$ |
| Power Supply Sensitivity Positive | $+4.5 \mathrm{~V} \leq+\mathrm{V}_{\text {S }} \leq+18 \mathrm{~V}$ |  | 0.001 | 0.01 |  | 0.001 | 0.01 | $\% \Delta_{\text {FS }} /$ |
| Negative | $-18 \mathrm{~V} \leq-\mathrm{V}_{S} \leq-10 \mathrm{~V}$ |  | 0.0012 | 0.01 |  | 0.0012 | 0.01 | $\% \Delta V$ |
| Supply Current Positive | $\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}$ |  | 2.3 | 4.0 |  | 2.3 | 4.0 |  |
| Negative | $\mathrm{I}_{\text {REF }}=2.0 \mathrm{~mA}$ |  | 9.0 | 15 |  | 9.0 | 15 | mA |
| Positive | $\mathrm{V}_{\mathrm{S}}=+5.0 \mathrm{~V} /-7.5 \mathrm{~V}$; |  | 1.8 | 4.0 |  | 1.8 | 4.0 |  |
| Negative | $\mathrm{I}_{\text {REF }}=1.0 \mathrm{~mA}$ |  | 5.9 | 9.0 |  | 5.9 | 9.0 |  |
| Power Consumption | $\begin{aligned} & V_{S}= \pm 15 \mathrm{~V} \\ & I_{\text {REF }}=2.0 \mathrm{~mA} \end{aligned}$ |  | 231 | 276 |  | 231 | 276 | mW |
|  | $\begin{aligned} & V_{S}=+5.0 \mathrm{~V} /-7.5 \mathrm{~V} ; \\ & \mathrm{I}_{\text {REF }}=1.0 \mathrm{~mA} \end{aligned}$ |  | 85 | 107 |  | 85 | 107 |  |
| Logic Input Levels Low | $V_{L C}=0$ |  |  | 0.8 |  |  | 0.8 | V |
| High |  | 2.0 |  |  | 2.0 |  |  |  |
| Logic Input Currents Low | $\begin{aligned} & \hline V_{\mathrm{LC}}=0 ; \\ & -5.0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{IN}} \leq+0.8 \mathrm{~V} \\ & +2.0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{IN}} \leq+18 \mathrm{~V} \end{aligned}$ | -10 | -5.0 |  | -10 | -5.0 |  | $\mu \mathrm{A}$ |
| High |  |  | 0.001 | 10 |  | 0.001 | 10 |  |

Note: Guaranteed by Design.

Electrical Characteristics $\left(\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V} ; \mathrm{I}_{\mathrm{REF}}=2.0 \mathrm{~mA} ; \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\right.$, unless otherwise noted. Output characteristics apply to both $\mathrm{I}_{\mathrm{O}}$ and $\mathrm{I}_{\mathrm{O}}$.)

| Parameters | Test Conditions | DAC-10B/C/F |  |  | DAC-10G |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Monotonicity |  | 10 |  |  | 10 |  |  | Bits |
| Nonlinearity |  |  | . 029 | . 049 |  | . 058 | . 098 | \% FS |
| Differential Nonlinearity |  |  | . 029 | . 098 |  | . 068 |  | \% FS |
| Output Voltage Compliance | Full Scale Current Change < 1 LSB | -5.0 | $-6 /+18$ | +10 | -5.0 | -6/+15 | +10 | V |
| Full Scale Current | $\begin{aligned} & V_{\text {REF }}=10.000 \mathrm{~V}, \\ & R_{16}=R_{17}=5.000 \mathrm{k} \Omega \end{aligned}$ | 3.978 | 3.996 | 4.014 | 3.956 | 3.996 | 4.036 | mA |
| Full Scale Symmetry | $\mathrm{I}_{\mathrm{FS}}-\overline{\mathrm{I}_{\mathrm{FS}}}$ |  | 0.1 | 4.0 |  | 0.1 | 4.0 | $\mu \mathrm{A}$ |
| Zero Scale Current |  |  | 0.01 | 0.5 |  | 0.01 | 0.5 | $\mu \mathrm{A}$ |
| Settling Time | All Bits Switched ON or OFF Settle to $0.05 \%$ of FS See Note |  | 85 | 135 |  | 85 | 150 | nS |
| Output Capacitance |  |  | 18 |  |  | 18 |  | pF |
| Propagation Delay | $\mathrm{R}_{\mathrm{L}}=5.0 \mathrm{k} \Omega$ |  | 50 |  |  | 50 |  | nS |

Note: Guaranteed by Design

## Typical Performance Characteristics



Power Supply Current vs. $\mathbf{-} \mathbf{V}_{\mathbf{S}}$


Power Supply Current vs. $+\mathbf{V}_{\mathbf{S}}$


Power Supply Current vs. Temperature


## Propagation and Settling Time

Propagation delays from logic input to analog outputs are typically less than 35 nS . Settling times and propagation delays are relatively insensitive to logic input amplitude, power supply voltage or reference current. However, larger reference currents allow for the use of smaller output resistors. This reduces the degradation
of speed that occurs due to the DACs output capacitance.

The settling time circuit (Figure 1) yields the optimal settling time that can achieved ( 85 nS ). However, in real applications the settling time will be somewhat degraded from ideal. The following applications indicate circuits and settling times for commonly used applications.


Figure 1. Settling Time Test Fixture

## Applications

## Output Currents

The analog output currents consist of both true and complemented output sink currents. The sum of the true and complemented currents is always equal to the full scale output current. Full scale output current ( $l_{\text {FS }}$ ) is related to the input reference current by the equation:

$$
I_{F S}=1023 / 1024 \times 2 I_{\text {REF }}
$$

Input coding of either positive true binary or complementary binary is allowed. The difference of the two output currents is a linear function of the binary input. This feature results in some useful DAC applications where differential outputs are desired, such as differential line driving or digital offset nulling of op amps.

## Input Reference

The output current of the DAC-10 is the product of the binary input and the input reference current. The output current is twice the input reference current, defined by the equation:

$$
\mathrm{I}_{\mathrm{O}}=\mathrm{D} / 1024 \times 2 \mathrm{I}_{\mathrm{REF}}
$$

Where $\mathrm{I}_{\text {REF }}$ is the input reference current into pin 16 and $D$ represents the value of the binary input.
The voltage reference may either be postive or negative. A positive reference is used to force current into pin 16 through bias resistor R16. A negative reference is used to force the voltage at pin 17 negative. The high gain reference amplifier will cause pin 16 to follow pin 17 and again force
current into pin 16. The bias resistor is always the resistor in series with pin 16 even when a negative reference is used. Either pin 16 or pin 17 may be offset to accommodate bipolar references.

Noise from the reference supply is reflected into the output. Since the noise output of a reference is directly proportional to bandwidth, the bandwidth must be restricted. A center tapped bias resistor serves as a simple one pole roll-off filter to minimize the effects of wideband noise. A +5 V regulated voltage is recommended, with the bias resistor to pin 16 split into two equal resistors having the junction bypassed to ground with a $0.25 \mu \mathrm{~F}$ capacitor. A typical +5 V bandgap reference (REF-02) puts out a wideband noise voltage of 1 to $2 m V_{p-p}$ at the full 10 MHz bandwidth. For a multiplying DAC this voltage is transmitted directly to the output such that, for a +5 V output system ( $\mathrm{LSB}=5.0 \mathrm{mV}$ ) this amount of noise is significant. The simple filter suggested here restricts the noise bandwidth to $1 / 4 \mathrm{RC}$. For a bias resistor of $1.25 \mathrm{k} \Omega$ and a bypass capacitor of $0.25 \mu \mathrm{~F}$ the noise bandwidth can be reduced to 800 Hz and the noise voltage reduced to approximately $80 \mu \mathrm{~V}_{\mathrm{p}-\mathrm{p}}$, a significant reduction. The +5 V TTL supply should never be used for a DAC reference.

## High Speed Multiplying Applications

For high speed multiplying applications the transient behavior of the input reference amplifier deserves special consideration. The reference amplifier is compensated with a capacitor from pin 18 to the negative supply. The size of this


|  | B1 $\mathbf{B 2}$ | B3 | B4 | B5 | B6 | B7 | B8 | B9 | B10 | $V_{0}$ |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Pos Full Scale | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | +4.995 |
| Pos Full Scale - LSB | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | +4.985 |
| $(+)$ Zero Scale | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | +0.005 |
| $(-)$ Zero Scale | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | -0.005 |
| Neg Full Scale + LSB | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | -4.985 |
| Neg Full Scale | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | -4.995 |

Figure 2. Bipolar Operation
capacitor is a function of the equivalent driving impedance to pin 16. The larger the driving impedance, the larger the capacitor that is required to maintain an adequate phase margin. Although exact mathematical models of the compensated reference amplifier are somewhat involved, it has been established empirically that the compensating capacitor should never be smaller than 15 pF per $\mathrm{k} \Omega$ of driving impedance.

Finally, for a driving point impedance less than $800 \Omega$ the compensating capacitor is no longer required. The Pulsed Reference Operation panel shows how to compute driving point impedance $R_{E Q}$. In general the smaller $R_{E Q}$ the faster the response. The output current will slew at 6.0 mA per $\mu \mathrm{S}$ when no compensation capacitor is required.


Figure 3. Positive Reference Operation


Note: RREF Sets Ifs, R17 is for
Bias Current Cancellation,
so R17 may be 5\% Tolerance.
65-00465A

Figure 4. Negative Reference Operation


65-00466A

Figure 5. Providing Offsets to Accommodate Bipolar References


Figure 6. Input Reference Noise Limiting Filter


Figure 7. Pulsed Reference Operation

## Analog-to-Digital Conversion

Successive approximation is a logical method of measuring an analog quantity using binary weighted approximation. For example, to measure an unknown weight using a balance scale, the weight is placed on one side of the balance and counterweights are placed on the other side until the scale is balanced. The number of "trials" is made equal to the number of counterweights by starting with the heaviest counterweight first, and either retaining it or rejecting it based on a comparison with the unknown weight. This process is repeated for each weight from heaviest to lightest until all weights have been tried.

By interfacing the DAC-10 with a commercially available successive approximation register (SAR) such as the DM2504 (Figure 8), an analog-todigital converter (ADC) can be built. The DM2504 register operates as follows.

The register is reset by holding the $\overline{\mathrm{S}}$ (Start) input low during a clock (CP) low-to-high transition. After $\overline{\mathrm{S}}$ is brought back high, the MSB output (Q11) will be set low and all the remaining register outputs (Q10-Q12) will be set high, providing a trial binary number for the DAC. This binary number (0111111111) causes the DAC to generate an output current ( $\mathrm{I}_{\mathrm{O}}$ ) which is one half of the full scale output.
$\mathrm{I}_{\mathrm{O}}$ is constantly being compared to a current $\mathrm{I}_{\mathrm{N}}$. $I_{\text {IN }}$ is generated by the analog input voltage ( $l_{\text {IN }}=$ $\mathrm{V}_{\mathrm{IN}} / \mathrm{R}_{3}$ ). If the first trial number generates an $\mathrm{I}_{0}$ greater than $\mathrm{I}_{\mathrm{IN}}$, then the comparator sends a logical zero signal to the SAR. On the next clock low-to-high transition the logical zero is latched into the MSB (Q11) output of the SAR. If the first trial number generates an $\mathrm{I}_{\mathrm{O}}$ less than $\mathrm{I}_{\mathrm{I}}$, then the comparator output will be high, and a logical one will be latched into the MSB output. This is a decision making process where the circuit determines, bit by bit, whether the code present on the SAR digital outputs is proportional to the input voltage. After the MSB is latched, the circuit will go through the same decision making process for the next most significant bit, deciding whether it should be latched high or low. The process is repeated successively for each bit until the least significant bit is latched. At this time control logic in the SAR will stop the conversion and signal completion by bringing the QCC output low. The circuit will then stay in its latched output state until conversion is again initiated by the start input.

Since a bit is decided for each clock low to high transition the maximum time needed for a complete conversion will be equal to twelve clock cycles. As each bit is generated it is also latched into the $\mathrm{D}_{\mathrm{O}}$ output so that $\mathrm{D}_{\mathrm{O}}$ can be used as a serial output. The last two bits will be invalid data because this system uses a 12 bit SAR and a 10 bit DAC.


Figure 8. 10-Bit Successive Approximation A/D Converter

## Output Voltage Compliance

The DAC-10 will operate over a wide range of supply voltages. However, the minimum negative output voltage is a direct function of the full scale output current and the negative supply voltage. Output voltage compliance range is the maximum voltage change from which the $I_{O}$ and $I_{O}$ can sink current. The minimum negative output voltage $\left(\mathrm{V}_{\mathrm{S}^{-}}\right)$can be computed by the equation:

$$
\mathrm{V}_{\mathrm{OC}^{-}}=\left(-\mathrm{V}_{\mathrm{S}}\right)+0.5 \mathrm{I}_{\mathrm{FS}}+2.6 \mathrm{~V}
$$

where $\mathrm{V}_{\mathrm{OC}}$ - is in volts and full scale current $\mathrm{I}_{\mathrm{FS}}$ is in milliamps. For instance $\mathrm{V}_{\mathrm{OC}}$ - will be equal to -10.4 V when $-\mathrm{V}_{\mathrm{S}}=-15 \mathrm{~V}$ and $\mathrm{I}_{\mathrm{FS}}=4 \mathrm{~mA}$. $\mathrm{V}_{\mathrm{OC}}$ (positive or negative) does not vary significantly over temperature. The maximum positive output voltage (Voc + ) has no theoretical limitations except for device breakdown phenomena. For $-V_{S}=-15 \mathrm{~V}$, $I_{F S}=4 \mathrm{~mA}, \mathrm{~V}_{\mathrm{OC}}$ is $\pm 10 \mathrm{~V}$. The full scale current will typically change less than 1 LSB over this output range.



| OP-37 | F.S. Settling Time <br> (OV to 10V) |
| :--- | :---: |
| $0.05 \%$ FS | 1080 nS |
| $0.1 \%$ FS | 1000 nS |
| $0.2 \%$ FS | 920 nS |

Figure 9. Settling Time Using OP-37



| OP-27 | F.S. Settling Time <br> (OV to 10 V ) |
| :--- | :---: |
| $0.05 \% \mathrm{FS}$ | $3.0 \mu \mathrm{~S}$ |
| $0.1 \% \mathrm{FS}$ | $2.85 \mu \mathrm{~S}$ |
| $0.2 \% \mathrm{FS}$ | $2.8 \mu \mathrm{~S}$ |

Figure 10. Settling Time Using OP-27
Digital Inputs



| RM4531 | F.S. Settling Time <br> (OV to 10V) |
| :--- | :---: |
| $0.05 \%$ FS | 1000 nS |
| $0.1 \%$ FS | 900 nS |
| $0.2 \%$ FS | 700 nS |

Figure 11. Settling Time Using RM4531

## Digital Inputs



DAC-10 with $1.25 K \Omega$ Resistive Output Settling Time


| $1.25 \mathrm{~K}_{\Omega}$ <br> Resistor | F.S. Setlling Time <br> (5.0V to 5.0 OVV ) |
| :--- | :---: |
| $0.05 \% \mathrm{FS}$ | 450 nS |
| $0.1 \% \mathrm{FS}$ | 320 nS |
| $0.2 \% \mathrm{FS}$ | 240 nS |

Figure 11. Settling Time Using 1.25k $\Omega$ Resistor Output

## Logic Inputs

By programming the $V_{\mathrm{LC}}$ pin the DAC-10 can be made to interface with most logic families. The logic threshold voltage is approximately +1.4 V above $\mathrm{V}_{\mathrm{LC}}$. Thus when $\mathrm{V}_{\mathrm{LC}}=0$ the DAC-10 will interface with TTL logic; for other logic families $V_{\text {LC }}$ must be programmed accordingly. Note that $V_{\text {LC }}$ must be obtained from a low impedance source. Low impedance can be provided by a $0.1 \mu \mathrm{~F}$ capacitor bypass (see Figure 12).

## Output Glitches

The DAC-10 is designed for minimal output glitches. However, a further reduction of output glitches is
possible, at a slight sacrifice in settling time, by installing small capacitors at the $\mathrm{I}_{\mathrm{O}} / \bar{l}_{\mathrm{O}}$ outputs.

## Full Scale Adjustment

Full scale trimming is sometimes required to compensate for resistor or voltage reference tolerances. If a potentiometer is used in series with pin 16 the performance of the DAC may be degraded by the temperature coefficient of the potentiometer. A preferred method of trimming is to use the potentiometer as a voltage divider to bias pin 17. With this method the temperature coefficient of the potentiometer has little effect on the circuit since I IREF expands on the tracking of the two resistor halves rather than the absolute value (see Figure 13).


65-00475A

Figure 12. Interfacing With Various Logic Families


Figure 13. Recommended Full Scale Adjustment Circuit

## Basic Operation

Resistive terminations can be used to demonstrate basic operation of the DAC-10.


65-00477A

Figure 14. Basic Unipolar Negative Operation


Figure 15. Basic Bipolar Output Operation

## Offset Binary Operation

By feeding the inverting terminal of the output op amp a current equal to I REF offset binary operation may be implemented.


65-00479A

Figure 16. Offset Binary Operation

## Simplified Schematic Diagram



## DAC-4881 High Performance Microprocessor Compatible Complete 12-Bit D/A Converter

## Features

- Complete -

High speed op amp for voltage output
Precision trimmed thin film resistors
Voltage reference - buried zener, $10 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ typical
Input latches for microprocessor compatibility Internal ac compensation

- Accurate -

Nonlinearity - less than 1/4 LSB
Differential Nonlinearity - less than 1/2 LSB
Monotonicity guaranteed over temperature range

- High speed -

Settling time - 250 nS (current output)
Settling time $-2 \mu \mathrm{~S}$ (voltage output)

- Versatile -

High compliance, complementary current outputs
Input codes - binary, complementary binary, offset binary, complementary offset binary
Voltage output ranges -0 to $+10 \mathrm{~V}, 0$ to $+5 \mathrm{~V}, \pm 2.5 \mathrm{~V}, \pm 5 \mathrm{~V}, \pm 10 \mathrm{~V}$
Direct interface to major logic families

> Direct interface to 8 - and 16 -bit busses Operates with $\pm 12 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ supplies Low power dissipation -350 mW
> Monolithic
> Metal/ceramic package
> 883 B processing available

## Description

Raytheon's DAC-4881 is a "complete" 12 -bit digital-to-analog converter. All of the functions needed for a D/A conversion system have been included on a single chip: a precision 12-bit D/A converter (laser trimmed to better than 0.006\% nonlinearity), a buried Zener voltage reference ( $10 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ drift), a high speed, high accuracy current-to-voltage conversion amplifier ( $2 \mu \mathrm{~S}$ settling time, $200 \mu \mathrm{~V}$ offset error), laser trimmed temperature tracking application resistors, and microprocessor interface latches ( 50 nS logic time).
The heart of the device is a 12-bit interdigitized laser trimmed resistor ladder network. The DAC is supported by a low noise Keivin anode buried Zener 10 V voltage reference, by a high speed interface amplifier which uses slew enhancement to increase speed without degrading accuracy, and by a switch and latch circuit (single buffered, not double buffered, to improve data throughput rates) which are integrated as a cell to improve microprocessor interface time while simultaneously improving the die size. This high level of integration and performance makes the DAC-4881 an ideal choice for microprocessor interface applications as well as 12-bit high performance applications. For an IC suitable for 8-bit applications, please refer to the DAC-4888 data sheet.
The DAC-4881 is available in three performance grades. The DAC-4881B is specified over the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range while the F and D grades are specified over the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature ranges. All three grades are packaged in a 28 -lead side brazed hermetic DIP.

Connection Information

| 28-Lead Ceramic Side-Brazed Dual In-Line Package (Top View) | $\begin{gathered} \text { Pin } \\ 1 \\ 2 \\ 3 \\ 4-13 \\ 14 \\ 15 \\ 16 \\ 17 \\ 18 \\ 19 \\ 20 \\ 21 \\ 22 \\ 23 \\ 24 \\ 25 \\ 26 \\ 27 \\ 28 \end{gathered}$ | Function $\overline{\mathrm{CS}}$ $\overline{\mathrm{ADH}}$ <br> Bit 1 (MSB) Input Bits Bit 12 (LSB) - $\mathrm{V}_{\mathrm{S}}$ <br> $V_{\text {OUT }}$ <br> Ref In <br> Bip Off <br> 10 V Span <br> 20 V Span <br> Sum Node <br> To <br> Io <br> Gnd <br> $+\mathrm{V}_{\mathrm{S}}$ <br> Gain Adj <br> Ref Out |
| :---: | :---: | :---: |

Ordering Information

| Part Number | Package | Operating <br> Temperature <br> Range |
| :--- | :---: | :---: |
| DAC-4881FS | S | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| DAC-4881DS | S | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| DAC-4881BS | S | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| DAC-4881BS/883B | S | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

Notes:
/883B suffix denotes Mil-Std-883, Level B processing S =28-lead ceramic sidebrazed DIP
Contact a Raytheon sales office or representative for ordering information on special package/temperature range combinations.

## Absolute Maximum Ratings

Supply Voltage $\pm 16.5 \mathrm{~V}$
Logic Input Voltages .................... 5 V to $-\mathrm{V}_{\mathrm{s}}+33 \mathrm{~V}$
$I_{0}$ and $I_{0}$ Voltages -5 V to +12 V
Reference Input Voltage $-V_{s}$ to $+V_{s}$ Reference Input Current ............................... 2 mA
Storage Temperature Range $\qquad$ $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ Lead Soldering Temperature (60 Sec) $\qquad$ $+300^{\circ} \mathrm{C}$

## Thermal Characteristics

|  | 28-Lead <br> Sidebrazed DIP |
| :--- | :---: |
| Max. Junction Temp. | $175^{\circ} \mathrm{C}$ |
| Max. $\mathrm{P}_{\mathrm{D}} \mathrm{T}_{\mathrm{A}}<50^{\circ} \mathrm{C}$ | 2000 mW |
| Therm. Res $\theta_{\mathrm{JC}}$ | $15^{\circ} \mathrm{C} / \mathrm{W}$ |
| Therm. Res. $\theta_{\mathrm{JA}}$ | $60^{\circ} \mathrm{C} / \mathrm{W}$ |
| For $\mathrm{T}_{\mathrm{A}}>50^{\circ} \mathrm{C}$ Derate at | $17 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |

## Mask Pattern



## Functional Block Diagram



Electrical Characteristics $\left(+V_{S}=+15 \mathrm{~V} ;-\mathrm{V}_{S}=-15 \mathrm{~V}\right.$; and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise noted)

| Parameters | 4881B/F |  |  | 4881D |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max | Min | Typ | Max |  |
| Resolution Full Temperature | 12 |  |  | 12 |  |  | Bits |
| Monotonicity Full Temperature | 12 |  |  | 12 |  |  | Bits |
| Linearity Error |  | 1/4 | 1/2 |  | 1/3 | 3/4 | LSB |
| Differential Linearity Error |  | 1/4 | 3/4 |  | 1/2 | 3/4 | LSB |
| Unipolar Gain Error (ext. ref.) ${ }^{2}$ |  | 0.05 | 0.1 |  | 0.1 | 0.4 | \% of FS |
| Offset Error <br> Unipolar 10V Range ( $\mathrm{V}_{\mathrm{ZS}}$ ) |  | 0.003 | 0.025 |  | 0.003 | 0.15 | \% of FSR |
| Bipolar (V $\mathrm{FSS}^{+}+\mathrm{V}_{\text {FS-}}$ )/2 |  |  | 0.15 |  |  | 0.4 | \% of FSR |
| Reference Output | 9.950 | 10.000 | 10.050 | 9.900 | 10.000 | 10.100 | V |
| Load Regulation - 4.0 mA |  | 0.01 | 0.05 |  | 0.01 | 0.2 | \%/mA |
| Line Regulation - $\mathrm{V}_{\mathrm{S}} \pm 10 \%$ |  |  | 0.01 |  |  | 0.1 | \%/V |
| Noise ${ }^{1}$ ( 0.1 Hz to 1 MHz ) |  | 0.7 | 1.5 |  | 0.7 | 1.5 | $\mathrm{mV} \mathrm{p}_{\mathrm{p}}$ |
| Referefnce Input Impedance | 8 | 10 | 12 |  | 10 |  | $\mathrm{k} \Omega$ |
| Voltage Output Ranges | 0 V to $+10 \mathrm{~V}, 0 \mathrm{~V}$ to $+5 \mathrm{~V}, \pm 10 \mathrm{~V}, \pm 5 \mathrm{~V}, \pm 2.5 \mathrm{~V}$ |  |  |  |  |  |  |
| External Current | $\pm 5$ |  |  | $\pm 5$ |  |  | mA |
| Short Circuit Current to Gnd |  | 45 | 100 |  | 45 | 100 | mA |
| Current Output Full Scale (ext. ref.) | 3.2 | 4.0 | 4.8 | 3.2 | 4.0 | 4.8 | mA |
| Zero Scale |  |  | 250 |  |  | 250 | nA |
| Impedance in Parallel with 15 pF | 2.0 | 7.0 |  | 2.0 | 7.0 |  | $\mathrm{M} \Omega$ |
| Compliance | -1.5 |  | +10 | -1.5 |  | +10 | V |
| Full Scale Symmetry (10V and 20V FSR) |  | 0.005 | 0.1 |  |  |  | \% of FS |
| Voltage Settling Time ${ }^{1}$ 10 V Change to $.01 \%$ of FSR |  | 1.8 | 2.5 |  | 1.8 | 2.5 | $\mu \mathrm{S}$ |
| 20 V Change to $.01 \%$ of FSR |  | 3.0 | 5.0 |  | 3.0 | 5.0 | $\mu \mathrm{S}$ |
| 1 LSB Change to .01\% of FSR |  | 1.3 |  |  | 1.3 |  | $\mu \mathrm{S}$ |
| Slew Rate |  | 20 |  |  | 20 |  | $\mathrm{V} / \mu \mathrm{S}$ |
| Current Settling, FS Transition |  | 250 |  |  | 250 |  | nS |
| Power Supply Sensitivity (ext. ref.) $+15 \mathrm{~V} \pm 10 \%$ |  |  | 0.002 |  |  | 0.002 | $\% \Delta \mathrm{FS}$ |
| $-15 \mathrm{~V} \pm 10 \%$ |  |  | 0.01 |  |  | 0.01 | \% $\Delta \mathrm{V}$ |

## Notes:

1. Guaranteed by design; not tested.
2. Trimmable to zero.

Electrical Characteristics (Continued)
$\left(+V_{S}=+15 \mathrm{~V} ;-\mathrm{V}_{\mathrm{S}}=-15 \mathrm{~V}\right.$; and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise noted)

| Parameters | 4881B/F |  |  | 4881D |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max | Min | Typ | Max |  |
| Power Supply Current +ISY |  | 8 | 13 |  | 8 | 13 | mA |
| -ISY |  | 14 | 19 |  | 14 | 19 | mA |
| Logic Levels ${ }^{3}$ | 0.8 |  | 2.0 | 0.8 |  | 2.0 | V |
| Logic Currents ${ }^{3}$ <br> Data $\mathrm{Hi}=5.5 \mathrm{~V}$ |  | 0.03 | 1.0 |  | 0.03 | 1.0 | $\mu \mathrm{A}$ |
| Data Lo $=-0.5 \mathrm{~V}$ |  | 1.5 | 80 |  | 1.5 | 80 | $\mu \mathrm{A}$ |
| cbits $\mathrm{Hi}=5.5 \mathrm{~V}$ |  | 250 | 500 |  | 250 | 500 | $\mu \mathrm{A}$ |
| cbits Lo $=-0.5 \mathrm{~V}$ |  | 30 | 100 |  | 30 | 100 | $\mu \mathrm{A}$ |
| Logic Times ${ }^{13}$ Data Setup | 100 | 30 |  | 100 | 30 |  | nS |
| Data Hold | 100 | 30 |  | 100 | 30 |  | nS |
| Propagation Delay ${ }^{3}$ Data to Vout 10 V Unipolar |  | 0.25 |  |  | 0.25 |  | $\mu \mathrm{S}$ |
| Data to IOUT |  | 50 |  |  | 50 |  | nS |
| cbits to V ${ }_{\text {OUT }}$ |  | 0.30 |  |  | 0.30 |  | $\mu \mathrm{S}$ |
| cbits to lout |  | 80 |  |  | 80 |  | nS |
| Minimum Write Pulse ${ }^{13}$ | 100 | 60 |  | 100 | 60 |  | nS |
| Total Gain Drift - Internal Ref. ${ }^{2}$ |  | 10 | 30 |  | 15 |  | ppm $/{ }^{\circ} \mathrm{C}$ |
| Total Gain Drift - External Ref. ${ }^{2}$ |  | 2 | 30 |  | 2 |  | ppm $/{ }^{\circ} \mathrm{C}$ |
| Offset Drift Unipolar |  | 1.0 |  |  | 1.0 |  | ppm of |
| Bipolar |  | 3.0 |  |  | 3.0 |  |  |
| Reference Drift |  | 10 | 30 |  | 25 |  | ppm $/{ }^{\circ} \mathrm{C}$ |

Notes:

1. Guaranteed by design.
2. FSR equals $0-10 \mathrm{~V}$; not specified for current output.
3. Over operating temperature range.

Electrical Characteristics (Continued).
$\left(+V_{S}=+15 \mathrm{~V} ;-V_{S}=-15 \mathrm{~V} ;-55^{\circ} \mathrm{C} \leq T_{A} \leq+125^{\circ} \mathrm{C}\right.$ for B suffix; and $0^{\circ} \mathrm{C} \leq T_{A} \leq+70^{\circ} \mathrm{C}$ for $\mathrm{F} / \mathrm{D}$ suffix)

| Parameters | 4881B/F |  |  | 4881D |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max | Min | Typ | Max |  |
| Monotonicity | 12 |  |  | 12 |  |  | Bits |
| Linearity Error |  | 1/3 | 2/3 |  | 1/2 | 1.0 | LSB |
| ```Reference Load Regulation - 4.0 mA``` |  | 0.01 | 0.10 |  | 0.01 | 0.2 | \%/mA |
| Line Regulation - $\mathrm{V}_{S} \pm 10 \%$ |  | 0.001 | 0.04 |  |  | 0.2 | \%/V |
| Current Output Zero Scale |  | 60 | 500 |  | 60 | 500 | nA |
| Full Scale Symmetry |  | 0.01 | 0.3 |  | 0.01 | 0.3 | \% of FS |
| Voltage Output External Current | $\pm 5.0$ |  |  | $\pm 5.0$ |  |  | mA |
| Power Supply Sensitivity (ext. ref.) $+15 \mathrm{~V} \pm 10 \%$ |  |  | 0.01 |  |  | 0.01 | \% $\Delta$ FS |
| $-15 \mathrm{~V} \pm 10 \%$ |  |  | 0.01 |  |  | 0.01 | $\overline{\% \Delta V}$ |
| Slew Rate |  | 20 |  |  | 20 |  | $\mathrm{V} / \mu \mathrm{S}$ |
| Power Supply Current +ISY |  | 10 | 15 |  | 10 | 15 | mA |
| -ISY |  | 18 | 22 |  | 18 | 22 | mA |

Typical Performance Characteristics


Data Hold Time vs. Temperature




Logic Threshold vs. Temperature


Negative Supply Current vs. Supply Voltage


## Typical Performance Characteristics (Continued)



## Digital Input

The interface latches are arranged in two sections: an 8-bit latch for bits 1 through 8, enabled by $\overline{\mathrm{ADH}}$, and a 4-bit latch for bits 9 through 12, enabled by $\overline{\mathrm{ADL}}$. This 8 -bit-4-bit division allows easy interface to an 8-bit microcomputer data bus using the connection shown in Figure 1.


Figure 1. Typical 8-Bit Data Bus Connection Left Justified Format

TTL, PMOS or CMOS logic levels from the data bus drive the DAC inputs; the logic threshold is typically +1.4 V . The voltage level at the inputs can be high going positive, even somewhat higher than the + supply voltage, but can go negative only to about -5 V .

Reference Input Multiplying Frequency Response ( $\mathbf{V}_{\mathbf{s}} \mathbf{1 0 0 ~ m V} \mathbf{p p}_{\text {p }}$ )


Figure 2 shows a timing diagram for a typical 8 -bit data bus interface. The DAC-4881 appears to the microprocessor as two locations in memory; the first location for the 8 MSBs and the second location for the 4 LSBs. The addresses for these two locations can be selected by checking the processor's memory map for unused spaces, or by using ROM space (ROMs will only be enabled by read instruction, while the DAC-4881 will only respond to a write). Address decoding can be realized by hard wired logic gates designed to respond with a low output or by using a digital comparator IC such as a DM8131. If the processor used has double byte write instructions with an automatic address incrementation then the system can be simplified, putting the two addresses consecutively and storing the data to be written in a two byte stack.

The sequence in the timing diagram (Figure 2) is as follows: first, the R/W line from the processor, which is tied to the $\overline{\mathrm{CS}}$ control input, goes low to start a write to the DAC-4881. Then the address code for the 8 MSBs is sent out on the address bus, is decoded by logic, bringing $\overline{\text { ADH }}$ low. The 8 MSB latches are now enabled and the data present on the data bus will change the DAC output. When the $\overline{\text { ADH }}$ line goes high again the MSB data is latched in. This sequence of write, address, data is repeated for the 4 LSB latches, and then the $\overline{\mathrm{CS}}$ input goes high, ensuring that the data will stay latched in.


Typical 8-bit data bus operation:

1. Select chip with $\overline{\mathrm{CS}}$
2. Write eight most significant bits with $\overline{\mathrm{ADH}}$
3. Write four least significant bits with $\overline{\mathrm{ADL}}$
4. Latch data in with $\overline{C S}$
$T_{W}=$ Data write time ${ }^{*}$
$T_{S}=$ Data set-up time ${ }^{\star}$
$T_{H}=$ Data hold time*
*See Electrical Characteristics for specifications

Figure 2. Timing Diagram

## Control Inputs

Figure 3 shows a truth table for the three control inputs. Note that minimum durations for these signals are required for proper operation (see the table of Electrical Characteristics for specifications of $T_{W}, T_{S}$, and $T_{H}$ ). $T_{W}$ is the minimum low state pulse width to guarantee enabling the latch. The data (bit) inputs must also stay in a known state for a minimum amount of time, both before and after the control signal goes high again. The time before the control input goes high is $T_{\mathrm{s}}$, the data set-up time, and the time after is $\mathrm{T}_{\mathrm{H}}$, the data hold time. This timing is generally created through wait statements in the computer program, or with a one shot if necessary.

The specifications for logic current into the control inputs seern to imply that the logic driving the inputs must have a high output current capability, but note that the logic high is specified at 5.5 V , while the logic threshold is down at 1.4 V . The actual requirement is for the logic to supply $15 \mu \mathrm{~A}$ at 2 V , which is within the capability of CMOS and PMOS.

If all the control bits are wired to ground then the DAC-4881 will function just like a conventional D/A converter; that is, any data input will immediately flow through to the output.

| $\overline{\text { CS }} \overline{\text { ADH }} \overline{\text { ADL }}$ | Result |  |  |
| :---: | :---: | :---: | :--- |
| 1 | $X$ | $X$ | All inputs disabled - output latched |
| 0 | 0 | 0 | All inputs active |
| 0 | 0 | 1 | 8 |
| 0 | MSBs active - others latched |  |  |
| 0 | 1 | 0 | 4 |
| LSBs active - others latched |  |  |  |
| $X=$ don't care |  |  |  |

Figure 3. Control Input Truth Table

## Analog Output

The heart of the DAC-4881 is a binary weighted current source DAC. Refer to the Functional Block Diagram.

The reference amplifier forces the reference amplifier input (pin 26, Gain Adjust) to virtual
ground ( 0 V ). When the +10 V reference voltage is connected to pin 17 the entire 10 V is applied across the $10 \mathrm{k} \Omega$ reference resistor. The resultant 1 mA current ( $10 \mathrm{~V} / 10 \mathrm{~K}=1 \mathrm{~mA}$ ) flows into the ref amp input where it is mirrored and scaled by the binary weighted current sources. The scaling of these current sources is such that the full scale output current is four times the input current; for a 1 mA reference the full scale output will be -4 mA . (Actually, because the code combination starts at all zeros for 0 output full scale is 4 mA +1 LSB, which is -3.99902 mA . For a similar reason with 3 decimal digits one can only count up to 999, not to 1000.)
Two outputs are provided, $\mathrm{I}_{\mathrm{O}}$ and $\overline{\mathrm{O}}$. The logic inputs can be complemented (the sense of 1 and 0 reversed) by taking the output from $\bar{T}_{\mathrm{O}}$ instead of $\mathrm{I}_{\mathrm{O}}$. For all zeros at the bit inputs $\overline{I_{\mathrm{O}}}$ will be at full scale, -3.99902 mA . If either output is unused it should be grounded, and not left unconnected.
An option for bipolar output (both positive and negative output currents over the input code range - normally both output currents are negative - current flowing into the DAC) is provided with the bipolar offset resistor between pins 17 and 18 . For example, what if $I_{O}$ is connected to pin 18 , and $\mathrm{I}_{\mathrm{O}}$ is also monitored with a current meter to ground? The reference voltage connected to pin 17 will be applied across the bipolar offset resistor, because pin 18 is wired to ground through the current meter. This creates a 2 mA offset current ( $10 \mathrm{~V} / 5 \mathrm{~K}=2 \mathrm{~mA}$ ) which adds to the normal output current. So, for all zeros at the inputs the output will be +2 mA . For all ones at the inputs the output will be at -2 mA +1 LSB ( $-3.99902 \mathrm{~mA}+2 \mathrm{~mA}=-1.99902$ ).

The op amp is provided as a current to voltage converter, i.e., it changes the -4 mA output current into a selectable output voltage. When the output current is connected to the sum node, all of the current will flow into the sum node, and, having nowhere else to go, will flow through the 2.5K span resistors and into the op amp output. Feedback holds the sum node at virtual ground ( OV ); the IR drop across the span resistor adds to the 0 V virtual ground to produce a proportional output voltage at the op amp output.

For example, if pin 19 is wired to pin 16, no offset resistor used, and full scale current of -4 mA is flowing into $I_{0}$, then 4 mA will flow out of the op -amp output, through the 2.5 K resistor, and into $\mathrm{I}_{\mathrm{O}}$. $4 \mathrm{~mA} \times 2.5 \mathrm{~K}=10 \mathrm{~V}$, so $\mathrm{V}_{\text {out }}$ will equal +10 V . Figure 4 shows a table of all the possible combinations of offset and output ranges.

```
Output Range Pin Connections
(zeros to ones) (always connect 17 to 27)
OV to +5V 20 to 21,16 to 19, 21 to 23, 22 to Gnd
+5V to 0V 20 to 21,16 to 19,21 to 22, 23 to Gnd
OV to +10V 16 to 19,21 to 23,22 to Gnd
+10V to OV }16\mathrm{ to 19,21 to 22, 23 to Gnd
-2.5V to +2.5V 16 to 19,18 and 20 to 21, 21 to 23, 22
    to Gnd
+2.5V to -2.5V 16 to 19, 18 and 20 to 21, 21 to 22, 23
    to Gnd
-5V to +5V 16 to 19, 18 to 21, 21 to 23, 22 to Gnd
+5V to -5V 16 to 19, 18 to 21,21 to 22, 23 to Gnd
-10V to +10V }16\mathrm{ to 20,18 to 21,21 to 23,22 to Gnd
+10V to -10V 16 to 20,18 to 21,21 to 22,23 to Gnd
```

Figure 4. Connections for Various Output Formats

Some improvement of settling time can be made with the addition of $R_{\text {SUM }}$ and $C_{F}$ in Figures 6 and 7. Figure 5 gives a table of values for the various output combinations. $\mathrm{C}_{\mathrm{F}}$ can also be added in applications where speed is not critical but output noise is. Larger values of $C_{F}$ will overcompensate the amplifier, slowing it down, but simultaneously integrating out high frequency noise. Noise can also be reduced by adding a large capacitor from the reference output to ground.

| Output Range | CF | $\mathbf{R}_{\text {sum }}$ |
| :---: | :---: | :---: |
| 0 V to +5 V | 15 pF | 10 K |
| 0 V to +10 V | 5 pF | 2.5 K |
| $\pm 2.5 \mathrm{~V}$ | 15 pF | 3.3 K |
| $\pm 5 \mathrm{~V}$ | 0 pF | $\infty$ |
| $\pm 10 \mathrm{~V}$ | 0 pF | $\infty$ |

Figure 5. Component Values for Improved Settling Time


Calibration Procedure:

1. Set inputs to all zeros
2. Adjust offset until $\mathrm{V}_{\text {Out }}$ equals OV
3. Set inputs to all ones
4. Adjust gain until Vout equals correct full scale value
*Optional - reduces reference noise
**Optional - improves settling time (see table for values)

| Format | Output Scale |  |  |  |  | B5 | B6 | B7 | B8 |  |  |  |  | $I_{0}(\mathrm{~mA})$ | Io (mA) | $\mathrm{V}_{\text {OUT }}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Straight Binary: Unipolar with True Input Code. True Zero Output | Positive Full Scale | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 3.999 | 0.000 | 9.9976 |
|  | Positive Full Scale - LSB | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 3.998 | 0.001 | 9.9951 |
|  | LSB | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0.0001 | 3.998 | 0.0024 |
|  | Zero Scale | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0.000 | 3.999 | 0.0000 |
| Complementary Binary: <br> Unipolar with Complementary Input Code. True Zero Output | Positive Full Scale | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0.000 | 3.999 | 9.9976 |
|  | Positive Full Scale - LSB | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0.001 | 3.998 | 9.9951 |
|  | LSB | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 3.998 | 0.001 | 0.0024 |
|  | Zero Scale | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 3.999 | 0.000 | 0.0000 |

Figure 6. Stand-Alone, 0 to -10V, 12-Bit Straight Binary With Gain and Offset Adjust Connections


Figure 7. Microprocessor Interface, 8-Bit Data Bus, $=10 \mathrm{~V}$ to -10V Output With Complementary Binary Input (All Zeros Equal - Full Scale)


Calibration Procedure:
Zero scale error is entirely leakage current - no adjustment necessary

1. Set inputs to all ones
2. Adjust gain until $l_{0}$ equals correct full scale value

Figure 8. Microprocessor Interface, 16-Bit Data Bus, 0 to -4 mA Output With Straight Binary Input and External Reference
웅


## DAC-4888 8-Bit D/A Converter With Microprocessor Interface Latches

## Features

- Complete -

High speed op amp for voltage output
Tracking thin film resistors
Voltage reference - bandgap, $25 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ Input latches for microprocessor compatibility Internal AC compensation

- Accurate -

Nonlinearity $- \pm 1 / 4$ LSB max. over temperature range
Monotonic - differential nonlinearity $\pm 1 / 3$ LSB
max. over temperature range

- High speed -

Settling time - 150nS (current output)
Settling time $-1.4 \mu \mathrm{~S}$ (voltage output)

- Versatile -

High compliance, complementary current outputs
Input codes - binary, complementary binary, offset binary, complementary offset binary Voltage output ranges -0 to $+10 \mathrm{~V}, 0$ to +5 V , $\pm 2.5 \mathrm{~V}, \pm 5 \mathrm{~V}, \pm 10 \mathrm{~V}$
Direct interface to major logic families Direct interface to 4 - and 8-bit busses Operates with $\pm 12 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ supplies Low power dissipation -330 mW

- Monolithic
- Ceramic package
- 883B processing available


## Description

Raytheon's DAC-4888 is a "complete" 8-bit digital-to-analog converter. All of the functions needed to build a D/A conversion system have been integrated on a single monolithic chip: a precision 8-bit current output D/A converter, a bandgap voltage reference ( $\pm 25 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ drift), a high speed, high accuracy current-to-voltage conversion amplifier ( $1.4 \mu \mathrm{~S}$ settling time, $200 \mu \mathrm{~V}$ offset error), temperature tracking thin film application resistors, and microprocessor interface latches (50nS logic time).

The DAC is supported by a bandgap reference derived from the REF-01 Series Voltage Reference, by a high speed interface amplifier which uses slew enhancement to increase speed without degrading accuracy, and by a switch and latch circuit (single buffered, not double buffered, to improve data throughput rates) which are integrated as a cell to improve microprocessor interface time while simultaneously improving the die size. This high level of integration and performance makes the DAC-4888 an ideal choice for microprocessor interface applications as well as 8 -bit high performance applications.

The DAC-4888 is available in three performance grades: the " F " and " D " grades are specified over the commercial ( 0 to $+70^{\circ} \mathrm{C}$ ) temperature range, and the " B " grade is specified from $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. All types are packaged in a 24 -pin $300-\mathrm{mil}$ wide DIP.

## Functional Block Diagram



## Connection Information

## 24-Pin Ceramic Dual In-Line Package (Top View)



## Mask Pattern



## Ordering Information

| Part Number | Package | Operating <br> Temperature <br> Range |
| :--- | :---: | :---: |
| DAC-4888FD | D | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| DAC-4888DD | D | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| DAC-4888BD | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| DAC-4888BD/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

Notes:
/883B suffix denotes Mil-Std-883, Level B processing D =24-lead ceramic DIP
Contact a Raytheon sales office or representative for ordering information on special package/temperature range combinations.

## Absolute Maximum Ratings

Supply Voltage $\pm 18 \mathrm{~V}$
Logic Input Voltages ....................-5V to $-\mathrm{V}_{\mathrm{s}}+36 \mathrm{~V}$
$\mathrm{I}_{0}$ and $\mathrm{I}_{0}$ Voltages .............................. 5 V to +12 V
Reference Input Voltage ....................... $-\mathrm{V}_{\mathrm{s}}$ to $+\mathrm{V}_{\mathrm{s}}$ Reference Input Current ................................ 2 mA
Storage Temperature Range $\qquad$ $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Lead Soldering Temperature ( 60 Sec ) $\qquad$ $+300^{\circ} \mathrm{C}$

Thermal Characteristics

|  | $24-L e a d$ <br> Ceramic DIP |
| :--- | :---: |
| Max. Junction Temp. | $175^{\circ} \mathrm{C}$ |
| Max. $\mathrm{P}_{\mathrm{D}} \mathrm{T}_{\mathrm{A}}<50^{\circ} \mathrm{C}$ | 1666 mW |
| Therm. Res $\theta_{\mathrm{JC}}$ | $20^{\circ} \mathrm{C} / \mathrm{W}$ |
| Therm. Res. $\theta_{\mathrm{JA}}$ | $75^{\circ} \mathrm{C} / \mathrm{W}$ |
| For $\mathrm{T}_{\mathrm{A}}>50^{\circ} \mathrm{C}$ Derate at | $13.3 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |

Electrical Characteristics $\left(+\mathrm{V}_{\mathrm{S}}=+15 \mathrm{~V} ;-\mathrm{V}_{\mathrm{S}}=-15 \mathrm{~V}\right.$; and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise noted)

| Parameters | DAC-48888/F |  |  | DAC-4888D |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max | Min | Typ | Max |  |
| Resolution Full Temperature | 8 |  |  | 8 |  |  | Bits |
| Monotonicity Full Temperature | 8 |  |  | 8 |  |  | Bits |
| Linearity Error |  | 1/10 | 1/4 |  | 1/10 | 1/3 | LSB |
| Differential Linearity Error |  | 1/8 | 1/3 |  | 1/8 | 1/2 | LSB |
| Gain Error (Ext. Ref.) ${ }^{3}$ |  | 0.5 | 2.0 |  | 0.7 | 3.0 | \% of FS |
| Offset Error Unipolar 10V Range |  | 0.05 | 0.1 |  | 0.1 | 0.2 | \% of FSR |
| Bipolar ( $\mathrm{VFS}_{+}+\mathrm{V}_{\mathrm{FS}-}$ ) $\div 2$ |  | 0.1 | 0.5 |  | 0.2 | 2.0 | \% of FSR |
| Reference Output | 6.20 | 6.35 | 6.50 | 6.10 | 6.35 | 6.70 | V |
| Load Regulation - 9.0 mA |  |  | 0.05 |  |  | 0.1 | \%/mA |
| Line Regulation - $\mathrm{V}_{\mathrm{S}}+10 \%$ |  |  | 0.02 |  |  | 0.1 | \%/V |
| Noise ${ }^{1}$ ( 0.1 Hz to 1MHz) |  | 2.0 | 3.0 |  | 2.0 |  | $m V_{p-p}$ |
| Reference Input Impedance | 5.0 | 6.3 | 7.5 |  | 6.3 |  | $\mathrm{k} \Omega$ |
| Voltage Output Ranges | 0 to $+10,0$ to $+5, \pm 10, \pm 5, \pm 2.5$ |  |  |  |  |  | V |
| External Current | $\pm 5.0$ |  |  | $\pm 5.0$ |  |  | mA |
| Short Circuit Current (to GND) |  | 45 | 100 |  | 45 | 100 | mA |
| Noise ${ }^{1}$ (0.1 to 1MHz) |  | 3.0 | 4.5 |  | 3.0 |  | $m V_{p-p}$ |
| Current Output Full Scale (Ext. Ref.) | 3.2 | 4.0 | 4.8 | 3.2 | 4.0 | 4.8 | mA |
| Zero Scale |  | 30 | 200 |  | 30 | 200 | nA |
| Impedance in Parallel with 15pF | 1.5 | 6.0 |  | 1.5 | 6.0 |  | $\mathrm{M} \Omega$ |
| Compliance | -1.5 |  | +10 | -1.5 |  | +10 | V |
| Full Scale Symmetry |  | 0.001 | 0.1 |  | 0.001 | 0.2 | \% of FS |
| Voltage Setting Time ${ }^{1}$ 10V Change to . $2 \% \mathrm{FS}$ |  | 1.4 | 2.5 |  | 1.4 | 2.5 | $\mu \mathrm{S}$ |
| 20 V Change to .2\% FS ${ }^{1}$ |  | 2.5 | 5.0 |  | 2.5 | 5.0 | $\mu \mathrm{S}$ |
| Slew Rate |  | 20 |  |  | 20 |  | $\mathrm{V} / \mu \mathrm{S}$ |
| Current Settling, FS Transition ${ }^{12}$ |  | 150 | 500 |  | 150 | 500 | nS |
| Power Supply Sensitivity $+15 \mathrm{~V} \pm 10 \%$ |  |  | 0.002 |  |  | 0.002 | $\% \Delta \mathrm{FS}$ |
| $-15 \mathrm{~V} \pm 10 \%$ |  |  | 0.01 |  |  | 0.01 | $\% \Delta V$ |

## Notes:

1. Guaranteed by design.
2. To $0.2 \%$ FS.
3. Trimmable to zero.

## Electrical Characteristics (Continued)

$\left(+\mathrm{V}_{\mathrm{S}}=+15 \mathrm{~V} ;-\mathrm{V}_{\mathrm{S}}=-15 \mathrm{~V}\right.$; and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise noted)

| Parameters | DAC-4888B/F |  |  | DAC-4888D |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max | Min | Typ | Max |  |
| Power Supply Current +ISY |  | 8 | 12 |  | 8 | 12 | mA |
| -ISY |  | 14 | 18 |  | 14 | 18 | mA |
| Logic Input Bits Low |  |  | 0.8 |  |  | 0.8 | V |
| Logic Input Bits High | 2.0 |  |  | 2.0 |  |  | V |
| Logic Currents ${ }^{5}$ Data $\mathrm{Hi}=5.5 \mathrm{~V}$ |  | 0.03 | 1.0 |  | 0.03 | 1.0 | $\mu \mathrm{A}$ |
| Data Lo $=-0.5 \mathrm{~V}$ |  | 1.5 | 80 |  | 1.5 | 80 | $\mu \mathrm{A}$ |
| Address control bits $\mathrm{Hi}=5.5 \mathrm{~V}$ |  | 250 | 500 |  | 250 | 500 | $\mu \mathrm{A}$ |
| Address control bits Lo $=-0.5 \mathrm{~V}$ |  | 30 | 100 |  | 30 | 100 | $\mu \mathrm{A}$ |
| Logic Times ${ }^{15}$ Data Set-Up | 100 | 50 |  | 100 | 50 |  | nS |
| Data Hold | 100 | 50 |  | 100 | 50 |  | nS |
| Propagation Delay ${ }^{5}$ Data to Vout 10 V Unipolar |  | 0.25 |  |  | 0.25 |  | $\mu \mathrm{S}$ |
| Data to Iout |  | 60 |  |  | 60 |  | nS |
| Address controi bits to $\mathrm{V}_{\text {OUT }}$ |  | 0.3 |  |  | 0.3 |  | $\mu \mathrm{S}$ |
| Address control bits to IOUT |  | 75 |  |  | 75 |  | nS |
| Minimum Write Pulse ${ }^{15}$ | 100 | 60 |  | 100 | 60 |  | nS |
| Total Gain Drift - Internal Reference ${ }^{45}$ |  | 20 | 70 |  | 30 |  | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| Total Gain Drift - External Reference ${ }^{45}$ |  | 15 | 70 |  | 20 |  | ppm $/{ }^{\circ} \mathrm{C}$ |
| Offset Drift Unipoiar ${ }^{145}$ |  | 1.0 |  |  | 1.0 |  | ppm of FSR $/{ }^{\circ} \mathrm{C}$ |
| Bipolar ${ }^{135}$ |  | 3.0 |  |  | 3.0 |  | $\begin{aligned} & \text { ppm of } \\ & \text { FSR } /{ }^{\circ} \mathrm{C} \end{aligned}$ |
| Reference Drift ${ }^{5}$ |  | 25 | 70 |  | 40 |  | ppm $/{ }^{\circ} \mathrm{C}$ |
| Linearity Drift ${ }^{25}$ |  | 1 | 10 |  | 1.5 |  | ppm $/{ }^{\circ} \mathrm{C}$ |
| Differential Linearity Drift ${ }^{125}$ |  | 1 | 10 |  | 1.5 |  | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |

## Notes:

1. Guaranteed by design.
2. For all DAC codes. FSR equals any voltage range.
3. FSR equals $\pm 10 \mathrm{~V}$; not specified for current output.
4. FSR equals $0-10 \mathrm{~V}$; not specified for current output.
5. Over temperature.

Electrical Characteristics (Continued)
$\left(+V_{S}=+15 \mathrm{~V} ;-\mathrm{V}_{\mathrm{S}}=-15 \mathrm{~V} ;-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}\right.$ for B ; and $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$ for $\left.\mathrm{F} / \mathrm{D}\right)$

| Parameters | DAC-4888B/F |  |  | DAC-48880 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max | Min | Typ | Max |  |
| Monotonicity | 8.0 |  |  | 8.0 |  |  | Bits |
| Linearity Error |  | 1/10 | 1/3 |  | 1/8 | 1/2 | LSB |
| Reference Load Regulation - 9.0 mA |  | 0.01 | 0.10 |  | 0.01 | 0.2 | \%/mA |
| Line Regulation - $\mathrm{V}_{\mathrm{S}} \pm 10 \%$ |  | 0.001 | 0.04 |  |  | 0.2 | \%/V |
| Current Output Zero Scale |  | 60 | 500 |  | 60 | 500 | nA |
| Full Scale Symmetry |  | 0.01 | 0.3 |  | 0.01 | 0.3 | \% of FS |
| Voltage Output External Current | $\pm 5.0$ |  |  | $\pm 5.0$ |  |  | mA |
| Power Supply Sensitivity $+15 \mathrm{~V} \pm 10 \%$ |  | 0.0002 | 0.01 |  | 0.0002 | 0.01 | $\% \Delta \mathrm{FS}$ |
| $-15 \mathrm{~V} \pm 10 \%$ |  | 0.0005 | 0.01 |  | 0.0005 | 0.01 | $\% \Delta V$ |
| Slew Rate |  | 20 |  |  | 20 |  | $\mathrm{V} / \mu \mathrm{S}$ |
| Power Supply Current +ISY |  | 10 | 15 |  | 10 | 15 | mA |
| -ISY |  | 18 | 22 |  | 18 | 22 | mA |

## Digital Input

The interface latches are arranged in two sections: a 4-bit latch for bits 1 through 4 enabled by ADH, and a 4-bit latch for bits 5 through 8 enabled by $\overline{\mathrm{ADL}}$. This 4-bit-4-bit division allows easy interface to a 4-bit microcomputer data bus using the connection shown in Figure 1.


Figure 1. Typical 4-Bit Data Bus Connection
TTL, PMOS or CMOS logic levels from the data bus drive the DAC inputs; the logic threshold is typically +1.4 V . Digital input voltage levels can be more positive than the + supply voltage, and also negative to as much as 5 V below ground.

Figure 2 shows a timing diagram for typical 4-bit and 8 -bit interfaces. The DAC-4888 appears to the microprocessor as two locations in memory; the first location stores nibble 1 and the second nibble 2. The addresses for these two locations can be selected by checking the processor's memory map for unused locations. For 8-bit microprocessors the instruction can be written as a single byte to a single memory address. Address decoding can be realized through hardwired logic gates'designed to respond with a low output to the correct address code ( $\overline{\mathrm{AD}}=$ $A \cdot B \cdot C \cdot D \cdot E \cdot F \cdot G \cdot H$ ) or by using a digital comparator IC such as a DM8131.

For a 4-bit processor the first sequence in the timing diagram goes as follows: first, the R/W line from the processor, which is tied to the $\overline{C S}$ control input, goes low to start a write to the DAC-4888. Then the address code for the 4 MSB is sent out on the address bus and decoded, bringing ADH low. The 4 MSB latches are now enabled and the data present on the data bus will alter the DAC output. When the $\overline{A D H}$ line goes high again the MSB data is latched in, freezing the DAC output. This sequence of write, address, data is repeated for the 4LSB latches, and then the $\overline{\mathrm{CS}}$ input goes high, ensuring that the data will stay latched in.

The sequence is the same for an 8-bit microprocessor, except that the write operation will combine $\overline{A D H}$ and $\overline{A D L}$ since all the DAC inputs are simultaneously presented with valid data.

## Control Inputs

Figure 3 shows a truth table for the three control inputs. Note that minimum durations for these signals are required for proper operation (see the table of Electrical Characteristics for specifications of $T_{W}, T_{S}$, and $\left.T_{H}\right)$. $T_{W}$ is the minimum low state pulse width to guarantee enabling the latch. The data (bit) inputs must also stay in a known state for a minimum amount of time, both before and after the control signal goes high again. The time before the control input goes high is $T_{\mathrm{s}}$, the data set-up time, and the time after is $T_{H}$, the data hold time. This timing is generally created through wait statements in the computer program, or with a one shot if necessary.

The specifications for logic current into the control inputs seem to imply that the logic driving the inputs must have a high output current capability, but note that the logic high is specified at 5.5 V , while the logic threshold is down at 1.4 V . The actual requirement is for the logic to supply $15 \mu \mathrm{~A}$ at 2 V , which is within the capability of CMOS and PMOS.


Figure 2. Timing Diagram

If all the control bits are wired to ground then the DAC-4888 will function just like a conventional D/A converter; that is, any data input will immediately flow through to the output.

| $\overline{\mathbf{C S}}$ | $\overline{\mathrm{ADH}}$ | $\overline{\mathrm{ADL}}$ | Result |
| :---: | :---: | :---: | :--- |
| 1 | X | X | All inputs disabled - output latched |
| 0 | 0 | 0 | All inputs active |
| 0 | 0 | 1 | 4 MSBs active - others latched |
| 0 | 1 | 0 | 4 LSBs active - others latched |
| 0 | 1 | 1 | All inputs disabled - output latched |
| $\mathrm{X}=$ don't care |  |  |  |

Figure 3. Control Input Truth Table

## Analog Output

The heart of the DAC-4888 is a binary weighted current source DAC. Refer to the Functional Block Diagram.

The reference amplifier forces the reference amplifier input (pin 23, Gain Adjust) to virtual ground ( 0 V ). When the +6.3 V reference voltage is connected to pin 14 the entire 6.3 V is applied across the $6.3 \mathrm{k} \Omega$ reference resistor. The resultant 1 mA current $(6.3 \mathrm{~V} / 6.3 \mathrm{~K}=1 \mathrm{~mA})$ flows into the ref amp input where it is mirrored and scaled by the binary weighted current sources. The scaling of these current sources is such that the full scale output current is four times the input current; for a 1 mA reference the full scale output will be -4 mA . (Actually, because the code combination starts at all bits zero for 0 current output, the full scale current is $-4 \mathrm{~mA}+\mathrm{LSB}$, which is -3.98438 mA . For a similar reason with 3 decimal digits one can only count up to 999, not to 1000.)

Two outputs are provided, $\mathrm{I}_{\mathrm{O}}$ and $\overline{\mathrm{I}}$. The logic inputs can be complemented (the sense of 1
and 0 reversed) by taking the output from $\overline{\bar{I}_{\mathrm{O}}}$ instead of $\mathrm{I}_{\mathrm{O}}$. For all zeros at the bit inputs $\overline{\mathrm{I}}_{\mathrm{O}}$ will be at full scale, -3.98438 mA . If either output is unused it should be grounded, and not left unconnected.

An option for bipolar output (both positive and negative output currents over the input code range - normally both output currents are negative - current flowing into the DAC) is provided with the bipolar offset resistor between pins 14 and 15 . For example, what if $I_{O}$ is connected to pin 15, and $\mathrm{I}_{\mathrm{O}}$ is also monitored with a current meter to ground? The reference voltage connected to pin 14 will be applied across the bipolar offset resistor, because pin 15 is wired to ground through the current meter. This creates a 2 mA offset current $(6.3 \mathrm{~V} / 3.15 \mathrm{~K}=2 \mathrm{~mA})$ which adds to the normal output current. So, for all zeros at the inputs the output will be +2 mA . For all ones at the inputs the output will be at -2 mA +1 LSB $(-3.98438 \mathrm{~mA}+2 \mathrm{~mA}=-1.98438 \mathrm{~mA})$.

The op amp is provided as a current to voltage converter, i.e., it changes the -4 mA output current into a selectable output voltage. When the output current is connected to the sum node (pin 20 to pin 18), all of the current will flow into the sum node, and having nowhere else to go, will flow through the 2.5 K span resistors and into the op amp output. Feedback holds the sum node at virtual ground ( OV ); the IR drop across the span resistor adds to the 0 V virtual ground to produce a proportional output voltage at the op amp output.

For example, if pin 16 is wired to pin 13, no offset resistor used, and full scale current of $\approx$ -4 mA is flowing into $\mathrm{I}_{0}$, then 4 mA will flow out of the op amp output, through the 2.5 K resistor, and into Io. $4 \mathrm{~mA} \times 2.5 \mathrm{~K}=10 \mathrm{~V}$, so V equal approximately +10 V . Figure 4 shows a table of all the possible combinations of offset and output ranges.

| Output Range <br> (zeros to ones) | Pin Connections <br> (always connect 14 to 24 for internal ref) |
| :--- | :--- |
| $0 \rightarrow+5 \mathrm{~V}$ | 17 to 18,13 to 16,18 to 20,19 to Gnd |
| $+5 \mathrm{~V} \rightarrow 0$ | 17 to 18,13 to 16,18 to 19,20 to Gnd |
| $0 \rightarrow+10 \mathrm{~V}$ | 13 to 16,18 to 20,19 to Gnd |
| $+10 \mathrm{~V} \rightarrow 0$ | 13 to 16,18 to 19,20 to Gnd |
| $-2.5 \mathrm{~V} \rightarrow+2.5 \mathrm{~V}$ | 13 to 16,15 and 17 to 18,18 to 20,19 to Gnd |
| $+2.5 \mathrm{~V} \rightarrow-2.5 \mathrm{~V}$ | 13 to 16,15 and 17 to 18,18 to 19,20 to Gnd |
| $-5 \mathrm{~V} \rightarrow+5 \mathrm{~V}$ | 13 to 16,15 to 18,18 to 20,19 to Gnd |
| $+5 \mathrm{~V} \rightarrow-5 \mathrm{~V}$ | 13 to 16,15 to 18,18 to 19,20 to Gnd |
| $-10 \mathrm{~V} \rightarrow+10 \mathrm{~V}$ | 13 to 17,15 to 18,18 to 20,19 to Gnd |
| $+10 \mathrm{~V} \rightarrow-10 \mathrm{~V}$ | 13 to 17,15 to 18,18 to 19,20 to Gnd |

Figure 4. Connections for Various Output Formats

Some improvement of settling time can be made with the addition of $\mathrm{R}_{\text {sum }}$ and $\mathrm{C}_{\mathrm{F}}$ in Figures 7 and 8 . Figure 5 gives a table of values for the various output ranges. $\mathrm{C}_{\mathrm{F}}$ can also be added in applications where speed is not critical but output noise is. Larger values of $C_{F}$ will overcompensate the amplifier, slowing it down, but simultaneously integrating out high frequency noise. For most applications the noise produced by the reference will be well within acceptable limits; however, for noise sensitive applications it can be reduced by adding a $1.0 \mu \mathrm{~F}$ capacitor from the reference output to ground (see Figure 6). A graph of noise performance with and without this capacitor is given in the section on Typical Performance Characteristics.

| Output Range | $\mathrm{C}_{\mathrm{F}}$ | $\mathrm{R}_{\text {sum }}$ |
| :---: | :---: | :---: |
| 0 V to +5 V | 15 pF | 10 K |
| 0 V to +10 V | 5 pF | 2.5 K |
| $\pm 2.5 \mathrm{~V}$ | 15 pF | 3.3 K |
| +5 V | 0 pF | $\infty$ |
| $\pm 10 \mathrm{~V}$ | 0 pF | $\infty$ |

Figure 5. Component Values for Improved Settling Time


Figure 6. 4888 Broadband Noise


Figure 7. Stand-Alone, 0 to +10 V , 8-Bit Straight Binary With Gain and Offset Adjust Connections


Figure 8. Microprocessor Interface, 4-Bit Data Bus, +10V to -10V Output With Complementary Binary Input (All Zeros Equal - Full Scale)


## Calibration Procedure:

Zero scale error is entirely leakage current - no adjustment necessary

1. Set inputs to all ones
2. Adjust gain until $l_{0}$ equals correct full scale value

Figure 9. Microprocessor Interface, 8-Bit Data Bus, 0 to -4mA Output With Straight Binary Input and External Reference

## Typical Performance Characteristics

Data Set-Up Time vs. Temperature


Digital Input Current vs. Voltage


## Control Input Current vs. Voltage



Data Hold Time vs. Temperature


Logic Threshold vs. Temperature


Negative Supply Current vs. Supply Voltage


## Typical Performance Characteristics (Continued)

Positive Supply Current vs. Supply Voltage


Reference Input Multiplying Frequency Response ( $\mathrm{V}_{\mathrm{S}} 100 \mathrm{~m} \mathrm{~V}_{\mathrm{p}-\mathrm{p}}$ )


## DAC Accuracy Over Full Temperature Range




## DAC-6012 12-Bit High Speed Multiplying D/A Converter

## Features

- Differential nonlinearity - 0.012\% (13 bits)
- Guaranteed monotonicity to 12 bits over temperature
- Relative accuracy - $0.05 \%$ all grades
- Fast settling time -250 nS to $\pm 0.5$ LSB
- Full scale output current - 4mA
- Complementary current outputs
- Output compliance --5 V to +10 V
- Full scale tempco - $\pm 10 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$
- Power consumption - 230 mW
- Direct interface to all major logic families
- Standard processing without resistor trimming


## Description

The Raytheon DAC-6012 series of monolithic Multiplying Digital-to-Analog Converters guarantee differential nonlinearity to better than $\pm 0.5$ LSB (0.012\%) for the 6012A and $\pm 1$ LSB ( $0.025 \%$ ) for the 6012 over the full military and commercial temperature ranges. In addition to the excellent differential nonlinearity specifications, the 6012 series also include many features that previously were found in expensive hybrid modules or required full use of monolithic thim film laser or zener zap trimming techniques.

The Raytheon DAC-6012 incorporates a segmented design technique which reduces the requirement for high accuracy resistor ladder networks as an integral part of the DAC. The DAC-6012 design is structured with a 3-bit segment decoder, 5-bit master R-2R ladder DAC and 4-bit Slave DAC. This circuit configuration actually contains less ladder resistors than the traditional R-2R ladder approach as well as effectively improving the accuracy of the ladder resistors by a factor of 8 .

The performance of the DAC-6012 is virtually independent of supply voltage variations due to the inherent nature of its design and processing. As an example, the DAC-6012 may be operated at any voltage from $+4 /-10 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ with minimal effect on the full scale current, DNL, relative accuracy and settling time. The $5 \mathrm{M} \Omega$ output impedance and -5 V to +10 V compliance range make the DAC-6012 ideal for high speed applications where output load resistors can be used in place of an output interface amplifier.

The complementary current outputs of the DAC-6012 are useful in symmetrical offset DAC applications and $A / D$ converters requiring constant current loads to ensure significant reduction of switching transients.

In conjunction with the REF-01 and REF-02 voltage references, and the RC4805 fast precision voltage comparator, the DAC-6012 can be used as the main building block in a wide variety of data conversion applications.

Connection Information


Mask Pattern


## Functional Block Diagram



## Absolute Maximum Ratings

Power Supply Voltage ............................... $\pm 18 \mathrm{~V}$
Logic Inputs..................................... 5 V to +18 V
Analog Current Outputs .................. -8 V to +12 V
Reference Inputs $V_{14}, V_{15} \ldots \ldots$.
Reference Input Differential
Voltage ( $\mathrm{V}_{14}, \mathrm{~V}_{15}$ )
$\pm 18 \mathrm{~V}$
Reference Input Current $\left(I_{14}\right)$................ 1.25 mA
Operating Temperature Range
DAC-6012AMD, MD $\qquad$ $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
DAC-6012ACN, CN $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Storage Temperature
Range $\qquad$ $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Lead Soldering Temperature ( 60 Sec ) $\qquad$ $+300^{\circ} \mathrm{C}$

## Ordering Information

| Part Number | Pack- <br> age | Operating <br> Temperature <br> Range |
| :--- | :---: | :---: |
| DAC-6012ACN | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| DAC-6012CN | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| DAC-6012AMD | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| DAC-6012MD | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| DAC-6012AMD/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| DAC-6012MD/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

## Notes:

/883B suffix denotes Mil-Std-883, Level B processing
$N=20$-lead plastic DIP
D = 20-lead ceramic DIP
Contact a Raytheon sales office or representative for ordering information on special package/temperature range combinations.
rong

Thermal Characteristics

|  | $20-L e a d$ <br> Plastic <br> DIP | 20 -Lead <br> Ceramic <br> DIP |
| :--- | :---: | :---: |
| Max. Junction Temp. | $+125^{\circ} \mathrm{C}$ | $+175^{\circ} \mathrm{C}$ |
| Max. $\mathrm{P}_{\mathrm{D}} \mathrm{T}_{\mathrm{A}}<50^{\circ} \mathrm{C}$ | 1000 mW | 1042 mW |
| Therm. Res $\theta_{\mathrm{JC}}$ | $35^{\circ} \mathrm{C} / \mathrm{W}$ | $60^{\circ} \mathrm{C} / \mathrm{W}$ |
| Therm. Res. $\theta_{\mathrm{JA}}$ | $75^{\circ} \mathrm{C} / \mathrm{W}$ | $120^{\circ} \mathrm{C} / \mathrm{W}$ |
| For $\mathrm{T}_{\mathrm{A}}>50^{\circ} \mathrm{C}$ Derate at | $13.33 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $8.38 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |

## Electrical Characteristics

$\left(V_{S}= \pm 15 \mathrm{~V}, \mathrm{I}_{\mathrm{REF}}=1.0 \mathrm{~mA}\right.$, over the operating temperature range unless otherwise specified)

| Parameters | Test Conditions | DAC-6012A |  |  | DAC-6012 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Resolution |  | 12 | 12 | 12 | 12 | 12 | 12 | Bits |
| Monotonicity |  | 12 | 12 | 12 | 12 | 12 | 12 | Bits |
| Differential Nonlinearity | Deviation From Ideai Step Size |  |  | $\pm 0.012$ |  |  | $\pm 0.025$ | \%FS |
|  |  | 13 |  |  | 12 |  |  | Bits |
| Nonlinarity | Deviation From Ideal Straight Line |  |  | $\pm 0.05$ |  |  | $\pm 0.05$ | \%FS |
| Full Scale Current | $\begin{aligned} & V_{\text {REF }}=10.000 \mathrm{~V} \\ & R_{14}=R_{15}=10.000 \mathrm{k} \Omega \\ & T_{A}=+25^{\circ} \mathrm{C} \end{aligned}$ | 3.967 | 3.999 | 4.031 | 3.935 | 3.999 | 4.063 | mA |
| Full Scale Tempco ${ }^{1}$ |  |  | $\pm 5.0$ | $\pm 20$ |  | $\pm 10$ | $\pm 40$ | ppm $/{ }^{\circ} \mathrm{C}$ |
|  |  |  | $\pm 0.0005$ | $\pm 0.002$ |  | $\pm 0.001$ | $\pm 0.004$ | $\% \mathrm{FS} /{ }^{\circ} \mathrm{C}$ |
| Output Voltage Compliance | D.N.L. Specification Guaranteed Over Compliance Range $R_{\text {OUT }}>10 M \Omega$ Typ. | -5.0 |  | +10 | -5.0 |  | +10 | V |
| Full Scale Symmetry | $\mathrm{I}_{\text {FS }}-\mathrm{I}_{\text {FS }}$ |  | $\pm 0.2$ | $\pm 1.0$ |  | $\pm 0.4$ | $\pm 2.0$ | $\mu \mathrm{A}$ |
| Zero Scale Current |  |  |  | 0.2 |  |  | 0.2 | $\mu \mathrm{A}$ |
| Settling Time ${ }^{1}$ | To $\pm 1 / 2$ LSB, All Bits 0 N or $0 \mathrm{FF}, \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  | 250 | 500 |  | 250 | 500 | nS |
| Propagation Delay - All Bits ${ }^{1}$ | 50\% to 50\% |  | 25 | 50 |  | 25 | 50 | nS |
| Output Capacitance |  |  | 20 |  |  | 20 |  | pF |
| Logic Input Levels Logic "0" |  |  |  | 0.8 |  |  | 0.8 | V |
| Logic " 1 " |  | 2.0 |  |  | 2.0 |  |  |  |
| Logic Input Current | $\mathrm{V}_{\text {IN }}-5.0 \mathrm{~V}$ to +18 V |  |  | 40 |  |  | 40 | $\mu \mathrm{A}$ |
| Logic Input Swing | $\mathrm{V}_{\mathrm{S}}=-15 \mathrm{~V}$ | -5.0 |  | +18 | -5.0 |  | +18 | $V$ |
| Reference Current Range |  | 0.2 | 1.0 | 1.1 | 0.2 | 1.0 | 1.1 | mA |
| Reference Bias Current |  | 0 | -0.5 | -2.0 | 0 | -0.5 | -2.0 | $\mu \mathrm{A}$ |
| Reference Input Slew Rate ${ }^{1}$ | $\begin{aligned} & \mathrm{R}_{14(\mathrm{eq})}=800 \Omega \\ & \mathrm{C}_{\mathrm{C}}=0 \mathrm{pF} \end{aligned}$ | 4.0 | 8.0 |  | 4.0 | 8.0 |  | $\mathrm{mA} / \mu \mathrm{S}$ |
| Power Supply Sensitjvity Positive | $\begin{aligned} & V_{S}=+13.5 \mathrm{~V} \text { to }+16.5 \mathrm{~V}, \\ & V_{S}=-15 \mathrm{~V} \end{aligned}$ |  | $\pm 0.0005$ | $\pm 0.001$ |  | $\pm 0.0005$ | $\pm 0.001$ | \%FS/\% |
| Negative | $\begin{aligned} & V_{S}=-13.5 \mathrm{~V} \text { to }-16.5 \mathrm{~V}, \\ & V_{S}=+15 \mathrm{~V} \end{aligned}$ |  | $\pm 0.00025$ | $\pm 0.001$ |  | $\pm 0.00025$ | $\pm 0.001$ |  |

Note: 1. Guaranteed by design.

Electrical Characteristics (Continued)

| Parameters | Test Conditions | DAC-6012A |  |  | DAC-6012 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Power Supply Range Positive | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 4.5 |  | 18 | 4.5 |  | 18 | V |
| Negative |  | -18 |  | -10.8 | -18 |  | -10.8 |  |
| Power Supply Current Positive | $\mathrm{V}_{S}=+5.0 \mathrm{~V}, \mathrm{~V}_{S}=-15 \mathrm{~V}$ |  | 5.7 | 8.5 |  | 5.7 | 8.5 | mA |
| Negative |  |  | -13.7 | -18 |  | -13.7 | -18 |  |
| Positive | $V_{S}=+15 \mathrm{~V}, \mathrm{~V}_{S}=-15 \mathrm{~V}$ |  | 5.7 | 8.5 |  | 5.7 | 8.5 |  |
| Negative |  |  | -13.7 | -18 |  | -13.7 | -18 |  |
| Power Dissipation | $\mathrm{V}_{S}=+5.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}}=-15 \mathrm{~V}$ |  | 234 | 312 |  | 234 | 312 | mW |
|  | $V_{S}=+15 \mathrm{~V}, \mathrm{~V}_{S}=-15 \mathrm{~V}$ |  | 291 | 397 |  | 291 | 397 |  |

## Typical Performance Characteristics



## Output Compliance vs. Temperature



Reference Amplifier Common Mode Range


True and Complementary Output Operation


## Segmented Design Information

To achieve the linearity necessary to manufacture a 12-bit DAC, previously designed 12-bit DACs have required the use of high precision trimmed thin film resistors arranged in an R-2R ladder configuration (Figure 1). The DAC-6012 deviates from the traditional design by using a segment decoder controlled by bit 1 (MSB) through bit 3. Bits 4 through bit 12 (LSB) control a 9-bit master/ slave DAC similar in design to the type used in the DAC-08 and DAC-10 8-bit and 10-bit DACs. The 3-bit segment decoder consists of 8 equal current sources of $0.5 \mathrm{I}_{\text {REF }}$ each, and a priority decoder which determines, through the 3-bit code, which one and only one of 8 current sources provide the reference current to the 9 -bit DAC and which of the other 7 feed either the $\mathrm{I}_{\mathrm{O}}$ or $\overline{\mathrm{I}_{\mathrm{O}}}$ ports (Figure 2).

As an example, when bit 1 through bit 3 are 000 , the $I_{A}$ current source is used as the reference current for the 9 -bit DAC, $\mathrm{I}_{\mathrm{B}}$ through
$I_{H}$ go to the $\bar{I}_{\mathrm{O}}$ port. The outputs of the 9-bit DAC go to either $\mathrm{I}_{\mathrm{O}}$ or $\overline{\mathrm{T}}$ depending on the code at bits 4 through 12. A major segment decoder transition occurs when the code changes from (MSB) 000111111111 (LSB) to 001000000000.

At the transition the $I_{A}$ current source switches from the 9-bit DAC to the $I_{0}$ port and the $I_{B}$ current source switches from $\bar{I}_{\mathrm{O}}$ to become the reference current for the 9-bit DAC, which has just changed from its full scale current ( $\mathrm{I}_{\mathrm{A}}-1 \mathrm{LSB}$ ) to its zero scale current at the $\mathrm{I}_{\mathrm{O}}$ port. As the input code is increased toward $4095_{10}$, the output of each segment current source is switched from To to become the reference current for the 9 -bit DAC, and is then switched to $I_{0}$.

Monotonicity is guaranteed using this technique since the current source that was used as the 9 -bit DAC reference current is then added directly to the lo port when the 9-bit DAC changes from its full scale to its zero scale current.


Figure 1. Traditional R-2R D/A Converter


Figure 2. 3-Bit Segment Decoded 12-Bit DAC


Figure 3. Io vs. Code for DAC-6012

## Recommended Basic Connections



Figure 4. Interfacing With Various Logic Families

## Recommended Basic Connections (Continued)



For Complementary Output (Operation as a Negative Logic DAC),
Connect Inverting Input of Op Amp to $\mathrm{I}_{0}$ (Pin 19); Connect
$I_{0}$ (Pin 18) to Ground. 65-00569A
Figure 5. Negative Low Impedance Output Operations


For Complementary Output (Operation as a Negative Logic DAC), Connect Inverting Input of Op Amp to Io (Pin 19); Connect $I_{0}$ (Pin 18) to Ground.

Figure 6. Positive Low Impediance Output Operations


$\mathrm{V}_{\text {REF }}\left(+\right.$ ) must be above Peak Positive Swing of $\mathrm{V}_{\mathrm{IN}}$
Figure 7. Accommodating Bipolar References

Recommended Basic Connections (Continued)


65-00572A

Figure 8. Basic Negative Reference Operation


65-00573A

Figure 9. Recommended Full Scale Adjustment Circuit


Figure 10. Basic Positive Reference Operation


Figure 11. Pulsed Reference Operation

Recommended Basic Connections (Continued)


Note: Code may be Complemented by Reversing $\mathrm{I}_{0}$ and $\bar{I}_{0}$.

| Code Format | Output Scale | $\left\lvert\, \begin{gathered} \text { MSB } \\ \text { B1 } \end{gathered}\right.$ |  |  |  |  |  |  | B8 | B9 | B10 | 811 | $\begin{aligned} & \text { LSB } \\ & \text { B12 } \end{aligned}$ | b ${ }_{\text {(mA }}$ | $\overline{b_{0}}(\mathrm{~mA})$ | $V_{\text {OUT }}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Offset Binary: True Zero Output. | Positive Full Scale | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 3.999 | 0.000 | 9.9951 |
|  | Positive Full Scale - LSB | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 3.998 | 0.001 | 9.9902 |
|  | + LSB | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 2.001 | 1.998 | 0.0049 |
|  | Zero Scale | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 2.000 | 1.999 | 0.0000 |
|  | - LSB | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1.999 | 2.000 | -0.0049 |
|  | Negative Full Scale +LSB | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0.001 | 3.998 | -9.9951 |
|  | Negative Full Scale | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0.000 | 3.999 | -10.000 |
| 2's Complement; True Zero Output MSB Complemented (need Inverter at B1). | Positive Full Scale | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 3.999 | 0.000 | 9.9951 |
|  | Positive Full Scale - LSB | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 3.998 | 0.001 | 9.9902 |
|  | + LSB | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 2.001 | 1.998 | 0.0049 |
|  | Zero Scale | 0 | 0 | 0 | 0 |  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 2.000 | 1.999 | 0.0000 |
|  | -LSB | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1.999 | 2.000 | -0.0049 |
|  | Negative Full Scale + LSB | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0.001 | 3.998 | -9.9951 |
|  | Negative Full Scale | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0.000 | 3.999 | -10.000 |

Figure 12. Bipolar Offset (True Zero)

## Recommended Basic Connections (Continued)



Note: Code may be Complemented by Reversing $\mathrm{I}_{0}$ and $\Gamma_{0}$.

| Code Format | Output Scale | $\begin{gathered} \mathrm{MSB} \\ \mathrm{BI} \\ \hline \end{gathered}$ | B2 B3 | B4 B5 |  |  |  | B9 | B10 | B11 | $\begin{aligned} & \text { LSB } \\ & \text { B12 } \end{aligned}$ | $b(\mathrm{~mA})$ | $\bar{W}(\mathrm{~mA})$ | $V_{\text {OUT }}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Straight Binary; Unipolar with True Input Code, True Zero Output. | Positive Full Scale | 1 | 11 | 11 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 3.999 | 0.000 | 9.9976 |
|  | Positive Full Scale - LSB | 1 | 11 | 11 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 3.998 | 0.001 | 9.9951 |
|  | LSB | 0 | 00 | 00 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0.0001 | 3.998 | 0.0024 |
|  | Zero Scale | 0 | 00 | 00 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0.000 | 3.999 | 0.0000 |
| Complementary Binary; Unipolar with Complementary Input Code, True Zero Output. | Positive Full Scale | 0 | 00 | 00 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0.000 | 3.999 | 9.9976 |
|  | Positive Full Scale - LSB | 0 | 00 | 00 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0.001 | 3.998 | 9.9951 |
|  | LSB | 1 | 11 | 11 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 3.998 | 0.001 | 0.0024 |
|  | Zero Scale | 1 | 11 | 11 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 3.999 | 0.000 | 0.0000 |

Figure 13. Basic Unipolar Operation

## Recommended Basic Connections (Continued)



Note: Code may be Complemented by Reversing $I_{0}$ and $\Gamma_{0}$.

| Code Format | Output Scale | $\begin{array}{\|c\|} \hline \text { MSB } \\ \text { B1 } \end{array}$ | B2 B3 B4 | B5 B6 | B7 B8 |  | 810 | 811 | $\begin{aligned} & \hline \text { LSB } \\ & \text { B12 } \end{aligned}$ | b $(\mathrm{mA})$ | $\bar{T}(\mathrm{~mA})$ | $\mathrm{V}_{\text {OUT }}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Straight Offset Binary; Symmetrical about Zero, No True Zero Output. | Positive Full Scale | 1 | 111 | 11 | 11 | 1 | 1 | 1 | 1 | 3.999 | 0.000 | 9.9976 |
|  | Positive Full Scale - LSB | 1 | 111 | 11 | 11 | 1 | 1 | 1 | 0 | 3.998 | 0.001 | 9.9927 |
|  | (+) Zero Scale | 1 | 000 | 00 | 00 | 0 | 0 | 0 | 0 | 2.000 | 1.999 | 0.0024 |
|  | (-) Zero Scale | 0 | 111 | 11 | 11 | 1 | 1 | 1 | 1 | 1.999 | 2.000 | -0.0024 |
|  | Negative Full Scale - LSB | 0 | 000 | 00 | 00 | 0 | 0 | 0 | 1 | 0.001 | 3.998 | -9.9927 |
|  | Negative Full Scale | 0 | 000 | 00 | 00 | 0 | 0 | 0 | 0 | 0.000 | 3.999 | -9.9976 |
| 1's Complement; Symmetrical about Zero, No True Zero Output MSB Complemented (need Inverter at B1). | Positive Full Scale | 0 | $\begin{array}{lll}1 & 1 & 1\end{array}$ | 11 | 11 | 1 | 1 | 1 | 1 | 3.999 | 0.000 | 9.9976 |
|  | Positive Full Scale - LSB | 0 | $\begin{array}{lll}1 & 1 & 1\end{array}$ | 11 | 11 | 1 | 1 | 1 | 0 | 3.998 | 0.001 | 9.9927 |
|  | ( + ) Zero Scale | 0 | $\begin{array}{lll}0 & 0\end{array}$ | 00 | 00 | 0 | 0 | 0 | 0 | 2.000 | 1.999 | 0.0024 |
|  | (-) Zero Scale | 1 | 111 | 11 | 11 | 1 | 1 | 1 | 1 | 1.999 | 2.000 | -0.0024 |
|  | Negative Full Scale - LSB | 1 | 000 | 00 | 00 | 0 | 0 | 0 | 1 | 0.001 | 3.998 | -9.9927 |
|  | Negative Full Scale | 1 | 000 | 00 | 00 | 0 | 0 | 0 | 0 | 0.000 | 3.999 | -9.9976 |

Figure 14. Symmetrical Offset Operation

## Recommended Basic Connections (Continued)



Note:
Device(s) connected to analog input must be capable of sourcing 4.0 mA a buffer may be required

Conversion Time vs Accuracy


| Conversion <br> Time (nS) | Typ | Worst <br> Case |
| :--- | :---: | :---: |
| SAR | $33 n \mathrm{nS}$ | 55 nS |
| 4805 | 92 nS | 125 nS |
| Total | 375 nS | 680 nS |
| $\times 13$ | $4.9 \mu \mathrm{~S}$ | $8.8 \mu \mathrm{~S}$ |

Figure 15. Fast 12-Bit Analog-to-Digital Converter Application

## Design and Applications Information

## Logic Input

The DAC-6012 uses a unique logic input circuit which allows the user to interface the 6012 with all major logic families. Inputs from -5.0 V to +10 V may be used when using $\pm 15 \mathrm{~V}$ supplies. The internal logic threshold is 1.3 V nominal and must be adjusted for logic families other than TTL and 5V CMOS by using the circuits in Figure 4. The logic threshold may be adjusted over a wide range using the relationship $\mathrm{V}_{\mathrm{TH}}=$ $\mathrm{V}_{\mathrm{LC}}+1.3 \mathrm{~V}$. Care must be taken when connecting the $\mathrm{V}_{\mathrm{LC}}$ pin since it typically sinks 3 mA . When interfacing with ECL a reference current less than 1 mA is recommended since internal voltage compliance problems may exist using negative logic threshold voltages greater than -5 V with a -15 V supply.

## Power Supplies

The DAC-6012 operates over a supply range of $+5.0 \mathrm{~V},-10 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ when using an $\mathrm{I}_{\mathrm{REF}}=1.0 \mathrm{~mA}$. Below -10 V voltage headroom limitations inside the DAC-6012 will reduce output compliance to near 0 V . Operation below -8 V will seriously degrade the overall linearity of the DAC-6012. The positive supply voltage is not critical, and voltage between +4.0 V and +18 V can be used since most of the circuitry is used to bias the internal logical inputs.

## Reference Current and Amplifier

The full scale output current ( $\mathrm{I}_{\text {FS }}$ ) at the lo port is in direct proportion to the reference current into pin 14. The relationship is given as $\mathrm{I}_{\mathrm{FS}}=$ 4095/4096 I REF $\times 4 \times 4095 / 4096$. When $I_{\text {REF }}=$ $1.000 \mathrm{~mA}, \mathrm{I}_{\text {FS }}=3.999 \mathrm{~mA}$. $\mathrm{I}_{\text {REF }}$ can be varied over a wide range from $1.0 \mu \mathrm{~A}$ to 1.1 mA for multiplying digital-to-analog converter applications.

For high accuracy, DC reference application circuits require a high quality voltage reference
such as the +10 V REF-01 or +5.0 V REF-02. A stable output current free from excess noise, supply voltage glitches and temperature variations is possible when using a high quality voltage reference and a low TC high accuracy source resistor. If the reference has a $100 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ TC then the output of the DAC will have a similar TC due to the reference alone. Standard 3 terminal voltage regulators used for regulating logic or op amp supply voltage are normally not accurate enough to be used as a reference for 12-bit DAC applications, and therefore are not recommended.

The close relationship between $I_{F S}$ and $I_{\text {REF }}$ ( $\pm 0.8 \%$ max error) will, in many applications, not require adjustment of the source or output scaling resistors. If adjustment is necessary, keep in mind the TC of many potentiometers is poorer than fixed resistors. When using DC references it is recommended to split the source resistor in two and bypass with a $0.01 \mu \mathrm{~F}$ capacitor from the junction of the two resistors to analog ground. A resistor connected to analog ground from pin 15 should have an ohmic value similar to the total reference resistor so that reference amplifier input bias current effects can be cancelled.

A negative reference voltage may be used as shown in Figure 8. Care must be taken to not exceed the negative common mode voltage of the reference amplifier. This voltage is given by $\mathrm{V}_{\mathrm{CM}}-=-\left|-\mathrm{V}_{\mathrm{S}}\right|+1.8 \mathrm{~V}+\left(I_{\text {REF }} \times 3 \mathrm{k} \Omega\right)$.

The reference amplifier must be compensated with a $0.01 \mu \mathrm{~F}$ capacitor from pin 16 to pin 17 when using a DC reference. For AC reference applications refer to Figure 16. The value for $C_{C}$ will depend on the value of the unbypassed source resistor at pin 14. For pulsed reference operation, minimum value source resistors should be used. Compensation is not required for source resistors less than $800 \Omega$, resulting in a fast slew rate and wide bandwidth for the reference amplifier.

For AC reference applications, a minimum value compensation capacitor ( $\left(_{C}\right.$ ) is normally used. The value of this capacitor depends on the equivalent resistance at pin 14. The values to maximize bandwidth without oscillation are as follows:

| Minimum Size Compensation Capacitor $\left.\mathrm{H}_{\mathrm{FS}}=4.0 \mathrm{~mA}, I_{\text {heF }}=1.0 \mathrm{~mA}\right)$ |  |
| :---: | :---: |
|  | $\mathrm{C}_{\mathrm{C}}(\mathrm{pF})$ |
| 10 | 50 |
| 5.0 | 25 |
| 2.0 | 10 |
| 1.0 | 5.0 |
| 0.5 | 0 |

Reference Amplifier Frequency Response


Note: A $0.01 \mu \mathrm{~F}$ capacitor is recommended for fixed reference operation.
65-00563A

Figure 16. Reference Amplifier Compensation

## Anaiog Output Currents

The true ( $\mathrm{I}_{\mathrm{O}}$ ) and complemented ( $\overline{\mathrm{O}}$ ) outputs both sink current. The sum of $\mathrm{I}_{\mathrm{O}}$ and $\overline{\mathrm{I}}_{\mathrm{O}}$ equals $\mathrm{I}_{\mathrm{FS}}$ for all codes. Complementary outputs are useful for driving balanced cables, CRT deflection coils and center tapped transformers. The current at $I_{O}$ will increase when " 1 " (true) is applied at any logic input and decrease when " 0 " (false) is applied to any logic input. Conversely the $\overline{\Gamma_{0}}$ current decreases when a " 1 " is applied and increases when a " 0 " is applied.

The output compliance voltage of the DAC-6012 is between +10 V to +25 V above the $-\mathrm{V}_{\mathrm{S}}$ voltage and as such is useful in applications requiring fast current to voltage conversion since load resistors are used in place of an output amplifier.

If either output is unused it should be grounded. It cannot be left unconnected.

## Settling Time

Typical full scale settling time to within +0.5 LSB for the DAC-6012 is 250 nS using an $\mathrm{I}_{\text {REF }}$ between 0.5 mA and 1.0 mA . The full potential of the DAC-6012 is realized only through careful PC
board design. Special care must be taken to separate the analog ground from the digital and power supply grounds. Connect the grounds together at one point near the power supply ground. Logic traces must be kept short and supply bypassing near the DAC-6012 must be generous using a minimum of $1.0 \mu \mathrm{~F}$ and $0.01 \mu \mathrm{~F}$ in parallel.

If output load resistors are used a pole will be created by the 20pF output capacitance of the DAC-6012 and the load resistor. To prevent degradation of the settling time the load resistor must be kept to less than $500 \Omega$.

Measurement of the settling time requires the ability to resolve less than $\pm 0.5 \mu \mathrm{~A}$. The schematic in Figure 17 and a fast, high resolution oscilloscope ( 250 MHz at $2 \mathrm{mV} /$ Div.) are capable of measuring settling times to less than $\pm 0.5$ LSB at 12 bits ( $\pm 0.01 \%$ ).

The MSB of the DAC-6012 determines the overall settling time of 250 nS . If the 6012 is operated as a 10-bit DAC by grounding the MSB and LSB pins, settling times of typically $90 n S$ to 130 nS can be achieved.


Figure 17. Settling Time Measurement Circuit

## Settling Time Measurement

The settling time measurement circuit (Figure 17) must be constructed using the same techniques used for RF circuits. All component leads must be kept short and a very generous ground plane used. Coaxial connectors should be used for the digital input signal as well as the output. 1 X probes to monitor the input and output should be used in conjunction with a high speed ( $>100 \mathrm{MHz}$ ) oscilloscope with a vertical resolution to at least $2 \mathrm{mV} / \mathrm{Div}$. A $\pm 0.5$ LSB change at the output of the DAC- 6012 will result in a $\pm 2.5 \mathrm{mV}$ change at $\mathrm{V}_{\mathrm{O}}$.
A. Set-up procedure - Low to high settling time measurement.

1. Adjust the DAC-6012 digital inputs to 2 V .
2. Adjust $\mathrm{V}_{\text {LOAD }}$ so that $\mathrm{V}_{\mathrm{O}}=0 \mathrm{mV} \pm 10 \mathrm{mV}$. ( $V_{\text {LOAD }}$ will be about +47 V )
3. Adjust the pulse generator ( $<10 \mathrm{nS}$ rise time) for a 500 kHz square wave.
4. Adjust pulse generator output amplitude so the logic $0=0.8 \mathrm{~V}$ and logic $1=2.4 \mathrm{~V}$.
5. Set scope for $100 \mathrm{nS} /$ Div. and $2.0 \mathrm{mV} /$ Div. and measure time for $V_{O}$ to fall within $\pm 2.5 \mathrm{mV}$ of the final value after the digital inputs change from 0.8 V to 2.4 V .
B. Set-up procedure - High to low settling time measurement.
6. Adjust the DAC-6012 digital inputs to 0 V .
7. Adjust $V_{\text {LOAD }}$ so that $\mathrm{V}_{\mathrm{O}}=0 \mathrm{mV} \pm 10 \mathrm{mV}$ (VLOAD will abe about +27 V ).
8. Repeat steps 3 to 4 above.
9. Set scope for $100 \mathrm{nS} /$ Div. and $2.0 \mathrm{mV} /$ Div. and measure time for $V_{O}$ to fall within $\pm 2.5 \mathrm{mV}$ of final value after the digital inputs change from 2.4 V to 0.8 V .

## Temperature Considerations

The DAC-6012 is fully specified for DNL, nonlinearity, and other major DC parameters over temperature. The temperature coefficient (TC) of the full scale output current ( $\mathrm{I}_{\text {FS }}$ ) is typically $\pm 8.0 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ drift over the full military temperature range. In most cases, parameters external to the DAC-6012 will contribute most of the errors due to temperature variations. The temperature coefficient (TC) of the reference voltage will cause a directly proportional TC at the output of the DAC-6012. Other factors which enter into the temperature error budget are the TC of the reference (R14) and output scaling resistors.

Ideally it should be sufficient that the two resistors track each other so that the TC errors will cancel. Unfortunately the reference resistor power dissipation is constant (assuming a constant reference voltage), therefore, always at a constant temperature rise above the ambient temperature. The output scaling resistor has a power dissipation proportional to the square of the output voltage. For a 0 V output in a 10 V full scale output system the scaling resistor dissipates 0 mW , but at full scale current the resistor ( $2.5 \mathrm{k} \Omega$ ) is dissipating 40 mW . If the TC of the "matched" source and scaling resistors is high enough it can cause a substantial artificial error in the relative accuracy.

## DAC-8565 Complete High Speed 12-Bit Monolithic D/A Converter

## Features

■ Nonlinearity $1 / 2$ LSB - 0.012\%

- Differential nonlinearity - 0.012\% (13 bits)
- Settles to $1 / 2$ LSB in 300 nS
- On-chip buried zener voltage reference
- Linearity guaranteed over temperature
- Low power - 225 mW including reference
- Direct interface to all major logic families
- Includes trimmed application resistors


## Highlights

- The DAC-8565 is a monolithic 12-Bit DAC that has on-board a self-contained voltage reference plus application resistors.
- The device incorporates interdigitizing of the elements forming the currents of the 3 MSBs of the DAC. Interdigitizing minimizes the effects of thin film sputtering, thermal, and diffusion gradients in the most critical portions of the design. Excellent linearity distributions are achieved prior to trimming, thus ensuring optimal stability of nonlinearity over temperature, as well as ensuring stability versus time.
- The thin film resistors have a trim tab which is distant from the main body of the resistor.

This resistor geometry ensures near perfect nonlinearity after trim, and this geometry also reduces damage due to laser trimming.

- The internal reference is laser trimmed to 10 Volts with a $\pm 1.0 \%$ maximum error. The reference voltage is available externally and can supply 2 mA beyond that required for the reference and bipolar offset resistors.
- The DAC-8565 contains SiCr thin film application resistors which can be used with either an external op amp, creating a precision voltage output DAC, or as input resistors for a successive approximation A/D converter. The resistors are inherently matched and are laser trimmed to guarantee minimum full scale and bipolar offset errors.
- The DAC-8565S grade guarantees linearity and monotonicity over the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ range and is available fully processed to MIL-STD-883, Level B.


## Description

The DAC-8565 is a fast 12 -bit digital-to-analog converter. Inside the 24 pin DIP package are all of the circuit functions required for a complete DAC: a stable zener voltage reference, a reference amplifier and resistors, twelve laser trimmed binary weighted current sources, twelve high speed precision current steering switches, and laser trimmed span and bipolar offset application resistors.
The high performance and flexibility of the DAC-8565 are achieved through circuit design and layout, SiCr thin film resistor processing, and interactive computer-controlled laser trimming. The DAC- 8565 settles to $1 / 2$ LSB in 300 nS typically, with a maximum settling time of 400 nS . Accuracy is specified at a maximum of $1 / 2$ LSB for all grades.

High speed and accuracy coupled with inherent high output impedance make the DAC-8565 the ideal DAC for high speed display drivers, high speed control systems, and in conjunction with the RC4805 high speed latching comparator in anlaog-to-digital converters.

The zener voltage reference is laser trimmed to optimize both temperature drift and absolute output voltage. Typical reference drift is better than $15 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ ( S and J grade).

The DAC-8565 is available in three performance grades. The DAC-8565JS and DS grades are specified over $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$, while the SS grade is specified over the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range.

## Connection Information



## Ordering Information

| Part Number | Package | Operating <br> Temperature <br> Range |
| :--- | :---: | :---: |
| DAC-8565DS | S | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| DAC-8565JS | S | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| DAC-8565SS | S | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| DAC-8565SS/883B | S | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

## Notes:

/883B suffix denotes Mil-Std-883, Level B processing $\mathrm{S}=24$-lead small outline DIP
Contact a Raytheon sales office or representative for ordering information on special package/temperature range combinations.

## Absolute Maximum Ratings

Supply Voltages
Logic inputs

Analog Common to
Digital Common $\pm 1 \mathrm{~V}$
Voltage on DAC Output (Pin 9)
Reference Input to Analog Common $\pm 12 \mathrm{~V}$
Bipolar Offset to
Analog Common $\pm 12 V$
10V Span R to Analog Common ..... $\pm 12 \mathrm{~V}$
20V Span R to Analog Common ..... $\pm 24 \mathrm{~V}$

Ref Out
Indefinite Short to Either Common, Momentary Short to $+V_{s}$
Lead Soldering Temperature ( 60 Sec ) $+300^{\circ} \mathrm{C}$

## Thermal Characteristics

|  | 24-Lead <br> Sidebrazed DIP |
| :--- | :---: |
| Max. Junction Temp. | $175^{\circ} \mathrm{C}$ |
| Max. $\mathrm{P}_{\mathrm{D}} \mathrm{T}_{\mathrm{A}}<50^{\circ} \mathrm{C}$ | 1042 mW |
| Therm. Res $\theta_{\mathrm{JC}}$ | $60^{\circ} \mathrm{C} / \mathrm{W}$ |
| Therm. Res. $\theta_{\mathrm{JA}}$ | $120^{\circ} \mathrm{C} / \mathrm{W}$ |
| For $\mathrm{T}_{\mathrm{A}}>50^{\circ} \mathrm{C}$ Derate at | $8.38 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |

## Functional Block Diagram



## Mask Pattern



Electrical Characteristics $\left(T_{A}=+25^{\circ} \mathrm{C},+\mathrm{V}_{\mathrm{S}}=+15 \mathrm{~V},-\mathrm{V}_{\mathrm{S}}=-15 \mathrm{~V}\right.$, unless otherwise noted)

| Parameters | Test Conditions | DAC-8565S/J |  |  | DAC-8565D |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Resolution |  | 12 | 12 | 12 | 12 | 12 | 12 | Bits |
| Monotonicity |  | 12 | 12 | 12 | 12 | 12 | 12 | Bits |
| Nonlinearity |  |  | $\pm .006$ | $\pm .012$ |  | $\pm .006$ | $\pm .012$ | \%FS |
| Differential Nonlinearity | Deviation From Ideal Step Size |  | $\pm .007$ | $\pm .018$ |  | $\pm .007$ | $\pm .018$ | \%FS |
| Full Scale Current | Unipolar (all bits on) Internal Reference (full temperature) | -1.6 | -2.0 | -2.4 | -1.6 | -2.0 | -2.4 | mA |
|  | Bipolar (Figure 2 $\mathrm{R}_{2}=50 \Omega$ fixed) All Bits On or Off (full temperature) | $\pm 0.8$ | $\pm 1.0$ | $\pm 1.2$ | $\pm 0.8$ | $\pm 1.0$ | $\pm 1.2$ |  |
| Output Resistance |  | 1.0 | 10 |  | 1.0 | 10 |  | $\mathrm{M} \Omega$ |
| Output Voltage Compliance | $\begin{aligned} & \mathrm{R}_{0}>1.0 \mathrm{M} \Omega \\ & \text { (full temperature) } \end{aligned}$ | -1.5 |  | +10 | -1.5 |  | +10 | V |
| Output Capacitance |  |  | 25 |  |  | 25 |  | pF |
| Offset Unipolar Zero Scale |  |  | 0.001 | 0.005 |  | 0.002 | 0.01 | \%FS |
| Bipolar | $\begin{aligned} & \text { (Figure } 2 \\ & \mathrm{R}_{2}=50 \Omega \text { Fixed) } \end{aligned}$ |  | 0.05 | 0.15 |  | 0.10 | 0.30 |  |
| Settling Time to 1/2 LSB (guaranteed by design) | All Bits On to Off or Off to On |  | 300 | 400 |  | 300 | 400 | nS |
| Full Scale Transition Rise Time | $10 \%$ to $90 \%$ Plus Propagation Delay |  | 30 |  |  | 30 |  | nS |
| Fall Time | 90\% to 10\% Plus Propagation Delay |  | 30 |  |  | 30 |  |  |
| Logic Input Levels Logic "0" | (Full temperature) |  |  | 0.8 |  |  | 0.8 | V |
| Logic "1" | (Full temperature) | 2.0 |  |  | 2.0 |  |  |  |
| Logic Input Current | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ to 18 V <br> (Full temperature) |  |  | 80 |  |  | 80 | $\mu \mathrm{A}$ |
| Reference Input Current | $\mathrm{V}_{\text {REF }}=10.000 \mathrm{~V}$ | 0.4 | 0.5 | 0.6 | 0.4 | 0.5 | 0.6 | mA |
| Input Resistance |  | 15 | 20 | 25 | 15 | 20 | 25 | k $\Omega$ |
| Supply Range | (Full temperature) | $\pm 13.5$ | $\pm 15$ | $\pm 16.5$ | $\pm 13.5$ | $\pm 15$ | $\pm 16.5$ | V |
| Supply Current | $+\mathrm{V}_{\mathrm{s}}=+13.5$ to +16.5 |  | 3.0 | 5.0 |  | 3.0 | 5.0 | mA |
|  | $-V_{s}=-13.5$ to -16.5 |  | -10 | -18 |  | -10 | -18 |  |
| Power Consumption |  |  | 195 | 345 |  | 195 | 345 | mW |

Electrical Characteristics (Continued)

| Parameters | Test Conditions | DAC-8565S/J |  |  | DAC-8565D |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Power Supply Sensitivity | $+\mathrm{V}_{\mathrm{S}}=+15 \mathrm{~V}, \pm 10 \%$ |  | . 0003 | . 001 |  | . 0007 | . 002 | \%FS |
|  | $-\mathrm{V}_{\mathrm{S}}=-15 \mathrm{~V}, \pm 10 \%$ |  | . 0015 | . 0025 |  | . 002 | . 0035 |  |
| Reference Output Voltage | $\begin{aligned} & \text { External Current } \\ & =1 \mathrm{~mA} \end{aligned}$ | 9.9 | 10 | 10.1 | 9.7 | 10 | 10.3 | V |
| Reference Output Current | (Available for External Loads) | 1.0 | 2.0 |  | 1.0 | 2.0 |  | mA |
| External Adjustment Gain Error With Fixed 50s Resistor for R2 | Figure 1 |  | $\pm 0.1$ | $\pm 0.25$ |  | $\pm 0.1$ | $\pm 0.50$ | \%FS |
| Bipolar Zero Error With Fixed $50 \Omega$ Resistor for R1 | Figure 2 |  | $\pm 0.05$ | $\pm 0.15$ |  | $\pm 0.05$ | $\pm 0.3$ | \%FS |
| Gain Adjustment Range | Figure 1 | $\pm 0.25$ |  |  | $\pm 0.50$ |  |  | \%FS |
| Bipolar Zero Adjustment Range | Figure 2 | $\pm 0.15$ |  |  | $\pm 0.3$ |  |  | \%FS |
| Programmable Output Range | (See Figs. 1, 2, 3 \& 4) | 0 |  | 5.0 | 0 |  | 5.0 | V |
|  |  | -2.5 |  | +2.5 | -2.5 |  | +2.5 |  |
|  |  | 0 |  | 10 | 0 |  | 10 |  |
|  |  | -5.0 |  | +5.0 | -5.0 |  | +5.0 |  |
|  |  | -10 |  | +10 | -10 |  | +10 |  |
| Wideband Reference Noise | 0.1 to 1 MHz |  | 1.0 |  |  | 1.0 |  | mV |
| DAC-8565S $=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$, DAC-8465J/D $=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ (unless otherwise noted) |  |  |  |  |  |  |  |  |
| Resolution |  | 12 | 12 | 12 | 12 | 12 | 12 | Bits |
| Monotonicity |  | 12 | 12 | 12 | 12 | 12 | 12 | Bits |
| Nonlinearity |  |  | $\pm .012$ | $\pm .018$ |  | $\pm .012$ | $\pm .018$ | \%FS |
| Differential Nonlinearity | Deviation From Ideal Step Size | Monotonicity Guaranteed |  |  |  |  |  |  |
| Temperature Coefficients Unipolar Zero |  |  | 1.0 | 2.0 |  | 1.0 |  |  |
| Bipolar Zero |  |  | 5.0 | 10 |  | 10 |  |  |
| Differential Nonlinearity |  |  | 2.0 |  |  | 2.0 |  | ppm $/{ }^{\circ} \mathrm{C}$ |
| Gain With Internal Reference | Full Scale |  | 15 | 30 |  | 30 |  |  |
| Gain With External Reference |  |  | 5.0 |  |  | 5.0 |  |  |
| Supply Current | $+\mathrm{V}_{\mathrm{s}}=+13.5$ to +16.5 V |  | 4.0 | 7.0 |  | 4.0 | 7.0 | mA |
|  | $-\mathrm{V}_{\mathrm{s}}=-13.5$ to -16.5 V |  | -12 | -18 |  | -12 | -18 |  |

## Connecting the DAC-8565 for Buffered Voltage Output

The standard current to voltage conversion connections using an operational amplifier are shown in Figure 1. If a low offset voltage operational amplifier (OP-07, OP-27, OP-37) is used, excellent performance can be obtained in most applications without trimming. If a fixed $50 \Omega$ resistor is substituted for the $100 \Omega$ trimmer of Figure 1, unipolar zero will be typically much less than $\pm 1 / 2$ LSB and full scale accuracy will be within $0.1 \%$ ( $0.25 \%$ max). Substituting a $50 \Omega$ resistor for the $100 \Omega$ bipolar offset trimmer (R1) of Figure 2 will give a bipolar zero error typically within $\pm 2.0$ LSB.
The configuration of Figure 1 will provide a unipolar 0 V to +10 V output range. In this mode, the bipolar terminal, pin 8 , should be grounded if not used for trimming.

## Unipolar Configurations

## Step 1 - Gain Adjust

Turn all bits on and adjust $100 \Omega$ gain trimmer R1 until the output is +9.9976 (full scale should be adjusted to 1 LSB less than +10.000 V ). If a
+10.2375 V full scale is desired (exactly $2.5 \mathrm{mV} / \mathrm{bit}$ ), insert a $120 \Omega$ resistor in series with the gain resistor at pin 10 to the op amp output.
In most cases a zero trim is not needed, due to the extremely low zero scale output current. Pin 8 should be connected to pin 9 for unipolar operation.

## Bipolar Configurations

These configurations will yield $\pm 5.0 \mathrm{~V}, \pm 10 \mathrm{~V}$, or $\pm 2.5 \mathrm{~V}$, with positive full scale occurring with all bits on (all 1's).
Step 1 - Offset Adjust
Turn off all bits. Adjust $100 \Omega$ trimmer R1 to give $-5.000,-10.000$, or -2.500 V , depending upon the full scale range selected.

## Step 2 - Gain Adjust

Turn on all bits and adjust trimmer R2 to give a reading of $+4.9976,+9.9951$, or +2.4988 V depending upon the range.
If a precision op amp such as the OP-07, OP-27, or OP-37 is used no separate trimming of the operational amplifier is required or recommended.


Figure 1. 0 V to +10 V Unipolar Voltage Output


Note: $200 \Omega$ R1 and R2 Pots are Recommended for DAC-8565D Grade

Figure 2. $\pm 5.0 \mathrm{~V}$ Bipolar Voltage Output

## OV to +5.0V Range

A 0 V to +5 V output can be achieved by modifying the configuration of Figure 1. Tie pin 11 to pin 9 rather than to pin 10 and adjust full scale to +4.9988 V .

## Internal/External Reference Use

The DAC-8565 has an internal bandgap voltage reference which is trimmed for both temperature coefficient and absolute accuracy. The reference is buffered with an internal operational amplifier and is capable of driving a minimum of 5.0 mA in addition to the 0.5 mA into REFIN and 1.0 mA into Bipolar Offset for the DAC. The reference is typically trimmed to $\pm 0.2 \%$ but specified to $1.0 \%$ ( $\mathrm{J}, \mathrm{S}$ grades) max error. Testing and specifying of absolute unipolar and bipolar full scale is done using the internal reference. For noise performance of the reference see Figure 6.

## Digital Input Considerations

The DAC-8565 uses a positive true straight binary code for unipolar outputs (all 1's give full scale output) and an offset binary code for bipolar output ranges. In the bipolar mode, all O's give -F.S., with only the MSB on give 0.00 V , and with all 1 's, $+F$.S. is achieved.

The threshold of the digital input circuitry is set at +1.4 V independent of supply voltage. The bit lines are compatible with TTL, DTL, CMOS, and unbuffered CMOS.

## Application of Analog and Digital Commons

The DAC-8565 separates analog and digital grounds to optimize accuracy and noise. 200 mV difference between the two grounds can be tolerated without degradation in performance.


Figure 3. $\pm 10 \mathrm{~V}$ Bipolar Voltage Output

## Output Voltage Compliance

The DAC-8565 has a minimum output voltage compliance range of -1.5 V to +10 V and is independent of both the positive and negative supply voltages. The output can be modeled as a 25 pF capacitance shunted by a $10 \mathrm{M} \Omega$ resistance across the output current source to ground. This is a dramatic improvement over competitive DAC-8565 designs which have an $8 \mathrm{k} \Omega$ output impedance. The DAC-8565's output current varies insignificantly as a function of output voltage, allowing direct conversion to voltage by an external resistor in many applications.

More significantly, the errors introduced by the input errors of the external output operational amplifier are not magnified by a low output impedance. The output system error from the op amp is equal to:

$$
\left(V_{\text {ERR }} \text { in op amp }\right)\left(\frac{R_{\text {SPAN }}+R_{I N}}{R_{I N}}\right)
$$

and defaults to only the inherent input errors of the op amp.


Figure 4. $\pm \mathbf{2} .5 \mathrm{~V}$ Bipolar Voltage Output

## Settling Time

The internally compensated reference amplifier and differential bit switch are optimized for fast settling operation. Worst case settling time occurs when all bits are switched and is specified as 400 nS maximum. Note: The settling time specification is for the output current, not for a voltage. When using an external op amp as a current to voltage converter, the settling time will usually be dominated by the speed performance of the operational amplifier. When using the DAC in a successive approximation A/D application, care in the selection of the comparator is critical in determining accuracy and speed. Raytheon recommends the use of the RM4805 comparator to optimize A/D performance. Please refer to the 4805 application notes for further details on speed and accuracy characteristics of successive approximation A/D converters.

## Direct Unbuffered Voltage Output for Cable Driving

The high output impedance and compliance range allow for direct current to voltage conversion using the bipolar and span resistors. The
circuit configurations of Figure 5 yield complementary unipolar coding ( +10 V to 0 V ) as well as $\pm 1.0 \mathrm{~V}$ bipolar coding. The $10 \mathrm{M} \Omega$ output impedance of the DAC-8565 allows for direct current to voltage conversion without any degradation of linearity performance.

## 12-Bit Analog-to-Digital Converter

Figure 7 shows an application of the DAC-8565 coupled with the 4805 comparator to make a successive approximation 12-bit analog-todigital converter. The SAR selected is the AM2504. Latched output capability is provided by the 25LS374. Conversion time with the 1 K summing mode resistance should be set by the clock at $13 \mu$ S.


Note: RSPANS can vary by $\pm 20^{\%}$ max

Figure 5. Unbuffered Voliage Output Configurations


Figure 6. Output Wideband Noise vs Bandwidith ( 0.1 Hz to Frequency Indicated)


Figure 7. 12-Bit Analog-to-Digital Converter

# Section 7 <br> <br> V/F Converters 

 <br> <br> V/F Converters}

## DEFINITIONS

## Compliance

The measure of the output impedance of a switched current source, given as a maximum current for a specified voltage change, in microamps ( $\mu \mathrm{A}$ ).

## Full Scale Frequency

A voltage-to-frequency converter can operate up to the guaranteed full scale frequency without violating any of the performance specs for this frequency range. Full scale frequency is expressed in Hertz (Hz).

## Nonlinearity Error

On a plot of input voltage versus output frequency, a straight line is drawn from the origin to the full scale point which is defined by the intersection of the maximum input voltage and maximum output frequency.

The actual plot of output frequency versus input voltage should not deviate from this straight line by more than increment $\Delta \mathrm{F}_{\mathrm{O}(\mathrm{MAX})}$. Nonlinearity is defined here as ( $\Delta \mathrm{F}_{\mathrm{O}} / \Delta \mathrm{F}_{\mathrm{S}}$ ) $\times 100 \%$ where $F_{S}$ is the maximum frequency for the range in question. For instance, when specifying nonlinearity error for the 0.1 Hz to 10 kHz range, then $F_{S}=10 \mathrm{kHz}$. When specifying nonlinearity error for a frequency-to-voltage converter, nonlinearity error is defined as $\left(\Delta \mathrm{V} / \mathrm{V}_{\mathrm{FS}}\right) \times 100 \%$.

## Leakage Current

The current that flows into the open collector output transistor when the logic output transistor is in the "off" state, as a result of the application of the maximum supply voltage to the output. Leakage current is measured in microamps ( $\mu \mathrm{A}$ ).

## Reference Current (4153)

The current flowing into pin 5 as a result of applying a reference voltage of exactly 7.3 V , measured in milliamps (mA).

## Reference Voltage (VREF)

The voltage output of the internal reference as measured from pin 3 to the common terminal (pin 2) of the 4153 - cannot be directly measured for the 4151 and 4152 . $V_{\text {REF }}$ is expressed in volts (V).

## Scale Factor

Scale factor $K$ is the ratio of $\mathrm{FO}_{\mathrm{O}} / \mathrm{V}_{\mathrm{IN}}$.

## Scale Factor Tolerance (4153)

Scale factor tolerance is defined for $V_{R E F}, R_{I N}$, and $C_{o}$ equal to $7.3 \mathrm{~V}, 20,000 \Omega$ and 3500 pF , respectively. The scale factor tolerance is the amount a measured value of K deviates from the computed value.

## RC4151, 4152 Voltage-toFrequency Converters

## Features

- Single supply operation
- Pulse output DTL/TTL/CMOS compatible
- Programmable scale factor (K)
- High noise rejection
- Inherent monotonicity
- Easily transmittable output
- Simple full scale trim
- Single-ended input, referenced to ground
- V-F or F-V conversion
- Voltage or current input
- Wide dynamic range


## Applications

- Precision voltage-to-frequency converters
- Pulse-width modulators
- Programmable pulse generators
- Frequency-to-voltage converters
- Integrating analog-to-digital converters
- Long-term analog integrators
- Signal conversion -

Current-to-Frequency
Temperature-to-Frequency
Pressure-to-Frequency
Capacitance-to-Frequency
Frequency-to-Current

- Signal isolation -

VFC - opto-isolation - FVC
ADC with opto-isolation

- Signal Encoding FSK modulation/demodulation Pulse-width modulation
- Frequency scaling
- DC motor speed control


## Description

The 4151 and 4152 are monolithic circuits containing all of the active components needed to build a complete voltage-to-frequency converter. Circuits that convert a DC voltage to a pulse train (VFC) can be built by adding a few resistors and capacitors to the internal comparator, oneshot, voltage reference, and switched current source. Frequency-to-voltage converters (FVCs) and many other signal conditioning circuits are also easily created using these converters.

Raytheon was the first company to introduce a monolithic VFC. The low cost 4151 was followed by the 4152, a pin compatible replacement offering guaranteed temperature and accuracy specifications. Both converters are available in a standard 8-pin plastic DIP.

## Connection Information



Absolute Maximum Ratings
Supply Voltage $+22 \mathrm{~V}$ Internal Power Dissipation .................... 500 mW Input Voltage $\qquad$
Output Sink Current
(Frequency Output) $\qquad$ 20 mA
Output Short Circuit to Ground ........Continuous
Storage Temperature
Range $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Operating Temperature
Range $\qquad$ $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$

## Functional Block Diagram



## Ordering Information

| Part Number | Package | Operating <br> Temperature <br> Range |
| :--- | :---: | :---: |
| RC4151N | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ <br> RC 4152 N |
| $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |  |  |

Notes:
$\mathrm{N}=8$ - lead plastic DIP
Contact a Raytheon sales office or representative for ordering information on special package/temperature range combinations.

## Thermal Characteristics

|  | 8-Lead <br> Plastic DIP |
| :--- | :---: |
| Max. Junction Temp. | $125^{\circ} \mathrm{C}$ |
| Max. $\mathrm{P}_{\mathrm{D}} \mathrm{T}_{\mathrm{A}}<50^{\circ} \mathrm{C}$ | 468 mW |
| Therm. Res $\theta_{\mathrm{Jc}}$ | - |
| Therm. Res. $\theta_{\mathrm{JA}}$ | $160^{\circ} \mathrm{C} \mathrm{W}$ |
| For $\mathrm{T}_{\mathrm{A}}>50^{\circ} \mathrm{C}$ Derate at | $6.25 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |

Electrical Characteristics ( $\mathrm{V}_{\mathrm{S}}=+15 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise noted)

| Parameters | Test Conditions | 4151 |  |  | 4152 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Power Supply Requirements (Pin 8) Supply Current | $\mathrm{V}_{\mathrm{S}}=+15 \mathrm{~V}$ |  | 4.5 | 7.5 |  | 2.5 | 6.0 | mA |
| Supply Voltage |  | +8.0 | +15 | +22 | +7.0 | +15 | +18 | V |
| Input Comparator (Pins 6 and 7) $V_{0 S}$ |  |  | $\pm 2.0$ | $\pm 10$ |  | $\pm 2.0$ | $\pm 10$ | mV |
| Input Bias Current |  |  | -100 | -300 |  | -50 | -300 | nA |
| Input Offset Current |  |  | $\pm 50$ | $\pm 100$ |  | $\pm 30$ | $\pm 100$ | nA |
| Input Voltage Range |  | 0 | $V_{S}-2$ | $V_{S}-3$ | 0 | $\mathrm{V}_{\mathrm{S}}-2$ | $\mathrm{V}_{\text {S }}-3$ | V |
| One Shot (Pin 5) Threshold Voltage |  | 0.63 | 0.67 | 0.70 | 0.65 | 0.67 | 0.69 | $\mathrm{XV}_{\text {S }}$ |
| Input Bias Current |  |  | -100 | -500 |  | -50 | -500 | nA |
| Saturation Voltage | $\mathrm{I}=2.2 \mathrm{~mA}$ |  | 0.15 | 0.5 |  | 0.1 | 0.5 | V |
| Drift of Timing vs. Temperature ${ }^{2}$ | $\begin{aligned} & \mathrm{T}=75 \mu \mathrm{~S} \\ & 0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \end{aligned}$ |  | $\pm 35$ |  |  | $\pm 30$ | $\pm 50$ | ppm $/{ }^{\circ} \mathrm{C}$ |
| Drift of Timing vs. Supply |  |  | $\pm 150$ |  |  | $\pm 100$ |  | ppm/V |
| Switched Current Source ${ }^{1}$ (Pin 1) Output Current | $\begin{aligned} & 4151-R_{S}=14.0 \mathrm{~K} / \\ & 4152-R_{S}=16.7 \mathrm{~K} \end{aligned}$ |  | +138 |  |  | +138 |  | $\mu \mathrm{A}$ |
| Drift vs. Temperature ${ }^{2}$ | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |  | $\pm 75$ |  |  | $\pm 50$ | $\pm 100$ | ppm $/{ }^{\circ} \mathrm{C}$ |
| Drift vs. Supply Voltage |  |  | 0.15 |  |  | 0.10 |  | \%/V |
| Leakage Current | Off State |  | 1.0 | 50 |  | 1.0 | 50 | nA |
| Compliance | Pin $1=0 \mathrm{~V}$ to +10 V | 1.0 | 2.5 |  | 1.0 | 2.5 |  | $\mu \mathrm{A}$ |
| Reference Voltage (Pin 2) $V_{\text {REF }}$ |  | 1.7 | 1.9 | 2.08 | 2.0 | 2.25 | 2.5 | V |
| Drift vs. Temperature ${ }^{2}$ | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |  | $\pm 50$ |  |  | $\pm 50$ | $\pm 100$ | ppm $/{ }^{\circ} \mathrm{C}$ |
| Logic Output (Pin 3) Saturation Voltage | $\mathrm{ISINK}=3.0 \mathrm{~mA}$ |  | 0.1 | 0.5 |  | 0.1 | 0.5 | V |
| Saturation Voltage | $\mathrm{I}_{\text {SINK }}=10 \mathrm{~mA}$ |  | 0.8 |  |  | 0.8 |  | V |
| Leakage Current | Off State |  | 0.2 | 1.0 |  | 0.1 | 1.0 | $\mu \mathrm{A}$ |
| Nonlinearity \% Error Voltage Sourced Circuit of Figure 3 | 1.0Hz to 10 kHz |  | 0.013 |  |  | 0.007 | 0.05 | \% |
| Temperature Drift Voltage ${ }^{2}$ Sourced Circuit of Figure 3 | $\begin{aligned} & 0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ & \mathrm{~F}_{0}=10 \mathrm{kHz} \end{aligned}$ |  | $\pm 100$ |  |  | $\pm 75$ | $\pm 150$ | ppm/ ${ }^{\circ} \mathrm{C}$ |

Notes:

1. Temperature coefficient of output current source (pin 1 output) exclusive of reference voltage drift.
2. Guaranteed but not tested.

## Typical Performance Characteristics



10kHz Voltage-Sourced VFC Nonlinearity



100kHz Current-Sourced VFC Nonlinearity


100kHz Voltage-Sourced VFC Nonlinearity


100kHz Precision FVC Nonlinearity


## Principles of Operation

The 4151 and the 4152 contain the following components: an open loop comparator, a precision one-shot timer, a switched voltage reference, a switched current source, and an open collector logic output transistor. These functional blocks are internally interconnected in a special way. By adding some external resistors and capacitors, a designer can create a complete voltage-to-frequency converter.

The comparator's output controls the one-shot (monostable timer). The one-shot in turn controls the switched current source, the switched reference, and the open collector output transistor. The block diagram shows the components and their interconnection.

To detail, if the voltage at pin 7 is greater than the voltage at pin 6, the comparator switches and triggers the one-shot. When the one-shot is triggered, two things happen. First, the one-shot begins its timing period. Second, the one-shot's output turns on the switched current source, the switched voltage reference, and the open collector output transistor.

The one-shot creates its timing period much like the popular 555 timer does, by charging a capacitor from a resistor tied to $+V_{\mathrm{S}}$. The one-shot
senses the voltage on the capacitor (pin 5) and ends the timing period when the voltage reaches $2 / 3$ of the supply voltage. At the end of the timing period the capacitor is discharged by a transistor similar to the open collector output transistor.
Meanwhile, during the timing period of the oneshot, the switched current source, the switched reference, and the open collector output transistor all will be switched on. The switched current source (pin 1) will deliver a current proportional to both the reference voltage and an external resistor, Rs. The switched reference (pin 2) will supply an output voltage equal to the internal reference voltage ( $4151=1.9 \mathrm{~V}, 4152=2.25 \mathrm{~V}$ ). The open collector output transistor will be turned on, forcing the logic output (pin 3) to a low state. At the end of the timing period all of these outputs will turn off. The switched voltage reference has produced an off-on-off voltage pulse, the switched current source has emitted a quanta of charge, and the open collector output has transmitted a logic pulse.

To summarize, the purpose of the circuit is to produce a current pulse, well-defined in amplitude and duration, and to simultaneously produce an output pulse which is compatible with most logic families. The circuit's outputs show apulse waveform in response to a voltage difference between the comparator's inputs.


Figure 1. Single Supply VFC

## Applications

## Single Supply VFC

The stand-alone voltage-to-frequency converter is one of the simplest applications for the 4151 or 4152. This application uses only passive external components to create the least expensive VFC circuit.

The positive input voltage $\mathrm{V}_{\mathrm{IN}}$ is applied to the input comparator through a low pass filter. The one-shot will fire repetitively and the switched current source will pump out current pulses of amplitude $\mathrm{V}_{\mathrm{REF}} / \mathrm{R}_{\mathrm{S}}$ and duration $1.1 \mathrm{R}_{\mathrm{O}} \mathrm{C}_{\mathrm{O}}$ into the integrator. Because the integrator is tied back to the inverting comparator input, a feedback loop is created. The pulse repetition rate will increase until the average voltage on the integrator is equal to the DC input voltage at pin 7. The average voltage at pin 6 is proportional to the output frequency because the amourt of charge in each current pulse is precisely controlled.

Because the one-shot firing frequency is the same as the open collector output frequency, the output frequency is directly proportional to $\mathrm{V}_{\mathrm{IN}}$.

The external passive components set the scale factor. For best linearity, $R_{S}$ should be limited to a range of $12 \mathrm{k} \Omega$ to $20 \mathrm{k} \Omega$.

The reference voltage is nominally 1.9 V for the 4151 and 2.25 V for the 4152 . Recommended values for different operating frequencies are shown in the table below.

| Operating Range | $\mathbf{R}_{\mathbf{0}}$ | $\mathbf{C}_{\mathbf{0}}$ | $\mathbf{R}_{\mathbf{B}}$ | $\mathbf{C}_{\mathbf{B}}$ |
| :--- | :---: | :---: | :---: | :---: |
| DC to 1.0 kHz | $6.8 \mathrm{k} \Omega$ | $0.1 \mu \mathrm{~F}$ | $100 \mathrm{k} \Omega$ | $10 \mu \mathrm{~F}$ |
| DC to 10 kHz | $6.8 \mathrm{kH} \Omega$ | $0.01 \mu \mathrm{~F}$ | $100 \mathrm{k} \Omega$ | $1.0 \mu \mathrm{~F}$ |
| DC to 100 kHz | $6.8 \mathrm{k} \Omega$ | $0.001 \mu \mathrm{~F}$ | $100 \mathrm{k} \Omega$ | $0.1 \mu \mathrm{~F}$ |

The single supply VFC is recommended for uses where the dynamic range of the input is limited, and the input does not reach 0 V . With 10 kHz values, nonlinearity will be less than $1.0 \%$ for a 10 mV to 10 V input range, and response tme will be about 135 mS .

## Precision Current-Sourced VFC

This circuit operates similarly to the single supply VFC, except that the passive R-C integrator has been replaced by an active op amp integrator. This
increases the dynamic range down to 0 V , improves the response time, and eliminates the nonlinearity error introduced by the limited compliance of the switched current source output.

The integrator algebraically sums the positive current pulses from the switched current source with the current $\mathrm{V}_{\mathrm{IN}} / \mathrm{R}_{\mathrm{B}}$. To operate correctly, the input voltage must be negative, so that when the circuit is balanced, the two currents cancel.

$$
\begin{gathered}
T=\frac{1}{\text { FOUT }} \\
\frac{\left|V_{I N}\right|}{R_{B}}=I_{\text {OUT }}\left[\frac{T_{P}}{T}\right] \text { where } T_{P}=1.1 \mathrm{R}_{\mathrm{O}} \mathrm{C}_{\mathrm{O}} \\
\text { IOUT }=\frac{V_{\text {REF }}}{R_{S}}
\end{gathered}
$$

By rearranging and substituting,

$$
\text { FOUT }=\left[\frac{R_{S}}{1.1 R_{O} C_{O} R_{B}}\right]\left[\frac{V_{\text {IN }}}{V_{\text {REF }}}\right]
$$

Recommended component values for different operating frequencies are shown in the table below.

| Range |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Scale |  |  |  |  |  |
| Input $V_{\mathrm{IN}}$ | Output $\mathrm{F}_{0}$ | Factor | $\mathrm{R}_{0}$ | $\mathrm{C}_{0}$ | $\mathrm{C}_{\mathrm{I}}$ | $\mathrm{R}_{\mathrm{B}}$ |
| 0 to -10 V | 0 to 1.0 kHz | $0.1 \mathrm{kHz} / \mathrm{V}$ | $6.8 \mathrm{k} \Omega$ | $0.1 \mu \mathrm{~F}$ | $0.05 \mu \mathrm{~F}$ | $100 \mathrm{k} \Omega$ |
| 0 to -10 V | 0 to 10 kHz | $1.0 \mathrm{kHz} / \mathrm{V}$ | $6.8 \mathrm{k} \Omega$ | $0.01 \mu \mathrm{~F}$ | $0.005 \mu \mathrm{~F}$ | $100 \mathrm{k} \Omega$ |
| 0 to -10 V | 0 to 100 kHz | $10 \mathrm{kHz} / \mathrm{V}$ | $6.8 \mathrm{k} \Omega$ | 1000 pF | 500 pF | $100 \mathrm{k} \Omega$ |

The graphs shown under Typical Performance Characteristics show nonlinearity versus input voltage for the precision current-sourced VFC. The 4152s improved circuitry reduces nonlinearity error when compared to the 4151 . The best linearity is achieved by using an op amp having greater than $1.0 \mathrm{~V} / \mu$ S slew rate, but any op amp can be used.

## Precision Voltage-Sourced VFC

This circuit is identical to the current-sourced VFC, except that the current pulses into the integrator are derived directly from the switched voltage reference. This improves temperature drift at the expense of high frequency linearity.


Figure 2. Precision Current - Sourced VFC


Figure 3. Precision Voltage - Sourced VFC

The switched current source (pin 1) output has been tied to ground, and $R_{S}$ has been put in series between the switched voltage reference (pin 2) and the summing node of the op amp. This eliminates temperature drift associated with the switched current source. The graphs under the Typical Performance Characteristics show that the nonlinearity error is worse at high frequency, when compared with the current-sourced circuit.

## Single Supply FVC

A frequency-to-voltage converter performs the exact opposite of the VFCs function; it converts an input pulse train into an average output voltage. Incoming pulses trigger the input comparator arid fire the one-shot. The one-shot then dumps a charge into the output integrator. The voltage on the integrator becomes a varying DC voltage proportional to the frequency of the input signal. Figure 4 shows a complete single supply FVC.

The input waveform must have fast slewing edges, and the differentiated input signal must be less than the timing period of the one-shot, 1.1 $\mathrm{R}_{\mathrm{O}} \mathrm{C}_{\mathrm{O}}$. A differentiator and divider are used to shape and bias the trigger input; a negative going pulse at pin 6 will cause the comparator to fire the one-shot. The input pulse amplitude must be large enough to trip the comparator, but not so large as to exceed the ICs input voltage ratings.

The output voltage is directly proportional to the input frequency:

$$
V_{O}=\left[\frac{1.1 \mathrm{R}_{\mathrm{O}} \mathrm{C}_{\mathrm{O}} \mathrm{R}_{\mathrm{B}} \mathrm{~V}_{\mathrm{REF}}}{\mathrm{R}_{\mathrm{S}}}\right] f_{\mathrm{IN}}(\mathrm{~Hz})
$$

Output ripple can be minimized by increasing $\mathrm{C}_{B}$, but this will limit the response time. Recommended values for various operating ranges are shown in the table below.

| Input <br> Operating <br> Range | $\mathrm{C}_{\mathbb{N}}$ | $\mathrm{R}_{0}$ | $\mathrm{C}_{0}$ | $\mathrm{R}_{\mathrm{B}}$ | $\mathrm{C}_{B}$ | Ripple |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 to 1.0 kHz | $0.02 \mu \mathrm{~F}$ | $6.8 \mathrm{k} \Omega$ | $0.1 \mu \mathrm{~F}$ | $100 \mathrm{k} \Omega$ | $100 \mu \mathrm{~F}$ | 1.0 mV |
| 0 to 10 kHz | $0.002 \mu \mathrm{~F}$ | $6.8 \mathrm{k} \Omega$ | $0.01 \mu \mathrm{~F}$ | $100 \mathrm{k} \Omega$ | $10 \mu \mathrm{~F}$ | 1.0 mV |
| 0 to 100 kHz | 200 pF | 6.8 k 8 | $0.001 \mu \mathrm{~F}$ | $100 \mathrm{k} \Omega$ | $1.0 \mu \mathrm{~F}$ | 1.0 mV |

## Precision FVC

Linearity. offset, and response time can be improved by adding one or more op amps to form an active lowpass filter at the output. A circuit using a single pole active integrator is shown in Figure 5.
The positive output current pulses are averaged by the inverting integrator, causing the output voltage to be negative. Response time can be further improved by adding a double pole filter to replace the single pole filter. Refer to the graphs under Typical Performance Characteristics that show nonlinearity error versus input frequency for the precision FVC circuit.


Figure 4. Single Supply FVC


65-01522A

Figure 5. Precision FVC

## Mask Pattern



## 4152



Die Size: $47 \times 68$ mils
Min. Pad Dimension: $4 \times 4$ mils



## RC4153 Voltage-toFrequency Converter

## Features

- 0.1 Hz to 250 kHz dynamic range
- $0.01 \%$ F.S. maximum nonlinearity error -0.1 Hz to 10 kHz
- $50 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ maximum gain temperature coefficient (external reference)
- Few external components required


## Applications

- Precision voltage-to-frequency converters
- Serial transmission of analog information
- Pulse width modulators
- Frequency-to-voltage converters
- A/D converters and long term integrators
- Signal isolation
- FSK modulation/demodulation
- Frequency scaling
- Motor speed controls
- Phase lock loop stabilization


## Description

The 4153 sets a new standard for ease of application and high frequency performance in monolithic voltage-to-frequency converters. This voltage-to-frequency requires only four passive external components for precision operation, making it ideal for many low cost applications such as A/D conversion, frequency-to-voltage conversion, and serial data transmission. The improved linearity at high frequency makes it comparable to many dual slope A/D converters
both in conversion time and accuracy, while retaining the benefits of voltage-to-frequency conversion, i.e., serial output, cost and size. The speed, accuracy, and temperature performance of the 4153 is achieved by incorporating high speed ECL logic, a high gain, wide bandwidth op amp, and a buried zener reference on a single monolithic chip.

## 4153 Functional Block Diagram



## Ordering Information

| Part Number | Package | Operating <br> Temperature <br> Range |
| :--- | :---: | :---: |
| RC4153D | D | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RM4153D | D | $-55^{\circ} \mathrm{C} 10+125^{\circ} \mathrm{C}$ |

Notes:
D $=14$ - lead ceramic DIP
Contact a Raytheon sales office or representative for ordering information on special package/temperature range combinations.

## Absolute Maximum Ratings

Supply Voltage $\pm 18 \mathrm{~V}$
Internal Power Dissipation .................... 500 mW
Input Voltage Range ......................... $-\mathrm{V}_{\mathrm{s}}$ to $+\mathrm{V}_{\mathrm{s}}$ Output Sink Current (Freq. Output) ........ 20 mA Storage Temperature

Range $\qquad$ $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Operating Temperature Range
RM4153
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
RC4153 ................................... $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$

## Thermal Characteristics

|  | 14 -Lead <br> Ceramic DIP |
| :--- | :---: |
| Max. Junction Temp. | $175^{\circ} \mathrm{C}$ |
| Max. $P_{D} T_{A}<50^{\circ} \mathrm{C}$ | 1042 mW |
| Therm. Res $\theta_{\mathrm{JC}}$ | $60^{\circ} \mathrm{CW}$ |
| Therm. Res. $\theta_{\mathrm{JA}}$ | $120^{\circ} \mathrm{C} / \mathrm{N}$ |
| For $T_{A}>50^{\circ} \mathrm{C}$ Derate at | $8.33 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |

Electrical Characteristics $\left(\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}\right.$ and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise noted)

| Parameters | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Power Supply Requirements Supply Voltage | $\pm 12$ | $\pm 15$ | $\pm 18$ | V |
| Supply Current ( $I_{0}=0$, Pos) ( $\mathrm{O}_{\mathrm{O}}=0, \mathrm{Neg}$ ) |  | $\begin{gathered} +4.2 \\ -7 \end{gathered}$ | $\begin{gathered} +7.5 \\ -10 \end{gathered}$ | mA |
| Full Scale Frequency | 250 | 500 |  | kHz |
| Transfer Characteristics Nonlinearity Error Voltage-to-Frequency ${ }^{1}$ $0.1 \mathrm{~Hz} \leq \mathrm{F}_{\mathrm{OUT}} \leq 10 \mathrm{kHz}$ |  | 0.002 | 0.01 | \%FS |
| $0.1 \mathrm{~Hz} \leq \mathrm{F}_{\text {OUT }} \leq 100 \mathrm{kHz}$ |  | 0.025 | 0.05 | \%FS |
| $5.0 \mathrm{~Hz} \leq \mathrm{F}_{\text {OUT }} \leq 250 \mathrm{kHz}$ |  | 0.06 | 0.1 | \%FS |
| Nonlinearity Error Frequency-to-Voltage ${ }^{1}$ $0.1 \mathrm{~Hz} \leq \mathrm{F}_{\mathrm{IN}} \leq 10 \mathrm{kHz}$ |  | 0.002 | 0.01 | \%FS |
| $0.1 \mathrm{~Hz} \leq \mathrm{F}_{\text {IN }} \leq 100 \mathrm{kHz}$ |  | 0.05 | 0.1 | \%FS |
| $5.0 \mathrm{~Hz} \leq \mathrm{F}_{\text {IN }} \leq 250 \mathrm{kHz}$ |  | 0.07 | 0.12 | \%FS |
| Scale Factor Tolerance, $F=10 \mathrm{kHz}$ $K=\frac{1}{2 V_{\text {REF }} R_{I N} C_{o}}$ |  | $\pm 0.5$ |  | \% |
| Change of Scale Factor With Supply |  | 0.008 |  | \%/V |
| Reference Voltage ( $\mathrm{V}_{\text {REF }}$ ) |  | 7.3 |  | V |
| Temperature Stability ${ }^{1,2,3}$ <br> Scale Factor 10 kHz Nominal |  | $\pm 75$ | $\pm 150$ | ppm/ ${ }^{\circ} \mathrm{C}$ |
| Reference Voltage |  | $\pm 50$ | $\pm 100$ | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| Scale Factor (External Ref) 10 kHz FS |  | $\pm 25$ | $\pm 50$ | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| Scale Factor (External Ref) 100 kHz FS |  | $\pm 50$ | $\pm 100$ | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| Scale Factor (External Ref) 250 kHz FS |  | $\pm 100$ | $\pm 150$ | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |

## Notes:

1. Guaranteed but not tested.
2. $\mathrm{V}_{\mathrm{REF}}$ Range $6.6 \mathrm{~V} \leq \mathrm{VR} \leq 8.0 \mathrm{~V}$.
3. Over the specified operating temperature range

## Electrical Characteristics (Continued)

| Parameters | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Op Amp |  |  |  |  |
| Open Loop Output Resistance |  | 230 |  | $\Omega$ |
| Short Circuit Current |  | 25 |  | mA |
| Gain Bandwidth Product ${ }^{1}$ | 2.5 | 3.0 |  | MHz |
| Slew Rate | 0.5 | 2.0 |  | $\mathrm{V} / \mathrm{\mu S}$ |
| Output Voltage Swing ( $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{~K}$ ) | 0 to +10 | -0.5 to +14.3 |  | V |
| Input Bias Current |  | 70 | 400 | nA |
| Input Offset Voltage (Adjustable to 0) |  | 0.5 | 5.0 | mV |
| Input Offset Current |  | 30 | 60 | nA |
| Input Resistance (Differential Mode) |  | 1.0 |  | $\mathrm{M} \Omega$ |
| Common Mode Rejection Ratio | 75 | 100 |  | dB |
| Power Supply Rejection Ratio | 70 | 106 |  | dB |
| Large Signal Voltage Gain | 25 | 350 |  | $\mathrm{V} / \mathrm{mV}$ |
| Switched Current Source <br> Reference Current (Ext Ref) |  | 1.0 |  | mA |
| Digital Input (Frequency-to-Voltage, Pin 7) Logic "0" |  |  | 0.5 | V |
| Logic "1" | 2.0 |  |  | V |
| Trigger Current |  | -50 |  | $\mu \mathrm{A}$ |
| Logic Output (Open Collector) Saturation Voltage (Pin 9) $\mathrm{I}_{\mathrm{SINK}}=4 \mathrm{~mA}$ |  | 0.15 | 0.4 | V |
| $\mathrm{I}_{\text {SINK }}=10 \mathrm{~mA}$ |  | 0.4 | 1.0 | V |
| Leakage Current (Off State) |  | 150 |  | nA |

## Notes:

1. Guaranteed but not tested.

## Typical Performance Characteristics



4153 250kHz Frequency-to-Voltage Nonlinearity


4153 250kHz Full Scale Temperature Drift


4153 250kHz Voltage-to-Frequency Nonlinearity


4153 Scale Factor vs. Typical Peak Linearity


Typical Performance Characteristics (Continued)

4153 10kHz Voltage-to-Frequency Nonlinearity


4153 50kHz Voltage-to-Frequency Nonlinearity


4153 100kHz Voltage-to-Frequency Nonlinearity


4153 10kHz Frequency-to-Voltage Nonlinearity


4153 50kHz Frequency-to-Voltage Nonlinearity


4153 100kHz Frequency-to-Voltage Nonlinearity


## Typical Application Circuits



Figure 1. Voltage-to-Frequency Converter Minimum Circuit


Figure 2. Frequency-to-Voltage Converter $-V_{O}($ Volts $)=F_{I N}(k H z)-100 k H z M a x$

## Typical Application Circuits (Continued)



Figure 3. Voltage-to-Frequency Converter With Offset and Gain Adjusts

## Principles of Operation

The 4153 consists of several functional blocks which provide either voltage-to-frequency or frequency-to-voltage conversion, depending on how they are connected. The operation is best understood by examining the block diagram as it is powered in a voltage-to-frequency mode.

When power is first applied, all capacitors are discharged. The input current, $\mathrm{V}_{\mathbb{I N}} / \mathrm{R}_{\mathrm{IN}}$, causes $\mathrm{C}_{\mathrm{IN}}$ to charge, and point $\mathbf{C}$ will try to ramp down. The trigger threshold of the one-shot is approximately +1.3 V , and if the integrator output is less than +1.3 V , the one-shot will fire and pulse the open collector output $\mathbf{E}$ and the switched current source $\mathbf{A}$ (see Figures 4 and 5). Because the point $\mathbf{C}$ is less than +1.3 V , the oneshot fires, and the switched current source delivers a negative current pulse to the integrator. This causes $\mathrm{C}_{\mathrm{IN}}$ to charge in the opposite direction, and point $\mathbf{C}$ will ramp up until the end of the one-shot pulse. At that time, the positive current $\mathrm{V}_{\mathbb{I N}} / \mathrm{R}_{\mathrm{IN}}$ will again make point $\mathbf{C}$ ramp down until the trigger threshold is reached.


65-01817A
Figure 4. VFC Block Diagram

When power is applied, the one-shot will continuously fire until the integrator output exceeds the trigger threshold. Once this is reached, the one-shot will fire as needed to keep the integrator output above the trigger threshold. If $\mathrm{V}_{\text {IN }}$ is increased, the slope of the downward ramp increases, and the one-shot will fire more often in order to keep the integrator output high. Since the one-shot firing frequency is the same as the open collector output frequency, any increase in $\mathrm{V}_{\text {IN }}$ will cause an increase in FOUT. This relationship is very linear because the amount of charge in each lout pulse is carefully defined, both in magnitude and duration. The duration of the pulse is set by the timing capacitor $C_{O}$ (point $D$ ). This feedback system is called a charge balanced loop.

The scale factor (the number of pulses per second for a specified $\mathrm{V}_{\mathrm{IN}}$ ) is adjusted by changing either $R_{\mathbb{I N}}$ and therefore $\mathbb{I}_{\mathbb{N}}$, or by changing the amount of charge in each lo pulse. Since the magnitude of $\mathrm{I}_{\mathrm{O}}$ is fixed at 1 milliamp,


Integrator Output $0 \sqrt{ } \sqrt{\left.\sqrt{ } \sqrt{-0.65 V} \begin{array}{c}\text { One-Shot } \\ \mathrm{T}=1.5 \times 1 \mathrm{~T}^{\circ} \mathrm{C} \mathrm{C}_{0} \\ -4.1 \mathrm{C}\end{array}\right)}$

$F_{0}=\frac{V_{\mathbb{M}}}{\substack{2 V_{\text {REF }} R_{1 N} C_{0} \\ \text { 6501818A }}}$

Figure 5. 4153 Voltage-to-Frequency Timing Waveforms
the way to change the amount of charge is by adjusting the one-shot duration set by $\mathrm{C}_{\mathrm{O}}$. (IO may be adjusted by changing $\mathrm{V}_{\text {REF. }}$.) The accuracy of the relationship between $\mathrm{V}_{\text {IN }}$ and FOUT is affected by three major sources of error: temperature drift, nonlinearity, and offset.

The total temperature drift is the sum of the individual drift of the components that make up the system. The greatest source of drift in a typical application is in the timing capacitor, $\mathrm{C}_{\mathrm{O}}$. Low temperature coefficient capacitors, such as silver mica and polystyrene, should be measured for drift, using a capacitance meter. Experimentation has shown that the lowest tempco's are achieved by wiring a parallel capacitor composed of $70 \%$ silver mica and $30 \%$ polystyrene.

The reference on the chip can be replaced by an external reference with much tighter drift specifications, such as an LM199. The 199s 6.9V output is close to the 4153 s 7.3 V output, and has less than $10 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ drift.

Nonlinearity is primarily caused by changes in the precise amount of charge in each lout pulse. As frequency increases, internal stray capacitances and switching problems change the width and amplitude of the lout pulses, causing a nonlinear relationship between $\mathrm{V}_{\text {IN }}$ and Fout. For this reason, the scale factor you choose should be below $1 \mathrm{kHz} / \mathrm{V}$ or as low as the acquisition time of your system will allow.

Nonlinearity is also affected by the ratio of $\mathrm{C}_{1}$ to $\mathrm{C}_{\mathrm{O}}$. Less error can be achieved by increasing the value of $C_{I}$, but this affects response time and temperature drift. Optimum values for $\mathrm{C}_{\mid}$ and $\mathrm{C}_{\mathrm{O}}$ are shown in the tables in Figures 1, 2, and 3 . These values represent the best compromise of nonlinearity and temperature drift. Polypropylene, mylar or polystyrene capacitors should be used for $\mathrm{C}_{\text {. }}$.

The accuracy at low input voltages is limited by the offset and $\mathrm{V}_{\text {OS }}$ drift of the op amp. To improve this condition, an offset adjust is provided.
Once your system is running, it may be calibrated as follows: apply a measured full scale input voltage and adjust $\mathrm{R}_{\mathrm{IN}}$ until the scale factor is correct. For precise applications, trimming by soldering metal film resistors in parallel
is recommended instead of trimpots, which have bad tempco's and are easily taken out of adjustment by mechanical shock. After the scale factor is calibrated, apply a known small input voltage (approximately 10 mV ) and adjust the op amp offset until the output frequency equals the input multiplied by the scale factor.

The output $\mathbf{E}$ consists of a series of negative going pulses with a pulse width equal to the one-shot time. The open collector pull up resistor may be connected to a different supply (such as 5 V for TTL) as long as it does not exceed the value of $+\mathrm{V}_{\mathrm{S}}$ applied to pin 10. The load current should be kept below 10 mA in order to minimize strain on the device. Pins 2 and 8 must be grounded in all applications, even if the open collector transistor is not used.

Figure 6 shows the complete circuit for a precision frequency-to-voltage converter. This circuit converts an input frequency to a proportional voltage by integrating the switched current source output. As the input frequency increases, the number of lout pulses delivered to the integrator increases, thus increasing the average output voltage. Depending on the time constant of the integrator, there will be some ripple on the output. The output may be further filtered, but this will reduce the response time. A second order filter will decrease ripple and improve response time.

The output waveform must meet three conditions for proper frequency-to-voltage operation.
First, it must have sufficient amplitude and offset to swing above and below the 1.3 V trigger threshold. (See Figure 6 for an example of AC coupling and offset bias.) Second, it must be a fast slewing waveform having a quick rise time. A comparator may be used to square it up. Finally, the input pulse width must not exceed the one-shot time, in order to avoid retriggering the one-shot (AC couple the input).

Capacitive coupling between the trigger input and the timing capacitor pin may occur if the input waveform is a squarewave or the input has a short period. This can cause gross nonlinearity due to changes in the one-shot timing waveform (see Figure 7). This problem can be avoided by keeping the value of $\mathrm{C}_{\mathrm{o}}$ small, and thereby keeping the timing period less than the input waveform period.


65-01814A

Figure 6. FVC Input Conditioning


Figure 7. FVC Timing Waveform

## Detailed Circuit Operation

The circuit consists of a buried zener reference (breakdown occurs below the surface of the die, reducing noise and contamination), a high speed one-shot, a high speed switched precision voltage-to-current converter, and an open collector output transistor.

Figure 8 shows a block diagram of the high speed one-shot and Figure 9 shows the monolithic implementation. A trigger pulse sets the R-S latch, which lets $\mathrm{C}_{\mathrm{O}}$ charge from $I_{T}$. When the voltage on $\mathrm{C}_{\mathrm{O}}$ exceeds $\mathrm{V}_{\mathrm{TH}}$, the comparator resets the latch and discharges $\mathrm{C}_{\mathrm{O}}$. Looking at the detailed schematic, a positive trigger voltage turns on Q5, turns off Q4, and turns on Q3. Q3 provides more drive to Q5 keeping it on and latching the base of Q11 low. This turns on the switched current source and turns off Q1, allowing $\mathrm{C}_{\mathrm{O}}$ to charge in a negative direction. When the voltage on $\mathrm{C}_{\mathrm{O}}$ exceeds $\mathrm{V}_{\mathrm{TH}}$, Q13's collector pulls Q3's base down, resetting the latch, turning off the switched current source and discharging $\mathrm{C}_{\mathrm{O}}$ through Q1. Note that all of the
transistors in the signal path are NPNs and that the voltage swings are minimized ECL fashion to reduce delays. Minimum delay means minimum drift of the resultant VFC scale factor at high frequency.


Figure 8. One-Shot Block Diagram


Figure 9. One-Shot Detail

The switched current source is shown as a block diagram in Figure 10 and detailed in Figure 11. The summing node (+ input of op amp ) is held at OV by the amplifier feedback, causing $\mathrm{V}_{\text {REF }}$ to be applied across R60. This current ( $\mathrm{V}_{\mathrm{REF}} / \mathrm{R60}$ ), minus the small amplifier bias current, flows through Q35. Q35 develops a $\mathrm{V}_{\mathrm{BE}}$ dependent on that current. This $\mathrm{V}_{\mathrm{BE}}$ is developed across Q36. Since Q35 and Q36 are equal in area, their currents are equal. This mirrored current is switched by the one-shot output.

The detail schematic shows the amplifier and load (Q21 through Q34), the mirror transistors (Q35, Q36) and the differential switching transistors (Q7, Q8). The amplifier uses a complementary paraphase input composed of Q21 through Q26 with a current mirror formed by Q27 through Q30, which converts from differential to single ended output. Level shift diodes Q32 and Q34 and emitter follower Q31 bootstrap the emitters of the mirror devices Q29 and Q30 to increase gain and lower input offsets, which would otherwise be caused by unbalanced collector voltages on Q23 and Q26. Matching emitter currents in Q35 and Q36 are assured by
degeneration resistors R3 and R4. The differential switch allows the current source to remain active continuously, shunting to ground in the off state. This helps stabilize the output, and again, NPNs reduce switching time, timing errors, and most important, drift of timing errors over temperature.


65-01822A
Figure 10. Switched Current Source Simplified Diagram


Figure 11. Switched Current Source (Detail)

# Section 8 <br> Voltage References 

## DEFINITIONS

## Line Regulation

The ratio of change in output voltage to the change in supply (line) voltage effecting it, expressed as a percentage of the output voltage per volt change in supply voltage (\%/V).

## Load Regulation

The ratio of change in output voltage to the change in load (output) current effecting it, measured in percent of output voltage per milliamp change in load current $(\% / \mathrm{mA})$.

## Output Voltage Noise

Output voltage noise is the broadband noise over a specified range of frequencies, measured in microvolts peak-to-peak ( $\mu \mathrm{V}_{\text {p-p }}$ ).

## Short Circuit Current

The maximum output current available from the regulator with the output shorted to ground, expressed in milliamps (mA).

## Sink Current

The amount of current that can be forced into the output with the reference still within $\pm 3 \%$ regulation, expressed in milliamps (mA).

## Supply Current ( $I_{s}$ )

The current required from the power supply to operate the regulator under quiescent no-load conditions, expressed in milliamps (mA).

Supply Voltage ( $\mathbf{V}_{\mathbf{s}}$ )
The range of power supply voltages over which the regulator will operate, expressed in volts (V).

## Temperature Coefficient ( $\mathbf{T}_{\mathbf{c}}$ )

 The change in the output voltage over specified temperature range in parts per million per ${ }^{\circ} \mathrm{C}$ (ppm/ ${ }^{\circ} \mathrm{C}$ ).
## REF-01 +10V Precision Voltage References

## Features

■ +10V output - $\pm 0.3 \%$

- Adjustable - $\pm 3 \%$
- Excellent temperature stability $-3 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$
- Low noise - $20 \mu \mathrm{~V}_{\text {p-p }}$
- Wide input voltage range -+12 V to +40 V
- No external components
- Short circuit proof
- Low power consumption - 15 mW


## Description

The REF-01 Precision Voltage Reference contains a bandgap reference using thin film resistors, a step-up amplifier, short circuit protection, and a zener trim network. The REF-01's +10V output shows excellent stability for large changes of temperature, load current, and input voltage. An adjust pin is provided that can change the output voltage by at least $3 \%$ with little effect on temperature coefficient.

Connection Information


## Ordering Information

| Part Number | Package | Operating Temperature Range |
| :---: | :---: | :---: |
| REF-01CD | D | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| REF-01DD | D | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| REF-01ED | D | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| REF-01HD | D | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| REF-01CN | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| REF-01DN | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| REF-01EN | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| REF-01HN | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| REF-01CT | T | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| REF-01DT | T | $0^{\circ} \mathrm{C}$ io $+70^{\circ} \mathrm{C}$ |
| REF-01ET | T | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| REF-01HT | T | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| REF-01AD | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| REF-01AD/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| REF-01D | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| REF-01D/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| REF-01AT | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| REF-01AT/883B | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| REF-01T | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| REF-01T/883B | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

Notes:
/883B suffix denotes Mil-Std-883, Level B processing
$\mathrm{N}=8$-lead plastic DIP
D $=8$-lead ceramic DIP
$\mathrm{T}=8$-lead metal can (TO-99)
Contact a Raytheon sales office or representative for ordering information on special package/temperature range combinations.

## Mask Pattern



Dle Size: $55 \times 79$ mils
Min. Pad Dimensions: $4 \times 4$ mils
Absolute Maximum RatingsSupply Voltage
REF-01A, E, H Grades ..... $+40 \mathrm{~V}$
REF-01C, D Grades ..... $+30 \mathrm{~V}$
Internal Power Dissipation ..... 500 mW
Output Short Circuit Duration ..... Indefinite
Storage Temperature Range ..... $65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Operating Temperature Range
REF-01A, -01 ..... $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
REF-01E,H,C,D ..... $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Lead Soldering Temperature $(60 \mathrm{Sec})$ ..... $+300^{\circ} \mathrm{C}$

Thermal Characteristics

|  | 8 -Lead <br> Ceramic <br> DIP | 8 -Lead <br> TO-99 <br> Metal Can | 8 -Lead <br> Plastic <br> DIP |
| :--- | :---: | :---: | :---: |
| Max. Junction Temp. | $+175^{\circ} \mathrm{C}$ | $+175^{\circ} \mathrm{C}$ | $+125^{\circ} \mathrm{C}$ |
| Max. $\mathrm{P}_{\mathrm{D}} \mathrm{T}_{\mathrm{A}}<50^{\circ} \mathrm{C}$ | 833 mW | 658 mW | 468 mW |
| Therm. Res $\theta_{\mathrm{Jc}}$ | $45^{\circ} \mathrm{C} / \mathrm{W}$ | $50^{\circ} \mathrm{C} / \mathrm{W}$ | - |
| Therm. Res. $\theta_{\mathrm{JA}}$ | $150^{\circ} \mathrm{C} / \mathrm{W}$ | $190^{\circ} \mathrm{C} / \mathrm{W}$ | $160^{\circ} \mathrm{C} / \mathrm{W}$ |
| For $\mathrm{T}_{\mathrm{A}}>50^{\circ} \mathrm{C}$ Derate at | $8.33 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $5.26 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $6.25 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |

Electrical Characteristics $\left(V_{S}=+15 \mathrm{~V}\right.$ and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise noted)

| Parameters | REF-01A/E | REF-01/H |  |  |  |  |  |  |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max | Units |
| Output Voltage |  | 9.97 | 10.00 | 10.03 | 9.95 | 10.00 | 10.05 | V |
| Output Adjustment Range | $\mathrm{R}_{\mathrm{P}}=10 \mathrm{k} \Omega$ | $\pm 3.0$ | $\pm 3.3$ |  | $\pm 3.0$ | $\pm 3.3$ |  | $\%$ |
| Output Voltage Noise ${ }^{1}$ | 0.1 Hz to 10 Hz |  | 20 | 30 |  | 20 | 30 | $\mu \mathrm{~V}_{\mathrm{p}-\mathrm{p}}$ |
| Supply Voltage |  | 12 |  | 40 | 12 |  | 40 | V |
| Line Regulation $^{2}$ | $\mathrm{~V}_{\mathrm{S}}=+13 \mathrm{~V}$ to +33 V |  | 0.006 | 0.010 |  | 0.006 | 0.010 | $\% / \mathrm{V}$ |
| Load Regulation $^{2}$ | $\mathrm{I}_{\mathrm{L}}=0 \mathrm{~mA}$ to 10mA |  | 0.005 | 0.008 |  | 0.006 | 0.010 | $\% / \mathrm{mA}$ |
| Turn-on Settling Time | To $\pm 0.1 \%$ of Final Value |  | 5.0 |  |  | 5.0 |  | $\mu \mathrm{~S}$ |
| Supply Current | No Load |  | 1.0 | 1.4 |  | 1.0 | 1.4 | mA |
| Load Current |  | 10 | 21 |  | 10 | 21 |  | mA |
| Sink Current |  | -0.3 | -0.5 |  | -0.3 | -0.5 |  | mA |
| Short Circuit Current |  |  | 30 |  |  | 30 |  | mA |

Electrical Characteristics $\left(V_{S}=+15 \mathrm{~V}\right.$ and $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ unless otherwise noted)

| Parameters | Test Conditions | REF-01A |  |  | REF-01 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Output Voltage Change With Temperature ${ }^{34}$ | Over Temp. Range |  | 0.06 | 0.15 |  | 0.18 | 0.45 | \% |
| Output Voltage Temperature Coefficient ${ }^{5}$ | Over Temp. Range |  | 3.0 | 8.5 |  | 10 | 25 | ppm $/{ }^{\circ} \mathrm{C}$ |
| Change in $V_{\text {OUT }}$ Temperature Coefficient With Output Adjustment | $\mathrm{R}_{\mathrm{p}}=10 \mathrm{k} \Omega$ |  | 0.7 |  |  | 0.7 |  | ppm/\% |
| Line Regulation ${ }^{2}$ | $V_{S}=+13 \mathrm{~V}$ to +33 V |  | 0.009 | 0.015 |  | 0.009 | 0.015 | \%/V |
| Load Regulation ${ }^{2}$ | $\mathrm{I}_{0}=0 \mathrm{~mA}$ to 8 mA |  | 0.007 | 0.012 |  | 0.007 | 0.012 | \%/mA |

Notes: 1. Guaranteed by design.
2. Line and load regulation specifications include the effects of self heating.
3. Output voltage change with temperature $=\frac{V_{M A X}-V_{\text {MiN }}}{10 \mathrm{~V}} \times 100 \%$
4. Output voltage change with temperature specification applies untrimmed, or trimmed to +10 V .
5. Output voltage temperature coefficient $=\frac{\text { Output voltage change with temperature }}{180^{\circ} \mathrm{C}}$

Electrical Characteristics ( $\mathrm{V}_{\mathrm{S}}=+15 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise noted)

| Parameters | Test Conditions | REF-01C |  |  | REF-01D |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Output Voltage | $\mathrm{L}=0 \mathrm{~mA}$ | 9.90 | 10.00 | 10.10 | 9.850 | 10.00 | 10.150 | V |
| Output Adjustment Range | $\mathrm{R}_{\mathrm{P}}=10 \mathrm{k} \Omega$ | $\pm 2.7$ | $\pm 3.3$ |  | $\pm 2.0$ | $\pm 3.3$ |  | \% |
| Output Voltage Noise ${ }^{1}$ | 0.1 Hz to 10 Hz |  | 25 | 35 |  | 25 |  | $\mu \mathrm{V}_{\mathrm{p} \text {-p }}$ |
| Supply Voltage |  | 12 |  | 30 | 12 |  | 30 | V |
| Line Regulation ${ }^{2}$ | $\mathrm{V}_{\mathrm{S}}=+13 \mathrm{~V}$ to +33 V |  | 0.009 | 0.015 |  | 0.012 | 0.04 | \%/V |
| Load Regulation ${ }^{2}$ | $\mathrm{L}_{\mathrm{L}}=0 \mathrm{~mA}$ to 8 mA |  | 0.006 | 0.015 |  |  |  | \%/mA |
|  | $\mathrm{L}=0 \mathrm{~mA}$ to 4 mA |  | 0.006 | 0.015 |  | 0.009 | 0.04 |  |
| Turn-on Settling Time | To $\pm 0.1 \%$ of Final Value |  | 5.0 |  |  | 5.0 |  | $\mu \mathrm{S}$ |
| Supply Current | No Load |  | 1.0 | 1.6 |  | 1.0 | 2.0 | mA |
| Load Current |  | 8.0 | 21 |  | 8.0 | 21 |  | mA |
| Sink Current |  | -0.2 | -0.5 |  | -0.2 | -0.5 |  | mA |
| Short Circuit Current | $V_{0}=0$ |  | 30 |  |  | 30 |  | mA |

Electrical Characteristics $\left(\mathrm{V}_{\mathrm{S}}=+15 \mathrm{~V}, 0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right.$, and $\mathrm{I}_{\mathrm{O}}=0$ unless otherwise noted)

| Parameters | Test Conditions | REF-01E |  |  | REF-01H |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Output Voltage Change With Temperature ${ }^{34}$ | Over Temp. Range |  | 0.02 | 0.06 |  | 0.07 | 0.17 | \% |
| Output Voltage Temperature Coefficient ${ }^{5}$ | Over Temp. Range |  | 3.0 | 8.5 |  | 10 | 25 | ppm $/{ }^{\circ} \mathrm{C}$ |
| Change in $\mathrm{V}_{\text {OUT }}$ Temperature Coefficient With Output Adjustment | $\mathrm{R}_{\mathrm{p}}=10 \mathrm{k} \Omega$ |  | 0.7 |  |  | 0.7 |  | ppm/\% |
| Line Regulation ${ }^{2}$ | $\mathrm{V}_{S}=+13 \mathrm{~V}$ to +33 V |  | 0.007 | 0.012 |  | 0.007 | 0.012 | \%/V |
| Load Regulation ${ }^{2}$ | $\mathrm{L}=0 \mathrm{~mA}$ to 8 mA |  | 0.006 | 0.010 |  | 0.007 | 0.012 | \%/mA |

Notes: 1. Guaranteed by design.
2. Line and load regulation specifications include the effects of self heating.
3. Output voltage change with temperature $=\frac{\mathrm{V}_{\text {MAX }}-\mathrm{V}_{\text {MIN }}}{10 \mathrm{~V}} \times 100 \%$
4. Output voltage change with temperature specification applies untrimmed, or trimmed to +10 V .
5. Output voltage temperature coefficient $=\frac{\text { Output voltage change with temperature }}{70^{\circ} \mathrm{C}}$

Electrical Characteristics ( $\mathrm{V}_{\mathrm{S}}=+15 \mathrm{~V}, 0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$, and $\mathrm{I}_{\mathrm{O}}=0$ unless otherwise noted)

| Parameters | REF-01C | REF-01D |  |  |  |  |  |  |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max | Units |
| Output Voltage Change With <br> Temperature ${ }^{3} 4$ |  |  | 0.14 | 0.45 |  | 0.49 | 1.7 | $\%$ |
| Output Voltage Temperature <br> Coefficient | Over Temp. Range |  | 20 | 65 |  | 70 | 250 | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| Change in $V_{\text {out T Temperature }}$ <br> Coefficient With Output Adjustment | $\mathrm{R}_{\mathrm{P}}=10 \mathrm{k} \Omega$ |  | 0.7 |  |  | 0.7 |  | $\mathrm{ppm} / \%$ |
| Line Regulation $^{2}$ | $\mathrm{~V}_{\mathrm{S}}=+13 \mathrm{~V}$ to +30 V |  | 0.011 | 0.018 |  | 0.020 | 0.025 | $\% / \mathrm{V}$ |
| Load Regulation $^{2}$ | $\mathrm{I}_{0}=0 \mathrm{~mA}$ to 5 mA |  | 0.008 | 0.018 |  | 0.020 | 0.025 | $\% / \mathrm{mA}$ |

Notes: 1. Guaranteed by design.
2. Line and load regulation specifications include the effects of self heating.
3. Output voltage change with temperature $=\frac{V_{M A X}-V_{\text {MIN }}}{10 \mathrm{~V}} \times 100 \%$
4. Output voltage change with temperature specification applies untrimmed, or trimmed to +10 V .
5. Output voltage temperature coefficient $=\frac{\text { Output voltage change with temperature }}{70^{\circ} \mathrm{C}}$

## Typical Applications

Current Sink


## Typical Performance Characteristics

## Maximum Load Current vs. Differential Input Voltage



Normalized Load Regulation ( $\Delta \mathrm{IL}=\mathbf{1 0 m A}$ ) vs. Temperature


## Output Adjustment



The REF-01 trim terminal can be used to adjust the output voltage over a $10 \mathrm{~V} \pm 300 \mathrm{mV}$ range. This feature allows the system designer to trim system errors by setting the reference to a voltage other than 10 V . Of course, the output can also be set to exactly 10.000 V or to 10.240 V for binary operation. Adjustment of the output does not significantly affect the temperature performance of the device. Typically the temperature coefficient change is $0.7 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ for 100 mV of output adjustment.

Normalized Line Regulation vs. Temperature


Burn-In Circuit


Simplified Schematic Diagram


65-00546B

## REF-02 +5V Precision Voltage References

## Features

■ +5 V output $- \pm 0.3 \%$

- Adjustable - $\pm 3 \%$
- Excellent temperature stability $-3 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$
- Low noise - $10 \mu \mathrm{~V}_{\mathrm{p}-\mathrm{p}}$
- Wide input voltage range - +7V to +40 V
- No external components
- Short circuit proof
- Low power consumption - 10 mW


## Description

The REF-02 Precision Voltage Reference contains a bandgap reference using thin-film resistors, a step-up amplifier, short circuit protection, and a zener trim network. The REF-02's +5 V output shows excellent stability for large changes of temperature, load current, and input voltage. An adjust pin is provided that can change the output voltage by at least $3 \%$ with little effect on temperature coefficient. A tempco pin also provides a voltage that varies linearly with temperature, typically from +470 mV to +830 mV over the military temperature range.

## Connection Information



## Ordering Information

| Part Number | Package | Operating Temperature Range |
| :---: | :---: | :---: |
| REF-02CD | D | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| REF-02DD | D | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| REF-02ED | D | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| REF-02HD | D | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| REF-02CN | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| REF-02DN | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| REF-02EN | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| REF-02HN | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| REF-02CT | T | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| REF-02DT | T | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| REF-02ET | T | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| REF-02HT | T | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| REF-02AD | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| REF-02AD/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| REF-02D | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| REF-02D/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| REF-02AT | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| REF-02AT/883B | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| REF-02T | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| REF-02T/883B | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

Notes:
/883B suffix denotes Mil-Std-883, Level B processing
$\mathrm{N}=8$-lead plastic DIP
D $=8$-lead ceramic DIP
T $=8$-lead metal can (TO-99)
Contact a Raytheon sales office or representative for ordering information on special packageftemperature range combinations.

## Mask Pattern



Die Size: $79 \times 55$ mils
Min. Pad Dimensions: $4 \times 4$ mils
Absolute Maximum Ratings
Supply Voltage
REF-02A, E, H Grades ..... $+40 \mathrm{~V}$
REF-02C, D Grades ..... $+30 \mathrm{~V}$
Internal Power Dissipation ..... 500 mW
Output Short Circuit Duration Indefinite
Storage TemperatureRange
$\qquad$ $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Operating Temperature RangeREF-02A, -01$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$REF-02E,H,C,D ....................... $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$Lead Soldering Temperature( 60 Sec )$+300^{\circ} \mathrm{C}$

## Thermal Characteristics

|  | 8 -Lead <br> Ceramic <br> DIP | 8-Lead <br> TO-99 <br> Metal Can | 8 -Lead <br> Plastic <br> DIP |
| :--- | :---: | :---: | :---: |
| Max. Junction Temp. | $+175^{\circ} \mathrm{C}$ | $+175^{\circ} \mathrm{C}$ | $+125^{\circ} \mathrm{C}$ |
| Max. $\mathrm{P}_{\mathrm{D}} \mathrm{T}_{\mathrm{A}}<50^{\circ} \mathrm{C}$ | 833 mW | 658 mW | 468 mW |
| Therm. Res $\theta_{\mathrm{JC}}$ | $45^{\circ} \mathrm{C} / \mathrm{W}$ | $50^{\circ} \mathrm{C} / \mathrm{W}$ | - |
| Therm. Res. $\theta_{\mathrm{JA}}$ | $150^{\circ} \mathrm{C} / \mathrm{W}$ | $190^{\circ} \mathrm{C} / \mathrm{W}$ | $160^{\circ} \mathrm{C} / \mathrm{W}$ |
| For $\mathrm{T}_{\mathrm{A}}>50^{\circ} \mathrm{C}$ Derate at | $8.33 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $5.26 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $6.25 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |

Electrical Characteristics $\left(\mathrm{V}_{\mathrm{S}}=+15 \mathrm{~V}\right.$ and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise noted)

| Parameters | Test Conditions | REF-02A/E |  |  | REF-02/H |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Output Voltage | $\mathrm{L}=0 \mathrm{~mA}$ | 4.985 | 5.000 | 5.015 | 4.975 | 5.000 | 5.025 | V |
| Output Adjustment Range | $\mathrm{R}_{\mathrm{p}}=10 \mathrm{k} \Omega$ | $\pm 3.0$ | $\pm 6.0$ |  | $\pm 3.0$ | $\pm 6.0$ |  | \% |
| Output Voltage Noise ${ }^{1}$ | 0.1 Hz to 10 Hz |  | 10 | 15 |  | 10 | 15 | $\mu V_{p-p}$ |
| Supply Voltage |  | 7 |  | 40 | 7 |  | 40 | V |
| Line Regulation ${ }^{2}$ | $\mathrm{V}_{\mathrm{S}}=+8 \mathrm{~V}$ to +33 V |  | 0.006 | 0.010 |  | 0.006 | 0.010 | \%/V |
| Load Regulation ${ }^{2}$ | $\mathrm{L}=0 \mathrm{~mA}$ to 10 mA |  | 0.005 | 0.010 |  | 0.006 | 0.010 | \%/mA |
| Turn-on Settling Time | To $\pm 0.1 \%$ of Final Value |  | 5.0 |  |  | 5.0 |  | $\mu \mathrm{S}$ |
| Supply Current | No Load |  | 1.0 | 1.4 |  | 1.0 | 1.4 | mA |
| Load Current |  | 10 | 21 |  | 10 | 21 |  | mA |
| Sink Current |  | -0.3 | -0.5 |  | -0.3 | -0.5 |  | mA |
| Short Circuit Current | $\mathrm{V}_{0}=0$ |  | 30 |  |  | 30 |  | mA |
| Tempco Voltage Output ${ }^{6}$ |  |  | 630 |  |  | 630 |  | mV |

Electrical Characteristics $\left(V_{S}=+15 \mathrm{~V}\right.$ and $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ unless otherwise noted)

| Parameters | Test Conditions | REF-02A |  |  | REF-02 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Output Voltage Change With Temperature ${ }^{3} 4$ | Over Temp. Range |  | 0.06 | 0.15 |  | 0.18 | 0.45 | \% |
| Output Voltage Temperature Coefficient ${ }^{5}$ | Over Temp. Range |  | 3.0 | 8.5 |  | 10 | 25 | ppm $/{ }^{\circ} \mathrm{C}$ |
| Change in $V_{\text {OUT }}$ Temperature Coefficient With Output Adjustment | $\mathrm{R}_{\mathrm{P}}=10 \mathrm{k} \Omega$ |  | 0.7 |  |  | 0.7 |  | ppm/\% |
| Line Regulation ${ }^{2}$ | $\mathrm{V}_{S}=+8 \mathrm{~V}$ to +33 V |  | 0.009 | 0.015 |  | 0.009 | 0.015 | \%/V |
| Load Regulation ${ }^{2}$ | $\mathrm{I}_{0}=0 \mathrm{~mA}$ to 8 mA |  | 0.007 | 0.012 |  | 0.007 | 0.012 | \%/mA |
| Tempco Voltage Output Temperature Coefficient ${ }^{6}$ |  |  | 2.1 |  |  | 2.1 |  | $\mathrm{mV} /{ }^{\circ} \mathrm{C}$ |

Notes: 1. Guaranteed by design.
2. Line and load regulation specifications include the effects of self heating.
3. Output voltage change with temperature $=\frac{\mathrm{V}_{\mathrm{MAX}}-\mathrm{V}_{\mathrm{MIN}}}{5 \mathrm{~V}} \times 100 \%$
4. Output voltage change with temperature specification applies untrimmed, or trimmed to +5 V .
5. Output voltage temperature coefficient $=\frac{\text { Output voltage change with temperature }}{180^{\circ} \mathrm{C}}$
6. Limit current in or out of pin 3 to 50 nA and limit capacitance on pin 3 to 30 pF .

Electrical Characteristics $\left(V_{S}=+15 \mathrm{~V}\right.$ and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise noted)

| Parameters | Test Conditions | REF-O2C |  |  | REF-02D |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Output Voltage | $\mathrm{L}=0 \mathrm{~mA}$ | 4.950 | 5.000 | 5.050 | 4.900 | 5.000 | 5.100 | V |
| Output Adjustment Range | $\mathrm{R}_{\mathrm{p}}=10 \mathrm{k} \Omega$ | $\pm 2.7$ | $\pm 6.0$ |  | $\pm 2.0$ | $\pm 6.0$ |  | \% |
| Output Voltage Noise ${ }^{1}$ | 0.1 Hz to 10 Hz |  | 12 | 18 |  | 12 |  | $\mu V_{p-p}$ |
| Supply Voltage |  | 7.0 |  | 30 | 7.0 |  | 30 | V |
| Line Regulation ${ }^{2}$ | $\mathrm{V}_{\mathrm{S}}=+8 \mathrm{~V}$ to +33 V |  | 0.009 | 0.015 |  | 0.012 | 0.04 | \%/V |
| Load Regulation ${ }^{2}$ | $\begin{aligned} & \mathrm{L}_{\mathrm{L}}=0 \mathrm{~mA} \text { to } 8 \mathrm{~mA} \\ & \mathrm{~L}=0 \mathrm{~mA} \text { to } 4 \mathrm{~mA} \end{aligned}$ |  | 0.006 | 0.015 |  | 0.009 | 0.04 | \%/mA |
| Turn-on Settling Time | To $\pm 0.1 \%$ of Final Value |  | 5.0 |  |  | 5.0 |  | $\mu \mathrm{S}$ |
| Supply Current | No Load |  | 1.0 | 1.6 |  | 1.0 | 2.0 | mA |
| Load Current |  | 8.0 | 21 |  | 8.0 | 21 |  | mA |
| Sink Current |  | -0.2 | -0.5 |  | -0.2 | -0.5 |  | mA |
| Short Circuit Current | $\mathrm{V}_{0}=0$ |  | 30 |  |  | 30 |  | mA |
| Tempco Voltage Output ${ }^{6}$ |  |  | 630 |  |  | 630 |  | mV |

Electrical Characteristics $\left(\mathrm{V}_{\mathrm{S}}=+15 \mathrm{~V}, 0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right.$ and $\mathrm{I}_{\mathrm{O}}=0$ unless otherwise noted)

| Parameters | Test Conditions | REF-02E |  |  | REF-02H |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Output Voltage Change With Temperature ${ }^{34}$ | Over Temp. Range |  | 0.02 | 0.06 |  | 0.07 | 0.17 | \% |
| Output Voltage Temperature Coefficient ${ }^{5}$ | Over Temp. Range |  | 3.0 | 8.5 |  | 10 | 25 | ppm $/{ }^{\circ} \mathrm{C}$ |
| Change in $V_{\text {OUT }}$ Temperature Coefficient With Output Adjustment | $\mathrm{R}_{\mathrm{P}}=10 \mathrm{k} \Omega$ |  | 0.7 |  |  | 0.7 |  | ppm/\% |
| Line Regulation ${ }^{2}$ | $\mathrm{V}_{\mathrm{S}}=+8 \mathrm{~V}$ to +33 V |  | 0.007 | 0.012 |  | 0.007 | 0.012 | \%/V |
| Load Regulation ${ }^{2}$ | $\mathrm{L}_{\mathrm{L}}=0 \mathrm{~mA}$ to 8 mA |  | 0.006 | 0.010 |  | 0.007 | 0.012 | \%/mA |
| Tempco Voltage Output Temperature Coefficient ${ }^{6}$ |  |  | 2.1 |  |  | 2.1 |  | $\mathrm{mV} /{ }^{\circ} \mathrm{C}$ |

Notes: 1. Guaranteed by design.
2. Line and load regulation specifications include the effects of self heating.
3. Output voltage change with temperature $=\frac{V_{\text {MAX }}-V_{\text {MIN }}}{5 \mathrm{~V}} \times 100 \%$
4. Output voltage change with temperature specification applies untrimmed, or trimmed to +10 V .
5. Output voltage temperature coefficient $=\frac{\text { Output voltage change with temperature }}{70^{\circ} \mathrm{C}}$
6. Limit current in or out of pin 3 to 50 nA and limit capacitance on pin 3 to 30 pF .

Electrical Characteristics $\left(\mathrm{V}_{\mathrm{S}}=+15 \mathrm{~V}, 0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right.$ and $\mathrm{I}_{\mathrm{O}}=0$ unless otherwise noted)

| Parameters | Test Conditions | REF-02C |  |  | REF-02D |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Output Voltage Change With Temperature ${ }^{34}$ | Over Temp. Range |  | 0.14 | 0.45 |  | 0.49 | 1.7 | \% |
| Output Voltage Temperature Coefficient ${ }^{5}$ | Over Temp. Range |  | 20 | 65 |  | 70 | 250 | ppm $/{ }^{\circ} \mathrm{C}$ |
| Change in $V_{\text {OUT }}$ Temperature Coefficient With Output Adjustment | $R_{P}=10 k \Omega$ |  | 0.7 |  |  | 0.7 |  | ppm/\% |
| Line Regulation ${ }^{2}$ | $\mathrm{V}_{\mathrm{S}}=+8 \mathrm{~V}$ to +33 V |  | 0.011 | 0.018 |  | 0.020 | 0.025 | \%/V |
| Load Regulation ${ }^{2}$ | $\mathrm{l}_{0}=0 \mathrm{~mA}$ to 5 mA |  | 0.008 | 0.018 |  | 0.020 | 0.025 | \%/mA |
| Tempco Voltage Output Temperature Coefficient ${ }^{6}$ |  |  | 2.1 |  |  | 2.1 |  | $\mathrm{mV} /{ }^{\circ} \mathrm{C}$ |

Notes: 1. Guaranteed by design.
2. Line and load regulation specifications include the effects of self heating.
3. Output voltage change with temperature $=\frac{V_{M A X}-V_{\text {MIN }}}{5 \mathrm{~V}} \times 100 \%$
4. Output voltage change with temperature specification applies untrimmed, or trimmed to +5 V .
5. Output voltage temperature coefficient $=\frac{\text { Output voltage change with temperature }}{70^{\circ} \mathrm{C}}$
6. Limit current in or out of pin 3 to 50 nA and limit capacitance on pin 3 to 30 pF .

## Typical Performance Characteristics

Maximum Load Current vs. Differential Input Voltage


Normalized Load Regulation
( $\Delta \mathrm{IL}=10 \mathrm{~mA}$ ) vs. Temperature


Normalized Line Regulation vs. Temperature


## Output Adjustment



The REF-02 trim terminal can be used to adjust the output voltage over a $5 \mathrm{~V} \pm 300 \mathrm{mV}$ range. This feature allows the system designer to trim system errors by setting the reference to a voltage other than 5 V . Of course, the output can also be set to exactly 5.000 V or to 5.12 V for binary operation. Adjustment of the output does not significantly affect the temperature performance of the device. Typically the temperature coefficient change is $0.7 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ for 100 mV of output adjustment.

## Typical Applications

Figure 3 shows how the REF-02 can be connected with an OP-07 to create an electronic thermometer. The circuit uses the +5 V reference output and the op amp to level shift and amplify the $2.1 \mathrm{mV} /{ }^{\circ} \mathrm{C}$ Tempco output into a voltage signal dependent on the ambient temperature. Different scaling can be obtained by selecting appropriate resistors from the table in Figure 3, giving output slopes calibrated in degrees Celsius or degrees Fahrenheit.

To calibrate, first measure the voltage on the Tempco pin ( $\mathrm{V}_{\text {TEMPCO }}$ ) and the ambient room temperature ( $\mathrm{T}_{\mathrm{A}}$ in ${ }^{\circ} \mathrm{C}$ ). Put those values into the following equation:

$$
X=\frac{V_{\text {TEMPCO (in millivolts) }}}{(S)\left(T_{A}+273\right)}
$$

Where S = Scale factor for your circuit selected from the table in Figure 3 (in millivolts).


Figure 1. Current Source

Then turn the circuit power off, short $\mathrm{V}_{\text {OUT }}$ (pin 6) of the REF-02 to ground, and while applying exactly 100.00 mV to the op amp output, adjust $R_{B 2}$ so that $V_{B}=(x)(100 \mathrm{mV})$. Now remove the short and the 100 mV source, reapply circuit power and adjust $R_{P}$ so that the op amp output voltage equals ( $T_{A}$ ) ( S ). The system is now exactly calibrated.

For remote sensor applications a $1.5 \mathrm{k} \Omega$ resistor ( $R_{S}$ ) must be connected in series with the Tempco pin to isolate it from cable capacitances. Low temperature coefficient metal film resistors must be used for $\mathrm{R}_{\mathrm{A}}, \mathrm{R}_{\mathrm{B}}$ and $\mathrm{R}_{\mathrm{C}}$.

Better grades of REF-02 will provide greater accuracy over a wider range of temperatures. To decrease op amp input errors, use an OP-27 instead of an OP-07. A system using a REF-02A and an OP-07C will provide a typical accuracy of $\pm 0.5 \%$ over the military temperature range.


Figure 2. Current Sink

$\mathrm{TC}_{\mathrm{C}} \mathrm{OUT}=\left(2.1 \mathrm{mV} /{ }^{\circ} \mathrm{C}\right)\left(1+\frac{R_{C}}{R_{A} \| R_{B}}\right)$

$$
V_{0}=\left(H \frac{R_{C}}{R_{A} \| R_{B}}\right) V_{\text {Tempco }}-\left(\frac{R_{C}}{R_{A}}\right)
$$

| Resistor Values |  |  |  |
| :---: | :---: | :---: | :---: |
| TCVOUT Slope[s] | $10 \mathrm{mV} /{ }^{\circ} \mathrm{C}$ | $100 \mathrm{mV} /{ }^{\circ} \mathrm{C}$ | $10 \mathrm{mV} /{ }^{\circ} \mathrm{F}$ |
| Temperature Range | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $-65^{\circ} \mathrm{F}$ to $+257^{\circ} \mathrm{F}$ |
| Output Voltage Range | -0.55 V to +1.25 V | -5.5 V to +12.5 V | -0.67 V to +2.57 V |
| Zero Scale | 0 V at $0^{\circ} \mathrm{C}$ | 0 V at $0^{\circ} \mathrm{C}$ | 0 V at $0^{\circ} \mathrm{F}$ |
| $\mathrm{RA}_{\mathrm{A}}( \pm 1 \%$ Resistor) | $9.09 \mathrm{~K} \Omega$ | $15 \mathrm{~K} \Omega$ | $8.25 \mathrm{~K} \Omega$ |
| RB1 ( $\pm 1 \%$ Resistor) | $1.5 \mathrm{~K} \Omega$ | $1.82 \mathrm{~K} \Omega$ | $1.0 \mathrm{~K} \Omega$ |
| RB2 (Potentiometer) | $200 \Omega$ | $500 \Omega$ | $200 \Omega$ |
| RC ( $\pm 1 \%$ Resistor) | $5.11 \mathrm{~K} \Omega$ | $84.5 \mathrm{~K} \Omega$ | $7.5 \mathrm{~K} \Omega$ |

Figure 3. Precision Electronic Thermometer

## Simplified Schematic Diagram



65-00968B

## Section 9

## Voltage Regulators

## RC4190 Micropower Switching Regulators

Features<br>- High efficiency - $85 \%$ typical<br>- Low quiescent current - $215 \mu \mathrm{~A}$<br>- Adjustable output - 1.3 V to 30 V<br>- High switch current - 150 mA<br>- Bandgap reference - 1.31 V<br>- Accurate oscillator frequency - $\pm 10 \%$<br>- Remote shutdown capability<br>- Low battery detection circuitry<br>- Low component count<br>- 8 -lead packages including small outline (SO-8)

## Description

The RC4190 monolithic IC is a low power switch mode regulator intended for miniature power supply applications. This DC-to-DC converter IC provides all of the active functions needed to create supplies for micropower circuits (load power up to 400 mW , or up to 10W with an external power transistor). Contained internally are an oscillator, switch, reference, comparator, and logic, plus a discharged battery detection circuit.

Application areas include on-card circuits where a non-standard voltage supply is needed, or in battery operated instruments where a 4190 can be used to extend battery lifetime.

These regulators can achieve up to $80 \%$ efficiency in most applications while operating over a wide supply voltage range, 2.2 V to 30 V , at a very low quiescent current drain of $215 \mu \mathrm{~A}$.
The standard application circuit requires just seven external components for step-up operation: an inductor, a steering diode, three resistors, a low value timing capacitor, and an electrolytic filter capacitor. The combination of simple application circuit, low supply current, and small package make the 4190 adaptable to a wide range of miniature power supply applications.

The 4190 is most suited for single ended stepup circuits because the internal switch transistor is referenced to ground. It is complemented by another Raytheon micropower switching regulator, the 4391, which is dedicated to stepdown and negative output (inverting) applications. Between the two devices the ability to create all three basic switching regulator configurations is assured. Refer to the 4391 data sheet for step-down and inverting applications.
With some optional external components the application circuit can be designed to signal a display when the battery has decayed below a predetermined level, or designed to signal a display at one level and then shut itself off after the battery decays to a second level. See the applications section for these and other unique circuits.
The 4190 micropower switching regulator consists of two devices, each with slightly different specifications. The RM4190 has a $1.5 \%$ maximum output voltage tolerance, $0.2 \%$ maximum line regulation, and operation to 30 V . The RC4190 has a $5.0 \%$ maximum output voltage tolerance, $0.5 \%$ maximum line regulation, and operation to 24 V . Other specifications are identical. Each type is available in plastic and ceramic DIPs, or SO-8 packages.

Connection Information


## Absolute Maximum Ratings

Supply Voltage (Without External Transistor)
RM4190 $+30 \mathrm{~V}$
RC4190..................................................+24V
Storage Temperature
Range $\qquad$ $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Operating Temperature Range
RM4190 $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
RC4190 $\qquad$ $.0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Switch Current 375 mA Peak

## Ordering Information

| Part Number | Package | Operating <br> Temperature <br> Range |
| :--- | :---: | :---: |
| RC4190M | M | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RC4190N | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RM4190D | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM4190D/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

Notes:
/883B suffix denotes Mil-Std-883, Level B processing $\mathrm{N}=8$-lead plastic DIP
$\mathrm{D}=8$ lead ceramic DIP
M $=8$-lead plastic SOIC
Contact a Raytheon sales office or representative for ordering information on special package/temperature range combinations.

## Mask Pattern



## Thermal Characteristics

|  | 8-Lead <br> Plastic <br> DIP | 8-Lead <br> Ceramic <br> DIP | Small <br> Outline <br> SO-8 |
| :--- | :---: | :---: | :---: |
| Max. Junction Temp. | $+125^{\circ} \mathrm{C}$ | $+175^{\circ} \mathrm{C}$ | $+125^{\circ} \mathrm{C}$ |
| Max. $\mathrm{P}_{\mathrm{D}} \mathrm{T}_{\mathrm{A}}<50^{\circ} \mathrm{C}$ | 468 mW | 833 mW | 240 mW |
| Therm. Res $\theta_{\mathrm{JC}}$ | - | $45^{\circ} \mathrm{C} / \mathrm{W}$ | - |
| Therm. Res. $\theta_{\mathrm{JA}}$ | $160^{\circ} \mathrm{C} / \mathrm{W}$ | $150^{\circ} \mathrm{C} / \mathrm{W}$ | $240^{\circ} \mathrm{C} / \mathrm{W}$ |
| For $\mathrm{T}_{\mathrm{A}}>50^{\circ} \mathrm{C}$ Derate at | $6.25 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $8.33 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $4.17 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |

## Functional Block Diagram



## Electrical Characteristics

$\left(+V_{S}=+6.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=5.0 \mu \mathrm{~A}\right.$ unless otherwise noted, over the full
operating temperature range)

| Parameters | Symbol | Conditions | RM4190 |  |  | RC4190 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max | Min | Typ | Max |  |
| Supply Voltage | $+V_{S}$ |  | 2.6 |  | 30 | 2.6 |  | 24 | V |
| Reference Voltage (Internal) | $V_{\text {REF }}$ |  | 1.25 | 1.31 | 1.37 | 1.20 | 1.31 | 1.42 | V |
| Supply Current | Is | Measure at Pin 5 $I_{4}=0$ |  | 235 | 350 |  | 235 | 350 | $\mu \mathrm{A}$ |
| Line Regulation |  | $0.5 \mathrm{~V}_{0}<\mathrm{V}_{\mathrm{S}}<\mathrm{V}_{0}$ |  | 0.2 | 0.5 |  | 0.5 | 1.0 | \% $\mathrm{V}_{0}$ |
| Load Regulation | L | $\begin{aligned} & V_{S}=+0.5 \mathrm{~V}_{0}, \\ & \mathrm{P}_{\mathrm{L}}=150 \mathrm{~mW} \end{aligned}$ |  | 0.5 | 1.0 |  | 0.5 | 1.0 | \% $\mathrm{V}_{0}$ |
| Reference Set Current | $l_{C}$ |  | 1.0 | 5.0 | 50 | 1.0 | 5.0 | 50 | $\mu \mathrm{A}$ |
| Switch Leakage Current | $I_{C O}$ | $V_{4}=24 \mathrm{~V}$ |  |  | 30 |  |  | 30 | $\mu \mathrm{A}$ |
| Supply Current (Disabled) | Iso | $\mathrm{V}_{\mathrm{C}} \leq 200 \mathrm{mV}$ |  |  | 30 |  |  | 30 | $\mu \mathrm{A}$ |
| Low Battery Output Current | ILBD | $\begin{aligned} & V_{8}=0.4 \mathrm{~V}, \\ & V_{1}=1.1 \mathrm{~V} \end{aligned}$ | 500 | 1200 |  | 500 | 1200 |  | $\mu \mathrm{A}$ |
| Oscillator Frequency Temperature Drift |  |  |  | $\pm 200$ |  |  | $\pm 200$ |  | $\begin{gathered} \mathrm{ppm} / \\ { }^{\circ} \mathrm{C} \end{gathered}$ |

Electrical Characteristics $\left(+V_{S}=+6.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=5.0 \mu \mathrm{~A}\right.$, and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise noted)

| Parameters | Symbol | Conditions | RM4190 |  |  | RC4190 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max | Min | Typ | Max |  |
| Supply Voltage | + $\mathrm{V}_{\text {S }}$ |  | 2.2 |  | 30 | 2.2 |  | 24 | V |
| Reference Voltage (Internal) | $V_{\text {REF }}$ |  | 1.29 | 1.31 | 1.33 | 1.24 | 1.31 | 1.38 | V |
| Switch Current | Isw | $\mathrm{V}_{4}=400 \mathrm{mV}$ | 100 | 200 |  | 100 | 200 |  | mA |
| Supply Current | Is | Measure at Pin 5 $I_{4}=0$ |  | 215 | 300 |  | 215 | 300 | $\mu \mathrm{A}$ |
| Efficiency | ef |  |  | 85 |  |  | 85 |  | \% |
| Line Regulation |  | $0.5 \mathrm{~V}_{0}<\mathrm{V}_{\mathrm{S}}<\mathrm{V}_{0}$ |  | 0.04 | 0.2 |  | 0.04 | 0.5 | \% $\mathrm{V}_{0}$ |
| Load Regulation | 4 | $\begin{aligned} & V_{S}=+0.5 \mathrm{~V}_{0}, \\ & \mathrm{P}_{\mathrm{L}}=150 \mathrm{~mW} \end{aligned}$ |  | 0.2 | 0.5 |  | 0.2 | 0.5 | \% $\mathrm{V}_{0}$ |
| Operating Frequency Range ${ }^{1}$ | $\mathrm{F}_{0}$ |  | 0.1 | 25 | 75 | 0.1 | 25 | 75 | kHz |
| Reference Set Current | Ic |  | 1.0 | 5.0 | 50 | 1.0 | 5.0 | 50 | $\mu \mathrm{A}$ |
| Switch Leakage Current | $I_{\text {co }}$ | $V_{4}=24 \mathrm{~V}$ |  | 0.01 | 5.0 |  | 0.01 | 5.0 | $\mu \mathrm{A}$ |
| Supply Current (Disabled) | $I_{\text {So }}$ | $\mathrm{V}_{\mathrm{C}} \leq 200 \mathrm{mV}$ |  | 0.1 | 5.0 |  | 0.1 | 5.0 | $\mu \mathrm{A}$ |
| Low Battery Bias Current | $I_{1}$ | $\mathrm{V}_{1}=1.2 \mathrm{~V}$ |  | 0.7 |  |  | 0.7 |  | $\mu \mathrm{A}$ |
| Capacitor Charging Current | $I_{C X}$ |  |  | 8.6 |  |  | 8.6 |  | $\mu \mathrm{A}$ |
| Oscillator Frequency Tolerance |  |  |  | $\pm 10$ |  |  | $\pm 10$ |  | \% |
| Capacitor Threshold Voltage + | $+_{\text {V }}^{\text {THX }}$ |  |  | 1.4 |  |  | 1.4 |  | V |
| Capacitor Threshold Voltage - | - $\mathrm{V}_{\text {THX }}$ |  |  | 0.5 |  |  | 0.5 |  | V |
| Feedback Input Current | $\mathrm{I}_{\text {FB }}$ | $\mathrm{V}_{7}=1.3 \mathrm{~V}$ |  | 0.1 |  |  | 0.1 |  | $\mu \mathrm{A}$ |
| Low Battery Output Current | $l_{\text {LBD }}$ | $\begin{aligned} & V_{8}=0.4 \mathrm{~V}, \\ & V_{1}=1.1 \mathrm{~V} \end{aligned}$ | 500 | 1500 |  | 500 | 1500 |  | $\mu \mathrm{A}$ |

[^13]
## Typical Performance Characteristics



Oscillator Frequency
vs. Supply Voltage


## Principles of Operation

## Simple Step-Up Converter

The most common application, the step-up regulator, is derived from a simple step-up dc-to-dc converter (Figure 1).


Figure 1. Simple Step-Up DC-to-DC Converter (VOUT $>V_{\text {BAT }}$ )

When switch $S$ is closed the battery voltage is applied across the inductor L. Charging current flows through the inductor, building up a magnetic field, increasing as the switch is held closed. While the switch is closed, the diode D is reverse biased (open circuit) and current is supplied to the load by the capacitor C. Until the switch is opened the inductor current will increase linearly to a maximum value determined by the battery voltage, inductor value, and the amount of time the switch is held closed (IPEAK $\left.=\mathrm{V}_{\mathrm{BAT}} / \mathrm{L} \times \mathrm{T}_{\mathrm{ON}}\right)$. When the switch is opened, the magnetic field collapses, and the energy stored in the magnetic field is converted into a discharge current which flows through the inductor in the same direction as the charging current. Because there is no path for current to flow through the switch, the current must flow through the diode to supply the load and charge the output capacitor.

If the switch is opened and closed repeatedly, at a rate much greater than the time constant of the output RC, then a constant dc voltage will be produced at the output.

An output voltage higher than the input voltage is possible because of the high voltage produced by a rapid change of current in the inductor. When the switch is opened the inductor voltage will instantly rise high enough to forward bias the diode, to $\mathrm{V}_{\text {OUT }}+\mathrm{V}_{\mathrm{D}}$.

In the complete 4190 regulator a feedback control system adjusts the on time of the switch, controlling the level of inductor current, so that the average inductor discharge current equals the load current, thus regulating the output voltage.

## Complete Step-Up Regulator

A complete schematic of the minimum step-up application is shown in Figure 2. The ideal switch in the dc-to-dc converter diagram is replaced by an open collector NPN transistor Q1. C1 functions as the output filter capacitor, and D1 and $L_{x}$ replace D and L.

When power is first applied, the current in R1 supplies bias current to pin 6 ( $\mathrm{I}_{\mathrm{C}}$ ). This current is stabilized by a unity gain current source amplifier and then used as bias current for the 1.31 V bandgap reference. A very stable bias current generated by the bandgap is mirrored and used to bias the remainder of the chip. At the same time the 4190 is starting up, current will flow through the inductor and the diode to charge the output capacitor to $\mathrm{V}_{\mathrm{BAT}}-\mathrm{V}_{\mathrm{D}}$.

At this point the feedback (pin 7) senses that the output voltage is too low, by comparing a division of the output voltage (set by the ratio of R2 to R3) to the +1.31 V reference. If the output voltage is too low then the comparator output changes to a logical zero. The NOR gate then effectively ANDs the oscillator square wave with the comparator signal; if the comparator output is zero AND the oscillator output is low, then the NOR gate output is high and the switch transistor will be forced on. When the oscillator goes high again the NOR gate output goes low and the switch transistor will turn off. This turning on and off of the switch transistor performs the same function that opening and closing the switch in the simple dc-to-dc converter does; i.e., it stores energy in the inductor during the on time and releases it into the capacitor during the off time.

The comparator will continue to allow the oscillator to turn the switch on and off until enough charge has been delivered to the capacitor to raise the feedback voltage above 1.31 V .

Thereafter this feedback system will vary the duration of the on time in response to changes in load current or battery voltage (see Figure 3). If the load current increases (waveform C), then the transistor will remain on (waveform D) for a
longer portion of the oscillator cycle, thus allowing the inductor current (waveform E) to build up to a higher peak value. The duty cycle of the switch transistor varies in response to changes in load and line.


Figure 2. Minimum Step-Up Application


Figure 3. Step-Up Regulator Waveforms

The inductor value and oscillator frequency must be carefully tailored to the battery voltage, output current, and ripple requirements of the application (see Design Equations, page 10). If the inductor value is too high or the oscillator frequency is too high then the inductor current will never reach a value high enough to meet the
load current drain and the output voltage will collapse. If the inductor value is too low or the oscillator frequency too low then the inductor current will build up too high, causing excessive output voltage ripple, or possibly over stressing the switch transistor, or possibly saturating the inductor.


65-02675A
Figure 4. High Power Step-Up Application (up to 10W)

## Simple Step-Down Converter

Figure 5 shows a simple step-down dc-to-dc converter with no feedback or control.


Figure 5. Simple Step-Down DC-to-DC Converter ( $\mathrm{V}_{\mathbf{O}} \leq \mathrm{V}_{\mathrm{BAT}}$ )

When $S$ is closed the battery voltage minus the output voltage is applied across the inductor. All of the inductor current will flow into the load until the inductor current exceeds the load current. The excess current will then charge the capacitor and the output voltage will rise. When $S$ is opened the voltage applied across the inductor will be reduced to $V_{\text {OUt }}$ plus $V_{\text {DIODE }}$, and the inductor will discharge into the load. As in the step-up case, the average inductor current equals the load current. The maximum inductor current $I_{\text {MAX }}$ will equal ( $\left.\mathrm{V}_{\text {BAT }}-\mathrm{V}_{\text {OUT }}\right) / L_{X}$ times the maximum on time of the switch transistor. Current flows to the load during both half cycles of the oscillator.

## Complete Step-Down Regulator

Most step-down applications are better served by the 4391 step-down and inverting switching regulator (refer to the 4391 data sheet). However, there is a range of load power for which the 4190 has an advantage over the 4391 in step-down applications. From approximately 500 mW to 2 W of load power, the 4190 step-down circuit of Figure 6 offers a lower component count and simpler circuit than the comparable 4391 circuit, particularly when stepping down a voltage greater than 30 V .

Since the switch transistor in the 4190 is in parallel with the load a method must be used to convert it to a series connection. The circuit of Figure 7 accomplishes this. The 2N2907 replaces S of Figure 6, and R6 and R7 are added to provide the base drive to the 2N2907 in the correct polarity to operate the circuit properly.


Figure 6. Complete Step-Down Regulator

## Greater Than 30V Application

Adding a zener diode in series with the base of the 2N2907 allows the battery voltage to increase by the value of the zener, with only a slight decrease in efficiency. As an example, if a 24 V zener is used, the maximum battery voltage can go to $48 \mathrm{~V}^{*}$ when using a 4190 . Refer to Figure 7.

Note, however, that the addition of the zener diode will not alter the maximum change of supply. With a 24 V zener the circuit will stop operating when the battery voltage drops below $24 \mathrm{~V}+2.2 \mathrm{~V}=26.2 \mathrm{~V}$.
*Maximum battery voltage is 54 V when using RM4190 (30V + 24V).


65-02677A

Figure 7. Stepping Down An Input Voltage Greater Than 30V

## Design Equations

The inductor value and timing capacitor ( $\mathrm{C}_{\mathrm{x}}$ ) value must be carefully tailored to the inpuf voltage, input voltage range, output voltage, and load current requirements of the application. The key to the problem is to select the correct inductor value for a given oscillator frequency, such that the inductor current rises to a high enough peak value ( $\mathrm{I}_{\text {max }}$ ) to meet the average load current drain. The selection of this inductor value must take into account the variation of oscillator frequency from unit to unit and the drift of frequency over temperature. Use $\pm 20 \%$ as a maximum change from the nominal oscillator frequency.

The worst-case conditions for calculating ability to supply load current are found at the minimum supply voltage; use $+V_{S}(\min )$ to calculate the inductor value. Worst-case conditions for ripple are at $+V_{s}(\max )$.

The value of the timing capacitor is set according to the following equation:

$$
f_{O}\left(H_{z}\right)=\frac{2.4 \times 10^{-6}}{C_{X}}
$$

The squarewave output of the oscillator is internal and cannot be directly measured, but is equal in frequency to the triangle waveform measurable at pin 4. The switch transistor is normally on when the triangle waveform is ramping up and off when ramping down. Capacitor selection depends on the application; higher operating frequencies will reduce the output voltage ripple and will allow the use of an inductor with a physically smaller inductor core, but excessively high frequencies will reduce load driving capability and efficiency.

Find a value for the start-up resistor R1:

$$
R 1=\frac{V_{S}-1.2 V}{5 \mu \mathrm{~A}}
$$

Find a value for the feedback resistors R2 and R3:

$$
\begin{aligned}
R 2 & =\frac{V_{\text {OUT }}-1.31 \mathrm{~V}}{I_{\mathrm{A}}} \\
R 3 & =\frac{1.31 \mathrm{~V}}{I_{\mathrm{A}}}
\end{aligned}
$$

Where $I_{A}$ is the feedback divider current (recommended value is between $50 \mu \mathrm{~A}$ and 100 $\mu \mathrm{A}$ ).

## Step-Up Design Procedure

1. Select an operating frequency and timing capacitor as shown above ( 10 kHz to 40 kHz is typical).
2. Find the maximum on time (add $5 \mu \mathrm{~S}$ for the turn-off base recombination delay of Q1):

$$
\mathrm{T}_{\mathrm{ON}}=\frac{1}{2 \mathrm{f}_{\mathrm{O}}}+5 \mu \mathrm{~S}
$$

3. Calculate the peak inductor current $I_{\text {MAX }}$ (if this value is greater than 375 mA , then an external power transistor must be used in place of Q1):

$$
\mathrm{I}_{\mathrm{MAX}}=\left(\frac{\mathrm{V}_{\mathrm{OUT}}+\mathrm{V}_{D}-\mathrm{V}_{\mathrm{S}}}{\left(\mathrm{fO}_{\mathrm{O}} \mathrm{~T}_{\mathrm{ON}}\left[\mathrm{~V}_{\mathrm{S}}-\mathrm{V}_{\mathrm{SW}}\right]\right.}\right) 2 \mathrm{I}_{\mathrm{L}}
$$

where:
$\mathrm{V}_{\mathrm{s}}=$ supply voltage
$V_{D}=$ diode forward voltage
$I_{1}=$ dc load current
$\rangle_{\mathrm{SW}}=$ saturation voltage of Q1 (typ 0.5 V )
4. Find an inductance value for $L_{x}$ :

$$
L_{X}(\text { Henries })=\left(\frac{V_{S}-V_{S W} \hat{}}{I_{M A X}}\right) T_{O N}
$$

The inductor chosen must exhibit approximately this value at a current level equal to $I_{\text {max }}$.
5. Calculate a value for the output filter capacitor:

$$
C_{F}(\mu \mathrm{~F})=\frac{\mathrm{T}_{\mathrm{ON}}\left(\frac{\mathrm{~V}_{\mathrm{S}} \mathrm{I}_{\mathrm{MAX}}}{\mathrm{~V}_{\mathrm{OUT}}}+\mathrm{I}_{\mathrm{L}}\right)}{\mathrm{V}_{\mathrm{R}}}
$$

where $\mathrm{V}_{\mathrm{R}}=$ ripple voltage (peak)

## Step-Down Design Procedure

1. Select an operating frequency.
2. Determine the maximum on time ( $\mathrm{T}_{\mathrm{ON}}$ ) as in the step-up design procedure.
3. Calculate $I_{\text {mAX }}$ :

$$
I_{\mathrm{MAX}}=\frac{2 I_{L}}{\left(f_{O}\right)\left(T_{O N}\right)\left(\frac{V_{S}-V_{O U T}}{V_{O U T}-V_{D}}+1\right)}
$$

4. Calculate $L_{x}$ :

$$
L_{X}=\left(\frac{V_{S}-V_{O U T}}{I_{M A X}}\right) T_{O N}
$$

5. Calculate a value for the output filter capacitor:


## Alternate Design Procedure

The design equations above will not work for certain input/output voltage ratios, and for these circuits another method of defining component values must be used. If the slope of the current discharge waveform is much less than the slope of the current charging waveform, then the inductor current will become continuous (never discharging completely), and the equations will become extremely complex. So, if the voltage applied across the inductor during the charge time is greater than during the discharge time, use the design procedure below. For example, a step-down circuit with 20 V input and 5 V output will have approximately 15 V across the inductor when charging, and approximately 5 V when discharging. So in this example the inductor current will be continuous and the alternate procedure will be necessary.

1. Select an operating frequency (a value between 10 kHz and 40 kHz is typical).
2. Build the circuit and apply the worst case conditions to it, i.e., the lowest battery voltage and the highest load current at the desired output voltage.
3. Adjust the inductor value down until the desired output voltage is achieved, then go a little lower (approximately 20\%) to cover manufacturing tolerances.
4. Check the output voltage with an oscilloscope for ripple, at high supply voltages, at voltages as high as are expected. Also check for efficiency by monitoring supply and output voltages and currents [eff = (VOUT) (IOUT)/(+VS) (ISY) $\times 100 \%]$.
5. If the efficiency is poor, go back to (1) and start over. If the ripple is excessive, then increase the output filter capacitor value or start over.

## Inductors

Efficiency and load regulation will improve if a quality high $Q$ inductor is used. A ferrite pot core is recommended; the wind-yourself type with an air gap adjustable by washers or spacers is very usefu! for bread boarding prototypes. Care must be taken to choose a permeable enough core to handle the magnetic flux produced at $I_{\mathrm{MAX}}$; if the core saturates then efficiency and output current capability are severely degraded and excessive current will flow through the switch transistor. An isolated ac current probe for an oscilloscope (example: Tektronix P6042) is an excellent tool for saturation problems; with it the inductor current can be monitored for nonlinearity at the peaks (a sign of saturation).

## Low Battery Detector

An open collector signal transistor Q2 with comparator C 2 provides the designer with a method of signaling a display or computer whenever the battery voltage falls below a programmed level (see Figure 8). This level is determined by the +1.31 V reference level and by the selection of two external resistors according to the equation:

$$
\mathrm{V}_{\mathrm{TH}}=\mathrm{V}_{\mathrm{REF}}\left(\frac{\mathrm{R} 4}{\mathrm{R} 5}+1\right)
$$

Where $\mathrm{V}_{\mathrm{TH}}=$ Threshold Voltage for Detection


Figure 8. Low Battery Detector

When the battery voltage drops below this threshold Q2 will turn on and sink over $1500 \mu \mathrm{~A}$ typically. The low battery detector circuitry may also be used for other, less conventional applications (see Figures 14 and 15).

## Bias Current Shutdown

The control current for the reference is an externally set by a resistor from the $I_{c}$ pin to the battery. This current can vary from $1.0 \mu \mathrm{~A}$ to $50 \mu \mathrm{~A}$ without affecting the operation of the IC. Interrupting this current will disable the entire circuit, causing the output voltage to go to 0 V for stepdown applications, and reducing the supply current to less than $1.0 \mu \mathrm{~A}$.
Automatic shutdown of the 4190 can be achieved using the circuit of Figure 9.


Figure 9. Simple Automatic Shutdown
A resistor is placed from the $I_{c}$ pin to ground, creating a voltage divider. When the voltage at the $I_{c}$ pin is less than 1.2 V , the 4190 will begin to turn off. This scheme should only be used in limited temperature range applications since the "turn off" voltage at the $I_{c}$ pin has a temperature coefficient of $-4.0 \mathrm{mV} /{ }^{\circ} \mathrm{C}$. At $25^{\circ} \mathrm{C}$, typically 250 $n A$ is the minimum current required by the $I_{c}$ pin to sustain operation. A $5.0 \mu \mathrm{~A}$ voltage divider works well taking into account the sustaining current of 250 nA and a threshold voltage of 0.4 V at turn off. As an example, if 3.0 V is to be the turn off voltage, then R9 $=1.1 / 4.75 \mu \mathrm{~A}$ and R 1 -(3.0-1.1) $5.0 \mu \mathrm{~A}$ or about $240 \mathrm{k} \Omega$ and $390 \mathrm{k} \Omega$ respectively. The tempco at the top of the divider will be $-4.0 \mathrm{mV}(\mathrm{R} 1+\mathrm{R} 9) / \mathrm{R} 9$ or $-10.5 \mathrm{mV} /{ }^{\circ} \mathrm{C}$, an acceptable number for many applications.
Another method of automatic shutdown without temperature limitations is the use of a zener diode
in series with the $I_{C}$ pin and set resistor. When the battery voltage falls below $\mathrm{V}_{\mathrm{Z}}+1.2 \mathrm{~V}$ the circuit will start to shut down. With this connection and the low battery detector, the application can be designed to signal a display when the battery voltage has dropped to the first programmed level, then shut itself off as the battery reaches the zener threshold.

The set current can also be turned off by forcing the $\mathrm{I}_{\mathrm{c}}$ pin to 0.2 V or less using an external transistor or mechanical switch. An example of this is shown in Figure 10.
In this circuit an external control voltage is used to determine the operating state of the 4190. If the control voltage $\mathrm{V}_{\mathrm{c}}$ is a logic 1 at the input of the 4021 (CMOS Triple NOR Gate), the voltage at the $I_{C}$ pin will be less than 0.5 V forcing the 4190 off ( $<0.1 \mu \mathrm{~A} \mathrm{I}_{\mathrm{cc}}$ ). both the 2N3904 and 2N2907 will be off insuring long shelf for the battery since less than $1.0 \mu \mathrm{~A}$ is drawn by the circuit.
When $V_{c}$ goes to a logic $0,2.0 \mu \mathrm{~A}$ is forced into the $I_{C}$ pin through the $2.2 \mathrm{M} \Omega$ resistor and the NOR gate, and at the same time the 2N3904 and 2N2907 turn on, connecting the battery to the load.

As long as $V_{c}$ remains low the circuit will regulate the output to 5.0 V . This type of circuit is used to back up the main supply voltage when line interruptions occur, a particularly useful feature when using volatile memory systems.

## Typical Step-Up Application

Figure 11 shows a common application: a circuit to extend the lifetime of a 9.0 V battery. The regulator remains in its quiescent state (drawing only $215 \mu \mathrm{~A}$ ) until the battery voltage decays below 7.5 V , at which time it will start to switch and regulate the output at 7.0 V until the battery falls below 2.2 V .

If this circuit operates at tis typical efficiency of $80 \%$, with an output current of 10 mA , at 5.0 V battery voltage, then the average input current will be $\left.I_{\mathbb{N}}=\left(V_{\text {OUT }} \times I_{L}\right) \div\left(V_{\text {BAT }}\right) \times e_{f}\right)$ or $7.0 \mathrm{~V} x$ $10 \mathrm{~mA}) \div(5.0 \mathrm{~V} \times 0.8)=17.5 \mathrm{~mA}$.


65-02679A
Figure 10. Battery Back-Up Circuit


65-02680A

Figure 11. Typical Application: 9.0V Battery Life Extender

## Bootstrapped Operation

In step-up applications, power to the 4190 can be derived from the output voltage by connecting the $+V_{S}$ pin and the top of R1 to the output voltage (Figure 12).

One requirement is that the battery voltage must be greater than 3.0 V when the circuit is energized or else there will not be enough voltage at pin 5 to start up the IC. The big advantage of this circuit is the ability to operate down to a discharged battery voltage of 1.0 V .


65-02682A
Figure 12. Bootstrapped Operation

## Buck-Boost Application

A disadvantage of the standard step-up and step-down circuits is the limitation of the input voltage range; for a step-up circuit, the battery voltage must always be less than the programmed output voltage, and for a step-down circuit, the battery voltage must always be greater than the output voltage. The following circuit eliminates this disadvantage, allowing a battery voltage above the programmed output
voltage to decay to well below the output voltage (see Figure 13).

The circuit operation is similar to the step-up circuit operation, except that both terminals of the inductor are connected to switch transistors. This switching method allows the inductor to be disconnected from the battery during the time the inductor is being discharged. A new discharge path is provided by D1, allowing the inductor to be referenced to ground and independent of the battery voltage. The efficiency of this circuit will be reduced to $55-60 \%$ by losses in the extra switch transistor and diode. Efficiency can be improved by choosing transistors with low saturation voltages and by using power Schottky diodes such as Motorola's MBR030.


Figure 13. Buck Boost Circuit ( $\mathrm{V}_{\mathrm{BAT}}>\mathrm{or}<\mathrm{V}_{\mathrm{OUT}}$ )

## Voltage Dependent Oscillator

The 4190's ability to supply load current at low battery voltages depends on the inductor value and the oscillator frequency. Low values of inductance or a low oscillator frequency will cause a higher peak inductor current and therefore increase the load current capability. A large inductor current is not necessarily best, however, because the large amount of energy delivered with each cycle will cause a large voltage ripple at the output, especially at high input voltages. This tradeoff between load current capability and output ripple can be improved with the circuit connection shown in Figure 14. This circuit uses the low battery detector to sense for a low battery voltage condition and will decrease the oscillator frequency after a pre-programmed threshold is reached.

The threshold is programmed exactly as the normal low battery detector connection:

$$
\mathrm{V}_{\mathrm{TH}}=\mathrm{V}_{\mathrm{REF}}\left(\frac{\mathrm{R} 4}{\mathrm{R} 5}+1\right)
$$



65-02683A

Figure 14. Step-Up Regulator With VoltageDependent Oscillator

When the battery voltage reaches this threshold the comparator will turn on the open collector transistor at pin 8, effectively putting C2 in parallel with $\mathrm{C}_{x}$. This added capacitance will reduce the oscillator frequency according to the following equation:

$$
F_{O} \approx \frac{2.4 \times 10^{-6}}{C_{X}+C_{2}}
$$

Where C is in pF and $\mathrm{FO}_{\mathrm{O}}$ is in Hz .
Component values for a typical application might be R2 $=330 \mathrm{k} \Omega, \mathrm{R} 5=150 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{X}}=100 \mathrm{pF}$, and $\mathrm{C} 2=100 \mathrm{pF}$. These values would set the threshold voltage at 4.1 V and change the operating frequency from 48 kHz to 24 kHz . Note that this technique may be used for step-up, step-down, or inverting applications.

## Compensation

When large values (> $50 \mathrm{k} \Omega$ ) are used for the voltage setting resistors, R2 and R3 of Figure 2, stray capacitance at the $\mathrm{V}_{\mathrm{FB}}$ input can add a lag to the feedback response, destabilizing the regulator, increasing low frequency ripple, and lowering efficiency. This can often be avoided by minimizing the stray capacitance at the $\mathrm{V}_{\mathrm{FB}}$ node. It can also be remedied by adding a lead compensation capacitor of 100 pF to 10 nF in parallel with R2 in Figure 2.

## Short Circuit Protection

One disadvantage of the simple application circuits is their lack of short circuit protection, especially for the step-up circuit, which has a very low resistance path for current flow from the input to the output. A current limiting circuit which senses the output voltage and shuts down the 4190 if the output voltage drops too low can be built using the low battery detector circuitry. The low battery detector is connected to sense the output voltage and will shut off the oscillator by forcing pin 2 low if the output voltage drops. Figure 15 shows a schematic of a step-down regulator with this connection.

R3 and R4 set the output voltage, as in the circuit of Figure 2. Choose resistor values so R5 = R3 and R4 = R2, and make R8 25 to 35 times higher than R3. When the output is shorted, the open collector transistor at pin 8 will force pin 2 low and shut off the oscillator and therefore shut off the external switch transistor. The regulator will then remain in a low current off condition until power is removed and reapplied. C2 provides momentary current to ensure proper start up. This scheme will not work with the simple step-up regulator, but will work with the boostbuck converter, providing short circuit protection in both step-up and step-down modes.

## 4190/4391 $\pm$ Power Supply

A positive and negative dual tracking power supply using a step-up 4190 and an inverting 4391 is shown in Figure 16. The inductor and capacitor values were chosen to achieve the highest practical output currents from a +12 V battery, as it decays, while keeping the output voltage ripple under $100 \mathrm{mV} \mathrm{V}_{\mathrm{pp}}$ at $\pm 15 \mathrm{~V}$ output.

The circuit may be adapted to other voltages and currents, but note that the 4190 is step-up, so $\mathrm{V}_{\text {OUT }}$ must be greater than $\mathrm{V}_{\text {BAT }}$.

The output voltages may both be trimmed by adjusting a single resistor value (R3 or R4), because the reference for the negative output is derived from $+\mathrm{V}_{\text {OUT }}$. This connection also allows the output voltages to track each other with changes in temperature and line voltage.

The timing capacitors are set up exactly as in the voltage dependent oscillator application of Figure 16. The values of R2, R5, C6, and C4 that are given were chosen to optimize for the +12 V battery conditions, setting the threshold for oscillator frequency change at $\mathrm{V}_{\mathrm{BAT}}=+8.5 \mathrm{~V}$.

As given, this power supply is capable of delivering +45 mA and -15 mA with regulation, until the battery decays below 5.0 V .

For information on adjusting the 4391 to meet a specific application refer to the Raytheon 4391 data sheet.

$65-02684 \mathrm{~A}$

Figure 15. Step-Down Regulator With Short Circuit Protection


Figure 16. RC4190/4391 Power Supply ( $\pm 15 \mathrm{~V}$ With Values Given)

## Negative Input, Negative Output Step-Up Regulator

In the circuit of Figure 17, a bootstrap arrangement of supply and ground pins helps generate an output voltage more negative than the input voltage. On power-up, the output filter capacitor $\left(C_{F}\right)$ will charge through D2 and $L_{x}$. When the voltage goes below -2.4 V , the 4190 begins switching and charging $\mathrm{C}_{\mathrm{F}}$. The output will regulate at a value equal to the reference voltage (1.31V) plus the zener voltage of D1. RZ sets the value of zener current, stabilized at 1.31V/R2.


65-4131

Figure 17. Negative Input, Negative Output Step-Up Regulator


## Troubleshooting Chart

| Symptom | Possible Problems |
| :--- | :--- |
| Draws excessive supply current on <br> start-up. | Battery not "stiff" - inadequate supply <br> bypass capacitor. <br> Inductance value too low. <br> Operating frequency too low. |
| Output voltage is low. | Inductance value too high for Fo or core <br> saturating. |
| Inductor "sings" with audible hum. | Not potted well or bolted loosely. |

## Background Information

During the past several years there have been various switching regulator ICs introduced by many manufacturers, all of which attended to the same market, namely controllers for use in power supplies delivering greater than 10W of DC power. Raytheon felt there was another area which could use a switching regulator to even more advantage the area of battery powered equipment. Battery powered systems have problems peculiar unto themselves: changes in supply voltage, space considerations, battery life and usually cost. The 4190 was designed with each of these in mind.

The 4190 was partitioned to work in an eight pin package, making it smaller than other controllers which go into 14 and 16 pin packages.

Battery powered applications require the load as seen by the battery to be as small as possible to extend battery life. To this end, the quiescent current of the 4190 is 15 to 100 times less than controllers designed for nonbattery applications. At the same time the switch transistor can sink 200 mA at 0.4 V , comparable to or better than higher powered controllers. As an example, the 4190 configured in the step-up mode can supply 5.0 V at 40 mA output with an input of 3.0 V .

Cost is usually a primary consideration in battery powered systems. The 4190, guaranteed to work down to 2.2 V , can save the designer and end user money as well because battery costs decrease as the number of cells needed goes down.

## RC4191/4192/4193 Micropower Switching Regulators

## Features

E High efficiency - $80 \%$ typical

- Low quiescent current - $215 \mu \mathrm{~A}$
- Adjustable output - 2.2 V to 30 V
- High switch current - 150 mA
- Bandgap reference - 1.31 V
- Remote shutdown capability
- Low battery detection circuitry
- Low component count
- Small 8-lead package


## Description

Not recommended for new designs. Refer to RC4190 Data Sheet. The RC4193 series of monolithic ICs are low power switch mode regulators intended for miniature power supply applications. These dc-to-dc converter ICs provide all of the active functions needed to create supplies for micropower circuits (load power up to 400 mW , or up to 10 W with external power transistor). Contained internally are an oscillator, switch, reference, comparator, and logic, plus a discharged battery detection circuit.

Application areas include on-card circuits where a non-standard voltage supply is needed, or in battery operated instruments where a 4193 can be used to extend battery lifetime.

These regulators can achieve up to 80\% efficiency in most applications while operating over a wide supply voltage range, 2.2 V to 30 V , at a very low quiescent current drain of $215 \mu \mathrm{~A}$.

The standard application circuit requires just seven external components for step-up operation: an inductor, a steering diode, three resistors, a low value timing capacitor, and an electrolytic filter capacitor. The combination of simple application circuit, low supply current, and small package make the 4193 adaptable to a wide range of miniature power supply applications.

The 4193 is most suited for single ended step-up circuits because the internal switch transistor is referenced to ground. It is complemented by Raytheon's other micropower switching regulator, the 4391, which is dedicated to step-down and negative output (inverting) applications. Between the two devices the ability to create all three basic switching regulator configurations is assured. Refer to the 4391 data sheet for stepdown and inverting applications.

The 4191/92/93 series of micropower switching regulators consists of three devices, each with slightly different specifications. The 4191 has a $1.5 \%$ maximum output voltage tolerance, $0.2 \%$ maximum line regulation, and operation to 30 V . The 4192 has a $3.0 \%$ maximum output voltage tolerance, $0.5 \%$ maximum line regulation, and operation to 30 V . The 4193 has a $5.0 \%$ maximum output voltage tolerance, $0.5 \%$ maximum line regulation, and operation to 24 V . Other specifications are identical for the 4191, 4192 and 4193. Each type is available in commercial, industrial, and military temperature ranges, and in plastic and ceramic DIPs.

With some optional external components the application can be designed to signal a display when the battery has decayed below a predetermined level, or designed to signal a display at one level and then shut itself off after the battery decays to a second level. See the applications section for these and other unique circuits.

## Connection Information



## Ordering Information

| Part Number | Package | Operating <br> Temperature <br> Range |
| :--- | :---: | :---: |
| RC4191N | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RC4192N | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RC4193N | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RV4191N | N | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| RV4192N | N | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| RV4193N | N | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| RM4191D | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM4192D | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM4193D | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM4191D/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM4192D/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM4193D/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

## Notes:

/883B suffix denotes Mil-Std-883, Level B processing
$\mathrm{N}=8$-lead plastic DIP
D = 8 lead ceramic DIP
Contact a Raytheon sales office or representative for ordering information on special package/temperature range combinations.

## Mask Pattern



Die Size: $66 \times 67$ mils
Min. Pad Dimensions: $4 \times 4$ mils $65-01482 \mathrm{~A}$

Functional Block Diagram


## Absolute Maximum Ratings

Supply Voltage (Without External

## Series Pass Transistor

4191, 4192
$+30 \mathrm{~V}$
4193 ..................................................... $24 V$
Storage Temperature
$\quad$ Range ................................. $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Operating Temperature Range
RM4191/2/3
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
RV4191/2/3
$-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
RC4191/2/3 $.0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$

## Thermal Characteristics

|  | 8 -Lead <br> Plastic DIP | 8 -Lead <br> Ceramic DIP |
| :--- | :---: | :---: |
| Max. Junction Temp. | $125^{\circ} \mathrm{C}$ | $175^{\circ} \mathrm{C}$ |
| Max. $\mathrm{P}_{\mathrm{D}} \mathrm{T}_{\mathrm{A}}<50^{\circ} \mathrm{C}$ | 468 mW | 833 mW |
| Therm. Res. $\theta_{\mathrm{JC}}$ | - | $45^{\circ} \mathrm{C} / \mathrm{W}$ |
| Therm. Res. $\theta_{\mathrm{JA}}$ | $160^{\circ} \mathrm{C} / \mathrm{W}$ | $150^{\circ} \mathrm{C} / \mathrm{W}$ |
| For $\mathrm{T}_{\mathrm{A}_{1}}>50^{\circ} \mathrm{C}$ Derate at | 6.25 mW <br> per${ }^{\circ} \mathrm{C}$ |  | | 8.33 mW |
| :---: |
| per ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics (Continued)
( $\mathrm{V}_{\mathrm{S}}=+6.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=5.0 \mu \mathrm{~A}$, and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise noted)

| Parameters | Symbol | Conditions | 4191 |  |  | 4192 |  |  | 4193 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max |  |
| Capacitor Threshold Voltage + | $+\mathrm{V}_{\text {THX }}$ |  |  | 1.4 |  |  | 1.4 |  |  | 1.4 |  | V |
| Capacitor Threshold Voltage - | $-V_{\text {THX }}$ |  |  | 0.5 |  |  | 0.5 |  |  | 0.5 |  | V |
| Feedback Input Current | $I_{\text {FB }}$ | $\mathrm{V}_{7}=1.3 \mathrm{~V}$ |  | 0.1 |  |  | 0.1 |  |  | 0.1 |  | $\mu \mathrm{A}$ |
| Low Battery Output Current | L BD | $\begin{aligned} & V_{8}=0.4 \mathrm{~V}, \\ & V_{1}=1.1 \mathrm{~V} \end{aligned}$ | 500 | 1500 |  | 500 | 1500 |  | 500 | 1500 |  | $\mu \mathrm{A}$ |
| $+V_{S}=6.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=5.0 \mu \mathrm{~A}$, unless otherwise noted, over the full operating temperature range) |  |  |  |  |  |  |  |  |  |  |  |  |
| Supply Voltage | $+V_{S}$ |  | 2.6 |  | 30 | 2.6 |  | 30 | 2.6 |  | 24 | V |
| Reference Voltage (Internal) | $V_{\text {REF }}$ |  | 1.25 | 1.31 | 1.37 | 1.23 | 1.31 | 1.39 | 1.20 | 1.31 | 1.42 | V |
| Supply Current | Is | Measure at Pin 5 $I_{3}=0$ |  | 225 | 350 |  | 225 | 350 |  | 225 | 350 | $\mu \mathrm{A}$ |
| Line Regulation |  | $0.5 \mathrm{~V}_{0}<+\mathrm{V}_{\mathrm{S}}<\mathrm{V}_{0}$ |  | 0.2 | 0.5 |  | 0.5 | 1.0 |  | 0.5 | 1.0 | \% $\mathrm{V}_{0}$ |
| Load Regulation | L | $\begin{aligned} & +V_{S}=0.5 \mathrm{~V}_{0}, \\ & \mathrm{P}_{\mathrm{L}}=150 \mathrm{~mW} \end{aligned}$ |  | 0.5 | 1.0 |  | 0.5 | 1.0 |  | 0.5 | 1.0 | \% $\mathrm{V}_{0}$ |
| Reference Set Current | Ic |  | 1.0 | 5.0 | 50 | 1.0 | 5.0 | 50 | 1.0 | 5.0 | 50 | $\mu \mathrm{A}$ |
| Switch Leakage Current | Ico | $\mathrm{V}_{3}=24 \mathrm{~V}$ |  |  | 30 |  |  | 30 |  |  | 30 | $\mu \mathrm{A}$ |
| Supply Current (Disabled) | Iso | $\mathrm{V}_{\mathrm{C}}<200 \mathrm{mV}$ |  |  | 30 |  |  | 30 |  |  | 30 | $\mu \mathrm{A}$ |
| Low Battery Output Current | L BD | $\begin{aligned} & V_{8}=0.4 \mathrm{~V}, \\ & V_{1}=1.1 \mathrm{~V} \end{aligned}$ | 500 | 1200 |  | 500 | 1200 |  | 500 | 1200 |  | $\mu \mathrm{A}$ |
| Oscillator Frequency Temperature Drift |  |  |  | $\pm 200$ |  |  | $\pm 200$ |  |  | $\pm 200$ |  | $\mathrm{ppm}^{\circ} \mathrm{C}$ |

## Typical Performance Characteristics



Oscillator Frequency
vs. Supply Voltage


## Principles of Operation

## Simple Step-Up Converter

The most common application, the step-up regulator, is derived from a simple step-up DC-to-DC converter (Figure 1).


Figure 1. Simple Step-Up DC-to-DC Converter ( $\mathbf{V}_{\text {OUT }}>\mathbf{V}_{\text {BAT }}$ )

When switch S is closed the battery voltage is applied across the inductor L. Charging current flows through the inductor, building up a magnetic field, increasing as the switch is held closed. While the switch is closed, the diode $D$ is reverse biased (open circuit) and current is supplied to the load by the capacitor C . Until the switch is opened the inductor current will increase linearly to a maximum value determined by the battery voltage, inductor value, and the amount of time the switch is held closed (IPEAK $\left.=\mathrm{V}_{\mathrm{BAT}} / \mathrm{L} \times \mathrm{T}_{\mathrm{ON}}\right)$. When the switch is opened, the magnetic field collapses, and the energy stored in the magnetic field is converted into a discharge current which flows through the inductor in the same direction as the charging current. Because there is no path for current to flow through the switch, the current must flow through the diode to supply the load and charge the output capacitor.
If the switch is opened and closed repeatedly, at a rate much greater than the time constant of the output RC, then a constant DC voltage will be produced at the output.
An output voltage higher than the input voltage is possible because of the high voltage produced by a rapid change of current in the inductor. When the switch is opened the inductor voltage will instantly rise high enough to forward bias the diode, to $\mathrm{V}_{\text {OUT }}+\mathrm{V}_{\mathrm{D}}$.

In the complete 4193 regulator a feedback control system adjusts the on time of the switch, controlling the level of inductor current, so that the average inductor discharge current equals the load current, thus regulating the output voltage.

## Complete Step-Up Regulator

A complete schematic of the minimum step-up application is shown in Figure 2. The ideal switch in the DC-to-DC converter diagram is replaced by an open collector NPN transistor Q1. C1 functions as the output filter capacitor, and $D 1$ and $L_{X}$ replace $D$ and $L$.

When power is first applied, the current in R1 supplies bias current to pin 6 ( $\mathrm{I}_{\mathrm{C}}$ ). This current is stabilized by a unity gain current source amplifier and then used as bias current for the 1.31 V bandgap reference. A very stable bias current generated by the bandgap is mirrored and used to bias the remainder of the chip. At the same time the 4193 is starting up, current will flow through the inductor and the diode to charge the output capacitor to $\mathrm{V}_{\mathrm{BAT}}-\mathrm{V}_{\mathrm{D}}$.

At this point the feedback (pin 7) senses that the output voltage is too low, by comparing a division of the output voltage (set by the ratio of R2 to R3) to the +1.31 V reference. If the output voltage is too low then the comparator output changes to a logical zero. The NOR gate then effectively ANDs the oscillator square wave with the comparator signal; if the comparator output is zero AND the oscillator output is low, then the NOR gate output is high and the switch transistor will be forced on. When the oscillator goes high again the NOR gate output goes low and the switch transistor will turn off. This turning on and off of the switch transistor performs the same function that opening and closing the switch in the simple DC-to-DC converter does; i.e., it stores energy in the inductor during the on time and releases it into the capacitor during the off time.

The comparator will continue to allow the oscillator to turn the switch on and off until enough charge has been delivered to the capacitor to raise the feedback voltage above 1.31 V .

Thereafter this feedback system will vary the duration of the on time in response to changes in load current or battery voltage (see Figure 3). If the load current increases (waveform C), then the transistor will remain on (waveform D) for a
longer portion of the oscillator cycle, thus allowing the inductor current (waveform E) to build up to a higher peak value. The duty cycle of the switch transistor varies in response to changes in load and line.


Figure 2. Minimum Step-Up Application


Figure 3. Step-Up Regulator Waveforms

## Design Equations

The inductor value and timing capacitor ( $\mathrm{C}_{\mathrm{X}}$ ) value must be carefully tailored to the input voltage, input voltage range, output voltage, and load current requirements of the application. The key to the problem is to select the correct inductor value for a given oscillator frequency, such that the inductor current rises to a high enough peak value ( $l_{\text {MAX }}$ ) to meet the average load current drain. The selection of this inductor value must take into account the variation of oscillator frequency from unit to unit and the drift of frequency over temperature. Use $\pm 20 \%$ as a maximum change from the nominal oscillator frequency.

The value of the timing capacitor is set according to the following equation:

$$
f_{O}\left(H_{Z}\right)=\frac{2.4 \times 10^{-6}}{C_{X}}
$$

The squarewave output of the oscillator is internal and cannot be directly measured, but is equal in frequency to the triangle waveform measurable at pin 3. The switch transistor is normally on when the triangle waveform is ramping up and off when ramping down. Capacitor selection depends on the application; higher operating frequencies will reduce the output voltage ripple and will allow the use of an inductor with a physically smaller inductor core, but excessively high frequencies will reduce load driving capability and efficiency.
Find a value for the start-up resistor R1:

$$
R 1=\frac{V_{S}-1.2 V}{5 \mu \mathrm{~A}}
$$

Find a value for the feedback resistors R2 and R3:

$$
\begin{array}{r}
R 2=\frac{V_{\text {OUT }}-1.31 \mathrm{~V}}{I_{\mathrm{A}}} \\
R 3=\frac{1.31 \mathrm{~V}}{I_{\mathrm{A}}}
\end{array}
$$

Where $I_{A}$ is the feedback divider current (recommended value is between $50 \mu \mathrm{~A}$ and $100 \mu \mathrm{~A}$ ).

## Step-Up Design Procedure

1. Select an operating frequency and timing capacitor as shown above ( 10 kHz to 40 kHz is typical).
2. Find the maximum on time (add $5 \mu \mathrm{~S}$ for the turn-off base recombination delay of Q1):

$$
\mathrm{T}_{\mathrm{ON}}=\frac{1}{2 \mathrm{f}_{\mathrm{O}}}+5 \mu \mathrm{~S}
$$

3. Calculate the peak inductor current $I_{\text {MAX }}$ (if this value is greater than 375 mA , then an external power transistor must be used in place of Q1):

$$
I_{\text {MAX }}=\left(\frac{V_{\text {OUT }}+V_{D}-V_{S}}{\left(f_{O}\right) T_{O N}\left[V_{S}-V_{S W}\right]}\right)^{2 I_{L}}
$$

Where:

| $V_{S}$ | $=$ Supply Voltage |
| :--- | :--- |
| $V_{D}$ | $=$ Diode Forward Voltage |
| $I_{L}$ | $=$ DC Load Current |
| $V_{S W}$ | $=$ Saturation Voltage of Q1 |
|  | (typically 0.5 V ) |

4. Find an inductance value for $L_{x}$ :

$$
L_{X}(\text { Henries })=\left(\frac{V_{S}-V_{S W}}{I_{M A X}}\right) T_{O N}
$$

The inductor chosen must exhibit approximately this value at a current level equal to $I_{\text {max }}$
5. Calculate a value for the output filter capacitor:

$$
C_{F}(\mu F)=\frac{T_{O N}\left(\frac{V_{S} I_{M A X}}{V_{O U T}}\right)+I_{L}}{V_{R}}
$$

Where $\mathrm{V}_{\mathrm{R}}=$ Ripple Voltage (peak)

## Step-Down Design Procedure

1. Select an operating frequency.
2. Determine the maximum on time (TON) as in the step-up design procedure.
3. Calculate $\mathrm{I}_{\mathrm{MAX}}$ :

$$
I_{M A X}=\frac{2 I_{L}}{\left(f_{O}\right)\left(T_{O N}\right)\left(\frac{V_{S}-V_{O U T}}{V_{O U T}-V_{D}}+1\right)}
$$

4. Calculate $L_{x}$ :

$$
L_{X}=\left(\frac{V_{S}-V_{O U T}}{I_{M A X}}\right) T_{O N}
$$

5. Calculate a value for the output filter capacitor:

$$
C_{F}(\mu \mathrm{~F})=\frac{T_{\text {ON }}\left(\frac{\left[\mathrm{V}_{\mathrm{S}}-\mathrm{V}_{\text {OUT }}\right] I_{\text {MAX }}}{\mathrm{V}_{\text {OUT }}}+I_{\mathrm{L}}\right)}{\mathrm{V}_{\mathrm{R}}}
$$

## Alternate Design Procedure

The design equations above will not work for certain input/output voltage ratios, and for these circuits another method of defining component values must be used. If the slope of the current discharge waveform is much less than the slope of the current charging waveform, then the inductor current will become continuous (never discharging completely), and the equations will become extremely complex. So, if the voltage applied across the inductor during the charge time is greater than during the discharge time, use the design procedure below. For example, a step-down circuit with 20 V input and 5 V output will have approximately 15 V across the inductor when charging, and approximately 5 V when discharging. So in this example the inductor current will be continuous and the alternate procedure will be necessary.

1. Select an operating frequency (a value between 10 kHz and 40 kHz is typical).
2. Build the circuit and apply the worst case conditions to it, i.e., the lowest battery voltage and the highest load current at the desired output voltage.
3. Adjust the inductor value down until the desired output voltage is achieved, then go a little lower (approximately 20\%) to cover manufacturing tolerances.
4. Check the output voltage with an oscilloscope for ripple, at high supply voltages, at voltages as high as are expected. Also check for efficiency by monitoring supply and output voltages and currents (eff = ( $\mathrm{V}_{\text {OUT }}$ ) (IOUT)/( $+\mathrm{V}_{\text {S }}$ ) (ISY) $\times 100 \%$ ).
5. If the efficiency is poor, go back to (1) and start over. If the ripple is excessive, then increase the output filter capacitor value or start over.

## Inductors

Efficiency and load regulation will improve if a quality high $Q$ inductor is used. A ferrite pot core is recommended; the wind-yourself type with an air gap adjustable by washers or spacers is very useful for bread boarding prototypes. Care must be taken to choose a permeable enough core to handle the magnetic flux produced at $I_{\text {MAX }}$; if the core saturates then efficiency and output current capability are severely degraded and excessive current will flow through the switch transistor. An isolated AC current probe for an oscilloscope (example: Tektronix P6042) is an excellent tool for saturation problems; with it the inductor current can be monitored for nonlinearity at the peaks (a sign of saturation).

## Low Battery Detector

An open collector signal transistor Q2 with comparator C2 provides the designer with a method of signaling a display or computer whenever the battery voltage falls below a programmed level (see Figure 8). This level is determined by the +1.31 V reference level and by the selection of two external resistors according to the equation:

$$
\mathrm{V}_{\mathrm{TH}}=\mathrm{V}_{\mathrm{REF}}\left(\frac{\mathrm{R} 4}{\mathrm{R} 5}+1\right)
$$

Where $\mathrm{V}_{\mathrm{TH}}=$ Threshold Voltage for Detection


Figure 8. Low Battery Detector


## RC4292 Negative Switch Mode Power SupplyController

## Features

- Converts a negative voltage into positive and/or negative voltages
- Wide application voltage range: -20V minimum, -120 V maximum
- High efficiency: 70\% typical
- Adjustable output voltage
- Accurate oscillator frequency: $\pm 10 \%$
- Wide frequency range: 20 kHz to 100 kHz
- Bandgap voltage reference; $50 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$
- Good line regulation: $0.1 \% / \mathrm{V}$
- PWM feedback circuitry
- Short circuit protection
- Soft start
- 8-lead mini DIP
- Load power up to 10 W
- Undervoltage lockout


## Applications

- Small power supplies
- Local on-card regulators
- Telephone peripheral equipment
- Converts 48 V off-hook voltage
- Battery operated equipment


## Description

The RC4292 is a monolithic IC containing all the high level functional blocks required to build small power supplies. Although designed specifically for converting -48 V off-hook
telephone power at PBX and branch office exchanges, this IC is versatile and can be used for a variety of DC-to-DC converter applications, such as on-card regulators and battery operated equipment. The RC4292 controller IC interfaces with a transistor which serves as the power switch. A 350 mA output current drives this power switch transistor, which in turn controls the current in primary of a transformer. Passive components are used to steer and filter the transformer current, set the output voltage, set the level of current limiting, and determine the free-running oscillator frequency.

Contained internally are seven major circuit functions: temperature stabilized voltage reference, error amplifier, temperature stabilized oscillator, current comparator, PWM control flip-flop and logic, shunt regulator, and an output driver to interface with the external transistor. The combination of these elements with a simple application circuit yields a compact and efficient power supply. The high efficiency, low quiescent current, small size, and wide input voltage range of the 4292 make it ideal for telephone peripherals and also many other negative input switch mode regulator applications.

## Ordering Information

| Part Number | Package | Operating <br> Temperature <br> Range |
| :--- | :---: | :---: |
| RC4292N | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RM4292D | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

## Notes:

$\mathrm{N}=8$-lead plastic DIP
D $=8$ lead ceramic DIP
Contact a Raytheon sales office or representative for ordering information on special package/temperature range combinations.

## Connection Information

|  | 8-Lead Dual In-Line Package <br> (Top View) <br> Pin Function <br> 1 CX - Timing Capacitor <br> 2 -VFB - Error Amp Input <br> 3 +VFB - Error Amp Input <br> $4 \mathrm{~V}_{\text {REF }}$ - Reference Voltage <br> $5 \quad-V_{S}$ - Negative Shunt <br> 6 VDRIVE - Output <br> 7 IFB - Current Limit Feedback <br> 8 GND - Ground |
| :---: | :---: |

## Absolute Maximum Ratings

Internal Power Dissipation ............ 750 mW
Storage Temperature
Range $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Lead Soldering Temperature
( 60 Sec ) ........................... $+300^{\circ} \mathrm{C}$
Output Drive Current . ................... 750 mA
Shunt Current ............................ 20 mA
V DRIVE Voltage .................. - 17 V to +1.0 V

## Thermal Characteristics

|  | 8-Lead <br> Plastic <br> DIP | 8-Lead <br> Ceramic <br> DIP |
| :--- | :---: | :---: |
| Max. Junction Temp. | $+125^{\circ} \mathrm{C}$ | $+175^{\circ} \mathrm{C}$ |
| Max. $\mathrm{P}_{\mathrm{D}} \mathrm{T}_{\mathrm{A}}<50^{\circ} \mathrm{C}$ | 468 mW | 833 mW |
| Therm. Res. $\theta_{\mathrm{JC}}$ | - | $45^{\circ} \mathrm{C} / \mathrm{W}$ |
| Therm. Res. $\theta_{\mathrm{JA}}$ | $160^{\circ} \mathrm{C} / \mathrm{W}$ | $150^{\circ} \mathrm{C} / \mathrm{W}$ |
| For $\mathrm{T}_{\mathrm{A}}>50^{\circ} \mathrm{C}$ Derate at | 6.25 mW <br> per |  |
| C |  |  | | 8.33 mW |
| :---: |
| per ${ }^{\circ} \mathrm{C}$ |

Functional Block Diagram


## Description of Functional Blocks

(1) Oscillator - The oscillator generates a time base for the $V_{\text {DRIVE }}$ pulse. The frequency of oscillation is set by a low-value external capacitor connected between $\mathrm{C}_{\mathrm{X}}$ and ground.
(2) Error Amplifier - Here the feedback signals $+\mathrm{V}_{\mathrm{FB}}$ and $-\mathrm{V}_{\mathrm{FB}}$ are compared, and the error amplifier output generates an error signal proportional to the input difference.
(3) Current Comparator - This circuit compares the output of the error amplifier to a signal proportional to the current in the primary of the transformer (derived via a low value resistor in series with the transformer). If the $I_{\text {FB }}$ signal is greater than the error signal, the control F/F is reset and the external power transistor will turn off.
(4) Control F/F - The control F/F ensures that the external power transistor receives only one pulse for each oscillator cycle.
(5) Output Driver - This circuit amplifies the control F/F output and provides a fast switching signal to drive the gate of an external power MOSFET or BJT.
(6) Voltage Reference - Generates a voltage reference ( -5.0 V ) for the voltage feedback and also generates internal bias currents.
(7) Shunt Regulator - The shunt regulator acts like a zener diode to clamp the voltage across the 4292, thus regulating the supply voltage applied to the 4292 to within safe limits.

Electrical Characteristics $\left(\mathrm{V}_{\mathrm{S}}=-30 \mathrm{~V}, \mathrm{R} 3=5 \mathrm{k} \Omega, \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\right.$ unless otherwise specified)

| Parameters | Symbol | Test Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Reference Section Output Voltage | $V_{\text {REF }}$ | $I_{\text {REF }}=0 \mathrm{~mA}$ | -4.850 | -5.000 | $-5.150{ }^{\prime}$ | Volts |
| Line Regulation | $\mathrm{V}_{\text {RLINE }}$ | $\mathrm{V}_{S}=-30 \mathrm{~V}$ to -60 V |  | 0.15 | 0.2 | \% V ${ }_{\text {OUT }}$ |
| Load Regulation | $\mathrm{V}_{\text {RLOAD }}$ | $\mathrm{I}_{\text {REF }}= \pm 200 \mu \mathrm{~A}$ |  | 0.2 | 0.4 | \% V VOUT |
| Temperature Coefficient | TC ${ }_{\text {VREF }}$ |  |  | 50 |  | ppm $/{ }^{\circ} \mathrm{C}$ |
| Short Circuit Current | $I_{\text {REF }}$ Short |  |  |  | -2.0 | mA |
| Output Voltage | $\mathrm{V}_{\mathrm{R}}$ | $\mathrm{R}_{\mathrm{L}(\mathrm{REF})}=15 \mathrm{k} \Omega$ | -4.800 | -5.000 | -5.200 | Volts |
| Shunt Regulator Section Output Voltage | $\mathrm{V}_{\text {SH }}$ | At Pin 5 | -13.5 | -15.0 | -16.5 | Volts |
| Line Regulation | $V_{\text {LINE }}$ | $\mathrm{V}_{S}=-30 \mathrm{~V}$ to -60 V | -1000 | 200 | +1000 | mV |
| Start-Up Voltage |  | $\begin{aligned} & \mathrm{R} 3=0 \Omega \text { at } \operatorname{Pin} 5 \\ & \mathrm{I}_{\mathrm{SH}}=4.0 \mathrm{~mA} \text { max. } \end{aligned}$ |  | -15.0 | -16.5 | Volts |
| Load Regulation | $V_{\text {LOAD }}$ | $\mathrm{I}_{\mathrm{C}}=4 \mathrm{~mA}$ to 20 mA | -1.0 | 0.5 | 1.0 | Volts |
| Oscillator Section Frequency Range | FO | $C_{X}=43 \mathrm{pF}$ for max $C_{X}=243 \mathrm{pF}$ for min | 20 |  | 120 | KHz |
| Frequency Accuracy |  | $C_{X}=43 \mathrm{pF}$ |  | 10 |  | \% |
| Frequency Tempco | $\mathrm{T}_{\text {CFO }}$ | $C_{X}=43 \mathrm{pF}$ |  | 5 |  | \% FO |
| Feedback Section Gain to Current Comparator | AV |  | 6.0 | 8.0 | 10.0 | V/V |
| Offset Voltage to Comparator |  |  |  | $\pm 30$ |  | mV |
| Input Bias Current |  |  |  | 200 |  | nA |
| Gain Amplifier Input Offset Current | $\mathrm{V}_{\text {OS }}$ Gain Amp |  |  | 60 |  | nA |
| Input Bias Current |  |  |  | 500 |  | nA |
| CMRR |  | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ to -5.5 V |  | 60 |  | dB |
| Output Section <br> VRIVE High | $\mathrm{V}_{\mathrm{DH}}$ | Referred to Pin 8 $\mathrm{I}_{\mathrm{L}}=1 \mathrm{~mA}$ |  |  | -1.8 | Volts |
| V DRIVE Low | $V_{\text {DL }}$ | Referred to Pin 5 $\mathrm{I}_{\mathrm{L}}=1 \mathrm{~mA}$ |  |  | 2.0 | Volts |
| $\mathrm{V}_{\mathrm{D}}$ Sink Current | ISINK |  | 300 | 400 |  | mA |
| $\mathrm{V}_{\mathrm{D}}$ Source Current | Isource |  | 300 | 400 |  | mA |

## Electrical Characteristics (Continued)

( $\mathrm{V}_{\mathrm{S}}=-30 \mathrm{~V}, \mathrm{R} 3=5 \mathrm{k} \Omega$ over full operating temperature range unless otherwise specified)

| Parameters | Symbol | Test Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Reference Section Output Voltage | $V_{\text {REF }}$ | $I_{\text {REF }}=0 \mathrm{~mA}$ | -4.800 | -5.000 | $-5.200$ | Volts |
| Line Regulation | $V_{\text {LINE }}$ | $\mathrm{V}_{\mathrm{S}}=-30 \mathrm{~V}$ to -60 V |  |  | 0.5 | \% V ${ }_{\text {Out }}$ |
| Load Regulation | $V_{\text {LOAD }}$ | $I_{\text {REF }}= \pm 200 \mu \mathrm{~A}$ |  |  | 1.0 | \% V ${ }_{\text {OUT }}$ |
| Short Circuit Current | $\mathrm{I}_{\text {SHORT }}$ |  |  |  | -2.0 | mA |
| Shunt Regulator Section Output Voltage | Vout | At Pin 3 | -12.0 | -15.0 | -18.0 | Volts |
| Line Regulation | $V_{\text {LINE }}$ | $\mathrm{V}_{\mathrm{S}}=-30 \mathrm{~V}$ to -60 V | -1500 | $\pm 300$ | +1500 | mV |
| Load Regulation | $V_{\text {LOAD }}$ | $\mathrm{I}_{\mathrm{C}}=4 \mathrm{~mA}$ to 20 mA | -1.5 | +0.7 | +1.5 | Volts |
| Oscillator Section Frequency Range | FO | $\begin{aligned} & C X_{1}=43 \mathrm{pF} \\ & C X_{2}=243 \mathrm{pF} \end{aligned}$ | 20 |  | 120 | kHz |
| Feedback Section Gain to Current Comparator | AV |  | 6.0 | 8.0 | 10.0 | V/V |
| Output Section V DRIVE High | V ${ }_{\text {DH }}$ | Referred to Pin 8 $\mathrm{I}_{\mathrm{L}}=1 \mathrm{~mA}$ |  |  | -2.0 | Volts |
| V DRIVE Low | $V_{D L}$ | Referred to Pin 5 $\mathrm{I}_{\mathrm{L}}=1 \mathrm{~mA}$ |  |  | 3.6 | Volts |
| Sink Current | ISINK |  | 250 | 400 |  | mA |
| Source Current | Isource |  | 250 | 400 |  | mA |

A note on terminology: to minimize possible confusion in discussing a circuit which is designed "upside-down" with respect to standard positive-input switching regulators, the terms "greater" and "lesser" and "minimum" and "maximum" will refer to the magnitude or absolute value of a parameter and not to its polarity. Negative currents and voltages will still be referred to as negative, however, as in " $-150 \mu \mathrm{~A}$ " etc.

Mask Pattern


## Typical Performance Characteristics




## Typical Performance Characteristics (Continued)



Typical Reference Voltage Change
vs. Temperature


## Typical Performance Characteristics (Continued)




Typical Oscillator Frequency Change


Response Time of $I_{F B}$ to $V_{\text {DRIVE }}$ High


Error Amplifier Response Time vs. Off Overdrive


## Typical Performance Characteristics (Continued)



## Principles of Operation

## Simple Flyback Circuit

Flyback voltage regulators and voltage converters are based on a two-cycle energy transfer. First, energy is stored in an inductor, and then it is transferred to the load capacitor.

A simplified diagram of a negative input, positive output voltage inverter circuit with ideal components is shown in Figure 1. When the switch S1 is closed, charging current from the battery flows through the inductor L1, which builds up a magnetic field, increasing as the switch is held closed. When the switch is opened, the magnetic field collapses, and the energy stored in the magnetic field is converted into a current which flows through the inductor in the same direction as the charging current. Because there is no path for this current to flow through the
switch, the current must flow through the diode to charge the capacitor C 1 . The key to the inversion is the ability of the inductor to become a source when the charging current is removed.

The equation $\mathrm{V}=(\mathrm{L})(\mathrm{dl} / \mathrm{dT})$ gives the maximum possible voltage across the inductor; in the actual application, feedback circuitry and the output capacitor will decrease the output voltage to a regulated fixed value.

During discharge, the current in inductor L1 decreases and when it reaches zero, diode D1 stops conducting. It should be noted that the rate of change (with time) of the current in an inductor is proportional to the voltage across the inductor and inversely proportional to the inductance. Also, the load voltage and/or current can be regulated by controlling the on time of switch S1. It should also be noted that the load capacitor stores the energy until it is used by the load.


Figure 1. Simple Flyback Converter (Negative Input, Positive Output)

## Transformer Flyback Circuit

In 4292 applications, S 1 is an external transistor switch connected to ground, not the negative supply input. So, a simple inductor cannot be used to supply a positive $V_{\text {OUt }}$. But if L1 is replaced with a transformer, a positive $V_{\text {OUT }}$ can
be produced with a negative input. Transformers can be operated in two input to output modes. When the input and output current flow at the same time it is called a feed forward transformer. If the input current flow and the output current flow alternates, one preceding the other, it is a flyback transformer.


65-03201A

Figure 2. Transformer Flyback Circuit (Negative Input, Positive Output)

Because the magnetic flux paths in a transformer are common to both windings, the voltage at V1 changes almost instantly down and the voltage at V2 changes almost instantly up until D1 starts to conduct. The energy that was stored in the form of flux is transferred to the load capacitor. When only winding N1 or N2 is conducting current they act as simple inductors, and the equations for determining the type of transformer used can be derived from this fact. An additional key idea in deriving these equations is that the flux in the core is the same just before and just after S1 opens. If N1 and N2 share all the same flux paths then L1/\# turns N1 = L2/\# turns N2. Also, if the stray capacitance is zero then (IINPK)(\#N1) = (IOUT PK) (\#N2).

If the two-cycle energy transfer is examined it can be seen that the energy stored in the inductor is stored in the form of magnetic flux. A simple inductor stores and removes the energy with the same winding. But a flyback transformer stores energy with one winding and removes energy with a second winding. Figure 2 shows the basic operation of a negative input positive output switching regulator having a ground connected switch and flyback transformer. The operation is very much like the operation of the circuit shown in Figure 1.

As before, the first cycle starts with the closing of S1; this pulls V1 up to ground and current starts from zero and ramps up in winding N1. This stores energy in the magnetic flux in the core of the flyback transformer. After a controlled time switch S1 opens and the energy is transferred from the core to the secondary, and then to the output.

## Complete 4292 Application

The circuit of Figure 3 is similar to Figure 2 but includes the 4292 as the controller IC and also includes all the external components needed to produce positive output voltages.

When $-\mathrm{V}_{\text {IN }}$ power is applied to this circuit, the first event is the shunt regulator starting up. It limits the voltage applied to the IC and prevents overvoltage. It also provides a pre-regulator for the IC supply voltage, which helps improve line regulation and PSRR. The next event is the activation of the internal voltage reference (pin 4). This reference serves two purposes: it provides a temperature stabilized voltage to compare the feedback signal to, and it also generates bias currents that power up the other functional blocks inside the IC.

At this time the error amplifier will sense that the output voltage is lower than it should be, and sends an error signal to the PWM circuitry in the control section. The PWM circuitry will begin switching the external FET switch (M1), and the output voltage will increase. When the output voltage reaches its regulated value the PWM circuitry will decrease the peak transformer current to maintain the output at a constant value.

## Functional Description of the Components in the Complete 4292 Application (Figure 3)

R1, R2 - Their ratio determines VOUT. The equivalent resistance of this combination should be kept in the range from $25 \mathrm{k} \Omega$ to $100 \mathrm{k} \Omega$ to minimize input bias current and input current noise errors. A good choice of resistor type is RN55 metal film.

## Typical Specifications for 4292 Flyback Application (Figure 3)

( $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\text {OUT }}=+5.0 \mathrm{~V}$ unless otherwise specified)

| Parameters | Test Conditions | Min | Typ | Max | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Input Range | $\mathrm{R} 3=5 \mathrm{k} \Omega$ | -60 | -48 | -30 | V |
| Input Range | $\mathrm{R} 3=7.5 \mathrm{k} \Omega$ | -90 | -48 | -40 | V |
| Output Voltage | $\mathrm{V}_{\mathrm{IN}}=-48 \mathrm{~V}, \mathrm{I}_{\mathrm{L}}=+60 \mathrm{~mA}$ |  | 5.0 |  | V |
| Line Regulation | $\mathrm{R} 3=5 \mathrm{k} \Omega,,-60 \mathrm{~V}$ to -30 V <br> $\mathrm{I}_{\mathrm{L}}=60 \mathrm{~mA}$ |  | 20 |  | mV |
| Load Regulation | $\mathrm{V}_{\mathrm{IN}}=-48 \mathrm{~V}, \mathrm{I}_{\mathrm{L}}=10 \mathrm{~mA}$ to 120 mA |  | 15 |  | mV |
| Load Regulation | $\mathrm{V}_{\mathrm{IN}}=-48 \mathrm{~V}, \mathrm{I}_{\mathrm{L}}=0$ to 10 mA |  | 20 |  | mV |
| Efficiency | $\mathrm{R} 3=7.5 \mathrm{k} \Omega, \mathrm{V}_{\mathrm{IN}}=-48 \mathrm{~V}$ <br> $\mathrm{I}_{\mathrm{LOAD}}=120 \mathrm{~mA}$ |  | 60 |  | $\%$ |
| Output Ripple | $\mathrm{V}_{\mathrm{IN}}=48 \mathrm{~V}, \mathrm{I}_{\mathrm{L}}=120 \mathrm{~mA}$ |  | 40 |  | $\mathrm{mV} \mathrm{V}_{\mathrm{p}-\mathrm{p}}$ |



Figure 3. Complete 4292 Application Circuit (Negative Input, Positive Output)

R3 - Sets the shunt regulator current. This current and the power loss in R3 represent the major sources of efficiency losses in a typical 4292 application: A simple resistor here is best for applications having a fixed input voltage; for variable supply voltages, a current source such as that shown in Figure 4 can help keep efficiency high over a wide range of input voltage.


Figure 4. Current Source for ISHUNT (instead of R3)

Other alternatives include putting an extra winding on the transformer and generating the shunt current from that with a rectifier diode and filter cap, or if a negative output greater than -15 V is already being generated, a bootstrap circuit can be made by tapping that output with a diode and resistor connected to pin 5.

R4 - This low value ( $0.5 \Omega$ ) resistor sets the maximum switch current. Current through the switch M1 develops a voltage across this resistor which is sensed by the current comparator. The level at which this voltage triggers the current comparator to end the cycle is a function of the amount of differential signal received by the error amplifier; see the graph of $V_{F B}$ vs. $I_{F B}$ under Typical Performance Characteristics. The purpose of designing this characteristic into the IC, instead of a fixed-value current limit, was to ensure that each cycle delivers the correct amount of charge to the output. For example, if the output is only lightly loaded, $\Delta \mathrm{V}_{\mathrm{FB}}$ will be very small with each cycle because the filter capacitor will not droop very much. Under these conditions it is desirable to keep each charging
pulse small (by truncating the "on" portion of the cycle) to reduce output voltage ripple. The current comparator accomplishes this task, keeping ripple low over a wide range of load currents.

R5 - This resistor holds the power FET "off" during startup or any time the 4292 is inactive.

R6 - Provides for a signal loss in the gate drive to the FET to prevent possible oscillation (not always required).

R7 - Cancels input bias current errors at the error amplifier inputs (optional).

R8 - Part of a "scrubber" network that dampens ringing on the FET drain and transformer primary. This network reduces voltage spikes that might potentially overvoltage and damage the FET - depending on the type of FET used, the supply voltage, and the characteristics of the transformer, this scrubber network may not be required. A small increase in efficiency may be gained by omitting it.
$\mathbf{C x}_{\mathbf{x}}$ - Determines the oscillator frequency. Silver mica-type capacitors are recommended, as they have good temperature coefficients generally. See the graph of Oscillator Frequency vs. Timing Capacitor Value to select an appropriate value.

Operating frequencies in the range from 60 kHz to 100 kHz are typical. High frequencies will allow the use of a transformer having a small physical size; lower frequencies will help efficiency, as capacitive switching losses will be reduced.

C2 - Acts as a filter for the feedback signal. This low-value capacitor may not always be needed.

C3 - Part of the "scrubber" network - see R8.
C4,C5 - These capacitors filter the shunt regulator voltage. If the shunt current becomes too low to supply the 4292 properly, the output will shut down and turn on with low frequency
("motor boating"). This frequency will vary with the value of C5. C4 should have low impedance to high frequencies, as its purpose is to filter switching noise.

C6,C7 - Output filter capacitors.
D1 - Part of the "scrubber" network - see R8.
D2 - Rectifier diode for output. A power Schottky diode, such as a 1N5819, is recommended so as to maintain high efficiency.

M1 - MOSFET power switch. The fundamental limitation on the maximum load power that can be extracted from a 4292 power supply is determined by the gate-to-drain capacitance of the external FET. Although specifically designed to drive capacitive loads, the V VRIVE output will not switch large FETs ( $I_{D}>10 A$ ). The maximum FET size is also affected by the ratio of $-\mathrm{V}_{\mathrm{IN}}$ to $V_{\text {OUT }}$, since that ratio determines the effective gain of the FET and therefore its Miller capacitance. Recommended medium-power types follow:

- International Rectifier IRF9633
( $1.2 \Omega$ channel resistance, 150 V breakdown)
- Motorola MTP5P18
( $1.0 \Omega$ channel resistance, 180 V breakdown)


## Negative Input, Negative Output Regulator (Figure 5)

The circuit in Figure 5 is a negative inputnegative output step-down switching regulator. It operates similarly to the circuit shown in Figure 3 except that the transformer and output diode D2 are connected so as to produce a negative output voltage, and the feedback signal is applied to $-\mathrm{V}_{\mathrm{FB}}$ so as to maintain the correct sense of feedback polarity. Otherwise the same design criteria apply to this circuit as to Figure 3 .

For applications where the negative output voltage is twice more of the negative input voltage a simple two terminal inductor can be used instead of a transistor. Figure 6 shows such a circuit.

## Dual Output PBX Application (Figure 7)

This schematic is nearly identical to the one in Figure 3, except it has a center-tapped transformer secondary and additional components to create a negative output voltage. Also, component values are given that will work well in operating from the -48 V off-hook voltage of a branch office or PBX telephone line.

The positive output is normally regulated by the PWM circuitry. The negative voltage is unregulated but will track the positive voltage if the voltage drops on D1 and D2 are matched. This type of regulation, through the magnetic loading produced by secondary taps, is best suited for applications where the load current is relatively constant.

The design of the transformer is critical in achieving best efficiency and minimum core size. The one here was designed to deliver +5 V and -5.5 V ; to achieve different voltages or to meet other load requirements the turns ratio, core size, and core air gap may have to be adjusted. A good source for design information on this subject is High Frequency Switch Power Supplies - Theory and Design by G. Chryssis, McGraw Hill Book Company, New York, N.Y.

## Low-Power Switched Capacitor Regulator ( +5 V and -15 V Outputs)

This circuit, shown in Figure 8, does not require an inductor or transformer to generate positive output voltages. Instead, it uses the VDRIVE output to charge a capacitor to the shunt voltage and then switch the more negative terminal to ground, much like the popular ICL 7660 IC. Like the 7660 , the load current capability is limited; with +5 V out, the maximum current ranges between 10 mA and 20 mA .


Figure 5. Negative Input, Negative Output Regulator With Transformer


Figure 6. Negative Input, Negative Output Regulator With Simple Inductor


Figure 7. Dual-Output PBX Telephone Application (VOUT $=+5 \mathrm{~V}$ and $\mathbf{- 5 . 5 V}$ )


Note: Use $-\mathrm{V}_{\mathrm{IN} 2}$ for $\mathrm{V}_{\mathrm{IN}}=-20 \mathrm{~V}$ to -35 V

Figure 8. Low-Power Switched-Capacitor Regulator

## Complete Schematic Diagram



## RC4391 Inverting and Step-Down Switching Regulator

## Features

- Versatile -

Inverting function (+ to -)
Step-down function
Adjustable output voltage
Regulates supply changes
Micropower -
Low quiescent current - $170 \mu \mathrm{~A}$
Wide supply range - 4V to 30 V

- High performance -

High switch current - 375 mA
High efficiency - 70\% typically

- Low battery detection capability

8-lead mini-DIP or S.O. package

## Description

Raytheon's RC4391 is a monolithic switch mode power supply controller for micropower circuits. The 4391 integrates all the active functions needed for low power switching supplies, including oscillator, switch, reference and logic, into a small package. Also, the quiescent supply current drawn by the 4391 is extremely low; this combination of low supply
current, function, and small package make it adaptable to a variety of miniature power supply applications.

The 4391 complements the other Raytheon switching regulator IC, the RC4190. The 4190 is dedicated to step-up ( $\mathrm{V}_{\mathrm{OUT}}>\mathrm{V}_{\text {IN }}$ ) applications, while the 4391 was designed up for inverting (positive input, negative output) and step-down $\left(\mathrm{V}_{\text {OUT }}<\mathrm{V}_{\text {IN }}\right)$ applications. Between the two devices the ability to create all three basic switching regulator configurations is assured. Refer to the 4190 data sheet for information on step-up applications.

The functions provided are:

- Squarewave oscillator (adjustable externally)
- Bandgap voltage reference
- High current PNP switch transistor
- Feedback comparator
- Logic for gating the comparator
- Circuitry for detecting for a discharged battery condition (in battery powered systems)

Few external components are required to build a complete DC-to-DC converter:

- Inductor
- Low value capacitor to set the oscillator frequency
- Electrolytic filter capacitor
- Steering diode
- Two resistors


## Connection Information



## Ordering Information

| Part Number | Package | Operating <br> Temperature <br> Range |
| :--- | :---: | :---: |
| RC4391N | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RC4391M | M | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RV4391N | N | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| RM4391D | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM4391D/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

## Notes:

1883B suffix denotes Mil-Std-883, Level B processing $\mathrm{N}=8$-lead plastic DIP
D $=8$ lead ceramic DIP
M $=8$-lead plastic SOIC
Contact a Raytheon sales office or representative for ordering information on special package/temperature range combinations.

## Absolute Maximum Ratings

Internal Power Dissipation 500 mW
Supply Voltage*
(Pin 6 to Pin 4 or
Pin 6 to Pin 5) $+30 \mathrm{~V}$
Storage Temperature Range $\qquad$ $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Operating Temperature Range
RM4391
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
RV4391 ................................. $25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
RC4391 ................................... $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Switch Current (I MAX ) ................... 375 mA peak
*The maximum allowable supply voltage $\left(+V_{s}\right)$ in inverting applications will be reduced by the value of the negative output voltage, unless an external power transistor is used in place of Q1.

## Functional Block Diagram



## Mask Pattern



## Thermal Characteristics

|  | 8-Lead <br> Plastic DIP | 8-Lead <br> Ceramic DIP | 8-Lead <br> Small Outline <br> Plastic SO-8 |
| :--- | :---: | :---: | :---: |
| Max. Junction Temp. | $125^{\circ} \mathrm{C}$ | $175^{\circ} \mathrm{C}$ | $125^{\circ} \mathrm{C}$ |
| Max. $\mathrm{P}_{\mathrm{D}} \mathrm{T}_{\mathrm{A}}<50^{\circ} \mathrm{C}$ | 468 mW | 833 mW | 300 mW |
| Therm. Res $\theta_{\mathrm{JC}}$ | - | $45^{\circ} \mathrm{C} / \mathrm{W}$ | - |
| Therm. Res. $\theta_{\mathrm{JA}}$ | $160^{\circ} \mathrm{C} / \mathrm{W}$ | $150^{\circ} \mathrm{C} / \mathrm{W}$ | $240^{\circ} \mathrm{C} / \mathrm{W}$ |
| ${\text { For } \mathrm{T}_{\mathrm{A}}>50^{\circ} \mathrm{C} \text { Derate at }}^{6.25 \mathrm{~mW} /{ }^{\circ} \mathrm{C}}$ | $8.33 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $4.17 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |  |

## Electrical Chacteristics

( $\mathrm{V}_{\mathrm{S}}=+6.0 \mathrm{~V}$, over the full operating temperature range unless otherwise noted)

| Parameter | Symbol | Condition | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage | +VS | (Note 1) | +4.0 |  | +300 | V |
| Supply Current | ISY | $\mathrm{V}_{\mathrm{S}}=+25 \mathrm{~V}$ |  | 300 | 500 | $\mu \mathrm{A}$ |
| Reference Voltage | $\mathrm{V}_{\text {REF }}$ |  | 1.13 | 1.25 | 1.36 | V |
| Output Voltage | Vout | $\mathrm{V}_{\text {OUT }}$ nom $=-5.0 \mathrm{~V}$ | -5.5 | -5.0 | -4.5 | V |
|  |  | $\mathrm{V}_{\text {OUT }}$ nom $=-15 \mathrm{~V}$ | -16.5 | -15 | -13.5 |  |
| Line Regulation |  | $\begin{aligned} & V_{\text {OUT nom }}=-5.0 \mathrm{~V}, \\ & C_{X}=150 \mathrm{pF}, \\ & V_{S}=+5.8 \mathrm{~V} \text { to }+15 \mathrm{~V} \end{aligned}$ |  | 2.0 | 4.0 | \% V $\mathrm{V}_{\text {OIT }}$ |
|  |  | $\begin{aligned} & V_{\text {Out nom }}=-15 \mathrm{~V}, \\ & C_{X}=150 \mathrm{p}, \\ & \mathrm{~V}_{\mathrm{S}}=+5.8 \mathrm{~V} \text { to }+15 \mathrm{~V} \end{aligned}$ |  | 1.5 | 3.0 |  |
| Load Regulation |  | $V_{\text {OUT nom }}=-5.0 \mathrm{~V}$, <br> $\mathrm{C}_{\mathrm{X}}=350 \mathrm{pF}, \mathrm{V}_{\mathrm{S}}=+4.5 \mathrm{~V}$, <br> $\mathrm{P}_{\text {LOAD }}=0 \mathrm{~mW}$ to 75 mW |  | 0.2 | 0.5 | \% V ${ }_{\text {OUT }}$ |
|  |  | $V_{\text {OUT }}$ nom $=-15 \mathrm{~V}$, <br> $\mathrm{C}_{\mathrm{X}}=350 \mathrm{pF}, \mathrm{V}_{\mathrm{S}}=+4.5 \mathrm{~V}$, <br> $\mathrm{P}_{\text {LOAD }}=0 \mathrm{~mW}$ to 75 mW |  | 0.2 | 0.3 |  |
| Switch Leakage Current | Ico | Pin $5=-20 \mathrm{~V}$ |  | 0.1 | 30 | $\mu \mathrm{A}$ |

Note 1. The maximum allowable supply voltage $\left(+V_{S}\right)$ in inverting applications will be reduced by the value of the negative output voltage, unless an external power transistor is used in place of Q1.

## Electrical Characteristics

( $\mathrm{V}_{\mathrm{S}}=+6.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise noted)

| Parameter | Symbol | Condition | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Current | ISY | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=+4.0 \mathrm{~V} \text {, } \\ & \text { No External Loads } \end{aligned}$ |  | 170 | 250 | $\mu \mathrm{A}$ |
|  |  | $V_{S}=+25 \mathrm{~V},$ <br> No External Loads |  | 300 | 500 |  |
| Output Voltage | $V_{\text {OUT }}$ | $\begin{aligned} & V_{\text {OUT nom }}=-5.0 \mathrm{~V} \\ & V_{\text {OUT nom }}=-15 \mathrm{~V} \end{aligned}$ | $\begin{gathered} -5.35 \\ -15.85 \end{gathered}$ | $\begin{aligned} & -5.0 \\ & -15 \end{aligned}$ | $\begin{gathered} -4.65 \\ -14.15 \end{gathered}$ | V |
| Line Regulation |  | $\begin{aligned} & V_{\text {OUT nom }}=-5.0 \mathrm{~V}, \\ & C_{X}=150 \mathrm{pF}, \\ & V_{S}=+5.8 \mathrm{~V} \text { to }+15 \mathrm{~V} \end{aligned}$ |  | 1.5 | 3.0 | \% V $\mathrm{V}_{\text {OUT }}$ |
|  |  | $\begin{aligned} & V_{\text {OUT nom }}=-15 \mathrm{~V}, \\ & C_{X}=150 \mathrm{pF}, \\ & V_{S}=+5.8 \mathrm{~V} \text { to }+15 \mathrm{~V} \end{aligned}$ |  | 1.0 | 2.0 |  |
| Load Regulation |  | $\begin{aligned} & V_{\text {OUT nom }}=-5.0 \mathrm{~V}, \\ & C_{X}=350 \mathrm{pF}, \mathrm{~V}_{S}=+4.5 \mathrm{~V}, \\ & \mathrm{P}_{\text {LOAD }}=0 \mathrm{~mW} \text { to } 75 \mathrm{~mW} \end{aligned}$ |  | 0.2 | 0.4 | \% V $\mathrm{V}_{\text {OUT }}$ |
|  |  | $\begin{aligned} & V_{\text {OUT nom }}=-15 \mathrm{~V}, \\ & C_{X}=350 \mathrm{pF}, \mathrm{~V}_{\mathrm{S}}=+4.5 \mathrm{~V}, \\ & \mathrm{P}_{\mathrm{LOAD}}=0 \mathrm{~mW} \text { to } 75 \mathrm{~mW} \end{aligned}$ |  | 0.07 | 0.14 |  |
| Reference Voltage | $V_{\text {REF }}$ |  | 1.18 | 1.25 | 1.32 | V |
| Switch Current | ISW | Pin $5=5.5 \mathrm{~V}$ | 75 | 100 |  | mA |
| Switch Leakage Current | $I_{\text {CO }}$ | Pin $5=-24 \mathrm{~V}$ |  | 0.01 | 5.0 | $\mu \mathrm{A}$ |
| Timing Pin Current | ICX | Pin $3=0 \mathrm{~V}$ | 6.0 | 10 | 14 | $\mu \mathrm{A}$ |
| LBD Leakage Current |  | Pin $1=1.5 \mathrm{~V}, \operatorname{Pin} 2=6.0 \mathrm{~V}$ |  | 0.01 | 5.0 | $\mu \mathrm{A}$ |
| LBD on Current |  | Pin $1=1.1 \mathrm{~V}$, Pin $2=0.4 \mathrm{~V}$ | 210 | 600 |  | $\mu \mathrm{A}$ |
| LBR Bias Current |  | $\operatorname{Pin} 1=1.5 \mathrm{~V}$ |  | 0.7 |  | $\mu \mathrm{A}$ |

## Typical Performance Characteristics








## Principles of Operation

## Inverting Regulator

The basic switching inverter circuit is the building block on which the complete inverting application is based.

A simplified diagram of the voltage inverter circuit with ideal components and no feedback circuitry is shown in Figure 1. When the switch S is closed, charging current from the battery flows through the inductor $L$, which builds up a magnetic field, increasing as the switch is held closed. When the switch is opened, the magnetic field collapses, and the energy stored in the magnetic field is converted into a current which flows through the inductor in the same direction as the charging current. Because there is no path for this current to flow through the switch, the current must flow through the diode to charge the capacitor $C$. The key to the inversion is the ability of the inductor to become a source when the charging current is removed.
The equation $V=(\mathrm{L})(\mathrm{di} / \mathrm{dt})$ gives the maximum possible voltage across the inductor; in the actual application, feedback circuitry and the output capacitor will decrease the output voltage to a regulated fixed value.
A complete schematic for the standard inverting application is shown in Figure 2. The ideal
switch in the simplified diagram is replaced by the PNP transistor switch between pins 5 and 6 . $\mathrm{C}_{\mathrm{F}}$ functions as the output filter capacitor, and $D 1$ and $L_{x}$ replace $D$ and $L$.
When power is first applied, the ground sensing comparator (pin 8) compares the output voltage to the +1.25 V voltage reference. Because $\mathrm{C}_{\mathrm{F}}$ is initially discharged a positive voltage is applied to the comparator, and the output of the comparator gates the squarewave oscillator. This gated squarewave signal turns on, then off, the PNP output transistor. This turning on and off of the output transistor performs the same function as opening and closing the ideal switch in the simplified diagram; i.e., it stores energy in the inductor during the on time and releases it into the capacitor during the off time. See Figure 3 for a representation of the switching waveforms.


65-01601A

Figure 1. Simplified Voltage Inverter

*Caution: Use current limiting protection circuit for high values of $C_{F}$ (Fig. 13)
Figure 2. Inverting Regulator - Standard Circuit
(A)

$\left.\begin{array}{r}\sim-1.78 \mathrm{~V} \\ -0.62 \mathrm{~V}\end{array}\right\} \mathrm{C}_{\mathrm{X}}$









(G) $\square \square \square \square$

$\sqrt[\longleftarrow]{\leftarrow+V_{S}-V_{S W}} \underset{\leftarrow-V_{\text {OUT }}-V_{D}}{\leftarrow}$ Ground

65-02472A
Figure 3. Inverting Regulator Waveforms

The comparator will continue to gate the oscillator to the switch transistor until enough energy has been stored in the output capacitor to make the comparator input voltage decrease to less than OV. The voltage applied to the comparator is set by the output voltage, the reference voltage, and the ratio of R1 to R2.

## Step-Down Regulator

The step-down circuit function is similar to inversion; it uses the same components (switch, inductor, diode, filter capacitor), and charges and discharges the inductor by closing and opening the switch. The great difference is that the inductor is in series with the load; therefore, both the charging current and the discharge current flow into the load. In the inverting circuit only the discharge current flows into the load. Refer to Figure 4.


65-02473A

Figure 4. Simplified Step-Down Circuit

When the switch $S$ is closed, current flows from the battery, through the inductor, and through the load resistor to ground. After the switch is opened, stored energy in the inductor causes current to keep flowing through the load, the circuit being completed by the catch diode D . Since current flows to the load during charge and discharge, the average load curent will be greater than in an inverting circuit. The significance of that is that for equal load currents the step-down circuit will require less peak inductor current than an inverting circuit. Therefore, the inductor will not require as large of a core, and the switch transistor will not be stressed as heavily for equal load currents.
Figure 5 depicts a complete schematic for a step-down circuit using the 4391 . Observe that the ground lead of the 4391 is not connected to circuit ground; instead, it is tied to the output
voltage. It is by this rearrangement that the feedback system, which senses voltages more negative than the ground lead, can be used to regulate a non-negative output voltage.

When power is first applied, the output filter capacitor is discharged so the ground lead potential starts at 0 V . The reference voltage is forced to +1.25 V above the ground lead and pulls the feedback input (pin 8) more positive than the ground lead. This positive voltage forces the control network to begin pulsing the switch transistor. As the switching action pumps up the output voltage, the ground lead rises with the output until the voltage on the ground lead is equal to the feedback voltage. At that point, the control network reduces the on time of the switch to maintain a constant output. See Figure 6 for a graph of step-down regulator waveforms.


Important Note: This circuit must have a minimum load $\geq 1 \mathrm{~mA}$ always connected

Figure 5. Step-Down Regulator - Standard Circuit
(A)



(B)

(C)

(1)






(F)


65-02474A
Figure 6. Step-Down Regulator Waveforms

## Design Equations

The inductor value and timing capacitor ( $\mathrm{C}_{\mathrm{X}}$ ) value must be carefully tailored to the input voltage, input voltage range, output voltage, and load current requirements of the application. The key to the problem is to select the correct inductor value for a given oscillator frequency, such that the inductor current rises to a high enough peak value ( $I_{\text {MAX }}$ ) to meet the average load current drain. The selection of this inductor value must take into account the variation of oscillator frequency from unit to unit and the drift of frequency over temperature. Use $\pm 30 \%$ as a maximum variation of oscillator frequency.
The oscillator creates a squarewave using a method similar to the 555 timer IC, with a current steering flip-flop controlied by two voltage sensing comparators. The oscillator frequency is set by the timing capacitor ( $\mathrm{C}_{\mathrm{x}}$ ) according to the following equation:

$$
f_{O}(H z)=\frac{4.1 \times 10^{-6}}{C_{x}}
$$

The squarewave output of the oscillator is internal and cannot be directly measured, but is equal in frequency to the triangle waveform measurable at pin 3 . The switch transistor is normally on when the triangle waveform is ramping up and off when ramping down. Capacitor selection depends on the application; higher operating frequencies will reduce the output voltage ripple and will allow the use of an inductor with a physically smaller inductor core, but excessively high frequencies will reduce load driving capability and efficiency.

## Inverting Design Procedure

1. Select an operating frequency and timing capacitor value as shown above (frequencies from 10 kHz to 50 kHz are typical).
2. Find the maximum on time $\mathrm{T}_{\mathrm{ON}}$ (add $3 \mu \mathrm{~S}$ for the turn off base recombination delay of Q1):

$$
\mathrm{T}_{\mathrm{ON}}=\frac{1}{2 \mathrm{f}_{\mathrm{O}}}+3 \mu \mathrm{~S}
$$

3. Calculate the peak inductor current $I_{\text {MAX }}$ (if this value is greater than 375 mA then an external power transistor must be in place of Q1):

$$
I_{\mathrm{MAX}}=\frac{\left(\mathrm{V}_{\mathrm{OUT}}+\mathrm{V}_{\mathrm{D}}\right) 2 \mathrm{I}_{\mathrm{L}}}{\left(\mathrm{f}_{\mathrm{O}}\right)\left(\mathrm{T}_{\mathrm{ON}}\right)\left(\mathrm{V}_{\mathrm{S}}-\mathrm{V}_{\mathrm{SW}}\right)}
$$

Where:
$V_{S} \quad=$ Supply Voltage
$\mathrm{V}_{\text {SW }}=$ Saturation Voltage of Q1 (typically 0.5 V )
$V_{D} \quad=$ Diode Forward Voltage (typically 0.7 V )
$\mathrm{I}_{\mathrm{L}} \quad=\mathrm{DC}$ Load Current
4. Find an inductance value for $\mathrm{L}_{\mathrm{X}}$ :

$$
\mathrm{L}_{\mathrm{X}}(\text { Henries })=\left(\frac{\mathrm{V}_{\mathrm{S}}-\mathrm{V}_{\mathrm{SW}}}{\mathrm{I}_{\mathrm{MAX}}}\right)\left(\mathrm{T}_{\mathrm{ON}}\right)
$$

The inductor chosen must exhibit this value of inductance and have a current rating equal to $I_{\text {max. }}$

## Step-Down Design Procedure

1. Select an operating frequency.
2. Determine the maximum on time $T_{O N}$ as in the inverting design procedure.
3. Calculate $I_{\text {MAX }}$ :

$$
I_{\mathrm{MAX}}=\frac{2 \mathrm{~L}_{\mathrm{L}}}{\left(\mathrm{f}_{\mathrm{O}}\right)\left(\mathrm{T}_{\mathrm{ON}}\right)\left[\frac{\left(\mathrm{V}_{\mathrm{S}}-\mathrm{V}_{\mathrm{OUT}}\right)}{\left(\mathrm{V}_{\mathrm{OUT}}-\mathrm{V}_{\mathrm{D}}\right)}+1\right]}
$$

4. Calculate $L_{x}$ :

$$
L_{x}=\left(\frac{V_{S}-V_{\mathrm{OUT}}}{I_{\mathrm{MAX}}}\right)\left(\mathrm{T}_{\mathrm{ON}}\right)
$$

## Alternate Design Procedure

The design equations above will not work for certain input/output voltage ratios, and for these circuits another method of defining component values must be used. If the slope of the current discharge waveform is much less than the slope of the current charging waveform, then the inductor current will become continuous (never discharging completely), and the equations will become extremely complex. So, if the voltage applied across the inductor during the charge time is greater than during the discharge time, use the design procedure below. For example, a step-down circuit with 20 V input and 5 V output will have approximately 15 V across the inductor when charging, and approximately 5 V when discharging. So in this example the inductor current will be continuous and the alternate procedure will be necessary. The alternate procedure may also be used for discontinuous circuits.

1. Select an operating frequency based on EMI and component size requirements (a value between 10 kHz and 50 kHz is typical).
2. Build the circuit and apply the worst cast conditions to it, i.e., the lowest battery voltage and the highest load current at the desired output voltage.
3. Adjust the inductor value down until the desired output voltage is achieved, then decrease its value by $30 \%$ to cover manufacturing tolerances.
4. Check the output voltage with an oscilloscope for ripple, at high supply voltages, at voltages as high as are expected. Also check for efficiency by monitoring supply and output voltages and currents
$\left(\mathrm{eff}=\left(\mathrm{V}_{\text {OUT }}\right)\left(\mathrm{I}_{\text {OUT }}\right) /\left(+\mathrm{V}_{\mathrm{S}}\right)\left(\mathrm{I}_{\text {SY }}\right) \times 100 \%\right)$.
5. If the efficiency is poor, go back to step 1. and start over. If the ripple is excessive, then increase the output filter capacitor value or start over.

## Inductors

Efficiency and load regulation will improve if a quality high $Q$ inductor is used. A ferrite pot core is recommended; the wind-yourself type with an air gap adjustable by washers or spacers is very useful for bread-boarding prototypes. Care must be taken to choose a core with enough permeability to handle the magnetic flux produced at $\mathrm{I}_{\mathrm{MAX}}$. If the core saturates, then efficiency and output current capability are severely degraded and excessive current will flow through the switch transistor. An isolated AC current probe for an oscilloscope (example: Tektronix P6042) is an excellent tool for saturation problems; with it the inductor current can be monitored for nonlinearity at the peaks (a sign of saturation).

## Low Battery Detector

An open collector signal transistor Q2 with comparator C 2 provides the designer with a method of signaling a display or computer whenever the battery voltage falls below a programmed level (see Figure 7). This level is determined by the +1.25 V reference level and by the selection of two external resistors according to the equation:

$$
\mathrm{V}_{\mathrm{TH}}=\mathrm{V}_{\mathrm{REF}}\left(\frac{\mathrm{R} 4}{\mathrm{R} 3}+1\right)
$$

When the battery drops below this threshold Q2 will turn on and sink typically $600 \mu \mathrm{~A}$. The low battery detection circuit can also be used for

other less conventional applications such as the voltage dependent oscillator circuit of Figure 12.

## Device Shutdown

The entire device may be shut down to an extremely low current non-operating condition by disconnecting the ground (pin 4). This can be easily done by putting an NPN transistor in series with the ground pin and switching it with an external signal. This switch will not affect the efficiency of operation, but will add to and increase the reference voltage by an amount equal to the saturation voltage of the transistor used. A mechanical switch can also be used in series between circuit ground and pin 4, without introducing any reference offset.

## Compensation

When large values ( $>50 \mathrm{k} \Omega$ ) are used for the voltage setting resistors (R1 and R2 of Figure 2) stray capacitance at the $\mathrm{V}_{\mathrm{FB}}$ input can add a lag to the feedback response, destabilizing the regulator, increasing low frequency ripple, and lowering efficiency. This can often be avoided by minimizing the stray capacitance at the $\mathrm{V}_{\mathrm{FB}}$ node. It can also be remedied by adding a lead compensation capacitor of 100 pF to 10 nF . In inverting applications, the capacitor connects between - $\mathrm{V}_{\text {OUT }}$ and $\mathrm{V}_{\mathrm{FB}}$; for step-down circuits it connects between ground and $\mathrm{V}_{\mathrm{FB}}$. Most applications do not require this capacitor.

## Power Transistor Interfaces

The most important consideration in selecting an external power transistor is the saturation voltage at $I_{C}=I_{\text {MAX }}$. The lower the saturation voltage is, the better the efficiency will be. Also, a higher beta transistor requires less base drive and therefore less power will be consuming in driving it, improving efficiency losses in the interface. The part numbers given in the following applications are recommended, but other types may be more appropriate depending on voltage and power levels.

Figure 7. Low Battery Detector

When troubleshooting external power transistor circuits, ensure that clean, sharp-edged waveforms are driving the interface and power transistors. Monitor these waveforms with an oscilloscope - disconnect the inductor, and tie the $V_{F B}$ input (pin 8) high through a 10 K resistor. This will cause the regulator to pulse at maximum duty cycle without drawing excessive inductor currents. Check for expected on time and off time, and look for slow rise times that might cause the power transistor to enter its linear operating region.

The following external power transistor circuits may demand some adjustment to resistor values to satisfy various power levels and input/output voltages. $\mathrm{C}_{x}$ and $L_{x}$ values must be selected according to the design equations (pages 9 and 10 ).

## Inverting Medium Power Interface

Figure 8 is a schematic of an inverting power supply using an external PNP switch transistor. Supply voltage is applied to the IC via R3; when the internal switch transistor is turned on current through R4 is also drawn through R3, creating a
voltage drop from base to emitter of the external switch transistor. This drop turns on the external transistor.

Voltage pulses on the supply lead (pin 6) do not affect circuit operation because the internal reference and bias circuitry have good supply rejection capabilities. A power Schottky diode is used for higher efficiency.

## Inverting High Power Interface

For higher power applications ( 500 mW to 5 W ), refer to Figure 9 . This circuit uses an extra external transistor to provide well controlled drive current in the correct phase to the power switch transistor. The value of R3 sets the drive current to the switch by making the interface transistor act as a current source. R4 and R5 must be selected such that the RC time constant of R4 and the base capacitance of Q2 do not slow the response time (and affect duty cycle), but not so low in value that excess power is consumed and efficiency suffers. The resistor values chosen should be proportional to the supply voltage (values shown are for +5 V ).


65-02476A

Figure 8. Inverting Medium Power (250mW to 1W) Application


65-02478A

Figure 9. Inverting High Power Application

## Step-Down Interfaces

Figures 10 and 11 show medium and high power interfaces modified to perform step-down functioning. The design equations and suggestions for the circuits of Figures 8 and 9 also apply to these circuits. For a certain range of load power, the RC4193 IC can be used for step-down applications. A load range from 400 mW to 2 W can be sustained with fewer components (especially when stepping down greater than 30V) than the comparable 4391 circuit. Refer to Raytheon's RC4191/4192/4193 data sheet for a schematic of this medium power step-down application.

## Voltage Dependent Oscillator

The 4391's ability to supply load current at low battery voltages depends on the inductor value and the oscillator frequency. Low values of inductance or a low oscillator frequency will cause a higher peak inductor current and therefore increase the lead current capability. A large inductor current is not necessarily best, however, because the large amount of energy delivered with each cycle will cause a large voltage ripple at the output, especially at high input voltages. This tradeoff between load current capability and output ripple can be
improved with the circuit connection shown in Figure 12. This circuit uses the low battery detector to sense for a low battery voltage condition and will decrease the oscillator frequency after a pre-progrmamed threshold is reached.

The threshold is programmed exactly as the normal low battery detector connection:

$$
V_{T H}=V_{\text {REF }}\left(\frac{R 4}{R 3}+1\right)
$$

When the battery voltage reaches this threshold the comparator will turn on the open collector transistor at pin 2, effectively pulling $\mathrm{C}_{\mathrm{Y}}$ in parallel with $\mathrm{C}_{X}$. This added capacitance will reduce the oscillator frequency, according to the following equation:

$$
f_{O}=\frac{4.1 \times 10^{-6}}{C_{X}+C_{Y}}
$$

## Current Limiting

The oscillator ( $\mathrm{C}_{\mathrm{X}}$ ) pin can be used to add short circuit protection and to protect against overcurrent at start-up (when using large values of output filter capacitor - greater than $100 \mu \mathrm{~F}$ ). A transistor $V_{B E}$ is used as a current sensing comparator which resets the oscillator upon sensing an overcurrent condition, thus providing cycle-by-cycle current limiting. Figure 13 shows how this is applied.


Note: A minimum load $\geq 1 \mathrm{~mA}$ must be connected

Figure 10. Step-Down Medium Power Application


Note: A minimum load $\geq 1 \mathrm{~mA}$ must be connected.
*Optional - Extends supply voltage range

Figure 11. High Power Step-Down Supply

## Troubleshooting Chart

| Symptom | Possible Problems |
| :---: | :---: |
| Draws excessive supply current on start-up. | Inductance value too low. <br> Operating frequency too low. <br> Combination of low resistance inductor and high value filter capacitor - needs current limit circuit (Figure 13). |
| Output voltage is low. | Inductance value too high for $\mathrm{F}_{\mathrm{O}}$ or core saturating. |
| Inductor "sings" with audible hum. | Not potted well or bolted loosely. |
| Lx pin appears noisy - scope will not synchronize. | Normal operating condition. |
|  <br> Inductor current shows nonlinear waveform. | Inductor is saturating: <br> 1. Core too small. <br> 2. Core too hot. <br> 3. Operating frequency too low. |
|  <br> Inductor current shows nonlinear waveform. | Waveform has resistive component: <br> 1. Wire size too small. <br> 2. Power transistor lacks base drive. <br> 3. Components not rated high enough. <br> 4. Battery has high series resistance. |
|  <br> Inductor current is linear until high current is reached. | External transistor lacks base drive or beta is too low. |
| Poor efficiency. | Core saturating. <br> Diode or transistor: <br> 1. Not fast enough. <br> 2. Not rated for current level (high $\mathrm{V}_{\mathrm{CE}} \mathrm{SAT}$ ). <br> High series resistance. <br> Operating frequency too high. |
| Motorboating (erratic current pulses). | Loop stability problem - needs feedback capacitor from $V_{\text {OUT }}$ to $\operatorname{pin} 8(100 \mathrm{pF}$ to 1000 pF ) |

## RC4194 Dual Tracking Voltage Regulators

## Features

- Simultaneously adjustable outputs with one resistor to $\pm 42 \mathrm{~V}$
- Load current - $\pm 200 \mathrm{~mA}$ with $0.04 \%$ load regulation
- Internal thermal shutdown at $T_{J}=+175^{\circ} \mathrm{C}$
- External balance for $\pm \mathrm{V}_{\mathrm{O}}$ unbalancing
- 3W power dissipations


## Description

The RM4194 and RC4194 are dual polarity tracking regulators designed to provide balanced or unbalanced positive and negative output voltages at currents to 200 mA . A single external resistor adjustment can be used to change both outputs between the limits of $\pm 50$ mV and $\pm 42 \mathrm{~V}$.

These devices are designed for local "on-card" regulation, eliminating distribution problems associated with single-point regulation. To simplify application the regulators require a minimum number of external parts.
The device is available in three package types to accommodate various power requirements. The K (TO-66) power package can dissipate up to 3 W at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$. The D 14-pin dual in-line will dissipate up to 1 W and the N 14-pin dual inline will dissipate up to 625 mW .

Connection Information


## Ordering Information

| Part Number | Package | Operating <br> Temperature <br> Range |
| :--- | :---: | :---: |
| RC4194N | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RC4194D | D | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RC4194K | K | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RM4194D | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM4194D/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM4194K | K | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

Notes:
/883B suffix denotes Mil-Std-883, Level B processing $N=14$-lead plastic DIP
D = 14- lead ceramic DIP
K = 9-lead TO-66
Contact a Raytheon sales office or representative for ordering information on special package/temperature range combinations.

## Functional Block Diagram



## Mask Pattern



65-01775A
Die Size: $99 \times 69$ mils
Min. Pad Dimensions: $4 \times 4$ mils
Absolute Maximum Ratings
Supply Voltage
RC4194$\pm 35 \mathrm{~V}$
RM4194 ..... $\pm 45 \mathrm{~V}$
Supply Input to Output Voltage Differential RC4194 ..... $\pm 35 \mathrm{~V}$
RM4194 ..... $\pm 45 \mathrm{~V}$
Load Current
N Package ..... 100 mA
D Package ..... 150 mA
K Package ..... 250 mA
Operating Junction Temperature Range
RC4194 $0^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
RM4194 $-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Storage Temperature
Range

$\qquad$
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Lead Soldering Temperature ( 60 sec ) ..... $+300^{\circ} \mathrm{C}$

## Thermal Characteristics

|  | 14-Lead <br> Plastic DIP | 14-Lead <br> Ceramic DIP | 9-Lead TO-66 <br> Metal Can |
| :--- | :---: | :---: | :---: |
| Max. Junction Temp. | $125^{\circ} \mathrm{C}$ | $175^{\circ} \mathrm{C}$ | $150^{\circ} \mathrm{C}$ |
| Max. $\mathrm{P}_{\mathrm{D}} \mathrm{T}_{\mathrm{A}}<50^{\circ} \mathrm{C}$ | 468 mW | 1042 mW | 2381 mW |
| Therm. Res $\theta_{\mathrm{Jc}}$ | - | $60^{\circ} \mathrm{C} / \mathrm{W}$ | $7^{\circ} \mathrm{C} / \mathrm{W}$ |
| Therm. Res. $\theta_{\mathrm{JA}}$ | $160^{\circ} \mathrm{C} / \mathrm{W}$ | $120^{\circ} \mathrm{C} / \mathrm{W}$ | $42^{\circ} \mathrm{C} / \mathrm{W}$ |
| For $\mathrm{T}_{\mathrm{A}}>50^{\circ} \mathrm{C}$ Derate at | $6.25 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $8.38 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $23.81 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |

Electrical Characteristics $\left( \pm 5 \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {MAX }} ;-\mathrm{V}_{\text {IN }} \leq-8 \mathrm{~V}\right.$; $\mathrm{I}_{\mathrm{L}}= \pm 1 \mathrm{~mA}$; RM4194: $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{J}} \leq$ $+125^{\circ} \mathrm{C}$; RC4194: $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{J}} \leq+70^{\circ} \mathrm{C}$ unless otherwise specified)

| Parameters | Test Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Line Regulation | $\Delta \mathrm{V}_{\mathrm{s}}=0.1 \mathrm{~V}_{\mathrm{N}}$ |  | 0.04 | 0.1 | \% $\mathrm{V}_{\text {out }}$ |
| Load Regulation | $\begin{aligned} & 4194 \mathrm{~K}: I_{L}<200 \mathrm{~mA} \\ & 4194 \mathrm{D}: \mathrm{I}_{\mathrm{L}}<100 \mathrm{~mA} \\ & \pm V_{S}= \pm\left(V_{o}+5\right) \mathrm{V} \end{aligned}$ |  | 0.002 | 0.004 | $\begin{gathered} \% V_{0} \times I_{L} \\ (\mathrm{~mA}) \end{gathered}$ |
| Output Voltage Drift With Temperature ${ }^{3}$ <br> Positive Output | $\mathrm{V}_{\text {OUT }}= \pm 5 \mathrm{~V}$ |  | 0.002 | 0.015 | \% ${ }^{\circ} \mathrm{C}$ |
| Negative Output | $\mathrm{V}_{\text {OUT }}= \pm 5 \mathrm{~V}$ |  | 0.,003 | 0.015 | \% ${ }^{\circ} \mathrm{C}$ |
| Supply Current ${ }^{1}$ (Positive) | $\mathrm{V}_{\mathrm{S}}= \pm \mathrm{V}_{\text {MAX }}, \mathrm{V}_{\mathrm{O}}=0 \mathrm{~V}, \mathrm{I}_{\mathrm{L}}=0 \mathrm{~mA}$ |  | +0.8 | +2.5 | mA |
| Supply Current ${ }^{2}$ (Negative) | $\mathrm{V}_{\mathrm{s}}= \pm \mathrm{V}_{\text {MAX }}, \mathrm{V}_{\mathrm{O}}=0 \mathrm{~V}, \mathrm{IL}=0 \mathrm{~mA}$ |  | -1.8 | -4.0 | mA |
| Supply Voltage | RM4194 | $\pm 9.5$ |  | $\pm 45$ | V |
|  | RC4194 | $\pm 9.5$ |  | $\pm 35$ |  |
| Output Voltage Scale Factor | $\mathrm{R}_{\text {SET }}=71.5 \mathrm{k} \Omega, \mathrm{T}_{\mathrm{j}}=+25^{\circ} \mathrm{C} \mathrm{V}_{\mathrm{S}}= \pm \mathrm{V}_{\text {MAX }}$ | 2.38 | 2.5 | 2.62 | $\mathrm{k} \Omega / \mathrm{V}$ |
| Output Voltage Range | RM4194: $\mathrm{R}_{\text {SET }}=71.5 \mathrm{k} \Omega, \mathrm{L}_{\mathrm{L}}=25 \mathrm{~mA}$ | 0.05 |  | $\pm 42$ | V |
|  | RC4194: $\mathrm{R}_{\text {SET }}=71.5 \mathrm{k} \Omega, \mathrm{I}_{\mathrm{L}}=25 \mathrm{~mA}$ | 0.05 |  | $\pm 42$ |  |
| Output Voltage Tracking |  |  | $\pm 0.4$ | $\pm 2.0$ | \% |
| Ripple Rejection | $\mathrm{F}=120 \mathrm{~Hz}, \mathrm{~T}_{\mathrm{j}}=+25^{\circ} \mathrm{C}$ |  | 70 |  | dB |
| Input-Output Voltage Differential | $\mathrm{I}_{1}=50 \mathrm{~mA}, \mathrm{~T}_{j}=+25^{\circ} \mathrm{C}$ | 3.0 |  |  | V |
| Short Circuit Current | $\mathrm{V}_{\mathrm{S}}= \pm 30 \mathrm{~V}, \mathrm{~T}_{3}=+25^{\circ} \mathrm{C}$ |  | 300 |  | mA |
| Output Noise Voltage | $\begin{aligned} & C_{L}=4.7 \mu F, V_{O}= \pm 15 \mathrm{~V} \\ & F=10 \mathrm{~Hz} \text { to } 100 \mathrm{kHz} \end{aligned}$ |  | 250 |  | $\mu \mathrm{V}_{\text {RMs }}$ |
| Internal Thermal Shutdown |  |  | 175 |  | ${ }^{\circ} \mathrm{C}$ |

Notes: 1. The current drain will increase by $50 \mu \mathrm{~A} \mathrm{~N}_{\text {out }}$ on positive side and $100 \mu \mathrm{~A} \mathrm{~N}_{\text {out }}$ on negative side.
2. The specifications above apply for the given junction temperatures since pulse test conditions are used.
3. Output voltage temperature drift guaranteed by design.

## Typical Performance Characteristics



Output Voltage Tracking vs. Temperature


A $=\%$ Tracking of Output Voltage
$B=T . C$ for Positive Regulator
$C=$ T.C. for Negative Regulator

## Typical Applications



High Output Application

${ }^{*} \mathrm{R}_{\mathrm{SC}}=\frac{0.7}{\text { ISC }}$
Note: Compensation and bypass capacitor connections should be close as possible to the 4194.
**Optional usage - not as critical as $-V_{0}$ bypass capacitors.

## Typical Applications (Continued)

Balanced Output Voltage - Op Amp Application


65-00204A

Digitally Controlled Dual 200mA Voltage Regulator


## 4194 Switchable Power Supply

The outputs of the 4194 can be simultaneously switched on or off under logic control as shown in Figure 1. In the "off" state, the outputs will be forced to a minimum voltage, or about $\pm 20 \mathrm{mV}$, rather than becoming open-circuit. the turn-on time, with the outputs programmed to $\pm 12 \mathrm{~V}$, is approximately $200 \mu \mathrm{~S}$. This circuit works by forcing the $R_{o}$ pin to ground with an analog switch. Refer to the 4194 internal schematic diagram. A reference voltage that regulates with respect to $-V_{s}$ is generated at the $R_{s}$ pin by the zener diode Q12 and the buffer circuit of Q11 and Q13. When the external 71.5k R ${ }_{S}$ resistor is connected between the $R_{s}$ pin and
$-\mathrm{V}_{\mathrm{s}}$, a precision current of $100 \mu \mathrm{~A}$ is generated which then flows into Q13's collector. Since Q13's collector is tied to the $R_{o}$ pin, the $100 \mu \mathrm{~A}$ current will develop a ground-referenced voltage drop proportional to the value of $\mathrm{R}_{\mathrm{o}}$, which is then amplified by the internal error amplifier. When the analog switch in Figure 1 turns on, it effectively shorts out $R_{o}$ and causes OV to be applied to the error amplifier. The output voltage in the off state will be approximately $\pm 20 \mathrm{mV}$. If a higher value ( 50 to 100 mV ) is acceptable, then the DG201 FET switch can be replaced with a low-cost small signal transistor, as shown in the alternate switch configuration.


Figure 1. $\pm 12 V$ Switchable Power Supply

## Compensation

For most applications, the compensation technique shown in the data sheet is sufficient. The positive regulator section of the 4194 is compensated by a $0.001 \mu \mathrm{~F}$ ceramic disc capacitor from the C+ terminal to ground. The negative regulator requires compensation at two points. The first is the C-pin, which should have $0.001 \mu \mathrm{~F}$ to the $-\mathrm{V}_{\text {IN }}$ pin, or case. A ceramic disc is best here also. The second compensation point for the negative side is the - $\mathrm{V}_{\text {out }}$ terminal, which ideally should be a $4.7 \mu \mathrm{~F}$ solid tantalum capacitor with enough reserve voltage capacity to avoid the momentary shorting and reforming which can occur with tantalum caps. For systems where the cost of a solid tantalum capacitor cannot be justified, it is usually sufficient to use an aluminum capacitor with a $0.03 \mu \mathrm{~F}$ ceramic disc in parallel to bypass high frequencies. In addition, if the rectifier filter capacitors have poor high frequency characteristics (like aluminum electrolytics) or if any impedance is in series with the $+\mathrm{V}_{\mathrm{IN}}$ and $-\mathrm{V}_{\mathrm{IN}}$ terminals, it is necessary to bypass these two points with $0.01 \mu \mathrm{~F}$ ceramic disc capacitors. Just as with monolithic op amps, some applications may not require these bypass caps, but if in doubt, be sure to include them.

All compensation and bypass caps should have short leads, solid grounds, and be located as close to the RM/RC4194 as possible. Refer to Figure 2 for recommended compensation circuitry.

## Protection

In systems using monolithic voltage regulators, a number of conditions can exist which, left uncorrected, will destroy the regulator. Fortunately, regulators can easily be protected against these potentially destructive conditions. Monolithic regulators can be destroyed by any reversal of input or output voltage polarity, or if the input voltage drops below the output voltage in magnitude. These conditions can be


Figure 2. 4194 Recommended Compensation
caused by inductive loads at the inputs or outputs of the regulator. Other problems are caused by heavy loads at the unregulated inputs to the regulator, which might cause the input voltage to drop below the output voltage at turn-off. If any of the preceding problem conditions are present in your system, it is recommended that you protect the regulator using diodes. These diodes should be high speed types capable of handling large current surges. Figure 3 shows all six of the possible protection diodes. The diodes at the inputs and outputs prevent voltages at those points from becoming reversed. Diodes from outputs to inputs prevent the output voltage from exceeding the input voltage. Chances are that the system under consideration will not require all six diodes, but if in doubt, be sure to include them.

## Brownout Protection

The $4194 / 4195$ is one of the most easily applied and trouble-free monolithic ICs available. When used within the data sheet ratings (package power dissipation, maximum output cur-


Figure 3. 4194 Regulator Showing All Protective Diodes
rent, minimum and maximum input voltages) it provides the most cost-effective source of regulated $\pm 15 \mathrm{~V}$ for powering linear ICs.

Sometimes occasions arise in which the 4194/ 4195 ratings must be exceeded. One example is the "brownout". During a brownout, line voltages may be reduced to as low as 75 VRMS, causing the input voltage to the 4194/4195 to drop below the minimum dropout voltage. When this happens, the negative output voltage can go to positive. The maximum amount of current available is approximately 5 mA .

In general this is not enough current to damage most ICs which the 4194/4195 might be supplying, but it is a potentially destructive condition. Fortunately, it is easy to protect against. As shown in the typical application circuit below, a diode, D , can be connected to the negative output.

If a small signal silicon diode is used, it will clamp the negative output voltage at about +0.55 V . A Schottky barrier or germanium device would clamp the voltage at about +0.3 V . Another cure which will keep the negative output negative at all times is the $1 \mathrm{~m} \Omega$ resistor
connected between the +15 V output and the C terminal. This resistor will then supply drive to the negative output transistor, causing it to saturate to -V1 during the brownout.

Balanced Output $\left(\mathrm{V}_{\mathrm{O}}=\mathbf{\pm 1 5} \mathbf{V}\right)$


65-4203

## Heatsinking for 4194 and 4195

Voltage Regulators are power devices which are used in a wide range of applications.

When operating these devices near their extremes of load current, ambient temperature and input-output differential, consideration of package dissipation becomes important to avoid thermal shutdown at $175^{\circ} \mathrm{C}$. Both the 4194 and 4195 have this feature to prevent damage to the device. It typically starts affecting load regulation approximately $2^{\circ} \mathrm{C}$ below $175^{\circ} \mathrm{C}$. To avoid shutdown, some form of heatsinking should be used or one of the above operating conditions would need to be derated.*

The following is the basic equation for junction temperature:

[^14]\[

$$
\begin{equation*}
T_{J}=T_{A}+P_{D} \theta_{J-A} \tag{1}
\end{equation*}
$$

\]

where
$\mathrm{T}_{\mathrm{J}} \quad=$ junction temperature $\left({ }^{\circ} \mathrm{C}\right)$
$\mathrm{T}_{\mathrm{A}}=$ ambient air temperature $\left({ }^{\circ} \mathrm{C}\right)$
$P_{D} \quad=$ power dissipated by device (W)
$\theta_{J-A} \quad=$ thermal resistance from junction to ambient air ( ${ }^{\circ} \mathrm{C} / \mathrm{W}$ )

The power dissipated by the voltage regulator can be detailed as follows:

$$
\begin{equation*}
P_{D}=\left(V_{I N}-V_{\text {OUT }}\right) \times I_{O}+V_{\text {IN }} \times I_{Q} \tag{2}
\end{equation*}
$$

where
$\mathrm{V}_{\mathrm{IN}} \quad=$ input voltage
$\mathrm{V}_{\text {out }}=$ regulated output voltage
$I_{0} \quad=$ load current
$I_{0} \quad=$ quiescent current drain
Let's look at an application where a user is trying to determine whether the RM4194 in a high temperature environment will need a heatsink.

Given:
$T_{j}$ at thermal shutdown $=150^{\circ} \mathrm{C}$
$\mathrm{T}_{\mathrm{A}}=125^{\circ} \mathrm{C}$
$\theta_{\mathrm{J}-\mathrm{A}}=41.6^{\circ} \mathrm{C} / \mathrm{W}, \mathrm{K}($ TO-66) pkg.
$\mathrm{V}_{\mathrm{IN}}=40 \mathrm{~V}$
$V_{\text {out }}=30 \mathrm{~V}$
$\mathrm{I}_{\mathrm{Q}} \quad=1 \mathrm{~mA}+75 \mu \mathrm{~A} \mathrm{~N}_{\text {OUT }} \times 30 \mathrm{~V}$ $=3.25 \mathrm{~mA}$ *
$\theta_{J-A}=\frac{T_{J}-T_{A}}{P_{D}}$
$P_{D}=\frac{T_{J}-T_{A}}{\theta_{J-A}}=\left(V_{I N}-V_{O U T}\right) \times I_{O}+V_{I N} \times I_{Q}$

Solve for $I_{0}$,

$$
\begin{aligned}
I_{0} & =\frac{T_{J}-T_{A}}{\theta_{J-A}\left(V_{I N}-V_{O U T}\right)}-\frac{V_{I N} \times I_{Q}}{\left(V_{I N}-V_{O U T}\right)} \\
I_{0} & =\frac{50^{\circ} \mathrm{C}-125^{\circ} \mathrm{C}}{41.6^{\circ} \mathrm{C} / \mathrm{W} \times 10 \mathrm{~V}}-\frac{40 \times 3.25 \times 10^{-3}}{10} \\
& =50 \mathrm{~mA}-13 \mathrm{~mA} \simeq 47 \mathrm{~mA}
\end{aligned}
$$

If this supply current does not provide at least a $10 \%$ margin under worst case load conditions, heatsinking should be employed. If reliability is of prime importance, the multiple regulator approach should be considered.

In equation 1, $\theta_{J-A}$ can be broken into the following components:

$$
\theta_{\mathrm{J}-\mathrm{A}}=\theta_{\mathrm{J}-\mathrm{C}}+\theta_{\mathrm{C}-\mathrm{s}}+\theta_{\mathrm{S}-\mathrm{A}}
$$

where
$\boldsymbol{\theta}_{\text {J-c }}=$ junction-to-case thermal resistance
$\theta_{\mathrm{c}-\mathrm{s}}=$ case-to-heatsink thermal resistance
$\theta_{\mathrm{S}-\mathrm{A}}=$ heatsink-to-ambient thermal resistance

In the above example, let's say that the user's load current is 200 mA and he wants to calculate the combined $\theta_{\mathrm{c} \text {-s }}$ and $\theta_{\mathrm{s}-\mathrm{A}}$ he needs:

Given: $I_{0}=200 \mathrm{~mA}$,

$$
\begin{aligned}
\theta_{J-A} & =\frac{T_{J}-T_{A}}{\left(V_{I N}-V_{O U T}\right) \times I_{O}+V_{I N} \times I_{Q}} \\
& =\frac{50^{\circ} \mathrm{C}-125^{\circ} \mathrm{C}}{10 \mathrm{~V} \times 200 \mathrm{~mA}+40 \times 3.25 \times 10-3} \\
& =11.75^{\circ} \mathrm{C} / \mathrm{W}
\end{aligned}
$$

[^15]Given $\theta_{\mathrm{J}-\mathrm{C}}=7.15^{\circ} \mathrm{C} / \mathrm{W}$ for the 4194 in the K package,

$$
\begin{aligned}
\theta_{\mathrm{C}-\mathrm{S}}+\theta_{\mathrm{S}-\mathrm{A}} & =11.75^{\circ} \mathrm{C} / \mathrm{W}-7.15^{\circ} \mathrm{C} / \mathrm{W} \\
& =4.6^{\circ} \mathrm{C} / \mathrm{W}
\end{aligned}
$$

When using heatsink compound with a metal-to metal interface, a typical $\theta_{\mathrm{C}-\mathrm{s}}=0.5^{\circ} \mathrm{C} / \mathrm{W}$ for the K package. The remaining $\theta_{\mathrm{S}-\mathrm{A}}$ of approximately $4^{\circ} \mathrm{C} / \mathrm{W}$ is a large enough thermal resistance to be easily provided by a number of heatsinks currently available. Table 1 is a brief selection guide to heatsink manufacturers.

Table 1. Commercial Heatsink Selection Guide
No attempt has been made to provide a complete list of all heatsink manufacturers. This list is only representative.

| $\theta_{\text {S-A }}{ }^{*}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ | Manufacturer/Series or Part Number |
| :---: | :---: |
|  | TO-66 Package |
| 0.31-1.0 | Thermalloy - 6441, 6443, 6450, 6470, 6560, 6590, 6660, 6690 |
| 1.0-3.0 | $\begin{aligned} & \text { Wakefield - } 641 \\ & \text { Thermalloy - } 6123,6135,6169,6306,6401,6403,6421,6423,6427,6442,6463, \\ & 6500 \end{aligned}$ |
| 3.0-5.0 | Wakefield - 621, 623 <br> Thermalloy - 6606, 6129, 6141, 6303 <br> IERC - HP <br> Staver - V3-3-2 |
| 5.0-7.0 | ```Wakefield - 690 Thermalloy - 6002, 6003,6004,6005,6052, 6053,6054,6176,6301 IERC - LB Staver- V3-5-2``` |
| 7.0-10.0 | $\begin{aligned} & \text { Wakefield - } 672 \\ & \text { Thermalloy - } 6001,6016,6051,6105,6601 \\ & \text { IERC - LA, uP } \\ & \text { Staver - V1-3, V1-5, V3-3, V3-5, V3-7 } \end{aligned}$ |
| 10.0-25.0 | Thermalloy - 6-13, 6014, 6015, 6103, 6104, 6105, 6117 |
|  | TO-99 Package |
| 12.0-20.0 | Wakefield - 260 <br> Thermalloy - 1101, 1103 <br> Staver - V3A-5 |
| 20.0-30.0 | ```Wakefield - 209 Thermalloy - 1116, 1121, 1123, 1130, 1131, 1132, 2227, 3005 IERC - LP Staver - F5-5``` |

[^16]Table 1. Commercial Heatsink Selection Guide - Continued

| $\theta_{\mathrm{s}-\mathrm{A}}{ }^{*}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ | Manufacturer/Series or Part Number |
| :--- | :--- |
| $30.0-50.0$ | Wakefield - 207 <br> Thermalloy - 2212, 2215, 225, 2228, 2259, 2263, 2264 <br> Staver - F5-5, F6-5 |
|  | Dual-Inline Package |
| 20 | Thermalloy -6007 |
| 30 | Thermalloy -6010 |
| 32 | Thermalloy -6011 |
| 34 | Thermalloy -6012 |
| 45 | IERC - LIC |
| 60 | Wakefield -650, 651 |

* All values are typical as given by manufacturer or as determined from characteristic curves supplied by manufacturer.

Staver Co., Inc.: 41-51 N Saxon Ave., Bay Shore, NY 11706
IERC: 135 W Magnolia Blvd., Burbank, CA 91502
Thermalloy: P.O. Box 34829, 2021 W Valley View Ln., Dallas, TX
Wakefield Engin Ind: Wakefield, MA 01880


## RC4195 Fixed $\pm 15 \mathrm{~V}$ Dual Tracking Voltage Regulator

## Features

■ $\pm 15 \mathrm{~V}$ operational amplifier power at reduced cost and component density

- Thermal shutdown at $\mathrm{Tj}=+175^{\circ} \mathrm{C}$ in addition to short circuit protection
- Output currents to 100 mA
- May be used as single output regulator with up to +50 V output
- Available in TO-66, TO-99 and 8-Pin Plastic Mini-DIP
- No external frequency compensation required


## Description

The RC/RM4195 is a dual polarity tracking regulator designed to provide balanced positive and negative 15 V output voltages at currents up to 100 mA . this device is designed for local "oncard" regulation, eliminating distribution problems
associated with single point regulation. The regulator is intended for ease of application. Only two external components are required for operation (two $10 \mu \mathrm{~F}$ bypass capacitors).

The device is available in three package types to accommodate various applications requiring economy, high power, dissipation, and reduced component density.

## Ordering Information

| Part Number | Package | Operating <br> Temperature <br> Range |
| :--- | :---: | :---: |
| RC4195N | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RC4195T | T | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RC4195K | K | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| $\mathrm{RM4195T}$ | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM4195T/883B | T | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM4195TK | K | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM4195D | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM4195D/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

## Notes:

/883B suffix denotes Mil-Std-883, Level B processing $\mathrm{N}=8$-lead plastic DIP
D $=8$ lead ceramic DIP
T $=8$-lead metal can TO-99
K = 9-lead power TO-66
Contact a Raytheon sales office or representative for ordering information on special package/temperature range combinations.

## Connection Information

$\left.\begin{array}{c}\begin{array}{c}\text { TO-66 Metal Can } \\ \text { (Top View) }\end{array} \\ \begin{array}{c}\text { TO-99 Metal Can } \\ \text { (Top View) }\end{array} \\ \text { 8-Lead DIP } \\ \text { (Top View) }\end{array}\right\}$

## Absolute Maximum Ratings

Supply Voltage $\left( \pm V_{S}\right)$ to Ground $\qquad$ $\pm 30 \mathrm{~V}$
Load Current
TK Package 150 mA
T and N Package 100 mA Storage Temperature Range $\qquad$ $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Operating Junction Temperature Range
RM4195 $\qquad$ $55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
RC4195 $\qquad$ $0^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Lead Soldering Temperature
(DIP, LCC, TO-99; 60 sec ) $\qquad$ $+300^{\circ} \mathrm{C}$

## Mask Pattern



Die Size: $\mathbf{4 9 \times 7 4 \text { mils }}$
Min. Pad Dimensions: $4 \times 4$ mils

Functional Block Diagram


Pin out for dual in-line package shown.
65-00089A

## Thermal Characteristics

|  | $8-L e a d$ <br> Plastic DIP | 8 -Lead <br> TO-99 <br> Metal Can | 9-Lead <br> TO-66 <br> Metal Can | 8-Lead <br> Ceramic DIP |
| :--- | :---: | :---: | :---: | :---: |
| Max. Junction Temp. | $125^{\circ} \mathrm{C}$ | $175^{\circ} \mathrm{C}$ | $150^{\circ} \mathrm{C}$ | $175^{\circ} \mathrm{C}$ |
| Max. $\mathrm{P}_{\mathrm{D}} \mathrm{T}_{\mathrm{A}}<50^{\circ} \mathrm{C}$ | 468 mW | 658 mW | 2381 mW | 833 mW |
| Therm. Res $\theta_{\mathrm{JC}}$ | - | $50^{\circ} \mathrm{C} / \mathrm{W}$ | $7{ }^{\circ} \mathrm{C} / \mathrm{W}$ | $45^{\circ} \mathrm{C} / \mathrm{W}$ |
| Therm. Res. $\theta_{\mathrm{JA}}$ | $160^{\circ} \mathrm{C} / \mathrm{W}$ | $190^{\circ} \mathrm{C} / \mathrm{W}$ | $42^{\circ} \mathrm{C} / \mathrm{W}$ | $150^{\circ} \mathrm{C} / \mathrm{W}$ |
| ${\text { For } \mathrm{T}_{\mathrm{A}}>50^{\circ} \mathrm{C} \text { Derate at }}^{6.25 \mathrm{~mW} /{ }^{\circ} \mathrm{C}}$ | $5.26 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $23.81 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $8.33 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |  |

Electrical Characteristics ( $\mathrm{L}_{\mathrm{L}}= \pm 1 \mathrm{~mA}, \mathrm{~V}_{\mathrm{S}}= \pm 20 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=10 \mu \mathrm{~F}$
RM4195: $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{j}} \leq+125^{\circ} \mathrm{C}$; RC4195: $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{j}} \leq+70^{\circ} \mathrm{C}$ unless otherwise specified) ${ }^{1}$

| Parameters |  | RC/RM4195 |  |  |  |
| :--- | :--- | :---: | :---: | :---: | :---: |
|  | Test Conditions | Min | Typ | Max | Units |
|  | $\mathrm{V}_{\mathrm{S}}= \pm 18 \mathrm{~V}$ to $\pm 30 \mathrm{~V}$ |  | 2 | 20 | mV |
| Load Regulation | $\mathrm{I}_{\mathrm{L}}=1 \mathrm{~mA}$ to 100 mA |  | 5 | 30 | mV |
| Output Voltage Drift With <br> Temperature |  |  | 0.005 | 0.015 | $\% /{ }^{\circ} \mathrm{C}$ |
| Supply Current |  |  | $\pm 1.5$ | $\pm 4.0$ | mA |
| Supply Voltage | $\mathrm{V}_{\mathrm{S}}= \pm 30 \mathrm{~V}, \mathrm{I}_{\mathrm{L}}=0 \mathrm{~mA}$ | 18 |  | 30 | V |
| Output Voltage |  | 14.5 | 15.0 | 15.5 | V |
| Output Voltage Tracking | $\mathrm{T}_{\mathrm{j}}=+25^{\circ} \mathrm{C}$ |  | $\pm 50$ | $\pm 300$ | mV |
| Ripple Rejection |  |  | 75 |  | dB |
| Input-Output Voltage Differential | $\mathrm{I}_{\mathrm{L}}=50 \mathrm{~mA}$ | 3 |  |  | V |
| Short Circuit Current | $\mathrm{T}_{\mathrm{j}}=+25^{\circ} \mathrm{C}$ |  | 220 |  | mA |
| Output Voltage Noise | $\mathrm{T}_{\mathrm{j}}=+25^{\circ} \mathrm{C}, \mathrm{f}=100 \mathrm{~Hz}$ to 10 kHz |  | 60 |  | $\mu \mathrm{~V}_{\mathrm{RMS}}$ |
| Internal Thermal Shutdown |  |  | 175 |  | ${ }^{\circ} \mathrm{C}$ |

[^17]
## Typical Performance Characteristics



Regulator Dropout Voltage


Maximum Current Capability


Standby Current Drain


Power Dissipation


Ripple Rejection


## Typical Applications

Balanced Output $\left(\mathrm{V}_{\mathrm{O}}= \pm \mathbf{1 5 V}\right)$


High Output Current


$$
{ }^{*} \mathrm{R}_{\mathrm{SC}}=\frac{0.7}{I_{\mathrm{SC}}}
$$

## Schematic Diagram


*Pin numbers are for 8-pin packages

## Section 10

## Ground Fault Interrupters

## LM1851 Ground Fault Interrupter

## Features

- Direct interface to SCR
- Adjustable fault current threshold
. Adjustable fault current integration time
- Complies with U.S. UL943 standard

Operates under line reversal; both load vs. line and hot vs. neutral
Detects grounded neutral faults
Internal shunt regulator (26V)
Small outline (SO-8) package available

## Description

The LM1851 is a controller for ac outlet ground fault interrupters. These devices detect hazardous grounding conditions (example: a pool of water and electrical equipment connected to opposite phases of the ac line) in consumer and industrial environments. The output of the IC triggers an external SCR, which in turn opens a relay circuit breaker to prevent a harmful or lethal shock.

Full advantage of the U.S. UL943 timing specification is taken to ensure maximum immunity to false triggering due to line noise. A special feature is found in circuitry that rapidly resets the integrating timing capacitor in the event that noise pulses introduce unwanted charging currents. Also, a flip-flop is included that ensures firing of even a slow circuit breaker relay on either half-cycle of the line
voltage when external full wave rectification is used.

The application circuit can be configured to detect both normal faults (hot wire to ground) and grounded neutral faults.

## Connection Information

| 8-Lead <br> Dual In-Line Package (Top View) |  | d Plastic <br> -Line SO-8 <br> p View) |
| :---: | :---: | :---: |
|  | $\begin{aligned} & -1 \\ & {\left[\begin{array}{l} 2 \\ {[3} \\ \sqrt[3]{4} \\ \hline \end{array}\right]} \end{aligned}$ |  |
|  |  | 65.02866 A |
|  | $\begin{gathered} \text { Pin } \\ 1 \\ 2 \end{gathered}$ | Function SCR Trig <br> (-) Input |
|  | 3 | (+) Input |
|  | 4 | Gnd |
|  | 5 | Amp Out |
|  | 6 | RSET |
|  | 7 | CT |
|  | 8 | $+\mathrm{V}_{\text {s }}$ |

## Ordering Information

| Part Number | Package | Operating <br> Temperature <br> Range |
| :--- | :---: | :---: |
| LM1851N | N | $-40^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| LM1851M | M | $-40^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |

## Notes:

$\mathrm{N}=8$-lead plastic DIP
$M=8$-lead plastic SOIC
Contact a Raytheon sales office or representative for ordering information on special package/temperature range combinations.

## Absolute Maximum Ratings

Shunt Current $\qquad$ 19 mA
Power Dissipation 570 mW
Operating Temperature
Range $\qquad$ $-40^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Storage Temperature Range $\qquad$ $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Lead Soldering Temperature
(SO-8, 10 sec ) $\qquad$
$\qquad$ Lead Soldering Temperature
(DIP, 60 sec ) $\qquad$ $+300^{\circ} \mathrm{C}$

## Thermal Characteristics

|  | $8-$ Lead <br> Plastic <br> DIP | $8-$ Lead <br> Small <br> Outline |
| :--- | :---: | :---: |
| Max. Junction Temp. | $+125^{\circ} \mathrm{C}$ | $+125^{\circ} \mathrm{C}$ |
| Max. $\mathrm{P}_{\mathrm{D}} \mathrm{T}_{\mathrm{A}}<50^{\circ} \mathrm{C}$ | 468 mW | 300 mW |
| Therm. Res $\theta_{\mathrm{Jc}}$ | - | - |
| Therm. Res $\theta_{\mathrm{JA}}$ | $160^{\circ} \mathrm{C} / \mathrm{W}$ | $240^{\circ} \mathrm{C} / \mathrm{W}$ |
| For $\mathrm{T}_{\mathrm{A}}<50^{\circ} \mathrm{C}$ <br> Derate at | $6.25 \mathrm{~mW} /$ <br> ${ }^{\circ} \mathrm{C}$ | $4.17 \mathrm{~mW} /$ <br> ${ }^{\circ} \mathrm{C}$ |

## Mask Pattern



65-03978A
Die Size: $69 \times 59$ mils
Min. Pad Dimensions: $4 \times 4$ mils

## Functional Block Diagram



## Definition of Terms

Normal Fault: An unintentional electrical path, $R_{B}$, between the load terminal of the hot line and the ground, as shown by the dashed lines.


Grounded Neutral Fault: An unintentional electrical path between the load terminal of the neutral line and the ground, as shown by the dashed lines.


65-03905A

Normal Fault Plus Grounded Neutral Fault: The combination of the normal fault and the grounded neutral fault, as shown by the dashed lines.


65-03906A

AC Electrical Characteristics $\left(T_{A}=+25^{\circ} \mathrm{C}, I_{\text {SHUNT }}=5 \mathrm{~mA}\right)$

| Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Normal Fault Current Sensitivity | See Figure 1 ${ }^{2}$ | 3 | 5 | 7 | mA |
| Normal Fault Trip Time | $500 \Omega$ Fault (see Fig. 2) ${ }^{1}$ |  | 18 |  | mS |
| Normal Fault With Grounded <br> Neutral Fault Trip Time | 500 N Normal Fault, $^{2 \Omega \text { Neutral (see Fig. 2) }{ }^{1}}$ |  | 18 |  | mS |

Notes:

1. Average of 10 trials.
2. Required UL sensitivity tolerance is such that external trimming of LM1851 sensitivity will be necessary.
3. This externally applied current is in addition to the internal "output drive current" source.

## Typical Performance Characteristics $\left(T_{A}=+25^{\circ} \mathrm{C}\right)$



Trip Time (Seconds)

Output Drive Current vs.
Output Voltage



Ret $_{\text {SET }}$ ( $\Omega$ )
*See Block Diagram


External Load Current, $\mathrm{I}_{\mathrm{L}}$


Figure 1. Normal Fault Sensitivity Test Circuit


Figure 2. $\mathbf{1 2 0 ~ H z ~ N e u t r a l ~ T r a n s f o r m e r ~ A p p l i c a t i o n ~}$

## Principles of Operation

(Refer to Functional Block Diagram)
The voltage at the supply pin is clamped to +26 V by the internal shunt regulator D3. This shunt regulator also generates an artificial ground voltage for the noninverting input of A1 (shown as a +10V source). A1, Q1, and Q2 act as a current mirror for fault current signals (which are derived from an external transformer). When a fault signal is present, the mirrored current charges the external timing capacitor until its voltage exceeds the latch trigger threshold (typically 17.5 V ). When this threshold is exceeded, the latch engages and Q3 turns off, allowing $\mathrm{I}_{2}$ to drive the SCR connected to pin 1.

Extra circuitry in the feedback path of A1 works with the switched current source $I_{1}$ to remove any charge on $\mathrm{C}_{\mathrm{T}}$ induced by noise in the transformer. If no fault current is present, then $I_{1}$ discharges $\mathrm{C}_{\mathrm{T}}$ with a current equal to $3 I_{\mathrm{TH}}$, where $I_{T H}$ is the value of current set by the external $R_{\text {SET }}$ resistor. If fault signals are present at the input of A1 (which is held at virtual ground, +10 V ), one of the two current mirrors in the feedback path of A1 (Q4 and Q5) will become active, depending on which half-cycle the fault occurs in. This action will raise the voltage at $\mathrm{V}_{\mathrm{S}}$, switching $!_{1}$ to a value equal to $I_{T H}$, and reducing the discharge rate of $C_{T}$ to better allow fault currents to charge it.

Notice that $I_{T H}$ discharges $\mathrm{C}_{\boldsymbol{T}}$ during both halfcycles of the line, while $I_{F}$ only charges $C_{T}$ during the half-cycle in which $I_{F}$ exits pin 2 (since Q1 will only carry fault current in one direction). Thus, during one half-cycle, $\mathrm{I}_{\mathrm{F}} \mathrm{I}_{\mathrm{TH}}$ charges $\mathrm{C}_{\mathrm{T}}$, while during the other half-cycle $\mathrm{I}_{\mathrm{TH}}$ discharges it.

## Application Circuit

A typical ground fault interrupter circuit is shown in Figure 2. It is designed to operate on 120 VAC line voltage with 5 mA normal fault sensitivity.

A full-wave rectifier bridge and a $15 \mathrm{k} / 2 \mathrm{~W}$ resistor are used to supply the dc power required by the IC. A $1 \mu \mathrm{~F}$ capacitor at pin 8 used to filter the ripple of the supply voltage and is also connected across the SCR to allow firing of the SCR on either half-cycle. When a fault causes the SCR to trigger, the circuit breaker is energized and line voltage is removed from the load. At this time no fault current flows and the $\mathrm{C}_{\boldsymbol{T}}$ discharge current increases from $I_{T H}$ to $3 I_{\mathrm{TH}}$ (see Block Diagram). This quickly resets both the timing capacitor and the output latch. The circuit breaker can be reset and the line voltage again supplied to the load, assuming the fault has been removed. A 1000:1 sense transformer is used to detect the normal fault. The fault current, which is basically the difference current between the hot and neutral lines, is stepped down by 1000 and fed into the input pins of the operational amplifier through a $10 \mu \mathrm{~F}$ capacitor. The $0.0033 \mu \mathrm{~F}$ capacitor between pin 2 and pin 3 and the 200 pF between pins 3 and 4 are added to obtain better noise immunity. The normal fault sensitivity is determined by the timing capacitor discharging current, $I_{T H}$. $I_{\text {TH }}$ can be calculated by:

$$
\begin{equation*}
I_{T H}=\frac{7 \mathrm{~V}}{R_{S E T}} \div 2 \tag{1}
\end{equation*}
$$

At the decision point, the average fault current just equals the threshold current, $I_{\text {TH }}$.

$$
\begin{equation*}
I_{T H}=\frac{I_{F(r m s)}}{2} \times 0.91 \tag{2}
\end{equation*}
$$

where $\mathrm{I}_{\mathrm{F}(\mathrm{rms})}$ is the rms input fault current to the operational amplifier and the factor of 2 is due to the fact that $I_{F}$ charges the timing capacitor only during one half-cycle, while $I_{T H}$ discharges the capacitor continuously. The factor 0.91 converts the rms value to an average value. Combining equations (1) and (2) we have:

$$
\begin{equation*}
R_{S E T}=\frac{7 \mathrm{~V}}{\mathrm{I}_{\mathrm{F}(\mathrm{rms})} \times 0.91} \tag{3}
\end{equation*}
$$

For example, to obtain $5 \mathrm{~mA}(\mathrm{rms})$ sensitivity for the circuit in Figure 2 we have:

$$
\begin{equation*}
\mathrm{R}_{\mathrm{SET}}=\frac{7 \mathrm{~V}}{\frac{5 \mathrm{~mA} \times 0.91}{1000}}=1.5 \mathrm{MS} \tag{4}
\end{equation*}
$$

The correct value for RSET can also be determined from the characteristic curve that plots equation (3). Note that this is an approximate calculation; the exact value of $\mathrm{R}_{\text {SET }}$ depends on the specific sense transformer used and LM1851 tolerances. Inasmuch as UL943 specifies a sensitivity "window" of 4 mA to 6 mA , provision should be made to adjust $R_{\text {SET }}$ with a potentiometer.

Independent of setting sensitivity, the desired integration time can be obtained through proper selection of the timing capacitor, $\mathrm{C}_{\mathrm{T}}$. Due to the large number of variables involved, proper selection of $\mathrm{C}_{\mathrm{T}}$ is best done empirically. The following design example should only be used as a guideline.

Assume the goal is to meet UL943 timing requirements. Also assume that worst case timing occurs during GFI start-up (S1 closure) with both a heavy normal fault and a $2 \Omega$ grounded neutral fault present. This situation is shown diagramatically below.


UL943 specifies $\leq 25 \mathrm{~ms}$ average trip time under these conditions. Calculation of $\mathrm{C}_{\mathrm{T}}$ based upon charging currents due to normal fault only is as follows:

- Start with $\mathrm{a} \leq 25 \mathrm{~ms}$ specification. Subtract 3 ms GFI turn-on time ( 15 k and $1 \mu \mathrm{~F}$ ). Subtract 8 ms potential loss of one half-cycle due to fault current sense of half-cycles only.
- Subtract 4 ms time required to open a sluggish circuit breaker.
- This gives a total $\leq 10 \mathrm{~ms}$ maximum integration time that could be allowed.
- To generate 8 ms value of integration time that accommodates component tolerances and other variables:

$$
\begin{equation*}
C_{T}=\frac{1 \times T}{V} \tag{5}
\end{equation*}
$$

$$
\begin{align*}
& \text { where } \begin{array}{l}
T=\text { integration time } \\
\begin{array}{l}
\mathrm{V}=\text { threshold voltage } \\
\mathrm{I}=\text { average fault current into } \mathrm{C}_{\mathrm{T}}
\end{array} \\
\mathrm{I}=\underbrace{\left(\frac{120 \mathrm{~V}_{\mathrm{AC}(\mathrm{rms})}}{R_{B}}\right)}_{\begin{array}{c}
\text { heavy fault } \\
\text { current generated } \\
\text { (swamps } \left.I_{T H}\right)
\end{array}} \times \underbrace{\left(\frac{R_{N}}{R_{G}+R_{N}}\right)}_{\begin{array}{c}
\text { portion of } \\
\text { fault current } \\
\text { shunted } \\
\text { around } \mathrm{GFI}
\end{array}} \\
\times \underbrace{\left(\frac{1 \text { turn }}{1000 \text { turns }}\right)}_{\begin{array}{c}
\text { current } \\
\text { division of } \\
\text { input sense } \\
\text { transformer }
\end{array}} \times \underbrace{\left(\frac{1}{2}\right)}_{\begin{array}{c}
\mathrm{C}_{T} \text { charging } \\
\text { on half- } \\
\text { cycles only }
\end{array}} \times \underbrace{(0.91)}_{\begin{array}{c}
\text { rms to } \\
\text { average } \\
\text { conversion }
\end{array}}
\end{array}
\end{align*}
$$

therefore:

$$
C_{T}=\frac{\left[\left(\frac{120}{500}\right) \times\left(\frac{0.4}{1.6+0.4}\right) \times\left(\frac{1}{1000}\right) \times\left(\frac{1}{2}\right) \times(0.91)\right] \times 0.0008}{17.5}
$$

$$
\begin{equation*}
\mathrm{C}_{\mathrm{T}}=0.01 \mu \mathrm{~F} \tag{7}
\end{equation*}
$$

In practice, the actual value of $C_{\top}$ will have to be modified to include the effects of the neutral loop upon the net charging current. The effect of neutral loop induced currents is difficult to quantize, but typically they sum with normal fault currents, thus allowing a larger value of $\mathrm{C}_{\mathrm{T}}$.

For UL943 requirements, $0.015 \mu \mathrm{~F}$ has been found to be the best compromise between timing and noise.

For those GFI standards not requiring grounded neutral detection, a still larger value capacitor can be used and better noise immunity obtained.

The larger capacitor can be accommodated because $\mathrm{R}_{\mathrm{N}}$ and $\mathrm{R}_{\mathrm{G}}$ are not present, allowing the full fault current, I , to enter the GFI.

In Figure 2, grounded neutral detection is accomplished by feeding the neutral coil with 120 Hz energy continuously and allowing some of the energy to couple into the sense transformer during conditions of neutral fault.

Transformers may be obtained from Magnetic Metals, Inc., 21st Street and Hayes Street, Camden, NJ 08101 - (609) 964-7842.


## RV4143, 4144 Ground Fault Interrupters

## Features

E Direct interface to SCR

- Supply voltage derived from ac line 26 V shunt
- Adjustable sensitivity
- Grounded neutral fault detection
- Meets U.L. 943 standards


## Description

The RV4143 and RV4144 are controllers for ac outlet ground fault interrupters. These devices detect hazardous grounding conditions, such as a pool of water and equipment connected to opposite phases of the ac line, and open circuits the line before a harmful or lethal shock occurs.

Contained internally are a 26 V zener shunt regulator, an op amp, and an SCR driver. With the addition of two sense coils, a bridge rectifier, an SCR, and a relay the 4143 or 4144 will detect and protect against both hot wire to ground and neutral wire to ground faults. The simple layout and conventional design ensure ease of application and long term reliability.

## Ordering Information

| Part Number | Package | Operating <br> Temperature <br> Range |
| :--- | :---: | :---: |
| RV4143N <br> RV4144N | N | $-35^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ <br> $-35^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |

## Notes:

$\mathrm{N}=8$-lead plastic DIP
Contact a Raytheon sales office or representative for ordering information on special package/temperature range combinations.

## Connection Information



Functional Block Diagram


## Mask Pattern



65-02065A
Die Size: $56 \times 49$ mils
Min. Pad Dimensions: $4 \times 4$ mils

## Absolute Maximum Ratings

Supply Current ............................ . 18mA
Internal Power Dissipation ............ 500 mW
Storage Temperature
Range .................... $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Operating Temperature
Range ..................... $-35^{\circ} \mathrm{C}$ to $+80^{\circ} \mathrm{C}$
Lead Soldering Temperature
( 60 Sec )
$+300^{\circ} \mathrm{C}$

Thermal Characteristics

|  | 8-Lead <br> Plastic DIP |
| :--- | :---: |
| Max. Junction Temp. | $125^{\circ} \mathrm{C}$ |
| Max. $\mathrm{P}_{\mathrm{D}} \mathrm{T}_{\mathrm{A}}<50^{\circ} \mathrm{C}$ | 468 mW |
| Therm. Res. $\theta_{\mathrm{JC}}$ | - |
| Therm. Res. $\theta_{\mathrm{JA}}$ | $160^{\circ} \mathrm{C} / \mathrm{W}$ |
| For $\mathrm{T}_{\mathrm{A}}>50^{\circ} \mathrm{C}$ Derate at | 6.25 mW per ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics ( $\mathrm{I}_{\mathrm{S}}=5 \mathrm{~mA}$ and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ )

| Parameters | Test Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Shunt Regulator Zener Shunt Voltage | Pin 6 | 25 | 26 | 29.2 | V |
| Reference Voltage | Pin 3 | 12.5 | 13 | 14.6 | V |
| Op Amp Input Offset Voltage | Pin 2 to Pin 3 | -3 | $\pm 1$ | +3 | mV |
| Output Voltage Swing | Pin 7 to Pin 3 | $\pm 11$ | $\pm 13.5$ |  | V |
| AC Output Voltage | $\begin{aligned} & A_{V}=500, f_{f_{N}}=50 \mathrm{kHz} \\ & V_{I N}=1 \mathrm{mV} V_{\text {RMS }} \end{aligned}$ | 50 |  | 180 | $\mathrm{m} \mathrm{V}_{\text {RMS }}$ |
| Resistors R3 |  | 3.8 | 4.7 | 5.7 | k $\Omega$ |
| R1 RV4143 |  | 0.8 | 1.0 | 1.2 |  |
| R1 RV4144 |  | 0.6 | 0.75 | 0.9 |  |
| R2 RV4143 |  | 8.0 | 10.0 | 12.0 |  |
| R2 RV4144 |  | 2.0 | 2.5 | 3.0 |  |
| SCR Trigger $\mathrm{V}_{\mathrm{OH}}$ | Across 4.7k | 1.5 | 2.8 | 6 | V |
| $\mathrm{V}_{0 \mathrm{~L}}$ |  |  | . 001 | . 01 |  |

Electrical Characteristics ( $1_{S}=5 \mathrm{~mA}$, over the specified temperature range)

| Parameters | Test Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Shunt Regulator Zener Shunt Voltage | Pin 6 | 24 | 26 | 30 | V |
| Reference Voltage | Pin 3 | 12 | 13 | 15 |  |
| Op Amp Input Offset Voltage | Pin 2 to Pin 3 | -6 | $\pm 2$ | +6 | mV |
| Output Voltage Swing | Pin 7 to Pin 3 | $\pm 10.5$ | $\pm 13$ |  | V |
| AC Output Voltage | $\begin{aligned} & A_{V}=500, f_{f_{N}}=50 \mathrm{kHz} \\ & V_{\mathbb{I N}}=1 \mathrm{mV} V_{\text {RMS }} \end{aligned}$ | 50 |  | 200 | mV RMS |
| Resistors R3 |  | 3.3 | 4.7 | 6.1 | k $\Omega$ |
| R1 RV4143 |  | 0.7 | 1.0 | 1.3 |  |
| R1 RV4144 |  | 0.52 | 0.75 | 0.98 |  |
| R2. RV4143 |  | 7.0 | 10 | 13.0 |  |
| R2 RV4144 |  | 1.75 | 2.5 | 3.25 |  |
| SCR Trigger $V_{0 H}$ | Across 4.7k | 1.3 | 2.8 | 5 | V |
| $\mathrm{V}_{0 \mathrm{~L}}$ |  |  | . 003 | . 05 |  |

## Principles of Operation

The 26 V shunt regulator voltage generated by the string of zener diodes is divided into three reference voltages: $3 / 4 \mathrm{~V}_{\mathrm{S}}, 1 / 2 \mathrm{~V}_{\mathrm{S}}$, and $1 / 4 \mathrm{~V}_{\mathrm{S}}$. $V_{\text {REF }}$ is at $1 / 2 V_{S}$ and is used as a reference to create an artificial ground of +13 V at the op amp non-inverting input. Fault signals from the sense coil are AC coupled into the input and are amplified according to the following equation:

$$
A_{V}=\frac{R 5}{R 1 B}+1
$$

Where R1B equals the value of an internal resistor. When the output of the op amp swings above $3 / 4 \mathrm{~V}_{\mathrm{S}}$ or below $1 / 4 \mathrm{~V}_{\mathrm{S}}$ the SCR trigger output will go high and fire an external SCR.

Grounded neutral fault detection is accomplished when a short or fault closes a magnetic path between two sense coils. The resultant AC coupling through the three coils (the sense coil to the single-turn fault to the feedback coil)
closes a positive feedback path around the op amp, and therefore the op amp oscillates. When the peaks of the oscillation voltage exceed the SCR trigger comparator thresholds the SCR output will go high.

## Application Circuit

Figure 1 shows the diagram of a 120 V AC outlet type GFI using a 4144 (circuits using the 4143 may require a lower value for C 2 to maintain noise immunity).

## Shunt Regulator

R4 limits the current into the shunt regulator; 220 V applications will require substituting a 30 K 4W resistor. D3 prevents the bridge output from discharging the supply bypass capacitor (C6). In addition to supplying power to the IC, the shunt regulator creates internal references voltages (see above).


Figure 1．GFI Application Circuit（RV4144）

## Operational Amplifier

R2 is a feedback resistor that sets gain and therefore sensitivity to normal faults. To adjust R2, follow this procedure: apply the desired fault current (a difference in current of 5 mA is the U.L. 943 standard). Adjust R5 upward until the SCR activates. A fixed resistor should not be used for R5, as the resultant $\pm 30 \%$ variation in sensitivity will not meet U.L.'s $4-6 \mathrm{~mA}$ specification window.

C2 and C3 are noise filter capacitors. C3 and R5 combine to set a high frequency roll off point at 10 kHz . The roll off frequency should be greater than the grounded neutral fault oscillation frequency, in order to preserve loop gain for oscillation (set by the inductance of the 200:1 coil and C5). As shown, with an inductance of about 60 mH , it oscillates at 5.4 kHz .

The sensitivity to grounded neutral faults is adjusted by changing the frequency of oscillation. Increasing the frequency reduces the
sensitivity by reducing the loop gain of the positive feedback circuit. As frequency increases, the signal becomes attenuated by R5 C3 and the loop gain decreases. With the values shown the circuit will detect a grounded neutral fault having resistance of $2 \Omega$ or less.

The inputs to the op amp are protected from overvoltage by D1 and D2. The input filter capacitor, C2, must be adjusted downward for 4143 applications; a value of 820 pF is typical.

## SCR Driver

The SCR used must have a high dV/dt rating to ensure that noise (generated by noisy appliances such as a drill motor) does not falsely trigger the SCR. Also, the SCR must have a gate drive requirement of less than $300 \mu \mathrm{~A}$. C7 is another noise filter capacitor that prevents narrow pulses from firing the SCR.

The circuit breaker used should have a 5 mS or less response time in order to meet the U.L. 943 timing requirement.

## Schematic Diagram



10-15

## RV4145 <br> Low Power Ground Fault Interrupter

## Features

- No potentiometer required
- Direct interface to SCR
- Supply voltage derived from ac line - 26V shunt
- Adjustable sensitivity
- Grounded neutral fault detection
- Meets U.L. 943 standards
- $450 \mu \mathrm{~A}$ quiescent current
- Ideal for 120 V or 220 V systems


## Description

The RV4145 is a low power controller for ac outlet ground fault interrupters. These devices detect hazardous grounding conditions, such as a pool of water and equipment connected to opposite phases of the ac line, and open circuits
the line before a harmful or lethal shock occurs.
Contained internally is a 26 V zener shunt regulator, an op amp, and an SCR driver. With the addition of two sense coils, a bridge rectifier, an SCR, and a relay, the 4145 will detect and protect against both hot wire to ground and neutral wire to ground faults. The simple layout and conventional design ensure ease of application and long term reliability.

## Connection Information



## Ordering Information

| Part Number | Package | Operating <br> Temperature <br> Range |
| :--- | :---: | :---: |
| RV4145N | N | $-35^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| RV4145M | M | $-35^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |

Notes:
$N=8$-lead plastic DIP
M $=8$-lead plastic SOIC
Contact a Raytheon sales office or representative for ordering information on special package/temperature range combinations.

## Absolute Maximum Ratings

Supply Current 18 mA
Internal Power Dissipation .................... 500 mW
Storage Temperature
Range $\qquad$ $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Operating Temperature
Range
$-35^{\circ} \mathrm{C}$ to $+80^{\circ} \mathrm{C}$
Lead Soldering Temperature
( 60 Sec , DIP)
$+300^{\circ} \mathrm{C}$
(10 Sec, SO) ...................................... $+260^{\circ} \mathrm{C}$

## Thermal Characteristics

|  | 8 -Lead <br> Plastic <br> SOIC | 8 -Lead <br> Plastic <br> DIP |
| :--- | :---: | :---: |
| Max. Junction Temp. | $+125^{\circ} \mathrm{C}$ | $+125^{\circ} \mathrm{C}$ |
| Max. $\mathrm{P}_{\mathrm{D}} \mathrm{T}_{\mathrm{A}}<50^{\circ} \mathrm{C}$ | 300 mW | 468 mW |
| Therm. Res $\theta_{\mathrm{JC}}$ | - | - |
| Therm. Res. $\theta_{\mathrm{JA}}$ | $240^{\circ} \mathrm{C} / \mathrm{W}$ | $160^{\circ} \mathrm{C} / \mathrm{W}$ |
| For $\mathrm{T}_{\mathrm{A}}>50^{\circ} \mathrm{C}$ <br> Derate at | 4.1 mW <br> per ${ }^{\circ} \mathrm{C}$ | 6.25 mW <br> per ${ }^{\circ} \mathrm{C}$ |

Mask Pattern


65-4162
Die Size: $49 \times 46$ mils
Min. Pad Dimensions: $4 \times 4$ mils

## Functional Block Diagram



Electrical Characteristics $\left(\mathrm{I}_{\mathrm{S}}=1.5 \mathrm{~mA}\right.$ and $\left.\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\right)$

| Parameters | Test Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Shunt Regulator |  |  |  |  |  |
| Zener Voltage ( $\mathrm{V}_{\mathrm{s}}$ ) | Pin 6 to Pin 4 | 25 | 26 | 29.2 | V |
| Reference Voltage | Pin 3 to Pin 4 | 12.5 | 13 | 14.6 | V |
| Quiescent Current ( $I_{s}$ ) | $+\mathrm{V}_{\mathrm{s}}=24 \mathrm{~V}$ |  | 450 | 750 | $\mu \mathrm{A}$ |
| Operational Amplifier |  |  |  |  |  |
| Offset Voltage | Pin 2 to Pin 3 | -3.0 | 0.5 | +3.0 | mV |
| +Output Voltage Swing | Pin 7 to Pin 3 | 6.8 | 7.2 | 8.1 | V |
| -Output Voltage Swing | Pin 7 to Pin 3 | -9.5 | -11.2 | -13.5 | V |
| +Output Source Current | Pin 7 to Pin 3 |  | 650 |  | $\mu \mathrm{A}$ |
| -Output Sink Current | Pin 7 to Pin 3 |  | 1.0 |  | mA |
| Gain Bandwidth Product | $\mathrm{f}=50 \mathrm{kHz}$ | 1.0 | 1.8 |  | MHz |
| Detector Reference Voltage | Pin 7 to Pin 3 | 6.8 | 7.2 | 8.1 | $\pm \mathrm{V}$ |
| Resistors | $\mathrm{I}_{\mathrm{s}}=0 \mathrm{~mA}$ |  |  |  |  |
| R1 | Pin 2 to Pin 3 |  | 10 |  | k $\Omega$ |
| R2 | Pin 1 to Pin 3 |  | 10 |  | $\mathrm{k} \Omega$ |
| R5 | Pin 5 to Pin 4 | 4.0 | 4.7 | 5.4 | $\mathrm{k} \Omega$ |
| SCR Trigger Voltage | Pin 5 to Pin 4 |  |  |  |  |
| Detector On |  | 1.5 | 2.8 |  | V |
| Detector Off |  | 0 | 1 | 10 | mV |

Electrical Characteristics ( $I_{s}=1.5 \mathrm{~mA}$, < over the specified temperature range)

| Parameters | Test Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Shunt Regulator |  |  |  |  |  |
| Zener Voltage ( $\mathrm{V}_{\mathrm{s}}$ ) | Pin 6 to Pin 4 | 24 | 26 | 30 | V |
| Reference Voltage | Pin 3 to Pin 4 | 12 | 13 | 15 | $\checkmark$ |
| Quiescent Current ( $I_{s}$ ) | $+\mathrm{V}_{\mathrm{S}}=23 \mathrm{~V}$ |  | 500 |  | $\mu \mathrm{A}$ |
| Operational Amplifier |  |  |  |  |  |
| Offset Voltage | Pin 2 to Pin 3 | -5.0 | 0.5 | +5.0 | mV |
| +Output Voltage Swing | Pin 7 to Pin 3 | 6.5 | 7.2 | 8.3 | V |
| -Output Voltage Swing | Pin 7 to Pin 3 | -9 | -11.2 | -14 | V |
| Gain Bandwidth Product | $\mathrm{f}=50 \mathrm{kHz}$ |  | 1.8 |  | MHz |
| Detector Reference Voltage | Pin 7 to Pin 3 | 6.5 | 7.2 | 8.3 | $\pm$ V |
| Resistors | $\mathrm{I}_{\mathrm{s}}=0 \mathrm{~mA}$ |  |  |  |  |
| R1 | Pin 2 to Pin 3 |  | 10 |  | k $\Omega$ |
| R2 | Pin 1 to Pin 3 |  | 10 |  | $\mathrm{k} \Omega$ |
| R5 | Pin 5 to Pin 4 | 3.8 | 4.7 | 5.6 | $\mathrm{k} \Omega$ |
| SCR Trigger Voltage | Pin 5 to Pin 4 |  |  |  |  |
| Detector On |  | 1.3 | 2.8 |  | V |
| Detector Off |  | 0 | 3 | 50 | mV |

## Principles of Operation

The 26 V shunt regulator voltage generated by the string of zener diodes is divided into three reference voltages: $3 / 4 \mathrm{VS}, 1 / 2 \mathrm{VS}$, and $1 / 4 \mathrm{VS}$. VREF is at $1 / 2$ VS and is used as a reference to create an artificial ground of +13 V at the op amp non-inverting input. Fault signals from the sense coil are ac coupled into the input and are amplified according to the following equation:

$$
\text { V7 = R2 } \times \text { Isense } / \mathrm{N}
$$

Where V7 is the RMS voltage at pin 7 relative to pin 3, R2 is the value of the feedback resistor connected from pin 7 to pin 1 , Isense is the fault current in amps RMS and $N$ is the turns ratio of the sense coil. When V7 exceeds plus or minus 7.2 V relative to pin 3 the SCR Trigger output will go high and fire an external SCR.

The formula for V7 is approximate because it does not include the sense coil characteristics.

Grounded neutral fault detection is accomplished when a short or fault closes a magnetic path between two sense coils. The resultant ac coupling through the three coils (the sense coil to the single-turn fault to the feedback coil) closes a positive feedback path around the op amp, and therefore the op amp oscillates. When the peaks of the oscillation voltage exceed the SCR trigger comparator thresholds the SCR output will go high.

## Application Circuit

Figure 1 shows the diagram of a 120 V ac outlet type GFI using a 4145.

## Shunt Regulator

R3 limits the current into the shunt regulator; 220 V applications will require substituting a 90 $\mathrm{k} \Omega 1 \mathrm{~W}$ resistor. D1 prevents the bridge output from discharging the supply bypass capacitor (C6). In addition to supplying power to the IC, the shunt regulator creates internal reference voltages (see above).

## Operational Amplifier

R2 is a feedback resistor that sets gain and therefore sensitivity to normal faults. To adjust R2 follow this procedure: apply the desired fault current (a difference in current of 5 mA is the U.L. 943 standard). Adjust R2 upward until the SCR activates. A fixed resistor can be used for R2, since the resultant $\pm 15 \%$ variation in sensitivity will meet U.L.'s 4-6 mA specification window.

C 3 is a noise filter capacitor. C3 and R2 combine to set a high frequency roll-off point at 10 kHz . The roll-off frequency should be greater than the grounded neutral fault oscillation frequency, in order to preserve loop gain for oscillation (set by the inductance of the 200:1 coil and C5). As shown, with an inductance of about 60 mH , it oscillates at 5.4 kHz .

The sensitivity to grounded neutral faults is adjusted by changing the frequency of oscillation. Increasing the frequency reduces the sensitivity by reducing the loop gain of the positive feedback circuit. As frequency increases, the signal becomes attenuated by R2 C3 and the loop gain decreases. With the values shown the circuit will detect a grounded neutral fault having resistance of $2 \Omega$ or less.

The inputs to the op amp are protected from overvoltage by back-to-back diodes.

## SCR Driver

The SCR used must have a high dV/dt rating to ensure that noise (generated by noisy appliances such as a drill motor) does not falsely trigger the SCR. Also, the SCR must have a gate drive requirement of less than $300 \mu \mathrm{~A}$. C7 is another noise filter capacitor that prevents narrow pulses from firing the SCR.

The circuit breaker used should have a 5 mS or less response time in order to meet the U.L. 943 timing requirement.


## Section 11

## Special Functions

## RM3182 ARINC 429 Differential Line Driver

## Features

- Adjustable rise and fall times
- Adjustable output voltage swing
- Short circuit protected
- Output overvoltage protected

Sync and clock enable inputs
TTL and CMOS compatible inputs
苗 Mil-Std-883B types available
四 $100 \mathrm{Kbits} /$ second data rate

## Description

The RM3182 consists of a bus interface line driver circuit plus auxiliary gating and synchronization circuitry. Designed to address the ARINC 429 standard, the RM3182 has output rise and fall times adjustable by the selection of two external capacitor values, and the output voltage swing range can be adjusted through an externally applied VREF signal. The logic inputs as well as the sync control inputs are TTL/CMOS compatible. The device is constructed on a monolithic IC using a junction-isolated bipolar process. Sputtered SiCr resistors are used in the
internal bias circuitry, providing stable internal bias currents and also providing a tighter distribution of output impedance ( $\pm 10 \%$ ) when compared to industry-standard 3182 types. The RM3182 is available in 16 -lead ceramic DIP and 28 -pad LCC, and can be ordered with Mil-Std-883B high reliability screening.


65-4184

## Ordering Information

| Part Number | Package | Operating <br> Temperature <br> Range |
| :--- | :---: | :---: |
| RM3182S | S | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM3182S/883B | S | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM 3182 L | L | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM3182L/883B | L | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

Notes:
/883B suffix denotes Mil-Std-883, Level B processing $S=16$-lead sidebraze ceramic DIP
$L=28$-pad leadless chip carrier Contact a Raytheon sales office or representative for ordering information on special package/temperature range combinations.

## Connection Information


Absolute Maximum Ratings
Supply Voltage ( $+\mathrm{V}_{\mathrm{s}}$ to $-\mathrm{V}_{\mathrm{s}}$ ) ..... 36V
V1 Voltage ..... $+7 \mathrm{~V}$
$V_{\text {REF }}$ Voltage ..... $+6 \mathrm{~V}$
Output Short Circuit Duration ..... $0.3 V$ to $+V_{S}+0.3 V$
Note 1
Output Overvoltage ..... $\pm 6.5 \mathrm{~V}$
Storage Temperature Range
Temperature
Range

$\qquad$ ..... $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ See Note 2
Lead Soldering Temperature ( 60 sec ) ..... $+300^{\circ} \mathrm{C}$
Notes:

1. Heatsinking may be required for output short circuit at $+125^{\circ} \mathrm{C}$.
2. Heatsinking may be required depending on load and signal frequencies.

## Thermal Characteristics

(still air, soldered into PC board)

|  | $16-$-Lead <br> Sidebrazed <br> DIP | 28-Pad <br> LCC |
| :--- | :---: | :---: |
| Max. Junction Temp. | $+175^{\circ} \mathrm{C}$ | $+175^{\circ} \mathrm{C}$ |
| Max. $\mathrm{P}_{\mathrm{D}} \mathrm{T}_{\mathrm{A}}<50^{\circ} \mathrm{C}$ | 1470 mW | 1040 mW |
| Therm. Res $\theta_{\mathrm{JC}}$ | $25^{\circ} \mathrm{C} / \mathrm{W}$ | $25^{\circ} \mathrm{C} / \mathrm{W}$ |
| Therm. Res. $\boldsymbol{\theta}_{\mathrm{JA}}$ | $85^{\circ} \mathrm{C} / \mathrm{W}$ | $120^{\circ} \mathrm{C} / \mathrm{W}$ |
| For $\mathrm{T}_{\mathrm{A}}>50^{\circ} \mathrm{C}$ Derate <br> at11.7 mW <br> per ${ }^{\circ} \mathrm{C}$ | 8.3 mW <br> per ${ }^{\circ} \mathrm{C}$ |  |

## Functional Block Diagram


$65-4185$
Notes:

1. $R_{L}$ and $C_{L}$ are external. Full load values are: $R_{L}=400 \Omega, C_{L}=0.03 \mu F$.
2. Pin numbers are for 16 -lead DIP.

Truth Table

| Sync | Clock | Data (A) | Data (B) | $A_{\text {out }}$ | $\mathrm{B}_{\text {out }}$ | Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| X | L | X | X | OV | OV | Null |
| L | X | X | X | OV | OV | Null |
| H | H | L | L | OV | OV | Null |
| H | H | L | H | $-V_{\text {PEF }}$ | $+\mathrm{V}_{\text {REF }}$ | Low |
| H | H | H | L | $+\mathrm{V}_{\text {REF }}$ | $-V_{\text {REF }}$ | High |
| H | H | H | H | OV | OV | Null |

Mask Pattern


Die Size: $118 \times 110$ mils
Min. Pad Dimensions: $4 \times 4$ mils

## Electrical Characteristics

$\left(\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=\mathrm{V} 1=+5 \mathrm{~V}\right.$, Pwr Enable $=0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=$ open circuit, $\left.-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}\right)$

| Parameters | Test Conditions | Min | Typ | Max | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Positive Supply Current | Data Rate $=0$ to 100 Kbits/sec |  | 11 | 16 | mA |
| Negative Supply Current | Data Rate $=0$ to 100 Kbits/sec | -16 | -10 |  | mA |
| V1 Supply Current | Data Rate $=0$ to 100 Kbits/sec |  | 200 | 975 | HA |
| $\mathrm{V}_{\text {REF }}$ Supply Current | Data Rate $=0$ to 100 Kbits/sec | -1.0 | -0.4 | -0.15 | mA |
| Input Logic Level High |  | 2.0 |  |  | V |
| Input Logic Level Low |  |  |  | 0.5 | V |
| Output Voltage High | With Respect to Ground | 4.75 | 5.0 | 5.25 | V |
| Output Voltage Low | With Respect to Ground | -5.25 | -5.0 | -4.75 | V |
| Output Voltage Null | Both Data Input = Logic 0 | -250 | 0 | +250 | mV |
| Input Current High | $\mathrm{V}_{\text {IN }}=2.0 \mathrm{~V}$ |  | 1 | 10 | $\mu \mathrm{~A}$ |
| Input Current Low | $\mathrm{V}_{\text {IN }}=0.5 \mathrm{~V}$ | -20 | -1 |  | $\mu \mathrm{~A}$ |
| Output Short Circuit Current | Output in High State, to Gnd |  | -133 | -80 | mA |
| Output Short Circuit Current | Output in Low State, to Gnd | 80 | 133 |  | mA |
| Positive Supply Current | Output High and Shorted to Gnd |  |  | 165 | mA |
| Negative Supply Current | Output Low and Shorted to Gnd | -165 |  |  | mA |
| Input Capacitance |  |  |  |  | 15 |

*Guaranteed by design.

## Typical Power Dissipation Characteristics

$\left(\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{~V} 1=\mathrm{V}_{\mathrm{REF}}=+5 \mathrm{~V}\right.$, PWr Enable $\left.=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\right)$

| Data Rate <br> (Kbits/sec) | Load | Positive <br> Supply <br> Current | Negative <br> Supply <br> Current | Pin V1 <br> Supply <br> Current | Internal <br> Power <br> Dissipation | Load <br> Power <br> Dissipation |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 to 100 <br> 12.5 to 14 <br> 100 | Open Circuit <br> Full Load** | 11 mA | -10 mA | $200 \mu \mathrm{~A}$ | 325 mW | 0 |
| Full Load** | 46 mA | -24 mA | $200 \mu \mathrm{~A}$ | 660 mW | 60 mW |  |
| 4265 mW |  |  |  |  |  |  |

${ }^{* *} \mathrm{R}_{\mathrm{L}}=400 \Omega, \mathrm{C}_{\mathrm{L}}=0.03 \mu \mathrm{~F}$ (see Functional Block Diagram).

## Principles of Operation

Each device consists of one differential driver and associated gating circuitry. The gating circuitry consists of clock and sync signal inputs which are ANDed with the two data inputs. See the block diagram and truth table on page 3. Three power supplies are required to operate the RM3182 in a typical ARINC 429 bus application: $+15 \mathrm{~V},-15 \mathrm{~V}$, and +5 V . The +5 V supply, in addition to powering the internal bus current regulator, provides a reference voltage that determines the output voltage swing. The differential output swing will equal $2 \mathrm{~V}_{\text {REF }}$. If a value of $\mathrm{V}_{\text {REF }}$ other than +5 V is used, then a separate +5 V supply is required for pin V1.

Figure 1 depicts connections for the ARINC 429 application. The driver output impedance is nominally $75 \Omega$. With the $\operatorname{Data}(A)$ input at a logic high and Data ( $B$ ) input at a logic low, $A_{\text {Out }}$ will
swing to $+V_{\text {REF }}$ and $B$ out will swing to $-V_{\text {REF }}$ (constituting a logic high state). Reversing the data input states will cause $A_{\text {out }}$ to swing to $-V_{\text {REF }}$ and $B_{\text {OUT }}$ to $+V_{\text {REF }}$. With both data input signals at a logic low state, the outputs will both swing to OV (output in null state).

The slew rate of the outputs, and consequently rise and fall times, can be adjusted through the selection of two external capacitor values. Typical values are $C_{A}=C_{B}=75 \mathrm{pF}$ for high-speed operation ( $100 \mathrm{Kbits} / \mathrm{sec}$ ) and $\mathrm{C}_{\mathrm{A}}=\mathrm{C}_{\mathrm{B}}=500 \mathrm{pF}$ for low-speed operation ( 12.5 to $14 \mathrm{Kbits} / \mathrm{sec}$ ).

The device can be powered down by applying a logic high signal to the Power Enable pin. If the power down feature is not used, then the Power Enable pin should be tied directly to ground.


Figure 1. ARINC 429 Bus Application


Figure 2. Switching Waveforms


## RC4200 Analog Multiplier

## Features

- High accuracy

Non-linearity - $0.1 \%$ maximum
Temperature coefficient $-0.005 \% /{ }^{\circ} \mathrm{C}$ typical

- Multiple functions

Multiply, divide square, square root, RMS-to-DC conversion, AGC, and modulate/demodulate

- Wide bandwidth -4 MHz

■ Signal-to-noise ratio - 94dB

## Description

The Raytheon RC4200 is the industry's first integrated circuit multiplier to have complete compensation for nonlinearity, the primary source of error and distortion. This is also the first IC multiplier to have three on-board operational amplifiers designed specifically for use in multiplier logging circuits. These specially designed amplifiers are frequency compensated for optimum AC response in a logging circuit, the heart of a multiplier, and can therefore provide superior $A C$ response in comparison to other analog multipliers.
Versatility is unprecedented; this is the first IC multiplier that can be used in a wide variety of applications without sacrificing accuracy. Four-quadrant multiplication, two-quadrant division, square-rooting, squaring and RMS conversion can all be easily implemented with predictable accuracy. The nonlinearity compensation is not just trimmed at a single temperature, it is designed to provide compensation
over the full temperature range. This nonlinearity compensation combined with the low gain and offset drift inherent in a well designed monolithic chip provides a very low accuracy tempco.
The excellent linearity and versatility were achieved through circuit design rather than special grading or trimming, and therefore unit cost is very low. Analog multipliers can now be used in applications where price was previously an inhibiting factor.

The Raytheon RC4200 is ideal for use in low distortion audio modulation circuits, voltagecontrolled active filters, and precision oscillators.

## Connection Information



## Absolute Maximum Ratings <br> $\qquad$

Supply Voltage
Internal Power Dissipation** .................. 500 mV
Input Current $-5 \mathrm{~mA}$
Storage Temperature Range
RM4200/4200A $\qquad$ $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
RV4200/4200A .................... $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
RC4200/4200A .................... $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Operating Temperature Range
RM4200/4200A $\qquad$ $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
RV4200/4200A $\qquad$ $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
RC4200/4200A $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
*For supply voltages less than $\pm 22 \mathrm{~V}$, the absolute maximum input voltage is equal to the supply voltage.
**Observe package thermal characteristics.

## Ordering Information

| Part Number | Package | Operating <br> Temperature <br> Range |
| :--- | :---: | :---: |
| RC4200N | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RC4200AN | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RV4200D | D | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| RV4200AD | D | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| RM4200D | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM4200D/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM4200AD | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM4200AD/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

## Notes:

/883B suffix denotes Mil-Std-883, Level B processing
$\mathrm{N}=8$-lead plastic DIP
D = 8-lead ceramic DIP
Contact a Raytheon sales office or representative for ordering information on special package/temperature range combinations.

## Thermal Characteristics

|  | 8-Lead <br> Plastic DIP | 8-Lead <br> Ceramic DIP |
| :--- | :---: | :---: |
| Max. Junction Temp. | $125^{\circ} \mathrm{C}$ | $175^{\circ} \mathrm{C}$ |
| Max. $\mathrm{P}_{\mathrm{D}} \mathrm{T}_{\mathrm{A}}<50^{\circ} \mathrm{C}$ | 468 mW | 833 mW |
| Therm. Res. $\theta_{\mathrm{JC}}$ | - | $45^{\circ} \mathrm{C} / \mathrm{W}$ |
| Therm. Res. $\theta_{\mathrm{JA}}$ | $160^{\circ} \mathrm{C} / \mathrm{W}$ | $150^{\circ} \mathrm{C} / \mathrm{W}$ |
| For $\mathrm{T}_{\mathrm{A}}>50^{\circ} \mathrm{C}$ Derate at | 6.25 mW <br> per |  |
| C |  |  | | 8.33 mW |
| :---: |
| per ${ }^{\circ} \mathrm{C}$ |

## Mask Pattern



## Electrical Characteristics

(Over Operating Temperature Range, $\mathrm{V}_{\mathrm{S}}=-15 \mathrm{~V}$ unless otherwise noted)

| Parameters | Test Conditions | 4200A |  |  | 4200 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Total Error as Multiplier Untrimmed | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \\ & \text { (Note 1) } \end{aligned}$ |  |  | $\pm 2.0$ |  |  | $\pm 3.0$ | \% |
| With External Trim |  |  | $\pm 0.2$ |  |  | $\pm 0.2$ |  | \% |
| Versus Temperature |  |  | $\pm 0.005$ |  |  | $\pm 0.005$ |  | \% $/{ }^{\circ} \mathrm{C}$ |
| Versus Supply (-9 to -18V) |  |  | $\pm 0.1$ |  |  | $\pm 0.1$ |  | \%/V |
| Nonlinearity | $\begin{aligned} & 50 \mu \mathrm{~A} \leq \mathrm{I}_{1,2,4} \leq 250 \mu \mathrm{~A}, \\ & \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \text { (Note 2) } \end{aligned}$ |  |  | $\pm 0.1$ |  |  | $\pm 0.3$ | \% |
| Input Current Range ( $\mathrm{I}_{1}, \mathrm{I}_{2}$ and $\mathrm{I}_{4}$ ) |  | 1.0 |  | 1000 | 1.0 |  | 1000 | $\mu \mathrm{A}$ |
| Input Offset Voltage | $\begin{aligned} & I_{1}=I_{2}=I_{4}=150 \mu \mathrm{~A}, \\ & T_{A}=+25^{\circ} \mathrm{C} \end{aligned}$ |  |  | $\pm 5.0$ |  |  | $\pm 10$ | mV |
| Input Bias Current | $\begin{aligned} & I_{1}=I_{2}=I_{4}=150 \mu \mathrm{~A}, \\ & T_{A}=+25^{\circ} \mathrm{C} \end{aligned}$ |  |  | 300 |  |  | 500 | nA |
| Average Input Offset Voltage Drift | $\mathrm{I}_{1}=\mathrm{I}_{2}=\mathrm{I}_{4}=150 \mu \mathrm{~A}$ |  |  | $\pm 50$ |  |  | $\pm 100$ | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Output Current Range ( $1_{3}$ ) | (Note 3) | 1.0 |  | 1000 | 1.0 |  | 1000 | $\mu \mathrm{A}$ |
| Frequency Response, -3dB point |  |  | 4.0 |  |  | 4.0 |  | MHz |
| Supply Voltage |  | -18 | -15 | -9.0 | -18 | -15 | -9.0 | V |
| Supply Current | $\begin{aligned} & I_{1}=I_{2}=I_{4}=150 \mu \mathrm{~A}, \\ & T_{A}=+25^{\circ} \mathrm{C} \end{aligned}$ |  |  | 4.0 |  |  | 4.0 | mA |

Notes: 1. Refer to Figure 6 for example.
2. The input circuits tend to become unstable at $I_{1}, I_{2}, I_{4}<50 \mu \mathrm{~A}$ and linearity decreases when $I_{1}, I_{2}, I_{4}>250 \mu \mathrm{~A}$ (eq. @ $\mathrm{I}_{1}=\mathrm{I}_{2}=500 \mu \mathrm{~A}$, nonlinearity error $\approx 0.5 \%$ ).
3. These specifications apply with output $\left(I_{3}\right)$ connected to an op amp summing junction. If desired, the output $\left(I_{3}\right)$ at pin (4) can be used to drive a resistive load directly. The resistive load should be less than $700 \Omega$ and must be pulled up to a positive supply such that the voltage on pin (4) stays within a range of 0 to +5 V .

## Functional Description

The RC4200 multiplier is designed to multiply two input currents ( $\mathrm{I}_{1}$ and $\mathrm{I}_{2}$ ) and to divide by a third input current $\left(I_{4}\right)$. The output is also in the form of a current ( $\mathrm{I}_{3}$ ). A simplified circuit diagram is shown in Figure 1. The nominal relationship between the three inputs and the output is:

$$
\begin{equation*}
I_{3}=\frac{I_{1} I_{2}}{I_{4}} \tag{1}
\end{equation*}
$$

The three input currents must be positive and restricted to a range of $1 \mu \mathrm{~A}$ to 1 mA . These currents go into the multiplier chip at op-amp summing junctions which are nominally at zero volts. Therefore, an input voltage can be easily converted to an input current by a series resistor. Any number of currents may be summed at the inputs. Depending on the application, the output current can be converted to a voltage by an external op amp or used directly. This capability of combining input currents and voltages in various combinations provides great versatility in application.
Inside the multiplier chip, the three op amps make the collector currents of transistors Q1, Q2, and Q4 equal to their respective input currents ( $\mathrm{I}_{1}, \mathrm{I}_{2}$, and $\mathrm{I}_{4}$ ). These op amps are designed with current-source outputs and are phase-compensated for optimum frequency


Figure 1. Functional Diagram
response as a multiplier. Power drain of the op amps was minimized to prevent the introduction of undesired thermal gradients on the chip. The three op amps operate on a single supply voltage (nominally -15 V ) and total quiescent current drain is less than 4 mA . These special op amps provide significantly improved performance in comparison to 741-type op amps.
The actual multiplication is done within the logantilog configuration of the Q1-Q4 transistor array. These four transistors, with associated proprietary circuitry, were specially designed to precisely implement the relationship

$$
\begin{equation*}
V_{\mathrm{BEN}}=\frac{\mathrm{kT}}{\mathrm{q}} \ln \frac{\mathrm{I}_{\mathrm{CN}}}{\mathrm{I}_{\mathrm{SN}}} \tag{2}
\end{equation*}
$$

Previous multiplier designs have suffered from an additional undesired linear term in the above equation; the collector current times the emitter resistance. This $\mathrm{I}_{\mathrm{C}} \mathrm{r}_{\mathrm{E}}$ term introduces a parabolic nonlinearity even with matched transistors. Raytheon has developed a unique and proprietary means of inherently compensating for this undesired $\mathrm{I}_{\mathrm{C}} r_{E}$ term. Furthermore, this Raytheondeveloped circuit technique compensates linearity error over temperature changes. The nonlinearity versus temperature is significantly improved over earlier designs.
From equation (2) and by assuming equal transistor junction temperatures, summing base-toemitter voltage drops around the transistor array yields:
$\frac{k T}{q}\left[\ln \frac{I_{1}}{I_{S} 1}=\ln \frac{I_{2}}{I_{S 2}}-\ln \frac{I_{3}}{I_{S 3}}-\ln \frac{I_{4}}{I_{S} 4}\right]=0$
This equation reduces to:

$$
\begin{equation*}
\frac{I_{1} I_{2}}{I_{3} I_{4}}=\frac{I_{S 1} I_{S 2}}{I_{S 3} I_{S 4}} \tag{4}
\end{equation*}
$$

The ratio of reverse saturation currents, $I_{S_{1}} I_{S_{2}} /$ $\mathrm{I}_{\mathrm{S} 3} \mathrm{I}_{\mathrm{S} 4}$, depends on the transistor matching. In a monolithic multiplier this matching is easily achieved and the ratio is very close to unity, typically $1.0 \pm 1 \%$. The final result is the desired relationship:

$$
\begin{equation*}
I_{3}=\frac{I_{1} I_{1}}{I_{4}} \tag{5}
\end{equation*}
$$

The inherent linearity and gain stability combined with low cost and versatility makes this new circuit ideal for a wide range of nonlinear functions.

## Basic Circuits

## Current Multiplier/Divider

The basic design criteria for all circuit configurations using the 4200 multiplier is contained in equation (1):

$$
\text { i.e., } \quad I_{3}=\frac{I_{1} I_{2}}{I_{4}}
$$

The current-product-balance equation restates this as:

$$
\begin{equation*}
I_{1} I_{2}=I_{3} I_{4} \tag{6}
\end{equation*}
$$



Figure 2

## Dynamic Range and Stability

The precision dynamic range for the 4200 is from $+50 \mu \mathrm{~A}$ to $+250 \mu \mathrm{~A}$ inputs for $\mathrm{I}_{1}, \mathrm{I}_{2}$ and $\mathrm{I}_{4}$. Stability and accuracy degrade if this range is exceeded.

To improve the stability for input currents less than $50 \mu \mathrm{~A}$, filter circuits $\left(\mathrm{R}_{\mathrm{S}} \mathrm{C}_{\mathrm{S}}\right)$ are added to each input (see Figure 3).


Amplifier $A_{1}$ is used to convert the $I_{3}$ current to an output voltage.

Multiplier: $\mathrm{V}_{\mathrm{z}}=$ constant $\neq 0$
Divider: $\mathrm{V}_{\mathrm{y}}=$ constant $\neq 0$
65-01882A
Figure 3
Voltage Multiplier/Divider


Solving for $V_{0}: V_{0}=\frac{V_{x} V_{y} R_{0} R_{4}}{V_{z} R_{1} R_{2}}{ }^{\text {65001884A }}$
For a multiplier circuit $\mathrm{V}_{\mathrm{Z}}=\mathrm{V}_{\mathrm{R}}=$ constant
Therefore: $\mathrm{V}_{0}=\mathrm{V}_{\mathrm{x}} \mathrm{V}_{\mathrm{y}} \mathrm{K}$ where $\mathrm{K}=\frac{\mathrm{R}_{0} \mathrm{R}_{4}}{\mathrm{~V}_{\mathrm{R}} \mathrm{R}_{1} \mathrm{R}_{2}}$
For a divider circuit $\mathrm{V}_{\mathrm{y}}=\mathrm{V}_{\mathrm{R}}=$ constant

$$
\text { Therefore: } \mathrm{V}_{0}=\frac{\mathrm{V}_{\mathrm{x}}}{\mathrm{~V}_{\mathrm{z}}} \mathrm{~K} \quad \text { where } \mathrm{K}=\frac{\mathrm{V}_{\mathrm{R}} \mathrm{R}_{0} \mathrm{R}_{4}}{\mathrm{R}_{1} \mathrm{R}_{2}}
$$

Figure 4

## Extended Range

The input and output voltage ranges can be extended to include 0 and negative voltage signals by adding bias currents. The $\mathrm{R}_{S} \mathrm{C}_{s}$ filter circuits are eliminated when the input and biasing resistors are selected to limit the respective currents to $50 \mu \mathrm{~A}$ min. and $250 \mu \mathrm{~A}$ max.

## Extended Range Multiplier



Figure 5
Resistors $\mathrm{R}_{\mathrm{a}}$ and $\mathrm{R}_{\mathrm{b}}$ extend the range of the $\mathrm{V}_{\mathrm{x}}$ and $V_{y}$ inputs by picking values such that:

$$
\begin{aligned}
\mathrm{I}_{1}(\text { min. }) & =\frac{V_{x}(\text { min. })}{R_{1}}+\frac{V_{R E F}}{R_{a}}=50 \mu \mathrm{~A}, \\
\text { and } \mathrm{I}_{1} \text { (max.) } & =\frac{\mathrm{V}_{\mathrm{x}}(\text { max. })}{R_{1}}+\frac{\mathrm{V}_{\mathrm{REF}}}{R_{a}}=250 \mu \mathrm{~A} ; \\
\text { also } \left.\mathrm{I}_{2} \text { (min.) }\right) & =\frac{\mathrm{V}_{\mathrm{y}}(\text { min. })}{R_{2}}+\frac{\mathrm{V}_{\mathrm{REF}}}{R_{\mathrm{b}}}=50 \mu \mathrm{~A}, \\
\text { and } \mathrm{I}_{2} \text { (max.) } & =\frac{\mathrm{V}_{\mathrm{y}}(\text { max. })}{R_{2}}+\frac{\mathrm{V}_{R E F}}{R_{\mathrm{b}}}=250 \mu \mathrm{~A} .
\end{aligned}
$$

Resistor $\mathrm{R}_{\mathrm{C}}$ supplies bias current for $\mathrm{I}_{3}$ which allows the output to go negative.

Resistors $\mathrm{R}_{\mathrm{cx}}$ and $\mathrm{R}_{\mathrm{cy}}$ permit equation (6) to balance, i.e.:

$$
\begin{gathered}
\left(\frac{V_{x}}{R_{1}}+\frac{V_{\text {REF }}}{R_{a}}\right)+\left(\frac{V_{y}}{R_{2}}+\frac{V_{\text {REF }}}{R_{b}}\right)=\left(\frac{V_{0}}{R_{0}}+\frac{V_{\text {REF }}}{R_{c}}+\frac{V_{x}}{R_{c x}}+\frac{V_{y}}{R_{c y}}\right)\left(\frac{V_{\text {REF }}}{R_{d}}\right) \\
\frac{V_{x} V_{y}}{R_{1} R_{2}}+\frac{V_{x} V_{\text {REF }}}{R_{1} R_{b}}+\frac{V_{y} V_{\text {REF }}}{R_{2} R_{a}}+\frac{V_{\text {REF }}^{2}}{R_{a} R_{b}}= \\
\frac{V_{0} V_{\text {REF }}}{R_{0} R_{d}}+\frac{V_{x} V_{\text {REF }}}{R_{c x} R_{d}}+\frac{V_{y} V_{\text {REF }}}{R_{c y} R_{d}}+\frac{V_{\text {REF }}{ }^{2}}{R_{c} R_{d}}
\end{gathered}
$$

## Cross-Product Cancellation

Cross-products are a result of the $\mathrm{V}_{\mathrm{x}} \mathrm{V}_{\mathrm{R}}$ and $\mathrm{V}_{\mathrm{y}} \mathrm{V}_{\mathrm{R}}$ terms. To the extent that: $\mathrm{R}_{1} \mathrm{R}_{\mathrm{b}}=\mathrm{R}_{\mathrm{cx}} \mathrm{R}_{\mathrm{d}}$ and $R_{2} R_{a}=R_{c y} R_{d}$, cross-product cancellation will occur.

## Arithmetic Offset Cancellation

The offset caused by the $\mathrm{V}_{\mathrm{REF}}{ }^{2}$ term will cancel to the extent that: $R_{a} R_{b}=R_{c} R_{d}$, and the result is:

$$
\begin{gathered}
\frac{V_{x} V_{y}}{R_{1} R_{2}}=\frac{V_{0} V_{R E F}}{R_{0} R_{d}} \text { or } V_{0}=V_{x} V_{y} K \\
\text { where } K=\frac{R_{0} R_{d}}{V_{R E F} R_{1} R_{2}}
\end{gathered}
$$

## Resistor Values

Inputs:

$$
\begin{aligned}
& \mathrm{V}_{\mathrm{x}}(\text { min. }) \leq \mathrm{V}_{\mathrm{x}} \leq \mathrm{V}_{\mathrm{x}}(\max .) \\
& \Delta \mathrm{V}_{\mathrm{x}}=\mathrm{V}_{\mathrm{x}}(\text { max. })-\mathrm{V}_{\mathrm{x}}(\text { min. }) \\
& V_{y}(\text { min. }) \leq V_{y} \leq V_{y}(\max .) \\
& \Delta \mathrm{V}_{\mathrm{y}}=\mathrm{V}_{\mathrm{y}} \text { (max.) }-\mathrm{V}_{\mathrm{y}}(\text { min. }) \\
& \mathrm{V}_{\text {REF }}=\text { Constant }(+7 \mathrm{~V} \text { to }+18 \mathrm{~V}) \\
& \mathrm{K}=\frac{\mathrm{V}_{0}}{\mathrm{~V}_{\mathrm{x}} \mathrm{~V}_{\mathrm{y}}} \text { (Design Requirement) } \\
& R_{1}=\frac{\Delta V_{x}}{200 \mu \mathrm{~A}}, \mathrm{R}_{2}=\frac{\Delta \mathrm{V}_{\mathrm{y}}}{200 \mu \mathrm{~A}}, \mathrm{R}_{\mathrm{d}}=\frac{\mathrm{V}_{\mathrm{REF}}}{250 \mu \mathrm{~A}} \\
& R_{\mathrm{a}}=\frac{\Delta \mathrm{V}_{\mathrm{x}} \mathrm{~V}_{\text {REF }}}{250 \mu \mathrm{~A} \Delta \mathrm{~V}_{\mathrm{x}}-200 \mu \mathrm{~A} \mathrm{~V}_{\mathrm{x}}(\text { max. })} \\
& R_{b}=\frac{\Delta V_{y} V_{\text {REF }}}{250 \mu A \Delta V_{y}-200 \mu A V_{y}(\text { max. })} \\
& R_{c}=\frac{R_{a} R_{b}}{R_{d}}, R_{c x}=\frac{R_{1} R_{b}}{R_{d}}, R_{c y}=\frac{R_{2} R_{a}}{R_{d}} \\
& R_{0}=\frac{\Delta V_{x} \Delta V_{y} K}{160 \mu A}
\end{aligned}
$$

## Multiplying Circuit Offset Adjust

$$
\begin{aligned}
& 10 \mathrm{~K} \leq \mathrm{R}_{5}=\mathrm{R}_{9}=\mathrm{R}_{16} \leq 50 \mathrm{~K} \\
& \mathrm{R}_{7}=\mathrm{R}_{11}=\mathrm{R}_{14}=100 \Omega \\
& \mathrm{R}_{6}=\mathrm{R}_{10}=100 \Omega \frac{\mathrm{~V}_{\mathrm{S}}}{.05} \\
& \mathrm{R}_{15}=100 \Omega \frac{\mathrm{~V}_{\mathrm{S}}}{.10} \\
& \mathrm{R}_{8}=\mathrm{R}_{1}| | R_{\mathrm{a}} \\
& R_{12}=R_{2} \| R_{\mathrm{b}} \\
& R_{13}=R_{0}| | R_{c}| | R_{c x} \| R_{c y}
\end{aligned}
$$



## Procedure:

1. Set all trimmer pots to $O V$ on the wiper.
2. Connect $V_{x}$ input to ground. Put in a full scale square wave on $\mathrm{V}_{\mathrm{y}}$ input. Adjust $\mathrm{X}_{\mathrm{OS}}\left(\mathrm{R}_{5}\right)$ for no square wave on $V_{0}$ output (adjust for 0 feedthrough).
3. Connect $\mathrm{V}_{\mathrm{y}}$ input to ground. Put in a full scale square wave on $\mathrm{V}_{\mathrm{x}}$ input. Adjust $\mathrm{Y}_{\mathrm{OS}}\left(\mathrm{R}_{9}\right)$ for no square wave on $\mathrm{V}_{0}$ output (adjust for 0 feedthrough).
4. Connect $\mathrm{V}_{\mathrm{x}}$ and $\mathrm{V}_{\mathrm{y}}$ to ground. Adjust $\mathrm{V}_{\mathrm{OS}}\left(\mathrm{R}_{16}\right)$ for OV on $\mathrm{V}_{0}$ output.

Figure 6

## Extended Range Divider



Figure 7
As with the extended range multiplier, resistors $\mathrm{R}_{\mathrm{az}}$ and $\mathrm{R}_{\mathrm{ao}}$ are added to cancel the crossproduct error caused by the biasing resistors, i.e.,

$$
\begin{gathered}
\left(\frac{V_{\mathrm{x}}}{R_{1}}+\frac{V_{0}}{R_{\mathrm{ao}}}+\frac{V_{z}}{R_{\mathrm{az}}}+\frac{V_{\text {REF }}}{R_{\mathrm{a}}}\right)\left(\frac{V_{\text {REF }}}{R_{\mathrm{b}}}\right)=\left(\frac{V_{0}}{R_{0}}+\frac{V_{\text {REF }}}{R_{\mathrm{c}}}\right)\left(\frac{V_{z}}{R_{4}}+\frac{V_{\text {REF }}}{R_{\mathrm{d}}}\right) \\
\frac{V_{\mathrm{x}} V_{\text {REF }}}{R_{1} R_{\mathrm{b}}}+\frac{V_{0} V_{\text {REF }}}{R_{\mathrm{ao}} R_{\mathrm{b}}}+\frac{V_{z} V_{\text {REF }}}{R_{\mathrm{az}} R_{\mathrm{b}}}+\frac{V_{\text {REF }}}{R_{\mathrm{a}} R_{\mathrm{b}}}= \\
\frac{V_{0} V_{z}}{R_{0} R_{4}}+\frac{V_{0} V_{\text {REF }}}{R_{0} R_{d}}+\frac{V_{z} V_{\text {REF }}}{R_{4} R_{c}}+\frac{V_{\text {REF }}}{R_{\mathrm{c}} R_{\mathrm{d}}}
\end{gathered}
$$

To cancel cross-product and arithmetic offset:

$$
R_{a o} R_{b}=R_{0} R_{d}, R_{a z} R_{b}=R_{4} R_{c} \text { and } R_{a} R_{b}=R_{c} R_{d}
$$

and the result is:

$$
\begin{gathered}
\frac{V_{x} V_{R E F}}{R_{1} R_{b}}=\frac{V_{0} V_{z}}{R_{0} R_{4}} \text { or } V_{0}=V_{x} / V_{z} K \\
\text { where } K=\frac{V_{R E F} R_{0} R_{4}}{R_{1} R_{b}}
\end{gathered}
$$

NOTE: It is necessary to match the resistor cross-products above to within the amount of error tolerable in the output offset, i.e., with a 10 V F.S. output, $0.1 \%$ resistor cross-product match will give $0.1 \% \times 10 \mathrm{~V}=10 \mathrm{mV}$ untrimmable output offset voltage.

## Resistor Values

Inputs:

$$
\begin{aligned}
& \mathrm{V}_{\mathrm{x}}(\min .) \leq \mathrm{V}_{\mathrm{x}} \leq \mathrm{V}_{\mathrm{x}}(\max .) \\
& \Delta \mathrm{V}_{\mathrm{x}}=\mathrm{V}_{\mathrm{x}}(\max .)-\mathrm{V}_{\mathrm{x}}(\min .) \\
& \mathrm{V}_{\mathrm{z}}(\min .) \leq \mathrm{V}_{\mathrm{z}} \leq \mathrm{V}_{\mathrm{z}}(\max .) \\
& \left.\Delta \mathrm{V}_{\mathrm{z}}=\mathrm{V}_{\mathrm{z}}(\max .)-\mathrm{V}_{\mathrm{z}} \text { (min. }\right) \\
& \mathrm{V}_{\mathrm{REF}}=\text { Constant }(+7 \mathrm{~V} \text { to }+18 \mathrm{~V})
\end{aligned}
$$

Outputs:

$$
\begin{aligned}
& \mathrm{V}_{0}(\min .) \leq \mathrm{V}_{0} \leq \mathrm{V}_{0}(\text { max. }) \\
& \Delta \mathrm{V}_{0}=\mathrm{V}_{0}(\text { max. })-\mathrm{V}_{0}(\text { min. })
\end{aligned}
$$

$$
\mathrm{K}=\frac{\mathrm{V}_{0} \mathrm{~V}_{\mathrm{z}}}{\mathrm{~V}_{\mathrm{x}}} \text { (Design Requirement) }
$$

$$
\begin{gathered}
\mathrm{R}_{0}=\frac{\Delta \mathrm{V}_{0}}{750 \mu \mathrm{~A}}, \mathrm{R}_{\mathrm{b}}=\frac{\mathrm{V}_{\mathrm{REF}}}{250 \mu \mathrm{~A}}, \mathrm{R}_{4}=\frac{\Delta \mathrm{V}_{\mathrm{z}}}{200 \mu \mathrm{~A}} \\
\mathrm{R}_{\mathrm{C}}=\frac{\Delta \mathrm{V}_{0} \mathrm{~V}_{\mathrm{REF}}}{750 \mu \mathrm{~A} \Delta \mathrm{~V}_{0}-700 \mu \mathrm{~A} \mathrm{~V}_{0}(\max .)} \\
\mathrm{R}_{\mathrm{d}}=\frac{\Delta \mathrm{V}_{\mathrm{z}} \mathrm{~V}_{\mathrm{REF}}}{250 \mu \mathrm{~A} \Delta \mathrm{~V}_{\mathrm{z}}-200 \mu \mathrm{~A} \mathrm{~V}_{\mathrm{z}} \text { (max.) }}
\end{gathered}
$$

$$
R_{a}=\frac{R_{c} R_{d}}{R_{b}}, R_{a z}=\frac{R_{c} R_{4}}{R_{b}}, R_{a o}=\frac{R_{0} R_{d}}{R_{b}}
$$

$$
\mathrm{R}_{1}=\frac{\Delta \mathrm{V}_{0} \Delta \mathrm{~V}_{\mathrm{z}}}{600 \mu \mathrm{AK}}
$$

## Divider Circuit with Offset Adjustment



65-01878A

## General

$10 \mathrm{~K} \leq \mathrm{R}_{5}=\mathrm{R}_{13}=\mathrm{R}_{17} \leq 50 \mathrm{~K}$
$R_{7}+R_{8} \approx R_{1}\left\|R_{a}\right\| R_{a z} \| R_{a}$
$R_{6} \approx \frac{V_{S}}{.05} R_{7}$
$\mathrm{R}_{9}=\mathrm{R}_{\mathrm{b}}$
$R_{10} \approx 100 \times R_{4}$
$\mathrm{R}_{11}=20 \mathrm{~K}$
$R_{12}=100 \mathrm{~K}$
$R_{14}+R_{15} \approx R_{o} \| R_{c}$
$R_{16} \approx \frac{V_{S}}{.10} R_{15}$

## Example: Two-Quad Divider

$\mathrm{V}_{0}=\mathrm{K} \frac{\mathrm{V}_{\mathrm{X}}}{\mathrm{V}_{\mathrm{z}}}, \mathrm{K}=\mathrm{k}, \mathrm{V}_{\text {REF }}=+\mathrm{V}_{\mathrm{S}}=+15 \mathrm{~V}$
$-10 \leq \mathrm{V}_{\mathrm{x}} \leq+10$, therefore $\Delta \mathrm{V}_{\mathrm{x}}=20$
$0 \leq \mathrm{V}_{\mathrm{z}} \leq+10$, therefore $\Delta \mathrm{V}_{\mathrm{z}}=10$
$-10 \leq V_{0} \leq+10$, therefore $\Delta V_{0}=20$
$\mathrm{R}_{0}=26.7 \mathrm{~K}$
$\mathrm{R}_{1}=333 \mathrm{~K}$
$\mathrm{R}_{\mathrm{b}}=60 \mathrm{~K}$
$\mathrm{R}_{5}, \mathrm{R}_{13} \mathrm{R}_{17}=10 \mathrm{~K}$
$\mathrm{R}_{7}, \mathrm{R}_{15}=1 \mathrm{~K}$
$\mathrm{R}_{8}, \mathrm{R}_{11}=20 \mathrm{~K}$
$\mathrm{R}_{6}, \mathrm{R}_{9}, \mathrm{R}_{16}=300 \mathrm{~K}$
$\mathrm{R}_{10}=4.7 \mathrm{M}$
$R_{12}=100 \mathrm{~K}$

Figure 8

## Divider Circuit Offset Adjustment Procedure

1. Set each trimmer pot to OV on the wiper.
2. Connect $\mathrm{V}_{\mathrm{x}}$ (input) to ground. Put a DC voltage of approximately $1 / 2 V_{z}$ (max.) DC on the $V_{Z}$ (input) with an $A C$ (squarewave is easiest) voltage of $1 / 2 V_{z}$ (max.) peak-to-peak superimposed on it. Adjust $X_{\text {os }}\left(\mathrm{R}_{5}\right)$ for zero feedthrough. (No AC at $\mathrm{V}_{0}$ )


65-01868A
3. Connect $\mathrm{V}_{\mathrm{X}}$ (input to $\mathrm{V}_{\mathrm{Z}}$ (input) and put in the $1 / 2 \mathrm{~V}_{\mathrm{z}}$ (max.) DC with an AC of approximately 20 mV less than $\mathrm{V}_{\mathrm{Z}}$ (max.).

Adjust $\mathrm{Z}_{\mathrm{os}}\left(\mathrm{R}_{13}\right)$ for zero feedthrough.

4. Return $\mathrm{V}_{\mathrm{x}}$ (input) to ground and connect $\mathrm{V}_{\mathrm{z}}$ (max.) DC on $\mathrm{V}_{\mathrm{z}}$ (input). Adjust output $\mathrm{V}_{\mathrm{OS}}\left(\mathrm{R}_{17}\right)$ for $\mathrm{V}_{0}=$.
5. Connect $\mathrm{V}_{\mathrm{X}}$ (input) to $\mathrm{V}_{\mathrm{Z}}$ (input) and put in $V_{z}$ (max.) DC. (The output will equal K.) Decrease the input slowly until the output ( $\mathrm{V}_{0}=\mathrm{K}$ ) deviates beyond the desired accuracy. Adjust $Z_{\text {os }}$ to bring it back into tolerance and return to Step 4. Continue Steps 4 and 5 until $V_{z}$ reduces to the lowest value desired.

NOTE: As the input to $\mathrm{V}_{\mathrm{x}}$ and $\mathrm{V}_{\mathrm{z}}$ gets closer to zero (an illegal state) the system noise will predominate so much that an integrating voltmeter will be very helpful.

Square Root Circuit $\mathbf{V}_{\mathbf{0}}=\mathbf{N} \sqrt{\mathbf{V}_{\mathbf{x}}}$


$$
\frac{V_{x} V_{\text {REF }}}{R_{1} R_{b}}+\frac{V_{\text {REF }}^{2}}{R_{a} R_{b}}+\frac{V_{0} V_{\text {REF }}}{R_{\text {ao }} R_{b}}=\frac{V_{0}^{2}}{R_{0} R_{4}}+\frac{V_{0} V_{\text {REF }}}{R_{c} R_{4}}+\frac{V_{0} V_{\text {REF }}}{R_{0} R_{d}}+\frac{V_{\text {REF }}{ }^{2}}{R_{c} R_{d}}
$$

If $R_{d} R_{b}=R_{c} R_{d}$ and $R_{a 0} R_{b} R_{b} R_{d}+R_{a 0} R_{b} R_{c} R_{4}=R_{c} R_{d} R_{b} R_{4}$

$$
\begin{gathered}
\text { Then } \frac{V_{0}{ }^{2}}{R_{0} R_{4}}=\frac{V_{x} V_{\text {REF }}}{R_{1} R_{b}} \text { or } V_{O^{2}}=V_{x} K \text { where } K=\frac{V_{\text {REF }} R_{0} R_{4}}{R_{1} R_{b}} \\
\text { and } V_{0}=N \sqrt{V_{x}} \text { where } N=\sqrt{K} \\
0 \leq V_{x} \leq V_{x}(\max ) \text { and } V_{0}(\max )=N \sqrt{V_{x}} \text { (max) }
\end{gathered}
$$

$$
N=\frac{V_{0}}{\sqrt{V_{x}}}(\text { Design Requirement })
$$

$$
\mathrm{R}_{1}=\frac{\mathrm{V}_{0}(\max )^{2}}{75 \mu \mathrm{~A} \mathrm{~N}}
$$

$$
R_{a}=R_{d}=\frac{V_{R E F}}{50 \mu A}
$$

$$
R_{b}=R_{c}=\frac{V_{\text {REF }}}{150 \mu A}
$$

$$
\mathrm{R}_{4}=\frac{\mathrm{V}_{0}(\max )}{50 \mu \mathrm{~A}}
$$

$$
R_{a o}=\frac{V_{0}(\max )}{125 \mu A}
$$

$$
\mathrm{R}_{0}=\frac{\mathrm{V}_{0}(\max )}{225 \mu \mathrm{~A}}
$$

Figure 9

## Square Root Circuit Offset Adjust



Procedure

1. Set both trimmer pots to OV on the wiper.
2. Put in a full scale ( 0 to $V_{x}$ (max.)) squarewave on $V_{x}$ input. Adjust $X_{o s}\left(R_{5}\right)$ for proper peak-to-peak amplitude on $V_{0}$ output. (Scaling adjust)
3. Connect $\mathrm{V}_{\mathrm{x}}$ input to ground. Adjust $\mathrm{V}_{\mathrm{os}}\left(\mathrm{R}_{13}\right)$ for OV on $\mathrm{V}_{0}$ output.

Figure 10

## Squaring Circuits $\mathbf{V}_{\mathbf{0}}=\mathbf{K} \mathbf{V}_{\mathbf{x}}{ }^{\mathbf{2}}$



65-01875A

$$
\begin{gathered}
\frac{V_{x}^{2}}{R_{1}^{2}}+\frac{2 V_{x} V_{R E F}}{R_{1} R_{a}}+\frac{V_{R E F}^{2}}{R_{a}^{2}}=\frac{V_{0} V_{R E F}}{R_{0} R_{d}}+\frac{V_{R E F}{ }^{2}}{R_{c} R_{d}}+\frac{V_{x} V_{R E F}}{R_{c x} R_{d}} \\
\text { if } R_{a}^{2}=R_{c} R_{d} \text { and } R_{1} R_{a}=2 R_{c x} R_{d} \\
\text { then } \frac{V_{0} V_{R E F}}{R_{0} R_{d}}=\frac{V_{x}^{2}}{R_{1}^{2}} \text { or } V_{0}=K V_{x}^{2} \text { where } K=\frac{R_{0} R_{d}}{V_{R E F} R_{1}^{2}} \\
V_{x}(\text { min. }) \leq V_{x} \leq V_{x}(\text { max. }) \quad \Delta V_{x}=V_{x}(\text { max. })-V_{x}(\text { min. }) \\
K=V_{0} \\
V_{x}^{2} \\
\text { (Design Requirement) } \\
R_{1}=\frac{\Delta V_{x}}{200 \mu A} \\
R_{a}=\frac{\Delta V_{x} V_{R E F}}{250 \mu A \Delta V_{x}-200 \mu A V_{x}(\text { max. })} \\
R_{d}=\frac{V_{R E F}}{250 \mu A} \\
R_{c}=\frac{R_{a}^{2}}{R_{d}} \\
R_{c x}=\frac{R_{1} R_{a}}{2 R_{d}} \\
R_{0}=\frac{\Delta V_{x}^{2} K}{160 \mu A}
\end{gathered}
$$

Figure 11

## Squaring Circuits Offset Adjust



65-01874A

$$
\begin{gathered}
10 K \leq R_{10}, R_{11} \leq 50 K \\
R_{8}, R_{15}=100 \Omega \\
R_{9}, R_{14}=100 \Omega \frac{V_{S}}{.1}
\end{gathered}
$$

$$
R_{5}, R_{6}=R_{1} \| R_{a}
$$

$$
R_{16}=R_{0}\left\|R_{c}\right\| R_{c x}
$$

## Procedure

1. Set both trimmer pots to OV on the wiper.
2. Put in a full scale ( $\pm \mathrm{V}_{\mathrm{x}}$ ) squarewave on $\mathrm{V}_{\mathrm{x}}$ input. Adjust $\mathrm{Z}_{\mathrm{os}}\left(\mathrm{R}_{10}\right)$ for uniform output.
3. Connect $\mathrm{V}_{\mathrm{x}}$ input to ground. Adjust $\mathrm{V}_{\mathrm{os}}\left(\mathrm{R}_{11}\right)$ for OV on $\mathrm{V}_{0}$ output.

Figure 12

## Appendix 1 - System Errors

There are four types of accuracy errors which effect overall system performance. They are:

1. Nonlinearity - Incremental deviation from absolute accuracy. ${ }^{(1)}$
2. Scaling Error - Linear deviation from absolute accuracy.
3. Output Offset - Constant deviation from absolute accuracy.
4. Feedthrough ${ }^{(2)}$ - Crossproduct errors caused by input offsets and external circuit limitations.

The nonlinearity error in the transfer function of the 4200 is $\pm 0.1 \%$ max. ( $\pm 0.03 \%$ max. for 4200 A ).

$$
\text { i.e., } I_{3}=\frac{I_{1} I_{2}}{I_{4}} \pm 0.1 \% \text { F.S. (4) }
$$

The other system errors are caused by voltage offsets on the inputs of the 4200 and can be as high as $\pm 3.0 \%$ ( $\pm 2.0 \%$ for 4200A).

$$
\text { i.e., } V_{0}=\frac{V_{x} V_{y}}{V_{z}} \frac{R_{0} R_{4}}{R_{1} R_{2}} \pm 3.0 \% \text { F.S. (3)(4) }
$$



Figure 13

## Notes:

1. The input circuits tend to become unstable at $I_{1}, I_{2}, l_{4}<$ $50 \mu \mathrm{~A}$ and linearity decreases when $\mathrm{I}_{1}, \mathrm{I}_{2}, \mathrm{I}_{4}>250 \mu \mathrm{~A}$ (e.g., @ $I_{1}=I_{2}=500 \mu \mathrm{~A}$ nonlinearity error $\approx 0.5 \%$ ).
2. This section will not deal with feedthrough which is proportional to frequency of operation and caused by stray capacitance and/or bandwidth limitations. (Refer to Figure 21.)
3. Not including resistor tolerance or output offset on the op amp.
4. For $50 \mu \mathrm{~A} \leq \mathrm{I}_{1}, \mathrm{I}_{2}, \mathrm{I}_{4} \leq 250 \mu \mathrm{~A}$.

## Errors caused by input offisets.

$V_{0}=\frac{R_{0} R_{4}}{R_{1} R_{2}}[\frac{v_{x} v_{y}}{V_{z}} \pm \frac{1}{V_{z}} v_{y} v_{\text {osx }} \pm \underbrace{v_{x} v_{\text {osy }}} \pm \underbrace{V_{0} v_{\text {osz }}} \pm \underbrace{v_{\text {osx }} v_{\text {osy }}}]$
$V_{x}$ Feedthrough
Scaling Error
Output Offset Error
Systems errors can be greatly reduced by externally trimming the input offset voltages of the 4200. $( \pm 0.3 \%$ F.S. for 4200 and $\pm 0.1 \%$ F.S. for 4200A.)


65-01870A
Figure 14. 4200 With Input Offset Adjustment

## Extended Range Circuit Errors

The extended range configurations have a disadvantage in that additional accuracy errors may be introduced by resistor product mismatching.

## Multiplier (Figure 6)

An error in resistor product matching will cause an equivalent feedthrough or output offset error:

1. $\mathrm{R}_{1} \mathrm{R}_{\mathrm{b}}=\mathrm{R}_{\mathrm{cx}} \mathrm{R}_{\mathrm{d}} \pm \alpha$,
$\mathrm{V}_{\mathrm{x}}$ feedthrough $\left(\mathrm{V}_{\mathrm{y}}=0\right)= \pm \alpha \mathrm{V}_{\mathrm{x}}$
2. $\mathrm{R}_{2} \mathrm{R}_{\mathrm{a}}=\mathrm{R}_{\mathrm{cy}} \mathrm{R}_{\mathrm{d}} \pm \beta$,
$\mathrm{V}_{\mathrm{y}}$ feedthrough $\left(\mathrm{V}_{\mathrm{x}}=0\right)= \pm \beta \mathrm{V}_{\mathrm{y}}$
3. $\mathrm{R}_{\mathrm{a}} \mathrm{R}_{\mathrm{b}}=\mathrm{R}_{\mathrm{c}} \mathrm{R}_{\mathrm{d}} \pm \gamma$,
$\mathrm{V}_{0}$ offset $\left(\mathrm{V}_{\mathrm{x}}=\mathrm{V}_{\mathrm{y}}=0\right)= \pm \gamma \mathrm{V}_{\text {REF }}{ }^{*}$
*Output offset errors can always be trimmed out with the output op amp offset adjust, $\mathrm{V}_{\text {os }}\left(\mathrm{R}_{16}\right)$.

## Reducing Mis-Match Errors (Figure 6)

You need not run out and buy $.01 \%$ resistors to reduce resistor product mis-match errors. Here are a couple of ways to squeeze maximum accuracy out of the extended range multiplier (see Figure 6) using 1\% resistors.

## Method \#1

$V_{x}$ feedthrough, for example, occurs when $V_{y}=$ 0 and $V_{\text {osy }} \neq 0$. This $V_{x}$ feedthrough will equal $\pm$ $V_{x} V_{\text {osy }}$. Also, if $V_{\text {osz }} \neq 0$, there is a $V_{x}$ feedthrough equal to $\pm \mathrm{V}_{\mathrm{x}} \mathrm{V}_{\text {osz }}$. A resistor-product error of $\alpha$ will cause a $\mathrm{V}_{\mathrm{x}}$ feedthrough of $\pm \alpha \mathrm{V}_{\mathrm{x}}$. Likewise, $\mathrm{V}_{\mathrm{y}}$ feedthrough errors are: $\pm \mathrm{V}_{\mathrm{y}} \mathrm{V}_{\text {osx }}, \pm$ $\mathrm{V}_{\mathrm{y}} \mathrm{V}_{\text {osz }}$ and $\pm \beta \mathrm{V}_{\mathrm{y}}$.
Total feedthrough $=$ $\pm \mathrm{V}_{\mathrm{x}} \mathrm{V}_{\text {osy }} \pm \mathrm{V}_{\mathrm{y}} \mathrm{V}_{\text {os }} \pm \alpha \mathrm{V}_{\mathrm{x}} \pm \beta \mathrm{V}_{\mathrm{y}} \pm\left(\mathrm{V}_{\mathrm{x}}+\mathrm{V}_{\mathrm{y}}\right) \mathrm{V}_{\text {osz }}$
By carefully adjusting $\mathrm{X}_{\mathrm{os}}\left(\mathrm{R}_{5}\right), \mathrm{Y}_{\mathrm{os}}(\mathrm{R} 9)$ and $\mathrm{Z}_{\mathrm{os}}\left(\mathrm{R}_{20}\right)$ this equation can be made to very nearly equal zero and the feedthrough error will practically disappear.

A residual offset will probably remain which can be trimmed out with $V_{o s}\left(\mathrm{R}_{16}\right)$ at the output op amp.

## Method \#2

Notice that the ratios of $R_{1} R_{b}$ : $R_{c x} R_{d}$ and $R_{2} R_{a}: R_{c y} R_{d}$ are both dependent on $R_{d}$, also that $R_{1}, R_{2}, R_{a}$ and $R_{b}$ are all functions of the maximum input requirements. By designing a multiplier for the same input ranges on both $\mathrm{V}_{\mathrm{x}}$ and $V_{y}$ then $R_{1}=R_{2}, R_{c x}=R_{c y}$ and $R_{a}=R_{b}$. (Note: It is acceptable to design a four quadrant multiplier and use only two quadrants of it.)

Select $R_{d}$ to be $1 \%$ or $2 \%$ below (or above) the calculated value. This will cause $\alpha$ and $\beta$ to both be positive (or negative) by nearly the same amount. Now the effective value of $R_{d}$ can be trimmed with an offset adjustment $\mathrm{Z}_{\mathrm{os}}\left(\mathrm{R}_{20}\right)$ on pin 5.

This technique will cause: 1) a slight gain error which can be compensated for with the $\mathrm{R}_{0}$ value, and 2) an output offset error that can be trimmed out with $\mathrm{V}_{\text {os }}\left(\mathrm{R}_{16}\right)$ on the output op amp.

## Extended Range Divider (Figure 8)

The only crossproduct error of interest is the $\mathrm{V}_{\mathrm{Z}}$ feedthrough ( $\mathrm{V}_{\mathrm{x}}=0$ and $\mathrm{V}_{\mathrm{osx}} \neq 0$ ) which is easily adjusted with $\mathrm{X}_{\mathrm{os}}\left(\mathrm{R}_{5}\right)$.
Resistor product mis-match will cause scaling errors (gain) that could be a problem for very low values of $\mathrm{V}_{\mathrm{z}}$. Adjustments to $\mathrm{Y}_{\text {os }}\left(\mathrm{R}_{18}\right)$ can be made to improve the high gain accuracy.

## Square Root and Squaring (Figures 10 and 12)

These circuits are functions of single variables so feedthrough, as such, is not a consideration. Crossproduct errors will effect incremental accuracy that can be corrected with $\mathrm{Y}_{\text {os }}\left(\mathrm{R}_{14}\right)$ or $Z_{\text {os }}\left(\mathrm{R}_{10}\right)$.

## Appendix 2 - Applications

Design Considerations for RMS-to-DC Circuits

## Average Value

Consider $\mathrm{V}_{\text {in }}=$ Asin $\omega \mathrm{t}$. By definition,

$$
V_{\text {AVG }} \equiv \frac{2}{T} \int_{0} \frac{T}{2} v_{\text {in }} d t
$$

Where

$$
\begin{aligned}
\mathrm{T} & =\text { Period } \\
\omega & =2 \pi f \\
& =\frac{2 \pi}{\mathrm{~T}}
\end{aligned}
$$



65-01873A

$$
\begin{aligned}
\mathrm{V}_{\text {AVG }} & \equiv \frac{2}{T} \int_{0} \frac{T}{2} \mathrm{~A} \sin \omega \mathrm{tdt} \\
& =\frac{2 \mathrm{~A}}{\mathrm{~T}}\left[-\frac{1}{\omega} \cos \omega \mathrm{t}\right]_{0}^{\frac{T}{2}} \\
& =\frac{2 \mathrm{~A}}{2 \pi}[-\cos (\pi)+\cos (0)] \\
& =\frac{2}{\pi} \mathrm{~A}
\end{aligned}
$$

Avg. Value of $A \sin \omega t$ is $\frac{2}{\pi} A$

## RMS Value

Again consider $\mathrm{V}_{\text {in }}=A \sin \omega \mathrm{t}$

$$
V_{r m s}=\sqrt{V_{\mathrm{AVG}}}=\sqrt{\frac{1}{T} \int_{0}^{T}\left[\mathrm{~V}_{\mathrm{in}}\right]^{2} \mathrm{dt}}
$$

$\mathrm{V}_{\text {rms }}$ for Asin $\omega \mathrm{t}$ :

$$
\begin{aligned}
V_{\text {rms }} & =\sqrt{\frac{1}{T} \int_{0} \frac{T}{A^{2} \sin ^{2} \omega t d t}} \\
& =\sqrt{\frac{A^{2}}{T} \int_{0}^{T}\left(\frac{1}{2}-\frac{1}{2} \cos 2 \omega t\right) d t} \\
& =\sqrt{\frac{A^{2}}{2}\left(\frac{T}{2}-\frac{1}{4 \omega} \sin 2 \omega t\right)_{0}^{T}} \\
& =\sqrt{\frac{A^{2}}{T}\left(\frac{T}{2}\right)} \\
& =\sqrt{\frac{A^{2}}{2}}
\end{aligned}
$$

therefore the rms value of Asin $\omega$ t becomes:

$$
V_{\mathrm{rms}}=\frac{\mathrm{A}}{\sqrt{2}}
$$

## RMS Value for Rectified Sine Wave

Consider $V_{\text {in }}=|A \sin \omega t|$, a rectified wave. To solve, integrate over each half cycle.

$$
\begin{gathered}
\text { i.e. } \frac{1}{T} \int_{0}^{T} V_{i n}^{2} d t= \\
\frac{1}{T}\left[\int_{0}^{\frac{T}{2}} A^{2} \sin ^{2} \omega t d t+\int_{\frac{T}{2}}^{T}(-A \sin \omega t)^{2} d t\right]
\end{gathered}
$$

This is the same as $\frac{1}{1} \int_{0}^{\top} A^{2} \sin ^{2} \omega t d t$
so, $\mid$ Asin $\left.\omega t\right|_{\text {rms }}=A \sin \omega t_{r m s}$
Practical Consideration: |Asin $\omega$ t| has high-order harmonics; Asin $\omega$ t does not. Therefore, nonideal integrators may cause different errors for two approaches:

(a)

(b)

$$
\begin{gathered}
\text { Avg }\left\{\frac{V_{\text {in }}{ }^{2}}{V_{0}}\right\}=V_{0} \\
\text { implies } \left.V_{0}=\sqrt{A v g\left\{\left|V_{\text {in }}\right|^{2}\right.}\right\} \\
V_{0}=\sqrt{A v g V_{i n}{ }^{2}}
\end{gathered}
$$

Figure 15


Figure 16. RMS to DC Converter $\mathbf{V}_{\text {out }}=\sqrt{\int \mathbf{V}_{\text {in }}{ }^{2}}$

## Amplitude Modulator with A.G.C. (Figure 17)

In many AC modulator applications unwanted output modulation is caused by variations in carrier input amplitude. The versatility of the RC4200 multiplier can be utilized to eliminate this undesired fluctuation. The extended range multiplier circuit (Figure 5) shows an output amplitude inversely proportional to the reference voltage $\mathrm{V}_{\mathrm{REF}}$.

$$
\text { i.e., } V_{0}=\frac{V_{x} V_{y}}{V_{R E F}} \frac{R_{0} R_{d}}{R_{1} R_{2}}
$$

By making $\mathrm{V}_{\text {REF }}$ proportional to $\mathrm{V}_{\mathrm{y}}$ (where $\mathrm{V}_{\mathrm{y}}$ is the carrier input) such that:

$$
\mathrm{V}_{\mathrm{REF}}=\mathrm{V}_{\mathrm{H}}=f\left(\left|\mathrm{~V}_{\mathrm{y}}\right|\right),
$$

Then the denominator becomes a variable value that automatically provides constant gain, such that the modulating input $\left(\mathrm{V}_{\mathrm{x}}\right)$ modulates the carrier $\left(\mathrm{V}_{\mathrm{y}}\right)$ with a fixed scale factor even though the carrier varies in amplitude.

If $\mathrm{V}_{\mathrm{H}}$ is made proportional to the average value of $A \sin \omega t$ (i.e., $2 \mathrm{~A} / \pi$ ) and scaled by a value of $\pi / 2$ then:

$$
V_{H}=A
$$

and if: $\mathrm{V}_{\mathrm{x}}=$ Modulating input $\left(\mathrm{V}_{\mathrm{M}}\right)$ and: $\mathrm{V}_{\mathrm{y}}=$ Carrier input (Asin $\omega \mathrm{t}$ )
then: $V_{0}=K V_{M} \sin \omega t$ where $K=\frac{R_{0} R_{d}}{R_{1} R_{2}}$
The resistor scaling is determined by the dynamic range of the carrier variation and modulating input.
The resistor values are solved, as with the other extended range circuits, in terms of the input voltages.
Input voltages:
Modulation Voltage $\left(\mathrm{V}_{\mathrm{M}}\right): 0 \leq \mathrm{V}_{\mathrm{M}} \leq \mathrm{V}_{\mathrm{x}}($ max. )
Carrier ( $\mathrm{V}_{\mathrm{y}}$ : $\mathrm{V}_{\mathrm{y}}=\mathrm{Asin} \omega \mathrm{t}$
Carrier amplitude fluctuation ( $\Delta \mathrm{A}$ ): $A(\min .) \sin \omega t \leq V_{y} \leq A(\max .) \sin \Omega \omega t$
Dynamic Range (N): A(max.)/A(min.) $\mathrm{A}(\max )=.\mathrm{V}_{\mathrm{H}}(\max$.$) and \mathrm{A}(\min )=.\mathrm{V}_{\mathrm{H}}($ min. $)$


65-01866A
Figure 17. Amplitude Modulator with A.G.C.

The maximum and minimum values for $I_{1}$ and $I_{2}$ lead to:

$$
\begin{aligned}
& I_{1}(\text { max. })=\frac{V_{x}(\text { max. })}{R_{1}}+\frac{V_{H}(\text { max. })}{R_{a}}=250 \mu \mathrm{~A} \\
& I_{1}(\text { min. })=\frac{V_{H}(\text { min. })}{R_{a}}=50 \mu A V_{M}(\text { min. })=0 \\
& I_{2} \text { (max.) }=\frac{A(\text { max. })}{R_{2}}+\frac{V_{H}(\text { max. })}{R_{a}}=250 \mu \mathrm{~A} \\
& I_{2}(\min .)=\frac{V_{H}(\min .)}{R_{a}}=50 \mu \mathrm{~A}
\end{aligned}
$$

For a dynamic range of N , where

$$
N=\frac{A(\max .)}{A(\min .)}<5
$$

These equations combine to yield:

$$
\begin{aligned}
& R_{1}=\frac{V_{x}(\max .)}{(5-N) 50 \mu A}, R_{2} \frac{A(\max .)}{(5-N) 50 \mu A} \\
& R_{a}=\frac{A(\min .)}{50 \mu A} \text { and } R_{0}=K \frac{R_{1} R_{2}}{R_{a}}
\end{aligned}
$$

## Example \#1

$\mathrm{V}_{\mathrm{y}}=\mathrm{A} \sin \omega \mathrm{t} 2.5 \mathrm{~V} \leq \mathrm{A} \leq 10 \mathrm{~V}$, therefore $\mathrm{N}=4$
$0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{M}} \leq 10 \mathrm{~V}$, therefore $\mathrm{V}_{\mathrm{x}}$ (max.) $=10 \mathrm{~V}$
$K=1$, therefore $V_{0}=V_{M} \sin \omega t$

$$
\begin{aligned}
& R_{1}=\frac{V_{x}(\text { max. })}{50 \mu \mathrm{~A}}=\frac{10 \mathrm{~V}}{50 \mu \mathrm{~A}}=200 \mathrm{~K} \\
& R_{2}=\frac{\mathrm{A}(\text { (max. })}{50 \mu \mathrm{~A}}=\frac{10 \mathrm{~V}}{50 \mu \mathrm{~A}}=200 \mathrm{~K} \\
& R_{\mathrm{a}}=\frac{\mathrm{A}(\text { min. })}{50 \mu \mathrm{~A}}=\frac{2.5 \mathrm{~V}}{50 \mu \mathrm{~A}}=50 \mathrm{~K}
\end{aligned}
$$

$$
R_{0}=K \frac{R_{1} R_{2}}{R_{a}}=1 \frac{200 \mathrm{~K} \times 200 \mathrm{~K}}{50 \mathrm{~K}}=800 \mathrm{~K}
$$

## Example \#2

$V_{y}=A \sin \omega t 3 \leq A \leq 6$, therefore $N=2$
$0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{M}} \leq 8 \mathrm{~V}$, therefore $\mathrm{V}_{\mathrm{x}}$ (max.) $=8 \mathrm{~V}$
$\mathrm{K}=.2$, therefore $\mathrm{V}_{0}=.2 \mathrm{~V}_{\mathrm{M}} \sin \omega \mathrm{t}$
so:
$\mathrm{R}_{1}=53.3 \mathrm{~K}, \mathrm{R}_{2}=40 \mathrm{~K}$
$\mathrm{R}_{\mathrm{a}}=60 \mathrm{~K}$ and $\mathrm{R}_{0}=7.11 \mathrm{~K}$


Figure 18. First Quadrant Multiplier/Divider

## Limited Range, First Quadrant Applications

The following circuit has the advantage that cross-product errors are due only to input offsets and nonlinearity error is slightly less for lower input currents.

The circuit also has no standby current to add to the noise content although the signal-to-noise ratio worsens at very low input currents ( $1-5 \mu \mathrm{~A}$ ) due to the noise current of the input stages.

The $\mathrm{R}_{\mathrm{s}} \mathrm{C}_{\mathrm{s}}$ filter circuits are added to each input to improve the stability for input currents below $50 \mu \mathrm{~A}$.

## Caution

The bandpass drops off significantly for lower currents ( $<50 \mu \mathrm{~A}$ ) and nonsymmetrical rise and fall times can cause second harmonic distortion.

Thermal Symmetry


The scale factor is sensitive to temperature gradients across the chip in the lateral direction. Where possible, the package should be oriented such that sources generating temperature gradients are located physically on the line of thermal symmetry. This will minimize scale-factor error due to thermal gradients.





Figure 19.


Figure 20a. Output Noise Current vs. Input Current ( $\mathbf{I}_{\mathbf{4}}=\mathbf{2 5 0} \mu \mathrm{A}$ )


Figure 20b. Output Noise Current vs. Input Current ( $\mathbf{I}_{\mathbf{2}}=\mathbf{2 5 0} \mu \mathrm{A}$ )


65-01860A

Figure 21. AC Feedthrough vs. Frequency


## RC4444 <br> $4 \times 4 \times 2$ Balanced Switching Crosspoint Array

## Features

- Low bidirectional RON
- High ROFF
- Excellent matching of gates
- Low capacitance
- High rate firing
- Predictable holding current


## Description

The RC4444 is a monolithic dielectrically isolated crosspoint array arranged into a $4 \times 4 \times 2$ matrix. The primary application is for balanced switching of $600 \Omega$ transmission lines. The ring and tip are selected by selective biasing of the P+ and P - gate.

Designed to replace reed relays in telephone switchboards, it does not require a constant gate drive to keep the SCR in the "ON" condition. It is several orders faster, with no bouncing, and has a much longer operating life than its mechanical counterpart.

The 16 SCR pairs with the gating system are packaged in a 24 -pin dual in-line package.

The RC4444 is a monolithic pin-for-pin replacement for the MC3416 and MCBH7601.

## Mask Pattern



Die Size: $60 \times 108$ mils Min. Pad Dimensions: $4 \times 4$ mils

## Thermal Characteristics

|  | 24-Lead <br> Plastic DIP | 24-Lead <br> Ceramic DIP |
| :--- | :---: | :---: |
| Max. Junction Temp. | $12.5^{\circ} \mathrm{C}$ | $175^{\circ} \mathrm{C}$ |
| Max. $\mathrm{P}_{\mathrm{D}} \mathrm{T}_{\mathrm{A}}<50^{\circ} \mathrm{C}$ | 555 mW | 1042 mW |
| Therm. Res. $\theta_{\mathrm{JC}}$ | - | $60^{\circ} \mathrm{C} / \mathrm{W}$ |
| Therm. Res. $\theta_{\mathrm{JA}}$ | $135^{\circ} \mathrm{C} / \mathrm{W}$ | $120^{\circ} \mathrm{C} / \mathrm{W}$ |
| For $\mathrm{T}_{\mathrm{A}}>50^{\circ} \mathrm{C}$ Derate at | 7.41 mW <br> per ${ }^{\circ} \mathrm{C}$ | 8.33 mW <br> per |

Block Diagram


## Connection Information



## Absolute Maximum Ratings

Operating Voltage ${ }^{1}$........................ +25 V
Operating Current per Crosspoint ..... 100mA
Storage Temperature
Range $\ldots \ldots \ldots \ldots \ldots \ldots .-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Operating Temperature Range
RC4444
$.0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Lead Soldering Temperature
(60 Sec)
$+300^{\circ} \mathrm{C}$
Notes: 1. Maximum voltage from anode to cathode.

## Ordering Information

| Part Number | Package | Operating <br> Temperature <br> Range |
| :--- | :---: | :---: |
| RC4444N | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RC4444D | D | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |

Notes:
$\mathrm{N}=8$-lead plastic DIP
D $=8$ lead ceramic DIP
Contact a Raytheon sales office or representative for ordering information on special package/temperature range combinations.

Electrical Characteristics $\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\right.$ unless otherwise noted)

| Parameters | Test Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Anode-Cathode Breakdown Voltage | $\mathrm{I}_{\text {AK }}=25 \mu \mathrm{~A}$ | 25 |  |  | V |
| Cathode-Anode Breakdown Voltage | $\mathrm{I}_{\mathrm{KA}}=25 \mu \mathrm{~A}$ | 25 |  |  | V |
| Base-Cathode Breakdown Voltage | $\mathrm{I}_{\mathrm{BK}}=25 \mu \mathrm{~A}$ | 25 |  |  | V |
| Cathode-Base Breakdown Voltage | $\mathrm{I}_{\mathrm{KB}}=25 \mu \mathrm{~A}$ | 25 |  |  | V |
| Base-Emitter Breakdown Voltage | $\mathrm{I}_{\mathrm{BE}}=25 \mu \mathrm{~A}$ | 25 |  |  | V |
| Emitter-Cathode Breakdown Voltage | $\mathrm{I}_{\mathrm{EK}}=25 \mu \mathrm{~A}$ | 25 |  |  | V |
| OFF State Resistance | $V_{\text {AK }}=10 \mathrm{~V}$ | 100 |  |  | M $\Omega$ |
| Dynamic ON Resistance | Center Current $=10 \mathrm{~mA}$ | 4.0 |  | 12 | $\Omega$ |
|  | Center Current $=20 \mathrm{~mA}$ | 2.0 |  | 10 |  |
| Holding Current |  | 0.9 |  | 3.8 | mA |
| Enable Current | $\mathrm{V}_{\mathrm{BE}}=1.5 \mathrm{~V}$ (Fig. 2) | 4.0 |  |  | mA |
| Anode-Cathode ON Voltage | $\mathrm{I}_{\mathrm{AK}}=10 \mathrm{~mA}$ |  |  | 1.0 | V |
|  | $\mathrm{I}_{\text {AK }}=20 \mathrm{~mA}$ |  |  | 1.1 |  |
| Gate Sharing Current Ratio at Cathodes | Under Select Conditions with Anodes Open (Fig. 1) | 0.8 |  | 1.25 | $\mathrm{mA} / \mathrm{mA}$ |
| Inhibit Voltage | $\mathrm{V}_{\mathrm{B}}=3.0 \mathrm{~V}$ (Fig. 3) |  |  | 0.3 | V |
| Inhibit Current | $\mathrm{V}_{B}=3.0 \mathrm{~V}$ (Fig. 3) |  |  | 0.1 | mA |
| OFF State Capacitance | $V_{\text {AK }}=0 \mathrm{~V}$ |  |  | 2.0 | pF |
| Turn-ON Time | (Fig. 5) |  |  | 1.0 | $\mu \mathrm{S}$ |
| Minimum Voltage Ramp | Which Could Fire the SCR Under Transient Conditions (Fig. 5) | 800 |  |  | $\mathrm{V} / \mu \mathrm{S}$ |

## Test Circuits



Figure 1. Test Circuit for Gate Sharing Current Ratio


65-02415A
Figure 2. Enable Current (both SCRs must turn on)


Figure 3. Inhibit Voltage and Inhibit Current (both SCRs must remain off)


Figure 4. Test Waveforms for $\mathrm{dv} / \mathrm{dt}$ and $\mathrm{t}_{\mathrm{on}}$

Test Circuits (Continued)


Figure 5. Test Circuit for $d v / d t$ and $t_{o n}$

## Typical Performance Characteristics

Holding Current vs. Ambient Temperature


Difference in Anode-Cathode on Voltage (Between Associate Pairs of SCRs)
vs. Anode-Cathode Current


Dynamic on Resistance vs. Anode-Cathode Current


Anode-Cathode on Voltage vs. Current and Temperature


Off-Site Capacitance vs. Anode-Cathode Voltage


Dynamic on Resistance vs. Ambient Temperature


## Typical Performance Characteristics (Continued)

Feedthrough vs. Signal Frequency



65-02049A

Figure 6. Test Circuit for Feedthrough vs. Frequency

Crosstalk vs. Signal Frequency


$65-20250 \mathrm{~A}$

Figure 7. Test Circuit for Crosstalk vs. Frequency

## Typical Applications

The RC4444 crosspoint switch is designed to provide a low-loss analog switching element for telephony signals. It can be addressed and controlled from standard binary decoders and is CMOS compatible. With proper system organization the RC4444 can significantly reduce the size and cost of existing crosspoint matrices.

## Signal Path Considerations

The RC4444 is a balanced $4 \times 42$-wire crosspoint array. It is ideal for balanced transmission systems, but may be applied effectively in a number of single ended applications. Multiple chips may be interconnected to form larger crosspoint arrays. The major design constraint in using SCR crosspoints is that a forward DC current must be maintained through the SCR to retain an AC signal path. This requires that each subscriber-input to the array be capable of sourcing DC current as well as its AC signal. With each subscriber acting as a DC source, each trunk output then acts as a current sink. The instrument-to-trunk connection in Figure 8 shows this configuration. However, with each subscriber acting as a DC source, some method of interconnecting them without a trunk must be provided. Such a local or intercom termination is shown in Figure 9. Here both subscribers source DC current and exchange AC signals. The central current sink accepts current from both subscribers while the high output impedance of the current sink does not disturb the system.

These configurations are system compatible. The DC current restriction is not a restriction in the design of an efficient crosspoint array. Because of the current sink terminations, a signal path may use differing numbers of crosspoints in any connection or in two sides of the same connection further relaxing restrictions in array design.

Figure 10 demonstrates circuit operation. S1, S2, and S3 are open. The Crosspoint SCRs are off as they have no gate drive or DC current path through S1. By closing S2 and S3, gate drive is provided, but the SCRs still remain off as there is no DC current path to hold them on. Close S1 and the circuit is enabled, but with S 2 and S 3 off there is still no signal path. Closing S2 and S3 with S 1 closed - current is injected into both gates and they switch on. DC current through $R_{L}$ splits around the center-tapped winding and flows through each SCR, back through the lower winding and through S1 to ground. If S2 and S3 are opened, that current path still remains and the SCRs remain on. If an AC signal is injected at either G1 or G2, it will be transmitted to the other signal port with negligible loss in the SCRs. To disconnect the AC signal path the SCRs must be commutated off. By opening S1 the DC current path is interrupted and the SCRs switch off. The AC signal path is disconnected. With S1 closed the circuit is enabled and may be addressed again from S2 and S3. This circuit demonstrates a balanced transmission configuration. The transmission characteristics of the SCRs simulate a relay contact in that the AC signal does not incur a contact voltage drop across the crosspoint. The memory characteristics of the crosspoint are demonstrated by the selective application of S1, S2, and S3.

The selection of $R_{L}$ is governed by the power supply voltage and the desired DC current. If 10 mA is to flow through each SCR then $R_{L}$ must pass 20 mA . Thus, $\left(+\mathrm{V}_{\mathrm{S}}-\mathrm{V}_{\mathrm{AK}}\right) / R_{\mathrm{L}}=20 \mathrm{~mA}$. The selection of $R_{P}$ is governed by the characteristics for crosspoint turn on. Adequate enable current must be injected into the column select and $R_{P}$ should drop at least 1.5 V . The PNP transistor has a typical gain of one. Thus, $R_{P}$ should pass at least 2 mA to provide 4 mA column select current.

## Addressing Considerations

The RC4444 crosspoint switch is addressed by selecting and turning on the PNP transistor that controls the SCR pair desired. The drive requirements of the RC4444 can be met with standard CMOS outputs. A particular crosspoint is addressed by putting a logical " 1 " on the emitter and a logical " 0 " on the base of the appropriate transistor. A resistor in the base circuit of the transistor is required to limit the current and must also drop 1.5 V to assure forward bias of the two diodes in the collector circuits.

The gate current required for SCR turn on is 1 mA typically. CMOS one-of-n decoders are available that provide both active high and active low outputs and are well suited for standard addressing organizations. The major design constraint in organizing the addressing structure
is that any signal path which is to be addressed must create a DC path from a source to a sink. If that path requires two crosspoints they must be addressed simultaneously. Of course, once the path is selected, the addressing hardware is free to initiate other signal paths. To meet the DC path requirement, crosspoint arrays should be designed in blocks such that any given DC path requires only one crosspoint per block. A signal path, however, may still use two crosspoints in the same block by sequentially addressing two DC paths to the same terminator. For example, the left or right pairs of crosspoints in Figure 9 must be addressed simultaneously but the left pair may be addressed in sequence after addressing the right pair. This is not a difficult constraint to meet and it does not require unnecessary addressing hardware.


Figure 8. Instrument-to-Trunk Connection


Disconnect


Base Selects are Active
Low CMOS Outputs

All CMOS Logic
Operated From +15 V
Power Supply


Figure 10. Crosspoint Operation Demonstration Circuit


## RC4447 Quad PIN Diode Switch Driver

## Features

- Monolithic construction
- Four drivers per package
- True and complementary outputs
- TTLDTL compatible inputs
- Drives PIN diodes or MOSFETs
- Pulse rates to 10 MHz
- Available in dice form

Mil-Std-883 versions

## Description

The RC4447 monolithic IC consists of four independent driver circuits. Each driver is a TTLDTL compatible gain block designed specifically for driving PIN diode RF switches. Each driver has both true and complementary outputs and can power PIN diodes in both grounded-anode and grounded-cathode modes. The voltage and current ratings of the RC4447 make it suitable for driving low- and medium-power PIN diodes.

Constructed via a rugged Schottky bipolar fabrication process, the RC4447 provides a space efficient and cost effective alternative to hybrid devices for microwave signal switching and modulation applications. The internal stage
currents of the RC4447 are closely controlled through the use of $\mathrm{Si}-\mathrm{Cr}$ thin-film resistor networks, resulting in repeatable ac characteristics and a stable dc bias point. Well-matched high speed switching characteristics are provided at a moderate level of power dissipation. The maximum response time is 50 nS , allowing switching repetition rates to 10 MHz .

The RM4447 version is packaged in a 20-lead ceramic DIP and is specified over a -55 to $+125^{\circ} \mathrm{C}$ temperature range. The RM4447 is offered with Mil-Std-883 Level B processing. High reliability dice are available with visual inspection to Mil-Std-883, Method 2010. The RC4447 is a commercial version packaged in a 20 -lead plastic DIP and specified over a $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ range.

## Connection Information



## Ordering Information

| Type | Package | Operating <br> Temperature <br> Range |
| :--- | :---: | :---: |
| RC4447N | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RM4447S | S | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM4447S/883B | S | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM4447CH | CH | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

Notes:
/883B suffix denotes MIL-STD-883, Level B Processing. $S=20$-lead, 0.3 -inch wide side-brazed ceramic DIP.
$N=20$-lead, 0.3 -inch wide plastic DIP.
$\mathrm{CH}=$ waffle-packed dice.
Contact a Raytheon Sales Office or Representative for ordering information on other package/temperature range combinations.

## Absolute Maximum Ratings

Supply Voltage ( $+\mathrm{V}_{\mathrm{s}}$ to $-\mathrm{V}_{\mathrm{s}}$ ) ...................... +22 V
( $+V_{\text {s }}$ to GND) ....................................... +10 V
( $-V_{\mathrm{s}}$ to GND) ........................................-15V
Input Voltage .....................................-2V to $+V_{s}$
Output Short Circuit ......................Not Protected
Output Current $\qquad$ -100 mA
Internal Power Dissipation .See Table of Thermal Characteristics
Operating Temperature Range
RM4447
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
RC4447
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Storage Temperature
Range $\qquad$ $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ Lead Soldering Temperature ( 60 Sec )

$$
+300^{\circ} \mathrm{C}
$$

## Thermal Characteristics (soldered in place, still air)

|  | 20-Lead <br> SB Ceramic <br> DIP | 20 -Lead <br> Plastic <br> DIP |
| :--- | :---: | :---: |
| Max. Junction Temp. | $+175^{\circ} \mathrm{C}$ | $+125^{\circ} \mathrm{C}$ |
| Max. $\mathrm{P}_{\mathrm{D}} \mathrm{T}_{\mathrm{A}}<50^{\circ} \mathrm{C}$ | 1780 mW | 1250 mW |
| Therm. Res $\theta_{\mathrm{JC}}$ | $25^{\circ} \mathrm{C} / \mathrm{W}$ | $20^{\circ} \mathrm{C} / \mathrm{W}$ |
| Therm. Res $\theta_{\mathrm{JA}}$ | $70^{\circ} \mathrm{C} / \mathrm{W}$ | $60^{\circ} \mathrm{C} / \mathrm{W}$ |
| For $\mathrm{T}_{\mathrm{A}}>50^{\circ} \mathrm{C}$ Derate at | $14.2 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $16.7 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |

## Block Diagram


$65-04135$

## Mask Pattern



Die Size: 101 mils x 66 mils Min. Pad Dimensions: $4 \times 4$ mils

## Electrical Characteristics

(Over the operating temperature range; $\mathrm{V}_{\mathrm{s}}=+5 \mathrm{~V},-12 \mathrm{~V}$; unless otherwise specified)

| Parameters | Test Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Output Voltage High | $\mathrm{I}_{\text {LoAD }}=20 \mathrm{~mA}$ | 3.0 | 3.5 |  | V |
| Output Voltage High | $\mathrm{I}_{\text {LOAD }}=100 \mu \mathrm{~A}$ |  | 3.7 |  | V |
| Output Voltage Low ${ }^{1}$ | $\mathrm{I}_{\text {LOAD }}=0$, Tested at $\mathrm{I}_{0}$ |  | -8.0 | -7.0 | V |
| Output Voltage Low ${ }^{\text { }}$ | $\mathrm{I}_{\text {LOAD }}=0$, Tested at $\mathrm{I}_{\text {O }} \mathrm{Bar}, \mathrm{V}_{\text {IN }}=2.0 \mathrm{~V}$ |  | -7.7 | -7.0 | V |
| Output Source Current | $\mathrm{V}_{0}>+2.5 \mathrm{~V}$ |  | -60 | -40 | mA |
| Output Sink Current | $\mathrm{V}_{0}=-6 \mathrm{~V}$, Tested at $\mathrm{I}_{0}$ | 15 | 19 | 23 | mA |
| Output Sink Current | $\mathrm{V}_{\mathrm{O}}=-6 \mathrm{~V}$, Tested at $\mathrm{I}_{0} \mathrm{Bar}, \mathrm{V}_{\mathrm{IN}}=2.0 \mathrm{~V}$ | 15 | 20 | 23 | mA |
| Output Impedance | $\mathrm{V}_{0}$ in low state; $\mathrm{V}_{0}=-6.0 \mathrm{~V}$ |  | 1.9 |  | $\mathrm{k} \Omega$ |
| Logic Input Levels: Low |  |  |  | 0.8 | V |
| High |  | 2.4 |  |  | V |
| Logic Input Currents: Low | $\mathrm{V}_{\text {IN }}=0.8 \mathrm{~V}$ |  | 8.0 | 15 | $\mu \mathrm{A}$ |
| High | $\mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}$ |  | 10 | 25 | $\mu \mathrm{A}$ |
| Logic Input Levels: Low | $\mathrm{V}_{\mathrm{s}}= \pm 10 \mathrm{~V}$ |  |  | 3.5 | V |
| High | $\mathrm{V}_{\mathrm{S}}= \pm 10 \mathrm{~V}$ | 5.0 |  |  | V |
| Logic Input Currents: Low | $\mathrm{V}_{\mathrm{S}}= \pm 10 \mathrm{~V} ; \mathrm{V}_{\text {IN }}=3.0 \mathrm{~V}$ |  | 15 | 40 | $\mu \mathrm{A}$ |
| High | $\mathrm{V}_{\mathrm{S}}= \pm 10 \mathrm{~V} ; \mathrm{V}_{\text {IN }}=7.0 \mathrm{~V}$ |  | 10 | 50 | $\mu \mathrm{A}$ |
| Power Dissipation ${ }^{3}$ | $\mathrm{I}_{\mathrm{OH}}=-20 \mathrm{~mA} ; \mathrm{V}_{\mathrm{OL}}=-6 \mathrm{~V} ;$ <br> Two sections powered |  | 590 | 700 | mW |
| Power Dissipation ${ }^{3}$ | $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=-20 \mathrm{~mA} ; \mathrm{V}_{\mathrm{OL}}=-6 \mathrm{~V} ; \\ & \mathrm{V}_{\mathrm{s}}=+5 \mathrm{~V},-10 \mathrm{~V} ; \end{aligned}$ <br> Two sections powered |  | 435 | 530 | mW |
| Response Time ${ }^{4}$ Tp Low to High | See Response Time Test Circuit $T_{A}=+25^{\circ} \mathrm{C}$ |  | 35 | 50 | nS |
| Tp High to Low | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  | 30 | 50 | nS |
| Response Time ${ }^{4}$ Tp Low to High | See Response Time Test Circuit |  | 40 | 60 | nS |
| Tp High to Low |  |  | 35 | 60 | nS |
| Rise Time |  |  | 10 |  | nS |
| Fall Time |  |  | 10 |  | nS |
| Pulse Repetition Rate ${ }^{4}$ | 50\% Duty Cycle; $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | 10 | 14 |  | MHz |
| Output Capacitance | $\mathrm{V}_{0}$ in Low state |  | 10 |  | pF |
| Input Capacitance |  |  | 2.0 |  | pF |

## Notes:

1. $\mathrm{V}_{\mathrm{OL}}$ is a function of load resistance; see Typical Performance Characteristics, $\mathrm{V}_{\mathrm{OL}}$ vs. $\mathrm{I}_{\mathrm{OL}}$.
2. Output switching characteristics apply to both true and complementary outputs.
3. Power dissipation equation: $\left(+V_{s}-V_{O H}\right)(20 \mathrm{~mA})+\left(+I_{S Y}-20 \mathrm{~mA}\right)\left(+V_{S}\right)+\left(+V_{S}-V_{O L}\right)(10 \mathrm{~mA})+\left(-V_{S}\right)\left(-I_{S Y}-10 \mathrm{~mA}\right)$.
4. Guaranteed by design.


Response Time Test Circuit


Response Time Test Conditions

## Principles of Operation

Three functional blocks comprise the RC4447: a TTL compatible input stage/level shifter, a differential current-mode switch, and a complementary output stage. The resultant circuit is similar to a differential line driver IC, but the output is designed specifically for driving PIN diode RF switches.

## Voltage Source/Current Sink Output

A fundamental design feature of the RM4447 is its NPN push-pull output stage, which employs both a voltage source (NPN emitter follower) and a current sink. Refer to the block diagram on page 2. When one of the two outputs is driven low, it sinks 19 mA (nominal) $I_{\mathrm{OL}}$ current that is supplied by the current source. When the output is driven high, it acts as a low impedance emitter follower, and will act as a voltage source two $\mathrm{V}_{\mathrm{BE}}$ below the positive supply voltage (Q3 and Q4 in Figure 1 are Darlingtonconnected). Thus the output presents a low impedance in the high state, and a (relatively) high impedance (acting as a current source) in the low state.

## Grounded-Cathode Application

The RC4447 was designed for driving PIN diodes in a grounded-cathode configuration, although grounded-anode circuits also work
well. Both the forward PIN diode current and the PIN diode off-bias reverse voltage can be adjusted by selecting external resistor values. A simple grounded-cathode circuit is shown in Figure 1. The reverse voltage is determined by the values of $\mathrm{I}_{\mathrm{oL}}$ and R 2 plus the diode voltage of steering diode D1:

$$
V_{R E V}=I_{O L}(R 2)+V_{D 1}
$$

Where $\mathrm{V}_{\mathrm{D} 1}=$ Forward Diode Voltage of D1 at $I_{F}=I_{o L}$.

The forward current through the PIN diode (D2) is:

$$
I_{F W D}=\frac{V_{O H}-V_{D 2}}{R 1}
$$

Where $\mathrm{V}_{\mathrm{D} 2}=$ Forward Diode Voltage of the PIN diode.

The off-bias voltage $\mathrm{V}_{\mathrm{REv}}$ can be adjusted to any value within the compliance range of the current source. The compliance range is determined at the negative extreme by the voltage at which the differential switch transistor saturates. The point at which the output saturates is a function of the positive supply voltage (see the discussion on saturation under "Grounded Anode Application" below.) At $+V_{s}=5 \mathrm{~V}$, the output will saturate at about -7.7V. The positive


Figure 1. Grounded Cathode Application
extreme of the compliance range can be as high as $+V_{s .}$.

The response time can be improved a small amount by limiting the input signal swing in the high state to a minimum level $(+2.5 \mathrm{~V}$ to $+3 \mathrm{~V}$ works well).

## Grounded-Anode Application

In the grounded anode configuration of Figure 2, the forward PIN diode current is fixed at $l_{\mathrm{OL}}$, and the off-bias reverse voltage is equal to $\mathrm{V}_{\mathrm{OH}}$. $\mathrm{V}_{\mathrm{OH}}$ can be adjusted by changing the positive supply voltage as long as the Absolute Maximum Ratings aren't exceeded; $\mathrm{V}_{\mathrm{OH}}$ (open circuit load) will be about 1.5 V below $+\mathrm{V}_{\mathrm{s}}$. $\mathrm{I}_{\mathrm{oL}}$ can be adjusted over a relatively narrow range of values by changing the value of $-V_{s}$. Keep in mind that changing $+V_{s}$ to a value other than +5 V will affect both the input logic threshold level and the output sink current compliance range. The logic threshold, normally +1.4 V at $+V_{s}=5 \mathrm{~V}$, will become:

$$
V_{T H}=0.28\left(+V_{\mathrm{s}}\right)
$$

The lower limit of the $\mathrm{V}_{\mathrm{OL}}$ compliance range, the point at which the output transistor saturates, will also vary as the positive supply varies. See the graph of $\mathrm{V}_{\text {oL(Sat) }}$ vs. $+\mathrm{V}_{\mathrm{s}}$ under

Typical Performance Characteristics. If either output is allowed to saturate (as might be caused by making $R_{\text {LOAD }}$ too high in value), the response time will be relatively unaffected, but Internal power dissipation will rise due to shunted $I_{0 L}$ current. Saturating the output will have a similar effect on both grounded-anode and grounded-cathode circuits.

Raising the positive supply voltage any significant amount will change the logic threshold to be outside the range of TTL compatibility. However, the threshold can be made compatible with MOS logic families.

## Power Dissipation and Thermal Effects

Allowable power dissipation determines how many sections of an RC4447 can be used in a given application. The value of allowable power dissipation depends on the type of package used and its thermal resistance qualities, and the maximum ambient temperature. In hybrid applications where a package having low thermal resistance is available, all four sections can be used to their full 60 nS speed capability over the entire military temperature range. The standard ceramic DIP package must be well heatsinked or supplied with forced-air cooling to operate all four sections at $+125^{\circ} \mathrm{C}$ ambient


Figure 2. Grounded Anode Application
temperature. One method of reducing temperature rise is to decrease the negative supply voltage to a value less than the standard -12 V ; changing $-\mathrm{V}_{\mathrm{s}}$ will affect the nominal value of $\mathrm{I}_{\mathrm{oL}}$ however. See the graph of $\mathrm{I}_{\mathrm{oL}}$ vs. $-\mathrm{V}_{\mathrm{s}}$ under Typical Performance Characteristics. Also, reducing $-V_{s}$ will affect the output low saturation voltage. Make sure that there is enough headroom for the selected value of voltage.

## Worst-Case Power Calculation (grounded-cathode circuit)

Several sources contribute to the total internal power dissipation. The dc terms include supply voltage, load current in the output high state, and selected output voltage in the low state. For a typical application using standard +5 , -12 V supplies, $\mathrm{V}_{\mathrm{OL}}$ set to -6.0 V , and a 20 mA $\mathrm{I}_{\mathrm{OH}}$ load current, the worst-case power dissipation is:

$$
P_{\text {D(INTERNAL) }}=P_{\text {BIAS }}+P_{\text {LOW }}+P_{\text {HIGH }}=373 \mathrm{~mW}
$$

Where $P_{\text {BIAS }}$ is the power consumed by the start-up and level shift circuitry, and $P_{\text {Low }}$ and $\mathrm{P}_{\text {High }}$ are figures for power consumption in the complementary output stage. This assumes supply voltages having a maximum tolerance of $5 \%$.

The worst case for $\mathrm{P}_{\text {BIAS }}$ is 81 mW :

$$
\begin{aligned}
\mathrm{P}_{\mathrm{BIAS}} & =\left(-\mathrm{V}_{\mathrm{S}}\right)(112+|13+115+| 16+117) \\
& +\left(+\mathrm{V}_{\mathrm{S}}\right)(112+116) \\
& =12.6 \mathrm{~V}(5)(1.1 \mathrm{~mA})+5.25 \mathrm{~V}(2)(1.1 \mathrm{~mA}) \\
& =81 \mathrm{~mW}
\end{aligned}
$$

Where the numbered currents refer to the collector currents of the respectively labeled transistors in the Internal Schematic Diagram. These transistors have equal emitter areas and, accounting for base current errors, the currents will all have the same value ( 1.0 mA nominal and 1.1 mA worst-case). If the negative supply voltage is changed, these currents will change in nearly direct proportion.

The worst case for $\mathrm{P}_{\text {Low }}$ is 247 mW :

$$
\begin{aligned}
& P_{\text {LOW }}=\left(-V_{\mathrm{s}}-\mathrm{V}_{\mathrm{OL}}\right)\left(\mathrm{I}_{\mathrm{OLMAX}}\right)+\frac{\left(+\mathrm{V}_{\mathrm{s}}+\mathrm{V}_{\mathrm{OL}}+\mathrm{V}_{\text {SCнотткY }}\right)^{\wedge 2}}{R 3} \\
& =(12.6 \mathrm{~V}-6.0 \mathrm{~V})(23 \mathrm{~mA})+\frac{(5.25 \mathrm{~V}+6.0 \mathrm{~V}+0.8 \mathrm{~V})^{\wedge} 2}{1530}
\end{aligned}
$$

$=247 \mathrm{~mW}$
Where $\mathrm{V}_{\text {scноттку }}$ is the forward drop across D 2 , $\mathrm{I}_{\text {olmax }}$ is the maximum specification limit for $\mathrm{I}_{\mathrm{OL}}$ and R3 is the low tolerance limit value for R3 in the Internal Schematic Diagram ( $\pm 10 \%$ tolerance). Use the worst-case low value of $1530 \Omega$ for R1.

The worst case for $P_{\text {High }}$ is 45 mW :

$$
\begin{aligned}
P_{\text {HIGH }} & =\left(+V_{\mathrm{s}}-\mathrm{V}_{\text {OH }}\right) I_{\text {LOAD }}=(5.25 \mathrm{~V}-3.0 \mathrm{~V}) 20 \mathrm{~mA} \\
& =45 \mathrm{~mW}
\end{aligned}
$$

The total internal dc power dissipation is $81 \mathrm{~mW}+247 \mathrm{~mW}+45 \mathrm{~mW}=373 \mathrm{~mW}$.

## AC Effects on Power Dissipation

A possible ac factor in the power dissipation calculation is duty cycle, but only if the outputs are asymmetrically loaded. With unequal loading, the duty cycle will determine the power contributed by $P_{\text {HIGH }}$ and $P_{\text {Low }}$. This fact can be used to advantage in saving power, as shown in the Single Output, Reduced Power Configuration of Figure 3.

## Package Thermal Resistance

With both dc and ac effects accounted for, the total internal power dissipation in a typical grounded-cathode application with four sections powered is $373 \mathrm{~mW}(4)=1.49$ Watts. The thermal resistance of the 24-lead sidebraze DIP is $70^{\circ} \mathrm{C} /$ Watt in still air. The temperature rise will
be $\left(70^{\circ} \mathrm{C} /\right.$ Watt $)(1.49)=104^{\circ} \mathrm{C}$. The maximum ambient temperature is the maximum junction temperature minus the temperature rise, or $+175^{\circ} \mathrm{C}$ (for the sidebraze DIP) $-104^{\circ} \mathrm{C}=$ $+71^{\circ} \mathrm{C}$. This is the maximum safe ambient temperature without heatsinking, hybrid mounting, or forced-air cooling. If the power is reduced through disconnecting the $+V_{s}$ pins of two or more sections, then the ground pin corresponding to the two unused sections should be left open. This will shut down the bias currents associated with those sections. A further reduction in power dissipation can be obtained by reducing $-\mathrm{V}_{\mathrm{s}}$ to -10 V .

## Single-Output Power Saver

A method of gaining a small but useful reduction in power dissipation that can be used if complementary outputs are not required is shown in the schematic of Figure 3. The true output operates like that of the standard grounded-cathode circuit, while the inverted output has a steering diode and resistor that shunts the unused $\mathrm{I}_{\mathrm{OL}}$ current to ground. There is no $P_{\text {HIGH }}$ term for the unused output as the steering diode prevents the output from sourcing current. The $\mathrm{I}_{\mathrm{oL}}$ current must flow some-
where, but in this case the majority of the power generated by $\mathrm{I}_{\mathrm{OL}}$ is dissipated in the $300 \Omega$ resistor and not inside the IC. The resistor should be selected such that the IR drop does not cause the unused output to saturate ( $300 \Omega$ works well for -12 V supplies).

Since the single-output configuration is assymetrically loaded, the duty cycle of the input signal will have a great influence on the power dissipation. A calculation of internal power dissipation with a $25 \%$ duty cycle (the true output high $25 \%$ of the time) follows.

$$
\begin{gathered}
P_{\text {DIITERNAL }}=P_{\text {BIAS }}+P_{\text {LOW }}+(\text { Duty Cycle })\left(P_{\text {HIGH }}\right) \\
=81 \mathrm{~mW}+247 \mathrm{~mW}+(0.25)(45 \mathrm{~mW}) \\
=340 \mathrm{~mW}
\end{gathered}
$$

## RM4447 SPICE Subcircuit Listing

The SPICE subcircuit model given in Figure 4 simulates a typical device for dc bias characteristics including power dissipation, input currents, $\mathrm{V}_{\mathrm{oL}}$ saturation point, and logic thresholds. The subcircuit also models response time.


Figure 3. Single-Output Power Saver

```
*RM4447 TRANSIENT RESPONSE
.OPT LIST NODE RELTOL=.001
.WIDTH OUT=80
.TRAN 20NS 2US
.OP
.PRINT TRAN V(2)
.PROBE
XDUT 12 }3456\mathrm{ RM4447
V110 PULSE (20 100NS 1NS 1NS 500NS 1.5US)
VS+40 DC 5.0
VS-06 DC 12.0
RL1 }2720
RL2 38200
RL3 29285
RLA 310285
RGND 5 00.01
DA }70\mathrm{ DIODE
DB }80\mathrm{ DIODE
DC 09 DIODE
DD 0 10 DIODE
C127 200PF
C2 }38\mathrm{ 200PF
.SUBCKT RM4447 1 2 3 4 5 6
*
* IN \overline{VO}}\mathrm{ VO +VS GND -VS
Q14726 QNPNL
Q24876 QNPN
Q34196 QNPN
Q4 6 19116 QPNPV
Q5 5 11 126 QNPN
Q6 8 14156 QNPN 5X
Q7 23 16156 QNPN 5X
Q8519186 QNPN
Q94 22 21 6 QNPN
Q10423256 QNPN
Q114 }4536\mathrm{ QNPNL
Q12112466 QNPN
Q13142466 QNPN
Q14 15 2466 QNPN 25X
Q1516 2466 QNPN
Q16 192466 QNPN
Q17 24 2466 QNPN
*
D1 78 SCHOT
D2 28 SCHOT 5X
D3 109 DIODE
D4 1314 DIODE
D5 128 SCHOT
D6 1823 SCHOT
D7 1716 DIODE
D8 2021 DIODE
D9 323 SCHOT 5X
D10 2523 SCHOT
```

R1481.7K
R2 1011500
R3 1213200
R4 1817200
R5 1920500
R6 422 18K
R7 225 7K
R84 23 1.7K
R9 524 9.0K
.ENDS
.MODEL QNPN NPN IS=1.5FA BF=150
$+\mathrm{VAF}=80 \mathrm{ISC}=0 \mathrm{RB}=200 \mathrm{RE}=2 \mathrm{RC}=75$
$+\mathrm{CJE}=1.4 \mathrm{PF} \mathrm{CJC}=1.3 \mathrm{PF} \mathrm{VJC}=0.6$
$+\mathrm{MJC}=0.5 \mathrm{XCJC}=0.7 \mathrm{CJS}=3.0 \mathrm{PF}$

+ VJS $=0.58$ MJS $=0.5 \mathrm{TF}=0.18 \mathrm{NS}$
.MODEL QNPNL NPN IS=30FA BF=150
$+\mathrm{VAF}=80 \mathrm{ISC}=2 \mathrm{NA} \mathrm{RB}=75 \mathrm{RE}=1 \mathrm{RC}=30$
+CJE=26.0PF CJC=11PF VJC=0.6
+MJC=0.5 XCJC=0.7 CJS=9PF
+VJS=0.58 MJS=0.5 TF=0.25NS
.MODEL QPNPV PNP IS=9.04E-16 BF=76
$+\mathrm{NF}=1.0 \mathrm{VAF}=108 \mathrm{IKF}=1.6 \mathrm{E}-4$
$+\mathrm{ISE}=3.2 \mathrm{E}-15 \mathrm{IKR}=8 \mathrm{E}-4 \mathrm{ISC}=1.8 \mathrm{E}-14$
$+\mathrm{NE}=1.37 \mathrm{BR}=.137 \mathrm{NR}=1 \mathrm{VAR}=33.8$
$+\mathrm{RB}=500 \mathrm{IRB}=1.0 \mathrm{E}-3 \mathrm{RBM}=500 \mathrm{RE}=37.9$
$+\mathrm{NC}=1.02 \mathrm{CJE}=0.56 \mathrm{PF}$ VJE $=0.4$
$+\mathrm{MJE}=0.22 \mathrm{TF}=8.0 \mathrm{NS}$ TR=9.5E-8
$+\mathrm{CJC}=5.2 \mathrm{E}-12 \mathrm{VJC}=0.4 \mathrm{MJC}=0.13$
$+\mathrm{RC}=68$
.MODEL DIODE D IS=9.4E-16 RS=2
$+\mathrm{N}=1.0 \mathrm{TT}=1.0 \mathrm{NS} \mathrm{CJO}=0.8 \mathrm{PF}$
$+\mathrm{VJ}=0.7 \mathrm{EG}=1.11 \mathrm{BV}=6.8$
.MODEL SCHOT D IS=20PA RS=50
* 

.END

Figure 4. SPICE Subcircuit Model

## Typical Performance Characteristics





$I_{\text {out }}$ Low vs. $V_{\text {out }}$ Low


## Typical Performance Characteristics (Continued)


$\mathbf{V}_{\text {out }}$ High vs. Output Source Current



Input Current High vs. Temperature



## XR-2207 VoltageControlled Oscillator

## Features

- Excellent temperature stability $-20 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$
- Linear frequency sweep
- Adjustable duty cycle - 0.1\% to 99.9\%
- Two or four level FSK capability
- Wide sweep range - 1000:1 min
- Logic compatible input and output levels
- Wide supply voltage range $- \pm 4 \mathrm{~V}$ to $\pm 13 \mathrm{~V}$
- Low supply sensitivity - $0.15 \% / \mathrm{V}$
- Wide frequency range -0.01 Hz to 1 MHz
- Simultaneous triangle and squarewave outputs


## Applications

- FSK generation
- Voltage and current-to-frequency conversion
- Stable phase-locked loop
- Waveform generation triangle, sawtooth, pulse, squarewave
- FM and sweep generation


## Description

The XR-2207 is a monolithic voltage-controlled oscillator (VCO) integrated circuit featuring excellent frequency stability and a wide tuning range. The circuit provides simultaneous triangle and squarewave outputs over a frequency range of 0.01 Hz to 1 MHz . It is ideally suited for FM, FSK, and sweep or tone generation, as well as for phase-locked loop applications.

As shown in the Schematic Diagram, the circuit is comprised of four functional blocks: a variable-frequency oscillator which generates the basic periodic waveforms; four current switches actuated by binary keying inputs; and buffer amplifiers for both the triangle and squarewave outputs. The internal switches transfer the oscillator current to any of four external timing resistors to produce four discrete frequencies which are selected according to the binary logic levels at the keying terminals (pins 8 and 9).

The XR-2207 has a typical drift specification of $20 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$. The oscillator frequency can be linearly swept over a 1000:1 range with an external control voltage; and the duty cycle of both the triangle and the squarewave outputs can be varied from $0.1 \%$ to $99.9 \%$ to generate stable pulse and sawtooth waveforms.

## Connection Information



## Ordering Information

| Part Number | Package | Operating <br> Temperature <br> Range |
| :--- | :---: | :---: |
| XR2207CN | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| XR2207N | N | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| XR2207MD <br> XR2207MD/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  |

Notes:
/883B suffix denotes Mil-Std-883, Level B processing N = 14-lead plastic DIP
D = 14-lead ceramic DIP
Contact a Raytheon sales office or representative for ordering information on special package/temperature range combinations.

## Thermal Characteristics

|  | 14 -Lead <br> Plastic DIP | 14-Lead <br> Ceramic DIP |
| :--- | :---: | :---: |
| Max. Junction Temp. | $125^{\circ} \mathrm{C}$ | $175^{\circ} \mathrm{C}$ |
| Max. $\mathrm{P}_{\mathrm{D}} \mathrm{T}_{\mathrm{A}}<50^{\circ} \mathrm{C}$ | 468 mW | 1042 mW |
| Therm. Res. $\theta_{\mathrm{JC}}$ | - | $60^{\circ} \mathrm{C} / \mathrm{W}$ |
| Therm. Res. $\theta_{\mathrm{JA}}$ | $160^{\circ} \mathrm{C} / \mathrm{W}$ | $120^{\circ} \mathrm{C} / \mathrm{W}$ |
| For $\mathrm{T}_{\mathrm{A}}>50^{\circ} \mathrm{C}$ Derate at | 6.25 mW <br> per ${ }^{\circ} \mathrm{C}$ | 8.33 mW <br> per |

Absolute Maximum Ratings
Supply Voltage ............................ +26 V
Storage Temperature
Range ..................... $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

Mask Pattern


Die Size: $85 \times 80$ mils
Min. Pad Dimensions: $4 \times 4$ mils

## Electrical Characteristics

(Test Circuit of Figure 1, $\mathrm{V}_{\mathrm{S}}= \pm 6 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}=5000 \mathrm{pF}, \mathrm{R} 1=\mathrm{R} 2=\mathrm{R} 3=\mathrm{R} 4=20 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{L}}=4.7 \mathrm{k} \Omega$, Binary inputs grounded, S1 and S2 closed unless otherwise specified)

| Parameters | Test Conditions | XR-2207 |  |  | XR-2207C |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| General Characteristics |  |  |  |  |  |  |  |  |
| Supply Voltage | See Typical |  |  |  |  |  |  |  |
| Single Supply | Perforinance | +8.0 | +12 | +26 | +8.0 | +12 | +26 | V |
| Split Supplies | Characteristics | $\pm 4$ | $\pm 6$ | $\pm 13$ | $\pm 4$ | $\pm 6$ | $\pm 13$ | V |
| Supply Current | Measured at pin 1, |  |  |  |  |  |  |  |
| Single Supply | S1 open (See Fig. 2) |  | 5.0 | 7.0 |  | 5.0 | 8.0 | mA |
| Split Supplies Positive | Measured at pin 1, S1 open (See Fig. 1) |  | 5.0 | 7.0 |  | 5.0 | 8.0 | mA |
| Negative | Measured at pin 12, S1, S2 open |  | 4.0 | 6.0 |  | 4.0 | 7.0 |  |
| Binary Keying Inputs |  |  |  |  |  |  |  |  |
| Switching Threshold | Measured at pins 8 and 9. Refer to pin 10 | 1.4 | 2.2 | 2.8 | 1.4 | 2.2 | 2.8 | V |
| Input Resistance |  |  | 5.0 |  |  | 5.0 |  | k $\Omega$ |

Electrical Characteristics (Continued)

| Parameters | Test Conditions | XR-2207 |  |  | XR-2207C |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Oscillator Section - Frequency Characteristics |  |  |  |  |  |  |  |  |
| Upper Frequency Limit | $\mathrm{C}=500 \mathrm{pF}, \mathrm{R} 3=2 \mathrm{k} \Omega$ | 0.5 | 1.0 |  | 0.5 | 1.0 |  | MHz |
| Lower Practical Frequency | $\mathrm{C}=50 \mu \mathrm{~F}, \mathrm{R} 3=2 \Omega$ |  | 0.01 |  |  | 0.01 |  | Hz |
| Frequency Accuracy |  |  | $\pm 1.0$ | $\pm 3.0$ |  | $\pm 1.0$ | $\pm 5.0$ | \% of $\mathrm{f}_{0}$ |
| Frequency Matching |  |  | 0.5 |  |  | 0.5 |  | \% of $\mathfrak{f}_{0}$ |
| Frequency Stability Vs. Temperature (Note 1) | $0^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+75^{\circ} \mathrm{C}$ |  | 20 | 50 |  | 30 |  | ppm $/{ }^{\circ} \mathrm{C}$ |
| Vs. Supply Voltage |  |  | 0.15 |  |  | 0.15 |  | \%/V |
| Sweep Range | $\begin{aligned} & R 3=1.5 \mathrm{k} \Omega \text { for } f_{H} \\ & R 3=2 M \Omega \text { for } f_{L} \end{aligned}$ | 1000:1 | 3000:1 |  |  | 1000:1 |  | $\mathrm{f}_{\mathrm{H} / \mathrm{f}}$ |
| Sweep Linearity 10:1 Sweep | $\begin{aligned} & C=5000 \mathrm{pF} \\ & \mathrm{f}_{\mathrm{H}}=10 \mathrm{kHz}, \mathrm{f}_{\mathrm{L}}=1 \mathrm{kHz} \end{aligned}$ |  | 1.0 | 2.0 |  | 1.5 |  | \% |
| 1000:1 Sweep | $\mathrm{f}_{\mathrm{H}}=100 \mathrm{kHz}, \mathrm{f}_{\mathrm{L}}=100 \mathrm{~Hz}$ |  | 5.0 |  |  | 5.0 |  | \% |
| FM Distortion | $\pm 10 \%$ FM Deviation |  | 0.1 |  |  | 0.1 |  | \% |
| Recommended Range of Timing Resistors | See Characteristic Curves | 1.5 |  | 2000 | 1.5 |  | 2000 | k $\Omega$ |
| Impedance at Timing Pins | Measured at pins 4, 5,6 or 7 |  | 75 |  |  | 75 |  | $\Omega$ |
| DC Level at Timing Terminals |  |  | 10 |  |  | 10 |  | mV |
| Output Characteristics |  |  |  |  |  |  |  |  |
| Triangle Output Amplitude | Measured at pin 14 | 4 | 6 |  | 4 | 6 |  | $V_{p-p}$ |
| Impedance |  |  | 10 |  |  | 10 |  | $\Omega$ |
| DC Level | Referenced to pin 10 from $10 \%$ to $90 \%$ of swing |  | +100 |  |  | +100 |  | mV |
| Linearity |  |  | 0.1 |  |  | 0.1 |  | \% |
| Squarewave Output Amplitude | Measured at pin 13 , S2 Closed | 11 | 12 |  | 11 | 12 |  | $V_{p-p}$ |
| Saturation Voltage | Referenced to pin 12 |  | 0.2 | 0.4 |  | 0.2 | 0.4 | V |
| Rise Time | $C_{L} \leq 10 \mathrm{pF}$ |  | 200 |  |  | 200 |  | nS |
| Fall Time | $\mathrm{C}_{\mathrm{L}} \leq 10 \mathrm{pF}$ |  | 20 |  |  | 20 |  | nS |

Note: 1. Guaranteed by design

## Typical Performance Characteristics



Recommended Timing Resistor Value vs. Power Supply Voltage*


Pulse and Sawtooth Outputs


* $\mathrm{R}_{\mathrm{T}}=$ Parallel Combination of Activated Timing Resistors

Frequency Accuracy vs. Timing Resistance


Frequency Drift vs. Supply Voltage


Normalized Frequency
Drift With Temperature


## Description of Circuit Controls

## Timing Capacitor (pins 2 and 3)

The oscillator frequency is inversely proportional to the timing capacitor, C . The minimum capacitance value is limited by stray capacitances and the maximum value by physical size and leakage current considerations. Recommended values range from 100 pF to $100 \mu \mathrm{~F}$. The capacitor should be non-polarized.

Timing Resistors (pins 4, 5, 6, and 7)
The timing resistors determine the total timing current, $I_{T}$, available to charge the timing capacitor. Values for timing resistors can range from $1.5 \mathrm{k} \Omega$ to $2 \mathrm{M} \Omega$; however, for optimum temperature and power supply stability, recommended values are $4 \mathrm{k} \Omega$ to $200 \mathrm{k} \Omega$. To avoid parasitic pick up, timing resistor leads should be kept as short as possible. For noisy environments, unused or deactivated timing terminals should be bypassed to ground through $0.1 \mu \mathrm{~F}$ capacitors. Otherwise, they may be left open.

Supply Voltage (pins 1 and 12)
The XR-2207 is designed to operate over a power supply range of $\pm 4 \mathrm{~V}$ to $\pm 13 \mathrm{~V}$ for split supplies, or 8 V to 26 V for single supplies. At high supply voltages, the frequency sweep range is reduced. Performance is optimum for $\pm 6 \mathrm{~V}$, or 12 V single supply operation.
Binary Keying Inputs (pins 8 and 9)
The internal impedance at these pins is approximately $5 \mathrm{k} \Omega$. Keying levels are $<1.4 \mathrm{~V}$ for "zero" and $>3 \mathrm{~V}$ for "one" logic levels referenced to the DC voltage at pin 10.

## Bias for Single Supply (pin 11)

For single supply operations, pin 11 should be externally biased to a potential between $+\mathrm{V}_{\mathrm{S}} / 3 \mathrm{~V}$ and $+\mathrm{V}_{\mathrm{S}} / 2 \mathrm{~V}$ (see Figure 1). The bias current as pin 11 is nominally $5 \%$ of the total oscillation timing current $\mathrm{I}_{\mathrm{T}}$.

## Ground (pin 10)

For split supply operation, this pin serves as circuit ground. For single supply operation, pin 10 should be AC grounded through a $1 \mu \mathrm{~F}$ bypass capacitor. During split supply operation, a ground current of $2 \mathrm{I}_{\mathrm{T}}$ flows out of this terminal, where $I_{T}$ is the total timing current.

## Squarewave Output (pin 13)

The squarewave output at pin 13 is an "opencollector" stage capable of sinking up to 20 mA of load current. $R_{L}$ serves as a pull-up load resistor for this output. Recommended values for $R_{L}$ range from $1 \mathrm{k} \Omega$ to $10 \mathrm{k} \Omega$.

## Triangle Output (pin 14)

The output at pin 14 is a triangle wave with a peak swing of approximately one-half of the total supply voltage. Pin 14 has a very low output impedance of $10 \Omega$ and is internally protected against short circuits.

Note: Triangle waveform linearity is sensitive to parasitic coupling between the square and the triangle-wave outputs (pins 13 and 14). In board layout or circuit wiring care should be taken to minimize stray wiring capacitance between these pins.

## Operating Instructions

## Precautions

The following precautions should be observed when operating the XR-2207 family of integrated circuits:

1. Pulling excessive current from the timing terminals will adversely effect the temperature stability of the circuit. To minimize this disturbance, it is recommended that the total current drawn from pins 4,5,6, and 7 be limited to $<6 \mathrm{~mA}$. In addition, permanent damage to the device may occur if the total timing current exceeds 10 mA .
2. Terminals $2,3,4,5,6$, and 7 have very low internal impedance and should, therefore, be protected from accidental shorting to ground or the supply voltages.
3. The keying logic pulse amplitude should not exceed the supply voltage.

## Split Supply Operation

Figure 1 is the recommended circuit connection for split supply operation. The frequency of operation is determined by the timing capacitor, C , and the activated timing resistors (R1 through R4). The timing resistors are activated by the logic signals at the binary keying inputs (pins 8 and 9 ), as shown in Table 1. If a single timing resistor is activated, the frequency is $1 / R C$.


Note: This circuit is for Bench Tests only. DC testing is normally performed with automated test equipment using an equivalent circuit.

Figure 1. Test Circuit for Split Supply Operation

Table 1. Logic Table for Binary Keying Controls

| Logic Level |  | Selected Timing Pins | Frequency | Definitions |
| :---: | :---: | :---: | :---: | :---: |
| 8 |  |  |  |  |
| 0 | 0 | 6 | $\mathrm{f}_{1}$ | $\mathrm{f}_{1}=1 / \mathrm{R} 3 \mathrm{C}, \Delta \mathrm{f}_{1}=1 / \mathrm{R} 4 \mathrm{C}$ |
| 0 | 1 | 6 and 7 | $f_{1}+\Delta f_{1}$ | $f_{2}=1 /$ R2C, $\mathrm{f}_{2}=1 / \mathrm{R} 1 \mathrm{C}$ |
| 1 | 0 | 5 | $\mathrm{f}_{2}$ | Logic Levels: $0=$ Ground |
| 1 | 1 | 4 and 5 | $\mathrm{f}_{2}+\Delta \mathrm{f}_{2}$ | Logic Levels: $1=>3 \mathrm{~V}$ |

Note: For single-supply operation, logic levels are referenced to voltage at pin 10.

Otherwise, the frequency is either $1 /(\mathrm{R} 1 \| \mathrm{R} 2) \mathrm{C}$ or $1 /(R 1 \| R 4) C$.

The squarewave output is obtained at pin 13 and has a peak-to-peak voltage swing equal to the supply voltages. This output is an "opencollector" type and requires an external pull-up load resistor (nominally $5 \mathrm{k} \Omega$ ) to the positive supply. The triangle waveform obtained at pin 14 is centered about ground and has a peak amplitude of $+\mathrm{V}_{\mathrm{S}} / 2$.

The circuit operates with supply voltages ranging from $\pm 4 \mathrm{~V}$ to $\pm 13 \mathrm{~V}$. Minimum drift occurs with $\pm 6 \mathrm{~V}$ supplies.

## Single Supply Operation

The circuit should be interconnected as shown in Figure 2 for single supply operation. Pin 12
should be grounded, and pin 11 biased from $+V_{S}$ through a resistive divider to a value of bias voltage between $+\mathrm{V}_{\mathrm{S}} / 3$ and $+\mathrm{V}_{\mathrm{S}} / 2$. Pin 10 is bypassed to ground through a $0.1 \mu \mathrm{~F}$ capacitor.
For single supply operation, the DC voltage at pin 10 and the timing terminals (pins 4 through 7) are equal and approximately 0.6 V above $\mathrm{V}_{\mathrm{B}}$, the bias voltage at pin 11. The logic levels at the binary keying terminals are referenced to the voltage at pin 10.

## On-Off Keying

The XR-2207 can be keyed on and off by simply activating an open circuited timing pin. Under certain conditions, the circuit may exhibit very low frequency $(<1 \mathrm{~Hz})$ residual oscillation in the "off" state due to internal bias current. If this effect is undesirable, it can be eliminated by connecting a $10 \mathrm{M} \Omega$ resistor from 3 to $+\mathrm{V}_{\mathrm{S}}$.

Frequency Control (Sweep and FM)
The frequency of operation is controlled by varying the total timing current, $I_{T}$, drawn from the activated timing pins $4,5,6$, or 7 . The timing current can be modulated by applying a control voltage, $\mathrm{V}_{\mathrm{C}}$, to the activated timing pin through a series resistor $\mathrm{R}_{\mathrm{C}}$ as shown in Figure 3.

For split supply operation, a negative control voltage, $\mathrm{V}_{\mathrm{C}}$, applied to the circuit of Figure 3 causes the total timing current, $\mathrm{I}_{\mathrm{T}}$, and the frequency, to increase.


Figure 2. Test Circuit for Single Supply Operation


Figure 3. Frequency Sweep Operation
As an example, in the circuit of Figure 3, the binary keying inputs are grounded. Therefore, only timing pin 6 is activated.

The frequency of operation is determined by:

$$
f=\frac{1}{R_{3} C_{B}}\left[1-\frac{V_{C} R 3}{\left(R_{C}\right)\left(-V_{S}\right)}\right] H z
$$

## Pulse and Sawtooth Operation

The duty cycle of the output waveforms can be controlled by frequency shift keying at the end of every half cycle of oscillator output. This is accomplished by connecting one or both of the binary keying inputs (pins 8 or 9 ) to the squarewave output at pin 13. The output waveforms
can then be converted to positive or negative pulses and sawtooth waveforms.

Figure 4 is the recommended circuit connection for duty cycle control. Pin 8 is shorted to pin 13 so that the circuit switches between the " 0,0 " and the " 1,0 " logic states given in Table 1. Timing pin 5 is activated when the output is "high", and pin 6 is activated when the squarewave output goes to a "low" state.
The duty cycle of the output waveforms is given as:

$$
\text { Duty Cycle }=\frac{\mathrm{R} 2}{\mathrm{R} 2+\mathrm{R} 3}
$$

and can be varied from $0.1 \%$ to $99.9 \%$ by proper choice of timing resistors. The frequency of oscillation, $f$, is given as:

$$
f=\frac{2}{C}\left[\frac{1}{R 2+R 3}\right]
$$

The frequency can be modulated or swept without changing the duty cycle by connecting R2 and R3 to a common control voltage $V_{C}$ instead of to $-\mathrm{V}_{\mathrm{S}}$. The sawtooth and the pulse output waveforms are shown in the Typical Performance Characteristics Graphs.


Figure 4. Pulse and Sawtooth Generation

## Schematic Diagram



## XR-2211 FSK Demodulator/ Tone Decoder

## Features

Wide frequency range -0.01 Hz to 300 kHz
Wide supply voltage range -4.5 V to 20 V

- DTL/TTL/ECL logic compatibility

FSK demodulation with carrier-detector
四 Wide dynamic range -2 mV to $3 \mathrm{~V}_{\mathrm{Rms}}$

- Adjustable tracking range - $\pm 1 \%$ to $\pm 80 \%$

Excellent temperature stability - $20 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ typical

## Applications

(1) FSK demodulation

- Data synchronization
- Tone decoding
- FM detection
- Carrier detection


## Description

The XR-2211 is a monolithic phase-locked loop (PLL) system especially designed for data communications. It is particularly well suited for FSK modem applications, and operates over a wide frequency range of 0.01 Hz to 300 kHz . It can
accommodate analog signals between 2 mV and 3 V , and can interface with conventional DTL, TTL and ECL logic families. The circuit consists of a basic PLL for tracking an input signal frequency within the passband, a quadrature phase detector which provides carrier detection, and an FSK voltage comparator which provides FSK demodulation. External components are used to independently set carrier frequency, bandwidth, and output delay.

## Connection Information



Absolute Maximum Ratings
Supply Voltage $\qquad$ $+20 \mathrm{~V}$
Input Signal Level $3 V_{\text {RMs }}$
Storage Temperature
Range $\qquad$ $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Operating Temperature Range
XR2211MD
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
XR2211N $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
XR2211CN $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Lead Soldering Temperature (60 sec)
$+300^{\circ} \mathrm{C}$

## Ordering Information

| Part Number | Package | Operating <br> Temperature <br> Range |
| :--- | :---: | :---: |
| XR2211CN | N | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| XR2211N | N | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| XR2211MD | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| XR2211MD/883B | D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

Notes:
/883B suffix denotes Mil-Std-883, Level B processing $\mathrm{N}=$ 14-lead plastic DIP
$D=14$-lead ceramic DIP
Contact a Raytheon sales office or representative for ordering information on special package/temperature range combinations.

## Thermal Characteristics

|  | 14 -Lead <br> Plastic <br> DIP | 14 -Lead <br> Ceramic <br> DIP |
| :--- | :---: | :---: |
| Max. Junction Temp. | $125^{\circ} \mathrm{C}$ | $175^{\circ} \mathrm{C}$ |
| Max. $\mathrm{P}_{\mathrm{D}} \mathrm{T}_{\mathrm{A}}<50^{\circ} \mathrm{C}$ | 468 mW | 1042 mW |
| Therm. Res $\theta_{\mathrm{JC}}$ | - | $50^{\circ} \mathrm{C} / \mathrm{W}$ |
| Therm. Res. $\theta_{\mathrm{JA}}$ | $160^{\circ} \mathrm{C} / \mathrm{W}$ | $120^{\circ} \mathrm{C} / \mathrm{W}$ |
| For $\mathrm{T}_{\mathrm{A}}>50^{\circ} \mathrm{C}$ Derate at | 6.25 mW <br> per ${ }^{\circ} \mathrm{C}$ | 8.33 mw <br> per ${ }^{\circ} \mathrm{C}$ |

Mask Pattern


## Functional Block Diagram



Electrical Characteristics (Test Conditions $+\mathrm{V}_{\mathrm{S}}=+12 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{RO}=30 \mathrm{k} \Omega$, $\mathrm{C} 0=0.033 \mu \mathrm{~F}$. See Figure 1 for component designations.)

| Parameters | Test Conditions | XR-2211/M |  |  | XR-2211C |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| General |  |  |  |  |  |  |  |  |
| Supply Voltage |  | 4.5 |  | 20 | 4.5 |  | 20 | V |
| Supply Current | $\mathrm{R} 0 \geq 10 \mathrm{k} \Omega$ |  | 4.0 | 9.0 |  | 5.0 | 11 | mA |
| Oscillator |  |  |  |  |  |  |  |  |
| Frequency Accuracy | Deviation from $\mathrm{f}_{0}=1 /$ ROCO |  | $\pm 1.0$ | $\pm 3.0$ |  | $\pm 1.0$ |  | \% |
| Frequency Stability ${ }^{1}$ Temperature Coefficient | $\mathrm{R} 1=\infty$ |  | $\pm 20$ | $\pm 50$ |  | $\pm 20$ |  | ppm $/{ }^{\circ} \mathrm{C}$ |
| Power Supply Rejection | $\begin{aligned} & +V_{S}=12 \pm 1 \mathrm{~V} \\ & +V_{S}=5 \pm 0.5 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 0.05 \\ 0.2 \end{gathered}$ | 0.5 |  | $\begin{gathered} 0.05 \\ 0.2 \end{gathered}$ |  | $\begin{aligned} & \% / V \\ & \% / V \end{aligned}$ |
| Upper Frequency Limit | $\begin{aligned} & \mathrm{RO}=8.2 \mathrm{k} \Omega, \\ & \mathrm{CO}=400 \mathrm{pF} \end{aligned}$ | 100 | 300 |  |  | 300 |  | kHz |
| Lowest Practical Operating Frequency ${ }^{1}$ | $\begin{aligned} & \mathrm{RO} 0=2 \mathrm{M} \Omega \\ & \mathrm{CO}=50 \mu \mathrm{~F} \end{aligned}$ |  |  | 0.01 |  | 0.01 |  | Hz |
| Timing Resistor, RO Operating Range |  | 5.0 |  | 2000 | 5.0 |  | 2000 | $\mathrm{k} \Omega$ |
| Recommended Range |  | 15 |  | 100 | 15 |  | 100 | $\mathrm{k} \Omega$ |

Note: 1. Guaranteed by design.

Electrical Characteristics (Continued)
$\left(\mathrm{V}_{\mathrm{S}}=+12 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{RO}=30 \mathrm{k} \Omega, \mathrm{C} 0=0.033 \mu \mathrm{~F}\right.$. See Figure 1 for component designations.)

| Parameters | Test Conditions | XR-2211/M |  |  | XR-2211C |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Loop Phase Detector |  |  |  |  |  |  |  |  |
| Peak Output Current | Meas. at Pin 11 | $\pm 150$ | $\pm 200$ | $\pm 300$ | $\pm 100$ | $\pm 200$ | $\pm 300$ | $\mu \mathrm{A}$ |
| Output Offset Current |  |  | $\pm 1.0$ |  |  | $\pm 2.0$ |  | $\mu \mathrm{A}$ |
| Output Impedance |  |  | 1.0 |  |  | 1.0 |  | $\mathrm{M} \Omega$ |
| Maximum Swing | Ref. to Pin 10 | $\pm 4.0$ | $\pm 5.0$ |  | $\pm 4.0$ | $\pm 5.0$ |  | V |
| Quadrature Phase Detector |  |  |  |  |  |  |  |  |
| Peak Output Current ${ }^{2}$ | Meas. at Pin 3 | 100 | 150 |  |  | 150 |  | $\mu \mathrm{A}$ |
| Output Impedance |  |  | 1.0 |  |  | 1.0 |  | $\mathrm{M} \Omega$ |
| Maximum Swing |  |  | 11 |  |  | 11 |  | $\mathrm{V}_{\mathrm{p} \text {-p }}$ |
| Input Preamp |  |  |  |  |  |  |  |  |
| Input Impedance | Meas. at Pin 2 |  | 20 |  |  | 20 |  | k $\Omega$ |
| Input Signal Voltage Required to Cause Limiting ${ }^{2}$ |  |  | 2.0 | 10 |  | 2.0 |  | mV RMS |
| Voltage Comparator |  |  |  |  |  |  |  |  |
| Input Impedance | Meas. at Pins 3 \& 8 |  | 2.0 |  |  | 2.0 |  | M $\Omega$ |
| Input Bias Current |  |  | 100 |  |  | 100 |  | nA |
| Voltage Gain ${ }^{1}$ | $\mathrm{R}_{\mathrm{L}}=5.1 \mathrm{k} \Omega$ | 55 | 70 |  | 55 | 70 |  | dB |
| Output Voltage Low | $\mathrm{I}_{\mathrm{C}}=3 \mathrm{~mA}$ |  | 300 |  |  | 300 |  | mV |
| Output Leakage Current | $\mathrm{V}_{0}=12 \mathrm{~V}$ |  | 0.01 |  |  | 0.01 |  | $\mu \mathrm{A}$ |
| Internal Reference |  |  |  |  |  |  |  |  |
| Voltage Level | Meas. at Pin 10 | 4.9 | 5.3 | 5.7 | 4.75 | 5.3 | 5.85 | V |
| Output Impedance |  |  | 100 |  |  | 100 |  | $\Omega$ |

Notes:

1. Guaranteed by design.
2. Sample tested.

## Description of Circuit Controls

## Signal Input (Pin 2)

The input signal is AC coupled to this terminal. The internal impedance at pin 2 is $20 \mathrm{k} \Omega$. Recommended input signal level is in the range of $10 \mathrm{mV}_{\text {RMS }}$ to $3 \mathrm{~V}_{\text {RMS }}$.

## Quadrature Phase Detector Output (Pin 3)

This is the high-impedance output of the quadrature phase detector, and is internally connected to the input of lock-detect voltage comparator. In tone detection applications, pin 3 is connected to ground through a parallel combination of $R_{p}$ and $\mathrm{C}_{\mathrm{D}}$ (see Figure 1) to eliminate chatter at the lockdetect outputs. If this tone-detect section is not used, pin 3 can be left open circuited.

## Lock-Detect Output, Q (Pin 5)

The output at pin 5 is at a "high" state when the PLL is out of lock and goes to a "low" or conducting stage when the PLL is locked. It is an open collector type output and requires a pull-up resistor, $\mathrm{R}_{\mathrm{L}}$, to $+\mathrm{V}_{\mathrm{S}}$ for proper operation. In the "low " state it can sink up to 5 mA of load current.

## Lock-Detect Complement, $\overline{\mathbf{Q}}$ (Pin 6)

The output at pin 6 is the logic complement of the lock-detect output at pin 5 . This output is also an open collector type stage which can sink 5 mA of load current in the low or "on" state.

## FSK Data Output (Pin 7)

This output is an open collector logic stage which requires a pull-up resistor, $\mathrm{R}_{\mathrm{L}}$, to $+\mathrm{V}_{\mathrm{S}}$ for proper operation. It can sink 5 mA of Toad current. When decoding FSK signals the FSK data output will switch to a "high" or off state for low input frequency, and will switch to a "low" or on state for high input frequency. If no input signal is present, the logic state at pin 7 is indeterminate.

## FSK Comparator Input (Pin 8)

This is the high-impedance input to the FSK voltage comparator. Normally, an FSK post detection or data filter is connected between this terminal and the PLL phase-detector output (pin 11). This data filter is formed by $R_{F}$ and $C_{F}$ of Figure 1. The threshold voltage of the comparator is set by the internal reference voltage, $\mathrm{V}_{\mathrm{R}}$, available at pin 10.

## Reference Bypass (Pin 9)

This pin can have an optional $0.1 \mu \mathrm{~F}$ capacitor connected to the ground.

Reference Voltage, VR (Pin 10)
This pin is internally biased at the reference voltage level, $V_{R} ; V_{R}=V+/ 2-650 \mathrm{mV}$. The dc voltage level at this pin forms an internal reference for the voltage levels at pin 3, 8, 11 and 12. Pin 10 must be bypassed to ground with a $0.1 \mu \mathrm{~F}$ capacitor.


Figure 1. Generalized Circuit Connection for FSK and Tone Detection

## Loop Phase Detector Output (Pin 11)

This terminal provides a high impedance output for the loop phase-detector. The PLL loop filter is formed by R1 and C1 connected to pin 11 (see Figure 1). With no input signal, or with no phase error within the PLL, the DC level at pin 11 is very nearly equal to $V_{R}$. The peak voltage swing available at the phase detector output is equal to $\pm V_{R}$.

## VCO Control Input (Pin 12)

VCO free-running frequency is determined by external timing resistor, RO, connected from this terminal to ground. The VCO free-running frequency, $f_{0}$, is given by:

$$
\mathrm{f}_{0}(\mathrm{~Hz})=\frac{1}{\mathrm{ROCO}}
$$

where CO is the timing capacitor across pins 13 and 14. For optimum temperature stability RO must be in the range of $10 \mathrm{k} \Omega$ to $100 \mathrm{k} \Omega$ (see Typical Electrical Characteristics).

This terminal is a low impedance point, and is internally biased at a DC level equal to $V_{R}$. The maximum timing current drawn from pin 12 must be limited to $\leq 3 \mathrm{~mA}$ for proper operation of the circuit.

VCO Timing Capacitor (Pins 13 and 14)
VCO frequency is inversely proportional to the external timing capacitor, CO, connected across these terminals. CO must be non-polarized, and in the range of 200 pF to $10 \mu \mathrm{~F}$.

## VCO Frequency Adjustment

VCO can be fine tuned by connecting a potentiometer, $R_{X}$, in series with RO at pin 12 (see Figure 2).

## VCO Free-Running Frequency, $f_{0}$

The XR-2211 does not have a separate VCO output terminal. Instead, the VCO outputs are internally connected to the phase-detector sections of the circuit. However, for setup or adjustment purposes, the VCO free-running frequency can be measured at pin 3 (with $\mathrm{C}_{\mathrm{D}}$ disconnected) with no input and with pin 2 shorted to pin 10.

## Design Equations

See Figure 1 for Definitions of Components.

1. VCO Center Frequency, $\mathrm{f}_{\mathrm{o}}$ :

$$
f_{0}(H z)=\frac{1}{R 0 C 0}
$$

2. Internal Reference Voltage, $\mathrm{V}_{\mathrm{R}}$ (measured at pin 10):

$$
V_{R}=\left(\frac{+V_{S}}{2}\right)-650 m V
$$

3. Loop Lowpass Filter Time Constant, $\tau$ :

$$
\tau=\mathrm{R} 1 \mathrm{C} 1
$$

4. Loop Damping, $\zeta$ :

$$
\zeta=\left(\sqrt{\frac{\mathrm{C} 0}{\mathrm{C} 1}}\right)\left(\frac{1}{4}\right)
$$

5. Loop Tracking Bandwidth, $\pm \Delta f / f_{0}$ :

$$
\Delta \mathrm{f} / \mathrm{f}_{0}=\mathrm{R} 0 / \mathrm{R} 1
$$


6. FSK Data Filter Time Constant, $\tau_{\mathrm{F}}$ :

$$
\tau_{\mathrm{F}}=\mathrm{R}_{\mathrm{F}} \mathrm{C}_{\mathrm{F}}
$$

7. Loop Phase Detector Conversion Gain, $\mathrm{K}_{\phi}$ : ( $\mathrm{K}_{\phi}$ is the differential DC voltage across pins 10 and 11 , per unit of phase error at phase-detector input):

$$
\mathrm{K} \phi(\text { in volts per radian })=\frac{(-2)\left(V_{\mathrm{R}}\right)}{\pi}
$$

8. VCO Conversion Gain, K0, is the amount of change in VCO frequency per unit of DC voltage change at pin 11:

$$
\text { K0 }(\text { in Hertz per volt })=\frac{-1}{\operatorname{COR} 1 V_{R}}
$$

9. Total Loop Gain, $\mathrm{K}_{\mathrm{T}}$ :

$$
\begin{aligned}
\mathrm{K}_{\mathrm{T}}(\text { in radians per second per volt }) & =2 \pi \mathrm{~K} \phi \mathrm{~K} 0 \\
& =4 / \mathrm{C} 0 \mathrm{R} 1
\end{aligned}
$$

10. Peak Phase-Detector Current, $\mathrm{I}_{\mathrm{A}}$ :

$$
I_{A}(m A)=\frac{V_{R}}{25}
$$

## Applications

## FSK Decoding

Figure 2 shows the basic circuit connection for FSK decoding. With reference to Figures 1 and 2, the functions of external components are defined as follows: RO and C0 set the PLL center frequency, R1 sets the system bandwidth, and C1 sets the loop filter time constant and the loop damping factor. $C_{F}$ and $R_{F}$ form a one pole post-detection filter for the FSK data output. The resistor $\mathrm{R}_{\mathrm{B}}(=510 \mathrm{k} \Omega$ ) from pin 7 to pin 8 introduces positive feedback across FSK comparator to facilitate rapid transition between output logic states.
Recommended component values for some of the most commonly used FSK bauds are given in Table 1.


Figure 2. Circuit Connection for FSK Decoding
Table 1. Recommended Component Values for Commonly Used FSK Bands
(See Circuit of Figure 2)

| FSK Band | Component Values |
| :--- | :--- |
| 300 Baud | $\mathrm{C} 0=0.039 \mu \mathrm{~F} \mathrm{C}=0.005 \mu \mathrm{~F}$ |
| $\mathrm{f}_{1}=1070 \mathrm{~Hz}$ | $\mathrm{C} 1=0.01 \mu \mathrm{~F} \mathrm{RO}=18 \mathrm{k} \Omega$ |
| $\mathrm{f}_{2}=1270 \mathrm{~Hz}$ | $\mathrm{R} 1=100 \mathrm{k} \Omega$ |
| 300 Baud | $\mathrm{C} 0=0.022 \mu \mathrm{~F} \mathrm{C}=0.005 \mu \mathrm{~F}$ |
| $\mathrm{f}_{1}=2025 \mathrm{~Hz}$ | $\mathrm{C} 1=0.0047 \mu \mathrm{~F} \mathrm{R} 1=18 \mathrm{k} \Omega$ |
| $\mathrm{f}_{2}=2225 \mathrm{~Hz}$ | $\mathrm{R} 1=200 \mathrm{k} \Omega$ |
| 1200 Baud | $\mathrm{C} 0=0.027 \mu \mathrm{~F} \mathrm{C}_{\mathrm{F}}=0.0022 \mu \mathrm{~F}$ |
| $\mathrm{f}_{1}=1200 \mathrm{~Hz}$ | $\mathrm{C} 1=0.01 \mu \mathrm{~F} \mathrm{RO}=18 \mathrm{k} \Omega$ |
| $\mathrm{f}_{2}=2200 \mathrm{~Hz}$ | $\mathrm{R} 1=30 \mathrm{k} \Omega$ |

## Design Instructions

The circuit of Figure 2 can be tailored for any FSK decoding application by the choice of five key circuit components; R0, R1, C0, C1 and $\mathrm{C}_{\mathrm{F}}$. For a given set of FSK mark and space frequencies, $f_{1}$ and $f_{2}$, these parameters can be calculated as follows:

1. Calculate PLL center frequency, $f_{0}$

$$
f_{0}=\frac{f_{1}+f_{2}}{2}
$$

2. Choose a value of timing resistor R0 to be in the range of $10 \mathrm{k} \Omega$ to $100 \mathrm{k} \Omega$. This choice is arbitrary. The recommended value is $\mathrm{RO} \cong$ $20 \mathrm{k} \Omega$. The final value of R0 is normally finetuned with the series potentiometer, $\mathrm{R}_{\mathrm{X}}$.
3. Calculate value of CO from Design Equation No. 1 or from Typical Performance Characteristics:

$$
C 0=1 / R O f_{0}
$$

4. Calculate $R 1$ to give a $\Delta f$ equal to the markspace deviation:

$$
R 1=R 0\left[f_{0} /\left(f_{1}-f_{2}\right)\right]
$$

5. Calculate C 1 to set loop damping. (See Design Equation No. 4.)

Normally, $\zeta \approx 1 / 2$ is recommended
Then: C1 $=C 0 / 4$ for $\zeta=1 / 2$
6. Calculate Data Filter Capacitance, $\mathrm{C}_{\mathrm{F}}$ :

For $R_{F}=100 \mathrm{k} \Omega, R_{B}=510 \mathrm{k} \Omega$, the recommended value of $C_{F}$ is:

$$
\mathrm{C}_{\mathrm{F}}(\text { in } \mu \mathrm{F})=\frac{3}{\text { Baud Rate }}
$$

Note: All calculated component values except RO can be rounded off to the nearest standard value, and R0 can be varied to fine-tune center frequency through a series potentiometer, $\mathrm{R}_{\mathrm{X}}$ (see Figure 2).

## Design Example

75 Baud FSK demodulator with mark/space frequencies of $1110 / 1170 \mathrm{~Hz}$ :
Step 1: Calculate $\mathrm{f}_{0}$ : $\mathrm{f}_{0}=(1110+1170)(1 / 2)=1140 \mathrm{~Hz}$
Step 2: Choose RO $=20 \mathrm{k} \Omega$ ( $18 \mathrm{k} \Omega$ fixed resistor in series with $5 k \Omega$ potentiometer)
Step 3: Calculate CO from $\mathrm{V}_{\mathrm{CO}}$ Frequency vs. Timing Capacitor: $\mathrm{C} 0=0.044 \mu \mathrm{~F}$
Step 4: Calculate R1: R1 $=$ R0 $(2240 / 60)=380 k \Omega$
Step 5: Calculate C1: C1 $=\mathrm{C} 0 / 4=0.011 \mu \mathrm{~F}$
Note: All values except R0 can be rounded off to nearest standard value.

## FSK Decoding With Carrier Detect

The lock-detect section of the XR-2211 can be used as a carrier detect option for FSK decoding. The recommended circuit connection for this application is shown in Figure 3. The opencollector lock-detect output, pin 6, is shorted to the data output (pin 7). Thus, the data output will be disabled at "low" state, until there is a carrier within the detection band of the PLL, and the pin 6 output goes "high" to enable the data output.


Figure 3. External Connections for FSK Demodulation With Carrier Detect Capability

The minimum value of the lock-detect filter capacitance $C_{D}$ is inversely proportional to the capture range, $\pm \Delta \mathrm{f}_{\mathrm{c}}$. This is the range of incoming frequencies over which the loop can acquire lock and is always less than the tracking range. It is further limited by C1. For most applications, $\Delta f_{c}<\Delta f / 2$. For $R_{D}=470 k \Omega$, the approximate minimum value of $C_{D}$ can be determined by:

$$
C_{D}(\mu \mathrm{~F}) \geq 16 / \text { capture range in } \mathrm{Hz}
$$

With values of $C_{D}$ that are too small, chatter can be observed on the lock-detect output as an incoming signal frequency approaches the capture bandwidth. Excessively large values of $C_{D}$ will slow the response time of the lock-detect output.

## Tone Detection

Figure 4 shows the generalized circuit connection for tone detection. The logic outputs, Q and $\overline{\mathrm{Q}}$ at pins 5 and 6 are normally at "high" and "low" logic states, respectively. When a tone is
present within the detection band of the PLL, the logic state at these outputs becomes reversed for the duration of the input tone. Each logic output can sink 5 mA of load current.

Both logic outputs at pins 5 ańd 6 are opencollector type stages, and require external pullup resistors $R_{L 1}$ and $R_{L 2}$ as shown in Figure 4.


Figure 4. Circuit Connection for Tone Detection
With reference to Figures 1 and 4, the function of the external circuit components can be explained as follows: RO and C0 set VCO center frequency, R1 sets the detection bandwidth, C1 sets the lowpass-loop filter time constant and the loop damping factor, and $R_{L 1}$ and $R_{L 2}$ are the respective pull-up resistors for the $Q$ and $\bar{Q}$ logic outputs.

## Design Instructions

The circuit of Figure 4 can be optimized for any tone-detection application by the choice of five key circuit components: R0, R1, C0, C1, and $C_{D}$. For a given input tone frequency, $f_{S}$, these parameters are calculated as follows:

1. Choose RO to be in the range of $15 \mathrm{k} \Omega$ to $100 \mathrm{k} \Omega$. This choice is arbitrary.
2. Calculate CO to set center frequency, $\mathrm{f}_{0}$ equal to $\mathrm{f}_{\mathrm{s}}$ : $\mathrm{CO}=1 / \mathrm{ROf}$.
3. Calculate R1 to set bandwidth $\pm \Delta f$ (see Design Equation No. 5): R1 $=\mathrm{RO}\left(\mathrm{f}_{0} / \Delta \mathrm{f}\right)$
Note: The total detection bandwidth covers the frequency range of $f_{0} \pm \Delta \mathrm{f}$.
4. Calculate value of C 1 for a given loop damping factor:

$$
\mathrm{C} 1=\mathrm{C} 0 / 16 \zeta_{5}^{2}
$$

Normally $\zeta \approx 1 / 2$ is optimum for most tonedetector applications, giving C1 $=0.25 \mathrm{C} 0$.
Increasing C1 improves the out-of-band signal rejection, but increases the PLL capture time.
5. Calculate value of filter capacitor $C_{D}$. To avoid chatter at the logic output, with $R_{D}=$ $470 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{D}}$ must be:

$$
C_{D}(\mu \mathrm{~F}) \geq(16 / \text { capture range in } \mathrm{Hz})
$$

Increasing $\mathrm{C}_{\mathrm{D}}$ slows the logic output response time.

## Design Examples

Tone detector with a detection band of 1 kHz $\pm 20 \mathrm{~Hz}$ :

Step 1: Choose RO $=20 \mathrm{k} \Omega$ ( $18 \mathrm{k} \Omega$ in series with $5 \mathrm{k} \Omega$ potentiometer).
Step 2: Choose CO for $f_{0}=1 \mathrm{kHz}: C 0=0.05 \mu \mathrm{~F}$.
Step 3: Calculate R1: R1 $=(R 0)(1000 / 20)=1 M \Omega$.
Step 4: Calculate C1: for $\zeta=1 / 2, C 1=0.25 \mu \mathrm{~F}$, $\mathrm{CO}=0.013 \mu \mathrm{~F}$.
Step 5: Calculate $C_{D}: C_{D}=16 / 38=0.42 \mu \mathrm{~F}$.
Step 6: Fine tune the center frequency with the $5 \mathrm{k} \Omega$ potentiometer, $\mathrm{R}_{\mathrm{X}}$.

## Linear FM Detection

The XR-2211 can be used as a linear FM detector for a wide range of analog communications and telemetry applications. The recommended circuit connection for the application is shown
in Figure 5. The demodulated output is taken from the loop phase detector output (pin 11), through a post detection filter made up of $\mathrm{R}_{\mathrm{F}}$ and $C_{F}$, and an external buffer amplifier. This buffer amplifier is necessary because of the high impedance output at pin 11. Normally, a noninverting unity gain op amp can be used as a buffer amplifier, as shown in Figure 5.


Note: See section on Design Equations for Component Values.

Figure 5. Linear FM Detector Using XR-2211 and an External Op Amp

The FM detector gain, i.e., the output voltage change per unit of FM deviation, can be given as:

$$
V_{\text {OUT }}=R 1 V_{R} / 100 \text { RO Volts/\% deviation }
$$

where $\mathrm{V}_{\mathrm{R}}$ is the internal reference voltage. For the choice of external components R1, R0, $\mathrm{C}_{\mathrm{D}}, \mathrm{C} 1$ and $C_{F}$, see the section on Design Equations.

## Typical Performance Characteristics

Typical Supply Current vs.
$+\mathbf{V}_{\mathbf{S}}$ (Logic Outputs Open Circuited)




Typical Center Frequency Drift vs. Temperature


Typical $\mathbf{f}_{\mathbf{0}}$ vs. Power Supply Characteristics



## Section 12

## Ordering Information \& Packages



LT-Series \& DAC-Series
DAC-6012 A M D /883B
Prefix: DAC = D/A Converter


LT = Industry Type (2nd source)
Basic Part Type
Four digits max
Electrical Grade
See data sheet
Temperature Range
$\mathrm{M}=$ Military $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$\mathrm{C}=$ Commercial $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Package Type
See data sheet for package outline

High Reliability Processing
(optional)

## LM Series

Prefix: (2nd source)
LM = Industry Type
Basic Part Type and
Temperature Range
First digit denotes temperature range
$1=$ Military $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$2=$ Industrial $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
$3=$ Commercial $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Electrical Grade
See data sheet
Package Type
See page 12-3 for
package codes
High Reliability Processing
(optional)

XR Series
Prefix: (2nd source)
XR = Industry Type
Basic Part Type
Four digits max
Temperature Range
M $=$ Military $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
[ ] No designator =
Industrial $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
$\mathrm{C}=$ Commercial $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Package Type
See below for package codes

High Reliability Processing
(optional)

## Branding Codes

RM4447D
RAY T $\mathbf{8 8 5 0}$


Assembly
Plant
(see table)
Year (19XX)
Work Week
(1 to 52)

## Package Codes

CH Waffle-Packed Dice
D Ceramic DIP
H Metal Can (epoxy die attach)
K 9-Lead Metal Can Power Package
L Ceramic Leadless Chip Carrier (LCC)
M Small Outline Package (SOIC)
N Plastic Dual In-Line Package (DIP)
S Sidebraze Ceramic DIP
T Metal Can (eutectic die attach)

Refer to the individual data sheet or to the Packaging Information for outline dimensions.

## Approved Assembly Plants \& Brand Codes

"O" M.V.
Raytheon Semiconductor, 490 E. Middlefield Road, Mountain View, CA 94043
"T" TEPIC
ENSA Electronica Nayarit, S.A., Juan Escutia No. 122 Tepic Nayarit, Mexico
"C" Epic/M
Epic Semiconductor Inc.
2100 Pasong Tamo Extension, Makati, Metro Manile, Philippines
"L" NJRC
New Japan Radio (Saga Electronics Co., Ltd.)
950 Tateno Mitagawa-Machi
Kanzaki-Gun Saga Pref. Fakuoka, Japan
"P" SDPI
Semiconductor Devices Inc.
GMTFM Compound, Tagoig, Rizal
P.O. Box 7438

Air Mail Exchange Office, MIA, Philippines
"F" Talent Electronics Corp.
3rd Floor No. 2, Lane 49
Chung HSIAO E. Road Section 4
Taipei, Taiwan, R.O.C.

## Packaging Information

8-Lead Plastic Dual In-Line Package


| Dimension | Inches |  | Millimeters |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Max | Min | Max |  |  |  |
| A | .200 |  |  |  |  |  | 5.08 |
| B | .014 | .023 | 0.36 | 0.58 |  |  |  |
| C | .030 | .070 | 0.76 | 1.78 |  |  |  |
| D | .008 | .012 | 0.20 | 0.30 |  |  |  |
| E | .330 | .370 | 8.38 | 9.40 |  |  |  |
| F | .240 | .260 | 6.09 | 6.60 |  |  |  |
| G | .290 | .310 | 7.37 | 7.87 |  |  |  |
| H | .100 | BSC | 2.54 | BSC |  |  |  |
| J | .125 | .200 | 3.18 | 5.08 |  |  |  |
| K | .150 |  | 3.81 |  |  |  |  |
| L | .015 | .060 | 0.38 | 1.52 |  |  |  |
| M |  | .055 |  | 1.35 |  |  |  |
| N | .005 |  | 0.13 |  |  |  |  |
| P | $0^{\circ}$ | $15^{\circ}$ | $0^{\circ}$ | $15^{\circ}$ |  |  |  |

## 8-Lead Ceramic Dual In-Line Package



65-1203

| Dimension | Inches |  | Millimeters |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Max | Min | Max |  |  |  |
| A | .200 |  |  |  |  |  | 5.08 |
| B | .014 | .023 | 0.36 | 0.58 |  |  |  |
| C | .050 | .065 | 1.27 | 1.65 |  |  |  |
| D | .008 | .012 | 0.20 | 0.38 |  |  |  |
| E | .372 | .405 | 9.49 | 10.29 |  |  |  |
| F | .240 | .271 | 6.10 | 6.88 |  |  |  |
| G | .290 | .320 | 7.37 | 8.13 |  |  |  |
| H | .100 | BSC | 2.54 |  |  |  |  |
| BSC |  |  |  |  |  |  |  |
| J | .125 | .200 | 3.18 | 5.08 |  |  |  |
| K | .150 |  | 3.81 |  |  |  |  |
| L | .015 | .060 | 0.38 | 1.52 |  |  |  |
| M |  | .055 | 1.35 |  |  |  |  |
| N | .005 |  | 0.13 |  |  |  |  |
| P | $0^{\circ}$ | $15^{\circ}$ | 0 |  |  |  |  |

## 8-Lead TO-99 Metal Can



| Dimension | Inches |  | Millimeters |  |
| :---: | :---: | :---: | :---: | :---: |
|  | Min | Max | Min | Max |
| A | .165 | .185 | 4.19 | 4.70 |
| B | .016 | .019 | .41 | .48 |
| C | .016 | .021 | .41 | .53 |
| D | .335 | .370 | 8.51 | 9.40 |
| E | .305 | .335 | 7.75 | 8.51 |
| \$F | .110 | .160 | 2.79 | 4.06 |
| G | .200 | BSC | 5.08 | BSC |
| H | .100 | BSC | 2.54 | BSC |
| J |  | .040 |  | 1.02 |
| K | .027 | .034 | .69 | .86 |
| L | .027 | .045 | .69 | 1.14 |
| M | .500 | .750 | 12.70 | 19.05 |
| N |  | .050 |  | 1.27 |
| P | .250 |  | 6.35 |  |
| R | .010 | .045 | .25 | 1.14 |
| S | $45^{\circ}$ | BSC | $45^{\circ}$ | BSC |

## 8-Lead Plastic Small Outline Dual In-Line Package




65-3393

| Dimension | Inches |  | Millimeters |  |
| :---: | :---: | :---: | :---: | :---: |
|  | Min | Max | Min | Max |
| A | .053 | .069 | 1.35 | 1.75 |
| A1 | .004 | .008 | .10 | .20 |
| b | .014 | .018 | .350 | .450 |
| C | .007 | .009 | .19 | .22 |
| D | .188 | .197 | 4.80 | 5.00 |
| E | .150 | .158 | 3.80 | 4.00 |
| E | .050 BSC | 1.27 BSC |  |  |
| L | .228 | .244 | 5.80 | 6.20 |
| $\alpha$ | .020 | .045 | .508 | 1.143 |
| h | 0 | 8 | 0 | 8 |

Note: C Dimension does not include Hot Solder Dip thickness.
Dimensions conform to JEDEC specification MS-012-AA for SO packages.

## 9-Lead TO-66 Metal Can



| Dimension | Inches |  | Millimeters |  |
| :---: | :---: | :---: | :---: | :---: |
|  | Min | Max | Min | Max |
| A | . 250 | . 340 | 6.35 | 8.63 |
| B | . 028 | . 034 | . 71 | . 863 |
| C | . 360 |  | 9.14 |  |
| D |  | . 620 |  | 15.748 |
| E | . 300 | . 500 | 7.62 | 12.70 |
| G | . 325 BSC |  | 5.84 BSC |  |
| J | . 050 | . 075 | 1.27 | 1.90 |
| K | . 142 | . 152 | 3.60 | 3.86 |
| L |  | . 145 |  | 3.68 |
| M | . 477 | . 483 | 12.11 | 12.26 |
| N | $36^{\circ}$ Typ |  | $36^{\circ}$ Typ |  |
| P | . 958 | . 962 | 24.33 | 24.43 |
| R |  | 1.252 |  | 31.80 |
| S |  | . 700 |  | 17.80 |

10-Lead TO-100 Metal Can


| Dimension | Inches |  | Millimeters |  |
| :---: | :---: | :---: | :---: | :---: |
|  | Min | Max | Min | Max |
| A | 0.165 | 0.185 | 4.19 | 4.70 |
| B | 0.016 | 0.019 | 0.41 | 0.48 |
| C | 0.016 | 0.021 | 0.41 | 0.53 |
| D | 0.335 | 0.370 | 8.51 | 9.40 |
| E | 0.305 | 0.335 | 7.75 | 8.51 |
| $\phi F$ | 0.110 | 0.160 | 2.79 | 4.06 |
| G | 0.230 | BSC | 5.84 | BSC |
| H | 0.115 | BSC | 2.92 | BSC |
| J |  | 0.040 |  | 1.02 |
| K | 0.028 | 0.034 | 0.69 | 0.86 |
| L | 0.029 | 0.045 | 0.69 | 1.14 |
| M | 0.500 | 0.750 | 12.70 | 19.05 |
| N |  | 0.050 |  | 1.27 |
| P | 0.250 |  | 6.35 |  |
| R | 0.010 | 0.045 | 0.25 | 1.14 |
| S | 36 | BSC | $36^{\circ}$ | BSC |

## 14-Lead Plastic Dual In-Line Package



| Dimension | Inches |  | Millimeters |  |
| :---: | :---: | :---: | :---: | :---: |
|  | Min | Max | Min | Max |
| A |  | .200 |  | 5.08 |
| B | .014 | .023 | 0.36 | 0.58 |
| C | .030 | .070 | 0.76 | 1.78 |
| D | .008 | .012 | 0.20 | 0.30 |
| E | .745 | .755 | 18.92 | 19.18 |
| F | .240 | .260 | 6.10 | 6.60 |
| G | .290 | .310 | 7.37 | 7.87 |
| H | .100 |  | BSC | 2.54 |
| BSC |  |  |  |  |
| J | .125 | .200 | 3.18 | 5.08 |
| K | .150 |  | 3.81 |  |
| M | .015 | .060 | 0.38 | 1.52 |
| N | .005 |  | 0.13 |  |
| P | $0^{\circ}$ | $15^{\circ}$ | $0^{\circ}$ |  |

14-Lead Ceramic Dual In-Line Package


| Dimension | Inches |  | Millimeters |  |
| :---: | :---: | :---: | :---: | :---: |
|  | Min | Max | Min | Max |
| A |  | .200 |  | 5.08 |
| B | .014 | .023 | 0.36 | 0.58 |
| C | .050 | .065 | 1.27 | 1.65 |
| D | .008 | .012 | 0.20 | 0.30 |
| E | .750 | .785 | 19.05 | 19.94 |
| F | .245 | .271 | 6.22 | 6.88 |
| G | .290 | .320 | 7.37 | 8.13 |
| H | .100 BSC | 2.54 | BSC |  |
| J | .125 | .200 | 3.18 | 5.08 |
| K | .150 |  | 3.81 |  |
| L | .015 | .060 | 0.38 | 1.52 |
| M |  | .098 |  | 2.49 |
| N | .005 |  | 0.13 |  |
| P | $0^{\circ}$ | 15 | $0^{\circ}$ |  |

## 14-Lead Plastic Small Outline Dual In-Line Package



16-Lead Plastic Dual In-Line Package

65-1198

| Dimension | Inches |  | Millimeters |  |
| :---: | :---: | :---: | :---: | :---: |
|  | Min | Max | Min | Max |
| A |  | .200 | 5.08 |  |
| B | .014 | .023 | 0.36 | 0.58 |
| C | .030 | .070 | 0.76 | 1.78 |
| D | .008 | .012 | 0.20 | 0.30 |
| E | .740 | .760 | 18.80 | 19.30 |
| F | .240 | .260 | 6.10 | 6.60 |
| G | .290 | .310 | 7.37 | 7.87 |
| H | .100 BSC | 2.54 | BSC |  |
| J | .125 | .200 | 3.18 | 5.08 |
| K | .150 |  | 3.81 |  |
| L | .015 | .060 | 0.38 | 1.52 |
| M | .080 |  | 2.03 |  |
| N | .005 |  | 0.13 |  |
| P | $0^{\circ}$ | $15^{\circ}$ | $0^{\circ}$ |  |

16-Lead Ceramic Dual In-Line Package


| Dimension | Inches |  | Millimeters |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Max | Min | Max |  |  |  |
| A | .200 |  |  |  |  |  | 5.08 |
| B | .014 | .023 | .36 | .58 |  |  |  |
| C | .050 | .065 | 1.27 | 1.65 |  |  |  |
| D | .008 | .012 | .20 | .30 |  |  |  |
| E | .749 | .785 | 19.02 | 19.94 |  |  |  |
| F | .260 | .291 | 6.60 | 7.30 |  |  |  |
| G | .290 | .320 | 7.37 | 8.13 |  |  |  |
| H | .100 BSC | 2.54 | BSC |  |  |  |  |
| J | .125 | .200 | 3.18 | 5.08 |  |  |  |
| K | .150 |  | 3.81 |  |  |  |  |
| L | .015 | .060 | .38 | 1.52 |  |  |  |
| M |  | .098 |  | 2.49 |  |  |  |
| N | .005 |  | .13 |  |  |  |  |
| P | $.0^{\circ}$ | $15^{\circ}$ | $0^{\circ}$ | $15^{\circ}$ |  |  |  |

16-Lead Ceramic Sidebraze Dual In-Line Package


| Dimension | Inches |  | Millimeters |  |
| :---: | :---: | :---: | :---: | :---: |
|  | Min | Max | Min | Max |
| A |  | .200 |  | 5.08 |
| B | .014 | .023 | .36 | .58 |
| C | .038 | .065 | .96 | 1.65 |
| D | .008 | .013 | .20 | .33 |
| E | .785 | .830 | 19.34 | 21.08 |
| F | .282 | .310 | 7.16 | 7.87 |
| G | .290 | .320 | 7.37 | 8.13 |
| H | .100 | BSC | 2.54 | BSC |
| J | .125 | .200 | 3.18 | 5.08 |
| K | .150 |  | 3.81 |  |
| L | .015 | .060 | .33 | 1.52 |
| M |  | .098 | 2.49 |  |
| N | .005 |  | .13 |  |
| O | .005 |  | .13 |  |

## 18-Lead Ceramic Dual In-Line Package



## 20-Lead Plastic Dual In-Line Package


65-4178

| Dimension | Inches |  | Millimeters |  |
| :---: | :---: | :---: | :---: | :---: |
|  | Min | Max | Min | Max |
| A |  | .210 |  | 5.33 |
| B | .014 | .023 | 0.36 | 0.58 |
| C | .030 | .070 | 0.76 | 1.78 |
| D | .008 | .012 | 0.20 | 0.30 |
| E | .995 | 1.065 | 25.27 | 27.05 |
| F | .245 | .310 | 6.22 | 7.87 |
| G | .290 | .320 | 7.37 | 8.13 |
| H | .125 | .200 | 3.18 | 5.08 |
| J | .100 | BSC | 2.54 | BSC |
| K | .015 |  | 0.38 |  |
| L | .135 |  | 3.43 |  |
| M | .005 |  | 0.13 |  |
| N |  | .098 |  | 2.49 |
| O | $0^{\circ}$ | $15^{\circ}$ | $0^{\circ}$ | 15 |

## 20-Lead Ceramic Dual In-Line Package



| Dimension | Inches |  | Millimeters |  |
| :---: | :---: | :---: | :---: | :---: |
|  | Min | Max | Min | Max |
| A |  | .200 |  | 5.08 |
| B | .015 | .021 | .38 | .53 |
| C | .05 | .065 | 1.27 | 1.65 |
| D | .008 | .012 | .20 | .30 |
| E | .930 | .975 | 23.60 | 24.80 |
| F | .280 | .310 | 7.11 | 7.87 |
| G | .290 | .320 | 7.37 | 8.13 |
| J | .100 BSC | 2.54 BSC |  |  |
| K | .125 | .200 | 3.18 | 5.08 |
| L | .015 | .070 | .38 | 1.78 |
| N |  | .098 |  | 2.49 |
|  | .005 |  | .13 |  |

## 20-Lead Ceramic Sidebraze Dual In-Line Package



65-4179

| Dimension | Inches |  | Millimeters |  |
| :---: | :---: | :---: | :---: | :---: |
|  | Min | Max | Min | Max |
| A |  | .200 |  | 5.08 |
| B | .015 | .021 | .38 | .53 |
| C | .05 | .065 | 1.27 | 1.65 |
| D | .008 | .012 | .20 | .30 |
| E | .965 | 1.01 | 24.51 | 25.63 |
| F | .277 | .310 | 7.04 | 7.87 |
| G | .290 | .320 | 7.37 | 8.13 |
| J | .100 BSC | 2.54 BSC |  |  |
| K | .125 | .200 | 3.18 | 5.08 |
| L | .015 | .070 | .38 |  |
| M | .020 |  | .51 |  |
| P |  | .080 |  |  |

## 20-Pad Leadless Chip Carrier



| Dimension | Inches |  | Millimeters |  |
| :---: | :---: | :---: | :---: | :---: |
|  | Min | Max | Min | Max |
| A | 0.064 | 0.086 | 1.63 | 2.18 |
| A1 | 0.054 | 0.066 | 1.37 | 1.68 |
| B1 | 0.022 | 0.028 | 0.56 | 0.71 |
| D | 0.342 | 0.358 | 8.69 | 9.09 |
| D4/E4 |  | 0.319 |  | 8.10 |
| E | 0.342 | 0.358 | 8.69 | 9.09 |
| e | 0.050 |  | BSC | 1.27 |
| BSC |  |  |  |  |
| h | 0.040 REF |  | 1.02 REF |  |
| J | 0.020 REF |  | 0.51 | REF |
| L1 | .045 | .055 | 1.14 | 1.40 |
| L2 | .075 | .095 | 1.91 | 2.41 |

24-Lead Plasǐic Dual In-Line Package (0.6" Wide)


| Dimension | Inches |  | Millimeters |  |
| :---: | :---: | :---: | :---: | :---: |
|  | Min | Max | Min | Max |
| A |  | .225 |  | 5.72 |
| B | .014 | .023 | 0.36 | 0.58 |
| C | .030 | .070 | 0.76 | 1.78 |
| D | .008 | .012 | 0.20 | 0.30 |
| E | 1.24 | 1.26 | 31.5 | 32.0 |
| F | .530 | .550 | 13.46 | 13.97 |
| G | .590 | .620 | 14.99 | 15.75 |
| H | .100 | BSC | 2.54 | BSC |
| J | .120 | .200 | 3.05 | 5.08 |
| K | .150 |  | 3.81 |  |
| L | .015 | .075 | 0.38 | 1.91 |
| M |  | .098 |  | 2.49 |
| N | .005 |  | 0.13 |  |
| P | 0 | $15^{\circ}$ | 0 |  |

## 24-Lead Ceramic Dual In-Line Package (0.6" Wide)



| Dimension | Inches |  | Millimeters |  |
| :---: | :---: | :---: | :---: | :---: |
|  | Min | Max | Min | Max |
| A |  | .225 | 5.72 |  |
| B | .014 | .023 | .36 | .58 |
| C | .038 | .065 | .96 | 1.65 |
| D | .008 | .012 | .20 | .30 |
| E | 1.234 | 1.284 | 31.34 | 32.61 |
| F | .509 | .546 | 12.93 | 13.87 |
| G | .590 | .620 | 14.99 | 15.75 |
| H | .100 | BSC | 2.54 | BSC |
| J | .120 | .200 | 3.05 | 5.08 |
| K | .150 |  | 3.81 |  |
| L | .015 | .075 | .38 | 1.91 |
| M |  | .098 |  | 2.49 |
| N | .005 |  | .13 |  |
| P | $0^{\circ}$ | $15^{\circ}$ | $0^{\circ}$ |  |

24-Lead Ceraınic Dual In-Line Package (0.3" Wide)


| Dimension | Inches |  | Millimeters |  |
| :---: | :---: | :---: | :---: | :---: |
|  | Min | Max | Min | Max |
| A |  | .200 |  | 5.08 |
| B | .015 | .021 | 0.38 | 0.53 |
| C | 0.050 | 0.060 | 1.27 | 1.52 |
| D | 0.009 | 0.011 | 0.23 | 0.28 |
| E |  | 1.29 | 32.77 |  |
| F | 0.280 | 0.310 | 7.11 | 7.87 |
| G | 0.290 | 0.320 | 7.37 | 8.13 |
| H | 0.100 | BSC | 2.54 | BSC |
| J | 0.120 | 0.200 | 3.05 | 5.08 |
| K | 0.150 |  | 3.81 |  |
| L | 0.015 | 0.060 | 0.38 | 1.91 |
| M |  | 0.080 |  | 2.03 |
| N | 0.005 |  | 0.13 |  |
| P | $0^{\circ}$ | $15^{\circ}$ | $0^{\circ}$ |  |

## 24-Lead Ceramic Sidebraze Dual In-Line Package ( $0.3^{\prime \prime}$ wide)




| Dimension | Inches |  | Millimeters |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Max | Min | Max |  |  |  |
| A | 0.200 |  |  |  |  |  | 5.08 |
| B | 0.016 | 0.022 | 0.40 | 0.56 |  |  |  |
| C | 0.038 | 0.065 | 0.96 | 1.65 |  |  |  |
| D | 0.008 | 0.012 | 0.20 | 0.30 |  |  |  |
| E | 1.10 | 1.29 | 27.94 | 32.77 |  |  |  |
| F | 0.280 | 0.310 | 7.11 | 7.87 |  |  |  |
| G | 0.290 | 0.320 | 7.37 | 8.13 |  |  |  |
| H | 0.100 | BSC | 2.54 | BSC |  |  |  |
| J | 0.125 | 0.200 | 3.18 | 5.08 |  |  |  |
| K | 0.150 |  | 3.04 | 5.08 |  |  |  |
| L | 0.015 | 0.060 | 0.38 | 1.52 |  |  |  |
| M |  | 0.08 |  | 2.03 |  |  |  |
| N | 0.005 |  | 0.13 |  |  |  |  |
| P | 0.005 |  | 0.13 |  |  |  |  |

## 28-Lead Ceramic Sidebraze Dual In-Line Package



|  | Dimension | Inches |  | Millimeters |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max | Min | Max |
|  | A |  | . 200 |  | 5.08 |
|  | B | 0.016 | 0.022 | 0.41 | 0.51 |
|  | C | 0.038 | 0.065 | 0.97 | 1.65 |
|  | D | 0.008 | 0.012 | 0.20 | 0.30 |
|  | E | 1.30 | 1.50 | 33.02 | 38.10 |
|  | F | 0.550 | 0.610 | 13.97 | 15.49 |
|  | G | 0.580 | 0.620 | 14.74 | 15.75 |
|  | H | 0.100 | BSC |  | 2.54 BSC |
|  | $J$ | 0.125 | 0.200 | 3.175 | 5.08 |
|  | K | 0.150 |  | 3.81 |  |
|  | L | 0.020 | 0.070 | 0.51 | 1.78 |
|  | M |  | 0.098 |  | 2.49 |
|  | N | 0.005 |  | 0.13 |  |
|  | P | 0.005 |  | 0.13 |  |

## 28-Pad Ceramic Leadless Chip Carrier



> Raytheon Company : 350 Ellis Street
> Semiconductor Division Mountain View CA 94039-7016
> 415.9689211

> TWX 9103796484

## latineon


[^0]:    * Denotes functionally equivalent types.

[^1]:    *Functional Equivalent

[^2]:    *Functional Equivalent

[^3]:    * Dual

[^4]:    *2 date codes of 50 each

[^5]:    ${ }^{1}$ By decoupling the load capacitance with a series resistor of 50 or more, load capacitances larger than 2000 pF can be accommodated.

[^6]:    *Mil-Std-883, Level B processing
    D = 8-lead ceramic DIP
    $\mathrm{N}=8$-lead plastic DIP
    Contact your sales representative for other package/ temperature range combinations.

[^7]:    See notes on page 3.

[^8]:    See footnotes on page 3.

[^9]:    *Significantly improved performance.

[^10]:    *Minimize lead lengths by soldering directly to PC board. The use of sockets may cause oscillations from stray capacitive coupling.

[^11]:    Notes:
    /883B suffix denotes Mil-Std-883, Level B processing
    $N=14$-lead plastic DIP
    $D=14$ lead ceramic DIP
    $M=14$-lead plastic SOIC
    Contact a Raytheon sales office or representative for ordering information on special package/temperature range combinations.

[^12]:    See Notes on page 5-27

[^13]:    Note 1. Guaranteed by design.

[^14]:    *In allowing for process deviations, the user should work with a maximum allowable function temperature of $150^{\circ} \mathrm{C}$.

[^15]:    *The current drain will increase by $50 \mu \mathrm{~A} \mathbf{N}_{\text {out }}$ on positive side and $100 \mu \mathrm{AN}_{\text {out }}$ on negative side.

[^16]:    * All values are typical as given by manufacturer or as determined from characteristic curves supplied by manufacturer.

[^17]:    Notes: 1. The specifications above apply for the given junction temperature since pulse test conditions are used.

