# ECL Logic & Data Conversion IC Handbook





### ECL Logic & Data Conversion IC Handbook

#### **OCTOBER 1980**





1641 Kaiser Avenue, Irvine, CA. 92714

### Contents

| 1. | PRODUCT R                                                                                                 | ANGE INFORMATION                                                                                      | 5                                      |
|----|-----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|----------------------------------------|
| 2. | A to D CONV<br>CONVERSION<br>All parallel<br>Parallel/serie<br>Successive ap<br>SPEED, RESC<br>THE COMPAR | VERSION<br>METHODS<br>s<br>proximation<br>DLUTION AND ACCURACY<br>ATOR - AN IMPORTANT CIRCUIT ELEMENT | 25<br>27<br>27<br>29<br>30<br>31<br>31 |
| 3. | PRACTICAL                                                                                                 | SYSTEM DESIGN                                                                                         | 33                                     |
|    | MICROSTRIP<br>Line loading<br>ECL IN A TO<br>A TYPICAL S<br>TESTING THE                                   | TECHNIQUES<br>D SYSTEMS<br>YSTEM<br>E ASSEMBLED SYSTEM                                                | 35<br>37<br>39<br>44<br>45             |
| 4. | THE SP9750                                                                                                | COMPARATOR                                                                                            | 47                                     |
|    | GENERAL DE<br>Circuit descrip<br>Conversion rat<br>D TO A CONV<br>Systems aspec<br>Testing the D          | SCRIPTION<br>ption<br>le/hardware tradeoffs<br>ERTER USING THE SP9750<br>ets<br>to A converter        | 49<br>51<br>53<br>53<br>55<br>56       |
| 5. | THE SP968                                                                                                 | 5 COMPARATOR                                                                                          | 59                                     |
|    | GENERAL DE<br>Short pulse de<br>An ECL two p<br>A high speed y                                            | SCRIPTION<br>tector<br>hase clock oscillator<br>window detector                                       | 61<br>61<br>63<br>64                   |
| 6. | U.L.A. FOR                                                                                                | SUBNANOSECOND SYSTEM DESIGN                                                                           | 67                                     |
| 7. | SP9000 DA                                                                                                 | ТА                                                                                                    | 75                                     |
|    | SP9685/87                                                                                                 | High Ultra Fast Comparator                                                                            | 77                                     |
|    | SP9750                                                                                                    | High Speed Comparator                                                                                 | 83                                     |
|    | SP9752                                                                                                    | 2-Bit Expandable A to D Converter                                                                     | 89                                     |
|    | 589/54                                                                                                    | 4-Bit Expandable A to D Converter                                                                     | 93                                     |

Page

#### 8. ECL III DATA

| SP1648B | Voltage controlled oscillator        | 101 |
|---------|--------------------------------------|-----|
| SP1650B | Dual A/D comparator                  | 108 |
| SP1651B | Dual A/D comparator                  | 108 |
| SP1658B | Voltage controlled multivibrator     | 119 |
| SP1660B | Dual 4-1/P OR/NOR gate Hi-Z          | 123 |
| SP1662B | Quad 2–1/P NOR gate Hi–Z             | 126 |
| SP1664B | Quad 2-I/P OR gate Hi-Z              | 129 |
| SP1666B | Dual clocked R-S Flip-Flop Hi-Z      | 132 |
| SP1668B | Dual clock latch Hi-Z                | 136 |
| SP1670B | Master-slave D Flip-Flop Hi-Z        | 140 |
| SP1672B | Triple 2-1/P exclusive OR gate Hi-Z  | 147 |
| SP1674B | Triple 2-1/P exclusive NOR gate Hi-Z | 150 |
| SP1692B | Quad line receiver                   | 153 |

Low Z devices available on request

| 9. SUBNANOS                       | SECOND LOGIC DATA                                           | 157               |
|-----------------------------------|-------------------------------------------------------------|-------------------|
| SP16 F60<br>SP9131<br>ECL Gate Ar | Dual 4–I/P OR/NOR Gate<br>Master-slave D Flip-Flop<br>rrays | 159<br>163<br>167 |
| PLESSEY WOR                       | RLD-WIDE                                                    | 171               |
| PACKAGES                          |                                                             | 179               |

### 1. Product Information

.

.

## **Building Block IC's**

Plessey integrated circuits are on the leading edge of technology without pushing the ragged edge of capability.

We developed the first 2 GHz counter. And a family of prescalers and controllers for your TV, radio and instrumentation frequency synthesizers.

We have a monolithic 1 GHz amplifier. And a complete array of complex integrated function blocks for radar signal processing and radio communications.

We can supply data conversion devices with propagation delays of just  $2\frac{1}{2}$  nanoseconds.

And a range of MNOS logic that stores data for a year when you remove the power, yet uses only standard supplies and is fully TTL/CMOS-compatible.

To develop this edge, we developed our own processes, both bipolar and MOS. The processes were designed for quality and repeatability, then applied to our high volume lines. Most of our IC's are available screened to MIL-STD-883B, and our quality levels exceed the most stringent military, TV and automotive requirements.

Millions of Plessey complex function building block IC's are being used in TV sets and car radios; CATV, navigation and radar systems; frequency synthesizers and telecommunications equipment.

Our global scope of operations, our high volume manufacturing facilities, our proprietary processes ensure that we will continue to deliver state-of-the-art technology and reliability in IC devices at the appropriate prices and in the required volumes. Day after day. Week after

week. Year after year.

Image: Weight of the second second

## **Radar Signal Processing**

Since the performance of a radar receiver is critically dependent on the performance of its I.F. strip, we offer a range of "building block" IC's that can be used in systems with different performance requirements and configurations.

The logarithmic I.F. strip shown is an example of a low cost, high performance strip fabricated with Plessey IC's. It uses only five devices and a single interstage filter to achieve a logging range of 90 dB,  $\pm 1$  dB accuracy, -90 dBm tangential sensitivity and a video rise time of



minimum of external components (one capacitor, one resistor per stage), yet has a band-width of 500 MHz, a dynamic range of 70 dB and has a phase shift of only  $\pm 3^{\circ}$  over its entire range. As with most of our other devices, it operates over the full MIL-temp range and is available screened to MIL-STD-883.

The chart summarizes our Radar Signal Processing IC's. Whether you're working with radar and ECM, weapons control or navigation and guidance systems, our IC's are a simpler, less expensive, more flex-

ible alternative to whatever you're using now for any I.F. strip up to 160 MHz.

For more details, please use the postage-paid reply card at the back of this book to order our RADAR AND RADIO COMMUNICA-TIONS IC HANDBOOK, or contact your nearest Plessey Semiconductors representative.

20 ns or less.

Three other Plessey IC's complete the system simply and economically. The AGCable SL1550 on the front end improves noise figure, dynamic range and sensitivity. The SL541 lets you vary video output levels, with on-chip compensation making it easy to use. And the SL560 is a "gain block" that replaces your hybrid and discrete amplifiers, usually with no external components.

Another advanced system function block is the Plessey SL531 True Log Amplifier. A 6-stage log strip requires a

| PLESSEY IC'S FOR RADAR I.F.'S                           |                                            |  |
|---------------------------------------------------------|--------------------------------------------|--|
| Wideband Amplifiers for Successive Detection Log Strips |                                            |  |
| SL521                                                   | 30 to 60 MHz center frequency, 12 dB gain. |  |

- SL523 Dual SL521 (series).
- SL1521 60 to 120 MHz center frequency, 12 dB gain.
- SL1522 Dual SL1521 (parallel).
- SL1523 Dual SL1521 (series).
- Low Phase Shift Amplifiers
- SL531 True log I.F. amplifier, 10-200 MHz, ±0.5°/10 dB max phase shift.
- SL532 400 MHz bandwidth limiting amplifier, 1° phase shift max. when overdriven 12 dB.

#### Linear Amplifiers

- SL550 125 MHz bandwidth, 40 dB gain, 25 dB swept gain control range, 1.8 dB noise figure, interfaces to microwave mixers.
- SL1550 320 MHz bandwidth version of SL550.
- SL560 300 MHz bandwidth, 10 to 40 dB gain, 1.8 dB noise figure drives 50 ohm loads, low power consumption.

**Video Amplifiers and Detectors** 

- SL510 Detector (DC to 100 MHz) and video amplifier (DC to 24 MHz) may be used separately, 11 dB incremental gain 28 dB dynamic range.
- SL511 Similar to SL510 with DC to 14 MHz video amplifier, 16 dB incremental gain.
- SL541 High speed op amp configuration, 175 V/µs slew rate 50 ns settling time, stable 70 dB gain, 50 ns recovery from overload.

## **MNOS Non-Volatile Logic**

As semiconductors become more pervasive in military and commercial applications, the need for non-volatile data retention becomes more and more critical.

Plessey NOVOL MNOS devices answer that need, and will retain their data for at least a year  $(-40^{\circ}C \text{ to } +70^{\circ}C)$  in the event of "power down" or a system crash.

Our devices all operate from standard MOS supplies and are fully compatible with your TTL/CMOS designs. The high voltages normally associated with electricallyalterable memories are generated on-chip to make system interface simpler and less expensive.

Plessey NOVOL devices provide a reliable, sensible alternative to CMOS with battery back-up or mechanical, electro-mechanical and magnetic devices. Applications include metering, security code storage, microprocessor back-up, elapsed time indicators, counters, latching relays and a variety of commercial, industrial and military systems.

For more information, contact your nearest Plessey Semiconductors representative, or use the postage-paid reply card at the back of this brochure to order your copy of the Plessey NOVOL literature package.

| PLESSEY NOVOL MNOS |                                                 |  |
|--------------------|-------------------------------------------------|--|
| MN9102             | 4-bit Data Latch (+5V, -12V)                    |  |
| MN9105             | 4-Decade Up/Down Counter (+5V, -12V)            |  |
| MN9106             | 6-Decade Up Counter (12V only)                  |  |
| MN9107             | 100-Hour Timer (12V only)                       |  |
| MN9108             | 10,000-Hour Timer (12V only)                    |  |
| MN9110             | 6-Decade Up Counter with Carry (12V only)       |  |
| MN9210             | 64 x 4-Bit Memory                               |  |
| *                  | 8 x 4-Bit Memory                                |  |
| *                  | 6-Decade Up/Down Counter, BCD Output            |  |
| *                  | 6-Decade Up/Down Counter with Preset BCD Output |  |
|                    | * COMING SOON                                   |  |

### **Power Control**

Plessey power control devices are highly integrated not just to solve the problems, but to solve them at a lower cost than any other available method.

For timing, our devices use a pulse integration technique that eliminates the need for expensive electrolytic capacitors, thus increasing accuracy and repeatability while reducing costs. An integral supply voltage sensing circuit inhibits triac gate drive circuitry if the supply is dangerously low to prevent half-wave

firing and firing without achieving complete bulk conduction. A zero-voltage spike filter prevents misfiring on noise inputs. Symmetrical control prevents the introduction of dc components onto the power lines.

Devices have been tailored for specific applications as indicated in the chart. For more information, please use the postage-paid reply card at the back of this book to order our POWER CONTROL IC HANDBOOK, or contact your nearest Plessey Semiconductors representative.

| SL440   | Proportional phase<br>control for motors, lamps<br>and lower power, fast<br>response heating.                                                                               |
|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SL441   | Similar to SL440, with<br>proportional temperature<br>control and thermister<br>malfunction sensing, for<br>hairdryers, soldering<br>irons and food warmers.                |
| SL442   | Switch mode power sup-<br>ply control, up to 40 kHz,<br>integral oscillator, vari-<br>able ratio space/mark<br>pulses, soft-start, dynamic<br>current limiting, OVP.        |
| SL443   | Similar to SL441 with<br>manual power control,<br>long timing periods for<br>hot plates, electric<br>blankets and traffic lights.                                           |
| SL444   | Similar to SL441 for 240V<br>permanent magnet motor<br>with thermal trip,<br>current limit detector.                                                                        |
| SL445   | Proportional or On/Off<br>control, temperature trip/<br>inhibit circuitry, LED and<br>alarm drive facilities, for<br>ovens, heaters, industrial<br>temperature controllers. |
| SL446   | On/Off servo loop temper-<br>ature controller, low exter-<br>nal component count, for<br>water and panel heaters,<br>refrigerators, irons.                                  |
| TBA1085 | Motor speed control                                                                                                                                                         |



## **Processes, Testing and Quality Control**

Just as we applied our systems knowledge to the partitioning of functions to make our IC's extremely flexible and cost effective,

development ensures that any new products we introduce will be on the leading edge of technology, yet with the same

## **Plessey MOS Processes**

P-channel metal gate MOS has been in production for years and is used for both standard Plessey products and custom LSI. Using ion implantation to modify transistor and field threshold voltages, we can reproduce virtually any p-channel metal gate process, with or without depletion loads.

**MNOS (non-volatile)** is essentially a p-MOS process with variable threshold memory transistors fabricated alongside conventional MOS transistors. A modified oxide-nitride gate dielectric permits the injection and retention of charge to change the threshold voltage. Current Plessey products will retain an injected charge for at least a year, and include an onchip high voltage generator so that they may be used with standard supply voltages.

N-channel metal gate MOS uses an auto-registration co-planar process with layout similar to our p-MOS. Ion implantation is used to define the threshold voltage of the depletion and enhancement transistors. The constant-current-like characteristics of depletion load devices give the most effective driving capability, and enhancement-depletion technology simplifies design and increases packing density. The field threshold voltage is also controlled by an ion implant, allowing the use of a lightly doped substrate. This reduces both the body constant and the junction capacitance and results in faster switching speeds.



## **Plessey Bipolar Processes**

**Bipolar Process I** is a conventional buried +N layer diffusion process with  $f_t$ =600 MHz and other characteristics similar to industry-standard processes. Applications range from high reliability military devices to high volume consumer products.

| Process \                   | /ariant           | A                  | B<br>Non            | G                   | D                  |
|-----------------------------|-------------------|--------------------|---------------------|---------------------|--------------------|
| Application                 |                   | General<br>Purpose | Saturating<br>Logic | Saturating<br>Logic | Linear<br>Consumer |
| ВУсво @                     | 1 <b>0μA</b>      | 20V min.           | 10V min.            | 10V min.            | 45V min.           |
| <b>ΒVEBO</b> @ 10μ <b>A</b> |                   | 5.3V to<br>5.85V   | 5.15V min.          | 5.15V min.          | 6.8V to<br>7.4V    |
| LVCEO                       |                   | 12V min.           | 8V min.             | 8V min.             | 20V min.           |
| VCE (SAT)                   | @                 |                    |                     |                     |                    |
| IB=1m                       | A,                | 0.43 <b>V</b>      | 0.32V               | 0.43V               | 0.6V               |
| IC=10                       | nÁ                | max.               | max.                | max.                | max.               |
| hFE @                       | C=5mA,<br>VCE=5V  | 40 to 200          | 50 min.             | 50 min.             | 50 to 200          |
| ft @                        | IC=5mA,<br>VCE=5V | 500<br>MHz         | 500<br>MHz min.     | 500<br>MHz min.     | 350<br>MHz min.    |

**Bipolar High Voltage (HV) Process** is a variant of Process I that yields an  $LV_{ceo}$ greater than 45 volts. Doping levels can be controlled and an extra diffusion used to fabricate a buried avalanche diode with a 40 V breakdown for absorbing powerful noise transients without being destroyed.

| Process Variant     | CA           |
|---------------------|--------------|
| ВVсво @ 10µA        | 80V min.     |
| BVEB0 @ 10µA        | 7.2V to 8.0V |
| LVCEO               | 45V min.     |
| VCE (SAT) @ IB=1mA. |              |
| IC=10mÅ             | 0.4V max.    |
| hFE @ IC=5mA        |              |
| VCE=5V.             | 80 to 300    |
| ft @ IC=5mÅ, VCE=5V | 250 MHz min  |
|                     |              |

**Bipolar Process III** uses very shallow diffusion and extremely narrow spacing for high frequency integrated circuits with unusually low power consumption and high packing densities. An  $f_t$  of 2.5 GHz allows us to routinely produce analog amplifiers with bandwidths as high as 300 MHz and low power dividers and prescalers that operate at frequencies up to 1.2 GHz. Process variants allow us to produce devices with an extended  $\beta$ , higher breakdown voltages and very small geometries.

| Process Variant      | WE           |
|----------------------|--------------|
| Application          | Digital      |
| ВVсво @ 10µА         | 10V min.     |
| ВVЕВО @ 10µА         | 5.1V to 5.8V |
| LVCEO                | 7V min.      |
| VCE (SAT) @ IB=1mA.  |              |
| IC=10mA              | 0.5V max.    |
| hFe @ IC=5mA, VCE=2V | 40 to 200    |
| ft @ IC=5mA, VCE=2V  | 1.8 GHz      |

**Bipolar Process 3V** is an extension of our Process III. Ion implantation and washed emitters have given the process an  $f_t$ =6.5 GHz, allowing us to produce dividers working at 2 GHz, logic gates with delays of less than 500 picoseconds and linear amplifiers at 1 GHz.

| Process Variant       | WV           |
|-----------------------|--------------|
| Application           | Digital      |
| ВVсво @ 10µA          | 8V min.      |
| BVEB0 @ 10µA          | 3.0V to 5.0V |
| LVCEO@ 5mÅ            | 6V min.      |
| VCE (SAT) @ IB=1mA,   |              |
| IC=10mA               | 0.5V max.    |
| hFE @ IC=10mA, VCE=5V | 40 to 120    |
| ft @ IC=5mA, VCE=2V   | 6.5 GHz      |

## **Testing and Quality Control**

A major thrust of our development work is to ensure that our processes will routinely produce reliable devices. Our Process III has a projected MTBF of 400,000 hours while our Process I is even better.

Our facilities include the latest test equipment (such as the Macrodata MD501, Teradyne J324 and Fairchild Sentry VII and Sentinel) to allow us to perform all the necessary functional and parametric testing in-house. We have an internal capability to provide specific applications-oriented screening, and most Plessey IC's are available screened to MIL-STD-883 and other international specifications. Our quality levels exceed the most stringent military, TV and automotive requirements as a matter of course.

But the best proof of all these claims is our products themselves. After you've reviewed the products that could help you with your systems, use the postage-paid reply card or contact your nearest Plessey representative for complete details.



ASSEMBLY OF INTEGRATED CIRCUITS QUALITY ASSURANCE

## I.C. Screening to MIL-STD-883

The following Screening Procedures are available from Plessey Semiconductors



Plessey Semiconductors reserve the right to change the Screening Procedure for Standard Products.

24

¢

## **MNOS Non-Volatile Logic**

As semiconductors become more pervasive in military and commercial applications, the need for non-volatile data retention becomes more and more critical.

Plessey NOVOL MNOS devices answer that need, and will retain their data for at least a year  $(-40^{\circ}C \text{ to } +70^{\circ}C)$  in the event of "power down" or a system crash.

Our devices all operate from standard MOS supplies and are fully compatible with your TTL/CMOS designs. The high voltages normally associated with electricallyalterable memories are generated on-chip to make system interface simpler and less expensive.

Plessey NOVOL devices provide a reliable, sensible alternative to CMOS with battery back-up or mechanical, electro-mechanical and magnetic devices. Applications include metering, security code storage, microprocessor back-up, elapsed time indicators, counters, latching relays and a variety of commercial, industrial and military systems.

For more information, contact your nearest Plessey Semiconductors representative, or use the postage-paid reply card at the back of this brochure to order your copy of the Plessey NOVOL literature package.

|        | PLESSEY NOVOL MNOS                              |  |
|--------|-------------------------------------------------|--|
| MN9102 | 4-bit Data Latch (+5V, -12V)                    |  |
| MN9105 | 4-Decade Up/Down Counter (+5V, -12V)            |  |
| MN9106 | 6-Decade Up Counter (12V only)                  |  |
| MN9107 | 100-Hour Timer (12V only)                       |  |
| MN9108 | 10.000-Hour Timer (12V only)                    |  |
| MN9110 | 6-Decade Up Counter with Carry (12V only)       |  |
| MN9210 | 64 x 4-Bit Memory                               |  |
| *      | 8 x 4-Bit Memory                                |  |
| *      | 6-Decade Up/Down Counter, BCD Output            |  |
| *      | 6-Decade Up/Down Counter with Preset BCD Output |  |
|        | * COMING SOON                                   |  |

### **Power Control**

Plessey power control devices are highly integrated not just to solve the problems, but to solve them at a lower cost than any other available method.

For timing, our devices use a pulse integration technique that eliminates the need for expensive electrolytic capacitors, thus increasing accuracy and repeatability while reducing costs. An integral supply voltage sensing circuit inhibits triac gate drive circuitry if the supply is dangerously low to prevent half-wave

firing and firing without achieving complete bulk conduction. A zero-voltage spike filter prevents misfiring on noise inputs. Symmetrical control prevents the introduction of dc components onto the power lines.

Devices have been tailored for specific applications as indicated in the chart. For more information, please use the postage-paid reply card at the back of this book to order our POWER CONTROL IC HANDBOOK, or contact your nearest Plessey Semiconductors representative.

| SL440   | Proportional phase<br>control for motors, lamps<br>and lower power, fast<br>response heating.                                                                               |
|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SL441   | Similar to SL440, with<br>proportional temperature<br>control and thermister<br>malfunction sensing, for<br>hairdryers, soldering<br>irons and food warmers.                |
| SL442   | Switch mode power sup-<br>ply control, up to 40 kHz,<br>integral oscillator, vari-<br>able ratio space/mark<br>pulses, soft-start, dynamic<br>current limiting, OVP.        |
| SL443   | Similar to SL441 with<br>manual power control,<br>long timing periods for<br>hot plates, electric<br>blankets and traffic lights.                                           |
| SL444   | Similar to SL441 for 240V<br>permanent magnet motor<br>with thermal trip,<br>current limit detector.                                                                        |
| SL445   | Proportional or On/Off<br>control, temperature trip/<br>inhibit circuitry, LED and<br>alarm drive facilities, for<br>ovens, heaters, industrial<br>temperature controllers. |
| SL446   | On/Off servo loop temper-<br>ature controller, low exter-<br>nal component count, for<br>water and panel heaters,<br>refrigerators, irons.                                  |
| TBA1085 | Motor speed control                                                                                                                                                         |



## **Processes, Testing and Quality Control**

Just as we applied our systems knowledge to the partitioning of functions to make our IC's extremely flexible and cost effective,

development ensures that any new products we introduce will be on the leading edge of technology, yet with the same

## **Plessey MOS Processes**

P-channel metal gate MOS has been in production for years and is used for both standard Plessey products and custom LSI. Using ion implantation to modify transistor and field threshold voltages, we can reproduce virtually any p-channel metal gate process, with or without depletion loads.

**MNOS (non-volatile)** is essentially a p-MOS process with variable threshold memory transistors fabricated alongside conventional MOS transistors. A modified oxide-nitride gate dielectric permits the injection and retention of charge to change the threshold voltage. Current Plessey products will retain an injected charge for at least a year, and include an on-chip high voltage generator so that

they may be used with standard supply voltages.

N-channel metal gate MOS uses an auto-registration co-planar process with layout similar to our p-MOS. Ion implantation is used to define the threshold voltage of the depletion and enhancement transistors. The constant-current-like characteristics of depletion load devices give the most effective driving capability, and enhancement-depletion technology simplifies design and increases packing density. The field threshold voltage is also controlled by an ion implant, allowing the use of a lightly doped substrate. This reduces both the body constant and the junction capacitance and results in faster switching speeds.



## **Plessey Bipolar Processes**

**Bipolar Process I** is a conventional buried +N layer diffusion process with  $f_t$ =600 MHz and other characteristics similar to industry-standard processes. Applications range from high reliability military devices to high volume consumer products.

| Process Variant             |                   | A                  | B<br>Non            | G                   | D                  |
|-----------------------------|-------------------|--------------------|---------------------|---------------------|--------------------|
| Application                 |                   | General<br>Purpose | Saturating<br>Logic | Saturating<br>Logic | Linear<br>Consumer |
| ВVсво @ 10иА                |                   | 20V min.           | 10V min.            | 10V min.            | 45 <b>V</b> min.   |
| <b>ΒVEBO</b> @ 10μ <b>A</b> |                   | 5.3V to<br>5.85V   | 5.15V min.          | 5.15V min.          | 6.8V to<br>7.4V    |
| LVCEO                       |                   | 12V min.           | 8V min.             | 8V min.             | 20V min.           |
| VCE (SAT) @                 |                   |                    |                     |                     |                    |
| IB=1mA.                     |                   | 0.43V              | 0.32V               | 0.43V               | 0.6V               |
| IC=10mÁ                     |                   | max.               | max.                | max.                | max.               |
| hFE @                       | IC=5mA,<br>VCE=5V | 40 to 200          | 50 min.             | 50 min.             | 50 to 200          |
| ft @                        | lc=5mA,<br>Vce=5V | 500<br>MHz         | 500<br>MHz min.     | 500<br>MHz min.     | 350<br>MHz min.    |

**Bipolar High Voltage (HV) Process** is a variant of Process I that yields an  $LV_{ceo}$ greater than 45 volts. Doping levels can be controlled and an extra diffusion used to fabricate a buried avalanche diode with a 40 V breakdown for absorbing powerful noise transients without being destroyed.

| Process Variant     | CA           |
|---------------------|--------------|
| ВVсво @ 10µА        | 80V min.     |
| ВVЕВО @ 10µA        | 7.2V to 8.0V |
| LVCEO               | 45V min.     |
| VCE (SAT) @ IB=1mA. |              |
| IC=10mÁ             | 0.4V max.    |
| hFE @ IC=5mA        |              |
| VCE=5V.             | 80 to 300    |
| ft @ IC=5mA, VCE=5V | 250 MHz mir  |
|                     |              |

**Bipolar Process III** uses very shallow diffusion and extremely narrow spacing for high frequency integrated circuits with unusually low power consumption and high packing densities. An  $f_t$  of 2.5 GHz allows us to routinely produce analog amplifiers with bandwidths as high as 300 MHz and low power dividers and prescalers that operate at frequencies up to 1.2 GHz. Process variants allow us to produce devices with an extended  $\beta$ , higher breakdown voltages and very small geometries.

| Process Variant      | WE           |
|----------------------|--------------|
| Application          | Digital      |
| ВVсво @ 10µA         | 10V min.     |
| BVEBO @ 10uA         | 5.1V to 5.8V |
| LVCEO                | 7V min.      |
| VCE (SAT) @ IB=1mA.  |              |
| IC=10mA              | 0.5V max.    |
| hFE @ IC=5mA, VCE=2V | 40 to 200    |
| fT @ IC=5mA, VCE=2V  | 1.8 GHz      |

**Bipolar Process 3V** is an extension of our Process III. Ion implantation and washed emitters have given the process an  $f_t$ =6.5 GHz, allowing us to produce dividers working at 2 GHz, logic gates with delays of less than 500 picoseconds and linear amplifiers at 1 GHz.

| Process Variant       | wv           |
|-----------------------|--------------|
| Application           | Digital      |
| BVCB0 @ 10µA          | 8V min.      |
| BVEB0 @ 10µA          | 3.0V to 5.0V |
| LVCEO@ 5mA            | 6V min.      |
| VCE (SAT) @ IB=1mA.   |              |
| IC=10mA               | 0.5V max.    |
| hFE @ IC=10mA, VCE=5V | 40 to 120    |
| ft @ IC=5mA, VCE=2V   | 6.5 GHz      |

## **Testing and Quality Control**

A major thrust of our development work is to ensure that our processes will routinely produce reliable devices. Our Process III has a projected MTBF of 400,000 hours while our Process I is even better.

Our facilities include the latest test equipment (such as the Macrodata MD501, Teradyne J324 and Fairchild Sentry VII and Sentinel) to allow us to perform all the necessary functional and parametric testing in-house. We have an internal capability to provide specific applications-oriented screening, and most Plessey IC's are available screened to MIL-STD-883 and other international specifications. Our quality levels exceed the most stringent military, TV and automotive requirements as a matter of course.

But the best proof of all these claims is our products themselves. After you've reviewed the products that could help you with your systems, use the postage-paid reply card or contact your nearest Plessey representative for complete details.



ASSEMBLY OF INTEGRATED CIRCUITS QUALITY ASSURANCE

## I.C. Screening to MIL-STD-883

The following Screening Procedures are available from Plessey Semiconductors



Plessey Semiconductors reserve the right to change the Screening Procedure for Standard Products.

### 2. A to D Conversion

### Introduction

Most variables encountered in electronic systems change in a continuous or analogue fashion, and indeed most transducers provide analogue outputs. Nevertheless, there is a growing trend to apply more and more digital control and computation hardware to commercial, industrial and military equipment. One reason for this is the increasing availability of digital logic and memory integrated circuits at very attractive prices. Recently, the high speed capability of the ECL logic family has extended the range of frequencies for which digital processing is possible. The advantages of digital processing techniques are well known, and include such benefits as high accuracy and high noise immunity in environments which could seriously impair the performance of an equivalent analogue system. Analogue to digital converters (ADCs) are an essential part of all such systems.

Digital signal processing is now practical at video and IF frequencies and is consequently being applied to television and radar systems. Other areas in which high speed analogue to digital conversion is being used are fast transient analysis, fast data transmission and secure speech transmission.

### 1 A to D conversion

#### **CONVERSION METHODS**

There is a great variety of conversion techniques which are at present being pursued. It is fair to say that the majority of these are more suitable for lower speeds where they have achieved low cost, low power consumption, or extremely high accuracy up to at least 14 bits. When the highest possible conversion speed is essential the choice of techniques is narrowed down considerably.

The majority of ADCs accept an AC input signal, which can occupy an equal positive and negative range, and the input/output function is usually linear. The output code is normally a binary N-bit code in which the all '0's state corresponds with the most negative input voltage and the all '1's state corresponds with the most positive input voltage. In some cases the outputs may be presented as an N-bit output code plus a sign bit, giving the converter effectively N+1 bit accuracy. ADCs do exist which differ from these formats to fit special needs, such as a Gray coded output or logarithmic transfer characteristic.

#### All parallel

The fastest known conversion method is the all parallel converter shown in Fig. 1. It is so called because  $2^n-1$  comparators compare the analogue input with an equal number of reference voltages. The reference voltages are uniformly spaced, and span an equal positive and negative range. The centre reference voltage is therefore zero. The outputs of the comparators are encoded by logic circuitry to give an N-bit logic code. A latch signal is fed to the comparators which forces them to make an unambiguous decision, i.e. give a true logic '0' or '1' at the output, so preventing spurious output codes. In this way, a synchronous output is obtained. This is a very basic converter schematic and a practical ADC may include refinements such as output latches to re-time the output bits, an input sample and hold circuit, or the provision of a "conversion complete" timing signal. The speed of this type of converter is in principle only limited by the time the comparators take to make an unambiguous decision. There is also the advantage that if the "acquisition times" of the comparators are well matched, the system can be operated without an input sample and hold circuit.



All parallel, or "flash" converters as they are sometimes called, can be conveniently constructed using discrete comparators up to four or five bits. Beyond this it is highly desirable to have more than one comparator integrated into a single monolithic chip, to offset the problem of increasing size and cost. It is difficult to distribute the analogue input signal to a large array of discrete comparators with sufficient amplitude and phase accuracy, and to provide adequate latch timing accuracy. In addition, the output encoding gives rise to timing problems for higher bit accuracies. An integrated circuit which offers four or more comparators in a single package will considerably ease the above problems.

All-parallel converters have been built which are capable of clocking at up to 100 million samples per second, and with accuracies of up to 6 bits.

#### **Parallel/series**

The parallel/series conversion method is a hybrid form which is a compromise between the characteristics of all-parallel and all-series converters. A variety of designs are possible using 2, 3 or even more stages of conversion. Fig. 2 shows a converter in which two four-bit stages are connected in series to give eight-bit conversion accuracy. The analogue input is fed into a fourbit all-parallel converter of the type previously described, after first being sampled by a sample and hold circuit. Here, a coarse quantisation is performed which provides the four most significant bits (MSBs) of the output code. The output is fed into a four-bit digital to analogue converter (DAC), having eight-bit accuracy. The result is an analogue level which is an approximation of the input to the nearest four-bit code below the original signal. This is then fed into a subtractor circuit element together with the sampled analogue input.



The difference voltage will come within the range of the second four-bit ADC stage, which is again an all-parallel converter. The quantised output provides the four least significant bits (LSBs). Since the analogue signal has to propagate through an ADC and a DAC, and be compared with the input, the sample and hold is required to store the analogue signal for approximately one clock period to the full eight-bit accuracy. The outputs from the two stages are re-timed in a group of latches to give synchronous outputs.

The parallel-series converter has the advantage over the all-parallel of using less hardware, and hence less power is consumed. For example, an eight-bit all-parallel ADC uses 255 comparators, whereas a  $4 \times 4$  bit parallel/series converter uses only 30 comparators. However, because the analogue signal has to propagate through several stages, conversion rate is lower than is possible with the all-parallel converter. The parallel/series ADC therefore provides a compromise between cost, power consumption, size and conversion speed. Other versions of the parallel/series converter may have more stages, for instance,  $3 \times 3 \times 3$  bit stages could be used to give nine-bit accuracy using 21 comparators, at correspondingly lower speed.

#### Successive approximation

The third converter to be described is the successive approximation type. It has been hitherto regarded as a slow conversion method, but with today's technology - ultra fast comparators, fast current switching, etc. - a very useful performance is obtainable. An attractive feature of the successive approximation technique is that it requires very little hardware. It is consequently possible to integrate an ADC of this type onto a single chip with eight-bit or higher accuracies. The successive approximation converter, shown in block form in Fig. 3 uses a DAC in a feedback loop. In operation, the shift register sets a 1 in the MSB latch, all other latches being in the logic 0 state. The DAC output is compared with the analogue input and the MSB latch remains set or is reset to 0 depending on whether the analogue input is greater or less than the DAC output. During successive clock periods this process is repeated with bits of diminishing significance. The DAC output therefore becomes a progressively more accurate approximation to the analogue input, taking N clock periods to achieve N-bit resolution. As with the parallel/series ADC a sample and hold is essential, although it may not be included in a monolithic converter. Using present-day technology, a monolithic successive approximation converter of eight-bit accuracy and a sample rate of 15MHz is feasible.



#### SPEED, RESOLUTION AND ACCURACY

The most important parameters when designing an A-D converter system are speed, resolution and accuracy. Speed is usually expressed as maximum sample rate and the maximum input frequency is limited by the Nyquist theorem to half of the maximum sample rate. In most converters, it is essential that this input limit does physically exist in the form of a low pass filter. Furthermore, the Nyquist limit point is actually 3db down, so for a flat response, the input should be rather less than half the sample rate.

Resolution of a converter is defined by the number of bits available, e.g. an eight-bit converter has a resolution of 1 part in  $(2^8 - 1)$  or 1 in 255 (zero is also a step, so 256 levels are defined).

Accuracy may be equal to, or better than, the resolution, i.e. the converter may be specified as  $\frac{1}{2}$ LSB or even  $\frac{1}{4}$ LSB, or, exceptionally,  $\frac{1}{10}$ LSB. While  $\frac{1}{2}$ LSB is the minimum accuracy that will guarantee monotonicity,

LSB may be useful when, for instance, the temperature coefficient is

 $\frac{1}{4}$ LSB over the range. In this case, the sum of a  $\frac{1}{4}$ LSB basic accuracy, plus a  $\frac{1}{4}$ LSB temperature shift will give a  $\frac{1}{2}$ LSB accuracy over the temperature range. Many converters are not specified to the most desirable degree of accuracy. A common specification on eight-bit conversion is 1% i.e. 0.5% when the resolution is 1 in 255, i.e. the resolution is greater than the accuracy.

Usually, this type of converter will be monotonic over the full range, but departs from the ideal linearity in the mid-range; the error occurs at the midrange, because the start and end points are defined by scale and offset factors. At lower speeds, specific systems may demand a higher resolution (i.e. number of bits) than can be achieved with a matching accuracy and linearity. A typical example is high quality audio in which quantisation noise and hence dynamic range is of extreme importance, but absolute accuracy is of less importance.

At video speeds, resolution and accuracy are usually equal except under transient conditions, when small inaccuracies are tolerable – an example is in video processing when the interval between fields may be used for programme source change.

#### THE COMPARATOR – AN IMPORTANT CIRCUIT ELEMENT

The ADCs described above use at least one comparator. Indeed all conversion techniques use a comparator of some kind. The speed performance in most, if not all, conversion systems is dependent on the response time of the comparator(s). Even low speed converters can require fast comparators, especially when very high resolution is required.

To achieve the highest possible conversion rates, a comparator with an extremely fast response is needed. To make an impact on the attainable performance of high speed converters it is essential to start with the comparator design.

Until recently, commercial comparators have used high gain (greater than 1000) to obtain the mV resolution necessary in A-D conversion.

When the converter operates in a synchronous mode (which is invariably the case in present-day converters) there will be a clock pulse available to enable the comparators to operate in the latching or sample and hold mode. In essence a latch is a positive feedback circuit: during the latch cycle, the gain tends towards infinity. This feature ensures that a comparator of even very low gain in the sample mode will resolve a 1mV signal. By accepting a low gain, the comparator design can be optimised for a very wide bandwidth and extremely fast response time.

Later sections of this handbook describe the Plessey high speed comparators which use this principle to achieve set up times of 2ns and input to output delays of less than 3ns.

## 3. Practical System Design

### Practical system design

#### MICROSTRIP TECHNIQUES

Microstrip techniques have been used in the microwave field for many years and are now well characterised. Relatively recently, the advantages of accurate matching and minimisation of reflections associated with microstrip have been adopted for high speed digital circuitry. When the edge speed in a circuit is comparable with the propagation delay down the lines in use, microstrip is needed.

A cross-section diagram is shown in Fig. 4. Points to note are that the devices are usually mounted on the ground-plane side of the double-sided board; the presence of the ground plane accurately defines the line impedances, provides low impedance current path for the ground supply and convenient decoupling for the other rails.



The characteristic impedance, Zo, of a microstrip line is

$$Zo = \frac{87}{\sqrt{\xi r + 1.41}} \ln \left(\frac{5.98 h}{0.8 w + t}\right)$$

r = relative dielectric constant of the board, typically r = 5 for glass-epoxy.

w, h and t are defined on Fig. 4.

Standard tables and graphs are available in the literature on microstrip to calculate the line width needed for a given Zo (Fig. 5).

In practice, line impedances greater than about 150 ohms are not realisable in the copper-glass-epoxy system.

The technology of microstrip board is relatively straightforward and follows good printed circuit board practice. The use of double-sided board is strongly recommended.


Fig. 5 Characteristic line impedance as a function of the line width for microstrip lines (Parameter is board thickness  $h(mm) \xi r = 5$ ,  $t = 35\mu$ )

The choice of board thickness and specification depends primarily on the application; best results are obtained with good quality board of reproducible characteristics. The capacitance per unit length of conductor is predictable from modified parallel-plate capacitor formulae; in practice, the graph of Fig. 6 is a good guide. Variations in dielectric constant of the board change Zo in the ratio of about  $\pm 2\%$  in Zo for  $\pm 5\%$  in  $\xi r$ .



Fig. 6 Intrinsic line capacitance as a function of line width for microstrip lines. (parameter is board thickness  $\xi r = 5$ ,  $t = 35\mu$ )

The inductance per unit length of the line may be calculated from the formula:

The propagation delay of the line is approximately

 $t_{pd} = 3.3 \times 10^{-2}$ .  $\sqrt{0.475 \,\xi r + 0.67}$  ns/cm

Must glass-epoxy board has  $\xi r \simeq 5$ , so  $t_{pd} = 0.058$  ns/cm. The relationship between  $t_{pd}$  and  $\xi r$  is illustrated in Fig. 7.



Fig. 7 Propagation delay as a function or the relative dielectric constant of the board material for microstrip lines

#### Line loading

Most devices connected to the microstrip load the lines capacitively. In some cases, such as logic inputs, there is only a single load capacitance on a relatively long line, and the effect can be ignored. On parallel outputs, especially where settling times are important, the effect of loading on the line must be compensated for. Basically, this means that the total load capacitance per unit length of line must be calculated and then the line designed in such a way that the loaded impedance matches the actual working impedance desired. Load capacitance per device is taken from the manufacturer's data or by measurement from the devices.

A fairly accurate assessment of the inter-device spacing is needed, and the types of device must be considered. Eventually, some figure of  $C_D$ , the

load capacitance per unit line length, can be derived. The standard equation for loaded lines is

$$Zo = \frac{Zo'}{\sqrt{\frac{1+C_D}{C_O}}}$$

where Zo' is the characteristic unloaded impedance Zo is the loaded impedance

- C<sub>D</sub> is the load capacitance in pF/cm
- Co is the line capacitance in pF/cm

Tables and graphs for this function are shown in Fig. 8.





Tables and graphs for this function are shown in Fig. 8.

Loading in most systems is distributed, in the way described, along the lines but, in reality, does represent discrete 'lumps' of capacitance at finite points, and so any compensation scheme cannot be perfect, but practical systems if well-designed show minimal line impedance disturbance. Of course, the propagation delay is increased by capacitive loading, in the ratio

$$t_{pd} = t'_{pd} \sqrt{\frac{1 + C_D}{C_O}}$$

where  $t_{pd}$  = final delay  $t'_{pd}$  = delay of unloaded transmission line

This function is illustrated in Fig. 9.



Fig. 9 Variation of the propagation delay line of a microstrip line as a function of the capacitive load per unit length.  $\xi r = 5$ , Parameter is  $Z_0$ 

#### ECL IN ANALOGUE TO DIGITAL CONVERTER SYSTEMS

Plessey A-D products are ECL compatible in terms of input and output logic levels. If full use is to be made of the advantages of ECL, proper transmission line design rules must be observed. Fig. 10 shows a simple line with driver and load. Initially, we assume that the line delay is appreciably longer than the rise and fall times, so that reflections occur at full amplitude. The output voltage swing at point A is a function of the internal device voltage swing, the output impedance, and the line impedance

$$V_{A} = V_{INT} \times \frac{Zo}{Ro + Zo}$$

Normally, Ro is small, so  $V_A \simeq V_{INT}$ .

This signal arrives at point B after time t. The voltage reflection coefficient at the distant end of the line is  $\rho L$ , which is given by the formula

$$\rho L = \frac{R_L - Zo}{R_L + Zo}$$

If  $R_L = Zo$  there is no reflection; even if  $R_L$  is an approximation to Zo, the reflections will not be large, as a 1% change in  $R_L$  changes  $\rho L$  by only 0.5%.

When a reflection occurs, however, it will return to A, arriving at a time 2t, and be reflected with a reflection coefficient





In the worst case conditions, the signal will suffer many reflections of significant amplitude: clearly this is not permissible, as it represents 'ringing' on the line. In ECL practice, ringing should be maintained below 15% undermaintained for short runs; Table 1 illustrates the maximum lengths allowed, assuming 20%–80% rise/fall times of 3ns.

| Line      | Fanout |      |      |      |
|-----------|--------|------|------|------|
| impedance | 1      | 2    | 4    | 8    |
| 50        | 21.1   | 19.1 | 17.0 | 14.5 |
| 68        | 17.8   | 15.7 | 12.7 | 10.2 |
| 75        | 17.5   | 15.0 | 11.7 | 9.1  |
| 82        | 16.8   | 14.5 | 10.7 | 8.4  |
| 90        | 16.5   | 13.7 | 9.9  | 7.6  |
| 100       | 16.0   | 13.0 | 9.1  | 6.6  |

Permissible unterminated line lengths (cm)

Table 1

The simplest termination scheme is shown in Fig. 11a. Since the input impedance of ECL parts is relatively high, R<sub>L</sub> is made equal to Zo. Then  $\rho L = 0$  and the voltage on the line is the full ECL swing. In large systems, this technique is used extensively but has the disadvantage of requiring a -2 volt rail in addition to the normal supply. Fig. 11b shows a convenient realisation of the same circuit using 0 and -5.2 volt rails only. With parallel terminated lines, the load provides the pulldown for the driving device. This termination is the fastest form for ECL. The full amplitude signal is progapated down the line, undistorted and, as  $\rho L \simeq 0$ , overshoot and ringing are practically eliminated. The Thevenin form (Fig. 11b) is fully equivalent to the system of Fig. 11a but operates on more convenient power rails. Clearly, the parallel combination



of  $R_1$  and  $R_2$  must be equal to Zo, while the defined voltage at the input must be the -2v used in Fig. 11a (when the driver output is 'low'). These conditions lead to:

for 
$$Z_0 = 50\Omega$$
  
 $R_1 = 81\Omega$   
and  $R_2 = 130\Omega$ 

General results are given in Fig. 12.

When driving a large fanout, loads may be distributed along the full length of a parallel terminated line, although only a single line is permissible at  $50\Omega$ .

The other major form of line termination is the series system (Fig. 13). Reflections are eliminated at the driving end of the line by making

$$Rs + Ro = Zo$$

The reflection coefficient of the load is -1.



Fig. 12 Thevenin equivalent resistors for parallel line-termination



This represents a 100% reflection at the load end of the line. As the propagated signal is of only half amplitude, the 180° phase change at the load interface is essential to provide the full logic swing at this point.

Typically, R<sub>0</sub> for ECL10k devices is 7 $\Omega$ , so in 50 $\Omega$  systems, R<sub>S</sub> = 43 $\Omega$ . R<sub>E</sub> is fanout dependent, and is given by

$$R_{EMAX} = \frac{10Zo - Rs}{n}$$
 where n = fanout.

The advantage of series termination is in simplicity, both in configuration and power supplies. Disdavantages are that distributed loading is not permissible, although lumped loading at the line end is satisfactory.

Voltage drops across Rs limit loading to less than 10. However, multiple Zo lines, with separate Rs resistors may be used. Overall slower propagation delay in series terminated mode may be a disadvantage, partly overcome by multiple transmission lines. This leads to the final line termination form, Fig. 14.



It can be seen from Fig. 14 that the driver is doubly terminated, and resembles both series and parallel systems. At the distant (B) end of the line,

 $R_B = Zo$ 

so there is no reflection.

At the driving end, Rs acts as a series damping resistor, and, although it is not generally possible to accurately match Zo at this point, any residual reflections on the line are further attenuated. The chief advantage of this scheme is the ability to drive a 50 ohm line terminated directly to ground, while using the conventional 0V and —5.2V supplies. Another advantage is the ability to drive long lines with low reflections; the disadvantage is that the effect of Rs and R<sub>B</sub> is to reduce the signal amplitude on the line; the device at B should be some form of line receiver or comparator.

At the driving device output, the 'low' level must be pulled down to -2 volts. Therefore

$$\frac{\text{Rs} + \text{R}_{\text{B}}}{\text{Rs} + \text{R}_{\text{E}} + \text{R}_{\text{B}}} = \frac{2}{5.2}$$

and  $R_B = Zo$  (usually 50 $\Omega$  for output line driving) and  $R_E$  may be set within limits, arbitrarily, to provide an adequate 'pull-down' current. Convenient practical values are

Further information can be obtained from ECL data and applications hand-books.

#### A TYPICAL SYSTEM

Modern equipment practice is heavily weighted in favour of  $50\Omega$  systems, and in key items such as coaxial cable and connectors it may not be easy to procure a wide range of alternatives. In this environment, where board-toboard, or board-to-external facility connections are used, coaxial  $50\Omega$  design is strongly advised. On an individual board, interconnection at  $50\Omega$  is commonly used for analogue lines, although digital signals may be conveniently operated at higher impedances. For the ultimate in performance, however,  $50\Omega$  (loaded) systems are preferred.

System design demands a range of component blocks with, desirably, a high state of integration. However, two circuit blocks currently not economically available in integrated form are the buffer amplifier and the sample-and-hold. Typical applications of the buffer amplifier are high speed driving of  $50\Omega$  analogue lines, DAC output buffering, and sample-and-hold buffering. A commercially available hybrid buffer amplifier (LH0063) has been used with success. Discrete buffer amplifiers can be constructed, the main parameters being slew rate and phase distortion. The ability to drive  $50\Omega$  lines is essential.

A sample-and-hold is needed in those video systems where the aperture time must be short compared with the time taken for the A-D to perform the conversion. Typical examples are systems where series-parallel type converters are used; an input analogue sample-and-hold is essential, as the LSB's are encoded some time after the MSB's. Fully parallel analogue to digital converters can operate without sample-and-hold; this is sometimes known as 'sampling-on-the-fly'. In this case, the parallel converter, by virtue of its latch action, performs an effective sample-and-hold function on the digital output word.

One measure of a sample-and-hold 'quality' is the aperture time, which is the uncertainty in the time at which the sample is taken. The best analogue sample-and-holds have  $t_{aperture} = 20 \text{ ps}$  rms. Digital sample and holds are more difficult to measure, but should be approaching this figure. The aperture time requirement of a sample-and-hold is calculated from the maximum input slew rate and the accuracy required. If the maximum input frequency is f, and the number of bits is n, then:-

$$t_{aperture} < \frac{1}{2^{n+1}, \pi, f_{\star}}$$

In an 8-bit system, if the input bandwidth is 10 MHz, and therefore the sample rate > 20 MHz, the required aperture time is calculated to be 62 ps or better.

Current analogue high speed sample-and-hold circuit design is discrete, using a ring of Schottky diodes for fast switching, usually transformer driven, The basic circuit is shown in Fig.15, A long tailed pair of very fast transistors is driven by a narrow ECL-derived pulse.



Normally, the diode ring is biased 'off' but, during the pulse, a relatively large forward current, of the order of 20–30 mA, is driven through the ring. The 'hold' capacitor charges to the voltage present at the output of the driver stage. After the pulse, the only discharge paths for the capacitor are the internal leakage, the diode ring reverse leakage, and the input current of the buffer amplifier. Low discharge rates imply low 'droop' of the signal output from the buffer amplifier; an FET input for the buffer is usually necessary. An advantage of this type of circuit is the full balance, which tends to cancel out feedthrough of the sampling pulse. The limiting factors are the time taken for the input pulse to switch the diodes, the parasitic capacitances of the diodes, and the finite input current and bandwidth of the buffer amplifier.

Digital sample-and-hold facilities are sometimes provided in all-parallel converters, by supplying a latch signal to all comparator stages in precise synchronism with the input analogue voltage. This means that the propagation delays of the lines must be accurately designed. When properly designed, digital sample-and-hold will compare favourably in aperture time with the best analogue circuits, and have the additional advantage of an indefinitely long 'hold' time, making them ideal for fast sample, long hold applications.

#### Testing the assembled system

The usual test instrument for high speed A-D systems is the oscilloscope, either real-time or sampling. Certainly, the oscilloscope display will illustrate whether the device is operating, and give some idea of the accuracy, limited to about six bits or so in dynamic range by the on-screen resolution. A fast D to A converter can help in A-D projects by reconverting the digital output so the difference between signals can be examined, either in the analogue mode by D-A converting the A-D output, or digitally, by D-A converting a digital input and reconverting in the A-D. In either case, the permissible error function is relatively easily described and is amenable to calculation. The A-D and D-A test method was applied to a 5-bit A-D converter with the results shown in Figs. 16 and 17. The first of these shows the digitising of a 300 kHz ramp to 5 bits resolution; there are no missing codes and no significant glitches. Sampling near the Nyquist rate is shown in Fig. 17. The technique here is to set up for a small difference frequency between the input signal and half the clock frequency. The oscilloscope timebase is set to a relatively low sweep rate, and the output waveform observed is the 'beat' frequency between the input and half<sup>1</sup> the clock rate. If the clock were to be set at precisely twice the input frequency, the display would consist of only two sample points per cycle of the input, positioned according to the phase separation between the input and the clock. With a small difference in frequency, successive conversions produce an output waveform in a manner similar to a sampling oscilloscope.

No sample-and-hold was used on the A-D; the on-chip latches proved satisfactory to a clock rate of 125 MHz.

One of the major problems in practical systems is ripples caused by reflections. A useful tool in checking line impedances is the time domain reflectometer; accuracies of 1% in line impedance measurement can be made, and line discontinuities are detected as distances in physical dimensions, so positive location is possible. Redesign of the defective components may significantly help the overall system performance.



## 4. The SP9750 Comparator



Fig. 17

### The SP9750 comparator

#### **GENERAL DESCRIPTION**

The SP9750 is a high speed comparator tailored to the needs of the parallel/ series type of converter described in Section 1.

Its most important features are:

1. The response is faster than other commercially available comparators

2. Integrated onto the comparator chip are additional features relevant to the construction of fast A-D converters.

The addition of the extra features on to the comparator not only reduces the system cost and complexity but also allows higher performance systems to be built.

Using the low gain principle already discussed, the comparator design could follow the latest high frequency amplifier practice. Fig. 18 shows the schematic diagram of the comparator section of the SP9750. It consists of a



mutual conductance or "gm" stage, a trans-resistance second stage, finally feeding an ECL logic output stage. The trans-resistance stage is a shunt feedback amplifier in which the transfer resistance is approximately equal to the feedback resistor value. The input impedance of this stage is low and so the effect of shunt capacitance on this point is minimised. Output impedance is also low giving similar advantages. The resulting circuit has a 300MHz bandwidth in the sample mode and can acquire an input signal change in 2ns. The input offset voltage is  $\pm$ 5mV and the resolution is 1mV, i.e.  $\pm$ 0.5mV.

In the design of very high speed converters, the propagation delays between IC packages have a strong influence on the maximum conversion speed attainable. By including additional system functions on the comparator chip these are minimised, and the bonus of a lower package count and lower power dissipation also ensues. The following four functions are available:

- 1. A two-input gate
- 2. Four emitter follower outputs from (1) for wired "OR" decoding
- 3. A precision current source set by an external resistor
- 4. A high speed precision switch for (3)



These are shown in block form in Fig. 19. Fig. 20 shows how fifteen SP9750s can be interconnected in a four-bit converter stage. The comparators are connected to form a four-bit all-parallel ADC similar to Fig. 1. The two input gates decode the comparator outputs by detecting the highest level comparator with a logic '1' at the output. The gate at this level puts out a unique '1' to the four emitter followers which can be wired "OR" connected to give a four-bit binary code. Also shown in the diagram is the function of the precision current output. These currents, which are equally weighted for all comparators, turn on when the comparator input is above the reference voltage. Therefore by summing all of these currents, an analogue reconstruction of the input signal to the nearest four bits below the input is obtained. Only fifteen comparators are required to construct a 4-bit ADC and a 4-bit DAC. Such a stage can be used as the MSB stage of a parallel/series type converter. The temperature compensation of the current output is sufficient to allow its use in converters of at least eight-bit accuracy. Similar stages can form the LSB stage of a parallel/series system, only in this case the current output would not be used.



The SP9750 has been optimised for use in a four by four bit parallel/series converter system, but it is by no means limited in its application. It is not only being designed into a variety of other systems, but also its extremely fast response has found it a place in such areas as fast pulse detection and instrumentation.

#### **Circuit description**

Fig. 21 shows the complete circuit diagram of the SP9750. The inputs are buffered with emitter followers to avoid the switching effect of input currents which would exist with a direct connection to the long-tailed pair first stage. The diodes in the collectors of the first stage are for DC level shifting. The DC conditions are arranged so that for a perfectly matched circuit with the inputs shorted together, there is zero voltage across the feedback resistors ( $R_f$ ).

The output from the second stage which is a swing of about 400mV is fed into the current switch via an attenuator. This direct route to the current switch gives the fastest possible D to A function. The attenuator avoids using excessive drive to the switch which would increase the settling time of the analogue current output. The analogue current source transistor uses a novel connection of transistors which minimises the effect of temperature and Hfe etc, on the output current stability.



The ECL output stage is conventional but an unusual circuit is used to provide the comparator output gating. The Boolean function required is: gate output — AB, which might be described as a partial exclusive 'OR' function. It is achieved by level shifting the B input by one half of an ECL output voltage swing, and feeding this into a single ECL gate structure. This circuit uses minimal chip area. Four emitter follower outputs from the gate are provided which can be wire OR-ed as previously described.

#### Conversion rate/Hardware tradeoffs

An 'n' bit converter can be arranged in a number of ways using parallel and series parallel techniques. For example, three stages could be used, each resolving some of the bits.

i.e. 
$$a + b + c = n$$

In an 'a' bits conversion, the number of comparators needed is  $(2^a - 1)$ . Thus the total number of comparators is:-

$$(2^{a} - 1) - (2^{b} - 1) - (2^{c} - 1)$$

In some circumstances, under and over-ranging may be needed, which will require two extra comparators.

Typical examples are the 4 imes 4, two stage converter for eight bits, where:-

Number of comparators  $= 2^4 - 2^4 - 2 = 30$ 

When stages are cascaded in this way, the interstage delay must be taken into account. Of primary interest is the D/A current output settling to the desired accuracy.

Each SP9750 contributes one fifteenth of the full scale current, and only one or two comparators are likely to be in a critical settling condition when the latch closes. Therefore if settling to  $\frac{1}{2}$  LSB is required (0.2%) two comparators need to settle to 3% or 1.5% for individual comparators. This takes place in less than 10ns. Allowing 10ns for the interstage difference amplifier to settle and a further 10ns for the sample and hold function and logic timing errors, the total conversion period is 30ns or a sampling rate of 33MHz. The corresponding figure for 3 stage is 20–25MHz.

Improved circuit design techniques would increase these figures. For instance, analogue delay could be used between stages to equalise the settling delay of the D/A current output. Perfect cancellation would reduce the conversion period by 10ns bringing the sampling rate to 50MHz. Another technique which has been used is additional comparators in the second or subsequent stage to correct errors from the first stage brought about by latching the first stage before the sample and hold has fully settled. The improved performance offered by such circuit innovations is traded against increased circuit complexity and hence cost.

#### D TO A CONVERTER USING THE SP9750

When used as originally intended, in a  $4 \times 4$  parallel-series ADC, the output currents from the first four bits of conversion are summed to produce the interstage digital-to-analog function. It is this D-A facility which is used here, but with a binary weighting for the output currents instead of the equal weighting of the A-D system.

A total of 'n' devices only are needed for the 'n' bit conversion, unless the MSB current needed is more than 10mA. If, say, 20mA MSB current is needed, two devices will run in parallel, as in the scheme to be described, giving a total of 'n + 1' devices. The D-A system block diagram is Fig. 22.



In the D-A application, the 'analog' inputs are switched by logic signals from the 'n' bits of incoming data, giving a marginal improvement in the operating speed compared with normal analog operation. The ancillary facilities ( $Q_0 - Q_4$  outputs) which are used in the ADC encoding matrix are not used in the DAC. The SP9750 incorporates a latch, as is becoming standard in high speed comparators, and this feature is exploited here to provide a fast digital sample-and-hold. The current output settling time (10ns to 0.2% for the SP9750) is the main limiting factor in this type of DAC; eight-bit accuracy should be available in about 10–15ns from the input command.

The comparator has a maximum input current of  $25\mu$ A, which allows it to be set up to receive logic input swings (ECL or TTL) by connecting the reference input to the appropriate voltage. The ECL input to the latch stage is made low for follow or high for hold.

The output current is set by an external resistor and the -8 volt rail, which should be stable enough for the accuracy needed. The maximum output current from a single device should not be much more than 10mA; the relationship of output current to negative reference rail is nominally

$$\mathsf{I}_{\mathsf{out}} = rac{\mathsf{V}_{\mathsf{rail}}}{2 \times \mathsf{R}_{\mathsf{ext}}}$$

In practice, deviations from this rule are found at low output currents, due to on-chip bias conditions, and a table has been drawn up (Table 2) which illustrates the values of  $R_{ext}$  for given output currents.

| Output current | Tail resistor (Rext)  |          |  |
|----------------|-----------------------|----------|--|
| (mA)           | Fixed                 | Variable |  |
| (mA)           | $(\overline{\Omega})$ | (Ω)      |  |
| 10             | 330                   | 100      |  |
| 5              | 680                   | 220      |  |
| 2.5            | 1.5k                  | 470      |  |
| 1.25           | 3k                    | 1k       |  |
| 0.625          | 7.5k                  | 2.2k     |  |
| 0.312          | 22k                   | 10k      |  |
| 0.156          | 180k                  | - 100k   |  |

| Tal | ole | 2 |
|-----|-----|---|
|-----|-----|---|

#### System Aspects

The most used type of high-speed DAC is probably the eight-bit system, so the description here is for eight bits, with an MSB of 20mA, which requires two SP9750s in parallel. No problems are encountered in parallel device operation. The total of nine comparators are laid out in a U-shaped configuration on  $\frac{1}{16}$ " PCB with a top surface ground plane. The design value for the transmission line signal paths is  $50\Omega$ , enabling the DAC to directly drive  $50\Omega$  systems, or the  $50\Omega$  input of a fast real time or sampling scope. The option of terminating the board end of the transmission line or leaving it open is available. The latter case provides a full-scale swing of 2 volts (40mA into  $50\Omega$ ) while termination of the line on the PCB halves the output voltage swing by giving an effective  $25\Omega$  load, but gives better settling time by reducing reflections on the summing line. The device input capacitance is small, and  $50\Omega$  nominal lines are used with  $50\Omega$  terminations. The two MSB devices are fed through  $100\Omega$  lines with  $100\Omega$  terminations in parallel. Drive from ECL matched to  $50\Omega$  by terminating networks optimises the switching speed, although TTL-level (LS or S) is also possible by resetting the V<sub>ref</sub> inputs rail to a mid-level point.

On the output current summing line, the typical output capacitance per device is 2pF. The line is fed from both sides, so an unloaded line impedance of 110 $\Omega$  is predicted for the 50 $\Omega$  loaded condition. All input lines are made of equal lengths, although some advantage may be gained by equalising the input to output delays; in either case, the MSB should be located furthest from the output connector and as close as possible to the end termination of the line.

#### Testing the DAC

Each comparator is configured as in Fig. 23 and the potentiometers have to be 'set up' to provide eight-bit accuracy. There are two ways to do this: either DC, using a DVM and setting each current independently of the others or dynamically, driving the inputs with a digital code. The dynamic method provides 'hands-on' practical feel for the DAC operation at high speed, and is recommended if a fast real time scope is available. A simple drive circuit uses two ECL10k Hexadecimal counters (MC10136s) in synchronous count mode, overflowing at the 256 count. For the eight-bit converter, this gives a



full-scale ramp output, which is easily trimmed for linearity. The system diagram is shown in Fig. 24. Nominal MSB is 20mA, bit 7 is 10mA and so on down. A small overall scaling error can be trimmed out using the --8 volt rail. Independent setting of the current sources instead of the conventional R-2R ladder improves speed performance and prevents interaction between sources.



Fig. 25 shows the full-scale ramp maintaining linearity at more than 50MHz input to the LSB. The full-scale transition (Fig. 26) at the end of the ramp, takes less than 15ns, dominated of course by the MSB transition, shown clocked at about 14MHz in Fig. 27.

The limiting factor in the DAC testing is the ECL10k drivers; output glitches are seen at the MSB transition (0111 1111 to 1000 0000) and at the lower counter full transition (0000 1111 to 0001 0000); these are attributed to timing errors caused by internal 'counter full' to 'carry out' delay. The manufacturer's figures put this at 5ns, although the glitches seen are shorter, about 3ns overall. The minimum clock period accepted by the counters is 9ns so the DAC LSB state changes occur at this interval, comparable to the I<sub>out</sub> settling time of the SP9750 (typically 10ns to 0.2%) indicating a maximum data rate of more than 50MHz.



Fig. 25



# 5. The SP9685 Comparator



## The SP9685 comparator

#### **GENERAL DESCRIPTION**

The SP9685 is a high speed latched comparator, the circuit diagram for which is shown in Fig. 28. The unlatched gain is approximately 50dB at frequencies up to over 200MHz. The main differences between the SP9685 and the SP9750 are as follows:-

1. The SP9685 is a simple comparator and does not include the gates and precision current sources of the SP9750.

2. The unlatched gain of the SP9685 is greater than that of the SP9750.

3. The latch enable control of the SP9685 has the opposite phase of operation to that of the SP9750 latch control.

4. Two gain stages follow the latch of the SP9685 whereas only one is used on the SP9750.

5. Q and  $\overline{Q}$  outputs are provided on the SP9685.

#### Short pulse detector

This simple circuit for the SP9685 has applications in nucleonics and high energy physics. In its simplest form, the circuit is shown in Fig. 29.

A positive going pulse of any width, down to the minimum defined by the propagation delay plus the setup time, and of any height between the maximum common mode signal and the minimum overdrive that will reliably switch the comparator can be quickly detected and will cause the circuit to



latch, ignoring further inputs. Practical minimum values are a 3ns pulse width and a 10mV amplitude for reliable latching. The input biasing should be set for a mid input range threshold. Alternative forms of the same basic circuit could be used to detect negative going pulses, by feeding Q back to the latch, or detect pulses greater than a preset height, by shifting the threshold bias point.

Resetting the simple circuit can only be achieved by removing the power supplies. It is possible to produce an external resettable latch using ECLIII which will not degrade the performance if powering down is not an acceptable method.



#### An ECL two-phase clock oscillator

This simple oscillator circuit is capable of relatively high stability and wide frequency range (up to 200MHz). The maximum frequency limit is determined by the device propagation delay (typically 2ns) and the external strays. At low frequencies (below 5MHz) operation is possible, but high frequency instability on the clock edges may be seen. In practice, this is unlikely to be a restriction on the use of the device. An empirical relationship between R and C values and frequency is shown in Table 3. In the circuit shown (Fig. 30) output matching networks are included so that the device can drive 500hm lines terminated to ground. Where higher impedance lines or short runs are used the output networks may be omitted. However, because the device edge speeds are comparable with ECLIII, good ECL practice in line matching and termination, preferably with a ground plane structure, should be employed as described in Section 3. The input bias conditions are determined by the output potentiometer  $R_1:R_2$ . It can be shown that a ratio of 3.6:1 will give a minimum of HF instability when operating at low frequency.

| C <sub>1</sub> pf | $Fosc(R_3 = 1K\Omega)MHz$ | $^{F}osc(R_{3}=330\Omega)MHz$ |
|-------------------|---------------------------|-------------------------------|
| 0                 | 161                       | 190                           |
| 2.2               | 64                        | 160                           |
| 2.7               | 59                        | 156                           |
| 3.3               | 54                        | 152                           |
| 3.9               | 46                        | 140                           |
| 4.7               | 42                        | 132                           |
| 5.6               | 38                        | 120                           |
| 6.8               | 33                        | 103                           |
| 8.2               | 30                        | 88                            |
| 10                | 28                        | 77                            |

Table 3

One side of the capacitor  $C_1$  is grounded, and all or part of the effective capacitance can be made voltage variable, producing a high frequency voltage controlled oscillator with direct ECL drive. Spectral analysis indicates that the noise sidebands from this type of oscillator are 40dB down at 50kHz away from the carrier.



#### A HIGH SPEED WINDOW DETECTOR

The SP9685 can be used to detect whether an input is within a specified voltage range. The basic circuit is well known and is shown in Fig. 31 in a form to give ECL levels. The output drives a  $50\Omega$  load to ground or, without the  $27\Omega$  series resistor, further ECL stages.

Fig. 32 illustrates the operation of the circuit which has been set up to detect a window of  $\pm 20$ mV about 0 volts. As the input voltage crosses zero the output changes from high to low and back again in a time mainly determined by the ECL rise and fall times. This circuit is thus detecting the crossing of the 40mV window by a signal slewing at 50V/µ sec.

Applications of the high speed window detector are in fast tracking A-D converters and high speed zero crossing detectors. The operational limit is the device propagation delay (typically 2ns) which defines the minimum width of the threshold crossing pulse.





## 6. U.L.A. For Subnanosecond System Design

### Uncommitted Logic Arrays for Subnanosecond System Design

In high speed computer systems the overall gate delay within a complete system is made up of two constituent parts, the intrinsic gate delay and the interconnection delay. It has been usual to try to equalise these constituents and in consequence in systems using industry standard ECL 10K integrated circuits and multi-layer printed circuit board technology, the total 'system' gate delay is typically four nsecs; made up of two nsecs due to the gate itself and two nsecs due to the interconnections (Ref. 1). When the higher performance ECL 100K range was introduced, offering 700 psec logic at the same level of integration, the gain in overall system performance without a radical change in interconnection technology was small. This trend is likely to continue and the application areas for ultra high speed logic will be severely limited unless improvements in gate performance are accompanied by a significant increase in the available level of integration. Improvements to the system architecture will also be necessary to maximise the number of serial logic operations contained on a single integrated circuit chip,

As a result of increasing levels of integration standard product families are becoming less easy to identify. This problem has been overcome in the computer industry by the development of the uncommitted logic array (ULA) (Refs.2,3,4). These are fixed arrays of standard components and gates contained on a silicon chip and customisation is achieved by changing only the metal interconnection patterns. In those areas where the system architecture can be partitioned appropriately this approach has many attractions. Inevitably, partitioning problems due to logic and pin limitations arise, and this generates a requirement for 'infill' logic. There are occasions where this 'infill' could result either in the very low utilisation of the ULA, or a return to the slower ECL parts. Both of these approaches can result in a significant loss in performance.

To overcome this problem a family of ultra high speed devices has been designed which enables all parts of a high performance digital system to be integrated in state-of-the-art technology without compromise. The family, which is based on two small scale (SSI) and two medium scale (MSI) parts developed on the high performance variant of Plessey Process III (Ref.5), offers gate propagation delays of less than 500 picoseconds together with flipflop clock rates in excess of 500 MHz. It is possible by using these components to construct large digital systems in which the total system gate delay is less than one nanosecond.

#### **SSI Devices**

The high speed variant of Process III uses a two micron epitaxial layer and ion implantation for the base and emiter stages. The resulting process offers a peak transistor  $F_T$  of 5.5 GHz compared with 2.5 GHz for devices on the standard process at the same current level.

This capability offers two possibilities: higher performance at the same power levels as existing devices, or the same performance for reduced power dissipation. The two SSI devices described below reflect these options, being high performance and low power versions of existing standard ECL products.

#### 1. Dual High Speed Gate

This dual four-input OR/NOR gate offers a packaged delay (typical) of 550 picoseconds. This delay includes some 180 picoseconds contributed by the standard 16-lead ceramic dual-in-line package; the on-chip delay is therefore of the order of 350-400 picoseconds.

#### 2. Dual High Speed Flip-Flop

There are two variants of this circuit, both of which are dual master slave type D flip-flops, with different power requirements. The lower power variant of the new circuit operates at a clock frequency of 400 MHz and the higher power variant at 550 MHz. (All of these values are typical). A contributory factor to the high performance in this case is the use of two layers of metallisation; this also has the added advantage of reducing the overall chip size.

#### **MSI Devices**

In an attempt to identify the optimum circuit configuration required for advanced ULA systems, two MSI parts have been designed. The circuits are similar in complexity but, whereas the first uses a simple single level ECL gate structure, the second uses a multi-level structure. Extensive evaluation of both designs has been carried out.

#### (a) An ECL MSI Subnanosecond ULA

This circuit is based on a single level ECL logic gate and is designed to simplify the customisation procedure. Up to 100 gate functions may be realised



Figure 1 MSI ULA Cell Components



Figure 2 MSI ULA Chip Photograph (2.3 × 2.6mm)



Figure 3 Performance of MSI ULA (2 nsec per division)

using this circuit. The 36 cells (Figure 1) are arranged in blocks of four around a central reference supply; the cell layout and component values have been optimised so that emitter and collector dot functions (giving wired OR/AND) are realised with the minimum performance degration. Inputs and outputs to the array are through 28 bonding pads, each of which has associated with it a buffer transistor capable of driving a 50 ohm line at ECL 10K logic levels. Customisation of the array is on two layers of metallisation, and software has been developed to assist in the layout of the circuit (Figure 2). Gate delays have been measured at 500 picoseconds (Figure 3) for an internal gate, to which 80 picoseconds are added for a typical emitter dot function and 200 picoseconds for a typical collector dot function. Flip-flop clock rates in excess of 400 MHz have been measured.

Six variants of this circuit have been designed and particular attention has been paid to worst case configurations. For instance one of these six was a Dual Parity Generator/Checker requiring the use of an array of non-equivalence gates which is not easily realised in a single-level, ECL logic gate structure. Extensive emitter and collector dotting is required, as illustrated by *Figure 4*. Despite the inefficient realisation of this function (there are in fact ten serial gates in the path from data to output) the propagation delay is only 3.5 nsecs when packaged in a standard 24-lead dual-in-line package.

#### (b) An ECL MSI Master Chip

This is a high speed component array for implementing multi-level stacked ECL functions. The chip (*Figure 2*) is subdivided into eight major cells, each of which can be customised to realise a master-slave D-type flip-flop and has 32 external



Figure 4 Realisation of Dual Parity Circuit

connections. A major cell is divided into two minor cells (Figure 6), each of which has the capability of (typically) a two-input exclusive OR gate or a triple three-input OR gate. Emitter dotting and collector dotting may also be used to increase the logic capability of the circuit. Gate delays on this circuit are of the order of 550 picoseconds and maximum flip-flop clock rates in excess of 500 MHz. Five variants of this circuit have been completed; its application is primarily in those areas where the packing density and power dissipation of circuits can be optimised by use of the multi-level logic capability. One such example is illustrated by Figure 7. This variant is a dual quad master slave flip-flop with asynchronous set and reset which is to be used to provide the output latches for a fast A-D converter chip set. Whilst power dissipation has been reduced as far as possible (in order that a standard 24-lead dual-in-line package may be used), typical operating speeds are still expected to be in the region of 400 MHz.

|    | A DOMESTIC | ing the second s |                                         | m Z        |  |
|----|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|------------|--|
|    | - <b>-</b> |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1. <b>1</b> 16 ( 2.95 (                 |            |  |
|    |            | tool .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ette satura                             |            |  |
|    |            | nin nonn ar                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                         | 中海         |  |
|    |            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ang <b>il</b> is<br>1 <b>L</b> ansahore | NE.        |  |
|    |            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1115 <b>  113</b>   <b>1</b> 14         |            |  |
|    | 1          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                         | d. C       |  |
|    |            | A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                         |            |  |
| 2- |            | 1.1.1.1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 2H CONFE                                | -8         |  |
| -0 |            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                         | n Q=1      |  |
| 2  | 1          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                         | <b>D</b> S |  |

Figure 5 MSI Master Chip Photograph



Figure 6 MSI Master Chip Minor Cell Components



Figure 7 Octal D-Type Variant of MSI Master Chip



Figure 8 Fast Multiplier Performance Comparison

#### L.S.I. Devices

The majority of second generation ULAs now being introduced use multi-level ECL logic structures as described for the ECL MSI Master Chip above. Comprehensive computer aided designs have been developed to enable the layout of these circuits to be designed quickly and efficiently. This approach has consequences concerning the achievable performance and packing density. The use of CAD techniques has generally resulted in the introduction of standard metallisation cells which are used to design an area of the circuit to perform a particular logic function. These cells (necessary to reduce a complex I.C. design to a simple topological problem) are superimposed on the array and interconnected automatically. As with all CAD and standard cellbased systems, this results in an increase in the redundancy of the on-chip logic (customisation efficiencies of 70% are typical) and substantial
increase in the typical interconnection length (unless this can be interactively avoided). For logic operating at less than 500 psecs, the performance penalty caused by the compromised cell layout and the increased interconnection capacitance (both caused by the automatic layout methodology) may eventually prove prohibitive. The development of highly optimised single-level structures, working off reduced voltage supplies to minimise power dissipation, may become the preferred approach due to the inherent layosut simplicity.

As a result of the development work above, a larger version of the MSI subnanosecond ULA has been designed. This circuit, which contains 144 of the single-level cells contained in the smaller circuit, offers a logic capability of up to 400 gates. Two power options are offered. The first, consistent with the smaller circuit, dissipates three wats and offers a gate propagation delay of 500 picoseconds. The second, which is metal compatible with the first, will offer a gate delay of 1.3 nsecs for a power dissipation of 500 mW. Both chips measure  $3.5 \times 4.1$ mm and have 64 pin connections.

### System Implications

Work carried out on fast multipliers has shown that significant advantages are to be gained both in terms of package count and performance using the family as described. A  $16 \times 16$  bit multiplier using the 36-



Figure 9 Scaled and Full-size ULA Chips

cell array uses a chip count of 26 and achieves a multiplication time of 80 nsecs. By use of the larger array it should be possible to construct a  $64 \times 64$ -bit multiplier which will achieve a 128-bit product in 150 nsecs using 56 devices.

### **Future Developments**

As a step towards very high speed integration (V.H.S.I.), a 25% linear dimension shrink has been applied to the 36-cell ULA. The scaled circuit uses three micron minimum geometries and has been processed using conventional photolithographic techniques. In the shrunk ULA (*Figure 9*), not only is the local gate delay reduced, but the parasitic delays have also been halved when compared with the full-size version (*Figure 10*). (The parasitic delays are those caused by the capacitance introduced by the on-chip interconnections and by use of the 'wire and' and 'wire or' functions). This reduction improves the system performance significantly as is illustrated by



Figure 10 Performance of Scaled ULA



Figure 11 2 Counter Circuit

the counter circuit of *Figure 11*. Because of the simple cell structure this circuit has been realised using a combination of basic gates, 'wire or' and 'wire and' functions. The performace of the counter has increased from less than 500 MHz to over 950 MHz (*Figure 12*) and the on-chip gate delays are now less than 400 picoseconds.



Figure 12 Counter Performance (1 nsec per division)

### Conclusions

A range of devices has been developed which enables subnanosecond performance to be maintained across the whole of a digital system. Developments are now under way which should allow three micron geometries and less to be used in future designs. The impact of this, together with fundamental improvements in the basic transistor structure, should allow local gate delays of 200 picoseconds and system gate delays of 500 picoseconds to be achieved within the next few years.

#### References

1. D.J. Kinniment and D.B.G. Edwards, "Influence of Circuit Layout and Packaging on Fast Computer Performance", IEE Journal on Computers and Digital Techniques, Volume 1, Number 4, p.131-136, October, 1978.

 G. Sideris, "Mystery Computer Unveiled", Electronics International, Volume 46, Number 7, p.51-52, March 29th, 1973.
 A. Masaki, Y. Harada and T. Chiba, "200 Gate ECL

Masterlice LSI'', ISSCC Digest of Technical Papers, p.62-63, February, 1974.

 W. Braeckelmann, H. Fritzche, F.K. Kroos, W. Trinkl and W. Wilhelm, "A Masterslice LSI for Subnanosecond Random Logie", ISSCC Digest of Technical Papers, p.108-109, February 1977.

5. M.Kitchin, P.S. Walsh and P.J. Ward, "2 GHz Logic on a 5 GHz F<sub>T</sub> Process", Proc. ESSCIRC 1976, Toulouse, France, p.92-93, September, 1976.

6. S. Hollock and J.B. Gosling, "High Speed Multiplication using ECL Gate Arrays", Proc. ESSCIRC 1978, Amsterdam, Holland, p.70-72, September, 1978.

.

# 7. SP9000 Data



# SP9000 SERIES DATA CONVERSION PRODUCTS

# SP 9685 ULTRA FAST COMPARATOR

The SP 9685 is an ultra-fast comparator, and the SP 9687 is an ultra-fast dual comparator, both manufactured with a high performance bipolar process which makes possible very short propagation delays 2.2 nS typ ./ 2.7 nS typ. respectively. The circuits have differential inputs and complementary outputs fully compatible with ECL logic levels. The output currents capability are adequate for driving 50 ohm terminated transmission lines. The high resolution available makes the devices ideally suited to analogue-to-digital signal processing applications.

With the SP 9685 a latch function is provided to allow the comparator to be used in a sample-hold mode. When the latch enable input is ECL high, the comparator functions normally. When the latch enable is driven low, the outputs are forced to an unambiguous ECL logic state dependent on the input conditions at the time of the latch input transition. If the latch function is not used the latch enable may be connected to ground.

With the SP 9687 a latch function is provided to allow the comparator to operate in the follow-hold or sample-hold mode. The latch function inputs are intended to be driven from the complementary outputs of a standard ECL gate. If LE is high, and LE is low, the comparator function is in operation. When LE is driven low and LE high, the outputs are locked into the logical states at the time of arrival of the latch signal. If the latch function is not used, LE Must be connected to ground.

Both devices are compatible with the AM 685/AM 687 respectively but operate from conventional +5V and-5.2V rails.

### FEATURES

- Propagation Delay 2.2 ns typ/2.7 ns typ respectively.
- Latch Set-up Time 1 ns max./0.5 ns typ
- Complementary ECL Outputs
- 50 Ω Line Driving Capability
- Excellent Common Mode Rejection
- Pin Compatible with AM 685/687 but faster

### QUICK REFERENCE DATA

- Supply voltages +5V, -5.2V
- Operating tempurature range -30°C to +85°C

### **ABSOLUTE MAXIMUM RATINGS**

| Positive supply voltage             | 6V            |
|-------------------------------------|---------------|
| Negative supply voltage             | —6V           |
| Output current                      | 30mA          |
| Input voltage                       | ± 5V          |
| Differential input voltage          | ± 5V          |
| Power dissipation                   | 500mW         |
| Storage                             | —55° to 150°C |
| Lead temperature (soldering 60 sec) | 300°          |
|                                     |               |

### **ELECTRICAL CHARACTERISTICS**

#### Test conditions (unless otherwise stated) :

# SP 9687 ULTRA FAST DUAL COMPARATOR



On metal package, pin 5 is connected to case. On DIP pin 8 is connected to case

Fig. 1 Pin connections



Fig. 1A



The outputs are open emitters, therefore external pulldown resistors are required. These resistors may be in the range of  $50-200\Omega$  connected to -2.0V or  $200-2000\Omega$  connected to -5.2V

Fig. 2 Functional diagram

|                                                                                                                                                                                                                                                     | · ·                                                                                                                                                                                                                |                                       | Value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                      |                                                                                                                            |                                                             |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|
| Characteristic                                                                                                                                                                                                                                      | Туре                                                                                                                                                                                                               | Min.                                  | Тур.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Max.                                                                                                                                 | Units                                                                                                                      | Conditions                                                  |
| Input offset voltage<br>Input bias current<br>Input offset current<br>Supply Currents Icc<br>IEE<br>Total Power Dissipation<br>Min. Latch Set-up Time<br>Input to Q Output Delay<br>Input to Q Output Delay<br>Latch to Q delay<br>Latch to Q delay | Both<br>Both<br>SP 9685<br>SP 9687<br>SP 9685<br>SP 9685 | -5                                    | 10<br>19<br>23<br>30<br>54<br>210<br>430<br>0.5<br>2.7<br>2.7<br>2.7<br>2.5<br>2.7<br>2.5<br>2.7<br>2.5<br>2.7<br>2.5<br>2.7<br>2.5<br>2.7<br>2.5<br>2.7<br>2.5<br>2.7<br>2.5<br>2.7<br>2.5<br>2.7<br>2.5<br>2.7<br>2.5<br>2.7<br>2.5<br>2.7<br>2.5<br>2.7<br>2.5<br>2.7<br>2.5<br>2.7<br>2.5<br>2.7<br>2.5<br>2.7<br>2.5<br>2.7<br>2.5<br>2.7<br>2.5<br>2.7<br>2.5<br>2.7<br>2.5<br>2.7<br>2.5<br>2.7<br>2.5<br>2.7<br>2.5<br>2.7<br>2.5<br>2.7<br>2.5<br>2.7<br>2.5<br>2.7<br>2.5<br>2.7<br>2.5<br>2.7<br>2.5<br>2.7<br>2.5<br>2.7<br>2.5<br>2.7<br>2.5<br>2.7<br>2.5<br>2.7<br>2.5<br>2.7<br>2.5<br>2.7<br>2.5<br>2.7<br>2.5<br>2.7<br>2.5<br>2.7<br>2.5<br>2.7<br>2.5<br>2.7<br>2.5<br>2.7<br>2.5<br>2.7<br>2.5<br>2.7<br>2.5<br>2.7<br>2.5<br>2.7<br>2.5<br>2.7<br>2.5<br>2.7<br>2.5<br>2.7<br>2.5<br>2.7<br>2.5<br>2.7<br>2.5<br>2.7<br>2.5<br>2.7<br>2.5<br>2.7<br>2.5<br>2.7<br>2.5<br>2.7<br>2.7<br>2.5<br>2.7<br>2.7<br>2.5<br>2.7<br>2.7<br>2.7<br>2.5<br>2.7<br>2.7<br>2.5<br>2.7<br>2.7<br>2.5<br>2.7<br>2.7<br>2.7<br>2.5<br>2.7<br>2.7<br>2.7<br>2.5<br>2.7<br>2.7<br>2.7<br>2.5<br>2.7<br>2.7<br>2.7<br>2.5<br>2.7<br>2.7<br>2.7<br>2.5<br>2.7<br>2.7<br>2.7<br>2.5<br>2.7<br>2.7<br>2.7<br>2.7<br>2.5<br>2.7<br>2.7<br>2.7<br>2.7<br>2.5<br>2.7<br>2.7<br>2.7<br>2.7<br>2.7<br>2.7<br>2.7<br>2.7 | +5<br>20<br>5<br>23<br>34<br>300<br>1<br>3<br>4<br>3<br>4<br>3<br>4<br>3<br>4<br>3<br>4<br>3<br>4<br>3<br>4<br>3<br>4<br>3<br>4<br>3 | mV<br>uA<br>uA<br>mA<br>mA<br>mA<br>mW<br>mW<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns | Rs 100 ohms Nominal Conditions 100 mV pulse 10 mV Overdrive |
| Min. latch pulse width<br>Min. hold time<br>Common Mode Range<br>Input Capacitance<br>Input Resistance<br>Output Logic Levels<br>Output High<br>Output Low<br>Common Mode Rejection<br>Ratio<br>Supply Voltage Rejection<br>Ratio                   | Both<br>Both<br>Both<br>Both<br>Both<br>Both<br>Both                                                                                                                                                               | -2.5<br>60<br>96<br>-1.85<br>80<br>60 | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 3<br>1<br>+2.5<br>81<br>-1.65                                                                                                        | ns<br>Ns<br>PF<br>Kohms<br>V<br>dB                                                                                         | At Nominal Supply<br>Voltages.<br>See Fig. 4                |



Fig. 3 Timing diagram

### **OPERATING NOTES**

### Timing diagram

The timing diagram, Figure 3, shows in graphic form a sequence of events in the SP9685. It should not be interpreted as 'typical' in that several parameters are multi-valued and the worst case conditions are illustrated. The top line shows two latch enable pulses, high for 'compare', and low for latch. The first pulse is used to highlight the 'compare' function, where part of the input action takes place in the compare mode. The leading edge of the input signal, here illustrated as a large amplitude, small overdrive pulse, switches the comparator over after a time tpd. Output Q and Q transitions are essentially similar in timing. The input signal must occur at a time ts before the latch falling edge, and must be maintained for a time th after the latch falling edge, in order to be acquired. After th, the output ignores the input status until the latch is again strobed. A minimum latch pulse with  $t_{pw(E)}$  is required for the strobe operation, and the output transitions occur after a time tpd(E).

### Definition of terms

- Input offset voltage The potential difference Vos required between the input terminals to obtain zero output potential difference.
- los Input offset current - The difference between

the currents into the inputs when there is zero potential difference between the outputs.

- Ig Input bias currents The average of the two input currents. Ig is a chip design trade-off parameter; externally, its desirable to have Ig as low as possible, while internally, circuit performance requirements demand higher Ig. N Input resistance - The resistance looking into either
- RIN Input resistance The resistance looking into either input with the other grounded.
- CIN Input capacitance The capacitance looking into either input pin with the other grounded.

#### Switching terms (refer to Fig. 3)

- tpd+ Input to output high delay The propagation delay measured from the time the input signal crosses the input offset voltage to the 50% point of an output LOW to HIGH transition.
- t<sub>pd</sub> Input to output low delay The propagation delay measured from the time the input signal crosses the input offset voltage to the 50% point of an output HIGH to LOW transition.
- $t_{pd+(E)}$  Latch enable to output high delay The propagation delay measured from the 50% point of the latch enable signal LOW to HIGH transition to the 50% point of an output LOW to HIGH transition.
- $t_{pd-(\epsilon)} \quad \mbox{Latch enable to output low delay-The propagation delay measured from the 50% point of the latch enable signal LOW to HIGH transistion to the 50% point of an output HIGH to LOW transition.$
- ts Minimum set-up time The minimum time before the negative transition of the latch enable signal that an input signal change must be present in order to be acquired and held at the outputs.
- th The minimum time after the negative transition of the latch enable signal that the input signal must remain unchanged in order to be acquired and held at the outputs.
- t<sub>pw(E)</sub> Minimum latch enable pulse width The minimum time that the latch enable signal must be HIGH in order to acquire and hold an input signal change.
- Vcm Input voltage range The range of input voltages for which the offset and propagation delay specifications are valid.
- CMRR Common mode rejection ratio The ratio of the input voltage range to the peak-to-peak change in input offset voltage over this range.

### Latched and unlatched gain

The gain of a high speed, high gain comparator is difficult to measure, because of input noise and the possibility of oscillations when in the linear region. For a full ECL output level swing, the unlatched input shift required is approximately 1mV. In the latched mode, the feedback action in effect enhances the gain and the limitation in the noise/oscillation level; under these conditions the usable resolution is 100 µV, although this is only achieved by careful circuit design and layout.

#### Interconnection techniques

High speed components in general need special precautions in circuit board design to achieve optimum system performance. The SP 9685/SP9687, with around 50 dB gain at 200MHz, should be provided with a ground plane having a low inductance ground return. All lead lengths should be as short as possible, and RF decoupling capacitors should be mounted close to the supply pins. In most applications, it will be found to be necessary to solder the device directly into the circuit board. The output lines should be designed as microstrip transmission lines backed by the ground plane with a characteristic impedance between 50  $\Omega$  and 150  $\Omega$ . Terminations to -2V, or Thevenin equivalents, should be used.

#### Measurement of propagation and latch delays

A simple test circuit is shown in Figure 4. The operating sequence is :

- Power up and apply input and latch signals. Input 100mV square wave, latch ECL levels. Connect monitoring scope(s).
- 2. Select 'offset null'
- Adjust offset null potentiometer for an output which switches evenly between states on clock pulses.
- Measure input/output and latch/output delays at 5mV offset, 10mV offset and 25mV offset.



Fig. 4 SP9685/9687 test circuit



Fig. 5 Open loop gain as a function of frequency



Fig. 6 Response to a 100MHz sine wave



Fig. 7 Propagation delay, latch to output as a function of overdrive



Fig. 9 Set-up time as a function of temperature



Fig. 11 Propagation delay, input to output as a function of temperature



Fig. 8 Propagation delay, input to output as a function overdrive



Fig. 10 Set-up time as a function of input overdrive



Fig. 12 Propagation delay, latch to output as a function of temperature



Fig. 14 Input bias currents as a function of temperature



Fig. 16 Output levels as a function of temperature



Fig. 13 Output rise and fall times as a function of temperature



Fig. 15 Supply current as a function of temperature



Fig. 17 Response to various input signal levels



Fig. 18 Common mode pulse response



SP9000 SERIES DATA CONVERSION PRODUCTS

# SP9750

## **HIGH SPEED COMPARATOR**

The SP9750 is a high speed comparator with a latch circuit and other facilities intended for use in the construction of fast A–D converter systems. The speed capability of the device is compatible with conversion rates of up to 100 Mega-samples per second. Input and output logic levels are ECL compatible.

### FEATURES

- Latch Set-up Time 2ns Max.
- Max. Input Offset Voltage 5mV
- Propagation Delay 3ns (Typ.)
- ECL Compatible
- Comparator Output Gating
- Wired OR Decoding for 4 Bits
- Current Output Settling to 0.2% in 8ns

### **ABSOLUTE MAXIMUM RATINGS**

+5.5V Positive supply voltage Negative supply voltage -5.5V Reference supply voltage --8.5V Reference current output 15 mA Input voltage +-4V - 6V Differential input voltage Power dissipation 500 mW Operating temperature range -30°C to +85°C -65°C to +150°C Storage temperature range Lead temperature (soldering 30 sec) 300°C

Logic input voltages to gate and latch VEE to 0



Fig. 1 Pin connections



Fig. 2 Block diagram of SP9750



83

### **ELECTRICAL CHARACTERISTICS**

### Test conditions (unless otherwise stated):

 $\begin{array}{l} T_{AMB} = +25\,^{\circ}C \\ V_{CC} = +5V \ \pm 0.25V \\ V_{EE} = -5.2V \ \pm 0.25V \\ V_{REF} = -8V \end{array}$ 

| Characteristic                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                               | Value                                                                                    |                                                                                                                                    | Unite                                                                                                                                                  | Conditions                                                                                                                                                                                                                                                                                                              |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Characteristic                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Min.                          | Тур.                                                                                     | Max.                                                                                                                               | Units                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                         |  |  |  |
| Input offset voltage<br>Input bias current<br>Input offset current<br>Supply currents Vcc<br>Ver<br>Total power dissipation<br>Analogue O/P current 'on'<br>Analogue O/P current 'onf'<br>Precision current stability<br>Min. latch set-up time (t <sub>s</sub> )<br>Input to $Q_0$ O/P delay (tpd ( $Q_0$ ))<br>Input to $I_0$ delay (tpd ( $I_0$ ))<br>Delay gate input to $Q_1$ -4 low<br>Latch to $I_0$ (tpd ( $I_1$ ))<br>between 50% points<br>to 1% settling<br>Min. hold time t <sub>h</sub><br>Min. latch pulse width (t <sub>L</sub> )<br>Common mode range<br>Diff. mode range<br>Node capacitance $I_0$<br>Node capacitance analogue input<br>Input togic levels<br>Logic '1'<br>Logic '0' | 5<br>2.5V<br>60<br>98<br>1.85 | 16<br>35<br>14<br>390<br>5<br>20<br>3<br>3<br>1.5<br>1.5<br>3<br>4<br>8<br>1<br>2<br>3.5 | +5<br>25<br>5<br>20<br>42<br>18<br>470<br>5<br>2<br>4.5<br>2.5<br>2.5<br>2.5<br>4.5<br>8<br>12<br>+2.5V<br>5<br>3<br>-0.78<br>-1.6 | mV<br>μA<br>mA<br>mA<br>mA<br>mA<br>mA<br>μA<br>m/°C<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>v<br>V<br>pf<br>KΩ<br>V<br>V | See operating note 1<br>+5Von pin 8<br>Also depends on REXT<br>See operating note 2<br>$V_{IN} = 100 \text{ mV}, 25 \text{ mV}$<br>over drive, 500 load<br>on I <sub>0</sub> to 0 volts (Note 3)<br>See operating note 4<br>See operating note 5<br>$V_{CC} = +5V, V_{EE} = -5.2V$<br>$R_L = 220\Omega \text{ to } -2V$ |  |  |  |



Fig. 4 Test circuit

### **GENERAL DESCRIPTION**

The SP9750 is a fast comparator combined with a latch facility which allows the device to be operated in the sample and hold mode.

When the latch is 'low' the comparator is in the 'follow' mode, and when the latch is driven 'high' the output is locked in the existing state. The latch circuitry will therefore always produce a decision on the input state.

The comparator has a relatively low gain in the follow mode, which assists in achieving an extremely fast response. However, due to the positive feedback action of the latch function, the gain approaches infinity during the latch cycle, thereby ensuring high resolution.

In addition to the basic comparator, the following functions are provided on the chip to optimise the performance of high speed parallel-series-parallel A to D converter systems.

1. An ECL compatible gating function for simplified multi-comparator output logic.

2. Four emitter follower outputs from the gate to provide wired OR decoding for four bits.

3. A precision current source, set by an external resistor.

4. A high speed switch for the precision current to provide a fast and convenient reconstruction of the analogue input. Summing the currents in a multi-level comparator chain provides the D to A conversion directly for the construction of converters of the parallelseries-parallel type.

The philosophy adopted in the SP9750 makes possible the construction of ultra-fast, high accuracy parallel-series-parallel converters by integrating a significant portion of the system function on the same chip as the comparator. The result is not only to reduce considerably the total hardware count but to reduce the propagation delays where they are most critical, and eliminate redundant operations.

### **OPERATING NOTES**

1. The analogue output current (Io) is set by means of an external setting resistor (Rexr) and is equal to the reference voltage on Pin 9 (...8V nominal), divided by 2 x REXT. The accuracy of this reference voltage must be consistent with the conversion accuracy required. The output (Pin 8) compliance is -0.8V to +5.0 volts for correct operation.

2. This parameter is defined with  $\pm 100 \text{ mV}$  input and  $\pm 10 \text{ mV}$  overdrive, corrected to take account of the comparator offset, i.e. the switching threshold effectively is at OV on the input waveform. The relationship between setup time and overdrive is shown in Fig. 7c. The test circuit diagram, Fig. 4 indicates a method of performing this test.

3. Due to the relatively low gain of the comparator in the unlatched state, propagation measurements are defined with a 25 mV overdrive. The relationship between overdrive and delay is shown in Figs. 7a and 7b.

4. The gate input accepts an ECL drive. The outputs  $\Omega_1$  to  $\Omega_4$  are active when the gate input is at an ECL 'low' level, (-1.75V) and are switched by the internal circuitry. A 'high' gate input (-0.9 V) switches the outputs to 'low', allowing the bussing of multiple

devices onto the  $Q_1 - Q_4$  rails.

5. Output settling times are measured at 10 mV overdrive conditions; larger overdrives produce shorter delays.

6. The test arrangement shown in Fig. 4 provides for a simple dynamic test of the SP9750 functions. When the switch is in position 1, the input offset voltage is nulled with the potentiometer, a condition detected by observing the output to be at the mid-point of its range  $(I_0 \text{ or } Q_0)$ . The latch must be 'low' for this measurement. The offset voltage can be measured with a high impedance instrument. Positions 2, 3 and 4 provide increasing amounts of bias to the reference input corresponding to overdrives of 5mV, 10 mV, and 25 mV. For convenience of operation, the input analogue signal is referred to ground, and the reference input is set above ground, so that an input waveform which is positive going and referred to ground is all that is necessary. It should have an amplitude of (100 mV + overdrive voltage) and should have less than 5% overshoot. The risetime should be about 2 nS. Simple circuit modifications and a negative going signal would provide for inputs of opposite polarity. For accurate timing, the path length  $L_1$  should be equal to  $L_2 + L_3$ properly terminated.

Static (DC) measurements can also be performed on the same test arrangement.

### APPLICATIONS

Although the SP9750 was aimed at a particular system configuration it is sufficiently flexible to find application in a variety of conversion methods. In an all-parallel A-D converter, the SP9750 is capable of achieving sampling rates of up to 100 Megasamples per second. This technique is usable up to 5-bit accuracy. For higher bit accuracies, techniques such as the parallelseries method are required. Fig. 5 shows the schematic diagram of an A-D converter system capable of giving 8-bit accuracy at sampling rates of up to 30 Megasamples per second. The SP9750 is used in two 4-bit stages operating in the parallel series parallel mode. The analogue current output settling time from the first stage (an effective DAC facility) is dominated by the settling time of the one comparator which has the smallest overdrive. All other comparators have longer to settle, since the preceding sample and hold must be allowed to settle. For an 8-bit system, each comparator in the first 4-bit conversion has a weighting of 1/15 of full scale input. Therefore the settling band of interest for 1 L.S.B. is 2.9%. Typically the SP9750 settles to less than this, 1%, in four nanoseconds, illustrating the possibility of converter construction at higher speeds, or higher accuracies.

In order to achieve the optimum performance of this device, care must be taken to ensure that good layout practice is used, consistent with high frequency practice. A ground plane construction should be used and all leads should be designed to be microstrip transmission lines. The device should be soldered directly into the circuit board and the supplies decoupled with RF capacitors as close to each device as possible. In addition, to achieve the shortest possible settling time for the analogue current output, it is essential to keep the stray capacitance on Pin 9 (Rset) to a minimum.



Fig. 5 Block diagram of a 4 x 4 bit parallel-series A/D converter



Fig. 6 Block diagram of 4-bit LSB stage showing top six levels

Fig. 7 Performance curves. Unless otherwise specified, standard conditions for all curves are  $T_{AMB} = 25^{\circ}C$ ,  $V_{CC} = 5.0V$ ,  $V_{EE} = -5.2V$ ,  $V_{REF} = -8.0V$ ,  $I_0$  load =  $50\Omega$ 





Fig. 7g Latch to Io 'on' delay as a function of temperature



FREQUENCY (MHz) Fig. 7d Small signal gain v. frequency (to Qo output). Latch input low.

50

100

۵ 10

20



Fig. 7f Input to Qo output delay as a function of temperature



Fig. 7h Minimum set-up time as a function of temperature



Fig. 7i Gate input to  $Q_1 - Q_4$  delay variation with temperature





Fig. 7j Response to 100MHz sine wave



Fig. 7/ Supply current variation with temperature



Fig. 7M Analogue output current variation with temperature



# SP9000 SERIES DATA CONVERSION PRODUCTS

# SP9752

TWO BIT EXPANDABLE A TO D CONVERTER

The SP9752 is a circuit block containing four comparators with associated decoding logic intended for use in the construction of A/D converter systems where the ultimate in speed performance is required.. Input and output logic levels are ECL compatible.

### FEATURES

- Minimum set-up time 2 nS
- Maximum input offset 5 mV
- Latch to output delay 4 nS
- Maximum clock frequency 125 MHz
- Four comparators in 16-lead pack
- On-chip decoding with carry and carry

### **GENERAL DESCRIPTION**

Following the concept of the SP9750 and SP9685 high speed latched comparators, the SP9752 contains four comparator elements with master-slave latches in a configuration optimised for use in fast parallel, or combinatiob series-parallel A-D converters. Each comparator has a relatively low gain in the track mode, followed by a latch stage conferring essentially infinite gain in the hold mode to produce an unambiguous decision. On-chip decoding logic converts the master latch outputs into binary coded format, then slave latches hold the information through the clock period for maximum system flexibility. The provision of a complementary carry out (Co) eases the decode logic requirement. It is anticipated that most ystem designs using the SP9752 will be realised in ECL 10K logic for high speed operation with a minimum package count. Logic inputs to, and futputs from, the device are fully ECL compatible.

The basic comparator circuit is shown in Figure 3. Transistors Q1A, Q1B, Q2A, Q2B provide high input impedance, low offset modest gain in the track mode, but are switched off in hold when the crosscoupled pair Q5A, Q5B provide the latch function.

The slave latches are essentially simplified versions of the master latches. Master-slave action is determined be on-chip timing operations, and pro-



Fig. I Pin Connections.

duces essentially glitch-free output conditions which are a pre-requisite of a successful multi-chip converter.

### DEFINTIONS

- <sup>t</sup> pw Minimum latch pulse width the minimum time that the latch signal must be in the high (ECL definition) state for input acquisition to take place.
- t<sub>h</sub> Minimum hold time the minimum time for which the input signal must maintain a particular level after the negative latch transistion for acquisi– tion to take place.
- t<sub>s</sub> Minimum latch set-up time the minimum time before the negative latch transistion that an input signal must be present for acquisition to take place.
- t<sub>pd</sub> Latch-to-output delay the propagation delay measured from the 50% point of a latch transition to the 50%point of the corresponding output transition.
- $F_{CM}$  Maximum clock frequency the maximum repetition rate of the latch command.







Fig. 3

## ELECTRICAL CHARACTERISTICS

Test Conditions:-

| ТАМВ            | = | 20 <sup>0</sup> C   |
|-----------------|---|---------------------|
| v <sub>cc</sub> | = | $5.00V \pm .25V$    |
| V <sub>EE</sub> | = | −7.00 ±.25V         |
| RL              | = | 50 ohm (equivalent) |

| Characteristic          | Min              | Тур | Мах              | Units | Comments                   |
|-------------------------|------------------|-----|------------------|-------|----------------------------|
| Input Offset Voltage    | -5               |     | +5               | mV    | R <sub>SOURCE</sub> <100 Ω |
| Input Bias Current      |                  | 14  | 40               | μA    |                            |
| Reference Input Current |                  | 4   | 10               | μA    |                            |
| Supply Current I CC     |                  | 41  | 60               | mA    |                            |
| Supply Current I ee     |                  | 76  | 90               | mA    |                            |
| Total Power Dissipation |                  | 750 |                  | mW    |                            |
| Min. Latch Set-up Time  |                  |     | 2                | n'S   |                            |
| Latch to Output Delay   |                  | 4   |                  | nS    | Input o/d> 10mV            |
| Min. Hold Time          |                  | 4   |                  | nS    |                            |
| Min. Latch Pulse Width  |                  | 4   |                  | nS    |                            |
| Max. Clock Frequency    |                  | 125 |                  | MHz   |                            |
| Input Capacitance       |                  | 6.2 |                  | pF    |                            |
| Latch Input Capacitance |                  | 2.6 |                  | pF    |                            |
| Common Mode Range       | -2.0             |     | +2.0             | v     |                            |
| Output Logic Levels     |                  |     |                  |       |                            |
| Output High             | 96               |     | 81               | v     |                            |
| Output Low              | -1.85            |     | -1.65            | v     | ) Standard EUL             |
| Operating Temp. Range   | -30 <sup>0</sup> |     | +85 <sup>0</sup> | °C    | 500 L.F.P.M.<br>air flow   |
|                         |                  | ł   |                  |       |                            |

### DYNAMIC TESTING

High speed testing of devices of this kind is necessarily a difficult undertaking and the suggestea circuit shown in Figure 4 should be carefully constructed if accurate results are to be obtained. The test arrangement is designed to select a single comparator and to measure the response times from the latch to the outputs. Input to output delay are difficult to deal with due to the master/slave action; more relevant are the set-up and hold times. Operation is as follows:

- 1. Select the comparator to be tested by S3
- 2. Select position 1 on S2
- Adjust for a middle state of the outputs using S1. The output should be randomly triggered by noise into alernate states.
- Set up offset (2mV, 5mV or 10mV on S2 and measure the appropriate delays.
- 5. Repeat 1-4 on next comparator.



Fig. 4 Dynamic Test Box Wiring Diagram.

### APPLICATIONS

### 5-bit ADC 125 MHz

A five-bit all-parallel ADC is shown in Figure 5. Operation at 125MHz is possible with no missing codes. Analogue and latch inputs are distributed along transmission lines designed to have matched propagation delays, to minimise latch aperture error. in many applications this avoids the need for a separate sample and hold function. The system input voltage range is  $\pm$  1.5 volts at 50 ohms. Encoding is by ECL 10K logic, which is the prime speed limitation

The use of master/slave latching retimes the outputs which are available for the whole clock period.

This converter concept can be extended in principle to nine bits, but practical considerations limit the usefulness in all-parallel systems to six or seven bits, as, for example, seven bits require 32 SP9752's eight bits require 64, ect. In addition, latch and input signal distribution of sufficient accuracy becomes difficult, particularly in relation to aperture error.



Fig. 5 Block Diagram of 5 bit A/D Converter.



# SP9000 SERIES DATA CONVERSION PRODUCTS

# SP9754 FOUR BIT EXPANDABLE A TOD CONVERTER

The SP9754 is a fast 4 bit A/D converter, expandable up to 8 bits without additional encoding circuitry.

It can convert at sample rates from DC to 110MHz, with analogue inputs up to Nyquist frequencies. All output levels are E.C.L. compatible.

The latch function to the device provides on-chip sampling which allows the converter to operate with out an external sample and hold. Data is clocked through the device in masterslave fashion, ensuring that all outputs are synchronous and valid for the complete clock period.

### FEATURES

- No external components for 4-bit conversion.
- 110MHz conversion rate.
- On-chip encoding for expansion to 8 bits.
- No external sample and hold needed.
- On-chip resistor reference divider.
- Bit size 10-100mV.
- ECL compatible.

### **ABSOLUTE MAXIMUM RATINGS**

|                       | +5.5V                                                 |
|-----------------------|-------------------------------------------------------|
|                       | -7.5V                                                 |
| -30 <sup>0</sup> C    | to 85 <sup>0</sup> C                                  |
| –55 <sup>0</sup> C to | +125 <sup>0</sup> C                                   |
| 60sec)                | 3 <b>0</b> 0°C                                        |
|                       | -30 <sup>°</sup> C<br>-55 <sup>°</sup> C to<br>60sec) |







Fig. 2 Functional Diagram

## ELECTRICAL CHARACTERISTICS

Test conditions (unless otherwise stated):-

 $T_{AMB} = 25^{\circ}C$   $V_{CC} = +5V$   $V_{EE} = -7V$   $R_{L} = 100 \text{ ohm to } -2V$ 

| CHARACTERISTIC                    | SYMBOL               |        | VA   | LUE     | CONDITIONS |                      |  |
|-----------------------------------|----------------------|--------|------|---------|------------|----------------------|--|
|                                   | SEMDOL               | Min    | Тур  | Max     | Units      | CONDITIONS           |  |
| Analogue input current            | <sup>I</sup> в       |        | 30   | 100     | μA         | v <sub>IN</sub> = ov |  |
| Analogue input capacitance        | с <sub>іN</sub>      |        | 10   |         | pF         |                      |  |
| Common mode range                 | v <sub>см</sub>      | -2     |      | +2      | v          |                      |  |
| Maximum input slewrate            |                      |        | 1000 |         | V/µsec     |                      |  |
| Latch input capacitance           | C <sub>IN</sub>      |        | 2    |         | pF         |                      |  |
| Positive supply current           | I +                  |        | 55   | 65      | mA         | )<br>See Fig. 11     |  |
| Negative supply current           | I–                   |        | 85   | 95      | mA         | )                    |  |
| Reference resistor chain          |                      |        | 25   |         | Ω          |                      |  |
| Reference bit size                |                      | 10     |      | 100     | mV         |                      |  |
| Comparator offset voltage         | V <sub>os</sub>      | -5     |      | +5      | mV         |                      |  |
| Total power dissipation           | PDISS                |        | 950  | 1100    | mW         | All outputs loaded   |  |
| Output logic levels               |                      |        |      |         |            |                      |  |
| Logic high                        | v <sub>он</sub>      | -0.930 |      | -0. 720 | v          | ) for 100 ohm load   |  |
| Logic Low                         | V <sub>OL</sub>      | -1.850 |      | -1.620  | v          | ) to –2V             |  |
| Min. latch set-up time            | t s                  |        | 1.5  | 2       | nsec       | 10mV overdrive       |  |
| Latch to output propagation delay |                      |        |      |         |            |                      |  |
| Latch enable to output high       | t <sub>pd</sub> +(E) |        | 6    | 8       | nsec       |                      |  |
| Latch enable to output low        | t <sub>pd</sub> –(E) |        | 5    | - 8     | nsec       |                      |  |
| Carry input to M.S.B. delay       | t <sub>pd</sub> (C)  |        | 3    | 5       | nsec       |                      |  |
| Max. sample rate                  | F<br>c max.          | 100    | 110  |         | MHz        |                      |  |



RISE TIME (nsec)

Fig. 3 8-bit All Parallel System



### 8 7 t pd +(E) 6 t pd -(E) DELAY (nsec) -5 4 3 2 1 -55 -35 -15 5 25 <sup>.</sup>45 65 85 105 125 TEMPERATURE ( ° C)







## PERFORMANCE CURVES



Fig. 11 Supply Current as a Function of Temperature

Fig. 12 Analogue Input Current as a Function of Temperature





Fig. 15 Test and Applications Circuit for SP9754

.

# 8. ECL III Technical Data

### SP1648



The SP1648 is an emitter-coupled oscillator, constructed on a single monolithic silcon chip. Output levels are compatible with PECL III logic levels. The oscillator requires an external parallel tank circuit consisting of the inductor (L) and capacitor (C).

A varactor diode may be incorporated into the tank circuit to provide a voltage variable input for the oscillator (VCO). The SP1648 is used in the Phase-Locked Loop shown in Figure 9. This device may be used in many applications requiring a fixed or variable frequency clock source of high spectral purity (See figure 2).

The SP1648 may be operated from a +5.0 Vdc supply or a -5.2 Vdc supply, depending upon system requirements.

| ximum Series Resistance for L (External Inductance) = 50 12 typ | l r |
|-----------------------------------------------------------------|-----|
| ver Dissipation = 150 mW typ/pkg (+5.0 Vdc Supply)              | 1 L |
| ximum Output Frequency - 225 MHz two                            | 1 [ |
| DG 14                                                           |     |
|                                                                 |     |

| SUPPLY VOLTAGE | GND PINS | SUPPLY PINS |
|----------------|----------|-------------|
| +5.0 Vdc       | 7, 8     | 1, 14       |
| -5.2 Vdc       | 1, 14    | 7, 8        |



FIGURE 2 - SPECTRAL PURITY OF SIGNAL AT OUTPUT



### ELECTRICAL CHARACTERISTICS

| Supply Voltage = +5.(      | ) volts          |            |                    | (10) <b>0-</b><br>(12) <b>0-</b> |       |        | (3)    | tput  |                      | TEST V                          | OL TAGE/CUP        | RENT VAL | UES        |       |
|----------------------------|------------------|------------|--------------------|----------------------------------|-------|--------|--------|-------|----------------------|---------------------------------|--------------------|----------|------------|-------|
|                            |                  |            |                    |                                  | L     |        |        | Ţ     | Ø Test<br>emperature | VIH max                         | (Valts)<br>Vil min | Vcc      | mAde<br>IL |       |
|                            |                  |            |                    |                                  |       | 6      |        |       | -30°C                | +1 960                          | +1.410             | 50       | -50        | 1     |
| •                          |                  |            |                    |                                  |       | (5)    |        |       | +25°C                | +1 800                          | •1 300             | 50       | -50        |       |
|                            |                  |            |                    |                                  |       |        |        |       | +85°C                | +1 680                          | -1 180             | 50       | -50        | 1 '   |
|                            |                  | Pin        | SP1648 Test Limits |                                  |       |        |        |       |                      | TEST VOLTAGE/CURRENT APPLIED TO |                    |          |            | 1     |
| Characteristic             | 6                | Under      |                    | 30-0                             |       | •25 *C |        | °C    | -                    | - v                             | T Van T I          |          | - VEE      |       |
| Power Supply Drag Council  | Sympol           | 1 001      | Min                | Max                              | MIC   | Mex    | Min    | Max   | Unit                 | *IH max                         | TL min             | •        |            | Gindi |
| Tome suppre creat content  | ∔ - <u>'</u> ≞   | + <u>°</u> |                    |                                  |       | 40     |        |       | mAdi                 | ↓ <del>-</del>                  |                    | 1 14     |            | / 8   |
| Output Voltage             | VOH              | 3          | 3.94               | 4 18                             | 4 04  | 4 25   | 411    | 4 36  | Vdc                  | -                               | 12                 | 1 14     | 3          | 78    |
| Logic 0'<br>Output Voltage | VOL              | 3          | 3 16               | 3 40                             | 3 20  | 3 43   | 3 23   | 3 46  | Vdc                  | 12                              | -                  | 1, 14    | 3          | 7.8   |
| Bias Voltage               | VB.as            | 10         | 1 51               | 1 86                             | 1 40  | 1 70   | 1 28   | 1 58  | Vdk                  |                                 | _                  | 1 14     | -          | 78    |
|                            | 1                | •          | Min                | Typ Mex                          | Min T | VD Max | Min Ty | p Mex |                      |                                 |                    |          |            |       |
| Peak to Peak Tank Voltage  | V <sub>p·p</sub> | 12         | -                  | -1.=1                            | - 5   | - 00   |        | - 1 - | πV                   | See Figure 3                    | -                  | 1.14     | з          | 7.8   |
| Output Duty Cycle          | VDC              | 3          | -                  |                                  | -     | 50     |        |       | ٩                    | See Figure 3                    |                    | 1.14     | 3          | 78    |
| Oscillation Frequency      | 1mex             | -          | -                  |                                  | 200   | 225 -  |        | - 1 - | мн,                  | See Figure 3                    | ~                  | 1 14     | 3          | 7 ¥   |

\*This measurement guarantees the dc potential at the bias point for purposes of incorporating a varactor tuning clocke at this point

### ELECTRICAL CHARACTERISTICS

| Supply Voltage = -5.2      | volts  |      |       | ()                  | 10) 0  | 1      |       |           | (3)   | Dutpu | t                 |                                                                                         | TEST                      | OL TAGE/CUI                            | ARENT VA         | LUES                     | J     |      |      |      |     |        |      |       |        |     |    |   |    |   |       |
|----------------------------|--------|------|-------|---------------------|--------|--------|-------|-----------|-------|-------|-------------------|-----------------------------------------------------------------------------------------|---------------------------|----------------------------------------|------------------|--------------------------|-------|------|------|------|-----|--------|------|-------|--------|-----|----|---|----|---|-------|
|                            |        |      |       | ſ                   | 12) 0  |        |       |           | j     |       |                   | @ Test<br>Temperature<br>-30 <sup>0</sup> C<br>+25 <sup>0</sup> C<br>+85 <sup>0</sup> C | VIH max<br>3 300<br>3 400 | (Volts)<br>VIL min<br>-3 800<br>-3 900 | VEE<br>52<br>-52 | mAdc<br>IL<br>-50<br>-50 | •     |      |      |      |     |        |      |       |        |     |    |   |    |   |       |
| ·····                      | 1      |      | r     |                     |        |        | SP16  | 48 Test L | mits  |       |                   |                                                                                         | TEST VO                   | TAGE/CUR                               |                  | 150 10                   | 1     |      |      |      |     |        |      |       |        |     |    |   |    |   |       |
|                            |        | Pin  | -     | - 30 <sup>0</sup> C |        | +25°C  |       | +85°C     |       | 1     | PINS LISTED BELOW |                                                                                         |                           | Vcc                                    |                  |                          |       |      |      |      |     |        |      |       |        |     |    |   |    |   |       |
| Characteristic             | Symbol | Test | Min   | T-                  | Max    | Min    | T     | Mex       | Min   | T     | Max               | Unit                                                                                    | VIH mex                   | Vit min                                | VEE              | 12                       | (Gnd) |      |      |      |     |        |      |       |        |     |    |   |    |   |       |
| Power Supply Drain Current | I F    | 8    | _     |                     | -      | -      |       | 41        | -     |       |                   | mAdc                                                                                    | - 1                       | -                                      | 7,8              | -                        | 1 14  |      |      |      |     |        |      |       |        |     |    |   |    |   |       |
| Logic 1<br>Output Voltage  | VOH    | 3    | 104   | 15                  | -0 815 | -0 96  | 50    | -0 750    | -0 89 | 0     | 0 650             | Vdc                                                                                     | -                         | 12                                     | 7.8              | 3                        | 1, 14 |      |      |      |     |        |      |       |        |     |    |   |    |   |       |
| Logic 0<br>Output Voltage  | Vol    | 3    | -1 89 | 0                   | 1 650  | 1 850  | 1 850 | 1 85      | 1 85  | 1 85  | 1 85              | 1 85                                                                                    | 1 85                      | 1 85                                   | 1 85             | 1 85                     | 1 850 | 1 85 | 1 85 | 1 85 | 850 | -1 620 | - 18 | 1 830 | -1 575 | Vdc | 12 | - | 78 | 3 | 1, 14 |
| Bias Voltage               | VBias* | 10   | -3 69 | ю                   | -3 340 | - 3 80 | x     | -3 500    | -3 92 | 20    | -3 620            | Vdk                                                                                     | -                         | -                                      | 7,8              | -                        | 1, 14 |      |      |      |     |        |      |       |        |     |    |   |    |   |       |
|                            | 1      |      | Min   | Typ                 | Max    | Min    | Typ   | Max       | Min   | Тур   | Mex               |                                                                                         |                           |                                        |                  |                          |       |      |      |      |     |        |      |       |        |     |    |   |    |   |       |
| Peak to-Peak Tank Voltage  | Vpp    | 12   | -     | -                   | 1 -    | -      | 500   | 1 -       |       | -     | -                 | mv                                                                                      | See Figure 3              | -                                      | 7,8              | 3                        | 1, 14 |      |      |      |     |        |      |       |        |     |    |   |    |   |       |
| Output Duty Cycle          | VDC    | 3    |       | -                   | -      | -      | 50    | -         | -     | -     | 1 -               | *                                                                                       | See Figure 3              |                                        | 7.8              | 3                        | 1, 14 |      |      |      |     |        |      |       |        |     |    |   |    |   |       |
| Oscillation Frequency      | fmax   |      | -     | -                   | -      | 200    | 225   | - 1       | -     |       | - 1               | MHz                                                                                     | See Figure 3              | -                                      | 7, 8             | з                        | 1.14  |      |      |      |     |        |      |       |        |     |    |   |    |   |       |

\*This measurement guarantees the dc potential at the bias point for purposes of incorporating a varactor tuning diode at this point.

FIGURE 3 - TEST CIRCUIT AND WAVEFORMS



#### OPERATING CHARACTERISTICS

Figure 1 illustrates the circuit schematic for the SP1648.. The oscillator incorporates positive feedback by coupling the base of transistor Q7 to the collector of Q8. An automatic gain control (AGC) is incorporated to limit the current through the emitter-coupled pair of transistors (Q7 and Q8) and allow optimum frequency response of the oscillator.

In order to maintain the high Q of the oscillator, and provide high spectral purity at the output, a cascode transistor (Q4) is used to translate from the emitter follower (Q5) to the output differential pair Q2 and Q3. Q2 and Q3, in conjunction with output transistor Q1, provide a highly buffered output which produces a square wave. Transistors Q10 thru Q14 provide the bias drive for the oscillator and output buffer. Figure 2 indicates the high spectral purity of the oscillator output (pin 3).

When operating the oscillator in the voltage controlled mode (Figure 4), it should be noted that the cathode of the varactor diode (D) should be biased at least 2 VBE above VEE ( $\approx$  1.4 V for positive supply operation).





When the SP1648 is used with a constant dc voltage to the varactor diode, the output frequency will vary slightly because of internal noise. This variation is plotted versus operating frequency in Figure 5.



FIGURE 5 - NOISE DEVIATION TEST CIRCUIT AND WAVEFORM



# TRANSFER CHARACTERISTICS IN THE VOLTAGE CONTROLLED MODE USING EXTERNAL VARACTOR DIODE AND COIL. TA = $25^{\circ}$ C

FIGURE 6

Typical transfer characteristics for the oscillator in the voltage controlled mode are shown in Figures 6, 7 and 8. Figures 6 and 8 show transfer characteristics employing only the capacitance of the varactor diode (pluse the input capacitance of the oscillator, 6 pF typical). Figure 7 illus trates the oscillator operating in a voltage controlled mode with the output frequency range limited. This is achieved by adding a capacitor in prallel with the tank circuit as shown. The 1 k $\Omega$  resistor in Figures 6 and 7 is used to protect the varactor diode during testing. It is not necessary as long as the dc input voltage does not cause the diode to become forward biased. The larger-valued resistor (51 k $\Omega$ ) in Figure 8 is required to provide isolation for the high-impedance junctions of the two varactor diodes.

The tuning range of the oscillator in the voltage controlled mode may be calculated as:

$$\frac{f_{max}}{f_{min}} = \frac{\sqrt{C_D (max) + C_S}}{\sqrt{C_D (min) + C_S}}$$
  
where  $f_{min} = \frac{1}{2\pi \sqrt{L (C_D (max) + C_S)}}$ 

Cs = shunt capacitance (input plus external capacitance).

CD = varactor capacitance as a function of bias voltage. Good RF and low-frequency bypassing is necessary on the power supply pins (see Figure 2).

Capacitors (C1 and C2 of Figure 4) should be used to bypass the AGC point and the VCO input (varactor diode), guaranteeing only dc levels at these points.

For output frequency operation between 1 MHz and 50 MHz a 0.1  $\mu$ F capacitor is sufficient for C1 and C2. At higher frequencies, smaller values of capacitance should be used; at lower frequencies, larger values of capacitance. At higher frequencies the value of bypass capacitors depends directly upon the physical layout of the system. All bypassing should be as close to the package pins as possible to minimize unwanted lead inductance.

The peak-to-peak swing of the tank circuit is set internelly by the AGC circuitry. Since voltage swing of the tank circuit provides the drive for the output buffer, the AGC potential directly affects the output waveform. If it is desired to have a sine wave at the output of the SP1648, a series resistor is tied from the AGC point to the most negative power potential (ground if  $\pm 5.0$  volt supply is used,  $\pm 5.2$  volts if a negative supply is used) as shown in Figure 10.

At frequencies above 100 MHz typ, it may be necessary to increase the tank circuit peak-to-peak voltage in order to maintain a square wave at the output of the SP1648. This is accomplished by tying a series resistor (1 k $\Omega$  minimum) from the AGC to the most positive power potential (+5.0 volts if a +5.0 volt supply is used, ground if a -5.2 volt supply is used). Figure 11 illustrates this principle.

#### **APPLICATIONS INFORMATION**

The phase locked loop shown in Figure 9 illustrates the use of the SP1648 as a voltage controlled oscillator. The figure illustrates a frequency synthesizer useful in tuners for FM broadcast, general aviation, maritime and land-mobile communications, amateur and CB receivers. The system operates from a single +5.0 Vdc supply, and requires no internal translation, since all components are compatible.

Frequency generation of this type offers the advantages of single crystal operation, simple channel selection, and elimination of special circuitry to prevent harmonic lockup. Additional features include dc digital switching (preferable over RF switching with a multiple crystal system), and a broad range of tuning (up to 150 MHz, the range being set by the varactor diode).

The output frequency of the synthesizer loop is determined by the reference frequency and the number programmed at the programmable counter; fout = Nfref. The channel spacing is equal to frequency (fref).



FIGURE 9 - TYPICAL FREQUENCY SYNTHESIZER APPLICATION

Figure 10 shows the SP1648 in the variable frequency mode operating from a +5.0 Vdc supply. To obtain a sine wave at the output, a resistor is added from the AGC circuit (pin 5) to VEE.

Figure 11 shows the SP1648 in the variable frequency mode operating from a +5.0 Vdc supply. To extend the useful range of the device (maintain a square wave output above 175 MHz), a resistor is added to the AGC circuit at pin 5 (1 k-ohm minimum).

Figure 12 shows the SP1648 operating from +5.0 Vdc and +9.0 Vdc power supplies. This permits a higher voltage swing and higher output power than is possible from the PECL output (pin 3). Plots of output power versus total collector load resistance at pin 1 are given in Figures 13 and 14 for 100 MHz and 10 MHz operation. The total collector load includes R in parallel with Rp of L1 and C1 at resonance. The optimum value for R at 100 MHz is approximately 850 ohms.





#### FIGURE 11 - METHOD OF EXTENDING THE USEFUL RANGE OF THE ISP1648(SQUARE WAVE OUTPUT)



FIGURE 12 - CIRCUIT SCHEMATIC USED FOR COLLECTOR OUTPUT OPERATION
SP1650 • SP1651



The SP1650 and the SP1651 are very high speed comparators utilizing differential amplifier inputs to sense analog signals above or below a reference level. An output latch provides a unique sample-hold feature. The SP1650 provides high impedance Darlington inputs, while the SP-1651 is a lower impedance option, with higher input slew rate and higher speed capability.

Complementary outputs permit maximum utility for applications in high speed test equipment, frequency measurement, sample and hold, peak voltage detection, transmitters, receivers, memory translation, sense amplifiers and more.

The clock inputs ( $\overline{C}_a$  and  $\overline{C}_b$ ) operate from PECL III or PECL 10,000 digital levels. When  $\overline{C}_a$  is at a logic high level, QO will be at a logic high level provided that V1 > V2 (V1 is more positive than V2).  $\overline{Q}O$  is the logic complement of QO. When the clock input goes to a low logic level, the outputs are latched in their present state.

Assessment of the performance differences between the SP1650 and the SP1651 may be based upon the relative behaviors shown in Figures 3 and 6.

|   |                                          | OLC             |                   |
|---|------------------------------------------|-----------------|-------------------|
| Ĉ | $v_1, v_2$                               | 00n+1           | 00 <sub>n+1</sub> |
| н | V1>V2                                    | н               | L                 |
| н | V1 <v2< td=""><td>L</td><td>н</td></v2<> | L               | н                 |
| L | φφ                                       | 00 <sub>n</sub> | ā0,               |



This PECL III circuit has been designed to meet the dc specifications shown in the test table, after thermal equilibrium has been established. The package should be housed in a suitable heat sink (IERC-LIC-214A2WCB or equivalent) or a transverse air flow greater than 500 linear fpm should be maintained while the circuit is either in a test socket or is mounted on a printed circuit board. Test procedures are shown for se The o a sim a 50infor data





| Units and outputs are tested with similar manner. Outputs are tested with side of the tested with side of tested with | for selected inputs and s                              | elected            | outpu            | uts.         |        |          |          |          |                   |              |          |          |         |          | TEST     | VOLTAG          | EVALUE          | S        |                 |          |                  |          |          |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|--------------------|------------------|--------------|--------|----------|----------|----------|-------------------|--------------|----------|----------|---------|----------|----------|-----------------|-----------------|----------|-----------------|----------|------------------|----------|----------|
| immanner       ULL       VILLmax       VILLmax       VILLmax       VILLmax       VILLmax       VILLmax       VILLmax       VILLmax       VILLmax       VILL       VILLmax       VILL       VILLmax       VILL       VILL <t< th=""><th>The other inputs and outp</th><th>outs are</th><th>testec</th><th>1 in</th><th></th><th></th><th></th><th></th><th></th><th></th><th></th><th></th><th></th><th></th><th></th><th>(Voit</th><th>5)</th><th></th><th></th><th></th><th></th><th></th><th></th></t<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | The other inputs and outp                              | outs are           | testec           | 1 in         |        |          |          |          |                   |              |          |          |         |          |          | (Voit           | 5)              |          |                 |          |                  |          |          |
| Information section for complete therms       Supple for an Gurman and and and and and and and and and a                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | a similar manner. Outputs<br>a 50-ohm resistor to -2.0 | sare tes<br>Vdc.Se | ited wi<br>egene | with<br>eral |        |          |          | Te       | @ Test<br>imperat | ure          | VIHmex   | VILmin   | VIHAmin | VILAmax  | VA1      | V <sub>A2</sub> | V <sub>A3</sub> | VA4      | VA5             | VA6      | vcc <sup>3</sup> | VEE 3    |          |
| data       yas                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | information section for c                              | omplete            | ther             | mal          |        |          |          |          | - 3               | 0°C          | -0.875   | -1 890   | -1 180  | -1515    | +0 020   | -0 020          | _               |          |                 |          | +5.0             | -5.2     | İ        |
| Here         SP 1651         SP 1651 <thsp 17<="" th=""> <thsp 17<="" th=""> <thsp 17<="" t<="" td=""><td>data</td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td>+2</td><td>5°C</td><td>-0810</td><td>-1 850</td><td>-1 095</td><td>-1 485</td><td>+0 020</td><td>-0 020</td><td>]</td><td>See M</td><td>Note 🕘</td><td></td><td>+5.0</td><td>-5.2</td><td></td></thsp></thsp></thsp>                                                                                                                                                                                                                                                                                                                                                                                                        | data                                                   |                    |                  |              |        |          |          |          | +2                | 5°C          | -0810    | -1 850   | -1 095  | -1 485   | +0 020   | -0 020          | ]               | See M    | Note 🕘          |          | +5.0             | -5.2     |          |
| Daracteristic         Print         SPI 656/87165 11 Fert Limits ①         SPI 656/87165 11 Fert Limits ①         SPI 650/87165 11 Fert Limits ①         TEST VOL TAGE APPLIED TO PINS LISTED BEUW           Power Suppy Uran Current<br>Negative<br>Series0         Inc.         Max         Max <th></th> <th></th> <th></th> <th></th> <th></th> <th></th> <th></th> <th></th> <th>+8</th> <th>5°C</th> <th>-0 /00</th> <th>-1830</th> <th>-1 025</th> <th>-1 440</th> <th>+0 020</th> <th>-0 020</th> <th>Ĭ</th> <th></th> <th>-</th> <th></th> <th>+5.0</th> <th>-52</th> <th></th>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                        |                    |                  |              |        |          |          |          | +8                | 5°C          | -0 /00   | -1830    | -1 025  | -1 440   | +0 020   | -0 020          | Ĭ               |          | -               |          | +5.0             | -52      |          |
| Characteristic         Symbol         - 339°C         + 189°C         - 180°C         - 120°C         - 10°C         - 10°C         - 480°C         4 13°C         - 12°C         - 10°C         - 10°C         - 10°C         - 480°C         - 13°C         - 10°C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                        | 1                  | 1.               | T s          | P1650  | SP16     | 5 I Test | Limits   | 1                 |              |          |          | 1       |          |          | •               |                 |          |                 |          |                  | L        | 1        |
| Characteristic         Symbol         Tate         Min         Max         Min         Max         Unit         Vilamin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                        | 1                  | Pin              | - 3          | 0°C    | +2       | 5°C      | +8       | 5°C               |              | L        |          |         | TEST VO  | LTAGEA   | PPLIED T        | OPINSL          | ISTED BE | LOW             | ·····    | <u> </u>         |          |          |
| $ \begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Characteristic                                         | Symbol             | Test             | Min          | Max    | Min      | Max      | Min      | Max               | Unit         | VIHmax   | VILmin   | VIHAmin | VIL Amax | VA1      | V <sub>A2</sub> | VA3             | VA4      | V <sub>A5</sub> | VA6      | Vcc              | VEE      | Gnd      |
| $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Power Supply Drain Current<br>Positive<br>Negative     | 'cc                | 7,10             | -            |        | -        | 25.      |          |                   | mAdc<br>mAdc | 4 13     | 4,13     |         |          | 6.12     |                 | -               |          | -               | -        | 7,10             | 8        | 1,5,11,1 |
| $ \begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Input Current                                          | +                  | Ť                | +            | +      | +        | +        | +        |                   |              |          |          | +       |          | 1        | <u>+</u>        |                 |          | 1               | <u> </u> |                  | <u> </u> | <u> </u> |
| $ \begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | SP1650<br>SP1651                                       |                    | 6                | -            | 1:     | -        | 10<br>40 | -        |                   | Adc<br>Adc   | 4        | 13<br>13 | -       | -        | 12<br>12 | -<br>-          | 6<br>6          | -        | -               | -        | 7,10<br>7,10     | 8<br>8   | 1,5,11,1 |
| $ \begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Input Leakage Current                                  | 18                 | t                | 1            | -      | -        | 1        | <u> </u> |                   | 1            |          |          |         |          | 1        | 1               |                 | 1        | 1               |          | 1                |          |          |
| $ \begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | SP1650                                                 |                    | 6                | - 1          | {      | - 1      | 7        | - ·      |                   | µAdc         |          | 13       | · ·     | -        | 12       | -               | ~               | -        | 6               | -        | 7,10             | 8        | 1,5,11,1 |
| $\begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Jen a Clore C. Hand                                    | +                  |                  | +            | +-     | <u> </u> | 260      |          | ł                 | Ade          |          | 12       |         |          | 6.12     |                 |                 |          |                 | t        | 7.10             | 1        | 1 5 11 1 |
| $\begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | inpar clock current                                    | 1.07               | -                | +            | +      | 105      | 1        |          | <u> </u>          | uAdc         | <u> </u> | 13       |         |          | 6.12     | +               |                 | <u></u>  |                 | <u>+</u> | 7 10             | 48       | 115111   |
| $ \begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Logic "1" Output Voltage                               | VOH                | 2                | -1045        | 0875   | -0.960   | -0810    | -0.890   | -0700             | Vdc          | 4.13     |          | · · · · |          | 6.12     |                 |                 |          | +               | 1        | 7.10             | 8        | 1,5,11,1 |
| $ \begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                        | 1                  | 2                | 11           | 1      | 11       | 1        |          | 1.                | 1.           |          | -        | 1.1     | -        | 1 .      | 5,11            | -               | -        | -               | -        | 1                | 1 1      | 1,6,12,1 |
| $ \begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                        | 1                  | 2                | 11           | 11     |          |          |          |                   |              |          |          | 1       | 1 :      | 1 1      | -               | 6.12            | 5,11     | 5.11            | 612      |                  |          | 1,16     |
| $ \begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                        | -                  | 3                |              |        |          |          |          |                   |              |          |          |         |          | -        | 6.12            | - 1             | -        | -               | -        |                  |          | 1.5.11.1 |
| $ \begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                        |                    | 3                |              |        |          |          |          |                   |              |          | -        | -       | -        | 5,11     | - 1             | -               | -        | ~               | -        |                  |          | 1,6,12,1 |
| $ \begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                        |                    | 3                |              |        |          |          |          |                   |              |          | -        | -       | -        | -        |                 | 5,11            | 6,12     | 6.17            | 6.11     |                  | 1 1      | 1,16     |
| Logic '0 Childs Voltage 1 Volta 2 1065 - 0980 - 0910 - Voc 113 4 - 6 7,10 8 1,5,10 4 1,5,10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Long O. C. test Voltage                                | Ve                 | 1 3              | 1 1 000      | 1 1656 | 1950     | 1620     | 1920     | 1675              | Vdc          | 4.12     |          |         |          |          | 6.12            |                 |          | 0,12            | 5,11     | 7 10             | + .      | 15111    |
| $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Logic o Catpar Voltage                                 | VOL                | 2                | 1050         | 1-1650 | 1 1050   | 1.020    | 1 1      | 1.575             |              | 1.13     | -        | 1       | - 1      | 5,11     | -               |                 | - 1      |                 | - 1      |                  | ł ĭ      | 1.6.12.1 |
| $ \begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                        | 1                  | 2                |              |        |          | i I      |          |                   |              |          |          |         | -        | 1        |                 | 5,11            | 6,12     | -               | -        |                  |          | 1,16     |
| $ \begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                        |                    | 2                |              |        |          |          |          |                   |              |          | -        |         | -        | -        | -               |                 | -        | 6,12            | 5,11     |                  |          | 1,16     |
| $ \begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                        |                    | 3                |              |        |          | 11       |          |                   | { {          |          |          | -       |          | 6,12     | 5.11            | Ê.              | -        | 1 1             | 1 -      | 11               | { {      | 1.6.12   |
| $ \begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                        |                    | 3                | 1.1          |        |          |          | 11       |                   |              |          | -        | -       | -        |          | -               | 6,12            | 5,11     | -               | ~        |                  |          | 1,16     |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                        |                    | 3                | 1            | 1      | 1        | 1        | 1        | 1                 | 1            |          | -        | -       | -        |          |                 | -               | -        | 5,11            | 6.12     | 1                | 1        | 1,16     |
| $ \begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Logic 11 Threshold Voltage 1                           | VOHA               | 2                | -1.065       | -      | 0.980    | -        | -0910    | -                 | Vdc          |          | 13       | 4       |          | 6        | -               | -               | -        | -               | -        | 7,10             | 8        | 1,5,16   |
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Ø 13                                                   | •                  | 2                |              | =      |          | -        |          | -                 |              | -        |          | 4       | 4        | -        | 6               | -               | -        | -               | -        |                  |          |          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Logic "O" Threshold Voltage (1                         | VOLA               | 3                | -            | -1630  | 1 -      | 1600     |          | -1.555            | Vdc          | 1        | 13       | 4       | <u> </u> | 6        | 1               | <u> </u>        | -        | 1               | -        | 7,10             | 8        | 1.5,16   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Q) 12<br>33                                            | 1                  | 3                | -            | 11     | 1 -      |          | 1.2      |                   | 11           | -        |          | 4       | 4        | -        | 6<br>6          | _               | -        | -               | -        |                  | 11       |          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 14                                                     |                    | 2                | -            |        | -        |          | -        |                   | 1            | -        |          | -       | 4        | 6        | -               | -               | -        | -               | -        | 1                |          | 1        |

۲

All Temperatures

SP1650

SP1651

VA3

+3.000 +2.980

+2.500

VA4

+2.480

VA5

-2.500

-3.000 -2.980

VA6

-2.480

GOTES () All data is for % SP1650 or SP1651, except data marked (\*) which refers to the entire package

These resis done in order indicated. See Figure 4.

3 Maximum Power Supply Voltages (beyond which device life may be impaired)

1\*2E. + 1. C ≤ 12 Vdc

# SWITCHING TIMES



|                            |                   |           |         |          |        |        |        |                 |           |                 |                 | TEST VO         | DLTAGE V  | ALUES     |                   |            |       |         |          |       |
|----------------------------|-------------------|-----------|---------|----------|--------|--------|--------|-----------------|-----------|-----------------|-----------------|-----------------|-----------|-----------|-------------------|------------|-------|---------|----------|-------|
|                            |                   |           |         |          |        |        |        |                 |           |                 |                 |                 | (Volts)   |           |                   |            |       |         |          |       |
|                            |                   |           |         |          |        |        | Te     | @ Tes<br>mperat | t<br>ture | V <sub>R1</sub> | V <sub>R2</sub> | V <sub>R3</sub> | vx        | Vxx       | Vcc D             | VEE D      |       |         |          |       |
|                            |                   |           |         |          |        |        |        | -3              | 0°C       | +2.000          |                 |                 | +1.040    | +2.00     | +7.00             | -3.20      | 1     |         |          |       |
|                            |                   |           |         |          |        |        |        | +2              | 5°C       | +2.000          | See N           | ote (4)         | +1.110    | +2.00     | +7.00             | -3.20      | 1     |         |          |       |
|                            |                   |           |         |          |        |        |        | +8              | 5°C       | +2.000          | l               | Ŭ               | +1.190    | +2.00     | +7.00             | -3.20      | 1     | See Fig | gure 2   | :     |
|                            | 1                 |           | 1       | SP1      | 650/1  | 651 T  | est l  | imits           |           | 1               |                 |                 |           |           | L                 | . <b>.</b> | 1     |         | -        |       |
|                            |                   | Pin       | -3      | PC       | +2     | 5°C    | +8     | 5°C             | r         | TE              | ST VOLT         | AGE APP         | LIED TO I | PINS LIST | ED BELC           | W          |       |         |          |       |
| Cheracteristic             | Symbol            | Test      | Min     | Max      | Min    | Max    | Min    | Max             | Unit      | V <sub>R1</sub> | VR2             | V <sub>R3</sub> | vx        | Vxx       | v <sub>cc</sub> Φ | VEED       | P1    | P2      | P3       | P4    |
| witching Times             | t6+2+             | 2         | 2.0     | 5.0      | 2.0    | 5.0    | 2.0    | 5.7             | ns        | 5               | 1               | -               | 4         | 1,11,16   | 7,10              | 8          | 6     | - T     | _        | Γ-    |
| Propagation Delay          | <sup>1</sup> 6+2+ | 2         | 11      |          |        |        |        |                 | 1 1       | - 1             | 5               | -               | 1         | 1         | 1 1               |            | - 1   | 6       | -        | 1 -   |
| (50% to 50%)               | <sup>t</sup> 6+2+ | 2         |         |          |        |        |        |                 |           | 1 -             | -               | 5               |           |           |                   |            | =     | - I     | 6        | -     |
| V-Input to Output          | t6+3-             | 3         |         |          |        |        |        |                 |           | 1 5             | -               | -               |           |           |                   |            | 6     |         | -        | 1 -   |
|                            | 46+3-             | 3         |         |          |        |        |        |                 |           | -               | 5               | -               |           |           |                   |            | -     | •       | -        | 1 1   |
|                            | 46+3-             |           |         |          |        |        |        |                 |           | 5               | _               |                 |           |           |                   |            | 6     | 1 2 1   | -        | 1 _   |
|                            | te 2              | 2         |         |          |        |        |        |                 |           | <u> </u>        | 5               | - 1             |           |           |                   |            | Ľ     | 6       | -        | -     |
|                            | 16-2-             | 2         | 11      |          |        |        |        |                 | 11        | - 1             | -               | 5               |           |           | 1 1               |            | -     | i - I   | 6        | - 1   |
|                            | t6-3+             | 3         |         |          |        |        |        |                 |           | 5               | -               | -               |           |           |                   |            | 6     | i – I   | _        | - 1   |
|                            | t6-3+             | 3         |         | 11       |        |        |        | 1               | 1         | - 1             | 5               |                 |           |           | 1                 |            | -     | 6       | -        | 1 -   |
|                            | <sup>1</sup> 6–3+ | 3         |         |          | 1      | T      | 1      | 1               |           | - 1             | -               | 5               |           |           | T                 | 1          | -     | -       | 6        | -     |
| Clock to Output 2          | t4+2+             | 2         | 2.0     | 4.7      | 2.0    | 4.7    | 2.0    | 5.2             | ns .      | 5               | -               | -               | -         | 1,11,16   | 7,10              | 8          | 6     | - 1     | -        | 4     |
|                            | t4+2-             | 2         | 11      | 11       |        | 1      | 11     | 1               | 11        | 6               | -               | -               | -         | 1         |                   | 1 1        | 5     | - 1     | -        | 11    |
|                            | 14+3+             | 3         | 11      | 11       |        |        |        |                 |           | 6               | -               |                 | -         |           | 11                | 11         | 5     | -       | -        | 11    |
|                            | t4+3-             | 3_        |         | I.       | I I    | T      | 1      |                 | I         | 5               |                 | -               | -         |           |                   |            | 6     | -       | -        |       |
| Clock Enable Time 3        | tsetup            | 6         | -       | ~        | 2.5    | -      | -      | -               | ns        | 5               | -               | -               | -         | 1,11,16   | 7,10              | 8          | 6     | -       |          | 4     |
| Clock Aperture Time 3      | tap               | 6         |         | -        | 1.5    | -      | -      |                 | ns        | 5               | -               | -               | -         | 1,11,16   | 7,10              | 8          | 6     |         | -        | 4     |
| lise Time                  | t2+               | 2         | 1.0     | 3.5      | 1.0    | 3.5    | 1.0    | 3.8             | ns        | 5               | -               | -               | 4         | 1,11,16   | 7,10              | 8          | 6     | -       | -        | 1 -   |
| (10% to 90%)               | t3+               | 3         | 1.0     | 3.5      | 1.0    | 3.5    | 1.0    | 3.8             | ns        | 5               | -               | -               | 4         | 1,11,16   | 7,10              | 8          | 6     | -       |          | -     |
| all Time                   | 12-               | 2         | 1.0     | 3.0      | 1.0    | 3.0    | 1.0    | 3.3             | ns        | 5               | -               | -               | 4         | 1,11,16   | 7,10              | 8          | 6     | -       | -        | -     |
| (10% to 90%)               | 13.               | 3         | 1.0     | 3.0      | 1.0    | 3.0    | 1.0    | 3.3             | ns        | 5               | -               | - 1             | 4         | 1,11,16   | 7,10              | 8          | 6     | -       | -        | -     |
| OTES: (1) Maximum Power Su | pply Voltages     | (beyond v | which d | evice li | fe may | be imp | aired: |                 |           |                 |                 |                 | •         |           | ~ [               | II Tempera | tures | T Var   | <u> </u> | Vaa   |
|                            | 12 Vdc.           |           |         |          |        |        |        |                 |           |                 |                 |                 |           |           | မမု               |            | luies | 1 TH 2  | -        | • 83  |
| Unumed clock inputs        | may be tied to    | around    |         |          |        |        |        |                 |           |                 |                 |                 |           |           |                   | SP165      | i0    | +4.90   | 0   -(   | 0.400 |
|                            |                   |           |         |          |        |        |        |                 |           |                 |                 |                 |           |           |                   |            |       |         |          |       |

3 See Figure 8.



FIGURE 1 - SWITCHING TIME TEST CIRCUIT @ 25°C



FIGURE 2 - SWITCHING AND PROPAGATION WAVEFORMS @ 25°C



### FIGURE 3 - PROPAGATION DELAY (tpd) versus INPUT PULSE AMPLITUDE AND CONSTANT OVERDRIVE



FIGURE 3 (continued)

FIGURE 4 - LOGIC THRESHOLD TESTS (WAVEFORM SEQUENCE DIAGRAM)





FIGURE 5 - TRANSFER CHARACTERISTICS (Q versus V in)



FIGURE 6 - OUTPUT VOLTAGE SWING versus FREQUENCY



FIGURE 7 - INPUT CURRENT versus INPUT VOLTAGE



FIGURE 8 - CLOCK ENABLE AND APERTURE TIME TEST CIRCUIT AND WAVEFORMS @ 25°C

### VOLTAGE CONTROLLED MULTIVIBRATOR

SP1658



The SP1658 is a voltage-controlled multivibrator which provides appropriate level shifting to produce an output compatible with PECL. III and PECL 10,000 logic levels. Frequency control is accomplished through, the use of voltage-variable current sources which control the slew rate of a single external capacitor.

The bias filter may be used to help eliminate ripple on the output voltage levels at high frequencies and the input filter may be used to decouple noise from the analog input signal.

The 'SP1658, is useful in phase-locked loops, frequency synthesizer and clock signal generation applications for instrumentation, communication, and computer systems.



## FIGURE 1 - CIRCUIT SCHEMATIC

This PECL III circuit has been designed to meet the dc specifications shown in the test table, after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow greater than 500 linear fpm is maintained. Outputs are terminated through a 50-ohm resistor to -2.0 volts.



|                       |     | TEST                | VOLTAGE | VALUES |      |  |  |  |  |  |  |  |  |  |  |
|-----------------------|-----|---------------------|---------|--------|------|--|--|--|--|--|--|--|--|--|--|
|                       |     |                     | Vdc ±15 | 6      |      |  |  |  |  |  |  |  |  |  |  |
| @ Test<br>Temperature | VIH | VIH VIL V3 VIHA VEE |         |        |      |  |  |  |  |  |  |  |  |  |  |
| -30°C                 | 0.0 | -2.0                | -1.0    | +2.0   | -5.2 |  |  |  |  |  |  |  |  |  |  |
| +25°C                 | 0.0 | -2.0                | -1.0    | +2.0   | -5.2 |  |  |  |  |  |  |  |  |  |  |
| +85°C                 | 0.0 | -2.0                | -1.0    | +2.0   | -5.2 |  |  |  |  |  |  |  |  |  |  |

|                                                                      |          | Pin        | SP 1658 Test Limits |                  |                  |            |                  |                  |                  | VOLT         |        |                 | INS LISTED P | FLOW |               |                           |
|----------------------------------------------------------------------|----------|------------|---------------------|------------------|------------------|------------|------------------|------------------|------------------|--------------|--------|-----------------|--------------|------|---------------|---------------------------|
|                                                                      | 1        | Under      | -30                 | р <b>°</b> С     |                  | +25°C      |                  | +8               | 5°C              |              |        |                 |              | 1    | T             | (Vcc)                     |
| Characteristic                                                       | Symbol   | Test       | Min                 | Max              | Min              | Тур        | Max              | Min              | Max              | Unit         | ⊻н     | VIL             | V3           | VIHA | VEE           | Gnd                       |
| Power Supply Drain Current                                           | ΪE       | 8**<br>8** | -                   | -                | -                | -          | 32<br>32         | -                | -                | mAdc<br>mAdc | 2<br>2 | -               | -            | _    | 8<br>8        | 1,5<br>1,5                |
| Input Current                                                        | linH     | 2*         |                     | -                | -                | -          | 350              | -                | -                | μAdc         | 2      | -               | -            | - 1  | 8             | 1,5                       |
| Input Leakage Current                                                | linL     | 2*         | -                   | -                | 0.5              |            | -                | -                | -                | μAdc         | -      | 2               | -            | -    | 8             | 1,5                       |
| "Q" High<br>Output Voltage                                           | ∨он      | 4*<br>6**  | -1.045<br>-1.045    | -0.875<br>-0.875 | -0.960<br>-0.960 | -          | -0.810<br>-0.810 | -0.890<br>-0.890 | -0.700<br>-0.700 | Vdc<br>Vdc   | -      | _               | 22           | -    | 8<br>8        | 1,5<br>1,5                |
| "Q" Low<br>Output Voltage                                            | VoL      | 4*<br>6**  | ~1.890<br>-1.890    | -1.650<br>-1.650 | -1.850<br>-1.850 | -          | -1.620<br>-1.620 | -1.830<br>-1.830 | -1.575<br>-1.575 | Vdc<br>Vdc   | -      | -               | 2<br>2       | -    | 8<br>8        | 1,5<br>1,5                |
| AC Characteristics (Figure 2)<br>(Tests shown for one output, but    |          |            |                     |                  |                  |            |                  |                  |                  |              | CX1    | c <sub>x2</sub> | Gnd          |      | VEE<br>-3.2 V | V <sub>CC</sub><br>+2.0 V |
| checked on both)<br>Rise Time (10% to 90%)<br>Fall Time (10% to 90%) | t+<br>t- | 6<br>6     | -                   | 2.7<br>2.7       | -                | 1.6<br>1.4 | 2.7<br>2.7       |                  | 3.0<br>3.0       | ns<br>ns     | -      | 11,14<br>11,14  |              | 2 2  | 8<br>2        | 1,5<br>1,5                |
| Oscillator Frequency                                                 | forci    | -          | 130                 | ~                | 130              | 155        | 175              | 110              | -                | MHz          |        | 11,14           |              |      | 8             | 1.5                       |
|                                                                      | fosc2    |            | -                   |                  | 78               | 90         | 100              | -                | -                | MHz          | 11,14  | -               | -            |      | 8             | 1,5                       |
| Tuning Ratio Test 1                                                  | TR       | -          | -                   |                  | 3.1              | 4.5        |                  | -                | -                | -            | 11,14  | -               |              |      | 8             | 1,5                       |

- 14).

- 14).

 $tTR = \frac{Output frequency at V_{CX} = Gnd}{Output frequency at V_{CX} = -2.0 V}$ 

C1 = 0.01  $\mu$ F connected from pin 12 to Gnd.

C2 = 0.001 µF connected from pin 13 to Gnd.

 $C_{X1}$  = 10 pF connected from pin 11 to pin 14.  $C_{X2}$  = 5 pF connected from pin 11 to pin 14.



FIGURE 2 - AC TEST CIRCUIT AND WAVEFORMS



#### FIGURE 3 – OUTPUT FREQUENCY vorsus CAPACITANCE FOR VARIOUS VALUES OF INPUT VOLTAGE

FIGURE 4 -- RMS NOISE DEVIATION versus OPERATING FREQUENCY



FIGURE 5 - FREQUENCY-CAPACITANCE PRODUCT versus CONTROL VOLTAGE (V<sub>CX</sub>)



VCX, INPUT VOLTAGE (Vdc)





# CIRCUIT SCHEMATIC

123

This PECL III circuit has been designed to meet the dc specifications shown in the text table, after thermal equilibrium has been established. The package should be housed in a suitable heat sink (LIO21 4A2WCB or equivalent) or a transverse air flow greater than 500 lineer fpm should be maintained while the circuit is either in a test socket or is mounted on a printed circuit board. Test procedures are shown for only one input and one output. The other inputs and outputs are tested with a 50-ohm resistor to -2.0 Vdc. See general information section for complete thermal data.



Г

TEST VOLTAGE VALUES

Т

| data.                          |                   |       |         |        |        |           |          |             |                  |          |           | (Volts)  |         |        |        |
|--------------------------------|-------------------|-------|---------|--------|--------|-----------|----------|-------------|------------------|----------|-----------|----------|---------|--------|--------|
|                                |                   |       |         |        |        |           |          | e 1<br>Temp | l'est<br>erature | Villmax  | VILmin    | VIHAmin  | VILAmax | VEE    |        |
|                                |                   |       |         |        |        |           |          |             | -30°C            | -0.875   | -1.890    | -1.180   | -1.515  | -5.2   |        |
|                                |                   |       |         |        |        |           |          |             | +25°C            | -0.810   | -1.850    | -1.095   | -1.485  | -5.2   |        |
|                                |                   |       |         |        |        |           |          |             | +85°C            | -0.700   | -1.830    | -1.025   | -1.440  | -5.2   |        |
|                                |                   |       |         |        | SP 166 | 50 Test I | imits    |             |                  | TE       | ST VOLT   | AGE APPL | IED TO  |        | 1 1    |
|                                |                   | Under | -30     | PC     | +21    | s°c       | +8       | °C          | 1                |          | PINS      | LISTED B | ELOW:   |        | (Vcc)  |
| Characteristic                 | Symbol            | Test  | Min     | Max    | Min    | Max       | Min      | Max         | Unit             | ViHmex   | VILmin    | VIHAmin  | VILAmex | VEE    | Gnd    |
| Power Supply Drain Current     | 'E                | 8     | -       | -      | -      | 28        | ~        | -           | mAdc             | -        | -         | -        | -       | 8      | 1,16   |
| Input Current                  | linH              | •     | -       | -      | -      | 350       | -        | -           | μAdc             | •        | -         | -        | -       | 8      | 1,16   |
|                                | lint              | •     | 1 -     | -      | 0.5    | -         | -        | -           | µAdc             | -        | ·         | -        | -       | 8      | 1,16   |
| NOR Logic "1" Output Voltage   | VOH ¢             | 3     | -1.045  | -0.875 | -0.960 | -0.810    | -0.890   | -0.700      | Vdc              | -        | 4         | -        | -       | 8      | 1,16   |
|                                |                   |       |         |        |        |           |          |             |                  | -        | 5         | -        | -       |        |        |
|                                |                   | •     | •       |        | +      | +         | +        | •           | •                | 1 -      | 7         | 1        | -       | •      | •      |
| NOR Logic "0" Output Voltage   | VOLØ              | 3     | -1.890  | -1.650 | -1.850 | -1.620    | -1.830   | -1.575      | Vdc              | 4        | -         | -        | -       | 8      | 1,16   |
|                                |                   |       |         | 1      |        | 1         |          | 11          | 1                | 5        | -         | -        | -       |        |        |
|                                |                   |       |         | +      |        |           |          |             |                  | 6        | -         | 1 -      | -       | •      |        |
| OR Logic "1" Output Voltage    | VOHØ              | 2     | -1.045  | -0.875 | -0.960 | -0.810    | -0.890   | -0.700      | Vdc              | 4        | -         |          | -       | 8      | 1.16   |
|                                | •                 | l ī   |         | 1      |        |           | 1        |             | I I              | 5        | -         | - 1      | -       | Ĩ      | 1      |
|                                |                   |       |         |        |        |           | 1 +      |             |                  | 6        | -         | -        | -       |        |        |
| OR Logic "O" Output Voltage    | Vala              | ,     | 1 800   | 1.650  | 1 850  | -1.620    | 1 820    | 1 676       | Vde              | · /      |           | <u> </u> |         |        | 1.10   |
|                                | 1.014             | l î   | -1.650  | 1 1    | -1.600 |           | -1.850   | -1.373      | 1                |          | 5         | -        |         | i      | 1 1    |
|                                |                   |       |         |        |        |           |          |             |                  | -        | 6         | -        | -       |        |        |
|                                |                   |       |         |        |        |           |          |             |                  |          |           |          |         |        |        |
| Threshold Voltage              | VOHA Ø            |       | -1.065  | 1 -    | -0.980 | -         | -0.910   | 1           |                  | _        | -         | 1        |         | î      | 110    |
|                                |                   |       |         | -      |        | -         | 1        | -           |                  | -        | -         | - 1      | 6       |        |        |
|                                |                   |       | · · · · | -      |        | -         | <b>.</b> |             |                  | -        |           |          | ,       |        |        |
| NOR Logic "0"                  | VOLAP             | 3     | -       | -1.630 | -      | -1.600    | -        | -1.565      | Vdc              | -        | -         | 1        | -       | 8      | 1,16   |
|                                |                   |       | -       |        | -      |           | -        |             |                  | _        | -         | 6        | -       |        |        |
|                                |                   | 1     | ~       | 1      | -      | 1         | -        | 1           | 1                | -        | -         | 1        | -       |        | •      |
| OR Logic "1" Threshold Voltage | Vона Ф            | 2     | -1.065  | -      | -0.980 | -         | -0.910   | -           | Vdc              | -        | ~         | 4        | -       | 8      | 1,16   |
|                                |                   |       |         | -      |        | -         |          | -           |                  | -        | 1 -       | 6        |         |        |        |
|                                |                   | +     | 1       | -      | 1      | -         | 1        | -           | 1                | -        | _         | 7        | -       | 1      | 1      |
| OR Logic "0" Threshold Voltage | VOLAP             | 2     | -       | -1.630 | -      | -1.600    | -        | -1.555      | Vdc              | -        | -         | - 1      | 4       | 8      | 1,16   |
|                                |                   |       | -       |        | -      |           | 1.2      |             | 1 1              | -        | -         | 1 -      | å       |        |        |
|                                |                   | •     | -       | •      | -      | •         |          | •           | 1                |          | -         | -        | 7       | •      | •      |
| Switching Times (50 Ω Load)    |                   |       |         |        |        |           |          |             |                  | Pulse In | Pulse Out |          |         | -3.2 V | +2.0 V |
| Propagation Delay              | <sup>1</sup> 4+3- | 3     | -       | 1.8    | -      | 1.7       | -        | 1.9         | ns               | 4        | 3         | -        | -       | 8      | 1,16   |
|                                | 4-2-              | 2     | -       | 1.8    | _      | 1.5       | -        | 1.9         |                  |          | 2         | -        |         |        |        |
|                                | 14-3+             | 3     | -       | 1.6    | -      | 1.5       | -        | 1.7         | •                | •        | 3         | -        | -       | •      |        |
| Rise Time                      | 13+               | 3     | ~       | 2.2    | -      | 2.1       | -        | 2.3         | ns .             | 4        | 3         | -        | -       | 8      | 1,16   |
| L                              | 12+               | 2     |         | 2.2    | -      | 2.1       | <u> </u> | 2.3         | ns               | 4        | 2         |          |         | 8      | 1,16   |
| Pall Lime                      | 13.<br>12-        | 2     | ·       | 2.2    | -      | 2.1       | -        | 2.3         | ns               |          | 3<br>2    | -        | -       | 8      | 1,16   |

\*Individually test each input applying VIH or VIL to the input under test.

### . NOTES

The electrical specifications shown above apply to the SP1660 under the following conditions:

 The package is housed in a suitable heat sink.<sup>†</sup> or

 Air is blown transversely over the package. See general information section for more details.

\*A suitable heat sink is an IERC LICEMAZING or equivalent



### SWITCHING TIME TEST CIRCUIT AND WAVEFORMS @ 25°C



# CIRCUIT SCHEMATIC



This PECL III circuit has been designed to meet the dc specifications shown in the test table, after thermal equilibrium has been established. The package should be housed in a suitable heat sink(IERC-21 4 A2WCB or equivalent) or a transverse air flow greater than 500 linear fpm should be maintained while the circuit is either in a test socket or is mounted on a printed circuit board. Test procedures are shown for only one input and one output. The other inputs and outputs are tested in a similar manner. Outputs are tested with a 50-ohm inform data.

|               | 6 —<br>7 — | $\mathbf{D}$ | <u> </u>   |             |  |
|---------------|------------|--------------|------------|-------------|--|
|               | 10<br>11   |              | <b>1</b> 4 |             |  |
|               | 12<br>13   |              | -15        |             |  |
| , <del></del> |            |              | \$91662    | Tast Limits |  |
| Pin           |            | 30°C         | +          | 25°C        |  |
| Under         |            | 1            |            | T           |  |

) >>>-2

| 50-ohm resistor to -2.0 '        | Vdc. See gene     | rai        | 10               | <b>_</b>         |                  |                  |                  |                  |                     |                     | TEST       | VOLTAGE VA    | LUES          |        |              |
|----------------------------------|-------------------|------------|------------------|------------------|------------------|------------------|------------------|------------------|---------------------|---------------------|------------|---------------|---------------|--------|--------------|
| information section for c        | omplete thern     | nal        | 11               |                  | - 14             |                  |                  |                  |                     |                     |            | (Volts)       |               |        |              |
| data.                            |                   |            | 12               |                  | -15              |                  |                  | Te               | @ Test<br>mperature | V <sub>IH max</sub> | VIL min    | VIHA min      |               | VEE    |              |
|                                  |                   |            | 13               |                  |                  |                  |                  |                  | -30°C               | -0.875              | -1.890     | -1.180        | -1.515        | -5.2   |              |
|                                  |                   |            |                  |                  |                  |                  |                  |                  | +25°C               | -0.810              | -1.850     | -1.095        | -1.485        | -5.2   |              |
|                                  |                   |            |                  |                  |                  | _                |                  | _                | +85 <sup>0</sup> C  | -0.700              | -1.830     | -1.025        | -1.440        | -5.2   |              |
|                                  |                   | <b>9</b> i |                  |                  | SP1662           | Test Limits      |                  |                  |                     | TEST                | VOLTAGE A  |               | LISTED BELOW  |        |              |
|                                  |                   | Under      | -30              | PC .             | +2               | 5°C              | +8               | 5°C              |                     | 1231                | VOLTAGE AF | FEIED TO FINE | SCISTED BELOW |        |              |
| Characteristic                   | Symbol            | Test       | Min              | Max              | Min              | Max              | Min              | Max              | Unit                | ViH max             | VIL min    | VIHA min      | VILA max      | VEE    | Gnd          |
| Power Supply Drain Current       | <sup>1</sup> E    | 8          | -                |                  | -                | 56               | -                | -                | mAdc                | -                   | -          | -             | -             | 8      | 1,16         |
| Input Current                    | lin H             | •          | -                | -                | -                | 350              | -                | -                | μAdc                | •                   | -          | -             | _             | 8      | 1,16         |
|                                  | <sup>l</sup> in L | •          | -                | -                | 0.5              | -                | -                | -                | μAdc                | -                   | •          | -             | -             | 8      | 1,16         |
| Logic "1"                        | ∨он               | 2          | -1.045           | -0.875           | -0.960           | -0.810           | -0.890           | -0.700           | Vdc                 | -                   | 4          | -             | -             | 8      | 1,16         |
|                                  |                   | 2          | -1.045           | -0.875           | -0.960           | -0.810           | -0.890           | -0.700           | Vdc                 | -                   | 5          |               |               | 8      | 1,16         |
| Output Voltage                   | VOL               | 2          | -1.890<br>-1.890 | -1.650           | -1.850<br>-1.850 | -1.620           | -1.830<br>-1.830 | -1.575           | Vdc<br>Vdc          | 4<br>5              | _          | -             | _             | 8      | 1,16<br>1,16 |
| Logic "1"<br>Threshold Voltage   | VOHA              | 2 2        | -1.065<br>-1.065 | 2                | -0.980<br>-0.980 | -                | -0.910<br>-0.910 | -                | Vdc<br>Vdc          | -                   | _          | -             | 4<br>5        | 8      | 1,16<br>1,16 |
| Logic ''0''<br>Threshold Voltage | VOLA              | 2 2        | -                | -1.630<br>-1.630 | -                | -1.600<br>-1.600 | -                | -1.555<br>-1.555 | Vdc<br>Vdc          | -                   | -          | 4 5           | -             | 8<br>8 | 1,16<br>1,16 |
| Switching Times (50 Ω Load)      |                   |            | 1                |                  |                  |                  |                  |                  |                     | Pulse in            | Pulse Out  |               |               | -3.2 V | +2.0 V       |
| Propagation Delay                | t4+2+<br>t4-2-    | 2          | -                | 1.6<br>1.8       | 1.0              | 1.5<br>1.7       |                  | 1.7<br>1.9       | ns<br>ns            | 4                   | 2 2        | -             | -             | 8<br>8 | 1,16<br>1,16 |
| Rise Time                        | t2+               | 2          | -                | 2.2              | 1.4              | 2.1              | -                | 2.3              | ns                  | 4                   | 2          | -             | -             | 8      | 1,16         |
| Fall Time                        | 12-               | 2          | -                | 2.2              | 1.2              | 2.1              |                  | 2.3              | ns                  | 4                   | 2          | -             | -             | 8      | 1,16         |

\*Individually test each input applying VIH or VIL to input under test.



٠

SWITCHING TIME TEST CIRCUIT AND WAVEFORMS @ 25°C







This PECL 111 circuit has been designed to meet the dc specifications shown in the test table, after thermal equilibrium has been established. The package should be housed in a suitable heat sink(IERC-21 4 A2WCB or equivalent) or a transverse air flow greater than 500 linear form should be maintained while the circuit is either in a test socket or is mounted on a printed circuit board. Test procedures are shown for only one input and one output. The other inputs and outputs are tested in a similar manner. Outputs are tested with a 50-ohm resistor to -2.0 Vdc. See general information section for complete thermal dete.



|                             |        |      | 13     |        |        |             |        |        |                      |          | TEST      | VOLTAGE VAL    | LUES         |        |        |
|-----------------------------|--------|------|--------|--------|--------|-------------|--------|--------|----------------------|----------|-----------|----------------|--------------|--------|--------|
| ·                           |        |      |        |        |        |             |        |        |                      |          |           | (Volts)        |              |        |        |
|                             |        |      |        |        |        |             |        | 1      | @ Test<br>emperature | VIH max  | VIL min   | VIHA min       | VILA max     | VEE    | 1      |
|                             |        |      |        |        |        |             |        |        | -30°C                | -0.875   | -1.890    | -1.180         | -1.515       | -5.2   |        |
|                             |        |      |        |        |        |             |        |        | +25°C                | -0.810   | -1.850    | -1.096         | -1.485       | -5.2   |        |
|                             |        |      |        |        |        |             |        |        | +85°C                | -0.700   | -1.830    | -1.026         | -1.440       | -5.2   |        |
|                             |        |      | 1      |        | SP16   | 64 Test Lin | nits   |        |                      | TEST     |           |                | LISTED BELOW |        |        |
|                             |        | Pin  | -30    | °C     | +2     | 5°C         | +85    | 5°C    |                      | 163      | TOLIAGE A | T LIED TO FINA | CISTED BELOW |        |        |
| Characteristic              | Symbol | Test | Min    | Max    | Min    | Max         | Min    | Max    | Unit                 | ViH max  | VIL min   | VIHA min       | VILA max     | VEE    | Gnd    |
| Power Supply Drain Current  | ١E     | 8    | -      | -      | -      | 56          |        | -      | mAdc                 | -        | -         | -              | ~            | 8      | 1,16   |
| Input Current               | lin H  | •    | -      | -      | -      | 350         | -      | -      | #Adc                 | •        | -         | -              | -            | 8      | 1,16   |
|                             | lin L  | •    | -      | -      | 0.5    | -           | -      | -      | #Adc                 | ~        | •         | -              |              | 8      | 1,16   |
| Logic "1"                   | Voн    | 2    | -1.045 | -0.875 | -0.960 | -0.810      | -0.890 | -0.700 | Vdc                  | 4        | -         |                | -            | 8      | 1,16   |
| Output Voltage              |        | 2    | -1.045 | -0.875 | -0.960 | -0.810      | -0.890 | -0.700 | Vdc                  | 5        | -         | -              | -            | 8.     | 1,16   |
| Logic "O"                   | VOL    | 2    | -1.890 | -1.650 | -1.850 | -1.620      | -1.830 | -1.575 | Vdc                  | -        | 4         | -              | -            | 8      | 1,16   |
| Output Voltage              |        | 2    | -1.890 | -1.650 | -1.850 | -1.620      | -1.830 | -1.575 | Vdc                  | -        | 5         | -              |              | 8      | 1,16   |
| Logic "1"                   | VOHA   | 2    | -1.065 | -      | -0.980 |             | -0.910 | -      | Vdc                  | -        | -         |                | -            | 8      | 1,16   |
| Threshold Voltage           |        | 2    | -1.065 | -      | -0.980 | -           | -0.910 | -      | Vdc                  | -        | -         | 5              | -            | 8      | 1,16   |
| Logic "O"                   | VOLA   | 2    | - 1    | -1.630 | -      | -1.600      | -      | -1.555 | Vdc                  | -        | -         | -              | 4            | 8      | 1,16   |
| Threshold Voltage           | 1      | 2    | -      | -1.630 | -      | -1.600      | -      | -1.555 | Vdc                  | -        | -         | -              | 5            | 8      | 1,16   |
| Switching Times (50 Ω Load) |        |      |        |        |        |             | •      |        |                      | Pulse in | Pulse Out |                |              | -3.2 V | +2.0 V |
| Propagation Delay           | 14+2+  | 2    | -      | 1.6    | -      | 1.5         | -      | 1.7    | ns                   | 4        | 2         | ] -            | -            | 8      | 1,16   |
|                             | 14-2-  | 2    | i -    | 1.8    | -      | . 1.7       | -      | 1.9    | ns                   | 4        | 2         | -              | -            | 8      | 1,16   |
| Rise Time                   | t2+    | 2    | -      | 2.2    |        | 2.1         | -      | 2.3    | ns                   | 4        | 2         | -              | -            | 8      | 1,16   |
| Fatt Time                   | 12-    | 2    | - 1    | 2.2    | _      | 2.1         | -      | 2.3    | ns                   | 4        | 2         | - 1            | -            | 8      | 1,16   |

\*Individually test each input applying VIH or VIL to input under test.



SWITCHING TIME TEST CIRCUIT AND WAVEFORMS @ 25°C







This PECL III circuit has been designed to meet the dc specifications shown in the test table, after thermal equilibrium has been established. The package should be housed in a suitable heat sinkIERC-21 4A2WCBor equivalent) or a transverse air flow greater than 500 linear fpm should be maintained while the circuit is either in a test socket or is mounted on a printed circuit board. Test procedures are shown for oth simi 50-0 infa data



| cuit board. Test procedure                                | s are show        | wn.    |           |        |               |          |        |        |                 |          | TEST V    | OLTAGE   | VALUES    |          |        |
|-----------------------------------------------------------|-------------------|--------|-----------|--------|---------------|----------|--------|--------|-----------------|----------|-----------|----------|-----------|----------|--------|
| r only one input and one                                  | output. T         | he     |           | 12-5-  | s q           | -15      |        |        |                 |          |           | (Volts)  |           |          |        |
| her inputs and outputs are<br>nilar manner. Outputs are t | ested in ested in | a      |           | 13 -   | n õ           | -14      |        | @ Temp | Test<br>erature | ViHmax   | ViLmin    | VIHAmm   | VILAmax   | VEE      |        |
| -ohm resistor to -2.0 Vdc.                                | See gener         | ral .  |           |        |               |          |        |        | -30°C           | -0875    | -1 890    | -1 180   | -1 515    | -52      |        |
| formation section for comp                                | lete therm        | na i   |           |        |               |          |        |        | +25°C           | -0.810   | -1 850    | -1.095   | -1 485    | -52      |        |
| ta.                                                       |                   |        |           |        |               |          |        |        | +85°C           | -0 700   | -1 830    | -1 025   | 1.440     | -5.2     |        |
|                                                           | 1                 |        |           |        | SP16          | 66 Test  | mits   |        |                 |          | TEST VO   | TAGE A   | PPLIED TO |          |        |
|                                                           |                   | Under  | - 30      | 0°C    | +2            | 5°C      | +8     | 5      | 1               |          | PINS      | LISTED E | ELOW      |          | (Vcc)  |
| Characteristic                                            | Symbol            | Test   | Min       | Max    | Min           | Max      | Min    | Max    | Unit            | ViHmax   | VILmin    | VIHAmin  | VILAmax   | VEE      | Gnd    |
| ower Supply Drain Current                                 | 1E ①              | 8      | ~         | -      | -             | 55       | - · ·  | -      | mAdc            | 7.9      | -         | -        | -         | 8        | 1.16   |
| nput Current                                              | LoH               | 12     | -         | -      | -             | 0.370    | -      | -      | mAdc            | 9.12     | ~         | -        | -         | 8        | 1,16   |
|                                                           | 1                 | 13     | - 1       | -      | -             | 0 370    | -      | -      | mAdc            | 913      | -         | -        | -         | 8        | 1.16   |
|                                                           | L                 | 9      |           |        |               | 0 225    |        | -      | mAde            | 9        |           |          |           | 8        | 1 16   |
|                                                           | L'IL              | 12     | -         | -      | 0 500         | -        | -      | -      | LAdc            |          | 12        | -        | -         | 8        | 1,16   |
| 0.1.0                                                     |                   | 9,13   | -         | -      | 0.500         | -        |        |        | ⊢ Adc           |          | 9.13      |          |           | 8        | 1,10   |
| u cogic i Ourbur vortage                                  | VOH               | 15 0   | -1045     | -08/5  | -0 960        | -0.810   | -0890  | -0 700 | Vdc             | 9        | 1.13      | -        | -         | 8        | 1.16   |
| Of Loor Of Output Voltage                                 | Vo:               | 15 @   | 1 890     | -1 650 | .1 850        | -1 620   | -1.830 | 1 575  | Vdr             |          | 12        |          |           | 8        | 1.16   |
|                                                           | 1.00              | 15 6   | -1 890    | -1.650 | -1 850        | -1 620   | -1 830 | -1 575 | Vac             | 9        |           | -        | _         | 8        | 1.16   |
| 2 Logic 1 Output Voltage                                  | VOH               | 14 ④   | -1 045    | -0 875 | -0 960        | -0 810   | -0.890 | -0 700 | Vic             |          | 12        | -        | -         | 8        | 1,16   |
|                                                           |                   | 14 🕤   | -1 045    | -0875  | -0 960        | -0 810   | -0 890 | -0 700 | Vdc             | 9        | -         | -        |           | 8        | 1,16   |
| C Logic O' Output Voltage                                 | VOL               | 14 ②   | -1 890    | -1.650 | -1 850        | -1.620   | -1 830 | -1 575 | Vdc             | -        | 13        | -        | -         | 8        | 1,16   |
|                                                           |                   | 14 ③   | -1 890    | -1 650 | -1850         | -1 620   | -1 830 | -1 575 | Vdc             | 9        | -         | -        | -         | 8        | 1,16   |
| Q Logic "1" Output                                        | VOHA              | 15 🜀   | -1 065    | -      | -0 <b>980</b> | -        | -0910  | -      | Vdc             | -        | -         | 12       | 13        | 8        | 1,16   |
| Threshold Voltage                                         | L                 | 15 (7) | ~1 065    |        | -0 980        | -        | -0910  | -      | Vdc             | -        | 13        | 9        | -         | 8        | 1.16   |
| C Logic O Output                                          | VOLA              | 15 6   | -         | -1 630 | -             | -1 600   |        | -1 555 | Vdc             | •        | -         | 13       | 12        | 8        | 1,16   |
|                                                           | N.                | 110    | 1 000     |        | 0.000         |          | 0.010  |        | +               |          |           |          |           |          |        |
| Threshold Voltage                                         | VOHA              | 14 0   | -1005     | -      | -0.980        | ~        | -0.910 | -      | Vac             | -        | -         | 13       | 12        | 8        | 1,16   |
| D Logic "D" Output                                        | VOIA              | 14 6   | -         | -1.630 | ·             | 1 600    |        | -1 555 | Ver             |          |           | 12       | 17        | 8        | 1 16   |
| Threshold Voltage                                         | - OLA             | 14 0   | -         | -1 630 |               | -1 600   | _      | -1 555 | Vdc             | -        | 13        | 9        | -         | 8        | 1,16   |
| witching Times 150 (2 Load)                               | 1                 |        | · · · · · |        | <u> </u>      |          |        |        | <u> </u>        | Pulse In | Pulse Out |          | 1         | -3.2 V   | +2.0 V |
| deteck Interest                                           | 19+15-            | 15     | 10        | 2.7    | 10            | 25       | 11     | 2.8    | 0.5             | 9        | 15        | -        | -         | 8        | 1.16   |
|                                                           | 19-15-            | 15     |           |        | 1             | 1        |        |        |                 | 1        | 15        | -        | -         | 1 1      | 1      |
|                                                           | 19-14-            | 14     |           |        |               |          |        |        |                 |          | 14        | -        | 1 -       | 1        |        |
| Set (                                                     | 19+14-            |        | ·         |        | ·             | <u> </u> |        |        | ļ               | · · · ·  | 14        |          | ļ         | <u> </u> |        |
| actinput                                                  | 12+15+            | 15     | 10        | 2.5    | 10            | 23       |        | 2.7    | s               | 12       | 15        | -        | -         | 8        | 1 16   |
| Revet locut                                               | 12+14-            |        |           |        | 11            |          |        |        |                 |          |           |          | 1         |          | 1.10   |
| nexet input                                               | 113-14-           | 15     |           |        |               |          |        |        |                 | 13       | 14        | 1        | 1 -       | 8        | 1 16   |
| Bise Time                                                 | 13-13+            | 14.15  | 0.8       | 28     | 0.8           | 25       |        | 20     |                 |          | 14.15     |          | +         | 8        | 1.16   |
| Est T me                                                  | +                 | 14.16  | 0.5       | 2.0    | 0.5           | 2.5      | 0.5    | 2.9    |                 |          | 14,15     | +        | +         |          | 1.10   |
| r ar trime                                                | 1 1-              | 14,15  | 05        | 2.4    | 05            | 22       | 05     | 26     | 1 "             | 9        | 14,15     |          |           | 8        | 1,16   |

O Notes appear on page following Electrical Characteristics tables





SWITCHING TIME TEST CIRCUIT AND WAVEFORMS @ 25°C





This PECL III circuit has been designed to meet the dc specifications shown in the test table, after thermal equilibrium has been established. The package should be housed in a suitable heat sink (IERC LIC-214A2WCB or equivalent) or a transverse air flow greater than 500 linear fpm should be maintained while the circuit is either in a test socket or is mounted on a printed circuit board. Test procedures are shown for selected inputs and selected outputs. The other inputs and outputs are tested in a similar manner. Outputs are tested with a 50-ohm resistor to -2.0 Vdc. See general information section for complete thermal data.



|             |         | TEST    | VOLTAGE  | ALUES    |           |
|-------------|---------|---------|----------|----------|-----------|
| @Test       |         |         | (Volts)  |          |           |
| Temperature | VIH max | VIL min | VIHA min | VILA max | VEE       |
| 30°C        | -0 875  | -1 890  | -1 180   | 1 5 1 5  | -5 2      |
| +25°C       | -0810   | 1 850   | -1 095   | 1 485    | -52       |
| +85°C       | -0 700  | -1 830  | -1 025   | 1 4 4 0  | -5.2      |
|             |         |         |          |          | · · · · · |

|                              | 1                 | T         | SP1668 Test Limits |            |         |                                       |          |        |      |          |           |                                       |            |          | 1      |
|------------------------------|-------------------|-----------|--------------------|------------|---------|---------------------------------------|----------|--------|------|----------|-----------|---------------------------------------|------------|----------|--------|
|                              |                   | Pin       | -3                 | 0°C        | +2      | 5°C                                   | +8       | 15°C   | 1    | TEST V   | JLTAGE #  | APPLIEDTO                             | PINSLISTED | BELOW:   | 1 (Vcc |
| Characteristic               | Symbol            | Test      | Min                | Max        | Min     | Max                                   | Min      | Max    | Unit | VIH max  | VIL min   | VIHA min                              | VILA max   | VEE      | Gnd    |
| Power Supply Drain Current   | IE (HI-Z) 1       | 8         |                    | 1          | -       | 55                                    |          | -      | mAdc | 7,9      | •         | -                                     |            | 8        | 1,16   |
| Input Current                | I <sub>in</sub> H | 11,12,132 |                    |            |         | 0 370                                 | -        | -      | mAdc | 11,12,13 | -         |                                       |            | 8        | 1,16   |
|                              |                   | 9         |                    | -          |         | 0 225                                 |          |        | mAdc | 9        |           |                                       | ·          | 8        | 1,16   |
|                              | lin L             | 11,12,132 | -                  | -          | 0.500   |                                       | {        | -      | µAdc | 1 .      | 11,12,13  | -                                     | -          | 8        | 1,16   |
|                              |                   | 9         |                    | L          | 0.500   |                                       |          |        | μAdc |          | 9         |                                       | ~          | 8        | 1,16   |
| "Q" Logic "1"                | Voн               | 15 3      | -1 045             | -0.875     | -0.960  | -1.810                                | -0 890   | -0 700 | Vdc  |          | 13        |                                       |            | 8        | 1,16   |
| Output Voltage               |                   | 15 (4)    | -1.045             | -0.875     | -0.960  | -1810                                 | -0.890   | -0 700 | Vdc  | 9        |           |                                       | L          | 8        | 1,16   |
| "Q" Logic "0"                | VOL               | 15 5      | ~1.890             | -1.650     | -1.850  | -1 620                                | -1830    | -1.575 | Vdc  | 1.0      | 12        | -                                     | -          | 8        | 1,16   |
| Output Logic                 | L                 | 15 6      | -1.890             | -1.650     | -1.850  | -1.620                                | 1 830    | -1575  | Vdc  | 9        |           | · · · · · · · · · · · · · · · · · · · | Į          | 8        | 1,16   |
| "Q" Logic "1"                | Voн               | 14 5      | -1.045             | -0.875     | -0.960  | -0 810                                | -0 890   | -0 700 | Vdc  | 1 7      | 12        | -                                     | -          | 8        | 1,16   |
| Output Voltage               |                   | 14 6      | -1.045             | -0.875     | -0.960  | -0810                                 | -0 890   | -0.700 | Vdc  | 9        |           |                                       |            | 8        | 1,16   |
| "Q" Logic "0"                | VOL               | 14 3      | -1.890             | -1 650     | -1.850  | -1.620                                | -1830    | -1.575 | Vdc  | -        | 13        | -                                     | -          | 8        | 1,16   |
| Output Voltage               | 1                 | 14 ④      | -1.890             | -1.650     | -1.850  | -1.620                                | 1 830    | -1.575 | Vdc  | 9        | · · ·     |                                       |            | 8        | 1,16   |
| "Q" Logic "1" Output         | VOHA              | 15        | -1.065             |            | -0.980  | -                                     | -0910    | - 1    | Vdc  |          | -         | 12                                    | 13         | 8        | 1,16   |
| Threshold Voltage            | 1                 | 15 0      |                    | -          |         |                                       |          |        |      |          |           | 11                                    |            |          | 1 1    |
|                              |                   | 15 (5)    |                    | · · · ·    | <b></b> | · · · · · · · · · · · · · · · · · · · | <u> </u> |        |      | 11       |           | 9                                     | -          | · ·      | V      |
| "Q" Logic "0" Output         | VOLA              | 15        | -                  | -1.630     | -       | -1.600                                |          | -1 555 | Vdc  |          | -         | 13                                    | 12         | 8        | 1,16   |
| Threshold Voltage            | 1                 | 15 6      | -                  |            | -       |                                       | - 1      |        |      | 1        | -         | 1 2                                   | 11         |          | 11     |
|                              | 1                 | 15 (3)    |                    |            |         |                                       |          |        |      |          | 11        | 9                                     | -          | <u> </u> | V      |
| "Q" Logic "1" Output         | VOLA              | 14        | -1.065             | -          | -0.980  |                                       | -0.910   |        | Vdc  | -        | - 1       | 13                                    | 12         | 8        | 1,16   |
| Threshold Voltage            |                   | 14 6      |                    | -          |         | -                                     |          | •      |      | -        | -         | -                                     | 11         |          | 1      |
|                              | L                 | 14 3      |                    |            |         |                                       | <u> </u> |        |      | -        |           | 9                                     |            |          |        |
| "Q" Logic "0" Output         | VOLA              | 14        | -                  | -1.630     | -       | -1.600                                | -        | -1 555 | Vdc  | - 1      | ( ·       | 12                                    | 13         | 8        | 1,16   |
| I breshold Voltage           |                   |           |                    |            | -       | 1                                     |          |        |      | · ·      | -         |                                       | -          |          | 1      |
|                              |                   | 140       |                    | + <u> </u> |         |                                       | <u> </u> |        |      |          |           |                                       |            |          | 1      |
| Switching Times (50 12 Load) | 1.                | 1.5       | 1.0                | 2.7        | 10      | 2.6                                   |          | 20     |      | Pulse In | Pulse Out | 4                                     |            | -3.2 V   | +2.0 4 |
| Clock input                  | 19+15+            | 15        | Ĩ                  | 1 1        | ĬĬ      | Ĩ                                     | 1 1      | 1      | 1 "  | Ĩ        | 15        |                                       | -          | 1 1      | 1.10   |
|                              | 19+15-            | 14        |                    |            |         |                                       |          |        |      |          | 14        |                                       |            |          |        |
|                              | 19+14+            | 14        | •                  | •          | •       | •                                     | 1        | •      | 🕈    |          | 14        | ~                                     |            | 1        | •      |
| Rise Time                    | t+                | 14,15     | 0.8                | 2.8        | 0.9     | 2.5                                   | 0.9      | 2.9    | ns   | 9        | 14,15     |                                       | -          | 8        | 1,16   |
| Fall Time                    | t-                | 14,15     | 0.5                | 2.4        | 0.5     | 22                                    | 0.5      | 2.6    | ns   | 9        | 14,15     | -                                     | T          | 8        | 1,16   |
| Set Input                    | 112+15+           | 15        | 1.0                | 2.5        | 1.1     | 2.3                                   | 11       | 2.7    | ns   | 12       | 15        |                                       |            | 8        | 1,16   |
|                              | 112+14-           | 14        | 1.0                | 2.5        | 1.1     | 2.3                                   | 1.1      | 2.7    | ns   | 12       | 14        | -                                     |            | 8        | 1,16   |
| Reset Input                  | t13+14+           | 14        | 1.0                | 2.5        | 1.1     | 2.3                                   | 1.1      | 2.7    | ns   | 13       | 14        | -                                     | -          | 8        | 1,16   |
| 1                            | 13+15-            | 15        | 1.0                | 2.5        | 1.1     | 2.3                                   | 1.1      | 2.7    | ns   | 13       | 15        |                                       |            | 8        | 1,16   |

ONotes appear on page following Electrical Characteristics tables.





#### SWITCHING TIMES TEST CIRCUIT AND WAVEFORMS @ 25°C

The SP16701 is a Type D Master-Slave Flip-Flop designed for use in high speed digital applications. Master slave construction renders the SP16702 relatively insensitive to the shape of the clock waveform, since only the voltage levels at the clock inputs control the transfer of information from data input (D) to output.

When both clock inputs (C1 and C2) are in the low state, the data input affects only the "Master" portion of the flip-flop. The data present in the "Master" is transferred to the "Slave" when clock inputs (C1 "OR" C2) are

taken from a low to a high level. In other words, the output state of the flip flop changes on the positive transition of the clock pulse.

While either C1 ''OR'' C2 is in the high state, the ''Master'' (and data input) is disabled.

Asynchronous Set (S) and Reset (R) override Clock (C) and Data (D) inputs.

Input pulldown resistors eliminate the need to tie unused inputs to VEE.



5 S--

7 C1-

9 C2 🗕

This PECL, III circuit has been designed to meet the dc specifications shown in the test table, after thermal equilibrium has been established. The package should be housed in a suitable heat sink (IERC-'214A2WCB or equivalent) or a transverse air flow be n a te circ for othe simi 50-o info deta

| flow greater than 500<br>be maintained while the<br>a test socket or is mou<br>circuit board. Test pro-<br>for only one input and | linear f<br>circuit<br>inted o<br>cedures<br>d one o | fpm<br>isei<br>nap<br>are<br>utpu | should<br>ther in<br>printed<br>shown<br>t. The |        | 11 D-  |           |        |        | ā         | 3       |         |                      |                                       |          |          |     |     |      |
|-----------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|-----------------------------------|-------------------------------------------------|--------|--------|-----------|--------|--------|-----------|---------|---------|----------------------|---------------------------------------|----------|----------|-----|-----|------|
| other inputs and output                                                                                                           | TEST VOLTAGE VALUES                                  |                                   |                                                 |        |        |           |        | r      | ı –       |         |         |                      |                                       |          |          |     |     |      |
| similar manner. Outputs are tested with a                                                                                         |                                                      |                                   |                                                 |        |        |           |        |        |           |         |         | (Volts)              |                                       |          |          |     |     |      |
| 50-ohm resistor to -2.0                                                                                                           |                                                      | [                                 | 1                                               | 1      | T      | ſ         |        |        | ļ         |         |         |                      |                                       |          |          |     |     |      |
| Information section for                                                                                                           | comp                                                 |                                   | nermai                                          |        |        |           |        | Ten    | nperature | VIH max | VIL min | VIHA min             | VILA mex                              | VEE      |          |     |     | 1    |
| oere.                                                                                                                             |                                                      |                                   |                                                 |        |        |           |        |        | - 30°C    | -0.875  | -1.890  | -1.180               | -1.515                                | -5.2     |          |     |     |      |
|                                                                                                                                   |                                                      |                                   |                                                 |        |        |           |        |        | +25°C     | -0.810  | -1.850  | -1.095               | -1.485                                | -5.2     |          |     |     |      |
| r                                                                                                                                 | 1                                                    | r                                 | CB 1670 7                                       |        |        |           |        | +85°C  | -0.700    | -1.830  | -1.025  | -1.440 -5.2          |                                       | -        |          | ( I |     |      |
|                                                                                                                                   |                                                      | Pin                               | -30                                             | -30°C  |        | +25°C     |        | +85°C  |           | - ·     | EST VOL | TAGE APPLIED TO PINS |                                       |          |          |     |     | Not  |
| Charactetystic                                                                                                                    | Symbol                                               | Test                              | Min                                             | Max    | Min    | Max       | Min    | Max    | Unit      | VING    | VII min | VINAmin              | VILA                                  | Ver      | P.       | P2  | Pa  | Gnd  |
| Power Supply Drain                                                                                                                | 18                                                   | 8                                 | -                                               |        | -      | 48        |        | -      | mAdc      | 7,9     |         | -                    |                                       | 8        | <u> </u> | -   | -   | 1,16 |
| Input Current                                                                                                                     | In H                                                 | 4                                 | -                                               | -      |        | 550       |        |        | µAdc      | 4       | -       | •                    |                                       | 8        | -        |     |     | 1,16 |
|                                                                                                                                   |                                                      | 5                                 | -                                               | -      |        | 550       | ~      |        |           | 5       |         | -                    | -                                     |          | -        | 1.1 | -   | 11   |
|                                                                                                                                   |                                                      | 9                                 |                                                 |        |        | 250       |        |        |           | 9       |         | · ·                  | 1.1                                   |          |          |     |     |      |
|                                                                                                                                   |                                                      | 111                               |                                                 |        |        | 270       |        |        | +         | l ú     |         |                      |                                       | •        | -        | l   | 11  | 1 +  |
|                                                                                                                                   | lin t                                                | 4                                 |                                                 | 1      | 0.5    | 1.        | 1      | t      | #Adc      | 9       | 4       | 1                    |                                       | 8        |          |     |     | 1,16 |
|                                                                                                                                   |                                                      | 5                                 | 1.1                                             | -      |        |           |        |        | 1         | 9       | 5       |                      |                                       |          | -        | 1.1 | 1.1 |      |
|                                                                                                                                   | 1                                                    | 9                                 | -                                               | -      |        | -         | -      | •      |           | 1 7     | 9       |                      |                                       |          | -        | 1   |     |      |
|                                                                                                                                   |                                                      | 1 ii                              | -                                               | 1      | +      |           |        |        | 1 🕴       | 9       | l ú     | 1                    |                                       | •        | 1        |     |     | +    |
| Logic "1"                                                                                                                         | VOH                                                  | 2                                 | ~1.045                                          | -0.875 | -0.960 | -0.810    | -0.890 | -0.700 | Vdc       |         | 4,7,11  |                      |                                       | 8        | 9        | 5   |     | 1,16 |
| Output Voltage                                                                                                                    |                                                      | 3                                 |                                                 |        |        |           | 1      |        |           | 11      | 5.9     |                      |                                       | 1        | 1        | 4   |     | 1    |
|                                                                                                                                   | 1                                                    | 2                                 |                                                 |        |        |           |        |        |           | 11      | 5,7     |                      |                                       |          | 4        | 9   |     |      |
| Logia "O"                                                                                                                         |                                                      |                                   | 1 000                                           | 1.650  | 1 050  |           | 1.000  | 1.576  |           |         | 4,9,11  | -                    | -                                     |          | 5        |     | -   | 1.10 |
| Output Voitage                                                                                                                    | VOL                                                  | 3                                 | -1.690                                          | -1.650 | -1.850 | -1.620    | -1.830 | -1.575 | Vac       |         | 4911    | - · ·                | -                                     | l î      | 7        | 5   | · · | 1.10 |
|                                                                                                                                   |                                                      | 2                                 |                                                 |        |        |           |        |        |           |         | 4,7,11  |                      |                                       |          | 5        | 9   |     |      |
|                                                                                                                                   |                                                      | 3                                 |                                                 | 1      | 1      | 1         | •      | 1      | 1         | 11      | 5,9     |                      |                                       |          | 4        | 7   |     | L'   |
| Logic "1"                                                                                                                         | VOHA                                                 | 2                                 | -1.065                                          | 1.1    | -0.980 |           | -0.910 | -      | Vdc       |         | 4,7,11  |                      | -                                     | 8        | 9        |     | 5   | 1,16 |
| I hreshold Voltage                                                                                                                |                                                      | 3                                 |                                                 | -      |        |           |        |        |           |         | 5.9     |                      |                                       |          | 1        |     | 4   |      |
|                                                                                                                                   |                                                      | 3                                 |                                                 | -      |        | 1 .       |        | -      |           |         | 4,9,11  |                      |                                       |          | 5        |     | 7   |      |
|                                                                                                                                   |                                                      | 2                                 |                                                 |        |        | •         |        | -      |           |         | 5,7     | 11                   |                                       |          | 4        | 9   | 1   |      |
|                                                                                                                                   |                                                      | 3                                 | · · · -                                         | ~      | · ·    |           | '      | -      |           | -       | 4,9     |                      | 11                                    | <u> </u> | 5        | 7   |     | •    |
| Logic "0"<br>Threshold Voltage                                                                                                    | VOLA                                                 | 2                                 |                                                 | -1.630 |        | -1.600    | •      | -1.555 | Vdc       | 11      | 5,7     |                      | -                                     | 8        | 9        |     | 4   | 1,16 |
|                                                                                                                                   |                                                      | 2                                 |                                                 |        |        |           |        |        |           | -       | 4.7.11  |                      |                                       |          | 5        |     | 9   |      |
|                                                                                                                                   |                                                      | 3                                 |                                                 |        |        |           |        |        |           | 11      | 5,9     |                      |                                       |          | 4        |     | 7   |      |
|                                                                                                                                   |                                                      | 2                                 |                                                 |        |        |           | -      |        |           | -       | 4.7     |                      | 11                                    |          | 5        | 9   | •   |      |
|                                                                                                                                   |                                                      | 3                                 |                                                 | · ·    |        | · · · · · |        |        | · · ·     | -       | 5,9     | 11                   | · · · · · · · · · · · · · · · · · · · | ļ.,      | 4        |     | -   | · ·  |
|                                                                                                                                   |                                                      |                                   |                                                 |        |        |           |        |        |           |         |         |                      |                                       | -3.2     |          |     |     | +2.0 |
| Switching Parameters                                                                                                              |                                                      |                                   | Min                                             | Max    | Min    | Max       | Min    | Max    |           |         |         |                      |                                       | Vetc     |          |     |     | Vdc  |
| Clock to Output Delay                                                                                                             | 17+2+                                                | 9,2                               | 1.0                                             | 2.7    | 1.1    | 2.5       | 1,1    | 2.9    | ns        |         |         |                      | •                                     | 8        |          | ~   | -   | 1,16 |
| (See Figure 1)                                                                                                                    | 17-2-                                                | 9,2                               |                                                 |        |        |           |        |        |           | -       |         |                      |                                       |          |          |     | -   |      |
|                                                                                                                                   | 17+3-                                                | 9,3                               |                                                 |        |        |           |        |        |           |         | -       |                      | -                                     |          |          |     |     |      |
| Set to Output Delay                                                                                                               | t5+2+                                                | 5.2                               |                                                 |        |        |           |        |        |           |         |         | -                    |                                       |          | -        |     |     |      |
| (See Figure 2)                                                                                                                    | 15+3-                                                | 5,3                               |                                                 |        |        |           |        |        |           |         | -       |                      |                                       |          | -        |     |     |      |
| Reset to Output Delay                                                                                                             | 14+2-                                                | 4,2                               |                                                 |        |        |           |        |        |           | ~       | ^       | 1.1                  | -                                     |          | •••      | -   | -   |      |
| (See Figure 2)                                                                                                                    | 14+3+                                                | 4,3                               |                                                 |        |        | 1         |        | '      |           |         |         | -                    |                                       |          |          | •   | -   |      |
| Rise Time                                                                                                                         | 174.174                                              | 23                                | 0.9                                             | 2.7    | 1.0    | 2.5       | 1.0    | 2.9    |           |         |         | -                    |                                       |          |          |     |     |      |
| Fall Time                                                                                                                         | 1213-                                                | 2,3                               | 0.5                                             | 21     | 0.6    | 1.9       | 0.6    | 2.3    |           | -       |         |                      |                                       |          | -        |     | - 1 |      |
| (See Figure 2)                                                                                                                    |                                                      |                                   |                                                 |        |        | [         |        |        |           |         |         |                      |                                       |          |          |     |     |      |
| Set Up Time                                                                                                                       | ts~1~                                                | 2                                 |                                                 | -      | -      | 0.4       | -      |        |           | -       | 6       | -                    |                                       |          | -        | -   | -   |      |
| (See Figure 3)                                                                                                                    | ts:"0"                                               | 2                                 |                                                 |        |        | 0.5       |        | ~      |           | -       | 6       | -                    | -                                     |          |          | -   |     |      |
| (See Figure 3)                                                                                                                    | 14111                                                | 2                                 |                                                 |        | -      | 0.3       |        | 1      | +         |         | 6       | -                    | -                                     |          |          |     | 21  |      |
| Toggle Frequency                                                                                                                  | from                                                 | 2                                 | 270                                             |        | 300    | -         | 270    | -      | MHz       | -       | -       |                      |                                       |          |          | _   | -   | -    |
| (See Figure 4)                                                                                                                    |                                                      |                                   |                                                 |        |        |           |        |        |           |         |         |                      |                                       |          |          |     |     |      |

-a 2





FIGURE 1 - PROPAGATION DELAY TEST CIRCUIT

.





142



FIGURE 3 - SET UP AND HOLD TIME TEST CIRCUIT


FIGURE 4 - TOGGLE FREQUENCY TEST CIRCUIT

#### FIGURE 5 - TOGGLE FREQUENCY WAVEFORMS





Figure 6 illustrates the variation in toggle frequency with the dc offset voltage (V<sub>Bias</sub>) of the input clock signal. V<sub>Bias</sub> is defined by the test circuit in Figure 4, and waveform Figure 5.

Figures 8 and 9 illustrate minimum clock pulse width recommended for reliable operation of the  $SP1670^{\prime},$ 











1.0 ns/DIV

SCALE 250 mV/DIV

FIGURE 9 – MINIMUM "UP TIME" TO CLOCK OUTPUT LOAD = 50  $\Omega$ 



Qorā

CLOCK



#### SP1672





#### ELECTRICAL CHARACTERISTICS

This PECL III circuit has been designed to meet the dc specifications shown in the test table, after thermal equilibrium has been established. The package should be housed in a suitable heat sink (IERC-LIC-214A2WCB or equivalent) or a transverse air flow greater than 500 linear fpm should be maintained while the circuit is either in a test socket or is mounted on a printed circuit board. Test procedures are shown for selected inputs and selected outputs. The other inputs and outputs are tested in a similar manner. Outputs are tested with a 50-ohm resistor to -2.0 Vdc. See general information section for complete thermal data.



|                                |                   |         |                  |                  |                  |                  |                  |                  |                     |                     | TEST      | VOLTAGE VAL    | UES          |         |              |
|--------------------------------|-------------------|---------|------------------|------------------|------------------|------------------|------------------|------------------|---------------------|---------------------|-----------|----------------|--------------|---------|--------------|
|                                |                   |         |                  |                  |                  |                  |                  |                  |                     |                     |           | (Volts)        |              |         |              |
|                                |                   |         |                  |                  |                  |                  |                  | т                | @ Test<br>mperature | V <sub>EH max</sub> | VIL min   | VIHA min       | VILA max     | VEE     |              |
|                                |                   |         |                  |                  |                  |                  |                  |                  | -30°C               | -0.875              | -1.890    | -1.180         | -1.515       | -5.2    |              |
|                                |                   |         |                  |                  |                  |                  |                  |                  | +25°C               | -0.810              | -1.850    | -1.095         | ~1.485       | -5.2    |              |
|                                |                   |         |                  |                  |                  |                  |                  |                  | +85°C               | -0.700              | -1.830    | -1.025         | -1.440       | -5.2    |              |
|                                |                   | 0.      |                  |                  | SP               | 1672 Test        | _ imits          |                  |                     | TEST                |           | PI IED TO PINS | LISTED BELOW |         |              |
| 1                              |                   | Under   | -30              | 9°C              | +2               | 5°C              | +8               | 5°C              |                     |                     | TOLIAGE A |                |              | <b></b> | (Vcc)        |
| Characteristic                 | Symbol            | Test    | Min              | Max              | Min              | Max              | Min              | Max              | Unit                | VIH max             | VIL min   | VIHA min       | VILA max     | VEE     | Gnd          |
| Power Supply Drain Current     | ΪE                | 8       |                  | -                |                  | 55               | -                |                  | mAdc                | All Inputs          |           | -              | -            | 8       | 1,16         |
| Input Current                  | lin H             | 3,11,13 |                  |                  | ~                | 350              |                  |                  | µAdc                | •                   | -         | -              | -            | 8       | 1,16         |
|                                | 0.75 I in H       | 5,6,7   | -                |                  |                  | 270              | -                |                  | μAdc                |                     | -         |                | -            | 8       | 1,16         |
|                                | lin L             | · · ·   | -                |                  | 0.5              |                  | -                |                  | µAdc                | -                   | · · · ·   | -              | -            | 8       | 1,16         |
| Logic "1"<br>Output Voltage    | VOH               | 22      | -1.045<br>-1.045 | -0.875<br>-0.875 | -0.960<br>-0.960 | -0.810<br>-0.810 | -0.890<br>-0.890 | -0.700<br>-0.700 | Volc<br>Volc        | 3 5                 | 53        | -              |              | 8<br>8  | 1,16<br>1,16 |
| Logic "0"<br>Output Voltage    | VOL               | 2       | -1.890<br>-1.890 | -1.650<br>-1.650 | -1.850<br>-1.850 | -1.620           | -1.830<br>-1.830 | -1.575<br>-1.575 | Vdc<br>Vdc          | 3,5                 | 3,5       | -              | -            | 8       | 1,16<br>1,16 |
| Logic "1"<br>Threshold Voltage | VOHA              | 2 2     | -1.065           | -                | -0.980<br>-0.980 |                  | -0.910<br>-0.910 | -                | Vdc<br>Vdc          | -                   | -         | 3<br>5         | 5<br>3       | 8       | 1,16<br>1,16 |
| Logic "0"<br>Threshold Voltage | VOLA              | 2 2     | -                | -1.630<br>-1.630 | 2                | -1.600<br>-1.600 | -                | -1.555<br>-1.555 | Vdc<br>Vdc          | -                   | -         | 3,5            | 3,5          | 8<br>8  | 1,16<br>1,16 |
| Switching Times (50 12 Load)   |                   |         | Min              | Max              | Min              | Max              | Min              | Max              |                     |                     |           | Pulse in       | Pulse Out    | -3.2 V  | +2.0 V       |
| Propagation Delay              | 13+2+<br>13-2+    | 2       | -                | 2.0              | -                | 1.8              | -                | 2.3              | ns<br>I             |                     | -         | 3              | 2            | 8       | 1,16         |
|                                | 13+2-             | 2       | -                | 2.1              | -                | 1.9              | -                | 2.4              |                     | -                   | -         |                |              |         | 1            |
|                                | 13-2-             | 2       | -                | 2.1              | -                | 1.9              | -                | 2.4              |                     | -                   | -         |                | 1            |         |              |
|                                | 15+2+             | 2       | -                | 2.5              | -                | 2.3              | -                | 2.8              |                     | -                   | -         | 5              |              |         |              |
|                                | 5-2+              | 2       | 1                |                  | ~                |                  | -                |                  |                     |                     |           |                |              | (1)     |              |
|                                | <sup>1</sup> 5-2- | 2       | -                |                  | -                | 1                | -                | 1                | 1                   | -                   | -         |                | V            |         |              |
| Rise Time                      | t2+               | 2       | -                | 2.7              | -                | 2.5              | -                | 2.9              | าร                  | -                   | -         | 3              | 2            | 8       | 1,16         |
| Fatl Time                      | t2-               | 2       | -                | 2.4              | -                | 2.2              | -                | 2.6              | ns                  | -                   | -         | 3              | 2            | 8       | 1,16         |

\*Individually test each input applying VIH or VIL to input under test.



#### SWITCHING TIME TEST CIRCUIT AND WAVEFORMS @ 25°C

#### TRIPLE 2-INPUT EXCLUSIVE-NOR GATE

SP1674



CIRCUIT SCHEMATIC



#### ELECTRICAL CHARACTERISTICS

This PECL III circuit has been designed to meet the dc specifications shown in the test table, after thermal equilibrium has been established. The package should be housed in a suitable heat sink (IERC-LIC-214A2WCB or equivalent) or a transverse air flow greater than 500 linear fpm should be maintained while the circuit is either in a test socket or is mounted on a printed circuit board. Test procedures are shown for selected inputs and selected outputs. The other inputs and outputs are tested in a similar manner. Outputs are tested with a 50-ohm resistor to -2.0 Vdc. See general information section for complete thermal data.



|              |        | ALUES    | LTAGE V                     | TEST VO   |            |            |                  |
|--------------|--------|----------|-----------------------------|-----------|------------|------------|------------------|
| 1            |        |          |                             |           |            |            |                  |
| 1            | VEE    | ViLAmax  | Test<br>eratur <del>e</del> | @<br>Temp |            |            |                  |
| ]            | -5.2   | -1.515   | -1.180                      | -1.890    | -0.875     | -30°C      |                  |
| 1            | -5.2   | -1.485   | -1.095                      | -1.850    | -0.810     | +25°C      |                  |
| 1            | -5.2   | -1.440   | -1.025                      | -1.830    | -0.700     | +85°C      |                  |
| 1            |        | LIED TO  | TE                          |           |            |            |                  |
| (Vcc)        |        | ow       |                             |           | С          |            |                  |
| Gnd          | VEE    | VILAmax  | VIHAmin                     | VILmin    | VIHmax     | Unit       | Max              |
| 1,16         | 8      | -        | -                           | -         | All Inputs | mAdc       | -                |
| 1,16         | 8      | -        | -                           | -         | •          | µAdc       | -                |
| 1,16         | 8      | -        | -                           | -         | •          | uAdc       | -                |
| 1,16         | 8      | -        | -                           | •         |            | μAdc       | -                |
| 1,16         | 8<br>8 | -        | -                           |           | 3,5        | Vdc<br>Vdc | -0.700<br>-0.700 |
| 1,16<br>1,16 | 8<br>8 |          | -                           | 5<br>3    | 3<br>5     | Vdc<br>Vdc | -1.575<br>-1.575 |
| 1,16<br>1,16 | 8<br>8 | _<br>3,5 | 3,5                         |           | -          | Vdc<br>Vdc | -                |
| 1.16         | 8      | 5        | 3                           | _         | _          | Vdc        | -1 555           |

|                                    | 1                                                           | D'-         | SP1674, Test Limits |                   |                  |                   |                  |                   |            |            | TEST VOLTAGE APPLIED TO |           |           |        |              |
|------------------------------------|-------------------------------------------------------------|-------------|---------------------|-------------------|------------------|-------------------|------------------|-------------------|------------|------------|-------------------------|-----------|-----------|--------|--------------|
|                                    |                                                             | Under       | -30                 | °C                | +25              | 5°C               | +85              | °C                |            |            | PINS LI                 | STED BEL  | ow        |        | (Vcc)        |
| Characteristic                     | Symbol                                                      | Test        | Min                 | Max               | Min              | Max               | Min              | Max               | Unit       | VIHmax     | VILmin                  | VIHAmin   | VILAmax   | VEE    | Gnd          |
| Power Supply Drain Current         | ١E                                                          | 8           | -                   |                   | -                | 55                | -                | -                 | mAdc       | All Inputs | -                       | -         | -         | 8      | 1,16         |
| Input Current                      | linH                                                        | 3,11,13     | -                   | -                 | -                | 350               |                  | -                 | μAdc       | •          | -                       | -         | ł         | 8      | 1,16         |
|                                    | 0.75 l <sub>inH</sub>                                       | 5,6,7       | ~                   | -                 |                  | 270               | -                | -                 | uAdc       | •          | -                       | -         | -         | 8      | 1,16         |
|                                    | linL                                                        | •           | -                   | -                 | 0.5              |                   | -                | -                 | μAdc       |            | •                       | -         | -         | 8      | 1,16         |
| Logic "1" Output Voltage           | ∨он¢                                                        | 2<br>2      | -1.045<br>-1.045    | -0.875<br>-0.875  | -0.960<br>-0.960 | -0.810<br>-0.810  | -0.890<br>-0.890 | -0.700<br>-0.700  | Vdc<br>Vdc | 3,5        |                         | -         | -         | 8<br>8 | 1,16<br>1,16 |
| Logic "0" Output Voltage           | V <sub>OLØ</sub>                                            | 2<br>2      | -1.890<br>-1.890    | -1.650<br>-1.650  | -1.850<br>-1.850 | -1.620<br>-1.620  | -1.830<br>-1.830 | -1.575<br>-1.575  | Vdc<br>Vdc | 3<br>5     | 5<br>3                  | -         | -         | 8<br>8 | 1,16<br>1,16 |
| Logic "1" Threshold Voltage        | ∨онаф                                                       | 2<br>2      | -1.065<br>-1.065    | -                 | ~0.980<br>-0.980 | -                 | -0.910<br>-0.910 | -                 | Vdc<br>Vdc | -          | -                       | 3,5<br>   | _<br>3,5  | 8<br>8 | 1,16<br>1,16 |
| Logic "0" Threshold Voltage        | VOLAØ                                                       | 2<br>2      | -                   | -1.630<br>-1.630  |                  | -1.600<br>-1.600  | -                | -1.555<br>-1.555  | Vdc<br>Vdc | -          | _                       | 3<br>5    | 5<br>3    | 8<br>8 | 1,16<br>1,16 |
| Switching Times (50 $\Omega$ Load) |                                                             |             |                     |                   |                  |                   |                  |                   |            |            |                         | Pulse In  | Pulse Out |        |              |
| Propagation Delay                  | t3+2+<br>t3-2+                                              | 2           |                     | 2.0<br>2.0        | -                | 1.8<br>1.8        | -                | 2.3<br>2.3        | ns         | -          | -                       | 3         | 2         | 8      | 1,16         |
|                                    | t3+2-<br>t3-2-<br>t5+2+                                     | 2           | -                   | 2.1<br>2.1<br>2.5 | -                | 1.9<br>1.9<br>2.3 | -                | 2.4<br>2.4<br>2.8 |            | -          | -                       | <b>\$</b> |           |        |              |
|                                    | <sup>t</sup> 5-2+<br><sup>t</sup> 5+2-<br><sup>t</sup> 5-2- | 2<br>2<br>2 | -                   |                   | -                | Ì                 |                  | Ì                 | •          |            |                         | Ļ         |           | ł      | •            |
| Rise Time                          | <sup>1</sup> 6+                                             | 2           | -                   | 2.7               | -                | 2.5               | -                | 2.9               | ns         | -          | -                       | 3         | 2         | 8      | 1,16         |
| Fall Time                          | <sup>t</sup> 6-                                             | 2           | -                   | 2.4               | -                | 2.2               | -                | 2.6               | ns         | -          | _                       | 3         | 2         | 8      | 1,16         |

\*Individually test each input applying VIH or VIL to input under test.



SWITCHING TIME TEST CIRCUIT AND WAVEFORMS @ 25°C

SP1692





See General Information section for packaging information.

#### ELECTRICAL CHARACTERISTICS

This PECL III circuit has been designed to meet the dc specifications shown in the test table, after thermal equilibrium has been established. The package should be housed in a suitable heat sink (IERC-LIC-214A2WCB or equivalent) or a transverse air flow greater than 500 linear fpm should be maintained while the circuit is either in a test socket or is mounted on a printed circuit board. Test procedures are shown for selected inputs and selected outputs. The other inputs and outputs are tested in a similar manner. Outputs are tested with a 50-ohm resistor to -2.0 Vdc. See general information section for complete thermal data.



| 6 Tert      | TEST VOLTAGE VALUES |         |          |          |      |      |  |  |  |  |  |  |
|-------------|---------------------|---------|----------|----------|------|------|--|--|--|--|--|--|
| Temperature | VIH max             | VIL min | VIHA min | VILA max | VBB  | VEE  |  |  |  |  |  |  |
| -30°C       | -0.875              | -1.890  | -1.180   | -1.515   | From | -5.2 |  |  |  |  |  |  |
| +25°C       | -0.810              | -1.850  | -1.095   | -1.485   | Pin  | -5.2 |  |  |  |  |  |  |
| +85°C       | -0.700              | -1.830  | -1.025   | -1.440   | 9    | -5.2 |  |  |  |  |  |  |

|                                    | 1              | 0 in       |        |        | SPIE   | 92 Test L | imits  |        |      | TEST VOLTACE ADDI JED TO DINE LISTED DELOW |           |              |              |                 | {        |      |
|------------------------------------|----------------|------------|--------|--------|--------|-----------|--------|--------|------|--------------------------------------------|-----------|--------------|--------------|-----------------|----------|------|
|                                    |                | Under      | -30    | 0°C    | +2     | 5°C       | +85    | 5°C '  |      |                                            | EST VOLTA | SE AFFLIED I | U Pina Liate | DBELOW          | <b>.</b> | 1    |
| Characteristic                     | Symbol         | Test       | Min    | Max    | Min    | Max       | Min    | Max    | Unit | VIH max                                    | VIL min   | VIHA min     | VILA max     | ∨ <sub>88</sub> | VEE      | Gnd  |
| Power Supply Drain Current         | <sup>1</sup> E | 8          |        | -      | -      | 50        | -      | -      | mAdc | -                                          | 4,7,10,13 | -            | -            | 5,6,11,12       | 8        | 1,16 |
| Input Current                      | lin            | 4          | -      | -      | -      | 250       | -      | -      | μAdc | 4                                          | 7,10,13   | -            | -            | 5,6,11,12       | 8        | 1,16 |
| Input Leakage Current              | I'R.           | 4          | -      | -      | -      | 100       | -      | -      | μAdc | -                                          | 7,10,13   | -            | -            | 5,6,11,12       | 8,4      | 1,16 |
| Logic "1" Output Voltage           | VOH            | <b>A</b> 2 | -1.045 | -0.875 | -0.960 | -0.810    | -0.890 | -0.700 | Vdc  | 7,10,13                                    | 4         | -            | -            | 5,6,11,12       | 8        | 1,16 |
| Logic "O" Output Voltage           | VOL            | 2          | -1.890 | -1.650 | -1.850 | -1.620    | -1.830 | -1.575 | Vdc  | 4                                          | 7,10,13   | -            | -            | 5,6,11,12       | 8        | 1,16 |
| Logic "1" Threshold Voltage        | VOHA           | 2          | -1.065 | -      | -0.980 | -         | -0.910 | -      | Vdc  | -                                          | 7,10,13   | -            | 4            | 5,6,11,12       | 8        | 1,16 |
| Logic "0" Threshold Voltage        | VOLA           | 2          | -      | -1.630 | -      | -1.600    | -      | -1.555 | Vdc  | -                                          | 7,10,13   | 4            | -            | 5,6,11,12       | 8        | 1,16 |
| Reference Voltage                  | VBB            | 9          | 1.375  | 1.275  | -1.35  | -1.25     | 1.30   | 1.20   | Vdc  |                                            | -         | -            | -            | 5,6,11,12       | 8        | 1,16 |
| Switching Times (50 $\Omega$ Load) |                |            | Min    | Мах    | Min    | Max       | Min    | Max    |      | Puk                                        | n In      | Puls         | Out          |                 |          |      |
| Propagation Delay                  | 14-2+          | 2          | -      | 1.6    | -      | 1.5       | -      | 1.7    | ns   |                                            | •         |              | 2            | 5,6,11,12       | 8        | 1,16 |
|                                    | 14+2-          | 2          | -      | 1.8    | - 1    | 1.7       | -      | 1.9    |      |                                            |           |              | 1            |                 |          |      |
| Rise Time                          | 12+            | 2          | -      | 2.2    | -      | 2.1       | -      | 2.3    |      |                                            | l         |              | 1            |                 |          | 11   |
| Fall Time                          | 12-            | 2          | -      | 2.2    | -      | 2.1       | •      | 2.3    | I V  | i '                                        | 7         |              | V            |                 | I V      | I V  |

#### APPLICATIONS INFORMATION

The SP1692 quad line receiver is used primarily to receive data from balanced twisted pair lines, as indicated in Figure 1. The line is driven with a SP1660 OR/NOR gate. The SP1660 is terminated with 50 ohm resistors to -2.0 volts. At the end of the twisted pair a 100 ohm termination resistor is placed across

the differential line receiver inputs of the SP1692. Illustrated in Figure 2 is the sending and receiving waveforms at a data rate of 400 megabits per second over an 18 foot twisted pair cable. The waveform picture of Figure 3 shows a 5 nanosecond pulse being propagated down the 18 foot line. The delay time for the line is 1.68 ns/foot.

The SP1692' may also be applied as a high frequency schmitt trigger as illustrated in Figure 4. This circuit has been used in excess of 200 MHz. The SP1692' when loaded into 50 ohms will produce an output rising edge of about 1.5 nanoseconds.



FIGURE 1 - LINE DRIVER/RECEIVER



FIGURE 3 - PULSE PROPAGATION WAVEFORMS





FIGURE 4 - 200 MHz SCHMITT TRIGGER

## 9. Subnanosecond Logic Data



## SUB-NANOSECOND LOGIC

#### **ADVANCE INFORMATION**

### SP16F60

#### **DUAL 4-INPUT OR/NOR GATE**

SP16F60 provides simultaneous OR-NOR output functions with the capability of driving 50  $\alpha$  lines. This device contains an internal bias reference voltage, ensuring that the threshold point is always in the centre of the transition region over the temperature range (-30°C to +85°C). Input pulldown resistors eliminate the need to te unused inputs to VEE.

#### FEATURES

- Gate Switching Speed 550ps Typ.
- ECL III and ECL 10K Compatible
- 50Ω Line Driving Capability
- Operation With Unused I/Ps Open Circuit
- Low Supply Noise Generation
- Pin and Power Compatible with SP1660

#### APPLICATIONS

- Data Communications
- Instrumentation
- PCM Transmission Systems
- Nucleonics





#### **ABSOLUTE MAXIMUM RATINGS**

| Power supply voltage   Vcc - Vel | e   8V    |        |
|----------------------------------|-----------|--------|
| Base input voltage               | OV to VEE |        |
| O/P source current               | <40mA     |        |
| Storage temperature              | 55°C to   | +150°C |
| Junction operating temperature   | <+125C    |        |



#### SP16F60

#### **ELECTRICAL CHARACTERISTICS**

This ECL III circuit has been designed to meet the dc specifications shown in the test table, after thermal equibilirium has been established. The package should be housed in a suitable heat sink or a transverse air flow greater than 500 linear fpm should be maintained while the circuit is either in a test socket or mounted on a printed circuit board. Test procedures are shown for selected inputs and selected outputs. The other inputs and outputs are tested in a similar manner. Outputs are tested with a 50-ohm resistor to -2.0 Vdc.

|                            |                   |       |          |              |        |          |          |        |                   |          | TEST V    | DLTAGE VA  | LUES (V)    |             |       |
|----------------------------|-------------------|-------|----------|--------------|--------|----------|----------|--------|-------------------|----------|-----------|------------|-------------|-------------|-------|
|                            |                   |       |          |              |        |          |          | _ (    | P Test            |          |           |            | L.          | L           | 1     |
|                            |                   |       |          |              |        |          |          | Ten    | nperature<br>20°C | VIH max  | -1.890    | VIHA min   | VILA max    | VEE<br>-5.2 | 4     |
|                            |                   |       |          |              |        |          |          |        | +25°C             | -0.810   | -1.850    | -1.095     | -1.485      | -5.2        | 1     |
|                            |                   |       |          |              |        |          |          |        | +85°C             | -0.700   | -1.830    | -1.025     | -1.440      | -5.2        | 1     |
|                            |                   |       | Г        |              | SP16   | F60 Test | Limits   |        |                   |          |           | I          |             |             | 4     |
|                            |                   | Pin   |          | 0°.0         |        | = 0      |          | -°-    |                   | TEST V   | OLTAGE AP | PLIED TO P | NS LISTED B | ELOW:       | V     |
| Characteristic             | Symbol            | Under | Min      | I May        | +2     | b C      | +8       | Max    | Unite             | V        | V         | V          | V           | Var         | (Ged) |
|                            |                   | 1.001 |          |              |        |          |          |        | 0                 | VIH MAX  | TL MIN    | THA min    | VILA mex    | ••••        | (0107 |
| Power Supply Drain Current | fe                | 8     | -        | -            | -      | 28       | -        | -      | MA                | -        | -         |            |             | 8           | 1,16  |
| Input Current              | In H              | + .   |          | - <u>-</u> - | - 0.5  | 350      | -        |        |                   |          |           |            |             | 8           | 1,10  |
| NOB Logic 1                | Vou               | 3     | -1.045   | -0.875       | -0.960 | -0.810   | -1.890   | -0.700 | V V               | -        | 4         | -          |             | 8           | 1,16  |
| Output Voltage             |                   | Ī     |          |              |        |          |          |        | 1 1               | -        | 5         | -          | -           | 1 1         | 1     |
|                            | i                 |       | 1        |              |        |          |          |        |                   | -        | 6         | -          | -           |             |       |
|                            |                   | •     | <u> </u> | •            | '      | 1        | '        | 1      | 1                 | -        | 7         | -          |             | +           | +     |
| NOR Logic 0                | Vol               | 3     | -1.890   | -1.650       | -1.850 | -1.620   | -1.830   | -1.575 | I Y               | 4        | -         | -          | -           | 8           | 1,16  |
| Output Voltage             |                   |       |          |              |        | 11       |          |        | I I               | 5        | -         | -          | l -         |             |       |
|                            | 1                 |       |          | 1 +          | +      | +        | +        | +      |                   | 7        | _         | _          | _           | +           | +     |
| OR Logic 1                 | Vou               | 2     | -1.045   | -0.875       | -0.960 | -0.810   | -0.890   | -0.700 | v                 | 4        | -         | -          | -           | 8           | 1,16  |
| Output Voltage             |                   | Ī     |          |              | 1      |          |          |        |                   | 5        | -         | -          | -           | i 1         |       |
|                            |                   |       |          |              |        |          |          |        |                   | 6        | -         |            | -           |             |       |
|                            |                   | •     |          | '            | 1      | <u>'</u> | +        | 1      | · ·               | 7        | -         | -          | -           | 1           | +     |
| OR Logic 0                 | Vol               | 2     | -1.890   | 1.650        | -1.850 | -1.620   | -1.830   | -1.575 | I Y               | -        | 4         | -          | -           | 8           | 1,16  |
| Output Voltage             |                   |       |          |              |        | ·        |          |        |                   | -        | 5         | -          | -           |             |       |
|                            |                   | •     | +        | +            | +      | +        |          | ∔      | +                 |          | 7         | _          | -           | +           | +     |
| NOR Logic 1                | VOHA              | 3     | -1.065   | -            | -0.980 | -        | -0.910   | -      | v                 | -        | -         | -          | 4           | 8           | 1,16  |
| Threshold Voltage          |                   |       |          | ~            |        | -        |          | -      |                   | -        | -         | -          | 5           |             |       |
|                            |                   |       |          | -            |        |          |          | -      |                   | -        |           | -          | 6           |             |       |
| 1001                       |                   | 1     | -        | -            | •      | -        |          | -      |                   | -        | -         | -          | 7           |             |       |
| NOR Logic U                | VOLA              | 3     | -        | -1.630       | -      | ~1.600   | -        | -1.555 | ΙĭΙ               | -        | -         | 4          | _           | l î         | 1,10  |
| Threshold Voltage          |                   |       | 1        |              | Ē      |          |          |        | i                 | _        | -         | 6          | _           |             |       |
|                            | 1                 | +     | _        | +            | -      | [ +      | -        | +      | +                 | -        | -         | 7          | _           | ( +         | +     |
| OR Logic 1                 | VOHA              | 2     | -1.065   | -            | -0.980 | -        | -0.910   |        | V                 | -        |           | 4          | -           | 8           | 1,16  |
| Threshold Voltage          |                   |       |          | i -          |        | -        |          | -      |                   | -        | -         | 5          | -           |             |       |
|                            |                   |       |          | -            | ↓      | -        |          | -      |                   | -        | -         | 6          | -           |             |       |
| 081                        |                   |       | - ·      | 1 6 2 0      |        | -        | <b>'</b> | -      | · ·               | -        | -         | /          |             |             | 1.16  |
| Threshold Voltage          | VOLA              | 1 î   |          | -1.030       |        | -1.600   | 1        | -1.555 | l í               |          | _         |            | 5           | i           |       |
| internord vortage          |                   |       | -        |              | _      |          | _        |        |                   | -        | -         | -          | 6           |             |       |
|                            |                   | •     | -        | •            | -      | +        | -        | +      | +                 | -        |           | -          | 7           | +           | 1. *  |
| Switching Times (50Ω Load) |                   |       | Тур      | Max          | Тур    | Max      | Тур      | Max    |                   | Pulse in | Pulse Out |            |             | -3.2V       | +2.0V |
| Propagation Delay          | ta+3-             | 3     | -        | -            | 0.55   | 0.8      | -        | -      | ns                | 4        | 3         | -          | -           | 8           | 1,16  |
|                            | <sup>1</sup> 4-2- | 2     | -        | -            |        |          | ~        | -      |                   |          | 2         |            | -           |             |       |
|                            | 4+2+              | 2     | _        | _            |        |          | 1 -      | -      |                   |          | 2         | -          | -           |             |       |
| Rise Time                  | 4-3+              | 3     | 1.5      | 2.1          | 04     | 06       | <u> </u> | -      | - 15              | 4        | 3         |            |             | 8           | 1.16  |
| 20% to 80%                 | 12+               | 2     | 1.5      | 2.1          | 0.35   | 0.6      | -        | -      | ns                | 4        | 2         | -          | -           | 8           | 1,16  |
| Fall Time                  | t3_               | 3     | 1.4      | 2.1          | 0.4    | 0.6      | -        |        | ns                | 4        | 3         | -          | -           | 8           | 1,16  |
| 20% to 80%                 | t2-               | 2     | 1.4      | 2.1          | 0.35   | 0.6      | -        | - 1    | ns                | 4        | 2         | -          | -           | 8           | 1,16  |

\* Individually test each input applying VIH or VIL to the input under test.



Fig. 3 Switching time test circuit and waveforms at +25°C



## SUB-NANOSECOND LOGIC

## SP9131

#### 550 MHz DUAL TYPE D MASTER SLAVE FLIP-FLOP

| R-S | TRUTH | TABLE |
|-----|-------|-------|
|-----|-------|-------|

| R | S | Q <sub>n</sub> - 1 |
|---|---|--------------------|
| L | L | Qn                 |
| L | н | H.                 |
| н | L | L                  |
| н | н | N.D.               |

#### CLOCKED TRUTH TABLE

| С | D | Q <sub>n</sub> - 1 |
|---|---|--------------------|
| L | ø | Qn                 |
| н | L | L                  |
| н | н | н                  |

 $\phi = Don't Care$  $C = \overline{C_E} + C_C.$ 

A clock H is a clock transition from a low to a high state.

The SP9131 is a dual master slave type D flip-flop which is pin-for-pin compatible with the SP9131, but with improved dynamic performance and increased power dissipation.

 $\begin{array}{l} P_D = ~364 mW \\ f_{Tog} = ~550 ~\text{MHz} ~(typ) \end{array}$ 



Fig. 1 Logic diagram

#### **ELECTRICAL CHARACTERISTICS**

This series circuit has been designed to meet the dc specifications shown in the test table, after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow greater than 500 linear fpm is m res or οu

| d transverse air                 | flow g                             | reate           | r tha          | n 500            | Dlin           | ear   | fpm            | is               |                   |              |            | TES     | T VOLTAGE          | VALUES             |         |              |
|----------------------------------|------------------------------------|-----------------|----------------|------------------|----------------|-------|----------------|------------------|-------------------|--------------|------------|---------|--------------------|--------------------|---------|--------------|
| aintained. Output                | ts are 1                           | termir          | natec          | l thro           | ugh            | a 5(  | )-oh           | m                |                   |              |            |         | (Volts)            |                    |         |              |
| sistor to -2.0 vo                | olts. Te                           | st pr           | oced           | ures             | are s          | sho   | vn f           | or               |                   |              | VIH max    | VIL min | VIHA min           | VILA mex           | VEE     |              |
| ity one input and                | 1 One                              | outpu           | nt. 11<br>man  | ne otr           | ier i          | npu   | ts ar          | na T             | Tes<br>emperative | t<br>ture    | 0.89       | -1.89   | - 1.205            | ~1.500             | -5.2    |              |
| iputs are tested i               | n uie a                            | ame             | man            | 161.             |                |       |                |                  | -                 | 30°C<br>25°C | -0.81      | -1.85   | -1.105             | -1.475             | -5.2    |              |
|                                  |                                    | r               |                |                  |                |       |                |                  |                   | 85°C         | -0.70      | -1.825  | -1.035             | -1.44              | -5.2    |              |
|                                  |                                    |                 |                |                  | SPT            | 05131 | Test           | Limits           |                   |              | VOLTAG     |         | TO PINS L          | STED BELO          | w:      |              |
|                                  |                                    | Pin<br>Under    | -3             | ) C              |                | 25°C  |                | : 85             | C                 |              |            |         |                    |                    |         | (Vcc)        |
| Characteristic                   | Symbol                             | Test            | Min            | Max              | Min            | Тур   | Max            | Min              | Мах               | Unit         | VIH max    | VIL min | VIHA min           | VILA max           | VEE     | Gnd          |
| Power Supply Drain Current       | le                                 | 8               | -              | -                | -              | 45    | 56             | -                | -                 | mAdc         | -          | -       | -                  | -                  | 8       | 1.16         |
| Input Current                    | line                               | 4               | -              | - '              | - 1            | _     | 330            | -                |                   | µAdic        | 4          | =       | _                  | -                  | 8       | 1.16         |
|                                  |                                    | 6               | =              | = .              | -              |       | 220            | _                | -                 |              | ő          | -       | -                  | -                  |         |              |
|                                  |                                    | 9               | =              | Ξ.               | -              | =     | 245<br>265     | _                | _                 |              | 9          | -       | _                  | Ξ                  |         |              |
| Input Leakage Current            | lint                               | 4,5,*<br>6,7,9* | =              | =                | 0.5<br>0.5     | -     | -              | -                | _                 | μAdc<br>μAdc | -          | =       | -                  | =                  | 8<br>8  | 1.16<br>1.16 |
| Logic "1"<br>Output Voltage      | Voн                                | 2               | -1.06<br>-1.06 | -0.89<br>-0.89   | -0.96<br>-0.96 | =     | -0.81<br>-0.81 | -0.89<br>-0.89   | -0.70<br>-0.70    | Vdc<br>Vdc   | 5<br>7     | -       | =                  | Ξ                  | 8<br>8  | 1.16<br>1.16 |
| Logic "0"<br>Output Voltage      | Vol                                | 3<br>3          | -1.89<br>-1.89 | -1.675<br>-1.675 | -1.85<br>-1.85 | _     | -1.65<br>-1.65 | -1.825<br>-1.825 | -1.615<br>-1.615  | Vdc<br>Vdc   | 5<br>7     | -       | -                  |                    | 8<br>8  | 1.16<br>1.16 |
| Logic "1"<br>Threshold Voltage   | VOHA                               | 2.              | -1.08<br>-1.08 | =                | -0.98<br>-0.98 | -     | =              | -0.91<br>-0.91   | 11                | Vdc<br>Vdc   | -          | , I. 1. | 5<br>7             | 9                  | 8       | 1.16<br>1.16 |
| Logic "O"<br>Threshold Voltage   | VOLA                               | 3<br>3-         | =              | -1.655<br>-1.655 | _              | -     | -1.63<br>-1.63 | -                | -1.595<br>-1.595  | Vdc<br>Vdc   |            | -       | 5<br>7             | 9                  | 8<br>8  | 1.16<br>1.16 |
| Switching Times                  |                                    |                 |                |                  |                |       |                |                  |                   |              | · 1.11 Vdc |         | Puise<br>In        | Pulse<br>Out       | -3.2Vdc | - 2.0Vdc     |
| Propagation Delay                | t9 2                               | 2               | -              | -                |                | 1.3   |                | -                | -                 | ns           |            | -       | 9                  | 2                  | 8       | 1.16         |
|                                  | 19 2 ·<br>16 · 2 ·                 | 2               | =              | =                |                | i     | ļ              | -                | =                 |              | 7          | -       | 6                  | 2                  |         |              |
| Rice Time (20 to 90%)            | t6 · 2                             | 2               | -              | -                |                | 20    |                | -                | -                 |              | 1 -        | _       | 6                  | 2                  |         |              |
| Fall Time (20 to 80%)            | t2                                 | 2               | =              | -                |                | 1.3   |                | -                | -                 |              | -          | -       | 9                  | 2                  |         |              |
| Set Input<br>Propagation Delay   | t5 · 2 ·<br>t12 · 15 ·<br>t5 · 3 - | 2<br>15<br>3    |                |                  |                | 1.5   |                |                  | _                 | ns           | 6          |         | 5<br>12<br>5<br>12 | 2<br>15<br>3<br>14 | 8       | 1.16         |
| Reset Input<br>Propagation Delay | 14 2 -                             | 2               | -              | _                |                | 1.5   |                | _                | _                 | ns           | _          |         | 4                  | 2                  | 8       | 1.16         |
|                                  | t13 - 15<br>t4 - 3<br>t13 - 14-    | 15<br>3<br>14   | E              | =                |                |       |                | Ξ                | -                 |              | 6<br>9     |         | 13<br>4<br>13      | 15<br>3<br>14      |         |              |
| Setup Time                       | Isetup                             | 7               | -              | -                |                | -     | 1.3            | -                | -                 | ns           |            | -       | 6.7                | 2                  | 8       | 1.16         |
| Hold Time                        | thold                              | 7               | -              | _                |                | -     | 0.4            | -                | -                 | ns           |            | -       | 6.7                | 2                  | 8       | 1.16         |
| Toggle Frequency (Max)           | fTog                               | 2               |                | -                |                | 400   | -              | -                | -                 | MHz          | -          |         | 6                  | 2                  | 8       | 1.16         |

\*Individually test each input; apply VIL min to pin under test.

Notwould rest each much space to make the space of the space of the transmission of transmission of the transmission of transmission VIH max

This is advance information and specifications are subject to change without notice.



Fig. 2 Toggle frequency test circuit



Fig. 3 Switching time test circuit and waveforms at +25°C



### SUB-NANOSECOND LOGIC

## ECL Gate Arrays

#### LA1000 Uncommitted Logic Array – 36-Cell

- \* 75-gate approx. equivalent
- \* 0.55 nsec (0.4) OR/NOR gate delay
- \* 0.75 nsec (0.5) OR AND-INV gate delay
- \* 500 MHz (900) D-type toggle frequency
- \* 1 Watt max. power dissipation
- \* 24 input/output pins

#### LA 2000 Uncommitted Logic Array -144-Cell

- \* 300-gate approx. equivalent
- \* 0.55 nsec (0.4) OR/NOR gate delay
- \* 0.75 nsec (9.5) OR-AND-INV gate delay
- \* 500 MHz (900) D-type toggle frequency
- \* 4 Watts max. power dissipation
- \* 36 input pins, 20 input/output pins

#### LA 3000 Uncommitted Logic Array – 144 Cell

- \* 300-gate approx. equivalent
- \* 3.0 nsec OR/NOR gate delay
- \* 5.0 nsec OR-AND-INV gate delay
- \* 100 MHz D-type toggle frequency
- \* 1 Watt max. power dissipation
- \* 36 input pins, 20 input/output pins

#### SUBNANOSECOND ECL GATE ARRAY

A Gate array, sometimes also referred to as an uncommitted logic array (U.L.A.) or a masterslice, is an integrated circuit that consists of a regular pattern of identical groups of components or cells. The interconnection of these components and cells is determined by the customer, and a special mask (or masks) is designed to perform his function. The cells are not necessarily committed to logic functions, but may in some cases be connected to form simple linear functions.

Gate Arrays have been developed in a variety of technologies, both MOS and bipolar. A number of different circuit techniques have also been used (e.g. Integrated Injection Logic (I2L), Resistor Transistor Logic (RTL), Emitter Coupled Logic (ECL) etc.). Whilst these products are clearly aimed at different market areas, the basic principles are the same, i.e. it is a technique which offers:-

- 1. Low cost
- 2. Low risk
- 3. Quick turnround time

The resulting L.S.I. devices exhibit only a marginal reduction in performance and some increase in silicon area over a full custom circuit.

#### The Plessey ECL Gate Array Family

These arrays are based on the use of uncommitted ECL 2 input OR-NOR gates..





Figure 1 MSI ULA Cell Components

These circuits make up the current family. These shown (ULA 2000) contains 144 of the cells above. Gate delays are typically 500 picosecon and D-type flip flop clock frequencies in excess of 400 MHz.

#### ULA1000, 2000 and 3000

To satisfy the demand for ever higher performance and increased cost effectiveness in a variety of system fields such as computation, instrumentation and communications, a range of ULA devices offering the ultimate in performance has been developed. Each of these contains a number of the cells shown on the previous page. The six size and performance of the numbers of this family are as follows:-

|          | Cell Count | Gate Delay | Maximum Power Dissipation |
|----------|------------|------------|---------------------------|
| ULA 1000 | 36         | 500 psecs  | 900mW                     |
| ULA 2000 | 144        | 500 psecs  | 3.5 Watts                 |
| ULA 3000 | 144        | 2.0 nsecs  | 750mW                     |

Slices containing all the relevant diffusions and contact windows are held in stock and only the three metallisation layers (2 metal and 1 via) are required to produce a new variant.

#### CIRCUIT ORGANISATION

The basic gate can be operated with either a full ECL logic swing (850 mVolts) or a reduced swing (500 mVolts). The cell output transistor can be connected as required to either the OR or NOR load resistor. Two current source resistors are provided within the cell which are used as the pull-down resistors connected to the bases of input transistors.

A major cell is built up of four such minor cells together with an associated reference voltage supply Two layers of metallisation are used for power supply distribution and cell inter-connections. Although the function of the minor cell is nominally that of a two-input OR-NOR gate, the fact that all components



Figure 2 MSI ULA Chip Photograph (2.3 × 2.6mm)

are uncommitted within the cell means that standard custom design ECL logic techniques may be employed to increase the logic capability of the circuits. Emitter dotting may be performed on any of the six emitter follower outputs and collector dotting may also be performed; in this case one of the available emitter follower transistors is used as a diode clamp. In this way the wire-or and wire-and functions are realised and the overall logical power of the array is increased considerably; gate equivalents of up to 75 gates can be realised on ULA 1000 and 300 gates on ULA 2000 and 3000.

Circuits are packaged in a manner acceptable to the user, but normally this implies conventional dual-in-line packages with pin counts determined by the particular application.

#### PROGRAMMING THE GATE ARRAYS

All components within a major cell are connected on first layer metal. Routing between major cells is on first layer along the rows (horizontally) and on second layer along the columns (vertically). There are eight horizontal and sixteen vertical tracks associated with each major cell.

After receipt of a custom design requirement, the following design procedure is adopted:-

- 1. Partition the system into suitable subsections applicable to the gate array .
- 2. Optimise the individual circuit designs for the gate array design constraints.
- 3. Place the individual cells within the array.
- 4. Program the cell interconnections this involves generating first layer metallisation second layer metallisation and vias (Figure 6).
- 5. Program the internal cell component connections. A library of possible connections exists, and these are placed on on the cell as required by the cell function and the interconnections specified above.
- 6 Program the input/output buffers.

The comprehensive computer aids that have been developed for these gate arrays allow simulation layouts and test sequence generation to be completed in 2–4 weeks. A number of possible customer interfaces are possible, from logic specification at the one extreme to magnetic tape (containing all the layout information necessary to drive the maskmaking pattern generator) at the other.

|                           | ULA 1000      | ULA 2000       | ULA 3000       |
|---------------------------|---------------|----------------|----------------|
| Complexity                | 75 gates      | 300 gates      | 300 gates      |
| Internal gate delay       | 550 psecs     | 550 psecs      | 2.0 nsecs      |
| Wire OR delay             | 80 psecs      | 80 psecs       | 200 psecs      |
| Wire AND delay            | 200 psecs     | 200 psecs      | 1.0 nsecs      |
| Max. flip-flop clock rate | 400MHz        | 400 MHz        | 200 MHz        |
| Power dissipation         | 900 mW        | 3.5 W          | 750 mW         |
| Pin connections           | 28            | 64             | 64             |
| Chip dimensions           | 91 x 102 mils | 170 x 137 mils | 170 x 137 mils |
|                           |               |                |                |

Performance summary of the ULA family members.

# Plessey world-wide

#### PLESSEY SALES REPRESENTATIVES:

| ALABAMA:        | Huntsville                                  | (205) 883-9260                                     | REMCO                                                                                  |
|-----------------|---------------------------------------------|----------------------------------------------------|----------------------------------------------------------------------------------------|
| ARIZONA:        | Scottsdale                                  | (602) 948-4404                                     | Faser Technical Sales                                                                  |
| CANADA:         | Bolton                                      | (416) 857-4302                                     | MacKay Associates                                                                      |
| CALIFORNIA:     | Goleta<br>Woodland Hills                    | (805) 964-8751<br>(213) 340-9143                   | The Thorson Company of So. California<br>RELCOM                                        |
| FLORIDA:        | Plantation                                  | (305) 473-2101                                     | Gallagher Associates                                                                   |
| GEORGIA:        | Duluth                                      | (404) 476-1730                                     | REMCO                                                                                  |
| ILLINOIS:       | Elk Grove Village                           | (312) 956-1000                                     | Micro Sales Inc.                                                                       |
| MARYLAND:       | Beltsville                                  | (301) 937-8321                                     | Applied Engineering Consultants                                                        |
| MASSACHUSETTS:  | Natick                                      | (617) 655-6080                                     | Wayland Engineering Sales                                                              |
| MICHIGAN:       | Brighton                                    | (313) 227-1786                                     | S.A.I. Marketing Corp.                                                                 |
| MINNESOTA:      | Bloomington                                 | (612) 884-8291                                     | Electronics Sales Agency Inc.                                                          |
| MISSOURI:       | Independence<br>St Louis                    | (816) 254-3600<br>(314) 997-1515                   | Engineering Services Company<br>Engineering Sales Company                              |
| NEW MEXICO      | Phoenix                                     | (602) 266-2164                                     | Eltron                                                                                 |
| NEW YORK:       | Plainview<br>Spring Valley<br>Skaneateles   | (516) 681-3155<br>(914) 354-6067<br>(315) 685-5731 | Robert Smith Assocs.<br>Robert Smith Assocs.<br>Robtron Inc.                           |
| NORTH CAROLINA: | Raleigh                                     | (919) 787-1461                                     | REMCO                                                                                  |
| OHIO:           | Shaker Heights<br>Centerville<br>Zanesville | (216) 751-3633<br>(513) 435-3181<br>(614) 454-8942 | S.A.I. Marketing Corp.<br>S.A.I. Marketing Corp.<br>S.A.I. Marketing Corp.             |
| PENNSYLVANIA    | Pittsburgh<br>Huntingdon Valley             | (412) 782-5120<br>(215) 947-5641                   | S.A.I. Marketing Corp.<br>Dick Knowles Assocs.                                         |
| TEXAS:          | Arlington<br>Houston<br>Austin              | (817) 640-9101<br>(713) 772-1571<br>(512) 451-3325 | W. Pat Fralia Company Inc.<br>W. Pat Fralia Company Inc.<br>W. Pat Fralia Company Inc. |
| VIRGINIA:       | Lorton                                      | (713) 550-9799                                     | Applied Engineering Consultants                                                        |
| WASHINGTON:     | Seattle                                     | (206) 345-0376                                     | Bryan Procter                                                                          |

#### PLESSEY DISTRIBUTORS

(Dial direct for orders under 100 pieces and faster delivery)

(714) 540-9979

(416) 364-9281

(301) 937-8321

(516) 249-6677

(817) 649-8981

CALIFORNIA: CANADA: MARYLAND: NEW YORK: TEXAS: Irvine Toronto Beltsville Plainview Ft. Worth Plessey Semiconductors G.E.C. Canada Ltd. Applied Engineering Consultants Plainview Electronic Supply Corp. Patco Supply

#### PLESSEY REGIONAL OFFICES

BRYAN PROCTER Western Sales Manager 710 Lakeway Suite 265 Sunnyvale, CA 94086 (408) 245-9890 JONATHAN HILL Midwest Sales Manager 4849 N. Scott Suite 121 Schiller Park, IL 60176 (312) 678-3280/3281 TWX 910-227-0794 PAT REDKO Eastern Sales Manager 89 Marcus Bivd. Hauppauge, NY 11787 (516) 273-3060 TLX 961419 TELL USA HAUP A.J. WILLIS S.E. Sales/Applications 7094 Peachtree Ind. Blvd. Suite 295 Norcross, GA 30071 (404) 447-6910 TLX 70-7309 Service NSCS VERN REEB Central Sales/Applications 112 East High Street Hicksville, OH 43526 (419)542-7544

# :UROPE ales offices

ENELUX Plessey S.A., Chausee de St. Job 638, Brussels 1180, Belgium. Tel: 02 374 59 73. Tx: 22100
RANCE Plessey France S.A., 16, 20 Rue Petrarque, 75016 Paris. Tel: 727 43 49 Tx: 62789
ALY Plessey S.p.A., Corso Sempione 73, 20149 Milan. Tel: 349 1741 Tx: 37347
CANDINAVIA Svenska Plessey A.B., Alstromergatan 39, 4tr, S-112 47 Stockholm 49, (P.O. Box 49023 S-100 28 Stockholm 49) Sweden. Tel: 08 23 55 40 Tx: 10558
NITZERLAND Plessey Verkaufs A.G., Glattalstrasse 18, CH-8052 Zurich. Tel: 50 36 55,50 36 82 Tx: 54824
NITED KINGDOM Plessey Semiconductors, Cheney Manor, Swindon, Wilts. SN2 20W Tel: 0793 36251
EST GERMANY Plessey GmbH., 8 Munchen 40, Motorstrasse 56, Tel: (89) 351 6021,6024 Tx: 5215322
Plessey GmbH, Moselstrasse 18, Postfach 522, 4040 Neuss. Tel: (02101) 44091 Tx: 517844

# agents

- AUSTRALIA Plessey Australia Pty. Ltd., Components Div., P.O. Box 2, Christina Road, Villawood, N.S.W. 2163. Tel: 72 0133 Tx: 20384
- AUSTRIA Plessey GesmbH., Postfach 967, A-1011 Vienna. Tel: 63 45 75 Tx: 75 963

BRAZIL Plessey Brazil, Caixa Postal 7821, Sao Paulo. Tel: (011) 269 0211. Tx: 112338

CANADA Plessey Canada Ltd., 300 Supertest Road, Downsview, Toronto, Ontario. Tel: 661 3711. Tx: 065-2448

EASTERN EUROPE Plessey Co. Ltd., 29 Marylebone Rd., London NW1 5JU, England. Tel: 01 486 4091. Tx: 27331

EIRE Plessey Ireland Ltd., Mount Brown, Old Kilmainham, Dublin 8. Tel: 75 84 51/2. Tx: 4831

GREECE Plessey Co. Ltd., Hadjigianni Mexi 2, Athens. Tel: (21) 724 3000. Tx. 219251

HONG KONG Plessey Company Ltd., Tugu Insurance Building, 12th floor, 1 Lockhart Road. GPO Box 617 Tel: 5–275555 Tx: 74754

JAPAN Cornes & Co Ltd., Maruzen Building, 2 Chome Nihonbashi-Dori. C.P.O. Box 158, Chuo-ku, Tokyo 103. Tel: 272-5771. Tx: 24874

Cornes & Co Ltd., Marden House, C.P.O. Box 329, Osaka. Tel: 532-1012/1019. Tx: 525-4496

- NETHERLANDS Plessey Fabrieken N.V., Van de Mortelstraat 6, P.O. Box 46, Noordwijk. Tel: 01719 19207. Tx: 32008
- NEW ZEALAND Plessey (N.Z.) Ltd., Ratanui Street, Private Bag, Henderson, Auckland 8. Tel: Henderson 64 1{ Tx: 2851
- PORTUGAL Plessey Automatica Electrica, Portugesa S.A.R.L., Av. Infant D. Henrique 333, Apartado 1060, Lisbe Tel: 313171/9 Tx: 12190

SOUTH AFRICA Plessey South Africa Ltd., Forum Building, Struben Street, (P.O. Box 2416) Pretoria 0001 Transvaal. Tel: 34511 Tx: 53-0277

SPAIN The Plessey Company Ltd., Calle Martires de Alcala, 4-3° Dcha., Madrid 8. Tel: 248 12 18 and 248 38 82 Tx: 42701

# listributors

ANCE Scientech, 11 Avenue Ferdiaend Buisson, 75016 Paris. Tel: 609 91 36 Tx: 26042 NLY Melchioni, Via P. Colletta 39, 20135 Milan. Tel: 5794

ANDINAVIA Scansupply A, S., Nannasgade 20, Dk-2200 Copenhagen, Denmark. Tel: 1-83 5090 Tx: 19037 Oy Ferrado A.B. Nylandsgatan 2C, 00120 Helsinki 12, Finland. Tel: 65 60 05 Tx: 121394 Skandinavisk Elektronikk A, S., Ostre Aker Vei 99, Veitvedt, Oslo 5, Norway. Tel: (02) 15 00 90 Tx: 11963

**ITED KINGDOM** (For all circuits except T.V.)

nell Electronic Components Ltd., Canal Road, Leeds LS12 2TU Tel: 0532 636311 Tx: 55147

hic Electronic Components, Beacon House, Hampton Street, Birmingham B19 3LP. Tel: 021 236 8541 Tx: 338731

niconductor Specialists (UK) Ltd., Premier House, Fairfield Road, Yiewsley, West Drayton, Middlesex. Tel: 08954 46415 Tx: 21958

S Components Ltd., The Airport, Eastern Road, Portsmouth, Hampshire PO3 50R. Tel: 0705 65311 Tx: 86114 T.V. circuits only:-

st Electronics (Slough) Ltd., Unit 4, Farnburn Avenue, Slough, Bucks SL1 4XU Tel: (0753) 31700/39322

.C. Ltd., 194-200 North Road, Preston PR1 1YP. Tel: (0772) 55034 Tx: 677122

#### ST GERMANY

1 Dr. Guenther Dohrenberg, 1000 Berlin 30, Bayreuther Strasse 3. Tel: (030) 21 38 043-45

2 Nordelektronik GmbH-KG, 2085 Quickborn, Harksheiderweg 238-240. Tel: (04 106) 4031 Tx: 02 14299

'6 Mansfeld GmbH & Co. KG, 6000 Frankfurt, Zohelstrasse 11. Tel: (0611) 4470 20

7 Astronic GmbH & Co. KG, 7000 Stuttgart-Vaihingen, Gruendgenstrasse 7. Tel: (0711) 734918

8 Neumuller & Co. GmbH, 8021 Tauskirchen, Eschenstrasse 2. Tel: 089 6118 231 Tx: 0522106

8. Packages.


8 LEAD TO-5 (5-84mm PCD) WITH STANDOFF

CM8



10 LEAD TO-5

CM10





**CM10** 





16 LEAD CERAMIC D.I.L.

**DG16** 



18 LEAD CERAMIC DIL

**DG18** 





24 LEAD CERAMIC D.I.L.





8 LEAD PLASTIC D.I.L.



14 LEAD PLASTIC D.I.L.

DP14





## The SP9685 comparator

## **GENERAL DESCRIPTION**

The SP9685 is a high speed latched comparator, the circuit diagram for which is shown in Fig. 28. The unlatched gain is approximately 50dB at frequencies up to over 200MHz. The main differences between the SP9685 and the SP9750 are as follows:-

1. The SP9685 is a simple comparator and does not include the gates and precision current sources of the SP9750.

2. The unlatched gain of the SP9685 is greater than that of the SP9750.

3. The latch enable control of the SP9685 has the opposite phase of operation to that of the SP9750 latch control.

4. Two gain stages follow the latch of the SP9685 whereas only one is used on the SP9750.

5. Q and  $\overline{Q}$  outputs are provided on the SP9685.

## Short pulse detector

This simple circuit for the SP9685 has applications in nucleonics and high energy physics. In its simplest form, the circuit is shown in Fig. 29.

A positive going pulse of any width, down to the minimum defined by the propagation delay plus the setup time, and of any height between the maximum common mode signal and the minimum overdrive that will reliably switch the comparator can be quickly detected and will cause the circuit to