## DATA HANDBOOK

## Video and associated systems

Bipolar, MOS
Types MAB8031AH-2
to TDA1524A

Philips Components

## VIDEO AND ASSOCIATED SYSTEMS BIPOLAR, MOS

Part A
page
Selection guide
Functional index ..... 5
Numerical index ..... 17
Maintenance type list ..... 31
General
Product status definition for type numbers with prefixes NE, SA, SE and $\mu \mathrm{A}$ ..... 35
Ordering information for type numbers with prefixes NE, SA, SE and $\mu \mathrm{A}$ ..... 36
Type designation for type numbes with
prefixes MAB, MAF, PCA, PCB, PCD, PCF, SAA, SAB, SAD, SAF, TDA and TEA ..... 39
Rating systems ..... 41
Handling MOS devices ..... 43
Device data
MAB8031AH-2 to TDA1524A
Part b
page
Selection guide
Functional index ..... 1127
Numerical index ..... 1138
Maintenance type list ..... 1153
Device data
TDA1525 to $\mu$ A733C
Package information
Package outlines ..... 2209
Soldering ..... 2255

## SELECTION GUIDE

Functional index
Numerical index
Maintenance type list

## FUNCTIONAL INDEX

type no. description page
AMPLIFIERS
NE592 video amplifier ..... 93
NE5204 wide-band high frequency amplifier ..... 71
NE5205 wide-band high frequency amplifier ..... 81
NE5539 ultra high frequency operational amplifier ..... 103
NE5592 video amplifier ..... 65
SA592 video amplifier ..... 93
SA5204 wide-band high frequency amplifier ..... 71
SA5205 wide-band high frequency amplifier ..... 81
SE592 video amplifier ..... 93
SE5539 ultra high frequency operational amplifier ..... 103
$\mu \mathrm{A} 733$ differential video amplifier ..... 2201$\mu$ A733C
differential video amplifier ..... 2201
CAMERA ICs
SAA1043 universal sync generator ..... 431
SAA1044 subcarrier coupler circuit ..... 447
SAD1019 multi-norm pulse pattern generator ..... 971
CLOCK/CALENDAR
PCF8573
clock calendar; $\mathrm{I}^{2} \mathrm{C}$-bus ..... 215
PCF8583
clock calendar with $256 \times 8$-bit static RAM; $1^{2} \mathrm{C}$-bus ..... 377
COLOUR DECODERS
SAA9055 digital SECAM colour decoder; $1^{2}$ C-bus ..... 817
TDA3501 video control combination ..... 1421
TDA3505
TDA3506
video control combination with automatic cut-off control;$-(B-Y)$ and $-(R-Y)$ input1429
video control combination with automatic cut-off control; $+(B-Y)$ and $+(R-Y)$ input ..... 1429
TDA3507
TDA3510video control combination with automatic cut-off control;$-(B-Y)$ and $-(R-Y)$ input1439TDA3561APAL decoder1451TDA3565PAL decoder1455TDA3566PAL decoder1467TDA3567PAL/NTSC decoder1477TDA3569TDA3590ATDA3592A
TDA4510
NTSC decoder ..... 1495
NTSC decoder with fast RGB blanking ..... 1507
SECAM processor circuit (improved TDA3590) ..... 1519
SECAM/PAL transcoder ..... 1535TDA4532PAL decoder1771TDA4555
SECAM decoder ..... 1777
multistandard decoder for $-(R-Y)$ and --(B-Y) signals ..... 1783

| type no. |
| :--- |
| TDA4556 |
| TDA4557 |
| TDA4560 |
| TDA4565 |
|  |
| TDA4566 |
| TDA4570 |
| TDA4580 |
| TDA8390 |
| TDA8442 |
| TDA8443A |
| TDA8451 |
| TDA8452 |
| TDA8461 |
| TDA8490 |
| TDA9080 |
| DATA CONVERSION |

## ADCs, DACs

NE5150
NE5151
NE5152
PCF8591
PNA7509
PNA7518
SAA9079
SAD1009
TDA1534
TDA1541A
TDA1543
TDA8444
DIGITAL PROCESSING

SAA9050 digital multistandard TV decoder; I $^{2}$ C-bus 785
SAA9055 digital SECAM colour decoder; $I^{2}$ C-bus 817
SAA9057 clock generator circuit 839
SAA9058 sample rate converter 845
SAA9060 video digital-to-analogue converter (VDAC) 851
SAA9068 picture-in-picture controller (PIPCO); $1^{2}$ C-bus 865
SAA9069 digital vertical filter (DVF) 881
SAA9079 ADC for digital TV 889

## DISPLAY DRIVERS

PCF1303T 18-element bar graph LCD driver (with analogue input) ..... 123
PCF2100 LCD duplex driver; 40 segments ..... 129
PCF2110 LCD duplex driver; 60 segments and 2 LEDs ..... 129
PCF211 LCD duplex driver; 64 segments ..... 129
PCF2112 LCD driver; 32 segments ..... 129

| type no. | description | page |
| :---: | :---: | :---: |
| PCF2201 | LCD flat panel row/column driver | 145 |
| PCF8566 | universal LCD driver for low multiplex rates |  |
|  | (1:1 to 1:4); max. 96 elements; $\mathrm{I}^{2} \mathrm{C}$-bus | 175 |
| PCF8576 | universal LCD driver for low multiplex rates |  |
|  | (1:1 to $1: 4$ ); max. 160 segments; $1^{2} \mathrm{C}$-bus | 245 |
| PCF8577 | LCD direct driver ( 32 segments) or duplex driver ( 64 segments); $1^{2} \mathrm{C}$-bus | 279 |
| PCF8577A | LCD direct driver ( 32 segments) or duplex driver ( 64 segments); ${ }^{2} \mathrm{C}$-bus; different slave address | 279 |
| PCF8578 | LCD row/column driver for dot matrix graphic displays; 40 outputs, of which 24 are programmable; |  |
|  | $\mathrm{I}^{2} \mathrm{C}$-bus | 295 |
| PCF8579 | LCD column driver for dot matrix graphic displays: 40 column outputs: $1^{2} \mathrm{C}$-bus | 333 |
| SAA1060 | LED display/interface circuit | 455 |
| SAA1064 | 4-digit LED driver; $1^{2} \mathrm{C}$-bus | 461 |
| EAST/WEST CORRECTION |  |  |
| TDA1082 | east-west correction driver circuit | 1061 |
| MEMORIES |  |  |
| PCF8570 | $256 \times 8$-bit static RAM; $1^{2} \mathrm{C}$-bus | 205 |
| PCF8570C | $256 \times 8$-bit static RAM; $1^{2}$ C-bus; different slave address | 205 |
| PCF8571 | $128 \times 8$-bit static RAM; $1^{2} \mathrm{C}$-bus | 205 |
| PCF8582A | $256 \times 8$-bit EEPROM; $1^{2} \mathrm{C}$-bus; -40 to $+85^{\circ} \mathrm{C}$ | 367 |
| PCF8583 | clock calendar with $256 \times 8$-bit static RAM; ${ }^{2} \mathrm{C}$-bus | 377 |
| MICROCONTROLLERS (8-bit) |  |  |
| 8051/80C51 family, NMOS |  |  |
| MAB8031AH-2 | microcontroller; $128 \times 8$ RAM; 3.5 to 12 and |  |
|  | 3.5 to $15 \mathrm{MHz} ; 0$ to $+70{ }^{\circ} \mathrm{C}$ | 47 |
| MAB8032AH | microcontroller; $256 \times 8 \mathrm{RAM}$; 3.5 to 12 MHz ; |  |
|  | 0 to $+70^{\circ} \mathrm{C}$ | 49 |
| MAB8051AH-2 | microcontroller; $128 \times 8$ RAM; $4 \mathrm{~K} \times 8 \mathrm{ROM}$; |  |
|  | 3.5 to $12 \mathrm{MHz} ; 0$ to $+70{ }^{\circ} \mathrm{C}$ | 47 |
| MAB8052AH | microcontroller; $256 \times 8$ RAM; $8 \mathrm{~K} \times 8 \mathrm{ROM}$; |  |
|  | 3.5 to $12 \mathrm{MHz} ; 0$ to $+70{ }^{\circ} \mathrm{C}$ | 49 |
| MAF80A31AH-2 | microcontroller; $128 \times 8 \mathrm{RAM}$; 3.5 to 12 MHz ; |  |
|  | -40 to $+110{ }^{\circ} \mathrm{C}$ | 47 |
| MAF80A51AH-2 | microcontroller; $128 \times 8$ RAM; $4 \mathrm{~K} \times 8 \mathrm{ROM}$; |  |
|  | 3.5 to $12 \mathrm{MHz} ;-40$ to $+110{ }^{\circ} \mathrm{C}$ | 47 |
| MAF8031AH-2 | microcontroller; $128 \times 8 \mathrm{RAM} ; 3.5$ to 12 MHz ; |  |
|  | -40 to +85 O | 47 |
| MAF8051AH-2 | microcontroller; $128 \times 8$ RAM; $4 \mathrm{~K} \times 8 \mathrm{ROM}$; |  |
|  | 3.5 to $12 \mathrm{MHz} ;-40$ to $+85^{\circ} \mathrm{C}$ | 47 |


| type no. | description | page |
| :---: | :---: | :---: |
| 8051/80C51 family, CMOS |  |  |
| PCA80C31BH-3 | microcontroller; $128 \times 8$ RAM; 1.2 to 12 MHz ; -40 to $+125{ }^{\circ} \mathrm{C}$ | 111 |
| PCA80C51BH-3 | microcontroller; $128 \times 8$ RAM; $4 \mathrm{~K} \times 8$ ROM; $1.2 \text { to } 12 \mathrm{MHz} ;-40 \text { to }+125^{\circ} \mathrm{C}$ | 111 |
| PCA80C552 | microcontroller; $256 \times 8$ RAM; 80 C 31 CPU plus 16-bit capture/compare timer/counter; watch-dog timer; 2 pulse-width modulated signals; 10-bit ADC with 8 multiplexed input lines; $\mathrm{I}^{2} \mathrm{C}$-bus; 1.2 to 12 MHz ; -40 to $+125^{\circ} \mathrm{C}$ | 115 |
| PCA80C652 | microcontroller; $256 \times 8$ RAM; serial I/O; UART; <br> $\mathrm{I}^{2} \mathrm{C}$-bus; 1.2 to $12 \mathrm{MHz} ;-40$ to $+125{ }^{\circ} \mathrm{C}$ | 117 |
| PCA83C552 | microcontroller; $256 \times 8$ RAM; $8 \mathrm{~K} \times 8$ ROM; 80 C 51 CPU plus 16 -bit capture/compare timer/counter; watch-dog timer; 2 pulse-width modulated signals; 10 -bit ADC with 8 multiplexed input lines; $I^{2} \mathrm{C}$-bus; 1.2 to 12 MHz ; -40 to $+125^{\circ} \mathrm{C}$ | 115 |
| PCA83C652 | microcontroller; $256 \times 8$ RAM; $8 \mathrm{~K} \times 8$ ROM; serial I/O; UART; $\mathrm{I}^{2} \mathrm{C}$-bus; 1.2 to $12 \mathrm{MHz} ;-40$ to $+125{ }^{\circ} \mathrm{C}$ | 117 |
| PCB80C31BH-2 | microcontroller; $128 \times 8$ RAM; 0.5 to 12 MHz ; 0 to $+70^{\circ} \mathrm{C}$ | 111 |
| PCB80C31BH-3 | microcontroller; $128 \times 8$ RAM; 1.2 to 16 MHz ; 0 to $+70^{\circ} \mathrm{C}$ | 111 |
| PCB80C51BH-2 | microcontroller; $128 \times 8$ RAM; $4 \mathrm{~K} \times 8$ ROM; 0.5 to $12 \mathrm{MHz} ; 0$ to $+70^{\circ} \mathrm{C}$ | 111 |
| PCB80C51BH-3 | microcontroller; $128 \times 8$ RAM; $4 \mathrm{~K} \times 8$ ROM; 1.2 to $16 \mathrm{MHz} ; 0$ to $+70^{\circ} \mathrm{C}$ | 111 |
| PCB80C552 | microcontroller; $256 \times 8$ RAM; 80 C 31 CPU plus 16 -bit capture/compare timer/counter; watch-dog timer; two pulse-width modulated signals; 10-bit ADC with 8 multiplexed input lines; $\mathrm{I}^{2} \mathrm{C}$-bus; 1.2 to 12 MHz ; 0 to $+70^{\circ} \mathrm{C}$ | 115 |
| PCB80C652 | microcontroller; $256 \times 8$ RAM; serial I/O; UART; $1^{2} \mathrm{C}$-bus; 1.2 to $12 \mathrm{MHz} ; 0$ to $+70{ }^{\circ} \mathrm{C}$ | 117 |
| PCB80C851 | microcontroller; $128 \times 8$ RAM; $256 \times 8$ EEPROM; $1.2 \text { to } 12 \mathrm{MHz} ; 0 \text { to }+70{ }^{\circ} \mathrm{C}$ | 121 |
| PCB83C552 | microcontroller; $256 \times 8$ RAM; $8 \mathrm{~K} \times 8$ ROM; 80 C 51 CPU plus 16-bit capture/compare timer/counter; watch-dog timer; two pulse-width modulated signals; 10-bit ADC with 8 multiplexed input lines; $\mathrm{I}^{2} \mathrm{C}$-bus; 1.2 to 12 MHz ; 0 to $+70^{\circ} \mathrm{C}$ | 115 |
| PCB83C652 | microcontroller; $256 \times 8$ RAM; $8 \mathrm{~K} \times 8$ ROM; serial I/O; UART; $I^{2} \mathrm{C}$-bus; 1.2 to $12 \mathrm{MHz} ; 0$ to $+70{ }^{\circ} \mathrm{C}$ | 117 |
| PCB83C654 | microcontroller; $256 \times 8$ RAM; $16 \mathrm{~K} \times 8$ ROM; serial I/O; <br> UART; $1^{2}$ C-bus; 1.2 to $12 \mathrm{MHz} ; 0$ to $+70{ }^{\circ} \mathrm{C}$ | 119 |
| PCB83C851 | microcontroller; $128 \times 8$ RAM; $256 \times 8$ EEPROM; $1.2 \text { to } 12 \mathrm{MHz} ; 0 \text { to }+70{ }^{\circ} \mathrm{C}$ | 121 |


| type no. | description | page |
| :---: | :---: | :---: |
| PCF80C31BH-3 | microcontroller; $128 \times 8 \mathrm{RAM}$; 1.2 to 12 MHz ; |  |
|  | -40 to $+85^{\circ} \mathrm{C}$ | 111 |
| PCF80C51BH-3 | microcontroller; $128 \times 8$ RAM; $4 \mathrm{~K} \times 8 \mathrm{ROM}$; |  |
|  | 1.2 to $12 \mathrm{MHz} ;-40$ to $+85^{\circ} \mathrm{C}$ | 111 |
| PCF80C552 | microcontroller; $256 \times 8$ RAM; 80 C 31 CPU plus 16 -bit |  |
|  | capture/compare timer/counter; watch-dog timer; 2 pulse-width modulated signals; 10-bit ADC with |  |
|  | 8 multiplexed input lines: $\mathrm{I}^{2} \mathrm{C}$-bus; 1.2 to 12 MHz ; |  |
|  | $-40 \text { to }+85^{\circ} \mathrm{C}$ | 115 |
| PCF80C652 | microcontroller; $256 \times 8$ RAM; serial I/O; UART; |  |
|  | $\mathrm{I}^{2} \mathrm{C}$-bus; 1.2 to $12 \mathrm{MHz} ;-40$ to $+85{ }^{\circ} \mathrm{C}$ | 117 |
| PCF80C851 | microcontroller; $128 \times 8$ RAM; $256 \times 8$ EEPROM; |  |
|  | 1.2 to $12 \mathrm{MHz} ; 0$ to $+70{ }^{\circ} \mathrm{C}$ | 121 |
| PCF83C552 | microcontroller; $256 \times 8$ RAM; $8 \mathrm{~K} \times 8$ ROM; 80C51 CPU |  |
|  | plus 16-bit capture/compare timer/counter; watch-dog |  |
|  | timer; 2 pulse-width modulated signals; 10 -bit ADC with |  |
|  | 8 multiplexed input lines; $\mathrm{I}^{2} \mathrm{C}$-bus; 1.2 to 12 MHz ; |  |
|  | $-40 \text { to }+85^{\circ} \mathrm{C}$ | 115 |
| PCF83C652 | microcontroller; $256 \times 8$ RAM; $8 \mathrm{~K} \times 8$ ROM; serial I/O; |  |
|  | UART; ${ }^{2} \mathrm{C}$-bus; 1.2 to $12 \mathrm{MHz} ;-40$ to $+85{ }^{\circ} \mathrm{C}$ | 117 |
| PCF83C851 | microcontroller; $128 \times 8$ RAM; $256 \times 8$ EEPROM; |  |
|  | 1.2 to $12 \mathrm{MHz} ; 0$ to $+70^{\circ} \mathrm{C}$ | 121 |
| 84CXX family, CMOS |  |  |
| PCF84C00 | microcontroller; $256 \times 8$ RAM; external program memory | 171 |
| PCF84C12 | low cost microcontroller; $64 \times 8$ RAM; $1 \mathrm{~K} \times 8$ ROM | 169 |
| PCF84C21 | microcontroller; $64 \times 8$ RAM ; $2 \mathrm{~K} \times 8 \mathrm{ROM}$; plus 8 -bit |  |
|  | LED driver; $1^{2} \mathrm{C}$-bus; -40 to $+85{ }^{\circ} \mathrm{C}$ | 171 |
| PCF84C22 | low cost microcontroller; $64 \times 8 \mathrm{RAM} ; 1 \mathrm{~K} \times 8 \mathrm{ROM}$ | 169 |
| PCF84C41 | microcontroller; $128 \times 8$ RAM; $4 \mathrm{~K} \times 8$ ROM; plus |  |
|  | 8-bit LED driver; ${ }^{2} \mathrm{C}$-bus; -40 to $+85{ }^{\circ} \mathrm{C}$ | 171 |
| PCF84C42 | low cost microcontroller; $64 \times 8$ RAM; $4 \mathrm{~K} \times 8 \mathrm{ROM}$ | 169 |
| PCF84C81 | microcontroller; $256 \times 8$ RAM; $8 \mathrm{~K} \times 8 \mathrm{ROM}$; plus |  |
|  | 8-bit LED driver; $1^{2} \mathrm{C}$-bus; -40 to $+85^{\circ} \mathrm{C}$ | 171 |
| PCF84C85 | microcontroller; $256 \times 8$ RAM; $8 \mathrm{~K} \times 8$ ROM; 32 I/O; plus 8 -bit LED driver; $I^{2} \mathrm{C}$-bus; -40 to $+85^{\circ} \mathrm{C}$ | 173 |
| 84XX family, NMOS |  |  |
| MAB8401 | microcontroller; $128 \times 8$ RAM; piggy-back version for |  |
|  | MAB84XX family plus 8-bit LED driver; ${ }^{2} \mathrm{C}$-bus; |  |
|  | 1.0 to $6 \mathrm{MHz} ; 0$ to $+70{ }^{\circ} \mathrm{C}$ | 53 |
| MAB8411 | microcontroller; $64 \times 8$ RAM; $1 \mathrm{~K} \times 8$ ROM plus |  |
|  | 8-bit LED driver; $20 \mathrm{I} / \mathrm{O}$ lines; $\mathrm{I}^{2} \mathrm{C}$-bus; 1.0 to 6 MHz ; |  |
|  | 0 to $+70{ }^{\circ} \mathrm{C}$ | 53 |
| MAB8421 | microcontroller; $64 \times 8$ RAM; $2 \mathrm{~K} \times 8$ ROM plus |  |
|  | 8 -bit LED driver; $20 \mathrm{I} / \mathrm{O}$ lines; $\mathrm{I}^{2} \mathrm{C}$-bus; 1.0 to 6 MHz ; |  |
|  | 0 to $+70^{\circ} \mathrm{C}$ | 53 |


| type no. | description | page |
| :---: | :---: | :---: |
| MAB8422 | microcontroller; $64 \times 8$ RAM; $2 \mathrm{~K} \times 8$ ROM plus |  |
|  | 8 -bit LED driver; $15 \mathrm{I} / \mathrm{O}$ lines; $\mathrm{I}^{2} \mathrm{C}$-bus; 1.0 to 6 MHz ; |  |
|  | 0 to $+70{ }^{\circ} \mathrm{C}$ | 55 |
| MAB8441 | microcontroller; $128 \times 8$ RAM; $4 \mathrm{~K} \times 8$ ROM plus |  |
|  | 8 -bit LED driver; 20 I/O lines; $I^{2} \mathrm{C}$-bus; 1.0 to 6 MHz ; |  |
|  | 0 to $+70{ }^{\circ} \mathrm{C}$ | 53 |
| MAB8442 | microcontroller; $128 \times 8$ RAM; $4 \mathrm{~K} \times 8$ ROM plus |  |
|  | 8 -bit LED driver; $15 \mathrm{I} / \mathrm{O}$ lines; $\mathrm{I}^{2} \mathrm{C}$-bus; 1.0 to 6 MHz ; |  |
|  | 0 to $+70{ }^{\circ} \mathrm{C}$ | 55 |
| MAB8461 | microcontroller; $128 \times 8$ RAM; $6 \mathrm{~K} \times 8$ ROM plus |  |
|  | 8-bit LED driver; $20 \mathrm{I} / \mathrm{O}$ lines; $\mathrm{I}^{2} \mathrm{C}$-bus; 1.0 to 6 MHz ; |  |
|  | 0 to $+70^{\circ} \mathrm{C}$ | 53 |
| MAF84A11 | microcontroller; $64 \times 8$ RAM; $1 \mathrm{~K} \times 8$ ROM plus |  |
|  | 8-bit LED driver; $20 \mathrm{I} / \mathrm{O}$ lines; ${ }^{2} \mathrm{C}$-bus; 1.0 to 5 MHz ; |  |
|  | -40 to $+110^{\circ} \mathrm{C}$ | 53 |
| MAF84A21 | microcontroller; $64 \times 8$ RAM; $2 \mathrm{~K} \times 8$ ROM plus |  |
|  | 8 -bit LED driver; $20 \mathrm{I} / \mathrm{O}$ lines; $\mathrm{I}^{2} \mathrm{C}$-bus; 1.0 to 5 MHz ; -40 to $+110^{\circ} \mathrm{C}$ | 53 |
| MAF84A22 | microcontroller; $64 \times 8$ RAM; $2 \mathrm{~K} \times 8$ ROM plus |  |
|  | 8 -bit LED driver; $15 \mathrm{I} / \mathrm{O}$ lines; $\mathrm{I}^{2} \mathrm{C}$-bus; 1.0 to 5 MHz ; -40 to $+110^{\circ} \mathrm{C}$ | 55 |
| MAF84A41 | microcontroller; $128 \times 8$ RAM; $4 \mathrm{~K} \times 8 \mathrm{ROM}$ plus |  |
|  | 8 -bit LED driver; $20 \mathrm{I} / \mathrm{O}$ lines; $\mathrm{I}^{2} \mathrm{C}$-bus; 1.0 to 5 MHz ; -40 to $+110^{\circ} \mathrm{C}$ | 53 |
| MAF84A42 | microcontroller; $128 \times 8$ RAM; $4 \mathrm{~K} \times 8$ ROM plus |  |
|  | 8 -bit LED driver; $15 \mathrm{I} / \mathrm{O}$ lines; $\mathrm{I}^{2} \mathrm{C}$-bus; 1.0 to 5 MHz ; | 55 |
| MAF84A61 | microcontroller; $128 \times 8$ RAM; $6 \mathrm{~K} \times 8$ ROM plus |  |
|  | 8 -bit LED driver; $20 \mathrm{I} / \mathrm{O}$ lines; $\mathrm{I}^{2} \mathrm{C}$-bus; 1.0 to 5 MHz ; -40 to $+10^{\circ} \mathrm{C}$ | 53 |
| MAF8411 | microcontroller; $64 \times 8$ RAM; $1 \mathrm{~K} \times 8$ ROM plus |  |
|  | 8 -bit LED driver; $20 \mathrm{I} / \mathrm{O}$ lines; $\mathrm{I}^{2} \mathrm{C}$-bus; 1.0 to 6 MHz ; | 53 |
| MAF8421 | microcontroller; $64 \times 8$ RAM; $2 \mathrm{~K} \times 8 \mathrm{ROM}$ plus |  |
|  | 8-bit LED driver; $20 \mathrm{I} / \mathrm{O}$ lines; $\mathrm{I}^{2} \mathrm{C}$-bus; 1.0 to 6 MHz ; |  |
|  | -40 to $+85^{\circ} \mathrm{C}$ | 53 |
| MAF8422 | microcontroller; $64 \times 8$ RAM; $2 \mathrm{~K} \times 8$ ROM plus |  |
|  | 8-bit LED driver; 15 I/O lines; $1^{2}$ C-bus; 1.0 to 6 MHz ; -40 to $+85^{\circ} \mathrm{C}$ | 55 |
| MAF8441 | microcontroller; $128 \times 8$ RAM; $4 \mathrm{~K} \times 8$ ROM plus |  |
|  | 8 -bit LED driver; 20 I/O lines; $I^{2} \mathrm{C}$-bus; 1.0 to 6 MHz ; -40 to $+85^{\circ} \mathrm{C}$ | 53 |
| MAF8442 | microcontroller; $128 \times 8$ RAM; $4 \mathrm{~K} \times 8 \mathrm{ROM}$ plus |  |
|  | 8-bit LED driver; $15 \mathrm{I} / \mathrm{O}$ lines; $\mathrm{I}^{2} \mathrm{C}$-bus; 1.0 to 6 MHz ; |  |
|  | -40 to $+85{ }^{\circ} \mathrm{C}$. | 55 |
| MAF8461 | microcontroller; $128 \times 8$ RAM; $6 \mathrm{~K} \times 8$ ROM plus |  |
|  | 8-bit LED driver; $20 \mathrm{I} / \mathrm{O}$ lines; $\mathrm{I}^{2} \mathrm{C}$-bus; 1.0 to 6 MHz ; |  |
|  | -40 to $+85^{\circ} \mathrm{C}$ | 53 |


| type no. | description | page |
| :---: | :---: | :---: |
| 8048 family; NMOS |  |  |
| MAB8035HL | $\begin{aligned} & \text { microcontroller; } 64 \times 8 \text { RAM; } 1.0 \text { to } 11 \mathrm{MHz} \text {; } \\ & 0 \text { to }+70^{\circ} \mathrm{C} \end{aligned}$ | 51 |
| MAB8039HL | microcontroller; $128 \times 8$ RAM; 1.0 to 11 MHz ; 0 to $+70^{\circ} \mathrm{C}$ | 51 |
| MAB8040HL | microcontroller; $256 \times 8$ RAM; 1.0 to 11 MHz ; 0 to $+70^{\circ} \mathrm{C}$ | 51 |
| MAB8048H | microcontroller; $64 \times 8$ RAM; $1 \mathrm{~K} \times 8$ ROM; 1.0 to $11 \mathrm{MHz} ; 0$ to $+70^{\circ} \mathrm{C}$ | 51 |
| MAB8049H | $\begin{aligned} & \text { microcontroller; } 128 \times 8 \text { RAM; } 2 \mathrm{~K} \times 8 \text { ROM; } \\ & 1.0 \text { to } 11 \mathrm{MHz} ; 0 \text { to }+70^{\circ} \mathrm{C} \end{aligned}$ | 51 |
| MAB8050H | $\begin{aligned} & \text { microcontroller; } 256 \times 8 \text { RAM; } 4 \mathrm{~K} \times 8 \text { ROM; } \\ & 1.0 \text { to } 11 \mathrm{MHz} ; 0 \text { to }+70^{\circ} \mathrm{C} \end{aligned}$ | 51 |
| MAF80A35HL | microcontroller; $64 \times 8$ RAM; 1.0 to 10 MHz ; -40 to $+10^{\circ} \mathrm{C}$ | 51 |
| MAF80A39HL | microcontroller; $128 \times 8$ RAM; 1.0 to 10 MHz ; -40 to $+110^{\circ} \mathrm{C}$ | 51 |
| MAF80A40HL | microcontroller; $256 \times 8$ RAM; 1.0 to 10 MHz ; -40 to $+110^{\circ} \mathrm{C}$ | 51 |
| MAF80A48H | microcontroller; $64 \times 8$ RAM; 1 K x 8 ROM; 1.0 to $10 \mathrm{MHz} ;-40$ to $+110{ }^{\circ} \mathrm{C}$ | 51 |
| MAF80A49H | microcontroller; $128 \times 8$ RAM; $2 \mathrm{~K} \times 8$ ROM; 1.0 to $10 \mathrm{MHz} ;-40$ to $+110^{\circ} \mathrm{C}$ | 51 |
| MAF80A50H | $\begin{aligned} & \text { microcontroller; } 256 \times 8 \text { RAM; } 4 \mathrm{~K} \times 8 \mathrm{ROM} \text {; } \\ & 1.0 \text { to } 10 \mathrm{MHz} ;-40 \text { to }+110^{\circ} \mathrm{C} \end{aligned}$ | 51 |
| MAF8035HL | microcontroller; $64 \times 8$ RAM; 1.0 to 11 MHz ; -40 to $+85^{\circ} \mathrm{C}$ | 51 |
| MAF8039HL | $\begin{aligned} & \text { microcontroller; } 128 \times 8 \text { RAM; } 1.0 \text { to } 11 \mathrm{MHz} \text {; } \\ & -40 \text { to }+85^{\circ} \mathrm{C} \end{aligned}$ | 51 |
| MAF8040HL | microcontroller; $256 \times 8$ RAM; 1.0 to 11 MHz ; -40 to $+85^{\circ} \mathrm{C}$ | 51 |
| MAF8048H | microcontroller; $64 \times 8$ RAM; $1 \mathrm{~K} \times 8$ ROM; 1.0 to $11 \mathrm{MHz} ;-40$ to $+85{ }^{\circ} \mathrm{C}$ | 51 |
| MAF8049H | $\begin{aligned} & \text { microcontroller; } 128 \times 8 \text { RAM; } 2 \mathrm{~K} \times 8 \mathrm{ROM} \text {; } \\ & 1.0 \text { to } 11 \mathrm{MHz} ;-40 \text { to }+85{ }^{\circ} \mathrm{C} \end{aligned}$ | 51 |
| MAF8050H | microcontroller; $256 \times 8$ RAM; $4 \mathrm{~K} \times 8$ ROM; 1.0 to $11 \mathrm{MHz} ;-40$ to $+85^{\circ} \mathrm{C}$ | 51 |
| 8048 family, CMOS |  |  |
| PCB80C39 | $\begin{aligned} & \text { microcontroller; } 128 \times 8 \text { RAM; } 1.0 \text { to } 15 \mathrm{MHz} \text {; } \\ & 0 \text { to }+70^{\circ} \mathrm{C} \end{aligned}$ | 113 |
| PCB80C49 | microcontroller; $128 \times 8$ RAM; $2 \mathrm{~K} \times 8$ ROM; 1.0 to $15 \mathrm{MHz} ; 0$ to $+70^{\circ} \mathrm{C}$ | 113 |
| PCF80C39 | $\begin{aligned} & \text { microcontroller; } 128 \times 8 \text { RAM; } 1.0 \text { to } 15 \mathrm{MHz} \text {; } \\ & -40 \text { to }+85{ }^{\circ} \mathrm{C} \end{aligned}$ | 113 |
| PCF80C49 | microcontroller; $128 \times 8$ RAM; 2 K x 8 ROM; 1.0 to $15 \mathrm{MHz} ;-40$ to $+85^{\circ} \mathrm{C}$ | 113 |

## FUNCTIONAL INDEX

type no. description $\quad$ page

## POWER SUPPLY ICs

## SMPS controllers

TDA8380 SMPS controller 1917

TEA1039 SMPS controller 2163

## PPS controllers

TDA2582 control circuit for PPS 1313

## RECORDER ICs

SAA4700 video recorder VPS dataline processor 561

SAA5235
dataline slicer for video cassette recorders 585
SAA5236
dataline slicer 591
SAD1009
universal DAC (UDAC) 959
SAF1135
TDA3724
dataline decoder 999

TDA3725
SECAM identification circuit for video recorders 1569

TDA3730
SECAM (L) chrominance signal processor for video recorders 1571
frequency demodulator and drop-out compensator for video recorders 1575
TDA3740 video processor/frequency modulator for video recorders 1581
TDA3755
PAL/NTSC sync processor for video recorders (VHS system) 1589
TDA3760
PAL chrominance signal processor for video recorders (VHS system) 1599
TDA3765 NTSC chrominance signal processor for video recorders (VHS system)1607

TDA3791

band selector and window detector ..... 1615

TDA4720

SECAM identification circuit for video recorders ..... 1843
TDA6800 video modulator circuit ..... 1883
TDA8405 TV and video recorder stereo/dual sound processor; ${ }^{2}$ C-bus ..... 1951
TDA8415 TV and video recorder stereo/dual sound processor with integrated filters and $I^{2} \mathrm{C}$-bus control ..... 1961
TEA2000 PAL/NTSC colour encoder ..... 2175
REMOTE I/O EXPANDERS
PCF8574 remote 8-bit I/O expander; $\mathrm{I}^{2} \mathrm{C}$-bus ..... 233
PCF8574A remote 8 -bit I/O expander; $\mathrm{I}^{2} \mathrm{C}$-bus; different slave address ..... 233
REMOTE CONTROLLERS
SAA3004 high performance transmitter ( 455 kHz ) for infrared remote control; up to 448 commands ..... 491
SAA3006 high performance transmitter (RC-5) for infrared remote control; up to 2048 commands ..... 501
SAA3008 high performance transmitter ( 38 kHz ) for infrared remote control; low voltage ..... 515SAA3009 infrared remote control decoder; decodes 64 commands
(RECS80/RC-5); up to 32 subaddresses; high current output for direct LED drive ..... 529
SAA3027 infrared remote control transmitter (RC-5) ..... 539

## FUNCTIONAL INDEX

| type no. | description | page |
| :---: | :---: | :---: |
| SAA3028 | high performance transcoder (RC-5) for infrared remote control; $\mathrm{I}^{2} \mathrm{C}$-bus | 553 |
| SAA3049 | infrared remote control decoder; low current version of SAA3009 | 529 |
| SAF1032 | receiver/decoder for infrared remote control | 985 |
| SAF1039 | transmitter for infrared remote control | 985 |
| TDA3047 | high performance receiver for infrared remote control; positive output voltage | 1409 |
| TDA3048 | high performance receiver for infrared remote control; negative output voltage | 1415 |

## SMALL SIGNAL COMBINATION

## Black-white TV

TDA4500
TDA4503

Colour TV
TDA4501
TDA4502A
TDA4505
SOUND ICs
TBA120U
TDA1013B
TDA1015
TDA1015T
TDA1029
TDA1512
TDA1514
TDA1514A
TDA1520B
TDA1521
TDA1521A
TDA1521Q
TDA1524A
TDA1525
TDA2543
TDA2545A
TDA2546A
TDA2555
TDA2556
TDA2557
TDA2611A
TDA2613
TDA2795
TDA3800G
TDA3800GS
small signal combination for $B / W$ TV
small signal combination for $B / W$ TV (improved TDA4500)1741

small signal combination with sound circuit for colour TV ..... 1709
small signal combination with video switch for colour TV ..... 1723
small signal combination with sound circuit for colour TV ..... 1755
sound IF amplifier/demodulator for TV ..... 1011
4 W audio power amplifier with DC volume control ..... 1023
1 to 4 W audio power amplifier with preamplifier ..... 1031
0.5 W audio power amplifier with preamplifier ..... 1041
signal-sources switch ( $4 \times$ two channels) ..... 1047
12 to 20 W hi-fi audio power amplifier ..... 1067
40 W hi-fi power amplifier for digital audio (e.g. Compact Disc) ..... 1073
40 W hi-fi power amplifier for digital audio (e.g. Compact Disc) ..... 1079
20 W hi-fi audio power amplifier; complete SOAR protection ..... 1085
$2 \times 12 \mathrm{~W}$ hi-fi stereo audio power amplifier ..... 1091
$2 \times 6 \mathrm{~W}$ hi-fi stereo audio power amplifier ..... 1101
$2 \times 12 \mathrm{~W}$ hi-fi stereo audio power amplifier ..... 1091
stereo tone/volume control circuit ..... 1111
stereo tone/volume control circuit ..... 1157
AM sound IF circuit for French standard ..... 1233
quasi-split-sound circuit ..... 1239
quasi-split-sound circuit with 5.5 MHz demodulation ..... 1245
dual FM demodulator for TV sound; 8 -stage limiter ..... 1257
quasi-split-sound circuit with dual FM sound demodulators ..... 1263
dual FM demodulator for TV sound; 5 -stage limiter ..... 1257
5 W audio power amplifier ..... 1353
6 W hi-fi audio power amplifier ..... 1363
TV stereo/dual sound identification decoder ..... 1403
stereo/dual TV sound processor (dynamic selection) ..... 1621
stereo/dual TV sound processor (static selection) ..... 1621

| type no. | description | page |
| :---: | :---: | :---: |
| TDA3803A | stereo/dual TV sound decoder | 1629 |
| TDA3806 | multiplex PLL stereo decoder | 1637 |
| TDA3808 | second audio programme (SAP) signal processor | 1643 |
| TDA3810 | spatial, stereo and pseude-stereo sound circuit | 1649 |
| TDA3825 | single FM TV sound demodulator system with external AF input and mute | 1653 |
| TDA3826 | single FM TV sound demodulator system with mute and 6 dB AF amplifier | 1663 |
| TDA3845 | quasi-split-sound circuit and AM demodulator | 1673 |
| TDA8405 | TV and video recorder stereo/dual sound processor; ${ }^{2} \mathrm{C}$-bus | 1951 |
| TDA8415 | TV and video recorder stereo/dual sound processor with integrated filters and $\mathrm{I}^{2} \mathrm{C}$-bus control | 1961 |
| TDA8420 | hi-fi stereo audio processor; $1^{2} \mathrm{C}$-bus | 1979 |
| TDA8421 | hi-fi stereo audio processor; $1^{2} \mathrm{C}$-bus | 2001 |
| TDA8425 | hi-fi stereo audio processor; $\mathrm{I}^{2} \mathrm{C}$-bus | 2023 |

## SYNC PROCESSORS

## Horizontal

TBA920S
horizontal combination 1017
TDA2593
horizontal combination 1327
TDA2594
TDA2595
horizontal combination with transmitter identification 1335
horizontal combination with transmitter identification and protection circuits1343

## Vertical

TDA2653A
vertical deflection circuit; PIL-S4;30AX systems and monitors
vertical deflection and guard circuit ( $110^{\circ}$ )

## Horizontal/vertical

TDA2577A horizontal/vertical synchronization circuit 1269

TDA2578A horizontal/vertical synchronization circuit 1283
TDA2579A horizontal/vertical synchronization circuit 1297
TDA8370
synchronization processor for TV; $\mathrm{I}^{2} \mathrm{C}$-bus 1899

## TEXT SYSTEMS

SAA5231
SAA5235
SAA5243E
SAA5243H
teletext video processor (successor of SAA5030) 573
dataline slicer for video cassette recorders 585
enhanced computer-controlled teletext circuit (ECCT);
625 -line system; $I^{2}$ C-bus (West European language version) 597
enhanced computer-controlled teletext circuit (ECCT);
625 -line system; $\mathrm{I}^{2}$ C-bus (East European language version) 597
SAA5243K
enhanced computer-controlled teletext circuit (ECCT);
625 -line system; $\mathrm{I}^{2} \mathrm{C}$-bus (Arabic and English version)

| type no. | description | page |
| :---: | :---: | :---: |
| SAA5243L | enhanced computer-controlled teletext circuit (ECCT); |  |
|  | 625 -line system; $1^{2} \mathrm{C}$-bus (Arabic and Hebrew version) | 597 |
| SAA5245 | 525-line system enhanced computer-controlled teletext |  |
|  | circuit (USECCT); $I^{2} \mathrm{C}$-bus (West European language version) | 627 |
| SAA5250 | interface for data acquisition and control | 649 |
| SAA5351 | EUROM $50 \mathrm{~Hz}, \mathrm{CRT}$ controller | 681 |
| SAA5355 | FTFROM, CRT controller (525-line) | 709 |
| SAA5361 | EUROM $60 \mathrm{~Hz}, \mathrm{CRT}$ controller | 737 |
| SAA9041 | digital video teletext (DVTB) processor for Philips digital |  |
|  | TV system ( 525 and 625 -line systems); $1^{2} \mathrm{C}$-bus (West |  |
|  | European language version) | 765 |
| SAA9068 | picture-in-picture controller (PIPCO); $1^{2} \mathrm{C}$-bus | 865 |
| SAA9069 | digital vertical filter (DVF) | 881 |
| TUNER/TUNING CIRCUITS |  |  |
| SAA1300 | tuner switching circuit; $1^{2} \mathrm{C}$-bus | 487 |
| SAB3035 | computer interface for tuning and control (CITAC); |  |
|  | 8 DACs; ${ }^{2}$ C-bus | 899 |
| SAB3036 | computer interface for tuning and control (CITAC); |  |
|  | without DACs; ${ }^{2}$ C-bus | 915 |
| SAB3037 | computer interface for tuning and control (CITAC); |  |
|  | 4 DACs; $1^{2} \mathrm{C}$-bus | 931 |
| SAB6456 | sensitive 1 GHz divide-by-64/divide-by-256 |  |
|  | switchable prescaler | 947 |
| SAB8726 | 2.6 GHz divide-by-2 prescaler | 953 |
| TDA5030A | mixer/oscillator for VHF tuner | 1849 |
| TDA5030AT TDA5330T | mixer/oscillator for VHF tuner | 1855 |
|  | VHF, UHF \& hyperband mixer/oscillator for TV and |  |
|  | VCR 3-band tuners | 1861 |
| TDA5332T | double mixer/oscillator for TV and VCR tuners | 1875 |
| TSA5510 | 1.3 GHz PLL frequency synthesizer | 2183 |
| TSA5510T | 1.3 GHz PLL frequency synthesizer | 2193 |
| VIDEO/AUDIO SWITCHES |  |  |
| TDA8440 | video/audio switch for CTV receivers; $1^{2} \mathrm{C}$-bus | 2045 |
| TDA8443A | $1^{2} \mathrm{C}$-bus-controlled YUV/RGB interface circuit | 2063 |
| TDA9045 | video processor and input selector | 2145 |
| VIDEO GAMES |  |  |
| SAA1099 | stereo sound generator for sound effects and music |  |
|  | synthesis ( $\mu \mathrm{C}$-controlled) | 471 |
| TDA6800 | video modulator circuit | 1883 |
| VISION IF ICs |  |  |
| TDA2549 | IF amplifier and demodulator for multistandard TV receivers | 1251 |
| TDA8340 | TV IF amplifier and demodulator | 1887 |
| TDA83400 | TV IF amplifier and demodulator | 1887 |
| TDA8341 | TV IF amplifier and demodulator | 1887 |
| TDA83410 | TV IF amplifier and demodulator | 1887 |

## NUMERICAL INDEX

| type | description | page |
| :---: | :---: | :---: |
| MAB8031AH-2P | microcontroller; $128 \times 8$ RAM; 3.5 to 12 and |  |
|  | 3.5 to $15 \mathrm{MHz} ; 0$ to $+70^{\circ} \mathrm{C}$ | 47 |
| MAB8031AH-2WP | microcontroller; $128 \times 8$ RAM; 3.5 to 12 and |  |
|  | 3.5 to $15 \mathrm{MHz} ; 0$ to $+70{ }^{\circ} \mathrm{C}$ | 47 |
| MAB8032AHP | microcontroller; $256 \times 8 \mathrm{RAM} ; 3.5$ to 12 MHz ; |  |
|  | 0 to $+70^{\circ} \mathrm{C}$ | 49 |
| MAB8032AHWP | microcontroller; $256 \times 8 \mathrm{RAM}$; 3.5 to 12 MHz ; |  |
|  | 0 to $+70^{\circ} \mathrm{C}$ | 49 |
| MAB8035HLP | microcontroller; $64 \times 8 \mathrm{RAM}$; 1.0 to 11 MHz ; |  |
|  | 0 to $+70^{\circ} \mathrm{C}$ | 51 |
| MAB8035HLWP | microcontroller; $64 \times 8 \mathrm{RAM}$; 1.0 to 11 MHz ; |  |
|  | 0 to $+70^{\circ} \mathrm{C}$ | 51 |
| MAB8039HLP | microcontroller; $128 \times 8 \mathrm{RAM}$; 1.0 to 11 MHz ; |  |
|  | 0 to $+70^{\circ} \mathrm{C}$ | 51 |
| MAB8039HLWP | microcontroller; $128 \times 8 \mathrm{RAM}$; 1.0 to 11 MHz ; |  |
|  | 0 to $+70^{\circ} \mathrm{C}$ | 51 |
| MAB8040HLP | microcontroller; $256 \times 8 \mathrm{RAM}$; 1.0 to 11 MHz ; |  |
|  | 0 to $+70^{\circ} \mathrm{C}$ | 51 |
| MAB8040HLWP | microcontroller; $256 \times 8 \mathrm{RAM}$; 1.0 to 11 MHz ; |  |
|  | 0 to $+70^{\circ} \mathrm{C}$ | 51 |
| MAB8048HP ${ }^{\prime}$ | microcontroller; $64 \times 8$ RAM; $1 \mathrm{~K} \times 8 \mathrm{ROM}$; |  |
|  | 1.0 to $11 \mathrm{MHz} ; 0$ to $+70{ }^{\circ} \mathrm{C}$ | 51 |
| MAB8048HWP | microcontroller; $64 \times 8$ RAM; $1 \mathrm{~K} \times 8 \mathrm{ROM}$; |  |
|  | 1.0 to $11 \mathrm{MHz} ; 0$ to $+70{ }^{\circ} \mathrm{C}$ | 51 |
| MAB8049HP | microcontroller; $128 \times 8$ RAM; $2 \mathrm{~K} \times 8$ ROM; |  |
|  | 1.0 to $11 \mathrm{MHz} ; 0$ to $+70{ }^{\circ} \mathrm{C}$ | 51 |
| MAB8049HWP | microcontroller; $128 \times 8$ RAM; $2 \mathrm{~K} \times 8 \mathrm{ROM}$; |  |
|  | 1.0 to $11 \mathrm{MHz} ; 0$ to $+70{ }^{\circ} \mathrm{C}$ | 51 |
| MAB8050HP | microcontroller; $256 \times 8$ RAM; $4 \mathrm{~K} \times 8 \mathrm{ROM}$; |  |
|  | 1.0 to $11 \mathrm{MHz} ; 0$ to $+70^{\circ} \mathrm{C}$ | 51 |
| MAB8050HWP | microcontroller; $256 \times 8$ RAM; $4 \mathrm{~K} \times 8 \mathrm{ROM}$; |  |
|  | 1.0 to $11 \mathrm{MHz} ; 0$ to $+70{ }^{\circ} \mathrm{C}$ | 51 |
| MAB8051AH-2P | microcontroller; $128 \times 8$ RAM; $4 \mathrm{~K} \times 8$ ROM; |  |
|  | 3.5 to $12 \mathrm{MHz} ; 0$ to $+70{ }^{\circ} \mathrm{C}$ | 47 |
| MAB8051 AH-2WP | microcontroller; $128 \times 8$ RAM; $4 \mathrm{~K} \times 8 \mathrm{ROM}$; |  |
|  | 3.5 to $12 \mathrm{MHz} ; 0$ to $+70{ }^{\circ} \mathrm{C}$ | 47 |
| MAB8052AHP | microcontroller; $256 \times 8$ RAM; $8 \mathrm{~K} \times 8 \mathrm{ROM}$; |  |
|  | 3.5 to $12 \mathrm{MHz} ; 0$ to $+70^{\circ} \mathrm{C}$ | 49 |
| MAB8052AHWP | microcontroller; $256 \times 8$ RAM; $8 \mathrm{~K} \times 8 \mathrm{ROM}$; |  |
|  | 3.5 to $12 \mathrm{MHz} ; 0$ to $+70{ }^{\circ} \mathrm{C}$ | 49 |
| MAB8401B | microcontroller; $128 \times 8$ RAM; piggy-back version |  |
|  | for MAB84XX family plus 8-bit LED driver; ${ }^{2} \mathrm{C}$-bus; |  |
|  | 1.0 to $6 \mathrm{MHz} ; 0$ to $+70^{\circ} \mathrm{C}$ | 53 |


| type | description | page |
| :---: | :---: | :---: |
| MAB8401WP | microcontroller; $128 \times 8$ RAM; piggy-back version for MAB84XX family plus 8 -bit LED driver; $1^{2} \mathrm{C}$-bus; 1.0 to $6 \mathrm{MHz} ; 0$ to $+70^{\circ} \mathrm{C}$ | 53 |
| MAB8411P | microcontroller; $64 \times 8$ RAM; $1 \mathrm{~K} \times 8$ ROM plus 8 -bit LED driver; 20 I/O lines; $I^{2} \mathrm{C}$-bus; 1.0 to 6 MHz ; 0 to +70 o C | 53 |
| MAB8411T | microcontroller; $64 \times 8$ RAM; $1 \mathrm{~K} \times 8$ ROM plus 8 -bit LED driver; $20 \mathrm{I} / \mathrm{O}$ lines; $\mathrm{I}^{2} \mathrm{C}$-bus; 1.0 to 6 MHz ; 0 to $+70^{\circ} \mathrm{C}$ | 53 |
| MAB8421P | microcontroller; $64 \times 8$ RAM; $2 \mathrm{~K} \times 8$ ROM plus 8 -bit LED driver; $20 \mathrm{I} / \mathrm{O}$ lines; $\mathrm{I}^{2} \mathrm{C}$-bus; 1.0 to 6 MHz ; 0 to $+70^{\circ} \mathrm{C}$ | 53 |
| MAB8421T | microcontroller; $64 \times 8$ RAM; $2 \mathrm{~K} \times 8$ ROM plus 8 -bit LED driver; $20 \mathrm{I} / \mathrm{O}$ lines; $\mathrm{I}^{2} \mathrm{C}$-bus; 1.0 to 6 MHz ; 0 to $+70^{\circ} \mathrm{C}$ | 53 |
| MAB8422P | ```microcontroller; 64 x 8 RAM; 2 K x 8 ROM plus 8-bit LED driver; 15 I/O lines; I}\mp@subsup{}{}{2}\textrm{C}\mathrm{ -bus; 1.0 to 6 MHz; 0 to +70 O}\textrm{C``` | 55 |
| MAB8441P | microcontroller; $128 \times 8$ RAM; $4 \mathrm{~K} \times 8$ ROM plus 8 -bit LED driver; 20 I/O lines; $I^{2} \mathrm{C}$-bus; 1.0 to 6 MHz ; 0 to $+70^{\circ} \mathrm{C}$ | 53 |
| MAB8441T | microcontroller; $128 \times 8$ RAM; $4 \mathrm{~K} \times 8$ ROM plus 8 -bit LED driver; 20 I/O lines; $I^{2} \mathrm{C}$-bus; 1.0 to 6 MHz ; 0 to $+70^{\circ} \mathrm{C}$ | 53 |
| MAB8442P | ```microcontroller; 128\times8 RAM; 4 K x 8 ROM plus 8-bit LED driver; 15 I/O lines; I ' C-bus; 1.0 to 6 MHz; 0 to +70 %``` | 55 |
| MAB8461P | microcontroller; $128 \times 8$ RAM; $6 \mathrm{~K} \times 8$ ROM plus 8 -bit LED driver; $20 \mathrm{I} / \mathrm{O}$ lines; $\mathrm{I}^{2} \mathrm{C}$-bus; 1.0 to 6 MHz ; 0 to $+70^{\circ} \mathrm{C}$ | 53 |
| MAB8461T | microcontroller; $128 \times 8$ RAM; $6 \mathrm{~K} \times 8$ ROM plus 8 -bit LED driver; $20 \mathrm{I} / \mathrm{O}$ lines; $\mathrm{I}^{2} \mathrm{C}$-bus; 1.0 to 6 MHz ; 0 to $+70^{\circ} \mathrm{C}$ | 53 |
| MAF80A31AH-2P | microcontroller; $128 \times 8$ RAM; 3.5 to 12 MHz ; -40 to $+110{ }^{\circ} \mathrm{C}$ | 47 |
| MAF80A31AH-2WP | $\begin{aligned} & \text { microcontroller; } 128 \times 8 \text { RAM; } 3.5 \text { to } 12 \mathrm{MHz} \text {; } \\ & -40 \text { to }+110^{\circ} \mathrm{C} \end{aligned}$ | 47 |
| MAF80A35HLP | $\begin{aligned} & \text { microcontroller; } 64 \times 8 \text { RAM; } 1.0 \text { to } 10 \mathrm{MHz} \text {; } \\ & -40 \text { to }+110^{\circ} \mathrm{C} \end{aligned}$ | 51 |
| MAF80A35HLWP | microcontroller; $64 \times 8$ RAM; 1.0 to 10 MHz ; -40 to $+10^{\circ} \mathrm{C}$ | 51 |
| MAF80A39HLP | $\begin{aligned} & \text { microcontroller; } 128 \times 8 \text { RAM; } 1.0 \text { to } 10 \mathrm{MHz} \text {; } \\ & -40 \text { to }+110^{\circ} \mathrm{C} \end{aligned}$ | 51 |
| MAF80A39HLWP | microcontroller; $128 \times 8$ RAM; 1.0 to 10 MHz ; -40 to $+110{ }^{\circ} \mathrm{C}$ | 51 |
| MAF80A40HLP | microcontroller; $256 \times 8$ RAM; 1.0 to 10 MHz ; -40 to $+10^{\circ} \mathrm{C}$ | 51 |
| MAF80A40HLWP MAF80A48HP | $\begin{aligned} & \text { microcontroller; } 256 \times 8 \text { RAM; } 1.0 \text { to } 10 \mathrm{MHz} ;+110^{\circ} \mathrm{C} \\ & \text { microcontroller; } 64 \times 8 \mathrm{RAM} ; 1 \mathrm{~K} \times 8 \mathrm{ROM} \text {; } \\ & 1.0 \text { to } 10 \mathrm{MHz} ;-40 \text { to }+110^{\circ} \mathrm{C} \end{aligned}$ | 51 |


| type | description | page |
| :---: | :---: | :---: |
| MAF80A48HWP | microcontroller; $64 \times 8$ RAM; $1 \mathrm{~K} \times 8$ ROM; 1.0 to $10 \mathrm{MHz} ;-40$ to $+110^{\circ} \mathrm{C}$ | 51 |
| MAF80A49HP | microcontroller; $128 \times 8$ RAM; $2 \mathrm{~K} \times 8$ ROM; 1.0 to $10 \mathrm{MHz} ;-40$ to $+10^{\circ} \mathrm{C}$ | 51 |
| MAF80A49HWP | microcontroller; $128 \times 8$ RAM; $2 \mathrm{~K} \times 8$ ROM; 1.0 to 10 MHz ; -40 to $+110^{\circ} \mathrm{C}$ | 51 |
| MAF80A50HP | microcontroller; $256 \times 8$ RAM; $4 \mathrm{~K} \times 8$ ROM; 1.0 to $10 \mathrm{MHz} ;-40$ to $+110^{\circ} \mathrm{C}$ | 51 |
| MAF80A50HWP | microcontroller; $256 \times 8$ RAM; $4 K \times 8$ ROM; 1.0 to 10 MHz ; -40 to $+110^{\circ} \mathrm{C}$ | 51 |
| MAF80A51AH-2P | microcontroller; $128 \times 8$ RAM; $4 K \times 8$ ROM; 3.5 to $12 \mathrm{MHz} ;-40$ to $+110^{\circ} \mathrm{C}$ | 47 |
| MAF80A51AH-2WP | microcontroller; $128 \times 8$ RAM; 4 K $\times 8$ ROM; 3.5 to 12 MHz ; -40 to $+110^{\circ} \mathrm{C}$ | 47 |
| MAF8031AH-2P | microcontroller; $128 \times 8$ RAM; 3.5 to 12 MHz ; -40 to $+85^{\circ} \mathrm{C}$ | 47 |
| MAF8031AH-2WP | microcontroller; $128 \times 8$ RAM; 3.5 to 12 MHz ; -40 to $+85^{\circ} \mathrm{C}$ | 47 |
| MAF8035HLP | microcontroller; $64 \times 8$ RAM; 1.0 to 11 MHz ; -40 to $+85^{\circ} \mathrm{C}$ | 51 |
| MAF8035HLWP | microcontroller; $64 \times 8$ RAM; 1,0 to 11 MHz ; -40 to $+85^{\circ} \mathrm{C}$ | 51 |
| MAF8039HLP | microcontroller; $128 \times 8$ RAM; 1.0 to 11 MHz ; -40 to $+85^{\circ} \mathrm{C}$ | 51 |
| MAF8039HLWP | microcontroller; $128 \times 8$ RAM; 1.0 to 11 MHz ; -40 to $+85^{\circ} \mathrm{C}$ | 51 |
| MAF8040HLP | microcontroller; $256 \times 8$ RAM; 1.0 to 11 MHz ; -40 to $+85^{\circ} \mathrm{C}$ | 51 |
| MAF8040HLWP | microcontroller; $256 \times 8$ RAM; 1.0 to 11 MHz ; -40 to $+85^{\circ} \mathrm{C}$ | 51 |
| MAF8048HP | microcontroller; $64 \times 8$ RAM; $1 \mathrm{~K} \times 8$ ROM; 1.0 to $11 \mathrm{MHz} ;-40$ to $+85^{\circ} \mathrm{C}$ | 51 |
| MAF8048HWP | microcontroller; $64 \times 8$ RAM; $1 \mathrm{~K} \times 8$ ROM; 1.0 to $11 \mathrm{MHz} ;-40$ to $+85^{\circ} \mathrm{C}$ | 51 |
| MAF8049HP | microcontroller; $128 \times 8$ RAM; $2 \mathrm{~K} \times 8$ ROM; 1.0 to $11 \mathrm{MHz} ;-40$ to $+85^{\circ} \mathrm{C}$ | 51 |
| MAF8049HWP | microcontroller; $128 \times 8$ RAM; $2 \mathrm{~K} \times 8$ ROM; 1.0 to 11 MHz ; -40 to $+85^{\circ} \mathrm{C}$ | 51 |
| MAF8050HP | microcontroller; $256 \times 8$ RAM; $4 \mathrm{~K} \times 8$ ROM; 1.0 to 11 MHz ; -40 to $+85^{\circ} \mathrm{C}$ | 51 |
| MAF8050HWP | microcontroller; $256 \times 8$ RAM; $4 \mathrm{~K} \times 8$ ROM; 1.0 to $11 \mathrm{MHz} ;-40$ to $+85^{\circ} \mathrm{C}$ | 51 |
| MAF8051AH-2P | microcontroller; $128 \times 8$ RAM; $4 \mathrm{~K} \times 8$ ROM; 3.5 to $12 \mathrm{MHz} ;-40$ to $+85{ }^{\circ} \mathrm{C}$ | 47 |
| MAF8051AH-2WP | microcontroller; $128 \times 8$ RAM; $4 \mathrm{~K} \times 8$ ROM; 3.5 to 12 MHz ; -40 to $85^{\circ} \mathrm{C}$ | 47 |
| MAF84A11P | microcontroller; $64 \times 8$ RAM; $1 \mathrm{~K} \times 8$ ROM plus <br> 8 -bit LED driver; 20 I/O lines; $I^{2} \mathrm{C}$-bus; <br> 1.0 to $5 \mathrm{MHz} ;-40$ to $+110^{\circ} \mathrm{C}$ | 53 |


| type | description | page |
| :---: | :---: | :---: |
| MAF84A21P | microcontroller; $64 \times 8$ RAM; $2 \mathrm{~K} \times 8$ ROM plus <br> 8-bit LED driver; 20 I/O lines; $\mathrm{I}^{2} \mathrm{C}$-bus; <br> 1.0 to $5 \mathrm{MHz} ;-40$ to $+110^{\circ} \mathrm{C}$ | 53 |
| MAF84A22P | microcontroller; $64 \times 8$ RAM; $2 \mathrm{~K} \times 8$ ROM plus 8 -bit LED driver; 15 I/O lines; $\mathrm{I}^{2} \mathrm{C}$-bus; <br> 1.0 to $5 \mathrm{MHz} ;-40$ to $+110^{\circ} \mathrm{C}$ | 55 |
| MAF84A41P | microcontroller; $128 \times 8$ RAM; $4 \mathrm{~K} \times 8$ ROM plus 8 -bit LED driver; $20 \mathrm{I} / \mathrm{O}$ lines; $\mathrm{I}^{2} \mathrm{C}$-bus; <br> 1.0 to $5 \mathrm{MHz} ;-40$ to $+110^{\circ} \mathrm{C}$ | 53 |
| MAF84A42P | microcontroller; $128 \times 8$ RAM; $4 \mathrm{~K} \times 8$ ROM plus 8 -bit LED driver; $15 \mathrm{I} / \mathrm{O}$ lines; $\mathrm{I}^{2} \mathrm{C}$-bus; <br> 1.0 to $5 \mathrm{MHz} ;-40$ to $+110^{\circ} \mathrm{C}$ | 55 |
| MAF84A61P | microcontroller; $128 \times 8$ RAM; $6 \mathrm{~K} \times 8$ ROM plus 8 -bit LED driver; 20 I/O lines; $\mathrm{I}^{2} \mathrm{C}$-bus; 1.0 to $5 \mathrm{MHz} ;-40$ to $+110^{\circ} \mathrm{C}$ | 53 |
| MAF8411P | microcontroller; $64 \times 8$ RAM; $1 \mathrm{~K} \times 8$ ROM plus 8 -bit LED driver; 20 I/O lines; $I^{2}$ C-bus; <br> 1.0 to $6 \mathrm{MHz} ;-40$ to $+85^{\circ} \mathrm{C}$ | 53 |
| MAF8421P | microcontroller; $64 \times 8$ RAM; $2 \mathrm{~K} \times 8$ ROM plus 8 -bit LED driver; 20 I/O lines; $\mathrm{I}^{2} \mathrm{C}$-bus; $1.0 \text { to } 6 \mathrm{MHz} ;-40 \text { to }+85^{\circ} \mathrm{C}$ | 53 |
| MAF8422P | microcontroller; $64 \times 8$ RAM; $2 \mathrm{~K} \times 8$ ROM plus 8 -bit LED driver; 15 I/O lines; $I^{2} \mathrm{C}$-bus; 1.0 to $6 \mathrm{MHz} ;-40$ to $+85^{\circ} \mathrm{C}$ | 55 |
| MAF8441P | microcontroller; $128 \times 8$ RAM; $4 \mathrm{~K} \times 8$ ROM plus 8 -bit LED driver; 20 I/O lines; $\mathrm{I}^{2} \mathrm{C}$-bus; <br> 1.0 to $6 \mathrm{MHz} ;-40$ to $+85^{\circ} \mathrm{C}$ | 53 |
| MAF8442P | microcontroller; $128 \times 8$ RAM; $4 \mathrm{~K} \times 8$ ROM plus 8 -bit LED driver; 15 I/O lines; $\mathrm{I}^{2} \mathrm{C}$-bus; $1.0 \text { to } 6 \mathrm{MHz} ;-40 \text { to }+85{ }^{\circ} \mathrm{C}$ | 55 |
| MAF8461P | microcontroller; $128 \times 8$ RAM; $6 \mathrm{~K} \times 8$ ROM plus 8 -bit LED driver; 20 I/O lines; $1^{2} \mathrm{C}$-bus; <br> 1.0 to $6 \mathrm{MHz} ;-40$ to $+85^{\circ} \mathrm{C}$ | 53 |
| NE5150F | RGB video DAC | 57 |
| NE5151F | RGB video DAC | 57 |
| NE5152F | RGB video DAC | 57 |
| NE5204D | wide-band high frequency amplifier | 71 |
| NE5204N | wide-band high frequency amplifier | 71 |
| NE5205D | wide-band high frequency amplifier | 81 |
| NE5205FE | wide-band high frequency amplifier | 81 |
| NE5205N | wide-band high frequency amplifier | 81 |
| NE5539D | ultra high frequency operational amplifier | 103 |
| NE5539F | ultra high frequency operational amplifier | 103 |
| NE5539N | ultra high frequency operational amplifier | 103 |
| NE5592D | video amplifier | 65 |
| NE5592N | video amplifier | 65 |
| NE592D14 | video amplifier | 93 |
| NE592D8 | video amplifier | 93 |
| NE592F14 | video amplifier | 93 |
| NE592F8 | video amplifier | 93 |
| NE592H | video amplifier | 93 |


| type | description | page |
| :---: | :---: | :---: |
| NE592HD14 | video amplifier | 93 |
| NE592HD8 | video amplifier | 93 |
| NE592HN14 | video amplifier | 93 |
| NE592HN8 | video amplifier | 93 |
| NE592N14 | video amplifier | 93 |
| NE592N8 | video amplifier | 93 |
| PCA80C31BH-3P | microcontroller; $128 \times 8$ RAM; 1.2 to 12 MHz ; -40 to $+125^{\circ} \mathrm{C}$ | 111 |
| PCA80C31BH-3WP | $\begin{aligned} & \text { microcontroller; } 128 \times 8 \text { RAM; } 1.2 \text { to } 12 \mathrm{MHz} \text {; } \\ & -40 \text { to }+125^{\circ} \mathrm{C} \end{aligned}$ | 111 |
| PCA80C51BH-3P | microcontroller; $128 \times 8$ RAM; $4 \mathrm{~K} \times 8$ ROM; 1.2 to $12 \mathrm{MHz} ;-40$ to $+125{ }^{\circ} \mathrm{C}$ | 111 |
| PCA80C51BH-3WP | microcontroller; $128 \times 8$ RAM; 4 K $\times 8$ ROM; 1.2 to $12 \mathrm{MHz} ;-40$ to $+125{ }^{\circ} \mathrm{C}$ | 111 |
| PCA80C552WP | microcontroller; $256 \times 8$ RAM; 80 C 31 CPU plus 16-bit capture/compare timer/counter; watch-dog timer; 2 pulse-width modulated signals; 10-bit ADC with 8 multiplexed input lines; $I^{2} \mathrm{C}$-bus; 1.2 to 12 MHz ; -40 to $+125^{\circ} \mathrm{C}$ | 115 |
| PCA80C652P | microcontroller; $256 \times 8$ RAM; serial I/O; $1^{2} \mathrm{C}$-bus; 1.2 to $12 \mathrm{MHz} ;-40$ to $+125^{\circ} \mathrm{C}$ | 117 |
| PCA80C652WP | microcontroller; $256 \times 8$ RAM; serial I/O; UART; $1^{2}$ C-bus; 1.2 to $12 \mathrm{MHz} ;-40$ to $+125^{\circ} \mathrm{C}$ | 117 |
| PCA83C552WP | microcontroller; $256 \times 8$ RAM; 8 K x 8 ROM; $80 C 51$ CPU plus 16-bit capture/compare timer/counter; watch-dog timer; 2 pulse-width modulated signals; 10 -bit ADC with 8 multiplexed input lines; $\left.\right\|^{2} \mathrm{C}$-bus; 1.2 to 12 MHz ; -40 to $+125^{\circ} \mathrm{C}$ | 115 |
| PCA83C652P | microcontroller; $256 \times 8$ RAM; $8 \mathrm{~K} \times 8$ ROM; serial I/O; UART; $I^{2}$ C-bus; 1.2 to $12 \mathrm{MHz} ;-40$ to $+125^{\circ} \mathrm{C}$ | 117 |
| PCA83C652WP | microcontroller; $256 \times 8$ RAM; $8 \mathrm{~K} \times 8$ ROM; serial I/O; UART; I ${ }^{2}$ C-bus; 1.2 to $12 \mathrm{MHz} ;-40$ to $+125^{\circ} \mathrm{C}$ | 117 |
| PCB80C31BH-2P | microcontroller; $128 \times 8$ RAM; 0.5 to 12 MHz ; 0 to $+70^{\circ} \mathrm{C}$ | 111 |
| PCB80C31BH-2WP | microcontroller; $128 \times 8$ RAM; 0.5 to 12 MHz ; 0 to $+70{ }^{\circ} \mathrm{C}$ | 111 |
| PCB80C31BH-3P | microcontroller; $128 \times 8$ RAM; 1.2 to 16 MHz ; 0 to $+70{ }^{\circ} \mathrm{C}$ | 111 |
| PCB80C31BH-3WP | microcontroller; $128 \times 8$ RAM; 1.2 to 16 MHz ; 0 to $+70{ }^{\circ} \mathrm{C}$ | 111 |
| PCB80C39P | microcontroller; $128 \times 8$ RAM; 1.0 to 15 MHz ; 0 to $+70^{\circ} \mathrm{C}$ | 113 |
| PCB80C39WP | microcontroller; $128 \times 8$ RAM; 1.0 to 15 MHz ; 0 to $+70^{\circ} \mathrm{C}$ | 113 |
| PCB80C49P | microcontroller; $128 \times 8$ RAM; $2 \mathrm{~K} \times 8$ ROM; 1.0 to $15 \mathrm{MHz} ; 0$ to $+70^{\circ} \mathrm{C}$ | 113 |


| type | description | page |
| :---: | :---: | :---: |
| PCB80C49WP | microcontroller; $128 \times 8$ RAM; $2 \mathrm{~K} \times 8$ ROM; $1.0 \text { to } 15 \mathrm{MHz} ; 0 \text { to }+70^{\circ} \mathrm{C}$ | 113 |
| PCB80C51BH-3P | microcontroller; $128 \times 8$ RAM; $4 \mathrm{~K} \times 8$ ROM; 1.2 to $16 \mathrm{MHz} ; 0$ to $+70^{\circ} \mathrm{C}$ | 111 |
| PCB80C51BH-3WP | microcontroller; $128 \times 8$ RAM; $4 \mathrm{~K} \times 8$ ROM; 1.2 to $16 \mathrm{MHz} ; 0$ to $+70{ }^{\circ} \mathrm{C}$ | 111 |
| PCB80C552WP | microcontroller; $256 \times 8$ RAM; 80 C 31 CPU plus 16-bit capture/compare timer/counter; watch-dog timer; two pulse-width modulated signals; 10-bit ADC with 8 multiplexed input lines; $1^{2} \mathrm{C}$-bus; 1.2 to 12 MHz ; 0 to $+70^{\circ} \mathrm{C}$ | 115 |
| PCB80C652P | microcontroller; $256 \times 8$ RAM; serial I/O; UART; $I^{2}$ C-bus; $1.2 \text { to } 12 \mathrm{MHz} ; 0 \text { to }+70^{\circ} \mathrm{C}$ | 117 |
| PCB80C652WP | microcontroller; $256 \times 8$ RAM; serial I/O; UART; ${ }^{2}$ C-bus; $1.2 \text { to } 12 \mathrm{MHz} ; 0 \text { to }+70^{\circ} \mathrm{C}$ | 117 |
| PCB80C851P | microcontroller; $128 \times 8$ RAM; $256 \times 8$ EEPROM; $1.2 \text { to } 12 \mathrm{MHz} ; 0 \text { to }+70^{\circ} \mathrm{C}$ | 121 |
| PCB80C851WP | microcontroller; $128 \times 8$ RAM; $256 \times 8$ EEPROM; $1.2 \text { to } 12 \mathrm{MHz} ; 0 \text { to }+70^{\circ} \mathrm{C}$ | 121 |
| PCB83C552WP | microcontroller; $256 \times 8$ RAM; $8 \mathrm{~K} \times 8$ ROM; $80 C 51$ CPU plus 16-bit capture/compare timer/counter; watch-dog timer; two pulse-width modulated signals; 10 -bit ADC with 8 multiplexed input lines; $I^{2} \mathrm{C}$-bus; 1.2 to 12 MHz ; 0 to $+70^{\circ} \mathrm{C}$ | 115 |
| PCB83C652P | microcontroller; $256 \times 8$ RAM; $8 \mathrm{~K} \times 8$ ROM; serial I/O; UART; $I^{2} \mathrm{C}$-bus; 1.2 to $12 \mathrm{MHz} ; 0$ to $+70^{\circ} \mathrm{C}$ | 117 |
| PCB83C652WP | microcontroller; $256 \times 8$ RAM; $8 \mathrm{~K} \times 8$ ROM; serial I/O; UART; $I^{2} \mathrm{C}$-bus; 1.2 to $12 \mathrm{MHz} ; 0$ to $+70^{\circ} \mathrm{C}$ | 117 |
| PCB83C654P | microcontroller; $256 \times 8$ RAM; $16 \mathrm{~K} \times 8$ ROM; serial I/O; UART; $I^{2}$ C-bus; 1,2 to $12 \mathrm{MHz} ; 0$ to $+70^{\circ} \mathrm{C}$ | 119 |
| PCB83C654WP | microcontroller; $256 \times 8$ RAM; $16 \mathrm{~K} \times 8$ ROM; serial I/O; UART; $I^{2}$ C-bus; 1.2 to $12 \mathrm{MHz} ; 0$ to $+70{ }^{\circ} \mathrm{C}$ | 119 |
| PCB83C851P | microcontroller; $128 \times 8$ RAM; $256 \times 8$ EEPROM; $1.2 \text { to } 12 \mathrm{MHz} ; 0 \text { to }+70^{\circ} \mathrm{C}$ | 121 |
| PCB83C851WP | microcontroller; $128 \times 8$ RAM; $256 \times 8$ EEPROM; $1.2 \text { to } 12 \mathrm{MHz} ; 0 \text { to }+70 \mathrm{oC}$ | 121 |
| PCF1303T | 18 -element bar graph LCD driver (with analogue input) | 123 |
| PCF2100P | LCD duplex driver; 40 segments | 129 |
| PCF2100T | LCD duplex driver; 40 segments | 129 |
| PCF2110P | LCD duplex driver; 60 segments and 2 LEDs | 129 |
| PCF2110T | LCD duplex driver; 60 segments and 2 LEDs | 129 |
| PCF2111P | LCD duplex driver; 64 segments | 129 |
| PCF2111T | LCD duplex driver; 64 segments | 129 |
| PCF2112P | LCD driver; 32 segments | 129 |
| PCF2112T | LCD driver; 32 segments | 129 |
| PCF2201V | LCD flat panel row/column driver | 145 |
| PCF80C31BH-3P | microcontroller; $128 \times 8$ RAM; 1.2 to 12 MHz ; $-40 \text { to }+85^{\circ} \mathrm{C}$ | 111 |
| PCF80C31BH-3WP | $\begin{aligned} & \text { microcontroller; } 128 \times 8 \text { RAM; } 1.2 \text { to } 12 \mathrm{MHz} \text {; } \\ & -40 \text { to }+85{ }^{\circ} \mathrm{C} \end{aligned}$ | 111 |


| type | description | page |
| :---: | :---: | :---: |
| PCF80C39P | microcontroller; $128 \times 8$ RAM; 1.0 to 15 MHz ; -40 to $+85^{\circ} \mathrm{C}$ | 113 |
| PCF80C39WP | microcontroller; $128 \times 8$ RAM; 1.0 to 15 MHz ; -40 to $+85^{\circ} \mathrm{C}$ | 113 |
| PCF80C49P | microcontroller; $128 \times 8$ RAM, $2 \mathrm{~K} \times 8$ ROM; 1.0 to $15 \mathrm{MHz} ;-40$ to $+85^{\circ} \mathrm{C}$ | 113 |
| PCF80C49WP | microcontroller; $128 \times 8$ RAM; $2 \mathrm{~K} \times 8$ ROM; 1.0 to $15 \mathrm{MHz} ;-40$ to $+85^{\circ} \mathrm{C}$ | 113 |
| PCF80C51BH-3P | microcontroller; $128 \times 8$ RAM; $4 \mathrm{~K} \times 8$ ROM; 1.2 to $12 \mathrm{MHz} ;-40$ to $+85^{\circ} \mathrm{C}$ | 111 |
| PCF80C51BH-3WP | microcontroller; $128 \times 8$ RAM; $4 \mathrm{~K} \times 8$ ROM; 1.2 to $12 \mathrm{MHz} ;-40$ to $+85^{\circ} \mathrm{C}$ | 111 |
| PCF80C552WP | microcontroller; $256 \times 8$ RAM; 80 C31 CPU plus 16-bit capture/compare timer/counter; watch-dog timer; 2 pulse-width modulated signals; 10-bit ADC with 8 multiplexed input lines; $I^{2} \mathrm{C}$-bus; 1.2 to 12 MHz ; -40 to $+85^{\circ} \mathrm{C}$ | 115 |
| PCF80C652P | microcontroller; $256 \times 8$ RAM; serial I/O; UART; $I^{2} \mathrm{C}$-bus; 1.2 to $12 \mathrm{MHz} ;-40$ to $+85^{\circ} \mathrm{C}$ | 117 |
| PCF80C652WP | microcontroller; $256 \times 8$ RAM; serial I/O; UART; $1^{2} \mathrm{C}$-bus; 1.2 to $12 \mathrm{MHz} ;-40$ to $+85^{\circ} \mathrm{C}$ | 117 |
| PCF80C851P | microcontroller; $128 \times 8$ RAM; $256 \times 8$ EEPROM; 1.2 to $12 \mathrm{MHz} ; 0$ to $+70{ }^{\circ} \mathrm{C}$ | 121 |
| PCF83C551WP | microcontroller; $128 \times 8$ RAM; $256 \times 8$ EEPROM; 1.2 to $12 \mathrm{MHz} ; 0$ to $+70{ }^{\circ} \mathrm{C}$ | 121 |
| PCF83C552WP | microcontroller; $256 \times 8$ RAM; $8 \mathrm{~K} \times 8$ ROM; 80 C 51 CPU plus 16 -bit capture/compare timer/counter; watch-dog timer; 2 pulse-width modulated signals; 10 -bit ADC with 8 multiplexed input lines; $I^{2} \mathrm{C}$-bus; 1.2 to 12 MHz ; -40 to $+85^{\circ} \mathrm{C}$ | 115 |
| PCF83C652P | microcontroller; $256 \times 8$ RAM; $8 \mathrm{~K} \times 8$ ROM; serial I/O; UART; I ${ }^{2} \mathrm{C}$-bus; 1.2 to $12 \mathrm{MHz} ;-40$ to $+85{ }^{\circ} \mathrm{C}$ | 117 |
| PCF83C652WP | microcontroller; $256 \times 8$ RAM; $8 \mathrm{~K} \times 8$ ROM; serial I/O; UART; ${ }^{2} \mathrm{C}$-bus; 1.2 to $12 \mathrm{MHz} ;-40$ to $+85{ }^{\circ} \mathrm{C}$ | 117 |
| PCF83C851P | microcontroller; $128 \times 8$ RAM; $256 \times 8$ EEPROM; 1.2 to $12 \mathrm{MHz} ; 0$ to $+70^{\circ} \mathrm{C}$ | 121 |
| PCF83C851WP | microcontroller; $128 \times 8$ RAM; $256 \times 8$ EEPROM; 1.2 to $12 \mathrm{MHz} ; 0$ to $+70{ }^{\circ} \mathrm{C}$ | 121 |
| PCF84C00B | microcontroller; $256 \times 8$ RAM; bond-out version PCF84CXX family; $1^{2} \mathrm{C}$-bus | 167 |
| PCF84C00T | microcontroller; $256 \times 8$ RAM; bond-out version PCF84CXX family; ${ }^{2}$ C-bus | 167 |
| PCF84C12P | low cost microcontroller; $64 \times 8$ RAM; $1 \mathrm{~K} \times 8$ ROM | 169 |
| PCF84C12T | low cost microcontroller; $64 \times 8$ RAM; $1 \mathrm{~K} \times 8$ ROM | 169 |
| PCF84C21P | microcontroller; $64 \times 8$ RAM; $2 \mathrm{~K} \times 8$ ROM; plus 8 -bit LED driver; $1^{2} \mathrm{C}$-bus; -40 to $+85^{\circ} \mathrm{C}$ | 171 |


| type | description | page |
| :---: | :---: | :---: |
| PCF84C21T | microcontroller; $64 \times 8$ RAM; $2 \mathrm{~K} \times 8$ ROM; plus |  |
|  | 8 -bit LED driver; ${ }^{2} \mathrm{C}$-bus; -40 to $+85{ }^{\circ} \mathrm{C}$ | 171 |
| PCF84C22P | low cost microcontroller; $64 \times 8$ RAM; $1 \mathrm{~K} \times 8$ ROM | 169 |
| PCF84C22T | low cost microcontroller; $64 \times 8$ RAM; $1 \mathrm{~K} \times 8$ ROM | 169 |
| PCF84C41P | microcontroller; $128 \times 8$ RAM; $4 \mathrm{~K} \times 8$ ROM; plus |  |
|  | 8 -bit LED driver; ${ }^{2} \mathrm{C}$-bus; -40 to $+85{ }^{\circ} \mathrm{C}$ | 171 |
| PCF84C41T | microcontroller; $128 \times 8$ RAM; $4 \mathrm{~K} \times 8$ ROM; plus |  |
|  | 8 -bit LED driver; ${ }^{2} \mathrm{C}$-bus; -40 to $+85{ }^{\circ} \mathrm{C}$ | 171 |
| PCF84C42P | low cost microcontroller; $64 \times 8$ RAM; $1 \mathrm{~K} \times 8$ ROM | 169 |
| PCF84C42T | low cost microcontroller; $64 \times 8$ RAM; $1 \mathrm{~K} \times 8 \mathrm{ROM}$ | 169 |
| PCF84C81P | microcontroller; $256 \times 8$ RAM; $8 \mathrm{~K} \times 8$ ROM; plus |  |
|  | 8 -bit LED driver; $1^{2} \mathrm{C}$-bus; -40 to $+85{ }^{\circ} \mathrm{C}$ | 171 |
| PCF84C81T | microcontroller; $256 \times 8$ RAM; $8 \mathrm{~K} \times 8$ ROM; plus |  |
|  | 8 -bit LED driver; $1^{2} \mathrm{C}$-bus; -40 to $+85{ }^{\circ} \mathrm{C}$ | 171 |
| PCF84C85P | microcontroller; $256 \times 8$ RAM; $8 \mathrm{~K} \times 8$ ROM; 32 I/O; plus 8 -bit LED driver; $1^{2} \mathrm{C}$-bus; -40 to $+85^{\circ} \mathrm{C}$ | 173 |
| PCF84C85T | microcontroller; $256 \times 8$ RAM; $8 \mathrm{~K} \times 8$ ROM; 32 I/O; plus 8 -bit LED driver; $1^{2} \mathrm{C}$-bus; -40 to $+85^{\circ} \mathrm{C}$ | 173 |
| PCF8566P | universal LCD driver for low multiplexe rates |  |
|  | (1:1 to 1:4); max. 96 elements; ${ }^{2} \mathrm{C}$-bus | 175 |
| PCF8566T | universal LCD driver for low multiplex rates |  |
|  | (1:1 to 1:4); max. 96 elements; ${ }^{2} \mathrm{C}$-bus | 175 |
| PCF8570P | $256 \times 8$-bit static RAM; $1^{2} \mathrm{C}$-bus | 205 |
| PCF8570T | $256 \times 8$-bit static RAM; $1^{2} \mathrm{C}$-bus | 205 |
| PCF8570CP | $256 \times 8$-bit static RAM; ${ }^{2}$ C-bus; different slave address | 205 |
| PCF8570CT | $256 \times 8$-bit static RAM; ${ }^{2}$ 2 C -bus; different slave address | 205 |
| PCF8571P | $128 \times 8$-bit static RAM; $1^{2}$ C-bus | 205 |
| PCF8571T | $128 \times 8$-bit static RAM; $1^{2} \mathrm{C}$-bus | 205 |
| PCF8573P | clock calendar; ${ }^{2} \mathrm{C}$-bus | 215 |
| PCF8573T | clock calendar; ${ }^{2} \mathrm{C}$-bus | 215 |
| PCF8574AP | remote 8 -bit I/O expander; $\mathrm{I}^{2} \mathrm{C}$-bus; different slave address | 233 |
| PCF8574AT | remote 8 -bit I/O expander; $\mathrm{I}^{2} \mathrm{C}$-bus; different slave address | 233 |
| PCF8574P | remote 8 -bit I/O expandar; $\mathrm{I}^{2} \mathrm{C}$-bus | 233 |
| PCF8574T | remote 8 -bit I/O expander; $\mathrm{I}^{2} \mathrm{C}$-bus | 233 |
| PCF8576T | universal LCD driver for low multiplex rates |  |
|  | (1:1 to 1:4); max. 160 segments; $1^{2} \mathrm{C}$-bus | 245 |
| PCF8576U | universal LCD driver for low multiplex rates |  |
|  | (1:1 to 1:4); max. 160 segments; $1^{2} \mathrm{C}$-bus | 245 |
| PCF8576U/10 | universal LCD driver for low multiplex rates |  |
|  | (1:1 to 1:4); max. 160 segments; $1^{2} \mathrm{C}$-bus | 245 |
| PCF8576V | universal LCD driver for low multiplex rates |  |
|  | (1:1 to 1:4); max. 160 segments; $I^{2} \mathrm{C}$-bus | 245 |
| PCF8577AP | LCD direct driver ( 32 segments) or duplex driver ( 64 segments); $1^{2}$ C-bus; different slave address | 279 |
| PCF8577AT | LCD direct driver ( 32 segments) or duplex driver ( 64 segments); $\mathrm{I}^{2} \mathrm{C}$-bus; different slave address | 279 |
| PCF8577AU | LCD direct driver ( 32 segments) or duplex driver ( 64 segments) $1^{2} \mathrm{C}$-bus; different slave address | 279 |
| PCF8577P | LCD direct driver ( 32 segments) or duplex driver ( 64 segments): $1^{2} \mathrm{C}$-bus | 279 |


| type | description | page |
| :---: | :---: | :---: |
| PCF8577T | LCD direct driver ( 32 segments) or duplex driver (64 segments); $1^{2} \mathrm{C}$-bus | 279 |
| PCF8577U | LCD direct driver ( 32 segments) or duplex driver (64 segments); ${ }^{2}$ C-bus | 279 |
| PCF8578T | LCD row/column driver for dot matrix graphic displays; 40 outputs. of which 24 are programmable; $1^{2} \mathrm{C}$-bus | 295 |
| PCF8578U | LCD row/column driver for dot matrix graphic displays; 40 outputs, of which 24 are programmable; $1^{2} \mathrm{C}$-bus | 295 |
| PCF8578V | LCD row/column driver for dot matrix graphic displays; 40 outputs, of which 24 are programmable; $\mathrm{I}^{2} \mathrm{C}$-bus | 295 |
| PCF8579T | LCD column driver for dot matrix graphic displays; 40 column outputs; $1^{2} \mathrm{C}$-bus | 333 |
| PCF8579U | LCD column driver for dot matrix graphic displays; 40 column outputs; ${ }^{2} \mathrm{C}$-bus | 333 |
| PCF8579V | LCD column driver for dot matrix graphic displays; 40 column outputs; ${ }^{2} \mathrm{C}$-bus | 333 |
| PCF8582AP | $256 \times 8$-bit EEPROM; $1^{2} \mathrm{C}$-bus; -40 to $+85{ }^{\circ} \mathrm{C}$ | 367 |
| PCF8582AT | $256 \times 8$-bit EEPROM; $1^{2} \mathrm{C}$-bus; -40 to $+85^{\circ} \mathrm{C}$ | 367 |
| PCF8583P | clock calendar with $256 \times 8$-bit static RAM; ${ }^{2} \mathrm{C}$-bus | 377 |
| PCF8583T | clock calendar with $256 \times 8$-bit static RAM; $1^{2}$ C-bus | 377 |
| PCF8591P | 8-bit ADC/DAC; $1^{2} \mathrm{C}$-bus | 395 |
| PCF8591T | 8-bit ADC/DAC; ${ }^{2} \mathrm{C}$-bus | 395 |
| PNA7509P | 7-bit ADC; 22 MHz ; 3-state output | 413 |
| PNA7509T | 7-bit ADC; 22 MHz ; 3-state output | 413 |
| PNA7518 | 8-bit multiplying DAC; 30 MHz | 425 |
| SA5204D | wideband high frequency amplifier | 71 |
| SA5204N | wideband high frequency amplifier | 71 |
| SA5205D | wideband high frequency amplifier | 81 |
| SA5205FE | wideband high frequency amplifier | 81 |
| SA5205N | wideband high frequency amplifier | 81 |
| SAA1043 | universal sync generator | 431 |
| SAA1044 | subcarrier coupler circuit | 447 |
| SAA1060 | LED display/interface circuit | 455 |
| SAA1064P | 4-digit LED driver; ${ }^{2} \mathrm{C}$-bus | 461 |
| SAA1064T | 4-digit LED driver; ${ }^{2} \mathrm{C}$-bus | 461 |
| SAA1099 | stereo sound generator for sound effects and music synthesis ( $\mu \mathrm{C}$-controlled) | 471 |
| SAA1300 | tuner switching circuit; $1^{2} \mathrm{C}$-bus | 487 |
| SAA3004P | high performance transmitter ( 455 kHz ) for infrared remote control; up to 448 commands | 491 |
| SAA3004T | high performance transmitter ( 455 kHz ) for infrared remote control; up to 448 commands | 491 |
| SAA3006P | high performance transmitter (RC-5) for infrared remote control; up to 2048 commands | 501 |
| SAA3008 | high performance transmitter ( 38 kHz ) for infrared remote control; low voltage | 515 |
| SAA3009P | infrared remote control decoder; decodes 64 commands (RECS80/RC-5); up to 32 subaddresses; high current output for direct LED drive | 529 |


| type | description | page |
| :---: | :---: | :---: |
| SAA3009T | infrared remote control decoder; decodes 64 commands (RECS80/RC-5); up to 32 subaddresses; high current output for direct LED drive | 529 |
| SAA3027P | infrared remote control transmitter (RC-5) | 539 |
| SAA3028 | high performance transcoder (RC-5) for infrared remote control; $\mathrm{I}^{2} \mathrm{C}$-bus | 553 |
| SAA3049P | infrared remote control decoder, low current version of SAA3009 | 529 |
| SAA3049T | infrared remote control decoder, low current version of SAA3009 | 529 |
| SAA4700P | video recorder VPS dataline processor | 561 |
| SAA5231 | teletext video processor (successor of SAA5030) | 573 |
| SAA5235 | dataline slicer for video cassette recorders | 585 |
| SAA5236 | dataline slicer | 591 |
| SAA5243E | enhanced computer-controlled teletext circuit (ECCT); 625 -line system; $\mathrm{I}^{2} \mathrm{C}$-bus (West European language version) | 597 |
| SAA5243H | enhanced computer-controlled teletext circuit (ECCT); 625 -line system; $\mathrm{I}^{2} \mathrm{C}$-bus (East European language version) | 597 |
| SAA5243K | enhanced computer-controlled teletext circuit (ECCT); 625 -line system; $\mathrm{I}^{2} \mathrm{C}$-bus (Arabic and English version) | 597 |
| SAA5243L | enhanced computer-controlled teletext circuit (ECCT); 625 -line system; $\mathrm{I}^{2} \mathrm{C}$-bus (Arabic and Hebrew version) | 597 |
| SAA5245 | 525-line system enhanced computer-controlled teletext circuit (USECCT); $1^{2} \mathrm{C}$-bus (West European language version) | 627 |
| SAA5250P | interface for data acquisition and control | 649 |
| SAA5250T | interface for data acquisition and control | 649 |
| SAA5351 | EUROM 50 Hz ; CRT controller | 681 |
| SAA5355 | FTFROM, CRT controller (525-line) | 709 |
| SAA5361 | EUROM 60 Hz , CRT controller | 737 |
| SAA9041P | digital video teletext (DVTB) processor for Philips digital TV system ( 525 and 625 -line systems); $I^{2} \mathrm{C}$-bus (West European language version) | 765 |
| SAA9050 | digital multistandard TV decoder; ${ }^{2} \mathrm{C}$-bus | 785 |
| SAA9055 | digital SECAM colour decoder; $1^{2} \mathrm{C}$-bus | 817 |
| SAA9057 | clock generator circuit | 839 |
| SAA9058 | sample rate converter | 845 |
| SAA9060 | video digital-to-analogue converter (VDAC) | 851 |
| SAA9068WP | picture-in-picture controller (PIPCO); ${ }^{2} \mathrm{C}$-bus | 865 |
| SAA9069T | digital vertical filter (DVF) | 881 |
| SAA9079P | ADC for digital TV | 889 |
| SAA9079T | ADC for digital TV | 889 |
| SAB3035 | computer interface for tuning and control (CITAC); 8 DACs; $I^{2}$ C-bus | 899 |
| SAB3036 | computer interface for tuning and control (CITAC); without DACs; ${ }^{2}{ }^{2} \mathrm{C}$-bus | 915 |
| SAB3037 | computer interface for tuning and control (CITAC); 4 DACs; I $^{2}$ C-bus | 931 |
| SAB6456 | sensitive 1 GHz divide-by-64/divide-by-256 switchable prescaler | 947 |
| SAB6456T | sensitive 1 GHz divide-by-64/divide-by-256 switchable prescaler | 947 |


| type | description | page |
| :---: | :---: | :---: |
| SAB8726 | 2.6 GHz divide-by-2 prescaler | 953 |
| SAD1009P | universal DAC (UDAC) | 959 |
| SAD1009T | universal DAC (UDAC) | 959 |
| SAD1019P | multi-norm pulse pattern generator | 971 |
| SAD1019T | multi-norm pulse pattern generator | 971 |
| SAF1032P | receiver/decoder for infrared remote control | 985 |
| SAF1039P | transmitter for infrared remote control | 985 |
| SAF1135 | detaline decoder | 999 |
| SE5539F | ultra high frequency operational amplifier | 103 |
| SE5539N | ultra high frequency operational amplifier | 103 |
| SE592F14 | video amplifier | 93 |
| SE592F8 | video amplifier | 93 |
| SE592H | video amplifier | 93 |
| SE592N14 | video amplifier | 93 |
| TBA120U | sound IF amplifier/demodulator for TV | 1011 |
| TBA920S | horizontal combination | 1017 |
| TDA1013B | 4 W audio power amplifier with DC volume control | 1023 |
| TDA1015 | 1 to 4 W audio power amplifier with preamplifier | 1031 |
| TDA1015T | 0.5 W audio power amplifier with preamplifier | 1041 |
| TDA1029 | signal-sources switch ( $4 \times$ two channels) | 1047 |
| TDA1082 | east-west correction driver circuit | 1061 |
| TDA1512 | 12 to 20 W hi-fi audio power amplifier | 1067 |
| TDA15120 | 12 to 20 W hi-fi audio power amplifier | 1067 |
| TDA1514 | 40 W hi-fi power amplifier for digital audio (e.g. Compact Disc) | 1073 |
| TDA1514A | 40 W hi-fi power amplifier for digital audio (e.g. Compact Disc) | 1079 |
| TDA1520B | 20 W hi-fi audio power amplifier; complete SOAR protection | 1085 |
| TDA1521 | $2 \times 12 \mathrm{~W}$ hi-fi stereo audio power amplifier | 1091 |
| TDA1521A | $2 \times 6 \mathrm{~W}$ hi-fi stereo audio power amplifier | 1091 |
| TDA15210 | $2 \times 12 \mathrm{~W}$ hi-fi stereo audio power amplifier | 1091 |
| TDA1524A | stereo tone/volume control circuit | 1111 |
| TDA1525 | stereo tone/volume control circuit | 1157 |
| TDA1534 | 14-bit ADC | 1169 |
| TDA1541A | dual 16-bit DAC | 1179 |
| TDA1543 | dual 16-bit economy DAC ( $1^{2}$ S-bus format) | 1137 |
| TDA2501 | PAL/NTSC encoder | 1195 |
| TDA2506 | SECAM encoder | 1201 |
| TDA2506T | SECAM encoder | 1213 |
| TDA2507 | FM modulator controller for video recorders | 1225 |
| TDA2507T | FM modulator controller for video recorders | 1225 |
| TDA2543 | AM sound IF circuit for French standard | 1233 |
| TDA2545A | quasi-split-sound circuit | 1239 |
| TDA2546A | quasi-split-sound circuit with 5.5 MHz demodulation | 1245 |
| TDA2549 | IF amplifier and demodulator for multistandard TV receivers | 1251 |
| TDA2555 | dual FM demodulator for TV sound; 8-stage limiter | 1257 |
| TDA2556 | quasi-split-sound circuit with dual FM sound demodulators | 1263 |
| TDA2557 | dual FM demodulator for TV sound; 5-stage limiter | 1257 |
| TDA2577A | horizontal/vertical synchronization circuit | 1269 |
| TDA2578A | horizontal/vertical synchronization circuit | 1283 |
| TDA2579A | horizontal/vertical synchronization circuit | 1297 |
| TDA2582 | control circuit for PPS | 1313 |
| TDA25820 | control circuit for PPS | 1313 |


| type | description | page |
| :---: | :---: | :---: |
| TDA2593 | horizontal combination | 1327 |
| TDA2594 | horizontal combination with transmitter identification | 1335 |
| TDA2595 | horizontal combination with transmitter identification and protection circuits | 1343 |
| TDA2611A | 5 W audio power amplifier | 1353 |
| TDA2613 | 6 W hi-fi audio power amplifier | 1363 |
| TDA2653A | vertical deflection circuit; PIL-S4; 30AX systems and monitors | 1371 |
| TDA2654 | vertical deflection circuit; monochrome 1100; tiny-vision colour, $90^{\circ}$ | 1379 |
| TDA2655B | vertical deflection circuit; colour and monochrome (900) | 1387 |
| TDA2658 | vertical deflection circuit (900) | 1395 |
| TDA2795 | TV stereo/dual sound identification decoder | 1403 |
| TDA3047P | high performance receiver for infrared remote control; positive output voltage | 1409 |
| TDA3047T | high performance receiver for infrared remote control; positive output voltage | 1409 |
| TDA3048P | high performance receiver for infrared remote control; negative output voltage | 1415 |
| TDA3048T | high performance receiver for infrared remote control; negative output voltage | 1415 |
| TDA3501 | video control combination | 1421 |
| TDA3505 | video control combination with automatic cut-off control; $-(B-Y)$ and $-(R-Y)$ input | 1429 |
| TDA3506 | video control combination with automatic cut-off control; $+(B-Y)$ and $+(R-Y)$ input | 1429 |
| TDA3507 | video control combination with automatic cut-off control; $-(B-Y)$ and $-(R-Y)$ input | 1439 |
| TDA3510 | PAL decoder | 1451 |
| TDA3561A | PAL decoder | 1455 |
| TDA3565 | PAL decoder | 1467 |
| TDA3566 | PAL/NTSC decoder | 1477 |
| TDA3567 | NTSC decoder | 1495 |
| TDA3569 | NTSC decoder with fast RGB blanking | 1507 |
| TDA3590A | SECAM processor circuit (improved TDA3590) | 1519 |
| TDA3592A | SECAM/PAL transcoder | 1535 |
| TDA3653B | vertical deflection and guard circuit (900) | 1549 |
| TDA3653C | vertical deflection and guard circuit (900) | 1549 |
| TDA3654 | vertical deflection and guard circuit (1100) | 1559 |
| TDA36540 | vertical deflection and guard circuit (1100) | 1559 |
| TDA3724 | SECAM identification circuit for video recorders | 1569 |
| TDA3725 | SECAM (L) chrominance signal processor for video recorders | 1571 |
| TDA3730 | frequency demodulator and drop-out compensator for video recorders | 1575 |
| TDA3740 | video processor/frequency modulator for video recorders | 1581 |
| TDA3755 | PAL/NTSC sync processor for video recorders (VHS system) | 1589 |
| TDA3760 | PAL chrominance signal processor for video recorders (VHS system) | 1599 |
| TDA3765 | NTSC chrominance signal processor for video recorders (VHS system) | 1607 |
| TDA3791 | band selector and window detector | 1615 |


| type | description | page |
| :---: | :---: | :---: |
| TDA3800G | stereo/dual TV sound processor (dynamic selection) | 1621 |
| TDA3800GS | stereo/dual TV sound processor (static selection) | 1621 |
| TDA3803A | stereo/dual TV sound decoder | 1629 |
| TDA3806 | multiplex PLL stereo decoder | 1637 |
| TDA3808 | second audio programme (SAP) signal processor | 1643 |
| TDA3810 | spatial, stereo and pseudo-stereo sound circuit | 1649 |
| TDA3825 | single FM TV sound demodulator system with external AF input and mute | 1653 |
| TDA3826 | single FM TV sound demodulator system with mute and 6 dB AF amplifier | 1663 |
| TDA3845 | quasi-split-sound circuit and AM demodulator | 1673 |
| TDA4301 | vertical driver (video camera) | 1683 |
| TDA4301T | vertical driver (video camera) | 1687 |
| TDA4306P | master gain circuit (video camera) | 1691 |
| TDA4306T | master gain circuit (video camera) | 1691 |
| TDA4500 | small signal combination for B/W TV | 1697 |
| TDA4501 | small signal combination with sound circuit for colour TV | 1709 |
| TDA4502A | small signal combination with video switch for colour TV | 1723 |
| TDA4503 | small signal combination for B/W TV (improved TDA4500) | 1741 |
| TDA4505 | small signal combination IC for colour TV | 1755 |
| TDA4510 | PAL decoder | 1771 |
| TDA4532 | SECAM decoder | 1777 |
| TDA4555 | multistandard decoder for $-(R-Y)$ and $-(B-Y)$ signals | 1783 |
| TDA4556 | multistandard decoder for $+(R-Y)$ and $+(B-Y)$ signals | 1783 |
| TDA4557 | multistandard colour decoder | 1791 |
| TDA4560 | colour transient improvement circuit | 1799 |
| TDA4565 | colour transient improvement circuit; output signal delayed $180 \mu$ s less than that of TDA4560 | 1805 |
| TDA4566 | colour transient improvement circuit; switchable delay time | 1813 |
| TDA4570 | NTSC decoder | 1821 |
| TDA4580 | video control combination with automatic cut-off control | 1827 |
| TDA4720 | SECAM identification circuit for video recorders | 1843 |
| TDA4720T | SECAM identification circuit for video recorders | 1843 |
| TDA5030A | mixer/oscillator for VHF tuner | 1849 |
| TDA5030AT | mixer/oscillator for VHF tuner | 1855 |
| TDA5330T | VHF, UHF \& hyperband mixer/oscillator for TV and VCR 3-band tuners | 1861 |
| TDA5332T | double mixer/oscillator for TV and VCR tuners | 1875 |
| TDA6800 | video modulator circuit | 1883 |
| TDA6800T | video modulator circuit | 1883 |
| TDA8340 | TV IF amplifier and demodulator | 1887 |
| TDA83400 | TV IF amplifier and demodulator | 1887 |
| TDA8341 | TV IF amplifier and demodulator | 1887 |
| TDA83410 | TV IF amplifier and demodulator | 1887 |
| TD A8370 | synchronization processor for TV; $1^{2} \mathrm{C}$-bus | 1899 |
| TDA8380 | SMPS controller | 1917 |
| TDA8390 | single-chip PAL decoder and RGB matrix | 1935 |
| TDA8405 | TV and video recorder stereo/dual sound processor; $1^{2} \mathrm{C}$-bus | 1951 |
| TDA8415 | TV and video recorder stereo/dual sound processor with integrated filters and $\mathrm{I}^{2} \mathrm{C}$-bus control | 1961 |


| type | description | page |
| :--- | :--- | ---: |
| TDA8420 | hi-fi stereo audio processor; $I^{2}$ C-bus | 1979 |
| TDA8421 | hi-fi stereo audio processor; $I^{2}$ C-bus | 2001 |
| TDA8425 | hi-fi stereo audio processor; $I^{2}$ C-bus | 2023 |
| TDA8440 | video/audio switch for CTV receivers; $I^{2}$ C-bus | 2045 |
| TDA8442 | $I^{2}$ C-bus interface for colour decoders | 2055 |
| TDA8443A | $I^{2}$ C-bus-controlled YUV/RGB interface circuit | 2063 |
| TDA8444 | octuple 6-bit DAC; $I^{2}$ C-bus | 2079 |
| TDA8451 | $\mathrm{P}^{2}$ CCD delay line and matrix for colour decoders | 2087 |
| TDA8452 | $\mathrm{P}^{2}$ CCD filter combination for colour decoders | 2097 |
| TDA8461 | PAL/NTSC decoder; $I^{2}$ C-bus | 2111 |
| TDA8490 | SECAM decoder | 2135 |
| TDA9045 | video processor and input selector | 2145 |
| TDA9080 | video control combination circuit | 2151 |
| TEA1039 | SMPS controller | 2163 |
| TEA2000 | PAL/NTSC colour encoder | 2175 |
| TSA5510 | 1.3 GHz PLL frequency synthesizer | 2183 |
| TSA5510T | 1.3 GHz PLL frequency synthesizer | 2193 |
| $\mu A 733 C F$ | differential video amplifier | 2201 |
| $\mu A 733 C N$ | differential video amplifier | 2201 |
| $\mu A 733 F$ | differential video amplifier | 2201 |
| $\mu A 733 N$ | differential video amplifier | 2201 |

## MAINTENANCE TYPE LIST

The types listed below are not included in this handbook. Detailed information will be supplied on request.

SAA1056P
SAA1082
SAA3027
SAA5030
SAB1164
SAB1165
SAB 1256
SAF3019
TDA2502
TDA2503
TDA3540;0
TDA3541; ©
TDA3571B
TDA3576B
TDA3590
TDA3591
TDA3650
TDA3701
TDA3710
TDA3720
TEA1002

PLL frequency synthesizer remote transmitter infrared remote control transmitter teletext video processor 1 GHz divide-by-64 prescaler<br>1 GHz divide-by-64 prescaler<br>1 GHz divide-by-256 prescaler (successor SAB6456)<br>clock/timer with serial I/O; microcontrolled tacho motor speed controller<br>track sensing amplifier for VCR<br>IF amplifier and demodulator; npn tuners<br>IF amplifier and demodulator; pnp tuners sync combination with transmitter identification sync combination with transmitter identification SECAM processor circuit (successor TDA3590A) SECAM processor circuit (successor TDA3591A) vertical deflection circuit PAL sync processor for VCR chrominance signal/mixer for VCR SECAM processor for VCR (successor TDA3725)<br>PAL colour encoder and video summer (successor TEA2000)

## GENERAL

Product status definition for type numbers with prefixes $N E, S A, S E$ and $\mu A$ Ordering information for type numbers
with prefixes NE, SA, SE and $\mu \mathrm{A}$
Type designation for type numbers with with prefixes MAB, MAF, PCA PCB, PCD, PCF, SAA, SAB, SAF, TDA and TEA Rating systems Handling MOS devices

| DEFINITIONS |  |  |  |
| :---: | :---: | :--- | :---: |
| Data Sheet <br> Identification | Product Status | Definition |  |
| Objective Specification | Formative or In Design | This data sheet contains the design target or goal <br> specifications for product development. Specifications may <br> change in any manner without notice. |  |
| Preliminary Specification | Preproduction Product | This data sheet contains preliminary data and supplementary <br> data will be published at a later date. Signetics reserves the <br> right to make changes at any time without notice in order to <br> inprove design and supply the best possible product. |  |
| Product Specification | Full Production | This data sheet contains Final Specifications. Signetics <br> reserves the right to make changes at any time without <br> notice in order to improve design and supply the best <br> possible product. |  |

Signetics' Linear integrated circuit products may be ordered by contacting either the local Signetics sales office, Signetics representatives and/or Signetics authorized distributors. A complete listing is located in the back of this manual.

## Minimum Factory Order:

Commercial Product:
\$1000 per order
$\$ 250$ per line item per order
Military Product:
$\$ 250$ per line item per order
Table 1 provides part number information concerning Signetics originated products.

Table 2 is a cross reference of both the old and new package suffixes for all presently existing types, while Tables 3 and 4 provide appropriate explanations on the various prefixes employed in the part number descriptions.
As noted in Table 3, Signetics defines device operating temperature range by the appropriate prefix. It should be noted, however, that an SE prefix $\left(-55^{\circ} \mathrm{C}\right.$ to $+125^{\circ} \mathrm{C}$ ) indicates only the operating temperature range of a device and not its military qualification status. The military qualification status of any Linear product can be determined by either looking in the Military Data Manual and/ or contacting your local sales office.

## Table 1. Part Number Description



Table 2. Package Descriptions

| OLD | NEW | PACKAGE DESCRIPTION |
| :---: | :---: | :---: |
| A, AA | $N$ | 14-lead plastic DIP |
| A | $\mathrm{N}-14$ | 14-lead plastic DIP (selected analog products only) |
| B, BA | N | 16-lead plastic DIP |
|  | D | Microminiature package (SO) |
| F | F | $\begin{aligned} & \text { 14-, 16-, } 18 \text {-, } 22 \text {-, } \\ & \text { and } 24-\text { lead } \\ & \text { ceramic DIP } \\ & \text { (Cerdip) } \end{aligned}$ |
| I, IK | 1 | 14-, $16-$ - 18 -, 22-, 28-, and 4-lead ceramic DIP |
| K | H | 10-lead TO-100 |
| L | H | 10-lead high-profile TO-100 can |
| NA, NX | $N$ | 24-lead plastic DIP |
| Q, R | Q | $10-, 14-$, 16-, and 24-lead ceramic flat |
| T, TA | H | 8-lead TO-99 |
| U | U | SIP plastic power |
| $V$ | $N$ | 8-lead plastic DIP |
| XA | $N$ | 18-lead plastic DIP |
| XC | $N$ | 20-lead plastic DIP |
| XC | N | 22-lead plastic DIP |
| XL, XF | N | 28-lead plastic DIP |
|  | A | PLCC |
|  | EC | TO-46 header |
|  | FE | 8-lead ceramic DIP |

Table 3. Signetics Prefix and Device Temperature

| PREFIX | DEVICE TEMPERATURE <br> RANGE |
| :--- | :--- |
| NE | 0 to $+70^{\circ} \mathrm{C}$ |
| SE | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| SA | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |

Table 4. Industry Standard Prefix

| PREFIX | DEVICE FAMILY |
| :--- | :---: |
| ADC | Linear Industry Standard |
| AM | Linear Industry Standard |
| CA | Linear Industry Standard |
| DAC | Linear Industry Standard |
| ICM | Linear Industry Standard |
| LF | Linear Industry Standard |
| LM | Linear Industry Standard |
| MC | Linear Industry Standard |
| NE | Linear Industry Standard |
| SA | Linear Industry Standard |
| SE | Linear Industry Standard |
| SG | Linear Industry Standard |
| $\mu A$ | Linear Industry Standard |
| UC | Linear Industry Standard |

## PRO ELECTRON TYPE DESIGNATION CODE FOR INTEGRATED CIRCUITS

This type nomenclature applies to semiconductor monolithic, semiconductor multi-chip, thin-film, thick-film and hybrid integrated circuits.
A basic type number consists of:

## THREE LETTERS FOLLOWED BY A SERIAL NUMBER

## FIRST AND SECOND LETTER

## 1. DIGITAL FAMILY CIRCUITS

The FIRST TWO LETTERS identify the FAMILY (see note 1).

## 2. SOLITARY CIRCUITS

The FIRST LETTER divides the solitary circuits into:
S: Solitary digital circuits
T : Analogue circuits
U : Mixed analogue/digital circuits
The SECOND LETTER is a serial letter without any further significance except ' H ' which stands for hybrid circuits (see note 3).

## 3. MICROPROCESSORS

The FIRST TWO LETTERS identify microprocessors and correlated circuits as follows:
MA : $\left\{\begin{array}{l}\text { Microcomputer } \\ \text { Central processing unit }\end{array}\right.$
MB : Slice processor (see note 2)
MD : Correlated memories
ME : Other correlated circuits (interface, clock, peripheral controller, etc.)
4. CHARGE-TRANSFER DEVICES AND SWITCHED CAPACITORS

The FIRST TWO LETTERS identify the following:
NH: Hybrid circuits
NL : Logic circuits
NM : Memories
NS : Analogue signal processing, using switched capacitors
NT : Analogue signal processing, using CTDs
NX: Imaging devices
NY: Other correlated circuits

## Notes

1. A logic family is an assembly of digital circuits designed to be interconnected and defined by its basic electrical characteristics (such as: supply voltage, power consumption, propagation delay, noise immunity).
2. By 'slice processor' is meant: a functional slice of microprocessor.
3. The first letter ' S ' should be used for all solitary memories, to which, in the event of hybrids, the second letter 'H' should be added (e.g. SH for Bubble-memories).

## THIRD LETTER

It indicates the operating ambient temperature range.
The letters $A$ to $G$ give information about the temperature:
A : temperature range not specified
B : 0 to $+70^{\circ} \mathrm{C}$
C : -55 to $+125^{\circ} \mathrm{C}$
D : -25 to $+70^{\circ} \mathrm{C}$
E : -25 to $+85^{\circ} \mathrm{C}$
F : -40 to $+85^{\circ} \mathrm{C}$
G : -55 to $+85^{\circ} \mathrm{C}$

If a circuit is published for another temperature range, the letter indicating a narrower temperature range may be used or the letter ' A '.
Example: the range 0 to $+75^{\circ} \mathrm{C}$ can be indicated by ' $\mathrm{B}^{\prime}$ or ' $\mathrm{A}^{\prime}$.

## SERIAL NUMBER

This may be either a 4-digit number assigned by Pro Electron, or the serial number (which may be a combination of figures and letters) of an existing company type designation of the manufacturer.

To the basic type number may be added:
A VERSION LETTER
Indicates a minor variant of the basic type or the package. Except for ' $Z$ ', which means customized wiring, the letter has no fixed meaning. The following letters are recommended for package variants:
C : for cylindrical
D : for ceramic DIL
F : for flat pack
$L$ : for chip on tape
P : for plastic DIL
Q : for QIL
$T$ : for miniature plastic (mini-pack)
$U$ : for uncased chip
Alternatively a TWO LETTER SUFFIX may be used instead of a single package version letter, if the manufacturer (sponsor) wishes to give more information.

FIRST LETTER: General shape
C : Cylindrical
D : Dual-in-line (DIL)
E : Power DIL (with external heatsink)
F: Flat (leads on 2 sides)
G: Flat (leads on 4 sides)
K : Diamond (TO-3 family)
M : Multiple-in-line (except Dual-, Triple-, Quadruple-in-line)
Q : Quadruple-in-line (QIL)
R : Power QIL (with external heatsink)
S : Single-in-line
$T$ : Triple-in-line
W: Lead chip-carrier (LCC)
$X$ : Leadless chip-carrier (LLCC)
Y: Pin grid array (PGA)

SECOND LETTER: Material
C : Metal-ceramic
G : Glass-ceramic (cerdip)
M : Metal
P : Plastic

## RATING SYSTEMS

The rating systems described are those recommended by the International Electrotechnical Commission (IEC) in its Publication 134.

## DEFINITIONS OF TERMS USED

Electronic device. An electronic tube or valve, transistor or other semiconductor device.
Note
This definition excludes inductors, capacitors, resistors and similar components.

Characteristic. A characteristic is an inherent and measurable property of a device. Such a property may be electrical, mechanical, thermal, hydraulic, electro-magnetic, or nuclear, and can be expressed as a value for stated or recognized conditions. A characteristic may also be a set of related values, usually shown in graphical form.

Bogey electronic device. An electronic device whose characteristics have the published nominal values for the type. A bogey electronic device for any particular application can be obtained by considering only those characteristics which are directly related to the application.

Rating. A value which establishes either a limiting capability or a limiting condition for an electronic device. It is determined for specified values of environment and operation, and may be stated in any suitable terms.
Note
Limiting conditions may be either maxima or minima.

Rating system. The set of principles upon which ratings are established and which determine their interpretation.

Note
The rating system indicates the division of responsibility between the device manufacturer and the circuit designer, with the object of ensuring that the working conditions do not exceed the ratings.

## ABSOLUTE MAXIMUM RATING SYSTEM

Absolute maximum ratings are limiting values of operating and environmental conditions applicable to any electronic device of a specified type as defined by its published data, which should not be exceeded under the worst probable conditions.

These values are choser, by the device manufacturer to provide acceptable serviceability of the device, taking no responsibility for equipment variations, environmental variations, and the effects of changes in operating conditions due to variations in the characteristics of the device under consideration and of all other electronic devices in the equipment.

The equipment manufacturer should design so that, initially and throughout life, no absolute maximum value for the intended service is exceeded with any device under the worst probable operating conditions with respect to supply voltage variation, equipment component variation, equipment control adjustment, load variations, signal variation, environmental conditions, and variations in characteristics of the device under consideration and of all other electronic devices in the equipment.

## DESIGN MAXIMUM RATING SYSTEM

Design maximum ratings are limiting values of operating and environmental conditions applicable to a bogey electronic device of a specified type as defined by its published data, and should not be exceeded under the worst probable conditions.
These values are chosen by the device manufacturer to provide acceptable serviceability of the device, taking responsibility for the effects of changes in operating conditions due to variations in the characteristics of the electronic device under consideration.
The equipment manufacturer should design so that, initially and throughout life, no design maximum value for the intended service is exceeded with a bogey device under the worst probable operating conditions with respect to supply voltage variation, equipment component variation, variation in characteristics of all other devices in the equipment, equipment control adjustment, load variation, signal variation and environmental conditions.

## DESIGN CENTRE RATING SYSTEM

Design centre ratings are limiting values of operating and environmental conditions applicable to a bogey electronic device of a specified type as defined by its published data, and should not be exceeded under normal conditions.

These values are chosen by the device manufacturer to provide acceptable serviceability of the device in average applications, taking responsibility for normal changes in operating conditions due to rated supply voltage variation, equipment component variation, equipment control adjustment, load variation, signal variation, environmental conditions, and variations in the characteristics of all electronic devices.
The equipment manufacturer should design so that, initially, no design centre value for the intended service is exceeded with a bogey electronic device in equipment operating at the stated normal supply voltage.

## HANDLING MOS DEVICES

Though all our MOS integrated circuits incorporate protection against electrostatic discharges, they can nevertheless be damaged by accidental over-voltages. In storing and handling them, the following precautions are recommended.

## Caution

Testing or handling and mounting call for special attention to personal safety. Personnel handling MOS devices should normally be connected to ground via a resistor.

## Storage and transport

Store and transport the circuits in their original packing. Alternatively, use may be made of a conductive material or special IC carrier that either short-circuits all leads or insulates them from external contact.

## Testing or handling

Work on a conductive surface (e.g. metal table top) when testing the circuits or transferring them from one carrier to another. Electrically connect the person doing the testing or handling to the conductive surface, for example by a metal bracelet and a conductive cord or chain. Connect all testing and handling equipment to the same surface.
Signals should not be applied to the inputs while the device power supply is off. All unused input leads should be connected to either the supply voltage or ground.

## Mounting

Mount MOS integrated circuits on printed circuit boards after all other components have been mounted. Take care that the circuits themselves, metal parts of the board, mounting tools, and the person doing the mounting are kept at the same electric (ground) potential. If it is impossible to ground the printedcircuit board the person mounting the circuits should touch the board before bringing MOS circuits into contact with it.

## Soldering

Soldering iron tips, including those of low-voltage irons, or soldering baths should also be kept at the same potential as the MOS circuits and the board.

## Static charges

Dress personnel in clothing of non-electrostatic material (no wool, silk or synthetic fibres). After the MOS circuits have been mounted on the board proper handling precautions should still be observed. Until the sub-assemblies are inserted into a complete system in which the proper voltages are supplied, the board is no more than an extension of the leads of the devices mounted on the board. To prevent static charges from being transmitted through the board wiring to the device it is recommended that conductive clips or conductive tape be put on the circuit board terminals.

## Transient voltages

To prevent permanent damage due to transient voltages, do not insert or remove MOS devices, or printed-circuit boards with MOS devices, from test sockets or systems with power on.

## Voltage surges

Beware of voltage surges due to switching electrical equipment on or off, relays and d.c. lines.

## FOR DETAILED INFORMATION SEE RELEVANT DATA BOOK OR DATA SHEET SINGLE-CHIP 8-BIT MICROCONTROLLER

## DESCRIPTION

The MAB8051AH-2 family of single-chip 8-bit microcontrollers is manufactured in an advanced $2 \mu$ NMOS process. The family consists of the following members:

- MAB8031AH-2: ROM-less version of the MAB8051AH-2
- MAB8051AH-2: 4 K bytes mask-programmable ROM, 128 bytes RAM

Both types are available in 8,10 and 12 MHz versions and 15 MHz for the MAB8031AH-2. In the following, the generic term "MAB8051AH-2" is used to refer to both family members.
The device provides hardware features, architectural enhancements and new instructions to function as a controller for applications requiring up to 64 K bytes of program memory and/or up to 64 K bytes of data storage.
The MAB8051 AH-2 contains a non-volatile $4 \mathrm{~K} \times 8$ read-only program memory (not ROM-less version); a volatile $128 \times 8 \mathrm{read} / \mathrm{write}$ data memory; $32 \mathrm{I} / \mathrm{O}$ lines; two 16 -bit timer/event counters; a five-source, two-priority-level, nested interrupt structure; a serial I/O power for either multi-processor communications, I/O expansion, or full duplex UART; and on-chip oscillator and timing circuits. For systems that require extra capability, the MAB8051AH-2 can be expanded using standard TTL compatible memories and logic.

The device also functions as an arithmetic processor having facilities for both binary and BCD arithmetic plus bit-handling capabilities. The instruction set consists of 255 instructions; 44\% one-byte, 41\% two-byte and $15 \%$ three-byte. With a 12 MHz crystal, $58 \%$ of the instructions are executed in $1 \mu$ s and $40 \%$ in $2 \mu \mathrm{~s}$. Multiply and divide instructions require $4 \mu \mathrm{~s}$. Multiply, divide, subtract and compare are among the many instructions added to the standard MAB8048H instruction set.
For further detailed information see users manual 'Single-chip 8-bit microcontrollers'.

## Features

- $4 \mathrm{~K} \times 8$ ROM (MAB8051AH-2 only), $128 \times 8$ RAM
- Four 8 -bit ports, 32 I/O lines
- Two 16 -bit timer/event counters
- Full duplex serial port
- External memory expandable to 128 K
- Boolean processing
- 218 bit-addressable locations
- On-chip oscillator
- Five-source interrupt structure with two priority levels
- $58 \%$ of instructions executed in $1 \mu$ s; multiply and divide in $4 \mu \mathrm{~s}$ (at 12 MHz clock)
- Enhanced architecture with:
non-page-oreinted instructions
direct addressing
four 8 -bit register banks
stack depth up to 128 -bytes
multiply, divide, subtract and compare
- Available with extended temperature range: -40 to $+85^{\circ} \mathrm{C}$ (MAF8031/51AH-2)
- Available with automotive temperature range: -40 to $+110{ }^{\circ} \mathrm{C}$ (MAF80A31/51 AH-2)


## PACKAGE OUTLINES

MAB8031/51AH-2P; MAF8031/51AH-2P; MAF80A31/51AH-2P; 40-lead DIL; plastic (SOT129). MAB8031/51AH-2WP; MAF80/31/51AH-2WP; MAF80A31/51AH-2WP: 44-lead, plastic leaded-chipcarrier, 'pocket' version (PLCC); (SOT187AA).


Fig. 1 Block diagram.

## FOR DETAILED INFORMATION SEE RELEVANT DATA BOOK OR DATA SHEET SINGLE-CHIP 8-BIT MICROCONTROLLERS

## DESCRIPTION

The MAB8052AH is a member of the MAB8051AH family with a higher performance. This single-chip 8 -bit microcontroller is manufactured in an advanced $2 \mu$ NMOS process. For this version the following members exist:

- MAB8032AH: ROM-less version of the MAB8052AH
- MAB8052AH: 8 K bytes mask programmable ROM, 256 bytes RAM

Both types are available in 12 MHz versions. In the following, the generic term "MAB8052AH" is used to refer to both family members.

The device provides hardware features, architectural enhancements and new instructions to function as a controller for applications requiring up to 64 K bytes of program memory and/or up to 64 K bytes of data storage.
The MAB8052AH contains a non-volatile $8 \mathrm{~K} \times 8$ read-only program memory (not ROM-less version); a volatile $256 \times 8$ read/write data memory; $32 \mathrm{I} / \mathrm{O}$ lines; three 16-bit timer/event counters; a six-source, two-priority-level, nested interrupt structure; a serial I/O port for either multi-processor communications, I/O expansion, or full duplex UART; and on-chip oscillator and timing circuits. For systems that require extra capability, the MAB8052AH can be expanded using standard TTL compatible memories and logic.
The device also functions as an arithmetic processor having facilities for both binary and BCD arithmetic plus bit-handling capabilities. The instruction set consists of 255 instructions; $44 \%$ one-byte, $41 \%$ twobyte and $15 \%$ three-byte. With a 12 MHz crystal, $58 \%$ of the instructions are executed in $1 \mu \mathrm{~s}$ and $40 \%$ in $2 \mu \mathrm{~s}$. Multiply and divide instructions require $4 \mu \mathrm{~s}$.
For further detailed information see the '8051' section of the 'Single-chip 8-bit microcontroller user manual'

## Features

- 8 K x 8 ROM (8052AH only), $256 \times 8$ RAM
- Four 8-bit ports, 32 1/O lines
- Three 16-bit timer/event counters
- Full-duplex serial port
- External memory expandable to 128 K
- Boolean processing
- 218 bit-addressable locations
- On-chip oscillator
- Six-source interrupt structure with two priority levels
- $58 \%$ of instructions executed in $1 \mu \mathrm{~s}$; multiply and divide in $4 \mu \mathrm{~s}$
- Enhanced architecture with:
non-page-oriented instructions
direct addressing
four 8-bit register banks
stack depth up to 128-bytes
multiply, divide, substract and compare
- Upward compatible with MAB8031AH/8051AH
- Extended temperature range with frequency from 3,5 to 10 MHz :
-40 to $+85^{\circ} \mathrm{C}$ MAF8052AH
-40 to $+100^{\circ} \mathrm{C}$ MAF80A52AH


## PACKAGE OUTLINES

MAB8032/52AHP:
MAF8032AH/52AH/A32AH/A52AHP: 40-lead DIL, plastic (SOT129).
MAB/MAF8032/52AHWP/A32/A52AHWP: 44-lead plastic leaded chip carrier (PLCC); (SOT187 'pedestal' or SOT187AA 'pocket' versions, these are interchangeable).


## FOR DETAILED INFORMATION SEE RELEVANT DATA BOOK OR DATA SHEET

## SINGLE-CHIP 8-BIT MICROCONTROLLER

## GENERAL DESCRIPTION

The MAB80XXH family of single-chip 8-bit microcontrollers is fabricated in NMOS. Three interchangeable (pin compatible) versions are available:

- MAB8048H: 1 K bytes mask-programmed ROM, 64 bytes RAM
- MAB8035HL: ROM-less version of the MAB8048H
- MAB8049H: 2 K bytes mask-programmed ROM, 128 bytes RAM
- MAB8039HL: ROM-less version of the MAB8049H
- MAB8050H: 4 K bytes mask-programmed ROM, 256 bytes RAM
- MAB8040HL: ROM-less version of the MAB8050H

These microcontrollers are designed to be efficient control processors as well as arithmetic processors. Their instruction set allows the user to directly set and reset individual 1/O lines as well as test individual bits within the accumulator. A large variety of branch and table look-up instructions enable efficient implementation of standard logic functions. Code efficiency is high; over $70 \%$ of the instructions are single byte; all others are two byte.
An on-chip 8-bit counter is provided, which can count either machine cycles ( $\div 32$ ) or external events. The counter can be used to generate an interrupt to the processor.
Program and data memories plus input/output capabilities can be expanded using standard TTL compatible memories and logic. For more detailed information see the 'single-chip 8-bit microcontrollers' user manual.

## Features

- 8-bit CPU, ROM, RAM and $1 / O$
- 8-bit counter/timer
- On-chip oscillator and clock driver circuits
- Single-level interrupts: external and counter/timer
- 17 internal registers: accumulator, 16 addressable registers
- Over 90 instructions: 70\% single byte
- All instructions 1 or 2 cycles
- Easily expandable memory and 27 I/O lines
- TTL compatible inputs and outputs
- Single 5 V supply
- Standard and extended temperature ranges (see Table 5) : MAB80XX: 0 to $+70^{\circ} \mathrm{C}$

MAF80XX: -40 to $+85{ }^{\circ} \mathrm{C}$ MAF80AXX: -40 to $+10^{\circ} \mathrm{C}$

## Applications

- Peripheral interfaces and controllers
- Modems and data enciphering
- Test and measuring instruments
- Environmental control systems
- Sequencers
- Audio/video systems


## PACKAGE OUTLINES

All versions: with type no. suffix $P$ (see Table 5): 40-lead DIL; plastic (SOT129).
MAB8035/8048/8039/8049H/HLWP
: 44-lead PLCC; plastic leaded chip-carrier 'pocket' version (SOT187AA). 'pedestal' version (SOT187).


## FOR DETAILED INFORMATION SEE RELEVANT DATA BOOK OR DATA SHEET

## SINGLE-CHIP 8-BIT MICROCONTROLLER

## DESCRIPTION

The MAB84X1 family of microcontrollers is fabricated in NMOS. The family consists of 5 devices:

- MAB8401 - 128 bytes RAM, external program memory, with 8 -bit LED-driver ( 10 mA ), emulation of MAB/F8422/42* possible
- MAB/MAF8411 - 1K byte ROM/64 bytes RAM plus 8 -bit LED-driver
- MAB/MAF8421 - 2 K bytes ROM/64 bytes RAM plus 8 -bit LED-driver
- MAB/MAF8441 - 4K bytes ROM/128 bytes RAM plus 8-bit LED-driver
- MAB/MAF8461 - 6 K bytes ROM/128 bytes RAM plus 8 -bit LED-driver

Each version has 20 quasi-bidirectional I/O port lines, one serial I/O line, one single-level vectored interrupt, an 8-bit timer/event counter and on-board clock oscillator and clock circuits. Two 20-pin versions, $M A B / F 8422$ and $M A B / F 8442^{*}$ are also available.
This microcontroller family is designed to be an efficient controller as well as an arithmetic processor. The instruction set is based on that of the MAB8048. The microcontrollers have extensive bit handling abilities and facilities for both binary and BCD arithmetic.
For detailed information see the " 8 -bit Single-chip Microcontrollers user manual".

* See data sheet on MAB/F8422/42.


## Features

- 8-bit: CPU, ROM, RAM and I/O in a single 28 -lead DIL package
- $1 \mathrm{~K}, 2 \mathrm{~K}, 4 \mathrm{~K}$ or 6 K ROM bytes plus a ROM-less version
- 64 or 128 RAM bytes
- 20 quasi-bidirectional I/O port lines
- Two testable inputs: one of which can be used to detect zero cross-over, the other is also the external interrupt input
- Single level vectored interrupts: external, timer/event counter, serial I/O
- Serial I/O that can be used in single or multi-master systems (serial I/O data via an existing port line and clock via a dedicated line)
- 8-bit programmable timer/event counter
- Internal oscillator, generated with inductor, crystal, ceramic resonator or external source
- Over 80 instructions (based on MAB8048) all of 1 or 2 cycles
- Single 5 V power supply ( $\pm 10 \%$ )
- Operating temperature ranges: 0 to $+70^{\circ} \mathrm{C} \quad$ MAB84X1 family

$$
\begin{array}{ll}
-40 \text { to }+85{ }^{\circ} \mathrm{C} & \text { MAF84X1 family only } \\
-40 \text { to }+110^{\circ} \mathrm{C} & \text { MAF84AX1 family only }
\end{array}
$$

## PACKAGE OUTLINES

MAB8401B: 28-lead 'Piggy-back' package (with up to 28-pin EPROM on top). MAB8401WP: 68-lead plastic leaded chip-carrier (PLCC) (SOT188).
MAB/MAF8411/21/41/61P: 28-lead DIL; plastic (SOT117).
MAF84A11/21/41/61P: 28-lead DIL; plastic (SOT117).
MAB8411/21/41/61T: 28-lead mini-pack; plastic (SO28; SOT163A).


Fig. 4a Block diagram of the MAB84X1 family.


Fig. 4b Replacement for dotted part in Fig. 4a for the MAB8401WP bond-out version.


Fig. 4c Replacement of dotted part in Fig. 4a for the MAB8401B 'Piggy-back' version.

## FOR DETAILED INFORMATION SEE RELEVANT DATA BOOK OR DATA SHEET

## SINGLE-CHIP 8-BIT MICROCONTROLLER

## DESCRIPTION

The MAB8422/8442 is a high-performance microcontroller incorporating dedicated hardware, memory capacity and I/O lines. This dedication means a microcontroller can be economically installed in high-volume products where its main function is control.
The MAB8422/8442 is a 20 pin , single-chip 8 -bit microcontroller that has been developed from the 28 pin MAB8421/8441 microcontrollers. The versions are:

- MAB8422-2K x 8 ROM/64 bytes RAM
- MAB8442-4K $\times 8$ ROM/128 bytes RAM

Each version has 15 I/O port lines comprising one 8-bit parallel port (PO), one 2-bit parallel port (P1.0 and P1.1 that are shared with the serial I/O lines SDA and SCL), one 3-bit parallel port (P2.0-P2.2) and two input lines ( $\overline{\mathrm{NT}} / \mathrm{TO}$ and T 1 ).

The serial I/O interface is $I^{2} \mathrm{C}$ compatible and therefore the MAB8422/8442 can operate as a slave or a master in single and multi-master systems. Conversion from parallel to serial data when transmitting, and vice versa when receiving, is done mainly in software. There is a minimum of hardware for the serial I/O implemented. This hardware is controlled by the status of the SDA and SCL lines and can be read or written under software control. Standard software for $I^{2} \mathrm{C}$-bus control is available upon request. For detailed information see the user manual 'Single-chip 8 -bit microcontrollers'.

## Features

- 8-bit: CPU, ROM, RAM and I/O
- 20 pin package
- MAB8422: $2 \mathrm{~K} \times 8$ ROM/64 bytes RAM
- MAB8442: $4 \mathrm{~K} \times 8$ ROM/128 bytes RAM
- 13 quasi-bidirectional I/O port lines
- Two testable inputs T 1 and $\overline{\mathrm{NTT}} / \mathrm{TO}$
- High current output on $\mathrm{PO}\left(\mathrm{I}_{\mathrm{OL}}=10 \mathrm{~mA}\right.$ at $\left.\mathrm{V}_{\mathrm{OL}}=1 \mathrm{~V}\right)$
- One interrupt line combined with the testable input line $\overline{\mathrm{NNT}} / \mathrm{TO}$
- Single-level interrupts: external, timer/event counter, serial I/O
- $\mathrm{I}^{2} \mathrm{C}$-compatible serial I/O that can be used in single or multi-master systems (serial I/O data and clock via P1.0 and P1.1 port lines, respectively)
- 8-bit programmable timer/event counter
- Internal oscillator, generated with inductor, crystal, ceramic resonator or external source
- Over 80 instructions (based on MAB8048)
- All instructions 1 or 2 cycles, cycle time dependent on oscillator frequency
- Single power supply
- Operating temperature ranges: 0 to $+70^{\circ} \mathrm{C}$ (MAB84X2)
-40 to $+85^{\circ} \mathrm{C}$ (MAF84X2)
-40 to $+110^{\circ} \mathrm{C}$ (MAF84AX2)


## PACKAGE OUTLINES

MAB/MAF84X2, MAF84AX2: 20-lead DIL; plastic (SOT146).


Fig. 1 Block diagram of the MAB8422/8442.

Product Specification

## DESCRIPTION

The NE5150/5151/5152 are triple 4-bit DACs intended for use in graphic display systems. They are a high performance - yet cost effective - means of interfacing digital memory and a CRT. The NE5150/5152 are single integrated circuit chips containing special input buffers, an ECL static RAM, high-speed latches, and three 4-bit DACs. The input buffers are user-selectable as either ECL or TTL compatible for the NE5150. The NE5152 is similar to the NE5150, but is TTL compatible only, and operates off of a single +5 V supply. The RAM is organized as $16 \times 12$, so that 16 "color words' can be down-loaded from the pixel memory into the chip memory. Each 12-bit word represents 4 bits of red, 4 bits of green and 4 bits of blue information. This system gives 4096 possible colors. The RAM is fast enough to completely reload during the horizontal retrace time. The latches resynchronize the digital data to the DACs to prevent glitches. The DACs include all the composite video functions to make the output waveforms meet RS-170 and RS-343 standards, and produce $1 \mathrm{~V}_{\mathrm{P}-\mathrm{P}}$ into $75 \Omega$. The composite functions (reference white, bright, blank, and sync) are latched to prevent screen-edge distortions generally found on "video DACs." External components are kept to an absolute minimum (bypass capacitors only as needed) by including all reference generation circuitry and termination resistors on-chip, by building in
high-frequency PSRR (eliminating separate $\mathrm{V}_{\mathrm{EE}} \mathrm{S}$ and costly power supplies and fiitering), and by using a single-ended clock. The guaranteed maximum operating frequency for the NE5150/5152 is 110 MHz over the commercial termperature range. The devices are housed in a standard 24 -pin package and consume less than 1 W of power.
The NE5151 is a simplified version of the NE5150, including all functions except the memory. Maximum operating frequency is 150 MHz .

## FEATURES

- Single-chip
- On-board ECL static RAM
- 4096 colors
- ECL and TTL compatible
- 110MHz update rate (NE5150, 5152)
- 150MHz update rate (NE5151)
- Low power and cost
- Drives $75 \Omega$ cable directly
- Internal reference
- 40dB PSRR
- No external components necessary


## APPLICATIONS

- Bit-mapped graphics
- Super high-speed DAC
- Home computers
- Raster-scan displays


## ORDERING INFORMATION

| DESCRIPTION | TEMPERATURE RANGE | ORDER CODE |
| :---: | :---: | :---: |
| 24-Pin Ceramic DIP | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | NE5150F |
| 24-Pin Ceramic DIP | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | NE5151F |
| 24-Pin Ceramic DIP | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | NE5152F |
| 24-Pin Plastic SOL | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | NE5152D |

PIN CONFIGURATIONS


CD10432S
NE5152 $D^{1}$ and F Packages


NOTE:

1. Available in large SO pakage only

Triple 4-Bit RGB D/A Converter With and Without Memory

BLOCK DIAGRAMS


Triple 4-Bit RGB D/A Converter With and Without Memory

ABSOLUTE MAXIMUM RATINGS

| SYMBOL | PARAMETER | RATING | UNIT |
| :---: | :---: | :---: | :---: |
| $\begin{aligned} & T_{A} \\ & T_{S T G} \end{aligned}$ | Temperature range Operating Storage | $\begin{gathered} 0 \text { to }+70 \\ -65 \text { to }+150 \end{gathered}$ | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \end{aligned}$ |
| $\begin{aligned} & V_{C C} \\ & V_{E E} \end{aligned}$ | Power supply | $\begin{array}{r} 7.0 \\ -7.0 \end{array}$ | $\begin{aligned} & v \\ & v \end{aligned}$ |
|  | Logic levels TTL-high TTL-low ECL-high ECL-low | $\begin{gathered} 5.5 \\ -0.5 \\ 0.0 \\ 0 \text { to } \mathrm{V}_{\mathrm{EE}} \end{gathered}$ | $\begin{aligned} & V \\ & V \\ & V \\ & V \end{aligned}$ |

DC ELECTRICAL CHARACTERISTICS $V_{C C}=+5 V$ (TTL), OV (ECL), $V_{E E}=-5 V, 0^{\circ} \mathrm{C}<T_{A}<+70^{\circ} \mathrm{C}$, for NE5150/5151;
$V_{C C}=+5 \mathrm{~V}$ (TTL), GND $=0 \mathrm{~V}$ for NE5152, unless otherwise noted.

| SYMBOL | PARAMETER | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |
|  | Resolution | 4 |  |  | bits |
|  | Monotonicity | 4 |  |  | bits |
| NL | Non-linearity |  | $\pm 1 / 16$ | $\pm 1 / 2$ | LSB |
| DNL. | Differential non-linearity |  | $\pm 1 / 8$ | $\pm 1$ | LSB |
|  | Offset error ( $25^{\circ} \mathrm{C}$ ) [1111] ( $\mathrm{BRT}=1$ ) |  | -1/5 | $\pm 1$ | LSB |
|  | Gain error ( $25^{\circ} \mathrm{C}$ ) [0000] (BRT = 1) |  | $\pm 1 / 2$ | $\pm 1$ | LSB |
| $V_{c c}$ | Positive power supply (TTL mode) (NE5150) (TTL mode) (NE5151) (ECL mode) | $\begin{gathered} 4.5 \\ 4.75 \\ -0.1 \end{gathered}$ | $\begin{aligned} & 5.0 \\ & 5.0 \\ & 0.0 \end{aligned}$ | $\begin{aligned} & 5.5 \\ & 5.5 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{v} \\ & \mathrm{v} \end{aligned}$ |
| $V_{E E}$ | Negative power supply (TTL or ECL mode) (NE5150/5151) | -4.75 | -5.0 | -5.5 | $\checkmark$ |
| Icc | Positive supply current (NE5150/5151) <br> (NE5152) |  | $\begin{gathered} 15 \\ 175 \end{gathered}$ | $\begin{gathered} 25 \\ 210 \end{gathered}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| $l_{\text {ee }}$ | Negative supply current (NE5150) <br> (NE5151) |  | $\begin{aligned} & 175 \\ & \dagger 45 \end{aligned}$ | $\begin{aligned} & 210 \\ & 175 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
|  | Analog voltage range (ZS to FS) |  | 603 |  | mV |
|  | Gain tracking (any two channels) |  |  | $\pm 1 / 4$ | LSB |
| LSB | Least significant bit |  | 40.2 |  | mV |
| EWH | Enhanced white level ( $\left.25^{\circ} \mathrm{C}\right)^{2}$ |  | 0 |  | mV |
| BS | Bright shift ( $25^{\circ} \mathrm{C}$ )(0 to 1) |  | 71.4 |  | mV |
| EBL | Enhanced blanking level ( $\left.25^{\circ} \mathrm{C}\right)^{2}$ |  | -674 |  | mV |
| ESY | Enhanced sync level ( $\left.25^{\circ} \mathrm{C}\right)^{2}$ |  | -960 |  | mV |
| $\mathrm{R}_{0}$ | Output resistance ( $25^{\circ} \mathrm{C}$ ) | 67.5 | 75.0 | 82.5 | $\Omega$ |
| $\mathrm{V}_{\mathrm{IH}}$ | TTL logic input high | 2.0 |  |  | $\checkmark$ |
| $\mathrm{V}_{\mathrm{iL}}$ | TTL logic input low |  |  | 0.8 | V |
| $\mathrm{I}_{\mathrm{H}}$ | TTL logic high input current ( $\mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}$ ) |  |  | 20 | $\mu \mathrm{A}$ |
| IIL | TLL logic low input current ( $\mathrm{V}_{\mathbf{1 N}}=0.4 \mathrm{~V}$ ) |  |  | -1.6 | mA |
| $\mathrm{V}_{\mathrm{H}}$ | ECL logic input high | -1.045 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | ECL logic input low |  |  | -1.48 | V |
| $\mathrm{I}_{\mathrm{H}}$ | ECL logic high input current ( $\mathrm{V}_{\mathbb{N}}=-0.8 \mathrm{~V}$ ) |  |  | -1.0 | mA |
| IL | ECL logic low input current ( $\mathrm{V}_{\mathrm{IN}}=-1.8 \mathrm{~V}$ ) |  |  | -1.0 | mA |

## Triple 4-Bit RGB D/A Converter With and Without Memory

TEMPERATURE CHARACTERISTICS $V_{C C}=+5 \mathrm{~V}$ (TTL), 0 V (ECL), $\mathrm{V}_{\mathrm{EE}}=-5 \mathrm{~V}, 0^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+70^{\circ} \mathrm{C}$, for NE5150/5151; $\mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V}$ (TTL), GND $=0 \mathrm{~V}$ for NE5152, unless otherwise noted.

| SYMBOL | PARAMETER | LImits |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |
|  | Offset TC ${ }^{1}$ |  | $\pm 50$ | $\pm 100$ | ppm $/{ }^{\circ} \mathrm{C}$ |
|  | Gain TC ${ }^{1}$ |  | $\pm 70$ | $\pm 200$ | ppm $/{ }^{\circ} \mathrm{C}$ |
|  | Gain Tracking TC (any two channels) |  | $\pm 20$ | $\pm 50$ | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
|  | Enhanced white level TC ${ }^{1}$ |  | $\pm 50$ | $\pm 100$ | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
|  | Bright shift TC |  | $\pm 70$ | $\pm 200$ | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
|  | Enhanced blanking level TC |  | $\pm 100$ | $\pm 300$ | ppm $/{ }^{\circ} \mathrm{C}$ |
|  | Enhanced sync level TC |  | $\pm 100$ | $\pm 300$ | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
|  | Output resistance TC |  | +1000 | +2000 | ppm $/{ }^{\circ} \mathrm{C}$ |

## NOTES

1. Normalized to full-scale ( 603 mV ).
2. With respect to [1111] (BRT = 1).

AC ELECTRICAL CHARACTERISTICS $\mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V}$ (TTL), OV (ECL), $\mathrm{V}_{E E}=-5 \mathrm{~V}, 0^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+70^{\circ} \mathrm{C}$, for NE5150/5151; $\mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V}$ (TLL), GND $=0 \mathrm{~V}$ for NE5152, unless otherwise noted.

| SYMBOL | PARAMETER | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |
| $\mathrm{f}_{\text {max }}$ | Maximum operating frequency (NE5150/5152) | 110 |  |  | MHz |
| twas | Write address setup (NE5150/5152) | 0 |  |  | ns |
| $\mathrm{t}_{\text {WAH }}$ | Write address hold (NE5150/5152) | 0 |  |  | ns |
| $\mathrm{t}_{\text {wos }}$ | Write data setup (NE5150/5152) | 4 |  |  | ns |
| $\mathrm{t}_{\text {WDH }}$ | Write data hold (NE5150/5152) | 2 |  |  | ns |
| twew | Write enable pulse width (NE5150/5152) | 3 |  |  | ns |
| $t_{\text {RCS }}$ | Read composite ${ }^{1}$ setup (NE5150/5152) | 3 |  |  | ns |
| $\mathrm{trach}^{\text {l }}$ | Read composite ${ }^{1}$ hold (NE5150/5152) | 2 |  |  | ns |
| $\mathrm{t}_{\text {RAS }}$ | Read address setup (NE5150/5152) | 3 |  |  | ns |
| $\mathrm{t}_{\text {RAH }}$ | Read address hold (NE5150/5152) | 2 |  |  | ns |
| $\mathrm{t}_{\text {RSW }}$ | Read strobe pulse width (NE5150/5152) | 3 |  |  | ns |
| $\mathrm{t}_{\text {RDD }}$ | Read DAC delay (NE5150/5152) |  | 8 |  | ns |
| $\mathrm{f}_{\text {MAX }}$ | Maximurn operating frequency (NE5151) | 150 |  |  | MHz |
| $\mathrm{t}_{\mathrm{CS}}$ | Composite ${ }^{1}$ setup (NE5151) | 3 |  |  | ns |
| ${ }_{\text {che }}$ | Composite ${ }^{1}$ hold (NE5151) | 2 |  |  | ns |
| $t_{\text {DS }}$ | Data-bits setup (NE5151) | 1 |  |  | ns |
| $t_{\text {dH }}$ | Data-bits hold (NE5151) | 5 |  |  | ns |
| ${ }_{\text {tsw }}$ | Strobe pulse width (NE5151) | 3 |  |  | ns |
| $t_{\text {DD }}$ | DAC delay (NE5151) |  | 8 |  | ns |
| $\mathrm{t}_{\mathrm{R}}$ | DAC rise time ( $10-90 \%$ ) |  | 3 |  | ns |
| ts | DAC full-scale settling time ${ }^{2}$ |  | 10 |  | ns |
| Cout | Output capacitance (each DAC) |  | 10 |  | pF |
| SR | Slew rate |  | 200 |  | $\mathrm{V} / \mu \mathrm{s}$ |

Triple 4-Bit RGB D/A Converter With and Without Memory

| SYMBOL | PARAMETER | LIMits |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |
| GE | Glitch energy |  |  | 30 | $\mathrm{p} V$-s |
| PSRR ${ }^{3}$ | ```Power supply rejection ratio (to red, green or blue outputs) VEE at 1kHz VEE at 10MHz VEE at 50MHz VCC at 1kHz VCC at 10MHz VCC}\mathrm{ at 50MHz``` |  | $\begin{aligned} & 43 \\ & 28 \\ & 14 \\ & 80 \\ & 50 \\ & 36 \end{aligned}$ |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \end{aligned}$ |

## NOTES:

1. Composite implies any of the WHITE, BRIGHT, BLANK or SYNC signals.
2. Setting to $\pm 1 / 2$ LSB, measured from STROBE $50 \%$ point (rising edge). This time includes the delay throught the strobe input buffer and latch.
3. Listed PSRR is for the NE5150/51. The NE5152 PSRR specs are identical to the VEE numbers in the table.

## NE5150 PIN DESCRIPTION

Write enable inputs use negative-true logic while all other inputs are positive-true. All inputs operate synchronously with the positive edge-triggered strobe input. When $\mathrm{V}_{\mathrm{CC}}$ is taken high ( 5 V ), all inputs are TTL compatible. When $V_{C C}$ is grounded, all inputs are ECL compatible. All DACs are complementary, so that all ones is the highest absolute voltage and all zeroes is the lowest. All ones is called zero-scale (ZS) and all zeroes is called fullscale (FS). The analog output voltage is approximately $\mathrm{OV}(\mathrm{ZS})$ to -1 V (SYNC).
Pins 1, 24, 23, 22: DATA bits DO (MSB) through D3, used to input digital information to the memory during the write phase. During this phase, the data bits are presented to the internal latches (noninverted) and the DACs will output the analog equivalent of the stored word, unless overridden by WHITE, BLANK or SYNC.
Pins 5, 4, 3, 2: ADDRESS lines A0 (MSB) through A3, used for selecting a memory address to write to or read from.
Pin 7: WHITE command. Presets the latches to all ones [1111] and outputs OV absolute on all DACs. Can be modified to -71 mV absolute when BRIGHT is taken low. Will be overridden by either a BLANK or SYNC command.

Pin 8: BRIGHT command. A low input here turns on an additional -71 mV (10 IRE unit) switch, shifting all other levels downward. Not overridden by any other input.

Pin 9: BLANK command. Presets the latches to all zeroes [0000] and turns on an additional -71 mV (10 IRE unit) switch. Absolute output is -671 mV . Can be modified another -71 mV to -742 mV absolute when BRIGHT is taken low. Will override WHITE, and will be overridden by SYNC.
Pin 10: SYNC command. Presets the latches to all zeroes [0000] and turns on the BLANK switch. Additionally turns on a -286 mV ( 40 IRE unit) switch in the green channel only. Absolute output is -671 mV for the red and blue channels, and -957 mV for the green channel. All levels can be shifted -71 mV by taking BRIGHT low. Overrides WHITE and BLANK.
Pins 11, 13, 15: GREEN, RED, BLUE. Analog outputs with $75 \Omega$ internal termination resistors. Can directly drive $75 \Omega$ cable and should be terminated at the display end of the line with $75 \Omega$. Output voltage range is approximately 0 V to -1 V , independent of whether the digital inputs are ECL or TTL compatible. All outputs are simultaneously affected by the WHITE, BLANK or BRIGHT commands. Only the GREEN channel carries SYNC information.

## NOTE:

There are 100 IRE units from WHITE to BLANK. One IRE unit is approximately 7.1 mV . Full-scale is 90 IRE units and 10 IRE units is $1 / 9$ of full-scale (e.g., BRIGHT function).

Pins 19, 20, 21: $\overline{\text { WRITE }}_{\mathbf{B}}, \overline{\text { WRITE }}_{\text {R }}, \overline{\text { WRITE }}_{\text {G }}$. Write enable commands for each of the three $16 \times 4$ memories. When all write commands are high, then the READ operation is selected. This is the normal display mode. To write data into memory, the write enable pin is taken low. Data D0 - D3 will be written into address A0-A3 of each memory when its corresponding write enable pin goes low.

Pin 17: STROBE. The strobe signal is the main system clock and is used for resynchronizing digital signals to the DACs. Preventing data skew eliminates glitches which would otherwise become visible color distortions on a CRT display. The strobe command has no special drive requirements and is TTL or ECL compatible.

Pins 12, 16: $\mathbf{A}_{\text {GND }}$, D $_{\text {GND }}$. Both Analog and Digital ground carry a maximum of approximately 100 mA of DC current. For proper operation, the difference voltage between $A_{G N D}$ and $D_{G N D}$ should be no greater than 50 mV , preferably less.

Pin 14: $V_{\text {EE }}$. The negative power supply is the main chip power source. $V_{C C}$ is only used for TTL input buffers. As is usual, good bypassing techniques should be used. The chip itself has a good deal of power supply rejection well up into the VHF frequency range - so no elaborate power supply filtering is necessary.
Pin 18: NC. This unused pin should be tied high or low.

NE5150/5152 TIMING DIAGRAMS


## NE5151 PIN DESCRIPTION AND TIMING DIAGRAM

The eleven digital inputs DO - D3, $\mathrm{AO}-\mathrm{A} 3$, WRITE G/R/B, and the unused Pin 18 of the NE5150 are replaced in the NE5151 with the three 4-bit DAC digital inputs GO-G3, R0-R3, and B0-B3. All other pin functions (e.g., composite functions, power supplies, strobe, etc.) are identical to the NE5150.

## NE5152 PIN DESCRIPTION

The NE5152 is a TTL-compatible-only version of the NE5150, operating off of a single +5 V supply. $V_{C C}$ Pins 6, 12 and 16 should be connected to +5 V and Pin 14 to OV. DAC output is referenced to $V_{\mathrm{Cc}}$.

NE5151 TIMING DIAGRAM


## NE5150/NE5151/NE5152 LOGIC TABLE

| SYNC | BLANK | WHITE | BRIGHT | DATA | ADDRESS | OUTPUT $^{3}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :--- |
| 1 | $X$ | $X$ | 0 | $X$ | $X$ | -1031 mV | SYNC $^{1}$ |
| 1 | $X$ | $X$ | 1 | $X$ | $X$ | -960 mV | Enhanced SYNC $^{1}$ |
| 0 | 1 | $X$ | 0 | $X$ | $X$ | -746 mV | BLANK |
| 0 | 1 | $X$ | 1 | $X$ | $X$ | -674 mV | Enhanced BLANK |
| 0 | 0 | 1 | 0 | $X$ | -71 mV | WHITE |  |
| 0 | 0 | 1 | 1 | $X$ | 0 | WV | Enhanced WHITE |
| 0 | 0 | 0 | 0 | $[0000]$ | Note 2 | -674 mV | BLACK (FS) |
| 0 | 0 | 0 | 1 | $[0000]$ | Note 2 | -603 mV | Enhanced BLACK (EFS) |
| 0 | 0 | 0 | 0 | $[1111]$ | Note 2 | -71 mV | WHITE (ZS) |
| 0 | 0 | 0 | 1 | $[1111]$ | Note 2 | 0 mV | Enhanced WHITE (EZS) |

## NOTES:

1. Green channel output only. RED and BLUE will output BLANK or Enhanced BLANK under these conditions.
2. For the NE5150/5152 the DATA column represents the memory data accessed by the specific address. For the NE5151, the DATA is the direct digital inputs. 3. Note output voltages in Logic Table are referenced to $\mathrm{V}_{\mathrm{CC}}$ for the NE5152 only.

Triple 4-Bit RGB D/A Converter
With and Without Memory

COMPOSITE VIDEO WAVEFORM


WF14910S

## NE5592 Video Amplifier

Product Specification

## DESCRIPTION

The NE5592 is a dual monolithic, twostage, differential output, wideband video amplifier. It offers a fixed gain of 400 without external components and an adjustable gain from 400 to 0 with one external resistor. The input stage has been designed so that with the addition of a few external reactive elements between the gain select terminals, the circuit can function as a high-pass, lowpass, or band-pass filter. This feature makes the circuit ideal for use as a video or pulse amplifier in communications, magnetic memories, display, video recorder systems, and floppy disk head amplifiers.

## FEATURES

- 110 MHz unity gain bandwidth
- Adjustable gain from 0 to 400
- Adjustable pass band
- No frequency compensation required
- Wave shaping with minimal external components


## APPLICATIONS

- Floppy disk head amplifier
- Video amplifier
- Pulse amplifier in communications
- Magnetic memory
- Video recorder systems


## PIN CONFIGURATION

## D, N Packages



CDI 13050 S

## ORDERING INFORMATION

| DESCRIPTION | TEMPERATURE RANGE | ORDER CODE |
| :--- | :---: | :--- |
| 14-Pin Plastic DIP | 0 to $70^{\circ} \mathrm{C}$ | NE5592N |
| 14-Pin SO package | 0 to $70^{\circ} \mathrm{C}$ | NE5592D |

## EQUIVALENT CIRCUIT



ABSOLUTE MAXIMUM RATINGS $T_{A}=25^{\circ} \mathrm{C}$, unless otherwise specified.

| SYMBOL | PARAMETER | RATING | UNIT |
| :---: | :---: | :---: | :---: |
| $V_{\text {CC }}$ | Supply voltage | $\pm 8$ | V |
| $V_{\text {IN }}$ | Differential input voltage | $\pm 5$ | V |
| $\mathrm{V}_{\mathrm{CM}}$ | Common mode Input voltage | $\pm 6$ | V |
| lout | Output current | 10 | mA |
| $T_{\text {A }}$ | Operating temperature range NE5592 | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $T_{\text {STG }}$ | Storage temperature range | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $P_{\text {D MAX }}$ | Maximum power dissipation, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \text { (still air) }{ }^{1}$ <br> D package <br> N package | $\begin{aligned} & 1.03 \\ & 1.48 \end{aligned}$ | $\begin{aligned} & \text { W } \\ & \text { W } \end{aligned}$ |

nOTE:

1. Derate above $25^{\circ} \mathrm{C}$ at the following rates:

D package $8.3 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$
N package $11.9 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$
DC ELECTRICAL CHARACTERISTICS $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{S S}= \pm 6 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=0$, unless otherwise specified. Recommended operating supply voltage is $V_{S}= \pm 6.0 \mathrm{~V}$, and gain select pins are connected together.

| SYMBOL | PARAMETER | TEST CONDITIONS | LIMITS |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |
| Avol | Differential voltage gain | $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega, \mathrm{V}_{\text {OUT }}=3 \mathrm{~V}_{\text {P-P }}$ | 400 | 480 | 600 | V/V |
| $\mathrm{R}_{\mathrm{IN}}$ | Input resistance |  | 3 | 14 |  | $\mathrm{k} \Omega$ |
| $\mathrm{C}_{\mathrm{N}}$ | Input capacitance |  |  | 2.5 |  | pF |
| los | Input offset current |  |  | 0.3 | 3 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {BIAS }}$ | Input bias current |  |  | 5 | 20 | $\mu \mathrm{A}$ |
|  | Input noise voltage | BW 1 kHz to 10 MHz |  | 4 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| $\mathrm{V}_{\text {IN }}$ | Input voltage range |  | $\pm 1.0$ |  |  | V |
| CMRR | Common-mode rejection ratio | $\begin{aligned} & V_{C M} \pm 1 \mathrm{~V}, \mathrm{f}<100 \mathrm{kHz} \\ & V_{C M} \pm 1 \mathrm{~V}, \mathrm{f}=5 \mathrm{MHz} \end{aligned}$ | 60 | $\begin{aligned} & 93 \\ & 87 \end{aligned}$ |  | $\mathrm{dB}$ $\mathrm{dB}$ |
| PSRR | Supply voltage rejection ratio | $\Delta V_{S}= \pm 0.5 \mathrm{~V}$ | 50 | 85 |  | dB |
|  | Channel separation | $\begin{gathered} V_{\text {OUT }}=1 \mathrm{~V}_{\text {P-P; }} ; f=100 \mathrm{kHz} \\ \text { (output referenced) } R_{L}=1 \mathrm{k} \Omega \end{gathered}$ | 65 | 70 |  | dB |
| $\mathrm{V}_{\text {OS }}$ | Output offset voltage gain select pins open | $\begin{aligned} & R_{L}=\infty \\ & R_{L}=\infty \end{aligned}$ |  | $\begin{gathered} 0.5 \\ 0.25 \end{gathered}$ | $\begin{gathered} 1.5 \\ 0.75 \\ \hline \end{gathered}$ | $\begin{aligned} & V \\ & V \end{aligned}$ |
| $\mathrm{V}_{\text {CM }}$ | Output common-mode voltage | $\mathrm{R}_{\mathrm{L}}=\infty$ | 2.4 | 3.1 | 3.4 | $\checkmark$ |
| $\mathrm{V}_{\text {OUT }}$ | Output differential voltage swing | $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ | 3.0 | 4.0 |  | V |
| Rout | Output resistance |  |  | 20 |  | $\Omega$ |
| $I_{\text {cc }}$ | Power supply current (total for both sides) | $\mathrm{R}_{\mathrm{L}}=\infty$ |  | 35 | 44 | mA |

DC ELECTRICAL CHARACTERISTICS $V_{S S}= \pm 6 \mathrm{~V}, \mathrm{~V}_{C M}=0,0^{\circ} \mathrm{C} \leqslant \mathrm{T}_{\mathrm{A}} \leqslant 70^{\circ} \mathrm{C}$, unless otherwise specified. Recommended operating supply voltage is $\mathrm{V}_{\mathrm{S}}= \pm 6.0 \mathrm{~V}$, and gain select pins are connected together.

| SYMBOL | PARAMETER | TEST CONDITIONS | LIMITS |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |
| Avol | Differential voltage gain | $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega, \mathrm{V}_{\text {OUT }}=3 \mathrm{~V}_{\text {P-P }}$ | 350 | 430 | 600 | V/V |
| $\mathrm{R}_{\text {IN }}$ | Input resistance |  | 1 | 11 |  | k $\Omega$ |
| los | Input offset current |  |  |  | 5 | $\mu \mathrm{A}$ |
| IBIAS | Input bias current |  |  |  | 30 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IN }}$ | Input voltage range |  | $\pm 1.0$ |  |  | $\checkmark$ |
| CMRR | Common-mode rejection ratio | $\begin{gathered} \mathrm{V}_{\mathrm{CM}} \pm 1 \mathrm{~V}, \mathrm{f}<100 \mathrm{kHz} \\ \mathrm{R}_{\mathrm{S}}=\phi \end{gathered}$ | 55 |  |  | dB |
| PSRR | Supply voltage rejection ratio | $\Delta \mathrm{V}_{\mathrm{S}}= \pm 0.5 \mathrm{~V}$ | 50 |  |  | dB |
|  | Channel separation | $V_{\text {OUT }}=1 V_{\text {P-P } ;} f=100 \mathrm{kHz}$ <br> (output referenced) $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ |  | 70 |  | dB |
| Vos | Output offset voltage gain select pins connected together gain select pins open | $\begin{aligned} & R_{L}=\infty \\ & R_{L}=\infty \end{aligned}$ |  |  | $\begin{aligned} & 1.5 \\ & 1.0 \\ & \hline \end{aligned}$ | v |
| $V_{\text {OUt }}$ | Output differential voltage swing | $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ | 2.8 |  |  | V |
| ${ }^{\text {c }} \mathrm{C}$ | Power supply current (total for both sides) | $\mathrm{R}_{\mathrm{L}}=\infty$ |  |  | 47 | mA |

AC ELECTRICAL CHARACTERISTICS $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{SS}}= \pm 6 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=0$, unless otherwise specified. Recommended operating supply voltage $V_{S}= \pm 6.0 \mathrm{~V}$. Gain select pins connected together.

| SYMBOL | PARAMETER | TEST CONDITIONS | LIMITS |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |
| BW | Bandwidth | $V_{\text {OUT }}=1 V_{\text {P. }-\mathrm{P}}$ |  | 25 |  | MHz |
| $t_{R}$ | Rise time |  |  | 15 | 20 | ns |
| $t_{\text {PD }}$ | Propagation delay | $V_{\text {OUT }}=1 V_{\text {P.P }}$ |  | 7.5 | 12 | ns |

TYPICAL PERFORMANCE CHARACTERISTICS


## Video Amplifier

TYPICAL PERFORMANCE CHARACTERISTICS (Continued)


TEST CIRCUITS $T_{A}=25^{\circ} \mathrm{C}$, unless otherwise specified.


TC21370S



## DESCRIPTION

The NE/SA5204 is a high-frequency amplifier with a fixed insertion gain of 20 dB . The gain is flat to $\pm 0.5 \mathrm{~dB}$ from DC to 200 MHz . The -3 dB bandwidth is greater than 350 MHz . This performance makes the amplifier ideal for cable TV applications. The NE/SA5204 operates with a single supply of 6 V , and only draws 25 mA of supply current, which is much less than comparable hybrid parts. The noise figure is 4.8 dB in a $75 \Omega$ system and 6 dB in a $50 \Omega$ system.
The NE/SA5204 is a relaxed version of the NE5205. Minimum guaranteed bandwidth is relaxed to 350 MHz and the " S " parameter Min/Max limits are specified as typicals only.
Until now, most RF or high-frequency designers had to settle for discrete or hybrid solutions to their amplification problems. Most of these solutions required trade-offs that the designer had to accept in order to use high-frequency gain stages. These include high power consumption, large component count, transformers, large packages with heat sinks, and high part cost. The NE/ SA5204 solves these problems by incorporating a wideband amplifier on a single monolithic chip.
The part is well matched to 50 or $75 \Omega$ input and output impedances. The standing wave ratios in 50 and $75 \Omega$ systems do not exceed 1.5 on either the input or output over the entire DC to 350 MHz operating range.
Since the part is a small, monolithic IC die, problems such as stray capacitance are minimized. The die size is small enough to fit into a very cost-effective 8pin small-outline (SO) package to further reduce parasitic effects.

## NE/SA5204 Wide-band High-Frequency Amplifier

Product Specification

No external components are needed other than AC-coupling capacitors because the NE/SA5204 is internally compensated and matched to 50 and $75 \Omega$. The amplifier has very good distortion specifications, with second and thirdorder intermodulation intercepts of +24 dBm and +17 dBm , respectively, at 100 MHz .

The part is well matched for $50 \Omega$ test equipment such as signal generators, oscilloscopes, frequency counters, and all kinds of signal analyzers. Other applications at $50 \Omega$ include mobile radio, CB radio, and data/video transmission in fiber optics, as well as broadband LANs and telecom systems. A gain greater than 20 dB can be achieved by cascading additional NE/SA5204s in series as required, without any degradation in amplifier stability.

## FEATURES

- Bandwidth (min.) $200 \mathrm{MHz}, \pm 0.5 \mathrm{~dB}$ $350 \mathrm{MHz},-3 \mathrm{~dB}$
- 20 dB insertion gain
- $4.8 \mathrm{~dB}(6 \mathrm{~dB})$ noise figure $Z_{O}=75 \Omega\left(Z_{O}=50 \Omega\right)$
- No external components required
- Input and output impedances matched to $50 / 75 \Omega$ systems
- Surface-mount package available
- Cascadable

PIN CONFIGURATION


## APPLICATIONS

- Antenna amplifiers
- Amplified splitters
- Signal generators
- Frequency counters
- Oscilloscopes
- Signal analyzers
- Broadband LANs
- Networks
- Modems
- Mobile radio
- Security systems
- Telecommunications


## ORDERING INFORMATION

| DESCRIPTION | TEMPERATURE RANGE | ORDER CODE |
| :---: | :---: | :---: |
| 8 -Pin Plastic DIP | 0 to $+70^{\circ} \mathrm{C}$ | NE5204N |
|  | -40 to $+85^{\circ} \mathrm{C}$ | SA5204N |
| 8 -Pin Plastic SO package | 0 to $+70^{\circ} \mathrm{C}$ | NE5204D |
|  | -40 to $+85^{\circ} \mathrm{C}$ | SA5204D |

Wide-band High-Frequency Amplifier

ABSOLUTE MAXIMUM RATINGS

| SYMBOL | PARAMETER | RATING | UNIT |
| :--- | :--- | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply voltage | 9 | V |
| $\mathrm{~V}_{\text {IN }}$ | AC input voltage | 5 | $\mathrm{~V}_{\text {P-P }}$ |
| $\mathrm{T}_{\mathrm{A}}$ | $\begin{array}{l}\text { Operating ambient temperature range } \\ \text { NE grade } \\ \text { SA grade }\end{array}$ | $\begin{array}{c}0 \text { to }+70 \\ -40 \text { to }+85\end{array}$ | ${ }^{\circ} \mathrm{C}$ |
| ${ }^{\circ} \mathrm{C}$ |  |  |  |$]$

## NOTES:

1. Derate above $25^{\circ} \mathrm{C}$, at the following rates

N package at $9.3 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$
D package at $6.2 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$.
2. See "Power Dissipation Considerations" section.

## EQUIVALENT SCHEMATIC



## Wide-band High-Frequency Amplifier

DC ELECTRICAL CHARACTERISTICS at $\mathrm{V}_{C C}=6 \mathrm{~V}, \mathrm{Z}_{\mathrm{S}}=\mathrm{Z}_{\mathrm{L}}=\mathrm{Z}_{\mathrm{O}}=50 \Omega$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, in all packages, unless otherwise specified.



Figure 1. Supply Current vs Supply Voltage


OP04850S

Figure 2. Noise Figure vs Frequency



Figure 5. Saturated Output Power vs Frequency


Figure 7. Second-Order Output Intercept vs Supply Voltage


0P04671S
Figure 4. Insertion Gain vs Frequency ( $\mathbf{S}_{\mathbf{2 1}}$ )


Op04690s
Figure 6. 1dB Gain Compression vs Frequency


Figure 8. Third-Order Intercept vs Supply Voltage


Figure 9. Input VSWR vs Frequency


OP04740S
Figure 11. Input ( $\mathbf{S}_{11}$ ) and Output ( $\mathbf{S}_{22}$ ) Return Loss vs Frequency


Figure 13. Insertion Gain vs Frequency ( $\mathbf{S}_{\mathbf{2 1}}$ )


OP04730S
Figure 10. Output VSWR vs Frequency


Figure 12. Isolation vs Frequency ( $\mathrm{S}_{12}$ )


Figure 14. Insertion Gain vs Frequency ( $\mathbf{S}_{\mathbf{2 1}}$ )

## THEORY OF OPERATION

The design is based on the use of multiple feedback loops to provide wide-band gain together with good noise figure and terminal impedance matches. Referring to the circuit schematic in Figure 15, the gain is set primarily by the equation:

$$
\begin{equation*}
\frac{V_{O U T}}{V_{I N}}=\left(R_{F 1}+R_{E 1}\right) / R_{E 1} \tag{1}
\end{equation*}
$$

which is series-shunt feedback. There is also shunt-series feedback due to $\mathrm{R}_{\mathrm{F} 2}$ and $\mathrm{R}_{\mathrm{E} 2}$ which aids in producing wide-band terminal impedances without the need for low value input shunting resistors that would degrade the noise figure. For optimum noise performance, $R_{E 1}$ and the base resistance of $Q_{1}$ are kept as low as possible, while $\mathrm{R}_{\mathrm{F} 2}$ is maximized.

The noise figure is given by the following equation:
$N F=10 \log \left\{1+\frac{\left[r_{b}+R_{E 1}+\frac{K T}{2 q l_{\mathrm{C}}}\right]}{R_{0}}\right\} d B$
where $\mathrm{I}_{\mathrm{C} 1}=5.5 \mathrm{~mA}, \mathrm{R}_{\mathrm{E} 1}=12 \Omega, \mathrm{r}_{\mathrm{b}}=130 \Omega$, $\mathrm{KT} / \mathrm{q}=26 \mathrm{mV}$ at $25^{\circ} \mathrm{C}$ and $\mathrm{R}_{0}=50$ for a $50 \Omega$ system and 75 for a $75 \Omega$ system.

The $D C$ input voltage level $V_{I N}$ can be determined by the equation:

$$
\begin{equation*}
V_{I N}=V_{B E 1}+\left(I_{C 1}+I_{C 3}\right) R_{E 1} \tag{3}
\end{equation*}
$$

where $R_{E 1}=12 \Omega, V_{B E}=0.8 \mathrm{~V}, \mathrm{I}_{\mathrm{C} 1}=5 \mathrm{~mA}$ and $\mathrm{I}_{\mathrm{C} 3}=7 \mathrm{~mA}$ (currents rated at $\mathrm{V}_{\mathrm{CC}}=6 \mathrm{~V}$ ).
Under the above conditions, $\mathrm{V}_{\mathbb{N}}$ is approximately equal to 1 V .

Level shifting is achieved by emitter-follower $Q_{3}$ and diode $Q_{4}$, which provide shunt feedback to the emitter of $Q_{1}$ via $R_{F 1}$. The use of an emitter-follower buffer in this feedback loop essentially eliminates problems of shuntfeedback loading on the output. The value of $R_{F 1}=140 \Omega$ is chosen to give the desired nominal gain. The DC output voltage $\mathrm{V}_{\text {OUT }}$ can be determined by:

$$
\begin{equation*}
V_{\text {OUT }}=V_{\mathrm{CC}}-\left(I_{\mathrm{C} 2}+I_{\mathrm{C} 6}\right) R 2, \tag{4}
\end{equation*}
$$

where $V_{C C}=6 \mathrm{~V}, R_{2}=225 \Omega, I_{C 2}=7 \mathrm{~mA}$ and $I_{C 6}=5 \mathrm{~mA}$.
From here, it can be seen that the output voltage is approximately 3.3 V to give relatively equal positive and negative output swings. Diode $Q_{5}$ is included for bias purposes to allow direct coupling of $R_{F 2}$ to the base of $Q_{1}$. The dual feedback loops stabilize the DC operating point of the amplifier.

The output stage is a Darlington pair $\left(Q_{6}\right.$ and $Q_{2}$ ) which increases the DC bias voltage on the input stage $\left(Q_{1}\right)$ to a more desirable value, and also increases the feedback loop gain. Resistor $R_{0}$ optimizes the output VSWR (Voltage Standing Wave Ratio). Inductors $\mathrm{L}_{1}$ and $L_{2}$ are bondwire and lead inductances which are roughly 3 nH . These improve the high-frequency impedance matches at input and output by partially resonating with 0.5 pF of pad and package capacitance.

## POWER DISSIPATION CONSIDERATIONS

When using the part at elevated temperature, the engineer should consider the power dissipation capabilities of each package.

At the nominal supply voltage of 6 V , the typical supply current is 25 mA ( 30 mA max). For operation at supply voltages other than 6 V , see Figure 1 for $\mathrm{I}_{\mathrm{CC}}$ versus $\mathrm{V}_{\mathrm{CC}}$ curves. The supply current is inversely proportional to temperature and varies no more than 1 mA between $25^{\circ} \mathrm{C}$ and either temperature extreme. The change is $0.1 \%$ per ${ }^{\circ} \mathrm{C}$ over the range.
The recommended operating temperature ranges are air-mount specifications. Better heat-sinking benefits can be realized by mounting the SO and N package bodies against the PC board plane.


Figure 15. Schematic Diagram

## PC BOARD MOUNTING

In order to realize satisfactory mounting of the NE5204 to a PC board, certain techniques need to be utilized. The board must be double-sided with copper and all pins must be soldered to their respective areas (i.e., all GND and $V_{C C}$ pins on the package). The power supply should be decoupled with a capacitor as close to the $\mathrm{V}_{\mathrm{CC}}$ pins as possible, and an RF choke should be inserted between the supply and the device. Caution should be exercised in the connection of input and output pins. Standard microstrip should be observed wherever possible. There should be no solder bumps or burrs or any obstructions in the signal path to cause launching problems. The path should be as straight as possible and lead lengths as short as possible from the part to the cable connection. Another important consideration is that the input and output should be AC-coupled.

This is because at $V_{C C}=6 \mathrm{~V}$, the input is approximately at 1 V while the output is at 3.3 V . The output must be decoupled into a low-impedance system, or the DC bias on the output of the amplifier will be loaded down, causing loss of output power. The easiest way to decouple the entire amplifier is by soldering a high-frequency chip capacitor directly to the input and output pins of the device. This circuit is shown in Figure 16. Follow these recommendations to get the best frequency response and noise immunity. The board design is as important as the integrated circuit design itself.

## SCATTERING PARAMETERS

The primary specifications for the NE5204 are listed as S-parameters. S-parameters are measurements of incident and reflected currents and voltages between the source, am-


Figure 16. Circuit Schematic for Coupling and Power Supply Decoupling
plifier, and load as well as transmission losses. The parameters for a two-port network are defined in Figure 17.


b.



Actual S-parameter measurements, using an HP network analyzer (model 8505A) and an HP S-parameter tester (models 8503A/B), are shown in Figure 18.

Values for Figure 20 are measured and specified in the data sheet to ease adaptation and comparison of the NE5204 to other highfrequency amplifiers. The most important parameter is $\mathrm{S}_{21}$. It is defined as the square root of the power gain, and, in decibels, is equal to voltage gain as shown below:
$Z_{D}=Z_{\text {IN }}=Z_{\text {OUT }}$ for the NE5204
$P_{I N}=\frac{V_{I N}{ }^{2}}{Z_{D}}-\begin{gathered}N E 5204 \\ Z_{D}\end{gathered}{ }_{-0} P_{\text {OUT }}=\frac{V_{\text {OUT }}{ }^{2}}{Z_{D}}$
$\therefore \frac{P_{\text {OUT }}}{P_{\text {IN }}}=\frac{\frac{V_{\text {OUT }}{ }^{2}}{Z_{D}}}{\frac{V_{\text {IN }}{ }^{2}}{Z_{D}}}=\frac{V_{\text {OUT }}{ }^{2}}{V_{I N}{ }^{2}}=P_{I}$
$P_{1}=V_{1}{ }^{2}$
$P_{1}=$ Insertion Power Gain
$V_{1}=$ Insertion Voltage Gain
Measured value for the
NE5204 $=\left|\mathrm{S}_{21}\right|^{2}=100$
$\therefore P_{1}=\frac{P_{\text {OUT }}}{P_{I N}}=\left|\mathrm{S}_{21}\right|^{2}=100$
and $V_{I}=\frac{V_{O U T}}{V_{I N}}=\sqrt{P_{I}}=S_{21}=10$
In decibels:
$P_{l(d B)}=10 \log \left|S_{21}\right|^{2}=20 \mathrm{~dB}$
$V_{1(d B)}=20 \log S_{21}=20 d B$
$\therefore P_{1(d B)}=V_{l(d B)}=S_{21(d B)}=20 d B$
Also measured on the same system are the respective voltage standing-wave ratios. These are shown in Figure 19. The VSWR can be seen to be below 1.5 across the entire operational frequency range.

Relationships exist between the input and output return losses and the voltage standing wave ratios. These relationships are as follows:

INPUT RETURN LOSS $=S_{11} \mathrm{~dB}$
$S_{11} d B=20 \log \left|S_{11}\right|$
OUTPUT RETURN LOSS $=\mathrm{S}_{22} \mathrm{~dB}$
$\mathrm{S}_{22} \mathrm{~dB}=20 \log \left|\mathrm{~S}_{22}\right|$
INPUT VSWR $=\frac{\left|1+S_{1 \dagger}\right|}{\left|1-S_{11}\right|} \leqslant 1.5$

OUTPUT VSWR $=\frac{\left|1+S_{22}\right|}{\left|1-S_{22}\right|} \leqslant 1.5$

## 1dB GAIN COMPRESSION AND SATURATED OUTPUT POWER

The 1 dB gain compression is a measurement of the output power level where the smallsignal insertion gain magnitude decreases 1dB from its low power value. The decrease is due to non-linearities in the amplifier, an indication of the point of transition between small-signal operation and the large-signal mode.

The saturated output power is a measure of the amplifier's ability to deliver power into an external load. It is the value of the amplifier's output power when the input is heavily overdriven. This includes the sum of the power in all harmonics.

## INTERMODULATION INTERCEPT TESTS

The intermodulation intercept is an expression of the low level linearity of the amplifier. The intermodulation ratio is the difference in dB between the fundamental output signal level and the generated distortion product level. The relationship between intercept and intermodulation ratio is illustrated in Figure

20, which shows product output leveis plotted versus the level of the fundamental output for two equal strength output signals at different frequencies. The upper line shows the fundamental output plotted against itself with a 1dB to 1 dB slope. The second and third order products lie below the fundamentals and exhibit a $2: 1$ and $3: 1$ slope, respectively.

The intercept point for either product is the intersection of the extensions of the product curve with the fundamental output.

The intercept point is determined by measuring the intermodulation ratio at a single output level and projecting along the appropriate product slope to the point of intersection with the fundamental. When the intercept point is known, the intermodulation ratio can be determined by the reverse process. The sec-ond-order IMR is equal to the difference between the second-order intercept and the fundamental output level. The third-order IMR is equal to twice the difference between the third-order intercept and the fundamental output level. These are expressed as:

$$
\begin{aligned}
& I P_{2}=P_{\text {OUT }}+I \mathrm{MR}_{2} \\
& \mathrm{IP}_{3}=\mathrm{P}_{\text {OUT }}+I \mathrm{IMR}_{3} / 2
\end{aligned}
$$

where Pout is the power level in dBm of each of a pair of equal level fundamental output signals, $\mathrm{IP}_{2}$ and $\mathrm{IP}_{3}$ are the second- and thirdorder output intercepts in dBm , and $\mathrm{IMR}_{2}$ and $\mathrm{MR}_{3}$ are the second- and third- order intermodulation ratios in dB . The intermodulation intercept is an indicator of intermodulation performance only in the small-signal operating range of the amplifier. Above some output level which is below the 1 dB compression point, the active device moves into largesignal operation. At this point, the intermodulation products no longer follow the straightline output slopes, and the intercept description is no longer valid. It is therefore important to measure $\mathrm{IP}_{2}$ and $\mathrm{IP}_{3}$ at output levels well below 1dB compression. One must be care-

ful, however, not to select levels which are too low, because the test equipment may not be able to recover the signal from the noise. For the NE5204, an output level of -10.5 dBm was chosen with fundamental frequencies of 100.000 and 100.01 MHz , respectively.

## ADDITIONAL READING ON <br> sCATTERING PARAMETERS

For more information regarding S-parameters, please refer to High-Frequency Amplifiers; by Ralph S. Carson of the University of Missouri, Rolla, Copyright 1985, published by John Wiley \& Sons, Inc.
S-Parameter Techniques for Faster, More Accurate Network Design, HP App Note 95-1, Richard W. Anderson, 1967, HP Journal.


S-Parameter Design, HP App Note 154, 1972.

# NE/SA/SE5205 <br> Wide-band High-Frequency Amplifier 

Product Specification

## DESCRIPTION

The NE/SA/SE5205 is a high-frequency amplifier with a fixed insertion gain of 20 dB . The gain is flat to $\pm 0.5 \mathrm{~dB}$ from DC to 450 MHz , and the -3 dB bandwidth is greater than 600 MHz in the EC package. This performance makes the amplifier ideal for cable TV applications. For lower frequency applications, the part is also available in industrial standard dual inline and small outline packages. The NE/SA/SE5205 operates with a single supply of 6 V , and only draws 24 mA of supply current, which is much less than comparable hybrid parts. The noise figure is 4.8 dB in a $75 \Omega$ system and 6 dB in a $50 \Omega$ system.
Until now, most RF or high-frequency designers had to settle for discrete or hybrid solutions to their amplification problems. Most of these solutions required trade-offs that the designer had to accept in order to use high-frequency gain stages. These include high-power consumption, large component count, transformers, large packages with heat sinks, and high part cost. The NE/SA/ SE5205 solves these problems by incorporating a wide-band amplifier on a single monolithic chip.
The part is well matched to 50 or $75 \Omega$ input and output impedances. The Standing Wave Ratios in 50 and $75 \Omega$ systems do not exceed 1.5 on either the input or output from DC to the -3 dB bandwidth limit.

Since the part is a small monolithic IC die, problems such as stray capacitance are minimized. The die size is small enough to fit into a very cost-effective 8 pin small-outline (SO) package to further reduce parasitic effects. A TO-46 metal can is also available that has a case connection for RF grounding which increases the -3 dB frequency to 600 MHz . The Cerdip package is hermetically sealed, and can operate over the full $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ range.

No external components are needed other than AC coupling capacitors because the NE/SA/SE5205 is internally compensated and matched to 50 and
$75 \Omega$. The amplifier has very good distortion specifications, with second and third-order intermodulation intercepts of +24 dBm and +17 dBm respectively at 100 MHz .

The device is ideally suited for $75 \Omega$ cable television applications such as decoder boxes, satellite receiver/decoders, and front-end amplifiers for TV receivers. It is also useful for amplified splitters and antenna amplifiers.
The part is matched well for $50 \Omega$ test equipment such as signal generators, oscilloscopes, frequency counters and all kinds of signal analyzers. Other applications at $50 \Omega$ include mobile radio, CB radio and data/video transmission in fiber optics, as well as broad-band LANs and telecom systems. A gain greater than 20 dB can be achieved by cascading additional NE/SA/SE5205s in series as required, without any degradation in amplifier stability.

## FEATURES

- 600MHz bandwidth
- 20dB insertion gain
- $4.8 \mathrm{~dB}(6 \mathrm{~dB})$ noise figure $Z_{0}=75 \Omega\left(Z_{O}=50 \Omega\right)$
- No external components required
- Input and output impedances matched to $50 / 75 \Omega$ systems
- Surface mount package available
- MIL-STD processing available


## APPLICATIONS

- $75 \Omega$ cable TV decoder boxes
- Antenna amplifiers
- Amplified splitters
- Signal generators
- Frequency counters
- Oscilloscopes
- Signal analyzers
- Broad-band LANs
- Fiber-optics
- Modems
- Mobile radio
- Security systems
- Telecommunications

PIN CONFIGURATIONS


Tab denotes Pin 1.

## ORDERING INFORMATION

| DESCRIPTION | TEMPERATURE RANGE | ORDER CODE |
| :--- | :---: | :---: |
| 8-Pin Plastic SO | 0 to $+70^{\circ} \mathrm{C}$ | NE5205D |
| 4-Pin Metal can | 0 to $+70^{\circ} \mathrm{C}$ | NE5205EC |
| 8-Pin Cerdip | 0 to $+70^{\circ} \mathrm{C}$ | NE5205FE |
| 8-Pin Plastic DIP | 0 to $+70^{\circ} \mathrm{C}$ | NE5205N |
| 8-Pin Plastic SO | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | SA5205D |
| 8-Pin Plastic DIP | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | SA5205N |
| 8-Pin Cerdip | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | SA5205FE |
| 8-Pin Cerdip | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | SE5205FE |
| 8-Pin Plastic DIP | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | SE5205N |

## EQUIVALENT SCHEMATIC



TC08490s

## ABSOLUTE MAXIMUM RATINGS

| SYMBOL | PARAMETER | RATING | UNIT |
| :--- | :--- | :---: | :---: |
| $V_{C C}$ | Supply voltage | 9 | V |
| $\mathrm{~V}_{\mathrm{AC}}$ | AC input voltage | 5 | $\mathrm{~V}_{\mathrm{P}-\mathrm{P}}$ |
| $\mathrm{T}_{\mathrm{A}}$ | Operating ambient temperature range |  |  |
|  | NE grade | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
|  | SA grade | -40 to +85 | ${ }^{\circ} \mathrm{C}$ |
|  | SE grade | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{DMAX}}$ | Maximum power dissipation, |  |  |
|  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (still-air) ${ }^{1,2}$ |  |  |
|  | FE package | 780 | mW |
|  | N package | 1160 | mW |
|  | D package | 780 | mW |
|  | EC package | 1250 | mW |

NOTES:

1. Derate above $25^{\circ} \mathrm{C}$, at the following rates:

FE package at $6.2 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$
N package at $9.3 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$
D package at $6.2 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$
EC package at $10.0 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$
2. See "Power Dissipation Considerations" section.

DC ELECTRICAL CHARACTERISTICS at $V_{C C}=6 \mathrm{~V}, \mathrm{Z}_{\mathrm{S}}=\mathrm{Z}_{\mathrm{L}}=\mathrm{Z}_{\mathrm{O}}=50 \Omega$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, in all packages, unless otherwise specified.

| SYMBOL | PARAMETER | TEST CONDITIONS | SE5205 |  |  | NE/SA5205 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max | Min | Typ | Max |  |
|  | Operating supply voltage range | Over temperature | $\begin{aligned} & 5 \\ & 5 \end{aligned}$ |  | $\begin{aligned} & 6.5 \\ & 6.5 \end{aligned}$ | $\begin{aligned} & 5 \\ & 5 \end{aligned}$ |  | $\begin{aligned} & 8 \\ & 8 \end{aligned}$ | v |
| ${ }_{\text {Icc }}$ | Supply current | Over temperature | $\begin{aligned} & 20 \\ & 19 \end{aligned}$ | 24 | $\begin{aligned} & 30 \\ & 31 \end{aligned}$ | $\begin{aligned} & 20 \\ & 19 \end{aligned}$ | 24 | $\begin{aligned} & 30 \\ & 31 \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| S21 | Insertion gain | $f=100 \mathrm{MHz}$ <br> Over temperature | $\begin{gathered} 17 \\ 16.5 \end{gathered}$ | 19 | $\begin{gathered} 21 \\ 21.5 \end{gathered}$ | $\begin{gathered} 17 \\ 16.5 \end{gathered}$ | 19 | $\begin{gathered} 21 \\ 21.5 \end{gathered}$ | dB |
| S11 | Input return loss | $f=100 \mathrm{MHz} \mathrm{D}, \mathrm{N}$, |  | 25 |  |  | 25 |  | dB |
|  |  | DC-fmax D, N, FE | 12 |  |  | 12 |  |  | dB |
| S11 | Input return loss | $\mathrm{f}=100 \mathrm{MHz} \mathrm{EC} \mathrm{package}$ |  |  |  |  | 24 |  | dB |
|  |  | DC- $\mathrm{f}_{\text {MAX }}$ EC |  |  |  | 10 |  |  | dB |
| S22 | Output return loss | $f=100 \mathrm{MHz} \mathrm{D}, \mathrm{N}$, |  | 27 |  |  | 27 |  | dB |
|  |  | DC- $\mathrm{f}_{\text {max }}$ | 12 |  |  | 12 |  |  | dB |
| S22 | Output return loss | $f=100 \mathrm{MHz} \mathrm{EC} \mathrm{package}$ |  |  |  |  | 26 |  | dB |
|  |  | DC - $\mathrm{m}_{\text {MAX }}$ |  |  |  | 10 |  |  | dB |
| S12 | Isolation | $\mathrm{f}=100 \mathrm{MHz}$ |  | -25 |  |  | -25 |  | dB |
|  |  | DC - $f_{\text {max }}$ | -18 |  |  | -18 |  |  | dB |
| $t_{\text {R }}$ | Rise time |  |  | 5 |  |  | 5 |  | ps |
|  | Propagation delay |  |  | 5 |  |  | 5 |  | ps |

DC ELECTRICAL CHARACTERISTICS at $\mathrm{V}_{C C}=6 \mathrm{~V}, \mathrm{Z}_{\mathrm{S}}=\mathrm{Z}_{\mathrm{L}}=\mathrm{Z}_{\mathrm{O}}=50 \Omega$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, in all packages, unless otherwise specified.

| SYMBOL | PARAMETER | TEST CONDITIONS | SE5205 |  |  | NE/SA5205 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max | Min | Typ | Max |  |
| BW | Bandwidth | $\pm 0.5 \mathrm{~dB} \mathrm{D}, \mathrm{N}$ |  |  |  |  | 450 |  | MHz |
| $\mathrm{f}_{\text {MAX }}$ | Bandwidth | $\pm 0.5 \mathrm{~dB}$ EC |  |  |  |  | 500 |  | MHz |
| $f_{\text {MAX }}$ | Bandwidth | $\pm 0.5 \mathrm{~dB} \mathrm{FE}$ |  | 300 |  |  | 300 |  | MHz |
| $f_{\text {MAX }}$ | Bandwidth | -3dB D, N |  |  |  | 550 |  |  | MHz |
| $f_{\text {MAX }}$ | Bandwidth | -3dB EC |  |  |  | 600 |  |  | MHz |
| $\mathrm{f}_{\text {MAX }}$ | Bandwidth | -3dB FE | 400 |  |  | 400 |  |  | MHz |
|  | Noise figure ( $75 \Omega$ ) | $\mathrm{f}=100 \mathrm{MHz}$ |  | 4.8 |  |  | 4.8 |  | dB |
|  | Noise figure (50 ) | $f=100 \mathrm{MHz}$ |  | 6.0 |  |  | 6.0 |  | dB |
|  | Saturated output power | $f=100 \mathrm{MHz}$ |  | + 7.0 |  |  | $+7.0$ |  | dBm |
|  | 1dB gain compression | $f=100 \mathrm{MHz}$ |  | +4.0 |  |  | +4.0 |  | dBm |
|  | Third-order intermodulation intercept (output) | $f=100 \mathrm{MHz}$ |  | +17 |  |  | +17 |  | dBm |
|  | Second-order intermodulation intercept (output) | $f=100 \mathrm{MHz}$ |  | $+24$ |  |  | +24 |  | dBm |





OP04660s
Figure 3. Insertion Gain vs Frequency ( $\mathbf{S}_{\mathbf{2 1}}$ )


OP04670S
Figure 4. Insertion Gain vs Frequency $\left(\mathbf{S}_{\mathbf{2 1}}\right)$






Figure 11. Input ( $S_{11}$ ) and Output ( $\mathrm{S}_{22}$ ) Return Loss vs Frequency


Figure 13. Insertion Gain vs Frequency ( $\mathbf{S}_{\mathbf{2 1}}$ )



Figure 14. Insertion Gain vs Frequency ( $\mathbf{S}_{\mathbf{2 1}}$ )

## THEORY OF OPERATION

The design is based on the use of multiple feedback loops to provide wide-band gain together with good noise figure and terminal impedance matches. Referring to the circuit schematic in Figure 15, the gain is set primarily by the equation:

$$
\begin{equation*}
\frac{V_{\text {OUT }}}{V_{I N}}=\left(R_{F 1}+R_{E 1}\right) / R_{E 1} \tag{1}
\end{equation*}
$$

which is series-shunt feedback. There is also shunt-series feedback due to $R_{F 2}$ and $R_{E 2}$ which aids in producing wideband terminal impedances without the need for low value input shunting resistors that would degrade the noise figure. For optimum noise performance, $R_{E 1}$ and the base resistance of $Q_{1}$ are kept as low as possible while $R_{F 2}$ is maximized.

The noise figure is given by the following equation:

$$
\begin{align*}
& N F= \\
& 10 \log \left\{1+\frac{\left[r_{b}+R_{E 1}+\frac{k T}{2 q l_{C 1}}\right]}{R_{0}}\right\}, ~ \tag{2}
\end{align*}
$$

where $I_{C 1}=5.5 \mathrm{~mA}, R_{E 1}=12 \Omega, r_{b}=130 \Omega$, $\mathrm{KT} / \mathrm{q}=26 \mathrm{mV}$ at $25^{\circ} \mathrm{C}$ and $\mathrm{R}_{0}=50$ for a $50 \Omega$ system and 75 for a $75 \Omega$ system.

The DC input voltage level $\mathrm{V}_{\mathbb{N}}$ can be determined by the equation:

$$
V_{I N}=V_{B E 1}+\left(I_{C 1}+l_{\mathrm{C} 3}\right) R_{E 1}
$$

where $R_{E 1}=12 \Omega, V_{B E}=0.8 \mathrm{~V}, \mathrm{I}_{\mathrm{C} 1}=5 \mathrm{~mA}$ and $\mathrm{I}_{\mathrm{C} 3}=7 \mathrm{~mA}$ (currents rated at $\mathrm{V}_{\mathrm{CC}}=6 \mathrm{~V}$ ).

Under the above conditions, $\mathrm{V}_{\mathbb{N}}$ is approximately equal to 1 V .

Level shifting is achieved by emitter-follower $Q_{3}$ and diode $Q_{4}$ which provide shunt feedback to the emitter of $Q_{1}$ via $R_{F 1}$. The use of an emitter-follower buffer in this feedback loop essentially eliminates problems of shunt feedback loading on the output. The value of $R_{F 1}=140 \Omega$ is chosen to give the desired nominal gain. The DC output voltage $\mathrm{V}_{\text {OUT }}$ can be determined by:

$$
\begin{equation*}
V_{\mathrm{OUT}}=V_{\mathrm{CC}}-\left(I_{\mathrm{C} 2}+I_{\mathrm{C}}\right) R 2 \tag{4}
\end{equation*}
$$

where $V_{C C}=6 \mathrm{~V}, \mathrm{R}_{2}=225 \Omega, \mathrm{I}_{\mathrm{C} 2}=7 \mathrm{~mA}$ and $\mathrm{I}_{\mathrm{C} 6}=5 \mathrm{~mA}$.
From here it can be seen that the output voltage is approximately 3.3 V to give relatively equal positive and negative output swings. Diode $Q_{5}$ is included for bias purposes to allow direct coupling of $R_{F 2}$ to the base of $Q_{1}$. The dual feedback loops stabilize the $D C$ operating point of the amplifier.

The output stage is a Darlington pair ( $Q_{6}$ and $Q_{2}$ ) which increases the DC bias voltage on the input stage $\left(Q_{1}\right)$ to a more desirable value, and also increases the feedback loop gain. Resistor $R_{0}$ optimizes the output VSWR (Voltage Standing Wave Ratio). Inductors $\mathrm{L}_{1}$ and $L_{2}$ are bondwire and lead inductances which are roughly 3 nH . These improve the high-frequency impedance matches at input and output by partially resonating with 0.5 pF of pad and package capacitance.

## POWER DISSIPATION CONSIDERATIONS

When using the part at elevated temperature, the engineer should consider the power dissipation capabilities of each package.
At the nominal supply voltage of 6 V , the typical supply current is 25 mA ( 30 mA Max). For operation at supply voltages other than 6 V , see Figure 1 for $I_{C C}$ versus $V_{C C}$ curves. The supply current is inversely proportional to temperature and varies no more than 1 mA between $25^{\circ} \mathrm{C}$ and either temperature extreme. The change is $0.1 \%$ per ${ }^{\circ} \mathrm{C}$ over the range.

The recommended operating temperature ranges are air-mount specifications. Better heat sinking benefits can be realized by mounting the D and EC package body against the PC board plane.


Figure 15. Schematic Diagram

## PC BOARD MOUNTING

In order to realize satisfactory mounting of the NE5205 to a PC board, certain techniques need to be utilized. The board must be double-sided with copper and all pins must be soldered to their respective areas (i.e., all GND and $V_{\mathrm{CC}}$ pins on the SO package). In addition, if the EC package is used, the case should be soldered to the ground plane. The power supply should be decoupled with a capacitor as close to the $V_{C C}$ pins as possible and an RF choke should be inserted between the supply and the device. Caution should be exercised in the connection of input and output pins. Standard microstrip should be observed wherever possible. There should be no solder bumps or burrs or any obstructions in the signal path to cause launching problems. The path should be as straight as possible and lead lengths as short as possible from the part to the cable connection. Another important consideration is that the
input and output should be AC coupled. This is because at $V_{C C}=6 \mathrm{~V}$, the input is approximately at 1 V while the output is at 3.3 V . The output must be decoupled into a low impedance system or the DC bias on the output of the amplifier will be loaded down causing loss of output power. The easiest way to decouple the entire amplifier is by soldering a high frequency chip capacitor directly to the input and output pins of the device. This circuit is shown in Figure 16. Follow these recommendations to get the best frequency response and noise immunity. The board design is as important as the integrated circuit design itself.

## SCATTERING PARAMETERS

The primary specifications for the NE/SA/ SE5205 are listed as S-parameters. S-parameters are measurements of incident and reflected currents and voltages between the
source, amplifier and load as well as transmission losses. The parameters for a two-port network are defined in Figure 17.


Figure 16. Circuit Schematic for Coupling and Power Supply Decoupling


Figure 17a. Two-Port Network Defined


Actual S-parameter measurements using an HP network analyzer (model 8505A) and an HP S-parameter tester (models 8503A/B) are shown in Figure 18.
Values for the figures below are measured and specified in the data sheet to ease adaptation and comparison of the NE/SA/ SE5205 to other high-frequency amplifiers.


The most important parameter is $\mathrm{S}_{21}$. It is defined as the square root of the power gain, and, in decibels, is equal to voltage gain as shown below:

$\therefore \frac{P_{\text {OUT }}}{P_{I N}}=\frac{\frac{V_{O U T}{ }^{2}}{Z_{D}}}{\frac{V_{I N}{ }^{2}}{Z_{D}}}=\frac{V_{O U T}{ }^{2}}{V_{I N}{ }^{2}}=P_{I}$
$P_{1}=V_{1}^{2}$
$\mathrm{P}_{1}=$ Insertion Power Gain
$\mathrm{V}_{1}=$ Insertion Voltage Gain
Measured value for the
NE/SA/SE5205 $=\left|\mathrm{S}_{21}\right|^{2}=100$
$\therefore P_{1}=\frac{P_{\text {OUT }}}{P_{\text {IN }}}=\left|S_{21}\right|^{2}=100$
and $V_{1}=\frac{V_{\text {OUT }}}{V_{\text {IN }}}=\sqrt{P_{1}}=S_{21}=10$
In decibels:
$P_{1(d B)}=10 \log \left|S_{21}\right|^{2}=20 d B$
$V_{1(d B)}=20 \log S_{21}=20 d B$
$\therefore P_{l(d B)}=V_{I(d B)}=S_{21(d B)}=20 d B$
Also measured on the same system are the respective voltage standing wave ratios. These are shown in Figure 19. The VSWR can be seen to be below 1.5 across the entire operational frequency range.
Relationships exist between the input and output return losses and the voltage standing wave ratios. These relationships are as follows:

INPUT RETURN LOSS $=\mathrm{S}_{11} \mathrm{~dB}$ $\mathrm{S}_{11} \mathrm{~dB}=20 \log \left|\mathrm{~S}_{11}\right|$
OUTPUT RETURN LOSS $=\mathrm{S}_{22} \mathrm{~dB}$
$S_{22} d B=20 \log \left|S_{22}\right|$
INPUT VSWR $=\frac{\left|1+S_{11}\right|}{\left|1-S_{11}\right|} \leqslant 1.5$
OUTPUT VSWR $=\frac{\left|1+S_{22}\right|}{\left|1-S_{22}\right|} \leqslant 1.5$

## 1dB GAIN COMPRESSION AND SATURATED OUTPUT POWER

The 1 dB gain compression is a measurement of the output power level where the smallsignal insertion gain magnitude decreases 1 dB from its low power value. The decrease is due to nonlinearities in the amplifier, an indication of the point of transition between small-signal operation and the large signal mode.

The saturated output power is a measure of the amplifier's ability to deliver power into an external load. It is the value of the amplifier's output power when the input is heavily overdriven. This includes the sum of the power in all harmonics.

## INTERMODULATION INTERCEPT <br> TESTS

The intermodulation intercept is an expression of the low level linearity of the amplifier. The intermodulation ratio is the difference in dB between the fundamental output signal level and the generated distortion product level. The relationship between intercept and intermodulation ratio is illustrated in Figure 20, which shows product output levels plotted versus the level of the fundamental output for two equal strength output signals at different frequencies. The upper line shows the fundamental output plotted against itself with a 1 dB
to 1 dB slope. The second and third order products lie below the fundamentals and exhibit a $2: 1$ and $3: 1$ slope, respectively.

The intercept point for either product is the intersection of the extensions of the product curve with the fundamental output.
The intercept point is determined by measuring the intermodulation ratio at a single output level and projecting along the appropriate product slope to the point of intersection with the fundamental. When the intercept point is known, the intermodulation ratio can be determined by the reverse process. The second order IMR is equal to the difference between the second order intercept and the fundamental output level. The third order IMR is equal to twice the difference between the third order intercept and the fundamental output level. These are expressed as:

$$
\begin{aligned}
& \mathrm{IP}_{2}=\mathrm{P}_{\mathrm{OUT}}+\mathrm{IMR}_{2} \\
& \mathrm{IP}_{3}=\mathrm{P}_{\text {OUT }}+\mathrm{IMR}_{3} / 2
\end{aligned}
$$

where Pout is the power level in dBm of each of a pair of equal level fundamental output signals, $\mathrm{IP}_{2}$ and $\mathrm{IP}_{3}$ are the second and third order output intercepts in dBm , and $\mathrm{IMR}_{2}$ and $\mathrm{IMR}_{3}$ are the second and third order intermodulation ratios in dB . The intermodulation intercept is an indicator of intermodulation performance only in the small signal operating range of the amplifier. Above some output level which is below the 1dB compression point, the active device moves into largesignal operation. At this point the intermodulation products no longer follow the straight line output slopes, and the intercept description is no longer valid. It is therefore important to measure $\mathrm{IP}_{2}$ and $\mathrm{IP}_{3}$ at output levels well below 1 dB compression. One must be careful, however, not to select too low levels because the test equipment may not be able to recover the signal from the noise. For the NE/SA/SE5205 we have chosen an output level of -10.5 dBm with fundamental frequencies of 100.000 and 100.01 MHz , respectively.


Figure 19. Input/Output VSWR vs Frequency


Figure 20

## DESCRIPTION

The NE/SA/SE592 is a monolithic, twostage, differential output, wideband video amplifier. It offers fixed gains of 100 and 400 without external components and adjustable gains from 400 to 0 with one external resistor. The input stage has been designed so that with the addition of a few external reactive elements between the gain select terminals, the circuit can function as a highpass, low-pass, or band-pass filter. This feature makes the circuit ideal for use as a video or pulse amplifier in communications, magnetic memories, display, video recorder systems, and floppy disk head amplifiers. Now available in an 8 -pin version with fixed gain of 400 without external components and adjustable gain from 400 to 0 with one external resistor.

## NE/SA/SE592 Video Amplifier

## Product Specification

## EQUIVALENT CIRCUIT



## PIN CONFIGURATIONS



Pin 5 connected to case. *Metal cans (H) not recommended for new designs.

D, F, N, Packages


## ORDERING INFORMATION

| DESCRIPTION | TEMPERATURE RANGE | ORDER CODE |
| :--- | :---: | :---: |
| 14-Pin Plastic DIP | 0 to $+70^{\circ} \mathrm{C}$ | NE592N14 |
| 14-Pin Cerdip | 0 to $+70^{\circ} \mathrm{C}$ | NE592F14 |
| 14-Pin Cerdip | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | SE592F14 |
| 14-Pin SO | 0 to $+70^{\circ} \mathrm{C}$ | NE592D14 |
| 8-Pin Plastic DIP | 0 to $+70^{\circ} \mathrm{C}$ | NE592N8 |
| 8-Pin Cerdip | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | SE592F8 |
| 8 -Pin Plastic DIP | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | SA592N8 |
| 8-Pin SO | 0 to $+70^{\circ} \mathrm{C}$ | NE592D8 |
| 8 -Pin SO | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | SA592D8 |
| 10-Lead Metal Can | 0 to $+70^{\circ} \mathrm{C}$ | NE592H |
| 10 -Lead Metal Can | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | SE592H |

NOTE:
N8, N14, D8 and D14 package parts also available in "High" gain version by adding " H " before package designation, i.e., NE592HD8.

ABSOLUTE MAXIMUM RATINGS $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise specified.

| SYMBOL | PARAMETER | RATING | UNIT |
| :--- | :--- | :---: | :---: |
| $V_{\text {CC }}$ | Supply voltage | $\pm 8$ | V |
| $\mathrm{~V}_{\text {IN }}$ | Differential input voltage | $\pm 5$ | V |
| $\mathrm{~V}_{\mathrm{CM}}$ | Common-mode input voltage | $\pm 6$ | V |
| $\mathrm{I}_{\text {OUT }}$ | Output current | 10 | mA |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating ambient temperature range |  |  |
|  | SE592 | -40 to +85 | ${ }^{\circ} \mathrm{C}$ |
|  | NE592 | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage temperature range | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{D} \text { MAX }}$ | Maximum power dissipation, |  |  |
|  | $\mathrm{T}_{\text {A }}=25^{\circ} \mathrm{C}$ (still air) ${ }^{1}$ |  | W |
|  | F-14 package | 1.17 | W |
|  | F-8 package | 0.79 | W |
|  | $\mathrm{D}-14$ package | 0.98 | W |
|  | $\mathrm{D}-8$ package | 0.79 | W |
|  | H package | 0.83 | W |
|  | $\mathrm{~N}-14$ package | 1.44 | W |

## NOTE:

1. Derate above $25^{\circ} \mathrm{C}$ at the following rates:

F-14 package at $9.3 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$
F-8 package at $6.3 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$
$\mathrm{D}-14$ package at $7.8 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$
D-8 package at $6.3 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$
H package at $6.7 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$
$\mathrm{N}-14$ package at $11.5 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$
$\mathrm{N}-8$ package at $9.3 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$

DC ELECTRICAL CHARACTERISTICS $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{SS}}= \pm 6 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=0$, unless otherwise specified. Recommended operating supply voltages $V_{S}= \pm 6.0 \mathrm{~V}$. All specifications apply to both standard and high gain parts unless noted differently.

| SYMBOL | PARAMETER | TEST CONDITIONS | NE/SA592 |  |  | SE592 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max | Min | Typ | Max |  |
| AVOL | Differential voltage gain, standard part <br> Gain $1^{1}$ <br> Gain $2^{2,4}$ | $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega, \mathrm{V}_{\text {OUT }}=3 \mathrm{~V}_{\text {P-P }}$ | $\begin{gathered} 250 \\ 80 \end{gathered}$ | $\begin{aligned} & 400 \\ & 100 \end{aligned}$ | $\begin{aligned} & 600 \\ & 120 \end{aligned}$ | $\begin{aligned} & 300 \\ & 90 \end{aligned}$ | $\begin{aligned} & 400 \\ & 100 \end{aligned}$ | $\begin{aligned} & 500 \\ & 110 \end{aligned}$ | $\begin{aligned} & V / V \\ & V / V \end{aligned}$ |
|  | High gain part |  | 400 | 500 | 600 |  |  |  | V/V |
| $\mathrm{R}_{\mathrm{IN}}$ | Input resistance Gain $1^{1}$ Gain $2^{2,4}$ |  | 10 | $\begin{aligned} & 4.0 \\ & 30 \\ & \hline \end{aligned}$ |  | 20 | $\begin{aligned} & 4.0 \\ & 30 \end{aligned}$ |  | $\begin{aligned} & \mathrm{k} \Omega \\ & \mathrm{k} \Omega \end{aligned}$ |
| $\mathrm{CiN}_{\text {IN }}$ | Input capacitance ${ }^{2}$ | Gain $2^{4}$ |  | 2.0 |  |  | 2.0 |  | pF |
| los | Input offset current |  |  | 0.4 | 5.0 |  | 0.4 | 3.0 | $\mu \mathrm{A}$ |
| IBIAS | Input bias current |  |  | 9.0 | 30 |  | 9.0 | 20 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {NOISE }}$ | Input noise voltage | BW 1 kHz to 10 MHz |  | 12 |  |  | 12 |  | $\mu \mathrm{V}_{\text {RMS }}$ |
| $\mathrm{V}_{\text {IN }}$ | Input voltage range |  | $\pm 1.0$ |  |  | $\pm 1.0$ |  |  | $\checkmark$ |
| CMRR | Common-mode rejection ratio Gain $2^{4}$ <br> Gain $2^{4}$ | $V_{G M} \pm 1 \mathrm{~V}, \mathrm{f}<100 \mathrm{kHz}$ <br> $V_{C M} \pm 1 \mathrm{~V}, \mathrm{f}=5 \mathrm{MHz}$ | 60 | $\begin{aligned} & 86 \\ & 60 \end{aligned}$ |  | 60 | $\begin{aligned} & 86 \\ & 60 \end{aligned}$ |  | $\begin{aligned} & d B \\ & d B \end{aligned}$ |
| PSRR | Supply voltage rejection ratio Gain $2^{4}$ | $\Delta V_{S}= \pm 0.5 \mathrm{~V}$ | 50 | 70 |  | 50 | 70 |  | dB |
| $\mathrm{V}_{\text {OS }}$ | Output offset voltage Gain 1 <br> Gain $2^{4}$ <br> Gain $3^{3}$ | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=\infty \\ & \mathrm{R}_{\mathrm{L}}=\infty \\ & \mathrm{R}_{\mathrm{L}}=\infty \end{aligned}$ |  | 0.35 | $\begin{gathered} 1.5 \\ 1.5 \\ 0.75 \\ \hline \end{gathered}$ |  | 0.35 | $\begin{gathered} 1.5 \\ 1.0 \\ 0.75 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{v} \\ & \mathrm{v} \\ & \mathrm{v} \end{aligned}$ |
| $\mathrm{V}_{\text {CM }}$ | Output common-mode voltage | $\mathrm{R}_{\mathrm{L}}=\infty$ | 2.4 | 2.9 | 3.4 | 2.4 | 2.9 | 3.4 | V |
| $\mathrm{V}_{\text {OUT }}$ | Output voltage swing differential | $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ | 3.0 | 4.0 |  | 3.0 | 4.0 |  | V |
| Rout | Output resistance |  |  | 20 |  |  | 20 |  | $\Omega$ |
| ICC | Power supply current | $\mathrm{R}_{\mathrm{L}}=\infty$ |  | 18 | 24 |  | 18 | 24 | mA |

## NOTES:

1. Gain select Pins $G_{1 A}$ and $G_{1 B}$ connected together.
2. Gain select Pins $G_{2 A}$ and $G_{2 B}$ connected together.
3. All gain select pins open.
4. Applies to 10 - and 14 -pin versions only.

DC ELECTRICAL CHARACTERISTICS $V_{S S}= \pm 6 \mathrm{~V}, V_{C M}=0,0^{\circ} \mathrm{C} \leqslant T_{A} \leqslant 70^{\circ} \mathrm{C}$ for NE592; $-40^{\circ} \mathrm{C} \leqslant T_{A} \leqslant 85^{\circ} \mathrm{C}$ for SA592, $-55^{\circ} \mathrm{C} \leqslant T_{A} \leqslant 125^{\circ} \mathrm{C}$ for SE592, unless otherwise specified. Recommended operating supply voltages $\mathrm{V}_{\mathrm{S}}= \pm 6.0 \mathrm{~V}$. All specifications apply to both standard and high gain parts unless noted differently.

| SYMBOL | PARAMETER | TEST CONDITIONS | NE/SA592 |  |  | SE592 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max | Min | Typ | Max |  |
| Avol | Differential voltage gain, standard part Gain $1^{1}$ Gain $2^{2,4}$ | $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega, \mathrm{V}_{\text {OUT }}=3 \mathrm{~V}_{\text {P-P }}$ | $\begin{gathered} 250 \\ 80 \end{gathered}$ |  | $\begin{aligned} & 600 \\ & 120 \end{aligned}$ | $\begin{gathered} 200 \\ 80 \end{gathered}$ |  | $\begin{aligned} & 600 \\ & 120 \end{aligned}$ | $\begin{aligned} & v / v \\ & V / V \end{aligned}$ |
|  | High gain part |  | 400 | 500 | 600 |  |  |  | V/V |
| $\mathrm{R}_{\mathrm{IN}}$ | Input resistance Gain $2^{2,4}$ |  | 8.0 |  |  | 8.0 |  |  | $k \Omega$ |
| Ios | Input offset current |  |  |  | 6.0 |  |  | 5.0 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {BiAS }}$ | Input bias current |  |  |  | 40 |  |  | 40 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IN }}$ | Input voltage range |  | $\pm 1.0$ |  |  | $\pm 1.0$ |  |  | V |
| CMRR | Common-mode rejection ratio Gain $2^{4}$ | $\mathrm{V}_{\mathrm{CM}} \pm 1 \mathrm{~V}, \mathrm{f}<100 \mathrm{kHz}$ | 50 |  |  | 50 |  |  | dB |
| PSRR | Supply voltage rejection ratio Gain $2^{4}$ | $\Delta \mathrm{V}_{\mathrm{S}}= \pm 0.5 \mathrm{~V}$ | 50 |  |  | 50 |  |  | dB |
| Vos | ```Output offset voltage Gain } Gain 24 Gain 3``` | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=\infty \\ & \mathrm{R}_{\mathrm{L}}=\infty \\ & \mathrm{R}_{\mathrm{L}}=\infty \end{aligned}$ |  |  | $\begin{aligned} & 1.5 \\ & 1.5 \\ & 1.0 \end{aligned}$ |  |  | $\begin{aligned} & 1.5 \\ & 1.2 \\ & 1.0 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| Vout | Output voltage swing differential | $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ | 2.8 |  |  | 2.5 |  |  | V |
| $\mathrm{I}_{\mathrm{CC}}$ | Power supply current | $\mathrm{R}_{\mathrm{L}}=\infty$ |  |  | 27 |  |  | 27 | mA |

## NOTES:

1. Gain select Pins $G_{1 A}$ and $G_{1 B}$ connected together.
2. Gain select Pins $G_{2 A}$ and $G_{2 B}$ connected together.
3. All gain select pins open.
4. Applies to 10 - and 14 -pin versions only.

AC ELECTRICAL CHARACTERISTICS $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{S S}= \pm 6 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=0$, unless otherwise specified. Recommended operating supply voltages $V_{S}= \pm 6.0 \mathrm{~V}$. All specifications apply to both standard and high gain parts unless noted differently.

| SYMBOL | PARAMETER | TEST CONDITIONS | NE/SA592 |  |  | SE592 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max | Min | Typ | Max |  |
| BW | Bandwidth Gain $1^{1}$ Gain $2^{2,4}$ |  |  | $\begin{aligned} & 40 \\ & 90 \end{aligned}$ |  |  | $\begin{aligned} & 40 \\ & 90 \end{aligned}$ |  | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{MHz} \end{aligned}$ |
| $t_{R}$ | Rise time Gain $1^{1}$ Gain $2^{2,4}$ | $V_{\text {OUT }}=1 \mathrm{~V}_{\text {P-P }}$ |  | $\begin{gathered} 10.5 \\ 4.5 \end{gathered}$ | 12 |  | $\begin{gathered} 10.5 \\ 4.5 \end{gathered}$ | 10 | $\begin{aligned} & \mathrm{ns} \\ & \text { ns } \end{aligned}$ |
| tpo | $\begin{aligned} & \text { Propagation delay } \\ & \text { Gain } 1^{1} \\ & \text { Gain } 2^{2,4} \end{aligned}$ | $V_{\text {OUT }}=1 \mathrm{~V}_{\text {P-P }}$ |  | $\begin{aligned} & 7.5 \\ & 6.0 \end{aligned}$ | 10 |  | 7.5 6.0 | 10 | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |

## NOTES:

1. Gain select Pins $G_{1 A}$ and $G_{1 B}$ connected together.
2. Gain select Pins $G_{2 A}$ and $G_{2 B}$ connected together.
3. All gain select pins open.
4. Applies to 10 - and 14 -pin versions only.

TYPICAL PERFORMANCE CHARACTERISTICS


TYPICAL PERFORMANCE CHARACTERISTICS (Continued)


TYPICAL PERFORMANCE CHARACTERISTICS (Continued)


TEST CIRCUITS $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise specified.


TYPICAL APPLICATIONS


TCOB420S

$$
\begin{aligned}
& \text { NOTE: } \\
& \begin{aligned}
\frac{V_{0}(s)}{V_{1}(s)} & \cong \frac{1.4 \times 10^{4}}{Z(s)+2 r_{e}} \\
& \cong \frac{1.4 \times 10^{4}}{Z(s)+32}
\end{aligned}
\end{aligned}
$$

## Basic Configuration




TCOB440S
NOTE:
For frequency $F_{1} \ll 1 / 2 \pi(32) C$
$V_{0} \cong 1.4 \times 10^{4} \mathrm{C} \frac{\mathrm{dVi}}{\mathrm{dT}}$
Differentiation with High Common-Mode Noise Rejection

## FILTER NETWORKS

| Z NETWORK | FILTER TYPE | $V_{0}(s)$ TRANSFER <br> $V_{1}$ (s) FUNCTION |
| :---: | :---: | :---: |
| $0 \text { - }$ | LOW PASS | $\frac{1.4 \times 10^{4}}{L}\left[\frac{1}{s+R / L}\right]$ |
| O- | HIGH PASS | $\frac{1.4 \times 10^{4}}{R}\left[\frac{s}{s+1 / R C}\right]$ |
| $0-\overbrace{\text { R }}^{\text {R }} \text { in }$ | BAND PASS | $\frac{1.4 \times 10^{4}}{L}\left[\frac{s}{s^{2}+R / L s+1 / L C}\right]$ |
|  | BAND REJECT | $\frac{1.4 \times 10^{4}}{R}\left[\frac{s^{2}+1 / L C}{s^{2}+1 / L C+s / R C}\right]$ |

TC09422S

[^0]
# NE/SE5539 <br> High Frequency Operational Amplifier 

## Product Specification

## DESCRIPTION

The NE/SE5539 is a very wide bandwidth, high slew rate, monolithic operational amplifier for use in video amplifiers, RF amplifiers, and extremely high slew rate amplifiers.

Emitter-follower inputs provide a true differential high input impedance device. Proper external compensation will allow design operation over a wide range of closed-loop gains, both inverting and non-inverting, to meet specific design requirements.

## FEATURES

- Bandwidth
- Unity gain - 350 MHz
- Full power - 48MHz
- GBW-1.2 GHz at 17dB
- Slew rate: 600/V $\mu \mathrm{s}$
- Avol: 52dB typical
- Low noise $-4 n \mathrm{~V} / \sqrt{\mathrm{Hz}}$ typical
- MIL-STD processing available


## APPLICATIONS

- High speed datacomm
- Video monitors \& TV
- Satellite communications
- Image processing
- RF instrumentation \& oscillators
- Magnetic storage
- Military communications

PIN CONFIGURATION


## ORDERING INFORMATION

| DESCRIPTION | TEMPERATURE RANGE | ORDER CODE |
| :--- | :---: | :---: |
| 14-Pin Plastic DIP | 0 to $+70^{\circ} \mathrm{C}$ | NE5539N |
| 14-Pin Plastic SO | 0 to $+70^{\circ} \mathrm{C}$ | NE5539D |
| 14-Pin Cerdip | 0 to $+70^{\circ} \mathrm{C}$ | NE5539F |
| 14-Pin Plastic DIP | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | SE5539N |
| 14-Pin Cerdip | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | SE5539F |

## ABSOLUTE MAXIMUM RATINGS ${ }^{1}$

| SYMBOL | PARAMETER | RATING | UNIT |
| :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply voltage | $\pm 12$ | V |
| Pomax | $\begin{aligned} & \text { Maximum power dissipation, } \\ & T_{A}=25^{\circ} \mathrm{C}(\text { still-air })^{2} \\ & \mathrm{~F} \text { package } \\ & \mathrm{N} \text { package } \\ & \mathrm{D} \text { package } \end{aligned}$ | $\begin{aligned} & 1.17 \\ & 1.45 \\ & 0.99 \end{aligned}$ | $\begin{aligned} & w \\ & w \\ & w \end{aligned}$ |
| TSTG | Storage temperature range | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{J}$ | Max junction temperature | 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {A }}$ | Operating temperature range NE SE | $\begin{gathered} 0 \text { to } 70 \\ -55 \text { to }+125 \end{gathered}$ | ${ }^{\circ}{ }^{\circ} \mathrm{C}$ |
| TSOLD | Lead temperature (10sec max) | 300 | ${ }^{\circ} \mathrm{C}$ |

## NOTES:

1. Differential input voltage should not exceed 0.25 V to prevent excessive input bias current and common-mode voltage 2.5 V . These voltage limits may be exceeded if current is limited to less than 10 mA .
2. Derate above $25^{\circ} \mathrm{C}$, at the following rates:

F package at $9.3 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$
N package at $11.6 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$
D package at $7.9 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$

High Frequency Operational Amplifier

## EQUIVALENT CIRCUIT



TC08730S

DC ELECTRICAL CHARACTERISTICS $\mathrm{V}_{\mathrm{CC}}= \pm 8 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise specified.

| SYMBOL | PARAMETER | TEST CONDITIONS |  | SE5539 |  |  | NE5539 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Typ | Max | Min | Typ | Max |  |
| $V_{\text {OS }}$ | Input offset voltage | $\mathrm{V}_{\mathrm{O}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{S}}=100 \Omega$ | Over temp |  | 2 | 5 |  |  |  | mV |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 2 | 3 |  | 2.5 | 5 |  |
|  | $\Delta \mathrm{V}_{\text {OS }} / \Delta \mathrm{T}$ |  |  |  | 5 |  |  | 5 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| los | Input offset current |  | Over temp |  | 0.1 | 3 |  |  |  | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 0.1 | 1 |  |  | 2 |  |
|  | $\Delta \mathrm{l}_{\text {OS }} / \Delta \mathrm{T}$ |  |  |  | 0.5 |  |  | 0.5 |  | $n A /{ }^{\circ} \mathrm{C}$ |
| $I_{B}$ | Input bias current |  | Over temp |  | 6 | 25 |  |  |  | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 5 | 13 |  | 5 | 20 |  |
|  | $\Delta \mathrm{I}_{\mathrm{B}} / \Delta \mathrm{T}$ |  |  |  | 10 |  |  | 10 |  | $n A /{ }^{\circ} \mathrm{C}$ |
| CMRR | Common-mode rejection ratio | $\mathrm{F}=1 \mathrm{kHz}, \mathrm{R}_{\mathrm{S}}=100 \Omega, \mathrm{~V}_{\mathrm{CM}} \pm 1.7 \mathrm{~V}$ |  | 70 | 80 |  | 70 | 80 |  | dB |
|  |  |  | Over temp | 70 | 80 |  |  |  |  | dB |
| $\mathrm{R}_{\mathrm{IN}}$ | Input impedance |  |  |  | 100 |  |  | 100 |  | $\mathrm{k} \Omega$ |
| Rout | Output impedance |  |  |  | 10 |  |  | 10 |  | $\Omega$ |

DC ELECTRICAL CHARACTERISTICS (Continued) $\mathrm{V}_{\mathrm{CC}}= \pm 8 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise specified.

| SYMBOL | PARAMETER | TEST CONDITIONS |  |  | SE5539 |  |  | NE5539 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | Min | Typ | Max | Min | Typ | Max |  |
| $V_{\text {OUT }}$ | Output voltage swing | $\begin{gathered} R_{\mathrm{L}}=150 \Omega \text { to } \mathrm{GND} \text { and } \\ 470 \Omega \text { to }-\mathrm{V}_{\mathrm{CC}} \end{gathered}$ |  | + Swing |  |  |  | +2.3 | +2.7 |  | V |
|  |  |  |  | -Swing |  |  |  | -1.7 | -2.2 |  |  |
| $\mathrm{V}_{\text {OUT }}$ | Output voltage swing | $\begin{gathered} R_{\mathrm{L}}=2 \mathrm{k} \Omega \text { to } \\ \mathrm{GND} \end{gathered}$ | Over temp | + Swing | +2.3 | +3.0 |  |  |  |  | $\checkmark$ |
|  |  |  |  | -Swing | -1.5 | -2.1 |  |  |  |  |  |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | + Swing | +2.5 | +3.1 |  |  |  |  | V |
|  |  |  |  | -Swing | -2.0 | -2.7 |  |  |  |  |  |
| ${ }^{1} \mathrm{CC}+$ | Positive supply current | $V_{O}=0, R_{1}=\infty$ |  | Over temp |  | 14 | 18 |  |  |  | mA |
|  |  |  |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 14 | 17 |  | 14 | 18 |  |
| $\mathrm{ICO}^{-}$ | Negative supply current | $\mathrm{V}_{\mathrm{O}}=0, \mathrm{R}_{1}=\infty$ |  | Over temp |  | 11 | 15 |  |  |  | mA |
|  |  |  |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 11 | 14 |  | 11 | 15 |  |
| PSRR | Power supply rejection ratio | $\Delta V_{C C}= \pm 1 \mathrm{~V}$ |  | Over temp |  | 300 | 1000 |  |  |  | $\mu \mathrm{V} / \mathrm{V}$ |
|  |  |  |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  |  |  | 200 | 1000 |  |
| Avol | Large signal voltage gain | $\begin{gathered} V_{O}=+2.3 V,-1.7 \mathrm{~V} \\ R_{\mathrm{L}}=150 \Omega \text { to } \mathrm{GND}, 470 \Omega \text { to }-V_{C C} \end{gathered}$ |  |  |  |  |  | 47 | 52 | 57 | dB |
| Avol | Large signal voltage gain | $\begin{gathered} V_{\mathrm{O}}=+2.3 \mathrm{~V},-1.7 \mathrm{~V} \\ \mathrm{R}_{\mathrm{L}}=2 \Omega \text { to } \mathrm{GND} \end{gathered}$ |  |  |  |  |  |  |  |  | dB |
|  |  |  |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  |  | 47 | 52 | 57 |  |
| Avol | Large signal voltage gain | $\begin{aligned} & \mathrm{V}_{\mathrm{O}}=+2.5 \mathrm{~V},-2.0 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega \text { to } \mathrm{GND} \end{aligned}$ |  | Over temp | 46 |  | 60 |  |  |  | dB |
|  |  |  |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 48 | 53 | 58 |  |  |  |  |

DC ELECTRICAL CHARACTERISTICS $\mathrm{V}_{\mathrm{CC}}= \pm 6 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise specified.

| SYMBOL | PARAMETER | TEST CONDITIONS |  |  | SE5539 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | Min | Typ | Max |  |
| Vos | Input offset voltage |  |  | Over temp |  | 2 | 5 | mV |
|  |  |  |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 2 | 3 |  |
| los | Input offset current |  |  | Over temp |  | 0.1 | 3 | $\mu \mathrm{A}$ |
|  |  |  |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 0.1 | 1 |  |
| $i_{B}$ | Input bias current |  |  | Over temp |  | 5 | 20 | $\mu \mathrm{A}$ |
|  |  |  |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 4 | 10 |  |
| CMRR | Common-mode rejection ratio | $\mathrm{V}_{\mathrm{CM}}= \pm 1.3 \mathrm{~V}, \mathrm{R}_{\mathrm{S}}=100 \Omega$ |  |  | 70 | 85 |  | dB |
| $\mathrm{ICC}^{+}$ | Positive supply current |  |  | Over temp |  | 11 | 14 | mA |
|  |  |  |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 11 | 13 |  |
| $\mathrm{ICCO}^{-}$ | Negative supply current |  |  | Over temp |  | 8 | 11 | mA |
|  |  |  |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 8 | 10 |  |
| PSRR | Power supply rejection ratio | $\Delta V_{C C}= \pm 1 \mathrm{~V}$ |  | Over temp |  | 300 | 1000 | $\mu \mathrm{V} / \mathrm{V}$ |
|  |  |  |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  |  |  |
| $V_{\text {OUT }}$ | Output voltage swing | $\begin{aligned} & R_{L}=150 \Omega \text { to } G N D \\ & \text { and } 390 \Omega \text { to }-V_{C C} \end{aligned}$ | Over temp | + Swing | +1.4 | +2.0 |  | V |
|  |  |  |  | -Swing | -1.1 | -1.7 |  |  |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | + Swing | +1.5 | +2.0 |  |  |
|  |  |  |  | -Swing | -1.4 | -1.8 |  |  |

AC ELECTRICAL CHARACTERISTICS $V_{C C}= \pm 8 V, R_{L}=150 \Omega$ to $G N D \& 470 \Omega$ to $-V_{C C}$, unless otherwise specified.

| SYMBOL | PARAMETER | TEST CONDITIONS | SE5539 |  |  | NE5539 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max | Min | Typ | Max |  |
| BW | Gain bandwidth product | $\mathrm{A}_{\mathrm{CL}}=7, \mathrm{~V}_{0}=0.1 \mathrm{~V}_{\mathrm{P}-\mathrm{P}}$ |  | 1200 |  |  | 1200 |  | MHz |
|  | Small-signal bandwidth | $A_{C L}=2, R_{L}=150 \Omega^{1}$ |  | 110 |  |  | 110 |  | MHz |
| $t_{s}$ | Settling time | $A_{C L}=2, R_{L}=150 \Omega^{1}$ |  | 15 |  |  | 15 |  | ns |
| SR | Slew rate | $A_{C L}=2, R_{L}=150 \Omega^{1}$ |  | 600 |  |  | 600 |  | $\mathrm{V} / \mu \mathrm{s}$ |
| $t_{\text {PO }}$ | Propagation delay | $A_{C L}=2, R_{L}=150 \Omega^{1}$ |  | 7 |  |  | 7 |  | ns |
|  | Full power response | $A_{C L}=2, R_{L}=150 \Omega^{1}$ |  | 48 |  |  | 48 |  | MHz |
|  | Full power response | $A_{V}=7, R_{L}=150 \Omega^{1}$ |  | 20 |  |  | 20 |  | MHz |
|  | Input noise voltage | $\mathrm{R}_{\mathrm{S}}=50 \Omega, 1 \mathrm{MHz}$ |  | 4 |  |  | 4 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
|  | Input noise current | 1 MHz |  | 6 |  |  | 6 |  | $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ |

NOTE:

1. External compensation.

AC ELECTRICAL CHARACTERISTICS $V_{C C}= \pm 6 \mathrm{~V}, R_{L}=150 \Omega$ to $G N D$ and $390 \Omega$ to $-V_{C C}$, unless otherwise specified.

| SYMBOL | PARAMETER | TEST CONDITIONS | SE5539 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |
| BW | Gain bandwidth product | $\mathrm{A}_{\mathrm{CL}}=7$ |  | 700 |  | MHz |
|  | Small-signal bandwidth | $A_{C L}=2^{1}$ |  | 120 |  | MHz |
| ts | Settling time | $A_{C L}=2^{1}$ |  | 23 |  | ns |
| SR | Slew rate | $A_{C L}=2^{1}$ |  | 330 |  | $\mathrm{V} / \mu \mathrm{s}$ |
| tPD | Propagation delay | $A_{C L}=2^{1}$ |  | 4.5 |  | ns |
|  | Full power response | $A_{C L}=2^{1}$ |  | 20 |  | MHz |

NOTE:

1. External compensation.

TYPICAL PERFORMANCE CURVES


High Frequency Operational Amplifier

TYPICAL PERFORMANCE CURVES (Continued)


## CIRCUIT LAYOUT

 CONSIDERATIONSAs may be expected for an ultra-high frequency, wide-gain bandwidth amplifier, the physi-
cal circuit layout is extremely critical. Breadboarding is not recommended. A doublesided copper-clad printed cirucit board will result in more favorable system operation. An
example utilizing a 28 dB non-inverting amp is shown in Figure 1.


NOTES:
$\mathrm{R}_{1}=75 \Omega 5 \%$ CARBON $\mathrm{R}_{2}=75 \Omega 5 \%$ CARBON $\mathrm{R}_{3}=75 \Omega 5 \%$ CARBON $\mathrm{R}_{4}=36 \mathrm{k} 5 \%$ CARBON
$\mathrm{R}_{5}=20 \mathrm{k}$ TRIMPOT (CERMET) $\mathrm{R}_{\mathrm{F}}=1.5 \mathrm{k}$ (28dB GAIN) $\mathrm{R}_{6}=470 \Omega 5 \%$ CARBON

RFC 3 T \# 26 BUSS WIRE ON FERROXCUBE VK 200 09/3B CORE BYPASS CAPACITORS
inf Ceramic (MEPCO OR EQUIV.)


NOTE:

1. Bond edges of top and bottom ground plane copper.

Figure 1. 28dB Non-Inverting Amp Sample PC Layout

High Frequency Operational Amplifier

## NE5539 COLOR VIDEO

## AMPLIFIER

The NE5539 wideband operational amplifier is easily adapted for use as a color video amplifier. A typical circuit is shown in Figure 2 along with vector-scope ${ }^{1}$ photographs showing the amplifier differential gain and phase response to a standard five-step modulated staircase linearity signal (Figures 3, 4 and 5). As can be seen in Figure 4, the gain varies less than $0.5 \%$ from the bottom to the top of the staircase. The maximum differential phase shown in Figure 5 is approximately $+0.1^{\circ}$.

The amplifier circuit was optimized for a $75 \Omega$ input and output termination impedance with a gain of approximately $10(20 \mathrm{~dB})$.

## NOTE:

1. The input signal was 200 mV and the output 2 V .


TC08750S
Figure 2. NE5539 Video Amplifier
$V_{C C}$ was $\pm 8 \mathrm{~V}$.


## NOTE:

Instruments used for these measurements were Tektronix 146 NTSC test signal generator, 520A NTSC vectorscope, and 1480 waveform monitor.

High Frequency Operational Amplifier


## APPLICATIONS



Figure 6. Non-Inverting Follower


Figure 7. Inverting Follower

## FOR DETAILED INFORMATION SEE RELEVANT DATA BOOK OR DATA SHEET

## SINGLE-CHIP 8-BIT MICROCONTROLLER

## DESCRIPTION

The PCB80C51 family of single-chip 8-bit microcontrollers is manufactured in an advanced CMOS process. The family consists of the following members:

- PCB80C51BH-3: 4 K bytes mask-programmable ROM, 128 bytes RAM
- PCB80C31BH-3: ROM-less version of the PCB80C51BH-3

In the following text, the generic term "PCB80C51BH-3" is used to refer to both family members.
The device provides hardware features, architectural enhancements and new instructions to function as a controller for applications requiring up to 64 K bytes of program memory and/or up to 64 K bytes of data memory.
The PCB80C51BH-3 contains a non-volatile $4 \mathrm{~K} \times 8$ read-only program memory; a volatile $128 \times 8 \mathrm{read} / \mathrm{write}$ data memory; 32 I/O lines; two 16 -bit timer/event counters; a five-source, two-priority level, nested interrupt structure; a seriall/O port for either multi-processor communications, I/O expansion, or full duplex UART; and on-chip oscillator and timing circuits. For systems that require extra capability, the PCB80C51BH-3 can be expanded using standard TTL compatible memories and logic.
The PCB80C51BH-3 has two software selectable modes of reduced activity for further power reduction Idle and Power-down.
The Idle mode freezes the CPU while allowing the RAM, timers, serial port and interrupt system to continue functioning.
The Power-down mode saves the RAM contents but freezes the oscillator causing all other chip functions to be inoperative.
The device also functions as an arithmetic processor having facilities for both binary and BCD arithmetic plus bit-handling capabilities. The instruction set consists of over 100 instructions: 49 one-byte, 46 two-byte and 16 three-byte. With a 12 MHz crystal, $58 \%$ of the instructions are executed in $1 \mu \mathrm{~s}$ and $40 \%$ in $2 \mu \mathrm{~s}$. Multiply and divide instructions require $4 \mu \mathrm{~s}$. Multiply, divide, subtract and compare are among the many instructions included in the instruction set.

## Features

- $4 \mathrm{~K} \times 8$ ROM (80C51BH-3 only), $128 \times 8$ RAM
- Four 8-bit ports, 32 I/O lines
- Two 16-bit timer/event counters
- Full-duplex serial port
- External memory expandable to 128 K , external ROM up to 64 K and/or external RAM up to 64 K
- Boolean processing
- 218 bit-addressable locations
- On-chip oscillator
- Five-source interrupt structure with two priority levels
- With a 12 MHz clock, $58 \%$ of the instructions execute in $1 \mu \mathrm{~s}$; multiply and divide instructions execute in $4 \mu \mathrm{~s}$; all other instructions execute in $2 \mu \mathrm{~s}$
- Enhanced architecture with: non-page-oriented-instructions direct addressing
four 8 -byte +1 -byte register blanks stack depth up to 128 -bytes multiply, divide, subtract and compare instructions
- PCB80C51/C31BH-3

XTAL frequency range: 1,2 to 16 MHz temperature range: $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ PCF80C51/C31BH-3
XTAL frequency range: 1,2 to 12 MHz temperature range: $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ PCA80C51/C31BH-3
XTAL frequency range: 1,2 to 12 MHz temperature range: $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

## PACKAGE OUTLINES



POWER $\begin{aligned} & \text { SUPPLY }\end{aligned}\left\{\begin{array}{l}\xrightarrow{V_{C C}}+5 V \text { MAIN SUPPLY } \\ \xrightarrow{V_{S S}} \text { GROUND }\end{array}\right.$
(1) PCB80C51BH-3 only.

Fig. 1 Block diagram.

## FOR DETAILED INFORMATION SEE REVELANT DATA BOOK OR DATA SHEET SINGLE-CHIP 8-BIT CMOS MICROCONTROLLER

## DESCRIPTION

The PC80CXX family of single-chip 8-bit CMOS microcontrollers consists of:

- The PCB80C49 with resident mask programmed $2 \mathrm{~K} \times 8$ ROM, $128 \times 8$ RAM.
- The PCB80C39 without resident program memory for use with external EPROM/ROM, $128 \times 8$ RAM. All versions are pin and function compatible to their NMOS counter parts but with additional features and high performance.
The PC80CXX family are designed to be efficient control processors as well as arithmetic processors. Their instruction set allows the user to directly set and reset individual I/O, and to test individual individual bits within the accumulator. A large variety of branch and table look-up instructions enable efficient implementation of standard logic functions. Code efficiency is high; over 70\% of the instructions are single byte; all others are two byte.
An on-chip 8 -bit counter is provided, which can count either machine cycles $(\div 32)$ or external events. The counter can be programmed to cause an interrupt to the processor.
Program and data memories can be expanded using standard devices. Input/output capabilities can be expanded using standard devices.
The family has low power consumption and in addition a power down mode is provided.
For further detailed information see users manual 'single-chip 8 -bit microcontrollers'.


## Features

- 8-bit CPU, ROM, RAM, I/O in a single 40 -pin package
- PCB80C49: $2 \mathrm{~K} \times 8$ ROM, $128 \times 8$ RAM
- Internal counter/timer
- Internal oscillator, clock driver
- Single-level interrupts: external and counter/timer
- 17 internal registers: accumulator, 16 addressable registers
- Over 90 instructions: $70 \%$ single byte
- All instructions: 1 or 2 cycles
- Easily expandable memory and I/O
- TTL compatible inputs and outputs
- Single 5 V supply
- Wide frequency operating range
- Low current consumption
- Available with extended temperature ranges: (PCB version) 0 to $+70^{\circ} \mathrm{C}$
(PCF version) -40 to $+85^{\circ} \mathrm{C}$
(PCA version) -40 to $+110^{\circ} \mathrm{C}$
- Frequency range: 1 to 15 MHz for all temperature ranges


## APPLICATIONS

- Peripheral interfaces and controllers
- Test and measurement instruments
- Sequencers
- Audio/video systems
- Environmerital control systems
- Modems and data enciphering


## PACKAGE OUTLINES

PCB/F/A80C39/C49P: 40-lead DIL; plastic (SOT 129).
PCB/F/A80C39/C49WP: 44-lead PLCC; plastic leaded chip carrier, 'pocket' version (SOT187AA); 'pedestal' version (SOT187). These versions are interchangeable.


FOR DETAILED INFORMATION SEE RELEVANT DATA BOOK OR DATA SHEET.

## SINGLE-CHIP 8-BIT MICROCONTROLLER

## GENERAL DESCRIPTION

The PCB83C552 single-chip 8-bit microcontroller is manufactured in an advanced CMOS process and is a derivative of the PCB80C51 microcontroller family. The PCB83C552 has the same instruction set as the PCB80C51. Two versions of the derivative exist although the generic term "PCB83C552" is used to refer to both family members:

- PCB83C552: 8 K bytes mask-programmable ROM, 256 bytes RAM
- PCB80C552: ROM-less version of the PCB83C552

This I/O intensive device provides architectural enhancements to function as a controller in the field of automotive electronics, specifically engine management and gear box control.
The PCB83C552 contains a non-volatile $8 \mathrm{~K} \times 8$ read-only program memory, a volatile $256 \times 8$ read/write data memory, six 8 -bit I/O ports, two 16-bit timer/event counters (identical to the timers of the 80C51), an additional 16-bit timer coupled to capture and compare latches, a fifteen-source, two-priority-level, nested interrupt structure, an 8 -input ADC, a dual DAC pulse width modulated interface, two serial interfaces (UART and $I^{2} \mathrm{C}$-bus), a 'watchdog' timer and on-chip oscillator and timing circuits. For systems that require extra capability, the PCB83C552 can be expanded using standard TTL compatible memories and logic.

The device also functions as an arithmetic processor having facilities for both binary and BCD arithmetic plus bit-handling capabilities. The instruction set consists of over 100 instructions: 49 one-byte, 45 two-byte and 17 three-byte. With a 12 MHz crystal, $58 \%$ of the instructions are executed in $1 \mu \mathrm{~s}$ and $40 \%$ in $2 \mu \mathrm{~s}$. Multiply and divide instructions require $4 \mu \mathrm{~s}$.

## Features

- 80C51 central processing unit
- $8 \mathrm{~K} \times 8 \mathrm{ROM}$, expandable externally to 64 K bytes
- $256 \times 8$ RAM, expandable externally to 64 K bytes
- Two standard 16-bit timer/counters
- An additional 16-bit timer/counter coupled to four capture registers and three compare registers
- A 10-bit ADC with 8 multiplexed analogue inputs
- Two 8-bit resolution, Pulse Width Modulated outputs
- Five 8-bit I/O ports plus one 8-bit input port shared with analogue inputs
- $I^{2} \mathrm{C}$-bus serial I/O port with byte orientated master and slave functions
- Full-duplex UART compatible with the standard PCB80C51
- On-chip watchdog timer


## - PCB80C552/83C552

XTAL frequency range: 1.2 to 12 MHz temperature range: $0^{\circ} \mathrm{C}$ to $+70{ }^{\circ} \mathrm{C}$ PCF80C552/83C552
XTAL frequency range: 1.2 to 12 MHz temperature range: $-40{ }^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ PCA80C552/83C552
XTAL frequency range: 1.2 to 12 MHz temperature range: $-40{ }^{\circ} \mathrm{C}$ to $+125{ }^{\circ} \mathrm{C}$

## PACKAGE OUTLINES

PCA/PCB/PCF/83C552/80C552WP
68-lead plastic leaded chip carrier (PLCC) 'pocket' version (SOT188AA)

(0) alternative function of port 0
(3) alternative function of port 3
(1) alternative functions of port 1
(4) alternative function of port 4
(2) alternative function of port 2
(5) alternative function of port 5
(6) not present in PCB80C552

Fig. 1 Block diagram.

## FOR DETAILED INFORMATION SEE REVELANT DATA BOOK OR DATA SHEET

## SINGLE-CHIP 8-BIT MICROCONTROLLER

## GENERAL DESCRIPTION

The PCB83C652 single-chip 8-bit microcontroller is manufactured in an advanced CMOS process and is a derivative of the PCB80C51 microcontroller family. The PCB83C652 has the same instruction set as the PCB80C51. Two versions of the derivative exist although the generic term 'PCB83C652" is used to refer to both family members:

- PCB83C652: 8 K bytes mask-programmable ROM, 256 bytes RAM
- PCB80C652: ROM-less version of the PCB83C652

This device provides architectural enhancements that make it applicable in a variety of applications in general control systems.
The PCB83C652 contains a non-volatile $8 \mathrm{~K} \times 8$ read-only program memory, a volatile $256 \times 8 \mathrm{read} / \mathrm{write}$ data memory, four 8 -bit I/O ports, two 16 -bit timer/event counters (identical to the timers of the 80C51), a multi-source, two-priority-level, nested interrupt structure, an $I^{2} \mathrm{C}$ interface, UART and on-chip oscillator and timing circuits. For systems that require extra capability, the PCB83C652 can be expanded using standard TTL compatible memories and logic.

The device also functions as an arithmetic processor having facilities for both binary and BCD arithmetic plus bit-handling capabilities. The instruction set consists of over 100 instructions: 49 one-byte, 45 two-byte and 17 three-byte. With a 12 MHz crystal, $58 \%$ of the instructions are executed in $1 \mu \mathrm{~s}$ and $40 \%$ in $2 \mu \mathrm{~s}$. Multiply and divide instructions require $4 \mu \mathrm{~s}$.

## Features

- 80C51 central processing unit
- $8 \mathrm{~K} \times 8$ ROM, expandable externally to 64 K bytes
- $256 \times 8$ RAM, expandable externally to 64 K bytes
- Two standard 16 -bit timer/counters
- Four 8-bit I/O ports
- $I^{2} \mathrm{C}$-bus serial I/O port with byte orientated master and slave functions
- Full-duplex UART facilities

Three temperature ranges available
0 to $+70^{\circ} \mathrm{C}$; PCB83C652 versions
-40 to $+85^{\circ} \mathrm{C}$; PCF83C652 versions
-40 to $+125^{\circ} \mathrm{C}$; PCA83C652 versions

- Extended frequency range: 1.2 MHz to 12 MHz


## PACKAGE OUTLINES

PCA/PCB/PCF83C652P; PCA/PCB/PCF80C652P: 40-lead DIL; plastic (SOT129). PCA/PCB/PCF83C652WP; PCA/PCB/PCF80C652WP: 44-lead plastic leaded-chip-carrier (PLCC) (SOT187 pedestal or SOT187AA pocket versions, these are interchangeable).
PCA/PCB/PCF83C652H; PCA/PCB/PCF80C652H: 44-lead quad flat-pack (OFP). This is in preparation.


Fig. 1 Block diagram.

## FOR DETAILED INFORMATION SEE REVELANT DATA BOOK OR DATA SHEET

## SINGLE-CHIP 8-BIT MICROCONTROLLER

## GENERAL DESCRIPTION

The PCB83C654 single-chip 8-bit microcontroller is manufactured in an advanced CMOS process and is a derivative of the PCB80C51 microcontroller family. The PCB83C654 has the same instruction set as the PCB80C51. The ROM-less PCB80C652 should be used for development purposes.
This device-provides architectural enhancements that make it applicable in a variety of applications in general control systems.
The PCB83C654 contains a non-volatile $16 \mathrm{~K} \times 8$ read-only program memory, a volatile $256 \times 8 \mathrm{read} / \mathrm{write}$ data memory, four 8 -bit I/O ports, two 16 -bit timer/event counters (identical to the timers of the 80C51), a multi-source, two-priority-level, nested interrupt structure, an $I^{2} \mathrm{C}$ interface, UART and on-chip oscillator and timing circuits. For systems that require extra capability, the PCB83C654 can be expanded using standard TTL compatible memories and logic.
The device also functions as an arithmetic processor having facilities for both binary and BCD arithmetic plus bit-handling capabilities. The instruction set consists of over 100 instructions: 49 one-byte, 45 two-byte and 17 three-byte. With a 12 MHz crystal, $58 \%$ of the instructions are executed in $1 \mu \mathrm{~s}$ and $40 \%$ in $2 \mu \mathrm{~s}$. Multiply and divide instructions require $4 \mu \mathrm{~s}$.

## Features

- 80C51 central processing unit
- $16 \mathrm{~K} \times 8$ ROM, expandable externally to 64 K bytes
- $256 \times 8$ RAM, expandable externally to 64 K bytes
- Two standard 16 -bit timer/counters
- Four 8 -bit $1 / 0$ ports
- $1^{2} \mathrm{C}$-bus serial $\mathrm{I} / \mathrm{O}$ port with byte orientated master and slave functions
- Full-duplex UART facilities


## - A version for extended temperature range is in preparation

## PACKAGE OUTLINES

PCB83C654P : 40-lead DIL; plastic (SOT129).
PCB83C654WP: 44-lead plastic leaded chip-carrier (PLCC); (SOT187 pedestal or SOT187AA pocket version depending on source, versions are interchangeable).
PCB83C654H : 44-lead quad flat-pack; plastic (SOT205A) in preparation.


Fig. 1 Block diagram.

## FOR DETAILED INFORMATION SEE RELEVANT DATA BOOK OR DATA SHEET

## SINGLE-CHIP 8-BIT MICROCONTROLLER

## GENERAL DESCRIPTION

The PCB83C851 single chip microcontroller is manufactured in an advanced CMOS process and is a derivative of the PCB80C51 microcontroller family. The PCB83C851 has the same instruction set as the PCB80C51. Two versions of the derivative exist although the generic term 'PCB83C851' is used to refer to both family members:

- PCB83C851:4 K bytes mask-programmable ROM, 128 bytes RAM, 256 bytes EEPROM
- PCB80C851: ROM-less version of the PCB83C851

This device provides architectural enhancements that make it suitable for a variety of applications, specifically control systems.

The PCB83C851 contains a non-volatile $4 \mathrm{~K} \times 8$ read-only program memory; a volatile $128 \times 8$ read/write data memory; a 256 byte electrically erasable programmable read only memory (EEPROM); 32 I/O lines; two 16-bit timer/event counters (identical to the timers of the PCB80C51); a seven source, five-vector, two-priority-level, nested interrupt structure; a serial I/O port for either multiprocessor communications, I/O expansion or full duplex UART; and on-chip oscillator and timing circuits. For systems that require extra capability, the PCB83C851 can be expanded using standard TTL compatible memories and logic.

The PCB83C851 has two software selectable modes of reduced activity for further power reduction: Idle and Power-down. The Idle mode freezes the CPU while allowing the RAM, timers, serial port and interrupt system to continue functioning. The Power-down mode saves the RAM contents but freezes the oscillator causing all other chip functions to be inoperative.

The device also functions as an arithmetic processor having facilities for both binary and BCD arithmetic plus bithandling capabilities. The instruction set consists of over 100 instructions: 49 one-byte, 46 two-byte and 16 threebyte. With a 12 MHz crystal, $58 \%$ of the instructions are executed in $1 \mu \mathrm{~s}$ and $40 \%$ in $2 \mu \mathrm{~s}$. Multiply and divide instructions require $4 \mu$ s.

## Features

- PCB80C51 central processing unit
- $4 \mathrm{~K} x 8$ ROM, expandable externally to 64 K bytes
- $128 \times 8$ RAM, expandable externally to 64 K bytes
- Four 8-bit I/O ports, 32 I/O lines
- Two 16-bit timer/event counters
- Full-duplex serial port
- Boolean processing
- On-chip oscillator
- Seven-source, five-vector interrupt structure with two priority levels
- $58 \%$ of the instructions are executed in $1 \mu \mathrm{~s}$; multiply and divide in $4 \mu \mathrm{~s}$; all others are executed in $2 \mu \mathrm{~s}$ (with a 12 MHz oscillator)
- Enhanced architecture with non-page-orientedinstructions, direct addressing, four 8-byte register banks, stack depth up to 128-bytes, multiply, divide, subtract and compare instructions
- ROM code protection (mask-programmable)
- Security mode, user dependent protection of the EEPROM contents
- Additional interrupt source (EEPROM) 'ORed' with serial interrupt


## EEPROM:

- Non-volatile $256 \times 8$ bit EEPROM (electrically erasable programmable read only memory)
- On-chip voltage multiplier for erase/write
- 10000 erase/write cycles per byte
- 10 years non volatile data retention
- Infinite number of read cycles


## PACKAGE OUTLINES



Note (1): PCB/PCF83C851 only

Fig. 1 Block diagram.

## 18-ELEMENT BAR GRAPH LCD DRIVER

## GENERAL DESCRIPTION

The PCF1303T is an 18 -element bar graph LCD driver with linear relation to control voltage ( $\mathrm{V}_{\mathrm{c}}$ ) when in pointer or thermometer mode.


Fig. 1 Block diagram.

## PACKAGE OUTLINE

PCF1303T: 28-lead mini-pack; plastic (SO28; SOT136A).

## PIN DESCRIPTION



| pin no. | symbol | name and function |
| :--- | :--- | :--- |
| 1 | $\mathrm{~V}_{\text {osc }}$ | oscillator pin |
| 4 | $\mathrm{I}_{1}$ | mode select input |
| 5 | $\mathrm{~V}_{\mathrm{SS}}$ | ground (0 V ) |
| 6 to 23 | $\mathrm{Q}_{1}$ to $\mathrm{Q}_{18}$ | segment outputs |
| 24 | $\mathrm{Q}_{\mathrm{R}}$ | back-plane output |
| 25 | $\mathrm{~V}_{\mathrm{c}}$ | control voltage |
| 26 | $\mathrm{V}_{\text {ref }} \min$ <br> 27 | reference voltage inputs |
| 28 | $\mathrm{~V}_{\text {ref }}$ |  |

(1) Pins 2 and 3 should be connected to $\mathrm{V}_{\mathrm{SS}}$.

Fig. 2 Pin configuration.

## FUNCTION TABLE

| $I_{1}$ | mode |
| :---: | :--- |
| $L$ | pointer |
| $H$ | thermometer |

$H=H$ IGH voltage level
L = LOW voltage level

## FUNCTIONAL DESCRIPTION

The PCF1303T is an 18-element bar graph LCD driver with linear relation to the control voltage when in pointer or thermometer mode.
The first segment will energize when the control voltage is less than the trigger voltage $\left(\mathrm{V}_{\mathrm{T}(\mathrm{bar}) 2}\right.$ see equation [3]).
The circuit has analogue and digital sections.
The analogue section consists of a comparator with the inverting input coupled to the input control voltage. The non-inverting input of the comparator is connected via 17 analogue switches to the nodes of an 18 -element resistor divider. The extremities of the resistor divider are coupled via high-input impedance amplifiers to the maximum reference voltage input and the minimum reference voltage input.
The control input functions with Schmitt trigger action.
The digital section has one reference output ( $\mathrm{O}_{\mathrm{R}}$ ) to drive the back-plane and 18 outputs ( $\mathrm{O}_{1}$ to $\mathrm{O}_{18}$ ) to drive the segments.
The segment outputs incorporate two latches and some gates.
The circuit is driven by an on-chip oscillator with external resistors and capacitors. The outputs are driven at typical 100 Hz .

## LINEARITY

$$
\begin{equation*}
\mathrm{V}_{\text {step }}=\mathrm{V}_{\text {step }} \pm \Delta \mathrm{V}_{\text {step }} \tag{1}
\end{equation*}
$$

$\mathrm{V}_{\text {step }}$, is the voltage drop (internal) across the resistor-ladder network.
$\Delta V_{\text {step }}$ is the differential on $V_{\text {step }}$.

$$
\begin{equation*}
V_{\text {step }}=\frac{\left(V_{\text {ref } \max } \pm \Delta V_{2^{\prime}}\right)-\left(V_{\text {ref } \min } \pm \Delta V_{2}\right)}{18} \tag{2}
\end{equation*}
$$

$\Delta \mathrm{V}_{2}$ and $\Delta \mathrm{V}_{2}$, are the maximum offset voltage spread of the on-chip voltage followers.

## ABSOLUTE VOLTAGE TRIGGER LEVEL

The absolute voltage trigger level at the $\mathrm{V}_{\mathrm{c}}$ pin is $\mathrm{V}_{\mathrm{T}(\mathrm{bar}) \mathrm{n} \text {; }}$;
$\mathrm{V}_{\mathrm{T}(\text { bar }) \mathrm{n}}=\left(\mathrm{V}_{\text {ref min }} \pm \Delta \mathrm{V}_{2^{*}}\right)+\left\{(\mathrm{n}-1) \mathrm{V}_{\text {step }} \pm \Delta \mathrm{V}_{\mathrm{R}}\right\} \pm \Delta \mathrm{V}_{1} \pm \mathrm{V}_{\mathrm{H}}$
$n=$ number of segments; $2 \leqslant n \leqslant 18$.
$\Delta \mathrm{V}_{\mathrm{R}}$ is the voltage deviation at step n of the resistor-ladder network (for $\mathrm{n}=2$ or $18, \Delta \mathrm{~V}_{\mathrm{R}}=\Delta \mathrm{V}_{\text {step }}$ ).
$\Delta V_{1}$ is the offset voltage for the on-chip comparator.
$\mathrm{V}_{\mathrm{H}}$ is the hysteresis voltage: $30 \% \mathrm{~V}_{\text {step }} \geqslant \mathrm{V}_{\mathrm{H}} \geqslant 10 \% \mathrm{~V}_{\text {step }}$.

[^1]
## RATINGS

Limiting values as in accordance with the Absolute Maximum System (IEC 134)

Supply voltage
Voltage on any input
D.C. current into any input or output

Storage temperature range
Operating ambient temperature range
$V_{D D}$
$V_{1} \quad-0,5$ to $V_{D D}+0,5 \mathrm{~V}$
$\pm I_{1} \quad \max . \quad 10 \mathrm{~mA}$
$\mathrm{T}_{\text {stg }} \quad-25$ to $+125{ }^{\circ} \mathrm{C}$
$\mathrm{T}_{\mathrm{amb}} \quad-40$ to $+85^{\circ} \mathrm{C}$
D.C. CHARACTERISTICS
$\mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V}$

| parameter | $\begin{gathered} V_{D D} \\ \mathrm{~V} \end{gathered}$ | symbol | $\mathrm{Tamb}^{\left({ }^{\circ} \mathrm{C}\right)}$ |  |  |  |  |  |  | unit | notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | -40 |  | + 25 |  |  | + 85 |  |  |  |
|  |  |  | min. | max. | min. | typ. | max. | min. | max. |  |  |
| Quiescent device current | 10,0 | ${ }^{\text {I D D }}$ |  | 1200 |  |  | 1200 |  | 1200 | $\mu \mathrm{A}$ | 1 |
| Operating supply current | 8,2 | ${ }^{\text {IDD }}$ |  | 2,0 |  |  | 2,0 |  | 2,0 | mA | 2 |
| Input leakage current | $\begin{aligned} & 6,0 \\ & 8,2 \\ & 10,0 \end{aligned}$ | $\begin{aligned} & \pm 1_{1} \\ & \pm 1_{1} \\ & \pm 1_{1} \end{aligned}$ |  | $\begin{aligned} & 300 \\ & 300 \\ & 300 \end{aligned}$ |  |  | $\begin{aligned} & 300 \\ & 300 \\ & 300 \end{aligned}$ |  | $\begin{aligned} & 1000 \\ & 1000 \\ & 1000 \end{aligned}$ | $\begin{aligned} & \mathrm{nA} \\ & \mathrm{nA} \\ & \mathrm{nA} \end{aligned}$ | 3 |
| HIGH level input voltage select input $l_{1}$ | $\begin{aligned} & 6,0 \\ & 8,2 \\ & 10,0 \end{aligned}$ | $\begin{array}{\|l\|} V_{I H} \\ V_{1 H} \\ V_{I H} \end{array}$ | $\begin{aligned} & 4,2 \\ & 5,8 \\ & 7,0 \end{aligned}$ |  | $\begin{aligned} & 4,2 \\ & 5,8 \\ & 7,0 \end{aligned}$ |  |  | $\begin{aligned} & 4,2 \\ & 5,8 \\ & 7,0 \end{aligned}$ |  | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |  |
| LOW level input voltage select input I 1 | $\begin{aligned} & 6,0 \\ & 8,2 \\ & 10,0 \end{aligned}$ | $\begin{aligned} & v_{I L} \\ & v_{I L} \\ & v_{I L} \end{aligned}$ |  | $\begin{aligned} & 1,8 \\ & 2,4 \\ & 3,0 \end{aligned}$ | 2,4 |  | $\begin{aligned} & 1,8 \\ & 2,4 \\ & 3,0 \end{aligned}$ |  | $\begin{aligned} & 1,8 \\ & 3,0 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |  |
| HIGH level output voltage | $\begin{aligned} & 6,0 \\ & 8,2 \\ & 10,0 \end{aligned}$ | $\mathrm{V}_{\mathrm{OH}}$ <br> $\mathrm{V}_{\mathrm{OH}}$ <br> $\mathrm{V}_{\mathrm{OH}}$ | $\begin{aligned} & 5,95 \\ & 8,15 \\ & 9,95 \end{aligned}$ |  | $\begin{aligned} & 5,95 \\ & 8,15 \\ & 9,95 \end{aligned}$ |  |  | $\begin{aligned} & 5,95 \\ & 8,15 \\ & 9,95 \end{aligned}$ |  | V V V | 4 |
| LOW level output voltage | $\begin{aligned} & 6,0 \\ & 8,2 \\ & 10,0 \end{aligned}$ | $\mathrm{V}_{\mathrm{OL}}$ <br> $V_{\text {OL }}$ <br> $\mathrm{V}_{\mathrm{OL}}$ |  | $\begin{aligned} & 0,05 \\ & 0,05 \\ & 0,05 \end{aligned}$ |  |  | $\begin{aligned} & 0,05 \\ & 0,05 \\ & 0,05 \end{aligned}$ |  | $\begin{aligned} & 0,05 \\ & 0,05 \\ & 0,05 \end{aligned}$ | $\begin{array}{\|l} \mathrm{V} \\ \mathrm{~V} \\ \mathrm{~V} \end{array}$ | 4 |
| Output current HIGH | $\begin{aligned} & 6,0 \\ & 8,2 \\ & 10,0 \end{aligned}$ | $\begin{aligned} & -\mathrm{IOH} \\ & -\mathrm{OH} \\ & -\mathrm{OH} \end{aligned}$ | $\begin{aligned} & 0,6 \\ & 0,85 \\ & 1,0 \end{aligned}$ |  | $\begin{aligned} & 0,5 \\ & 0,7 \\ & 0,85 \end{aligned}$ |  |  | $\begin{aligned} & 0,35 \\ & 0,45 \\ & 0,6 \end{aligned}$ |  | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \end{aligned}$ | 5 |
| Output current LOW | $\begin{aligned} & 6,0 \\ & 8,2 \\ & 10,0 \end{aligned}$ | $\begin{aligned} & \mathrm{I} \mathrm{OL} \\ & \mathrm{I} \mathrm{OL} \end{aligned}$ $1 \mathrm{OL}$ | $\begin{aligned} & 0,65 \\ & 1,0 \\ & 1,3 \end{aligned}$ |  | $\begin{aligned} & 0,5 \\ & 0,8 \\ & 1,0 \end{aligned}$ |  |  | $\begin{aligned} & 0,4 \\ & 0,6 \\ & 0,8 \end{aligned}$ |  | $\begin{array}{\|l} \mathrm{mA} \\ \mathrm{~mA} \\ \mathrm{~mA} \end{array}$ | 6 |

For notes see page 6.

| parameter | $\begin{gathered} \mathrm{V}_{\mathrm{DD}} \\ \mathrm{~V} \end{gathered}$ | symbol | Tamb $\left.{ }^{(0} \mathrm{C}\right)$ |  |  |  |  |  |  | unit | notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | -40 |  | + 25 |  |  | + 85 |  |  |  |
|  |  |  | min. | max. | min. | typ. | max. | min. | max. |  |  |
| Input voltage control input $\mathrm{V}_{\mathrm{C}}$ | $\begin{aligned} & 6,0 \\ & 8,2 \\ & 10,0 \end{aligned}$ | $\begin{aligned} & v_{\text {IC }} \\ & v_{\text {IC }} \\ & v_{1 C} \end{aligned}$ | $\begin{aligned} & 0,0 \\ & 0,0 \\ & 0,0 \end{aligned}$ | $\begin{aligned} & 6,0 \\ & 8,2 \\ & 10,0 \end{aligned}$ | $\begin{array}{\|l\|} 0,0 \\ 0,0 \\ 0,0 \end{array}$ |  | $\begin{array}{\|l} 6,0 \\ 8,2 \\ 10,0 \end{array}$ | $\begin{aligned} & 0,0 \\ & 0,0 \\ & 0,0 \end{aligned}$ | $\begin{aligned} & 6,0 \\ & 8,2 \\ & 10,0 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |  |
| Input voltage <br> $V_{\text {ref max }}$ input | $\begin{aligned} & 6,0 \\ & 8,2 \\ & 10,0 \end{aligned}$ | $V_{\text {IR max }}$ <br> $V_{I_{\text {max }}}$ <br> $V_{\text {IR max }}$ | $\begin{aligned} & 3,6 \\ & 3,6 \\ & 3,6 \end{aligned}$ | $\begin{array}{\|l} 5,5 \\ 7,7 \\ 9,5 \end{array}$ | $\begin{aligned} & 3,6 \\ & 3,6 \\ & 3,6 \end{aligned}$ |  | $\begin{aligned} & 5,5 \\ & 7,7 \\ & 9,5 \end{aligned}$ | $\begin{aligned} & 3,6 \\ & 3,6 \\ & 3,6 \end{aligned}$ | $\begin{aligned} & 5,5 \\ & 7,7 \\ & 9,5 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |  |
| Input voltage <br> $V_{\text {ref min }}$ input | $\begin{aligned} & 6,0 \\ & 8,2 \\ & 10,0 \end{aligned}$ | $V_{I_{R} \text { min }}$ <br> $V_{I_{R} \text { min }}$ <br> $V_{I_{\text {m }} \text { in }}$ | $\begin{aligned} & 0,5 \\ & 0,5 \\ & 0,5 \end{aligned}$ | $\begin{array}{\|l\|} \hline 1,0 \\ 4,5 \\ 6,0 \end{array}$ | $\begin{aligned} & 0,5 \\ & 0,5 \\ & 0,5 \end{aligned}$ |  | $\begin{aligned} & 1,0 \\ & 4,5 \\ & 6,0 \end{aligned}$ | $\begin{aligned} & 0,5 \\ & 0,5 \\ & 0,5 \end{aligned}$ | $\begin{aligned} & 1,0 \\ & 4,5 \\ & 6,0 \end{aligned}$ | $\left\lvert\, \begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}\right.$ |  |
| $V_{\text {ref max }}-$ | $\begin{aligned} & 6,0 \\ & 8,2 \\ & 10,0 \end{aligned}$ | $\begin{aligned} & \Delta V_{1} \\ & \Delta V_{1} \\ & \Delta V_{1} \end{aligned}$ | $\begin{aligned} & 3,0 \\ & 3,0 \\ & 3,0 \end{aligned}$ |  | $\begin{array}{\|l} 3,0 \\ 3,0 \\ 3,0 \end{array}$ |  |  | $\begin{aligned} & 3,0 \\ & 3,0 \\ & 3,0 \end{aligned}$ |  | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |  |
| DC component bar output to back-plane output | 8,2 | $\pm \mathrm{V}_{\mathrm{BP}}$ |  | 25 |  | 10 | 25 |  | 25 | mV | 7 |
| Back-plane frequency | 8,2 | $\mathrm{f}_{B P}$ | 90 | 110 |  | 100 |  | 90 | 110 | Hz | 8 |
| Input offset voltage | 8,2 | $\pm \mathrm{V}_{10}$ |  | 120 |  |  | 120 |  | 120 | mV | 9 |
| Step voltage variation | 8,2 | $\pm \Delta \mathrm{V}_{\text {step }}$ |  | 50 |  |  | 50 |  | 50 | mV | 10 |
| Input voltage slew rate $V_{C}$ input | $\begin{aligned} & 6,0 \\ & 8,2 \\ & 10,0 \end{aligned}$ | $\begin{aligned} & \mathrm{SR} \\ & \mathrm{SR} \\ & \mathrm{SR} \end{aligned}$ |  | $\begin{aligned} & 50 \\ & 50 \\ & 50 \end{aligned}$ |  |  | $\begin{aligned} & 50 \\ & 50 \\ & 50 \end{aligned}$ |  | $\begin{aligned} & 50 \\ & 50 \\ & 50 \end{aligned}$ | V/s <br> V/s <br> V/s | 11 |

For notes see next page.

## Notes to D.C. characteristics

1. $V_{\text {ref } \min }=0,5 \mathrm{~V}, \mathrm{~V}_{\text {ref } \max }=9,5 \mathrm{~V}, \mathrm{~V}_{\mathrm{C}}=\mathrm{V}_{\mathrm{OSC}}=0 \mathrm{~V}, \mathrm{I}_{1}$ at $\mathrm{V}_{\mathrm{SS}}$ or $\mathrm{V}_{\mathrm{DD}}$.
2. See Fig. 2.
3. Pin under test at $\mathrm{V}_{\mathrm{SS}}$ or $\mathrm{V}_{\mathrm{DD}}$. All other inputs simultaneously at $\mathrm{V}_{\mathrm{SS}}$ or $\mathrm{V}_{\mathrm{DD}}$.
4. $\mathrm{I}_{\mathrm{O}}=0$, all inputs at $\mathrm{V}_{\mathrm{SS}}$ or $\mathrm{V}_{\mathrm{DD}}$.
5. $V_{O H}=V_{D D}-0,5 \mathrm{~V}$, all inputs at $V_{S S}$ or $V_{D D}$.
6. $\mathrm{V}_{\mathrm{OL}}=0,4 \mathrm{~V}$, all inputs at $\mathrm{V}_{\mathrm{SS}}$ or $\mathrm{V}_{\mathrm{DD}}$.
7. $f_{B P}=100 \mathrm{~Hz}$, load segment outputs to back-plane output.
$C_{1}-C_{18} \leqslant 0,01 \mu F, C_{B P}=C_{1}+C_{2}+\ldots C_{18} \leqslant 0,05 \mu F, R_{1}-R_{18} \geqslant 2 M \Omega$.
8. $R_{\text {OSC }}=0,1 \mathrm{M} \Omega, \mathrm{C}_{\mathrm{OSC}}=390 \mathrm{pF}$.
9. Number of segments 2 or 18 .

For $\mathrm{n}=2$ :
$V_{I O}=V_{c}-V_{\text {ref min }}-\frac{\left(V_{\text {ref max }}\right)-\left(V_{\text {ref min }}\right)}{18} \pm V_{H}$
For $\mathrm{n}=18$ :
$V_{1 O}=V_{c}-V_{\text {ref max }}+\frac{\left(V_{\text {ref max }}\right)-\left(V_{\text {ref min }}\right)}{18} \pm V_{H}$
10. See equation [1].
11. Condition applies with clock oscillator such that $f_{B P}=100 \mathrm{~Hz}$.


Fig. 3 Typical application.

## LCD DRIVER

## GENERAL DESCRIPTION

The members of the PCF21XX family are single chip, silicon gate CMOS circuits. A three-line bus (CBUS) structure enables serial data transfer with microcontrollers. All inputs are CMOS/NMOS compatible.

## Features

- Supply voltage 2,25 to $6,5 \mathrm{~V}$
- Low current consumption
- Serial data input
- CBUS control
- One-point built-in oscillator
- Expansion possibility
- Power-on reset clear

LCD segments

| PCF2100 | PCF2110 | PCF2111 | PCF2112 |
| :--- | :--- | :--- | :--- |
| 40 | 60 | 64 | 32 |
| - | 2 | - | - |
| $1: 2$ | $1: 2$ | $1: 2$ | $1: 1$ |
| 22 bit | 34 bit | 34 bit | 34 bit |

## PACKAGE OUTLINES

PCF2100P: 28-lead DIL; plastic (SOT117).
PCF2110P:
PCF2111P: 40-lead DIL; plastic (SOT129).
PCF2112P:
PCF2100T: 28-lead mini-pack; plastic (SO28; SOT136A).
PCF2110T:
PCF2111T: 40-lead mini-pack; plastic (VSO40; SOT158A).
PCF2112T:


Fig. 1 Block diagram; PCF2100


Fig. 2 Pinning diagram; PCF2100

## PINNING

Supply

| 2 | V $_{\text {DD }}$ | positive supply |
| :--- | :--- | :--- |
| 4 | VSS $_{\text {S }}$ | negative supply |

## Inputs

$\left.\begin{array}{lll}1 & \text { CLB } & \text { clock burst (CBUS) } \\ 3 & \text { OSC } & \text { oscillator input } \\ 27 & \text { DATA } & \text { data line } \\ 28 & \text { DLEN } & \text { data line enable }\end{array}\right\}$ CBUS

## Outputs

$\left.\begin{array}{ll}5 \text { to } 24 & \text { S20 to S1 } \\ 25 & \text { BP2 } \\ 26 & B P 1\end{array}\right\}$

LCD driver outputs backplane drivers (commons of LCD)



Fig. 4 Pinning diagram; PCF2110

PINNING (SOT-129)
Supply

| 11 | V $_{\text {DD }}$ | positive supply |
| :--- | :--- | :--- |
| 13 | VSS | negative supply |

Inputs
$\left.\begin{array}{lll}8 & \text { DATA } & \begin{array}{l}\text { data line } \\ 9\end{array} \\ \begin{array}{l}\text { data line enable } \\ 10\end{array} & \text { DLEN } & \text { CLB } \\ 12 & \text { OSC } & \begin{array}{l}\text { clock burst } \\ \text { oscillator input }\end{array}\end{array}\right\}$ CBUS

## Outputs

| 1 to 5 | S5 to S1 | LCD driver outputs |
| :---: | :---: | :---: |
| 6 | BP2 | backplane drivers |
| 7 | BP1 | (commons of LCD) |
| 14 | S32 |  |
| 15 | S31 | LED driver outputs |
| 16 to 40 | S30 to S6 | LCD driver outputs |

Fig. 3 Block diagram; PCF2110 (SOT-129).


Fig. 5 Pinning diagram; PCF2110

PINNING (SOT-158A)

## Supply

| 2 | $V_{D D}$ | positive supply |
| :--- | :--- | :--- |
| 4 | $V_{S S}$ | negative supply |

Inputs

| 1 | CLB | clock burst (CBUS |
| :--- | :--- | :--- |
| 3 | OSC | oscillator input |

39 DATA
40

## DLEN

## Outputs

$\left.\begin{array}{ll}5 & \text { S32 } \\ 6 & \text { S31 } \\ 7 \text { to } 36 & \text { S30 to S1 } \\ 37 & \text { BP2 } \\ 38 & \text { BP1 }\end{array}\right\}, ~(a, ~$

LCD driver outputs backplane drivers (commons of LCD)


Fig. 6 Block diagram; PCF2111


Fig. 7 Pinning diagram; PCF2111


Fig. 8 Block diagram; PCF2112


Fig. 9 Pinning diagram; PCF2112

## FUNCTIONAL DESCRIPTION

An LCD segment or LED output is activated when the corresponding DATA-bit is HIGH.

## PCF2100

When DATA-bit 21 is HIGH, the A-latches (BP1) are loaded. With DATA-bit 21 LOW, the B-latches (BP2) are loaded. CLB-pulse 23 transfers data from the shift register to the selected latches.

## PCF2110

When DATA-bit 33 is HIGH, the A-latches (BP1) are loaded. Bits 31 and 32 contain the LED output information. With DATA-bit 33 LOW, the B-latches (BP2) are loaded and bits 31 and 32 are ignored. CLB-pulse 35 transfers data from the shift register to the selected latches.

## PCF2111

When DATA-bit 33 is HIGH, the A-latches (BP1) are loaded. With DATA-bit 33 LOW, the B-latches (BP2) are loaded. CLB-pulse 35 transfers data from the shift register to the selected latches.

## PCF2112

When DATA-bit 33 is HIGH, the latches are loaded. CLB-pulse 35 transfers data from the shift register to the selected latches.


Fig. 10 CBUS data format.


Fig. 11 LED driver circuitry.

The following tests are carried out by the bus control logic:
a. Test on leading zero.
b. Test on number of DATA-bits.
c. Test of disturbed DLEN and DATA signals during transmission.

If one of the test conditions is not fulfilled, no action follows the load condition (load pulse with DLEN LOW) and the driver is ready to receive new data.


Fig. 12 Timing diagram (except PCF2112).


Fig. 13 Timing diagram for PCF2112.


Fig. 14 Input circuitry.
Note to Fig. 14
$\mathrm{V}_{\text {SS }}$ line is common. In systems where it is expected that $\mathrm{V}_{\mathrm{DD} 2}>\mathrm{V}_{\mathrm{DD} 1}+0,5 \mathrm{~V}$, a resistor should be inserted to reduce the current flowing through the input protection. Maximum input current $\leqslant 40 \mu \mathrm{~A}$.

(1) In the slave mode, the serial resistors between BP1 and BP2 of the PCF2111 and the backplane of the LCD must be $>2,7 \mathrm{k} \Omega$. In most applications the resistance of the interconnection to the LCD already has a higher value.

Fig. 15 Diagram showing expansion possibility (using PCF2111).

## Note to Fig. 15

By connecting OSC to VSS the BP-pins become inputs and generate signals synchronized to the single oscillator frequency, thus allowing expansion of several members of the PCF21XX family up to the BP drive capability of the master. The PCF2112 can only function as a master for other PCF2112s.

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)

| parameter | conditions | symbol | min. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage range |  | $\mathrm{V}_{\text {DD }}$ | -0,5 | 9,0 | V |
| Input voltage range <br> DLEN, CLB, DATA and OSC |  | $V_{1}$ | $\mathrm{V}_{\text {SS }}-0,5$ | $\mathrm{V}_{\mathrm{DD}}+0,5$ | V |
| Output voltage range BP1, BP2 and S1 to S32 |  | $\mathrm{V}_{0}$ | $\mathrm{V}_{\text {SS }}-0,5$ | $\mathrm{V}_{\mathrm{DD}}{ }^{+0,5}$ | V |
| Supply current |  | ${ }^{ \pm 1} \mathrm{DD},{ }^{ \pm 1} \mathrm{SS}$ | - | 50 | mA |
| DC input current |  | $\pm 1$ | - | 20 | mA |
| DC output current |  | $\pm 10$ | - | 25 | mA |
| Total power dissipation per package | note 1 | $\mathrm{P}_{\text {tot }}$ | - | 500 | mW |
| Power dissipation per output |  | $\mathrm{P}_{0}$ | - | 100 | mW |
| Storage temperature range |  | $\mathrm{T}_{\text {stg }}$ | -65 | +150 | ${ }^{\circ} \mathrm{C}$ |

## Note to the ratings

1. Derate by $7,7 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ when $\mathrm{T}_{\mathrm{amb}}>60^{\circ} \mathrm{C}$.

## HANDLING

Inputs and outputs are protected against electrostatic discharge in normal handling. However, to be totally safe, it is advised to take handling precautions appropriate to handling MOS devices (see 'Handling MOS devices').

## DC CHARACTERISTICS

$\mathrm{V}_{S S}=0 \mathrm{~V} ; \mathrm{V}_{\mathrm{DD}}=2,25$ to $6,5 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=-40$ to $+85{ }^{\circ} \mathrm{C} ; \mathrm{R}_{\mathrm{O}}=1 \mathrm{M} \Omega ; \mathrm{C}_{\mathrm{O}}=680 \mathrm{pF}$; unless otherwise specified

|  | parameter | conditions | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Supply voltage |  | $V_{\text {DD }}$ | 2,25 | - | 6,5 | V |
|  | Supply current | note 1 | ${ }^{\text {IDD1 }}$ | - | 20 | 50 | $\mu \mathrm{A}$ |
|  | Supply current | $\begin{aligned} & \text { note } 1 ; \mathrm{T}_{\mathrm{amb}}= \\ & -25 \text { to }+85^{\circ} \mathrm{C} \end{aligned}$ | IDD2 | - | 20 | 30 | $\mu \mathrm{A}$ |
|  | Power-on reset level | note 2 | VPOR | - | 1,0 | 1,4 | V |
|  | Inputs CLB, DATA DLEN |  |  |  |  |  |  |
|  | Input voltage LOW HIGH |  | $\mathrm{V}_{\text {IL }}$ $\mathrm{V}_{\text {IH }}$ | $\overline{-}$ | - | 0,8 | V |
|  | Leakage current | $V_{1}=V_{S S}$ or $V_{D D}$ | $\pm 1$ | - | - | 1 | $\mu \mathrm{A}$ |
|  | Input capacitance | note 3 | $\mathrm{C}_{1}$ | - | - | 10 | pF |
|  | Input OSC |  |  |  |  |  |  |
|  | Oscillator start-up current | $V_{1}=V_{\text {SS }}$ | Iosc | 0,5 | 1,2 | 5,0 | $\mu \mathrm{A}$ |
|  | LCD outputs |  |  |  |  |  |  |
|  | DC component of backplane drivers |  | $\pm \mathrm{V}_{\mathrm{BP}}$ | - | 20 | - | mV |
|  | Backplane driver output impedance | note 4; $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ | $\mathrm{R}_{\mathrm{BP}}$ | - | 0,5 | 5 | k $\Omega$ |
|  | Segment driver output impedance | note 4; $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ | $\mathrm{R}_{\mathrm{S}}$ | - |  | 7 | k $\Omega$ |
|  | LED outputs (S31 and S32 in PCF2110) |  |  |  |  |  |  |
|  | Output current LOW | $\mathrm{V}_{\mathrm{OL}}=0,4 \mathrm{~V} ; \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ | IOL | 8 | 14 | - | mA |
|  | Output leakage current | $\mathrm{V}_{\mathrm{O}}=\mathrm{V}_{\mathrm{DD}}$ | $\pm 10$ | - | - | 1 | $\mu \mathrm{A}$ |
|  | Load current |  | ILED | - | - | 20 | mA |

AC CHARACTERISTICS (note 5)
$\mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V} ; \mathrm{V}_{\mathrm{DD}}=2,25$ to $6,5 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=-40$ to $+85^{\circ} \mathrm{C} ; \mathrm{R}_{\mathrm{O}}=1 \mathrm{M} \Omega ; \mathrm{C}_{\mathrm{O}}=680 \mathrm{pF}$; unless otherwise specified

| parameter | conditions | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Inputs CLB, DATA DLEN |  |  |  |  |  |  |
| Data set-up time |  | ${ }^{\text {t }}$ SUDA | 3 | - | - | $\mu \mathrm{s}$ |
| Data hold time |  | thDDA | 3 | - | - | $\mu \mathrm{s}$ |
| Leading zero set-up time |  | tsulz | 3 | - | - | $\mu \mathrm{s}$ |
| Enable set-up time |  | tsuen | 1 | - | - | $\mu \mathrm{s}$ |
| Disable set-up time |  | tSUDI | 2 | - | - | $\mu \mathrm{S}$ |
| Load pulse set-up time |  | tsuld | 2,5 | - | - | $\mu \mathrm{s}$ |
| Busy time |  | ${ }_{\text {t }}{ }^{\text {tuSy }}$ | 3 | - | - | $\mu \mathrm{s}$ |
| CLB HIGH time |  | twh | 1 | - | - | $\mu \mathrm{s}$ |
| CLB LOW time |  | twL | 5 | - | - | $\mu \mathrm{s}$ |
| CLB period |  | ${ }^{\text {t CLB }}$ | 10 | - | - | $\mu \mathrm{s}$ |
| Rise and fall times |  | $\mathrm{tr}_{\mathrm{r}}, \mathrm{tf}$ | - | - | 10 | $\mu \mathrm{s}$ |
| LCD timing |  |  |  |  |  |  |
| LCD frame frequency |  | ${ }_{\text {f }}$ CCD | 60 | 75 | 100 | Hz |
| LCD frame frequency for PCF2112 | $\mathrm{C}_{\mathrm{O}}=1,5 \mathrm{nF}$ | ${ }^{\text {f }}$ LCD | 30 | 35 | 50 | Hz |
| Transfer time with test loads | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ | ${ }^{t}{ }_{B S}$ | - | 20 | 100 | $\mu \mathrm{S}$ |
| Driver delay with test loads | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ | tPLCD | - | 20 | 100 | $\mu \mathrm{s}$ |

## Notes to the characteristics

1. Outputs open; CBUS inactive.
2. Resets all logic, when VDD $<$ VPOR .
3. Periodically sampled (not $100 \%$ tested).
4. Outputs measured one at a time.
5. All timing values are referred to $V_{I H}$ and $V_{I L}$ levels with an input voltage swing of $V_{S S}$ to VDD.


Fig. 16 Test loads.


Fig. 18 Displays frequency as a function of supply voltage; $\mathrm{C}_{\mathrm{O}}=680 \mathrm{pF}$ (except PCF2112).

$$
\begin{aligned}
& -\mathrm{T}_{\mathrm{amb}}=-40^{\circ} \mathrm{C} ; \\
& ----\mathrm{T}_{\mathrm{amb}}=+25^{\circ} \mathrm{C} ; \\
& -.-.-\mathrm{T}_{\mathrm{amb}}=+85^{\circ} \mathrm{C} .
\end{aligned}
$$



Fig. 20 Display frequency as a function of $\mathrm{R}_{\mathrm{O}}$ and $\mathrm{C}_{\mathrm{O}} ; \mathrm{T}_{\mathrm{amb}}=+25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$.
—— $\mathrm{R}_{\mathrm{O}}=1 \mathrm{M} \Omega$;
$-\cdots-R_{\mathrm{O}}=100 \mathrm{k} \Omega$.


Fig. 19 Display frequency as a function of supply voltage; $\mathrm{C}_{\mathrm{O}}=1,5 \mathrm{nF}$ (except PCF2112).

$$
\begin{aligned}
& -\mathrm{T}_{\mathrm{amb}}=-40^{\circ} \mathrm{C} ; \\
& ----\mathrm{T}_{\mathrm{amb}}=+25^{\circ} \mathrm{C} ; \\
& -.-.-\mathrm{T}_{\mathrm{amb}}=+85^{\circ} \mathrm{C} .
\end{aligned}
$$



Fig. 21 Supply current as a function of supply voltage.

$$
\begin{aligned}
& -\mathrm{T}_{\mathrm{amb}}=-40^{\circ} \mathrm{C} ; \\
& ----\mathrm{T}_{\mathrm{amb}}=+25^{\circ} \mathrm{C} ; \\
& -.-.-\mathrm{T}_{\mathrm{amb}}=+85^{\circ} \mathrm{C} .
\end{aligned}
$$



Fig. 22 Output resistance of backplane and segments.

$$
\begin{aligned}
& -\mathrm{T}_{\mathrm{amb}}=-40^{\circ} \mathrm{C} ; \\
& ----\mathrm{T}_{\mathrm{amb}}=+25^{\circ} \mathrm{C} ; \\
& -.-.-\mathrm{T}_{\mathrm{amb}}=+85^{\circ} \mathrm{C} .
\end{aligned}
$$



Fig. 23 Output current as a function of supply voltage (only PCF2112).

$$
\begin{aligned}
& -\mathrm{T}_{\mathrm{amb}}=-40^{\circ} \mathrm{C} ; \\
& ----\mathrm{T}_{\mathrm{amb}}=+25^{\circ} \mathrm{C} ; \\
& -.-.-\mathrm{T}_{\mathrm{amb}}=+85^{\circ} \mathrm{C} .
\end{aligned}
$$

## LCD FLAT-PANEL ROW/COLUMN DRIVER

## GENERAL DESCRIPTION

The PCF2201 is a row or column LCD driver, designed to drive LCD flat-panels at multiplex rates of up to $1: 256$. The PCF2201 converts serial or parallel 4-bit display data into parallel LCD drive waveforms, capable of driving up to 81 rows or 80 columns of an LCD matrix. The PCF2201 is cascadable, enabling it to drive any LCD flat-panel matrix. The PCF2201 is controlled by an alphanumeric/graphic controller.

## Features

- Row or column drive capability
- 80 data latches
- 81 stage bidirectional shift register
- 81 LCD drive outputs
- Proprietary margin control drive output
- Low drive impedance
- LCD drive voltage of up to 25 V
- 5 V logic compatibility
- High speed operation ( 4 MHz )
- Multiplex rates of up to 1:256
- Externally adjusted bias voltages
- Maximum LCD voltage and VDD may be separated
- 64/65 pin programmable output operation mode
- Low power consumption
- Overall flat-panel power consumption minimized
- Pin programmable right/left orientation for convenience of flat-panel construction
- Optimized pinning for single plane wiring
- Space-saving 120-lead Tape-Automated Bonding package
- Manufactured in silicon gate CMOS process


## PACKAGE OUTLINE



Fig. 1 Block diagram.


Fig. 2 Pinning diagram.

[^2]PINNING FUNCTIONS

| mnemonic | I/O | function |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{D D}$ <br> $\mathrm{V}_{\mathrm{SS}}$ <br> $V_{1}$ <br> $v_{2} / v_{3}$ <br> $V_{4} / V_{5}$ <br> $V_{E E}$ | P <br>  | Positive supply voltage ( 5 V ) <br> Logic ground ( 0 V ) <br> Most positive LCD supply voltage $\left(\leqslant V_{D D}\right)$, selection level Upper non-selection level for row (V2) or column (V3) driver Lower non-selection level for row (V5) or column (V4) driver Most negative LCD supply voltage ( -20 V ), selection level |  |  |  |  |  |  |
| Y1 to Y80 | 0 | Liquid crystal driver outputs |  |  |  |  |  |  |
| CL1 | 1 | Clock for 81 stage bidirectional shift register <br> Loads parallel data from the data presentation latch and frame control in column driver mode <br> Shifts data in row driver mode <br> Negative edge triggered |  |  |  |  |  |  |
| CL2 | 1 | Data transfer clock in column driver modes <br> Data must be valid on the negative edge of CL2 Unused in row driver mode (may be left open) |  |  |  |  |  |  |
| COL/ $\overline{\text { ROW }}$ | 1 | Column/row driver mode select |  |  |  |  |  |  |
| P/S | 1 | Parallel/serial mode select for column drivers Tie to $\mathrm{V}_{\mathrm{SS}}$ in row driver mode |  |  |  |  |  |  |
| SHL | 1 | Shift direction select |  |  |  |  |  |  |
| D0 to D3 | 1 | Data inputs in column driver modes Unused in row driver mode (may be left open) Filling order: |  |  |  |  |  |  |
|  |  | COL/ $\overline{\text { ROW }}$ | P/S | SHL | D0 | D1 | D2 | D3 |
|  |  | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{Y} 1, \mathrm{Y} 2, \mathrm{Y} 3, . \\ & \mathrm{Y} 80, \mathrm{Y} 79, \ldots . \end{aligned}$ | unused <br> (may be left open) | unused <br> (may be left open) | unused <br> (may be left open) |
|  |  | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{Y} 1, \mathrm{Y} 5, \mathrm{Y} 9, . \\ & \mathrm{Y} 80, \mathrm{Y} 76, \ldots \end{aligned}$ | $\begin{aligned} & \mathrm{Y} 2, \mathrm{Y} 6, \mathrm{Y} 10, . \\ & \mathrm{Y} 79, \mathrm{Y} 75, \ldots . . \end{aligned}$ | $\begin{aligned} & \mathrm{Y} 3, \mathrm{Y} 7, \mathrm{Y} 11, . \\ & \mathrm{Y} 78, \mathrm{Y} 74, \ldots . . \end{aligned}$ | $\begin{aligned} & Y 4, Y 8, Y 12, . . \\ & Y 77, Y 73, \ldots . . \end{aligned}$ |

Also in the serial column driver mode, a multiple of 4 data bits must always be transferred. Add dummy bits if necessary
DEVELOPMENT DATA

| mnemonic | I/O | function |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{RL} / \mathrm{EL}$ RR/ER | 1/O | Left/right serial input/outputs in row driver mode, left/right enable input/outputs in column driver modes |  |  |  |  |  |  |
|  |  | COL/ $\overline{\mathrm{ROW}}$ | P/S | SHL | RL/EL | RR/ER | comments |  |
|  |  | L <br> L | L <br> L | L H | 0 | 0 | shift direction: <br> $\mathrm{RL} / \overline{\mathrm{EL}} \rightarrow \mathrm{RR} / \overline{\mathrm{ER}}(\mathrm{Y} 1 \rightarrow \mathrm{~F} / \mathrm{Y} 81$ ) <br> shift direction: <br> $R R / \overline{E R} \rightarrow R L / E L(F / Y 81 \rightarrow Y 1)$ |  |
|  |  | H <br> H | L <br> L | L H | 0 | 0 | RR/ER goes LOW 80 CL2 pulses after RL/EL <br> RL/EL goes LOW 80 CL2 pulses after RR/ER |  |
|  |  |  | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | L <br> H | 0 | 0 | RR/ER goes LOW 20 CL2 pulses after RL/EL <br> RL/EL goes LOW 20 CL2 pulses after RR/ER |  |
|  |  | In the serial column mode, the device accepts one bit of display data at each CL2 pulse after RL/EL (or RR/ER respectively) goes LOW <br> When 80 bits of display data have been accepted, the device accepts no further display data and takes its output RR/ER (or RL/EL respectively) LOW, thereby enabling the next PCF2201 to accept display data <br> The sequence is reset when CL1 is HIGH and CL2 is LOW <br> In the parallel column mode, the device accepts one nibble of display data at each CL2 pulse after RL/EL (or RR/ER respectively) goes LOW <br> When 20 nibbles of display data have been accepted, the device accepts no further display data and takes its output RR/ER (or RL/EL respectively) LOW, thereby enabling the next PCF2201 to accept display data. <br> The sequence is reset when CL1 is HIGH and CL2 is LOW |  |  |  |  |  |  |
| LNG | 1 | Length control |  |  |  |  |  |  |
|  |  | COL/ROW | LNG | SHL | description |  | valid Yi | undefined Yi |
|  |  | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \end{aligned}$ | $L$ | $\begin{aligned} & L \\ & H \end{aligned}$ | 65-bit row operation | mode | $\begin{aligned} & \text { Y1...Y65 } \\ & \text { Y17...Y80, F/Y81 } \end{aligned}$ | $\begin{aligned} & \text { Y66...Y80, F/Y81 } \\ & \text { Y1...Y16 } \end{aligned}$ |
|  |  | L | H $H$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{H} \end{aligned}$ | 81-bit row operation | mode | $\begin{aligned} & \text { Y1...Y80, F/Y81 } \\ & \text { Y1...Y80, F/Y81 } \end{aligned}$ | - |
|  |  | H H | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{H} \end{aligned}$ | 64-bit colu mode oper | mn ation | $\begin{aligned} & \text { Y1...Y64 } \\ & \text { Y17...Y80 } \end{aligned}$ | $\begin{aligned} & \text { Y65...Y80 } \\ & \text { Y1...Y16 } \end{aligned}$ |
|  |  | $\begin{aligned} & \hline \mathrm{H} \\ & \mathrm{H} \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{H} \end{aligned}$ | 80-bit colu mode ope | mn ation | $\begin{aligned} & \text { Y1...Y80 } \\ & \text { Y1...Y80 } \end{aligned}$ | - |
|  |  | In 80/81-bit operation, the device behaves as previously described In 64/65-bit operation, the device behaves as if all resources have been reduced to 64/65 instances; i.e. 16 outputs (determined by SHL) can no longer be accessed and should be left open circuit. |  |  |  |  |  |  |

PINNING FUNCTIONS (continued)

| mnemonic | 1/O | function |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| F/Y81* | 0 | Frame output in column driver mode It continuously delivers the select or non-select column driver LCD voltages depending on the state of the frame control <br> The frame output is used to blank the flat-panel display margin outside the actual LCD matrix <br> Liquid crystal driver output, number 81 in row driver mode |  |  |  |  |
| FON | 1 | Frame control <br> Defines the contents of the shift register cell corresponding to F/Y81 in column driver mode <br> Tie to $V_{D D}$ or $V_{S S}$ in row driver mode |  |  |  |  |
| M | 1 | Signal to convert LCD drive waveform into a.c.: |  |  |  |  |
|  |  | COL/ $\overline{\text { ROW }}$ | SR data | M | output level ( $\mathrm{Y}_{\mathrm{i}}$ or $\mathrm{F} / \mathrm{Y} 81$ ) | note |
|  |  | L | L | L | $v_{2} / V_{3}$ |  |
|  |  | L | L | H | $V_{4} / V_{5}$ | row driver |
|  |  | L | H | L | $\mathrm{V}_{\mathrm{EE}}$ | row driver |
|  |  | L | H | H | $V_{1}$ |  |
|  |  | H | L | L | $\mathrm{V}_{2} / \mathrm{v}_{3}$ |  |
|  |  | H | L | H | $\mathrm{V}_{4} / \mathrm{V}_{5}$ | column driver |
|  |  | H | H | L | $\mathrm{V}_{1}$ |  |
|  |  | H | H | H | $\mathrm{V}_{\mathrm{EE}}$ |  |
| n.c. | - | not connected |  |  |  |  |

[^3]
## FUNCTIONAL DESCRIPTION

## 4-level driver

One of the liquid crystal driver levels $\left(V_{1}, V_{2} / V_{3}, V_{4} / V_{5}\right.$ and $\left.V_{E E}\right)$ is output onto lines $Y 1$ to $Y 80$ and $F / Y 81$ depending on the state of the relevant level shifter.

## Level shifter

The level shifter converts logic level driver information into LCD level selection signals. The LCD level selection signals are dependent on the contents of the 81 stage bidirectional shift register and the state of signals M and $\mathrm{COL} / \overline{\mathrm{ROW}}$.

## 81 stage bidirectional shift register

In row driver mode the bidirectional shift register is used for the row line scan. In column driver mode the bidirectional shift register is used to hold column data until the next line is assembled in the data presentation latch.

## Column mode data presentation latch

The column mode data presentation latch provides temporary storage during transfer of column data required for the next row.

## Data scrambler

In serial column data transfer, the data scrambler converts 1-bit data to parallel 4-bit nibbles. Data is rearranged by the data scrambler according to the orientation (left or right) of the chip, as defined by pin SHL.

## Selector

The selector generates latch clocks $\phi 1$ to $\phi 20$ for the presentation latch. Selection is determined by the state of the up/down counter and the carry logic.

Up/down counter, carry logic and control
Incoming column data storage locations are determined by the up/down counter making use of enable lines ( $R L / \overline{E L}, R R / \overline{E R}$ ) and the length control select ( $L N G$ ). The carry logic inhibits the data transfer clock (CL2) in inactive column drivers, thereby reducing power dissipation. When data transfer to one column driver is completed, the subsequent column driver is enabled by the carry logic. The control part co-ordinates the up/down counter and carry logic, depending upon the condition of the device (SHL, COL/ $\overline{R O W}, P / \bar{S}, L N G, R L / \overline{E L}$ and RR/ER).

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)

| Supply voltage | $V_{D D}$ | $V_{S S}-0,3$ to $V_{S S}+7$ | $V$ |
| :--- | :--- | :--- | :--- |
| LCD supply voltage range | $V_{E E}$ | $V_{D D}-30$ to $V_{D D}$ | $V$ |
| $V_{1}, V_{2} / V_{3}$ voltage range (note 1) | $V_{U}$ | $\frac{V_{D D}+V_{E E}}{2}-1$ to $V_{D D} V$ |  |
| $V_{4} / V_{5}$ voltage range (note 1) |  | $V_{L}$ | $V_{E E}$ to $\frac{V_{D D}+V_{E E}}{2}-1 \mathrm{~V}$ |

Input voltage range (CL1, CL2, COL/ROW, P/S, SHL, D0, D1, D2, D3, RL/EL, RR/ER, LNG, FON, M)
Output voltage range (RL/EL, RR/ER)
Driver output voltage range (F/Y81, Y1 to Y80)
DC input current
DC output current
$\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{SS}}, \mathrm{V}_{1}, \mathrm{~V}_{2} / \mathrm{V}_{3}$,
$\mathrm{V}_{4} / \mathrm{V}_{5}$ or $\mathrm{V}_{\mathrm{EE}}$ current
Power dissipation per package
Power dissipation per output
Storage temperature range

| $V_{I}$ | $V_{S S}-0,3$ to $V_{D D}+0,3 \mathrm{~V}$ |  |
| :--- | :--- | ---: |
| $V_{O}$ | $V_{S S}-0,3$ to $V_{D D}+0,3 \mathrm{~V}$ |  |
|  |  |  |
| $V_{Y}$ | $V_{E E}-0,3$ to $V_{D D}+0,3 \mathrm{~V}$ |  |
| $\pm I_{1}$ | max. | 20 mA |
| $\pm I_{\mathrm{O}}$ | max. | 25 mA |
|  |  |  |
| $\pm I_{\text {SUP }}$ | max. | 20 mA |
| $P_{\text {tot }}$ | max. | 400 mW |
| $P_{\mathrm{O}}$ | max. | 100 mW |
| $T_{\text {stg }}$ |  | -65 to $+150{ }^{\circ} \mathrm{C}$ |

## HANDLING

Inputs and outputs are protected against electrostatic discharge in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices (see "Handling MOS Devices').

## DC CHARACTERISTICS

$\mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V} ; \mathrm{V}_{\mathrm{DD}}=4,5$ to $5,5 \mathrm{~V}$;
$\mathrm{V}_{\mathrm{EE}}=0$ to $-20 \mathrm{~V} ; \mathrm{V}_{\mathrm{DD}} \geqslant \mathrm{V}_{1} \geqslant \mathrm{~V}_{2} / \mathrm{V}_{3} \geqslant \frac{\mathrm{~V}_{\mathrm{DD}}+\mathrm{V}_{\mathrm{EE}}}{2}-1 \mathrm{~V} \geqslant \mathrm{~V}_{4} / \mathrm{V}_{5} \geqslant \mathrm{~V}_{\mathrm{EE}} ; \mathrm{f}_{\mathrm{M}}=100 \mathrm{~Hz}$
$T_{a m b}=-40$ to $+85^{\circ} \mathrm{C}$; unless otherwise specified.

| parameter | conditions | symbol | min . | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Positive supply voltage |  | $V_{\text {DD }}$ | 4,5 | - | 5,5 | V |
| Negative LCD supply voltage |  | $V_{\text {EE }}$ | $V_{D D}-25$ | - | $V_{D D}{ }^{-5}$ | V |
| Static supply current | $\begin{aligned} & { }^{\mathrm{f}} \mathrm{CL1}=\mathrm{f} \mathrm{CL} 2 \\ & =0 \mathrm{~Hz} ; \mathrm{COL} / \overline{\mathrm{ROW}} \\ & =\mathrm{H} ; \mathrm{M}=\mathrm{L} \text {; } \\ & \text { note } 2 \end{aligned}$ | ${ }^{\prime}$ DD1 | - | 15 | 40 | $\mu \mathrm{A}$ |
| Operating supply current | $\begin{aligned} & \mathrm{COL} / \overline{\mathrm{ROW}}=\mathrm{H} ; \\ & \mathrm{f}_{\mathrm{f}} \mathrm{CL1}=25 \mathrm{kHz} ; \\ & \mathrm{f}_{\mathrm{CL2}}=4 \mathrm{MHz} ; \\ & \text { note 2 } \end{aligned}$ | ${ }^{\text {I DD2 }}$ | - | 0,4 | 1 | mA |
| Operating supply current | $\begin{aligned} & \mathrm{COL} / \overline{\mathrm{ROW}}=\mathrm{H} ; \\ & \mathrm{RL} / \mathrm{EL}=\mathrm{H} \\ & \text { (SHL }=\mathrm{L}) \text { or } \\ & \mathrm{RR} / E \mathrm{ER}=\mathrm{H} \\ & \text { (SHL }=H) ; \\ & \mathrm{f}_{\mathrm{CL} 1}=25 \mathrm{kHz} ; \\ & \text { note } 2 \end{aligned}$ | ${ }^{\text {I DD3 }}$ | - | 50 | 150 | $\mu \mathrm{A}$ |
| Operating supply current | $\begin{aligned} & \mathrm{COL} / \overline{\mathrm{ROW}}=\mathrm{L} ; \\ & \mathrm{f}_{\mathrm{CL} 1}=100 \mathrm{kHz} ; \\ & \text { note } 2 \end{aligned}$ | ${ }^{\prime}$ DD4 | - | 75 | 200 | $\mu \mathrm{A}$ |
| Logic |  |  |  |  |  |  |
| Input voltage LOW HIGH |  | $\begin{aligned} & V_{I L} \\ & V_{I H} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0,7 \mathrm{~V}_{\mathrm{DD}} \end{aligned}$ | - | $\begin{aligned} & 0,3 \mathrm{~V}_{\mathrm{DD}} \\ & \mathrm{~V}_{\mathrm{DD}} \end{aligned}$ | V |
| Output voltage LOW to $\mathrm{RL} / \overline{\mathrm{EL}}$ and RR/ER | ${ }^{\prime} \mathrm{O}=0 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{OL}}$ | - | - | 0,05 | V |
| Output voltage HIGH to RL/EL and RR/ER | $\mathrm{I}_{\mathrm{O}}=0 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{OH}}$ | $\mathrm{V}_{\text {DD }}-0,05$ | - | - | V |
| Output current LOW to RL/EL and RR/ER | $V_{O L}=1 \mathrm{~V}$ | IOL |  | - | - | mA |

DC CHARACTERISTICS (continued)

| parameter | conditions | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Output current HIGH RL/EL and RR/ER | $\mathrm{V}_{\mathrm{OH}}=\mathrm{V}_{\mathrm{DD}}{ }^{-1} \mathrm{~V}$ | ${ }^{1} \mathrm{OH}$ | - | - | 1 | mA |
| Leakage current at CL1, CL2, COL/ $\overline{\mathrm{ROW}}$, P/ $/ \overline{\mathrm{S}}, \mathrm{SHL}, \mathrm{D} 0$ to D3, RL/EL, RR/ER, LNG, FON and M Input capacitance | note 3 | $\begin{aligned} & \pm I_{L 1} \\ & C_{1} \end{aligned}$ | - | - | 1 7 | MA pF |
| LCD outputs |  |  |  |  |  |  |
| Leakage current at $v_{1}, v_{2} / v_{3}, v_{4} / v_{5}$ |  | $\pm \mathrm{I}_{\mathrm{L} 2}$ | - | - | 2 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{1}, \mathrm{~V}_{2} / \mathrm{V}_{3}, \mathrm{~V}_{4} / \mathrm{V}_{5}$, $V_{E E}$ and Y 1 to Y 80 , F/Y81 | $\begin{aligned} & \mathrm{I}_{\mathrm{O}}=100 \mu \mathrm{~A} ; \\ & \mathrm{V}_{\mathrm{EE}}=\mathrm{V}_{\mathrm{DD}}-25 \mathrm{~V} \\ & \text { note } 4 \end{aligned}$ | $\mathrm{R}_{0}$ | - | - | 2 | k $\Omega$ |

AC CHARACTERISTICS (note 5)
$V_{S S}=0 V ; V_{D D}=4,5$ to $5,5 \mathrm{~V}$;
$\mathrm{V}_{\mathrm{EE}}=0$ to $-20 \mathrm{~V}_{;} \mathrm{V}_{\mathrm{DD}} \geqslant \mathrm{V}_{1} \geqslant \mathrm{~V}_{2} / \mathrm{V}_{3} \geqslant \frac{\mathrm{~V}_{\mathrm{DD}}+\mathrm{V}_{\mathrm{EE}}}{2}-1 \mathrm{~V} \geqslant \mathrm{~V}_{4} / \mathrm{V}_{5} \geqslant \mathrm{~V}_{\mathrm{EE}} ;$
$f_{M}=100 \mathrm{~Hz}$; see Figs 4 and $5 ; T_{a m b}=-40$ to $+85^{\circ} \mathrm{C}$; unless otherwise specified.

| parameter | conditions | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Column driver data transfer rate |  | ${ }^{\mathrm{f}} \mathrm{CL} 2$ | - | - | 4 | MHz |
| CL2 HIGH time |  | ${ }^{\text {t }}$ L2 2 H | 100 | - | - | ns |
| CL2 LOW time |  | ${ }^{\text {t CL2 }}$ 2 | 100 | - | - | ns |
| CL2 rise time |  | ${ }^{\text {t CL2 }}$ 2 | - | - | 25 | ns |
| CL2 fall time |  | ${ }^{\text {t }}$ CL2f | - | - | 25 | ns |
| Row driver clock rate |  | ${ }^{\mathrm{f}} \mathrm{CL} 1$ | - | - | 100 | kHz |
| CL1 HIGH time |  | ${ }^{\mathrm{t}} \mathrm{CL} 1 \mathrm{H}$ | 275 | - | - | ns |
| CL1 LOW time |  | ${ }^{\text {t CL1 }}$ | 5 | - | - | $\mu \mathrm{s}$ |
| CL1 rise time |  | ${ }^{\text {t }} \mathrm{CL1} 1 \mathrm{r}$ | - | - | 50 | ns |
| CL1 fall time |  | ${ }^{\text {t CL1 }} 1$ | - | - | 50 | ns |

AC CHARACTERISTICS (continued)

| parameter | conditions | symbol | $\min$. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Column data set-up time | COL/ $/ \overline{\text { ROW }}=\mathrm{H}$ | ${ }^{\text {t SuC }}$ | 50 | - | - | ns |
| Column data hold time | COL $/ \overline{\text { ROW }}=\mathrm{H}$ | thDC | 30 | - | - | ns |
| Row data set-up time | COL/ROW $=$ L | tsur | 200 | - | - | ns |
| Row data hold time | $\mathrm{COL} / \overline{\mathrm{ROW}}=\mathrm{L}$ | thDR | 0 | - | - | ns |
| Enable HIGH to CL2 set-up time | COL/ $\overline{\text { ROW }}=\mathrm{H}$ | ${ }^{\text {t }} \mathrm{ECH}$ | 90 | - | - | ns |
| Enable LOW to CL2 set-up time | COL/ $/ \overline{\text { ROW }}=\mathrm{H}$ | ${ }^{\text {t }}$ ECL | 85 | - | - | ns |
| Propagation delay to enable HIGH | COL/ $\overline{\text { ROW }}=\mathrm{H}$ | tPEH | - | - | 185 | ns |
| Propagation delay to enable LOW | COL/ $\overline{\text { ROW }}=\mathrm{H}$ | ${ }^{\text {tPEL }}$ | - | - | 140 | ns |
| CL2 to CL1 time | COL/ $\overline{\text { ROW }}=\mathrm{H}$ | ${ }^{\text {t CL2 }} 1$ | 50 | - | - | ns |
| CL1 to CL2 time | COL/ $\overline{\text { ROW }}=\mathrm{H}$ | ${ }^{\mathrm{t}} \mathrm{CL} 12$ | 50 | - | - | ns |
| Overlap time of CL2 $=$ LOW and CL1 $=$ HIGH | COL/ $\overline{\text { ROW }}=\mathrm{H}$ | $\mathrm{t}_{\mathrm{ov}}$ | 275 | - | - | ns |
| Propagation delay HIGH to $\mathrm{RL} / \overline{\mathrm{EL}}, \mathrm{RR} / \overline{\mathrm{ER}}$ | COL/ $\overline{\text { ROW }}=\mathrm{L}$ | ${ }^{\text {tPLH }}$ | 20 | - | 200 | ns |
| Propagation delay LOW to RL/EL, RR/ER | $\mathrm{COL} / \overline{\mathrm{ROW}}=\mathrm{L}$ | tPHL | 20 | - | 200 | ns |
| $\begin{aligned} & \text { Propagation delay } \\ & \text { to } \mathrm{Y} 1 \ldots \mathrm{Y} 80, \mathrm{~F} / \mathrm{Y} 81 \end{aligned}$ | $\begin{aligned} & V_{E E}=V_{D D} \\ & -20 \mathrm{~V} \end{aligned}$ | tPY | - | - | 3 | $\mu \mathrm{s}$ |

## Notes to characteristics

1. Maintain $\mathrm{V}_{\mathrm{DD}} \geqslant \mathrm{V}_{1} \geqslant \mathrm{~V}_{2} / \mathrm{V}_{3} \geqslant \frac{\mathrm{~V}_{\mathrm{DD}}+\mathrm{V}_{\mathrm{EE}}}{2}-1 \mathrm{~V} \geqslant \mathrm{~V}_{4} / \mathrm{V}_{5} \geqslant \mathrm{~V}_{\mathrm{EE}}$.
2. Outputs open, inputs at $V_{S S}$ or $V_{D D}$.
3. Periodically sampled, not $100 \%$ tested.
4. Outputs measured one at a time.
5. All timing values referred to $V_{I H}$ and $V_{I L}$ levels with an input voltage swing of $V_{S S}$ to $V_{D D}$.


RL/EL ( $\mathrm{SHL}=\mathrm{H}$ )
$\mathrm{RR} / \overline{\mathrm{ER}}(\mathrm{SHL}=\mathrm{L})$


7281315

Fig. 3 Test loads.


Fig. 4 Column driver timing waveforms.

DEVELOPMENT DATA


Fig. 5 Row driver timing waveforms.

## APPLICATION INFORMATION

## Generation of LCD bias levels

Optimum contrast for LCD flat-panels is achieved when the bias levels are selected using the formulae in Table 1. The multiplex rate is denoted by the variable $n(n \geqslant 9) . V_{\text {th }}$ is defined as the LCD threshold voltage, typically where the LCD exhibits approximately $10 \%$ contrast. The ratio of the 'ON' voltage to the 'OFF' voltage is discrimination (D) and is a measure of the flat-panel contrast at a given multiplex rate.

Table 1 LCD flat-panel bias levels for optimum contrast ( $\mathrm{V}_{\mathrm{Op}}=\mathrm{V} 1-\mathrm{V}_{\mathrm{EE}}$ )

| $\frac{v_{2}}{v_{o p}}=\frac{\sqrt{n}}{\sqrt{n}+1}$ | $\frac{v_{3}}{v_{o p}}=\frac{\sqrt{n}-1}{\sqrt{n}+1}$ | $\frac{v_{4}}{v_{\mathrm{op}}}=\frac{2}{\sqrt{n}+1}$ | $\frac{v_{5}}{v_{o p}}=\frac{1}{\sqrt{n}+1}$ |
| :---: | :---: | :---: | :---: |
| $\frac{V_{\text {off }(r m s)}}{V_{\text {op }}}$ | $\sqrt{\frac{2(\sqrt{n}-1)}{\sqrt{n}(\sqrt{n}+1)^{2}}}$ | $\frac{v_{\text {on }(r m s)}}{v_{\text {op }}}$ | $=\sqrt{\frac{1}{n}+\frac{\sqrt{n}-1}{n(\sqrt{n}+1)}}$ |
| $D=\frac{V_{\text {on(rms }}}{V_{\text {off }}(\mathrm{rms})}$ | $\frac{\sqrt{n-1}}{\sqrt{n}-1}$ | $\frac{\mathrm{V}_{\text {op }}}{\mathrm{V}_{\mathrm{th}}}$ | $=\frac{\sqrt{n}+1}{\sqrt{2(1-1 / \sqrt{n}}}$ |

The intermediate bias levels are generated by a resistive divider (see Fig. 6). Capacitors (C) are used to smooth out switching transients. Considerable power consumption may result by using this arrangement when driving a large LCD flat-panel, because of the low impedance of the resistive divider.


Fig. 6 Unbuffered LCD biasing level generation.

A better solution for LCD flat-panel biasing is presented in Fig. 7. The operational amplifiers provide low impedance biasing with a low power consumption. The fairly high impedance which can be implemented at the resistive divider, helps maintain low power consumption. One diode voltage drop seperates V 1 from $\mathrm{V}_{\mathrm{DD}}$ to compensate for the limited common mode voltage range ( $\mathrm{V}+-1,5 \mathrm{~V}$ ) when the operational amplifiers are powered between $\mathrm{V}_{\mathrm{DD}}$ and $\mathrm{V}_{\mathrm{EE}}$.


Fig. 7 Buffered LCD bias level generation.

## Typical LCD flat-panel application

Alphanumeric/graphic computer terminals with LCD flat-panel screens using $200 \times 640$ dots are very popular. The format of $200 \times 640$ is compatible with the standard 25 lines by 80 characters at $8 \times 8$ dot character fonts. Fig. 8 gives a possible circuit using 19 PCF2201's, with upper and lower half screens used for good contrast. The use of half screens reduces the multiplex rate to 1:100 (Fig. 9 gives the timing information).


Fig. 8 LCD flat-panel with 1:100 multiplex rate in upper and lower half screens.

## Margin control

The used area of the flat-panel matrix is normally smaller than the LCD glass surface. Connection lines outside of the used area of the matrix carry row or column LCD signals (see Fig. 10A). This 'null' state differs slightly in colour from the 'OFF' state pixel for twisted nematic LCD. The structural change in the margin zone is noticeable.
When a high contrast Philips LCD flat-panel of the supertwisted birefringence effect (SBE) type is employed, the situation becomes critital. The colour of the 'OFF' state appears blue and the colour of the 'ON' state appears grey or white. Therefore inverted information is sent to the display, generating dark (blue) characters on a light (grey) background. The margin zone is treated as an extension of the used matrix area (see Fig. 10B), to avoid the margin zone appearing as a dark blue frame. This is extended out to a region where the LCD glass can be covered up. The additional row requires an increase in the multiplex rate from $n$ to $n+1$, the additional column is realized by the frame output of the furthest left and right column drivers of the flat-panel. This removes the requirement for additional column drivers packages to provide margin control.


Fig. 10 Upper left corner of the LCD flat-panel.

## Single plane wiring

The pinning of the PCF2201 tape-automated bonding package has been selected for ease of wiring. One side of this package contains no pins. The adjacent logic level lines are arranged so that they can be bussed in a single plane on the printed circuit board, which allows single sided substrates to be used.

For ease of wiring layout it is suggested to use the bus-level numbers (see Fig. 2) since most supply lines can be run through at the same level. On the actual package there are 120 pins, of which 19 pins are not internally connected. These extra pins are due to single plane wiring gaps and enhance stability in surface mounting.

## CHIP DIMENSIONS AND BONDING PAD LOCATIONS



Chip area: $25,65 \mathrm{~mm}^{2}$
Bonding pad dimensions: $104 \mu \mathrm{~m} \times 104 \mu \mathrm{~m}$
Fig. 11 Bonding pad locations.

Table 2 Bonding pad centre locations (dimensions in $\mu \mathrm{m}$ )
All $\mathrm{x} / \mathrm{y}$ co-ordinates are referenced to the bottom left corner, see Fig. 11.

| pad | X | Y | pad | X | Y |
| :---: | :---: | :---: | :---: | :---: | :---: |
| D3 | 1556 | 6526 | Y43 | 2364 | 154 |
| D2 | 1372 | 6526 | Y44 | 2540 | 154 |
| D1 | 1188 | 6526 | Y45 | 2716 | 154 |
| D0 | 1004 | 6526 | Y46 | 2892 | 154 |
| RL/EL | 820 | 6526 | Y47 | 3068 | 154 |
| P/S | 636 | 6526 | Y48 | 3244 | 154 |
| LNG | 452 | 6526 | Y49 | 3420 | 154 |
| COL/ $\overline{\text { ROW }}$ | 268 | 6526 | Y50 | 3596 | 154 |
| CL2 | 156 | 5982 | Y51 | 3684 | 702 |
| Y1 | 156 | 5806 | Y52 | 3684 | 878 |
| Y2 | 156 | 5630 | Y53 | 3684 | 1054 |
| Y3 | 156 | 5454 | Y54 | 3684 | 1230 |
| Y4 | 156 | 5278 | Y55 | 3684 | 1406 |
| Y5 | 156 | 5102 | Y56 | 3684 | 1582 |
| Y6 | 156 | 4926 | Y57 | 3684 | 1758 |
| Y7 | 156 | 4750 | Y58 | 3684 | 1934 |
| Y8 | 156 | 4574 | Y59 | 3684 | 2110 |
| Y9 | 156 | 4398 | Y60 | 3684 | 2286 |
| Y10 | 156 | 4222 | Y61 | 3684 | 2462 |
| Y11 | 156 | 4046 | Y62 | 3684 | 2638 |
| Y12 | 156 | 3870 | Y63 | 3684 | 2814 |
| Y13 | 156 | 3694 | Y64 | 3684 | 2990 |
| Y14 | 156 | 3518 | Y65 | 3684 | 3166 |
| Y15 | 156 | 3342 | Y66 | 3684 | 3342 |
| Y16 | 156 | 3166 | Y67 | 3684 | 3518 |
| Y17 | 156 | 2990 | Y68 | 3684 | 3694 |
| Y18 | 156 | 2814 | Y69 | 3684 | 3870 |
| Y19 | 156 | 2638 | Y70 | 3684 | 4046 |
| Y20 | 156 | 2462 | Y71 | 3684 | 4222 |
| Y21 | 156 | 2286 | Y72 | 3684 | 4398 |
| Y22 | 156 | 2110 | Y73 | 3684 | 4574 |
| Y23 | 156 | 1934 | Y74 | 3684 | 4750 |
| Y24 | 156 | 1758 | Y75 | 3684 | 4926 |
| Y25 | 156 | 1582 | Y76 | 3684 | 5102 |
| Y26 | 156 | 1406 | Y77 | 3684 | 5278 |
| Y27 | 156 | 1230 | Y78 | 3684 | 5454 |
| Y28 | 156 | 1054 | Y79 | 3684 | 5630 |
| Y29 | 156 | 878 | Y80 | 3684 | 5806 |
| Y30 | 156 | 702 | F/Y81 | 3684 | 5982 |
| Y31 | 252 | 154 | VEE | 3580 | 6526 |
| Y32 | 428 | 154 | $V_{4} / V_{5}$ | 3396 | 6526 |
| Y33 | 604 | 154 | $\mathrm{V}_{2} / \mathrm{V}_{3}$ | 3212 | 6526 |
| Y34 | 780 | 154 | V1 | 3028 | 6526 |
| Y35 | 956 | 154 | M | 2844 | 6526 |
| Y36 | 1132 | 154 | CL1 | 2660 | 6526 |
| Y37 | 1308 | 154 | VDD | 2476 | 6526 |
| Y38 | 1484 | 154 | SHL | 2292 | 6526 |
| Y39 | 1660 | 154 | FON | 2108 | 6526 |
| Y40 | 1836 | 154 | VSS | 1924 | 6526 |
| Y41 | 2012 | 154 | RR/ER | 1740 | 6526 |
| Y42 | 2188 | 154 |  |  |  |

## FOR DETAILED INFORMATION SEE REVELANT DATA BOOK OR DATA SHEET

## SINGLE-CHIP 8-BIT MICROCONTROLLER FAMILY

## DESCRIPTION

An advanced CMOS process is used to manufacture the PCF84CXXX microcontroller family. The family consists of the following devices:

- PCF84C00
- PCF84C12
- PCF84C121
- PCF84C430
- PCF84C21
- PCF84C22
- PCF84C230
- PCF84C470
- PCF84C41
- PCF84C42 - PCF84C270
- PCF84C640
- PCF84C81
- PCF84C85
- PCF84C271

This data sheet describes features of the PCF84CXXX microcontroller family which are common to several family members. For details on a particular device, consult the relevant data sheet.
All family members have quasi-bidirectional I/O port lines, a single-level vectored interrupt structure, an 8-bit timer/event counter and on-chip clock oscillator and clock circuits.
These efficient controllers also perform well as arithmetic processors. They have facilities for both binary and BCD arithmetic plus bit-handling capabilities. The instruction set is similar to that of the MAB8048 and the PCF84CXXX family is very similar to the MAB8400 family.
Features common to all family members are listed below.

## Features

- 8 -bit CPU, ROM, RAM, I/O in a single DIL or SO package
- $1 \mathrm{~K}, 2 \mathrm{~K}, 4 \mathrm{~K}$ or $8 \mathrm{~K} \times 8 \mathrm{ROM}$; there is also a ROM-less device
- 64,128 or $256 \times 8$ RAM
- Quasi-bidirectional I/O port lines
- Two test inputs: one of which is also an external interrupt input
- Single-level vectored interrupt structure
- 8-bit programmable timer/event counter
- Clock frequency range: 100 kHz to 10 MHz
- Over 80 instructions (similar to those of the MAB8048) all of 1 or 2 cycles
- Single supply voltage ( $2,5 \mathrm{~V}$ to $5,5 \mathrm{~V}$ )
- STOP and IDLE modes
- Power-on-reset circuit
- Operating temperature range: -40 to $+85{ }^{\circ} \mathrm{C}$


## PACKAGE OUTLINES

Consult individual data sheets.


Fig. 1 PCF84CXXX block diagram.

## FOR DETAILED INFORMATION SEE REVELANT DATA BOOK OR DATA SHEET

## SINGLE-CHIP 8-BIT MICROCONTROLLERS

## DESCRIPTION

An advanced CMOS process is used to manufacture the PCF84C12, PCF84C22 and PCF84C42 microcontrollers. Each device has 13 quasi-bidirectional I/O port lines, a single-level vectored interrupt structure, an 8-bit timer and on-chip clock oscillator and clock circuits. On-chip RAM and ROM content is as follows:

- PCF84C12-64×8 RAM, $1 \mathrm{~K} \times 8$ ROM
- PCF $84 \mathrm{C} 22-64 \times 8$ RAM, $2 \mathrm{~K} \times 8$ ROM
- PCF84C42-64×8RAM, 4 K $\times 8$ ROM

These efficient microcontrollers also perform well as arithmetic processors. The instruction set is similar to that of the MAB8048. They have bit handling abilities and facilities for both binary and $B C D$ arithmetic.

These microcontrollers are members of the PCF84CXXX family. For detailed information, consult the PCF84CXXX data sheet.

## Features

- 8-bit CPU, ROM, RAM, I/O in a single 20-lead DIL or SO package
- $1 \mathrm{~K}, 2 \mathrm{~K}$ or $4 \mathrm{~K} \times 8$ ROM
- $64 \times 8$ RAM
- 2 timers (8-bit programmable)
- 13 quasi-bidirectional I/O port lines
- Two test inputs: one of which is also the external interrupt input
- Single-level, vectored interrupts: external and timer/event counter
- 8-bit programmable timer/event counter
- Clock frequency range: 100 kHz to 10 MHz
- Over 80 instructions (similar to those of the MAB8048) all of 1 or 2 cycles
- Single supply voltage ( 2.5 V to 5.5 V )
- STOP and IDLE modes
- Power-on-reset circuit
- Operating temperature range: -40 to $+85{ }^{\circ} \mathrm{C}$


## For following sections see PCF84CXXX family data sheet

Program memory
Data memory
Program counter stack
IDLE and STOP modes
I/O facilities
Interrupts
Oscillator
Timer/event counters
Program status word

Program counter
Central processing unit
Conditional branch logic
Test input T1
Power-on-reset

## PACKAGE OUTLINES

PCF84C12/22/42P: 20-lead DIL; plastic (SOT146).
PCF84C12/22/42T: 20-lead mini-pack; plastic (SO20, SOT163A).


Fig. 1 Block diagram.

PCF84C00
PCF84C21/C
PCF84C41/C
PCF84C81/C

## FOR DETAILED INFORMATION SEE RELEVANT DATA BOOK OR DATA SHEET SINGLE-CHIP 8-BIT MICROCONTROLLERS WITH I ${ }^{2} \mathrm{C}$-BUS INTERFACE

## DESCRIPTION

An advanced CMOS process is used to manufacture the PCF84C00, PCF84C21/C, PCF84C41/C and PCF84C81/C microcontrollers. The PCF84C21C, PCF84C41C and PCF84C81C operate at a higher clock frequency. Each device has 20 quasi-bidirectional I/O port lines, a serial I/O interface, a singlelevel vectored interrupt structure, an 8-bit timer/event counter and on-chip clock oscillator and clock circuits. On-chip RAM and ROM content is as follows:

- PCF84C00 - $256 \times 8$ RAM, external program
- PCF84C41 - $128 \times 8$ RAM, 4 K $\times 8$ ROM memory
- PCF84C81-256 x 8 RAM, 8 K $\times 8$ ROM
- PCF84C21 - $64 \times 8$ RAM, 2 K x 8 ROM

These efficient controllers also perform well as arithmetic processors. They have facilities for both binary and BCD arithmetic plus bit-handling capabilities. The instruction set is similar to that of the MAB8048.
These microcontrollers are members of the PCF84CXXX family. For detailed information, consult the PCF84CXXX data sheet.

## Features

- 8-bit CPU, ROM, RAM, I/O in a single 28 -lead DIL or SO package
- $2 \mathrm{~K}, 4 \mathrm{~K}$ or $8 \mathrm{~K} \times$ ROM; also a ROM-less version
- 64,128 or $256 \times 8$ RAM
- 20 quasi-bidirectional I/O port lines
- Two test inputs, one of which is also the external interrupt input
- Single-level vectored interrupts: external, timer/event counter and serial I/O
- $1^{2} \mathrm{C}$ hardware interface for serial data transfer on two lines (serial I/O data via an existing port line and clock via a dedicated line)
- 8-bit programmable timer/event counter
- Clock frequency range: 100 kHz to 10 MHz ; C versions: 1 MHz to 12 MHz
- Over 80 instructions (similar to those of the MAB8048) all of 1 or 2 cycles
- Single supply voltage ( 2,5 to $5,5 \mathrm{~V}$ )
- STOP and IDLE modes
- Power-on reset circuit
- Operating temperature range: -40 to $+85^{\circ} \mathrm{C}$
- High current on Port 1: $1 \mathrm{OL}=10 \mathrm{~mA}$ at $\mathrm{V}_{\mathrm{OL}}=1,2 \mathrm{~V}$ (all versions except the PCF84C00).

For following sections see PCF84CXXX family data sheet

Program memory
Data memory
Program counter stack
IDLE and STOP modes
1/O facilities
Serial I/O
Interrupts
Oscillator
Timer/event counter
Program status word

Program counter
Central processing unit
Conditional branch logic
Test input T1
Power-on reset
Instruction set

## PACKAGE OUTLINES

PCF84C21/41/81P: 28-lead DIL; plastic (SOT117).
PCF84C21/41/81T: 28-lead mini-pack; plastic (SO28; SOT136A).
PCF84C00B : 28-lead 'piggy-back' package (supports up to 28-pin EPROM).
PCF84C00T : 56-lead mini-pack; plastic (VSO56; SOT190).


Fig. 1 Block diagram.


Fig. 1a Replacement of dotted section in Fig. 1, for the PCF84C00T
ROM-less version.


Fig. 1b Replacement of dotted section in Fig. 1 , for the PCF84C00B 'piggy-back' version.

## FOR DETAILED INFORMATION SEE REVELANT DATA BOOK OR DATA SHEET

## SINGLE-CHIP 8-BIT MICROCONTROLLER WITH 32 I/O LINES

## DESCRIPTION

The PCF84C85 microcontroller is manufactured in CMOS, and is designed to be an efficient controller as well as an arithmetic processor. The instruction set is based on that of the MAB8048 and is software compatible with the PCF84CXX family. The PCF84C85 has two additional derivative ports and the microcontroller has bit handling abilities and facilities for both binary and BCD arithmetic.
For detailed information on the PCF84CXX see the "Single-chip 8-bit Microcontrollers" user manual.

## Features

- 8-bit CPU, ROM, RAM, I/O in a single 40-lead DIL or mini-pack package
- 8 K ROM
- 256 RAM bytes
- 32 quasi-bidirectional I/O port lines
- Two test inputs: one of which is also the external interrupt input
- Single-level vectored interrupts: external, timer/event counter, serial I/O
- $1^{2} \mathrm{C}$ hardware interface for two-line serial data transfer (serial I/O data via an existing port line and clock via a dedicated line)
- 8-bit programmable timer/event counter
- Clock frequency 100 kHz to 10 MHz
- Over 80 instructions (based on MAB8048) all of 1 or 2 cycles
- Single supply voltage from $2,5 \mathrm{~V}$ to $5,5 \mathrm{~V}$
- STOP and IDLE mode
- Power-on-reset circuit
- Operating temperature range: -40 to $+85^{\circ} \mathrm{C}$


## PACKAGE OUTLINES

PCF84C85P: 40-lead DIL; plastic (SOT129).
PCF84C85T: 40-lead; mini-pack (VSO40; SOT158).


Fig. 1 Block diagram.

PCF8566

## UNIVERSAL LCD DRIVER FOR LOW MULTIPLEX RATES

## GENERAL DESCRIPTION

The PCF8566 is a peripheral device which interfaces to almost any liquid crystal display (LCD) having low multiplex rates. It generates the drive signals for any static or multiplexed LCD containing up to four backplanes and up to 24 segments and can easily be cascaded for larger LCD applications. The PCF8566 is compatible with most microprocessors/microcontrollers and communicates via a two-line bidirectional bus ( $1^{2} \mathrm{C}$ ). Communication overheads are minimized by a display RAM with auto-incremented addressing, by hardware subaddressing and by display memory switching (static and duplex drive modes).

## Features

- Single-chip LCD controller/driver
- Selectable backplane drive configuration: static or $2 / 3 / 4$ backplane multiplexing
- Selectable display bias configuration: static, $1 / 2$ or $1 / 3$
- Internal LCD bias generation with voltage-follower buffers
- 24 segment drives: up to twelve 8 -segment numeric characters; up to six 15 -segment alphanumeric characters; or any graphics of up to 96 elements
- $24 \times 4$-bit RAM for display data storage
- Auto-incremented display data loading across device subaddress boundaries
- Display memory bank switching in static and duplex drive modes
- Versatile blinking modes
- LCD and logic supplies may be separated
- $2,5 \mathrm{~V}$ to 6 V power supply range
- Low power consumption
- Power-saving mode for extremely low power consumption in battery-operated and telephone applications
- $1^{2} \mathrm{C}$ bus interface
- TTL/CMOS compatible
- Compatible with any 4 -bit, 8 -bit or 16 -bit microprocessors/microcontrollers
- May be cascaded for large LCD applications (up to 1536 segments possible)
- Cascadable with the 40 segment LCD driver PCF8576
- Optimized pinning for single plane wiring in both single and multiple PCF8566 applications
- Space-saving 40-lead plastic mini-pack (VSO-40; SOT-158A)
- No external components required (even in multiple device applications)
- Manufactured in silicon gate CMOS process


## PACKAGE OUTLINES

PCF8566P: 40-lead DIL; plastic (SOT 129).
PCF8566T: 40-lead mini-pack (VSO40; SOT158A).


Fig. 1 Block diagram.


Fig. 2 Pinning diagram.

## PINNING

1 SDA $I^{2} \mathrm{C}$ bus data input/output
2 SCL $\quad 1^{2} \mathrm{C}$ bus clock input/output
3 SYNC cascade synchronization input/output
4 CLK external clock input/output
$5 \quad V_{D D} \quad$ positive supply voltage
6 OSC oscillator input
7 AO
8 A1
9 A2
$1^{2} \mathrm{C}$ bus subaddress inputs
10 SAO
${ }^{12} \mathrm{C}$ bus slave address bit 0 input
logic ground
12 V LCD LCD supply voltage
13 BPO
14 BP2
15 BP1
16
17
to
40

LCD backplane outputs
BP3
SO
to
S23

## FUNCTIONAL DESCRIPTION

The PCF8566 is a versatile peripheral device designed to interface any microprocessor to a wide variety of LCDs. It can directly drive any static or multiplexed LCD containing up to four backplanes and up to 24 segments. The display configurations possible with the PCF8566 depend on the number of active backplane outputs required; a selection of display configurations is given in Table 1.

Table 1 Selection of display configurations

| active back- <br> plane outputs | no. of <br> segments | 7 -segment <br> numeric | 14 -segment <br> alphanumeric | dot matrix |
| :--- | :---: | :--- | :--- | :---: |
| 4 | 96 | 12 digits + <br> 12 indicator <br> symbols | 6 characters + <br> 12 indicator <br> symbols | 96 dots <br> $(4 \times 24)$ |
| 3 | 72 | 9 digits + <br> 9 indicator <br> symbols | 4 characters + <br> 16 indicator <br> symbols | 72 dots <br> $(3 \times 24)$ |
| 2 | 48 | 6 digits + <br> 6 indicator <br> symbols | 3 characters + <br> 6 indicator <br> symbols | 48 dots |
| 1 | 24 | 3 digits + <br> 3 indicator <br> symbols | 1 characters + <br> 10 indicator <br> symbols | 24 dots |
| 1 |  |  |  |  |

All of the display configurations given in Table 1 can be implemented in the typical system shown in Fig. 3. The host microprocessor/microcontroller maintains the two-line $I^{2} \mathrm{C}$ bus communication channel with the PCF8566. The internal oscillator is selected by tying OSC (pin 6) to $\mathrm{V}_{\text {SS }}$. The appropriate biasing voltages for the multiplexed LCD waveforms are generated internally. The only other connections required to complete the system are to the power supplies ( $\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{SS}}$ and $\mathrm{V}_{\mathrm{LCD}}$ ) and to the LCD panel chosen for the application.


Fig. 3 Typical system configuration.

## Power-on reset

At power-on the PCF8566 resets to a defined starting condition as follows:

1. All backplane outputs are set to $V_{D D}$.
2. All segment outputs are set to $V_{D D}$.
3. The drive mode ' $1: 4$ multiplex with $1 / 3$ bias' is selected.
4. Blinking is switched off.
5. Input and output bank selectors are reset (as defined in Table 5).
6. The $I^{2} \mathrm{C}$ bus interface is initialized.
7. The data pointer and the subaddress counter are cleared.

Data transfers on the $I^{2} \mathrm{C}$ bus should be avoided for 1 ms following power-on to allow completion of the reset action.

## LCD bias generator

The full-scale LCD voltage ( $\mathrm{V}_{\mathrm{op}}$ ) is obtained from $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{LCD}}$. The LCD voltage may be temperature compensated externally through the $V_{\text {LCD }}$ supply to pin 12. Fractional LCD biasing voltages are obtained from an internal voltage divider of three series resistors connected between $V_{D D}$ and $V_{L C D}$. The centre resistor can be switched out of circuit to provide a $1 / 2$ bias voltage level for the $1: 2$ multiplex configuration.

## LCD voltage selector

The LCD voltage selector coordinates the multiplexing of the LCD according to the selected LCD drive configuration. The operation of the voltage selector is controlled by MODE SET commands from the command decoder. The biasing configurations that apply to the preferred modes of operation, together with the biasing characteristics as functions of $V_{o p}=V_{D D}-V_{L C D}$ and the resulting discrimination ratios (D), are given in Table 2.

Table 2 Preferred LCD drive modes: summary of characteristics

| LCD drive mode | LCD bias <br> configuration | $\frac{V_{\text {off(rms) }}}{V_{\text {op }}}$ | $\frac{V_{\text {on }}(r m s)}{V_{\text {op }}}$ | $D=\frac{V_{\text {on(rms) }}}{V_{\text {off }}(r m s)}$ |
| :--- | :--- | :--- | :--- | :--- |
| static (1 BP) | static (2 levels) | 0 | 1 | $\infty$ |
| $1: 2$ MUX (2 BP) | $1 / 2$ (3 levels) | $\sqrt{2} / 4=0,354$ | $\sqrt{10} / 4=0,791$ | $\sqrt{5}=2,236$ |
| $1: 2$ MUX (2 BP) | $1 / 3$ (4 levels) | $1 / 3=0,333$ | $\sqrt{5} 3=0,745$ | $\sqrt{5}=2,236$ |
| $1: 3$ MUX (3 BP) | $1 / 3$ (4 levels) | $1 / 3=0,333$ | $\sqrt{33} / 9=0,638$ | $\sqrt{33} / 3=1,915$ |
| $1: 4$ MUX (4 BP) | $1 / 3$ (4 levels) | $1 / 3=0,333$ | $\sqrt{3 / 3}=0,577$ | $\sqrt{3}=1,732$ |

## LCD voltage selector (continued)

A practical value for $\mathrm{V}_{\mathrm{op}}$ is determined by equating $\mathrm{V}_{\mathrm{off}}(\mathrm{rms})$ with a defined LCD threshold voltage $\left(V_{\text {th }}\right)$, typically when the LCD exhibits approximately $10 \%$ contrast. In the static drive mode a suitable choice is $V_{\text {op }} \gtrsim 3 V_{\text {th }}$.
Multiplex drive ratios of $1: 3$ and $1: 4$ with $1 / 2$ bias are possible but the discrimination and hence the contrast ratios are smaller $(\sqrt{3}=1,732$ for $1: 3$ multiplex or $\sqrt{21} / 3=1,528$ for $1: 4$ multiplex). The advantage of these modes is a reduction of the LCD full scale voltage $\mathrm{V}_{\mathrm{op}}$ as follows:
$1: 3$ multiplex ( $1 / 2$ bias) : $\mathrm{V}_{\mathrm{op}}=\sqrt{6} \mathrm{~V}_{\mathrm{off}}(\mathrm{rms})=2,449 \mathrm{~V}_{\mathrm{off}}(\mathrm{rms})$
$1: 4$ multiplex ( $1 / 2$ bias) : $\mathrm{V}_{\mathrm{op}}=4 \sqrt{3} / 3 \mathrm{~V}_{\mathrm{off}(\mathrm{rms})}=2,309 \mathrm{~V}_{\mathrm{off}}(\mathrm{rms})$
These compare with $V_{o p}=3 V_{\text {off }}(\mathrm{rms})$ when $1 / 3$ bias is used.

## LCD drive mode waveforms

The static LCD drive mode is used when a single backplane is provided in the LCD. Backplane and segment drive waveforms for this mode are shown in Fig. 4.

$-V_{\text {op }}$
(b) RESULTANT WAVEFORMS

AT LCD SEGMENT

Fig. 4 Static drive mode waveforms: $\mathrm{V}_{\mathrm{op}}=\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{LCD}}$.

When two backplanes are provided in the LCD the $1: 2$ multiplex drive mode applies. The PCF8566 allows use of $1 / 2$ or $1 / 3$ bias in this mode as shown in Figs 5 and 6.


Fig. 5 Waveforms for 1 : 2 multiplex drive mode with $1 / 2$ bias: $V_{O p}=V_{D D}-V_{L C D}$.

LCD drive mode waveforms (continued)


Fig. 6 Waveforms for 1:2 multiplex drive mode with $1 / 3$ bias: $\mathrm{V}_{\mathrm{Op}}=\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{LCD}}$.

The backplane and segment drive wavefront for the $1: 3$ multiplex drive mode (three LCD backplanes) and for the 1:4 multiplex drive mode (four LCD backplanes) are shown in Figs 7 and 8 respectively.


Fig. 7 Waveforms for 1:3 multiplex drive mode: $\mathrm{V}_{\mathrm{Op}}=\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{LCD}}$.

## LCD drive mode waveforms (continued)



Fig. 8 Waveforms for 1:4 multiplex drive mode: $\mathrm{V}_{\mathrm{op}}=\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{LCD}}$.

## Oscillator

The internal logic and the LCD drive signals of the PCF8566 or PCF8576 are timed either by the built-in oscillator or from an external clock.

The clock frequency ( $f$ CLK) determines the LCD frame frequency and the maximum rate for data reception from the $I^{2} \mathrm{C}$ bus. To allow $\mathrm{I}^{2} \mathrm{C}$ bus transmissions at their maximum data rate of 100 kHz , ${ }^{\mathrm{f}} \mathrm{CLK}$ should be chosen to be above 125 kHz .
A clock signal must always be supplied to the device; removing the clock may freeze the LCD in a DC state.

## Internal clock

When the internal oscillator is used, OSC (pin 6) should be tied to VSS. In this case, the output from CLK (pin 4) provides the clock signal for cascaded PCF8566s and PCF8576s in the system.

## External clock

The condition for external clock is made by tying OSC (pin 6) to VDD; CLK (pin 4) then becomes the external clock input.

## Timing

The timing of the PCF8566 organizes the internal data flow of the device. This includes the transfer of display data from the display RAM to the display segment outputs. In cascaded applications, the synchronization signal SYNC maintains the correct timing relationship between the PCF8566s in the system. The timing also generates the LCD frame frequency which it derives as an integer multiple of the clock frequency (Table 3). The frame frequency is set by MODE SET commands when internal clock is used, or by the frequency applied to pin 4 when external clock is used.

Table 3 LCD frame frequencies

| PCF8566 mode | $\mathrm{f}_{\text {frame }}$ | nominal $\mathrm{f}_{\text {frame }}(\mathrm{Hz})$ |
| :--- | :--- | :---: |
| normal mode | $\mathrm{f}_{\mathrm{CLK} / 2880}$ | 64 |
| power-saving mode | $\mathrm{f}_{\mathrm{CLK} / 480}$ | 64 |

The ratio between the clock frequency and the LCD frame frequency depends on the mode in which the device is operating. In the power-saving mode the reduction ratio is six times smaller; this allows the clock frequency to be reduced by a factor of six. The reduced clock frequency results in a significant reduction in power dissipation. The lower clock frequency has the disadvantage of increasing the response time when large amounts of display data are transmitted on the $I^{2} \mathrm{C}$ bus. When a device is unable to 'digest' a display data byte before the next one arrives, it holds the SCL line low until the first display data byte is stored. This slows down the transmission rate of the $\mathrm{I}^{2} \mathrm{C}$ bus but no data loss occurs.

## PCF8566

## Display latch

The display latch holds the display data while the corresponding multiplex signals are generated. There is a one-to-one relationship between the data in the display latch, the LCD segment outputs and one column of the display RAM.

## Shift register

The shift register serves to transfer display information from the display RAM to the display latch while previous data are displayed.

## Segment outputs

The LCD drive section includes 24 segment outputs S0 to $S 23$ (pins 17 to 40 ) which should be connected directly to the LCD. The segment output signals are generated in accordance with the multiplexed backplane signals and with the data resident in the display latch. When less than 24 segment outputs are required the unused segment outputs should be left open-circuit.

## Backplane outputs

The LCD drive section includes four backplane outputs BPO to BP3 which should be connected directly to the LCD. The backplane output signals are generated in accordance with the selected LCD drive mode. If less than four backplane outputs are required the unused outputs can be left open. In the 1:3 multiplex drive mode BP3 carries the same signal as BP1, therefore these two adjacent outputs can be tied together to give enhanced drive capabilities. In the 1:2 multiplex drive mode BPO and BP2, BP1 and BP3 respectively carry the same signals and may also be paired to increase the drive capabilities. In the static drive mode the same signal is carried by all four backplane outputs and they can be connected in parallel for very high drive requirements.

## Display RAM

The display RAM is a static $24 \times 4$-bit RAM which stores LCD data. A logic 1 in the RAM bit-map indicates the 'on' state of the corresponding LCD segment; similarly, a logic 0 indicates the 'off' state. There is a one-to-one correspondence between the RAM addresses and the segment outputs, and between the individual bits of a RAM word and the backplane outputs. The first RAM column corresponds to the 24 segments operated with respect to backplane BPO (Fig. 9). In multiplexed LCD applications the segment data of the second, third and fourth column of the display RAM are time-multiplexed with $\mathrm{BP} 1, \mathrm{BP} 2$ and BP3 respectively.


Fig. 9 Display RAM bit-map showing direct relationship between display RAM addresses and segment outputs, and between bits in a RAM word and backplane outputs.

When display data are transmitted to the PCF8566 the display bytes received are stored in the display RAM according to the selected LCD drive mode. To illustrate the filling order, an example of a 7 -segment numeric display showing all drive modes is given in Fig. 10; the RAM filling organization depicted applies equally to other LCD types.
With reference to Fig. 10, in the static drive mode the eight transmitted data bits are placed in bit 0 of eight successive display RAM addresses. In the $1: 2$ multiplex drive mode the eight transmitted data bits are placed in bits 0 and 1 of four successive display RAM addresses. In the $1: 3$ multiplex drive mode these bits are placed in bits 0, 1 and 2 of three successive addresses, with bit 2 of the third address left unchanged. This last bit may, if necessary, be controlled by an additional transfer to this address but care should be taken to avoid overriding adjacent data because full bytes are always transmitted. In the 1 : 4 multiplex drive mode the eight transmitted data bits are placed in bits $0,1,2$ and 3 of two successive display RAM addresses.

## Data pointer

The addressing mechanism for the display RAM is realized using the data pointer. This allows the loading of an individual display data byte, or a series of display data bytes, into any location of the display RAM. The sequence commences with the initialization of the data pointer by the LOAD DATA POINTER command. Following this, an arriving data byte is stored starting at the display RAM address indicated by the data pointer thereby observing the filling order shown in Fig. 10. The data pointer is automatically incremented according to the LCD configuration chosen. That is, after each byte is stored, the contents of the data pointer are incremented by eight (static drive mode), by four ( $1: 2$ multiplex drive mode), by three ( $1: 3$ multiplex drive mode) or by two ( $1: 4$ multiplex drive mode).

## Subaddress counter

The storage of display data is conditioned by the contents of the subaddress counter. Storage is allowed to take place only when the contents of the subaddress counter agree with the hardware subaddress applied to $A 0, A 1$ and $A 2$ (pins 7, 8, and 9). A0, A1 and A2 should be tied to $V_{S S}$ or VDD. The subaddress counter value is defined by the DEVICE SELECT command. If the contents of the subaddress counter and the hardware subaddress do not agree then data storage is inhibited but the data pointer is incremented as if data storage had taken place. The subaddress counter is also incremented when the data pointer overflows.
The storage arrangements described lead to extremely efficient data loading in cascaded applications. When a series of display bytes are being sent to the display RAM, automatic wrap-over to the next PCF8566 occurs when the last RAM address is exceeded. Subaddressing across device boundaries is successful even if the change to the next device in the cascade occurs within a transmitted character.


Fig. 10 Relationships between LCD layout, drive mode, display RAM filling order and display data transmitted over the $I^{2} \mathrm{C}$ bus ( $\mathrm{x}=$ data bit unchanged).

## Output bank selector

This selects one of the four bits per display RAM address for transfer to the display latch. The actual bit chosen depends on the particular LCD drive mode in operation and on the instant in the multiplex sequence. In 1:4 multiplex, all RAM addresses of bit 0 are the first to be selected, these are followed by the contents of bit 1 , bit 2 and then bit 3 . Similarly in $1: 3$ multiplex, bits 0,1 and 2 are selected sequentially. In 1:2 multiplex, bits 0 then 1 are selected and, in the static mode, bit 0 is selected.
The PCF8566 includes a RAM bank switching feature in the static and 1:2 multiplex drive modes. In the static drive mode, the BANK SELECT command may request the contents of bit 2 to be selected for display instead of bit 0 contents. In the $1: 2$ drive mode, the contents of bits 2 and 3 may be selected instead of bits 0 and 1 . This gives the provision for preparing display information in an alternative bank and to be able to switch to it once it is assembled.

## Input bank selector

The input bank selector loads display data into the display RAM according to the selected LCD drive configuration. Display data can be loaded in bit 2 in static drive mode or in bits 2 and 3 in 1:2 drive mode by using the BANK SELECT command. The input bank selector functions independently of the output bank selector.

## Blinker

The display blinking capabilities of the PCF8566 are very versatile. The whole display can be blinked at frequencies selected by the BLINK command. The blinking frequencies are integer multiples of the clock frequency; the ratios between the clock and blinking frequencies depend on the mode in which the device is operating, as shown in Table 4.
An additional feature is for an arbitrary selection of LCD segments to be blinked. This applies to the static and 1:2 LCD drive modes and can be implemented without any communication overheads. By means of the output bank selector, the displayed RAM banks are exchanged with alternate RAM banks at the blinking frequency. This mode can also be specified by the BLINK command.
In the 1:3 and 1:4 multiplex modes, where no alternate RAM bank is available, groups of LCD segments can be blinked by selectively changing the display RAM data at fixed time intervals.
If the entire display is to be blinked at a frequency other than the nominal blinking frequency, this can be effectively performed by resetting and setting the display enable bit E at the required rate using the MODE SET command.

Table 4 Blinking frequencies

| blinking mode | normal operating <br> mode ratio | power-saving <br> mode ratio | nominal blinking frequency <br> $f_{\text {blink (Hz) }}$ |
| :--- | :--- | :--- | :--- |
| off | - | - | blinking off |
| 2 Hz | ${ }^{\mathrm{f}} \mathrm{CLK} / 92160$ | ${ }^{\mathrm{f}} \mathrm{CLK} / 15360$ | 2 |
| 1 Hz | ${ }^{\mathrm{f}} \mathrm{CLK} / 184320$ | ${ }^{\mathrm{f}} \mathrm{CLK} / 30720$ | 1 |
| $0,5 \mathrm{~Hz}$ | ${ }^{\mathrm{f}} \mathrm{CLK} / 368640$ | $\mathrm{f}_{\mathrm{CLK}} / 61440$ | 0,5 |

## CHARACTERISTICS OF THE $I^{2} \mathrm{C}$ BUS

The $I^{2} \mathrm{C}$ bus is for 2 -way, 2 -line communication between different ICs or modules. The two lines are a serial data line (SDA) and a serial clock line (SCL). Both lines must be connected to a positive supply via a pull-up resistor when connected to the output stages of a device. Data transfer may be initiated only when the bus is not busy.

## Bit transfer

One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the HIGH period of the clock pulse as changes in the data line at this time will be interpreted as control signals.


Fig. 11 Bit transfer.

## Start and stop conditions

Both data and clock lines remain HIGH when the bus is not busy. A HIGH-to-LOW transition of the data line while the clock is HIGH is defined as the start condition (S). A LOW-to-HIGH transition of the data line while the clock is HIGH is defined as the stop condition (P).


Fig. 12 Definition of start and stop conditions.

## System configuration

A device generating a message is a "transmitter", a device receiving a message is a "receiver". The device that controls the message is the "master" and the devices which are controlled by the master are the "slaves".


Fig. 13 System configuration.

## Acknowledge

The number of data bytes transferred between the start and stop conditions from transmitter to receiver is not limited. Each byte is followed by one acknowledge bit. The acknowledge bit is a HIGH level put on the bus by the transmitter whereas the master generates an extra acknowledge related clock pulse. A slave receiver which is addressed must generate an acknowledge after the reception of each byte. Also a master must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges has to pull down the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse, set up and hold times must be taken into account. A master receiver must signal an end of data to the transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this event the transmitter must leave the data line HIGH to enable the master to generate a stop condition.


Fig. 14 Acknowledgement on the $\mathrm{I}^{2} \mathrm{C}$ bus.

## PCF8566 $\mathrm{I}^{2} \mathrm{C}$ bus controller

The PCF8566 acts as an $I^{2} \mathrm{C}$ slave receiver. It does not initiate $\mathrm{I}^{2} \mathrm{C}$ bus transfers or transmit data to an $1^{2} \mathrm{C}$ master receiver. The only data output from the PCF8566 are the acknowledge signals of the selected devices. Device selection depends on the $\mathrm{I}^{2} \mathrm{C}$ bus slave address, on the transferred command data and on the hardware subaddress.
In single device applications, the hardware subaddress inputs A0, A1 and A2 are normally left opencircuit or tied to $\mathrm{V}_{\mathrm{SS}}$ which defines the hardware subaddress 0 . In multiple device applications $\mathrm{A}, \mathrm{A} 1$ and $A 2$ are left open-circuit or tied to $V_{S S}$ or $V_{D D}$ according to a binary coding scheme such that no two devices with a common $1^{2} \mathrm{C}$ slave address have the same hardware subaddress.
In the power-saving mode it is possible that the PCF8566 is not able to keep up with the highest transmission rates when large amounts of display data are transmitted. If this situation occurs, the PCF8566 forces the SCL line LOW until its internal operations are completed. This is known as the 'clock synchronization feature' of the $I^{2} \mathrm{C}$ bus and serves to slow down fast transmitters. Data loss does not occur.

## Input filters

To enhance noise immunity in electrically adverse environments, RC low-pass filters are provided on the SDA and SCL lines.

## $1^{2} \mathrm{C}$ bus protocol

Two $I^{2} \mathrm{C}$ bus slave addresses ( 0111110 and 0111111 ) are reserved for PCF8566. The least-significant bit of the slave address that a PCF8566 will respond to is defined by the level tied at its input SAO (pin 10). Therefore, two types of PCF 8566 can be distinguished on the same $I^{2} \mathrm{C}$ bus which allows:
(a) up to 16 PCF8566s on the same $I^{2} \mathrm{C}$ bus for very large LCD applications;
(b) the use of two types of LCD multiplex on the same $I^{2} \mathrm{C}$ bus.

The $I^{2} \mathrm{C}$ bus protocol is shown in Fig. 15. The sequence is initiated with a start condition (S) from the $I^{2} \mathrm{C}$ bus master which is followed by one of the two PCF8566 slave addresses available. All PCF8566s with the corresponding SAO level acknowledge in parallel the slave address but all PCF8566s with the alternative SAO level ignore the whole $\mathrm{I}^{2} \mathrm{C}$ bus transfer. After acknowledgement, one or more command bytes $(\mathrm{m})$ follow which define the status of the addressed PCF8566s. The last command byte is tagged with a cleared most-significant bit, the continuation bit C . The command bytes are also acknowledged by all addressed PCF8566s on the bus.
After the last command byte, a series of display data bytes ( n ) may follow. These display data bytes are stored in the display RAM at the address specified by the data pointer and the subaddress counter. Both data pointer and subaddress counter are automatically updated and the data are directed to the intended PCF8566 device. The acknowledgement after each byte is made only by the (A0, A1, A2) addressed PCF8566. After the last display byte, the $I^{2} \mathrm{C}$ bus master issues a stop condition (P).


Fig. $15 \mathrm{I}^{2} \mathrm{C}$ bus protocol.

## Command decoder

The command decoder identifies command bytes that arrive on the $I^{2} \mathrm{C}$ bus. All available commands carry a continuation bit C in their most-significant bit position (Fig. 16). When this bit is set, it indicates that the next byte of the transfer to arrive will also represent a command. If the bit is reset, it indicates the last command byte of the transfer. Further bytes will be regarded as display data.


7 Z91471

Fig. 16 General format of command byte.
The five commands available to the PCF8566 are defined in Table 5.

Command decoder (continued)
Table 5 Definition of PCF8566 commands



## Display controller

The display controller executes the commands identified by the command decoder. It contains the status registers of the PCF8566 and coordinates their effects. The controller is also responsible for loading display data into the display RAM as required by the filling order.

## Cascaded operation

In large display configurations, up to 16 PCF8566s can be distinguished on the same $1^{2} \mathrm{C}$ bus by using the 3-bit hardware subaddress ( $\mathrm{A}, \mathrm{A} 1, \mathrm{~A} 2$ ) and the programmable $\mathrm{I}^{2} \mathrm{C}$ slave address ( SA ) . It is also possible to cascade up to 16 PCF8566s. When cascaded, several PCF8566s are synchronized so that they can share the backplane signals from one of the devices in the cascade. Such an arrangement is costeffective in large LCD applications since the backplane outputs of only one device need to be throughplated to the backplane electrodes of the display. The other PCF8566s of the cascade contribute additional segment outputs but their backplane outputs are left open-circuit (Fig. 17).
The $\overline{S Y N C}$ line is provided to maintain the correct synchronization between all cascaded PCF8566s. This synchronization is guaranteed after the power-on reset. The only time that $\overline{S Y N C}$ is likely to be needed is if synchronization is accidently lost (e.g. by noise in adverse electrical environments; or by the definition of a multiplex mode when PCF8566s with differing SAO levels are cascaded). $\overline{\text { SYNC is }}$ organized as an input/output pin; the output section being realized as an open-drain driver with an internal pull-up resistor. A PCF8566 asserts the $\overline{\text { SYNC }}$ line at the onset of its last active backplane signal and monitors the $\overline{\text { SYNC }}$ line at all other times. Should synchronization in the cascade be lost, it will be restored by the first PCF8566 to assert $\overline{\mathrm{SYNC}}$. The timing relationships between the backplane waveforms and the $\overline{S Y} \overline{N C}$ signal for the various drive modes of the PCF8576 are shown in Fig. 18. The waveforms are identical with the parent device PCF8576. Casadability between PCF8566s and PCF8576s is possible, giving cost effective LCD applications.


Fig. 17 Cascaded PCF8566 configuration.


Fig. 18 Synchronization of the cascade for the various PCF8566 drive modes.

For single plane wiring of PCF8566s, see section "APPLICATION INFORMATION".

## PCF8566

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)


## Note

Inputs and outputs are protected against electrostatic discharges in normal handling. However, to be totally safe, it is advised to take handling precautions appropriate to handling MOS devices (see 'Handling MOS devices').

## DC CHARACTERISTICS

$V_{S S}=0 V^{\prime} V_{D D}=2,5$ to $6 V V_{L C D}=V_{D D}-2,5$ to $V_{D D}-6 \mathrm{~V}$;
$T_{a m b}=-40$ to $+85^{\circ} \mathrm{C}$; unless otherwise specified

| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Operating supply voltage | $V_{\text {DD }}$ | 2,5 | - | 6 | V |
| LCD supply voltage | VLCD | $V_{D D}-6$ | - | $V_{D D}-2,5$ | V |
| Operating supply current (normal mode) at fCLK $=200 \mathrm{kHz}$ (note 1) | IDD | - | 30 | 90 | $\mu \mathrm{A}$ |
| Power-saving mode supply current at $V_{D D}=3,5 \mathrm{~V} ; \mathrm{V}_{\mathrm{LCD}}=0 \mathrm{~V}$; ${ }^{f}$ CLK $=35 \mathrm{kHz}$; A0, A1 and A2 tied to $\mathrm{V}_{\mathrm{SS}}$ (note 1) | ${ }^{\prime}$ LP | - | 15 | 40 | $\mu \mathrm{A}$ |



AC CHARACTERISTICS (note 5)
$V_{S S}=0 \mathrm{~V} ; \mathrm{V}_{\mathrm{DD}}=2,5$ to $6 \mathrm{~V} ; \mathrm{V}_{\mathrm{LCD}}=\mathrm{V}_{\mathrm{DD}}-2,5$ to $\mathrm{V}_{\mathrm{DD}}-6 \mathrm{~V}$;
$T_{a m b}=-40$ to $+85{ }^{\circ} \mathrm{C}$; unless otherwise specified

| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Oscillator frequency (normal mode) at $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ (note 6) | ${ }^{\text {f CLK }}$ | 125 | 200 | 315 | kHz |
| Oscillator frequency (power-saving mode) at $\mathrm{V}_{\mathrm{DD}}=3,5 \mathrm{~V}$ | ${ }^{\text {f CLKLP }}$ | 21 | 31 | 48 | kHz |
| CLK HIGH time | ${ }^{\text {t CLKH }}$ | 1 | - | - | $\mu \mathrm{s}$ |
| CLK LOW time | ${ }^{\text {t CLKL }}$ | 1 | - | - | $\mu \mathrm{s}$ |
| $\overline{\text { SYNC propagation delay }}$ | tPSYNC | - | - | 400 | ns |
| $\overline{\text { SYNC LOW time }}$ | ${ }^{\text {t }}$ SYNCL | 1 | - | - | $\mu \mathrm{s}$ |
| Driver delays with test loads at $V_{L C D}=V_{D D}-5 \mathrm{~V}$ | tPLCD | - | - | 30 | $\mu \mathrm{s}$ |
| $1^{2} \mathrm{C}$ bus |  |  |  |  |  |
| Bus free time | tBUF | 4,7 | - | - | $\mu \mathrm{S}$ |
| Start condition hold time | thD; STA | 4 | - | - | $\mu \mathrm{s}$ |
| SCL LOW time | t LOW | 4,7 | - | - | $\mu \mathrm{s}$ |
| SCL HIGH time | ${ }^{\text {tHIGH }}$ | 4 | - | - | $\mu \mathrm{s}$ |
| Start condition set-up time (repeated start code only) | tSU; STA | 4,7 | - | - | $\mu \mathrm{s}$ |
| Data hold time | thD; DAT | 0 | - | - | $\mu \mathrm{s}$ |
| Data set-up time | tSU; DAT | 250 | - | - | ns |
| Rise time | $\mathrm{tr}_{r}$ | - | - | 1 | $\mu \mathrm{s}$ |
| Fall time | $\mathrm{t}_{\mathrm{f}}$ | - | - | 300 | ns |
| Stop condition set-up time | ${ }^{\text {tsu }}$; STO | 4,7 | - | - | $\mu \mathrm{s}$ |

## Notes to characteristics

1. Outputs open; inputs at $V_{S S}$ or $V_{D D}$; external clock with $50 \%$ duty factor; $\left.\right|^{2} \mathrm{C}$ bus inactive.
2. Resets all logic when $\mathrm{V}_{\mathrm{DD}}<\mathrm{V}_{\mathrm{REF}}$.
3. Periodically sampled, not $100 \%$ tested.
4. Outputs measured one at a time.
5. All timing values referred to $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ levels with an input voltage swing of $\mathrm{V}_{\mathrm{SS}}$ to $\mathrm{V}_{\mathrm{DD}}$.
6. At $\mathrm{f} \mathrm{CLK}<125 \mathrm{kHz}, \mathrm{I}^{2} \mathrm{C}$ bus maximum transmission speed is derated.


Fig. 19 Test loads.


Fig. 20 Driver timing waveforms.


Fig. $211^{2} \mathrm{C}$ bus timing waveforms.


Purchase of Philips' $1^{2} \mathrm{C}$ components conveys a license under the Philips $I^{2} \mathrm{C}$ patent to use the components in the $1^{2} \mathrm{C}$-system provided the system conforms to the $I^{2} \mathrm{C}$ specifications defined by Philips.


Fig. 22 Typical supply current characteristics.
DEVELOPMENT DATA

(a) Backplane output impedance BPO to $\mathrm{BP} 3\left(\mathrm{R}_{\mathrm{BP}}\right)$; $V_{D D}=5 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=-40$ to $+85^{\circ} \mathrm{C}$.

(b) Segment output impedance S 0 to $\mathrm{S} 23\left(\mathrm{R}_{\mathrm{S}}\right)$; $V_{D D}=5 \mathrm{~V}$.

Fig. 23 Typical characteristics of LCD outputs.

APPLICATION INFORMATION


Fig. 24 Single plane wiring of packaged PCF8566s.

## $128 \times 8$-BIT/256 X 8-BIT STATIC RAMS WITH I ${ }^{2} \mathrm{C}$-BUS INTERFACE

## GENERAL DESCRIPTION

The PCF8570, PCF8570C and PCF8571 are low-power static CMOS RAMs. The PCF8570 and PCF8570C are organized as 256 words by 8 -bits and the PCF8571 is organized as 128 words by 8 -bits. Addresses and data are transferred serially via a two-line bidirectional bus $\left(I^{2} \mathrm{C}\right)$. The built-in word address register is incremented automatically after each written or read data byte. Three address pins A0, A1 and A2 are used for hardware address, allowing the use of up to eight devices connected to the bus without additional hardware. For system expansion over 8 devices the PCF8570/71 can be used in conjunction with the PCF8750C which has an alternative slave address for memory extension up to 16 devices.

## Features

- Operating supply voltage
- Low data retention voltage
- Low standby current
- Power saving mode
2.5 V to 6 V $\min .1 .0 \mathrm{~V}$ max. $15 \mu \mathrm{~A}$ typ. 50 nA
- Serial input/output bus $\left(I^{2} \mathrm{C}\right)$
- Address by 3 hardware address pins
- Automatic word address incrementing
- 8-lead DIL package


## Applications

- Telephony
- Radio and television
- Video cassette recorder
- General purpose

RAM expansion for stored numbers in repertory dialling (e.g. PCD3343 applications) channel presets channel presets
RAM expansion for the microcontroller families MAB8400, PCF84CXX and most other microcontrollers


PACKAGE OUTLINES
Fig. 1 Block diagram.
7290775.3

PCF8570/PCF8570C/PCF8571/P: 8-lead DIL; plastic (SOT97).
PCF8570/PCF8570C/ PCF8571/T: 8-lead mini-pack (SO8L; SOT176C).

## PINNING

| 1 to 3 | A0 to A2 | address inputs |
| :---: | :---: | :---: |
| 4 | $V_{S S}$ | negative supply |
| 5 | SDA | serial data line $1_{12} \mathrm{C}$-bus |
| 6 | SCL | serial clock line ${ }^{12}$-bus |
| 7 | TEST | test input for test speed-up; must be connected to $\mathrm{V}_{\text {SS }}$ when not in use (power saving mode, see Figs 12 and 13) |
| 8 | $\mathrm{V}_{\text {DD }}$ | positive supply |



Fig. 2 Pinning diagram.

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)

| parameter | symbol | $\min$. | $\max$. | unit |
| :--- | :--- | :--- | :--- | :--- |
| Supply voltage range | $\mathrm{V}_{\mathrm{DD}}$ | -0.8 | +8.0 | V |
| Input voltage range | $\mathrm{V}_{\mathbf{I}}$ | -0.8 | $\mathrm{~V}_{\mathrm{DD}}+0.8$ | V |
| DC input current | $\pm \mathrm{I}_{\mathrm{I}}$ | - | 10 | mA |
| DC output current | $\pm \mathrm{I}_{\mathrm{O}}$ | - | 10 | mA |
| $\mathrm{~V}_{\mathrm{DD}}$ or $\mathrm{V}_{\mathrm{SS}}$ current | $\pm \mathrm{I}_{\mathrm{DD}} \pm \mathrm{I} \mathrm{SS}$ | - | 50 | mA |
| Total power dissipation | $\mathrm{P}_{\text {tot }}$ | - | 300 | mW |
| Power dissipation per output | $\mathrm{PO}_{\mathrm{O}}$ | - | 50 | mW |
| Operating ambient temperature range | $\mathrm{T}_{\mathrm{amb}}$ | -40 | +85 | $\mathrm{o}^{\circ} \mathrm{C}$ |
| Storage temperature range | $\mathrm{T}_{\text {stg }}$ | -65 | +150 | $\mathrm{o}^{\mathrm{C}}$ |

## HANDLING

Inputs and outputs are protected against electrostatic discharge in normal handling. However, to be totally safe, it is good practice to take normal precautions appropriate to handling MOS devices (see 'Handling MOS Devices').


Purchase of Philips $I^{2} \mathrm{C}$ components conveys a license under the Philips ${ }^{\prime}{ }^{2} \mathrm{C}$ patent to use the components in the $\mathrm{I}^{2} \mathrm{C}$-system provided the system conforms to the $I^{2} \mathrm{C}$ specifications defined by Philips.

## CHARACTERISTICS

$\mathrm{V}_{\mathrm{DD}}=2.5$ to $6 \mathrm{~V} ; \mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=-40$ to $+85^{\circ} \mathrm{C}$ unless otherwise specified

| parameter | conditions | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply |  |  |  |  |  |  |
| Supply voltage |  | VDD | 2.5 | - | 6.0 | v |
| Supply current operating | $\begin{aligned} & V_{1}=V_{D D} \text { or } V_{S S} \\ & f_{S C I}=100 \mathrm{kHz} \end{aligned}$ | IDD | - | - | 200 | $\mu \mathrm{A}$ |
| standby | $\mathrm{f}_{\mathrm{SCL}}=0 \mathrm{~Hz}$ | IDDO | - | - | 15 | $\mu \mathrm{A}$ |
|  | $\mathrm{Tamb}_{\text {amb }}=-25$ to $+70^{\circ} \mathrm{C}$ | IDDO | - | - | 5 | $\mu \mathrm{A}$ |
| Power-on reset level | note 1 | VPOR | 1.5 | 1.9 | 2.3 | V |
| Inputs, input/output SDA |  |  |  |  |  |  |
| Input voltage LOW | note 2 | $\mathrm{V}_{\text {IL }}$ | -0.8 | - | $0.3 \mathrm{~V}_{\text {DD }}$ | $v$ |
| Input voltage HIGH | note 2 | $\mathrm{V}_{\text {IH }}$ | 0.7 V DD | - | $V_{D D}+0.8$ | V |
| Output current LOW | $\mathrm{V}_{\text {OL }}=0.4 \mathrm{~V}$ | IOL | 3 | - | - | mA |
| Leakage current | $\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\text {DD }}$ or $\mathrm{V}_{\text {SS }}$ | $1 \mathrm{~L} \mid$ | - | - | 1 | $\mu \mathrm{A}$ |
| Inputs A0 to A2; TEST |  |  |  |  |  |  |
| Input leakage current | $\mathrm{V}_{1}=\mathrm{V}_{\text {DD }}$ or $\mathrm{V}_{\text {SS }}$ | $\pm \mathrm{ILI}$ | - | - | 250 | nA |
| Inputs SCL; SDA |  |  |  |  |  |  |
| Input capacitance | $\mathrm{V}_{1}=\mathrm{V}_{\text {SS }}$ | $C_{1}$ | - | - | 7 | pF |
| LOW VDD data retention |  |  |  |  |  |  |
| Supply voltage for data retention |  | VDDR | 1 | - | 6 | V |
| Supply current | $V_{\text {DDR }}=1 \mathrm{~V}$ | IDDR | - | - | 5 | $\mu \mathrm{A}$ |
| Supply current | $\begin{aligned} & \mathrm{V}_{\mathrm{DDR}}=1 \mathrm{~V} ; \\ & \mathrm{T}_{\mathrm{amb}}=-25 \text { to }+70^{\circ} \mathrm{C} \end{aligned}$ | IDDR | - | - | 2 | $\mu \mathrm{A}$ |
| Power saving mode | see Figs 12 and 13 |  |  |  |  |  |
| Supply current | $\begin{aligned} & \text { TEST }=V_{D D} ; \\ & T_{\text {amb }}=25{ }^{\circ} \mathrm{C} \end{aligned}$ |  |  |  |  |  |
| PCF8570/PCF8570C |  | IDDR | - | 50 | 400 | nA |
| PCF8571 |  | IDDR | - | 50 | 200 | nA |
| Recovery time |  | thD2 | - | 50 | - | $\mu \mathrm{S}$ |

## Notes to the characteristics

1. The power-on reset circuit resets the $\mathrm{I}^{2} \mathrm{C}$-bus logic when $\mathrm{V}_{\mathrm{DD}}<\mathrm{V}_{\mathrm{POR}}$. The status of the device after a power-on reset condition can be tested by sending the slave address and testing the acknowledge bit.
2. If the input voltages are a diode voltage above or below the supply voltage $V_{D D}$ or $V_{S S}$ an input current will flow: this current must not exceed $\pm 0.5 \mathrm{~mA}$.

## CHARACTERISTICS OF THE $\mathrm{I}^{2} \mathrm{C}$-BUS

The $I^{2} \mathrm{C}$-bus is for 2-way, 2 -line communication between different ICs or modules. The two lines are a serial data line (SDA) and a serial clock line (SCL). Both lines must be connected to a positive supply via a pull-up resistor when connected to the output stages of a device. Data transfer may be initiated only when the bus is not busy.

## Bit transfer

One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the HIGH period of the clock pulse as changes in the data line at this time will be interpreted as control signals.


Fig. 3 Bit transfer.

## Start and stop conditions

Both data and clock lines remain HIGH when the bus is not busy. A HIGH-to-LOW transition of the data line, while the clock is HIGH is defined as the start condition (S). A LOW-to-HIGH transition of the data line while the clock is HIGH is defined as the stop condition (P).


Fig. 4 Definition of start and stop conditions.

## System configuration

A device generating a message is a "transmitter", a device receiving a message is the "receiver". The device that controls the message is the "master" and the devices which are controlled by the master are the "slaves".


Fig. 5 System configuration.

## Acknowledge

The number of data bytes transferred between the start and stop conditions from transmitter to receiver is not limited. Each byte of eight bits is followed by one acknowledge bit. The acknowledge bit is a HIGH level put on the bus by the transmitter whereas the master generates an extra acknowledge related clock pulse. A slave receiver which is addressed must generate an acknowledge after the reception of each byte. Also a master must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges has to pull down the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse, set-up and hold times must be taken into account. A master receiver must signal an end of data to the transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this event the transmitter must leave the data line HIGH to enable the master to generate a stop condition.


Fig. 6 Acknowledgement on the $I^{2} \mathrm{C}$-bus.

## Timing specifications

All the timing values are valid within the operating supply voltage and ambient temperature range and refer to $\mathrm{V}_{\text {IL }}$ and $\mathrm{V}_{\text {IH }}$ with an input voltage swing of $\mathrm{V}_{\text {SS }}$ to $\mathrm{V}_{\text {DD }}$.

| parameter | symbol | min. | typ. | max. | unit |
| :--- | :--- | :--- | :--- | :--- | :--- |
| SCL clock frequency | fSCL | - | - | 100 | kHz |
| Tolerable spike width on bus | tSW | - | - | 100 | ns |
| Bus free time | tBUF | 4.7 | - | - | $\mu \mathrm{s}$ |
| Start condition set-up time | tSU; STA | 4.7 | - | - | $\mu \mathrm{s}$ |
| Start condition hold time | thD; STA | 4.0 | - | - | $\mu \mathrm{s}$ |
| SCL LOW time | tLOW | 4.7 | - | - | $\mu \mathrm{s}$ |
| SCL HIGH time | thIGH | 4.0 | - | - | $\mu \mathrm{s}$ |
| SCL and SDA rise time | $\mathrm{t}_{\mathrm{r}}$ | - | - | 1.0 | $\mu \mathrm{~s}$ |
| SCL and SDA fall time | tf | - | - | 0.3 | $\mu \mathrm{~s}$ |
| Data set-up time | tSU; DAT | 250 | - | - | ns |
| Data hold time | tHD; DAT | 0 | - | - | ns |
| SCL LOW to data out valid | tVD; DAT | - | - | 3.4 | $\mu \mathrm{~s}$ |
| Stop condition set-up time | tSU; STO | 4.0 | - | - | $\mu \mathrm{s}$ |

PROTOCOL

|  | START <br> CONDITION <br> (S) | BIT 7 <br> MSB <br> (A7) | BIT 6 |  |
| :--- | :--- | :--- | :--- | :--- |
| (A6) |  |  |  |  |


| BIT 0 | ACKNOW- | STOP |  |
| :--- | :--- | :--- | :--- |
| LSB | LEDGE | CONDITION |  |
| $(R / W)$ | $(A)$ | $(P)$ |  |



Fig. $7 I^{2} \mathrm{C}$-bus timing diagram.

## Bus protocol

Before any data is transmitted on the $\mathrm{I}^{2} \mathrm{C}$-bus, the device which should respond is addressed first. The addressing is always done with the first byte transmitted after the start procedure. The $1^{2} \mathrm{C}$-bus configuration for different PCF8570/PCF8570C/PCF8571 READ and WRITE cycles is shown in Fig.8.


Fig.8(a) Master transmits to slave receiver (WRITE mode).


Fig.8(b) Master reads after setting word address (WRITE word address; READ data).


Fig.8(c) Master reads slave immediately after first byte (READ mode).

## APPLICATION INFORMATION

The PCF8570/PCF8571 slave address has a fixed combination 1010 as group 1 , while group 2 is fully programmable (see Fig.9). The PCF8570C has slave address 1011 as group 1, while group 2 is fully programmable (see Fig.10).

| 1 | 0 | 1 | 0 | $A 2$ | $A 1$ | $A 0$ | $R / \bar{W}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| $\longrightarrow$ | group $1 \longrightarrow$ group $2 \longrightarrow$ | 7287030.1 |  |  |  |  |  |

Fig. 9 PCF8570 and PCF8571 address.


Fig. 10 PCF8570C address.

## Note

A0, A 1 , and A 2 inputs must be connected to $\mathrm{V}_{\mathrm{DD}}$ or $\mathrm{V}_{\mathrm{SS}}$ but not left open-circuit.


It is recommended that a $4.7 \mu \mathrm{~F} / 10 \mathrm{~V}$ solid aluminium capacitor (SAL) be connected between $\mathrm{V}_{\mathrm{DD}}$ and $V_{S S}$.

Fig. 11 Application diagram.

POWER SAVING MODE
With the condition TEST = VDD or VDDR the PCF8570/PCF8570C/PCF8571 goes into the power saving mode and $\mathrm{I}^{2} \mathrm{C}$-bus logic is reset.

(1) Power saving mode without 5 V supply voltage.
(2) Power saving mode with 5 V supply voltage.
(3) $\mathrm{t}_{\mathrm{SU}}$ and $\mathrm{t}_{\mathrm{HD}} \geqslant 4 \mu \mathrm{~s}$ and $\mathrm{t}_{\mathrm{HD} 2} \geqslant 50 \mu \mathrm{~s}$.

Fig. 12 Timing for power saving mode.

(1) In the operating mode TEST $=0$; In the power saving mode TEST $=\mathrm{V}_{\text {DDR }}$.

It is recommended that a $4.7 \mu \mathrm{~F} / 10 \mathrm{~V}$ solid aluminium capacitor (SAL) be connected between VDD and VSS.

Fig. 13 Application example for power saving mode.

## CLOCK/CALENDAR WITH SERIAL I/O

## GENERAL DESCRIPTION

The PCF8573 is a low threshold, CMOS circuit that functions as a real time clock/calendar with an $1^{2} \mathrm{C}$-bus interface.
The IC incorporates an addressable time counter and an addressable alarm register for minutes, hours, days and months. Three special control/status flags, COMP, POWF and NODA, are also available.
Information is transferred via a serial two-line bidirectional bus ( $\mathrm{I}^{2} \mathrm{C}$ ). Back-up for the clock during supply interruptions is provided by a 1.2 V nickel cadium battery. The time base is generated from a 32.768 kHz crystal-controlled oscillator.

## Features

- Serial input/output $I^{2}$ C-bus interface for minutes, hours, days and months
- Additional pulse outputs for seconds and minutes
- Alarm register for presetting a time for alarm or remote switching functions
- Battery back-up for clock function during supply interruption
- Crystal oscillator control ( 32.768 kHz )

QUICK REFERENCE DATA

| parameter | symbol | min. | typ. | max. | unit |
| :--- | :--- | :--- | :--- | :--- | :--- |
| Supply voltage range |  |  |  |  |  |
| $\quad$ clock (pin 16 to pin 15) | $V_{D D}-V_{\text {SS1 }}$ | 1.1 | - | 6.0 | V |
| $I^{2} \mathrm{C}$ interface (pin 16 to pin 8) | $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{SS}}$ | 2.5 | - | 6.0 | V |
| Crystal oscillator frequency | $\mathrm{f}_{\text {osc }}$ | - | 32.768 | - | kHz |

## PACKAGE OUTLINES

PCF8573P: 16-lead DIL; plastic (SOT38).
PCF8573T: 16-lead mini-pack; plastic (SO16L; SOT162A).


Fig. 1 Block diagram.


Fig. 2 Pinning diagram.

PINNING

| 1 | A0 | address input |
| :---: | :---: | :---: |
| 2 | A1 | address input |
| 3 | COMP | comparator output |
| 4 | SDA | serial data line $\quad 1 \quad 1^{2} \mathrm{C}$-bus |
| 5 | SCL | serial clock line $/{ }^{12} \mathrm{C}$-bus |
| 6 | EXTPF | enable power fail flag input |
| 7 | PFIN | power fail flag input |
| 8 | $\mathrm{V}_{\text {SS2 }}$ | negative supply 2 ( $1^{2} \mathrm{C}$ interface) |
| 9 | MIN | one pulse per minute output |
| 10 | SEC | one pulse per second output |
| 11 | FSET | oscillator tuning output |
| 12 | TEST | test input; must be connected to $\mathrm{V}_{\mathrm{SS} 2}$ when not in use |
| 13 | OSCI | oscillator input |
| 14 | OSCO | oscillator input/output |
| 15 | $\mathrm{V}_{\text {SS1 }}$ | negative supply 1 (clock) |
| 16 | VDD | common positive supply |

## FUNCTIONAL DESCRIPTION

Oscillator
The PCF8573 has an integrated crystal-controlled oscillator which provides the timebase for the prescaler. The frequency is determined by a single 32.768 kHz crystal connected between OSCI and OSCO. A trimmer is connected between OSCl and $\mathrm{V}_{\mathrm{DD}}$.

## Prescaler and time counter

The prescaler provides a 128 Hz signal at the FSET output for fine adjustment of the crystal oscillator without loading it. The prescaler also generates a pulse once a second to advance the seconds counter. The carry of the prescaler and the seconds counter are available at the outputs SEC, MIN respectively, and are also readable via the $\mathrm{I}^{2} \mathrm{C}$-bus. The mark-to-space ratio of both signals is $1: 1$. The time counter is advanced one count by the falling edge of output signal MIN. A transition from HIGH-to-LOW of output signal SEC triggers MIN to change state. The time counter counts minutes, hours, days and months, and provides a full calendar function which needs to be corrected once every four years. Cycle lengths are shown in Table 1.

Table 1 Cycle length of the time counter

| unit | number <br> of bits | counting cycle | carry for following unit | content of month counter |
| :---: | :---: | :---: | :---: | :---: |
| minutes hours days | 766 | 00 to 59 | $59 \longrightarrow 00$ |  |
|  |  | 00 to 23 | $23 \rightarrow 00$ |  |
|  |  | 01 to 28 | $28 \longrightarrow 01$ | 2 (note 1) |
|  |  |  | or $29 \rightarrow 01$ | 2 (note 1) |
|  |  | 01 to 30 | $30 \rightarrow 01$ | 4, 6, 9, 11 |
|  |  | 01 to 31 | $31 \rightarrow 01$ | 1, 3, 5, 7, 8, 10, 12 |
| months | 5 | 01 to 12 | $12 \rightarrow 01$ |  |

## Note to Table 1

1. Day counter may be set to 29 by a write transmission with EXECUTE ADDRESS.

## Alarm register

The alarm register is a 24 -bit memory. It stores the time-point for the next setting of the status flag COMP. Details of writing and reading of the alarm register are included in the description of the characteristics of the $I^{2} \mathrm{C}$-bus.

## Comparator

The comparator compares the contents of the alarm register and the time counter, each with a length of 24 bits. When these contents are equal the flag COMP will be set 4 ms after the falling edge of MIN. This set condition occurs once at the beginning of each minute. This information is latched, but can be cleared by an instruction via the $1^{2} \mathrm{C}$-bus. A clear instruction may be transmitted immediately after the flag is set and will be executed. Flag COMP information is also available at the output COMP. The comparison may be based upon hours and minutes only if the internal flag NODA (no date) is set. Flag NODA can be set and cleared by separate instructions via the $I^{2} \mathrm{C}$-bus, but it is undefined until the first set or clear instruction has been received. Both COMP and NODA flags are readable via the $1^{2} \mathrm{C}$-bus.

## FUNCTIONAL DESCRIPTION (continued)

## Power on/power fail detection

If the voltage $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{SS} 1}$ falls below a certain value the operation of the clock becomes undefined. Thus a warning signal is required to indicate that faultless operation of the clock is not guaranteed. This information is latched in a flag called POWF (Power Fail) and remains latched after restoration of the correct supply voltage until a write procedure with EXECUTE ADDRESS has been received. The flag POWF can be set by an internally generated power fail level-discriminator signal for application with ( $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{SS} 1}$ ) greater than $\mathrm{V}_{\mathrm{TH} 1}$, or by an externally generated power fail signal for application with ( $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{SS} 1}$ ) less than $\mathrm{V}_{\mathrm{TH}}$. The external signal must be applied to the input PFIN. The input stage operates with signals of any slow rise and fall times. Internally or externally controlled POWF can be selected by input EXTPF as shown in Table 2.

Table 2 Power fail selection

| EXTPF | PFIN | function |
| :--- | :--- | :--- |
| 0 | 0 | power fail is sensed internally |
| 0 | 1 | test mode |
| 1 | 0 | power fail is sensed externally |
| 1 | 1 | no power fail sensed |

0 : connected to $\mathrm{V}_{\mathrm{SS} 1}$ (LOW)
1 : connected to $\mathrm{V}_{\text {DD }}$ (HIGH)
The external power fail control operates by absence of the $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{SS} 2}$ supply. Therefore the input levels applied to PFIN and EXTPF must be within the range of $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\text {SS1 }}$. A LOW level at PFIN indicates a power fail. POWF is readable via the $I^{2} \mathrm{C}$-bus. A power on reset for the $I^{2} \mathrm{C}$-bus control is generated on-chip when the supply voltage $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{SS} 2}$ is less than $\mathrm{V}_{\mathrm{TH} 2}$.

## Interface level shifters

The level shifters adjust the 5 V operating voltage ( $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{SS}}$ ) of the microcontroller to the internal supply voltage ( $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{SS} 1}$ ) of the clock/calendar. The oscillator and counter are not influenced by the $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{SS} 2}$ supply voltage. If the voltage $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{SS}}$ is absent $\left(\mathrm{V}_{\mathrm{DD}}=\mathrm{V}_{\mathrm{SS} 2}\right)$ the output signal of the level shifter is HIGH because $V_{D D}$ is the common node of the $V_{D D}-V_{S S 2}$ and the $V_{D D}-V_{S S 1}$ supplies. Because the level shifters invert the input signal, the internal circuit behaves as if a LOW signal is present on the inputs. FSET, SEC, MIN and COMP are CMOS push-pull output stages. The driving capability of these outputs is lost when the supply voltage $V_{D D}-V_{S S 2}=0$.

## CHARACTERISTICS OF THE I ${ }^{2} \mathrm{C}$-BUS

The $I^{2} \mathrm{C}$-bus is for 2-way, 2-line communication between different ICs or modules. The two lines are a serial data line (SDA) and a serial clock line (SCL). Both lines must be connected to a positive supply via a pull-up resistor when connected to the output stages of a device. Data transfer may be initiated only when the bus is not busy.

## Bit transfer (see Fig.3)

One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the HIGH period of the clock pulse as changes in the data line at this time will be interpreted as control signals.


Fig. 3 Bit transfer.

## Start and stop conditions (see Fig. 4)

Both data and clock lines remain HIGH when the bus is not busy. A HIGH-to-LOW transition of the data line, while the clock is HIGH is defined as the start condition (S). A LOW-to-HIGH transition of the data line while the clock is HIGH is defined as the stop condition (P).


Fig. 4 Definition of start and stop conditions.

## System configuration (see Fig.5)

A device generating a message is a "transmitter", a device receiving a message is the "receiver". The device that controls the message is the "master" and the devices which are controlled by the master are the "slaves".


Fig. 5 System configuration.

## CHARACTERISTICS OF THE I ${ }^{2} \mathrm{C}$-bus (continued)

## Acknowledge (see Fig.6)

The number of data bytes transferred between the start and stop conditions from transmitter to receiver is not limited. Each byte of eight bits is followed by one acknowledge bit. The acknowledge bit is a HIGH level put on the bus by the transmitter whereas the master generates an extra acknowledge related clock pulse. A slave receiver which is addressed must generate an acknowledge after the reception of each byte. Also a master must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges has to pull down the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse, set up and hold times must be taken into account. A master receiver must signal an end of data to the transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this event the transmitter must leave the data line HIGH to enable the master to generate a stop condition. (See Fig. 10 and Fig.11).


Fig. 6 Acknowledgement on the $1^{2} \mathrm{C}$-bus.

## Timing specifications

All the timing values are valid within the operating supply voltage and ambient temperature range and refer to $\mathrm{V}_{\text {IL }}$ and $\mathrm{V}_{\text {IH }}$ with an input voltage swing of $\mathrm{V}_{\text {SS }}$ to $\mathrm{V}_{\text {DD }}$.

| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| SCL clock frequency | ${ }^{\text {f SCL }}$ | - | - | 100 | kHz |
| Tolerable spike width on bus | ${ }^{\text {t }}$ S W | - | - | 100 | ns |
| Bus free time | tBUF | 4.7 | - | - | $\mu \mathrm{s}$ |
| Start condition set-up time | ${ }^{\text {t }}$ SU; STA | 4.7 | - | - | $\mu \mathrm{s}$ |
| Start condition hold time | thD; STA | 4.0 | - | - | $\mu \mathrm{s}$ |
| SCL LOW time | tLOW | 4.7 | - | - | $\mu \mathrm{s}$ |
| SCL HIGH time | thigh | 4.0 | - | - | $\mu \mathrm{S}$ |
| SCL and SDA rise time | $\mathrm{t}_{\mathrm{r}}$ | - | - | 1.0 | $\mu \mathrm{S}$ |
| SCL and SDA fall time | $\mathrm{t}_{\mathrm{f}}$ | - | - | 0.3 | $\mu \mathrm{s}$ |
| Data set-up time | tSU; DAT | 250 | - | - | ns |
| Data hold time | thD; DAT | 0 | - | - | ns |
| SCL LOW to data out valid | tVD; DAT | - | - | 3.4 | $\mu \mathrm{s}$ |
| Stop condition set-up time | ${ }^{\text {t }}$ SU; STO | 4.0 | - | - | $\mu \mathrm{s}$ |

PROTOCOL

|  | START <br> CONDITION <br> (S) | BIT 7 <br> MSB <br> (A7) | BIT 6 |  |
| :--- | :--- | :--- | :--- | :--- |


| BIT 0 | ACKNOW- | STOP |  |
| :--- | :--- | :--- | :--- |
| LSB | LEDGE | CONDITION |  |
| $(R / W)$ | (A) | $(P)$ |  |

SCL


Fig. $7 I^{2} \mathrm{C}$-bus timing diagram.

## ADDRESSING

Before any data is transmitted on the $\mathrm{I}^{2} \mathrm{C}$-bus, the device which should respond is addressed first. The addressing is always done with the first byte transmitted after the start procedure.

## Slave address

The clock/calendar acts as a slave receiver or slave transmitter. Therefore the clock signal SCL is only an input signal, but the data signal SDA is a bidirectional line. The clock calendar slave address is shown in Fig. 8 .


Fig. 8 Slave address.
The subaddress bits A0 and A1 correspond to the two hardware address pins A0 and A1 which allows the device to have 1 of 4 different addresses.

## Clock/calendar READ/WRITE cycles

The $\mathrm{I}^{2} \mathrm{C}$-bus configuration for different clock/calendar READ and WRITE cycles is shown in Figs 9, 10 and 11.


Fig. 9 Master transmitter transmits to clock/calendar slave receiver.
The write cycle is used to set the time counter, the alarm register and the flags. The transmission of the clock/calendar address is followed by the MODE-POINTER-WORD which contains a CONTROL-nibble (Table 3) and an ADDRESS-nibble (Table 4). The ADDRESS-nible is valid only if the preceding CONTROL-nibble is set to EXECUTE ADDRESS. The third transmitted word contains the data to be written into the time counter or alarm register.

Table 3 CONTROL-nibble

|  | C2 | C1 | C0 | function |
| :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | 0 | execute address |
| 0 | 0 | 0 | 1 | read control/status flags |
| 0 | 0 | 1 | 0 | reset prescaler, including seconds counter; without carry for minute counter |
| 0 | 0 | 1 | 1 | time adjust, with carry for minute counter (see note) |
| 0 | 1 | 0 | 0 | reset NODA flag |
| 0 | 1 | 0 | 1 | set NODA flag |
| 0 | 1 | 1 | 0 | reset COMP flag |

## Note

If the seconds counter is below 30 there is no carry. This causes a time adjustment of max. -30 s .
From the count 30 there is a carry which adjusts the time by max. +30 s .
Table 4 ADDRESS-nibble

|  | B2 | B1 | B0 | addressed to: |
| :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | 0 | time counter hours |
| 0 | 0 | 0 | 1 | time counter minutes |
| 0 | 0 | 1 | 0 | time counter days |
| 0 | 0 | 1 | 1 | time counter months |
| 0 | 1 | 0 | 0 | alarm register hours |
| 0 | 1 | 0 | 1 | alarm register minutes |
| 0 | 1 | 1 | 0 | alarm register days |
| 0 | 1 | 1 | 1 | alarm register months |

At the end of each data word the address bits $\mathrm{B} 1, \mathrm{~B} 0$ will be incremented automatically provided the preceding CONTROL-nibble is set to EXECUTE ADDRESS. There is no carry to B2.
Table 5 shows the placement of the BCD upper and lower digits in the DATA byte for writing into the addressed part of the time counter and alarm register respectively.

Table 5 Placement of BCD digits in the DATA byte

| MSB |  |  |  |  | DATA |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| upper digit |  |  |  | Lower digit |  |  |  |  |
|  | UD | UC | UB | UA | LD | LC | LB | LA |
|  | addressed to: |  |  |  |  |  |  |  |
| X | X | D | D | D | D | D | D | hours |
| X | D | D | D | D | D | D | D | minutes |
| X | X | D | D | D | D | D | D | days |
| X | X | X | D | D | D | D | D | months |

## Where:

" $X$ " is the don't care bit
" $D$ " is the data bit
Acknowledgement response of the clock calendar as slave receiver is shown in Table 6.

ADDRESSING (continued)
Table 6 Slave receiver acknowledgement

|  |  |  |  |  |  |  |  |  |  |  | acknowledge on byte |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| address | mode pointer | data |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  | C2 | C1 | C0 |  | B2 | B1 | B0 |  |  |  |  |  |  |  |  |
| 0 | 0 | 0 | 0 | 0 | $X$ | $X$ | $X$ | yes | yes | yes |  |  |  |  |  |
| 0 | 0 | 0 | 0 | 1 | $X$ | $X$ | $X$ | yes | no | no |  |  |  |  |  |
| 0 | 0 | 0 | 1 | $X$ | $X$ | $X$ | $X$ | yes | yes | no |  |  |  |  |  |
| 0 | 0 | 1 | 0 | $X$ | $X$ | $X$ | $X$ | yes | yes | no |  |  |  |  |  |
| 0 | 0 | 1 | 1 | $X$ | $X$ | $X$ | $X$ | yes | yes | no |  |  |  |  |  |
| 0 | 1 | 0 | 0 | $X$ | $X$ | $X$ | $X$ | yes | yes | no |  |  |  |  |  |
| 0 | 1 | 0 | 1 | $X$ | $X$ | $X$ | $X$ | yes | yes | no |  |  |  |  |  |
| 0 | 1 | 1 | 0 | $X$ | $X$ | $X$ | $X$ | yes | yes | no |  |  |  |  |  |
| 0 | 1 | 1 | 1 | $X$ | $X$ | $X$ | $X$ | yes | no | no |  |  |  |  |  |
| 1 | $X$ | $X$ | $X$ | $X$ | $X$ | $X$ | $X$ | yes | no | no |  |  |  |  |  |

## Where:

" X " is the don't care bit.
Table 7 Organization of the BCD digits in the DATA byte


## Where:

" D " is the data bit

* $=$ minutes
** $=$ seconds.

(1) The master receiver must signal an end of data to the slave transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave.

Fig. 10 Master transmitter reads clock/calendar after setting mode pointer.
To read the addressed part of the time counter and alarm register, plus information from specified control/status flags, the BCD digits in the DATA byte are organized as shown in Table 7.

(1) The master receiver must signal an end of data to the slave transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave.

Fig. 11 Master reads clock/calendar immediately after first byte.
The status of the MODE-POINTER-WORD concerning the CONTROL-nibble remains unchanged until a write to MODE POINTER condition occurs.

RATINGS
Limiting values in accordance with the Absolute Maximum System (IEC 134)

| parameter | condition | symbol | min. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voitage range pin 16 to pin 15 pin 16 to pin 8 | note 1 | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{SS} 1} \\ & \mathrm{~V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{SS}} \end{aligned}$ | $\begin{aligned} & -0.3 \\ & -0.3 \end{aligned}$ | $\begin{aligned} & 8.0 \\ & 8.0 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| Voltage input pins 4 and 5 |  | $V_{1}$ | VSS2-0.8 | $\mathrm{V}_{\text {DD }}+0.8$ | V |
| pins 6, 7, 13 and 14 |  | $v_{1}$ | $\mathrm{V}_{\text {SS1 }}$-0.6 | $\mathrm{V}_{\text {DD }}+0.6$ | V |
| any other pin |  | $V_{1}$ | VSS2-0.6 | $\mathrm{V}_{\text {DD }}+0.6$ | V |
| Input current |  | 1 | - | 10 | mA |
| Output current |  | 10 | - | 10 | mA |
| Power dissipation per output |  | $\mathrm{PO}_{0}$ | - | 100 | mW |
| Total power dissipation |  | $P_{\text {tot }}$ | - | 200 | mW |
| Operating ambient temperature range |  | $\mathrm{T}_{\text {amb }}$ | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| Storage temperature range |  | $\mathrm{T}_{\text {stg }}$ | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |

## Note to the Ratings

1. With input impedance of minimum $500 \Omega$.

## HANDLING

Inputs and outputs are protected against electrostatic charge in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices (see 'Handling MOS devices').

## CHARACTERISTICS

$V_{S S 2}=0 \mathrm{~V}$; $\mathrm{T}_{\mathrm{amb}}=-40$ to $+85^{\circ} \mathrm{C}$ unless otherwise specified. Typical values at $\mathrm{T}_{\mathrm{amb}}=+25^{\circ} \mathrm{C}$

| parameter | conditions | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply |  |  |  |  |  |  |
| Supply voltage $1^{2} \mathrm{C}$ interface clock | $\begin{aligned} & \mathrm{tHD} ; \mathrm{DAT} \geqslant \\ & 300 \mathrm{~ns} \end{aligned}$ | $\begin{aligned} & v_{D D}-v_{S S 2} \\ & v_{D D}-v_{S S 1} \end{aligned}$ | 2.5 1.1 | 5.0 1.5 | 6.0 $V_{D D}-V_{S S 2}$ | v |
| Supply current |  |  |  |  |  |  |
| $\mathrm{V}_{\text {SS } 1}($ pin 15$)$ | $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\text {SS } 1}=1.5 \mathrm{~V}$ | -ISS1 | - | 3 | 10 | $\mu \mathrm{A}$ |
|  | $V_{\text {DD }}-V_{S S 1}=5 \mathrm{~V}$ | -ISS1 | - | 12 | 50 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{SS} 2}(\mathrm{pin} 8)$ | $V_{D D}-V_{S S 2}=5 \mathrm{~V}$; $\mathrm{I}_{\mathrm{O}}=0$ all outputs | -ISS2 | - | - | 50 | $\mu \mathrm{A}$ |
| Input SCL; input/output SDA |  |  |  |  |  |  |
| Input voltage LOW |  | $V_{\text {IL }}$ | - | - | 0.3VDD | v |
| Input voltage HIGH |  | $V_{\text {IH }}$ | 0.7 $V_{\text {DD }}$ | - | - | V |
| Leakage current | $V_{1}=V_{S S 2}$ or $V_{\text {DD }}$ | IILI | - | - | 1 | $\mu \mathrm{A}$ |
| Input capacitance |  | $C_{1}$ | - | - | 7 | pF |
| Inputs AO, A1, TEST |  |  |  |  |  |  |
| Input voltage LOW |  | VIL | - | - | 0.2 V VD | V |
| Input voltage HIGH |  | $\mathrm{V}_{\text {IH }}$ | 0.7 V DD | - | - | V |
| Input leakage current | $V_{1}=V_{S S 2}$ or $V_{\text {DD }}$ | $\pm \mathrm{I}_{\mathrm{LI}}$ | - | - | 250 | nA |
| Inputs EXTPF, PFIN |  |  |  |  |  |  |
| Input voltage LOW |  | $V_{\text {IL }}$ | 0 | - | 0.2 $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\text {SS }} 1$ | V |
| Input voltage HIGH |  | $\mathrm{V}_{\text {IH }}$ | $0.7 \mathrm{~V}_{\mathrm{DD}}-\mathrm{V}_{\text {SS }} 1$ | - | - | V |
| Input leakage current | $\mathrm{V}_{1}=\mathrm{V}_{\text {SS } 1}$ to $\mathrm{V}_{\text {DD }}$ | $\pm \mathrm{ILI}$ | - | - | 1.0 | $\mu \mathrm{A}$ |
|  | $\begin{aligned} & T_{\mathrm{amb}}=25{ }^{\circ} \mathrm{C} ; \\ & \mathrm{V}_{1}=\mathrm{V}_{\mathrm{SS} 1} \text { to } V_{\mathrm{DD}} \end{aligned}$ | $\pm \mathrm{l}_{\mathrm{LI}}$ | - | - | 0.1 | $\mu \mathrm{A}$ |

CHARACTERISTICS (continued)

| parameter | conditions | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Output SDA <br> (n channel open drain) |  |  |  |  |  |  |
|  |  |  |  |  |  |  |
| Output "ON" | $\begin{aligned} & \mathrm{I}_{\mathrm{O}}=3 \mathrm{~mA} ; \\ & \mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{SS}}=2.5 \text { to } \\ & \text { to } 6 \mathrm{~V} \end{aligned}$ | VOL | - | - | 0.4 | V |
| Leakage current | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{SS} 2}=6 \mathrm{~V} ; \\ & \mathrm{V}_{\mathrm{O}}=6 \mathrm{~V} \end{aligned}$ | \|l| | - | - | 1 | $\mu \mathrm{A}$ |
| Outputs |  |  |  |  |  |  |
| Outputs SEC, MIN, COMP, FSET (normal buffer outputs) |  |  |  |  |  |  |
| Output voltage LOW | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{SS} 2}=2.5 \mathrm{~V} ; \\ & \mathrm{I}_{\mathrm{O}}=0.3 \mathrm{~mA} \end{aligned}$ | $\mathrm{V}_{\text {OL }}$ | - | - | 0.4 | V |
|  | $\begin{aligned} & V_{D D}-V_{S S 2}=4 \text { to } 6 \mathrm{~V} ; \\ & I_{O}=1.6 \mathrm{~mA} \end{aligned}$ | VOL | - | - | 0.4 | V |
| Output voltage HIGH | $\begin{aligned} & V_{D D}-V_{S S 2}=2.5 \mathrm{~V} ; \\ & -I_{O}=0.1 \mathrm{~mA} \end{aligned}$ | VOH | VDD-0.4 | - | - | V |
|  | $\begin{aligned} & V_{D D}-V_{S S 2}=4 \text { to } 6 \mathrm{~V} ; \\ & -I_{O}=0.5 \mathrm{~mA} \end{aligned}$ | V OH | VDD -0.4 | - | - | V |
| Internal threshold voltage |  |  |  |  |  |  |
| Power failure detection |  | $\mathrm{V}_{\text {TH1 }}$ | 1 | 1.2 | 1.4 | V |
| Power "ON" reset |  | $\mathrm{V}_{\text {TH2 }}$ | 1.5 | 2.0 | 2.5 | V |
| Rise and fall times of input signals |  |  |  |  |  |  |
| Input EXTPF |  | $\mathrm{tr}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | - | - | 1 | $\mu \mathrm{s}$ |
| Input PFIN |  | $t_{r}, t_{f}$ | - | - | $\infty$ | $\mu \mathrm{s}$ |
| Input signals except EXTPF and PFIN between $V_{\text {IL }}$ and $V_{I H}$ levels |  |  |  |  |  |  |
| rise time |  | $\mathrm{tr}_{r}$ | - | - | 1 | $\mu \mathrm{s}$ |
| fall time |  | $\mathrm{t}_{\mathrm{f}}$ | - | - | 0.3 | $\mu \mathrm{s}$ |


| parameter | conditions | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Oscillator |  |  |  |  |  |  |
| Integrated oscillator capacitance |  | COUT | - | 40 | - | pF |
| Oscillator feedback resistance |  | $\mathrm{R}_{\mathbf{f}}$ | - | 3 | - | $\mathrm{M} \Omega$ |
| Oscillator stability | $\begin{aligned} & \Delta\left(V_{D D}-V_{S S 1}\right) \\ & =100 \mathrm{mV} ; \text { at } \end{aligned}$ |  |  |  |  |  |
|  | $\begin{aligned} & V_{D D}-V_{S S 1}=1.55 \mathrm{~V} ; \\ & T_{\mathrm{amb}}=25^{\circ} \mathrm{C} \end{aligned}$ | f/fosc | - | $2 \times 10^{-7}$ | - | - |
| Quartz crystal parameters | $\mathrm{f}=32.768 \mathrm{kHz}$ |  |  |  |  |  |
| Series resistance |  | $\mathrm{R}_{\mathrm{S}}$ | - | - | 40 | $k \Omega$ |
| Parallel capacitance |  | $\mathrm{C}_{L}$ | - | 10 | - | pF |
| Trimmer capacitance |  | $\mathrm{C}_{\top}$ | 5 | - | 25 | pF |

APPLICATION INFORMATION


Fig. 12 Application example of the PCF8573 clock/calendar.


Fig. 13 Application example of the PCF8573 with common $\mathrm{V}_{\mathrm{SS} 1}$ and $\mathrm{V}_{\mathrm{SS} 2}$ supply.


Fig. 14 Typical supply current ( - ISS1) as a function of clock supply voltage ( $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{SS}}$ ) at $\mathrm{T}_{\mathrm{amb}}=-40$ to $+85^{\circ} \mathrm{C}$.


Purchase of Philips' $\left.\right|^{2} \mathrm{C}$ components conveys a license under the Philips $I^{2} \mathrm{C}$ patent to use the components in the $I^{2} \mathrm{C}$-system provided the system conforms to the $I^{2} \mathrm{C}$ specifications defined by Philips.

## REMOTE 8-BIT I/O EXPANDER FOR $I^{2} \mathrm{C}$-BUS

## GENERAL DESCRIPTION

The PCF8574 is a single-chip silicon gate CMOS circuit. It provides remote I/O expansion for the MAB8400 and PCF84CXX microcontroller families via the two-line serial bidirectional bus ( $1^{2} \mathrm{C}$ ). It can also interface microcomputers without a serial interface to the $\mathrm{I}^{2} \mathrm{C}$-bus (as a slave function only). The device consists of an 8 -bit quasi-bidirectional port and an $\mathrm{I}^{2} \mathrm{C}$ interface.
The PCF8574 has low current consumption and includes latched outputs with high current drive capability for directly driving LEDs. It also possesses an interrupt line (INT) which is connected to the interrupt logic of the microcomputer on the $I^{2} \mathrm{C}$-bus. By sending an interrupt signal on this line, the remote I/O can inform the microcomputer if there is incoming data on its ports without having to communicate via the $1^{2} \mathrm{C}$-bus. This means that the PCF8574 can remain a simple slave device.
The PCF8574 and the PCF8574A versions differ only in their slave address as shown in Fig.9.

## Features

- Operating supply voltage
- Low stand-by current consumption
- Bidirectional expander
- Open drain interrupt output
- 8-bit remote $1 / O$ port for the $1^{2} \mathrm{C}$-bus
- Peripheral for the MAB8400 and PCF84CXX microcontroller families
- Latched outputs with high current drive capability for directly driving LEDs
- Address by 3 hardware address pins for use of up to 8 devices (up to 16 with PCF8574A)


Fig. 1 Block diagram.

## PACKAGE OUTLINES

PCF8574P, PCF8574AP: 16-lead DIL; plastic (SOT38).
PCF8574T, PCF8574AT: 16 -lead mini-pack; plastic (SO16L; SOT162A).

## PINNING



Fig. 2 Pinning diagram.

| 1 to 3 A0 to A2 | address inputs |  |
| :--- | :--- | :--- |
| 4 to 7 | P0 to P3 |  |
| 9 to 12 | P4 to P7 | 8-bit quasi-bidirectional I/O port |
| 8 | V SS | negative supply |
| 13 | $\overline{\text { INT }}$ | interrupt output |
| 14 | SCL | serial clock line |
| 15 | SDA | serial data line |
| 16 | V DD | positive supply |



Fig. 3 Simplified schematic diagram of each port.

## CHARACTERISTICS OF THE I ${ }^{2} \mathrm{C}$-BUS

The $I^{2} \mathrm{C}$-bus is for 2-way, 2-line communication between different ICs or modules. The two lines are a serial data line (SDA) and a serial clock line (SCL). Both lines must be connected to a positive supply via a pull-up resistor when connected to the output stages of a device. Data transfer may be initiated only when the bus is not busy.

## Bit transfer

One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the HIGH period of the clock pulse as changes in the data line at this time will be interpreted as control signals.


Fig. 4 Bit transfer.

## Start and stop conditions

Both data and clock lines remain HIGH when the bus is not busy. A HIGH-to-LOW transition of the data line, while the clock is HIGH is defined as the start condition (S). A LOW-to-HIGH transition of the data line while the clock is HIGH is defined as the stop condition (P).


Fig. 5 Definition of start and stop conditions.

## System configuration

A device generating a message is a "transmitter", a device receiving a message is the "receiver". The device that controls the message is the "master" and the devices which are controlled by the master are the "slaves".


Fig. 6 System configuration.

## CHARACTERISTICS OF THE ${ }^{2}$ ²-BUS (continued)

## Acknowledge

The number of data bytes transferred between the start and stop conditions from transmitter to receiver is not limited. Each byte of eight bits is followed by one acknowledge bit. The acknowledge bit is a HIGH level put on the bus by the transmitter whereas the master generates an extra acknowledge related clock pulse. A slave receiver which is addressed must generate an acknowledge after the reception of each byte. Also a master must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges has to pull down the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse, set up and hold times must be taken into account. A master receiver must signal an end of data to the transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this event the transmitter must leave the data line HIGH to enable the master to generate a stop condition.


Fig. 7 Acknowledgement on the $1^{2} \mathrm{C}$-bus.

## Timing specifications

All the timing values are valid within the operating supply voltage and ambient temperature range and refer to $V_{I L}$ and $V_{I H}$ with an input voltage swing of $V_{S S}$ to $V_{D D}$.

| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| SCL clock frequency | ${ }^{\text {f SCL }}$ | - | - | 100 | kHz |
| Tolerable spike width on bus | ${ }^{\text {tSW }}$ | - | - | 100 | ns |
| Bus free time | tbuF | 4.7 | - | - | $\mu \mathrm{s}$ |
| Start condition set-up time | ${ }^{\text {t SU; STA }}$ | 4.7 | - | - | $\mu \mathrm{s}$ |
| Start condition hold time | ${ }^{\text {thb }}$; STA | 4.0 | - | - | $\mu \mathrm{s}$ |
| SCL LOW time | ${ }_{\text {t LOW }}$ | 4.7 | - | - | $\mu \mathrm{s}$ |
| SCL HIGH time | ${ }^{\text {thigh }}$ | 4.0 | - | - | $\mu \mathrm{s}$ |
| SCL and SDA rise time | $\mathrm{t}_{\mathrm{r}}$ | - | - | 1.0 | $\mu \mathrm{s}$ |
| SCL and SDA fall time | $\mathrm{t}_{\mathrm{f}}$ | - | - | 0.3 | $\mu \mathrm{s}$ |
| Data set-up time | ${ }^{\text {t }}$ SU; DAT | 250 | - | - | ns |
| Data hold time | ${ }^{\text {t }} \mathrm{HD}$; DAT | 0 | - | - | ns |
| SCL LOW to data out valid | ${ }^{\text {t }} \mathrm{VD}$; DAT | - | - | 3.4 | $\mu \mathrm{s}$ |
| Stop condition set-up time | ${ }^{\text {tSU; STO }}$ | 4.0 | - | - | $\mu \mathrm{s}$ |




Fig. $81^{2} \mathrm{C}$-bus timing diagram.

## FUNCTIONAL DESCRIPTION

Addressing (see Figs 9, 10 and 11)


Fig. 9 PCF8574 and PCF8574A slave addresses.
Each bit of the PCF8574 I/O port can be independently used as an input or an output. Input data is transferred from the port to the microcomputer by the READ mode. Output data is transmitted to the port by the WRITE mode.


Fig. 10 WRITE mode (output port).


Fig. 11 READ mode (input port).

## Note

A LOW-to-HIGH transition of SDA, while SCL is HIGH is defined as the stop condition (P). Transfer of data can be stopped at any moment by a stop condition. When this occurs, data present at the last acknowledge phase is valid (output mode). Input data is lost.

Interrupt (see Figs 12 and 13)
The PCF8574/PCF8574A provides an open drain output (INT) which can be fed to a corresponding input of the microcomputer. This gives these chips a type of master function which can initiate an action elsewhere in the system.


Fig. 12 Application of multiple PCF8574s with interrupt.
An interrupt is generated by any rising or falling edge of the port inputs in the input mode. After time $\mathrm{t}_{\mathrm{iv}}$ the signal INT is valid.
Resetting and reactivating the interrupt circuit is achieved when data on the port is changed to the original setting or data is read from or written to the port which has generated the interrupt. Resetting occurs as follows:

- In the READ mode at the acknowledge bit after the rising edge of the SCL signal.
- In the WRITE mode at the acknowledge bit after the HIGH-to-LOW transition of the SCL signal. Each change of the ports after the resettings will be detected and after the next rising clock edge, will be transmitted as INT.
Reading from or writing to another device does not affect the interrupt circuit.


Fig. 13 Interrupt generated by a change of input to port P5.

## FUNCTIONAL DESCRIPTION (continued)

## Quasi-bidirectional I/O ports (see Fig.14)

A quasi-bidirectional port can be used as an input or output without the use of a control signal for data direction. At power-on the ports are HIGH. In this mode only a current source to $\mathrm{V}_{\mathrm{DD}}$ is active. An additional strong pull-up to $\mathrm{V}_{\mathrm{DD}}$ allows fast rising edges into heavily loaded outputs. These devices turn on when an output is written HIGH, and are switched off by the negative edge of SCL. The ports should be HIGH before being used as inputs.


Fig. 14 Transient pull-up current $\mathrm{I}_{\mathrm{OHt}}$ while P3 changes from LOW-to-HIGH and back to LOW.

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)

| parameter | symbol | $\min$. | $\max$. | unit |
| :--- | :--- | :--- | :--- | :--- |
| Supply voltage range | $\mathrm{V}_{\mathrm{DD}}$ | -0.5 | +7.0 | V |
| Input voltage range | $\mathrm{V}_{\mathrm{I}}$ | $\mathrm{V}_{\mathrm{SS}}-0.5$ | $\mathrm{~V}_{\mathrm{DD}}+0.5$ | V |
| DC input current | $\pm \mathrm{I}_{1}$ | - | 20 | mA |
| DC output current | $\pm \mathrm{I}_{\mathrm{O}}$ | - | 25 | mA |
| $\mathrm{~V}_{\mathrm{DD}}$ or $\mathrm{V}_{\mathrm{SS}}$ current | $\pm \mathrm{I}_{\mathrm{DD}} \pm \mathrm{I}_{\mathrm{SS}}$ | - | 100 | mA |
| Total power dissipation | $\mathrm{P}_{\text {tot }}$ | - | 400 | mW |
| Power dissipation per output | $\mathrm{P}_{\mathrm{O}}$ | - | 100 | mW |
| Operating ambient temperature range | $\mathrm{T}_{\mathrm{amb}}$ | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| Storage temperature range | $\mathrm{T}_{\text {stg }}$ | -65 | +150 | ${ }^{\circ} \mathrm{C}$ |

## HANDLING

Inputs and outputs are protected against electrostatic discharge in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices (see 'Handling MOS Devices').

## CHARACTERISTICS

$\mathrm{V}_{\mathrm{DD}}=2.5$ to $6 \mathrm{~V} ; \mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=-40$ to $+85^{\circ} \mathrm{C}$ unless otherwise specified

| parameter | conditions | symbol | min . | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply |  |  |  |  |  |  |
| Supply voltage |  | $\mathrm{V}_{\text {DD }}$ | 2.5 | - | 6.0 | V |
| Supply current | $V_{D D}=6 \mathrm{~V}$ <br> no load; $V_{1}=V_{D D} \text { or }$ |  |  |  |  |  |
| operating | $\begin{aligned} & V_{S S} \\ & f_{S C L}=100 \mathrm{kHz} \end{aligned}$ | IDD | - | 40 | 100 | $\mu \mathrm{A}$ |
| standby |  | IDDO | - | 2.5 | 10 | $\mu \mathrm{A}$ |
| Power-on reset level | note 1 | $\mathrm{V}_{\mathrm{POR}}$ | - | 1.3 | 2.4 | V |
| Input SCL; input/output SDA |  |  |  |  |  |  |
| Input voltage LOW |  | $V_{\text {IL }}$ | -0.5 | - | 0.3V ${ }^{\text {DD }}$ | v |
| Input voltage HIGH |  | $\mathrm{V}_{\text {IH }}$ | $0.7 V_{\text {DD }}$ | - | $\mathrm{V}_{\mathrm{DD}}+0.5$ | V |
| Output current LOW | $\mathrm{V}_{\mathrm{OL}}=0.4 \mathrm{~V}$ | ${ }^{\prime} \mathrm{OL}$ | 3 | - | - | mA |
| Leakage current | $v_{1}=v_{D D} \text { or }$ |  |  |  |  | $\mu \mathrm{A}$ |
|  |  |  | - | - |  |  |
| Input capacitance (SCL, SDA) | $V_{1}=V_{S S}$ | $\mathrm{Cl}_{1}$ | - | - | 7 | pF |
| I/O ports |  |  |  |  |  |  |
| Input voltage LOW |  | $\mathrm{V}_{\text {IL }}$ | -0.5 | - | 0.3V $V_{\text {DD }}$ | V |
| Input voltage HIGH |  | $V_{\text {IH }}$ | 0.7V VDD | - | $\mathrm{V}_{\mathrm{DD}}+0.5$ | V |
| Maximum allowed input current through protection diode | $\begin{aligned} & v_{1} \geqslant v_{\text {DD }} \text { or } \\ & \leqslant v_{\text {SS }} \end{aligned}$ | $\pm 1 / \mathrm{HL}$ | - | - | 400 | $\mu \mathrm{A}$ |
| Output current LOW | $\begin{aligned} & \mathrm{V}_{\mathrm{OL}}=1 \mathrm{~V} ; \\ & \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \end{aligned}$ | $\mathrm{I}_{\mathrm{OL}}$ | 10 | 25 | - | mA |
| Output current HIGH | $\mathrm{V}_{\mathrm{OH}}=\mathrm{V}_{\text {SS }}$ | ${ }^{1} \mathrm{OH}$ | 30 | - | 300 | $\mu \mathrm{A}$ |
| Transient pull-up current HIGH during acknowledge (see Fig.14) | $\begin{aligned} & \mathrm{V}_{\mathrm{OH}}=\mathrm{V}_{\mathrm{SS}} ; \\ & \mathrm{V}_{\mathrm{DD}}=2.5 \mathrm{~V} \end{aligned}$ | $-\mathrm{OHt}$ | - | 1 | - | mA |
| Input/Output capacitance |  | $\mathrm{Cl}_{1 / \mathrm{O}}$ | - | - | 10 | pF |
| Port timing (see Figs 10 and 11) | $C_{L}=\leqslant 100 \mathrm{pF}$ |  |  |  |  |  |
| Output data valid |  | $\mathrm{t}_{\mathrm{pv}}$ | - | - | 4 | $\mu \mathrm{S}$ |
| Input data set-up |  | $\mathrm{t}_{\mathrm{ps}}$ | 0 | - | - | $\mu \mathrm{S}$ |
| Input data hold |  | $\mathrm{t}_{\mathrm{ph}}$ | 4 | - | - | $\mu \mathrm{s}$ |


| parameter | conditions | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Interrupt INT |  |  |  |  |  |  |
| Output current LOW | $\mathrm{V}_{\mathrm{OL}}=0.4 \mathrm{~V}$ | ${ }^{\text {IOL }}$ | 1.6 | - | - | mA |
| Leakage current | $V_{1}=V_{D D} \text { or }$ $\mathrm{v}_{\mathrm{SS}}$ |  | - | - | 1 | $\mu \mathrm{A}$ |
| $\overline{\text { INT }}$ timing <br> (see Figs 11 and 13) | $C_{L}=\leqslant 100 \mathrm{pF}$ |  |  |  |  |  |
| Input data valid |  | $\mathrm{t}_{\mathrm{iv}}$ | - | - | 4 | $\mu \mathrm{s}$ |
| Reset delay |  | $\mathrm{t}_{\mathrm{ir}}$ | - | - | 4 | $\mu \mathrm{s}$ |
| Select inputs A0, A1, A2 |  |  |  |  |  |  |
| Input voltage LOW |  | $V_{\text {IL }}$ | -0.5 | - | 0.3V $\mathrm{V}_{\text {D }}$ | $v$ |
| Input voltage HIGH |  | $V_{I H}$ | $0.7 \mathrm{~V}_{\text {DD }}$ | - | $V_{D D}+0.5$ | V |
|  | pin at $V_{D D}$ or $\mathrm{V}_{\mathrm{SS}}$ | 1 L l | - | - | 250 | nA |

## Note to the characteristics

1. The power-on reset circuit resets the $I^{2} \mathrm{C}$-bus logic with $\mathrm{V}_{\mathrm{DD}}<\mathrm{V}_{\mathrm{POR}}$ and sets all ports to logic 1 (with current source to $V_{D D}$ ).


Purchase of Philips $\mathrm{I}^{2} \mathrm{C}$ components conveys a license under the Philips $I^{2} \mathrm{C}$ patent to use the components in the $\mathrm{I}^{2} \mathrm{C}$-system provided the system conforms to the $I^{2} \mathrm{C}$ specifications defined by Philips.

(1) $\mathrm{T}_{\mathrm{amb}}=-40^{\circ} \mathrm{C}$
(2) $\mathrm{T}_{\mathrm{amb}}=+25^{\circ} \mathrm{C}$
(3) $\mathrm{T}_{\mathrm{amb}}=+85^{\circ} \mathrm{C}$

Fig. 15 Typical standby current (IDDO) as a function of supply voltage ( $\mathrm{V}_{\mathrm{DD}}$ ).

(1) $\mathrm{T}_{\mathrm{amb}}=-40^{\circ} \mathrm{C}$
(2) $\mathrm{T}_{\mathrm{amb}}=+25^{\circ} \mathrm{C}$
(3) $\mathrm{T}_{\mathrm{amb}}=+85^{\circ} \mathrm{C}$

Fig. 16 Typical port output current HIGH ( $\mathrm{I}_{\mathrm{OH}}$ ) as a function of supply voltage $\left(\mathrm{V}_{\mathrm{DD}}\right) ; \mathrm{V}_{\mathrm{OH}}=\mathrm{V}_{\mathrm{SS}}$.

(1) $\mathrm{T}_{\mathrm{amb}}=-40^{\circ} \mathrm{C}$
(2) $\mathrm{T}_{\mathrm{amb}}=+25^{\circ} \mathrm{C}$
(3) $\mathrm{T}_{\mathrm{amb}}=+85^{\circ} \mathrm{C}$

Fig. 17 Typical port output current LOW (IOL) as a function of supply voltage ( $\mathrm{V}_{\mathrm{DD}}$ ); $\mathrm{V}_{\mathrm{OL}}=1 \mathrm{~V}$.


## UNIVERSAL LCD DRIVER FOR LOW MULTIPLEX RATES

## GENERAL DESCRIPTION

The PCF8576 is a peripheral device which interfaces to almost any liquid crystal display (LCD) having low multiplex rates. It generates the drive signals for any static or multiplexed LCD containing up to four backplanes and up to 40 segments and can easily be cascaded for larger LCD applications. The PCF8576 is compatible with most microprocessors/microcontrollers and communicates via a two-line bidirectional bus ( $\left.I^{2} \mathrm{C}\right)$. Communication overheads are minimized by a display RAM with autoincremented addressing, by hardware subaddressing and by display memory switching (static and duplex drive modes).

## Features

- Single-chip LCD controller/driver
- Selectable backplane drive configuration: static or $2 / 3 / 4$ backplane multiplexing
- Selectable display bias configuration: static, $1 / 2$ or $1 / 3$
- Internal LCD bias generation with voltage-follower buffers
- 40 segment drives: up to twenty 8 -segment numeric characters; up to ten 15 -segment alphanumeric characters; or any graphics of up to 160 elements
- $40 \times 4$-bit RAM for display data storage
- Auto-incremented display data loading across device subaddress boundaries
- Display memory bank switching in static and duplex drive modes
- Versatile blinking modes
- LCD and logic supplies may be separated
- Wide power supply range: from 2 V for low-threshold LCDs and up to 9 V for guest-host LCDs and high-threshold (automobile) twisted nematic LCDs
- Low power consumption
- Power-saving mode for extremely low power consumption in battery-operated and telephone applications
- $I^{2} \mathrm{C}$-bus interface
- TTL/CMOS compatible
- Compatible with any 4-bit, 8-bit or 16 -bit microprocessors/microcontrollers
- May be cascaded for large LCD applications (up to 2560 segments possible)
- Cascadable with the 24 -segment LCD driver PCF8566
- Optimized pinning for single plane wiring in both single and multiple PCF8576 applications
- Space-saving 56 -lead plastic mini-pack (VSO56)
- Very low external component count (at most one resistor, even in multiple device applications)
- Compatible with chip-on-glass technology
- Manufactured in silicon gate CMOS process


Purchase of Philips $\left.{ }^{\prime}\right|^{2} \mathrm{C}$ components conveys a license under the Philips ${ }^{\prime} I^{2} \mathrm{C}$ patent to use the components in the $I^{2} \mathrm{C}$-system provided the system conforms to the $I^{2} \mathrm{C}$ specifications defined by Philips.

## PACKAGE OUTLINES

PCF8576T: 56-lead mini-pack; plastic (VSO56; SOT190).
PCF8576U: uncased chip in tray
PCF8576U/10: chip-on-film frame carrier (FFC),


Fig. 1 Block diagram.


Fig. 2 Pinning diagram.

## PINNING

1 SDA $I^{2} \mathrm{C}$-bus data input/output
2 SCL $\quad 1^{2} \mathrm{C}$-bus clock input/output
3 SYNC cascade synchronization input/output
4 CLK external clock input/output
$5 \quad \mathrm{~V}_{\mathrm{DD}} \quad$ positive supply voltage
6 OSC oscillator input
7 AO
8 A1
$1^{2} \mathrm{C}$-bus subaddress inputs
10 SAO $1^{2} \mathrm{C}$-bus slave address bit 0 input
$11 V_{\mathrm{SS}} \quad$ logic ground
12 V LCD LCD supply voltage
13 BPO
14 BP2
15
16
17 SO
to to
56 S39

LCD backplane outputs
BP1 BP3

S0 S39

## FUNCTIONAL DESCRIPTION

The PCF8576 is a versatile peripheral device designed to interface any microprocessor/microcontroller to a wide variety of LCDs. It can directly drive any static or multiplexed LCD containing up to four backplanes and up to 40 segments. The display configurations possible with the PCF8576 depend on the number of active backplane outputs required; a selection of display configurations is given in Table 1.

Table 1 Selection of display configurations

| active back- <br> plane outputs | no. of segments | 7 -segment numeric | 14-segment alphanumeric | dot matrix |
| :---: | :---: | :---: | :---: | :---: |
| 4 | 160 | 20 digits + 20 indicator symbols | 10 characters + <br> 20 indicator <br> symbols | $\begin{aligned} & 160 \text { dots } \\ & (4 \times 40) \end{aligned}$ |
| 3 | 120 | 15 digits + 15 indicator symbols | 8 characters + 8 indicator symbols | $\begin{aligned} & 120 \text { dots } \\ & (3 \times 40) \end{aligned}$ |
| 2 | 80 | 10 digits + 10 indicator symbols | 5 characters + 10 indicator symbols | $\begin{aligned} & 80 \text { dots } \\ & (2 \times 40) \end{aligned}$ |
| 1 | 40 | 5 digits + 5 indicator symbols | 2 characters + 12 indicator symbols | 40 dots |

All of the display configurations given in Table 1 can be implemented in the typical system shown in Fig.3. The host microprocessor/microcontroller maintains the 2 -line $I^{2} \mathrm{C}$-bus communication channel with the PCF8576. A resistor connected between OSC (pin 6) and $\mathrm{V}_{\text {SS }}$ (pin 11) controls the device clock frequency. The appropriate biasing voltages for the multiplexed LCD waveforms are generated internally. The only other connections required to complete the system are to the power supplies ( $\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{SS}}$ and $\mathrm{V}_{\mathrm{LCD}}$ ) and to the LCD panel chosen for the application.


Fig. 3 Typical system configuration.

## Power-on reset

At power-on the PCF8576 resets to a defined starting condition as follows:

1. All backplane outputs are set to $V_{D D}$.
2. All segment outputs are set to $V_{D D}$.
3. The drive mode ' $1: 4$ multiplex with $1 / 3$ bias' is selected.
4. Blinking is switched off.
5. Input and output bank selectors are reset (as defined in Table 5).
6. The $I^{2} \mathrm{C}$-bus interface is initialized.
7. The data pointer and the subaddress counter are cleared.

Data transfers on the $I^{2} \mathrm{C}$-bus should be avoided for 1 ms following power-on to allow completion of the reset action.

## LCD bias generator

The full-scale LCD voltage ( $\mathrm{V}_{\mathrm{op}}$ ) is obtained from $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{LCD}}$. The LCD voltage may be temperature compensated externally through the $V_{\text {LCD }}$ supply to pin 12. Fractional LCD biasing voltages are obtained from an internal voltage divider of three series resistors connected between $\mathrm{V}_{\mathrm{DD}}$ and $\mathrm{V}_{\mathrm{LCD}}$. The centre resistor can be switched out of circuit to provide a $1 / 2$ bias voltage level for the $1: 2$ multiplex configuration.

## LCD voltage selector

The LCD voltage selector coordinates the multiplexing of the LCD according to the selected LCD drive configuration. The operation of the voltage selector is controlled by MODE SET commands from the command decoder. The biasing configurations that apply to the preferred modes of operation, together with the biasing characteristics as functions of $V_{o p}=V_{D D}-V_{L C D}$ and the resulting discrimination ratios (D), are given in Table 2.

Table 2 Preferred LCD drive modes: summary of characteristics

| LCD drive mode | LCD bias <br> configuration | $\frac{V_{\text {off }}(r \mathrm{rms})}{V_{\text {op }}}$ | $\frac{V_{\text {on }}(\mathrm{rms})}{V_{\text {op }}}$ | $D=\frac{V_{\text {on }}(r m s)}{V_{\text {off }}(r m s)}$ |
| :--- | :--- | :--- | :--- | :--- |
| static (1 BP) | static (2 levels) | 0 | 1 | $\infty$ |
| $1: 2$ MUX (2 BP) | $1 / 2$ (3 levels) | $\sqrt{2} / 4=0.354$ | $\sqrt{10} / 4=0.791$ | $\sqrt{5}=2.236$ |
| $1: 2$ MUX (2 BP) | $1 / 3$ (4 levels) | $1 / 3=0.333$ | $\sqrt{5} / 3=0.745$ | $\sqrt{5}=2.236$ |
| $1: 3$ MUX (3 BP) | $1 / 3$ (4 levels) | $1 / 3=0.333$ | $\sqrt{33} / 9=0.638$ | $\sqrt{33} / 3=1.915$ |
| $1: 4$ MUX (4 BP) | $1 / 3$ (4 levels) | $1 / 3=0.333$ | $\sqrt{3 / 3}=0.577$ | $\sqrt{3}=1.732$ |

LCD voltage selector (continued)
A practical value for $\mathrm{V}_{\mathrm{op}}$ is determined by equating $\mathrm{V}_{\text {off }}(\mathrm{rms})$ with a defined LCD threshold voltage ( $V_{\text {th }}$ ), typically when the LCD exhibits approximately $10 \%$ contrast. In the static drive mode a suitable choice is $V_{\mathrm{op}} \gtrsim 3 \mathrm{~V}_{\text {th }}$.
Multiplex drive ratios of $1: 3$ and $1: 4$ with $1 / 2$ bias are possible but the discrimination and hence the contrast ratios are smaller ( $\sqrt{3}=1.732$ for $1: 3$ multiplex or $\sqrt{21} / 3=1.528$ for $1: 4$ multiplex).
The advantage of these modes is a reduction of the LCD full scale voltage $\mathrm{V}_{\mathrm{op}}$ as follows:
1 : 3 multiplex ( $1 / 2$ bias) : $\mathrm{V}_{\mathrm{op}}=\sqrt{6} \mathrm{~V}_{\text {off }}(\mathrm{rms})=2.449 \mathrm{~V}_{\mathrm{off}}(\mathrm{rms})$
1:4 multiplex ( $1 / 2$ bias) : $\mathrm{V}_{\mathrm{op}}=4 \sqrt{3} / 3 \mathrm{~V}_{\text {off }(\mathrm{rms})}=2.309 \mathrm{~V}_{\mathrm{off}}(\mathrm{rms})$
These compare with $\mathrm{V}_{\mathrm{op}}=3 \mathrm{~V}_{\text {off }}(\mathrm{rms})$ when $1 / 3$ bias is used.

## LCD drive mode waveforms

The static LCD drive mode is used when a single backplane is provided in the LCD. Backplane and segment drive waveforms for this mode are shown in Fig.4.

(a) WAVEFORMS AT DRIVER

state 20 $\qquad$
At any instant ( t ):

$$
\begin{aligned}
& V_{\text {state } 1}(t)=V_{S_{n}}(t)-V_{B P O}(t) \\
& V_{\text {on }(r m s)}=V_{o p} \\
& V_{\text {state } 2}(t)=V_{S_{n+1}}(t)-V_{B P O}(t) \\
& V_{\text {off }(r m s)}=0 V
\end{aligned}
$$

$-V_{o p}-$
(b) RESULTANT WAVEFORMS
at lCD SEGMENT

Fig. 4 Static drive mode waveforms: $\mathrm{V}_{\mathrm{Op}}=\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{LCD}}$.

When two backplanes are provided in the LCD the 1:2 multiplex drive mode applies. The PCF8576 allows use of $1 / 2$ or $1 / 3$ bias in this mode as shown in Figs 5 and 6.

(a) WAVEFORMS AT DRIVER

At any instant ( t :

$$
\begin{aligned}
& V_{\text {state } 1}(t)=V_{S_{n}}(t)-V_{B P 0}(t) \\
& V_{\text {on }(r m s)}=\frac{V_{o p}}{4} \sqrt{10}=0.791 V_{o p} \\
& V_{\text {state } 2}(t)=V_{S_{n}}(t)-V_{B P 1}(t) \\
& V_{\text {off }(r m s)}=\frac{V_{o p}}{4} \sqrt{2}=0.354 V_{o p}
\end{aligned}
$$

7291477
(b) RESULTANT WAVEFORMS AT LCD SEGMENT

Fig. 5 Waveforms for 1:2 multiplex drive mode with $1 / 2$ bias: $V_{o p}=V_{D D}-V_{L C D}$.

LCD drive mode waveforms (continued)


Fig. 6 Waveforms for 1:2 multiplex drive mode with $1 / 3$ bias: $\mathrm{V}_{\mathrm{Op}}=\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{LCD}}$.
The backplane and segment drive waveform for the 1:3 multiplex drive mode (three LCD backplanes) and for the $1: 4$ multiplex drive mode (four LCD backplanes) are shown in Figs 7 and 8 respectively.


Fig. 7 Waveforms for $1: 3$ multiplex drive mode: $V_{o p}=V_{D D}-V_{L C D}$.

LCD drive mode waveforms (continued)


Fig. 8 Waveforms for 1:4 multiplex drive mode: $\mathrm{V}_{\mathrm{op}}=\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{LCD}}$.

## Oscillator

Internal clock
The internal logic and the LCD drive signals of the PCF8576 are timed either by the built-in oscillator or from an external clock. When the internal oscillator is used, frequency control is performed by a single resistor connected between OSC (pin 6) and $\mathrm{V}_{\mathrm{SS}}(\mathrm{pin} 11)$ as shown in Fig.9. In this application, the output from CLK (pin 4) provides the clock signal for cascaded PCF8576s in the system.


Fig. 9 Oscillator frequency as a function of $\mathrm{R}_{\text {Osc }}$ : ${ }^{\mathrm{f}} \mathrm{CLK} \approx\left(3.4 \times 10^{7} / \mathrm{R}_{\text {OSC }}\right) \mathrm{kHz} \cdot \Omega$.

## External clock

The condition for external clock is made by tying OSC (pin 6) to $V_{D D}$; CLK (pin 4) then becomes the external clock input.
The clock frequency (fCLK) determines the LCD frame frequency and the maximum rate for data reception from the $I^{2} \mathrm{C}$-bus. To allow $\mathrm{I}^{2} \mathrm{C}$-bus transmissions at their maximum data rate of 100 kHz , ${ }^{\mathrm{f}} \mathrm{CLK}$ should be chosen to be above 125 kHz .
A clock signal must always be supplied to the device; removing the clock may freeze the LCD in a DC state.

## Timing

The timing of the PCF8576 organizes the internal data flow of the device. This includes the transfer of display data from the display RAM to the display segment outputs. In cascaded applications, the synchronization signal SYNC maintains the correct timing relationship between the PCF8576s in the system. The timing also generates the LCD frame frequency which it derives as an integer multiple of the clock frequency (Table 3). The frame frequency is set by the choice of value for $\mathrm{R}_{\mathrm{Osc}}$ when internal clock is used, or by the frequency applied to pin 4 when external clock is used.

Table 3 LCD frame frequencies

| PCF8576 mode | recommended $\mathrm{R}_{\text {Osc }}(\mathrm{k} \Omega)$ | $\mathrm{f}_{\text {frame }}$ | nominal $\mathrm{f}_{\text {frame }}(\mathrm{Hz})$ |
| :--- | :---: | :--- | :---: |
| normal mode | 180 | ${ }^{\mathrm{f}} \mathrm{CLK} / 2880$ | 64 |
| power-saving mode | 1200 | ${ }^{\mathrm{f}} \mathrm{CLK} / 480$ | 64 |

## Timing (continued)

The ratio between the clock frequency and the LCD frame frequency depends on the mode in which the device is operating. In the normal mode, $\mathrm{R}_{\mathrm{OSC}}=180 \mathrm{k} \Omega$ will result in the nominal frame frequency. In the power-saving mode the reduction ratio is six times smaller; this allows the clock frequency to be reduced by a factor of six and for the same frame frequency $R_{\text {osc }}$ will be $1.2 \mathrm{M} \Omega$. The reduced clock frequency and the increased value of $R_{\text {osc }}$ together contribute to a significant reduction in power dissipation. The lower clock frequency has the disadvantage of increasing the response time when large amounts of display data are transmitted on the $I^{2} \mathrm{C}$-bus. When a device is unable to 'digest' a display data byte before the next one arrives, it holds the SCL line LOW until the first display data byte is stored. This slows down the transmission rate of the $I^{2} \mathrm{C}$-bus but no data loss occurs.

## Display latch

The display latch holds the display data while the corresponding multiplex signals are generated. There is a one-to-one relationship between the data in the display latch, the LCD segment outputs and one column of the display RAM.

## Shift register

The shift register serves to transfer display information from the display RAM to the display latch while previous data is displayed.

## Segment outputs

The LCD drive section includes 40 segment outputs S 0 to S 39 (pins 17 to 56) which should be connected directly to the LCD. The segment output signals are generated in accordance with the multiplexed backplane signals and with the data resident in the display latch. When less than 40 segment outputs are required the unused segment outputs should be left open.

## Backplane outputs

The LCD drive section includes four backplane outputs BPO to BP3 which should be connected directly to the LCD. The backplane output signals are generated in accordance with the selected LCD drive mode. If less than four backplane outputs are required the unused outputs can be left open. In the $1: 3$ multiplex drive mode BP3 carries the same signal as BP1, therefore these two adjacent outputs can be tied together to give enhanced drive capabilities. In the $1: 2$ multiplex drive mode BPO and BP2, BP1 and BP3 respectively carry the same signals and may also be paired to increase the drive capabilities. In the static drive mode the same signal is carried by all four backplane outputs and they can be connected in parallel for very high drive requirements.

## Display RAM

The display RAM is a static $40 \times 4$-bit RAM which stores LCD data. A logic 1 in the RAM bit-map indicates the 'on' state of the corresponding LCD segment; similarly, a logic 0 indicates the 'off' state. There is a one-to-one correspondence between the RAM addresses and the segment outputs, and between the individual bits of a RAM word and the backplane outputs. The first RAM column corresponds to the 40 segments operated with respect to backplane BPO (Fig.10). In multiplexed LCD applications the segment data of the second, third and fourth column of the display RAM are time-multiplexed with $\mathrm{BP} 1, \mathrm{BP} 2$ and BP 3 respectively.


Fig. 10 Display RAM bit-map showing direct relationship between display RAM addresses and segment outputs, and between bits in a RAM word and backplane outputs.

When display data are transmitted to the PCF8576 the display bytes received are stored in the display RAM according to the selected LCD drive mode. To illustrate the filling order, an example of a 7 -segment numeric display showing all drive modes is given in Fig.11; the RAM filling organization depicted applies equally to other LCD types.
With reference to Fig.11, in the static drive mode the eight transmitted data bits are placed in bit 0 of eight successive display RAM addresses. In the $1: 2$ multiplex drive mode the eight transmitted data bits are placed in bits 0 and 1 of four successive display RAM addresses. In the 1:3 multiplex drive mode these bits are placed in bits 0,1 and 2 of three successive addresses, with bit 2 of the third address left unchanged. This last bit may, if necessary, be controlled by an additional transfer to this address but care should be taken to avoid overriding adjacent data because full bytes are always transmitted. In the $1: 4$ multiplex drive mode the eight transmitted data bits are placed in bits $0,1,2$ and 3 of two successive display RAM addresses.

## Data pointer

The addressing mechanism for the display RAM is realized using the data pointer. This allows the loading of an individual display data byte, or a series of display data bytes, into any location of the display RAM. The sequence commences with the initialization of the data pointer by the LOAD DATA POINTER command. Following this, an arriving data byte is stored starting at the display RAM address indicated by the data pointer thereby observing the filling order shown in Fig.11. The data pointer is automatically incremented according to the LCD configuration chosen. That is, after each byte is stored, the contents of the data pointer are incremented by eight (static drive mode), by four ( $1: 2$ multiplex drive mode), by three ( $1: 3$ multiplex drive mode) or by two ( $1: 4$ multiplex drive mode).

## Subaddress counter

The storage of display data is conditioned by the contents of the subaddress counter. Storage is allowed to take place only when the contents of the subaddress counter agree with the hardware subaddress applied to A0, A1 and A2 (pins 7, 8, and 9). The subaddress counter value is defined by the DEVICE SELECT command. If the contents of the subaddress counter and the hardware subaddress do not agree then data storage is inhibited but the data pointer is incremented as if data storage had taken place. The subaddress counter is also incremented when the data pointer overflows.


## Subaddress counter (continued)

The storage arrangements described lead to extremely efficient data loading in cascaded applications. When a series of display bytes are being sent to the display RAM, automatic wrap-over to the next PCF8576 occurs when the last RAM address is exceeded. Subaddressing across device boundaries is successful even if the change to the next device in the cascade occurs within a transmitted character (such as during the 14th display data byte transmitted in 1:3 multiplex mode).

## Output bank selector

This selects one of the four bits per display RAM address for transfer to the display latch. The actual bit chosen depends on the particular LCD drive mode in operation and on the instant in the multiplex sequence. In 1:4 multiplex, all RAM addresses of bit 0 are the first to be selected, these are followed by the contents of bit 1 , bit 2 and then bit 3 . Similarly in $1: 3$ multiplex, bits 0,1 and 2 are selected sequentially. In 1:2 multiplex, bits 0 then 1 are selected and, in the static mode, bit 0 is selected.
The PCF8576 includes a RAM bank switching feature in the static and 1:2 multiplex drive modes. In the static drive mode, the BANK SELECT command may request the contents of bit 2 to be selected for display instead of bit 0 contents. In the $1: 2$ drive mode, the contents of bits 2 and 3 may be selected instead of bits 0 and 1 . This gives the provision for preparing display information in an alternative bank and to be able to switch to it once it is assembled.

## Input bank selector

The input bank selector loads display data into the display RAM according to the selected LCD drive configuration. Display data can be loaded in bit 2 in static drive mode or in bits 2 and 3 in 1:2 drive mode by using the BANK SELECT command. The input bank selector functions independently of the output bank selector.

## Blinker

The display blinking capabilities of the PCF8576 are very versatile. The whole display can be blinked at frequencies selected by the BLINK command. The blinking frequencies are integer multiples of the clock frequency; the ratios between the clock and blinking frequencies depend on the mode in which the device is operating, as shown in Table 4.
An additional feature is for an arbitrary selection of LCD segments to be blinked. This applies to the static and 1:2 LCD drive modes and can be implemented without any communication overheads. By means of the output bank selector, the displayed RAM banks are exchanged with alternate RAM banks at the blinking frequency. This mode can also be specified by the BLINK command.
In the 1:3 and 1:4 multiplex modes, where no alternate RAM bank is available, groups of LCD segments can be blinked by selectively changing the display RAM data at fixed time intervals.
If the entire display is to be blinked at a frequency other than the nominal blinking frequency, this can be effectively performed by resetting and setting the display enable bit $E$ at the required rate using the MODE SET command.

Blinker (continued)
Table 4 Blinking frequencies

| blinking mode | normal operating <br> mode ratio | power-saving <br> mode ratio | nominal blinking frequency <br> $f_{\text {blink }}(\mathrm{Hz})$ |
| :--- | :--- | :--- | :--- |
| off | - | - | blinking off |
| 2 Hz | ${ }^{\mathrm{f}} \mathrm{CLK} / 92160$ | ${ }^{\mathrm{f}} \mathrm{CLK} / 15360$ | 2 |
| 1 Hz | ${ }^{\mathrm{f}} \mathrm{CLK} / 184320$ | ${ }^{\mathrm{f}} \mathrm{CLK} / 30720$ | 1 |
| 0.5 Hz | ${ }^{\mathrm{f}} \mathrm{CLK} / 368640$ | ${ }^{\mathrm{f}} \mathrm{CLK} / 61440$ | 0.5 |

## CHARACTERISTICS OF THE I ${ }^{2}$ C-BUS

The $I^{2} \mathrm{C}$-bus is for 2-way, 2-line communication between different ICs or modules. The two lines are a serial data line (SDA) and a serial clock line (SCL). Both lines must be connected to a positive supply via a pull-up resistor when connected to the output stages of a device. Data transfer may be initiated only when the bus is not busy.

## Bit transfer

One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the HIGH period of the clock pulse as changes in the data line at this time will be interpreted as control signals.


Fig. 12 Bit transfer.

## Start and stop conditions

Both data and clock lines remain HIGH when the bus is not busy. A HIGH-to-LOW transition of the data line while the clock is HIGH is defined as the start condition (S). A LOW-to-HIGH transition of the data line while the clock is HIGH is defined as the stop condition (P).


Fig. 13 Definition of start and stop conditions.

## System configuration

A device generating a message is a "transmitter", a device receiving a message is a "receiver". The device that controls the message is the "master" and the devices which are controlled by the master are the "slaves".


Fig. 14 System configuration.

## Acknowledge

The number of data bytes transferred between the start and stop conditions from transmitter to receiver is not limited. Each byte is followed by one acknowledge bit. The acknowledge bit is a HIGH level put on the bus by the transmitter whereas the master generates an extra acknowledge related clock pulse. A slave receiver which is addressed must generate an acknowledge after the reception of each byte. Also a master must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges has to pull down the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse, set up and hold times must be taken into account. A master receiver must signal an end of data to the transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this event the transmitter must leave the data line HIGH to enable the master to generate a stop condition.


Fig. 15 Acknowledgement on the $I^{2} \mathrm{C}$ bus.

## Note

The general characteristics and detailed specification of the $I^{2} \mathrm{C}$ bus are described in a separate data sheet (serial data buses) in handbook: ICs for digital systems in radio, audio and video equipment.

## PCF8576 $\mathrm{I}^{2} \mathrm{C}$-bus controller

The PCF8576 acts as an $I^{2} \mathrm{C}$ slave receiver. It does not initiate $\mathrm{I}^{2} \mathrm{C}$-bus transfers or transmit data to an $1^{2} \mathrm{C}$ master receiver. The only data output from the PCF8576 are the acknowledge signals of the selected devices. Device selection depends on the $\mathrm{I}^{2} \mathrm{C}$-bus slave address, on the transferred command data and on the hardware subaddress.
In single device applications, the hardware subaddress inputs A0, A1 and A2 are normally tied to $\mathrm{V}_{\mathrm{SS}}$ which defines the hardware subaddress 0 . In multiple device applications A0, A1 and A2 are tied to $V_{S S}$ or $\mathrm{V}_{\mathrm{DD}}$ according to a binary coding scheme such that no two devices with a common $I^{2} \mathrm{C}$ slave address have the same hardware subaddress.

In the power-saving mode it is possible that the PCF8576 is not able to keep up with the highest transmission rates when large amounts of display data are transmitted. If this situation occurs, the PCF8576 forces the SCL line LOW until its internal operations are completed. This is known as the 'clock synchronization feature' of the $I^{2} \mathrm{C}$-bus and serves to slow down fast transmitters. Data loss does not occur.

## Input filters

To enhance noise immunity in electrically adverse environments, RC low-pass filters are provided on the SDA and SCL lines.

## $\mathrm{I}^{2} \mathrm{C}$-bus protocol

Two $\mathrm{I}^{2} \mathrm{C}$-bus slave addresses ( 0111000 and 0111001 ) are reserved for PCF8576. The least-significant bit of the slave address that a PCF8576 will respond to is defined by the level tied at its input SAO (pin 10). Therefore, two types of PCF8576 can be distinguished on the same $\mathrm{I}^{2} \mathrm{C}$-bus which allows:
(a) up to 16 PCF8576s on the same $I^{2} \mathrm{C}$-bus for very large LCD applications;
(b) the use of two types of LCD multiplex on the same $\mathrm{I}^{2} \mathrm{C}$-bus.

The $I^{2} \mathrm{C}$-bus protocol is shown in Fig.16. The sequence is initiated with a start condition (S) from the $1^{2} \mathrm{C}$-bus master which is followed by one of the two PCF8576 slave addresses available. All PCF8576s with the corresponding SAO level acknowledge in parallel the slave address but all PCF8576s with the alternative SAO level ignore the whole $\mathrm{I}^{2} \mathrm{C}$-bus transfer. After acknowledgement, one or more command bytes ( m ) follow which define the status of the addressed PCF8576s. The last command byte is tagged with a cleared mist significant bit, the continuation bit C . The command bytes are also acknowledged by all addressed PCF8576s on the bus.
After the last command byte, a series of display data bytes ( n ) may follow. These display data bytes are stored in the display RAM at the address specified by the data pointer and the subaddress counter. Both data pointer and subaddress counter are automatically updated and the data are directed to the intended PCF8576 device. The acknowledgement after each byte is made only by the (A0, A1, A2) addressed PCF8576. After the last display byte, the $I^{2} \mathrm{C}$-bus master issues a stop condition (P).


Fig. $161^{2} \mathrm{C}$-bus protocol.

## Command decoder

The command decoder identifies command bytes that arrive on the $\mathrm{I}^{2} \mathrm{C}$-bus. All available commands carry a continuation bit C in their most-significant bit position (Fig. 17). When this bit is set, it indicates that the next byte of the transfer to arrive will also represent a command. If the bit is reset, it indicates the last command byte of the transfer. Further bytes will be regarded as display data.


$$
7 Z 91471
$$

Fig. 17 General format of command byte.
The five commands available to the PCF8576 are defined in Table 5.

Command decoder (continued)
Table 5 Definition of PCF8576 commands


| command/opcode | options |  |  |  | description |
| :---: | :---: | :---: | :---: | :---: | :---: |
| BANK SELECT | static | 1:2 MUX |  |  | Defines input bank selection |
|  |  |  |  | bit I | (storage of arriving display data) |
| C 1 1 1 1 0 1 $O$ |  |  |  |  |  |
|  | RAM bit 0 RAM bit 2 | $\begin{array}{\|ll\|} \hline \text { RAM bits } 0, & 1 \\ \text { RAM bits 2, } & 3 \end{array}$ |  | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ |  |
|  | static | 1:2 MUX |  |  | ieval of LCD display |
|  | RAM bit 0 RAM bit 2 | RAM bits 0, 1 <br> RAM bits 2, 3 |  | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ |  |
|  |  |  |  |  | The BANK SELECT command has no effect in $1: 3$ and $1: 4$ multiplex drive modes |
| BLINK |  |  |  |  | Defines the blinking frequency |
| $C$ 1 1 1 0 $A$ BF1 BFO | blink frequency |  | bits BF1 | BFO |  |
|  | off |  |  | 0 |  |
|  | 2 Hz <br> 1 Hz <br> 0.5 Hz |  |  | 1 |  |
|  |  |  |  | 0 |  |
|  |  |  |  | 1 |  |
|  | blink mode |  |  | A | Selects the blinking mode; normal operation with frequency set by bits BF1, BFO, or blinking by alternation of display RAM banks. Alternation blinking does not apply in 1:3 and 1:4 multiplex drive modes |
|  | normal blinking alternation blinking |  |  |  |  |
|  |  |  |  |  |  |

## Display controller

The display controller executes the commands identified by the command decoder. It contains the status registers of the PCF8576 and coordinates their effects. The controller is also responsible for loading display data into the display RAM as required by the filling order.

## Cascaded operation

In large display configurations, up to 16 PCF8576s can be distinguished on the same $I^{2} \mathrm{C}$-bus by using the 3 -bit hardware subaddress (AO, A1, A2) and the programmable $I^{2} \mathrm{C}$ slave address (SAO). It is also possible to cascade up to 16 PCF8576s. When cascaded, several PCF8576s are synchronized so that they can share the backplane signals from one of the devices in the cascade. Such an arrangement is costeffective in large LCD applications since the backplane outputs of only one device need to be throughplated to the backplane electrodes of the display. The other PCF8576s of the cascade contribute additional segment outputs but their backplane outputs are left open (Fig.18).
The SYNC line is provided to maintain the correct synchronization between all cascaded PCF8576s. This synchronization is guaranteed after the power-on reset. The only time that SYNC is likely to be needed is if synchronization is accidently lost (e.g. by noise in adverse electrical environments; or by the definition of a multiplex mode when PCF8576s with differing SAO levels are cascaded). $\overline{\text { SYNC }}$ is organized as an input/output pin; the output section being realized as an open-drain driver with an internal pull-up resistor. A PCF8576 asserts the SYNC line at the onset of its last active backplane signal and monitors the $\overline{\text { SYNC }}$ line at all other times. Should synchronization in the cascade be lost, it will be restored by the first PCF8576 to assert $\overline{\text { SYNC. The timing relationships between the backplane }}$ waveforms and the SYNC signal for the various drive modes of the PCF8576 are shown in Fig. 19.


Fig. 18 Cascaded PCF8576 configuration.


## Note

Excessive capacitive coupling between SCL or CLK and SYNC may cause erroneous synchronization. If this proves to be a problem, the capacitance of the $\overline{\text { SYNC }}$ line should be increased (e.g. by an external capacitor between $\overline{S Y N C}$ and $V_{D D}$ ). Degradation of the positive edge of the $\overline{\text { SYNC }}$ pulse may be countered by an external pull-up resistor.

Fig. 19 Synchronization of the cascade for the various PCF 8576 drive modes.

For single plane wiring of packaged PCF8576s and chip-on-glass cascading, see 'APPLICATION INFORMATION'.

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)


HANDLING
Inputs and outputs are protected against electrostatic discharge in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices (see 'Handling MOS Devices').
D.C. CHARACTERISTICS
$\mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V} ; \mathrm{V}_{\mathrm{DD}}=2$ to $9 \mathrm{~V} ; \mathrm{V}_{\mathrm{LCD}}=\mathrm{V}_{\mathrm{DD}}-2$ to $\mathrm{V}_{\mathrm{DD}}-9 \mathrm{~V}$;
$T_{\text {amb }}=-40$ to $+85^{\circ} \mathrm{C}$; unless otherwise specified

| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Operating supply voltage | $V_{\text {DD }}$ | 2 | - | 9 | V |
| LCD supply voltage (note 1) | $V_{\text {LCD }}$ | $\mathrm{V}_{\text {DD }}-9$ | - | $V_{D D^{-2}}$ | v |
| Operating supply current (normal mode) at f CLK $=200 \mathrm{kHz}$ (note 2) | ${ }^{\prime}$ DD | - | - | 180 | $\mu \mathrm{A}$ |
| Power-saving mode supply current at $\mathrm{V}_{\mathrm{DD}}=3,5 \mathrm{~V}$; $\mathrm{V}_{\mathrm{LCD}}=0 \mathrm{~V}$; ${ }^{\mathrm{f}} \mathrm{CLK}=35 \mathrm{kHz}$ (note 2) | ${ }^{1} \mathrm{LP}$ | - | - | 60 | $\mu \mathrm{A}$ |
| Logic |  |  |  |  |  |
| Input voltage LOW | $V_{\text {IL }}$ | $\mathrm{V}_{\text {SS }}$ | - | 0,3 V $\mathrm{V}_{\text {DD }}$ | V |
| Input voltage HIGH | $V_{\text {IH }}$ | 0,7 $V_{\text {DD }}$ | - | $V_{\text {DD }}$ | V |
| Output voltage LOW at $\mathrm{I}_{\mathrm{O}}=0 \mathrm{~mA}$ | $\mathrm{V}_{\text {OL }}$ | - | - | 0,05 | V |
| Output voltage HIGH at $\mathrm{I}^{\prime}=0 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{OH}}$ | $\mathrm{V}_{\text {DD }}-0,05$ | - | - | V |
| Output current LOW (CLK, $\overline{\text { SYNC }}$ ) at $\mathrm{V}_{\mathrm{OL}}=1,0 \mathrm{~V} ; \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ | ${ }^{\prime}$ OL1 | 1 | - | - | mA |
| Output current HIGH (CLK) at $\mathrm{V}_{\mathrm{OH}}=4,0 \mathrm{~V} ; \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ | ${ }^{\mathrm{I} O H}$ | - | - | -1 | mA |
| Output current LOW (SDA; SCL) at $\mathrm{V}_{\mathrm{OL}}=0,4 \mathrm{~V} ; \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ | ${ }^{1} \mathrm{OL} 2$ | 3 | - | - | mA |
| Leakage current (SAO; A0 to A2; CLK; SCL; SDA) at $V_{I}=V_{S S}$ or $V_{D D}$ | $\pm{ }^{\prime}$ L1 | - | - | 1 | $\mu \mathrm{A}$ |


| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Leakage current (OSC) at $V_{1}=V_{D D}$ | $\pm l_{\text {L2 }}$ | - | - | 1 | $\mu \mathrm{A}$ |
| Pull-up resistor ( $\overline{\text { SYNC }}$ ) | $\mathrm{R}_{\text {SYNC }}$ | 20 | 50 | 150 | $\mathrm{k} \Omega$ |
| Power-on reset level (note 3) | $V_{\text {REF }}$ | - | 1,0 | 1,6 | V |
| Tolerable spike width on bus | ${ }^{\text {t }}$ W | - | - | 100 | ns |
| Input capacitance (note 4) | $C_{1}$ | - | - | 7 | pF |
| LCD outputs |  |  |  |  |  |
| D.C. voltage component ( BPO to BP 3 ) at $\mathrm{C}_{\mathrm{BP}}=35 \mathrm{nF}$ | $\pm \mathrm{V}_{\mathrm{BP}}$ | - | 20 | - | mV |
| D.C. voltage component ( SO to S 39 ) at $\mathrm{C}_{\mathrm{S}}=5 \mathrm{nF}$ | $\pm \mathrm{V}_{\mathrm{S}}$ | - | 20 | - | mV |
| Output impedance (BPO to BP3) at $\mathrm{V}_{\mathrm{LCD}}=\mathrm{V}_{\mathrm{DD}}-5 \mathrm{~V}$ (note 5) | $\mathrm{R}_{\mathrm{BP}}$ | - | - | 5 | $k \Omega$ |
| Output impedance ( S 0 to S 39 ) at $\mathrm{V}_{\mathrm{LCD}}=\mathrm{V}_{\mathrm{DD}}-5 \mathrm{~V}$ (note 5) | $\mathrm{R}_{\mathrm{S}}$ | - | - | 7,0 | k $\Omega$ |

A.C. CHARACTERISTICS (note 6)
$V_{S S}=0 V_{;} V_{D D}=2$ to $9 V_{;} V_{L C D}=V_{D D}-2$ to $V_{D D}-9 \mathrm{~V}$;
$\mathrm{T}_{\mathrm{amb}}=-40$ to $+85^{\circ} \mathrm{C}$; unless otherwise specified

| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Oscillator frequency (normal mode) at $V_{D D}=5 \mathrm{~V} ; R_{\mathrm{OSC}}=180 \mathrm{k} \Omega$ (note 7) | ${ }^{\text {f CLK }}$ | 125 | 185 | 288 | kHz |
| Oscillator frequency (power-saving mode) at $\mathrm{V}_{\mathrm{DD}}=3,5 \mathrm{~V} ; \mathrm{R}_{\mathrm{OSC}}=1,2 \mathrm{M} \Omega$ | ${ }^{\text {f CLKLP }}$ | 21 | 31 | 48 | kHz |
| CLK HIGH time | ${ }^{\mathrm{t}} \mathrm{CLKH}$ | 1 | - | - | $\mu \mathrm{s}$ |
| CLK LOW time | ${ }^{\text {t CLKL }}$ | 1 | - | - | $\mu \mathrm{s}$ |
| $\overline{\text { SYNC }}$ propagation delay | tPSYNC | - | - | 400 | ns |
| $\overline{\text { SYNC LOW time }}$ | ${ }^{\text {t }}$ SYNCL | 1 | - | - | $\mu \mathrm{s}$ |
| Driver delays with test loads at $V_{L C D}=V_{D D}-5 V$ | tPLCD | - | - | 30 | $\mu \mathrm{s}$ |

A.C. CHARACTERISTICS (continued)

| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $1^{2} \mathrm{C}$ bus |  |  |  |  |  |
| Bus free time | ${ }_{\text {tBuF }}$ | 4,7 | - | - | $\mu \mathrm{S}$ |
| Start condition hold time | ${ }^{\text {thD }}$; STA | 4 | - | - | $\mu \mathrm{s}$ |
| SCL LOW time | tLOW | 4,7 | - | - | $\mu \mathrm{S}$ |
| SCL HIGH time | thigh | 4 | - | - | $\mu \mathrm{s}$ |
| Start condition set-up time (repeated start code only) | ${ }^{\text {tsu }}$; STA | 4,7 | - | - | $\mu \mathrm{s}$ |
| Data hold time | thD; DAT | 0 | - | - | $\mu \mathrm{s}$ |
| Data set-up time | ${ }^{\text {t }}$ SU; DAT | 250 | - | - | ns |
| Rise time | $\mathrm{t}_{\mathrm{R}}$ | - | - | 1 | $\mu \mathrm{S}$ |
| Fall time | ${ }^{\text {t }}$ F | - | - | 300 | ns |
| Stop condition set-up time | tSU; STO | 4,7 | - | - | $\mu \mathrm{s}$ |

## Notes to characteristics

1. $V_{L C D} \leqslant V_{D D}-3 \vee$ for $1 / 3$ bias.
2. Outputs open; inputs at $\mathrm{V}_{S S}$ or $\mathrm{V}_{\mathrm{DD}}$; external clock with $50 \%$ duty factor; $I^{2} \mathrm{C}$ bus inactive.
3. Resets all logic when $\mathrm{V}_{\mathrm{DD}}<\mathrm{V}_{\text {REF }}$.
4. Periodically sampled, not $100 \%$ tested.
5. Outputs measured one at a time.
6. All timing values referred to $V_{I H}$ and $V_{I L}$ levels with an input voltage swing of $V_{S S}$ to $V_{D D}$.
7. At ${ }^{\mathrm{f}} \mathrm{CLK}<125 \mathrm{kHz}, \mathrm{I}^{2} \mathrm{C}$ bus maximum transmission speed is derated.


Fig. 20 Test loads.


Fig. 21 Driver timing waveforms.


Fig. $22 I^{2} \mathrm{C}$ bus timing waveforms.


Fig. 23 Typical supply current characteristics.


Fig. 24 Typical characteristics of LCD outputs.

APPLICATION INFORMATION


Fig. 25 Single plane wiring of packaged PCF8576s.

## Chip-on-glass cascadability in single plane

In chip-on-glass technology, where driver devices are bonded directly onto the glass of the LCD, it is important that the devices may be cascaded without the crossing of conductors, but the paths of conductors can be continued on the glass under the chip. All of this is facilitated by the PCF8576 bonding pad layout (Fig. 26). Pads needing bus interconnection between all PCF8576s of the cascade are $V_{D D}, V_{S S}, V_{L C D}, C L K, S C L, S D A$ and $\overline{S Y N C}$. These lines may be led to the corresponding pads of the next PCF8576 through the wide opening between $V_{\text {LCD }}$ pad and the backplane output pads. The only bussed line that does not require a second opening to lead through to the next PCF8576 is $\mathrm{V}_{\mathrm{LCD}}$, being the cascade centre. The placing of $\mathrm{V}_{\mathrm{LCD}}$ adjacent to $\mathrm{V}_{\mathrm{SS}}$ allows the two supplies to be tied together.
Fig. 27 shows the connection diagram for a cascaded PCF8576 application with single plane wiring. Note the use of the open space between the $V_{\text {LCD }}$ pad and the backplane output pads to route $V_{D D}$, $V_{S S}, C L K, S C L, S D A$ and $\overline{S Y N C}$. The external connections may be made to either end of the cascade, wherever most convenient for the connector.

When an external clocking source is to be used, OSC of all devices should be tied to $V_{D D}$. The pads OSC, A0, A1, A2 and SAO have been placed between $V_{S S}$ and $V_{D D}$ to facilitate wiring of oscillator, hardware subaddress and slave address.

APPLICATION INFORMATION (continued)


Fig. 26 PCF8576 bonding pad locations.

## Bonding pad locations

All $\mathrm{x} / \mathrm{y}$ coordinates are referenced to left-hand bottom corner (0/0, Fig. 26).
Dimensions in $\mu \mathrm{m}$

| pad | x | y |  | pad | x | $y$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| S34 | 160 | 160 | bottom 4 | S33 | 160 | 400 | left |
| S35 | 380 |  |  | S32 |  | 640 |  |
| S36 | 580 |  |  | S31 |  | 860 |  |
| S37 | 780 |  |  | S30 |  | 1060 |  |
| S38 | 980 |  |  | S29 |  | 1260 |  |
| S39 | 1180 |  |  | S28 |  | 1460 |  |
| SDA | 1380 |  |  | S27 |  | 1660 |  |
| SCL | 1580 |  |  | S26 |  | 1860 |  |
| $\overline{\text { SYNC }}$ | 1780 |  |  | S25 |  | 2260 |  |
| CLK | 1980 |  |  | S24 |  | 2460 |  |
| $V_{\text {DD }}$ | 2180 |  |  | S23 |  | 2660 |  |
| OSC | 2400 |  |  | S22 |  | 2860 |  |
| A0 | 2640 |  |  | S21 |  | 3060 |  |
| A1 | 2910 | 160 | bottom | S20 |  | 3260 |  |
|  |  |  |  | S19 |  | 3480 |  |
| S17 | 160 | 3960 <br> 4 | top | S18 | 160 | 3720 | left |
| S16 | 380 |  |  |  |  |  |  |
| S15 | 580 |  |  | A2 | 2910 | 360 | right |
| S14 | 780 |  |  | SAO | $1$ | 560 | 4 |
| S13 | 980 |  |  | $\mathrm{V}_{\text {SS }}$ | 2910 | 760 |  |
| S12 | 1180 |  |  | $V_{\text {LCD }}$ | 2880 | 960 |  |
| S11 | 1380 |  |  | BP0 | 2910 | 2360 |  |
| S10 | 1580 |  |  | BP2 | 4 | 2560 |  |
| S9 | 1780 |  |  | BP1 |  | 2760 |  |
| S8 | 1980 |  |  | BP3 |  | 2960 |  |
| S7 | 2180 |  |  | S0 |  | 3160 |  |
| S6 | 2400 |  |  | S1 |  | 3360 |  |
| S5 | 2640 | $\downarrow$ |  | S2 | - | 3560 | $\dagger$ |
| S4 | 2910 | 3960 | top | S3 | 2910 | 3760 | right |



Fig. 27 Chip-on-glass application; cascaded PCF8576s with single-plane wiring (viewed from back of chip).

## LCD DIRECT/DUPLEX DRIVER WITH I²C-BUS INTERFACE

## GENERAL DESCRIPTION

The PCF8577 is a single chip, silicon gate CMOS circuit. It is designed to drive liquid crystal displays with up to 32 segments directly, or 64 segments in a duplex manner.
The two-line $\mathrm{I}^{2} \mathrm{C}$-bus interface substantially reduces wiring overheads in remote display applications. Bus traffic is minimized in multiple IC applications by automatic address incrementing, hardware subaddressing and display memory switching (direct drive mode).
The PCF8577 and PCF8577A differ only in their slave addresses.

## Features

- Direct/duplex drive modes with up to 32/64 LCD-segment drive capability per device
- Operating supply voltage: 2.5 to 9 V
- Low power consumption
- $1^{2} \mathrm{C}$-bus interface
- Optimized pinning for single plane wiring
- Single-pin built-in oscillator
- Auto-incremented loading across device subaddress boundaries
- Display memory switching in direct drive mode
- May be used as $I^{2} \mathrm{C}$-bus output expander
- System expansion up to 256 segments ( 512 segments with PCF8577A)
- Power-on-reset blanks display


Fig. 1 Block diagram.

## PACKAGE OUTLINES

PCF8577P, PCF8577AP: 40-lead DIL; plastic (SOT129).
PCF8577T, PCF8577AT: 40-lead mini-pack; plastic (VSO40; SOT158A).
PCF8577T, PCF8577AT: in blister tape.
PCF8577U/5, PCF8577AU/5: wafer unsawn.
PCF8577U/10, PCF8577AU/10: chip-on-film frame carrier (FFC).


Fig. 2 Pinning diagram.

## PINNING

## Supply

35 VDD positive supply
$38 \quad V_{S S}$
$1^{2} \mathrm{C}$-bus
$40 \quad$ SDA $\quad I^{2} \mathrm{C}$-bus data line
39 SCL
Inputs
36 A
37 AO/OSC

## Outputs

1-32 S32-S1
Input - Output
34 A2/BP2
33 BP1
negative supply $1^{2} \mathrm{C}$-bus clock line
hardware address line hardware address line/oscillator pin
segment outputs harware address line/cascade sync input/backplane output cascade sync input/backplane output

## FUNCTIONAL DESCRIPTION

## Hardware subaddress A0, A1, A2

The hardware subaddress lines A0, A1, A2 are used to program the device subaddress for each PCF8577 on the bus. Lines $A 0$ and $A 2$ are shared with OSC and BP2 respectively to reduce pin-out requirements.
A0/OSC Line AO is defined as LOW (logic 0 ) when this pin is used for the local oscillator or when connected to $\mathrm{V}_{\text {SS }}$. Line AO is defined as HIGH (logic 1) when connected to $\mathrm{V}_{\text {DD }}$.
A1 Line A1 must be defined as LOW (logic 0 ) or as HIGH (logic 1) by connection to $\mathrm{V}_{\mathrm{SS}}$ or $\mathrm{V}_{\mathrm{DD}}$ respectively.
A2/BP2 In the direct drive mode the second backplane signal BP2 is not used and the A2/BP2 pin is exclusively the A2 input. Line A2 is defined as LOW (logic 0 ) when connected to $\mathrm{V}_{\mathrm{SS}}$ or, if this is not possible, by leaving it unconnected (internal pull-down). Line A2 is defined as HIGH (logic 1) when connected to $V_{D D}$.
In the duplex drive mode the second backplane signal BP2 is required and the A2 signal is undefined. In this mode device selection is made exclusively from lines A0 and A1.

## Oscillator A0/OSC

The PCF8577 has a single-pin built-in oscillator which provides the modulation for the LCD segment driver outputs. One external resistor and one external capacitor are connected to the AO/OSC pin to form the oscillator. In an expanded system containing more than one PCF8577 the backplane signals are usually common to all devices and only one oscillator is needed. The devices which are not used for the oscillator are put into the cascade mode by connecting the AO/OSC pin to either VDD or VSS depending on the required state for AO. In the cascade mode each PCF8577 is synchronized from the backplane signal(s).

## User-accessible registers

There are nine user-accesible 1-byte registers. The first is a control register which is used to control the loading of data into the segment byte registers and to select display options. The other eight are segment byte registers, split into two banks of storage, which store the segment data. The set of even numbered segment byte registers is called BANK A. Odd numbered segment byte registers are called BANK B.
There are two slave addresses, one for PCF8577, and one for PCF8577A (see Fig.6). All addressed devices load the second byte into the control register and each device maintains an identical copy of the control byte in the control register at all times (see $1^{2} \mathrm{C}$-bus protocol Fig.7), i.e. all addressed devices respond to control commands sent on the bus.
The control register is shown in more detail in Fig.3. The least-significant bits select which device and which segment byte register is loaded next. This part of the register is therefore called the Segment Byte Vector (SBV).
The upper three bits of the SBV ( V 5 to V 3 ) are compared with the hardware subaddress input signals A2, A1 and A0. If they are the same then the device is enabled for loading, if not the device ignores incoming data but remains active.
The three least-significant bits of the SBV (V2 to V0) address one of the segment byte registers within the enabled chip for loading segment data.


Fig. 3 PCF8577 register organization.

## FUNCTIONAL DESCRIPTION (continued)

The control register also has two display control bits. These bits are named MODE and BANK. The MODE bit selects whether the display outputs are configured for direct or duplex drive displays. The BANK bit allows the user to display BANK A or BANK B.

## Auto-incremented loading

After each segment byte is loaded the SBV is incremented automatically. Thus auto-incremented loading occurs if more than one segment byte is received in a data transfer.
Since the SBV addresses both device and segment registers in all addressed chips, auto-incremented loading may proceed across device boundaries provided that the hardware subaddresses are arranged contiguously.

## Direct drive mode

The PCF8577 is set to the direct drive mode by loading the MODE control bit with logic 0 . In this mode only four bytes are needed to store the data for the 32 segment drivers. Setting the BANK bit to logic 0 selects even bytes (BANK A); setting the BANK bit to logic 1 selects odd bytes (BANK B).
In the direct drive mode the SBV is auto-incremented by two after the loading of each segment byte register. This means that auto-incremented loading of BANK A or BANK B is possible. Either bank may be completely or partially loaded irrespective of which bank is being displayed. Direct drive output waveforms are shown in Fig. 4.


$$
\begin{aligned}
& V_{\text {on }(r m s)}=V_{D D}-V_{S S} \\
& V_{\text {off }(r m s)}=0
\end{aligned}
$$

Fig. 4 Direct drive mode display output waveforms.

## Duplex mode

The PCF8577 is set to the duplex mode by loading the MODE bit with logic 1 . In this mode a second backplane signal (BP2) is needed and pin A2/BP2 is used for this; therefore A2 and its equivalent SBV bit V5 are undefined. The SBV auto-increments by one between loaded bytes.
All of the segment bytes are needed to store data for the 32 segment drivers and the BANK bit is ignored.
Duplex mode output waveforms are shown in Fig.5.


Fig. 5 Duplex mode display output waveforms.

## Power-on reset

At power-on reset the PCF8577 resets to a defined starting condition as follows:

1. Both backplane outputs are set to $\mathrm{V}_{\mathrm{SS}}$ in master mode; to 3 -state in cascade mode.
2. All segment outputs are set to $\mathrm{V}_{\mathrm{SS}}$.
3. The segment byte registers and control register are cleared.
4. The $I^{2} \mathrm{C}$-bus interface is initialized.

## Slave address

The slave address for PCF8577 and PCF8577A are shown in Fig.6.


Fig. 6 PCF8577 and PCF8577A slave addresses.
Before any data is transmitted on the $\mathrm{I}^{2} \mathrm{C}$-bus, the device which should respond is addressed first. The addressing is always done with the first byte transmitted after the start procedure.

## $I^{2} \mathrm{C}$-bus protocol

The PCF8577 $1^{2}$ C-bus protocol is shown in Fig. 7.


Fig. $\left.7\right|^{2} \mathrm{C}$-bus protocol.
The PCF8577 is a slave receiver and has a fixed slave address (Fig.6). All PCF8577s with the same slave address acknowledge the slave address in parallel. The second byte is always the control byte and is loaded into the control register of each PCF8577 on the bus. All addressed devices acknowledge the control byte. Subsequent data bytes are loaded into the segment registers of the selected device. Any number of data bytes may be loaded in one transfer and in an expanded system rollover of the SBV from 111111 to 000000 is allowed. If a stop (P) condition is given after the control byte acknowledge the segment data remains unchanged. This allows the BANK bit to be toggled without changing the segment register contents. During loading of segment data only the selected PCF8577 gives an acknowledge. Loading is terminated by generating a stop (P) condition.

## Display memory mapping

The mapping between the eight segment registers and the segment outputs S 1 to S 32 is shown in Tables 1 and 2.
Since only one register bit per segment is needed in the direct drive mode, the BANK bit allows swapping of display information. If BANK is set to logic 0 even bytes (BANK A) are displayed; if BANK is set to logic 1 odd bytes (BANK B) are displayed. BP1 is always used for the backplane output in the direct drive mode.

Table 1 Segment byte-segment driver mapping in the direct drive mode

| MODE | BANK | V2 | V1 | V0 | segment <br> register | $\begin{aligned} & \text { MSB } \\ & 7 \end{aligned}$ | 6 | 5 | 4 | 3 | 2 | 1 | LSB 0 | backplane |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 | S8 | S7 | S6 | S5 | S4 | S3 | S2 | S1 | BP1 |
| 0 | 1 | 0 | 0 | 1 | 1 | S8 | S7 | S6 | S5 | S4 | S3 | S2 | S1 | BP1 |
| 0 | 0 | 0 | 1 | 0 | 2 | S16 | S15 | S14 | S13 | S12 | S11 | S10 | S9 | BP1 |
| 0 | 1 | 0 | 1 | 1 | 3 | S16 | S15 | S14 | S13 | S12 | S11 | S10 | S9 | BP1 |
| 0 | 0 | 1 | 0 | 0 | 4 | S24 | S23 | S22 | S21 | S20 | S19 | S18 | S17 | BP1 |
| 0 | 1 | 1 | 0 | 1 | 5 | S24 | S23 | S22 | S21 | S20 | S19 | S18 | S17 | BP1 |
| 0 | 0 | 1 | 1 | 0 | 6 | S32 | S31 | S30 | S29 | S28 | S27 | S26 | S25 | BP1 |
| 0 | 1 | 1 | 1 | 1 | 7 | S32 | S31 | S30 | S29 | S28 | S27 | S26 | S25 | BP1 |

Mapping example: bit 0 of register 7 controls the LCD segment S25 if BANK bit is a logic 1 .
In duplex mode even bytes (BANK A) correspond to backplane 1 (BP1) and odd bytes (BANK B) correspond to backplane 2 (BP2).

Table 2 Segment byte; segment driver mapping in the duplex mode

| MODE | BANK | V2 | V1 | V0 | segment bit <br> register  | $\begin{gathered} \text { MSB } \\ 7 \end{gathered}$ | 6 | 5 | 4 | 3 | 2 | 1 | LSB 0 | backplane |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | x | 0 | 0 | 0 | 0 | S8 | S7 | S6 | S5 | S4 | S3 | S2 | S1 | BP1 |
| 1 | $x$ | 0 | 0 | 1 | 1 | S8 | S7 | S6 | S5 | S4 | S3 | S2 | S1 | BP2 |
| 1 | x | 0 | 1 | 0 | 2 | S16 | S15 | S14 | S13 | S12 | S11 | S10 | S9 | BP1 |
| 1 | x | 0 | 1 | 1 | 3 | S16 | S15 | S14 | S13 | S12 | S11 | S10 | S9 | BP2 |
| 1 | x | 1 | 0 | 0 | 4 | S24 | S23 | S22 | S21 | S20 | S19 | S18 | S17 | BP1 |
| 1 | x | 1 | 0 | 1 | 5 | S24 | S23 | S22 | S21 | S20 | S19 | S18 | S17 | IBP2 |
| 1 | x | 1 | 1 | 0 | 6 | S32 | S31 | S30 | S29 | S28 | S27 | S26 | S25 | BP1 |
| 1 | $\times$ | 1 | 1 | 1 | 7 | S32 | S31 | S30 | S29 | S28 | S27 | S26 | S25 | BP2 |

X = don't care.
Mapping example: bit 7 of register 5 controls the LCD segment S24/BP2.

## CHARACTERISTICS OF THE I ${ }^{2} \mathrm{C}$-BUS

The $I^{2} \mathrm{C}$-bus is for 2-way, 2-line communication between different ICs or modules. The two lines are a serial data line (SDA) and a serial clock line (SCL). Both lines must be connected to a positive supply via a pull-up resistor when connected to the output stages of a device. Data transfer may be initiated only when the bus is not busy.

## Bit transfer

One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the HIGH period of the clock pulse as changes in the data line at this time will be interpreted as control signals.


Fig. 8 Bit transfer.

## Start and stop conditions

Both data and clock lines remain HIGH when the bus is not busy. A HIGH-to-LOW transition of the data line, while the clock is HIGH is defined as the start condition (S). A LOW-to-HIGH transition of the data line while the clock is HIGH is defined as the stop condition (P).


Fig. 9 Definition of start and stop conditions.

## System configuration

A device generating a message is a "transmitter", a device receiving a message is the "receiver". The device that controls the message is the "master" and the devices which are controlled by the master are the "slaves".


Fig. 10 System configuration.

## Acknowledge

The number of data bytes transferred between the start and stop conditions from transmitter to receiver is not limited. Each byte is followed by one acknowledge bit. The acknowledge bit is a HIGH level put on the bus by the transmitter whereas the master generates an extra acknowledge related clock pulse. A slave receiver which is addressed must generate an acknowledge after the reception of each byte. Also a master must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges has to pull down the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse, set up and hold times must be taken into account. A master receiver must signal an end of data to the transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this event the transmitter must leave the data line HIGH to enable the master to generate a stop condition.


Fig. 11 Acknowledgement on the $\mathrm{I}^{2} \mathrm{C}$-bus.

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)

| parameter | symbol | min. | max. | unit |
| :--- | :--- | :--- | :--- | :--- |
| Supply voltage range | $\mathrm{V}_{\mathrm{DD}}$ | -0.5 | +11.0 | V |
| Voltage on pin | $\mathrm{V}_{\mathrm{I}}$ | -0.5 | $\mathrm{~V}_{\mathrm{DD}}+0.5$ | V |
| $\mathrm{~V}_{\mathrm{DD}}$ or $\mathrm{V}_{\mathrm{SS}}$ current | $\mathrm{IDD}^{\prime} \mathrm{I}_{\mathrm{SS}}$ | -50 | +50 | mA |
| DC input current | I | -20 | +20 | mA |
| DC output current | I | -25 | +25 | mA |
| Power dissipation per package | $\mathrm{P}_{\mathrm{tot}}$ | - | $500^{*}$ | mW |
| Power dissipation per output | $\mathrm{P}_{\mathrm{O}}$ | - | 100 | mW |
| Storage temperature range | $\mathrm{T}_{\text {stg }}$ | -65 | +150 | ${ }^{\circ} \mathrm{C}$ |

## HANDLING

Inputs and outputs are protected against electrostatic discharge in normal handling. However, to be totally safe, it is good practice to take normal precautions appropriate to handling MOS devices (see 'Handling MOS Devices').

[^4]
## DC CHARACTERISTICS

$V_{D D}=2.5$ to $9.0 \mathrm{~V} ; \mathrm{V}_{S S}=0 \mathrm{~V} ; \mathrm{T}_{\text {amb }}=-40$ to $+85^{\circ} \mathrm{C}$ unless otherwise specified

| parameter | conditions | symbol | min. | typ.* | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply |  |  |  |  |  |  |
| Supply voltage |  | $V_{\text {DD }}$ | 2.5 | - | 9.0 | v |
| Supply current | non specified inputs at $\mathrm{V}_{\mathrm{DD}}$ or $\mathrm{V}_{\mathrm{SS}}$ |  |  |  |  |  |
| at $\mathrm{fSCL}=100 \mathrm{kHz}$ | $\begin{aligned} & \text { no load; } \mathrm{ROSC}=1 \mathrm{M} \Omega \\ & C_{\mathrm{OSC}}=680 \mathrm{pF} \end{aligned}$ | IDD1 | - | 80 | 250 | $\mu \mathrm{A}$ |
| at $\mathrm{fSCL}=0$ | $\begin{aligned} & \text { no load; } \text { ROSC }=1 \mathrm{M} \Omega ; \\ & \mathrm{C}_{\mathrm{OSC}}=680 \mathrm{pF} \end{aligned}$ | IDD2 | - | 25 | 150 | $\mu \mathrm{A}$ |
| at $\mathrm{f}_{\text {SCL }}=0$ | $\begin{aligned} & \text { no load; ROSC }=1 \mathrm{M} \Omega \\ & \text { COSC }=680 \mathrm{pF} ; \end{aligned}$ |  |  |  |  |  |
|  | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$ | IDD3 | - | 25 | 40 | $\mu \mathrm{A}$ |
| at $\mathrm{fSCL}=0$ | no load; |  |  |  |  |  |
|  | A0/OSC $=$ V ${ }_{\text {DD }}$ or $\mathrm{V}_{\text {SS }}$ | IDD4 | - | 10 | 20 | $\mu \mathrm{A}$ |
| Power-on reset level | note 1 | VPOR | - | 1.1 | 2.0 | V |
| Input A0 |  |  |  |  |  |  |
| Input voltage LOW |  | $V_{\text {ILI }}$ | 0 | - | 0.05 | v |
| Input voltage HIGH |  | $\mathrm{V}_{\text {IH1 }}$ | $V_{\text {DD }}-0.05$ | - | VDD | v |
| Input A1 |  |  |  |  |  |  |
| Input voltage LOW |  | $V_{\text {IL2 }}$ | 0 | - | 0.3 VDD | V |
| Input voltage HIGH |  | $\mathrm{V}_{1 \mathrm{H} 2}$ | 0.7 VDD | - | $V_{\text {DD }}$ | V |
| Input A2 |  |  |  |  |  |  |
| Input voltage LOW |  | VIL3 | 0 | - | 0.10 | V |
| Input voltage HIGH |  | $\mathrm{V}_{1+3}$ | $\mathrm{V}_{\text {DD }}-0.10$ | - | $V_{\text {DD }}$ | v |
| Inputs SCL; SDA |  |  |  |  |  |  |
| Input voltage LOW |  | VIL4 | 0 | - | 0.08 | v |
| Input voltage HIGH |  | $\mathrm{V}_{\text {IH4 }}$ | 2.0 | - | 9.0 | V |
| Input capacitance | note 2 | $C_{1}$ | - | - | 7 | pF |
| Output SDA |  |  |  |  |  |  |
| Output current LOW | $\mathrm{V}_{\mathrm{OL}}=0.4 \mathrm{~V} ; \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ | Iol | 3.0 | - | - | mA |
| A1; SCL; SDA |  |  |  |  |  |  |
| Leakage current | $\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\text {DD }}$ or $\mathrm{V}_{\text {SS }}$ | + IL1 | - | - | 1 | $\mu \mathrm{A}$ |
| A2; BP2 |  |  |  |  |  |  |
| Leakage current | $V_{1}=V_{S S}$ | 1 L 2 | - | - | 1 | $\mu \mathrm{A}$ |
| Pull-down current | $V_{1}=V_{\text {DD }}$ | - IL2 | - | 1.5 | 5 | $\mu \mathrm{A}$ |

[^5]| parameter | conditions | symbol | min. | typ.* | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A0/OSC |  |  |  |  |  |  |
| Leakage current | $V_{1}=V_{D D}$ | -IL3 | - | - | 1 | $\mu \mathrm{A}$ |
| Oscillator |  |  |  |  |  |  |
| Start-up current | $\mathrm{V}_{1}=\mathrm{V}_{\text {SS }}$ | Iosc | - | 1.2 | 5 | $\mu \mathrm{A}$ |
| LCD outputs |  |  |  |  |  |  |
| DC component of LCD driver |  | $\pm \mathrm{V}_{\mathrm{BP}}$ | - | 20 | - | mV |
| Segment output current | $\begin{aligned} & \mathrm{V}_{\mathrm{OL}}=0.4 \mathrm{~V} ; \\ & \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \end{aligned}$ | IOL | 0.3 | - | - | mA |
|  | $\begin{aligned} & \mathrm{VOH}_{\mathrm{OH}}=\mathrm{V}_{\mathrm{DD}}-0.4 \mathrm{~V} ; \\ & \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \end{aligned}$ | $-\mathrm{IOH}$ | 0.3 | - | - | mA |
| Backplane output resistance (BP1; BP2) | $\begin{aligned} & \mathrm{V}_{\mathrm{O}}=\mathrm{V}_{\mathrm{SS}}, \mathrm{~V}_{\mathrm{DD}}, \\ & \left(\mathrm{~V}_{S S}+\mathrm{V}_{\mathrm{DD}}\right) / 2 ; \text { note } 3 \end{aligned}$ | $\mathrm{R}_{\mathrm{BP}}$ | - | 0.4 | 5 | $k \Omega$ |

AC CHARACTERISTICS (note 2)
$\mathrm{V}_{\mathrm{DD}}=2.5$ to $9.0 \mathrm{~V} ; \mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=-40$ to $+85^{\circ} \mathrm{C}$ unless otherwise specified

| parameter | conditions | symbol | min. | typ.* | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Display frequency | $\begin{aligned} & \mathrm{COSC}=680 \mathrm{pF} ; \\ & \mathrm{R}_{\mathrm{OSC}}=1 \mathrm{M} \Omega \end{aligned}$ | ${ }^{\text {f }}$ CCD | 65 | 90 | 120 | Hz |
| Driver delays with test loads | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ | ${ }^{\text {t }}$ BS | - | 20 | 100 | $\mu \mathrm{s}$ |
| $1^{2} \mathrm{C}$-bus |  |  |  |  |  |  |
| SCL clock frequency |  | ${ }^{\text {f }}$ SCL | - | - | 100 | kHz |
| Tolerable spike width on bus |  | ${ }^{\text {t }}$ SW | - | - | 100 | ns |
| Bus free time |  | ${ }_{\text {t }}$ BUF | 4.7 | - | - | $\mu \mathrm{s}$ |
| Start condition set-up time |  | ${ }^{\text {t SU }}$; STA | 4.7 | - | - | $\mu \mathrm{s}$ |
| Start condition hold time |  | ${ }^{\text {thD }}$; STA | 4.0 | - | - | $\mu \mathrm{s}$ |
| SCL LOW time |  | t LOW | 4.7 | - | - | $\mu \mathrm{s}$ |
| SCL HIGH time |  | ${ }^{\text {thigh }}$ | 4.0 | - | - | $\mu \mathrm{s}$ |
| SCL and SDA rise time |  | $\mathrm{t}_{\mathrm{r}}$ | - | - | 1.0 | $\mu \mathrm{s}$ |
| SCL and SDA fall time |  | $\mathrm{t}_{\mathrm{f}}$ | - | - | 1.3 | $\mu \mathrm{s}$ |
| Data set-up time |  | ${ }^{\text {t }}$ SU; DAT | 250 | - | - | ns |
| Data hoid time |  | thD; DAT | 0 | - | - | ns |
| Stop condition set-up time |  | ${ }^{\text {t }}$ SU; STO | 4.7 | - | - | $\mu \mathrm{s}$ |

[^6]
## Notes to the characteristics

1. Resets all logic when $V_{D D}<V_{P O R}$.
2. Periodically sampled, not $100 \%$ tested.
3. Outputs measured one at a time; $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$; $\mathrm{I}_{\text {load }}=100 \mu \mathrm{~A}$.
4. All the timing values are valid within the operating supply voltage and ambient temperature range and refer to $\mathrm{V}_{\text {IL }}$ and $\mathrm{V}_{\text {IH }}$ with an input voltage swing of $\mathrm{V}_{\text {SS }}$ to $\mathrm{V}_{\text {DD }}$.


Fig. 12 Test loads.


Fig. 13 Driver timing waveforms.


Fig. $14 I^{2} \mathrm{C}$-bus timing diagram; rise and fall times refer to $\mathrm{V}_{\mathrm{IL}}$ and $\mathrm{V}_{\mathrm{IH}}$.

## DEVELOPMENT DATA

APPLICATION INFORMATION


Fig. 15 Direct drive display; expansion to 256 segments using eight PCF8577.


Fig. 16 Duplex display; expansion to $2 \times 128$ segments using four PCF8577.


## Notes

1. MODE bit must always be set to logic 0 (direct drive).
2. BANK switching is permitted.
3. BP1 must always be connected to $\mathrm{V}_{\mathrm{SS}}$ and $\mathrm{AO} / \mathrm{OSC}$ must be connected to either $V_{D D}$ or $\mathrm{V}_{\mathrm{SS}}$ (no LCD modulation).

Fig. 17 Use of PCF8577 as 32 -bit output expander in $1^{2} \mathrm{C}$-bus application.

Purchase of Philips' $I^{2} \mathrm{C}$ components conveys a license under the Philips' $I^{2} \mathrm{C}$ patent to use the components in the $\mathrm{I}^{2} \mathrm{C}$-system provided the system conforms to the $\mathrm{I}^{2} \mathrm{C}$ specifications defined by Philips.

## CHIP DIMENSIONS AND BONDING PAD LOCATIONS



Chip area: $5.91 \mathrm{~mm}^{2}$
Bonding pad dimensions: $120 \mu \mathrm{~m} \times 120 \mu \mathrm{~m}$
Fig. 18 Bonding pad locations.
Table 3 Bonding pad locations (dimensions in $\mu \mathrm{m}$ )
All $\mathrm{x} / \mathrm{y}$ coordinates are referenced to bottom corner, see Fig. 18.

| pad | X | Y | pad | X | Y |
| :--- | :--- | :--- | :--- | :--- | :--- |
| S32 | 1020 | 2480 | S12 | 1220 | 160 |
| S31 | 820 | 2480 | S11 | 1420 | 160 |
| S30 | 620 | 2480 | S10 | 1620 | 160 |
| S29 | 400 | 2480 | S9 | 1840 | 160 |
| S28 | 160 | 2480 | S8 | 2080 | 160 |
| S27 | 160 | 2240 | S7 | 2080 | 400 |
| S26 | 160 | 2020 | S6 | 2080 | 620 |
| S25 | 160 | 1820 | S5 | 2880 | 820 |
| S24 | 160 | 1620 | S4 | 2080 | 1020 |
| S23 | 160 | 1420 | S3 | 2080 | 1220 |
| S22 | 160 | 1220 | S2 | 2080 | 1420 |
| S21 | 160 | 1020 | S1 | 2080 | 1620 |
| S20 | 160 | 820 | BP1 | 2080 | 1820 |
| S19 | 160 | 620 | A2/BP2 | 2080 | 2020 |
| S18 | 160 | 400 | VDD | 2080 | 2240 |
| S17 | 160 | 160 | A1 | 2080 | 2480 |
| S16 | 400 | 160 | AO/OSC | 1840 | 2480 |
| S15 | 620 | 160 | VSS | 1620 | 2480 |
| S14 | 820 | 160 | SCL | 1420 | 2480 |
| S13 | 1020 | 160 | SDA | 1220 | 2480 |

## LCD ROW/COLUMN DRIVER FOR DOT MATRIX GRAPHIC DISPLAYS

## GENERAL DESCRIPTION

The PCF8578 is a low power CMOS LCD row/column driver, designed to drive dot matrix graphic displays at multiplex rates of $1: 8,1: 16,1: 24$ or $1: 32$. The device has 40 outputs, of which 24 are programmable, configurable as $32 / 8,24 / 16,16 / 24$ or $8 / 32$ rows/columns. The PCF8578 can function as a stand-alone LCD controller/driver for use in small systems, or for larger systems can be used in conjunction with up to 32 PCF8579s for which it has been optimized. Together these two devices form a general purpose LCD dot matrix driver chip set, capable of driving displays of up to 40,960 dots. The PCF8578 is compatible with most microcontrollers and communicates via a two-line bidirectional bus ( $1^{2} \mathrm{C}$-bus). Communication overheads are minimized by a display RAM with auto-incremented addressing and display bank switching.

## Features

- Single chip LCD controller/driver
- Stand-alone or may be used with up to 32 PCF8579s ( 40,960 dots possible)
- 40 driver outputs, configurable as $32 / 8,24 / 16,16 / 24$ or $8 / 32$ rows/columns
- Selectable multiplex rates; $1: 8,1: 16,1: 24$ or $1: 32$
- Externally selectable bias configuration, 5 or 6 levels
- 1280-bit RAM for display data storage and scratch pad
- Display memory bank switching
- Auto-incremented data loading across hardware subaddress boundaries (with PCF8579)
- Provides display synchronization for PCF8579
- On-chip oscillator, requires only 1 external resistor
- Power-on reset blanks display
- Logic voltage supply range 2.5 V to 6.0 V
- Maximum LCD supply voltage 9 V
- Low power consumption
- $1^{2} \mathrm{C}$-bus interface
- TTL/CMOS compatible
- Compatible with most microcontrollers
- Optimized pinning for single plane wiring in multiple device applications (with PCF8579)
- Space saving 56 -lead plastic mini-pack
- Compatible with chip-on-glass technology


## APPLICATIONS

- Automotive information systems
- Telecommunication systems
- Point-of-sale terminals
- Computer terminals
- Instrumentation


## PACKAGE OUTLINES

PCF8578T: 56-lead mini-pack; plastic (VSO56; SOT190).
PCF8578V: 64-lead tape-automated-bonding module (SOT267A).
PCF8578U: chip with bumps on-tape.


Fig. 1 Block diagram.

## PINNING



Fig. 2 (a) Pinning diagram: VSO56; SOT190.

PINNING (continued)

(1) Orientation mark.

Fig. 2 (b) Pinning diagram; SO121.

| mnemonic | pin no. |  | description |
| :---: | :---: | :---: | :---: |
|  | SOT190 | SO121 |  |
| SDA | 1 | 51 | $1^{2} \mathrm{C}$-bus serial data line |
| SCL | 2 | 52 | $1^{2} \mathrm{C}$-bus serial clock line |
| $\overline{\text { SYNC }}$ | 3 | 53 | cascade synchronization output |
| CLK | 4 | 54 | external clock input/output |
| VSS | 5 | 55 | ground (logic) |
| TEST | 6 | 56 | test pin (connect to $\mathrm{V}_{\text {SS }}$ ) |
| SAO | 7 | 57 | $1^{2} \mathrm{C}$-bus slave address input (bit 0 ) |
| OSC | 8 | 58 | osciilator input |
| VDD | 9 | 59 | positive supply voltage |
| $V_{2}$ to $V_{5}$ | 10-13 | 60-63 | LCD bias voltage inputs |
| VLCD | 14 | 64 | LCD supply voltage |
| n.c. | 15-16 | 1-10 | not connected |
| C39 to C32 | 17-24 | 11-18 | LCD column driver outputs |
| R31/C31 to R8/C8 | 25-48 | 19-42 | LCD row/column driver outputs |
| R7 to R0 | 49-56 | 43-50 | LCD row driver outputs |

## FUNCTIONAL DESCRIPTION

The PCF8578 row/column driver is designed for use in one of three ways:

- Stand-alone row/column driver for small displays (mixed mode)
- Row/column driver with cascaded PCF8579s (mixed mode)
- Row driver with cascaded PCF8579s (row mode)


## Mixed mode

In mixed mode, the device functions as both a row and column driver. It can be used in small stand-alone applications, or for larger displays with up to 15 PCF8579s ( 31 PCF8579s when two słave addresses are used). See table 1 for common display configurations.

## Row mode

In row mode, the device functions as a row driver with up to 32 row outputs and provides the clock and synchronization signals for the PCF8579. Up to 16 PCF8579s can normally be cascaded ( 32 when two slave addresses are used).

Table 1 Possible display configurations

| application | multiplex rate | mixed mode |  | row mode |  | typical applications |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | rows | columns | rows | columns |  |
| stand-alone | $\begin{aligned} & 1: 8 \\ & 1: 16 \\ & 1: 24 \\ & 1: 32 \end{aligned}$ | $\begin{aligned} & 8 \\ & 16 \\ & 24 \\ & 32 \end{aligned}$ | $\begin{array}{\|l} 32 \\ 24 \\ 16 \\ 8 \end{array}$ | - - - - | $\begin{aligned} & - \\ & - \\ & - \end{aligned}$ | small digital or alphanumeric displays |
| with PCF8579 | $\begin{aligned} & 1: 8 \\ & 1: 16 \\ & 1: 24 \\ & 1: 32 \end{aligned}$ | $\begin{aligned} & 8 \\ & 16 \\ & 24 \\ & 32 \\ & \quad \text { usir } \\ & \text { PCF } \end{aligned}$ | $\begin{aligned} & \hline 632 \\ & 624 \\ & 616 \\ & 608 \\ & 15 \\ & 3579 \mathrm{~s} \end{aligned}$ | $\begin{aligned} & 8 \times 4 \\ & 16 \times 2 \\ & 24 \\ & 32 \\ & \quad \text { usir } \\ & \quad \text { PCF } \end{aligned}$ | 640 <br> 640 <br> 640 <br> 640 <br> 16 <br> 879s | alphanumeric displays <br> and dot matrix <br> graphic displays |

Timing signals are derived from the on-chip oscillator, whose frequency is determined by the value of the resistor connected between OSC and $\mathrm{V}_{\mathrm{SS}}$.
Commands sent on the $I^{2} \mathrm{C}$-bus from the host microprocessor set the mode (row or mixed), configuration (multiplex rate and number of rows and columns) and control the operation of the device. The device may have one of two slave addresses. The only difference between these slave addresses is the least significant bit, which is set by the logic level applied to SAO. The PCF8578 and PCF8579 also have subaddresses. The subaddress of the PCF8578 is only defined in mixed mode and is fixed at 0 . The RAM may only be accessed in mixed mode and data is loaded as described for the PCF8579.
Bias levels may be generated by an external potential divider with appropriate decoupling capacitors. For large displays, bias sources with high drive capability should be used. A typical mixed mode system operating with up to 15 PCF8579s is shown in Fig. 3 (a stand-alone system would be identical but without the PCF8579s).

## Multiplexed LCD bias generation

The bias levels required to produce maximum contrast depend on the multiplex rate and the LCD threshold voltage ( $\mathrm{V}_{\text {th }}$ ). $\mathrm{V}_{\text {th }}$ is typically defined as the RMS voltage at which the LCD exhibits $10 \%$ contrast. Table 2 shows the optimum voltage bias levels for the PCF8578 as functions of $\mathrm{V}_{\mathrm{op}}$ $\left(\mathrm{V}_{\mathrm{op}}=\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{LCD}}\right)$, together with the discrimination ratios ( D ) for the different multiplex rates. A practical value for $V_{o p}$ is obtained by equating $V_{\text {off }}(r m s)$ with $V_{\text {th }}$.

Table 2 Optimum LCD bias voltages

| parameter | multiplex rate |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | 1:8 | 1:16 | 1:24 | 1:32 |
| $\frac{v_{2}}{v_{o p}}$ | 0.739 | 0.800 | 0.830 | 0.850 |
| $\frac{v_{3}}{v_{o p}}$ | 0.522 | 0.600 | 0.661 | 0.700 |
| $\frac{v_{4}}{v_{o p}}$ | 0.478 | 0.400 | 0.339 | 0.300 |
| $\frac{v_{5}}{v_{\mathrm{op}}}$ | 0.261 | 0.200 | 0.170 | 0.150 |
| $\frac{V_{\text {off }(\mathrm{rms})}}{V_{\mathrm{op}}}$ | 0.297 | 0.245 | 0.214 | 0.193 |
| $\frac{v_{o n}(r m s)}{V_{o p}}$ | 0.430 | 0.316 | 0.263 | 0.230 |
| $D=\frac{V_{\mathrm{on}(\mathrm{rms})}}{V_{\mathrm{off}}(\mathrm{rms})}$ | 1.447 | 1.291 | 1.230 | 1.196 |
| $\frac{\mathrm{V}_{\text {op }}}{\mathrm{v}_{\text {th }}}$ | 3.37 | 4.08 | 4.68 | 5.19 |


|  | multiplex rate $(n)$ |  |
| :--- | :--- | :--- |
|  | $n=8$ | $n=16,24,32$ |
| $R 1$ | $R$ | $R$ |
| $R 2$ | $(\sqrt{n}-2) R$ | $R$ |
| $R 3$ | $(3-\sqrt{n}) R$ | $(\sqrt{n}-3) R$ |

$v_{D D}$



Fig. 4 LCD bias voltages as a function of the multiplex rate.

## Power-on reset

At power-on the PCF8578 resets to a defined starting condition as follows:

1. Display blank
2. 1:32 multiplex rate, row mode
3. Start bank 0 selected
4. Data pointer is set to $X, Y$ address 0,0
5. Character mode
6. Subaddress counter is set to 0
7. $I^{2} \mathrm{C}$-bus interface is initialized.

Data transfers on the $1^{2} \mathrm{C}$-bus should be avoided for 1 ms following power-on, to allow completion of the reset action.


Fig. 5 LCD row/column waveforms.
DEVELOPMENT DATA


Fig. 6 LCD drive mode waveforms for 1:8 multiplex rate.

FUNCTIONAL DESCRIPTION (continued)

$\mathrm{V}_{\text {state } 1}(\mathrm{t})=\mathrm{C} 1(\mathrm{t})-\mathrm{R} 1(\mathrm{t}):$
$\frac{V_{\text {on }(\mathrm{rms})}}{\mathrm{V}_{\mathrm{op}}}=\sqrt{\frac{1}{16}+\frac{\sqrt{16}-1}{16(\sqrt{16}+1)}}=0.316$
$\mathrm{V}_{\text {state }} 2(\mathrm{t})=\mathrm{C} 2(\mathrm{t})-\mathrm{R} 2(\mathrm{t}):$
$\frac{V_{\text {off }}(\mathrm{rms})}{V_{\text {op }}}=\sqrt{\frac{2(\sqrt{16}-1)}{\sqrt{16}(\sqrt{16}+1)^{2}}}=0.245$
Fig. 7 LCD drive mode waveforms for 1:16 multiplex rate.

## Internal clock

The clock signal for the system may be generated by the internal oscillator and prescaler. The frequency is determined by the value of the resistor ROSC, see Fig.8. For normal use a value of $330 \mathrm{k} \Omega$ is recommended. The clock signal, for cascaded PCF8579s, is output at CLK and has a frequency one-sixth (multiplex rate 1:8, 1:16 and 1:32) or one-eighth (multiplex rate 1:24) of the oscillator frequency.


Fig. 8 Oscillator frequency as a function of Rosc.

## Note

To avoid capacitive coupling, which could adversely affect oscillator stability, ROSC should be placed as closely as possible to the OSC pin. If this proves to be a problem, a filtering capacitor may be connected in parallel to ROSC.

## External clock

If an external clock is used, OSC must be connected to $V_{D D}$ and the external clock signal to CLK. Table 3 summarizes the nominal CLK and $\overline{\text { SYNC }}$ frequencies.

Table 3 Signal frequencies required for nominal 64 Hz frame frequency

| oscillator frequency <br> (ROSC $=330 \mathrm{k} \Omega)$ <br> fOSC $(\mathrm{Hz})$ | frame frequency | multiplex rate | division | clock frequency |
| :--- | :--- | :--- | :--- | :--- |
| 12288 | 64 | $\mathrm{fYNC}(\mathrm{Hz})$ | n | $1: 8 ; 1: 16 ; 1: 32$ |
| 12288 | 64 | $1: 24$ | 8 | 2048 |
| fatio |  |  |  |  |

A clock signal must always be present, otherwise the LCD may be frozen in a DC state.

## FUNCTIONAL DESCRIPTION (continued)

## Timing generator

The timing generator of the PCF8578 organizes the internal data flow of the device and generates the LCD frame synchronization pulse $\overline{\text { SYNC }}$, whose period is an integer multiple of the clock period. In cascaded applications, this signal maintains the correct timing relationship between the PCF8578 and PCF8579s in the system.

## Row/column drivers

Outputs R0 to R7 and C32 to C39 are fixed as row and column drivers respectively. The remaining 24 outputs R8/C8 to R31/C31 are programmable and may be configured (in blocks of 8) to be either row or column drivers. The row select signal is produced sequentially at each output from R0 up to the number defined by the multiplex rate (see Table 1). In mixed mode the remaining outputs are configured as columns. In row mode all programmable outputs (R8/C8 to R31/C31) are defined as row drivers and the outputs C32 to C39 should be left open-circuit. Using a 1:16 multiplex rate, two sets of row outputs are driven, thus facilitating split-screen configurations; i.e. a row select pulse appears simultaneously at R0 and R16/C16, R1 and R17/C17 etc. Similarly, using a multiplex rate of $1: 8$, four sets of row outputs are driven simultaneously. Driver outputs must be connected directly to the LCD. Unused outputs should be left open-circuit.

## Display mode controller

The configuration of the outputs (row or column) and the selection of the appropriate driver waveforms are controlled by the display mode controller.

## Display RAM

The PCF8578 contains a $32 \times 40$ bit static RAM which stores the display data. The RAM is divided into 4 banks of 40 bytes ( $4 \times 8 \times 40$ bits). During RAM access, data is transferred to/from the RAM via the $\mathrm{I}^{2} \mathrm{C}$-bus. The first eight columns of data ( 0 to 7 ) cannot be displayed but are available for general data storage and provide compatibility with the PCF8579.

## Data pointer

The addressing mechanism for the display RAM is realized using the data pointer. This allows an individual data byte or a series of data bytes to be written into, or read from, the display RAM, controlled by commands sent on the $\mathrm{I}^{2} \mathrm{C}$-bus.

## Subaddress counter

The storage and retrieval of display data is dependent on the content of the subaddress counter. Storage takes place only when the contents of the subaddress counter agree with the hardware subaddress. The hardware subaddress of the PCF8578, valid in mixed mode only, is fixed at 0000.

## $1^{2} \mathrm{C}$-bus controller

The $\mathrm{I}^{2} \mathrm{C}$-bus controller detects the $1^{2} \mathrm{C}$-bus protocol, slave address, commands and display data bytes. It performs the conversion of the data input (serial-to-parallel) and the data output (parallel-to-serial). The PCF8578 acts as an $I^{2} \mathrm{C}$-bus slave transmitter/receiver in mixed mode, and as a slave receiver in row mode. A slave device cannot control bus communication.

## Input filters

To enhance noise immunity in electrically adverse environments, RC low-pass filters are provided on the SDA and SCL lines.

## RAM access

RAM operations are only possible when the PCF8578 is in mixed mode. In this event its hardware subaddress is internally fixed at 0000 and the hardware subaddresses of any PCF8579 used in conjunction with the PCF8578 must start at 0001.
There are three RAM ACCESS modes:

- Character
- Half-graphic
- Full-graphic

These modes are specified by bits G1 and GO of the RAM ACCESS command. The RAM ACCESS command controls the order in which data is written to or read from the RAM (see Fig.9).
To store RAM data, the user specifies the location into which the first byte will be loaded (see Fig.10):

- Device subaddress (specified by the DEVICE SELECT command)
- RAM X-address (specified by the LOAD X-ADDRESS command)
- RAM bank (specified by bits Y1 and Y0 of the RAM ACCESS command)

Subsequent data bytes will be written or read according to the chosen RAM access mode. Device subaddresses are automatically incremented between devices until the last device is reached. If the last device has subaddress 15 , further display data transfers will lead to a wrap-around of the subaddress to 0 .

## Display control

The display is generated by continuously shifting rows of RAM data to the dot matrix LCD via the column outputs. The number of rows scanned depends on the multiplex rate set by bits M1 and M0 of the SET MODE command.
The display status (all dots on/off and normal/inverse video) is set by bits E1 and E0 of the SET MODE command. For bank switching, the RAM bank corresponding to the top of the display is set by bits B1 and B0 of the SET START BANK command. This is shown in Fig.11. This feature is useful when scrolling in alphanumeric applications.


## DEVELOPMENT DATA



Fig. 10 Example of commands specifying initial data byte RAM locations.

FUNCTIONAL DESCRIPTION (continued)


Fig. 11 Relationship between display and SET START BANK; $1: 32$ multiplex rate and start bank $=2$.

## $I^{2} \mathrm{C}$-BUS PROTOCOL

Two 7-bit slave addresses ( 0111100 and 0111101) are reserved for both the PCF8578 and PCF8579. The least-significant bit of the slave address is set by connecting input SA0 to either 0 ( $\mathrm{V}_{\mathrm{SS}}$ ) or 1 (VDD). Therefore, two types of PCF8578 or PCF8579 can be distinguished on the same $\mathrm{I}^{2} \mathrm{C}$-bus which allows:
(a) one PCF8578 to operate with up to 32 PCF8579s on the same $I^{2}$ C-bus for very large applications
(b) the use of two types of LCD multiplex schemes on the same $I^{2} \mathrm{C}$-bus.

In most applications the PCF8578 will have the same slave address as the PCF8579.
The $I^{2} \mathrm{C}$-bus protocol is shown in Fig. 12. All communications are initiated with a start condition (S) from the $I^{2} \mathrm{C}$-bus master, which is followed by the desired slave address and read/write bit. All devices with this slave address acknowledge in parallel. All other devices ignore the bus transfer.
In WRITE mode (indicated by setting the read/write bit LOW) one or more commands follow the slave address acknowledgement. The commands are also acknowledged by all addressed devices on the bus. The last command must clear the continuation bit C . After the last command a series of data bytes may follow. The acknowledgement after each byte is made only by the (A0, A1, A2 and A3) addressed PCF8579 or PCF8578 with its implicit subaddress 0 . After the last data byte has been acknowledged, the $I^{2} \mathrm{C}$-bus master issues a stop condition ( P ).
In READ mode, indicated by setting the read/write bit HIGH, data bytes may be read from the RAM following the slave address acknowledgement. After this acknowledgement the master transmitter becomes a master receiver and the PCF8578 becomes a slave transmitter. The master receiver must acknowledge the reception of each byte in turn. The master receiver must signal an end of data to the slave transmitter, by not generating an acknowledge on the last byte clocked out of the slave. The slave transmitter then leaves the data line HIGH, enabling the master to generate a stop condition (P). Display bytes are written into, or read from, the RAM at the address specified by the data pointer and subaddress counter. Both the data pointer and subaddress counter are automatically incremented, enabling a stream of data to be transferred either to, or from, the intended devices.
In multiple device applications, the hardware subaddress pins of the PCF8579s ( $\mathrm{A}_{0}$ to $\mathrm{A}_{3}$ ) are connected to $\mathrm{V}_{\text {SS }}$ or $\mathrm{V}_{\mathrm{DD}}$ to represent the desired hardware subaddress code. If two or more devices share the same slave address, then each device must be allocated a unique hardware subaddress.


7221547

Fig.12(a) Master transmits to slave receiver (WRITE mode).


Fig. 12(b) Master reads after sending command string (WRITE commands; READ data).


Fig.12(c) Master reads slave immediately after sending slave address (READ mode).

## Command decoder

The command decoder identifies command bytes that arrive on the $I^{2} \mathrm{C}$-bus. The most-significant bit of a command is the continuation bit C (see Fig.13). When this bit is set, it indicates that the next byte to be transferred will also be a command. If the bit is reset, it indicates the conclusion of the command transfer. Further bytes will be regarded as display data. Commands are transferred in WRITE mode only.


$$
\begin{aligned}
& C=0 ; \text { last command } \\
& C=1 ; \text { commands continue }
\end{aligned}
$$

Fig. 13 General format of command byte.
The five commands available to the PCF8578 are defined in Tables 4 and 5.
Table 4 Summary of commands

| code | command | description |
| :---: | :---: | :---: |
| CODDDDDD | LOAD X-ADDRESS | 0 to 39 |
| C 10 DDDDD | SET MODE | multiplex rate, display status, system type |
| C 110 DDDD | DEVICE SELECT | defines device subaddress |
| C111DDDD | RAM ACCESS | graphic mode, bank select <br> (D D D D $\geqslant 12$ is not allowed; see <br> SET START BANK opcode) |
| C 11111 DD | SET START BANK | defines bank at top of L.CD |

## Where:

C = command continuation bit
$D=$ may be a logic 1 or 0 .
$1^{2}$ C-BUS PROTOCOL (continued)
Table 5 Definition of PCF8578/PCF8579 commands


| command / opcode | options | description |
| :---: | :---: | :---: |
| RAM ACCESS | RAM access mode bits G1 G0 <br> character 0 0 <br> half graphic 0 1 <br> full graphic 1 0 <br> not allowed * 1 1 | defines the auto-increment behaviour of the address for RAM access |
|  | bits $\quad \mathrm{Y} 1 \quad \mathrm{Y} 0$ <br> 2-bit binary value of 0 to 3 | two bits of immediate data, bits Y0 to Y 1 , are transferred to the Y -address pointer to define one of four banks for RAM access |
| LOAD X-ADDRESS $\mathrm{c} 0 \times 5 \times 4 \times 3 \times 2 \times 1 \times 0$ | bits $\quad \times 5 \times 4 \times 3 \times 2 \times 1 \times 0$ <br> 6 -bit binary value of 0 to 39 | six bits of immediate data, bits X0 to X5, are transferred to the X -address pointer to define one of forty display RAM columns |

## CHARACTERISTICS OF THE ${ }^{2} \mathrm{C}$-BUS

The $I^{2} \mathrm{C}$-bus is for bidirectional, two-line communication between different ICs or modules. The two lines are a serial data line (SDA) and a serial clock line (SCL) which must be connected to a positive supply via a pull-up resistor. Data transfer may be initiated only when the bus is not busy.

## Bit transfer

One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the HIGH period of the clock pulse as changes in the data line at this moment will be interpreted as control signals.


Fig. 14 Bit transfer.

## Start and stop conditions

Both data and clock lines remain HIGH when the bus is not busy. A HIGH-to-LOW transition of the data line, while the clock is HIGH, is defined as the start condition (S). A LOW-to-HIGH transition of the data line while the clock is HIGH, is defined as the stop condition (P).


Fig. 15 Definition of start and stop condition.

## System configuration

A device transmitting a message is a "transmitter", a device receiving a message is the "receiver". The device that controls the message flow is the "master" and the devices which are controlled by the master are the "slaves".


Fig. 16 System configuration.

## Acknowledge

The number of data bytes transferred between the start and stop conditions from transmitter to receiver is unlimited. Each data byte of eight bits is followed by one acknowledge bit. The acknowledge bit is a HIGH level put on the bus by the transmitter, whereas the master generates an extra acknowledge related clock pulse. A slave receiver which is addressed must generate an acknowledge after the reception of each byte. Also a master must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges must pull down the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse (set-up and hold times must be taken into consideration). A master receiver must signal the end of a data transmission to the transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this event the transmitter must leave the data line HIGH to enable the master to generate a stop condition.


Fig. 17 Acknowledgement on the $\mathrm{I}^{2} \mathrm{C}$-bus.

## Note

The general characteristics and detailed specification of the $1^{2} \mathrm{C}$-bus are available on request.

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)

| parameter | symbol | min. | max. | unit |
| :---: | :---: | :---: | :---: | :---: |
| Supply voltage range | VDD | -0.5 | + 8.0 | V |
| LCD supply voltage range | VLCD | $\mathrm{V}_{\text {DD }}-11$ | VDD | V |
| Input voltage range at SDA, SCL, CLK, TEST, SAO and OSC | V | VSS -0.5 | $\mathrm{V}_{\text {DD }}+0.5$ | V |
| $\mathrm{V}_{2}$ to $\mathrm{V}_{5}$ | $\mathrm{V}_{12}$ | VLCD -0.5 | $\mathrm{V}_{\mathrm{DD}}+0.5$ | V |
| Output voltage range at SYNC and CLK | VO1 | $\mathrm{V}_{\text {SS }}-0.5$ | $V_{D D}+0.5$ | V |
| R0 to R7, R8/C8 to R31/C31, and C32 to C39 | $\mathrm{V}_{\mathrm{O} 2}$ | VLCD -0.5 | $V_{D D}+0.5$ | V |
| DC input current | 11 | -10 | 10 | mA |
| DC output current | 10 | -10 | 10 | mA |
| VDD, VSS or VLCD current | IDD, ISS, ILCD | -50 | 50 | mA |
| Power dissipation per package | $\mathrm{P}_{\text {tot }}$ | - | 400 | mW |
| Power dissipation per output | $\mathrm{P}_{0}$ | - | 100 | mW |
| Storage temperature range | $\mathrm{T}_{\text {stg }}$ | -65 | +150 | ${ }^{\circ} \mathrm{C}$ |

## HANDLING

Inputs and outputs are protected against electrostatic discharge in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices (see 'Handling MOS Devices').

DC CHARACTERISTICS
$V_{D D}=2.5 \mathrm{~V}$ to $6.0 \mathrm{~V} ; \mathrm{V}_{S S}=0 \mathrm{~V} ; \mathrm{V}_{\mathrm{LCD}}=\mathrm{V}_{\mathrm{DD}}-3.5 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}}-9 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$; unless otherwise specified

| parameter | conditions | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply |  |  |  |  |  |  |
| Supply voltage |  | $V_{\text {DD }}$ | 2.5 | - | 6.0 | $v$ |
| LCD supply voltage |  | $V_{\text {LCD }}$ | VDD -9 | - | VDD -3.5 | V |
| Supply current external clock | note 1; <br> $\mathrm{f}_{\mathrm{CLK}}=2 \mathrm{kHz}$ |  |  |  | 15 | $\mu \mathrm{A}$ |
| internal clock | $\mathrm{R}_{\mathrm{OSC}}=330 \mathrm{k} \Omega$ | $\begin{aligned} & \text { IDD1 } \\ & \text { IDD2 } \end{aligned}$ | - | 6 20 | 50 | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| Power-on reset level | note 2 | $\checkmark$ POR | 0.8 | 1.3 | 1.8 | V |
| Logic |  |  |  |  |  |  |
| Input voltage LOW |  | $V_{\text {IL }}$ | $\mathrm{V}_{\text {SS }}$ | - | $0.3 V_{D D}$ | V |
| Input voltage HIGH |  | $\mathrm{V}_{\text {IH }}$ | 0.7 VDD | - | VDD | V |
| Output current LOW at $\overline{S Y N C}$ and CLK | $\mathrm{V}_{\mathrm{OL}}=1.0 \mathrm{~V}$ |  |  |  |  |  |
|  | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ | 1OL1 | 1 | - | - | mA |
| Output current HIGH at $\overline{\text { SYNC }}$ and CLK | $\mathrm{V}_{\mathrm{OH}}=4.0 \mathrm{~V}$ |  |  |  |  |  |
|  | $\mathrm{V}_{\text {DD }}=5 \mathrm{~V}$ | ${ }^{\mathrm{IOH}} 1$ | - | - | -1 | mA |
| SDA output current LOW | $\begin{aligned} & \mathrm{V}_{\mathrm{OL}}=0.4 \mathrm{~V} ; \\ & \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \end{aligned}$ | ${ }^{\text {I OL2 }}$ | 3.0 | - | - | mA |
| Leakage current at SDA, SCL, $\overline{\text { SYNC, }}$ CLK, TEST and SAO | $\mathrm{V}_{1}=\mathrm{V}_{\text {DD }}$ or $\mathrm{V}_{\text {SS }}$ | ${ }^{\prime} \mathrm{L} 1$ | -1 | - | 1 | $\mu \mathrm{A}$ |
| Leakage current at OSC | $v_{I}=v_{\text {DD }}$ | ${ }^{\prime}$ L2 | -1 | - | 1 | $\mu \mathrm{A}$ |
| Input capacitance at SCL and SDA | note 3 | $\mathrm{Cl}_{1}$ | - | - | 5 | pF |
| LCD outputs |  |  |  |  |  |  |
| Leakage current at $\mathrm{V}_{2}$ to $\mathrm{V}_{5}$ | $\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\text {DD }}$ or $\mathrm{V}_{\mathrm{LCD}}$ | IL3 | -2 | - | 2 | $\mu \mathrm{A}$ |
| DC component of LCD drivers R0 to R7, R8/C8 to R31/C31, and C32 to C39 |  | $\pm \mathrm{V}_{\text {DC }}$ | - | 20 | - | mV |
| Output resistance at R0 to R7 and R8/C8 to R31/C31 | note 4 row mode | RROW | - | 1.5 | 3.0 | k $\Omega$ |
| R8/C8 to R31/C31 and C32 to C39 | column mode | $\mathrm{R}_{\mathrm{COL}}$ | - | 3 | 6 | $k \Omega$ |

AC CHARACTERISTICS (note 5)
$V_{D D}=2.5$ to $6 \mathrm{~V}_{\mathrm{i}} \mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V} ; \mathrm{V}_{\mathrm{LCD}}=\mathrm{V}_{\mathrm{DD}}-3.5 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}}-9 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=-40$ to $+8{ }^{\circ} \mathrm{C}$;
unless otherwise specified

| parameter | conditions | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Clock frequency at | $\begin{aligned} & \mathrm{R}_{\mathrm{OSC}}=330 \mathrm{k} \Omega ; \\ & \mathrm{V}_{\mathrm{DD}}=6 \mathrm{~V} \end{aligned}$ |  |  |  |  |  |
| 1:8, 1: 16 and 1:32 |  | ${ }_{\text {f CLK1 }}$ | 1.2 | 2.1 | 3.3 | kHz |
| 1:24 |  | fCLK2 | 0.9 | 1.6 | 2.5 | kHz |
| $\overline{\text { SYNC }}$ propagation delay |  | tPSYNC | - | - | 500 | ns |
| Driver delays | $V_{D D}-V_{L C D}=9 \mathrm{~V}$ <br> with test loads | tPLCD | - | - | 100 | $\mu \mathrm{s}$ |
| $\mathrm{I}^{2} \mathrm{C}$-bus |  |  |  |  |  |  |
| SCL clock frequency |  | fSCL | - | - | 100 | kHz |
| Tolerable spike width on bus |  | tSW | - | - | 100 | ns |
| Bus free time |  | tBUF | 4.7 | - | - | $\mu \mathrm{s}$ |
| Start condition set-up time | repeated start codes only | tSU: STA | 4.7 | - | - | $\mu \mathrm{s}$ |
| Start condition hold time |  | thD; STA | 4.0 | - | - | $\mu \mathrm{s}$ |
| SCL LOW time |  | tLow | 4.7 | - | - | $\mu \mathrm{s}$ |
| SCL HIGH time |  | thigh | 4.0 | - | - | $\mu \mathrm{S}$ |
| SCL and SDA rise time |  | $\mathrm{tr}_{\mathrm{r}}$ | - | - | 1.0 | $\mu \mathrm{s}$ |
| SCL and SDA fall time |  | $\mathrm{tf}_{f}$ | - | - | 0.3 | $\mu \mathrm{s}$ |
| Data set-up time |  | tSU; DAT | 250 | - | - | ns |
| Data hold time |  | thD; DAT | 0 | - | - | ns |
| Stop condition set-up time |  | tSU; STO | 4.0 | -- | - | $\mu \mathrm{s}$ |

## Notes to the characteristics

1. Outputs are open; inputs at $\mathrm{V}_{\mathrm{DD}}$ or $\mathrm{V}_{\mathrm{SS}} ; I^{2} \mathrm{C}$-bus inactive; external clock with $50 \%$ duty factor, (IDD1 only).
2. Resets all logic when $V_{D D}<V_{P O R}$.
3. Periodically sampled; not $100 \%$ tested.
4. Resistance measured between output terminal ( R 0 to $\mathrm{R} 7, \mathrm{R} 8 / \mathrm{C} 8$ to $\mathrm{R} 31 / \mathrm{C} 31$ and C 32 to C 39 ) and bias input ( $V_{2}$ to $V_{5}, V_{D D}$ and $V_{L C D}$ ) when the specified current flows through one output under the following conditions (see Table 2):
$V_{O P}=V_{D D}-V_{L C D}=9 V_{\text {; }}$
row mode, R0 to R7 and R8/C8 to R31/C31 (row mode):
$\mathrm{V}_{2}-\mathrm{V}_{\mathrm{LCD}} \geqslant 6.65 \mathrm{~V} ; \mathrm{V}_{5}-\mathrm{V}_{\mathrm{LCD}} \leqslant 2.35 \mathrm{~V}$; $\mathrm{I}_{\mathrm{LOAD}}=150 \mu \mathrm{~A}$
column mode, R8/C8 to R31/C31 (column mode) and C32 to C39:
$V_{3}-V_{\text {LCD }} \geqslant 4.70 \mathrm{~V} ; \mathrm{V}_{4}-\mathrm{V}_{\text {LCD }} \leqslant 4.30 \mathrm{~V}_{\text {; }} \mathrm{I}_{\text {LOAD }}=100 \mu \mathrm{~A}$.
5. All timing values are referred to $V_{I H}$ and $V_{I L}$ levels with an input voltage swing of $V_{S S}$ to $V_{D D}$.


C39 to C32, R31/C31 to R8/C8 and R7 to R0


Fig. 18 Test loads.


Fig. 19 Driver timing waveforms.


Fig. $20 \quad I^{2} \mathrm{C}$-bus timing waveforms.


Fig. 21 Stand-alone application using 8 rows and 32 columns.

APPLICATION INFORMATION (continued)


Fig. 22 Typical LCD driver system with 1:32 multiplex rate.


Fig. 23 Split screen application with 1:16 multiplex rate for improved contrast.

DEVELOPMENT DATA

Fig. 25 Example of single plane wiring, single screen with 1:32 multiplex rate (PCF8578 in row driver mode).

## CHIP DIMENSIONS AND BONDING PAD LOCATIONS



Chip area: $14.14 \mathrm{~mm}^{2}$
Bonding pad dimensions: $120 \mu \mathrm{~m} \times 120 \mu \mathrm{~m}$.
Fig. 26 Bonding pad locations.

Table 6 Bonding pad locations (dimensions in $\mu \mathrm{m}$ )
All $\mathrm{x} / \mathrm{y}$ co-ordinates are referenced to the bottom left corner, see Fig.26.

| pad | X | Y | pad | X | Y |
| :---: | :---: | :---: | :---: | :---: | :---: |
| SDA | 1642 | 4642 | R27/C27 | 1936 | 160 |
| SCL | 1438 | 4642 | R26/C26 | 2140 | 160 |
| SYNC | 1234 | 4642 | R25/C25 | 2344 | 160 |
| CLK | 1000 | 4642 | R24/C24 | 2548 | 160 |
| VSS | 742 | 4642 | R23/C23 | 2776 | 160 |
| TEST | 454 | 4642 | R22/C22 | 2776 | 424 |
| SAO | 160 | 4642 | R21/C21 | 2776 | 670 |
| OSC | 160 | 4318 | R20/C20 | 2776 | 886 |
| $V_{\text {DD }}$ | 160 | 3514 | R19/C19 | 2776 | 1096 |
| $V_{2}$ | 160 | 3274 | R18/C18 | 2776 | 1300 |
| $V_{3}$ | 160 | 3064 | R17/C17 | 2776 | 1504 |
| $\mathrm{V}_{4}$ | 160 | 2860 | R16/C16 | 2776 | 1708 |
| $V_{5}$ | 160 | 2656 | R15/C15 | 2776 | 1912 |
| $V_{\text {LCD }}$ | 160 | 2452 | R14/C14 | 2776 | 2116 |
| n.c. | - | -- | R13/C13 | 2776 | 2320 |
| n.c. | - | - | R12/C12 | 2776 | 2524 |
| C39 | 160 | 1252 | R11/C11 | 2776 | 2752 |
| C38 | 160 | 1048 | R10/C10 | 2776 | 3004 |
| C37 | 160 | 844 | R9/C9 | 2776 | 3502 |
| C36 | 160 | 628 | R8/C8 | 2776 | 3706 |
| C35 | 160 | 406 | R7 | 2776 | 3916 |
| C34 | 160 | 160 | R6 | 2776 | 4132 |
| C33 | 454 | 160 | R5 | 2776 | 4378 |
| C32 | 742 | 160 | R4 | 2776 | 4642 |
| R31/C31 | 1000 | 160 | R3 | 2548 | 4642 |
| R30/C30 | 1234 | 160 | R2 | 2344 | 4642 |
| R29/C29 | 1438 | 160 | R1 | 2140 | 4642 |
| R28/C28 | 1642 | 160 | R0 | 1936 | 4642 |



Purchase of Philips' $I^{2} \mathrm{C}$ components conveys a license under the Philips ${ }^{\prime}{ }^{2} \mathrm{C}$ patent to use the components in the $\mathrm{I}^{2} \mathrm{C}$-system provided the system conforms to the $I^{2} \mathrm{C}$ specifications defined by Philips.

## CHIP-ON GLASS INFORMATION



Fig. 27 Typical chip-on glass application (viewed from underside of chip).

## Note to Fig. 27

If inputs SAO and AO to A3 are left unconnected they are internally pulled-up to VDD.

PCF8579

## LCD COLUMN DRIVER FOR DOT MATRIX GRAPHIC DISPLAYS

## GENERAL DESCRIPTION

The PCF8579 is a low power CMOS LCD column driver, designed to drive dot matrix graphic displays at multiplex rates of $1: 8,1: 16,1: 24$ or $1: 32$. The device has 40 outputs and can drive $32 \times 40$ dots in a 32 row multiplexed LCD. Up to 16 PCF8579s can be cascaded and up to 32 devices may be used on the same $1^{2} \mathrm{C}$-bus (using the two slave addresses). The device is optimized for use with the PCF8578 LCD row/column driver. Together these two devices form a general LCD dot matrix driver chip set, capable of driving displays of up to 40,960 dots. The PCF 8579 is compatible with most microcontrollers and communicates via a two-line bidirectional bus ( $1^{2} \mathrm{C}$-bus). Communication overheads are minimized by a display RAM with auto-incremented addressing and display bank switching.

## Features

- LCD column driver
- Used in conjunction with the PCF8578, this device forms part of a chip set capable of driving up to 40,960 dots
- 40 column outputs
- Selectable multiplex rates; 1:8, 1:16, 1:24 or 1:32
- Externally selectable bias configuration, 5 or 6 levels
- Easily cascadable for large applications (up to 32 devices)
- 1280-bit RAM for display data storage
- Display memory bank switching
- Auto-incremented data loading across hardware subaddress boundaries
- Power-on reset blanks display
- Logic voltage supply range 2.5 V to 6.0 V
- Maximum LCD supply voltage 9 V
- Low power consumption
- $\mathrm{I}^{2} \mathrm{C}$-bus interface
- TTL/CMOS compatible
- Compatible with most microcontrollers
- Optimized pinning for single plane wiring in multiple device applications
- Space saving 56-lead plastic mini-pack
- Compatible with chip-on-glass technology


## APPLICATIONS

- Automotive information systems
- Telecommunication systems
- Point-of-sale terminals
- Computer terminals
- Instrumentation


## PACKAGE OUTLINES

PCF8579T: 56-lead mini-pack; plastic (VSO56; SOT190).
PCF8579V: 64-lead tape-automated-bonding module (SOT267A).
PCF8579U: chip with bumps on-tape.


Fig. 1 Block diagram.

PINNING


Fig. 2 (a) Pinning diagram: VSO56; SOT190.

PINNING (continued)

(1) Orientation mark.

Fig. 2 (b) Pinning diagram: SO122.

| mnemonic | pin no. |  | description |
| :--- | :--- | :--- | :--- |
|  | SOT190 | SO122 |  |
| SDA | 1 | 50 | $1^{2}$ C-bus serial data line |
| SCL | 2 | 51 | $1^{2}$ C-bus serial clock line |
| SYNC | 3 | 52 | cascade synchronization input |
| CLK | 4 | 53 | external clock input |
| VSS | 5 | 54 | ground (logic) |
| TEST | 6 | 55 | test pin (connect to VSS) |
| SAO | 7 | 56 | $I^{2}$ C-bus slave address input (bit 0) |
| A3 to AO | $8-11$ | $57-60$ | I $^{2}$ C-bus subaddress inputs |
| VDD | 12 | 61 | positive supply voltage |
| n.c. | $13^{*}$ | $1-9$ | not connected |
| $V_{3}$ to $V_{4}$ | $14-15$ | $62-63$ | LCD bias voltage inputs |
| $V_{\text {LCD }}$ | 16 | 64 | LCD supply voltage |
| C39 to C0 | $17-56$ | $10-49$ | LCD column driver outputs |

* Do not connect, this pin is reserved.


## FUNCTIONAL DESCRIPTION

The PCF8579 column driver is designed for use with the PCF8578. Together they form a general purpose LCD dot matrix chip set.
Typically up to 16 PCF8579s may be used with one PCF8578. Each of the PCF8579s is identified by a unique 4-bit hardware subaddress, set by pins A0 to A3. The PCF8578 can operate with up to 32 PCF8579s when using two $1^{2} \mathrm{C}$-bus slave addresses. The two slave addresses are set by the logic level on input SAO.

## Multiplexed LCD bias generation

The bias levels required to produce maximum contrast depend on the multiplex rate and the LCD threshold voltage ( $\mathrm{V}_{\text {th }}$ ). $\mathrm{V}_{\text {th }}$ is typically defined as the RMS voltage at which the LCD exhibits $10 \%$ contrast. Table 1 shows the optimum voltage bias levels for the PCF8578/PCF8579 chip set as functions of $\mathrm{V}_{\mathrm{op}}\left(\mathrm{V}_{\mathrm{op}}=\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{LCD}}\right)$, together with the discrimination ratios ( D ) for the different multiplex rates. A practical value for $\mathrm{V}_{\mathrm{op}}$ is obtained by equating $\mathrm{V}_{\text {off }}(\mathrm{rms})$ with $\mathrm{V}_{\text {th }}$.

Table 1 Optimum LCD bias voltages

| parameter | multiplex rate |  |  |  |
| :--- | :--- | :--- | :--- | :--- |
|  | $1: 8$ | $1: 16$ | $1: 24$ | $1: 32$ |
| $\frac{V_{2}}{V_{\text {op }}}$ | 0.739 | 0.800 | 0.830 | 0.850 |
| $\frac{V_{3}}{V_{\text {op }}}$ | 0.522 | 0.600 | 0.661 | 0.700 |
| $\frac{V_{4}}{V_{\text {op }}}$ | 0.478 | 0.400 | 0.339 | 0.300 |
| $\frac{V_{5}}{V_{\text {op }}}$ | 0.261 | 0.200 | 0.170 | 0.150 |
| $\frac{V_{\text {off(rms) }}}{V_{\text {op }}}$ | 0.297 | 0.245 | 0.214 | 0.193 |
| $\frac{V_{\text {on(rms }}}{V_{\text {op }}}$ | 0.430 | 0.316 | 0.263 | 0.230 |
| $D=\frac{V_{\text {on(rms }}}{V_{\text {off(rms) }}}$ | 1.447 | 1.291 | 1.230 | 1.196 |
| $\frac{V_{\text {op }}}{V_{\text {th }}}$ | 3.37 | 4.08 | 4.68 | 5.19 |



Fig. 3 LCD bias voltage as a function of the multiplex rate.

## Power-on reset

At power-on the PCF8579 resets to a defined starting condition as follows.

1. Display blank (in conjunction with PCF8578)
2. $1: 32$ multiplex rate
3. start bank 0 selected
4. Data pointer is set to $\mathrm{X}, \mathrm{Y}$ address 0,0
5. Character mode
6. Subaddress counter is set to 0
7. $\mathrm{I}^{2} \mathrm{C}$-bus is initialized.

Data transfers on the $\mathrm{I}^{2} \mathrm{C}$-bus should be avoided for 1 ms following power-on, to allow completion of the reset action.

FUNCTIONAL DESCRIPTION (continued)


Fig. 4 LCD row/column waveforms.


Fig. 5 LCD drive mode waveforms for 1:8 multiplex rate.


Fig. 6 LCD drive mode waveforms for 1:16 multiplex rate.

## Timing generator

The timing generator of the PCF8579 organizes the internal data flow from the RAM to the display drivers. An external synchronization pulse $\overline{\text { SYNC }}$ is received from the PCF8578. This signal maintains the correct timing relationship between cascaded devices.

## Column drivers

Outputs C0 to C39 are column drivers which must be connected to the LCD. Unused outputs should be left open-circuit.

## Display RAM

The PCF8579 contains a $32 \times 40$ bit static RAM which stores the display data. The RAM is divided into 4 banks of 40 bytes ( $4 \times 8 \times 40$ bits). During RAM access, data is transferred to/from the RAM via the $I^{2} \mathrm{C}$-bus.

## Data pointer

The addressing mechanism for the display RAM is realized using the data pointer. This allows an individual data byte or a series of data bytes to be written into or read from the display RAM, as specified by commands sent on the $1^{2} \mathrm{C}$-bus.

## Subaddress counter

The storage and retrieval of display data is dependent on the content of the subaddress counter. Storage and retrival take place, only when the contents of the subaddress counter agree with the hardware subaddress at pins A0, A1, A2 and A3.

## $1^{2} \mathrm{C}$-bus controller

The $I^{2} \mathrm{C}$-bus controller detects the $\mathrm{I}^{2} \mathrm{C}$-bus protocol, slave address, commands and display data bytes. It performs the conversion of the data input (serial-to-parallel) and the data output (parallel-to-serial). The PCF8579 acts as an $1^{2} \mathrm{C}$-bus slave transmitter/receiver. Device selection depends on the $1^{2} \mathrm{C}$-bus slave address, the hardware subaddress and the commands transmitted.

## Input filters

To enhance noise immunity in electrically adverse environments, RC low-pass filters are provided on the SDA and SCL lines.

FUNCTIONAL DESCRIPTION (continued)

## RAM access

There are three RAM ACCESS modes:

- Character
- Half-graphic
- Full-graphic

These modes are specified by bits G1 and G0 of the RAM ACCESS command. The RAM ACCESS command controls the order in which data is written to or read from the RAM (see Fig.7).
To store RAM data, the user specifies the location into which the first byte will be loaded (see Fig.8):

- Device subaddress (specified by the DEVICE SELECT command)
- RAM X-address (specified by the LOAD X-ADDRESS command)
- RAM bank (specified by bits Y1 and Y0 of the RAM ACCESS command)

Subsequent data bytes will be written or read according to the chosen RAM access mode. Device subaddresses are automatically incremented between devices until the last device is reached. If the last device has subaddress 15 , further display data transfers will lead to a wrap-around of the subaddress to 0 .

## Display control

The display is generated by continuously shifting rows of RAM data to the dot matrix LCD, via the column outputs. The number of rows scanned depends on the multiplex rate set by bits M1 and MO of the SET MODE command.
The display status (all dots on/off and normal/inverse video) is set by bits E1 and E0 of the SET MODE command. For bank switching, the RAM bank corresponding to the top of the display is set by bits B1 and BO of the SET START BANK command. This is shown in Fig.9. This feature is useful when scrolling in alphanumeric applications.


Fig. 7 RAM ACCESS mode.



Fig. 9 Relationship between display and SET START BANK;
1:32 multiplex rate and start bank $=2$.

## $\mathrm{I}^{2} \mathrm{C}$-BUS PROTOCOL

Two 7-bit slave addresses ( 0111100 and 0111101 ) are reserved for both the PCF8578 and PCF8579. The least-significant bit of the slave address is set by connecting input SAO to either 0 ( $\mathrm{V}_{\mathrm{SS}}$ ) or 1 (VDD). Therefore, two types of PCF8578 or PCF8579 can be distinguished on the same $\mathrm{I}^{2} \mathrm{C}$-bus which allows:
(a) one PCF8578 to operate with up to 32 PCF8579s on the same $1^{2} \mathrm{C}$-bus for very large applications.
(b) the use of two types of LCD multiplex schemes on the same $\mathrm{I}^{2} \mathrm{C}$-bus.

In most applications the PCF8578 will have the same slave address as the PCF8579.
The $\mathrm{I}^{2} \mathrm{C}$-bus protocol is shown in Fig. 10. All communications are initiated with a start condition (S) from the $I^{2} \mathrm{C}$-bus master, which is followed by the desired slave address and read/write bit. All devices with this slave address acknowledge in parallel. All other devices ignore the bus transfer.
In WRITE mode (indicated by setting the read/write bit LOW) one or more commands follow the slave address acknowledgement. The commands are also acknowledged by all addressed devices on the bus. The last command must clear the continuation bit C. After the last command a series of data bytes may follow. The acknowledgement after each byte is made only by the (A0, A1, A2 and A3) addressed PCF 8579 or PCF8578 with its implicit subaddress 0 . After the last data byte has been acknowledged, the $I^{2} \mathrm{C}$-bus master issues a stop condition ( P ).
In READ mode, indicated by setting the read/write bit HIGH, data bytes may be read from the RAM following the slave address acknowledgement. After this acknowledgement the master transmitter becomes a master receiver and the PCF8579 becomes a slave transmitter. The master receiver must acknowledge the reception of each byte in turn. The master receiver must signal an end of data to the slave transmitter, by not generating an acknowledge on the last byte clocked out of the slave. The slave transmitter then leaves the data line HIGH, enabling the master to generate a stop condition (P).
Display bytes are written into, or read from, the RAM at the address specified by the data pointer and subaddress counter. Both the data pointer and subaddress counter are automatically incremented, enabling a stream of data to be transferred either to, or from, the intended devices.
In multiple device applications, the hardware subaddress pins of the PCF8579s (A0, A1, A2 and A3) are connected to $V_{S S}$ or $V_{D D}$ to represent the desired hardware subaddress code. If two or more devices share the same slave address, then each device must be allocated with an unique hardware subaddress.


Fig.10(a) Master transmits to slave receiver (WRITE mode).


Fig.10(b) Master reads after sending command string (WRITE commands; READ data).


Fig.10(c) Master reads-slave immediately after sending slave address (READ mode).
$1^{2} \mathrm{C}$-BUS PROTOCOL (continued)

## Command decoder

The command decoder indentifies command bytes that arrive on the $\mathrm{I}^{2} \mathrm{C}$-bus. The most-significant bit of a command is the continuation bit C (see Fig.11). When this bit is set, it indicates that the next byte to be transferred will be a command. If the bit is reset, it indicates the conclusion of the command transfer. Further bytes will be regarded as display data. Commands are transferred in WRITE mode only.

$C=0$; last command
$C=1$; commands continue
Fig. 11 General format of command byte.
The five commands available to the PCF8579 are defined in Table 2.
Table 2 Summary of commands

| code | command | description |
| :---: | :---: | :---: |
| CODDDDDD | LOAD X-ADDRESS | 0 to 39 |
| C 10 DDDD | SET MODE | multiplex rate, display status, system type |
| C 110 DDDD | DEVICE SELECT | defines device subaddress |
| C111DDDD | RAM ACCESS | graphic modes, bank select <br> ( $\mathrm{D} D \mathrm{D} D \geqslant 12$ is not allowed; see SET <br> START BANK opcode) |
| C11111DD | SET START BANK | defines bank at top of LCD |

## Where:

C = command continuation bit
$\mathrm{D}=$ may be a logic 1 or 0 .

Table 3 Definition of PCF8578/PCF8579 commands

$I^{2}$ C BUS PROTOCOL (continued)
Table 3 (continued)


[^7]
## CHARACTERISTICS OF THE $I^{2}$ C-BUS

The $I^{2} \mathrm{C}$-bus is for bidirectional, two-line communication between different ICs or modules. The two lines are a serial data line (SDA) and a serial clock line (SCL). Both lines must be connected to a positive supply via a pull-up resistor. Data transfer may be initiated only when the bus is not busy.

## Bit transfer

One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the HIGH period of the clock pulse as changes in the data line at this time will be interpreted as a control signal.


Fig. 12 Bit transfer.

## Start and stop conditions

Both data and clock lines remain HIGH when the bus is not busy. A HIGH-to-LOW transition of the data line, while the clock is HIGH, is defined as the start condition (S). A LOW-to-HIGH transition of the data line while the clock is HIGH, is defined as the stop condition $(\mathrm{P})$.


Fig. 13 Definition of start and stop condition.

## CHARACTERISTICS OF THE $\mathbf{I}^{2}$ C-BUS (continued)

## System configuration

A device transmitting a message is a "transmitter", a device receiving a message is the "receiver". The device that controls the message flow is the "master" and the devices which are controlled by the master are the "slaves".


Fig. 14 System configuration.

## Acknowledge

The number of data bytes transferred between the start and stop conditions from transmitter to receiver is unlimited. Each data byte of eight bits is followed by one acknowledge bit. The acknowledge bit is a HIGH level put on the bus by the transmitter, whereas the master generates an extra acknowledge related clock pulse. A slave receiver which is addressed must generate an acknowledge after the reception of each byte. Also a master must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges must pull down the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse (set-up and hold times must be taken into consideration). A master receiver must signal the end of a data transmission to the transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this event the transmitter must leave the data line HIGH to enable the master to generate a stop condition.


Fig. 15 Acknowledgement on the $\mathrm{I}^{2} \mathrm{C}$-bus.

## Note

The general characteristics and detailed specification of the $\mathrm{I}^{2} \mathrm{C}$-bus is available on request.

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)

| parameter | symbol | min. | max. | unit |
| :---: | :---: | :---: | :---: | :---: |
| Supply voltage range | $V_{\text {DD }}$ | -0.5 | +8.0 | V |
| LCD supply voltage range | VLCD | $V_{\text {DD }}-11$ | $\mathrm{V}_{\text {DD }}$ | V |
| Input voltage range at SDA, SCL, SYNC, CLK, TEST, SA0, A0, A1, A2 and A3 | $V_{11}$ | VSS -0.5 | $V_{D D}+0.5$ | V |
| $V_{3}$ to $V_{4}$ | $\mathrm{V}_{12}$ | VLCD -0.5 | $V_{D D}+0.5$ | V |
| Output voltage range at SDA | $\mathrm{V}_{01}$ | VSS -0.5 | $V_{D D}+0.5$ | V |
| C0 to C39 | $\mathrm{V}_{0} 2$ | VLCD -0.5 | $V_{D D}+0.5$ | $\checkmark$ |
| DC input current | ! | -10 | 10 | mA |
| DC output current | 10 | -10 | 10 | mA |
| VDD, VSS or VLCD current | IDD, ISS, ILCD | -50 | 50 | mA |
| Power dissipation per package | $\mathrm{P}_{\text {tot }}$ | - | 400 | mW |
| Power dissipation per output | $\mathrm{P}_{0}$ | - | 100 | mW |
| Storage temperature range | $\mathrm{T}_{\text {stg }}$ | -65 | +150 | ${ }^{\circ} \mathrm{C}$ |

## HANDLING

Inputs and outputs are protected against electrostatic discharge in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices (see 'Handling MOS Devices').

## DC CHARACTERISTICS

$\mathrm{V}_{\mathrm{DD}}=2.5 \mathrm{~V}$ to $6.0 \mathrm{~V} ; \mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V} ; \mathrm{V}_{\mathrm{LCD}}=\mathrm{V}_{\mathrm{DD}}-3.5 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}}-9 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$; unless otherwise specified

| parameter | conditions | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply |  |  |  |  |  |  |
| Supply voltage |  | $V_{\text {DD }}$ | 2.5 | - | 6.0 | V |
| LCD supply voltage |  | $V_{\text {LCD }}$ | VDD -9 | - | V ${ }_{\text {DD }}$-3.5 | V |
| Supply current | note 1; |  |  |  |  |  |
|  | $\mathrm{f}_{\text {CLK }}=2 \mathrm{kHz}$ | IDD1 | - | 9 | 20 | $\mu \mathrm{A}$ |
| Power-on reset level | note 2 | VPOR | - | 1.3 | 1.8 | V |
| Logic |  |  |  |  |  |  |
| Input voltage LOW |  | $V_{\text {IL }}$ | $\mathrm{V}_{\text {SS }}$ | - | 0.3 VDD | $v$ |
| Input voltage HIGH |  | $\mathrm{V}_{\text {IH }}$ | 0.7 VDD | - | VDD | V |
| Leakage current $\qquad$ at SDA, SCL, $\overline{\text { SYNC }}$, CLK, TEST, SAO, A0, A1, A2 and A3 | $\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\text {DD }}$ or $\mathrm{V}_{\text {SS }}$ | IL1 | -1 | - | 1 | $\mu \mathrm{A}$ |
| SDA output current LOW | $\begin{aligned} & \mathrm{V}_{\mathrm{OL}}=0.4 \mathrm{~V} ; \\ & \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \end{aligned}$ | IOL | 3 | - | - | mA |
| Input capacitance | note 3 | $\mathrm{C}_{1}$ | - | - | 5 | pF |
| LCD outputs |  |  |  |  |  |  |
| Leakage current at $V_{3}$ to $V_{4}$ | $\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\text {DD }}$ or $\mathrm{V}_{\text {LCD }}$ | IL2 | -2 | - | 2 | $\mu \mathrm{A}$ |
| DC component of LCD drivers C0 to C39 |  | $\pm \mathrm{V}_{\text {DC }}$ | - | 20 | - | mV |
| Output resistance at C0 to C39 | note 4 | R COL | - | 3 | 6 | k $\Omega$ |

AC CHARACTERISTICS (note 5)
$V_{D D}=2.5$ to $6 \mathrm{~V} ; \mathrm{V}_{S S}=0 \mathrm{~V} ; \mathrm{V}_{\mathrm{LCD}}=\mathrm{V}_{\mathrm{DD}}-3.5 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}}-9 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=-40$ to $+85^{\circ} \mathrm{C}$; unless otherwise specified

| parameter | conditions | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Clock frequency | 50\% duty factor | ${ }^{\text {f CLK }}$ | - | * | 10 | kHz |
| Driver delays | $V_{D D}-V_{L C D}=9 \mathrm{~V} ;$ <br> with test loads | tPLCD | - | - | 100 | $\mu \mathrm{s}$ |
| $\mathrm{I}^{2} \mathrm{C}$-bus |  |  |  |  |  |  |
| SCL clock frequency |  | ${ }^{\text {f SCL }}$ | - | - | 100 | kHz |
| Tolerable spike width on bus |  | tSW | - | - | 100 | ns |
| Bus free time |  | tBUF | 4.7 | - | - | $\mu \mathrm{S}$ |
| Start condition set-up time | repeated start codes only | tSU; STA | 4.7 | - | - | $\mu \mathrm{s}$ |
| Start condition hold time |  | thD; STA | 4.0 | - | - | $\mu \mathrm{s}$ |
| SCL LOW time |  | tLOW | 4.7 | - | - | $\mu \mathrm{s}$ |
| SCL HIGH time |  | tHIGH | 4.0 | - | - | $\mu \mathrm{s}$ |
| SCL and SDA rise time |  | $\mathrm{tr}_{\mathrm{r}}$ | - | - | 1.0 | $\mu \mathrm{s}$ |
| SCL and SDA fall time |  | $\mathrm{t}_{\mathrm{f}}$ | - | - | 0.3 | $\mu \mathrm{s}$ |
| Data set-up time |  | tSU; DAT | 250 | - | - | ns |
| Data hold time |  | tHD; DAT | 0 | - | - | ns |
| Stop condition set-up time |  | tSU; STO | 4.0 | - | - | $\mu \mathrm{S}$ |

* Typically 0.9 to 3.3 kHz .


## Notes to the characteristics

1. Outputs are open; inputs at $\mathrm{V}_{\mathrm{DD}}$ or $\mathrm{V}_{\mathrm{SS}} ; \mathrm{I}^{2} \mathrm{C}$-bus inactive; clock with $50 \%$ duty cycle.
2. Resets all logic when $V_{D D}<V_{P O R}$.
3. Periodically sampled; not $100 \%$ tested.
4. Resistance measured between output terminal ( C 0 to C 39 ) and bias input ( $\mathrm{V}_{3}$ to $\mathrm{V}_{4}$, $\mathrm{V}_{\mathrm{DD}}$ and $V_{L C D}$ ) when the specified current flows through one output under the following conditions (see Table 1):

$$
\begin{aligned}
& V_{O P}=V_{D D}-V_{L C D}=9 \mathrm{~V} ; \\
& V_{3}-V_{L C D} \geqslant 4.70 \mathrm{~V} ; V_{4}-V_{L C D} \leqslant 4.30 \mathrm{~V} ; I_{\text {LOAD }}=100 \mu \mathrm{~A} .
\end{aligned}
$$

5. All timing values are referred to $V_{I H}$ and $V_{I L}$ levels with an input voltage swing of $V_{S S}$ to $V_{D D}$.


C0 to C39

$7 Z 21534.1$

Fig. 16 Test loads.

7221530.1

Fig. 17 Driver timing waveforms.


Fig. $18 \quad \mathrm{I}^{2} \mathrm{C}$-bus timing waveforms.

APPLICATION INFORMATION


Fig. 19 Typical LCD driver system with 1:32 multiplex rate.


Fig. 21 Split screen application using double screen with 1:32 multiplex rate.

Fig. 22 Example of single plane wiring, single screen with 1:32 multiplex rate (PCF8578 in row driver mode).

## CHIP DIMENSIONS AND BONDING PAD LOCATIONS



Chip area: $13.6 \mathrm{~mm}^{2}$
Bonding pad dimensions: $120 \mu \mathrm{~m} \times 120 \mu \mathrm{~m}$
Fig. 23 Bonding pad locations.

Table 4 Bonding pad locations (dimensions in $\mu \mathrm{m}$ )
All $\mathrm{x} / \mathrm{y}$ co-ordinates are referenced to the bottom left corner, see Fig. 23.



Purchase of Philips $\left.\right|^{2} \mathrm{C}$ components conveys a license under the Philips $I^{\prime}{ }^{2} \mathrm{C}$ patent to use the components in the $I^{2} \mathrm{C}$-system provided the system conforms to the $I^{2} \mathrm{C}$ specifications defined by Philips.

## CHIP-ON GLASS INFORMATION



Fig. 24 Typical chip-on glass application (viewed from underside of chip).

## Note to Fig. 24

If inputs SAO and AO to A3 are left unconnected they are internally pulled-up to $V_{D D}$.

## $256 \times 8$-bit STATIC CMOS EEPROM WITH I ${ }^{2} \mathrm{C}$-BUS INTERFACE

## GENERAL DESCRIPTION

The PCF8582A is a 2 Kbits 5 Volt electrically erasable programmable read only memory (EEPROM) organized as 256 by 8 -bits. It is designed in a floating gate CMOS technology.

As data bytes are received and transmitted via the serial $I^{2} \mathrm{C}$-bus, an eight pin DIL package is sufficient. Up to eight PCF8582A devices may be connected to the $1^{2} \mathrm{C}$-bus.
Chip select is accomplished by three address inputs.
Timing of the Erase/Write cycle can be done in two different ways; either by connecting an external clock to the "Programming Timing Control", pin (7 or 13), or by using an internal oscillator. If the latter is used an RC time constant must be connected to pin 7 or 13.

## Features

- Non-volatile storage of 2 Kbits organized as $256 \times 8$
- Only one power supply required (5 V)
- On chip voltage multiplier for erase/write
- Serial input/output bus $\left(1^{2} \mathrm{C}\right)$
- Automatic word address incrementing
- Low power consumption
- One point erase/write timer
- Power on reset
- 10,000 erase/write cycles per byte
- 10 years non-volatile data retention
- Infinite number of read cycles
- Pin and address compatible to PCF8570, PCF8571, PCF8582 and PCD8572
- External clock signal possible.

> A version with automotive temperature range -40 to $+125^{\circ} \mathrm{C}$ (PCF8582B) and a version with extended temperature range -40 to $+85{ }^{\circ} \mathrm{C}($ PCF8582C) are in preparation.

## PACKAGE OUTLINE

PCF8582AP; 8-lead dual in line; plastic (SOT97).
PCF8582AT; 16-lead mini-pack; plastic (SO16L; SOT162A).


Fig. 1 Block diagram.


| 1 | A0 | address inputs/test |
| :---: | :---: | :---: |
| 2 | A1 | mode select |
|  | A2 |  |
| 4 | $\mathrm{V}_{\text {SS }}$ | ground |
| 5 | SDA | $1^{2} \mathrm{C}$-bus lines |
| 6 | SCL | $1{ }^{2}$ C-bus lines |
| 7 | PTC | programming time control |
| 8 | $V_{\text {DD }}$ | positive supply |

Fig. 2 (a) Pinning diagram.

|  |  |  |  | n.c. |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | 2 | n.c. |  |
|  | U | 16 nc. | 3 | A0 | dress inputs/te |
| n.c. 1 |  |  | 4 | A1 | address inputs/test mode select |
| n.c. 2 |  | 15 n.c. | 5 | A2 |  |
| A0 3 |  | $14 V_{D D}$ | 6 | $\mathrm{V}_{\text {SS }}$ | ground |
|  |  | 14 VD | 7 | n.c. |  |
| A1 4 |  | 13 PTC | 8 | n.c. |  |
|  | PCF8582AT |  | 9 | n.c. |  |
| A2 5 |  | 12] SCL | 10 | n.c. |  |
| $\mathrm{V}_{\text {SS }} 6$ |  | 11 SDA | 11 | SDA |  |
|  |  |  | 12 | SCL | ${ }^{\text {C-bus lines }}$ |
| n.c. |  | 10 n.c. | 13 | PTC | programming time control |
| n.c. 8 |  | 9 n.c. | 14 | $V_{D D}$ | positive supply |
|  |  |  | 15 | n.c. |  |
|  |  | 95939.1 | 16 | n.c. |  |

Fig. 2 (b) Pinning diagram.


Figs. 3 (a) and (b) RC circuit connections to PCF8582AP and PCF8582AT when using the internal oscillator

## FUNCTIONAL DESCRIPTION

## Characteristics of the $I^{2} \mathrm{C}$-bus

The $\mathrm{I}^{2} \mathrm{C}$-bus is intended for communication between different ICs. The serial bus consists of two bi-directional lines, one for data signals (SDA), and one for clock signals (SCL). Both the SDA and the SCL lines must be connected to a positive supply voltage via a pull-up resistor.
The following protocol has been defined:
Data transfer may be initiated only when the bus is not busy.
During data transfer, the data line must remain stable whenever the clock line is HIGH. Changes in the data line while the clock line is HIGH will be interpreted as control signals.

The following bus conditions have been defined:
Bus not busy; both data and clock lines remain HIGH.
Start data transfer; a change in the state of the data line, from HIGH to LOW,
while the clock is HIGH defines the start condition. Stop data transfer; a change in the state of the data line, from LOW to HIGH, while the clock is HIGH, defines the stop condition.
Data valid; the state of the data line represents valid data when, after a start condition, the data line is stable for the duration of the HIGH period of the clock signal. There is one clock pulse per bit of data.

Each data transfer is initiated with a start condition and terminated with a stop condition; the number of the data bytes, transferred between the start and stop conditions is limited to two bytes in the ERASE/WRITE mode and unlimited in the READ mode. The information is transmitted in bytes and each receiver acknowledges with a ninth bit.
Within the $\mathrm{I}^{2} \mathrm{C}$-bus specifications a low speed mode ( 2 kHz clock rate) and a high speed mode ( 100 kHz clock rate) are defined. The PCF8582A operates in both modes.
By definition a device that sends a signal is called a "transmitter", and the device which receives the signal is called a "receiver". The device which controls the signal is called the "master". The devices that are controlled by the master are called "slaves".
Each word of eight bits is followed by one acknowledge bit. This acknowledge bit is a HIGH level put on the bus by the transmitter. The master generates an extra acknowledge related clock pulse.
The slave receiver which is addressed is obliged to generate an acknowledge after the reception of each byte.
The master receiver must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter.
The device that acknowledges has to pull down the SDA line during the acknowledge clock pulse in such a way that the SDA line is stable LOW during the HIGH period of the acknowledge clock pulse in clock pulse.
Set-up and hold times must be taken into account. A master receiver must signal an end of data to the slave transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this condition the transmitter must leave the data line HIGH to enable the master generation of the stop condition.

## Note

Detailed specifications of the $I^{2} \mathrm{C}$-bus are available on request.

## $1^{2} \mathrm{C}$-Bus Protocol

The $1^{2} \mathrm{C}$-bus configurations for different READ and WRITE cycles of the PCF8582A are shown in Fig. 4, (a), (b) and (c).

(1) After this stop condition the erase/write cycle starts and the bus is free for another transmission. The duration of the erase/write cycle is approximately 30 ms if only one byte is written and 60 ms if two bytes are written. During the erase/write cycle the slave receiver does not send an acknowledge bit if addressed via the $I^{2} \mathrm{C}$-bus.
(2) The second data byte is voluntary. It is not allowed to erase/write more than two types.

Fig. 4(a) Master transmitter transmits to PCF8582A slave receiver (ERASE/WRITE mode).


Fig. 4(c) Master reads PCF8582A slave immediately after first byte (READ mode).*
Note: the slave address is defined in accordance with the $1^{2} \mathrm{C}$-bus specification as:

| 1 | 0 | 1 | 0 | A 2 | A 1 | A 0 | $\mathrm{R} / \overline{\mathrm{W}}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

[^8]
## $I^{2} \mathbf{C}$-bus timing



Fig. $51^{2} \mathrm{C}$-bus timing.

(1) If external clock for PTC is chosen, this information is latched internally by leaving pin 7 LOW after transmission of the eight bit of the word address (negative edge of SCL). The state of PTC then, may be previously undefined.

Fig. 6 (a) One-byte ERASE/WRITE cycle; (b) two-byte ERASE/WRITE cycle.

## Ratings

Limiting values in accordance with the Absolute Maximum System (IEC 134)

| parameter | symbol | min. | max. | unit |
| :--- | :--- | :--- | :--- | :--- |
| Supply voltage | $\mathrm{V}_{\mathrm{DD}}$ | -0.3 | +7 | V |
| Voltage on any input pin input impedance $500 \Omega$ | $\mathrm{~V}_{1}$ | $\mathrm{~V}_{\mathrm{SS}}-0.8$ | $\mathrm{~V}_{\mathrm{DD}}+0.8$ | V |
| Operating temperature range | $\mathrm{T}_{\mathrm{amb}}$ | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| Storage temperature range | $\mathrm{T}_{\text {stg }}$ | -65 | +150 | ${ }^{\circ} \mathrm{C}$ |
| Current into any input pin | $I_{1} l$ | - | 1 | mA |
| Output current | $\\|_{\mathrm{O}}$ | - | 10 | mA |



Purchase of Philips $I^{2} \mathrm{C}$ components conveys a license under the Philips ${ }^{\prime}{ }^{2} \mathrm{C}$ patent to use the components in the $\mathrm{I}^{2} \mathrm{C}$-system provided the system conforms to the $I^{2} \mathrm{C}$ specifications defined by Philips.

## CHARACTERISTICS

$V_{D D}=5 \mathrm{~V} ; \mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=-40$ to $+85^{\circ} \mathrm{C}$; unless otherwise specified.

| parameter | conditions | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Operating supply voltage |  | VDD | 4.5 | 5.0 | 5.5 | V |
| Operating supply current READ | $V_{D D}$ max. $\mathrm{f}_{\mathrm{SCL}}=100 \mathrm{kHz}$ | IDD | - | - | 0.4 | mA |
| Operating supply current <br> WRITE/ERASE | $V_{\text {DD }}$ max. | IDDW | - | - | 2.0 | mA |
| Standby supply current | $V_{\text {DD }}$ max. | IDDO | - | - | 10 | $\mu \mathrm{A}$ |
| Input PTC |  |  |  |  |  |  |
| Input voltage HIGH |  |  | $V_{D D}-0.3$ | - | - | V |
| Input voltage LOW |  |  | - | - | $\mathrm{V}_{\text {SS }}+0.3$ | V |
| Input SCL and input/output SDA |  |  |  |  |  |  |
| Input voltage LOW |  | $\mathrm{V}_{\text {IL }}$ | -0.3 | - | 1.5 | V |
| Input voltage HIGH |  | $\mathrm{V}_{\text {IH }}$ | 3.0 | - | $V_{D D}+0.8$ | V |
| Output voltage LOW | $\begin{aligned} & \mathrm{I}_{\mathrm{OL}}=3 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{DD}}=4.5 \mathrm{~V} \end{aligned}$ | $\mathrm{V}_{\text {OL }}$ | - | - | 0.4 | V |
| Output leakage current HIGH | $\mathrm{V}_{\mathrm{OH}}=\mathrm{V}_{\mathrm{DD}}$ | ILO | - | - | 1 | $\mu \mathrm{A}$ |
| Input leakage current (SCL) | $V_{1}=V_{\text {DD }}$ or $V_{S S}$ | $\mathrm{I}_{\mathrm{LI}}$ | - | - | 1 | $\mu \mathrm{A}$ |
| Clock frequency |  | ${ }^{\text {f SCL }}$ | 0 | - | 100 | kHz |
| Input capacitance (SCL; SDA) |  | $C_{1}$ | - | - | 7 | pF |
| Time the bus must be free before new transmission can start |  | ${ }^{\text {t BuF }}$ | 4.7 | - | - | $\mu \mathrm{s}$ |
| Start condition hold time after which first clock pulse is generated |  | THD; STA | 4 | - | - | $\mu \mathrm{S}$ |


| parameter | conditions | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| The LOW period of the clock | repeated start only | t LOW | 4.7 | - | - | $\mu \mathrm{S}$ |
| The HIGH period of the clock |  | ${ }^{\text {tHIGH }}$ | 4.0 | - | - | $\mu \mathrm{S}$ |
| Set-up time for start condition |  | ${ }^{\text {t }}$ SU; STA | 4.7 | - | - | $\mu \mathrm{s}$ |
| Data hold time for $\mathrm{I}^{2} \mathrm{C}$ bus compatible masters |  | thd; DAT | 5.0 | - | - | $\mu \mathrm{s}$ |
| Data hold time for $\mathrm{I}^{2} \mathrm{C}$ devices | note 1 | thD; DAT | 0 | - | - | ns |
| Date set up time |  | tSU; DAT | 250 | - | - | ns |
| Rise time for SDA and SCL lines |  | $\mathrm{tr}_{\mathrm{r}}$ | - | - | 1 | $\mu \mathrm{s}$ |
| Fall time for SDA and SCL lines |  | $\mathrm{t}_{\mathrm{f}}$ | - | - | 300 | ns |
| Set-up time for stop condition | max. tolerance $\pm 10 \%$; using internal oscillator (Fig. 3) | TSU;Sto | 4.7 | - | - | $\mu \mathrm{s}$ |
| Programming time control |  |  |  |  |  |  |
| Erase/write cycle time Capacitor used for E/W cycle of 30 ms |  | ${ }^{t} E / W$ | 5 | - | 40 | ms |
|  |  |  |  |  |  |  |
|  |  | $C_{E / W}$ | - | 3.3 | - | $n \mathrm{~F}$ |
| Resistor used for E/W cycle of 30 ms | max. tolerance $\pm 5 \%$; using internal oscillator (Fig. 3) | $\mathrm{R}_{\mathrm{E} / \mathrm{W}}$ | - | 56.0 | - | k $\Omega$ |
| Programming frequency using external clock |  |  |  |  |  |  |
| Frequency |  | $\mathrm{f}_{\mathrm{p}}$ | 10 | - | 50 | kHz |
| Period LOW |  | tLow | 10.0 | - | - | $\mu \mathrm{s}$ |
| Period HIGH |  | ${ }^{\text {thigh }}$ | 10.0 | - | - | $\mu \mathrm{S}$ |
| Rise-time |  |  | - | - | 300 | ns |
| Fall-time |  | $\mathrm{t}_{\mathrm{f}}$ | - | - | 300 | ns |
| Delay-time |  | $\mathrm{t}_{\mathrm{d}}$ | 0 | - |  |  |
| Data retention time | $\mathrm{T}_{\mathrm{amb}}=55^{\circ} \mathrm{C}$ | ts | 10 | - | - | years |

## Note to the characteristics

1. The hold time required to bridge the undefined region of the falling edge of SCL must be internally provided by a transmitter. It is not greater than 300 ns .

## CHARACTERISTICS (continued)

## E/W programming time control

A. Using external resistor $\mathrm{R}_{\mathrm{E} / \mathrm{W}}$ and capacitor $\mathrm{C}_{\mathrm{E} / \mathrm{W}}$ (see Table 1)

Table 1 Recommended R, C combinations

| $R_{E / W}$ <br> $(\mathrm{k} \Omega)$ <br> note 1 | $C_{E / W}$ <br> $(\mathrm{nF})$ <br> note 2 | $\mathrm{t}_{E / W}$ (typ.) <br> (ms) <br> note 3 |
| :--- | :--- | :--- |
| 56 | 3.3 | 34 |
| 56 | 2.2 | 21 |
| 22 | 3.3 | 13 |
| 22 | 2.2 | 7.5 (note 4) |

## Notes to Table 1

1. Maximum tolerance is $10 \%$.
2. Maximum tolerance is $5 \%$.
3. Actual $E / W$ lines are mainly influenced by the tolerances in values of $R$ and $C$.
4. Minimum allowed $\mathrm{t}_{\mathrm{E} / \mathrm{W}}$ is 5 ms (see CHARACTERISTICS).
B. Using an external clock (see Table 2 and Fig.6)

Table 2 E/W programming time control using an external clock

| parameters | symbol | min. | max. | unit |
| :--- | :--- | :--- | :--- | :--- |
| frequency | $\mathrm{f}_{\mathrm{p}}$ | 10.0 | 50.0 | kHz |
| period LOW | $\mathrm{t}_{\mathrm{tOW}}$ | 10.0 | - | s |
| period HIGH | $\mathrm{t}_{\mathrm{HIGH}}$ | 10.0 | - | s |
| rise time | $\mathrm{t}_{\mathrm{r}}$ | - | 300 | ns |
| fall time | $\mathrm{t}_{\mathrm{f}}$ | - | 300 | ns |
| delay time | $\mathrm{t}_{\mathrm{d}}$ | 0 | - | ns |

## CLOCK CALENDAR WITH 256 X 8-BIT STATIC RAM

## GENERAL DESCRIPTION

The PCF8583 is a low power 2048-bit static CMOS RAM organized as 256 words by 8 -bits. Addresses and data are transferred serially via a two-line bidirectional bus $\left(I^{2} \mathrm{C}\right)$. The built-in word address register is incremented automatically after each written or read data byte. One address pin AO is used for programming the hardware address, allowing the connection of two devices to the bus without additional hardware. The built-in 32.768 kHz oscillator circuit and the first 8 bytes of the RAM are used for the clock/calendar and counter functions. The next 8 bytes may be programmed as alarm registers or used as free RAM space.

## Features

- ${ }^{2} \mathrm{C}$-bus interface operating supply voltage: 2.5 V to 6 V
- Clock operating supply voltage ( 0 to $70{ }^{\circ} \mathrm{C}$ ): 1.0 V to 6 V
- Data retention voltage: 1.0 V to 6 V
- Operating current (fSCL $=0 \mathrm{~Hz}$ ): max. $50 \mu \mathrm{~A}$
- Clock function with four year calendar
- 24 or 12 hour format
- 32.768 kHz or 50 Hz time base
- Serial input/output bus $\left(I^{2} \mathrm{C}\right)$
- Automatic word address incrementing
- Programmable alarm, timer and interrupt function


Fig. 1 Block diagram.

## PACKAGE OUTLINES

PCF8583P : 8-lead DIL; plastic (SOT97).
PCF8583T: 8-lead mini-pack; plastic (SO8L; SOT176A).

PINNING

| 1 | OSCl | oscillator input, 50 Hz or event-pulse input |
| :---: | :---: | :---: |
| 2 | OSCO | oscillator output |
| 3 | A0 | address input |
| 4 | $\mathrm{V}_{S S}$ | negative supply |
| 5 | SDA | serial data line ${ }^{1}{ }^{2} \mathrm{C}$-bus |
| 6 | SCL | serial clock line $\int{ }^{2} \mathrm{C}$-bus |
| 7 | INT | open drain interrupt output (active low) |
| 8 | $V_{\text {DD }}$ | positive supply |



Fig. 2 Pinning diagram.

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)

| parameter | symbol | min. | max. | unit |
| :--- | :--- | :--- | :--- | :--- |
| Supply voltage range (pin 8) | $\mathrm{V}_{\mathrm{DD}}$ | -0.8 | +7.0 | V |
| Supply current (pin 4 or pin 8) | $\mathrm{I}_{\mathrm{DD}}$; ISS | - | 50 | mA |
| Input voltage range | $\mathrm{V}_{\mathrm{I}}$ | -0.8 to $\mathrm{V}_{\mathrm{DD}}$ | +0.8 | V |
| DC input current | I | - | 10 | mA |
| DC output current | $\mathrm{I}_{\mathrm{O}}$ | - | 10 | mA |
| Power dissipation per package | $\mathrm{P}_{\text {tot }}$ | - | 300 | mW |
| Power dissipation per output | $\mathrm{P}_{\mathrm{O}}$ | - | 50 | mW |
| Operating ambient temperature range | $\mathrm{T}_{\text {amb }}$ | -40 | +85 | $\mathrm{o}^{\mathrm{C}}$ |
| Storage temperature range | $\mathrm{T}_{\text {stg }}$ | -65 | +150 | $\mathrm{o}_{\mathrm{C}}$ |

## HANDLING

Inputs and outputs are protected against electrostatic discharge in normal handling. However, to be totally safe, it is good practice to take normal precautions appropriate to handling MOS devices (see 'Handling MOS Devices').

## FUNCTIONAL DESCRIPTION

The PCF8583 contains a 256 by 8 -bit RAM with an 8 -bit auto-increment address register, an on-chip 32.768 kHz oscillator circuit, a frequency divider, a serial two-line bidirectional $\mathrm{I}^{2} \mathrm{C}$-bus interface and a power-on reset circuit.
The first 8 bytes of the RAM (memory addresses 00 to 07 ) are designed as addressable 8 -bit parallel registers. The first register (memory address 00 ) is used as a control/status register. The memory addresses 01 to 07 are used as counters for the clock function. The memory addresses 08 to 0 F are free RAM locations or may be programmed as alarm registers.

## Counter function modes

When the control/status register is set a 32.768 kHz clock mode, a 50 Hz clock mode or an eventcounter mode can be selected.
In the clock modes the hundredths of a second, seconds, minutes, hours, date, month (four year calendar) and weekdays are stored in a BCD format. The timer register stores up to 99 days. The eventcounter mode is used to count pulses applied to the oscillator input (OSCO left open). The event counter stores up to 6 digits of data.
When one of the counters is read (memory locations 01 to 07 ), the contents of all counters are strobed into capture latches at the beginning of a read cycle. Therefore faulty reading of the count during a carry condition is prevented.
When a counter is written, other counters are not affected.

## Alarm function modes

By setting the alarm enable bit of the control/status register the alarm control register (address 08) is activated.
By setting the alarm control register a dated alarm, a daily alarm, a weekday alarm or a timer alarm may be programmed. In the clock modes, the timer register (address 07) may be programmed to count hundredths of a second, seconds, minutes, hours or days. Days are counted when an alarm is not programmed.
Whenever an alarm event occurs the alarm flag of the control/status register is set. A timer alarm event will set the alarm flag and an overflow condition of the timer will set the timer flag. The open drain interrupt output is switched on (active LOW) when the alarm or timer flag is set (enabled). The flags remain set until directly reset by a write operation.
When a timer function without any alarm function is programmed the remaining alarm registers (addresses 09 to $0 F$ ) may be used as free RAM space.

## Control/status register

The control/status register is defined as the memory location 00 with free access for reading and writing via the $I^{2} \mathrm{C}$-bus. All functions and options are controlled by the contents of the control/status register (see Fig.3).


Fig. 3 Control/status register.

## Counter registers

In the different modes the counter registers are programmed and arranged as shown in Fig.4. Counter cycles are listed in Table 1.

In the clock modes 24 h or 12 h format can be selected by setting the most significant bit of the hours counter register. The format of the hours counter is shown in Fig.5.
The year and date are packed into memory location 05 (see Fig.6). The weekdays and months are packed into memory location 06 (see Fig.7). When reading these memory locations the year and weekdays are masked out when the mask flag of the control/status register is set. This allows the user to read the date and month count directly.
In the event-counter mode events are stored in BCD format. D5 is the most significant and D0 the least significant digit. The divider is by-passed.


Fig. 4 Register arrangement.

Counter registers (continued)
MSB LSB


Memory location 04 (hours counter) reset state: 00000000

Unit hours BCD
Ten hours ( 0 to 2 binary)
AM/PM flag:
0 AM
1 PM
Format:
024 h format, AM/PM flag remains unchanged
$1 \quad 12 \mathrm{~h}$ format, AM/PM flag will be updated

Fig. 5 Format of the hours counter.


Memory location 05 (year/date) reset state: 00000001

Unit days BCD
Ten days ( 0 to 3 binary)
Year ( 0 to 3 binary, read as 0 if the mask flag is set)

Fig. 6 Format of the year/date counter.


Fig. 7 Format of the weekdays/months counter.

Table 1 Cycle length of the time counters, clock modes

|  | unit | counting <br> cycle | carry to the next unit | contents of the month counter |
| :---: | :---: | :---: | :---: | :---: |
|  | hundredths of a second <br> seconds <br> minutes <br> hours (24 h) <br> hours (12 h) <br> date <br> months <br> year <br> weekdays <br> timer | 00 to 99 <br> 00 to 59 <br> 00 to 59 <br> 00 to 23 <br> 12 AM, <br> 01 AM to <br> 11 AM, <br> 12 PM, <br> 01 PM to <br> 11 PM <br> 01 to 31 <br> 01 to 30 <br> 01 to 29 <br> 01 to 28 <br> 01 to 12 <br> 0 to 3 <br> 0 to 6 <br> 00 to 99 | 99 to 00 <br> 59 to 00 <br> 59 to 00 <br> 23 to 00 <br> 11 PM to 12 AM <br> 31 to 01 <br> 30 to 01 <br> 29 to 01 <br> 28 to 01 <br> 12 to 01 <br> 6 to 0 <br> no carry | $\begin{aligned} & 1,3,5,7,8,10,12 \\ & 4,6,9,11 \\ & 2, \text { year }=0 \\ & 2, \text { year }=1,2,3 \end{aligned}$ |

## PCF8583

## Alarm control register

When the alarm enable bit of the control/status register is set the alarm control register (address 08) is activated. All alarm, timer and interrupt output functions are controlled by the contents of the alarm control register (see Figs 8a and 8b).


Fig.8a Alarm control register, clock modes.


Fig.8b Alarm control register, event-counter mode.

## Alarm registers

All alarm registers are allocated with a constant address offset of hex 08 to the corresponding counter registers.

An alarm goes off when the contents of the alarm registers matches bit-by-bit the contents of the involved counter registers. The year and weekday bits are ignored in a dated alarm. A daily alarm ignores the month and date bits. When a weekday alarm is selected, the contents of the alarm weekday/month register will select the weekdays on which an alarm is activated (see Fig.9).
Note: In the 12 h mode bits 6 and 7 of the alarm hours register must be the same as the hours counter.


Fig. 9 Selection of alarm weekdays.

## Interrupt output

The open-drain n-channel interrupt output is programmed by setting the alarm control register. It is switched on (active LOW) when the alarm flag or the timer flag is set. In the clock mode without alarm the output sequence is controlled by the timer flag. The OFF voltage of the interrupt output may exceed the supply voltage.

## Oscillator and divider

A 32.768 kHz quartz crystal has to be connected to OSCI (pin 1) and OSCO (pin 2). A trimmer capacitor between OSCI and $\mathrm{V}_{\mathrm{DD}}$ is used for tuning the oscillator (see quartz frequency adjustment). A 100 Hz clock signal is derived from the quartz oscillator for the clock counters.
In the 50 Hz clock mode or event-counter mode the oscillator is disabled and the oscillator input is switched to a high impedance state. This allows the user to feed the 50 Hz reference frequency or an external high speed event signal into the input OSCI.

## Initialization

When power-up occurs the $I^{2} \mathrm{C}$-bus interface, the control/status register and all clock counters are reset. The device starts time keeping in the 32.768 kHz clock mode with the 24 h format on the first of January at $0.00 .00: 00.1 \mathrm{~Hz}$ is output at the interrupt (starts HIGH). This can be disabled by setting the alarm enable bit in the control/status register.
A second level-sensitive reset signal to the $\mathrm{I}^{2} \mathrm{C}$-bus interface is generated as soon as the supply voltage drops below the interface reset level. This reset signal does not affect the control/status or clock counter registers.
It is recommended to set the stop counting flag of the control/status register before loading the actual time into the counters. Loading of illegal states will lead to a clock malfunction but will not latch-up the device.

## CHARACTERISTICS OF THE I ${ }^{2} \mathrm{C}$-BUS

The $I^{2} \mathrm{C}$-bus is for bidirectional, two-line communication between different ICs or modules. The two lines are a serial data line (SDA) and a serial clock line (SCL). Both lines must be connected to a positive supply via a pull-up resistor. Data transfer may be initiated only when the bus is not busy.

## Bit transfer

One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the HIGH period of the clock pulse as changes in the data line at this time will be interpreted as a control signal.


Fig. 10 Bit transfer.

## Start and stop conditions

Both data and clock lines remain HIGH when the bus is not busy. A HIGH-to-LOW transition of the data line, while the clock is HIGH, is defined as the start condition (S). A LOW-to-HIGH transition of the data line while the clock is HIGH, is defined as the stop condition (P).


Fig. 11 Definition of start and stop condition.

## System configuration

A device generating a message is a "transmitter", a device receiving a message is the "receiver". The device that controls the message is the "master" and the devices which are controlled by the master are the "slaves".


Fig. 12 System configuration.

## Acknowiedge

The number of data bytes transferred between the start and stop conditions from transmitter to receiver is not limited. Each data byte of eight bits is followed by one acknowledge bit. The acknowledge bit is a HIGH level put on the bus by the transmitter whereas the master also generates an extra acknowledge related clock pulse. A slave receiver which is addressed must generate an acknowledge after the reception of each byte. Also a master must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledge has to pull down the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse. A master receiver must signal an end of data to the transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this event the transmitter must leave the data line HIGH to enable the master to generate a stop condition.


Fig. 13 Acknowledgement on the $I^{2} \mathrm{C}$-bus.

## Timing specifications

All the timing values are valid within the operating supply voltage and ambient temperature range and refer to $\mathrm{V}_{\text {IL }}$ and $\mathrm{V}_{\text {IH }}$ with an input voltage swing of $\mathrm{V}_{\text {SS }}$ to $\mathrm{V}_{\mathrm{DD}}$.

| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| SCL clock frequency | ${ }^{\text {f }}$ SCL | - | - | 100 | kHz |
| Tolerable spike width on bus | ${ }^{\text {t }}$ S $W$ | - | - | 100 | ns |
| Bus free time | $t_{\text {BUF }}$ | 4.7 | - | - | $\mu \mathrm{s}$ |
| Start condition set-up time | ${ }^{\text {t }}$ SU; STA | 4.7 | - | - | $\mu \mathrm{s}$ |
| Start condition hold time | ${ }^{\text {thD }}$; STA | 4.0 | - | - | $\mu \mathrm{s}$ |
| SCL LOW time | thow | 4.7 | - | - | $\mu \mathrm{s}$ |
| SCL HIGH time | ${ }^{\text {thigh }}$ | 4.0 | - | - | $\mu \mathrm{s}$ |
| SCL and SDA rise time | $\mathrm{tr}_{\mathrm{r}}$ | - | - | 1.0 | $\mu \mathrm{s}$ |
| SCL and SDA fall time | $\mathrm{t}_{\mathrm{f}}$ | - | - | 0.3 | $\mu \mathrm{s}$ |
| Data set-up time | ${ }^{\text {t }}$ SU; DAT | 250 | - | - | ns |
| Data hold time | ${ }^{\text {thD }}$; DAT | 0 | - | - | ns |
| SCL LOW to data out valid | tVD; DAT | - | - | 3.4 | $\mu \mathrm{s}$ |
| Stop condition set-up time | ${ }^{\text {t }}$ SU; STO | 4.0 | - | - | $\mu \mathrm{s}$ |

PROTOCOL

|  | START <br> CONDITION <br> (S) | BIT 7 <br> MSB <br> (A7) | BIT 6 |  |
| :--- | :--- | :--- | :--- | :--- |


| BIT 0 | ACKNOW- | STOP |  |
| :--- | :--- | :--- | :--- |
| LSB | LEDGE | CONDITION |  |
| $(R / W)$ | (A) | $(P)$ |  |



Fig. $14 \mathrm{I}^{2} \mathrm{C}$-bus timing diagram; rise and fall times refer to $\mathrm{V}_{\mathrm{IL}}$ and $\mathrm{V}_{\mathrm{IH}}$.

## $I^{2} \mathrm{C}$-bus protocol

Before any data is transmitted on the $I^{2} \mathrm{C}$-bus, the device which should respond is addressed first. The addressing is always done with the first byte transmitted after the start procedure. The $I^{2} \mathrm{C}$-bus configuration for the different PCF8583 READ and WRITE cycles is shown in Fig. 15.


Fig. 15a Master transmits to slave receiver (WRITE mode).


Fig.15b Master reads after setting word address (WRITE word address; READ data).


Fig.15c Master reads slave immediately after first byte (READ mode).

## CHARACTERISTICS

$\mathrm{V}_{\mathrm{DD}}=2.5$ to $6.0 \mathrm{~V} ; \mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=-40$ to $+85^{\circ} \mathrm{C}$ unless otherwise specified

| parameter | conditions | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply |  |  |  |  |  |  |
| Supply voltage operating clock | o + $70^{\circ} \mathrm{C}$ | $V_{\text {DD }}$ | 2.5 1.0 | - | 6.0 6.0 | V |
| Supply current operating clock clock | $\mathrm{f}_{\text {SCL }}=100 \mathrm{kHz}$ | IDD | - | - | 200 | $\mu \mathrm{A}$ |
|  | $\mathrm{V}_{\text {DD }}=5 \mathrm{~V}$ | IDDO | - | 10 | 50 | $\mu \mathrm{A}$ |
|  | $V_{D D}=1 \mathrm{~V}$ | IDDO | - | 2 | 10 | $\mu \mathrm{A}$ |
| Power-on reset voltage level | note 1 | $V^{\text {POR }}$ | 1.5 | 1.9 | 2.3 | V |
| Inputs; Input/output SDA |  |  |  |  |  |  |
| Input voltage LOW | note 2 | $V_{\text {IL }}$ | -0.8 | - | $0.3 V_{\text {DD }}$ | V |
| Input voltage $\mathrm{H} \ddagger \mathrm{GH}$ | note 2 | $\mathrm{V}_{\text {IH }}$ | $0.7 \mathrm{~V}_{\text {DD }}$ | - | $\begin{aligned} & V_{D D} \\ & +0.8 \end{aligned}$ | V |
| Output current LOW Leakage current | $\mathrm{V}_{\mathrm{OL}}=0.4 \mathrm{~V}$ | ${ }^{\text {I OL }}$ | 3 | - | - | mA |
|  | $V_{1}=V_{\text {DD }}$ or $V_{S S}$ | \|lL | - | - | 1 | $\mu \mathrm{A}$ |
| AO; OSCl <br> Input leakage current |  |  |  |  |  |  |
|  | $\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\text {DD }}$ or $\mathrm{V}_{\text {SS }}$ | $\\|\mathrm{LI}\\|$ | - | - | 250 | nA |
| SCL; SDA |  |  |  |  |  |  |
| Input capacitance | $V_{1}=V_{S S}$ | $C_{1}$ | - | - | 7 | pF |
| Output INT |  |  |  |  |  |  |
| Output current LOW <br> Leakage current | $\mathrm{V}_{\mathrm{OL}}=0.4 \mathrm{~V}$ | ${ }^{\text {IOL }}$ | 3 | - | - | mA |
|  | $V_{1}=V_{\text {DD }}$ or $V_{S S}$ | $1 \mathrm{~L} \mid$ | - | - | 1 | $\mu \mathrm{A}$ |
| LOW $V_{D D}$ data retention |  |  |  |  |  |  |
| Supply voltage for data retention |  | $V_{\text {DDR }}$ | 1 | - | 6 | V |
| Supply current | note 3 |  |  |  |  |  |
|  | $\begin{aligned} & V_{D D R}=1 \mathrm{~V} \\ & T_{a m b}=-25 \text { to } \\ & +70^{\circ} \mathrm{C} ; \end{aligned}$ | IDDR | - | - | 5 | $\mu \mathrm{A}$ |
|  |  | ${ }^{\prime}$ DDR | - | - | 2 | $\mu \mathrm{A}$ |


| parameter | conditions | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Oscillator | $\begin{aligned} & \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C} ; \\ & \mathrm{V}_{\mathrm{DD}}=1.5 \mathrm{~V} \\ & \text { note } 4 \end{aligned}$ | $\begin{aligned} & \text { COSC } \\ & \text { f/fosc } \\ & f_{i} \end{aligned}$ | - |  | - | pF |
| Integrated oscillator capacitance |  |  |  |  |  |  |
| Oscillator stability for $\Delta V_{D D}=100 \mathrm{mV}$ |  |  |  |  |  |  |
| Input frequency |  |  | - | $\begin{aligned} & 2 \times 10^{-7} \\ & - \end{aligned}$ | $\overline{1}$ | MHz |
| Quartz crystal parameters |  |  |  |  |  |  |
| Frequency $=32.768 \mathrm{kHz}$ |  |  |  |  |  |  |
| Series resistance |  | RS | - | - | 40 | $k \Omega$ |
| Parallel capacitance |  | $C_{L}$ | - | 10 | - | pF |
| Trimmer capacitance |  | $\mathrm{C}_{\text {T }}$ | 5 | - | 25 | pF |

## Notes to the characteristics

1. The power-on reset circuit resets the $I^{2} \mathrm{C}$-bus logic when $\mathrm{V}_{\mathrm{DD}}<\mathrm{V}_{\text {POR }}$.
2. When the voltages are a diode voltage above or below the supply voltage $V_{D D}$ or $V_{S S}$ an input current will flow; this current must not exceed $\pm 0.5 \mathrm{~mA}$.
3. Event or 50 Hz mode only (no Quartz).
4. Event mode only.

## APPLICATION INFORMATION

## Quartz frequency adjustment

## Method 1: Fixed OSCI capacitor

By evaluating the average capacitance necessary for the application layout a fixed capacitor can be used. The frequency is best measured via the 1 Hz signal available after power-on at the interrupt output (pin 7). The frequency tolerance depends on the quartz crystal tolerance, the capacitor tolerance and the device-to-device tolerance (on average $\pm 5 \times 10^{-6}$ ). Average deviations of $\pm 5$ minutes per year can be achieved.

## Method 2: OSCI Trimmer

Using the alarm function (via the $\mathrm{I}^{2} \mathrm{C}$-bus) a signal faster than 1 Hz can be generated at the interrupt output for fast setting of a trimmer.
Procedure:
Power-on
Initialization (alarm function)
Routine:
Set clock to time $T$ and set alarm to time $T+d T$.
At time $\mathrm{T}+\mathrm{dT}$ (interrupt) repeat routine.
If time dT is approximately 10 ms a frequency of approximately 40 Hz is obtained.

## APPLICATION INFORMATION (continued)

The PCF8583 slave address has a fixed combination 1010 as group 1.


Fig. 16 PCF8583 address.


Recommendation:
Connect a $4.7 \mu \mathrm{~F} 10 \mathrm{~V}$ solid aluminium (SAL) capacitor between $\mathrm{V}_{\mathrm{DD}}$ and $\mathrm{V}_{\text {SS }}$.
Fig. 17 PCF8583 application diagram.


Fig. 18 Typical supply current as a function of supply voltage (clock); $\mathrm{T}_{\mathrm{amb}}=-40$ to $+85^{\circ} \mathrm{C}$.


Purchase of Philips $I^{2} \mathrm{C}$ components conveys a license under the Philips $I^{2} \mathrm{C}$ patent to use the components in the $\mathrm{I}^{2} \mathrm{C}$-system provided the system conforms to the $I^{2} \mathrm{C}$ specifications defined by Philips.

## 8-BIT A/D AND D/A CONVERTER

## GENERAL DESCRIPTION

The PCF8591 is a single chip, single supply low power 8 -bit CMOS data acquisition device with four analogue inputs, one analogue output and a serial $I^{2} \mathrm{C}$ bus interface. Three address pins A0, A1 and A2 are used for programming the hardware address, allowing the use of up to eight devices connected to the $I^{2} \mathrm{C}$ bus without additional hardware. Address, control and data to and from the device are transferred serially via the two-line bidirectional bus $\left(I^{2} \mathrm{C}\right)$.
The functions of the device include analogue input multiplexing, on-chip track and hold function, 8 -bit analogue-to-digital conversion and an 8 -bit digital-to-analogue conversion. The maximum conversion rate is given by the maximum speed of the $I^{2} \mathrm{C}$ bus.

## Features

- Single power supply
- Operating supply voltage $2,5 \mathrm{~V}$ to 6 V
- Low standby current
- Serial input/output via $I^{2} \mathrm{C}$ bus
- Address by 3 hardware address pins
- Sampling rate given by $I^{2} \mathrm{C}$ bus speed
- 4 analogue inputs programmable as single-ended or differential inputs
- Auto-incremented channel selection
- Analogue voltage range from $\mathrm{V}_{\mathrm{SS}}$ to $\mathrm{V}_{\mathrm{DD}}$
- On-chip track and hold circuit
- 8-bit successive approximation A/D conversion
- Multiplying DAC with one analogue output


## APPLICATIONS

Closed loop control systems; low power converter for remote data acquisition; battery operated equipment; acquisition of analogue values in automotive, audio and TV applications.

## PACKAGE OUTLINES

PCF8591P:16-lead DIL; plastic (SOT38).
PCF8591T:16-lead mini-pack; plastic (SO16L; SOT162A).


Fig. 1 Block diagram.

## PINNING



Fig. 2 Pinning diagram.

1. AINO
2. AIN1 analogue inputs
3. AIN2 (A/D converter)
4. AIN3
5. AO
6. A1
7. A2
8. $V_{S S}$
9. SDA
10. SCL
11. OSC
12. EXT
13. AGND
14. VREF
15. AOUT
$16 \mathrm{~V}_{\mathrm{DD}}$
hardware address
negative supply voltage
$1^{2} \mathrm{C}$ bus data input/output
$1^{2} \mathrm{C}$ bus clock input/output oscillator input/output external/internal switch for oscillator input analogue ground voltage reference input analogue output (D/A converter) positive supply voltage

## FUNCTIONAL DESCRIPTION

## Adressing

Each PCF8591 device in an $I^{2} \mathrm{C}$ bus system is activated by sending a valid address to the device. The address consists of a fixed part and a programmable part. The programmable part must be set according to the address pins A0, A1 and A2. The address always has to be sent as the first byte after the start condition in the $I^{2} \mathrm{C}$ bus protocol. The last bit of the address byte is the read/write-bit which sets the direction of the following data transfer (see Figs 3 and 10).


Fig. 3 Address byte.

## Control byte

The second byte sent to a PCF8591 device will be stored in its control register and is required to control the device function.
The upper nibble of the control register is used for enabling the analogue output, and for programming the analogue inputs as single-ended or differential inputs. The lower nibble selects one of the analogue input channels defined by the upper nibble (see Fig. 4). If the auto-increment flag is set the channel number is incremented automatically after each A/D conversion.
The selection of a non-existing input channel results in the highest available channel number being allocated. Therefore, if the auto-increment flag is set, the next selected channel will be always channel 0 . The most significant bits of both nibbles are reserved for future functions and have to be set to 0 . After a power-on reset condition all bits of the control register are reset to 0 . The D/A converter and the oscillator are disabled for power saving. The analogue output is switched to a high impedance state.


ANALOGUE INPUT PROGRAMMING:
00 Four single ended inputs
AIN0 $\longleftarrow$ channel 0
AIN1 channel 1
AIN2 channel 2
AIN3 channel 3

01 Three differential inputs


10 Single ended and differential mixed


11 Two differential inputs


ANALOGUE OUTPUT ENABLE FLAG:
(analogue output active if 1)
7280961

Fig. 4 Control byte.

## D/A conversion

The third byte sent to a PCF8591 device is stored in the DAC data register and is converted to the corresponding analogue voltage using the on-chip D/A converter. This D/A converter consists of a resistor divider chain connected to the external reference voltage with 256 taps and selection switches. The tap-decoder switches one of these taps to the DAC output line (see Fig. 5).
The analogue output voltage is buffered by an auto-zeroed unity gain amplifier. This buffer amplifier may be switched on or off by setting the analogue output enable flag of the control register. In the active state the output voltage is held until a further data byte is sent.
The on-chip D/A converter is also used for successive approximation A/D conversion. In order to release the DAC for an A/D conversion cycle the unity gain amplifier is equipped with a track and hold circuit. This circuit holds the output voltage while executing the A/D conversion.

The output voltage supplied to the analogue output AOUT is given by the formula shown in Fig. 6. The waveforms of a D/A conversion sequence are shown in Fig. 7.


Fig. 5 DAC resistor divider chain.
MSB

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | | DAC data |
| :--- |
| register |

7280963 register


Fig. 6 DAC data and d.c. conversion characteristics.


Fig. $7 \mathrm{D} / \mathrm{A}$ conversion sequence.

## A/D conversion

The A/D converter makes use of the successive approximation conversion technique. The on-chip D/A converter and a high gain comparator are used temporarily during an $A / D$ conversion cycle.
An A/D conversion cycle is always started after sending a valid read mode address to a PCF8591 device. The A/D conversion cycle is triggered at the trailing edge of the acknowledge clock pulse and is executed while transmitting the result of the previous conversion (see Fig. 8).
Once a conversion cycle is triggered an input voltage sample of the selected channel is stored on the chip and is converted to the corresponding 8 -bit binary code. Samples picked up from differential inputs are converted to an 8-bit two's complement code (see Fig. 9). The conversion result is stored in the ADC data register and awaits transmission. If the auto-increment flag is set the next channel is selected.

The first byte transmitted in a read cycle contains the conversion result code of the previous read cycle. After a power-on reset condition the first byte read is a hexadecimal 80 . The protocol of an $I^{2} \mathrm{C}$ bus read cycle is shown in Fig. 10.
The maximum A/D conversion rate is given by the actual speed of the $I^{2} \mathrm{C}$ bus.

| PROTOCOL | S | ADDRESS | 1 | A | DATA BYTE 0 | A | DATA BYTE 1 | A | DATA BYTE 2 | A |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |



Fig. $8 \mathrm{~A} / \mathrm{D}$ conversion sequence.


Fig. 9a $A / D$ conversion characteristics of single-ended inputs.


Fig. 9b A/D conversion characteristics of differential inputs.

## Reference voltage

For the $D / A$ and $A / D$ conversion either a stable external voltage reference or the supply voltage has to be applied to the resistor divider chain (pins $V_{\text {REF }}$ and AGND). The AGND pin has to be connected to the system analogue ground and may have a d.c. off-set with reference to $V_{S S}$.
A low frequency may be applied to the $V_{\text {REF }}$ and AGND pins. This allows the use of the D/A converter as a one-quadrant multiplier; see Application Information and Fig. 6.
The A/D converter may also be used as a one or two quadrant analogue divider. The analogue input voltage is divided by the reference voltage. The result is converted to a binary code. In this application the user has to keep the reference voltage stable during the conversion cycle.

## Oscillator

An on-chip oscillator generates the clock signal required for the $A / D$ conversion cycle and for refreshing the auto-zeroed buffer amplifier. When using this oscillator the EXT pin has to be connected to $\mathrm{V}_{\mathrm{SS}}$. At the OSC pin the oscillator frequency is available.
If the EXT pin is connected to VDD the oscillator output OSC is switched to a high impedance state allowing the user to feed an external clock signal to OSC.

## Bus protocol

After a start condition a valid hardware address has to be sent to a PCF8591 device. The read/write bit defines the direction of the following single or multiple byte data transfer. For the format and the timing of the start condition $(S)$, the stop condition $(P)$ and the acknowledge bit (A) refer to the $1^{2} \mathrm{C}$ bus characteristics. In the write mode a data transfer is terminated by sending either a stop condition or the start condition of the next data transfer.


Fig. 10a Bus protocol for write mode, D/A conversion.


Fig. 10b Bus protocol for read mode, A/D conversion.

## CHARACTERICS OF THE I ${ }^{2} \mathrm{C}$ BUS

The $I^{2} \mathrm{C}$ bus is for bidirectional, two-line communication between different ICs or modules. The two lines are a serial data line (SDA) and a serial clock line (SCL). Both lines must be connected to a positive supply via a pull-up resistor. Data transfer may be initiated only when the bus is not busy.

## Bit transfer

One data bit is transfered during each clock puise. The data on the SDA line must remain stable during the HIGH period of the clock pulse as changes in the data line at this time will be interpreted as a control signal.


Fig. 11 Bit transfer.

## Start and stop conditions

Both data and clock lines remain HIGH when the bus is not busy. A HIGH-to-LOW transition of the data line, while the clock is HIGH, is defined as the start condition (S). A LOW-to-HIGH transition of the data line while the clock is HIGH, is defined as the stop condition (P).


Fig. 12 Definition of start and stop condition.

## System configuration

A device generating a message is a "transmitter", a device receiving a message is the "receiver". The device that controls the message is the "master" and the devices which are controlled by the master are the "slaves".


Fig. 13 System configuration.

## Acknowledge.

The number of data bytes transfered between the start and stop conditions from transmitter to receiver is not limited. Each data byte of eight bits is followed by one acknowledge bit. The acknowledge bit is a HIGH level put on the bus by the transmitter whereas the master also generates an extra acknowledge related clock pulse. A slave receiver which is addressed must generate an acknowledge after the reception of each byte. Also a master must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges has to pull down the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse. A master receiver must signal an end of data to the transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this event the transmitter must leave the data line HIGH to enable the master to generate a stop condition.


Fig. 14 Acknowledgement on the $I^{2} \mathrm{C}$ bus.

## Timing specifications

All the timing values are valid within the operating supply voltage and ambient temperature range and refer to $V_{\text {IL }}$ and $V_{\text {IH }}$ with an input voltage swing of $V_{S S}$ to $V_{\text {DD }}$.


Fig. $15 \mathrm{I}^{2} \mathrm{C}$ bus timing diagram.

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)
$\left.\begin{array}{llrr}\text { Supply voltage range } & V_{D D} & -0,5 \text { to }+8,0 \mathrm{~V} \\ \text { Voltage on any pin } & V_{I} & & -0,5 \text { to } V_{D D}+0,5 \mathrm{~V}\end{array}\right)$

## Note:

Inputs and outputs are protected against electrostatic discharges in normal handling. However, to be totally safe, it is advised to take handling precautions appropriate to handling MOS devices (see 'Handling MOS devices').

## CHARACTERISTICS

$V_{D D}=2,5 \mathrm{~V}$ to $6 \mathrm{~V} ; \mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=-40^{\circ} \mathrm{C}$ to $+85{ }^{\circ} \mathrm{C}$ unless otherwise specified

| parameter | conditions | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply |  |  |  |  |  |  |
| Supply voltage | operating | VDD | 2,5 | - | 6,0 | V |
| Supply current | standby |  |  |  |  |  |
|  | $V_{I}=V_{S S} \text { or } V_{D D}$ <br> no load | IDDO | - | 1 | 15 | $\mu \mathrm{A}$ |
| Supply current | operating; AOUT off; $\mathrm{fSCL}=100 \mathrm{kHz}$ | IDD1 | - | 125 | 250 | $\mu \mathrm{A}$ |
| Supply current | AOUT active: $\mathrm{fSCL}=100 \mathrm{kHz}$ | IDD2 | - | 0,45 | 1,0 | mA |
| Power-on reset level | note 1 | VPOR | 0,8 | - | 2,0 | V |
| Digital inputs/output | SCL, SDA, A0, A1, A2 |  |  |  |  |  |
| Input voltage | LOW | $V_{\text {IL }}$ | 0 | - | $0,3 \times V_{\text {DD }}$ | V |
| Input voltage | HIGH | $\mathrm{V}_{\text {IH }}$ | $0,7 \times V_{\text {DD }}$ | - | VDD | V |
| Input current | leakage; |  |  |  |  |  |
|  | $\mathrm{V}_{\mathbf{I}}=\mathrm{V}_{\text {SS }}$ to $\mathrm{V}_{\text {DD }}$ | 11 | - | - | 250 | nA |
| Input capacitance |  | $\mathrm{C}_{1}$ | - | - | 5 | pF |
| SDA output current | leakage; |  |  |  |  |  |
|  | HIGH at $\mathrm{V}_{\mathrm{OH}}=\mathrm{V}_{\text {DD }}$ | IOH | - | - | 250 | nA |
| SDA output current | LOW at $\mathrm{V}_{\mathrm{OL}}=0,4 \mathrm{~V}$ | IOL | 3,0 | - | - | mA |


| parameter | conditions | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Reference voltage inputs | $V_{\text {REF }}$, AGND |  |  |  |  |  |
| Voltage range | reference | $V_{\text {REF }}$ | VAGND | - | VDD | V |
| Voltage range | analogue ground | $\mathrm{V}_{\text {AGND }}$ | VSS | - | $V_{\text {REF }}$ | V |
| Input current | leakage | 11 | - | - | 250 | nA |
| Input resistance | $V_{\text {REF }}$ to AGND | $\mathrm{R}_{\text {REF }}$ | - | 100 | - | $k \Omega$ |
| Oscillator | OSC, EXT |  |  |  |  |  |
| Input current | leakage | 11 | - | - | 250 | nA |
| Oscillator frequency |  | fosc | 0,75 | - | 1,25 | MHz |

## D/A CHARACTERISTICS

$\mathrm{V}_{\mathrm{DD}}=5,0 \mathrm{~V} ; \mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V} ; \mathrm{V}_{\text {REF }}=5,0 \mathrm{~V} ; \mathrm{V}_{\mathrm{AGND}}=0 \mathrm{~V} ; \mathrm{R}_{\text {load }}=10 \mathrm{k} \Omega ; \mathrm{C}_{\text {load }}=100 \mathrm{pF}$;
$\mathrm{T}_{\mathrm{amb}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ unless otherwise specified

| parameter | conditions | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Analogue output |  |  |  |  |  |  |
| Output voltage range | no resistive load | $\mathrm{V}_{\text {OA }}$ | VSS | - | $V_{D D}$ | v |
| Output voltage range | $\mathrm{R}_{\text {load }}=10 \mathrm{k} \Omega$ | VOA | VSS | - | $0,9 \times \vee_{\text {DD }}$ | v |
| Output current | leakage; AOUT disabled | ILO | - | - | 250 | nA |
| Accuracy |  |  |  |  |  |  |
| Offset error | $\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$ | $\mathrm{OS}_{\mathrm{e}}$ | - | - | 50 | mV |
| Linearity error |  | Le | - | - | $\pm 1,5$ | LSB |
| Gain error | no resistive load | $\mathrm{G}_{\mathrm{e}}$ | - | - | 1 | \% |
| Settling time | to $1 / 2$ LSB full scale step |  | - | - | 90 |  |
| Conversion rate |  | ${ }^{\text {f }}$ DAC | - | - | 11,1 | kHz |
| Supply noise rejection | $\begin{aligned} & \text { at } f=100 \mathrm{~Hz} \\ & \mathrm{~V}_{\mathrm{DD}}=0,1 \mathrm{VPP} \end{aligned}$ | SNRR | - | 40 | - | dB |

A/D CHARACTERISTICS
$V_{D D}=5,0 \mathrm{~V} ; V_{S S}=0 \mathrm{~V} ; \mathrm{V}_{\text {REF }}=5,0 \mathrm{~V} ; \mathrm{V}_{\text {AGND }}=0 \mathrm{~V} ; \mathrm{R}_{\text {source }}=10 \mathrm{k} \Omega ; \mathrm{T}_{\mathrm{amb}}=-40^{\circ} \mathrm{C}$ to $+85{ }^{\circ} \mathrm{C}$ unless otherwise specified


## Note

1. The power on reset circuit resets the $\mathrm{I}^{2} \mathrm{C}$ bus logic when $\mathrm{V}_{\mathrm{DD}}$ is less than $\mathrm{V}_{P O R}$.

(a) internal oscillator; $\mathrm{T}_{\mathrm{amb}}=+27^{\circ} \mathrm{C}$.

(b) external oscillator.

Fig. 16 Operating supply current against supply voltage (analogue output disabled).

(a) output impedance near negative power rail; $T_{a m b}=+27^{\circ} \mathrm{C}$.

(b) output impedance near positive power rail; $\mathrm{T}_{\mathrm{amb}}=+27^{\circ} \mathrm{C}$.

Fig. 17 Output impedance of analogue output buffer (near power rails).
The $x$-axis represents the hex input-code equivalent of the output voltage.

## APPLICATION INFORMATION

Inputs must be connected to $\mathrm{V}_{\text {SS }}$ or $\mathrm{V}_{\text {DD }}$ when not in use. Analogue inputs may also be connected to AGND or $V_{\text {REF }}$.
In order to prevent excessive ground and supply noise and to minimize cross-talk of the digital to analogue signal paths the user has to design the printed-circuit board layout very carefully. Supply lines common to a PCF8591 device and noisy digital circuits and ground loops should be avoided. Decoupling capacitors ( $>10 \mu \mathrm{~F}$ ) are recommended for power supply and reference voltage inputs.


Fig. 18 Application diagram.


Purchase of Philips' $I^{2} \mathrm{C}$ components conveys a license under the Philips ${ }^{\prime}{ }^{2} \mathrm{C}$ patent to use the components in the $\mathrm{I}^{2} \mathrm{C}$-system provided the system conforms to the $I^{2} \mathrm{C}$ specifications defined by Philips.

## 7-BIT ANALOGUE-TO-DIGITAL CONVERTER (ADC 7)

## GENERAL DESCRIPTION

The PNA7509 is a monolithic NMOS 7-bit analogue-to-digital converter (ADC) designed for video applications. The device converts the analogue input signal into 7 -bit binary coded digital words at a sampling rate of 22 MHz .
The circuit comprises 129 comparators, a reference resistor chain, combining logic, transcoder stages, and TTL output buffers which are positive edge triggered and can be switched into 3 -state mode. The digital output is selectable in two's complement or binary coding.
The use of separate outputs for overflow and underflow detection facilitates full-scale driving.

## Features

- 7-bit resolution
- No external sample and hold required
- High input impedance
- Binary or two's complement 3 -state TTL outputs
- Overflow and underflow 3-state TTL outputs
- All outputs positive-edge triggered
- Standard 24 -pin package


## Applications

- High-speed A/D conversion
- Video signal digitizing
- Radar pulse analysis
- Transient signal analysis
- High energy physics research


## QUICK REFERENCE DATA

Measured over full voltage and temperature range unless otherwise specified

| parameter | conditions | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage (pins 3, 12, 23) |  | VDD5 | 4,5 | - | 5,5 | V |
| Supply voltage (pin 24) |  | VDD10 | 9,5 | - | 10,5 | V |
| Supply current (pins 3, 12, 23) | note 1 | IDD5 | - | - | 65 | mA |
| Supply current (pin 24) | note 1 | IDD10 | - | - | 13 | mA |
| Reference current (pins 4, 20) |  | 1 ref | 150 | - | 450 | $\mu \mathrm{A}$ |
| Reference voltage LOW (pin 20) |  | $V_{\text {refL }}$ | 2,4 | 2,5 | 2,6 | V |
| Reference voltage HIGH (pin 4) |  | $V_{\text {refH }}$ | 5,0 | 5,1 | 5,2 | V |
| Non-linearity integral | $\mathrm{f}_{\mathrm{i}}=1,1 \mathrm{kHz}$ | INL | - | - | $\pm 1 / 2$ | LSB |
| differential |  | DNL | - | - | $\pm 1 / 2$ | LSB |
| -3 dB Bandwidth |  | B | 11 | - | - | MHz |
| Clock frequency (pin 14) |  | ${ }^{\text {f CLK }}$ | 1 | - | 22 | MHz |
| Total power dissipation | note 1 | $\mathrm{P}_{\text {tot }}$ | - | - | 500 | mW |

Note to quick reference data

1. Measured under nominal conditions: $V_{D D 5}=5 \mathrm{~V} ; \mathrm{V}_{\mathrm{DD} 10}=10 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=22^{\circ} \mathrm{C}$.

## PACKAGE OUTLINES

24-lead DIL; plastic (SOT 101A).


## Note

All three pins 3, 12 and 23 must be connected to positive supply voltage +5 V .
Fig. 1 Block diagram.


Fig. 2 Pinning diagram.


## PINNING

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)
Supply voltage range (pins $3,12,23$ )
Supply voltage range (pin 24)
Input voltage range
Output current
Total power dissipation
Storage temperature range
Operating ambient temperature range

| $\mathrm{V}_{\text {DD5 }}$ | $-0,5$ to +7 V |
| :--- | ---: |
| $\mathrm{~V}_{\text {DD10 }}$ | $-0,5$ to +12 V |
| $\mathrm{~V}_{\mathrm{I}}$ | $-0,5$ to +7 V |
| $\mathrm{I}_{\mathrm{O}}$ | 5 mA |
| $\mathrm{P}_{\text {tot }}$ | 1 W |
| $\mathrm{~T}_{\text {stg }}$ | -65 to $+150{ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {amb }}$ | 0 to $+70{ }^{\circ} \mathrm{C}$ |

## HANDLING

Inputs and outputs are protected against electrostatic discharge in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices (see "Handling MOS Devices").

## CHARACTERISTICS

$\mathrm{V}_{\mathrm{DD5}}=\mathrm{V}_{3,12,23-13}=4,5$ to $5,5 \mathrm{~V} ; \mathrm{V}_{\mathrm{DD} 10}=\mathrm{V}_{24-2}=9,5$ to $10,5 \mathrm{~V} ; \mathrm{C}_{\mathrm{BB}}=100 \mathrm{nF}$;
$\mathrm{T}_{\mathrm{amb}}=0$ to $+70^{\circ} \mathrm{C}$

| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply |  |  |  |  |  |
| Supply voltage (pins 3, 12, 23) | $\mathrm{V}_{\text {DD5 }}$ | 4,5 | - | 5,5 | $v$ |
| Supply voltage (pin 24) | $\mathrm{V}_{\text {DD10 }}$ | 9,5 | - | 10,5 | V |
| Supply current (pins 3, 12, 23) | 'DD5 | - | - | 85 | mA |
| Supply current (pin 24) | ${ }^{\prime}$ DD10 | - | - | 18 | mA |
| Reference voltages |  |  |  |  |  |
| Reference voltage LOW (pin 20) | $\mathrm{V}_{\text {refL }}$ | 2,4 | 2,5 | 2,6 | V |
| Reference voltage HIGH (pin 4) | $V_{\text {refH }}$ | 5,0 | 5,1 | 5,2 | V |
| Reference current | $I_{\text {ref }}$ | 150 | - | 450 | $\mu \mathrm{A}$ |
| InputsClock input (pin 14) |  |  |  |  |  |
|  |  |  |  |  |  |
| Input voltage LOW | $V_{\text {IL }}$ | -0,3 | - | 0,8 | V |
| Input voltage HIGH (note 1) | $\mathrm{V}_{\text {IH }}$ | 3,0 | - | $\mathrm{V}_{\text {DD5 }}$ | v |
| Digital input levels (pins 5, 18,21; note 2) Input voltage LOW | V | 0 | - | 08 | V |
| Input voltage HIGH | $\mathrm{V}_{\text {IH }}$ | 2,0 | - | VDD5 | V |
| Input current <br> at $\mathrm{V}_{5}=0 \mathrm{~V} ; \mathrm{V}_{13}=\mathrm{GND}$ | - 15 | 15 | - | 70 | $\mu \mathrm{A}$ |
| at $\mathrm{V}_{18}=5 \mathrm{~V} ; \mathrm{V}_{13}=\mathrm{GND}$ | 118 | 15 | - | 70 | $\mu \mathrm{A}$ |
| at $\mathrm{V}_{21}=0 \mathrm{~V} ; \mathrm{V}_{13}=\mathrm{GND}$ | $-121$ | 15 | - | 120 | $\mu \mathrm{A}$ |
| Input leakage current (except pins 5, 18 and 21) | ${ }^{\text {L }}$ I | - | - | 10 | $\mu \mathrm{A}$ |
| Analogue input levels (pin 1) at $\mathrm{V}_{\text {refL }}=2,5 \mathrm{~V}$; $\mathrm{V}_{\text {refH }}=5,1 \mathrm{~V}$ |  |  |  |  |  |
| Input voltage amplitude (peak-to-peak value) | $V_{1(p-p)}$ | - | 2,6 | - | V |
| Input capacitance (note 3) | $\mathrm{C}_{1-2}$ | - | - | 30 | pF |

## Notes to characteristics

1. Maximum input voltage must not exceed $5,0 \mathrm{~V}$.
2. If pin 5 is LOW binary coding is selected.

If pin 5 is HIGH two's complement is selected.
If pin 5, 18 and 21 are open-circuit, pin 5, 21 are HIGH and pin 18 is LOW.
For output coding see Table 1 and mode selection see Table 2.
3. Tested on sample base.

| parameter | symbol | min. | max. | unit |
| :--- | :---: | :---: | :---: | :---: |
| Outputs <br> Digital voltage outputs <br> (pins 6 to 11 and 15 to 17) <br> Output voltage LOW <br> at IO $=2 \mathrm{~mA}$ <br> Output voltage HIGH <br> at $-\mathrm{IO}_{\mathrm{O}}=0,5 \mathrm{~mA}$ VOL | 0 | $+0,4$ | V |  |

Table 1 Output coding ( $\mathrm{V}_{\text {refL }}=2,50 \mathrm{~V} ; \mathrm{V}_{\text {refH }}=5,08 \mathrm{~V}$ )

| step | $\begin{array}{\|c\|} \hline v_{1-2} \\ (1) \end{array}$ | UNFL | OVFL |  |  | $\begin{array}{r} b \\ \text { bit } 6 \end{array}$ | $\begin{aligned} & \text { binar } \\ & 6-b \end{aligned}$ | bit 0 |  |  |  |  | $\text { bit } 6$ | comp | $\begin{aligned} & \text { plem } \\ & \text { oit } 0 \end{aligned}$ | nent |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| underflow | $<2,51$ | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 10 | 00 | 0 | 0 | 0 |
| 0 | 2,51 | 0 | 0 |  | 0 | 0 | 0 | 0 | 0 | 0 |  | 10 | 00 | 0 | 0 | 0 |
| 1 | 2,53 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 |  | 0 | 0 | 0 | 0 |
| - |  | - | - | . | - |  | . |  |  | - |  |  | - . | . | - |  |
| - | - | - | - | - | - | - | - | - | - | - |  |  | - | - | - | - |
| - | - | - | - | - | - | - | - | - | - | - |  |  | - . | - | - | - |
| 126 | 5,03 | 0 | 0 |  | 1 | 1 | 1 | 1 | 1 | 0 |  |  | 11 | 1 |  | 1 |
| 127 | 5,05 | 0 | 0 |  | 1 | 1 | 1 | 1 | 1 | 1 |  | 0 | 11 | 1 | 1 | 1 |
| overflow | $\geqslant 5,07$ | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |  |  | 11 | 1 | 1 | 1 |

## Note to Table 1

1. Approximate values.

Table 2 Mode selection

| $\overline{\text { CE 1 }}$ | CE 2 | bit 0 to bit 6 | UNFL, OVFL |
| :---: | :---: | :--- | :--- |
| $X$ | 0 | HIGH impedance | HIGH impedance |
| 0 | 1 | active | active |
| 1 | 1 | HIGH impedance | active |

## PNA7509

CHARACTERISTICS (continued)
$V_{\text {DD5 }}=V_{3,12,23-13}=4,5 \mathrm{~V}$ to $5,5 \mathrm{~V} ; \mathrm{V}_{\text {DD10 }}=\mathrm{V}_{24-2}=9,5 \mathrm{~V}$ to $10,5 \mathrm{~V} ; \mathrm{V}_{\text {refL }}=2,5 \mathrm{~V}$;
$V_{\text {refH }}=5,1 \mathrm{~V} ; \mathrm{f}_{\mathrm{CLK}}=22 \mathrm{MHz} ; \mathrm{C}_{\mathrm{BB}}=100 \mathrm{nF} ; \mathrm{T}_{\mathrm{amb}}=0$ to $+70^{\circ} \mathrm{C}$

| parameter | symbol | min. | max. | unit |
| :---: | :---: | :---: | :---: | :---: |
| Switching characteristics (see also Fig. 3)Clock input (pin 14)Clock frequencyClock cycle time LOWClock cycle time HIGHInput rise and fall times (pin 1)rise timefall time |  |  |  |  |
|  |  |  |  |  |
|  | ${ }^{\text {f CLK }}$ | 1 | 22 | MHz |
|  | t LOW | 20 | - | ns |
|  | thigh | 20 | - | ns |
|  | $\mathrm{t}_{\mathrm{r}}$ | - | 3 | ns |
|  | $\mathrm{tf}_{f}$ | - | 3 | ns |
| Analogue input (note 1) |  |  |  |  |
| Bandwidth ( -3 dB ) | B | 11 | - | MHz |
| Differential gain (note 2) | dG | - | $\pm 5$ | \% |
| Differential phase (note 2) | $\mathrm{d}_{\mathrm{p}}$ | - | $\pm 2,5$ | deg |
| Non-harmonic noise |  | - | -36 | dB |
| Peak error (non-harmonic noise)(note 3) |  | - | 3 | LSB |
| Harmonics (full scale) fundamental (note 3) | $\mathrm{f}_{0}$ | - | 0 | dB |
| r.m.s. (2nd +3 rd harmonic) | $\mathrm{f}_{2,3}$ | - | -28 | dB |
| r.m.s. (4th +5 th +6 th +7 th harmonic) | $\mathrm{f}_{4-7}$ | - | -35 | dB |


| parameter | symbol | min. | max. | unit |
| :--- | :--- | :--- | :--- | :--- |
| Digital outputs (notes 1 and 4) |  |  |  |  |
| Output hold time | $\mathrm{t}_{\mathrm{HOLD}}$ | 6 | - | ns |
| Output delay time at $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ | $\mathrm{t}_{\mathrm{d}}$ | - | 38 | ns |
| Output delay time at $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | $\mathrm{t}_{\mathrm{d}}$ | - | 48 | ns |
| 3-state delay time | $\mathrm{t}_{\mathrm{dt}}$ | - | 25 | ns |
| Capacitive output load | COL | 0 | 15 | pF |
| Transfer function |  |  |  |  |
| Non-linearity at $\mathrm{f}_{\mathrm{i}}=1,1 \mathrm{kHz}$ <br> integral | INL | - | $\pm 1 / 2$ | LSB |
| $\quad$ differential | DNL | - | $\pm 1 / 2$ | LSB |

## Notes to timing characteristics

1. Clock input rise and fall times are at the maximum clock frequency ( $10 \%$ and $90 \%$ levels).
2. Low frequency sinewave (peak-to-peak value of the analogue input voltage at $\mathrm{V}_{1(\mathrm{p}-\mathrm{p})}=1,8 \mathrm{~V}$ ) combined with a sinewave voltage $\left(\mathrm{V}_{1}(\mathrm{p}-\mathrm{p})=0,7 \mathrm{~V}\right)$ at $f_{i}=5 \mathrm{MHz}$.
3. Analogue frequency $f_{i}(A)=5 \mathrm{MHz}$ Amplitude $\mathrm{V}_{\mathrm{i}}(\mathrm{A})=2.42 \mathrm{~V}$ (peak-to-peak value).
4. The timing values of the digital outputs at pins 6 to 11 and 15 to 17 are measured with the clock input reference level at $1,5 \mathrm{~V}$.

(1) There is a delay of 3 clock cycles between sampling of an analogue input signal and the corresponding digital output.

Fig. 3 Timing diagram.

## APPLICATION NOTE

The minimum and maximum values provided in the data sheet are guaranteed over the whole voltage and temperature range. This note gives additional information to the data sheet where the typical values indicate the behaviour under nominal conditions; $V_{D D 5}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD} 10}=10 \mathrm{~V}, \mathrm{~T}_{\mathrm{amb}}=22{ }^{\circ} \mathrm{C}$.

| parameter | symbol | typ. | unit |
| :---: | :---: | :---: | :---: |
| Supply |  |  |  |
| Supply current (pins 3, 12, 23) | IDD5 | 51 | mA |
| Supply current (pin 24) | IDD10 | 11 | mA |
| Maximum clock frequency | ${ }^{\text {f CLK }}$ | 25 | MHz |
| Bandwidth ( -3 dB ) | B | 20 | MHz |
| Total power dissipation | Ptot | 365 | mW |
| Peak error (non-harmonic noise) |  | 1,5 | LSB |
| ```Suppression of harmonics sum of: f2nd + f3rd f4th + f5th + f6th + f7th``` |  | $\begin{aligned} & 31 \\ & 39 \end{aligned}$ | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| Non-linearity integral differential | INL DNL | $\begin{aligned} & \pm 1 / 4 \\ & \pm 1 / 3 \end{aligned}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| Differential gain | dG | $\pm 3$ | \% |
| Differential phase | dP | $\pm 1$ | \% |
| Large signal phase error | $\mathrm{Pe}_{\mathrm{e}}$ | 10 | deg |
| Non-harmonic noise |  | 40 | dB |

Typical values are measured on sample base.

## Application recommendation

Spikes at the 10 V supply input must be avoided (e. g. overshoots during switching).
Even a spike duration of less than $1 \mu \mathrm{~s}$ can destroy the device.

## APPLICATION NOTE (continued)

## Test philosophy

Fig. 4 is a block diagram showing analogue-to-digital testing with a phase locked signal source. The signal generator provides a 5 MHz sinewave for the device under test (except for the linearity test). The 22 MHz clock input is provided by the clock generator. The phase relationship between signal and clock generator is shifted by 100 pico sec. each signal period to provide an effective clock rate of 10 GHz for analysis.
Most calculations are carried out in the spectral domain using Fast Fourier Transformation (FFT) and the inverse FFT to return to time domain.
The successive processing completes the specific measurement (Fig. 5, 6, 7 and 8).
The non-linearities of the converter, integral (INL) and differential (DNL), are measured using a low frequency ramp signal. Within a general uncertain range of conversion between two steps the output signal of the converter randomly switches.
After low-pass filtering the different step width is used for calculating the line of least squares to obtain integral non-linearity.
To calculate differential non-linearity a counter is used to count the frequency of each step. A histogram is calculated from the counter result to provide the basis for further computation (Fig. 7).


Fig. 4 Analogue-to-digital converter testing with locked signal source.


Fig. 5 Sinewave test; non-harmonic noise and peak error.


Fig. 6 Differential gain and phase.

APPLICATION NOTE (continued)


Where: $\quad$ INL $=$ Integral Non-Linearity.
DNL = Differential Non-Linearity.
Fig. 7 Low frequency ramp test; linearity.


Fig. 8 Large signal phase error.

## 8-BIT MULTIPLYING DAC

## GENERAL DESCRIPTION

The PNA7518 is a NMOS 8-bit multiplying digital-to-analogue converter (DAC) designed for video applications. The device converts a digital input signal into a voltage-equivalent analogue output at a sampling rate of 30 MHz .
The input signal is latched, then fed to a decoder which switches a transfer gate array (1 out of 256) to select the appropriate analogue signal from a resistor chain. Two external reference voltages supply the resistor chain. The multiplying capability is obtained by using the independent reference voltages.
The input latches are positive-edge triggered. The output impedance is approximately $0,5 \mathrm{k} \Omega$ depending on the applied digital code. An additional operational amplifier is required for the $75 \Omega$ output impedance. Two's complement is selected when STC ( p in 11 ) is HIGH or is not connected. STC inverts the most significant bit (MSB).

## Features

- TTL input levels
- Positive-edge triggered
- Analogue voltage output at 30 MHz sampling rate
- Binary or two's complement input
- Output voltage accuracy to within $\pm 1 / 2$ of the input LSB
- Multiplying capability
- 12 MHz bandwidth
- 8-bit resolution


## QUICK REFERENCE DATA

| parameter | conditions | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage range |  | VDD | 4,5 | - | 5,5 | V |
| Supply current |  | ${ }^{1}$ DD | - | - | 80 | mA |
| Reference voltage LOW |  | $V_{\text {refL }}$ | 0 | - | 2,0 | V |
| Reference voltage HIGH |  | $\mathrm{V}_{\text {refH }}$ | 0 | - | 2,0 | V |
| Static non-linearity | note 1 |  | - | - | $\pm 0,5$ | LSB |
| Bandwidth at -3 dB | note 2 | B | 12 | - | - | MHz |
| Clock frequency | $\begin{aligned} & \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C} ; \\ & \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \end{aligned}$ | ${ }^{\text {f CLK }}$ | 10 | - | 30 | MHz |
| Total power consumption |  | P | - | - | 470 | mW |

For explanation of notes see "Notes to the characteristics".

## Applications

- Video data conversion
- Waveform/test signal generation
- CRT displays
- Colour/black-and-white graphics


## PACKAGE OUTLINE

16-lead DIL; plastic (SOT38D)


Fig. 1 Block diagram.


Fig. 2 Pinning diagram.

## PINNING

| 1 | $\mathrm{V}_{\text {AO }}$ | analogue output voltage |
| :---: | :---: | :---: |
| 2 | $V_{\text {refL }}$ | reference voltage LOW |
| 3 | bit 3 |  |
| 4 | bit 2 | digital voltage inputs ( $\mathrm{V}_{\mathrm{l}}$ ) |
| 5 | bit 1 | digitar voltage inputs (V) |
| 6 | bit 0 | least-significant bit (LSB) |
| 7 | $V_{B B}$ | back bias |
| 8 | GND | ground |
| 9 | $V_{\text {refH }}$ | reference voltage HIGH |
| 10 | ${ }_{\text {f CLK }}$ | clock input |
| 11 | STC | select two's complement |
| 12 | bit 7 | most-significant bit (MSB) |
| 13 | bit 6 | digital voltage inputs ( $\mathrm{V}_{\mathrm{l}}$ ) |
| 14 | bit 5 | digitar volage inputs ( $\mathrm{V}_{\dagger}$ ) |
| 15 | bit 4 |  |
| 16 | $V_{\text {DD }}$ | positive supply voltage |

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)

| parameter | symbol | min. | max. | unit |
| :---: | :---: | :---: | :---: | :---: |
| Supply voltage range | $V_{D D}$ | -0,5 | 7,0 | V |
| Input voltage B0 to B7 and STC | $V_{1}$ | -0,5 | 7,0 | V |
| Output voltage | $\mathrm{V}_{\mathrm{AO}}$ | -0,5 | 7,0 | V |
| Total power dissipation | $\mathrm{P}_{\text {tot }}$ | - | 800 | mW |
| Storage temperature range | $\mathrm{T}_{\text {stg }}$ | -65 | + 150 | ${ }^{\circ} \mathrm{C}$ |
| Operating ambient temperature range | $\mathrm{T}_{\text {amb }}$ | 0 | + 70 | ${ }^{\circ} \mathrm{C}$ |
| Temperature range with back bias | $\mathrm{T}_{\text {BB }}$ | -10 | +80 | ${ }^{\circ} \mathrm{C}$ |
| Clock frequency | ${ }^{\text {f }}$ CLK | 10 | - | kHz |

## HANDLING

Inputs and outputs are protected against electrostatic discharge in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices (see "Handling MOS Devices").

## CHARACTERISTICS

$V_{D D}=4,5$ to $5,5 \mathrm{~V} ; \mathrm{C}_{\mathrm{BB}}=100 \mathrm{nF} ; \mathrm{T}_{\mathrm{amb}}=0$ to $+70^{\circ} \mathrm{C}$; unless otherwise specified

| parameter | conditions | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply |  |  |  |  |  |  |
| Supply voltage |  | $V_{\text {DD }}$ | 4,5 | - | 5,5 | V |
| Supply current |  | IDD | - | - | 80 | mA |
| Inputs B0 to B7, CLK, and STC |  |  |  |  |  |  |
| Input voltage LOW |  | $V_{\text {IL }}$ | 0 | - | 0,8 | V |
| Input voltage HIGH |  | $\mathrm{V}_{\text {IH }}$ | 2 | - | $\mathrm{V}_{\mathrm{DD}}$ | V |
| input leakage current (except STC) |  | ${ }^{\prime} \mathrm{LI}$ | - | - | 10 | $\mu \mathrm{A}$ |
| STC input current |  | 1 | - | - | 100 | $\mu \mathrm{A}$ |
| Reference voltages |  |  |  |  |  |  |
| Reference voltage LOW |  | $V_{\text {refL }}$ | 0 | - | 2 | V |
| Reference voltage HIGH |  | $\mathrm{V}_{\text {refH }}$ | 0 | - | 2 | V |
| Reference ladder between $V_{\text {refL }}$ and $V_{\text {refH }}$ |  | $\mathrm{R}_{\text {ref }}$ | 150 | - | 300 | $\Omega$ |
| Linearity |  |  |  |  |  |  |
| Static non-linearity | note 1 |  | - | - | $\pm 0,5$ | LSB |
| Clock input |  |  |  |  |  |  |
| Clock frequency | $\begin{aligned} & \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C} ; \\ & \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \end{aligned}$ | ${ }^{\text {f CLK }}$ | 10 | - | 30 | MHz |
| Bandwidth |  |  |  |  |  |  |
| Bandwidth at -3 dB | note 2 | B | 12 | - | - | MHz |

## Notes to the characteristics

1. Measured at $\mathrm{R}_{\mathrm{AO}}=200 \mathrm{k} \Omega ; \mathrm{V}_{\text {refL }}=0 \mathrm{~V} ; \mathrm{V}_{\text {refH }}=2 \mathrm{~V}$ and $\mathrm{f} C L K=28 \mathrm{MHz}$.
2. Measured at $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} ; \mathrm{T}_{\text {amb }}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\text {refL }}=0 \mathrm{~V} ; \mathrm{V}_{\text {refH }}=2 \mathrm{~V} ; \mathrm{f}_{\mathrm{CLK}}=30 \mathrm{MHz}$; duty cycle $=0,5$; rise and fall time $=3 \mathrm{~ns}$ and a 6 pF load at the analogue output. The analogue output signal is scanned by an external sample and hold circuit.

## APPLICATION INFORMATION

This section provides additional information to the characteristics. The values are measured on a sampling basis.

Table 1 Application characteristics

| parameter | symbol | typ. | unit |
| :---: | :---: | :---: | :---: |
| Supply current | ${ }^{\text {I D D }}$ | 50 | mA |
| Power consumption | P | 270 | mW |
| Minimum clock frequency | ${ }^{\text {f CLK }}$ | 10 | kHz |
| Maximum clock frequency | ${ }^{\text {f CLK }}$ | 45 | MHz |
| Static non-linearity |  | $\pm 0,25$ | LSB |
| Reference ladder | $\mathrm{R}_{\text {ref }}$ | 210 | $\Omega$ |
| Bandwidth | B | 15 | MHz |
| Set-up time | ${ }^{\text {t }}$ S | 3 | ns |
| Input hold time | thD | 4 | ns |
| Propagation delay | tPD | $1 \times \mathrm{t}$ CLK +30 | ns |

## Where:

$V_{D D}=5 \mathrm{~V} ; T_{\text {amb }}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\text {refL }}=0 \mathrm{~V} ; \mathrm{V}_{\text {refH }}=2,0 \mathrm{~V}$.


Fig. 3 Switching characteristics.

## UNIVERSAL SYNC GENERATOR

## GENERAL DESCRIPTION

The SAA 1043 generates the synchronizing waveforms required in all types of video source equipment (video cameras, film-scanners, video games, computer displays and similar applications). The device is programmable to suit standards SECAM1, SECAM2, PAL/CCIR, NTSC1, NTSC2 and PAL-M; the video game 624 and 524 -line standards; and can be synchronized to an external sync signal. Inputs and outputs are CMOS compatible.

## Features

- Programmable to eight standards
- Horizontal frequency manipulation for application in non-standard systems
- Oscillator functions with LC or crystal elements
- Additional outputs to simplify camera signal processing
- Can be synchronized to an external sync signal
- Vertical reset for fast vertical lock
- Subcarrier lock in combination with subcarrier coupler SAA1044
- Very low power consumption


## QUICK REFERENCE DATA

| parameter | symbol | $\min$. | typ. | $\max$. | unit |
| :--- | :--- | :--- | :--- | :--- | :--- |
| Supply voltage range (pin 28) | $\mathrm{V}_{\mathrm{DD}}$ | 5.7 | - | 7.5 | V |
| Supply current range (quiescent) | $\mathrm{I}_{\mathrm{DD}}$ | - | - | 10 | $\mu \mathrm{~A}$ |
| Oscillator frequency | $\mathrm{f}_{\mathrm{OSC}}$ | - | - | 5.1 | MHz |
| Operating ambient temperature range | $\mathrm{T}_{\mathrm{amb}}$ | -25 | - | +70 | ${ }^{\circ} \mathrm{C}$ |

## PACKAGE OUTLINES

SAA 1043 : 28-lead DIL; plastic (SOT117).
SAA 1043T: 28-lead mini-pack; plastic (SO28; SOT 136A).


Fig. 1 Block diagram.


Fig. 2 Pinning diagram.

## PINNING

| 1 | BC | burst flag/chrominance blanking (SECAM) output |
| :---: | :---: | :---: |
| 2 | FH2 | PAL identification output |
| 3 | SI | set identification input (SECAM, PAL, PAL-M) |
| 4 | FH3 | 400 Hz (PAL); 360 HZ (NTSC, PAL-M) and $\mathrm{f}_{\mathrm{H}} / 3$ (SECAM) |
| 5 | X | standard programming input |
| 6 | $Y$ | standard programming input |
| 7 | FD | standard programming input |
| 8 | FH80 | $80 \times f{ }_{\text {H }}$ output ( 1.25 MHz ) |
| 9 | VCR | VCR standard input |
| 10 | OSCO | oscillator output |
| 11 | OSCI | oscillator input |
| 12 | PH | phase detector output |
| 13 | NS | no-sync detector output |
| 14 | $\mathrm{V}_{\text {SS }}$ | negative supply voltage (ground) |
| 15 | ECS | external composite sync input |
| 16 | RI | vertical identification output |
| 17 | WMP | white measurement pulse output |
| 18 | RR | vertical reset input |
| 19 | V1 | vertical drive output |
| 20 | V2 | vertical drive output |
| 21 | CLP | clamp pulse output |
| 22 | DL | $2 \times \mathrm{f}_{\mathrm{H}}$ input/output |
| 23 | H1 | horizontal drive output |
| 24 | H2 | horizontal drive output |
| 25 | CB | composite blanking output |
| 26 | CS | composite sync output |
| 27 | ID | SECAM identification output |
| 28 | $V_{D D}$ | positive supply voltage |

## FUNCTIONAL DESCRIPTION

## Sync pulse generation

Programming of operating standard
The standard required for operation is programmed using the inputs $\mathrm{X}, \mathrm{Y}$ and FD as shown in Table 1. The FD input selects 525 or 625 -line working of the vertical counter ( 524 or 624 -lines for video game standards) and also influences the choice of oscillator frequency as shown in Table 2.

Table 1 Programming of operating standard

| standard | FD | $X$ | $Y$ |
| :--- | :--- | :--- | :--- |
| SECAM 1 | 0 | 0 | 0 |
| SECAM 2 | 0 | 0 | 1 |
| 624 | 0 | 1 | 0 |
| PAL/CCIR | 0 | 1 | 1 |
| NTSC 1 | 1 | 0 | 0 |
| NTSC 2 | 1 | 0 | 1 |
| 524 | 1 | 1 | 0 |
| PAL-M | 1 | 1 | 1 |

positive logic: $1=$ HIGH; $0=$ LOW
Oscillator
The built-in oscillator of the SAA 1043 functions with an external LC-circuit (Fig. 3) or with a crystal of the parallel resonance type (Fig. 4). For operation in the VCR mode the LC oscillator circuit is recommended. The frequencies required for the operating standards are shown in Table 2.

Table 2 Oscillator input frequencies

| operating <br> standard | osc. frequency <br> (foSCI) MHz | vertical <br> divider (FD) | vertical fre- <br> quency (fV) Hz | horizontal fre- <br> quency ( $\mathrm{f}_{\mathrm{H}}$ ) Hz |
| :--- | :--- | :--- | :--- | :--- |
| PAL, SECAM, 624 | 5.0 | 0 | 50 | 15625 |
| NTSC, PAL-M, 524 | 5.034964 | 1 | 59.94 | 15734.26 |
| PAL, SECAM, 624 | 2.5 | $\mathrm{H} 2($ pin 24) | 50 | 15625 |
| NTSC, PAL-M, 524 | 2.51782 | H 1 (pin 23) | 59.94 | 15734.26 |


(1) Component values can be calculated from the formula $f_{O S C I}=1 / 2 \pi \sqrt{ } L C_{v}$ where $C_{V}=C / 2+C_{p}$ and $\mathrm{C}_{\mathrm{p}}=$ parasitic capacitance of typically 5 pF .

Fig. 3 LC oscillator circuit.

(1) Catalogue number of crystal: 822229840760.
(2) All inputs not shown are at $\mathrm{V}_{\mathrm{SS}}$.

Fig. 4 Crystal oscillator circuit showing test set-up for oscillator frequency measurement.

## Synchronization to an external sync signal

Use is made of the phase comparator output PH to lock the internally generated sync pulses to an external sync signal. Reset pulses derived at each falling edge of the external sync signal (ECS) reset the the sync counter which is clocked at the internal horizontal frequency by the horizontal counter. At each horizontal scan period the sync counter opens the sync pulse gate and allows the ECS to be applied to the phase comparator where it is compared with the phase of the internally generated horizontal sync pulse. When the two signals are in phase the output PH is in a high impedance state. When a phase difference exists PH is pulled towards $\mathrm{V}_{\mathrm{DD}}$ or $\mathrm{V}_{S S}$ depending on the direction of the error (Fig. 5). The phase-analogue voltage on PH is used to correct the frequency at OSCI via a voltage-controlled oscillator and null the phase error between internal and external signals. Pulses occurring on the ECS outside of the sync pulse gating time (serration and equalization pulses) do not effect the phase comparator.


Fig. 5 Phase comparator characteristic.

## FUNCTIONAL DESCRIPTION (continued)

## Synchronization to an external sync signal (continued)

The circuit will lock to standard and non-standard sync signals. With standard signals the resetting of the sync counter is permitted after $3 / 4$ of the horizontal scan period and if one reset pulse is missed the next pulse will reset the counter. With non-standard signals a narrow reset window is imposed to avoid disturbances which would otherwise be visible on the screen during vertical blanking time. The width of this window is $64-15.2<$ reset time $<64+15.2 \mu$ s. If a reset pulse does not occur within this window the same window timing is specified for the next horizontal scan.

A no-sync signal is generated by the sync pulse gate if the sync counter is not reset from the ECS. The no-sync signal (NS) occurs $6.4 \mu \mathrm{~s}$ after the time of the missing reset pulse.
Detection of the vertical sync in the ECS is performed using a double sampling method which minimizes detection failures. Vertical lock is performed by comparing the internal vertical sync with a pulse derived from the ECS and using the result to modify the period of the vertical counter. This is achieved by manipulating the $D L\left(2 \times f_{H}\right)$ input to the vertical counter via the addition/subtraction logic. The DL pulses are added or suppressed to bring the circuit into lock in the shortest possible time; the direction taken is determined by a logic decision based on the half picture in which the ECS derived pulse occurred.

## Vertical reset input (RR)

The RR is used when external synchronization runs on separate vertical (V) and horizontal (H) pulses instead of composite sync (CS) pulses.

- RR = LOW : no external sync or external CS to ECS input
- RR $=\mathrm{V}$-pulses: external sync with H and V requires H -pulses to ECS input
duration of H -pulse $<5 \mu \mathrm{~s}$
duration of $V$-pulse $1 \mu \mathrm{~s}<\mathrm{t}_{\mathrm{V}}<3 \mu \mathrm{~s}$


## VCR standard input (VCR)

The VCR input sets the synchronization standard for VCRs.

- VCR $=$ HIGH: normal mode

Then the ECS input expects a $64 \mu \mathrm{~s} \pm 16 \mu \mathrm{~s}$ H-part of the CS pulse.
If the pulse fits inside the window, the SAA 1043 will continue to take synchronizing pulses only inside the window.
If the pulse does not occur inside the window, the synchronizing circuit will take off the window and accept pulses at any time.

- VCR = LOW: VCR mode

The window $\pm 16 \mu$ s is always applied.
If the colour burst is not present in the correct position, or FH2 is not in phase with the incoming signal, the set identification input (SI) must be set to logic HIGH on line 2 for the duration of 1 line.

## Use in non-standard systems

For systems requiring a non-standard horizontal frequency the number of horizontal scans per picture can be manipulated using the open drain input/output DL. The addition or suppression of pulses during the high ohmic period of DL modifies the vertical counter value. The suppression of two DL pulses per half picture will give one extra horizontal scan and the addition of two DL pulses will remove one horizontal scan from the half picture (see Fig. 6).

(1) Normal waveform at $D L ; f_{D L}=2 \times f_{H}$.
(2) Waveform at DL with two pulses suppressed increases the number of horizontal scans per half picture by 1 .
(3) Waveform at DL with two additional pulses decreases the number of horizontal scans per half picture by 1 .

Fig. 6 Manipulation of the horizontal frequency for non-standard systems.

## Output waveforms

The output waveforms for the different modes of operation are shown in Figs 7 and 8.


Fig. 7 Typical output waveforms for PAL/CCIR and SECAM. In the 624 -line mode the output waveforms are identical to the 1st half picture of PAL/CCIR and are not interlaced ( 0.5 H subtracted from the waveform timing).


WAVEFORM TIMING (Table 3, Figs 9 and 10)
The waveform timing depends on the frequency of the oscillator input (foSCI). This is shown in Table 3 as the number ( $n$ ) of oscillations at OSCI. The timings given are derived from $n \times \mathrm{t}_{\mathrm{OSCl}} \pm 100 \mathrm{~ns}$. One horizontal scan $(H)=320 \times \mathrm{t}_{\mathrm{OSCl}}=1 / \mathrm{f}_{\mathrm{H}}$. Note that the number of horizontal scans per half picture can be modified for non-standard systems using input/output DL as shown in Fig. 6.

Table 3 Waveform timing

| parameter | symbol | PAL | NTSC | PAL-M | SECAM | unit | n |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| cs |  |  |  |  |  |  |  |
| Horizontal sync pulse width | twSC1 | 4.8 | 4.77 | 4.77 | 4.8 | $\mu \mathrm{s}$ | 24 |
| Equalizing pulse width | twSC2 | 2.4 | 2.38 | 2.38 | 2.4 | $\mu \mathrm{s}$ | 8 |
| Serration pulse width | twsc3 | 4.8 | 4.77 | 4.77 | 4.8 | $\mu \mathrm{s}$ | 24 |
| Duration of preequalizing pulses |  | 2.5 | 3 | 3 | 2.5 | H |  |
| Duration of postequalizing pulses |  | 2.5 | 3 | 3 | 2.5 | H |  |
| Duration of serration pulses |  | 2.5 | 3 | 3.5 | 2.5 | H |  |
| CB |  |  |  |  |  |  |  |
| Horizontal blanking pulse width |  |  |  |  |  |  |  |
| PAL/SECAM/PAL-M | ${ }^{\text {tw }}$ WCB | 12 | - | 11.12 | 12 | $\mu \mathrm{s}$ | 60 |
| NTSC 1 | twCB | - | 11.12 | - | - | $\mu \mathrm{s}$ | 56 |
| NTSC 2 | twCB | - | 10.53* | - | - | $\mu \mathrm{s}$ | 53 |
| Front porch | tPCBCS | 1.6 | 1.59 | 1.59 | 1.6 | $\mu \mathrm{s}$ | 8 |
| Duration of vertical blanking |  |  |  |  |  |  |  |
| PAL/SECAM/PAL-M |  | $25 \mathrm{H}+$ twCB | - | $21 \mathrm{H}+\mathrm{t}$ WCB | $25 \mathrm{H}+\mathrm{t}$ WCB |  |  |
| NTSC 1 |  | - | $21 \mathrm{H}+\mathrm{twCB}$ | - | - |  |  |
| NTSC 2 |  | - | $19 \mathrm{H}+$ twCB | - | - |  |  |
| BC (PAL) |  |  |  |  |  |  |  |
| Burst key pulse width | twBC | 2.4 | 2.38 | 2.38 | - | $\mu \mathrm{s}$ | 12 |
| Sync to burst delay | tPCSBC | 5.6 | 5.56 | 5.76 | - | $\mu \mathrm{s}$ | 28 |
| Burst suppression |  | 9 | 9 | 11 | - | H |  |
| Position of burst <br> suppression: 1st half |  | H623 to | H523 to | H523 to | - |  |  |
|  |  | H6 | H6 | H8 | - |  |  |
| 2nd half |  | $\mathrm{H} 310 \text { to }$ $\mathrm{H} 318$ | $\mathrm{H} 261 \text { to }$ $\mathrm{H} 269$ | $\begin{aligned} & \mathrm{H} 260 \text { to } \\ & \mathrm{H} 270 \end{aligned}$ | - |  |  |
| 3rd half picture |  | $\begin{aligned} & \mathrm{H} 622 \text { to } \\ & \mathrm{H} 5 \end{aligned}$ | $\begin{aligned} & \text { H523 to } \\ & \text { H6 } \end{aligned}$ | $\begin{aligned} & \mathrm{H} 522 \text { to } \\ & \mathrm{H} 7 \end{aligned}$ | $-$ |  |  |
| 4th half picture |  | $\begin{aligned} & \text { H311 to } \\ & \text { H319 } \end{aligned}$ | $\begin{aligned} & \mathrm{H} 261 \text { to } \\ & \mathrm{H} 269 \end{aligned}$ | $\begin{aligned} & \mathrm{H} 259 \text { to } \\ & \text { H269 } \end{aligned}$ | - |  |  |


| parameter | symbol | PAL | NTSC | PAL-M | SECAM | unit | n |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| BC (SECAM) |  |  |  |  |  |  |  |
| Chrominance pulse width | ${ }^{\text {t }}$ WBC | - | - | - | 7.2 | $\mu \mathrm{s}$ | 36 |
| Chrominance to sync delay | tPBCCS | - | - | - | 1.6 | $\mu \mathrm{S}$ | 8 |
| Duration of vertical blanking: SECAM 1 <br> SECAM 2 | ```1st half picture: 25H + twBC except H320 to H328 2nd half picture: 24.5H+twBC except H7 to H15 1st half picture: 25H + twBC 2nd half picture: }24.5\textrm{H}+\mathrm{ twBC``` |  |  |  |  |  |  |
| CLP <br> Clamp pulse width Sync to clamp delay |  |  |  |  |  |  |  |
|  | twCLP | 2.4 | 2.38 | 2.38 | 2.4 | $\mu \mathrm{s}$ | 12 |
|  | tPCSCLP | 2.4 | 2.38 | 2.38 | 2.4 | $\mu \mathrm{s}$ | 12 |
| DL |  |  |  |  |  |  |  |
| Frequency | ${ }^{\text {f }}$ DL | $2 \times{ }^{\text {f }} \mathrm{H}$ | $2 \times \mathrm{f}_{\mathrm{H}}$ | $2 \times{ }^{\text {f }} \mathrm{H}$ | $2 \times{ }^{\text {f }} \mathrm{H}$ |  |  |
| Pulse width | tWDL | 9.6 | 9.53 | 9.53 | 9.6 | $\mu \mathrm{s}$ | 48 |
| DL to sync delay | tpCLCS | 5.6 | 5.56 | 5.56 | 5.6 | $\mu \mathrm{s}$ | 28 |
| FH80 |  |  |  |  |  |  |  |
| Frequency | ${ }^{\text {f }} \mathrm{FH} 80$ | $80 \times{ }^{\text {f }} \mathrm{H}$ | $80 \times{ }^{\text {f }}$ | $80 \times{ }^{\text {f }}$ | $80 \times{ }^{\text {f }}$ |  |  |
| Sync to FH80 delay |  | 0.2 | 0.2 | 0.2 | 0.2 | $\mu \mathrm{s}$ | 1 |
| H1, H2 |  |  |  |  |  |  |  |
| H1 pulse width | twh1 | 7.2 | 7.15 | 7.15 | 7.2 | $\mu \mathrm{s}$ | 36 |
| H2 pulse width | ${ }^{\text {tw }} \mathrm{H} 2$ | 7.2 | 7.15 | 7.15 | 7.2 | $\mu \mathrm{s}$ | 36 |
| H1 to sync delay | tPH1CS | 0.8 | 0.79 | 0.79 | 0.8 | $\mu \mathrm{S}$ | 4 |
| Sync to H2 delay | tPCSH2 | 0.8 | 0.79 | 0.79 | 0.8 | $\mu \mathrm{s}$ | 4 |
| Repetition period |  | 64 | 63.56 | 63.56 | 64 | $\mu \mathrm{s}$ |  |
| V1, V2 |  |  |  |  |  |  |  |
| V1 duration |  | 10 | 6 | 6 | 10 | H |  |
| V2 duration |  | 7.5 | 9 | 9 | 7.5 | H |  |
| V1 to sync delay | tpl 10 S | 1.6 | 1.59 | 1.59 | 1.6 | $\mu \mathrm{s}$ | 8 |
| Sync to V2 delay | tPV2CS | 1.6 | 1.59 | 1.59 | 1.6 | $\mu \mathrm{S}$ | 8 |
| FH2 |  |  |  |  |  |  |  |
| Frequency | ${ }^{\text {f }} \mathrm{H} 2$ | $\mathrm{f}_{\mathrm{H}} / 2$ | $\mathrm{f}_{\mathrm{H}} / 2$ | ${ }_{\mathrm{f}}^{\mathrm{H}} / 2$ | ${ }_{5} / 2$ |  |  |
| Sync to FH2 delay |  | 0 | 0 | 0 | 0 | $\mu \mathrm{S}$ |  |
| FH3 |  |  |  |  |  |  |  |
| Frequency | ${ }_{\text {f }}{ }_{\text {H3 }}$ | 400 | 360 | 360 | ${ }_{\mathrm{f}}^{\mathrm{H}} / 3$ |  |  |
| Sync to FH3 delay |  | - | - | - | 0 | $\mu \mathrm{s}$ |  |

WAVEFORM TIMING (continued)
Table 3 (continued)

| parameter | symbol | PAL | NTSC | PAL-M | SECAM | unit | n |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| WMP |  |  |  |  |  |  |  |
| WMP pulse width |  | 2.4 | 2.38 | 2.38 | 2.4 | $\mu \mathrm{S}$ | 12 |
| Sync to WMP delay |  | 34.4 | 34.16 | 34.16 | 34.4 | $\mu \mathrm{s}$ | 172 |
| Duration of WMP |  | 10 | 9 | 9 | 10 | H |  |
| Position of WMP 1st half picture: |  |  |  |  |  |  |  |
|  |  | H163 to | H 134 to | H 134 to | H163 to |  |  |
|  |  | H173 | H143 | H143 | H173 |  |  |
| 2nd half picture: |  | $\begin{aligned} & \mathrm{H} 475 \text { to } \\ & \mathrm{H} 485 \end{aligned}$ | $\begin{aligned} & \text { H396 to } \\ & \text { H405 } \end{aligned}$ | $\begin{aligned} & \text { H396 to } \\ & \text { H405 } \end{aligned}$ | $\begin{aligned} & \mathrm{H} 475 \text { to } \\ & \text { H485 } \end{aligned}$ |  |  |
| RI |  |  |  |  |  |  |  |
| Frequency |  | $\mathrm{f}_{\mathrm{V}} / 2$ | $\mathrm{f}_{\mathrm{V} / 2}$ | ${ }^{\mathrm{f}} \mathrm{V} / 2$ | $10 \mathrm{fr}_{\mathrm{H}}$ |  |  |
| Position of edges |  | $\begin{aligned} & \mathrm{H} 6 \text { and } \\ & \text { H318 } \end{aligned}$ | $\begin{aligned} & \mathrm{H} 7 \text { and } \\ & \mathrm{H} 269 \end{aligned}$ | H7 and H269 | - |  |  |
| ID |  |  |  |  |  |  |  |
| ID pulse width | tWID | 12.0 | 11.12 | 11.12 | 12.0 | $\mu \mathrm{s}$ | 60 |
| ID to sync delay | tpIDCS | 1.6 | 1.59 | 1.59 | 1.6 | $\mu \mathrm{s}$ | 8 |
| Position of ID 1st half picture: |  | H 7 to H15 | H 8 to H 22 | H8 to H22 | H 7 to H15 |  |  |
| 2nd half picture: |  | $\begin{aligned} & \text { H320 to } \\ & \text { H328 } \end{aligned}$ | $\begin{aligned} & \mathrm{H} 271 \text { to } \\ & \mathrm{H} 285 \end{aligned}$ | $\begin{aligned} & \mathrm{H} 271 \text { to } \\ & \mathrm{H} 285 \end{aligned}$ | $\begin{aligned} & \text { H320 to } \\ & \text { H328 } \end{aligned}$ |  |  |

[^9]

Fig. 9 Waveform timings; PAL/CCIR; SECAM; 624-line modes.

WAVEFORM TIMING (continued)


Fig. 10 Waveform timings: NTSC; PAL-M; 524-line modes.

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)

| parameter | symbol | $\min$. | max. | unit |
| :--- | :--- | :--- | :--- | :--- |
| Supply voltage range with respect to $\mathrm{V}_{\mathrm{SS}}$ | $\mathrm{V}_{\mathrm{DD}}$ | -0.5 | +15 | V |
| Input voltage range | $\mathrm{V}_{\mathrm{I}}$ | -0.5 | $\mathrm{~V}_{\mathrm{DD}}+0.5^{*}$ | V |
| Input current | $\pm \mathrm{I}_{\mathrm{I}}$ | - | 10 | mA |
| Output voltage range | $\mathrm{V}_{\mathrm{O}}$ | -0.5 | $\mathrm{~V}_{\mathrm{DD}}+0.5^{*}$ | V |
| Output current | $\pm \mathrm{I}_{\mathrm{O}}$ | - | 10 | mA |
| Total power dissipation per package | $\mathrm{P}_{\text {tot }}$ | - | 200 | mW |
| Power dissipation per output | $\mathrm{P}_{\mathrm{O}}$ | - | 100 | mW |
| Operating ambient temperature range | $\mathrm{T}_{\text {amb }}$ | -25 | +70 | $\mathrm{o}^{\mathrm{C}}$ |
| Storage temperature range | $\mathrm{T}_{\text {stg }}$ | -55 | +150 | $\mathrm{o}_{\mathrm{C}}$ |

## HANDLING

Inputs and outputs are protected against electrostatic discharge in normal handling. However, to be totally safe, it is good practice to take normal precautions appropriate to handling MOS devices (see 'Handling MOS Devices').

* $\mathrm{V}_{\mathrm{DD}}+0.5 \mathrm{~V}$ not to exceed 15 V .


## CHARACTERISTICS

$\mathrm{V}_{\mathrm{DD}}=5.7$ to $7.5 \mathrm{~V} ; \mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=-25$ to $+70^{\circ} \mathrm{C}$ unless otherwise specified

| parameter | symbol | min . | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supplies |  |  |  |  |  |
| Supply voltage | $V_{\text {DD }}$ | 5.7 | - | 7.5 | V |
| $\begin{aligned} & \text { Supply current (quiescent) } \\ & \text { at IO }=0 \mathrm{~mA} \text { at all outputs; } \\ & V_{D D}=7.5 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C} \end{aligned}$ | ${ }^{\text {I D D }}$ | - | - | 10 | $\mu \mathrm{A}$ |
| Inputs |  |  |  |  |  |
| Input voltage HIGH | $\mathrm{V}_{\text {IH }}$ | $0.7 \mathrm{~V}_{\text {DD }}$ | - | $V_{\text {DD }}$ | V |
| Input voltage LOW | $V_{\text {IL }}$ | 0 | - | $0.3 V_{\text {DD }}$ | V |
| Input leakage current at $\begin{aligned} & \mathrm{V}_{1}=7.5 \mathrm{~V} ; \mathrm{V}_{\mathrm{DD}}=7.5 \mathrm{~V} ; \\ & T_{\mathrm{amb}}=25^{\circ} \mathrm{C} \end{aligned}$ | ${ }^{\text {L }}$ I | - | - | 1 | $\mu \mathrm{A}$ |
| Input leakage current at $\begin{aligned} & V_{I}=0 \mathrm{~V} ; \mathrm{V}_{\mathrm{DD}}=7.5 \mathrm{~V} ; \\ & T_{\text {amb }}=25^{\circ} \mathrm{C} \end{aligned}$ | -ILI | - | - | 1 | $\mu \mathrm{A}$ |
| Outputs (except PH and OSCO) |  |  |  |  |  |
| Output voltage HIGH at $-\mathrm{I}_{\mathrm{OH}}=0.5 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{OH}}$ | $V_{D D}-0.5$ | - | - | V |
| Output voltage LOW at $\mathrm{I}_{\mathrm{OL}}=0.5 \mathrm{~mA}$ | $\mathrm{V}_{\text {OL }}$ | - | - | 0.4 | V |
| Output PH |  |  |  |  |  |
| Output voltage HIGH at $-\mathrm{I}_{\mathrm{OH}}=0.9 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{OH}}$ | $V_{D D}-0.5$ | - | - | V |
| Output voltage LOW at $\mathrm{I}_{\mathrm{OL}}=1.0 \mathrm{~mA}$ | $\mathrm{V}_{\text {OL }}$ | - | - | 0.4 | V |
| Output leakage current at $\mathrm{V}_{\mathrm{O}}=7.5 \mathrm{~V} ; \mathrm{V}_{\mathrm{DD}}=7.5 \mathrm{~V}$ | ILO | - | - | 5 | $\mu \mathrm{A}$ |
| Output leakage current at $\begin{aligned} & \mathrm{V}_{\mathrm{O}}=7.5 \mathrm{~V} ; \mathrm{V}_{\mathrm{DD}}=7.5 \mathrm{~V} ; \\ & \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C} \end{aligned}$ | ILO | - | - | 1 | $\mu \mathrm{A}$ |
| Output leakage current at $V_{O}=0 \mathrm{~V} ; \mathrm{V}_{\mathrm{DD}}=7.5 \mathrm{~V}$ | - ${ }^{\text {LO }}$ | - | - | 5 | $\mu \mathrm{A}$ |
| Output leakage current at $\begin{aligned} & \mathrm{V}_{\mathrm{O}}=0 \mathrm{~V} ; \mathrm{V}_{\mathrm{DD}}=7.5 \mathrm{~V} ; \\ & \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C} \end{aligned}$ | -ILO | - | - | 1 | $\mu \mathrm{A}$ |
| Output OSCO |  |  |  |  |  |
| Output voltage HIGH at $\mathrm{V}_{\mathrm{OSCI}}=0 \mathrm{~V} ;-\mathrm{I}_{\mathrm{OH}}=0.9 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{OH}}$ | $V_{D D}-0.5$ | - | - | V |
| Output voltage LOW at $\mathrm{V}_{\mathrm{OSCI}}=\mathrm{V}_{\mathrm{DD}} ; \mathrm{I}_{\mathrm{OL}}=1.0 \mathrm{~mA}$ | $\mathrm{V}_{\text {OL }}$ | - | - | 0.4 | V |


| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Input/output DL (open drain)* |  |  |  |  |  |
| Output voltage LOW at $\mathrm{I}_{\mathrm{OL}}=1.0 \mathrm{~mA}$ | $V_{\text {OL }}$ | - | - | 0.4 | V |
| Output leakage current at $\mathrm{V}_{\mathrm{O}}=7.5 \mathrm{~V} ; \mathrm{V}_{\mathrm{DD}}=7.5 \mathrm{~V}$ | 'Lo | - | - | 5 | $\mu \mathrm{A}$ |
| Output leakage current at $\begin{aligned} & \mathrm{V}_{\mathrm{O}}=7.5 \mathrm{~V} ; \mathrm{V}_{\mathrm{DD}}=7.5 \mathrm{~V} ; \\ & \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C} \end{aligned}$ | ILO | - | - | 1 | $\mu \mathrm{A}$ |
| Load resistance (Fig. 4) at $V_{D D}=5.7 \mathrm{~V}$ | $R_{L}$ | 1.4 | - | - | k $\Omega$ |
| at $\mathrm{V}_{\mathrm{DD}}=7.5 \mathrm{~V}$ | $\mathrm{R}_{\mathrm{L}}$ | 0.82 | - | - | k $\Omega$ |
| Time constant (Fig. 4) at $\mathrm{V}_{\mathrm{DD}}=5.7 \mathrm{~V}$ | $\mathrm{R}_{\mathrm{L}} \mathrm{C}_{\mathrm{L}}$ | - | - | 19 | ns |
| at $\mathrm{V}_{\mathrm{DD}}=7.5 \mathrm{~V}$ | $\mathrm{R}_{\mathrm{L}} \mathrm{C}_{\mathrm{L}}$ | - | - | 13 | ns |
| Oscillator frequency (Fig. 4) |  |  |  |  |  |
| Maximum oscillator frequency at $\mathrm{V}_{\mathrm{DD}}=5.7 \mathrm{~V}$ | fosc | 5.1 | - | - | MHz |

* An external pull-up resistor ( $3.9 \mathrm{k} \Omega$ ) must be connected between DL and $\mathrm{V}_{\mathrm{DD}}$. The time constant $R_{L} C_{L}$ must not exceed the values given.


## APPLICATION INFORMATION



Fig. 11 Synchronizing circuit using passive filter network.

## SUBCARRIER COUPLER

## GENERAL DESCRIPTION

The SAA 1044 maintains the correct relationship between subcarrier and horizontal scan frequencies when an exact coupling is required. It is for use in combination with sync generator SAA1043 for application in colour video sources (cameras, film-scanners and similar equipments).

## Features

- Provides exact relationship between subcarrier and horizontal scan frequencies
- Accommodates all standard frequencies
- Facilitates GENLOCK (general locking) applications


Fig. 1 Block diagram.

## PACKAGE OUTLINES

SAA1044: 16-lead DIL; plastic (SOT38).
SAA1044T: 16-lead mini-pack; plastic (SO16L; SOT162A).


Fig. 2 Pinning diagram.

## PINNING

| 1 | SECI | SECAM oscillator input $\left(272 f_{\mathrm{H}}\right)$ |
| :--- | :--- | :--- |
| 2 | SECO | SECAM oscillator output $\left(272 \mathrm{f}_{\mathrm{H}}\right)$ |
| 3 | SEO | inverted SECAM oscillator output |
| 4 | RS | reference subfrequency |
| 5 | SO | inverted subcarrier oscillator output |
| 6 | SUBO | subcarrier oscillator output |
| 7 | SUBI | subcarrier oscillator input |
| 8 | VSS | negative supply voltage (ground) |
| 9 | PH1 | phase comparator 1 output (FH80/SUBI) |
| 10 | FH80 | 1.25 MHz input (from SAA1043) |
| 11 | FD | standard programming input |
| 12 | PH3 | phase comparator 3 output (RS/SUBI) |
| 13 | X | standard programming input |
| 14 | FH3 | standard programming input |
|  |  | (from SAA1043) |
| 15 | PH2 | phase comparator 2 output (SECI/FH80) |
| 16 | VDD | positive supply voltage |

## FUNCTIONAL DESCRIPTION

## Programming of operating standard

The standard required for operation is programmed using the inputs FD, X and FH3 as shown in Table 1.

Table 1 Programming of operating standard

| standard | FD | $X$ | FH 3 | relationship of subcarrier frequency ( $\mathrm{f}_{\mathrm{S}}$ ) <br> to horizontal scan frequency ( $\mathrm{f}_{\mathrm{H}}$ ) |
| :--- | :--- | :--- | :--- | :--- |
| PAL | 0 | 1 | 400 Hz | $\mathrm{f}_{\mathrm{S}}=283.7516 \mathrm{f}_{\mathrm{H}}$ |
| SECAM | 0 | 0 | don't care | $\mathrm{f}_{\mathrm{S}}=282 \mathrm{f}_{\mathrm{H}}$ |
| PAL-N | 1 | 1 | 400 Hz | $\mathrm{f}_{\mathrm{S}}=229.2516 \mathrm{f}_{\mathrm{H}}$ |
| PAL-M | 1 | 0 | 1 | $\mathrm{f}_{\mathrm{S}}=2227.25_{\mathrm{H}}$ |
| NTSC | 1 | 0 | 0 | $\mathrm{f}_{\mathrm{S}}=227.5 \mathrm{f}_{\mathrm{H}}$ |

Positive logic: $1=$ HIGH; $0=$ LOW

## Subcarrier/horizontal scan frequency relationship

The input FH80 from SAA1043 is the reference for horizontal scan frequency $\left(f_{H}\right)$. This frequency is reduced by a factor determined by the selected operating standard to give a value of $8 f_{H}$ (PAL, SECAM) or $10 f_{H}$ (PAL-N, PAL-M, NTSC) to phase comparator 1 . The subcarrier frequency ( fS ) is manipulated to provide a comparable value at the second input to the phase comparator. When the frequencies of the two inputs to phase comparator 1 are equal, the relationship between $f_{H}$ and $f_{S}$ is as shown in Table 1.
Phase comparator 1 functions with an exclusive-OR phase detector circuit and provides an output which may be used to control a voltage-controlled oscillator (VCO) via a low-pass filter. The VCO reference can be the subcarrier or the horizontal scan frequency and the filter can be active or passive, depending on application.

A second subcarrier oscillator circuit is provided for SECAM operation. The operating frequency of this is centred on $272 f_{H}$ to give, when $\mathrm{f}_{\mathrm{S}}=282 \mathrm{f}_{\mathrm{H}}$, comparable values of ${ }^{5 f_{\mathrm{H}}}$ at the two inputs to phase comparator 2. A second VCO loop can be used to control the SECAM oscillator frequency.
The high degrees of accuracy and stability required for GENLOCK applications are met by phase comparator 3 . This compares the internal subcarrier and external reference frequencies. To adjust the phase over $2 \pi$, this comparator has a linear characteristic over $4 \pi$. The output signal PH3 has a period time of $\mathrm{f}_{\mathrm{S}} / 4$ and a duty factor of between $12.5 \%$ and $62.5 \%$ giving a sensitivity of $240 \mathrm{mV} / \mathrm{rad}$. Errors due to temperature variation are minimized by symmetrical circuit and chip design.

RATINGS

| parameter | symbol | $\min$. | $\max$. | unit |
| :--- | :--- | :--- | :--- | :--- |
| Supply voltage range with respect to $\mathrm{V}_{\mathrm{SS}}$ | $\mathrm{V}_{\mathrm{DD}}$ | -0.5 | +15 | V |
| Input voltage range | $\mathrm{V}_{\mathrm{I}}$ | -0.5 | $\mathrm{~V}_{\mathrm{DD}}+0.5^{*}$ | V |
| Input current | $\pm \mathrm{I}_{\mathrm{I}}$ | - | 10 | mA |
| Output voltage range | $\mathrm{V}_{\mathrm{O}}$ | -0.5 | $\mathrm{~V}_{\mathrm{DD}}+0.5^{*}$ | V |
| Output current | $\pm \mathrm{I}_{\mathrm{O}}$ | - | 10 | mA |
| Total power dissipation per package | $\mathrm{P}_{\text {tot }}$ | - | 200 | mW |
| Power dissipation per output | $\mathrm{P}_{\mathrm{O}}$ | - | 100 | mW |
| Operating ambient temperature range | $\mathrm{T}_{\mathrm{amb}}$ | -25 | +70 | ${ }^{\circ} \mathrm{C}$ |
| Storage temperature range | $\mathrm{T}_{\mathrm{Stg}}$ | -55 | +150 | $\mathrm{o}_{\mathrm{C}}$ |

## HANDLING

Inputs and outputs are protected against electrostatic discharge in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices (see 'Handling MOS Devices').

[^10]
## CHARACTERISTICS

$\mathrm{V}_{\mathrm{DD}}=5.7$ to $7.5 \mathrm{~V} ; \mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=-25$ to $+70^{\circ} \mathrm{C}$ unless otherwise specified

| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supplies <br> Supply voltage <br> Supply current (quiescent) at $\mathrm{I}_{\mathrm{O}}=0 \mathrm{~mA}$ at all outputs; $\mathrm{V}_{\mathrm{DD}}=7.5 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$ |  |  |  |  |  |
|  | $V_{\text {DD }}$ | 5.7 | - | 7.5 | v |
|  | ${ }^{\prime}$ DD | - | - | 10 | $\mu \mathrm{A}$ |
| Inputs |  |  |  |  |  |
| Input voltage HIGH | $\mathrm{V}_{1} \mathrm{H}$ | 0.7V $\mathrm{V}_{\text {DD }}$ | - | $V_{\text {DD }}$ | V |
| Input voltage LOW | $V_{\text {IL }}$ | 0 | - | $0.3 V_{\text {DD }}$ | V |
| Input leakage current at $\begin{aligned} & V_{1}=7.5 \mathrm{~V} ; \mathrm{V}_{\mathrm{DD}}=7.5 \mathrm{~V} ; \\ & T_{\mathrm{amb}}=25^{\circ} \mathrm{C} \end{aligned}$ | ${ }^{\prime} \mathrm{LI}$ | - | - | 1 | $\mu \mathrm{A}$ |
| Input leakage current at $\begin{aligned} & V_{1}=0 \mathrm{~V} ; \mathrm{V}_{\mathrm{DD}}=7.5 \mathrm{~V} ; \\ & T_{\mathrm{amb}}=25{ }^{\circ} \mathrm{C} \end{aligned}$ | $-^{\prime} \mathrm{LI}$ | - | - | 1 | $\mu \mathrm{A}$ |
| Outputs (except SECO and SUBO) |  |  |  |  |  |
| Output voltage HIGH at $-\mathrm{I}_{\mathrm{OH}}=0.5 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{OH}}$ | $V_{D D}-0.5$ | - | - | V |
| Output voltage LOW at $\mathrm{I}_{\mathrm{OL}}=0.5 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{OL}}$ | - | - | 0.4 | V |
| Outputs SECO and SUBO |  |  |  |  |  |
| Output voltage HIGH at $-\mathrm{I}_{\mathrm{OH}}=0.9 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{OH}}$ | $V_{\text {DD }}-0.5$ | - | - | V |
| Output voltage LOW at ${ }^{\prime} \mathrm{OL}=1.0 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{OL}}$ | - | - | 0.4 | V |
| Oscillator frequency (Fig.3) |  |  |  |  |  |
| Maximum oscillator frequency at $V_{D D}=5.7 \mathrm{~V}$ pin 1 | ${ }^{\text {f SECI }}$ | 5.1 | - | - | MHz |
| pin 7 | f ${ }^{\text {SUBI }}$ | 5.1 | - | - | MHz |


(1) Catalogue number of crystal: 432214304040.
(2) Inputs not shown are don't care.

Fig. 3 Test set-up for oscillator frequency measurement.

APPLICATION INFORMATION


Fig. 4 Subcarrier coupling for PAL application; external synchronization is selected with switch in EXT condition.

(1) Catalogue number of crystal: 432214304040.

Fig. 5 Subcarrier coupling for PAL GENLOCK application.

## LED DISPLAY/INTERFACE CIRCUIT



## Features

Fig. 1 Block diagram.

- Driving 7, 14, 16 -segment displays.
- Driving linear displays, bar graph displays for analogue functions.
- Serial to parallel decoder.
- Bus control for the selection of 18 -bit words.
- $2 \times 16$-bit latch.
- Duplex operation for two modes of output: static (16 bit) or dynamic ( $2 \times 16$ bit).
- Data transfer control.
- 2 outputs for higher output current ( 80 mA ).


## QUICK REFERENCE DATA

| Supply voltage range | $V_{C C}$ | $\begin{gathered} 4 \text { to } 6 \mathrm{~V} \\ -20 \text { to }+80{ }^{\circ} \mathrm{C} \end{gathered}$ |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Operating ambient temperature range | Tamb |  |  |  |
| Maximum input frequency | $\mathrm{f}_{\mathrm{l}}$ | typ. | 50 |  |
| Supply current | ${ }^{\text {I CC }}$ | typ. |  |  |
| Output current | 10 | $<$ |  |  |
| Output current ( $\mathrm{O}_{8}$ and $\mathrm{Q}_{16}$ only) | ${ }^{1}$ | $<$ | 80 | mA |

## PACKAGE OUTLINE

24-lead DIL; plastic (SOT101A).

## GENERAL DESCRIPTION

The integrated circuit SAA1060 is primarily designed to drive the display unit of a digital tuning system. It can also be used as a 16-bit serial to parallel decoder. Since the device has no decoder (this is handled by a microcomputer), it has many applications:

- driving 7 -segment displays
- driving 14 -segment displays
- driving linear displays, e.g. pointer, bar graph
- static output of switch-functions
- digital to analogue converter, with external R-2R network
- extension of the number of outputs for microprocessors or microcomputers.

Data transmission is initiated by means of a burst of clock pulses (CLB), a data line enable signal (DLEN) and the data signal (DATA). The bus control circuit distinguishes between interference and valid data by checking word length (17 bits) and the leading zero. This allows different bus information to be supplied on the same bus lines for other circuits (e.g. SAA 1056 with 16 bits).
The last bit (bit 17) of the data word contains the information which of the two internal latches will be loaded. The input LOEX determines if the latched data of selected latches is presented directly to the outputs, or synchronized with the data select signal DUP.

The output stages are n-p-n transistors with open collectors. The current capability is designed for the requirements of duplex operation. Two of the outputs ( $\mathrm{O}_{8}$ and $\mathrm{Q}_{16}$ ) are arranged for double current, so that $2 \times 2$ segments can be connected in parallel.

## OPERATION DESCRIPTION

## Data inputs (DLEN, DATA)

The SAA1060 processes serially the 18 -bit data words synchronized with the clock burst (CLB) and applied to the data input DATA. A command will be accepted only when the data line enable input (DLEN) is HIGH (see Fig. 3).

| $16^{\text {th }}$ bit |
| :--- |
| load P O N M L K J I H G F E D C B A  <br> bit $\mathrm{Q}_{16}$ $\mathrm{Q}_{15}$ $\mathrm{Q}_{14}$ $\mathrm{Q}_{13}$ $\mathrm{Q}_{12}$ $\mathrm{Q}_{11}$ $\mathrm{Q}_{10}$ $\mathrm{Q}_{9}$ $\mathrm{Q}_{8}$ $\mathrm{Q}_{7}$ $\mathrm{Q}_{6}$ $\mathrm{Q}_{5}$ $\mathrm{Q}_{4}$ $\mathrm{Q}_{3}$ $\mathrm{Q}_{2}$ $\mathrm{Q}_{1}$  |
|  |

Fig. 2 Organization of a data word.
Condition for 17th bit:
0 = load data latch $B$
1 = load data latch $A$
The loading of the accepted information in one of the data latches is done by the 19th clock pulse, when DLEN is LOW.


Fig. 3 Pulse diagram of the 16 -bit data transmission.
Each data word must start with a leading zero. The SAA 1060 checks the data word for the correct length ( 18 bits) and also for the leading zero.
The actual data is switched directly to the appropriate outputs. For switching on a segment, a '0' (LOW) is necessary at the appropriate data bit.

Data selection input (DUP)
The logic states at input DUP determine which of the two latch contents can be found on the output.
$0=$ latch $A$ contents
$1=$ latch $B$ contents

## Load control input (LOEX)

Input LOEX determines the operation mode in which the device is able to work.
$0=$ duplex mode, i.e. output synchronized with the duplex signal
$1=$ d.c. mode, i.e. output direct from the by DUP selected data latch.
When operating in duplex mode at 50 Hz , the time between two data words to be transmitted must be $>21 \mathrm{~ms}$.


Fig. 4 Pinning diagram.
RATINGS ( $\mathrm{V}_{\mathrm{EE}}=0$ )
Limiting values in accordance with the Absolute Maximum System (IEC 134)
Supply voltage range
Total power dissipation
Operating ambient temperature range
Storage temperature range

\[

\]

## CHARACTERISTICS

$V_{E E}=0 ; T_{a m b}=25^{\circ} \mathrm{C}$; unless otherwise specified


## 4-DIGIT LED-DRIVER WITH I ${ }^{2} \mathrm{C}$ BUS INTERFACE

## GENERAL DESCRIPTION

The LED-driver is a bipolar integrated circuit made in an $I^{2} L$ compatible 18 volts process. The circuit is especially designed to drive four 7 -segment LED displays with decimal point by means of multiplexing between two pairs of digits. It features an $I^{2} \mathrm{C}$ bus slave transceiver interface with the possibility to program four different SLAVE ADDRESSES, a POWER RESET flag, 16 current sink OUTPUTS, controllable by software up to 21 mA , two multiplex drive outputs for common anode segments, an on-chip multiplex oscillator, control bits to select static, dynamic and blank mode, and one bit for segment test.

## QUICK REFERENCE DATA

| parameter | conditions | symbol | $\min$. | typ. | max. | unit |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Supply voltage |  | $\mathrm{V}_{\mathrm{CC}}$ | 4,5 | 5 | 15 | V |
| Supply current all outputs OFF <br> Total power dissipation <br> 24-lead DIL (SOT-101B) <br> Operating ambient <br> temperature range | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ | ICC | - | 9,5 | - | mA |

## PACKAGE OUTLINE

SAA1064P: 24-lead DIL; plastic (with internal heat spreader) (SOT101B).


PINNING


Fig. 2 Pinning diagram.

## FUNCTIONAL DESCRIPTION



Fig. 3a $I^{2} \mathrm{C}$ bus format; READ mode.


Fig. $3 \mathrm{~b} \mathrm{I}^{2} \mathrm{C}$ bus format; WRITE mode.

| $S=$ start condition | A1, AO $=$ programmable address bits |
| :--- | :--- |
| $P=$ stop condition | SC SB SA $=$ subaddress bits |
| $A=$ acknowledge | C6 to C0 $=$ control bits |
| $X=$ don't care | PR |

## Address pin ADR

Four different slave addresses can be chosen by connecting ADR either to $\mathrm{V}_{\mathrm{EE}}, 3 / 8 \mathrm{~V}_{\mathrm{CC}}, 5 / 8 \mathrm{~V}_{\mathrm{CC}}$ or $V_{C C}$. This results in the corresponding valid addresses HEX 70, 72, 74 and 76 for writing and 71, 73,75 and 77 for reading. All other addresses cannot be acknowledged by the circuit.

## Status byte

Only one bit is present in the status byte, the POWER RESET flag. A logic 1 indicates the occurence of a power failure since the last time it was read out. After completion of the READ action this flag will be set to logic 0 .

## Subaddressing

The bits SC, SB and SA form a pointer and determine to which register the data byte following the instruction byte will be written. All other bytes will then be stored in the registers with consecutive subaddresses. This feature is called Auto-Increment (AI) of the subaddress and enables a quick initialization by the master.
The subaddress pointer will wrap around from 7 to 0 .
The subaddresses are given as follows:

| SC | SB | SA | sub- <br> address | function |
| :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | 00 | control register |
| 0 | 0 | 1 | 01 | digit 1 |
| 0 | 1 | 0 | 02 | digit 2 |
| 0 | 1 | 1 | 03 | digit 3 |
| 1 | 0 | 0 | 04 | digit 4 |
| 1 | 0 | 1 | 05 | Vreserved, |
| 1 | 1 | 0 | 06 | not used |
| 1 | 1 | 1 | 07 |  |

## Control bits (see Fig. 4)

The control bits C0 to C6 have the following meaning:

| $C 0=0$ | static mode, i.e. continuous display of digits 1 and 2 |
| :--- | :--- |
| $C 0=1$ | dynamic mode, i.e. alternating display of digit $1+3$ and $2+4$ |
| $C 1=0 / 1$ | digits $1+3$ are blanked $/$ not blanked |
| $C 2=0 / 1$ | digits $2+4$ are blanked $/$ not blanked |
| $C 3=1$ | all segment outputs are switched-on for segment test ${ }^{*}$ |
| $C 4=1$ | adds 3 mA to segment output current |
| $C 5=1$ | adds 6 mA to segment output current |
| $C 6=1$ | adds 12 mA to segment output current |

## Data

A segment is switched ON if the corresponding data bit is logic 1. Data bits D17 to D10 correspond with digit 1, D27 to D20 with digit 2, D37 to D30 with digit 3 and D47 to D40 with digit 4.
The MSBs correspond with outputs P8 and P16, the LSBs with P1 and P9. Digit numbers 1 to 4 are equal to their subaddresses (hex) 1 to 4 .

[^11]
## SDA, SCL

The SDA and SCL $1 / O$ meet the $I^{2} \mathrm{C}$ bus specification. For protection against positive voltage pulses on these inputs voltage regulator diodes are connected to $V_{E E}$. This means that normal line voltage should not exceed 5,5 volt. Data will be latched on the positive-going edge of the acknowledge related clock pulse.

## Power-on reset

The power-on reset signal is generated internally and sets all bits to zero, resulting in a completely blanked display. Only the POWER RESET flag is set.

## External Control ( CEXT )

With a capacitor connected to pin 2 the multiplex frequency can be set (see Fig. 5). When static this pin can be connected to $\mathrm{V}_{\text {EE }}$ or $\mathrm{V}_{\mathrm{CC}}$ or left floating since the oscillator will be switched off.

## Segment outputs

The segment outputs P1 to P16 are controllable current-sink sources. They are switched on by the corresponding data bits and their current is adjusted by control bits C4, C5 and C6.

## Multiplex outputs

The multiplex outputs $M X 1$ and $M X 2$ are switched alternately in dynamic mode with a frequency derived from the clock-oscillator. In static mode MX1 is switched on. The outputs consist of an emitter-follower, which can be used to drive the common anodes of two displays directly provided that the total power dissipation of the circuit is not exceeded. If this occurs external transistors should be connected to pins 11 and 14 as shown in Fig. 5.

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)

| parameter | conditions | symbol | min. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage (pin 13) |  | $V_{C C}$ | -0,5 | 18 | V |
| Supply current (pin 13) |  | ICC | -50 | 200 | mA |
| Total power dissipation SOT-101 24-lead DIL |  | $\mathrm{P}_{\text {tot }}$ |  | 1000 | mW |
| SDA, SCL voltages |  | $V_{23,24-12}$ | -0,5 | 5,9 | V |
| Voltages A0-MX1 and MX2-P16 |  | $\mathrm{V}_{1-11}, \mathrm{~V}_{14-22}$ | -0,5 | $\mathrm{V}_{\mathrm{CC}}+0,5$ | V |
| Input/output current all pins | outputs OFF | $\pm 1$ | - | 10 | mA |
| Operating ambient temperature range |  | Tamb | -20 | + 70 | ${ }^{\circ} \mathrm{C}$ |
| Storage temperature range |  | $\mathrm{T}_{\text {stg }}$ | -65 | + 125 | ${ }^{\circ} \mathrm{C}$ |

## THERMAL RESISTANCE

From crystal to ambient 24-lead DIL

## CHARACTERISTICS

$\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$; voltages are referenced to ground ( $\mathrm{V}_{\mathrm{EE}}=0 \mathrm{~V}$ ); unless otherwise specified


CHARACTERISTICS (continued)

| parameter | conditions | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Segment outputs <br> (P8 to P1; pins 3 to 10) <br> (P9 to P16; pins 15 to 22) |  |  |  |  |  |  |
|  |  |  |  |  |  |  |
| Output voltages | $\mathrm{I}_{\mathrm{O}}=15 \mathrm{~mA}$ | $\mathrm{V}_{0}$ | - | - | 0,5 | V |
| Output current HIGH | $\mathrm{V}_{\mathrm{O}}=\mathrm{V}_{\mathrm{CC}}=15 \mathrm{~V}$ | Io | - | - | $\pm 10$ | $\mu \mathrm{A}$ |
| Output current LOW control bits HIGH C4, C5 and C6 | $\mathrm{V}_{\mathrm{O}}=5 \mathrm{~V}$ | 10 | 17,85 | 21 | 25 | mA |
|  |  |  |  |  |  |  |
| control bit C4 |  | ${ }^{1} 0$ | 2,55 | 3,0 | 4,0 | mA |
| control bit C5 |  | 10 | 5,1 | 6,0 | 7,0 | mA |
| control bit C6 |  | ${ }^{1} \mathrm{O}$ | 10,2 | 12,0 | 14,0 | mA |
| Relative segment 1 output accuracy with respect to highest value when: |  |  |  |  |  |  |
| $I_{3}$ to $I_{10}$ and $I_{15}$ to $I_{22}=3 \mathrm{~mA}$ |  | $\Delta I_{0}$ | - | - | 5 | \% |
| $I_{3}$ to $I_{10}$ and $I_{15}$ to $I_{22}=21 \mathrm{~mA}$ |  | $\Delta I_{0}$ | - | - | 7 | \% |
| Multiplex 1 and 2 (pins 11 and 14) |  |  |  |  |  |  |
| Output voltage (when ON) | $\mathrm{I}^{\prime}=50 \mathrm{~mA}$ | $\mathrm{V}_{0}$ | $V_{C C} 1,5$ | - | - | V |
| Output current HIGH (when ON) | $\mathrm{V}_{\mathrm{O}}=2 \mathrm{~V}$ | $\mathrm{l}_{11 ;} \mathrm{l}_{14}$ | 50 | - | * | mA |
| Output current LOW (when OFF) |  |  |  |  |  |  |
|  | $\mathrm{V}_{\mathrm{O}}=2 \mathrm{~V}$ | $-1_{11} ;-l_{14}$ | 50 | 70 | 100 | mA |
| Output period | $\mathrm{C}_{2-12}=2,7 \mathrm{nF}$ | TMPX | 5 | - | 10 | ms |
|  | $\mathrm{C}_{2-12}=820 \mathrm{pF}$ | $T_{\text {MPX }}$ | - | 1,25 | - | ms |
|  | $\mathrm{C}_{2-12}=390 \mathrm{pF}$ | TMPX | - | 666 | - | $\mu \mathrm{s}$ |
| Output duty factor |  |  | 48,4 | - | - | \% |

[^12]

Fig. 5 Dynamic mode application diagram.


Fig. 6 Static mode application diagram.


Purchase of Philips ${ }^{\prime}{ }^{2} \mathrm{C}$ components conveys a license under the Philips $\left.{ }^{\prime}\right|^{2} \mathrm{C}$ patent to use the components in the $\mathrm{I}^{2} \mathrm{C}$-system provided the system conforms to the $I^{2} \mathrm{C}$ specifications defined by Philips.

## MICROPROCESSOR CONTROLLED STEREO SOUND GENERATOR FOR SOUND EFFECTS AND MUSIC SYNTHESIS

## GENERAL DESCRIPTION

The SAA 1099 is a monolithic integrated circuit designed for generation of stereo sound effects and music synthesis.

## Features

- Six frequency generators
eight octaves per generator 256 tones per octave
- Two noise generators
- Six noise/frequency mixers
- Twelve amplitude controllers
- Two envelope controllers
- Two 6-channel mixers/current sink analogue output stages
- TTL input compatible
- Readily interfaces to 8-bit microcontroller
- Minimal peripheral components
- Simple output filtering


## Applications

- Consumer games systems
- Home computers
- Electronic organs
- Arcade games
- Toys
- Chimes/alarm clocks

QUICK REFERENCE DATA

| Supply voltage (pin 18) | $\mathrm{V}_{\mathrm{DD}}$ | typ. | 5 V |
| :--- | :--- | :--- | ---: |
| Supply current (pin 18) | IDD | typ. | 70 mA |
| Reference current (pin 6) | $\mathrm{I}_{\text {ref }}$ | typ. | $250 \mu \mathrm{AA}$ |
| Total power dissipation | $\mathrm{P}_{\text {tot }}$ |  | 500 mW |
| Operating ambient temperature range | $\mathrm{T}_{\text {amb }}$ | 0 to $+70{ }^{\circ} \mathrm{C}$ |  |

## PACKAGE OUTLINE

18-lead DIL; plastic (SOT 102).


Fig. 1 Block diagram.

## PINNING



Fig. 2 Pinning diagram.

|  | IN DESIGNATION |  |  |
| :---: | :---: | :---: | :---: |
|  | 1 | $\overline{W R}$ | Write Enable: active LOW input which operates in conjunction with $\overline{\mathrm{CS}}$ and AO to allow writing to the internal registers. |
|  | 2 | $\overline{\mathrm{CS}}$ | Chip Select: active LOW input to identify valid $\overline{W R}$ inputs to the chip. This input also operates in conjunction with $\overline{W R}$ and $A 0$ to allow writing to the internal registers. |
|  | 3 | A0 | Control/Address select: input used in conjunction with $\overline{W R}$ and $\overline{\mathrm{CS}}$ to load data to the control register ( $\mathrm{A} 0=0$ ) or the address buffer ( $\mathrm{A} 0=1$ ). |
|  | 4 | OUTR | Right channel output: a 7 -level current sink analogue output for the 'right' component. This pin requires an external load resistor. |
|  | 5 | OUTL | Left channel output: a 7 -level current sink analogue output for the 'left' component. This pin requires an external load resistor. |
|  | 6 | $I_{\text {ref }}$ | Reference current supply: used to bias the current sink outputs. |
|  | 7 | DTACK | Data Transfer Acknowledge: open drain output, active LOW to acknowledge successful data transfer. On completion of the cycle DTACK is set to inactive |
|  | 8 | CLK | Clock: input for an externally generated clock at a nominal frequency of 8 MHz . |
|  | 9 | $\mathrm{V}_{\text {SS }}$ | Ground: 0 V . |
|  | 10-17 | D0-D7 | Data: Data bus input. |
|  | 18 | $V_{\text {DD }}$ | Power supply: + 5 V typical. |

## FUNCTIONAL DESCRIPTION

The following sections provide a detailed functional description of the SAA1099 as shown in the block diagram, Fig. 1.

## Frequency generators

Six frequency generators can each select one of 8 octaves and one of 256 tones within an octave. A total frequency range of 31 Hz to $7,81 \mathrm{kHz}$ is available. The outputs may also control noise or envelope generators. All frequency generators have an enable bit which switches them on and off, making it possible to preselect a tone and to make it inaudible when required. The frequency generators may be synchronized using the frequency reset bit.
The frequency ranges per octave are:

| Octave | Frequency range |
| :---: | :--- |
| 0 | 31 Hz to 61 Hz |
| 1 | 61 Hz to 122 Hz |
| 2 | 122 Hz to 244 Hz |
| 3 | 245 Hz to 488 Hz |
| 4 | 489 Hz to 977 Hz |
| 5 | 978 Hz to $1,95 \mathrm{kHz}$ |
| 6 | $1,96 \mathrm{kHz}$ to $3,91 \mathrm{kHz}$ |
| 7 | $3,91 \mathrm{kHz}$ to $7,81 \mathrm{kHz}$ |

## Noise generators

The two noise generators both have a programmable output. This may be a software controlled noise via one of the frequency controlled generators or one of three pre-defined noises. There is no tone produced by the frequency generator when it is controlling the noise generator. The noise produced is based on double the frequency generator output, i.e. a range of 61 Hz to $15,6 \mathrm{kHz}$.
In the event of a pre-defined noise being chosen, the output of noise generator 0 can be mixed with frequency generator 0,1 and 2 ; and the output of noise generator 1 can be mixed with frequency generator 3, 4 and 5. In order to produce an equal level of noise and tone outputs (when both are mixed) the amplitude of the tone is increased. The three pre-defined noises are based on a clock frequency of $7,8 \mathrm{kHz}, 15,6 \mathrm{kHz}$ or $31,25 \mathrm{kHz}$.

## Noise/frequency mixers

Six noise/frequency mixers each with four selections

- Channel off
- Frequency only
- Noise only
- Noise and frequency

Each mixer channel has one of the frequency generator outputs fed to it, three channels use noise generator 0 and the other three use noise generator 1 .

## Amplitude controllers

Each of the six channel outputs from the mixer is split up into a right and left component giving effectively twelve amplitude controllers. An amplitude of 16 possible levels is assigned to each of the twelve signals. With this configuration a stereo effect can be achieved by varying only the amplitude component. The moving of a sound from one channel to the other requires, per tone, only one update of the amplitude register contents.
When an envelope generator is used, the amplitude levets are restricted. The number of levels available is then reduced to eight. This is achieved by disabling the least significant bit (LSB) of the amplitude control.

## Envelope controllers

Two of the six tone generators are under envelope control. This applies to both the left and right outputs from the tone generator.
The envelope has the following eight possible modes:

- Amplitude is zero
- Single attack
- Single decay
- Single attack-decay (triangular)
- Maximum amplitude
- Continuous attack
- Continuous decay
- Continuous attack-decay

The timing of the envelope controllers is programmable using one of the frequency generators (see Fig. 1). When the envelope mode is selected for a channel its control resolution is halved for that channel from 16 levels to 8 levels by rounding down to the nearest even level.
There is also the capability of controlling the 'right' component of the channel with inverse of the 'left' component, which remains as programmed.
A direct enable permits the start of an envelope to be defined, and also allows termination of an envelope at any time. The envelope rate may be controlled by a frequency channel (see Fig. 1), or by the microprocessor writing to the address buffer register. If the frequency channel controlled is OFF ( $N E=F E=0$ ) the envelope will appear at the output, which provides an alternative 'non-square' tone capability. In this event the frequency will be the envelope rate, which provided the rate is from the frequency channel, will be a maximum of 1 kHz . Higher frequencies of up to 2 kHz can be obtained by the envelope resolution being halved from 16 levels to 8 levels. Rates qucted are based on the input of a 8 MHz clock.

## Six-channel mixers/current sink analogue output stages

Six channels are mixed together by the two mixers allowing each one to control one of six equally weighted current sinks, to provide a seven level analogue output.

## Command/control select

In order to simplify the microprocessor interface the command and control information is multiplexed. To select a register in order to control frequencies, amplitudes, etc. the command-register has to be loaded. The contents of this register determines to which register the data is written in the next control-cycle. If a continuous update of the control-register is necessary, only the control-information has to be written (the command-information does not change).
If the command/control select ( $A 0$ ) is logic 0 , the byte transfer is control; if A0 is logic 1 , the byte transfer is command.

## Interface to microprocessor

The SAA1099 is a data bus based I/O peripheral. Depending on the value of the command/control signal (AO) the $\overline{C S}$ and $\overline{W R}$ signals control the data transfer from the microprocessor to the SAA 1099. The data-transfer-acknowledge ( $\overline{\text { TTACK }}$ ) indicates that the data transfer is completed. When, during the write cycle, the microprocessor recognizes the $\overline{\mathrm{DTACK}}$, the bus cycle will be completed by the processor.

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)

Supply voltage (pin 18)
Maximum input voltage

$$
\text { at } V_{D D}=4,5 \text { to } 5,5 \mathrm{~V}
$$

Maximum output current
Total power dissipation
Storage temperature range
Operating ambient temperature range
Electrostatic handling*

| $\mathrm{V}_{\text {DD }}$ | $-0,3$ to $+7,5 \mathrm{~V}$ |
| :--- | ---: |
| $\mathrm{~V}_{\mathrm{I}}$ | $-0,3$ to $+7,5 \mathrm{~V}$ |
| $\mathrm{~V}_{\mathrm{I}}$ | $-0,5$ to $+7,5 \mathrm{~V}$ |
| $\mathrm{I}_{\mathrm{O}}$ | max. |
| $\mathrm{P}_{\text {tot }}$ | 10 mA |
| $\mathrm{~T}_{\text {stg }}$ | -55 to $+125{ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {amb }}$ | 0 to $+70{ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\text {es }}$ | -1000 to +1000 V |

* Equivalent to discharging a $250 \mu \mathrm{~F}$ capacitor through a $1 \mathrm{k} \Omega$ series resistor.
D.C. CHARACTERISTICS
$V_{D D}=5 \mathrm{~V} \pm 10 \% ; \mathrm{T}_{\mathrm{amb}}=0$ to $70^{\circ} \mathrm{C}$; unless otherwise specified

| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply |  |  |  |  |  |
| Supply voltage | $V_{\text {DD }}$ | 4,5 | 5,0 | 5,5 | V |
| Supply current | IDD | - | 70 | 100 | mA |
| Reference current (note 1) | $I_{\text {ref }}$ | 100 | 250 | 400 | $\mu \mathrm{A}$ |
| INPUTS |  |  |  |  |  |
| Input voltage HIGH | $\mathrm{V}_{\text {IH }}$ | 2,0 | - | 6,0 | V |
| Input voltage LOW | $V_{\text {IL }}$ | -0,5 | - | 0,8 | V |
| Input leakage current | $\pm \mathrm{ILI}^{\text {L }}$ | - | - | 10 | $\mu \mathrm{A}$ |
| Input capacitance | $\mathrm{C}_{1}$ | - | - | 10 | pF |
| OUTPUTS$\overline{\text { DTACK }}$ (open drain; note |  |  |  |  |  |
|  |  |  |  |  |  |
| Output voltage LOW $\text { at } \mathrm{IOL}=3,2 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{OL}}$ | 0 | - | 0,4 | V |
| Voltage on pin 7 (OFF state) | $\mathrm{V}_{7-9}$ | -0,3 | - | 6,0 | V |
| Output capacitance (OFF state) | $\mathrm{C}_{0}$ | - | - | 10 | pF |
| Load capacitance | $\mathrm{C}_{\mathrm{L}}$ | - | - | 150 | pF |
| Output leakage current (OFF state) | -ILO | - | - | 10 | $\mu \mathrm{A}$ |
| Audio outputs (pins 4 and 5) |  |  |  |  |  |
| With fixed $I_{\text {ref }}$ ( note 3) |  |  |  |  |  |
| One channel on | ${ }^{1} 01 / I_{\text {ref }}$ | 90 | - | 120 | \% |
| Six channels on | $\mathrm{l}_{06} / 6 \times \mathrm{I}_{\text {ref }}$ | 85 | - | 110 | \% |
| With $I_{\text {ref }}=250 \mu A ; R_{L}=1,5 \mathrm{k} \Omega( \pm 5 \%)$ |  |  |  |  |  |
| One channel on | $101 /{ }_{\text {ref }}$ | 90 | - | 110 | \% |
| Six channels on | ${ }^{1} 06 / 6 \times\left.\right\|_{\text {ref }}$ | 85 | - | 105 | \% |
| Output current one channel on | ${ }^{1} 1$ | 225 | - | 275 | $\mu \mathrm{A}$ |
| Output current six channels on | ${ }^{1} 06$ | 1,3 | - | 1,6 | mA |
| With resistor supplying Iref (note 4) |  |  |  |  |  |
| Output current one channel on | ${ }^{1} 01$ | 150 | - | 350 | $\mu \mathrm{A}$ |
| Output current six channels on | ${ }^{1} 06$ | 0,9 | - | 1,9 | mA |
| Load resistance | $\mathrm{R}_{\mathrm{L}}$ | 600 | - | - | $\Omega$ |
| D.C. leakage current all channels off | -ILO | - | - | 10 | $\mu \mathrm{A}$ |
| Maximum current difference between left and right current sinks (note 5) | $\pm \mathrm{I}_{\text {max }}$ | - | - | 15 | \% |
| Signal-to-noise ratio (note 6) | S/N | - | tbf | - | dB |

## A.C. CHARACTERISTICS

$V_{D D}=5 \mathrm{~V} \pm 10 \% ; \mathrm{T}_{\mathrm{amb}}=0$ to $70^{\circ} \mathrm{C}$; timing measurements taken at $2,0 \mathrm{~V}$ for a logic 1 and $0,8 \mathrm{~V}$ for a logic 0 unless otherwise specified (see waveforms Figs 3 and 4)

| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Bus interface timing (see Fig. 3) |  |  |  |  |  |
| A0 set-up time to $\overline{\mathrm{CS}}$ fall | ${ }^{\text {t }}$ ASC | 0 | - | - | ns |
| $\overline{\mathrm{CS}}$ LOW to $\overline{W R}$ fall | ${ }^{\text {t }}$ CSW $W$ | 30 | - | - | ns |
| A0 set-up time to $\overline{W R}$ fall | ${ }^{\text {t }}$ ASW | 50 | - | - | ns |
| $\overline{W R}$ LOW time | ${ }^{\text {t }}$ WL | 100 | - | - | ns |
| Data bus valid to $\overline{\mathrm{WR}}$ rise | $t_{B S W}$ | 100 | - | - | ns |
| $\overline{\text { DTACK }}$ fall delay from $\overline{W R}$ fall (note 7) | t DFW | 0 | - | 85 | ns |
| AO hold time from $\overline{W R}$ HIGH | ${ }^{\text {t }}$ AHW | 0 | - | - | ns |
| $\overline{\mathrm{CS}}$ hold time from $\overline{\text { WR }}$ HIGH | ${ }^{\text {t }} \mathrm{CHW}$ | 0 | - | - | ns |
| Data bus hold time from $\overline{\text { WR }}$ HIGH | $t_{\text {D }}$ WW | 0 | - | - | ns |
| $\overline{\text { DTACK }}$ rise delay from $\overline{\text { WR }}$ HIGH | ${ }^{\text {t }}$ DRW | 0 | - | 100 | ns |
| Bus cycle time (note 8) | ${ }^{\text {t }} \mathrm{CY}$ | ${ }^{4 t}$ CLK | - | - |  |
| Bus cycle time (note 9) | ${ }^{t} \mathrm{CY}$ | ${ }^{16 \mathrm{t}}$ CLK | - | - |  |
| Clock input timing (see Fig. 4) |  |  |  |  |  |
| Clock period | ${ }^{\text {t CLK }}$ | 120 | 125 | 255 | ns |
| Clock LOW time | t LOW | 55 | - | - | ns |
| Clock HIGH time | ${ }_{\text {t }}^{\text {HIGH }}$ | 55 | - | - | ns |

## Notes to the characteristics

1. Using an external constant current generator to provide a nominal I ref or external resistor connected to $V_{D D}$.
2. This output is short-circuit protected to $V_{D D}$ and $V_{S S}$.
3. Measured with $I_{r e f}$ a constant value between 100 and $400 \mu \mathrm{~A}$; load resistance ( $\mathrm{R}_{\mathrm{L}}$ ) allowed to match E12 (5\%) in all applications via:

$$
R_{L}=0,6\left[I_{\text {ref }}\right]^{-1}-16\left[I_{\text {ref }}\right]^{-0,5} \pm 12 \%
$$

4. Measured with $R_{r e f}=10 \mathrm{k} \Omega( \pm 5 \%)$ connected between $I_{\text {ref }}$ and $V_{D D} ; R_{L}=1,5 \mathrm{k} \Omega( \pm 5 \%)$; OUTR and OUTL short-circuit protected to $\mathrm{V}_{\mathrm{SS}}$.
5. Left and right outputs must be driven with identical configuration.
6. Sample tested value only.
7. This timing parameter only applies when no wait states are required; otherwise parameter is invalid.
8. The minimum bus cycle time of four clock periods is for loading all registers except the amplitude registers.
9. The minimum bus cycle time of 16 clock periods is for loading the amplitude registers. In a system using DTACK it is possible to achieve minimum times of 500 ns . Without $\overline{\text { DTACK }}$ the parameter given must be used.


Fig. 3 Bus interface waveforms.


Fig. 4 Clock input waveform.

## APPLICATION INFORMATION

## Device operation

The SAA 1099 uses pulse width modulation to achieve amplitude and envelope levels. The twelve signals are mixed in an analogue format ( 6 'left' and 6 'right') before leaving the chip. The amplitude and envelope signals chop the output at a minimum rate of $62,5 \mathrm{kHz}$, compared with the highest tone output of $7,81 \mathrm{kHz}$. Simple external low-pass filtering is used to remove the high frequency components.
Rates quoted are based on the input of a 8 MHz clock.
A data bus based write only structure is used to load the on-board registers. The data bus is used to load the address for a register, and subsequently the data to that register. Once the address is loaded multiple data loads to that register can be performed.

The selection of address or data is made by the single address bit A0, as shown in register maps Table 1 and Table 2.
The bus control signals $\overline{W R}$ and $\overline{\mathrm{CS}}$ are designed to be compatible with a wide range of microprocessors, a $\overline{\text { DTACK }}$ output is included to optimise the interface with an S 68000 series microprocessor. In most bus cycles $\overline{D T A C K}$ will be returned immediately, this applies to all register address load cycles and all except amplitude data load cycles. With respect to amplitude data, a number of wait cycles may need to be performed, depending on the time since the previous amplitude load. $\overline{\text { DTACK }}$ will indicate the number of required waits.

## Register description (see Tables 2 and 3)

The amplitudes are assigned with 'left' and 'right' components in the same byte, on a channel by channel basis. The spare locations that are left between blocks of registers is to allow for future expansion, and should be written as zero's. The tone within an octave is defined by eight bits and the octave by three bits. Note that octaves are paired ( $0 / 1,2 / 3$ etc.). The frequency and noise enables are grouped together for ease of programming. The controls for noise 'colour' (clock rate) are grouped in one byte.
The envelope registers are positioned in adjacent locations. There are two types of envelope controls, direct acting controls and buffered controls. The direct acting controls always take immediate effect, and are:

- Envelope enable (reset)
- Envelope resolution (16/8 level)

The buffered controls are acted upon only at the times shown in Fig. 5 and control selection of:

- Envelope clock source
- Waveform type
- Inverted/non-inverted 'right' component

Table 1 External memory map

| $\begin{gathered} \text { select } \\ \text { AO } \end{gathered}$ | D7 | data bus inputs |  |  |  |  |  |  | operations |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | D6 | D5 | D4 | D3 | D2 | D1 | D0 |  |
| 0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | data for internal registers |
| 1 | X | X | X | A4 | A3 | A2 | A1 | A0 | internal register address |

Where $\mathrm{X}=$ don't care state.

Table 2 Internal register map

\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|}
\hline \multirow[t]{2}{*}{register address} \& \multicolumn{8}{|c|}{data bus inputs} \& \multirow[t]{2}{*}{operations} <br>
\hline \& D7 \& D6 \& D5 \& D4 \& D3 \& D2 \& D1 \& DO \& <br>
\hline 00 \& AR03 \& AR02 \& AR01 \& AR00 \& AL03 \& AL02 \& AL01 \& AL00 \& amplitude 0 right channel; left channel <br>
\hline 01 \& 1 \& 1 \& 1 \& 1 \& 1 \& 1 \& 1 \& 1 \& amplitude 1 right/left <br>
\hline 02 \& 2 \& 2 \& 2 \& 2 \& 2 \& 2 \& 2 \& 2 \& amplitude 2 right/left <br>
\hline 03 \& 3 \& 3 \& 3 \& 3 \& 3 \& 3 \& 3 \& 3 \& amplitude 3 right/left <br>
\hline 04 \& 4 \& 4 \& 4 \& 4 \& 4 \& 4 \& 4 \& 4 \& amplitude 4 right/left <br>
\hline 05 \& 5 \& 5 \& 5 \& 5 \& 5 \& 5 \& 5 \& 5 \& amplitude 5 right/left <br>
\hline 06 \& X \& X \& X \& x \& X \& X \& X \& X \& <br>
\hline 07 \& X \& X \& X \& X \& X \& X \& X \& X \& <br>
\hline 08 \& F07 \& F06 \& F05 \& F04 \& F03 \& F02 \& F01 \& F00 \& frequency of tone 0 <br>
\hline 09 \& 1 \& 1 \& 1 \& 1 \& 1 \& 1 \& 1 \& 1 \& frequency of tone 1 <br>
\hline 0A \& 2 \& 2 \& 2 \& 2 \& 2 \& 2 \& 2 \& 2 \& frequency of tone 2 <br>
\hline OB \& 3 \& 3 \& 3 \& 3 \& 3 \& 3 \& , \& 3 \& frequency of tone 3 <br>
\hline OC \& 4 \& 4 \& 4 \& 4 \& 4 \& 4 \& 4 \& 4 \& frequency of tone 4 <br>
\hline OD \& F57 \& F56 \& F55 \& F54 \& F53 \& F52 \& F51 \& F50 \& frequency of tone 5 <br>
\hline OE \& X \& x \& X \& X \& X \& x \& X \& X \& <br>
\hline OF \& X \& X \& X \& X \& x \& X \& X \& X \& <br>
\hline 10 \& X \& 012 \& 011 \& 010 \& x \& 002 \& 001 \& 000 \& octave 1; octave 0 <br>
\hline 11 \& X \& 032 \& 031 \& 030 \& X \& 022 \& 021 \& 020 \& octave 3; octave 2 <br>
\hline 12 \& x \& 052 \& 051 \& 050 \& X \& 042 \& 041 \& 040 \& octave 5; octave 4 <br>
\hline 13 \& x \& X \& X \& X \& X \& X \& X \& X \& <br>
\hline 14 \& X \& X \& FE5 \& FE4 \& FE3 \& FE2 \& FE1 \& FEO \& frequency enable <br>
\hline 15 \& X \& X \& NE5 \& NE4 \& NE3 \& NE2 \& NE1 \& NEO \& noise enable <br>
\hline 16 \& X \& X \& N11 \& N10 \& X \& X \& N01 \& NOO \& noise generator 1 ; noise generator 0 <br>
\hline 17 \& x \& X \& $\times$ \& $\times$ \& X \& x \& X \& X \& <br>
\hline 18 \& E07 \& X \& E05 \& E04 \& E03 \& E02 \& E01 \& E00 \& envelope generator 0 <br>
\hline 19 \& E17 \& X \& E15 \& E14 \& E13 \& E12 \& E11 \& E10 \& envelope generator 1 <br>
\hline 1A \& X \& X \& X \& X \& X \& X \& X \& X \& <br>
\hline 1B \& X \& x \& x \& x \& x \& x \& X \& \& <br>
\hline 1 C \& X
x
x \& $x$
$\times$
$\times$ \& $x$
$\times$
x \& $x$
$x$
x \& $x$
$\times$ \& $x$
$\times$

x \& RST \& SE \& found enable (all channels) <br>
\hline 1 D \& X
X
x \& X \& $x$

x
x \& $x$
x
x \& X
x
x \& X
$\times$

x \& X \& | X |
| :--- |
| $\times$ | \& <br>

\hline 1F \& X \& X \& X \& X \& X \& X \& X \& X \& <br>
\hline
\end{tabular}

Where:
All don't cares ( X ) should be written as zero's.
00 to 1 F block of registers repeats eight times in the block between addresses 00 to FF (full internal memory map).

## APPLICATION INFORMATION (continued)

Table 3 Register description

| bit | description |
| :---: | :---: |
| ARn3; ARn2; ARn1; ARn0 ( $\mathrm{n}=0,5$ ) | 4 bits for amplitude control of right channel <br> 0000 minimum amplitude (off) <br> 1111 maximum amplitude |
| $\begin{aligned} & \text { ALn3; ALn2; } \\ & \text { ALn1; ALn0 } \\ & (\mathrm{n}=0,5) \end{aligned}$ | 4 bits for amplitude control of left channel <br> 0000 minimum amplitude (off) <br> 1111 maximum amplitude |
| $\begin{aligned} & \text { Fn7 to } \mathrm{Fn0} \\ & (\mathrm{n}=0,5) \end{aligned}$ | 8 bits for frequency control of the six frequency generators 00000000 lowest frequency $\begin{array}{llllllll}1 & 1 & 1 & 1 & 1 & 1 & 1 & \text { highest frequency }\end{array}$ |
| $\begin{aligned} & \text { On2; On1; On0 } \\ & (n=0,5) \end{aligned}$ |  |
| $\begin{aligned} & \text { FEn } \\ & (\mathrm{n}=0,5) \end{aligned}$ | frequency enable bit (one tone per generator) FEn $=0$ indicates that frequency ' $n$ ' is off |
| $\begin{aligned} & \text { NEn } \\ & (\mathrm{n}=0,5) \end{aligned}$ | noise enable bit (one tone per generator) $\mathrm{NEn}=0$ indicates that noise ' n ' is off |
| $\mathrm{Nn} 1 ; \mathrm{NnO}$ $(n=0,1)$ | 2 bits for noise generator control. <br> These bits select the noise generator rate (noise 'colour') |



## Note

All rates given are based on the input of a 8 MHz clock.

## APPLICATION INFORMATION (continued)



Fig. 5 Envelope waveforms.

## Notes to Fig. 5

(1) The level at this time is under amplitude control only ( $\mathrm{En} 7=0$; no envelope).
(2) When the generator is active ( $\mathrm{En} 7=1$ ) the maximum level possible is $7 / 8$ ths of the amplitude level.
(3) After position (3) the buffered controls will be acted upon when loaded.
(4) At positions (4) the buffered controls will be acted upon if already loaded.
(5) Waveforms 'a' to ' $h$ ' show the left channel ( $E n 0=0$; left and right components have the same envelope).
Waveform ' i ' shows the right channel ( $\mathrm{EnO}=1$; right component inverse of envelope applied to left).


Fig. 6 Typical application circuit diagram.

SAA1300

## TUNER SWITCHING CIRCUIT

The SAA 1300 is for switching on and off the supply lines of various circuit parts via an $I^{2} \mathrm{C}$ bus signal. Furthermore, it can be used to supply current for switching diodes in radio and television tuners. It contains 5 output stages, which are capable of supplying up to 85 mA in the ON state or sinking up to $-100 \mu \mathrm{~A}$ in the OFF state.
Current limiting and short-circuit protection are included. The output stages are driven by a shift register/latch combination which is loaded via data from the $I^{2} \mathrm{C}$ bus. A power-on reset of the latches ensures the OFF state of the output stages (OUT 2 to OUT 5) without data reception from the $1^{2} \mathrm{C}$ bus. A subaddressing system allows the connection of up to three circuits on the same $I^{2} \mathrm{C}$ bus lines; one of the outputs (OUT 1, pin 7) can also be used as an input to select the device via a simple internal A/D converter.


Fig. 1 Block diagram.

## PACKAGE OUTLINE

9-lead SIL; plastic (SOT142).

## PINNING

| pin no. | symbol | function |
| :---: | :--- | :--- |
| 1 | GND | ground |
| 2 | VP | positive supply |
| 3 | OUT 5 |  |
| 4 | OUT 4 |  |
| 5 | OUT 3 |  |
| 6 | OUT 2 |  |
| 7 | OUT 1 |  |
| 8 | SDA | outputs <br> 9 |

## $I^{2}$ C BUS INFORMATION

## Address, first byte

01000 ABO where,

| A | B | function | condition |
| :--- | :--- | :--- | :--- |
| 0 | 0 | general address | OUT 1 = output |
| 0 | 1 | OUT 1 = input | address accepted if VOUT 1 = VOUT L (LOW) |
| 1 | 0 | OUT 1 input | address accepted i VOUT 1 = VOUT H (HIGH) |
| 1 | 1 | OUT 1 = input | address accepted if VOUT 1 = VOUT M (MEDIUM) |

## Data, second byte

OUT 5, OUT 4, OUT 3, OUT 2, OUT $1, X, x, x$
The I/O output stage (OUT 1) is switched as an input stage after a power-on reset. It depends on the contents of the first data transmission whether the output stage is switched as an output or remains as an input.

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)

Supply voltage
Input voltage range at SDA, SCL
Input voltage range at OUT 1
Output voltage range at OUT 1 to OUT 5
Input current at SDA, SCL
Input current at OUT 1
Total power dissipation
Storage temperature range
Operating ambient temperature range

| $V_{P}$ | max. 13,2 V |
| :---: | :---: |
| $V_{1}$ | $-0,5$ to $+6,0 \mathrm{~V}$ |
| $V_{1}$ | $-0,5$ to $+12,5 \mathrm{~V}$ |
| $\mathrm{V}_{0}$ | $-0,5$ to $+12,5 \mathrm{~V}$ |
| 1 | max. $\quad 20 \mathrm{~mA}$ |
| 1 | max. 20 mA |
| $\mathrm{P}_{\text {tot }}$ | max. 825 mW |
| $T_{\text {stg }}$ | -40 to $+125{ }^{\circ} \mathrm{C}$ |
| Tamb | -20 to $+80{ }^{\circ} \mathrm{C}$ |

## CHARACTERISTICS

$\mathrm{V}_{\mathrm{P}}=8 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$; unless otherwise specified

| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply (pin 2) |  |  |  |  |  |
| Supply voltage range | $V_{P}$ | 4 | 8 | 12 | V |
| Supply current |  |  |  |  |  |
| 5 outputs LOW | $I_{\text {PL }}$ | 5 | 10 | 15 | mA |
| 5 outputs HIGH | ${ }^{1} \mathrm{PH}$ | 30 | 50 | 70 | mA |
| Power-on reset level output stage in "OFF' condition | VPR | - | 3,5 | 3,8 | V |
| Maximum power dissipation* | $\mathrm{P}_{\text {max }}$ | - | 650 | - | mW |
| Inputs SDA, SCL (pins 8 and 9) |  |  |  |  |  |
| Input voltage HIGH | $\mathrm{V}_{\text {IH }}$ | 3,0 | - | 5,5 | V |
| Input voltage LOW | $V_{\text {IL }}$ | 0 | - | 1,5 | V |
| Input current HIGH | $-\mathrm{I} H$ | - | - | 10 | $\mu \mathrm{A}$ |
| Input current LOW | 1 H | - | - | 0,4 | $\mu \mathrm{A}$ |
| Acknowledge sink current | $I_{\text {ACK }}$ | 2,5 | - | - | mA |
| Maximum input frequency | $\mathrm{f}_{\mathrm{imax}}$ | 100 | - | - | kHz |
| Outputs OUT 1 to OUT 5 (pins 3 to 7) |  |  |  |  |  |
| Maximum output current; source: "ON" | ${ }^{\text {I Oso }}$ | + 85 | - | + 150 | mA |
| Maximum output current; source: " ON " $\mathrm{T}_{\mathrm{amb}}=80^{\circ} \mathrm{C}$ | ${ }^{1}$ Oso | 60 | - | - | mA |
| $\begin{aligned} & \text { Output voltage HIGH } \\ & \text { at IOso }=85 \mathrm{~mA} \end{aligned}$ | $\mathrm{V}_{\mathrm{OH}}$ | $V_{P}-2$ | - | - | V |
| Output current; sink "OFF' | ${ }^{\text {I Osi }}$ | -100 | -300 | - | $\mu \mathrm{A}$ |
| Output voltage LOW at $\mathrm{I}_{\mathrm{Osi}}=-100 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{OL}}$ | - | - | 100 | mV |
| Output voltage MEDIUM at $\mathrm{I}_{\mathrm{O}}=10 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{OM}}$ | $V_{P}-0,5$ | - | - | V |
| OUT 1 used as subaddressing input |  |  |  |  |  |
| Input voltage HIGH (code 10 ) | VOUT 1H | 0,72 VP | - | $V_{P}$ | $V$ |
| Input voltage MEDIUM (code 11 ) | VOUT 1M | 0,39 VP | - | 0,61 VP | $V$ |
| Input voltage LOW (code 0 1) | VOUT 1L | 0 | - | 0,28 Vp | $V$ |



Bus

* Outputs must not be driven simultaneously at maximum source current.


## .

## REMOTE CONTROL TRANSMITTER

## GENERAL DESCRIPTION

The SAA3004 transmitter IC is designed for infrared remote control systems. It has a total of 448 commands which are divided into 7 sub-system groups with 64 commands each. The sub-system code may be selected by a press button, a slider switch or hard wired.
The SAA3004 generates the pattern for driving the output stage. These patterns are pulse distance coded. The pulses are infrared flashes or modulated. The transmission mode is defined in conjunction with the sub-system address. Modulated pulses allow receivers with narrow-band preamplifiers for improved noise rejection to be used. Flashed pulses require a wide-band preamplifier within the receiver.

The SAA3004 has the following features:

- Flashed or modulated transmission
- 7 sub-system addresses
- Up to 64 commands per sub-system address
- High-current remote output at $\mathrm{V}_{\mathrm{DD}}=6 \mathrm{~V}\left(-\mathrm{I}_{\mathrm{OH}}=40 \mathrm{~mA}\right)$
- Low number of additional components
- Key release detection by toggle bits
- Very low stand-by current ( $<2 \mu \mathrm{~A}$ )
- Operational current $<2 \mathrm{~mA}$ at 6 V supply
- Wide supply voltage range (4 to 11 V )
- Ceramic resonator controlled frequency (typ. 450 kHz )
- Encapsulation: 20-lead plastic DIL or 20-lead plastic mini-pack (SO-20)


## PACKAGE OUTLINES

SAA3004P: 20-lead DIL; plastic (SOT146).
SAA3004T: 20-lead mini-pack; plastic (SO20; SOT 163A).


Fig. 1 Transmitter with SAA3004.

## INPUTS AND OUTPUTS

## Key matrix inputs and outputs (DRVON to DRV6N and SENON to SEN6N)

The transmitter keyboard is arranged as a scanned matrix. The matrix consists of 7 driver outputs and 7 sense inputs as shown in Fig. 1. The driver outputs DRVON to DRV6N are open drain N -channel transistors and they are conductive in the stand-by mode. The 7 sense inputs (SENON to SEN6N) enable the generation of 56 command codes. With 2 external diodes all 64 commands are addressable. The sense inputs have P-channel pull-up transistors, so that they are HIGH until they are pulled LOW by connecting them to an output via a key depression to initiate a code transmission.

## Address mode input (ADRM)

The sub-system address and the transmission mode are defined by connecting the ADRM input to one or more driver outputs (DRVON to DRV6N) of the key matrix. If more than one driver is connected to ADRM, they must be decoupled by a diode. This allows the definition of seven sub-system addresses as shown in Table 3. If driver DRV6N is connected to ADRM the data output format of REMO is modulated or if not connected, flashed.
The ADRM input has switched pull-up and pull-down loads. In the stand-by mode only the pull-down device is active. Whether ADRM is open (sub-system address 0 , flashed mode) or connected to the driver outputs, this input is LOW and will not cause unwanted dissipation. When the transmitter becomes active by presssing a key, the pull-down device is switched off and the pull-up device is switched on, so that the applied driver signals are sensed for the decoding of the sub-system address and the mode of transmission.

The arrangement of the sub-system address coding is such that only the driver DRVnN with the highest number ( $n$ ) defines the sub-system address, e.g. if driver DRV2N and DRV4N are connected to ADRM, only DRV4N will define the sub-system address. This option can be used in transmitters for more than one sub-system address. The transmitter may be hard-wired for sub-system address 2 by connecting DRV1N to ADRM. If now DRV3N is added to ADRM by a key or a switch, the transmitted sub-system address changes to 4 .
A change of the sub-system address will not start a transmission.

## Remote control signal output (REMO)

The REMO signal output stage is a push-pull type. In the HIGH state a bipolar emitter-follower allows a high output current. The timing of the data output format is listed in Tables 1 and 2.
The information is defined by the distance $t_{b}$ between the leading edges of the flashed pulses or the first edge of the modulated pulses (see Fig. 3).
The format of the output data is given in Figs 2 and 3. In the flashed transmission mode the data word starts with two toggle bits T1 and T0, followed by three bits for defining the sub-system address S2, S1 and SO, and six bits F, E, D, C, B and A, which are defined by the selected key.
In the modulated transmission mode the first toggle bit T1 is replaced by a constant reference time bit (REF). This can be used as a reference time for the decoding sequence.
The toggle bits function as an indication for the decoder that the next instruction has to be considered as a new command.
The codes for the sub-system address and the selected key are given in Tables 3 and 4.

## Oscillator input/output (OSCI and OSCO)

The external components must be connected to these pins when using an oscillator with a ceramic resonator. The oscillator frequency may vary between 400 kHz and 500 kHz as defined by the resonator.

## FUNCTIONAL DESCRIPTION

## Keyboard operation

In the stand-by mode all drivers (DRVON to DRV6N) are on. Whenever a key is pressed, one or more of the sense inputs ( SENnN ) are tied to ground. This will start the power-up sequence. First the oscillator is activated and after the debounce time tDB (see Fig. 4) the output drivers (DRVON to DRV6N) become active successively.
Within the first scan cycle the transmission mode, the applied sub-system address and the selected command code are sensed and loaded into an internal data latch. In contradiction to the command code the sub-system address is sensed only within the first scan cycle. If the applied sub-system address is changed while the command key is pressed, the transmitted sub-system address is not altered.
In a multiple key-stroke sequence (see Fig. 5) the command code is always altered in accordance with the sensed key.

## Multiple key-stroke protection

The keyboard is protected against multiple key-strokes. If more than one key is pressed at the same time, the circuit will not generate a new output at REMO (see Fig. 5). In case of a multiple key-stroke the scan repetition rate is increased to detect the release of a key as soon as possible.
There are two restrictions caused by the special structure of the keyboard matrix:

## FUNCTIONAL DESCRIPTION (continued)

- The keys switching to ground (code numbers $7,15,23,31,39,47,55$ and 63 ) and the keys connected to SEN5N and SEN6N are not covered completely by the multiple key protection. If one sense input is switched to ground, further keys on the same sense line are ignored.
- SEN5N and SEN6N are not protected against multiple key-stroke on the same driver line, because this condition has been used for the definition of additional codes (code numbers 56 to 63).


## Output sequence (data format)

The output operation will start when the selected code is found. A burst of pulses, including the latched address and command codes, is generated at the output REMO as long as a key is pressed. The format of the output pulse train is given in Figs 2 and 3. The operation is terminated by releasing the key or if more than one key is pressed at the same time. Once a sequence is started, the transmitted words will always be completed after the key is released.
The toggle bits T0 and T1 are incremented if the key is released for a minimum time $\mathrm{t}_{\mathrm{REL}}$ (see Fig. 4). The toggle bits remain unchanged within a multiple key-stroke sequence.

(a)

(b)

Fig. 2 Data format of REMO output; REF = reference time; T0 and T1 = toggle bits; S0, S1 and S2 = system address; A, B, C, D, E and F = command bits.
(a) flashed mode: transmission with 2 toggle bits and 3 address bits, followed by 6 command bits (pulses are flashed).
(b) modulated mode: transmission with reference time, 1 toggle bit and 3 address bits, followed by 6 command bits (pulses are modulated).

(1) Flashed pulse.
(2) Modulated pulse ( $\mathrm{t}_{\mathrm{PW}}=\left(5 \times \mathrm{t}_{\mathrm{M}}\right)+\mathrm{t}_{\mathrm{MH}}$.

Fig. 3 REMO output waveform.

DEVELOPMENT DATA


Fig. 4 Single key-stroke sequence.
Debounce time: $\mathrm{t}_{\mathrm{DB}}=4$ to $9 \times \mathrm{T}_{\mathrm{O}}$.
Start time: $\mathrm{t} \mathrm{ST}^{2}=5$ to $10 \times \mathrm{T}_{\mathrm{O}}$.
Minimum release time: $\mathrm{t}_{\mathrm{REL}}=\mathrm{T}_{\mathrm{O}}$.
Word distance: $\mathrm{t}_{\mathrm{w}}$.


Table 1 Pulse train timing

| mode | $\mathrm{T}_{\mathrm{O}}$ <br> ms | $\mathrm{t}_{\mathrm{p}}$ <br> $\mu \mathrm{s}$ | $\mathrm{t}_{\mathrm{M}}$ <br> $\mu \mathrm{s}$ | $\mathrm{t}_{\mathrm{ML}}$ <br> $\mu \mathrm{s}$ | $\mathrm{t}_{\mathrm{MH}}$ <br> $\mu \mathrm{s}$ | $\mathrm{t}_{\mathrm{W}}$ <br> ms |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| flashed <br> modulated | 2,53 | 8,8 | - | - | - | 121 |
| 2,53 | - | 26,4 | 17,6 | 8,8 | 121 |  |


| $\mathrm{f}_{\text {OSC }}$ | 455 kHz | $\mathrm{t}_{\text {OSC }}=2,2 \mu \mathrm{~s}$ |
| :--- | :--- | :--- |
| $\mathrm{t}_{\mathrm{p}}$ | $4 \times \mathrm{t}_{\text {OSc }}$ | flashed pulse width |
| $\mathrm{t}_{\mathrm{M}}$ | $12 \times \mathrm{t}_{\text {OSC }}$ | modulation period |
| $\mathrm{t}_{\mathrm{ML}}$ | $8 \times \mathrm{t}_{\text {OSC }}$ | modulation period LOW |
| $\mathrm{t}_{\mathrm{MH}}$ | $4 \times \mathrm{t}_{\text {OSC }}$ | modulation period HIGH |
| $\mathrm{T}_{\mathrm{O}}$ | $1152 \times \mathrm{t}_{\text {OSC }}$ | basic unit of pulse distance |
| $\mathrm{t}_{\mathrm{W}}$ | $55296 \times \mathrm{t}_{\text {OSC }}$ | word distance |

Table 2 Pulse train separation ( $\mathrm{t}_{\mathrm{b}}$ )

| code | $t_{b}$ |
| :--- | :--- |
| logic "0" | $2 \times \mathrm{T}_{\mathrm{o}}$ |
| logic "1" | $3 \times \mathrm{T}_{\mathrm{o}}$ |
| reference time | $3 \times \mathrm{T}_{\mathrm{o}}$ |
| toggle bit time | $2 \times \mathrm{T}_{\mathrm{o}}$ or $3 \times \mathrm{T}_{\mathrm{o}}$ |

Table 3 Transmission mode and sub-system address selection
The sub-system address and the transmission mode are defined by connecting the ADRM input to one or more driver outputs (DRVON to DRV6N) of the key matrix. If more than one driver is connected to ADRM, they must be decoupled by a diode.

| mode | sub-system address |  |  |  | driver DRVnN for $\mathrm{n}=$ |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | \# | S2 | S1 | S0 | 0 | 1 | 2 | 3 | 4 | 5 | 6 |  |  |
| F | 0 | 1 | 1 |  |  |  |  |  |  |  |  |  |  |
| L | 1 | 0 |  | 0 | - |  |  |  |  |  |  |  |  |
| A | 2 | 0 |  | 1 | X | o |  |  |  |  |  |  |  |
| S | 3 | 0 | 1 | 0 | X | X | o |  |  |  |  |  |  |
| H | 4 | 0 | 1 | 1 | X | X | X | $\bigcirc$ |  |  |  |  |  |
| E | 5 | 1 | 0 | 0 | $\times$ | X | $\times$ | X | - |  |  |  |  |
| D | 6 | 1 | 0 | 1 | X | X | X | X | X | o |  |  |  |
| M |  |  |  |  |  |  |  |  |  |  |  |  |  |
| 0 | 0 |  | 1 | 1 |  |  |  |  |  |  | $\bigcirc$ |  |  |
| D | 1 |  |  | 0 | $\bigcirc$ |  |  |  |  |  | - |  |  |
| U | 2 |  |  | 1 | X | $\bigcirc$ |  |  |  |  | - |  |  |
| L | 3 |  |  | 0 | X | X | $\bigcirc$ |  |  |  | - |  |  |
| A | 4 |  |  | 1 | X | X | X | $\bigcirc$ |  |  | - |  |  |
| T | 5 |  |  | 0 | X | X | X | X | - |  | $\bigcirc$ |  | = connected to ADRM |
| E | 6 | 1 | 0 | 1 | X | X | X | X | X | - | - |  | $=$ not connected |
| D |  |  |  |  |  |  |  |  |  |  |  |  | to ADRM |

Table 4 Key codes

| matrix drive | matrix <br> sense | code |  |  |  |  |  | matrix position |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DRVON | SENON | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| DRV1N | SENON | 0 | 0 | 0 | 0 | 0 | 1 | 1 |
| DRV2N | SENON | 0 | 0 | 0 | 0 | 1 | 0 | 2 |
| DRV3N | SENON | 0 | 0 | 0 | 0 | 1 | 1 | 3 |
| DRV4N | SENON | 0 | 0 | 0 | 1 | 0 | 0 | 4 |
| DRV5N | SENON | 0 | 0 | 0 | 1 | 0 | 1 | 5 |
| DRV6N | SENON | 0 | 0 | 0 | 1 | 1 | 0 | 6 |
| $\mathrm{V}_{\text {SS }}$ | SENON | 0 | 0 | 0 | 1 | 1 | 1 | 7 |
| * | SEN1N | 0 | 0 | 1 |  | ** |  | 8 to 15 |
| * | SEN2N | 0 | 1 | 0 |  | ** |  | 16 to 23 |
| * | SEN3N | 0 | 1 | 1 |  | ** |  | 24 to 31 |
| * | SEN4N | 1 | 0 | 0 |  | ** |  | 32 to 39 |
| * | SEN5N | 1 | 0 | 1 |  | ** |  | 40 to 47 |
| * | SEN6N | 1 | 1 | 0 |  | ** |  | 48 to 55 |
| * | $\begin{aligned} & \text { SEN5N } \\ & \text { and } \\ & \text { SEN6N } \end{aligned}$ | 1 |  | 1 |  | ** |  | 56 to 63 |

* The complete matrix drive as shown above for SENON is also applicable for the matrix sense inputs SEN1N to SEN6N and the combined SEN5N/SEN6N.
** The $\mathrm{C}, \mathrm{B}$ and A codes are identical to SENON as given above.


Fig. 6 Pinning diagram.

PINNING


## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)


## CHARACTERISTICS

$\mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$; unless otherwise specified


CHARACTERISTICS (continued)
$\mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$; unless otherwise specified

| parameter | $\begin{aligned} & \mathrm{VDD}_{\mathrm{D}} \\ & \text { (V) } \end{aligned}$ | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Data output REMO |  |  |  |  |  |  |
| Output voltage HIGH | 6 | $\mathrm{V}_{\mathrm{OH}}$ | 3 | - | - | V |
| $-\mathrm{I}_{\mathrm{OH}}=40 \mathrm{~mA}$ | - | $\mathrm{V}_{\mathrm{OH}}$ | 6 | - | - | V |
| Output voltage LOW | 6 | $\mathrm{V}_{\text {OL }}$ | - | - | 0,2 | V |
| ${ }^{\prime} \mathrm{OL}=0,3 \mathrm{~mA}$ | 9 | $\mathrm{V}_{\text {OL }}$ | - | - | 0,1 | V |
| Oscillator |  |  |  |  |  |  |
| Input current OSCI at $V_{D D}$ | 6 | 1 | 0,8 | - | 2,7 | $\mu \mathrm{A}$ |
| Output voltage HIGH $-\mathrm{I}_{\mathrm{OL}}=0,1 \mathrm{~mA}$ | 6 | $\mathrm{V}_{\mathrm{OH}}$ | - | - | $V_{\text {DD }}-0,6$ | V |
| Output voltage LOW $\mathrm{I}_{\mathrm{OH}}=0,1 \mathrm{~mA}$ | 6 | $\mathrm{V}_{\mathrm{OL}}$ | - | - | 0,6 | V |

# LOW VOLTAGE INFRARED REMOTE CONTROL TRANSMITTER (RC-5) 

## GENERAL DESCRIPTION

The SAA3006 is intended as a general purpose (RC-5) infrared remote control system for use where only low supply voltages are available. The device can generate 2048 different commands and utilizes a keyboard with a single-pole switch per key. The commands are arranged so that 32 systems can be addressed, each system containing 64 different commands.
The circuit response to legal (one key pressed at a time) and illegal (more than one key pressed at a time) keyboard operation is specified later in this publication (see KEY ACTIVITIES).

## Features

- Low supply voltage requirements
- Very low current consumption
- For infrared transmission link
- Transmitter for $32 \times 64$ commands
- One transmitter controls 32 systems
- Transmission biphase technique
- Short transmission times; speed-up of system reaction time
- Single-pin oscillator input
- Input protection
- Test mode facility


## QUICK REFERENCE DATA

| Supply voltage range | $\mathrm{V}_{\mathrm{DD}}$ | 2 to 7 | V |
| :--- | :--- | :--- | :--- |
| Input voltage range | $\mathrm{V}_{1}$ | 0,5 to $\left(\mathrm{V}_{\mathrm{DD}}+0,5\right)$ | $\mathrm{V}^{*}$ |
| Input current | $\pm I_{1}$ | $\max .10$ | mA |
| Output voltage range | $\mathrm{V}_{\mathrm{O}}$ | $-0,5$ to $\left(\mathrm{V}_{\mathrm{DD}}+0,5\right)$ | $\mathrm{V}^{*}$ |
| Output current | $\pm I_{0}$ | $\max .10$ | mA |
| Operating ambient temperature range | $\mathrm{T}_{\mathrm{amb}}$ | -25 to +85 | $\mathrm{o}^{\circ} \mathrm{C}$ |

[^13]
## PACKAGE OUTLINE

28-lead DIL; plastic (SOT117).


Fig. 1 Block diagram.


Fig. 2 Pinning diagram.

| PINNING |  |  |
| :---: | :---: | :---: |
| 14 | $\mathrm{V}_{\text {SS }}$ | negative supply (ground) |
| 28 | $\mathrm{V}_{\text {DD }}$ | positive supply |
| 21 | X0 |  |
| 22 | X 1 |  |
| 23 | X2 |  |
| 24 | X3 | keyboard command inputs with |
| 25 | X4 | P-channel pull-up transistors |
| 26 | X5 |  |
| 27 | X6 |  |
| 1 | X7 |  |
| 3 | Z0 |  |
| 4 | Z1 | keyboard system inputs with |
| 5 | Z2 | P-channel pull-up transistors |
| 6 | Z3 |  |
| 2 | SSM | system mode selection input |
| 20 | TP1 | test input |
| 19 | TP2 | test input/output |
| 18 | OSC | oscillator input |
| 17 | DRO |  |
| 16 | DR1 |  |
| 15 | DR2 |  |
| 13 | DR3 | scan driver output with open |
| 12 | DR4 | drain N -channel transistors |
| 11 | DR5 |  |
| 10 | DR6 |  |
| 9 | DR7 |  |
| 7 | MDATA | remote signal outputs |
| 8 | DATA | (3-state outputs) |


(1) Control inputs for operating modes, test modes and reset.
(2) Remote signal outputs.
(3) Keyboard command code matrix $8 \times 8$.
(4) Keyboard system code matrix $4 \times 8$.

Fig. 3 Keyboard interconnection.

## FUNCTIONAL DESCRIPTION

## Combined system mode (SSM = LOW)

The $X$ and $Z$-lines are active HIGH in the quiescent state. Legal key operation either in the $X$-DR or Z-DR matrix starts the debounce cycle. When the contact is made for two bit times without interruption, the oscillator-enable signal is latched and the key may be released. Interruption within the two bit times resets the internal action. At the end of the debounce time, the DR-outputs are switched off and two scan cycles are started, switching on the DR-outputs one by one. When a Z- or X-input senses a LOW level, a latch-enable signal is fed to the system address or command latches, depending on whether sensing was found in the Z - or X-input matrix. After latching a system address number, the device will generate the last command (i.e. all command bits ' 1 ') in the chosen system as long as the key is pressed. Latching of a command number causes the device to generate this command together with the system address number stored in the system address latch. Releasing the key will reset the internal action if no data is transmitted at that time. Once the transmission is started, the signal will be finished completely.

## Single system mode ( $\mathrm{SSM}=\mathrm{HIGH}$ )

The X-lines are active HIGH in the quiescent state; the pull-up transistors of the Z-lines are switched off and the inputs are disabled. Only legal key operation in the X-DR matrix starts the debounce cycle. When the contact is made for two bit times without interruption, the oscillator-enable signal is latched and the key may be released. Interruption within the two bit times resets the internal action. At the end of the debounce time, the pull-up transistors in the $X$-lines are switched off, those in the Z-lines are switched on during the first scan cycle. The wired connection in the Z-matrix is then translated into a system address number and stored in the system address latch. At the end of the first scan cycle the pull-up transistors in the Z-lines are switched off and the inputs are disabled again, while the transistors in the $X$-lines are switched on. The second scan cycle produces the command number which, after latching, is transmitted together with the system address number.

Inputs
The command inputs $X 0$ to $X 7$ carry a logical ' 1 ' in the quiescent state by means of an internal pull-up transistor. When SSM is LOW, the system inputs ZO to Z 3 also carry a logical ' 1 ' in the quiescent state by means of an internal pull-up transistor.

When SSM is HIGH, the transistors are switched off and no current flows via the wired connection in the Z-DR matrix.

## Oscillator

The oscillator is formed by a ceramic resonator (catalogue number 242254098021 or equivalent) feeding the single-pin input OSC. Direct connection is made for supply voltages in the range 2 to $5,25 \mathrm{~V}$ but it is necessary to fit a $10 \mathrm{k} \Omega$ resistor in series with the resonator when using supply voltages in the range 2,6 to 7 V .

## Key-release detection

An extra control bit is added which will be complemented after key-release. In this way the decoder gets an indication that shows if the next code is to be considered as a new command. This is very important for multi-digit entry (e.g. by channel numbers or Teletext/Viewdata pages). The control bit will only be complemented after finishing at least one code transmission. The scan cycles are repeated before every code transmission, so that, even by 'take-over' of key operation during code transmission, the correct system and command numbers are generated.

## FUNCTIONAL DESCRIPTION (continued)

## Outputs

The output DATA carries the generated information according to the format given in Fig. 4 and Tables 2 and 3. The code is transmitted in biphase; definitions of logical ' 1 ' and ' 0 ' are given in Fig. 5.

The code consists of four parts:

- Start part formed by 2 bits (two times a logical ' 1 ');
- Control part formed by 1 bit;
- System part formed by 5 bits;
- Command part formed by 6 bits.

The output MDATA carries the same information as output DATA but is modulated on a carrier frequency of $1 / 12$ of the oscillator frequency, so that each bit is presented as a burst of 32 pulses. To reduce power consumption, the carrier frequency has a $25 \%$ duty cycle.
In the quiescent state, both outputs are non-conducting (3-state outputs). The scan drivers DRO to DR7 are of the open drain N -channel type and are conducting in the quiescent state of the circuit. After a legal key operation all the driver outputs go into the high ohmic state; a scanning procedure is then started so that the outputs are switched into the conducting state one after the other.

## Reset action

The circuit will be reset immediately when a key release occurs during:

- debounce time;
- between two codes.

When a key release occurs during scanning of the matrix, a reset action will be accomplished if:

- the key is released while one of the driver outputs is in the low-ohmic ' 0 ' state;
- the key is released before detection of that key;
- there is no wired connection in the Z-DR matrix while SSM is HIGH.


## Test pin

The test pins TP1 and TP2 are used for testing in conjunction with inputs $Z 2$ and $Z 3$ as shown in Table 1.
Table 1 Test functions

| TP1 | TP2 | Z2 | Z3 | function |
| :---: | :---: | :---: | :---: | :---: |
| LOW | LOW | matrix input | matrix input | normal |
| LOW | HIGH | matrix input | matrix input | scan + output frequency six times faster than normal |
| HIGH | output foSC ${ }^{6}$ | LOW | LOW | reset |
| HIGH | output fosc ${ }^{6}$ | HIGH | HIGH | output frequency $3 \times 2^{7}$ faster than normal |

## KEY ACTIVITIES

Every connection of one X-input and one DR-output is recognized as a legal keyboard operation and causes the device to generate the corresponding code.
Activating more than one X -input at a time is an illegal keyboard operation and no circuit action is taken (oscillator does not start).
When SSM is LOW, every connection of one Z-input and one DR-output is recognized as a legal keyboard operation and causes the device to generate the corresponding code.

Activating two or more Z -inputs, or Z -inputs and X -inputs, at one time is an illegal keyboard operation and no circuit action is taken.
When SSM is HIGH, a wired connection must be made between a Z-input and a DR-output. If no connection is made, the code is not generated.
When one X or Z -input is connected to more than one DR-output, the last scan signal is considered legal.
The maximum allowable value of the contact series resistance of the keyboard switches is $7 \mathrm{k} \Omega$.


Fig. 4 DATA output format (RC-5).


Fig. 5 Biphase transmission code; 1 bit time $=3 \times 2^{8} \times$ TOSC (typically $1,778 \mathrm{~ms}$ ) where TOSC is the oscillator period time.

Table 2 Command matrix X-DR

| code no. | $\begin{gathered} \text { X-lines } \\ \text { X. } \end{gathered}$ |  |  |  |  |  |  |  | DR-lines DR. |  |  |  |  |  |  |  |  | command bits C. |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| 0 | - |  |  |  |  |  |  |  | - |  |  |  |  |  |  |  |  | 0 | 0 | 0 | 0 | 0 | 0 |
| 1 | $\bullet$ |  |  |  |  |  |  |  |  | - |  |  |  |  |  |  |  | 0 | 0 | 0 | 0 | 0 | 1 |
| 2 | - |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | 0 | 0 | 0 | 0 | 1 | 0 |
| 3 | - |  |  |  |  |  |  |  |  |  |  | - |  |  |  |  |  | 0 | 0 | 0 | 0 | 1 | 1 |
| 4 | $\bullet$ |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | 0 | 0 | 0 | 1 | 0 | 0 |
| 5 | - |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | 0 | 0 | 0 | 1 | 0 | 1 |
| 6 | - |  |  |  |  |  |  |  |  |  |  |  |  |  |  | - |  | 0 | 0 | 0 | 1 | 1 | 0 |
| 7 | - |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | 0 | 0 | 0 | 1 | 1 | 1 |
| 8 |  | $\bullet$ |  |  |  |  |  |  | - |  |  |  |  |  |  |  |  | 0 | 0 | 1 | 0 | 0 | 0 |
| 9 |  | $\bullet$ |  |  |  |  |  |  |  | - |  |  |  |  |  |  |  | 0 | 0 | 1 | 0 | 0 | 1 |
| 10 |  | $\bullet$ |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | 0 | 0 | 1 | 0 | 1 | 0 |
| 11 |  | - |  |  |  |  |  |  |  |  |  | - |  |  |  |  |  | 0 | 0 | 1 | 0 | 1 | 1 |
| 12 |  | - |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | 0 | 0 | 1 | 1 | 0 | 0 |
| 13 |  | - |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | 0 | 0 | 1 | 1 | 0 | 1 |
| 14 |  | - |  |  |  |  |  |  |  |  |  |  |  |  |  | - |  | 0 | 0 | 1 | 1 | 1 | 0 |
| 15 |  | - |  |  |  |  |  |  |  |  |  |  |  |  |  |  | - | 0 | 0 | 1 | 1 | 1 | 1 |
| 16 |  |  | - |  |  |  |  |  | $\bullet$ |  |  |  |  |  |  |  |  | 0 | 1 | 0 | 0 | 0 | 0 |
| 17 |  |  | - |  |  |  |  |  |  | - |  |  |  |  |  |  |  | 0 | 1 | 0 | 0 | 0 | 1 |
| 18 |  |  | - |  |  |  |  |  |  |  |  |  |  |  |  |  |  | 0 | 1 | 0 | 0 | 1 | 0 |
| 19 |  |  | - |  |  |  |  |  |  |  |  |  |  |  |  |  |  | 0 | 1 | 0 | 0 | 1 | 1 |
| 20 |  |  | - |  |  |  |  |  |  |  |  |  |  |  |  |  |  | 0 | 1 | 0 | 1 | 0 | 0 |
| 21 |  |  | - |  |  |  |  |  |  |  |  |  |  |  |  |  |  | 0 | 1 | 0 | 1 | 0 | 1 |
| 22 |  |  | - |  |  |  |  |  |  |  |  |  |  |  |  | - |  | 0 | 1 | 0 | 1 | 1 | 0 |
| 23 |  |  | - |  |  |  |  |  |  |  |  |  |  |  |  |  | - | 0 | 1 | 0 | 1 | 1 | 1 |
| 24 |  |  |  |  |  |  |  |  | $\bullet$ |  |  |  |  |  |  |  |  | 0 | 1 | 1 | 0 | 0 | 0 |
| 25 |  |  |  |  |  |  |  |  |  | - |  |  |  |  |  |  |  | 0 | 1 | 1 | 0 | 0 | 1 |
| 26 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | 0 | 1 | 1 | 0 | 1 | 0 |
| 27 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | 0 | 1 | 1 | 0 | 1 | 1 |
| 28 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | 0 | 1 | 1 | 1 | 0 | 0 |
| 29 |  |  |  |  |  |  |  |  |  |  |  |  |  |  | - |  |  | 0 | 1 | 1 | 1 | 0 | 1 |
| 30 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | - |  | 0 | 1 | 1 | 1 | 1 | 0 |
| 31 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | - | 0 | 1 | 1 | 1 | 1 | 1 |

Table 3 System matrix Z-DR

| system no. | Z-linesZ. . |  |  |  | DR-lines |  |  |  |  |  |  |  | system bitsS. . |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 0 | 1 | 2 | 3 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 4 | 3 | 2 | 1 | 0 |
| 0 | - |  |  |  | $\bullet$ |  |  |  |  |  |  |  | 0 | 0 | 0 | 0 | 0 |
| 1 | $\bullet$ |  |  |  |  | - |  |  |  |  |  |  | 0 | 0 | 0 | 0 | 1 |
| 2 | $\bullet$ |  |  |  |  |  | $\bullet$ |  |  |  |  |  | 0 | 0 | 0 | 1 | 0 |
| 3 | - |  |  |  |  |  |  | - |  |  |  |  | 0 | 0 | 0 | 1 | 1 |
| 4 | - |  |  |  |  |  |  |  | $\bullet$ |  |  |  | 0 | 0 | 1 | 0 | 0 |
| 5 | - |  |  |  |  |  |  |  |  | $\bullet$ |  |  | 0 | 0 | 1 | 0 | 1 |
| 6 | $\bullet$ |  |  |  |  |  |  |  |  |  | - |  | 0 | 0 | 1 | 1 | 0 |
| 7 | - |  |  |  |  |  |  |  |  |  |  | - | 0 | 0 | 1 | 1 | 1 |
| 8 |  | $\bullet$ |  |  | $\bullet$ |  |  |  |  |  |  |  | 0 | 1 | 0 | 0 | 0 |
| 9 |  | $\bullet$ |  |  |  | - |  |  |  |  |  |  | 0 | 1 | 0 | 0 | 1 |
| 10 |  | $\bullet$ |  |  |  |  | - |  |  |  |  |  | 0 | 1 | 0 | 1 | 0 |
| 11 |  | $\bullet$ |  |  |  |  |  | $\bullet$ |  |  |  |  | 0 | 1 | 0 | 1 | 1 |
| 12 |  | - |  |  |  |  |  |  | - |  |  |  | 0 | 1 | 1 | 0 | 0 |
| 13 |  | $\bullet$ |  |  |  |  |  |  |  | - |  |  | 0 | 1 | 1 | 0 | 1 |
| 14 |  | $\bullet$ |  |  |  |  |  |  |  |  | $\bullet$ |  | 0 | 1 | 1 | 1 | 0 |
| 15 |  | - |  |  |  |  |  |  |  |  |  | - | 0 | 1 | 1 | 1 | 1 |
| 16 |  |  | $\bullet$ |  | $\bullet$ |  |  |  |  |  |  |  | 1 | 0 | 0 | 0 | 0 |
| 17 |  |  | - |  |  | - |  |  |  |  |  |  | 1 | 0 | 0 | 0 | 1 |
| 18 |  |  | $\bullet$ |  |  |  | $\bullet$ |  |  |  |  |  | 1 | 0 | 0 | 1 | 0 |
| 19 |  |  | - |  |  |  |  | - |  |  |  |  | 1 | 0 | 0 | 1 | 1 |
| 20 |  |  | - |  |  |  |  |  | - |  |  |  | 1 | 0 | 1 | 0 | 0 |
| 21 |  |  | $\bullet$ |  |  |  |  |  |  | - |  |  | 1 | 0 | 1 | 0 | 1 |
| 22 |  |  | - |  |  |  |  |  |  |  | - |  | 1 | 0 | 1 | 1 | 0 |
| 23 |  |  | - |  |  |  |  |  |  |  |  | - | 1 | 0 | 1 | 1 | 1 |
| 24 |  |  |  | $\bullet$ | - |  |  |  |  |  |  |  | 1 | 1 | 0 | 0 | 0 |
| 25 |  |  |  | $\bullet$ |  | - |  |  |  |  |  |  | 1 | 1 | 0 | 0 | 1 |
| 26 |  |  |  | $\bullet$ |  |  | - |  |  |  |  |  | 1 | 1 | 0 | 1 | 0 |
| 27 |  |  |  | - |  |  |  | $\bullet$ |  |  |  |  | 1 | 1 | 0 | 1 | 1 |
| 28 |  |  |  | $\bullet$ |  |  |  |  | $\bullet$ |  |  |  | 1 | 1 | 1 | 0 | 0 |
| 29 |  |  |  | $\bullet$ |  |  |  |  |  | - |  |  | 1 | 1 | 1 | 0 | 1 |
| 30 |  |  |  | - |  |  |  |  |  |  | - |  | 1 | 1 | 1 | 1 | 0 |
| 31 |  |  |  | - |  |  |  |  |  |  |  | $\bullet$ | 1 | 1 | 1 | 1 | 1 |

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)

Supply voltage range with respect to $\mathrm{V}_{\mathrm{SS}}$
Input voltage range
Input current
Output voltage range
Output current
Power dissipation output OSC
Power dissipation per output (all other outputs)
Total power dissipation per package
Operating ambient temperature range
Storage temperature range

|  | $-0,5$ | to |
| :--- | :--- | ---: |
| $\mathrm{V}_{\mathrm{DD}}$ | $8,5 \mathrm{~V}$ |  |
| $\mathrm{~V}_{\mathrm{I}}$ | $-0,5$ | to $\left(\mathrm{V}_{\mathrm{DD}}+0,5\right) \mathrm{V}^{*}$ |
| $+\mathrm{I}_{1}$ | max. | 10 mA |
| $\mathrm{~V}_{\mathrm{O}}$ | $-0,5$ | to $\left(\mathrm{V}_{\mathrm{DD}}+0,5\right) \mathrm{V}^{*}$ |
| $+\mathrm{I}_{\mathrm{O}}$ | max. | 10 mA |
| $\mathrm{P}_{\mathrm{O}}$ | max. | 50 mW |
| $\mathrm{P}_{\mathrm{O}}$ | max. | 100 mW |
| $\mathrm{P}_{\text {tot }}$ | max. | 200 mW |
| $\mathrm{~T}_{\text {amb }}$ | -25 to | $+85{ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {stg }}$ | -55 to | $+150{ }^{\circ} \mathrm{C}$ |

## HANDLING

Inputs and outputs are protected against electrostatic charge in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices (see "Handling MOS Devices").

## CHARACTERISTICS

$\mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=-25$ to $85^{\circ} \mathrm{C}$ unless otherwise specified

| parameter | $\mathrm{V}_{\mathrm{DD}}(\mathrm{V})$ | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage | - | $V_{\text {DD }}$ | 2 | - | 7 | V |
| Supply current at $\mathrm{I}_{\mathrm{O}}=0 \mathrm{~mA}$ for all outputs; X 0 to X 7 and $\mathrm{Z3}$ at $\mathrm{V}_{\mathrm{DD}}$; all other inputs at $V_{D D}$ or $V_{S S}$ excluding leakage current from open drain N -channel outputs; $\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$ | 7 | IDD | - | - | 10 | $\mu \mathrm{A}$ |
| Inputs |  |  |  |  |  |  |
| Keyboard inputs $X$ and $Z$ with P-channel pull-up transistors |  |  |  |  |  |  |
| Input current (each input) at $V_{1}=0 \mathrm{~V} ; T \mathrm{P}=\mathrm{SSM}=\mathrm{LOW}$ | 2 to 7 | $-11$ | 10 | - | 600 | $\mu \mathrm{A}$ |
| Input voltage HIGH | 2 to 7 | $\mathrm{V}_{\mathrm{IH}}$ | 0,7 $\times$ V ${ }_{\text {DD }}$ | - | V ${ }_{\text {D }}$ | V |
| Input voltage LOW | 2 to 7 | $V_{\text {IL }}$ | 0 | - | $0,3 \times V_{\text {DD }}$ | V |
| $\begin{aligned} & \text { Input leakage current } \\ & \text { at } T_{a m b}=25^{\circ} \mathrm{C} ; \mathrm{TP}=\mathrm{HIGH} ; \\ & \mathrm{V}_{1}=7 \mathrm{~V} \end{aligned}$ |  | IIR | - | - | 1 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{1}=0 \mathrm{~V}$ |  | $-\ln$ | - | - | 1 | $\mu \mathrm{A}$ |
| SSM, TP1 and TP2 |  |  |  |  |  |  |
| Input voltage HIGH | 2 to 7 | $\mathrm{V}_{\text {IH }}$ | 0,7 $\times V_{\text {DD }}$ | - | $V_{\text {D }}$ | V |
| Input voltage LOW | 2 to 7 | $\mathrm{V}_{\text {IL }}$ | 0 | - | $0,3 \times V_{\text {DD }}$ | V |
| $\begin{aligned} & \text { Input leakage current } \\ & \text { at } T_{\text {amb }}=25^{\circ} \mathrm{C} ; \\ & \mathrm{V}_{1}=7 \mathrm{~V} \end{aligned}$ |  |  |  |  | 1 |  |
| $V_{1}=0 \mathrm{~V}$ |  | $l_{\text {lin }}$ | - | - | 1 | $\mu \mathrm{A}$ |
| OSC |  |  |  |  |  |  |
| $\begin{aligned} & \text { Input leakage current } \\ & \begin{array}{l} \text { at } T_{\text {amb }}=25^{\circ} \mathrm{C} ; \mathrm{V}_{1}=0 \mathrm{~V} \text {; } \\ \text { TP1 }=\mathrm{HIGH} ; \mathrm{Z2}=\mathrm{Z3}=\mathrm{LOW} \end{array} \end{aligned}$ | 2 to 7 | -1 | - | - | 2 | $\mu \mathrm{A}$ |




Fig. 6 Typical normalized input frequency as a function of the load (keyboard) capacitance.


Fig. 7 Test circuit for measurement of maximum oscillator frequency.

# INFRARED REMOTE CONTROL TRANSMITTER (RECS 80 LOW VOLTAGE) 

## GENERAL DESCRIPTION

The SAA3008 transmitter IC is designed for infrared remote control systems. It has a capacity for 1280 commands arranged in 20 sub-system address groups of 64 commands each. The subsystem address may be selected by press-button, slider switches or be hard-wired.

Commands are transmitted in patterns which are pulse distance coded. Modulated pulse transmissions allow a narrow-band receiver to be used for improved noise rejection. The modulation frequency of the SAA3008 is 38 kHz which is $1 / 12$ of the oscillator frequency of 455 kHz (typical).

## Features

- Modulated transmission
- Ceramic resonator controlled frequency
- Data-word-start with reference time of unique start pattern
- Supply voltage range 2 V to 6.5 V
- 40 mA output current capability
- Very low standby current ( $<4 \mu \mathrm{~A}$ at $\mathrm{V}_{\mathrm{DD}}=6 \mathrm{~V}$ )
- Up to 20 subsystem address groups
- Up to 64 commands per subsystem address
- Requires few additional components


## PACKAGE OUTLINES

SAA3008P: 20-lead DIL; plastic (SOT146).
SAA3008T: 20-lead mini-pack; plastic (SO20; SOT163A).


Fig. 1 SAA3008 application example.


Fig. 2 Pinning diagram.

PINNING
1 REMO
2 SEN6N
3 SEN5N
4 SEN4N
5 SEN3N
6 SEN2N
7 SEN1N
8 SENON
9 ADRM
10 VSS
11 OSCI
12 OSCO
13 DRVON
14 DRV1N
15 DRV2N
16 DRV3N
17
18
19
20 VDD
remote data output
sense inputs from key matrix
address/mode control input ground ( 0 V )
oscillator input
oscillator output
drive outputs to key matrix
positive supply voltage

## FUNCTIONAL DESCRIPTION

## Key matrix (DRVON - DRV6N and SENON - SEN6N)

The transmitter keyboard is arranged as a scanned matrix with seven driver outputs (DRVON to DRV6N) and seven sensing inputs (SENON to SEN6N) as shown in Fig.1. The driver outputs are open-drain n-channel transistors which are conductive in the stand-by mode. The sensing inputs enable the generation of 56 command codes. With two external diodes connected (or triple contact), as in Fig.1, all 64 commands are addressable. The sense lines have p-channel pull-up transistors, so that they are HIGH until pulled LOW by connecting them to an output via a key depression to initiate a code transmission.
The maximum allowable value of contact series resistance for keyboard switches in the ON -state is $7 \mathrm{k} \Omega$.

## Address/mode input (ADRM)

Subsystem addresses are defined by connecting one or two of the key matrix driver lines (DRVON to DRV6N) to the ADRM input. This allows up to 20 subsystem addresses to be generated for the REMO output (bits S3, S2, S1 and S0) as shown in Table 1 and Fig.3.
The transmission mode is defined by the DRV6N to ADRM connection as follows:

- Mode 1 DRV6N not connected to ADRM
- Mode 2 DRV6N connected to ADRM

In Mode 1 the reference time REF equals 3To, this may be used as a reference time for the decoding sequence. In Mode 2 an additional modulated pulse has been inserted into the middle of the reference time, therefore, these pulses are now separated by 1.5To. This unique start pattern START uses the detection of a beginning word (see Fig.3).
When more than one connection is made to ADRM then all connections should be decoupled using diodes.

The ADRM input has switched pull-up and pull-down loads. In the standby mode only pull-down load is active and ADRM input is held LOW (this condition is independent of the ADRM circuit configuration and minimizes power loss in the standby mode). When a key is pressed the transmitter becomes active (pull-down is switched OFF, pull-up is switched ON) and the driver line signals are sensed for the subsystem address coding.
The subsystem address is sensed only within the first scan cycle, whereas the command code is sensed in every scan. The transmitted subsystem address remains unchanged if the subsystem address selection is changed while the command key is pressed. A change of the subsystem address does not start a transmission.
In a multiple keystroke sequence (Fig.6) the second word B might be transmitted with subsystem address 18 or 19 instead of the preselected subsystem address (Tabie 1). This is only relevant for systems decoding subsystem address 18 or 19.

## Remote control signal output (REMO)

The REMO output driver stage incorporates a bipolar emitter-follower which allows a high output current in the output active (HIGH) state (Fig.7).
The information is defined by the distance ' $\mathrm{t}_{\mathrm{b}}$ ' between the leading edges of the modulated pulses (Fig.4). The distance $t_{b}$ is a multiple of the basic unit $T_{0}$ (Table 3) which equals 1152 periods of the oscillator frequency fosc (Table 3). The pulses are modulated with 6 periods of $1 / 12$ of the oscillator frequency ( 38 kHz ).
The format of the output data is illustrated in Figs 3 and 4.
A data word starts with the reference time and toggle bit TO and is followed by the definition bits for the subsystem address S3, S2, S1 and S0 (bit S3 is transmitted only for subsystem addresses 8 to 20). The selected command key is defined by bits F, E, D, C, B and A as shown in Table 2.

## FUNCTIONAL DESCRIPTION (continued)

The toggle bit TO acts as an indication for the decoder whether the next instruction should be considered as a new command or not. The codes for the subsystem address and the selected key are given in Table 3.

(a) Transmission with reference time and subsystem addresses 1 to 7 .

(b) Transmission with start-pattern and subsystem addresses 8 to 20.

Where:
Reference time
start pattern T0 toggle bit
S3, S2, S1, S0 subsystem address
A to $F \quad$ command bits
tw word length
binary values determined by pulse spacing
Fig. 3 Data format of remote control signal (REMO).


Fig. 4 Waveform for one pulse period at REMO output; for timing values see Table 3.
Oscillator (OSCI, OSCO)
The external components for the oscillator circuit are connected to OSCI and OSCO. The oscillator operates with a ceramic resonator in the frequency range 350 kHz to 500 kHz , as defired by the resonator. When operating at a supply voltage of below 3 V a 270 kHz resistor should be connected in parallel with the resonator.

Table 1 Definition of subsystem addresses


Table 2 Definition of command codes

| key | drive-to-sense | command code generated |  |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| pressed | connection made | F | EE | D | C | B | A |
| 0 | DRVON to SENON | 0 | 0 | 0 | 0 | 0 | 0 |
| 1 | DRV1N to SENON | 0 | 0 | 0 | 0 | 0 | 1 |
| 2 | DRV2N to SENON | 0 | 0 | 0 | 0 | 1 | 0 |
| 3 | DRV3N to SENON | 0 | 0 | 0 | 0 | 1 | 1 |
| 4 | DRV4N to SENNN | 0 | 0 | 0 | 1 | 0 | 0 |
| 5 | DRV5N to SENON | 0 | 0 | 0 | 1 | 0 | 1 |
| 6 | DRV6N to SENNN | 0 | 0 | 0 | 1 | 1 | 0 |
| 7 | DRV7N to SENNN | 0 | 0 | 0 | 1 | 1 | 1 |
| 8 | DRVON to SEN1N | 0 | 0 | 1 | 0 | 0 | 0 |
| 9 | DRV1N to SEN1N | 0 | 0 | 1 | 0 | 0 | 1 |
| 10 | DRV2N to SEN1N | 0 | 0 | 1 | 0 | 1 | 0 |
| 11 | DRV3N to SEN1N | 0 | 0 | 1 | 0 | 1 | 1 |
| 12 | DRV4N to SEN1N | 0 | 0 | 1 | 1 | 0 | 0 |
| 13 | DRV5N to SEN1N | 0 | 0 | 1 | 1 | 0 | 1 |
| 14 | DRV6N to SEN1N | 0 | 0 | 1 | 1 | 1 | 0 |
| 15 | DRV7N to SEN1N | 0 | 0 | 1 | 1 | 1 | 1 |
| 16 | DRVON to SEN2N | 0 | 1 | 0 | 0 | 0 | 0 |
| 17 | DRV1N to SEN2N | 0 | 1 | 0 | 0 | 0 | 1 |
| 18 | DRV2N to SEN2N | 0 | 1 | 0 | 0 | 1 | 0 |
| 19 | DRV3N to SEN2N | 0 | 1 | 0 | 0 | 1 | 1 |
| 20 | DRV4N to SEN2N | 0 | 1 | 0 | 1 | 0 | 0 |

Table 2 Definition of command codes (continued)

| key pressed | drive-to-sense connection made | command code generated |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | F | E | D | C | B | A |
| 21 | DRV5N to SEN2N | 0 | 1 | 0 | 1 | 0 | 1 |
| 22 | DRV6N to SEN2N | 0 | 1 | 0 | 1 | 1 | 0 |
| 23 | DRV7N to SEN2N | 0 | 1 | 0 | 1 | 1 | 1 |
| 24 | DRVON to SEN3N | 0 | 1 | 1 | 0 | 0 | 0 |
| 25 | DRV1N to SEN3N | 0 | 1 | 1 | 0 | 0 | 1 |
| 26 | DRV2N to SEN3N | 0 | 1 | 1 | 0 | 1 | 0 |
| 27 | DRV3N to SEN3N | 0 | 1 | 1 | 0 | 1 | 1 |
| 28 | DRV4N to SEN3N | 0 | 1 | 1 | 1 | 0 | 0 |
| 29 | DRV5N to SEN3N | 0 | 1 | 1 | 1 | 0 | 1 |
| 30 | DRV6N to SEN3N | 0 | 1 | 1 | 1 | 1 | 0 |
| 31 | DRV7N to SEN3N | 0 | 1 | 1 | 1 | 1 | 1 |
| 32 | DRVON to SEN4N | 1 | 0 | 0 | 0 | 0 | 0 |
| 33 | DRV1N to SEN4N | 1 | 0 | 0 | 0 | 0 | 1 |
| 34 | DRV2N to SEN4N | 1 | 0 | 0 | 0 | 1 | 0 |
| 35 | DRV3N to SEN4N | 1 | 0 | 0 | 0 | 1 | 1 |
| 36 | DRV4N to SEN4N | 1 | 0 | 0 | 1 | 0 | 0 |
| 37 | DRV5N to SEN4N | 1 | 0 | 0 | 1 | 0 | 1 |
| 38 | DRV6N to SEN4N | 1 | 0 | 0 | 1 | 1 | 0 |
| 39 | DRV7N to SEN4N | 1 | 0 | 0 | 1 | 1 | 1 |
| 40 | DRVON to SEN5N | 1 | 0 | 1 | 0 | 0 | 0 |
| 41 | DRV1N to SEN5N | 1 | 0 | 1 | 0 | 0 | 1 |
| 42 | DRV2N to SEN5N | 1 | 0 | 1 | 0 | 1 | 0 |
| 43 | DRV3N to SEN5N | 1 | 0 | 1 | 0 | 1 | 1 |
| 44 | DRV4N to SEN5N | 1 | 0 | 1 | 1 | 0 | 0 |
| 45 | DRV5N to SEN5N | 1 | 0 | 1 | 1 | 0 | 1 |
| 46 | DRV6N to SEN5N | 1 | 0 | 1 | 1 | 1 | 0 |
| 47 | DRV7N to SEN5N | 1 | 0 | 1 | 1 | 1 | 1 |
| 48 | DRVON to SEN6N | 1 | 1 | 0 | 0 | 0 | 0 |
| 49 | DRV1N to SEN6N | 1 | 1 | 0 | 0 | 0 | 1 |
| 50 | DRV2N to SEN6N | 1 | 1 | 0 | 0 | 1 | 0 |
| 51 | DRV3N to SEN6N | 1 | 1 | 0 | 0 | 1 | 1 |
| 52 | DRV4N to SEN6N | 1 | 1 | 0 | 1 | 0 | 0 |
| 53 | DRV5N to SEN6N | 1 | 1 | 0 | 1 | 0 | 1 |
| 54 | DRV6N to SEN6N | 1 | 1 | 0 | 1 | 1 | 0 |
| 55 | DRV7N to SEN6N | 1 | 1 | 0 | 1 | 1 | 1 |
| 56 | DRVON to SEN5N and SEN6N | 1 | 1 | 1 | 0 | 0 | 0 |
| 57 | DRV1N to SEN5N and SEN6N | 1 | 1 | 1 | 0 | 0 | 1 |
| 58 | DRV2N to SEN5N and SEN6N | 1 | 1 | 1 | 0 | 1 | 0 |
| 59 | DRV3N to SEN5N and SEN6N | 1 | 1 | 1 | 0 | 1 | 1 |
| 60 | DRV4N to SEN5N and SEN6N | 1 | 1 | 1 | 1 | 0 | 0 |
| 61 | DRV5N to SEN5N and SEN6N | 1 | 1 | 1 | 1 | 0 | 1 |
| 62 | DRV6N to SEN5N and SEN6N | 1 | 1 | 1 | 1 | 1 | 0 |
| 63 | DRV7N to SEN5N and SEN6N | 1 | 1 | 1 | 1 | 1 | 1 |

Table 3 Pulse timing

| parameter | symbol | duration | $\begin{aligned} & \text { duration at } \mathrm{f}_{\mathrm{OSC}}=455 \mathrm{kHz} ; \\ & \mathrm{t}_{\mathrm{OSC}}=2.2 \mu \mathrm{~s} \end{aligned}$ |
| :---: | :---: | :---: | :---: |
| Modulation period <br> Modulation LOW time <br> Modulation HIGH time <br> Modulation pulse width <br> Basic unit of pulse spacing <br> Word length for subsystem addresses <br> 0 to 7 <br> 8 to 20 | ${ }^{\mathrm{t}} \mathrm{M}$ <br> ${ }^{\mathrm{t}} \mathrm{ML}$ <br> ${ }^{\mathrm{t}} \mathrm{MH}^{\mathrm{M}}$ <br> tPW <br> $\mathrm{t}_{0}$ <br> tw <br> tw | $12 t_{\text {osc }}$ <br> $8 \mathrm{t}_{\mathrm{osc}}$ <br> $4 \mathrm{t}_{\mathrm{osc}}$ <br> $5 \mathrm{t} M+\mathrm{tMH}$ <br> $1152 t_{\text {osc }}$ <br> $55296 t_{\text {osc }}$ <br> $59904 t_{\text {osc }}$ | $26.4 \mu \mathrm{~s}$ <br> $17.6 \mu \mathrm{~s}$ <br> $8.8 \mu \mathrm{~s}$ <br> $140.8 \mu \mathrm{~s}$ <br> 2.53 ms <br> 121.44 ms <br> 132.56 ms |
| Pulse separation for logic 0 <br> logic 1 reference time toggle bit <br> Start pattern | $t_{b}$ <br> $t_{b}$ <br> $t_{b}$ <br> $t_{b}$ <br> $t_{b}$ | $\begin{aligned} & 2 t_{o} \\ & 3 t_{o} \\ & 3 t_{o} \\ & 2 t_{o} \\ & 3 t_{o} \\ & 2 \times 1.5 t_{o} \end{aligned}$ | $\begin{aligned} & 5.06 \mathrm{~ms} \\ & 7.59 \mathrm{~ms} \\ & 7.59 \mathrm{~ms} \\ & 5.06 \mathrm{~ms} \\ & 7.59 \mathrm{~ms} \\ & 2 \times 3.79 \mathrm{~ms} \end{aligned}$ |

## OPERATION

## Keyboard

In the standby mode all drivers DRVON-DRV6N are ON but are non-conducting due to their open drain configuration. When a key is pressed, a completed drain connection pulls down one or more of the sense lines to ground. Referring to Fig.5, the power-up sequence for the IC commences as a key is pressed. The oscillator becomes active and then, following the debounce time ( ${ }^{\mathrm{DBB}}$ ), the output drivers become active successively.
Within the first scan cycle the transmission mode, subsystem address and the selected command code are sensed and loaded into an internal data latch. In a multiple keystroke sequence (Fig.6) the command code is always altered according to the sensed key.

## Multiple keystroke protection

The keyborad is protected against multiple keystrokes. If more than one key is pressed the circuit will not generate a new REMO sequence (Fig.6).
In a multiple keystroke sequence the scan repetition rate is increased to detect the release of the key as soon as possible.
There are two restrictions caused by the special structure of the keyboard matrix:

- The keys switching directly to ground (codes $7,15,23,31,39,47,55,63$ ) are not completely covered by multiple keystroke protection. If one sense input is switched to ground, other keys on that sense line are ignored.
- The sense lines SEN5N and SEN6N are not protected against multiple keystrokes on the same driver line because this has been used to define codes 56 to 63.


## OPERATION (continued)

## Output sequence

The output operation starts when the code of the selected key has been loaded into the internal command register. A burst of pulses, including the latched address and command codes, is generated at the output REMO for as long as the key is pressed. The format of the output pulse train is as shown in Figs 3 and 4. The operation is terminated by releasing the key, or by pressing more than one key at the same time. Once a sequence has been started, the transmitted words will always be completed after the key has been released.
The toggle bit TO is incremented if the key is released for a minimum time $t_{\text {REL }}$ (Fig.5). In a multiple keystroke sequence the toggle bit remains unchanged.


Fig. 5 Single keystroke sequence; $\mathrm{tDB}=$ debounce time $=4 \mathrm{~T}_{\mathrm{o}}$ to $9 \mathrm{~T}_{\mathrm{o}} ;$ tST $=$ start time $=5 \mathrm{~T}_{\mathrm{o}}$ to $10 \mathrm{~T}_{0}$; ${ }^{\text {t }}$ REL $=$ minimum release time $=T_{0} ;$ tw $=$ word length.


## RATINGS

Limiting values in accordance with the Absolute Maximum Rating System (IEC 134)

| parameter | conditions | symbol | min. | max. | unit |
| :--- | :--- | :--- | :--- | :--- | :--- |
| Supply voltage range |  | $\mathrm{V}_{\mathrm{DD}}$ | -0.3 | +7 | V |
| Input voltage range |  | $\mathrm{V}_{1}$ | -0.3 | $\mathrm{~V}_{\mathrm{DD}}+0.3$ | V |
| Output voltage range |  | $\mathrm{V}_{\mathrm{O}}$ | -0.3 | $\mathrm{~V}_{\mathrm{DD}}+0.3$ | V |
| Total power dissipation |  | $\mathrm{P}_{\text {tot }}$ | - | 300 | mW |
| DIL package (SOT146) |  | $\mathrm{P}_{\text {tot }}$ | - | 200 | mW |
| mini-pack (SO20; SOT163A) |  |  |  |  |  |
| Power dissipation |  | $\mathrm{PO}_{\mathrm{O}}$ | - | 50 | mW |
| matrix outputs DRVON to DRV6N |  | $\mathrm{P}_{\mathrm{O}}$ | - | 200 | mW |
| remote data output REMO |  | $\mathrm{T}_{\mathrm{amb}}$ | -20 | +70 | oC |
| Operating ambient temperature range |  | $\mathrm{T}_{\text {stg }}$ | -20 | +125 | oC |
| Storage temperature range |  |  |  |  |  |

## HANDLING

$\forall \perp \forall \mathrm{IN} \exists \mathrm{NdO7} \mathrm{\exists} \mathrm{\wedge} \mathrm{\exists}$
Inputs and outputs are protected against electrostatic charge in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices (see 'Handling MOS Devices').

## CHARACTERISTICS

VSS $=0 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=0$ to $+70^{\circ} \mathrm{C}$; unless otherwise specified

| parameter | conditions | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage |  | $V_{\text {DD }}$ | 2.0 | - | 6.5 | V |
| Supply current active | $\begin{aligned} & \mathrm{f} \mathrm{fsc}=455 \mathrm{kHz} ; \\ & \mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V} \end{aligned}$ | IDD | - | 0.25 | - | mA |
|  | $V_{D D}=4.5 \mathrm{~V}$ | IDD | - | 0.5 | - | mA |
|  | $V_{\text {DD }}=6 \mathrm{~V}$ | IDD | - | 1 | - | mA |
| Standby mode | $\begin{aligned} & T_{\mathrm{amb}}=25{ }^{\circ} \mathrm{C} ; \\ & \mathrm{V}_{\mathrm{DD}}=6 \mathrm{~V} \end{aligned}$ | IDD | - | - | 4 | $\mu \mathrm{A}$ |
| Oscillator frequency (ceramic resonator) | $\mathrm{V}_{\mathrm{DD}}=2$ to 6.5 V | $\mathrm{f}_{\text {Osc }}$ | 350 | - | 500 | kHz |
| Inputs SENON to SEN6NInput voltage LOW |  |  |  |  |  |  |
|  | $\mathrm{V}_{\mathrm{DD}}=2$ to 6.5 V | $V_{\text {IL }}$ | - | - | 0.3 VDD | V |
| Input voltage HIGH <br> Input current (p-channel pull-up) | $\mathrm{V}_{\mathrm{DD}}=2$ to 6.5 V | $\mathrm{V}_{\text {IH }}$ | 0.7 V VD | - | - | V |
|  | $V_{\text {IL }}=0 \mathrm{~V}$ |  |  |  |  |  |
|  | $\mathrm{V}_{\text {DD }}=2 \mathrm{~V}$ | 1 | -10 | - | -100 | $\mu \mathrm{A}$ |
|  | $V_{D D}=6.5 \mathrm{~V}$ | 1 | -100 | - | -600 | $\mu \mathrm{A}$ |

CHARACTERISTICS (continued)

| parameter | conditions | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Outputs DRVON to DRV6N (open drain 1) |  |  |  |  |  |  |
| Output voltage ON | $\begin{aligned} & \mathrm{I}_{0}=0.25 \mathrm{~mA} ; \\ & \mathrm{V}_{\mathrm{DD}}=2 \mathrm{~V} \\ & \mathrm{I}_{0}=2.5 \mathrm{~mA} ; \\ & \mathrm{V}_{\mathrm{DD}}=6.5 \mathrm{~V} \end{aligned}$ | VOL $\mathrm{V}_{\text {OL }}$ | - | - | 0.3 0.6 | V v |
| Output current OFF | $V_{D D}=6.5 \mathrm{~V}$ | ${ }^{1}$ | - | - | 10 | $\mu \mathrm{A}$ |
| Input ADRM |  |  |  |  |  |  |
| Input voltage LOW |  | $V_{\text {IL }}$ | - | - | 0.4 VDD | $v$ |
| Input voltage HIGH |  | $\mathrm{V}_{\text {IH }}$ | 0.85 V DD | - | - | V |
| Input current (switched p and n channel pull-up and pull-down) |  |  |  |  |  |  |
| pull-up active | $\mathrm{V}_{1}=0 \mathrm{~V}$ |  |  |  |  |  |
|  | $V_{\text {DD }}=2 \mathrm{~V}$ | IIL | -10 | - | -100 | $\mu \mathrm{A}$ |
|  | $V_{D D}=6.5 \mathrm{~V}$ | IIL | -100 | - | -600 | $\mu \mathrm{A}$ |
| pull-down active | $\begin{aligned} & V_{1}=V_{D D} \\ & V_{D D}=2 V \end{aligned}$ | $\mathrm{IIH}_{1}$ | 10 | - | 100 | $\mu \mathrm{A}$ |
|  | $V_{D D}=6.5 \mathrm{~V}$ | IH | 100 | - | 600 | $\mu \mathrm{A}$ |
| Output REMO |  |  |  |  |  |  |
| Output voltage HIGH | $\begin{aligned} & \mathrm{IOH}=-40 \mathrm{~mA} ; \\ & \mathrm{T}_{\mathrm{amb}}=25{ }^{\circ} \mathrm{C} \end{aligned}$ |  |  |  |  |  |
|  | $V_{D D}=2 \mathrm{~V}$ | VOH | 0.8 | - | - | V |
|  | $\mathrm{V}_{\mathrm{DD}}=6.5 \mathrm{~V}$ | VOH | 5.0 | - | - | V |
|  | $\begin{aligned} & \mathrm{OH}=0.5 \mathrm{~mA} ; \\ & \mathrm{V}_{\mathrm{DD}}=2 \mathrm{~V} \end{aligned}$ | VOH | 0.8 VDD | - | - | V |
| Output voltage LOW | $\begin{aligned} & \mathrm{IOL}=0.5 \mathrm{~mA} ; \\ & \mathrm{V}_{\mathrm{DD}}=2 \mathrm{~V} \end{aligned}$ | VOL | - | - | 0.4 | V |
|  | $\begin{aligned} & \mathrm{IOL}=2.0 \mathrm{~mA} ; \\ & \mathrm{V}_{\mathrm{DD}}=6.5 \mathrm{~V} \end{aligned}$ | VOL | - | - | 0.4 | V |
| Input OSCI |  |  |  |  |  |  |
| Input current HIGH | $V_{D D}=6.5 \mathrm{~V}$ | Ith | 3.0 | - | 7.0 | $\mu \mathrm{A}$ |
| Output OSCO |  |  |  |  |  |  |
| Output voltage HIGH | $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=100 \mu \mathrm{~A} ; \\ & \mathrm{V}_{\mathrm{DD}}=6.5 \mathrm{~V} \end{aligned}$ | $\mathrm{VOH}^{\text {O }}$ | $V_{D D}-0.8$ | - | - | V |
| Output voltage LOW | $\begin{aligned} & \mathrm{IOL}=100 \mu \mathrm{~A} ; \\ & \mathrm{V}_{\mathrm{DD}}=6.5 \mathrm{~V} \end{aligned}$ | $\mathrm{V}_{\mathrm{OL}}$ | - | - | 0.7 | V |



Fig. 7 REMO output stage.

## INFRARED REMOTE CONTROL DECODERS

## GENERAL DESCRIPTION

The main function of the SAA3009 and SAA3049 ICs is to check and convert the received coded data (RECS80/RC5) into latched binary outputs. The device address can be hard-wired for a particular address allowing several devices in one location. Alternatively, received data with any address can be accepted, the received data and address are then outputs.

## Features

- Decodes 64 remote control commands with a maximum of 32 subaddresses
- Accepts RECS80 codes with pulse position modulation (SAA3004, SAA3007, SAA3008) or RC5 codes with biphase transmission (SAA3006, SAA3010)
- Available at SAA3009 with 8 high current ( 10 mA ) open-drain outputs and internal pull-ups for direct LED drive via resistors or as SAA3049 for low supply current applications
- Adding circuitry for binary decoding allows a maximum of 2048 commands to be used, for example 1-of-16 decoder (HEF4515)


## QUICK REFERENCE DATA

| parameter | conditions | symbol | min. | typ. | max. | unit |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Supply voltage |  |  |  |  |  |  |
| SAA3009 | note 1 | $\mathrm{~V}_{\mathrm{CC}}$ | 4.5 | 5.0 | 5.5 | V |
| SAA3049 | note 2 | V CC | 2.5 | - | 5.5 | V |
| Supply current | note 1 | ICC | - | - | 70 | mA |
| SAA3009 | note 2 | $\mathrm{I}_{\mathrm{CC}}$ | - | 1.0 | 2.0 | mA |
| SAA3049 |  | $\mathrm{f}_{\mathrm{OSC}}$ | - | 4 | - | MHz |
| Oscillator frequency |  |  |  |  |  |  |
| Output sink current LOW |  |  |  |  |  |  |
| (pins 1 to 8) | note 3 | IOL | - | - | 10 | mA |
| SAA3009 | note 4 | $\mathrm{I}_{\mathrm{OL}}$ | 1.6 | 3.0 | - | mA |
| SAA3049 |  |  |  |  |  |  |

## Notes to the OUICK REFERENCE DATA

1. $\mathrm{T}_{\mathrm{amb}}=0$ to $+70^{\circ} \mathrm{C}$.
2. $\mathrm{T}_{\mathrm{amb}}=-40$ to $+85^{\circ} \mathrm{C}$.
3. Open-drain with 20 to $50 \mathrm{k} \Omega$ internal pull-up resistor.
4. Open-drain without internal pull-up resistor at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% ; \mathrm{V}_{\mathrm{O}}=0.4 \mathrm{~V}$.

## PACKAGE OUTLINES

SAA3009P; SAA3049P: 20 lead DIL; plastic (SOT146).
SAA3049T: 20 lead mini-pack; plastic (SO20; SOT 163A).


TRANSMITTERS (see individual data sheets for full specifications)

| SAA3004 | $V_{\text {Batt }}=4$ to 11 V (max.); $7 \times 64=448$ commands (RECS80 code) |
| :--- | :--- |
| SAA3007 | $V_{\text {Batt }}=2$ to 6.5 V (max.); $20 \times 64=1280$ commands (RECS80 code) |
| SAA3008 | $V_{\text {Batt }}=2$ to 6.5 V (max.); $20 \times 64=1280$ commands (RECS80 code) |
| SAA3006 | $V_{\text {Batt }}=2$ to 7.0 V (max.); $32 \times 64=2048$ commands (RC5 code) |
| SAA3010 | $V_{\text {Batt }}=2$ to 7.0 V (max.); $32 \times 64=2048$ commands (RC5 code) |

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)

| parameter | symbol | min. | max. | unit |
| :---: | :---: | :---: | :---: | :---: |
| Supply voltage |  |  |  |  |
| SAA3009 | $\mathrm{V}_{\text {CC }}$ | -0.5 | 7.0 | V |
| SAA3049 | $\mathrm{V}_{\mathrm{CC}}$ | -0.8 | 8.0 | v |
| Input voltage (any pin) |  |  |  |  |
| SAA3009 | $V_{1}$ | -0.5 | 7.0 | V |
| SAA3049 | $V_{1}$ | -0.8 | $\mathrm{V}_{\mathrm{CC}}+0.8$ | V |
| DC input/output current |  |  |  |  |
| SAA3009 (pins 1 to 8) | $\pm I_{1}, \pm l_{0}$ | - | 20 | mA |
| SAA3009 (all other pins) | $\pm 1_{1}, \pm l_{0}$ | - | 10 | mA |
| SAA3049 (any pin) | $\pm 11, \pm 10$ | - | 10 | mA |
| Total power dissipation |  |  |  |  |
| SAA3009 | $\mathrm{P}_{\text {tot }}$ | - | 1 | w |
| SAA3049 | $\mathrm{P}_{\text {tot }}$ | - | 0.5 | W |
| Operating ambient temperature range <br> SAA3009 $T_{\text {Pb }}$ 0   <br> SAA30     |  |  |  |  |
| SAA3049 | $T_{\text {amb }}$ | -40 | + 85 | ${ }^{\circ} \mathrm{C}$ |
| Storage temperature range |  |  |  |  |
| SAA3009 | $\mathrm{T}_{\text {stg }}$ | -65 | +150 | ${ }^{\circ} \mathrm{C}$ |
| SAA3049 | $\mathrm{T}_{\text {stg }}$ | -65 | +150 | ${ }^{\circ} \mathrm{C}$ |

## CHARACTERISTICS

All voltages measured with respect to ground ( $\mathrm{V}_{\mathrm{EE}}=0 \mathrm{~V}$ ).
SAA3009: $\mathrm{V}_{\mathrm{CC}}=4.5$ to $5.5 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=0$ to $+70^{\circ} \mathrm{C}$ unless otherwise specified
SAA3049: $\mathrm{V}_{\mathrm{CC}}=2.5$ to $5.5 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=-40$ to +85 unless otherwise specified

| parameter | conditions | symbol | min . | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voizage |  |  |  |  |  |  |
| SAA3009 |  | $\mathrm{V}_{\mathrm{CC}}$ | 4.5 | 5.0 | 5.5 | V |
| SAA3049 |  | $\mathrm{V}_{\mathrm{CC}}$ | 2.5 | - | 5.5 | V |
| Supply current |  |  |  |  |  |  |
| SAA3009 |  | ${ }^{\text {I CC }}$ | - | - | 70 | mA |
| SAA3049 |  | ${ }^{1} \mathrm{CC}$ | - | 0.8 | 2.0 | mA |
| Input signals (pin 9) |  |  |  |  |  |  |
| Input voltage HIGH <br> SAA3009 |  | $\mathrm{V}_{\text {IH }}$ | 2.0 | - | $V_{C C}+0.5$ | V |
| SAA3049 |  | $V_{\text {IH }}$ | 0.7 VCC | - | $\mathrm{V}_{\mathrm{CC}}$ | v |
| Input voltage LOW | active |  |  |  |  |  |
| SAA3009 |  | $V_{\text {IL }}$ | 0.5 | - | 0.8 | V |
| SAA3049 |  | $V_{\text {IL }}$ | 0 | - | $0.3 \mathrm{~V}_{\mathrm{CC}}$ | V |
| Mode selection (pin 11) |  |  |  |  |  |  |
| Input voltage HIGH SAA3009 | note 1 | $\mathrm{V}_{\text {IH }}$ | 2.0 | - | $\mathrm{V}_{C C}+0.5$ | V |
| SAA3049 |  | $\mathrm{V}_{\text {IH }}$ | 0.7 VCC | - | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Input voltage LOW | note 2 |  |  |  |  |  |
| SAA3009 |  | $V_{\text {IL }}$ | -0.5 | - | 0.8 | V |
| SAA3049 |  | $V_{\text {IL }}$ | 0 | - | $0.3 \mathrm{~V}_{\mathrm{CC}}$ | V |
| Command received indicator and mode control (pin 19) | note 3 |  |  |  |  |  |
| Input voltage HIGH SAA3009 |  |  |  |  |  |  |
| SAA3009 |  | $V_{\text {IH }}$ $V_{\text {IH }}$ | 3.0 0.7 V | - | $\begin{aligned} & V_{C C}+0.5 \\ & V_{C C} \end{aligned}$ | V |
| Input voltage LOW SAA3009 |  |  |  | - |  |  |
| SAA3049 |  | $V_{\text {IL }}$ | 0 | - | ${ }^{1.5} \mathrm{~V}^{\text {V }}$ C | v |
| Crystal oscillator |  |  |  |  |  |  |
| Oscillator frequency | note 4 | $\mathrm{f}_{\text {osc }}$ | - | 4 | - | MHz |


| parameter | conditions | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SAA3009 OUTPUTS |  |  |  |  |  |  |
| 10 mA open-drain with internal pull-up resistor (pins 1 to 8 ) |  |  |  |  |  |  |
| Output voltage HIGH | $\mathrm{I}_{\mathrm{OH}}=-50 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{OH}}$ | 2.4 | - | $\mathrm{V}_{\mathrm{Cc}}$ | V |
| Output voltage LOW | $\mathrm{I}^{\mathrm{OL}}=10 \mathrm{~mA}$ | $\mathrm{V}_{\text {OL }}$ | - | - | 1.0 | $\checkmark$ |
| Output sink current LOW |  | ${ }^{\text {IOL }}$ | - | - | 10 | mA |
| 5 mA open-drain without internal pull-up resistor (pins 18 and 19) |  |  |  |  |  |  |
| Output voltage HIGH |  | $\mathrm{V}_{\mathrm{OH}}$ | - | - | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Output voltage LOW | ${ }^{\prime} \mathrm{OL}=5 \mathrm{~mA}$ | $\mathrm{V}_{\text {OL }}$ | - | - | 0.45 |  |
| Output sink current LOW |  | ${ }^{\text {IOL }}$ | - | - | 5 | mA |
| 1.6 mA open-drain with internal pull-up resistor (pins 15, 16 and 17) |  |  |  |  |  |  |
| Output voltage HIGH |  | $\mathrm{V}_{\mathrm{OH}}$ | - | - | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Output voltage LOW | $\mathrm{I}^{\mathrm{OL}}=1.6 \mathrm{~mA}$ | $\mathrm{V}_{\text {OL }}$ | - | - | 0.45 | V |
| Output sink current LOW |  | ${ }^{\text {IOL }}$ | - | - | 1.6 | mA |
| SAA3049 OUTPUTS |  |  |  |  |  |  |
| Open-drain without internal pull-up resistor | note 5 |  |  |  |  |  |
| Output sink current LOW | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% ; \\ & \mathrm{V}_{\mathrm{OL}}=0.4 \mathrm{~V} \end{aligned}$ | ${ }_{\text {IOL }}$ | 1.6 | 3.0 | - | mA |

## Notes to the characteristics

1. RECS80 decoder for transmitters SAA3004, SAA3007 or SAA3008; SAA3009 has an internal pull-up resistor.
2. RC5 decoder for transmitters SAA3006 or SAA3010.
3. With pin $19=$ HIGH, then pins $7,8,15,16$ and 17 are address inputs.

With pin $19=$ LOW, then pins $7,8,15,16$ and 17 are 4 or 5 address received outputs.
In Figs 4,5 and 6 this HIGH/LOW switching is dependent on whether the transistor on pin 19 is fed via a series resistor or not. In both applications pin 19, which toggles several times (see Fig.3) while a valid command is acknowledged, can be used to activate (flash) an LED indicator.
4. A quartz crystal with a frequency of 4 MHz is recommended for the standard transmitter application.
4. Application as output requires connection of an external pull-up resistor.

CHARACTERISTICS (continued)

## Reset (pin 14)

The simple circuit is shown in Figs 4, 5 and 6. The alternative reset circuit shown in Fig. 2 protects against short term power supply transients by generating a reset.


Fig. 2 Proposed improved reset circuit.

## Infrared signal input (pin 9)

This pin is sensitive to a negative-going edge.
Command received indicator (pin 19)
signal at pin 19


Fig. 3 Output diagram of command acknowledge.

## DEVELOPMENT DATA

APPLICATION INFORMATION

(1) only for subaddress 8 to 20.
(2) only for SAA3009.
(3) only for SAA3049
(4) subaddress range:
when LOW (subaddress 8 to 20) pin 15 is connected to ground
when HIGH (subaddress 1 to 7) pin 15 is open (SAA3009)
when HIGH (subaddress 1 to 7 ) pin 15 is connected via pull-up resistor to $V_{C C}$ (SAA3049)
Fig. 4 Remote control decoder with latched 11 (10) -bit parallel outputs (10 (9) -bits inverted) for use with transmitter types SAA3004, SAA3007 or SAA3008; pin 11 is HIGH for RECS80 code


(1) only for SAA3009.
(2) only for SAA3049.
(3) address inputs:
when LOW address input pin is connected to ground
when HIGH address input pin is open (SAA3009)
when HIGH address input pin is connected via pull-up resistor to $\mathrm{V}_{\mathrm{CC}}$ (SAA3049)
(4) subaddress range RECS80 code:
when LOW (subaddress 8 to 20) pin 15 is connected to ground
when HIGH (subaddress 1 to 7) pin 15 is open (SAA3009)
when HIGH (subaddress 1 to 7 ) pin 15 is connected via pull-up resistor to $\mathrm{V}_{\text {CC }}$ (SAA3049)
Fig. 6 Remote control decoder for up to 20 subaddresses with $6+1$-bit parallel outputs (RECS80 code).
Decoder is set for required subaddress by holding address pins HIGH or LOW. Pin 11 is HIGH for use with transmitter types SAA3004, SAA3007 or SAA3008 (RECS80 code). Pin 11 is LOW for use with transmitter types SAA3006 or SAA3010 (RC5 code). Remote control decoder for up to 32 subaddresses with $6+1$-bit parallel outputs (RC5 code).

# INFRARED REMOTE CONTROL TRANSMITTER (RC-5) 

## GENERAL DESCRIPTION

The SAA3027 is intended for a general purpose (RC-5) infrared remote control system. The device can generate 2048 different commands and utilizes a keyboard with a single-pole switch per key. The commands are arranged so that 32 systems can be addressed, each system containing 64 different commands.
The circuit response to legal (one key pressed at a time) and illegal (more than one key pressed at a time) keyboard operation is specified later in this publication (see KEY ACTIVITIES).

## Features

- Transmitter for $32 \times 64$ commands
- One transmitter controls 32 systems
- Very low current consumption
- For infrared transmission link
- Transmission by biphase technique
- Short transmission times; speed-up of system reaction time
- LC oscillator; no crystal required
- Input protection
- Test mode facility


## QUICK REFERENCE DATA

| Supply voltage range | $\mathrm{V}_{\mathrm{DD}}$ | 4,75 to $12,6 \mathrm{~V}$ |  |
| :--- | :--- | :--- | :--- |
| Input voltage range | $\mathrm{V}_{1}$ | $-0,5$ to $\left(\mathrm{V}_{\mathrm{DD}}+0,5\right) \mathrm{V}^{*}$ |  |
| Input current | $\pm \mathrm{I}_{1}$ | max. 10 | mA |
| Output voltage range | $\mathrm{V}_{\mathrm{O}}$ | $-0,5$ to $\left(\mathrm{V}_{\mathrm{DD}}+0,5\right) \mathrm{V}^{*}$ |  |
| Output current | $\pm \mathrm{I}_{\mathrm{O}}$ | max. 10 | mA |
| Operating ambient temperature range | $\mathrm{T}_{\mathrm{amb}}$ | -25 to +85 | ${ }^{\circ} \mathrm{C}$ |

[^14]
## PACKAGE OUTLINE



Fig. 1 Block diagram.

|  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | 14 28 | $\begin{aligned} & \mathrm{v}_{\mathrm{SS}} \\ & \mathrm{v}_{\mathrm{DD}} \end{aligned}$ | negative supply (ground) positive supply |
|  | $\times 71$ | U | [28 $\mathrm{v}_{\mathrm{DD}}$ | 21 | X0 |  |
|  |  |  |  | 22 | $\times 1$ |  |
|  | SSM 2 |  | ${ }^{27} \times 6$ | 23 | X2 |  |
|  | zo 3 |  | ${ }^{26} \times 5$ | 24 | X3 | keyboard command inputs with |
|  | 21 |  |  | 25 | X4 | P-channel pull-up transistors |
|  | 214 |  | ${ }_{25} \times 4$ | 26 | X5 |  |
|  | z2 5 |  | $24 \times 3$ | 27 | X6 |  |
|  |  |  |  | 1 | X7 |  |
|  | $23-6$ |  | $23 \times 2$ | 3 | Z0 |  |
|  | MdATA 7 |  | $22 \times 1$ | 4 | Z1 | keyboard system inputs with |
|  | DATA 8 | AA3027 |  | 5 | Z2 | P-channel pull-up transistors |
|  | DATA 8 |  | $21 \times 0$ | 6 | Z3 |  |
|  | DR7 9 |  | 20 osco | 2 | SSM | system mode selection input |
|  | DR6 10 |  | 19 TP | 19 | TP | test pin |
|  | DR5 11 |  | 18 OSCl | 18 | OSC1 | oscillator input |
|  | DR5 11 |  | 18 OSCl | 20 | OSCO | oscillator output |
| 『 | DR4 12 |  | 17 Dro | 17 | DRO |  |
| ¢ | DR3 13 |  | 16 DR1 | 16 | DR1 |  |
| $\stackrel{\square}{1}$ |  |  |  | 15 | DR2 |  |
| $\underset{\sim}{2}$ | ${ }^{\text {SS }} 114$ |  | (15 DR2 | 13 | DR3 | scan driver outputs with open |
| $\pm$ |  |  |  | 12 | DR4 | drain N -channel transistors |
| 0 |  |  | 7290144 | 11 | DR5 |  |
| ш |  |  |  | 10 | DR6 |  |
| $\stackrel{7}{7}$ | Fig. 2 | Pinning d | gram. | 9 | DR7 |  |
| 0 |  |  |  | 7 | MDATA | remote signal outputs |
|  |  |  |  | 8 | DATA | (3-state outputs) |


(1) Programming inputs for operating modes, test mode and reset.
(2) Remote signal outputs.
(3) Keyboard command code matrix $8 \times 8$.
(4) Keyboard system code matrix $4 \times 8$.

Fig. 3 Keyboard interconnection.

## FUNCTIONAL DECRIPTION

## Combined system mode (SSM = LOW)

The $X$ and Z-lines are active HIGH in the quiescent state. Legal key operation either in the X-DR or Z-DR matrix starts the debounce cycle. When the contact is made for two bit times without interruption, the oscillator-enable signal is latched and the key may be released. Interruption within the two bit times resets the internal action. At the end of the debounce time, the DR-outputs are switched off and two scan cycles are started, switching on the DR-outputs one by one. When a $Z$ or $X$-input senses a LOW level, a latch-enable signal is fed to the system address or command latches, depending on whether sensing was found in the $Z$ or $X$-input matrix. After latching a system address number, the device will generate the last command (i.e. all command bits ' 1 ') in the chosen system as long as the key is pressed. Latching of a command number causes the device to generate this command together with the system address number stored in the system address latch. Releasing the key will reset the internal action if no data is transmitted at that time. Once the transmission is started, the signal will be finished completely.

Single system mode (SSM = HIGH)
The X-lines are active HIGH in the quiescent state; the pull-up transistors of the Z-lines are switched off and the inputs are disabled. Only legal key operation in the X-DR matrix starts the debounce cycle. When the contact is made for two bit times without interruption, the oscillator-enable signal is latched and the key may be released. Interruption within the two bit times resets the internal action. At the end of the debounce time, the pull-up transistors in the X -lines are switched off, those in the Z -lines are switched on during the first scan cycle. The wired connection in the Z-matrix is then translated into a system address number and stored in the system address latch. At the end of the first scan cycle the pull-up transistors in the Z-lines are switched off and the inputs are disabled again, while the transistors in the X-lines are switched on. The second scan cycle produces the command number which, after latching, is transmitted together with the system address number.

## Inputs

The command inputs $X 0$ to $X 7$ carry a logical ' 1 ' in the quiescent state by means of an internal pull-up transistor. When SSM is LOW, the system inputs ZO to Z 3 also carry a logical ' 1 ' in the quiescent state by means of an internal pull-up transistor.
When SSM is HIGH, the transistors are switched off and no current flows via the wired connection in the Z-DR matrix.

## Oscillator

OSCI and OSCO are the input/output respectively of a two-pin oscillator. The oscillator is formed externally by one inductor and two capacitors and operates at 72 kHz (typical).

## Key-release detection

An extra control bit is added which will be complemented after key-release. In this way the decoder gets an indication that shows if the next code is to be considered as a new command. This is very important for multi-digit entry (e.g. by channel numbers or Teletext/Viewdata pages). The control bit will only be complemented after finishing at least one code transmission. The scan cycles are repeated before every code transmission, so that, even by 'take-over' of key operation during code transmission, the correct system and command numbers are generated.

## FUNCTIONAL DESCRIPTION (continued)

## Outputs

The output DATA carries the generated information according to the format given in Fig. 4 and Tables 1 and 2. The code is transmitted in biphase; definitions of logical ' 1 ' and ' 0 ' are given in Fig. 5.
The code consists of four parts:

- Start part formed by 2 bits (two times a logical '1');
- Control part formed by 1 bit;
- System part formed by 5 bits;
- Command part formed by 6 bits.

The output MDATA carries the same information as output DATA but is modulated on a carrier frequency of half the oscillator frequency, so that each bit is presented as a burst of 32 oscillator periods. To reduce power consumption, the carrier frequency has a $25 \%$ duty cycle.
In the quiescent state, both outputs are non-conducting (3-state outputs). The scan drivers DR0 to DR7 are of the open drain N -channel type and are conducting in the quiescent state of the circuit. After a legal key operation, a scanning procedure is started so that they are switched into the conducting state one after the other.

## Reset action

The circuit will be reset immediately when a key release occurs during:

- debounce time;
- between two codes.

When a key release occurs during scanning of the matrix, a reset action will be accomplished if:

- the key is released while one of the driver outputs is in the low-ohmic ' 0 ' state;
- the key is released before detection of that key;
- there is no wired connection in the Z-DR matrix while SSM is HIGH.


## Test pin

The test pin TP is an input which can be used for testing purposes.
When LOW, the circuit operates normally.
When HIGH, all pull-up transistors are switched off, the control bit is set to zero and the output data is $2^{6}$ times faster than normal.
When $\mathbf{Z 2}=\mathbf{Z 3}=$ LOW, the counter will be reset to zero.

## KEY ACTIVITIES

Every connection of one X-input and one DR-output is recognized as a legal keyboard operation and causes the device to generate the corresponding code.
Activating more than one $X$-input at a time is an illegal keyboard operation and no circuit action is taken (oscillator does not start).
When SSM is LOW, every connection of one Z-input and one DR-output is recognized as a legal keyboard operation and causes the device to generate the corresponding code.
Activating two or more Z -inputs, or Z -inputs and X -inputs, at one time is an illegal keyboard operation and no circuit action is taken.
When SSM is HIGH, a wired connection must be made between a Z-input and a DR-output. If no connection is made, the code is not generated.
When one X or Z -input is connected to more than one DR-output, the last scan signal is considered legal. The maximum allowable value of the contact series resistance of the keyboard switches is $10 \mathrm{k} \Omega$.
$Z 2$ or $Z 3$ must be connected to $V_{D D}$ to avoid unwanted supply current.


Fig. 4 DATA output format (RC-5).


Fig. 5 Biphase transmission code; 1 bit time $=2^{7} \times \operatorname{TOSC}^{=1,778 \mathrm{~ms} \text { (typical), }}$ where TOSC is the oscillator period time.

Table 1 Command matrix X-DR


Table 2 System matrix Z-DR

| system no. | $\begin{gathered} \text { Z-lines } \\ Z . \end{gathered}$ |  |  |  | DR-lines DR. . |  |  |  |  |  |  |  | system bits S. . |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 0 | 1 | 2 | 3 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 4 | 3 | 2 | 1 | 0 |
| 0 | - |  |  |  | - |  |  |  |  |  |  |  | 0 | 0 | 0 | 0 | 0 |
| 1 | - |  |  |  |  | $\bullet$ |  |  |  |  |  |  | 0 | 0 | 0 | 0 | 1 |
| 2 | - |  |  |  |  |  | - |  |  |  |  |  | 0 | 0 | 0 | 1 | 0 |
| 3 | - |  |  |  |  |  |  | $\bullet$ |  |  |  |  | 0 | 0 | 0 | 1 | 1 |
| 4 | - |  |  |  |  |  |  |  | $\bullet$ |  |  |  | 0 | 0 | 1 | 0 | 0 |
| 5 | - |  |  |  |  |  |  |  |  | - |  |  | 0 | 0 | 1 | 0 | 1 |
| 6 | - |  |  |  |  |  |  |  |  |  | $\bullet$ |  | 0 | 0 | 1 | 1 | 0 |
| 7 | - |  |  |  |  |  |  |  |  |  |  | $\bullet$ | 0 | 0 | 1 | 1 | 1 |
| 8 |  | $\bullet$ |  |  | - |  |  |  |  |  |  |  | 0 | 1 | 0 | 0 | 0 |
| 9 |  | $\bullet$ |  |  |  | $\bullet$ |  |  |  |  |  |  | 0 | 1 | 0 | 0 | 1 |
| 10 |  | $\bullet$ |  |  |  |  | $\bullet$ |  |  |  |  |  | 0 | 1 | 0 | 1 | 0 |
| 11 |  | $\bullet$ |  |  |  |  |  | - |  |  |  |  | 0 | 1 | 0 | 1 | 1 |
| 12 |  | $\bullet$ |  |  |  |  |  |  | - |  |  |  | 0 | 1 | 1 | 0 | 0 |
| 13 |  | $\bullet$ |  |  |  |  |  |  |  | - |  |  | 0 | 1 | 1 | 0 | 1 |
| 14 |  | $\bullet$ |  |  |  |  |  |  |  |  | - |  | 0 | 1 | 1 | 1 | 0 |
| 15 |  | - |  |  |  |  |  |  |  |  |  | $\bullet$ | 0 | 1 | 1 | 1 | 1 |
| 16 |  |  | $\bullet$ |  | - |  |  |  |  |  |  |  | 1 | 0 | 0 | 0 | 0 |
| 17 |  |  | - |  |  | $\bullet$ |  |  |  |  |  |  | 1 | 0 | 0 | 0 | 1 |
| 18 |  |  | $\bullet$ |  |  |  | - |  |  |  |  |  | 1 | 0 | 0 | 1 | 0 |
| 19 |  |  | $\bullet$ |  |  |  |  | - |  |  |  |  | 1 | 0 | 0 | 1 | 1 |
| 20 |  |  | $\bullet$ |  |  |  |  |  | - |  |  |  | 1 | 0 | 1 | 0 | 0 |
| 21 |  |  | - |  |  |  |  |  |  | $\bullet$ |  |  | 1 | 0 | 1 | 0 | 1 |
| 22 |  |  | $\bullet$ |  |  |  |  |  |  |  | - |  | 1 | 0 | 1 | 1 | 0 |
| 23 |  |  | $\bullet$ |  |  |  |  |  |  |  |  | $\bullet$ | 1 | 0 | 1 | 1 | 1 |
| 24 |  |  |  | - | $\bullet$ |  |  |  |  |  |  |  | 1 | 1 | 0 | 0 | 0 |
| 25 |  |  |  | $\bullet$ |  | $\bullet$ |  |  |  |  |  |  | 1 | 1 | 0 | 0 | 1 |
| 26 |  |  |  | $\bullet$ |  |  | $\bullet$ |  |  |  |  |  | 1 | 1 | 0 | 1 | 0 |
| 27 |  |  |  | $\bullet$ |  |  |  | $\bullet$ |  |  |  |  | 1 | 1 | 0 | 1 | 1 |
| 28 |  |  |  | $\bullet$ |  |  |  |  | - |  |  |  | 1 | 1 | 1 | 0 | 0 |
| 29 |  |  |  | $\bullet$ |  |  |  |  |  | - |  |  | 1 | 1 | 1 | 0 | 1 |
| 30 |  |  |  | $\bullet$ |  |  |  |  |  |  | $\bullet$ |  | 1 | 1 | 1 | 1 | 0 |
| 31 |  |  |  | $\bullet$ |  |  |  |  |  |  |  | - | 1 | 1 | 1 | 1 | 1 |

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)
Supply voltage range with respect to $\mathrm{V}_{\mathrm{SS}}$

| $V_{D D}$ | $-0,5$ to +15 | V |
| :--- | :--- | :--- |
| $V_{I}$ | $-0,5$ to $\left(V_{D D}+0,5\right) \mathrm{V}^{*}$ |  |
| $\pm I_{I}$ | max. 10 | mA |
| $\mathrm{~V}_{\mathrm{O}}$ | $-0,5$ to $\left(\mathrm{V}_{\mathrm{DD}}+0,5\right) \mathrm{V}^{*}$ |  |
| $\pm \mathrm{I}_{\mathrm{O}}$ | $\max .10$ | mA |
| $\mathrm{P}_{\mathrm{O}}$ | $\max .50$ | mW |
| $\mathrm{P}_{\mathrm{O}}$ | $\max .100$ | mW |
| $\mathrm{P}_{\text {tot }}$ | $\max .200$ | mW |
| $\mathrm{~T}_{\text {amb }}$ | -25 to +85 | $\mathrm{o}^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {stg }}$ | -55 to +150 | $\circ^{\circ} \mathrm{C}$ |

## HANDLING

Inputs and outputs are protected against electrostatic charge in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices (see "Handling MOS Devices").

Input voltage range
Input current
Output voltage range
Output current
Power dissipation outpuĩ OSCO
Power dissipation per output (all other outputs)
Total power dissipation per package
Operating ambient temperature range
Storage temperature range

[^15]
## CHARACTERISTICS

$\mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=-25$ to $85^{\circ} \mathrm{C}$ unless otherwise specified

| parameter | $\mathrm{V}_{\mathrm{DD}}(\mathrm{V})$ | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage | - | $\mathrm{V}_{\text {DD }}$ | 4,75 | - | 12,6 | V |
| Supply current at $I_{0}=0 \mathrm{~mA}$ for all outputs; X 0 to X 7 and Z 3 at $\mathrm{V}_{\mathrm{DD}}$; all other inputs at $\mathrm{V}_{\mathrm{DD}}$ or $\mathrm{V}_{\mathrm{SS}}$; excluding leakage current from open drain N -channel outputs; $\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$ | 12,6 | ${ }^{\prime}$ DD | - | - | 10 | $\mu \mathrm{A}$ |
| Inputs |  |  |  |  |  |  |
| Keyboard inputs $X$ and $Z$ with P-channel pull-up transistors |  |  |  |  |  |  |
| Input current (each input) at $V_{1}=0 \mathrm{~V}$; $T P=S S M=L O W$ | 4,75 to 12,6 | $-11$ | 10 | - | 300 | $\mu \mathrm{A}$ |
| Input voltage HIGH | 4,75 to 12,6 | $\mathrm{V}_{\text {IH }}$ | $0,7 \times V_{\text {DD }}$ | - | $V_{\text {DD }}$ | V |
| Input voltage LOW | 4,75 to 12,6 | $V_{\text {IL }}$ | 0 | - | $0,3 \times V_{\text {DD }}$ | V |
| $\begin{aligned} & \text { Input leakage current at } \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C} ; \\ & \mathrm{TP}=\mathrm{HIGH} ; \\ & \mathrm{V}_{1}=12,6 \mathrm{~V} \end{aligned}$ | 12,6 |  | - | - | 1 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{1}=0 \mathrm{~V}$ | 12,6 | $-\operatorname{liR}$ | - | - | 1 | $\mu \mathrm{A}$ |
| SSM, TP and OSCI inputs |  |  |  |  |  |  |
| Input voltage HIGH | 4,75 to 12,6 | $\mathrm{V}_{\text {IH }}$ | $0,7 \times V_{D D}$ | - | $V_{\text {DD }}$ | V |
| Input voltage LOW | 4,75 to 12,6 | $V_{\text {IL }}$ | 0 | - | $0,3 \times V_{\text {DD }}$ | V |
| Input leakage current at $\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$; $V_{1}=12,6 \mathrm{~V}$ | 12,6 |  | - | - | 1 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{1}=0 \mathrm{~V}$ | 12,6 | $-\mathrm{I} / \mathrm{R}$ | - | - | 1 | $\mu \mathrm{A}$ |
| Outputs |  |  |  |  |  |  |
| DATA, MDATA outputs |  |  |  |  |  |  |
| Output voltage HIGH at $-\mathrm{I}_{\mathrm{OH}}=0,8 \mathrm{~mA}$ | 4,75 to 12,6 | V OH | $V_{D D}-0,6$ | - | - | V |
| Output voltage LOW at $\mathrm{I}_{\mathrm{OL}}=0,8 \mathrm{~mA}$ | 4,75 to 12,6 | $\mathrm{V}_{\mathrm{OL}}$ | - | - | 0,4 | V |
| Output leakage current at: $V_{O}=12,6 \mathrm{~V}$ | 12,6 | IOR | - | - | 10 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{O}}=0 \mathrm{~V}$ | 12,6 | -IOR | - | - | 20 | $\mu \mathrm{A}$ |
| $\begin{aligned} & T_{\mathrm{amb}}=25^{\circ} \mathrm{C} ; \\ & \mathrm{V}_{\mathrm{O}}=12,6 \mathrm{~V} \end{aligned}$ | 12,6 | IOR | - | - | 1 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{O}}=0 \mathrm{~V}$ | 12,6 | -IOR | - | - | 2 | $\mu \mathrm{A}$ |


| parameter | $\mathrm{V}_{\mathrm{DD}}(\mathrm{V})$ | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DR0 to DR7 outputs |  |  |  |  |  |  |
| Output voltage LOW : at $\mathrm{I}_{\mathrm{OL}}=0,35 \mathrm{~mA}$ | 4,75 to 12,6 | $\mathrm{V}_{\mathrm{OL}}$ | - | - | 0,4 | V |
| $\begin{gathered} \text { Output leakage current } \\ \text { at } \mathrm{V}_{\mathrm{O}}=12,6 \mathrm{~V} \\ \text { at } \mathrm{V}_{\mathrm{O}}=12,6 \mathrm{~V} ; \\ \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C} \end{gathered}$ | 12,6 | IOR | - | - | 10 | $\mu \mathrm{A}$ |
|  | $12,6$ | ${ }^{\prime} \mathrm{OR}$ | - | - | 1 | $\mu \mathrm{A}$ |
| $\begin{aligned} & \text { Output voltage HIGH } \\ & \text { at }-\mathrm{IOH}=0,2 \mathrm{~mA} \text {; } \\ & \mathrm{OSCI}=\mathrm{V}_{\mathrm{SS}} \end{aligned}$ | 4,75 to 12,6 | $\mathrm{V}_{\mathrm{OH}}$ | $V_{\text {DD }}-0,6$ | - | - | V |
| $\begin{aligned} & \text { Output voltage LOW } \\ & \text { at }-I_{O L}=0,45 \mathrm{~mA} \text {; } \\ & \mathrm{OSCI}=\mathrm{V}_{\mathrm{DD}} \end{aligned}$ | 4,75 to 12,6 | $\mathrm{V}_{\mathrm{OL}}$ | VDD - | - | 0,5 | V |
| Oscillator |  |  |  |  |  |  |
| Maximum oscillator frequency at $C_{L}=40 \mathrm{pF}$ (Figs 6 and 7 ) | 4,75 | ${ }^{\mathrm{f}} \mathrm{OSCl}$ | 75 | 72 | - | kHz |
|  | 6 | ${ }^{\text {f OSCl }}$ | 120 | 72 | - | kHz |
|  | 12,6 | ${ }^{\text {foSCl }}$ | 300 | 72 | - | kHz |



Fig. 6 Typical normalized input frequency as a function of the load (keyboard) capacitance.


Fig. 7 Test circuit for measurement of maximum oscillator frequency.

## INFRARED REMOTE CONTROL TRANSCODER (RC-5)

## GENERAL DESCRIPTION

The SAA3028 is intended for use in general purpose (RC-5) remote control systems. The main function of this integrated circuit is to convert RC-5 biphase coded signals into equivalent binary values. Two input circuits are available: one for RC-5 coded signals only; the other is selectable to accept (1) RC-5 coded signals only, or (2) RC-5 (extended) coded signals only. The input used is that at which an active code is first detected. Coded signals not in RC-5/RC-5 (ext) format are rejected. Data input and output is by serial transfer, the output interface being compatible for $I^{2} \mathrm{C}$ bus operation.

## Features

- Converts RC-5 or RC-5(ext) biphase coded signals into binary equivalents
- Two data inputs, one fixed (RC-5), one selectable (RC-5/RC-5(ext))
- Rejects all codes not in RC-5/RC-5(ext) format
- $I^{2} \mathrm{C}$ output interface capability
- Power-off facility
- Master/slave addressable for multi-transmitter/receiver applications in RC-5(ext) mode
- Power-on-reset for defined start-up


## QUICK REFERENCE DATA

| Supply voltage range | $V_{D D}$ | 4,5 to | $5,5 \mathrm{~V}$ |
| :--- | :--- | :--- | :--- |
| Supply current (quiescent) at |  |  |  |
| $V_{D D}=5,5 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$ | $\mathrm{I}_{\mathrm{DD}}$ | max. | $200 \mu \mathrm{~A}$ |
| Operating ambient temperature range | $\mathrm{T}_{\mathrm{amb}}$ | -25 to | $+85{ }^{\circ} \mathrm{C}$ |

## PACKAGE OUTLINE



Fig. 1 Block diagram.


Fig. 2 Pinning diagram.

| PINNING |  |  |
| :---: | :---: | :---: |
| 1 | DAV | data valid output with open drain N -channel transistor |
| 2 | MAO |  |
| 3 | MA1 | master address inputs |
| 4 | MA2 |  |
| 5 | RC5 | data 2 input select |
| 6 | OSCI | oscillator input |
| 7 | OSCO | oscillator output |
| 8 | $\mathrm{V}_{\text {SS }}$ | negative supply (ground) |
| 9 | SCL | serial clock line ( ${ }^{2} \mathrm{C}$ bus |
| 10 | SDA | serial data line $\quad$ |
| 11 | DATA 2 | data 2 input |
| 12 | DATA 1 | data 1 input |
| 13 | PO | power-off signal output with open drain N -channel transistor |
| 14 | ENB | enable input |
| 15 | SSB | set standby input |
| 16 | $V_{\text {DD }}$ | positive supply ( +5 V ) |

## FUNCTIONAL DESCRIPTION

## Input function

The two data inputs are accepted into the buffer as follows:

- DATA 1. Only biphase coded signals which conform to the RC-5 format are accepted at this input.
- DATA 2. This input performs according to the logic state of the select input RC5. When RC5 = HIGH, DATA 2 input will accept only RC- 5 coded signals. When RC5 = LOW, DATA 2 input will accept only RC-5(ext) coded signals.
The input detector selects the input, DATA 1 or DATA 2, in which a HIGH to LOW transition is first detected. The selected input is then accepted by the buffer for code conversion. All signals received that are not in the RC-5 or RC-5 (ext) format are rejected.
Formats of RC-5 and RC-5(ext) biphase coded signals are shown in Figs 3 and 4 respectively; the codes commence from the left of the formats shown. The bit-times of the biphase codes are defined in Fig. 5.


Fig. 3 RC-5 code format: the first start bit is used only for detection and input gain-setting; stop time $=1,5$ bit-times (nominal).


Fig. 4 RC-5(extended) code format: the first start bit is used only for detection and input gain-setting; stop time $=1,5$ bit-times (nominal).


Fig. 5 Biphase code definition: RC-5 bit-time $=2^{7} \times T_{O S C}=1,778 \mathrm{~ms}$ (typical); RC-5(ext) bit-time $=2^{6} \times$ TOSC $=0,89 \mathrm{~ms}$ (typical), where TOSC $=$ the oscillator period time.

FUNCTIONAL DESCRIPTION (continued)
More information is added to the input data held in the buffer in order to make it suitable for transmission via the $\mathrm{I}^{2} \mathrm{C}$ interface. The information now held in the buffer is as follows:

| RC-5 buffer contents |  | RC-5(ext) buffer contents |  |
| :---: | :---: | :---: | :---: |
| - data valid indicator | 1 bit | - data valid indicator | 1 bit |
| - format indicator | 1 bit | - format indicator | 1 bit |
| - input indicator | 1 bit | - input indicator | 1 bit |
| - control | 1 bit | - master address | 3 bits |
| - address data | 5 bits | - control | 8 bits |
| - command data | 6 bits | - slave address | 8 bits |

The information assembled in the buffer is subjected to the following controls before being made available at the $\mathrm{I}^{2} \mathrm{C}$ interface:
$\mathrm{ENB}=\mathrm{HIGH} \quad$ Enables the set standby input SSB.
SSB = LOW Causes power-off output PO to go HIGH.
PO $=$ HIGH $\quad$ This occurs when the set standby input SSB = LOW and allows the existing values in the buffer to be overwritten by the new binary equivalent values. After ENB = LOW, SSB is don't care.
PO = LOW This occurs according to the type of code being processed, as follows:
RC-5. When the binary equivalent value is transferred to the buffer.
RC-5(ext). When the reset standby bit is active and the master address bits are equal in value to the MAO, MA1, MA2 inputs.
At power-on, PO is reset to LOW.
DAV $=$ HIGH $\quad$ This occurs when the buffer contents are valid. If the buffer is not empty, or an output transfer is taking place, then the new binary values are discarded.

## Output function

The data is assembled in the buffer in the format shown in Fig. 6 for RC-5 binary equivalent values, or in the format shown in Fig. 7 for RC-5(ext) binary equivalent values. The data is output serially, starting from the left of the formats shown in Figs 6 and 7.


Fig. 6 RC-5 binary equivalent value format.


Fig. 7 RC-5(ext) binary equivalent value format.

The output signal DAV, derived in the buffer from the data valid bit, is provided to facilitate use of the transcoder on an interrupt basis. This output is reset to LOW during power-on.
The $I^{2} \mathrm{C}$ interface allows transmission on a bidirectional, two-wire $\mathrm{I}^{2} \mathrm{C}$ bus. The interface is a slave transmitter with a built-in slave address, having a fixed 7 -bit binary value of 0100110 . Serial output of the slave address onto the $I^{2} \mathrm{C}$ bus starts from the left-hand bit.

## Oscillator

The oscillator can comprise a ceramic resonator circuit as shown in Fig. 8. The typical frequency of oscillation is 455 kHz .

(1) Catalogue number of ceramic resonator: 242254098008.

Fig. 8 Oscillator circuit.

## FUNCTIONAL DESCRIPTION (continued)

## $I^{2} \mathbf{C}$ bus transmission

Formats for $1^{2} \mathrm{C}$ transmission in low and high speed modes are shown respectively in Figs 9 and 10.


Fig. 9 Format for transmission in $1^{2} \mathrm{C}$ low speed mode.


Fig. 10 Format for transmission in $I^{2} \mathrm{C}$ high speed mode.

## Note to Figures 9 and 10

When $R / W$ bit $=0$; the slave generates a NACK (negative acknowledge), leaves the data line HIGH and waits for a stop ( P ) condition.

When the receiver generates a NACK; the slave leaves the data line HIGH and waits for $P$ (the slave acting as if all data has been transmitted).
When all data has been transmitted, the data line remains HIGH and the slave waits for $P$.

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)

Supply voltage range with respect to $\mathrm{V}_{\mathrm{SS}}$
Input voltage range
Input current
Output voltage range
Output current
Power dissipation output OSCO
Power dissipation per output (all other outputs)
Total power dissipation per package
Operating ambient temperature range
Storage temperature range

| $V_{\text {DD }}$ | -0,5 to | +15 V |
| :---: | :---: | :---: |
| $V_{1}$ | $-0,5$ to $\left(V_{D D}+0,5\right) V^{*}$ |  |
| $\pm 11$ | max. | 10 mA |
| $\mathrm{V}_{\mathrm{O}}$ | $-0,5$ to $\left(\mathrm{V}_{\mathrm{DD}}+0,5\right) \mathrm{V}^{*}$ |  |
| $\pm{ }^{1}$ | max. | 10 mA |
| $\mathrm{PO}_{0}$ | max. | 50 mW |
| $\mathrm{P}_{\mathrm{O}}$ | max. | 100 mW |
| $P_{\text {tot }}$ | max. | 200 mW |
| Tamb | -25 to | $+85{ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {stg }}$ | -55 to | $+150{ }^{\circ} \mathrm{C}$ |

## HANDLING

Inputs and outputs are protected against electrostatic charge in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices (see "Handling MOS Devices").


Purchase of Philips ${ }^{\prime}{ }^{2} \mathrm{C}$ components conveys a license under the Philips ${ }^{1}{ }^{2} \mathrm{C}$ patent to use the components in the $\mathrm{I}^{2} \mathrm{C}$-system provided the system conforms to the $I^{2} \mathrm{C}$ specifications defined by Philips.

[^16]
## CHARACTERISTICS

$V_{S S}=0 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=-25$ to $85^{\circ} \mathrm{C}$ unless otherwise specified

| parameter | $\mathrm{V}_{\text {DD }}(\mathrm{V})$ | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage | - | $\mathrm{V}_{\text {DD }}$ | 4,5 | - | 5,5 | V |
| Supply current; quiescent at $\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$ | 5,5 | IDD | - | - | 200 | $\mu \mathrm{A}$ |
| Inputs |  |  |  |  |  |  |
| MA0, MA1, MA2, DATA 1, DATA 2, RC5, SCL, ENB, SSB, OSCI |  |  |  |  |  |  |
| Input voltage HIGH | 4,5 to 5,5 | $V_{\text {IH }}$ | $0,7 \times V_{\text {DD }}$ | - | $V_{\text {DD }}$ | V |
| Input voltage LOW | 4,5 to 5,5 | $\mathrm{V}_{\mathrm{IL}}$ | 0 | - | $0,3 \times V_{D D}$ | V |
| $\begin{aligned} & \text { Input leakage current } \\ & \text { at } \mathrm{V}_{1}=5,5 \mathrm{~V} \text {; } \\ & \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C} \end{aligned}$ | 5,5 | 1 | - | - | 1 | $\mu \mathrm{A}$ |
| Input leakage current at $V_{1}=0 \mathrm{~V}$; $T_{a m b}=25^{\circ} \mathrm{C}$; | 5,5 | $-11$ | - | - | 1 | $\mu \mathrm{A}$ |
| Outputs |  |  |  |  |  |  |
| DAV, PO |  |  |  |  |  |  |
| Output voltage LOW at $I_{O L}=1,6 \mathrm{~mA}$ | 4,5 to 5,5 | $\mathrm{V}_{\text {OL }}$ | - | - | 0,4 | V |
| $\begin{aligned} & \text { Output leakage current } \\ & \begin{array}{l} \text { at } V_{O}=5,5 \mathrm{~V} ; \\ T_{a m b}=25{ }^{\circ} \mathrm{C} \end{array} \end{aligned}$ | 5,5 | Ior | - | - | 1 | $\mu \mathrm{A}$ |
| OSCO |  |  |  |  |  |  |
| Output voltage HIGH at $-\mathrm{I}_{\mathrm{OH}}=0,2 \mathrm{~mA}$ | 4,5 to 5,5 | V OH | $V_{D D}-0,5$ | - | - | V |
| Output voltage LOW at $\mathrm{I}_{\mathrm{OL}}=0,3 \mathrm{~mA}$ | 4,5 to 5,5 | V OL | - | - | 0,4 | V |
| Output leakage current at $\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$; |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{O}}=5,5 \mathrm{~V}$ | 5,5 | IOR | - | - | 1 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{O}}=0 \mathrm{~V}$ | 5,5 | IOR | - | - | 1 | $\mu \mathrm{A}$ |
| SDO |  |  |  |  |  |  |
| Output voltage LOW at $\mathrm{I}_{\mathrm{OL}}=2 \mathrm{~mA}$ | 4,5 to 5,5 | $\mathrm{V}_{\mathrm{OL}}$ | - | - | 0,4 | V |
| $\begin{aligned} & \text { Output leakage current } \\ & \begin{array}{l} \text { at } \mathrm{V}_{\mathrm{O}}=5,5 \mathrm{~V} ; \\ T_{\mathrm{amb}}=25{ }^{\circ} \mathrm{C} \end{array} \end{aligned}$ | 5,5 | IOR | - | - | 1 | $\mu \mathrm{A}$ |
| Oscillator |  |  |  |  |  |  |
| Max. oscillator frequency (Fig. 8) | 4,75 | ${ }^{\text {foscl }}$ | 500 | - | - | kHz |

## VPS DATALINE PROCESSOR

## GENERAL DESCRIPTION

The SAA4700 is a bipolar integrated circuit designed for use in dataline receivers and incorporates a dataline slicer and decoder. The slicer extracts the dataline signal from the video signal and regenerates the dataline clock. It also provides signals for the decoder. The decoder decodes the binary data that is transmitted in line 16 of every first field of a composite video signal (Video Programming Signal and Video-recording Programming by Teletext, VPS and VPT systems). The decoded information (words 5 and 11 to 14) is accessed via the built-in $I^{2} \mathrm{C}$-bus interface. The information can then be used to program a video cassette recorder to start and stop the recording of a television program at the correct time, regardless of a delay or extension in the transmission time of the required program.

## Features

- Adaptive sync slicer with buffered composite sync output
- Adaptive data slicer
- Dataline clock regenerator
- Field selection and line 16 decoding
- Startcode and biphase check
- Storage of dataline information
- $\mathrm{I}^{2} \mathrm{C}$-bus transmitter


## QUICK REFERENCE DATA

| parameter | conditions | symbol | min. | typ. | max. | unit |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Supply voltage <br> (pins 15 and 16) |  | $V_{P}$ | 4.5 | 5 | 5.5 | V |
| Supply current <br> (pins 15 and 16) <br> Composite video amplitude <br> (sync-to-white) | $V_{P}=5 \mathrm{~V}$ | IP | - | 20 | 25 | mA |

## PACKAGE OUTLINE

18-lead DIL; plastic (SOT102).


Fig. 1 Block diagram.


Fig. 2 Pinning diagram.

## PINNING

1 Data slicer input | composite video
2 Sync separator input burst sync (CVBS)
3 Analogue ground
4 Digital ground
5 Black level
6 Composite sync output
7 Address input
$\left.\begin{array}{ll|l}8 & \text { Serial clock input } \\ 9 & \text { Serial data input/output }\end{array}\right\} 1^{2} \mathrm{C}$-bus
10 External reset input
11 Test line 16
12 Data available output
13 Oscillator input
14 Test clock pulse
15 Digital supply voltage
16 Analogue supply voltage
17 Phase detector
18 Not connected

## FUNCTIONAL DESCRIPTION

## Dataline 16

The information contained on dataline 16 consists of fifteen 8 -bit words. The total information content is shown in Fig. 4. A timing diagram of dataline 16 is shown in Fig. 5 and a survey of the Video Tape Recorder (VTR) control labels is shown in Fig. 6.

From the fifteen 8 -bit words, the SAA4700 extracts words 5 and 11 to 14 . The contents of these words can be "aquested via the built-in $\left.\right|^{2} \mathrm{C}$-bus interface. The circuit is fully transparent, thus each bit is transferred without modification with only the sequence of words being changed. Words 11 to 14 are transmitted first followed by word 5.

By evaluating the sliced sync signal the SAA4700 can identify the beginning of dataline 16 in the first field. The dataline decoder stage releases the start code detector. When a correct start code is detected (for timing of start code detection see Fig. 7) words 5 and 11 to 14 are decoded, checked for biphase errors and stored in a register bank. If no biphase error has occured, the contents of the register bank are transferred to a second register bank by the data valid control signal. If the system has been addressed, this transfer will be delayed until the next start or stop condition of the $I^{2}$ C-bus has been received.

The last bit of correct information on the dataline remains available until it is read via the $1^{2} \mathrm{C}$-bus. Once the stored information has been read it is considered to be no longer valid and the internal new data flag is reset. Subsequently, if the circuit is addressed, the only VPS data that will be sent back is "FFF . . . F'. The same conditions apply after power-up when no data can be read out. New data is available after reception of another error-free dataline 16.

## External RESET (pin 10)

The SAA4700 provides an internal power-on reset. When using this facility pin 10 should be connected to $V_{P}$ or, if External $\overline{R E S E T}$ is to be used pin 10 should be connected to $V_{p}$ via a $10 \mathrm{k} \Omega$ pull-up resistor.
When External $\overline{\text { RESET }}$ is used, pin 10 is active LOW and forces the following:

- $I^{2} \mathrm{C}$-bus not to acknowledge
- Data available output ( $\overline{\text { DAV }}$ active LOW) at pin 12 to go HIGH
- $1^{2}$ C-bus transfer register to "FFFF"


## CVBS input (pins 1 and 2)

The composite video signal (CVBS) is applied to the sync separator (pin 2) via a decoupling capacitor and to the data slicer (pin 1) via an RC high-pass filter. To enable proper storage of the sync value in the decoupling capacitor, the sync generator output resistance should not exceed $1 \mathrm{k} \Omega$.

## Black level (pin 5)

The capacitor connected to pin 5 stores the black level value for the adaptive sync slicer.
Composite sync out (pin 6)
This pin provides a composite sync signal output for customer application.

## $\overline{\mathrm{DAV}}$ output (pin 12)

The data available output at pin 12 is set LOW after an error free dataline 16 is received. The $\overline{\mathrm{DA} \bar{V}}$ output returns to HIGH after the beginning of the next first field. If no valid data is available $\overline{\mathrm{DAV}}$ remains HIGH. A short duration pulse ( $1 \mu \mathrm{~s}$ ) is inserted at the beginning of dataline 16 it will ensure that a HIGH-to-LOW transmission occurs which can then be used for triggering (see Fig. 8).

## 5 MHz oscillator and phase detector (pins 13 and 17)

The resistor connected between pin 13 and $V_{p}$ determines the current into the current controlled oscillator. The RC network connected to pin 17 acts as a low pass filter for the phase detector.

Power supply (pins $3,4,15$ and 16 )
To prevent crosscoupling the IC provides separate power supply connectors;

- $\operatorname{pin} 3=$ analogue ground
- $\operatorname{pin} 4=$ digital ground
- pin 15 = digital supply voltage
- pin 16 = analogue supply voltage
$1^{2} \mathbf{C}$-bus address input (pin 7)
The $\mathrm{I}^{2} \mathrm{C}$-bus address input (AO) provides the two addresses 20 H and 22 H .


## $\mathbf{I}^{2} \mathrm{C}$-bus

The internally latched data from words 5 and 11 to 14 can be clocked out via the $I^{2} \mathrm{C}$-bus interface by a bus master. The lines are the serial clock input (SCL) at pin 8 and the serial data input/output (SDA) at pin 9. The SAA4700 can operate only as a slave transmitter on the bus. Data format is shown in Fig. 3.

| START | 0 | 0 | 1 | 0 | 0 | 0 | AO | 1 | ACK | word 11 | ACK | -. | word 14 | ACK | word 5 | ACK | STOP |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |

Fig. $3 I^{2} \mathrm{C}$-bus data format.

- The MSB of each word is transmitted first
- There is no restriction on the number of words to be transmitted, but if more than five words are requested from word 6 onwards, the content will be "FF . . . FF".
- Normally every dataline transmission has to be ended with a STOP condition (as shown in Fig. 3).

| Word number | Content |
| :---: | :---: |
| 1 | Run in |
| 2 | Start code |
| 3 | Program source identification (binary coded) |
| 4 | Program source identification (ASCII sequential) |
| 5 | Sound and VTR control information |
| 6 | Program/Test picture identification |
| 7 | Internal information exchange |
| 8 | Address assignment of signal distribution |
| 9 |  |
| 10 | Messages/Commands |
| 11 | VTR Control |
| 12 |  |
| 13 |  |
| 14 |  |
| 15 | Reverse |

Fig. 4 Total information of data line 16.


Fig. 5 Timing diagram of dataline 16; modulation depth $71.4 \%$.

| Word-no. <br> Bit-no. | VTR Control information |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 5 |  |  |  | 11 |  |  |  |  |  |  | 12 |  |  |  |  |  |  | 13 |  |  |  |  | 14 |
|  | 12345678 |  |  | 0 | 011 | 2 |  | 314 | 516 |  | 67 | 8 |  |  |  |  |  |  | $16.171$ |  | 18192021 |  | $122232425$ <br> Nation | 2627282933031 |
| Label binary | $\frac{B i t 1}{0}$ | $\left\|\frac{\text { Bit } 2}{}\right\|$ | $\begin{array}{l\|l} 2 \text { Status } \\ \hline \text { 2-Channel } \end{array}$ |  |  | Day |  |  |  |  | Month |  |  |  | Hour |  |  |  | Minute |  |  |  |  | Program Source |
|  | 1 |  | Stereo | Special System Code |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| System <br> Status Code | Bit 3\| Bit 4 |  |  |  | x | $\times 0$ | 0 | 0 | 0 | 0 | 1 | 1 |  | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 11 | NC... NC | PC. . . . PC |
| Pause Code | 1 | 0 | free | 1 | x | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 11 | NC. . NC | PC. . . . PC |
| Interrupt Code | 0 |  |  | 1 | X | - 0 | 0 |  | 0 | 0 | 1 | 1 |  | 1 | 1 |  | 0 | 1 | 1 | 1 | 1 | 11 | NC. . NC | PC. . . . PC |

Where:
$X=0$ or 1 (bit)
NC is the Nation Code
PC is the Program Source Code
Fig. 6 VTR control information of dataline 16.


Fig. 7 Timing diagram of start code detection.

line 16

start code pulse

word 5 latch puise

word 11 latch pulse


1
word 14 latch pulse


Fig. 8 Timing diagram of the data available output and word latch pulses.

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)

| parameter | symbol | $\min$. | $\max$. | unit |
| :--- | :--- | :--- | :--- | :--- |
| Supply voltage (pins 15 and 16) | $\mathrm{V}_{\mathrm{P}}$ | 4.5 | 5.5 | V |
| Storage temperature range | $\mathrm{T}_{\text {stg }}$ | -20 | +125 | oC |
| Operating ambient temperature range | $\mathrm{T}_{\mathrm{amb}}$ | 0 | +70 | $\mathrm{o}^{\mathrm{C}}$ |

## THERMAL RESISTANCE

From junction to ambient

$$
R_{\text {th } j-a} \leqslant \quad 78 \mathrm{~K} / \mathrm{W}
$$

## CHARACTERISTICS

$\mathrm{V}_{\mathrm{P}}=5 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$; external components as shown in Fig. 9, unless otherwise specified. CVBS signal according to VPS, VPT standard. All voltages are referenced to ground (pins 3 and 4) unless otherwise specified.

| parameter | conditions | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage (pins 15 and 16) |  | $V_{p}$ | 4.5 | 5.0 | 5.5 | V |
| Supply current (pins 15 and 16) |  | ${ }^{\text {Ip }}$ | - | 20 | 25 | mA |
| Video input and sync separator (pins 1, 2) |  |  |  |  |  |  |
| Data amplitude |  | $\mathrm{V}_{1}$ | 0.25 | 0.5 | 0.7 | V |
| Sync amplitude | negative going | $\mathrm{V}_{2}$ | 0.1 | - | 0.6 | V |
| CVBS input voltage sync-to-white | note 1 | CVBS ${ }_{1}$ | 0.5 | 1.0 | 1.4 | V |
| Source impedance |  | $\mathrm{Z}_{\text {S }}$ | - | - | 1.0 | $k \Omega$ |
| Composite sync output (pin 6) |  |  |  |  |  |  |
| Output voltage LOW |  | VOL | - | - | 0.4 | $v$ |
| Output voltage HIGH |  | V OH | 2.4 | - | - | V |
| Output current LOW |  | ${ }^{\text {IOL }}$ | - | - | 0.2 | mA |
| Output current HIGH |  | ${ }^{\mathrm{IOH}}$ | - | - | 0.5 | mA |
| Sync separator delay time |  | $\mathrm{t}_{\mathrm{d}}$ | - | 0.3 | - | $\mu \mathrm{S}$ |
| External reset input (pin 10) |  |  |  |  |  |  |
| Input voltage LOW | active reset | $V_{\text {IL }}$ | - | - | 0.4 | V |
| Input voltage HIGH | non-active reset | $V_{\text {IH }}$ | 2.4 | - | - | V |
| Input current LOW |  | -IIL | - | - | 10 | $\mu \mathrm{A}$ |
| Input current HIGH |  | IIH | - | - | 10 | nA |
| $\overline{\text { DAV output ( }}$ (in 12) | note 2 |  |  |  |  |  |
| Output voltage LOW |  | $\mathrm{V}_{\text {OL }}$ | - | - | 0.4 | V |
| Output voltage HIGH |  | VOH | 2.4 | - | - | $\checkmark$ |
| Output current LOW |  | IOL | - | -- | 0.5 | mA |
| Output current HIGH |  | ${ }^{1} \mathrm{OH}$ | - | - | 10 | nA |
| Address input AO (pin 7) |  |  |  |  |  |  |
| Input voltage LOW (bus address 22H) |  | $\mathrm{V}_{\text {IL }}$ | - | - | 0.4 | V |
| Input voltage HIGH (bus address 20H) |  | $\mathrm{V}_{\text {IH }}$ | 2.4 | - | - | V |


| parameter | conditions | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{1}^{2} \mathbf{C}$-bus (pins 8 and 9) |  |  |  |  |  |  |
| Input current | 0.9 V CC | 11 | - | - | 10 | $\mu \mathrm{A}$ |
| Input capacitance |  | $\mathrm{Cl}_{1}$ | - | - | 10 | pF |
| Rise time |  | $\mathrm{tr}_{r}$ | - | - | 1 | $\mu \mathrm{s}$ |
| Fall time |  | $\mathrm{t}_{\mathrm{f}}$ | - | - | 0.3 | $\mu \mathrm{s}$ |
| Clock frequency |  | $\mathrm{f}_{\mathrm{CL}}$ | - | - | 100 | kHz |
| Pulse duration LOW |  | tLOW | 4.7 | - | - | $\mu \mathrm{s}$ |
| Pulse duration HIGH |  | thigh | 4.0 | - | - | $\mu \mathrm{s}$ |
| SDA output | $\mathrm{I}_{\mathrm{OL}}=3 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{OL}}$ | - | - | 0.4 | V |

## Notes to the characteristics

1. With standard sync and data amplitude of 68 to $75 \%$ black-white.
2. If the $\overline{\mathrm{DAV}}$ output (open collector) is used, a pull-up resistor to $\mathrm{V}_{\mathrm{CC}}$ is necessary.


Purchase of Philips $1^{2} \mathrm{C}$ components conveys a license under the Philips $I^{2} \mathrm{C}$ patent to use the components in the $\mathrm{I}^{2} \mathrm{C}$-system provided the system conforms to the $I^{2} \mathrm{C}$ specifications defined by Philips.

## APPLICATION INFORMATION



Fig. 9 Application circuit.

## TELETEXT VIDEO PROCESSOR

## GENERAL DESCRIPTION

The SAA5231 is a bipolar integrated circuit intended as a successor to the SAA5030. It extracts Teletext Data from the video signal, regenerates Teletext Clock and synchronizes the text display to the television syncs. The integrated circuit is intended to work in conjunction with CCT (Computer Controlled Teletext), EUROM or other compatible devices.

## Features

- Adaptive data slicer
- Data clock regenerator
- Adaptive sync separator, horizontal phase detector and 6 MHz VCO forming display phase locked loop (PLL)


## QUICK REFERENCE DATA

| Supply voltage (pin 16) | $\mathrm{V}_{\mathrm{CC}}$ | typ. | 12 V |
| :--- | :--- | :--- | ---: |
| Supply current (pin 16) | $\mathrm{I}_{\mathrm{CC}}$ | typ. | 70 mA |
| Video input amplitude (pin 27) (peak-to-peak value) <br> pin 2 LOW |  |  |  |
| pin 2 HIGH | $\mathrm{V}_{27-13(\mathrm{p}-\mathrm{p})}$ | typ. | 1 V |
| Storage temperature range | $\mathrm{V}_{27-13(\mathrm{p}-\mathrm{p})}$ | typ. | $2,5 \mathrm{~V}$ |
| Operating ambient temperature range | $\mathrm{T}_{\text {stg }}$ | -20 to $+125{ }^{\circ} \mathrm{C}$ |  |

## PACKAGE OUTLINE

28-lead dual in-line; plastic (SOT117).


## PINNING



Fig. 2 Pinning diagram.

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)

Supply voltage (pin 16)
Storage temperature range
Operating ambient temperature

$$
\begin{array}{lr}
\mathrm{V}_{\mathrm{CC}} & \text { max. } 13,2 \mathrm{~V} \\
\mathrm{~T}_{\text {stg }} & -20 \text { to }+125{ }^{\circ} \mathrm{C} \\
\mathrm{~T}_{\text {amb }} & 0 \text { to }+70^{\circ} \mathrm{C}
\end{array}
$$

## CHARACTERISTICS

$\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$ with external components as shown in application circuits unless otherwise stated.

| parameter | symbol | $\min$. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply (pin 16) |  |  |  |  |  |
| Supply voltage | $\mathrm{V}_{\text {CC }}$ | 10,8 | 12,0 | 13,2 | V |
| Supply current | ${ }^{\prime} \mathrm{CC}$ | 50 | 70 | 105 | mA |
| Video input and sync separator |  |  |  |  |  |
| Video input amplitude (sync to white) <br> (peak-to-peak value) <br> video input select level LOW (pin 2) | V27-13(p-p) | 0,7 | 1 | 1,4 | V |
| video input select level HIGH (pin 2) | $\mathrm{V}_{27-13}(\mathrm{p}-\mathrm{p})$ | 1,75 | 2,5 | 3,5 | V |
| Source impedance | $\left\|Z_{s}\right\|$ | - | - | 250 | $\Omega$ |
| Sync amplitude (peak-to-peak value) | $\mathrm{V}_{27-13(\mathrm{p}-\mathrm{p})}$ | 0,1 | - | 1 | V |
| Video input level select |  |  |  |  |  |
| Input voltage LOW | $\mathrm{V}_{2-13}$ | 0 | - | 0,8 | V |
| Input voltage HIGH | $\mathrm{V}_{2-13}$ | 2,0 | - | 5,5 | V |
| Input current LOW | $\mathrm{I}_{2}$ | 0 | - | -150 | $\mu \mathrm{A}$ |
| Input current HIGH | $\mathrm{I}_{2}$ | 0 | - | 1 | mA |
| Text composite sync input ( $\overline{\text { TCS }}$ ) |  |  |  |  |  |
| Input voltage LOW | $V_{28-13}$ | 0 | - | 0,8 | V |
| Input voltage HIGH | $\mathrm{V}_{28-13}$ | 2,0 | - | 7,0 | V |
| Scan composite sync input (SCS) |  |  |  |  |  |
| Input voltage LOW | $\mathrm{V}_{28-13}$ | 0 | - | 1,5 | V |
| Input voltage HIGH | $\mathrm{V}_{28-13}$ | 3,5 | - | 7,0 | V |
| Select video sync from pin 1 |  |  |  |  |  |
| Input current (pin 28) |  |  |  |  |  |
| at $\mathrm{V}_{28}=0$ to 7 V | $\mathrm{I}_{28}$ | -40 | -70 | -100 | $\mu \mathrm{A}$ |
| at $V_{28}=10 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{CC}}$ | ${ }^{28}$ | -5 | - | + 5 | $\mu \mathrm{A}$ |
| Video composite sync output (VCS) |  |  |  |  |  |
| Output voltage LOW | $V_{25-13}$ | 0 | - | 0,4 | V |
| Output voltage HIGH | $\mathrm{V}_{25-13}$ | 2,4 | - | 5,5 | V |
| D.C. output current LOW | $\mathrm{I}_{25}$ | - | - | 0,5 | mA |
| D.C. output current HIGH | $\mathrm{I}_{25}$ | - | - | -1,5 | mA |
| Sync separator delay time | ${ }^{\text {d }}$ | 0,25 | 0,35 | 0,40 | $\mu \mathrm{s}$ |


| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Dual polarity buffer output |  |  |  |  |  |
| TCS amplitude (peak-to-peak value) | $V_{1-13(p-p)}$ | 0,20 | 0,45 | 0,65 | V |
| Video sync amplitude (peak-to-peak value) | $V_{1-13(p-p)}$ | - | - | 1 | V |
| Output current | $\mathrm{l}_{1}$ | -3 | - | +3 | mA |
| D.C. output voltage |  |  |  |  |  |
| $\mathrm{R}_{\mathrm{L}}$ to ground (0 V) | $\mathrm{V}_{1-13}$ | 1,0 | 1,4 | 2,0 | V |
| $\mathrm{R}_{\mathrm{L}}$ to $\mathrm{V}_{\mathrm{CC}}(12 \mathrm{~V})$ | $\mathrm{V}_{1-13}$ | 9,0 | 10,1 | 11,0 | V |
| Sandcastle input pulse ( $\overline{\mathrm{PL} / \overline{\mathrm{CBB}} \text { ) }}$ |  |  |  |  |  |
| Phase lock pulse (PL) |  |  |  |  |  |
| PL on (LOW) | $\mathrm{V}_{22-13}$ | 0 | - | 3 | v |
| PL off (HIGH) | $\mathrm{V}_{22-13}$ | 3,9 | - | 5,5 | V |
| Blanking pulse (CBB) |  |  |  |  |  |
| CBB on (LOW) | $\mathrm{V}_{22-13}$ | 0 | - | 0,5 | v |
| CBB off (HIGH) | $\mathrm{V}_{22-13}$ | 1,0 | - | 5,5 | V |
| Input current | $\mathrm{l}_{22}$ | -10 | - | + 10 | $\mu \mathrm{A}$ |
| Phase locked loop (PLL) |  |  |  |  |  |
| Phase detector timing |  |  |  |  |  |
| Pulse duration using composite video | ${ }^{\text {t }}$ p | 2,0 | 2,4 | 2,8 | $\mu \mathrm{s}$ |
| using scan composite sync | ${ }_{\text {t }} \mathrm{p}$ | 3,0 | 3,5 | 4,0 | $\mu \mathrm{s}$ |
| time PL must be LOW to make VCO run-free | ${ }^{t} L$ | 100 | - | - | $\mu \mathrm{s}$ |
| 6 MHz clock output (F6) |  |  |  |  |  |
| A.C. output voltage (peak-to-peak value) | $V_{17-13(p-p)}$ | 1 | 2 | 3 | V |
| A.C. and d.c. output voltage range | $V_{17-13(m a x)}$ | 4 | - | 8,5 | V |
| Rise and fall time | $\mathrm{t}_{\mathrm{r}} ; \mathrm{tf}_{\mathrm{f}}$ | 20 | - | 40 | ns |
| Load capacitance | $\mathrm{C}_{17 \text {-13 }}$ | - | - | 40 | pF |
| Video recorder mode input (VCR) |  |  |  |  |  |
| VCR-mode on (LOW) | $\mathrm{V}_{10-13}$ | 0 | - | 0,8 | V |
| VCR-mode off (HIGH) | $\mathrm{V}_{10-13}$ | 2,0 | - | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Input current | $\mathrm{l}_{10}$ | -10 | - | +10 | $\mu \mathrm{A}$ |


| parameter | symbol | min. | typ. | max. | unit |
| :--- | :--- | :--- | :--- | :--- | :--- |
| Data slicer |  |  |  |  |  |
| Data amplitude of video input (pin 27) |  |  |  |  |  |
| $\quad$ video input level select LOW (pin 2) | $\mathrm{V}_{27-13}$ | 0,30 | 0,46 | 0,70 | V |
| video input level select HIGH (pin 2) | $\mathrm{V}_{27-13}$ | 0,75 | 1,15 | 1,75 | V |
| Teletext clock output |  |  |  |  |  |
| A.C. output voltage |  |  |  |  |  |
| (peak-to-peak value) | $\mathrm{V}_{14-13(\mathrm{p}-\mathrm{p})}$ | 2,5 | 3,5 | 4,5 | V |
| D.C. output voltage (centre) | $\mathrm{V}_{14-13}$ | 3,0 | 4,0 | 5,0 | V |
| Load capacitance | $\mathrm{C}_{\mathrm{L}}$ | - | - | 40 | pF |
| Rise and fall times | $\mathrm{t}_{\mathrm{r}} ; \mathrm{t}_{\mathrm{f}}$ | 20 | 30 | 45 | ns |
| Delay of falling edge relative to |  |  |  |  |  |
| other edges of TTD | $\mathrm{t}_{\mathrm{d}}$ | -20 | 0 | +20 | ns |
| Teletext data output |  |  |  |  |  |
| A.C. output voltage |  |  |  |  |  |
| (peak-to-peak value) | $\mathrm{V}_{15-13(\mathrm{p}-\mathrm{p})}$ | 2,5 | 3,5 | 4,5 | V |
| D.C. output voltage (centre) | $\mathrm{V}_{15-13}$ | 3,0 | 4,0 | 5,0 | V |
| Load capacitance | $\mathrm{C}_{\mathrm{L}}$ | - | - | 40 | pF |
| Rise and fall times | $\mathrm{t}_{\mathrm{r}} ; \mathrm{t}_{\mathrm{f}}$ | 20 | 30 | 45 | ns |

## APPLICATION INFORMATION


(1) Coil: $50 \mu \mathrm{H}$ at $1 \mathrm{kHz}, \mathrm{C}_{\mathrm{O}}=4 \mathrm{pF}$. Adjust the free-running frequency to $6000 \mathrm{kHz} \pm 30 \mathrm{kHz}$.

Fig. 3a Application circuit using L/C circuit in PLL.

(1) Quartz crystal e.g. catalogue number 432214304101 . Adjust the free-running frequency to $6000,2 \mathrm{kHz} \pm 0,2 \mathrm{kHz}$.

Fig. 3b Application circuit using quartz crystal in PLL.

(1) Ceramic resonator e.g. Kyocera KBR $6,0 \mathrm{M}$. Adjust the free-running frequency to $6010 \mathrm{kHz} \pm 5 \mathrm{kHz}$.

Fig. 3c Application circuit using ceramic resonator in PLL.

## Component specifications

Specifications of some external components in Figs 3a, 3b and 3c.
Quartz crystal $13,875 \mathrm{MHz}$; Figs 3a, 3b and 3c
Load resonance frequency (f) $13,875 \mathrm{MHz}$; adjustment tolerance $\pm 40 \cdot 10^{-6}$
Load capacitance (CL) 20 pF
Temperature range ( T ) -20 to $+70^{\circ} \mathrm{C}$; frequency tolerance maximum $\pm 30 \cdot 10^{-6}$
Resonance resistance ( $\mathrm{R}_{\mathrm{r}}$ ) typical $10 \Omega$ maximum $60 \Omega$
Motional capacitance ( $\mathrm{C}_{1}$ ) typical 19 fF
Static parallel capacitance ( $\mathrm{C}_{\mathrm{o}}$ ) typical 5 pF
Fixed inductance Figs $3 \mathrm{a}, 3 \mathrm{~b}$ and 3 c
Inductance (L) $15 \mu \mathrm{H} \pm 20 \%$
Quality factor ( O ) minimum 20
Variable inductance Fig. 3a
Inductance (L) $50 \mu \mathrm{H}$ at 1 kHz
Static parallel capacitance ( $\mathrm{C}_{\mathrm{o}}$ ) typical 4 pF

## Quartz crystal Fig. 3b

Preferred type 432214304101
Load resonance frequency (f) 6 MHz ; adjustment tolerance $\pm 40 \cdot 10^{-6}$
Load capacitance ( $\mathrm{C}_{\mathrm{L}}$ ) 20 pF
Temperature range $(\mathrm{T})-20$ to $+70^{\circ} \mathrm{C}$; frequency tolerance $\pm 30 \cdot 10^{-6}$
Resonance resistance ( $\mathrm{R}_{\mathrm{r}}$ ) $60 \Omega$
Motional capacitance ( $\mathrm{C}_{1}$ ) typical 28 fF
Static parallel capacitance ( $\mathrm{C}_{\mathrm{o}}$ ) typical 7 pF

## Ceramic resonator; Fig. 3c

Preferred type KBR 6,0 M, Kyocera
Load resonance frequency (f) 6 MHz ; adjustment tolerance $\pm 0,5 \%$
Load capacitance ( $\mathrm{C}_{\mathrm{L}}$ ) 20 pF
Temperature range ( T ) -20 to $+70^{\circ} \mathrm{C}$; frequency tolerance maximum $\pm 0,3 \%$
Resonance resistance ( $\mathrm{R}_{\mathrm{r}}$ ) typical $6 \Omega$
Motional capacitance ( $\mathrm{C}_{1}$ ) typical 9 pF
Static parallel capacitance ( $\mathrm{C}_{\mathrm{o}}$ ) typical 60 pF
Ageing ( 10 years) f maximum $\pm 0,3 \%$

The function is quoted against the corresponding pin number.

1. Synch output to TV

Output with dual polarity buffer, a load resistor to 0 V or +12 V selects positive-going or negative-going syncs.
2. Video input level select

When this pin is LOW a 1 V video input level is selected. When the pin is not connected it floats HIGH selecting a $2,5 \mathrm{~V}$ video input level.
3. HF filter

The video signal for the h.f.-loss compensator is filtered by a 15 pF capacitor connected to this pin.
4. Store h.f.

The h.f. amplitude is stored by a 1 nF capacitor connected to this pin.
5. Store amplitude

The amplitude for the adaptive data slicer is stored by a 470 pF capacitor connected to this pin.
6. Store zero level

The zero level for the adaptive data slicer is stored by a 22 nF capacitor connected to this pin.
7. External data input

Current input for sliced teletext data from external device.
Active HIGH level (current), low impedance input.
8. Data timing

A 270 pF capacitor is connected to this pin for timing of the adaptive data slicer.
9. Store phase

The output signal from the clock phase detector is stored by a 100 pF capacitor connected to this pin.
10. Video tape recorder mode (VCR)

Signal input to command PLL into short time constant mode. Not used in application circuit Fig. 3b or Fig. 3c.
11. Crystal

A $13,875 \mathrm{MHz}$ crystal, $2 \times$ data rate, connected in series with a 15 pF capacitor is applied via this pin to the oscillator and divide-by-two to provide the $6,9375 \mathrm{MHz}$ clock signal.
12. Clock filter

A filter for the $6,9375 \mathrm{MHz}$ clock signal is connected to this pin.
13. Ground ( 0 V )
14. Teletext clock output (TTC)

Clock output for CCT (Computer Controlled Teletext).

## APPLICATION INFORMATION (continued)

## 15. Teletext data output (TTD)

Data output for CCT.
16. Supply voltage $\mathrm{V}_{\mathrm{CC}}$ (+ 12 V typ.)
17. Clock output (F6)

6 MHz clock output for timing and sandcastle generation in CCT.
18. Oscillator output ( $\mathbf{6 M H z}$ )

A series resonant circuit is connected between this pin and pin 20 to control the nominal frequency of the VCO.
19. Filter 2

A filter with a short time constant is connected to this pin for the horizontal phase detector. It is used in the video recorder mode and while the loop is locking up.
20. Oscillator input ( 6 MHz )

See pin 18.

## 21. Filter 1

A filter with a long time constant is connected to this pin for the horizontal phase detector.

## 22. Sandcastle input pulse ( $\overline{\mathrm{PL} / \mathrm{CBB})}$

This input accepts a sandcastle waveform, which is formed from PL and CBB from the CCT.
Signal timing is shown in Fig. 4.

## 23. Pulse timing resistor

The current for the pulse generator is defined by a $68 \mathrm{k} \Omega$ resistor connected to this pin.

## 24. Pulse timing capacitor

The timing of the pulse generator is determined by a 220 pF capacitor connected to this pin.
25. Video composite sync output (VCS)

This output signal is for CCT.

## 26. Black level

The black level for the adaptive sync separator is stored by a 68 nF capacitor connected to this pin.

## 27. Composite video input (CVS)

The composite video signal is input via a $2,2 \mu \mathrm{~F}$ clamping capacitor to the adaptive sync separator.

## 28. Text composite sync input ( $\overline{\mathrm{TCS}}$ )/Scan composite sync input ( $\overline{\mathbf{S C S}}$ )

$\overline{T C S}$ is input from CCT or $\overline{S C S}$ from external sync circuit. $\overline{S C S}$ is expected when there is no load resistor at pin 1. If pin 28 is not connected the sync output on pin 1 will be the composite video input at pin 27 , internally buffered.


Fig. 4 Sandcastle waveform and timing.

## DATALINE SLICER

The SAA5235 is a bipolar integrated circuit for dataline receivers. It extracts the dataline signal from the video signal and regenerates the dataline clock. It also provides signals for the dataline decoder.

## Features

- Adaptive dataline slicer.
- Dataline clock regenerator
- Buffered clock and data outputs
- Buffered composite sync output
- Gain switch for the video input signal


## QUICK REFERENCE DATA

| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage range (pin 16) | $V_{\text {CC }}$ | 10,8 | 12 | 13,2 | V |
| Supply current at $\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}$ | ${ }^{1} \mathrm{CC}$ | - | 70 | - | mA |
| Composite video amplitude pin 2 LOW | $V_{27}(\mathrm{p}-\mathrm{p})$ | - | 1 | - | V |
| pin 2 floating | $V_{27}$ (p-p) | - | 2,5 | - | V |
| Storage temperature range | $\mathrm{T}_{\text {stg }}$ | -20 | - | $+125$ | ${ }^{\circ} \mathrm{C}$ |
| Operating ambient temperature | $\mathrm{T}_{\mathrm{amb}}$ | 0 | - | + 70 | ${ }^{\circ} \mathrm{C}$ |

## PACKAGE OUTLINE

28-lead dual in-line; plastic (SOT117).


## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)

| parameter | symbol | $\min$. | typ. | max. | unit |
| :--- | :--- | :--- | :--- | :--- | :--- |
| Supply voltage (pin 16) | $\mathrm{V}_{\mathrm{CC}}$ | - | - | 13,2 | V |
| Storage temperature range | $\mathrm{T}_{\text {stg }}$ | -20 | - | 125 | ${ }^{\circ} \mathrm{C}$ |
| Operating ambient temperature | $\mathrm{T}_{\mathrm{amb}}$ | 0 | - | 70 | ${ }^{\circ} \mathrm{C}$ |

## CHARACTERISTICS

$\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}$; $\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$; with external components as shown in Fig. 2; unless otherwise specified

| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage (pin 16) | $\mathrm{V}_{\mathrm{CC}}$ | 10,8 | 12,0 | 13,2 | V |
| Supply current | ${ }^{\text {I CC }}$ | - | 70 | - | mA |
| Video input and sync separator |  |  |  |  |  |
| Composite video input (CV) Level select input (pin 2) LOW | $V_{27-13(p-p)}$ | 0,7 | 1 | 1,4 | V |
| Level select input (pin 2) HIGH | $V_{27-13(p-p)}$ | 1,75 | 2,5 | 3,5 | V |
| Source impedance | $\left\|Z_{\text {S }}\right\|$ | - | - | 250 | $\Omega$ |
| Sync amplitude | $V_{27-13(p-p)}$ | 0,1 | - | 1 | V |
| Video level select |  |  |  |  |  |
| Input voltage LOW | $\mathrm{V}_{2-13}$ | 0 | - | 0,8 | V |
| HIGH | $\mathrm{V}_{2-13}$ | 2,0 | - | 5,5 | V |
| Input current LOW | 12 | 0 | - | -150 | $\mu \mathrm{A}$ |
| HIGH | $\mathrm{I}_{2}$ | 0 | - | 1 | mA |
| Video composite sync output (VCS) |  |  |  |  |  |
| Output voitage LOW | $V_{25-13}$ | 0 | - | 0,4 | V |
| HIGH | $\mathrm{V}_{25-13}$ | 2,4 | - | 5,5 | V |
| Sync separator delay time | $\mathrm{t}_{\mathrm{d}}$ | - | 0,35 | - | $\mu \mathrm{S}$ |
| Data reset input (DAR) |  |  |  |  |  |
| Input voltage LOW (DAR on) | $\mathrm{V}_{22-13}$ | 0 | - | 0,5 | V |
| HIGH (DAR off) | $\mathrm{V}_{22-13}$ | 1,0 | - | 5,5 | V |
| Input current | $\mathrm{I}_{22}$ | -10 | - | 10 | $\mu \mathrm{A}$ |

CHARACTERISTICS (continued)

| parameter | symbol | min. | typ. | max. | unit |
| :--- | :--- | :--- | :--- | :--- | :--- |
| Dataline slicer |  |  |  |  |  |
| Dataline amplitude (pin 27) |  |  |  |  |  |
| Video select voltage (pin 2) LOW | $V_{27-13(p-p)}$ | 0,3 | 0,46 | 0,7 | V |
| Video select (pin 2) FLOATING | $\mathrm{V}_{27-13(\mathrm{p}-\mathrm{p})}$ | 0,75 | 1,15 | 1,75 | V |
| Dataline clock output (DLCL) |  |  |  |  |  |
| A.C. output voltage | $\mathrm{V}_{14-13(\mathrm{p}-\mathrm{p})}$ | 2,5 | 3,5 | 4,5 | V |
| Output voltage (d.c.) centre | $\mathrm{V}_{14-13}$ | - | 4,0 | - | V |
| Load capacitance | $\mathrm{C}_{\mathrm{L}}$ | - | - | 40 | pF |
| Rise and fall times | $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | 20 | 30 | 45 | ns |
| Delay of falling edge |  |  |  |  |  |
| relative to edges of DLD | $\mathrm{t}_{\mathrm{d}}$ | -20 | - | 20 | ns |
| Dataline data output (DLD) |  |  |  |  |  |
| A.C. output voltage | $\mathrm{V}_{15-13(\mathrm{p}-\mathrm{p})}$ | 2,5 | 3,5 | 4,5 | V |
| Output voltage (d.c.) centre | $\mathrm{V}_{15-13}$ | - | 4,0 | - | V |
| Load capacitance | $\mathrm{C}_{\mathrm{L}}$ | - | - | 40 | pF |
| Rise and fall times | $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | 20 | 30 | 45 | ns |



Fig. 2 Application circuit; crystal $X ; f=10,000 \mathrm{MHz}$.

## APPLICATION DATA

## Composite video input CV (pin 27)

The composite video has to be fed into this input via a clamp capacitor. The input amplitude depends on the position of the gain switch at pin 2.

## Video gain switch (pin 2)

Low level selects 1 V video input amplitude at pin 27. With no connection pin 2 floats HIGH, selecting $2,5 \mathrm{~V}$ video amplitude.

## Black level (pin 26)

A capacitor connected to this pin stores the black level for the adaptive sync separator.

## Video composite sync output VCS (pin 25)

This pin provides a video composite sync signal for the data-line decoder.

## H.F. loss compensator (pins 3 and 4)

The h.f. loss compensator needs two capacitors for operation. The capacitor at pin 3 filters the video signal for the h.f. loss compensator. The h.f. amplitude information is stored in the capacitor connected to pin 4.

## Dataline slicer (pins 5, 6 and 8)

A capacitor at pin 5 stores the amplitude information for the dataline slicer. The zero-level information is stored in a capacitor connected to pin 6. The capacitor at pin 8 is necessary for timing of the dataline slicer.

## Phase detector (pin 9)

The phase information which is detected from the phase detector is stored in a capacitor connected to pin 9.

## Oscillator (pin 11)

The one-pin oscillator needs a $10,000 \mathrm{MHz}$ crystal ( $2 x$ dataline frequency) connected to pin 11 .

## Phase shifter (pin 12)

A clock filter for the dataline clock of $5,000 \mathrm{MHz}$ is connected to the phase shifter at pin 12.

## Outputs

The dataline clock output DLCL (pin 14) and the dataline data output DLD (pin 15) provide signals for the dataline decoder.

## Data reset DAR (pin 22)

The dataline slicer needs a reset signal each line, for signal timing see Fig. 3.

## APPLICATION DATA (continued)



Fig. 3 Data-reset input signal timing in relation to composite video signal.

## DATALINE SLICER

## GENERAL DESCRIPTION

The SAA5236 is a bipolar integrated circuit for dataline receivers. It extracts the dataline signal from the video signal and regenerates the dataline clock. It also provides signals for the dataline decoder.

## Features

- Adaptive dataline slicer
- Dataline clock regenerator
- Buffered clock and data outputs
- Buffered composite sync output
- Gain switch for the video input signal


## QUICK REFERENCE DATA

| parameter | conditions | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage (pin 13) | $V_{C C}=12 \mathrm{~V}$ <br> pin 1 LOW pin 1 floating | $V_{\text {CC }}$ | 10,8 | 12,0 | 13,2 | V |
| Supply current |  | 113 | - | 70 | - | mA |
| Composite video input (pin 19) (peak-to-peak value) |  | V19(p-p) | 0,7 | 1,0 | 1,4 | V |
|  |  | $V_{19}$ (p-p) | 1,75 | 2,5 | 3,5 | V |
| Storage temperature range |  | $\mathrm{T}_{\text {stg }}$ | -20 | - | +125 | ${ }^{\circ} \mathrm{C}$ |
| Operating ambient temperature range |  | Tamb | 0 | - | +70 | ${ }^{\circ} \mathrm{C}$ |

## PACKAGE OUTLINE

20-lead DIL; plastic (SOT 146).


## RATINGS

Limiting values in accordance with the Absolute Maximum System（IEC 134）

| parameter | conditions | symbol | min ． | max． | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage（pin 13） |  | $V_{C C}$ | － | 13，2 | V |
| Storage temperature range |  | $\mathrm{T}_{\text {stg }}$ | －20 | ＋125 | ${ }^{\circ} \mathrm{C}$ |
| Operating ambient temperature range |  | Tamb | 0 | ＋70 | ${ }^{\circ} \mathrm{C}$ |

## THERMAL RESISTANCE

From junction to ambient
$R_{\text {th } \mathrm{j}-\mathrm{a}} \quad 62 \mathrm{~K} / \mathrm{W}$

## CHARACTERISTICS

$\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}, \mathrm{~T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$ ，external components as shown in Fig．2；all voltages are with reference to pin 10 （ground）；unless otherwise specified

| parameter | conditions | symbol | min． | typ． | max． | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage（pin 13） |  | $V_{\text {CC }}$ | 10，8 | 12，0 | 13，2 | V |
| Supply current | $\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}$ | 113 | － | 70 | － | mA |
| Video input and sync separator（pin 19） |  |  |  |  |  |  |
| Composite video input （peak－to－peak value） | pin 1 LOW | V19（p－p） | 0，7 | 1，0 | 1，4 | V |
|  | pin 1 floating | $V_{19}$（p－p） | 1，75 | 2，5 | 3，5 | V |
| Source impedance |  | $Z_{\text {source }}$ l | － | － | 250 | $\Omega$ |
| Sync amplitude （peak－to－peak value） |  | V19（p－p） | 0，1 | － | 1，0 | V |
| Video level select（pin 1） |  |  |  |  |  |  |
| Low level input voltage input current |  | $V_{1}$ $-I_{1}$ | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ | － | $\begin{aligned} & 0,8 \\ & 150 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mu \mathrm{~A} \end{aligned}$ |
| High level input voltage input current |  | $\begin{aligned} & \mathrm{V}_{1} \\ & \mathrm{I}_{1} \end{aligned}$ | 2,0 0 | － | $\begin{aligned} & 5,5 \\ & 1 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~mA} \end{aligned}$ |
| Composite sync output（pin 17） |  |  |  |  |  |  |
| Low level output voltage |  | V17 | 0 | － | 0，4 | V |
| High level output voltage |  | V17 | 2，4 | － | 5，5 | V |
| Sync separation delay time |  | $\mathrm{t}_{\mathrm{d}}$ | － | 0，35 | － | $\mu \mathrm{s}$ |

CHARACTERISTICS (continued)

| parameter | conditions | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Data reset input (pin 16) |  |  |  |  |  |  |
| Data reset ON |  | $\mathrm{V}_{16}$ | 0 | - | 0,5 | V |
| Data reset OFF |  | $\mathrm{V}_{16}$ | 1,0 | - | 5,5 | V |
| Input current |  | ${ }^{1} 16$ | -10 | - | +10 | $\mu \mathrm{A}$ |
| Dataline slicer (pin 19) |  |  |  |  |  |  |
| Dataline amplitude (peak-to-peak value) | pin 1 LOW | $\mathrm{V}_{19}(\mathrm{p}-\mathrm{p})$ | 0,3 | 0,46 | 0,7 | V |
|  | pin 1 floating | $V_{19}(p-p)$ | 0,75 | 1,15 | 1,75 | V |
| Dataline clock output (pin 11) |  |  |  |  |  |  |
| A.C. output voltage (peak-to-peak value) |  | $V_{11(p-p)}$ | 2,5 | 3,5 | 4,5 | V |
| Output voltage (d.c. centre) |  | $\mathrm{V}_{11}$ | - | 4,0 | - | V |
| Load capacitance |  | $C_{L}$ | - | - | 40 | pF |
| Rise and fall times |  | $\mathrm{tr}_{\mathrm{r}} \mathrm{tf}$ | 20 | 30 | 45 | ns |
| Delay of falling edge relative to edges of dataline data output |  | $\mathrm{t}_{\mathrm{d}}$ | -20 | - | +20 | ns |
| Dataline data output (pin 12) |  |  |  |  |  |  |
| A.C. output voltage (peak-to-peak value) |  | $V_{12}(\mathrm{p}-\mathrm{p})$ | 2,5 | 3,5 | 4,5 | V |
| Output voltage (d.c. centre) |  | $V_{12}$ | - | 4,0 | - | V |
| Load capacitance |  | $\mathrm{C}_{\mathrm{L}}$ | - | - | 40 | pF |
| Rise and fall times |  | $\mathrm{tr}_{\mathrm{r}} \mathrm{t}_{\mathrm{f}}$ | 20 | 30 | 45 | ns |

## APPLICATION INFORMATION



Fig. 2 Application circuit; crystal (X) frequency $=10,000 \mathrm{MHz}$.

## Composite video input (pin 19)

The composite video has to be fed into this input via a clamp capacitor. The input amplitude depends on the position of the gain switch at pin 1 .

## Gain switch (pin 1)

Low level selects 1 V video input amplitude at pin 19. With no connection, pin 1 floats HIGH and selects $2,5 \mathrm{~V}$ video amplitude.

## Black level (pin 18)

A capacitor connected to this pin stores the black level for the adaptive sync separator.

## Composite sync output (pin 17)

This pin provides a composite sync signal for the dataline decoder.

## HF loss compensator (pins 2 and 3)

The HF loss compensator requires two capacitors for operation. The capacitor at pin 2 filters the video signal for the HF loss compensator, and the capacitor at pin 3 stores HF amplitude information.

Dataline slicer (pins 4, 5 and 6)
The capacitor at pin 4 stores amplitude information for the dataline slicer, the capacitor at pin 5 stores zero-level information and the capacitor at pin 6 is for dataline slicer timing.

## APPLICATION INFORMATION (continued)

## Phase detector (pin 7)

The phase information detected by the phase detector is stored in the capacitor at pin 7.

## Oscillator (pin 8)

The single-pin oscillator requires a $10,000 \mathrm{MHz}$ crystal ( $2 x$ dataline frequency) connected to pin 8 .

## Phase shift (pin 9)

A filter for the dataline clock $(5,000 \mathrm{MHz})$ is connected to the phase shift circuit at pin 9 .

## Dataline clock and data outputs (pins 11 and 12)

Signals for the dataline decoder are provided from these outputs.

## Data reset (pin 16)

The dataline slicer needs a reset signal for each line, for signal timing see Fig. 3.


Fig. 3 Timing relationship of data reset input to composite video signal.

## ENHANCED COMPUTER CONTROLLED TELETEXT CIRCUITS

(ECCT)

## GENERAL DESCRIPTION

The SAA5243 series are MOS N-channel integrated circuits which perform all the digital logic functions of a 625-line World System Teletext decoder. The SAA5243 series operate in conjunction with the teletext video processor SAA5231, standard static RAMs and are controlled via the 2 -wire $\mathrm{I}^{2} \mathrm{C}$-bus. The devices can be used to provide videotex display conforming to a serial character attribute protocol.

## Features

- Microcomputer controlled for flexibility
- High quality flicker-free display using a $12 \times 10$ character matrix
- Field flyback (lines 2 to 22 ), or full channel (all lines) data acquisition
- Up to four simultaneous page requests enabling acquisition during one magazine cycle
- Direct interface up to 8 K bytes static RAM
- Automatic language section of up to seven different languages
- 25th display row for software generated status messages
- Cursor control for videotex/telesoftware
- 7-bits parity or 8-bit data acquisition
- Extension packet reception option
- Standard $\mathrm{I}^{2} \mathrm{C}$-bus slave transceiver (slave address 0010001)
- Single 5 volt power supply
- Mask programmable character sets
- Slave sync mode operation
- $\overline{\text { Odd/even field output for de-interlaced displays }}$


Fig. 1 Block diagram.
PACKAGE OUTLINE 40 -lead DIL; plastic (SOT 129).

ORDERING INFORMATION

| type number | version |
| :--- | :--- |
| SAA5243P/E/M2 | West European languages |
| SAA5243P/H | East European languages |
| SAA5243P/K | Arabic and English languages |
| SAA5243P/L | Arabic and Hebrew languages |



Fig. 2 Pinning diagram.

## PINNING

| 1 | $V_{D D}$ |
| :--- | :--- |
| $2,3,40$ | A11, A12, A10 |

4

Power supply: + 5 V power supply pin.
Chapter Address: three outputs that select which 1 K byte chapter of external RAM is being accessed for any read or write cycle.
Output Enable: active low output signal used to control the reading of the external RAM. It occurs continuously at a 1 MHz rate.

| 5 | $\overline{W E}$ | Write Enable: active low output signal used to control the writing of data to the external RAM. It occurs for a valid write cycle only and is interleaved with the read cycles. |
| :---: | :---: | :---: |
| 6 | TTD | Teletext Data: input from the SAA5231 Video Input Processor (VIP2). It is clamped to $V_{S S}$ for 4 to $8 \mu$ s of each television line to maintain the correct DC level following the external AC coupling. |
| 7 | TTC | Teletext Clock: 6.9375 MHz clock input from the SAA5231. It is internally AC coupled to an active clamp input buffer. |
| 8 | $\overline{O D D} / E V E N$ | $\overline{\text { Odd/Even: for interlaced mode, the output changes once per field at }}$ $2 \mu \mathrm{~s}$ before the end of line 311 (624). The output is high for even fields and low for odd fields. |
| 9 | F6 | Character display clock: 6 MHz clock input from the SAA5231. It is internally AC coupled to an active clamp input buffer. |
| 10 | VCS | Video Composite Sync: input from the SAA5231 derived from the incoming video signal. Sync pulses are active high. |
| 11 | SAND | Sandcastle: 3-level sandcastle output to the SAA5231 containing the phase locking and colour burst blanking information. |
| 12 | $\overline{\mathrm{TCS}} / \overline{\mathrm{SCS}}$ | Text Composite Sync/Scan Composite Sync: as an output an active low composite sync waveform (TCS) with interlaced or non-interlaced format (see Fig.6) which is fed to the SAA5231 to drive the display timebases. Alternatively this pin can act as an input for an active low composite sync waveform (SCS) to 'slave' the display timing circuits. |
| 13,14, 15 | R, G, B | Red, Green, Blue: these 3 open drain outputs are the character video signals to the television display circuits. They are active high and contain character and background information. |
| 16 | $\overline{\mathrm{COR}}$ | Contrast Reduction: open drain, active low output which allows selective contrast reduction of the television picture to enhance a mixed mode display. |
| 17 | BLAN | Blanking: open drain, active high output which controls the blanking of the television picture for a normal text display and for a mixed display. |
| 18 | Y | Character foreground: open drain, active high video output signal containing all the foreground information displayed on the television screen (e.g. for driving a display printer). |
| 19 | SCL | Serial Clock: input signal which is the $I^{2} \mathrm{C}$-bus clock from the microcontroller. |
| 20 | SDA | Serial Data: is the $I^{2} \mathrm{C}$-bus data line. It is an input/output function with an open drain output. |
| 21 | $V_{\text {SS }}$ | Ground: 0 volts. |
| 22-29 | DO-D7 | 8 RAM data lines: 3-state input/output pins which carry the data bytes to and from the external RAM. |
| 30-39 | A0-A9 | RAM address: 10 output signals that determine which byte location within a 1 K byte chapter of external RAM is accessed for any read or write cycle. |

RATINGS
Limiting values in accordance with the Absolute Maximum System (IEC 134)

| parameter | conditions | symbol | min. | max. | unit |
| :--- | :--- | :--- | :--- | :--- | :--- |
| Supply voltage range | pin 1 | $\mathrm{~V}_{\mathrm{DD}}$ | -0.3 | 7.5 | V |
| Input voltage range |  |  |  |  |  |
| VCS, SDA, SCL, D0-D7 |  | $\mathrm{V}_{1}$ | -0.3 | 7.5 | V |
| TTC, TTD, F6, $\overline{\mathrm{TCS} / \overline{\mathrm{SCS}}}$ |  | $\mathrm{V}_{\mathrm{I}}$ | -0.3 | 10.0 | V |
| Output voltage range |  |  |  |  |  |
| SAND, AO-A12, $\overline{\mathrm{OE}, \overline{W E},}$ |  |  |  |  |  |
| DO-D7, SDA, $\overline{\mathrm{ODD} / E V E N, ~}$ |  |  |  |  |  |
| R, G, B, BLAN, $\overline{\mathrm{COR}, \mathrm{Y}}$ |  | $\mathrm{V}_{\mathrm{O}}$ | -0.3 | 7.5 | V |
| $\overline{\text { TCS/SCS }} \overline{\text { Storage temperature range }}$ |  | $\mathrm{V}_{\mathrm{O}}$ | -0.3 | 10.0 | V |
| Operating ambient temperature range |  | $\mathrm{T}_{\text {stg }}$ | -20 | +125 | oC |
|  |  | $\mathrm{T}_{\text {amb }}$ | -20 | +70 | oC |

## CHARACTERISTICS

$V_{D D}=5 \mathrm{~V} \pm 10 \% ; V_{S S}=0 V ; T_{a m b}=-20$ to $+70^{\circ} \mathrm{C}$ unless otherwise specified

| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| SUPPLY |  |  |  |  |  |
| Supply voltage (pin 1) | $V_{\text {DD }}$ | 4.5 | 5.0 | 5.5 | $v$ |
| Supply current (pin 1) | ${ }^{\prime} \mathrm{DD}$ | - | 160 | 270 | mA |
| INPUTS (note 1)TTD (note 2) |  |  |  |  |  |
|  |  |  |  |  |  |
| External coupling capacitor | $\mathrm{C}_{\text {ext }}$ | - | - | 50 | nF |
| Input voltage (peak-to-peak value) | $V_{1(p-p)}$ | 2.0 | - | 7.0 | V |
| Input data rise and fall times (note 3) | $t_{r}, t_{f}$ | 10 | - | 80 | ns |
| Input data set-up time (note 4) | ${ }^{t} \mathrm{DS}$ | 40 | - | - | ns |
| Input data hold time (note 4) | ${ }^{\text {t }}$ DH | 40 | - | - | ns |
| Input leakage current at $\mathrm{V}_{1}=0$ to 10 V | ${ }^{\prime} \mathrm{L}$ I | - | - | 20 | $\mu \mathrm{A}$ |
| Input capacitance | $C_{1}$ | - | - | 7 | pF |
| TTC; F6 (note 5) |  |  |  |  |  |
| DC input voltage range | $V_{1}$ | -0.3 | - | + 10.0 | $v$ |
| AC input voltage (peak-to-peak value) F6 | $V_{1(p-p)}$ | 1.0 | - | 7.0 | V |
| AC input voltage (peak-to-peak value) TTC | $V_{1(p-p)}$ | 1.5 | - | 7.0 | V |
| Input peaks relative to $50 \%$ duty cycle | $\pm \mathrm{V}_{\mathrm{P}}$ | 0.2 | - | 3.5 | V |
| TTC clock frequency | ${ }_{\text {ftTC }}$ | - | 6.9375 | - | MHz |
| F6 clock frequency | ${ }^{\text {f }} \mathbf{F} 6$ | - | 6.0 | - | MHz |
| Clock rise and fall times (note 3) | $t_{r}, t_{f}$ | 10 | - | 80 | ns |
| Input leakage current at $V_{1}=0$ to 10 V | ${ }^{\text {L }}$ I | - | - | 20 | $\mu \mathrm{A}$ |
| Input capacitance | $\mathrm{C}_{1}$ | - | - | 7 | pF |
| VCS |  |  |  |  |  |
| Input voltage LOW | $V_{\text {IL }}$ | 0 | - | 0.8 | v |
| Input voltage HIGH | $V_{\text {IH }}$ | 2.0 | - | $V_{\text {DD }}$ | V |
| Input rise and fall times (note 3) | $\mathrm{tr}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | - | - | 500 | ns |
| Input leakage current $\text { at } V_{1}=5.5 \mathrm{~V}$ | ${ }^{\prime} \mathrm{LI}$ | - | - | 10 | $\mu \mathrm{A}$ |
| Input capacitance | $C_{1}$ | - | - | 7 | pF |

CHARACTERISTICS (continued)

| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| SCL |  |  |  |  |  |
| Input voltage LOW | $V_{\text {IL }}$ | 0 | - | 1.5 | V |
| Input voltage HIGH | $V_{\text {IH }}$ | 3.0 | - | $\mathrm{V}_{\text {DD }}$ | V |
| SCL clock frequency | ${ }^{\text {f }}$ SCL | 0 | - | 100 | kHz |
| Input rise and fall times (note 3) | $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | - | - | 2 | $\mu \mathrm{s}$ |
| Input leakage current at $\mathrm{V}_{1}=5.5 \mathrm{~V}$ | ${ }^{\prime} \mathrm{LI}$ | - | - | 10 | $\mu \mathrm{A}$ |
| Input capacitance | $\mathrm{C}_{1}$ | - | - | 7 | pF |
| INPUT/OUTPUTS (note 6) |  |  |  |  |  |
| $\overline{\text { TCS }}$ (output)/ $\overline{\text { SCS }}$ (input) |  |  |  |  |  |
| Input voltage LOW | $V_{\text {IL }}$ | 0 | - | 1.5 | V |
| Input voltage HIGH | $V_{\text {IH }}$ | 3.5 | - | 10.0 | V |
| Input rise and fall times (note 3) | $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | - | - | 500 | ns |
| Input leakage currentat $V_{1}=0$ to 10 V |  |  |  |  |  |
| Input capacitance | $C_{1}$ | - | - | 7 | pF |
| Output voltage LOW <br> at $\mathrm{I}_{\mathrm{OL}}=0.4 \mathrm{~mA}$ $\mathrm{~V}_{\mathrm{OL}}$ 0   <br> Out     |  |  |  |  |  |
|  |  |  |  |  |  |
|  | $\mathrm{V}_{\mathrm{OH}}$ | 2.4 | - | 6.0 | V |
| Output rise and fall times between 0.6 V and 2.2 V levels | $t_{r}, \mathrm{t}_{\mathrm{f}}$ | - | - | 100 | ns |
| Load capacitance | $C_{L}$ | - | - | 50 | pF |
| SDA (note 7) |  |  |  |  |  |
| Input voltage LOW | $V_{\text {IL }}$ | 0 | - | 1.5 | V |
| Input voltage HIGH | $V_{\text {IH }}$ | 3.0 | - | $\mathrm{V}_{\text {DD }}$ | V |
| Input rise and fall times (note 3) | $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | - | - | 2 | $\mu \mathrm{s}$ |
| input leakage current at $\mathrm{V}_{1}=5.5 \mathrm{~V}$ with output off | ${ }^{\prime} \mathrm{LI}$ | - | - | 10 | $\mu \mathrm{A}$ |
| Input capacitance | $\mathrm{C}_{1}$ | - | - | 7 | pF |
| Output voltage LOW at $\mathrm{I}_{\mathrm{OL}}=3 \mathrm{~mA}$ | $\mathrm{V}_{\text {OL }}$ | 0 | - | 0.5 | V |
| Output fall time between 3.0 V and 1.0 V levels | $\mathrm{t}_{\mathrm{f}}$ | - | - | 200 | ns |
| Load capacitance | $\mathrm{C}_{\mathrm{L}}$ | - | - | 400 | pF |


| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT/OUTPUTS (continued) |  |  |  |  |  |
| DO-D7 (note 8) |  |  |  |  |  |
| Input voltage LOW | $V_{\text {IL }}$ | 0 | - | 0.8 | $v$ |
| Input voltage HIGH | $\mathrm{V}_{\text {IH }}$ | 2.0 | - | $\mathrm{V}_{\mathrm{DD}}$ | V |
| Input leakage current <br> at $\mathrm{V}_{1}=0 \mathrm{~V}$ to 5.5 V <br> and output in high impedance state | $\pm 1$ | - | - | 10 | $\mu \mathrm{A}$ |
| Input capacitance | $C_{1}$ | - | - | 7 | pF |
| Output voltage LOW $\text { at } \mathrm{I}_{\mathrm{OL}}=1.6 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{OL}}$ | 0 | - | 0.4 | V |
| Output voltage HIGH at $-\mathrm{I}_{\mathrm{OH}}=0.2 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{OH}}$ | 2.4 | - | $V_{\text {DD }}$ | V |
| Output rise and fall times between 0.6 V and 2.2 V levels | $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | - | - | 50 | ns |
| Load capacitance | $C_{L}$ | - | - | 120 | pF |
| OUTPUTS (note 6) |  |  |  |  |  |
| AO-A12; $\overline{\mathrm{OE}} ; \overline{\mathrm{WE}}$ (note 8) |  |  |  |  |  |
| Output voltage LOW $\text { at } \mathrm{I}_{\mathrm{OL}}=1.6 \mathrm{~mA}$ | $\mathrm{V}_{\text {OL }}$ | 0 | - | 0.4 | V |
| Output voltage HIGH $\text { at }-\mathrm{I}_{\mathrm{OH}}=0.2 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{OH}}$ | 2.4 | - | $\mathrm{V}_{\mathrm{DD}}$ | V |
| Output rise and fall times between 0.6 V and 2.2 V levels | $\mathrm{tr}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | - | - | 50 | ns |
| Load capacitance | $C_{L}$ | - | - | 120 | pF |
| $\overline{\text { ODD/EVEN }}$ |  |  |  |  |  |
| Output voltage LOW $\text { at } \mathrm{I}_{\mathrm{OL}}=0.4 \mathrm{~mA}$ | $\mathrm{V}_{\text {OL }}$ | 0 | - | 0.4 | V |
| Output voltage HIGH at $-\mathrm{I}_{\mathrm{OH}}=0.2 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{OH}}$ | 2.4 | - | $V_{\text {DD }}$ | V |
| Output rise and fall times between 0.6 V and 2.2 V levels | $t_{r}, t_{f}$ | - | - | 100 | ns |
| Load capacitance | $\mathrm{C}_{\mathrm{L}}$ | - | - | 50 | pF |
| SAND (note 9) |  |  |  |  |  |
| Output voltage LOW at $\mathrm{I}_{\mathrm{OL}}=0.2 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{OL}}$ | 0 | - | 0.25 | V |
| Output voltage INTERMEDIATE at $I_{O L}= \pm 10 \mu \mathrm{~A}$ | $\mathrm{V}_{\text {OI }}$ | 1.1 | - | 3.1 | V |

## CHARACTERISTICS (continued)

| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| SAND (continued) |  |  |  |  |  |
| Output voltage HIGH $\text { at } \mathrm{I}_{\mathrm{OH}}=0 \text { to }-10 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{OH}}$ | 4.0 | - | $V_{\text {DD }}$ | V |
| Output rise time $\mathrm{V}_{\mathrm{OL}}$ to $\mathrm{V}_{\mathrm{OI}}$ between 0.4 V and 0.9 V levels | $\mathrm{t}_{\mathrm{r}} 1$ | - | - | 400 | ns |
| Output rise time $\mathrm{V}_{\mathrm{OI}}$ to $\mathrm{V}_{\mathrm{OH}}$ between 3.3 V and 3.8 V levels | $\mathrm{t}_{\mathrm{r} 2}$ | - | - | 200 | ns |
| Output fall time $\mathrm{V}_{\mathrm{OH}}$ to $\mathrm{V}_{\mathrm{OL}}$ between 3.8 V and 0.4 V levels | $\mathrm{t}_{\mathrm{f}}$ | - | - | 50 | ns |
| Load capacitance | $C_{L}$ | - | - | 30 | pF |
| R; G; B; $\overline{\text { COR }}$; BLAN; Y (note 10) |  |  |  |  |  |
| Output voltage LOW at $I_{\mathrm{OL}}=2 \mathrm{~mA}$ | $\mathrm{V}_{\text {OL }}$ | 0 | - | 0.4 | V |
| Output voltage LOW at $\mathrm{I}_{\mathrm{OL}}=5 \mathrm{~mA}$ | $\mathrm{V}_{\text {OL }}$ | 0 | - | 1.0 | V |
| Pull-up voltage as seen at pin | VPU | - | - | 6.0 | v |
| Output fall time with a load resistor of $1.2 \mathrm{k} \Omega$ to 6 V and measured between 5.5 V and 1.5 V | $\mathrm{t}_{\mathrm{f}}$ | - | - | 20 | ns |
| Skew delay between outputs with a load resistor of $1.2 \mathrm{k} \Omega$ to 6 V and measured on the falling edges at 3.5 V | ${ }^{\text {t }}$ K | - | - | 20 | ns |
| Load capacitance | $C_{L}$ | - | - | 25 | pF |
| Output leakage current at $\mathrm{V}_{\mathrm{PU}}=0$ to 6 V with output off | ILO | - | - | 10 | $\mu \mathrm{A}$ |
| TIMING |  |  |  |  |  |
| $1^{2} \mathrm{C}$-bus (note 11) |  |  |  |  |  |
| Clock low period | t LOW | 4 | - | - | $\mu \mathrm{s}$ |
| Clock high period | ${ }^{\text {thigh }}$ | 4 | - | - | $\mu \mathrm{s}$ |
| Data set-up time | ${ }^{\text {t }}$ SU; DAT | 250 | - | - | ns |
| Data hold time | thD; DAT | 170 | - | - | ns |
| Stop set-up time from clock high | ${ }^{\text {t }}$ SU; STO | 4 | - | - | $\mu \mathrm{s}$ |
| Start set-up time following a stop | $\mathrm{t}_{\text {BUF }}$ | 4 | - | - | $\mu \mathrm{s}$ |
| Start hold time | ${ }_{\text {tHD }}$ STA | 4 | - | - | $\mu \mathrm{s}$ |
| Start set-up time following clock low-to-high transition | ${ }^{\text {t }}$ SU; STA | 4 | - | - | $\mu \mathrm{s}$ |


| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| TIMING (continued) |  |  |  |  |  |
| Memory interface (note 12) |  |  |  |  |  |
| Cycle time | ${ }^{\mathrm{t}} \mathrm{C} Y$ | -- | 500 | - | ns |
| Address change to $\overline{\mathrm{OE}}$ LOW | ${ }^{\text {t }} \mathrm{OE}$ | 60 | - | - | ns |
| Address active time | ${ }^{\text {t ADDR }}$ | 450 | 500 | - | ns |
| $\overline{\mathrm{OE}}$ pulse duration | ${ }^{\text {t }}$ OEW | 320 | - | - | ns |
| Access time from $\overline{\mathrm{OE}}$ to data valid | ${ }^{t} A C C$ | - | - | 200 | ns |
| Data hold time from $\overline{\mathrm{OE}}$ HIGH or address change | ${ }^{t} \mathrm{DH}$ | 0 | -- | - | ns |
| Address change to $\overline{W E}$ LOW | ${ }^{\text {t }}$ WE | 40 | - | - | ns |
| $\overline{W E}$ pulse duration | ${ }^{\text {t WEW }}$ | 200 | - | - | ns |
| Data set-up time to WE HIGH | ${ }^{\text {t }}$ DS | 100 | - | - | ns |
| Data hold time from $\overline{\text { WE HIGH }}$ | t DHWE | 20 | - | - | ns |
| Write recovery time | tWR | 25 | - | - | ns |

## Notes to the characteristics

1. All inputs are protected against static charge under normal handling.
2. The TTD input incorporates an internal clamping diode in addition to the active clamping transistor (see Fig.3).
3. Rise and fall times between $10 \%$ and $90 \%$ levels.
4. Teletext input data set-up and hold times are with respect to a $50 \%$ duty cycle level of the rising edge of the teletext clock input (TTC). Data stable $1 \geqslant 2.0 \mathrm{~V}$; data stable $0 \leqslant 0.8 \mathrm{~V}$ (see Fig.4).
5. The TTC and F6 inputs have internal clamping diodes and are AC coupled (see Fig.3).
6. All outputs and input/outputs are protected against static charge under normal handling and connection to $V_{D D}$ and $V_{S S}$.
7. For details of $I^{2} \mathrm{C}$-bus timing see Fig.8.
8. For details of RAM timing see Fig.9.
9. For details of synchronization timing see Fig.5.
10. For details of display output timing see Fig.7.
11. The $I^{2} \mathrm{C}$-bus timings are referred to $\mathrm{V}_{I H}=3 \mathrm{~V}$ and $\mathrm{V}_{I \mathrm{~L}}=1.5 \mathrm{~V}$. For waveforms see Fig.8.
12. The memory interface timings are referred to $\mathrm{V}_{\mathrm{IL}}=1.5 \mathrm{~V}$. For waveforms see Fig.9.


Fig. 3 (a) F6, TTC and TTD input circuitry (b) input waveform parameters.


Data stable: 1 is $\geqslant 2.0 \mathrm{~V} ; 0$ is $\leqslant 0.8 \mathrm{~V}$.
Fig. 4 Teletext data input timing.


Fig. 5 Synchronization timing.



Fig. 7 Display output timing (a) line rate (b) field rate.


Fig. $8 I^{2} \mathrm{C}$-bus timing.


Fig. 9 Memory interface timing (a) read (b) write.

(1) Ceramic resonator e.g. Kyocera $K B R 6.0 \mathrm{M}$

Fig. 10 ECCT based multi-page decoder circuit diagram.

## APPLICATION INFORMATION (continued)

## ECCT page memory organization

The organization of a page memory is shown in Fig.11. The ECCT provides an additional row compared with first generation decoders bringing the display format up to 40 characters by 25 rows. Rows 0 to 23 form the teletext page as broadcast and row 24 is the extra row available for usergenerated status messages.

## A MORE DETAILED DESCRIPTION OF ECCT OPERATION AND APPLICATION IS AVAILABLE ON REQUEST.



Fig. 11 Page memory organization.
Table 1 Row 25 received control data format

| D0 | PU0 | PT0 | MU0 | MTO | HUO | HTO | C7 | C11 | MAGO | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| D1 | PU1 | PT1 | MU1 | MT1 | HU1 | HT1 | C8 | C12 | MAG1 | 0 |
| D2 | PU2 | PT2 | MU2 | MT2 | HU2 | C5 | C9 | C13 | MAG2 | 0 |
| D3 | PU3 | PT3 | MU3 | C4 | HU3 | C6 | C10 | C14 | 0 | 0 |
| D4 | HAM.ER | HAM.ER | HAM.ER | HAM.ER | HAM.ER | HAM.ER | HAM.ER | HAM.ER | $\overline{\text { FOUND }}$ | 0 |
| D5 | 0 | 0 | 0 | 0 |  |  | 0 | 0 | 0 | PBLF |
| D6 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| D7 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Colu | n 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 |

Where:

| MAG <br> PU | magazine <br> page units <br> PT |
| :--- | :--- |
| page tens |  |
| PBLF | page number |
| FOUND | page being looked for |
| HAM.ER for page has been found | Hamming error in corresponding byte |


| MU | minutes units <br> MT <br> HU <br> HT |
| :--- | :--- |
| minutes tens <br> hours units <br> C4-C14 | hours tens <br> transmitted control bits page sub-code |

Row 0
Row 0 is for the page header. The first seven columns ( 0 to 6 ) are free for status messages. The eighth is an alphanumeric white or green control character, written automatically by ECCT to give a green rolling header when a page is being looked for. The last eight characters are for rolling time.

## Row 25

The first 10 bytes of row 25 contain control data relating to the received page. Seven digits are used to identify a page as shown in Table 1. The remaining 14 bytes are free for use by the microcomputer.

## Register maps

ECCT mode registers R1 to R11 are shown in Table 2. R1 to R10 are WRITE only; R11 is READ/WRITE.
Register map (R3), for page requests, is shown in detail in Table 3.
Table 2 ECCT register map

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | DO |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TA | $\begin{aligned} & \overline{7+P /} \\ & 8 \mathrm{BIT} \end{aligned}$ | $\begin{aligned} & \text { ACQ. } \\ & \overline{O N} / O F F \end{aligned}$ | EXTENSION <br> PACKET <br> ENABLE | $\overline{\text { DEW/ }}$ <br> FULL <br> FIELD | $\begin{aligned} & \text { TCS } \\ & \text { ON } \end{aligned}$ | T1 | T0 | R1 | Mode |
| - | BANK <br> SELECT <br> A2 | ACQ. CCT A1 | $\begin{aligned} & \text { ACQ. } \\ & C C T \\ & A O \end{aligned}$ | TB | START COLUMN SC2 | START <br> COLUMN SC1 | START COLUMN SC0 | R2 | Page request address |
| - | - | - | PRD4 | PRD3 | PRD2 | PRD1 | PRDO | R3 | Page request data |
| - | - | - | - | - | A2 | A1 | AO | R4 | Display chapter |
| BKGND OUT | $\begin{aligned} & \text { BKGND } \\ & \text { IN } \end{aligned}$ | COR OUT | $\begin{aligned} & \text { COR } \\ & \text { IN } \end{aligned}$ | TEXT OUT | $\begin{aligned} & \text { TEXT } \\ & \text { IN } \end{aligned}$ | PON <br> OUT | $\begin{aligned} & \text { PON } \\ & \text { IN } \end{aligned}$ | R5 | Display control (normal) |
| BKGND OUT | $\begin{aligned} & \text { BKGND } \\ & \text { IN } \end{aligned}$ | $\begin{aligned} & \text { COR } \\ & \text { OUT } \end{aligned}$ | $\begin{aligned} & \text { COR } \\ & \text { IN } \end{aligned}$ | TEXT OUT | $\begin{aligned} & \text { TEXT } \\ & \text { IN } \end{aligned}$ | PON <br> OUT | $P O N$ <br> IN | R6 | Display control (newsflash/subtitle) |
| STATUS <br> ROW <br> BTM/TOP | CURSOR ON | CONCEAL/ REVEAL | $\overline{\mathrm{TOP} /}$ <br> BOTTOM | SINGLE/ DOUBLE HEIGHT | $\begin{aligned} & \text { BOX ON } \\ & 24 \end{aligned}$ | $\begin{aligned} & \text { BOX ON } \\ & 1-23 \end{aligned}$ | $\begin{aligned} & \mathrm{BOXON} \\ & 0 \end{aligned}$ | R7 | Display mode |
| - | - | - | - | CLEAR MEM. | A2 | A1 | AO | R8 | Active chapter |
| - | - | - | R4 | R3 | R2 | R1 | RO | R9 | Active row |
| - | - | C5 | C4 | C3 | C2 | C1 | CO | R10 | Active column |
| $\begin{aligned} & \text { D7 } \\ & \text { (R/W) } \end{aligned}$ | $\begin{aligned} & \text { D6 } \\ & \text { (R/W) } \end{aligned}$ | $\begin{aligned} & D 5 \\ & (R / W) \end{aligned}$ | $\begin{aligned} & \text { D4 } \\ & \text { (R/W) } \end{aligned}$ | $\begin{aligned} & \text { D3 } \\ & \text { (R/W) } \end{aligned}$ | $\begin{aligned} & \mathrm{D} 2 \\ & (\mathrm{R} / \mathrm{W}) \end{aligned}$ | D1 (R/W) | DO $(R / W)$ | R11 | Active data |

- bit does not exist


## Notes to Table 2

The arrows shown on the right of the register map indicate that the register auto-increments to the next one on the following $\mathrm{I}^{2} \mathrm{C}$ transmission byte. TA and TB must be logic 0 for normal operation.
All bits in registers R1 to R10 are cleared to logic 0 on power-up except bits D0 and D1 of registers R5 and R6 which are set to logic 1.
All memory is cleared to 'space' ( 00100000 ) on power-up, except row 0 column 7 chapter 0 , which is 'alpha white' ( 00000111 ) as the acquisition circuit is enabled but all pages are on hold.

## APPLICATION INFORMATION (continued)

Table 2 (continued)
Where:
R1 Mode
T.0, T1

TCS ON
$\overline{\text { DEW/FULL FIELD }}$
$7+\mathrm{P} / 8 \mathrm{BIT}$
TA, TB
R2 Page request address
START COLUMN start column for page request data

## ACO CCT

BANK SELECT
R3 Page request data
selects one of four acquisition circuits
selects bank of four pages being addressed for acquisition
see Table 3
R4 Display chapter
R5, R6 Display control PON
TEXT
determines which of the 8 pages is displayed
for normal and newsflash/subtitle
picture on
text on
contrast reduction on
COR
background colour on
BKGND
interlace/non-interlace 312/313 line control text composite sync or direct sync select
field-flyback or full channel mode.
7 bits with parity checking or 8 -bit mode
test bits; 0 for normal operation

These functions have IN and OUT referring to inside and outside the boxing function respectively.
R7 Display mode

BOX ON 0 (1-23, 24)
STATUS ROW BTM/TOP
R8 to R11
boxing function allowed on row 0 (row 1-23, 24)
row 25 displayed above or below the main text
active chapter, row, column and data information written to or read from page memory via the $I^{2} \mathrm{C}$-bus.

Table 3 Register map for page requests (R3)
Start
Column
0

| PRD4 | PRD3 | PRD2 | PRD1 | PRD0 |
| :--- | :--- | :--- | :--- | :---: |
| Do care <br> Magazine | HOLD | MAG2 | MAG1 | MAG0 |
| Do care <br> Page tens | PT3 | PT2 | PT1 | PT0 |
| Do care <br> Page units | PU3 | PU2 | PU1 | PU0 |
| Do care <br> Hours tens | X | X | HT1 | HT0 |
| Do care <br> Hours units | HU3 | HU2 | HU1 | HU0 |
| Do care <br> Minutes tens | X | MT2 | MT1 | MT0 |
| Do care <br> Minutes units | MU3 | MU2 | MU1 | MU0 |

## Notes to Table 3

Abbreviations are as for Table 1 except for DO CARE bits.
When the DO CARE bit is set to logic 1 this means the corresponding digit is to be taken into account for page requests. If the DO CARE bit is set to logic 0 the digit is ignored. This allows, for example, 'normal' or 'timed page' selection.
If $\overline{H O L D}$ is set LOW, the page is held and not updated.
There are four groups of data shown in Table 3, one for each acquisition circuit (four simultaneous page requests).
Columns auto-increment on successive $1^{2} \mathrm{C}$ transmission bytes.

## APPLICATION INFORMATION (continued)

## CHARACTER SETS

Several versions of the ECCT are available, offering a variety of character sets. The full character sets are shown in Tables 4a to 4d.

The world system teletext specification allows the selection of national character sets via the page header transmission bits, C12 to C14. These bits are automatically decoded by the ECCT, the resulting character sets are shown in Tables 6a to 6d. For certain languages, control software processing of the extension packet data may be required for optimum useage of the range of available characters. See Fig. 12 for alphanumeric and graphic options.


Fig. 12 Alphanumeric and graphic options.

Table 4a Character data input decoding, West European languages (SAA5243P/E/M2)


* These control characters are reserved for compatibility with other data codes
** These control characters are presumed before each row begins

APPLICATION INFORMATION (continued)
Table 4b Character data input decoding, East European languages (SAA5243P/H)


[^17]Table 4c Character data input decoding, Arabic and English languages (SAA5243P/K)


[^18]** These control characters are presumed before each row begins

## APPLICATION INFORMATION (continued)

Table 4d Character data input decoding, Arabic and Hebrew languages (SAA5243P/L)


* These control characters are reserved for compatibility with other data codes
** These control characters are presumed before each row begins


## Notes to Table 4

1. Control characters shown in columns 0 and 1 are normally displayed as spaces.
2. Codes may be referred to by column and row. For example $2 / 5$ refers to $\%$.
3. Black represents displayed colour. White represents background.
4. Character rectangle shown as follows:
5. National option characters are shown in Table 6.
6. Characters $8 / 6,8 / 7,9 / 5,9 / 6$ and $9 / 7$ are special characters (for / E and / H character tables only) to combine with character $8 / 5$.
7. With bit $8=0$ national option character will be decoded according to the setting of control bits C12 to C14 (see Table 6).


Purchase of Philips $I^{2} \mathrm{C}$ components conveys a license under the Philips $I^{2} \mathrm{C}$ patent to use the components in the $I^{2} \mathrm{C}$-system provided the system conforms to the $I^{2} \mathrm{C}$ specifications defined by Philips.

APPLICATION INFORMATION (continued)
Table 5 SAA5243 basic character matrix


Where: NC national option character position.

| LANGUAGE | PHCB ${ }^{(1)}$ |  |  | CHARACTER POSITION (COLUMN/ROW) |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | C12 | C 13 | C14 | 2/3 | 2/4 | 4/0 | 5/11 | 5/12 | 5/13 | 5/14 | 5/15 | 6/0 | 7/11 | 7/12 | 7/13 | 7/14 |
| ENGLISH | 0 | 0 | 0 | 5 | 분 | [5] | 4 |  | $\square$ | 4 | 48 |  | 1 H | T | F4 | $\pm$ |
| GERMAN | 0 | 0 | 1 | $4{ }_{4}^{4} 8$ | 4 | 돈 | 툰 |  |  | 5 |  | $\square$ | 톨 | $\square$ | $\square$ | $\square$ |
| SWEDISH | 0 | 1 | 0 |  | 4 | E | $\square$ |  | $\square$ |  |  |  | 를 | E | $\ldots$ | 4 |
| ITALIAN | 0 | 1 | 1 | 5 | [4 |  | - | 5 | 5 | 4 | + 4 | 4 | \# | \% | $\underline{\square}$ | 12 |
| FRENCH | 1 | 0 | 0 |  | 5 | 를 | 픈 | 픈 | 4 | 5 | 48 | - | 펜 | $\square$ | 4 | $\cdots$ |
| SPANISH | 1 | 0 | 1 |  |  | $\square$ | [ | 판 | 5 | $\square$ | 4 | 5 | - 0 | Wr | $\underline{\square}$ | E |

(1) Where PHCB are the Page Header Control bits. Other combinations of PHCB default to English. Only the above characters change with the PHCB. All other characters in the basic set are shown in Table 5.

Table 6b SAA5243P／H national option character set

|  | PHCB ${ }^{(1)}$ |  |  | CHARACTER POSITION（COLUMN／ROW） |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | C12 | C13 | C14 | 2／3 | 2／4 | 4／0 | 5／11 | 5／12 | 5／13 | 5／14 | 5／15 | 6／0 | 7／11 | 7／12 | 7／13 | 7／14 |
| POLISH | 0 | 0 | 0 | 5－7 | \％ | 팔 | 5 | $\square$ | 4 | ＋ | $\square$ | $\square$ | \％ | 판 | 5 | $\pm$ |
| GERMAN | 0 | 0 | 1 | 74 | 4 | 판 | $\square$ | $\square$ |  | ［1／4 |  | 항 | \＃ | $\square$ | － | $\square$ |
| SWEDISH | 0 | 1 | 0 | 4 | 3－4 | 픈 | 둔 | $\square$ | ＋3 |  |  | 플 | 파 | ［家 | －1 | \％ |
| SERBO－CROAT | 1 | 0 | 1 |  | $1$ |  |  |  | 5 |  | 랑 | 4 | ＋ | 5 | 단 | 폰 |
| CZECHOSLOVAK | 1 | 1 | 0 | 4.8 | $\square$ | － | 난 | \％ | ＋ 4 | 1 | $\boldsymbol{\square}$ | 판 | ＝ | ㅍ | ［］ | 판 |
| RUMANIAN | 1 | 1 | 1 | 48 |  |  |  |  |  | － | 1 | 4 | 直 | ㅂ | － | 1 |

（1）Where PHCB are the Page Header Control bits．Other combinations of PHCB default to German． Only the above characters change with the PHCB．All other characters in the basic set are shown in Table 5.

Table 6c SAA5243P/K national option character set

(1) Where PHCB are the Page Header Control bits. Other combinations of PHCB default to English.

## APPLICATION INFORMATION (continued)

Table 6d SAA5243P/L national option character set


7222789
(1) Where PHCB are the Page Header Control bits. Other combinations of PHCB default to English.


## ENHANCED COMPUTER CONTROLLED TELETEXT CIRCUIT (USECCT)

## GENERAL DESCRIPTION

The SAA5245 is a MOS N-channel integrated circuit which performs all the digital logic functions of a 525 -line World System Teletext decoder. It operates in conjunction with the teletext video processor SAA5231, standard static RAMs and is controlled via the 2 -wire $I^{2} \mathrm{C}$-bus The device can be used to provide videotex display conforming to a serial character attribute protocol.

## Features

- Microcomputer controlled for flexibility
- High quality flicker-free display using a $12 \times 8$ character matrix
- Field flyback (lines 5 to 19), or full channel (all lines) data acquisition
- Up to four simultaneous page requests enabling acquisition during one magazine cycle
- Direct interface up to 8 K bytes static RAM
- Automatic language selection of up to seven different languages
- 25 th display row for software generated status messages
- Automatic processing of gearing function
- Cursor control for videotex/telesoftware
- 7-bits parity or 8 -bit data acquisition
- Extension packet reception option
- Standard $\mathrm{I}^{2} \mathrm{C}$-bus slave transceiver (slave address 0010001)
- Single 5 volt power supply
- Mask programmable character sets
- Slave sync mode operation
- Odd/even field output for de-interlaced displays


Fig. 1 Block diagram.

## PACKAGE OUTLINE

40-lead DIL; plastic (SOT129).


Fig. 2 Pinning diagram.

## PINNING

| 1 | V DD | Power supply: +5 V power supply pin. <br> Chapter Address: three outputs that select which 1 K byte chapter <br> of external RAM is being accessed for any read or write cycle. |
| :--- | :--- | :--- |
| 4 | $\overline{\mathrm{OE}}$ | Output Enable: active low output signal used to control the <br> reading of the external RAM. It occurs continuously at a 1 MHz |
| rate. |  |  |


|  | 7 | TTC |
| :---: | :---: | :---: |
|  | 8 | $\overline{O D D / E V E N}$ |
|  | 9 | F6 |
|  | 10 | VCS |
|  | 11 | SAND |
|  | 12 | $\overline{\mathrm{TCS}} / \overline{\mathrm{SCS}}$ |
|  | 13, 14, 15 | R, G, B |
|  | 16 | $\overline{C O R}$ |
|  | 17 | BLAN |
|  | 18 | Y |
|  | 19 | SCL |
|  | 20 | SDA |
|  | 21 | $\mathrm{V}_{\text {SS }}$ |
|  | 22-29 | DO-D7 |
|  | 30-39 | A0-A9 |

Teletext Clock: 5.727 MHz clock input from the SAA5231. It is internally AC coupled to an active clamp input buffer.
Odd/Even: for interlaced mode, the output changes once per field at $2 \mu \mathrm{~s}$ before the end of line 1 (263). The output is high for even fields and low for odd fields.
Character display clock: 6.042 MHz clock input from the SAA5231. It is internally AC coupled to an active clamp input buffer.
Video Composite Sync: input from the SAA5231 derived from the incoming video signal. Sync pulses are active high.
Sandcastle: 3-level sandcastle output to the SAA5231 containing the phase locking and colour burst blanking information.
Text Composite Sync/Scan Composite Sync: as an output an active low composite sync waveform (TCS) with interlaced or non-interlaced format (see Fig. 6) which is fed to the SAA5231 to drive the display timebases. Alternatively this pin can act as an input for an active low composite sync waveform (SCS) to 'slave' the display timing circuits.
Red, Green, Blue: these 3 open drain outputs are the character video signals to the television display circuits. They are active high and contain character and background information.
Contrast Reduction: open drain, active low output which allows selective contrast reduction of the television picture to enhance a mixed mode display.
Blanking: open drain, active high output which controls the blanking of the television picture for a normal text display and for a mixed display.
Character foreground: open drain, active high video output signal containing all the foreground information displayed on the television screen (e.g. for driving a display printer).
Serial Clock: input signal which is the $I^{2} \mathrm{C}$-bus clock from the microcontroller.
Serial Data: is the $I^{2} \mathrm{C}$-bus data line. It is an input/output function with an open drain output.
Ground: 0 volts.
8 RAM data lines: 3-state input/output pins which carry the data bytes to and from the external RAM.
RAM address: 10 output signals that determine which byte location within a 1 K byte chapter of external RAM is accessed for any read or write cycle.

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)

| parameter | symbol | min. | max. | unit |
| :---: | :---: | :---: | :---: | :---: |
| Supply voltage range (pin 1) | VDD | -0.3 | + 7.5 | V |
| Input voltage range |  |  |  |  |
| VCS, SDA, SCL, D0 - D7 | $\mathrm{V}_{1}$ | -0.3 | + 7.5 | V |
| TTC, TTD, F6, TCS/SCS | $V_{1}$ | -0.3 | + 10.0 | V |
| Output voltage range |  |  |  |  |
| SAND, AO - A12, $\overline{O E}, \overline{W E}, D 0-D 7, S D A, \overline{O D D} / E V E N$ R, G, B, BLAN, COR, Y | Vo | -0.3 | + 7.5 | V |
| $\overline{\mathrm{TCS}} / \overline{\mathrm{SCS}}$ | Vo | -0.3 | + 10.0 | V |
| Storage temperature range | $\mathrm{T}_{\text {stg }}$ | -55 | + 150 | ${ }^{\circ} \mathrm{C}$ |
| Operating ambient temperature range | Tamb | -20 | + 70 | ${ }^{\circ} \mathrm{C}$ |

## CHARACTERISTICS

$V_{D D}=5 \mathrm{~V} \pm 10 \% ; V_{S S}=0 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=-20$ to $+70^{\circ} \mathrm{C}$ unless otherwise specified

| parameter | symbol | min . | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| SUPPLY |  |  |  |  |  |
| Supply voltage (pin 1) | $V_{D D}$ | 4.5 | 5.0 | 5.5 | $\checkmark$ |
| Supply current (pin 1) | ${ }^{\text {I D D }}$ | - | 160 | 270 | mA |
| INPUTS (note 1) |  |  |  |  |  |
| TTD (note 2) |  |  |  |  |  |
| External coupling capacitor | $\mathrm{C}_{\text {ext }}$ | - | - | 50 | nF |
| Input voltage (peak-to-peak value) | $V_{1(p-p)}$ | 2.0 | - | 7.0 | V |
| Input data rise and fall times (note 3) | $\mathrm{tr}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | 10 | - | 80 | ns |
| Input data set-up time (note 4) | ${ }^{t}$ DS | 40 | - | - | ns |
| Input data hold time (note 4) | ${ }^{\text {t }}$ D ${ }^{\text {d }}$ | 40 | - | - | ns |
| Input leakage current at $\mathrm{V}_{1}=0$ to 10 V | ${ }^{\text {LII }}$ | - | - | 20 | $\mu \mathrm{A}$ |
| Input capacitance | $\mathrm{C}_{1}$ | - | - | 7 | pF |
| TTC; F6 (note 5) |  |  |  |  |  |
| DC input voltage range | $V_{1}$ | -0.3 | - | + 10.0 | V |
| AC input voltage (peak-to-peak value) F6 | $V_{1(p-p)}$ | 1.0 | - | 7.0 | V |
| AC input voltage (peak-to-peak value) TTC | $V_{1(p-p)}$ | 1.5 | - | 7.0 | V |
| Input peaks relative to 50\% duty cycle | $\pm \mathrm{V}_{\mathrm{p}}$ | 0.2 | - | 3.5 | V |
| TTC clock frequency | ${ }_{\text {f }}{ }_{\text {TTC }}$ | - | 5.727 | - | MHz |
| F6 clock frequency | ${ }^{\text {f }}$ 6 6 | - | 6.042 | - | MHz |
| Clock rise and fall times (note 3) | $t_{r}, t_{f}$ | 10 | - | 80 | ns |
| Input leakage current at $V_{l}=0$ to 10 V | $\mathrm{I}_{\text {LI }}$ | - | - | 20 | $\mu \mathrm{A}$ |
| Input capacitance | $C_{1}$ | - | - | 7 | pF |
| Vcs |  |  |  |  |  |
| Input voltage LOW | $V_{\text {IL }}$ | 0 | - | 0.8 | V |
| Input voltage HIGH | $V_{\text {IH }}$ | 2.0 | - | $V_{\text {DD }}$ | V |
| Input rise and fall times (note 3) | $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | - | - | 500 | ns |
| Input leakage current at $V_{1}=5.5 \mathrm{~V}$ | ${ }^{\text {LII }}$ | - | - | 10 | $\mu \mathrm{A}$ |
| Input capacitance | $C_{1}$ | - | - | 7 | pF |

CHARACTERISTICS (continued)

| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| SCL |  |  |  |  |  |
| Input voltage LOW | $V_{\text {IL }}$ | 0 | - | 1.5 | V |
| Input voltage HIGH | $\mathrm{V}_{\text {IH }}$ | 3.0 | - | $V_{\text {DD }}$ | V |
| SCL clock frequency | ${ }^{\text {f }}$ SCL | 0 | - | 100 | kHz |
| Input rise and fall times (note 3) | $\mathrm{tr}_{\mathrm{r}}, \mathrm{tf}_{\mathrm{f}}$ | - | - | 2 | $\mu \mathrm{S}$ |
| Input leakage current at $\mathrm{V}_{\mathrm{I}}=5.5 \mathrm{~V}$ | ${ }^{\text {L }}$ I | - | - | 10 | $\mu \mathrm{A}$ |
| Input capacitance | $\mathrm{C}_{1}$ | - | - | 7 | pF |
| INPUT/OUTPUTS (note 6) |  |  |  |  |  |
| $\overline{\text { TCS }}$ (output)/ $\overline{\text { SCS }}$ (input) |  |  |  |  |  |
| Input voltage LOW | $V_{\text {IL }}$ | 0 | - | 1.5 | V |
| Input voltage HIGH | $\mathrm{V}_{\text {IH }}$ | 3.5 | - | 10.0 | V |
| Input rise and fall times (note 3) | $t_{r}, t_{f}$ | - | - | 500 | ns |
| Input leakage current      <br> at $V_{1}=0$ to 10 V      <br> and output in high impedance state $\pm \mathrm{I}_{\mathrm{LI}}$ -    |  |  |  |  |  |
| Input capacitance | $C_{1}$ | - | - | 7 | pF |
| Output voltage LOW <br> at $\mathrm{I}_{\mathrm{OL}}=0.4 \mathrm{~mA}$ $\mathrm{~V}_{\mathrm{OL}}$ 0   <br> Out     |  |  |  |  |  |
| Output voltage HIGH at $-\mathrm{I}_{\mathrm{OH}}=0.2 \mathrm{~mA}$ at $\mathrm{I}_{\mathrm{OH}}=0.1 \mathrm{~mA}$ | VOH $\mathrm{V}_{\mathrm{OH}}$ | $\begin{aligned} & 2.4 \\ & 2.4 \end{aligned}$ | - | V ${ }^{\text {DD }}$ 6.0 | v |
| Output rise and fall times between 0.6 V and 2.2 V levels | $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | - | - | 100 | ns |
| Load capacitance | $\mathrm{C}_{\mathrm{L}}$ | - | - | 50 | pF |
| SDA (note 7) |  |  |  |  |  |
| Input voltage LOW | $\mathrm{V}_{\text {IL }}$ | 0 | - | 1.5 | V |
| Input voltage HIGH | $\mathrm{V}_{\text {IH }}$ | 3.0 | - | $\mathrm{V}_{\text {DD }}$ | V |
| Input rise and fall times (note 3) | $\mathrm{tr}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | - | - | 2 | $\mu \mathrm{s}$ |
| Input leakage current at $\mathrm{V}_{\text {I }}=5.5 \mathrm{~V}$ with output off | ${ }^{\prime} \mathrm{LI}$ | - | - | 10 | $\mu \mathrm{A}$ |
| Input capacitance | $\mathrm{C}_{1}$ | - | - | 7 | pF |
| Output voltage LOW at $\mathrm{I}_{\mathrm{OL}}=3 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{OL}}$ | 0 | - | 0.5 | V |
| Output fall time between 3.0 V and 1.0 V levels | $\mathrm{t}_{\mathrm{f}}$ | - | - | 200 | ns |
| Load capacitance | $\mathrm{C}_{\mathrm{L}}$ | - | - | 400 | pF |


| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT/OUTPUTS (continued) |  |  |  |  |  |
| D0-D7 (note 8) |  |  |  |  |  |
| Input voltage LOW | $V_{\text {IL }}$ | 0 | - | 0.8 | V |
| Input voltage HIGH | $\mathrm{V}_{\text {IH }}$ | 2.0 | - | $\mathrm{V}_{\mathrm{DD}}$ | v |
| Input leakage current <br> at $\mathrm{V}_{\mathrm{I}}=0 \mathrm{~V}$ to 5.5 V |  |  |  |  |  |
| Input capacitance | $\mathrm{C}_{1}$ | - | - | 7 | pF |
| Output voltage LOW at $\mathrm{I}_{\mathrm{OL}}=1.6 \mathrm{~mA}$ | $\mathrm{V}_{\text {OL }}$ | 0 | - | 0.4 | v |
| Output voltage HIGH at $-\mathrm{I}_{\mathrm{OH}}=0.2 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{OH}}$ | 2.4 | - | $V_{\text {DD }}$ | V |
| Output rise and fall times between 0.6 V and 2.2 V levels | $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | - | - | 50 | ns |
| Load capacitance | $\mathrm{C}_{\mathrm{L}}$ | - | - | 120 | pF |
| OUTPUTS (note 6) |  |  |  |  |  |
| Output voltage LOW at $\mathrm{I}_{\mathrm{OL}}=1.6 \mathrm{~mA}$ | $\mathrm{V}_{\text {OL }}$ | 0 | - | 0.4 | v |
| Output voltage HIGH $\text { at }-\mathrm{I}_{\mathrm{OH}}=0.2 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{OH}}$ | 2.4 | - | $V_{\text {DD }}$ | V |
| Output rise and fall times between 0.6 V and 2.2 V levels | $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | - | - | 50 | ns |
| Load capacitance | $C_{L}$ | - | - | 120 | pF |
| $\overline{\text { ODD/EVEN }}$ |  |  |  |  |  |
| Output voltage LOW $\text { at } \mathrm{I}_{\mathrm{OL}}=0.4 \mathrm{~mA}$ | $\mathrm{V}_{\text {OL }}$ | 0 | - | 0.4 | V |
| Output voltage HIGH at $-\mathrm{l}_{\mathrm{OH}}=0.2 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{OH}}$ | 2.4 | - | $V_{\text {DD }}$ | V |
| Output rise and fall times between 0.6 V and 2.2 V levels | $t_{r}, t_{f}$ | - | - | 100 | ns |
| Load capacitance | $C_{L}$ | - | - | 50 | pF |
| SAND (note 9) |  |  |  |  |  |
| Output voltage LOW at $\mathrm{I}_{\mathrm{OL}}=0.2 \mathrm{~mA}$ | $\mathrm{V}_{\text {OL }}$ | 0 | - | 0.25 | V |
| Output voltage INTERMEDIATE at $\mathrm{IOL}_{\mathrm{OL}}= \pm 10 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{OI}}$ | 1.1 | - | 3.1 | V |

CHARACTERISTICS (continued)

| parameter | symbol | min . | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| SAND (continued) |  |  |  |  |  |
| Output voltage HIGH $\text { at } \mathrm{I}_{\mathrm{OH}}=0 \text { to }-10 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{OH}}$ | 4.0 | - | $V_{\text {DD }}$ | V |
| Output rise time $\mathrm{V}_{\mathrm{OL}}$ to $\mathrm{V}_{\mathrm{OI}}$ between 0.4 V and 0.9 V levels | ${ }^{\text {tr }} 1$ | - | - | 400 | ns |
| Output rise time $\mathrm{V}_{\mathrm{OI}}$ to $\mathrm{V}_{\mathrm{OH}}$ between 3.3 V and 3.8 V levels | $\mathrm{t}_{\mathrm{r}}$ | - | - | 200 | ns |
| Output fall time $\mathrm{V}_{\mathrm{OH}}$ to $\mathrm{V}_{\mathrm{OL}}$ between 3.8 V and 0.4 V levels | $\mathrm{t}_{\mathrm{f}}$ | - | - | 50 | ns |
| Load capacitance | $C_{L}$ | - | - | 30 | pF |
| R; G; B; $\overline{C O R} ;$ BLAN; Y (note 10) |  |  |  |  |  |
| Output voltage LOW at $\mathrm{I}_{\mathrm{OL}}=2 \mathrm{~mA}$ | $\mathrm{V}_{\text {OL }}$ | 0 | - | 0.4 | V |
| Output voltage LOW at $\mathrm{I}_{\mathrm{OL}}=5 \mathrm{~mA}$ | $\mathrm{V}_{\text {OL }}$ | 0 | - | 1.0 | V |
| Pull-up voltage as seen at pin | VPU | - | - | 6.0 | v |
| Output fall time with a load resistor of $1.2 \mathrm{k} \Omega$ to 6 V and measured between 5.5 V and 1.5 V | $\mathrm{t}_{\mathrm{f}}$ | - | - | 20 | ns |
| Skew delay between outputs with a load resistor of $1.2 \mathrm{k} \Omega$ to 6 V and measured on the falling edges at 3.5 V | ${ }^{\text {tSK}}$ | - | - | 20 | ns |
| Load capacitance | $C_{L}$ | - | - | 25 | pF |
| Output leakage current at $\mathrm{V} \mathrm{PU}=0$ to 6 V with output off | ILO | - | - | 10 | $\mu \mathrm{A}$ |
| TIMING |  |  |  |  |  |
| $1^{2} \mathrm{C}$-bus (note 11) |  |  |  |  |  |
| Clock low period | ${ }^{\text {t }}$ LOW | 4 | - | - | $\mu \mathrm{S}$ |
| Clock high period | ${ }^{\text {tHIGH }}$ | 4 | - | - | $\mu \mathrm{s}$ |
| Data set-up time | ${ }^{\text {t }}$ SU; DAT | 250 | - | - | ns |
| Data hold time | ${ }^{\text {thD }}$; DAT | 170 | - | - | ns |
| Stop set-up time from clock high | ${ }^{\text {t SU }}$; STO | 4 | - | - | $\mu \mathrm{s}$ |
| Start set-up time following a stop | $\mathrm{t}_{\text {BUF }}$ | 4 | - | - | $\mu \mathrm{S}$ |
| Start hold time | ${ }^{\text {thD }}$; STA | 4 | - | - | $\mu \mathrm{s}$ |
| Start set-up time following clock low-to-high transition | ${ }^{\text {t SU }}$; STA | 4 | - | - | $\mu \mathrm{s}$ |


| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| TIMING (continued) |  |  |  |  |  |
| Memory interface (note 12) |  |  |  |  |  |
| Cycle time | ${ }^{t} \mathrm{CY}$ | - | 495 | - | ns |
| Address change to $\overline{\mathrm{OE}}$ LOW | ${ }^{\text {toE }}$ | 60 | - | - | ns |
| Address active time | ${ }^{\text {ta }}$ ADDR | 450 | 495 | - | ns |
| $\overline{\mathrm{OE}}$ pulse duration | toew | 320 | - | - | ns |
| Access time from $\overline{\mathrm{OE}}$ to data valid | ${ }^{\text {t }}$ ACC | - | - | 200 | ns |
| Data hold time from $\overline{\mathrm{OE}}$ HIGH or address change | ${ }^{\text {t }}$ D | 0 | - | - | ns |
| Address change to $\overline{\text { WE }}$ LOW | twe | 40 | - | - | ns |
| $\overline{\mathrm{WE}}$ pulse duration | tWEW | 200 | - | - | ns |
| Data set-up time to $\overline{\text { WE }}$ HIGH | ${ }^{t}$ DS | 100 | - | - | ns |
| Data hold time from $\overline{\text { WE HIGH }}$ | t DHWE | 20 | - | - | ns |
| Write recovery time | tWR | 25 | - | - | ns |
| QUALITY (note 13) |  |  |  |  |  |
| Failure rate |  |  |  |  |  |
| Failure rate at $\mathrm{T}_{\mathrm{amb}}=55^{\circ} \mathrm{C}$ ( $1 \times 10^{-6}$ failures per hour) |  | - | - | 1000 | FITS |

## Notes to the characteristics

1. All inputs are protected against static charge under normal handling.
2. The TTD input incorporates an internal clamping diode in addition to the active clamping transistor (see Fig. 3).
3. Rise and fall times between $10 \%$ and $90 \%$ levels.
4. Teletext input data set-up and hold times are with respect to a $50 \%$ duty cycle level of the rising edge of the teletext clock input (TTC). Data stable $1 \geqslant 2.0 \mathrm{~V}$; data stable $0 \leqslant 0.8 \mathrm{~V}$ (see Fig. 4).
5. The TTC and F6 inputs have internal clamping diodes and are AC coupled (see Fig. 3).
6. All outputs and input/outputs are protected against static charge under normal handling and connection to $\mathrm{V}_{\mathrm{DD}}$ and $\mathrm{V}_{\mathrm{SS}}$.
7. For details of $I^{2} \mathrm{C}$-bus timing see Fig. 8.
8. For details of RAM timing see Fig. 9.
9. For details of synchronization timing see Fig. 5.
10. For details of display output timing see Fig. 7.
11. The $\mathrm{I}^{2} \mathrm{C}$-bus timings are referred to $\mathrm{V}_{I H}=3 \mathrm{~V}$ and $\mathrm{V}_{I L}=1.5 \mathrm{~V}$. For waveforms see Fig. 8.
12. The memory interface timings are referred to $\mathrm{V}_{\mathrm{IL}}=1.5 \mathrm{~V}$. For waveforms see Fig. 9.
13. This device shall meet the requirements of the Elcoma General Quality and Specification for ICs: URV-4-2-59/601 (LSI).


Fig. 3 (a) F6, TTC and TTD input circuitry (b) input waveform parameters.


Data stable: 1 is $\geqslant 2.0 \mathrm{~V} ; 0$ is $\leqslant 0.8 \mathrm{~V}$.

Fig. 4 Teletext data input timing.

all timings in $\mu \mathrm{s}$

Fig. 5 Synchronization timing.


Fig. 7 Display output timing (a) line rate (b) field rate.

SDA


Fig. $8 \mathrm{I}^{2} \mathrm{C}$-bus timing.

(a) READ

(b) WRITE

7291399

Fig. 9 Memory interface timing (a) read (b) write.



Fig. $10 \overline{\mathrm{ODD} / E V E N}$ timing diagram.


Fig. 11 USECCT based multi-page decoder circuit diagram.

## USECCT page memory organization

The organization of a page memory is shown in Fig. 12. The USECCT provides an additional row compared with first generation decoders bringing the display format up to 40 characters by 25 rows. Rows 0 to 23 form the teletext page as broadcast and row 24 is the extra row available for usergenerated status messages.

## A MORE DETAILED DESCRIPTION OF USECCT OPERATION AND APPLICATION IS AVAILABLE ON REQUEST.



Fig. 12 Page memory organization.
Table 1 Row 25 received control data format

| D0 | PU0 | PTO | MUO | MT0 | HUO | HTO | C7 | C11 | MAGO | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| D1 | PU1 | PT1 | MU1 | MT1 | HU1 | HT1 | C8 | C12 | MAG1 | 0 |
| D2 | PU2 | PT2 | MU2 | MT2 | HU2 | C5 | C9 | C13 |  | 0 |
| D3 | PU3 | PT3 | MU3 | C4 | HU3 | C6 | C10 | C14 | 0 | 0 |
| D4 | HAM.ER | HAM.ER | HAM.ER | HAM.ER | HAM.ER | HAM.ER | HAM.ER | HAM.ER | $\overline{\text { FOUND }}$ | 0 |
| D5 | 0 | 0 |  | 0 | 0 | 0 | 0 |  | 0 | PBLF |
| D6 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| D7 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Colu | umn 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 |

Where:

| $\left.\begin{array}{ll}\text { MAG } & \text { magazine } \\ \text { PU } & \text { page units } \\ \text { PT } & \text { page tens }\end{array}\right\}$ page number | MU | minutes units <br> PBLF | MT <br> page being looked for |
| :--- | :--- | :--- | :--- |
| $\left.\begin{array}{ll}\text { PBU } & \text { HU } \\ \text { FOUND } & \text { hours units }\end{array}\right\}$ page sub-code |  |  |  |
| LOW for page has been found | HT | hours tens |  |
| HAM.ER | Hamming error in corresponding byte | C4-C14 | transmitted control bits |

## APPLICATION INFORMATION (continued)

## Row 0

Row 0 is for the page header. The first seven columns ( 0 to 6 ) are free for status messages. The eighth is an alphanumeric white or green control character, written automatically by USECCT to give a green rolling header when a page is being looked for. The last eight characters are for rolling time.

## Row 25

The first 10 bytes of row 25 contain control data relating to the received page. Seven digits are used to identify a page as shown in Table 1. The remaining 14 bytes are free for use by the microcomputer.

## Register maps

USECCT mode registers R1 to R11 are shown in Table 2. R1 to R10 are WRITE only; R11 is READ/WRITE.
Register map (R3), for page requests, is shown in detail in Table 3.
Table 2 USECCT register map

|  |  | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Operating mode | R1 | TA | $\begin{aligned} & \overline{7+P} / \\ & 8 \mathrm{BIT} \end{aligned}$ | ACQ. <br> ON/OFF | EXTENSION PACKET ENABLE | $\overline{\mathrm{DEW}} /$ <br> FULL <br> FIELD | TCS ON | T1 | T0 |
| Page request address | R2 | - | BANK SELECT A2 | ACO. <br> CCT <br> A1 | ACQ. <br> CCT <br> AO | TB | START COLUMN SC2 | START <br> COLUMN SC1 | START COLUMN SCO |
| Page request data | R3 | - | - | - | PRD4 | PRD3 | PRD2 | PRD1 | PRDO |
| Display chapter | R4 | - | - | - | - | - | A2 | A1 | AO |
| Display control (normal) | R5 | BKGND OUT | BKGND IN | COR OUT | $\begin{aligned} & \text { COR } \\ & \text { IN } \end{aligned}$ | TEXT OUT | TEXT IN | PON OUT | $\begin{aligned} & \text { PON } \\ & \text { IN } \end{aligned}$ |
| Display control (newsflash/subtitle) | R6 | BKGND OUT | BKGND IN | COR OUT | $\begin{aligned} & \text { COR } \\ & \text { IN } \end{aligned}$ | TEXT OUT | TEXT <br> IN | PON OUT | $\begin{aligned} & \text { PON } \\ & \text { IN } \end{aligned}$ |
| Display mode | R7 | STATUS <br> ROW <br> BTM/TOP | CURSOR ON | CONCEAL/ REVEAL | $\overline{T O P /}$ BOTTOM | SINGLE/ <br> DOUBLE <br> HEIGHT | $\begin{aligned} & \text { BOX ON } \\ & 24 \end{aligned}$ | $\begin{aligned} & \text { BOX ON } \\ & 1-23 \end{aligned}$ | $\begin{aligned} & \text { BOX ON } \\ & 0 \end{aligned}$ |
| Active chapter | R8 | - | - | - | - | CLEAR MEM. | A2 | A1 | AO |
| Active row | R9 | - | - | - | R4 | R3 | R2 | R1 | R0 |
| Active column | R10 | - | - | C5 | C4 | C3 | C2 | C1 | CO |
| Active data | R11 | D7 <br> (R/W: | D6 <br> (R/W) | D5 <br> (R/W) | D4 (R/W) | D3 <br> (R/W) | D2 <br> (R/W) | D1 <br> (R/W) | D0 <br> (R/W) |

## Notes to Table 2

The arrows shown on the right of the register map indicate that the register auto-increments to the next one on the following $\mathrm{I}^{2} \mathrm{C}$ transmission byte. TA and TB must be logic 0 for normal operation.
All bits in registers R1 to R10 are cleared to logic 0 on power-up except bits D0 and D1 of registers R5 and R6 which are set to logic 1.
All memory is cleared to 'space' ( 00100000 ) on power-up, except row 0 column 7 chapter 0 , which is 'alpha white' ( 00000111 ) as the acquisition circuit is enabled but all pages are on hold.

Where:
R1 Mode

T0, T1
TCS ON
DEW/FULL FIELD
$7+\mathrm{P} / 8$ BIT
TA, TB
R2 Page request address
START COLUMN
ACO CCT
BANK SELECT
R3 Page request data
R4 Display chapter
R5, R6 Display control
PON
TEXT
COR
BKGND
interlace/non-interlace 262/263 line control
text composite sync or direct sync select
field-flyback or full channel mode
7 bits with parity checking or 8 -bit mode
test bits; 0 for normal operation
start column for page request data
selects one of four acquisition circuits
selects bank of four pages being addressed for acquisition
see Table 3
determines which of the 8 pages is displayed
for normal and newsflash/subtitle
picture on
text on
contrast reduction on
background colour on

These functions have IN and OUT referring to inside and outside the boxing function respectively.
R7 Display mode

BOX ON 0 (1-23, 24)
STATUS ROW BTM/TOP
R8 to R11
boxing function allowed on row 0 (row 1-23, 24)
row 25 displayed above or below the main text active chapter, row, column and data information written to or read from page memory via the $I^{2} \mathrm{C}$-bus

## APPLICATION INFORMATION (continued)

Table 3 Register map for page requests (R3)
Start
Column
0

1

2

3

4

5

6

| PRD4 | PRD3 | PRD2 | PRD1 | PRD0 |
| :--- | :---: | :---: | :---: | :---: |
| Do care <br> Magazine | HOLD | X | MAG11 | MAG0 |
| Do care <br> Page tens | PT3 | PT2 | PT1 | PT0 |
| Do care <br> Page units | PU3 | PU2 | PU1 | PU0 |
| Do care <br> Hours tens | X | X | HT1 | HT0 |
| Do care <br> Hours units | HU3 | HU2 | HU1 | HU0 |
| Do care <br> Minutes tens | X | MT2 | MT1 | MT0 |
| Do care <br> Minutes units | MU3 | MU2 | MU1 | MU0 |

## Notes to Table 3

Abbreviations are as for Table 1 except for DO CARE bits.
When the DO CARE bit is set to logic 1 this means the corresponding digit is to be taken into account for page requests. If the DO CARE bit is set to logic 0 the digit is ignored. This allows, for example, 'normal' or 'timed page' selection.
If $\overline{H O L D}$ is set LOW, the page is held and not updated.
There are four groups of data shown in Table 3, one for each acquisition circuit (four simultaneous page requests).
Columns auto-increment on successive $\mathrm{I}^{2} \mathrm{C}$ transmission bytes.


Purchase of Philips ${ }^{\prime}{ }^{2} \mathrm{C}$ components conveys a license under the Philips ${ }^{\prime}{ }^{2} \mathrm{C}$ patent to use the components in the $\mathrm{I}^{2} \mathrm{C}$-system provided the system conforms to the $I^{2} \mathrm{C}$ specifications defined by Philips.

## CHARACTER SETS

The US teletext specification allows the selection of national character sets via the page header transmission bits, C12 to C14 as shown in Table 4.
USECCT automatically decodes transmission bits C12 to C14. Other combinations of C12 to C14 are defaulted to English in SAA5245P/A. With 8-bit decoding the character matrices are shown in Table 5.

Table 4 Selection of national character sets (SAA5245P/A)

| PHCB | ENGLISH | GERMAN | SWEDISH | ITALIAN | FRENCH | SPANISH |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| C12 | 0 | 0 | 0 | 0 | 1 | 1 |
| C13 | 0 | 0 | 1 | 1 | 0 | 0 |
| C14 | 0 | 1 | 0 | 1 | 0 | 1 |

## Where:

PHCB page header control bits.


Character bytes are listed as transmitted from $\mathrm{b}_{1}$ to $\mathrm{b}_{7}$.
Fig. 13 Character format.

## APPLICATION INFORMATION (continued)

Table 5 Character data input decoding (SAA5245A).


## Notes to Table 5

1. Control characters shown in columns 0 and 1 are normally displayed as spaces.
2. Codes may be referred to by column and row. For example $2 / 5$ refers to $\%$.
3. Black represents displayed colour. White represents background.
4. Character rectangle shown as follows:
5. Characters $8 / 6,8 / 7,9 / 5,9 / 6$ and $9 / 7$ are special characters to combine with character $8 / 5$.
6. With bit $8=0$ national option characters will be decoded according to the setting of control bits C12 to C14 (see Table 4).
[^19]
# INTERFACE FOR DATA ACQUISITION AND CONTROL (for multi-standard teletext systems) 

## GENERAL DESCRIPTION

The SAA5250 is a CMOS Interface for Data Acquisition and Control (CIDAC) designed for use in conjunction with the Video Input Processor (SAA5230) in a multi-standard teletext decoder. The device retrieves data from a user selected channel (channel demultiplexer), as well as providing control signals and consecutive addressing space necessary to drive a 2 K bytes buffer memory.
The system operates in accordance with the following transmission standards:

- French Didon Antiope specification D2 A4-2 (DIDON)
- North American Broadcast Teletext specification (NABTS)
- U.K. teletext (CEEFAX)


## Features

- $7,5 \mathrm{MHz}$ maximum conversion rate
- Three prefixes; DIDON, NABTS and U.K. teletext (CEEFAX)
- Mode without prefix
- Internal calculation of the validation (VAL) and colour burst blanking (CBB) signals, if programmed
- Programmable framing code and channel numbers
- Error parity calculation or not (odd parity)
- Hamming processing of the prefix byte
- Full channel or VBI reception
- Slow/fast mode (detection of page flags or not)
- Maximum/default format up to 63 bytes
- Addressing space of 2 K bytes of the static memory
- Multiplexed address/data information is compatible with Motorola or Intel microcontrollers
- CIDAC is 'MOTEL' compatible


## PACKAGE OUTLINES

SAA5250P: 40-lead DIL; plastic (SOT129).
SAA5250T: 40-lead mini-pack; plastic (VSO40; SOT158).


Fig. 1 Block diagram.


Fig. 2 Pinning diagram.

## PINNING FUNCTION

| mnemonic | pin no. | function |
| :---: | :---: | :---: |
| A10 and A0 to A9 | $\begin{aligned} & 1 \text { and } \\ & 30 \text { to } 39 \end{aligned}$ | Memory address outputs used by CIDAC to address a 2 K byte buffer memory |
| VAL OUT | 2 | Validation output signal used to control the location of the window for the framing code |
| VAL IN/SYNC | 3 | Validation input signal (line signal) used to give or calculate a window for the framing code detection |
| CBB | 4 | Colour burst blanking output signal used by the SAA5230 as a data slicer reset pulse |
| DCK | 5 | Data clock input, in synchronization with the serial data signal |
| SD | 6 | Serial data input, arriving from the demodulator |
| $\overline{\mathrm{MS}}$ | 7 | Chip enable output signal for buffer memory selection |
| $\overline{W E}$ | 8 | Write command output for the buffer memory |
| DB7 to DB0 | 9 to 16 | 8 -bit three state input/output data/address bus used to transfer commands, data and status between the CIDAC registers and the CPU |
| ALE | 17 | Demultiplexing input signal for the CPU data bus |
| $\overline{\mathrm{CE}}$ | 18 | Chip enable input for the SAA5250 |
| $\overline{\mathrm{WR}}$ | 19 | Write command input (when LOW) |
| $\mathrm{V}_{\text {SS }}$ | 20 | ground |
| $\overline{\mathrm{RD}}$ | 21 | Read command input (when LOW) |
| D0 to D7 | 22 to 29 | 8-bit three state input/output data bus used to transfer data between CIDAC and the buffer memory |
| $\mathrm{V}_{\text {DD }}$ | 40 | +5 V power supply |

## FUNCTIONAL DESCRIPTION

## Microcontroller interface

The microcontroller interface communicates with the CPU via the handshake signals DB7 - DB0, ALE $, C S, \overline{R D}, \overline{W R}$. The microcontroller interface produces control commands as well as programming the registers to write their contents or read incoming status/data information from the buffer memory. The details of the codes used to address the registers are given in Table 2.
The CIDAC is 'MOTEL' compatible (MOTEL compatible means it is compatible with standard Motorola or Intel microcontrollers). It automatically recognizes the microcontroller type (such as the 6801 or 8501 ) by using the ALE signal to latch the state of the $\overline{R D}$ input. No external logic is required.

Table 1 Recognition signals

| CIDAC | $8049 / 8051$ <br> timing 1 | $6801 / 6805$ <br> timing 2 |
| :--- | :--- | :--- |
| $\frac{A L E}{\overline{R D}}$ | $\frac{\mathrm{ALE}}{\overline{\mathrm{RD}}}$ | AS |
| $\overline{\mathrm{WR}}$ | $\mathrm{DS}, \mathrm{E}, \Phi 2$ |  |
| $\mathrm{R} / \bar{W}$ |  |  |

Table 2 CIDAC register addressing

| codes |  |  |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| R | W | CS | DB2 | DB1 | DB0 | function |
| 1 | 0 | 0 | 0 | 0 | 0 | write register R0 |
| 1 | 0 | 0 | 0 | 0 | 1 | write register R1 |
| 1 | 0 | 0 | 0 | 1 | 0 | write register R2 |
| 1 | 0 | 0 | 0 | 1 | 1 | write register R3 |
| 1 | 0 | 0 | 1 | 0 | 0 | write register R4 |
| 1 | 0 | 0 | 1 | 0 | 1 | write register R5 |
| 1 | 0 | 0 | 1 | 1 | 0 | write command register R6 (initialization command) |
| 1 | 0 | 0 | 1 | 1 | 1 | write register R7 |
| 0 | 1 | 0 | 0 | 0 | 0 | read status |
| 0 | 1 | 0 | 0 | 0 | 1 | read data register |
| 0 | 1 | 0 | 0 | 1 | 0 | test (not used) |
| 0 | 1 | 0 | 0 | 1 | 1 | test (not used) |

## Register organization

$R 0$ register
Table 3 RO Register contents

| R04 <br> slow/fast mode | R03 <br> parity | R02 to R00 <br> used prefixes |
| :--- | :--- | :--- |
| $0=$ slow mode <br> $1=$ fast mode | $0=$ no parity control <br> $1=$ odd parity | $000=$ DIDON long <br> $001=$ DIDON medium |
|  |  | $010=$ DIDON short |
|  |  | $011=$ not used |
| $100=$ U.K. teletext |  |  |
|  |  | $101=$ NABTS |
| 110 |  |  |
|  |  | 111 | without prefix |  |
| :--- |



7296676
Fig. 3 Five prefixes.
All of the bytes (see Fig. 3) are Hamming protected. The hatched bytes are always stored in the memory in order to be processed by the CPU (see section 'Prefix processing'). In the mode without prefix all of the bytes which follow the framing code are stored in the memory until the end of the data packet, the format is then determined by the contents of the R3 register.
If R03 $=0$; no parity control is carried out and the 8 -bits of the incoming data bytes are stored in the fifo memory.
If R03 $=1$; the 8th bit of the bytes following the prefix (data bytes) represents the result of the odd parity control.
If R04 = 0; the device operates in the slow mode. The CIDAC retrieves data from the user selected magazine (see section 'R1 and R2') and without searching for a start to a page stores the data into the FIFO memory.

If R04 = 1; the device operates in the fast mode. Prior to writing into the FIFO memory, the CIDAC searches for a start to a page which is variable due to the different prefixes:

- DIDON (long, medium and short): using the redundant bytes, SOH RS, $\times$ RS and SOH $\times$ (where $\times$ is a bit affected by a parity error)
- NABTS, the least significant bit of the PS byte is set to 1
- U.K. teletext, ROW $=0$


## R1 register

Table 4 R1 Register contents

| R17 <br> VAL IN/SYNC | R16 to R14 <br> format table | R13 to R10 <br> channel numbers (first digit) |
| :--- | :--- | :--- |
| $1=$ VAL | $000=$ list 1 | first digit hexadecimal value |
| $0=$ SYNC | $001=$ list 2 |  |
| $010=$ list 3 |  |  |
| $011=$ list 4 |  |  |
| $1 \times X=$ maximum/default value used (R3) |  |  |

## Note

$X=$ don't care

If VAL IN/SYNC = 1; the line signal immediately produces a validation signal for the framing code detection.

If VAL OUT $=0$; the line signal is used as a starting signal for an internally processed validation signal (see Fig. 15). The framing code window width is fixed at 13 clock periods and the delay is determined by the contents of the R5 register ( R 56 to R50).
At any moment the user is able to ensure that the framing code window is correctly located. This is accomplished by the VAL OUT pin reflecting the internal validation signal. A CBB signal with programmable width (see section 'R7 register') can also be generated, this is used as a data slicer reset pulse by the SAA5230. The line signal is used as the starting point of the internal CBB signal width fixed by the contents of the R7 register.

If R16 = 0; then bits R15 and R14 provide the format table number using DIDON long and short prefixes (see Table 6).
If $\mathrm{R} 16=1$; then the format is determined by the contents of the R3 register.
The bits R13 to R10 represent the first channel number to be checked in the prefix. In U.K. teletext mode only 3 bits are required, so $\mathrm{R} 13=\mathrm{X}$.

Table 5 Format table

| format byte <br> B8, B6, B4 and B2 | list 1 | list 2 | list 3 | list 4 |
| :--- | :--- | :--- | :--- | :--- |
| 0000 | 0 | 0 | 0 | 0 |
| 0001 | 1 | 1 | 1 | 1 |
| 0010 | 2 | 2 | 2 | 2 |
| 0011 | 3 | 3 | 3 | 3 |
| 0100 | 4 | 5 | 6 | 7 |
| 0101 | 8 | 9 | 10 | 11 |
| 0110 | 12 | 13 | 14 | 15 |
| 0111 | 16 | 17 | 18 | 19 |
| 1000 | 20 | 21 | 22 | 23 |
| 1001 | 24 | 25 | 26 | 27 |
| 1010 | 28 | 29 | 30 | 31 |
| 1011 | 32 | 33 | 34 | 35 |
| 1100 | 36 | 37 | 38 | 39 |
| 1101 | 40 | 41 | 42 | 43 |
| 1110 | 44 | 45 | 46 | 47 |
| 1111 | 48 | 49 | 50 | 51 |

Note
$B 8=M S B$ and $B 2=L S B$.

## R2 register

Table 6 R2 Register contents

| R27 to R24 | R23 to R20 |
| :--- | :--- |
| channel number, third digit | channel number, second digit |
| (hexadecimal value, third digit) | (hexadecimal value, second digit) |

## Note

R27 and R23 $=$ MSB and R24 and R20 $=L S B$
The R2 register provides the other two parts of the channel number (depending on the prefix) that require checking.

## R3 register

Table 7 R3 register contents

| R35 to $R 30$ <br> 6 -bit format maximum/default value |
| :--- |
| $000000=0$ <br> $000001=1$ <br> - <br> - <br> - <br> $111111=63$ |

This 6-bit byte gives:

- In the DIDON long and short mode, a maximum format in case of corrupted transmission (multiple errors on the Hamming corrector)
- A possible 63-bit format for all types of prefix


## R4 register

Table 8 R4 register contents

## R47 to R40

8-bit register used for storing the framing code value which will be compared with the third byte of each data line

## R5 register

Table 9 R5 register contents

| R57 <br> negative/positive | R56 to R50 <br> synchronization delay |
| :--- | :--- |
| $0=$ negative edge for sync signal <br> $1=$ positive edge for sync signal | 7 -bit sync delay, giving a maximum <br> delay of $\left(2^{7}-1\right) \times 10^{6} \mu \mathrm{~s} / \mathrm{F}(\mathrm{Hz})$ |

## Note

$F=$ data clock acquisition frequency (DCK).
Using R57 it is possible to start the internal synchronization delay (tDVAL) on the positive or negative edge.

R6 write command register
This is a fictitious register. Only the address code (see Table 2) is required to reset the CIDAC. See Table 11 for the status of the FIFO memory on receipt of this command.

## R7 register

Table 10 R7 register contents

| R75 to R70 |
| :--- |
| 6-bit register used to give a maximum colour burst blanking signal of: <br> $\left(2^{6}-1\right) \times 10^{6} \mu \mathrm{~s} / \mathrm{F}(\mathrm{Hz})$ |

## Note

$\mathrm{F}=$ data clock acquisition frequency.

## Fifo status register (read RO register)

Table 11 Fifo register contents

|  |  |  |
| :--- | :--- | :--- |
| DB2 to DB0 | DB1 $=1$, data not present <br> in the read data register | DBO $=0$ <br> memory not full |

Once the relevant prefix and the right working modes have been given by the corresponding registers, a write command to the R6 register enables the CIDAC to accept and process serial data.

## Channel comparator

This is a four bit comparator which compares the three user hexadecimal defined values in R1 and R2 to the corresponding bytes of the prefix coming from the Hamming corrector. If the three bytes match, the internal process of the prefix continues. If they do not match the CIDAC returns to a wait state until the next broadcast data package is received.

## FIFO memory controller

The FIFO memory contains all the necessary functions required for the control of the 11-bit address memory ( 2 K byte). The functions contained in the FIFO memory are as follows:

- write address register (11-bits)
- read address register (11-bits)
- memory pointer (11-bits)
- address multiplexer (11-bits)
- write data register (8-bits)
- read data register (8-bits)
- data multiplexer
- control logic

The FIFO memory provides the memory interface with the following:

- 11-bit address bus (A10 to A0)
- 8-bit data bus (D7 to D0)
- two control signals, memory select ( $\overline{\mathrm{MS}}$ ) and write enable ( $\overline{\mathrm{WE}}$ )


## Operation

The CIDAC uses the same clock signal for data acquisition and internal processing, this allows the CIDAC to have a write and a read cycle during each character period (see Fig. 13). The first half of the character period is a write cycle and the second half is a read cycle. Consequently, for an 8 MHz bit rate the maximum memory cycle time is 500 ns .
When the first data byte is written into the FIFO memory, thus transferred into the read register, the FIFO memory enters the status shown in Table 12.

Table 12 FIFO status

| DB2 to DB0 |  |  |
| :--- | :--- | :--- |
| DB2 $=1$ <br> memory empty | DB1 $=0$ <br> data available | DB0 $=0$ <br> memory not full |

When the FIFO memory is full two events occur:

- the write address register points to the next address after the last written address
- when new data is to be written, the memory select signal output ceases


## Memory interface

The memory interface contains all the buffers for the memory signals mentioned in the section 'FIFO memory controller'.

## Page detection

This part of the CIDAC contains a parallel register with logic which detects (only in fast mode) a start of a page or data group (see section 'RO register').

Hamming correction (see Tables 13 and 14)
The Hamming correction provides (see section 'Prefix processing'):

- hexadecimal value of the Hamming code
- accept/reject code signal
- parity information

Table 13 Hamming correction (coding)

| Hexadecimal <br> notation | B8 | B7 | B6 | B5 | B4 | B3 | B2 | B1 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 |
| 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 |
| 2 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 1 |
| 3 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 0 |
| 4 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 |
| 5 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 1 |
| 6 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 |
| 7 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 |
| 8 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 |
| 9 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 1 |
| A | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 |
| B | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 1 |
| C | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 |
| D | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 0 |
| E | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 |
| F |  |  |  |  |  | 0 | 1 | 0 |

Note
$B 7=B 8 \oplus B 6 \oplus B 4$
$\mathrm{B} 5=\mathrm{B} 6 \oplus \mathrm{~B} 4 \oplus \overline{\mathrm{~B} 2}$
$\mathrm{B} 3=\mathrm{B} 4 \oplus \overline{\mathrm{~B} 2} \oplus \mathrm{~B} 8$
$\mathrm{B} 1=\overline{\mathrm{B} 2} \oplus \mathrm{~B} 8 \oplus \mathrm{~B} 6$
$\oplus=$ exclusive OR gate function
$B 8, B 6, B 4$ and $B 2=$ data bits
$B 7, B 5, B 3$ and $B 1=$ redundancy bits
Table 14 Hamming correction (decoding)

| A | B | C | D | interpretation | information |
| :--- | :--- | :--- | :--- | :--- | :--- |
| 1 | 1 | 1 | 1 | no error | accepted <br> 0 |
| 0 | 0 | 0 | error on B8 | corrected |  |
| 1 | 1 | 1 | 0 | error on B7 | accepted |
| 0 | 1 | 0 | 0 | error on B6 | corrected |
| 1 | 1 | 0 | 0 | error on B5 | accepted |
| 1 | 0 | 0 | 0 | error on B4 | corrected |
| 1 | 0 | 1 | 0 | error on B3 | accepted |
| 0 | 0 | 0 | 0 | error on B2 | corrected |
| 0 | 1 | 1 | 0 | error on B1 | accepted |
| A.B.C $=0$ |  |  |  | 1 | multiple errors |
| rejected |  |  |  |  |  |

## Note

$A=B 8 \oplus B 6 \oplus B 2 \oplus B 1$
$\mathrm{C}=\mathrm{B} 6 \oplus \mathrm{~B} 5 \oplus \mathrm{~B} 4 \oplus \mathrm{~B} 2$
$B=B 8 \oplus B 4 \oplus B 3 \oplus B 2$
$D=B 8 \oplus B 7 \oplus B 6 \oplus B 5 \oplus B 4 \oplus B 3 \oplus B 2 \oplus B 1$

## Format processing

The format processing consists of two parts:

## part 1

A format transcoder produces a 6 -bit code (up to 63 ) and uses the following as inputs:

- DIDON long and short prefixes;
hamming corrected code (4-bits)
accept/reject code condition table number (see section 'R1 register', bits R15 and R14)
- Other prefixes (R16 = 1)
- 6-bit maximum/default format (see section 'R3 register')


## part 2

A format counter operating at the character clock frequency which receives the 6 -bit code from the format transcoder and is used to check the data packet length following the prefix.

## Serial/parallel converter

The serial/parallel converter consists of three parts:

- An 8-bit shift register which receives the SD input and operates at the bit frequency (DCK).
- An 8-bit parallel register used for storage.
- A framing code detection circuit. This logic circuit compares the 8 -bits of the R4 register with that of the serial register. If seven bits out of eight match (in coincidence with a validation window), it produces a start signal for a new teletext data line to the sequence controller.


## Clock generation

The clock generator does the following:

- acts as a buffer for the DCK clock
- generates the character clock

As soon as a framing code has been detected, a divide by 8 counter is initialized and the character clock is started. The clock drives the following:

- sequence controller
- parallel registers
- format counter


## Processing of VAL and CBB signals

The circuit has one input (VAL IN/SYNC) and two outputs (VAL OUT and CBB). The circuit consists of:

- 7-bit counter operating at DCK frequency which produces the framing code validation pulse delay
- 7-bit comparator which compares the contents of the R5 register (bits R56 to R50) to the bit counter
- a 6-bit counter operating at DCK frequency which produces the CBB pulse width
- 6-bit comparator which compares the contents of the R7 register (bits R75 to R70) to the bit counter
- control logic required to provide the start condition for the VAL signal and the CBB pulse width (on the negative or positive edge of the sync signal)
The CBB signal usefulness occurs when the associated video processor:
- has no sandcastle pulse to send back to the demodulator
- carries out the synchronization of the time base clock. In this event the CBB acts as a data slicer reset pulse
The VAL OUT is a control signal which reflects the internal framing code window.


## Prefix processing (see Table 21)

Figs 4 to 9 show the acquisition flow charts for each prefix type coded in the R0 register (bits R02 to R00).

As soon as an initialization command is received by the CIDAC, a write command to the R6 register (only the address is significant), is ready to receive data from a dedicated channel number and store the data in the FIFO memory (explained in the following paragraphs, each paragraph being dedicated to an individual type of prefix).

## DIDON long (see Fig. 4)

In this mode, the continuity index, format and data bytes are written into the FIFO memory. (In fast mode, information can be written into the FIFO memory only after a page detection.)

Table 15 Continuity index processing result

| D 7 | D 6 | D 5 | D 4 | D 3 | D 2 | D 1 | D 0 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| $\mathrm{~A} / \mathrm{R}$ | X | X | X | Cl 3 | Cl 2 | Cl 1 | ClO |

Table 16 Format processing result

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| $A / R$ | $X$ | F5 | F4 | F3 | F2 | F1 | F0 |

## Note

$A / R=0$, if rejected
$A / R=1$, if accepted
$\mathrm{X}=$ don't care

## DIDON mediun (see Fig. 5)

Only data bytes are written into the FIFO memory. (In fast mode, information can be written into the FIFO memory only after a page detection.)

## DIDON short (see Fig. 6)

In this mode, format and data bytes are written into the FIFO memory. (In fast mode, information can be written into the FIFO memory only after a page detection.)

Table 17 Format processing result

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| A/R | X | F5 | F4 | F3 | F2 | F1 | F0 |

## NABTS (see Fig. 7)

In this mode, the continuity index, packet structure and data bytes are written into the FIFO memory. (In fast mode, information can be written into the FIFO memory only after a page detection.)

Table 18 Continuity index processing result

| D 7 | D 6 | D 5 | D 4 | D 3 | D 2 | D 1 | D 0 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| $\mathrm{~A} / \mathrm{R}$ | X | X | X | Cl 3 | Cl 2 | $\mathrm{Cl1}$ | $\mathrm{Cl0}$ |

Table 19 Packet structure processing result

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| $A / R$ | $\times$ | X | X | PS3 | PS2 | PS1 | PS0 |

U.K. teletext (see Fig. 8)

In this mode, the magazine and row address group (two bytes) and data bytes are written into the FIFO memory. (In fast mode, information can be written into the FIFO memory only after a flag detection.)

Table 20 Magazine and row address group processing results

| $D 7$ | $D 6$ | $D 5$ | $D 4$ | D3 | D2 | D1 | D0 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| $A / R$ | X | X | RW4 | RW3 | RW2 | RW1 | RW0 |

## Without prefix

All the data following the framing code are stored in the FIFO memory.

Table 21 Prefix processing

| prefixes | construction of prefixes | bytes stored in FIFO <br> memory during slow mode | bytes stored in FIFO <br> memory during fast mode |
| :---: | :---: | :---: | :---: |
| DIDON long | A1, A2, A3, $\mathrm{CI}, \mathrm{F}$ and D | $\mathrm{Cl}, \mathrm{F}$ and D | $\mathrm{CI*}, \mathrm{~F}^{*}$ and $\mathrm{D}^{*}$ |
| DIDON medium | A1, A2 and D | D | D* |
| DIDON short | A1, F and D | F and D | $\mathrm{F}^{*}$ and $\mathrm{D}^{*}$ |
| NABTS | A1, A2, A3 $\mathrm{CI}, \mathrm{PS}$ and D | CI, PS and D | $\mathrm{Cl}^{*}, \mathrm{PS}^{*}$ and $\mathrm{D}^{*}$ |
| U.K. teletext | MRAG and D | MRAG and D | MRAG* and ${ }^{*}$ |
| without prefix |  | all bytes of the data packet following the framing code are written into the FIFO memory |  |

## Note

* = after page/flag detection

A1, A2, A3 are channel numbers
$\mathrm{Cl}=$ continuity index
F = format
PS = packet structure
D = data
MRAG = magazine and row address group



Fig. 5 DIDON (medium) acquisition flow chart.


Fig. 6 DIDON (short) acquisition flow chart.


Fig. 7 NABTS acquisition flow chart.

| DECREMENT FORMAT COUNTER. <br> WRITE DATA BYTES INTO FIFO$\quad 7 Z 96685$ |
| :--- |



Fig. 8 U.K. teletext acquisition flow chart.


Fig. 9 Without prefix acquisition chart.


Fig. 10 SD and DCK input circuitry.

## RATINGS

Limiting values in accordance with the Absolute Maximum System（IEC 134）

| parameter | conditions | symbol | $\min$. | max． | unit |
| :--- | :--- | :--- | :--- | :--- | :--- |
| Supply voltage range |  | $\mathrm{V}_{\mathrm{DD}}$ | $-0,3$ | 6,5 | V |
| Input voltage range |  | $\mathrm{V}_{\mathrm{I}}$ | $-0,3$ | $\mathrm{~V}_{\mathrm{DD}}+0,3$ | V |
| Total power <br> dissipation |  |  |  |  |  |
| Operating ambient <br> temperature range <br> Storage temperature <br> range |  | $\mathrm{P}_{\text {tot }}$ | - | 400 | mW |

D．C．CHARACTERISTICS（except SD and DCK）
$\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 10 \% ; \mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=0$ to $70^{\circ} \mathrm{C}$ ，unless otherwise specified

| parameter | conditions | symbol | min． | typ． | max． | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage range |  | $V_{\text {DD }}$ | 4，5 | 5，0 | 5，5 | V |
| Input voltage HIGH |  | $V_{\text {IH }}$ | 2 | － | $V_{\text {DD }}$ | V |
| Input voltage LOW |  | $V_{\text {IL }}$ | － | － | 0，8 | V |
| Input leakage current |  | 1 | － | － | 1，0 | $\mu \mathrm{A}$ |
| Output voltage HIGH | $\mathrm{l}_{\text {load }}=1 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{OH}}$ | $\mathrm{V}_{\text {DD }}{ }^{-0,4}$ | － | － | V |
| Output voltage LOW | $\mathrm{l}_{\text {load }}=4 \mathrm{~mA}$ ， at pins 9 to 16 and 22 to 29 | $\mathrm{V}_{\mathrm{OL}}$ | － | － | 0，4 | V |
|  | $l_{\text {load }}=1 \mathrm{~mA}$ all other outputs | $\mathrm{V}_{\mathrm{OL}}$ | － | － | 0，4 | V |
| Power dissipation |  | P | － | 5 | － | mW |
| Input capacitance |  | $\mathrm{C}_{1}$ | － | － | 7，5 | pF |

SD and DCK D.C. CHARACTERISTICS (see Fig. 10)
$V_{D D}=5 \mathrm{~V} ; \mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=0$ to $70^{\circ} \mathrm{C}$, unless otherwise specified

| parameter | conditions | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DCK | $\mathrm{V}_{1}=0$ to $\mathrm{V}_{\text {DD }}$ | $V_{1(p-p)}$ | 2,0 | - | - | V |
| Input voltage range (peak-to-peak value) |  |  |  |  |  |  |
| Input current |  | 1 | 5 | - | 200 | $\mu \mathrm{A}$ |
| Input capacitance |  | $C_{1}$ | - | - | 30 | pF |
| External coupling capacitor |  | $\mathrm{C}_{\text {ext }}$ | 10 | - | - | $n \mathrm{~F}$ |
| SD |  |  |  |  |  |  |
| D.C. input voltage range HIGH | note 1 | $\mathrm{V}_{\text {IH }}$ | 2,0 | - | - | V |
| D.C. input voltage range LOW | note 2 | $V_{\text {IL }}$ | - | - | 0,8 | V |
| A.C. input voltage (peak-to-peak value) |  | $V_{1(p-p)}$ | 2,0 | - | - | V |
| Input leakage current | $V_{1}=0$ to $V_{\text {DD }}$ | 11 | - | - | 10 | $\mu \mathrm{A}$ |
| Input capacitance |  | $C_{1}$ | - | - | 30 | pF |
| External coupling capacitor |  | $\mathrm{C}_{\text {ext }}$ | 10 | - | - | nF |

## A.C. CHARACTERISTICS

$\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 10 \%$; Reference levels for all inputs and outputs, $\mathrm{V}_{\text {IH }}=2 \mathrm{~V} ; \mathrm{V}_{\mathrm{IL}}=0,8 \mathrm{~V} ; \mathrm{V}_{\mathrm{OH}}=2,4 \mathrm{~V}$;
$\mathrm{V}_{\mathrm{OL}}=0,4 \mathrm{~V} ; \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ on $\mathrm{DB7}$ to $\mathrm{DBO} ; \mathrm{T}_{\mathrm{amb}}=0$ to $70^{\circ} \mathrm{C}$, unless otherwise specified

| parameter | conditions | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Microcontrolier interface | Figs 11 and 12 |  |  |  |  |  |
| Cycle time |  | ${ }^{\text {t }} \mathrm{C}$ | 400 | - | - | ns |
| Address pulse width |  | ${ }^{\text {t }}$ LHLL | 50 | - | - | ns |
| $\overline{\text { RD }}$ HIGH or $\overline{W R}$ to ALE HIGH | Fig. 11 | ${ }^{\text {t }}$ AHRD | 0 | - | - | ns |
| DS LOW to AS HIGH | Fig. 12 | ${ }^{\text {t }}$ AHRD | 0 | - | - | ns |
| ALE LOW to $\overline{\mathrm{RD}}$ LOW or $\overline{W R}$ LOW | Fig. 11 | ${ }^{\text {t }}$ ALRD | 30 | - | - | ns |
| AS LOW to DS HIGH | Fig. 12 | ${ }^{\text {t ALRD }}$ | 30 | - | - | ns |
| Write pulse width |  | twL | 120 | - | - | ns |
| Address and chip select set-up time |  | ${ }^{t}$ ASL | 10 | - | - | ns |
| Address and chip select hold time |  | ${ }^{\text {t }}$ AHL | 20 | - | - | ns |
| Read to data out period |  | ${ }^{\text {tr }}$ D | - | - | 130 | ns |
| Data hold after $\overline{\mathrm{RD}}$ |  | ${ }^{\text {t }}$ R | 10 | - | 100 | ns |
| R/W to DS set-up time | Fig. 12 | ${ }^{\text {t }}$ RWS | 40 | - | - | ns |
| $\mathrm{R} / \mathrm{W}$ to DS hold time | Fig. 12 | $\mathrm{t}_{\text {RWW }}$ | 10 | - | - | ns |
| Data set-up time | write cycle | ${ }^{\text {t }}$ DW | 50 | - | - | ns |
| Data hold time | write cycle | twD | 10 | - | - | ns |
| Read pulse width | note 3 | ${ }^{\text {t }} \mathrm{RL}$ | $\begin{aligned} & 150 \text { or } \\ & \text { DCK }+50 \end{aligned}$ | - | - | ns |

A.C. CHARACTERISTICS (continued)

| parameter | conditions | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Memory interface | Fig. 13 |  |  |  |  |  |
| WE LOW to DCK falling edge |  | twel | 10 | - | 80 | ns |
| $\overline{\text { WE HIGH to DCK }}$ falling edge |  | twer | 10 | - | 80 | ns |
| $\overline{\mathrm{MS}}$ LOW to DCK rising edge |  | ${ }^{\text {tMSL }}$ | 10 | - | 80 | ns |
| $\overline{\mathrm{NIS}} \mathrm{HIGH}$ to DCK rising edge |  | ${ }^{\text {t MSH }}$ | 10 | - | 85 | ns |
| Address output from DCK rising edge |  | ${ }^{t} A V$ | 10 | - | 120 | ns |
| Data output from $\overline{W E}$ falling edge |  | ${ }^{\text {t DWL }}$ | 0 | - | 10 | ns |
| Data hold from $\overline{\mathrm{WE}}$ rising edge |  | ${ }^{\text {t DWH }}$ | 0 | - | - | ns |
| Address set-up time to data | note 4 | ${ }^{t} A D$ | - | - | $\begin{aligned} & 3 \times \text { DCK } \\ & -110 \end{aligned}$ | ns |
| $\overline{\text { WE }}$ pulse width | note 5 | twEW | $3 \times$ DCK | - | - | ns |
| $\overline{\mathrm{MS}}$ pulse width | note 6 | tMSW | $2 \times$ DCK | - | - | ns |
| Demodulator interface (see SD and DCK D.C. CHARACTERISTICS) | Fig. 14 |  |  |  |  |  |
| DCK LOW | conversion $\text { rate }<7,5 \mathrm{MHz}$ | t ${ }^{\text {DCKL }}$ | 55 | - | - | ns |
| DCK HIGH | $\begin{aligned} & \text { conversion } \\ & \text { rate }<7,5 \mathrm{MHz} \end{aligned}$ | tDCKH | 55 | - | - | ns |
| Serial data set-up time |  | ${ }^{\text {t }}$ SSD | 0 | - | - | ns |
| Serial data hold time |  | ${ }^{\text {t HSD }}$ | 30 | - | - | ns |
| Validation signal set-up time |  | tsVali | 50 | - | - | ns |
| Validation signal hold time |  | thVALI | 50 | - | - | ns |
| Other I/O signals | Fig. 15 |  |  |  |  |  |
| User definable width as a multiple of DCK period |  | twCBB | 0 | - | 63 | DCK |
| Validation signal width | note 7 | twVAL | X | 12 | X | DCK |
| User definable delay as a multiple of DCK period |  | ${ }^{\text {t }}$ DVAL | 0 | - | 127 | DCK |

## Notes to the characteristics

1. Unless R7 $=00$ the value given is unacceptable.
2. When CBI signal is maintained at $0 \mathrm{~V}(\mathrm{R7}=00)$ and if SD input signal is correctly referenced to ground, no coupling capacitor is required.
3. DCK +50 is the DCK period plus 50 ns .
4. $3 \times$ DCK -110 is $3 \times$ DCK period -110 ns .
5. $3 \times$ DCK is $3 \times$ DCK period.
6. $2 \times$ DCK is $2 \times$ DCK period.
7. $\mathrm{X}=$ irrelevant.

READ CYCLE

write cycle

ALE
$\overline{W R}$
$\overline{\mathrm{CS}}$

BUS

## DEVELOPMENT DATA



Fig. 12 Timing diagram for microcontroller interface (Motorola).


Fig. 13 Timing diagram for memory interface.


Fig. 14 Timing diagram for demodulator interface.


Fig. 15 Timing diagram for all other I/O signals.

## EUROM 50 Hz

## GENERAL DESCRIPTION

The SAA5351 EUROM is a single-chip VLSI NMOS crt controller capable of handling all display functions required by the CEPT videotex terminal, model A4. Only minimal hardware is required to produce a videotex terminal using EUROM - the simplest configuration needs just a microcontroller and 4 Kbytes of display memory.

## Features

- Minimal additional hardware required
- Screen formats of $40 / 80$ character by 1 -to- 25 row display
- 512 alphanumeric or graphical characters on-chip or extendable off-chip
- Serial attribute storage (STACK) and parallel attribute storage
- Dynamically redefinable character (DRCS) capability over full field
- Interfaces with 8/16-bit microprocessors with optional direct memory access
- On-chip scroll map minimizes data to be transferred when scrolling
- On-chip colour map RAM (4096 locations) and three on-chip digital-to-analogue converters allow 32 colours on-screen
- On-chip digital-to-analogue converters are non-linear to compensate for crt non-linearity
- Memory interface capable of supporting multi-page terminals. EUROM can access up to 128 Kbytes of display memory
- Programmable cursor
- Programmable local status row
- Three synchronization modes:
stand-alone
simple slave phase-locked slave indirect synchronization allows picture-in-text displays (e.g. VCR/VLP video with text overlay)
- On-chip timing composite sync output
- Zoom feature which allows the height of any group of rows to be increased to enhance legibility


## PACKAGE OUTLINE

40-lead DIL; plastic (SOT 129).


Fig. 1 Block diagram.


PINNING (continued)


Fig. 2 Pinning diagram.

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)

Supply voltage range (pin 40)
Maximum input voltage (except F6, $\overline{\mathrm{TCS}}, \mathrm{REF}$ )
Maximum input voltage (F6, $\overline{\mathrm{TCS}}$ )
Maximum input voltage (REF)
Maximum output voltage
Maximum output current
Operating ambient temperature range
Storage temperature range

| $V_{\text {DD }}$ | $-0,3$ to $+7,5 \mathrm{~V}$ |
| :--- | ---: |
| $V_{\text {Imax }}$ | $-0,3$ to $+7,5 \mathrm{~V}$ |
| $V_{\text {Imax }}$ | $-0,3$ to $+10,0 \mathrm{~V}$ |
| $V_{\text {REF }}$ | $-0,3$ to $+3,0 \mathrm{~V}$ |
| $V_{\text {Omax }}$ | $-0,3$ to $+7,5 \mathrm{~V}$ |
| $l_{\text {Omax }}$ | 10 mA |
| $T_{\text {amb }}$ | -20 to $+70^{\circ} \mathrm{C}$ |
| $T_{\text {stg }}$ | -55 to $+120^{\circ} \mathrm{C}$ |

Outputs other than CLKO, OSCO, R, G, B, and VDS are short-circuit protected.

## CHARACTERISTICS

$V_{D D}=5 \mathrm{~V} \pm 5 \% ; V_{S S}=0 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=-20$ to $+70^{\circ} \mathrm{C}$; unless otherwise specified

| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| SUPPLY |  |  |  |  |  |
| Supply voltage (pin 40) | $V_{\text {DD }}$ | 4,75 | 5,0 | 5,25 | V |
| Supply current (pin 40) | ${ }^{\text {I D D }}$ | - | - | 390 | mA |
| INPUTS |  |  |  |  |  |
| F6 |  |  |  |  |  |
| Slave modes (Fig. 3) |  |  |  |  |  |
| Input voltage (peak-to-peak value) | $V_{1(p-p)}$ | 1,0 | 2,0 | 7,0 | V |
| Input leakage current at $V_{1}=0 \text { to } V_{C C} \text { max } ; T_{a m b}=25^{\circ} \mathrm{C}$ | $\mathrm{I}_{\text {LI }}$ | - | - | 20 | $\mu \mathrm{A}$ |
| Input capacitance | $\mathrm{C}_{1}$ | - | - | 12 | pF |
| Stand-alone mode (Fig. 4) |  |  |  |  |  |
| Series capacitance of crystal | $\mathrm{C}_{1}$ | - | 28 | - | fF |
| Parallel capacitance of crystal | $\mathrm{C}_{0}$ | - | 7,1 | - | pF |
| Resonance resistance of crystal | $\mathrm{R}_{\mathrm{r}}$ | - | - | 60 | $\Omega$ |
| BUFEN, $\overline{\mathrm{RE}}, \overline{\mathrm{OD}}$ |  |  |  |  |  |
| Input voltage LOW | $\mathrm{V}_{\text {IL }}$ | 0 | - | 0,8 | V |
| Input voltage HIGH | $V_{\text {IH }}$ | 2,0 | - | 6,5 | V |
| Input leakage current at $\mathrm{V}_{1}=0 \text { to } \mathrm{V}_{\mathrm{DD}}+0,3 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$ | IIL | -10 | - | + 10 | $\mu \mathrm{A}$ |
| Input capacitance | $C_{1}$ | - | - | 7 | pF |
| REF (Fig. 5) |  |  |  |  |  |
| Input voltage | $V_{\text {REF }}$ | 0 | 1 to 2 | 2,7 | V |
| Resistance (pin 21 to pin 20) with REF supply and R, G, B outputs OFF | $\mathrm{R}_{\text {REF }}$ | - | 125 | - | $\Omega$ |

CHARACTERISTICS (continued)

| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| OUTPUTS |  |  |  |  |  |
| SAND |  |  |  |  |  |
| Output voltage high level at $\mathrm{I}_{\mathrm{O}}=0 \text { to }-10 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{OH}}$ | 4,2 | - | $\mathrm{V}_{\text {DD }}$ | V |
| Output voltage intermediate level at $\mathrm{I}_{\mathrm{O}}=-10 \text { to }+10 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{OI}}$ | 1,3 | 2,0 | 2,7 | V |
| Output voltage low level at $\mathrm{I}_{\mathrm{O}}=0,2 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{OL}}$ | 0 | - | 0,2 | V |
| Load capacitance (note 1) | $\mathrm{C}_{\mathrm{L}}$ | - | - | 130 | pF |
| F1/F6, $\overline{\text { DDA }} / \overline{\text { FS }}$ |  |  |  |  |  |
| Output voltage HIGH | $\mathrm{V}_{\mathrm{OH}}$ | 2,4 | - | $V_{\text {DD }}$ | V |
| Output voltage LOW at $\mathrm{I}_{\mathrm{OL}}=3,2 \mathrm{~mA}$ | $\mathrm{V}_{\text {OL }}$ | 0 | - | 0,4 | $\checkmark$ |
| Load capacitance (note 1) | $\mathrm{C}_{\mathrm{L}}$ | - | - | 50 | pF |
| LDS, $\overline{\text { AS }}$ |  |  |  |  |  |
| Output voltage HIGH at ${ }^{\mathrm{I} O H}=-200 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{OH}}$ | 2,0 | - | $V_{\text {DD }}$ | V |
| Output voltage LOW at $\mathrm{I}_{\mathrm{OL}}=3,2 \mathrm{~mA}$ | $\mathrm{V}_{\text {OL }}$ | 0 | - | 0,8 | V |
| Load capacitance (note 1) | $C_{L}$ | - | - | 200 | pF |
| DTACK, $\overline{\text { BR }}$ (open drain outputs) |  |  |  |  |  |
| Output voltage LOW at $\mathrm{I}_{\mathrm{OL}}=3,2 \mathrm{~mA}$ | $\mathrm{V}_{\text {OL }}$ | 0 | - | 0,4 | V |
| Load capacitance (note 1) | $C_{L}$ | - | - | 150 | pF |
| Capacitance (OFF state) | $\mathrm{C}_{\text {OFF }}$ | - | - | 7 | pF |
| R, G, B (note 2) |  |  |  |  |  |
| Output voltage HIGH (note 3) at $\mathrm{I}_{\mathrm{OH}}=-100 \mu \mathrm{~A} ; \mathrm{V}_{\mathrm{REF}}=2,7 \mathrm{~V}$ | $\mathrm{V}_{\mathrm{OH}}$ | 2,4 | - | - | V |
| Output voltage LOW at $\mathrm{I}_{\mathrm{OL}}=2 \mathrm{~mA}$ (note 10) | $\mathrm{V}_{\text {OL }}$ | - | - | 0,4 | V |
| Output resistance during line blanking | $\mathrm{R}_{\text {OBL }}$ | - | - | 150 | $\Omega$ |
| Output capacitance (OFF state) | COFF | - | - | 12 | pF |
| $\begin{aligned} & \text { Output leakage current (OFF state) } \\ & \begin{array}{l} \text { at } \mathrm{V}_{1}=0 \text { to } \mathrm{V}_{\mathrm{DD}}+0,3 \mathrm{~V} ; \\ T_{a m b}=25^{\circ} \mathrm{C} \end{array} \end{aligned}$ | IOFF | -10 | - | + 10 | $\mu \mathrm{A}$ |
| CLOCKO |  |  |  |  |  |
| Output voltage HIGH | $\mathrm{V}_{\mathrm{OH}}$ | 2,0 |  | $V_{\text {DD }}$ | $V$ |
| Output voltage LOW | $\mathrm{V}_{\mathrm{OL}}$ | 0 |  | 0,8 | $\checkmark$ |
| Load capacitance (note 1) | $C_{L}$ | - |  | 50 | pF |


| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{\text { VDS }}$ |  |  |  |  |  |
| Output voltage HIGH | $\mathrm{V}_{\mathrm{OH}}$ | 2,0 | - | VDD | V |
| Output voltage LOW | $\mathrm{V}_{\mathrm{OL}}$ | 0 | - | 0,8 | V |
| $\begin{aligned} & \text { Output leakage current (OFF state) } \\ & \text { at } V_{1}=0 \text { to } V_{D D^{+}} 0,3 \mathrm{~V} ; \\ & T_{\text {amb }}=25^{\circ} \mathrm{C} \end{aligned}$ | 'Lo | -10 | - | + 10 | $\mu \mathrm{A}$ |
| INPUTS/OUTPUTS |  |  |  |  |  |
| VCS/OSCO |  |  |  |  |  |
| Input voltage HIGH | $V_{\text {IH }}$ | 2,0 | - | 6,0 | V |
| Input voltage LOW | $V_{\text {IL }}$ | 0 | - | 0,8 | V |
| Output leakage current (output OFF) at$V_{1}=0 \text { to } V_{D D}+0,3 V ;$ |  |  |  |  |  |
| Input capacitance | ${ }_{\text {c }}$ | -10 | - | 10 | pF |
| Load capacitance (note 1) | $\mathrm{C}_{\mathrm{L}}$ | - | - | 50 | pF |
| $\overline{\text { TCS }}$ |  |  |  |  |  |
| Input voltage HIGH | $\mathrm{V}_{\text {IH }}$ | 3,5 | - | 10,5 | V |
| Input voltage LOW | $V_{\text {IL }}$ | 0 | - | 1,5 | V |
| Output leakage current at$V_{1}=0 \text { to } V_{D D}+0,3 V ;$ |  |  |  |  |  |
| $\mathrm{Tamb}=25^{\circ} \mathrm{C}$ | ${ }^{\text {L }}$ O | -10 | - | + 10 | $\mu \mathrm{A}$ |
| Input capacitance | $\mathrm{C}_{1}$ | - | - | 10 | pF |
| Output voltage HIGH at $\mathrm{IOH}_{\mathrm{OH}}=-200$ to $100 \mu \mathrm{~A}$ | VOH | 2,0 | - | 6,0 | V |
| Output voltage LOW at $\mathrm{V}_{\text {OL }}=3,2 \mathrm{~mA}$ | $\mathrm{V}_{\text {OL }}$ | 0 | - | 0,8 | V |
| Load capacitance (note 1) | $C_{L}$ | - | - | 50 | pF |
| A1/D0 to A16/D15 |  |  |  |  |  |
| Input voltage LOW | $V_{\text {IL }}$ | 0 | - | 0,8 | $v$ |
| Input voltage HIGH | $V_{\text {IH }}$ | 2,0 | - | 6,0 | V |
| Output leakage current |  |  |  |  |  |
| $\mathrm{T}_{\text {amb }}=25^{\circ} \mathrm{C}$ | ${ }^{\text {L }}$ LO | -10 | - | + 10 | $\mu \mathrm{A}$ |
| Input capacitance | $\mathrm{C}_{1}$ | - | - | 10 | pF |
| Output voltage HIGH at $\mathrm{I}_{\mathrm{OH}}=-200 \mu \mathrm{~A}$ | $\mathrm{V}^{\text {OH }}$ | 2,4 | - | $V_{\text {DD }}$ | V |
| Output voltage LOW at $\mathrm{l}_{\mathrm{OL}}=3,2 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{OL}}$ | 0 | - | 0,4 | V |
| Load capacitance (note 1) | $\mathrm{C}_{\mathrm{L}}$ | - | - | 200 | pF |
| $\overline{\text { UDS } ; ~ R / W ~}$ |  |  |  |  |  |
| Input voltage LOW | $V_{\text {IL }}$ | 0 | - | 0,8 | V |
| Input voltage HIGH | $V_{\text {IH }}$ | 2,0 | - | 6,0 | V |
| Output leakage current at$V_{1}=0$ to $V_{D D}+0,3 \mathrm{~V}$.$V_{1}=0 \text { to } V_{D D}+0,3 V ;$ |  |  |  |  |  |
| Tamb $=25{ }^{\circ} \mathrm{C}$ Input capacitance | $\xrightarrow[\text { LIN }]{\text { LI }}$ | -10 | - | +10 10 | ${ }_{\text {pF }}^{\mu \mathrm{A}}$ |
| Output voltage HIGH $\left(1_{\mathrm{OH}}=-200 \mu \mathrm{~A}\right)$ | $\mathrm{V}_{\mathrm{OH}}$ | 2,0 | - | $V_{\text {DD }}$ | $v$ |
| Output voltage LOW |  |  |  |  |  |
| $\left(1{ }^{\prime} \mathrm{OH}=3,2 \mathrm{~mA}\right)$ | $\mathrm{V}_{\mathrm{OL}}$ | 0 | - | 0,8 | V |
| Load capacitance (note 1) | $\mathrm{C}_{\mathrm{L}}$ | - | - | 200 | pF |

CHARACTERISTICS (continued)


| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | ${ }^{\text {t }}$ ATD | 50 | - | - | ns |
| UDS, $\overline{\text { LDS }}$ HIGH time | thDS | 220 | - | - | ns |
| $\overline{\text { UDS }}$, $\overline{\text { LDS }}$ LOW time (note 9) | ${ }^{\text {t LDS }}$ | 200 | - | - | ns |
| $\overline{\text { AS }}$ HIGH time | ${ }^{\text {thas }}$ | 125 | - | - | ns |
| $\overline{\text { AS }}$ LOW time | ${ }^{\text {t LAS }}$ | 290 | - | - | ns |
|  | ${ }^{\text {t }}$ AUH | 280 | - | - | ns |
| Data valid set-up to $\overline{U D S}$ rise | ${ }^{\text {t }}$ DSU | 30 | - | - | ns |
| Data valid hold from UDS HIGH | ${ }^{\text {t }}$ DSH | 10 | - | - | ns |
|  | tUAS | 0 | - | 15 | ns |
| $\overline{\text { AS }}$ LOW to data valid | ${ }^{\text {t }}$ AFA | - | - | 270 | ns |
| Link-through buffers (notes 6, 7 and Fig. 8) |  |  |  |  |  |
| BUFEN LOW to output valid | ${ }^{\text {t BEA }}$ | - | - | 100 | ns |
| Link-through delay time | ${ }_{\text {t }}$ LTD | - | - | 85 | ns |
| Input data float prior to direction change | tifR | 0 | - | - | ns |
| Output float after direction change | $t_{\text {OFR }}$ | - | - | 60 | ns |
| Output float after BUFEN HIGH | $t_{B E D}$ | - | - | 60 | ns |
| Microprocessor READ from EUROM (Fig. 9) |  |  |  |  |  |
| R/W HIGH set-up to $\bar{U} \overline{D S}$ fall | trud | 0 | - | - | ns |
| UDS LOW to returned-data access time | tuda | - | - | 210 | ns |
| $\overline{\mathrm{RE}}$ LOW to returned data access time | $t_{\text {REA }}$ | - | - | 210 | ns |
| Data valid to DTACK LOW delay | ${ }^{\text {t }}$ DTL | 40 | - | - | ns |
| $\overline{\text { DTACK }}$ LOW to $\overline{\text { UDS }}$ rise | ${ }^{\text {t DLU }}$ | 10 | - | - | ns |
| $\overline{\text { UDS HIGH to } \overline{\text { DTACK }} \text { rise }}$ | ${ }^{\text {t }}$ DTR | 0 | - | 75 | ns |
| UDS HIGH to address hold | ${ }^{\text {t }}$ DSA | 10 | - | - | ns |
| UDS HIGH to data hold | ${ }^{\text {t }}$ DSH | 10 | - | - | ns |
| $\overline{\text { UDS HIGH to } \overline{\mathrm{RE}} \text { rise }}$ | tsre | 10 | - | - | ns |
| UDS HIGH to R/W fall | tudr | 0 | - | - | ns |
| UDS LOW to DTACK LOW | ${ }^{\text {t }}$ DSD | 250 | - | 350 | ns |
| Address valid to UDS fall | ${ }^{\text {t }}$ AUL | 0 | - | - | ns |

CHARACTERISTICS (continued)

| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| MEMORY ACCESS TIMING (continued) |  |  |  |  |  |
| Microprocessor WRITE to EUROM (Fig. 10) |  |  |  |  |  |
| Write cycle time (note 8) | ${ }^{\text {tw }}$ W $Y$ | 500 | - | - | ns |
| R/W LOW set-up to UDS fall | twUD | 0 | - | - | ns |
| $\overline{\mathrm{B} E}$ LOW to $\overline{\text { UDS }}$ fall | ${ }^{\text {t RES }}$ | 30 | - | - | ns |
| Address valid to $\overline{\text { UDS }}$ fall | ${ }^{\text {t }}$ ASS | 30 | - | - | ns |
| $\overline{\text { UDS LOW time }}$ | t LuS | 100 | - | - | ns |
| Data valid to $\overline{\text { UDS }}$ rise | ${ }^{\text {t }}$ DSS | 80 | - | - | ns |
| U'SS LOW to DTACK LOW | ${ }^{\text {t }}$ DTA | 0 | - | 60 | ns |
| $\overline{\text { UDS }}$ HIGH to $\overline{\text { DTACK }}$ rise | ${ }^{\text {t }}$ DTR | 0 | - | 75 | ns |
| UDS HIGH to data hold | ${ }^{\text {t }}$ DSH | 10 | - | - | ns |
| UDS HIGH to address hold | ${ }^{\text {t }}$ DSA | 10 | - | - | ns |
| $\overline{\text { UDS HIGH to } \overline{\mathrm{RE}} \text { rise }}$ | tsre | 10 | - | - | ns |
| $\overline{\text { UDS }}$ HIGH to R/W rise | tudw | 0 | - | - | ns |
| F1/F6 to memory access cycle (Fig. 11) |  |  |  |  |  |
| $\overline{\text { UDS }}$ HIGH to F 6 (component of F1/F6) rise (notes 1, 6 and 7) | tuF6 | 20 | - | - | ns |
| F6 (component of F1/F6) HIGH to $\overline{\text { UDS }}$ rise | ${ }^{\text {t }}$ 66U | 40 | - | - | ns |
| SYNCHRONIZATION and BLANKING |  |  |  |  |  |
| TCS, SAND, $\overline{\text { FS }} / \overline{\text { DDA }}$ |  |  |  |  |  |
| See Fig. 12 for timing relationships and Fig. 13 for vertical sync and blanking waveforms. |  |  |  |  |  |

## Notes to the characteristics

1. All pins are tested with a 150 pF load capacitor.
2. 16-level analogue voltage outputs.
3. Output voltage guaranteed when programmed for top level.
4. CLKO, F1/F6, VDS $\overline{\mathrm{FS}} / \overline{\mathrm{DDA}}$ : reference levels $=0,8$ to $2,0 \mathrm{~V}$. $R, G, B$ : reference levels $=0,8$ to $2,0 \mathrm{~V}$ with $V_{R E F}=2,7 \mathrm{~V}$.
5. These times may momentarily be reduced to a nominal 83 ns in slave-sync mode at the moment of re-synchronization.
6. Reference levels $=0,8$ to $2,0 \mathrm{~V}$.
7. F6 input at 6 MHz .
8. Microprocessor write cycle times of less than 500 ns are permitted but often result in Wait States being generated, the precise timing of DTACK will then depend on the internal synchronization time.
9. This timing may be infringed at the beginning and end of the memory access window.
10. Output voltage guaranteed when programmed for bottom level.


Fig. 3 F6 input waveform.

(a)

$7280580 . \mathrm{P}$
(b)
(1) Catalogue number of crystal: 432214304101

Fig. 4(a) Oscillator circuit for SAA5351 stand-alone sync mode and (b) equivalent circuit of crystal at resonance (see characteristics for values).


Fig. 5 Circuit arrangement giving one-of-sixteen reference voltage levels for the R, G or B analogue outputs.


Fig. 6 Video timing.


Fig. 7 Memory access timing.


Fig. 8 Timing of link-through buffers.
development data


Fig. 9 Timing of microprocessor read from EUROM.


Fig. 10 Timing of microprocessor write to EUROM.


Fig. 11 Timing of F1/F6 to memory access cycle.


Fig. 12 Timing of synchronization and blanking outputs; all timings are nominal and assume $\mathrm{f}_{\mathrm{F} 6}=6 \mathrm{MHz}$.


## APPLICATION INFORMATION

## More detailed application information is available on request

## BASIC VIDEOTEX DECODER CONFIGURATION

A basic, practical decoder configuration is shown in Fig. 14, reference should also be made to the block diagram Fig. 1.


Fig. 14 Basic videotex decoder configuration.
Character and attribute data is fetched from the external memory, processed by the row buffer fill logic according to the stack coding scheme (in stack mode) and then fed into one half of the dual display row buffer. The data fetch process takes place during one line-flyback period (per row) and, since time is required to complete the fill, the other half of the dual row buffer is used for display. The row buffers exchange functions on alternate rows - each holds the 40 columns of 32 bits required to define explicitly every character in a row.
The addresser is used for row buffer filling and for fetching screen colours, and during the display time it is also used for addressing DRCS characters.

## Timing

The timing chain operates from an external 6 MHz clock or an on-chip fixed-frequency crystal oscillator. The basic video format is 40 characters per row, $24 / 25$ rows per page and 10 video lines per row. EUROM will also operate with 20/21 rows per page and 12 video lines per row. The two extra lines per row are added symmetrically and contain background colour only for ROM-based alphanumeric characters. DRCS characters, block and smooth mosaics and line drawing characters occupy all 12 lines.
The display is generated to the normal 625 -line $/ 50 \mathrm{~Hz}$ scanning standard (interlaced or non-interlaced). In addition to composite sync (pin 32) for conventional timebases, a clock output at 1 MHz or 6 MHz (pin 29) is available for driving other videotex devices, and a 12 MHz clock (pin 27) is available for hard-copy dot synchronization. A defined-display-area timing signal (pin 33) simplifies the application of external peripherals such as a light pen; this signal is nominally coincident with the character dot information.

## APPLICATION INFORMATION (continued)

## Character generation

EUROM supports eight character tables, each of (nominally) 128 characters. Four tables are in on-chip ROM and contain fixed characters and four are stored in an external RAM. The contents of the fixed character tables (Tables 0 to 3) are shown in Figs 15 and 16.

(a)

(b)

Fig. 15 On-chip characters: (a) Table 0; (b) Table 1.


Fig. 16 On-chip characters: (a) Table 2; (b) Table 3.

## APPLICATION INFORMATION (continued)

## Character generation (continued)

The 128 most commonly used characters are contained in Table 0, these are the standard upper and lower-case letters of the Roman alphabet, numerals, punctuation and the more common accented characters. In normal text transmission, Table 0 is used most of the time. Table 1 contains other accented characters. Miscellaneous characters, mathematical symbols, the line drawing character set and accents without associated symbols are contained in Table 2. Table 3 contains the block mosaics for the basic alpha-mosaic service and also the new smooth mosaics.
The four tables stored in the external RAM (Tables 4 to 7) are used for DRCS.

## Scroll map

The scroll map uses a 26-byte area of on-chip RAM and functions in association with the timing chain. It maps the scan row on to the fetched memory row so allowing the stored page to be displayed in any row order. For each row, a 1-byte pointer to the display memory row is stored in the scroll map. This. allows scrolling without the need for data transfer to, or from, side storage.
Additional control bits are stored, allowing 1 to 25 rows to be displayed at any location on the screen.

## Colour map and digital-to-analogue converters

The colour map RAM contains thirty-two 12-bit words that are loaded by the microprocessor and read out in three 4-bit groups at pixel rate. Each group is fed to a non-linear (gamma-corrected) D-A converter. The resulting R, G and B outputs are low-impedance with peak-to-peak amplitudes controlled by the reference voltage applied at pin 21.

## Cursor

The cursor is available in the stack mode. Its position, character code, character table, foreground colour, background colour, lining and flash attributes are all software programmable via internal register bits.

## NON-VIDEOTEX APPLICATIONS

For non-Videotex applications, the device will also support the following operating modes:
Explicit fill mode. An alternative 40 character/rows mode which does not use the memory compression technique of stack coding. More display memory is required but there are no limitations on the number of display attribute changes per row.

80 characters/rows mode. When operating with 80 characters per row, the available display attributes are eight foreground colours, eight (potentially different) background colours (including transparent) as well as underline and blink.
Fuil field DRCS mode. This mode is not mutually exclusive to the explicit fill and 80 characters/rows modes but rather the available DRCS memory is expanded so that the whole screen can be covered, thus enabling a 'bit map'. All ROM-based characters and all display attributes remain available.

## MICROPROCESSOR and RAM BUS INTERFACE

Three types of data transfer take place at the bus interface:

- EUROM fetches data from the display memory
- The microprocessor reads from, or writes to, EUROM's internal register map
- The microprocessor accesses the display memory


## EUROM access to display memory (Figs 17 and 18)

EUROM accesses the external display memory via a 16 -bit multiplexed address and data bus with a cycle time of 500 ns . The address strobe ( $\overline{\mathrm{AS}}$ ) signal from EUROM flags the bus cycle and writes the address into octal latches (74LS373). The display data is stored in bytes of upper (most-significant) and lower (least-significant) display information and is always fetched in pairs of bytes (upper + lower = 16 bits). The upper and lower display RAM sections are enabled simultaneously by the upper and lower data strobes (respectively UDS and LDS) which are always asserted together to fetch a 16 -bit word. The read/write control $R / \bar{W}$ is included although EUROM only reads from the display memory.

(1) 74LS373 octal transparent latch (3-state)

Fig. 17 Simple RAM interface circuit for display memory access.


Fig. 18 Bus timing for display memory access.

## APPLICATION INFORMATION (continued)

## EUROM access to display memory (continued)

The display memory organization uses the word/byte addressing convention adopted for the SCN68000 microprocessor series. Data fetched on the 16 -bit bus is considered in terms of bytes where the even numbered bytes use the upper (most-significant) part of the bus as shown in Fig. 19. The word addresses are numerically the same as the upper byte that they contain - there are no odd-numbered word addresses.


Fig. 19 Display memory word/byte organization.

## Warning time

As EUROM is a real-time display device, it must have direct access to the display memory with priority over the microprocessor and other peripheral devices. This is achieved by EUROM issuing a bus request $(\overline{B R})$ signal for the duration of the memory access plus a programmable advance warning time which allows the microprocessor to complete its current bus cycle.

In systems where the buses of the microprocessor and EUROM are intimately connected (connected systems), $\overline{\mathrm{BR}}$ may be used to suspend all microprocessor activity so that EUROM can act as a dedicated DMA controller. In systems where the two buses are separated by buffers (disconnected systems), $\overline{\mathrm{BR}}$ may be used either to generate an interrupt or as a direct signal. To these ends, the warning time between the assertion of $\overline{B R}$ and the beginning of EUROM's bus activity is programmable to be between 0 and $23 \mu \mathrm{~s}$.

## Microprocessor access to register map

EUROM has a set of internal registers which, when memory-mapped, behave as an 8-bit wide RAM connected to the upper part of the data bus (Fig. 20). The control signals $\overline{U D S}$ and $\mathrm{R} / \bar{W}$ are reversed to become inputs and the register map is enabled by the signal $\overline{R E}$. Addresses are input via the lower part of the bus. A data transfer acknowledge signal ( $\overline{\mathrm{DTACK}}$ ) indicates to the microprocessor that the data transfer is complete.


Fig. 20 Microprocessor access to register map.

The main data and address paths used in a connected 68000 interface are shown in Fig. 21. The outputs from the octal latches (74LS373) are enabled only when the 68000 has made the bus available in response to a bus request ( $\overline{\mathrm{BR}}$ ). When the register map is accessed data is transferred via the upper part of the bus and the microprocessor's low-order address is passed to EUROM via the octal buffers (74LS244). At the same time the bidirectional buffers (74LS245) disable the signals from the low order data bus of the 68000 .
The buffers ' 244 and ' 245 may be omitted in a 16 -bit write-only configuration where the least-significant data byte is interpreted by EUROM as an address. Here it will generally be necessary for the microprocessor to hold a (readable) 'master copy' of EUROM's scroll map contents at a location in its main memory.

## 8-bit microprocessors

Although the control bus is optimised for the SCN68000 16-bit microprocessor unit, EUROM will operate with a number of widely differing industry-standard 8,16 or more-bit microprocessors or microcontrollers (e.g. SCN68008, MAB8051). The interfacing of 8-bit microprocessors to the 16-bit wide display memory is made simple by EUROM's on-chip link-through buffer which provides the microprocessor with bidirectional access to the lower (odd) half of the memory. The link-through buffer is enabled by the buffer-enable signal $\overline{B U F E N}$, and the send/receive direction is controlled by the signal $\bar{S} / R$.
The main data and address paths used in a connected 8-bit microprocessor system are shown in Fig. 22. The interface is similar to that of the 16 -bit system but here the display memory does not receive A0 as an address, rather AO is used as the major enabling signal for BUFEN (enables when HIGH).

## APPLICATION INFORMATION (continued)


(1) 74LS373 octal transparent latch (3-state)
(2) 74LS244 octal buffer (3-state)
(3) 74LS245 octal bus transceiver (3-state)
(4) SCN68000 microprocessor unit

Fig. 21 Connected 16 -bit microprocessor system.

(1) 74LS373 octal transparent latch (3-state)
(2) 74LS244 octal buffer (3-state)

Fig. 22 Connected 8 -bit microprocessor system.

## APPLICATION INFORMATION (continued)

## Disconnected systems

For many applications it may be desirable to disconnect EUROM and the display memory from the microprocessor and its ROM, RAM and other peripherals by using isolating buffers as shown in Fig. 23. The two parts of the system then operate independently and communicate only when the microprocessor accesses EUROM's register map or the display memory.


Fig. 23 Disconnected 8 -bit system.

## Synchronization

## Stand-alone mode

As a stand-alone device (e.g. in terminal applications) EUROM can output a composite sync signal (TCS) to the display timebase IC or to a monitor. Timing is obtained from a 6 MHz on-chip oscillator using an external crystal as shown in Fig. 24.


Fig. 24 Stand-alone synchronization mode.

## Simple-slave

In the simple-slave mode EUROM synchronizes directly to another device, such as to the $\overline{T C S}$ signal from the SAA5240 European computer-controlled teletext circuit (CCT) or from another EUROM as shown in Fig. 25. EUROM's horizontal counter is reset by the falling edge of TCS. A dead time of 250 ns is built in to avoid resetting the counter at every tv line and so prevents screen jitter. Field synchronization is made using EUROM's internal field sync separator.


Fig. 25 Simple-slave (direct sync) mode.

## APPLICATION INFORMATION (continued)

Synchronization (continued)

## Phase-locked slave

The phase-locked slave (indirect sync) mode is shown in Fig. 26. A phase-locked VCO in the SAA5231 teletext video processor provides sync to the timebases. When EUROM is active, its horizontal counter forms part of the phase control loop - a horizontal reference is fed back to the SAA5230 from the SAND output and a vertical reference is generated by feeding separated composite sync to EUROM's field sync separator via the VCS input. In the phase-locked slave mode, the display derived from EUROM can sync with that from a tv source or a local VLP player, thus giving picture-in-text display possiblities.


Fig. 26 Phase-locked slave (indirect sync) mode.

## SINGLE-CHIP COLOUR CRT CONTROLLER (FTFROM)

## GENERAL DESCRIPTION

The SAA5355 FTFROM (Five-Two-Five-ROM) is a single-chip VLSI NMOS crt controller capable of handling the display functions required for a 525 -line, level- 3 videotex decoder. Only minimal hardware is required to produce a videotex terminal using FTFROM - the simplest configuration needs just a microcontroller and 4 Kbytes of display memory.

## Features

- Minimal additional hardware required
- Screen formats of $40 / 80$ character by 1 -to- 25 row display
- 512 alphanumeric or graphical characters on-chip or extendable off-chip
- Serial attribute storage (STACK) and parallel attribute storage
- Dynamically redefinable character (DRCS) capability over full field
- Interfaces with 8/16-bit microprocessors with optional direct memory access
- On-chip scroll map minimizes data to be transferred when scrolling
- 32 on-screen colours redefinable from a palette of 4096
- Three on-chip digital-to-analogue converters which compensate for crt non-linearity
- Memory interface capable of supporting multi-page terminals. FTFROM can access up to 128 Kbytes of display memory
- Programmable cursor
- Programmable local status row
- Three synchronization modes:
stand-alone built-in oscillator operating with an external $6,041957 \mathrm{MHz}$ crystal
simple slave directly synchronized from the source of text composite sync
phase-locked slave indirect synchronization allows picture-in-text displays (e.g. VCR/VLP video with text overlay)
- On-chip timing with composite sync output
- Zoom feature which allows the height of any group of rows to be increased to enhance legibility


## PACKAGE OUTLINE

40-lead DIL; plastic (SOT129).


Fig. 1 Block diagram.

## PINNING

| 1 | $\mathrm{V}_{\text {SS }}(1)$ | Ground ( 0 V ). |
| :---: | :---: | :---: |
| 2 | BUFEN | Buffer enable input to the 8-bit link-through buffer. |
| 3 | $\overline{\mathrm{RE}}$ | Register enable input. This enables A1 to A6 and UDS as inputs, and D8 to D15 as input/outputs. |
| 4 to 19 | $\begin{aligned} & \text { A16 to A1/ } \\ & \text { D15 to D0 } \end{aligned}$ | Multiplexed address and data bus input/outputs. These pins also function as the 8 -bit link-through buffer. |
| 20 | $\mathrm{V}_{\mathrm{SS}}(2)$ | Ground ( 0 V ). |
| 21 | REF | Analogue reference input. |
| 22 23 24 | $\begin{array}{ll} \mathrm{B} & \\ \mathrm{G} \\ \mathrm{R} \end{array}$ | Analogue outputs (signals are gamma-corrected). |
| 25 | $\overline{\mathrm{VDS}}$ | Switching output for dot, screen (row), box and window video data; for use when video signal is present (e.g. from tv, VLP, alpha + photographic layer). This output is LOW for tv display and HIGH for text and will interface directly with a number of colour decoder ICs (e.g. TDA3563, TDA3562A). |
| 26 | $\overline{O D}$ | Output disable causing $R, G, B$ and $\overline{V D S}$ outputs to go to high-impedance state. Can be used at dot-rate. |
| 27 | CLKO | 12 MHz clock output for hard-copy dot synchronization (referenced to output dots). |
| 28 | SAND | Sandcastle feedback output for SAA5230 teletext video processor or other circuit. Used when the display must be locked to the video source (e.g. VLP) The phase-lock part of the sandcastle waveform can be disabled to allow free-running of the SAA5230 phase-locked loop. |
| 29 | F1/F6 | $1,00699 \mathrm{MHz}$ or $6,041957 \mathrm{MHz}$ output. |
| 30 | F6 | $6,041957 \mathrm{MHz}$ clock input (e.g. from SAA5230). Internal a.c. coupling is provided. |
| 31 | VCS/OSCO | Video composite sync input (e.g. from SAA5230) for phase reference of vertical display timing when locking to a video source (e.g. VLP) or, in stand-alone sync mode, output from internal oscillator circuit (fixed frequency). |
| 32 | TCS | Text composite sync input/output depending on master/slave status. |
| 33 | $\overline{\text { FS }} / \overline{\text { DDA }}$ | Field sync pulse output or defined-display-area flag output (both referenced to output dots). |
| 34 | UDS | Upper data strobe input/output. |
| 35 | $\overline{\text { LDS }}$ | Lower data strobe output. |
| 36 | $\overline{\text { DTACK }}$ | Data transfer acknowledge (open drain output). |
| 37 | $\overline{\mathrm{BR}}$ | Bus request to microprocessor (open drain output). |
| 38 | $\overline{\mathrm{AS}}$ | Address strobe output to external address latches. |
| 39 | $\mathrm{R} / \bar{W}(\bar{S} / \mathrm{R})$ | Read/write input/output. Also serves as send/receive for the link-through buffer. |
| 40 | $V_{\text {DD }}$ | Positive supply voltage (+5V). |

PINNING (continued)


Fig. 2 Pinning diagram.

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)
Supply voltage range (pin 40)
Maximum input voltage (except F6, $\overline{T C S}, R E F$ )
Maximum input voltage (F6, $\overline{\mathrm{TCS}}$ )
Maximum input voltage (REF)
Maximum output voltage
Maximum output current
Operating ambient temperature range
Storage temperature range

| $V_{\text {DD }}$ | $-0,3$ to $+7,5 \mathrm{~V}$ |
| :--- | ---: |
| $\mathrm{~V}_{\text {Imax }}$ | $-0,3$ to $+7,5 \mathrm{~V}$ |
| $\mathrm{~V}_{\text {Imax }}$ | $-0,3$ to $+10,0 \mathrm{~V}$ |
| $\mathrm{~V}_{\text {REF }}$ | $-0,3$ to $+3,0 \mathrm{~V}$ |
| $\mathrm{~V}_{\text {Omax }}$ | $-0,3$ to $+7,5 \mathrm{~V}$ |
| $\mathrm{I}_{\text {Omax }}$ | 10 mA |
| $\mathrm{~T}_{\text {amb }}$ | -20 to $+70{ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {stg }}$ | -55 to $+125{ }^{\circ} \mathrm{C}$ |

Outputs other than CLKO, OSCO, R, G, B, and VDS are short-circuit protected.

## CHARACTERISTICS

$\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 5 \% ; \mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=-20$ to $+70^{\circ} \mathrm{C}$; unless otherwise specified.

| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| SUPPLY |  |  |  |  |  |
| Supply voltage ( pin 40 ) | $V_{\text {DD }}$ | 4,75 | 5,0 | 5,25 | V |
| Supply current (pin 40) | ${ }^{\text {I D D }}$ | - | - | 350 | mA |
| INPUTS |  |  |  |  |  |
| F6 (note 1) |  |  |  |  |  |
| Slave modes (Fig. 3) |  |  |  |  |  |
| Input voltage (peak-to-peak value) | $V_{1(p-p)}$ | 1,0 | - | 7,0 | V |
| Input peaks relative to 50\% duty factor | $\pm V_{P}$ | 0,2 | - | 3,5 | V |
| Input leakage current at $\mathrm{V}_{1}=0 \text { to } 10 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$ | ${ }^{\prime} \mathrm{LI}$ | - | - | 20 | $\mu \mathrm{A}$ |
| Input capacitance | $C_{1}$ | - | - | 12 | pF |
| Stand-alone mode (Fig. 4) |  |  |  |  |  |
| Series capacitance of crystal | $\mathrm{C}_{1}$ | - | 28 | - | fF |
| Parallel capacitance of crystal | $\mathrm{C}_{0}$ | - | 7,1 | - | pF |
| Resonance resistance of crystal | $\mathrm{R}_{\mathrm{r}}$ | - | - | 60 | $\Omega$ |
| Gain of circuit | G | - | - | * | V/V |
| BUFEN, $\overline{\mathrm{RE}}, \overline{\mathrm{OD}}$ |  |  |  |  |  |
| Input voltage LOW | $V_{\text {IL }}$ | 0 | - | 0,8 | V |
| Input voltage HIGH | $\mathrm{V}_{\text {IH }}$ | 2,0 | - | 6,5 | V |
| Input current at $\mathrm{V}_{1}=0 \text { to } \mathrm{V}_{\mathrm{DD}}+0,3 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$ | 11 | -10 | - | + 10 | $\mu \mathrm{A}$ |
| Input capacitance | $C_{1}$ | - | - | 7 | pF |
| REF (Fig. 5) |  |  |  |  |  |
| Input voltage | $V_{\text {REF }}$ | 0 | 1 to 2 | 2,7 | V |
| Resistance (pin 21 to pin 20) with REF supply and $R, G, B$ outputs OFF | $\mathrm{R}_{\text {REF }}$ | - | 125 | - | $\Omega$ |

* Value under investigation.

CHARACTERISTICS (continued)

| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| OUTPUTS SAND |  |  |  |  |  |
|  |  |  |  |  |  |
| Output voltage high level at $\mathrm{I}_{\mathrm{O}}=0 \text { to }-10 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{OH}}$ | 4,2 | - | $\mathrm{V}_{\text {DD }}$ | V |
| Output voltage intermediate level at $\mathrm{I}_{\mathrm{O}}=-10 \text { to }+10 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{OI}}$ | 1,3 | 2,0 | 2,7 | V |
| Output voltage low level at $\mathrm{I}_{\mathrm{O}}=0,2 \mathrm{~mA}$ | $\mathrm{V}_{\text {OL }}$ | 0 | - | 0,2 | V |
| Load capacitance | $\mathrm{C}_{\mathrm{L}}$ | - | - | 130 | pF |
| F1/F6, CLKO, $\overline{\mathrm{DDA}} / \overline{\mathrm{FS}}$ |  |  |  |  |  |
| Output voltage HIGH at $\mathrm{I}_{\mathrm{OH}}=-200 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{OH}}$ | 2,4 | - | $V_{\text {DD }}$ | V |
| Output voltage LOW at $\mathrm{I}_{\mathrm{OL}}=3,2 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{OL}}$ | 0 | - | 0,4 | V |
| Load capacitance | $C_{L}$ | - | - | 50 | pF |
| LDS, $\overline{\mathbf{A S}}$ |  |  |  |  |  |
| Output voltage HIGH at ${ }^{\mathrm{I} O H}=-200 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{OH}}$ | 2,4 | - | $V_{\text {DD }}$ | V |
| Output voltage LOW at $\mathrm{I}_{\mathrm{OL}}=3,2 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{OL}}$ | 0 | - | 0,4 | V |
| Load capacitance | $C_{L}$ | - | - | 200 | pF |
| DTACK, $\overline{\mathrm{BR}}$ (open drain outputs) |  |  |  |  |  |
| Output voltage LOW at $\mathrm{I}_{\mathrm{OL}}=3,2 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{OL}}$ | 0 | - | 0,4 | V |
| Load capacitance | $\mathrm{C}_{\mathrm{L}}$ | - | - | 150 | pF |
| Capacitance (OFF state) | $\mathrm{C}_{\text {OFF }}$ | - | - | 7 | pF |
| R, G, B (note 2) |  |  |  |  |  |
| Output voltage HIGH (note 3) at $\mathrm{I}_{\mathrm{OH}}=-100 \mu \mathrm{~A} ; \mathrm{V}_{\mathrm{REF}}=2,7 \mathrm{~V}$ | $\mathrm{V}_{\mathrm{OH}}$ | 2,4 | - | - | V |
| Output voltage LOW at $\mathrm{I}_{\mathrm{OL}}=2 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{OL}}$ | - | - | 0,4 | V |
| Output resistance during line blanking | $\mathrm{R}_{\text {OBL }}$ | - | - | 150 | $\Omega$ |
| Output capacitance (OFF state) | $\mathrm{C}_{\text {OFF }}$ | - | - | 12 | pF |
| Output leakage current (OFF state) $\begin{aligned} & \text { at } V_{1}=0 \text { to } \mathrm{V}_{\mathrm{DD}}+0,3 \mathrm{~V} ; \\ & \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C} \end{aligned}$ | IOFF | -10 | - | + 10 | $\mu \mathrm{A}$ |


| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{\text { VDS }}$ |  |  |  |  |  |
| Output voltage HIGH at $\mathrm{I}_{\mathrm{OH}}=-250 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{OH}}$ | 2,4 | - | $V_{D D}$ | V |
| Output voltage LOW at $\mathrm{I}_{\mathrm{OL}}=2 \mathrm{~mA}$ | $\mathrm{V}_{\text {OL }}$ | 0 | - | 0,4 | V |
| Output voltage LOW at $\mathrm{I}_{\mathrm{OL}}=1 \mathrm{~mA}$ | $\mathrm{V}_{\text {OL }}$ | 0 | - | 0,2 | V |
| $\begin{aligned} & \text { Output leakage current (OFF state) } \\ & \begin{array}{l} \text { at } V_{1}=0 \text { to } \mathrm{V}_{D D^{+}} 0,3 \mathrm{~V} ; \\ T_{a m b}=25^{\circ} \mathrm{C} \end{array} \end{aligned}$ | IOFF | -10 | - | + 10 | $\mu \mathrm{A}$ |
| INPUT/OUTPUTS |  |  |  |  |  |
| VCS/OSCO |  |  |  |  |  |
| Input voltage HIGH | $\mathrm{V}_{\text {IH }}$ | 2,0 | - | 6,0 | V |
| Input voltage LOW | $V_{\text {IL }}$ | 0 | - | 0,8 | V |
| Input current (output OFF) at $\begin{aligned} & V_{1}=0 \text { to } V_{D D}+0,3 \mathrm{~V} ; \\ & T_{a m b}=25^{\circ} \mathrm{C} \end{aligned}$ | $l_{1}$ | -10 | - | + 10 | $\mu \mathrm{A}$ |
| Input capacitance | $\mathrm{Cl}_{1}$ | - | - | 10 | pF |
| Load capacitance | $C_{L}$ | - | - | 50 | pF |
| $\overline{T C S}$ |  |  |  |  |  |
| Input voltage HIGH | $\mathrm{V}_{\text {IH }}$ | 3,5 | - | 10,0 | V |
| Input voltage LOW | $V_{\text {IL }}$ | 0 | - | 1,5 | V |
| Input current at $\begin{aligned} & V_{1}=0 \text { to } V_{D D}+0,3 \mathrm{~V} ; \\ & T_{\text {amb }}=25{ }^{\circ} \mathrm{C} \end{aligned}$ | 11 | -10 | - | + 10 | $\mu \mathrm{A}$ |
| Input capacitance | $\mathrm{C}_{1}$ | - | - | 10 | pF |
| Output voltage HIGH at $\mathrm{I}_{\mathrm{OH}}=-200 \text { to } 100 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{OH}}$ | 2,4 | - | 6,0 | V |
| Output voltage LOW at $\mathrm{V}_{\mathrm{OL}}=3,2 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{OL}}$ | 0 | - | 0,4 | V |
| Load capacitance | $C_{L}$ | - | - | 50 | pF |
| A1/D0 to A16/D15, UDS, R/W |  |  |  |  |  |
| Input voltage LOW | $V_{\text {IL }}$ | 0 | - | 0,8 | V |
| Input voltage HIGH | $\mathrm{V}_{\text {IH }}$ | 2,0 | - | 6,0 | V |
| Input current at $\begin{aligned} & V_{1}=0 \text { to } V_{D D}+0,3 \mathrm{~V} ; \\ & T_{\mathrm{amb}}=25^{\circ} \mathrm{C} \end{aligned}$ | 11 | -10 | - | + 10 | $\mu \mathrm{A}$ |
| Input capacitance | $\mathrm{C}_{1}$ | - | - | 10 | pF |
| Output voltage HIGH at $\mathrm{I}_{\mathrm{OH}}=-200 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{OH}}$ | 2,4 | - | $\mathrm{V}_{\text {DD }}$ | V |
| Output voltage LOW at $\mathrm{I}_{\mathrm{OL}}=3,2 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{OL}}$ | 0 | - | 0,4 | V |
| Load capacitance | $C_{L}$ | - | - | 200 | pF |

CHARACTERISTICS (continued)

| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| TIMING (note 4)F6 (Fig. 3) |  |  |  |  |  |
|  |  |  |  |  |  |
| Rise and fall times | $\mathrm{t}_{\mathrm{r}}, \mathrm{tf}_{\mathrm{f}}$ | 10 | - | 80 | ns |
| Frequency | ${ }^{\text {f }} \mathrm{F} 6$ | 5,9 | - | 6,1 | MHz |
| CLKO, F1/F6, R, G, B, $\overline{\text { VDS }}$ <br> $\overline{\mathrm{FS}} / \overline{\mathrm{DDA}}, \overline{\mathrm{OD}}$ (notes 5, 6 and Fig. 6) |  |  |  |  |  |
| CLKO HIGH time | ${ }^{\text {t CLKH }}$ | 25 | - | - | ns |
| CLKO LOW time | ${ }^{\text {t CLKL }}$ | 15 | - | - | ns |
| CLKO rise and fall times | ${ }^{\mathrm{t}} \mathrm{CLK} \mathrm{K}$ <br> ${ }^{t}$ CLK ${ }^{\text {f }}$ | - | - | 10 | ns |
| CLKO HIGH to R, G, B, $\overline{\mathrm{VDS}}$ change | ${ }^{\text {t VCH }}$ | 10 | - | - | ns |
| $R, G, B, \overline{V D S}$ valid to CLKO rise | tvoc | 10 | - | - | ns |
| CLKO HIGH to R, G, $B$, $\overline{\mathrm{VDS}}$ valid | ${ }^{\text {t }} \mathrm{COV}$ | - | - | 60 | ns |
| CLKO HIGH to R, G, B, $\overline{\mathrm{VDS}}$ floating after $\overline{\mathrm{OD}}$ fall | ${ }^{\text {t F }}$ ( ${ }^{\text {d }}$ | 0 | - | 30 | ns |
| Skew between outputs R, G, B, VDS | ${ }^{\text {t }}$, S | - | - | 20 | ns |
| $\mathrm{R}, \mathrm{G}, \mathrm{B}, \overline{\mathrm{VDS}}$ rise and fall times | ${ }^{\text {t }} \mathrm{V}, \mathrm{t}_{\mathrm{Vf}}$ | - | - | 30 | ns |
| CLKO HIGH to R, G, B, $\overline{\mathrm{VDS}}$ active after $\overline{\mathrm{OD}}$ rise | t ${ }^{\text {UOD }}$ | 0 | - | 60 | ns |
| CLKO HIGH to $\overline{\mathrm{FS}} / \overline{\mathrm{DDA}}$ change | ${ }^{\text {t }}$ DCH | 10 | - | 60 | ns |
| $\overline{\overline{F S}} / \overline{\mathrm{DDA}}$ valid to CLKO rise | ${ }^{\text {t }}$ OC | 5 | - | - | ns |
| F1 HIGH time (note 7) | ${ }^{\text {t }}$ F1H | - | 500 | - | ns |
| F1 LOW time (note 7) | ${ }^{\text {t }}$ F1L | - | 500 | - | ns |
| F6 HIGH time | ${ }^{\mathrm{t}} \mathrm{F6} 6 \mathrm{H}$ | - | 83 | - | ns |
| F6 LOW time | ${ }^{\text {t }}$ F6L | - | 83 | - | ns |
| $\overline{\mathrm{OD}}$ to CLKO rise set-up | ${ }^{\text {t ODS }}$ | - | - | 45 | ns |
| $\overline{\text { OD to CLKO HIGH hold }}$ | ${ }^{\text {todH }}$ | - | - | 0 | ns |
| MEMORY ACCESS TIMING (notes 8, 9 and Fig. 7) |  |  |  |  |  |
| UDS, $\overline{\text { LDS }}$, $\overline{\text { AS }}$ |  |  |  |  |  |
| Cycle time | ${ }^{\text {t }}$ cyc | - | 500 | - | ns |
| UDS HIGH to bus-active for address output | ${ }^{\text {t SAA }}$ | 75 | - | - | ns |
| Address valid set-up to $\overline{\text { AS }}$ fall | ${ }^{\text {t }}$ ASU | 20 | - | - | ns |
| Address valid hold from $\overline{\text { AS }}$ LOW | ${ }^{\text {t }}$ ASH | 20 | - | - | ns |
| Address float to UDS fall | ${ }^{\text {t }}$ AFS | 0 | - | - | ns |


| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | ${ }^{\text {t }}$ ATD | 50 | - | - | ns |
| UDS, LDS HIGH time | thDS | 220 | - | - | ns |
| $\overline{\text { UDS }}$, $\overline{\text { LDS }}$ LOW time | ${ }^{\text {t LDS }}$ | 200 | - | - | ns |
| $\overline{\text { AS HIGH time }}$ | $t_{\text {HAS }}$ | 125 | - | - | ns |
| $\overline{\text { AS }}$ LOW time | tLAS | 320 | - | - | ns |
| $\overline{\text { AS LOW to UDS HIGH }}$ | ${ }^{\text {t }}$ AUH | 305 | - | - | ns |
| Data valid set-up to $\overline{U D S}$ rise | ${ }^{\text {t }}$ DSU | 30 | - | - | ns |
| Data valid hold from UDS HIGH | ${ }^{\text {t DSH }}$ | 0 | - | - | ns |
|  | tUAS | 0 | - | 15 | ns |
| $\overline{\text { AS }}$ LOW to data valid | ${ }^{t}$ AFA | - | - | 275 | ns |
| Link-through buffers (notes 8, 9 and Fig. 8) |  |  |  |  |  |
| BUFEN LOW to output valid | $t_{B E A}$ | - | - | 100 | ns |
| Link-through delay time | ${ }_{\text {t }}$ LTD | - | - | 85 | ns |
| Input data float prior to direction change | ${ }_{\text {I IFR }}$ | 0 | - | - | ns |
| Output float after direction change | tofr | - | - | 60 | ns |
| Output float after BUFEN HIGH | $t_{B E D}$ | - | - | 60 | ns |
| Microprocessor READ from FTFROM (Fig. 9) |  |  |  |  |  |
| R/W HIGH set-up to UDS fall | ${ }^{\text {t R U }}$ | 0 | - | - | ns |
| UDS LOW to returned-data access time | tuda | - | - | 210 | ns |
| $\overline{\mathrm{RE}}$ LOW to returned data access time | $t_{\text {t }}$ ( ${ }^{\text {a }}$ | - | - | 210 | ns |
| Data valid to DTACK LOW delay | ${ }^{\text {t }}$ DTL | 40 | - | - | ns |
| $\overline{\text { DTACK }}$ LOW to $\overline{\text { UDS }}$ rise | ${ }^{\text {t DLU }}$ | 0 | - | - | ns |
| UDS HIGH to $\overline{\text { DTACK }}$ rise | $t_{\text {t }}$ DR | 0 | - | 75 | ns |
| UDS HIGH to address hold | ${ }^{\text {t DSA }}$ | 10 | - | - | ns |
| UDS HIGH to data hold | ${ }^{\text {t }}$ DSH | 10 | - | - | ns |
| UDS HIGH to $\overline{\mathrm{RE}}$ rise | ${ }^{\text {t SRE }}$ | 10 | - | - | ns |
| UDS HIGH to R/W fall | ${ }^{\text {t }}$ UDR | 0 | - | - | ns |
| UDS LOW to $\overline{\text { DTACK }}$ LOW | ${ }^{\text {t }}$ DSD | 250 | - | 350 | ns |
| Address valid to UDS fall | ${ }^{\text {t }}$ AUL | 0 | - | - | ns |

CHARACTERISTICS (continued)

| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| MEMORY ACCESS TIMING (continued) <br> Microprocessor WRITE to FTFROM (Fig. 10) <br> Write cycle time (note 10) <br> R/W LOW set-up to $\overline{U D S}$ fall <br> $\overline{R E}$ LOW to $\overline{U D S}$ fall <br> Address valid to $\overline{U D S}$ fall <br> UDS LOW time <br> Data valid to $\overline{U D S}$ rise <br> UDS LOW to DTACK LOW <br> $\overline{\text { UDS }}$ HIGH to $\overline{\text { DTACK }}$ rise <br> UDS HIGH to data hold <br> $\overline{\text { UDS }}$ HIGH to address hold <br> $\overline{\text { UDS }}$ HIGH to $\overline{R E}$ rise <br> $\overline{\text { UDS }}$ HIGH to $\mathrm{R} / \overline{\mathrm{W}}$ rise <br> F1/F6 to memory access cycle (Fig. 11) <br> UDS HIGH to F6 (component of F1/F6) rise F6 (component of F1/F6) HIGH to $\overline{\text { UDS }}$ rise <br> SYNCHRONIZATION and BLANKING $\overline{T C S}$, SAND, $\overline{\mathrm{FS}} / \overline{\mathrm{DDA}}$ <br> See Fig. 12 for timing relationships and Fig. 13 for vertical sync and blanking waveforms. | ${ }^{t}$ WCY <br> twUD <br> tres <br> ${ }^{t}$ ASS <br> ${ }^{\text {t}}$ LUS <br> ${ }^{t}$ DSS <br> tDTA <br> ${ }^{t}$ DTR <br> ${ }^{t}$ DSH <br> ${ }^{t}$ DSA <br> tsRE <br> tudw <br> ${ }^{t}$ UF6 <br> ${ }^{\text {t }}$ F6U | 500 0 30 30 100 80 0 0 10 10 10 0 20 40 | - - - - - - - - - - - - - - - - | $\begin{aligned} & 60 \\ & 75 \end{aligned}$ | ns <br> ns <br> ns <br> ns <br> ns <br> ns <br> ns <br> ns <br> ns <br> ns <br> ns <br> ns <br> ns <br> ns |

## Notes to the characteristics

1. Pin 30 must be biased externally.
2. 16 -level analogue voltage outputs.
3. Output voltage guaranteed when programmed for top level.
4. All timings are related to a $6,00 \mathrm{MHz}$ clock.
5. CLKO, R, G, B, F1/F6, $\overline{\mathrm{VDS}}: \mathrm{C}_{\mathrm{L}}=25 \mathrm{pF}$.
$\overline{F S} / \overline{D D A}: C_{L}=50 \mathrm{pF}$
6. $\mathrm{CLKO}, \mathrm{F} 1 / \mathrm{F} 6, \overline{\mathrm{VDS}}, \overline{\mathrm{FS}} / \overline{\mathrm{DDA}}$ : reference levels $=0,8$ to $2,0 \mathrm{~V}$ $R, G, B$ : reference levels $=0,8$ to $2,0 \vee$ with $V_{R E F}=2,7 \mathrm{~V}$
7. These times may momentarily be reduced to a nominal 83 ns in slave-sync mode at the moment of re-synchronization.
8. $C_{L}=150 \mathrm{pF}$.
9. Reference levels $=0,8$ to $2,0 \mathrm{~V}$.
10. Microprocessor write cycle times of less than 500 ns are permitted but often result in Wait States being generated, the precise timing of DTACK will than depend on the internal synchronization time.


Fig. 3 F6 input waveform.

(1) for 525 -line operation, frequency $=6,041957 \mathrm{MHz}$.

Fig. 4(a) Oscillator circuit for SAA5355 stand-alone sync mode and (b) equivalent circuit of crystal at resonance (see characteristics for values).


Fig. 5 Circuit arrangement giving one-of-sixteen reference voltage levels for the $R, G$ or $B$ analogue outputs.


Fig. 6 Video timing.


Fig. 7 Memory access timing.


Fig. 8 Timing of link-through buffers.


Fig. 9 Timing of microprocessor read from FTF ROM.


Fig. 10 Timing of microprocessor write to FTF ROM.


Fig. 11 Timing of F1/F6 to memory access cycle.

## DEVELOPMENT DATA



Fig. 12 Timing of synchronization and blanking outputs; all timings are nominal and assume $\mathrm{f}_{\mathrm{F} 6}=6,041957 \mathrm{MHz}$.


## APPLICATION INFORMATION

## More detailed application information is available on request

 BASIC VIDEOTEX DECODER CONFIGURATIONA basic, practical decoder configuration is shown in Fig. 14, reference should also be made to the block diagram Fig. 1.


Fig. 14 Basic videotex decoder configuration.
Character and attribute data is fetched from the external memory, processed by the row buffer fill logic according to the stack coding scheme (in stack mode) and then fed into one half of the dual display row buffer. The data fetch process takes place during one line-flyback period (per row) and, since time is required to complete the fill, the other half of the dual row buffer is used for display. The row buffers exchange functions on alternate rows - each holds the 40 columns of 32 bits required to define explicitly every character in a row.
The addresser is used for row buffer filling and for fetching screen colours, and during the display time it is also used for addressing DRCS characters.

## Timing

The timing chain operates from an external $6,041957 \mathrm{MHz}$ clock or an on-chip fixed-frequency crystal oscillator. The basic video format is 40 characters per row, $20 / 21$ rows per page and 10 video lines per row. FTFROM will also operate with 25 rows per page and 9 video lines per row.
The display is generated to the normal 525 -line $/ 59,94 \mathrm{~Hz}$ scanning standard (interlaced or noninterlaced). In addition to composite sync (pin 32) for conventional timebases, a clock output at approximately 1 MHz or 6 MHz (pin 29) is available for driving other devices, and a clock output ( pin 27 ) is available for hard-copy dot synchronization. A defined-display-area timing signal (pin 33) simplifies the application of external peripherals such as a light pen; this signal is nominally coincident with the character dot information.

## APPLICATION INFORMATION (continued)

Character generation
FTFROM supports eight character tables, each of (nominally) 128 characters. Four tables are in on-chip ROM and contain fixed characters and four are stored in an external RAM. The fixed character tables (Tables 0 to 3), shown in Figs 15 and 16, are applicable to 10 -lines-per-row applications. For 9 lines per row applications, the characters will be as shown but with the last line removed from alpha characters and line 5 (labelling 0 to 9 ) removed from mosaic and line drawing characters.

(a)

(b)

Fig. 15 On-chip characters: (a) Table 0; (b) Table 1.


Fig. 16 On-chip characters: (a) Table 2; (b) Table 3.

## APPLICATION INFORMATION (continued)

## Character generation (continued)

The 128 most commonly used characters are contained in Table 0, these are the standard upper and lower-case letters of the Roman alphabet, numerals, punctuation and the more common accented characters. In normal text transmission, Table 0 is used most of the time. Table 1 contains other accented characters. Miscellaneous characters, mathematical symbols, the line drawing character set and accents without associated symbols are contained in Table 2. Table 3 contains the block mosaics for the basic alpha-mosaic service and also the new smooth mosaics.

The four tables stored in the external RAM (Tables 4 to 7) are used for DRCS.

## Scroll map

The scroll map uses a 26-byte area of on-chip RAM and functions in association with the timing chain. It maps the scan row on to the fetched memory row so allowing the stored page to be displayed in any row order. For each row, a 1-byte pointer to the display memory row is stored in the scroll map. This allows scrolling without the need for data transfer to, or from, side storage.
Additional control bits are stored, allowing 1 to 25 rows to be displayed at any location on the screen.

## Colour map and digital-to-analogue converters

The colour map RAM contains thirty-two 12-bit words that are loaded by the microprocessor and read out in three 4-bit groups at pixel rate. Each group is fed to a non-linear (gamma-corrected) D-A converter. The resulting $R, G$ and $B$ outputs are low-impedance with peak-to-peak amplitudes controlled by the reference voltage applied at pin 21.

## Cursor

The cursor is available in the stack mode. Its position, character code, character table, foreground colour, background colour, lining and flash attributes are all software programmable via internal register bits.

## NON-VIDEOTEX APPLICATIONS

For non-Videotex applications, the device will also support the following operating modes:
Explicit fill mode. An alternative 40 character/rows mode which does not use the memory compression technique of stack coding. More display memory is required but there are no limitations on the number of display attribute changes per row.

80 characters/rows mode. When operating with 80 characters per row, the available display attributes are eight foreground colours, eight (potentially different) background colours (including transparent) as well as underline and blink.
Full field DRCS mode. This mode is not mutually exclusive to the explicit fill and 80 characters/rows modes but rather the available DRCS memory is expanded so that the whole screen can be covered, thus enabling a 'bit map'. All ROM-based characters and all display attributes remain available.

## MICROPROCESSOR and RAM BUS INTERFACE

Three types of data transfer take place at the bus interface:

- FTFROM fetches data from the display memory
- The microprocessor reads from, or writes to, FTFROM's internal register map
- The microprocessor accesses the display memory

FTFROM access to display memory (Figs 17 and 18)
FTFROM accesses the external display memory via a 16 -bit multiplexed address and data bus with a cycle time of $496,5 \mathrm{~ns}$ ( $F 6=6,041957 \mathrm{MHz}$ ). The address strobe ( $\overline{\mathrm{AS}}$ ) signal from FTFROM flags the bus cycle and writes the address into octal latches (74LS373). The display data is stored in bytes of upper (most-significant) and lower (least-significant) display information and is always fetched in pairs of bytes (upper + lower = 16 bits). The upper and lower display RAM sections are enabled simultaneously by the upper and lower data strobes (respectively $\overline{U D S}$ and $\overline{\text { LDS }}$ ) which are always asserted together to fetch a 16 -bit word. The read/write control R/W is included although FTFROM only reads from the display memory.

(1) 74LS373 octal transparent latch (3-state)

Fig. 17 Simple RAM interface circuit for display memory access.


Fig. 18 Bus timing for display memory access.

## APPLICATION INFORMATION (continued)

## FTFROM access to display memory (continued)

The display memory organization uses the word/byte addressing convention adopted for the SCN68000 microprocessor series. Data fetched on the 16 -bit bus is considered in terms of bytes where the even numbered bytes use the upper (most-significant) part of the bus as shown in Fig. 19. The word addresses are numerically the same as the upper byte that they contain - there are no odd-numbered word addresses.


Fig. 19 Display memory word/byte organization.

## Warning time

As FTFROM is a real-time display device, it must have direct access to the display memory with priority over the microprocessor and other peripheral devices. This is achieved by FTFROM issuing a bus request $(\overline{\mathrm{BR}})$ signal for the duration of the memory access plus a programmable advance warning time which allows the microprocessor to complete its current bus cycle.
In systems where the buses of the microprocessor and FTFROM are intimately connected (connected systems), $\overline{B R}$ may be used to suspend all microprocessor activity so that FTFROM can act as a dedicated DMA controller. In systems where the two buses are separated by buffers (disconnected systems), $\overline{\mathrm{BR}}$ may be used either to generate an interrupt or as a direct signal. To these ends, the warning time between the assertion of $\overline{B R}$ and the beginning of FTFROM's bus activity is programmable to be between 0 and $22,84 \mu$.

## Microprocessor access to register map

FTFROM has a set of internal registers which, when memory-mapped, behave as an 8-bit wide RAM connected to the upper part of the data bus (Fig. 20). The control signals $\overline{U D S}$ and $\mathrm{R} / \bar{W}$ are reversed to become inputs and the register map is enabled by the signal $\overline{R E}$. Addresses are input via the lower part of the bus. A data transfer acknowledge signal ( $\overline{\mathrm{DTACK}}$ ) indicates to the microprocessor that the data transfer is complete.


Fig. 20 Microprocessor access to register map.
The main data and address paths used in a connected 68000 interface are shown in Fig. 21. The outputs from the octal latches (74LS373) are enabled only when the 68000 has made the bus available in response to a bus request $(\overline{\mathrm{BR}})$. When the register map is accessed data is transferred via the upper part of the bus and the microprocessor's low-order address is passed to FTFROM via the octal buffers (74LS244). At the same time the bidirectional buffers (74LS245) disable the signals from the low order data bus of the 68000 .
The buffers ' 244 and ' 245 may be omitted in a 16 -bit write-only configuration where the least-significant data byte is interpreted by FTFROM as an address. Here it will generally be necessary for the microprocessor to hold a (readable) 'master copy' of FTFROM's scroll map contents at a location in its main memory.

## 8-bit microprocessors

Although the control bus is optimised for the SCN68000 16-bit microprocessor unit, FTFROM will operate with a number of widely differing industry-standard 8,16 or more-bit microprocessors or microcontrollers (e.g. SCN68008, MAB8051). The interfacing of 8 -bit microprocessors to the 16 -bit wide display memory is made simple by FTFROM's on-chip link-through buffer which provides the microprocessor with bidirectional access to the lower (odd) half of the memory. The link-through buffer is enabled by the buffer-enable signal BUFEN, and the send/receive direction is controlled by the signal $\bar{S} / R$.
The main data and address paths used in a connected 8 -bit microprocessor system are shown in Fig. 22. The interface is similar to that of the 16 -bit system but here the display memory does not receive A0 as an address, rather AO is used as the major enabling signal for BUFEN (enables when HIGH).

## APPLICATION INFORMATION (continued)


(1) 74LS373 octal transparent latch (3-state)
(2) 74LS244 octal buffer (3-state)
(3) 74LS245 octal transceiver (3-state)
(4) SCN68000 microprocessor unit

Fig. 21 Connected 16 -bit microprocessor system.

(1) 74LS373 octal transparent latch (3-state)
(2) 74LS244 octal buffer (3-state)

Fig. 22 Connected 8-bit microprocessor system.

## APPLICATION INFORMATION (continued)

## Disconnected systems

For many applications it may be desirable to disconnect FTFROM and the display memory from the microprocessor and its ROM, RAM and other peripherals by using isolating buffers as shown in Fig. 23. The two parts of the system then operate independently and communicate only when the microprocessor accesses FTFROM's register map or the display memory.

(1) 74LS373 octal transparent latch (3-state)
(2) 74LS244 octal buffer (3-state)
(3) 74LS245 octal bus transceiver (3-state)

Fig. 23 Disconnected 8-bit system.

## Synchronization

## Stand-alone mode

As a stand-alone device (e.g. in terminal applications) FTFROM can output a composite sync signal (TCS) to the display timebase IC or to a monitor. Timing is obtained from a $6,041957 \mathrm{MHz}$ on-chip oscillator using an external crystal as shown in Fig. 24.


Fig. 24 Stand-alone synchronization mode.

## Simple-slave

In the simple-slave mode FTFROM synchronizes directly to another device as shown in Fig. 25. FTFROM's horizontal counter is reset by the falling edge of TCS. A dead time of 250 ns is built in to avoid resetting the counter at every tv line and so prevents screen jitter. Field synchronization is made using FTFROM's internal field sync separator.


Fig. 25 Simple-slave (direct sync) mode.

## APPLICATION INFORMATION (continued)

## Synchronization (continued)

## Phase-locked slave

The phase-locked slave (indirect sync) mode is shown in Fig. 26. A phase-locked VCO in the SAA5230 teletext video processor provides sync to the timebases. When FTFROM is active, its horizontal counter forms part of the phase control loop - a horizontal reference is fed back to the SAA5230 from the SAND output and a vertical reference is generated by feeding separated composite sync to FTFROM's field sync separator via the VCS input. In the phase-locked slave mode, the display derived from FTFROM can sync with that from a tv source or a local VLP player, thus giving picture-in-text display possibilities.


Fig. 26 Phase-locked slave (indirect sync) mode.

## EUROM 60 Hz

## GENERAL DESCRIPTION

The SAA5361 EUROM is a single-chip VLSI NMOS crt controller capable of handling all display functions required by the CEPT videotex terminal, model A4. Only minimal hardware is required to produce a videotex terminal using EUROM - the simplest configuration needs just a microcontroller and 4 Kbytes of display memory.

## Features

- Minimal additional hardware required
- Screen formats of $40 / 80$ character by 1 -to- 25 row display
- 512 alpharumeric or graphical characters on-chip or extendable off-chip
- Serial attribute storage (STACK) and parallel attribute storage
- Dynamically redefinable character (DRCS) capability over full field
- Interfaces with 8/16-bit microprocessors with optional direct memory access
- On-chip scroll map minimizes data to be transferred when scrolling
- On-chip colour map RAM (4096 locations) and three on-chip digital-to-analogue converters allow 32 colours on-screen
- On-chip digital-to-analogue converters are non-linear to compensate for crt non-linearity
- Memory interface capable of supporting multi-page terminals. EUROM can access up to 128 Kbytes of display memory
- Programmable cursor
- Programmable local status row
- Three synchronization modes:
stand-alone built-in oscillator operating with an external 7.2 MHz crystal simple slave directly synchronized from the source of text composite sync phase-locked slave indirect synchronization allows picture-in-text displays (e.g. VCR/VLP video with text overlay)
- On-chip timing composite sync output
- Zoom feature which allows the height of any group of rows to be increased to enhance legibility


## PACKAGE OUTLINE

40-lead DIL; plastic (SOT129).


Fig. 1 Block diagram.

| PINNING |  |  |
| :---: | :---: | :---: |
| 1 | $\mathrm{V}_{\text {SS1 }}$ | Ground 0 V . |
| 2 | BUFEN | Buffer enable input to the 8-bit link-through buffer. |
| 3 | $\overline{\text { RE }}$ | Register enable input. This enables A1 to A6 and $\overline{\text { UDS }}$ as inputs, and D8 to D15 as input/outputs. |
| 4 to 19 | $\begin{aligned} & \text { A16 to A1/ } \\ & \text { D15 to D0 } \end{aligned}$ | Multiplexed address and data bus input/outputs. These pins also function as the 8 -bit link-through buffer. |
| 20 | $\mathrm{V}_{\text {SS2 }}$ | Ground ( 0 V ). |
| 21 | REF | Analogue reference input. |
| $\begin{aligned} & 22 \\ & 23 \\ & 24 \end{aligned}$ | $\left.\begin{array}{l} \mathrm{B} \\ \mathrm{G} \\ \mathrm{R} \end{array}\right\}$ | Analogue outputs (signals are gamma-corrected). |
| 25 | $\overline{\text { VDS }}$ | Switching output for dot, screen (row), box and window video data; for use when video signal is present (e.g. from tv, VLP, alpha + photographic layer). This output is LOW for tv display and HIGH for text and will interface directly with a number of colour decoder ICs. |
| 26 | $\bar{O}$ | Output disable causing R, G, B and VDS outputs to go to high-impedance state. Can be used at dot-rate. |
| 27 | CLKO | 14.4 MHz clock output for hard-copy dot synchronization (referenced to output dots). |
| 28 | SAND | Sandcastle feedback to other circuit, when display must be locked to a VLP. The phase-lock part of the sandcastle waveform can be disabled. |
| 29 | F1/F6 | 1.2 MHz or 7.2 MHz output. |
| 30 | F6 | 7.2 MHz clock input. Internal AC coupling is provided. |
| 31 | vCS/OSco | Video composite sync input for phase reference of vertical display timing when locking to a video source or, in stand-alone sync mode, output from internal oscillator circuit (fixed frequency). |
| 32 | $\overline{\text { TCS }}$ | Text composite sync input/output depending on master/slave status. |
| 33 | $\overline{\mathrm{FS}} / \overline{\mathrm{DDA}}$ | Field sync pulse output or defined-display-area flag output (both referenced to output dots). |
| 34 | $\overline{\text { UDS }}$ | Upper data strobe input/output. |
| 35 | $\overline{\text { LDS }}$ | Lower data strobe output. |
| 36 | $\overline{\text { DTACK }}$ | Data transfer acknowledge (open drain output). |
| 37 | $\overline{B R}$ | Bus request to microprocessor (open drain output). |
| 38 | $\overline{\text { AS }}$ | Address strobe output to external address latches. |
| 39 | $\mathrm{R} / \bar{W}(\bar{S} / \mathrm{R})$ | Read/write input/output. Also serves as send/receive for the link-through buffer. |
| 40 | $V_{\text {DD }}$ | Positive supply voltage ( +5 V ). |



Fig. 2 Pinning diagram.

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)

Supply voltage range (pin 40)
Maximum input voltage (except F6, $\overline{\text { TCS }}$, REF)
Maximum input voltage (F6, TCS
Maximum input voltage (REF)
Maximum output voltage
Maximum output current
Operating ambient temperature range
Storage temperature range

| $V_{\text {DD }}$ | -0.3 to +7.5 V |
| :--- | ---: |
| $V_{\text {Imax }}$ | -0.3 to +7.5 V |
| $\mathrm{~V}_{\text {Imax }}$ | -0.3 to +10.0 V |
| $\mathrm{~V}_{\text {REF }}$ | -0.3 to +3.0 V |
| $\mathrm{~V}_{\text {Omax }}$ | -0.3 to +7.5 V |
| $\mathrm{I}_{\text {Omax }}$ | 10 mA |
| $\mathrm{~T}_{\text {amb }}$ | 0 to $+60^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {stg }}$ | -55 to $+125{ }^{\circ} \mathrm{C}$ |

Outputs other than CLKO, OSCO, R, G, B, and VDS are short-circuit protected.

## CHARACTERISTICS

$V_{D D}=5 \mathrm{~V} \pm 5 \% ; V_{S S}=0 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=0$ to $+60^{\circ} \mathrm{C}$, unless otherwise specified

| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| SUPPLY |  |  |  |  |  |
| Supply voltage (pin 40) | $V_{\text {DD }}$ | 4.75 | 5.0 | 5.25 | $\checkmark$ |
| Supply current (pin 40) | ${ }^{\text {I D D }}$ | - | - | 390 | mA |
| INPUTS |  |  |  |  |  |
| F6 |  |  |  |  |  |
| Slave modes (Fig. 3) |  |  |  |  |  |
| Input voltage (peak-to-peak value) | $V_{1(p-p)}$ | 2.5 | 3.0 | 7.0 | v |
| Input leakage current at $V_{I}=0 \text { to } V_{C C} \text { max } ; T_{a m b}=25^{\circ} \mathrm{C}$ | ${ }^{\text {L }}$ I | - | - | 20 | $\mu \mathrm{A}$ |
| Input capacitance | $\mathrm{C}_{1}$ | - | - | 12 | pF |
| Stand-alone mode (Fig. 4) |  |  |  |  |  |
| Series capacitance of crystal | $\mathrm{C}_{1}$ | - | 28 | - | fF |
| Parallel capacitance of crystal | $\mathrm{C}_{0}$ | - | 7.1 | - | pF |
| Resonance resistance of crystal | $\mathrm{R}_{\mathrm{r}}$ | - | - | 60 | $\Omega$ |
| $\overline{\text { BUFEN, }}$, $\overline{\mathrm{RE}}, \overline{\text { OD }}$ |  |  |  |  |  |
| Input voltage LOW | $V_{\text {IL }}$ | 0 | - | 0.8 | V |
| Input voltage HIGH | $\mathrm{V}_{\text {IH }}$ | 2.0 | - | 6.5 | V |
| Input leakage current at $\mathrm{V}_{1}=0 \text { to } \mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$ | IIL | -10 | - | +10 | $\mu \mathrm{A}$ |
| Input capacitance | $\mathrm{C}_{1}$ | - | - | 7 | pF |
| REF (Fig. 5) |  |  |  |  |  |
| Input voltage | $\mathrm{V}_{\text {REF }}$ | 0 | 1 to 2 | 2.7 | V |
| Resistance (pin 21 to pin 20) with REF supply and $\mathrm{R}, \mathrm{G}, \mathrm{B}$ outputs OFF | $\mathrm{R}_{\text {REF }}$ | - | 125 | - | $\Omega$ |

CHARACTERISTICS (continued)

| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| OUTPUTS |  |  |  |  |  |
|  |  |  |  |  |  |
| Output voltage high level at $\mathrm{I}_{\mathrm{O}}=0 \text { to }-10 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{OH}}$ | 4.2 | - | $V_{\text {DD }}$ | V |
| Output voltage intermediate level at $\mathrm{I}_{\mathrm{O}}=-10 \text { to }+10 \mu \mathrm{~A}$ | $\mathrm{V}_{\text {OI }}$ | 1.3 | - | 2.7 | V |
| Output voltage low level at $\mathrm{I}_{\mathrm{O}}=0.2 \mathrm{~mA}$ | $\mathrm{V}_{\text {OL }}$ | 0 | - | 0.2 | V |
| Load capacitance (note 1) | $c_{L}$ | - | - | 130 | pF |
| F1/F6, $\overline{\text { DDA }} / \overline{\text { FS }}$ |  |  |  |  |  |
| Output voltage HIGH | $\mathrm{V}_{\mathrm{OH}}$ | 2.4 | - | $V_{\text {DD }}$ | V |
| Output voltage LOW at $\mathrm{I}_{\mathrm{OL}}=3.2 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{OL}}$ | 0 | - | 0.4 | V |
| Load capacitance (note 1) | $c_{L}$ | - | - | 50 | pF |
| LDS, $\overline{\text { AS }}$ |  |  |  |  |  |
| Output voltage HIGH at $\mathrm{I}_{\mathrm{OH}}=-200 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{OH}}$ | 2.0 | - | $\mathrm{V}_{\mathrm{DD}}$ | V |
| Output voltage LOW at $\mathrm{I}_{\mathrm{OL}}=3.2 \mathrm{~mA}$ | $\mathrm{V}_{\text {OL }}$ | 0 | - | 0.8 | V |
| Load capacitance (note 1) | $C_{L}$ | - | - | 200 | pF |
| $\overline{\text { DTACK, }} \overline{\mathrm{BR}} \cdot$ (open drain outputs) |  |  |  |  |  |
| Output voltage LOW at $\mathrm{I}_{\mathrm{OL}}=3.2 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{OL}}$ | 0 | - | 0.4 | v |
| Load capacitance (note 1) | $\mathrm{C}_{\mathrm{L}}$ | - | - | 150 | pF |
| Capacitance (OFF state) | $\mathrm{C}_{\text {OFF }}$ | - | - | 7 | pF |
| R, G, B (note 2) |  |  |  |  |  |
| Output voltage HIGH (note 3) at $\mathrm{I}_{\mathrm{OH}}=-100 \mu \mathrm{~A} ; \mathrm{V}_{\mathrm{REF}}=2.7 \mathrm{~V}$ | $\mathrm{V}_{\mathrm{OH}}$ | 2.4 | - | - | V |
| Output voltage LOW at $\mathrm{I}_{\mathrm{OL}}=2 \mathrm{~mA}$ (note 10) | $\mathrm{V}_{\mathrm{OL}}$ | - | - | 0.4 | V |
| Output resistance during line blanking | $\mathrm{R}_{\text {OBL }}$ | - | - | 150 | $\Omega$ |
| Output capacitance (OFF state) | COFF | - | - | 12 | pF |
| $\begin{aligned} & \text { Output leakage current (OFF state) } \\ & \begin{array}{l} \text { at } V_{1}=0 \text { to } \mathrm{V}_{D D^{+}} 0.3 \mathrm{~V} ; \\ T_{\text {amb }}=25^{\circ} \mathrm{C} \end{array} \end{aligned}$ | 'OFF | -10 | - | + 10 | $\mu \mathrm{A}$ |
| Clocko |  |  |  |  |  |
| Output voltage HIGH | $\mathrm{V}_{\mathrm{OH}}$ | 2.0 |  | $V_{\text {DD }}$ | V |
| Output voltage LOW | $\mathrm{V}_{\mathrm{OL}}$ | 0 |  | 0.8 | V |
| Load capacitance (note 1) | $\mathrm{C}_{\mathrm{L}}$ | - |  | 50 | pF |


| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| VDS |  |  |  |  |  |
| Output voltage HIGH | VOH | 2.0 | - | VDD | V |
| Output voltage LOW | $\mathrm{V}_{\mathrm{OL}}$ | 0 | - | 0.8 | V |
| $\begin{aligned} & \text { Output leakage current (OFF state) } \\ & \text { at } \mathrm{V}_{1}=0 \text { to } \mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V} ; \\ & \mathrm{T}_{\mathrm{amb}}=25{ }^{\circ} \mathrm{C} \end{aligned}$ | ${ }^{1} \mathrm{LO}$ | -10 | - | +10 | $\mu \mathrm{A}$ |
| INPUTS/OUTPUTS |  |  |  |  |  |
| VCS/OSCO |  |  |  |  |  |
| Input voltage HIGH | $\mathrm{V}_{\text {IH }}$ | 2.0 | - | 6.0 | V |
| Input voltage LOW | VIL | 0 | - | 0.8 | V |
| Output leakage current (output OFF) at $\mathrm{V}_{1}=0 \text { to } \mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |  |  |  |  |  |
| Tamb $=25$ Input capacitance | ${ }_{\text {clo }}$ | -10 | - | +10 10 | ${ }_{\mu}^{\mu \mathrm{A}}$ |
| Load capacitance (note 1) | $\mathrm{C}_{\mathrm{L}}$ | - | - | 50 | pF |
| $\overline{\text { TCS }}$ |  |  |  |  |  |
| Input voltage HIGH | $\mathrm{V}_{\text {IH }}$ | 3.5 | - | 10.0 | V |
| Input voltage LOW | $V_{\text {IL }}$ | 0 | - | 1.5 | V |
| Output leakage current at $V_{1}=0 \text { to } V_{D D}+0.3 \mathrm{~V} \text {; }$ |  |  |  |  |  |
| $\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$ | ILO | -10 | - | $+10$ | $\mu \mathrm{A}$ |
| Input capacitance | Cl | - | - | 10 | pF |
| Output voltage HIGH at $I_{O H}=-200$ to $100 \mu \mathrm{~A}$ |  | 2.0 |  | 6.0 | V |
| $\underset{\text { Output voltage LOW at } \mathrm{V}_{\mathrm{OL}}=3.2 \mathrm{~mA}}{ }$ | VOH VOL | 2.0 0 | - | 0.0 0.8 | V |
| Load capacitance (note 1) | $C_{L}$ | - | - | 50 | pF |
| A1/D0 to A16/D15 |  |  |  |  |  |
| Input voltage LOW | $V_{\text {IL }}$ | 0 | - | 0.8 | V |
| Input voltage HIGH | VIH | 2.0 | - | 6.0 | V |
| Output leakage current $\mathrm{V}_{1}=0 \text { to } \mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V} ;$ |  |  |  |  |  |
| $\mathrm{T}_{\text {amb }}=25^{\circ} \mathrm{C}$ | ILO | -10 | - | $+10$ | $\mu \mathrm{A}$ |
| Input capacitance | $\mathrm{Cl}_{1}$ | - | - | 10 | pF |
| Output voltage HIGH at $\mathrm{I}^{\mathrm{OH}}=-200 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{OH}}$ | 2.4 | - | VDD | V |
| Output voltage LOW at $\mathrm{I}_{\mathrm{OL}}=3.2 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{OL}}$ | 0 | - | 0.4 | V |
| Load capacitance (note 1) | $\mathrm{C}_{\mathrm{L}}$ | - | - | 200 | pF |
| UDS ; R/W |  |  |  |  |  |
| Input voltage LOW | VIL | 0 | - | 0.8 | V |
| Input voltage HIGH | $V_{\text {IH }}$ | 2.0 | - | 6.0 | V |
| Output leakage current at $V_{1}=0 \text { to } V_{D D^{+}}+0.3 \mathrm{~V} ;$ |  |  |  |  |  |
| $\mathrm{T}_{\text {amb }}=25^{\circ} \mathrm{C}$ | $\mathrm{I}_{\text {LO }}$ | -10 | - | $+10$ | $\mu \mathrm{A}$ |
| Input capacitance | $\mathrm{ClN}^{\text {IN }}$ | - | - | 10 | pF |
| Output voltage HIGH $\left(\mathrm{I}_{\mathrm{OH}}=-200 \mu \mathrm{~A}\right)$ | $\mathrm{V}_{\mathrm{OH}}$ | 2.0 | - | $V_{\text {DD }}$ | V |
| Output voltage LOW |  |  |  |  |  |
| $(1)$ | $\mathrm{V}_{\mathrm{OL}}$ | 0 | - | 0.8 | V |
| Load capacitance (note 1) | $\mathrm{C}_{\mathrm{L}}$ | - | - | 200 | pF |

CHARACTERISTICS (continued)

| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| TIMING |  |  |  |  |  |
| Values guaranteed at 0.8 V and 2.0 V levels F6 input frequency at 7.2 MHz |  |  |  |  |  |
| F6 (Fig. 3) |  |  |  |  |  |
| Rise and fall times | $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | 10 | - | 69 | ns |
| Frequency | $\mathrm{f}_{\mathrm{F} 6}$ | - | 72 | - | MHz |
| CLKO, F1/F6, R, G, B, $\overline{\mathrm{VDS}}$, <br> $\overline{\mathrm{FS}} / \overline{\mathrm{DDA}}, \overline{\mathrm{OD}}$ (notes 4,5 and Fig. 6) |  |  |  |  |  |
| CLKO HIGH time | ${ }^{\text {t CLKH }}$ | 20 | - | - | ns |
| CLKO LOW time | ${ }^{\text {t CLKL }}$ | 12 | - | - | ns |
| CLKO rise and fall times | ${ }^{\text {t CLK }}$ | - | - | 10 | ns |
| CLKO | ${ }^{\text {t CLK }}$ f | - | - | 10 | ns |
| CLKO HIGH to R, G, B, VDS floating after $\overline{\mathrm{OD}}$ fall |  | 0 | - | 30 | ns |
| Skew between outputs R, G, B, VDS | ${ }^{\text {t V S }}$ | - | - | 20 | ns |
| $R, G, B, \overline{V D S}$ rise and fall times | ${ }^{\text {t }} \mathrm{Vr}^{\prime}, \mathrm{t}_{\mathrm{Vf}}$ | - | - | 30 | ns |
| CLKO HIGH to R, G, B, $\overline{\mathrm{VDS}}$ active after $\overline{O D}$ rise | ${ }^{\text {t }}$ AOD | 0 | - | 60 | ns |
| F1 HIGH time (note 5) | ${ }^{\text {t }}$ F 1 H | 333 | 417 | 500 | ns |
| F1 LOW time (note 5) | ${ }^{\text {t }}$ F1L | 333 | 417 | 500 | ns |
| F6 HIGH time | ${ }^{\text {t F 6 }}$ H | 33 | 69 | 100 | ns |
| F6 LOW time | ${ }^{\text {t }}$ F6L | 33 | 69 | 100 | ns |
| $\overline{O D}$ to CLKO rise set-up | ${ }^{\text {todS }}$ | - | - | 45 | ns |
| $\overline{\mathrm{OD}}$ to CLKO HIGH hold | ${ }^{\text {toDH }}$ | - | - | 0 | ns |
| MEMORY ACCESS TIMING (notes 1, 6, 7 and Fig. 7) |  |  |  |  |  |
| $\overline{\text { UDS }}$, $\overline{\text { LDS }}$, $\overline{\text { AS }}$ |  |  |  |  |  |
| Cycle time | $\mathrm{t}_{\text {cyc }}$ | - | 417 | - | ns |
| UDS HIGH to bus-active for address output | ${ }^{\text {t SAA }}$ | 65 | - | - | ns |
| Address valid set-up to $\overline{\text { AS }}$ fall | ${ }^{\text {t }}$ ASU | 16 | - | - | ns |
| Address valid hold from $\overline{\text { AS }}$ LOW | ${ }^{\text {t }}$ ASH | 16 | - | - | ns |
| Address float to UDS fall | ${ }^{\text {t }}$ AFS | 0 | - | - | ns |


|  | parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\overline{\text { AS }}$ LOW to $\overline{\text { UDS }}$ fall delay | ${ }^{\text {t }}$ ATD | 42 | - | - | ns |
|  | UDS, LDS HIGH time | $t_{\text {thD }}$ | 180 | - | - | ns |
|  | UDS, $\overline{\text { LDS }}$ LOW time (note 9) | ${ }^{\text {t L DS }}$ | 160 | - | - | ns |
|  | $\overline{\text { AS HIGH time }}$ | thas | 100 | - | - | ns |
|  | $\overline{\text { AS }}$ LOW time | thas | 240 | - | - | ns |
|  | Data valid set-up to UDS rise | ${ }^{\text {t DSU }}$ | 25 | - | - | ns |
|  | Data valid hold from UDS HIGH | ${ }^{\text {t }}$ DSH | 10 | - | - | ns |
|  | $\overline{\text { UDS }}$ HIGH to $\overline{\text { AS }}$ rise delay | tUAS | 0 | - | 15 | ns |
|  | $\overline{\text { AS }}$ LOW to data valid | ${ }^{\text {t }}$ AFA | - | - | 225 | ns |
|  | Link-through buffers (notes 6, 7 and Fig. 8) |  |  |  |  |  |
|  | $\overline{\text { BUFEN }}$ LOW to output valid | ${ }^{\text {t BEA }}$ | - | - | 85 | ns |
|  | Link-through delay time | ${ }_{\text {t }}^{\text {LTD }}$ | - | - | 70 | ns |
|  | Input data float prior to direction change | $\mathrm{t}_{\text {IFR }}$ | 0 | - | - | ns |
|  | Output float after direction change | toFR | - | - | 50 | ns |
|  | Output float after BUFEN HIGH | $t_{B E D}$ | - | - | 50 | ns |
|  | Microprocessor READ from EUROM (Fig. 9) |  |  |  |  |  |
|  | R/V/ HIGH set-up to $\overline{\text { UDS }}$ fall | trud | 0 | - | - | ns |
|  | UDS LOW to returned-data access time | tuda | - | - | 210 | ns |
|  | $\overline{\mathrm{RE}}$ LOW to returned data access time | ${ }^{\text {t REA }}$ | - | - | 210 | ns |
|  | Data valid to $\overline{\text { DTACK }}$ LOW delay | ${ }^{\text {t }}$ DTL | 0 | - | - | ns |
|  | $\overline{\text { DTACK }}$ LOW to $\overline{\text { UDS }}$ rise | ${ }^{\text {t DLU }}$ | 10 | - | - | ns |
|  | $\overline{\text { UDS HIGH to } \overline{\text { DTACK }} \text { rise }}$ | ${ }^{\text {t DTR }}$ | 0 | - | 50 | ns |
|  | UDS HIGH to address hold | ${ }^{\text {t DSA }}$ | 10 | - | - | ns |
|  | UDS HIGH to data hold | ${ }^{\text {t }}$ DSH | 8 | - | - | ns |
|  | $\overline{\text { UDS HIGH to } \overline{\mathrm{RE}} \text { rise }}$ | tSRE | 10 | - | - | ns |
|  | U'VS HIGH to R/W fall | tudR | 0 | - | - | ns |
|  | UDS LOW to DTACK LOW | ${ }^{\text {t }}$ DSD | - | - | 260 | ns |
|  | Address valid to $\overline{U D S}$ fall | ${ }^{\text {t }}$ AUL | 0 | - | - | ns |

CHARACTERISTICS (continued)

| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| MEMORY ACCESS TIMING (continued) <br> Microprocessor WRITE to EUROM (Fig. 10) <br> Write cycle time (note 8) <br> R/W LOW set-up to UDS fall <br> $\overline{B E}$ LOW to $\overline{U D S}$ fall <br> Address valid to $\overline{U D S}$ fall <br> $\overline{\text { UDS }}$ LOW time <br> Data valid to $\overline{U D S}$ rise <br> UDS LOW to DTACK LOW <br> $\overline{\text { UDS }}$ HIGH to DTACK rise <br> UDS HIGH to data hold <br> $\overline{\text { UDS }}$ HIGH to address hold <br> $\overline{\text { UDS }}$ HIGH to $\overline{\mathrm{RE}}$ rise <br> $\overline{U D S}$ HIGH to R/W rise <br> F1/F6 to memory access cycle (Fig. 11) <br> $\overline{\text { UDS }}$ HIGH to F 6 (component of F1/F6) rise (notes 1,6 and 7) <br> F6 (component of F1/F6) HIGH to UDS rise <br> SYNCHRONIZATION and BLANKING TCS, SAND, $\overline{\text { FS }} / \overline{\mathrm{DDA}}$ <br> See Fig. 12 for timing relationships and Fig. 13 for vertical sync and blanking waveforms. | twCy <br> ${ }^{t}$ WUD <br> tres <br> ${ }^{t}$ ASS <br> ${ }^{t}$ LUS <br> ${ }^{t}$ DSS <br> ${ }^{\text {t DTA }}$ <br> ${ }^{\text {t DTR }}$ <br> ${ }^{t}$ DSH <br> ${ }^{t}$ DSA <br> tSRE <br> tUDW <br> tUF6 <br> ${ }^{\text {t F }} 6 \mathrm{U}$ | $\begin{aligned} & 500 \\ & 0 \\ & 30 \\ & 30 \\ & 100 \\ & 80 \\ & 0 \\ & 0 \\ & 10 \\ & 10 \\ & 10 \\ & 0 \\ & \\ & 20 \\ & 40 \end{aligned}$ |  | $\begin{aligned} & 60 \\ & 50 \end{aligned}$ | ns ns ns ns ns ns ns ns ns ns ns ns ns ns |

## Notes to the characteristics

1. All pins are tested with a 150 pF load capacitor.
2. 16 -level analogue voltage outputs.
3. Output voltage guaranteed when programmed for top level.
4. CLKO, $\mathrm{F} 1 / \mathrm{F6}, \overline{\mathrm{VDS}}, \overline{\mathrm{FS}} / \overline{\mathrm{DDA}}$ : reference levels $=0.8$ to 2.0 V .
$R, G, B$ : reference levels $=0,8$ to $2,0 \mathrm{~V}$ with $V_{R E F}=2.7 \mathrm{~V}$.
5. These times may momentarily be reduced to a nominal 69 ns in slave-sync mode at the moment of re-synchronization.
6. Reference levels $=0.8$ to 2.0 V .
7. F6 input at 6 MHz .
8. Microprocessor write cycle times of less than 500 ns are permitted but often result in Wait States being generated, the precise timing of $\overline{\text { TTACK }}$ will then depend on the internal synchronization time
9. This timing may be infringed at the beginning and end of the memory access window.
10. Output voltage guaranteed when programmed for bottom level.


Fig. 3 F6 input waveform.


Fig. 4(a) Oscillator circuit for SAA5361 stand-alone sync mode and (b) equivalent circuit of crystal at resonance (see characteristics for values).


Fig. 5 Circuit arrangement giving one-of-sixteen reference voltage levels for the $R, G$ or $B$ analogue outputs.


Fig. 6 Video timing.


Fig. 7 Memory access timing.


Fig. 8 Timing of link-through buffers.


Fig. 9 Timing of microprocessor read from EUROM.


Fig. 10 Timing of microprocessor write to EUROM.


Fig. 11 Timing of $\mathrm{F} 1 / \mathrm{F} 6$ to memory access cycle.

## DEVELOPMENT DATA



Fig. 12 Timing of synchronization and blanking outputs; all timings are nominal and assume $\mathrm{f}_{\mathrm{F}} 6=7.2 \mathrm{MHz}$.


## APPLICATION INFORMATION

## More detailed application information is available on request BASIC VIDEOTEX DECODER CONFIGURATION

A basic, practical decoder configuration is shown in Fig. 14, reference should also be made to the block diagram Fig. 1.


Fig. 14 Basic videotex decoder configuration.
Character and attribute data is fetched from the external memory, processed by the row buffer fill logic according to the stack coding scheme (in stack mode) and then fed into one half of the dual display row buffer. The data fetch process takes place during one line-flyback period (per row) and, since time is required to complete the fill, the other half of the dual row buffer is used for display. The row buffers exchange functions on alternate rows - each holds the 40 columns of 32 bits required to define explicitly every character in a row.

The addresser is used for row buffer filling and for fetching screen colours, and during the display time it is also used for addressing DRCS characters.

## Timing

The timing chain operates from an external 7.2 MHz clock or an on-chip fixed-frequency crystal oscillator. The basic video format is 40 characters per row, $24 / 25$ rows per page and 10 video lines per row. EUROM will also operate with 20/21 rows per page and 12 video lines per row. The two extra lines per row are added symmetrically and contain background colour only for ROM-based alphanumeric characters. DRCS characters, block and smooth mosaics and line drawing characters occupy all 12 lines.

The display is generated to $625-\mathrm{line} / 60 \mathrm{~Hz}$ scanning (interlaced or non-interlaced).
In addition to composite sync (pin 32) for conventional timebases, a clock output at 1.2 MHz or 7.2 MHz (pin 29) is available for driving other videotex devices, and a 14.4 MHz clock (pin 27) is available for hard-copy dot synchronization. A defined-display-area timing signal (pin 33) simplifies the application of external peripherals such as a light pen; this signal is nominally coincident with the character dot information.

## APPLICATION INFORMATION (continued)

## Character generation

EUROM supports eight character tables, each of (nominally) 128 characters. Four tables are in on-chip ROM and contain fixed characters and four are stored in an external RAM. The contents of the fixed character tables (Tables 0 to 3 ) are shown in Figs 15 and 16.

(a)

(b)

Fig. 15 On-chip characters: (a) Table 0; (b) Table 1.


Fig. 16 On-chip characters: (a) Table 2; (b) Table 3.

## APPLICATION INFORMATION (continued)

## Character generation (continued)

The 128 most commonly used characters are contained in Table 0, these are the standard upper and lower-case letters of the Roman alphabet, numerals, punctuation and the more common accented characters. In normal text transmission, Table 0 is used most of the time. Table 1 contains other accented characters. Miscellaneous characters, mathematical symbols, the line drawing character set and accents without associated symbols are contained in Table 2. Table 3 contains the block mosaics for the basic alpha-mosaic service and also the new smooth mosaics.
The four tables stored in the external RAM (Tables 4 to 7) are used for DRCS.

## Scroll map

The scroll map uses a 26-byte area of on-chip RAM and functions in association with the timing chain. It maps the scan row on to the fetched memory row so allowing the stored page to be displayed in any row order. For each row, a 1-byte pointer to the display memory row is stored in the scroll map. This. allows scrolling without the need for data transfer to, or from, side storage.
Additional control bits are stored, allowing 1 to 25 rows to be displayed at any location on the screen.

## Colour map and digital-to-analogue converters

The colour map RAM contains thirty-two 12-bit words that are loaded by the microprocessor and read out in three 4-bit groups at pixel rate. Each group is fed to a non-linear (gamma-corrected) D-A converter. The resulting $R, G$ and $B$ outputs are low-impedance with peak-to-peak amplitudes controlled by the reference voltage applied at pin 21.

## Cursor

The cursor is available in the stack mode. Its position, character code, character table, foreground colour, background colour, lining and flash attributes are all software programmable via internal register bits.

## NON-VIDEOTEX APPLICATIONS

For non-Videotex applications, the device will also support the following operating modes:
Explicit fill mode. An alternative 40 character/rows mode which does not use the memory compression technique of stack coding. More display memory is required but there are no limitations on the number of display attribute changes per row.
80 characters/rows mode. When operating with 80 characters per row, the available display attributes are eight foreground colours, eight (potentially different) background colours (including transparent) as well as underline and blink.
Full field DRCS mode. This mode is not mutually exclusive to the explicit fill and 80 characters/rows modes but rather the available DRCS memory is expanded so that the whole screen can be covered, thus enabling a 'bit map'. All ROM-based characters and all display attributes remain available.

## MICROPROCESSOR and RAM BUS INTERFACE

Three types of data transfer take place at the bus interface:

- EUROM fetches data from the display memory
- The microprocessor reads from, or writes to, EUROM's internal register map
- The microprocessor accesses the display memory


## EUROM access to display memory (Figs 17 and 18)

EUROM accesses the external display memory via a 16 -bit multiplexed address and data bus with a cycle time of 417 ns . The address strobe ( $\overline{\mathrm{AS}}$ ) signal from EUROM flags the bus cycle and writes the address into octal latches (74LS373). The display data is stored in bytes of upper (most-significant) and lower (least-significant) display information and is always fetched in pairs of bytes (upper + lower = 16 bits). The upper and lower display RAM sections are enabled simultaneously by the upper and lower data strobes (respectively $\overline{\mathrm{UDS}}$ and $\overline{\mathrm{LDS}}$ ) which are always asserted together to fetch a 16 -bit word. The read/write control R/W is included although EUROM only reads from the display memory.

(1) 74LS373 octal transparent latch (3-state)

Fig. 17 Simple RAM interface circuit for display memory access.


Fig. 18 Bus timing for display memory access.

## APPLICATION INFORMATION (continued)

## EUROM access to display memory (continued)

The display memory organization uses the word/byte addressing convention adopted for the SCN68000 microprocessor series. Data fetched on the 16 -bit bus is considered in terms of bytes where the even numbered bytes use the upper (most-significant) part of the bus as shown in Fig. 19. The word addresses are numerically the same as the upper byte that they contain - there are no odd-numbered word addresses.


Fig. 19 Display memory word/byte organization.

## Warning time

As EUROM is a real-time display device, it must have direct access to the display memory with priority over the microprocessor and other peripheral devices. This is achieved by EUROM issuing a bus request $(\overline{\mathrm{BR}})$ signal for the duration of the memory access plus a programmable advance warning time which allows the microprocessor to complete its current bus cycle.
In systems where the buses of the microprocessor and EUROM are intimately connected (connected systems), $\overline{B R}$ may be used to suspend all microprocessor activity so that EUROM can act as a dedicated DMA controller. In systems where the two buses are separated by buffers (disconnected systems), $\overline{B R}$ may be used either to generate an interrupt or as a direct signal. To these ends, the warning time between the assertion of $\overline{\mathrm{BR}}$ and the beginning of EUROM's bus activity is programmable to be between 0 and $19.2 \mu$ s.

## Microprocessor access to register map

EUROM has a set of internal registers which, when memory-mapped, behave as an 8-bit wide RAM connected to the upper part of the data bus (Fig. 20). The control signals $\overline{U D S}$ and $\mathrm{R} / \bar{W}$ are reversed to become inputs and the register map is enabled by the signal $\overline{R E}$. Addresses are input via the lower part of the bus. A data transfer acknowledge signal (DTACK) indicates to the microprocessor that the data transfer is complete.


Fig. 20 Microprocessor access to register map.
The main data and address paths used in a connected 68000 interface are shown in Fig. 21. The outputs from the octal latches (74LS373) are enabled only when the 68000 has made the bus available in response to a bus request ( $\overline{B R}$ ). When the register map is accessed data is transferred via the upper part of the bus and the microprocessor's low-order address is passed to EUROM via the octal buffers (74LS244). At the same time the bidirectional buffers (74LS245) disable the signals from the low order data bus of the 68000 .
The buffers ' 244 and ' 245 may be omitted in a 16 -bit write-only configuration where the least-significant data byte is interpreted by EUROM as an address. Here it will generally be necessary for the microprocessor to hold a (readable) 'master copy' of EUROM's scroll map contents at a location in its main memory.

## 8-bit microprocessors

Although the control bus is optimised for the SCN68000 16-bit microprocessor unit, EUROM will operate with a number of widely differing industry-standard 8,16 or more-bit microprocessors or microcontrollers (e.g. SCN68008, MAB8051). The interfacing of 8 -bit microprocessors to the 16 -bit wide display memory is made simple by EUROM's on-chip link-through buffer which provides the microprocessor with bidirectional access to the lower (odd) half of the memory. The link-through buffer is enabled by the buffer-enable signal BUFEN, and the send/receive direction is controlled by the signal $\bar{S} / R$.
The main data and address paths used in a connected 8-bit microprocessor system are shown in Fig. 22. The interface is similar to that of the 16 -bit system but here the display memory does not receive A0 as an address, rather A0 is used as the major enabling signal for BUFEN (enables when HIGH).

## APPLICATION INFORMATION (continued)


(1) 74LS373 octal transparent latch (3-state)
(2) 74LS244 octal buffer (3-state)
(3) 74LS245 octal bus transceiver (3-state)
(4) SCN68000 microprocessor unit

Fig. 21 Connected 16 -bit microprocessor system.

(1) 74LS373 octal transparent latch (3-state)
(2) 74LS244 octal buffer (3-state)

Fig. 22 Connected 8-bit microprocessor system.

## APPLICATION INFORMATION (continued)

## Disconnected systems

For many applications it may be desirable to disconnect EUROM and the display memory from the microprocessor and its ROM, RAM and other peripherals by using isolating buffers as shown in Fig. 23. The two parts of the system then operate independently and communicate only when the microprocessor accesses EUROM's register map or the display memory.


Fig. 23 Disconnected 8-bit system.

## Synchronization

## Stand-alone mode

As a stand-alone device (e.g. in terminal applications) EUROM can output a composite sync signal (TCS) to the display timebase IC or to a monitor. Timing is obtained from a 7.2 MHz on-chip oscillator using an external crystal as shown in Fig. 24.


Fig. 24 Stand-alone synchronization mode.

## Simple-slave

In the simple-slave mode EUROM synchronizes directly to another device, such as to the TCS signal from another EUROM as shown in Fig. 25. EUROM's horizontal counter is reset by the falling edge of TCS. A dead time of 208 ns is built in to avoid resetting the counter at every tv line and so prevents screen jitter.
Field synchronization is made using EUROM's internal field sync separator.


Fig. 25 Simple-slave (direct sync) mode.

## APPLICATION INFORMATION (continued)

## Synchronization (continued)

## Phase-locked slave

The phase-locked slave (indirect sync) mode is shown in Fig. 26. Part of a VIP2 forms alu. When EUROM is active, its horizontal counter forms part of the phase control loop - a horizontal reference is fed back to the VIP2 from the SAND output and a vertical reference is generated by feeding separated composite sync to EUROM's field sync separator via the VCS input. In the phase-locked slave mode, the display derived from EUROM can sync with that from a tv source or a local VLP player, thus giving picture-in-text display possibilities.


Fig. 26 Phase-locked slave (indirect sync) mode.

## TELETEXT IC FOR ANALOGUE AND DIGITAL TV

## GENERAL DESCRIPTION

The SAA9041 is a CMOS integrated circuit designed for reception, decoding and display of 625 and 525 line World System Teletext (WST).

It is used in conjunction with a teletext video processor (SAA5231 or SAA5236) for data regeneration, and a single-chip $64 \mathrm{~K} \times 4$-bit or $256 \mathrm{~K} \times 4$-bit dynamic RAM page memory.
The SAA9041 acquires teletext packets defined at levels 1,2 and 3 in the WSTspecification and produces a level 1 display.
The device is $\mu \mathrm{C}$ controlled via the standard $\mathrm{I}^{2} \mathrm{C}$-bus and is compatible with the Philips digital TV chip-set.

## Features

General

- Interfaces with the Philips digital TV chip-set
- Interfaces with analogue TV
- Directly interfaces up to 1 Mbit dynamic RAM
- Fully independent acquisition and display timing
- 3 display modes
normal
32 kHz (progressive scan)
$100 \mathrm{~Hz} / 120 \mathrm{~Hz}$ (field doubling)
- $I^{2} \mathrm{C}$ controlled
- Single 5 V power supply

Acquisition

- Simultaneous update of up to 8 pages
- Up to 100 page background memory capability
- Software selectable 625/525 line operation
- Full Level One Features (FLOF) operation
- VBI and full channel operation
- Extension packets 26/27/28/29 and 30 fully decoded


## Display

- Stable display by slaving from scan-related timing signals
- Automatic selection of up to seven different languages
- Storage of 192 characters ( $12 \times 10$ dot matrix)
- Software controlled RGB level removes the need for hardware adjustment
- Up to 27 display rows; 0 to 24 and up to 2 status rows


## PACKAGE OUTLINE

40-lead DIL; plastic (SOT129).


Fig. 1 Block diagram.

## PINNING

| $\overline{\operatorname{scs}} 1$ | U | 40 | $\overline{O D D / E V E N}$ |
| :---: | :---: | :---: | :---: |
| SCL 2 |  | 39 | TTD |
| SDA 3 |  | 38 | TTC |
| VSA 4 |  | 37 | SAND |
| $\overline{\text { HSA }} 5$ |  | 36 | INT |
| vSD 6 |  | 35 | $v_{\text {SS3 }}$ |
| HSD ${ }^{7}$ |  | 34 | $v_{\text {SS1 }}$ |
| LL3A 8 |  | 33 | D0／04 |
| vDs 9 |  | 32 | D1／D5 |
| R 10 |  | 31 | D2／D6 |
| G 11 | SAA9041 | 30 | D3／D7 |
| B 12 |  | 29 | R／W |
| $C_{\text {DAC }} 13$ |  | 28 | $\overline{\mathrm{CAS}}$ |
| $v_{\text {SSO }} 14$ |  | 27 | RAS |
| $v_{\text {DD }} 15$ |  | 26 | A8／A17 |
| $\mathrm{v}_{\text {SS2 }} 116$ |  | 25 | A7／A16 |
| LL1．5D／LL3D 17 |  | 24 | A6／A15 |
| A9／A0 18 |  | 23 | A5／A14 |
| A10／A1 19 |  | 22 | A4／A13 |
| A11／A2 20 |  | 21 | A3／A12 |

Fig． 2 Pinning diagram

## Pin functions

| pin no. | mnemonic | description |
| :---: | :---: | :---: |
| 1 | $\overline{\text { SCS }}$ | Scan Composite Sync: active LOW output containing line and field information related to the timing of the display section. It is used to slave an external display device such as the SAA5350 (EUROM). |
| 2 | SCL | Serial Clock: input signal which is the $\mathrm{I}^{2} \mathrm{C}$-bus clock from the microcontroller. |
| 3 | SDA | Serial Data: is the $I^{2} \mathrm{C}$-bus data line connected to the microcontroller. It is an input/output function with an open-drain output. |
| 4 | VSA | Vertical Synchronization Acquisition: vertical synchronization signal from the SAA9050 (VS), derived from the incoming video. This input enables field timing to be established in the acquisition section. |
| 5 | $\overline{\text { HSA }}$ | Horizontal Synchronization Acquisition: horizontal synchronization signal from the SAA9050 (HSY), derived from the incoming video. This active LOW input enables line timing to be established in the acquisition section. |
| 6 | VSD | Vertical Synchronization Display: vertical synchronization signal from the SAA9050 (VS), which indicates the vertical position of the TV picture. Thies input follows field synchronization of the display section. |
| 7 | HSD | Horizontal Synchronization Display: horizontal synchronization signal from the SAA9050 (HS). This input enables the display section to be synchronized to line timing of the TV picure. |
| 8 | LL3A | Line-Locked system clock: 13.5 MHz system clock input for the acquisition section. |
| 9 | VDS | Video/Data Switch: push-pull active HIGH 3-state output which controls the switching between text (HIGH) and normal TV (LOW) picture for both normal text and superimposed displays. |
| $\begin{aligned} & 10 \\ & 11 \\ & 12 \end{aligned}$ | $\left.\begin{array}{l} \mathrm{R} \\ \mathrm{G} \\ \mathrm{~B} \end{array}\right]$ | Red, Green, Blue: analogue 3-state outputs which contain video character and background information for text display. The output level is adjustable over 16 steps and is controiled by $\mathrm{V}_{\mathrm{SSO}}, \mathrm{V}_{\mathrm{DD}}$ and an internal register. |
| 13 | $C_{\text {DAC }}$ | DAC output: DAC output level external decoupling capacitor not less than $1 \mu \mathrm{~F}$. |
| 14 | $\mathrm{V}_{\text {SSO }}$ | Ground: ground connection for video outputs. |
| 15 | $V_{\text {DD }}$ | Power Supply: +5 V (typ.). |
| 16 | $\mathrm{V}_{\text {SS2 }}$ | Ground: ground connection. |
| 17 | $\begin{aligned} & \text { LL3D/ } \\ & \text { LL1.5D } \end{aligned}$ | Line-Locked system clock: 13.5 MHz or 27 MHz system clock input for the display, memory interface and control sections. |
| 18 to 26 | A0 to A8/ <br> A9 to A 17 | Address: multiplexed address outputs for the external nibble-wide dynamic RAM (DRAM). With a 256 -Kbit ( $16 \mathrm{~K} \times 4$ ) DRAM the address A8 pin is not used. |
| 27 | $\widehat{\text { RAS }}$ | Row Address Strobe: active LOW output for the external DRAM. |
| 28 | $\overline{\text { CAS }}$ | Column Address Strobe: active LOW output for the external DRAM. |
| 29 | R/W | Read/Write: input/output enable signal for the external DRAM. |

pin no. mnemonic description

30 to 33 D3 to D0/ Data: data inputs/outputs to and from the external D4 to D7 nibble-wide DRAM.
$34 \quad V_{\text {SS } 1} \quad$ Ground: ground connection.
Ground: ground connection.
36 IN

37 SAND Sandcastle: 3-level output for the SAA5231 or SAA5236 representing the $\overline{\mathrm{PL}} / \overline{\mathrm{CBB}}$ signal.

38 TTC Teletext Clock: input from the SAA5231 or SAA5236 supplied via an external coupling capacitor.
39 TTD Teletext Data: input from the SAA5231 or SAA5236 supplied via an external coupling capacitor with pin 39 clamped to $V_{S S}$ for 4 to $8 \mu \mathrm{~s}$ of each line to maintain the correct DC level.
$40 \quad \overline{O D D} / E V E N$
Interrupt: open-drain active LOW output which provides an interrupt signal for a microprocessor indicating the arrival of a page in any one of the acquisition channels.

Odd/Even: output for de-interlacing circuits. The signal is LOW for odd fields and HIGH for even fields when text but no picture is displayed. It is forced LOW when a TV picture is present.

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)

| parameter | symbol | min. | max. | unit |
| :--- | :--- | :--- | :--- | :--- |
| Supply voltage | $\mathrm{V}_{\mathrm{DD}}$ | -0.5 | +6.5 | V |
| DC input voltage | $\mathrm{V}_{\mathrm{I}}$ | -0.5 | $\mathrm{~V}_{\mathrm{DD}}+0.5$ | V |
| DC input current | $\mathrm{I}_{\mathrm{I}}$ | -20 | +20 | mA |
| DC output voltage | $\mathrm{V}_{\mathrm{O}}$ | -0.5 | $\mathrm{~V}_{\mathrm{DD}}+0.5$ | V |
| DC output current | IO | -20 | +20 | mA |
| $\mathrm{DC} \mathrm{V}_{\mathrm{DD}}$ current | $\mathrm{I}_{\mathrm{DD}}$ | $*$ | $*$ | mA |
| Storage temperature range | $\mathrm{T}_{\text {stg }}$ | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Operating ambient temperature range | $\mathrm{T}_{\mathrm{amb}}$ | -20 | +70 | ${ }^{\circ} \mathrm{C}$ |
| Electrostatic handling** | $\mathrm{V}_{\mathrm{es}}$ | -1000 | +1000 | V |

## Notes to the ratings

1. All voltages are with respect to $\mathrm{V}_{\mathrm{SS}}$.
2. $\mathrm{V}_{\mathrm{SSO}}$ is considered as an output.


Purchase of Philips' $I^{2} \mathrm{C}$ components conveys a license under the Philips $I^{2} \mathrm{C}$ patent to use the components in the $I^{2} \mathrm{C}$-system provided the system conforms to the $I^{2} \mathrm{C}$ specifications defined by Philips.

[^20]
## CHARACTERISTICS

$\mathrm{V}_{\mathrm{DD}}=4.5$ to $5.5 \mathrm{~V} ; \mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=-20$ to $+70^{\circ} \mathrm{C}$ unless otherwise specified

| parameter | conditions | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply |  |  |  |  |  |  |
| Supply voltage | note 1 | $V_{\text {DD }}$ | 4.5 | 5.0 | 5.5 | V |
| Supply current |  | ${ }^{\prime} \mathrm{DD}$ | - | * | - | mA |
| Inputs | note 2 |  |  |  |  |  |
| TTD | note 3 |  |  |  |  |  |
| Input voltage |  |  |  |  |  |  |
| (peak-to-peak value) |  | $V_{1(p-p)}$ | 2.0 | - | 5.0 | V |
| External coupling capacitor |  | $\mathrm{C}_{\text {ext }}$ | - | - | 50 | nF |
| Input rise and fall times | note 4 | $\mathrm{t}_{\mathrm{r}} \mathrm{t}_{\mathrm{f}}$ | 10 | - | 80 | ns |
| Input data set-up time | note 5 | tSU;DAT | 40 | - | - | ns |
| Input data hold time | note 5 | thD;DAT | 40 | - | - | ns |
| Input leakage current | $V_{1}=0$ to $V_{D D}$ | $\mathrm{I}_{\mathrm{LI}}$ | -10 | - | + 10 | $\mu \mathrm{A}$ |
| Input capacitance |  | $\mathrm{C}_{1}$ | - | 7 | - | pF |
| Clamp start time | note 6 | ${ }^{\text {t }}$ CLon | 3.5 | 4.0 | 4.5 | $\mu \mathrm{s}$ |
| Clamp finish time | note 6 | ${ }^{\text {t CLoff }}$ | 7.5 | 8.0 | 8.5 | $\mu \mathrm{s}$ |
| Clamp output current | note 7 | $I_{\text {clamp }}$ | 1.0 | - | - | mA |
| TTC | note 8 |  |  |  |  |  |
| Input voltage |  |  |  |  |  |  |
| (peak-to-peak value) |  | $V_{1(p-p)}$ | 2.0 | - | 5.0 | V |
| External coupling capacitor |  | $\mathrm{C}_{\text {ext }}$ | - | 10 | - | nF |
| Peak input current |  | 1 IM | -10 | - | + 10 | mA |
| Input peaks relative to 50\% duty factor |  | $\pm \mathrm{V}_{\mathrm{IM}}$ | 0.2 | - | 3.5 | V |
| Input rise and fall times | note 4 | $\mathrm{tr}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | 10 | - | 80 | ns |
| Input capacitance |  | $\mathrm{C}_{1}$ | - | 7 | - | pF |
| Input impedance | $V_{1}=V_{\text {SS }}$ | $\left\|Z_{1}\right\|$ | - | * | - | $\Omega$ |
| Input impedance | $v_{1}=V_{\text {DD }}$ | $\left\|Z_{1}\right\|$ | - | * | - | $\Omega$ |
| Clock frequency |  |  |  |  |  |  |
| 625 line |  | ${ }_{\text {fTTC }}$ | - | 6.9375 | - | MHz |
| 525 line |  | ${ }_{\text {f }}$ TTC | - | 5.7272 | - | MHz |

[^21]CHARACTERISTICS (continued)

| parameter | conditions | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Inputs (continued) | note 2 |  |  |  |  |  |
| $\overline{\text { HSA }}$ | note 9 |  |  |  |  |  |
| Input voltage LOW |  | $V_{\text {IL }}$ | 0 | - | 0.8 | V |
| Input voltage HIGH |  | $\mathrm{V}_{\text {IH }}$ | 2.0 | - | $V_{\text {DD }}$ | V |
| Input rise and fall times | note 4 | $\mathrm{tr}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | - | - | 500 | ns |
| Input leakage current | $V_{1}=0$ to $V_{D D}$ | ${ }_{\text {LI }}$ | -10 | - | + 10 | $\mu \mathrm{A}$ |
| Input capacitance |  | $\mathrm{C}_{1}$ | - | - | 7 | pF |
| VSA |  |  |  |  |  |  |
| Input voltage LOW |  | $V_{\text {IL }}$ | 0 | - | 0.8 | V |
| Input voltage HIGH |  | $\mathrm{V}_{\mathrm{iH}}$ | 2.0 | - | $V_{\text {DD }}$ | V |
| Input rise and fall times | note 4 | $\mathrm{tr}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | - | - | 500 | ns |
| Input leakage current | $V_{1}=0$ to $V_{D D}$ | $\mathrm{I}_{\mathrm{L}}$ | -10 | - | + 10 | $\mu \mathrm{A}$ |
| Input capacitance |  | $C_{1}$ | - | - | 7 | pF |
| LL3A (TTL mode) |  |  |  |  |  |  |
| Input voltage LOW |  | $\mathrm{V}_{\text {IL }}$ | 0 | - | 0.8 | V |
| Input voltage HIGH |  | $V_{\text {IH }}$ | 2.0 | - | $V_{\text {DD }}$ | V |
| LL3A cycle time | note 10 | ${ }^{\mathrm{t}} \mathrm{CA}$ | 69 | 74 | 80 | ns |
| LL3A HIGH time |  | ${ }^{\text {t }}$ CA ${ }^{\text {c }}$ | 30 | - | - | ns |
| LL3A LOW time |  | ${ }^{\text {t CAL }}$ | 30 | - | - | ns |
| Input leakage current | $V_{1}=0$ to $V_{\text {DD }}$ | ${ }_{\text {LII }}$ | -100 | - | + 100 | $\mu \mathrm{A}$ |
| Input capacitance |  | $\mathrm{C}_{1}$ | - | - | 10 | pF |
| LL3A (AC mode) | 13.5 MHz |  |  |  |  |  |
| Mean voltage level | note 24 | $\mathrm{V}_{\text {ACM }}$ | -12 | - | + 12 | v |
| $A C$ voltage (peak-to-peak value) |  | $V_{\text {AC }}(\mathrm{p}-\mathrm{p})$ | 1.0 | - | 3.0 | V |
| Voltage HIGH w.r.t. mean |  | $\mathrm{V}_{\text {ACH }}$ | 0.3 | - | 2.0 | V |
| Voltage LOW w.r.t. mean |  | $\mathrm{V}_{\text {ACL }}$ | -2.0 | - | -0.3 | V |
| HIGH time w.r.t. mean |  | ${ }^{\text {t }} \mathrm{ACH}$ | 30 | - | - | ns |
| LOW time w.r.t. mean |  | ${ }^{\text {t }} \mathrm{ACL}$ | 30 | - | - | ns |
| Series capacitor |  | $\mathrm{C}_{S}$ | 47 | 100 | 220 | pF |
| Input impedance | note 24 | $\mathrm{Z}_{\mathrm{ACI}}$ | 10 | - | - | k $\Omega$ |
| $\mathrm{SCL}$ |  |  |  |  |  |  |
| Input voltage LOW |  | $V_{\text {IL }}$ | 0 | - | 1.5 | V |
| Input voltage HIGH |  | $V_{\text {IH }}$ | 3.0 | - | VDD | V |
| Input rise time | note 4 | $\mathrm{tr}_{\mathrm{r}}$ | - | - | 1 | $\mu \mathrm{s}$ |
| Input fall time | note 11 | $\mathrm{t}_{\mathrm{f}}$ | - | - | 300 | ns |
| Input leakage current | note 12; <br> $V_{1}=0$ to $V_{D D}$ | ILI | -10 | - | +10 | $\mu \mathrm{A}$ |

DEVELOPMENT DATA

| parameter | conditions | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input capacitance |  | $C_{1}$ | - | - | 7 | pF |
| SCL clock frequency |  | ${ }^{\text {f }}$ SCL | 0 | - | 100 | kHz |
| HSD |  |  |  |  |  |  |
| Input voltage LOW |  | VIL | 0 | - | 0.8 | V |
| Input voltage HIGH |  | $V_{\text {IH }}$ | 2.0 | - | VDD | V |
| Input rise and fall times | note 4 | $t_{r}, t_{f}$ | - | - | 500 | ns |
| Input leakage current | $V_{1}=0$ to $V_{\text {DD }}$ | ${ }_{l}^{\text {L }}$ I | -10 | - | + 10 | $\mu \mathrm{A}$ |
| Input capacitance |  | $\mathrm{C}_{1}$ | - | - | 7 | pF |
| VSD |  |  |  |  |  |  |
| Input voltage LOW |  | $V_{\text {IL }}$ | 0 | - | 0.8 | V |
| Input voltage HIGH |  | $\mathrm{V}_{\text {IH }}$ | 2.0 | - | $V_{\text {DD }}$ | V |
| Input rise and fall times | note 4 | $\mathrm{tr}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | - | - | 500 | ns |
| Input leakage current | $V_{1}=0$ to $V_{D D}$ | ${ }_{l} \mathrm{~L}$ I | -10 | - | + 10 | $\mu \mathrm{A}$ |
| Input capacitance |  | $\mathrm{C}_{1}$ | - | - | 7 | pF |
| LL3D (TTL mode) |  |  |  |  |  |  |
| Input voltage LOW |  | $V_{\text {IL }}$ | 0 | - | 0.8 | V |
| Input voltage HIGH |  | $\mathrm{V}_{\text {IH }}$ | 2.0 | - | $V_{\text {DD }}$ | V |
| LL3D cycle time | note 10 |  | 69 | 74 | 80 | ns |
| 27.0 MHz |  | ${ }^{t} \mathrm{CA}$ | 69 35 | 74 37 | 40 | ns ns |
| LL3D HIGH time |  | - |  |  |  | , |
| 13.5 MHz |  | ${ }^{t} \mathrm{CAH}$ | 30 | - | - | ns |
| 27.0 MHz |  | ${ }^{\text {t }} \mathrm{CAH}$ | 15 | - | - | ns |
| LL3D LOW time |  |  |  |  |  |  |
| 13.5 MHz |  | ${ }^{\text {t }}$ CAL | 30 | - | - | ns |
| 27.0 MHz |  | ${ }^{\text {t }}$ CAL | 15 | - | - | ns |
| Input leakage current | $V_{1}=0$ to $V_{D D}$ | $\mathrm{I}_{\mathrm{L}}$ | -100 | - | $+100$ | $\mu \mathrm{A}$ |
| Input capacitance |  | $\mathrm{C}_{1}$ | - | - | 10 | pF |
| LL3D (AC mode) |  |  |  |  |  |  |
| Mean voltage level | note 24 | $V_{\text {ACM }}$ | -12 | - | + 12 | V |
| AC voltage (peak-to-peak value) |  | $V_{\text {AC }}(p-p)$ | 1.0 | - | 3.0 | V |
| Voltage High w.r.t. mean |  | $\mathrm{V}_{\text {ACH }}$ | 0.3 | - | 2.0 | $V$ |
| Voltage LOW w.r.t. mean |  | $V_{\text {ACL }}$ | -2.0 | - | -0.3 | V |
| HIGH time w.r.t. mean |  | ${ }^{\text {t }} \mathrm{ACH}$ | 30 | - | - | ns |
| LOW time w.r.t. mean |  | ${ }^{\text {t }} \mathrm{ACL}$ | 30 | - | - | ns |
| Series capacitor |  | $\mathrm{C}_{S}$ | 47 | 100 | 220 | pF |
| Input impedance | note 24 | $\mathrm{Z}_{\text {ACl }}$ | 10 | - | - | k $\Omega$ |
| Inputs/Outputs (1/O) | note 13 |  |  |  |  |  |
| SDA (open drain I/O) |  |  |  |  |  |  |
| Input voltage LOW |  | $V_{\text {IL }}$ | 0 | - | 1.5 | V |
| Input voltage HIGH |  | $\mathrm{V}_{\text {IH }}$ | 3.0 | - | $V_{\text {DD }}$ | V |

CHARACTERISTICS (continued)

| parameter | conditions | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SDA (open drain I/O) (continued) |  |  |  |  |  |  |
| Input rise time | note 4 | $\mathrm{tr}_{r}$ | - | - | 1 | $\mu \mathrm{s}$ |
| Input fall time | note 11 | $\mathrm{t}_{\mathrm{f}}$ | - | - | 300 | ns |
| Input leakage current | note 12; |  |  |  |  |  |
|  | (with output off) | ${ }^{\text {L }}$ I | -10 | - | $+10$ | $\mu \mathrm{A}$ |
| Input capacitance |  | $\mathrm{C}_{1}$ | - | - | 7 | pF |
| Output voltage LOW | ${ }^{\prime} \mathrm{OL}=3 \mathrm{~mA}$ | $\mathrm{V}_{\text {OL }}$ | 0 | - | 0.4 | V |
| Output fall time | note 11 | $\mathrm{tf}_{\mathrm{f}}$ | - | - | 300 | ns |
| Load capacitance |  | $C_{L}$ | - | - | 400 | pF |
| D3 to D0 |  |  |  |  |  |  |
| Input voltage LOW |  | $V_{\text {IL }}$ | 0 | - | 0.8 | V |
| Input voitage HIGH |  | $\mathrm{V}_{\text {IH }}$ | 2.0 | - | $\mathrm{V}_{\text {DD }}$ | V |
| Input leakage current | note 12; <br> $\mathrm{V}_{1}=0$ to $\mathrm{V}_{\mathrm{DD}}$ |  |  |  |  |  |
|  | (with output off) | ${ }^{\text {LII }}$ | -10 | - | + 10 | $\mu \mathrm{A}$ |
| Input capacitance |  | $\mathrm{C}_{1}$ | - | - | 7 | pF |
| Output voltage LOW | $\mathrm{I}_{\mathrm{OL}}=1.6 \mathrm{~mA}$ | $\mathrm{V}_{\text {OL }}$ | 2.4 | - | $V_{\text {DD }}$ | V |
| Output voltage HIGH | ${ }^{\prime} \mathrm{OH}=-200 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{OH}}$ | 2.4 | - | $V_{\text {DD }}$ | V |
| Output rise and fall times between 0.6 V and 1.8 V |  |  |  |  |  |  |
| Load capacitance | note 21 | $C_{L}$ | - | - | 100 | p F |
| Outputs | note 13 |  |  |  |  |  |
| SAND | note 22 |  |  |  |  |  |
| Output voltage LOW | $\mathrm{I}_{\mathrm{OL}}=0.2 \mathrm{~mA}$ | $\mathrm{V}_{\text {OL }}$ | 0 | - | 0.3 | V |
| Output voltage <br> INTERMEDIATE | $\pm \mathrm{IOI}^{\prime}=30 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{OI}}$ | 1.3 | - | 2.7 | V |
| Output voltage HIGH | $\left\lvert\, \begin{aligned} & \mathrm{IOH}=0 \text { to } \\ & -10 \mu \mathrm{~A} \end{aligned}\right.$ | VOH | 4.2 | - | VDD | V |
| Output rise time $\mathrm{V}_{\mathrm{OL}}$ to $\mathrm{V}_{\mathrm{OI}}$ between 0.4 V and 1.1 V |  | $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | - | - | 400 | ns |
| Output rise time $\mathrm{V}_{\mathrm{OL}}$ to $\mathrm{V}_{\mathrm{OH}}$ between 2.9 V and 4.0 V |  | $\mathrm{tr}_{\mathrm{r}}, \mathrm{tf}_{\mathrm{f}}$ | - | - | 200 | ns |
| Output fall time |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{OH}}$ to $\mathrm{V}_{\mathrm{OL}}$ <br> between 4.0 V and 0.4 V |  | $t_{r}, t_{f}$ | - | - | 50 | ns |
| Load capacitance |  | $C_{L}$ | - | - | 30 | pF |


| parameter | conditions | symbol | min. | typ. | max | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{\mathrm{INT}}$ (open-drain output) |  |  |  |  |  |  |
| Output voltage LOW | ${ }^{\prime} \mathrm{OL}=1.6 \mathrm{~mA}$ | $\mathrm{V}_{\text {OL }}$ | 0 | - | 0.4 | V |
| Pull-up voltage |  | VPU | - | - | $V_{\text {DD }}$ | V |
| Output leakage current | output off; |  |  |  |  |  |
|  | $V_{P U}=0$ to $V_{\text {DD }}$ |  | -10 | - | + 10 | $\mu \mathrm{A}$ |
| Output fall time | note 15 | $\mathrm{t}_{\mathrm{f}}$ | - | - | 50 | ns |
| Load capacitance |  | $C_{L}$ | - | - | 100 | pF |
| A0 to A8 |  |  |  |  |  |  |
| Output voltage LOW | ${ }^{\prime} \mathrm{OL}=1.6 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{OL}}$ | 0 | - | 0.4 | V |
| Output voltage HIGH | ${ }^{1} \mathrm{OH}=-200 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{OH}}$ | 2.4 | - | V ${ }_{\text {DD }}$ | V |
| Output rise and fall times between 0.6 V and 1.8 V <br> Load capacitance |  | $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathbf{f}}$ |  |  |  | ns |
|  | note 23 | $\mathrm{C}_{\mathrm{L}}$ | - | - | 100 | pF |
| $\overline{\text { RAS }}$, $\overline{\mathrm{CAS}}, \mathrm{R} / \bar{W}$ |  |  |  |  |  |  |
| Output voltage LOW | ${ }^{1} \mathrm{OL}=1.6 \mathrm{~mA}$ | $\mathrm{V}_{\text {OL }}$ | 0 | - | 0.4 | V |
| Output voltage HIGH | ${ }^{1} \mathrm{OH}=-200 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{OH}}$ | 2.4 | - | V ${ }_{\text {DD }}$ | V |
| Output rise and fall times between 0.6 V and 1.8 V |  | $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ |  |  |  | ns |
| Load capacitance | note 23 | $C_{L}$ | - | - | 100 | pF |
| $\overline{\mathrm{SCS}}, \overline{\mathrm{ODD}} / \mathrm{EVEN}$ |  |  |  |  |  |  |
| Output voltage LOW | $\mathrm{I}^{\mathrm{OL}}=1.6 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{OL}}$ | 0 | - | 0.4 | V |
| Output voltage HIGH | $\mathrm{I}^{\prime} \mathrm{OH}=-200 \mu \mathrm{~A}$ | V OH | 2.4 | - | V ${ }_{\text {DD }}$ | V |
| Output rise and fall times | note 16 | $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | - | - | 200 | ns |
| Load capacitance |  | $C_{L}$ | - | - | 200 | pF |
| R, G, B (3-state) |  |  |  |  |  |  |
| $\mathrm{V}_{\text {SSO }}$ voltage level |  | $V_{\text {SSO }}$ | $V_{S S}-0.5$ | - | $\mathrm{V}_{S S}+0.5$ | V |
| Output voltage LOW | note 17; |  |  |  |  |  |
|  | $\mathrm{I}_{\mathrm{OL}}=2.0 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{OL}}$ | $\mathrm{V}_{\text {SSO }}$ | - | $\mathrm{V}_{\mathrm{SSO}}{ }^{+0.2}$ | V |
| Output voltage HIGH | note 18; |  |  |  |  |  |
|  | $\mathrm{I}_{\mathrm{OH}}=-2 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{OH}}$ | - | * | - | V |
| Output rise and fall times between 0.6 V and 1.8 V | notes 4 and 17 | $t_{r}, t_{f}$ |  |  |  | ns |
| Skew delay between output rise and fall times | notes 17 and 19 | $t_{d}$ |  |  |  | ns |
| Load capacitance |  | $C_{L}$ | - | - | 30 | pF |
| Output capacitance | OFF state | Coff |  |  |  | pF |
| Output leakage current | OFF state; |  |  |  |  |  |
|  | $V_{1}=0$ to $V_{D D}$ | Ioff | -10 | - | + 10 | $\mu \mathrm{A}$ |
| VDS (3-state) |  |  |  |  |  |  |
| Output voltage LOW | $\mathrm{I}^{\mathrm{OL}}=1.0 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{OL}}$ | 0 | - | 0.2 | V |
| Output voltage HIGH | ${ }^{1} \mathrm{OH}=-200 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{OH}}$ | 1.1 | - | 2.8 | V |
| Output rise and fall times |  | $\mathrm{tr}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ |  |  |  | ns |
| Load capacitance |  | $\mathrm{C}_{\mathrm{L}}$ | - | - | 30 | pF |

* Adjustable over 0.5 to 1.5 V .

CHARACTERISTICS (continued)

| parameter | conditions | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TIMING |  |  |  |  |  |  |
| $1^{2} \mathrm{C}$-bus | note 20 |  |  |  |  |  |
| SCL clock frequency |  | ${ }^{\text {f SCL }}$ | 0 | - | 100 | kHz |
| Input clock period |  |  |  |  |  |  |
| HIGH time |  | thigh | 4 | - | - | $\mu \mathrm{s}$ |
| LOW time |  | t LOW | 4 | - | - | $\mu \mathrm{s}$ |
| Data set-up time |  | ${ }^{\text {t SU }}$; DAT | 250 | - | - | ns |
| Data hold time |  | thD; DAT | 0 | - | - | ns |
| Stop set-up time from clock HIGH |  | ${ }^{\text {tSU }}$; STO | 4 | - | - | $\mu \mathrm{s}$ |
| Start set-up time following a stop |  | ${ }^{\text {t BuF }}$ | 4 | - | - | $\mu \mathrm{s}$ |
| Start hold time |  | thD; STA | 4 | - | - | $\mu \mathrm{s}$ |
| Start set-up time following clock LOW-to-HIGH transition |  | ${ }^{\text {tSU }}$; STA | 4 | - | - | $\mu \mathrm{S}$ |
| Memory interface | note 14 |  |  |  |  |  |
| Cycle time |  | ${ }^{\mathrm{t}} \mathrm{C}$ | - | 481 | - | ns |
| Transition time |  | ${ }^{\text {t }}$ | - | - | 10 | ns |
| $\overline{\mathrm{RAS}}$ pulse width |  | tw; RAS | 120 | - | - | ns |
| $\overline{\mathrm{RAS}}$ pre-charge time |  | tpC; RAS | 90 | - | - | ns |
| $\overline{\mathrm{CAS}}$ hold time |  | thD; CAS | 120 | - | - | ns |
| Page mode cycle time |  | ${ }^{\text {t }} \mathrm{C}$; $; \mathrm{PM}$ | 120 | - | - | ns |
| $\overline{\mathrm{RAS}}$ to $\overline{\mathrm{CAS}}$ delay time |  | $\mathrm{t}_{\mathrm{d}}$ | 25 | - | - | ns |
| $\overline{\mathrm{CAS}}$ pulse width |  | ${ }^{\text {t }}$; ; CAS | 60 | - | - | ns |
| $\overline{\text { CAS }}$ pre-charge time |  | ${ }^{\text {tPC; }}$ CAS | 50 | - | - | ns |
| Row address set-up time |  | tsu; ROW | 0 | - | - | ns |
| Row address hold time |  | thD; ROW | 15 | - | - | ns |
| Column address set-up time |  | ${ }^{\text {t }}$ SU; COL | 0 | - | - | ns |
| Column address hold time |  | thD;COL | 20 | - | - | ns |
| Read command set-up time |  | tSU; RD | 0 | - | - | ns |
| Read command hold time referenced to टAS |  | ${ }^{\text {t }} \mathrm{HD} ;$ RDC | 0 | - | - | ns |
| Read command hold time referenced to $\overline{\mathrm{RAS}}$ |  | thD; RDR | 10 | - | - | ns |
| Access time from CAS |  | ${ }^{\text {t ACC; }}$ CAS | - | - | 60 | ns |


| parameter | conditions | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Output buffer turn-off delay referenced to $\overline{\mathrm{CAS}}$ |  | $\mathrm{t}_{\text {off }}$ | - | - | 30 | ns |
| Write command pulse width |  | ${ }^{\text {t }} \mathrm{W}$; WR | 50 | - | - | ns |
| Write command hold time |  | thD; WR | 40 | - | - | ns |
| Data-in set-up time |  | tSU; DATI 0 | 0 | - | - | ns |
| Data-in hold time |  | thD; DATI | 40 | - | - | ns |
| Access time from $\overline{\mathrm{RAS}}$ |  | ${ }^{\text {t ACC }}$; RAS | - | - | 120 | ns |
| $\overline{\text { RAS }}$ hold time after $\overline{\mathrm{CAS}}$ |  | ${ }^{\text {thb }}$; RC | 60 | - | - | ns |
| $\overline{\mathrm{CAS}}$ to $\overline{\mathrm{RAS}}$ pre-charge time |  | ${ }^{\text {tPC; }}$; CR | 10 | - | - | ns |
| Column address hold time referenced to $\overline{R A S}$ |  | ${ }^{\text {thD }}$ COLR | 80 | - | - | ns |
| Data-in hold time referenced to $\overline{\mathrm{RAS}}$ |  | thD; DATIR |  | - | - | ns |
| RAS pre-charge to $\overline{C A S}$ hold time |  | tPC; RCH | 0 | - | - | ns |

## Notes to the characteristics

1. The rise time of $\mathrm{V}_{\mathrm{DD}}$ from 0 to 4.5 V must be $>150 \mathrm{~ns}$ to ensure that the internal power-on-reset triggers. For this circuit to reset the chip, $\mathrm{V}_{\mathrm{DD}}$ must be initially $<1.0 \mathrm{~V}$ or fall to $<1.0 \mathrm{~V}$ for at least 100 ns . Spikes on $\mathrm{V}_{\mathrm{DD}}$ are tolerable provided that $\mathrm{V}_{\mathrm{DD}}$ is not reduced to $<2.5 \mathrm{~V}$.
2. All inputs are protected against static charge under normal handling.
3. The TTD input incorporates an internal clamping diode in addition to the active clamping transistor.
4. Rise and fall times are measured between $10 \%$ and $90 \%$ levels.
5. Teletext input data set-up and hold times are measured with respect to $50 \%$ duty factor level of the rising edge of the teletext clock input (TTC). Data stable $1 \geqslant 2.0 \mathrm{~V}$, data stable $0 \leqslant 0.8 \mathrm{~V}$.
6. Clamp times measured from the line sync reference point.
7. Clamp transistor on, $\mathrm{V}_{\mathrm{T} T D}$ to $\mathrm{V}_{\mathrm{SS}}=0.1 \mathrm{~V}$.
8. The TTC input has an internal clamping diode.
9. HSA is falling edge triggered.
10. Minimum and maximum cycles times are $\pm 7.1 \%$ of the typical value.
11. Fall time is measured between 3.0 V and 1.5 V .
12. Applies even when $\mathrm{V}_{\mathrm{DD}}=0 \mathrm{~V}$.
13. All input/outputs and outputs are protected against static charge under normal handling.
14. For details of memory interface timings to and from external DRAM see Fig. 5 and Fig. 6.

Notes to the characteristics (continued)
15. Output fall time measured between 4.0 V and 1.0 V levels with a $3.3 \mathrm{k} \Omega$ load to 5.0 V .
16. Output rise and fall times measured between 0.8 V and 2.0 V levels.
17. Measured with $\mathrm{V}_{\mathrm{SSO}}=\mathrm{V}_{\mathrm{SS}}$ and output voltage $\left(\mathrm{C}_{\mathrm{DAC}}\right)=1.5 \mathrm{~V}$.
18. Measured with $\mathrm{V}_{\mathrm{SSO}}=\mathrm{V}_{\mathrm{SS}}$ and output voltage $\left(\mathrm{C}_{\mathrm{DAC}}\right)=0.5 \mathrm{~V}$ to 1.5 V .
19. Skew delay time measured at 0.7 V levels.
20. For details of $I^{2} \mathrm{C}$-bus timings see Fig. 3; timings are referred to $\mathrm{V}_{I H}=3.0 \mathrm{~V}$ and $\mathrm{V}_{I L}=1.5 \mathrm{~V}$.
21. Load capacitance measured with two DRAM data inputs; 50 pF maximum.
22. A current of $1 \mu \mathrm{~A}$ flows out of the SAA5231 or SAA5236 while its output is in the range of 1 V to 3.5 V .
23. Load capacitance measured with eight DRAM data inputs; 80 pF maximum.
24. Measured through a $\mathbf{2 0 0} \mathrm{pF}$ capacitor with a 13.5 MHz sinewave.


Fig. $31^{2} \mathrm{C}$-bus timing.


Fig. 4 Line-Locked system clock LL3A and LL3D timing diagram.


Fig. 5 Memory interface timing for write cycle to external DRAM.


Fig. 6 Memory interface timing for read cycle from external DRAM.
DEVELOPMENT DATA

|  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | \% mie |  |  | E | P |  |  |  |  |  |  |  |  |  |
|  |  | \% |  |  | A | A |  | 0 | - | E | ! |  |  |  |  |
|  |  | \% |  |  |  | - | b |  | c | a | - |  |  |  |  |
|  |  | $\ldots$ | $\Sigma$ | [3 | C | 5 |  |  | 4 | 穴 | 0 |  | a |  |  |
|  | = | \%omos |  | 14 | D | T | d |  | $\underline{\square}$ | E | 1 | 4 | - |  |  |
|  |  | $\pm$ |  | 15 |  |  |  |  | $\square \square$ | U | 7 |  | - | 1 |  |
|  |  |  |  | P 6 | T | V | f | $\square$ | $\square^{1}$ | 1] | 8 |  |  |  |  |
|  | $\pm$ | \% |  | 77 | G |  |  |  | -\# |  |  |  |  |  |  |
|  | m- | = |  | B |  |  |  |  | - | - | 0 |  |  |  |  |
|  | -m" | $\pm$ | - | C 9 | I | Y |  | $\underline{\square}$ | ${ }^{-14}$ | , | 2 | 9 |  |  |  |
|  |  | $\pm$ |  | 1 B | 1 | Z | j |  | 1 II | 0 | * | 0 | H |  |  |
|  |  |  |  |  |  |  |  |  | 3 |  | + |  |  |  |  |
|  | mix |  |  | 回 |  |  |  |  | $\square$ | C |  |  |  |  |  |
|  | \% | = |  | - |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  |  | - |  |  |  |  |  |  |  |  |  |  |  |

These contro characters are reserved for compatibility with other data codes
** These control characters are presumed before each row begins

Fig. 7 SAA9041A West European character set.

|  | PHCB ${ }^{(1)}$ |  |  | CHARACTER POSITION（COLUMN／ROW） |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | C12 | C13 | C14 | 2／3 | 2／4 | 4／0 | 5／11 | 5／12 | 5／13 | 5／14 | 5／15 | 6／0 | 7／11 | 7／12 | 7／13 | 7／14 |
| ENGLISH | 0 | 0 | 0 | 5 | 43 | ［4］ | $\underline{4}$ |  | $\square$ | 4 | 4 <br> 4 |  | 4 | T | Ef | $\square$ |
| GERMAN | 0 | 0 | 1 | 7\％ | 48 | ［ | E） | $\square$ | $\square$ |  |  | ＊ | 를 | ［ | 4 | 3 |
| SWEDISH | 0 | 1 | 0 | 48 | 7\％ | F | ［8］ | $\square$ | 둔 | $\square$ |  | $=$ | 二 | ［日 | $\square$ | － |
| ITALIAN | 0 | 1 | 1 | 53 | 48 | ＝ | $\cdots$ |  | 3 | 4 | 48 | 4 | \％ | ［ | E | 1 |
| FRENCH | 1 | 0 | 0 |  | ㅍ． | 를 | 二 | 판 | 4 | T | 48 | $\underline{\square}$ | 曲 | $\square$ | ［4］ |  |
| SPANISH | 1 | 0 | 1 |  | 눈 | － | 플 | 판 | 1 | $\square$ | 5 | 5 | 5 | $\cdots$ | $\underline{1}$ | 플 |

（1）Where PHCB are the page Header Control Bits．Other combinations of PHCB default to English．

Fig． 8 SAA9041A West European national option sets．

## DEVELOPMENT DATA

APPLICATION INFORMATION


Fig. 9 SAA9041 application in analogue TV.


Fig. 10 SAA9041 application in digital TV.

SAA9050

## DIGITAL MULTISTANDARD TV DECODER

## GENERAL DESCRIPTION

The SAA9050 digital multistandard decoder (DMSD) performs demodulation and decoding of all quadrature modulated colour TV standards, and contains luminance and part-synchronization processing for all TV standards.

## Features

- Luminance signal processing for all TV standards (PAL, NTSC, SECAM, B/W)
- Horizontal and vertical sync detection for all standards (525/625 lines)
- Chrominance signal processing for all quadrature amplitude modulated colour-carrier signals (PAL-B, G, H, I, M, N; NTSC-M)
- Requires only one crystal ( 24.576 MHz ) , which may also be used for audio processing
- Functions, settings and adjustments programmable under software control via the $1^{2} \mathrm{C}$-bus
- User-programmable aperture correction (horizontal peaking)
- Compatible with memory-based features (line-locked clock)
- Parallel (nibble) output format selectable (Y/U6, U5, V6, V5; U4, U3, V4, V3; U2, U1, V2, V1; UO, CS, V0, X)
- SECAM interface
- Cross-colour reduction by chrominance comb-filtering (NTSC)
- Comb-filters adapt automatically to line frequency
- Internal overflow protection
- Selectable chrominance amplitude control protection for non-standard signals
- Programmable horizontal position of the active video signal in each line
- Indirect $I^{2} \mathrm{C}$ control capability to select input from one of four video sources
- Indirect $I^{2} \mathrm{C}$ control capability for automatic flesh-tone correction
- Wide range hue control
- Internal coincidence detection


## PACKAGE OUTLINE

40-lead DIL; plastic with internal heat spreader (SOT129).

DEVELOPMENT DATA


Fig.1b Block diagram; continued from Fig.1a.

PINNING


Fig. 2 Pinning diagram.

| 1 | SDA | $1^{2} \mathrm{C}$-bus serial data input/output |
| :---: | :---: | :---: |
| 2 | SCL | $1^{2} \mathrm{C}$-bus serial clock input |
| 3 | $\overline{B L}$ | Blanking output to indicate the active video and line blanking periods. Active LOW |
| 4 | D6(MSB) |  |
| 5 | D5 | Luminance ( Y ) outputs, luminance is unipolar. The transmission |
| 6 | D4 | is synchronized externally by $\overline{\mathrm{BL}}$. The delay from CVBS input to |
| 7 | D3 | D0-D6 output is 55 LL3 clocks in multiplexed format, and 58 LL3 |
| 8 | D2 | clocks in semi-parallel format. Luminance only is transmitted when |
| 9 | D1 | $L L 3=13.5 \mathrm{MHz}$. |
| 12 | DO(LSB) |  |
| 10; 31 | $\mathrm{V}_{\text {SS }}$ | Ground ( 0 V ) |
| 11; 30 | $V_{\text {DD }}$ | Positive supply voltage ( +5 V ) |



## FUNCTIONAL DESCRIPTION (Fig.1)

The DMSD performs demodulation and decoding for PAL-B, G, H, I, M, N, NTSC-M TV standards and contains luminance and parts of the synchronization processing for all PAL, NTSC and SECAM TV standards. All of the controllable functions of the DMSD, user controls as well as factory adjustments, are accessed via the two-line, bidirectional $\mathrm{I}^{2} \mathrm{C}$-bus, so enhancing the adaptability of the digital TV concept.
Operation is based on a line-locked sampling frequency of 13.5 MHz , making the system fully adaptable to all line frequencies and requiring only one crystal for all TV standards.

## Output formats (Fig.3)

The Y and $\mathrm{U}, \mathrm{V}$ signals are transmitted separately, the Y signals in a data stream of 13.5 MHz from DO-D6 and the U, V signals in a nibble format from UVO to UV3. The SECAM-decoder option also uses this clock mode.

## Processing

The digital CVBS input is separated into its luminance (VBS) and chrominance (CG) parts by chrominance trap and chrominance bandpass circuits, which can be switched by the standard identification signals (PN/YPN) according to the detected PN centre frequency ( 3.58 or 4.43 MHz ). The range of binary values for input/output signals are shown in Fig.4.
The separated luminance signal (VBS) is passed to an aperture-correction circuit that has programmable horizontal peaking. The corrected signal (VAS) is then matched to the full-scale of the appropriate word-width and limited to prevent overflow. The signal (now VLD) undergoes delay compensation to equalize the delays of the luminance and chrominance channels. Differences of delay compensation requirements in PAL and NTSC modes are catered for when switching is performed by the standard identification signal (PN).
In the chrominance channel, the amplitude of the chrominance signal (CG) is controlled to give a signal with constant burst amplitude (CQ). The control signal (AG) for gain-control is derived in the amplitude and colour-killer detection circuit. If there is a non-standard ratio between burst and chrominance amplitudes ( $-17 \%$ in the NTSC mode), an automatic colour-levelling circuit takes the function of amplitude detection to ensure correct chrominance amplitude and to avoid overflow and limiter defects.
Demodulation of the square-modulated chrominance signal (CO) is performed by the quadrature demodulator which gives the baseband colour difference signals (LCU and LCV). The comb-filter stage then separates remaining luminance components from these signals and (for PAL) corrects their phase to give the signals CCU and CCV. The number of delay elements required in the comb-filter is minimized by the use of a reduced, blanked, line-locked clock. The comb-filter structure is changeable under the control of the standard-identification signal (ALT).
The colour-killer, under the control of amplitude and colour-killer detection (AC1 and CD), removes incoming signals that do not comply with the chosen standard. The PAL switch restores the correct phasing of the V signal when in PAL mode.
Regeneration of the colour carrier frequency is achieved by the phase-locked-loop comprising quadrature modulator, low pass filter, burst gate, loop filter 1 and discrete time oscillator (DTO 1). The latter is controlled by standard identification signals (CCFR0, CCFR1) and a signal (HUE) that influences the demodulation phase of the chrominance signal.

In the synchronization circuit, prefilter synchronization is implemented to normalize sync slopes. A sync-slicer provides the detected sync pulses (SP) to the $\mathrm{H}, \mathrm{V}$ processing and phase detector stages.
The H and V processing comprises part of a PLL circuit for the regeneration of the horizontal synchronization (HS) and an adaptive filter for the detection of vertical sync (VS), see Fig.5. The $\mathrm{H}, \mathrm{V}$ processing also generates the coincidence signal (HLOCK) which controls the mute function, and a standard identification signal (FD) which identifies nominal 625 or 525 lines per picture.
The phase detectors that receive the SP signal, also part of the PLL, control the generation of the line-locked clock (PL). Loop filter 2, which has a changeable bandwidth controlled by the video recorder/TV time constant signal (VTR), generates two increment signals (INC1 and INC2) with different delays. INC2 is programmable via the increment-delay signal (IDEL). INC1 corrects the regenerated subcarrier frequency at DTO 1 and INC2 performs phase incrementing of DTO 2. The crystal clock generator provides a stable 24.576 MHz clock input to DTO 2 which in turn supplies the 4 -bit DAC with a digital control signal of 432 or 429 -times the line frequency. The analogue output (LFCO) from the DAC goes to the clock generator (SAA9057).
The output signals D0 to D6 can be multiplexed under the control of an internal blanking and format signat. It is a time-multiplex interface that also provides an external blanking and format signal ( $\overline{\mathrm{BL}}$ ).

For real-time inputs to the DMSD, the line-locked clock LL3 is required as well as the digital CVBS signal (CVBS0 to CVBS6).

## PAL-B, G, H, I and NTSC detection

The current version of the DSMD is unable to distinguish between the PAL-B, G, H, I and NTSC 4.4 standards, if the NTSC 4.4 standard is chosen. To overcome this problem in automatic standard routine it is necessary to:

- check the NTSC 4.4 standard before the PAL-B, G, H and I standards
or
- cross check the PAL-B, G, H and I, if the NTSC 4.4 standard is detected.


## FUNCTIONAL DESCRIPTION (continued)

## $\mathbf{I}^{2}$ C-bus interface

The following control signals are received via the $I^{2} \mathrm{C}$-bus (SDA and SCL) and the $I^{2} \mathrm{C}$-bus interface:

- standard identification signals (CCFR0, CCFR1, ALT, FS, CE, YPN)
- time constant VTR/TV (VTR)
- hue control (HUE)
- delay programming of the horizontal signals (HS, HC, HSY)
- increment-delay (IDEL)
- aperture-correction control (H0, H1, H2)
- fixed clock generation command (HPLL)
- internal colour ON/OFF (CO)
- internal colour forced ON for test purposes (CI)
- sync output enable (OES)
- luminance output enable (OEY)
- chrominance output enable (OEC)
- source select signal (SS0, SS1)
- automatic flesh-tone control (AFCC)

Signals transmitted from the DMSD via the $I^{2} \mathrm{C}$-bus are:

- standard identification signals (FD, CS)
- colour-killer status signal (CD)
- coincidence information (HLOCK)
- selected output format indicator (OFS)
- power-on-reset of DMSD (PONRES)


## Time-multiplex interface (Fig.6)

The UV0 to UV3 signals from the SECAM decoder are received in a 13.5 MHz data stream in the following format:

| input <br> signal |  | $1$ | 2 | 3 | 0 | 1 | 2 | 3 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| UV3 |  |  |  |  |  | repeating |  |  |
| UV2 | U5 | U3 | U1 | CS |  | repeating |  |  |
| UV1 |  |  |  |  |  | repeating |  |  |
| UVO |  |  |  |  |  | repeating |  |  |

The signal CS is an information bit from the SECAM decoder:
CS = logic 0 indicates colour not detected in SECAM
CS = logic 1 indicates colour detected in SECAM
$X=$ don't care
This bit is latched in the DMSD. The CS bit is transmitted to control circuits via the $I^{2} \mathrm{C}$-bus.

Commands that control the outputs of the time-multiplex interface are OES, OEY, OEC, CO and Cl which are received via the $I^{2} \mathrm{C}$-bus, and CD which is detected in the DMSD. The start condition of OES, OEY, OEC, CO and Cl after initialization is always zero. The outputs are controlled as follows:

| OES | OEY | OEC | outputs | output status |
| :--- | :--- | :--- | :--- | :--- |
| 0 | X | X | HS and VS | HIGH-impedance OFF-state <br> active |
| 1 | X | X |  | HIGH-impedance OFF-state <br> active |
| X | 0 | X | D0 to D6 and $\overline{\text { BL }}$ |  |
| X | $\mathbf{X}$ | X |  | HIGH-impedance OFF-state <br> active |
| X | X | 1 | UVO to UV3 |  |


| CO | Cl | CD | outputs | output status |
| :---: | :---: | :---: | :---: | :---: |
| 0 | X | x | UV0 to UV3 | colour OFF (zero) |
| 1 | 0 0 | 0 1 |  | colour OFF controlled |
| 1 | 1 | X |  | colour forced ON |

$\mathrm{X}=$ don't care.


(a) CVBS0 to CVBS6 input range with $75 \%$ colour bar.


7 Z81084
(c) U output range $(\mathrm{B}-\mathrm{Y})$.

(b) Y output range.

(d) V output range $(\mathrm{R}-\mathrm{Y})$.

Fig. 4 Diagram showing input/output range of the DMSD (levels are given in binary values).

FUNCTIONAL DESCRIPTION (continued)


Fig. 5 Vertical sync (VS): time $\mathrm{t}_{\mathrm{a}}$ is approximately $24 \mu \mathrm{~s}$; time $\mathrm{t}_{\mathrm{b}}=64 \mu \mathrm{~s}$ (the minimum vertical sync pulse length is $75 \mu \mathrm{~s}$ ).

DEVELOPMENT DATA
 subaddress 09


Fig. 6 Schematic diagram of control signals at the time-multiplex interface and output stages.

## SLAVE RECEIVER ORGANIZATION

## Slave address and receiver format

Slave address for the digital multistandard decoder is:


Fig. 7 Slave receiver format.
Subaddress byte and data byte formats

| register function | sub address | D7 | D6 | D5 | data byte |  | D2 | D1 | DO |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | D4 | D3 |  |  |  |
| Increment delay IDEL | 00 | A07 | A06 | A05 | A04 | A03 | A02 | A01 | A00 |
| Horizontal sync HSY start time | 01 | A17 | A16 | A15 | A14 | A13 | A12 | A11 | A10 |
| HSY stop time | 02 | A27 | A26 | A25 | A24 | A23 | A22 | A21 | A20 |
| Horizontal clamp HC start time | 03 | A37 | A36 | A35 | A34 | A33 | A32 | A31 | A30 |
| HC stop time | 04 | A47 | A46 | A45 | A44 | A43 | A42 | A41 | A40 |
| Horizontal sync after PHI1 <br> HS start time | 05 | A57 | A56 | A55 | A54 | A53 | A52 | A51 | A50 |
| Horizontal peaking | 06 | $X$ | X | X | X | X | H2 | H1 | HO |
| Hue control | 07 | A77 | A76 | A75 | A74 | A73 | A72 | A71 | A70 |
| Control 1 | 08 | HPLL | FS | VTR | CO | ALT | YPN | CCFR1 | CCFRO |
| Control 2 | 09 | OES | OEY | OEC | CE | Cl | AFCC | SS1 | SSO |
| Reserved | 0 A to 0F | X | X | X | $X$ | X | X | X | X |

## Notes

The subaddress is automatically incremented. This enables quick initialization by the $\mathrm{I}^{2} \mathrm{C}$-bus controller within one transmission.

All eight bits of the subaddress have to be decoded by the device.
The subaddresses shown are acknowledged by the device. Subaddresses 10 to 1 F (reserved for the SECAM decoder SAA9055) are not acknowledged. The subaddress counter wraps-around from $1 F$ to 00.
Subaddresses 20 to FF are not allowed.
X = don't care.
After power-on-reset the control registers 1 and 2 (subaddresses 08 and 09) are set to logic 0 , all other registers are undefined.
The least significant bit of an analogue control or alignment register is defined as AXO.

Increment delay control IDEL (application dependent)


* A sign bit, designated A08 and internally set to HIGH, indicates values are always negative.
** The horizontal PLL does not function in this condition: the system clock frequency is set to a value fixed by the last update and is within $\pm 7.1 \%$ of the nominal frequency.

Horizontal sync HSY start time (application dependent)

| decimal multiplier |  | control bits |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $=1 / 13.5 \mathrm{MHz}=74 \mathrm{~ns}$ ) | A17 | A16 | A15 | A14 | A13 | A12 | A11 | A10 |
| + 191 | $-14.2 \mu \mathrm{~s}(\max .$negative value) | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 |
| to |  |  |  |  |  |  |  |  |  |
| + 1 | -0.074 $\mu \mathrm{s}$ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |
| 0 | $0 \mu \mathrm{~s}$ reference point | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| $\begin{gathered} -1 \\ \end{gathered}$ | $+0.074 \mu \mathrm{~s}$ | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| -64 | $+4.7 \mu \mathrm{~s} \text { (max. }$ positive value) | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 |

SLAVE RECEIVER ORGANIZATION (continued)
Horizontal sync HSY stop time (application dependent)

| decimal multiplier | delay time (step size $=1 / 13.5 \mathrm{MHz}=74 \mathrm{~ns}$ | control bitsA27 A26 |  | A25 | A24 | A23 | A22 | A21 | A20 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| + 191 | $\begin{aligned} & -14.2 \mu \mathrm{~s} \text { (max. } \\ & \text { negative value) } \end{aligned}$ | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 |
| $\begin{array}{r} \text { to } \\ +1 \end{array}$ |  |  |  |  |  |  |  |  |  |
| 0 | $0 \mu \mathrm{~s}$ reference point | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| $\begin{gathered} -1 \\ \text { to } \end{gathered}$ |  | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| -64 | $+4.7 \mu \mathrm{~s} \text { (max. }$ positive value) | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 |

Horizontal clamp HC start time (application dependent)

| decimal | delay time (step size | control bits |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| multiplier | $=1 / 13.5 \mathrm{MHz}=74 \mathrm{~ns}$ ) | A37 | A36 | A35 | A34 | A33 | A32 | A31 | A30 |
| + 127 | $-9.4 \mu \mathrm{~s} \text { (max. }$ negative value) | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| $\begin{array}{r} \text { to } \\ +1 \end{array}$ |  | 0 | 0 | 0 | 0 | 0 |  | 0 |  |
| 0 | $0 \mu \mathrm{~s}$ reference point | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| -1 to | $+0.074 \mu \mathrm{~s}$ | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| -128 | $+9.5 \mu \mathrm{~S}$ (max. positive value) | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Horizontal clamp HC stop time (application dependent)

| decimal multiplier | delay time (step size$=1 / 13.5 \mathrm{MHz}=74 \mathrm{~ns})$ | control bits |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | A47 | A46 | A45 | A44 | A43 | A42 | A41 | A40 |
| + 127 | $-9.4 \mu \mathrm{~s}(\max .$ <br> negative value) | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| to |  |  |  |  |  |  |  |  |  |
| +1 | -0.074 $\mu \mathrm{s}$ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |
| 0 | $0 \mu \mathrm{~s}$ reference point | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
|  |  | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| -128 | $+9.5 \mu \mathrm{~s}$ (max. positive value) | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Horizontal sync after PHI1 HS start time (application dependent)
50 Hz ; 625-line mode and FS = logic

| decimal multiplier | delay time (step size $=4 / 13.5 \mathrm{MHz}=296 \mathrm{~ns})$ | $\begin{aligned} & \text { contr } \\ & \text { A57 } \end{aligned}$ | $\begin{gathered} \text { ol bits } \\ \text { A56 } \end{gathered}$ | A55 | A54 | A53 | A52 | A51 | A50 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{gathered} +127 \\ \text { to } \\ +109 \end{gathered}$ | forbidden; outside available central counter range | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ | $1$ $1$ | $\begin{aligned} & 1 \\ & 1 \end{aligned}$ | $\begin{aligned} & 1 \\ & 0 \end{aligned}$ | $1$ $1$ | $\begin{aligned} & 1 \\ & 1 \end{aligned}$ | $\begin{aligned} & 1 \\ & 0 \end{aligned}$ | $\begin{aligned} & 1 \\ & 1 \end{aligned}$ |
| $\begin{aligned} & +108 \\ & \text { to } \\ & +1 \end{aligned}$ | $\begin{aligned} & -32 \mu \mathrm{~s} \text { (max. neg. value) } \\ & -0.296 \mu \mathrm{~s} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 1 \\ & 0 \end{aligned}$ | $\begin{aligned} & 1 \\ & 0 \end{aligned}$ | 0 0 | $1$ <br> 0 |  | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ | $0$ $1$ |
| 0 | $0 \mu \mathrm{~s}$ reference point | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| $\begin{gathered} -1 \\ \text { to } \\ -107 \end{gathered}$ | $\begin{aligned} & +0.296 \mu \mathrm{~s} \\ & +31.7 \mu \mathrm{~s} \text { (max. pos. value) } \end{aligned}$ | $\begin{aligned} & 1 \\ & 1 \end{aligned}$ | $\begin{aligned} & 1 \\ & 0 \end{aligned}$ | $\begin{aligned} & 1 \\ & 0 \end{aligned}$ | $\begin{aligned} & 1 \\ & 1 \end{aligned}$ | $1$ | $\begin{aligned} & 1 \\ & 1 \end{aligned}$ | $\begin{aligned} & 1 \\ & 0 \end{aligned}$ | $1$ $1$ |
| $\begin{gathered} -108 \\ \text { to } \\ -128 \end{gathered}$ | forbidden; outside available central counter range | 1 1 | 0 0 | 0 0 | 1 0 | 0 0 | 1 0 | 0 0 | 0 0 |

$60 \mathrm{~Hz} ; 525$-line mode and FS $=$ logic

| decimal multiplier | delay time (step size $=4 / 13.5 \mathrm{MHz}=296 \mathrm{~ns})$ | $\begin{aligned} & \text { contr } \\ & \text { A57 } \end{aligned}$ | $\begin{aligned} & \text { ol bits } \\ & \text { A56 } \end{aligned}$ | A55 | A54 | A53 | A52 | A51 | A50 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{gathered} +127 \\ \text { to } \\ +107 \end{gathered}$ | forbidden; outside available central counter range | $0$ $0$ | $\begin{aligned} & 1 \\ & 1 \end{aligned}$ | $\begin{aligned} & 1 \\ & 1 \end{aligned}$ | $0$ | $1$ $1$ | $\begin{aligned} & 1 \\ & 0 \end{aligned}$ | $1$ <br> 1 | $1$ <br> 1 |
| $\begin{gathered} +106 \\ \text { to } \\ +1 \end{gathered}$ | $\begin{aligned} & -31.8 \mu \mathrm{~s} \text { (mag. neg. value) } \\ & -0.294 \mu \mathrm{~s} \end{aligned}$ |  | 1 0 | 0 | 0 0 | 1 0 | 0 | 0 0 | $0$ $1$ |
| 0 | $0 \mu \mathrm{~s}$ reference point | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| $\begin{gathered} -1 \\ \text { to } \\ -107 \end{gathered}$ | $\begin{aligned} & +0.294 \mu \mathrm{~s} \\ & +31.5 \mu \mathrm{~s} \text { (max. pos. value) } \end{aligned}$ | 1 1 | $1$ | 1 0 | $\begin{aligned} & 1 \\ & 1 \end{aligned}$ | 0 | $1$ $1$ | 1 0 | 1 |
| $\begin{gathered} -108 \\ \text { to } \\ -128 \end{gathered}$ | forbidden; outside available central counter range | 1 | 0 0 | 0 0 | 1 0 | 0 0 | 1 0 | 0 0 | 0 0 |

SLAVE RECEIVER ORGANIZATION (continued)
Horizontal peaking H2, H1, H0, PN (user dependent) (see Fig.13)

| aperture factor (af) | control bits |  |  |  |
| :---: | :--- | :--- | :--- | :--- |
|  | H2 | H1 | H0 | YPN |
| 0 | 0 | 0 | 0 | 0 |
| 1 | 0 | 0 | 1 | 0 |
| 2 | 0 | 1 | 0 | 0 |
| 3 | 0 | 1 | 1 | 0 |
| 4 | 1 | 0 | 0 | 0 |
| 5 | 1 | 0 | 1 | 0 |
| 6 | 1 | 1 | 0 | 0 |
| 7 | 1 | 1 | 1 | 0 |
| 0 | 0 | 0 | 0 | 1 |
| 1 | 0 | 0 | 1 | 1 |
| 2 | 0 | 1 | 0 | 1 |
| 3 | 0 | 1 | 1 | 1 |
| 4 | 1 | 0 | 0 | 1 |
| 5 | 1 | 0 | 1 | 1 |
| 6 | 1 | 1 | 0 | 1 |
| 7 | 1 | 1 | 1 | 1 |

Chrominance trap select (system mode dependent)

| YPN | chrominance trap |
| :--- | :--- |
| 0 | 4.43 MHz |
| 1 | 3.58 MHz |

Hue phase (user dependent)

| hue phase | control bits |  |  |  |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
|  | A77 | A76 | A75 | A74 | A73 | A72 | A71 | A70 |
| $+178.6 ~ d e g ~$ <br> to <br> 0 deg <br> to <br> $-180 ~ d e g ~$ | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

Step size per least-significant bit $(A 70)=1.4 \mathrm{deg}$.
Reference point for positive colour difference signals $=0$ deg.
The hue phase may be shifted $\pm 180$ deg from the reference point using bit A77, the colour difference signals are then switched from normal positive to negative polarity.

Horizontal clock PLL (application dependent)

| function | HPLL control bit |
| :--- | :---: |
| horizontal clock PLL <br> open, horizontal <br> frequency fixed <br> horizontal clock PLL <br> closed | 1 |

Field frequency select (system mode dependent)

| function | FS control bit |
| :--- | :---: |
| $60 \mathrm{~Hz} ; 525$-line mode | 1 |
| $50 \mathrm{~Hz} ; 625$-line mode | 0 |

VTR/TV mode select (system mode dependent)

| function | VTR control bit |
| :--- | :---: |
| VTR mode | 1 |
| TV mode | 0 |

SLAVE RECEIVER ORGANIZATION (continued)
Colour-on control (system mode dependent)

| function | CO control bit |
| :--- | :---: |
| colour ON <br> colour OFF (all colour <br> output samples zero) | 1 |

Alternate/non-alternate mode (system mode dependent)

| function | ALT control bit |
| :--- | :---: |
| alternate mode (PAL) <br> non-alternate mode <br> (NTSC) | 1 |

Colour carrier frequency control (system mode dependent)

| colour carrier frequency | control bits |  |
| :--- | :--- | :--- |
|  | CCFR1 | CCFRO |
| 4433618.75 Hz (PAL-B, G, H, I; NTSC-4.43) | 0 | 0 |
| 3575611.49 Hz (PAL-M) | 0 | 1 |
| 3582056.25 Hz (PAL-N) | 1 | 0 |
| 3579545 Hz (NTSC-M) | 1 | 1 |

Colour decoding table

| colour standard | control bits |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | FS |  |  |  | ALT |  | CCFR1 | CCFRO |
| PAL-B, G, H, I |  | 0 |  |  | 1 |  | 0 | 0 |
| NTSC-4.43; 50 Hz |  | 0 |  |  | 0 |  | 0 | 0 |
| NTSC-4.43; 60 Hz |  | 1 |  |  | 0 |  | 0 | 0 |
| PAL-M | HPLL | 1 | VTR | CO | 1 | YPN | 0 | 1 |
| PAL-N |  | 0 |  |  | 1 |  | 1 | 0 |
| NTSC-M |  | 1 |  |  | 0 |  | 1 | 1 |

Sync output enable (system mode dependent)

| function | control bit OES |
| :--- | :---: |
| outputs HS and VS active | 1 |
| outputs HS and VS HIGH-Z | 0 |

Y output enable (system mode dependent)

| function | control bit OEY |
| :--- | :---: |
| outputs D0 to D6 and BL active | 1 |
| outputs D0 to D6 and BL HIGH-Z | 0 |

Chrominance output enable (system mode dependent)

| function | control bit OEC |
| :--- | :---: |
| outputs UVO to UV3 active; |  |
| chrominance signal when CD = logic 1; | 1 |
| zero signal when CD = logic 0 | 0 |
| outputs UVO to UV3 HIGH-Z |  |

External colour select (system mode dependent)

| function | control bit CE |
| :--- | :---: |
| select external colour channel; |  |
| serial format via inputs UVO to UV3 | 1 |
| select internal colour channel | 0 |

Internal colour forced ON/OFF (for test or service requirements only)

| function | control bit CI |
| :--- | :---: |
| colour forced ON if $\mathrm{CO}=$ logic $1(\mathrm{CD}=\mathrm{X})$ <br> colour $O F F$ if $\mathrm{CO}=$ logic $0(\mathrm{CD}=\mathrm{X})$ | 1 |
| colour $O F F$ if $\mathrm{CO}=\operatorname{logic} 0(\mathrm{CD}=\mathrm{X})$ <br> colour controlled by CD if $\mathrm{CO}=$ logic 1 | 0 |

$X=$ don't care
Automatic flesh-tone corrector (colour track) (user dependent)

| function | AFCC control bit |
| :--- | :---: |
| colour track ON | 1 |
| colour track OFF | 0 |

Source select (system mode dependent)

| function | control bits |  |
| :--- | :---: | :---: |
|  | SS1 | SS0 |
| select input CVBS0 | 0 | 0 |
| select input CVBS1* | 0 | 1 |
| select input CVBS2 | 1 | 0 |
| select input CVBS3 | 1 | 1 |

* Not allowed when operating with TDA9045.


## SLAVE TRANSMITTER ORGANIZATION

Slave transmitter format


Fig. 8 Slave transmitter format (a general call address is not acknowledged).
The format of data byte 1 is:

| PONRES | HLOCK | OFS | FD | 0 | CD | CS | 0 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

PONRES Status bit for power-on-reset ( $\overline{\mathrm{RES}}$ ) and after a power failure:
logic 1 after the first power-on-reset and after a power failure. Also set to logic 1 after a severe voltage dip that may have disturbed slave receiver data in the PAL/NTSC decoder (SAA9050). PONRES sets all data bits of control registers 1 and 2 to zero. logic 0 after a successful read of the PAL/NTSC decoder status byte.

HLOCK Status bit for horizontal frequency lock (transmitter identification, stop or mute bit): logic 1 if horizontal frequency is not locked (no transmitter available);
logic 0 if horizontal frequency is locked (transmitter received).
OFS Status bit for output format selection:
logic 1 when quasi-parallel format is selected:

| D0 to D6 UV0 to UV3 | Y | $Y$ | $Y$ | Y |
| :---: | :---: | :---: | :---: | :---: |
|  | U6 U5 V6 V5 | U4 U3 V4 V3 | U2 U1 V2 V1 | U0 CS Vo X |
|  |  |  | $\rightarrow$ | 1 LL3 clock |

$X=$ don't care

FD Detected field frequency status bit:
logic 1 when received signal has 60 Hz sync pulses;
logic 0 when received signal has 50 Hz sync pulses.
CD PAL/NTSC colour-detected status bit:
logic 1 when PAL/NTSC colour signal is detected;
logic 0 when no PAL/NTSC colour signal is detected.
CS SECAM colour-detected status bit:
logic 1 when SECAM colour signal is detected;
logic 0 when no SECAM colour signal is detected.

## PROGRAMMING IDEL, HSY, HC and HS

These variables are programmed via data words on the $I^{2} \mathrm{C}$-bus. In the following examples decreasing numbers correspond to increasing time.

## IDEL (Fig.9)

The IDEL data word compensates for the time delays in data processing between loop filter 2 and the quadrature demodulator and includes internal and external (system) signal paths. The internal path from loop filter 2 takes INC1 to the divider and DTO 1. This delay (tREF) corrects the relationship between the subcarrier frequency and the line frequency. The external path accounts for the following time delays:
tIDEL programmable delay time
$t_{a}$ processing time of DTO 2 and the D-A converter
$t_{b} \quad$ chrominance bandpass and gain control stage delay times
${ }^{t}$ CGC clock generator circuit delay time
${ }^{t}$ ADC analogue-to-digital converter delay time
tSRC sample-rate converter delay time
${ }^{\text {t }}$ SECAM SECAM colour decoder delay time
in LL3 periods

As the delays $t_{a}$ and $t_{b}$ are known constants, $t_{I D E L}$ is programmed as follows:
${ }^{\mathrm{t}} \mathrm{IDEL}=-115-0.5\left(99-\mathrm{t}_{\mathrm{CGC}}-\mathrm{t}_{\text {ADC }}-\mathrm{t}_{\text {SRC }}{ }^{*}-\mathrm{t}^{\text {SECAM }}{ }^{*}\right)$
Programming range: -115 to $-214 /-216$.


Fig. 9 Compensation of delay times by increment delay control IDEL.

[^22]PROGRAMMING IDEL, HSY, HC and HS (continued)
HSY (Fig.10)
Referring to Fig. 10 points (1), (2) and periods, a, b:
HSY start time $=T_{(1)}-(2)+42-a \quad$ LL3 clock periods
HSY stop time $=T(1)-(2)+42-b \quad$ LL3 clock periods
Programming range of HSY start/stop time: + 191 to -64 LL3 clock periods.
HC (Fig.10)
Referring to Fig. 10 points (1), (2) and periods c, d:
HC start time $=T(1)-(2)+42-c \quad$ LL3 clock periods
HC stop time $=T(1)-(2)+42-d \quad$ LL3 clock periods
Programming range of HC start/stop time: + 127 to $\mathbf{- 1 2 8}$ LL3 clock periods.
HS (Fig.10)
The reference positions of HS in PAL and NTSC modes are shown in Fig. 10 at points (4) and (5)
respectively. To move the HS pulse to the centre of blanking pulse $\overline{B L}$ the following equation is used:
HS (NTSC) : $\frac{- \text { [position of HS relative to point (3) }+17 \text { LL3] }}{4 \text { LL3 }}$
HS (PAL) : $\frac{- \text { [position of HS relative to point (3) }+14 \text { LL3] }}{4 \mathrm{LL} 3}$
In the example given in Fig.10:
HS (NTSC) : $-[55+17] / 4=-18$ (decimal) $=11101110$ (bianry)
HS (PAL) : $-[62+14] / 4=-19($ decimal $)=11101101($ binary $)$


Fig. 10 Signal correlation.

## Notes to Fig. 10

___ represents PAL signals
----- represents NTSC signals (showing tolerance of active video)
HSY and HC inputs are referenced to the analogue input CVBS (1)
$\overline{B L}$ and HS outputs are referenced to the digital input CVBS (2) or to the DMSD output (3).
Waveform timing is indicated in numbers ( $n$ ) of LL3 cycles ( $n \times 1 / f$ LL3), where $n=1$ for HSY, HC, CVBS input to DMSD and $\overline{B L}$, and $n=4$ for HS.

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)

| parameter | conditions | symbol | min. | max. | unit |
| :--- | :--- | :--- | :--- | :--- | :--- |
| Supply voltage range |  | $\mathrm{V}_{\mathrm{DD}}$ | -0.5 | +7.0 | V |
| Input voltage range |  | $\mathrm{V}_{\mathrm{I}}$ | -0.5 | +7.0 | V |
| Output voltage range | $\mathrm{I}_{\mathrm{O}} \max =20 \mathrm{~mA}$ | $\mathrm{~V}_{\mathrm{O}}$ | -0.5 | +7.0 | V |
| Maximum power dissipation per package |  | $\mathrm{P}_{\text {tot }}$ | - | $*$ | W |
| Operating ambient temperature range |  | $\mathrm{T}_{\mathrm{amb}}$ | 0 | +75 | ${ }^{\circ} \mathrm{C}$ |
| Storage temperature range |  | $\mathrm{T}_{\mathrm{stg}}$ | -65 | +150 | ${ }^{\circ} \mathrm{C}$ |

## HANDLING

Inputs and outputs are protected against electrostatic discharge in normal handling. However, to be totally safe, it is good practice to take normal precautions appropriate to handling MOS devices (see 'Handling MOS Devices').


Purchase of Philips $1^{1}{ }^{2} \mathrm{C}$ components conveys a license under the Philips ${ }^{\prime}{ }^{2} \mathrm{C}$ patent to use the components in the $I^{2} \mathrm{C}$-system provided the system conforms to the $I^{2} \mathrm{C}$ specifications defined by Philips.

[^23]
## CHARACTERISTICS

$\mathrm{V}_{\mathrm{DD}}=4.5$ to $5.5 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=0$ to $+70^{\circ} \mathrm{C}$; unless otherwise specified


CHARACTERISTICS (continued)

| parameter | conditions | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Timing (Fig.11) |  |  |  |  |  |  |
| LL3 cycle time | note 4 | $\mathrm{T}_{\mathrm{C} 3}$ | 69 | - | 80 | ns |
| LL3 duty factor | $\mathrm{T}_{\mathrm{C} 3 \mathrm{H} /{ }^{\text {c }} \mathrm{C} 3}$ | d | 43 | - | 57 | \% |
| LL3 rise and fall times | note 5 | $\mathrm{tr}_{\mathrm{r}}, \mathrm{tf}$ | - | - | 6 | ns |
| Input set-up time |  | ${ }_{\text {t }}$ U | 12 | - | - | ns |
| Input hold time |  | ${ }_{\text {tin }}$ | 5 | - | - | ns |
| Output hold time | $C_{L}=7.5$ to 25 pF | ${ }^{\text {toH }}$ | 3 | - | - | ns |
| $\overline{B L}$ output (pin 3) |  |  |  |  |  |  |
| Output hold time |  | ${ }^{\text {toh }}$ | 9 | - | - | ns |
| Output delay time | $\mathrm{C}_{\mathrm{L}}=7.5$ to 25 pF | $\mathrm{t}_{\mathrm{d}}$ | - | - | 50 | ns |
| HC, HSY (pins 33, 34) |  |  |  |  |  |  |
| Output delay time | $\mathrm{C}_{\mathrm{L}}=25 \mathrm{pF} ; \mathrm{V}_{\mathrm{OH}}=2.6 \mathrm{~V}$ | $\mathrm{t}_{\mathrm{d}}$ | - | - | 80 | ns |
| Crystal oscillator (Fig.12) |  |  |  |  |  |  |
| Nominal frequency (third harmonic) |  | $f_{n}$ | - | 24.576 | - | MHz |
| Permissible deviation from nominal frequency (adjustment tolerance) |  | $\Delta f / f_{n}$ | -50 | - | + 50 | $10^{-6}$ |
| Temperature deviation |  | $\Delta \mathrm{f} / \mathrm{f}_{\mathrm{n}}$ | -20 | - | + 20 | $10^{-6}$ |
| Crystal temperature range |  | TXTAL | 0 | - | + 70 | ${ }^{\circ} \mathrm{C}$ |
| Load capacitance |  | $\mathrm{C}_{\mathrm{L}}$ | 8 | - | - | pF |
| Resonance resistance |  | $\mathrm{R}_{\mathrm{r}}$ | - | 40 | - | $\Omega$ |
| Motional inductance |  | $\mathrm{L}_{1}$ | - | * | - | mH |
| Motional capacitance |  | $\mathrm{C}_{1}$ | - | $\begin{aligned} & 1.5 \\ & \pm 20 \% \end{aligned}$ | - | fF |
| Parallel capacitance |  | $\mathrm{C}_{0}$ | - | $\begin{aligned} & 3.5 \\ & \pm 20 \% \end{aligned}$ | - | pF |

## Notes to the characteristics

1. Supply current measured at $\mathrm{f}_{\mathrm{n}}$, inputs LOW and outputs unconnected.
2. Output leakage current measured with outputs in HIGH impedance state.
3. LIFCO output voltage measured with pin 40 AC coupled and a 4 -bit triangular waveform clocked at 24.576 MHz .
4. For minimum and maximum cycle times $\Delta f= \pm 7.1 \%$ of typical frequency value.
5. Difference between $t_{r}$ and $t_{f}$ of LL3 must be less than 1 ns ; rising and falling edge are assumed to be smooth due to low pass filtering.

[^24]

Fig. 11 Timing diagram.


Fig. 12 Oscillator circuit requirements: (a) with quartz crystal; (b) with external clock.


Aperture factor selection:

| af | H 2 | H 1 | HO |
| :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 |
| 7 | 0 | 1 | 1 |
| 7 | 1 | 1 |  |

Fig. 13 Horizontal peaking aperture factors (af): (a) YPN $=\operatorname{logic} 0$ (colour subcarrier $=4.43 \mathrm{MHz}$ ); (b) YPN = logic 1 (colour subcarrier $=3.58 \mathrm{MHz}$ ).

## DIGITAL SECAM DECODER (DSD)

## GENERAL DESCRIPTION

The SAA9055 is designed to provide colour difference signals for a digital TV signal processing system.

## Features

- Phase-linear chrominance bandpass filter for cross-colour improvement
- Programmable filter characteristics for optimum adaption for different IF stages
- Recursive "Cloche" (Bell) filter
- Zero-crossing detection, FM demodulator with high AM rejection
- One demodulator for both carrier frequencies
- Base-band signal adjustment in gain and offset
- De-emphasis with recursive filter structure
- Line delay and cross-over switch for colour difference signals
- Output multiplexer for the UV format of the Digital Multistandard Secam Decoder
- Standard identification circuit with programmable sensitivity
- Programmable delay for the composite video blanking signal
- Address selection for $1^{2} \mathrm{C}$-bus:

SAA9055P/8A = address 8A (HEX)
SAA9055P/8E = address 8E (HEX)

## PACKAGE OUTLINE



Fig. 1 Block diagram.

PINNING


## FUNCTIONAL DESCRIPTION

The Digital Secam Decoder (DSD) forms an integral part of a digital TV signal processing system. The system incorporates a Video Processor and Input Selector (TDA9045), an A/D Converter (PNA7509), a Sample Rate Converter (SAA9058), a Digital Multi-Standard Decoder (SAA9050) or a Digital Multi-Standard Decoder with separate chrominance and luminance input (SAA9051), a Digital Deflection Controller (SAA9062/3/4)*, a Clock Generator Circuit (SAA9057), a Video Processor with DACs (SAA9060), a Colour Transient Improvement Circuit (TDA4565), a Video Control Combination Circuit (TDA4580), and an Octuple 6-bit DAC and a Feature Box. Figure 9 illustrates the timing of the input and output signals relative to the input clock (LL3).
The DMSD decodes and demodulates the colour information from all TV standards which employ a quadrature modulated colour carrier. The DMSD also processes the luminance and synchronization signals and generates auxiliary signals.
The DSD separates the colour information which it demodulates and decodes to provide the colour difference signals. These signals are subsequently encoded to produce a serial/parallel data stream at the UV output. Figure 4 illustrates the formatting and timing of the UV output port. Because SECAM colour processing takes longer than PAL/NTSC processing the CVBS signal for the DMSD is delayed in the DSD. The length of delay can be programmed via the $I^{2} \mathrm{C}$-bus to adapt the signal for the different design realizations of the DMSD. The possible range of variations is between 0 and 31 clock periods of LL3. The minimum delay is 55 periods of LL3.
The chrominance bandpass filter for separating the frequency modulated colour carrier consists of several phase-linear FIR filters which improve the cross-colour behaviour. The non-linear phase (Bell) filter has a recursive structure (IIR filter). Figure 3 illustrates the frequency response of the chrominance band-pass filter and Bell filter. One of the FIR filters can be programmed via the $I^{2} \mathrm{C}$-bus to provide optimal adaption for the various IF stages. Different responses can be selected by means of a 7-bit control word. Figure 8 illustrates some examples of frequency responses of the programmable adaptive filer.
Only one FM demodulator is used to demodulate the chrominance signal; this accomodates both carrier frequencies regardless of the centre frequency. It is a zero-crossing demodulator with a real time divider which is a pipeline structure. After demodulation the baseband signal is adjusted, line sequentially, to the appropriate colour difference signal. During the clamping period, the demodulated reference carrier is compared with the previous reference signal by the line identification circuit. The identification circuit compares the phase of the two demodulated burst signals and, if the phase relationship is incorrect for several lines (not SECAM), the CS flag (colour in SECAM) will be reset.
The baseband filter consists of a linear phase low-pass filter together with a de-emphasis filter with a recursive structure. Figure 5 illustartes the frequency response of the de-emphasis and band-pass filters for the colour difference signals. After filtering, the sample rate is reduced to a quarter ( $\mathrm{LL} 12=3.375 \mathrm{MHz}$ ). The word length is truncated to seven bits. The resultant signal is delayed by one line period ( $64 \mu \mathrm{~s}=216$ clock periods of 3.375 MHz ). The signals, delayed and non-delayed, can be switched either directly or cross-wise to two different outputs which correspond to the colour difference signals.
The cross-over switch is controlled by the line identification circuit. At the end of the chrominance path an output formatter transforms the 14 bits ( $2 \times 7$ bits clocked by 3.375 MHz ) to a 4 -bit wide channel which is clocked by 13.5 MHz (LL3). The bits are separated into odd and even and then serialized.

[^25]The format for the UV output is the same as that of the UV I/O port in the DSMD (SAA9050/51). The timing multiplexer is controlled by the external signal BL from the DSMD. Signal BL is also used as a line-locked synchronization signal to generate several internal burst gate pulses. Figure 6 illustrates the timing relationship between the line-reference signal (BL) and the composite video signal.

The CS flag is transmitted via the chrominance data-stream because the DSD has no $1^{2} \mathrm{C}$-bus transmitter. If no SECAM colour is detected the UV port will be set to zero. After reset the UV lines will be set to high impedance ( 3 -state) and the DSD must be re-initialized via the $I^{2} \mathrm{C}$-bus to enable further operation.


Fig. 3 Frequency response of chrominance bandpass and Bell filter.



Fig. 5 Frequency response of the de-emphasis and base-band filter for the colour difference signals.


Fig. 6 Timing relationship between the line-reference signal ( $\overline{\mathrm{BL}}$ ) and the composite video signal.

## $I^{2} \mathrm{C}$-BUS PROTOCOL

## Slave receiver organization

The slave addresses for the digital SECAM decoder are shown in Figure 7.
The slave address is selected by bonding and is marked on the package.


Fig. 7 Slave receiver format.
Table 1 Subaddress definition

| register <br> function | subaddress <br> (HEX) | D7 <br> (MSB) | D6 | D5 | D4 | D3 | D2 | D1 | D0 <br> (LSB) |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| CVBS delay time | 10 | MA1 | MAO | X | DT4 | DT3 | DT2 | DT1 | DT0 |
| Main counter start address | 11 | MA9 | MA8 | MA7 | MA6 | MA5 | MA4 | MA3 | MA2 |
| (MA9.... MA0) | MA | M | M |  |  |  |  |  |  |
| Burst gate begin | 12 | BB7 | BB6 | BB5 | BB4 | BB3 | BB2 | BB1 | BB0 |
| Burst gate end | 13 | BE7 | BE6 | BE5 | BE4 | BE3 | BE2 | BE1 | BE0 |
| Standard recognition |  |  |  |  |  |  |  |  |  |
| sensitivity | 14 | R7 | R6 | R5 | R4 | R3 | R2 | R1 | R0 |
| Programmable adaptive filter | 15 | X | P6 | P5 | P4 | P3 | P2 | P1 | P0 |
| Control register | 16 | X | X | X | X | X | C2 | C1 | C0 |
| Reserved | $17-1 F$ | X | X | X | X | X | X | X | X |

## Notes to Table 1

1. The subaddress is automatically incremented to enable quick initialization by the $\mathrm{I}^{2} \mathrm{C}$-bus controller within one transmission.
2. All eight bits of the subaddress are decoded by the device.
3. The subaddresses shown are acknowledged by the device. Subaddresses 00 to $0 F$ (reserved for the Digital Multi-Standard Decoder) are not acknowledged. The subaddress counter wraps-around from 1 F to 00 . Subaddresses 20 to FF are not allowed.
4. $\mathrm{X}=$ don't care.
5. After power-on-reset the control register (subaddress 16) is set to logic 0 , all other registers are undefined.

## Subaddress 10 (HEX)

Delay compensation between SECAM processing and PAL/NTSC chrominance processing.
Application dependent.

| DT4 | DT3 | DT2 | DT1 | DTO | delay time |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | no additional delay for CVBS (minimum fixed delay through DSD $=55 \times$ LL 3 ) |
| 0 | 0 | 0 | 0 | 1 | $1 \times 74 \mathrm{~ns}=74 \mathrm{~ns}$ |
| . | . | . | . | . | - |
| . | . | - | . | . | . |
| 1 | 1 | 1 | 1 | 1 | - $31 \times 74 \mathrm{~ns}=2.3 \mu \mathrm{~s}($ maximum delay $=86 \times$ LL3) |

Stepsize $=\frac{1}{13.5 \mathrm{MHz}}=74 \mathrm{~ns}$

## Subaddress 10 and 11 (HEX)

Main counter start address.
Application dependent.

| MA9 | MA8 | MA7 | MA6 | MA5 | MA4 | MA3 | MA2 | MA1 | MAO |  | delay time |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | +511 |  |
| - |  |  |  |  |  |  |  |  |  | - |  |
| - |  |  |  |  |  |  |  |  |  | - | outside central <br> counter range |
| - |  |  |  |  |  |  |  |  |  | - |  |
| - | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | +418 |  |

[^26]| MA9 | MA8 | MA7 | MA6 | MA5 | MA4 | MA3 | MA2 | MA1 | MAO | delay time |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | -1 | -74 ns |
| - |  |  |  |  |  |  |  |  |  | - |  |
| - |  |  |  |  |  |  |  |  |  | - |  |
| - | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | -446 | $-446 \times 74 \mathrm{~ns} \approx-33 \mu \mathrm{~s}$ <br> (maximum negative value) |
| 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | -447 |  |
| - |  |  |  |  |  |  |  |  |  | - <br> - <br> - |  |
| - | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | -512 <br> 1 |  |

Stepsize $=\frac{1}{13.5 \mathrm{MHz}}=74 \mathrm{~ns}$
DEVELOPMENT DATA
Internal counter range: -446 to +417
Subaddress 12 (HEX)
Burst gate begin (start time)
Application dependent.

| BB7 | BB6 | BB5 | BB4 | BB3 | BB2 | BB1 | BB0 | dec |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | delay time |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 74 ns |
| - | - | - | - | - | - | - | - | - |  |
| - | - | - | - | - | - | - | - | - |  |
| 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 255 | $18.89 \mu \mathrm{~s}$ |

Stepsize $=\frac{1}{13.5 \mathrm{MHz}}=74 \mathrm{~ns}$

Subaddress 13 (HEX)
Burst gate end (stop time)
Application dependent.

| BE7 | BE6 | BE5 | BE4 | BE3 | BE2 | BE1 | BE0 | dec | delay time |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | zero reference point |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 74 ns |
| - | - | - | - | - | - | - | - | - | - |
| - | - | - | - | - | - | - | - | - | - |
| 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 255 | $18.89 \mu \mathrm{~s}$ |

Stepsize $=\frac{1}{13.5 \mathrm{MHz}}=74 \mathrm{~ns}$
The stop time must be greater than the start time.
The reference point position of the burst gate start/stop time is identical with the main counter zero position.

## Subaddress 14 (HEX)

Standard recognition sensitivity
Application dependent

| R7 | R6 | R5 | R4 | R3 | R2 | R1 | R0 | function |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
|  |  |  |  |  |  |  |  | relationship between the number of line <br> identification errors related to a window of |
| 0 |  |  |  |  |  |  |  | 312 lines |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| $: 312$ theoretical highest sensitivity |  |  |  |  |  |  |  |  |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 |
| 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 212 |
| 1 | 1 | 1 | 1 | 1 | $255: 312$ |  |  |  |

For programmed numbers from 0 to approximately 25 (dec) the colour signal is switched off. With the value $25(\mathrm{dec})$ the colour signal will be enabled only when extremely good signal quality is present. If the colour signal quality is reduced, i.e. VCR signal source, bad $\mathrm{S} / \mathrm{N}$ ratio, bad quantization, diminished colour carrier and insufficient IF adaption, the sensitivity should be set lower (higher programmed number up to 255 (dec) in order to prevent excessive switching and thus ensure constant colour.

## Subaddress 15 (HEX)

Programmable adaptive filter PAF (P6-P0)
Application (IF stage) dependent
The programmable adaptive filter, together with the cloche and linear bandpass filter, forms a filter-curve that treats the chrominance frequency spectra with different gain but linear phase. The frequency characteristic is a system of sinusoidal waveforms which are described by:

- Reference "knots" of constant gain ( 0 dB )
- Frequency points ('tops") with maximum gain
- The amount of maximum gain
(There is also a switchable pre-amplifier in another stage of the bandpass filter).
The components of the PAF can be programmed via the $I^{2} \mathrm{C}$-bus by using device address 8 A (or 8 E ) and subaddress 15 thereby producing 57 different transfer functions. An example of some transfer functions is given in Figure $8(\mathrm{a})$ to $(\mathrm{d})$.

|  | MSB | P6 | P5 | P4 | P3 | P2 | P1 | P0 | function |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | - - - - - - - - | X <br> X <br> X <br> X <br> X <br> X <br> $X$ <br> X | $\begin{aligned} & X \\ & X \\ & X \\ & X \\ & X \\ & X \\ & X \\ & X \\ & X \end{aligned}$ | $\begin{aligned} & x \\ & X \\ & X \\ & X \\ & X \\ & X \\ & X \\ & X \\ & X \end{aligned}$ | $\begin{aligned} & x \\ & x \\ & x \\ & x \\ & x \\ & x \\ & x \\ & x \end{aligned}$ | $\begin{aligned} & 1 \\ & 1 \\ & 1 \\ & 1 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 1 \\ & 1 \\ & 0 \\ & 0 \\ & 1 \\ & 1 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{array}{\|l} 1 \\ 0 \\ 1 \\ 0 \\ 1 \\ 0 \\ 1 \\ 0 \end{array}$ | maxim   <br> 19 dB  <br> 14 dB  <br> 9.5 dB  <br> 6 dB  <br> 3.5 dB  <br> 2 dB  <br> 1 dB  <br> 0 dB  | ain at tops |  |  |
| 岗 |  |  |  |  |  |  |  |  | position of tops and knots ( MHz ) |  |  |  |
|  |  |  |  |  |  |  |  |  | top | knot | top | Figs 8a-d |
|  | - | $\begin{aligned} & X \\ & X \end{aligned}$ | $\begin{array}{\|l} 1 \\ 1 \\ \hline \end{array}$ | $\begin{aligned} & 1 \\ & 1 \end{aligned}$ | $\begin{aligned} & 1 \\ & 0 \end{aligned}$ | $\begin{aligned} & X \\ & X \end{aligned}$ | $\begin{aligned} & X \\ & X \end{aligned}$ | $\begin{aligned} & x \\ & x \end{aligned}$ | $\begin{aligned} & 3.375 \\ & 4.5 \end{aligned}$ | $\begin{aligned} & 4.5 \\ & 5.625 \end{aligned}$ | $\begin{aligned} & 5.625 \\ & 6.75 \end{aligned}$ | $\begin{array}{lll} +\mathrm{A} / \mathrm{dB} & (\mathrm{~d}) \\ -\mathrm{A} / \mathrm{dB} & (\mathrm{~d}) \\ \hline \end{array}$ |
|  | - | $\begin{aligned} & X \\ & X \end{aligned}$ | $\begin{array}{\|l\|} 1 \\ 1 \end{array}$ | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 1 \\ & 0 \end{aligned}$ | $\begin{aligned} & x \\ & x \end{aligned}$ | $\begin{aligned} & X \\ & X \end{aligned}$ | $\begin{aligned} & x \\ & x \end{aligned}$ | $\begin{aligned} & 4.219 \\ & 3.375 \end{aligned}$ | $\begin{aligned} & 5.063 \\ & 4.219 \end{aligned}$ | $\begin{aligned} & 5.906 \\ & 5.063 \end{aligned}$ | $\begin{aligned} & -\mathrm{A} / \mathrm{dB} \quad(\mathrm{c}) \\ & +\mathrm{A} / \mathrm{dB} \end{aligned} \quad(\mathrm{c})$ |
|  | - | $\begin{aligned} & X \\ & X \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 1 \\ & 1 \end{aligned}$ | $\begin{aligned} & 1 \\ & 0 \end{aligned}$ | $\begin{aligned} & x \\ & x \end{aligned}$ | $\begin{aligned} & x \\ & X \end{aligned}$ | $\begin{aligned} & x \\ & X \end{aligned}$ | $\begin{aligned} & 4.05 \\ & 2.7 \end{aligned}$ | $\begin{aligned} & 5.4 \\ & 4.05 \end{aligned}$ | $\begin{aligned} & 6.75 \\ & 5.4 \end{aligned}$ | $\begin{aligned} & -\mathrm{A} / \mathrm{dB} \quad(\mathrm{~b}) \\ & +\mathrm{A} / \mathrm{dB} \end{aligned}$ |
|  | - | $\begin{aligned} & X \\ & X \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 1 \\ & 0 \end{aligned}$ | $\begin{aligned} & x \\ & x \end{aligned}$ | $\begin{aligned} & X \\ & X \end{aligned}$ | $\begin{aligned} & X \\ & X \end{aligned}$ | $\begin{aligned} & 2.89 \\ & 3.86 \end{aligned}$ | $\begin{aligned} & 3.86 \\ & 4.82 \end{aligned}$ | $\begin{aligned} & 4.82 \\ & 5.79 \end{aligned}$ | $\begin{array}{ll} +\mathrm{A} / \mathrm{dB} & (\mathrm{a}) \\ -\mathrm{A} / \mathrm{dB} & (\mathrm{a}) \end{array}$ |
|  | - | $\begin{aligned} & 1 \\ & 0 \end{aligned}$ | $\begin{aligned} & x \\ & x \end{aligned}$ | $\begin{aligned} & x \\ & x \end{aligned}$ | $\begin{aligned} & X \\ & X \end{aligned}$ | $\begin{aligned} & x \\ & X \end{aligned}$ | $\begin{aligned} & x \\ & x \end{aligned}$ | $\begin{aligned} & x \\ & x \end{aligned}$ | additional pre-amplification times two times one |  |  |  |
|  | * | X | $x$ | X | $x$ | X | X | $x$ | * MSB not used |  |  |  |



Fig. 8(a) Examples of frequency response for the programmable adaptive filter; from 08 to $0 E$ (HEX).
DEVELOPMENT DATA


Fig. 8(b) Example of frequency response for the programmable adaptive filter; from 10 to 16 (HEX).


Fig. 8(c) Example of frequency response for the programmable adaptive filter; from 20 to 26 (HEX).


Fig. 8(d) Example of frequency response for the programmable adaptive filter; from 38 to $3 E$ (HEX).

## Subaddress 16 (HEX)

Control 3
Relevent for system configuration

| C2 | C1 | C0 | UV - output |
| :--- | :--- | :--- | :--- |
|  | 0 | 0 | high impedance (3-state) |
|  | 0 | 1 | active zero |
| colour enable (if CS flag then colour on) |  |  |  |
|  | 1 | 0 | colour forced on (independent of CS flag) |
| 0 | 1 | 1 | positive UV <br> negative UV |

After power-on-reset the control register is set to logic 0 .


Purchase of Philips $1^{1} \mathrm{C}$ components conveys a license under the Philips $I^{2} \mathrm{C}$ patent to use the components in the $I^{2} \mathrm{C}$-system provided the system conforms to the $\mathrm{I}^{2} \mathrm{C}$ specifications defined by Philips.

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)

| parameter | conditions | symbol | min. | max. | unit |
| :--- | :--- | :--- | :--- | :--- | :--- |
| Supply voltage |  | $\mathrm{V}_{\mathrm{DD}}$ | -0.5 | 7.0 | V |
| Voltage input |  | $\mathrm{V}_{1}$ | -0.5 | 7.0 | V |
| Voltage output | $\mathrm{I}_{\max }=20 \mathrm{~mA}$ | $\mathrm{~V}_{\mathrm{O}}$ | -0.5 | 7.0 | V |
| Total power dissipation |  | $\mathrm{P}_{\text {tot }}$ | - | 1.2 | W |
| Operating ambient temperature range |  | $\mathrm{T}_{\mathrm{amb}}$ | 0 | 70 | $\mathrm{o}^{\mathrm{C}}$ |
| Storage temperature range |  | $\mathrm{T}_{\text {stg }}$ | -65 | 150 | ${ }^{\circ} \mathrm{C}$ |

## HANDLING

Inputs and outputs are protected against electrostatic discharge in normal handling. However, to be totally safe, it is good practice to take normal precautions appropriate to handling MOS devices (see 'Handling MOS devices').

## CHARACTERISTICS

$V_{D D}=4.5$ to $5.5 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$; unless otherwise specified. All voltages are referenced to ground (pins 6 and 23) unless otherwise specified.


## CHARACTERISTICS

$\mathrm{V}_{\mathrm{DD}}=4.5$ to $5.5 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$; unless otherwise specified. All voltages are referenced to ground (pins 6 and 23) unless otherwise specified.


## Notes to the characteristics

1. Static deviation $= \pm 4 \%$; dynamic deviation $= \pm 7 \%$ for signal path CVBS-DCVBS (this is required for the running-in of the DMSD sync processor).
2. The rising and falling edges of the clock signal are assumed to be smooth due to roll-off low-pass filtering.
3. Matches to SAA9050/SAA9057 for $\mathrm{V}_{1 \mathrm{H}}(\mathrm{LL} 3) \geqslant 3 \mathrm{~V}$.


Fig. 9 Timing diagram.

## CLOCK GENERATOR CIRCUIT

## GENERAL DESCRIPTION

The SAA9057 clock generator circuit is for application in memory-based feature tv receivers and in digital tv concepts with line-locked sampling. The circuit employs a PLL frequency multiplier to give three different line-locked clock output frequencies, a bypass switch for the PLL is provided. All clock outputs have high driving capability. Skew control and power-fail detection circuits are included.


Fig. 1 Block diagram.


Fig. 2 Pinning diagram.

## PINNING

$7 \quad$ LL1.5 $\quad 27 \mathrm{MHz}$ line-locked clock. The waveform is rectangular and the duty factor is

1 MS

2 C

3 PORD
$4 \quad V_{S S}(a n)$
$5 \mathrm{~V}_{\mathrm{DD}(\mathrm{an})}$
6 SLL1.5
$8 \quad V_{D D}($ dig $)$
9 SLL2A

10 LL2A

11 LFCO
9
mode select input.
MS = LOW for normal operation in which the CGC generates clocks with reference to LFCO

MS $=$ HIGH disables the PLL and connects the LFCO input to the control input of the VCO, providing VCO, frequency divider and buffer facilities only
chip enable. CE $=$ HIGH enables the VCO and the output buffers; CE $=$ LOW sets the buffers to high impedance off-state and inhibits VCO oscillation power-on-reset delay. Duration of delay is determined by an external capacitor at this pin
ground ( 0 V ) for analogue circuits
positive supply voltage ( +5 V ) for analogue circuits
sensing input for LL1.5 skew control. Pin 6 input amplifier can handle low-level sinusoidal clock waveforms. Strap to pin 7 when not using external clock drivers or low-level clocks 50\%
positive supply voltage ( +5 V ) for digital circuits (no internal connection to pin 17)
sensing input for LL2A skew control. Pin 9 input amplifier can handle low-level sinusoidal clock waveforms. Strap to pin 10 when not using external clock drivers or low-level clocks
$20,25 \mathrm{MHz}$ line-locked clock. The waveform is rectangular and the duty factor is $50 \%$
line frequency control input to which all internal clocks are referred. The waveform is triangular with 4 -bit quantization and $24,576 \mathrm{MHz}$ sample rate
power-on-reset output. Goes LOW following power-on or power fail. Remains LOW for a period determined by external capacitor at pin 3. It is also activated by a slow or fast fall of supply voltage to below operating level. PORO can be used as a reset signal for the whole digital tv system.
b

13 SLL3

14 LL3

15 LL2

16 SLL2
$17 \quad V_{D D(d i g)}$
$18 \quad V_{S S}($ dig $)$
19 SLL3T

20
LL3T
sensing input for LL3 skew control. Pin 13 input amplifier can handle low-level sinusoidal waveforms. Strap to pin 14 when not using external clock drivers or low-level clocks
LL3 $\quad 13,5 \mathrm{MHz}$ line-locked clock. The waveform is rectangular and the duty factor is $50 \%$
$20,25 \mathrm{MHz}$ line-locked clock. The waveform is rectangular and the duty factor is $50 \%$
sensing input for LL2 skew control. Pin 16 input amplifier can handle low-level sinusoidal waveforms. Strap to pin 15 when not using external clock drivers or low-level clocks
positive supply voltage (+5 V ) for digital circuits
ground ( 0 V ) for digital circuits (no internal connection to pin 8)
sensing input for LL3T skew control. Pin 19 input amplifier can handle lowlevel sinusoidal waveforms. Strap to pin 20 when not using external clock drivers or low-level clocks
$13,5 \mathrm{MHz}$ line-locked clock. The waveform is rectangular and the duty factor is $50 \%$

## FUNCTIONAL DESCRIPTION

The SAA9057 provides all the clock waveforms required in a typical digital tv system. This can comprise an analogue-to-digital converter (ADC, PNA7509), a sample-rate converter (SRC, SAA9058), a digital multi-standard decoder (DMSD, SAA9050), a digital deflection controller (DDC, SAA9060) with single or double line-frequency, plus extensions to add to the features available in the system.
The frequency of the reference input LFCO (a $6,75 \mathrm{MHz}$ triangular waveform from the DMSD) is multiplied to 27 MHz by the PLL. All clock outputs are derived from this by frequency dividers with ratios as shown in Figs 1 and 3.
Each clock output is skew-controlled so that a temperature and load-independent phase relationship is maintained between the clock outputs.
The LL1.5, LL2 and LL3 outputs are rectangular waveforms with a $50 \%$ duty factor.
The clock outputs are inhibited from power-on until the circuit has stabilized. The inhibit time is determined by the capacitor at pin 3. A power-fail detector is combined with the inhibit circuit so that the DDC is protected from unspecified clock frequencies that could occur in the event of a power failure. The PORO output (pin 12) indicates that the power supply is stable and can be used to drive other power-on-reset circuits.
The phase detector and loop filter are disabled by the mode select input at pin 1 which internally connects the VCO control input to the LFCO input at pin 11. The circuit now operates as an oscillator followed by stages of frequency division, uses for which may be found in analogue environments of feature tv applications.


Fig. 3 Relationship between clock outputs.

## RATINGS

Limiting values in accordance with the Absolute Maximum Rating System (IEC 134)
Supply voltage range
$\begin{array}{ll}\mathrm{V}_{\mathrm{DD}(\mathrm{dig})} & -0,5 \text { to }+0,7 \mathrm{~V} \\ \mathrm{~V}_{\mathrm{DD}(\mathrm{an})} & -0,5 \text { to }+7,0 \mathrm{~V}\end{array}$
Input voltage at any pin
with respect to ground
Input/output current

| $\mathrm{V}_{\mathrm{I}}$ | $-0,5$ to $+7,0$ | V |
| :--- | ---: | :--- |
| $\mathrm{I}_{1}, \mathrm{I}_{\mathrm{O}}$ | max. | $* \mathrm{~mA}$ |
| $\mathrm{P}_{\text {tot }}$ |  | ${ }^{*} \mathrm{~W}$ |
| $\mathrm{~T}_{\text {amb }}$ | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {stg }}$ | -65 to -150 | ${ }^{\circ} \mathrm{C}$ |

## HANDLING

Inputs and outputs are protected against electrostatic charge in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices (see 'Handling MOS Devices').

## CHARACTERISTICS

$\mathrm{T}_{\mathrm{amb}}=0$ to $+70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{DD}}=4,5$ to $5,5 \mathrm{~V}$; unless otherwise specified

| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supplies |  |  |  |  |  |
| Supply voltage range | $V_{\text {DD }}$ | 4,5 | 5,0 | 5,5 | V |
| Supply current | ${ }^{\prime} \mathrm{DD}$ | - | * | * | mA |
| Input LFCO (triangular waveform; resolution $=4$ bits) |  |  |  |  |  |
| Frequency | ${ }^{\text {f }}$ LFCO | 6,0 | 6,75 | 7,4 | MHz |
| Amplitude (peak-to-peak value) | $V_{\text {LFCO }}(\mathrm{p}$-p) | 1,0 | 2,0 | $V_{\text {DD }}$ | V |
| PLL |  |  |  |  |  |
| Natural frequency | ${ }^{\prime}$ | 55 | 80 | 115 | kHz |
| Damping coefficient | D | 0,5 | 0,7 | 1,0 |  |
| Jitter |  | - | - | * | ns |
| Clock outputs |  |  |  |  |  |
| Rise time (all clocks) | $\mathrm{tr}_{\mathrm{r}}$ | - | - | 3 | ns |
| Fall time (all clocks) | $\mathrm{t}_{\mathrm{f}}$ | - | - | 3 | ns |
| Skew (all clocks) | $\mathrm{t}_{\text {skew }}$ | -2 | - | +2 | ns |
| Output voltage HIGH (except LL2A) | $\mathrm{V}_{\mathrm{OH}}$ | 2,8 | - | $V_{\text {DD }}$ | V |
| Output voltage HIGH (LL2A only) | $\mathrm{V}_{\mathrm{OH}}$ | 3,5 | - | $V_{\text {DD }}$ | V |
| Output voltage LOW (all clocks) | $\mathrm{V}_{\mathrm{OL}}$ | 0 | - | 0,4 | V |
| Duty factor | $\delta$ | 45 | 50 | 55 | \% |

[^27]CHARACTERISTICS (continued)

| parameter | symbol | min. | typ. | max. | unit |
| :--- | :--- | :--- | :--- | :--- | :--- |
| Load capacitance: |  |  |  |  |  |
| LL1.5 | $\mathrm{C}_{\mathrm{L}}$ | $\mathrm{C}_{\mathrm{L}}$ | - | - | 30 |
| LL2 | $\mathrm{C}_{\mathrm{L}}$ | - | - | 50 | pF |
| LL2A | $\mathrm{C}_{\mathrm{L}}$ | - | - | 20 | pF |
| LL3T | $\mathrm{C}_{\mathrm{L}}$ | - | - | 20 | pF |
| LL3 |  | - | - | 50 | pF |



Fig. 4 Timing diagram.

## SAMPLE-RATE CONVERTER

## GENERAL DESCRIPTION

The SAA9058 sample-rate converter (SRC) is for use in digital TV receiver applications. It converts the sampling rate of digital signals by a factor of $2 / 3$, e.g. from 20,25 to $13,5 \mathrm{MHz}$, using a phase-linear, finite impulse response (FIR) filter with time-varying coefficients. Only two clocks are required; the data format is two's complement, and the word length at both input and output is seven bits.
The FIR filter creates a filter-algorithm to interpolate digitized composite video signals (DCVBS) into a slower sample rate that is suitable for video decoding. The circuit gives low attenuation of colour subcarrier, gives high rejection of aliasing components and has unity DC gain.

It is intended for use with the 7-bit analogue-to-digital converter PNA7509 and the digital multistandard decoder SAA9050, with DCVBS in PAL, NTSC or SECAM. Other applications are digital anti-aliasing filtering, rejection of harmonics caused by analogue-to-digital conversion and data reduction.


Fig. 1 Block diagram (see Fig. 3 for switch timing).

## PACKAGE OUTLINE

|  |  |  |  | PIN | NG |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | $\begin{aligned} & 1 \\ & 2 \\ & 3 \\ & 4 \end{aligned}$ | OUT6 <br> OUT5 <br> OUT4 <br> OUT3 | \} | output data |
| OUT 61 | U | 20 | n.c. | 5 | $V_{S S}$ <br> VDD |  | ground ( 0 V ) <br> positive supply voltage ( +5 V ) |
| OUT $5 \longdiv { 2 }$ <br> OUT 4 |  | 19 <br> 18 | IN6 in5 | 7 8 9 | OUT2 <br> OUT1 <br> OUTO | 1 | output data |
| OUT $3 \longdiv { 4 }$ |  | 17 | IN4 | 10 | LL3 |  | output clock |
| $\begin{aligned} & V_{S S} \sqrt{5} \\ & V _ { D D } \longdiv { 6 } \end{aligned}$ | SAA9058 | 16 <br> 15 | in3 in2 | 11 | TE |  | production test input; <br> $\mathrm{V}_{\text {SS }}$ for all applications |
| OUT $2 \longdiv { 7 }$ |  | 14 | IN1 | 12 | LL2 |  | input clock |
| OUT $1 \bigcirc 8$ |  | 13 | ino | 13 14 | INO IN1 |  |  |
| OUT $0 \longdiv { 9 }$ |  | 12 | LL2 | 15 16 | $\begin{aligned} & \text { IN2 } \\ & \text { IN3 } \end{aligned}$ |  |  |
| LL3 10 |  | 11 | TE | 16 17 | IN4 |  | input data |
|  |  |  |  | 18 | IN5 |  |  |
|  | 728073 |  |  | 19 | IN6 |  |  |
| Fig. 2 P | ning diag |  |  | 20 | n.c. |  | not connected |

## OPERATION



Fig. 3 Relationship of inputs to outputs.

## Frequency response

The virtual frequency response in the $2 \times \operatorname{LL2}(40,5 \mathrm{MHz})$ domain is interpreted as the characteristic of the interpolation filter directly before conversion to the LL3 ( $13,5 \mathrm{MHz}$ ) sample rate and the spectral components beyond LL3/2 are aliased into the baseband.


Fig. 4 Frequency response.

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)

| Supply voltage range | $\mathrm{V}_{\mathrm{DD}}$ | $-0,5$ to +7 V |
| :--- | :--- | ---: |
| Input voltage range | $\mathrm{V}_{\mathrm{I}}$ | $-0,5$ to +7 V |
| Output voltage range to $\mathrm{I}_{\mathrm{Omax}}=20 \mathrm{~mA}$ | $\mathrm{~V}_{\mathrm{O}}$ | $-0,5$ to +7 V |
| Maximum power dissipation | $\mathrm{P}_{\text {tot }}$ | $0,5 \mathrm{~W}$ |
| Operating ambient temperature range | $\mathrm{T}_{\text {amb }}$ | 0 to $+70{ }^{\circ} \mathrm{C}$ |
| Storage temperature range | $\mathrm{T}_{\text {stg }}$ | -65 to $+150{ }^{\circ} \mathrm{C}$ |

## HANDLING

Inputs and outputs are protected against electrostatic charge in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices (see 'Handling MOS Devices').

## CHARACTERISTICS

$\mathrm{T}_{\mathrm{amb}}=0$ to $+70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{DD}}=4,5$ to $5,5 \mathrm{~V}$; unless otherwise specified

| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supplies |  |  |  |  |  |
| Supply voltage range | VDD | 4,5 | 5,0 | 5,5 | V |
| Supply current at $V_{D D}=5,5 \mathrm{~V}$, data outputs not connected, data inputs LOW and frequency nominal | IDD | - | < 100* | 65 | mA |
| Inputs |  |  |  |  |  |
| Input voltage LOW | $V_{\text {IL }}$ | 0 | - | 0,8 | V |
| Input voltage HIGH (except LL2, LL3) | $\mathrm{V}_{\text {IH }}$ | 2,0 | - | $V_{\text {DD }}$ | V |
| Input voltage HIGH (LL2, LL3) | $\mathrm{V}_{\text {IH }}$ | 2,4 | - | $V_{\text {DD }}$ | V |
| Input leakage current | 1 | - | - | 10 | $\mu \mathrm{A}$ |
| Input capacitance (LL2) | $C_{1}$ | - | - | 10 | pF |
| Input capacitance (LL3) | $\mathrm{C}_{1}$ | - | - | 10 | pF |
| Input capacitance (D0 to D6) | $C_{1}$ | - | - | 5 | pF |
| Outputs |  |  |  |  |  |
| Output voltage HIGH at $\mathrm{I}_{\mathrm{OH}}=-0,5 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{OH}}$ | 2,4 | - | $V_{\text {DD }}$ | V |
| Output voltage LOW at $\mathrm{I}_{\mathrm{OH}}=2,0 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{OL}}$ | 0 | - | 0,6 | V |
| Timing (Fig. 5) |  |  |  |  |  |
| LL2 cycle time | ${ }^{\mathrm{t}} \mathrm{C} 2$ | 46 | - | 53 | ns |
| LL2 duty factor $\mathrm{t}_{\mathrm{C} 2 \mathrm{H}} / \mathrm{t} \mathrm{C} 2$ | - | 45 | - | 55 | \% |
| LL2 rise and fall time | $\mathrm{tr}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | - | - | 6** | ns |
| LL3 cycle time | ${ }^{\text {t }}$ C3 | 69 | - | 80 | ns |
| LL3 duty factor ${ }^{\text {t }}$ C3H $/{ }^{\text {c }} \mathrm{C} 3$ | - | 45 | - | 55 | \% |
| LL3 rise and fall time | $\mathrm{tr}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | - | - | 6** | ns |
| Skew time | $\mathrm{t}_{\text {skew }}$ | -2 | - | +2 | ns |
| Input data set-up time | ${ }^{\text {t }}$ U | 12 | - | - | ns |
| Input data hold time | ${ }_{\text {thD }}$ | 3 | - | - | ns |
| Output data load capacitance | $\mathrm{C}_{\mathrm{L}}$ | 7,5 | - | 15 | pF |
| Output data hold time | ${ }^{\text {toh }}$ | 3 | - | - | ns |
| Output data delay time | ${ }^{\text {tob }}$ | - | - | 33 | ns |

* For digital TV application.
** Difference between $t_{r}, t_{f}$ of LL2 and $t_{r}, t_{f}$ of LL3 shall be less than 2 ns . Rising and falling edges of clocks are assumed to be smooth due to low pass filtering.


Fig. 5 Timing diagram.

## VIDEO PROCESSOR WITH DACs (VDA)

## GENERAL DESCRIPTION

The SAA9060 is a video processor with DACs (VDA), which converts the digital luminance and chrominance data into analogue information for a RGB controller. The SAA9060 forms part of a chip-set for digital TV systems.

## Features

- Single scan or double scan applications
- Parallel data input
- 7-bit D/A conversion of the colour difference signals
- 8-bit D/A conversion of the luminance signal


## QUICK REFERENCE DATA

| parameter | conditions | symbol | min. | typ. | max. | unit |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Supply voltage |  | $\mathrm{V}_{\mathrm{DD}}$ | 4.5 | 5.0 | 5.5 | V |
| Input current |  | IDD | - | 170 | 250 | mA |
| Power dissipation |  | $\mathrm{P}_{\text {tot }}$ | - | - | 1.4 | W |
| Back-bias voltage |  |  | -3 | - | 0 | V |
| Operating ambient temperature range |  | $\mathrm{T}_{\mathrm{amb}}$ | 0 | - | +70 | ${ }^{\circ} \mathrm{C}$ |

## PACKAGE OUTLINE



Fig. 1 Block diagram.

## PINNING

Fig. 2 Pinning diagram.

| 1 | VSUB | Substrate pin for external capacitor, smooths internally generated voltages |
| :--- | :--- | :--- |
| 2,3 | n.c. | Not connected |
| 4 | CTRL1 | Control input for resolution enhancement filter |
| 5 | CTRLO | Control input for resolution enhancement filter |
| 6 | OS | Data format switch-over (from serial to parallel) <br> at inputs DO...D6, UVO...UV3, BLN |
|  |  | Analogue ground |
| 7 | VSSA | Reference current for the DACs |
| 8 | IBIAS | Chrominance analogue output; inverted colour difference signal B-Y |
| 9 | $-(B-Y)$ | Chrominance analogue output; inverted colour difference signal R-Y |
| 10 | $-(R-Y)$ | Luminance analogue output |
| 11 | YO | Not connected |
| 12 | n.c. | Clock input: single scan parallel mode, $\mathrm{f}=13.5 \mathrm{MHz}$ |
| 13 | LL3/ | double scan parallel mode, $\mathrm{f}=27 \mathrm{MHz}$ |

## PINNING (continued)

| 14 | VDD | Supply voltage |
| :---: | :---: | :---: |
| $\rightarrow 15$ | LL2 | (Clock input for data word D0...D6) for serial data format only*/ $f=20.25 \mathrm{MHz}$; low-level version <br> Do not connect pin when selecting parallel data format |
| 16 | UVO |  |
| 17 | UV1 | Digital chrominance input; $f=13.5 \mathrm{MHz}$ or 27 MHz |
| 18 | UV2 |  |
| 19 | UV3 |  |
| 20 | $\mathrm{V}_{\text {SSD }}$ | Digital ground ( 0 V ) |
| 21 | D0 |  |
| 22 | D1 |  |
| 23 | D2 |  |
| 24 | D3 | Digital 7-bit luminance input; $f=13.5 \mathrm{MHz}$ or 27 MHz |
| 25 | D4 |  |
| 26 | D5 |  |
| 27 | D6 |  |
| 28 | $\overline{B L}$ | Format input; indicates the start of a transmission of a data line |

## FUNCTIONAL DESCRIPTION (see Fig. 1)

The VDA, DMSD/S-DMSD and a RGB controller form the video channel of a digital TV system. The VDA receives the luminance and chrominance data from the DMSD/S-DMSD and converts this data into an analogue output for a RGB controller.

## Chrominance data signal

The chrominance data consist of alternating UV samples with a sample frequency of 3.375 MHz (single scan), the sample frequency is increased to 13.5 MHz by using two cascaded interpolation filters. The 7 -bit chrominance data is then converted to an analogue signal (inverted colour difference signals B-Y and $\mathrm{R}-\mathrm{Y}$ ) for use in a RGB controller.

## Luminance data signal

The luminance data frequency is clocked at 13.5 MHz or 27 MHz into the resolution enhancement filter (controlled by CTRL0 and CTRL1), this improves the quantization noise behaviour in areas with small variation and produces an 8 -bit data output. The 8 -bit data is converted into an analogue signal for use in a RGB controller.

## $\overline{\mathrm{BL}}$ signal (see Fig. 3)

The $\overline{B L}$ signal is used to indicate the active video length within the line and synchronizes the demultiplexing of the UV data.

## Operating modes

There are two operating modes:

- parallel data transmission (single scan); LL3/LL1.5 $=13.5 \mathrm{MHz}$
- parallel data transmission (double scan), LL3/LL1.5 $=27 \mathrm{MHz}$.


## Output signals

The output signals are AC-coupled to a RGB controller. During the horizontal synchronization gap the luminance and chrominance signals are blanked (black and no colour difference respectively) and the RGB controller clamps the input signals.

Fig. 3 Data format.

RATINGS
Limiting values in accordance with the Absolute Maximum System (IEC 134)

| parameter | conditions | symbol | min. | max. | unit |
| :--- | :--- | :--- | :--- | :--- | :--- |
| Supply voltage |  | $\mathrm{V}_{\mathrm{DD}}$ | -0.3 | 6.0 | V |
| Input voltage |  | $\mathrm{V}_{\mathrm{I}}$ | -0.5 | 6.0 | V |
| Back-bias voltage |  | $\mathrm{V}_{\mathrm{BIAS}}$ | -3 | 0 | V |
| Storage temperature range | $\mathrm{T}_{\text {stg }}$ | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |  |
| Operating ambient temperature range |  | $\mathrm{T}_{\mathrm{amb}}$ | 0 | +70 | ${ }^{\circ} \mathrm{C}$ |

## THERMAL RESISTANCE

Junction to ambient
$R_{\text {th } j-a}$
50 K/W

CHARACTERISTICS
$\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$; all values referred to $\mathrm{V}_{\mathrm{SS}}$; unless otherwise specified

| parameter | conditions | symbol | min . | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply |  |  |  |  |  |  |
| Supply voltage |  | $V_{\text {DD }}$ | 4.5 | 5.0 | 5.5 | V |
| Supply current |  | ${ }^{1} \mathrm{DD}$ | * | 170 | 250 | mA |
| Voltage on pin 1 | with clock | $V_{\text {SUB }}$ | -3.0 | -2.5 | -2.0 | V |
| Current on pin 1 | without clock | ISUB | - | 0.2 | 40 | $\mu \mathrm{A}$ |
| Voltage ripple on pin 1 |  | $V_{\text {ripple }}$ | - | - | 10 | mV |
| Inputs |  |  |  |  |  |  |
| LL3 input signal | note 1; <br> see Fig. 4 |  |  |  |  |  |
| Input voltage HIGH |  | $\mathrm{V}_{\text {IH }}$ | 2 | - | $V_{\text {DD }}$ | $v$ |
| Input voltage LOW |  | $\mathrm{V}_{\text {IL }}$ | -0.5 | - | 0.8 | V |
| Input capacitance (pin 20) | $V_{1}=0 \mathrm{~V}$ | $C_{1}$ | - | - | 10 | pF |
| LL3 time period | $\begin{aligned} & f_{\text {nom }}= \\ & 13.5 \mathrm{MHz} \end{aligned}$ | ${ }^{\text {t L L }}$ | 69 | 74 | 80 | ns |
| Duty factor |  | $\mathrm{tPH}^{/ \mathrm{t}_{\mathrm{LL}} 3}$ | 43 | 50 | 57 | \% |
| LL1.5 input signal | note 2; <br> see Fig. 5 |  |  |  |  |  |
| Input voltage HIGH |  | $\mathrm{V}_{\text {IH }}$ | 2 | - | $V_{D D}$ | V |
| Input voltage LOW |  | $\mathrm{V}_{\text {IL }}$ | -0.5 | - | 0.8 | v |
| Input capacitance (pin 20) | $V_{1}=0 \mathrm{~V}$ | $\mathrm{C}_{1}$ | - | - | 10 | pF |
| LL1.5 time period | $\begin{aligned} & f_{\text {nom }}= \\ & 27 \mathrm{MHz} \end{aligned}$ | ${ }^{\text {t L L }} 1.5$ | 35 | 37 | 40 | ns |
| Duty factor |  | $\mathrm{tPH}^{\text {/t }} \mathrm{LL} 1.5$ | 43 | 50 | 57 | \% |

[^28]

* Clock periods of LL3.
** Referred to pin 20.

CHARACTERISTICS (continued)

| parameter | conditions | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OUTPUTS |  |  |  |  |  |  |
| $Y$ signal output | note 9 |  |  |  |  |  |
| Resolution |  |  | - | 8 | - | bits |
| Nominal range | max. 255 |  | 14 | - | 230 |  |
| Output current | max. 2.55 | ${ }^{1}$ | 0.14 | - | 2.3 | mA |
| Resolution per step | $\begin{aligned} & l_{\mathrm{BI} \mid \mathrm{AS}}= \\ & 100 \mu \mathrm{~A} \end{aligned}$ | Res | - | 10 | - | $\mu \mathrm{A}$ |
| Load on pin 11 |  | $\mathrm{R}_{\mathrm{L}}$ | - | 180 | - | $\Omega$ |
| Coupling capacitance to RGB controller | see Fig. 10 | Coc | - | 47 | - | nF |
| Total output capacitance (pin 11) | note 10 | $\mathrm{C}_{0}$ | - | 7 | - | pF |
| Conversion time |  | tDAC | - | - | 30 | ns |
| Time constant | $\begin{aligned} & \approx R_{L} \\ & \left(C_{S}+C_{D}+C_{E}\right) \end{aligned}$ | ${ }^{\text {t }} \mathrm{C}$ | - | 50 | - | ns |
| Output voltage range |  | $\mathrm{V}_{0}$ | $\mathrm{V}_{\text {DD }}{ }^{-2}$ | - | $V_{\text {DD }}$ | V |
| Differential non-linearity |  |  | -0.5 | - | + 0.5 | LSB |
| Equality of converter output normalized to maximum level |  |  | -1 | - | +1 | LSB |
| Temperature dependency | $\Delta^{\prime} \mathrm{IBIAS}^{\prime}=0$ |  | -0.5 | - | + 0.5 | LSB |
| Glitch |  |  | -0.5 | - | + 0.5 | LSB |
| -(B-Y) signal output | note 10 |  |  |  |  |  |
| Resolution |  |  | - | 7 | - | bits |
| Nominal range | max. 127 |  | 13 | - | 114 |  |
| Output current |  | ${ }^{1} 0$ | 0.26 | - | 2.28 | mA |
| Resolution per step | $\begin{aligned} & \mathrm{l}_{\mathrm{IBIAS}}= \\ & 100 \mu \mathrm{~A} \end{aligned}$ | Res | - | 20 | - | $\mu \mathrm{A}$ |
| Load on pin 9 |  | $\mathrm{R}_{\mathrm{L}}$ | - | 750 | - | $\Omega$ |
| Coupling capacitance to RGB controller | see Fig. 10 | $\mathrm{C}_{\text {OC }}$ | - | 10 | - | nF |
| Total output capacitance (pin 9) | including pin capacitance and wiring | $\mathrm{C}_{\mathrm{O}}$ | - | 7 | - | pF |
| Conversion time |  | ${ }^{\text {t }}$ DAC | - | - | 30 | ns |
| Time constant | $\begin{aligned} & \approx R_{L}\left(C_{S}+\right. \\ & \left.C_{D}+C_{E}\right) \end{aligned}$ | ${ }^{t} \mathrm{C}$ | - | 50 | - | ns |



## Notes to the characteristics

1. $25 / 30 \mathrm{~Hz}$ picture frequency with interlace.
2. $50 / 60 \mathrm{~Hz}$ picture frequency, parallel data transmission.
$3.25 / 30 \mathrm{~Hz}$ picture frequency, $f=20.25 \mathrm{MHz}$.
3. Static input signal; input HIGH by means of an internal pull-up resistor of $100 \mathrm{k} \Omega$.
4. 

| CTRL1 | CTRL0 | filter function |
| :---: | :---: | :---: |
| 0 | 0 | bypass (min.) |
| 1 | 1 | lowpass (max.) |

6. When $I_{I B I A S}=100 \mu A$ the quantization steps of the $Y$ output DAC is $10 \mu \mathrm{~A}$ and $-(B-Y),-(R-Y)$ outputs are $20 \mu \mathrm{~A}$. The maximum voltage at $\mathrm{R}_{\mathrm{L}}$ is 2 V . If $\mathrm{R}_{\text {IBIAS }}$ is used, the temperature coefficients of $I_{B I A S}$ and the DACs are compensated.
7. Effective voltage noise is $\leqslant 1 \mathrm{mV}$.
8. $U_{I B I A S}=1.2 \mathrm{~V}+I_{\text {IBIAS }} \times 3 \mathrm{k} \Omega$.
9. Values measured from the $Y$ output DAC.
10. Values measured from the $-(B-Y)$ output $D A C$.


Fig. 4 LL3 timing waveform; $25 / 30 \mathrm{~Hz}$ picture frequency with interlace.

7281792.1

Fig. 5 LL1. 5 timing waveform; $50 / 60 \mathrm{~Hz}$ picture frequency, parallel data transmission.


Fig. $6 \overline{B L}$ timing waveform; $25 / 30 \mathrm{~Hz}$ picture frequency; $f=13.5 \mathrm{MHz}$.


Fig. $7 \overline{\mathrm{BL}}$ timing waveform; $50 / 60 \mathrm{~Hz}$ picture frequency; $\mathrm{f}=27 \mathrm{MHz}$.


Fig. 8 DO to D6 and UV0 to UV3 timing waveform; $50 / 60 \mathrm{~Hz}$ picture frequency, $f=27 \mathrm{MHz}$.

## APPLICATION INFORMATION


${ }^{*} \mathrm{R}_{\text {IBIAS }} \approx 40 \mathrm{k} \Omega$, then $\mathrm{I}_{\text {IBIAS }} \approx 100 \mu \mathrm{~A}$.

7281787

Fig. 9 IBIAS input circuit.

(1) $R_{\text {IBIAS }}=R_{L}\left(Y\right.$ output) $, R_{L}(B-Y$ output $), R_{L}(R-Y$ output $)$

Fig. 10 Application of the DACs.

## PICTURE-IN-PICTURE CONTROLLER (PIPCO)

## GENERAL DESCRIPTION

The SAA9068 is a controller for picture-in-picture applications. The PIPCO receives time multiplexed YUV data from an external analogue-to-digital converter (ADC) or from the Digital Vertical Filter (SAA9069). The device provides YUV data, via an internal digital-to-analogue converter (DAC), to the external filters. The device automatically detects the $50 / 60 \mathrm{~Hz}$ acquisition. Picture data is stored in an external 10 k by 8 -bit SRAM. The device also produces the control signal for the SAA9069 (DVF). All features of the PIPCO are software controlled via an $I^{2} \mathrm{C}$ bus.

## Features

- Automatic detection of acquisition signals
- Automatic detection of display signals
- The following features are software controlled via an $\mathrm{I}^{2} \mathrm{C}$ bus:

PIP ON/OFF
border colour, one out of eight
freeze PIP
PIP top or bottom of screen
PIP left or right of screen
blank PIP

- Y-delay to compensate for delay differences in the pre-filters


## QUICK REFERENCE DATA

| parameter | conditions | symbol | min . | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage range | note 1 | $V_{\text {DD }}$ | -0,5 | - | 7,0 | V |
| Input voltage range |  | $V_{1}$ | -0,5 | - | $\mathrm{V}_{\text {DD }}+0,5$ | V |
| Maximum input current |  | $\mathrm{I}_{1 \mathrm{M}}$ | - | - | $\pm 10$ | mA |
| Maximum output current |  | IOM | - | - | $\pm 10$ | mA |
| Inputs |  |  |  |  |  |  |
| Input voltage LOW |  | $V_{\text {IL }}$ | 0 | - | 0,8 | V |
| Input voltage HIGH |  | $V_{\text {IH }}$ | 2,0 | - | $V_{\text {DD }}$ | V |
| Input leakage current | $\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$ | $\pm 1$ \| | - | - |  | $\mu \mathrm{A}$ |
| Outputs | except analogue outputs |  |  |  |  |  |
| Output voltage LOW | $\mathrm{I} \mathrm{OL}=0,8 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{OL}}$ | 0 | - | 0,4 | V |
| Output voltage HIGH | $\mathrm{I}^{\mathrm{OH}}=0,8 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{OH}}$ | $V_{\text {DD }}-0,4$ | - | VDD | V |

## Note to the Quick Reference Data

1. $V_{D D}+0,5 \mathrm{~V}$ must not exceed $7,0 \mathrm{~V}$

## PACKAGE OUTLINE

68-lead plastic leaded chip-carrier (SOT188).


Fig. 1 Block diagram.


Fig. 2 Pinning diagram.

## PINNING



## Power supplies

$34 \quad$ VSST

35 VDD
$60 \quad V_{S S A}$
68
$V_{S S}$

## Inputs

| 1 | TEST IN |
| :--- | :--- |
| 2 | TEST |
| 33 | GTEST |
|  |  |
| 38 | ACL |
| 39 | HA |
| 40 | VA |
| 41 | AO |
| 50 to 54 | ADO to AD4 |
| 56 | VD |
| 57 | HD |
| 58 | DCL |

## Outputs

3
4
5
6
10
11
12
13
14
15
16
17
18
19
20
21
36
37
47
48 to 49
55
TEST OUT
RADDR12
$\overline{W E}$
RADDR7
RADDR6
RADDR8
RADDR5
RADDR9
RADDR4
RADDR11
RADDR3
$\overline{R O E}$
RADDR2
RADDR 10
RADDR1
RADDRO
VF3
ADCL
CS8k
S0 and S1
PFB

## Inputs/outputs

22 to 26
30 to 32
44
45

DR0 to DR7
SCL
SDA
description
ground for dynamic shift registers
positive supply voltage
ground for digital-to-analogue converters
ground ( 0 V )
data input for testing the DAC
when HIGH, test mode for DAC enabled
when LOW GTEST returns all memory elements to a known state, except for line memories acquisition clock, typ. $10,9 \mathrm{MHz}$
start of line in acquisition mode
start of field in acquisition mode
programming of $I^{2} \mathrm{C}$ bus slave address
YUV data stream from ADC or SAA9069
start of field in display mode
start of line in display mode
display clock, typ. $15,8 \mathrm{MHz}$
test data to DAC
SRAM address output
write enable (active LOW)
SRAM address output
SRAM address output
SRAM address output
SRAM address output
SRAM address output
SRAM address output
SRAM address output
SRAM address output
RAM output enable (active LOW)
SRAM address output
SRAM address output
SRAM address output
SRAM address output
line selection to SAA9069
acquisition clock signal (ACL/2) to ADC or SAA9069
chip select for 8 k SRAM
$\mathrm{Y}, \mathrm{U}$ and V selection signal to analogue switch or SAA9069 picture-in-picture fast blanking

## Analogue outputs

| 59 | $V_{\text {ref }}$ | voltage reference level for DAC |
| :--- | :--- | :--- |
| 65 | Y | analogue video signal from 5-bit DAC |
| 66 | U | analogue video signal from 5-bit DAC |
| 67 | V | analogue video signal from 5-bit DAC |

## Others

7 to 9,27 to 29 ,
42, 43, 62 to 64 n.c. not internally connected

## FUNCTIONAL DESCRIPTION (see Fig. 1)

The YUV data stream is converted from analogue-to-digital data by the 5 -bit ADC, this data is then stored in an acquisition line memory every third line. When enabled by the display section of the PIPCO, the data is transferred to the external SRAM. Data from the SRAM is transferred to the display line memory after which it is converted from digital to analogue by the DAC.
$1^{2} \mathbf{C}$ bus (SDA; SCL)
The $I^{2} \mathrm{C}$ bus provides bidirectional 2 -line communication between different ICs or modules. The SDA is the serial data line; SCL is the serial clock line. Both lines must be connected to a positive supply via a pull-up resistor when connected to the output stages of a device. Data transfer may be initiated only when the bus is not busy.
$1^{2} \mathrm{C}$ bus format (slave address and receiver formats)
All 8 bits of the subaddress have to be decoded by the device. After power-on reset all control bits are set to zero. This device does not respond to the general call address.


Fig. 3 Slave address.
DETAILED INFORMATION ON $I^{2} \mathrm{C}$ BUS SPECIFICATION IS AVAILABLE ON REQUEST.
Table 1 Data byte format

|  | function |  |  |  |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
|  | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| control | PIPON | STILL | BLPIP | TOP | LEFT | BOC2 | BOC1 | BOC0 |

Table 2 Definition of bits D7 to D3

| bit | definition |
| :--- | :--- |
| PIPON | PIPON $=1$, picture-in-picture is ON <br> PIPON $=0$, picture-in-picture is OFF |
| STILL | STILL $=1$, still picture-in-picture <br> STILL $=0$, moving picture-in-picture |
| BLPIP | BLPIP $=1$, blanking of picture-in-picture <br> BLPIP $=0$, display picture-in-picture |
| TOP | TOP $=1$, picture-in-picture in upper part of screen <br> TOP $=0$, picture-in-picture in lower part of screen |
| LEFT | LEFT $=1$, picture-in-picture in left part of screen <br> LEFT $=0$, picture-in-picture in right part of screen |

Table 3 Colour reproduction

| colour | BOC2 | BOC1 | BOCO | $-U$ | $-V$ |
| :--- | :---: | :--- | :--- | :--- | :--- |
| dark pink | 0 | 0 | 0 | 0,00 | $-0,50$ |
| reddish brown | 0 | 0 | 1 | 0,25 | $-0,50$ |
| light brown | 0 | 1 | 0 | 0,50 | $-0,50$ |
| light purple | 0 | 1 | 1 | $-0,25$ | $-0,50$ |
| dark grey | 1 | 0 | 0 | 0,00 | 0,00 |
| dark green | 1 | 0 | 1 | 0,25 | 0,00 |
| green | 1 | 1 | 0 | 0,50 | 0,00 |
| medium blue | 1 | 1 | 1 | $-0,20$ | 0,00 |

If a function is not implemented, the bit related to this function is transmitted as a logic 0 and the general call address is not accepted. If no supply voltage is present, inputs SCL and SDA are in a high ohmic state.

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)

| parameter | conditions | symbol | min. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage range |  | $V_{\text {DD }}$ | -0,5 | 7,0 | V |
| Input voltage range | note 1 | $V_{1}$ | -0,5 | $V_{D D}+0,5$ | V |
| Input current |  | 11 | - | $\pm 10$ | mA |
| Output current |  | 10 | - | $\pm 10$ | mA |
| Supply current in V SS |  | ISS | - | 60 | mA |
| Supply current in $\mathrm{V}_{\text {DD }}$ |  | IDD | - | 60 | mA |
| Power dissipation per output |  | $P$ | - | 40 | mW |
| Total power dissipation |  | $P_{\text {tot }}$ | - | 300 | mW |
| Storage temperature range |  | $\mathrm{T}_{\text {stg }}$ | $-55$ | + 150 | ${ }^{\circ} \mathrm{C}$ |
| Operating ambient temperature range |  | $\mathrm{T}_{\mathrm{amb}}$ | -25 | $+70$ | ${ }^{\circ} \mathrm{C}$ |

## Note

1. $V_{D D}+0,5$ must not exceed $7,0 \mathrm{~V}$.

## HANDLING

Inputs and outputs are protected against electrostatic discharge in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices (see 'Handling MOS Devices').

## DC CHARACTERISTICS

$V_{D D}=5 \mathrm{~V} \pm 5 \% ; T_{a m b}=0$ to $70^{\circ} \mathrm{C}$; unless otherwise specified

| parameter | conditions | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply current <br> Quiescent current | $\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$; all inputs to $V_{D D}$ or $V_{S S}$ | IDD | - | - | 175 | $\mu \mathrm{A}$ |
| Inputs |  |  |  |  |  |  |
| Input voltage LOW |  | $V_{\text {IL }}$ | 0 | - | 0,8 | v |
| Input voltage HIGH |  | $\mathrm{V}_{\text {IH }}$ | 2,0 | - | $\mathrm{V}_{\text {D }}$ | v |
| Input leakage current | $\begin{aligned} & T_{\text {amb }}=25^{\circ} \mathrm{C} \text {; } \\ & \text { except GTEST } \end{aligned}$ | $\pm 1$ | - | - | 1 | $\mu \mathrm{A}$ |
| Input leakage current | GTEST | $\pm 1$ | - | - | 30 | $\mu \mathrm{A}$ |
| Outputs | except analogue outputs |  |  |  |  |  |
| Output voltage LOW | $\mathrm{I}^{\mathrm{OL}}=0,8 \mathrm{~mA}$ | VOL | 0 | - | 0,4 | v |
| Output voltage HIGH | $\mathrm{I}^{\mathrm{OH}}=0,8 \mathrm{~mA}$ | V OH | VDD-0,4 | - | VDD | v |
| Analogue outputs | Y, U, V at output load $=22 \mathrm{k} \Omega$ |  |  |  |  |  |
| Output voltage LOW |  | $\mathrm{V}_{\text {OL }}$ | 0,80 | - | 1,45 | V |
| Output voltage HIGH |  | V OH | 3,75 | - | 4,75 | V |
| Output level $\mathrm{n}+1$ (step) | note 1 |  | level $n$ | $\begin{aligned} & \text { level } n \\ & +V_{s} \end{aligned}$ | $\begin{aligned} & \text { level } n \\ & +2 V_{s} \end{aligned}$ | V |
| Output voltage HIGH to output voltage LOW with $1 \mathrm{k} \Omega$ load |  | $\mathrm{VOH}^{-} \mathrm{V}$ OL | 1,75 | 1,95 | 2,15 | V |
| Voltage reference |  |  |  |  |  |  |
| Output voltage | $V_{\text {DD }}=5 \mathrm{~V}$ | $\mathrm{V}_{0}$ | 0,7 | - | 1,3 | V |

Note to the DC characteristics

1. $\mathrm{V}_{\mathrm{s}}=\frac{\mathrm{V}_{\mathrm{OH}}-\mathrm{V}_{\mathrm{OL}}}{31}$

## AC CHARACTERISTICS

$V_{D D}=5 \mathrm{~V} \pm 5 \% ; \mathrm{T}_{\mathrm{amb}}=0$ to $70^{\circ} \mathrm{C}$; unless otherwise specified

| parameter | conditions | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input capacitance |  | $\mathrm{C}_{i}$ | - | - | 3 | pF |
| ADO - AD4 to ACL | Fig. 8 |  |  |  |  |  |
| data set-up time |  | tSU; DAT | 30 | - | - | ns |
| data hold time |  | thD; DAT | 10 | - | - | ns |
| DRO - DR7 to DCL | Fig. 7 |  |  |  |  |  |
| data set-up time |  | tSU; DAT | 30 | - | - | ns |
| data hold time |  | thD; DAT | 10 | - | - | ns |
| HA, HD, VA, VD | notes 1 to 4 |  |  |  |  |  |
| ACL | note 5 |  |  |  |  |  |
| pulse width LOW |  | tWL | 25 | - | - | ns |
| pulse width HIGH |  | twh | 25 | - | - | ns |
| rise time |  | $\mathrm{t}_{\mathrm{r}}$ | - | - | 7 | ns |
| fall time |  | $\mathrm{tf}_{f}$ | - | - | 7 | ns |
| frequency |  | ${ }^{\text {f }} \mathrm{ACL}$ | $\cdots$ | 10,9 | - | MHz |
| DCL | note 6 |  |  |  |  |  |
| pulse width LOW |  | ${ }^{\text {tw }}$ L | 18 | - | - | ns |
| pulse width HIGH |  | twh | 18 | - | - | ns |
| rise time |  | $\mathrm{t}_{\mathrm{r}}$ | - | - | 4 | ns |
| fall time |  |  | - | 158 | 4 | ns |
| frequency |  | ${ }^{\text {f }}$ DCL | - | 15,8 | - | MHz |
| Outputs | DCL $=15,8 \mathrm{MHz}$ |  |  |  |  |  |
| Load capacitance |  | $C_{L}$ | - | - | 20 | pF |
| DCL to DRO - DR7 propagation delay | Fig. 6 | ${ }_{\text {t }}$ d | 10 | - | 135 | ns |
| DCL to RADDRO RADDR12 and CS8K propagation delay | Fig. 6 | $\mathrm{t}_{\mathrm{d}}$ | 0 | - | 70 | ns |
| DCL to $\overline{\mathrm{ROE}}$ propagation delay | Fig. 6 | $t_{d}$ | 0 | - | 150 | ns |
| DCL to $\overline{W E}$ (falling edge) propagation delay | Fig. 6 | $\mathrm{t}_{\mathrm{d}}$ | 70 | - | 105 | ns |
| DCL to $\overline{W E}$ (rising edge) propagation delay | Fig. 6 | $\mathrm{t}_{\mathrm{d}}$ | 195 | - | 235 | ns |
| DCL to PFB propagation delay | Fig. 7 | $\mathrm{t}_{\mathrm{d}}$ | 0 | - | 50 | ns |
| ACL to ADCL propagation delay | Fig. 8 | $t_{\text {d }}$ | 0 | - | 115 | ns |
| ACL to S0 and S1 propagation delay | Fig. 8 | $t_{\text {d }}$ | 0 | - | 115 | ns |

## Notes to the AC characteristics

1. Pulse width HA (typ. 250 ns ): the first sample of a line occurs after approximately 124 periods of $A C L$ (counted on the negative edge of HA ). The internal horizontal acquisition off-set value is chosen in such a way that $A C L=10,9 \mathrm{MHz}$, when this condition is satisfied the acquired picture is centralized within the PIP. The off-set value is dependent upon the acquisition frequency, 50 Hz or 60 Hz ( 124 ACL periods of 50 Hz and 108 ACL periods of 60 Hz ). If the pulse width of HA increases, the acquired picture will shift to the left within the PIP picture (see Fig. 4).


Fig. 4 PIP position; (a) $\mathrm{ACL}=10,9 \mathrm{MHz}$, (b) $\Delta t=-1 / 3 \Delta \mathrm{~W}_{\mathrm{HA}}$.
2. Pulse width HD (typ. 250 ns ): the first sample of a line is displayed after $X X X$ periods of DCL with respect to the negative edge of HD. The internal horizontal display off-set is fixed in the hardware and depends upon the frequency ( 50 Hz or 60 Hz ) and the right/left position of the display.
The following values are implemented:

- 50 Hz ; position of display, right; $\mathrm{t}=574$ periods of DCL
- 50 Hz ; position of display, left; $t=134$ periods of DCL
- 60 Hz ; position of display, right; $\mathrm{t}=558$ periods of DCL
- 60 Hz ; position of display, left; $\mathrm{t}=126$ periods of DCL

If the pulse width of HD increases the distance between screen border and the left border of the PIP will enlarge and the picture will shift to the right. The width of the complete PIP, inclusive of border, is 268 clock pulses.
3. VA pulse width, minimum 8 pulses of $A C L$.
4. VD pulse width, minimum 5 pulses of DCL.
5. If $A C L=k \times 10,9 \mathrm{MHz}$, the effects are shown in Fig. 5:

- if $k>1$ then the acquired picture will be expanded horizontally and its centre will shift to the right.
- if $k<1$ then the acquired picture will be reduced horizontally and its center will shift to the left.


Fig. 5 PIP geometry; (a) $k>1$, (b) $k<1$.
6. $D C L$ : if $D C L \neq 15,8 \mathrm{MHz}$ but $D C L=k \times 15,8 \mathrm{MHz}$ the effects are:

- all horizontal sizes and values are multiplied by k .

Picture-in-picture controller (PIPCO)


Fig. 7 Data and display clock timing waveform.


Fig. 8 Input data and acquisition clock waveform.


Purchase of Philips $I^{2} \mathrm{C}$ components conveys a license under the Philips $I^{2} \mathrm{C}$ patent to use the components in the $I^{2} \mathrm{C}$-system provided the system conforms to the $I^{2} \mathrm{C}$ specifications defined by Philips.


DIGITAL VERTICAL FILTER (DVF)
GENERAL DESCRIPTION accomplishes the filtering bertical line filter for use or analogue televisi be
Features
-bits are output as filt data or the averaged data
QuICK REFERENCE DATA
Parameter
Supply voltage range
Input voltage range
Maximum input current
Maximum output current
Inputs
Input voltage LOW
Input voltage HIGH
Outputs
Output voltage LOW
Output voltage HIGH

parameter

Outputs
Output voltage LOW
Output voltage HI GH

CKAGE OUTLINE
$\underbrace{\text { ?ad mini-pack; plastic (SO20; SOT163A) }}$


## DIGITAL VERTICAL FILTER (DVF)

## GENERAL DESCRIPTION

The SAA9069 is a digital vertical line filter for use in picture-in-picture applications. The DVF accomplishes the filtering by computing the average of three horizontal video lines. The summation is carried out in the following order, $1 / 4 \times$ line $1,1 / 2 \times$ line 2 and $1 / 4 \times$ line 3 . The DVF outputs the averaged information during the third line period. The 5 -bit data is multiplied by a weighting factor and added to the output of the 201 -bit long, 6 -bit wide shift register which is used as a line memory to store input data or the averaged data. The most significant 5 -bits are output as filtered data. The DVF has been designed for use with the Picture-in-Picture Controller (SAA9068) in digital or analogue televisions.

## Features

- 201 -bit shift register for storage of input data or the averaged data
- Most significant 5-bits are output as filtered data


## QUICK REFERENCE DATA

| parameter | conditions | symbol | min. | typ. | max. | unit |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Supply voltage range |  | $\mathrm{V}_{\mathrm{DD}}$ | $-0,5$ | - | 7,0 | V |
| Input voltage range |  | $\mathrm{V}_{\mathrm{I}}$ | $-0,5$ | - | $\mathrm{V}_{\mathrm{DD}}+0,5$ | V |
| Maximum input current |  | $I \mathrm{M}$ | - | - | $\pm 10$ | $\mu \mathrm{~A}$ |
| Maximum output current |  | IOM | - | - | $\pm 10$ | $\mu \mathrm{~A}$ |
| Inputs |  |  |  |  |  |  |
| Input voltage LOW |  | $\mathrm{V}_{\mathrm{IL}}$ | 0 |  |  |  |
| Input voltage HIGH |  |  | - | 0,8 | V |  |
| Outputs |  |  | - | $\mathrm{V}_{\mathrm{DD}}$ | V |  |
| Output voltage LOW | $\mathrm{I}_{\mathrm{OL}}=2,0 \mathrm{~mA}$ | $\mathrm{~V}_{\mathrm{OL}}$ | 0 | - | 0,4 | V |
| Output voltage HIGH | $\mathrm{I}_{\mathrm{OH}}=1,5 \mathrm{~mA}$ | $\mathrm{~V}_{\mathrm{OH}}$ | $\mathrm{V}_{\mathrm{DD}}-0,4$ | - | $\mathrm{V}_{\mathrm{DD}}$ | V |

## PACKAGE OUTLINE




Fig. 2 Pinning diagram.

## DEVELOPMENT DATA

## PINNING

Power supplies

10
11
Inputs
5 to 9

17

18 to 19

20

## Outputs

| 2 to 3 | SOUT0 to <br> SOUT1 | regenerated SINO and SIN1 signals used for proper data selection <br> (due to delay of the DVF) |
| :--- | :--- | :--- |
| 4 | ADCLOUT | buffered output of ADCL |
| 12 to 16 | ADOUT0 to <br> ADOUT4 | filtered 5-bit data output. Data is only valid on one of the three <br> lines (determined by VF3) |

## FUNCTIONAL DESCRIPTION (see Figs 1 and 3 to 7 )

The main functions of the DVF are as follows:

## Multiplexing/Multiplying

The incoming 5-bit data from the ADC is clocked through a block of flip-flops and then fed to a multiplexer/multiplier where line 1 is shifted 1 -bit to right ( $K=1 / 4$ ), line 2 is unshifted ( $K=1 / 2$ ) and line 3 is shifted 1 -bit to right ( $K=1 / 4$ ). The multiplexer is controlled by a signal derived from the VF3 signal. This creates a 5 -bit signal which is retained during the filtering process.

## Addition

The data is then added, with 6-bits of resolution, to the output of the shift register to form the new averaged data. This data is then fed to the 6 -bit shift register (the first line has a binary 1 added, which is used as a rounding factor). The 5 most significant bits of data are output to two blocks of flip-flops. The first block provides the synchronization with the shift register clock and the second block with the output clock.

## Synchronization

The ADCL clock and the analogue selection control signals are received from SAA9068. These signals ensure the synchronous operation between the two devices. Whether the EDVF is used or not the phase relationship between these signals always remains the same. The buffered ADCL clock signal is used as the shift register clock, while S1 and S0 are delayed in order to derive the proper data stream from the ADC. The required ADC characteristics are shown in Fig. 5.

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)

| parameter | conditions | symbol | min. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage range |  | $V_{\text {DD }}$ | -0,5 | 7,0 | V |
| Input voltage range | note 1 | V I | -0,5 | $V_{\text {DD }}+0,5$ | V |
| Input voltage | pin 19 | $V_{19-11}$ | -0,5 | 9 | V |
| Maximum input current |  | IIM | - | $\pm 10$ | mA |
| Maximum output current |  | IOM | - | $\pm 10$ | mA |
| Maximum supply current in $V_{S S}$ |  | ISS | - | 60 | mA |
| Maximum supply current in $V_{D D}$ |  | IDD | - | 60 | mA |
| Maximum power dissipation per output |  | P | - | 40 | mW |
| Total power dissipation |  | $P_{\text {tot }}$ | - | 300 | mW |
| Storage temperature range |  | $\mathrm{T}_{\text {stg }}$ | -55 | +150 | ${ }^{\circ} \mathrm{C}$ |

Note

1. Input voltage should not exceed 7 V unless otherwise specified.

## HANDLING

Inputs and outputs are protected against electrostatic discharge in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices (see 'Handling MOS Devices').

DC CHARACTERISTICS
$V_{D D}=5 \mathrm{~V} \pm 10 \% ; \mathrm{T}_{\mathrm{amb}}=0$ to $70^{\circ} \mathrm{C}$, unless otherwise specified

| parameter | conditions | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply current |  |  |  |  |  |  |
| Quiescent current | $\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$; all inputs to $\mathrm{V}_{\mathrm{DD}}$ or $\mathrm{V}_{\mathrm{SS}}$ | ${ }^{\prime}$ DD | - | - | 10 | $\mu \mathrm{A}$ |
| Inputs | all inputs |  |  |  |  |  |
| Input voltage LOW |  | $V_{\text {IL }}$ | 0 | - | 0,8 | $v$ |
| Input voltage HIGH |  | $\mathrm{V}_{\text {IH }}$ | 2,0 | - | $V_{\text {DD }}$ | V |
| Input leakage current LOW |  | I/L | - | - | 1,0 | $\mu \mathrm{A}$ |
| Input leakage current HIGH |  | 1 H | - | - | 1,0 | $\mu \mathrm{A}$ |
| Outputs | all outputs |  |  |  |  |  |
| Output voltage LOW | $\mathrm{I}_{\mathrm{OL}}=-2,0 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{OL}}$ | 0 | - | 0,4 | V |
| Output voltage HIGH | $1 \mathrm{OH}=+1,5 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{OH}}$ | $\mathrm{V}_{\mathrm{DD}}-0,4$ | - | VDD | V |

## AC CHARACTERISTICS

$V_{D D}=5 \mathrm{~V} \pm 10 \% ; T_{\text {amb }}=0$ to $70^{\circ} \mathrm{C}$, unless otherwise specified

| parameter | conditions | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Inputs | all inputs; except ADCLIN |  |  |  |  |  |
| Input capacitance |  | $C_{1}$ | - | - | 7,5 | pF |
| Set-up time | see Fig. 4 | tsu | 30 | - | - | ns |
| Hold time |  | ${ }_{\text {thD }}$ | 10 | - | - | ns |
| ADCLIN |  |  |  |  |  |  |
| Pulse frequency |  | $\mathrm{f}_{\text {max }}$ | - | 5,33 | - | M Hz |
| Pulse width LOW |  | ${ }^{\text {tw }}$ L | 45 | - | - | ns |
| Pulse width HIGH |  | tWH | 65 | - | - | ns |
| Outputs | all outputs; except ADCLOUT |  |  |  |  |  |
| Propagation delay |  | TOD | - | - | 50 | ns |
| Output hold |  | ${ }^{\text {toH }}$ | 0 | - | - | ns |
| ADCLOUT |  |  |  |  |  |  |
| Propagation delay | see Fig. 3 | ${ }^{\text {t }} \mathrm{OD}$ | - | - | 30 | ns |

## TIMING INFORMATION



Fig. 3 Input and output clock signal phase relationship.


Fig. 4 Input and output data phase relationship.



Fig. 5 Timing diagram.


Fig. 6 ADC required.

$30=30$ CLOCK CYCLES
$298=298$ CLOCK CYCLES
7Z21087.1

Fig. 7 Clock cycle diagram.

## 7-BIT ANALOGUE-TO-DIGITAL CONVERTER (ADC 7)

## GENERAL DESCRIPTION

The SAA9079 is a monolithic NMOS 7-bit analogue-to-digital converter (ADC) designed for video applications. The device converts the analogue input signal into 7 -bit binary coded digital words at a sampling rate of 22 MHz .
The circuit comprises 129 comparators, a reference resistor chain, combining logic, transcoder stages, and TTL output buffers which are positive edge triggered and can be switched into 3 -state mode. The digital output is selectable in two's complement or binary coding.
The use of separate outputs for overflow and underflow detection facilitates full-scale driving.

## Features

- 7-bit resolution
- No external sample and hold required
- High input impedance
- Binary or two's complement 3-state TTL outputs
- Overflow and underflow 3-state TTL outputs
- All outputs positive-edge triggered
- Standard 24-pin package


## Applications

- High-speed A/D conversion
- Video signal digitizing
- Radar pulse analysis
- Transient signal analysis
- High energy physics research


## QUICK REFERENCE DATA

Measured over full voltage and temperature range unless otherwise specified

| parameter | conditions | symbol | min . | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage (pins 3, 12, 23) |  | $V_{\text {DD5 }}$ | 4.5 | - | 5.5 | V |
| Supply voltage (pin 24) |  | VDD10 | 9.5 | - | 10.5 | V |
| Supply current (pins 3, 12, 23) | note 1 | IDD5 | - | - | 65 | mA |
| Supply current (pin 24) | note 1 | IDD10 | - | - | 13 | mA |
| Reference current (pins 4, 20) |  | ${ }^{\text {ref }}$ | 150 | - | 450 | $\mu \mathrm{A}$ |
| Reference voltage LOW (pin 20) |  | $V_{\text {refL }}$ | 2.4 | 2.5 | 2.6 | V |
| Reference voltage HIGH (pin 4) |  | $V_{\text {refH }}$ | 5.0 | 5.1 | 5.2 | v |
| Non-linearity integral | $\mathrm{f}_{\mathrm{i}}=1.1 \mathrm{kHz}$ | INL | - | - | $\pm 1 / 2$ | LSB |
| differential |  | DNL | - | - | $\pm 1 / 2$ | LSB |
| -3 dB Bandwidth |  | B | 11 | - | - | MHz |
| Clock frequency (pin 14) |  | ${ }_{\text {f CLK }}$ | 1 | - | 22 | MHz |
| Total power dissipation | note 1 | $\mathrm{P}_{\text {tot }}$ | - | - | 500 | mW |

## Note to quick reference data

1. Measured under nominal conditions: $\mathrm{V}_{\mathrm{DD5}}=5 \mathrm{~V} ; \mathrm{V}_{\mathrm{DD} 10}=10 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=22^{\circ} \mathrm{C}$.

## PACKAGE OUTLINES

24-lead DIL; plastic (SOT101A).
24-lead mini-pack; plastic (SO24; SOT137A).


## Note

All three pins 3,12 and 23 must be connected to positive supply voltage +5 V .
Fig. 1 Block diagram.

|  |  |  | 1 | $V_{1}$ | analogue voltage input |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | J |  | 2 | AGND | analogue ground |
|  | V1 1 | $24{ }^{\text {V }}$ D 10 | 3 | $V_{\text {DD5 }}$ | positive supply voltage ( +5 V ) |
|  | AGnd 2 | 23. $\mathrm{V}_{\mathrm{DD5}}$ | 4 | $V_{\text {refH }}$ | reference voltage HIGH |
|  | $\mathrm{V}_{\mathrm{DD} 5}{ }^{3}$ | 22 n.c. | 5 | STC | select two's complement |
|  | $v_{\text {refH }} 4$ | $21 . \mathrm{CE} 2$ | 6 | OVFL | overflow |
|  | Stc 5 | $20 \mathrm{~V}_{\text {refL }}$ | 7 | bit 6 | most-significant bit (MSB) |
|  | - 6 |  | 8 | bit 5 |  |
|  | OVFL 6 SAA9079 | $19{ }^{\text {BB }}$ | 9 | bit 4 |  |
|  | bit 67 | 18 CE1 | 10 | bit 3 |  |
|  | bit 58 | 17 Unfl | 11 | bit 2 |  |
|  | bit $4 \bigcirc$ | (16) bit 0 | 12 | VDD5 | positive supply voltage (+5 V) |
|  | bit 310 | 15 bit 1 | 13 | DGND | digital ground |
|  | bit 211 | 14 fCLK | 14 | ${ }^{\text {f CLK }}$ | clock input |
|  |  |  | 15 | bit 1 |  |
| を | 512 | 13. DGND | 16 | bit 0 | least-significant bit (LSB) |
| ¢ | 7293493 |  | 17 | UNFL | underflow |
| 5 | Fig. 2 Pinning | iagram. | 18 | $\overline{C E 1}$ | chip enable input 1 |
| ${ }^{\text {m }}$ |  |  | 19 | $V_{B B}$ | back bias output |
| O |  |  | 20 | $V_{\text {refL }}$ | reference voltage LOW |
| ш |  |  | 21 | CE2 | chip enable input 2 |
| 㟔 |  |  | 22 | n.c. | not connected |
|  |  |  | 23 | $\mathrm{V}_{\text {DD5 }}$ | positive supply voltage ( +5 V ) |
|  |  |  | 24 | $\mathrm{V}_{\text {DD10 }}$ | positive supply voltage ( +10 V ) |

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)

| parameter | symbol | $\min$. | max. | unit |
| :--- | :--- | :--- | :--- | :--- |
| Supply voltage range (pins 3, 12, 23) | $\mathrm{V}_{\mathrm{DD5}}$ | -0.5 | +7.0 | V |
| Supply voltage range (pin 24) | $\mathrm{V}_{\mathrm{DD} 10}$ | -0.5 | +12.0 | V |
| Input voltage range | $\mathrm{V}_{\mathrm{I}}$ | -0.5 | +7.0 | V |
| Output current | $\mathrm{I}_{\mathrm{O}}$ | - | 5 | mA |
| Total power dissipation | $\mathrm{P}_{\text {tot }}$ | - | 1 | W |
| Storage temperature range | $\mathrm{T}_{\text {stg }}$ | -65 | +150 | ${ }^{\circ} \mathrm{C}$ |
| Operating ambient temperature range | $\mathrm{T}_{\mathrm{amb}}$ | 0 | +70 | ${ }^{\circ} \mathrm{C}$ |

## HANDLING

inputs and outputs are protected against electrostatic discharge in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices (see "Handling MOS Devices").

CHARACTERISTICS
$V_{D D 5}=V_{3,12,23-13}=4.5$ to $5.5 \mathrm{~V} ; \mathrm{V}_{\mathrm{DD} 10}=\mathrm{V}_{24-2}=9.5$ to $10.5 \mathrm{~V} ; \mathrm{C}_{\mathrm{BB}}=100 \mathrm{nF}$;
$\mathrm{T}_{\mathrm{amb}}=0$ to $+70^{\circ} \mathrm{C}$

| parameter | symbol | min . | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply |  |  |  |  |  |
| Supply voltage (pins 3, 12, 23) | $\mathrm{V}_{\text {DD5 }}$ | 4.5 | - | 5.5 | V |
| Supply voltage ( pin 24 ) | $\mathrm{V}_{\text {DD10 }}$ | 9.5 | - | 10.5 | V |
| Supply current (pins 3, 12, 23) | IDD5 | - | - | 85 | mA |
| Supply current (pin 24) | IDD10 | - | - | 18 | mA |
| Reference voltages |  |  |  |  |  |
| Reference voltage LOW (pin 20) | $V_{\text {refL }}$ | 2.4 | 2.5 | 2.6 | V |
| Reference voltage HIGH (pin 4) | $V_{\text {refH }}$ | 5.0 | 5.1 | 5.2 | V |
| Reference current | ${ }^{\text {ref }}$ | 150 | - | 450 | $\mu \mathrm{A}$ |
| Inputs |  |  |  |  |  |
| Clock input (pin 14) |  |  |  |  |  |
| Input voltage LOW | $\mathrm{V}_{\text {IL }}$ | -0.3 | - | 0.8 | V |
| Input voltage HIGH (note 1) | $\mathrm{V}_{\text {IH }}$ | 3.0 | - | $\mathrm{V}_{\text {DD5 }}$ | V |
| Digital input levels (pins 5, 18,21; note 2) |  |  |  |  |  |
| Input voltage LOW | $\mathrm{V}_{\text {IL }}$ | 0 | - | 0.8 | V |
| Input voltage HIGH | $\mathrm{V}_{\text {IH }}$ | 2.0 | - | $\mathrm{V}_{\text {DD5 }}$ | V |
| ```Input current at \(\mathrm{V}_{5}=0 \mathrm{~V} ; \mathrm{V}_{13}=\mathrm{GND}\)``` | $-\mathrm{I} 5$ | 15 | - | 70 | $\mu \mathrm{A}$ |
| at $\mathrm{V}_{18}=5 \mathrm{~V} ; \mathrm{V}_{13}=\mathrm{GND}$ | 118 | 15 | - | 70 | $\mu \mathrm{A}$ |
| at $\mathrm{V}_{21}=0 \mathrm{~V} ; \mathrm{V}_{13}=\mathrm{GND}$ | -121 | 15 | - | 120 | $\mu \mathrm{A}$ |
| Input leakage current (except pins 5, 18 and 21) | ILI | - | - | 10 | $\mu \mathrm{A}$ |
| Analogue input levels (pin 1) $\text { at } \mathrm{V}_{\text {refL }}=2.5 \mathrm{~V} ; \mathrm{V}_{\mathrm{refH}}=5.1 \mathrm{~V}$ |  |  |  |  |  |
| Input voltage amplitude (peak-to-peak value) | $V_{1(p-p)}$ | - | 2.6 | - | V |
| Input capacitance (note 3) | $\mathrm{C}_{1-2}$ | - | - | 30 | pF |

## Notes to characteristics

1. Maximum input voltage must not exceed 5.0 V .
2. If pin 5 is LOW binary coding is selected.

If pin 5 is HIGH two's complement is selected.
If pin 5, 18 and 21 are open-circuit, pin 5, 21 are HIGH and pin 18 is LOW.
For output coding see Table 1 and mode selection see Table 2.
3. Tested on sample base.

| parameter | symbol | min. | max. | unit |
| :--- | :---: | :---: | :---: | :---: |
| Outputs <br> Digital voltage outputs <br> (pins 6 to 11 and 15 to 17) <br> Output voltage LOW <br> at IO $=2 \mathrm{~mA}$ |  |  |  |  |
| Output voltage HIGH <br> at $-\mathrm{IO}=0.5 \mathrm{~mA}$ | VOL | 0 | +0.4 | V |

Table 1 Output coding ( $\mathrm{V}_{\text {refL }}=2.50 \mathrm{~V} ; \mathrm{V}_{\text {refH }}=5.08 \mathrm{~V}$ )


## Note to Table 1

1. Approximate values.

Table 2 Mode selection

| CE1 | CE2 | bit 0 to bit 6 | UNFL, OVFL |
| :---: | :---: | :--- | :--- |
| $X$ | 0 | HIGH impedance | HIGH impedance |
| 0 | 1 | active | active |
| 1 | 1 | HIGH impedance | active |

CHARACTERISTICS (continued)
$V_{\text {DD5 }}=V_{3}, 12,23-13=4.5 \mathrm{~V}$ to $5.5 \mathrm{~V} ; \mathrm{V}_{\mathrm{DD} 10}=\mathrm{V}_{24-2}=9.5 \mathrm{~V}$ to $10.5 \mathrm{~V} ; \mathrm{V}_{\text {refL }}=2.5 \mathrm{~V}$;
$\mathrm{V}_{\text {refH }}=5.1 \mathrm{~V} ; \mathrm{f}_{\mathrm{CLK}}=22 \mathrm{MHz} ; \mathrm{C}_{\mathrm{BB}}=100 \mathrm{nF} ; \mathrm{T}_{\mathrm{amb}}=0$ to $+70^{\circ} \mathrm{C}$

| parameter | symbol | min. | max. | unit |
| :---: | :---: | :---: | :---: | :---: |
| Timing characteristics (see also Fig. 3) |  |  |  |  |
| Clock input (pin 14) |  |  |  |  |
| Clock frequency | ${ }^{\text {f CLK }}$ | 1 | 22 | MHz |
| Clock cycle time LOW | tlow | 20 | - | ns |
| Clock cycle time HIGH | thigh | 20 | - | ns |
| Input rise and fall times (pin 1) rise time | $\mathrm{tr}_{\mathrm{r}}$ | - | 5 | ns |
| fall time | $\mathrm{tf}_{f}$ | - | 5 | ns |
| Analogue input (note 1) |  |  |  |  |
| Bandwidth ( -3 dB ) | B | 11 | - | MHz |
| Non-harmonic noise |  | - | -36 | dB |
| Peak error (non-harmonic noise) |  | - | 3 | LSB |
| Harmonics (full scale) fundamental | $\mathrm{f}_{0}$ | - | 0 | dB |
| RMS (2nd and 3rd harmonic) | $\mathrm{f}_{2.3}$ | - | -28 | dB |
| RMS (4th +5 th +6 th +7 th harmonic) | $\mathrm{f}_{4-7}$ | - | -35 | dB |
| Digital outputs (notes 1 and 2) |  |  |  |  |
| Output hold time | ${ }^{\text {thoLD }}$ | 6 | - | ns |
| Output delay time at $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ | $\mathrm{t}_{\mathrm{d}}$ | - | 38 | ns |
| Output delay time at $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | $\mathrm{t}_{\mathrm{d}}$ | - | 48 | ns |
| 3-state delay time | $t_{d t}$ | - | 25 | ns |
| Capacitive output load | $\mathrm{COL}^{\text {O}}$ | 0 | 15 | pF |
| Transfer function |  |  |  |  |
| Non-linearity at $\mathrm{f}_{\mathrm{i}}=1.1 \mathrm{kHz}$ integral | INL | - | $\pm 1 / 2$ | LSB |
| differential | DNL | - | $\pm 1 / 2$ | LSB |

## Notes to timing characteristics

1. Clock input rise and fall times are at the maximum clock frequency ( $10 \%$ and $90 \%$ levels).
2. The timing values of the digital outputs at pins 6 to 11 and 15 to 17 are measured with the clock input reference level at 1.5 V .

(1) There is a delay of 3 clock cycles between sampling of an analogue input signal and the corresponding digital output.

Fig. 3 Timing diagram.

## APPLICATION INFORMATION

The minimum and maximum values provided in the data sheet are guaranteed over the whole voltage and temperature range. This note gives additional information to the data sheet where the typical values indicate the behaviour under nominal conditions; $V_{D D 5}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD} 10}=10 \mathrm{~V}, \mathrm{~T}_{\mathrm{amb}}=22^{\circ} \mathrm{C}$.

| parameter | symbol | typ. | unit |
| :---: | :---: | :---: | :---: |
| Supply |  |  |  |
| Supply current (pins 3, 12, 23) | I DD5 | 51 | mA |
| Supply current (pin 24) | IDD10 | 11 | mA |
| Maximum clock frequency | ${ }^{\text {f CLK }}$ | 25 | MHz |
| Bandwidth ( -3 dB ) | B | 20 | MHz |
| Total power dissipation | $P_{\text {tot }}$ | 365 | mW |
| Peak error (non-harmonic noise) |  | 1.5 | LSB |
| Suppression of harmonics sum of: |  |  |  |
| $\mathrm{f}_{2} \mathrm{nd}+\mathrm{f}_{3} \mathrm{rd}$ |  | 31 | dB |
| $\mathrm{f}_{4} \mathrm{th}+\mathrm{f}_{5} \mathrm{th}+\mathrm{f}_{6} \mathrm{th}+\mathrm{f}_{7} \mathrm{th}$ |  | 39 | dB |
| Non-linearity integral | INL | $\pm 1 / 4$ | LSB |
| differential | DNL | $\pm 1 / 3$ | LSB |
| Differential gain | dG | $\pm 3$ | \% |
| Differential phase | dP | $\pm 1$ | \% |
| Large signal phase error | $\mathrm{P}_{\mathrm{e}}$ | 10 | deg |
| Non-harmonic noise |  | 40 | dB |
| Duty factor ( 20.25 MHz ) |  | $50 \pm 10$ | \% |

Typical values are measured on sample base.

## Application recommendation

Spikes at the 10 V supply input must be avoided (e. g. overshoots during switching). Even a spike duration of less than $1 \mu \mathrm{~s}$ can destroy the device.

## Test philosophy

Fig. 4 is a block diagram showing analogue-to-digital testing with a phase locked signal source. The signal generator provides a 5 MHz sinewave for the device under test (except for the linearity test). The 22 MHz clock input is provided by the clock generator. The phase relationship between signal and clock generator is shifted by 100 pico sec. each signal period to provide an effective clock rate of 10 GHz for analysis.
Most calculations are carried out in the spectral domain using Fast Fourier Transformation (FFT) and the inverse FFT to return to time domain.
The successive processing completes the specific measurement (Fig. 5 and 6).
The non-linearities of the converter, integral (INL) and differential (DNL), are measured using a low frequency ramp signal. Within a general uncertain range of conversion between two steps the output signal of the converter randomly switches.
After low-pass filtering the different step width is used for calculating the line of least squares to obtain integral non-linearity.


Fig. 4 Analogue-to-digital converter testing with locked signal source.

## APPLICATION INFORMATION (continued)



Where: $\quad$ FFT $=$ Fast Fourier Transformation.
IFFT = Inverse Fast Fourier Transformation.
Fig. 5 Sinewave test; non-harmonic noise and peak error.


Fig. 6 Low frequency ramp test; linearity.

## COMPUTER INTERFACE FOR TUNING AND CONTROL (CITAC)

## GENERAL DESCRIPTION

The SAB3035 provides closed-loop digital tuning of TV receivers, with or without a.f.c., as required. It also controls up to 8 analogue functions, 4 general purpose I/O ports and 4 high-current outputs for tuner band selection.
The IC is used in conjunction with a microcomputer from the MAB8400 family and is controlled via a two-wire, bidirectional $\mathrm{I}^{2} \mathrm{C}$ bus.

## Features

- Combined analogue and digital circuitry minimizes the number of additional interfacing components required
- Frequency measurement with resolution of 50 kHz
- Selectable prescaler divisor of 64 or 256
- 32 V tuning voltage amplifier
- 4 high-current outputs for direct band selection
- 8 static digital to analogue converters (DACs) for control of analogue functions
- Four general purpose input/output (I/O) ports
- Tuning with control of speed and direction
- Tuning with or without a.f.c.
- Single-pin, 4 MHz on-chip oscillator
- $1^{2} \mathrm{C}$ bus slave transceiver


## QUICK REFERENCE DATA

| Supply voltages |  |  |  |
| :--- | :--- | :--- | :--- |
| (pin 16) <br> (pin 22) | $\mathrm{V}_{\mathrm{P} 1}$ | typ. | 12 V |
| (pin 17) | $\mathrm{V}_{\mathrm{P} 2}$ | typ. | 13 V |
| Supply currents (no outputs loaded) | $\mathrm{V}_{\mathrm{P} 3}$ | typ. | 32 V |
| (pin 16) |  |  |  |
| (pin 22) | $\mathrm{I}_{\mathrm{P} 1}$ | typ. | 32 mA |
| (pin 17) | $\mathrm{I}_{\mathrm{P} 2}$ | typ. | $0,1 \mathrm{~mA}$ |
| Total power dissipation | $\mathrm{I}_{\mathrm{P} 3}$ | typ. | $0,6 \mathrm{~mA}$ |
| Operating ambient temperature range | $\mathrm{P}_{\text {tot }}$ | typ. | 400 mW |

## PACKAGE OUTLINE



Fig. 1 Block diagram.


Fig. 2 Pinning diagram.

## PINNING

| 1 | DAC4 | outputs of static DACs |
| :---: | :---: | :---: |
| 2 | DAC5 |  |
| 3 | DAC6 |  |
| 4 | DAC7 |  |
| 5 | SDA | serial data line $\quad \mid 1^{2} \mathrm{C}$ bus |
| 6 | SCL |  |
| 7 | P20 | general purpose input/output ports |
| 8 | P21 |  |
| 9 | P22 |  |
| 10 | P23 |  |
| 11 | AFC+ | a.f.c. inputs |
| 12 | AFC- |  |
| 13 | TI | tuning voltage amplifier inverting input |
| 14 | GND | ground |
| 15 | TUN | tuning voltage amplifier output |
| 16 | $V_{P 1}$ | + 12 V supply voltage |
| 17 | $V_{P 3}$ | +32 V supply for tuning voltage amplifier |
| 18 | P10 | High-current band-selection output ports |
| 19 | P11 |  |
| 20 | P12 |  |
| 21 | P13 |  |
| 22 | $V_{P 2}$ | positive supply for high-current bandselection output circuits |
| 23 | FDIV | input from prescaler |
| 24 | OSC | crystal oscillator input |
| 25 | DAC0 | outputs of static DACs |
| 26 | DAC1 |  |
| 27 | DAC2 |  |
|  | DAC3 |  |

Purchase of Philips $\left.\right|^{2} \mathrm{C}$ components conveys a license under the Philips ${ }^{\prime} I^{2} \mathrm{C}$ patent to use the components in the $I^{2} \mathrm{C}$-system provided the system conforms to the $I^{2} \mathrm{C}$ specifications defined by Philips.

## FUNCTIONAL DESCRIPTION

The SAB3035 is a monolithic computer interface which provides tuning and control functions and operates in conjunction with a microcomputer via an $I^{2} \mathrm{C}$ bus.

## Tuning

This is performed using frequency-locked loop digital control. Data corresponding to the required tuner frequency is stored in a 15 -bit frequency buffer. The actual tuner frequency, divided by a factor of 256 (or by 64) by a prescaler, is applied via a gate to a 15 -bit frequency counter. This input (FDIV) is measured over a period controlled by a time reference counter and is compared with the contents of the frequency buffer. The result of the comparison is used to control the tuning voltage so that the tuner frequency equals the contents of the frequency buffer multiplied by 50 kHz within a programmabie tuning window (TUW).

The system cycles over a period of $6,4 \mathrm{~ms}$ (or $2,56 \mathrm{~ms}$ ), controlled by the time reference counter which is clocked by an on-chip 4 MHz reference oscillator. Regulation of the tuning voltage is performed by a charge pump frequency-locked loop system. The charge IT flowing into the tuning voltage amplifier is controlled by the tuning counter, 3-bit DAC and the charge pump circuit. The charge IT is linear with the frequency deviation $\Delta f$ in steps of 50 kHz . For loop gain control, the relationship $\Delta I T / \Delta f$ is programmable. In the normal mode (when control bits TUHNO and TUHN1 are both at logic 1, see OPERATION), the minimum charge IT at $\Delta f=50 \mathrm{kHz}$ equals $250 \mu \mathrm{~A} \mu \mathrm{~s}$ (typical).
By programming the tuning sensitivity bits (TUS), the charge IT can be doubled up to 6 times. If correction-in-band (COIB) is programmed, the charge can be further doubled up to three times in relation to the tuning voltage level. From this, the maximum charge IT at $\Delta f=50 \mathrm{kHz}$ equals $2^{6} \times 2^{3} \times 250 \mu \mathrm{~A} \mu$ (typical).
The maximum tuning current $\mid$ is $875 \mu \mathrm{~A}$ (typical). In the tuning-hold (TUHN) mode (TUHN is active LOW), the tuning current $I$ is reduced and as a consequence the charge into the tuning amplifier is also reduced.
An in-lock situation can be detected by reading FLOCK. When the tuner oscillator frequency is within the programmable tuning window (TUW), FLOCK is set to logic 1. If the frequency is also within the programmable a.f.c. hold range (AFCR), which always occurs if AFCR is wider than TUW, control bit AFCT can be set to logic 1. When set, digital tuning will be switched off, a.f.c. will be switched on and FLOCK will stay at logic 1 as long as the oscillator frequency is within AFCR. If the frequency of the tuning oscillator does not remain within AFCR, AFCT is cleared automatically and the system reverts to digital tuning. To be able to detect this situation, the occurrence of positive and negative transitions in the FLOCK signal can be read (FL/1N and FL/ON). AFCT can also be cleared by programming the AFCT bit to logic 0 .
The a.f.c. has programmable polarity and transconductance; the latter can be doubled up to 3 times, depending on the tuning voltage level if correction-in-band is used.
The direction of tuning is programmable by using control bits TDIRD (tuning direction down) and TDIRU (tuning direction up). If a tuner enters a region in which oscillation stops, then, providing the prescaler remains stable, no FDIV signal is supplied to CITAC. In this situation the system will tune up, moving away from frequency lock-in. This situation is avoided by setting TDIRD which causes the system to tune down. In normal operation TDIRD must be cleared.
If a tuner stops oscillating and the prescaler becomes unstable by going into self-oscillation at a very high frequency, the system will react by tuning down, moving away from frequency lock-in. To overcome this, the system can be forced to tune up at the lowest sensitivity (TUS) value, by setting TDIRU.
Setting both TDIRD and TDIRU causes the digital tuning to be interrupted and a.f.c. to be switched on.
The minimum tuning voltage which can be generated during digital tuning is programmable by VTMI to prevent the tuner being driven into an unspecified low tuning voltage region.

## Control

For tuner band selection there are four outputs P10 to P13 which are capable of sourcing up to 50 mA at a voltage drop of less than 600 mV with respect to the separate power supply input VP2.
For additional digital control, four open collector I/O ports P20 to P23 are provided. Ports P22 and P23 are capable of detecting positive and negative transitions in their input signals. With the aid of port P20, up to three independent module addresses can be programmed.
Eight 6-bit digital-to-analogue converters DACO to DAC7 are provided for analogue control.

## Reset

CITAC goes into the power-down-reset mode when $\mathrm{V}_{\mathrm{P} 1}$ is below $8,5 \mathrm{~V}$ (typical). In this mode all registers are set to a defined state. Reset can also be programmed.

## OPERATION

## Write

CITAC is controlled via a bidirectional two-wire $I^{2} \mathrm{C}$ bus; the $\mathrm{I}^{2} \mathrm{C}$ bus is specified in our data handbook "ICs for digital systems in radio, audio, and video equipment". For programming, a module address, $\mathrm{R} / \overline{\mathrm{W}}$ bit (logic 0 ), an instruction byte and a data/control byte are written into CITAC in the format shown in Fig. 3.

## MODULE ADDRESS

INSTRUCTION BYTE
DATA/CONTROL BYTE


Fig. $3 I^{2} \mathrm{C}$ bus write format.

The module address bits MA1, MA0 are used to give a 2 -bit module address as a function of the voltage at port P20 as shown in Table 1.
Acknowledge $(A)$ is generated by CITAC only when a valid address is received and the device is not in the power-down-reset mode ( $\mathrm{V}_{\mathrm{P} 1}>8,5 \mathrm{~V}$ (typical)).

Table 1 Valid module addresses

| MA1 | MA0 | P20 |
| :---: | :---: | :---: |
| 0 | 0 | don't care |
| 0 | 1 | GND |
| 1 | 0 | $1 / 2 \mathrm{~V}_{\text {P1 }}$ |
| 1 | 1 | $\mathrm{~V}_{\mathrm{P} 1}$ |

## OPERATION (continued)

## Tuning

Tuning is controlled by the instruction and data/control bytes as shown in Fig. 4.
INSTRUCTION BYTE DATA/CONTROL BYTE


Fig. 4 Tuning control format.

## Frequency

Frequency is set when bit $I_{7}$ of the instruction byte is set to logic 1 ; the remainder of this byte together with the data/control byte are loaded into the frequency buffer. The frequency to which the tuner oscillator is regulated equals the decimal representation of the 15 -bit word multiplied by 50 kHz . All frequency bits are set to logic 1 at reset.

## Tuning hold

The TUHN bits are used to decrease the maximum tuning current and, as a consequence, the minimum charge IT (at $\Delta f=50 \mathrm{kHz}$ ) into the tuning amplifier.

Table 2 Tuning current control

| TUHN1 | TUHNO | typ. $I_{\max }$ <br> $\mu \mathrm{A}$ | typ. $I T_{\min }$ <br> $\mu \mathrm{A} \mu \mathrm{s}$ | typ. $\Delta \mathrm{V}_{\text {TUN }}$ <br> $\mu \mathrm{V}$ $\mathrm{V}_{\mathrm{INT}}$ at $\mathrm{C}_{\mathrm{INT}}=1 \mu \mathrm{~F}$ |
| :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | $3,5^{*}$ | $1^{*}$ | $1^{*}$ |
| 0 | 1 | 29 | 8 | 8 |
| 1 | 0 | 110 | 30 | 30 |
| 1 | 1 | 875 | 250 | 250 |

* Values after reset.

During tuning but before lock-in, the highest current value should be selected.
After lock-in the current may be reduced to decrease the tuning voltage ripple.
The lowest current value should not be used for tuning due to the input bias current of the tuning voltage amplifier (max. 5 nA ). However it is good practice to program the lowest current value during tuner band switching.

## Tuning sensitivity

To be able to program an optimum loop gain, the charge IT can be programmed by changing $T$ using tuning sensitivity (TUS). Table 3 shows the minimum charge IT obtained by programming the TUS bits at $\Delta f=50 \mathrm{kHz}$; TUHNO and TUHN1 $=$ logic 1 .

Table 3 Minimum charge IT as a function of TUS
$\Delta f=50 \mathrm{kHz}$; TUHNO = logic 1; TUHCtion of TUS

This control is
non-linear voltage/fre correct the loop gain
factors as shown in Table 4. Vitage VTUN to give charge multiplying

| Table 4 Programming correction-in-band |
| :--- |
| COIB1 |
| 0 |

 The transconductance multipl the lowest transconce multiplying fact

## Tuning window

 system to be locked depending on the phase relationship abo values listed in in taller than the programmed $|\Delta f|$

RATION (continued) the value programmed for the a.f.c. hold range AFCR (see Table 6). It is possible for the a.f.c. to remain



Transconductance ( $(g)$ of the a.f.c. amplifier is programmed via the a.f.c. sensitivity bits AFCS as | RFCS | AFCSO | typ. transconductance ( $\mu \mathrm{A} / \mathrm{V}$ ) |
| :---: | :---: | :---: |
| 0 | 0 | $0,25^{*}$ |
| The tran in Table 7. |  |  |
| shale 7 Transconductance programming | 25 |  |
| 0 | 1 | 50 |
| 1 | 0 | 100 |
| 1 | 1 |  |

( (switched on) a.f.c. amplifier, the tuning vo
If a positive dit Both minimum tuning voltage cont
are given in CHARACTERISTICS. Wen the a.f.c. polarity bit AFCP is at logic 0 (value after reset). At AFCP

## VTUN rises. VTUN

 The frequency measuring windprescaler in use (see Table 8).

DIRU (up) and TDIRD (down), are at logic 0 after reset. Both tuning

Table 3 Minimum charge IT as a function of TUS
$\Delta f=50 \mathrm{kHz} ;$ TUHNO $=\operatorname{logic} 1 ;$ TUHN1 $=$ logic 1

| TUS2 | TUS1 | TUSO | typ. IT <br> $\mathrm{mA} \mu \mathrm{S}$ | typ. $\Delta \mathrm{V}_{\text {TUNmin }}$ at $\mathrm{C}_{\text {INT }}=1 \mu \mathrm{~F}$ <br> mV |
| :--- | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | $0,25^{*}$ | $0,25^{*}$ |
| 0 | 0 | 1 | 0,5 | 0,5 |
| 0 | 1 | 0 | 1 | 1 |
| 0 | 1 | 1 | 2 | 2 |
| 1 | 0 | 0 | 4 | 4 |
| 1 | 0 | 1 | 8 | 8 |
| 1 | 1 | 0 | 16 | 16 |

* Values after reset.


## Correction-in-band

This control is used to correct the loop gain of the tuning system to reduce in-band variations due to a non-linear voltage/frequency characteristic of the tuner. Correction-in-band (COIB) controls the time $T$ of the charge equation IT and takes into account the tuning voltage $V_{\text {TUN }}$ to give charge multiplying factors as shown in Table 4.

Table 4 Programming correction-in-band

| COIB1 | COIB0 | charge multiplying factors at typical values of $V_{\text {TUN }}$ at: |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 18 to 24 V | $>24 \mathrm{~V}$ |  |  |
| 0 | 0 | $1^{*}$ | $1^{*}$ | $1^{*}$ | $1^{*}$ |
| 0 | 1 | 1 | 1 | 1 | $2^{*}$ |
| 1 | 0 | 1 | 1 | 2 | 4 |
| 1 | 1 | 1 | 2 | 4 | 8 |

* Values after reset.

The transconductance multiplying factor of the a.f.c. amplifier is similar when COIB is used, except for the lowest transconductance which is not affected.

## Tuning window

Digital tuning is interrupted and FLOCK is set to logic 1 (in-lock) when the absolute deviation $|\Delta f|$ between the tuner oscillator frequency and the programmed frequency is smaller than the programmed TUW value (see Table 5). If $|\Delta f|$ is up to 50 kHz above the values listed in Table 5, it is possible for the system to be locked depending on the phase relationship between FDIV and the reference counter.

Table 5 Tuning window programming

| TUW1 | TUW0 | $\|\Delta f\|(\mathrm{kHz})$ | tuning window $(\mathrm{kHz})$ |
| :---: | :---: | :---: | :---: |
| $\mathbf{0}$ | 0 | $0^{*}$ | $0^{*}$ |
| 0 | 1 | 50 | 100 |
| 1 | 0 | 150 | 300 |

[^29]
## OPERATION (continued)

## A.F.C.

When AFCT is set to logic 1 it will not be cleared and the a.f.c. will remain on as long as $|\Delta f|$ is less than the value programmed for the a.f.c. hold range AFCR (see Table 6). It is possible for the a.f.c. to remain on for values of up to 50 kHz more than the programmed value depending on the phase relationship between FDIV and the reference counter.

Table 6 A.F.C. hold range programming

| AFCR1 | AFCR0 | $\|\Delta f\|(\mathrm{kHz})$ | a.f.c. hold range $(\mathrm{kHz})$ |
| :---: | :---: | :---: | :---: |
| 0 | 0 | $0^{*}$ | $0^{*}$ |
| 0 | 1 | 350 | 700 |
| 1 | 0 | 750 | 1500 |

* Values after reset.


## Transconductance

The transconductance (g) of the a.f.c. amplifier is programmed via the a.f.c. sensitivity bits AFCS as shown in Table 7.
Table 7 Transconductance programming

| AFCS1 | AFCS0 | typ. transconductance $(\mu \mathrm{A} / \mathrm{V})$ |
| :---: | :---: | :---: |
| 0 | 0 | $0,25^{*}$ |
| 0 | 1 | 25 |
| 1 | 0 | 50 |
| 1 | 1 | 100 |

* Value after reset.


## A.F.C. polarity

If a positive differential input voltage is applied to the (switched on) a.f.c. amplifier, the tuning voltage $V_{\text {TUN }}$ falls when the a.f.c. polarity bit AFCP is at logic 0 (value after reset). At AFCP $=\operatorname{logic} 1$, $V_{\text {TUN }}$ rises.

## Minimum tuning voltage

Both minimum tuning voltage control bits, VTMI1 and VTMIO, are at logic 0 after reset. Further details are given in CHARACTERISTICS.

## Frequency measuring window

The frequency measuring window which is programmed must correspond with the division factor of the prescaler in use (see Table 8).
Table 8 Frequency measuring window programming

| FDIVM | prescaler division factor | cycle period (ms) | measuring window (ms) |
| :---: | :---: | :---: | :---: |
| 0 | 256 | $6,4^{*}$ | $5,12^{*}$ |
| 1 | 64 | 2,56 | 1,28 |

* Values after reset.


## Tuning direction

Both tuning direction bits, TDIRU (up) and TDIRD (down), are at logic 0 after reset.

## Control

The instruction bytes POD (port output data) and DACX (digital-to-analogue converter control) are shown in Fig. 5, together with the corresponding data/control bytes. Control is implemented as follows:
P13, P12, P11, P10 Band select outputs. If a logic 1 is programmed on any of the POD bits $D_{3}$ to $\mathrm{D}_{0}$, the relevant output goes HIGH. All outputs are LOW after reset.
P23, P22, P21, P20 Open collector I/O ports. If a logic 0 is programmed on any of the POD bits $D_{7}$ to $D_{4}$, the relevant output is forced L.OW. All outputs are at logic 1 after reset (high impedance state).
DACX Digital-to-analogue converters. The digital-to-analogue converter selected corresponds to the decimal equivalent of the DACX bits $\mathrm{X} 2, \mathrm{X} 1, \mathrm{X} 0$. The output voltage of the selected DAC is set by programming the bits $A X 5$ to $A X 0$; the lowest output voltage is programmed with all data $A X 5$ to $A X 0$ at logic 0 , or after reset has been activated.


Fig. 5 Control programming.

## Read

Information is read from CITAC when the $R / W$ bit is set to logic 1 . An acknowledge must be generated by the master after each data byte to allow transmission to continue. If no acknowledge is generated by the master the slave (CITAC) stops transmitting. The format of the information bytes is shown in Fig. 6.


Fig. 6 Information byte format.

## OPERATION (continued)

## Tuning/reset information bits

FLOCK Set to logic 1 when the tuning oscillator frequency is within the programmed tuning window.
FL/1N Set to logic 0 (active LOW) when FLOCK changes from 0 to 1 and is reset to logic 1 automatically after tuning information has been read.
FL/ON As for FL/1N but is set to logic 0 when FLOCK changes from 1 to 0.
FOV Indicates frequency overflow. When the tuner oscillator frequency is too high with respect to the programmed frequency, FOV is at logic 1, and when too low, FOV is at logic 0 . FOV is not valid when TDIRU and/or TDIRD are set to logic 1.
RESN Set to logic 0 (active LOW) by a programmed reset or a power-down-reset. It is reset to logic 1 automatically after tuning/reset information has been read.
MWN MWN (frequency measuring window, active LOW) is at logic 1 for a period of $1,28 \mathrm{~ms}$, during which time the results of frequency measurement are processed. This time is independent of the cycle period. During the remaining time, MWN is at logic 0 and the received frequency is measured.
When slightly different frequencies are programmed repeatedly and a.f.c. is switched on, the received frequency can be measured using FOV and FLOCK. To prevent the frequency counter and frequency buffer being loaded at the same time, frequency should be programmed only during the period of MWN $=$ logic 0 .

## Port information bits

P23/1N, P22/1N Set to logic 0 (active LOW) at a LOW-to-HIGH transition in the input voltage on P23 and P22 respectively. Both are reset to logic 1 after the port information has been read.
P23/ON, P22/ON As for P23/1N and P22/1N but are set to logic 0 at a HIGH-to-LOW transition.
P123, P122, P121, Indicate input voltage levels at P23, P22, P21 and P20 respectively. A logic 1
PI20 indicates a HIGH input level.

## Reset

The programming to reset all registers is shown in Fig. 7. Reset is activated only at data byte HEX 06. Acknowledge is generated at every byte, provided that CITAC is not in the power-down-reset mode. After the general call address byte, transmission of more than one data byte is not allowed.

$$
\text { GENERAL CALL ADDRESS HEX } 06
$$



Fig. 7 Reset programming.

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)
Supply voltage ranges:
(pin 16) $\quad \mathrm{V}_{\mathrm{P} 1} \quad-0,3$ to +18 V
(pin 22)
(pin 17)
Input/output voltage ranges:
(pin 5)
(pin 6)
(pins 7 to 10)
(pins 11 and 12)
(pin 13)
(pin 15)
(pins 18 to 21)
(pin 23)
(pin 24)
(pins 1 to 4 and 25 to 28)
Total power dissipation
Storage temperature range
Operating ambient temperature range

| VP1 | $-0,3$ to +18 V |
| :---: | :---: |
| $V_{P 2}$ | $-0,3$ to +18 V |
| VP3 | $-0,3$ to +36 V |
| $V_{\text {SDA }}$ | $-0,3$ to +18 V |
| $V_{\text {SCL }}$ | $-0,3$ to +18 V |
| $V_{\text {P2 }}$ | $-0,3$ to +18 V |
| $V_{\text {AFC }+,}$ | $-0,3$ to $\mathrm{V}_{\mathrm{P} 1}{ }^{*} \mathrm{~V}$ |
| $V_{\text {TI }}$ | $-0,3$ to $\mathrm{VP}_{\mathrm{P}}{ }^{*} \mathrm{~V}$ |
| $V_{\text {TUN }}$ | -0,3 to $\mathrm{V}_{\mathrm{P} 3}{ }^{*} \mathrm{~V}$ |
| VP1X | $-0,3$ to $\mathrm{V}_{\mathrm{P} 2}{ }^{* *} \mathrm{~V}$ |
| VFDIV | $-0,3$ to $\mathrm{V}_{\mathrm{P} 1}{ }^{*} \mathrm{~V}$ |
| V OSC | $-0,3$ to +5 V |
| V ${ }_{\text {DACX }}$ | $-0,3$ to $\mathrm{V}_{\mathrm{P} 1}{ }^{*} \mathrm{~V}$ |
| $\mathrm{P}_{\text {tot }}$ | max. 1000 mW |
| $\mathrm{T}_{\text {stg }}$ | -55 to $+125{ }^{\circ} \mathrm{C}$ |
| Tamb | -20 to $+70{ }^{\circ} \mathrm{C}$ |

[^30]
## CHARACTERISTICS

$T_{a m b}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{P} 1}, \mathrm{~V}_{\mathrm{P} 2}, \mathrm{~V}_{\mathrm{P} 3}$ at typical voltages, unless otherwise specified

| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltages | $V_{P 1}$ | 10,5 | 12 | 13,5 | V |
|  | $V_{P 2}$ | 4,7 | 13 | 16 | V |
|  | $V_{\text {P3 }}$ | 30 | 32 | 35 | $\checkmark$ |
| Supply currents (no outputs loaded) | ${ }^{\text {l }}{ }^{1} 1$ | 20 | 32 | 50 | mA |
|  | ${ }^{1} \mathrm{P}$ 2 | 0 | - | 0,1 | mA |
|  | ${ }^{\text {PP3 }}$ | 0,2 | 0,6 | 2 | mA |
| Additional supply currents (A) | IP2A | -2 | - | IOHP1X | mA |
| (note 1) | ${ }^{\text {IP3A }}$ | 0,2 | - | 2 | mA |
| Total power dissipation | $\mathrm{P}_{\text {tot }}$ | - | 400 | - | mW |
| Operating ambient temperature | Tamb | -20 | - | + 70 | ${ }^{\circ} \mathrm{C}$ |
| $1^{2} \mathrm{C}$ bus inputs/outputs |  |  |  |  |  |
| SDA input (pin 5); SCL input (pin 6) |  |  |  |  |  |
| Input voltage HIGH (note 2) | $\mathrm{V}_{\text {IH }}$ | 3 | - | $V_{P 1-1}$ | v |
| Input voltage LOW | $V_{\text {IL }}$ | -0,3 | - | 1,5 | V |
| Input current HIGH (note 2) | $\mathrm{I}_{\mathrm{IH}}$ | - | - | 10 | $\mu \mathrm{A}$ |
| Input current LOW (note 2) | IIL | - | - | 10 | $\mu \mathrm{A}$ |
| SDA output (pin 5, open collector) |  |  |  |  |  |
| Output voltage LOW at $\mathrm{I}^{\mathrm{OL}}=3 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{OL}}$ | - | - | 0,4 | $\checkmark$ |
| Maximum output sink current | ${ }^{\text {IOL }}$ | - | 5 | - | mA |
| Open collector I/O ports |  |  |  |  |  |
| $\begin{aligned} & \text { P20, P21, P22, P23 } \\ & \text { (pins } 7 \text { to 10, open collector) } \end{aligned}$ |  |  |  |  |  |
| Input voltage HIGH | $\mathrm{V}_{\text {IH }}$ | 2 | - | 16 | V |
| Input voltage LOW | $V_{\text {IL }}$ | -0,3 | - | 0,8 | V |
| Input current HIGH | $\mathrm{I}_{\mathrm{IH}}$ | - | - | 25 | $\mu \mathrm{A}$ |
| Input current LOW | -IIL | - | - | 25 | $\mu \mathrm{A}$ |
| Output voltage LOW at ${ }^{\text {OL }}$ = $=2 \mathrm{~mA}$ | $\mathrm{V}_{\text {OL }}$ | - | - | 0,4 |  |
| Maximum output sink current | IOL | - | 4 | - | mA |

DEVELOPMENT DATA

| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| A.F.C. amplifier |  |  |  |  |  |
| Inputs AFC+, AFC- (pins 11, 12) |  |  |  |  |  |
| Transconductance for input voltages up to 1 V differential: |  |  |  |  |  |
| AFCS1 AFCS2 |  |  |  |  |  |
| 0 | 900 | 100 | 250 | 800 | nA/V |
| 0 | 901 | 15 | 25 | 35 | $\mu \mathrm{A} / \mathrm{V}$ |
| 10 | 910 | 30 | 50 | 70 | $\mu \mathrm{A} / \mathrm{V}$ |
| $1 \quad 1$ | $\mathrm{g}_{11}$ | 60 | 100 | 140 | $\mu \mathrm{A} / \mathrm{V}$ |
| Tolerance of transconductance multiplying factor ( 2,4 or 8 ) |  |  |  |  |  |
| Input offset voltage | $V_{\text {loff }}$ | -75 | - | +75 | mV |
| Common mode input voltage | $\mathrm{V}_{\text {com }}$ | 3 | - | $\mathrm{V}_{\mathrm{P} 1}-2,5$ | V |
| Common mode rejection ratio | CMRR | - | 50 | - | dB |
| Power supply ( $\mathrm{V}_{\mathrm{P} 1}$ ) rejection ratio | PSRR | - | 50 | - | dB |
| Input current | 1 | - | - | 500 | nA |
| Tuning voltage amplifier |  |  |  |  |  |
| Input TI, output TUN (pins 13, 15) |  |  |  |  |  |
| Maximum output voltage at $l_{\text {load }}= \pm 1,5 \mathrm{~mA}$ | $V_{\text {TUN }}$ | $V_{P 3}-1,6$ | - | $V_{P 3}-0,4$ | V |
| Minimum output voltage at$\mathrm{l}_{\mathrm{load}}= \pm 1,5 \mathrm{~mA}$ |  |  |  |  |  |
| VTMI1 VTMIO |  |  |  |  |  |
| 00 | $\mathrm{V}_{\text {TM00 }}$ | 300 | - | 500 | mV |
| 0 | $\mathrm{V}_{\text {TM10 }}$ | 450 | - | 650 | mV |
| $1 \quad 1$ | $V_{\text {TM11 }}$ | 650 | - | 900 | mV |
| Maximum output source current | -ITUNH | 2,5 | - | 8 | mA |
| Maximum output sink current | ${ }^{\text {I TuNL }}$ | - | 40 | - | mA |
| Input bias current | ${ }^{1} \mathrm{~T}$ I | -5 | - | +5 | nA |
| Power supply ( $\mathrm{V}_{\mathrm{P} 3}$ ) rejection ratio | PSRR | - | 60 | - | dB |

CHARACTERISTICS (continued)

| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Tuning voltage amplifier (continued) |  |  |  |  |  |
| Minimum charge IT to tuning voltage amplifier |  |  |  |  |  |
| $\begin{array}{cc}\text { TUHN1 } & \text { TUHNO } \\ 0 & 0\end{array}$ | $\mathrm{CH}_{00}$ | 0,4 | 1 | 1,7 | $\mu \mathrm{A} \mu \mathrm{s}$ |
| $0 \quad 1$ | $\mathrm{CH}_{01}$ | 4 | 8 | 14 | $\mu \mathrm{A} \mu \mathrm{s}$ |
| 10 | $\mathrm{CH}_{10}$ | 15 | 30 | 48 | $\mu \mathrm{A} \mu \mathrm{s}$ |
| $1 \quad 1$ | $\mathrm{CH}_{11}$ | 130 | 250 | 370 | $\mu \mathrm{A} \mu \mathrm{s}$ |
| Tolerance of charge (or $\Delta V_{\text {TUN }}$ ) multiplying factor when COIB and/or TUS are used | $\Delta \mathrm{CH}$ | -20 | - | +20 | \% |
| Maximum current I into tuning amplifier |  |  |  |  |  |
| TUHN1 TUHNO |  |  |  |  |  |
| 0 0 | ${ }^{\text {I }}$ T00 | 1,7 | 3,5 | 5,1 | $\mu \mathrm{A}$ |
| $0 \quad 1$ | ${ }^{\text {IT01 }}$ | 15 | 29 | 41 | $\mu \mathrm{A}$ |
| 10 | ${ }^{1}$ T10 | 65 | 110 | 160 | $\mu \mathrm{A}$ |
| 1 | ${ }^{\prime}$ T11 | 530 | 875 | 1220 | $\mu \mathrm{A}$ |
| Correction-in-band |  |  |  |  |  |
| Tolerance of correction-in-band levels $12 \mathrm{~V}, 18 \mathrm{~V}$ and 24 V | $\Delta \mathrm{V}_{\text {CIB }}$ | -15 | - | +15 | \% |
| Band-select output ports |  |  |  |  |  |
| P10, P11, P12, P13 (pins 18 to 21). |  |  |  |  |  |
| Output voltage HIGH at ${ }^{-} \mathrm{IOH}^{\mathrm{OH}}=50 \mathrm{~mA}$ (note 3) | $\mathrm{V}_{\mathrm{OH}}$ | VP2-0,6 | - | - | V |
| Output voltage LOW at $\mathrm{I}_{\mathrm{OL}}=2 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{OL}}$ | - | - | 0,4 | V |
| Maximum output source current (note 3) | ${ }^{-1} \mathrm{OH}$ | - | 130 | 200 | mA |
| Maximum output sink current | ${ }^{1} \mathrm{OL}$ | - | 5 | - | mA |
| FDIV input (pin 23) |  |  |  |  |  |
| Input voltage (peak-to-peak value) ( $\mathrm{t}_{\text {rise }}$ and $\mathrm{t}_{\text {fall }} \leqslant 40 \mathrm{~ns}$ ) | $V_{\text {FDIV }}(\mathrm{p}$-p) | 0,1 | - | 2 | V |
| Duty cycle | - | 40 | - | 60 | \% |
| Maximum input frequency | $\mathrm{f}_{\text {max }}$ | 14,5 | - | - | MHz |
| Input impedance | $z_{i}$ | - | 8 | - | k $\Omega$ |
| Input capacitance | $\mathrm{C}_{i}$ | - | 5 | - | pF |


|  | parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | OSC input (pin 24) <br> Crystal resistance at resonance ( 4 MHz ) <br> DAC outputs 0 to 7 <br> (pins 25 to 28 and 1 to 4) | $\mathrm{R}_{\mathrm{X}}$ | - | - | 150 | $\Omega$ |
|  | Maximum output voltage (no load) at $\mathrm{V}_{\mathrm{P} 1}=12 \mathrm{~V}$ (note 4) | $\mathrm{V}_{\text {DH }}$ | -10 | - | 11,5 | V |
|  | Minimum output voltage (no load) at $\mathrm{V}_{\mathrm{P} 1}=12 \mathrm{~V}$ (note 4) | $V_{\text {DL }}$ | 0,1 | - | 1 | V |
|  | Positive value of smallest step (1 least-significant bit) | $\Delta V_{D}$ | 0 | - | 350 | mV |
|  | Deviation from linearity | - | - | - | 0,5 | V |
|  | Output impedance at $\mathrm{I}_{\text {load }}= \pm 2 \mathrm{~mA}$ | $\mathrm{Z}_{0}$ | - | - | 70 | $\Omega$ |
|  | Maximum output source current | ${ }^{-I} \mathrm{DH}$ | - | - | 6 | mA |
|  | Maximum output sink current | IDL | - | 8 | - | mA |
| $\sum_{D}^{\infty}$ | Power-down-reset |  |  |  |  |  |
|  | Maximum supply voltage $V_{P 1}$ at which power-down-reset is active | VPD | 7,5 | - | 9,5 | V |
|  | $\mathrm{V}_{\mathrm{P} 1}$ rise-time during power-up (up to VPD) | $\mathrm{t}_{\mathrm{r}}$ | 5 | - | - | $\mu \mathrm{S}$ |
|  | Voltage level for valid module address |  |  |  |  |  |
|  | Voltage level at P20 (pin 7) for valid module address as a function of MA1, MAO |  |  |  |  |  |
|  | MA1 MAO |  |  |  |  |  |
|  | $\begin{array}{ll} 0 & 0 \end{array}$ |  | -0,3 | - | 16 | V |
|  | $0$ $1$ | $\mathrm{V}_{\text {VA01 }}$ | -0,3 | - | 0,8 | $v$ |
|  | 10 | V VA10 | 2,5 | - | $V_{P 1}-2$ | V |
|  | 1 | $\mathrm{V}_{\text {VA11 }}$ | $\mathrm{V}_{\mathrm{P} 1}-0,3$ | - | $V_{P 1}$ | V |

## Notes to the characteristics

1. For each band-select output which is programmed at logic 1 , sourcing a current IOHP1X, the additional supply currents ( A ) shown must be added to $\mathrm{I}_{\mathrm{P} 2}$ and $\mathrm{I}_{\mathrm{P} 3}$ respectively.
2. If $\mathrm{V}_{\mathrm{P} 1}<1 \mathrm{~V}$, the input current is limited to $10 \mu \mathrm{~A}$ at input voltages up to 16 V .
3. At continuous operation the output current should not exceed 50 mA . When the output is shortcircuited to ground for several seconds the device may be damaged.
4. Values are proportional to $\mathrm{V}_{\mathrm{P} 1}$.
$1^{2} \mathrm{C}$ BUS TIMING (Fig. 8)
$1^{2} \mathrm{C}$ bus load conditions are as follows:
$4 \mathrm{k} \Omega$ pull-up resistor to +5 V ; 200 pF capacitor to GND.
All values are referred to $\mathrm{V}_{\text {IH }}=3 \mathrm{~V}$ and $\mathrm{V}_{\text {IL }}=1,5 \mathrm{~V}$.

| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Bus free before start | tBUF | 4 | - | - | $\mu \mathrm{S}$ |
| Start condition set-up time | ${ }^{\text {t SU, STA }}$ | 4 | - | - | $\mu \mathrm{s}$ |
| Start condition hold time | tHD,STA | 4 | - | - | $\mu \mathrm{s}$ |
| SCL, SDA LOW period | tLOW | 4 | - | - | $\mu \mathrm{s}$ |
| SCL HIGH period | tHIGH | 4 | - | - | $\mu \mathrm{s}$ |
| SCL, SDA rise time | ${ }^{t_{R}}$ | - | - | 1 | $\mu \mathrm{s}$ |
| SCL, SDA fall time | $\mathrm{t}_{\mathrm{F}}$ | - | - | 0,3 | $\mu \mathrm{s}$ |
| Data set-up time (write) | ${ }^{\text {t }}$ SU, DAT | 1 | - | - | $\mu \mathrm{s}$ |
| Data hold time (write) | thD, DAT | 1 | - | - | $\mu \mathrm{s}$ |
| Acknowledge (from CITAC) set-up time | ${ }^{\text {t }}$ SU,CAC | - | - | 2 | $\mu \mathrm{s}$ |
| Acknowledge (from CITAC) hold time | thD, CAC | 0 | - | - | $\mu \mathrm{S}$ |
| Stop condition set-up time | ${ }^{\text {t SU, STO }}$ | 4 | - | - | $\mu \mathrm{s}$ |
| Data set-up time (read) | ${ }^{\text {t }}$ SU,RDA | - | - | 2 | $\mu \mathrm{s}$ |
| Data hold time (read) | ${ }^{\text {thD, RDA }}$ | 0 | - | - | $\mu \mathrm{s}$ |
| Acknowledge (from master) set-up time | ${ }^{\text {t }}$ SU,MAC | 1 | - | - | $\mu \mathrm{S}$ |
| Acknowledge (from master) hold time | ${ }^{\text {t }} \mathrm{HD}, \mathrm{MAC}$ | 2 | - | - | $\mu \mathrm{s}$ |

## Note

Timings t SU,DAT and $\mathrm{t}_{\mathrm{HD}}$,DAT deviate from the $\mathrm{I}^{2} \mathrm{C}$ bus specification . After reset has been activated, transmission may only be started after a $50 \mu$ s delay.


Fig. $8 \quad 1^{2} \mathrm{C}$ bus timing SAB3035.

SAB3036

## COMPUTER INTERFACE FOR TUNING AND CONTROL (CITAC)

## GENERAL DESCRIPTION

The SAB3036 provides closed-loop digital tuning of TV receivers, with or without a.f.c., as required. It also controls 4 general purpose I/O ports and 4 high-current outputs for tuner band selection.
The IC is used in conjunction with a microcomputer from the MAB8400 family and is controlled via a two-wire, bidirectional $\mathrm{I}^{2} \mathrm{C}$ bus.

## Features

- Combined analogue and digital circuitry minimizes the number of additional interfacing components required
- Frequency measurement with resolution of 50 kHz
- Selectable prescaler divisor of 64 or 256
- 32 V tuning voltage amplifier
- 4 high-current outputs for direct band selection
- Four general purpose input/output (1/O) ports
- Tuning with control of speed and direction
- Tuning with or without a.f.c.
- Single-pin, 4 MHz on-chip oscillator
- $I^{2} \mathrm{C}$ bus slave transceiver


## QUICK REFERENCE DATA

| Supply voltages (pin 5) | $V_{\text {P1 }}$ | typ. | 12 V |
| :---: | :---: | :---: | :---: |
| (pin 14) | $V_{P 2}$ | typ. | 13 V |
| (pin 9) | $V_{P 3}$ | typ. | 32 V |
| Supply currents (no outputs loaded) (pin 5) | ${ }^{\prime} \mathrm{P}_{1}$ | typ. | 23 mA |
| (pin 14) | $\mathrm{I}_{\mathrm{P} 2}$ | typ. | 0,1 mA |
| (pin 9) | ${ }_{\text {IP3 }}$ | typ. | 0,6 mA |
| Total power dissipation | $\mathrm{P}_{\text {tot }}$ | typ. | 300 mW |
| Operating ambient temperature range | Tamb | -20 | $+70{ }^{\circ} \mathrm{C}$ |

## PACKAGE OUTLINE

18-lead DIL; plastic (SOT102).


Fig. 1 Block diagram.


Fig. 2 Pinning diagram.

PINNING

| 1 | P20 | general purpose |
| :---: | :---: | :---: |
| 2 | P21 | input/output ports |
| 3 | $\begin{aligned} & \text { P22/AFC+ } \\ & \text { P23/AFC-- } \end{aligned}$ | general purpose input/output ports and a.f.c. inputs |
| 5 | $\mathrm{V}_{\mathrm{P} 1}$ | + 12 V supply voltage |
| 6 | TI | tuning voltage amplifier inverting input |
| 7 | GND | ground |
| 8 | TUN | tuning voltage amplifier output |
| 9 | $V_{\text {P3 }}$ | +32 V supply for tuning voltage amplifier |
| 10 | P10 |  |
| 11 | P11 | high-current band-selection |
| 12 | P12 | output ports |
| 13 | P13 |  |
| 14 | $V_{P 2}$ | positive supply for high-current band-selection output circuits |
| 15 | FDIV | input from prescaler |
| 16 | OSC | crystal oscillator input |
| 17 | SDA | serial data line $I^{2} \mathrm{C}$ bus |
| 18 | SCL | serial clock line ( |



Purchase of Philips $\left.\right|^{1} \mathrm{C}$ components conveys a license under the Philips $I^{2} \mathrm{C}$ patent to use the components in the $\mathrm{I}^{2} \mathrm{C}$-system provided the system conforms to the $I^{2} \mathrm{C}$ specifications defined by Philips.

## FUNCTIONAL DESCRIPTION

The SAB3036 is a monolithic computer interface which provides tuning and control functions and operates in conjunction with a microcomputer via an $\mathrm{I}^{2} \mathrm{C}$ bus.

## Tuning

This is performed using frequency-locked loop digital control. Data corresponding to the required tuner frequency is stored in a 15 -bit frequency buffer. The actual tuner frequency, divided by a factor of 256 (or by 64) by a prescaler, is applied via a gate to a 15 -bit frequency counter. This input (FDIV) is measured over a period controlled by a time reference counter and is compared with the contents of the frequency buffer. The result of the comparison is used to control the tuning voltage so that the tuner frequency equals the contents of the frequency buffer multiplied by 50 kHz within a programmable tuning window (TUW).
The system cycles over a period of $6,4 \mathrm{~ms}$ (or $2,56 \mathrm{~ms}$ ), controlled by the time reference counter which is clocked by an on-chip 4 MHz reference oscillator. Regulation of the tuning voltage is performed by a charge pump frequency-locked loop system. The charge IT flowing into the tuning voltage amplifier is controlled by the tuning counter, 3-bit DAC and the charge pump circuit. The charge IT is linear with the frequency deviation $\Delta f$ in steps of 50 kHz . For loop gain control, the relationship $\Delta I T / \Delta f$ is programmable. In the normal mode (when control bits TUHNO and TUHN1 are both at logic 1, see OPERATION), the minimum charge IT at $\Delta f=50 \mathrm{kHz}$ equals $250 \mu \mathrm{~A} \mu \mathrm{~s}$ (typical).
By programming the tuning sensitivity bits (TUS), the charge IT can be doubled up to 6 times. If correction-in-band (COIB) is programmed, the charge can be further doubled up to three times in relation to the tuning voltage level. From this, the maximum charge IT at $\Delta f=50 \mathrm{kHz}$ equals $2^{6} \times 2^{3} \times 250 \mu \mathrm{~A} \mu \mathrm{~s}$ (typical).
The maximum tuning current I is $875 \mu \mathrm{~A}$ (typical). In the tuning-hold (TUHN) mode (TUHN is active LOW), the tuning current $I$ is reduced and as a consequence the charge into the tuning amplifier is also reduced.
An in-lock situation can be detected by reading FLOCK. When the tuner oscillator frequency is within the programmable tuning window (TUW), FLOCK is set to logic 1. If the frequency is also within the programmable a.f.c. hold range (AFCR), which always occurs if AFCR is wider than TUW, control bit AFCT can be set to logic 1 . When set, digital tuning will be switched off, a.f.c. will be switched on and FLOCK will stay at logic 1 as long as the oscillator frequency is within AFCR. If the frequency of the tuning oscillator does not remain within AFCR, AFCT is cleared automatically and the system reverts to digital tuning. To be able to detect this situation, the occurrence of positive and negative transitions in the FLOCK signal can be read ( $F L / 1 \mathrm{~N}$ and $\mathrm{FL} / \mathrm{ON}$ ). AFCT can also be cleared by programming the AFCT bit to logic 0 .
The a.f.c. has programmable polarity and transconductance; the latter can be doubled up to 3 times, depending on the tuning voltage level if correction-in-band is used.
The direction of tuning is programmable by using control bits TDIRD (tuning direction down) and TDIRU (tuning direction up). If a tuner enters a region in which oscillation stops, then, providing the prescaler remains stable, no FDIV signal is supplied to CITAC. In this situation the system will tune up, moving away from frequency lock-in. This situation is avoided by setting TDIRD which causes the system to tune down. In normal operation TDIRD must be cleared.
If a tuner stops oscillating and the prescaler becomes unstable by going into self-oscillation at a very high frequency, the system will react by tuning down, moving away from frequency lock-in. To overcome this, the system can be forced to tune up at the lowest sensitivity (TUS) value, by setting TDIRU.
Setting both TDIRD and TDIRU causes the digital tuning to be interrupted and a.f.c. to be switched on.
The minimum tuning voltage which can be generated during digital tuning is programmable by VTMI to prevent the tuner being driven into an unspecified low tuning voltage region.

## Control

For tuner band selection there are four outputs P10 to P13 which are capable of sourcing up to 50 mA at a voltage drop of less than 600 mV with respect to the separate power supply input $\mathrm{V}_{\mathrm{P} 2}$.
For additional digital control, four open collector I/O ports P20 to P23 are provided. Ports P22 and P23 are capable of detecting positive and negative transitions in their input signals and are connected with the AFC+ and AFC-inputs respectively. The a.f.c. amplifier must be switched off when P22 and/or P23 are used. When a.f.c. is used, P22 and P23 must be programmed HIGH (high impedance state). With the aid of port P20, up to three independent module addresses can be programmed.

## Reset

CITAC goes into the power-down-reset mode when $\mathrm{V}_{\mathrm{P} 1}$ is below $8,5 \mathrm{~V}$ (typical). In this mode all registers are set to a defined state. Reset can also be programmed.

## OPERATION

## Write

CITAC is controlled via a bidirectional two-wire $1^{2} \mathrm{C}$ bus; the $\mathrm{I}^{2} \mathrm{C}$ bus is specified in our data handbook "ICs for digital systems in radio, audio, and video equipment". For programming, a module address, $\mathrm{R} / \overline{\mathrm{W}}$ bit (logic 0 ), an instruction byte and a data/control byte are written into CITAC in the format shown in Fig. 3.
instruction byte
DATA/CONTROL BYTE


Fig. $3 I^{2} \mathrm{C}$ bus write format.

The module address bits MA1, MAO are used to give a 2-bit module address as a function of the voltage at port P20 as shown in Table 1.
Acknowledge $(A)$ is generated by CITAC only when a valid address is received and the device is not in the power-down-reset mode ( $\mathrm{V}_{\mathrm{P} 1}>8,5 \mathrm{~V}$ (typical)).

## OPERATION (continued)

Table 1 Valid module addresses

| MA1 | MA0 | P20 |
| :---: | :---: | :---: |
| 0 | 0 | don't care |
| 0 | 1 | GND |
| 1 | 0 | $1 / 2 V_{P 1}$ |
| 1 | 1 | $\mathrm{~V}_{\text {P1 }}$ |

## Tuning

Tuning is controlled by the instruction and data/control bytes as shown in Fig. 4.

INSTRUCTION BYTE
DATA/CONTROL BYTE

|  | ${ }_{7}$ | $I_{6}$ | ${ }_{5}$ | $1_{4}$ | $\mathrm{I}_{3}$ | $\mathrm{I}_{2}$ | $\mathrm{I}_{1}$ | ${ }^{1} 0$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| freq. | 1 | F14 | F13 | F12 | F11 | F10 | F9 | F8 |
| TCDO | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 |
| TCD1 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 |
| TCD2 | 0 | 0 |  |  | 1 | 0 | 1 | 1 |

Fig. 4 Tuning control format.

## Frequency

Frequency is set when bit $I_{7}$ of the instruction byte is set to logic 1 ; the remainder of this byte together with the data/control byte are loaded into the frequency buffer. The frequency to which the tuner oscillator is regulated equals the decimal representation of the 15 -bit word multiplied by 50 kHz . All frequency bits are set to logic 1 at reset.

## Tuning hold

The TUHN bits are used to decrease the maximum tuning current and, as a consequence, the minimum charge IT (at $\Delta \mathrm{f}=50 \mathrm{kHz}$ ) into the tuning amplifier.

Table 2 Tuning current control

| TUHN1 | TUHNO | typ. $I_{\max }$ <br> $\mu \mathrm{A}$ | typ. $1 T_{\min }$ <br> $\mu \mathrm{A} \mu \mathrm{s}$ | typ. $\Delta \mathrm{V}_{\text {TUN }}$ <br> $\mu \mathrm{V}$ |
| :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | $3,5^{*}$ | $1^{*}$ | $1^{*}$ |
| 0 | 1 | 29 | 8 | 8 |
| 1 | 0 | 110 | 30 | 30 |
| 1 | 1 | 875 | 250 | 250 |

* Values after reset.

During tuning but before lock-in, the highest current value should be selected.
After lock-in the current may be reduced to decrease the tuning voltage ripple.
The lowest current value should not be used for tuning due to the input bias current of the tuning voltage amplifier (max. 5 nA ). However it is good practice to program the lowest current value during tuner band switching.

## Tuning sensitivity

To be able to program an optimum loop gain, the charge IT can be programmed by changing $T$ using tuning sensitivity (TUS). Table 3 shows the minimum charge IT obtained by programming the TUS bits at $\Delta f=50 \mathrm{kHz}$; TUHNO and TUHN1 = logic 1 .

Table 3 Minimum charge IT as a function of TUS
$\Delta f=50 \mathrm{kHz} ;$ TUHNO $=\operatorname{logic} 1 ;$ TUHN $1=$ logic 1

| TUS2 | TUS1 | TUSO | typ. $I T_{\min }$ <br> $\mathrm{mA} \mu \mathrm{s}$ | typ. $\Delta V_{\text {TUNmin }}$ at $\mathrm{C}_{\text {INT }}=1 \mu \mathrm{~F}$ <br> mV |
| :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | $0,25^{*}$ | $0,25^{*}$ |
| 0 | 0 | 1 | 0,5 | 0,5 |
| 0 | 1 | 0 | 1 | 1 |
| 0 | 1 | 1 | 2 | 2 |
| 1 | 0 | 0 | 4 | 4 |
| 1 | 0 | 1 | 8 | 8 |
| 1 | 1 | 0 | 16 | 16 |

* Values after reset.


## Correction-in-band

This control is used to correct the loop gain of the tuning system to reduce in-band variations due to a non-linear voltage/frequency characteristic of the tuner. Correction-in-band (COIB) controls the time T of the charge equation IT and takes into account the tuning voltage $\mathrm{V}_{\text {TUN }}$ to give charge multiplying factors as shown in Table 4.

Table 4 Programming correction-in-band

| COIB1 | COIB0 | charge multiplying factors at typical values of $\mathrm{V}_{\text {TUN }}$ at: |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 18 to 24 V | $>24 \mathrm{~V}$ |  |  |  |
| 0 | 0 | $1^{*}$ | $1^{*}$ | $1^{*}$ | $1^{*}$ |  |
| 0 | 1 | 1 | 1 | 1 | 2 |  |
| 1 | 0 | 1 | 1 | 2 | 4 |  |
| 1 | 1 | 1 | 2 | 4 | 8 |  |

* Values after reset.

The transconductance multiplying factor of the a.f.c. amplifier is similar when COIB is used, except for the lowest transconductance which is not affected.

## Tuning window

Digital tuning is interrupted and FLOCK is set to logic 1 (in-lock) when the absolute deviation $|\Delta f|$ between the tuner oscillator frequency and the programmed frequency is smaller than the programmed TUW value (see Table 5). If $|\Delta f|$ is up to 50 kHz above the values listed in Table 5, it is possible for the system to be locked depending on the phase relationship between FDIV and the reference counter.

## OPERATION (continued)

Table 5 Tuning window programming

| TUW1 | TUW0 | $\|\Delta f\|(\mathrm{kHz})$ | tuning window (kHz) |
| :---: | :---: | :---: | :---: |
| 0 | 0 | $0^{*}$ | $0^{*}$ |
| 0 | 1 | 50 | 100 |
| 1 | 0 | 150 | 300 |

* Values after reset.
A.F.C.

When AFCT is set to logic 1 it will not be cleared and the a.f.c. will remain on as long as $|\Delta f|$ is less than the value programmed for the a.f.c. hold range AFCR (see Table 6). It is possible for the a.f.c. to remain on for values of up to 50 kHz more than the programmed value depending on the phase relationship between FDIV and the reference counter.

Table 6 A.F.C. hold range programming

| AFCR1 | AFCR0 | $\|\Delta f\|(\mathrm{kHz})$ | a.f.c. hold range $(\mathrm{kHz})$ |
| :---: | :---: | :---: | :---: |
| 0 | 0 | $0^{*}$ | $0^{*}$ |
| 0 | 1 | 350 | 700 |
| 1 | 0 | 750 | 1500 |

* Values after reset.


## Transconductance

The transconductance ( g ) of the a.f.c. amplifier is programmed via the a.f.c. sensitivity bits AFCS as shown in Table 7.

Table 7 Transconductance programming

| AFCS1 | AFCS0 | typ. transconductance $(\mu \mathrm{A} / \mathrm{V})$ |
| :---: | :---: | :---: |
| 0 | 0 | $0,25^{*}$ |
| 0 | 1 | 25 |
| 1 | 0 | 50 |
| 1 | 1 | 100 |

* Value after reset.


## A.F.C. polarity

If a positive differential input voltage is applied to the (switched on) a.f.c. amplifier, the tuning voltage $V_{\text {TUN }}$ falls when the a.f.c. polarity bit AFCP is at logic 0 (value after reset). At AFCP $=\operatorname{logic} 1$,
$V_{\text {TUN }}$ rises.

## Minimum tuning voltage

Both minimum tuning voltage control bits, VTMI1 and VTMIO, are at logic 0 after reset. Further details are given in CHARACTERISTICS.

## Frequency measuring window

The frequency measuring window which is programmed must correspond with the division factor of the prescaler in use (see Table 8).

Table 8 Frequency measuring window programming

| FDIVM | prescaler division factor | cycle period (ms) | measuring window (ms) |
| :---: | :---: | :---: | :---: |
| 0 | 256 | $6,4^{*}$ | $5,12^{*}$ |
| 1 | 64 | 2,56 | 1,28 |

* Values after reset.


## Tuning direction

Both tuning direction bits, TDIRU (up) and TDIRD (down), are at logic 0 after reset.

## Control

The instruction byte POD (port output data) is shown in Fig. 5, together with the corresponding data/ control byte. Control is implemented as follows:

P13, P12, P11, P10 Band select outputs. If a logic 1 is programmed on any of the POD bits $D_{3}$ to

P23, P22, P21, P20
$\mathrm{D}_{0}$, the relevant output goes HIGH. All outputs are LOW after reset.
Open collector I/O ports. If a logic 0 is programmed on any of the POD bits $D_{7}$ to $D_{4}$, the relevant output is forced LOW. All outputs are at logic 1 after reset (high impedance state).

INSTRUCTION BYTE


DATA/CONTROL BYTE


Fig. 5 Control programming.

OPERATION (continued)

## Read

Information is read from CITAC when the R/W bit is set to logic 1. An acknowledge must be generated by the master after each data byte to allow transmission to continue. If no acknowledge is generated by the master the slave (CITAC) stops transmitting. The format of the information bytes is shown in Fig. 6.


Fig. 6 Information byte format.

## Tuning/reset information bits

FLOCK Set to logic 1 when the tuning oscillator frequency is within the programmed tuning window.
FL/1N Set to logic 0 (active LOW) when FLOCK changes from 0 to 1 and is reset to logic 1 automatically after tuning information has been read.
FL/ON As for FL/1N but is set to logic 0 when FLOCK changes from 1 to 0 .
FOV Indicates frequency overflow. When the tuner oscillator frequency is too high with respect to the programmed frequency, FOV is at logic 1, and when too low, FOV is at logic 0 . FOV is not valid when TDIRU and/or TDIRD are set to logic 1.
RESN Set to logic 0 (active LOW) by a programmed reset or a power-down-reset. It is reset to logic 1 automatically after tuning/reset information has been read.
MWN MWN (frequency measuring window, active LOW) is at logic 1 for a period of $1,28 \mathrm{~ms}$, during which time the results of frequency measurement are processed. This time is independent of the cycle period. During the remaining time, MWN is at logic 0 and the received frequency is measured.
When slightly different frequencies are programmed repeatedly and a.f.c. is switched on, the received frequency can be measured using FOV and FLOCK. To prevent the frequency counter and frequency buffer being loaded at the same time, frequency should be programmed only during the period of MWN $=\operatorname{logic} 0$.

## Port information bits

P23/1N, P22/1N Set to logic 0 (active LOW) at a LOW-to-HIGH transition in the input voltage on P23 and P22 respectively. Both are reset to logic 1 after the port information has been read.
P23/ON, P22/ON As for P23/1N and P22/1N but are set to logic 0 at a HIGH-to-LOW transition. PI23, PI22, P121, Indicate input voltage levels at P23, P22, P21 and P20 respectively. A logic 1 PI20 indicates a HIGH input level.

## Reset

The programming to reset all registers is shown in Fig. 7. Reset is activated only at data byte HEX 06. Acknowledge is generated at every byte, provided that CITAC is not in the power-down-reset mode. After the general call address byte, transmission of more than one data byte is not allowed.

GENERAL CALL ADDRESS HEX06


Fig. 7 Reset programming.

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)
Supply voltage ranges:
(pin 5)
(pin 14)
(pin 9)
Input/output voltage ranges:
(pin 17)
(pin 18)
(pins 1 and 2)
(pins 3 and 4)
(pin 6)
(pin 8)
(pins 10 to 13)
(pin 15)
(pin 16)
Total power dissipation
Storage temperature range
Operating ambient temperature

| $V_{P 1}$ | $-0,3$ to +18 V |
| :--- | :--- |
| $V_{P 2}$ | $-0,3$ to +18 V |
| $V_{P 3}$ | $-0,3$ to +36 V |

$V_{\text {SDA }} \quad-0,3$ to +18 V
$V_{S C L} \quad-0,3$ to +18 V
$V_{\text {P20 }}$, P21 $\quad-0,3$ to +18 V
$\mathrm{V}_{\mathrm{P} 22}, \mathrm{P} 23, \mathrm{AFC} \quad-0,3$ to $\mathrm{V}_{\mathrm{P} 1}{ }^{*} \mathrm{~V}$
$V_{T 1} \quad-0,3$ to $V_{P 1}{ }^{*} V$
$V_{\text {TUN }} \quad-0,3$ to $V_{P 3}{ }^{*} V$
$V_{P 1 X} \quad-0,3$ to $V_{P 2}{ }^{* *} V$
$V_{\text {FDIV }} \quad-0,3$ to $V_{P 1}{ }^{*} V$
$V_{\text {OSC }} \quad-0,3$ to +5 V
$P_{\text {tot }} \quad \max .1000 \mathrm{~mW}$
$\mathrm{T}_{\text {stg }} \quad-55$ to $+125^{\circ} \mathrm{C}$
$\mathrm{T}_{\mathrm{amb}} \quad-20$ to $+70^{\circ} \mathrm{C}$

* Pin voltage may exceed supply voltage if current is limited to 10 mA .
** Pin voltage must not exceed 18 V but may exceed $\mathrm{V}_{\mathrm{P} 2}$ if current is limited to 200 mA .

CHARACTERISTICS
$\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{P} 1}, \mathrm{~V}_{\mathrm{P} 2}, \mathrm{~V}_{\mathrm{P}}$ at typical voltages, unless otherwise specified

| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltages | $V_{P 1}$ | 10,5 | 12 | 13,5 | $v$ |
|  | $V_{P 2}$ | 4,7 | 13 | 16 | V |
|  | $V_{\text {P3 }}$ | 30 | 32 | 35 | V |
| Supply currents (no outputs loaded) | $\mathrm{IP}^{1}$ | 14 | 23 | 40 | mA |
|  | ${ }^{\text {P/ } 2 ~}$ | 0 | - | 0,1 | mA |
|  | ${ }^{\text {IP3 }}$ | 0,2 | 0,6 | 2 | mA |
| Additional supply currents (A) | ${ }^{1} \mathrm{P} 2 \mathrm{~A}$ | -2 | - | IOHP1X | mA |
| (note 1) | IP3A | 0,2 | - | 2 | mA |
| Total power dissipation | $\mathrm{P}_{\text {tot }}$ | - | 300 | - | mW |
| Operating ambient temperature | Tamb | -20 | - | + 70 | ${ }^{\circ} \mathrm{C}$ |
| $1^{2} \mathbf{C}$ bus inputs/outputs |  |  |  |  |  |
| SDA input (pin 17); <br> SCL input (pin 18) |  |  |  |  |  |
| Input voltage HIGH (note 2) | $V_{\text {IH }}$ | 3 | - | $\mathrm{V}_{P 1}-1$ | V |
| Input voltage LOW | $V_{\text {IL }}$ | -0,3 | - | 1,5 | V |
| Input current HIGH (note 2) | $\mathrm{I}_{\mathrm{IH}}$ | - | - | 10 | $\mu \mathrm{A}$ |
| Input current LOW (note 2) | IIL | - | - | 10 | $\mu \mathrm{A}$ |
| SDA output (pin 17, open collector) |  | . |  |  |  |
| Output voltage LOW at $\mathrm{I}_{\mathrm{OL}}=3 \mathrm{~mA}$ | $\mathrm{V}_{\text {OL }}$ | - | - | 0,4 | V |
| Maximum output sink current | IOL | - | 5 | - | mA |
| Open collector I/O ports |  |  |  |  |  |
| $\begin{aligned} & \text { P20, P21, P22, P23 } \\ & \text { (pins } 1 \text { to 4, open collector) } \end{aligned}$ |  |  |  |  |  |
| Input voltage HIGH (P20, P21) | $\mathrm{V}_{\text {IH }}$ | 2 | - | 16 | v |
| Input voltage HIGH (P22, P23) AFC switched off | $\mathrm{V}_{\text {IH }}$ | 2 | - | $\mathrm{V}_{\mathrm{P} 1}-2$ | V |
| Input voltage LOW | $V_{\text {IL }}$ | -0,3 | - | 0,8 | V |
| Input current HIGH | ${ }_{\text {Ith }}$ | - | - | 25 | $\mu \mathrm{A}$ |
| Input current LOW | $-\mathrm{IL}$ | - | - | 25 | $\mu \mathrm{A}$ |
| Output voltage LOW at $\mathrm{I}_{\mathrm{OL}}=2 \mathrm{~mA}$ | $\mathrm{V}_{\text {OL }}$ | - | - | 0,4 | $\checkmark$ |
| Maximum output sink current | IOL | - | 4 | - | mA |



CHARACTERISTICS (continued)

| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Tuning voltage amplifier (continued) |  |  |  |  |  |
| Minimum charge IT to tuning voltage amplifier |  |  |  |  |  |
| TUHN1 TUHNO |  |  |  |  |  |
| $\begin{array}{ll}0 & 0 \\ 0 & 1\end{array}$ | $\mathrm{CH}_{00}$ | 0,4 | 1 | 1,7 14 | $\mu \mathrm{A} \mu \mathrm{s}$ |
| $0 \quad 1$ | $\mathrm{CH}_{01}$ | 4 | 8 | 14 | $\mu \mathrm{A} \mu \mathrm{s}$ |
| 10 | $\mathrm{CH}_{10}$ | 15 | 30 | 48 | $\mu \mathrm{A} \mu \mathrm{s}$ |
| $1 \quad 1$ | $\mathrm{CH}_{11}$ | 130 | 250 | 370 | $\mu \mathrm{A} \mu \mathrm{s}$ |
| Tolerance of charge (or $\Delta \mathrm{V}_{\text {TUN }}$ ) multiplying factor when COIB and/or TUS are used | $\Delta \mathrm{CH}$ | -20 | - | +20 | \% |
| Maximum current I into tuning amplifier |  |  |  |  |  |
| $\begin{array}{cc}\text { TUHN1 } & \text { TUHNO } \\ 0 & 0\end{array}$ | Itoo | 1,7 | 3,5 | 5,1 | $\mu \mathrm{A}$ |
| 0 | ${ }^{\text {IT01 }}$ | 15 | 29 | 41 | $\mu \mathrm{A}$ |
| 10 | ${ }^{\text {IT10 }}$ | 65 | 110 | 160 | $\mu \mathrm{A}$ |
| $1 \quad 1$ | ${ }^{\text {IT11 }}$ | 530 | 875 | 1220 | $\mu \mathrm{A}$ |
| Correction-in-band |  |  |  |  |  |
| Tolerance of correction-in-band levels $12 \mathrm{~V}, 18 \mathrm{~V}$ and 24 V | $\Delta \mathrm{V}_{\text {CIB }}$ | -15 | - | + 15 | \% |
| Band-select output ports |  |  |  |  |  |
| P10, P11, P12, P13 (pins 10 to 13) |  |  |  |  |  |
| Output voltage HIGH at ${ }^{-} \mathrm{IOH}^{2}=50 \mathrm{~mA}$ (note 3) | $\mathrm{V}_{\mathrm{OH}}$ | $\mathrm{V}_{\mathrm{P} 2}-0,6$ | - | - | V |
| Output voltage LOW at $\mathrm{I}_{\mathrm{OL}}=2 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{OL}}$ | - | - | 0,4 | V |
| Maximum output source current (note 3) | ${ }^{-1} \mathrm{OH}$ | - | 130 | 200 | mA |
| Maximum output sink current | IOL | - | 5 | - | mA |
| FDIV input (pin 15) |  |  |  |  |  |
| Input voltage (peak-to-peak value) ( $\mathrm{t}_{\text {rise }}$ and $\mathrm{t}_{\text {fall }} \leqslant 40 \mathrm{~ns}$ ) | $V_{\text {FDIV }}(\mathrm{p}$-p) | 0,1 | - | 2 | V |
| Duty cycle | - | 40 | - | 60 | \% |
| Maximum input frequency | ${ }^{f}$ max | 16 | - | - | MHz |
| Input impedance | $\mathrm{z}_{i}$ | - | 8 | - | $k \Omega$ |
| Input capacitance | $\mathrm{C}_{\mathrm{i}}$ | - | 5 | - | pF |


| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| OSC input (pin 24) <br> Crystal resistance at resonance ( 4 MHz ) | $\mathrm{R}_{\mathrm{X}}$ | - | - | 150 | $\Omega$ |
|  |  |  |  |  |  |
| Power-down-reset |  |  |  |  |  |
| Maximum supply voltage $\mathrm{V}_{\mathrm{P} 1}$ at which power-down-reset is active | $V^{\text {PD }}$ | 7,5 | - | 9,5 | V |
| $\mathrm{V}_{\mathrm{P} 1}$ rise-time during power-up (up to $\mathrm{V}_{\mathrm{PD}}$ ) | ${ }^{\text {tr }}$ | 5 | - | - | $\mu \mathrm{s}$ |
| Voltage level for valid module address |  |  |  |  |  |
| Voltage level at P20 (pin 1) for valid module address as a function of MA1, MAO |  |  |  |  |  |
| MA1 MAO |  |  |  |  |  |
| 0 0 | $\checkmark_{\text {VA00 }}$ | -0,3 | - | 16 | V |
| 0 1 | $\mathrm{V}_{\mathrm{VA01}}$ | -0,3 | - | 0,8 | V |
| 10 | V VA10 | 2,5 | - | $\mathrm{V}_{\mathrm{P} 1}-2$ | V |
| 1 | VVA11 | VP1-0,3 | - | $V_{P 1}$ | V |

## Notes to the characteristics

1. For each band-select output which is programmed at logic 1, sourcing a current IOHP1X, the additional supply currents $(\mathrm{A})$ shown must be added to $I_{P 2}$ and $I_{P 3}$ respectively.
2. If $\mathrm{V}_{\mathrm{P} 1}<1 \mathrm{~V}$, the input current is limited to $10 \mu \mathrm{~A}$ at input voltages up to 16 V .
3. At continuous operation the output current should not exceed 50 mA . When the output is shortcircuited to ground for several seconds the device may be damaged.
4. Values are proportional to $\mathrm{V}_{\mathrm{P} 1}$.

## $1^{2} \mathrm{C}$ BUS TIMING (Fig. 8)

$1^{2} \mathrm{C}$ bus load conditions are as follows:
$4 \mathrm{k} \Omega$ pull-up resistor to $+5 \mathrm{~V} ; 200 \mathrm{pF}$ capacitor to GND.
All values are referred to $\mathrm{V}_{\text {IH }}=3 \mathrm{~V}$ and $\mathrm{V}_{\text {IL }}=1,5 \mathrm{~V}$.

| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Bus free before start | ${ }_{\text {t }}$ BUF | 4 | - | - | $\mu \mathrm{s}$ |
| Start condition set-up time | ${ }^{\text {tSU,STA }}$ | 4 | - | - | $\mu \mathrm{s}$ |
| Start condition hold time | thD, STA | 4 | - | - | $\mu \mathrm{s}$ |
| SCL, SDA LOW period | t LOW | 4 | - | - | $\mu \mathrm{s}$ |
| SCL HIGH period | ${ }^{\text {tHIGH }}$ | 4 | - | - | $\mu \mathrm{s}$ |
| SCL, SDA rise time | $\mathrm{t}_{\mathrm{R}}$ | - | - | 1 | $\mu \mathrm{s}$ |
| SCL, SDA fall time | ${ }^{\text {tr }}$ | - | - | 0,3 | $\mu \mathrm{s}$ |
| Data set-up time (write) | ${ }^{\text {t }}$ SU,DAT | 1 | - | - | $\mu \mathrm{s}$ |
| Data hold time (write) | thD, DAT | 1 | - | - | $\mu \mathrm{s}$ |
| Acknowledge (from CITAC) set-up time | tSU,CAC | - | - | 2 | $\mu \mathrm{s}$ |
| Acknowledge (from CITAC) hold time | thD, CAC | 0 | - | - | $\mu \mathrm{s}$ |
| Stop condition set-up time | tSU,STO | 4 | - | - | $\mu \mathrm{s}$ |
| Data set-up time (read) | tSU,RDA | - | - | 2 | $\mu \mathrm{s}$ |
| Data hold time (read) | thD, RDA | 0 | - | - | $\mu \mathrm{s}$ |
| Acknowledge (from master) set-up time | ${ }^{\text {t }}$ SU,MAC | 1 | - | - | $\mu \mathrm{s}$ |
| Acknowledge (from master) hold time | thD, MAC | 2 | - | - | $\mu \mathrm{s}$ |

## Note

Timings tSU,DAT and $\mathrm{t}_{\mathrm{H}}$,DAT deviate from the $\mathrm{I}^{2} \mathrm{C}$ bus specification.
After reset has been activated, transmission may only be started after a $50 \mu$ s delay.


Fig. $8 I^{2} \mathrm{C}$ bus timing SAB3036.

SAB3037
This data sheet contains advance information and specifications are subject to change without notice.

## COMPUTER INTERFACE FOR TUNING AND CONTROL (CITAC)

## GENERAL DESCRIPTION

The SAB3037 provides closed-loop digital tuning of TV receivers, with or without a.f.c., as required. It also controls up to 4 analogue functions, 4 general purpose I/O ports and 4 high-current outputs for tuner band selection.
The IC is used in conjunction with a microcomputer from the MAB8400 family and is controlled via a two-wire, bidirectional $\mathrm{I}^{2} \mathrm{C}$ bus.

## Features

- Combined analogue and digital circuitry minimizes the number of additional interfacing components required
- Frequency measurement with resolution of 50 kHz
- Selectable prescaler divisor of 64 or 256
- 32 V tuning voltage amplifier
- 4 high-current outputs for direct band selection
- 4 static digital to analogue converters (DACs) for control of analogue functions
- Four general purpose input/output (1/O) ports
- Tuning with control of speed and direction
- Tuning with or without a.f.c.
- Single-pin, 4 MHz on-chip oscillator
- $I^{2} \mathrm{C}$ bus slave transceiver


## QUICK REFERENCE DATA

| Supply voltages |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| (pin 19) | $V_{P 2}$ | typ. |  | V |
| (pin 14) | $V_{P 3}$ | typ. |  | V |
| Supply currents (no outputs loaded) (pin 13) | lp1 | typ. | 30 |  |
| (pin 19) | IP2 | typ. |  |  |
| (pin 14) | Ip3 | typ. | 0,6 | mA |
| Total power dissipation | $\mathrm{P}_{\text {tot }}$ | typ. | 380 | mW |
| Operating ambient temperature range | Tamb | -20 |  | ${ }^{\circ} \mathrm{C}$ |

## PACKAGE OUTLINE



Fig. 1 Block diagram.


Fig. 2 Pinning diagram.

PINNING

| 1 | DAC3 | output of static DAC |
| :---: | :---: | :---: |
| 2 | SDA | serial data line |
| 3 | SCL | serial clock line $\int^{2} \mathrm{C}$ |
| 4 | P20 |  |
| 5 | P21 | general purpose |
| 6 | P22 | input/output ports |
| 7 | P23 |  |
| 8 | AFC + |  |
| 9 | AFC- $\}$ | a.f.c. inputs |
| 10 | TI | tuning voltage amplifier inverting input |
| 11 | GND | ground |
| 12 | TUN | tuning voltage amplifier output |
| 13 | $V_{P 1}$ | +12 V supply voltage |
| 14 | VP3 | +32 V supply for tuning voltage amplifier |
| 15 | P10 |  |
| 16 | P11 | high-current band-selectio |
| 17 | P12 | high-current band-selectir |
| 18 | P13 |  |
| 19 | $\mathrm{V}_{\mathrm{P} 2}$ | positive supply for high-current band-selection output circuits |
| 20 | FDIV | input from prescaler |
| 21 | OSC | crystal oscillator input |
| 22 | DACO |  |
| 23 | DAC1 | outputs of static DACs |
| 24 | DAC2 |  |

Purchase of Philips ${ }^{\prime}{ }^{2} \mathrm{C}$ components conveys a license under the Philips ${ }^{\prime}{ }^{2} \mathrm{C}$ patent to use the components in the $\mathrm{I}^{2} \mathrm{C}$-system provided the system conforms to the $I^{2} \mathrm{C}$ specifications defined by Philips.

## FUNCTIONAL DESCRIPTION

The SAB3037 is a monolithic computer interface which provides tuning and control functions and operates in conjunction with a microcomputer via an $I^{2} \mathrm{C}$ bus.

## Tuning

This is performed using frequency-locked loop digital control. Data corresponding to the required tuner frequency is stored in a 15 -bit frequency buffer. The actual tuner frequency, divided by a factor of 256 (or by 64) by a prescaler, is applied via a gate to a 15 -bit frequency counter. This input (FDIV) is measured over a period controlled by a time reference counter and is compared with the contents of the frequency buffer. The result of the comparison is used to control the tuning voltage so that the tuner frequency equals the contents of the frequency buffer multiplied by 50 kHz within a programmable tuning window (TUW).
The system cycles over a period of $6,4 \mathrm{~ms}$ (or $2,56 \mathrm{~ms}$ ), controlled by the time reference counter which is clocked by an on-chip 4 MHz reference oscillator. Regulation of the tuning voltage is performed by a charge pump frequency-locked loop system. The charge IT flowing into the tuning voltage amplifier is controlled by the tuning counter, 3-bit DAC and the charge pump circuit. The charge IT is linear with the frequency deviation $\Delta f$ in steps of 50 kHz . For loop gain control, the relationship $\Delta I T / \Delta f$ is programmable. In the normal mode (when control bits TUHNO and TUHN1 are both at logic 1, see QPERATION), the minimum charge IT at $\Delta f=50 \mathrm{kHz}$ equals $250 \mu \mathrm{~A} \mu \mathrm{~s}$ (typical).
By programming the tuning sensitivity bits (TUS), the charge IT can be doubled up to 6 times. If correction-in-band (COIB) is programmed, the charge can be further doubled up to three times in relation to the tuning voltage level. From this, the maximum charge IT at $\Delta f=50 \mathrm{kHz}$ equals $2^{6} \times 2^{3} \times 250 \mu \mathrm{~A} \mu \mathrm{~s}$ (typical).
The maximum tuning current I is $875 \mu \mathrm{~A}$ (typical). In the tuning-hold (TUHN) mode (TUHN is active LOW), the tuning current $I$ is reduced and as a consequence the charge into the tuning amplifier is also reduced.
An in-lock situation can be detected by reading FLOCK. When the tuner oscillator frequency is within the programmable tuning window (TUW), FLOCK is set to logic 1. If the frequency is also within the programmable a.f.c. hold range (AFCR), which always occurs if AFCR is wider than TUW, control bit AFCT can be set to logic 1 . When set, digital tuning will be switched off, a.f.c. will be switched on and FLOCK will stay at logic 1 as long as the oscillator frequency is within AFCR. If the frequency of the tuning oscillator does not remain within AFCR, AFCT is cleared automatically and the system reverts to digital tuning. To be able to detect this situation, the occurrence of positive and negative transitions in the FLOCK signal can be read (FL/1N and FL/ON). AFCT can also be cleared by programming the AFCT bit to logic 0 .
The a.f.c. has programmable polarity and transconductance; the latter can be doubled up to 3 times, depending on the tuning voltage level if correction-in-band is used.
The direction of tuning is programmable by using control bits TDIRD (tuning direction down) and TDIRU (tuning direction up). If a tuner enters a region in which oscillation stops, then, providing the prescaler remains stable, no FDIV signal is supplied to CITAC. In this situation the system will tune up, moving away from frequency lock-in. This situation is avoided by setting TDIRD which causes the system to tune down. In normal operation TDIRD must be cleared.
If a tuner stops oscillating and the prescaler becomes unstable by going into self-oscillation at a very high frequency, the system will react by tuning down, moving away from frequency lock-in. To overcome this, the system can be forced to tune up at the lowest sensitivity (TUS) value, by setting TDIRU.
Setting both TDIRD and TDIRU causes the digital tuning to be interrupted and a.f.c. to be switched on.
The minimum tuning voltage which can be generated during digital tuning is programmable by VTMI to prevent the tuner being driven into an unspecified low tuning voltage region.

## Control

For tuner band selection there are four outputs P10 to P13 which are capable of sourcing up to 50 mA at a voltage drop of less than 600 mV with respect to the separate power supply input VP2.
For additional digital control, four open collector I/O ports P20 to P23 are provided. Ports P22 and P23 are capable of detecting positive and negative transitions in their input signals. With the aid of port P20, up to three independent module addresses can be programmed.
Four 6-bit digital-to-analogue converters DACO to DAC3 are provided for analogue control.

## Reset

CITAC goes into the power-down-reset mode when $\mathrm{V}_{\mathrm{P} 1}$ is below $8,5 \mathrm{~V}$ (typical). In this mode all registers are set to a defined state. Reset can also be programmed.

## OPERATION

## Write

CITAC is controlled via a bidirectional two-wire $I^{2} \mathrm{C}$ bus; the $I^{2} \mathrm{C}$ bus is specified in our data handbook "ICs for digital systems in radio, audio, and video equipment". For programming, a module address, $R / \bar{W}$ bit (logic 0 ), an instruction byte and a data/control byte are written into CITAC in the format shown in Fig. 3.

MODULE ADDRESS


Fig. $31^{2} \mathrm{C}$ bus write format.

The module address bits MA1, MAO are used to give a 2-bit module address as a function of the voltage at port P20 as shown in Table 1.

Acknowledge $(A)$ is generated by CITAC only when a valid address is received and the device is not in the power-down-reset mode ( $\mathrm{V}_{\mathrm{P} 1}>8,5 \mathrm{~V}$ (typical)).

Table 1 Valid module addresses

| MA1 | MAO | P20 |
| :---: | :---: | :---: |
| 0 | 0 | don't care |
| 0 | 1 | GND |
| 1 | 0 | $1 / 2 \mathrm{~V}_{\text {P1 }}$ |
| 1 | 1 | $\mathrm{~V}_{\mathrm{P} 1}$ |

OPERATION (continued)

## Tuning

Tuning is controlled by the instruction and data/control bytes as shown in Fig. 4.

INSTRUCTION BYTE


DATA/CONTROL BYTE


Fig. 4 Tuning control format.

## Frequency

Frequency is set when bit $I_{7}$ of the instruction byte is set to logic 1 ; the remainder of this byte together with the data/control byte are loaded into the frequency buffer. The frequency to which the tuner oscillator is regulated equals the decimal representation of the 15 -bit word multiplied by 50 kHz . All frequency bits are set to logic 1 at reset.

## Tuning hold

The TUHN bits are used to decrease the maximum tuning current and, as a consequence, the minimum charge IT (at $\Delta f=50 \mathrm{kHz}$ ) into the tuning amplifier.

Table 2 Tuning current control

| TUHN1 | TUHNO | typ. $I_{\max }$ <br> $\mu \mathrm{A}$ | typ. $\mathrm{IT}_{\min }$ <br> $\mu \mathrm{A} \mu \mathrm{s}$ | typ. $\Delta \mathrm{V}_{\text {TUNmin }}$ at $\mathrm{C}_{\mathrm{INT}}=1 \mu \mathrm{~F}$ <br> 0$\quad 0$ |
| :---: | :---: | :---: | :---: | :---: |
| 0 | $3,5^{*}$ | $1^{*}$ | $1^{*}$ |  |
| 1 | 0 | 110 | 8 | 8 |
| 1 | 1 | 875 | 30 | 30 |

* Values after reset.

During tuning but before lock-in, the highest current value should be selected.
After lock-in the current may be reduced to decrease the tuning voltage ripple.
The lowest current value should not be used for tuning due to the input bias current of the tuning voltage amplifier (max. 5 nA ). However it is good practice to program the lowest current value during tuner band switching.

## Tuning sensitivity

To be able to program an optimum loop gain, the charge IT can be programmed by changing $T$ using tuning sensitivity (TUS). Table 3 shows the minimum charge IT obtained by programming the TUS bits at $\Delta f=50 \mathrm{kHz}$; TUHNO and TUHN1 = logic 1.

Table 3 Minimum charge IT as a function of TUS
$\Delta f=50 \mathrm{kHz} ; \mathrm{TUHNO}=\operatorname{logic} 1 ; \mathrm{TUHN} 1=\operatorname{logic} 1$
\(\left.\begin{array}{|c|c|c|c|c|}\hline TUS2 \& TUS1 \& TUSO \& \begin{array}{c}typ. IT <br>

\mathrm{mA} ~\end{array} \mathrm{~S}\end{array}\right]\)| typ. $\Delta \mathrm{V}_{\text {TUN min }}$ at $\mathrm{C}_{\text {INT }}=1 \mu \mathrm{~F}$ |
| :---: |
| 0 |

* Values after reset.


## Correction-in-band

This control is used to correct the loop gain of the tuning system to reduce in-band variations due to a non-linear voltage/frequency characteristic of the tuner. Correction-in-band (COIB) controls the time T of the charge equation IT and takes into account the tuning voltage $\mathrm{V}_{\text {TUN }}$ to give charge multiplying
factors as shown in Table 4.
Table 4 Programming correction-in-band

| COIB1 | COIB0 | charge multiplying factors at typical values of $V_{\text {TUN }}$ at: |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 18 to 24 V | $>24 \mathrm{~V}$ |  |  |  |
| 0 | 0 | $1^{*}$ | $1^{*}$ | $1^{*}$ | $1^{*}$ |  |
| 0 | 1 | 1 | 1 | 1 | 2 |  |
| 1 | 0 | 1 | 1 | 2 | 4 |  |
| 1 | 1 | 1 | 2 | 4 | 8 |  |

* Values after reset.

The transconductance multiplying factor of the a.f.c. amplifier is similar when COIB is used, except for the lowest transconductance which is not affected.

## Tuning window

Digital tuning is interrupted and FLOCK is set to logic 1 (in-lock) when the absolute deviation $|\Delta f|$ between the tuner oscillator frequency and the programmed frequency is smaller than the programmed TUW value (see Table 5). If $|\Delta \mathrm{f}|$ is up to 50 kHz above the values listed in Table 5, it is possible for the system to be locked depending on the phase relationship between FDIV and the reference counter.

Table 5 Tuning window programming

| TUW1 | TUW0 | $\|\Delta \mathrm{f}\|(\mathrm{kHz})$ | tuning window $(\mathrm{kHz})$ |
| :---: | :---: | :---: | :---: |
| 0 | 0 | $0^{*}$ | $0^{*}$ |
| 0 | 1 | 50 | 100 |
| 1 | 0 | 150 | 300 |

[^31]
## OPERATION (continued)

## A.F.C.

When AFCT is set to logic 1 it will not be cleared and the a.f.c. will remain on as long as $|\Delta f|$ is less than the value programmed for the a.f.c. hold range AFCR (see Table 6). It is possible for the a.f.c. to remain on for values of up to 50 kHz more than the programmed value depending on the phase relationship between FDIV and the reference counter.

Table 6 A.F.C. hold range programming

| AFCR1 | AFCRO | $\|\Delta f\|(\mathrm{kHz})$ | a.f.c. hoid range $(\mathrm{kHz})$ |
| :---: | :---: | :---: | :---: |
| 0 | 0 | $0^{*}$ | $0^{*}$ |
| 0 | 1 | 350 | 700 |
| 1 | 0 | 750 | 1500 |

* Values after reset.

Transconductance
The transconductance ( g ) of the a.f.c. amplifier is programmed via the a.f.c. sensitivity bits AFCS as shown in Table 7.

Table 7 Transconductance programming

| AFCS1 | AFCS0 | typ. transconductance $(\mu \mathrm{A} / \mathrm{V})$ |
| :---: | :---: | :---: |
| 0 | 0 | $0,25^{*}$ |
| 0 | 1 | 25 |
| 1 | 0 | 50 |
| 1 | 1 | 100 |

* Value after reset.


## A.F.C. polarity

If a positive differential input voltage is applied to the (switched on) a.f.c. amplifier, the tuning voltage $V_{\text {TUN }}$ falls when the a.f.c. polarity bit AFCP is at logic 0 (value after reset). At AFCP $=$ logic 1 , $V_{\text {TUN }}$ rises.

## Minimum tuning voltage

Both minimum tuning voltage control bits, VTMI1 and VTMIO, are at logic 0 after reset. Further details are given in CHARACTERISTICS.

## Frequency measuring window

The frequency measuring window which is programmed must correspond with the division factor of the prescaler in use (see Table 8).

Table 8 Frequency measuring window programming

| FDIVM | prescaler division factor | cycle period (ms) | measuring window (ms) |
| :---: | :---: | :---: | :---: |
| 0 | 256 | $6,4^{*}$ | $5,12^{*}$ |
| 1 | 64 | 2,56 | 1,28 |

* Values after reset.


## Tuning direction

Both tuning direction bits, TDIRU (up) and TDIRD (down), are at logic 0 after reset.

## Control

The instruction bytes POD (port output data) and DACX (digital-to-analogue converter control) are shown in Fig. 5, together with the corresponding data/control bytes. Control is implemented as follows: P13, P12, P11, P10 Band select outputs. If a logic 1 is programmed on any of the POD bits $D_{3}$ to $\mathrm{D}_{0}$, the relevant output goes HIGH. All outputs are LOW after reset.

P23, P22, P21, P20 Open collector I/O ports. If a logic 0 is programmed on any of the POD bits $\mathrm{D}_{7}$ to $\mathrm{D}_{4}$, the relevant output is forced LOW. All outputs are at logic 1 after reset (high impedance state).
DACX Digital-to-analogue converters. The digital-to-analogue converter selected corresponds to the decimal equivalent of the DACX bits $X 1, X 0$. The output voltage of the selected DAC is set by programming the bits $A X 5$ to $A X 0$; the lowest output voltage is programmed with all data $A X 5$ to $A X 0$ at logic 0 , or after reset has been activated.

## INSTRUCTION BYTE

DATA/CONTROL BYTE


Fig. 5 Control programming.

## Read

Information is read from CITAC when the R/W bit is set to logic 1 . An acknowledge must be generated by the master after each data byte to allow transmission to continue. If no acknowledge is generated by the master the slave (CITAC) stops transmitting. The format oi the information bytes is shown in Fig. 6.


Fig. 6 Information byte format.

## OPERATION (continued)

## Tuning/reset information bits

| FLOCK | Set to logic 1 when the tuning oscillator frequency is within the programmed tuning <br> window. |
| :--- | :--- |
| FL/1N | Set to logic 0 (active LOW) when FLOCK changes from 0 to 1 and is reset to logic 1 <br> automatically after tuning information has been read. |
| FL/ON | As for FL/1N but is set to logic 0 when FLOCK changes from 1 to 0. |
| FOV | Indicates frequency overflow. When the tuner oscillator frequency is too high with <br> respect to the programmed frequency, FOV is at logic 1 , and when too low, FOV <br> is at logic 0 . FOV is not valid when TDIRU and/or TDIRD are set to logic 1. |
| RESN | Set to logic 0 (active LOW) by a programmed reset or a power-down-reset. It is reset <br> to logic 1 automatically after tuning/reset information has been read. <br> MWN (frequency measuring window, active LOW) is at logic 1 for a period of <br> MWN1,28 ms, during which time the results of frequency measurement are processed. <br> This time is independent of the cycle period. During the remaining time, MWN is <br> at logic 0 and the received frequency is measured. |
|  | When slightly different frequencies are programmed repeatedly and a.f.c. is <br> switched on, the received frequency can be measured using FOV and FLOCK. <br> To prevent the frequency counter and frequency buffer being loaded at the same <br> time, frequency should be programmed only during the period of MWN $=$ logic 0. |

## Port information bits

P23/1N, P22/1N Set to logic 0 (active LOW) at a LOW-to-HIGH transition in the input voltage on P23 and P22 respectively. Both are reset to logic 1 after the port information has been read.
P23/0N, P22/ON As for P23/1N and P22/1N but are set to logic 0 at a HIGH-to-LOW transition. PI23, P122, P121, Indicate input voltage levels at P23, P22, P21 and P20 respectively. A logic 1 PI20 indicates a HIGH input level.

## Reset

The programming to reset all registers is shown in Fig. 7. Reset is activated only at data byte HEX 06. Acknowledge is generated at every byte, provided that CITAC is not in the power-down-reset mode. After the general call address byte, transmission of more than one data byte is not allowed.

GENERAL CALL ADDRESS
HEX06


Fig. 7 Reset programming.

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)
Supply voltage ranges:
(pin 13)
(pin 19)
(pin 14)
Input/output voltage ranges:
(pin 2)
(pin 3)
(pins 4 to 7 )
(pins 8 and 9 )
(pin 10)
(pin 12)
(pins 15 to 18 )
(pin 20)
(pin 21)
(pins 1 and 22 to 24)
Total power dissipation
Storage temperature range
Operating ambient temperature range

| $V_{P 1}$ | $-0,3$ to +18 | $V$ |
| :--- | :--- | :--- |
| $V_{P 2}$ | $-0,3$ to +18 | $V$ |
| $V_{P 3}$ | $-0,3$ to +36 | $V$ |

$V_{\text {SDA }} \quad-0,3$ to +18 V
VSCL $\quad-0,3$ to +18 V
$V_{P 2 X} \quad-0,3$ to +18 V
$\mathrm{V}_{\mathrm{AFC}}+, \mathrm{AFC}--0,3$ to $\mathrm{V}_{\mathrm{P} 1}{ }^{*} \mathrm{~V}$
$V_{T I} \quad-0,3$ to $V_{P 1}{ }^{*} V$
$V_{\text {TUN }} \quad-0,3$ to $V_{P 3}{ }^{*} V$
$V_{P 1 X} \quad-0,3$ to $V_{P 2}{ }^{* *} V$
VFDIV $\quad-0,3$ to $V_{P 1}{ }^{*} V$
VOSC $-0,3$ to +5 V
$V_{\text {DACX }} \quad-0,3$ to $V_{P 1}{ }^{*} V$
$P_{\text {tot }} \quad$ max. 1000 mW
$\mathrm{T}_{\mathrm{stg}} \quad-55$ to $+125{ }^{\circ} \mathrm{C}$
$\mathrm{T}_{\mathrm{amb}} \quad-20$ to $+70{ }^{\circ} \mathrm{C}$

* Pin voltage may exceed supply voltage if current is limited to 10 mA .
** Pin voltage must not exceed 18 V but may exceed $\mathrm{V}_{\mathrm{P} 2}$ if current is limited to 200 mA .

CHARACTERISTICS
$\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{P} 1}, \mathrm{~V}_{\mathrm{P} 2}, \mathrm{~V}_{\mathrm{P} 3}$ at typical voltages, unless otherwise specified

| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltages | $V_{P 1}$ | 10,5 | 12 | 13,5 | V |
|  | $V_{P 2}$ | 4,7 | 13 | 16 | V |
|  | $V_{P 3}$ | 30 | 32 | 35 | V |
| Supply currents (no outputs loaded) | $\mathrm{IP}_{1}$ | 18 | 30 | 45 | mA |
|  | $\mathrm{IP}^{2}$ | 0 | - | 0,1 | mA |
|  | $\mathrm{I}_{\text {P3 }}$ | 0,2 | 0,6 | 2 | mA |
| Additional supply currents (A) | IP2A | -2 | - | IOHP1X | mA |
| (note 1) | $\mathrm{I}_{\text {P3A }}$ | 0,2 | - | 2 | mA |
| Total power dissipation | $\mathrm{P}_{\text {tot }}$ | - | 380 | - | mW |
| Operating ambient temperature | Tamb | -20 | - | + 70 | ${ }^{\circ} \mathrm{C}$ |
| $1^{2} \mathbf{C}$ bus inputs/outputs |  |  |  |  |  |
| SDA input (pin 2); SCL input (pin 3) |  |  |  |  |  |
| Input voltage HIGH (note 2) | $\mathrm{V}_{\text {IH }}$ | 3 | - | $\mathrm{V}_{\mathrm{P} 1}-1$ | V |
| Input voltage LOW | $V_{\text {IL }}$ | -0,3 | - | 1,5 | V |
| Input current HIGH (note 2) | ${ }_{1}{ }_{\text {H }}$ | - | - | 10 | $\mu \mathrm{A}$ |
| Input current LOW (note 2) | IIL | - | - | 10 | $\mu \mathrm{A}$ |
| SDA output (pin 2, open collector) |  |  |  |  |  |
| Output voltage LOW at $\mathrm{I}_{\mathrm{OL}}=3 \mathrm{~mA}$ | $\mathrm{v}_{\mathrm{OL}}$ | - | - | 0,4 | $\checkmark$ |
| Maximum output sink current | ${ }^{\text {IOL }}$ | - | 5 | - | mA |
| Open collector I/O ports |  |  |  |  |  |
| $\begin{aligned} & \text { P20, P21, P22, P23 } \\ & \text { (pins } 4 \text { to 7, open collector) } \end{aligned}$ |  |  |  |  |  |
| Input voltage HIGH | $\mathrm{V}_{\text {IH }}$ | 2 | - | 16 | $v$ |
| Input voltage LOW | $V_{\text {IL }}$ | -0,3 | - | 0,8 | V |
| Input current HIGH | ${ }_{1 / \mathrm{H}}$ | - | - | 25 | $\mu \mathrm{A}$ |
| Input current LOW | -IIL | - | - | 25 | $\mu \mathrm{A}$ |
| Output voltage LOW at ${ }^{\text {OL }}=2 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{OL}}$ | - | - | 0,4 | $\checkmark$ |
| Maximum output sink current | ${ }^{\text {IOL }}$ | - | 4 | - | mA |


| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| A.F.C. amplifier |  |  |  |  |  |
| Inputs AFC+, AFC- (pins 8, 9) |  |  |  |  |  |
| Transconductance for input voltages up to 1 V differential : |  |  |  |  |  |
| AFCS1 AFCS2 |  |  |  |  |  |
| $0 \quad 0$ | 900 | 100 | 250 | 800 | nA/V |
| $0 \quad 1$ | 901 | 15 | 25 | 35 | $\mu \mathrm{A} / \mathrm{V}$ |
| 10 | $\mathrm{g}_{10}$ | 30 | 50 | 70 | $\mu \mathrm{A} / \mathrm{V}$ |
| $1 \quad 1$ | $\mathrm{g}_{11}$ | 60 | 100 | 140 | $\mu \mathrm{A} / \mathrm{V}$ |
| Tolerance of transconductance multiplying factor (2, 4 or 8 ) |  |  |  |  |  |
|  | $\Delta M_{g}$ | -20 | - | + 20 | \% |
| Input offset voltage | $V_{\text {loff }}$ | -75 | - | + 75 | mV |
| Common mode input voltage | $V_{\text {com }}$ | 3 | - | $\mathrm{V}_{P 1}-2,5$ | V |
| Common mode rejection ratio | CMRR | - | 50 | - | dB |
| Power supply ( $\mathrm{V}_{\mathrm{P} 1}$ ) rejection ratio | PSRR | - | 50 | - | dB |
| Input current | 1 | - | - | 500 | nA |
| Tuning voltage amplifier |  |  |  |  |  |
| Input TI, output TUN (pins 10, 12) |  |  |  |  |  |
| Maximum output voltage at $l_{\text {load }}= \pm 1,5 \mathrm{~mA}$ | $V_{\text {TUN }}$ | $V_{P 3}-1,6$ | - | $V_{P 3}-0,4$ | V |
| Minimum output voltage at$l_{\text {load }}= \pm 1,5 \mathrm{~mA}:$ |  |  |  |  |  |
| VTMII VTMIO |  |  |  |  |  |
| 00 | $\mathrm{V}_{\text {TM00 }}$ | 300 | - | 500 | mV |
| 10 | $\mathrm{V}_{\text {TM10 }}$ | 450 | - | 650 | mV |
| $1 \quad 1$ | $V_{\text {TM11 }}$ | 650 | - | 900 | mV |
| Maximum output source current | -ITUNH | 2,5 | - | 8 | mA |
| Maximum output sink current | ITUNL | - | 40 | - | mA |
| Input bias current | ${ }_{\text {ITI }}$ | -5 | - | +5 | nA |
| Power supply ( $\mathrm{V}_{\mathrm{P} 3}$ ) rejection ratio | PSRR | - | 60 | - | dB |

CHARACTERISTICS (continued)

| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Tuning voltage amplifier (continued) |  |  |  |  |  |
| Minimum charge IT to tuning voltage amplifier |  |  |  |  |  |
| $\begin{array}{cc}\text { TUHN1 } & \text { TUHNO } \\ 0 & 0\end{array}$ | CH00 | 0.4 | 1 | 1.7 | $\mu \mathrm{A} \mu \mathrm{s}$ |
| $0 \quad 1$ | $\mathrm{CH}_{01}$ | 4 | 8 | 14 | $\mu \mathrm{A} \mu \mathrm{s}$ |
| 10 | $\mathrm{CH}_{10}$ | 15 | 30 | 48 | $\mu \mathrm{A} \mu \mathrm{s}$ |
| $1 \quad 1$ | $\mathrm{CH}_{11}$ | 130 | 250 | 370 | $\mu \mathrm{A} \mu \mathrm{s}$ |
| Tolerance of charge (or $\Delta \mathrm{V}_{\text {TUN }}$ ) multiplying factor when COIB and/or TUS are used | $\Delta \mathrm{CH}$ | -20 | - | +20 | \% |
| Maximum current I into tuning amplifier |  |  |  |  |  |
| TUHN1 TUHNO |  |  |  |  |  |
| $\begin{array}{ll}0 & 0\end{array}$ | IT00 | 1,7 | 3,5 | 5,1 | $\mu \mathrm{A}$ |
| $0 \quad 1$ | ${ }^{\text {IT01 }}$ | 15 | 29 | 41 | $\mu \mathrm{A}$ |
| 10 | ${ }^{\text {IT10 }}$ | 65 | 110 | 160 | $\mu \mathrm{A}$ |
| $1 \quad 1$ | ${ }^{\text {I }}$ T11 | 530 | 875 | 1220 | $\mu \mathrm{A}$ |
| Correction-in-band |  |  |  |  |  |
| Tolerance of correction-in-band levels $12 \mathrm{~V}, 18 \mathrm{~V}$ and 24 V | $\Delta \mathrm{V}_{\text {CIB }}$ | -15 | - | + 15 | \% |
| Band-select output ports |  |  |  |  |  |
| P10, P11, P12, P13 (pins 15 to 18) |  |  |  |  |  |
| Output voltage HIGH at $-\mathrm{l}_{\mathrm{OH}}=50 \mathrm{~mA}$ (note 3) | $\mathrm{V}_{\mathrm{OH}}$ | $\mathrm{V}_{\text {P2 }}-0,6$ | - | - | V |
| Output voltage LOW at $\mathrm{I}_{\mathrm{OL}}=2 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{OL}}$ | - | - | 0,4 | V |
| Maximum output source current (note 3) | ${ }^{-1} \mathrm{OH}$ | - | 130 | 200 | mA |
| Maximum output sink current | ${ }^{\mathrm{IOL}}$ | - | 5 | - | mA |
| FDIV input ( pin 20 ) |  |  |  |  |  |
| Input voltage (peak-to-peak value) ( $\mathrm{t}_{\text {rise }}$ and $\mathrm{t}_{\text {fall }} \leqslant 40 \mathrm{~ns}$ ) | $V_{\text {FDIV }}(\mathrm{p}-\mathrm{p})$ | 0,1 | - | 2 | V |
| Duty cycle | - | 40 | - | 60 | \% |
| Maximum input frequency | ${ }^{\text {fax }}$ | 14,5 | - | - | M Hz |
| Input impedance | $\mathrm{Z}_{\mathrm{i}}$ | - | 8 | - | $\mathrm{k} \Omega$ |
| Input capacitance | $\mathrm{C}_{i}$ | - | 5 | - | pF |



## Notes to the characteristics

1. For each band-select output which is programmed at logic 1, sourcing a current IOHP1X, the additional supply currents (A) shown must be added to $I_{P 2}$ and $I_{P 3}$ respectively.
2. If $\mathrm{V}_{\mathrm{P} 1}<1 \mathrm{~V}$, the input current is limited to $10 \mu \mathrm{~A}$ at input voltages up to 16 V .
3. At continuous operation the output current should not exceed 50 mA . When the output is shortcircuited to ground for several seconds the device may be damaged.
4. Values are proportional to $\mathrm{V}_{\mathrm{P} 1}$.
$1^{2} \mathbf{C}$ BUS TIMING (Fig. 8)
$1^{2} \mathrm{C}$ bus load conditions are as follows:
$4 \mathrm{k} \Omega$ pull-up resistor to $+5 \mathrm{~V} ; 200 \mathrm{pF}$ capacitor to GND.
All values are referred to $\mathrm{V}_{\text {IH }}=3 \mathrm{~V}$ and $\mathrm{V}_{\text {IL }}=1,5 \mathrm{~V}$.

| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Bus free before start | ${ }^{\text {t BuF }}$ | 4 | - | - | $\mu \mathrm{s}$ |
| Start condition set-up time | ${ }^{\text {t SU, STA }}$ | 4 | - | - | $\mu \mathrm{s}$ |
| Start condition hold time | thD, STA | 4 | - | - | $\mu \mathrm{s}$ |
| SCL, SDA LOW period | t LOW | 4 | - | - | $\mu \mathrm{s}$ |
| SCL HIGH period | $\mathrm{t}_{\text {thigh }}$ | 4 | - | - | $\mu \mathrm{s}$ |
| SCL, SDA rise time | ${ }^{\text {t }}$ R | - | - | 1 | $\mu \mathrm{s}$ |
| SCL, SDA fall time | ${ }^{\text {t }}$ F | - | - | 0,3 | $\mu \mathrm{s}$ |
| Data set-up time (write) | tSU,DAT | 1 | - | - | $\mu \mathrm{s}$ |
| Data hold time (write) | thD,DAT | 1 | - | - | $\mu \mathrm{s}$ |
| Acknowledge (from CITAC) set-up time | ${ }^{\text {t }}$ U,CAC | - | - | 2 | $\mu \mathrm{S}$ |
| Acknowledge (from CITAC) hold time | thD,CAC | 0 | - | - | $\mu \mathrm{S}$ |
| Stop condition set-up time | tsu,STO | 4 | - | - | $\mu \mathrm{S}$ |
| Data set-up time (read) | tsu,RDA | - | - | 2 | $\mu \mathrm{s}$ |
| Data hold time (read) | thD, RDA | 0 | - | - | $\mu \mathrm{s}$ |
| Acknowledge (from master) set-up time | ${ }^{\text {t }}$ SU,MAC | 1 | - | - | $\mu \mathrm{s}$ |
| Acknowledge (from master) hold time | thD, MAC | 2 | - | - | $\mu \mathrm{s}$ |

## Note

Timings tsu,DAT and $\mathrm{t}_{\mathrm{H}}$, DAT deviate from the $\mathrm{I}^{2} \mathrm{C}$ bus specification . After reset has been activated, transmission may only be started after a $50 \mu$ s delay.


Fig. $8 I^{2} \mathrm{C}$ bus timing SAB3037.

## SENSITIVE 1 GHz DIVIDE-BY-64/DIVIDE-BY-256 SWITCHABLE PRESCALER

## GENERAL DESCRIPTION

The SAB6456/SAB6456T is a prescaler for UHF/VHF tuners. It can be switched to divide-by-64 or divide-by- 256 by the mode-control (MC) pin. The circuit has an input frequency range of 70 MHz to 1 GHz , has high input sensitivity and good harmonic suppression.


Fig. 1 Block diagram.

## QUICK REFERENCE DATA

| parameter | conditions | symbol | min. | typ. | max. | unit |
| :--- | :--- | :--- | :---: | :---: | :---: | :--- |
| Supply voltage | pin 8 to pin 4 | $\mathrm{~V}_{\mathrm{CC}}$ | 4,5 | 5,0 | 5,5 | V |
| Supply current | pin 8 | ICC | - | 21 | - | mA |
| Input frequency range |  |  |  |  |  |  |
| Sensitivity to input voltage <br> (r.m.s. value) | pins 2 and 3 | $\mathrm{f}_{\mathrm{i}}$ | 70 | - | 1000 | MHz |
| Output voltage <br> (peak-to-peak value) | pins 6 and 7 | $\mathrm{~V}_{\mathrm{o}(\mathrm{p}-\mathrm{p})}$ | - | 1 | - | V |
| Operating ambient <br> temperature range | $\mathrm{T}_{\mathrm{amb}}$ | 0 | - | 80 | oC |  |

## PACKAGE OUTLINES

SAB6456 : 8-lead DIL; plastic (SOT97).
SAB6456T: 8-lead mini-pack (SO8; SOT96A).

## PINNING



## FUNCTIONAL DESCRIPTION

The circuit comprises an input amplifier, a divider stage with selectable division ratio and an output stage.
The input amplifier is driven by a sinusoidal signal from the local oscillator of a television tuner. The inputs (C1, C2) are differential and are biased internally to permit capacitive coupling. When driven asymmetrically the unused input should be connected to ground via a capacitor.
The mode-control (MC) input to the divider stage is intended for static control of the division ratio, selection is made as follows:
divide-by-64 : MC pin open-circuit
divide-by-256: MC pin connected to ground
The divider stage may oscillate during no-signal conditions but this oscillation is suppressed when input signals are received.
Two complementary signals $\left(\mathrm{O}_{\mathrm{H}}, \mathrm{O}_{\mathrm{L}}\right)$ are provided by the output differential amplifier stage. The voltage-edges of the output signals are slowed internally to reduce harmonics in the television intermediate frequency band.

## ELECTROSTATIC DISCHARGE PROTECTION

Inputs and outputs have electrostatic discharge protection according to specification MIL-883C, class B.

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC-134)

| parameter | conditions | symbol | min. | typ. | max. | unit |
| :--- | :--- | :--- | :---: | :---: | :---: | :--- |
| Supply voltage | pin 8 to $\operatorname{pin} 4$ | $\mathrm{~V}_{\mathrm{CC}}$ | - | - | 7,0 | V |
| Input voltage |  | $\mathrm{V}_{\mathrm{i}}$ | - | - | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Storage temperature range |  | $\mathrm{T}_{\mathrm{stg}}$ | -55 | - | +150 | ${ }^{\circ} \mathrm{C}$ |
| Junction temperature |  | $\mathrm{T}_{\mathrm{j}}$ | - | - | +150 | $\mathrm{o}^{\mathrm{C}}$ |

## THERMAL RESISTANCE

## From junction to ambient

8-lead DIL; plastic (SOT-97A)
$R_{\text {th j-a }} 120 \mathrm{~K} / \mathrm{W}$
8-lead mini-pack (SO-8; SOT-96A)
on printed circuit board
on ceramic substrate
$\begin{array}{ll}R_{\text {th } j \text { a }} & 260 \mathrm{~K} / \mathrm{W} \\ R_{\text {th } j-a} & 170 \mathrm{~K} / \mathrm{W}\end{array}$

## D.C. CHARACTERISTICS

$V_{C C}=5 \mathrm{~V} ; \mathrm{V}_{\mathrm{EE}}=0 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$; test IC mounted in a test socket or on a printed circuit board; measurements taken after thermal equilibrium is established

| parameter | conditions | symbol | min. | typ. | max. | unit |
| :--- | :--- | :--- | :---: | :---: | :---: | :--- |
| Output voltage HIGH |  | $\mathrm{V}_{\mathrm{OH}}$ | - | - | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Output voltage LOW |  | VOL | - | - | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Supply current |  |  |  |  |  |  |
| Mode-control (MC) |  |  |  |  |  |  |
| Input voltage LOW <br> (divide-by-256) <br> Input current LOW <br> Input voltage HIGH <br> (divide-by-64) | pin5 open-circuit | $\mathrm{V}_{\mathrm{IH}}$ | 1,4 | - | 21 | 28 |

## A.C. CHARACTERISTICS

$\mathrm{V}_{\mathrm{CC}}=4,5$ to $5,5 \mathrm{~V} ; \mathrm{V}_{\mathrm{EE}}=0 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=0$ to $+80^{\circ} \mathrm{C}$

| parameter | conditions | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Sensitivity to input voltage (r.m.s. value) | $50 \Omega$ system |  |  |  |  |  |
|  | $\mathrm{f}_{\mathrm{i}}=70 \mathrm{MHz}$ | $V_{i(r m s)}$ | - | - | 10 | mV |
|  | $\mathrm{f}_{\mathrm{i}}=150 \mathrm{MHz}$ | $V_{i(r m s)}$ | - | - | 10 | mV |
|  | $\mathrm{f}_{\mathrm{i}}=300 \mathrm{MHz}$ | $\mathrm{V}_{\mathrm{i}}(\mathrm{rms})$ | - | - | 10 | mV |
|  | $\mathrm{f}_{\mathrm{i}}=500 \mathrm{MHz}$ | $V_{i(r m s)}$ | - | - | 10 | mV |
|  | $\mathrm{f}_{\mathrm{i}}=900 \mathrm{MHz}$ | $V_{i(r m s)}$ | - | - | 10 | mV |
|  | $\mathrm{f}_{\mathrm{i}}=1000 \mathrm{MHz}$ | $V_{i(r m s)}$ | - | - | 10 | $m V$ |
| Input overload voltage (r.m.s. value) | $\begin{gathered} 50 \Omega \text { system } \\ \mathrm{f}_{\mathrm{i}}=70 \mathrm{MHz} \text { to } \\ 1000 \mathrm{MHz} \end{gathered}$ | $V_{i}$ | 300 | - | - | mV |
| Input parallel resistance | $\begin{aligned} & f_{i}=70 \mathrm{MHz} \\ & f_{i}=1000 \mathrm{MHz} \end{aligned}$ | $\mathrm{R}_{\mathrm{i}}$ | - | 560 | - | $\Omega$ |
|  |  | $\mathrm{R}_{\mathrm{i}}$ | - | 30 | - | $\Omega$ |
| Input capacitance | $\begin{aligned} & \mathrm{f}_{\mathrm{i}}=70 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{i}}=1000 \mathrm{MHz} \end{aligned}$ | $\mathrm{C}_{i}$ | - | 5 | - | pF |
|  |  | $\mathrm{C}_{i}$ | - | 1,5 | - | pF |
| Output voltage HIGH |  | V OH | - | - | $V_{C C}$ | V |
| Output voltage LOW |  | VOL | - | - | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}} \\ & -0,8 \end{aligned}$ | V |
| Output voltage swing (peak-to-peak value) |  | $V_{o(p-p)}$ | 0,8 | 1,0 | 1,2 | V |
|  | $\begin{aligned} & \mathrm{f}_{\mathrm{i}}=\quad 70 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{i}}=1000 \mathrm{MHz} ; \\ & \mathrm{R}_{\mathrm{L}}=820 \mathrm{\Omega} ; \\ & \mathrm{C}_{\mathrm{L}}=60 \mathrm{pF} \end{aligned}$ | $V_{0(p-p)}$ $V_{o(p-p)}$ | 0,17 | 1,0 | 1,2 | V |
| Attenuation of third harmonic at output | $\begin{aligned} & \mathrm{f}_{\mathrm{i}}=800 \mathrm{MHz} ; \\ & \mathrm{R}_{\mathrm{L}}=820 \Omega ; \\ & \mathrm{C}_{\mathrm{L}}=60 \mathrm{pF} \end{aligned}$ |  | -15 | -23 | - | dB |
| Output unbalance | see Fig. 3 | $\Delta \mathrm{V}_{\mathrm{O}}$ | -- | - | 0,1 | V |
| Output resistance |  | $\mathrm{R}_{0}$ | - | 500 | - | $\Omega$ |



Fig. 3 Test circuit for output unbalance measurement.


Fig. 5 Smith chart of typical input impedance:
$V_{i(r m s)}=25 \mathrm{mV} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$; reference value $=50 \Omega$.

## SENSITIVE 2.6 GHz DIVIDE-BY-2 PRESCALER

## GENERAL DESCRIPTION

The SAB8726 is a prescaler for satellite television applications. It has an input frequency range of 1 GHz to 2.6 GHz with high input sensitivity.


Fig. 1 Block diagram.

## QUICK REFERENCE DATA

| parameter | conditions | symbol | min. | typ. | max. | unit |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Supply voltage | pin 1 to pins 4,5 | $\mathrm{~V}_{\mathrm{CC}}$ | 4.5 | 5.0 | 5.5 | V |
| Supply current | pin 1 | ICC | - | 35 | - | mA |
| Input frequency range | pins 2 and 3 | $\mathrm{f}_{\mathrm{i}}$ | 1 | - | 2.6 | GHz |
| Input sensitivity |  | $\mathrm{V}_{\mathrm{i}(\mathrm{rms})}$ | - | - | $-10 / 70$ | $\mathrm{dBm} / \mathrm{mV}$ |
| Input voltage (RMS value) | pins 6 and 7 | $\mathrm{~V}_{\mathrm{o}(\mathrm{rms})}$ | - | $-8 / 90$ | - | $\mathrm{dBm} / \mathrm{mV}$ |
| Output voltage (RMS value) <br> Operating ambient <br> temperature range |  | $\mathrm{T}_{\mathrm{amb}}$ | 0 | - | 80 | 0 C |

## PACKAGE OUTLINE

8 -lead DIL; plastic (SOT97).

Fig. 2 Pinning diagram.


| 1 $V_{\mathrm{CC}}$ <br> 2 C 1 <br> 3 C 2 |  |  |
| :--- | :--- | :--- |
| 4 | $\mathrm{~V}_{\mathrm{EE}}$ | positive supply voltage |
| 5 $\mathrm{~V}_{\mathrm{EE}}$ <br> 6 $\mathrm{Q}_{1}$ <br> 7 $\mathrm{Q}_{2}$ <br> 8 n.c. | ground $(0 \mathrm{~V})$ <br> ground $(0 \mathrm{~V})$ <br> complemental inputs | not connected |

## FUNCTIONAL DESCRIPTION

This IC is designed to be driven by a sinusoidal 1 GHz to 2.6 GHz signal from the local-oscillator of a satellite TV tuner.

The inputs ( $\mathrm{C} 1, \mathrm{C} 2$ ) are differential and are internally biased to permit capacitive coupling ( Fig .5 a ). When driven asymmetrically the unused input should be connected to ground via a capacitor (Fig. 5b). The divider stage will oscillate without an input signal but this oscillation will be suppressed when an input signal within the specified range is applied.

Two complementary signals $\left(\mathrm{Q}_{1}, \mathrm{Q}_{2}\right)$ are provided by the output differantial amplifier stage (Fig. 5c).
For asymmetrical output, the unused output should be connected to ground via a $50 \Omega$ resistor and a capacitor (Fig. 5d).

## ELECTROSTATIC DISCHARGE PROTECTION

Inputs and outputs have electrostatic discharge protection in accordance with specification MIL-STD-883C, class A.

RATINGS
Limiting values in accordance with the Absolute Maximum System (IEC 134)

| parameter | symbol | min. | max. | unit |
| :--- | :--- | :--- | :--- | :--- |
| Supply voltage (DC) | $\mathrm{V}_{\mathrm{CC}}$ | - | 7.0 | V |
| Input voltage | $\mathrm{V}_{\mathrm{i}}$ | 0 | $\mathrm{~V}_{\mathrm{CC}}$ | V |
| Storage temperature range | $\mathrm{T}_{\text {stg }}$ | -55 | +150 | ${ }^{\circ} \mathrm{C}$ |
| Operating ambient temperature range | $\mathrm{T}_{\mathrm{amb}}$ | 0 | +80 | ${ }^{\circ} \mathrm{C}$ |
| Junction temperature | $\mathrm{T}_{\mathrm{j}}$ | - | +150 | ${ }^{\circ} \mathrm{C}$ |

THERMAL RESISTANCE
From junction to ambient $\quad R_{\text {th } j-a}=120 \mathrm{~K} / \mathrm{W}$

## DC CHARACTERISTICS

$\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$; $\mathrm{V}_{\mathrm{EE}}=0 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=0$ to $80^{\circ} \mathrm{C}$; test IC mounted in a test socket or on a printed circuit board; measurements taken after thermal equilibrium is established; unless otherwise specified.

| parameter | conditions | symbol | min. | typ. | max. | unit |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Supply current |  | $\mathrm{I}_{\mathrm{CC}}$ | - | 35 | 45 | mA |
| Output voltage HIGH |  | $\mathrm{V}_{\mathrm{OH}}$ | - | - | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Output voltage LOW |  | $\mathrm{V}_{\mathrm{OL}}$ | - | - | $\mathrm{V}_{\mathrm{CC}}-0.4$ | V |

## AC CHARACTERISTICS

$\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% ; \mathrm{T}_{\mathrm{amb}}=0$ to $+80^{\circ} \mathrm{C}$; unless otherwise specified

| parameter | conditions | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input |  |  |  |  |  |  |
| Input frequency range |  | $\mathrm{f}_{\mathrm{i}}$ | 1 | - | 2.6 | GHz |
| Input sensitivity |  |  |  |  |  |  |
| Input voltage <br> (RMS value) | $50 \Omega$ system |  |  |  |  |  |
|  | $\mathrm{f}_{\mathrm{i}}=1 \mathrm{GHz}$ | $V_{i(r m s)}$ | - | - | -10/70 | $\mathrm{dBm} / \mathrm{mV}$ |
|  | $\mathrm{f}_{\mathrm{i}}=2.6 \mathrm{GHz}$ | $v_{i(r m s)}$ | - | - | -10/70 | $\mathrm{dBm} / \mathrm{mV}$ |
| Input overload voltage (RMS value) | $50 \Omega$ system |  |  |  |  |  |
|  | $\mathrm{f}_{\mathrm{i}}=1 \mathrm{GHz}$ | $V_{i(r m s)}$ | 7/500 | - | - | $\mathrm{dBm} / \mathrm{mV}$ |
|  | $\mathrm{f}_{\mathrm{i}}=2.6 \mathrm{GHz}$ | $\mathrm{V}_{\mathrm{i}}(\mathrm{rms})$ | 7/500 | - | - | $\mathrm{dBm} / \mathrm{mV}$ |
| Output |  |  |  |  |  |  |
| Output voltage HIGH |  | $\mathrm{V}_{\mathrm{OH}}$ | - | - | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Output voltage LOW |  | $\mathrm{V}_{\mathrm{OL}}$ | - | - | $\mathrm{V}_{\mathrm{CC}}-0.4$ | V |
| Output voltage level at $V_{i}=0 \mathrm{dBm}$ | $\mathrm{f}_{\mathrm{i}}=2 \mathrm{GHz}$; |  |  |  |  |  |
|  | $R_{L}=50 \Omega$ | $\mathrm{V}_{0}$ | - | -8/90 | - | $\mathrm{dBm} / \mathrm{mV}$ |
| Output resistance |  | $\mathrm{R}_{0}$ | - | 50 | - | $\Omega$ |



Fig. 3 Typical input sensitivity curve: $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$.


Fig. 4 Smith chart of typical input impedance: input level $=-10 \mathrm{dBm}$; $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$; reference value $=50 \Omega$.

## APPLICATION INFORMATION


(a) Symmetrical input.

(b) Asymmetrical input.

(c) Symmetrical output.

(d) Asymmetrical output.

Fig. 5 Pin configurations for symmetrical/asymmetrical input and output.

## Note to Fig. 5

To minimize possible harmonics the symmetrical output is preferred.

## UNIVERSAL DAC (UDAC)

## GENERAL DESCRIPTION

The SAD1009 is intended as a peripheral to a microcontroller-based servo system in video cassette recorders. The device relieves the microcontroller of some of the real time functions. These functions include; generation of programmable pulse width signals (duty factor etc.) and accurate measurement of time period signals (tacho signal etc.). The SAD1009 has nine programmable output ports. All functions of the UDAC are programmable. Commands and data from the microcontroller are loaded via a bidirectional bus using a 16 -bit format. Data from the time period measurement is transferred to the microcontroller via the same bidirectional bus, also using a 16 -bit format. The clock signal for this device is provided by the quartz oscillator of the microcontroller.

## Features

- Generation of programmable pulse width signals
- Measurement of time period signals
- All functions are programmable


## QUICK REFERENCE DATA

| parameter | conditions | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply |  |  |  |  |  |  |
| Supply voltage range |  | VDD | 4,75 | 5,0 | 5,25 | V |
| Inputs |  |  |  |  |  |  |
| Input voltage |  |  |  |  |  |  |
| LOW |  | $V_{\text {IL }}$ | - | - | 0,8 | V |
| HIGH |  | $\mathrm{V}_{1} \mathrm{H}$ | 2,4 | - | - | V |
| Input leakage current |  | $\pm 1$ | - | - | 1 | $\mu \mathrm{A}$ |
| Input capacitance |  | $\mathrm{C}_{1}$ | - | - | 7,5 | pF |
| Outputs |  |  |  |  |  |  |
| Output voltage |  |  |  |  |  |  |
|  | $\begin{aligned} & \mathrm{IOL}=1,6 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{OH}}=-1,0 \mathrm{~mA} \end{aligned}$ | VOL VOH | $\bar{V}_{\text {DD }}-0,4$ | - | 0,4 | V |
| Output sink current |  | 10 | - | - | 1,6 | mA |
| Output source current |  | $-10$ | - | - | 1,0 | mA |

## PACKAGE OUTLINES

SAD1009P: 24-lead DIL; plastic (SOT101A).
SAD1009T: 24-lead mini-pack; plastic (SO24; SOT137A).


Fig. 1 Block diagram.

## PINNING



Fig. 2 Pinning diagram.

Power supply
VDD
$V_{S S}$
Inputs
$S / \bar{L}$
FOSC
TXD

Special inputs
TIM
Outputs
Q0 to $\mathrm{Q8}$
PPW1 to PPW7

Input/outputs
RXD
serial data
$\mathrm{R} / \overline{\mathrm{O}}$
ground ( 0 V )
shift/latch input oscillator input
serial clock
timer input
handshake
positive supply voltage ( +5 V )
programmable output ports
programmable pulse width outputs

## FUNCTIONAL DESCRIPTION

## Loading data

All commands and data are loaded into the SAD1009 via the bidirectional bus (TXD, RXD). The bidirectional bus is compatible with the serial interface of the ' 8051 ' microcontroller, using mode 0 .
A 16 -bit word is used to program a function of the UDAC. The first 3-bits received from the RAM constitute the address and the remaining 13 -bits are data (LSB first, MSB last). None of the functions require all 13 -bits of data, therefore, 16 -bit words contain a number of immaterial bits ( $x$ ). The programming format is shown in Table 1.
To shift a program word into the input buffer of the UDAC the $\mathrm{S} / \overline{\mathrm{L}}$ line (shift/latch not) must be HIGH. The contents of the input buffer are transferred to the appropriate RAM on the HIGH-to-LOW transition of the $S / \bar{L}$ signal. When $S / \bar{L}$ is LOW the input buffer is disabled and cannot accept new incoming information. Fig. 3 illustrates the program reception cycle.

Table 1 Programming format

| bit | status | PPW1 | PPW2 | PPW3 | PPW4 | PPW5 | PPW6 | PPW7 |
| :---: | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| $\mathbf{1}$ | L | H | L | H | L | H | L | H |
| 2 | L | L | H | H | L | L | H | H |
| 3 | L | L | L | L | H | H | H | H |
| 4 | RESET | Q8 | X | X | X | X | Q4 | O6 |
| 5 | X | X | X | X | X | X | Q5 | O7 |
| 6 | X | X | X | X | X | X | X | X |
| 7 | X | X | X | X | X | X | X | X |
| 8 | X | X | X | X | X | X | X | X |
| 9 | Q0 | D8 | D8 | D8 | D8 | D8 | D8 | D8 |
| 10 | O1 | D7 | D7 | D7 | D7 | D7 | D7 | D7 |
| 11 | Q2 | D6 | D6 | D6 | D6 | D6 | D6 | D6 |
| 12 | Q3 | D5 | D5 | D5 | D5 | D5 | D5 | D5 |
| 13 | X | D4 | D4 | D4 | D4 | D4 | D4 | D4 |
| 14 | X | D3 | D3 | D3 | D3 | D3 | D3 | D3 |
| 15 | M1 | D2 | D2 | D2 | D2 | D2 | D2 | D2 |
| 16 | M2 | D1 | D1 | D1 | D1 | D1 | D1 | D1 |

## Where:

X : don't care
D1 to D8: data for programming pulse width, D1 = MSB and D8 = LSB


Fig. 3 Program reception cycle: a) normal reception cycle; b) no information is loaded into the input buffer, the RAMs contents remain unchanged.

## Pulse width modulated outputs

The UDAC has seven pulse width modulated outputs (PPW1 to PPW7). The output PPW1 is slightly different to outputs PPW2 to PPW7, the difference is explained below. Each output produces a pulse width modulated signal with a duty factor programmable in steps of $1 / 256$ and has a repetition frequency of approximately 23 kHz . These pseudo analogue signals are used to control the capstan and reel drives. Motor control can be performed in the following ways:

- convert the pulse width modulated signal into an analogue signal using filtering and analogue power amplification
- by feeding the pulse width modulated signal to the motor via a power switch and a switch mode filter

To conserve power use the second method for control of the capstain and reel motors. For the scanner control two outputs are available, so that by weighted addition a higher resolution can be achieved.
PPW1 is also an 8-bit programmable output, with a repetition frequency of 23 kHz . The difference is the low frequency contents of the signal are reduced by changing the distribution of the HIGH and LOW level portions. This redistribution means that a filter with two poles; each at $43 \mu \mathrm{~s}$, is sufficient to reduce the peak-to-peak ripple to less than 1 LSB. This output is for use in applications where long filter delays are not tolerated.

## Clock frequency

The clock signal of the UDAC is derived from the quartz oscillator of the microcontroller. The clock frequency should not exceed 6 MHz . The device also contains a programmable 'divide by two' circuit which allows these frequencies to be doubled, thus 6 MHz or 12 MHz microcontrollers can be used. The FOSC signal can be divided by two using bit M1 of RAM 0 (see Table 2).

Table 2 UDAC adjustment

| bit <br> $M 1$ | quartz frequency <br> $(\mathrm{MHz})$ |
| :--- | :---: |
| $H$ | 12 |
| $L$ | 6 |

## Programmable output ports

A total of nine output ports can be programmed to supply a HIGH or LOW level signal. Four of these outputs (Q4 to Q7) are intended to supply information about the breaking and direction of the capstan and reel motors, therefore these output ports must be programmed at the same time as the pulse widths of PPW6 and PPW7. Output port Q8 is programmed at the same time as PPW1. The other four output ports ( Q 0 to Q 3 ) are programmed by RAM 0 .

## Measurement of the time period

To facilitate accurate measurement of the time period (falling edge to falling edge) of a signal applied to TIM, the UDAC contains a 16-bit counter and a buffer to store the contents of the previous counter measurement. The counter operates at a frequency of $\mathrm{f}_{\mathrm{CL}}$ OCK/2 or $\mathrm{f}_{\mathrm{CLOCK}} / 16$, the counter can be programmed using bit M2 of RAM 0 . This timer can record periods of up to $21,8 \mathrm{~ms}$ and 175 ms respectively (see Table 3). When the time period is too long and the timer overflows, the microcontroller is loaded with a hex 'FFFF' when it reads the time period after the next pulse.

Table 3 Counter frequency

| M2 | division <br> ratio | time period <br> (max.) | frequency | resolution |
| :--- | :---: | :---: | :--- | :--- |
| L | 2 | $21,8 \mathrm{~ms}$ | 46 Hz | 333 ns |
| H | 6 | 175 ms | $5,7 \mathrm{~Hz}$ | $2,67 \mu \mathrm{~s}$ |

Data from the timer can be transferred to the microcontroller via a bidirectional bus when the handshaking signal pin R/ $\bar{O}$ is pulled LOW by the microcontroller. The LSB is transferred first and the MSB last. After the data has been transferred pin R/ $\bar{O}$ remains in a LOW state (pulled down by the UDAC) until a new measurement of the time period is concluded. Note that each measurement of a time period can only be read once. After the next input pulse the 'data ready' state is signalled to the microcontroller by releasing the $\mathrm{R} / \overline{\mathrm{O}}$ pin, so that the microcontroller reads a HIGH level on this pin.

## Note

During the 'data not ready' state the $R / \bar{O}$ is in a low impedance state and during the 'data ready' state the $R / \overline{\mathrm{O}}$ is in a high impedance state $(=\mathrm{HIGH})$. To speed up the transition from LOW-to-HIGH, the high impedance state is preceded by a short period of low impedance HIGH state.

## Reset

The device can be reset by software by loading a LOW into the $\overline{\text { RESET }}$ bit of RAM 0 . The effect of this reset is as follows:

- RAM 0; not influenced
- RAM 1; duty factor $=50 \%, \mathrm{Q} 8=$ LOW
- RAM 2 to 5 ; duty factor $=50 \%$
- RAM 6 to 7; duty factor $=0$ and Q 4 to $\mathrm{Q} 7=$ LOW

The reset is de-activated automatically on the next LOW-to-HIGH transition of $S / \bar{L}$. This allows new program information to be loaded and transferred to any RAM without having finished the reset. Due to RAM 0 not being influenced by the reset, the data required after the reset can be loaded along with the reset command.

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)

| parameter | conditions | symbol | min. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage range |  | $V_{\text {DD }}$ | - | 7 | V |
| Input voltage range | note 1 | $V_{1}$ | -0,5 | $\mathrm{V}_{\mathrm{DD}}+0,5$ | V |
| Input voltage at S/L |  | $\mathrm{V}_{4-12}$ | -0,5 | $V_{D D}+2,0$ | V |
| D.C. current into any input |  | $\pm 1$ | - | 10 | mA |
| D.C. current from any output |  | ${ }^{ \pm} \mathrm{O}$ | - | 10 | mA |
| D.C. current into $V_{\text {D }}$ |  | $\pm 11$ | - | 25 | mA |
| D.C. current into $\mathrm{V}_{\text {SS }}$ |  | $\pm 1$ | - | 25 | mA |
| Total power dissipation | note 2 | $\mathrm{P}_{\text {tot }}$ | - | 200 | mW |
| Storage temperature range |  | $\mathrm{T}_{\text {stg }}$ | -55 | +150 | ${ }^{\circ} \mathrm{C}$ |
| Operating ambient temperature range |  | Tamb | -20 | +70 | ${ }^{\circ} \mathrm{C}$ |

## Notes to ratings

1. Input voltage should not exceed 7 V unless otherwise specified.
2. Diminishes by $5 \mathrm{~mW} / \mathrm{K}$ from $60^{\circ} \mathrm{C}$.

## HANDLING

Inputs and outputs are protected against electrostatic discharge in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices (see 'Handling MOS Devices').

## D.C. CHARACTERISTICS

$V_{D D}=4,75$ to $5,25 \mathrm{~V}$; $\mathrm{T}_{\text {amb }}=-20$ to $70^{\circ} \mathrm{C}$, unless otherwise specified

D.C. CHARACTERISTICS (continued)

| parameter | conditions | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RXD | used as input |  |  |  |  |  |
| Input leakage current |  | $\pm 1$ | - | - | 10 | $\mu \mathrm{A}$ |
| TIM |  |  |  |  |  |  |
| Input voltage |  |  |  |  |  |  |
| LOW |  | $V_{\text {IL }}$ | - | - | $0,3 \times \vee \mathrm{DD}$ | V |
| LOW | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ at $20^{\circ} \mathrm{C}$ | $V_{\text {IL }}$ | - | 1,8 |  | V |
| HIGH |  | $\mathrm{V}_{\text {IH }}$ | $0,7 \times V_{\text {DD }}$ | - | - | V |
| HIGH | $\mathrm{V}_{\text {DD }}=5 \mathrm{~V}$ at $20^{\circ} \mathrm{C}$ | $V_{\text {IH }}$ | $0,7 \times \mathrm{VD}$ | 2,9 | - | V |
| Hysteressis | used as input | $V_{\text {hys }}$ | - | 730 | - | mV |
| R/O | used as input |  |  |  |  |  |
| Output resistance |  | $\mathrm{Ro}_{0}$ | 500 | - | 1000 | $\Omega$ |
| Input leakage current |  | $\pm 1$ | - | - | 10 | $\mu \mathrm{A}$ |
| R/O | used as output; open drain output; note 3; see Fig. 7 |  |  |  |  |  |
| Output voltage LOW | $\mathrm{IOL}=0,4 \mathrm{~mA}$ | VOL | - | - | 0,8 | V |
| HIGH | $\mathrm{I}^{\mathrm{OH}}=-0,4 \mathrm{~mA}$ | VOH | $V_{D D}-0,8$ | - | - | V |
| PPW1 to PPW7 |  |  |  |  |  |  |
| Output voltage LOW | $\mathrm{IOL}=4 \mathrm{~mA}$ | VOL | - | - | 0,4 |  |
| HIGH | $\mathrm{I}_{\mathrm{OH}}=-4 \mathrm{~mA}$ | $\mathrm{VOH}^{\text {O }}$ | VDD-0,4 | - | 0, | V |
| Output sink current |  | 10 | - | - | 4 | mA |
| Output source current |  | -10 | - | - | 4 | mA |

## Notes to the d.c. characteristics

1. This value applies to TXD and $S / \bar{L}$, the input leakage current for RXD and $R / \bar{O}$ is shown above.
2. This value applies to RXD and $Q 0$ to $Q 7$, the output voltage for $R / \bar{O}$ is shown above.
3. After a LOW-to-HIGH transition of the R/D output, the port is held HIGH for approximately one clock cycle. This low impedance HIGH period is followed by the high impedance OFF-state.
A.C. CHARACTERISTICS



Fig. 4 Equivalent $\mathrm{R} / \overline{\mathrm{O}}$ output port.


Fig. 5 RXD input waveform.


Fig. 6 RXD output waveform.


Fig. $7 \mathrm{~S} / \overline{\mathrm{L}}$ input waveform.

## MULTI-NORM PULSE-PATTERN GENERATOR

## GENERAL DESCRIPTION

The SAD1019 is part of a frame transfer image sensor camera system which uses the NXA series of frame transfer image sensors. The device provides the vertical transport pulses necessary, for the operation of the frame transfer image sensors and a start-stop signal for the horizontal clock generator. The drive pulses and clock signals for the SAD1019 are provided by the universal sync generator (SAA1043).

## Features

- Vertical transport pulses for the image region and storage region of the image sensor during field blanking ( $\phi_{\mathrm{A}}$ and $\phi_{\mathrm{B}}$ pulses)
- Colour separation and transport of one line of sensor information to the output register during line blanking ( $\phi_{\mathrm{B}}, \mathrm{TG}$ and $\phi_{\mathrm{C}}$ pulses)
- Other additional pulses required for the control and processing in the frame transfer image sensor camera


## PACKAGE OUTLINES

SAD1019: 24-lead DIL; plastic (SOT101B).
SAD1019T: 24-lead mini-pack; plastic (SO24; SOT137A).


PINNING


Fig. 2 Pinning diagram.

## Power supplies

VDD positive supply voltage ( +5 V )
VSS ground ( 0 V )
inputs (CMOS)
CLOCK clock input from SAA1043, typ. 2.5 MHz ( 625 lines) or typ. 2.51748 MHz ( 525 lines). 5 MHz mode, typ. 5 MHz ( 625 lines) or 5.03496 MHz ( 525 lines)
FH80 clock input from SAA 1043, typ. 1.25 MHz ( 625 lines) or 1.25874 MHz ( 525 lines)
H1 H1 input from SAA 1043, typ. 15.625 kHz ( 625 lines) or typ. 15.734 kHz ( 525 lines)
V1 V1 input from SAA1043, typ. 50 Hz ( 625 lines) or 59.94 Hz ( 525 lines)
NORM norm-selection input, 625 lines = LOW, 525 lines $=$ HIGH
Outputs (CMOS push-pull)
$\overline{\phi_{1 A}}$ to $\overline{\phi_{4} A} \quad$ sensor image section control to drivers
$\overline{\phi_{1 \mathrm{~B}}}$ to $\overline{\phi_{4 \mathrm{~B}}} \quad$ sensor storage section control to drivers
$\phi_{1 C}$ to $\phi_{3 C} \quad$ low frequency outputs for transport pulses to pixel oscillator
DCP DC clamp pulse
FI frame identification
SS start/stop for pixel generator
BLC black-level clamping
$\overline{\mathrm{TG} 1}$ and $\overline{\mathrm{TG} 2}$ transfer gate control to drivers

## FUNCTIONAL DESCRIPTION

625 line mode (NORM = LOW, see Figs 3 to 7)
One complete cycle of the multi-norm pulse-pattern generator (MNPPG) occurs after a command from the synchronization pulse generator (SYN). This cycle consists of 294 line cycles which are used to read out the sensor information followed by transport of the integrated information from the image area to the storage area of the sensor. Once this cycle has been completed the device enters into a 'wait' status period which lasts until the device receives a start command from the SYN.
The cycle is restarted with a $V$-pulse from the SYN. The falling edge of this pulse is detected in the MNPGG and results in a reset of the start counter as well as providing the field information (field $1 / 2$ ). The start counter counts 11 lines and then the line cycle information is read from the line ROM. The start of the line cycle occurs at line 22 in frame 1 and line 335 in frame 2. The H1 pulse of the SYN controls the position of the line cycle with respect to the SYN pulses. The H 1 pulse sets the correct value in the line counter of the MNPPG.

The control counter counts the number of line cycles and switches the line cycle to field cycle after 294 lines (in both fields), then the field cycle information is read from the field ROM. The control counter was reset before the switch over had taken place, it now counts the field cycles. The field cycle lasts for 294 cycles of the $\overrightarrow{\phi 4 B}$ pulse and then the device enters the wait status period again.
The device will continue to operate in the manner described, until the overall system is switched off.

## 525 line mode ( $\mathrm{NORM}=\mathrm{HIGH}$ )

The basic operation is identical except for variations in the start points and number of transports (see Figs 8 to 12).

## Operating modes

## Synchronization generator (SAA 1043)

The H1 pulse from the SAA1043, due to internal delays, is out of phase with the MNPPG clock signal. The following method is used to obtain the correct phase relationship between the H 1 pulse and the MNPPG output. The H1 pulse and the FH80 are clocked into a flip-flop, at the output of the flip-flop the timing of the H 1 and FH 80 signals are in phase. The output of the flip-flop is sampled with that of the CLOCK, which is in phase with the FH80. In this way a reliable fixed phase relationship between SYN and MNPPG is obtained.

## Other operating modes

- single 2.5 MHz operation:

If another synchronization pulse generator is used, in which an H1 pulse is in phase with the CLOCK, a single 2.5 MHz clock signal can be used.
Connect the 2.5 MHz to the CLOCK and with delay circuitry (RC elements, 50 ns approx.) to FH80.

- single 5 MHz operation:

If another synchronization pulse generator is used, in which an H 1 pulse is in phase with the CLOCK, a single 5 MHz clock signal can be used.
Connect the 5 MHz to the CLOCK and connect FH8O to ground.

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)

| parameter | symbol | min. | max. | unit |
| :--- | :--- | :--- | :--- | :--- |
| Supply voltage range (pin 24) | $\mathrm{V}_{\mathrm{DD}}$ | -0.5 | +7.0 | V |
| Supply current (pin 24) | $\mathrm{I}_{\mathrm{DD}}$ | - | 50 | mA |
| Supply current (pin 12) | $\mathrm{I}_{\mathrm{SS}}$ | - | 50 | mA |
| Input voltage range | $\mathrm{V}_{\mathrm{I}}$ | -0.5 | $\mathrm{~V}_{\mathrm{DD}}+0.5^{*}$ | V |
| Input current | $\pm \mathrm{I}_{\mathrm{I}}$ | - | 10 | mA |
| Output current | $\pm \mathrm{I}_{\mathrm{O}}$ | - | 10 | mA |
| Total power dissipation per package | $\mathrm{P}_{\text {tot }}$ | - | 500 | mW |
| Power dissipation per output | $\mathrm{P}_{\mathrm{O}}$ | - | 25 | mW |
| Operating ambient temperature range | $\mathrm{T}_{\mathrm{amb}}$ | -25 | +70 | $\mathrm{o}^{\circ} \mathrm{C}$ |
| Storage temperature range | $\mathrm{T}_{\mathrm{stg}}$ | -55 | +150 | $\mathrm{o}^{\mathrm{C}}$ |

## HANDLING

Inputs and outputs are protected against electrostatic discharge in normal handling. However, to be totally safe, it is good practice to take normal precautions appropriate to handling MOS devices (see 'Handling MOS Devices').

* $\mathrm{V}_{\mathrm{DD}}+0.5 \mathrm{~V}$ not to exceed 7.0 V .


## CHARACTERISTICS

$\mathrm{V}_{\mathrm{DD}}=4.5$ to $5.5 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$, unless otherwise specified

| parameter | conditions | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Current <br> Supply current |  |  |  |  |  |  |
|  | on all outputs; $\mathrm{I}_{\mathrm{O}}=0 \mathrm{~mA}$ | IDD | - | - | 10 | $\mu \mathrm{A}$ |
| Inputs H1, V1, NORM, CLOCK and FH80 |  |  |  |  |  |  |
| Input voltage HIGH |  | $\mathrm{V}_{\text {IH }}$ | $0.7 \mathrm{~V}_{\text {DD }}$ | - | - | v |
| Input voltage LOW | CMOS compatible | $V_{\text {IL }}$ | - | - | $0.3 V_{\text {DD }}$ | v |
| Outputs |  |  |  |  |  |  |
| Output voltage HIGH | all outputs except $\begin{aligned} & \mathrm{BLC} ;-\mathrm{I}_{\mathrm{O}}=0.8 \mathrm{~mA} ; \\ & \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \end{aligned}$ | VOH | - | - | $V_{D D}-0.5$ | V |
| Output voltage LOW | all outputs except $\begin{aligned} & B L C ; I_{O}=2.9 \mathrm{~mA} ; \\ & V_{D D}=5 \mathrm{~V} \end{aligned}$ | $\mathrm{V}_{\text {OL }}$ | - | - | 0.5 | v |
| Black level clamping (BLC) |  |  |  |  |  |  |
| Output voltage HIGH | $\begin{aligned} & -\mathrm{I}_{\mathrm{O}}=2.6 \mathrm{~mA} ; \\ & \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \end{aligned}$ | $\mathrm{V}_{\mathrm{OH}}$ | - | - | $\mathrm{V}_{\mathrm{DD}}-0.5$ | V |
| Output voltage LOW | $\begin{aligned} & I_{O}=2.9 \mathrm{~mA} ; \\ & V_{D D}=5 \mathrm{~V} \end{aligned}$ | $\mathrm{V}_{\mathrm{OL}}$ | - | - | $0.5$ | V |



Fig. 3 Line transport ( 625 lines).

(1) $\overline{T G_{1}}=$ HIGH state.
Fig. 4 Image sensor transport, field 2 ( 625 lines).

(1) $\overline{\mathrm{TG}_{1}}=$ HIGH state. Fig. 5 Image sensor transport, field 1 ( 625 lines).



Fig. 8 Line transport ( 525 lines).

(1) $\overline{\mathrm{TG}_{1}}=$ HIGH state. Fig. 9 Image sensor transport, field 2 ( 525 lines).

(1) $\overline{T G_{1}}=$ HIGH state. Fig. 10 Image sensor transport, field 1 ( 525 lines).

DEVELOPMENT DATA


Fig. 11 Pulse pattern during field blanking ( 525 lines


SAD1019

## REMOTE CONTROL SYSTEM FOR INFRARED OPERATION

The SAF1032P (receiver/decoder) and the SAF1039P (transmitter) form the basic parts of a sophisticated remote control system ( pcm : pulse code modulation) for infrared operation. The ICs can be used, for example, in TV, audio, industrial equipment, etc.

## Features:

SAF1032P receiver/decoder:

- 16 programme selection codes
- automatic preset to stand-by at power 'ON', including automatic analogue base settings to $50 \%$ and automatic preset of programme selection ' 1 ' code
- 3 analogue function controls, each with 63 steps
- single supply voltage
- protection against corrupt codes.

SAF1039P transmitter:

- 32 different control commands
- static keyboard matrix
- current drains from battery only during key closure time
- two transmission modes selectable.

The devices are implemented in LOCMOS (Local Oxidation Complementary MOS) technology to achieve an extremely low power consumption.
Inputs and outputs are protected against electrostatic effects in a wide variety of device-handling situations. However, to be totally safe, it is desirable to take handling precautions into account.


Fig. 1 Pin designations.

## PACKAGE OUTLINES

SAF1032P: 18-lead DIL; plastic (SOT 102).
SAF1039P: 16-lead DIL; plastic (SOT38Z).

PINNING
To facilitate easy function recognition, each integrated circuit pin has been allocated a code as shown below.

SAF1032P

| 1 | L3ØT | linear output |
| :--- | :--- | :--- |
| 2 | L2ØT | linear output |
| 3 | L1ØT | linear output |
| 4 | BIND | binary 8 output |
| 5 | BINC | binary 4 output |
| 6 | BINB | binary 2 output |
| 7 | BINA | binary 1 output |
| 8 | TVØT | on/off input/output |
| 9 | VSS |  |

## SAF1039P

| 1 | TRX0 | keyboard input | 9 | TRØ1 | oscillator control input |
| :--- | :--- | :--- | ---: | :--- | :--- |
| 2 | TRX1 | keyboard input | 10 | TRØ2 | oscillator control input |
| 3 | TRX2 | keyboard input | 11 | TRSL | keyboard select line |
| 4 | TRX3 | keyboard input | 12 | TRY3 | keyboard input |
| 5 | TRDT | data output | 13 | TRY2 | keyboard input |
| 6 | TINH | inhibit output/mode select input | 14 | TRY1 | keyboard input |
| 7 | TRØS | oscillator output | 15 | TRY0 | keyboard input |
| 8 | VSS |  | 16 | VDD |  |

## BASIC OPERATING PRINCIPLES

The data to be transmitted are arranged as serial information with a fixed pattern (see Fig. 2), in which the data bit-locations $\mathrm{B}_{0}$ to $\mathrm{B}_{4}$ represent the generated key-command code. To cope with IR (infrared) interferences of other sources a selective data transmission is present. Each transmitted bit has a burst of 26 oscillator periods.
Before any operation will be executed in the receiver/decoder chip, the transmitted data must be accepted twice in sequence. This means the start code must be recognized each time a data word is applied and comparison must be true between the data bits of two successively received data words. If both requirements are met, one group of binary output buffers will be loaded with a code defined by the stored data bits, and an internal operation can also take place. See operating code table.
The contents of the 3 analogue function registers are available on the three outputs in a pulse code versus time modulation format after D (digital) to A (analogue) conversion. The proper analogue levels can be obtained by using simple integrated networks. For local control a second transmitter chip (SAF1039P) is used (see Fig. 7).

(1) $T_{0}=1$ clock period $=128$ oscillator periods.
(2) $f_{t}$ in $k H z$.

Fig. 2 Pattern for data to be transmitted.

## TIMING CONSIDERATIONS

The transmitter and receiver operate at different oscillator frequencies. Due to the design neither frequency is very critical, but correlation between them must exist. Calculation of these timing requirements shows the following.
With a tolerance of $\pm 10 \%$ on the oscillator frequency $\left(f_{t}\right)$ of the transmitter, the receiver oscillator frequency ( $f_{r}=3 \times f_{t}$ ) must be kept constant with a tolerance of $\pm 20 \%$.
On the other hand, the data pulse generated by the pulse stretcher circuit (at the receiver side) may vary $\pm 25 \%$ in duration.

## general description of the Saf 1039P TRANSMITTER



Fig. 3 Block diagram of SAF1039P transmitter.
Any keyboard activity on the inputs TRX0 to TRX3, TRY0 to TRY3 and TRSL will be detected. For a legal key depression, one key down at a time (one TRX and TRY input activated), the oscillator starts running and a data word, as shown on the previous page, is generated and supplied to the output TRDT. If none, or more than 2 inputs are activated at the same time, the input detection logic of the chip will generate an overall reset and the oscillator stops running (no legal key operation).
This means that for each key-bounce the logic will be reset, and by releasing a key the transmitted data are stopped at once.
The minimum key contact time required is the duration of two data words. The on-chip oscillator is frequency controlled with the external components R1 and C1 (see circuit Fig. 6); the addition of resistor R2 means that the oscillator frequency is practically independent of supply voltage variations. A complete data word is arranged as shown in Fig. 2, and has a length of $32 \times T_{0} \mathrm{~ms}$, where $T_{0}=2^{7} / f_{t}$.

Operation mode

|  | DATA | FUNCTION OF TINH |
| :---: | :---: | :--- |
| 1 | unmodulated: LOCAL operation | output, external pull-up resistor to $V_{\text {DD }}$ <br> input, connected to $V_{S S}$ |
| modulated: REMOTE control |  |  |

GENERAL DESCRIPTION OF THE SAF1032P RECEIVER/DECODER


Fig. 4 Block diagram of SAF1032P receiver/decoder.
The logic circuitry of the receiver/decoder chip is divided into four main parts as shown in the block diagram above.

## Part I

This part decodes the applied DATA information into logic ' 1 ' and ' 0 '.
It also recognizes the start code and compares the stored data-bits with the new data-bits accepted.

## Part II

This part stores the programme selection code in the output group (BINF) and memorizes it for condition HØLD = LOW.
It puts the functional code to output group (SELF) during data accept time, and decodes the internally used analogue commands (ANDEC).

## Part III

This part controls the analogue function registers (each 6-bits long), and connects the contents of the three registers to the analogue outputs by means of D/A conversion. During sound mute, output L1ØT will be forced to HIGH level.

## Part IV

This part keeps track for correct power 'ON' operation, and puts chip in 'stand-by' condition at supply voltage interruptions.

The logic design is dynamic and synchronous with the clock frequency ( $\varnothing \mathrm{SCI})$, while the required control timing signals are derived from the bit counter (BITC).

## Operation

Serial information applied to the DATA input will be translated into logic ' 1 ' and ' 0 ' by means of a time ratio detector.

After recognizing the start code (CST $\varnothing$ ) of the data word, the data bits will be loaded into the data shift register (SRDT). At the first trailing edge of the following data word a comparison (KØM) takes place between the contents of SRDT and the buffer register (BFR). If SRDT equals BFR, the required operation will be executed under control of the comparator counter (CØMP).
As shown in the operating code table on the next page, the 4-bit wide binary output buffer (BINF) will be loaded for $B F R O=$ ' $0^{\prime}$, while for $B F R O=$ ' 1 ' the binary output buffer (SELF), also 4-bit wide will be activated during the data accept time.

At the same time operations involving the internal commands are executed. The contents of the analogue function registers (each 6-bits long) are controlled over 63 steps, with minimum and maximum detection, while the D/A conversion results in a pulsed output signal with a conversion period of 384 clock periods (see Fig. 5).
First power 'ON' will always put the chip in the 'stand-by' position. This results in an internal clearing of all logic circuitry and a $50 \%$ presetting of the contents of the analogue registers (analogue base value). The programme selection ' 1 ' code will also be prepared and all the outputs will be nonactive (see operating output code table).

From 'stand-by' the chip can be made operational via a programme selection command, generated LOCAL or via REMOTE, or directly by forcing the TV ON/OFF output (TV $\emptyset T$ ) to zero for at least 2 clock periods of the oscillator frequency.
For POWER ON RESET a negative-going pulse should be applied to input MAIN, when $V_{D D}$ is stabilized; pulse width LOW $\geqslant 100 \mu \mathrm{~s}$.


Fig. 5 Analogue output pulses.

OPERATING CODE TABLE

| key-matrix position |  |  | buffer BFR |  |  |  |  |  | BINF <br> (BIN.) |  |  |  |  | $\begin{aligned} & \text { SELF } \\ & \text { (SEL.) } \end{aligned}$ |  |  |  | function |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TRX. | TRY. | TRSL | 0 | 1 | 1 | 2 | 3 | 4 |  | A | B | C | D | A | B | C | D |  |
| 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 |  | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 |  |
| 0 | 1 | 0 | 0 | 0 |  | 0 | 1 | 0 |  | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 |  |
| 0 | 2 | 0 | 0 | 0 |  | 1 | 0 | 0 |  | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 |  |
| 0 | 3 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | programme |
| 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 |  | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | select + ON |
| 1 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 0 |  | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 1 |  |
| 1 | 2 | 0 | 0 | 1 | 1 | 1 | 0 | 0 |  | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 |  |
| 1 | 3 | 0 | 0 | 1 |  | 0 | 0 | 0 |  | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 |  |
| 2 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 |  | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 |  |
| 2 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 |  | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 |  |
| 2 | 2 | 0 | 0 | 0 | 0 | 1 | 0 | 1 |  | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 |  |
| 2 | 3 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |  | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | programme |
| 3 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 |  | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | select + ON |
| 3 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 1 |  | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 |  |
| 3 | 2 | 0 | 0 | 1 | 1 | 1 | 0 | 1 |  | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |  |
| 3 | 3 | 0 | 0 | 1 | 1 | 0 | 0 | 1 |  | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |  |
| 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 |  | X | X | $x$ | X | 0 | 1 | 1 | 1 | analogue base |
| 0 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0 |  | X | X | X | X | 0 | 0 | 1 | 1 | reg. (LIN3) + 1 |
| 0 | 2 | 1 | 1 | 0 | 0 | 1 | 0 | 0 |  | X | X | X | X | 0 | 1 | 0 | 1 | reg. (LIN2) +1 |
| 0 | 3 | 1 | 1 | 0 | 0 | 0 | 0 | 0 |  | X | X | X | X | 0 | 0 | 0 | 1 | reg. (LIN1) + 1 |
| 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 |  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | OFF |
| 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 |  | X | X | X | X | 1 | 0 | 1 | 1 | reg. (LIN3) - 1 |
| 1 | 2 | 1 | 1 | 1 | 1 | 1 | 0 | 0 |  | X | X | X | X | 1 | 1 | 0 | 1 | reg. (LIN2) - 1 |
| 1 | 3 | 1 | 1 | 1 | 1 | 0 | 0 | 0 |  | X | X | X | X | 1 | 0 | 0 | 1 | reg. (LIN1) - 1 |
| 2 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 1 |  | x | $x$ | $x$ | x | 0 | 1 | , | 0 | mute (set/reset) |
| 2 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 |  | X | X | X | X | 0 | 0 | 1 | 0 |  |
| 2 | 2 | 1 | 1 |  | 0 | 1 | 0 | 1 |  | X | X | X | X | 0 | 1 | 0 | 0 |  |
| 2 | 3 | 1 | 1 | 0 | 0 | 0 | 0 | 1 |  | X | X | X | X | 0 | 0 | 0 | 0 |  |
| 3 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |  | X | X | X | X | 1 | 1 | 1 | 0 | spare functions |
| 3 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 |  | X | X | X | X | 1 | 0 | 1 | 0 |  |
| 3 | 2 | 1 | 1 | 1 | 1 | 1 | 0 | 1 |  | X | X | X | X | 1 | 1 | 0 | 0 |  |
| 3 | 3 | 1 | 1 | 1 | 1 | 0 | 0 | 1 |  | X | X | X | X | 1 | 0 | 0 | 0 |  |

## Note

Reset mute also on programme select codes, (LIN1) $\pm 1$, and analogue base.

OPERATING OUTPUT CODE

|  | (BIN.) |  |  |  | (SEL.) |  |  |  | (L.ФT) |  |  | TV®T |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | A | B | C | D | A | B | C | D | 1 | 2 | 3 |  |
| 'stand-by' OFF via remote | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 |
| ON - 'not hold' condition non-operating | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | X | X | X | 0 |
| ON - 'hold' condition non-operating | X | X | X | X | 1 | 1 | 1 | 1 | X | X | X | 0 |

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)

| Supply voltage | $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{SS}}$ | $-0,5$ | to 11 V |
| :--- | :--- | :--- | :--- |
| Input voltage | $\mathrm{V}_{1}$ | $\max$. | 11 V |
| Current into any terminal | $\pm l_{1}$ | $\max$. | 10 mA |
| Power dissipation (per output) | $\mathrm{P}_{\mathrm{o}}$ | $\max$. | 50 mW |
| Power dissipation (per package) | $\mathrm{P}_{\text {tot }}$ | $\max$. | 200 mW |
| Operating ambient temperature | $\mathrm{T}_{\text {amb }}$ | -40 to | $+85{ }^{\circ} \mathrm{C}$ |
| Storage temperature | $\mathrm{T}_{\text {stg }}$ | -65 to $+150{ }^{\circ} \mathrm{C}$ |  |

## CHARACTERISTICS

$\mathrm{T}_{\mathrm{amb}}=0$ to $+85^{\circ} \mathrm{C}$ (unless otherwise specified)
SAF1039P only

|  | symbol | min. | typ. | max. |  | $\stackrel{\mathrm{V}}{\mathrm{VD}}$ | ${ }_{\text {Tamb }}^{\text {of }}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Recommended supply voltage <br> Supply current <br> quiescent <br> operating; TR $\emptyset 1$ at $\mathrm{V}_{\mathrm{SS}}$; outputs unloaded; one keyboard switch closed | $\mathrm{V}_{\mathrm{DD}}$ | 7 | - | 10 | V |  |  |
|  |  | - | - | 10 | $\mu \mathrm{A}$ | 10 | 25 |
|  | 'DD |  | 1 | 50 | $\mu \mathrm{A}$ | 7 | 65 |
|  | 'DD | - | $\overline{0} \mathbf{-}$ | 1,7 | mA $m A$ | 10 10 | all |
| Inputs (note 1) <br> TRD2; TINH (note 2) input voltage HIGH input voltage LOW input current |  |  |  |  |  |  |  |
|  |  | 0,8V $\mathrm{V}_{\text {D }}$ | - | V | V | 7 to 10 | all |
|  | $\mathrm{V}_{\text {IL }}$ |  | - | $0,2 V_{\text {DD }}$ | V | 7 to 10 | all |
|  | 11 | - | $10^{-5}$ | 1 | $\mu \mathrm{A}$ | 10 | 25 |
| Outputs <br> TRDT; TRØS; TRØ1 output current HIGH at $\mathrm{V}_{\mathrm{OH}}=\mathrm{V}_{\mathrm{DD}}-0,5 \mathrm{~V}$ output current LOW at $V_{O L}=0,4 \mathrm{~V}$ <br> TRDT output leakage current when disabled $\mathrm{V}_{\mathrm{O}}=\mathrm{V}_{\mathrm{SS}}$ to $\mathrm{V}_{\mathrm{DD}}$ <br> TINH output current LOW $\mathrm{V}_{\mathrm{OL}}=0,4 \mathrm{~V}$ <br> Oscillator maximum oscillator frequency frequency variation with supply voltage, temperature and spread of IC properties at $f_{\text {nom }}=36 \mathrm{kHz}$ (note 3) oscillator current drain at $f_{\text {nom }}=36 \mathrm{kHz}$ |  |  |  |  |  |  |  |
|  | ${ }^{-1} \mathrm{OH}$ | 0,4 | - |  | mA | 7 | all |
|  | ${ }^{\text {IOL }}$ | 0,4 | - |  | mA | 7 | all |
|  | ${ }^{1} \mathrm{OL}$ | - | - |  | $\mu \mathrm{A}$ | 10 | 25 |
|  | ${ }^{\text {I OL }}$ | 0,4 | - | - | mA | 7 | all |
|  | ${ }_{\text {fosc }}$ | 120 | - |  | kHz |  |  |
|  | $\Delta f$ | - | - | 0,15f ${ }_{\text {nom }}$ |  | 7 to 10 | all |
|  | Iosc | - | 1,3 | 2,5 |  | 10 | 25 |

Notes follow characteristics.

## CHARACTERISTICS

$\mathrm{T}_{\mathrm{amb}}=0$ to $+85^{\circ} \mathrm{C}$ (unless otherwise specified)

## SAF1032P only



For note 4 see next page.

## Notes to characteristics

1. The keyboard inputs (TRX.; TRY.; TRSL) are not voltage driven (see application information diagram Fig. 6).

If one key is depressed, the circuit generates the corresponding code. The number of keys depressed at a time, and this being recognized by the circuit as an illegal operation, depends on the supply voltage ( $\mathrm{V}_{\mathrm{DD}}$ ) and the leakage current (between device and printed-circuit board) externally applied to the keyboard inputs.
If no leakage is assumed, the circuit recognizes an operation as illegal for any number of keys $>1$ depressed at the same time with $\mathrm{V}_{\mathrm{DD}}=7 \mathrm{~V}$. At a leakage due to a $1 \mathrm{M} \Omega$ resistor connected to each keyboard input and returned to either $\mathrm{V}_{\text {DD }}$ or $\mathrm{V}_{\mathrm{SS}}$, the circuit recognizes at least 2 keys depressed at a time with $\mathrm{V}_{\mathrm{DD}}=7 \mathrm{~V}$.
The highest permissible values of the contact series resistance of the keyboard switches is $500 \Omega$.
2. Inhibit output transistor disabled.
3. $\Delta \mathrm{f}$ is the width of the distribution curve at $2 \sigma$ points ( $\sigma=$ standard deviation).
4. Terminal TVØT is input for manual 'ON'. When applying a LOW level TV $\varnothing$ T becomes an output carrying a LOW level.

APPLICATION INFORMATION


Fig. 6 Interconnection diagram of transmitter circuit SAF1039P in a remote control system, for a television receiver with 12 programmes.


Fig. 7 Interconnection diagram showing the SAF1032P and SAF1039P used in a TV control system.


Fig. 8 Additional circuits from outputs L1ØT (1), L2ØT (2), L3ØT (3) and TVØT (4) of the SAF1032P in circuit of Fig. 7.

## DATA LINE DECODER

## GENERAL DESCRIPTION

The SAF1135 is a data line decoder, designed in CMOS technology, which operates in conjunction with the data line processor (SAA5235) to form a data line receiver system.

This system receives and decodes binary data that is transmitted in line 16 of every first field of a standard television signal. The decoded information is accessed via the built-in $I^{2} \mathrm{C}$ bus interface. This information can be used to program a video tape recorder to start and stop the recording of a television program at the correct time, regardless of a delay or extension in the transmission time of the required television program.
Valid Video Programming System (VPS) data is transmitted in line 16 only. There is no VPS information in line 329.

The data transmission is biphase modulated and the bit transfer rate is $2,5 \mathrm{Mbit} / \mathrm{s}$.

## Features

- Field selection
- Line 16 decoding
- Start code check
- Biphase check
- Storage of data line information
- Generation of data reset pulse
- $I^{2} \mathrm{C}$ bus transmitter


## QUICK REFERENCE DATA

| parameter | symbol | min. | typ. | max. | unit |
| :--- | :--- | :---: | :---: | :---: | :--- |
| Supply voltage (pin 14) | $\mathrm{V}_{\mathrm{DD}}$ | 4,5 | 5,0 | 5,5 | V |
| Supply current (pin 14) | $\mathrm{I}_{\mathrm{DD}}$ | - | 1 | - | mA |
| Bit transfer rate at input DLD (pin 8) | $\mathrm{BR}_{\mathrm{DLD}}$ | - | 2,5 | - | $\mathrm{Mbits} / \mathrm{s}$ |
| Clock frequency at input DLCL (pin 11) | $\mathrm{f}_{\mathrm{DLCL}}$ | - | 5 | - | MHz |
| Storage temperature range | $\mathrm{T}_{\mathrm{stg}}$ | -65 | - | +150 | $\mathrm{o}^{\mathrm{C}}$ |
| Operating ambient temperature range | $\mathrm{T}_{\mathrm{amb}}$ | 0 | - | 70 | oC |

## PACKAGE OUTLINES

14-lead DIL; plastic (SOT27).


Fig. 1 Block diagram.

## FUNCTIONAL DESCRIPTION

The SAF1135 is designed to receive and decode Video Tape Recorder (VTR) control information which is transmitted in line 16 of every first field of a standard television signal. The following description refers to the block diagram Fig. 1 unless otherwise stated.

## Data line 16

The total information of data line 16 consists of fifteen 8 -bit words. The contents of the information is shown in Fig. 2, a timing diagram of the data line in Fig. 3 and a survey of VTR control labels in Fig. 4.
From the total fifteen 8 -bit words, the SAF1135 extracts words 5, 11, 12, 13 and 14. The contents of these words can be requested via the built-in $1^{2} \mathrm{C}$ bus interface (see Fig. 9). The circuit is fully transparent, thus each bit is transferred without modification. Only the sequence of the words is changed; words 11 to 14 being transmitted first followed by word 5 .
By evaluation of the Video Composite Sync (VCS) signal at pin 12 the SAF1135 identifies the beginning of line 16 in the first field. The line 16 decoder stage releases the start code detector. When a correct start code is detected (for timing of start code detection, see Fig. 5) words 5 and 11 to 14 are decoded, checked for biphase errors and stored in register bank R (Receive). If no biphase error has occurred, the contents of register bank $R$ are transferred to register bank $T$ (Transmit) by the data valid control signal (DAVID). If the system has been addressed, this transfer is delayed until the next start or stop condition of the $1^{2} \mathrm{C}$ bus has been received.
The last correct data line information remains available until it is read via the $I^{2} \mathrm{C}$ bus. After it is read once the stored information is no longer considered to be valid, the internal new data flag (NWDAT) is reset and if the circuit is addressed, the only VPS data sent back is "FFF...F". The same conditions apply after power-up. Then no data can be read out.
New data is available after reception of another error-free line 16.

## Power-on Reset

Reset pulses applied externally to pin 5 ( $\overline{\mathrm{RESET}}$; active LOW) are latched internally by the power-on reset circuit.
$\overline{\text { RESET }}=$ LOW influences:

- $\mathrm{I}^{2} \mathrm{C}$ bus logic to no acknowledge
- NWDAT flag and internal timing to reset
- Data available output ( $\overline{\text { DAV }}$; active LOW) at pin 6 forced to LOW
- Data reset output (DAR) at pin 13 forced to HIGH
- Serial data (SDA) input/output at pin 3 released

When $\overline{\text { RESET }}$ changes to HIGH the reset period is terminated with the next negative-going transition of the data line clock (DLCL) input at pin 11. Then, the data available ( $\overline{\mathrm{DAV}}$ ) output at pin 6 will go HIGH.

When an external reset is not used pin 5 is connected to $V_{D D}$. If an external reset is required, the rise time ( $t_{r}$ ) of $\overline{\mathrm{RESET}}$ voltage must be greater than $50 \mu \mathrm{~s}$. An external $10 \mathrm{k} \Omega$ resistor connected between pin 5 and $V_{D D}$ and an external $2,7 \mathrm{nF}$ capacitor connected to $V_{S S}$ will result in $t_{r} \geqslant 50 \mu \mathrm{~s}$.

FUNCTIONAL DESCRIPTION (continued)

| Word | Content |
| :---: | :---: |
| 1 | Run in |
| 2 | Start code |
| 3 | Program source identification (binary coded) |
| 4 | Program source identification (ASCII sequential) |
| 5 | Sound and VTR control information |
| 6 | Program/Test picture identification |
| 7 | Internal information exchange |
| 8 | Address assignment of signal distribution |
| 9 |  |
| 10 | Messages/Commands |
| 11 | $\begin{array}{llr}\text { VTR } & & \\ & \text { Control } & \\ & & \text { Informa }\end{array}$ |
| 12 |  |
| 13 |  |
| 14 |  |
| 15 | Reserve |

Fig. 2 Total information of data line 16.


Fig. 3 Timing diagram of data line 16; modulation depth $71,4 \%$.

| Word-no. <br> Bit-no. | VTR Control Information |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 5 |  |  |  | 11 |  |  |  |  |  |  |  | 12 |  |  |  |  |  |  | 13 |  |  |  |  | 14 |  |
|  | 1 | 34 | 56 | 78 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 |  |  |  |  |  |  |  |  |  |  | 222324252 | 262728293031 |
| Label binary | Bit 1 Bit 2 Status <br> 0 0 2 -Channel <br> 0 1 Mono <br> 1 0 Stereo <br> 1 1 2 -Channel |  |  |  |  |  | Day |  |  |  |  | Month |  |  |  | Hour |  |  |  | Minute |  |  |  |  | Nation | Program Source |
|  |  |  |  |  | Special System Code |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| System <br> Status Code | Bit 3\|Bit 4 |  |  |  | 1 | 1 X | 0 | 0 | 00 | 00 |  | 1 | 11 | 1 | 1 | 1 | 11 | 1 | 1 | 11 | 1 | 11 |  | 1 | NC . . NC | PC . . . . PC |
| Pause Code |  | 0 | not for children |  | 1 | X | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 11 | 1 | 0 | 1 | 11 | 1 | 1 | 1 | NC . . NC | PC . . . . PC |
| Interrupt Code | 0 | 1 |  |  | $1$ | X | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1. | 11 | 11 | 0 | 1 | 1 |  | 11 | 1 | 1 | NC . . NC | PC . . . . PC |

## Where:

$\mathrm{X}=0$ or 1 (bit)
NC is the Nation Code
PC is the Program Source Code
Fig. 4 VTR control information of data line 16.


Fig. 5 Timing diagram of start code detection.

## FUNCTIONAL DESCRIPTION (continued)



Fig. 6 Timing diagram of the data reset pulse generation.


Fig. 7 Timing diagram of the data available output and word latch pulses.

Data line data and clock inputs (DLD; DLCL)
The data line data and clock signals from the SAA5235 are input at pins 8 and 11 respectively. The data transmission is biphase modulated, the bit transfer rate is $2,5 \mathrm{Mbit} / \mathrm{s}$ and the clock frequency is 5 MHz .

Input DLD incorporates an internal active clamping circuit. DLCL is internally a.c. coupled.

## Video composite sync input (VCS)

The VCS input pulse at pin 12 is used for:

- Generation of the data reset pulse (DAR)
- Identification of the first field
- Selection of line 16

The timing of the data reset pulse generation is shown in Fig. 6.
$I^{2} \mathrm{C}$ bus address inputs (AO; A1)
The two $1^{2} \mathrm{C}$ address inputs at pins 4 and 1 respectively, provide the four different addresses $20 \mathrm{H}, 22 \mathrm{H}$, 24 H and 26 H .

## Data reset output (DAR)

The DAR output at pin 13 is a line frequency pulse with a 0,88 duty factor derived from the VCS pulse. The DAR pulse is fed to the SAA5235 to reset the data slicer circuit and the clock phase detector circuit.

## Data available output ( $\overline{\mathrm{DAV}}$ )

The $\overline{D A V}$ active LOW output at pin 6 is set to LOW after reception of one error-free data line 16. $\overline{\mathrm{DAV}}$ returns to HIGH after at the beginning of the next first field.
 the beginning of line 16 ensures that a HIGH-to-LOW transition occurs, which can be used for triggering. The timing of $\overline{\mathrm{DAV}}$ output and word latch pulses is shown in Fig. 7.

## $1^{2} C$ bus

The internally latched data from words 5 and 11 to 14 can be clocked out via the $1^{2} \mathrm{C}$ interface by a bus master. The lines are the serial clock input (SCL) at pin 2 and the serial data input/output (SDA) at pin 3.

The SAF1135 can operate only as a slave transmitter on the bus.
Data format is shown in Fig. 8.


Fig. $8 \mathrm{I}^{2} \mathrm{C}$ bus data format.

- The MSB of each word is transmitted first.
- There is no restriction on the number of words to be transmitted, but if more than five words are requested, word 5 will be repeated.
- Noise pulses less than 200 ns duration are ignored on the bus lines.


## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)

Supply voltage range (pin 14)
Supply current (pin 14)
Supply current (pin 7)
Input voltage (pins 8 and 11)
Input voltage on all other pins
Input current
Output current
Power dissipation per package**
Power dissipation per output
Storage temperature range
Operating ambient temperature range

| $V_{\text {DD }}$ |  | $-0,5$ to $+7,0 \vee$ |
| :---: | :---: | :---: |
| IDD | max. | 20 mA |
| ISS | max. | 20 mA |
| $V_{1}$ |  | $-0,5$ to +12 V |
| $V_{1}$ | -0,5 | to $\mathrm{V}_{\mathrm{DD}}+0,5^{*} \mathrm{~V}$ |
| $\pm 1$ | max. | 10 mA |
| $\pm 10$ | max. | 10 mA |
| $\mathrm{P}_{\text {tot }}$ | max. | 400 mW |
| P | max. | 100 mW |
| $\mathrm{T}_{\text {stg }}$ |  | -65 to $+150{ }^{\circ} \mathrm{C}$ |
| Tamb |  | 0 to +70 |

HANDLING
Inputs and outputs are protected against electrostatic discharge in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices (see 'Handling MOS devices').

* $V_{D D}+0,5$ not to exceed $7,0 \mathrm{~V}$.
** Above $+60^{\circ} \mathrm{C}$ : derate linearly with $8 \mathrm{~mW} / \mathrm{K}$.


## D.C. CHARACTERISTICS

VDD $=5 \mathrm{~V} \pm 10 \%$; $\mathrm{Tamb}=0$ to $70^{\circ} \mathrm{C}$; unless otherwise specified

D.C. CHARACTERISTICS (continued)

| parameter | conditions | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Inputs/Outputs |  |  |  |  |  |  |
| DLD | Internal active clamping circuit, open drain output |  |  |  |  |  |
| Input voltage LOW |  | $V_{\text {IL }}$ | - | - | 0,9 | V |
| Input voltage HIGH |  | $\mathrm{V}_{\text {IH }}$ | 2,0 | - | 12 | V |
| Leakage current |  | ILI | - | - | 1 | $\mu \mathrm{A}$ |
| Output voltage LOW | $\mathrm{IOL}=4 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{OL}}$ | - | - | 0,4 | V |
| SDA | open drain output |  |  |  |  |  |
| Input voltage LOW |  | $V_{\text {IL }}$ | - | - | 0,9 | $v$ |
| Input voltage HIGH |  | $V_{1 H}$ | 3,15 | - | - | V |
| Leakage current | $V_{D D}=6 \mathrm{~V} ; \mathrm{V}_{1}=0$ or $\mathrm{V}_{\text {DD }}$ | ILI | - | - | 6 | $\mu \mathrm{A}$ |
| Output voltage LOW | $\mathrm{I}^{\prime} \mathrm{OL}=4 \mathrm{~mA}$ | VOL | - | - | 0,4 | V |
| Outputs |  |  |  |  |  |  |
| DAR |  |  |  |  |  |  |
| Output voltage LOW | $1 \mathrm{OL}=1 \mathrm{~mA}$ | $\mathrm{V}_{\text {OL }}$ | - | - | 0,4 | V |
| Output voltage HIGH | $-\mathrm{IOH}=400 \mu \mathrm{~A}$ | VOH | $V_{D D-0,5} \mathrm{~V}$ | - | - | V |
| $\overline{\text { DAV }}$ |  |  |  |  |  |  |
| Output voltage LOW | $\mathrm{IOL}=10 \mathrm{~mA}$ | VOL | - | - | 1,0 | $v$ |
| Output voltage HIGH | $-\mathrm{IOH}=400 \mu \mathrm{~A}$ | VOH | $V_{D D}-0,5 \mathrm{~V}$ | - | - | V |

## A.C. CHARACTERISTICS

$V_{D D}=5 \mathrm{~V} \pm 10 \% ; \mathrm{T}_{\mathrm{amb}}=0$ to $70^{\circ} \mathrm{C}$; unless otherwise specified

| parameter | conditions | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Inputs <br> Input capacitance <br> A0, A1, TEST 1, TEST 2, SCL |  | $\mathrm{Cl}_{1}$ | - | - | 10 | pF |
| Rise time DLCL | $\mathrm{V}_{\mathrm{IL}(\text { max })}$ to $\mathrm{V}_{\mathrm{IH}}(\min )$ | ${ }_{t r}$ | 50 | - | - | $\mu \mathrm{S}$ |
| Clock frequency | sinusoidal input signal | ${ }^{\text {f LLCL }}$ | - | 5 | - | MHz |
| Input voltage | peak-to-peak value | $V_{1(p-p)}$ | 1 | - | - | v |
| DLD |  |  |  |  |  |  |
| Coupling capacitor |  | CEXT | - | 1 | 4,7 | nF |
| Set-up time | relative to rising edge of DLCL | ${ }^{\text {tSu }}$ | 40 | - | - | ns |
| Hold-up time | relative to rising edge of DLCL | ${ }^{\text {thD }}$ | 40 | - | - | ns |
| Outputs <br> DAR, $\overline{D A V}$ |  |  |  |  |  |  |
| Rise and fall times | $C_{L}=50 \mathrm{pF}$ | $\mathrm{tr}_{\mathrm{r}} \mathrm{tf}$ | - | - | 50 | ns |
| DAR-time LOW SDA |  | t DAR,L | - | 7,8 | - | $\mu \mathrm{s}$ |
| Fall time | $C_{L}=400 \mathrm{pF}$ | $\mathrm{tf}_{f}$ | - | - | 300 | ns |
| $1^{2} \mathrm{C}$ bus - Input/Output |  |  |  |  |  |  |
|  | For both SDA and SCL valid |  |  |  |  |  |
| Input current HIGH | $0,9 \mathrm{~V}_{\mathrm{DD}}$, including I L of possible output stage | ${ }_{1 / 4}$ | - | - | 10 | $\mu \mathrm{A}$ |
| Input capacitance |  | $\mathrm{Cl}_{1}$ | - | - | 10 | pF |
| Rise time |  | $\mathrm{tr}_{\mathrm{r}}$ | - | - | 1 | $\mu \mathrm{s}$ |
| Fall time |  | $\mathrm{tf}_{f}$ | - | - | 0,3 | $\mu \mathrm{s}$ |
| Clock frequency |  | ${ }^{\text {f CL }}$ | - | - | 100 | kHz |
| Pulse duration LOW |  | t Low | 4,7 | - | - | $\mu \mathrm{s}$ |
| Pulse duration HIGH |  | thigh | 4,0 | - | - | $\mu \mathrm{s}$ |



Purchase of Philips $1^{2} \mathrm{C}$ components conveys a license under the Philips ${ }^{1}{ }^{2} \mathrm{C}$ patent to use the components in the $\mathrm{I}^{2} \mathrm{C}$-system provided the system conforms to the $I^{2} \mathrm{C}$ specifications defined by Philips.

## APPLICATION INFORMATION



Fig. 9 Data line receiver.

## SOUND I.F. AMPLIFIER/DEMODULATOR FOR TV

The TBA120U is an i.f. amplifier with a symmetrical FM demodulator and an a.f. amplifier with adjustable output voltage. The a.f. amplifier is also provided with an output for volume control and an input for VCR operation.
The input and output of the TBA120U are especially designed for LC-circuits, but the input can also be used with a ceramic filter.

## QUICK REFERENCE DATA

| Supply voltage (pin 11) | $\mathrm{V}_{\mathrm{P}}$ | typ. | $12 \cdot \mathrm{~V}$ |
| :--- | :--- | :--- | :---: |
| Supply current | $\mathrm{I}_{\mathrm{P}}$ | typ. | $13,5 \mathrm{~mA}$ |
| I.F. voltage gain at $\mathrm{f}=5,5 \mathrm{MHz}$ | $\mathrm{G}_{\mathrm{V} \text { if }}$ | typ. | 68 dB |
| Input voltage starting limiting | $\mathrm{V}_{\mathrm{i}}$ | typ. | $30 \mathrm{\mu V}$ |
| AM suppression at $\Delta \mathrm{f}= \pm 50 \mathrm{kHz}$ | $\alpha$ | typ. | 60 dB |
| A.F. output voltage adjustment range (pin 8) | $\Delta \mathrm{V}_{\mathrm{o}}$ af | typ. | 85 dB |
| A.F. output voltage at $\Delta \mathrm{f}= \pm 50 \mathrm{kHz}($ r.m.s. value) <br> at pin 8 |  |  |  |
| at pin 12 |  |  |  |



Fig. 1 Block diagram.

## PACKAGE OUTLINE

14-lead DIL; plastic (SOT27).

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)

| Supply voltage (pin 11) | $V_{p}=V_{11-1}$ | max. | $18 \mathrm{~V}^{*}$ |
| :--- | :--- | :--- | ---: |
| Adjustment voltage (pin 5) | $\mathrm{V}_{5-1}$ | $\max$. | 6 V |
| Total power dissipation | $P_{\text {tot }}$ | $\max . \quad 400 \mathrm{~mW}$ |  |
| By-pass resistance | $\mathrm{R}_{13-14}$ | $\max$. | $1 \mathrm{k} \Omega$ |
| Storage temperature range | $\mathrm{T}_{\text {stg }}$ | -40 to $+125{ }^{\circ} \mathrm{C}$ |  |
| Operating ambient temperature range | $T_{\text {amb }}$ | 0 to $+70{ }^{\circ} \mathrm{C}$ |  |

## CHARACTERISTICS

$V_{p}=12 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C} ; \mathrm{f}=5,5 \mathrm{MHz}$

| I.F. voltage gain | $\mathrm{G}_{\mathrm{v} \text { if 6-14 }}$ | typ. |  |
| :---: | :---: | :---: | :---: |
| Input voltage starting limiting at $\Delta f= \pm 50 \mathrm{kHz} ; \mathrm{f}_{\mathrm{m}}=1 \mathrm{kHz}$ | $v_{i}$ | $\underset{<}{\text { typ. }}$ | $\begin{aligned} & 30 \mu \mathrm{~V} \\ & 60 \mu \mathrm{~V} \end{aligned}$ |
| I.F. output voltage at limiting (peak-to-peak value) | $V_{0}$ if (p-p) | typ. | 250 mV |
| AM suppression at $\Delta \mathrm{f}= \pm 50 \mathrm{kHz} ; \mathrm{V}_{\mathrm{i}}=500 \mu \mathrm{~V}$; $f_{m}=1 \mathrm{kHz} ; m=30 \%$ | $\alpha$ | typ. | $\begin{aligned} & 50 \mathrm{~dB} \\ & 60 \mathrm{~dB} \end{aligned}$ |
| I.F. residual voltage without de-emphasis at pin 12 <br> at pin 8 | $\begin{aligned} & v_{\text {if } 12} \\ & v_{\text {if } 8} \end{aligned}$ | typ. | $\begin{aligned} & 30 \mathrm{mV} \\ & 20 \mathrm{mV} \end{aligned}$ |
| A.F. voltage gain | $\mathrm{G}_{\mathrm{v} \text { af 8-3 }}$ | typ. | 7,5 |
| A.F. adjustment $\text { at } R_{4-5}=5 \mathrm{k} \Omega ; R_{5-1}=13 \mathrm{k} \Omega$ | $\Delta V_{\text {o af }}$ | typ. | $\begin{array}{r} 036 d B \\ 28 d B \end{array}$ |
| A.F. output voltage control range | $\Delta V_{\text {o af }}$ | typ. | $70 \mathrm{~dB}$ |
| Adjustment resistor** | $\mathrm{R}_{4-5}$ |  | $10 \mathrm{k} \Omega$ |
| D.C. voltage portion at the a.f. outputs pin 12 <br> pin 8 |  | typ. typ. | $5,6 \mathrm{~V}$ $4,0 \mathrm{~V}$ |
| Output resistance of the a.f. outputs pin 12 <br> pin 8 | $\mathrm{R}_{\mathrm{O}}$ 12-1 | typ. | $1,1 \mathrm{k} \Omega$ $1,1 \mathrm{k} \Omega$ |
| Input resistance of the a.f. input | $\mathrm{R}_{\mathbf{i} 3 \text {-1 }}$ | typ. | $2 \mathrm{k} \Omega$ |
| Stabilized reference voltage | $\mathrm{V}_{4-1}=\mathrm{V}_{\text {ref }}$ | typ. | $\begin{aligned} & 5,3 \vee \\ & 4,8 \vee \end{aligned}$ |
| Source resistance of reference voltage source | $\mathrm{R}_{4-1}$ | typ. |  |

[^32]Hum suppression

| at pin 12 | $\mathrm{V}_{12} / \mathrm{V}_{11}$ | typ. | 30 dB |
| :---: | :---: | :---: | :---: |
| at pin 8 | $V_{8} / V_{11}$ | typ. | 35 dB |
| upply current (pin 11) | $I_{P}=I_{11}$ | typ. | $\begin{array}{r} 9,5 \text { to } \begin{array}{r} 17,5 \mathrm{~mA} \\ 13,5 \mathrm{~mA} \end{array} \end{array}$ |
| F. input impedance | $\left\|Z_{i}\right\|$ | $\begin{aligned} & \text { typ. } \\ & > \end{aligned}$ | $40 \mathrm{k} \Omega / 4,5 \mathrm{pF}$ $15 \mathrm{k} \Omega /<6 \mathrm{pF}$ |

A.F. output voltage at $\Delta f= \pm 50 \mathrm{kHz} ; \mathrm{f}_{\mathrm{m}}=1 \mathrm{kHz}$; $V_{i}=10 \mathrm{mV} ; \mathrm{Q}_{\mathrm{o}}=45$; r.m.s. value at pin 12
$V_{0}$ af (rms) typ. $1,0 \mathrm{~V}$
at pin 8
Distortion at $\Delta f= \pm 50 \mathrm{kHz} ; \mathrm{f}_{\mathrm{m}}=1 \mathrm{kHz}$;
$V_{0}$ af (rms) typ.
$1,2 \mathrm{~V}$

$$
V_{i}=10 \mathrm{mV} ; \mathrm{Q}_{\mathrm{o}}=20
$$

$d_{\text {tot }} \quad$ typ.
1 \%


Fig. 2 Application example using TBA120U.


Fig. 3 The a.f. output voltage at pin 8 as a function of the resistance values as shown in Fig. 4.

(1) $\mathrm{V}_{\mathrm{O}}$ af with de-emphasis at $\Delta \mathrm{f}= \pm 50 \mathrm{kHz}$;
$f_{m}=1 \mathrm{kHz} ; \mathrm{d}_{\text {tot }}=1,5 \% ; 0 \mathrm{~dB} \triangleq 770 \mathrm{mV}$.
(2) $\mathrm{V}_{\mathrm{i}}: 0 \mathrm{~dB} \hat{=} 200 \mathrm{mV}$ at $60 \Omega$.

Fig. 5 The a.f. output voltage at pin 8 as a function of the input voltage with SFC 5,5 MA at the input (see Fig. 2).


Fig. 4 Resistor conditions for curves in Fig. 3.

(1) $\mathrm{V}_{\mathrm{O} \text { af }}$ with de-emphasis at $f_{\mathrm{m}}=1 \mathrm{kHz}$; $0 \mathrm{~dB} \hat{=} 770 \mathrm{mV}$;
curve a: $\Delta f= \pm 50 \mathrm{kHz} ; \mathrm{d}_{\text {tot }}=3 \%$;
curve b: $\Delta f= \pm 25 \mathrm{kHz} ; \mathrm{d}_{\text {tot }}=1 \%$.
(2) $\mathrm{V}_{\mathrm{i}}: 0 \mathrm{~dB} \hat{=} 200 \mathrm{mV}$ at pin 14 .

Fig. 6 The a.f. output voltage at pin 8 as a function of the input voltage with broadband input ( $60 \Omega$ ).


Fig. 7 The a.f. output voltages at pins 8 and 1 as a function of the supply voltage; $0 \mathrm{~dB} \xlongequal[=]{ } 770 \mathrm{mV}$.


Fig. 9 Supply current and the reference voltage at pin 4 as a function of supply voltage.


Fig. 8 Total distortion as a function of the a.f. output voltage change.
$-0 \mathrm{~dB} \hat{=} 900 \mathrm{mV}$ over i.f. (pin 8) $----0 \mathrm{~dB} \xlongequal{\wedge} 1,15 \mathrm{~V}(\operatorname{pin} 8)$

## HORIZONTAL COMBINATION

| The TBA920 is a monolithic integrated circuit intended for television receive tor, or tube-equipped output stages. <br> It combines the following functions: <br> - noise gated sync separator <br> - line oscillator <br> - phase comparison between sync pulse and oscillator <br> - loop gain and time constant switching (also for video recorder applications) <br> - phase comparison between line-flyback pulse and oscillator <br> - output stage for drive a variety of line output stages |  |  |  |
| :---: | :---: | :---: | :---: |
| QUICK REFERENCE DATA |  |  |  |
| Supply voltage | $V_{1-16}$ | nom. | 12 V |
| Ambient temperature | Tamb |  | $25^{\circ} \mathrm{C}$ |
| Input signals |  |  |  |
| Video input voltage (positive-going sync) top sync to white value | $V_{8-16(p-p)}$ | typ. | $\begin{array}{r} 3 \mathrm{~V} \\ 1 \text { to } 7 \mathrm{~V} \end{array}$ |
| Noise gate input current (peak value) | 19 M | > | $30 \mu \mathrm{~A}$ |
| Input resistance of noise gate | R9-16 | typ. | $200 \Omega$ |
| Flyback signal input voltage (peak value) | $V_{5-16 M}$ | typ. | $\pm 1 \mathrm{~V}$ |
| Flyback signal input current (peak value) | 15 M | typ. | 1 mA |
| Output signals |  |  |  |
| Line driver output voltage (peak-to-peak value) | $\mathrm{V}_{2-16(p-p)}$ | typ. | 10 V |
| Line driver output current (average value) | $\mathrm{I}_{2}(\mathrm{AV})$ | max. | 20 mA |
| Line driver output current (peak value) | $\mathrm{I}_{2 \mathrm{M}}$ | max. | 200 mA |
| Composite sync output voltage (peak value) | $V_{7-16 M}$ | typ. | 10 V |

## PACKAGE OUTLINE

16-lead dual in-line; plastic (SOT38).


Fig. 1 Block diagram and application information.

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)

| Supply voltage ( $\mathrm{V}_{\mathrm{P}}$ ) | $\mathrm{V}_{1-16}$ | max. | 13,2 | V |
| :---: | :---: | :---: | :---: | :---: |
| Phase shift voltage | $\mathrm{V}_{3-16}$ | 0 to 13,2 |  |  |
| Video input voltage | $-V_{8-16}$ | max. | 12 | V |
| Coincidence detector voltage | $\mathrm{V}_{10-16}$ | $-0,5$ to +5 V |  |  |
| Line driver output current (average value) (peak value) | $\begin{aligned} & I_{2(A V)} \\ & I_{2 M} \end{aligned}$ | max. max. | 20 |  |
| Horizontal pulse current (peak value) | 15 M | max. | 10 |  |
| Composite sync current (peak value) | 17 M | max. | 10 | mA |
| Pos. sync pulse current (peak value) | 18 m | max. | 10 | mA |
| Noise gate current (peak value) | 19 m | max. | 10 |  |
| Total power dissipation | $\mathrm{P}_{\text {tot }}$ | max. | 600 | mW |
| Storage temperature | $\mathrm{T}_{\text {stg }}$ | -55 to $+125{ }^{\circ} \mathrm{C}$ |  |  |
| Operating ambient temperature | Tamb | 0 to $+70{ }^{\circ} \mathrm{C}$ |  |  |

## CHARACTERISTICS

At $\mathrm{V}_{1-16}=12 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$. Measured in circuit of Fig. 1 (CCIR standard).
Current consumption at $\mathrm{I}_{2}=0 \quad \mathrm{l}_{1}$ typ. 36 mA

## Required input signals

## Video signal

| Input voltage (positive going sync) peak-to-peak value | $V_{i(p-p)}$ | typ. | $\begin{array}{r} 3 \mathrm{~V} \\ 1 \text { to } 7 \mathrm{~V} \end{array}$ |
| :---: | :---: | :---: | :---: |
| Input current during sync pulse (peak value) | I8M | typ. | $100 \mu \mathrm{~A}$ |
| Noise gating (pin 9) |  |  |  |
| Input voltage (peak value) | V9-16M | > | 0,7 V |
| Input current (peak value) | 19 M | $>$ | $\begin{aligned} & 30 \mu \mathrm{~A} \\ & 10 \mathrm{~mA} \end{aligned}$ |
| Input resistance | R9-16 | typ. | $200 \Omega$ |
| Flyback pulse (pin 5) |  |  |  |
| Input voltage (peak value) | $V_{5-16 M}$ | typ. | $\pm 1 \mathrm{~V}$ |
| Input current (peak value) | 15 M | $>$ | $\begin{array}{r} 50 \mu \mathrm{~A} \\ 1 \mathrm{~mA} \end{array}$ |
| Input resistance | R5-16 | typ. | $400 \Omega$ |
| Pulse duration at 15625 Hz | t5 | > | $10 \mu \mathrm{~s}$ |

[^33]
## CHARACTERISTICS (continued)

## Delivered output signals

Composite sync pulses (positive; pin 7)
Output voltage (peak-to-peak value)
Output resistance
at leading edge of pulse (emitter follower)
at trailing edge
Additional external load resistance

## Driver pulse (pin 2)

Output voltage (peak-to-peak value)
Average output current
Peak output current
Output resistance (low ohmic)
Output pulse duration when synchronized

| $V_{7-16(p-p)}$ | typ. | 10 V |
| :--- | :--- | ---: |
|  |  |  |
| $R_{7-16}$ | $\approx$ | $50 \Omega$ |
| $R_{7-16}$ | typ. | $2,2 \mathrm{k} \Omega$ |
| $R_{7-16 \text { (ext) }}$ | $>$ | $2 \mathrm{k} \Omega$ |

Permissible delay between leading edge of output pulse and flyback pulse at $\mathrm{t}_{5}=12 \mu \mathrm{~s}$

| $V_{2-16(p-p)}$ | typ. | 10 V |
| :--- | :--- | ---: |
| $\mathrm{I}_{2 \text { (AV) }}$ | $<$ | 20 mA |
| $\mathrm{I}_{2 \mathrm{M}}$ | $<$ | 200 mA |
| $\mathrm{R}_{2-16}$ | typ. | 2,5 or $15 \Omega^{*}$ |
| $\mathrm{t}_{2}$ |  | 12 to $32 \mu \mathrm{~S}^{* *}$ |

Supply voltage at which output pulses are obtained

| $\mathrm{t}_{\mathrm{o} \text { tot }}$ |  | 0 to $15 \mu \mathrm{~s}$ |
| :---: | :---: | :---: |
| $\mathrm{V}_{1-16}$ | > | 4 V |

* Depends on switch position and polarity output current. $R_{2-16}=2,5 \Omega$ is valid for $V_{2-16}=+10,5 \mathrm{~V}$ and a load between pins 2 and 16 (e.g. an external resistor).
** The output pulse duration is adjusted by shifting the leading edge ( $\mathrm{V}_{3-16}$ from 6 V to 8 V ). The pulse duration is a result of delay in the line output device and the action of the second control loop in the TBA920S.
For a line output stage with a BU108 high-voltage transistor the resulting duration is about $22 \mu \mathrm{~s}$, and in such a way that the line output transistor is switched on again about $8 \mu \mathrm{~s}$ after the middle of the line-flyback pulse. This pulse duration must be taken into account when designing the driver stage and driver transformer as this way of driving the line output device differs from the usual, i.e. a driver duty cycle of about $50 \%$.


## Oscillator

Frequency; free running ( $\mathrm{R}_{15-16}=3,3 \mathrm{k} \Omega$ )
Spread of frequency at

$$
R_{15-16}=3,3 \mathrm{k} \Omega ; \mathrm{C}_{14-16}=10 \mathrm{nF}
$$

Frequency change when decreasing the supply down to minimum 4 V

| $\mathrm{f}_{0}$ |  | 15625 Hz * |
| :---: | :---: | :---: |
| $\frac{\Delta f_{0}}{f_{0}}$ | $<$ | 1,5\% ** |
| $\left\|\frac{\Delta f_{0}}{f_{0}}\right\|$ | < | 10 \% |
| $\frac{\Delta f_{o}}{\Delta \mathrm{I}_{15}}$ | typ. | $16,5 \mathrm{~Hz} / \mu \mathrm{A}$ |
| $\frac{\Delta f_{o}}{f_{o}}$ | typ. | $\pm 5$ \% |
| $\frac{\delta \mathrm{f}_{\mathrm{o}}}{\mathrm{f}_{\mathrm{o}}} / \frac{\delta \mathrm{VP}_{\mathrm{P}}}{\mathrm{~V}_{\text {Pnom }}}$ | $<$ | 5 \% |

Loopgain of APC system
a. Time coincidence between sync pulse and flyback pulse or $\mathrm{V}_{10-16}>4,5 \mathrm{~V}$
b. No time coincidence or $\mathrm{V}_{10-16}<2 \mathrm{~V}$

Catching and holding range
$V_{12-16}$
0,8 to $5,5 \mathrm{~V}$
112M typ. $\pm 2 \mathrm{~mA}$
l12M typ. $\pm 6 \mathrm{~mA}$

Control loop 1 (between sync pulse and oscillator)
Control voltage range
Control current (peak values)

```
```

at \mp@subsup{V}{10-16}{}>4,5 V; V 6-16}>1,5 V

```
```

at \mp@subsup{V}{10-16}{}>4,5 V; V 6-16}>1,5 V
at \mp@subsup{V}{10-16}{<}}2\textrm{V};\mp@subsup{\textrm{V}}{6-16}{}>1,5\textrm{V

```
```

    at \mp@subsup{V}{10-16}{<}}2\textrm{V};\mp@subsup{\textrm{V}}{6-16}{}>1,5\textrm{V
    ```
```

Influence of supply voltage on frequency at $V p=12 \mathrm{~V}$
$\frac{\Delta f}{\Delta t}$
typ.
typ.
typ.
$\frac{\Delta f}{\Delta t}$
$\Delta f$

| $\frac{\Delta f}{\Delta t}$ | typ. | $1 \mathrm{kHz} / \mu \mathrm{s}$ |
| :--- | :--- | ---: |
| $\frac{\Delta f}{\Delta t}$ | typ. | $3 \mathrm{kHz} / \mu \mathrm{s}$ |
| $\Delta f$ | typ. | $\pm 1 \mathrm{kHz} \boldsymbol{\Delta}$ |



Fig. 2 Possibilities for oscillator frequency adjustment.

* The oscillator frequency can be changed for other TV standards by an appropriate value of $\mathrm{C}_{14-16}$.
** Exclusive external components tolerances.
© Adjustable with R12-15.


## CHARACTERISTICS (continued)

| Pull-in time for $\Delta \mathrm{f} / \mathrm{f}_{\mathrm{o}}= \pm 3 \%(\Delta \mathrm{f}=470 \mathrm{~Hz})$ | t | $\approx$ | 20 ms | (note 1) |
| :---: | :---: | :---: | :---: | :---: |
| Switch-over from large control sensitivity to small control sensitivity after catching | t | $\approx$ | 20 ms | (note 1) |
| Control loop // (between flyback pulse and oscillator) |  |  |  |  |
| Permissible delay between leading edge of output pulse (pin 2) and leading edge of flyback pulse | ${ }^{\text {d }}$ d tot |  | 0 to $15 \mu \mathrm{~s}$ |  |
| Static control error | $\frac{\Delta t}{\Delta t_{d}}$ | $<$ | 0,5\% | (note 2) |
| Output current during flyback pulse (peak value) | 14 M | typ. | $\pm 0,7 \mathrm{~mA}$ |  |
| Overall phase relation |  |  |  |  |
| Phase relation between leading edge of sync pulse and middle of flyback pulse | t | typ. | 4,9 $\mu \mathrm{s}$ | (note 3) |
| Tolerance of phase relation | $\|\Delta t\|$ | < | $0,4 \mu \mathrm{~s}$ | (note 4) |
| Voltage for $\mathrm{T}_{2}=12$ to $32 \mu \mathrm{~s}$ | $V_{3-16}$ |  | 6 to 8 V |  |
| Adjustment sensitivity | $\frac{\Delta T_{2}}{\Delta V_{3-16}}$ | typ. | $10 \mu \mathrm{~s} / \mathrm{V}$ |  |
| Input current | 13 | $<$ | $2 \mu \mathrm{~A}$ |  |

External switch-over of parameters (loop filter and loop gain) of control loop I (e.g. for video recorder application) see note 5 .
Required switch-over voltage

$$
\begin{aligned}
& \text { at } R_{11-16}=150 \Omega \\
& \text { at } R_{11-16}=2 \mathrm{k} \Omega
\end{aligned}
$$

Required switch-over current
at $R_{11-16}=150 \Omega ; V_{10-16}=4,5 \mathrm{~V}$

| $V_{10-16}$ | $>$ | $4,5 \mathrm{~V}$ |
| :--- | :--- | ---: |
| $V_{10-16}$ | $<$ | 2 V |

at $R_{11-16}=2 \mathrm{k} \Omega ; \mathrm{V}_{10-16}=2 \mathrm{~V}$
$110 \quad$ typ. $\quad 80 \mu \mathrm{~A}$ (note 6)
I10 typ. $120 \mu \mathrm{~A}$

## 1. See Fig. 1.

2. The control error is the remaining error in reference to the nominal phase position between leading edge of the sync pulse and the middle of the flyback pulse caused by a variation in delay of the line output stage.
3. This phase relation assumes a luminance delay line with a delay of 500 ns between the input of the sync separator and the drive to the picuture tube. If the sync separator is inserted after the luminance delay line or if there is no delay line at all (black-and-white sets), then the phase relation is achieved at $\mathrm{C}_{5-16}=560 \mathrm{pF}$.
4. The adjustment of the overall phase relation and consequently the leading edge of the output pulse at pin 2 occurs automatically by the control loop II or by applying a d.c. voltage to pin 3.
5. With sync pulses at pin 7 and 8 ; without RC network at pin 10 .

## 4 W AUDIO POWER AMPLIFIER WITH DC VOLUME CONTROL

## GENERAL DESCRIPTION

The TDA 1013B is an integrated audio amplifier circuit with DC volume control, encapsulated in a 9 -lead single in-line (SIL) plastic package. The wide supply voltage range makes this circuit ideal for applications in mains and battery-fed apparatus such as television receivers and record players.

The DC volume control stage has a logarithmic control characteristic with a range of more than 80 dB ; control is by means of a DC voltage variable between 2 and 6.5 V .

The audio amplifier has a well defined open loop gain and a fixed integrated closed loop. This device requires only a few external components and offers stability and performance.

## Features

- Few external components
- Wide supply voltage range
- Wide control range
- Pin compatible with TDA1013A
- Fixed gain
- High signal-to-noise ratio
- Thermal protection


## QUICK REFERENCE DATA

| parameter | conditions | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 'Supply voltage |  | $V_{P}$ | 10 | 18 | 40 | V |
| Repetitive peak output current |  | IORM | - | - | 1.5 | A |
| Total sensitivity | $\mathrm{P}_{\mathrm{o}}=2.5 \mathrm{~W} ;$ <br> DC control at max. gain | $\mathrm{V}_{\mathrm{i}}$ | 44 | 55 | 69 | mV |
| Audio amplifier |  |  |  |  |  |  |
| Output power | THD $=10 \% ; \mathrm{R}_{\mathrm{L}}=8 \Omega$ | $\mathrm{P}_{0}$ | 4.0 | 4.3 | - | W |
| Total harmonic distortion | $\mathrm{P}_{\mathrm{O}}=2.5 \mathrm{~W} ; \mathrm{R}_{\mathrm{L}}=8 \Omega$ | THD | - | 0.5 | 0.1 | \% |
| Sensitivity | $\mathrm{P}_{\mathrm{O}}=2.5 \mathrm{~W}$ | $\mathrm{V}_{\boldsymbol{i}}$ | 100 | 125 | 160 | mV |
| DC volume control unit |  |  |  |  |  |  |
| Gain control range |  | $\left\|\Delta \mathbf{G}_{\mathbf{v}}\right\|$ | 80 | - | - | dB |
| Signal handling | $\begin{aligned} & \mathrm{THD}<1 \% ; \\ & \mathrm{DC} \text { control }=\mathbf{0} \mathrm{dB} \end{aligned}$ | $V_{i}$ | 1.2 | 1.5 | - | V |
| Sensitivity (pin 6) | $\begin{aligned} & \mathrm{V}_{\mathrm{O}}=125 \mathrm{mV} ; \\ & \text { max. voltage gain } \end{aligned}$ | $V_{i}$ | 44 | 55 | 69 | mV |
| Input impedance (pin 8) |  | $\left\|Z_{i}\right\|$ | 23 | 29 | 35 | $\mathrm{k} \Omega$ |

## PACKAGE OUTLINE

9-lead SIL; plastic (SOT110B).


Fig. 1 Block diagram.

## PINNING

1 signal ground
2 amplifier output
3 supply voltage
4 electronic filter
5 amplifier input
6 control unit output
7 control voltage
8 control unit input
9 power ground

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)

| parameter | symbol | min. | max. | unit |
| :---: | :---: | :---: | :---: | :---: |
| Supply voltage | $V_{P}$ | - | 40 | V |
| Non-repetitive peak output current | ' OSM | - | 3 | A |
| Repetitive peak output current | IORM | - | 1.5 | A |
| Storage temperature range | $\mathrm{T}_{\text {stg }}$ | -65 | + 150 | ${ }^{\circ} \mathrm{C}$ |
| Crystal temperature | $\mathrm{T}_{\mathrm{c}}$ | - | +150 | ${ }^{\circ} \mathrm{C}$ |
| Total power dissipation | $\mathrm{P}_{\text {tot }}$ | see Fig. 2 |  |  |



Fig. 2 Power derating curve.

## HEATSINK DESIGN EXAMPLE

Assume $\mathrm{V}_{\mathrm{P}}=18 \mathrm{~V} ; \mathrm{R}_{\mathrm{L}}=8 \Omega ; \mathrm{T}_{\mathrm{amb}}=60^{\circ} \mathrm{C} ; \mathrm{T}_{\mathrm{C}}=150^{\circ} \mathrm{C}$ (max.); for a 4 W application, the maximum dissipation is approximately 2.5 W . The thermal resistance from junction to ambient can be expressed as:
$R_{\text {th } j-a}=R_{\text {th } j-t a b}+R_{\text {th tab-h }}+R_{\text {th h-a }}=$
$\frac{T_{j \max }-T_{a m b} \max }{P_{\max }}=\frac{150-60}{2.5}=36 \mathrm{~K} / \mathrm{W}$
Since $R_{\text {th } j-t a b}=9 \mathrm{~K} / \mathrm{W}$ and $R_{\text {th tab-h }}=1 \mathrm{~K} / \mathrm{W}, \mathrm{R}_{\text {th } h-a}=36-(9+1)=26 \mathrm{~K} / \mathrm{W}$.

## CHARACTERISTICS

$V_{P}=18 \mathrm{~V} ; \mathrm{R}_{\mathrm{L}}=8 \Omega ; f=1 \mathrm{kHz} ; \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$; see Fig. 10 ; unless otherwise specified

| parameter | conditions | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage range |  | $V_{P}$ | 10 | 18 | 40 | $\checkmark$ |
| Total quiescent current |  | $I_{\text {tot }}$ | - | 25 | 60 | mA |
| Noise output voltage | note 1 |  |  |  |  |  |
| at maximum gain | $\mathrm{R}_{\mathrm{S}}=0 \Omega$ | $v_{n}$ | - | 0.4 | - | mV |
| at maximum gain | $\mathrm{R}_{\mathrm{S}}=5 \mathrm{k} \Omega$ | $V_{n}$ | - | 0.4 | 1.4 | mV |
| at minimum gain | $\mathrm{R}_{\mathrm{S}}=0 \Omega$ | $V_{n}$ | - | 0.2 | - | mV |
| Total sensitivity | $\mathrm{P}_{\mathrm{o}}=2.5 \mathrm{~W} ;$ <br> DC control at max. gain | $\mathrm{V}_{i}$ | 44 | 55 | 69 | mV |
| Audio amplifier |  |  |  |  |  |  |
| Repetitive peak output current |  | IORM | - | - | 1.5 | A |
| Output power | THD $=10 \% ; \mathrm{R}_{\mathrm{L}}=8 \Omega$ | $\mathrm{P}_{0}$ | 4.0 | 4.3 | - | W |
| Total harmonic distortion | $\mathrm{P}_{\mathrm{O}}=2.5 \mathrm{~W} ; \mathrm{R}_{\mathrm{L}}=8 \Omega$ | THD | - | 0.5 | 1.0 | \% |
| Sensitivity | $\mathrm{P}_{\mathrm{O}}=2.5 \mathrm{~W}$ | $V_{i}$ | 100 | 125 | 160 | mV |
| Input impedance (pin 5) |  | $\left\|Z_{i}\right\|$ | 100 | 200 | 500 | $\mathrm{k} \Omega$ |
| Power bandwidth |  | Bp | - | $\begin{aligned} & 30 \text { to } \\ & 40000 \end{aligned}$ | - | Hz |
| DC volume control unit |  |  |  |  |  |  |
| Gain control range |  | $\left\|\Delta G_{v}\right\|$ | 80 | - | - | dB |
| Signal handling | $\begin{aligned} & \text { THD }<1 \% ; \\ & \text { DC control }=0 \mathrm{~dB} \end{aligned}$ | $\mathrm{V}_{\mathrm{i}}$ | 1.2 | 1.5 | - | V |
| Sensitivity (pin 6) | $\begin{aligned} & \mathrm{V}_{\mathrm{O}}=125 \mathrm{mV} ; \\ & \text { max. voltage gain } \end{aligned}$ | $\mathrm{V}_{\mathrm{i}}$ | 44 | 55 | 69 | mV |
| Input impedance (pin 8) |  | $\left\|z_{i}\right\|$ | 23 | 29 | 35 | $k \Omega$ |
| Output impedance (pin 6) |  | $\left\|Z_{0}\right\|$ | - | 60 | - | $\Omega$ |

## Note to the characteristics

1. Measured in a bandwidth in accordance with IEC 179, curve ' $A$ '.

## APPLICATION INFORMATION



Fig. 3 Output power as a function of supply voltage; $f=1 \mathrm{kHz}$;
THD $=10 \%$ and control voltage $\left(V_{7}\right)=6.5 \mathrm{~V}$.


Fig. 4 Power dissipation as a function of output power; $\mathrm{V}_{\mathrm{P}}=18 \mathrm{~V}$; $\mathrm{f}=1 \mathrm{kHz} ; \mathrm{R}_{\mathrm{L}}=8 \Omega$ and control voltage $\left(\mathrm{V}_{7}\right)=6.5 \mathrm{~V}$.

## APPLICATION INFORMATION (continued)



Fig. 5 Power bandwidth; $V_{P}=18 \mathrm{~V} ; \mathrm{R}_{\mathrm{L}}=8 \Omega$; THD $=10 \%$ and control voltage $\left(V_{7}\right)=6.5 \mathrm{~V}$.


Fig. 6 Total harmonic distortion as a function of frequency; $\mathrm{V}_{\mathrm{P}}=18 \mathrm{~V} ; \mathrm{R}_{\mathrm{L}}=8 \Omega ; \mathrm{P}_{\mathrm{O}}=2.5 \mathrm{~W}$ and control voltage $=6.5 \mathrm{~V}$.

------ 10 kHz

Fig. 7 Total harmonic distortion as a function of output power; $\mathrm{V}_{\mathrm{P}}=18 \mathrm{~V} ; \mathrm{R}_{\mathrm{L}}=8 \Omega$ and control voltage $=6.5 \mathrm{~V}$.


Fig. 8 Typical control curve.

APPLICATION INFORMATION (continued)


Fig. 9 Noise output voltage as a function of the control voltage; $\mathrm{V}=18 \mathrm{~V}$; $R_{L}=8 \Omega$ (in accordance with IEC 179 , curve ' $A$ ').

(1) Belongs to power supply circuitry.

Fig. 10 Application diagram.

## 1 TO 4 W AUDIO POWER AMPLIFIER

The TDA1015 is a monolithic integrated audio amplifier circuit in a 9-lead single in-line (SIL) plastic package. The device is especially designed for portable radio and recorder applications and delivers up to 4 W in a $4 \Omega$ load impedance. The very low applicable supply voltage of $3,6 \mathrm{~V}$ permits 6 V applications.
Special features are:

- single in-line (SIL) construction for easy mounting
- separated preamplifier and power amplifier
- high output power
- thermal protection
- high input impedance
- low current drain
- limited noise behaviour at radio frequencies


## QUICK REFERENCE DATA

| Supply voltage range | $V_{p}$ | 3,6 to 18 V |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Peak output current | lom | max. | 2,5 | A |
| Output power at $\mathrm{d}_{\text {tot }}=10 \%$ |  |  |  |  |
| $\mathrm{V}_{\mathrm{P}}=12 \mathrm{~V} ; \mathrm{R}_{\mathrm{L}}=4 \Omega$ | $\mathrm{P}_{\mathrm{o}}$ | typ. | 4,2 | W |
| $V_{P}=9 \mathrm{~V} ; \mathrm{R}_{\mathrm{L}}=4 \Omega$ | $\mathrm{P}_{\mathrm{o}}$ | typ. | 2,3 | W |
| $\mathrm{V}_{\mathrm{P}}=6 \mathrm{~V} ; \mathrm{R}_{\mathrm{L}}=4 \Omega$ | $\mathrm{P}_{0}$ | typ. | 1,0 | W |
| Total harmonic distortion at $\mathrm{P}_{\mathrm{O}}=1 \mathrm{~W} ; \mathrm{R}_{\mathrm{L}}=4 \Omega$ | $\mathrm{d}_{\text {tot }}$ | typ. | 0,3 | \% |
| Input impedance |  |  |  |  |
| preamplifier (pin 8) | $\left\|z_{i}\right\|$ | > | 100 |  |
| power amplifier (pin 6) | $\left\|z_{i}\right\|$ | typ. | 20 | $\mathrm{k} \Omega$ |
| Total quiescent current | $I_{\text {tot }}$ | typ. | 14 | mA |
| Operating ambient temperature | Tamb | -25 to | 150 |  |
| Storage temperature | $\mathrm{T}_{\text {stg }}$ | -55 to | 150 |  |

## PACKAGE OUTLINE

9-lead SIL; plastic (SOT 110B).


Fig. 1 Circuit diagram.

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)
Supply voltage
$V_{p}$

Peak output current
Total power dissipation
Storage temperature
Operating ambient temperature
IOM max. 2,5 A
see derating curve Fig. 2
$\mathrm{T}_{\text {stg }} \quad-55$ to $+150{ }^{\circ} \mathrm{C}$
Tamb $\quad-25$ to $+150{ }^{\circ} \mathrm{C}$
A.C. short-circuit duration of load
during sine-wave drive; $\mathrm{V}_{\mathrm{P}}=12 \mathrm{~V}$
$\mathrm{t}_{\mathrm{sc}} \quad$ max. $\quad 100$ hours
7278628.2


Fig. 2 Power derating curve.

## HEATSINK DESIGN

Assume $V_{P}=12 \mathrm{~V} ; \mathrm{R}_{\mathrm{L}}=4 \Omega ; \mathrm{T}_{\mathrm{amb}}=45^{\circ} \mathrm{C}$ maximum.
The maximum sine-wave dissipation is $1,8 \mathrm{~W}$.
$R_{\text {th } j-a}=R_{\text {th } j-t a b}+R_{\text {th tab-h }}+R_{\text {th h-a }}=\frac{150-45}{1,8}=58 \mathrm{~K} / \mathrm{W}$.
Where $R_{\text {th } j-a}$ of the package is $45 \mathrm{~K} / W$, so no external heatsink is required.

## D.C. CHARACTERISTICS

Supply voltage range
Repetitive peak output current
Total quiescent current at $\mathrm{V}_{\mathrm{P}}=12 \mathrm{~V}$

|  | 3,6 to 18 V |  |
| :--- | :--- | ---: |
| $\mathrm{~V}_{\mathrm{P}}$ | $<$ | 2 A |
| IORM | $<$ |  |
| typ. | 14 mA |  |
| tot | typ. | 25 mA |

## A.C. CHARACTERISTICS

$\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{P}}=12 \mathrm{~V} ; \mathrm{R}_{\mathrm{L}}=4 \Omega ; \mathrm{f}=1 \mathrm{kHz}$ unless otherwise specified; see also Fig. 3.
A.F. output power at $\mathrm{d}_{\text {tot }}=10 \%$ (note 1) with bootstrap:

| $V_{P}=12 \mathrm{~V} ; \mathrm{R}_{\mathrm{L}}=4 \Omega$ | $\mathrm{P}_{\mathrm{o}}$ | typ. |
| :--- | :--- | :--- |
| $\mathrm{V}_{\mathrm{P}}=9,2 \mathrm{~W} ; \mathrm{R}_{\mathrm{L}}=4 \Omega$ | $\mathrm{P}_{\mathrm{O}}$ | typ. |
| $\mathrm{V}_{\mathrm{P}}=6 \mathrm{~V} ; \mathrm{R}_{\mathrm{L}}=4 \Omega$ | $\mathrm{P}_{\mathrm{O}}$ | typ. |
| without bootstrap: | $1,0 \mathrm{~W}$ |  |
| $\mathrm{~V}_{\mathrm{P}}=12 \mathrm{~V} ; \mathrm{R}_{\mathrm{L}}=4 \Omega$ |  |  |

Voltage gain:
preamplifier (note 2)
power amplifier
total amplifier
Total harmonic distortion at $\mathrm{P}_{\mathrm{O}}=1,5 \mathrm{~W}$
Frequency response; -3 dB (note 3)
Input impedance:
preamplifier (note 4)
power amplifier
Output impedance preamplifier
Output voltage preamplifier (r.m.s. value)
$d_{\text {tot }}<1 \%$ (note 2)
Noise output voltage (r.m.s. value; note 5 )
$\mathrm{R}_{\mathrm{S}}=0 \Omega$
$\mathrm{R}_{\mathrm{S}}=10 \mathrm{k} \Omega$
Noise output voltage at $f=500 \mathrm{kHz}$ (r.m.s. value) $B=5 \mathrm{kHz} ; \mathrm{R}_{\mathrm{S}}=0 \Omega$
Ripple rejection (note 6)
$f=100 \mathrm{~Hz} \quad$ RR typ. 38 dB

## Notes

1. Measured with an ideal coupling capacitor to the speaker load.
2. Measured with a load resistor of $20 \mathrm{k} \Omega$.
3. Measured at $P_{0}=1 \mathrm{~W}$; the frequency response is mainly determined by C 1 and C 3 for the low frequencies and by C 4 for the high frequencies.
4. Independent of load impedance of preamplifier.
5. Unweighted r.m.s. noise voltage measured at a bandwidth of 60 Hz to 15 kHz ( $12 \mathrm{~dB} /$ octave).
6. Ripple rejection measured with a source impedance between 0 and $2 \mathrm{k} \Omega$ (maximum ripple amplitude : 2 V ).
7. The tab must be electrically floating or connected to the substrate (pin 9).


Fig. 3 Test circuit.

APPLICATION INFORMATION


Fig. 4 Circuit diagram of a 1 to 4 W amplifier.


Fig. 5 Total quiescent current as a function of supply voltage.


Fig. 6 Total harmonic distortion as a function of output power across $R_{L}$; with bootstrap; - - - without bootstrap; $f=1 \mathrm{kHz}$; typical values. The available output power is $5 \%$ higher when measured at pin 2 (due to series resistance of C 10 ).


Fig. 7 Output power across $R_{L}$ as a function of supply voltage with bootstrap; $d_{\text {tot }}=10 \%$; typical values. The available output power is $5 \%$ higher when measured at pin 2 (due to series resistance of C10).


Fig. 8 Voltage gain as a function of frequency; $P_{0}$ relative to $0 \mathrm{~dB}=1 \mathrm{~W} ; \mathrm{V}_{\mathrm{P}}=12 \mathrm{~V} ; \mathrm{R}_{\mathrm{L}}=4 \Omega$.


Fig. 9 Total harmonic distortion as a function of frequency; $\mathrm{P}_{\mathrm{O}}=1 \mathrm{~W} ; \mathrm{V}_{\mathrm{P}}=12 \mathrm{~V} ; \mathrm{R}_{\mathrm{L}}=4 \Omega$.


Fig. 10 Ripple rejection as a function of R 2 (see Fig. 4); $\mathrm{R}_{\mathrm{S}}=0$; typical values.


Fig. 11 Noise output voltage as a function of R2 (see Fig. 4); measured according to A-curve; capacitor C 5 is adapted for obtaining a constant bandwidth.


Fig. 12 Noise output voltage as a function of frequency; curve a: total amplifier; curve b: power amplifier; B $=5 \mathrm{kHz} ; \mathrm{R}_{\mathrm{S}}=0$; typical values.


Fig. 13 Voltage gain as a function of R2 (see Fig. 4).

## 0,5 W AUDIO POWER AMPLIFIER

## GENERAL DESCRIPTION

The TDA1015T is a low-cost audio amplifier which can deliver up to $0,5 \mathrm{~W}$ output power into a $16 \Omega$ load impedance at a supply voltage of 9 V . The amplifier is specially designed for portable applications such as radios and recorders. The IC has a very low supply voltage requirement ( $3,6 \mathrm{~V} \mathrm{~min}$.).

## Features

- High input impedance
- Separated preamplifier and power amplifier
- Limited noise behaviour at radio frequencies
- Short-circuit protected
- Miniature encapsulation


## OUICK REFERENCE DATA

| Supply voltage range | $V_{p}$ | 3,6 to 12 V |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Peak output current | IOM | max. |  | A |
| Output power | $\mathrm{P}_{0}$ | typ. | 0,5 | W |
| Voltage gain power amplifier | $\mathrm{G}_{\mathrm{v} 1}$ | typ. | 29 |  |
| Voltage gain preamplifier | $\mathrm{G}_{\mathrm{v} 2}$ | typ. | 23 |  |
| Total quiescent current | ${ }_{\text {tot }}$ | max. | 22 |  |
| Operating ambient temperature range | Tamb | -25 to $+150{ }^{\circ} \mathrm{C}$ |  |  |
| Storage temperature range | $\mathrm{T}_{\text {stg }}$ | -55 to $+150{ }^{\circ} \mathrm{C}$ |  |  |

## PACKAGE OUTLINE



Fig. 1 Block diagram.

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)
Supply voltage
Peak output current
Total power dissipation

| $V_{P}$ | max. | 12 V |
| :--- | ---: | ---: |
| IOM | $\max$ | 1 A |

Storage temperature range see derating curve Fig. 2
A.C. short-circuit duration of load during sine-wave drive at $V P=9 \mathrm{~V}$ $t_{\text {sc }}$ max. 1 hour


Fig. 2 Power derating curve.

## CHARACTERISTICS

$T_{a m b}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{P}}=9 \mathrm{~V} ; \mathrm{R}_{\mathrm{L}}=16 \Omega ; \mathrm{f}=1 \mathrm{kHz}$; see Fig. 3; unless otherwise specified

| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage | $V_{P}$ | 3,6 | 9 | 12 | V |
| Repetitive peak output current | IORM | - | - | 1 | A |
| Total quiescent current | $\mathrm{I}_{\text {tot }}$ | - | 12 | 22 | mA |
| A.F. output power at $d_{\text {tot }}=10 \%$ (note 1) |  |  |  |  |  |
| $V_{P}=9 \mathrm{~V} ; \mathrm{R}_{\mathrm{L}}=16 \Omega$ | $\mathrm{P}_{0}$ | - | 0,5 | - | w |
| $\mathrm{V}_{\mathrm{P}}=6 \mathrm{~V} ; \mathrm{R}_{\mathrm{L}}=8 \Omega$ | $\mathrm{P}_{0}$ | - | 0,3 | - | W |
| Voltage gain power amplifier | $\mathrm{G}_{\mathrm{v} 1}$ | - | 29 | - | dB |
| Voltage gain preamplifier (note 2) | $\mathrm{G}_{\mathrm{v} 2}$ | - | 23 | - | dB |
| Total voltage gain | $\mathrm{G}_{\text {tot }}$ | 49 | 52 | 55 | dB |
| Frequency response at -3 dB (note 3) | B | - | $\begin{array}{r} 60 \text { to } \\ 15000 \end{array}$ | - | Hz |
| Input impedance power amplifier | $\left\|Z_{i 1}\right\|$ | - | 20 | - | k $\Omega$ |
| Input impedance preamplifier (note 4) | $\left\|Z_{i 2}\right\|$ | 100 | 200 | - | k $\Omega$ |
| Output impedance preamplifier | $\left\|Z_{02}\right\|$ | 0,5 | 1 | 1,5 | k $\Omega$ |
| $\begin{aligned} & \text { Output voltage preamplifier (r.m.s. value) } \\ & d_{\text {tot }}<1 \% \text { (note } 2 \text { ) } \end{aligned}$ | $\mathrm{V}_{\mathrm{o}}$ (rms) | - | 0,7 | - | V |
| Noise output voltage (r.m.s. value) (note 5) |  |  |  |  |  |
| $\mathrm{R}_{\mathrm{S}}=0 \Omega$ | $V_{\mathrm{n}}(\mathrm{rms})$ | - | 0,2 | - | mV |
| $\mathrm{R}_{\mathrm{S}}=10 \mathrm{k} \Omega$ | $V_{\mathrm{n}}(\mathrm{rms})$ | - | 0,5 | - | mV |
| Noise output voltage (r.m.s. value) $\mathrm{f}=500 \mathrm{kHz} ; \mathrm{B}=5 \mathrm{kHz} ; \mathrm{R}_{\mathrm{S}}=0 \Omega$ | $V_{\mathrm{n}}(\mathrm{rms})$ | - | 8 | - | $\mu \mathrm{V}$ |
| Ripple rejection at $f=100 \mathrm{~Hz}$; $\mathrm{C} 2=1 \mu \mathrm{~F}$ (note 6 ) | RR | - | 38 | - | dB |

## Notes to the characteristics

1. Output power is measured with an ideal coupling capacitor to the speaker load.
2. Measured with a load resistance of $20 \mathrm{k} \Omega$.
3. The frequency response is mainly determined by the capacitors, C1, C3 (low frequency) and C4 (high frequency).
4. Independent of load impedance of preamplifier.
5. Effective unweighted r.m.s. noise voltage measured in a bandwidth from 60 Hz to 15 kHz (slopes $12 \mathrm{~dB} /$ octave).
6. Ripple rejection measured with a source impedance between 0 and $2 \mathrm{k} \Omega$ (maximum ripple amplitude of 2 V ).

## APPLICATION INFORMATION



Fig. 3 Test circuit.


Fig. 4 Total quiescent current as a function of supply voltage.


Fig. 5 Output power as a function of supply voltage; $d_{\text {tot }}=10 \% ; f=1 \mathrm{kHz}$.
——measured in Fig. 3
---- measured with a $1,5 \mathrm{M} \Omega$ resistor connected between pins 7 and 2.


Fig. 6 Total distortion as a function of output power; $V_{P}=9 \mathrm{~V} ; \mathrm{R}_{\mathrm{L}}=16 \Omega ; \mathrm{f}=1 \mathrm{kHz}$.
——_measured in Fig. 3
---- measured with a $1,5 \mathrm{M} \Omega$ resistor connected between pins 7 and 2.


Fig. 7 Application circuit for power stage only and battery power supply; $G_{V 1}=29 \mathrm{~dB} ;\left|\mathrm{Z}_{\mathrm{i} 1}\right|=20 \mathrm{k} \Omega$.


Fig. 8 Application circuit for preamplifier and power amplifier stages and battery power supply; $\mathrm{G}_{\mathrm{v} \text { tot }}=52 \mathrm{~dB} ;\left|\mathrm{Z}_{\mathrm{i} 2}\right|=200 \mathrm{k} \Omega$.

## SIGNAL-SOURCES SWITCH

The TDA1029 is a dual operational amplifier (connected as an impedance converter) each amplifier having 4 mutually switchable inputs which are protected by clamping diodes. The input currents are independent of switch position and the outputs are short-circuit protected.
The device is intended as an electronic two-channel signal-source switch in a.f. amplifiers.

## QUICK REFERENCE DATA

| Supply voltage range (pin 14) |  | $\begin{gathered} 6 \text { to } 23 \mathrm{~V} \\ -30 \text { to }+80^{\circ} \mathrm{C} \end{gathered}$ |  |
| :---: | :---: | :---: | :---: |
| Operating ambient temperature | $\mathrm{T}_{\mathrm{amb}}$ |  |  |
| Supply voltage (pin 14) | $V_{P}$ | typ. | 20 V |
| Current consumption | 114 | typ. | 3,5 mA |
| Maximum input signal handling (r.m.s. value) | $V_{i}(\mathrm{rms})$ | typ. | 6 V |
| Voltage gain | $\mathrm{G}_{\mathrm{v}}$ | typ. | 1 |
| Total harmonic distortion | $\mathrm{d}_{\text {tot }}$ | typ. | 0,01 \% |
| Crosstalk | $\alpha$ | typ. | 70 dB |
| Signal-to-noise ratio | S/N | typ. | 120 dB |

## PACKAGE OUTLINE

16-lead DIL; plastic (SOT38).


Fig. 1 Block diagram.

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)

| Supply voltage (pin 14) | $V_{P}$ | max. |  | $v$ |
| :---: | :---: | :---: | :---: | :---: |
| Input voltage (pins 1 to 8) | $\begin{aligned} & v_{1} \\ & -v_{1} \end{aligned}$ | max. <br> max. | $\begin{aligned} & V_{p} \\ & 0 . \end{aligned}$ |  |
| Switch control voltage (pins 11, 12 and 13) | $V_{S}$ | 0 to 23 V |  |  |
| Input current | $\pm 11$ | max. |  |  |
| Switch control current | ${ }^{-1}$ | max. |  |  |
| Total power dissipation | $P_{\text {tot }}$ | max. | 800 |  |
| Storage temperature | $\mathrm{T}_{\text {stg }}$ | -55 to | 150 |  |
| Operating ambient temperature | Tamb | -30 to |  |  |

## CHARACTERISTICS

$\mathrm{V}_{\mathrm{P}}=20 \mathrm{~V}$; $\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$; unless otherwise specified
Current consumption

$$
\text { without load; } l_{9}=I_{15}=0
$$

Supply voltage range (pin 14)

|  |  |
| :--- | ---: |
| $l_{14} \quad$ typ. | $3,5 \mathrm{~mA}$ <br> 2 to 5 mA |
| $\mathrm{~V}_{\mathrm{P}}$ | 6 to 23 V |

## Signal inputs

Input offset voltage
of switched-on inputs
$\mathrm{R}_{\mathrm{S}} \leqslant 1 \mathrm{k} \Omega$
Input offset current
of switched-on inputs
Input offset current
of a switched-on input with respect to a
non-switched-on input of a channel
Input bias current
independent of switch position
Capacitance between adjacent inputs
D.C. input voltage range

Supply voltage rejection ratio; $\mathrm{R}_{\mathrm{S}} \leqslant 10 \mathrm{k} \Omega$
Equivalent input noise voltage
$\mathrm{R}_{\mathrm{S}}=0 ; \mathrm{f}=20 \mathrm{~Hz}$ to 20 kHz (r.m.s. value)
Equivalent input noise current
$\mathrm{f}=20 \mathrm{~Hz}$ to 20 kHz (r.m.s. value)
Crosstalk between a switched-on input and a non-switched-on input; measured at the output at $R_{S}=1 \mathrm{k} \Omega ; f=1 \mathrm{kHz}$
typ. $\quad 2 \mathrm{mV}$
$<\quad 10 \mathrm{mV}$
typ. $\quad 20 n A$ $<\quad 200 \mathrm{nA}$
typ. $\quad 20 \mathrm{nA}$
$<\quad 200 \mathrm{nA}$
typ. $\quad 250$ nA
< $\quad 950 \mathrm{nA}$
typ. $\quad 0,5 \mathrm{pF}$
3 to 19 V
SVRR typ. $\quad 100 \mu \mathrm{~V} / \mathrm{V}$
$V_{\mathrm{n} \text { (rms) }}$ typ. $\quad 3,5 \mu \mathrm{~V}$
In(rms) typ. $0,05 \mathrm{nA}$
$\alpha \quad$ typ. $\quad 100 \mathrm{~dB}$

## CHARACTERISTICS (continued)

## Signal amplifier

Voltage gain of a switched-on input

$$
\text { at } \mathrm{I}_{\mathrm{g}}=\mathrm{I}_{15}=0 ; \mathrm{R}_{\mathrm{L}}=\infty
$$

Current gain of a switched-on amplifier

| $\mathrm{G}_{\mathrm{v}}$ | typ. | 1 |
| :--- | :--- | ---: |
| $\mathrm{G}_{\mathrm{i}}$ | typ. | $10^{5}$ |

## Signal outputs

Output resistance (pins 9 and 15)
Output current capability at $\mathrm{V}_{\mathrm{P}}=6$ to 23 V
Frequency limit of the output voltage

$$
\begin{array}{llll}
\mathrm{V}_{\mathrm{i}(\mathrm{p}-\mathrm{p})}=1 \mathrm{~V} ; \mathrm{R}_{\mathrm{S}}=1 \mathrm{k} \Omega ; \mathrm{R}_{\mathrm{L}}=10 \mathrm{M} \Omega ; \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF} & \text { f } & \text { typ. } & 1,3 \mathrm{MHz} \\
\text { Slew rate (unity gain) } ; \Delta \mathrm{V}_{9-16} / \Delta \mathrm{t} ; \Delta \mathrm{V}_{15-16} / \Delta \mathrm{t} & & &
\end{array}
$$

$$
R_{L}=10 \mathrm{M} \Omega ; \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}
$$

Bias voltage
D.C. output voltage

Output resistance
$\mathrm{R}_{\mathbf{0}} \quad$ typ. $\quad 400 \Omega$
$\pm \mathrm{Ig} ; \pm \mathrm{I}_{15} \quad$ typ. $\quad 5 \mathrm{~mA}$
typ. $\quad 2 \mathrm{~V} / \mu \mathrm{s}$
typ. $11 \mathrm{~V}^{*}$ 10,2 to $11,8 \mathrm{~V}$
typ. $\quad 8,2 \mathrm{k} \Omega$

Switch control

| switched-on <br> inputs | interconnected <br> pins | control voltages |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | $\mathrm{V}_{11-16}$ | $\mathrm{~V}_{12}-16$ | $\mathrm{~V}_{13}-16$ |  |
| $\mathrm{I}-1, \mathrm{II}-1$ | $1-15,5-9$ | H | H | H |
| $\mathrm{I}-2, \mathrm{II}-2$ | $2-15,6-9$ | H | H | L |
| $\mathrm{I}-3, \mathrm{II}-3$ | $3-15,7-9$ | H | L | H |
| $\mathrm{I}-4, \mathrm{II}-4$ | $4-15,8-9$ | L | H | H |
| $\mathrm{I}-4, \mathrm{II}-4$ | $4-15,8-9$ | L | H |  |
| $\mathrm{I}-4, \mathrm{II}-4$ | $4-15,8-9$ | L | H | L |
| $\mathrm{I}-4, \mathrm{II}-4$ | $4-15,8-9$ | L | L | L |
| $\mathrm{I}-3, \mathrm{II}-3$ | $3-15,7-9$ | H | L | L |

In the case of offset control, an internal blocking circuit of the switch control ensures that not more than one input will be switched on at a time. In that case safe switching-through is obtained at $\mathrm{V}_{\mathrm{SL}} \leqslant 1,5 \mathrm{~V}$.

Control inputs (pins 11, 12 and 13)
Required voltage

| HIGH | $\mathrm{V}_{\text {SH }}$ | > | $3,3 \mathrm{~V}$ ** |
| :---: | :---: | :---: | :---: |
| LOW | $\mathrm{V}_{\text {SL }}$ | $<$ | 2,1 V |
| put current |  |  |  |
| HIGH (leakage current) | ISH | $<$ | $1 \mu \mathrm{~A}$ |
| LOW (control current) | ${ }^{-1} \mathrm{SL}$ | $<$ | $250 \mu \mathrm{~A}$ |

* $\mathrm{V}_{10-16}$ is typically $0,5 \cdot \mathrm{~V}_{14-16}+1,5 \cdot \mathrm{~V}_{\mathrm{BE}}$.
** Or control inputs open ( $\mathrm{R}_{11,12,13-16}>33 \mathrm{M} \Omega$ ).


## APPLICATION INFORMATION

$\mathrm{V}_{\mathrm{P}}=20 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$; measured in Fig. 1; $\mathrm{R}_{\mathrm{S}}=47 \mathrm{k} \Omega ; \mathrm{C}_{\mathrm{i}}=0,1 \mu \mathrm{~F} ; \mathrm{R}_{\text {bias }}=470 \mathrm{k} \Omega ; \mathrm{R}_{\mathrm{L}}=4,7 \mathrm{k} \Omega$; $C_{L}=100 \mathrm{pF}$ (unless otherwise specified)

Voltage gain
Output voltage variation when switching the inputs

Total harmonic distortion over most of signal range (see Fig. 4)
$V_{i}=5 \mathrm{~V} ; f=1 \mathrm{kHz}$
$V_{i}=5 \mathrm{~V} ; \mathrm{f}=20 \mathrm{~Hz}$ to 20 kHz
Output signal handling $d_{\text {tot }}=0,1 \% ; f=1 \mathrm{kHz}$ (r.m.s. value)

Noise output voltage (unweighted) $f=20 \mathrm{~Hz}$ to 20 kHz (r.m.s. value)

Noise output voltage (weighted) $\mathrm{f}=20 \mathrm{~Hz}$ to 20 kHz (in accordance with DIN 45405)
Amplitude response $V_{i}=5 \mathrm{~V} ; \mathrm{f}=20 \mathrm{~Hz}$ to $20 \mathrm{kHz} ; \mathrm{C}_{\mathrm{i}}=0,22 \mu \mathrm{~F}$

Crosstalk between a switched-on input and a non-switched-on input; measured at the output at $\mathrm{f}=1 \mathrm{kHz} \quad \alpha \quad$ typ. $75 \mathrm{~dB}{ }^{* *}$
Crosstalk between switched-on inputs and the outputs of the other channels
$\mathrm{G}_{v} \quad$ typ. $-1,5 \mathrm{~dB}$

| $\Delta V_{9-16}$ | typ. | 10 mV |
| :---: | :---: | :---: |
| $\Delta V_{15-16}$ | < | 100 mV |


| $d_{\text {tot }}$ | typ. | $0,01 \%$ |
| :--- | :--- | :--- |
| $d_{\text {tot }}$ | typ. | $0,02 \%$ |
| $d_{\text {tot }}$ | typ. | $0,03 \%$ |


$V_{0}(\mathrm{rms}) \quad$| typ. |
| :--- |
| $5,0 \mathrm{~V}$ |

$V_{\mathrm{n}}(\mathrm{rms}) \quad$ typ. $\quad 5 \mu \mathrm{~V}$
$V_{n} \quad$ typ. $\quad 12 \mu \mathrm{~V}$
$\left.\begin{array}{l}\Delta \mathrm{V}_{9-16} ; \\ \Delta \mathrm{V}_{15-16}\end{array}\right\}<0,1 \mathrm{~dB} *$ $\alpha \quad$ typ. $\quad 90 \mathrm{~dB}^{* *}$

* The lower cut-off frequency depends on values of $R_{\text {bias }}$ and $C_{i}$.
** Depends on external circuitry and RS. The value will be fixed mostly by capacitive crosstalk of the external components.


Fig. 2 Equivalent input noise current.


Fig. 3 Equivalent input noise voltage.


Fig. 4 Total harmonic distortion as a function of r.m.s. output voltage.
— $\mathrm{f}=1 \mathrm{kHz}$ - - - $-\mathrm{f}=20 \mathrm{kHz}$.


Fig. 5 Output voltage as a function of supply voltage.


Fig. 6 Noise output voltage as a function of input resistance; $G_{v}=1 ; f=20 \mathrm{~Hz}$ to 20 kHz .
$-V_{\mathrm{n}}$ (output); $--\mathrm{V}_{\mathrm{n}}\left(\mathrm{R}_{\mathrm{S}}\right)$.

## APPLICATION NOTES

## Input protection circuit and indication



Fig. 7 Circuit diagram showing input protection and indication.

## Unused signal inputs

Any unused inputs must be connected to a d.c. (bias) voltage, which is within the d.c. input voltage range; e.g. unused inputs can be connected directly to pin 10.

## Circuits with standby operation

The control inputs (pins 11,12 and 13) are high-ohmic at $\mathrm{V}_{\mathrm{SH}} \leqslant 20 \mathrm{~V}$ ( $\mathrm{ISH}_{\mathrm{SH}} \leqslant 1 \mu \mathrm{~A}$ ), as well as, when the supply voltage (pin 14) is switched off.


Fig. 8 TDA1029 connected as a four input stereo source selector.



Fig. 10 TDA1029 connected as a third-order active high-pass filter with Butterworth response and component values chosen according to the method proposed by Fjällbrant. It is a four-function circuit which can select mute, rumble filter, subsonic filter and linear response.

Switch control

| function | $\mathrm{V}_{11-16}$ | $\mathrm{~V}_{12-16}$ | $\mathrm{~V}_{13 \text {-16 }}$ |
| :--- | :---: | :---: | :---: |
| linear | H | H | H |
| subsonic filter 'on' | H | H | L |
| rumble filter 'on' | H | L | X |
| mute 'on' | L | X | X |



Fig. 11 Frequency response curves for the circuit of Fig: 10.

## EAST-WEST CORRECTION DRIVER CIRCUIT

The TDA1082 is a monolithic integrated circuit driving east-west correction of colour tubes in television receivers. The circuit can be used for class-A and class-D operation and incorporates the following functions:

- differential input amplifier
- squaring stage
- differential output amplifier with driver stage
- protection stage with threshold
- switching off the correction during flyback
- voltage stabilizer


## QUICK REFERENCE DATA

| Supply voltage (pin 1) | $V_{p}$ | typ. | 12 |  |
| :---: | :---: | :---: | :---: | :---: |
| Current consumption | ${ }^{\prime} \mathrm{p}$ | typ. |  | mA |
| Total power dissipation | $\mathrm{P}_{\text {tot }}$ | max. | 600 |  |
| Operating ambient temperature range | Tamb | 0 to $+70{ }^{\circ} \mathrm{C}$ |  |  |
| Collector voltage drift external transistor | $\Delta \mathrm{V}_{\mathrm{C}}$ | typ. | 0,7 |  |

## PACKAGE OUTLINE

16-lead DIL; plastic (SOT38).


Fig. 1 Block diagram with external components (class-A operation). Also used as test circuit.

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)
Supply voltage (pin 1)
Output current (pin 15)
Total power dissipation
Storage temperature range
Operating ambient temperature range

| $V_{P}$ | max. | 16 V |
| :--- | :--- | ---: |
| $-\mathrm{I}_{\mathrm{O}}$ | $\max$. | 50 mA |
| $\mathrm{P}_{\text {tot }}$ | $\max$. | 600 mW |
| $\mathrm{~T}_{\text {stg }}$ | -25 | to $+150{ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {amb }}$ | 0 to $+70{ }^{\circ} \mathrm{C}$ |  |

## Voltages

with respect to ground (pin 2)
Pins 1, 5, 7, 8, 9, 12, 13 and 16
Pins 3 and 4
Pins 10,11 and 15

## Currents

Pins 3, 4 and 6
Pin 14
Pins 15 and $16\left(-I_{15}\right.$ and $\left.+l_{16}\right)$
min. max.
$0 \quad 16 \mathrm{~V}$
$0 \quad-V$
$0 \quad 5 \mathrm{~V}$

## CHARACTERISTICS

$\mathrm{V}_{\mathrm{P}}=12 \mathrm{~V}$ (range 10,5 to 14 V ); $\mathrm{T}_{\mathrm{amb}}=25$; measured in circuit Fig. 1 with colour tube A66-500X; unless otherwise specified

## Supply

Voltage range
Voltage peak value
Current range
Current typical value

| $V_{P}$ | 10,5 to | 14 V |
| :--- | :--- | :--- |
| $V_{P M}$ | $\max$. | 15 V |
| $\mathrm{I}_{\mathrm{P}}$ | 11 to | 30 mA |
| $\mathrm{I}_{\mathrm{P}}$ | typ. | 17 mA |

Sawtooth signal (pin 10 or 11)
Input voltage d.c. value
Input resistance
$\mathrm{V}_{\mathrm{i}} \quad$ typ. $2,5 \mathrm{~V}$

## Correcting signals (pin 13)

Input voltage d.c. value
Input current

| $\mathrm{V}_{13}$ | typ. | $0,6 \mathrm{~V}$ |
| :--- | :--- | :--- |
| $\mathrm{I}_{13}$ | typ. | $0,5 \mathrm{~mA}$ |

Flyback keying (pin 3)
Input current range
Peak value, $\mathrm{d}=5 \%$
I3 0,05 to 5 mA

Threshoid (pin 14)
Input voltage at $\mathrm{I}_{14}=200 \mu \mathrm{~A}$ for switching off the driver stage

$\mathrm{V}_{\mathrm{i}} \quad$| typ. |
| :--- |
| 7,2 | to | 8 V |
| ---: |
| $8,8 \mathrm{~V}$ |

Output stage (pin 6)
Generator current
Flyback differential amplifier (pin 5)
D.C. value output voltage

Output resistance
Squaring stage (pin 7)
D.C. value output voltage

Peak to peak value output voltage
Output resistance
Correction trapezoidal deformation (pins 9 and 12)
D.C. voltage

Output resistance
Driver output (pin 15)
Output current

| $V_{7}$ | typ. | 6 V |
| :--- | :--- | ---: |
| $\mathrm{~V}_{7}(\mathrm{p}-\mathrm{p})$ | typ. | $1,5 \mathrm{~V}$ |
| $\mathrm{R}_{7}$ | 5,6 to | $9,4 \mathrm{k} \Omega$ |
|  | typ. | $7,5 \mathrm{k} \Omega$ |

Drift of d.c. collector voltage
Of external transistor in closed loop
$\mathrm{T}_{\mathrm{amb}}=15$ to $70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CO}}=8 \mathrm{~V}$
$\Delta V_{C} \quad$ typ. $\quad 0,7 \mathrm{~V}$


Fig. 2 Application circuit E-W-correction (class-D operation).

## 12 to $20 \mathrm{~W} \mathrm{HI}-F I$ AUDIO POWER AMPLIFIER

The TDA1512 is a monolithic integrated hi-fi audio power amplifier designed for asymmetrical power supplies for mains-fed apparatus.
Special features are:

- Thermal protection
- Low intermodulation distortion
- Low transient intermodulation distortion
- Built-in output current limiter
- Low input offset voltage
- Output stage with low cross-over distortion
- Single in-line (SIL) power package


## QUICK REFERENCE DATA

| Supply voltage range | $V_{P}$ | 15 to 35 V |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Total quiescent current at $\mathrm{V}_{\mathrm{p}}=25 \mathrm{~V}$ | $I_{\text {tot }}$ | typ. |  | mA |
| Output power at $d_{\text {tot }}=0,7 \%$ sine-wave power |  |  |  |  |
| $V_{P}=25 \mathrm{~V} ; \mathrm{R}_{\mathrm{L}}=4 \Omega$ | $\mathrm{P}_{0}$ | typ. | 13 |  |
| $\mathrm{V}_{\mathrm{P}}=25 \mathrm{~V} ; \mathrm{R}_{\mathrm{L}}=8 \Omega$ | $\mathrm{P}_{0}$ | typ. |  | W |
| music power |  |  |  |  |
| $\mathrm{V}_{\mathrm{P}}=32 \mathrm{~V} ; \mathrm{R}_{\mathrm{L}}=4 \Omega$ | $\mathrm{P}_{0}$ | typ. | 21 |  |
| $V_{P}=32 \mathrm{~V} ; \mathrm{R}_{\mathrm{L}}=8 \Omega$ | $P_{0}$ | typ. | 12 |  |
| Closed-loop voltage gain (externally determined) | $\mathrm{G}_{\mathrm{c}}$ | typ. | 30 |  |
| Input resistance (externally determined) | $\mathrm{R}_{\mathrm{i}}$ | typ. | 20 | $k \Omega$ |
| Signal-to-noise ratio at $\mathrm{P}_{0}=50 \mathrm{~mW}$ | $\mathrm{S} / \mathrm{N}$ | typ. | 72 |  |
| Supply voltage ripple rejection at $f=100 \mathrm{~Hz}$ | RR | typ. | 50 | dB |

## PACKAGE OUTLINES

TDA1512: 9-lead SIL; plastic power (SOT131).
TDA1512Q: 9-lead SIL-bent-to-DIL; plastic power (SOT157).


## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)

| Supply voltage | $V_{P}$ | max. | 35 V |
| :--- | :--- | :--- | ---: |
| Repetitive peak output current | $\mathrm{I}_{\mathrm{ORM}}$ | $\max$. | $3,2 \mathrm{~A}$ |
| Non-repetitive peak output current | $\mathrm{I}_{\mathrm{OSM}}$ | max. | 5 A |

## Total power dissipation

see derating curve Fig. 2
Storage temperature
Operating ambient temperature

| $\mathrm{T}_{\text {stg }}$ | -55 to $+150{ }^{\circ} \mathrm{C}$ |
| :--- | :--- |
| $\mathrm{T}_{\mathrm{amb}}$ | -25 to $+150{ }^{\circ} \mathrm{C}$ |
|  |  |
| $\mathrm{t}_{\mathrm{sc}}$ | max. $\quad 100$ hours |


-- - - mounted on heatsink of $6 \mathrm{~K} / \mathrm{W}$.
Fig. 2 Power derating curves.

## THERMAL RESISTANCE

From junction to mounting base $\quad R_{\text {th j-mb }} \stackrel{\text { typ. }}{\leqslant} \quad \begin{aligned} & 3 \mathrm{~K} / \mathrm{W} \\ & 4 \mathrm{~K} / \mathrm{W}\end{aligned}$

## D.C. CHARACTERISTICS

| Supply voltage range | $V_{P}$ | 15 to 35 V |
| :--- | :--- | ---: |
| Total quiescent current at $V_{P}=25 \mathrm{~V}$ | $\mathrm{I}_{\text {tot }}$ | typ. |
| 65 mA |  |  |

## A.C. CHARACTERISTICS

$V_{P}=25 \mathrm{~V} ; \mathrm{R}_{\mathrm{L}}=4 \Omega ; \mathrm{f}=1 \mathrm{kHz} ; \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$; measured in test circuit of Fig. 3; unless otherwise specified

## Output power

sine-wave power at $d_{\text {tot }}=0,7 \%$
$R_{L}=4 \Omega$
$R_{L}=8 \Omega$
music power at $\mathrm{V}_{\mathrm{P}}=32 \mathrm{~V}$
$R_{L}=4 \Omega ; d_{\text {tot }}=0,7 \%$
$R_{L}=4 \Omega ; d_{\text {tot }}=10 \%$
$R_{L}=8 \Omega ; d_{\text {tot }}=0,7 \%$
$R_{L}=8 \Omega ; d_{\text {tot }}=10 \%$
Power bandwidth; $-1,5 \mathrm{~dB} ; \mathrm{d}_{\text {tot }}=0,7 \%$
Voltage gain
open-loop
closed-loop
Input resistance (pin 1)
Input resistance of test circuit (Fig. 3)
Input sensitivity
for $P_{0}=50 \mathrm{~mW}$
$\mathrm{P}_{\mathrm{o}}$ typ. 13 W
$P_{0}$ typ.
7 W

| P | typ. | 21 V |
| :---: | :---: | :---: |
| $\mathrm{P}_{0}$ | typ. | 25 |
| $P_{0}$ | typ. | 12 |
| $P_{0}$ | typ. | 15 |
| B |  | 16 |

$\mathrm{G}_{\mathrm{o}}$
$G_{C}$
$\mathrm{R}_{\mathrm{i}}$
$R_{i}$
$V_{i}$
$V_{i}$
Signal-to-noise ratio
at $P_{0}=50 \mathrm{~mW} ; \mathrm{R}_{\mathrm{S}}=2 \mathrm{k} \Omega$;
$f=20 \mathrm{~Hz}$ to 20 kHz ; unweighted
weighted; measured according to IEC 173 (A-curve)
Ripple rejection at $f=100 \mathrm{~Hz}$
Total harmonic distortion at $\mathrm{P}_{\mathrm{O}}=10 \mathrm{~W}$
Output resistance (pin 5)
$S / N$
$S / N$
RR
$d_{\text {tot }}$
$R_{0}$
S/N
typ.
74 dB
typ.
30 dB
$>$
$100 \mathrm{k} \Omega$
typ.
$20 \mathrm{k} \Omega$
typ.
16 mV
V
typ. $\quad 76 \mathrm{~dB}$
typ.
50 dB
typ.
0,1 \%
$<$
0,3 \%
typ.
$0,1 \Omega$


Fig. 3 Test circuit.


Fig. 4 Output power as a function of the supply voltage; $f=1 \mathrm{kHz}$;


Fig. 5 Total harmonic distortion as a function of the output power.

## 40 W HIGH-PERFORMANCE HI-FI AMPLIFIER

The TDA 1514 integrated circuit is a hi-fi power amplifier for use as a building block in radio, tv and audio recorder applications. The high performance of the IC meets the requirements of digital sources (e.g. Compact Disc equipment).

The circuit is totally protected, the two output transistors both having thermal and SOAR protection. The circuit also has a mute function that can be arranged to operate for a period after power-on with a delay time fixed by external components.

The device is intended for symmetrical power supplies but an asymmetrical supply may also be used.
The theoretical maximum power dissipation with a stabilized power supply is $\left(\mathrm{V}_{\mathrm{P}}-\mathrm{V}_{\mathrm{N}}\right)^{2 / 2 \pi^{2}} \mathrm{R}_{\mathrm{L}}=19 \mathrm{~W}$, where $V_{p}=+27,5 \mathrm{~V}, \mathrm{~V}_{\mathrm{N}}=-27,5 \mathrm{~V}$ and $\mathrm{R}_{\mathrm{L}}=8 \Omega$. Considering, for example, a maximum ambient temperature of $50^{\circ} \mathrm{C}$ and a maximum junction temperature of $150^{\circ} \mathrm{C}$, the total thermal resistance $R_{\text {th } j-a}$ is $(150-50) / 19=5,3 \mathrm{~K} / \mathrm{W}$. Since the thermal resistance of the SOT-131A encapsulation is $<1,5 \mathrm{~K} / \mathrm{W}$, the thermal resistance required of the heatsink is $<3,8 \mathrm{~K} / \mathrm{W}$. Thus the maximum output power, and therefore the music power output, is limited only by the supply voltage and not by the heatsink.

QUICK REFERENCE DATA


## PACKAGE OUTLINE

9-lead SIL; plastic power (SOT131).


Fig. 1 Block diagram.

## RATINGS

Limiting values in accordance with the Absolute Maximum Rating System (IEC 134)

Supply voltage (pin 6 to pin 4)
Bootstrap voltage (pin 7 to pin 4)
Output current (repetitive peak)
Operating ambient temperature range
Storage temperature range

## Power dissipation

Thermal shut-down protection time
Short-circuit protection time*
Mute voltage ( pin 3 to pin 4 )

| $\mathrm{V}_{\mathrm{P}}-\mathrm{V}_{\mathrm{N}}$ | 60 V |
| :--- | ---: |
| $\mathrm{~V}_{\mathrm{bstr}}$ | 70 V |
| $\mathrm{I}_{\mathrm{o}}$ | $4,0 \mathrm{~A}$ |
| $\mathrm{~T}_{\mathrm{amb}}$ | -25 to $+150^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {stg }}$ | -55 to $+150^{\circ} \mathrm{C}$ |

See Fig. 2

| $\mathrm{t}_{\mathrm{pr}}$ | 1 hour |
| :--- | ---: |
| $\mathrm{t}_{\mathrm{sc}}$ | 10 min |
| $\mathrm{~V}_{\mathrm{M}}$ | 7 V |

* Driven by a pink-noise voltage.

Symmetrical power supply: a.c. and d.c. short-circuit protected.
Asymmetrical power supply: a.c. short-circuit protected.

## THERMAL RESISTANCE

From junction to case
$R_{\text {th } j-\mathrm{c}} \quad \max . \quad 1,5 \mathrm{~K} / \mathrm{W}$


Fig. 2 Power derating curve.

## CHARACTERISTICS

$V_{P}=+27,5 \mathrm{~V} ; \mathrm{V}_{\mathrm{N}}=-27,5 \mathrm{~V} ; \mathrm{R}_{\mathrm{L}}=8 \Omega ; \mathrm{f}=1 \mathrm{kHz} ; \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$; unless otherwise specified; test circuit as per Fig. 1.

| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage range (pin 6 to pin 4) | $\mathrm{V}_{\mathrm{P}}-\mathrm{V}_{\mathrm{N}}$ | 15 | - | 60 | V |
| Maximum output current (peak value) | ${ }^{\text {IOMmax }}$ | 3,2 | - | - | A |
| Total quiescent current | $\mathrm{I}_{\text {tot }}$ | 30 | 60 | 90 | mA |
| Output power with THD $=-60 \mathrm{~dB}$ : |  | 37 | 40 |  | w |
| at $\mathrm{V}_{\mathrm{P}}-\mathrm{V}_{\mathrm{N}}=55 \mathrm{~V}$ | $P_{0}$ | 37 | 40 | - | w |
| at $\mathrm{V}_{\mathrm{P}}-\mathrm{V}_{\mathrm{N}}=44 \mathrm{~V}$ | $P_{0}$ | - | 25 | - | w |
| at $\mathrm{V}_{\mathrm{P}}-\mathrm{V}_{\mathrm{N}}=32 \mathrm{~V}$ | $\mathrm{P}_{\mathrm{O}}$ | - | - | 12,5 | W |
| Total harmonic distortion at $\mathrm{P}_{\mathrm{O}}=32 \mathrm{~W}$ | THD | - | -90 | -80 | dB |
| Intermodulation distortion at $\mathrm{P}_{\mathrm{O}}=32 \mathrm{~W}$ (note 1) | $\mathrm{d}_{\mathrm{im}}$ | - | -80 | - | dB |
| Power bandwidth ( -3 dB ) at $\mathrm{THD}=-60 \mathrm{~dB}$ | B | - | 20 to 25k | - | Hz |
| Slew rate | dV/dt | - | 15 | - | V/us |
| Closed loop voltage gain (note 2) | $\mathrm{G}_{\mathrm{c}}$ | 29,2 | 29,7 | 30,2 | dB |
| Open loop voltage gain | $\mathrm{G}_{0}$ | - | 85 | - | dB |
| Input impedance (note 3) | $\mathrm{z}_{i}$ | 1 | - | - | $\mathrm{M} \Omega$ |
| $\mathrm{S} / \mathrm{N}$ related to $\mathrm{P}_{\mathrm{O}}=4 \mathrm{~mW}$ (note 4) | (S+N)/N | 80 | - | - | dB |
| Input offset voltage | $\pm \mathrm{V}_{\text {io }}$ | - | 3 | - | mV |
| Input offset bias current | $\pm \mathrm{I}_{\mathrm{io}}$ (b) | - | 0,2 | 1 | $\mu \mathrm{A}$ |
| Input bias current | $+l_{i b}$ | - | 1 | 5 | $\mu \mathrm{A}$ |
| Output impedance | $\mathrm{Z}_{0}$ | - | - | 0,1 | $\Omega$ |
| Supply voltage ripple rejection at ripple frequency $=100 \mathrm{~Hz}$; ripple voltage (r.m.s. value) $=500 \mathrm{mV}$; source resistance $=2 \mathrm{k} \Omega$ | RR | 70 | - | - | dB |
| Mute time (note 5) | ${ }^{\text {m }}$ M | - | 1,25 | - | s |
| Mute-on voltage ( pin 3 to $\operatorname{pin} 4$ ) | $V_{\text {M (on) }}$ | 0 | - | 5 | V |
| Mute-off voltage ( pin 3 to pin 4) | $V_{M \text { (off) }}$ | 6 | - | 7 | V |
| Quiescent current into pin 2 (note 6) | I2 tot | tbf | 20 | tbf | $\mu \mathrm{A}$ |

## Notes to the characteristics

1. Measured with two superimposed signals of 50 Hz and 7 kHz with an amplitude relationship of $4: 1$.
2. The closed loop gain is determined by external resistors (Fig. 1, R2 and R3) and is variable between 20 and 46 dB .
3. The input impedance in the test circuit (Fig. 1) is determined by the bias resistor R1.
4. The noise voltage at the output is measured in the band 20 Hz to 20 kHz and source resistance $\mathrm{R}_{\mathrm{S}}=2 \mathrm{k} \Omega$.
5. Determined by R4 and C1.
6. The quiescent current into pin 2 determines (with the value of R4) the minimum power supply voltage at which the mute function remains in operation:
$V_{P} \cdot V_{N}=I_{2 \text { tot }} \times R 4+V_{m}(\text { on })_{\text {max }}$.

## 40 W HIGH-PERFORMANCE HI-FI AMPLIFIER

## GENERAL DESCRIPTION

The TDA1514A integrated circuit is a hi-fi power amplifier for use as a building block in radio, tv and audio recorder applications. The high performance of the IC meets the requirements of digital sources (e.g. Compact Disc equipment).

The circuit is totally protected, the two output transistors both having thermal and SOAR protection (see Fig. 3). The circuit also has a mute function that can be arranged for a period after power-on with a delay time fixed by external components.
The device is intended for symmetrical power supplies but an asymmetrical supply may also be used.

## Features

- High output power (without bootstrap)
- Low offset voltage
- Good ripple rejection
- Mute/stand-by facilities
- Thermal protection
- Protected against electrostatic discharge
- No switch-on or switch-off clicks
- Very low thermal resistance
- Safe operating Area (SOAR) protection
- Short circuit protection


## QUICK REFERENCE DATA

| parameter | symbol | min. | typ. | max. | unit |
| :--- | :--- | :--- | :--- | :--- | :--- |
| Supply voltage range (pin 6 to pin 4 ) | $\mathrm{V}_{\mathrm{P}}$ | $\pm 7,5$ | - | $\pm 30,0$ | V |
| Total quiescent current at $\mathrm{V}_{\mathbf{P}}= \pm 27,5 \mathrm{~V}$ | $\mathrm{I}_{\text {tot }}$ | - | 60 | - | mA |
| Output power at $\mathrm{THD}=-60 \mathrm{~dB} ;$ |  |  |  |  |  |
| $\quad \mathrm{V}_{\mathrm{P}}= \pm 27,5 \mathrm{~V} ; \mathrm{R}_{\mathrm{L}}=8 \Omega$ | $\mathrm{P}_{\mathrm{O}}$ | - | 40 | - | W |
| Closed loop voltage gain (determined externally) | $\mathrm{G}_{\mathbf{C}}$ | - | 30 | - | dB |
| Input resistance (determined externally) | $\mathrm{R}_{\mathbf{i}}$ | - | 20 | - | $\mathrm{k} \Omega$ |
| Signal plus noise-to-noise ratio at $\mathrm{P}_{\mathbf{O}}=50 \mathrm{~mW}$ | (S+N)/N | - | 82 | - | dB |
| Supply voltage ripple rejection at $\mathrm{f}=100 \mathrm{~Hz}$ | SVRR | - | 72 | - | dB |

## PACKAGE OUTLINE

9-lead SIL; plastic power (SOT 131A).

(1) Copper block connected to $-V_{p}$.
(2) When used without bootstrap these components are disconnected and pin 6 connected to pin 7; decreasing output power by approximately 4 W .

Fig. 1 Block diagram and test circuit.

## RATINGS

Limiting values in accordance with the Absolute Maximum Rating System (IEC 134)

| parameter | symbol | min. | max. | unit |
| :--- | :--- | :--- | :--- | :--- |
| Supply voltage (pin 6 to pin 4) | $\mathrm{V}_{\mathrm{P}}$ |  | $\pm 30$ | V |
| Bootstrap voltage (pin 7 to pin 4) | $\mathrm{V}_{\text {bstr }}$ |  | 70 | V |
| Output current (repetitive peak) | $\mathrm{I}_{\mathrm{o}}$ |  | 8,0 | A |
| Operating ambient temperature range | $\mathrm{T}_{\text {amb }}$ | -25 | +150 | oC |
| Storage temperature range | $\mathrm{T}_{\text {stg }}$ | -55 | +150 | oC |
| Power dissipation |  | see Fig. 2 |  |  |
| Thermal shut-down protection time | $\mathrm{t}_{\mathrm{pr}}$ |  | 1 | hour |
| Short circuit protection time* | $\mathrm{t}_{\text {sc }}$ |  | 10 | min |
| Mute voltage (pin 3 to pin 4) | $\mathrm{V}_{\mathrm{M}}$ |  | 7 | V |

Symmetrical power supply: AC and DC short circuit protected.
Asymmetrical power supply: AC short circuit protected.

[^34]
## THERMAL RESISTANCE

From junction to case
$R_{\text {th j-c }} \quad \max \quad 1,0 \mathrm{~K} / \mathrm{W}$


Fig. 2 Power derating curve.
The theoretical maximum power dissipation for $\mathrm{P}_{\mathrm{O}}=40 \mathrm{~W}$ with a stabilized power supply is:

$$
\frac{V_{P}^{2}}{2 \pi^{2} R_{L}}=19 \mathrm{~W}
$$

where $\mathrm{V}_{\mathrm{P}}= \pm 27,5 \mathrm{~V} ; \mathrm{R}_{\mathrm{L}}=8 \Omega$.
Considering, for example, a maximum ambient temperature of $50^{\circ} \mathrm{C}$ and a maximum junction temperature of $150^{\circ} \mathrm{C}$ the total thermal resistance is:

$$
R_{\text {th } j-\mathrm{a}}=\frac{150-50}{19}=5,3 \mathrm{~K} / \mathrm{W}
$$

Since the thermal resistance of the SOT-131A encapsulation is $<1,0 \mathrm{~K} / \mathrm{W}$, the thermal resistance required of the heatsink is $<4,3 \mathrm{~K} / \mathrm{W}$. The maximum output power (music power) is limited only by the allowable supply voltage.

## SAFE OPERATING (SOAR) PROTECTION



Fig. 3 SOAR protection curve.

## CHARACTERISTICS

$V_{P}= \pm 27,5 \mathrm{~V} ; \mathrm{R}_{\mathrm{L}}=8 \Omega ; \mathrm{f}=1 \mathrm{kHz} ; \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$; unless otherwise specified; test circuit as per Fig. 1

| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage range (pin 6 to pin 4)* | $V_{P}$ | $\pm 7,5$ | - | $\pm 30,0$ | V |
| Maximum output current (peak value) | lommax | 6,4 | - | - | A |
| Total quiescent current | $\mathrm{I}_{\text {tot }}$ | 30 | 60 | 90 | mA |
| Output power with THD $=-60 \mathrm{~dB}$ : | $\mathrm{P}_{\mathrm{O}}$ | 37 | 40 | - | W |
| at $\mathrm{VP}_{\mathrm{P}}=22 \mathrm{~V}$ | $\mathrm{P}_{\mathrm{o}}$ | - | 25 | - | W |
| at $\mathrm{V}_{\mathrm{P}}=16 \mathrm{~V}$ | $\mathrm{P}_{0}$ | - | 12,5 | - | W |
| Output power with THD $=-60 \mathrm{~dB}$ : at $\mathrm{V}_{\mathrm{P}}=21 \mathrm{~V} ; \mathrm{R}_{\mathrm{L}}=4 \Omega$ | $\mathrm{P}_{0}$ | - | 40 | - | W |
| Total harmonic distortion at $\mathrm{P}_{\mathrm{O}}=32 \mathrm{~W}$ | THD | - | -90 | - | dB |
| Intermodulation distortion at $\mathrm{P}_{\mathrm{O}}=32 \mathrm{~W}$ (note 1) | $\mathrm{d}_{\mathrm{im}}$ | - | -80 | - | dB |
| Power bandwidth ( -3 dB ) at THD $=-60 \mathrm{~dB}$ | B | - | 20 to 25 k | - | Hz |
| Slew rate | $\mathrm{dV} / \mathrm{dt}$ | - | 10 | - | $\mathrm{V} / \mu \mathrm{s}$ |
| Closed loop voltage gain (note 2) | $\mathrm{G}_{\mathrm{c}}$ | - | 30 | - | dB |
| Open loop voltage gain | $\mathrm{G}_{0}$ | - | 85 | - | dB |
| Input impedance (note 3) | $z_{i}$ | 1 | - | - | $\mathrm{M} \Omega$ |
| Signal plus noise to noise ratio at $\mathrm{P}_{\mathrm{O}}=50 \mathrm{~mW}$ (note 4) | $(\mathrm{S}+\mathrm{N}) / \mathrm{N}$ | 80 | 82 | - | dB |
| Input offset voltage | $\pm \mathrm{V}_{\text {io }}$ | - | 3 | - | mV |
| Input offset bias current | $\pm \mathrm{l}_{\text {io }} \mathrm{b}$ | - | 0,2 | 1,0 | $\mu \mathrm{A}$ |
| Input bias current | $+l_{\text {ib }}$ | - | 1 | 5 | $\mu \mathrm{A}$ |
| Output impedance | $\mathrm{Z}_{0}$ | -- | - | 0,1 | $\Omega$ |
| Supply voltage ripple rejection at ripple frequency $=100 \mathrm{~Hz}$; ripple voltage (RMS value) $=500 \mathrm{mV}$; source resistance $=2 \mathrm{k} \Omega$ | SVRR | 70 | 72 | - | dB |
| Mute time (note 5) | ${ }^{1} \mathrm{M}$ | - | 1,25 | - | s |
| Standby voltage (pin 3 to pin 4) | $\mathrm{V}_{\text {stb }}$ | 0 | - | 0,5 | $\checkmark$ |
| Standby current | $\mathrm{I}_{\text {stb }}$ | - | 20 | - | mA |
| Mute-on voltage (pin 3 to pin 4) | $\mathrm{V}_{\mathrm{M} \text { (on) }}$ | 1 | - | 5 | V |
| Mute-off voltage ( pin 3 to pin 4 ) | $\mathrm{V}_{\mathrm{M} \text { (off) }}$ | 6 | - | 7 | V |
| Quiescent current into pin 2 | $\mathrm{I}_{2}$ tot | - | - | 1 | $\mu \mathrm{A}$ |

[^35]
## Notes to the characteristics

1. Measured with two superimposed signals of 50 Hz and 7 kHz with an amplitude relationship of $4: 1$.
2. The closed loop gain is determined by external resistors (Fig. 1, R2 and R3) and is variable between 20 and 46 dB .
3. The input impedance in the test circuit (Fig. 1) is determined by the bias resistor R1.
4. The noise voltage at the output is measured in the band 20 Hz to 20 kHz and source resistance $R_{S}=2 \mathrm{k} \Omega$.
5. Determined by R4 and C1.

## 20 W HI-FI AUDIO POWER AMPLIFIER

## GENERAL DESCRIPTION

The TDA1520B is an integrated hi-fi audio power amplifier designed for use with non-stabilized symmetrical or stabilized asymmetrical power supplies in mains-fed applications (e.g. stereo radio, stereo TV sound and cassette recorder).

## Features

- Low offset voltage at output (suitable for BTL application)
- Low cross-over and secondary cross-over distortion
- Low intermodulation and transient intermodulation distortion
- Low harmonic distortion
- Good hum suppression
- High slew rate
- No switch-on/switch-off plop
- Thermal protection

QUICK REFERENCE DATA (note 1)

| parameter | conditions | symbol | min. | typ. | max. | unit |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Supply voltage range |  | $\mathrm{V}_{\mathrm{P}}$ | 15 | - | 50 | V |
| Total quiescent current |  | $\mathrm{I}_{\text {tot }}$ | 22 | 60 | 105 | mA |
| Output power at THD $=0,5 \%$ |  | $\mathrm{P}_{\mathrm{O}}$ | 20 | 22 | - | W |
| Input impedance |  | $\mathrm{Z}_{\mathrm{I}}$ | 1000 | - | - | $\mathrm{k} \Omega$ |
| Signal plus noise to |  |  |  |  |  |  |
| noise ratio at $\mathrm{P}_{\mathrm{O}}=50 \mathrm{~mW}$ <br> Supply voltage ripple <br> rejection at $\mathrm{R}_{\mathrm{S}}=0 \Omega$ | note 2 | $(\mathrm{~S}+\mathrm{N}) / \mathrm{N}$ | 70 | 75 | - | dB |
|  | $\mathrm{f}=100 \mathrm{~Hz}$ | SVRR | 45 | 60 | - | dB |
|  | $\mathrm{f}=10 \mathrm{kHz}$ | SVRR | 45 | 80 | - | dB |

## Notes to the Quick Reference Data

1. All values measured from test circuit Fig. $6 ; \mathrm{V}_{\mathrm{P}}=33 \mathrm{~V} ; \mathrm{R}_{\mathrm{L}}=4 \Omega ; \mathrm{f}=1 \mathrm{kHz} ; \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$; unless otherwise specified.
2. Bandwidth is 20 Hz to $20 \mathrm{kHz} ; \mathrm{R}_{\mathrm{S}}=2 \mathrm{k} \Omega$ (RMS value).

## PACKAGE OUTLINES

TDA1520B: 9-lead SIL; plastic power (SOT131).
TDA1520BQ: 9-lead SIL-bent-to-DIL; plastic power (SOT157).


Fig. 1 Block diagram.

## PINNING

1 Non-inverting input
2 Input ground (substrate)
3 Compensation
4 Negative supply (ground)
5 Output
6 Positive supply ( $\mathrm{V}_{\mathrm{p}}$ )
7 Not connected
8 Supply voltage ripple rejection
9 Inverting input (feedback)

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)

| parameter | conditions | symbol | min. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage | note 1 | $V_{P}$ | - | 50 | v |
| Input voltage pins 1 to 2 |  | $V_{1}$ | - | 25 | V |
| pins 9 to 2 |  | $V_{1}$ | - | 25 | V |
| Repetitive peak output current |  | Iorm | - | 4 | A |
| Non-repetitive peak output current | note 2 | ${ }^{\text {I OSM }}$ | - | 5 | A |
| Total power dissipation |  | $\mathrm{P}_{\text {tot }}$ | see Fig. 2 |  |  |
| AC short-circuit time of the load impedance during signal drive at$V_{P}= \pm 20 \mathrm{~V}$ |  |  |  |  |  |
|  | symmetrical <br> supply; <br> $R_{S}=2 \Omega$; <br> $\mathrm{f}=\geqslant 20 \mathrm{~Hz}$ | $\mathrm{T}_{\text {sc }}$ | - | 1 | hour |
| $V_{P}=30 \mathrm{~V}$ | asymmetrical <br> supply; <br> $\mathrm{R}_{\mathrm{S}}=4 \Omega$ | $\mathrm{T}_{\mathrm{s}}$ | - | 1 | hour |
| Operating ambient temperature range |  | $\mathrm{T}_{\mathrm{amb}}$ | see Fig. 2 |  |  |
| Storage temperature range |  | $\mathrm{T}_{\text {stg }}$ | -65 | +150 | ${ }^{\circ} \mathrm{C}$ |

## Notes to the Ratings

1. Minimum rise time of the supply must be $\geqslant 20 \mathrm{~ms}$.
2. Maximum peak current is defined by the internal protection circuits.

## POWER DISSIPATION AND HEATSINK INFORMATION

The maximum theoretical power dissipation with a stabilized power supply is ( $\mathrm{V}_{\mathrm{P}}=33 \mathrm{~V}$ and $\mathrm{R}_{\mathrm{L}}=4 \Omega$ ):
$\frac{V_{P}{ }^{2}}{2 \pi^{2} R_{L}}=13.8 \mathrm{~W}$.
Worst case power dissipation with a non-stabilized power supply is (regulation factor of 15\%; over voltage of $10 \%$ and $R_{L} \min .=0.8 \times R_{L}$ typ.; $V_{P L}$ is the loaded supply voltage):
$\frac{\left(1.1 \times V_{P L}\right)^{2}}{2 \pi^{2} R_{\mathrm{L}} \mathrm{min} .}=23.4 \mathrm{~W}$.
With a maximum ambient temperature of $50^{\circ} \mathrm{C}$ and a maximum crystal temperature of $150^{\circ} \mathrm{C}$, the required thermal resistance is:
$R_{\text {th j-a }}=\frac{150-50}{23.4}=4.3 \mathrm{~K} / \mathrm{W}$.
The thermal resistance of the encapsulation is $\leqslant 2.5 \mathrm{~K} / \mathrm{W}$, therefore the thermal resistance of the heatsink must be $<1.8 \mathrm{~K} / \mathrm{W}$.


Fig. 2 Power derating curve.


Fig. 4 Total harmonic distortion (THD) as a function of output power ( $\mathrm{P}_{\mathrm{O}}$ ); $V_{P}=33 \mathrm{~V} ; \mathrm{R}_{\mathrm{L}}=4 \Omega ; \mathrm{f}=1 \mathrm{kHz}$.


Fig. 3 Output power ( $\mathrm{P}_{\mathrm{O}}$ ) as a function of supply voltage ( $\mathrm{V}_{\mathrm{p}}$ ); $f=1 \mathrm{kHz} ; \mathrm{d}_{\text {tot }}=0.5 \% ; \mathrm{G}_{\mathrm{V}}=30 \mathrm{~dB}$.


Fig. 5 Total harmonic distortion (THD) as a function of operating frequency ( f ); $V_{P}=33 \mathrm{~V} ; \mathrm{R}_{\mathrm{L}}=4 \Omega$;
$\mathrm{P}_{\mathrm{O}}=10 \mathrm{~W}$ (constant).

## CHARACTERISTICS

$V_{P}=33 \mathrm{~V} ; \mathrm{R}_{\mathrm{L}}=4 \Omega ; f=1 \mathrm{kHz} ; \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$; unless otherwise specified; measured from test circuit, Fig. 6.


## Notes to the Characteristics

1. Output power is measured directly at the output pin.
2. The closed-loop gain is determined by external resistors and is variable between 20 to 40 dB .
3. Input impedance in the test circuit is determined by the bias resistor $R$.
4. Unweighted noise measured in a bandwidth of 20 Hz to 20 kHz at $\mathrm{R}_{\mathrm{S}}=2 \mathrm{k} \Omega$.
5. The transient intermodulation distortion is measured at $P_{O}=10 \mathrm{~W}$. The input signal is a 3.18 kHz square-wave signal mixed with a 15 kHz sine-wave signal and a peak-to-peak voltage ratio of 4:1.

## APPLICATION INFORMATION



Fig. 6 Test and application diagram.

## $2 \times 12 \mathrm{~W}$ HI-FI AUDIO POWER AMPLIFIER

## GENERAL DESCRIPTION

The TDA1521/TDA15210 is a dual hi-fi audio power amplifier encapsulated in a 9 -lead plastic power package. The device is especially designed for mains fed applications (e.g. stereo tv sound and stereo radio).

## Features

- Requires very few external components
- Input muted during power-on and off (no switch-on or switch-off clicks)
- Low offset voltage between output and ground
- Excellent gain balance between channels
- Hi-fi according to IEC 268 and DIN 45500
- Short-circuit-proof
- Thermally protected


## QUICK REFERENCE DATA

## Stereo applications

| Supply voltage range | $V_{P}$ | $\pm 7,5$ to $\pm 20,0 \mathrm{~V}$ |  |
| :--- | :--- | :--- | :--- |
| Output power at $T H D=0,5 \%$, |  |  |  |
| $\quad V_{P}= \pm 16 \mathrm{~V}$ | $\mathrm{P}_{\mathrm{o}}$ | typ. | 12 W |
| Voltage gain | $\mathrm{G}_{\mathrm{V}}$ | typ. | 30 dB |
| Gain balance between channels | $\Delta \mathrm{G}_{\mathrm{V}}$ | typ. | $0,2 \mathrm{~dB}$ |
| Ripple rejection | SVRR | typ. | 60 dB |
| Channel separation | $\propto$ | typ. | 70 dB |
| Noise output voltage | $V_{\text {no(rms) }}$ typ. | $70 \mu \mathrm{~V}$ |  |

## PACKAGE OUTLINES

TDA1521: 9-lead single in-line; plastic power (SOT131).
TDA1521Q: 9-lead SIL-bent-to-DIL; plastic power (SOT157).


Fig. 1 Block diagram.

## PINNING

| 1 | -INV1 | non-inverting input 1 |
| :--- | :--- | :--- |
| 2 | INV1 | inverting input 1 |
| 3 | GND | $\left\{\begin{array}{l}\text { ground (symmetrical) } \\ 1 / 2 V_{P} \text { (asymmetrical) }\end{array}\right.$ |
| 4 | OUT1 | output 1 |


| 5 | $-V_{P}$ | $\left\{\begin{array}{l}\text { negative supply (symmetrical) } \\ \text { ground (asymmetrical) }\end{array}\right.$ |
| :--- | :--- | :--- |
| 6 | OUT2 | output 2 |
| 7 | $+V_{P}$ | positive supply |
| 8 | INV2 | inverting input 2 |
| 9 | -INV2 | non-inverting input 2 |

## FUNCTIONAL DESCRIPTION

This hi-fi stereo power amplifier is designed for mains fed applications. The circuit is designed for both symmetrical and asymmetrical power supply systems. An output power of $2 \times 12$ watts (THD $=0,5 \%$ ) can be delivered into an $8 \Omega$ load with a symmetrical power supply of $\pm 16 \mathrm{~V}$.
The gain is fixed internally at 30 dB . Internal gain fixing gives low gain spread and very good balance between the amplifiers ( $0,2 \mathrm{~dB}$ ).
A special feature of this device is a mute circuit which suppresses unwanted input signals during switching on and off. Referring to Fig. 13, the $100 \mu \mathrm{~F}$ capacitor creates a time delay when the voltage at pin 3 is lower than an internally fixed reference voltage. During the delay the amplifiers remain in their DC operating mode but are isolated from the non-inverting inputs on pins 1 and 9.
Two thermal protection circuits are provided, one monitors the average junction temperature and the other the instantaneous temperature of the power transistors. Both protection circuits activate at $150^{\circ} \mathrm{C}$ allowing safe operation to a maximum junction temperature of $150^{\circ} \mathrm{C}$ without added distortion.

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)

| parameter | conditions | symbol | min. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage | $\begin{aligned} & \operatorname{pin} 7 \\ & \text { pin } 5 \end{aligned}$ | $\begin{aligned} & v_{P}=v_{7-3} \\ & -v_{P}=v_{5-3} \end{aligned}$ | - | $\begin{aligned} & +20 \\ & -20 \end{aligned}$ | v |
| Non-repetitive peak output current | pins 4 and 6 | ${ }^{\text {I OSM }}$ | - | 4 | A |
| Total power dissipation | see Fig. 2 | $\mathrm{P}_{\text {tot }}$ |  |  |  |
| Storage temperature range |  | $\mathrm{T}_{\text {stg }}$ | -65 | + 150 | ${ }^{\circ} \mathrm{C}$ |
| Junction temperature |  | Tj | - | 150 | ${ }^{\circ} \mathrm{C}$ |
| Short-circuit time: <br> outputs short-circuited <br> to ground <br> (full signal drive) | see note <br> symmetrical power supply | $\mathrm{t}_{\text {sc }}$ | - | 1 | hour |
|  | asymmetrical <br> power supply; <br> $\mathrm{V}_{\mathrm{P}}<32 \mathrm{~V}$ <br> (unloaded); $\mathrm{R}_{\mathrm{i}} \geqslant 4 \Omega$ | ${ }^{\text {tsc }}$ | - | 1 | hour |

## Note

For asymmetrical power supplies (at short circuiting of the load) the maximum supply voltage is limited to $\mathrm{V}_{\mathrm{P}}=28 \mathrm{~V}$. If the total internal resistance of the supply $\left(\mathrm{R}_{\mathrm{i}}\right)>4 \Omega$, the maximum unloaded supply voltage is increased to 32 V .


Fig. 2 Power derating curve.

## THERMAL RESISTANCE

From junction to case

$$
R_{\text {th } j-c}=2,5 \mathrm{~K} / \mathrm{W}
$$

## HEATSINK DESIGN EXAMPLE

With derating of $2,5 \mathrm{~K} / \mathrm{W}$, the value of heatsink thermal resistance is calculated as follows:
given $R_{L}=8 \Omega$ and $V_{P}= \pm 16 \mathrm{~V}$, the measured maximum dissipation is $14,6 \mathrm{~W}$; then, for a maximum ambient temperature of $65{ }^{\circ} \mathrm{C}$, the required thermal resistance of the heatsink is

$$
R_{\text {th h-a }}=\frac{150-65}{14,6}-2,5=3,3 \mathrm{~K} / \mathrm{W}
$$

Note: The internal metal block (heatsink) has the same potential as pin $5\left(-V_{p}\right)$

## CHARACTERISTICS

| parameter | conditions | symbol | min. | typ. | max. | unit |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Supply voltage range |  |  |  |  |  |  |
| operating mode |  | $\mathrm{V}_{\mathrm{P}}$ | $\pm 7,5$ | $\pm 16,0$ | $\pm 20,0$ | V |
| input mute mode |  | $\mathrm{V}_{\mathrm{P}}$ | $\pm 2,0$ | - | $\pm 5,5$ | V |
| Repetitive peak <br> output current |  |  |  |  |  |  |

Operating mode: symmetrical power supply; test circuit as per Fig. 12;
$V_{P}= \pm 16 \mathrm{~V} ; \mathrm{R}_{\mathrm{L}}=8 \Omega ; \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C} ; f=1 \mathrm{kHz}$

| Total quiescent current | without $\mathrm{R}_{\mathrm{L}}$ | $\mathrm{I}_{\text {tot }}$ | 18 | 40 | 70 | mA |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Output power | THD $=0,5 \%$ | $\mathrm{P}_{0}$ | 10 | 12 | - | W |
|  | THD $=10 \%$ | $\mathrm{P}_{0}$ | 12 | 15 | - | W |
| Total harmonic distortion | $\mathrm{P}_{\mathrm{O}}=6 \mathrm{~W}$ | THD | - | 0,15 | 0,2 | \% |
| Power bandwidth | $T H D=0,5 \%$ note 1 | B |  | $\begin{aligned} & 20 \text { to } \\ & 20 \mathrm{k} \end{aligned}$ |  | Hz |
| Voltage gain |  | $\mathrm{G}_{\mathrm{v}}$ | 29 | 30 | 31 | dB |
| Gain balance |  | $\Delta \mathrm{G}_{\mathrm{v}}$ | - | 0,2 | 1,0 | dB |
| Noise output voltage (r.m.s. value); unweighted ( 20 Hz to 20 kHz ) | $\mathrm{R}_{\mathrm{S}}=2 \mathrm{k} \Omega$ | $\mathrm{V}_{\mathrm{no}}$ (rms) | - | 70 | 140 | $\mu \mathrm{V}$ |
| Input impedance |  | $\left\|Z_{i}\right\|$ | 14 | 20 | 26 | k $\Omega$ |
| Ripple rejection | note 2 | SVRR | 40 | 60 | - | dB |
| Channel separation | $\mathrm{R}_{\mathrm{S}}=0 \Omega$ | $\propto$ | 46 | 70 | - | dB |
| Input bias current |  | $\mathrm{l}_{\mathrm{ib}}$ | - | 0,3 | - | $\mu \mathrm{A}$ |
| DC output offset voltage | with respect to ground | $\mathrm{V}_{\text {OFF }}$ | - | 30 | 200 | mV |

Input mute mode: symmetrical power supply; test circuit as per Fig. 12;
$\mathrm{V}_{\mathrm{P}}= \pm 4 \mathrm{~V} ; \mathrm{R}_{\mathrm{L}}=8 \Omega ; \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C} ; \mathrm{f}=1 \mathrm{kHz}$

| Total quiescent current | without $\mathrm{R}_{\mathrm{L}}$ | $\mathrm{I}_{\text {tot }}$ | 9 | 30 | 40 | mA |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Output voltage | $\mathrm{V}_{\mathrm{i}}=600 \mathrm{mV}$ | $\mathrm{V}_{\text {out }}$ | - | 0,6 | 1,8 | mV |
| Noise output voltage (r.m.s. value); unweighted ( 20 Hz to 20 kHz ) | $\mathrm{R}_{\mathrm{S}}=2 \mathrm{k} \Omega$ | $\mathrm{V}_{\mathrm{no}}$ (rms) | - | 70 | 140 | $\mu \mathrm{V}$ |
| Ripple rejection | note 2 | SVRR | 35 | 55 | - | dB |
| DC output offset voltage | with respect to ground | VOFF | - | 40 | 200 | mV |

## CHARACTERISTICS (continued)

| parameter | conditions | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Operating mode: asymmetrical power supply; test circuit as per Fig. 13;$V_{S}=24 \mathrm{~V} ; \mathrm{R}_{\mathrm{L}}=8 \Omega ; \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C} ; \mathrm{f}=1 \mathrm{kHz}$ |  |  |  |  |  |  |
|  |  |  |  |  |  |  |
| Total quiescent current |  | $l_{\text {tot }}$ | 18 | 40 | 70 | mA |
| Output power | THD $=0,5 \%$ | $\mathrm{P}_{0}$ | 5 | 6 | - | w |
|  | THD $=10 \%$ | Po | 6,5 | 8 | - | W |
| Total harmonic distortion | $\mathrm{P}_{\mathrm{O}}=4 \mathrm{~W}$ | THD | - | 0,13 | 0,2 | \% |
| Power bandwidth | THD = 0,5\% note 1 | B |  | $\begin{aligned} & 40 \text { to } \\ & 20 \mathrm{k} \end{aligned}$ |  | Hz |
| Voltage gain |  | $\mathrm{G}_{\mathrm{v}}$ | 29 | 30 | 31 | dB |
| Gain balance |  | $\Delta \mathrm{G}_{\mathrm{v}}$ | - | 0,2 | 1 | dB |
| Noise output voltage (r.m.s. value); unweighted ( 20 Hz to 20 kHz ) | $\mathrm{R}_{\mathrm{S}}=2 \mathrm{k} \Omega$ | $\mathrm{V}_{\mathrm{no}}$ (rms) | - | 70 | 140 | $\mu \mathrm{V}$ |
| Input impedance |  | $\left\|Z_{i}\right\|$ | 14 | 20 | 26 | k $\Omega$ |
| Ripple rejection |  | SVRR | 40 | 50 | - | dB |
| Channel separation | $\mathrm{R}_{\mathrm{S}}=0 \Omega$ | $\propto$ | - | 45 | - | dB |

## Notes to the characteristics

1. Power bandwidth at $P_{o m a x}-3 \mathrm{~dB}$.
2. Ripple rejection at $\mathrm{R}_{\mathrm{S}}=0 \Omega, \mathrm{f}=100 \mathrm{~Hz}$ to 20 kHz ; ripple voltage $=200 \mathrm{mV}$ (r.m.s. value) applied to positive or negative supply rail.

## APPLICATION INFORMATION

## Input mute circuit

The input mute circuit operates only during switching on and off of the supply voltage. The circuit compares the $1 / 2$ supply voltage (at pin 3 ) with an internally fixed reference voltage ( $\mathrm{V}_{\text {reff }}$ ), derived directly from the supply voltage. When the voltage at pin 3 is lower than $\mathrm{V}_{\text {ref }}$ the non-inverting inputs (pins 1 and 9) are disconnected from the amplifier. The voltage at pin 3 is determined by an internal voltage divider and the external $100 \mu \mathrm{~F}$ capacitor.
During switching on, a time delay is created between the reference voltage and the voltage at pin 3, during which the input terminal is disconnected, (as illustrated in Fig. 3).


Fig. 3 Input mute circuit; time delay.

## APPLICATION INFORMATION (continued)



Fig. 4 Output power as a function of supply voltage; symmetrical supply; $\mathrm{R}_{\mathrm{L}}=8 \Omega ; \mathrm{f}=1 \mathrm{kHz}$.


Fig. 6 Supply voltage ripple rejection; symmetrical supply; $\mathrm{V}_{\mathrm{p}}= \pm 16 \mathrm{~V}$; $V_{R R}=200 \mathrm{mV}$.


Fig. 5 Distortion as a function of frequency; symmetrical supply; $V_{P}= \pm 16 \mathrm{~V} ; \mathrm{R}_{\mathrm{L}}=8 \Omega$; $\mathrm{P}_{\mathrm{O}}=6 \mathrm{~W}$.


Fig. 7 Power dissipation as a function of output power; symmetrical supply; $V_{P}= \pm 16 \mathrm{~V} ; \mathrm{R}_{\mathrm{L}}=8 \Omega ; \mathrm{f}=1 \mathrm{kHz}$.


Fig. 8 Output power as a function of supply voltage; asymmetrical supply;
DEVELOPMENT DATA $R_{L}=8 \Omega ; f=1 \mathrm{kHz}$.


Fig. 10 Supply voltage ripple rejection; asymmetrical supply; $\mathrm{V}_{\mathrm{S}}=24 \mathrm{~V}$;
$V_{R R}=200 \mathrm{mV}$.


Fig. 9 Distortion as a function of frequency; asymmetrical supply; $\mathrm{V}_{\mathrm{S}}=24 \mathrm{~V} ; \mathrm{R}_{\mathrm{L}}=8 \Omega$; $\mathrm{P}_{\mathrm{O}}=4 \mathrm{~W}$.


Fig. 11 Output power as a function of supply voltage; asymmetrical supply; $R_{L}=4 \Omega ; f=1 \mathrm{kHz}$.


1 To be connected as close as possible to the IC
Fig. 12 Test and application circuit; symmetrical power supply.


1 To be connected as close as possible to the IC
Fig. 13 Test and application circuit; asymmetrical power supply.

## $2 \times 6 \mathrm{~W}$ HI-FI AUDIO POWER AMPLIFIER

## GENERAL DESCRIPTION

The TDA1521A is a dual hi-fi audio power amplifier encapsulated in a 9 -lead plastic power package. The device is especially designed for mains fed applications (e.g. stereo tv sound and stereo radio).

## Features

- Requires very few external components
- Input muted during power-on and off (no switch-on or switch-off clicks)
- Low offset voltage between output and ground
- Excellent gain balance between channels
- Hi-fi according to IEC 268 and DIN 45500
- Short-circuit-proof
- Thermally protected


## QUICK REFERENCE DATA

## Stereo applications

| Supply voltage range | $V_{P}$ | $\pm 7,5$ to $\pm 20,0 \mathrm{~V}$ |  |
| :--- | :--- | :--- | :--- |
| Output power at THD $=0,5 \%$, |  |  |  |
| $V_{P}= \pm 12 \mathrm{~V}$ | $P_{0}$ | typ. | 6 W |
| Voltage gain | $\mathrm{G}_{V}$ | typ. | 30 dB |
| Gain balance between channels | $\Delta G_{V}$ | typ. | $0,2 \mathrm{~dB}$ |
| Ripple rejection | SVRR | typ. | 60 dB |
| Channel separation | $\propto$ | typ. | 70 dB |
| Noise output voltage | $V_{\text {no(rms) }}$ typ. | $70 \mu \mathrm{~V}$ |  |

## PACKAGE OUTLINE

TDA1521A: 9-lead single in-line; plastic power (SOT 110B).


Fig. 1 Block diagram.

## PINNING

| 1 | -INV1 | non-inverting input 1 |
| :--- | :--- | :---: |
| 2 | INV1 | inverting input 1 |
| 3 | GND | $\left\{\begin{array}{l}\text { ground (symmetrical) } \\ 1 / 2 V_{P} \text { (asymmetrical) }\end{array}\right.$ |
| 4 | OUT1 | output 1 |

$5 \quad-V_{P} \quad\left\{\begin{array}{l}\text { negative supply (symmetrical) } \\ \text { ground (asymmetrical) }\end{array}\right.$
6 OUT2 output 2
$7+V_{P}$ positive supply
8 INV2 inverting input 2
9 -INV2 non-inverting input 2

## FUNCTIONAL DESCRIPTION

This hi-fi stereo power amplifier is designed for mains fed applications. The circuit is designed for both symmetrical and asymmetrical power supply systems. An output power of $2 \times 6$ watts (THD $=0,5 \%$ ) can be delivered into an $8 \Omega$ load with a symmetrical power supply of $\pm 12 \mathrm{~V}$.
The gain is fixed internally at 30 dB . Internal gain fixing gives low gain spread and very good balance between the amplifiers ( $0,2 \mathrm{~dB}$ ).
A special feature of this device is a mute circuit which suppresses unwanted input signals during switching on and off. Referring to Fig. 12, the $100 \mu \mathrm{~F}$ capacitor creates a time delay when the voltage at pin 3 is lower than an internally fixed reference voltage. During the delay the amplifiers remain in their DC operating mode but are isolated from the non-inverting inputs on pins 1 and 9.

Two thermal protection circuits are provided, one monitors the average junction temperature and the other the instantaneous temperature of the power transistors. Both protection circuits activate at $150^{\circ} \mathrm{C}$ allowing safe operation to a maximum junction temperature of $150^{\circ} \mathrm{C}$ without added distortion.

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)

| parameter | conditions | symbol | min . | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage | $\begin{aligned} & \text { pin } 7 \\ & \text { pin } 5 \end{aligned}$ | $\begin{aligned} & V_{P}=V_{7-3} \\ & -V_{P}=V_{5-3} \end{aligned}$ | - | $\begin{aligned} & +20 \\ & -20 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{v} \end{aligned}$ |
| Non-repetitive peak output current | pins 4 and 6 see Fig. 2 | IOSM | - | 4 | A |
| Total power dissipation | see Fig. 2 | $\mathrm{P}_{\text {tot }}$ |  |  |  |
| Storage temperature range |  | $\mathrm{T}_{\text {stg }}$ | -65 | + 150 | ${ }^{\circ} \mathrm{C}$ |
| Junction temperature |  | $\mathrm{T}_{\mathrm{j}}$ | - | 150 | ${ }^{\circ} \mathrm{C}$ |
| Short-circuit time: | see note |  |  |  |  |
| to ground <br> (full signal drive) | symmetrical power supply | $\mathrm{t}_{\mathrm{sc}}$ | - | 1 | hour |
|  | asymmetrical power supply | ${ }^{\text {tsc }}$ | - | 1 | hour |

## Note

For asymmetrical power supplies (at short circuiting of the load) the maximum supply voltage is limited to $\mathrm{V}_{\mathrm{P}}=28 \mathrm{~V}$.


Fig. 2 Power derating curve.
THERMAL RESISTANCE
From junction to case

$$
R_{\text {th } j-c}=6 \mathrm{~K} / \mathrm{W}
$$

## HEATSINK DESIGN EXAMPLE

With derating of $6 \mathrm{~K} / \mathrm{W}$, the value of heatsink thermal resistance is calculated as follows:
given $R_{L}=8 \Omega$ and $V_{p}= \pm 12 \mathrm{~V}$, the measured maximum dissipation is $7,8 \mathrm{~W}$; then, for a maximum ambient temperature of $60^{\circ} \mathrm{C}$, the required thermal resistance of the heatsink is

$$
\mathrm{R}_{\text {th h-a }}=\frac{150-60}{7,8}-6=5,5 \mathrm{~K} / \mathrm{W}
$$

Note: The metal tab (heatsink) has the same potential as $\operatorname{pin} 5\left(-V_{p}\right)$.

CHARACTERISTICS

| parameter | conditions | symbol | min. | typ. | max. | unit |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Supply voltage range |  |  |  |  |  |  |
| operating mode |  |  |  |  |  |  |
| input mute mode |  | $V_{P}$ | $\pm 7,5$ | $\pm 12,0$ | $\pm 20,0$ | V |
| Repetitive peak |  |  |  |  |  |  |
| output current |  | $V_{P}$ | $\pm 2,0$ | - | $\pm 5,5$ | V |
|  |  |  |  |  |  |  |

Operating mode: symmetrical power supply; test circuit as per Fig. 11;
$V_{P}= \pm 12 \mathrm{~V} ; \mathrm{R}_{\mathrm{L}}=8 \Omega ; \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C} ; \mathrm{f}=1 \mathrm{kHz}$

| Total quiescent current | without $\mathrm{R}_{\mathrm{L}}$ | $I_{\text {tot }}$ | 18 | 40 | 70 | mA |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Output power | THD $=0,5 \%$ | $\mathrm{P}_{\mathrm{O}}$ | 5 | 6 | - | w |
|  | THD $=10 \%$ | $\mathrm{P}_{0}$ | 6,5 | 8,0 | - | w |
| Total harmonic distortion | $\mathrm{P}_{\mathrm{O}}=4 \mathrm{~W}$ | THD | - | 0,15 | 0,2 | \% |
| Power bandwidth | $\text { THD }=0,5 \%$ <br> note 1 | B |  | $\begin{aligned} & 20 \text { to } \\ & 16 \mathrm{k} \end{aligned}$ |  | Hz |
| Voltage gain |  | $\mathrm{G}_{\mathrm{v}}$ | 29 | 30 | 31 | dB |
| Gain balance |  | $\Delta \mathrm{G}_{\mathrm{v}}$ | - | 0,2 | 1,0 | dB |
| Noise output voltage (r.m.s. value); unweighted $(20 \mathrm{~Hz}$ to 20 kHz ) | $\mathrm{R}_{\mathrm{S}}=2 \mathrm{k} \Omega$ | $\mathrm{V}_{\mathrm{no}}$ (rms) | - | 70 | 140 | $\mu \mathrm{V}$ |
| Input impedance |  | $\left\|Z_{i}\right\|$ | 14 | 20 | 26 | $k \Omega$ |
| Ripple rejection | note 2 | SVRR | 40 | 60 | - | dB |
| Channel separation | $\mathrm{R}_{\mathrm{S}}=0 \Omega$ | $\stackrel{\sim}{\infty}$ | 46 | 70 | - | dB |
| Input bias current |  | $\mathrm{l}_{\text {ib }}$ | - | 0,3 | - | $\mu \mathrm{A}$ |
| DC output offset voltage | with respect to ground | Voff | - | 30 | 200 | mV |

Input mute mode: symmetrical power supply; test circuit as per Fig. 11;
$V_{P}= \pm 4 \mathrm{~V} ; \mathrm{R}_{\mathrm{L}}=8 \Omega ; \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C} ; \mathrm{f}=1 \mathrm{kHz}$


CHARACTERISTICS (continued)

| parameter | conditions | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Operating mode: asymmetrical power supply; test circuit as per Fig. 12; $\mathrm{V}_{\mathrm{P}}=24 \mathrm{~V} ; \mathrm{R}_{\mathrm{L}}=8 \Omega ; \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C} ; \mathrm{f}=1 \mathrm{kHz}$ |  |  |  |  |  |  |
|  |  |  |  |  |  |  |
| Total quiescent current |  | $I_{\text {tot }}$ | 18 | 40 | 70 | mA |
| Output power | THD $=0,5 \%$ | $\mathrm{P}_{0}$ | 5 | 6 | - | w |
|  | THD $=10 \%$ | $\mathrm{P}_{0}$ | 6,5 | 8 | - | W |
| Total harmonic distortion | $\mathrm{P}_{\mathrm{O}}=4 \mathrm{~W}$ | THD | - | 0,13 | 0,2 | \% |
| Power bandwidth | $\text { THD }=0,5 \%$ $\text { note } 1$ | B |  | $\begin{aligned} & 40 \text { to } \\ & 16 \mathrm{k} \end{aligned}$ |  | Hz |
| Voltage gain |  | $\mathrm{G}_{v}$ | 29 | 30 | 31 | dB |
| Gain balance |  | $\Delta G_{v}$ | - | 0,2 | 1,0 | dB |
| Noise output voltage (r.m.s. value): unweighted ( 20 Hz to $20 \mathrm{kHz})$ | $\mathrm{R}_{\mathrm{S}}=2 \mathrm{k} \Omega$ | $V_{\text {no(rms }}$ | - | 70 | 140 | $\mu \mathrm{V}$ |
| Input impedance |  | $\left\|Z_{i}\right\|$ | 14 | 20 | 26 | $k \Omega$ |
| Ripple rejection |  | SVRR | 40 | 50 | - | dB |
| Channel separation | $\mathrm{R}_{\mathrm{S}}=0 \Omega$ | $\propto$ | - | 45 | - | dB |

## Notes to the characteristics

1. Power bandwidth at $P_{\circ} \max -3 \mathrm{~dB}$.
2. Ripple rejection at $\mathrm{R}_{\mathrm{S}}=0 \Omega, \mathrm{f}=100 \mathrm{~Hz}$ to 20 kHz ; ripple voltage $=\mathbf{2 0 0} \mathrm{mV}$ (r.m.s. value) applied to positive or negative supply rail.

## APPLICATION INFORMATION

## Input mute circuit

The input mute circuit operates only during switching on and off of the supply voltage. The circuit compares the $1 / 2$ supply voltage (at pin 3) with an internally fixed reference voltage $\left(V_{\text {ref }}\right)$, derived directly from the supply voltage. When the voltage at pin 3 is lower than $V_{\text {ref }}$ the non-inverting inputs (pins 1 and 9 ) are disconnected from the amplifier. The voltage at pin 3 is determined by an internal voltage divider and the external $100 \mu \mathrm{~F}$ capacitor.
During switching on, a time delay is created between the reference voltage and the voltage at pin 3, during which the input terminal is disconnected, (as illustrated in Fig. 3).


Fig. 3 Input mute circuit; time delay.

## APPLICATION INFORMATION (continued)



Fig. 4 Output power as a function of supply voltage; symmetrical supply; $R_{L}=8 \Omega ; f=1 \mathrm{kHz}$.


Fig. 6 Supply voltage ripple rejection; symmetrical supply, $V_{P}= \pm 12 \mathrm{~V}$; $V_{R R}=200 \mathrm{mV}$.


Fig. 5 Distortion as a function of frequency; symmetrical supply; $\mathrm{V}_{\mathrm{p}}= \pm 12 \mathrm{~V}$; $R_{L}=8 \Omega ; P_{O}=3 W$.


Fig. 7 Power dissipation as a function of output power; asymmetrical supply;
$V_{S}=24 \mathrm{~V} ; \mathrm{R}_{\mathrm{L}}=8 \Omega ; f=1 \mathrm{kHz}$.


Fig. 8 Output power as a function of supply voltage; asymmetrical supply; $\mathrm{R}_{\mathrm{L}}=8 \Omega ; \mathrm{f}=1 \mathrm{kHz}$.


Fig. 9 Distortion as a function of frequency; asymmetrical supply; $\mathrm{V}_{\mathrm{S}}=24 \mathrm{~V}$; $\mathrm{R}_{\mathrm{L}}=8 \Omega ; \mathrm{P}_{\mathrm{O}}=3 \mathrm{~W}$.


Fig. 10 Supply voltage ripple rejection; asymmetrical supply; $\mathrm{V}_{\mathrm{S}}=24 \mathrm{~V}$; $V_{R R}=200 \mathrm{~mW}$.

APPLICATION INFORMATION (continued)

(1) To be connected as close as possible to the I.C.

Fig. 11. Test and application circuit; symmetrical power supply.

(1) To be connected as close as possible to the I.C.

Fig. 12 Test and application circuit; asymmetrical power supply.

## STEREO-TONE/VOLUME CONTROL CIRCUIT

## GENERAL DESCRIPTION

The device is designed as an active stereo-tone/volume control for car radios, TV receivers and mains-fed equipment. It includes functions for bass and treble control, volume control with built-in contour (can be switched off) and balance. All these functions can be controlled by d.c. voltages or by single linear potentiometers.

## Features

- Few external components necessary
- Low noise due to internal gain
- Bass emphasis can be increased by a double-pole low-pass filter
- Wide power supply voltage range


## QUICK REFERENCE DATA

| Supply voltage (pin 3) | $V_{P}=V_{3-18}$ | typ. | 12 V |
| :---: | :---: | :---: | :---: |
| Supply current (pin 3) | $l_{p}=l_{3}$ | typ. | 35 mA |
| Maximum input signal with d.c. feedback (r.m.s. value) | $V_{i(r m s)}$ | typ. | 2,5 V |
| Maximum output signal with d.c. feedback (r.m.s. value) | $V_{\mathrm{o}}$ (rms) | typ. | 3 V |
| Volume control range | $\mathrm{G}_{\mathrm{v}}$ | -80 to | $21,5 \mathrm{~dB}$ |
| Bass control range at 40 Hz | $\Delta \mathrm{G}_{v}$ | -19 to | 17 dB |
| Treble control range at 16 kHz | $\Delta \mathrm{G}_{v}$ | typ. | $\pm 15 \mathrm{~dB}$ |
| Total harmonic distortion | THD | typ. | 0,3 \% |
| Output noise voltage (unweighted; r.m.s. value) at $\mathrm{f}=20 \mathrm{~Hz}$ to $20 \mathrm{kHz} ; \mathrm{V}_{\mathrm{P}}=12 \mathrm{~V}$; for max. voltage gain for voltage gain $\mathrm{G}_{\mathrm{v}}=-40 \mathrm{~dB}$ | $V_{\text {no(rms) }}$ <br> $\mathrm{V}_{\mathrm{no}}$ (rms) | typ. typ. | $\begin{aligned} & 310 \mu \mathrm{~V} \\ & 100 \mu \mathrm{~V} \end{aligned}$ |
| Channel separation $\text { at } \mathrm{G}_{\mathrm{v}}=-20 \text { to }+21,5 \mathrm{~dB}$ | $\alpha_{\text {cs }}$ | typ. | 60 dB |
| Tracking between channels at $\mathrm{G}_{\mathrm{v}}=-20$ to +26 dB | $\Delta \mathrm{G}_{\mathrm{v}}$ | max. | 2,5 dB |
| Ripple rejection at 100 Hz | RR | typ. | 50 dB |
| Supply voltage range (pin 3) | $V_{P}=V_{3-18}$ | 7,5 to 16,5 V |  |
| Operating ambient temperature range | $\mathrm{T}_{\mathrm{amb}}$ | -30 to $+80{ }^{\circ} \mathrm{C}$ |  |

## PACKAGE OUTLINE


(1) Series resistor is recommended in the event of the capacitive loads exceeding 200 pF .

Fig. 1 Block diagram and application circuit with single-pole filter.


Fig. 2 Double-pole low-pass filter for improved bass-boost.


Fig. 3 D.C. feedback with filter network for improved signal handling.

## RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)

Supply voltage (pin 3)
Total power dissipation
Storage temperature range
Operating ambient temperature range
$\begin{array}{llr}V_{P}=V_{3-18} & \text { max. } \quad 20 \mathrm{~V} \\ \mathrm{P}_{\text {tot }} & \text { max. } \quad 1200 \mathrm{~mW} \\ \mathrm{~T}_{\text {stg }} & -55 \text { to }+150{ }^{\circ} \mathrm{C} \\ \mathrm{T}_{\mathrm{amb}} & -30 \text { to }+80^{\circ} \mathrm{C}\end{array}$

## D.C. CHARACTERISTICS

$V_{P}=V_{3-18}=12 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$; measured in Fig. $1 ; \mathrm{R}_{\mathrm{G}} \leqslant 600 \Omega ; \mathrm{R}_{\mathrm{L}} \geqslant 4,7 \mathrm{k} \Omega ; \mathrm{C}_{\mathrm{L}} \leqslant 200 \mathrm{pF}$; unless otherwise specified

| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply (pin 3) |  |  |  |  |  |
| Supply voltage | $V_{P}=V_{3-18}$ | 7,5 | - | 16,5 | V |
| Supply current |  |  |  |  |  |
| at $V_{P}=8,5 \mathrm{~V}$ | $l p=l_{3}$ | 19 | 27 | 35 | mA |
| at $\mathrm{V}_{\mathrm{P}}=12 \mathrm{~V}$ | $1 p=I_{3}$ | 25 | 35 | 45 | mA |
| at $\mathrm{V}_{\mathrm{P}}=15 \mathrm{~V}$ | $l_{p}=I_{3}$ | 30 | 43 | 56 | mA |
| D.C. input levels (pins 4 and 15) |  |  |  |  |  |
| at $V_{P}=8,5 \mathrm{~V}$ | $\mathrm{V}_{4,15-18}$ | 3,8 | 4,25 | 4,7 | $v$ |
| at $\mathrm{V}_{\mathrm{P}}=12 \mathrm{~V}$ | $\mathrm{V}_{4,15-18}$ | 5,3 | 5,9 | 6,6 | V |
| at $\mathrm{V}_{\mathrm{P}}=15 \mathrm{~V}$ | $\mathrm{V}_{4,15-18}$ | 6,5 | 7,3 | 8,2 | V |
| ```D.C. output levels (pins 8 and 11) under all control voltage conditions with d.c. feedback (Fig. 3) at \(V_{P}=8,5 \mathrm{~V}\) at \(V_{P}=12 \mathrm{~V}\) at \(V_{P}=15 \mathrm{~V}\)``` |  | 3,3 | 4,25 | 5,2 |  |
|  | $\mathrm{V}_{8}, 11-18$ | 4,6 | 6,0 | 7,4 | $v$ |
|  | $\mathrm{V}_{8,11-18}$ | 5,7 | 7,5 | 9,3 | v |
| Pin 17 |  |  |  |  |  |
| Internal potentiometer supply voltage at $V_{P}=8,5 \mathrm{~V}$ | $V_{17-18}$ | 3,5 | 3,75 | 4,0 | V |
| Contour on/off switch (control by ${ }^{1} 17$ ) contour (switch open) | -17 | - | - | 0,5 | mA |
| linear (switch closed) | $-117$ | 1,5 | - | 10 | mA |
| Application without internal potentiometer supply voltage at $V_{P} \geqslant 10,8 \mathrm{~V}$ (contour cannot be switched off) |  |  |  |  |  |
| Voltage range forced to pin 17 | $V_{17-18}$ | 4,5 | - | $V_{p} / 2-V_{B E}$ | V |
| D.C. control voltage range for volume, bass, treble and balance |  |  |  |  |  |
|  | $\mathrm{V}_{1,9,10,16}$ | 1,0 | - | 4,25 | V |
| using internal supply | $\mathrm{V}_{1,9,10,16}$ | 0,25 | - | 3,8 | $v$ |
| Input current of control inputs (pins 1, 9, 10 and 16) | $-{ }^{-1} 1,9,10,16$ | - | - | 5 | $\mu \mathrm{A}$ |

## A.C. CHARACTERISTICS

$V_{P}=V_{3-18}=8,5 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$; measured in Fig. 1; contour switch closed (linear position); volume, balance, bass, and treble controls in mid-position; $R_{G} \leqslant 600 \Omega ; R_{L} \geqslant 4,7 \mathrm{k} \Omega ; \mathrm{C}_{\mathrm{L}} \leqslant 200 \mathrm{pF}$; $\mathrm{f}=1 \mathrm{kHz}$; uniess otherwise specified


## A.C. CHARACTERISTICS (continued)

| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Signal handling with d.c. feedback (Fig. 3) |  |  |  |  |  |
| Input signal handling $\begin{aligned} & \text { at } V_{p}=8,5 \mathrm{~V} ; \mathrm{THD}=0,5 \% ; \\ & \mathrm{f}=1 \mathrm{kHz} \text { (r.m.s. value) } \end{aligned}$ | $\mathrm{V}_{\mathrm{i}}(\mathrm{rms})$ | 1,4 | - | - | V |
| $\begin{aligned} & \text { at } V_{P}=8,5 \mathrm{~V} ; \mathrm{THD}=0,7 \% \text {; } \\ & f=1 \mathrm{kHz} \text { (r.m.s. value) } \end{aligned}$ | $V_{i(r m s)}$ | 1,8 | 2,4 | - | V |
| $\begin{aligned} & \text { at } V p=12 \mathrm{~V} ; \mathrm{THD}=0,5 \% ; \\ & f=40 \mathrm{~Hz} \text { to } 16 \mathrm{kHz} \text { (r.m.s. value) } \end{aligned}$ | $V_{i(r m s)}$ | 1,4 | - | - | V |
| $\begin{aligned} & \text { at } V p=12 V ; T H D=0,7 \% ; \\ & f=40 \mathrm{~Hz} \text { to } 16 \mathrm{kHz} \text { (r.m.s. value) } \end{aligned}$ | $V_{i}(\mathrm{rms})$ | 2,0 | 3,2 | - | V |
| $\begin{aligned} & \text { at } V_{P}=15 \mathrm{~V} ; \mathrm{THD}=0,5 \% ; \\ & \mathrm{f}=40 \mathrm{~Hz} \text { to } 16 \mathrm{kHz} \text { (r.m.s. value) } \end{aligned}$ | $V_{i}(\mathrm{rms})$ | 1,4 | - | - | V |
| $\begin{aligned} & \text { at } V_{p}=15 \mathrm{~V} ; \mathrm{THD}=0,7 \% \text {; } \\ & \mathrm{f}=40 \mathrm{~Hz} \text { to } 16 \mathrm{kHz} \text { (r.m.s. value) } \end{aligned}$ | $V_{i(r m s)}$ | 2,0 | 3,2 | - | V |
| Output signal handling (note 2 and note 3) $\begin{aligned} & \text { at } V_{P}=8,5 \mathrm{~V} ; \mathrm{THD}=0,5 \% ; \\ & f=1 \mathrm{kHz} \text { (r.m.s. value) } \end{aligned}$ | Vo(rms) | 1,8 | 2,0 | - | V |
| $\begin{aligned} & \text { at } V P=8,5 \mathrm{~V} ; \mathrm{THD}=10 \% ; \\ & f=1 \mathrm{kHz} \text { (r.m.s. value) } \end{aligned}$ | $\mathrm{V}_{\mathrm{O}}(\mathrm{rms})$ | - | 2,2 | - | V |
| $\begin{aligned} & \text { at } V p=12 \mathrm{~V} ; \mathrm{THD}=0,5 \% ; \\ & f=40 \mathrm{~Hz} \text { to } 16 \mathrm{kHz} \text { (r.m.s. value) } \end{aligned}$ | $\mathrm{V}_{\mathrm{o}}$ (rms) | 2,5 | 3,0 | - | V |
| $\begin{aligned} & \text { at } V_{P}=15 \mathrm{~V} ; \mathrm{THD}=0,5 \% ; \\ & \mathrm{f}=40 \mathrm{~Hz} \text { to } 16 \mathrm{kHz} \text { (r.m.s. value) } \end{aligned}$ | $V_{0}(\mathrm{rms})$ | - | 3,5 | - | V |
| Noise performance ( $\mathrm{V}_{\mathrm{P}}=8,5 \mathrm{~V}$ ) |  |  |  |  |  |
| Output noise voltage (unweighted; Fig. 15) at $f=20 \mathrm{~Hz}$ to 20 kHz (r.m.s. value) for maximum voltage gain (note 4) for $G_{V}=-3 \mathrm{~dB}$ (note 4) | $V_{\text {no }}$ (rms) <br> $\mathrm{V}_{\mathrm{no}}$ (rms) | - | $\begin{aligned} & 260 \\ & 70 \end{aligned}$ | - 140 | $\begin{aligned} & \mu V \\ & \mu V \end{aligned}$ |
| Output noise voltage; weighted as DIN 45405 of 1981, CCIR recommendation 468-2 (peak value) for maximum voltage gain (note 4) for maximum emphasis of bass and treble (contour off; $\mathrm{G}_{\mathrm{v}}=-40 \mathrm{~dB}$ ) | $V_{\text {no }}(m)$ $V_{\text {no }}(m)$ | - | 890 360 | - | $\mu \mathrm{V}$ $\mu \mathrm{V}$ |
| Noise performance ( $\mathrm{V}_{\mathrm{P}}=12 \mathrm{~V}$ ) |  |  |  |  |  |
| Output noise voltage (unweighted; Fig. 15) at $\mathrm{f}=20 \mathrm{~Hz}$ to 20 kHz (r.m.s. value; note 5) for maximum voltage gain (note 4) for $\mathrm{G}_{\mathrm{v}}=-16 \mathrm{~dB}$ (note 4) | $V_{\text {no }}$ (rms) <br> $\mathrm{V}_{\mathrm{no}}$ (rms) | - | $\begin{aligned} & 310 \\ & 100 \end{aligned}$ | - 200 | $\begin{aligned} & \mu \mathrm{V} \\ & \mu \mathrm{~V} \end{aligned}$ |
| Output noise voltage; weighted as DIN 45405 of 1981, CCIR recommendation 468-2 (peak value) for maximum voltage gain (note 4) for maximum emphasis of bass and treble (contour off; $\mathrm{G}_{\mathrm{v}}=-40 \mathrm{~dB}$ ) | $V_{\text {no }}(m)$ $V_{\text {no }}(m)$ | - | 940 400 | - | $\mu \mathrm{V}$ $\mu \mathrm{V}$ |


| parameter | symbol | min. | typ. | max. | unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Noise performance ( $\mathrm{V}_{\mathrm{P}}=15 \mathrm{~V}$ ) |  |  |  |  |  |
| Output noise voltage (unweighted; Fig. 15) at $\mathrm{f}=20 \mathrm{~Hz}$ to 20 kHz (r.m.s. value; note 5) for maximum voltage gain (note 4) for $\mathrm{G}_{\mathrm{v}}=16 \mathrm{~dB}$ (note 4) | $V_{\text {no }}$ (rms) <br> $V_{\text {no }}$ (rms) | - | $\begin{aligned} & 350 \\ & 110 \end{aligned}$ | $220$ | $\mu \mathrm{V}$ $\mu \mathrm{V}$ |
| Output noise voltage; weighted as DIN 45405 of 1981, CCIR recommendation 468-2 (peak value) for maximum voltage gain (note 4) for maximum emphasis of bass and treble (contour off; $\mathrm{G}_{\mathrm{v}}=-40 \mathrm{~dB}$ ) | $V_{\mathrm{no}}(\mathrm{m})$ <br> $V_{\mathrm{no}}(\mathrm{m})$ | - | 980 420 | - | $\mu \mathrm{V}$ $\mu \mathrm{V}$ |

## Notes to characteristics

1. Equation for input resistance (see also Fig. 4)

$$
R_{i}=\frac{160 \mathrm{k} \Omega}{1+G_{v}} ; G_{v \max }=12 .
$$

2. Frequencies below 200 Hz and above 5 kHz have reduced voltage swing, the reduction at 40 Hz and at 16 kHz is $30 \%$.
3. In the event of bass boosting the output signal handling is reduced. The reduction is 1 dB for maximum bass boost.
4. Linear frequency response.
5. For peak values add $4,5 \mathrm{~dB}$ to r.m.s. values.


Fig. 4 Input resistance $\left(R_{i}\right)$ as a function of gain of volume control $\left(G_{v}\right)$. Measured in Fig. 1.


Fig. 5 Volume control curve; voltage gain ( $\mathrm{G}_{\mathrm{v}}$ ) as a function of control voltage ( $\mathrm{V}_{1-18}$ ). Measured in Fig. 1 (internal potentiometer supply from pin 17 used); $V_{p}=8,5 \mathrm{~V} ; f=1 \mathrm{kHz}$.


Fig. 7 Bass control curve; voltage gain ( $\mathrm{G}_{\mathrm{v}}$ ) as a function of control voltage ( $\mathrm{V}_{9-18}$ ). Measured in Fig. 1 with single-pole filter (internal potentiometer supply from pin 17 used); $V_{p}=8,5 \mathrm{~V} ; f=40 \mathrm{~Hz}$.


Fig. 6 Balance control curve; voltage gain ( $\mathrm{G}_{\mathrm{v}}$ ) as a function of control voltage ( $\mathrm{V}_{16-18}$ ). Measured in Fig. 1 (internal potentiometer supply from pin 17 used); $\mathrm{V}_{\mathrm{P}}=8,5 \mathrm{~V}$.


Fig. 8 Treble control curve; voltage gain ( $\mathrm{G}_{\mathrm{v}}$ ) as a function of control voltage ( $\mathrm{V}_{10-18}$ ). Measured in Fig. 1 (internal potentiometer supply from pin 17 used); $V_{p}=8,5 \mathrm{~V} ; f=16 \mathrm{kHz}$.


Fig. 9 Contour frequency response curves; voltage gain $\left(\mathrm{G}_{\mathrm{v}}\right)$ as a function of audio input frequency. Measured in Fig. 1 with single-pole filter; $\mathrm{V}_{\mathrm{p}}=8,5 \mathrm{~V}$.


Fig. 10 Contour frequency response curves; voltage gain $\left(\mathrm{G}_{\mathrm{v}}\right)$ as a function of audio input frequency. Measured in Fig. 1 with double-pole filter; $\mathrm{V}_{\mathrm{P}}=8,5 \mathrm{~V}$.


Fig. 11 Tone control frequency response curves; voltage gain ( $\mathrm{G}_{\mathrm{v}}$ ) as a function of audio input frequency. Measured in Fig. 1 with single-pole filter; $\mathrm{V}_{\mathrm{P}}=8,5 \mathrm{~V}$.


Fig. 12 Tone control frequency response curves; voltage gain $\left(\mathrm{G}_{\mathrm{v}}\right)$ as a function of audio input frequency. Measured in Fig. 1 with double-pole filter; $V_{P}=8,5 \mathrm{~V}$.


Fig. 13 Total harmonic distortion (THD); as a function of audio input frequency. Measured in Fig. 1; $V_{p}=8,5 \mathrm{~V}$; volume control voltage gain at

$$
G_{v}=20 \log \frac{V_{0}}{V_{i}}=0 \mathrm{~dB} .
$$



Fig. 14 Total harmonic distortion (THD); as a function of output voltage ( $\mathrm{V}_{\mathrm{o}}$ ). Measured in Fig. 1; $V_{P}=8,5 \mathrm{~V} ; f_{i}=1 \mathrm{kHz}$.

(1) $V_{P}=15 \mathrm{~V}$.
(2) $V_{P}=12 \mathrm{~V}$.
(3) $V_{P}=8,5 \mathrm{~V}$.

Fig. 15 Noise output voltage ( $\mathrm{V}_{\mathrm{no}}(\mathrm{rms})$; unweighted); as a function of voltage gain ( $\mathrm{G}_{\mathrm{v}}$ ). Measured in Fig. 1; $f=20 \mathrm{~Hz}$ to 20 kHz .


## Philips Components - a worldwide group of companies

Argentina: PHILIPS ARGENTINA S.A., Div. Philips Components, Vedia 3892, 1430 BUENOS AIRES, Tel. (01) 541-4261.
Australia: PHILIPS COMPONENTS PTY Ltd, 11 Waltham Street, ARTARMON, N.S.W. 2064, Tel. (02)439 3322.
Austria: OSTERREICHISCHE PHILIPS INDUSTRIE G.m.b.H., UB Bauelemente, Triester Str. 64, 1101 WIEN, Tel. (0222) 60 101-820.
Belgium: N.V. PHILIPS PROF. SYSTEMS - Components Div., 80 Rue Des Deux Gares, B-1070 BRUXELLES, Tel. (02) 5256111.
Brazil: PHILIPS COMPONENTS (Active Devices): Av. Brigadeiro Faria Lima, 1735-SAO PAULO-SP, Tel. (011) 211-2600. PHILIPS COMPONENTS (Passive Devices \& Materials): Av. Francisco Monteiro, 702-RIBEIRO PIRES-SP, Tel. (011) 459-8211.
Canada: PHILIPS ELECTRONICS LTD., Philips Components, 601 Milner Ave., SCARBOROUGH, Ontario, M1B 1M8, Tel. (416) 292-5161.
Chile: PHILIPS CHILENA S.A., Av. Santa Maria 0760, SANTIAGO, Tel. (02) 773816.
Colombia: IPRELENSO LTDA., Carrera 21 No. 56-17, BOGOTA, D.E., P.O. Box 77621, Tel. (01) 2497624.

Denmark: PHILIPS COMPONENTS ASS, Prags Boulevard 80 , PB1919, DK-2300 COPENHAGEN S, Tel. 01-54 1133.
Finland: PHILIPS COMPONENTS, Sinikalliontie 3, SF-2630 ESPOO HELSINKI 10, TeI, 358-0-50261.
France: PHILIPS COMPOSANTS RTC-COMPELEC, 117 Quai du Président Roosevelt, 92134 ISSY-LES-MOULINEAUX Cedex, Tel. (01) 40938000.
Germany (Fed. Republic): VALVO, UB Bauelemente der Philips G.m.b.H., Valvo Haus, Burchardstrasse 19, D-2 HAMBURG 1 , Tel. (040) 3296-0.
Greece: PHILIPS HELLENIQUE S.A., Components Division, No. 15, 25th March Street, GR 17778 TAVROS, Tel. (01) 4894339/4894 911.
Hong Kong: PHILIPS HONG KONG LTD., Components Div., 15/F Philips Ind. Bldg., 24-28 Kung Yip St., KWAI CHUNG, Tel. (0)-4245 121.
India: PEICO ELECTRONICS \& ELECTRICALS LTD., Components Dept., Band Box Building, 254-D Dr. Annie Besant Rd., BOMBAY - 400025, Tel. (022) 4930311/4930590.
Indonesia: P.T. PHILIPS-RALIN ELECTRONICS, Components Div., Setiabudi II Building, 6th Fl., Jalan H.R. Rasuna Said (P.O. Box 223/KBY) Kuningan, JAKARTA 12910, Tel. (021) 517995.
Ireland: PHILIPS ELECTRONICS (IRELAND) LTD., Components Division, Newstead, Clonskeagh, DUBLIN 14, Tel. (01) 693355.
Italy: PHILIPS S.p.A., Philips Components, Piazza IV Novembre 3, I-20124 MILANO, Tel. (02) 6752.1
Japan: PHILIPS K.K. Philips Components Division, Philips Bldg 13-37, Kohnan 2-chome, Minato-ku, TOKYO (108), Tel. (03) 7405028.
Korea (Republic of): PHILIPS ELECTRONICS (KOREA) LTD. Components Division, Philips House, 260-199 Itaewon-dong, Yongsan-ku, SEOUL, Tel. (02) 794-5011.
Malaysia: PHILIPS MALAYSIA SDN BHD, Components Div., 3 Jalan SS15/2A SUBANG, 47500 PETALING JAYA, Tel. (03) 7345511.
Mexico: PHILIPS COMPONENTS, Paseo Triunfo de la Republica, No 215 Local 5,Cd Juarez CHI HUA HUA 32340 MEXICO Tel. (16) 18-67-01/02.
Netherlands: PHILIPS NEDERLAND, Marktgroep Philips Components, Postbus 90050,5600 PB EINDHOVEN, Tel. (040) 783749.
New Zealand: PHILIPS NEW ZEALAND LTD., Components Division, 110 Mt . Eden Road, C.P.O. Box 1041، AUCKLAND, Tel. (09) 605-914.
Norway: NORSK A/S PHILIPS, Philips Components, Box 1 . Manglerud 0612, OSLO, Tel. (02) 680200.

Pakistan: PHILIPS ELECTRICAL CO. OF PAKISTAN LTD., Philips Markaz, M.A. Jinnah Rd., KARACHI-3, Tel. (021) 725772.
Peru: CADESA, Av. Pardo y Aliaga No. 695, 6th Floor, San Isidro, LIMA 100, P.O. Box 5612, Tel. (014) 707080.
Philippines: PHILIPS INDUSTRIAL DEV. INC., 2246 Pasong Tamo, P.O. Box 911, Makati Comm. Centre, MAKATI-RIZAL 3116, Tel. (02) 868951 to 59.
Portugal: PHILIPS PORTUGUESA S.A.R.L., Av. Eng. Duarte Pacheco 6, 1009 LISBOA Codex, Tei. (019) 683121.
Singapore: PHILIPS SINGAPORE, PTE LTD., Components Div., Lorong 1, Toa Payoh, SINGAPORE 1231, Tel. 3502000.
South Africa: S.A. PHILIPS PTY LTD. Components Division, JOHANNESBURG 2000, P.O. Box 7430.'
Spain: PHILIPS Components, Balmes 22, 08007 BARCELONA, Tel. (03) 3016312.
Sweden: PHILIPS Components, A.B., Tegeluddsvägen 1 , S-11584 STOCKHOLM, Tel. (O)8-7821000.
Switzerland: PHILIPS A.G., Components Dept., Allmendstrasse 140-142, CH-8027 ZÜRICH., Tel. (01) 4882211.
Taiwan: PHILIPS TAIWAN LTD., 150 Tun Hua North Road,
P.O. Box 22978, TAIPEI, Taiwan, Tel. (02) 7120500.

Thailand: PHILIPS ELECTRICAL CO. OF THAILAND LTD., 283 Silom Road, P.O. Box 961, BANGKOK, Tel. (02) 233-6330-9.
Turkey: TÜRK PHILIPS TICARET A.S., Philips Components, Talatpasa Cad. No. 5, 80640 LEVENT/ISTANBUL, TeI. (01) 1792770.
United Kingdom: PHILIPS COMPONENTS LTD., Mullard House, Torrington Place, LONDON WC1E 7HD, Tel. (01) 5806633.
United States: (Colour picture tubes - Monochrome \& Colour Display Tubes) PHILIPS DISPLAY COMPONENTS COMPANY, 1600 Huron Parkway, P.O. box 963, ANN ABOR, Michigan 48106, Tel. 313/996-9400. (IC Products) SIGNETICS CORPORATION, 811 East Arques Avenue, SUNNVVALE, CA 94088-3409, Tel. (408) 991-2000. (Passive Components, Discrete Semiconductors, Materials and Professional Components) PHILIPS COMPONENTS, Discrete Products Division, 2001 West Blue Heron Blvd., P.O. Box 10330, RIVIERA BEACH, Florida 33404, Tel. (407) 881-3200.
Uruguay: PHILIPS COMPONENTS, Coronel Mora 433, MONTEVIDEO, Tel. (02) 70-4044.
Venezuela: MAGNETICA S.A., Calle 6, Ed. Las Tres Jotas, CARACAS 1074A, App. Post. 78117, Tel. (02) 2417509.
Zimbabwe: PHILIPS ELECTRICAL (PVT) LTD., 62 Mutare Road, HARARE, P.O. Box 994, Tel. 47211.

For all other countries apply to: Philips Components Division, International Business Relations, P.O. Box 218, 5600 MD EINDHOVEN, The Netherlands, Telex 35000 phtcnl AS72 © Philips Export B.V. 1989
All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.
Printed in The Netherlands
939816460011


[^0]:    NOTES:
    In the networks above, the $R$ value used is assumed to include $2 r_{e}$, or approximately $32 \Omega$. $S=j \omega$
    $\omega=2 \pi f$

[^1]:    * For $\Delta \mathrm{V}_{2}$ the same sign (+ or - ) should be used as in equation [2].

[^2]:    ${ }^{(1)}$ mark orientation

[^3]:    * Patent application pending.

[^4]:    * Derate $7.7 \mathrm{~mW} / \mathrm{K}$ when $\mathrm{T}_{\mathrm{amb}}>60^{\circ} \mathrm{C}$.

[^5]:    Typical conditions: $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$; $\mathrm{T}_{\mathrm{amb}}=25{ }^{\circ} \mathrm{C}$.

[^6]:    ${ }^{*}$ Typical conditions: $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$.

[^7]:    * See opcode for SET START BANK.

[^8]:    * The device can be used as read only without the programming clock.

[^9]:    * Horizontal blanking pulse width for NTSC 2 can be $11.12 \mu$ s maximum.

[^10]:    * $\mathrm{V}_{\mathrm{DD}}+0.5 \mathrm{~V}$ not to exceed 15 V .

[^11]:    * At a current determined by C4, C5 and C6.

[^12]:    * Value to be fixed.

[^13]:    * $V_{D D}+0,5 \mathrm{~V}$ not to exceed 9 V .

[^14]:    * $V_{D D}+0,5 \mathrm{~V}$ not to exceed 15 V .

[^15]:    * $V_{D D}+0,5 \mathrm{~V}$ not to exceed 15 V .

[^16]:    * $\mathrm{V}_{\mathrm{DD}}+0,5 \mathrm{~V}$ not to exceed 15 V .

[^17]:    

[^18]:    -These control characters are reserved or compatibility with other data codes

[^19]:    * These control characters are reserved for compatibility with other data codes.
    ** These control characters are presumed before each row begins.

[^20]:    * Value to be fixed.
    ** Equivalent to discharging a 100 pF capacitor through a $1.5 \mathrm{k} \Omega$ series resistor with a rise time of 15 ns .

[^21]:    * Value to be fixed.

[^22]:    * When included in the application.

[^23]:    * Value to be fixed.

[^24]:    * Value to be fixed.

[^25]:    * The digital TV signal processing system has the option of using one of three Digital Deflection Controllers (SAA9062/3/4). The choice of DDC is dependent on the format of the CRT and the line/field frequency.

[^26]:    * Reference point position to be fixed.

[^27]:    * Values not yet available.

[^28]:    * Value to be fixed.

[^29]:    * Values after reset.

[^30]:    * Pin voltage may exceed supply voltage if current is limited to 10 mA .
    ** Pin voltage must not exceed 18 V but may exceed $\mathrm{V}_{\mathrm{P} 2}$ if current is limited to 200 mA .

[^31]:    * Values after reset.

[^32]:    * Supply voltage operating range is 10 to 18 V .
    ** Pin 5 must be connected to pin 4, when volume control adjustment is not applicable.

[^33]:    * 800 mW permissible while tubes are heating up.

[^34]:    * Driven by a pink-noise voltage.

[^35]:    * See Fig. 3.

